## CMOS

## DATABOOK

including the latest products
in microCMOS technology

## NATIONAL SEMICONDUCTOR CORPORATION



## A Corporate Dedication to Quality and Reliability

National Semiconductor is an industry leader in the manufacture of high quality, high reliability integrated circuits. We have been the leading proponent of driving down IC defects and extending product lifetimes. From raw material through product design, manufacturing and shipping, our quality and reliability is second to none.

We are proud of our success...it sets a standard for others to achieve. Yet, our quest for perfection is ongoing so that you, our customer, can continue to rely on National Semiconductor Corporation to produce high quality products for your design systems.


Charles E. Sporck
President, Chief Executive Officer National Semiconductor Corporation

## Wir fühlen uns zu Qualität und Zuverlässigkeit verpflichtet

National Semiconductor Corporation ist führend bei der Harstellung von integrierten Schaltungen hoher Qualität und hoher Zuverlässigkeit. National Semiconductor war schon immer Vorreiter, wenn es galt, die Zahl von IC Ausfällen zu verringern und die Lebensdauern von Produkten zu verbessern. Vom Rohmaterial Uber Entwurf und Herstellung bis zur Auslieferung, die Qualität und die Zuverlässigkeit per Produkte von National Semiconductor sind unübertroffen.

Wir sind stolz auf unseren Erfolg, der Standards setzt, die für andere erstrebenswert sind. Auch ihre Ansprüche steigen ständig, Sie als unser Kunde können sich auch weiterhin auf National Semiconductor verlassen.

## La Qualité et La Fiabilité: <br> Une Vocation Commune Chez National Semiconductor Corporation

National Semiconductor Corporation c'est l'un des leaders industriels qui fabrique des circuits intégrés d'une très grande qualité et d'une fiabilité exceptionnelle. National a été le premier à vouloir faire chuter le nombre de circuits intégrés defectueux et a augmenter la durée de vie des produits. Depuis les matières premières, en passant par la conception du produit sa fabrication et son expédition, partout la qualité et la fiabilité chez National sont sans équivalents.
Nous sommes fiers de notre succès et le standard ainsi défini devrait devenir l'objectif à atteindre par les autres sociéteś. Et nous continuons à vouloir faire progresser notre recherche de la perfection; il en résulte que vous, qui êtes notre client, pouvez toujours faire confiance à National Semiconductor Corporation, en produisànt des systèmes d'une très grande qualité standard.

## Un Impegno Societario di Qualità e Affidabilità

National Semiconductor Corporation è un'industria al vertice nella costruzione di circuiti integrati di altà qualità ed affidabilità. National è stata il principale promotore per l'abbattimento della difettosità dei circuiti integrati e per l'allungamento della vita dei prodotti. Dal materiale grezzo attraverso tutte le fasi di progettazione, costruzione e spedizione, la qualità e affidabilità National non è seconda a nessuno.

Noi siamo orgogliosi del nostro successo che fissa per gli altri un traguardo da raggiungere. II nostro desiderio di perfezione è d'altra parte illimitato e pertanto tu, nostro cliente, puoi continuare ad affidarti a National Semiconductor Corporation per la produzione dei tuoi sistemi con elevati livelli di qualità.


## CMOS DATABOOK

54HC/74HC High Speed CMOS
Semi-Custom Circuits
LSI/VLSI CMOS
Filters
Telecommunications
Converters
Data Communications Support
Display Controllers/Drivers
RAMs
PROMs
COPS Microcontrollers
8-Bit Microprocessors
Development Systems ProductsCMOS Industrial Microcomputer BoardsMilitary/Aerospace
Physical Dimensions

Following is the most current list of National Semiconductor Corporation's trademarks and registered trademarks.

| Abuseable ${ }^{\text {TM }}$ | Macrobus ${ }^{\text {TM }}$ | RAT ${ }^{\text {TM }}$ |
| :---: | :---: | :---: |
| Anadig ${ }^{\text {TM }}$ | Macrocomponent ${ }^{\text {TM }}$ | Script-Chek ${ }^{\text {TM }}$ |
| ANS-R-TRAN ${ }^{\text {TM }}$ | Maxi-ROM ${ }^{\text {® }}$ | Shelf-Chek ${ }^{\text {TM }}$ |
| Auto-Chem Deflasher ${ }^{\text {TM }}$ | Meat - Chek $^{\text {TM }}$ | SERIES $/ 800^{\text {TM }}$ |
| BI-FET ${ }^{\text {TM }}$ | Microbus ${ }^{\text {TM }}$ data bus (adjective) | SPIRE ${ }^{\text {M }}$ |
| BIPLAN ${ }^{\text {TM }}$ | MICRO-DAC ${ }^{\text {TM }}$ | Starlink ${ }^{\text {™ }}$ |
| BLC/BLX ${ }^{\text {TM }}$ | $\mu$ talker ${ }^{\text {TM }}$ | STARPLEX ${ }^{\text {TM }}$ |
| $\mathrm{CIM}^{\text {™ }}$ | Microtalker ${ }^{\text {TM }}$ | STARPLEX IITM |
| CIMBUS ${ }^{\text {TM }}$ | MICROWIRE ${ }^{\text {TM }}$ | SuperChip ${ }^{\text {TM }}$ |
| Clock - Chek ${ }^{\text {™ }}$ | MICROWIRE PLUS ${ }^{\text {TM }}$ | SYS-16 ${ }^{\text {TM }}$ |
| COPS ${ }^{\text {M }}$ microcontrollers | MST ${ }^{\text {TM }}$ | TAPE-PAK ${ }^{\text {TM }}$ |
| DATACHECKER ${ }^{\text {® }}$ | Nitride Plus ${ }^{\text {TM }}$ | TDS ${ }^{\text {TM }}$ |
| DENSPAK ${ }^{\text {™ }}$ | Nitride Plus Oxide ${ }^{\text {TM }}$ | The National Anthem ${ }^{\text {TM }}$ |
| DIB ${ }^{\text {TM }}$ | NML ${ }^{\text {T }}$ | Timer ${ }^{\text {Chek }}{ }^{\text {TM }}$ |
| DIGITALKER ${ }^{\text {® }}$ | NSC800 ${ }^{\text {TM }}$ | Trapezoidal ${ }^{\text {TM }}$ |
| DISCERN ${ }^{\text {TM }}$ | NS16000 ${ }^{\text {TM }}$ | TRI-CODE ${ }^{\text {TM }}$ |
| DNR ${ }^{\text {TM }}$ | NSX. $16^{\text {TM }}$ | TRI-POLY ${ }^{\text {TM }}$ |
| DPVM ${ }^{\text {™ }}$ | NSCX-16 ${ }^{\text {TM }}$ | TRI-SAFE ${ }^{\text {TM }}$ |
| E-Z-LINK ${ }^{\text {™ }}$ | NURAM ${ }^{\text {™ }}$ | TRI-STATE ${ }^{\text {® }}$ |
| GENIX ${ }^{\text {TM }}$ | OXISS ${ }^{\text {TM }}$ | XMOS ${ }^{\text {TM }}$ |
| HEX 3000 ${ }^{\text {™ }}$ | Perfect Watch ${ }^{\text {TM }}$ | XPU ${ }^{\text {M }}$ |
| INFOCHEX ${ }^{\text {™ }}$ | Pharma-Chek ${ }^{\text {TM }}$ | Z STAR ${ }^{\text {TM }}$ |
| Integral ISE ${ }^{\text {TM }}$ | PLAN ${ }^{\text {™ }}$ | 883B/RETS ${ }^{\text {TM }}$ |
| Intelisplay ${ }^{\text {TM }}$ | Polycraft ${ }^{\text {TM }}$ M | 883S/RETS ${ }^{\text {TM }}$ |
| ISE ${ }^{\text {TM }}$ | POSitalker ${ }^{\text {TM }}$ |  |
| ISE/16 ${ }^{\text {TM }}$ | QUAD3000 ${ }^{\text {TM }}$ |  |

PAL ${ }^{\oplus}$ and PALASM ${ }^{\oplus}$ are registered trademarks of Monolithic Memories, Inc. $\mathrm{DEC}^{\top M}, \mathrm{VAX}^{\circledR}$ and Unibus ${ }^{\top \mathrm{TM}}$ are trademarks of Digital Equipment Corp. Intellec ${ }^{\circledR}$, MULTIBUS ${ }^{\circledR}$ and MULTIMODULE ${ }^{\text {TM }}$ are trademarks of Intel Corp. $Z 80^{\circ}$ is a trademark of Zilog Corp.
UNIX ${ }^{\text {TM }}$ is a trademark of AT\& $T$ Bell Laboratories.

## LIFE SUPPORT POLICY

## NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## Introduction

National Semiconductor Corporation's CMOS Databook contains the industry's most comprehensive collection of high-performance CMOS products avallable today. Our early commitment to microCMOS technology has made possible the development of a broad spectrum of advanced devices that will simplify your design and ensure state-of-the-art systems.
microCMOS technology describes National's array of small-geometry, silicon-gate, oxide-isolated processes used to build the high-performance products found in this book. Using N - or P -well substrates and multiple-layer metal or polysilicon-interconnect structures, microCMOS processes produce feature sizes of $3.0,2.0$, or 1.5 microns, with submicron feature sizes in development. (For more detailed information, specific device family introductions are provided at the beginning of each section.) microCMOS accounts for nearly half of National's current research and development effort, and this commitment will increase through the '80s.

New microCMOS products are being introduced constantly. If you don't find what you need in this book, please contact your local National Semiconductor sales office or distributor.

## Einführung

Das. CMOS-Datenbuch von National Semiconductor enthält in seiner neuesten Ausgabe (1984) das umfangreichste Typenspektrum an Hochleistungs-CMOS-Produkten, die derzelt in der Industrie erhältilch sind. Die frühzeitige Entscheidung von National Semiconductor für die sogenannte "microCMOS"Technologle ermöglichte die Entwicklung eines breiten Spektrums fortschrittlicher Bauelemente, die den Entwurf moderner Systeme sehr erleichtern.
microCMOS-Technologie ist eln Oxid-Isolierter Herstel-lungs-proze $\beta$ für Silizium-Gate-CMOS-Strukturen mit kleinen Geometrien, der die Produktion der Im Datenbuch beschriebenen Hochleistungs-Bauelememte ermöglicht. Auf P-oder N-Wannen-Substraten erzeugt der microCMOSProze $\beta$ Strukturen mit Abmessungen von 3,0, 2,0 oder $1,5 \mu \mathrm{~m}$ und mit Polysilizium-oder Metallverbindungen. (Detailinformationen enthalten die technischen Angaben zu einer speziellen Bauelemetefamilie, die zu Reginn eines jeden Abschnittes zu finden sind.) SubmikrometerStrukturen befinden sich derzeit in Entwicklung.

Für die microCMOS-Technologle wendet Natlonal Semiconductor derzelt etwa die Hälfte der Forschungsund Entwicklungs-Mittel auf. Dleser Antell wird In den nächsten Jahren noch zunehmen.

Neue microCMOS-Produkte werden laufend auf den Markt gebracht. Sollten spezielle Bauelementetypen, die noch nicht im Katalog enthalten sind, benötigt werden, ertellen der örtliche Distributor oder das nächstgelegene Verkaufsburo von National Semiconductor gerne Auskunft.

## Introduction

National Semiconductor Corporation a réuni dans son CMOS Databook la plus complète collection de l'industrie de circuits CMOS hautes performances actuellement disponible. National, en s'engageant depuis un certain temps dans la technologie microCMOS, a rendu possible le développement d'une large gamme de circuits performants qui simplifieront la conception de vos circuits tout en les faisant bénéficier des meilleures performances.

Les circuits performants décrits dans cet ouvrage mettent en oeuvre la technologie microCMOS National (cellules de faible géométrie MOS). Le procédé microCMOS, dispose de substrats $N$ ou $P$, de structures multi-couches métalliques et interconnexions multiples, il permet d'obtenir des canaux de 3, 2 or 1,5 microns. National travaille actuellement sur des cellules inférieures au micron. (Pour une information plus detaillée, consulter au début de chaque chapitrê, les instructions particulières à chaque famille de circuits.) National consacre pratiquement la moitié de ses efforts en recherche et developpement à la technologie microCMOS. Cet effort ira sans cesse en s'accroissant au cours des années 1980.

De nouveaux produits microCMOS sortent sans cesse. Si vous ne trouvez pas dans cet ouvrage ce dont vous avez besoin, veuillez contacter votre ingénieur commercial ou votre distributeur National Semiconductor.

## Introduzione

II databook sui dispositivi CMOS Della National Semiconductor Corporation contiene una tra le piu vaste gamme dl prodotti CMOS ad alta tecnologia attualmente disponibili per l'Industria.

II nostro recente impegno verso la tecnologia CMOS. Ha reso posibilie lo sviluppo di una vastissima gamma di dispositivi avanzatl che semplificheranno I vostrl progetti e garantiranno al vostri sistemi una tra le piu avanzate tecnologie. La tecnologia CMOS della Natlonal comprende gll array a canale stretto, i silicon gate ed i processi con isolamento ad ossido usatl per la fabbricazione di prodott| per applicazionl ad alto livello che trovere in questo calalogo.

Usando substrati drogati n oppure pe stratificazioni di alluminio a diversi livelli, oppure connessioni a polysillcio, i processI CMOS hanno in produzione canali di dimensioni da 3.0-2.0-1,5 microns, con dimensioni di submicron in sviluppo. (Per informazione pio dettagliate, indicazione specifiche per ogni famiglia sono fornito all'inizio di clascun paragrafo).
La Natlonal dedica la meta del proprl sforzi per la ricercae lo sviluppo della tecnologia CMOS, e questo impegno crescera senza dubblo nel corso degll anni 80.
I nuovi dispositivi CMOS vengono introdotti constantemente; nel caso in cul non trovaste clo di cul avete bisogno In questo catalogo, mettetevi in contatto con l'ufficio di zona della National oppure con il distributore di zona.

## Table of Contents

## Section 1-54HC/74HC High-Speed CMOS

## Analog Switches

MM54HC4016/MM74HC4016 Quad Analog Switch ..... 1.351
MM54HC4066/MM74HC4066 Quad Analog Switch ..... 1-387
MM54HC4316/MM74HC4316 Quad Analog Switch with Level Translator ..... $1-398$
Arithmetic Functions
MM54HC181/MM74HC181 Arithmetic Logic Units/Function Generators ..... 1-157
MM54HC182/MM74HC182 Look-Ahead Carry Generator ..... 1-165
MM54HC280/MM74HC280 9-Bit Odd/Even Parity Generator/Checker ..... 1-234
MM54HC283/MM74HC283 4-Bit Binary Adder with Fast Carry ..... $1-237$
Buffers/Drivers
MM54HC125/MM74HC125 TRI-STATE Quad Buffers ..... 1.88
MM54HC126/MM74HC126 TRI-STATE Quad Buffers ..... 1.88
MM54HC240/MM74HC240 Inverting Octal TRI-STATE Buffer ..... 1-197
MM54HC241/MM74HC241 Octal TRI-STATE Buffer ..... 1-197
MM54HC244/MM74HC244 Octal TRI-STATE Buffer ..... 1-207
MM54HC365/MM74HC365 Hex TRI-STATE Buffer ..... 1.263
MM54HC366/MM74HC366 Inverting Hex TRI-STATE Buffer ..... $1-263$
MM54HC367/MM74HC367 Hex TRI-STATE Buffer ..... 1-263
MM54HC368/MM74HC368 Inverting Hex TRI-STATE Buffer ..... 1-263
MM54HC540/MM74HC540 Inverting Octal TRI-STATE Buffer ..... 1-295
MM54HC541/MM74HC541 Octal TRI-STATE Buffer ..... $1-295$
MM54HCT240/MM74HCT240 Inverting Octal TRI-STATE Buffer ..... 1-486
MM54HCT241/MM74HCT241 Octal TRI-STATE Buffer ..... 1-486
MM54HCT244/MM74HCT244 Octal TRI-STATE Buffer ..... 1-486
MM54HCT540/MM74HCT540 Inverting Octal TRI-STATE Buffer ..... 1-515
MM54HCT541/MM74HCT541 Inverting Octal TRI-STATE Buffer ..... 1.515
Comparators
MM54HC85/MM74HC85 4-Bit Magnitude Comparator ..... 1-61
MM54HC521/MM74HC521 8-Bit Magnitude Comparator (Equality Detector) ..... 1-286
MM54HC688/MM74HC688 8-Bit Magnitude Comparator (Equality Detector) ..... 1-345
MM54HC4046/MM74HCT4046 CMOS Phase Lock Loop ..... 1 -365
MM54HCT521/MM74HCT521 8-Bit Magnitude Comparator (Equality Detector) ..... 1-508
MM54HCT688/MM74HCT688 8-Bit Magnitude Comparator(Equality Detector) ..... $1-543$
Counters
MM54HC160/MM74HC160 Synchronous Decade Counter ..... 1-127
MM54HC161/MM74HC161 Synchronous Binary Counter ..... 1-127
MM54HC162/MM74HC162 Synchronous Decade Counter ..... 1-127
MM54HC163/MM74HC163 Synchronous Binary Counter ..... $1-127$
MM54HC169/MM74HC169 4-Bit Up/Down Synchronous Binary Counter ..... 1-144
MM54HC190/MM74HC190 Synchronous Decade Up/Down Counters with Mode Control ..... $1-168$
MM54HC191/MM74HC191 Synchronous Binary Up/Down Counters with Mode Control ..... 1-168
MM54HC192/MM74HC192 Synchronous Decade Up/Down Counters ..... 1-174

## Table of Contents ${ }_{\text {(Continued) }}$

MM54HC193/MM74HC193 Synchronous Binary Up/Down Counters ..... 1-174
MM54HC292/MM74HC292 Programmable Frequency Dividers/Digital Timers ..... 1-241
MM54HC294/MM74HC294 Programmable Frequency Dividers/Digital Timers ..... $1-241$
MM54HC390/MM74HC390 Dual 4-Bit Decade Counter ..... 1-276
MM54HC393/MM74HC393 Dual 4-Bit Binary Counter ..... $1-276$
MM54HC590/MM74HC590 8-Bit Binary Counter with TRI-STATE Output Register ..... 1-319
MM54HC592/MM74HC592 8-Bit Binary Counter with Input Register ..... 1-321
MM54HC593/MM74HC593 8-Bit Binary Counter with Bidirectional Input Register/ Counter Outputs ..... 1-321
MM54HC4017/MM74HC4017 Decade Counter/Divider with 10 Decoded Outputs ..... 1-356
MM54HC4020/MM74HC4020 14-Stage Binary Counter ..... 1-360
MM54HC4024/MM74HC4024 7-Stage Binary Counter ..... 1-360
MM54HC4040/MM74HC4040 12-Stage Binary Counter ..... 1-360
MM54HC4060/MM74HC4060 14-Stage Binary Counter ..... 1-383
MM54HCT160/MM74HCT160 Synchronous Decade Counter with Asynchronous Clear ..... 1-459
MM54HCT161/MM74HCT161 Synchronous Binary Counter with Asynchronous Clear ..... $1-459$
MM54HCT162/MM74HCT162 Synchronous Decade Counter with Synchronous Clear ..... 1-459
MM54HCT163/MM74HCT163 Synchronous Binary Counter with Synchronous Clear ..... 1-459
MM54HCT169/MM74HCT169 4-Bit Up/Down Synchronous Binary Counter ..... 1.470
MM54HCT191/MM74HCT191 Synchronous Binary Up/Down Counters with Mode Control ..... 1.475
MM54HCT193/MM74HCT193 Synchronous Binary Up/Down Counters ..... $1-481$
MM54HCT590/MM74HCT590 8-Bit Binary Counter with TRI-STATE Output Register ..... 1.535
MM54HCT592/MM74HCT592 8-Bit Binary Counter with Input Register ..... 1.537
MM54HCT593/MM74HCT593 8-Bit Binary Counter with Bidirectional Input Register/ Counter Outputs ..... 1.537
Decoders/Encoders
MM54HC42/MM74HC42 BCD-to-Decimal Decoder ..... 1-41
MM54HC137/MM74HC137 3-to-8 Line Decoder with Address Latches (Inverted Output) ..... 1.97
MM54HC138/MM74HC138 3-to-8 Line Decoder ..... 1-101
MM54HC139/MM74HC139 Dual 2-to-4 Line Decoder ..... $1-104$
MM54HC147/MM74HC147 10-to-4 Line Priority Encoder ..... 1-107
MM54HC149/MM74HC149 8-to-8 Line Priority Encoder ..... 1-110
MM54HC154/MM74HC154 4-to-16 Line Decoder ..... 1-119
MM54HC237/MM74HC237 3-to-8 Decoder with Address Latches ..... 1-193
MM54HC4514/MM74HC4514 4-to-16 Line Decoder with Latch ..... $1-410$
MM54HCT138/MM74HCT138 3-to-8 Line Decoder ..... 1.443
MM54HCT139/MM74HCT139 Dual 2-to-4 Line Decoder ..... 1-446
MM54HCT149/MM74HCT149 8-Line to 8-Line Priority Encoder ..... 1.449
MM54HCT155/MM74HCT155 Dual 2-to-4 Line Decoder/Demultiplexers ..... 1-452
Flip-Flops
MM54HC73/MM74HC73 Dual J-K Flip-Flops with Clear ..... 1.47
MM54HC74/MM74HC74 Dual D Flip-Flop with Preset and Clear ..... 1.51
MM54HC76/MM74HC76 Dual J.K Flip.Flops with Preset and Clear ..... 1.57

## Table of Contents (continues)

MM54HC107/MM74HC107 Dual J-K Flip-Flops with Clear ..... 1-68
MM54HC109/MM74HC109 Dual J-K Flip-Flops with Preset and Clear ..... 1.72
MM54HC112/MM74HC112 Dual J-K Flip-Flops with Preset and Clear ..... 1.75
MM54HC113/MM74HC113 Dual J-K Flip-Flops with Preset ..... 1.79
MM54HC173/MM74HC173 TRI-STATE Quad D Flip-Flop ..... 1-146
MM54HC174/MM74HC174 Hex D Flip-Flops with Clear ..... $1-150$
MM54HC175/MM74HC175 Quad D-Type Flip.Flop with Clear ..... 1-153
MM54HC273/MM74HC273 Octal D Flip.Flops with Clear ..... 1-231
MM54HC374/MM74HC374 TRI-STATE Octal D-Type Flip-Flop ..... 1-273
MM54HC534/MM74HC534 TRI-STATE Octal D-Type Flip.Flop with Inverted Outputs ..... $1-292$
MM54HC564/MM74HC564 TRI-STATE Octal D-Type Flip.Flop with Inverted Outputs ..... 1-305
MM54HC574/MM74HC574 TRI-STATE Octal D-Type Flip-Flop ..... 1-311
MM54HCT74/MM74HCT74 Dual D Flip.Flop with Preset and Clear ..... 1-431
MM54HCT76/MM74HCT76 Dual J-K Flip-Flops with Preset and Clear ..... 1-434
MM54HCT107/MM74HCT107 Dual J.K Flip-Flops with Clear ..... 1-437
MM54HCT109/MM74HCT109 Dual J-侅Flip.Flops with Preset and Clear ..... 1.440
MM54HCT112/MM74HCT112 Dual J-K Flip-Flops with Preset and Clear ..... 1-434
MM54HCT174/MM74HCT174 Hex D Flip-Flops with Clear ..... $1-472$
MM54HCT273/MM74HCT273 Octal D Flip-Flop with Clear ..... 1-496
MM54HCT374/MM74HCT374 TRI-STATE Octal D-Type Flip-Flop ..... 1-503
MM54HCT534/MM74HCT534 TRI-STATE Octal D-Type Flip-Flop ..... 1.511
MM54HCT564/MM74HCT564 TRI-STATE Octal D-Type Flip-Flop with Inverted Outputs ..... 1-526
MM54HCT574/MM74HCT574 TRI-STATE Octal D-Type Flip-Flop ..... 1.532
Gates/Inverters
MM54HC00/MM74HC00 Quad 2-Input NAND Gate ..... $1-5$
MM54HC02/MM74HC02 Quad 2-Input NOR Gate ..... 1.8
MM54HC03/MM74HC03 Quad 2-Input Open Drain NAND Gate ..... 1-11
MM54HC04/MM74HC04 Hex Inverter ..... 1-14
MM54HC08/MM74HC08 Quad 2-Input AND Gate ..... 1-17
MM54HC10/MM74HC10 Triple 3-Input NAND Gate ..... 1-20
MM54HC11/MM74HC11 Triple 3-Input AND Gate ..... 1-23
MM54HC14/MM74HC14 Hex Inverting Schmitt Trigger ..... 1.26
MM54HC20/MM74HC20 Dual 4-Input NAND Gate ..... 1-29
MM54HC27/MM74HC27 Triple 3-Input NOR Gate ..... $1-32$
MM54HC30/MM74HC30 8-Input NAND Gate ..... 1.35
MM54HC32/MM74HC32 Quad 2-Input OR Gate ..... 1.38
MM54HC51/MM74HC51 Dual AND-OR-Invert Gate ..... 1.44
MM54HC58/MM74HC58 Dual AND.OR Gate ..... $1-44$
MM54HC86/MM74HC86 Quad 2-Input Exclusive OR Gate ..... 1.65
MM54HC132/MM74HC132 Quad 2-Input NAND Schmitt Trigger ..... $1-91$
MM54HC133/MM74HC133 13-Input NAND Gate ..... $1-94$
MM54HC266/MM74HC266 Quad 2-Input Exclusive NOR Gate ..... 1-228
MM54HC4002/MM74HC4002 Dual 4-Input NOR Gate ..... 1-348
MM54HC4049/MM74HC4049 Hex Inverting Logic Level Down Converter ..... 1-374
MM54HC4050/MM74HC4050 Hex Logic Level Down Converter ..... 1-374
MM54HC4075/MM74HC4075 Triple 3-Input OR Gate ..... $1-392$
MM54HC4078/MM74HC4078 8-Input NOR/OR Gate ..... 1-395
MM54HCT00/MM74HCT00 Quad 2-Input NAND Gate ..... 1 -420
MM54HCT04/MM74HCT04 Hex Inverter ..... 1.423

## Table of Contents (continues)

MM54HCT05/MM74HCT05 Hex Inverter (Open Drain) ..... 1-426
MM54HCT34/MM74HCT34 Non-Inverter Gate(TTL Input) ..... 1-428
MM54HCU04/MM74HCU04 Hex Inverter ..... 1-546
Latches
MM54HC75/MM74HC75 4-Bit Bistable Latch with $Q$ and $\bar{Q}$ Output ..... 1.54
MM54HC259/MM74HC259 8-Bit Addressable Latch/3-to-8 Line Decoder ..... $1-224$
MM54HC373/MM74HC373TRI-STATE Octal D-Type Latch ..... 1-270
MM54HC533/MM74HC533TRI-STATE Octal D-Type Latch with Inverted Outputs ..... $1-289$
MM54HC563/MM74HC563 TRI-STATE Octal D-Type Latch with Inverted Outputs ..... $1-302$
MM54HC573/MM74HC573 TRI-STATE Octal D-Type Latch ..... $1-308$
MM54HCT373/MM74HCT373 TRI-STATE Octal D-Type Latch ..... $1-503$
MM54HCT533/MM74HCT533 TRI-STATE Octal D-Type Latch ..... 1-511
MM54HCT563/MM74HCT563 TRI-STATE Octal D-Type Latch with Inverted Outputs ..... 1-523
MM54HCT573/MM74HCT573 TRI-STATE Octal D-Type Latc̣h ..... 1.529
Multiplexers/Demultiplexers
MM54HC151/MM74HC151 8-Channel Multiplexer ..... 1-113
MM54HC153/MM74HC153 Dual 4-Input Multiplexer ..... $1-116$
MM54HC157/MM74HC157 Quad 2-Input Multiplexer ..... 1-123
MM54HC158/MM74HC158 Quad 2-Input Multiplexer (Inverted Output) ..... 1-123
MM54HC251/MM74HC251 8-Channel TRI-STATE Multiplexer ..... 1-215
MM54HC253/MM74HC253 Dual 4-Channel TRI-STATE Multiplexer ..... 1-218
MM54HC257/MM74HC257 Quad 2-Channel TRI-STATE Multiplexer ..... $1-221$
MM54HC298/MM74HC298 Quad 2-Input Multiplexers with Storage ..... 1-247
MM54HC354/MM74HC354 8-Channel TRI-STATE Multiplexers with Latches ..... 1-256
MM54HC356/MM74HC356 8-Channel TRI-STATE Multiplexers with Latches ..... 1-256
MM54HC4051/MM74HC4051 8-Channel Analog Multiplexer ..... 1-377
MM54HC4052/MM74HC4052 Dual 4-Channel Analog Multiplexer ..... 1-377
MM54HC4053/MM74HC4053 Triple 2-Channel Analog Multiplexer ..... 1-377
MM54HC4351/MM74HC4351 8-Channel Analog Multiplexer with Latches ..... $1-403$
MM54HC4352/MM74HC4352 Dual 4-Channel Analog Multiplexer with Latches ..... 1-403
MM54HC4353/MM74HC4353 Triple 2-Channel Analog Multiplexer with Latches ..... $1-403$
MM54HCT157/MM74HCT157 Quad 2-Input Multiplexer ..... 1-455
MM54HCT158/MM74HCT158 Quad 2-Input Multiplexer (Inverted Output) ..... $1-455$
MM54HCT257/MM74HCT257 Quad 2-ChanneI TRI-STATE Multiplexer ..... $1-493$
Multivibrators
MM54HC123A/MM74HC123A Dual Retriggerable Monostable Multivibrator ..... 1.83
MM54HC221A/MM74HC221A Dual Non-Retriggerable Monostable Multivibrator ..... 1-188
MM54HC423A/MM74HC423A Dual Retriggerable Monostable Multivibrator ..... 1.281
MM54HC4046/MM74HC4046 CMOS Phase Lock Loop ..... 1-365
MM54HC4538/MM74HC4538 Dual Retriggerable Monostable Multivibrator ..... 1.414
Registers
MM54HC164/MM74HC164 8-Bit Serial-In Parallel-Out Shift Register . ..... 1-132
MM54HC165/MM74HC165 Parallel-In Serial-Out 8-Bit Shift Register ..... 1-135
MM54HC166/MM74HC166 8.Bit Serial or Parallel Input/Serial Output Shift Register with Reset ..... 1-139

## Table of Contents ${ }_{\text {(Continued) }}$

MM54HC194/MM74HC194 4-Bit Bidirectional Shift Register ..... 1-180
MM54HC195/MM74HC195 4-Bit Parallel Shift Register ..... 1-184
MM54HC299/MM74HC299 8-Bit TRI-STATE Universal Shift Register ..... 1-251
MM54HC589/MM74HC589 8-Bit Shift Register with Input Latches and TRI-STATE Serial Output ..... $1-314$
MM54HC595/MM74HC595 8-Bit Shift Registers with Output Latches ..... 1-324
MM54HC597/MM74HC597 8-Bit Shift Registers with Input Latches ..... 1-329
MM54HCT164/MM74HCT164 8-Bit Serial-In/Parallel-Out Shift Register ..... 1-462
MM54HCT166/MM74HCT166 8-Bit Serial or Parallel Input/Serial Output Shift Register with Reset ..... 1-465
MM54HCT299/MM74HCT299 8-Bit TRI-STATE Universal Shift Register ..... 1.499
MM54HCT323/MM74HCT323 8-Bit TRI-STATE Universal Shift Register ..... 1-501
Transceivers
MM54HC242/MM74HC242 Inverting Quad TRI-STATE Transceiver ..... 1-202
MM54HC243/MM74HC243 Quad TRI-STATE Transceiver ..... 1-202
MM54HC245/MM74HC245 Octal TRI-STATE Transceiver ..... 1-211
MM54HC543/MM74HC543 Octal Registered Transceiver ..... 1-298
MM54HC544/MM74HC544 Octal Registered Transceiver ..... 1-299
MM54HC550/MM74HC550 Octal Registered Transceiver with Status Flags ..... 1.300
MM54HC551/MM74HC551 Octal Registered Inverting Transceiver with Status Flags ..... $1-301$
MM54HC640/MM74HC640 Inverting Octal TRI-STATE Transceiver ..... 1-334
MM54HC643/MM74HC643 True-Inverting Octal TRI-STATE Transceiver ..... $1-334$
MM54HC646/MM74HC646 Non-Inverting Octal Bus Transceiver/Registers ..... $1-338$
MM54HC648/MM74HC648 Inverting Octal Bus Transceiver/Registers ..... $1-338$
MM54HCT245/MM74HCT245 Octal TRI-STATE Transceiver ..... $1-490$
MM54HCT543/MM74HCT543 Octal Registered Transceiver ..... $1-519$
MM54HCT544/MM74HCT544 Octal Registered Inverting Transceiver ..... 1-520
MM54HCT550/MM74HCT550 Octal Registered Transceiver with Status Flags ..... $1-521$
MM54HCT551/MM74HCT551 Octal Registered Inverting Transceiver with Status Flags ..... 1.522
MM54HCT640/MM74HCT640 Inverting Octal TRI-STATE Transceiver ..... 1-540
MM54HCT643/MM74HCT643 True-Inverting ..... 1-540
Section 2—Semi-Custom Circuits
Gate Arrays
SCXSeries of 2-Micron and 3-Micron CMOS Gate Arrays ..... 2-4
SCX6324 microCMOS 2.4k Gate Array NSO00U Option U'ser's Note ..... 2.5
SCX CMOS Gate Array Family Applications Guide ..... 2-11
Section 3-LSI/VLSI CMOS
Oscillators/Dividers
MM5368 CMOS Oscillator Divider Circuit ..... 3-3
MM5369Series 17-Stage Oscillator/Divider ..... 3-6
MM53107 Series 17-Stage Oscillator/Divider ..... 3-9
Other (LSI, VLSI CMOS)
MM74HC942 300 Baud Modem (+5, -5 Volt Supply) ..... $3-38$
MM74HC943 300 Baud Modem (5 Volt Supply) ..... 3-44

## Table of Contents ${ }_{\text {(Continued) }}$

Real-Time Clocks
MM58167A Microprocessor Real-Time Clock ..... 3-11
MM58174A Microprocessor-Compatible Real-Time Clock ..... $3-19$
MM58274 Microprocessor-Compatible Real-Time Clock ..... 3-26
Section 4—Filters
Monolithic
MF4 4th Order Switched Capacitor Butterworth Lowpass Filter ..... 4.5
MF5 Universal Monolithic Switched Capacitor Filter ..... $4-12$
MF6 6th Order Switched Capacitor Butterworth Lowpass Filter ..... 4.13
MF10 Universal Monolithic Dual Switched Capacitor Filter ..... 4-21
Section 5-Telecommunications Circuits
Modems
TP3310/TP3311/TP3320/TP3321 Monolithic 1200-600/150-75-5 Bit/s CMOS FSK Modem Family ..... 5-63
Switching and Transmission
TP3020/TP3021 Monolithic CODECs ..... 5-3
TP3040/TP3040A PCM Monolthic Filter ..... 5-12
TP3051/TP3056 Monolithic Parallel Data Interface CMOS CODEC/FILTER Family ..... 5-19
TP3052/TP3053/TP3054/TP3057 Monolithic Serial Interface CMOS CODEC/FILTER Family ..... 5-30
TP3064/TP3067 Monolithic Serial Interface CMOS CODEC/FILTER Combos ..... 5-43
TP3155 Time Slot Assignment Circuit ..... 5-56
TP5116A/TP5156A Monolithic CODECs ..... 5-86
Telephone Components
TP5087/TP5092/TP5094/TP5380 DTMF (TOUCH-TONE) Generators ..... 5.74
TP5088 DTMF Generator for Binary Data ..... 5.78
TP5089 DTMF (TOUCH-TONE) Generator ..... 5.82
TP5600/TP5605/TP5610/TP5615 Ten-Number Repertory Pulse Dialers ..... 5-92
TP5650/TP5660 Ten-Number Repertory DTMF Generators ..... 5.98
TP50981/TP50981A, TP50982/TP50982A, TP50985/TP50985A Push Button Pulse Dialer Circuits ..... 5-103
TP53130 DTMF (TOUCH-TONE) Generator with Binary Data and Keypad Interface ..... 5-109
TP53190 Push-Button Pulse Dialer ..... 5.114
Section 6-Converters
Analog to Digital
ADC0801/ADC0802/ADC0803/ADC0804/ADC0805 8-Bit $\mu$ P Compatible A/D Converters ..... 6.5
ADC0808/ADC0809 8-Bit $\mu$ P Compatible A/D Converters with 8-Channel Multiplexer ..... 6.37
ADC0816/ADC0817 8-Bit $\mu$ PCompatible A/D Converters with 16-Channel Multiplexer ..... 6.48
ADC0820 8-Bit High Speed $\mu$ P Compatible AID Converter with Track/Hold Function ..... 6.59
ADC $0829 \mu$ P Compatible 8-Bit A/D with 11-Channel Multiplexer/Digital Input ..... 6.74
ADC0831/ADC0832/ADC0834/ADC0838 8-Bit Serial I/O A/D Converters with Multiplexer Options ..... 6.82
ADC0833 8-Bit Serial I/O A/D Converter with 4-Channel Multiplexer ..... 6.106

## Table of Contents ${ }_{\text {(Continued) }}$

ADC0844 8-Bit $\mu$ P Compatible A/D Converter with 4-Channel Multiplexer ..... 6.123
ADC1001/ADC1021 10-Bit $\mu$ P Compatible A/D Converters ..... 6.138
ADC3511/ADC3711 31/2 Digit Microprocessor Compatible A/D Converter ..... 6.145
ADD3501 31/2 Digit DVM with Multiplexed 7-Segment Output ..... 6-153
ADD3701 33/4 Digit DVM with Multiplexed 7-Segment Output ..... 6-162
Digital to Analog
DAC0830/DAC0831/DAC0832 8-Bit $\mu$ P Compatible, Double-Buffered D to A Converters ..... 6.172
DAC1000/DAC1001/DAC1002/DAC1006/DAC1007/DAC1008 $\mu$ P Compatible, Double-Buffered D to A Converters ..... 6-188
DAC1020/DAC1021/DAC1022 10-Bit Binary Multiplying D/A Converters ..... 6.210
DAC1220/DAC1221/DAC1222 12-Bit Binary Multiplying D/A Converters ..... 6.210
DAC1208/DAC1209/DAC1210, DAC1230/DAC1231/DAC1232 12-Bit, $\mu \mathrm{P}$ Compatible, Double-Buffered D to A Converters ..... 6.220
DAC1218/DAC1219 12-Bit Binary Multiplying D/A Converter ..... 6-235
Section 7—Data Communications Support
Transmilters
MM58220 Asynchronous Low Power Transmitter Remote Controller ..... 7.3
MM58250 Infrared Transmitter ..... 7.4
Section 8—Display Controllers/Drivers
Display Drivers
MM5452/MM5453 Liquid Crystal Display Drivers ..... 8-3
MM5483 Liquid Crystal Display Driver ..... 8.9
MM58201 Multiplexed LCD Driver ..... 8-12
MM58241 High Voltage Display Driver ..... 8-17
MM58248 High Voltage Display Driver ..... 8.22
MM58270 Display Driver ..... 8 -27
MM58341 High Voltage Display Driver ..... 8-29
MM58348 High Voltage Display Driver ..... 8.34
MM58438 32-Bit LCD Display Driver ..... 8.39
MM58538 Multiplexed LCD Driver ..... 8-43
MM58539 Multiplexed LCD Driver ..... 8-47
MM58540 Multiplexed LCD Driver ..... 8-51
MM58548 Multiplexed LCD Driver ..... 8-55
MM54HC4511/MM74HC4511 BCD-to-7 Segment Latch/Decoder/Driver ..... 8-59
MM54HC4543/MM74HC4543 BCD-to-7 Segment Latch/Decoder/Driver for Liquid Crystal Displays ..... 8-64
Section 9—RAMs
CMOS Static
NMC6164 $8192 \times 8$-Bit Static RAM ..... 9-3
Section 10—PROMs
EPROM CMOS/NMOS
NMC27C16 16,384-Bit ( $2048 \times 8$ ) UV Erasable CMOS PROM ..... 10-3
NMC27C32 32,768-Bit ( $4096 \times 8$ ) UV Erasable CMOS PROM ..... $10 \cdot 10$

## Table of Contents <br> (ContInued)

## Section 11-COPS Microcontrollers

## Microwire Peripherals

COP472 Liquid Crystal Display Controller ..... 11.54
COP498/COP398 Low Power CMOS RAM and Timer (RAT) ..... 11.61
COP499/COP399 Low Power CMOS Memory ..... 11.61
ROMless COPS Microcontrollers
COP404C ROMless CMOS Microcontroller ..... $11-3$
Single-Chip COPS Mlcrocontrollers
COP410C/COP411C, COP310C/COP311C and COP210C/COP211C Single-Chip CMOS Microcontrollers ..... $11-20$
COP424C, COP425C, COP426C, COP324C, COP325C, COP326C and COP444C, COP445C, COP344C, COP345C Single Chip 1k and 2k CMOS Microcontrollers ..... $11 \cdot 35$
Section 12-8-Bit Microprocessors
Evaluation Board
NSC888 NSC800 Evaluation Board ..... $12-110$
MIcroprocessor
MA2800 8-Bit CMOS Microcomputer Module ..... $12 \cdot 19$
NSC800 High-Performance Low-Power Microprocessor ..... 12.38
Peripherals
MA2000 Base Plane and Power Supply Module ..... 12.3
MA2016 $16,384 \times 8$-Bit CMOS Static RAM Module ..... 12.7
MA2732 8k-Byte CMOS UVPROM/RAM Module ..... 12-14
MM82PC08 8-Bit Bidirectional Transceiver ..... 12-25
MM82PC12 8-Bit Input/Output Port ..... $12 \cdot 31$
NSC810A RAM-I/O-Timer ..... 12.63
NSC830 ROM-I/O ..... 12.79
NSC831 I/O Only ..... 12.79
NSC858 Uńiversal Asynchronous Receiver/Transmitter ..... 12.92
Section 13-Development Systems Products
Development Software
PASCAL PASCAL High Level Language Compiler for STARPLEXII Development Systems ..... 13-21
PLM80 PL/M High Level Language Compiler for STARPLEX Development Systems ..... 13-33
Emulators
Integral In-System Emulator (ISE) Package ..... 13-3
NSC800 Emulator Package ..... 13-17

## Table of Contents Contruves) $^{\text {a }}$

Systems
MOLE(Microcontroller On-Line Emulator) Development System ..... 13.11
STARPLEXII Development System ..... 13-37
Section 14-CMOS Industrial Microcomputer Boards
Analog I/O Boards, CIM
CIM-411 and CIM-411C Analog Input Boards ..... 14.31
CIM-421 and CIM-421C Analog Output Boards ..... 14-35
Ancillary Products, CIM
CIM-602 CIMBUS Card Cage ..... $14-41$
CIM-604 CIMBUS Card Cage ..... 14.41
CIM-610 and CIM-610C Voltage Regulator Boards ..... 14.45
CIM-611 and CIM-611C Battery Charger Boards ..... 14-49
CIM-612 and CIM-612C Voltage Regulator Boards ..... 14-52
CIM-630 Prototyping Board ..... 14.55
CIM-631 Prototyping Board ..... $14-57$
CIM-640 Extender Board ..... 14-59
CIM-653Serial I/O Cable ..... 14-61
CIM-660 Firmware Monitor ..... $14-63$
Controller Boards, CIM
CIM-510 and CIM-510C Clock/Calendar Boards ..... 14-39
CPU Boards, CIM
CIM-802A and CIM-802AC Industrial Microcomputers ..... $14-65$
CIM-804 and CIM-804C Industrial Microcomputers ..... 14.65
Digital I/O Boards, CIM
CIM-201 and CIM-201C Serial Input/Output Boards ..... 14-10
CIM-203 and CIM-203C Dual Channel Serial I/O Boards ..... 14-14
CIM-210 and CIM-210C Paraliel I/O Boards ..... 14-16
CIM-220 and CIM-220C Frequency/Period Measurement Boards ..... 14-20
CIM-230 and CIM-230C Distributed I/O Bus (DIB) Interface Boards ..... 14-22
CIM-311 and CIM-311C Power I/O DIB Boards ..... 14-27
Memory Boards, CIM
CIM-100 and CIM-100C Memory Expansion Boards ..... 14-7
CIM-104 and CIM-104C Memory Expansion Boards ..... 14.7
CIM-108 and CIM-108C Memory Expansion Boards ..... 14-7
Software, CIM
BLMX-80C Board Level, Multitasking Executive for NSC800-Based Systems ..... $14-3$
Section 15-Military/Aerospace ..... 15-3
Section 16—Physical Dimensions ..... 16-3

## Alphanumeric Index

ADC0801 8-Bit $\mu$ P Compatible A/D Converters ..... 6.5
ADC0802 8-Bit $\mu \mathrm{P}$ Compatible AID Converters ..... 6-5
ADC0803 8-Bit $\mu \mathrm{P}$ Compatible A/D Converters ..... 6.5
ADC0804 8-Bit $\mu$ P Compatible A/D Converters ..... 6-5
ADC0805 8-Bit $\mu$ P Compatible A/D Converters ..... 6-5
ADC0808 8-Bit $\mu$ P Compatible AID Converters with 8-Channel Multiplexer ..... 6.37
ADC0809 8-Bit $\mu$ P Compatible AID Converters with 8-Channel Multiplexer ..... 6-37
ADC0816 8-Bit $\mu$ P Compatible A/D Converters with 16-Channel Multiplexer ..... 6 -48
ADC0817 8-Bit $\mu$ P Compatible A/D Converters with 16-Channel Multiplexer ..... 6.48
ADC0820 8-Bit High Speed $\mu$ P Compatible A/D Converter with Track/Hold Function ..... 6-59
ADC0829 $\mu$ P Compatible 8-Bit A/D with 11-Channel MUX/Digital Input ..... 6.74
ADC0831 8-Bit Serial I/OA/DConverters with Multiplexer Options ..... 6.82
ADC0832 8-Bit Serial I/O A/D Converters with Multiplexer Options ..... 6.82
ADC0833 8-Bit Serial I/O A/D Converter with 4-Channel Multiplexer ..... 6-106
ADC0834 8-Bit Serial I/OA/D Converters with Multiplexer Options ..... 6.82
ADC0838 8-Bit Serial I/O A/D Converters with Multiplexer Options ..... 6.82
ADC0844 8-Bit $\mu$ P Compatible A/D Converter with 4-Channel Multiplexer ..... 6-123
ADC1001 10-Bit $\mu$ P Compatible A/D Converters ..... 6.138
ADC1021 10-Bit $\mu$ P Compatible A/D Converters ..... 6-138
ADC3511 3 1/2-Digit Microprocessor Compatible AID Converter ..... 6-145
ADC3711 33/4-Digit Microprocessor Compatible A/D Converter ..... 6-145
ADD3501 31/2-Digit DVM with Multiplexed 7-Segment Output ..... 6.153
ADD3701 3314-Digit DVM with Multiplexed 7-Segment Output ..... 6-162
BLMX-80C Board Level, Multitasking Executive for NSC800-Based Systems ..... 14-3
CIM-100 Memory Expansion Boards ..... 14-7.
CIM-100C Memory Expansion Boards ..... 14.7
CIM-104 Memory Expansion Boards ..... 14.7
CIM-104C Memory Expansion Boards ..... $14-7$
CIM-108 Memory Expansion Boards ..... 14.7
CIM-108C Memory Expansion Boards ..... $14-7$
CIM-201 Serial Input/Output Boards ..... 14-10
CIM-201C Serial Input/Output Boards ..... 14-10
CIM-203 Dual Channel Serial I/O Boards ..... 14-14
CIM-203C Dual Channel Serial I/O Boards ..... 14-14
CIM-210 Parallell/O Boards ..... 14 -16
CIM-210C Parallel I/O Boards ..... $14-16$
CIM-220 Frequency/Period Measurement Boards ..... 14-20
CIM-220C Frequency/Period Measurement Boards ..... 14-20
CIM-230 Distributed I/O Bus (DIB) Interface Boards ..... 14.22
CIM-230C Distributed I/O Bus (DIB) Interface Boards ..... 14-22
CIM-311 Power I/O DIB Boards ..... 14-27
CIM-311C Power I/O DIB Boards ..... 14.27
CIM-411 Analog Input Boards ..... 14-31
CIM-411C Analog Input Boards ..... 14-31
CIM-421 Analog Output Boards ..... 14-35
CIM-421C Analog Output Boards ..... 14-35
CIM-510 Clock/Calendar Boards ..... 14-39
CIM-510C Clock/Calendar Boards ..... 14-39
CIM-602 CIMBUS Card Cages ..... 14-41
CIM-604 CIMBUS Card Cages ..... 14-41
CIM-610 Voltage Regulator Boards ..... 14-45

## Alphanumeric Index ${ }_{\text {(Continuee) }}$

CIM-610C Voltage Regulator Boards ..... $14-45$
CIM-611 Battery Charger Boards ..... 14.49
CIM-611C Battery Charger Boards ..... 14-49
CIM-612 Voltage Regulator Boards ..... 14-52
CIM-612C Voltage Regulator Boards ..... 14-52
CIM-630 Prototyping Board ..... 14.55
CIM-631 Prototyping Board ..... 14.57
CIM-640 Extender Board ..... 14.59
CIM-653Serial I/O Cable ..... 14.61
CIM-660 Firmware Monitor ..... 14-63
CIM-802A Industrial Microcomputers ..... 14-65
CIM-802AC Industrial Microcomputers ..... 14.65
CIM-804 Industrial Microcomputers ..... 14-65
CIM-804C Industrial Microcomputers ..... 14.65
COP210C Single-Chip CMOS Microcontrollers ..... 11-20
COP211C Single-Chip CMOS Microcontrollers ..... $11-20$
COP310C Single-Chip CMOS Microcontrollers ..... 11-20
COP311C Single-Chip CMOS Microcontrollers ..... 11-20
COP324C Single-Chip 1 k and 2 k CMOS Microcontrollers ..... 11.35
COP325C Single-Chip 1k and 2k CMOS Microcontrollers ..... 11-35
COP326C Single-Chip 1k and 2k CMOS Microcontrollers ..... $11-35$
COP344C Single-Chip 1 k and 2 k CMOS Microcontrollers ..... 11.35
COP345C Single-Chip 1k and 2 k CMOS Microcontrollers ..... 11-35
COP398 Low Power CMOS RAM and Timer (RAT) ..... 11.61
COP399 Low Power CMOS Memory ..... 11-61
COP404C ROMIess CMOS Microcontroller ..... $11-3$
COP410C Single-Chip CMOS Microcontrollers ..... 11-20
COP411C Single-Chip CMOS Microcontrollers ..... $11-20$
COP424C Single-Chip 1k and 2k CMOS Microcontrollers ..... $11-35$
COP425C Single-Chip 1k and 2 k CMOS Microcontrollers ..... 11.35
COP426C Single-Chip 1 k and 2 k CMOS Microcontrollers ..... 11.35
COP444C Single-Chip 1 k and 2 k CMOS Microcontrollers ..... 11.35
COP445C Single-Chip 1 k and 2 k CMOS Microcontrollers ..... $11-35$
COP472-3 Liquid Crystal Display Controller ..... 11.54
COP498 Low Power CMOS RAM and Timer (RAT) ..... 11.61
COP499 Low Power CMOS Memory ..... 11.61
DAC0830 8-Bit $\mu$ P Compatible, Double-Buffered D to A Converters ..... 6-172
DAC0831 8-Bit $\mu$ P Compatible, Double-Buffered D to A Converters ..... 6-172
DAC0832 8 -Bit $\mu$ P Compatible, Double-Buffered D to A Converters ..... 6-172
DAC1000 $\mu$ PCompatible, Double-Buffered D to A Converters ..... $6 \cdot 188$
DAC1001 $\mu$ P Compatible, Double-Buffered D to A Converters ..... 6-188
DAC1002 $\mu$ PCompatible, Double-Buffered D to A Converters ..... 6-188
DAC1006 $\mu$ P Compatible, Double-Buffered D to A Converters ..... 6-188
DAC1007 $\mu$ P Compatible, Double-Buffered D to A Converters ..... 6-188
DAC1008 $\mu$ P Compatible, Double-Buffered D to A Converters ..... 6-188
DAC1020 10-Bit Binary Multiplying D/A Converter ..... 6-210
DAC1021 10-Bit Binary Multiplying D/A Converter ..... 6-210
DAC1022 10-Bit Binary Multiplying D/A Converter ..... 6-210
DAC1208 12-Bit, $\mu$ P Compatible, Double-Buffered D to A Converters ..... 6.220
DAC1209 12-Bit, $\mu$ P Compatible, Double-Buffered D to A Converters ..... 6-220
DAC1210 12-Bit, $\mu$ P Compatible, Double-Buffered D to A Converters ..... 6-220

## Alphanumeric Index (Continued)

DAC1218 12-Bit Binary Multiplying D/A Converter ..... 6.235
DAC1219 12-Bit Binary Multiplying D/A Converter ..... 6.235
DAC1220 12-Bit Binary Multiplying D/A Converter ..... 6.210
DAC1221 12-Bit Binary Multiplying D/A Converter ..... 6.210
DAC1222 12-Bit Binary Multiplying D/A Converter ..... 6.210
DAC1230 12-Bit, $\mu$ P Compatible, Double-Buffered D to A Converters ..... 6-220
DAC1231 12-Bit, $\mu$ P Compatible, Double-Buffered D to A Converters ..... 6-220
DAC1232 12-BIt, $\mu$ P Compatible, Double-Buffered D to A Converters ..... 6.220
Integral In-System Emulator (ISE) Package ..... 13-3
MA2000 Base Plane and Power Supply Module ..... 12.3
MA2016 16,384 $\times 8$-Bit CMOS Static RAM Module ..... 12-7
MA2732 8k-Byte CMOS UVPROM/RAM Module ..... $12 \cdot 14$
MA2800 8-Bit CMOS Microcomputer Module ..... 12-19
MF4 4th Order Switched Capacitor Butterworth Lowpass Filter . ..... 4.5
MF5 Universal Monolithic Switched Capacitor Filter ..... $4-12$
MF6 6th Order Switched Capacitor Butterworth Lowpass Filter ..... 4-13
MF10 Universal Monolithic Dual Switched Capacitor Filter ..... $4-21$
Military/Aerospace ..... 15-3
MM5368 CMOS Oscillator Divider Circuit ..... 3.3
MM5369 Series 17-Stage Oscillator/Divider ..... 3.6
MM5452 Liquid Crystal Display Driver ..... 8.3
MM5453 Liquid Crystal Display Driver ..... 8-3
MM5483 Liquid Crystal Display Driver ..... 8.9
MM53107 Series 17-Stage Oscillator/Divider ..... 3.9
MM58167A Microprocessor Real-Time Clock ..... 3-11
MM58174A Microprocessor Compatible Real-Time Clock ..... 3-19
MM58201 Multiplexed LCD Driver ..... 8-12
MM58220 Asynchronous Low Power Transmitter Remote Controller ..... 7.3
MM58241 High Voltage Display Driver ..... 8-17
MM58248 High Voltage Display Driver ..... 8-22
MM58250 Infrared Transmitter ..... $7-4$
MM58270 Display Driver ..... 8-27
MM58274 Microprocessor-Compatible Real-Time Clock ..... 3-26
MM58341 High Voltage Display Driver ..... 8.29
MM58348 High Voltage Display Driver ..... 8.34
MM58438 32-Bit LCD Display Driver ..... 8-39
MM58538 Multiplexed LCD Driver ..... 8-43
MM58539 Multiplexed LCD Driver ..... 8-47
MM58540 Multiplexed LCD Driver ..... 8-51
MM58548 Multiplexed LCD Driver ..... 8-55
MM54HC00/MM74HC00 Quad 2-Input NAND Gate ..... $1-5$
MM54HC02/MM74HC02 Quad 2-Input NOR Gate ..... 1.8
MM54HC03/MM74HC03 Quad 2-Input Open Drain NAND Gate ..... $1-11$
MM54HC04/MM74HC04 Hex Inverter ..... 1-14
MM54HC08/MM74HC08 Quad 2-Input AND Gate ..... $1-17$
MM54HC10/MM74HC10 Triple 3-Input NAND Gate ..... 1-20
MM54HC11/MM74HC11 Triple 3-Input AND Gate ..... $1-23$
MM54HC14/MM74HC14 Hex Inverting Schmitt Trigger ..... $1-26$
MM54HC20/MM74HC20 Dual 4-Input NAND Gate ..... $1-29$
MM54HC27/MM74HC27 Triple 3-Input NOR Gate ..... 1-32
MM54HC30/MM74HC30 8-Input NAND Gate ..... 1-35

## Alphanumeric Index ${ }_{\text {(Continued) }}$

MM54HC32/MM74HC32 Quad 2-Input OR Gate ..... 1.38
MM54HC42/MM74HC42 BCD-to-Decimal Decoder ..... $1-41$
MM54HC51/MM74HC51 Dual AND-OR-Invert Gate ..... $1-44$
MM54HC58/MM74HC58 Dual AND-OR Gate ..... 1.44
MM54HC73/MM74HC73 Dual J-K Flip-Flops with Clear ..... $1-47$
MM54HC74/MM74HC74 Dual D Fiip-Flop with Preset and Clear ..... 1-51
MM54HC75/MM74HC75 4-Bit Bistable Latch with Q and $\bar{Q}$ Output ..... 1-54
MM54HC76/MM74HC76 Dual J-K Flip-Flops with Preset and Clear ..... 1-57.
MM54HC85/MM74HC85 4-Bit Magnitude Comparator ..... 1-61
MM54HC86/MM74HC86 Quad 2-Input Exclusive OR Gate ..... $1-65$
MM54HC107/MM74HC107 Dual J-K Flip-Flops with Clear ..... $1-68$
MM54HC109/MM74HC109 Dual J-位Flip-Flops with Preset and Clear ..... $1-72$
MM54HC112/MM74HC112 Dual J-K Flip-Flops with Preset and Clear ..... 1.75
MM54HC1.13/MM74HC113 Dual J-K Flip-Flops with Preset ..... $1-79$
MM54HC123A/MM74HC123A Dual Retriggerable Monostable Multivibrator ..... 1.83
MM54HC125/MM74HC125 TRI-STATE Quad Buffers ..... $1-88$
MM54HC126/MM74HC126 TRI-STATE Quad Buffers ..... 1.88
MM54HC132/MM74HC132 Quad 2-Input NAND Schmitt Trigger ..... 1.91
MM54HC133/MM74HC133 13-Input NAND Gate ..... 1.94
MM54HC137/MM74HC137 3-to-8 Line Decoder with Address Latches (Inverted Output) ..... 1-97
MM54HC138/MM74HC138 3-to-8 Line Decoder ..... 1-101
MM54HC139/MM74HC139 Dual 2-to-4 Line Decoder ..... $1-104$
MM54HC147/MM74HC147 10-to-4 Line Priority Encoder ..... 1-107
MM54HC149/MM74HC149 8-to-8 Line Priority Encoder ..... $1-110$
MM54HC151/MM74HC151 8-Channel Multiplexer ..... $1-113$
MM54HC153/MM74HC153 Dual 4-Input Multiplexer ..... 1-116
MM54HC154/MM74HC154 4-to-16 Line Decoder ..... 1-119
MM54HC157/MM74HC157 Quad 2-Input Multiplexer ..... 1-123
MM54HC158/MM74HC158 Quad 2-Input Multiplexer (Inverted Output) ..... 1-123
MM54HC160/MM74HC160 Synchronous Decade Counter ..... 1-127
MM54HC161/MM74HC161 Synchronous Binary Counter ..... 1-127
MM54HC162/MM74HC162 Synchronous Decade Counter ..... 1-127
MM54HC163/MM74HC163 Synchronous Binary Counter ..... 1-127
MM54HC164/MM74HC164 8-Bit Serial-In Parallel-Out Shift Register ..... 1-132
MM54HC165/MM74HC165 Parallel-In Serial-Out 8-Bit Shift Register ..... $1-135$
MM54HC166/MM74HC166 8-Bit Serial or Parallel Input/Serial Output Shift Register with Reset ..... 1-139
MM54HC169/MM74HC169 4-Bit Up/Down Synchronous Binary Counter ..... 1-144
MM54HC173/MM74HC173 TRI-STATE Quad D Flip-Flop ..... $1-146$
MM54HC174/MM74HC174 Hex D Flip-Flops with Clear ..... 1-150
MM54HC175/MM74HC175 Quad D-Type Flip-Flop with Clear ..... $1-153$
MM54HC181/MM74HC181 Arithmetic Logic Units/Function Generators ..... 1-157
MM54HC182/MM74HC182 Look-Ahead Carry Generator ..... 1-165
MM54HC190/MM74HC190 Synchronous Decade Up/Down Counters with Mode Control ..... 1.168
MM54HC191/MM74HC191 Synchronous Binary Up/Down Counters with Mode Control ..... 1-168
MM54HC192/MM74HC192 Synchronous Decade Up/Down Counters ..... $1-174$
MM54HC193/MM74HC193 Synchronous Binary Up/Down Counters ..... 1-174
MM54HC194/MM74HC194 4-Bit Bidirectional Shift Register ..... $1-180$
MM54HC195/MM74HC195 4-Bit Parallel-In Shift Register ..... $1-184$
MM54HC221A/MM74HC221A Dual Non-Retriggerable Monostable Multivibrator ..... 1-188

## Alphanumeric Index (Continued)

MM54HC237/MM74HC237 3-to-8 Decoder with Address Latches ..... 1-193
MM54HC240/MM74HC240 Inverting Octal TRI-STATE Buffer ..... 1-197
MM54HC241/MM74HC241 Octal TRI-STATE Buffer ..... 1.197
MM54HC242/MM74HC242 Inverting Quad TRI-STATE Transceiver ..... $1-202$
MM54HC243/MM74HC243 Quad TRI-STATE Transceiver ..... 1-202
MM54HC244/MM74HC244 Octal TRI-STATE Buffer ..... $1-207$
MM54HC245/MM74HC245 Octal TRI.STATE Transceiver ..... 1-211
MM54HC251/MM74HC251 8-Channel TRI-STATE Multiplexer ..... 1 -215
MM54HC253/MM74HC253 Dual 4-Channel TRI-STATE Multiplexer ..... 1.218
MM54HC257/MM74HC257 Quad 2-Channel TRI-STATE Multiplexer ..... 1.221
MM54HC259/MM74HC259 8-Bit Addressable Latch/3-to-8 Line Decoder ..... $1-224$
MM54HC266/MM74HC266 Quad 2-Input Exclusive NOR Gate ..... 1.228
MM54HC273/MM74HC273 Octal D Flip.Flops with Clear ..... 1.231
MM54HC280/MM74HC280 9-Bit Odd/Even Parity Generator/Checker ..... 1-234
MM54HC283/MM74HC283 4-Bit Binary Adder with Fast Carry ..... 1.237
MM54HC292/MM74HC292 Programmable Frequency Dividers/Digital Timers ..... 1-241
MM54HC294/MM74HC294 Programmable Frequency Dividers/Digital Timers ..... 1-241
MM54HC298/MM74HC298 Quad 2-Input Multiplexers with Storage ..... 1.247
MM54HC299/MM74HC299 8-Bit TRI-STATE Universal Shift Register ..... 1-251
MM54HC354/MM74HC354 8-Channel TRI-STATE Multiplexers with Latches ..... 1-256
MM54HC356/MM74HC356 8-Channel TRI-STATE Multiplexers with Latches ..... $1-256$
MM54HC365/MM74HC365 Hex TRI-STATE Buffer ..... 1-263
MM54HC366/MM74HC366 Inverting Hex TRI-STATE Buffer ..... 1-263
MM54HC367/MM74HC367 Hex TRI-STATE Buffer ..... 1-263
MM54HC368/MM74HC368 Inverting Hex TRI-STATE Buffer ..... 1-263
MM54HC373/MM74HC373 TRI-STATE Octal D-Type Latch ..... $1-270$
MM54HC374/MM74HC374 TRI-STATE Octal D-Type Flip-Flop ..... 1-273
MM54HC390/MM74HC390 Dual 4-Bit Decade Counter ..... $1-276$
MM54HC393/MM74HC393 Dual 4-Bit Binary Counter ..... 1.276
MM54HC423A/MM74HC423A Dual Retriggerable Monostable Multivibrator ..... 1-281
MM54HC521/MM74HC521 8-Bit Magnitude Comparator (Equality Detector) ..... 1-286
MM54HC533/MM74HC533 TRI-STATE Octal D-Type Latch with Inverted Outputs ..... $1-289$
MM54HC534/MM74HC534 TRI-STATE Octal D-Type Flip-Flop with Inverted Outputs ..... 1-292
MM54HC540/MM74HC540 inverting Octal TRI-STATE Buffer ..... 1-295
MM54HC541/MM74HC541 Octal TRI-STATE Buffer ..... 1-295
MM54HC543/MM74HC543 Octal Registered Transceiver ..... 1-298
MM54HC544/MM74HC544 Octal Registered Transceiver ..... 1-299
MM54HC550/MM74HC550 Octal Registered Transceiver with Status Flags ..... $1-300$
MM54HC551/MM74HC551 Octal Registered Inverting Transceiver with Status Flags ..... 1-301
MM54HC563/MM74HC563 TRI-STATE Octal D-Type Latch with Inverted Outputs ..... 1.302
MM54HC564/MM74HC564 TRI-STATE Octal D-Type Flip.Flop with Inverted Outputs ..... 1 1-305
MM54HC573/MM74HC573 TRI-STATE Octal D-Type Latch ..... 1-308
MM54HC574/MM74HC574 TRI-STATE Octal D-Type Flip.Flop ..... 1-311
MM54HC589/MM74HC589 8-Bit Shift Registers with Input Latches and TRI-STATE Serial Output ..... $1-314$
MM54HC590/MM74HC590 8-Bit Binary Counter with TRI-STATE Output Register ..... 1-319
MM54HC592/MM74HC592 8-Bit Binary Counter with Input Register ..... 1.321
MM54HC593/MM74HC593 8-Bit Binary Counter with Bidirectional Input Register/ Counter Outputs ..... 1-321
MM54HC595/MM74HC595 8-Bit Shift Registers with Output Latches ..... 1.324

## Alphanumeric Index (Continued)

MM54HC597/MM74HC597 8-Bit Shift Registers with Input Latches ..... 1.329
MM54HC640/MM74HC640 Inverting Octal TRI-STATE Transceiver ..... 1-334
MM54HC643/MM74HC643 True-Inverting Octal TRI-STATE Transceiver ..... 1.334
MM54HC646/MM74HC646 Non-Inverting Octal Bus Transceiver/Registers ..... 1-338
MM54HC648/MM74HC648 Inverting Octal Bus Transceiver/Registers ..... 1.338
MM54HC688/MM74HC688 8-Bit Magnitude Comparator (Equality Detector) ..... 1.345
MM54HC4002/MM74HC4002 Dual 4-Input NOR Gate ..... $1-348$
MM54HC4016/MM74HC4016 Quad Analog Switch ..... 1-351
MM54HC4017/MM74HC4017 Decade Counter/Divider with 10 Decoded Outputs ..... 1-356
MM54HC4020/MM74HC4020 14-Stage Binary Counter ..... 1-360
MM54HC4024/MM74HC4024 7-Stage Binary Counter ..... $1-360$
MM54HC4040/MM74HC4040 12-Stage Binary Counter ..... $1-360$
MM54HC4046/MM74HC4046 CMOS Phase Lock Loop ..... 1.365
MM54HC4049/MM74HC4049 Hex Inverting Logic Level Down Converter ..... $1-374$
MM54HC4050/MM74HC4050 Hex Logic Level Down Converter ..... 1-374
MM54HC4051/MM74HC4051 8-Channel Analog Multiplexer ..... 1-377
MM54HC4052/MM74HC4052 Dual 4-Channel Analog Multiplexer ..... $1-377$
MM54HC4053/MM74HC4053 Triple 2-Channel Analog Multiplexer ..... 1-377
MM54HC4060/MM74HC4060 14-Stage Binary Counter ..... 1.383
MM54HC4066/MM74HC4066 Quad Analog Switch ..... 1-387
MM54HC4075/MM74HC4075 Triple3-Input OR Gate ..... $1-392$
MM54HC4078/MM74HC4078 8-Input NOR/OR Gate ..... $1-395$
MM54HC4316/MM74HC4316 Quad Analog Switch with Level Translator ..... $1-398$
MM54HC4351/MM74HC4351 8-Channel Analog Multiplexer with Latches ..... 1.403
MM54HC4352/MM74HC4352 Dual 4-Channel Analog Multiplexer with Latches ..... 1.403
MM54HC4353/MM74HC4353 Triple 2-Channel Analog Multiplexer with Latches ..... 1.403
MM54HC4511/MM74HC4511 BCD-to-7 Segment Latch/Decoder/Driver ..... 8-59
MM54HC4514/MM74HC4514 4-to-16 Line Decoder with Latch ..... 1.410
MM54HC4538/MM74HC4538 Dual Retriggerable Monostable Multivibrator ..... $1-414$
MM54HC4543/MM74HC4543 BCD-to-7 Segment Latch/Decoder/Driver for Liquid Crystal Displays ..... 8-64
MM74HC942 300 Baud Modem ( +5 , -5 Volt Supply) ..... 3.38
MM74HC943 300 Baud Modem (5 Volt Supply) ..... 3-44
MM54HCT00/MM74HCT00 Quad 2-Input NAND Gate ..... 1-420
MM54HCT04/MM74HCT04 Hex Inverter ..... $1-423$
MM54HCT05/MM74HCT05 Hex Inverter (Open Drain) ..... $1-426$
MM54HCT34/MM74HCT34 Non-Inverter ..... $1-428$
MM54HCT74/MM74HCT74 Dual D Flip-Flop with Preset and Clear ..... 1.431
MM54HCT76/MM74HCT76 Dual J.K Flip-Flops with Preset and Clear ..... $1-434$
MM54HCT107/MM74HCT107 Dual J.K Flip-Flops with Clear ..... $1-437$
MM54HCT109/MM74HCT109 Dual J-信 Flip-Flops with Preset and Clear ..... $1-440$
MM54HCT112/MM74HCT112 Dual J-K Flip-Flops with Preset and Clear ..... $1-434$
MM54HCT138/MM74HCT138 3-to-8 Line Decoder ..... 1.443
MM54HCT139/MM74HCT139 Dual 2-to-4 Line Decoder ..... $1-446$
MM54HCT149/MM74HCT149 8-Line to 8-Line Priority Encoder ..... 1.449
MM54HCT155/MM74HCT155 Dual 2-to-4 Line Decoder/Demultiplexers ..... 1-452
MM54HCT157/MM74HCT157 Quad 2-Input Multiplexer ..... 1-455
MM54HCT158/MM74HCT158 Quad 2-Input Multiplexer (Inverted Output) ..... $1-455$
MM54HCT160/MM74HCT160 Synchronous Decade Counter with Asynchronous Clear ..... 1-459
MM54HCT161/MM74HCT161 Synchronous Binary Counter with Asynchronous Clear ..... $1-459$
MM54HCT162/MM74HCT162 Synchronous Decade Counter with Synchronous Clear ..... $1-459$

## Alphanumeric Index (Continued)

MM54HCT163/MM74HCT163 Synchronous Binary Counter with Synchronous Clear ..... 1.459
MM54HCT164/MM74HCT164 8-BitSerial-In/Parallel-Out Shift Register ..... $1-462$
MM54HCT166/MM74HCT166 8-Bit Serial or Parallel Input/Serial Output Shift Register with Reset ..... $1-465$
MM54HCT169/MM74HCT169 4-Bit Up/Down Synchronous Binary Counter ..... 1-470
MM54HCT174/MM74HCT174 Hex DFlip.Flops with Clear ..... 1-472
MM54HCT191/MM74HCT191 Synchronous Binary Up/Down Counters with Mode Control ..... 1-475
MM54HCT193/MM74HCT193 Synchronous Binary Up/Down Counters ..... $1-481$
MM54HCT240/MM74HCT240 Inverting Octal TRI-STATE Buffer ..... 1.486
MM54HCT241/MM74HCT241 Octal TRI-STATE Buffer ..... $1-486$
MM54HCT244/MM74HCT244 Octal TRI-STATE Buffer ..... $1-486$
MM54HCT245/MM74HCT245 Octal TRI-STATE Transceiver ..... 1-490
MM54HCT257/MM74HCT257 Quad 2-Channel TRI-STATE Multiplexer ..... 1-493
MM54HCT273/MM74HCT273 Octal D Flip-Flop with Clear ..... 1-496
MM54HCT299/MM74HCT299 8-Bit TRI-STATE Universal Shift Register ..... 1-499
MM54HCT323/MM74HCT323 8-Bit TRI-STATE Universal Shift Register ..... $1-501$
MM54HCT373/MM74HCT373TRI-STATE Octal D-Type Latch ..... 1.503
MM54HCT374/MM74HCT374TRI-STATE Octal D.Type Flip-Flop ..... $1-503$
MM54HCT521/MM74HCT521 8-Bit Magnitude Comparator (Equality Detector) ..... 1.508
MM54HCT533/MM74HCT533TRI-STATE Octal D-Type Latch ..... 1.511
MM54HCT534/MM74HCT534 TRI-STATE Octal D-Type Flip-Flop ..... 1.511
MM54HCT540/MM74HCT540 Inverting Octal TRI-STATE Buffer ..... 1.515
MM54HCT541/MM74HCT541 Inverting Octal TRI-STATE Buffer ..... 1.515
MM54HCT543/MM74HCT543 Octal Registered Transceiver ..... 1.519
MM54HCT544/MM74HCT544 Octal Registered Inverting Transceiver ..... 1.520
MM54HCT550/MM74HCT550 Octal Registered Transceiver with Status Flags ..... 1.521
MM54HCT551/MM74HCT551 Octal Registered Inverting Transceiver with Status Flags ..... 1-522
MM54HCT563/MM74HCT563 TRI-STATE Octal D-Type Latch with Inverted Outputs ..... 1-523
MM54HCT564/MM74HCT564 TRI-STATE Octal D-Type Flip-Flop with Inverted Outputs ..... 1.526
MM54HCT573/MM74HCT573 TRI-STATE Octal D-Type Latch ..... 1 1-529
MM54HCT574/MM74HCT574 TRI-STATE Octal D-Type Flip-Flop ..... 1.532
MM54HCT590/MM74HCT590 8-Bit Binary Counter with TRI-STATE Output Register ..... 1.535
MM54HCT592/MM74HCT592 8-Bit Binary Counter with Input Register ..... 1.537
MM54HCT593/MM74HCT593 8-Bit Binary Counter with Bidirectional Input Register/ Counter Outputs ..... 1.537
MM54HCT640/MM74HCT640 Inverting Octal TRI-STATE Transceiver ..... 1.540
MM54HCT643/MM74HCT643 True-Inverting Octal TRI-STATE Transceiver ..... 1.540
MM54HCT688/MM74HCT688 8-Bit Magnitude Comparator(Equality Detector) ..... 1-543
MM54HCU04/MM74HCU04 Hex Inverter ..... 1-546
MM82PC08 8-Bit Bidirectional Transceiver ..... 12.25
MM82PC12 8-Bit Input/Output Port ..... 12.31
MOLE ${ }^{\text {TM }}$ (Microcontroller On-Line Emulator) Development System ..... 13-11
NMC6164 $8192 \times 8$-Bit Static RAM ..... 9.3
NMC27C16 16,384-Bit $(2048 \times 8)$ UV Erasable CMOS PROM ..... $10 \cdot 3$
NMC27C32 32,768-Bit (4096×8) UV Erasable CMOS PROM ..... 10-10
NSC800 High-Performance Low-Power Microprocessor ..... 12-38
NSC800 Emulator Package ..... 13.17
NSC810A RAM-I/O-Timer ..... 12-63
NSC830 ROM-I/O ..... 12.79

## Alphanumeric Index (Conituea)

NSC831 I/O Only ..... 12-79
NSC858 Universal Asynchronous Receiver/Transmitter ..... 12-92
NSC888 NSC800 Evaluation Board ..... 12-110
PASCAL PASCAL High Level Language Compiler for STARPLEX II Development Systems ..... 13-21
PLM80 PL/M High Level Language Compiler for STARPLEX Development Systems ..... 13-33
SCX Series of 2-Micron and 3-Micron CMOS Gate Arrays ..... 2-4
SCX6324 microCMOS 2.4k Gate Array NSO00U Option User's Note ..... 2.5
SCX CMOS Gate Array Family Application Guide ..... $2-11$
STARPLEX II Development System ..... 13-37
TP3020 Monolithic CODEC ..... 5-3
TP3021 Monolithic CODEC ..... 5-3
TP3040 PCM Monolithic Filter ..... 5-12
TP3040A PCM Monolithic Filter ..... 5-12
TP3051 Monolithic Parallel Data Interface CMOS CODEC/FILTER Family ..... 5-19
TP3052 Monolithic Serial Interface CMOS CODEC/FILTER Family ..... 5-30
TP3053 Monolithic Serial Interface CMOS CODEC/FILTER Family ..... 5-30
TP3054 Monolithic Serial Interface CMOS CODEC/FILTER Family ..... 5-30
TP3056 Monolithic Parallel Data Interface CMOS CODEC/FILTER Family ..... $5 \cdot 19$
TP3057 Monolithic Serial Interface CMOS CODEC/FILTER Family ..... 5-30
TP3064 Monolithic Serial Interface CMOS CODEC/FILTER Combos ..... $5-43$
TP3067 Monolithic Serial Interface CMOS CODEC/FILTER Combos ..... 5-43
TP3155 Time Slot Assignment Circuit ..... 5-56
TP3310 Monolithic 1200-600/150-75-5 Bit/s CMOS FSK Modem Family ..... 5-63
TP3311 Monolithic 1200-600/150-75-5 Bit/s CMOS FSK Modem Family ..... 5-63
TP3320 Monolithic 1200-600/150-75-5 Bit/s CMOS FSK Modem Family ..... 5.63
TP3321 Monolithic 1200-600/150-75-5 Bit/s CMOS FSK Modem Family ..... 5-63
TP5087 DTMF (TOUCH-TONE) Generator ..... 5-74
TP5088 DTMF. Generator for Binary Data ..... 5-78
TP5089 DTMF (TOUCH-TONE) Generator ..... 5-82
TP5092 DTMF (TOUCH-TONE) Generator ..... 5.74
TP5094 DTMF (TOUCH-TONE) Generator ..... 5.74
TP5116A Monolithic CODEC ..... 5-86
TP5156A Monolithic CODEC ..... 5-86
TP5380 DTMF (TOUCH-TONE) Generator ..... 5.74
TP5600 Ten-Number Repertory Pulse Dialer ..... 5-92
TP5605 Ten-Number Repertory Pulse Dialer ..... 5-92
TP5610 Ten-Number Repertory Pulse Dialer ..... 5.92
TP5615 Ten-Number Repertory Pulse Dialer ..... 5-92
TP5650 Ten-Number Repertory DTMF Generator ..... 5-98
TP5660 Ten-Number Repertory DTMF Generator ..... 5-98
TP50981 Push Button Pulse Dialer Circuit ..... 5-103
TP50981A Push Button Pulse Dialer Circuit ..... 5-103
TP50982 Push Button Pulse Dialer Circuit ..... 5-103
TP50982A Push Button Pulse Dialer Circuit ..... 5-103
TP50985 Push Button Pulse Dialer Circuit ..... 5-103
TP50985A Push Button Pulse Dialer Circuit ..... 5-103
TP53130 DTMF (TOUCH-TONE) Generator with Binary Data and Keypad Interface ..... 5-109
TP53190 Push Button Pulse Dialer ..... 5-114

## Parts Listing

National manufactures a complete line of metal gate CMOS logic products (CD4000,54C/74C, and 74PC). A list of these products follows. Our $54 \mathrm{HC} / 74 \mathrm{HC}$ products offer improved performance and appear in Section 1 in datasheet form for your information and convenience.

## METAL GATE CMOS

## CD4000 LOGIC

Device
CD4000
CD4001
CD4002
CD4006
CD4007

CD4008
CD4009
CD4010
CD4011
CD4012
CD4013
CD4014
CD4015
CD4016
CD4017
CD4018
CD4019
CD4020
CD4021
CD4022
CD4023
CD4024
CD4025
CD4027
CD4028
CD4029
CD4030
CD4031
CD4034
CD4035
CD4040
CD4041
CD4042
CD4043
CD4044
CD4046
CD4047
CD4048
CD4049
CD4050
CD4051
CD4052

| Description | Device |
| :---: | :---: |
| Dual 3-Input NOR Gate | CD4053 |
| Buffered Quad 2-Input NOR Gate | CD4060 |
| Buffered Dual 4 -Input NOR Gate |  |
| 13-Bit Static Shift Register | CD4066 |
| Dual Complementary Pair Plus | CD4069 |
| Inverter | CD4070 |
| 4-Bit Full Adder | CD4071 |
| Hex Buffer (Inverting) | CD4072 |
| Hex Buffer (Non-Inverting) | CD4073 |
| Buffered Quad 2-Input NAND Gate | CD4075 |
| Buffered Dual 4-Input NAND Gate | CD4076 |
| Dual D Flip-Flop | CD4081 |
| 8-Bit Static Shift Register | CD4082 |
| Dual 4-Bit Static Shift Register | CD4089 |
| Quad Bilateral Switch | CD4093 |
| Decade Counter/Divider |  |
| Presettable Divide-by-N Counter | CD4094 |
| Dual ANDIOR Select Gate | CD4099 |
| 14-Stage Ripple-Carry Binary | CD4503 |
| Counter/Divider | CD4507 |
| 8-Bit Static Shift Register | CD4510 |
| Divide-by-8 Counter/Divider with 8 | CD4511 |
| Decoded Outputs | CD4512 |
| Buffered Triple 3-Input NAND Gate | CD4512/B |
| 7-Stage Ripple-Carry Binary Counter/Divider | CD4514 |
| Buffered Triple 3-Input NOR Gate | CD4515 |
| Dual J-K Flip.FIop | CD4516 |
| BCD-to-Decimal Decoder | CD4518 |
| Presettable Binary/Decade | CD4519 |
| Up/Down Counter | CD4520 |
| Quad Exclusive-OR Gate | CD4522 |
| 64-Bit Static Shift Register | CD4526 |
| 8 -Bit Bi-Directional Shift Register | CD4527 |
| 4-Bit Shift Register | CD4528 |
| 12-Stage Ripple-Carry Binary Counter | CD4529 |
| Quad True/Complement Buffer | CD4538 |
| Quad D Latch | CD4541 |
| Quad TRI-STATE ${ }^{\text {® }}$ NOR R/S Latch |  |
| Quad TRISTATE NAND R/S Latch | CD4543 |
| Phase Locked Loop | CD4584 |
| Monostable/Astable Multivibrator | CD4723 |
| Expandable 8-Input Gate | CD4724 |
| Hex Inverting Buffer | CD40106 |
| Hex Buffer | CD40160 |
| Single 8-Channel Multiplexer | CD40161 |
| Differential 4-Channel Multiplexer | CD40162 |

## Description

Triple 2-Channel Multiplexer
14-Stage Ripple-Carry Binary Counter
Quad Bilateral Switch
Hex Inverter
Quad 2-Input Exclusive OR Gate
Buffered Quad 2-Input OR Gate
Buffered Dual 4-Input OR Gate
Triple 3-Input AND Gate
Triple 3-Input OR Gate
TRI-STATE Quad D Flip-FIop
Buffered Quad 2-Input AND Gate
Buffered Dual 4-Input AND Gate
Binary Rate Multiplier
Quad 2-Input NAND Schmitt Trigger
8-Bit Shift Register with Latch
8 -Bit Addressable Latch
TRI-STATE Hex Buffer
Quad 2-Input Exclusive OR Gate
BCD Up/Down Counter
BCD-to-7 Segment Decoder Driver
8-Channel Data Selector
8-Channel Data Selector with Buffer
4-Bit Latch 4.to-16 Line Decoder
4-Bit Latch 4-to-16 Line Decoder
Binary Up/Down Counter
Dual Synchronous Up Counter
4-Bit AND/OR Selector
Dual Synchronous Up Counter
Divide-by-N Counter (BCD)
Divide-by-N Counter (Binary)
Binary Rate Multiplier
Dual Monostable Multivibrator
Dual 4-Channel or Single 8-Channel Analog Data Selector
Dual Monostable Multivibrator
Programmable Timer with Oscillator
BCD-to-7-Segment Decoder Hex Schmitt Trigger
Dual 4-Bit Addressable Latch
8-Bit Addressable Latch
Hex Schmitt Trigger
Synchronous Decade Counter
Synchronous Binary Counter Full Synchronous Decade Counter

## METAL GATE CMOS (Continued)

CD4000 LOGIC (Continued)

| Device | $\quad$ Description | Device | Description |
| :--- | :--- | :--- | :--- |
| CD40163 | Full Synchronous Binary Counter | MM54C/74C221 | Dual Monostable Multivibrator |
| CD40174 | Hex D Flip-Flop | MM54C/74C240 | TRI-STATE Octal Buffer (Inverting |
| CD40175 | Quad D Flip-Flop |  | Outputs) |
| CD40192 | Decade Up/Down Counter | MM54C/74C244 | TRI-STATE Octal Buffer |
| CD40193 | Binary Up/Down Counter | MM54C/74C373 | Octal Flow-Thru Latch TRI-STATE |
| CD40195 | 4-Bit Parallel Access Shift Register | MM54C/74C374 | Octal Dype Flip-Flop TRI-STATE |
| MM54C/74C LOGIC |  | MM54C/74C901 | Hex Inverting Buffer (TTL Interface) |
| MM54C/74C00 | Quad 2-Input NAND Gate | MM54C/74C902 | Hex Non-Inverting Buffer |
| MM54C/74C02 | Quad 2-Input NOR Gate |  | (TTL Interface) |
| MM54C/74C04 | Hex Inverter | MM54C/74C903 | Hex Inverting Buffer (TTL Interface) |
| MM54C/74C08 | Quad 2-Input AND Gate | MM54C/74C904 | Hex Non-Inverting Buffer |
| MM54C/74C10 | Triple 3-Input NAND Gate |  | (TTL Interface) |
| MM54C/74C14 | Hex Schmitt Trigger |  | MM54C/74C905 |

## Application Notes Listing

AN-118 CMOS Oscillators
AN-177 Designing with MM74C908, MM74C918 Dual High Voltage CMOS Drivers
AN-200 CMOS A/D Converter Chips Easily Interface to 8080A Microprocessor Systems
AN-247 Using ADC0808/ADC0809 8-Bit $\mu \mathrm{P}$ Compatible AID Converters with 8-Channel Analog Multiplexer
AN-248 Electrostatic Discharge Prevention-Input Protection Circuits and Handling Guide for CMOS Devices
AN-257 Simplified Multi-Digit LED Display Design Using MM74C911/MM74C912/MM74C917 Display Controllers
AN-269 Circuit Applications of Multiplying CMOS D to A Converters
AN-271 Applying the New CMOS MICRO-DACs ${ }^{\text {TM }}$
AN-293 Control Applications of CMOS DACs
AN-303 HC-CMOS Power Dissipation
AN-307 Introducing the MF10: A Versatile Monolithic Active Filter Building Block
AN-310 High-Speed CMOS (MM54HC/MM74HC) Processing
AN-313 DC Electrical Characteristics of MM54HC/MM74HC High-Speed CMOS Logic
AN-314 Interfacing to MM54HC/MM74HC HighSpeed CMOS Logic
AN-316 The Subscriber Line Card in a Distributed Control Switching System
AN-317 AC Characteristics of MM54HC/MM74HC High-Speed CMOS
AN-319 Comparison of MM54HC/MM74HC to 54LS/74LS, 54S/74S and 54ALS/74ALS Logic

AN- 320
AN-321 Gate Array and Custom VLSIC Fabrication with the microCMOS Process
AN-322 A 2.4k microCMOS Gate Array, System Design Facility
AN-326

AN-329
AN-330
A User's Guide to COPS ${ }^{\text {TM }}$ Oscillator Operation

How to Use a COP420R/COP444LR
AN-331 SCX Family microCMOS Gate Array System Cost Analysis
AN. 332 A 1.2k CMOS Gate Array
AN. 333 On-Chip Memory and Test Functions for Gate Arrays
AN-338 Designing with the NMC9306/COP494, A Versatile, Simple-to-Use E ${ }^{2}$ PROM
AN.339 National's Process Enhancements Eliminate the CMOS SCR Latch-Up Problem in $54 \mathrm{HC} / 74 \mathrm{HC}$ Logic
AN.347 MM74HC942 and MM74HC943 Design Guide
AN-349 CMOS 300 Baud Modem
AN-350 Designing an LCD Dot Matrix Display Interface
AN. 356
MCA2500 ECL
AN-357 MCA1500M ECL 10,000 Macrocell Array
AN-358 High-Performance TTL-Compatible Macrocell Arrays
AN-359 The MM58174A Real Time Clock in a Battery Backed-Up Design Provides Reliable Clock and Calendar Functions
SPX-AP. 7 Using NSC800 ${ }^{\text {TM }}$ and 8085 ISE as Automatic Test Equipment

Section 1 54HC/74HC High Speed CMOS

## Introduction

National has been a supplier of CMOS logic since 1970, starting with the CD4000 family. National next introduced the 54/74C Series-replicating, in CMOS, the "footprints" (pinouts) and functions of the standard TTL bipolar 7400 Logic Family.
Until recently, however, high-speed CMOS systems had to include some bipolar logic ICs as well because CMOS logic was not fast enough. The use of bipolar logic meant that system designers had interface and power dissipation problems.

## AN ADVANCED, HIGH-SPEED CMOS LOGIC FAMILY

National has introduced a new, high-speed CMOS Logic Family-the 54/74HC Series.* Many industry watchers are calling it the most significant development in logic since TTL.

This new series is the first broad-based CMOS logic family to attain true bipolar (74LS) speed performance, while maintaining the many advantages of CMOS: high noise immunity, wide power supply range, wide range of operating temperature, and low power dissipation. In addition, this CMOS family offers 74LS equivalent pinouts and output drive ( 4 mA sink and source).

National is also supplying some of the most popular CD4000 devices in this new high-speed technology. As an example, the CD4060 will be offered as the MM74HC4060. Some new functions not currently available in any logic family (MM74HC9XX parts) will also be offered and the MM74HCTXXX designation is used for a group of special TTL buffers. (The inputs of these buffers meet TTL logic voltage level specs.)

## HOW SPEED HAS BEEN IMPROVED

National uses self-aligned silicon-gate CMOS with oxide isolation to obtain speed and density advantages in these logic circuits.

To understand how this works, look at a cross-section of a logic inverter in metal-gate CMOS, as shown in Figure 1-1. Notice that all the key parasitics have been drawn on this diagram. The extra $\mathrm{P}^{+}$diffusion necessary around the N -channel device and the extra $\mathrm{N}^{+}$diffusion around the P-channel device are the guard rings (channel stoppers) that are necessary to prevent parasitic MOS transistors between devices. The length indicated for laying out a logic inverter (one N-channel and one P-channel device) is about 125 microns for a typical metal-gate process.


FIGURE 1-1. A Cross-Section of a Logic Inverter In Metal-Gate CMOS

Now, look at the SI-gate CMOS inverter shown in Figure 1-2. The 125 -micron distance noted previously for a simple logic Inverter is reduced to only 64 microns.

With the oxide isolation performing the channel stop functlon:

- The need for extra channel stop diffuslons is eliminated.
- The $\mathrm{P}^{+}$and $\mathrm{N}^{+}$diffusions can now butt directly against the oxide (no space is required).
- The geometries and spacings overall can be made smaller because of shallower junction depths.

Therefore, a $2: 1$ reduction in the parasitic capacitances can be obtained with this new CMOS process. Since the gate is self-aligned to the source and drain (i.e., the gate actually defines the separation between the source and drain regions), the gate overlap capacitance is also significantly reduced.

This decreased capacitance, combined with the $4: 1 \mathrm{in}$ crease in the gain of the silicon-gate transistors (the silicon-gate devices have better gain due to the shorter channel length, thinner gate oxide, and lower threshold voltage), explains the speed improvement of eight to ten times over the earlier metal-gate CMOS logic.

## SPECIFICATIONS FOR THE 54/74HC LOGIC FAMILY

A 2 V to 6 V operating range was chosen for the new $54 / 74 \mathrm{HC}$ family. The 6 V maximum limit results because of transistor drain-to-source punchthrough with the short channel lengths (further reductlons in channel length will bring about the new 2 V to 3 V power supply voltage standard for VLSI products).

There are specifications on the maximum allowable DC output current for all of the outputs as well as for the $V_{C C}$ and ground pins. These limits exist because of the potential for metal migration... a phenomenon that occurs if DC current limits are exceeded for long time intervals. Limiting the maximum DC current flow increases the reliability of the circuit.

The input logic levels for this family are similar to standard CD4000 and 54/74C CMOS: 1.0 V and 3.5 V , using a 5 V power supply. Over the complete supply voltage range the worst-case $\mathrm{V}_{\mathrm{IH}}$ and $\mathrm{V}_{\mathrm{IL}}$ input levels are typically $70 \%$ and $20 \%$ of $\mathrm{V}_{\mathrm{Cc}}$, respectively. In addition, to facilitate interfacing from TTL and TTL compatible circuits to $54 / 74 \mathrm{HC}$, a sub-family of devices (designated MM54HCT/MM74HCT) is also offered. These devices are designed and specified for TTL input logic voltage levels.


FIGURE 1.2. A Cross-Section of a Logic Inverter In microCMOS

## COMPARING OUTPUT CURRENT SINK AND SOURCE

These new 74HC products can drive capacitive loads with the same response times as the 74LS products. The reasons for this can be seen by looking at the comparisons of the output current sink and source capabilities of these logic families as shown in Figures 1-3 and 1-4.

Here the new CMOS output stages can be seen to compare favorably with those of the 74LS bipolar logic family. It is these large output currents that provide the ability to rapidly drive load capacitance. This also requires the same attention as 74LS to PC board layouts and power supply bypass capacitors.

For complete details and characteristics of the 54/74HC family, see National's 1983 High.Speed CMOS Databook, which also contains numerous application notes.


FIGURE 1-3. Comparing the Output Sink Current Capabilities of 74HC and 74LS

## CMOS AND BIPOLAR DESIGN

Bipolar designers who have never used CMOS must remember one important rule: never leave an input pin floating. Unused inputs must be tied to $\mathrm{V}_{\mathrm{CC}}$, ground, or an output. If left floating, an input can charge up (due to leakage current flow) to the threshold voltage level and turn ON both the N-channel and P-channel transistors at the same time. This will cause the IC to draw potentially destructive DC currents from $V_{C C}$ to ground. This problem is aggravated by the large current capability of this new logic family.


FIGURE 1-4. Comparing the Output Source Current Capabilities of 74HC and 74LS

## MM54HC00/MMM74HC00 Quad 2-Input NAND Gate

## General Description

These NAND gates utilize microCMOS Technology, 3.5 mi cron silicon gate $P$-well CMOS, to achieve operating speeds similar to LS-TTL gates with the low power consumption of standard CMOS integrated circuits. All gates have buffered outputs. All devices have high noise immunity and the ability to drive 10 LS-TTL loads. The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is functionally as well as pin-out compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

- Typical propagation delay: 8 ns
- Wide power supply range: 2-6V
- Low quiescent current: $20 \mu \mathrm{~A}$ maximum ( 74 HC series)
- Low input current: $1 \mu \mathrm{~A}$ maximum
- Fanout of 10 LS-TTL loads


## Connection Diagram

Dual-In-Line Package


54 HCOO ( J$) \quad 74 \mathrm{HCOO}(\mathrm{J}, \mathrm{N})$
Logic Diagram


Absolute Maximum Ratings (Notes 1 \& 2)
Supply Voltage (VCc) DC Input Voltage ( $\mathrm{V}_{\mathrm{IN}}$ ) DC Output Voltage (VOUT) Clamp Diode Current (IK, lok) DC Output Current, per pin (lout) DC $V_{C C}$ or GND Current, per pin (ICC) -0.5 to +7.0 V
-1.5 to $V_{C C}+1.5 \mathrm{~V}$
-0.5 to $V_{C C}+0.5 \mathrm{~V}$
$\pm 20 \mathrm{~mA}$
$\pm 25 \mathrm{~mA}$
$\pm 50 \mathrm{~mA}$
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
500 mW
onds) $\quad 260^{\circ} \mathrm{C}$

## Operating Conditions

|  | Min | Max | Units |
| :---: | :---: | :---: | :---: |
| Supply Voltage(VCC) | 2 | 6 | V |
| DC Input or Output Voltage ( $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}$ ) | 0 | $\mathrm{V}_{\mathrm{CC}}$ | V |
| Operating Temperature Range( $T_{A}$ ) |  |  |  |
| MM74HC | -40 | $+85$ | ${ }^{\circ} \mathrm{C}$ |
| MM54HC | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |  |
| $\left(t_{r}, t_{t}\right) \quad V_{C C}=2 \mathrm{~V}$ |  | 1000 | ns |
| $\mathrm{V}_{\mathrm{cc}}=4.5 \mathrm{~V}$ |  | 500 | ns |
| $\mathrm{V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ |  | 400 | ns |

DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{1}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{1 \mathrm{H}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{l}_{\mathrm{OUT}}\right\| \leq 4.0 \mathrm{~mA} \\ & \mid \text { lout } \mid \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{array}{r} 4.2 \\ 5.7 \\ \hline \end{array}$ | $\begin{array}{r} 3.98 \\ 5.48 \\ \hline \end{array}$ | $\begin{array}{r} 3.84 \\ 5.34 \\ \hline \end{array}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \\ & \left\|l_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \mid \text { IOUT } \mid \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| IN | Maximum Input Current | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & I_{\text {OUT }}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 2.0 | 20 | 40 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathrm{IH}}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathrm{IH}}$ value at 5.5 V is 3.85 V .) The worst case leakage current ( $\mathrm{I}_{\mathrm{N}}$, $\mathrm{I}_{\mathrm{CC}}$, and $\mathrm{l}_{\mathrm{Oz}}$ occur for CMOS at the higher voltage and so the 6.0 V values should be used.

## AC Electrical Characteristics

$V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guarantecd <br> Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| tpHL $^{\text {IPLH }}$ | Maximum Propagation <br> Delay |  | 8 | 15 | ns |

## AC Electrical Characteristics

$\mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}$ to $6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum PropagationDelay |  | 2.0 V | 45 | 90 | 113 | 134 | ns |
|  |  |  | 4.5 V | 9 | 18 | 23 | 27 | ns |
|  |  |  | 6.0 V | 8 | 15 | 19 | 23 | ns |
| ${ }^{\text {t }}$ LH, ${ }^{\text {t }}$ THL | Maximum Output Rise and Fall Time |  | 2.0 V | 30 | 75 | 95 | 110 | ns |
|  |  |  | 4.5 V | 8 | 15 | 19 | 22 | ns |
|  |  |  | 6.0 V | 7 | 13 | 16 | 19 | ns |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | (per gate) |  | 20 |  |  |  | pF |
| $\mathrm{C}_{\mathrm{IN}}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## MM54HC02/MM74HC02 Quad 2-Input NOR Gate

## General Description

These NOR gates utilize microCMOS Technology, 3.5 mi cron silicon gate P -well CMOS, to achieve operating speeds similar to LS-TTL gates with the low power consumption of standard CMOS integrated circuits. All gates have buffered outputs, providing high noise immunity and the ability to drive 10 LS-TTL loads. The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is functionally as well as pin-out compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

- Typical propagation delay: 8 ns
- Wide power supply range: 2-6V
- Low quiescent supply current: $20 \mu \mathrm{~A}$ maximum ( 74 HC series)
- Low input current: $1 \mu \mathrm{~A}$ maximum
- High output current: 4 mA minimum

Connection Diagram

## Dual-In-LIne Package



54HC02 (J) 74HCO2 (J,N)

Logic Diagram
A

TL/F/5294-2

Absolute Maximum Ratings（Notes 1 \＆2）
Operating Conditions

| Supply Voltage（ $\mathrm{V}_{\mathrm{CC}}$ ） | -0.5 to +7.0 V |
| :---: | :---: |
| DC Input Voltage（VIN） | -1.5 to $\mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V}$ |
| DC Output Voltage（VOUT） | -0.5 to $\mathrm{V}_{C C}+0.5 \mathrm{~V}$ |
| Clamp Diode Current（ $\mathrm{I}_{\text {K，}}$ I $\mathrm{IOK}^{\text {）}}$ | $\pm 20 \mathrm{~mA}$ |
| DC Output Current，per pin（lout） | $\pm 25 \mathrm{~mA}$ |
| DC V ${ }_{\text {CC }}$ or GND Current，per pin（lcc） | $\pm 50 \mathrm{~mA}$ |
| Storage Temperature Range（ $\mathrm{T}_{\text {STG }}$ ） | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Power Dissipation（PD）（Note 3） | 500 mW |
|  | nds）$\quad 260^{\circ} \mathrm{C}$ |

DC Electrical Characteristics（Note 4）

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed LImits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $V_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| V OH | Minimum High Level Output Voltage | $\begin{aligned} & V_{\text {IN }}=V_{\mathrm{IL}} \\ & \|\mathrm{IOUT}\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{1 \mathrm{~N}}=\mathrm{V}_{\mathrm{IL}} \\ & \left\|I_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|I_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{array}{r} 3.98 \\ 5.48 \\ \hline \end{array}$ | $\begin{array}{r} 3.84 \\ 5.34 \\ \hline \end{array}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \end{aligned}$ |
| VoL | Maximum Low Level Output Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{l}_{\mathrm{OUT}}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{I \mathrm{~N}}=\mathrm{V}_{I H} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \\ & \hline \end{aligned}$ | $\begin{array}{r} 0.26 \\ 0.26 \\ \hline \end{array}$ | $\begin{aligned} & 0.33 \\ & 0.33 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \\ & \hline \end{aligned}$ | $\begin{aligned} & v \\ & v \end{aligned}$ |
| $\underline{1 N}$ | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| Icc | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or GND } \\ & I_{\text {OUT }}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 2.0 | 20 | 40 | $\mu \mathrm{A}$ |

Note 1：Absolute Maximum Ratings are those values beyond which damage to the device may occur．
Note 2：Unless otherwise specified all voltages are referenced to ground．
Note 3：Power Dissipation temperature derating－plastic＂ N ＂package：$-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ ；ceramic＂J＂package：$-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ ．

Note 4：For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages（ $\mathrm{V}_{\mathrm{OH}}$ ，and $\mathrm{V}_{\mathrm{OL}}$ ）occur for HC at 4.5 V ．Thus the 4.5 V values should be used when designing with this supply．Worst case $\mathrm{V}_{\mathbb{I}}$ and $\mathrm{V}_{I L}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively．（The $\mathrm{V}_{I H}$ value at 5.5 V is 3.85 V ．）The worst case leakage current（ $\mathrm{I}_{\mathrm{IN}}$ ， $\mathrm{I}_{\mathrm{CC}}$ ，and $\mathrm{I}_{\mathrm{OZ}}$ ）occur for CMOS at the higher voltage and so the 6.0 V values should be used．

AC Electrical Characteristics
$V_{C C}=5 \mathrm{~V}, T_{A}=25^{\circ} \mathrm{C}, C_{L}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed <br> Limlt | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| t PHL $\mathrm{t}_{\text {PLH }}$ | Maximum Propagation <br> Delay |  | 8 | 15 | ns |

## AC Electrical Characteristics

$V_{C C}=2.0 \mathrm{~V}$ to $6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed LImits |  |  |  |
| $t_{\text {PHL, }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay |  | 2.0 V | 45 | 90 | 113 | 134 | ns |
|  |  |  | 4.5 V | 9 | 18 | 23 | 27 | ns |
|  |  |  | 6.0 V | 8 | 15 | 19 | 23 | ns |
| t $_{\text {TLH }}$, TTHL | Maximum Output Rise and Fall Time |  | 2.0 V | 30 | 75 | 95 | 110 | ns |
|  |  |  | 4.5 V | 8 | 15 | 19 | 22 | ns |
|  |  |  | 6.0 V | 7 | 13 | 16 | 19 | ns |
| CPD | Power Dissipation Capacitance (Note 5) | (per gate) |  | 20 |  |  |  | pF |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+l_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## MM54HC03/MM74HC03 Quad 2-input Open Drain NAND Gate

## General Description

These NAND gates utilize microCMOS Technology, 3.5 mi cron silicon gate $P$-well CMOS, to achieve operating speeds similar to LS-TTL gates with the low power consumption of standard CMOS integrated circuits. All gates have buffered outputs. All devices have high noise immunity and the ability to drive 10 LS-TTL loads. The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is functionally as well as pin-out compatible with the standard $54 \mathrm{LS} / 74 \mathrm{LS}$ logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $V_{C C}$ and ground.
As with standard $54 \mathrm{HC} / 74 \mathrm{HC}$ push-pull outputs there are diodes to both $V_{C C}$ and ground. Therefore the output should not be pulled above $V_{C C}$ as it would be clamped to one diode voltage above $\mathrm{V}_{\mathrm{CC}}$. This diode is added to enhance electrostatic protection.

## Features

■ Typical propagation delay: 12 ns

- Wide power supply range: 2-6V
- Low quiescent current: $20 \mu \mathrm{~A}$ maximum ( 74 HC series)
- Low input current: $1 \mu \mathrm{~A}$ maximum
- Fanout of $10 \mathrm{LS}-T \mathrm{TL}$ loads

Connection Diagram
Dual-In-Line Package


## Logic Diagram



TL/F/5295-2

Absolute Maximum Ratings (Notes $1 \&{ }^{\text {2) }}$
Supply Voltage(VCC)
-0.5 to +7.0 V
DC Input Voltage(VIN)
DC Output Voltage(Vout)
Clamp Diode Current(IIK, lok)
DC Output Current, per pin(lout)
DC $\mathrm{V}_{\mathrm{CC}}$ or GND Current, per pin(Icc)
Storage Temperature Range(TstG)
Power Dissipation(PD) (Note 3)
Lead Temperature (TL) (Soldering 10 seconds) $260^{\circ} \mathrm{C}$

Operating Conditions

|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage $\left(V_{C C}\right)$ | 2 | 6 | $V$ |
| DC Input or Output Voltage | 0 | $V_{C C}$ | $V$ |
| $\left(V_{\text {IN }}, V_{\text {OUT }}\right)$ |  |  |  |
| Operating Temperature Range $\left(T_{A}\right)$ |  |  |  |
| MM74HC | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |  |
| $\left(t_{r}, t_{f}\right) \quad V_{C C}=2.0 \mathrm{~V}$ |  | 1000 | ns |
|  | $V_{C C}=4.5 \mathrm{~V}$ |  | 500 |

## DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{array}{r} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{array}$ | $\begin{array}{r} 1.5 \\ \cdot 3.15 \\ 4.2 \end{array}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $V_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| V OH | Minimum High Level Output Voltage | $\begin{aligned} & \mathrm{V}_{I N}=\mathrm{V}_{I H} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{l}_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \\ & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| Vol | Minimum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \\ & \left\|l_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \\ & R_{\mathrm{L}}=\infty \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \\ & \left\|\mathrm{louT}^{2}\right\| \leq 4.0 \mathrm{~mA} \\ & \mid \text { lout } \mid \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \\ & \hline \end{aligned}$ | $\begin{array}{r} 0.26 \\ 0.26 \\ \hline \end{array}$ | $\begin{aligned} & 0.33 \\ & 0.33 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| ILKG | Maximum High Level Output Leakage Current | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & V_{\text {OUT }}=V_{C C} \end{aligned}$ | 6.0 V |  | 0.5 | 5 | 10 | $\mu \mathrm{A}$ |
| וN | Maximum Input Current | $\mathrm{V}_{1 N}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or GND } \\ & I_{\text {OUT }}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 2.0 | 20 | 40 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathbb{H}}$ and $\mathrm{V}_{\mathbb{I L}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. ( $T$ he $\mathrm{V}_{\mathbb{H}}$ value at 5.5 V is 3.85 V .) The worst case leakage current ( $\mathrm{I}_{\mathrm{N}}$. $\mathrm{I}_{\mathrm{CC}}$, and $\mathrm{I}_{\mathrm{Oz}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

## AC Electrical Characteristics

$V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed <br> Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| tPHL, $^{\text {tPLH }}$ | Maximum Propagation <br> Delay | $R_{\mathrm{L}}=1 \mathrm{~K} \Omega$ | 10 | 20 | ns |

## AC Electrical Characteristics

$V_{C C}=2.0 \mathrm{~V}$ to $6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{tPHL}^{\text {t }}$ tpLH | Maximum Propagation Delay | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{~K} \Omega$ | 2.0 V | 63 | 125 | 158 | 186 | ns |
|  |  |  | 4.5 V | 13 | 25 | 32 | 37 | ns |
|  |  |  | 6.0 V | 11 | 21 | 27 | 32 | ns |
| ${ }^{\text {t }}$ HL | Maximum Output Fall Time |  | 2.0 V | 30 | 75 | 95 | 110 | ns |
|  |  |  | 4.5 V | 8 | 15 | 19 | 22 | ns |
|  |  |  | 6.0 V | 7 | 13 | 16 | 19 | ns |
| $\mathrm{C}_{P D}$ | Power Dissipation Capacitance (Note 5) | (per gate) |  | 20 |  |  |  | pF |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+l_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$. The power dissipated by $R_{L}$ is not included.
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## NMM54HC04/MM74HC04 Hex Inverter

## General Description

These Inverters utilize microCMOS Technology, 3.5 mictor silicon gate P -well CMOS, to achieve operating speeds similar to LS-TTL gates with the low power consumption of standard CMOS integrated circuits.
The MM54HC04/MM74HC04 is a triple buffered inverter. It has high noise immunity and the ability to drive 10 LSTTL loads. The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is functionally as well as pin-out compatible with the standard 54LS/74LS logic famlly. All inputs are protected from damage due to static discharge by internal diode clamps to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

Typical propagation delay: 8 ns

- Fan out of 10 LS-TTL loads
a Quiescent power consumption: $10 \mu \mathrm{~W}$ maximum at room temperature
- Typical input current: $10^{-5} \mu \mathrm{~A}$

Connection Diagram


Logic Diagram


1 of 6 Inverters

| Absolute Maximum Ratings（Notes 1 \＆ 2 |  |
| :---: | :---: |
| Supply Voltage（VCC） | -0.5 to +7.0 V |
| DC Input Voltage（ $\mathrm{V}_{\mathbf{I}}$ ） | -1.5 to VCC＋ 1.5 V |
| DC Output Voltage（VOUT） | -0.5 to $\mathrm{V}_{\mathrm{cc}}+0.5 \mathrm{~V}$ |
| Clamp Diode Current（（IK，Iok） | $\pm 20 \mathrm{~mA}$ |
| DC Output Current，per pin（lout） | $\pm 25 \mathrm{~mA}$ |
| DC V $\mathrm{CCC}^{\text {or }}$ GND Current，per pin（lcC） | $\pm 50 \mathrm{~mA}$ |
| Storage Temperature Range（TSTG） | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Power Dissipation（PD）（Note 3） | 500 mW |
| Lead Temperature（T）（Soldering 10 | onds） $260^{\circ}$ |

Operating Conditions

|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage $\left(V_{C C}\right)$ | 2 | 6 | $V$ |
| DC Input or Output Voltage | 0 | $V_{C C}$ | $V$ |
| $\left(V_{i N}, V_{O U T}\right)$. |  |  |  |
| Operating Temperature Range $\left(T_{A}\right)$ |  |  |  |
| MM74HC | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |  |
| （ $\left.t_{1} t_{i}\right) \quad V_{C C}=2.0 \mathrm{~V}$ |  | 1000 | ns |
| $V_{C C}=4.5 \mathrm{~V}$ |  | 500 | ns |
| $V_{C C}=6.0 \mathrm{~V}$ |  | 400 | ns |

DC Electrical Characteristics（Note 4）

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $V_{\text {IH }}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{IL}}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I L} \\ & \left\|I_{\text {IUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \mid \text { IOUT } \mid \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \\ & \hline \end{aligned}$ | $\begin{array}{r} 3.98 \\ 5.48 \\ \hline \end{array}$ | $\begin{aligned} & 3.84 \\ & 5.34 \\ & \hline \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\text {OL }}$ | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \\ & \left\|I_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|I_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{v} \end{aligned}$ |
| IN | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or GND } \\ & I_{\text {OUT }}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 2.0 | 20 | 40 | $\mu \mathrm{A}$ |

Note 1：Absolute Maximum Ratings are those values beyond which damage to the device may occur．
Note 2：Unless otherwise specified all voltages are referenced to ground．
Note 3：Power Dissipation temperature derating－plastic＂ N ＂package：$-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ ；ceramic＂ J ＂package：$-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ ．
Note 4：For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages（ $\mathrm{V}_{\mathrm{OH}}$ ，and $\mathrm{V}_{\mathrm{O}} \mathrm{f}$ occur for HC at 4.5 V ．Thus the 4.5 V values should be used when designing with this supply．Worst case $V_{\mathbb{I H}}$ and $V_{I L}$ occur at $V_{C C}=5.5 \mathrm{~V}$ and 4.5 V respectively，（ $T$ 俭 $\mathrm{V}_{\mathbb{I}}$ value at 5.5 V is 3.85 V ．）The worst case leakage current（ $\mathrm{I}_{\mathrm{IN}}$ ， ICc，and loz）occur for CMOS at the higher voltage and so the 6.0 V values should be used．

## AC Electrical Characteristics

$V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed <br> Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| tpHL, $^{\text {tPLH }}$ | Maximum Propagation <br> Delay |  | 8 | 15 | ns |

## AC Electrical Characteristics

| $\mathrm{V}_{C C}=2.0 \mathrm{~V}$ to $6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified) |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| ${ }_{\text {t }}$ PHL, $\mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 55 \\ 11 \\ 9 \end{gathered}$ | 95 19 16 | $\begin{aligned} & 120 \\ & 24 \\ & 20 \end{aligned}$ | $\begin{array}{r} 145 \\ 29 \\ 24 \\ \hline \end{array}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| ${ }_{\text {t }}^{\text {TLH }}$, $\mathrm{t}_{\text {THL }}$ | Maximum Output Rise and Fall Time | . | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 8 \\ 7 \end{gathered}$ | $\begin{aligned} & 75 \\ & .15 \\ & 13 \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \end{aligned}$ | $\begin{aligned} & 110 \\ & 22 \\ & 19 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ ns |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | (per gate) | - | 20 |  |  |  | pF |
| $\mathrm{ClN}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+l_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## MM54HC08/MM74HC08 Quad 2-Input AND Gate

## General Description

These AND gates utilize microCMOS Technology, 3.5 mi cron silicon gate P -well CMOS, to achieve operating speeds similar to LS-TTL gates with the low power consumption of standard CMOS integrated circuits. The HCO8 has buffered outputs, providing high noise immunity and the ability to drive 10 LS -TTL loads. The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is functionally as well as pin-out compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $V_{C C}$ and ground.

## Features

- Typical propagation delay: 7 ns (tphL) 12 ns (tpLH)
- Fanout of 10 LS-TTL loads
- Quiescent power consumption: $2 \mu \mathrm{~A}$ maximum at room temperature
- Typical input current: $10^{-5} \mu \mathrm{~A}$


TOP VIEW

Absolute Maximum Ratings (Notes $1 \& 2$ )

| Supply Voltage(Vcc) | -0.5 to +7.0 V |
| :---: | :---: |
| DC Input Voltage( $\mathrm{V}_{\text {IN }}$ ) | -1.5 to $\mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V}$ |
| DC Output Voltage(VOUT) | -0.5 to $\mathrm{V}_{C C}+0.5 \mathrm{~V}$ |
| Clamp Diode Current( $\mathrm{I}_{\mathrm{K}}$, lok) | $\pm 20 \mathrm{~mA}$ |
| DC Output Current, per pin(lout) | $\pm 25 \mathrm{~mA}$ |
| DC V ${ }_{C C}$ or GND Current, per pin(lcc) | $\pm 50 \mathrm{~mA}$ |
| Storage Temperature Range(TSTG) | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Power Dissipation( $\mathrm{PD}_{\mathrm{D}}$ ( (Note 3) | 500 mW |
| Lead Temperature(T) (Solderin | ds) $260^{\circ}$ |

-0.5 to +7.0 V
-1.5 to $\mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V}$
-0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$
$\pm 20 \mathrm{~mA}$
$\pm 25 \mathrm{~mA}$
$\pm 50 \mathrm{~mA}$

500 mW
Lead Temperature(TL) (Soldering 10 seconds) $\quad 260^{\circ} \mathrm{C}$

Operating Conditions


DC Electrical Characteristics (Note 4) -

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{gathered} \hline 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} \hline 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| VOH | Minimum High Level Output Voltage | $\begin{aligned} & V_{\mathbb{N}}=V_{\mathbb{1 H}} \\ & \left\|{ }_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & V \\ & v . \\ & V \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \\ & \left\|\mathrm{l}_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \mid \text { lout } \mid \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{array}{r} 3.98 \\ 5.48 \\ \hline \end{array}$ | $\begin{array}{r} 3.84 \\ 5.34 \end{array}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & V \\ & V \end{aligned}$ |
| VOL | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 20 \mu A \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{I \mathrm{~N}}=\mathrm{V}_{I \mathrm{H}} \text { or } \mathrm{V}_{I \mathrm{~L}} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \|\mathrm{IOUT}\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{array}{r} 0.26 \\ 0.26 \\ \hline \end{array}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \hline \end{aligned}$ |
| IN | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CC}} \text { or } \mathrm{GND} \\ & \mathrm{I}_{\mathrm{OUT}}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0V |  | 2.0 | 20 | 40 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages $\left(\mathrm{V}_{\mathrm{OH}}\right.$, and $\mathrm{VOL}_{\mathrm{O}}$ occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathbb{H}}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{C C}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathbb{H}}$ value at 5.5 V is 3.85 V .) The worst case leakage current (l) $\mathrm{I}_{\mathrm{CC}}$, and lOZ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

## AC Electrical Characteristics

$V_{C C}=5 \mathrm{~V}, T_{A}=25^{\circ} \mathrm{C}, C_{L}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed <br> Limit | Units |
| :--- | :--- | :---: | :---: | :---: | :---: |
| tPHL $^{\text {PMLH }}$ | Maximum Propagation <br> Delay, Output Hlgh to Low |  | 12 | 20 | ns |
| Maximum Propagation <br> Delay, Output Low to High |  | 7 | 15 | ns |  |

## AC Electrical Characteristics

$V_{C C}=2.0 \mathrm{~V}$ to $6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{f}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Unlts |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $t_{\text {PHL }}$ | Maximum Propagation Delay Output High to Low |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 77 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{aligned} & 121 \\ & 24 \\ & 20 \\ & \hline \end{aligned}$ | $\begin{aligned} & 151 \\ & 30 \\ & 25 \end{aligned}$ | $\begin{gathered} 175 \\ 35 \\ 30 \end{gathered}$ | ns ns ns |
| $\mathrm{tpLH}^{\text {l }}$ | Maximum Propagation Delay Output Low to High |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 8 \\ 7 \\ \hline \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \end{aligned}$ | $\begin{aligned} & 110 \\ & 22 \\ & 19 \end{aligned}$ | ns ns ns |
| ${ }_{\text {t }}^{\text {TLH. }}$, $\mathrm{t}_{\text {THL }}$ | Maximum Output Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 8 \\ 7 \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \end{aligned}$ | $\begin{aligned} & 110 \\ & 22 \\ & 19 \end{aligned}$ |  |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | (per gate) |  | 38 |  |  |  | pF |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance | , |  | 4 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C}{ }^{f+I_{C C} .}$
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.
microCMOS

## MM54HC10/MM74HC10 Triple 3-Input NAND Gate

## General Description

These NAND gates utilize microCMOS Technology, 3.5 mi cron silicon gate P -well CMOS, to achieve operating speeds similar to LS-TTL gates with the low power consumption of standard CMOS integrated circuits. All gates have buffered outputs. All devices have high noise immunity and the ability to drive 10 LS-TTL loads. The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is functionally as well as pin-out compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $V_{C C}$ and ground.

## Features

- Typical propagation delay: 8 ns
- Wide power supply range: 2-6V
- Low quiescent current: $20 \mu \mathrm{~A}$ maximum ( 74 HC series)
- Low input current: $1 \mu \mathrm{~A}$ maximum
- Fanout of 10 LS-TTL loads


## Connection Diagram

Dual-In-Line Package


MM54HC10/MM74HC10
54HC10 (J) $\quad \mathbf{7 4 H C 1 0 ~ ( J , N ) ~}$

Logic Diagram

$\mathrm{Y}=\overline{\mathbf{A B C}}$
TL/F/5153-2

| Absolute Maximum Ratings (Notes 1 \& 2) | Operating Conditions |  |  |
| :---: | :---: | :---: | :---: |
| Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) $\quad-0.5$ to +7.0 V | Min | Max | Units |
| DC Input Voltage ( $\mathrm{V}_{\text {IN }}$ ) $\quad-1.5$ to $\mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V}$ | Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) 2 | 6 | $V$ |
| DC Output Voltage (VOUT) . $\quad-0.5$ to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ | DC Input or Output Voltage 0 | $\mathrm{V}_{\mathrm{CC}}$ | V |
| Clamp Diode Current (lı, $\mathrm{I}_{\text {OK }}$ ) $\pm 20 \mathrm{~mA}$ | ( $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}$ ) |  |  |
| DC Output Current, per pin (lout) $\pm 25 \mathrm{~mA}$ | Operating Temperature Range ( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |
| DC V $\mathrm{CCC}^{\text {or GND Current, per pin (Icc) }}$ ( $\pm 50 \mathrm{~mA}$ | MM74HC -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| Storage Temperature Range ( $\mathrm{T}_{\text {STG }}$ ) $\quad-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ | MM54HC $\quad-55$ | +125 | ${ }^{\circ} \mathrm{C}$ |
| Power Dissipation (P) (Note 3) 500 mW | Input Rise or Fall Times |  |  |
| Lead Temperature ( $\mathrm{T}_{\mathrm{L}}$ ) (Soldering 10 seconds) $260^{\circ} \mathrm{C}$ | $\left(t_{r}, t_{t}\right) \quad V_{C C}=2.0 \mathrm{~V}$ | 1000 | ns |
|  | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ | 500 | ns |
|  | $\mathrm{V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ | 400 | ns |


| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed LImits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $V_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \mid \text { lout } \mid \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {IH }} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|l_{\text {Iout }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|l_{\text {Iout }}\right\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \\ & \hline \end{aligned}$ | $\begin{array}{r} 3.98 \\ 5.48 \\ \hline \end{array}$ | $\begin{array}{r} 3.84 \\ 5.34 \\ \hline \end{array}$ | $\begin{aligned} & 3.7 \\ & 5.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{v} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{\text {IH }} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{1 \mathrm{~N}}=\mathrm{V}_{\mathrm{IH}} \\ & \left\|\mathrm{I}_{\mathrm{OUT}}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|I_{\text {IUT }}\right\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \\ & \hline \end{aligned}$ | $\begin{array}{r} 0.26 \\ 0.26 \\ \hline \end{array}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \\ & \hline \end{aligned}$ | $\begin{aligned} & v \\ & v \end{aligned}$ |
| $\mathrm{I}_{\mathrm{N}}$ | Maximum Input Current | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| Icc | Maximum Quiescent Supply Current | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CC}} \text { or } \mathrm{GND} \\ & \mathrm{I}_{\mathrm{OUT}}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 2.0 | 20 | 40 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic "J" package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.

Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{I H}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{I H}$ value at 5.5 V is 3.85 V .) The worst case leakage current (liN, $\mathrm{I}_{\mathrm{CC}}$, and $\mathrm{l}_{\mathrm{Oz}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

## AC Electrical Characteristics

$V_{C C}=5 \mathrm{~V}, T_{A}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed <br> Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| t $_{\text {PHL }}, t_{\text {PLH }}$ | Maximum Propagation <br> Delay |  | 8 | 15 | ns |

## AC Electrical Characteristics

$\mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}$ to $6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $t_{\text {PHL }}, \mathrm{t}_{\text {PL }}$ | Maximum Propagation Delay |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 48 \\ 10 \\ 8 \end{gathered}$ | 90 18 15 | $\begin{aligned} & 113 \\ & 23 \\ & 19 \end{aligned}$ | $\begin{aligned} & 134 \\ & 27 \\ & 23 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  | Maximum Output Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 8 \\ 7 \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \end{aligned}$ | $\begin{aligned} & 110 \\ & 22 \\ & 19 \end{aligned}$ | ns ns ns |
| CPD | Power Dissipation Capacitance (Note 5) | (per gate) |  | 20 |  |  |  | pF |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance | - |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $l_{s}=C_{P D} V_{C C} f+l_{C C}$.
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

National Semiconductor

## MM54HC11／MM74HC11 Triple 3－Input AND Gate

## General Description

These AND gates utilize microCMOS Technology， 3.5 mi － cron silicon gate P －well CMOS，to achieve operating speeds similar to LS－TTL gates with the low power consumption of standard CMOS integrated circuits．All gates have buffered outputs，providing high noise immunity and the ability to drive 10 LS －TTL loads．The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is func－ tionally as well as pin－out compatible with the standard 54LS／74LS logic family．All inputs are protected from dam－ age due to static discharge by internal diode clamps to $V_{C C}$ and ground．

## Features

－Typical propagation delay： 12 ns
－Wide power supply range：2－6V
－Low quiescent current： $20 \mu \mathrm{~A}$ maximum（ 74 HC series）
－Low input current： $1 \mu \mathrm{~A}$ maximum
－Fanout of 10 LS－TTL loads

Connection Diagram
Dual－In－LIne Package


MM54HC11／MM74HC11
54HC11（J）$\quad \mathbf{7 4 H C 1 1}(\mathrm{J}, \mathrm{N})$

## Logic Diagram



TL／F／5298－2
（1 OF 3 GATES）


Operating Conditions

| Min | Max | Units |
| :---: | :---: | :---: |
| Supply Voltage(VCC) 2 | 6 | V |
| DC Input or Output Voltage ( $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}$ ) | $\mathrm{V}_{\mathrm{CC}}$ | V |
| Operating Temperature Range ( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |
| MM74HC -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |
| $\left(t_{r}, t_{f}\right) \quad V_{C C}=2.0 \mathrm{~V}$ | 1000 | ns |
| $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ | 500 | ns |
| $\mathrm{V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ | 400 | ns |

DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} \cdot 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\text {IH }}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} V \\ \cdot v \\ v \end{gathered}$ |
| $V_{\text {IL }}$ | Maximum Low Level Input Voltage | , . | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{1 \mathrm{~N}}=\mathrm{V}_{1 \mathrm{H}} \\ & \mid \text { Iout } \mid \leq 4.0 \mathrm{~mA} \\ & \mid \text { Iout } \mid \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{array}{r} 3.84 \\ \vdots \\ \hline \end{array}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| VOL | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{\mathrm{IL}} \\ & \|\mathrm{louT}\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | 0 0 0 | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $V_{I N}=V_{I H}$ or $V_{I L}$ $\mid$ IOUT $\mid \leq 4.0 \mathrm{~mA}$ $\mid$ IOUT $\mid \leq 5.2 \mathrm{~mA}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & V \\ & v \end{aligned}$ |
| $\mathrm{I}_{\mathrm{N}}$ | Maximum Input Current | $\mathrm{VIN}^{\prime}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| lcc | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or GND } \\ & I_{O U T}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 2.0 | - 20 | 40 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic "J" package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.

Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathbb{I}}$ and $\mathrm{V}_{I L}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathbb{H}}$ value at 5.5 V is 3.85 V .) The worst case leakage current ( $\mathrm{I}_{\mathrm{I}} \mathrm{N}$, $\mathrm{I}_{\mathrm{CC}}$, and $\mathrm{I}_{\mathrm{Oz}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

## AC Electrical Characteristics

$V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6$ ns (Note 6)

| Symbol | Parameter | Conditions | Typ | Guaranteed <br> Llmit | Unlts |
| :---: | :---: | :---: | :---: | :---: | :---: |
| t $_{\text {PHL }}, t_{\text {PLH }}$ | Maximum Propagation <br> Delay |  | 12 | 20 | ns |

## AC Electrical Characteristics

$\mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}$ to $6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified) (Note 6)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed LImits |  |  |  |
| ${ }^{\text {tPHL, }}$ tpLH | Maximum Propagation Delay |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 48 \\ & 18 \\ & 15 \end{aligned}$ | $\begin{gathered} 125 \\ 25 \\ 21 \end{gathered}$ | $\begin{array}{cc} 156 \\ 31 \\ 27 \end{array}$ | $\begin{gathered} 190 \\ 38 \\ 31 \end{gathered}$ | ns ns ns |
| ${ }^{\text {tTLH, }}$ t ${ }^{\text {THL }}$ | Maximum Output Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 8 \\ 7 \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \end{aligned}$ | $\begin{aligned} & 110 \\ & 22 \\ & 19 \end{aligned}$ |  |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | (per gate) |  | 35 |  |  |  | pF |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+l_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C}{ }^{f+} I_{C C}$.
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.


## MM54HC14/MM74HC14 Hex Inverting Schmitt Trigger

## General Description

The MM54HC14/MM74HC14 utilizes microCMOS Technology, 3.5 micron silicon gate P-well CMOS, to achieve the low power dissipation and high noise immunity of standard CMOS, as well as the capability to drive 10 LS-TTL loads.
The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is functionally and pinout compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $V_{\mathrm{CC}}$ and ground.

## Features

■ Typical propagation delay: 13 ns

- Wide power supply range: 2-6V
- Low quiescent current: $20 \mu \mathrm{~A}$ maximum ( 74 HC series)
- Low input current: $1 \mu \mathrm{~A}$ maximum
- Fanout of 10 LS-TTL loads
- Typical hysteresis voltage: 0.9 V at $V_{C C}=4.5 \mathrm{~V}$


## Connection Diagram

## Dual-In-LIne Package



TL/F/5105-1
MM54HC14/MM74HC14
54HC14(J) 74HC14(J,N)

Schematic Diagram


TL/F/5105-2


Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathbb{I H}}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{I H}$ value at 5.5 V is 3.85 V .) The worst case leakage current ( $\mathrm{I}_{\mathrm{IN}}$. Icc, and loz) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

AC Electrical Characteristics $\mathrm{V}_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{PF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6$ ns

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| tpHL, $^{\text {tpLH }}$ | Maximum Propagation Delay |  | 12 | 22 | ns |

AC Electrical Characteristics $\mathrm{v}_{\mathrm{CC}}=2.0 \mathrm{v}$ to $6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{t}}=6$ ns (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $t_{\text {PHL }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 60 \\ & 13 \\ & 11 \end{aligned}$ | $\begin{aligned} & 125 \\ & 25 \\ & 21 \end{aligned}$ | $\begin{array}{r} 156 \\ \quad 31 \\ \quad 26 \end{array}$ | $\begin{gathered} 188 \\ 38 \\ 32 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{t}_{\text {the }}$, $\mathrm{T}_{\text {THL }}$ | Maximum Output Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 8 \\ 7 \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \end{aligned}$ | $\begin{aligned} & 110 \\ & 22 \\ & 19 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| CPD | Power Dissipation Capacitance (Note 5) | (per gate) |  | 27 |  |  |  | pF |
| $\mathrm{C}_{\mathrm{IN}}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D}, V_{C C}{ }^{2} f+1 C C V_{C C}$, and the no load dynamic current consumption, $i_{S}=C_{P O} V_{C C} i+l_{C C}$.
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## Typical Performance Characteristics



TL/F/5105-3

## Typical Applications

Low Power Osclllator

$$
\begin{aligned}
& t_{1} \approx R C \ln \frac{V_{T+}}{V_{-T}} \\
& t_{2} \approx R C \ln \frac{V_{C C}-V_{T-}}{V_{C C}-V_{T+}} \\
& t \approx \frac{1}{R C \ln \frac{V_{T+}\left(V_{C C}-V_{T-}\right)}{V_{T-}\left(V_{C C}-V_{T+}\right)}}
\end{aligned}
$$



Note: The equations assume $t_{1}+t_{2} \gg t_{p d O}+t_{p d 1}$


TL/F/5105-4


## MM54HC20/MM74HC20 Dual 4-Input NAND Gate

## General Description

These NAND gates utilize microCMOS Technology, 3.5 mi cron silicon gate P-Well CMOS, to achieve operating speeds similar to LS-TTL gates with the low power consumption of standard CMOS integrated circuits. All gates have buffered outputs. All devices have high noise immunity and the ability to drive 10 LS-TTL loads. The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is functionally as well as pin-out compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $V_{C C}$ and ground.

## Features

- Typical propagation delay: 12 ns
- Wide power supply range: 2-6V
- Low quiescent current: $20 \mu \mathrm{~A}$ maximum ( 74 HC series)
- Low input current: $1 \mu \mathrm{~A}$ maximum
- Fanout of 10 LS-TTL loads

Connection Diagram
Dual-In-Line Package


MM54HC20/MM74HC2O
54HC20 (J) 74HC20 (J,N)

Logic Diagram


TL/F/5299-2


## Operating Conditions

|  | Min | Max | Units |
| :---: | :---: | :---: | :---: |
| Supply Voltage(VCC) | 2 | 6 | V |
| DC Input or Output Voltage ( $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}$ ) | 0 | $V_{c c}$ | V |
| Operating Temperature Range( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |  |
| MM74HC | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |  |
| $\left(t_{r}, t_{f}\right) \quad V_{C C}=2.0 \mathrm{~V}$ |  | 1000 | ns |
| $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ |  | 500 | ns |
| $\mathrm{V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ |  | 400 | ns |

## DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage | , | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| VOH | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{l}_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|\mathrm{I}_{\text {Out }}\right\| \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{array}{r} 3.98 \\ 5.48 \\ \hline \end{array}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Output Voltage | $\begin{aligned} & . V_{\text {IN }}=V_{\text {IH }} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu A \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \\ & \left\|l_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|I_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \\ & \hline \end{aligned}$ | $\begin{array}{r} 0.33 \\ 0.33 \\ \hline \end{array}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| ${ }_{\text {IN }}$ | Maximum Input Current | $\mathrm{V}_{\text {IN }}=V_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & l_{\text {OUT }}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 2.0 | 20 | 40 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwisa specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic "J"package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OU}}$ occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathbb{H}}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathrm{HH}}$ value at 5.5 V is 3.85 V .) The worst case leakage current ( $\mathrm{I}_{\mathrm{N}}$, icc, and loz) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

## AC Electrical Characteristics

$V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Condltlons | Typ | Guaranteed <br> Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| t PHL $^{\text {t t PL }}$ | Maximum Propagation <br> Delay |  | 8 | 15 | ns |

## AC Electrical Characteristics

$\mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}$ to $6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{t}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed LImits |  |  |  |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 45 \\ 9 \\ 8 \end{gathered}$ | 90 18 15 | $\begin{aligned} & 113 \\ & 23 \\ & 19 \end{aligned}$ | $\begin{gathered} 134 \\ 27 \\ 23 \\ \hline \end{gathered}$ | ns <br> ns ns |
| ${ }_{\text {t }}^{\text {LLH, }}$, $\mathrm{t}_{\text {THL }}$ | Maximum Output Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 8 \\ 7 \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \end{aligned}$ | $\begin{aligned} & 110 \\ & 22 \\ & 19 \\ & \hline \end{aligned}$ | ns <br> ns <br> ns |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | (per gate) |  | 20 |  |  | - | pF |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2}+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C}{ }^{f+I_{C C} .}$
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

MM54HC27/MM74HC27 Triple 3-Input NOR Gate

## General Description

These NOR gates utilize microCMOS Technology, 3.5 mi cron silicon gate P-well CMOS, to achieve operating speeds similar to LS-TTL gates with the low power consumption of standard CMOS integrated circuits. All gates have buffered outputs, providing high noise immunity and the ability to drive $10 \mathrm{LS}-\mathrm{TTL}$ loads. The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is functionally as well as pin-out compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $V_{C C}$ and ground.

## Features

- Typical Propagation Delay: 8 ns
- Wide Operating Supply Voltage Range: 2-6V

■ Low Input Current: < $1 \mu \mathrm{~A}$
■ Low Quiescent Supply Current: $20 \mu \mathrm{~A}$ maximum (74HC series)

- Fanout of 10 LS-TTL Loads

Connection and Logic Diagrams
Dual-In-Line Package


54HC27 (J) 74HC27 (J,N)

$$
Y=\overline{A+B+C}
$$



| Absolute Maximum Ratings（Notes 1 \＆2） |  |
| :---: | :---: |
| Supply Voltage（VCc）－ | -0.5 to +7.0 V |
| DC Input Voltage（ $\mathrm{V}_{\text {IN }}$ ）－1．5 | -1.5 to $\mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V}$ |
| DC Output Voltage（VOUT）－0．5 | -0.5 to $\mathrm{VCC}^{+}+0.5 \mathrm{~V}$ |
| Clamp Diode Current（lık，lok） | $\pm 20 \mathrm{~mA}$ |
| DC Output Current，per pin（lout） | $\pm 25 \mathrm{~mA}$ |
| DC V ${ }_{\text {CC }}$ or GND Current，per pin（lcc） | $\pm 50 \mathrm{~mA}$ |
| Storage Temperature Range（ $\mathrm{T}_{\text {STG }}$ ）$\quad-65^{\circ}$ | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Power Dissipation（PD）（Note 3） | 500 mW |
| Lead Temperature（ $T_{L}$ ）（Soldering 10 seconds） | conds）$\quad 260^{\circ} \mathrm{C}$ |

## Operating Conditions

|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage（ $V_{C C}$ ） | 2 | 6 | $V$ |
| DC Input or Output Voltage | 0 | $V_{C C}$ | $V$ |
| $\left(V_{\text {IN }}, V_{\text {OUT }}\right)$ |  |  |  |
| Operating Temperature Range $\left(T_{A}\right)$ |  |  |  |
| MM74HC | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |  |
| $\left(t_{r}, t_{f}\right) \quad V_{C C}=2.0 \mathrm{~V}$ |  | 1000 | ns |
| $\quad V_{C C}=4.5 \mathrm{~V}$ |  | 500 | ns |
| $\quad V_{C C}=6.0 \mathrm{~V}$ |  | 400 | ns |

DC Electrical Characteristics（Note 4）

| Symbol | Parameter | Conditlons | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $V_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| V OH | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \\ & \hline \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & \mathrm{v} \\ & \mathrm{v} \\ & \mathrm{v} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IL}} \\ & \left\|\left.\right\|_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|\mathrm{I}_{\mathrm{OUT}}\right\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{I H} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\left.\right\|_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|\left.\right\|_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{array}{r} 0.26 \\ 0.26 \end{array}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{I}_{\mathrm{N}}$ | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| Icc | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & \text { l}_{\text {OUT }}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 2.0 | 20 | 40 | $\mu \mathrm{A}$ |

Note 1：Absolute Maximum Ratings are those values beyond which damage to the device may occur．
Note 2：Unless otherwise specified all voltages are referenced to ground．
Note 3：Power Dissipation temperature derating－plastic＂$N$＂package：$-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ ；ceramic＂ J ＂package：$-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ ．
Note 4：For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages（ $\mathrm{V}_{\mathrm{OH}}$ ，and $\mathrm{V}_{\mathrm{OL}}$ ）occur for HC at 4.5 V ．Thus the 4.5 V values should be used when designing with this supply．Worst case $\mathrm{V}_{\mathrm{H}}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively．（ $T$ 俭 $\mathrm{V}_{\mathrm{IH}}$ value at 5.5 V is 3.85 V ．）The worst case leakage current（liN． $\mathrm{I}_{\mathrm{CC}}$ ，and $\mathrm{I}_{\mathrm{OZ}}$ ）occur for CMOS at the higher voltage and so the 6.0 V values should be used．

## AC Electrical Characteristics

$V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed <br> Llmit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| t $_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation <br> Delay |  | 8 | 15 | ns |

## AC Electrical Characteristics

$V_{C C}=2.0 \mathrm{~V}$ to $6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $t_{\text {PHL }}$ tPLH | Maximum Propagation Delay |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 45 \\ 9 \\ 8 \end{gathered}$ | 90 18 15 | $\begin{gathered} 113 \\ 23 \\ 19 \end{gathered}$ | $\begin{gathered} 134 \\ 27 \\ 23 \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ${ }_{\text {t }}^{\text {LLH, }}$, TTHL | Maximum Output Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 8 \\ 7 \end{gathered}$ | 75 15 13 | $\begin{aligned} & 95 \\ & 19 \\ & 16 . \end{aligned}$ | $\begin{aligned} & 110 \\ & 22 \\ & 19 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{CPD}_{\text {P }}$ | Power Dissipation Capacitance (Note 5) | (per gate) |  | 36 |  |  | , | pF |
| $\mathrm{C}_{\mathrm{IN}}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+l_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{s}=C_{P D} V_{C C} f+l_{\text {Cc }}$.
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## MM54HC30/MM74HC30 8-Input NAND Gate

## General Description

This NAND gate utilizes microCMOS Technology, 3.5 mi cron silicon gate P -well CMOS, to achieve operating speeds similar to LS-TTL gates with the low power consumption of standard CMOS integrated circuits. This device has high noise immunity and the ability to drive 10 LS-TTL loads. The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is functionally as well as pin-out compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $\mathrm{V}_{\mathrm{C}}$ and ground.

## Features

- Typical propagation delay: 20 ns
- Wide power supply range: 2-6V
n Low quiescent current: $20 \mu \mathrm{~A}$ maximum ( 74 HC series)
- Low input current: $1 \mu \mathrm{~A}$ maximum
- Fanout of 10 LS-TTL loads


## Connection and Logic Diagrams

## Dual-In-LIne Package



TL/F/5133-1

54HC30 (J) $\quad 74 \mathrm{HC30}(\mathrm{~J}, \mathrm{~N})$


Absolute Maximum Ratings (Notes 1 \& 2)
Supply Voltage (VCC) DC Input Voltage ( $\mathrm{V}_{\mathbb{N}}$ )
DC Output Voltage (VOUT)
-0.5 to +7.0 V
-1.5 to $\mathrm{V}_{\mathrm{cc}}+1.5 \mathrm{~V}$
-0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$
$\pm 20 \mathrm{~mA}$
$\pm 25 \mathrm{~mA}$
$\pm 50 \mathrm{~mA}$
DC V ${ }_{\text {CC }}$ or GND Current, per pin (ICC)
Storage Temperature Range (TSTG)
Power Dissipation ( $\mathrm{P}_{\mathrm{D}}$ ) (Note 3)
Lead Temperature $\left(T_{L}\right)$ (Soldering, 10 seconds) $\quad 260^{\circ} \mathrm{C}$

## Operating Conditions

|  | Min | Max | Units |
| :---: | :---: | :---: | :---: |
| DC Supply Voltage( $\mathrm{V}_{\mathrm{CC}}$ ) | 2 | 6 | V |
| DC Input or Output Voltage |  |  | * |
| ( $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUt }}$ ) | 0 | $\mathrm{V}_{\mathrm{Cc}}$ | V |
| Operating Temperature Range ( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |  |
| MM74HC | -40 | $+85$ | ${ }^{\circ} \mathrm{C}$ |
| MM54HC | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise/Fall Times |  |  |  |
| $\left(t_{r}, t_{t}\right) \quad V_{C C}=2.0 \mathrm{~V}$ |  | 1000 | ns |
| $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ |  | 500 | ns |
| $\mathrm{V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ |  | 400 | ns |

DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & \hline 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $V_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|l_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \mid \mathrm{I} \text { OUT } \mid \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{array}{r} 3.98 \\ 5.48 \\ \hline \end{array}$ | $\begin{array}{r} 3.84 \\ 5.34 \\ \hline \end{array}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| VOL | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu A \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \\ & \hline \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \\ & \left\|l_{\mathrm{OUT}}\right\| \leq 4 \mathrm{~mA} \\ & \left\|\mathrm{I}_{\mathrm{OUT}}\right\| \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\underline{I N}$ | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| Icc | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & I_{O U T}=0 \mu A \end{aligned}$ | 6.0 V |  | 2.0 | 20 | 40 | $\mu \dot{A}$ |

Note 1: Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " $\mathrm{J}^{\circ}$ packdge: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{VOH}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathrm{IH}}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathrm{IH}}$ value at 5.5 V is 3.85 V .) The worst case leakage current (l/N, ${ }^{\mathrm{I}} \mathrm{CC}$, and $\mathrm{I}_{\mathrm{OZ}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

## AC Electrical Characteristics

$V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed <br> Llmit | Unlts |
| :---: | :---: | :---: | :---: | :---: | :---: |
| t $_{\text {PHL }}$, tpLH | Maximum Propagation Delay |  | 20 | 30 | ns |

## AC Electrical Characteristics

$\mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}$ to $6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | $V_{c c}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{t}_{\text {PHL }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation |  | 2.0 V | 66 | 160 | 190 | 220 | ns |
|  | Delay |  | 4.5 V | 23 | 35 | 42 | 49 | ns |
|  |  |  | 6.0 V | 18 | 30 | 36 | 42 | ns |
| ${ }^{\text {t }}$ LH, $\mathrm{t}_{\text {THL }}$ | Maximum Output |  | 2.0 V | 30 | 75 | 95 | 110 | ns |
|  | Rise and Fall |  | 4.5 V | 8 | 15 | 19 | 22 | ns |
|  | Time |  | 6.0 V | 7 | 13 | 16 | 19 | ns |
| $\mathrm{C}_{\mathrm{PD}}$ | Power Dissipation Capacitance (Note 5) | . |  | 34 |  |  |  | pF |
| $\mathrm{C}_{\mathrm{IN}}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

National Semiconductor

MR54HC32/MM74HC32 Quad 2-Input OR Gate

## General Description

These OR gates utilize microCMOS Technology, 3.5 micron silicon gate P -well CMOS, to achieve operating speeds similar to LS-TTL gates with the low power consumption of standard CMOS integrated circuits. All gates have buffered outputs, providing high noise immunity and the ability to drive 10 LS-TTL loads. The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is functionally as well as pin-out compatible with the standard 54LS/ 74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

- Typical propagation delay: 10 ns

Bi Wide power supply range: 2-6V

- Low. quiescent current: $20 \mu \mathrm{~A}$ maximum ( $\mathbf{7 4 \mathrm { HC }}$ series)
- Low input current: $1 \mu \mathrm{~A}$ maximum
- Fanout of 10 LS-TTL loads


## Connection Diagram



54 HC 32 (J) $\quad \mathbf{7 4 H C 3 2}$ (J,N)

## Logic Diagram




Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic "J" package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.

Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $V_{I H}$ and $V_{I L}$ occur at $V_{C C}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $V_{I H}$ value at 5.5 V is 3.85 V .) The worst case leakage current ( $l_{I N}$, $I_{\mathrm{CC}}$, and $\mathrm{l}_{\mathrm{Oz}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

## AC Electrical Characteristics

$V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (Note 6)

| Symbol : | Parameter | Conditions | Typ | Guaranteed <br> Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| t $_{\text {PHL }}$ t $_{\text {PLH }}$ | Maximum Propagation <br> Delay |  | 10 | 18 | ns |

## AC Electrical Characteristics

$\mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}$ to $6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified) (Note 6)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $t_{\text {PHL }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay |  | 2.0 V | 30 | 100 | 125 | 150 | ns |
|  |  |  | 4.5 V | 12 | 20 | 25 | 30 | ns |
|  |  |  | 6.0 V | 9 | 17 | 21 | 25 | ns |
| ${ }^{\text {t }}$ LH, ${ }^{\text {tTHL }}$ | Maximum Output Rise and Fall Time |  | 2.0 V | 30 | 75 | 95 | 110 | ns |
|  |  |  | 4.5 V | 8 | 15 | 19 | 22 | ns |
|  |  |  | 6.0 V | 7 | 13 | 16 | 19 | ns |
| CPD | Power Dissipation Capacitance (Note 5) | (per gate) |  | 50 |  |  | - | pF |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+1 C C$ $V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

MM54HC42／MM74HC42 BCD－to－Decimal Decoder

## General Description

This decoder utilizes microCMOS Technology， 3.5 micron silicon gate P－well CMOS．Data on the four input pins select one of the 10 outputs corresponding to the value of the BCD number on the inputs．An output will go low when selected， otherwise it remains high．If the input data is not a valid BCD number all outputs will remain high．The circuit has high noise immunity and low power consumption usually associ－ ated with CMOS circuitry，yet also has speeds comparable to low power Schottky TTL（LS－TTL）circuits，and is capable of driving 10 LS －TTL equivalent loads．
All inputs are protected from damage due to static dis－ charge by diodes to $\mathrm{V}_{\mathrm{CC}}$ and ground．

## Connection Diagram



## Features

－Typical propagation delay： 15 ns
m．Wide supply range：2V－6V
■ Low quiescent current： $80 \mu \mathrm{~A}(74 \mathrm{HC})$
a Fanout of 10 LS－TTL loads

## Truth Table

| No． | Inputs |  |  |  | Outputs |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | D | C | B | A | 0 | 1 | 2 |  | 3 | 4 | 5 | 6 | 7 |  | 8 | 9 |
| 0 | L | L | L | L | L | H | H |  | H | H | H | H | H | H | H | H |
| 1 | L | $L$ | L | H | H | L | H |  | H | H | H | H | H |  | H | H |
| 2 | L | L | H | L | H | H | L |  | H | H | H | H | H | H | H | H |
| 3 | L | L | H | H | H | H | H |  | L | H | H | H | H |  |  | H |
| 4 | L | H | L | L | H | H | H |  | H | L | H | H | H | H | H | H |
| 5 | L | H | L | H | H | H | H |  | H | H | L | H | H |  |  | H |
| 6 | L | H | H | L | H | H | H |  | H | H | H | L | H | H | H | H |
| 7 | L | H | H | H | H | H | H |  | H | H | H | H | L |  | H | H |
| 8 | H | L | L | L | H | H | H |  | H | H | H | H | H |  | L | H |
| 9 | H | L | L | H | H | H | H |  | H | H | H | H | H | H | H | ， |
| INVALID | $\begin{aligned} & H \\ & H \\ & H \\ & H \\ & H \\ & H \end{aligned}$ | $\begin{array}{cccc} A & L & H & L \\ H & L & H & H \\ - & H & L & L \\ H & H & L & H \\ - & H & H & L \\ - & H & H & H \end{array}$ |  |  | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & H \\ & H \\ & H \\ & H \\ & H \\ & H \end{aligned}$ |  | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | HHHHHH | $\begin{array}{ll} H & H \\ H & H \\ H & H \\ H & H \\ H & H \\ H & H \end{array}$ | $\begin{array}{cc} -1 & H \\ -1 & H \\ -1 & H \\ -1 & H \\ -1 & H \\ -1 & H \end{array}$ | H |  |  | H |
|  |  |  |  |  |  |  |  |  |  |  |  |  |  | H |
|  |  |  |  |  |  |  |  |  |  |  |  |  | H | H |
|  |  |  |  |  |  |  |  |  |  |  |  |  |  | H |
|  |  |  |  |  | H |  |  |  |  |  |  |  |  | H |
|  |  |  |  |  | H |  |  |  |  |  |  |  |  |  |

Logic Diagram



## Operating Conditions

|  | Min | Max | Units |
| :---: | :---: | :---: | :---: |
| Supply Voltage( $\mathrm{V}_{\mathrm{CC}}$ ) | 2 | 6 | V |
| DC Input or Output Voltage ( $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\mathrm{OUT}}$ ) | 0 | $\mathrm{V}_{\mathrm{CC}}$ | V |
| Operating Temperature Range( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |  |
| MM74HC | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |  |
| $\left(t_{r}, t_{f}\right) \quad V_{C C}=2.0 \mathrm{~V}$ |  | 1000 | ns |
| $\mathrm{V}_{\mathrm{cc}}=4.5 \mathrm{~V}$ |  | 500 | ns |
| $\mathrm{V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ |  | 400 | ns |

DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $V_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| V OH | Minimum High Level Output Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \|\mathrm{IOUT}\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \\ & \hline \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{I N}=\mathrm{V}_{I H} \text { or } \mathrm{V}_{I L} \\ & \|\mathrm{IOUT}\| \leq 4.0 \mathrm{~mA} \\ & \|\mathrm{IOUT}\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{array}{r} 3.84 \\ 5.34 \\ \hline \end{array}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & V \\ & V \end{aligned}$ |
| $\mathrm{V}_{\text {OL }}$ | Minimum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {IUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \mid \text { lout } \mid \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{I}_{\mathrm{N}}$ | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {cc }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| Icc | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or GND } \\ & I_{O U T}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Uniess otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic "J" package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{VOH}_{\mathrm{OH}}$, and $\mathrm{VOU}_{\mathrm{O}}$ occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{I H}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{C C}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{I H}$ value at 5.5 V is 3.85 V .) The worst case leakage current (liN. $I_{\mathrm{CC}}$, and loz) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

## AC Electrical Characteristics

$V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{t}}=6 \mathrm{~ns}$

| Symbol | Parameter | Condltions | Typ | Guaranteed <br> Limlt | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| tPHL, tPLH | Maximum Propagation <br> Delay |  | 15 | 25 | ns |

## AC Electrical Characteristics

$V_{C C}=2.0 \mathrm{~V}$ to $6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{t}_{\text {PHL }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay |  | 2.0 V | 75 | 150 | 189 | 224 | ns |
|  |  |  | 4.5 V | 17 | 30 | 38 | 45 | ns |
|  |  |  | 6.0 V | 15 | 26 | 32 | 38 | ns |
| ${ }^{\text {t }}$ LH, ${ }^{\text {tTHL }}$ | Maximum Output Rise and Fall Time |  | 2.0 V | 30 | 75 | 95 | 110 | ns |
|  |  |  | 4.5 V | 8 | 15 | 19 | 22 | ns |
|  |  |  | 6.0 V | 7 | 13 | 16 | 19 | ns |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | (per package) |  |  |  | . |  | pF |
| $\mathrm{C}_{\mathrm{IN}}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+l_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

microCMOS

## MM54HC51/MM74HC51 Dual AND-OR-Invert Gate MM54HC58/MM74HC58 Dual AND-OR Gate

## General Description

These gates utilize microCMOS Technology, 3.5 micron silicon gate P -well CMOS, to achieve operating speeds similar. to LS-TTL gates with the low power consumption of standard CMOS integrated circuits. All gates have buffered outputs, providing high noise immunity and the ability to drive 10 LS-TTL loads. The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is functionally as well as pin-out compatible with the standard 54LS/ 74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

■ Typical propagation delay: 10 ns

- Wide power supply range: 2-6V
- Low quiescent supply current: $20 \mu \mathrm{~A}$ maximum (74 series)
- Low input current: $1 \mu \mathrm{~A}$ maximum
- High output current: 4 mA minimum


## Connection Diagrams

Dual-In-Line Package


## Dual-In-Line Package




## AC Electrical Characteristics

$V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed <br> Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| tPHL $^{\text {P }}$ t PLH | Maximum Propagation <br> Delay |  | 10 | 20 | ns |

## AC Electrical Characteristics

$\mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}$ to $6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | $v_{c C}^{\circ}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 63 \\ & 13 \\ & 11 \\ & \hline \end{aligned}$ | $\begin{gathered} 125 \\ 25 \\ 21 \\ \hline \end{gathered}$ | $\begin{gathered} 158 \\ 32 \\ 27 \end{gathered}$ | $\begin{gathered} 186 \\ 37 \\ 32 \end{gathered}$ | ns ns ns |
| ${ }^{\text {treh, }}$ tThL | Maximum Output Rise and Fall Time | * | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 8 \\ 7 \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \end{aligned}$ | $\begin{aligned} & 110 \\ & 22 \\ & 19 \end{aligned}$ | ns <br> ns <br> ns |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | (per AND-OR-Gate) |  | 20 |  |  |  | pF |
| $\mathrm{C}_{\mathrm{IN}}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+l_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C}{ }^{f+l_{C C} .}$
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## MM54HC73/MM74HC73 Dual J-K Flip-Flops with Clear

## General Description

These J-K Flip-Flops utilize microCMOS Technology, 3.5 micron silicon gate P-well CMOS. They possess the high noise immunity and low power dissipation of standard CMOS integrated circuits. These devices can drive 10 LSTTL loads.
These flip-flops are edge sensitive to the clock input and change state on the negative going transition of the clock pulse. Each one has independent, J, K, CLOCK, and CLEAR inputs and Q and $\overline{\mathrm{Q}}$ outputs. CLEAR is independent of the clock and accomplished by a low level on the input.
The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is functionally as well as pinout compatible with the standard 54LS/74LS logic family.

## Connection Diagram

Dual-In-Line Package


MM54HC73/MM74HC73
54HC73 (J) $\mathbf{7 4 H C 7 3 ( J , N ) ~}$

All inputs are protected from damage due to static discharge by internal diode clamps to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

- Typical propagation delay: 16 ns
- Wide operating voltage range: 2-6V
- Low input current: $1 \mu \mathrm{~A}$ maximum
- Low quiescent current: $40 \mu \mathrm{~A}$ ( 74 HC series)
- High output drive: 10 LS-TTL loads


## Truth Table

| Inputs |  |  |  | Outputs |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| CLR | CLK | J | K | Q | $\overline{\text { Q }}$ |
| L | X | X | X | L | H |
| H | $\downarrow$ | L | L | QO | $\overline{\text { QOO }}$ |
| H | $\downarrow$ | H | L | H | L |
| H | $\downarrow$ | L | H | L | H |
| H | $\downarrow$ | H | H | TOGGLE |  |
| H | H | X | X | QO | $\overline{\text { QO } 0}$ |

## Logic Diagrams



TL/F/5304-2

Absolute Maximum Ratings (Notes 1 \& 2)
Operating Conditions


|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage $\left(V_{C C}\right)$ | 2 | 6 | $V$ |
| DC Input or Output Voltage | 0 | $V_{C C}$ | $V$ |
| $\left(V_{I N}, V_{\text {OUT }}\right)$ |  |  |  |
| Operating Temperature Range $\left(T_{A}\right)$ |  |  |  |
| MM74HC | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |  |
| $\left(t_{r}, t_{f}\right) \quad V_{C C}=2.0 \mathrm{~V}$ |  | 1000 | ns |
|  | $V_{C C}=4.5 \mathrm{~V}$ |  | 500 |
| $V_{C C}=6.0 \mathrm{~V}$ |  | 400 | ns |

## DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $T_{A}=-55 \text { to } 125^{\circ} \mathrm{C}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage | $\gamma$ | $\begin{aligned} & \hline 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $V_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & \mathrm{V}_{I N}=\mathrm{V}_{I H} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{1 \mathrm{~N}}=\mathrm{V}_{1 H} \text { or } \mathrm{V}_{1 \mathrm{~L}} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|\left.\right\|_{\text {Iout }}\right\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{array}{r} 3.84 \\ 5.34 \\ \hline \end{array}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| VOL | Maximum Low Level Output Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{I H} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \mid \text { Iout } \mid \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \mid \text { IOUT } \mid \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & V \\ & v \end{aligned}$ |
| IN | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & I_{\text {OUT }}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 4.0 | 40 | 80 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{VOH}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{1 H}$ and $\mathrm{V}_{\mathbb{I L}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{1 H}$ value at 5.5 V is 3.85 V .) The worst case leakage current (liN. Icc, and loz) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

## AC Electrical Characteristics $\mathrm{V}_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{PF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{F}}=6$ ns

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }_{\text {f MAX }}$ | Maximum Operating Frequency | . | 50 | 30 | MHz |
| ${ }_{\text {t }}$ PHL, ${ }_{\text {tPLH }}$ | Maximum Propagation Delay Clock to Q or $\overline{\mathrm{Q}}$ |  | 16 | 21 | ns |
| $t_{\text {PHL }}$ t ${ }_{\text {PLH }}$ | Maximum Propagation Delay Clear to Q or $\bar{Q}$ |  | 21 | 26 | ns |
| $t_{\text {REM }}$ | Minimum Removal Time, Clear to Clock |  | 10 | 20 | ns |
| ts | Minimum Set Up Time, J or K to Clock |  | 14 | 20 | ns |
| $t_{H}$ | Minimum Hold Time $J$ or K to Clock |  | -3 | 0 | ns |
| ${ }^{\text {W }}$ W | Minimum Pulse Width, Clock or Clear |  | 10 | 16 | ns |

AC Electrical Characteristics $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{t}}=6$ ns (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $f_{\text {max }}$ | Maximum Operating Frequency |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 9 \\ 45 \\ 53 \end{gathered}$ | $\begin{aligned} & 5 \\ & 27 \\ & 32 \end{aligned}$ | $\begin{gathered} 4 \\ 21 \\ 25 \end{gathered}$ | $\begin{gathered} \hline 3 \\ 18 \\ 21 \end{gathered}$ | MHz <br> MHz <br> MHz |
| $\mathrm{t}_{\text {PHL }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay Clock to Q or $\overline{\mathbf{Q}}$ |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 70 \\ & 18 \\ & 15 \end{aligned}$ | $\begin{gathered} 126 \\ 25 \\ 21 \end{gathered}$ | $\begin{gathered} 160 \\ 32 \\ 27 \end{gathered}$ | $\begin{gathered} 185 \\ 37 \\ 32 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $t_{\text {PHL }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay Clear to $\mathbf{Q}$ or $\overline{\mathbf{Q}}$ |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 126 \\ 25 \\ 21 \end{gathered}$ | $\begin{aligned} & 155 \\ & 31 \\ & 26 \end{aligned}$ | $\begin{gathered} 194 \\ 39 \\ 32 \end{gathered}$ | $\begin{gathered} 250 \\ 47 \\ 40 \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $t_{\text {REM }}$ | Minimum Removal Time Clear to Clock | . | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 55 \\ 11 \\ 9 \end{gathered}$ | $\begin{aligned} & 100 \\ & 20 \\ & 17 \end{aligned}$ | $\begin{aligned} & 125 \\ & 25 \\ & 21 \end{aligned}$ | $\begin{aligned} & 150 \\ & 30 \\ & 25 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ts | Minimum Set Up Time J or K to Clock |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 77 \\ 15.4 \\ 13 \end{gathered}$ | $\begin{gathered} 100 \\ 20 \\ 17 \end{gathered}$ | $\begin{aligned} & 125 \\ & 25 \\ & 21 \end{aligned}$ | $\begin{aligned} & 150 \\ & 30 \\ & 25 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{t}_{\mathrm{H}}$ | Minimum Hold Time J or K from Clock | . | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & -3 \\ & -3 \\ & -3 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| tw | Minimum Pulse Width Clock or Clear |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 55 \\ 11 \\ 9 \end{gathered}$ | $\begin{aligned} & 80 \\ & 16 \\ & 14 \end{aligned}$ | $\begin{aligned} & 100 \\ & 20 \\ & 18 \end{aligned}$ | $\begin{aligned} & 120 \\ & 24 \\ & 21 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| tTLH, tThL | Maximum Output Rise . and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 8 \\ 7 \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \\ & \hline \end{aligned}$ | $\begin{aligned} & 110 \\ & 22 \\ & 19 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ ns |
| $t_{r}, t_{f}$ | Maximum Input Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1000 \\ 500 \\ 400 \end{gathered}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \end{gathered}$ | $\begin{aligned} & 1000 \\ & 500 \\ & 400 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | (per flip-flop) |  | 80 |  |  |  | pF |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

Note 5: $\mathrm{C}_{\mathrm{PD}}$ determines the no load dynamic power consumption, $\mathrm{P}_{\mathrm{D}}=\mathrm{C}_{\mathrm{PD}} \mathrm{V}_{\mathrm{CC}}{ }^{2} \mathfrak{f}+\mathrm{l}_{\mathrm{CC}} \mathrm{V}_{\mathrm{CC}}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+l_{c c}$.
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

Typical Applications
N Bit binary ripple counter with enable and reset


N Bit shift register with ciear


## MM54HC74/MM74HC74

Dual D Flip-Flop with Preset and Clear

## General Description

The MM54HC74/MM74HC74 utilizes microCMOS Technology, 3.5 micron silicon gate P -well CMOS, to achieve operating speeds similar to the equivalent LS-TTL part. It possesses the high noise immunity and low power consumption of standard CMOS integrated circuits, along with the ability to drive 10 LS-TTL loads.
This flip-flop has independent data, preset, clear, and clock inputs and $Q$ and $\bar{Q}$ outputs. The logic level present at the data input is transferred to the output during the positive-going transition of the clock pulse. Preset and clear are independent of the clock and accomplished by a low level at the appropriate input.
Connection Diagram

## Dual-In-Line Package



TOP VIEW
TL/F/5106-1

The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is functionally and pinout compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $\mathrm{V}_{\mathrm{C}}$ and ground.

## Features

- Typical propagation delay: 20 ns
- Wide power supply range: 2-6V
- Low quiescent current: $40 \mu \mathrm{~A}$ maximum ( 74 HC series)
- Low input current: $1 \mu \mathrm{~A}$ maximum
- Fanout of 10 LS-TTL loads


## Truth Table

| Inputs |  |  |  | Outputs |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| PR | CLR | CLK | D | Q | $\overline{\mathbf{a}}$ |
| L | H | X | X | H | L |
| H | L | X | X | L | H |
| L | L | X | X | $H^{*}$ | $H^{*}$ |
| H | H | $\uparrow$ | H | H | L |
| H | H | $\uparrow$ | L | L | H |
| H | H | L | X | QO | $\overline{\text { Qo }}$ |

Note: $\mathrm{Q} 0=$ the level of Q before the indicated input conditions were established.

- This configuration is nonstable; that is, it will not persist when preset and clear inputs return to their inactive (high) level.

Logic Diagram


Absolute Maximum Ratings (Notes $1 \& 2$ )
Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) DC Input Voltage ( $\mathrm{V}_{\mathrm{IN}}$ )
-0.5 to +7.0 V

DC Output Voltage (VOUT)
Clamp Diode Current ( $\mathrm{I}_{\mathrm{K}}, \mathrm{l}_{\mathrm{OK}}$ ) DC Output Current, per pin (lout)
DC V $C C$ or GND Current, per pin (ICC)
-1.5 to $\mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V}$
-0.5 to $V_{C C}+0.5 \mathrm{~V}$ $\pm 20 \mathrm{~mA}$ $\pm 25 \mathrm{~mA}$ $\pm 50 \mathrm{~mA}$
Storage Temperature Range (TSTG)
Power Dissipation (PD) (Note 3)
Lead Temperature (TL) (Soldering 10 seconds) $260^{\circ} \mathrm{C}$

Operating Conditions

| Min | Max | Units |
| :---: | :---: | :---: |
| Supply Voltage( $\mathrm{V}_{\mathrm{CC}}$ ) 2 | 6 | V |
| DC Input or Output Voltage ( $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}$ ) | $V_{C C}$ | V |
| Operating Temperature Range( $T_{A}$ ) |  |  |
| MM74HC -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC - -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |
| $\left(t_{r}, t_{f}\right) \quad V_{C C}=2.0 \mathrm{~V}$ | 1000 | ns |
| $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ | 500 | ns |
| $\mathrm{V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ | 400 | ns |

DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{4}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage | . | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{array}{r} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{array}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| V OH | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \mid \text { lout } \mid \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {Iout }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|I_{\text {Iout }}\right\| \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.3 \\ & 5.2 \\ & \hline \end{aligned}$ | $\begin{array}{r} 3.98 \\ 5.48 \\ \hline \end{array}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & V \\ & v \end{aligned}$ |
| V ${ }_{\text {OL }}$ | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu A \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{lout}_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{v} \end{aligned}$ |
| In | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & I_{\text {OUT }}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 4.0 | 40 | 80 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathrm{IH}}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathrm{IH}}$ value at 5.5 V is 3.85 V .) The worst case leakage current ( $\mathrm{l}_{\mathrm{I}}$, ICC, and loz) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{t}}=\mathrm{t}_{\mathrm{t}}=6$ ns

| Symbol | Parameter | Conditions | Typ | Guaranteed <br> Limit | Units |
| :--- | :--- | :---: | :---: | :---: | :---: |
| fmax | Maximum Operating <br> Frequency |  | 50 | 30 | MHz |
| tPHL, tpLH | Maximum Propagation <br> Delay Clock to Q or $\overline{\mathrm{Q}}$ |  | 16 | 30 | ns |
| tpHL, tpLH | Maximum Propagation <br> Delay Preset or Clear to Q or $\overline{\mathrm{Q}}$ |  | 25 | 40 | ns |
| $\mathrm{t}_{\text {fEM }}$ | Minimum Removal Time, <br> Preset or Clear to Clock |  |  | 5 | ns |
| ts | Minimum Set Up Time <br> Data to Clock |  |  | 20 | ns |
| tH | Minimum Hold Time <br> Clock to Data |  |  | 0 | ns |
| tw | Minimum Pulse Width <br> Clock, Preset or Clear |  |  | 16 | ns |

## AC Electrical Characteristics $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{t}}=6$ ns (unless otherwise speciiied)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Operating Frequency |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 5 \\ 27 \\ 32 \end{gathered}$ | $\begin{gathered} 4 \\ 21 \\ 25 \end{gathered}$ | $\begin{gathered} 4 \\ 18 \\ 21 \end{gathered}$ | $\begin{aligned} & \mathrm{MHz} \\ & \mathrm{MHz} \\ & \mathrm{MHz} \end{aligned}$ |
| $t_{\text {PHL, }}$ tPLH | Maximum Propagation Delay Clock to Q or $\overline{\mathrm{Q}}$ |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 88 \\ & 18 \\ & 15 \end{aligned}$ | $\begin{aligned} & 175 \\ & 35 \\ & 30 \end{aligned}$ | $\begin{gathered} 221 \\ 44 \\ 37 \\ \hline \end{gathered}$ | $\begin{gathered} 261 \\ 52 \\ 44 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{t}_{\text {PHL }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay Preset or Clear To Q or $\overline{\mathbf{Q}}$ |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 98 \\ & 30 \\ & 28 \end{aligned}$ | $\begin{gathered} 230 \\ 46 \\ 39 \end{gathered}$ | $\begin{gathered} 290 \\ 58 \\ 49 \\ \hline \end{gathered}$ | $\begin{gathered} 343 \\ 69 \\ 58 \\ \hline \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $t_{\text {REM }}$ | Minimum Removal Time <br> Preset or Clear <br> To Clock |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 25 \\ 5 \\ 4 \end{gathered}$ | $\begin{gathered} 32 \\ 6 \\ 5 \end{gathered}$ | $\begin{gathered} 37 \\ 7 \\ 6 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ts | Minimum Set Up Time Data to Clock |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 100 \\ & 20 \\ & 17 \end{aligned}$ | $\begin{aligned} & 126 \\ & 25 \\ & 21 \end{aligned}$ | $\begin{aligned} & 149 \\ & 30 \\ & 25 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| ${ }^{\text {t }}$ | Minimum Hold Time Clock to Data |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | . | $\begin{aligned} & 0 \\ & 0 \\ & 0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $t_{W}$ | Minimum, Pulse Width Clock, Preset or Clear |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 9 \\ 8 \end{gathered}$ | $\begin{aligned} & 80 \\ & 16 \\ & 14 \\ & \hline \end{aligned}$ | $\begin{aligned} & 101 \\ & 20 \\ & 17 \end{aligned}$ | $\begin{aligned} & 119 \\ & 24 \\ & 20 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| ttih, tthl | Maximum Output Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 25 \\ 7 \\ 6 \\ \hline \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \\ & \hline \end{aligned}$ | $\begin{aligned} & 110 \\ & 22 \\ & 19 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| $\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}$ | Maximum Input Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1000 \\ 500 \\ 400 \end{gathered}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \end{gathered}$ | $\begin{aligned} & 1000 \\ & 500 \\ & 400 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| CPD | Power Dissipation Capacitance (Note 5) | (per flip-flop) |  | 80 |  |  |  | pF |
| $\mathrm{CIN}_{\text {I }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+l c c \mid V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+l_{C C}$.
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## MM54HC75/MM74HC75 <br> 4-Bit Bistable Latch with $\mathbf{Q}$ and $\bar{Q}$ Output

## General Description

This 4-Bit Latch utilizes microCMOS Technology, 3.5 micron silicon gate P -well CMOS. To achieve the high noise immunity and low power consumption normally associated with standard CMOS integrated circuits. These devices can drive 10 LS-TTL loads.
This latch is ideally suited for use as temporary storage for binary information processing, input/output, and indicator units. Information present at the data (D) input is transferred to the $Q$ output when the enable $(G)$ is high. The $Q$ output will follow the data input as long as the enable remains high. When the enable goes low, the information that was present at the data input at the time the transition occurred is retained at the Q output until the enable is permitted to go high again.

The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is functionally as well as pinout compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

- Typical operating frequency: 50 MHz
m Typical propagation delay: 12 ns
- Wide operating supply voltage range: 2-6V

■ Low input current: $<1 \mu \mathrm{~A}$

- Low quiescent supply current: $80 \mu \mathrm{~A}$ maximum (74HC series)
m Fanout of 10 LS-TTL loads

Connection Diagram
Dual-In-Line Package


## Truth Table

| Inputs |  | Outputs |  |
| :---: | :---: | :---: | :---: |
| $\mathbf{D}$ | $\mathbf{G}$ | $\mathbf{Q}$ | $\overline{\mathbf{Q}}$ |
| L | H | L | H |
| H | H | H | L |
| X | L | $\mathrm{Q}_{0}$ | $\bar{Q}_{0}$ |

H = High Level: L=Low Level
$\mathrm{X}=$ Don't Care:
$\mathrm{Q}_{0}=$ The level of $\mathbf{Q}$ before the transition of $\mathbf{G}$

Logic Diagram


Absolute Maximum Ratings (Notes 1 \& 2)
Supply Voltage (VCC) DC Input Voltage (VIN)
-0.5 to +7.0 V

DC Output Voltage (VOUT)
Clamp Diode Current (IIK, IOK)
DC Output Current, per pin (IOUT)
DC $V_{C C}$ or GND Current, per pin (lcc)
Storage Temperature Range ( $\mathbf{T S T G}^{\text {) }}$ Power Dissipation ( $\mathrm{PD}_{\mathrm{D}}$ ) (Note 3) Lead Temperature ( $T_{L}$ ) (Soldering 10 seconds) $260^{\circ} \mathrm{C}$

Operating Conditions

| Min | Max | Units |
| :---: | :---: | :---: |
| Supply Voltage (VCC) 2 | 6 | V |
| DC Input or Output Voltage 0 $\left(V_{\text {IN }}, V_{\text {OUT }}\right)$ | $\mathrm{V}_{\mathrm{CC}}$ | V |
| Operating Temperature Range( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |
| MM74HC -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |
| $\left(t_{r}, t_{f}\right) \quad V_{C C}=2.0 \mathrm{~V}$ | 1000 | ns |
| $\mathrm{V}_{\mathrm{cc}}=4.5 \mathrm{~V}$ | 500 | ns |
| $\mathrm{V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ | 400 | ns |

. DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Leve! Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $V_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| VOH | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  | , | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{\mathrm{IL}} \\ & \left\|l_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \mid \text { lout } \mid \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{array}{r} 3.98 \\ 5.48 \\ \hline \end{array}$ | $\begin{array}{r} 3.84 \\ 5.34 \\ \hline \end{array}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & V \\ & v \end{aligned}$ |
| VOL | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \mid \text { lout } \mid \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {Out }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|\left.\right\|_{\text {Iout }}\right\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| IIN | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| lcc | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or GND } \\ & I_{O U T}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 4.0 | 40 | 80 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathrm{IH}}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathrm{IH}}$ value at 5.5 V is 3.85 V .) The worst case leakage current ( $\mathrm{I}_{\mathrm{N}}$. $\mathrm{I}_{\mathrm{cc}}$, and loz) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

AC Electrical Characteristics $V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{A}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF} ; \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {PHL }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Data to Q |  | 14 | 23 | ns |
| $t_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Data to $\overline{\mathbf{Q}}$ |  | 10. | 20 | ns |
| $\mathbf{t P H L} \mathrm{t}_{\text {PLH }}$ | - Maximum Propagation Delay, Enable to Q |  | 16 | 27 | ns |
| $\mathrm{tPHL}^{\text {, }}$ PLH | Maximum Propagation Delay, Enable to $\bar{Q}$ |  | 11 | 23 | ns |
| Is | Minimum Set Up Time |  |  | 20 | ns |
| $\mathrm{t}_{\mathrm{H}}$ | Minimum Hold Time |  | -2 | 0 | ns |
| tw | Minimum Pulse Width |  |  | 16 | ns |

AC Electrical Characteristics $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{F}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $T_{A}=-44 \mathrm{HC} \text { to } 85^{\circ} \mathrm{C}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| tphL tPLH | Maximum Propagation Delay, Data to Q |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 37 \\ & 15 \\ & 14 \end{aligned}$ | $\begin{gathered} 125 \\ 25 \\ 24 \\ \hline \end{gathered}$ | $\begin{aligned} & 156 \\ & 32 \\ & 27 \end{aligned}$ | 188 38 32 | $\begin{aligned} & \hline \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $t_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Data to $\overline{\mathbf{Q}}$ |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 29 \\ & 12 \\ & 11 \end{aligned}$ | $\begin{aligned} & 110 \\ & 22 \\ & 19 \end{aligned}$ | $\begin{gathered} 138 \\ 28 \\ 24 \end{gathered}$ | $\begin{gathered} 165 \\ 33 \\ 29 \end{gathered}$ | ns ns ns |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Enable to Q |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 40 \\ & 18 \\ & 16 \end{aligned}$ | $\begin{aligned} & 145 \\ & 29 \\ & 25 \\ & \hline \end{aligned}$ | 181 36 31 | $\begin{gathered} 218 \\ 44 \\ 38 \\ \hline \end{gathered}$ | $\begin{aligned} & \hline \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ${ }^{\text {tPHL, }}$ tPLH | Maximum Propagation Delay, Enable to $\overline{\mathbf{Q}}$ |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 36 \\ & 15 \\ & 14 \\ & \hline \end{aligned}$ | $\begin{aligned} & 125 \\ & 25 \\ & 22 \\ & \hline \end{aligned}$ | $\begin{aligned} & 156 \\ & 31 \\ & 28 \end{aligned}$ | $\begin{aligned} & 188 \\ & 38 \\ & 33 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ts | Minimum Set Up Time Data to Enable | ' | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 40 \\ 10 \\ 9 \\ \hline \end{gathered}$ | $\begin{aligned} & 100 . \\ & 20 \\ & 17 \\ & \hline \end{aligned}$ | $\begin{aligned} & 125 \\ & 25 \\ & 21 \end{aligned}$ | $\begin{array}{r} 150 \\ 30 \\ 25 \\ \hline \end{array}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{t}_{\mathrm{H}}$ | Minimum Hold Time Enable to Data |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & -10 \\ & -2 \\ & -2 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| tw | Minimum Enable Pulse Width |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} \hline 40 \\ 11 \\ 9 \end{gathered}$ | $\begin{aligned} & 80 \\ & 16 \\ & 14 \end{aligned}$ | $\begin{aligned} & 100 \\ & 20 \\ & 18 \end{aligned}$ | $\begin{aligned} & 120 \\ & 24 \\ & 21 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ttih, tith | Maximum Output Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 25 \\ 7 \\ 6 \\ \hline \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \\ & \hline \end{aligned}$ | $\begin{array}{r} 110 \\ 22 \\ 19 \\ \hline \end{array}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} . \\ & \mathrm{ns} \\ & \hline \end{aligned}$ |
| $t_{r}, t_{f}$ | Maximum Input Rise and Fall Time | , | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 1000 \\ & 500 \\ & 400 \\ & \hline \end{aligned}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \end{gathered}$ | $\begin{array}{r} 1000 \\ 500 \\ \hline \quad 400 \\ \hline \end{array}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{CPD}^{\text {P }}$ | Power Dissipation Capacitance (Note 5) | (per flip-flop) |  | 40 |  |  |  | pF |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C}{ }^{i+I_{C C} .}$
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## MM54HC76/MM74HC76 Dual J-K Flip-Flops with Preset and Clear

## General Description

These high speed ( 30 MHz minimum) J-K Flip-Flops utilize microCMOS Technology, 3.5 micron silicon P-well CMOS, to achieve, the low power consumption and high noise immunity of standard CMOS integrated circuits, along with the ability to drive 10 LS-TTL loads.
Each flip-flop has independent $J, K$, PRESET, CLEAR, and CLOCK inputs and $Q$ and $\bar{Q}$ outputs. These devices are edge sensitive to the clock input and change state on the negative going transition of the clock pulse. Clear and preset are independent of the clock and accomplished by a low logic level on the corresponding input.

The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is functionally as well as pinout compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

- Typical propagation delay: 16 ns
- Wide operating voltage range
- Low input current: $1 \mu \mathrm{~A}$ maximum
- Low quiescent current: $40 \mu \mathrm{~A}$ maximum ( 74 HC series)
- High output drive: 10 LS-TTL loads

Connection Diagram

## Dual-In-LIne Package



MM54HC76/MM74HC76
54HC76 (J) 74HC76 (J,N)
Logic Diagrams

## Truth Table

| Inputs |  |  |  |  | Outputs |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PR | CLR | CLK | J | L | Q | $\overline{\text { Q }}$ |
| L | H | X | X | X | H | L |
| H | L | X | X | X | L | H |
| L | L | X | X | X | L* | L* |
| H | H | $\downarrow$ | L | L | QO | $\overline{\text { Q } 0}$ |
| H | H | $\downarrow$ | H | L | H | L |
| H | H | $\downarrow$ | L | H | L | H |
| H | H | $\downarrow$ | H | H | TOGGLE |  |
| H | H | H | X | X | QO | $\overline{\text { Q } 0}$ |

*This is an unstable condition, and is not guaranteed


MM54HC76/MM74HC76
!

Absolute Maximum Ratings (Notes 1 \& 2)
Operating Conditions

| Supply Voltage (Vcc) | -0.5 to +7.0 V |
| :---: | :---: |
| DC Input Voltage ( $\mathrm{V}_{\mathbf{I N}}$ ) | -1.5 to $V_{C C}+1.5 \mathrm{~V}$ |
| DC Output Voltage (VOUT) | -0.5 to $\mathrm{V}_{C C}+0.5 \mathrm{~V}$ |
| Clamp Diode Current (lı, lok) | $\pm 20 \mathrm{~mA}$ |
| DC Output Current, per pin (lout) | $\pm 25 \mathrm{~mA}$ |
| DC V ${ }_{\text {CC }}$ or GND Current, per pin (lcc) | $\pm 50 \mathrm{~mA}$ |
| Storage Temperature Range (TSTG) | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Power Dissipation (PD) (Note 3) | 500 mW |
|  | onds) $260^{\circ} \mathrm{C}$ |


|  | Min | Max | Units |
| :---: | :---: | :---: | :---: |
| Supply Voltage( $\mathrm{V}_{\mathrm{CC}}$ ) | 2 | 6 | V |
| DC Input or Output Voltage ( $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}$ ) | 0 | $V_{C C}$ | V |
| Operating Temperature Range( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |  |
| MM74HC | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |  |
| $\left(\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}\right) \quad \mathrm{V}_{C C}=2.0 \mathrm{~V}$ |  | 1000 | ns |
| $\mathrm{V}_{C C}=4.5 \mathrm{~V}$ |  | 500 | ns |
| $\mathrm{V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ |  | 400 | ns |

## DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\text {IH }}$ | Minimum High Level Input Voltage | . | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | . | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{I H} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \mid \text { IOUT } \mid \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \\ & \hline \end{aligned}$ | $\begin{array}{r} 3.98 \\ 5.48 \end{array}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & V \\ & V \end{aligned}$ |
| VOL | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{array}{r} 0.1 \\ 0.1 \\ 0.1 \end{array}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \mid l_{\text {OUT }} \leq 4.0 \mathrm{~mA} \\ & \left\|\left.\right\|_{\text {IUUT }}\right\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{array}{r} 0.26 \\ 0.26 \\ \hline \end{array}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & v \\ & v \end{aligned}$ |
| $\mathrm{I}_{\mathrm{N}}$ | Maximum Input Current | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| Icc | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & I_{O U T}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 4. | 40 | 80 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic "J" package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $V_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{I H}$ and $\mathrm{V}_{I L}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{I H}$ value at 5.5 V is 3.85 V .) The worst case leakage current (liN , Icc, and loz) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{t}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }_{\text {f MAX }}$ | Maximum Operating Frequency |  | 50 | 30 | MHz |
| $\mathrm{t}_{\mathrm{PHL},} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay Clock to Q or $\overline{\mathrm{Q}}$ |  | 16 | 21 | ns |
| $\mathrm{t}_{\text {PHL }}$, tPLH | Maximum Propagation Delay Clear to Q or $\bar{Q}$ |  | 21 | 26 | ns |
| $t_{\text {PHL, }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay Preset to Q or $\overline{\mathrm{Q}}$ |  | 23 | 28 | ns |
| $\mathrm{t}_{\text {REM }}$ | Minimum Removal Time, |  | 10 | 20 | ns |
| ${ }^{\text {ts }}$ | Minimum Set Up Time J or K to Clock |  | 14 | 20 | ns |
| $t_{H}$ | Minimum Hold Time J or K to Clock |  | -3 | 0 | ns |
| tw | Minimum Pulse Width Preset, Clear or Clock |  | 10. | 16 | ns |

AC Electrical Characteristics $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{f}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Operating Frequency |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 9 \\ 45 \\ 53 \end{gathered}$ | $\begin{aligned} & 5 \\ & 27 \\ & 31 \end{aligned}$ | $\begin{gathered} 4 \\ 21 \\ 24 \end{gathered}$ | $\begin{gathered} 3 \\ 18 \\ 20 \\ \hline \end{gathered}$ | MHz <br> MHz <br> MHz |
| $t_{\text {PHL }}$, tPLH | Maximum Propagation Delay Clock to Q or $\overline{\mathbf{Q}}$ |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 100 \\ & 20 \\ & 17 \end{aligned}$ | $\begin{aligned} & 126 \\ & 25 \\ & 21 \end{aligned}$ | $\begin{gathered} 160 \\ 31 \\ 27 \end{gathered}$ | $\begin{gathered} 183 \\ 37 \\ 32 \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $t_{\text {PHL }}$ t tPLH | Maximum Propagation Delay Clear to Q or $\overline{\mathbf{Q}}$ |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 126 \\ 25 \\ 21 \end{gathered}$ | $\begin{gathered} 155 \\ 31 \\ 26 \end{gathered}$ | $\begin{aligned} & 191 \\ & 39 \\ & 33 \end{aligned}$ | $\begin{gathered} 250 \\ 47 \\ 40 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $t_{\text {PHL, }}$ tple | Maximum Propagation Delay, Preset to Q or $\overline{\mathrm{Q}}$ |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 137 \\ & 27 \\ & 23 \end{aligned}$ | $\begin{gathered} 165 \\ 33 \\ 28 \end{gathered}$ | $\begin{gathered} 210 \\ 41 \\ 35 . \end{gathered}$ | $\begin{gathered} 240 \\ 50 \\ 40 \end{gathered}$ |  |
| $t_{\text {REM }}$ | Minimum Removal Time Preset or Clear to Clock |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 55 \\ 11 \\ 9 \end{gathered}$ | $\begin{aligned} & 100 \\ & 20 \\ & 17 \end{aligned}$ | $\begin{gathered} 125 \\ 25 \\ 21 \end{gathered}$ | $\begin{aligned} & 150 \\ & 30 \\ & 25 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ts | Minimum Set Time J or K to Clock |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 77 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{aligned} & 100 \\ & 20 \\ & 17 \end{aligned}$ | $\begin{aligned} & 125 \\ & 25 \\ & 21 \end{aligned}$ | $\begin{aligned} & 150 \\ & 30 \\ & 25 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ${ }^{\text {t }} \mathrm{H}$ | Minimum Hold Time J or K from Clock |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & -3 \\ & -3 \\ & -3 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| ${ }^{\text {tw }}$ | Minimum, Pulse Width, Preset, Clear or Clock |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 55 \\ 11 \\ 9 \end{gathered}$ | $\begin{aligned} & 80 \\ & 16 \\ & 14 \\ & \hline \end{aligned}$ | $\begin{gathered} 100 \\ 20 \\ 18 \end{gathered}$ | $\begin{aligned} & 120 \\ & 24 \\ & 21 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ${ }_{\text {t }}^{\text {TLH. }}$ tTHL | Maximum Output Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 8 \\ 7 \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \end{aligned}$ | $\begin{aligned} & 110 \\ & 22 \\ & 19 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $t_{r}, t_{f}$ | Maximum Input Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1000 \\ 500 \\ 400 \end{gathered}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \end{gathered}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $C_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | (per flip-flop) |  | 80 |  |  |  | pF |
| $\mathrm{CIN}_{\text {I }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

Typical Applications

N Bit presettable ripple counter with enable and reset


TL/F/5074-4

N Blt parallel load/serial load shift register with clear


TL/F/5074-5

## General Description

The MM54HC85/MM74HC85 is a 4-bit magnitude comparator that utilizes microCMOS Technology, 3.5 micron silicon gate P -well CMOS. It is designed for high speed comparison of two four bit words. This circuit has eight comparison inputs, 4 for each word; three cascade inputs $(A<B, A>B$, $A=B)$; and three decision outputs ( $A<B, A>B, A=B$ ). The result of a comparison is indicated by a high level on one of the decision outputs. Thus it may be determined whether one word is "greater than," "less than," or "equal to" the other word. 'By connecting the outputs of the least significant stage to the cascade inputs of the next stage, words of greater than four bits can be compared. In addition the least significant stage must have a high level applied to the $A=B$ input, and a low level to the $A<B$, and $A>B$ inputs.

The comparator's outputs can drive 10 low power Schottky TTL (LS-TTL) equivalent loads, and is functionally, and pin equivalent to the 54LS85/74LS85. All inputs are protected from damage due to static discharge by diodes to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

- Typical propagation delay: 27 ns
- Wide operating voltage range: 2-6V

■ Low input current: $1 \mu \mathrm{~A}$ maximum

- Low quiescent current: $80 \mu \mathrm{~A}$ maximum ( 74 HC series)

■ Output drive capability: 10 LS-TTL loads

## Connection Diagram

Dual-In-Line Package


MM54HC85/MM74HC85
54HC85 (J) $\quad \mathbf{7 4 H C 8 5}(\mathrm{J}, \mathrm{N})$

## Truth Table

| Comparing Inputs |  |  |  | Cascading Inputs |  |  | Outputs |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A3, B3 | A2, B2 | A1, B1 | A0, B0 | A > B | A < B | $A=B$ | A $>$ B | A $<$ B | $A=B$ |
| A3 > B3 | X | X | X | X | X | X | H: | L | L |
| A3 < B3 | X | X | $x$ | $x$ | X | $x$ | L | H | L |
| $A 3=B 3$ | $\mathrm{A} 2>\mathrm{B} 2$ | X | X | X | X | $x$ | H | L | L |
| $A 3=B 3$ | $\mathrm{A} 2<\mathrm{B} 2$ | X | X | $x$ | X | $x$ | L | H | L |
| $\mathrm{A} 3=\mathrm{B} 3$ | $\mathrm{A} 2=\mathrm{B} 2$ | $\mathrm{A} 1>\mathrm{B} 1$ | $x$ | $x$ | X | $x$ | H | L | L |
| $\mathrm{A} 3=\mathrm{B} 3$ | $\mathrm{A} 2=\mathrm{B} 2$ | $\mathrm{A} 1<\mathrm{Bl}$ | X | $x$ | $x$ | X | L | H | L |
| $\mathrm{A} 3=\mathrm{B} 3$ | $\mathrm{A} 2=\mathrm{B} 2$ | $\mathrm{A}_{1}=\mathrm{B}_{1}$ | AO > BO | $x$ | X | X | H | L | L |
| $\mathrm{A} 3=\mathrm{B} 3$ | $\mathrm{A} 2=\mathrm{B} 2$ | $A 1=B 1$ | AO < BO | X | X | X | L | H | L |
| $\mathrm{A} 3=\mathrm{B} 3$ | $\mathrm{A} 2=\mathrm{B} 2$ | $A 1=B 1$ | $A 0=B 0$ | H | L | L | H | L | L |
| $\mathrm{A} 3=\mathrm{B} 3$ | $\mathrm{A} 2=\mathrm{B} 2$ | $\mathrm{A} 1=\mathrm{B} 1$ | $A 0=B 0$ | L | H | L | L | H | L |
| $\mathrm{A} 3=\mathrm{B} 3$ | $\mathrm{A} 2=\mathrm{B} 2$ | $\mathrm{A} 1=\mathrm{B} 1$ | $A 0=B 0$ | X | X | H | L | L | H |
| $A 3=B 3$ | $\mathrm{A} 2=\mathrm{B} 2$ | $\mathrm{A} 1=\mathrm{B} 1$ | $A O=B 0$ | H | H | L | L | L | L |
| $\mathrm{A} 3=\mathrm{B} 3$ | $\mathrm{A} 2=\mathrm{B} 2$ | $\mathrm{A} 1=\mathrm{B} 1$ | $A O=B O$ | L | L | L | H | H | L |


| Absolute Maximum Ratings (Notes 1 \& 2) |  |
| :---: | :---: |
| Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) | -0.5 to +7.0 V |
| DC Input Voltage ( $\mathrm{V}_{\mathbf{I N}}$ ) | -1.5 to $\mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V}$ |
| DC Output Voltage (VOUT) | -0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ |
| Clamp Diode Current ( $\mathrm{I}_{\text {IK }}$, lok) | $\pm 20 \mathrm{~mA}$ |
| DC Output Current, per pin (lout) | $\pm 25 \mathrm{~mA}$ |
| DC Vcc or GND Current, per pin (lcc) | $\pm 50 \mathrm{~mA}$ |
| Storage Temperature Range (TSTG) | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Power Dissipation ( $\mathrm{P}_{\mathrm{D}}$ ) (Note 3) | 500 mW |
| Lead Temperature (T) (Soldering 10 | onds) $\quad 260^{\circ} \mathrm{C}$ |

## Operating Conditions

| Supply Voltage(VCC) | Min $2$ | $\operatorname{Max}$ | Units V |
| :---: | :---: | :---: | :---: |
| DC Input or Output Voltage ( $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}$ ) | 0 | $V_{C C}$ | V |
| Operating Temperature Range( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |  |
| MM74HC | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |  |
| $\left(t_{r}, t_{t}\right) \quad V_{C C}=2.0 \mathrm{~V}$ |  | 1000 | ns |
| $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ |  | 500 | ns |
| $\mathrm{VCC}=6.0 \mathrm{~V}$ |  | 400 | ns |

DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | $V_{\text {cc }}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{1 \mathrm{H}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{IL}}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3^{\prime} \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 20 \mu A \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|l_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{array}{r} 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{array}{r} 3.84 \\ 5.34 \\ \hline \end{array}$ | $\begin{aligned} & 3.7 \\ & 5.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Output Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|l_{\text {louT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \mid \text { Iout } \mid \leq 4.0 \mathrm{~mA} \\ & \mid \text { IOUT } \mid \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{I}_{\mathrm{N}}$ | Maximum Input Current | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| Icc | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & I_{\text {OUT }}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages $\left(\mathrm{V}_{\mathrm{OH}}\right.$, and $\left.\mathrm{V}_{\mathrm{O}}\right)$ occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathrm{IH}}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{i H}$ value at 5.5 V is 3.85 V .) The worst case leakage current ( $\mathrm{l}_{\mathrm{I}}$, $I_{\mathrm{CC}}$, and $\mathrm{l}_{\mathrm{Oz}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{PF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{t}}=6$ ns

| Symbol | Parameter | Conditions | Typ | Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| t $_{\text {PHL }}, t_{\text {PLH }}$ | Maximum Propagation Delay Data Input to A < B or A>B |  | 20 | 36 | ns |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PL }}$ | Maximum Propagation Delay A = B Input to A = B Output |  | 12 | 20 | ns |
| $\mathrm{t}_{\text {PHL }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay Cascade Input to Output |  | 13 | 26 | ns |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay Data Input to A = B |  | 20 | 30 | ns |

AC Electrical Characteristics $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{t}}=6$ ns (unless otherwise speciiied)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed LImits |  |  |  |
| $\mathrm{tpHL}^{\text {P }}$ PLH | Maximum Propagation Delay Data Input to Output |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 100 \\ 21 \\ 18 \\ \hline \end{gathered}$ | $\begin{gathered} \hline 210 \\ 42 \\ 36 \\ \hline \end{gathered}$ | $\begin{gathered} 265 \\ 53 \\ 45 \\ \hline \end{gathered}$ | $\begin{aligned} & \hline 313 \\ & 63 \\ & 53 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{t}_{\text {PHL, }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay Data Input to $\mathrm{A}=\mathrm{B}$ Output |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 88 \\ & 18 \\ & 15 \end{aligned}$ | $\begin{gathered} 175 \\ 35 \\ 30 \\ \hline \end{gathered}$ | $\begin{aligned} & 221 \\ & 44 \\ & 37 \end{aligned}$ | $\begin{gathered} 261 \\ 52 \\ 44 \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $t_{\text {PHL, }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay $A=B$ Input to $A=B$ Output | . | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 63 \\ & 13 \\ & 11 \\ & \hline \end{aligned}$ | $\begin{array}{\|c} 125 \\ 25 \\ 21 \\ \hline \end{array}$ | $\begin{aligned} & 158 \\ & 32 \\ & 27 \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline 186 \\ & 37 \\ & 32 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \text { ns } \end{aligned}$ |
| $\mathrm{t}_{\text {PHL }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay Cascade Input to Output (except $A=B$ ) |  | $\begin{aligned} & \hline 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline 70 \\ & 16 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{array}{\|c\|} \hline 155 \\ 31 \\ 26 \\ \hline \end{array}$ | $\begin{aligned} & 195 \\ & 39 \\ & 33 \\ & \hline \end{aligned}$ | $\begin{gathered} 231 \\ 46 \\ 39 \\ \hline \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  | Maximum Output Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{gathered} \hline 25 \\ 7 \\ 6 \\ \hline \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \\ & \hline \end{aligned}$ | $\begin{aligned} & 110 \\ & 22 \\ & 19 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |
| $\mathrm{CPD}^{\text {P }}$ | Power Dissipation Capacitance | (Note 5) |  | 80 |  |  |  | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+1 c c \mid V_{C C}$, and the no load dynamic current consumption,
$I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## Typical Application




## MM54HC86／MM74HC86 Quad 2－Input Exclusive OR Gate

## General Description

This EXCLUSIVE OR gate utilizes microCMOS Technology， 3.5 micron silicon gate $P$－well CMOS，to achieve operating speeds similar to equivalent LS．TTL gates while maintaining the low power consumption and high noise immunity char－ acteristic of standard CMOS integrated circuits．These gates are fully buffered and have a fanout of 10 LS－TTL loads．The MM54HC／74HC logic family is functionally as well as pin out compatible with the standard 54LS／74LS logic family．All inputs are protected from damage due to static discharge by internal diode clamps to $V_{C C}$ and ground．

## Features

－Typical propagation delay： 9 ns
－Wide operating voltage range：2－6V
－Low input current： $1 \mu \mathrm{~A}$ maximum
■ Low quiescent current： $20 \mu \mathrm{~A}$ maximum（ 74 series）
－Output drive capability： 10 LS－TTL loads

Dual－In－Line Package


## Truth Table

| Inputs |  | Outputs |
| :---: | :---: | :---: |
| A | B | Y |
| L | L | L |
| L | $H$ | $H$ |
| $H$ | L | $H$ |
| $H$ | $H$ | L |

$Y=A \oplus B=\bar{A} B+A \bar{B}$

| Absolute Maximum Ratings (Notes 1 \& 2) |  |
| :---: | :---: |
| Supply Voltage (VCC) - | -0.5 to +7.0 V |
| DC Input Voltage ( $\mathrm{V}_{1 \mathrm{~N}}$ ) | -1.5 to $\mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V}$ |
| DC Output Voltage (VOUT) | -0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ |
| Clamp Diode Current ( $\mathrm{I}_{\text {K, }}$, IOK) | $\pm 20 \mathrm{~mA}$ |
| DC Output Current, per pin (lout) | $\pm 25 \mathrm{~mA}$ |
| DC V ${ }_{\text {CC }}$ or GND Current, per pin ( lcc ) | $\pm 50 \mathrm{~mA}$ |
| Storage Temperature Range ( $\mathrm{TSTG}^{\text {) }} \quad-65^{\circ}$ | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Power Dissipation ( $\mathrm{P}_{\mathrm{D}}$ ) (Note 3) | 500 mW |
| Lead Temperature ( $T_{L}$ ) (Soldering 10 seconds) | conds) $\quad 260^{\circ} \mathrm{C}$ |

## Operating Conditions



DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| VOH | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \mid \text { lout } \mid \leq 4.0 \mathrm{~mA} \\ & \mid \text { Iout } \mid \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{aligned} & 3.84 \\ & 5.34 \\ & \hline \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & V \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Output Voltage | $\begin{array}{\|l} V_{I N}=V_{I H} \text { or } V_{I L} \\ \mid \\ \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{array}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{I H} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|I_{\text {IUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \mid \text { IOUT } \mid \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & V \\ & v \end{aligned}$ |
| $\mathrm{I}_{\mathrm{N}}$ | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & I_{O U T}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 2.0 | 20 | 40 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specifled all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages $\left(\mathrm{V}_{\mathrm{OH}}\right.$, and $\mathrm{V}_{\mathrm{OL}}$ occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathrm{IH}}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathbb{H}}$ value at 5.5 V is 3.85 V .) The worst case leakage current ( $\mathrm{I}_{\mathrm{N}}$, Icc, and loz) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

## AC Electrical Characteristics

$V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed <br> Limlt | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| t PHL, $^{\text {PPLH }}$ | Maximum Propagation <br> Delay |  | 12 | 20 | ns |

## AC Electrical Characteristics

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $t_{\text {PHL, }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay |  | 2.0 V | 60 | 120 | 151 | 179 | ns |
|  |  |  | 4.5 V | 12 | 24 | 30 | 36 | ns |
|  |  |  | 6.0 V | 10 | 20 | 26 | 30 | ns |
| ${ }^{\text {t }}$ LH, ${ }^{\text {t }}$ THL | Maximum Output Rise and Fall Time |  | 2.0 V | 30 | 75 | 95 | 110 | ns |
|  |  | . | 4.5 V | 8 | 15 | 19 | 22 | ns |
|  |  |  | 6.0 V | 7 | 13 | 16 | 19 | ns |
| CPD | Power Dissipation | (per gate) |  | 25 |  |  |  | pF |
| $\mathrm{C}_{\mathrm{IN}}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+l_{C C} V_{C C}$ and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C}{ }^{f+1} \mathbf{c c}$.
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## MM54HC107/MM74HC107 Dual J-K Flip-Flops with Clear

## General Description

These J-K Flip-Flops utilize microCMOS Technology, 3.5 micron silicon gate P -well CMOS, to achieve the high noise immunity and low power dissipation of standard CMOS integrated circuits. These devices can drive 10 LS-TTL loads. These flip-flops are edge sensitive to the clock input and change state on the negative going transition of the clock pulse. Each one has independent J, K, CLOCK, and CLEAR inputs and $Q$ and $\bar{Q}$ outputs. CLEAR is independent of the clock and accomplished by a low level on the input.
The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is functionally as well as pinout compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Connection Diagram

Dual-In-Line Package


## Features

- Typical propagation delay: 16 ns - Wide operating voltage range: 2-6V

Low input current: $1 \mu \mathrm{~A}$ maximum

- Low quiescent current: $40 \mu \mathrm{~A}$ ( 74 HC series)

High output drive: 10 LS-TTL loads .

## Truth Table

| Inputs |  |  |  | Outputs |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| CLR | CLK | J | K | Q | $\overline{\mathbf{Q}}$ |
| L | X | X | X | L | H |
| H | $\downarrow$ | L | L | QO | $\bar{Q} 0$ |
| H | $\downarrow$ | H | L | H | L |
| H | $\downarrow$ | L | H | L | H |
| H | $\downarrow$ | H | H | TOGGLE |  |
| H | H | X | X | QO | $\overline{\text { Q } 0}$ |

## Logic Diagrams




| Symbol | Parameter | Conditions | $\mathrm{V}_{\mathrm{cc}}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {Iout }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|\mathrm{I}_{\text {Out }}\right\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{array}{r} 3.98 \\ 5.48 \\ \hline \end{array}$ | $\begin{aligned} & 3.84 \\ & 5.34 \\ & \hline \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\text {OL }}$ | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {IUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{1 L} \\ & \left\|I_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|I_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \\ & \hline \end{aligned}$ | $\begin{aligned} & V \\ & v \end{aligned}$ |
| $\mathrm{I}_{\mathrm{N}}$ | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & I_{\text {OUT }}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 4.0 | 40 | 80 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " $N$ " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages $\left(\mathrm{VOH}_{\mathrm{OH}}\right.$, and $\mathrm{VOU}_{\mathrm{O}}$ occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{I H}$ and $\mathrm{V}_{\mathrm{I}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{I H}$ value at 5.5 V is 3.85 V .) The worst case leakage current (liN. $I^{\prime} C$, and $\mathrm{IOZ}^{\prime}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

AC Electrical Characteristics $\mathrm{v}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $f_{\text {max }}$ | Maximum Operating Frequency |  | 50 | 30 | MHz |
| $t_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay Clock to Q or $\bar{Q}$ |  | 16 | 21 | ns |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay Clear to Q or $\overline{\mathbf{Q}}$ |  | 21 | 26 | ns |
| $\mathrm{t}_{\text {REM }}$ | Minimum Removal Time, Clear to Clock |  | 10 | 20 | ns |
| ts | Minimum Set Up Time, J or K to Clock |  | 14 | 20 | ns |
| $t_{H}$ | Minimum Hold Time J or K from Clock |  | -3 | 0 | ns |
| tw | Minimum Pulse Width, Clock or Clear |  | 10 | 16 | ns |

AC Electrical Characteristics $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditlons | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| ${ }_{\text {max }}$ | Maximum Operating Frequency |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 9 \\ 45 \\ 53 \end{gathered}$ | $\begin{gathered} 5 \\ 27 \\ 31 \\ \hline \end{gathered}$ | $\begin{gathered} 4 \\ 21 \\ 24 \end{gathered}$ | $\begin{gathered} 3 \\ 18 \\ 20 \end{gathered}$ | MHz <br> MHz <br> MHz |
| ${ }_{\text {tPHL }}$ t tPLH | Maximum Propagation Delay Clock tó Q or $\overline{\mathrm{Q}}$ |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 70 \\ & 18 \\ & 16 \end{aligned}$ | $\begin{gathered} 126 \\ 25 \\ 21 \end{gathered}$ | $\begin{aligned} & 160 \\ & 32 \\ & 27 \end{aligned}$ | $\begin{gathered} 185 \\ 37 \\ 32 \end{gathered}$ | ns ns ns |
| $\mathrm{t}_{\text {PHL }}$, tpLH | Maximum Propagation Delay Clear to Q or $\overline{\mathbf{Q}}$ |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 126 \\ & 25 \\ & 21 \end{aligned}$ | $\begin{aligned} & 155 \\ & 31 \\ & 26 \end{aligned}$ | $\begin{gathered} 194 \\ 39 \\ 32 \end{gathered}$ | $\begin{gathered} 250 \\ 47 \\ 40 \end{gathered}$ | ns <br> ns <br> ns |
| trem | Minimum Removal Time Clear to Clock |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{array}{r} 55 \\ 11 \\ 9 \end{array}$ | $\begin{aligned} & 100 \\ & 20 \\ & 17 \end{aligned}$ | $\begin{gathered} 125 \\ 25 \\ 21 \end{gathered}$ | $\begin{gathered} 150 \\ 30 \\ 25 \end{gathered}$ | ns <br> ns <br> ns |
| ts | Minimum Set Up Time J or K to Clock |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 77 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{gathered} 100 \\ 20 \\ 17 \\ \hline \end{gathered}$ | $\begin{gathered} 125 \\ 25 \\ 21 \\ \hline \end{gathered}$ | $\begin{aligned} & 150 \\ & 30 \\ & 25 \\ & \hline \end{aligned}$ | ns <br> ns <br> ns |
| ${ }_{\text {th }}$ | Minimum Hold Time $J$ or K to Clock |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & -3 \\ & -3 \\ & -3 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | ns <br> ns <br> ns |
| tw | Minimum Pulse Width Clear or Clock |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 55 \\ & 11 \\ & 10 \end{aligned}$ | $\begin{aligned} & 80 \\ & 16 \\ & 14 \end{aligned}$ | $\begin{aligned} & 100 \\ & 20 \\ & 18 \end{aligned}$ | $\begin{aligned} & 120 \\ & 24 \\ & 21 \end{aligned}$ | ns <br> ns <br> ns |
| ${ }^{\text {t }}$ LH, ${ }^{\text {tThL }}$ | Maximum Output Rise and Fall Time | - | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{array}{r} 30 \\ 8 \\ 7 \\ \hline \end{array}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \end{aligned}$ | $\begin{array}{r} 110 \\ 22 \\ 19 \\ \hline \end{array}$ | ns ns ns |
| $t_{r}, t_{f}$ | Maximum Input Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1000 \\ 500 \\ 400 \\ \hline \end{gathered}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \\ \hline \end{gathered}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | (per flip-flop) |  | 80 |  |  |  | pF |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+l_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+l_{C C}$.

## Typical Applications

N Bit binary ripple counter with enable and reset

$\mathbf{N}$ bit shift register with clear


TL/F/5072-5
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## MM54HC109/MM74HC109 Dual J-K Flip-Flops with Preset and Clear

## General Description

These J-K FLIP-FLOPS utilize microCMOS Technology, 3.5 micron silicon gate P-Well CMOS to achieve the low power consumption and high noise immunity of standard CMOS integrated circuits, along with the ability to drive 10 LS-TTL loads.
Each flip flop has independent $J, \bar{K}$ PRESET, CLEAR and CLOCK inputs and $Q$ and $\bar{Q}$ outputs. These devices are edge sensitive to the clock input and change state on the positive going transition of the clock pulse. Clear and preset are independent of the clock and accomplished by a low logic level on the corresponding input.

The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is functionally as well as pinout compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

- Typical propagation delay: 20 ns
- Wide operating voltage range: 2-6V
- Low input current: $1 \mu \mathrm{~A}$ maximum
- Low quiescent current: $40 \mu \mathrm{~A}$ maximum ( 74 HC series)
- Output drive capability: 10 LS-TTL loads

Connection Diagram

## Dual-In-Line Package



54HC109 (J) 74HC109 (J,N)

Function Table

| Inputs |  |  |  |  | Outputs |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PR | CLR | CLK | J | $\overline{\text { K }}$ | Q | $\overline{\mathbf{Q}}$ |
| L | H | X | X | X | H | L |
| H | L | X | X | X | L | H |
| L | L | X | X | X | H*$^{*}$ | H* $^{*}$ |
| H | H | $\uparrow$ | L | L | L | H |
| H | H | $\uparrow$ | H | L | TOGGLE |  |
| H | H | $\uparrow$ | L | H | QO | $\overline{\text { Q0 }}$ |
| H | H | $\uparrow$ | H | H | H | L |
| H | H | L | X | X | Q0 | $\overline{\text { Q0 } 0}$ |

\begin{tabular}{|c|c|c|c|c|c|}
\hline \multicolumn{2}{|l|}{Absolute Maximum Ratings (Notes 1 \& 2)} \& \multicolumn{4}{|l|}{Operating Conditions} <br>
\hline Supply Voltage ( $\mathrm{V}_{\mathrm{cc}}$ ) \& -0.5 to +7.0 V \& \& Min \& Max \& Units <br>
\hline DC Input Voltage ( $\mathrm{V}_{\mathrm{IN}}$ ) \& -1.5 to $\mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V}$ \& Supply Voltage( $\mathrm{V}_{\mathrm{CC}}$ ) \& 2 \& 6 \& V <br>
\hline DC Output Voitage (VOUT) \& -0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ \& DC Input or Output Voltage ( $V_{\text {IN }}, V_{\text {OUT }}$ ) \& 0 \& $\mathrm{V}_{\mathrm{cc}}$ \& v <br>
\hline DC Output Current, per pin (lout) \& $\pm \begin{aligned} & \pm 25 \mathrm{~mA}\end{aligned}$ \& \multicolumn{4}{|l|}{Operating Temperature Range( $\mathrm{T}_{\text {A }}$ ) ${ }^{\circ}$} <br>
\hline DC V ${ }_{\text {CC }}$ or GND Current, per pin (ICC) \& $\pm 50 \mathrm{~mA}$ \& MM74HC
MM54HC \& -40
-55 \& +85
+125 \& $\circ$

C
C <br>
\hline Storage Temperature Range ( $\mathrm{T}_{\text {STG }}$ ) \& $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ \& \multicolumn{4}{|l|}{Input Rise or Fall Times} <br>
\hline Power Dissipation (PD) (Note 3) \& 500 mW \& $\left(t_{r}, t_{f}\right) \quad V_{C C}=2.0 \mathrm{~V}$ \& \& 1000 \& ns <br>
\hline Lead Temperature (T) (Soldering 10 \& onds) $260^{\circ} \mathrm{C}$ \& $\mathrm{V}_{\mathrm{cc}}=4.5 \mathrm{~V}$ \& \& 500 \& ns <br>
\hline Lead Tomperauro(t)(Solding \& (s) 260 \& $\mathrm{V}_{\mathrm{cc}}=6.0 \mathrm{~V}$ \& \& 400 \& ns <br>
\hline
\end{tabular}

## DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| VOH | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|{ }^{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| VOL | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\text {IH }} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \|\mathrm{IOUT}\| \leq 4.0 \mathrm{~mA} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.26 \\ & 0.26 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & V \\ & v \end{aligned}$ |
| IIN | Maximum Input Current | $\mathrm{V}_{1 N}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| Icc | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & I_{\text {OUT }}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 4.0 | 40 | 80 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.

Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathbb{H}}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathbb{I H}}$ value at 5.5 V is 3.85 V .) The worst case leakage current (liN. Icc, and loz) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

## AC Electrical Characteristics

$V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $f_{\text {max }}$ | Maximum Operating Frequency |  | 50 | 30 | MHz |
| $\mathrm{t}_{\text {PHL, }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Clock to Q or $\bar{Q}$ |  | 16 | 30 | ns |
| $t_{\text {PHL, }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Preset or Clear to Q or $\overline{\mathrm{Q}}$ |  | 21 | 42 | ns |
| $t_{\text {trem }}$ | Minimum Removal Time, Preset or Clear to Clock |  |  | 5 | ns |
| ts | Minimum Set Up Time, J or $\overline{\mathrm{K}}$ to Clock |  |  | 20 | ns |
| $\mathrm{t}_{\mathrm{H}}$ | Minimum Hold Time, J or $\bar{K}$ to Clock |  |  | 0 | ns |
| ${ }_{\text {tw }}$ | Minimum Pulse Width: Preset, Clear or Clock |  | 9 | 16 | ns |

## AC Electrical Characteristics

$\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Operating Frequency |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 5 \\ & 27 \\ & 31 \end{aligned}$ | $\begin{gathered} 4 \\ 21 \\ 24 \end{gathered}$ | $\begin{gathered} 4 \\ 18 \\ 20 \end{gathered}$ | $\begin{aligned} & \mathrm{MHz} \\ & \mathrm{MHz} \\ & \mathrm{MHz} \end{aligned}$ |
| $\mathbf{t}_{\text {PHL }}, \mathrm{t}_{\text {PL }}$ | Maximum Propagation Delay, Clock to Q or $\overline{\mathbf{Q}}$ |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 88 \\ & 18 \\ & 15 \end{aligned}$ | $\begin{gathered} 175 \\ 35 \\ 30 \end{gathered}$ | $\begin{gathered} 221 \\ 44 \\ 37 \end{gathered}$ | $\begin{gathered} 261 \\ 52 \\ 44 \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Preset or Clear to Q or $\overline{\mathrm{Q}}$ | , | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 115 \\ & 23 \\ & 20 \end{aligned}$ | $\begin{gathered} 230 \\ 46 \\ 39 \\ \hline \end{gathered}$ | $\begin{gathered} 290 \\ 58 \\ 49 \end{gathered}$ | $\begin{gathered} 343 \\ 69 \\ 58 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $t_{\text {REM }}$ | Minimum Removal Time Preset or Clear to Clock |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} -10 \\ 5 \\ 3 \end{gathered}$ | $\begin{gathered} 25 \\ 5 \\ 4 \end{gathered}$ | $\begin{gathered} \hline 32 \\ 6 \\ 5 \end{gathered}$ | $\begin{gathered} 37 \\ 7 \\ 6 \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ${ }^{\text {t }}$ | Minimum Set Time J or $\bar{K}$ to Clock |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 100 \\ & 20 \\ & 17 \end{aligned}$ | $\begin{gathered} \hline 126 \\ 25 \\ 21 \end{gathered}$ | $\begin{aligned} & 119 \\ & 30 \\ & 20 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ${ }_{\text {t }}$ | Minimum Hold Time Clock to Jor K |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | . | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| tw | Minimum Pulse Width Clock, Preset or Clear |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 9 \\ 8 \\ \hline \end{gathered}$ | $\begin{aligned} & \hline 80 \\ & 16 \\ & 14 \\ & \hline \end{aligned}$ | $\begin{aligned} & 100 \\ & 20 \\ & 18 \\ & \hline \end{aligned}$ | $\begin{aligned} & 120 \\ & 24 \\ & 20 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ${ }_{\text {t }}$ LH, ${ }^{\text {t }}$ HiL | Output Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} \hline 25 \\ 7 \\ 6 \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \end{aligned}$ | $\begin{aligned} & 110 \\ & 22 \\ & 19 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| $\mathrm{tr}_{\mathrm{r}} \mathrm{t}_{\mathrm{f}}$ | Maximum Input Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1000 \\ 500 \\ 400 \end{gathered}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \end{gathered}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | (per flip-flop) |  | 80 |  |  |  | pF |
| $\mathrm{C}_{\mathrm{IN}}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |


$I_{S}=C_{P D} V_{C C} f+l_{C C}$.
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## MM54HC112／MM74HC112

## Dual J－K Flip－Flops with Preset and Clear

## General Description

These high speed（ 30 MHz minimum）J－K Flip－Flops utilize microCMOS Technology， 3.5 micron silicon gate $P$－well CMOS，to achieve the low power consumption and high noise immunity of standard CMOS integrated circuits，along with the ability to drive 10 LS－TTL loads．
Each flip－flop has independent J，K，PRESET，CLEAR，and CLOCK inputs and $Q$ and $\bar{Q}$ outputs．These devices are edge sensitive to the clock input and change state on the negative going transition of the clock pulse．Clear and pre－ set are independent of the clock and accomplished by a low logic level on the corresponding input．

The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is functionally as well as pin－ out compatible with the standard 54LS／74LS logic family． All inputs are protected from damage due to static dis－ charge by internal diode clamps to $V_{C C}$ and ground．

## Features

－Typical propagation delay： 16 ns
－Wide operating voltage range
－Low input current： $1 \mu \mathrm{~A}$ maximum
－Low quiescent current： $40 \mu \mathrm{~A}$（ 74 HC series）
－High output drive： 10 LS－TTL loads

## Truth Table

| Inputs |  |  |  |  | Outputs |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PR | CLR | CLK | J | L | Q | Q |
| L | H | X | X | X | H | L |
| H | L | X | X | X | L | H |
| L | L | X | X | X | L＊ | L＊ |
| H | H | $\downarrow$ | L | L | QO | Qo |
| H | H | $\downarrow$ | H | L | H | L |
| H | H | $\downarrow$ | L | H | L | H |
| H | H | $\downarrow$ | H | H | TOGGLE |  |
| H | H | H | X | X | Q0 | $\overline{\text { Qo }} 0$ |

＊This is an unstable condition，and is not guaranteod

## Logic Diagrams



| olute Maximum Ratings |  |
| :---: | :---: |
| Supply Voltage (VCC) | -0.5 to |
| DC Input Voltage ( $\mathrm{V}_{\mathbb{N}}$ ) | -1.5 to $V_{c c}+1.5 \mathrm{~V}$ |
| DC Output Voltage ( $\mathrm{V}_{\text {OUT }}$ ) | -0.5 to $V_{C C}+0.5 \mathrm{~V}$ |
| Clamp Diode Current ( $\mathrm{I}_{\text {K, }}$ Iok) | $\pm 20 \mathrm{~mA}$ |
| DC Output Current, per pin (lout) | 25 |
| DC $\mathrm{V}_{\mathrm{CC}}$ or GND Current, per pin (ICa) | $\pm 50$ |
| Storage Temperature Range ( $\mathrm{T}_{\text {STG }}$ ) | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Power Dissipation (PD) (Note 3) | 00 m |
| Lead Temperature (T) (Soldering 10 |  |

Absolute Maximum Ratings (Notes $1 \& 2$ )

## Operating Conditions

| Supply Voltage( $\mathrm{V}_{\mathrm{CC}}$ ) | $\begin{gathered} \text { Min } \\ 2 \end{gathered}$ | $\begin{gathered} \text { Max } \\ 6 \end{gathered}$ | Units V |
| :---: | :---: | :---: | :---: |
| DC Input or Output Voltage ( $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}$ ) | 0 | $\mathrm{V}_{\mathrm{CC}}$ | V |
| Operating Temperature Range( $T_{A}$ ) |  |  |  |
| MM74HC | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |  |
| $\left(t_{r}, t_{f}\right) \quad V_{C C}=2.0 \mathrm{~V}$ |  | 1000 | ns |
| $\mathrm{V}_{\mathrm{cc}}=4.5 \mathrm{~V}$ |  | 500 | ns |
| $\mathrm{V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ |  | 400 | ns |

## DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | ${ }^{\prime}{ }_{\text {A }}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | . | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{IL}}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & \mathrm{V}_{I N}=\mathrm{V}_{I H} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|l_{\text {lout }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \\ & \hline \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{1 \mathrm{~N}}=\mathrm{V}_{1 \mathrm{H}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|l_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|l_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \\ & \hline \end{aligned}$ | $\begin{array}{r} 3.98 \\ 5.48 \\ \hline \end{array}$ | $\begin{array}{r} 3.84 \\ 5.34 \\ \hline \end{array}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{v} \end{aligned}$ |
| $\mathrm{VOL}_{\text {L }}$ | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{I \mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{l}_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|\left.\right\|_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \\ & \hline \end{aligned}$ | $\begin{array}{r} 0.26 \\ 0.26 \\ \hline \end{array}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{v} \end{aligned}$ |
| IIN | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| Icc | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I_{N}}=V_{C C} \text { or GND } \\ & l_{\text {OUT }}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 4.0 | 40 | 80 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic "J" package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.

Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{I H}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathrm{IH}}$ value at 5.5 V is 3.85 V .) The worst case leakage current ( $\mathrm{I}_{\mathrm{N}}$, Icc, and loz) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $f_{\text {max }}$ | Maximum Operating Frequency |  | 50 | 30 | MHz |
| $\mathrm{t}_{\text {PHL }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Clock to Q or $\overline{\mathrm{Q}}$ |  | 16 | 21 | ns |
| $\mathrm{t}_{\text {PHL }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Clear to Q or $\overline{\mathrm{Q}}$ |  | 21 | 26 | ns |
| ${ }_{\text {tPHL, }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Preset to Q or $\bar{Q}$ |  | 23 | 28 | ns |
| $t_{\text {REM }}$ | Minimum Removal Time, Preset or Clear to Clock |  | 10 | 20 | ns |
| ts | Minimum Set Up Time J or K to Clock |  | 14 | ${ }^{20}$ | ns |
| ${ }^{\text {t }} \mathrm{H}$ | Minimum Hold Time J or K from Clock |  | -3 | 0 | ns |
| ${ }^{\text {tw }}$ | Minimum Pulse Width Clock Preset or Clear | - | 10 | 16 | ns |

AC Electrical Characteristics $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6$ ns (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Operating Frequency |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} \hline 9 \\ 45 \\ 53 \\ \hline \end{gathered}$ | $\begin{aligned} & \hline 5 \\ & 27 \\ & 31 \end{aligned}$ | $\begin{aligned} & \hline 4 \\ & 21 \\ & 24 \\ & \hline \end{aligned}$ | $\begin{gathered} \hline 3 \\ 18 \\ 20 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{MHz} \\ & \mathrm{MHz} \\ & \mathrm{MHz} \end{aligned}$ |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Clock to $\mathbf{Q}$ or $\overline{\mathbf{Q}}$ |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 100 \\ & 20 \\ & 17 \end{aligned}$ | $\begin{aligned} & 126 \\ & 25 \\ & 21 \end{aligned}$ | $\begin{gathered} 160 \\ 32 \\ 27 \end{gathered}$ | $\begin{gathered} 183 \\ 37 \\ 32 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{t}_{\text {PHL }}$ t ${ }_{\text {PLH }}$ | Maximum Propagation Delay, Clear to $Q$ or $\bar{Q}$ |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 126 \\ & 25 \\ & 21 \end{aligned}$ | $\begin{gathered} 155 \\ 31 \\ 26 \end{gathered}$ | $\begin{aligned} & 191 \\ & 39 \\ & 33 \end{aligned}$ | $\begin{aligned} & 250 \\ & 47 \\ & 40 \end{aligned}$ | ns ns ns |
| tPHL, tPLH | Maximum Propagation Delay, Preset to Q or $\overline{\mathrm{Q}}$ |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 137 \\ 27 \\ 23 \end{gathered}$ | $\begin{gathered} 165 \\ 33 \\ 28 \end{gathered}$ | $\begin{aligned} & 210 \\ & 41 \\ & 35 \end{aligned}$ | $\begin{gathered} 240 \\ 50 \\ 40 \end{gathered}$ | $\begin{aligned} & \hline \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{t}_{\text {REM }}$ | Minimum Removal Time Preset or Clear to Clock |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 55 \\ & 11 \\ & 9.4 \end{aligned}$ | $\begin{gathered} 100 \\ 20 \\ 17 \end{gathered}$ | $\begin{aligned} & 125 \\ & 25 \\ & 21 \end{aligned}$ | $\begin{aligned} & 150 \\ & 30 \\ & 25 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ts | Minimum Set Up Time J or K to Clock |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 77 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{gathered} 100 \\ 20 \\ 17 \end{gathered}$ | $\begin{gathered} 125 \\ 25 \\ 21 \end{gathered}$ | $\begin{aligned} & 150 \\ & 30 \\ & 25 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{t}_{\mathrm{H}}$ | Minimum Hold Time J or K from Clock |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & -3 \\ & -3 \\ & -3 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| tw | Minimum Pulse Width Preset, Clear or Clock |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 55 \\ 11 \\ 9 \end{gathered}$ | $\begin{aligned} & \hline 80 \\ & 16 \\ & 14 \\ & \hline \end{aligned}$ | $\begin{aligned} & 100 \\ & 20 \\ & 18 \end{aligned}$ | $\begin{aligned} & 120 \\ & 24 \\ & 20 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ${ }_{\text {t TLH. }}$ tTHL | Maximum Output Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 8 \\ 7 \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \end{aligned}$ | $\begin{aligned} & 110 \\ & 22 \\ & 19 \end{aligned}$ | ns ns ns |
| $t_{\text {f }}, \mathrm{t}_{\mathrm{f}}$ | Maximum Input Rise and Fall Timé |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 1000 \\ & 500 \\ & 400 \end{aligned}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \end{gathered}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | (per flip-flop) |  | 80 |  |  |  | pF |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

Typical Applications
N Bit presettable ripple counter with enable and reset


N Bit parallel load/serial load shift register with clear


TL/F/5074-5

National Semiconductor

## MM54HC113／MM74HC113 <br> Dual J－K Flip－Flops with Preset

## General Description

These high speed J－K Flip－Flops utilize microCMOS Tech－ nology， 3.5 micron silicon gate P－well CMOS，to achieve the high noise immunity and low power dissipation of standard CMOS integrated circuits．These devices can drive 10 LS－ TTL loads．
These flip－flops are edge sensitive to the clock input and change state on the negative going transition of the clock pulse．Each one has independent J，K，CLOCK，and PRE－ SET inputs and Q and $\overline{\mathrm{Q}}$ inputs．PRESET is independent of the clock and accomplished by a low level on the input．
The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is functionally as well as pin－ out compatible with the standard 54LS／74LS logic family． All inputs are protected from damage due to static dis－ charge by internal diode clamps to $\mathrm{V}_{\mathrm{CC}}$ and ground．

## Features

－Typical propagation delay： 16 ns
－Wide operating voltage range：2－6V
n Low input current： $1 \mu \mathrm{~A}$ maximum
－Low quiescent current： $40 \mu \mathrm{~A}$（ 74 HC series）
migh output drive： 10 LS－TTL loads

Connection Diagram and Truth Table
Dual－In－Line Package


| Inputs |  |  |  | Outputs |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| PR | CLK | J | K | O | $\overline{\text { Q }}$ |
| L | X | X | X | H | L |
| H | $\downarrow$ | L | L | QO | $\overline{\text { Q } 0}$ |
| H | $\downarrow$ | H | L | H | L |
| H | $\downarrow$ | L | H | L | H |
| H | $\downarrow$ | H | H | TOGGLE |  |
| H | H | X | X | QO | $\overline{\text { Q } 0}$ |

Logic Diagram
MM54HC113／MM74HC113


TL／F／5073－2

Absolute Maximum Ratings (Notes $1 \& 2$ )
Supply Voltage ( $V_{C C}$ ) DC Input Voltage (VIN) DC Output Voltage (VOUT) Clamp Diode Current (IK, loK) DC Output Current, per pin (IOUT) DC V ${ }_{C C}$ or GND Current, per pin (ICC) Storage Temperature Range ( $\mathrm{T}_{\mathrm{STG}}$ ) Power Dissipation ( $\mathrm{P}_{\mathrm{D}}$ ) (Note 3) Lead Temperature (TL) (Soldering 10 seconds) $\quad 260^{\circ} \mathrm{C}$

Operating Conditions

|  | Min | Max | Units |
| :---: | :---: | :---: | :---: |
| Supply Voltage(Vcc) | 2 | 6 | V |
| DC Input or Output Voltage ( $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}$ ) | 0 | $\mathrm{V}_{\mathrm{CC}}$ | V |
| Operating Temperature Range( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |  |
| MM74HC | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |  |
| $\left(t_{r}, t_{f}\right) \quad V_{C C}=2.0 \mathrm{~V}$ |  | 1000 | ns |
| $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ |  | 500 | ns |
| $\mathrm{V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ |  | 400 | ns |

DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | $V_{\text {cc }}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{1} \mathrm{H}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{array}{r} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{array}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $V_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \\ & \hline \end{aligned}$ | $\begin{array}{r} 0.3 \\ 0.9 \\ .1 .2 \end{array}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{array}{r} 1.9 \\ 4.4 \\ 5.9 \end{array}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{I N}=\mathrm{V}_{1 \mathrm{H}} \text { or } \mathrm{V}_{1 \mathrm{~L}} \\ & \left\|l_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \|\mathrm{IOUT}\| \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{array}{r} 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & V \\ & v \end{aligned}$ |
| V OL | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|I_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{array}{r} 0.4 \\ 0.4 \\ \hline \end{array}$ | $\begin{aligned} & \mathrm{v} \\ & \mathrm{v} \end{aligned}$ |
| IN | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & I_{\text {OUT }}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 4.0 | 40 | 80 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " $N$ " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathrm{IH}}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{1 \mathrm{H}}$ value at 5.5 V is 3.85 V .) The worst case leakage current (liN , Icc, and loz) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

## AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $f_{\text {max }}$ | Maximum Operating Frequency |  | 50 | 30 | MHz |
| $\mathrm{t}_{\text {PHL, }}$ tPLH | Maximum Propagation Delay, Clock to Q or $\overline{\mathrm{D}}$ |  | 16 | 21 | ns |
| ${ }_{\text {tPHL, }}$ tPLH | Maximum Propagation Delay, Preset to Q or $\overline{\text { D }}$ |  | 23 | 28 | ns |
| $t_{\text {fem }}$ | Minimum Removal Time, Preset to Clock |  | 10 | 20 | ns |
| ts | Minimum Set Up Time, J or K to Clock |  | 14 | 20 | ns |
| ${ }_{\text {t }}$ | Minimum Hold Time, Jor K from Clock |  | -3 | 0 | ns |
| tw | Minimum Pulse Width, Preset, Clear or Clock |  | 10 | 16 | ns |

AC Electrical Characteristics $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6$ ns (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $f_{\text {max }}$ | Maximum Operating Frequency |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} \hline 9 \\ 45 \\ 53 \\ \hline \end{gathered}$ | $\begin{gathered} 5 \\ 27 \\ 31 \\ \hline \end{gathered}$ | $\begin{array}{r} 4 \\ 21 \\ 24 \\ \hline \end{array}$ | $\begin{gathered} 3 \\ 18 \\ 20 \\ \hline \end{gathered}$ | MHz <br> MHz <br> MHz |
| $\mathrm{t}_{\text {PHL, }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Clock to Q or $\bar{Q}$ |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 100 \\ 20 \\ 17 \\ \hline \end{gathered}$ | $\begin{gathered} 125 \\ 25 \\ 33 \\ \hline \end{gathered}$ | $\begin{aligned} & 160 \\ & 32 \\ & 27 \\ & \hline \end{aligned}$ | $\begin{aligned} & 183 \\ & 37 \\ & 32 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{t}_{\text {PHL, }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Preset to Q or $\bar{Q}$ |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{array}{r} 137 \\ 27 \\ 23 \\ \hline \end{array}$ | $\begin{gathered} 165 \\ 33 \\ 28 \\ \hline \end{gathered}$ | $\begin{gathered} 206 \\ 41 \\ 35 \\ \hline \end{gathered}$ | $\begin{gathered} 239 \\ 47 \\ 40 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \text { ns } \\ & \text { ns } \\ & \hline \end{aligned}$ |
| $t_{\text {REM }}$ | Minimum Removal Time Preset to Clock |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 55 \\ & 11 \\ & 9 \\ & \hline \end{aligned}$ | $\begin{aligned} & 100 \\ & 20 \\ & 17 \\ & \hline \end{aligned}$ | $\begin{aligned} & 125 \\ & 25 \\ & 21 \\ & \hline \end{aligned}$ | $\begin{aligned} & 150 \\ & 30 \\ & 25 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| 's | Minimum Set Up Time J or K to Clock |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 77 \\ & 15 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{gathered} 100 \\ 20 \\ 17 \\ \hline \end{gathered}$ | $\begin{aligned} & 125 \\ & 25 \\ & 21 \\ & \hline \end{aligned}$ | $\begin{aligned} & 150 \\ & 30 \\ & 25 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| ${ }^{\text {th }}$ | Minimum Hold Time J or K from Clock |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & -3 \\ & -3 \\ & -3 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ ns |
| tw | Minimum Pulse Width, Preset, Clear or Clock | - | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 55 \\ 11 \\ 9 \end{gathered}$ | $\begin{aligned} & 80 \\ & 16 \\ & 14 \\ & \hline \end{aligned}$ | $\begin{aligned} & 100 \\ & 20 \\ & 18 \\ & \hline \end{aligned}$ | $\begin{aligned} & 120 \\ & 24 \\ & 20 \\ & \hline \end{aligned}$ | ns <br> ns <br> ns |
| t'Lh, tThL | Maximum Output Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 8 \\ 7 \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \\ & \hline \end{aligned}$ | $\begin{aligned} & 110 \\ & 22 \\ & 19 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $t_{r}, t_{t}$ | Maximum Input Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1000 \\ 500 \\ 400 \end{gathered}$ | $\begin{array}{r} 1000 \\ 500 \\ 400 \end{array}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | (per flip-flop) |  | 80 | , |  | . | pF |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.

Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.


## MM54HC123A/MM74HC123A Dual Retriggerable Monostable Multivibrator

## General Description

The MM54/74HC123A high speed monostable multivibrators (one shots) utilize microCMOS Technology, 3.5 micron silicon gate P-well CMOS. They feature speeds comparable to low power Schottky TTL circuitry while retaining the low power and high noise immunity characteristic of CMOS circuits.
Each multivibrator features both a negative, $A$, and a positive, B, transition triggered input, either of which can be used as an inhibit input. Also included is a clear input that when taken low resets the one shot. The ' HCl 23 can be triggered on the positive transition of the clear while $A$ is held low and $B$ is held high.
The 'HC123A is retriggerable. That is it may be triggered repeatedly while their outputs are generating a pulse and the pulse will be extended.
Pulse width stability over a wide range of temperature and supply is achieved using linear CMOS techniques. The output pulse equation is simply: $\mathrm{PW}=\left(\mathrm{R}_{\mathrm{EXT}}\right)\left(\mathrm{C}_{\mathrm{EXT}}\right)$; where PW is in seconds, R is in ohms, and C is in farads. All inputs are protected from damage due to static discharge by diodes to $V_{C C}$ and ground.

## Features

- Typical propagation delay: 40 ns
- Wide power supply range: 2V-6V
- Low quiescent current: $80 \mu \mathrm{~A}$ maximum ( 74 HC series)
- Low input current: $1 \mu \mathrm{~A}$ maximum
- Fanout of 10 LS-TTL loads
- Simple pulse width formula $T=R C$
- Wide pulse range: 400 ns to $\infty$ (typ)
- Part to part variation: $\pm 5 \%$ (typ)
- Schmitt Trigger A \& B inputs enable infinite signal input rise and fall times.


## Connection Diagram

## Dual-In-Line Package



TOP VIEW TL/F/5206-1
MM54HC123A/MM74HC123A
54HC123A (J) 74HC123A (J,N)

Timing Component


TL/F/5206-2
$\mathrm{H}=$ High Level
L = Low Level
$\uparrow=$ Transition from Low to High
$\downarrow=$ Transition from High to Low
$\Omega=$ One High Level Pulse
U $=$ One Low Level Pulse
X = Irrelevant

Absolute Maximum Ratings (Notes 1 \& 2)
Supply Voltage (VCC) DC Input Voltage (VIN) -o .5 V to +7.0 V DC Output Voltage (VOUT) Clamp Diode Current (IIK, IOK) DC Output Current, per pin (lout) DC V ${ }_{C C}$ or GND Current, per pin (ICC) Storage Temperature Range ( $\mathrm{T}_{\mathrm{STG}}$ ) Power Dissipation (PD) (Note 3)

$$
\begin{array}{r}
-1.5 \mathrm{~V} \text { to } \mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V} \\
-0.5 \mathrm{~V} \text { to } \mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V} \\
\pm 20 \mathrm{~mA} \\
\pm 25 \mathrm{~mA} \\
\pm 50 \mathrm{~mA} \\
-65^{\circ} \mathrm{C} \text { to }+150^{\circ} \mathrm{C} \\
500 \mathrm{~mW}
\end{array}
$$

$$
\text { Lead Temperature (TL) (Soldering } 10 \text { seconds) } \quad 260^{\circ} \mathrm{C}
$$

## Operating Conditions

|  | Min | Max | Units |
| :---: | :---: | :---: | :---: |
| Supply Voltage( $\mathrm{V}_{\mathrm{CC}}$ ) | 2 | 6 | V |
| DC Input or Output Voltage ( $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}$ ) | 0 | $\mathrm{V}_{\mathrm{CC}}$ | V |
| Operating Temperature Range ( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |  |
| MM74HC | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times (Clear Input) |  |  |  |
| $\left(t_{r}, t_{t}\right) \quad V_{C C}=2.0 \mathrm{~V}$ |  | 1000 | ns |
| $\mathrm{V}_{\mathrm{cc}}=4.5 \mathrm{~V}$ |  | 500 | ns |
| $\mathrm{V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ |  | 400 | ns |

DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | $V_{\text {cc }}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $V_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|\left.\right\|_{\text {Out }}\right\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \\ & \hline \end{aligned}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{array}{r} 3.7 \\ 5.2 \end{array}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 4 \mathrm{~mA} \\ & \left\|\left.\right\|_{\text {IUT }}\right\| \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{I}_{\mathrm{N}}$ | Maximum Input Current (Pins 7, 15) | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.5$ | $\pm 5.0$ | $\pm 5.0$ | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{N}}$ | Maximum Input Current (All other pins) | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| Icc | Maximum Quiescent Supply Current (Standby) | $\begin{aligned} & V_{I N}=V_{C C} \text { or GND } \\ & I_{\text {OUT }}=0 \mu \mathrm{~A} \\ & \hline \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |
| ICC | Maximum Active Supply Current (per monostable) | $\begin{aligned} & V_{I N}=V_{C C} \text { or GND } \\ & R / C_{E X T}=0.5 V_{C C} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{array}{\|c} 36 \\ 0.33 \\ 0.7 \end{array}$ | $\begin{aligned} & 80 \\ & 1.0 \\ & 2.0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 110 \\ & 1.3 \\ & 2.6 \\ & \hline \end{aligned}$ | $\begin{aligned} & 130 \\ & 1.6 \\ & 3.2 \\ & \hline \end{aligned}$ | $\mu \mathrm{A}$ <br> mA <br> mA |

Note 1: Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation Temperature Derating:
Plastic " $N$ " Package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$
Ceramic " $J$ " Package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst-case output voltages ( $\mathrm{VOH}_{\mathrm{OH}}, \mathrm{VOU}_{\mathrm{O}}$ occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst-case $V_{I H}$ and $V_{I L}$ occur at $V_{C C}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathrm{IH}}$ value at 5.5 V is 3.85 V .) The worst-case leakage current (liN , Icc, and loz) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }_{\text {tPLH }}$ | Maximum Trigger Propagation Delay A, B or Clear to Q |  | 22 | 33 | ns |
| $t_{\text {PHL }}$ | Maximum Trigger Propagation Delay $\mathrm{A}, \mathrm{B}$ or Clear to $\overline{\mathrm{Q}}$ |  | 25 | 42 | ns |
| $\mathrm{t}_{\mathrm{PHL}}$ | Maximum Propagation Delay, Clear to Q |  | 20 | 27 | ns |
| tPLH | Maximum Propagation Delay, Clear to $\bar{Q}$ |  | 22 | 33 | ns |
| $\mathrm{t}_{\mathrm{W}}$ | Minimum Pulse Width, A, B or Clear |  | 14 | 26 | ns |
| $t_{\text {REM }}$ | Minimum Clear Removal Time |  |  | 0 | ns |
| t WQ(MIN) | Minimum Output Pulse Width | $\begin{aligned} & \mathrm{C}_{\mathrm{EXT}}=28 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{EXT}}=2 \mathrm{k} \Omega \\ & \hline \end{aligned}$ | 400 |  | ns |
| ${ }^{\text {two }}$ | Output Pulse Width | $\begin{aligned} & \mathrm{C}_{\mathrm{EXT}}=1000 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{EXT}}=10 \mathrm{k} \Omega \\ & \hline \end{aligned}$ | 10 |  | $\mu \mathrm{s}$ |

AC Electrical Characteristics $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6$ ns (unless otherwise specilied)

| Symbol | Parameter | Conditions |  | $\mathrm{V}_{\mathrm{Cc}}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| ${ }_{\text {PPLH }}$ | Maximum Trigger Propagation Delay, A, B or Clear to Q |  |  |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 77 \\ & 26 \\ & 21 \\ & \hline \end{aligned}$ | $\begin{array}{r} 169 \\ 42 \\ 32 \\ \hline \end{array}$ | $\begin{array}{r} 194 \\ 51 \\ 39 \\ \hline \end{array}$ | $\begin{gathered} 210 \\ 57 \\ 44 \\ \hline \end{gathered}$ | ns ns ns |
| $\mathrm{tPHL}^{\text {c }}$ | Maximum Trigger Propagation Delay, A, B or Clear to $\bar{Q}$ |  |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 88 \\ & 29 \\ & 24 \end{aligned}$ | $\begin{gathered} 197 \\ 48 \\ 38 \\ \hline \end{gathered}$ | $\begin{gathered} 229 \\ 60 \\ 46 \end{gathered}$ | $\begin{gathered} 250 \\ 67 \\ 51 \\ \hline \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{t}_{\text {PHL }}$ | Maximum Propagation Delay Clear to Q |  |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \end{array}$ | $\begin{aligned} & 54 \\ & 23 \\ & 19 \\ & \hline \end{aligned}$ | $\begin{array}{r} 114 \\ 34 \\ 28 \\ \hline \end{array}$ | $\begin{gathered} 132 \\ 41 \\ 33 \\ \hline \end{gathered}$ | $\begin{gathered} 143 \\ 45 \\ 36 \\ \hline \end{gathered}$ | ns ns ns |
| tPLH | Maximum Propagation Delay Clear to $\overline{\mathbf{Q}}$ |  |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 56 \\ & 25 \\ & 20 \\ & \hline \end{aligned}$ | $\begin{aligned} & 116 \\ & 36 \\ & 29 \\ & \hline \end{aligned}$ | $\begin{gathered} 135 \\ 42 \\ 34 \end{gathered}$ | $\begin{gathered} 147 \\ 46 \\ 37 \\ \hline \end{gathered}$ | ns <br> ns <br> ns |
| ${ }^{\text {tw }}$ | Minimum Pulse Width A, B, Clear |  |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 57 \\ & 17 \\ & 12 \\ & \hline \end{aligned}$ | $\begin{array}{r} 123 \\ 30 \\ 21 \\ \hline \end{array}$ | $\begin{gathered} 14 \dot{4} \\ 37 \\ 27 \\ \hline \end{gathered}$ | $\begin{array}{r} 157 \\ \quad 42 \\ 30 \\ \hline \end{array}$ | ns <br> ns <br> ns |
| $t_{\text {REM }}$ | Minimum Clear Removal Time |  |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | ns <br> ns <br> ns |
|  | Maximum Output Rise and Fall Time |  |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 8 \\ 7 \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \\ & \hline \end{aligned}$ | $\begin{array}{r} 110 \\ 22 \\ 19 \\ \hline \end{array}$ | ns ns ns |
| ${ }^{\text {t WQ(MIN }}$ ) | Minimum Output Pulse Width | $\begin{aligned} & \mathrm{C}_{E X T}=28 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{EXT}}=2 \mathrm{k} \Omega \\ & \mathrm{R}_{\mathrm{EXT}}=6 \mathrm{k} \Omega\left(\mathrm{~V}_{\mathrm{C}}\right. \\ & \hline \end{aligned}$ | $=2 \mathrm{~V})$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{array}{\|l\|} \hline 1.5 \\ 450 \\ 380 \\ \hline \end{array}$ |  |  |  | $\begin{aligned} & \mu \mathrm{s} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| two | Output Pulse Width | $\begin{aligned} & \mathrm{C}_{\mathrm{EXT}}=0.1 \mu \mathrm{~F} \\ & \mathrm{R}_{\mathrm{EXT}}=10 \mathrm{k} \Omega . \end{aligned}$ | Min | 4.5 V | 1 | 0.9 |  |  | ms |
|  |  |  | Max | 4.5 V | 1 | 1.1 |  |  | ms |
| $\mathrm{C}_{\mathrm{IN}}$ | Maximum Input Capacitance (Pins 7 \& 15) |  |  |  | 12 | 20 | 20 | 20 | pF |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance (Other Inputs) |  |  |  | 6 | 10 | 10 | 10 | pF |

Note 5: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## Logic Diagram



## Theory of Operation



## TRIGGER OPERATION

As shown in Figure 1 and the logic diagram before an input trigger occurs，the one shot is in the quiescent state with the Q output low，and the timing capacitor $\mathrm{C}_{\text {EXT }}$ completely charged to $V_{C C}$ ．When the trigger input $A$ goes from $V_{C C}$ to GND（while inputs $B$ and clear are held to $V_{C C}$ ）a valid trig－ ger is recognized，which turns on comparator C1 and N－ Channel transistor N1©．At the same time the output latch is set．With transistor N 1 on，the capacitor $\mathrm{C}_{\mathrm{EXT}}$ rapidly dis－ charges toward GND until $\mathrm{V}_{\text {REF }}$ is reached．At this point the output of comparator C 1 changes state and transistor N1 turns off．Comparator C1 then turns off while at the same time comparator C2 turns on．With transistor N1 off，the ca－ pacitor $C_{E X T}$ begins to charge through the timing resistor， $R_{E X T}$ ，toward $V_{C C}$ ．When the voltage across $C_{E X T}$ equals $V_{\text {REF2 }}$ ，comparator C2 changes state causing the output latch to reset（ $Q$ goes low）while at the same time disabling comparator C 2 ．This ends the timing cycle with the monosta－ ble in the quiescent state，waiting for the next trigger．
A valid trigger is also recognized when trigger input B goes from GND to $V_{C C}$（while input $A$ is at GND and input clear is at $\mathrm{V}_{\mathrm{CC}}{ }^{(2)}$ ．）The＇ $\mathrm{HC1} 123$ can also be triggered when clear goes from GND to $V_{C C}$（while $A$ is at GND and $B$ is at $\mathrm{V}_{\mathrm{CC}}{ }^{(6)}$ ．）
It should be noted that in the quiescent state $\mathrm{C}_{\text {EXT }}$ is fully charged to $\mathrm{V}_{C C}$ causing the current through resistor $\mathrm{R}_{\text {EXT }}$ to be zero．Both comparators are＂off＂with the total device current due only to reverse junction leakages．An added feature of the＇ HCl 123 is that the output latch is set via
the input trigger without regard to the capacitor voltage． Thus，propagation delay from trigger to $Q$ is independent of the value of $\mathrm{C}_{\text {EXT }}$ ．Rext，or the duty cycle of the input wave－ form．

## RETRIGGER OPERATION

The＇HC123 is retriggered if a valid trigger occurs（3）fol－ lowed by another trigger（c）before the Q output has re－ turned to the quiescent（zero）state．Any retrigger，after the timing node voltage at pin or has begun to rise from $V_{\text {REF }}$ ， but has not yet reached $V_{\text {REF2 }}$ ，will cause an increase in output pulse width $T$ ．When a valid retrigger is initiated（©）， the voltage at the $R / C_{E X T}$ pin will again drop to $V_{\text {REF1 }}$ be－ fore progressing along the RC charging curve toward $V_{C C}$ ． The Q output will remain high until time $T$ ，after the last valid retrigger．

## RESET OPERATION

These one shots may be reset during the generation of the output pulse．In the reset mode of operation，an input pulse on clear sets the reset latch and causes the capacitor to be fast charged to $\mathrm{V}_{\mathrm{CC}}$ by turning on transistor Q1（5）．When the voltage on the capacitor reaches $V_{\text {REF2 }}$ ，the reset latch will clear and then be ready to accept another pulse．If the clear input is held low，any trigger inputs that occur will be inhibited and the Q and $\overline{\mathrm{Q}}$ outputs of the output latch will not change．Since the $Q$ output is reset when an input low level is detected on the Clear input，the output pulse $T$ can be made significantly shorter than the minimum pulse width specification．



TL／F／5206－10
Note：R and C are not subjected to temperature．The C is polypropolyne．

National Semiconductor

## MM54HC125/MM74HC125 <br> MM54HC126/MM74HC126 TRI-STATE® QUAD BUFFERS

## General Description

These are general purpose TRI-STATE high speed non-inverting buffers utilizing microCMOS technology, 3.5 micron silicon gate $P$-well CMOS. They have high drive current outputs which enable high speed operation even when driving large bus capacitances. These circuits possess the low power dissipation of CMOS circuitry, yet have speeds comparable to low power Schottky TTL circuits. Both circuits are capable of driving up to 15 low power Schottky inputs.
The MM54HC125/MM74HC125 require the TRI-STATE control input C to be taken high to put the output into the high impedance condition, whereas the MM54HC126/ MM74HC126 requires the control input to be low to put the output into high impedance.
All inputs are protected from damage due to static discharge by diodes to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

- Typical propagation delay: 13 ns
- Wide operating voltage range: 2-6V
- Low input current: $1 \mu \mathrm{~A}$ maximum
- Low quiescent current: $80 \mu \mathrm{~A}$ maximum ( 74 HC )
- Fanout of 15 LS-TTL loads


## Connection Diagrams


$54 \mathrm{HC125}$ (J) $\quad 54 \mathrm{HC125}(\mathrm{~J}, \mathrm{~N})$

## Truth Tables

| Inputs |  | Output |
| :---: | :---: | :---: |
| A | C |  |
| $H$ | L | H |
| L | L | L |
| X | $H$ | Z |

54HC126(J). $\quad 54 \mathrm{HC126}$ (J,N)


| Inputs |  | Output |
| :---: | :---: | :---: |
| $\mathbf{A}$ | C |  |
| H | H | H |
| L | H | L |
| X | L | Z |



Absolute Maximum Ratings (Notes $1 \& 2$ )
Operating Conditions

|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage $\left(V_{C C}\right)$ | 2 | 6 | $V$ |
| DC Input or Output Voltage | 0 | $V_{C C}$ | $V$ |
| (VIN, $V_{\text {OUT }}$ ) |  |  |  |
| Operating Temperature Range $\left(T_{A}\right)$ |  |  |  |
| MM74HC | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |  |
| ( $\left.t_{r}, t_{f}\right) \quad V_{C C}=2.0 \mathrm{~V}$ |  | 1000 | ns |
| $\quad V_{C C}=4.5 \mathrm{~V}$ |  | 500 | ns |
| $\quad V_{C C}=6.0 \mathrm{~V}$ |  | 400 | ns |

## DC Electrical Characteristics (Note 4)

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Uniess otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \dot{\mathrm{~mW}} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $V_{I H}$ and $V_{I L}$ occur at $V_{C C}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{I H}$ value at 5.5 V is 3.85 V .) The worst case leakage current (l|N, $I^{\mathrm{I} C}$, and $\mathrm{l}_{\mathrm{OZ}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

AC Electrical Characteristics
$V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }_{\text {tPHL, }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay Time |  | 13 | 18 | ns |
| $\mathrm{t}_{\mathrm{PZH}}$ | Maximum <br> Output Enable Time to High Level | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ | 13 | 25 | ns |
| $t_{\text {PHZ }}$ | Maximum <br> Output Disable Time from High Level | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF} \\ & \hline \end{aligned}$ | 17 | 25 | ns |
| $t_{\text {PZL }}$ | Maximum <br> Output Enable Time to Low Level | $R_{L}=1 \mathrm{k} \Omega$ | 18 | 25 | ns |
| $t_{\text {PLZ }}$ | Maximum Output Disable Time from Low Level | $\begin{aligned} & R_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF} \end{aligned}$ | 13 | 25 | ns |

## AC Electrical Characteristics

$\mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}$ to $6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | Temperature ${ }^{\circ} \mathrm{C}$ |  |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | $\begin{gathered} 54 \mathrm{HC} / 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \\ \hline \end{gathered}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ -40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ -55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ |  |
|  |  |  |  | Typ | Guaranteed LImits |  |  |  |
| ${ }_{\text {tPhL, }}$ tPLH | Maximum Propagation Delay Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 10 \\ 8 \\ \hline \end{gathered}$ | $\begin{aligned} & 100 \\ & 20 \\ & 17 \\ & \hline \end{aligned}$ | $\begin{gathered} 125 \\ 25 \\ 21 \\ \hline \end{gathered}$ | $\begin{aligned} & 150 \\ & 30 \\ & 25 \end{aligned}$ | ns <br> ns <br> ns |
| ${ }_{\text {tPLH, }}$ tPHL | Maximum Propagation Delay Time | $C_{L}=150 \mathrm{pF}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 35 \\ & 14 \\ & 12 \\ & \hline \end{aligned}$ | $\begin{aligned} & 130 \\ & 26 \\ & 22 \\ & \hline \end{aligned}$ | $\begin{array}{r} 163 \\ 33 \\ 28 \\ \hline \end{array}$ | $\begin{array}{r} 195 \\ 39 \\ 33 \\ \hline \end{array}$ | ns <br> ns ns |
| $\mathrm{t}_{\text {PZH, }} \mathrm{t}_{\text {PZL }}$ | Maximum Output Enable Time | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 25 \\ & 14 \\ & 12 \end{aligned}$ | $\begin{gathered} 125 \\ 25 \\ 21 \\ \hline \end{gathered}$ | $\begin{array}{r} 156 \\ 31 \\ 26 \\ \hline \end{array}$ | $\begin{array}{r} 188 \\ 38 \\ 31 \\ \hline \end{array}$ | ns |
| $t_{\text {PHZ }}, t_{\text {PLZ }}$ | Maximum Output Disable Time | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 25 \\ & 14 \\ & 12 \end{aligned}$ | $\begin{array}{r} 125 \\ 25 \\ 21 \\ \hline \end{array}$ | $\begin{aligned} & 156 \\ & 31 \\ & 26 \\ & \hline \end{aligned}$ | $\begin{array}{r} 188 \\ 38 \\ 31 \\ \hline \end{array}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ ns |
| $t_{\text {PZL }}$ tPZH | Maximum Output Enable Time | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 35 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{gathered} 140 \\ 28 \\ 24 \end{gathered}$ | $\begin{aligned} & 175 \\ & 35 \\ & 30 \\ & \hline \end{aligned}$ | $\begin{array}{r} 210 \\ 42 \\ 36 \end{array}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ttoh, tthi | Maximum Output Rise and Fall Time | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{gathered} 30 \\ 7 \\ 6 \end{gathered}$ | $\begin{aligned} & 60 \\ & 12 \\ & 10 \\ & \hline \end{aligned}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{aligned} & 90 \\ & 18 \\ & 15 \\ & \hline \end{aligned}$ |  |
| $\mathrm{C}_{\mathrm{I}}$ | Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |
| COUT | Output Capacitance Outputs |  |  | 15 | 20 | 20 | 20 | pF |
| CPD | Power Dissipation Capacitance (Note 5) | (per gate) <br> Enabled <br> Disabled |  | $\begin{gathered} 45 \\ 6 \end{gathered}$ | * |  |  | $\begin{aligned} & \mathrm{pF} \\ & \mathrm{pF} \end{aligned}$ |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C}{ }^{f+l_{C C} .}$
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## MM54HC132/MM74HC132 Quad 2-Input NAND Schmitt Trigger

## General Description

The MM54HC132/MM74HC132 utilizes microCMOS Technology, 3.5 micron silicon gate P-well CMOS, to achieve the low power dissipation and high noise immunity of standard CMOS, as well as the capability to drive 10 LS-TTL loads. The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is functionally and pinout compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $V_{C C}$ and ground.

## Features

- Typical propagation delay: 12 ns

■ Wide power supply range: $2 \mathrm{~V}-6 \mathrm{~V}$

- Low quiescent current: $20 \mu \mathrm{~A}$ maximum ( 74 HC series)
- Low input current: $1 \mu \mathrm{~A}$ maximum
- Fanout of 10 LS-TTL loads
- Typical hysteresis voltage: 0.9 V at $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$.


## Connection Diagram

Dual-In-Line Package


54HC132 (J) $\quad 74 \mathrm{HCl} 32$ (J,N)
Logic Diagram


Absolute Maximum Ratings (Notes $1 \& 2$ )
Supply Voltage (VCC) DC Input Voltage (VIN)
DC Output Voltage (VOUT)
Clamp Diode Current (IIK, IOK)
DC Output Current, per pin (lout)
DC V CC or GND Current, per pin (ICC)
-0.5 to +7.0 V
-1.5 to $V_{C C}+1.5 \mathrm{~V}$
-0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$
$\pm 20 \mathrm{~mA}$ $\pm 25 \mathrm{~mA}$ $\pm 50 \mathrm{~mA}$
Storage Temperature Range (TSTG)
Power Dissipation ( $\mathrm{PD}_{\mathrm{D}}$ ) (Note 3)
Lead Temperature ( $T_{L}$ ) (Soldering 10 seconds) $260^{\circ} \mathrm{C}$

Operating Conditions

|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage $\left(V_{C C}\right)$ | 2 | 6 | V |
| DC Input or Output Voltage | 0 | $V_{C C}$ | V |
| $\left.\quad V_{\text {IN }} V_{\text {OUT }}\right)$ |  |  |  |
| Operating Temperature Range $\left(T_{A}\right)$ |  |  |  |
| MM74HC | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |

DC Electrical Characteristics (Note 4)


Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " $N$ " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic "J" package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages $\left(\mathrm{VOH}_{\mathrm{OH}}\right.$, and VOU occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $V_{I H}$ and $V_{I L}$ occur at $V_{C C}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $V_{I H}$ value at 5.5 V is 3.85 V .) The worst case leakage current (liN. $I_{\text {cc }}$, and loz) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

## AC Electrical Characteristics

$V_{C C}=5 \mathrm{~V}, T_{A}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed <br> Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| tPHL, tPLH | Maximum Propagation <br> Delay |  | 12 | 20 | ns |

## AC Electrical Characteristics

$\mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}$ to $6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | $\mathrm{V}_{\text {cc }}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| ${ }^{\text {t PHL }}$, $\mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay |  | 2.0 V | 63 | 125 | 158 | 186 | ns |
|  |  |  | 4.5 V | 13 | 25 | 32 | 37 | ns |
|  |  |  | 6.0 V | 11 | 21 | 27 | 32 | ns |
| ${ }_{\text {T }}^{\text {TLH, }}$, TTHL | Maximum Output Rise and Fall Time |  | 2.0 V | 30 | 75 | 95 | 110 | ns |
|  |  |  | 4.5 V | 8 | 15 | 19 | 22 | ns |
|  |  |  | 6.0 V | 7 | 13 | 16 | 19 | ns |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | (per gate) |  |  |  |  |  | pF |
| $\mathrm{C}_{\mathrm{iN}}$ | Maximum Input Capacitance |  |  |  | 5 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.


## MM54HC133/MM74HC133 13-Input NAND Gate

## General Description

This NAND gate utilizes microCMOS Technology, $3.5 \mathrm{mi}-$ cron silicon gate P -well CMOS, to achieve operating speeds similar to LS-TTL gates with the low power consumption of standard CMOS integrated circuits. All gates have buffered outputs. All devices have high noise immunity and the ability to drive 10 LS-TTL loads. The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is functionally as well as pin-out compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $V_{C C}$ and ground.

## Features

- Typical propagation delay: 20 ns
- Wide power supply range: 2-6V
- Low quiescent current: $20 \mu \mathrm{~A}$ maximum ( 74 HC series)
- Low input current: $1 \mu \mathrm{~A}$ maximum
- Fanout of 10 LS-TTL loads


## Connection Diagram

Dual-In-Line Package


MM54HC133/MM74HC133
54HC133 (J) $\quad \mathbf{7 4 H C 1 3 3}$ (J,N)

## Logic Diagram



TL/F/5134-2

| Absolute Maximum Ratings (Notes 1 \& 2 ) |  | Operating Conditions |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) | -0.5 to +7.0 V |  | Min | Max | Units |
| DC Input Voltage ( $\mathrm{V}_{\mathbb{N}}$ ) | -1.5 to $\mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V}$ | Supply Voltage( $\mathrm{V}_{\text {cc }}$ ) | 2 | 6 | v |
| DC Output Voltage (VOUT) | -0.5 to $\mathrm{V}_{C C}+0.5 \mathrm{~V}$ | DC Input or Output Voltage | 0 | $\mathrm{V}_{\mathrm{Cc}}$ | V |
| Clamp Diode Current ( (lı, Iok) | $\pm 20 \mathrm{~mA}$ | ( $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {Out }}$ ) |  |  |  |
| DC Output Current, per pin (lout) | $\pm 25 \mathrm{~mA}$ | Operating Temperature Range ( $T_{A}$ ) |  |  |  |
| DC $\mathrm{V}_{C C}$ or GND Current, per pin (Icc) | $\pm 50 \mathrm{~mA}$ | MM54HC | -55 | +85 +125 | ${ }^{\circ} \mathrm{C}$ |
| Storage Temperature Range ( $\mathrm{T}_{\text {STG }}$ ) | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ | Input Rise or Fall Times |  |  |  |
| Power Dissipation (PD) ( Note 3 ) | 500 mW | $\left(t_{r}, t_{t}\right) \quad V_{C C}=2.0 \mathrm{~V}$ |  | 1000 | ns |
| Lead Temperature ( $\mathrm{T}_{\text {) }}$ (Soldering 10 se | conds) $260^{\circ} \mathrm{C}$ | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ |  | 500 | ns |
|  |  | $\mathrm{V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ |  | 400 | ns |

DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $T_{A}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $V_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| V OH | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {IUT }}\right\| \leq 20 \mu A \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{1 \mathrm{~N}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|l_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|I_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \\ & \hline \end{aligned}$ | $\begin{array}{r} 3.98 \\ 5.48 \\ \hline \end{array}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{1 \mathrm{~N}}=\mathrm{V}_{1 \mathrm{H}} \\ & \|\mathrm{IOUT}\| \leq 4.0 \mathrm{~mA} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \\ & \hline \end{aligned}$ | $\begin{array}{r} 0.26 \\ 0.26 \\ \hline \end{array}$ | $\begin{aligned} & 0.33 \\ & 0.33 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & v \\ & v \end{aligned}$ |
| In | Maximum Input Current | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CC}}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| Icc | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & I_{\text {OUT }}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0V |  | 2.0 | 20 | 40 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.

Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OU}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathrm{IH}}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathrm{IH}}$ value at 5.5 V is 3.85 V .) The worst case leakage current (liN. Icc , and $\mathrm{I}_{\mathrm{OZ}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

## AC Electrical Characteristics

$V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed <br> Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| tpHL, $^{\text {t PLH }}$ | Maximum Propagation Delay |  | 20 | 30 | ns |

## AC Electrical Characteristics

$\mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}$ to $6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{f}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ |  | Guaranteed | Limits |  |
| ${ }_{\text {tPHL, }}$, | Maximum Propagation |  | 2.0 V | 66 | 160 | 190 | 220 | ns |
| ${ }^{\text {PPLH }}$ | Delay |  | 4.5 V | 23 | 35 | 42 | 49 | ns |
|  |  |  | 6.0 V | 18 | 30 | 36 | 42 | ns |
| ${ }^{\text {t }}$ LH, | Maximum |  | 2.0 V | 25 | 75 | 95 | 110 | ns |
| $\mathbf{t}_{\text {THL }}$ | Output Rise and |  | 4.5 V | 7 | 15 | 19 | 22 | ns |
|  | Fall Time | : | 6.0 V | 6 | 13 | 16 | 19 | ns |
| $\mathrm{CPD}^{\text {P }}$ | Power Dissipation Capacitance (Note 5) |  |  | 34 |  |  |  | pF |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+l_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+l_{C C}$.
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## MM54HC137/MM74HC137 3-to-8 Line

## General Description

This device utilizes microCMOS Technology, 3.5 micron silicon gate P -well CMOS, to implement a three-to-eight line decoder with latches on the three address inputs. When GL goes from low to high, the address present at the select inputs ( $A, B$ and $C$ ) is stored in the latches. As long as GL remains high no address changes will be recognized. Output enable controls, G1 and G2, control the state of the outputs independently of the select or latch-enable inputs. All of the outputs are high unless G1 is high and G2 is low. The HC137 is ideally suited for the implementation of glitchfree decoders in stored-address applications in bus oriented systems.

The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is speed, function and pin-out compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by diodes to $V_{C C}$ and ground.

## Features

- Typical propagation delay: 20 ns
- Wide supply range: 2-6V
- Latched inputs for easy interfacing.
- Fanout of 10 LS-TTL loads.

Connection Diagram
Dual-In-Line Package


MM54HC137/MM74HC137
54HĆ137 (J) $\quad \mathbf{7 4 H C 1 3 7}(\mathrm{J}, \mathrm{N})$

Functional Block Diagram


Truth Table

| Inputs |  |  |  |  |  | Outputs |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Enable |  |  | Solect |  |  |  |  |  |  |  |  |  |  |
| GL | G1 | G2 | C | B | A | Yo | Y1 | Y2 | Y3 | Y4 | Y5 | Y6 | $Y 7$ |
| $\begin{aligned} & x \\ & x \end{aligned}$ | $\begin{aligned} & X \\ & L \end{aligned}$ | $\begin{aligned} & H \\ & X \end{aligned}$ | X $\times$ $\times$ | $\begin{aligned} & \mathrm{x} \\ & \mathrm{x} \end{aligned}$ | $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \end{aligned}$ | $\begin{aligned} & H \\ & H \end{aligned}$ | $\begin{aligned} & H \\ & H \end{aligned}$ | $\begin{aligned} & H \\ & H \end{aligned}$ | $\begin{aligned} & H \\ & H \end{aligned}$ | $\begin{aligned} & H \\ & H \end{aligned}$ | $\begin{aligned} & H \\ & H \end{aligned}$ | $\begin{aligned} & H \\ & H \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ |
| L | H | L | L | $L$ | L | L | H | H | H | H | H | H | H |
| L | H | L | L | L | H | H | L | H | H | H | H | H | H |
| L | H | L | L | H | L | H | H | L | H | H | H | H | H |
| L | H | L | L | H | H | H | H | H | L | H | H | H | H |
| L | H | L | H | $L$ | L | H | H | H | H | L | H | H | H |
| L | H | L | H | $L$ | H | H | H | H | H | H | L | H | H |
| $L$ | H | L | H | H | L | H | H | H | H | H | H | L | H |
| L | H | L | H | H | H | H | H | H | H | H | H | H | L |
| H | H | L | X | X | X |  | $\begin{aligned} & \text { tt col } \\ & \text { ss } \end{aligned}$ | $\begin{aligned} & \text { spor } \\ & \hline 10 \text { oth } \\ & \hline \end{aligned}$ | ling tic | tore |  |  |  |

$H=$ high level, $L=$ low level, $X=$ irrelevant

| Absolute Maximum Ratings (Notes 1 \& 2) |  |
| :---: | :---: |
| Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) . | -0.5 to +7.0 V |
| DC Input Voltage ( $\mathrm{V}_{\text {IN }}$ ) | -1.5 to $\mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V}$ |
| DC Output Voltage (VOUT) -0.5 to | -0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ |
| Clamp Diode Current (lik, lok) | $\pm 20 \mathrm{~mA}$ |
| DC Output Current, per pin (lout) | $\pm 25 \mathrm{~mA}$ |
| DC $\mathrm{V}_{\mathrm{CC}}$ or GND Current, per pin (lcc) | $\pm 50 \mathrm{~mA}$ |
| Storage Temperature Range ( ${ }_{\text {STG }}$ ) -65 | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Power Dissipation (PD) (Note 3) | 500 mW |
| Lead Temperature ( $\mathrm{T}_{\mathrm{L}}$ ) (Soldering 10 seconds) | conds) $\quad 260^{\circ} \mathrm{C}$ |

## Operating Conditions

|  | Min | Max | Units |
| :---: | :---: | :---: | :---: |
| Supply Voltage(V ${ }_{\text {cc }}$ ) | 2 | 6 | V |
| DC Input or Output Voltage $\left(V_{\text {iN }}, V_{\text {OUT }}\right)$ | 0 | $V_{C C}$ | V |
| Operating Temperature Range( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |  |
| MM74HC | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |  |
| ( $t_{r}, t_{t}$ ) $\quad V_{C C}=2.0 \mathrm{~V}$ |  | 1000 | ns |
| $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ |  | 500 | ns |
| $\mathrm{V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ |  | 400 | ns |

DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | $V_{\text {cc }}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{H}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{IL}}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{I H} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \cdot\|\mathrm{IOUT}\| \leq 4.0 \mathrm{~mA} \\ & \mid \text { IOUT } \mid \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{array}{r} 3.84 \\ 5.34 \\ \hline \end{array}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Output Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{I H} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \mid \mathrm{IOUT}_{\mathrm{OUT}} \leq 4.0 \mathrm{~mA} \\ & \left\|\left.\right\|_{\text {OUTT }}\right\| \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{array}{r} 0.33 \\ 0.33 \\ \hline \end{array}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & V \\ & v \end{aligned}$ |
| IN | Maximum Input Current | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CC}}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| Icc | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & I_{O U T}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur. .
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " $N$ " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathbb{H}}$ and $\mathrm{V}_{I L}$ occur at $\mathrm{V}_{C C}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathbb{I}}$ value at 5.5 V is 3.85 V .) The worst case leakage current ( $\mathrm{I}_{\mathrm{N}}$, $\mathrm{I}_{\mathrm{CC}}$, and I I Z ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| tple | Maximum Propagation Delay, A, B or C to any Y Output |  | 14 | 29 | ns |
| $\mathrm{t}_{\text {PHL }}$ | Maximum Propagation Delay, A, B or C to any Y Output |  | 20 | 42 | ns |
| tplH | Maximum Propagation Delay $\overline{\mathrm{G}} 2$ to any Y Output |  | - 12 | 22 | ns |
| $\mathrm{t}_{\text {PHL }}$ | Maximum Propagation Delay $\overline{\mathrm{G}} 2$ to any Y Output |  | 15 | 34 | ns |
| $\mathrm{t}_{\mathrm{PLH}}$ | Maximum Propagation Delay G1 to any Output |  | 13 | 25 | ns |
| $\mathrm{t}_{\text {PHL }}$ | Maximum Propagation Delay GL to any Output |  | 17 | 34 | ns |
| tplH | Maximum Propagation GL to Output |  | 15 | 30 | ns |
| $\mathrm{tPHL}^{\text {P }}$ | Maximum Propagation Delay GL to Output |  | 22 | 34 | ns |
| ts | Minimum Setup Time at A, B and C Inputs |  |  | 20 | ns |
| $\mathrm{t}_{\mathrm{H}}$ | Minimum Hold Time at A, B and C Inputs |  |  | 0 | ns |
| tw | Minimum Pulse Width of Enabling Pulse at GL. |  |  | 16 | ns |

AC Electrical Characteristics $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | $\mathrm{V}_{\mathrm{cc}}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| ${ }_{\text {tpLH }}$ | Maximum Propagation Delay $\mathrm{A}, \mathrm{B}$ or C to any Y Output |  | $\begin{aligned} & \hline 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 85 \\ & 17 \\ & 14 \end{aligned}$ | $\begin{aligned} & 170 \\ & 34 \\ & 29 \end{aligned}$ | $\begin{aligned} & 214 \\ & 43 \\ & 36 \end{aligned}$ | $\begin{gathered} 253 \\ 51 \\ 43 \end{gathered}$ | $\begin{aligned} & \hline \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| ${ }^{\text {tPHL }}$ | Maximum Propagation Delay <br> $\mathrm{A}, \mathrm{B}$ or C to any Y Output |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 120 \\ 24 \\ 20 \\ \hline \end{gathered}$ | $\begin{gathered} 240 \\ 48 \\ 41 \end{gathered}$ | $\begin{gathered} 302 \\ 60 \\ 51 \end{gathered}$ | $\begin{gathered} 358 \\ 72 \\ 61 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| ${ }_{\text {tPLH }}$ | Maximum Propagation Delay $\overline{\mathrm{G}} 2$ to any Y Output |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 65 \\ & 13 \\ & 11 \end{aligned}$ | $\begin{aligned} & 130 \\ & 26 \\ & 22 \end{aligned}$ | $\begin{gathered} 164 \\ 33 \\ 28 \end{gathered}$ | $\begin{gathered} \hline 194 \\ 39 \\ 33 \end{gathered}$ | $\begin{aligned} & \hline \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| ${ }_{\text {PLLH }}$ | Maximum Propagation Delay G1 to Output |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{aligned} & \hline 150 \\ & 30 \\ & 26 \end{aligned}$ | $\begin{gathered} 189 \\ 38 \\ 32 \end{gathered}$ | $\begin{gathered} 224 \\ 45 \\ 38 \end{gathered}$ | $\begin{aligned} & \hline \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| $\mathrm{t}_{\text {PHL }}$ | Maximum Propagation Delay G1 to Output |  | $\begin{aligned} & \hline 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 98 \\ & 20 \\ & 17 \end{aligned}$ | $\begin{array}{r} 195 \\ 39 \\ 33 \end{array}$ | $\begin{gathered} 246 \\ 49 \\ 42 \end{gathered}$ | $\begin{aligned} & 291 \\ & 58 \\ & 49 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| ${ }_{\text {tPLH }}$ | Maximum Propagation Delay GL to Output |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \hline 88 \\ & 18 \\ & 15 \\ & \hline \end{aligned}$ | $\begin{gathered} 175 \\ 35 \\ 30 \end{gathered}$ | $\begin{gathered} 221 \\ 44 \\ 37 \end{gathered}$ | $\begin{aligned} & 261 \\ & 52 \\ & 44 \end{aligned}$ | $\begin{aligned} & \hline \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| ${ }^{\text {tPHL }}$ | Maximum Propagation Delay GL to Output |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 125 \\ 25 \\ 21 \end{gathered}$ | $\begin{gathered} \hline 250 \\ 50 \\ 43 \end{gathered}$ | $\begin{aligned} & 315 \\ & 63 \\ & 54 \end{aligned}$ | $\begin{gathered} 373 \\ 75 \\ 63 \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ${ }^{\text {t }}$ PHL | Maximum Propagation Delay $\bar{G} 2$, to any Y Output |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 98 \\ & 20 \\ & 17 \end{aligned}$ | $\begin{gathered} 195 \\ 39 \\ 33 \end{gathered}$ | $\begin{gathered} 246 \\ 49 \\ 42 \end{gathered}$ | $\begin{gathered} 291 \\ 58 \\ 49 \\ \hline \end{gathered}$ | $\begin{aligned} & \hline \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| ts | Minimum Setup Time at $\mathrm{A}, \mathrm{B}$ and C Inputs |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 100 \\ & 20 \\ & 17 \end{aligned}$ | $\begin{gathered} 125 \\ 25 \\ 21 \end{gathered}$ | $\begin{aligned} & 150 \\ & 30 \\ & 25 \end{aligned}$ | $\begin{aligned} & \hline \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| ${ }^{\text {th }}$ | Minimum Hold Time at $A, B$ and $C$ Inputs |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} \hline 50 \\ 10 \\ 8 \end{gathered}$ | $\begin{aligned} & 63 \\ & 13 \\ & 11 \end{aligned}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| ${ }^{\text {t }}$ LH. ${ }^{\text {t }}$ THL | Output Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 8 \\ 7 \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \end{aligned}$ | $\begin{aligned} & \hline 110 \\ & 22 \\ & 19 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| ${ }^{\text {tw }}$ | Minimum Pulse Width of Enabling Pulse at GL |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & \hline 80 \\ & 16 \\ & 14 \end{aligned}$ | $\begin{aligned} & 100 \\ & 20 \\ & 18 \end{aligned}$ | $\begin{aligned} & \hline 120 \\ & 24 \\ & 21 \end{aligned}$ | $\begin{aligned} & \hline \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) |  |  | 75 |  |  |  | pF |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## Typical Application



TL/F/5310-3
6-Line to 64-Line Decoder with Input Address Storage


## MM54HC138/MM74HC138 3-to-8 Line Decoder

## General Description

This decoder utilizes microCMOS Technology, 3.5 micron silicon gate P -well CMOS, and is well suited to memory address decoding or data routing applications. The circuit features high noise immunity and low power consumption usually associated with CMOS circuitry, yet has speeds comparable to low power Schottky TTL logic.
The MM54HC138/MM74HC138 has 3 binary select inputs ( $\mathrm{A}, \mathrm{B}$, and C ). If the device is enabled these inputs determine which one of the eight normally high outputs will go low. Two active low and one active high enables (G1, G2A and $\overline{\mathrm{G} 2 \mathrm{~B}}$ ) are provided to ease the cascading of decoders.

The decoder's outputs can drive 10 low power Schottky TTL equivalent loads, and are functionally and pin equivalent to the 54LS138/74LS138. All inputs are protected from damage due to static discharge by diodes to $V_{C C}$ and ground.

## Features

- Typical propagation delay: 20 ns
- Wide power supply range: $2 \mathrm{~V}-6 \mathrm{~V}$
a Low quiescent current: $80 \mu \mathrm{~A}$ maximum ( 74 HC series)
- Low input current: $1 \mu \mathrm{~A}$ maximum
- Fanout of 10 LS-TTL loads


## Connection Diagram

## Dual-In-Line Package <br> 

## Logic Diagram



MM54HC138/MM74HC138
54HC138(J) $\quad 74 \mathrm{HC138}(\mathrm{~J}, \mathrm{~N})$

## Truth Table

| Inputs |  |  |  |  | Outputs |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Enable |  | Select |  |  |  |  |  |  |  |  |  |  |
| G1 | $\overline{\mathrm{G} 2}{ }^{*}$ | C | B | A | Yo | Y1 | Y2 | Y3 | Y4 | Y5 | Y6 | Y7 |
| X | H | X | X | X | H | H | H | H | H | H | H | H |
| L | X | X | X | X | H | H | H | H | H | H | H | H |
| H | L | L | L | L | L | H | H | H | H | H | H | H |
| H | L | L | L | H | H | L | H | H | H | H | H | H |
| H | L | L | H | L | H | H | L | H | H | H | H | H |
| H | L | L | H | H | H | H | H | L | H | H | H | H |
| H | L | H | L | L | H | H | H | H | L | H | H | H |
| H | L | H | L | H | H | H | H | H | H | L | H | H |
| H | L | H | H | L | H | H | H | H | H | H | L | H |
| H | L | H | H | H | H | H | H | H | H | H | H | L |

[^0]Absolute Maximum Ratings (Notes 1 \& 2)
Supply Vottage (VCC) DC Input Voltage $\left(V_{\mathbb{N}}\right)$ DC Output Voltage (VOUT) Clamp Diode Current (IIK, lok) DC Output Current, per pin (lout) DC $\mathrm{V}_{\mathrm{CC}}$ or GND Current, per pin (ICC) Storage Temperature Range (TSTG) Power Dissipation (PD) (Note 3) Lead Temperature ( $T_{L}$ ) (Soldering 10 seconds) $\quad 260^{\circ} \mathrm{C}$

Operating Conditions


DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $V_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| VOH | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \mid \text { IOUT } \mid \leq 20 \mu A \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|l_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \\ & \hline \end{aligned}$ | $\begin{array}{r} 3.84 \\ 5.34 \\ \hline \end{array}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{v} \end{aligned}$ |
| Vol | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu A \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{v} \\ & \mathrm{v} \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{1 H} \text { or } V_{I L} \\ & \left\|l_{\text {out }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|l_{\text {lout }}\right\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{v} \end{aligned}$ |
| $\mathrm{I}_{\mathrm{N}}$ | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| Icc | Maximum Quiescent Supply Current | $\begin{aligned} & V_{\text {IN }}=V_{C C} \text { or } G N D \\ & I_{\text {OUT }}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages $\left(\mathrm{V}_{\mathrm{OH}}\right.$, and $\left.\mathrm{V}_{\mathrm{OL}}\right)$ occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathbb{I}}$ and $\mathrm{V}_{\mathbb{I}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathbb{H}}$ value at 5.5 V is 3.85 V .) The worst case leakage current (liN , $\mathrm{I}_{\mathrm{CC}}$, and $\mathrm{l}_{\mathrm{Oz}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

## AC Electrical Characteristics

$V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }^{\text {tplu }}$ | Maximum Propagation Delay, Binary Select to any Output |  | 18 | 25 | ns |
| ${ }^{\text {tPHL }}$ | Maximum Propagation Delay, Binary Select to any Output |  | 28 | 35 | ns |
| $\mathrm{tPHL} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, G1 to any Output |  | 18 | 25 | ns |
| $\mathrm{t}_{\text {PHL }}$ | Maximum Propagation Delay $\overline{\mathrm{G} 2 \mathrm{~A}}$ or $\overline{\mathrm{G} 2 \mathrm{~B}}$ to Output |  | 23 | 30 | ns |
| ${ }^{\text {tpLH }}$ | Maximum Propagation Delay $\overline{\mathrm{G} 2 \mathrm{~A}}$ or $\overline{\mathrm{G} 2 \mathrm{~B}}$ to Output |  | 18 | 25 | ns |

## AC Electrical Characteristics $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{t}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| ${ }_{\text {PLH }}$ | Maximum Propagation Delay Binary Select to any Output Low to High |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{gathered} 150 \\ 30 \\ 26 \\ \hline \end{gathered}$ | $\begin{gathered} 189 \\ 38 \\ 32 \end{gathered}$ | $\begin{gathered} 224 \\ 45 \\ 38 \end{gathered}$ | ns ns $n$ |
| tPHL | Maximum Propagation Delay Binary Select to any Output High to Low |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 100 \\ & 20 \\ & 17 \\ & \hline \end{aligned}$ | $\begin{gathered} 200 \\ 40 \\ 34 \end{gathered}$ | $\begin{gathered} 252 \\ 40 \\ 43 \end{gathered}$ | $\begin{gathered} 298 \\ 60 \\ 51 \\ \hline \end{gathered}$ |  |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay G1 to any Output |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{gathered} 150 \\ 30 \\ 26 \end{gathered}$ | $\begin{aligned} & 189 \\ & 38 \\ & 32 \\ & \hline \end{aligned}$ | $\begin{array}{r} 224 \\ 45 \\ 38 \\ \hline \end{array}$ | ns <br> ns ns |
| $\mathrm{t}_{\text {PHL }}$ | Maximum Propagation Delay $\overline{\text { G2A }}$ or $\overline{\text { G2B }}$ to Output |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 82 \\ & 28 \\ & 22 \\ & \hline \end{aligned}$ | $\begin{gathered} 175 \\ 35 \\ 30 \end{gathered}$ | $\begin{gathered} 221 \\ 44 \\ 37 \end{gathered}$ | $\begin{gathered} 261 \\ 52 \\ 44 \\ \hline \end{gathered}$ | ns <br> ns <br> ns |
| tPLH | Maximum Propagation Delay $\overline{\text { G2A }}$ or $\overline{\text { G2B }}$ to Output |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{array}{r} 150 \\ 30 \\ 26 \\ \hline \end{array}$ | $\begin{gathered} 189 \\ 38 \\ 32 \\ \hline \end{gathered}$ | $\begin{gathered} 224 \\ 45 \\ 38 \\ \hline \end{gathered}$ | ns <br> ns ns |
| ${ }^{\text {t }}$ LH. ${ }^{\text {t THL }}$ | Output Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 8 \\ 7 \\ \hline \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \\ & \hline \end{aligned}$ | $\begin{aligned} & 110 \\ & 22 \\ & 19 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 3 | 10 | 10 | 10 | $\mu \mathrm{F}$ |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance | (Note 5) |  | 75 |  |  |  | $\mu \mathrm{F}$ |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## MM54HC139/MM74HC139 Dual 2-To-4 Line Decoder

## General Description

This decoder utilizes microCMOS Technology, 3.5 micron silicon gate P -well CMOS, and is well suited to memory address decoding or data routing applications. It possesses the high noise immunity and low power consumption usually associated with CMOS circuitry, yet has speeds comparable to low power Schottky TTL logic.
The MM54HC139/MM74HC139 contain two independent one-of-four decoders each with a single active low enable input (G1, or G2). Data on the select inputs (A1, and B1 or A2, and B2) cause one of the four normally high outputs to go low.
The decoder's outputs can drive 10 low power Schottky TTL equivalent loads, and are functionally as well as pin equiva-
lent to the 54LS139/74LS139. All inputs are protected from damage due to static discharge by diodes to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

- Typical propagation delays -

Select to outputs (4 delays): 18 ns
Select to output ( 5 delays): 28 ns
Enable to output: 20 ns

- Low power: $40 \mu \mathrm{~W}$ quiescent supply power
- Fanout of 10 LS-TTL devices
- Input current maximum $1 \mu \mathrm{~A}$, typical 10 pA


## Truth Table

| Inputs |  |  |  |  |  |  |  |  | Outputs |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Enable | Select |  |  |  |  |  |  |  |  |  |  |
| G | B | A | Yo | Y1 | Y2 | Y3 |  |  |  |  |  |  |
| H | X | X | H | H | H | H |  |  |  |  |  |  |
| L | L | L | L | H | H | H |  |  |  |  |  |  |
| L | L | H | H | L | H | H |  |  |  |  |  |  |
| L | H | L | H | H | L | H |  |  |  |  |  |  |
| L | H | H | H | H | H | L |  |  |  |  |  |  |

$H=$ high level, $L=$ low level, $X=$ don't care

## Logic Diagram




Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathrm{IH}}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{I H}$ value at 5.5 V is 3.85 V .) The worst case leakage current (liN. I cc , and loz) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

## AC Electrical Characteristics

$V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed <br> Limit | Units |
| :--- | :--- | :---: | :---: | :---: | :---: |
| tpHL $^{\text {tpLH }}$ | Maximum Propagation <br> Delay, Binary Select to any Output <br> 4 levels of delay |  | 18 | 30 | ns |
| tPHL, tPLH | Maximum Propagation <br> Delay, Binary Select to any Output <br> 5 levels of delay |  | 28 | 38 | ns |
| tPHL, tPLH | Maximum Propagation <br> Delay, Enable to any Output |  | 19 | 30 | ns |

AC Electrical Characteristics $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{t}}=6$ ns (unless otherwise speciifed)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{t}_{\text {PHL }}$ t tpLH | Maximum Propagation Delay Binary Select to any Output 4 levels of delay |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 110 \\ & 22 \\ & 18 \\ & \hline \end{aligned}$ | $\begin{aligned} & 175 \\ & 35 \\ & 30 \\ & \hline \end{aligned}$ | $\begin{gathered} 219 \\ 44 \\ 38 \end{gathered}$ | $\begin{gathered} 254 \\ 51 \\ 44 \\ \hline \end{gathered}$ | ns ns ns |
| ${ }_{\text {t }}$ PHL, $\mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay Binary Select to any Output 5 levels of delay |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 165 \\ & 33 \\ & 28 \\ & \hline \end{aligned}$ | $\begin{array}{r} 220 \\ 44 \\ 38 \\ \hline \end{array}$ | $\begin{gathered} 275 \\ 55 \\ 47 \\ \hline \end{gathered}$ | $\begin{gathered} 320 \\ 64 \\ 54 \\ \hline \end{gathered}$ | ns ns ns |
| $\mathrm{t}_{\text {PHL }}$, tpLH | Maximum Propagation Delay Enable to any Output |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 115 \\ & 23 \\ & 19 \\ & \hline \end{aligned}$ | $\begin{aligned} & 175 \\ & 35 \\ & 30 \\ & \hline \end{aligned}$ | $\begin{gathered} 219 \\ 44 \\ 38 \\ \hline \end{gathered}$ | $\begin{gathered} 254 \\ 51 \\ 44 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| ${ }_{\text {t }}^{\text {the }}$, $\mathrm{t}_{\text {tle }}$ | Maximum Output Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 8 \\ 7 \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \\ & \hline \end{aligned}$ | $\begin{aligned} & 110 \\ & 22 \\ & 19 \\ & \hline \end{aligned}$ | ns <br> ns ns |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 3 | . 10 | 10 | 10 | $\mu \mathrm{F}$ |
| CPD | Power Dissipation Capacitance (Note 5) | (Note 5) |  | 75 |  |  |  | $\mu \mathrm{F}$ |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} \quad V_{C C}{ }^{2} f+l_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{s}=C_{P D} V_{C C} f+l_{C C}$.
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## MM54HC147/MM74HC147 10-to-4 Line Priority Encoder

## General Description

This high speed 10-to-4 Line Priority Encoder utilizes microCMOS Technology, 3.5 micron silicon gate P-well CMOS. It possesses the high noise immunity and low power consumption of standard CMOS integrated circuits. This device is fully buffered, giving it a fanout of 10 LS-TTL loads.
The MM54HC147/MM74HC147 features priority encoding of the inputs to ensure that only the highest order data line is encoded. Nine input lines are encoded to a four line BCD output. The implied decimal zero condition requires no input condition as zero is encoded when all nine data lines are at a high logic level. All data inputs and outputs are active at the low logic level.

The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is functionally as well as pinout compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

■ Low quiescent power consumption: $40 \mu \mathrm{~W}$ maximum at $25^{\circ} \mathrm{C}$
n High speed: 31 ns propagation delay (typical)
$\square$ Very low input current: $10^{-5} \mu \mathrm{~A}$ typical

- Wide supply range: 2 V to 6 V

Connection Diagram
Dual-In-Line Package


MM54HC147/MM74HC147
54HC147 (J) $\quad \mathbf{7 4 H C 1 4 7}$ (J,N)

## Truth Table

| Inputs |  |  |  |  |  |  |  |  |  | Outputs |  |  |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :---: |
| $\mathbf{1}$ | $\mathbf{2}$ | $\mathbf{3}$ | $\mathbf{4}$ | $\mathbf{5}$ | $\mathbf{6}$ | $\mathbf{7}$ | $\mathbf{8}$ | $\mathbf{9}$ | D | C | B | A |  |
| H | H | H | H | H | H | H | H | H | H | H | H | H |  |
| X | X | X | X | X | X | X | X | L | L | H | H | L |  |
| X | X | X | X | X | X | X | L | H | L | H | H | H |  |
| X | X | X | X | X | X | L | H | H | H | L | L | L |  |
| X | X | X | X | X | L | H | H | H | H | L | L | H |  |
| X | X | X | X | L | H | H | H | H | H | L | H | L |  |
| X | X | X | L | H | H | H | H | H | H | L | H | H |  |
| X | X | L | H | H | H | H | H | H | H | H | L | L |  |
| X | L | H | H | H | H | H | H | H | H | H | L | H |  |
| H | H | H | H | H | H | H | H | H | H | H | L |  |  |

## Logic Diagram



[^1]Absolute Maximum Ratings (Notes 1 \& 2)
Supply Voltage (VCC) -0.5 to +7.0 V
DC Input Voltage ( $\mathrm{V}_{\mathbb{N}}$ )
DC Output Voltage (VOUT)
Clamp Diode Current (IIK, IOK)
$1 . \mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V}$
-0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$
$\pm 20 \mathrm{~mA}$
$\pm 25 \mathrm{~mA}$
$\pm 50 \mathrm{~mA}$
DC VCC or GND Current, per pin (ICC)
Storage Temperature Range (TSTG) Power Dissipation ( $\mathrm{PD}_{\mathrm{D}}$ ) (Note 3)
$-65^{\circ} \mathrm{C}$.to $+150^{\circ} \mathrm{C}$
Lead Temperature ( $T_{\nu}$ ) (Soldering 10 seconds) $260^{\circ} \mathrm{C}$

Operating Conditions


DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | $\mathrm{V}_{\mathbf{c c}}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{aligned} & \hline v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| VOH | Minimum High Level Output Voltage | $\begin{aligned} & V_{\text {IN }}=V_{I H} \text { or } V_{\mathrm{VL}} \\ & \|\mathrm{IOUT}\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{array}{r} 2.0 \\ 4.5 \\ 6.0 \\ \hline \end{array}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|l_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \end{aligned}$ |
| V ${ }_{\text {OL }}$ | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \mid 1 \text { OUT } \mid \leq 20 \mu A \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & V_{\text {IN }}=V_{\text {IH }} \text { or } V_{\text {IL }} \\ & \left\|I_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|\left.\right\|_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{array}{r} 0.26 \\ 0.26 \\ \hline \end{array}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{array}{r} 0.4 \\ 0.4 \end{array}$ | $\begin{aligned} & v \\ & v \end{aligned}$ |
| IN | Maximum Input Current | $\mathrm{V}_{1 N}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| Icc | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I_{N}}=V_{C C} \text { or } G N D \\ & \text { IOUT }=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " $N$ " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " $J$ " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{VOH}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathbb{I H}}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathbb{I}}$ value at 5.5 V is 3.85 V .) The worst case leakage current ( $\mathrm{I}_{\mathrm{N}}$, lcc, and loz) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

## AC Electrical Characteristics

$V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{t}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed <br> Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| tphL, $^{\text {tPLH }}$ | Maximum Propagation <br> Delay |  | 31 | 38 | ns |

## AC Electrical Characteristics

$\mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}$ to $6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed LImits |  |  |  |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay |  | 2.0 V | 181 | 220 | 275 | 319 | ns |
|  |  |  | 4.5 V | 36 | 44 | . 55 | 64 | ns |
|  |  |  | 6.0 V | 31 | 37 | 47 | 54 | ns |
| ${ }^{\text {t }}$ LLH, $\mathrm{t}_{\text {THL }}$ | Maximum Output Rise and Fall Time |  | 2.0 V | 30 | 75 | 95 | 110 | ns |
|  |  |  | 4.5 V | 8 | 15 | 19 | 22 | ns |
|  |  |  | 6.0 V | 7. | 13 | 16 | 19 | ns |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation <br> Capacitance (Note 5) | (per package) |  | 180 |  |  |  | pF |
| $\mathrm{C}_{\mathrm{IN}}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+1 C C \quad V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## MM54HC149/MM74HC149 8 Line to 8 Line Priority Encoder

## General Description

This priority encoder utilizes microCMOS Technology, 3.5 micron' silicon gate P-well CMOS. It has the high noise immunity and low power consumption typical of CMOS circuits, as well as the speeds and output drive similar to LS-TTL.
This priority encoder accepts 8 input request lines, $\overline{\mathrm{RI} 7}-\overline{\mathrm{RIO}}$, and outputs 8 lines, $\overline{\mathrm{RO}}-\overline{\mathrm{ROO}}$. It is the logical combination of a '148 8-3 line priority encoder driving a '138 3-8 line decoder. Only one request output can be low at a time. The output that is low is dependent on the highest priority request that is low. The order of priority is RI7 highest and RIO lowest. Also provided is and enable input, $\overline{R Q E}$, which when high forces all outputs high. A request output is also provided, RQP, which goes low when any $\overline{R Q P}$ is active.
All inputs to this device are protected from damage due to electrostatic discharge by diodes to $\mathrm{V}_{\mathrm{CC}}$ and Ground.

## Features

- Propagation delay: 15 ns typical
- Wide power supply range: 2-6V
- Low quiescent current: $80 \mu \mathrm{~A}$ max ( 74 HC series)
- Wide input noise immunity

Connection Diagram
Dual-In-Line Package


MM54HC149/MM74HC149
54HC149 (J) 74HC149 (J,N)
Truth Table

| Inputs |  |  |  |  |  |  |  |  | Outputs |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | $\overline{\text { RQE }}$ | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | $\overline{\mathbf{R Q P}}$ |
| X | X | X | X | X | X | X | X | H | H | H | H | H | H | H | H | H | H |
| H | H | H | H | H | H | H | H | L | H | H | H | H | H- | H | H | H | H |
| X | X | X | X | X | X | X | L | L | H | H | H | H | H | H | H | L | L |
| X | X | X | X | X | X | L | H | L | H | H | H | H | H | H | L | H | L |
| X | X | X | $x$ | X | L | H | H | L | H | H | H | H | H | L | H | H | $L$ |
| X | X | X | X | L | H | H | H | L | H | H | H | H | L | H | H | H | L |
| X | X | X | L | H | H | H | H | L | H | H | H | L | H | H | H | H | $L$ |
| X | X | L | H | H | H | H | H | L | H | H | L | H | H | H | H | H | L |
| X | L | H | H | H | H | H | H | L | H | L | H | H | H | H | H | H | L |
| L | H | H | H | H | H | H | H | L | L | H | H | H | H | H | H |  | L |



Operating Conditions

| Supply Voltage $\left(V_{C C}\right)$ | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| DC Input or Output Voltage | 0 | 6 | V |
| (VIN, $V_{\text {OUT }}$ ) | 0 | $V_{C C}$ | V |
| Operating Temperature Range $\left(T_{A}\right)$ |  |  |  |
| MM74HC | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |  |
| ( $\left.t_{r}, t_{t}\right) \quad V_{C C}=2.0 \mathrm{~V}$ |  | 1000 | ns |
| $V_{C C}=4.5 \mathrm{~V}$ |  | 500 | ns |
| $V_{C C}=6.0 \mathrm{~V}$ |  | 400 | ns |

DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{aligned} & \mathrm{v} \\ & \mathrm{v} \\ & \mathrm{v} \end{aligned}$ |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & \mathrm{v} \\ & \mathrm{v} \\ & \mathrm{v} \end{aligned}$ |
| V OH | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu A \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \\ & \hline \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{1 \mathrm{H}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{array}{r} 4.2 \\ 5.7 \\ \hline \end{array}$ | $\begin{array}{r} 3.98 \\ 5.48 \\ \hline \end{array}$ | $\begin{array}{r} 3.84 \\ 5.34 \\ \hline \end{array}$ | $\begin{aligned} & 3.7 \\ & 5.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & v \\ & v \end{aligned}$ |
| V OL | Maximum Low Level Output Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \\ & \hline \end{aligned}$ | $\begin{array}{r} 0.1 \\ 0.1 \\ 0.1 \\ \hline \end{array}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{I}_{\mathrm{OUT} \mid}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \\ & \hline \end{aligned}$ | $\begin{array}{r} 0.26 \\ 0.26 \\ \hline \end{array}$ | $\begin{aligned} & 0.33 \\ & 0.33 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| IIN | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| Icc | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & I_{O U T}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$. and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $V_{I H}$ and $V_{I L}$ occur at $V_{C C}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{1 H}$ value at 5.5 V is 3.85 V .) The worst case leakage current ( $\mathrm{l}_{\mathbb{N}}$, $\mathrm{I}_{\mathrm{CC}}$, and $\mathrm{I}_{\mathrm{Oz}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

AC Electrical Characteristics $\mathrm{v}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{t}}=6$ ns (Note 6)

| Symbol | Parameter | Conditions | Typ | Guaranteed LImit | Units |
| :---: | :--- | :---: | :---: | :---: | :---: |
| t $_{\text {PHL }}$, t PLH | Maximum Propagation Delay <br> RIn to a Different Output |  | 23 | 32 | ns |
| t $_{\text {PHL }}$, t $_{\text {PLH }}$ | Maximum Propagation Delay $\overline{\text { RQE }}$ to Any Output |  | 16 | 28 | ns |
| t $_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay <br> RIn to ROn (same output) |  | 22 | 30 | ns |



Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} \quad V_{C C}{ }^{2} f+l_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.
Simplified Logic Diagram


## National Semiconductor MM54HC151/MM74HC151 8-Channel Digital Multiplexer

## General Description

This high speed DIGITAL MULTIPLEXER utilizes microCMOS Technology, 3.5 micron silicon gate $P$-well CMOS. Along with the high noise immunity and low power dissipation of standard CMOS integrated circuits, it possesses the ability to drive 10 LS-TTL loads. The MM54HC151/ MM74HC151 selects one of the 8 data sources, depending on the address presented on the A, B, and C inputs. It features both true (Y) and complement (W) outputs. The STROBE input must be at a low logic level to enable this multiplexer. A high logic level at the STROBE forces the W output high and the $Y$ output low.
The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is functionally as well as pinout compatible with the standard 54LS/74LS logic family.

Dual-In-Line


MM54HC151/MM74HC151 54HC151 (J) $\quad 74 \mathrm{HC151}$ (J,N)

All inputs are protected from damage due to static discharge by internal diode clamps to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

- Typical propagation delay data select to output Y: 26 ns
- Wide operating supply voltage range: 2-6V

■ Low input current: $<1 \mu \mathrm{~A}$ maximum

- Low quiescent supply current: $80 \mu \mathrm{~A}$ maximum ( 74 HC )
- High output drive current: 4 mA minimum

Truth Table

| Inputs |  |  |  | Outputs |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Select |  |  | Strobe S | Y | W |
| C | B | A |  |  |  |
| X | X | X | H | L | H |
| L | L | L | L | DO | $\overline{\text { DO }}$ |
| L | L | H | L | D1 | $\overline{\text { D1 }}$ |
| L | H | L | L | D2 | $\overline{\mathrm{D} 2}$ |
| L | H | H | L | D3 | $\overline{\text { D3 }}$ |
| H | L | L | L | D4 | $\overline{\mathrm{D} 4}$ |
| H | L | H | L | D5 | $\overline{\text { D5 }}$ |
| H | H | L | L | D6 | $\overline{\mathrm{D}}$ |
| H | H | H | L | D7 | $\overline{\text { D7 }}$ |

$H=$ High Level, $L=$ Low Level, $X=$ Don't Care $D 0, D 1 \ldots D 7=$ the level of the respective $D$ input

Logic Diagram


Operating Conditions

|  | Min | Max | Units |
| :---: | :---: | :---: | :---: |
| Supply Voltage(VCC) | 2 | 6 | V |
| DC Input or Output Voltage. ( $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}$ ) | 0 | $V_{C C}$ | V |
| Operating Temperature Range $\left(T_{A}\right)$ |  |  |  |
| MM74HC | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |  |
| $\left(t_{r}, t_{f}\right) \quad V_{C C}=2.0 \mathrm{~V}$ |  | 1000 | ns |
| $\mathrm{V}_{\mathrm{cc}}=4.5 \mathrm{~V}$ |  | 500 | ns |
| $\mathrm{V}_{\mathrm{cc}}=6.0 \mathrm{~V}$ |  | 400 | ns |

DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | $\mathrm{V}_{\text {cc }}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum'High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} \hline 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $V_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{VOH}^{\text {O }}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu A \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \mid \text { IOUT } \mid \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{array}{r} 3.84 \\ 5.34 \end{array}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} . \end{aligned}$ |
| VoL | Maximum Low Level Output Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\left.\right\|_{\text {IOUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{I H} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\left.\right\|_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|\left.\right\|_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| In | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or $G N D$ | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| Icc | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & I_{O U T}=0 \mu \mathrm{~A} \\ & \hline \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{VOH}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathrm{IH}}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathrm{IH}}$ value at 5.5 V is 3.85 V .) The worst case leakage current (liN. Icc, and lozl occur for CMOS at the higher voltage and so the 6.0 V values should be used.

## AC Electrical Characteristics

$V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed LImit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }^{\text {tPHL. }}$ t PLH | Maximum Propagation Delay A, B or C to Y |  | 26 | 35 | ns |
| .$_{\text {tPHL, }}$ tPLH | Maximum Propagation Delay A, B or C to W |  | 27 | 35 | ns |
| $\mathrm{tPHL}^{\text {t }}$ tPLH | Maximum Propagation Delay Any D to Y |  | 22 | 29 | ns |
| $\mathrm{t}_{\text {PHL }} \mathrm{t}_{\text {PLL }}$ | Maximum Propagation Delay any D to W |  | 24 | 32 | ns |
| $\mathrm{t}_{\text {PHL }}$ t PLH | Maximum Propagation Delay Strobe to $Y$ |  | 17 | 23 | ns |
| $\mathrm{t}_{\text {PHL }}$, $\mathrm{P}_{\text {PLH }}$ | Maximum Propagation Delay Strobe to W |  | 16 | 21 | ns |

AC Electrical Characteristics $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{t}}=6$ ns (unless otherwise specified)


Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+l_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+l_{C C}$.
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## MM54HC153/MM74HC153 Dual 4-Input Multiplexer

## General Description

This 4-to-1 line multiplex́er utilizes microCMOS Technology, 3.5 micron silicon gate P-well CMOS. It has the low power consumption and high noise immunity of standard CMOS integrated circuits. This device is fully buffered, allowing it to drive 10 LS-TTL loads. Information on the data inputs of each multiplexer is selected by the address on the A and B inputs, and is presented on the $Y$ outputs. Each multiplexer possesses a strobe input which enables it when taken to a low logic level. When a high logic level is applied to a strobe input, the output of its associated multiplexer is taken low.
The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is functionally and pinout compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $V_{C C}$ and ground.

## Features

- Typical propagation delay: 24 ns
- Wide power supply range: 2V-6V
- Low quiescent current: $80 \mu \mathrm{~A}$ maximum ( 74 HC series)
- Low input current: $1 \mu \mathrm{~A}$ maximum

■ Fanout of 10 LS-TTL loads

Connection Diagram
Dual-In-Líne Package


Truth Table

| Select <br> Inputs |  | Data Inputs |  |  |  |  | Strobe |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| B Output |  |  |  |  |  |  |  |
| X | A | C0 | C1 | C2 | C3 | G | Y |
| L | L | X | X | X | X | H | L |
| L | L | H | X | X | X | L | L |
| L | H | X | L | X | X | L | H |
| L | H | X | H | X | X | L | L |
| H | L | X | X | L | X | L | L |
| H | L | X | X | H | X | L | H |
| H | H | X | X | X | L | L | L |
| H | H | X | X | X | H | L | H |

Select inputs A and B are common to both sections.
$H=$ high level, $L=$ low level, $X=$ don't care.
 Operating Conditions

|  | Min | Max | Units |
| :---: | :---: | :---: | :---: |
| Supply Voltage $\left(V_{C C}\right)$ | 2 | 6 | $V$ |
| DC Input or Output Voltage | 0 | $V_{C C}$ | $V$ |
| $\left(V_{I N}, V_{\text {OUT }}\right)$ |  |  |  |
| Operating Temperature Range $\left(T_{A}\right)$ |  |  |  |
| MM74HC | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |  |
| ( $\left.\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}\right) \quad \mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}$ |  | 1000 | ns |
|  | $V_{C C}=4.5 \mathrm{~V}$ |  | 500 |
| $V_{C C}=6.0 \mathrm{~V}$ |  | 400 | ns |

## DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | $V_{\text {cc }}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| VIL | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|l_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{1 \mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|I_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \mid \text { IOUT } \mid \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.3 \\ & \hline \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{array}{r} 3.84 \\ 5.34 \\ \hline \end{array}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| VOL | Maximum Low Level Output Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \mid \text { lout }^{\prime} \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|l_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \\ & \hline \end{aligned}$ | $\begin{array}{r} 0.26 \\ 0.26 \\ \hline \end{array}$ | $\begin{aligned} & 0.33 \\ & 0.33 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| IIN | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & I_{\text {OUT }}=0 \mu \mathrm{~A} \\ & \hline \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic "J" package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.

Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathrm{IH}}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathrm{IH}}$ value at 5.5 V is 3.85 V .) The worst case leakage current ( $\mathrm{I}_{\mathrm{N}}$, $\mathrm{I}_{\mathrm{Cc}}$, and $\mathrm{I}_{\mathrm{OZ}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {PHL, }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Select A or B to Y |  | 26 | 30 | ns |
| $\mathrm{tPHL}^{\text {P }}$ tPLH | Maximum Propagation Delay, Any Data to $Y$ |  | 20 | 23 | ns |
| tPHL, tPLH | Maximum Propagation Delay, Strobe to $Y$ |  | 8 | 15 | ns |

AC Electrical Characteristics $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)


Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+l_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## Logic Diagram



## MM54HC154／MM74HC154 4－to－16 Line Decoder

## General Description

This decoder utilizes microCMOS Technology， 3.5 micron silicon gate P－well CMOS，and is well suited to memory ad－ dress decoding or data routing applications．It possesses high noise immunity，and low power consumption of CMOS with speeds similar to low power Schottky TTL circuits．
The MM54HC154／MM74HC154 have 4 binary select inputs （ $A, B, C$ ，and $D$ ）．If the device is enabled these inputs deter－ mine which one of the 16 normally high outputs will go low． Two active low enablès（ $\overline{\mathrm{G} 1}$ and $\overline{\mathrm{G} 2}$ ）are provided to ease cascading of decoders with little or no external logic．

Each output can drive 10 low power Schottky TTL equiva－ lent loads，and is functionally and pin equivalent to the $54 \mathrm{LS} 154 / 74 \mathrm{LS} 154$ ．All inputs are protected from damage due to static discharge by diodes to $V_{C C}$ and ground．

## Features

－Typical propagation delay： 21 ns
－Power supply quiescent current： $80 \mu \mathrm{~A}$（ 74 HC ）
© Wide power supply voltage range：2－6V
－Low input current： $1 \mu \mathrm{~A}$ maximum

## Connection Diagram

Dual－In－Line Package


## Truth Table

| Inputs |  |  |  |  |  | Low Output＊ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| G1 | G2 | D | C | B | A |  |
| L． | L | L | L | L | L | 0 |
| L | L | L | L | L | H | 1 |
| L | L | L | L | H | L | 2 |
| L | L | L | L | H | H | 3 |
| L | L | L | H | L | L | 4 |
| L | L | L | H | L | H | 5 |
| L | L | L | H | H | L | 6 |
| L | L | L | H | H | H | 7 |
| $L$ | L | H | L | L | L | 8 |
| L | L | H | L | L | H | 9 |
| L | L | H | L | H | L | 10 |
| L | L | H | L | H | H | 11 |
| $L$ | $L$ | H | H | $L$ | L | 12 |
| L | L | H | H | L | H | 13 |
| $L$ | $L$ | H | H | H | L | 14 |
| L | L | H | H | H | H | 15 |
| L | H | x | X | X | X | － |
| H | L | X | X | X | X | － |
| H | H | X | X | X | X | － |

＊All others high

```
Absolute Maximum Ratings (Notes 1 \& 2)
Supply Voltage ( \(\mathrm{V}_{\mathrm{CC}}\) )
DC Input Voltage ( \(\mathrm{V}_{\mathrm{IN}}\) )
DC Output Voltage (VOUT)
Clamp Diode Current (lik, IOK)
DC Output Current, per pin (lout)
DC VCC or GND Current, per pin (Icc)
Storage Temperature Range (TSTG),
Power Dissipation ( \(\mathrm{P}_{\mathrm{D}}\) ) (Note 3)
Lead Temperature ( \(\mathrm{T}_{\mathrm{J}}\) ) (Soldering 10 seconds) \(260^{\circ} \mathrm{C}\)
```


## Operating Conditions

|  | Min | Max | Units |
| :---: | :---: | :---: | :---: |
| Supply Voltage(VCC) | 2 | 6 | V |
| DC Input or Output Voltage ( $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}$ ) | 0 | $\mathrm{V}_{\mathrm{CC}}$ | V |
| Operating Temperature Range( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |  |
| MM74HC | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |  |
| $\left(t_{r}, t_{f}\right) \quad V_{C C}=2.0 \mathrm{~V}$ |  | 1000 | ns |
| $\mathrm{V}_{\mathrm{cc}}=4.5 \mathrm{~V}$ |  | 500 | ns |
| $\mathrm{V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ |  | 400 | ns |

DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \hline \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|I_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \\ & \hline \end{aligned}$ | $\begin{array}{r} 3.98 \\ 5.48 \\ \hline \end{array}$ | $\begin{array}{r} 3.84 \\ 5.34 \\ \hline \end{array}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{v} \end{aligned}$ |
| $\mathrm{V}_{\text {OL }}$ | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{array}{r} 0.1 \\ .0 .1 \\ .0 .1 \end{array}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|l_{\text {Out }}\right\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{v} \end{aligned}$ |
| $\mathrm{I}_{\mathrm{N}}$ | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| Icc | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or GND } \\ & I_{O U T}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V | . | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " $N$ " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{I H}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathbb{H}}$ value at 5.5 V is 3.85 V .) The worst case leakage current ( $\mathrm{I}_{\mathrm{IN}}$. $\mathrm{I}_{\mathrm{CC}}$, and $\mathrm{I}_{\mathrm{Oz}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{PF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, $\overline{\mathrm{G} 1, ~ \overline{\mathrm{G} 2} \text { or } \mathrm{A}, \mathrm{B}, \mathrm{C}, \mathrm{D}}$ |  | 21 | 32 | ns |

AC Electrical Characteristics $\mathrm{v}_{\mathrm{CC}}=2.0 \mathrm{~V}$ to $6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{t}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $t_{\text {PHL }}$ tPLH | Maximum Propagation Delay, $\overline{\mathrm{G} 1}$ or $\overline{\mathrm{G} 2}$ or A, B, C, D |  | 2.0 V <br> 4.5 V <br> 6.0 V | $\begin{aligned} & 63 \\ & 24 \\ & 20 \\ & \hline \end{aligned}$ | $\begin{aligned} & 160 \\ & 36 \\ & 30 \\ & \hline \end{aligned}$ | $\begin{array}{r} 190 \\ 42 \\ 35 \\ \hline \end{array}$ | $\begin{gathered} 220 \\ 46 \\ 39 \\ \hline \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ${ }_{\text {t }}$ LH, ${ }^{\text {tThL }}$ | Maximum Output Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 25 \\ 7 \\ 6 \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \end{aligned}$ | $\begin{aligned} & 110 \\ & 22 \\ & 19 \end{aligned}$ | ns <br> ns ns |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) |  |  | 90 |  |  | . | pF |
| $\mathrm{Cl}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+l_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.


TL/F/5122-2

National
Semiconductor


The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is functionally as well as pinout compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

- Typical propagation delay: 14 ns data to any output
- Wide power supply range: 2-6V
- Low power supply quiescent current: $80 \mu \mathrm{~A}$ maximum (74HC series)
m Fan-out of 10 LS-TTL loads
- Low input current: $1 \mu \mathrm{~A}$ maximum

These high speed QUAD 2-to-1 LINE DATA SELECTOR/ MULTIPLEXERS utilize microCMOS Technology, 3.5 micron
silicon gate P-well CMOS. They possess the high noise imsilicon gate P-well CMOS. They possess the high noise immunity and low power consumption of standard CMOS intemunity and low power consumption of standard CMOS inteloads.
These devices each consist of four 2-input digital multiplexers with common select and STROBE inputs. On the MM54HC157/MM74HC157, when the STROBE input is at logical " 0 " the four outputs assume the values as selected from the inputs. When the STROBE input is at a logical " 1 " the outputs assume logical " 0 ". The MM54HC158/ MM74HC158 operates in the same manner, except that its outputs are inverted. Select decoding is done internally resulting in a single select input only. If enabled, the select input determines whether the $A$ or $B$ inputs get routed to their corresponding $Y$ outputs.

## MM54HC157/MM74HC157 Quad 2-Input Multiplexer MM54HC158/MM74HC158 Quad 2-Input Multiplexer (Inverted Output)

## General Description

Connection Diagrams
Dual-In-Line Package


Dual-In-Line Package


54HC158 (J) $\quad \mathbf{7 4 H C 1 5 8 ( J , N ) ~}$

Function Table

| Inputs |  |  |  | Output Y |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Strobe | Select | A | B | HC157 | HC158 |
| H | X | X | X | L | H |
| L | L | L | X | L | H |
| L | L | H | X | H | L |
| L | H | X | L | L | H |
| L | H | X | H | H | L |

[^2]Absolute Maximum Ratings (Notes $1 \& 2$ )
Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) DC Input Voltage (VIN) DC Output Voltage (VOUT) Clamp Diode Current (IIK, loK) DC Output Current, per pin (I'OuT) DC V ${ }_{C C}$ or GND Current, per pin (ICC) Storage Temperature Range (TSTG) Power Dissipation (PD) (Note 3) 500 mW Lead Temperature (TJ) (Soldering 10 seconds) $260^{\circ} \mathrm{C}$

## Operating Conditions



DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{array}{r} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{array}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| VIL | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| VOH | Minimum High Level Output Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \mid \mathrm{lout}^{\prime} \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{1 \mathrm{~N}}=\mathrm{V}_{1 H} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|I_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{v} \\ & \hline \end{aligned}$ |
| V OL | Maximum Low Level Output Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{I}_{\mathrm{OUT}}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|I_{\text {IUT }}\right\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \\ & \hline \end{aligned}$ | $\begin{aligned} & v \\ & v \end{aligned}$ |
| IN | Maximum Input Current | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| Icc | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or GND } \\ & I_{\text {OUT }}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.

Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathrm{IH}}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathbb{H}}$ value at 5.5 V is 3.85 V .) The worst case leakage current (liN. $\mathrm{I}_{\mathrm{Cc}}$, and $\mathrm{I}_{\mathrm{OZ}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

## AC Electrical Characteristics

$V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Llmit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {PHL, }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Data to Output |  | 14 | 20 | ns |
| ${ }_{\text {tPHL, }}{ }^{\text {tPLH }}$ | Maximum Propagation Delay, Select to Output |  | 14 | 20 | ns |
| $\mathrm{t}_{\text {PHL }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Strobe to Output |  | 12 | 18 | ns |

## AC Electrical Characteristics $\mathrm{c}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6$ ns (unless otherwise specified)

| Symbol | Parameter | Conditions | $\mathrm{V}_{\mathbf{c c}}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{tPHL}^{\text {t }}$ t ${ }_{\text {PLH }}$ | Maximum Propagation Delay, Data to Output |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 63 \\ & 13 \\ & 11 \end{aligned}$ | $\begin{aligned} & 125 \\ & 25 \\ & 21 \end{aligned}$ | $\begin{gathered} 158 \\ 32 \\ 27 \end{gathered}$ | $\begin{gathered} 186 \\ 37 \\ 32 \end{gathered}$ | ns <br> ns <br> ns |
| $t_{\text {PHL }}, t_{\text {PLH }}$ | Maximum Propagation Delay, Select to Output |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 63 \\ & 13 \\ & 11 \end{aligned}$ | $\begin{aligned} & 125 \\ & 25 \\ & 21 \end{aligned}$ | $\begin{gathered} 158 \\ 32 \\ 27 \end{gathered}$ | $\begin{gathered} 186 \\ 37 \\ 32 \end{gathered}$ | ns ns ns |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Strobe to Output |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 58 \\ & 12 \\ & 10 \end{aligned}$ | $\begin{aligned} & 115 \\ & 23 \\ & 20 \end{aligned}$ | $\begin{aligned} & 145 \\ & 29 \\ & 25 \end{aligned}$ | $\begin{aligned} & 171 \\ & 34 \\ & 29 \end{aligned}$ | ns <br> ns <br> ns |
| ${ }^{\text {t }}$ LH, ${ }^{\text {t }}$ THL | Maximum Output Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 8 \\ 7 \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \end{aligned}$ | $\begin{aligned} & 110 \\ & 22 \\ & 19 \end{aligned}$ | ns <br> ns <br> ns |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) |  |  |  |  |  |  | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.


TL/F/5314-3
'HC157

'HC158

# Synchronous Decade Counter with Asynchronous Clear MM54HC161/MM74HC161 Synchronous Binary Counter with Asynchronous Clear MM54HC162/MM74HC162 Synchronous Decade Counter with Synchronous Clear MM54HC163/MM74HC163 <br> <br> Synchronous Binary Counter with Synchronous Clear 

 <br> <br> Synchronous Binary Counter with Synchronous Clear}

## General Description

The MM54HC160/MM74HC160, MM54HC161/ MM74HC161, MM54HC162/MM74HC162, and MM54HC163/MM74HC163 synchronous presettable counters utilize microCMOS Technology, 3.5 micron silicon gate P-well CMOS, and internal look-ahead carry logic for use in high speed counting applications. They offer the high noise immunity and low power consumption inherent to CMOS with speeds similar to low power Schottky TTL. The 'HC160 and the 'HC162 are 4 bit decade counters, and the 'HC161 and the 'HC163 are 4 bit binary counters. All flip-flops are clocked simultaneously on the low to high to transition (positive edge) of the CLOCK input waveform.
These counters may be preset using the LOAD input. Presetting of all four flip-flops is synchronous to the rising edge of CLOCK. When LOAD is held low counting is disabled and the data on the $A, B, C$, and $D$ inputs is loaded into the counter on the rising edge of CLOCK. If the load input is taken high before the positive edge of CLOCK the count operation will be unaffected.
All of these counters may be cleared by utilizing the CLEAR input. The clear function on the MM54HC162/MM74HC162 and MM54HC163/MM74HC163 counters are synchronous to the clock. That is, the counters are cleared on the positive edge of CLOCK while the clear input is held low.

The MM54HC160/MM74HC160 and MM54HC161/ MM74HC161 counters are cleared asynchronously. When the CLEAR is taken low the counter is cleared immediately regardless of the CLOCK.
Two active high enable inputs (ENP and ENT) and a RIP. PLE CARRY (RC) output are provided to enable easy cascading of counters. Both ENABLE inputs must be high to count. The ENT input also enables the RC output. When enabled, the RC outputs a positive pulse when the counter overflows. This pulse is approximately equal in duration to the high level portion of the $Q_{A}$ output. The RC output is fed to successive cascaded stages to facilitate easy implementation of N -bit counters.
All inputs are protected from damage due to static discharge by diodes to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

- Typical operating frequency: 40 MHz
- Typical propagation delay; clock to $\mathrm{Q}: 18 \mathrm{~ns}$
- Low quiescent current: $80 \mu \mathrm{~A}$ maximum ( 74 HC series)
- Low input current: $1 \mu \mathrm{~A}$ maximum
- Wide power supply range: 2-6V


## Connection Diagram



54HC160 (J) $\quad 74 \mathrm{HC160}$ (J,N)
54HC161 (J) 74HC161 (J,N)
54HC162 (J) 74HC162 (J,N)
54HC163 (J) 74HC163 (J,N)

## Truth Tables

'HC160/HC161

| CLK | CLR | ENP | ENT | Load | Function |
| :---: | :---: | :---: | :---: | :---: | :---: |
| X | L | X | X | X | Clear |
| X | $H$ | $H$ | L | H | Count \& RC disabled |
| X | H | L | H | H | Count disabled |
| X | $H$ | L | L | H | Count \& RC disabled |
| T | $H$ | X | X | L | Load |
| T | $H$ | $H$ | $H$ | $H$ | Increment Counter |

$H=$ high level, $L=$ low level
$X=$ don't care, $\uparrow=$ low to high transition
'HC162/HC163

| CLK | CLR | ENP | ENT | Load | Functlon |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $T$ | L | $X$ | X | $X$ | Clear |
| $X$ | $H$ | $H$ | $L$ | $H$ | Count \& RC disabled |
| $X$ | $H$ | L | $H$ | $H$ | Count disabled |
| $X$ | $H$ | $L$ | $L$ | $H$ | Count \& RC disabled |
| $T$ | $H$ | $X$ | $X$ | $L$ | Load |
| $T$ | $H$ | $H$ | $H$ | $H$ | Increment Counter |



Operating Conditions
Operating conditions

|  | Min | Max | Units |
| :---: | :---: | :---: | :---: |
| Supply Voltage( $\mathrm{V}_{\mathrm{CC}}$ ) | 2 | 6 | V |
| DC Input or Output Voltage ( $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}$ ) | 0 | $V_{C C}$ | V |
| Operating Temperature Range( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |  |
| MM74HC | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |  |
| $\left(t_{r}, t_{i}\right) \quad V_{C C}=2.0 \mathrm{~V}$ |  | 1000 | ns |
| $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ |  | 500 | ns |
| $\mathrm{V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ |  | 400 | ns |

DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | $V_{\text {cc }}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $V_{\text {IH }}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $V_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{1 \mathrm{~N}}=\mathrm{V}_{1 \mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \mid \text { IOUT } \leq 4.0 \mathrm{~mA} \\ & \left\|{ }_{\text {IOUT }}\right\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{array}{r} 3.98 \\ 5.48 \\ \hline \end{array}$ | $\begin{aligned} & 3.84 \\ & 5.34 \\ & \hline \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{v} \end{aligned}$ |
| $\mathrm{V}_{\text {OL }}$ | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{I N}=\mathrm{V}_{I H} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|l_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \mid \text { IOUT } \mid \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \\ & \hline \end{aligned}$ | $\begin{array}{r} 0.26 \\ 0.26 \\ \hline \end{array}$ | $\begin{aligned} & 0.33 \\ & 0.33 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{I}_{\mathrm{N}}$ | Maximum Input Current | $\mathrm{V}_{1 N}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| lcc | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & I_{\text {OUT }}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{O}} \mathrm{J}$ occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathrm{IH}}$ and $\mathrm{V}_{I L}$ occur at $\mathrm{V}_{C C}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{I H}$ value at 5.5 V is 3.85 V .) The worst case leakage current (liN, Icc. and loz) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{t}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $f_{\text {MAX }}$ | Maximum Operating Frequency |  | 43 | 30 | MHz |
| $\mathrm{tPHL}^{\text {P }}$ tPLH | Maximum Propagation Delay, Clock to RC |  | 30 | 35 | ns |
| $\mathrm{t}_{\mathrm{PHL}}, \mathrm{t}_{\mathrm{PLH}}$ | Maximum Propagation Delay, Clock to Q |  | 29 | 34 | ns |
| tpHL, tpLH | Maximum Propagation Delay, ENT to RC |  | 18 | 32 | ns |
| $\mathrm{tPHL}^{\text {P }}$ | Maximum Propagation Delay, Clear to Q or RC |  | 27 | 38 | ns |
| $t_{\text {REM }}$ | Minimum Removal Time, Clear to Clock |  | 10 | 20 | ns |
| ts | Minimum Set Up Time Clear, Load, Enable or Data to Clock |  |  | 30 | ns |
| $\mathrm{t}_{\mathrm{H}}$ | Minimum Hold Time, Data from Clock |  |  | 5 | ns |
| ${ }^{\text {tw }}$ | Minimum Pulse Width Clock, Clear, or Load |  |  | 16 | ns |

AC Electrical Characteristics $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6$ ns (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\text {A }}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Operating Frequency |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 10 \\ & 40 \\ & 45 \end{aligned}$ | $\begin{gathered} 5 \\ 27 \\ 32 \end{gathered}$ | $\begin{aligned} & 4 \\ & 21 \\ & 25 \end{aligned}$ | $\begin{gathered} 4 \\ 18 \\ 21 \end{gathered}$ | MHz <br> MHz <br> MHz |
| $t_{\text {PHL }}$ | Maximum Propagation Delay, Clock to RC |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 100 \\ & 32 \\ & 28 \\ & \hline \end{aligned}$ | $\begin{gathered} 215 \\ 43 \\ 37 \\ \hline \end{gathered}$ | 271 54 $\times \quad 46$ | $\begin{gathered} 320 \\ 64 \\ 54 \end{gathered}$ | $\begin{aligned} & \hline \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| tPLH | Maximum Propagation Delay, Clock to RC |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 88 \\ & 18 \\ & 15 \\ & \hline \end{aligned}$ | $\begin{gathered} 175 \\ 35 \\ 30 \end{gathered}$ | $\begin{gathered} 220 \\ 44 \\ 37 \end{gathered}$ | $\begin{gathered} 260 \\ 52 \\ 44 \\ \hline \end{gathered}$ | $\begin{aligned} & \hline \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{t}_{\text {PHL }}$ | Maximum Propagation Delay, Clock to Q |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 95 \\ & 30 \\ & 26 \end{aligned}$ | $\begin{gathered} 205 \\ 41 \\ 35 \end{gathered}$ | $\begin{gathered} 258 \\ 52 \\ 44 \end{gathered}$ | $\begin{aligned} & 305 \\ & 61 \\ & 52 \end{aligned}$ | $\begin{aligned} & \hline \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $t_{\text {PLH }}$ | Maximum Propagation Delay, Clock to Q |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 85 \\ & 17 \\ & 14 \end{aligned}$ | $\begin{gathered} 170 \\ 34 \\ 29 \end{gathered}$ | $\begin{gathered} 214 \\ 43 \\ 36 \end{gathered}$ | $\begin{gathered} 253 \\ 51 \\ 43 \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| tPHL | Maximum Propagation Delay, ENT to RC |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 90 \\ & 28 \\ & 24 \end{aligned}$ | $\begin{gathered} 195 \\ 39 \\ 33 \end{gathered}$ | $\begin{gathered} 246 \\ 49 \\ 42 \end{gathered}$ | $\begin{gathered} 291 \\ 58 \\ 49 \end{gathered}$ | ns ns ns |
| $\mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, ENT to RC |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \hline 80 \\ & 16 \\ & 14 \\ & \hline \end{aligned}$ | $\begin{gathered} \hline 160 \\ 32 \\ 27 \\ \hline \end{gathered}$ | $\begin{gathered} \hline 202 \\ 40 \\ 34 \\ \hline \end{gathered}$ | $\begin{gathered} 238 \\ 48 \\ 41 \\ \hline \end{gathered}$ | $\begin{aligned} & \hline \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{t}_{\text {PHL }}$ | Maximum Propagation Delay, Clear to Q or RC |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 100 \\ 32 \\ 28 \\ \hline \end{gathered}$ | $\begin{aligned} & 220 \\ & 44 \\ & 37 \end{aligned}$ | $\begin{gathered} 277 \\ 55 \\ 47 \\ \hline \end{gathered}$ | $\begin{gathered} 328 \\ 66 \\ 55 \end{gathered}$ | $\begin{aligned} & \hline \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| trem | Minimum Removal Time Clear to Clock |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 125 \\ & 25 \\ & 21 \end{aligned}$ | $\begin{gathered} 158 \\ 32 \\ 27 \end{gathered}$ | $\begin{gathered} 186 \\ 37 \\ 32 \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| 's | Minimum Set Up Time Clear, Load, Enable or Data to Clock |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 150 \\ 30 \\ 26 \\ \hline \end{gathered}$ | $\begin{aligned} & 190 \\ & 38 \\ & 32 \\ & \hline \end{aligned}$ | $\begin{gathered} 225 \\ 45 \\ 38 \\ \hline \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ${ }_{\text {t }}^{\text {H }}$ | Minimum Hold Time Data from Clock | , | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} \hline 50 \\ 10 \\ 9 \\ \hline \end{gathered}$ | $\begin{aligned} & \hline 63 \\ & 13 \\ & 11 \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline 75 \\ & 15 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| tw | Minimum Pulse Width Clock, Clear, or Load |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 80 \\ & 16 \\ & 14 \end{aligned}$ | $\begin{gathered} 100 \\ 20 \\ 17 \\ \hline \end{gathered}$ | $\begin{aligned} & 120 \\ & 24 \\ & 20 \end{aligned}$ | $\begin{aligned} & \hline \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ${ }^{\text {t }}$ LLH, ${ }^{\text {tTHL }}$ | Maximum <br> Output Rise and <br> Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 40 \\ 8 \\ 7 \\ \hline \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \\ & \hline \end{aligned}$ | $\begin{aligned} & 110 \\ & 22 \\ & 19 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $t_{r}, t_{f}$ | Maximum Input Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 1000 \\ & 500 \\ & 400 \\ & \hline \end{aligned}$ | $\begin{aligned} & 1000 \\ & 500 \\ & 400 \end{aligned}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |

AC Electrical Characteristics (Continued) $C_{L}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{t}}=6$ ns (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | (per package) |  | 90 | , |  |  | pF |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to Section 1 for Typical MM54/74 HC AC Switching Waveforms and Test Circuits.
Logic Diagrams
MM54HC160/MM74HC160 or MM54HC162/MM74HC162


MM54HC161/MM74HC161 or MM54HC163/MM74HC163



161, 163 Synchronous Blnary Counters Typical Clear, Preset, Count and Inhlblt Sequences


National
Semiconductor

## MM54HC164/MM74HC164 <br> 8-Bit Serial-in/Parallel-out Shift Register

## General Description

The MM54HC164/MM74HC164 utilizes microCMOS Technology, 3.5 micron silicon gate P-well CMOS. It has the high noise immunity and low consumption of standard CMOS integrated circuits. It also offers speeds comparable to low power Schottky devices.
This 8-BIT SHIFT REGISTER has gated serial inputs and CLEAR. Each register bit is a D-type master/slave flip flop. Inputs A \& B permit complete control over the incoming data. A low at either or both inputs inhibits entry of new data and resets the first flip flop to the low level at the next clock pulse. A high level on one input enables the other input which will then determine the state of the first flip flop. Data at the serial inputs may be changed while the clock is high or low, but only information meeting the setup and hold time requirements will be entered. Data is serially shifted in and out of the 8-BIT REGISTER during the positive going transition of the clock pulse. Clear is independent of the clock and accomplished by a low level at the CLEAR input.

The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is functionally as well as pinout compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

- Typical operating frequency: 50 MHz
- Typical propagation delay: 19 ns (Clock to Q )
- Wide operating supply voltage range: 2-6V
- Low input current: <1 $\mu \mathrm{A}$
- Low quiescent supply current: $80 \mu \mathrm{~A}$ maximum ( 74 HC series)
- Fanout of 10 LS-TTL loads


## Connection Diagram



TL/F/5315-1

## Truth Table

| Inputs |  |  |  |  | Outputs |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Clear | Clock | $\mathbf{A}$ | $\mathbf{B}$ | $\mathbf{Q}_{\mathbf{A}}$ | $\mathbf{Q}_{\mathbf{B}}$ | $\ldots$ | $\mathbf{Q}_{\mathrm{H}}$ |  |
| L | X | X | X | L | L |  | L |  |
| H | L | X | X | $\mathrm{Q}_{\mathrm{AO}}$ | $\mathrm{Q}_{\mathrm{BO}}$ | $\cdot$ | $\mathrm{Q}_{\mathrm{HO}}$ |  |
| H | $\uparrow$ | H | H | H | $\mathrm{Q}_{\mathrm{An}}$ |  | $\mathrm{Q}_{\mathrm{Gn}}$ |  |
| H | $\uparrow$ | L | X | L | $\mathrm{Q}_{\mathrm{An}}$ |  | $\mathrm{Q}_{\mathrm{Gn}}$ |  |
| H | $\uparrow$ | X | L | L | $\mathrm{Q}_{\mathrm{An}}$ |  | $\mathrm{Q}_{\mathrm{Gn}}$ |  |

$\mathrm{H}=$ High Level (steady state), $\mathrm{L}=$ Low Level (steady state)
$X=$ Irrelevant (any input, including transitions)
$\uparrow=$ Transition from low to high level.
$Q_{A O}, Q_{B O}, Q_{H O}=$ the level of $Q_{A}, Q_{B}$, or $Q_{H}$, respectively, before the indicated steady state input conditions were established.
$Q_{\mathrm{A} n}, \mathrm{Q}_{\mathrm{Gn}}=$ The level of $\mathrm{Q}_{\mathrm{A}}$ or $\mathrm{Q}_{\mathrm{G}}$ before the most recent $\uparrow$ transition of the clock; indicated a one-bit shift.

## Logic Diagram


$\begin{array}{lr}\text { Absolute Maximum Ratings (Notes } 1 \& 2) \\ \text { Supply Voltage }\left(V_{C C}\right) & -0.5 \text { to }+7.0 \mathrm{~V} \\ \text { DC Input Voltage }\left(V_{I N}\right) & -1.5 \text { to } V_{C C}+1.5 \mathrm{~V} \\ \text { DC Output Voltage (VOUT) } & -0.5 \text { to } \mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V} \\ \text { Clamp Diode Current (IIK, IOK) } & \pm 20 \mathrm{~mA} \\ \text { DC Output Current, per pin (louT) } & \pm 25 \mathrm{~mA} \\ \text { DC } \mathrm{V}_{\mathrm{CC}} \text { or GND Current, per pin (ICC) } & \pm 50 \mathrm{~mA} \\ \left.\text { Storage Temperature Range ( } \mathrm{T}_{\mathrm{STG}}\right) & -65^{\circ} \mathrm{C} \text { to }+150^{\circ} \mathrm{C} \\ \text { Power Dissipation ( } \mathrm{P}_{\mathrm{D}} \text { ) (Note 3) } & 500 \mathrm{~mW} \\ \text { Lead Temperature ( } \mathrm{T}_{\mathrm{L}} \text { ) (Soldering } 10 \text { seconds) } & 260^{\circ} \mathrm{C}\end{array}$

## Operating Conditions

| Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) Min | $\operatorname{Max}$ | Units V |
| :---: | :---: | :---: |
| DC Input or Output Voltage $\quad 0$ $\left(V_{\text {IN }}, V_{\text {OUT }}\right)$ | $\mathrm{V}_{\mathrm{CC}}$ | $\checkmark$ |
| Operating Temperature Range( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |
| MM74HC -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |
| $\left(t_{r}, t_{t}\right) \quad V_{C C}=2.0 \mathrm{~V}$ | 1000 | ns |
| $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ | 500 | ns |
| $\mathrm{V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ | 400 | ns |

DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $V_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{v} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|I_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|I_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Output Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \text { \|louT } \mid \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{I}_{\mathrm{OUT}}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|I_{\text {IOUT }}\right\| \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| ${ }_{1 N}$ | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| Icc | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & I_{\text {OUT }}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic "J" package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{I H}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{I H}$ value at 5.5 V is 3.85 V .) The worst case leakage current (liN. ${ }^{\prime} \mathrm{Cc}$, and loz) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

## AC Electrical Characteristics

$V_{C C}=5 \mathrm{~V}, T_{A}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed <br> Limit | Units |
| :--- | :--- | :---: | :---: | :---: | :---: |
| $f_{\text {MAX }}$ | Maximum Operating <br> Frequency |  |  | 30 | MHz |
| $t_{\text {PHL }}, t_{\text {PLH }}$ | Maximum Propagation <br> Delay, Clock to Output |  | 19 | 30 | ns |
| $t_{\text {PHL }}, t_{\text {PLH }}$ | Maximum Propagation <br> Delay, Clear to Output |  | 23 | 35 | ns |
| $\mathrm{t}_{\text {REM }}$ | Minimum Removal Time, <br> Clear to Clock |  | -2 | 0 | ns |
| $\mathrm{ts}_{\mathrm{S}}$ | Minimum Set Up Time <br> Data to Clock |  | 12 | 20 | ns |
| $\mathrm{t}_{\mathrm{H}}$ | Minimum Hold Time <br> Clock to Data |  | 1 | 5 | ns |
| $\mathrm{t}_{\mathrm{W}}$ | Minimum Pulse Width <br> Clear or Clock |  | 10 | 16 | ns |

AC Electrical Characteristics $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{t}}=6 \mathrm{~ns}$ (unless otherwise speciied)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $f_{\text {max }}$ | Maximum Operating Frequency |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 5 \\ & 27 \\ & 31 \end{aligned}$ | $\begin{gathered} 4 \\ 21 \\ 24 \end{gathered}$ | $\begin{gathered} 3 \\ 18 \\ 20 \end{gathered}$ | $\begin{aligned} & \mathrm{MHz} \\ & \mathrm{MHz} \\ & \mathrm{MHz} \end{aligned}$ |
| $t_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Clock to Output |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 115 \\ & 13 \\ & 20 \end{aligned}$ | $\begin{aligned} & 175 \\ & 35 \\ & 30 \\ & \hline \end{aligned}$ | $\begin{gathered} 218 \\ 44 \\ 38 \end{gathered}$ | $\begin{gathered} 254 \\ 51 \\ 44 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \text { ns } \end{aligned}$ |
| $\mathrm{t}_{\text {PHL }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Clear to Output |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 140 \\ 28 \\ 24 \\ \hline \end{gathered}$ | $\begin{gathered} 205 \\ 41 \\ 35 \\ \hline \end{gathered}$ | $\begin{gathered} 256 \\ 51 \\ 44 \\ \hline \end{gathered}$ | $\begin{gathered} 297 \\ 59 \\ 51 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{t}_{\text {REM }}$ | Minimum Removal Time Clear to Clock |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & -7 \\ & -3 \\ & -2 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \text { ns } \end{aligned}$ |
| ts | Minimum Set Up Time Data to Clock |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 25 \\ & 14 \\ & 12 \end{aligned}$ | $\begin{aligned} & 100 \\ & 20 \\ & 17 \end{aligned}$ | $\begin{aligned} & 125 \\ & 25 \\ & 21 \end{aligned}$ | $\begin{aligned} & 150 \\ & 30 \\ & 25 \end{aligned}$ | ns ns ns |
| $t_{\text {H }}$ | Minimum Hold Time Clock to Data |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} -2 \\ 0 \\ 1 \end{gathered}$ | $\begin{aligned} & \hline 5 \\ & 5 \\ & 5 \end{aligned}$ | $\begin{aligned} & 5 \\ & 5 \\ & 5 \end{aligned}$ | $\begin{aligned} & 5 \\ & 5 \\ & 5 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ${ }^{\text {tw }}$ | Minimum Pulse Width Clear or Clock |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 22 \\ & 11 \\ & 10 \\ & \hline \end{aligned}$ | $\begin{aligned} & 80 \\ & 16 \\ & 14 \\ & \hline \end{aligned}$ | $\begin{aligned} & 100 \\ & 20 \\ & 18 \\ & \hline \end{aligned}$ | $\begin{aligned} & 120 \\ & 24 \\ & 20 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| $\mathrm{t}_{\text {thl }}$ t ${ }_{\text {tilh }}$ | Maximum Output Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 75 \\ & 15 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \end{aligned}$ | $\begin{aligned} & 110 \\ & 22 \\ & 19 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $t_{\text {f }}, t_{f}$ | Maximum Input Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1000 \\ 500 \\ 400 \\ \hline \end{gathered}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \\ \hline \end{gathered}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \\ & \hline \end{aligned}$ |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | (per package) | 5.0 V | 150 | . |  |  | pF |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+l_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C}{ }^{i+I_{C C} .}$
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## MM54HC165/MM74HC165 <br> Parallel-in/Serial-out 8-Bit Shift Register

## General Description

The MM54HC165/MM74HC165 high speed PARALLEL-IN/ SERIAL-OUT SHIFT REGISTER utilizes microCMOS Technology, 3.5 micron silicon gate P -well CMOS. It has the low power consumption and high noise immunity of standard CMOS integrated circuits, along with the ability to drive 10 LS-TTL loads.
This 8-bit serial shift register shifts data from $Q_{A}$ to $Q_{H}$ when clocked. Parallel inputs to each stage are enabled by a low level at the SHIFT/LOAD input. Also included is a gated CLOCK input and a complementary output from the eighth bit.

Clocking is accomplished through a 2 -input NOR gate permitting one input to be used as a CLOCK INHIBIT function. Holding either of the CLOCK inputs high inhibits clocking, and holding either CLOCK input low with the SHIFT/LOAD input high enables the other CLOCK input. Data transfer occurs on the positive going edge of the clock. Parallel load-
ing is inhibited as long as the SHIFT/LOAD input is high. When taken low, data at the parallel inputs is loaded directly into the register independent of the state of the clock.
The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is functionally as well as pinout compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

- Typical propagation delay: 20 ns (Clock to Q )
- Wide operating supply voltage range: 2-6V
- Low input current: $<1 \mu \mathrm{~A}$
- Low quiescent supply current: $80 \mu \mathrm{~A}$ maximum ( 74 HC series)
- Fanout of 10 LS-TTL loads


## Connection Diagram

Dual-In-LIne Package


TL/F/5316-1
MM54HC165/MM74HC165
54HC165 (J) 74HC165 (J,N)

## Function Table

| Inputs |  |  |  |  | Internal Outputs | $\begin{gathered} \text { Output } \\ \mathbf{Q}_{\mathbf{H}} \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Shift/ Load | Clock | Clock | Serial | Parallel |  |  |
|  | Inhibit |  |  | A. . H | $\mathbf{Q}_{\mathbf{A}} \quad \mathbf{Q}_{B}$ |  |
| L | X | X | X | a. . h | a b | h |
| H | L | L | X | X | $Q_{A O} Q_{B O}$ | $Q_{\text {Ho }}$ |
| H | L | $\uparrow$ | H | X | $H Q_{A N}$ | $Q_{G N}$ |
| H | L | $\uparrow$ | L | X | $L Q_{A N}$ | $Q_{G N}$ |
| H | H | X | X | X | $\mathrm{Q}_{\mathrm{AO}} \mathrm{Q}_{\mathrm{BO}}$ | Q ${ }_{\text {Ho }}$ |

$H=$ High Level (steady state), $L=$ Low Level (steady state) $X=$ Irrelevant (any input, including transitions)
$\uparrow=$ Transition from low to high level
$\mathrm{Q}_{\mathrm{AO}}, \mathrm{Q}_{\mathrm{B} 0}, \mathrm{Q}_{\mathrm{H} 0}=$ The level of $\mathrm{Q}_{\mathrm{A}}, \mathrm{Q}_{\mathrm{B}}$, or $\mathrm{Q}_{\mathrm{H}}$, respectively, before the indicated steady-state input conditions were established.
$Q_{A N}, Q_{G N}=$ The level of $Q_{A}$ or $Q_{G}$ before the most recent $\uparrow$ transition of the clock; indicates a one-bit shift.


## Operating Conditions

|  | Min | Max | Units |
| :---: | :---: | :---: | :---: |
| Supply Voltage(VCc) | 2 | 6 | V |
| DC Input or Output Voltage ( $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}$ ) | 0 | $\mathrm{V}_{\mathrm{CC}}$ | V |
| Operating Temperature Range( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |  |
| MM74HC | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |  |
| $\left(\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}\right) \quad \mathrm{V}_{C C}=2.0 \mathrm{~V}$ |  | 1000 | ns |
| $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ |  | 500 | ns |
| $\mathrm{V}_{\mathrm{cc}}=6.0 \mathrm{~V}$ |  | 400 | ns |

## DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc. | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $V_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| VOH | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OuT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|I_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{array}{r} 3.98 \\ 5.48 \\ \hline \end{array}$ | $\begin{array}{r} 3.84 \\ 5.34 \\ \hline \end{array}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Output Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \|\mathrm{IOUT}\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|l_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{v} \end{aligned}$ |
| IN | Maximum Input Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & V_{C C}=2-6 V \end{aligned}$ | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| Icc | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & l_{O U T}=0 \mu A \\ & V_{C C}=2-6 V \\ & \hline \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathrm{IH}}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{I \mathrm{H}}$ value at 5.5 V is 3.85 V .) The worst case leakage current (liN , ${ }^{\mathrm{I} C \mathrm{C}}$, and $\mathrm{l}_{\mathrm{Oz}}$ occur for CMOS at the higher voltage and so the 6.0 V values should be used.

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Operating Frequency |  | 50 | 30 | MHz |
| $\mathrm{tpHL}^{\text {t }}$ PLH | Maximum Propagation Delay $H$ to $\mathrm{Q}_{H}$ or $\bar{Q}_{H}$ |  | 15 | 25 | ns |
| $t_{\text {PHL }}$, $\mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay Serial Shift/Parallel Load to $\mathrm{Q}_{\mathrm{H}}$ |  | 13 | 25 | ns |
| $\mathrm{t}_{\text {PHL }}$ t tpLH | Maximum Propagation Delay Clock to Output |  | 15 | 25 | ns |
| 's | Minimum Set Up Time Serial Input to Clock, Parallel or Data to Shift/Load |  | 10 | 20 | ns |
| ts | Minimum Set Up Time Shift/Load to Clock |  | 11 | 20 | ns |
| ts | Minimum Set Up Time Clock Inhibit to Clock |  | 10 | 20 | ns |
| ${ }_{\text {t }}^{\text {H }}$ | Minimum Hold Time Serial Input to Clock or <br> Parallel Data to Shift/Load |  |  | 0 | ns |
| tw | Minimum Pulse Width Clock |  |  | 16 | ns |

AC Electrical Characteristics $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6$. n (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| ${ }_{\text {f MAX }}$ | Maximum Operating Frequency |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 10 \\ & 45 \\ & 50 \\ & \hline \end{aligned}$ | $\begin{gathered} 5 \\ 27 \\ 32 \end{gathered}$ | $\begin{aligned} & 4 \\ & 21 \\ & 25 \end{aligned}$ | $\begin{gathered} 4 \\ 18 \\ 21 \end{gathered}$ | MHz MHz MHz |
| ${ }^{\text {t }}$ PHL, $\mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay $H$ to ${ }^{\circ} \mathrm{Q}_{\mathrm{H}}$ or $\overline{\mathrm{Q}}_{\mathrm{H}}$ |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 70 \\ & 21 \\ & 18 \end{aligned}$ | $\begin{aligned} & 150 \\ & 30 \\ & 26 \end{aligned}$ | $\begin{aligned} & 189 \\ & 38 \\ & 33 \end{aligned}$ | $\begin{gathered} 225 \\ 45 \\ 39 \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ${ }_{\text {tphL }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation <br> Delay Serial Shift/ <br> Parallel Load to $Q_{H}$ |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 70 \\ & 21 \\ & 18 \\ & \hline \end{aligned}$ | $\begin{aligned} & 175 \\ & 35 \\ & 30 \\ & \hline \end{aligned}$ | $\begin{gathered} 220 \\ 44 \\ 37 \\ \hline \end{gathered}$ | $\begin{aligned} & 260 \\ & 52 \\ & 44 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{t}_{\text {PHL, }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay Clock to Output |  | $\begin{aligned} & \hline 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \hline 70 \\ & 21 \\ & 18 \\ & \hline \end{aligned}$ | $\begin{gathered} 150 \\ 30 \\ 26 \\ \hline \end{gathered}$ | $\begin{aligned} & 189 \\ & 38 \\ & 33 \end{aligned}$ | $\begin{gathered} 225 \\ 45 \\ 39 \end{gathered}$ | $\begin{aligned} & \hline \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| ts | Minimum Set Up Time <br> Serial Input to Clock, <br> or Parallel Data to Shift/Load |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 35 \\ 11 \\ 9 \end{gathered}$ | $\begin{aligned} & 100 \\ & 20 \\ & 17 \end{aligned}$ | $\begin{aligned} & 125 \\ & 25 \\ & 21 \end{aligned}$ | $\begin{aligned} & 150 \\ & 30 \\ & 25 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ts | Minimum Set Up Time Shift/Load to Clock | , | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 38 \\ 12 \\ 9 \\ \hline \end{gathered}$ | $\begin{gathered} 100 \\ 20 \\ 17 \\ \hline \end{gathered}$ | $\begin{aligned} & 125 \\ & 25 \\ & 21 \\ & \hline \end{aligned}$ | $\begin{gathered} 150 \\ 30 \\ 25 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| ${ }^{\text {ts }}$ | Minimum Set Up Time Clock Inhibit to Clock |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \hline 35 \\ & 11 \\ & 9 \\ & \hline \end{aligned}$ | $\begin{gathered} 100 \\ 20 \\ 17 \\ \hline \end{gathered}$ | $\begin{aligned} & 125 \\ & 25 \\ & 21 \end{aligned}$ | $\begin{aligned} & 150 \\ & 30 \\ & 25 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| $t_{H}$ | Minimum Hold Time Serial Input to Clock or <br> Parallel Data to Shift/Load |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | . | $\begin{aligned} & 0 \\ & 0 \\ & 0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \\ & \hline \end{aligned}$ |
| $t_{W}$ | Minimum Pulse Width, Clock |  | $\begin{aligned} & \hline 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{gathered} 30 \\ 9 \\ 8 \\ \hline \end{gathered}$ | $\begin{aligned} & \hline 80 \\ & 16 \\ & 14 \\ & \hline \end{aligned}$ | $\begin{aligned} & 100 \\ & 20 \\ & 18 \\ & \hline \end{aligned}$ | $\begin{gathered} 120 \\ 24 \\ 20 \\ \hline \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ${ }_{\text {t }}^{\text {THL, }}$, ${ }^{\text {TLLH }}$ | Maximum Output Rise and Fall Time |  | $\begin{aligned} & \hline 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} \hline 30 \\ 9 \\ 8 \\ \hline \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \end{aligned}$ | $\begin{aligned} & 110 \\ & 22 \\ & 19 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}$ | Maximum Input Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 1000 \\ & 500 \\ & 400 \\ & \hline \end{aligned}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \\ \hline \end{gathered}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \\ \hline \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | (per package) |  | 100 |  |  |  | pF |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+l_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

Block Diagram


## MM54HC166/MM74HC166 8-Bit Serial or Parallel Input/Serial Output Shift Register with Reset

## General Description

These shift registers utilize microCMOS technology, 3.5 micron silicon gate P-well CMOS. The MM54HC166/ MM74HC166 are 8-bit shift registers with an output from the last stage. Data may be loaded into the register in either parallel or serial form.
When the shift/load input is low, the data is loaded asynchronously in parallel. When the shift/load input is high, the data is loaded serially on the rising edge of either Clock 1 or Clock 2 (see the Function Table). Reset is asynchronous and active low.
The 2-input NOR clock may be used either by combining two independent clock sources or by designating one of the clock inputs to act as a clock inhibit.

The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is functionally as well as pinout compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

- Wide power supply range: $2 \mathrm{~V}-6 \mathrm{~V}$

■ Low input current: $1 \mu \mathrm{~A}$ maximum

- Low quiescent current: $80 \mu \mathrm{~A}$ max ( 74 HC series)
- Fanout of 10 LS.TTL loads

Function Table and Connection Diagram

| Inputs |  |  |  |  |  | $$ | Output <br> $Q_{H}$ | Operation |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Reset | Shift Load | Clock 1 | Clock 2 | Serial Input | A-H |  |  |  |
| H | L | X | X | X | a...h | a b | h | Asynchronous Parallel Load |
| H | H | $\bigcirc$ | L | L | X | $\mathrm{L} \quad \mathrm{Q}_{\text {An }}$ | $Q_{G n}$ | Serial Snift via Clock 1 |
| H | $\mathrm{H}^{\prime}$ | $\widetilde{ }$ | L | H | X | $H \quad Q_{A n}$ | $Q_{G n}$ |  |
| H | H | L | $\Gamma$ | L | X | $\mathrm{L} \quad \mathrm{Q}_{\text {An }}$ | $Q_{G n}$ | Serial Shift via Clock 2 |
| H | H | L | $\sqrt{5}$ | H | $x$ | $H \quad Q_{A n}$ | $Q_{G n}$ | Serial Shift via Clock 2 |
| H | H | X | H | X | X | no chang |  | Inhibited Clock |
| H | H | H | X | $X$ | X | no chang |  | linibled Clock |
| H | H | L | L | X | X | no chang |  | No Clock |
| - L | X | X | X | X | X | L L | L | Asynchronous Reset |

## $\mathrm{X}=$ don't care

- $=$ transition from low to high
$\mathrm{Q}_{\mathrm{An}}-\mathrm{Q}_{\mathrm{Gn}}=$ data shifted from the preceding stage
Dual-In-Line Package


Absolute Maximum Ratings (Notes 1 and 2) Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) DC Input Voltage $\left(\mathrm{V}_{\mathrm{IN}}\right)$
-0.5 V to +7.0 V DC Output Voltage (Vout) Clamp Diode Current (IIK, IOK) DC Output Current, per Pin (lout) DC $\mathrm{V}_{\mathrm{CC}}$ or GND Current, per Pin (IcC) Storage Temperature Range ( $T_{\text {STG }}$ ) Power Dissipation (PD) (Note 3) -1.5 V to $\mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V}$ -0.5 V to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ $\pm 20 \mathrm{~mA}$ $\pm 25 \mathrm{~mA}$ $\pm 50 \mathrm{~mA}$
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ Lead Temperature $\left(T_{L}\right)$ (Soldering, 10 seconds) $\quad 260^{\circ} \mathrm{C}$

## Operating Conditions

|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage $\left(V_{C C}\right)$ | 2 | 6 | $V$ |
| DC Input or Output Voltage |  |  |  |
| $\left(V_{I N}, V_{\text {OUT }}\right)$ | 0 | $V_{C C}$ | $V$ |
| Operating Temperature Range |  |  |  |
| $\left(T_{A}\right)$ |  |  |  |
| MM74HC | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| $\quad$ MM54HC | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times $\left(t_{r}, t_{f}\right)$ |  |  |  |
| $V_{C C}=2.0 \mathrm{~V}$ |  | 1000 | ns |
| $V_{C C}=4.5 \mathrm{~V}$ | 500 | ns |  |
| $V_{C C}=6.0 \mathrm{~V}$ |  | 400 | ns |

## DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40^{\circ} \mathrm{C} \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55^{\circ} \mathrm{C} \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage | * | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{array}{r} 1.5 \\ 3.15 \\ 4.2 \end{array}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage | - . | $\begin{aligned} & \hline 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{array}{r} 0.3 \\ \quad 0.9 \\ 1.2 \end{array}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|I_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \\ & \hline \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & V_{\text {IN }}=V_{\text {IH or }} V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|I_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \\ & \hline \end{aligned}$ | $\begin{aligned} & V \\ & v \end{aligned}$ |
| $\mathrm{I}_{\mathrm{IN}}$ | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | * $\pm 1.0$ | $\mu \mathrm{A}$ |
| Icc | Maximum Quiescent Supply Current | $\begin{aligned} & \mathrm{V}_{\text {IN }}=\mathrm{V}_{\mathrm{CC}} \text { or GND } \\ & \mathrm{I}_{\text {OUT }}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power dissipation temperature derating-plastlc " $N$ " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$, the worst-case output voltages ( $\mathrm{V}_{\mathrm{OH}}$ and $\mathrm{V}_{\mathrm{OU}}$ ) occur for HC at 4.5 V . Thus, the 4.5 V values should be used when designing with this supply. Worst-case $\mathrm{V}_{I H}$ and $V_{I L}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V , respectively. (The $\mathrm{V}_{I H}$ value at 5.5 V is 3.85 V .) The worst-case leakage currents ( $I_{\mathrm{I}}, \mathrm{I}_{\mathrm{CC}}$, and IOZ ) occur for CMOS at the higher voltage, so the 6.0 V values should be used.

## AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{f}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Limits | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }_{\text {f max }}$ | Maximum Operating Frequency |  | 50 | 30 | MHz |
| $\mathrm{t}_{\text {PHL }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay H to $\mathrm{Q}_{H}$ or $Q_{H}$ |  | 15 | 25 | ns |
| $\mathrm{t}_{\text {PhL }}$, $\mathrm{tpLH}^{\text {a }}$ | Maximm Propagation Delay Serial Shift/Parallel Load to $Q_{H}$ |  | 13 | 25 | ns |
| $\overline{t_{\text {PHL }}, \mathrm{tPLH}}$ | Maximum Propagation Delay Clock to Output |  | 15 | 25 | ns |
| $\mathrm{t}_{\text {PHL, }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay Reset to $\mathrm{Q}_{\mathrm{H}}$ |  |  |  | ns |
| $\mathrm{t}_{\text {s }}$ | Minimum Set-Up Time Serial Input to Clock, Parallel or Data to Shift/Load |  | 10 | 20 | ns |
| $\mathrm{t}_{\mathrm{s}}$ | Minimum Set-Up Time Shift/Load to Clock |  | 11 | 20 | ns |
| $\mathrm{t}_{s}$ | Minimum Set-Up Time Clock Inhibit to Clock |  | 10 | 20 | ns |
| $\mathrm{t}_{\mathrm{H}}$ | Minimum Hold Time Serial Input to Clock or Parallel Data to Shift/Load |  |  | 0 | ns |
| ${ }_{\text {tw }}$ | Minimum Pulse Width Clock |  |  | 16 | ns |

AC Electrical Characteristics $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6$ ns unless otherwise specified,

| Symbol | Parameter | Conditions | $\mathrm{V}_{\text {cc }}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to } 85^{\circ} \mathrm{C} \\ \hline \text { Guaranteed } \mathrm{I} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{\mathrm{A}}=-55^{\circ} \mathrm{C} \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ |  |  | Imits |  |
| $f_{\text {MAX }}$ | Maximum Operating Frequency |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 10 \\ & 45 \\ & 50 \end{aligned}$ | $\begin{gathered} 5 \\ 27 \\ 32 \end{gathered}$ | $\begin{gathered} 4 \\ 21 \\ 25 \end{gathered}$ | $\begin{gathered} 4 \\ 18 \\ 21 \end{gathered}$ | $\begin{aligned} & \mathrm{MHz} \\ & \mathrm{MHz} \\ & \mathrm{MHz} \end{aligned}$ |
| $t_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay $H$ to $Q_{H}$ or $Q_{H}$ |  | $\begin{aligned} & \hline 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 70 \\ & 21 \\ & 18 \end{aligned}$ | $\begin{aligned} & 150 \\ & 30 \\ & 26 \end{aligned}$ | $\begin{gathered} 189 \\ 38 \\ 33 \end{gathered}$ | $\begin{gathered} 225 \\ 45 \\ 39 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum <br> Propagation Delay Serial Shift/Parallel Load to $Q_{H}$ |  | $\begin{array}{\|l} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \end{array}$ | $\begin{aligned} & 70 \\ & 21 \\ & 18 \end{aligned}$ | $\begin{aligned} & 150 \\ & 30 \\ & 26 \end{aligned}$ | $\begin{gathered} 189 \\ 38 \\ 33 \end{gathered}$ | 225 $-\quad 45$ 39 | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $t_{\text {PHL }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay Clock to Output |  | $\begin{aligned} & \hline 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 70 \\ & 21 \\ & 18 \end{aligned}$ | $\begin{aligned} & 150 \\ & 30 \\ & 26 \end{aligned}$ | $\begin{gathered} 189 \\ 38 \\ 33 \end{gathered}$ | $\begin{gathered} 225 \\ 45 \\ 39 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{t}_{\text {PHL, }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Reset to $Q_{H}$ |  | $\begin{aligned} & \hline 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 88 \\ & 23 \\ & 20 \end{aligned}$ | $\begin{aligned} & 175 \\ & 35 \\ & 30 \end{aligned}$ | $\begin{gathered} 220 \\ 44 \\ 38 \end{gathered}$ | $\begin{gathered} 260 \\ 52 \\ 45 \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ts | Minimum Set-Up Time Serial Input to Clock or Parallel Data to Shift/Load |  | $\begin{aligned} & \hline 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 35 \\ 11 \\ 9 \end{gathered}$ | $\begin{aligned} & 100 \\ & 20 \\ & 17 \end{aligned}$ | $\begin{aligned} & 125 \\ & 25 \\ & 21 \end{aligned}$ | $\begin{array}{cc} \hline 150 \\ 30 \\ 25 & \\ \hline \end{array}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |

## AC Electrical Characteristics (Continued) $C_{L}=50 p F, t_{f}=t_{f}=6$ ns unless otherwise specified

| Symbol | Parameter | Conditions | $\mathrm{V}_{\mathrm{cc}}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40^{\circ} \mathrm{C} \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55^{\circ} \mathrm{C} \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | 'Typ | Guaranteed Limits |  |  |  |
| $\mathrm{ts}_{5}$ | Minimum Set-Up Time Shift/Load to Clock |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 38 \\ 12 \\ 9 \end{gathered}$ | $\begin{aligned} & 100 \\ & 20 \\ & 17 \end{aligned}$ | $\begin{aligned} & 125 \\ & 25 \\ & 21 \end{aligned}$ | $\begin{aligned} & 150 \\ & 30 \\ & 25 \end{aligned}$ | ns <br> ns <br> ns |
| $\mathrm{t}_{\mathrm{S}}$ | Minimum Set-Up Time Clock Inhibit to Clock |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 35 \\ 11 \\ 9 \end{gathered}$ | $\begin{gathered} 100 \\ 20 \\ 17 \end{gathered}$ | $\begin{aligned} & \hline 125 \\ & 25 \\ & 21 \end{aligned}$ | $\begin{aligned} & 150 \\ & 30 \\ & 25 \end{aligned}$ | $\begin{aligned} & \hline \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{t}_{\mathrm{H}}$ | Minimum Hold Time Serial Input to Clock or Parallel Data to Shift/ Load |  | $\begin{aligned} & \hline 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & \hline 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| ${ }_{\text {t }}$ w | Minimum Pulse Width, Clock | - | $\begin{aligned} & \hline 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 9 \\ 8 \end{gathered}$ | $\begin{aligned} & 80 \\ & 16 \\ & 14 \end{aligned}$ | $\begin{gathered} 100 \\ 20 \\ 18 \end{gathered}$ | $\begin{aligned} & \hline 120 \\ & 24 \\ & 20 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{t}_{\text {TLH }}, \mathrm{t}_{\text {THL }}$ | Maximum Output Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 9 \\ 8 \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \end{aligned}$ | $\begin{aligned} & 110 \\ & 22 \\ & 19 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $t_{\text {r }}, t_{f}$ | Maximum Input Rise and Fall Time | . | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1000 \\ 500 \\ 400 \end{gathered}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \end{gathered}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \end{gathered}$ | $\begin{aligned} & \hline \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | (Per Package) | - | 100 |  | , |  | pF |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, is $=\mathrm{C}_{\mathrm{PD}} \mathrm{V}_{\mathrm{CC}} f+\mathrm{I}_{\mathrm{CC}}$.
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.'

Logic Diagram

## MM54HC169/MM74HC169 4-Bit Up/Down Synchronous Binary Counter

## General Description

These counters are implemented using an advanced 3.0 micron silicon gate N -well microCMOS process to achieve high performance. These devices retain the low power and high noise immunity of CMOS logic, while offering the high speed operation and large output drive typically associated with bipolar circuits.

These counters are incremented or decremented on the rising edge of the CLK, clock, input if ENT and ENP are held low. The counters increment when the U/D input is at a logic " 1 ", and will decrement when U/D is low. The ENT input is fed forward to enable the carry output. RCO, ripple carry output, once enabled, will produce a low level pulse while the count is 0 (down count mode) or when the count is all 1s (up mode).
These counters are presettable, that is, they may be loaded
when LOAD is taken low and a rising edge appears on the CLK input.
The MM54HC169/MM74HC169 are functional, speed and pin equivalent to the equivalent LS-TTL circuit. Its inputs are protected from damage due to electrostatic discharge by diodes from $V_{C C}$ to ground.

## Features

- Wide power supply range: 2.0 V to 6.0 V
- High input noise immunity
- Wide operating frequency range: 30 MHz
- High output current drive: 6.0 mA min
- Low quiescent power consumption: $80 \mu \mathrm{~A}(74 \mathrm{HC})$

Connection Diagram

## Dual-In-Line Package



Logic Diagram


TL/F/5771.2

MM54HC173/MM74HC173 TRI-STATE ${ }^{\circledR}$ Quad D Flip-Flop

## General Description

The MM54HC173/MM74HC173 is a high speed TRI-STATE QUAD D TYPE FLIP-FLOP that utilizes microCMOS Technology, 3.5 micron silicon gate P -well CMOS. It possesses the low power consumption and high noise immunity of standard CMOS integrated circuits, and can operate at speeds comparable to the equivalent low power Schottky device. The outputs are buffered, allowing this circuit to drive 15 LS-TTL loads. The large output drive capability and TRI-STATE feature make this part ideally suited for interfacing with bus lines in a bus oriented system.
The four D TYPE FLIP-FLOPS operate synchronously from a common clock. The TRI-STATE outputs allow the device to be used in bus organized systems. The outputs are placed in the TRI-STATE mode when either of the two output disable pins are in the logic "1" level. The input disable allows the flip flops to remain in their present states without having to disrupt the clock. If either of the 2 input disables are taken to a logic " 1 " level, the Q outputs are fed back to
the inputs, forcing the flip flops to remain in the same state. Clearing is enabled by taking the CLEAR input to a logic " 1 " level. The data outputs change state on the positive going edge of the clock.
The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is functionally as well as pinout compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

- Typical propagation delay: 18 ns
- Wide operating supply voltage range: 2-6V
- TRI-STATE outputs
- Low input current: <1 $\mu \mathrm{A}$ maximum
- Low quiescent supply current: $80 \mu \mathrm{~A}$ maximum $(74 \mathrm{HC})$
- High output drive current: 6 mA minimum


## Connection Diagram



## Truth Table

| Inputs |  |  |  |  | Output <br> Q |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Clear | Clock | Data Enable |  | Data D |  |
|  |  | G1 | G2 |  |  |
| H | X | X | X | X | L |
| L | L | X | X | X | $Q_{0}$ |
| L | $\uparrow$ | H | X | X | $Q_{0}$ |
| L | $\uparrow$ | X | H | X | $Q_{0}$ |
| L | $\uparrow$ | L | L | L | L |
| L | $\uparrow$ | 1 | L | H | H |

When either M or N (or both) is (are) high the output is disabled to the high-impedance state: however, sequential operation of the flip-flops is not affected.
$H=$ high level (steady state)
$L=$ low level (steady state)
$\uparrow=$ low-to-high level transition
$X=$ don't care (any input including transitions)
$Q_{0}=$ the level of $Q$ before the indicated steady state input conditions were established

| Absolute Maximum Ratings (Notes 1 \& 2) |  |
| :--- | ---: |
| Supply Voltage (VCC) | -0.5 to +7.0 V |
| DC Input Voltage $\left(V_{I N}\right)$ | -1.5 to $\mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V}$ |
| DC Output Voltage (VOUT) | -0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ |
| Clamp Diode Current (IK, loK) | $\pm 20 \mathrm{~mA}$ |
| DC Output Current, per pin (louT) | $\pm 35 \mathrm{~mA}$ |
| DC VCC or GND Current, per pin (lCC) | $\pm 70 \mathrm{~mA}$ |
| Storage Temperature Range (TSTG) | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Power Dissipation (PD) (Note 3) | 500 mW |
| Lead Temperature (T) (Soldering 10 seconds) | $260^{\circ} \mathrm{C}$ |

Operating Conditions

|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage $\left(V_{C C}\right)$ | 2 | 6 | V |
| DC Input or Output Voltage | 0 | $V_{C C}$ | V |
| (VIN, $V_{\text {OUT }}$ ) |  |  |  |
| Operating Temperature Range $\left(T_{A}\right)$ |  |  |  |
| MM74HC | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |  |
| ( $\left.t_{5}, t_{f}\right) \quad V_{C C}=2.0 \mathrm{~V}$ |  | 1000 | ns |
| $\quad V_{C C}=4.5 \mathrm{~V}$ |  | 500 | ns |
| $\quad V_{C C}=6.0 \mathrm{~V}$ |  | 400 | ns |

DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\text {IH }}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage | - | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & \mathrm{V}_{I N}=\mathrm{V}_{I H} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \mid \text { IOUT } \mid \leq 20 \mu \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{I H} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 6.0 \mathrm{~mA} \\ & \|\mathrm{IOUT}\| \leq 7.8 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{array}{r} 3.84 \\ 5.34 \\ \hline \end{array}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{v} \\ & \mathrm{v} \\ & \hline \end{aligned}$ |
| V OL | Maximum Low Level Output Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{1 \mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\left.\right\|_{\text {IOUT }}\right\| \leq 6.0 \mathrm{~mA} \\ & \mid \text { IIUT } \mid \leq 7.8 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| IN | Maximum Input Current | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CC}}$ or GND | 6.0V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| loz | Maximum TRI-STATE Output Leakage | $\begin{aligned} & V_{\text {OUT }}=V_{C C} \text { or } G N D \\ & \text { Enable }=V_{I H} \end{aligned}$ | 6.0 V |  | $\pm 0.5$ | $\pm 5.0$ | $\pm 10$ | $\mu \mathrm{A}$ |
| Icc | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & I_{\text {OUT }}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathbb{I}}$ and $\mathrm{V}_{\mathbb{L}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{I H}$ value at 5.5 V is 3.85 V .) The worst case leakage current (IIN, ${ }^{\mathrm{l} C \mathrm{C}}$, and $\mathrm{l}_{\mathrm{OZ}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $f_{\text {MAX }}$ | Maximum Operating Frequency |  | 45 | 30 | MHz |
| tPHL, $^{\text {tPLH }}$ | Maximum Propagation Delay: Clock to Q |  |  | 31 | ns |
| tpHL | Maximum Propagation Delay: Clear to Q |  | 18 | 27 | ns |
| $t_{\text {PZH, }} \mathrm{t}_{\text {PZL }}$ | Maximum Output Enable Time | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ | 18 | 28 | ns |
| ${ }_{\text {t }}^{\text {PHZ }}$, tPLZ | Maximum Output Disable Time | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF} \\ & \hline \end{aligned}$ | 16 | 25 | ns |
| ts | Minimum Data Set Up Time |  |  | 20 | ns |
| ts | Minimum Data Enable Set Up Time |  |  | 20 | ns |
| $\mathrm{t}_{\mathrm{H}}$ | Minimum Data Hold Time |  |  | 0 | ns |
| $t_{H}$ | Minimum Data Enable Hold Time |  |  | 0 | ns |
| tw | Minimum Clock Pulse Width |  |  | 16 | ns |

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}$ to $6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $f_{\text {max }}$ | Maximum Operating Frequency | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 10 \\ & 45 \\ & 55 \\ & \hline \end{aligned}$ | $\begin{gathered} 5 \\ 27 \\ 32 \\ \hline \end{gathered}$ | $\begin{aligned} & 4 \\ & 21 \\ & 25 \end{aligned}$ | $\begin{gathered} 4 \\ 18 \\ 21 \end{gathered}$ | MHz <br> MHz <br> MHz |
| $\mathrm{t}_{\text {PHL, }} \mathrm{tPLH}$ | Maximum Propagation Delay from Clock to Q | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} \hline 80 \\ 110 \\ \hline \end{gathered}$ | $\begin{aligned} & 175 \\ & 225 \\ & \hline \end{aligned}$ | $\begin{aligned} & 220 \\ & 280 \\ & \hline \end{aligned}$ | $\begin{aligned} & 262 \\ & 338 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & C_{L}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 23 \\ & 28 \\ & \hline \end{aligned}$ | $\begin{aligned} & 35 \\ & 45 \\ & \hline \end{aligned}$ | $\begin{aligned} & 44 \\ & 56 \\ & \hline \end{aligned}$ | $\begin{aligned} & 53 \\ & 68 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | $\begin{aligned} & C_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 21 \\ & 26 \\ & \hline \end{aligned}$ | $\begin{aligned} & 30 \\ & 38 \\ & \hline \end{aligned}$ | $\begin{aligned} & 38 \\ & 48 \\ & \hline \end{aligned}$ | $\begin{aligned} & 45 \\ & 57 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{t}_{\text {PHL }}$ | Maximum Propagation Delay from Clear to $Q$ | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 70 \\ 100 \\ \hline \end{gathered}$ | $\begin{array}{r} 150 \\ 200 \\ \hline \end{array}$ | $\begin{aligned} & 189 \\ & 252 \\ & \hline \end{aligned}$ | $\begin{aligned} & 224 \\ & 298 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 20 \\ & 25 \\ & \hline \end{aligned}$ | $\begin{aligned} & 30 \\ & 40 \\ & \hline \end{aligned}$ | $\begin{aligned} & 38 \\ & 50 \\ & \hline \end{aligned}$ | $\begin{aligned} & 45 \\ & 60 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \hline \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 17 \\ & 22 \\ & \hline \end{aligned}$ | $\begin{aligned} & 26 \\ & 34 \\ & \hline \end{aligned}$ | $\begin{aligned} & 32 \\ & 43 \\ & \hline \end{aligned}$ | $\begin{aligned} & 38 \\ & 51 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $t_{\text {PZ }}$, tPZL | Maximum Output Enable Time | $\begin{aligned} & R_{L}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{gathered} 70 \\ 100 \\ 20 \\ 25 \\ 17 \\ 22 \\ \hline \end{gathered}$ | $\begin{gathered} 150 \\ 200 \\ 30 \\ 40 \\ 26 \\ 34 \\ \hline \end{gathered}$ | $\begin{array}{r} 189 \\ 252 \\ 38 \\ 50 \\ 32 \\ 43 \\ \hline \end{array}$ | $\begin{gathered} 224 \\ 298 \\ 45 \\ 60 \\ 38 \\ 51 \\ \hline \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \\ & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $t_{\text {tPHZ }}$ tpLZ | Maximum Output Disable Time | $\begin{aligned} & R_{L}=1 \mathrm{k} \Omega \\ & C_{L}=50 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & \hline 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 70 \\ & 20 \\ & 17 \\ & \hline \end{aligned}$ | $\begin{gathered} 150 \\ 30 \\ 26 \\ \hline \end{gathered}$ | $\begin{aligned} & 189 \\ & 38 \\ & 32 \\ & \hline \end{aligned}$ | $\begin{gathered} 224 \\ 45 \\ 38 \\ \hline \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ts | Minimum Data or Data Enable Set Up Time |  | $\begin{aligned} & \hline 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{gathered} \hline 100 \\ 20 \\ 17 \\ \hline \end{gathered}$ | $\begin{gathered} 125 \\ 25 \\ 21 \\ \hline \end{gathered}$ | $\begin{aligned} & 150 \\ & 30 \\ & 25 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $t_{\text {REM }}$ | Minimum Removal Time |  | $\begin{array}{\|l} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ |  | $\begin{aligned} & 90 \\ & 18 \\ & 15 \\ & \hline \end{aligned}$ | $\begin{gathered} \hline 112 \\ 22 \\ 19 \end{gathered}$ | $\begin{gathered} 135 \\ 26 \\ 22 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $t_{H}$ | Minimum Data or Data Enable Hold Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0 \\ & 0 \\ & 0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| tw | Minimum Clear or Clock Pulse Width |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 9 \\ 8 \end{gathered}$ | $\begin{aligned} & 80 \\ & 16 \\ & 14 \\ & \hline \end{aligned}$ | $\begin{aligned} & 100 \\ & 20 \\ & 17 \end{aligned}$ | $\begin{gathered} 120 \\ 24 \\ 20 \\ \hline \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |



Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## MM54HC174/MM74HC174 Hex D Flip-Flops With Clear

## General Description

These edge triggered flip-flops utilize microCMOS Technology, 3.5 micron silicon gate P -well CMOS, to implement Dtype flip-flops. They possess high noise immunity, low power, and speeds comparable to low power Schottky TTL circuits. This device contains 6 master-slave flip-flops with a common clock and common clear. Data on the D input having the specified setup and hold times is transferred to the Q output on the low to high transition of the CLOCK input. The CLEAR input when low, sets all outputs to a low state.
Each output can drive 10 low power Schottky TTL equivalent loads. The MM54HC174/MM74HC174 is functionally as well as pin compatible to the 54LS174/74LS174. All inputs are protected from damage due to static discharge by diodes to $V_{C C}$ and ground.

## Features

Typical propagation delay: 16 ns
a Wide operating voltage range: 2-6V

- Low input current: $1 \mu \mathrm{~A}$ maximum
- Low quiescent current: $80 \mu \mathrm{~A}$ ( 74 HC series)
a Output drive: 10 LSTTL loads


## Connection Diagram

Dual-In-Line Package


TOP VIEW
MM54HC174/MM74HC174
54HC174 (J) 74HC174 (J,N)
Truth Table
(Each Flip-Flop)

| Inputs |  |  | Outputs, |
| :---: | :---: | :---: | :---: |
| Clear | Clock | D | Q |
| L | $X$ | $X$ | L |
| H | $\uparrow$ | $H$ | H |
| H | $\uparrow$ | L | L |
| H | L | $X$ | $Q_{0}$ |

$H=$ High level (steady state)
$\mathrm{L}=$ Low level (steady state)
$X=$ Don't Care
$\uparrow=$ Transition from low to high level
$Q_{0}=$ The level of $Q$ before the indicated steady-state input conditions were established.

## Logic Diagram




Note 1：Absolute Maximum Ratings are those values beyond which damage to the device may occur．
Note 2：Unless otherwise specified all voltages are referenced to ground．
Note 3：Power Dissipation temperature derating－plastic＂ N ＂package：$-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ ；ceramic＂ J ＂package：$-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ ．
Note 4：For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages（ $\mathrm{V}_{\mathrm{OH}}$ ，and $\mathrm{V}_{\mathrm{OL}}$ ）occur for HC at 4.5 V ．Thus the 4.5 V values should be used when designing with this supply．Worst case $\mathrm{V}_{I H}$ and $\mathrm{V}_{I L}$ occur at $\mathrm{V}_{C C}=5.5 \mathrm{~V}$ and 4.5 V respectively．（The $\mathrm{V}_{I H}$ value at 5.5 V is 3.85 V ．）The worst case leakage current（ilN ， $\mathrm{I}_{\mathrm{Cc}}$ ，and $\mathrm{l}_{\mathrm{OZ}}$ occur for CMOS at the higher voltage and so the 6.0 V values should be used．

AC Electrical Characteristics $\mathrm{v}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{t}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Operating Frequency |  | 50 | 30 | MHz |
| $t_{\text {PHLL }} \mathrm{t}_{\text {PLTH }}$ | Maximum Propagation Delay, Clock or Clear to Output |  | 16 | 30 | ns |
| trem | Minimum Removal Time, Clear to Clock |  | -2 | 5 | ns |
| ts | Minimum Set Up Time Data to Clock |  | 10 | 20 | ns |
| $\mathrm{t}_{\mathrm{H}}$ | Minimum Hold Time Clock to Data |  | 0 | 5 | ns |
| $\mathrm{t}_{\mathrm{W}}$ | Minimum Pulse Width Clock or Clear |  | 10 | 16 | ns |

## AC Electrical Characteristics $C_{L}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $f_{\text {MAX }}$ | Maximum Operating Frequency |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 5 \\ & 27 \\ & 31 \\ & \hline \end{aligned}$ | $\begin{gathered} 4 \\ 21 \\ 24 \end{gathered}$ | $\begin{gathered} 3 \\ 18 \\ 20 \end{gathered}$ | MHz <br> MHz <br> MHz |
| ${ }^{\text {t }}$ PHL, ${ }^{\text {tPLH }}$ | Maximum Propagation Delay Clock or Clear to Output |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 55 \\ & 18 \\ & 16 \end{aligned}$ | $\begin{gathered} 165 \\ 33 \\ 28 \\ \hline \end{gathered}$ | $\begin{gathered} 206 \\ 41 \\ 35 \\ \hline \end{gathered}$ | $\begin{gathered} 248 \\ 49 \\ 42 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $t_{\text {REM }}$ | Minimum Removal Time Clear to Clock | , | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 1 \\ & 1 \\ & 1 \end{aligned}$ | $\begin{aligned} & 5 \\ & 5 \\ & 5 \end{aligned}$ | $\begin{aligned} & 5 \\ & 5 \\ & 5 \end{aligned}$ | $\begin{aligned} & 5 \\ & 5 \\ & 5 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| ${ }^{\text {ts }}$ | Minimum Set Up Time Data to Clock | - . | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 42 \\ & 12 \\ & 10 \\ & \hline \end{aligned}$ | $\begin{gathered} 100 \\ 20 \\ 17 \\ \hline \end{gathered}$ | $\begin{aligned} & 125 \\ & 25 \\ & .21 \end{aligned}$ | $\begin{array}{r} 150 \\ 30 \\ 25 \end{array}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $t_{H}$ | Minimum Hold Time Clock to Data | . | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 1 \\ & 1 \\ & 1 \end{aligned}$ | $\begin{aligned} & 5 \\ & 5 \\ & 5 \end{aligned}$ | $\begin{aligned} & 5 \\ & 5 \\ & 5 \end{aligned}$ | $\begin{aligned} & 5 \\ & 5 \\ & 5 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| ${ }^{\text {tw }}$ | Minimum Pulse Width Clock or Clear |  | $\begin{aligned} & \hline 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 35 \\ 10 \\ 8 \end{gathered}$ | $\begin{aligned} & 80 \\ & 16 \\ & 14 \end{aligned}$ | $\begin{gathered} 106 \\ 20 \\ 18 \end{gathered}$ | $\begin{aligned} & 120 \\ & 24 \\ & 20 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| ${ }^{\text {t }}$ LH, ${ }^{\text {t }}$ THL | Maximum Output Rise and Fall Time |  | $\begin{array}{\|l} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{gathered} 30 \\ 8 \\ 7 \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \end{aligned}$ | $\begin{aligned} & 110 \\ & 22 \\ & 19 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $t_{r}, t_{f}$ | Maximum Input Rise and Fall Time |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \end{array}$ | . | $\begin{gathered} 1000 \\ 500 \\ 400 \end{gathered}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \end{gathered}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{CPD}^{\text {P }}$ | Power Dissipation Capacitance (Note 5) | (per package) |  | 136 |  |  |  | pF |
| $\mathrm{Cl}_{\text {IN }}$ | Maximum Input Capacitance | - | , | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+l_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## MM54HC175/MM74HC175 <br> Quad D-Type Flip-Flop With Clear

## General Description

This high speed D-TYPE FLIP-FLOP with complementary outputs utilizes microCMOS Technology, 3.5 micron silicon gate P-well CMOS, to achieve the high noise immunity and low power consumption of standard CMOS integrated circuits, along with the ability to drive 10 LS-TTL loads.
Information at the $D$ inputs of the MM54HC175/ MM74HC175 is transferred to the $Q$ and $\bar{Q}$ outputs on the positive going edge of the clock pulse. Both true and complement outputs from each flip flop are externally available. All four flip flops are controlled by a common clock and a common CLEAR. Clearing is accomplished by a negative pulse at the CLEAR input. All four Q outputs are cleared to a logical " 0 " and all four $Q$ outputs to a logical "1."

The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is functionally as well as pinout compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $V_{C C}$ and ground.

## Features

- Typical propagation delay: 15 ns
- Wide operating supply voltage range: 2-6V
- Low input current: <1 $\mu \mathrm{A}$ maximum
- Low quiescent supply current: $80 \mu \mathrm{~A}$ maximum ( 74 HC )
- High output drive current: 4 mA minimum ( 74 HC )


## Connection Diagram

Dual-In-Line Package


Truth Table
(Each Flip-Flop)

| Inputs |  |  | Outputs |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Clear | Clock | D | Q | $\overline{\text { Q }}$ |  |
| L | $X$ | $X$ | L | $H$ |  |
| $H$ | $\uparrow$ | $H$ | $H$ | $L$ |  |
| $H$ | $\uparrow$ | L | L | $H$ |  |
| $H$ | L | $X$ | $Q_{0}$ | $\bar{Q}_{0}$ |  |

$H=$ high level (steady state)
$\mathrm{L}=$ low level (steady state)
$X=$ irrelevant
$\uparrow=$ transition from low to high level
$Q_{0}=$ the level of $Q$ before the indicated steady-state input conditions were established

Absolute Maximum Ratings (Notes $1 \& 2$ )
Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) DC Input Voltage (VIN) DC Output Voltage (VOUT) Clamp Diode Current (IIK, IOK) DC Output Current, per pin (lout) DC VCC or GND Current, per pin (ICC) Storage Temperature Range ( $\mathrm{T}_{\mathrm{STG}}$ ) Power Dissipation ( $\mathrm{P}_{\mathrm{D}}$ ) (Note 3) Lead Temperature ( $T_{L}$ ) (Soldering 10 seconds) $260^{\circ} \mathrm{C}$

## Operating Conditions

|  | Min | Max | Units |
| :---: | :---: | :---: | :---: |
| Supply Voltage( $\mathrm{V}_{\mathrm{CC}}$ ) | 2 | 6 | V |
| DC Input or Output Voltage ( $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}$ ) | 0 | $\mathrm{V}_{\mathrm{Cc}}$ | V |
| Operating Temperature Range( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |  |
| MM74HC | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |  |
| $\left(t_{r}, t_{f}\right) \quad V_{C C}=2.0 \mathrm{~V}$ |  | 1000 | ns |
| $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ |  | 500 | ns |
| $\mathrm{V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ |  | 400 | ns |

DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| V OH | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|l_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \\ & \hline \end{aligned}$ | $\begin{array}{r} 3.98 \\ 5.48 \\ \hline \end{array}$ | $\begin{array}{r} 3.84 \\ 5.34 \\ \hline \end{array}$ | $\begin{aligned} & 3.7 \\ & 5.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{v} \\ & \mathrm{v} \end{aligned}$ |
| $\mathrm{V}_{\text {OL }}$ | Maximum Low Level Output Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | 0 0 0 | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{I}_{\mathrm{OUT}}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|\mathrm{I}_{\mathrm{OUT}}\right\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & V \\ & v \end{aligned}$ |
| IN | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| Icc | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & \text { IOUT }=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 8 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages $\left(\mathrm{V}_{\mathrm{OH}}\right.$, and $\mathrm{V}_{\mathrm{O}} \mathrm{J}$ occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{1 \mathrm{H}}$ and $\mathrm{V}_{I L}$ occur at $\mathrm{V}_{C C}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{I H}$ value at 5.5 V is 3.85 V .) The worst case leakage current (IN, ICC , and $\mathrm{I}_{\mathrm{OZ}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

## AC Electrical Characteristics

$V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }_{\text {f MAX }}$ | Maximum Operating Frequency |  | 60 | 35 | MHz |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Clock to Q or $\bar{Q}$ |  | 15 | 25 | ns |
| $\mathrm{tPHL} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Reset to Q or $\bar{Q}$ |  | 13 | 21 | ns |
| $t_{\text {tec }}$ | Minimum Removal Time, Clear to Clock |  |  | 20 | ns |
| ts | Minimum Set Up Time, Data to Clock |  |  | 20 | ns |
| $t_{H}$ | Minimum Hold Time, Data from Clock |  |  | 0 | ns |
| tw | Minimum Pulse Width, Clock or Clear |  | 10 | 16 | ns |

## AC Electrical Characteristics

$\mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}$ to $6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | $\mathrm{V}_{\mathrm{cc}}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $f_{\text {max }}$ | Maximum Operating Frequency |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 12 \\ & 60 \\ & 70 \end{aligned}$ | $\begin{gathered} 6 \\ 30 \\ 35 \end{gathered}$ | $\begin{gathered} 5 \\ 24 \\ 28 \end{gathered}$ | $\begin{gathered} 4 \\ 20 \\ 24 \end{gathered}$ | MHz MHz MHz |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Clock to Q or $\bar{Q}$ |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 80 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{gathered} 150 \\ 30 \\ 26 \end{gathered}$ | $\begin{aligned} & 190 \\ & 38 \\ & 32 \end{aligned}$ | $\begin{gathered} 225 \\ 45 \\ 38 \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{tPHL}^{\text {t }}$ PLH | Maximum Propagation Delay, Reset to Q or $\bar{Q}$ |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{array}{r} 64 \\ 14 \\ 12 \\ \hline \end{array}$ | $\begin{aligned} & 125 \\ & 25 \\ & 21 \end{aligned}$ | $\begin{aligned} & 158 \\ & 32 \\ & 27 \end{aligned}$ | $\begin{aligned} & \hline 186 \\ & 37 \\ & 32 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \\ & \hline \end{aligned}$ |
| $t_{\text {REM }}$ | Minimum Removal Time Clear to Clock |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 100 \\ & 20 \\ & 17 \\ & \hline \end{aligned}$ | $\begin{aligned} & 125 \\ & 25 \\ & 21 \end{aligned}$ | $\begin{aligned} & 150 \\ & 30 \\ & 25 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ts | Minimum Set Up Time Data to Clock |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 100 \\ 20 \\ 17 \end{gathered}$ | $\begin{aligned} & 125 \\ & 25 \\ & 21 \end{aligned}$ | $\begin{aligned} & 150 \\ & 30 \\ & 25 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{t}_{\mathrm{H}}$ | Minimum Hold Time Data from Clock |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| ${ }_{\text {tw }}$ | Minimum Pulse Width Clear or Clock |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} \hline 30 \\ 9 \\ 8 \end{gathered}$ | $\begin{aligned} & 80 \\ & 16 \\ & 14 \end{aligned}$ | $\begin{aligned} & 100 \\ & 20 \\ & 17 \end{aligned}$ | $\begin{gathered} 120 \\ 24 \\ 20 \\ \hline \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $t_{r}, t_{f}$ | Maximum Input Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1000 \\ 500 \\ 400 \end{gathered}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \end{gathered}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| ${ }_{\text {t }}^{\text {LLH. }}$, ${ }_{\text {THHL }}$ | Maximum <br> Output Rise and Fall Time | 1 | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} \hline 30 \\ 9 \\ 8 \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \end{aligned}$ | $\begin{aligned} & \hline 110 \\ & 22 \\ & 19 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | (per package) |  | 150 |  |  |  | pF |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## Logic Diagram



TL/F/5319-2

## MM54HC181/MM74HC181



## Arithmetic Logic Units/Function Generators

## General Description

These arithmetic logic units (ALU)/function generators utilize microCMOS Technology, 3.5 micron silicon gate P -well CMOS. They possess the high noise immunity and low power consumption of standard CMOS integrated circuits, as well as the ability to drive 10 LS-TTL loads.
The MM54HC181/MM74HC181 are arithmetic logic unit (ALU)/function generators that have a complexity of 75 equivalent gates on a monolithic chip. These circuits perform 16 binary arithmetic operations on two 4-bit words as shown in Tables 1 and 2. These operations are selected by the four function-select lines (S0, S1, S2, S3) and include addition, subtraction, decrement, and straight transfer. When performing arithmetic manipulations, the internal carries must be enabled by applying a low-level voltage to the mode control input (M). A full carry look-ahead scheme is made available in these devices for fast, simultaneous carry generation by means of two cascade-outputs (pins 15 and 17) for the four bits in the package. When used in conjunction with the MM54HC182 or MM74HC182, full carry lookahead circuits, high-speed arithmetic operations can be performed. The method of cascading HC182 circuits with these ALU's to provide multi-level full carry look-ahead is illustrated under typical applications data for the MM54HC182/ MM74HC182.

If high speed is not of importance, a ripple-carry input ( $\mathrm{C}_{\mathrm{n}}$ ) and a ripple-carry output ( $\mathrm{C}_{\mathrm{n}}+4$ ) are available. However, the ripple-carry delay has also been minimized so that arithmetic manipulations for small word lengths can be performed without external circuitry.

## Features

- Full look-ahead for high-speed operations on long words
- Arithmetic operating modes:

Addition
Subtraction
Shift operand a one position magnitude comparison
Plus Twelve other arithmetic operations

- Logic function modes:

Exclusive-OR
Comparator
AND, NAND, OR, NOR
Plus ten other logic operations

- Wide operating voltage range: $2 \mathrm{~V}-6 \mathrm{~V}$
- Low input current: $1 \mu \mathrm{~A}$ maximum
- Low quiescent current: $80 \mu \mathrm{~A}$ maximum

Connection Diagram
Dual-In-Line Package


Pin Designations

| Designation | Pin Nos. | Function |
| :---: | :---: | :---: |
| A3, A2, A1, A0 | $19,21,23,2$ | Word A Inputs |
| B3, B2, B1, B0 | $18,20,22,1$ | Word B Inputs |
| S3, S2, S1, S0 | $3,4,5,6$ | Function-Select <br> Inputs |
| C $_{n}$ | 7 | Inv. Carry Input |
| M | 8 | Mode Control <br> Input |
| F3, F2, F1, F0 | $13,11,10,9$ | Function Outputs |
| A = B | 14 | Comparator Outputs |
| P | 15 | Carry Propagate <br> Output |
| C $_{n}+4$ | 16 | Inv. Carry Output |
| G | 17 | Carry Generate <br> Output |
| VCC $_{\text {GND }}$ | 24 | 12 |
| Supply Voltage |  |  |

General Description (Continued)

These circuits will accommodate active-high or active-low data, if the pin designations are interpreted as shown below.
Subtraction is accomplished by 1 's complement addition where the 1 's complement of the subtrahend is generated internally. The resultant output is A-B-1, which requires an end-around or forced carry to produce A-B.
The 181 can also be utilized as a comparator. The $A=B$ output is internally decoded from the function outputs (FO, F1, F2, F3) so that when two words of equal magnitude are applied at the $A$ and $B$ inputs, it will assume a high level to indicate equality $(A=B)$. The ALU should be in the subtract mode with $\mathrm{C}_{\mathrm{n}}=\mathrm{H}$ when performing this comparison. The $\mathrm{A}=\mathrm{B}$ output is open-drain so that it can be wire-AND connected to give a comparison for more than four bits. The carry output $\left(C_{n}+4\right)$ can also be used to supply relative magnitude information. Again, the ALU should be placed in the subtract mode by placing the function select inputs S3, S2, S1, S0 at L, H, H, L, respectively.
These circuits have been designed to not only incorporate all of the designer's requirements for arithmetic operations,
but also to provide 16 possible functions of two Boolean variables without the use of external circuitry. These logic functions are selected by use of the four function-select inputs (S0, S1, S2, S3) with the mode-control inpu (M) at a high level to disable the internal carry. The 16 logic functions are detailed in Tables 1 and 2 and include exclusiveOR, NAND, AND, NOR, and OR functions.

## ALU SIGNAL DESIGNATIONS

The MM54HC181/MM74HC181 can be used with the signal designations of either Figure 1 or Figure 2.
The logic functions and arithmetic operations obtained with signal designations as in Figure 1 are given in Table 1; those obtained with the signal designations of Figure 2 are given in Table 2.
The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is speed, function, and pinout compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $V_{C C}$ and ground.

| Pin Number | $\mathbf{2}$ | $\mathbf{1}$ | $\mathbf{2 3}$ | $\mathbf{2 2}$ | $\mathbf{2 1}$ | $\mathbf{2 0}$ | $\mathbf{1 9}$ | $\mathbf{1 8}$ | $\mathbf{9}$ | $\mathbf{1 0}$ | $\mathbf{1 1}$ | $\mathbf{1 3}$ | $\mathbf{7}$ | $\mathbf{1 6}$ | $\mathbf{1 5}$ | $\mathbf{1 7}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Active-High Data (Table 1) | A 0 | B 0 | A 1 | B 1 | A 2 | B 2 | A 3 | B 3 | F 0 | F 1 | F 2 | F 3 | $\overline{\mathrm{C}}_{n}$ | $\overline{\mathrm{C}}_{n}+4$ | X | Y |
| Active-Low Data (Table 1) | $\overline{\mathrm{A} 0}$ | $\overline{\mathrm{~B}} 0$ | $\overline{\mathrm{~A}} 1$ | $\overline{\mathrm{~B}} 1$ | $\overline{\mathrm{~A}} 2$ | $\overline{\mathrm{~B}} 2$ | $\overline{\mathrm{~A}} 3$ | $\overline{\mathrm{~B}} 3$ | $\overline{\mathrm{~F}} 0$ | $\overline{\mathrm{~F}} 1$ | $\overline{\mathrm{~F}} 2$ | $\overline{\mathrm{~F}} 3$ | $\mathrm{C}_{\mathrm{n}}$ | $\mathrm{C}_{n+4}$ | $\overline{\mathrm{P}}$ | $\overline{\mathrm{G}}$ |


| Input <br> $\mathbf{C}_{\boldsymbol{n}}$ | Output <br> $\mathrm{C}_{\boldsymbol{n}}+\mathbf{4}$ | Active-High Data <br> (Figure 1) | Active-Low Data <br> (Figure 2) |
| :---: | :---: | :---: | :---: |
| $H$ | $H$ | $A \leq B$ | $A \geq B$ |
| $H$ | L | $\mathrm{~A}>\mathrm{B}$ | $\mathrm{A}<\mathrm{B}$ |
| L | H | $\mathrm{A}<\mathrm{B}$ | $\mathrm{A}>\mathrm{B}$ |
| L | L | $\mathrm{A} \geq \mathrm{B}$ | $\mathrm{A} \leq \mathrm{B}$ |

Table 1


Figure 1

| Selection | Active High Data |  |  |
| :---: | :---: | :---: | :---: |
|  | $M=H$ <br> Logic Functions | $\mathrm{M}=\mathrm{L}$; Arithmetic Operations |  |
| S3 S2 S1 S0 |  | $\mathrm{C}_{\mathrm{n}}=\mathrm{H}$ (no carry) | $\mathrm{C}_{\mathrm{n}}=\mathrm{L}$ (with carry) |
| L L L L | $F=\bar{A}$ | $\mathrm{F}=\mathrm{A}$ | $F=A$ Plus 1 |
| L L L | $F=\overline{A+B}$ | $F=A+B$ | $F=(A+B)$ Plus 1 |
| L L H L | $F=\bar{A} B$ | $F=A+\bar{B}$ | $F=(A+\bar{B})$ Plus 1 |
| L L H H | $\mathrm{F}=0$ | $\mathrm{F}=$ Minus 1 (2's Compl) | $F=$ Zero |
| L H L L | $F=\overline{A B}$ | $F=A$ Plus $A \bar{B}$ | $F=A$ Plus $A \bar{B}$ Plus 1 |
| L H L H | $\mathrm{F}=\overline{\mathrm{B}}$ | $F=(A+B)$ Plus $A \bar{B}$ | $F=(A+B)$ Plus $A \bar{B}$ Plus 1 |
| L H H L | $F=A \oplus B$ | $F=A$ Minus $B$ Minus 1 | $F=A$ Minus $B$ |
| L H H H | $F=A \bar{B}$ | $F=A \bar{B}$ Minus 1 | $F=A \bar{B}$ |
| H L L L | $F=\bar{A}+B$ | $F=A$ Plus $A B$ | $F=A$ Plus AB Plus 1 |
| H L L H | $F=\overline{A \oplus B}$ | $F=A$ Plus $B$ | $F=A$ Plus B Plus 1 |
| H L H L | $F=B$ | $F=(A+\bar{B})$ Plus $A B$ | $F=(A+\bar{B})$ Plus $A B$ Plus 1 |
| H L H H | $F=A B$ | $F=A B$ Minus 1 | $F=A B$ |
| H.H L L | $F=1$ | $F=A$ Plus $A^{*}$ | $F=A$ Plus A Plus 1 |
| H H L H | $F=A+\bar{B}$ | $F=(A+B)$ Plus $A$ | $F=(A+B)$ Plus A Plus 1 |
| H H H L | $F=A+B$ | $F=(A+\bar{B})$ Plus $A$ | $F=(A+\bar{B})$ Plus $A$ Plus 1 |
| $\mathrm{H} \quad \mathrm{H} \quad \mathrm{H} \quad \mathrm{H}$ | $F=A$ | $F=A$ Minus 1 | $F=A$ |

[^3]Table 2


Figure 2

-Each bit is shifted to the next more significant position.

| Number of Bits | Typical Addition Times | Package Count |  | Carry Method Between ALU's |
| :---: | :---: | :---: | :---: | :---: |
|  |  | Arithmetic/ Logic Units | Look Ahead Carry Generators |  |
| 1 to 4 | 20 ns | 1 | 0 | None |
| 5 to 8 | 30 ns | 2 | 0 | Ripple |
| 9 to 16 | 30 ns | 3 or 4 | 1 | Full Look-Ahead |
| 17 to 64 | 50 ns | 5 to 16 | 2 to 5 | Full Look-Ahead |

Absolute Maximum Ratings (Notes $1 \& 2$ )
Supply Voltage (VCC) -0.5 to +7.0 V
DC Input Voltage ( $\mathrm{V}_{\mathrm{IN}}$ ) -1.5 to $\mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V}$ DC Output Voltage (VOUT) -0.5 to $V_{C C}+0.5 \mathrm{~V}$ Clamp Diode Current (IIK, IOK) $\pm 20 \mathrm{~mA}$ DC Output Current, per pin (IOUT) DC V ${ }_{\text {CC }}$ or GND Current, per pin (ICC) $\pm 25 \mathrm{~mA}$ $\pm 50 \mathrm{~mA}$
Storage Temperature Range ( $T_{\mathrm{STG}}$ ) Power Dissipation ( $\mathrm{PD}_{\mathrm{D}}$ ) (Note 3) 500 mW
Lead Temperature ( $T_{L}$ ) (Soldering 10 seconds) $\quad 260^{\circ} \mathrm{C}$

## Operating Conditions

| Supply Voltage( $\mathrm{V}_{\mathrm{CC}}$ ) Min | $\underset{6}{\operatorname{Max}}$ | Units V |
| :---: | :---: | :---: |
| DC Input or Output Voltage 0 ( $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}$ ) | $\mathrm{V}_{\mathrm{Cc}}$ | V |
| Operating Temperature Range ( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |
| MM74HC -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |
| $\left(t_{r}, t_{f}\right) \quad V_{C C}=2.0 \mathrm{~V}$ | 1000 | ns |
| $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ | 500 | ns |
| $\mathrm{V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ | 400 | ns |

DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage | . | $\begin{aligned} & \hline 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3: 15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage (any output except$A=B)$ | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \|\mathrm{IOUT}\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \\ & \hline \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | 1.9 <br> 4.4 <br>  | $\begin{aligned} & \mathrm{V} \\ & \mathrm{v} \\ & \mathrm{v} \\ & \hline \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{1 \mathrm{~N}}=\mathrm{V}_{I H} \text { or } \mathrm{V}_{1 \mathrm{~L}} \\ & \left\|l_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|{ }_{\text {Iout }}\right\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{array}{r} 3.98 \\ 5.48 \end{array}$ | $\begin{aligned} & 3.84 \\ & 5.34 \\ & \hline \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| ${ }^{\text {ILKG }}$ | Maximum Leakage Open Drain Output Current ( $A=B$ Output) | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & V_{\text {OUT }}=V_{C C} \end{aligned}$ | 6.0 V |  | 0.5 | 5.0 | 10 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {IOUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  | , | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{I \mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|l_{\text {IOUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{v} \end{aligned}$ |
| IN | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\mathrm{CC}}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CC}} \text { or GND } \\ & \mathrm{I}_{\mathrm{OUT}}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramlc " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OU}}$ occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathbb{I}}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathbb{H}}$ value at 5.5 V is 3.85 V .) The worst case leakage current (liN. $\mathrm{I}_{\mathrm{CC}}$, and $\mathrm{I}_{\mathrm{OZ}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

## AC Electrical Characteristics

$V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed LImit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {PHL, }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay From $C_{n}$ to $C_{n}+4$ |  | 13 | 20 | ns |
| ${ }^{\text {tPHL, }}$ t ${ }_{\text {PLH }}$ | Maximum Propagation Delay From any A or B to $\mathrm{C}_{\mathrm{N}}+4$ | $\begin{aligned} & \mathrm{M}=\mathrm{OV}, \mathrm{~S} 0=\mathrm{S} 3=\mathrm{V} \mathrm{CC} \\ & \mathrm{~S} 1=\mathrm{S} 0=0 \mathrm{~V} \\ & (\overline{\mathrm{Sum}} \text { mode}) \\ & \hline \end{aligned}$ | $30 \cdot$ | 45 | ns |
| $t_{\text {PHL, }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay From any $A$ or $B$ to $C_{N}+4$ | $\begin{aligned} & M=0 V, S 0=S 3=0 V \\ & S 1=S 2=V_{C C} \\ & \text { (Diff. mode) } \end{aligned}$ | 35 | 50 | ns |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay From $C_{n}$ to any $F$ | $\begin{aligned} & M=o V \\ & (\overline{S u m} \text { or } \\ & \text { Diff. mode) } \end{aligned}$ | 13 | 20 | ns |
| $t_{\text {PHL }}$, tPLH | Maximum Propagation Delay From any A or B to G | $\begin{aligned} & M=O V, S O= \\ & S 3=V C C \\ & S 1=S 2=O V \\ & (\overline{S u m} \text { mode }) \end{aligned}$ | 14 | 20 | ns |
| $t_{\text {PHL }}, \mathrm{tpLH}$ | Maximum Propagation Delay From any A or B to G | $\begin{aligned} & M=0 V, S 0= \\ & S 3=0 V \\ & S 1=S 2=V_{C C} \\ & (\overline{\text { Diff mode })} \end{aligned}$ | 18 | 25 | ns |
| $t_{\text {PHL }}, t_{\text {PLH }}$ | Maximum Propagation Delay From any A or B to P | $\begin{aligned} & M=O V, S 0= \\ & S 3=V_{C C} \\ & S 1=S 2=0 V \\ & (S u m \text { mod }) \end{aligned}$ | 17 | 25 | ns |
| tPHL, $^{\text {tpLH }}$ | Maximum Propagation Delay From any A or B to P | $\begin{aligned} & M=O V, S 0= \\ & S 3=O V \\ & S 1=S 2=V_{C C} \\ & (\overline{\text { Diff }} \text { mode }) \end{aligned}$ | 17 | 25 | ns |
| $t_{\text {PHL }}$, tpLH | Maximum Propagation Delay From $A_{1}$ or $B_{1}$ to $F_{1}$ | $\begin{aligned} & M=O V, S O= \\ & S 3=V C C \\ & S 1=S 2=O V \\ & (S \text { Sum mode }) \end{aligned}$ | 28 | 42 | ns |
| $t_{\text {PHL }}, \mathrm{tPLH}$ | Maximum Propagation Delay From $A_{1}$ or $B_{1}$ to $F_{1}$ | $\begin{aligned} & M=0 V, S 0= \\ & S 3=O V \\ & S 1=S 2=V_{C C} \\ & (\overline{\text { Diff }} \text { mode }) \end{aligned}$ | 32 | 48 | ns |
| $t_{\text {PHL }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay From $A_{1}$ or $B_{1}$ to $F_{1}$ | $\begin{aligned} & M=V_{C C} \\ & \text { (logic mode) } \\ & \hline \end{aligned}$ | 32 | 48 | ns |
| $t_{\text {thLL, }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay From any $A$ or $B$ to $A=B$ | $\begin{aligned} & M=O V, S 0= \\ & S 3=O V \\ & S 1=S 2=V_{C C} \\ & (\overline{\text { Diff }} \text { mode }) \end{aligned}$ | 36 | 50 | ns |

AC Electrical Characteristics $C_{L}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| ${ }^{\text {tphL }}$, $\mathrm{t}_{\text {PLH }}$ | Maximum Propagation <br> Delay From $\mathrm{C}_{\mathrm{n}}$ to $\mathrm{C}_{\mathrm{n}}+4$ |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 55 \\ & 17 \\ & 14 \\ & \hline \end{aligned}$ | $\begin{gathered} 120 \\ 24 \\ 20 \\ \hline \end{gathered}$ | $\begin{aligned} & 160 \\ & 30 \\ & 25 \end{aligned}$ | $\begin{gathered} 200 \\ 36 \\ 30 \\ \hline \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ${ }_{\text {tPHL, }}$ tPLH | Maximum Propagation Delay From any $A$ or $B$ to $C_{n}+4$ | $\begin{aligned} & M=0 V, S 0= \\ & S 3=V C C \\ & S 1=S 2=0 V \\ & \text { (Sum mode) } \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 110 \\ & 35 \\ & 30 \end{aligned}$ | $\begin{gathered} 250 \\ 50 \\ 43 \end{gathered}$ | $\begin{aligned} & \hline 325 \\ & 63 \\ & 53 \end{aligned}$ | $\begin{gathered} 375 \\ 75 \\ 65 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{t}_{\text {PHL }}$, tPLH | Maximum Propagation Delay From any $A$ or $B$ to $C_{n}+4$ | $\begin{aligned} & M=O V, S 0= \\ & S 3=O V \\ & S 1=S 2=V \\ & \text { CC } \\ & \text { (Diff mode) } \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 120 \\ 40 \\ 35 \end{gathered}$ | $\begin{gathered} 280 \\ 56 \\ 48 \end{gathered}$ | $\begin{aligned} & 350 \\ & 70 \\ & 60 \end{aligned}$ | 420 84 72 | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ${ }^{\text {t }}$ PHL, $\mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay From $C_{n}$ to any $F$ | $\begin{aligned} & M=0 \mathrm{~V} \\ & \text { (Sum or } \\ & \text { Diff mode) } \end{aligned}$ | $\begin{aligned} & \hline 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 55 \\ & 17 \\ & 14 \end{aligned}$ | $\begin{aligned} & 120 \\ & 24 \\ & 20 \end{aligned}$ | $\begin{aligned} & 160 \\ & 30 \\ & 25 \end{aligned}$ | $\begin{gathered} 200 \\ 36 \\ 30 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| ${ }_{\text {tphL, }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay From any A or B to G | $\begin{aligned} & M=O V, S 0= \\ & S 3=V C C \\ & S 1=S 2=0 V \\ & \text { (Sum mode) } \end{aligned}$ | $\begin{aligned} & \hline 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 55 \\ & 17 \\ & 14 \end{aligned}$ | $\begin{gathered} \hline 120 \\ 24 \\ 20 \end{gathered}$ | $\begin{aligned} & 160 \\ & 30 \\ & 25 \end{aligned}$ | 200 36 30 | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay From any $A$ or $B$ to $G$ | $\begin{aligned} & M=O V, S 0= \\ & S 3=0 V \\ & S 1=S 2 \\ & \text { (Diff mode } \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 70 \\ & 20 \\ & 17 \end{aligned}$ | $\begin{gathered} 150 \\ 30 \\ 26 \end{gathered}$ | $\begin{aligned} & 189 \\ & 38 \\ & 32 \end{aligned}$ | $\begin{gathered} 224 \\ 45 \\ 38 \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ${ }_{\text {tPHL }}$, tPLH | Maximum Propagation Delay From any $A$ or $B$ to $P$ | $\begin{aligned} & M=O V, S 0= \\ & S 3=V C C \\ & S 1=S 2=0 V \\ & \text { (Sum mode) } \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 70 \\ & 20 \\ & 17 \end{aligned}$ | $\begin{aligned} & \hline 150 \\ & 30 \\ & 26 \end{aligned}$ | $\begin{gathered} 189 \\ 38 \\ 32 \end{gathered}$ | $\begin{gathered} 224 \\ 45 \\ 38 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{t}_{\text {PHL }} \mathrm{t}_{\text {PLL }}$ | Maximum Propagation Delay From any $A$ or $B$ to $P$ | $\begin{aligned} & \mathrm{M}=0 \mathrm{~V}, \mathrm{~S} 0= \\ & \mathrm{S} 3=0 \mathrm{~V} \\ & \mathrm{~S} 1=\mathrm{S} 2=\mathrm{VCC} \\ & \text { (Ditf mode) } \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 70 \\ & 20 \\ & 17 \end{aligned}$ | $\begin{aligned} & 150 \\ & 30 \\ & 26 \end{aligned}$ | $\begin{gathered} 189 \\ 38 \\ 32 \end{gathered}$ | $\begin{gathered} 224 \\ 45 \\ 38 \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{t}_{\text {PHL }} \mathrm{t}_{\text {PL }}$ | Maximum Propagation <br> Delay From $A_{1}$ or $B_{1}$ to $F_{1}$ | $\begin{aligned} & M=O V, S 0= \\ & S 3=V C C \\ & S 1=S 2=0 V \\ & \text { (Sum mode) } \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 115 \\ & 35 \\ & 30 \end{aligned}$ | $\begin{gathered} 240 \\ 48 \\ 41 \end{gathered}$ | $\begin{gathered} 300 \\ 60 \\ 51 \end{gathered}$ | $\begin{gathered} 360 \\ 72 \\ 61 \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{tphL} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay From $A_{1}$ or $B_{1}$ to $F_{1}$ | $\begin{aligned} & M=O V, S 0= \\ & S 3=O V \\ & S 1=S 2=V \\ & \text { (Diff mode }) \end{aligned}$ | $\begin{aligned} & \hline 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 120 \\ 40 \\ 34 \end{gathered}$ | $\begin{aligned} & 275 \\ & 55 \\ & 47 \end{aligned}$ | $\begin{gathered} \hline 344 \\ 69 \\ 59 \end{gathered}$ | $\begin{gathered} 344 \\ 83 \\ 69 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| ${ }^{\text {PPHL }}$, tPLH | Maximum Propagation Delay From $\mathrm{A}_{1}$ or $\mathrm{B}_{1}$ to $\mathrm{F}_{1}$ | $\begin{aligned} & M=V_{C C} \\ & \text { (logic mode) } \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 120 \\ 40 \\ 34 \end{gathered}$ | $\begin{gathered} 275 \\ 55 \\ 47 \end{gathered}$ | $\begin{gathered} \hline 344 \\ 60 \\ 59 \end{gathered}$ | $\begin{gathered} 344 \\ 83 \\ 69 \end{gathered}$ | $\begin{aligned} & \hline \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| ${ }_{\text {tPHL, }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay From any $A$ or $B$ to $A=B$ | $\begin{aligned} & M=O V, S 0= \\ & S 3=O V \\ & S 1=S 2=V C C \\ & \text { (Diff mode) } \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 120 \\ 40 \\ 35 \end{gathered}$ | $\begin{gathered} 280 \\ 56 \\ 48 \end{gathered}$ | $\begin{gathered} 350 \\ 70 \\ 60 \end{gathered}$ | $\begin{gathered} 420 \\ 84 \\ 72 \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ${ }^{\text {tTLH, }}$ TTHL | Maximum Output Rise and Fall Time |  | $\begin{aligned} & \hline 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} \hline 30 \\ 8 \\ 7 \\ \hline \end{gathered}$ | $\begin{aligned} & 7.5 \\ & 15 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \\ & \hline \end{aligned}$ | $\begin{aligned} & 110 \\ & 22 \\ & 19 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \text { ns } \\ & \text { ns } \\ & \hline \end{aligned}$ |
| CPD | Power Dissipation Capacitance (Note 5) |  |  |  |  |  |  | pF |
| $\mathrm{Cl}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+l_{C C} V_{C C}$, and the no load dynamic current. consumption, $I_{S}=C_{P D} V_{C C}{ }^{f+I_{C C} .}$
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

Logic Mode Test Table
Function Inputs: $\mathbf{S 1}=\mathbf{S 2}=\mathbf{M}=\mathbf{V}_{\mathbf{C C}}, \mathbf{S O}=\mathbf{S 3}=\mathbf{0} \mathbf{V}$

| Parameter | Input Under Test | Other Input Same Blt |  | Other Data Inputs |  | Output Under Test | Output Waveform |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Apply VCc | Apply GND | Apply VCC | Apply GND |  |  |
| ${ }_{\text {PPHL }}$ tPLH | $A_{1}$ | $\mathrm{B}_{1}$ | None | None | Remaining $A$ and $B, C_{n}$ | $F_{1}$ | Out-of-Phase |
| $t_{\text {PHL }}$ t ${ }_{\text {PLH }}$ | $B_{1}$ | $A_{1}$ | None | None | Remaining A and $\mathrm{B}, \mathrm{C}_{\mathrm{n}}$ | $F_{1}$ | Out-of-Phase |

SUM Mode Test Table
Function Inputs: $\mathbf{S O}=\mathbf{S 3}=\mathbf{V} \mathbf{C C} \quad \mathbf{S 1}=\mathbf{S 2}=\mathbf{M}=\mathbf{0 V}$

| Parameter | Input Under Test | Other Input Same Bit |  | Other Data Inputs |  | Output Under Test | Output Waveform |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Apply VCc | Apply GND | Apply VCC | Apply GND |  |  |
| ${ }^{\text {PPHL. }}$ tPLH | $A_{1}$ | $\mathrm{B}_{1}$ | None | Romaining A and B | $\mathrm{C}_{n}$ | $F_{1}$ | In-Phase |
| $t_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | $B_{1}$ | $A_{1}$ | None | Remaining A and B | $C_{n}$ | $F_{1}$ | In-Phase |
| ${ }_{\text {tPhL, }}$ tPLH | $A_{1}$ | $\mathrm{B}_{1}$ | None | None | Remaining $A$ and $B, C_{n}$ | P | In-Phase |
| tphL, tPLH | $\mathrm{B}_{1}$ | $A_{1}$ | None | None | Remaining <br> A and $\mathrm{B}, \mathrm{C}_{\mathrm{n}}$ | P | In-Phase |
| ${ }_{\text {tPhL, }}$ tPLH | $A_{1}$ | None | $B_{1}$ | $\begin{gathered} \text { Remaining } \\ B \end{gathered}$ | $\begin{aligned} & \text { Remaining } \\ & A_{1} C_{n} \end{aligned}$ | G | In-Phase |
| $t_{\text {PHL }}$, tPLH | $\mathrm{B}_{1}$ | None | $A_{1}$ | $\begin{gathered} \text { Remaining } \\ B \end{gathered}$ | $\begin{aligned} & \text { Remaining } \\ & A, C_{n} \end{aligned}$ | G | In-Phase |
| ${ }_{\text {tPHL, }}$ tPLH | $C_{n}$ | None | None | $\begin{gathered} \text { All } \\ \text { A } \end{gathered}$ | $\begin{gathered} \text { All } \\ \text { B } \end{gathered}$ | Any F or $\mathrm{C}_{n}+4$ | In-Phase |
| $t_{\text {PHL, }} \mathrm{t}_{\text {PLH }}$ | $A_{1}$ | None | $\mathrm{B}_{1}$ | $\begin{gathered} \text { Remaining } \\ B \end{gathered}$ | $\begin{gathered} \text { Remaining } \\ A, C_{n} \end{gathered}$ | $C_{n}+4$ | Out-of-Phase |
| $t_{\text {PHL, }}$ tple | $\mathrm{B}_{1}$ | None | $A_{1}$ | $\begin{gathered} \text { Remaining } \\ B \end{gathered}$ | $\begin{aligned} & \text { Remaining } \\ & A_{1}, C_{n} \end{aligned}$ | $\mathrm{C}_{n}+4$ | Out-ot-Phase |

$\overline{\text { Diff Mode Test Table }}$
Function Inputs: $\mathbf{S 1}=\mathbf{S 2}=\mathbf{V}_{\mathbf{C C}}, \mathbf{S O}=\mathbf{S 3}=\mathbf{M}=\mathbf{0 V}$

| Parameter | Input Under Test | Other Input Same Blt |  | Other Data Inputs |  | Output Under Test | Output Waveform |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Apply $V_{c c}$ | Apply GND | Apply Vcc | Apply GND |  |  |
| $t_{\text {PHL }}$ tPLH | $A_{1}$ | None | $\mathrm{B}_{1}$ | $\underset{A}{\text { Remaining }}$ | $\begin{aligned} & \text { Remaining } \\ & B, C_{n} \end{aligned}$ | $F_{1}$ | In-Phase |
| $\mathrm{t}_{\text {PHL }} \mathrm{tPLH}^{\text {a }}$ | $\mathrm{B}_{1}$ | $A_{1}$ | None | $\begin{gathered} \text { Remaining } \\ \hline \end{gathered}$ | $\begin{aligned} & \text { Remaining } \\ & B, C_{n} \end{aligned}$ | $F_{1}$ | Out-ot-Phase |
| $t_{\text {PHL }}$ PPLH | $A_{1}$ | None | $\mathrm{B}_{1}$ | None | Remaining A and $\mathrm{B}, \mathrm{C}_{\mathrm{n}}$ | P | In-Phase |
| $t_{\text {PHL }}$ tpLH | $\mathrm{B}_{1}$ | $A_{1}$ | None | None | Remaining A and $\mathrm{B}, \mathrm{C}_{\mathrm{n}}$ | P | Out-of-Phase |
| ${ }_{\text {tPHL, }}$ tpLH | $A_{1}$ | $\mathrm{B}_{1}$ | None | None | Remaining $A$ and $B, C_{n}$ | G | In-Phase |
| $t_{\text {PHL }}$ tPLH | $\mathrm{B}_{1}$ | None | $A_{1}$ | None | Remaining $A$ and $B, C_{n}$ | G | Out-ot-Phase |
| ${ }_{\text {tPHLI }} \mathrm{tPLH}^{\text {d }}$ | $A_{1}$ | None | $\mathrm{B}_{1}$ | $\begin{gathered} \text { Remaining } \\ A \end{gathered}$ | $\begin{gathered} \text { Remaining } \\ B, C_{n} \end{gathered}$ | $A=B$ | In-Phase |
| $t_{\text {PHL }}$ tple | $\mathrm{B}_{1}$ | $A_{1}$ | None | $\begin{gathered} \text { Remaining } \\ A \end{gathered}$ | $\begin{gathered} \text { Remaining } \\ B, C_{n} \end{gathered}$ | $A=8$ | Out-ot-Phase |
| ${ }_{\text {PPHL, }}$ tPLH | $\mathrm{C}_{\mathrm{n}}$ | None | None | All $A$ and $B$ | None | $\begin{gathered} C_{n}+4 \\ \text { or any } F \end{gathered}$ | In-Phase |
| $t_{\text {PHL, }}$ tplu | $A_{1}$ | $\mathrm{B}_{1}$ | None | None | Remaining $\mathrm{A}, \mathrm{~B}, \mathrm{C}_{\mathrm{n}}$ | $C_{n}+4$ | Out-of-Phase |
| $t_{\text {PHL, }}$ tPLH | $\mathrm{B}_{1}$ | None | $A_{1}$ | None | Remaining $\mathrm{A}, \mathrm{B}, \mathrm{C}_{\mathrm{n}}$ | $C_{n}+4$ | In-Phase |



TL/F/5320-4

## MM54HC182／MM74HC182 <br> Look－Ahead Carry Generator

## General Description

The MM54HC182／MM74HC182 is a high speed LOOK－ AHEAD CARRY GENERATOR utilize microCMOS Technol－ ogy， 3.5 micron silicon gate P－well CMOS．It has the low power consumption and high noise immunity of standard CMOS integrated circuits，along with the ability to drive 10 LS－TTL loads．
These circuits are capable of anticipating a carry across four binary adders or groups of adders．They are cascadable to perform full look－ahead across n－bit adders．Carry，gener－ ate－carry，and propagate－carry functions are provided as shown in the pin designation table．
When used in conjunction with the HC181 arithmetic logic unit，these generators provide high－speed carry look－ahead capability for any word length．Each HC182 generates the look－ahead（anticipated carry）across a group of four ALU＇s and，in addition，other carry look－ahead circuits may be em－ ployed to anticipate carry across sections of four look－ ahead packages up to $n$－bits．The method of cascading cir－ cuits to perform multi－level look－ahead is illustrated under typical application data．

Carry input and output of the ALU＇s are in their true form， and the carry propagate（ P ）and carry generate（ G ）are in negated form；therefore，the carry functions（inputs，outputs， generate，and propagate）of the look－ahead generators are implemented in the compatible forms for direct connection to the ALU．Reinterpretations of carry functions as ex－ plained on the HC181 data sheet are also applicable to and compatible with the look－ahead generator．

## Features

－TTL pinout compatible
－Typical propagation delay： 18 ns（Clock to Q）
－Wide Operating Supply Voltage Range：2－6V
－Low Input Current：＜ $1 \mu \mathrm{~A}$
－Low Quiescent Supply Current： $80 \mu \mathrm{~A}$ maximum（ 74 HC Series）
a Fanout of 10 LS－TTL Loads

## Connection Diagram



## Logic Diagram



Absolute Maximum Ratings (Notes 1 \& 2)
Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) -0.5 to +7.0 V
DC Input Voltage (ViN) DC Output Voltage (VOUT) Clamp Diode Current (IK, lok) DC Output Current, per pin (lout) DC V ${ }_{C C}$ or GND Current, per pin (lcc) -1.5 to $\mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V}$ -0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ $\pm 20 \mathrm{~mA}$ $\pm 25 \mathrm{~mA}$ $\pm 50 \mathrm{~mA}$ Storage Temperature Range ( $\mathrm{T}_{\mathrm{STG}}$ ) Power Dissipation ( $\mathrm{PD}_{\mathrm{D}}$ ) (Note 3) 500 mW

## Operating Conditions

|  | Min | Max | Units |
| :---: | :---: | :---: | :---: |
| Supply Voltage(VCC) | 2 | 6 | V |
| DC Input or Output Voltage ( $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}$ ) | 0 | $\mathrm{V}_{\mathrm{CC}}$ | V |
| Operating Temperature Range $\left(T_{A}\right)$ |  |  |  |
| MM74HC | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |  |
| $\left(t_{r}, t_{f}\right) \quad V_{C C}=2.0 \mathrm{~V}$ |  | 1000 | ns |
| $\mathrm{V}_{\mathrm{cc}}=4.5 \mathrm{~V}$ |  | 500 | ns |
| $\mathrm{V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ |  | 400 | ns |

DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | $V_{\text {cc }}$ | T $=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $V_{1 H}$ | Minimum High Level Input Voltage | - | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $V_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & \mathrm{v} \\ & \mathrm{v} \\ & \mathrm{v} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{1 H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \\ & \hline \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|l_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \\ & \hline \end{aligned}$ | $\begin{array}{r} 3.98 \\ 5.48 \\ \hline \end{array}$ | $\begin{array}{r} 3.84 \\ 5.34 \\ \hline \end{array}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & V \\ & v \end{aligned}$ |
| V OL . | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \mid \text { \|lout } \mid \leq 20 \mu A \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & V \\ & V \\ & V \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \mid \mathrm{lout} \leq 4.0 \mathrm{~mA} \\ & \left\lvert\, \begin{array}{l} \text { OUT } \end{array} \leq 5.2 \mathrm{~mA}\right. \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & v \\ & v \end{aligned}$ |
| $\mathrm{I}_{\mathrm{N}}$ | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| ${ }^{\text {ICC }}$ | Maximum Quiescent Supply Current | $\begin{aligned} & V_{\text {IN }}=V_{C C} \text { or GND } \\ & \text { IOUT }=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " $N$ " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{1 H}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{1 H}$ value at 5.5 V is 3.85 V .) The worst case leakage current (IIN, ${ }^{\prime} \mathrm{CC}$, and $\mathrm{l}_{\mathrm{OZ}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

## AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :--- | :--- | :---: | :---: | :---: |
| t $_{\text {PHL }}, t_{\text {PLH }}$ | Maximum Propagation Delay - Pn to P |  | 16 | 24 | ns |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PL }}$ | Maximum Propagation Delay - Cn to any output |  | 18 | 27 | ns |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PL }}$ | Maximum Propagation Delay - Pn or Gn to any output |  | 23 | 35 | ns |

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}$ to $6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{t}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | $V_{\text {cc }}$ | T $=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation <br> Delay <br> Pn to $P$ |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 45 \\ & 18 \\ & 15 \end{aligned}$ | $\begin{aligned} & 112 \\ & 28 \\ & 22 \end{aligned}$ | $\begin{gathered} 140 \\ 35 \\ 27 \end{gathered}$ | $\begin{gathered} 162 \\ 40 \\ 32 \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ${ }_{\text {tPHL }}$ tple | Maximum Propagation Delay Cn to any output |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 50 \\ & 20 \\ & 16 \end{aligned}$ | $\begin{gathered} 125 \\ 30 \\ 24 \end{gathered}$ | $\begin{aligned} & 156 \\ & 37 . \\ & 30 \end{aligned}$ | $\begin{gathered} 182 \\ 44 \\ 35 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{tPHL}^{\text {t }}$ PLH | Maximum Propagation Delay <br> Pn or Gn to any output |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 62 \\ & 25 \\ & 22 \end{aligned}$ | $\begin{aligned} & 155 \\ & 37 \\ & 33 \end{aligned}$ | $\begin{gathered} 194 \\ 46 \\ 42 \end{gathered}$ | $\begin{gathered} 225 \\ 54 \\ 48 \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ${ }_{\text {tren }}$ tThL | Maximum Output Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 25 \\ 7 \\ 6 \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \end{aligned}$ | $\begin{array}{r} 110 \\ 22 \\ .19 \end{array}$ | $\begin{aligned} & \hline \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{C}_{P D}$ | Power Dissipation Capacitance |  |  | 90 |  |  |  | pF |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | PF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+l_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## Logic Equations

$\mathrm{C}_{\mathrm{n}+\mathrm{x}}=\mathrm{GO} 0+\mathrm{PO} \mathrm{C}_{\mathrm{n}}$
$\mathrm{C}_{\mathrm{n}+\mathrm{y}}=\mathrm{G} 1+\mathrm{P} 1 \mathrm{G} 0+\mathrm{P} 1 \mathrm{PO} \mathrm{C}_{\mathrm{n}}$
$\mathrm{C}_{\mathrm{n}+\mathrm{z}}=\mathrm{G} 2+\mathrm{P} 2 \mathrm{G} 1+\mathrm{P} 2 \mathrm{P} 1 \mathrm{PO} \mathrm{C}_{\mathrm{n}}$

$$
\begin{aligned}
& \overline{\mathrm{G}}=\overline{\mathrm{G} 3+\mathrm{P} 3 \mathrm{G} 2+\mathrm{P}_{3} \mathrm{P} 2 \mathrm{G} 1+\mathrm{P} 3 \mathrm{P} 2 \mathrm{P}_{1} \mathrm{G0}} \\
& \overline{\mathrm{P}}=\overline{\mathrm{P} 3 \mathrm{P} 2 \mathrm{P} 1 \mathrm{P0}}
\end{aligned}
$$

FUNCTION TABLE FOR $\bar{G}$ OUTPUT

| INPUTS |  |  |  |  |  |  | OUTPUT <br> $\overline{\mathbf{G}}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| G3 | G2 | G1 | G0 | P3 | $\overline{\mathbf{P} 2}$ | P1 |  |
| L | X | X | $x$ | X | X | X | L |
| $x$ | L | X | $x$ | L | X | X | L |
| X | $x$ | L | X | L | L | X | L |
| X | X | X |  | L | L | L | L |
| All other combinations |  |  |  |  |  |  | H |

FUNCTION TABLE FOR $\mathrm{C}_{\mathrm{n}+\mathrm{z}}$ OUTPUT

| Inputs |  |  |  |  |  |  | OUTPUT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\overline{\text { Gr2 }}$ | $\overline{\text { ar }}$ | Go | $\overline{\text { P2 }}$ | 戸1 | ¢ 0 | $\mathrm{c}_{\mathrm{n}}$ | $\mathrm{c}_{\mathrm{n}+2}$ |
|  | $\times$ | $\times$ | x | x | $\times$ |  | H |
| ¢ | $\stackrel{L}{\mathrm{~L}}$ | ${ }_{\text {L }}$ | L | L | X | $x$ <br> $\times$ <br> $\times$ | ${ }_{\text {H }}^{\text {H }}$ |
| x | $\times$ | $\underline{x}$ | L |  | ${ }_{\text {L }}$ | $\stackrel{\text { X }}{+}$ | H |

$H=$ high level $\quad L=$ low level $\quad X=$ irrelevant
Any inputs not shown in a given table are irrelevant with respect to that output.
Typical Application
64-BIT ALU, FULL-CARAY LOOK Ahead in three Levels


National Semiconductor

# MM54HC190/MM74HC190 Synchronous Decade Up/Down Counters with Mode Control MM54HC191/MM74HC191 Synchronous Binary Up/Down Counters with Mode Control 

## General Description

These high speed synchronous counters utilize microCMOS Technology, 3.5 micron silicon gate P-well CMOS. They possess the high noise immunity and low power consumption of CMOS technology, along with the speeds of low power Schottky TTL.
These circuits are synchronous, reversible, up/down counters. The MM54HC191/MM74HC191 are 4-bit binary counters and the MM54HC190/MM74HC190 are BCD counters. Synchronous operation is provided by having all flip-flops clocked simultaneously, so that the outputs change simultaneously when so instructed by the steering logic. This mode of operation eliminates the output counting spikes normally associated with asynchronous (ripple clock) counters.
The outputs of the four master-slave flip-flops are triggered on a low-to-high level transition of the clock input, if the enable input is low. A high at the enable input inhibits counting. The direction of the count is determined by the level of the down/up input. When low, the counter counts up and when high, it counts down.
These counters are fully programmable; that is, the outputs may be preset to either level by placing a low on the load input and entering the desired data at the data inputs. The output will change independent of the level of the clock in-
put. This feature allows the counters to be used as modulo$N$ dividers by simply modifying the count length with the preset inputs.
Two outputs have been made available to perform the cascading function: ripple clock and maximum/minimum count. The latter output produces a high-level output pulse with a duration approximately equal to one complete cycle of the clock when the counter overflows or underflows. The ripple clock output produces a low-level output pulse equal in width to the low-level portion of the clock input when an overflow or underflow condition exists. The counters can be easily cascaded by feeding the ripple clock output to the enable input of the succeeding counter if parallel clocking is used, or to the clock input if parallel enabling is used. The maximum/minimum count output can be used to accomplish look-ahead for high-speed operation.

## Features

- Typical propagation delay

Clock to output: 24 ns

- Typical operating frequency: 50 MHz
- Wide power supply range: 2-6V
- Low quiescent supply current: $80 \mu \mathrm{~A}$ maximum ( 74 HC series)
- Low input current: $1 \mu \mathrm{~A}$ maximum

Connection Diagram


| Load | Enable <br> G | Down/ <br> Up | Clock | Function |
| :---: | :---: | :---: | :---: | :---: |
| H | L | L | $\uparrow$ | Count Up |
| H | L | H | $\uparrow$ | Count Down |
| L | X | X | X | Load |
| H | H | X | X | No Change |

Asynchronous inputs Low input to load sets $Q_{A}=A$, $Q_{B}=B, Q_{C}=C$, and $Q_{D}=D$


Operating Conditions

|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage $\left(V_{C C}\right)$ | 2 | 6 | V |
| DC Input or Output Voltage | 0 | $V_{C C}$ | V |
| $\left(V_{\text {IN }}, V_{\text {OUT }}\right)$ |  |  |  |
| Operating Temperature Range $\left(T_{\mathrm{A}}\right)$ |  |  |  |
| MM74HC | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |  |
| ( $\left.\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}\right) \quad \mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}$ |  | 1000 | ns |
| $V_{C C}=4.5 \mathrm{~V}$ |  | 500 | ns |
| $V_{C C}=6.0 \mathrm{~V}$ |  | 400 | ns |

DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | $\mathrm{V}_{\text {cc }}$ | $\mathrm{T}_{\mathrm{A}}=\mathbf{2 5}{ }^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{IL}}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Leve! Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {IUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|I_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{array}{r} 3.98 \\ 5.48 \\ \hline \end{array}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{1 \mathrm{H}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|l_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|\mathrm{I}_{\text {Out }}\right\| \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| IN | Maximum Input Current | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or GND } \\ & I_{O U T}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic "J" package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $V_{O H}$, and $V_{O L}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $V_{I H}$ and $V_{I L}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathrm{IH}}$ value at 5.5 V is 3.85 V .) The worst case leakage current (IIN, $\mathrm{I}_{\mathrm{CC}}$, and loz) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

AC Electrical Characteristics $T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$ (unless otherwise specified)

| Symbol | Parameter | From (Input) | To (Output) | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $f_{\text {max }}$ | Maximum Clock Frequency |  |  |  | 40 | 25 | MHz |
| ${ }_{\text {tPLH, }}$ t ${ }_{\text {PHL }}$ | Propagation Delay Time | Load | $\begin{aligned} & Q_{A}, Q_{B} \\ & Q_{C}, Q_{D} \end{aligned}$ |  | - 30 | 50 | ns |
| ${ }_{\text {tPLH, }}$ tPHL | Propagation Delay Time | Data $A$, $B, C, D$ | $\begin{aligned} & Q_{A}, Q_{B} \\ & Q_{C}, Q_{D} \end{aligned}$ |  | 27 | 40 | ns |
| tPLH tPHL | Propagation Delay Time | Clock | Ripple Clock |  | 16 | 24 | กs |
| ${ }_{\text {tPLH, }}$ t ${ }_{\text {PHL }}$ | Propagation Delay Time | Clock | $\begin{aligned} & Q_{A}, Q_{B} \\ & Q_{C}, Q_{D} \end{aligned}$ |  | 24 | 36 | ns |
| tpLH, $^{\text {t }}$ PHL | Propagation Delay Time | Clock | Max/Min |  | 30 | 50 | ns |
| ${ }_{\text {tPLH, }}$ tPHL | Propagation Delay Time | Down/Up | Ripple Clock |  | 29 | 45 | ns |
| tPLH, $^{\text {tPHL }}$ | Propagation Delay Time | Down/Up | Max/Min |  | 22 | 33 | ns |
| $\mathrm{t}_{\text {PHL }} \mathrm{t}_{\text {PLH }}$ | Propagation Delay Time | Enable | Ripple Clock |  | 22 | 33 | ns |
| tw(CLOCK) | Width of Clock, Clear or Load Input Pulse |  |  |  | 10 | 20 | ns |
| $\mathrm{t}_{\text {SETUP }}$ | Data Setup Time |  |  |  |  | 20 | ns |
| thold | Data Hold Time |  |  |  |  | 0 | ns |

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}$ to $6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | From (Input) | To (Output) | Conditions | VCC | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  | Typ |  | Guaranteed | Limits |  |
| $f_{\text {MAX }}$ | Maximum Clock Frequency |  |  |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \end{array}$ | $\begin{aligned} & 10 \\ & 38 \\ & 40 \\ & \hline \end{aligned}$ | $\begin{array}{r} 4 \\ 20 \\ 23 \\ \hline \end{array}$ | $\begin{gathered} \hline 3 \\ 15 \\ 18 \\ \hline \end{gathered}$ | $\begin{gathered} 2 \\ 13 \\ 15 \\ \hline \end{gathered}$ | MHz. <br> MHz <br> MHz |
| ${ }_{\text {t }}$ | Propagation Delay Time | Load | $\begin{aligned} & Q_{A}, Q_{B} \\ & Q_{C}, Q_{D} \end{aligned}$ |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{gathered} 106 \\ 32 \\ 29 \\ \hline \end{gathered}$ | $\begin{gathered} 290 \\ 58 \\ 49 \\ \hline \end{gathered}$ | $\begin{gathered} \hline 360 \\ 72 \\ 61 \\ \hline \end{gathered}$ | $\begin{gathered} 435 \\ 87 \\ 73 \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{t}_{\text {PLH }}, \mathrm{tPHL}$ | Propagation Delay Time | Data A, B, C, D | $\begin{aligned} & Q_{A}, Q_{B} \\ & Q_{C}, Q_{D} \end{aligned}$ |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{aligned} & 93 \\ & 28 \\ & 25 \\ & \hline \end{aligned}$ | $\begin{array}{\|c} 230 \\ 46 \\ 39 \\ \hline \end{array}$ | $\begin{gathered} 290 \\ 57 \\ 49 \\ \hline \end{gathered}$ | $\begin{gathered} 345 \\ 69 \\ 58 \\ \hline \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ${ }_{\text {tPLH, }} \mathrm{tPHL}$ | Propagation Delay Time | Clock | Ripple Clock |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \end{array}$ | $\begin{aligned} & \hline 62 \\ & 18 \\ & 16 \\ & \hline \end{aligned}$ | $\begin{array}{\|c\|} \hline 150 \\ 30 \\ 26 \\ \hline \end{array}$ | $\begin{aligned} & 190 \\ & 37 \\ & 32 \\ & \hline \end{aligned}$ | $\begin{gathered} \hline 225 \\ 45 \\ 37 \\ \hline \end{gathered}$ | $\begin{aligned} & \hline \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| ${ }_{\text {t }}$ PLH, $\mathrm{t}_{\text {PHL }}$ | Propagation Delay Time | Clock | $\begin{aligned} & Q_{A}, Q_{B} \\ & Q_{C}, Q_{D} \end{aligned}$ |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{aligned} & 90 \\ & 27 \\ & 24 \\ & \hline \end{aligned}$ | $\begin{array}{\|c\|} \hline 220 \\ 44 \\ 37 \\ \hline \end{array}$ | $\begin{gathered} 275 \\ 55 \\ 46 \\ \hline \end{gathered}$ | $\begin{gathered} 330 \\ 66 \\ 56 \\ \hline \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ${ }_{\text {t }}$ | Propagation Delay Time | Clock | Max/Min |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{array}{\|c\|} \hline 108 \\ 33 \\ 30 \\ \hline \end{array}$ | $\begin{array}{\|c\|} \hline 290 \\ 58 \\ 49 \\ \hline \end{array}$ | $\begin{gathered} \hline 360 \\ 72 \\ 61 \\ \hline \end{gathered}$ | $\begin{gathered} 435 \\ 87 \\ 73 \\ \hline \end{gathered}$ | $\begin{aligned} & \hline \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| ${ }_{\text {trLH }} \mathrm{t}_{\text {PHL }}$ | Propagation Delay Time | Down/Up | Ripple Clock |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \end{array}$ | $\begin{aligned} & 98 \\ & 30 \\ & 28 \\ & \hline \end{aligned}$ | $\begin{array}{\|c\|} \hline 265 \\ 53 \\ 45 \\ \hline \end{array}$ | 330 66 56 | $\begin{gathered} 398 \\ 80 \\ 68 \\ \hline \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ${ }_{\text {trLH, }} \mathrm{t}_{\text {PHL }}$ | Propagation Delay Time | Down/Up | Max/Min | : | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{aligned} & 85 \\ & 25 \\ & 23 \\ & \hline \end{aligned}$ | $\begin{array}{\|c} \hline 200 \\ 40 \\ 54 \\ \hline \end{array}$ | $\begin{gathered} \hline 250 \\ 50 \\ 42 \\ \hline \end{gathered}$ | $\begin{gathered} 300 \\ 60 \\ 51 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{t}_{\text {PHL }} \mathrm{t}_{\text {PLH }}$ | Propagation Delay Time | Enable | Ripple Clock |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{aligned} & 85 \\ & 25 \\ & 23 \\ & \hline \end{aligned}$ | 200 <br> 40 <br> 34 <br> 100 | $\begin{aligned} & 250 \\ & 50 \\ & 42 \\ & \hline \end{aligned}$ | $\begin{gathered} 300 \\ 60 \\ 51 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| ${ }^{\text {tw }}$ | Width of Clock, Load or Clear Input Pulse |  |  |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ |  | $\begin{gathered} 100 \\ 20 \\ 17 \\ \hline \end{gathered}$ | $\begin{gathered} 125 \\ 25 \\ 21 \\ \hline \end{gathered}$ | $\begin{gathered} 150 \\ 30 \\ 25 \\ \hline \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| tsetup | Data Setup Time |  |  |  | $\begin{array}{l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \end{array}$ | $\begin{gathered} \hline 20 \\ 10 \\ 8 \\ \hline \end{gathered}$ | $\begin{gathered} 100 \\ 20 \\ 17 \\ \hline \end{gathered}$ | $\begin{aligned} & 125 \\ & 25 \\ & 21 \\ & \hline \end{aligned}$ | $\begin{aligned} & 150 \\ & 30 \\ & 25 \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |


| AC Electrical Characteristics $\mathrm{V}_{C C}=2.0 \mathrm{~V}$ to $6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified) |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Symbol | Parameter | From (Input) | To (Output) | Conditions | $V_{\text {cc }}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
|  |  |  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{t}_{\mathrm{H}}$ | Data Hold Time |  |  |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | 0 0 0 | $\begin{aligned} & 0 \\ & 0 \\ & 0 \\ & \hline \end{aligned}$ | 0 0 0 | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \\ & \hline \end{aligned}$ |
| ${ }_{\text {t }}$ | Maximum Output Rise and Fall Time |  |  |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 75 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \\ & \hline \end{aligned}$ | $\begin{aligned} & 110 \\ & 22 \\ & 19 \\ & \hline \end{aligned}$ | $\begin{gathered} \mathrm{s} \\ \mathrm{~ns} \\ \mathrm{~ns} \end{gathered}$ |
| $t_{r}, t_{f}$ | Maximum Input Rise and Fall Time |  |  |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{array}{\|l\|} \hline 1000 \\ 500 \\ 400 \\ \hline \end{array}$ | $\begin{aligned} & 1000 \\ & 500 \\ & 400 \\ & \hline \end{aligned}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance |  |  |  |  | 5 | 10 | 10 | 10 | pF |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) |  |  |  |  | 100 |  |  |  | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C}{ }^{f+I_{C C} .}$
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## Logic Diagrams


$\operatorname{Pin}(16)=V_{C c}, \operatorname{Pin}(8)=G N D$

## 'HC191 Blnary Counters




## Sequence:

(1) Load (preset) to BCD seven
(2) Count up to eight, nine, zero, one and two
(3) Inhibit
(4) Count down to one, zero, nine, eight, and seven
'HC191 Synchronous Blnary Counters Typical Load, Count, and Inhibit Sequence


Sequence:
(1) Load (preset) to binary thirteen
(2) Count up to fourteen, fifteen, zero, one, and two
(3) Inhibit
(4) Count down to one, zero, fifteen, fourteen, and thirteen

National Semiconductor

## MM54HC192/MM74HC192 Synchronous Decade Up/Down Counters MM54HC193/MM74HC193 Synchronous Binary Up/Down Counters

## General Description

These high speed synchronous counters utilize microCMOS Technology, 3.5 micron silicon gate P -well CMOS, to achieve the high noise immunity and low power consumption of CMOS technology, along with the speeds of low power Schottky TTL. The MM54HC192/MM74HC192 is a decade counter, and the MM54HC193/MM74HC193 is a binary counter. Both counters have two separate clock inputs, an UP COUNT input and a DOWN COUNT input. All outputs of the flip-flops are simultaneously triggered on the low to high transition of either clock while the other input is held high. The direction of counting is determined by which input is clocked.
These counters may be preset by entering the desired data on the DATA A, DATA B, DATA C, and DATA D inputs. When the LOAD input is taken low the data is loaded independently of either clock input. This feature allows the counters to be used as divide-by-n counters by modifying the count length with the preset inputs.
In addition both counters can also be cleared. This is accomplished by inputting a high on the CLEAR input. All 4 internal stages are set to a low level independently of either COUNT input.

Both a BORROW and CARRY output are provided to enable cascading of both up and down counting functions. The BORROW output produces a negative going pulse when the counter underflows and the CARRY outputs a pulse when the counter overflows. The counters can be cascaded by connecting the CARRY and BORROW outputs of one device to the COUNT UP and COUNT DOWN inputs, respectively, of the next device.
All inputs are protected from damage due to static discharge by diodes to $V_{C C}$ and ground.

## Features

- Typical propagation delay,

Clock to output: 20 ns

- Typical operating frequency: 27 MHz
- Wide power supply range: 2-6V
- Low quiescent supply current: $80 \mu \mathrm{~A}$ maximum ( 74 HC series)
- Low input current: $1 \mu \mathrm{~A}$ maximum
- 4 mA output drive


## Connection Diagram



## Truth Table

| Count |  | Clear | Load | Function |
| :--- | :---: | :---: | :---: | :--- |
| Up | Down |  |  |  |
| $\uparrow$ | $H$ | L | H | Count Up |
| H | $\uparrow$ | L | H | Count Down |
| $X$ | $X$ | H | X | Clear |
| $X$ | $X$ | L | L | Load |

$H=$ High level
$L=$ Low level
$\uparrow=$ Transition from low-to-high
$X=$ Don't care

```
54HC192 (J) 74HC192 (J,N)
54HC193 (J) 74HC193 (J,N)
```

| Absolute Maximum Ratings (Notes 1 \& 2) | Operating Conditions |  |  |
| :---: | :---: | :---: | :---: |
| Supply Voltage (VCC) $\quad-0.5$ to +7.0 V | Min | Max | Units |
| DC Input Voltage ( $\mathrm{V}_{\mathrm{IN}}$ ) . $\quad-1.5$ to $\mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V}$ | Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) , 2 | 6 | V |
| DC Output Voltage (VOUT) $\quad-0.5$ to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ | DC Input or Output Voltage ( $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}$ ) | $\mathrm{V}_{\mathrm{CC}}$ | V |
| Clamp Diode Current ( $\mathrm{l}_{\mathrm{K},}$ lok) $\quad \pm 20 \mathrm{~mA}$ | ( $\mathrm{V}_{\text {IN }}, V_{\text {OUT }}$ ) |  |  |
| DC Output Current, per pin (lout) $\pm 25 \mathrm{~mA}$ | Operating Temperature Range( $\mathrm{T}_{\mathrm{A}}$ ) <br> MM74HC | +85 | ${ }^{\circ} \mathrm{C}$ |
|  | MM54HC - -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Storage Temperature Range ( $\mathrm{TSTG}^{\text {) }} \quad-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ | Input Rise or Fall Times |  |  |
| Power Dissipation (PD) (Note 3) 500 mW | $\left(t_{r}, t_{t}\right) \quad V_{C C}=2 V$ | 1000 | ns |
| Lead Temperature ( $\mathrm{T}_{\mathrm{L}}$ ) (Soldering 10 seconds) $260^{\circ} \mathrm{C}$ | $V_{C C}=4.5 \mathrm{~V}$ | 500 | ns |
|  | $\mathrm{V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ | 400 | ns |

## DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $V_{\text {IL }}$ | Maximum Low Level Input Voltage | - | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| VOH | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{1 \mathrm{H}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \mid \text { Iout } \leq 4.0 \mathrm{~mA} \\ & \mid \text { IouT } \mid \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{array}{r} 4.2 \\ 5.7 \\ \hline \end{array}$ | $\begin{array}{r} 3.98 \\ 5.48 \\ \hline \end{array}$ | $\begin{array}{r} 3.84 \\ 5.34 \\ \hline \end{array}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{I N}=\mathrm{V}_{I H} \text { or } \mathrm{V}_{1 \mathrm{~L}} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|I_{\text {IUT }}\right\| \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{array}{r} 0.26 \\ 0.26 \\ \hline \end{array}$ | $\begin{aligned} & 0.33 \\ & 0.33 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| In | Maximum Input Current | $\mathrm{V}_{1 \times}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & I_{O U T}=0 \mu \mathrm{~A} \\ & \hline \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " $N$ " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{I H}$ and $\mathrm{V}_{I L}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{I H}$ value at 5.5 V is 3.85 V .) The worst case leakage current (liN , $\mathrm{l}_{\mathrm{Cc}}$, and $\mathrm{I}_{\mathrm{OZ}}$ occur for CMOS at the higher voltage and so the 6.0 V values should be used.

## AC Electrical Characteristics



AC Electrical Characteristics $\mathrm{v}_{\mathrm{CC}}=2.0 \mathrm{~V}$ to $6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{f}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (Note 6)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ |  | Guaranteed | Limits |  |
| $f_{\text {max }}$ | Maximum Clock Frequency | Count Up | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 5 \\ 25 \\ 29 \end{gathered}$ | $\begin{gathered} 3 \\ 18 \\ 20 \\ \hline \end{gathered}$ | $\begin{aligned} & 2.5 \\ & \cdot 14 \\ & 16 \\ & \hline \end{aligned}$ | $\begin{gathered} 2 \\ 12 \\ 13 \\ \hline \end{gathered}$ | MHz <br> MHz <br> MHz |
|  |  | Count Down | $\begin{array}{\|l} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{aligned} & 5 \\ & 27 \\ & 31 \\ & \hline \end{aligned}$ | $\begin{gathered} 4 \\ 20 \\ 23 \\ \hline \end{gathered}$ | $\begin{gathered} 3 \\ 16 \\ 18 \\ \hline \end{gathered}$ | $\begin{gathered} 2 \\ 11 \\ 12 \\ \hline \end{gathered}$ | MHz <br> MHz <br> MHz |
| tplH | Maximum Propagation Delay Low to High | Count Up to Carry | $\begin{aligned} & \hline 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 30 \\ & 13 \\ & 11 \\ & \hline \end{aligned}$ | $\begin{array}{r} 140 \\ 28 \\ 24 \\ \hline \end{array}$ | $\begin{gathered} 175 \\ 35 \\ 30 \\ \hline \end{gathered}$ | $\begin{gathered} 210 \\ 42 \\ 36 \\ \hline \end{gathered}$ | ns <br> ns <br> ns |
| $\mathrm{t}_{\text {PHL }}$ | Maximum Propagation Delay High to Low |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 39 \\ & 16 \\ & 14 \end{aligned}$ | $\begin{gathered} 130 \\ 26 \\ 22 \\ \hline \end{gathered}$ | $\begin{gathered} 163 \\ 33 \\ 28 \\ \hline \end{gathered}$ | $\begin{gathered} 195 \\ 39 \\ 33 \\ \hline \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ ns |

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}$ to $6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (Continued)

| Symbol | Parameter | Conditions |  | $\mathrm{V}_{\mathrm{cc}}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{array}{\|c\|c\|} \hline 74 \mathrm{HC} & 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} & \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{array}$ |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ |  | Gua | mits |  |
| ${ }_{\text {tPLH }} \mathrm{t}_{\text {PHL }}$ | Maximum Propagation Delay | Count to Borr |  |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 39 \\ & 16 \\ & 14 \\ & \hline \end{aligned}$ | $\begin{aligned} & 130 \\ & 26 \\ & 22 \\ & \hline \end{aligned}$ | $\begin{gathered} 163 \\ 33 \\ 28 \\ \hline \end{gathered}$ | $\begin{aligned} & 195 \\ & 39 \\ & 33 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| ${ }_{\text {t }}^{\text {TLH, }}$, TTHL | Maximum Output Rise and Fall Time |  |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 8 \\ 7 \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline 110 \\ & 22 \\ & 19 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $t_{\text {PLH }}$ | Maximum Propagation Delay Low to High | Count Up Or Down to Q |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 77 \\ & 35 \\ & 30 \\ & \hline \end{aligned}$ | $\begin{array}{\|c} 215 \\ 43 \\ 37 \\ \hline \end{array}$ | $\begin{gathered} 269 \\ 54 \\ 46 \\ \hline \end{gathered}$ | $\begin{gathered} 323 \\ 65 \\ 55 \\ \hline \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \\ & \hline \end{aligned}$ |
| tPHL | Maximum Propagation Delay High to Low |  |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \end{array}$ | $\begin{aligned} & 95 \\ & 45 \\ & 38 \\ & \hline \end{aligned}$ | $\begin{gathered} 275 \\ 55 \\ 47 \\ \hline \end{gathered}$ | $\begin{gathered} 344 \\ 69 \\ 59 \\ \hline \end{gathered}$ | $\begin{gathered} 413 \\ 83 \\ 71 \\ \hline \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \\ & \hline \end{aligned}$ |
| $t_{\text {PLH }}$ | Maximum Propagation Delay Low to High | Data or Load to Q |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 85 \\ & 37 \\ & 30 \\ & \hline \end{aligned}$ | $\begin{array}{\|c} \hline 230 \\ 46 \\ 39 \\ \hline \end{array}$ | $\begin{gathered} 288 \\ 58 \\ 49 \\ \hline \end{gathered}$ | $\begin{gathered} 345 \\ 69 \\ 59 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| $\mathrm{t}_{\text {PHL }}$ | Maximum Propagation Delay High to Low |  |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \end{array}$ | $\begin{gathered} \hline 102 \\ 47 \\ 39 \\ \hline \end{gathered}$ | $\begin{array}{\|c} \hline 290 \\ 58 \\ 49 \\ \hline \end{array}$ | $\begin{array}{r} 363 \\ 73 \\ .61 \\ \hline \end{array}$ | $\begin{gathered} 435 \\ 87 \\ 74 \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \\ & \hline \end{aligned}$ |
| $t_{\text {PHL }}$ | Maximum Propagation Delay High to Low | Clear to |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \hline 85 \\ & 42 \\ & 38 \\ & \hline \end{aligned}$ | $\begin{array}{\|c} \hline 265 \\ 53 \\ 45 \\ \hline \end{array}$ | $\begin{gathered} \hline 331 \\ 66 \\ 56 \\ \hline \end{gathered}$ | 398 80 68 | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| ${ }^{\text {tw }}$ | Minimum Pulse Width | Clear | 'HC192 | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \end{array}$ | $\begin{aligned} & 119 \\ & 42 \\ & 38 \\ & \hline \end{aligned}$ | $\begin{array}{\|c} \hline 260 \\ 52 \\ 45 \\ \hline \end{array}$ | $\begin{gathered} 325 \\ 65 \\ 56 \\ \hline \end{gathered}$ | $\begin{gathered} \hline 390 \\ 78 \\ 68 \\ \hline \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \\ & \hline \end{aligned}$ |
|  |  | Load |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{gathered} 31 \\ 10 \\ 9 \\ \hline \end{gathered}$ | $\begin{array}{\|c\|} \hline 100 \\ 20 \\ 17 \\ \hline \end{array}$ | $\begin{gathered} 125 \\ 25 \\ 21 \\ \hline \end{gathered}$ | $\begin{gathered} 150 \\ 30 \\ 26 \\ \hline \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | Count Up/Down |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 43 \\ & 17 \\ & 15 \\ & \hline \end{aligned}$ | $\begin{array}{\|l\|} \hline 110 \\ 22 \\ 19 \\ \hline \end{array}$ | $\begin{aligned} & 138 \\ & 28 \\ & 24 \\ & \hline \end{aligned}$ | $\begin{gathered} 165 \\ 33 \\ 29 \\ \hline \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | Clear | 'HC193 | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 70 \\ & 21 \\ & 19 \\ & \hline \end{aligned}$ | $\begin{array}{\|c\|} \hline 130 \\ 26 \\ 22 \\ \hline \end{array}$ | $\begin{gathered} 163 \\ 33 \\ 28 \\ \hline \end{gathered}$ | $\begin{gathered} 195 \\ 39 \\ 33 \\ \hline \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \\ & \hline \end{aligned}$ |
| ${ }^{\text {ts }}$ | Minimum Setup Time | $\begin{aligned} & \text { Data } \\ & \text { To } \\ & \text { Load } \end{aligned}$ |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{gathered} \hline 30 \\ 10 \\ 9 \\ \hline \end{gathered}$ | $\begin{array}{\|c\|} \hline 100 \\ 20 \\ 17 \\ \hline \end{array}$ | $\begin{gathered} 125 \\ 25 \\ 22 \\ \hline \end{gathered}$ | $\begin{aligned} & 150 \\ & 30 \\ & 25 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| $t_{H D}$ | Minimum Hold Time |  |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} -30 \\ -3 \\ -3 \\ \hline \end{gathered}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| $t_{\text {REM }}$ | Minimum Removal Time | Clear Inactive to Clock |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & -20 \\ & -3 \\ & -2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 10 \\ & 10 \\ & 10 \\ & \hline \end{aligned}$ | $\begin{aligned} & 10 \\ & 10 \\ & 10 \\ & \hline \end{aligned}$ | $\begin{aligned} & 10 \\ & 10 \\ & 10 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $t_{r}, t_{f}$ | Maximum Input Rise \& Fall Time |  |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{array}{\|l\|} \hline 500 \\ 300 \\ 200 \\ \hline \end{array}$ | $\begin{aligned} & 500 \\ & 300 \\ & 200 \\ & \hline \end{aligned}$ | $\begin{aligned} & 500 \\ & 300 \\ & 200 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance |  |  |  | 5 | 10 | 10 | 10 | pF |
| $\mathrm{CPD}^{\text {Pr }}$ | Power Dissipation Capacitance (Note 5) |  |  |  | 100 |  |  |  | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

MM54HC192 Synchronous 4-Bit Up/Down Decade Counter


MM54HC193 Synchronous 4-Bit Up/Down Binary Counter


TL/F/5011-3
'HC192 Synchronous Decade Counters Typlcal Clear, Load, and Count Sequences


Sequences:
TL/F/5011-4
(1) Clear outputs to zero
(2) Load (preset) to BCD seven.
(3) Count up to eight, nine, carry, zero, one and two.
(4) Count down to one, zero, borrow, nine, eight, and seven.
'HC193 Synchronous Binary Counters Typical Clear, Load, and Count Sequences


Sequence:
TL/F/5011-5
(1) Clear outputs to zero.
(2) Load (preset) to binary thirteen
(3) Count up to fourteen, fifteen, carry, zero, one, and two.
(4) Count down to one, zero, borrow, fifteen, fourteen, and thirteen.

Note A: Clear overrides load data, and count inputs.
Note B: When counting up, count-down input must be high; when counting down, count-up input must be high. MM54HC194/MM74HC194


## 4-Bit Bidirectional Universal Shift Register

## General Description

This 4-bit high speed BIDIRECTIONAL SHIFT REGISTER utilizes microCMOS Technology, 3.5 micron silicon gate P-well CMOS, to achieve the low power consumption and high noise immunity of standard CMOS integrated circuits, along with the ability to drive 10 LS-TTL loads. This device operates at speeds similar to the equivalent low power Schottky part.
This BIDIRECTIONAL SHIFT REGISTER is designed to incorporate virtually all of the features a system designer may want in a shift register. It features parallel inputs, parallel outputs, right shift and left shift serial inputs, operating mode control inputs, and a direct overriding clear line. The register has four distinct modes of operation: PARALLEL (broadside) LOAD; SHIFT RIGHT (in the direction $Q_{A}$ toward $Q_{D}$ ); SHIFT LEFT; INHIBIT CLOCK (do nothing).
Synchronous parallel loading is accomplished by applying the four bits of data and taking both mode control inputs, SO and S1, high. The data are loaded into their respective flip flops and appear at the outputs after the positive transition of the CLOCK input. During loading, serial data flow is inhibited. Shift right is accomplished synchronously with the rising edge of the clock pulse when S 0 is high and S 1 is low.

Serial data for this mode is entered at the SHIFT RIGHT data input. When S0 is low and S1 is high, data shifts left synchronously and new data is entered at the SHIFT LEFT serial input. Clocking of the flip flops is inhibited when both mode control inputs are low. The mode control inputs should be changed only when the CLOCK input is high.
The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is functionally as well as pinout compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

■ Typical operating frequency: 45 MHz

- Typical propagation delay: ns (Clock to Q)
- Wide operating supply voltage range: 2-6V
- Low input current: $1 \mu \mathrm{~A}$ maximum

■ Low quiescent supply current: $160 \mu \mathrm{~A}$ maximum ( 74 HC series)

- Fanout of 10 LS-TTL loads

Connection Diagram Dual-In-Line Package


MM54HC194/MM74HC194

## Function Table

| Inputs |  |  |  |  | Outputs |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Clear | Mode | Clock | Serial | Parallel |  |  |  |  |
|  | S1 S2 |  | Left Right | ABCD |  |  |  |  |
| L |   <br> $X$ $X$ | X | $x \quad x$ | $\times \times \times \times$ |  | L | L |  |
| H | X X | L | $x \quad x$ | X X X X | $Q_{\text {AO }}$ | Q ${ }_{\text {B }}$ | $\mathrm{Q}_{60}$ | $Q_{D O}$ |
| H | H H | $\uparrow$ | $\mathrm{X} \quad \mathrm{X}$ | $\begin{array}{llll}a & b & c & d\end{array}$ | a |  |  |  |
| H | L H | $\uparrow$ | X H | $\begin{array}{lllll}x & x & x & \\ x & x & \\ x & \end{array}$ | H |  | $\mathrm{Q}_{\mathrm{Bn}}$ |  |
| H | L H | $\uparrow$ | X. L | $\times \times \times \times$ |  | $\mathrm{Q}_{\text {An }}$ | $\mathrm{Q}_{\mathrm{Bn}}$ | $\mathrm{Q}_{\mathrm{Cn}}$ |
| H | H L | $\uparrow$ | H X |  |  | Qcn | QDn |  |
| H | H L | $\uparrow$ | L X | $\times \times \times \times$ | $Q_{\text {Bn }}$ | $Q_{C n}$ | $Q_{\text {Dn }}$ | L |
| H |  | X | $\mathrm{X} \quad \mathrm{X}$ | $\times \times \times \times$ | $\mathrm{Q}^{\text {AO }}$ | $\mathrm{Q}_{\mathrm{BO}}$ | $\mathrm{Q}_{\mathrm{CO}}$ | $\mathrm{Q}_{\mathrm{DO}}$ |

$H=$ high level (steady state)
$L=$ low level (steady state)
$X=$ irrelevant (any input, including transitions)
$\uparrow=$ transition from low to high leve!
$a, b, c, d=$ the level of steady-state input at inputs $A, B, C$, or $D$, respectively.
$Q_{A 0}, Q_{B 0}, Q_{C 0}, Q_{D 0}=$ the level of $Q_{A}, Q_{B}, Q_{C}$, or $Q_{D}$, respectively, before the indicated steady-state input conditions were established.
$Q_{A n}, Q_{B n}, Q_{C n}, Q_{D n}=$ the level of $Q_{A}, Q_{B}, Q_{C}$, respectively, before the most-recent $\uparrow$ transition of the clock.


## DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $V_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| V OH | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \text { \|lout } \mid \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{1 \mathrm{IH}} \text { or } \mathrm{V}_{1 \mathrm{~L}} \\ & \left\|l_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|I_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \\ & \hline \end{aligned}$ | $\begin{array}{r} 3.98 \\ 5.48 \\ \hline \end{array}$ | $\begin{aligned} & 3.84 \\ & 5.34 \\ & \hline \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\text {OL }}$ | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & V_{1 N}=V_{1 H} \text { or } V_{1 L} \\ & \left\|l_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \mid \text { Iout } \mid \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \text { V } \\ & \text { V } \end{aligned}$ |
| $\mathrm{I}_{\mathrm{N}}$ | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| Icc | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & I_{O U T}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating' - plastic " $N$ " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.

Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathrm{IH}}$ and $\mathrm{V}_{I L}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mid H}$ value at 5.5 V is 3.85 V .) The worst case leakage current (liN, $I^{\prime}$, and $\mathrm{I}_{\mathrm{OZ}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

AC Electrical Characteristics $\mathrm{v}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $f_{\text {MAX }}$ | Maximum Operating Frequency |  | 50 | 35 | MHz |
| $t_{\text {PHL, }} \mathrm{tPLH}$ | Maximum Propagation Delay, Clock to Q |  | 17 | 24 | ns |
| $\mathrm{t}_{\text {PHL }}$ | Maximum Propagation Delay, Reset to Q |  | 19 | 25 | ns |
| ${ }_{\text {trem }}$ | Minimum Removal Time, Reset Inactive to Clock |  |  | 5 | ns |
| ts | Minimum Set Up Time (A, B, C, D to Clock) |  |  | 20 | ns |
| ts | Minimum Set Up Time Mode Controls to Clock |  |  | 20 | ns |
| ${ }^{\text {t }}$ W | Minimum Pulse Width Clock or Reset |  | 9 | 16 | ns |
| $\mathrm{t}_{\mathrm{H}}$ | Minimum Hold Time Any Input |  | -3 | 0 | ns |

AC Electrical Characteristics $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $f_{\text {MAX }}$ | Maximum Operating Frequency |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 10 \\ & 45 \\ & 50 \\ & \hline \end{aligned}$ | $\begin{gathered} 6 \\ 30 \\ 35 \end{gathered}$ | $\begin{gathered} 5 \\ 24 \\ 28 \end{gathered}$ | $\begin{array}{r} 4 \\ 20 \\ 24 \\ \hline \end{array}$ | $\begin{aligned} & \mathrm{MHz} \\ & \mathrm{MHz} \end{aligned}$ |
| $t_{\text {PHL }}$ t ${ }_{\text {PLH }}$ | Maximum Propagation Delay, Clock to Q |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 70 \\ & 15 \\ & 12 \\ & \hline \end{aligned}$ | $\begin{gathered} 145 \\ 29 \\ 25 \\ \hline \end{gathered}$ | $\begin{gathered} 183 \\ 37 \\ 31 \\ \hline \end{gathered}$ | $\begin{aligned} & 216 \\ & 45 \\ & 37 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ${ }^{\text {t }}$ HLL | Maximum Propagation Delay, Reset to Q |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 80 \\ & 15 \\ & 12 \\ & \hline \end{aligned}$ | $\begin{aligned} & 150 \\ & 30 \\ & 26 \\ & \hline \end{aligned}$ | $\begin{gathered} 189 \\ 37 \\ 31 \\ \hline \end{gathered}$ | $\begin{aligned} & 216 \\ & 45 \\ & 37 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ${ }_{\text {t }}^{\text {THL, }}$, ${ }_{\text {TLL }}$ | Maximum Output Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 8 \\ 7 \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \end{aligned}$ | $\begin{aligned} & 110 \\ & 22 \\ & 19 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $t_{\text {REM }}$ | Minimum Removal Time Reset Inactive to Clock |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 5 \\ & 5 \\ & 5 \end{aligned}$ | $\begin{aligned} & 5 \\ & 5 \\ & 5 \end{aligned}$ | $\begin{aligned} & 5 \\ & 5 \\ & 5 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| ts | Minimum Set Up Time (A, B, C, or D to Clock) |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 100 \\ & 20 \\ & 17 \\ & \hline \end{aligned}$ | $\begin{aligned} & 125 \\ & 25 \\ & 21 \\ & \hline \end{aligned}$ | $\begin{array}{r} 150 \\ 30 \\ 25 \\ \hline \end{array}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ts | Minimum Set Time <br> Mode Controls to Clock | - | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 100 \\ 20 \\ 17 \\ \hline \end{gathered}$ | $\begin{aligned} & 125 \\ & 25 \\ & 21 \end{aligned}$ | $\begin{aligned} & 150 \\ & 30 \\ & 25 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $t_{H}$ | Minimum Hold Time Any Input |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{array}{r} -10 \\ -3 \\ -3 \\ \hline \end{array}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{array}{r} 0 \\ \hline 0 \\ 0 \\ \hline \end{array}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ${ }^{\text {tw }}$ | Minimum Pulse Width Clock or Reset |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 89 \\ 8 \\ \hline \end{gathered}$ | $\begin{aligned} & 80 \\ & 16 \\ & 14 \\ & \hline \end{aligned}$ | $\begin{gathered} 100 \\ 20 \\ 18 \\ \hline \end{gathered}$ | $\begin{gathered} 120 \\ 24 \\ 20 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \text { ns } \end{aligned}$ |
| $t_{r}, t_{1}$ | Maximum Input Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1000 \\ 500 \\ 400 \\ \hline \end{gathered}$ | $\begin{aligned} & 1000 \\ & 500 \\ & 400 \end{aligned}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \text { ns } \\ & \text { ns } \\ & \hline \end{aligned}$ |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) |  |  |  |  |  |  | pF |
| $\mathrm{Cl}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+l_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.


## Timing Diagram



TL/F/5323-3

## MM54HC195/MM74HC195 4-Bit Parallel Shift Register

## General Description

The MM54HC195/MM74HC195 is a high speed 4-bit SHIFT REGISTER utilizes microCMOS Technology, 3.5 micron silicon gate P-well CMOS, to achieve the low power consumption and high noise immunity of standard CMOS integrated circuits, along with the ability to drive 10 LS-TTL loads at LS type speeds.
This shift register features parallel inputs, parallel outputs, J$\overline{\mathrm{K}}$ serial inputs, SHIFT/LOAD control input, and a direct overriding CLEAR. This shift register can operate in two modes: Parallel Load; Shift from $Q_{A}$ towards $Q_{D}$.
Parallel loading is accomplished by applying the four bits of data, and taking the SHIFT/LOAD control input low. The data is loaded into the associated flip flops and appears at the outputs after the positive transition of the clock input. During parallel loading, serial data flow is inhibited. Serial shitting occurs synchronously when the SHIFT/LOAD control input is high. Serial data for this mode is entered at the $J-K$ inputs. These inputs allow the first stage to perform as a $\mathrm{J}-\mathrm{K}$ or TOGGLE flip flop as shown in the truth table.

The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is functionally as well as pinout compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

- Typical operating frequency: 45 MHz
- Typical propagation delay: 16 ns (Clock to Q )
- Wide operating supply voltage range: 2-6V
- Low input current: $1 \mu \mathrm{~A}$ maximum
- Low quiescent current: $80 \mu \mathrm{~A}$ maximum ( 74 HC series)

■ Fanout of 10 LS-TTL loads

## Connection Diagram

Dual-In-Line Package.


SERTAL INPUTS PARALLEL INPUTS
TL/F/5324-1
MM54HC195/MM74HC195
54HC195 (J) $\quad \mathbf{7 4 H C 1 9 5}(\mathrm{J}, \mathrm{N})$

## Logic Diagram



## Function Table

| Inputs |  |  |  |  |  |  |  |  | Outputs |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Clear | Shift/ | Clock | Serial |  | Parallel |  |  |  | $a_{A}$ | $\mathrm{O}_{\mathrm{B}}$ | $a_{c}$ | $0_{0}$ | $\boldsymbol{\sigma}_{0}$ |
|  |  |  | J | $\overline{\mathrm{K}}$ | A | B | C | D |  |  |  |  |  |
|  |  |  |  |  |  |  |  |  |  | b | $\stackrel{L}{L}$ | d |  |
| $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\stackrel{L}{4}$ | $\uparrow$ | $\begin{aligned} & \hat{x} \\ & \hat{x} \end{aligned}$ | $\begin{aligned} & \hat{x} \\ & \hat{x} \end{aligned}$ | x | $\begin{aligned} & \hat{b} \\ & \mathrm{x} \end{aligned}$ | $\stackrel{c}{\mathrm{c}}$ | $\begin{aligned} & \mathrm{d} \\ & \mathrm{x} \end{aligned}$ | $\begin{gathered} \vec{a} \\ Q_{A O} \end{gathered}$ |  | $\mathrm{O}_{\mathrm{co}}^{\mathrm{c}}$ | ${ }_{0}^{\text {d }}$ | ${ }_{0}^{\text {d }}$ |
| H H | H <br> H | $\uparrow$ | $\begin{aligned} & X \\ & L \end{aligned}$ | + | + | x | - | x | ${ }^{\mathrm{a}_{\text {AO }}}$ | $\mathrm{Q}_{\text {AO }}$ | $\mathrm{Q}_{\text {Bn }}$ | $Q_{\text {Q }}$ | ${ }_{\text {O}}^{Q_{C n}}$ |
| - H | H | I | $\underline{L}$ | 1 | x | x | x |  | L | $\mathrm{a}_{A_{n}}$ | $Q_{B n}$ | $\mathrm{O}_{\mathrm{Cn}}$ | ${ }_{\text {O}}^{0} \mathrm{O}_{\mathrm{c}}$ |
| H | H | 1 | H | H | X | $\times$ | $\times$ |  | H | $\mathrm{Qa}_{\mathrm{A}}$ | $\mathrm{Q}_{\mathrm{Bn}}$ |  | $\mathrm{O}_{\mathrm{C}}$ |
| H | H | $\uparrow$ | H | 1 | X | - | x | X | $\bar{\alpha}_{A_{n}}$ | $Q_{A_{n}}$ | $Q_{8 \mathrm{Bn}}$ | $\mathrm{Q}_{\mathrm{Cn}}$ | $\mathrm{O}_{\mathrm{Cn}}$ |

$\mathrm{H}=$ high level (steady state)
$L=$ low level (steady state)
$X=$ irrelevant (any input, including transitions)
$\uparrow=$ transition from low to high level
$a, b, c, d=$ the level of steady-state input at inputs $A, B, C$, or $D$, respectively.
$Q_{A O}, Q_{B O}, Q_{C 0}, Q_{D 0}=$ the level of $Q_{A}, Q_{B}, Q_{C}$, or $Q_{D}$, respectively, before the indicated steady-state input conditions were established.
$Q_{A n}, Q_{B n}, Q_{C n}=$ the level of $Q_{A, ~} Q_{B}, Q_{C}$, respectively, before the most-recent transition of the clock.


Operating Conditions

|  | Min | Max | Units |
| :---: | :---: | :---: | :---: |
| Supply Voltage(VCC) | 2 | 6 | V |
| DC Input or Output Voltage ( $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}$ ) | 0 | $\mathrm{V}_{\mathrm{CC}}$ | V |
| Operating Temperature Range( $T_{A}$ ) |  |  |  |
| MM74HC | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |  |
| $\left(t_{r}, t_{t}\right) \quad V_{C C}=2.0 \mathrm{~V}$ |  | 1000 | ns |
| $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ |  | 500 | ns |
| $\mathrm{V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ |  | 400 | ns |

DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} \hline 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{IL}}$ | Maximum Low Level Input Voltage | , | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| V OH | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \mid \text { IOUT } \mid \leq 4.0 \mathrm{~mA} \\ & \mid \text { IOUT } \mid \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{array}{r} 3.98 \\ 5.48 \\ \hline \end{array}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| VOL | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {louT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \mid \text { lout } \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{array}{r} 0.26 \\ 0.26 \\ \hline \end{array}$ | $\begin{aligned} & 0.33 \\ & 0.33 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & V \\ & v \end{aligned}$ |
| IN | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| Icc | Maximum Quiescent Supply Current | $\begin{aligned} & V_{\text {IN }}=V_{C C} \text { or } G N D \\ & \mathrm{I}_{\mathrm{UUT}}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $V_{I H}$ and $V_{I L}$ occur at $V_{C C}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{I H}$ value at 5.5 V is 3.85 V .) The worst case leakage current (IIN, $I_{\mathrm{CC}}$, and $\mathrm{I}_{\mathrm{OZ}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

AC Electrical Characteristics $\mathrm{V}_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed LImit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Operating Frequency |  | 45 | 30 | MHz |
| $\mathrm{t}_{\text {PHL, }} \mathrm{tPLH}$ | Maximum Propagation Delay, Clock to Q |  | 14 | 24 | ns |
| $\mathrm{t}_{\text {PHL }}$ | Maximum Propagation Delay, Reset to Q |  | 16 | 25 | ns |
| $t_{\text {REM }}$ | Minimum Removal Time, Shift/Load to Clock |  |  | 0 | ns |
| $t_{\text {REM }}$ | Minimum Removal Time, Reset Inactive to Clock |  |  | 5 | ns |
| ts | Minimum Set Up Time, (A, B, C, D, J, $\bar{K}$ to Clock)' |  |  | 20 | ns |
| ts | Minimum Set Up Time, Shift/Load to Clock |  |  | 20 | ns |
| tw | Minimum Pulse Width Clock or Reset |  |  | 16 | ns |
| $\mathrm{t}_{\mathrm{H}}$ | Minimum Hold Time, any Input except Shift/Load |  |  | 0 | ns |

AC Electrical Characteristics $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{t}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $f_{\text {MAX }}$ | Maximum Operating Frequency |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 10 \\ & 45 \\ & 50 \end{aligned}$ | $\begin{aligned} & 6 \\ & 30 \\ & 35 \end{aligned}$ | $\begin{gathered} 5 \\ 24 \\ 28 \end{gathered}$ | $\begin{aligned} & 4 \\ & 20 \\ & 24 \end{aligned}$ | MHz MHz MHz |
| ${ }_{\text {t }}^{\text {PHL }}$ | Maximum Propagation Delay, Reset to Q |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 70 \\ & 15 \\ & 12 \end{aligned}$ | $\begin{gathered} 150 \\ 30 \\ 26 \end{gathered}$ | $\begin{aligned} & 189 \\ & 38 \\ & 32 \end{aligned}$ | $\begin{gathered} 224 \\ 45 \\ 38 \end{gathered}$ | ns ns ns |
| $\mathrm{t}_{\text {PHL }}$, ${ }_{\text {PLLH }}$ | Maximum Propagation Delay, Clock to Q |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 70 \\ & 15 \\ & 12 \end{aligned}$ | $\begin{gathered} 145 \\ 29 \\ 25 \end{gathered}$ | $\begin{aligned} & 183 \\ & 37 \\ & 31 \end{aligned}$ | $\begin{aligned} & 216 \\ & 43 \\ & 37 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ${ }^{\text {t }}$ HLL ${ }^{\text {tTLH }}$ | Maximum Output Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 8 \\ 7 \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \end{aligned}$ | $\begin{aligned} & 110 \\ & 22 \\ & 19 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{t}_{\text {REM }}$ | Minimum Removal Time, Shift Load to Clock |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & -2 \\ & -2 \\ & -2 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{t}_{\text {REM }}$ | Minimum Removal Time, Reset Inactive to Clock |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | 5 5 5 | $\begin{aligned} & 5 \\ & 5 \\ & 5 \end{aligned}$ | $\begin{aligned} & 5 \\ & 5 \\ & 5 \end{aligned}$ | $\begin{aligned} & \hline \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ts | Minimum Set Up Time, (A, B, C, D, J, $\bar{K}$ to Clock) |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 100 \\ & 20 \\ & 17 \end{aligned}$ | $\begin{aligned} & 125 \\ & 25 \\ & 21 \end{aligned}$ | $\begin{gathered} 150 \\ 30 \\ 25 \end{gathered}$ | $\begin{aligned} & \hline \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ts | Minimum Set Up Time, Shift/Load to Clock | , | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 100 \\ & 20 \\ & 17 \end{aligned}$ | $\begin{aligned} & 125 \\ & 25 \\ & 21 \end{aligned}$ | $\begin{gathered} 150 \\ 30 \\ 25 \\ \hline \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $t_{H}$ | Minimum Hold Time Any Input except Shift/Load |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & -10 \\ & -2 \\ & -2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ${ }_{\text {t }}$ W | Minimum Pulse Width, Clock or Reset |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 10 \\ 9 \end{gathered}$ | $\begin{aligned} & 80 \\ & 16 \\ & 14 \end{aligned}$ | $\begin{gathered} 100 \\ 20 \\ 18 \\ \hline \end{gathered}$ | $\begin{array}{r} 120 \\ 24 \\ 20 \\ \hline \end{array}$ | ns ns ns |
| $t_{r}$, $t_{i}$ | Maximum Input Rise and Fall Time |  | $\begin{aligned} & \hline 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1000 \\ 500 \\ 400 \end{gathered}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \end{gathered}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \end{gathered}$ | $\begin{aligned} & \hline \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| CPD | Power Dissipation Capacitance (Note 5) |  |  | 100 |  |  |  | pF |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

Timing Diagram


## MM54HC221A/MM74HC221A Dual Non-Retriggerable Monostable Multivibrator

## General Description

The MM54/74HC221A high speed monostable multivibrators (one shots) utilize microCMOS Technology, 3.5 micron silicon gate P -well CMOS. Théy feature speeds comparable to low power Schottky TTL circuitry while retaining the low power and high noise immunity characteristic of CMOS circuits.
Each multivibrator features both a negative, $A$, and a positive, B, transition triggered input, either of which can be used as an inhibit input. Also included is a clear input that when taken low resets the one shot. The 'HC221A can be triggered on the positive transition of the clear while $A$ is held low and $B$ is held high.
The 'HC221A is a non-retriggerable, and therefore cannot be retriggered until the output pulse times out.
Pulse width stability over a wide range of temperature and supply is achieved using linear CMOS techniques. The output pulse equation is simply: $\mathrm{PW}=\left(\mathrm{R}_{\mathrm{EXT}}\right)\left(\mathrm{C}_{\mathrm{EXT}}\right)$; where PW
is in seconds, $R$ is in ohms, and $C$ is in farads. All inputs are protected from damage due to static discharge by diodes to $V_{C C}$ and ground.

## Features

- Typical propagation delay: 40 ns
- Wide power supply range: 2V-6V
- Low quiescent current: $80 \mu \mathrm{~A}$ maximum ( $\mathbf{7 4 \mathrm { HC }}$ series)
- Low input current: $1 \mu \mathrm{~A}$ maximum

■ Fanout of 10 LS-TTL loads

- Simple pulse width formula $T=$ RC
$\square$ Wide pulse range: 400 ns to $\infty$ (typ)
- Part to part variation: $\pm 5 \%$ (typ)
- Schmitt Trigger A \& B inputs enable infinite signal input rise or fall times


## Connection Diagram



Timing Component


TL/F/5206-2

## Truth Table

| Inputs |  |  | Outputs |  |
| :---: | :---: | :---: | :---: | :---: |
| Clear | A | B | 0 | $\overline{\mathbf{a}}$ |
| L | X | X | L | H |
| X | H | X | L | H |
| X | X | L | L | H |
| H | L | $\uparrow$ | $\Omega$ | บ |
| H | $\downarrow$ | H | $\Omega$ | บ |
| $\uparrow$ | L | H | $\Omega$ | ㄴ |

$H=$ High Level
$L=$ Low Level

- $\uparrow=$ Transition from Low to High
$\downarrow=$ Transition from High to Low
$\Omega=$ One High Level Pulse
工 = One Low Level Pulse
X $=$ Irrelevant

Absolute Maximum Ratings (Notes 1 \& 2)
Supply Voltage (VCc)
DC Input Voltage ( $\mathrm{V}_{\text {IN }}$ )
DC Output Voltage (VOUT)
Clamp Diode Current (IIK, IOK)
DC Output Current, per pin (lout)
DC $V_{\text {CC }}$ or GND Current, per pin (ICC)
Storage Temperature Range ( $\mathrm{T}_{\mathrm{STG}}$ )
Power Dissipation ( $\mathrm{P}_{\mathrm{D}}$ ) (Note 3)
Lead Temperature (TL) (Soldering 10 seconds) $260^{\circ} \mathrm{C}$
-0.5 V to +7.0 V
-1.5 V to $\mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V}$
-0.5 V to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$
$\pm 20 \mathrm{~mA}$
$\pm 25 \mathrm{~mA}$
$\pm 50 \mathrm{~mA}$
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ 500 mW

Operating Conditions

| Min | Max | Units |
| :---: | :---: | :---: |
| Supply Voltage(VCC) 2 | 6 | $V$ |
| DC Input or Output Voltage $\quad 0$ $\left(V_{\text {IN }}, V_{\text {OUT }}\right)$ | $\mathrm{V}_{\mathrm{CC}}$ | V |
| Operating Temperature Range ( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |
| MM74HC -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC -55 | $+125$ | 10 |
| Maximum Input Rise and Fall Time (Clear Input) |  |  |
|  |  |  |
| $\mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}$ | 1000 | ns |
| $\mathrm{V}_{\mathrm{cc}}=4.5 \mathrm{~V}$ | 500 | ns |
| $\mathrm{V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ | 400 | ns |

DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{v} \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \mid \text { IOUT } \mid \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{array}{\|l} 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{aligned} & 4.2 \\ & 5.7 \\ & \hline \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \\ & \hline \end{aligned}$ | $\begin{aligned} & 3.84 \\ & 5.34 \\ & \hline \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Output Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{l}_{\mathrm{out}}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \|\mathrm{louT}\| \leq 4.0 \mathrm{~mA} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{array}{r} 0.33 \\ 0.33 \\ \hline \end{array}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| In | Maximum Input Current (Pins 7, 15) | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.5$ | $\pm 5.0$ | $\pm 5.0$ | $\mu \mathrm{A}$ |
| In | Maximum Input Current (All other pins) | $\mathrm{V}_{1 \mathrm{~N}}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| Icc | Maximum Quiescent Supply Current (Standby) | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & I_{\text {OUT }}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |
| Icc | Maximum Active Supply Current (per monostable | $\begin{aligned} & \mathrm{V}_{I N}=\mathrm{V}_{\mathrm{CC}} \text { or } \mathrm{GND} \\ & \mathrm{R} / \mathrm{C}_{\mathrm{EXT}}=0.5 \mathrm{~V}_{\mathrm{CC}} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 36 \\ 0.33 \\ 0.7 \end{gathered}$ | $\begin{aligned} & 80 \\ & 1.0 \\ & 2.0 \end{aligned}$ | $\begin{aligned} & 110 \\ & 1.3 \\ & 2.6 \end{aligned}$ | $\begin{aligned} & 130 \\ & 1.6 \\ & 3.2 \end{aligned}$ | $\mu \mathrm{A}$ <br> $m A$ <br> mA |

Note 1: Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst-case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst-case $\mathrm{V}_{\mathrm{IH}}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathrm{IH}}$ value at 5.5 V is 3.85 V .) The worst-case leakage current ( $I_{\mathrm{N}}, \mathrm{I}_{\mathrm{CC}}$, and $\mathrm{I}_{\mathrm{Oz}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }_{\text {tpLH }}$ | Maximum Trigger Propagation Delay A, B or Clear to Q |  | 22 | 36 | ns |
| ${ }_{\text {t }}$ | Maximum Trigger Propagation Delay A, B or Clear to $\overline{\mathbf{Q}}$ |  | 25 | 42 | ns |
| $\mathrm{t}_{\text {PHL }}$ | Maximum Propagation Delay Clear to Q |  | 20 | 31 | ns |
| tplh | Maximum Propagation Delay Clear to $\overline{\mathbf{Q}}$ |  | 22 | 33 | ns |
| tw | Minimum Pulse Width A, B or Clear |  | 14 | 26 | ns |
| $t_{\text {REM }}$. | Minimum Clear Removal Time |  |  | 0 | ns |
| ${ }^{\text {t WQ (MIN }}$ ) | Minimum Output Pulse Width | $\begin{aligned} & \mathrm{C}_{\mathrm{EXT}}=28 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{EXT}}=2 \mathrm{k} \Omega \\ & \hline \end{aligned}$ | 400 |  | ns |
| two | Output Pulse Width | $\begin{aligned} & \mathrm{C}_{\mathrm{EXT}}=1000 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{EXT}}=10 \mathrm{k} \Omega \\ & \hline \end{aligned}$ | 10 |  | $\mu \mathrm{s}$ |

## AC Electrical Characteristics $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{t}}=6$ ns(unless otherwise specified)

| Symbol | Parameter | Conditions |  | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{array}{c\|c} 74 \mathrm{HC} & 54 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} & T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{array}$ |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| ${ }^{\text {P PLH }}$ | Maximum Trigger Propagation Delay A, B or Clear to Q |  |  |  | $\begin{array}{l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \end{array}$ | $\begin{aligned} & 77 \\ & 26 \\ & 21 \end{aligned}$ | $\begin{array}{\|c\|} \hline 169 \\ 42 \\ 32 \end{array}$ | $\begin{gathered} 194 \\ 51 \\ 39 \end{gathered}$ | $\begin{gathered} 210 \\ 57 \\ 44 \end{gathered}$ | ns ns ns |
| ${ }_{\text {tPHL }}$ | Maximum Trigger Propagation Delay A, B or Clear to $\overline{\mathbf{Q}}$ |  |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 88 \\ & 29 \\ & 24 \\ & \hline \end{aligned}$ | $\begin{array}{\|c} \hline 197 \\ 48 \\ 38 \\ \hline \end{array}$ | $\begin{gathered} 229 \\ 60 \\ 46 \\ \hline \end{gathered}$ | $\begin{gathered} 250 \\ 67 \\ 51 \end{gathered}$ | ns <br> ns <br> ns |
| $\mathrm{t}_{\text {PHL }}$ | Maximum Propagation Delay Clear to Q |  |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \end{array}$ | $\begin{aligned} & 54 \\ & 23 \\ & 19 \\ & \hline \end{aligned}$ | $\begin{array}{\|c\|} \hline 114 \\ 34 \\ 28 \\ \hline \end{array}$ | $\begin{gathered} 132 \\ 41 \\ 33 \\ \hline \end{gathered}$ | $\begin{gathered} 143 \\ 45 \\ 36 \\ \hline \end{gathered}$ | ns <br> ns ns |
| $t_{\text {PLH }}$ | Maximum Propagation Delay Clear to $\overline{\mathbf{Q}}$ |  |  | $\begin{array}{l\|} 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \end{array}$ | $\begin{aligned} & 56 \\ & 25 \\ & 20 \end{aligned}$ | $\begin{array}{\|c\|} \hline 116 \\ 36 \\ 29 \\ \hline \end{array}$ | $\begin{gathered} 135 \\ 42 \\ 34 \end{gathered}$ | $\begin{gathered} 147 \\ 46 \\ 37 \end{gathered}$ |  |
| ${ }^{\text {tw }}$ | Minimum Pulse Width A, B, Clear |  |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ \hline 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{aligned} & 57 \\ & 17 \\ & 12 \\ & \hline \end{aligned}$ | $\begin{array}{\|c\|} \hline 123 \\ 30 \\ 21 \\ \hline \end{array}$ | $\begin{gathered} 144 \\ 37 \\ 27 \\ \hline \end{gathered}$ | $\begin{array}{r} 157 \\ 42 \\ 30 \\ \hline \end{array}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \\ & \hline \end{aligned}$ |
| $\mathrm{t}_{\text {REM }}$ | Minimum Clear Removal Time |  |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \end{array}$ |  | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  | Maximum Output Rise and Fall Time |  |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{gathered} 30 \\ 8 \\ 7 \\ \hline \end{gathered}$ | $\begin{aligned} & \hline 75 \\ & 15 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \\ & \hline \end{aligned}$ | $\begin{aligned} & 110 \\ & 22 \\ & 19 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| tWQ(MIN) | Minimum Output Pulse Width | $\begin{aligned} & \mathrm{C}_{\mathrm{EXT}}=28 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{EXT}}=2 \mathrm{k} \Omega \\ & \mathrm{R}_{\mathrm{EXT}}=6 \mathrm{k} \Omega( \end{aligned}$ |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{array}{\|c} 1.5 \\ 450 \\ 380 \\ \hline \end{array}$ |  |  | ' | $\begin{aligned} & \mu \mathrm{s} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| twa | Output Pulse Width | $\begin{aligned} & \mathrm{C}_{E X T}=0.1 \mu \mathrm{~F} \\ & \mathrm{R}_{E X T}=10 \mathrm{k} \Omega \end{aligned}$ | Min | 4.5 V | 1 | 0.9 |  |  | ms |
|  |  |  | Max | 4.5 | 1 | 1.1 |  |  | ms |
| $\mathrm{CIN}_{\text {IN }}$ | Maximum Input Capacitance (Pins 7 \& 15) |  |  |  | 12 | 20 | 20 | 20 | pF |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance (Other Inputs) |  |  |  | 6 | 10 | 10 | 10 | pF |



TL/F/5325-1

## Theory of Operation



## TRIGGER OPERATION

As shown in Figure 1 and the logic diagram before an input trigger occurs, the monostable is in the quiescent state with the Q output low, and the timing capacitor $\mathrm{C}_{\text {EXT }}$ completely charged to $V_{C C}$. When the trigger input $A$ goes from $V_{C C}$ to GND (while inputs B and clear are held to $\mathrm{V}_{\mathrm{CC}}$ ) a valid trig: ger is recognized, which turns on comparator C 1 and N Channel transistor N1©. At the same time the output latch is set. With transistor N1 on, the capacitor CEXT rapidly discharges toward GND until VREF1 is reached. At this point the output of comparator C 1 changes state and transistor N 1 turns off. Comparator C 1 then turns off while at the same time comparator C2 turns on. With transistor N1 off, the capacitor $C_{E X T}$ begins to charge through the timing resistor, $\mathrm{R}_{\mathrm{EXT}}$, toward $\mathrm{V}_{\mathrm{CC}}$. When the voltage across $\mathrm{C}_{\text {EXT }}$ equals $V_{\text {REF2 }}$, comparator C2 changes state causing the output latch to reset ( Q goes low) while at the same time disabling comparator C 2 . This ends the timing cycle with the monostable in the quiescent state, waiting for the next trigger.
A valid trigger is also recognized when trigger input $B$ goes from GND to $V_{C C}$ (while input $A$ is at GND and input clear is at $\mathrm{V}_{\mathrm{CC}}{ }^{(3}$. The 'HC221 can also be triggered when clear goes from GND to $V_{C C}$ (while $A$ is at Gnd and $B$ is at $\mathrm{V}_{\mathrm{CC}}{ }^{(6 .)}$
It should be noted that in the quiescent state $\mathrm{C}_{\mathrm{EXT}}$ is fully charged to $V_{C C}$ causing the current through resistor $R_{E X T}$
to be zero. Both comparators are "off" with the total device current due only to reverse junction leakages. An added feature of the 'HC221 is that the output latch is set via the input trigger without regard to the capacitor voltage. Thus, propagation delay from trigger to $Q$ is independent of the value of CEXT, R $\mathrm{R}_{\mathrm{EXT}}$, or the duty cycle of the input waveform.
The 'HC221 is non-retriggerable and will ignore input transitions on A and B until it has timed out (3) and (9).

## RESET OPERATION

These one shots may be reset during the generation of the output pulse. In the reset mode of operation, an input pulse on clear sets the reset latch and causes the capacitor to be fast charged to $\mathrm{V}_{\mathrm{CC}}$ by turning on transistor Q1 (3). When the voltage on the capacitor reaches $\mathrm{V}_{\text {REF2 }}$, the reset latch will clear and then be ready to accept another pulse. If the clear input is held low, any trigger inputs that occur will be inhibited and the $\mathbf{Q}$ and $\bar{Q}$ outputs of the output latch will not change. Since the $Q$ output is reset when an input low level is detected on the Clear input, the output pulse $\mathbf{T}$ can be made significantly shorter than the minimum pulse width specification.


Note: R and C are not subjected to temperature. The C is polypropolyne.


## MM54HC237/MM74HC237

## 3-to-8 Line Decoder With Address Latches

## General Description

These devices utilize microCMOS Technology, 3.5 micron silicon gate P -well CMOS, to implement a three-to-eight line decoder with latches on the three address inputs. When GL goes from low to high, the address present at the select inputs ( $A, B$ and $C$ ) is stored in the latches. As long as $\overline{G L}$ remains high no address changes will be recognized. Output enable controls, G1 and G2, control the state of the outputs independently of the select or latch-enable inputs. All of the outputs are low unless G1 is high and G2 is low. The 'HC237 is ideally suited for the implementation of glitchfree decoders in stored-address applications in bus oriented systems.

The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is speed, function and pin-out compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by diodes to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

- Typical propagation delay: 20 ns
- Wide supply range: 2-6V
- Latched inputs for easy interfacing.
- Fanout of 10 LS-TTL loads.


## Connection Diagram



## Functional Block Diagram



## Truth Table

| INPUTS |  |  |  |  |  | OUTPUTS |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ENABLE |  |  | SELECT |  |  |  |  |  |  |  |  |  |  |
| GL. | G1 | G2 | C | B | A | Y0 | Y1 | Y2 | Y3 | Y4 | Y5 | Y6 | Y7 |
| $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \end{aligned}$ | $\begin{aligned} & \mathrm{X} \\ & \mathrm{~L} \end{aligned}$ | $\begin{aligned} & H \\ & X \end{aligned}$ | $\begin{array}{\|l\|} \hline X \\ X \end{array}$ | X | X | L | $L$ | $\begin{aligned} & L \\ & L \end{aligned}$ | $\begin{aligned} & L \\ & L \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{~L} \end{aligned}$ | L | $\stackrel{L}{L}$ | L |
| $\begin{aligned} & L \\ & L \\ & L \\ & L \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{~L} \\ & \mathrm{~L} \\ & \mathrm{~L} \end{aligned}$ | L | H H | $\begin{aligned} & L \\ & H \\ & L \\ & H \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{~L} \\ & \mathrm{~L} \\ & \mathrm{~L} \end{aligned}$ | $\begin{aligned} & L \\ & H \\ & L \\ & L \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{~L} \\ & \mathrm{H} \\ & \mathrm{~L} \end{aligned}$ | $\begin{aligned} & L \\ & L \\ & L \\ & H \end{aligned}$ | L L L L | L $L$ $L$ | L L L | L $L$ $L$ $L$ |
| $\begin{aligned} & L \\ & L \\ & L \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{~L} \\ & \mathrm{~L} \end{aligned}$ | H H H H | L $H$ $H$ | L $H$ $L$ $H$ | $\begin{aligned} & L \\ & L \\ & L \\ & L \end{aligned}$ | $\begin{aligned} & L \\ & L \\ & L \\ & L \end{aligned}$ | $\begin{aligned} & L \\ & L \\ & L \\ & L \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{~L} \\ & \mathrm{~L} \\ & \mathrm{~L} \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{~L} \\ & \mathrm{~L} \\ & \mathrm{~L} \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{H} \\ & \mathrm{~L} \\ & \mathrm{~L} \end{aligned}$ | $\begin{aligned} & L \\ & L \\ & H \\ & L \end{aligned}$ | $L$ $L$ $L$ $H$ |
| H | H | L |  | X | X |  | tput <br> dress | orres <br> L; al | pond othe | ing t $\mathrm{rs}, \mathrm{r}$ | sto |  |  |

$H=$ high level, $L=$ low level, $X=$ irrelevant

Absolute Maximum Ratings (Notes $1 \& 2$ )
Operating Conditions

| Supply Voltage (VCC) | -0.5 to +7.0 V |
| :---: | :---: |
| DC Input Voltage ( $\mathrm{V}_{\mathbf{I N}}$ ) | -1.5 to $\mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V}$ |
| DC Output Voltage (VOUT) | -0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ |
| Clamp Diode Current (lık, lok) | $\pm 20 \mathrm{~mA}$ |
| DC Output Current, per pin (lout) | $\pm 25 \mathrm{~mA}$ |
| DC V $C C$ or GND Current, per pin (Icc). | $\pm 50 \mathrm{~mA}$ |
| Storage Temperature Range ( ${ }_{\text {STG }}$ ) | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Power Dissipation (PD) (Note 3) | 500 mW |
| (Sold | onds) $\quad 260^{\circ} \mathrm{C}$ |


|  | Min | Max | Units |
| :---: | :---: | :---: | :---: |
| Supply Voltage(VCC) | 2 | 6 | $\checkmark$ |
| DC Input or Output Voltage ( $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}$ ) | 0 | $V_{C C}$ | V |
| Operating Temperature Range( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |  |
| MM74HC | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |  |
| $\left(t_{r}, t_{f}\right) \quad V_{C C}=2.0 \mathrm{~V}$ |  | 1000 | ns |
| $\mathrm{V}_{\mathrm{cc}}=4.5 \mathrm{~V}$ |  | 500 | ns |
| $\mathrm{V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ |  | 400 | ns |

DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & \hline 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & \hline 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| V OH | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {IUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|l_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|l_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{array}{r} 3.98 \\ 5.48 \\ \hline \end{array}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{v} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | 0 0 0 | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{v} \\ & \mathrm{v} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{1 \mathrm{~N}}=\mathrm{V}_{1 \mathrm{H}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|l_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|I_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{array}{r} 0.26 \\ 0.26 \\ \hline \end{array}$ | $\begin{aligned} & 0.33 \\ & 0.33 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{I}_{\mathrm{N}}$ | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } \text { GND } \\ & I_{\text {OUT }}=0 \mu \mathrm{~A} . \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathrm{IH}}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathrm{IH}}$ value at 5.5 V is 3.85 V .) The worst case leakage current (liN. $I_{\mathrm{CC}}$, and $\mathrm{l}_{\mathrm{OZ}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed <br> Limit | Units |
| :--- | :--- | :--- | :---: | :---: | :---: |
| $t_{\text {PLH }}$ | Maximum Propagation Delay A, B or C to any Y Output |  | 20 | 41 | ns |
| $t_{\text {PLH }}$ | Maximum Propagation Delay A, B or C to any Y Output |  | 16 | 32 | ns |
| $t_{\text {PLH }}$ | Maximum Propagation $\overline{G L}$ to any Y Output |  | 22 | 44 | ns |
| $t_{\text {PHL }}$ | Maximum Propagation Delay GL to any Y Output |  | 17 | 33 | ns |
| $t_{\text {PLH }}$ | Maximum Propagation Delay G1 or $\bar{G} 2$ to Output |  | 16 | 35 | ns |
| $t_{\text {PHL }}$ | Maximum Propagation Delay G1 or $\overline{\mathrm{G}} 2$ to Output |  | 14 | 25 | ns |
| $t_{\mathrm{S}}$ | Minimum Set Up Time at A, B and C inputs |  | 10 | 20 | ns |
| $t_{\text {H }}$ | Minimum Hold Time at A, B and C inputs |  | -3 | 0 | ns |
| $t_{\text {W }}$ | Minimum Pulse Width of Enabling Pulse at $\overline{G L}$ |  | 9 | 16 | ns |


| Symbol | Parameter | Conditions | $\mathrm{V}_{\mathrm{cc}}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{aligned} & 74 \mathrm{HC} \\ T_{A} & =-40 \text { to } 85^{\circ} \mathrm{C} \end{aligned}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| tpLH | Maximum Propagation Delay, A, B or C to any Y Output |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \hline 100 \\ & 24 \\ & 20 \end{aligned}$ | $\begin{gathered} 235 \\ 47 \\ 40 \end{gathered}$ | $\begin{gathered} 296 \\ 59 \\ 50 \\ \hline \end{gathered}$ | $\begin{aligned} & 350 \\ & 70 \\ & 60 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, $A, B$ or $\mathcal{C}$ to any $Y$ Output |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 80 \\ & 19 \\ & 17 \\ & \hline \end{aligned}$ | $\begin{gathered} 185 \\ 37 \\ 31 \\ \hline \end{gathered}$ | $\begin{aligned} & 233 \\ & 47 \\ & 40 \end{aligned}$ | $\begin{aligned} & 276 \\ & 55 \\ & 47 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| ${ }_{\text {tpLH }}$ | Maximum Propagation GL to any Y Output |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 125 \\ & 25 \\ & 20 \\ & \hline \end{aligned}$ | $\begin{aligned} & 250 \\ & 50 \\ & 43 \\ & \hline \end{aligned}$ | $\begin{gathered} 315 \\ 63 \\ 54 \\ \hline \end{gathered}$ | $\begin{aligned} & 373 \\ & 75 \\ & 63 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{t}_{\text {PHL }}$ | Maximum Propagation Delay $\overline{\text { GL }}$ to any Y Output |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \\ & \hline \end{aligned}$ | $\begin{aligned} & 190 \\ & 38 \\ & 32 \\ & \hline \end{aligned}$ | $\begin{gathered} 239 \\ 48 \\ 41 \\ \hline \end{gathered}$ | $\begin{aligned} & 283 \\ & 75 \\ & 48 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| ${ }^{\text {tpLH }}$ | Maximum Propagation Delay, G1 or $\overline{\mathrm{G}} 2$ to Output |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 100 \\ & 20 \\ & 17 \\ & \hline \end{aligned}$ | $\begin{aligned} & 200 \\ & 40 \\ & 34 \end{aligned}$ | $\begin{aligned} & 252 \\ & 50 \\ & 43 \end{aligned}$ | $\begin{gathered} 298 \\ 60 \\ 51 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{t}_{\text {PHL }}$ | Maximum Propagation Delay G1 or $\overline{\mathrm{G}} 2$ to Output |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 73 \\ & 15 \\ & 12 \\ & \hline \end{aligned}$ | $\begin{aligned} & 145 \\ & 29 \\ & 25 \\ & \hline \end{aligned}$ | $\begin{aligned} & 183 \\ & 37 \\ & 31 \\ & \hline \end{aligned}$ | $\begin{gathered} 216 \\ 43 \\ 37 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| ts | Minimum Set Up Time at $A, B$ and $C$ Inputs |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 100 \\ & 20 \\ & 17 \\ & \hline \end{aligned}$ | $\begin{gathered} 125 \\ 25 \\ 21 \\ \hline \end{gathered}$ | $\begin{aligned} & 150 \\ & 30 \\ & 25 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| ${ }_{\text {t }}$ | Minimum Hold Time at $\mathrm{A}, \mathrm{B}$ and C Inputs |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | 0 0 0 | $\begin{aligned} & 0 \\ & 0 \\ & 0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| tw | Minimum Pulse Width of Enabling Pulse at $\overline{\mathrm{GL}}$ |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 30 \\ & 10 \\ & 9 \\ & \hline \end{aligned}$ | $\begin{aligned} & 80 \\ & 16 \\ & 14 \end{aligned}$ | $\begin{aligned} & 100 \\ & 20 \\ & 18 \end{aligned}$ | $\begin{aligned} & 120 \\ & 24 \\ & 20 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ${ }_{\text {T }}^{\text {LLH, }}$, $\mathrm{T}_{\text {THL }}$ | Maximum Output Rise and Fall Time |  | $\begin{array}{\|l} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{gathered} 30 \\ 8 \\ 7 \\ \hline \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \end{aligned}$ | $\begin{aligned} & 110 \\ & 22 \\ & 19 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| CPD | Power Dissipation Capacitance (Note 5) |  |  | 75 |  |  |  | pF |
| $\mathrm{Can}_{\text {I }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+l_{C C}$.
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

Typical Application


## MM54HC240/MM74HC240 <br> Inverting Octal TRI-STATE ${ }^{\circledR}$ Buffer <br> MM54HC241/MM74HC241 Octal TRI-STATE Buffer

## General Description

These TRI-STATE buffers utilize microCMOS Technology, 3.5 micron silicon gate P-well CMOS. They possess high drive current outputs which enable high speed operation even when driving large bus capacitances. These circuits achieve speeds comparable to low power Schottky devices, while retaining the advantage of CMOS circuitry, i.e., high noise immunity, and low power consumption. Each have a fanout of 15 LS-TTL equivalent inputs.
The MM54HC240/MM74HC240 is an inverting buffer and has two active low enables ( $1 \overline{\mathrm{G}}$ and $2 \overline{\mathrm{G}}$ ). Each enable independently controls 4 buffers. MM54HC241/MM74HC241 is a non-inverting buffer that has one active low enable and one active high enable, each again controlling 4 buffers. Neither device has Schmitt trigger inputs.
All inputs are protected from damage due to static discharge by diodes to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

- Typical propagation delay: 12 ns
- TRI-STATE outputs for connection to system buses
- Wide power supply range: 2-6V
- Low quiescent supply current: $80 \mu \mathrm{~A}$ ( 74 series)
- Output current: 6 mA

Connection Diagrams Dual-In-Line Packages


## Truth Tables

('HC240)

| $1 \overline{\mathbf{G}}$ | $1 A$ | $1 \mathbf{Y}$ | $2 \bar{G}$ | $2 A$ | $2 \mathbf{Y}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| L | L | H | L | L | H |
| L | $H$ | L | L | $H$ | L |
| $H$ | L | $Z$ | $H$ | L | $Z$ |
| $H$ | $H$ | $Z$ | $H$ | $H$ | $Z$ |

$H$ = high level, $L=$ low level, $Z=$ high impedance


MM54HC241/MM74HC241
54HC241 (J) $\quad \mathbf{7 4 H C} 241(J, N)$

Absolute Maximum Ratings (Notes 1 \& 2)<br>Supply Voltage (VCC) DC Input Voltage ( $\mathrm{V}_{\mathbb{N}}$ )<br>-0.5 to +7.0 V<br>DC Output Voltage (VOUT) Clamp Diode Current (lik, lok) DC Output Current, per pin (lour)<br>DC VCC or GND Current, per pin (ICC)<br>Storage Temperature Range (TSTG)<br>Power Dissipation (PD) (Note 3) -1.5 to $\mathrm{V}_{C C}+1.5 \mathrm{~V}$<br>-0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$<br>$\pm 20 \mathrm{~mA}$ $\pm 35 \mathrm{~mA}$<br>$\pm 70 \mathrm{~mA}$<br>$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ 500 mW<br>Lead Temperature (T) (Soldering 10 seconds) $260^{\circ} \mathrm{C}$

Operating Conditions

| Min | Max | Units |
| :---: | :---: | :---: |
| Supply Voltage(VCC) 2 | 6 | V |
| DC Input or Output Voltage 0 ( $V_{\text {IN }}, V_{\text {OUT }}$ ) | $V_{C C}$ | V |
| Operating Temperature Range( $T_{A}$ ) |  |  |
| MM74HC -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |
| $\left(t_{r}, t_{t}\right) \quad V_{C C}=2.0 \mathrm{~V}$ | 1000 | ns |
| $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ | 500 | ns |
| $\mathrm{V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ | 400 | ns |

DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ |  | - Guaranteed | Imits |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{array}{r} 1.5 \\ 3.15 \\ 4.2 \end{array}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage . | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{1 \mathrm{~N}}=\mathrm{V}_{1 \mathrm{H}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\left.\right\|_{\text {IOUT }}\right\| \leq 6.0 \mathrm{~mA} \\ & \mid \text { Iout } \mid \leq 7.8 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{array}{r} 3.84 \\ 5.34 \end{array}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & V \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{\mathrm{IL}} \\ & \|\mathrm{lOUT}\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{1 L} \\ & \left\|l_{\text {OUT }}\right\| \leq 6.0 \mathrm{~mA} \\ & \left\|{ }_{\text {IOUT }}\right\| \leq 7.8 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \\ & \hline \end{aligned}$ | $\begin{array}{r} 0.26 \\ 0.26 \\ \hline \end{array}$ | $\begin{array}{r} 0.33 \\ 0.33 \\ \hline \end{array}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & v \\ & v \end{aligned}$ |
| In | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or ${ }^{\prime} \mathrm{GND}$ | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| loz | Maximum TRISTATE Output Leakage Current | $\begin{aligned} & V_{\mathrm{IN}}=V_{\mathrm{IH}} \text { or } V_{\mathrm{IL}} \\ & V_{\text {OUT }}=V_{C C} \text { or } G N D \\ & G=V_{\mathrm{IH}}, G=V_{\mathrm{IL}} \end{aligned}$ | 6.0 V |  | $\pm 0.5$ | $\pm 5$ | $\pm 10$ | $\mu \mathrm{A}$ |
| $I_{\text {cc }}$ | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or GND } \\ & I_{\text {OUT }}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic "J" package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages $\left(\mathrm{V}_{\mathrm{OH}}\right.$, and $\mathrm{V}_{\mathrm{OL}}$ occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{I H}$ and $\mathrm{V}_{I L}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{I H}$ value at 5.5 V is 3.85 V .) The worst case leakage current ( $l_{\mathrm{IN}}$, icc, and loz) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

## AC Electrical Characteristics MM54HC240/MM74HC240

$V_{C C}=5 \mathrm{~V}, T_{A}=25^{\circ} \mathrm{C}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{t}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :--- | :--- | :---: | :---: | :---: |
| $t_{\text {PHL }}, t_{P L H}$ | Maximum Propagation Delay | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 12 | 18 | ns |
| $\mathrm{t}_{\text {PZH, }}, \mathrm{t}_{\mathrm{PZL}}$ | Maximum Enable Delay <br> to Active Output | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ <br> $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 14 | 28 | ns |
| $\mathrm{t}_{\text {PHZ }}, \mathrm{t}_{\mathrm{PLZ}}$ | Maximum Disable Delay <br> from Active Output | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ <br> $\mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}$ | 13 | 25 | ns |

## AC Electrical Characteristics мм54НС240/Mм74HC240

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed LImits |  |  |  |
| $t_{\text {PHL }}{ }^{\text {tpLH }}$ | Maximum Propagation Delay | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 55 \\ & 80 \end{aligned}$ | $\begin{aligned} & 100 \\ & 150 \\ & \hline \end{aligned}$ | $\begin{aligned} & 126 \\ & 190 \end{aligned}$ | $\begin{aligned} & 149 \\ & 224 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 12 \\ & 22 \end{aligned}$ | $\begin{aligned} & 20 \\ & 30 \\ & \hline \end{aligned}$ | $\begin{aligned} & 25 \\ & 38 \\ & \hline \end{aligned}$ | $\begin{aligned} & 30 \\ & 45 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 11 \\ & 28 \end{aligned}$ | $\begin{aligned} & 17 \\ & 26 \end{aligned}$ | $\begin{aligned} & 21 \\ & 32 \end{aligned}$ | $\begin{aligned} & 25 \\ & 38 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{t}_{\text {PZ }}, \mathrm{t}_{\text {PZL }}$ | Maximum Output Enable Tlme | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 75 \\ 100 \\ \hline \end{gathered}$ | $\begin{array}{r} 150 \\ 200 \\ \hline \end{array}$ | $\begin{array}{r} 189 \\ \cdot \quad 252 \\ \hline \end{array}$ | $\begin{aligned} & 224 \\ & 298 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 15 \\ & 20 \end{aligned}$ | $\begin{aligned} & 30 \\ & 40 \end{aligned}$ | $\begin{aligned} & 38 \\ & 50 \end{aligned}$ | $\begin{aligned} & 45 \\ & 60 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 13 \\ & 17 \end{aligned}$ | $\begin{aligned} & 26 \\ & 34 \\ & \hline \end{aligned}$ | $\begin{array}{r} 32 \\ 43 \\ \hline \end{array}$ | $\begin{aligned} & 38 \\ & 51 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $t_{\text {PHZ, }} \mathrm{t}_{\text {PLZ }}$ | Maximum Output Disable Time | $\begin{aligned} & R_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{array}{r} 150 \\ 30 \\ 26 \\ \hline \end{array}$ | $\begin{gathered} 189 \\ 38 \\ 32 \end{gathered}$ | $\begin{gathered} 224 \\ 45 \\ 38 \end{gathered}$ |  |
| ${ }_{\text {t }}^{\text {LLH, }}$, THLL | Maximum Output Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 60 \\ & 12 \\ & 10 \end{aligned}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{aligned} & 90 \\ & 18 \\ & 15 \end{aligned}$ |  |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | (per buffer) $\begin{aligned} & \bar{G}=V_{I H}, G=V_{I L} \\ & \bar{G}=V_{I L}, G=V_{I H} \end{aligned}$ |  | $\begin{aligned} & 12 \\ & 50 \\ & \hline \end{aligned}$ |  |  |  | $\begin{aligned} & \mathrm{pF} \\ & \mathrm{pF} \end{aligned}$ |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |
| Cout | Maximum Output Capacitance |  |  | 10 | 20 | 20 | 20 | pF |

## AC Electrical Characteristics mM54HC241/MM74HC241

$V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions |  | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PL }}$ | Maximum Propagation Delay | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ |  | 13 | 20 | ns |
| $t_{P Z H}, t_{P Z L}$ | Maximum Enable Delay to Active Output | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ | 1G | 17 | 28 | ns |
|  |  | $C_{L}=45 \mathrm{pF}$ | $2 \bar{G}$ | 17 | 28 | ns |
| $t_{\text {PHZ }}$, tPLZ | Maximum Disable Delay from Active Input | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ | $1 \overline{\mathbf{G}}$ | 15 | 25 | ns |
|  |  | $\mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}$ | $2 \overline{\mathrm{G}}$ | 13 | 25 | ns |

## AC Electrical Characteristics мM54HC241/MM74HC241

$\mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}$ to $6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $t_{\text {PHL }}$ tPLH | Maximum Propagation Delay | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & C_{L}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 58 \\ & 83 \end{aligned}$ | $\begin{aligned} & 115 \\ & 165 \end{aligned}$ | $\begin{aligned} & 145 \\ & 208 \end{aligned}$ | $\begin{array}{r} 171 \\ 246 \\ \hline \end{array}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & C_{L}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 14 \\ & 17 \end{aligned}$ | $\begin{aligned} & 23 \\ & 33 \end{aligned}$ | $\begin{aligned} & 29 \\ & 42 \end{aligned}$ | $\begin{aligned} & 34 \\ & 49 \end{aligned}$ | ns |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & C_{L}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 10 \\ & 14 \end{aligned}$ | $\begin{aligned} & 20 \\ & 28 \end{aligned}$ | $\begin{aligned} & 25 \\ & 35 \end{aligned}$ | $\begin{aligned} & 29 \\ & 42 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ${ }_{\text {tPZH, }}$ tPZL | Maximum Output Enable Time | $\begin{aligned} & R_{L}=1 \mathrm{k} \Omega \\ & C_{L}=50 \mathrm{pF} \\ & C_{L}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{array}{\|c\|} \hline 75 \\ 100 \\ \hline \end{array}$ | $\begin{aligned} & 150 \\ & 200 \\ & \hline \end{aligned}$ | $\begin{aligned} & 189 \\ & 252 \end{aligned}$ | $\begin{aligned} & 224 \\ & 298 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & C_{L}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 15 \\ & 20 \end{aligned}$ | $\begin{aligned} & 30 \\ & 40 \end{aligned}$ | $\begin{aligned} & 38 \\ & 50 \end{aligned}$ | $\begin{aligned} & 45 \\ & 60 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & C_{L}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 13 \\ & 17 \end{aligned}$ | $\begin{aligned} & 26 \\ & 34 \end{aligned}$ | $\begin{aligned} & 32 \\ & 43 \end{aligned}$ | $\begin{aligned} & 38 \\ & 51 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $t_{P H Z}, t_{P L Z}$ | Maximum Output Disable Time | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{gathered} 150 \\ 30 \\ 26 \end{gathered}$ | $\begin{aligned} & 189 \\ & 38 \\ & 32 \end{aligned}$ | $\begin{gathered} 224 \\ 45 \\ 38 \end{gathered}$ |  |
| ${ }_{\text {t }}^{\text {TLH }}$, t ${ }_{\text {THL }}$ | Maximum Output Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 60 \\ & 12 \\ & 10 \end{aligned}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{aligned} & 90 \\ & 18 \\ & 15 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ ns |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | $\begin{aligned} & \text { (per buffer) } \\ & \bar{G}=V_{I H}, G=V_{I L} \\ & G=V_{I L}, G=V_{I H} \end{aligned}$ |  | $\begin{aligned} & 12 \\ & 50 \end{aligned}$ |  |  |  | $\begin{aligned} & \mathrm{pF} \\ & \mathrm{pF} \end{aligned}$ |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |
| COUT | Maximum Output Capacitance |  |  | 10 | 20 | 20 | 20 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+l_{C C}$.
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.


## MM54HC242/MM74HC242 Inverting Quad TRI-STATE® Transceiver MM54HC243/MM74HC243 Quad TRI-STATE Transceiver

## General Description

These TRI-STATE bi-directional inverting and non-inverting buffers utilize microCMOS Technology, 3.5 micron silicon gate P-well CMOS, and are intended for two-way asynchronous communication between data buses. They have high drive current outputs which enable high speed operation when driving large bus capacitances. These circuits possess the low power dissipation and high noise immunity associated with CMOS circuits, but speeds comparable to low power Schottky TTL circuits. They can also drive 15 LS-TTL loads.
The MM54HC242/MM74HC242 is a non-inverting buffer and the MM54HC243/MM74HC243 is an inverting buffer. Each device has one active high enable (GBA), and one active low enable (GAB). GBA enables the A outputs and

GAB enables the B outputs. This device does not have Schmitt trigger inputs.
All inputs are protected from damage due to static discharge by diodes to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

Typical propagation delay: 12 ns

- TRI-STATE outputs
- Two way asynchronous communication
- High output current: $6 \mathrm{~mA}(74 \mathrm{HC})$
- Wide power supply range: 2-6V
- Low quiescent supply current: $80 \mu \mathrm{~A}(74 \mathrm{HC})$

Connection Diagrams

## Dual-In-Line Package



## Truth Tables

| Control Inputs |  | Data Port Status |  |
| :---: | :---: | :---: | :---: |
| GAB | GBA | A | B |
| H | H | OUTPUT | Input |
| L | H | Isolated | Isolated |
| H | L | Isolated | Isolated |
| L | L | Input | OUTPUT |

## Dual-In-LIne Package



| Control Inputs |  | Data Port Status |  |
| :---: | :---: | :---: | :---: |
| GAB | GBA | A | B |
| H | H | OUTPUT | Input |
| L | H | Isolated | Isolated |
| H | L | Isolated | Isolated |
| L | L | Input | OUTPUT |

Absolute Maximum Ratings (Notes $1 \& 2$ )
Operating Conditions

| Supply Voltage (VCC) | -0.5 to +7.0 V |
| :---: | :---: |
| DC Input Voltage ( $\mathrm{V}_{\mathrm{IN}}$ ) | -1.5 to $\mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V}$ |
| DC Output Voltage (VOUT) | -0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ |
| Clamp Diode Current ( $\mathrm{I}_{\text {K, }}$ l $\mathrm{lOK}^{\text {) }}$ | $\pm 20 \mathrm{~mA}$ |
| DC Output Current, per pin (lout) | $\pm 35 \mathrm{~mA}$ |
| DC V ${ }_{\text {CC }}$ or GND Current, per pin (lcC) | $\pm 70 \mathrm{~mA}$ |
| Storage Temperature Range ( $\mathrm{T}_{\text {StG }}$ ) | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Power Dissipation (PD) (Note 3) | 500 mW |
| Lead Temperature (T) (Soldering 10 | ands) $260^{\circ} \mathrm{C}$ |


|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage $\left(V_{C C}\right)$ | 2 | 6 | $V$ |
| DC Input or Output Voltage | 0 | $V_{C C}$ | $V$ |
| (VIN, VOUT) |  |  |  |
| Operating Temperature Range $\left(T_{A}\right)$ |  |  |  |
| MM74HC | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |  |
| ( $\left.t_{r}, t_{t}\right) \quad V_{C C}=2.0 \mathrm{~V}$ |  | 1000 | ns |
| $V_{C C}=4.5 \mathrm{~V}$ |  | 500 | ns |
| $V_{C C}=6.0 \mathrm{~V}$ |  | 400 | ns |

DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage | 1 | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Inpuit Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \mid \text { lout } \mid \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{1 \mathrm{H}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\left.\right\|_{\text {OUT }}\right\| \leq 6.0 \mathrm{~mA} \\ & \left\|I_{\text {OUT }}\right\| \leq 7.8 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \\ & \hline \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \\ & \hline \end{aligned}$ | $\begin{array}{r} 3.84 \\ 5.34 \\ \hline \end{array}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{gathered} v \\ v \end{gathered}$ |
| $\mathrm{V}_{\text {OL }}$ | Maximum Low Level Output Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{I}_{\mathrm{OUT}}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 6.0 \mathrm{~mA} \\ & \left\|I_{\text {OUT }}\right\| \leq 7.8 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \\ & \hline \end{aligned}$ | $\begin{aligned} & V \\ & v \end{aligned}$ |
| $\mathrm{I}_{\mathrm{N}}$ | Maximum Input Current | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CC}}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| loz | Maximum TRISTATE Output Leakage Current | $\begin{aligned} & V_{\text {OUT }}=V_{C C} \text { or } G N D \\ & \overline{G A B}=V_{\text {IH }}, G B A=V_{I L} \\ & (\bar{G} A B \text { and } G B A \text { only }) \\ & \hline \end{aligned}$ | 6.0 V |  | $\pm 0.5$ | $\pm 5.0$ | $\pm 10$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & I_{O U T}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( VOH, and VOJ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathbb{I}}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathbb{I}}$ value at 5.5 V is 3.85 V .) The worst case leakage current (IN. $\mathrm{l}_{\mathrm{CC}}$, and $\mathrm{l}_{\mathrm{Oz}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.
$V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed LImit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {PHL }}$, PLLH | Maximum Propagation Delay | $C_{L}=45 \mathrm{pF}$ | 12 | 18 | ns |
| $t_{\text {PZH, }}{ }^{\text {tPZL }}$ | Maximum Output Enable Time to Active Output | $\begin{aligned} & R_{L}=k \Omega \\ & C_{L}=45 \mathrm{pF} \end{aligned}$ | 17 | 28 | nS |
| $\mathrm{t}_{\text {PHZ }}, \mathrm{t}_{\text {PHL }}$ | Maximum Output Disable Time from Active Output | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=\mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF} \\ & \hline \end{aligned}$ | 15 | 25 | ns |

## AC Electrical Characteristics MM54HC242/MM74HC242

$V_{C C}=2.0 \mathrm{~V}$ to $6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ |  | Guaranteed | LImits |  |
| $t_{\text {PHL }}$ t tpLH | Maximum Propagation Delay | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & C_{L}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 55 \\ & 80 \end{aligned}$ | $\begin{aligned} & 100 \\ & 150 \end{aligned}$ | $\begin{aligned} & 126 \\ & 190 \end{aligned}$ | $\begin{aligned} & 149 \\ & 224 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & C_{L}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 12 \\ & 22 \end{aligned}$ | $\begin{aligned} & 20 \\ & 30 \end{aligned}$ | $\begin{aligned} & 25 \\ & 38 \end{aligned}$ | $\begin{aligned} & 30 \\ & 45 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 11 \\ & 18 \end{aligned}$ | $\begin{aligned} & 17 \\ & 26 \end{aligned}$ | $\begin{aligned} & 21 \\ & 32 \end{aligned}$ | $\begin{aligned} & 25 \\ & 38 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $t_{\text {PPZ }}$, tPZL | Maximum Output Enable Time to Active Output | $\begin{aligned} & R_{L}=1 \mathrm{k} \Omega \\ & C_{L}=50 \mathrm{pF} \\ & C_{L}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{gathered} 75 \\ 100 \\ \hline \end{gathered}$ | $\begin{array}{\|l\|} 150 \\ 200 \\ \hline \end{array}$ | $\begin{aligned} & 189 \\ & 252 \\ & \hline \end{aligned}$ | $\begin{array}{r} 224 \\ 298 \\ \hline \end{array}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 15 \\ & 30 \end{aligned}$ | $\begin{aligned} & 30 \\ & 40 \\ & \hline \end{aligned}$ | $\begin{aligned} & 38 \\ & 50 \end{aligned}$ | $\begin{aligned} & 45 \\ & 60 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & C_{L}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 13 \\ & 17 \end{aligned}$ | $\begin{aligned} & 26 \\ & 34 \end{aligned}$ | $\begin{aligned} & 32 \\ & 43 \end{aligned}$ | $\begin{aligned} & 38 \\ & 51 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $t_{\text {PHZ }} \mathrm{t}_{\text {PLZ }}$ | Maximum Output Disable Time from Active Output | $\begin{aligned} & R_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{aligned} & 150 \\ & 30 \\ & 26 \\ & \hline \end{aligned}$ | $\begin{aligned} & 189 \\ & 38 \\ & 32 \\ & \hline \end{aligned}$ | $\begin{gathered} 224 \\ 45 \\ 38 \\ \hline \end{gathered}$ |  |
| ${ }_{\text {t }}^{\text {TLH, }}$, TTHL | Maximum Output <br> Rise and Fall <br> Time | . | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 60 \\ & 12 \\ & 10 . \end{aligned}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{array}{r} 90 \\ 18 \\ 15 \\ \hline \end{array}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | (per buffer) $\begin{aligned} & \bar{G}=V_{I H}, G=V_{I L} \\ & \bar{G}=V_{I L}, G=V_{I H} \end{aligned}$ |  | $\begin{aligned} & 12 \\ & 50 \\ & \hline \end{aligned}$ |  |  |  | $\begin{aligned} & \mathrm{pF} \\ & \mathrm{pF} \end{aligned}$ |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |
| COUT | Maximum Output Capacitance |  |  | 10 | 20 | 20 | 20 | pF |

## AC Electrical Characteristics (MM54HC243/MM74HC243)

$V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {PHL, }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 13 | 20 | ns |
| $\mathrm{tPZH}^{\text {t }}$ PZL | Maximum Output Enable Time to Active Output | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=\mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=45 \mathrm{pF} \end{aligned}$ | 17 | 28 | ns |
| $\mathrm{tPHz}^{\text {t }}$ PLZ | Maximum Output Disable Time from Active Output | $\begin{aligned} & R_{L}=k \Omega \\ & C_{L}=5 \mathrm{pF} \end{aligned}$ | 15 | 25 | ns |

## AC Electrical Characteristics мм54HC243/Мм74НС243

$\mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}$ to $6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ |  | Guaranteed | Limits |  |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 58 \\ & 88 \end{aligned}$ | $\begin{aligned} & 115 \\ & 165 \end{aligned}$ | $\begin{aligned} & 145 \\ & 208 \end{aligned}$ | $\begin{aligned} & 171 \\ & 246 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | $\begin{aligned} & C_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 14 \\ & 17 \\ & \hline \end{aligned}$ | $\begin{aligned} & 23 \\ & 33 \end{aligned}$ | $\begin{aligned} & 29 \\ & 42 \\ & \hline \end{aligned}$ | $\begin{aligned} & 34 \\ & 49 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{array}{\|l\|} \hline 6.0 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{aligned} & 10 \\ & 14 \\ & \hline \end{aligned}$ | $\begin{aligned} & 20 \\ & 28 \\ & \hline \end{aligned}$ | $\begin{array}{r} 25 \\ 35 \\ \hline \end{array}$ | $\begin{aligned} & 29 \\ & 42 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| $\mathrm{t}_{\text {PZH, }} \mathrm{t}_{\text {PZL }}$ | Maximum Output Enable Time to Active Output | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ |  | $\begin{gathered} 75 \\ 100 \\ \hline \end{gathered}$ | $\begin{array}{r} 150 \\ 200 \\ \hline \end{array}$ | $\begin{aligned} & 189 \\ & 252 \end{aligned}$ | $\begin{aligned} & 224 \\ & 298 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{array}{\|l} 2.0 \mathrm{~V} \\ 2.0 \mathrm{~V} \\ \hline \end{array}$ |  |  |  |  |  |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & C_{L}=150 \mathrm{pF} \end{aligned}$ | $\begin{array}{\|l\|} \hline 4.5 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ \hline \end{array}$ | $\begin{array}{r} 15 \\ 20 \\ \hline \end{array}$ | $\begin{aligned} & 30 \\ & 40 \\ & \hline \end{aligned}$ | $\begin{aligned} & 38 \\ & 50 \\ & \hline \end{aligned}$ | $\begin{array}{r} 45 \\ 60 \\ \hline \end{array}$ | ns ns |
|  |  | $\begin{aligned} & C_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{array}{\|l\|} \hline 6.0 \mathrm{~V} \\ \hline 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{array}{\|r\|} \hline 13 \\ .17 \\ \hline \end{array}$ | $\begin{aligned} & 26 \\ & 34 \end{aligned}$ | $\begin{array}{r} 32 \\ 43 \\ \hline \end{array}$ | $\begin{aligned} & 38 \\ & 51 \\ & \hline \end{aligned}$ | $\mathrm{n}$ ns |
| ${ }^{\text {t PHZ }}$, tPLZ | Maximum Output Disable Time from Active Output | $\begin{aligned} & R_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & \hline 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{array}{r} 75 \\ 15 \\ 13 \\ \hline \end{array}$ | $\begin{aligned} & 150 \\ & 30 \\ & 26 \\ & \hline \end{aligned}$ | $\begin{gathered} 189 \\ 38 \\ 32 \\ \hline \end{gathered}$ | $\begin{gathered} 224 \\ 45 \\ 38 \\ \hline \end{gathered}$ | ns ns ns |
| $\mathrm{t}_{\text {TLH }}, \mathrm{t}_{\text {THL }}$ | Maximum Output <br> Rise and Fall <br> Time |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \end{array}$ |  | $\begin{aligned} & 60 \\ & 12 \\ & 10 \end{aligned}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{aligned} & 90 \\ & 18 \\ & 15 \\ & \hline \end{aligned}$ | ns <br> ns <br> ns |
| CPD | Power Dissipation <br> Capacitance (Note 5) | (per buffer) $\begin{aligned} & \bar{G}=V_{I H}, G=V_{I L} \\ & \bar{G}=V_{I L}, G=V_{I H} \end{aligned}$ |  | $\begin{array}{r} 12 \\ 50 \end{array}$ |  |  |  | $\begin{aligned} & \mathrm{pF} \\ & \mathrm{pF} \end{aligned}$ |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |
| Cout | Maximum Output Capacitance |  |  | 10 | 20 | 20 | 20 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+l_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

Logic Diagrams


## MM54HC244／MM74HC244 Octal TRI－STATE® Buffer

## General Description

These TRI－STATE buffers utilize microCMOS Technology， 3.5 micron silicon gate P－well CMOS，and are general pur－ pose high speed non－inverting buffers．They possess high drive current outputs which enable high speed operation even when driving large bus capacitances．These circuits achieve speeds comparable to low power Schottky devices， while retaining the advantage of CMOS circuitry，i．e．，high noise immunity，and low power consumption．All three de－ vices have a fanout of 15 LS－TTL equivalent inputs．
The MM54HC244／MM74HC244 is a non－inverting buffer and has two active low enables（1G and 2G）．Each enable independently controls 4 buffers．This device does not have Schmitt trigger inputs．
All inputs are protected from damage due to static dis－ charge by diodes to $V_{C C}$ and ground．

## Features

－Typical propagation delay： 12 ns
－TRI－STATE outputs for connection to system buses
－Wide power supply range：2－6V
－Low quiescent supply current： $80 \mu \mathrm{~A}$（ 74 series）
■ Output current： 6 mA

Connection Diagram

Dual－In－Line Package


54HC244（J）74HC244（J，N）

## Truth Table

| 1要 | 1A | 1Y | $2 \overline{\mathbf{G}}$ | 2A | 2Y |
| :---: | :---: | :---: | :---: | :---: | :---: |
| L | L | L | L | L | L |
| L | H | H | L | H | H |
| H | L | Z | H | L | Z |
| H． | H | Z | H | H | Z |

$H=$ high level，$L=$ low level，$Z=$ high impedance


## Operating Conditions

| Min | Max | Units |
| :---: | :---: | :---: |
| Supply Voltage(VCC) 2 | - 6 | V |
| $\begin{aligned} & \text { DC Input or Output Voltage } \quad 0 \\ & \left(V_{\text {IN }}, V_{\text {OUT }}\right) \end{aligned}$ | $\mathrm{V}_{\mathrm{CC}}$ | V |
| Operating Temperature Range( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |
| MM74HC - 40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |
| $\left(t_{r}, t_{f}\right) \quad V_{C C}=2.0 \mathrm{~V}$ | 1000 | ns |
| $\mathrm{V}_{\mathrm{cc}}=4.5 \mathrm{~V}$ | 500 | ns. |
| $\mathrm{V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ | 400 | ns |

## DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage | - . | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{array}{r} 1.5 \\ 3.15 \\ 4.2 \end{array}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $V_{\text {IL }}$ | Maximum Low Level Input Voltage | . | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \\ & \hline \end{aligned}$ | $\begin{array}{r} 0.3 \\ 0.9 \\ 1.2 \\ \hline \end{array}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| V OH | Minimum High Level. Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{1 \mathrm{~N}}=\mathrm{V}_{1 \mathrm{H}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \mid \text { lout }^{\prime} \leq 6.0 \mathrm{~mA} \\ & \mid \text { lout } \mid \leq 7.8 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{v} \end{aligned}$ |
| VOL | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $V$ $V$ $V$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{1 \mathrm{H}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\left.\right\|_{\text {OUT } \mid} \leq 6.0 \mathrm{~mA}\right. \\ & \left\|\left.\right\|_{\text {OUT }}\right\| \leq 7.8 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & v \\ & v \end{aligned}$ |
| $\mathrm{I}_{\mathrm{N}}$ | Maximum Input Current | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| loz | Maximum TRISTATE Output Leakage Current | $\begin{aligned} & V_{I N}=V_{I H} \text {, or } V_{I L} \\ & V_{\text {OUT }}=V_{C C} \text { or } G N D \\ & G=V_{I H} \\ & \hline \end{aligned}$ | 6.0 V |  | $\pm 0.5$ | $\pm 5$ | $\pm 10$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or GND } \\ & I_{\text {OUT }}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0V |  | 8.0 | 80 | - 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OU}}$ occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathrm{IH}}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathrm{IH}}$ value at 5.5 V is 3.85 V .) The worst case leakage current (liN. ${ }^{\prime} \mathrm{CC}$, and $\mathrm{l}_{\mathrm{OL}}$ occur for CMOS at the higher voltage and so the 6.0 V values should be used.

## AC Electrical Characteristics мм54НС244/ММ74НС244

$V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{t}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLL }}$ | Maximum Propagation Delay | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 14 | 20 | ns |
| ${ }_{\text {tPZH, }} \mathrm{t}_{\text {PZL }}$ | Maximum Enable Delay to Active Output | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=45 \mathrm{pF} \end{aligned}$ | 17 | 28 | ns |
| ${ }^{\text {t }}$ PHZ, $t_{\text {PLZ }}$ | Maximum Disable Delay From Active Output | $\begin{aligned} & R_{L}=1 \mathrm{k} \Omega \\ & C_{L}=5 \mathrm{pF} \end{aligned}$ | 15 | 25 |  |

## AC Electrical Characteristics

$\mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}-6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{f}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\text {A }}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ |  | Guaranteed | Limits |  |
| $\mathrm{tPHL} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & C_{L}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 58 \\ & 83 \end{aligned}$ | $\begin{aligned} & 115 \\ & 165 \end{aligned}$ | $\begin{aligned} & 145 \\ & 208 \end{aligned}$ | $\begin{aligned} & 171 \\ & 246 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 14 \\ & 17 \end{aligned}$ | $\begin{aligned} & 23 \\ & 33 \end{aligned}$ | $\begin{aligned} & 29 \\ & 42 \end{aligned}$ | $\begin{aligned} & 34 \\ & 49 \end{aligned}$ | ns ns |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 10 \\ & 14 \\ & \hline \end{aligned}$ | $\begin{aligned} & 20 \\ & 28 \\ & \hline \end{aligned}$ | $\begin{aligned} & 25 \\ & 35 \\ & \hline \end{aligned}$ | $\begin{aligned} & 29 \\ & 42 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{tpzH}^{\text {, tpzL }}$ | Maximum Output Enable Time | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ | $\begin{array}{r} 2.0 \mathrm{~V} \\ 2.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{gathered} 75 \\ 100 \\ \hline \end{gathered}$ | $\begin{aligned} & 750 \\ & 200 \\ & \hline \end{aligned}$ | $\begin{aligned} & 189 \\ & 252 \end{aligned}$ | $\begin{array}{r} 224 \\ 298 \\ \hline \end{array}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & C_{L}=150 \mathrm{pF} \end{aligned}$ |  |  |  |  |  |  |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & C_{L}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 15 \\ & 30 \end{aligned}$ | $\begin{aligned} & 30 \\ & 40 \\ & \hline \end{aligned}$ | $\begin{array}{r} 38 \\ 50 \\ \hline \end{array}$ | $\begin{aligned} & 45 \\ & 60 \end{aligned}$ | ns <br> ns |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 13 \\ & 17 \\ & \hline \end{aligned}$ | $\begin{aligned} & 26 \\ & 34 \end{aligned}$ | $\begin{aligned} & 32 \\ & 43 \\ & \hline \end{aligned}$ | $\begin{aligned} & 38 \\ & 51 \\ & \hline \end{aligned}$ | ns <br> ns |
| ${ }^{\text {tPHZ }}$, tPLZ | Maximum Output Disable Time | $\begin{aligned} & R_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{array}{r} .75 \\ 15 \\ 13 \\ \hline \end{array}$ | $\begin{aligned} & 150 \\ & 30 \\ & 26 \end{aligned}$ | $\begin{aligned} & 189 \\ & 38 \\ & 32 \\ & \hline \end{aligned}$ | $\begin{gathered} 224 \\ 45 \\ 38 \\ \hline \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ${ }_{\text {t }}$ LH, $\mathrm{t}_{\text {THL }}$ | Maximum Output Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 60 \\ & 12 \\ & 10 \end{aligned}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{aligned} & 90 \\ & 18 \\ & 15 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| $\mathrm{C}_{\mathrm{PD}}$ | Power Dissipation Capacitance (Note 5) | (per buffer) $\begin{aligned} & \overline{\mathbf{G}}=V_{I H} \\ & \overline{\mathbf{G}}=V_{I L} \end{aligned}$ |  | $\begin{aligned} & 12 \\ & 50 \\ & \hline \end{aligned}$ |  | . |  | $\begin{aligned} & \mathrm{pF} \\ & \mathrm{pF} \end{aligned}$ |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance | . |  | 5 | 10 | 10 | 10 | pF |
| Cout | Maximum Output Capacitance |  |  | 10 | 20 | 20 | 20 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+i C C \quad V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C}{ }^{f+1} I_{C C}$.
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

Logic Diagram
'HC244


TL/F/5327-2

National
Semiconductor

## MM54HC245/MM74HC245 Octal TRI-STATE ${ }^{\circledR}$ Transceiver

## General Description

These TRI-STATE bi-directional buffers utilize microCMOS Technology, 3.5 micron silicon gate P-well CMOS, and are intended for two-way asynchronous communication between data buses. They have high drive current outputs which enable high speed operation even when driving large bus capacitances. This circuit possesses the low power consumption and high noise immunity usually associated with CMOS circuitry, yet have speeds comparable to low power Schottky TTL circuits.
This device has an active low enable input $\bar{G}$ and a direction control input, DIR. When DIR is high, data flows from the A inputs to the B outputs. When DIR is low, data flows from the $B$ inputs to the A outputs. The MM54HC245/ MM74HC245 transfers true data from one bus to the other.

This device can drive up to 15 LS-TTL Loads, and does not have Schmitt trigger inputs. All inputs are protected from damage due to static discharge by diodes to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

■ Typical propagation delay: 14 ns
■ Wide power supply range: 2-6V

- Low quiescent current: $80 \mu \mathrm{~A}$ maximum ( 74 HC )
- TRI-STATE outputs for connection to bus oriented systems
- High output drive: 6 mA (minimum)
- Same as the '645


## Connection Diagram

## Dual-In-Line Package



54HC245 (J) $\quad \mathbf{7 4 H C 2 4 5}$ (J,N)

## Truth Table

| Control <br> Inputs |  | Operation |
| :---: | :---: | :---: |
| $\overline{\mathbf{G}}$ | DIR |  |
| L | L | B data to A bus |
| L | H | A data to B bus |
| H | X | Isolation |

$H=$ high level, $L=$ low level, $X=$ irrelevant

Absolute Maximum Ratings (Notes 1 \& 2) Operating Conditions

| c) | 0.5 to +7.0V |
| :---: | :---: |
| DC Input Voltage DIR and $\bar{G}$ pins ( $V_{1 N}$ ) | -1.5 to $\mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V}$ |
| DC input/Output Voltage ( $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}$ ) | -0.5 to $\mathrm{V}_{C C}+0.5 \mathrm{~V}$ |
| Clamp Diode Current (ICD) | $\pm 20 \mathrm{~mA}$ |
| DC Output Current, per pin (IOUT) | $\pm 35 \mathrm{~mA}$ |
| DC V ${ }_{\text {cc }}$ or GND Current, per pin (ICC) | $\pm 70 \mathrm{~mA}$ |
| Storage Temperature Range (TSTG) | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Power Dissipation (PD) (Note 3) | 500 mW |
| Lead Temperature (T) (Soldering 10 | ands) $260^{\circ} \mathrm{C}$ | 1


|  | Min | Max | Units |
| :---: | :---: | :---: | :---: |
| Supply Voltage (VCC) | 2 | 6 | V |
| DC Input or Output Voltage ( $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}$ ) | 0 | Vcc | $V$ |
| Operating Temperature Range ( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |  |
| MM74HC | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise/Fall Times |  |  |  |
| $\left(t_{r}, t_{t}\right) \quad V_{C C}=2.0 \mathrm{~V}$ |  | 1000 | ns |
| $\mathrm{V}_{\mathrm{cc}}=4.5 \mathrm{~V}$ |  | 500 | ns |
| $\mathrm{V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ | c | 400 | ns |

DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\text {A }}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $V_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| VOH | Minimum High Level Output Voltage | $\begin{aligned} & \mathrm{V}_{I N}=\mathrm{V}_{1 \mathrm{H}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \|\mathrm{IOUT}\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 6.0 \mathrm{~mA} \\ & \left\|I_{\text {OUT }}\right\| \leq 7.8 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \end{aligned}$ |
| VOL | Maximum Low Level Output Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{l}_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \\ & \hline \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| - |  | $\begin{aligned} & \mathrm{V}_{1 \mathrm{~N}}=\mathrm{V}_{1 \mathrm{H}} \text { or } \mathrm{V}_{1 \mathrm{~L}} \\ & \mid \text { lout } \leq 6.0 \mathrm{~mA} \\ & \left\|{ }^{\text {IOUT }}\right\| \leq 7.8 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathbf{V} \\ & \mathbf{v} \end{aligned}$ |
| IN | Input Leakage Current ( $\bar{G}$ and DIR) | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ to GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| loz | Maximum TR!-STATE Output Leakage Current | $\begin{aligned} & V_{\text {out }}=V_{\mathrm{Cc}} \text { or GND } \\ & \text { Enables } G=V_{\text {IH }} \end{aligned}$ | 6.0 V |  | $\pm 0.5$ | $\pm 5.0$ | $\pm 10$ | $\mu \mathrm{A}$ |
| Icc | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & I_{\text {OUT }}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{VOL}_{\mathrm{O}}$ occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{1 H}$ and $\mathrm{V}_{I L}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{I H}$ value at 5.5 V is 3.85 V .) The worst case leakage current ( $l_{I N}$, $\mathrm{I}_{\mathrm{CC}}$, and $\mathrm{l}_{\mathrm{OZ}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

## AC Electrical Characteristics

$V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (Note 6)

| Symbol | Parameter | Conditions | Typ | Guaranteed <br> Limit | Units |
| :--- | :---: | :---: | :---: | :---: | :---: |
| tpHL $^{\prime}$ tpLH | Maximum Propagation Delay | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 13 | 17 | ns |
| tpZH, tPZL | Maximum Output Enable Time | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ <br> $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 33 | 42 | ns |
| tPHZ, tPLZ | Maximum Output Disable Time | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ <br> $\mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}$ | 32 | 42 | ns |

## AC Electrical Characteristics

$\mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}$ to $6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified) (Note 6)

| Symbol | Parameter | Conditions | $V_{\text {cc }}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| tphL. $t_{\text {PLH }}$ | Maximum Propagation Delay | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 29 \\ & 38 \end{aligned}$ | $\begin{aligned} & 72 \\ & 96 \end{aligned}$ | $\begin{gathered} 88 \\ 116 \end{gathered}$ | $\begin{gathered} 96 \\ 128 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 14 \\ & 18 \end{aligned}$ | $\begin{aligned} & 18 \\ & 24 \end{aligned}$ | $\begin{aligned} & 22 \\ & 29 \end{aligned}$ | $\begin{aligned} & 24 \\ & 32 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 14 \\ & 18 \end{aligned}$ | $\begin{aligned} & 18 \\ & 24 \end{aligned}$ | $\begin{aligned} & 22 \\ & 29 \end{aligned}$ | $\begin{aligned} & 24 \\ & 32 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $t_{\text {PZH, }}$ <br> $t_{\text {PZL }}$ | Maximum Output Enable Time | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ |  |  |  |  |  |  |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & C_{L}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 70 \\ & 80 \end{aligned}$ | $\begin{aligned} & 184 \\ & 216 \end{aligned}$ | $\begin{aligned} & 224 \\ & 260 \end{aligned}$ | $\begin{aligned} & 240 \\ & 284 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & C_{L}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 35 \\ & 41 \end{aligned}$ | $\begin{aligned} & 46 \\ & 54 \end{aligned}$ | $\begin{aligned} & 56 \\ & 65 \end{aligned}$ | $\begin{aligned} & 60 \\ & 71 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & C_{L}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 31 \\ & 36 \end{aligned}$ | $\begin{aligned} & 41 \\ & 47 \end{aligned}$ | $\begin{aligned} & 50 \\ & 57 \end{aligned}$ | $\begin{aligned} & 54 \\ & 62 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PHZ}} \\ & \mathrm{t}_{\mathrm{PLZ}} \end{aligned}$ | Maximum Output Disable Time | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 47 \\ & 33 \\ & 31 \end{aligned}$ | $\begin{gathered} 172 \\ 43 \\ 41 \\ \hline \end{gathered}$ | $\begin{gathered} 208 \\ 52 \\ 50 \end{gathered}$ | $\begin{gathered} 224 \\ 56 \\ 54 \end{gathered}$ |  |
| ttur tthl | Output Rise and Fall Time | $C_{L}=50 \mathrm{pF}$ | $\begin{array}{r} 2.0 \mathrm{~V} \\ \cdot 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{gathered} 20 \\ 6 \\ 5 \\ \hline \end{gathered}$ | $\begin{aligned} & 60 \\ & 12 \\ & 10 \\ & \hline \end{aligned}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{aligned} & 90 \\ & 18 \\ & 15 \\ & \hline \end{aligned}$ |  |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | $\begin{aligned} \overline{\mathrm{G}} & =\mathrm{V}_{\mathrm{IL}} \\ \overline{\mathrm{G}} & =\mathrm{V}_{\mathrm{IH}} \end{aligned}$ |  | $\begin{gathered} 100 \\ 12 \\ \hline \end{gathered}$ |  |  |  | $\begin{aligned} & \mathrm{pF} \\ & \mathrm{pF} \end{aligned}$ |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |
| $\mathrm{C}_{\text {IN/OUT }}$ | Maximum Input/Output Capacitance, A or B |  |  | 15 | 20. | 20 | 20 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+l_{\text {CC }}$.
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

Logic Diagram


MM54HC251/MM74HC251 8-Channel TRI-STATE® Multiplexer

## General Description

This 8-CHANNEL DIGITAL MULTIPLEXER with TRI-STATE outputs utilizes microCMOS Technology, 3.5 micron silicon gate $P$-well CMOS. Along with the high noise immunity and low power consumption of standard CMOS integrated circuits, it possesses the ability to drive 10 LS-TTL loads. The large output drive capability and TRI-STATE feature make this part ideally suited for interfacing with bus lines in a bus oriented system.
This multiplexer features both true $(\mathrm{Y})$ and complement (W) outputs as well as a STROBE input. The STROBE must be at a low logic level to enable this device. When the STROBE input is high, both outputs are in the high impedance state. When enabled, address information on the data select inputs determines which data input is routed to the Y and W
outputs. The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is speed, function, as well as pinout compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $V_{C C}$ and ground.

## Features

- Typical propagation delay Data Select to $\mathrm{Y}: 26 \mathrm{~ns}$
- Wide supply range: 2-6V
- Low power supply quiescent current: $80 \mu \mathrm{~A}$ maximum (74HC)
- TRI-STATE outputs for interface to bus oriented systems

Connection Diagram
Dual-In-Line Package


TL/F/5328-1

MM54HC251/MM74HC251
54HC251 (J) 74HC251 (J,N)

## Truth Table

| Inputs |  |  |  | Outputs |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Select |  |  | Strobe$\mathbf{S}$ | Y | W |
| C | B | A |  |  |  |
| X | $X$ | X | H | Z | Z |
| L | L | L | L | D0 | $\overline{\text { DO }}$ |
| L | L | H | L | D1 | $\overline{\mathrm{D} 1}$ |
| L | H | L | L | D2 | $\overline{\mathrm{D} 2}$ |
| L | H | H | L | D3 | $\overline{\text { D3 }}$ |
| H | L | L | L | D4 | $\overline{\mathrm{D} 4}$ |
| H | L | H | L | D5 | $\overline{\text { D5 }}$ |
| H | H | L | L | D6 | $\overline{\text { D6 }}$ |
| H | H | H | L | D7 | $\overline{\text { D7 }}$ |

$H=$ high logic level, $L=$ logic level
$X=$ irrelevant, $Z=$ high impedance (off)
D0, D1 . . . D7 $=$ the level of the respective $D$ input

## Logic Diagram



Operating Conditions

|  | Min | Max | Units |
| :---: | :---: | :---: | :---: |
| Supply Voltage(VCC) | 2 | 6 | V |
| DC Input or Output Voltage ( $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}$ ) | 0 | $V_{C C}$ | V |
| Operating Temperature Range( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |  |
| MM74HC | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |  |
| $\left(t_{r}, t_{t}\right) \quad V_{C C}=2.0 \mathrm{~V}$ |  | 1000 | ns |
| $\mathrm{V}_{\mathrm{cc}}=4.5 \mathrm{~V}$ |  | 500 | ns |
| $\mathrm{V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ |  | 400 | ns |

## DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\text {IH }}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | . | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2^{?} \\ \hline \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $V_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| V OH | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \mid \text { lout } \mid \leq 4.0 \mathrm{~mA} \\ & \mid \text { Iout } \mid \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{array}{r} 3.84 \\ 5.34 \\ \hline \end{array}$ | $\begin{aligned} & 3.7 \\ & 5.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & V \\ & v \end{aligned}$ |
| VOL | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \mid \text { lout } \mid \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{1 \mathrm{~N}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|{ }_{\text {lout }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|{ }^{\text {IoUT }}\right\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & v \\ & v \end{aligned}$ |
| If | Maximum Input Current : | $\mathrm{V}_{\mathbf{I N}}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| loz | Maximum TRISTATE* Leakage Current | $\begin{aligned} & \text { Strobe }=V_{C C} \\ & V_{\text {OUT }}=V_{C C} \text { or } G N D \end{aligned}$ | 6.0 V |  | $\pm 0.5$ | $\pm 5$ | $\pm 10$ | $\mu \mathrm{A}$ |
| Icc | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & I_{O U T}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic "J" package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OU}}$ occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathbb{I}}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathbb{H}}$ value at 5.5 V is 3.85 V .) The worst case leakage current (liN , $\mathrm{I}_{\mathrm{cc}}$, and lozl occur for CMOS at the higher voltage and so the 6.0 V values should be used.

## AC Electrical Characteristics $V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{t}}=\mathrm{t}_{\mathrm{t}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Llmit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {PHL, }}$ tpLH | Maximum Propagation Delay $\mathrm{A}, \mathrm{B}$ or C to Y |  | 26 | 35 | ns |
| $\mathrm{t}_{\text {PHL }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, A, B or C to W |  | 27 | 35 | ns |
| $\mathrm{t}_{\text {PHL }}$ t tpLH | Maximum Propagation Delay, Any D to Y |  | 22 | 29 | ns |
| $\mathrm{t}_{\text {PHL }}$, tPLH | Maximum Propagation Delay, Any D to W | . | 24 | 32 | ns |
| ${ }_{\text {tpzh, }}{ }^{\text {tpzL }}$ | Maximum Output Enable Time, W Output | $\begin{aligned} & R_{L}=1 k \\ & C_{L}=50 \mathrm{pF} \end{aligned}$ | 19 | 27 | ns |
| ${ }^{\text {tPZH, }}$, ${ }^{\text {PZLL }}$ | Maximum Output Enable Time, Y Output | $\begin{aligned} & R_{\mathrm{L}}=1 \mathrm{k} \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{aligned}$ | 19 | 26 | ns |
| tphz, tplz | Maximum Output Disable Time W Output | $\begin{aligned} & R_{\mathrm{L}}=1 \mathrm{k} \\ & \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF} \\ & \hline \end{aligned}$ | 26 | 40 | ns |
| ${ }_{\text {t PHZ }}$ t tPLZ | Maximum Output Disable Time Y Output | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \\ & \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF} \end{aligned}$ | 27 | 35 | ns |

AC Electrical Characteristics $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{t}}=\mathrm{t}_{\mathrm{F}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed LImits |  |  |  |
| $t_{\text {PHL, }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay $A, B$ or $C$ to $Y$ |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 90 \\ & 31 \\ & 26 \\ & \hline \end{aligned}$ | $\begin{gathered} 205 \\ 41 \\ 35 \\ \hline \end{gathered}$ | $\begin{gathered} 256 \\ 51 \\ 44 \\ \hline \end{gathered}$ | $\begin{gathered} 300 \\ 60 \\ 51 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $t_{\text {PHL, }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, A, B or C to W |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 95 \\ & 32 \\ & 27 \\ & \hline \end{aligned}$ | $\begin{gathered} 205 \\ 41 \\ 35 \\ \hline \end{gathered}$ | $\begin{gathered} 256 \\ 51 \\ 44 \\ \hline \end{gathered}$ | $\begin{gathered} 300 \\ 60 \\ 51 \\ \hline \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{tpHL}^{\text {t }}$ PLH | Maximum Propagation Delay, Any D to Y | . | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 70 \\ & 27 \\ & 23 \end{aligned}$ | $\begin{gathered} 195 \\ 39 \\ 33 \\ \hline \end{gathered}$ | $\begin{gathered} 244 \\ 49 \\ 41 \end{gathered}$ | $\begin{gathered} 283 \\ 57 \\ 48 \\ \hline \end{gathered}$ | $\begin{aligned} & \hline \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{t}_{\text {PHL, }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Any D to W |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 75 \\ & 29 \\ & 25 \\ & \hline \end{aligned}$ | $\begin{gathered} 185 \\ 37 \\ 32 \end{gathered}$ | $\begin{gathered} 231 \\ 46 \\ 40 \end{gathered}$ | $\begin{gathered} \hline 268 \\ 54 \\ 46 \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \\ & \hline \end{aligned}$ |
| ${ }_{\text {tPZH, }} \mathrm{t}_{\text {PZL }}$ | Maximum Output Enable Time W Output | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \hline 45 \\ & 21 \\ & 18 \\ & \hline \end{aligned}$ | $\begin{gathered} 150 \\ 30 \\ 26 \end{gathered}$ | $\begin{array}{r} 1188 \\ 38 \\ 33 \end{array}$ | 218 44 38 | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $t_{\text {PZH, }}$ tPZL | Maximum Output Enable Time Y Output | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 45 \\ & 21 \\ & 18 \\ & \hline \end{aligned}$ | $\begin{gathered} 145 \\ 29 \\ 25 \end{gathered}$ | $\begin{gathered} \hline 181 \\ 36 \\ 31 \end{gathered}$ | $\begin{gathered} \hline 210 \\ 42 \\ 36 \end{gathered}$ | $\begin{aligned} & \hline \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $t_{\text {PHZ }}$, tPLZ | Maximum Output Disable Time W Output | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 60 \\ & 29 \\ & 25 \\ & \hline \end{aligned}$ | $\begin{array}{\|c} 220 \\ 44 \\ 37 \\ \hline \end{array}$ | $\begin{gathered} 275 \\ 55 \\ 46 \\ \hline \end{gathered}$ | $\begin{aligned} & 319 \\ & 64 \\ & 54 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $t_{\text {PHz }}$ tplz | Maximum Output Disable Time Y Output | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 60 \\ & 30 \\ & 26 \\ & \hline \end{aligned}$ | $\begin{array}{\|c} \hline 195 \\ 39 \\ 33 \\ \hline \end{array}$ | $\begin{gathered} 244 \\ 49 \\ 41 \\ \hline \end{gathered}$ | $\begin{gathered} 283 \\ 57 \\ 48 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| ${ }_{\text {t THL, }}$ tTLH | Maximum Output Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 8 \\ 7 \\ \hline \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \\ & \hline \end{aligned}$ | $\begin{aligned} & 110 \\ & 22 \\ & 19 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| CPD | Power Dissipation Capacitance (Note 5) | (per package) |  | 110 |  |  |  | pF |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## MM54HC253/MM74HC253

## Dual 4-Channel TRI-STATE ${ }^{\circledR}$

Multiplexer

## General Description

The MM54HC253/MM74HC253 utilizes microCMOS Technology, 3.5 micron silicon gate P-well CMOS, to achieve the low power consumption and high noise immunity of standard CMOS integrated circuits, along with the capability to drive 10 LS-TTL loads. The large output drive and TRISTATE features of this device make it ideally suited for interfacing with bus lines in bus organized systems. When the output control input is taken high, the multiplexer outputs are sent into a high impedance state.
When the output control is held low, the associated multiplexer chooses the correct output channel for the given input signals determined by the select $A$ and $B$ inputs.

The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is functionally and pinout compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $V_{C C}$ and ground.

## Features

- Typical propagation delay: 24 ns
- Wide power supply range: $2 \mathrm{~V}-6 \mathrm{~V}$

■ Low quiescent current: $80 \mu \mathrm{~A}$ maximum ( 74 HC series)

- Low input current: $1 \mu \mathrm{~A}$ maximum
m Fanout of 10 LS-TTL loads


## Connection Diagram



MM54HC253/MM74HC253
54HC253 (J) 74HC253 (J,N)
Truth Table

| Select <br> Inputs |  | Data Inputs |  |  |  |  | Output <br> Control |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| B | A | C0 | C1 | C2 | C3 | G | Y |
| X | X | X | X | X | X | H | Z |
| L | L | L | X | X | X | L | L |
| L | L | H | X | X | X | L | H |
| L | H | X | L | X | X | L | L |
| H | H | X | H | X | X | L | H |
| H | L | X | X | L | X | L | L |
| H | H | X | X | H | X | X | H |
| H | H | X | X | X | H | L | L |

Select inputs A and B are common to both sections.
$H=$ high level, $L=$ low level, $X=$ irrelevant, $Z=$ high impedance (off).

| Absolute Maximum Ratings (Notes 1 \& 2) |  | Operating Conditions |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) -0.5 | -0.5 to +7.0 V |  | Min | Max | Units |
| DC Input Voltage ( $V_{\text {IN }}$ ) $\quad-1.5$ | -1.5 to $\mathrm{V}_{C C}+1.5 \mathrm{~V}$ | Supply Voltage(VCC) | 2 | 6 | V |
| DC Output Voitage (VOUT) -0.5 tover | -0.5 to $V_{C C}+0.5 \mathrm{~V}$ | DC Input or Output Voltage | 0 | $V_{C c}$ | V |
| Clamp Diode Current (lı, IOK) | - $\pm 20 \mathrm{~mA}$ | (VIN, $\mathrm{V}_{\text {OUT }}$ ) |  |  |  |
| DC Output Current, per pin (lout) | $\pm 25 \mathrm{~mA}$ | Operating Temperature Range( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |  |
| DC V ${ }_{\text {CC }}$ or GND Current, per pin (lcc) | $\pm 50 \mathrm{~mA}$ | MM54HC | -55 | +85 +125 | ${ }^{\circ} \mathrm{C}$ |
| Storage Temperature Range ( $\mathrm{T}_{\text {STG }}$ ) $\quad-65^{\circ}$ | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ | Input Rise or Fall Times |  |  |  |
| Power Dissipation ( $\mathrm{P}_{\mathrm{D}}$ ) (Note 3) | 500 mW | $\left(t_{r}, t_{f}\right) \quad V_{C C}=2.0 \mathrm{~V}$ |  | 1000 | ns |
| Lead Temperature ( $\mathrm{T}_{\mathrm{L}}$ ) (Soldering 10 seconds) | conds) $260^{\circ} \mathrm{C}$ | $\mathrm{VCC}=4.5 \mathrm{~V}$ |  | 500 | ns |
|  |  | $\mathrm{V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ |  | 400 | ns |

## DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $V_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 0.3^{\circ} \\ & 0.9 \\ & 1.2^{2} \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu A \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \mid \text { Iout } \mid \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{array}{r} 3.98 \\ 5.48 \\ \hline \end{array}$ | $\begin{array}{r} 3.84 \\ 5.34 \\ \hline \end{array}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \mid \text { IouT } \mid \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \mid \text { Iout } \mid \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{array}{r} 0.26 \\ 0.26 \\ \hline \end{array}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{IIN}^{\mathrm{N}}$ | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| loz | Maximum TRI-STATE <br> Output Leakage <br> Current | $\begin{aligned} & \text { Strobe }=V_{C C} \\ & V_{\text {OUT }}=V_{C C} \text { or GND } \end{aligned}$ | 6.0 V |  | $\pm 0.5$ | $\pm 5.0$ | $\pm 10$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & l_{\text {OUT }}=0 \mu A \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.

Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathrm{IH}}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathrm{IH}}$ value at 5.5 V is 3.85 V .) The worst case leakage current (liN. Icc, and loz) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

AC Electrical Characteristics $\mathrm{v}_{\mathrm{CC}}=5 \mathrm{v}, \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{t}_{\mathrm{t}}=\mathrm{t}_{\mathrm{t}}=6 \mathrm{~ns}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {PHL, }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Select A or B to $Y$ |  | 24 | 30 | ns |
| $\mathrm{t}_{\text {PHL }} \mathrm{tPLH}$ | Maximum Propagation Delay, any Data to $Y$ |  | 18 | 23 | ns |
| $\mathrm{t}_{\text {PZH, }} \mathrm{t}_{\text {PZL }}$ | Maximum Output Enable Time Y Output to a Logic Level | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k}$ | 13 | 18 | ns |
| $\mathrm{t}_{\text {Phz }}, \mathrm{tplz}$ | Maximum Output Disable Time <br> Y Output to High Impedance State | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k}$ | 18 | 27 | ns |

AC Electrical Characteristics $C_{L}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{t}}=6$ ns (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Select A or B to Y |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 131 \\ & 29 \\ & 24 \\ & \hline \end{aligned}$ | $\begin{aligned} & 158 \\ & 35 \\ & 30 \\ & \hline \end{aligned}$ | $\begin{gathered} 198 \\ 44 \\ 38 \end{gathered}$ | $\begin{gathered} 237 \\ 53 \\ 45 \\ \hline \end{gathered}$ | $\begin{aligned} & \hline \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{t}_{\text {PHL }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, any Data to $Y$ |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 99 \\ & 22 \\ & 19 \\ & \hline \end{aligned}$ | $\begin{array}{r} 126 \\ 28 \\ 23 \\ \hline \end{array}$ | $\begin{gathered} 158 \\ 35 \\ 29 \\ \hline \end{gathered}$ | $\begin{gathered} 189 \\ 42 \\ 35 \\ \hline \end{gathered}$ | $\begin{aligned} & \hline \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $t_{\text {PZH, }} \mathrm{t}_{\text {PZL }}$ | Maximum Output Enable Time | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 63 \\ & 14 \\ & 12 \end{aligned}$ | $\begin{aligned} & 90 \\ & 20 \\ & 17 \end{aligned}$ | $\begin{aligned} & 113 \\ & 25 \\ & 21 \end{aligned}$ | $\begin{array}{r} 135 \\ \quad 30 \\ \hline \quad 26 \\ \hline \end{array}$ | $\begin{aligned} & \hline \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| $t_{\text {PHZ }} \mathrm{t}_{\text {PLZ }}$ | Maximum Output Disable Time | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 90 \\ & 20 \\ & 17 \\ & \hline \end{aligned}$ | $\begin{gathered} 135 \\ 30 \\ 25 \\ \hline \end{gathered}$ | $\begin{gathered} 169 \\ 38 \\ 31 \\ \hline \end{gathered}$ | $\begin{gathered} 203 \\ 45 \\ 38 \\ \hline \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{t}_{\text {THL, }} \mathrm{t}_{\text {TLL }}$ | Maximum Output Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 8 \\ 7 \\ \hline \end{gathered}$ | $\begin{aligned} & \hline 75 \\ & 15 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \end{aligned}$ | $\begin{aligned} & 110 \\ & 22 \\ & 19 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | (per package) Outputs Enabled Outputs Disabled |  | $\begin{aligned} & 90 \\ & 25 \end{aligned}$ |  | . |  | $\begin{aligned} & \mathrm{pF} \\ & \mathrm{pF} \end{aligned}$ |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## Logic Diágram

'HC253


## MM54HC257/MM74HC257 Quad 2-Channel TRI-STATE® Multiplexer

## General Description

This QUAD 2-TO-1 LINE DATA SELECTOR/MULTIPLEXER utilizes microCMOS Technology, 3.5 micron silicon gate P-well CMOS. Along with the high noise immunity and low power dissipation of standard CMOS integrated circuits, it possesses the ability to drive LS-TTL loads. The large output drive capability coupled with the TRI-STATE feature make this device ideal for interfacing with bus lines in a bus organized system. When the OUTPUT CONTROL input line is taken high, the outputs of all four multiplexers are sent into a high impedance state. When the OUTPUT CONTROL line is low, the SELECT input chooses whether the A or B input is used.

The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is speed, function, and pin-out compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $V_{C C}$ and ground.

## Features

- Typical propagation delay: 12 ns
- Wide power supply range: $2 \mathrm{~V}-6 \mathrm{~V}$
- Low quiescent current: $80 \mu \mathrm{~A}$ maximum ( 74 HC series)
- TRI-STATE outputs for connection to system buses.


## Connection and Logic Diagrams



TL/F/5329-2

## Truth Table

| Inputs |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Output <br> Control | Select | A | B | Output Y |
| H | X | X | X | Z |
| L | L | L | X | L |
| L | L | H | X | H |
| L | H | X | L | L |
| L | H | X | H | H |

$H=$ high level, $L=$ low level, $X=$ irrelevant, $Z=$ high impedance, (off)

Operating Conditions

|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage $\left(V_{C C}\right)$ | 2 | 6 | $V$ |
| DC Input or Output Voltage | 0 | $V_{C C}$ | $V$ |
| (VIN, $\left.V_{\text {OUT }}\right)$. |  |  |  |
| Operating Temperature Range $\left(T_{A}\right)$ |  |  |  |
| MM74HC | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |  |
| ( $\left.\mathrm{r}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}\right) \quad \mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}$ |  | 1000 | ns |
| $V_{C C}=4.5 \mathrm{~V}$ |  | 500 | ns |
| $V_{C C}=6.0 \mathrm{~V}$ |  | 400 | ns |

DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| VIL | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu A \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 6.0 \mathrm{~mA} \\ & \left\|I_{\text {OUT }}\right\| \leq 7.8 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{array}{r} 3.84 \\ \times \quad 5.34 \\ \hline \end{array}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \end{aligned}$ |
| VOL | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 6.0 \mathrm{~mA} \\ & \left\|\left.\right\|_{\text {IOUT }}\right\| \leq 7.8 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{v} \\ & \hline \end{aligned}$ |
| ${ }_{1 / N}$ | Maximum Input Current | $\mathrm{V}_{1 N}=\mathrm{V}_{\mathrm{CC}}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| loz | MaximumTRI-STATE Output Leakage | $\begin{aligned} & V_{O U T}=V_{C C} \text { or } G N D \\ & O C=V_{I H} \end{aligned}$ | 6.0 V |  | $\pm 0.5$ | $\pm 5.0$ | $\pm 10$ | $\mu \mathrm{A}$ |
| Icc | Maximum Quiescent Supply Current | $\begin{aligned} & \dot{V}_{\text {IN }}=V_{C C} \text { or } G N D \\ & l_{\text {OUT }}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages $\left(\mathrm{V}_{\mathrm{OH}}\right.$, and $\mathrm{V}_{\mathrm{OL}}$ occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathrm{IH}}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathrm{IH}}$ value at 5.5 V is 3.85 V .) The worst case leakage current ( $\mathrm{I}_{\mathrm{IN}}$, $I_{\mathrm{Cc}}$, and $\mathrm{l}_{\mathrm{Oz}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

## AC Electrical Characteristics

$V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }_{\text {t }}$ HL, ${ }^{\text {tPLH }}$ | Maximum Propagation <br> Delay, Select to any Y Output | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 12 | 18 | ns |
| $t_{\text {PHL, }}$ tPLH | Maximum Propagation Delay, A or B to any Y Output | $C_{L}=50 \mathrm{pF}$ | 13 | 21 | ns |
| ${ }^{\text {tpZH, }}$, tpzL | Maximum Output Enable Time, any Y Output to a Logic Level | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=45 \mathrm{pF} \end{aligned}$ | 17 | 28 | ns |
| $\mathrm{t}_{\text {PHZ }}, \mathrm{t}_{\text {PLZ }}$ | Maximum Output Disable <br> Time, any Y Output to a High Impedance State | $\begin{aligned} & R_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF} \end{aligned}$ | 15 | 25 | ns |

## AC Electrical Characteristics

$\mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}$ to $6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{f}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Condilions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ |  | Guaranteed | Limits |  |
| $t_{\text {PHL, }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Select to any Y Output | $\begin{aligned} & C_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 50 \\ & 70 \end{aligned}$ | $\begin{aligned} & 100 \\ & 150 \end{aligned}$ | $\begin{aligned} & 125 \\ & 189 \end{aligned}$ | $\begin{aligned} & 150 \\ & 224 \end{aligned}$ | ns |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 10 \\ & 15 \end{aligned}$ | $\begin{aligned} & 20 \\ & 30 \end{aligned}$ | $\begin{aligned} & 25 \\ & 38 \end{aligned}$ | $\begin{aligned} & 30 \\ & 45 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | $\begin{aligned} & C_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 9 \\ 13 \end{gathered}$ | $\begin{aligned} & 17 \\ & 26 \end{aligned}$ | $\begin{aligned} & 21 \\ & 32 \end{aligned}$ | $\begin{aligned} & 25 \\ & 38 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
|  | Maximum Propagation Delay, A or B to any Y Output | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & C_{L}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 50 \\ & 70 \end{aligned}$ | $\begin{aligned} & 100 \\ & 150 \end{aligned}$ | $\begin{aligned} & 125 \\ & 190 \end{aligned}$ | $\begin{array}{r} 150 \\ 221 \\ \hline \end{array}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & C_{L}=150 \mathrm{pF} \end{aligned}$ | $\begin{array}{r} 4.5 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ \hline \end{array}$ | $\begin{aligned} & 10 \\ & 15 \\ & \hline \end{aligned}$ | $\begin{aligned} & 20 \\ & 30 \\ & \hline \end{aligned}$ | $\begin{aligned} & 29 \\ & 38 \\ & \hline \end{aligned}$ | $\begin{array}{r} 30 \\ 45 \\ \hline \end{array}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
|  |  | $\begin{aligned} & C_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 10 \\ & 17 \end{aligned}$ | $\begin{aligned} & 17 \\ & 26 \end{aligned}$ | $\begin{aligned} & 21 \\ & 32 \\ & \hline \end{aligned}$ | $\begin{aligned} & 25 \\ & 38 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ${ }_{\text {tPZH, }} \mathrm{t}_{\text {PZL }}$ | Maximum Output <br> Enable Time <br> Any Y Output to a Logic Level | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 75 \\ 100 \\ \hline \end{gathered}$ | $\begin{aligned} & 150 \\ & 200 \\ & \hline \end{aligned}$ | $\begin{aligned} & 189 \\ & 252 \end{aligned}$ | $\begin{array}{r} 224 \\ -\quad 298 \\ \hline \end{array}$ | ns <br> ns |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{array}{r} 15 \\ 20 \\ \hline \end{array}$ | $\begin{aligned} & 30 \\ & 40 \\ & \hline \end{aligned}$ | $\begin{aligned} & 38 \\ & 50 \end{aligned}$ | $\begin{aligned} & 45 \\ & 60 \end{aligned}$ | ns <br> ns |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 13 \\ & 17 \\ & \hline \end{aligned}$ | $\begin{aligned} & 26 \\ & 34 \\ & \hline \end{aligned}$ | $\begin{aligned} & 32 \\ & 43 \\ & \hline \end{aligned}$ | $\begin{aligned} & 38 \\ & 51 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| $t_{\text {PHZ }}$, tpLZ | Maximum Output Disable Time, any Y Output to a High Impedance State | $\begin{aligned} & R_{L}=1 \mathrm{k} \Omega \\ & C_{L}=50 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{array}{r} 150 \\ 30 \\ 26 \\ \hline \end{array}$ | $\begin{gathered} 189 \\ 38 \\ 32 \\ \hline \end{gathered}$ | $\begin{gathered} 224 \\ 45 \\ 38 \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \\ & \hline \end{aligned}$ |
| ${ }^{\text {t }}$ THL, ${ }^{\text {tTLH }}$ | Maximum Output Rise and Fall Time | $C_{L}=50 \mathrm{pF}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 60 \\ & 12 \\ & 10 \end{aligned}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{aligned} & 90 \\ & 18 \\ & 15 \\ & \hline \end{aligned}$ | ns ns ns |
| $\mathrm{CPD}^{\text {P }}$ | Power Dissipation Capacitance (Note 5) | (per mux) <br> Enable <br> Disabled |  | $\begin{gathered} 30 \\ 8 \end{gathered}$ |  |  |  | $\begin{aligned} & \mathrm{pF} \\ & \mathrm{pF} \end{aligned}$ |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

Note 5: $\mathrm{C}_{\mathrm{PD}}$ determines the no load dynamic power consumption, $\mathrm{P}_{\mathrm{D}}=\mathrm{C}_{\mathrm{PD}} \mathrm{V}_{\mathrm{CC}}{ }^{2 \cdots} \mathrm{f}_{\mathrm{l}} \mathrm{l} \mathrm{cc} \mathrm{V}_{\mathrm{Cc}}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C}{ }^{f+1} I_{C C}$.
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## MM54HC259/MM74HC259

 8-Bit Addressable Latch/3-to-8 Line Decoder
## General Description

This device utilizes microCMOS Technology, 3.5 micron silicon gate P -well CMOS, to implement an 8 -bit addressable latch, designed for general purpose storage applications in digital systems.
The MM54HC259/MM74HC259 has a single data input (D), 8 latch outputs (Q1-Q8), 3 address inputs (A, B, and C), a common enable input ( $E$ ), and a common CLEAR input. To operate this device as an addressable latch, data is held on the $D$ input, and the address of the latch into which the data is to be entered is held on the $A, B$, and $C$ inputs. When ENABLE is taken low the data flows through to the addressed output. The data is stored when ENABLE transitions from low to high. All unaddressed latches will remain unaffected. With enable in the high state the device is deselected, and all latches remain in their previous state, unaffected by changes on the data or address inputs. To eliminate the possibility of entering erroneous data into the latches, the enable should be held high (inactive) while the address lines are changing.

## Connection Diagram

Dual-In-Line Package


MM54HC259/MM74HC259
54HC259 (J) 74HC259 (J,N)

## Truth Table

| Inputs |  | Outputs of <br> Addressed <br> Latch | Each <br> Other <br> Output | Function |
| :---: | :---: | :---: | :---: | :---: |
| H | $\bar{G}$ | L | D | $\mathrm{Q}_{i 0}$ |
| H | H | $\mathrm{Q}_{i 0}$ | $\mathrm{Q}_{i 0}$ | Memory |
| L | L | D | L | 8-Line Decoder |
| L | H | L | L | Clear |

If enable is held high and CLEAR is taken low all eight latches are cleared to a low state. If enable is low all latches except the addressed latch will be cleared. The addressed latch will instead follow the D input, effectively implementing a 3-to-8 line decoder.
All inputs are protected from damage due to static discharge by diodes to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

- Typical propagation delay: 18 ns

■ Wide supply range: 2-6V

- Low input current: $1 \mu \mathrm{~A}$ maximum
- Low quiescent current: $80 \mu \mathrm{~A}$ maximum ( 74 HC series)


## Latch Selection Table

| Select Inputs |  | Latch <br> Addressed |  |
| :--- | :--- | :--- | :---: |
| C | B |  | 0 |
| L | L | L | 0 |
| L | L | H | 1 |
| L | H | L | 2 |
| L | H | H | 3 |
| H | L | L | 4 |
| H | L | H | 5 |
| H | H | L | 6 |
| H | H | H | 7 |

$H=$ high level, $L=$ low level
$D=$ the level at the data input
$Q_{i o}$ the level of $Q_{i}(i=0,1 \ldots 7$, as appropiate) before the indicated steady-state input conditions were established.

Absolute Maximum Ratings (Notes $1 \& 2$ )

| Supply Voltage (VCC) | -0.5 to +7.0 V |
| :---: | :---: |
| DC Input Voltage (VIN) | -1.5 to $\mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V}$ |
| DC Output Voltage (VOUT) | -0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ |
| Clamp Diode Current ( $\mathrm{I}_{\mathrm{K}}, \mathrm{l}_{\text {OK }}$ ) | $\pm 20 \mathrm{~mA}$ |
| DC Output Current, per pin (lout) | $\pm 25 \mathrm{~mA}$ |
| DC V ${ }_{\text {cc }}$ or GND Current, per pin (lcc) | $\pm 50 \mathrm{~mA}$ |
| Storage Temperature Range ( $\mathrm{T}_{\text {STG }}$ ) | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Power Dissipation (PD) (Note 3) | 500 mW |
| Lead Temperature ( $\mathrm{T}_{\mathrm{L}}$ ) (Soldering 10 s | onds) $\quad 260^{\circ} \mathrm{C}$ |

## Operating Conditions



## DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $V_{I H}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| VOH | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{i H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \mid \text { IOUT } \mid \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{array}{r} 3.98 \\ 5.48 \\ \hline \end{array}$ | $\begin{array}{r} 3.84 \\ 5.34 \\ \hline \end{array}$ | $\begin{aligned} & 3.7 \\ & 5.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & v \\ & v \end{aligned}$ |
| VoL | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{\mathrm{IL}} \\ & \left\|{ }_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \mid \text { IOUT } \mid \leq 4.0 \mathrm{~mA} \\ & \mid \text { IOUT } \mid \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{array}{r} 0.26 \\ 0.26 \end{array}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & V \\ & v \end{aligned}$ |
| IN | Maximum Input Current | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| Icc | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & I_{O U T}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.

Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{I H}$ and $\mathrm{V}_{I L}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{I H}$ value at 5.5 V is 3.85 V .) The worst case leakage current (liN. ICC, and $\mathrm{l}_{\mathrm{OZ}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

## AC Electrical Characteristics

$V_{C C}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$ unless otherwise specified.)

| Symbol | Parameter | Conditions | Typ | Guaranteed <br> Limit | Units |
| :--- | :--- | :---: | :---: | :---: | :---: |
| $t_{\text {PHL }}, t_{\text {PLH }}$ | Maximum Propagation Delay <br> Data to Output |  | 18 | 32 | ns |
| $t_{\text {PHL }}, t_{\text {PLH }}$ | Maximum Propagation Delay <br> Select to Output |  | 20 | 38 | ns |
| $t_{\text {PHL }}, t_{\text {PLH }}$ | Maximum Propagation Delay <br> Enable to Output |  | 20 | 35 | ns |
| $t_{\text {PHL }}$ | Maximum Propagation Delay <br> Clear to Output |  | 17 | 27 | ns |
| $t_{W}$ | Minimum Enable Pulse Width |  | 10 | 16 | ns |
| $t_{W}$ | Minimum Clear Pulse Width |  | 10 | 16 | ns |
| $\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}$ | Maximum Input Rise and Fall Time |  |  | 500 | ns |
| $\mathrm{t}_{\mathrm{S}}$ | Minimum Setup Time Select or <br> Data to Enable |  | 15 | 20 | ns |
| $t_{H}$ | Minimum Hold Time Data or <br> Address to Enable |  | -2 | 0 | ns |

AC Electrical Characteristics $\mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{t}}=6 \mathrm{~ns}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}-6.0 \mathrm{~V}$

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{t}_{\text {PHL }}$, tpLH | Maximum Propagation Delay Data to Output |  | $\begin{aligned} & \hline 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 60 \\ & 19 \\ & 17 \end{aligned}$ | $\begin{gathered} 180 \\ 37 \\ 32 \end{gathered}$ | $\begin{gathered} 225 \\ 46 \\ 40 \end{gathered}$ | $\begin{gathered} 250 \\ 52 \\ 45 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| $t_{\text {PHL }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay Select to Output |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 72 \\ & 21 \\ & 18 \end{aligned}$ | $\begin{gathered} 220 \\ 43 \\ 37 \end{gathered}$ | $\begin{gathered} 275 \\ 54 \\ 46 \end{gathered}$ | $\begin{aligned} & 310 \\ & 60 \\ & 52 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| tphL, tplH | Maximum Propagation Delay Enable to Output |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \end{array}$ | $\begin{aligned} & 65 \\ & 27 \\ & 23 \end{aligned}$ | $\begin{gathered} 200 \\ 40 \\ 35 \end{gathered}$ | $\begin{gathered} 250 \\ 50 \\ 44 \end{gathered}$ | $\begin{gathered} 280 \\ 58 \\ 50 \end{gathered}$ | ns ns ns |
| tPHL | Maximum Propagation Delay Clear to Output |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 50 \\ & 18 \\ & 16 \end{aligned}$ | $\begin{gathered} 150 \\ 31 \\ 26 \end{gathered}$ | $\begin{array}{r} 190 \\ 39 \\ 32 \end{array}$ | $\begin{gathered} 210 \\ 44 \\ 37 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $t_{W}$ | Minimum Pulse Width Clear or Enable |  | $\begin{aligned} & \hline 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 80 \\ & 16 \\ & 14 \\ & \hline \end{aligned}$ | $\begin{gathered} 100 \\ 20 \\ 18 \end{gathered}$ | $\begin{gathered} 120 \\ 24 \\ 20 \\ \hline \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ ns |
| ts | Minimum Setup Time Address or Data to Enable. |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 100 \\ & 20 \\ & 15 \end{aligned}$ | $\begin{aligned} & 125 \\ & 25 \\ & 19 \end{aligned}$ | $\begin{aligned} & 150 \\ & 28 \\ & 25 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ ns |
| $\mathrm{t}_{\mathrm{H}}$ | Minimum Hold Time Address or Data to Enable |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \end{array}$ | $\begin{aligned} & -10 \\ & -2 \\ & -2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| ${ }_{\text {t }}$ LH, $\mathrm{t}_{\text {THL }}$ | Maximum Output Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 8 \\ 7 \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \end{aligned}$ | $\begin{aligned} & 110 \\ & 22 \\ & 19 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{C}_{\mathrm{IN}}$ | Input Capacitance. |  |  | 5 | 10 | 10 | 10 | pF |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | (per package) |  | 80 |  |  |  | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.


## MM54HC266/MM74HC266 Quad 2-Input Exclusive NOR Gate

## General Description

This exclusive NOR gate utilizies microCMOS Technology, 3.5 micron silicon gate P-well CMOS, to achieve operating speeds similar to equivalent LS-TTL gates while maintaining the low power consumption and high noise immunity characteristic of standard CMOS integrated circuits. These gates are fully buffered and have a fanout of 10 LS-TTL loads. The MM54HC/MM74HC logic family is functionally as well as pin out compatible with the standard 54LS/74LS logic family. However, unlike the 'LS266 which is an open collector gate the 'HC266 has standard CMOS push-pull outputs. All inputs are protected from damage due to static discharge by internal diode clamps to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

- Typical propagation delay: 9 ns

■ Wide operating voltage range: 2-6V

- Low input current: $1 \mu \mathrm{~A}$ maximum
- Low quiescent current: $20 \mu \mathrm{~A}$ maximum ( 74 series)
- Output drive capability: 10 LS-TTL loads
- Push-pull output


## Connection Diagram



## Truth Table

| Inputs |  | Outputs |
| :---: | :---: | :---: |
| A | B |  |
| L | L | $H$ |
| L | $H$ | L |
| $H$ | L | L |
| $H$ | $H$ | $H$ |

$Y=\bar{A} \oplus \bar{B}=A B+\overline{A B}$

Absolute Maximum Ratings（Notes $1 \& 2$ ）
Supply Voltage（VCC）
DC Input Voltage（VIN）
DC Output Voltage（VOUT）
Clamp Diode Current（ $I_{K}, I_{\text {OK }}$ ） DC Output Current，per pin（lout）
DC V ${ }_{C C}$ or GND Current，per pin（ICC） Storage Temperature Range（ $\mathrm{T}_{\mathrm{STG}}$ ） Power Dissipation（ $\mathrm{PD}_{\mathrm{D}}$ ）（Note 3） Lead Temperature（ $T_{L}$ ）（Soldering 10 seconds） $260^{\circ} \mathrm{C}$

Operating Conditions

|  | Min | Max | Units |
| :---: | :---: | :---: | :---: |
| Supply Voltage（VCC） | 2 | 6 | V |
| DC Input or Output Voltage （ $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}$ ） | 0 | $\mathrm{V}_{\mathrm{Cc}}$ | V |
| Operating Temperature Range（ $\mathrm{T}_{\mathrm{A}}$ ） |  |  |  |
| MM74HC | －40 | ＋85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC | －55 | ＋125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |  |
| $\left(t_{r}, t_{t}\right) \quad V_{C C}=2.0 \mathrm{~V}$ |  | 1000 | ns |
| $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ |  | 500 | ns |
| $\mathrm{V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ |  | 400 | ns |

DC Electrical Characteristics（Note 4）

| Symbol | Parameter | Conditions | $V_{\text {cc }}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{array}{r} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{array}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $V_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|I_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|I_{\text {IUT }}\right\| \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{array}{r} 3.98 \\ 5.48 \\ \hline \end{array}$ | $\begin{aligned} & 3.84 \\ & 5.34 \\ & \hline \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & \hline \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Output Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{I H} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \|\mathrm{IOUT}\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|I_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & v \\ & v \end{aligned}$ |
| In | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & I_{O U T}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 2.0 | 20 | 40 | $\mu \mathrm{A}$ |

Note 1：Absolute Maximum Ratings are those values beyond which damage to the device may occur．
Note 2：Uniess otherwise specified all voltages are referenced to ground．
Note 3：Power Dissipation temperature derating－plastic＂$N$＂package：$-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ ；ceramic＂ J ＂package：$-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ ．
Note 4：For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages（VOH，and VOU occur for HC at 4.5 V ．Thus the 4.5 V values should be used when designing with this supply．Worst case $V_{I M}$ and $V_{I L}$ occur at $V_{C C}=5.5 \mathrm{~V}$ and 4.5 V respectively．（The $V_{I H}$ value at 5.5 V is 3.85 V ．）The worst case leakage current（liN． ${ }^{\prime} \mathrm{Cc}$ ，and $\mathrm{l}_{\mathrm{OZ}}$ ）occur for CMOS at the higher voltage and so the 6.0 V values should be used．

## AC Electrical Characteristics

$V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed <br> Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| t PHL $^{\text {P }}$ PLH | Maximum Propagation <br> Delay |  | 12 | 20 | ns |

## AC Electrical Characteristics

$V_{C C}=2.0 \mathrm{~V}$ to $6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $t_{\text {PHL, }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation |  | 2.0 V | 60 | 120 | 151 | 179 | ns |
|  | Delay |  | 4.5 V | 12 | 24 | $30^{\circ}$ | 36 | ns |
|  |  |  | 6.0 V | 10 | 20 | 26 | 30 | ns |
| ${ }^{\text {tTHL, }}$ tTLH | Maximum Output Rise |  | 2.0 V | 30 | 75 | 95 | 110 | ns |
|  | and Fall Time |  | 4.5 V | 8 | 15 | 19 | 22 | ns |
|  |  |  | 6.0 V | 7 | 13 | 16 | 19 | ns |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | (per gate) |  | 25 |  |  |  | pF |
| $\mathrm{C}_{\mathrm{IN}}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+l_{C C}$.
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## MM54HC273/MM74HC273 Octal D Flip-Flops With Clear

## General Description

These edge triggered flip-flops utilize microCMOS Technology, 3.5 micron silicon gate P -well CMOS, to implement Dtype flip-flops. They possess high noise immunity, low power, and speeds comparable to low power Schottky TTL circuits. This device contains 8 master-slave flip-flops with a common clock and common clear. Data on the $D$ input having the specified setup and hold times is transferred to the Q output on the low to high transition of the CLOCK input. The CLEAR input when low, sets all outputs to a low state.
Each output can drive 10 low power Schottky TTL equivalent loads. The MM54HC273/MM74HC273 is functionally as well as pin compatible to the 54LS273/74LS273. All inputs are protected from damage due to static discharge by diodes to $V_{C C}$ and ground.

## Connection Diagram

Dual-In-Line Package.


54HC273 (J) $\quad \mathbf{7 4 H C 2 7 3 ( J , N ) ~}$

## Truth Table

(Each Flip-Flop)

| Inputs |  |  | Outputs |
| :---: | :---: | :---: | :---: |
| Clear | Clock | D | Q |
| L | X | X | L |
| $H$ | $\uparrow$ | $H$ | $H$ |
| $H$ | $\uparrow$ | $L$ | L |
| $H$ | $L$ | $X$ | $Q_{0}$ |

$\mathrm{H}=$ High level (steady state)
L = Low level (steady state)
X = Don't Care
$\uparrow=$ Transition from iow to high level
$Q_{0}=$ The level of $Q$ before the indicated steadystate input conditions were established

## Features

Typical propagation delay: 18 ns

- Wide operating voltage range
n Low input current: $1 \mu \mathrm{~A}$ maximum
- Low quiescent current: $80 \mu \mathrm{~A}$ ( 74 series)

■ Output drive: 10 LSTTL loads

## Logic Diagram




## Operating Conditions



DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\text {IH }}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{array}{r} 1.5 \\ 3.15 \\ 4.2 \end{array}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{IL}}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| V OH | Minimum High Level Output Voltage | $\begin{aligned} & V_{\text {IN }}=V_{\text {IH }} \text { or } V_{\text {IL }} \\ & \left\|l_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{array}{ll} 1.9 & \\ 4.4 & \\ 5.9 & \ddots \end{array}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{I H} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \mid \text { lout } \mid \leq 4.0 \mathrm{~mA} \\ & \mid \text { lout } \mid \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{array}{r} 3.98 \\ 5.48 \\ \hline \end{array}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \text { V } \\ & \text { V } \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 4 \mathrm{~mA} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \text { V } \\ & \text { v } \end{aligned}$ |
| IN | Maximum Input Current | $\mathrm{V}_{1 N}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | . $\pm 1.0$ | $\mu \mathrm{A}$ |
| Icc | Maximum Quiescent Supply Current | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CC}} \text { or GND } \\ & \mathrm{I}_{\mathrm{OUT}}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 8 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating _ plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OU}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $V_{I H}$ and $V_{I L}$ occur at $V_{C C}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $V_{I H}$ value at 5.5 V is 3.85 V .) The worst case leakage current ( $\mathrm{I}_{\mathrm{IN}}$. $I^{C C}$, and $\mathrm{l}_{\mathrm{OZ}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

AC Electrical Characteristics $\mathrm{V}_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15$. $\mathrm{PF}, \mathrm{t}_{\mathrm{f}}=\mathrm{t}_{\mathrm{f}}=6$ ns (Note 6)

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $f_{\text {max }}$ | Maximum Operating Frequency |  | 50 | 30 | MHz |
| $t_{\text {PHL, }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Clock to Output |  | 18 | 27 | ns |
| tpHL | Maximum Propagation Delay, Clear to Output |  | 18 | 27 | ns |
| $t_{\text {REM }}$ | Minimum Removal Time, Clear to Clock |  | 10 | 20 | ns |
| ts | Minimum Set Up Time Data to Clock |  | 10 | 20 | ns |
| ${ }_{\text {th }}$ | Minimum Hold Time Clock to Data |  | -2 | 0 | ns |
| tw | Minimum Pulse Width Clock or Clear |  | 10 | 16 | ns |

AC Electrical Characteristics $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified) (Note 6)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $f_{\text {MAX }}$ | Maximum Operating Frequency |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 5 \\ & 27 \\ & 31 \end{aligned}$ | $\begin{gathered} 4 \\ 21 \\ 24 \end{gathered}$ | $\begin{gathered} \hline 3 \\ 18 \\ 20 \end{gathered}$ | MHz <br> MHz <br> MHz |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Clock to Output |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 50 \\ & 21 \\ & 19 \end{aligned}$ | $\begin{aligned} & 160 \\ & 32 \\ & 27 \end{aligned}$ | $\begin{gathered} 200 \\ 40 \\ 33 \end{gathered}$ | $\begin{array}{r} 240 \\ 48^{\circ} \\ 40 \end{array}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \\ & \hline \end{aligned}$ |
| $\mathrm{t}_{\text {PHL }}$ | Maximum Propagation Delay, Clear to Output |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 50 \\ & 21 \\ & 19 \end{aligned}$ | $\begin{gathered} 160 \\ 32 \\ 27 \end{gathered}$ | $\begin{gathered} 200 \\ 40 \\ 33 \end{gathered}$ | $\begin{gathered} 240 \\ 48 \\ 40 \end{gathered}$ | ns ns ns |
| $t_{\text {REM }}$ | Minimum Removal Time Clear to Clock |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 10 \\ 9 \end{gathered}$ | $\begin{gathered} 100 \\ 20 \\ 17 \end{gathered}$ | $\begin{aligned} & 125 \\ & 25 \\ & 21 \end{aligned}$ | $\begin{aligned} & 150 \\ & 30 \\ & 25 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| ts | Minimum Set Up Time Data to Clock |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 10 \\ 9 \end{gathered}$ | $\begin{gathered} 100 \\ 20 \\ 17 \end{gathered}$ | $\begin{aligned} & 125 \\ & 25 \\ & 21 \end{aligned}$ | $\begin{aligned} & 150 \\ & 30 \\ & 25 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{t}_{\mathrm{H}}$ | Minimum Hold Time Clock to Data |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & -10 \\ & -2 \\ & -2 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| ${ }^{\text {tw }}$ | Minimum Pulse Width Clock or Clear |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 10 \\ 8 \end{gathered}$ | $\begin{aligned} & 80 \\ & 16 \\ & 14 \end{aligned}$ | $\begin{aligned} & 100 \\ & 20 \\ & 18 \end{aligned}$ | $\begin{gathered} 120 \\ 24 \\ 20 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $t_{5}, t_{f}$ | Maximum Input Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1000 \\ 500 \\ 400 \end{gathered}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \end{gathered}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| ${ }^{\text {t }}$ HLL, ${ }^{\text {t }}$ LLH | Maximum Output Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 8 \\ 7 \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \end{aligned}$ | $\begin{aligned} & 110 \\ & 22 \\ & 19 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \\ & \hline \end{aligned}$ |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | (per package) |  | 175 |  |  |  | pF |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2}+l_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C}{ }^{f+I_{C C} .}$
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## MM54HC280/MM74HC280 9-Bit Odd/Even Parity Generator/Checker

## General Description

The MM54HC280/MM74HC280 utilizes microCMOS Technology, 3.5 micron silicon gate P -well CMOS, to achieve the high noise immunity and low power consumption of standard CMOS integrated circuits. It possesses the ability to drive 10 LS-TTL loads.
This parity generator/checker features odd/even outputs to facilitate operation of either odd or even parity applications. The word length capability is easily expanded by cascading devices. The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is speed, function, and pinout compatible with the standard 54LS/74LS family. All inputs are protected from damage due to static discharge by internal diode clamps to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

- Typical propagation delay: 28 ns
- Wide power supply range: $2 \mathrm{~V}-6 \mathrm{~V}$
- Low quiescent current: $80 \mu \mathrm{~A}$ maximum ( 74 HC )
- Low input current: $1 \mu \mathrm{~A}$ maximum
- Fanout of 10 LS-TTL loads

Connection Diagram


MM54HC280/MM74HC280
54HC280 (J) $\quad \mathbf{7 4 H C 2 8 0}$ (J,N)

Function Table

| Numbers of Inputs A <br> thru 1 that are High | Outputs |  |
| :---: | :---: | :---: |
|  | $\Sigma$ Even | $\Sigma$ Odd |
| $0,2,4,6,8$ | H | L |
| $1,3,5,7,9$ | L | H |

$H=$ high level, $L=$ low level

| Absolute Maximum Ratings (Notes 1 \& 2) |  |
| :---: | :---: |
| Supply Voltage (VCC) | -0.5 to +7.0 V |
| DC Input Voltage ( $\mathrm{V}_{\mathrm{N}}$ ) | -1.5 to $\mathrm{V}_{C C}+1.5 \mathrm{~V}$ |
| DC Output Voltage (VOUT) | -0.5 to $\mathrm{V}_{C C}+0.5 \mathrm{~V}$ |
| Clamp Diode Current (IIK, lok) | $\pm 20 \mathrm{~mA}$ |
| DC Output Current, per pin (lout) | $\pm 25 \mathrm{~mA}$ |
| DC $\mathrm{V}_{\mathrm{CC}}$ or GND Current, per pin (ICC) | $\pm 50 \mathrm{~mA}$ |
| Storage Temperature Range (TSTG) | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Power Dissipation (PD) (Note 3) | 500 mW |
| Lead Temperature ( $T_{\mathrm{L}}$ ) (Soldering 10 se | conds) $260^{\circ} \mathrm{C}$ |

## Operating Conditions

|  | Min | Max | U̇nits |
| :---: | :---: | :---: | :---: |
| Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) | 2 | 6 | $V$ |
| DC Input or Output Voltage ( $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}$ ) | 0 | $\mathrm{V}_{\mathrm{CC}}$ | V |
| Operating Temperature Range ( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |  |
| MM74HC | -40 | $+85$ | ${ }^{\circ} \mathrm{C}$ |
| MM54HC | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |  |
| $\left(t_{r}, t_{f}\right) \quad V_{C C}=2.0 \mathrm{~V}$ |  | 1000 | ns |
| $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ |  | 500 | ns |
| $\mathrm{V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ |  | 400 | ns |

## DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\text {IH }}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $V_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu A \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|\left.\right\|_{\text {IUT }}\right\| \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{array}{r} 4.2 \\ 5.7 \\ \hline \end{array}$ | $\begin{aligned} & 3.98 \\ & 5.48 \\ & \hline \end{aligned}$ | $\begin{array}{r} 3.84 \\ 5.34 \\ \hline \end{array}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| . |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|I_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{array}{r} 0.2 \\ 0.2 \\ \hline \end{array}$ | $\begin{array}{r} 0.26 \\ 0.26 \\ \hline \end{array}$ | $\begin{array}{r} 0.33 \\ 0.33 \\ \hline \end{array}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{I}_{\mathrm{N}}$ | Maximum Input Current | $\mathrm{V}_{1 \mathrm{~N}}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| Icc | Maximum Quiescent Supply Current | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CC}} \text { or } \mathrm{GND} \\ & \mathrm{I}_{\mathrm{OUT}}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 8.0 | - 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.

Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathbb{I H}}$ and $\mathrm{V}_{\mathbb{I L}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathrm{IH}}$ value at 5.5 V is 3.85 V .) The worst case leakage current ( $\mathrm{I}_{\mathrm{N}}$, $\mathrm{I}_{\mathrm{CC}}$, and l OZ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{t}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed <br> Llmit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| t $_{\text {PHL }}, t_{\text {PLH }}$ | Maximum Propagation <br> Delay, Data to $\Sigma$ Even |  | 28 | 35 | ns |
| t $_{\text {PHL }}, t_{\text {PLH }}$ | Maximum Propagation <br> Delay, Data to $\Sigma$ Odd |  | 28 | 35 | ns |

AC Electrical Characteristics $\mathrm{v}_{\mathrm{CC}}=2.0 \mathrm{~V}$ to $6.0 \mathrm{v}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{t}}=\mathrm{t}_{\mathrm{t}}=6 \mathrm{~ns}$ (unless otherwise speciiied)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Data to $\Sigma$ Even |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 103 \\ & 21 \\ & 17 \\ & \hline \end{aligned}$ | $\begin{gathered} 205 \\ 41 \\ 35 \\ \hline \end{gathered}$ | $\begin{gathered} 258 \\ 52 \\ 44 \\ \hline \end{gathered}$ | $\begin{gathered} 305 \\ 61 \\ 52 \\ \hline \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{t}_{\text {PHL }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Data to $\Sigma$ Odd |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 103 \\ & 21 \\ & 17 \end{aligned}$ | $\begin{gathered} 205 \\ 41 \\ 35 \end{gathered}$ | $\begin{gathered} 258 \\ 52 \\ 44 \end{gathered}$ | $\begin{gathered} 305 \\ 61 \\ 52 \end{gathered}$ | ns <br> ns <br> ns |
| ${ }_{\text {t }}^{\text {LLH, }}$, tTHL | Maximum Output Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 8 \\ 7 \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \end{aligned}$ | $\begin{aligned} & 110 \\ & 22 \\ & 19 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{C}_{\mathrm{PD}}$ | Power Dissipation Capacitance (Note 5) |  |  |  |  |  | . | pF |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C}{ }^{f+1} 1$
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## Logic Diagram



## MM54HC283/MM74HC283 4-Bit Binary Adder with Fast Carry

## General Description

This full adder performs the addition of two 4-bit binary numbers utilizing microCMOS Technology, 3.5 micron silicon gate P-well CMOS. The sum ( $\Sigma$ ) outputs are provided for each bit and the resultant carry (C4) is obtained from the fourth bit. These adders feature full internal look ahead across all four bits. This provides the system designer with partial look-ahead performance at the economy and reduced package count of a ripple-carry implementation.
The adder logic, including the carry, is implemented in its true form meaning that the end-around carry can be accomplished without the need for logic or level inversion. All inputs are protected from damage due to static discharge by internal diode clamps to $V_{C C}$ and ground.

## Connection Diagram

## Features

- Full-carry look-ahead across the four bits
- Systems achieve partial look-ahead performance with the economy of ripple carry
- Wide supply range: 2 V to 6 V
- Low quiescent power consumption: $8 \mu \mathrm{~A}$ at $25^{\circ} \mathrm{C}$
- Low input current: $<1 \mu \mathrm{~A}$

Typical Add Times

| Two | Two |
| :--- | :---: |
| $8-$ Bit | $16-$ Bit |
| Words | Words |
| .25 ns | 45 ns |

Absolute Maximum Ratings (Notes 1 \& 2)
Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ )
DC Input Voltage ( $\mathrm{V}_{\mathrm{IN}}$ )
DC Output Voltage (VOUT)
Clamp Diode Current (liK, IOK)
DC Output Current, per pin (lout)
DC $V_{C C}$ or GND Current, per pin (ICC)
Storage Temperature Range (TSTG)
Power Dissipation ( $\mathrm{P}_{\mathrm{D}}$ ) (Note 3)
Lead Temperature ( $T_{L}$ ) (Soldering 10 seconds)
-0.5 to +7.0 V
-1.5 to $\mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V}$
-0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ $\pm 20 \mathrm{~mA}$ $\pm 25 \mathrm{~mA}$ $\pm 50 \mathrm{~mA}$
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ 500 mW $260^{\circ} \mathrm{C}$

## Operating Conditions

|  | Min | Max | Units |
| :---: | :---: | :---: | :---: |
| Supply Voltage( $\mathrm{V}_{\mathrm{CC}}$ ) | 2 | 6 | V |
| DC Input or Output Voltage ( $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}$ ) | 0 | $V_{C C}$ | V |
| Operating Temperature Range( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |  |
| MM74HC | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |  |
| $\left(t_{r}, t_{t}\right) \quad V_{C C}=2.0 \mathrm{~V}$ |  | 1000 | ns |
| $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ |  | 500 | ns |
| $\mathrm{V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ |  | 400 | ns |

## DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|\\|_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\text {IL }} \\ & \mid \text { lout } \mid \leq 4.0 \mathrm{~mA} \\ & \mid \text { lout } \mid \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \\ & \hline \end{aligned}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| VOL | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {lout }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|{ }_{\text {lout }}\right\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \\ & \hline \end{aligned}$ | $\begin{aligned} & V \\ & v \end{aligned}$ |
| IN | Maximum Input Current | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & \mathrm{V}_{I N}=V_{C C} \text { or GND } \\ & \mathrm{I}_{\mathrm{OUT}}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " $N$ " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathrm{IH}}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathrm{IH}}$ value at 5.5 V is 3.85 V .) The worst case leakage current (liN , $\mathrm{I}_{\mathrm{CC}}$ and $\mathrm{I}_{\mathrm{OZ}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

## AC Electrical Characteristics

$V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{f}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }^{\text {t PHL, }}$ t ${ }_{\text {PLH }}$ | Maximum Propagation Delay From C0 to $\Sigma 1$ or $\Sigma 2$ |  | 16 | 24 | ns |
| $t_{\text {PHL, }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay From C0 to $\Sigma 3$ |  | 16 | 24 | ns |
| ${ }^{\text {tphL. }}$ tPLH | Maximum Propagation Delay From C0 to $\Sigma 4$ |  | 16 | 24 | ns |
| ${ }^{\text {t PHL, }}$ t $\mathrm{t}_{\text {PLH }}$ | Maximum Propagation <br> Delay From $A_{1}$ or $B_{1}$ to $\Sigma_{1}$ |  | 15 | 24 | ns |
| ${ }^{\text {tPHL, }}$ tPLH | Maximum Propagation Delay From C0 to C4 |  | 11 | 17 | ns |
| $\mathrm{tPHL}^{\text {t }}$ tPLH | Maximum Propagation Delay From $\mathrm{A}_{1}$ or $\mathrm{B}_{1}$ to C 4 |  | 12 | 17 | ns |

## AC Electrical Characteristics $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{t}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| ${ }_{\text {tPHL, }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay From C0 to $\Sigma 1$ or $\Sigma 2$ |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 60 \\ & 21 \\ & 18 \end{aligned}$ | $\begin{gathered} 150 \\ 30 \\ 26 \end{gathered}$ | $\begin{gathered} 188 \\ 37 \\ 32 \end{gathered}$ | $\begin{gathered} 225 \\ 45 \\ 39 \end{gathered}$ | ns <br> ns <br> ns |
| $\mathrm{tPHL}^{\text {t }}$ PLH | Maximum Propagation Delay From CO to $\Sigma 3$ |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 60 \\ & 21 \\ & 18 \end{aligned}$ | $\begin{array}{r} 150 \\ 30 \\ 26 \end{array}$ | $\begin{gathered} 188 \\ 37 \\ 32 \end{gathered}$ | $\begin{gathered} 225 \\ 45 \\ 39 \end{gathered}$ | ns <br> ns <br> ns |
| $t_{\text {PHL }}$, $\mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay From C0 to $\Sigma 4$ |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 60 \\ & 21 \\ & 18 \end{aligned}$ | $\begin{array}{r} 150 \\ 30 \\ 26 \end{array}$ | $\begin{gathered} 188 \\ 37 \\ 32 \end{gathered}$ | $\begin{gathered} 225 \\ 45 \\ 39 \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $t_{\text {PHL }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay From $A_{1}$ or $B_{1}$ to $\Sigma_{1}$ |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 60 \\ & 21 \\ & 18 \end{aligned}$ | $\begin{aligned} & 150 \\ & 30 \\ & 26 \end{aligned}$ | $\begin{aligned} & 188 \\ & 37 \\ & 32 \end{aligned}$ | $\begin{gathered} 225 \\ 45 \\ 39 \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $t_{\text {PHL }}{ }^{\text {t }}$ PLH | Maximum Propagation Delay From C0 to C4 |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 52 \\ & 17 \\ & 14 \end{aligned}$ | $\begin{gathered} 125 \\ 25 \\ 21 \end{gathered}$ | $\begin{gathered} 156 \\ 31 \\ 26 \\ \hline \end{gathered}$ | $\begin{gathered} 188 \\ 38 \\ 31 \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $t_{\text {PHL, }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay From $\mathrm{A}_{1}$ or $\mathrm{B}_{1}$ to C 4 |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 56 \\ & 18 \\ & 14 \end{aligned}$ | $\begin{array}{r} 130 \\ 26 \\ 22 \end{array}$ | $\begin{gathered} 162 \\ 32 \\ 27 \\ \hline \end{gathered}$ | $\begin{gathered} 195 \\ 39 \\ 33 \end{gathered}$ | ns <br> ns <br> ns |
| ${ }^{\text {t }}$ HL, ${ }^{\text {tTLH }}$ | Maximum Output Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{gathered} 28 \\ 8 \\ 7 \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \end{aligned}$ | $\begin{aligned} & 110 \\ & 22 \\ & 19 \\ & \hline \end{aligned}$ | ns ns ns |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | $\mu \mathrm{F}$ |
| CPD | Power Dissipation Capacitance (Note 5) |  |  |  |  |  |  | $\mu \mathrm{F}$ |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+10 C V_{C C}$, and the no load dynamic current consumption, $I_{s}=C_{P O} V_{C C} f+l_{\text {cc }}$.
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.


TL/F/5332-2

## MM54HC292/MM74HC292, MM54HC294/MM74HC294 Programmable Frequency Dividers/Digital Timers

## General Description

These high speed dividers/timers utilize microCMOS Technology, 3.5 micron silicon gate P-well CMOS. They possess the high noise immunity and low power consumption of standard CMOS integrated circuits, as well as the ability to drive 10 LS-TTL loads.
These programmable frequency dividers/digital timers contain 31 flip-flops ('HC292) or 15 flip.-flops ('HC294) plus 30 gates on a single chip. The count modulo is under digital control of the inputs provided.
Both types feature an active-low clear input to initialize the state of all flip-flops. To facilitate incoming inspection, test points are provided (TP1, TP2, and TP3 on the 'HC292 and TP on the 'HC294). These test points are not intended to drive system loads. Both types feature two clock inputs; either one may be used for clock gating. (See the truth table below.)

The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is speed, function, and pinout compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

- Count divider chain
- Digitally programmable from $2^{2}$ to $2^{n}$ ( $\mathrm{n}=31$ for 'HC292, $\mathrm{n}=15$ for 'HC294)
- Usable frequency range from DC to 30 MHz
m Wide operating voltage range: $2 \mathrm{~V}-6 \mathrm{~V}$
- Low input current: $1 \mu \mathrm{~A}$ maximum
- Low quiescent current: $80 \mu \mathrm{~A}$ maximum
- Easily cascadable

Output drive capability: 10 LS-TTL loads

## Connection Diagrams

Dual-In-LIne Package


Dual-In-Line Package


MM54HC294/MM74HC294
54HC294 (J) $\quad \mathbf{7 4 H C 2 9 4 ( J , N ) ~}$

## Truth Table

| CLEAR | CLK 1 | CLK 2 | Q OUTPUT MODE |
| :---: | :---: | :---: | :---: |
| L | X | X | Cleared to L |
| H | $\uparrow$ | L | Count |
| H | L | $\uparrow$ | Count |
| H | H | X | Inhibit |
| H | X | H | Inhibit |


| Absolute Maximum Ratings (Notes 1 \& 2) |  |
| :---: | :---: |
| Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) | -0.5 to +7.0 V |
| DC Input Voltage ( $\mathrm{V}_{1}$ ) | -1.5 to $\mathrm{V}_{\mathrm{cc}}+1.5 \mathrm{~V}$ |
| DC Output Voltage (VOUT) | -0.5 to $\mathrm{VCC}^{+0.5 \mathrm{~V}}$ |
| Clamp Diode Current (lı, Iok) | $\pm 20 \mathrm{~mA}$ |
| DC Output Current, per pin (lout) | $\pm 25 \mathrm{~mA}$ |
| DC $\mathrm{V}_{\mathrm{CC}}$ or GND Current, per pin (ICC) | $\pm 50 \mathrm{~mA}$ |
| Storage Temperature Range ( TSTG) $^{\text {a }}$ | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Power Dissipation (PD) (Note 3) | 500 mW |
| Lead Temperature (TL) (Soldering 10 se | onds) $260^{\circ}$ |

Operating Conditions


DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{IL}}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| V OH | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|I_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \\ & \hline \end{aligned}$ | $\begin{array}{r} 3.84 \\ 5.34 \\ \hline \end{array}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & V \\ & V \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu A \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|{ }_{\text {lout }}\right\| \leq 4.0 \mathrm{~mA} \\ & \mid \text { IOUT } \mid \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| IN | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{CC}}$ | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & I_{\text {OUT }}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.

Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( VOH , and VOU ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathbb{H}}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathbb{H}}$ value at 5.5 V is 3.85 V .) The worst case leakage current (liN , $\mathrm{I}_{\mathrm{CC}}$, and $\mathrm{I}_{\mathrm{OZ}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{t}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditlons | Typ | Guaranteed Llmit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $f_{\text {max }}$ | Maximum Operating Frequency |  | 50 | 30 | MHz |
| $t_{\text {PHL, }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation <br> Delay, CLK1, CLK2 to Q Output |  | 80 | 120 | ns |
| ${ }^{\text {tPHL, }}$ t ${ }_{\text {PLH }}$ | Maximum Propagation Delay, CLK1, CLK2 to TP Output |  | 80 |  | ns |
| $\mathrm{t}_{\text {PHL }}$ | Maximum Propagation Delay, $\overline{C L R}$ to Q Output |  | 80 |  | ns |
| $\mathrm{t}_{\text {PHL }}$ | Maximum Propagation Delay, CLR to TP Output | $\overline{\mathrm{CLR}}$ to TP Output | 80 |  | ns |
| $t_{\text {REM }}$ | Minimum Removal Time, $\overline{\text { CLR }}$ to CLK1, CLK2 | $\overline{\mathrm{CLR}}$ to CLK1, CLK2 | 10 | 20 | ns . |
| $t_{W}$ | Minimum Pulse Width $\overline{\text { CLR }}$ to CLK1, CLK2 | CLK1, CLK2 | 10 | 16 | ns |

AC Electrical Characteristics $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6$ ns (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed LImits |  |  |  |
| ${ }_{\text {f MAX }}$ | Maximum Operating Frequency |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 10 \\ & 45 \\ & 50 \end{aligned}$ | $\begin{aligned} & 5 \\ & 27 \\ & 32 \\ & \hline \end{aligned}$ | 4 21 25 | $\begin{gathered} 3 \\ 18 \\ 21 \end{gathered}$ | MHz <br> MHz <br> MHz |
| $t_{\text {PHL, }} \mathrm{tpLH}$ | Maximum Propagation Delay, CLK1, CLK2 to Q Output |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{array}{r} 300 \\ 80 \\ 70 \\ \hline \end{array}$ | $\begin{aligned} & 600 \\ & 120 \\ & 100 \\ & \hline \end{aligned}$ | $\begin{aligned} & 750 \\ & 150 \\ & 125 \\ & \hline \end{aligned}$ | $\begin{aligned} & 900 \\ & 180 \\ & 150 \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $t_{\text {PHL, }}$ tpLH | Maximum Propagation Delay, CLK1, CLK2 to TP Output |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{gathered} 380 \\ 80 \\ 70 \\ \hline \end{gathered}$ |  |  |  | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ${ }_{\text {tPHL }}$ | Maximum Propagation Delay, CLR to Q Output |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{array}{r} 380 \\ 80 \\ 70 \\ \hline \end{array}$ |  |  |  | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{t}_{\text {PHL }}$ | Maximum Propagation Delay, CLR to TP Output |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{array}{r} 380 \\ 80 \\ 70 \\ \hline \end{array}$ |  |  |  | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| $t_{\text {REM }}$ | Minimum Removal Time $\overline{C L R}$ to CLK1, CLK2 |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{gathered} 100 \\ 20 \\ 17 \\ \hline \end{gathered}$ | $\begin{gathered} 125 \\ 25 \\ 21 \\ \hline \end{gathered}$ | $\begin{aligned} & 150 \\ & 30 \\ & 25 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ${ }_{\text {t }}^{\text {THL }}$, $\mathrm{t}_{\text {TLH }}$ | Maximum Output Rise and Fall Time <br> (Q Output) | - | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 8 \\ 7 \\ \hline \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline 110 \\ & 22 \\ & 19 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \\ & \hline \end{aligned}$ |
| tw | Minimum Pulse Width CLR, CLK1, CLK2 |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 10 \\ 9 \end{gathered}$ | $\begin{aligned} & 80 \\ & 16 \\ & 14 \end{aligned}$ | $\begin{aligned} & 100 \\ & 20 \\ & 18 \end{aligned}$ | $\begin{gathered} 120 \\ 24 \\ 20 \end{gathered}$ | ns ns ns |
| $t_{r}, t_{f}$ | Maximum Input Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1000 \\ 500 \\ 400 \\ \hline \end{gathered}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \\ \hline \end{gathered}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \\ \hline \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) |  |  |  |  | - |  | pF |
| $\mathrm{Cin}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+l_{C C}$.
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## Operation

A brief look at the digital timing capabilities will show that with a $1-\mathrm{MHz}$ input frequency, programming for $2^{10}$ will give a period of 1.024 ms , and $2^{20}$ will give a period of $1.05 \mathrm{~s}, 2^{26}$ will give a period of 1.12 min , and $2^{31}$ will give a period of 35.79 min .

The functional block diagram shows that the count modulo is controlled by an X/Y decoder connected to the modecontrol inputs of several flip-flops. These flip flops with mode controls each have a " $D$ " input connected to the parallel clock line and a " $T$ " input driven by the preceding stage. The parallel clock frequency is always the input frequency divided by four.


The X/Y decoder output selected by the programming inputs goes low. While a mode control is low, the " $D$ " input of the flip-flop is enabled, and the signal from the parallel clock line ( $f_{N} \div 4$ ) is passed to the " $T$ " input of the following stage. All the other mode controls are high enabling the " $T$ " inputs and causing each flip-flop in turn to divide by two.

Functional Block Diagram (Positive Logic)
'HC292


TL/F/5333-6

| 'HC292 Function Table |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Programming Inputs |  |  |  |  | Frequency Division |  |  |  |  |  |  |  |
|  |  |  |  |  | Q |  | TP1 |  | TP2 |  | TP3 |  |
| E | D | C | B | A | Binary | Decimal | Binary | DecImal | Binary | Decimal | Binary | Decimal |
| L | L | L | L | L | Inhibit | Inhibit | Inhibit | Inhibit | Inhibit | Inhibit | Inhibit | Inhibit |
| L | L | L | L | H | Inhibit | Inhibit | Inhibit | Inhibit | Inhibit | Inhibit | Inhibit | Inhibit |
| L | L | L | H | L | 22 | 4 | $2^{9}$ | 512 | 217 | 131,072 | 224 | 16,777,216 |
| $L$ | L | L | H | H | $2^{3}$ | 8 | $2{ }^{9}$ | 512 | $2^{17}$ | 131,072 | 224 | 16,777,216 |
| L | L | H | L | L | 24 | 16 | $2^{9}$ | 512 | $2^{17}$ | 131,072 | 224 | 16,777,216 |
| L | L | H | L | H | 25 | 32 | 29 | 512 | 217 | 131,072 | 224 | 16,777,216 |
| L | L | H | H | L | $2^{6}$ | 64 | 29 | 512 | 217 | 131,072 | 224 | 16,777,216 |
| L | $L$ | H | H | H | 27 | 128 | $2{ }^{9}$ | 512 | 217 | 131,072 | 224 | 16,777,216 |
| L | H | L | L | L | $2^{8}$ | 256 | $2^{9}$ | 512 | 217 | 131,072 | 22 | 4 |
| L | H | L | L | H | $2^{9}$ | 512 | 29 | 512 | 217 | 131,072 | $2{ }^{2}$ | 4 |
| L | H | L | H | L | 210 | 1,024 | $2^{9}$ | 512 | 217 | 131,072 | 24 | 16 |
| L | H | L | H | H | 211 | 2,048 | $2^{9}$ | 512 | 217 | 131,072 | 24 | 16 |
| L. | H | H | L | L | $2^{12}$ | 4,096 | $2^{9}$ | 512 | $2^{17}$ | 131,072 | $2^{6}$ | 64 |
| L | H | H | L | H | $2^{13}$ | 8,192 | 29 | 512 | - $2^{17}$ | 131,072 | $2^{6}$ | 64 |
| L | H | H | H | L | 214 | 16,384 | 29 | 512 | Disabled |  | $2^{8}$ | 256 |
| L | H | H | H | H | 215 | 32,768 | $2^{9}$ | 512 | Disabled |  | $2^{8}$ | 256 |
| H | L | L | L | L | $2^{16}$ | 65,536 | $2^{9}$ | 512 | $2^{3}$ | 8 | 210 | 1,024 |
| H | L | L | L | H | 217 | 131,072 | 29 | 512 | $2^{3}$ | - 8 | 210 | 1,024 |
| H | L | L | H | L | $2^{18}$ | 262,144 | 29 | 512 | 25 - | 32 | $2^{12}$ | 4,096 |
| H | L | L | H | H | 219 | 524,288 | $2{ }^{9}$ | 512 | 25 | 32 | $2{ }^{12}$ | 4,096 |
| H | L | H | L | L | 220 | 1,048,576 | 29 | 512 | 27 | 128 | 214 | 16,384 |
| H | L | H | L | H | 221 | 2,097,152 | 29 | 512 | 27 | 128 | 214 | 16,384 |
| H | L | H | H | L | 222 | 4,194,304 | Disabled | Low | $2^{9}$ | 512 | 216 | 65,536 |
| H | L | H | H | H | 223 | 8,388,608 | Disabled | Low | $2^{9}$ | 512 | 216 | 65,536 |
| H | H | L | L | L | 224 | 16,777,216 | $2^{3}$ | 8 | 211 | 2,048 | 218 | 262,144 |
| H | H | L | L | H | 225 | 33,554,432 | 23 | 8 | 211 | 2,048 | 218 | 262,144 |
| H | H | L | H | L | 226 | 67,108,864 | 25 | 32 | $2^{13}$ | 8,192 | 220 | 1,048,576 |
| H | H | L | H | H | 227 | 134,217,728 | 25 | 32 | $2^{13}$ | 8,192 | 220 | 1,048,576 |
| H | H | H | L | L | 228 | 268,435,456 | $2^{7}$ | 128 | 215 | 32,768 | 222 | 4,194,304 |
| H | H | H | L | H | 229 | 536,870,912 | 27 | 128 | 215 | 32,768 | 222 | 4,194,304 |
| H | H | H | H | L | 230 | 1,073,741,824 | $2^{9}$ | 512 | 217 | 131,072 | 224 | 16,777,216 |
| H | H | H | H | H | 231 | 2,147,483,648 | $2^{9}$ | 512 | 217 | 131,072 | 224 | 16,777,216 |

Functional Block Diagram (Positive Logic)
'HC294


TL/F/5333-7

| Programming Inputs |  |  |  | Frequency Division |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Q |  | TP |  |
| D | C | B | A | Binary | Decimal | Binary | Decimal |
| L | L | L | L | Inhibit | Inhibit | Inhibit | Inhibit |
| L | L | L | H | Inhibit | Inhibit | Inhibit | Inhibit |
| L | L | H | L | 22 | 4 | 29 | 512 |
| L | L | H | H | $2^{3}$ | 8 | $2^{9}$ | 512 |
| L | H | L | L | 24 | 16 | 29 | 512 |
| L | H | L | H | 25 | 32 | 29 | 512 |
| L | H | H | L | $2^{6}$ | 64 | 29 | 512 |
| L | H | H | H | 27 | 128 |  | Low |
| H | L | L | L | $2^{8}$ | 256 | $2^{2}$ | 4 |
| H | $L$ | L | H | 29 | 512 | 23 | 8 |
| H | L | H | L | 210 | 1,024 | 24 | 16 |
| H | L | H | H | 211 | 2,048 | 25 | 32 |
| H | H | L | L | 212 | 4,096 | $2^{6}$ | 64 |
| H | H | L | H | 213 | 8,192 | 27 | 128 |
| H | H | H | L | 214 | 16,384 | $2^{8}$ | 256 |
| H | H | H | H | 215 | 32,768 | $2{ }^{9}$ | 512 |

## MM54HC298／MM74HC298 Quad 2－Multiplexers With Storage

## General Description

These high speed quad two input multiplexers with storage utilize microCMOS Technology， 3.5 micron silicon gate P－well CMOS．Both circuits feature high noise immunity and low power consumption associated with CMOS circuitry， along with speeds comparable to low power Schottky TTL logic．
These circuits are controlled by the signals WORD SELECT and CLOCK．When the WORD SELECT input is taken low Word 1 （A1，B1，C1 and D1）is presented to the inputs of the flip－flops，and when WORD SELECT is high Word 2 （A2，B2， C2 and D2）is presented to the inputs of the flip－flops．The selected word is clocked to the output terminals on the neg－ ative edge of the clock pulse．

All inputs are protected from damage due to static dis－ charge by diodes to $V_{C C}$ and ground．

## Features

－Typical propagation delay，
Clock to output： 20 ns
$\square$ Wide power supply range：2V－6V
a Low quiescent current：
$80 \mu \mathrm{~A}$ maximum（ 74 HC series）
B Low input current： $1 \mu \mathrm{~A}$ maximum

Connection and Logic Diagrams
Dual－In－LIne Package


54HC298（J） 74 HC 298 （J，N）

## Truth Table

| Inputs |  | Outputs |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Word <br> Select | Clock | $\mathbf{Q}_{\mathbf{A}}$ | $\mathbf{Q}_{\mathbf{B}}$ | $\mathbf{Q}_{\mathbf{C}}$ | $\mathbf{Q}_{\mathbf{D}}$ |
| L | $\downarrow$ | a 1 | b 1 | c 1 | d 1 |
| $H$ | $\downarrow$ | a 2 | b 2 | c 2 | d 2 |
| X | H | $\mathrm{Q}_{\mathrm{AO}}$ | $\mathrm{Q}_{\mathrm{B} O}$ | $\mathrm{Q}_{\mathrm{C} O}$ | $\mathbf{Q}_{\mathrm{DO}}$ |

$$
\begin{aligned}
& H=\text { High Level (steady state) } \\
& L=\text { Low Level (steady state) } \\
& X=\text { Don't Care (any input, including transitions) } \\
& \downarrow=\text { Transition from high to low level } \\
& \text { a1, a2, etc. = The level of steady-state input at } \\
& \mathrm{A} 1, \mathrm{~A} 2, \text { etc. } \\
& Q_{\mathrm{A} O}, Q_{\mathrm{B} O} \text {, etc. }=\text { The level of } \mathrm{Q}_{\mathrm{A}}, \mathrm{Q}_{\mathrm{B}} \text {, etc. en- } \\
& \text { tered on the most recent } \downarrow \text { transition of the } \\
& \text { clock input. }
\end{aligned}
$$


Operating Conditions

|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage $\left(V_{C C}\right)$ | 2 | 6 | $V$ |
| DC Input or Output Voltage | 0 | $V_{C C}$ | $V$ |
| $\left(V_{\text {IN }}, V_{\text {OUT }}\right)$ |  |  |  |
| Operating Temperature Range $\left(T_{A}\right)$ |  |  |  |
| MM74HC | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |  |
| ( $\left.t_{r}, t_{f}\right) \quad V_{C C}=2.0 \mathrm{~V}$ |  | 1000 | ns |
| $V_{C C}=4.5 \mathrm{~V}$ |  | 500 | ns |
| $V_{C C}=6.0 \mathrm{~V}$ |  | 400 | ns |

DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $V_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{I N}=\mathrm{V}_{1 \mathrm{H}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \mid \text { Iout } \mid \leq 4.0 \mathrm{~mA} \\ & \mid \text { Iout } \mid \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \\ & \hline \end{aligned}$ | $\begin{array}{r} 3.98 \\ 5.48 \\ \hline \end{array}$ | $\begin{array}{r} 3.84 \\ 5.34 \\ \hline \end{array}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \mid \text { IOUTI } \mid \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{I N}=\mathrm{V}_{I H} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \|\|l o u T\| \leq 4 \mathrm{~mA} \\ & \mid \text { IOUT } \mid \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| In | Maximum Input Current | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| $\mathrm{lcc}$ | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & I_{O U T}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathrm{H}}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathrm{IH}}$ value at 5.5 V is 3.85 V .) The worst case leakage current ( $\mathrm{l} / \mathrm{N}$, $I_{C C}$, and $\mathrm{I}_{\mathrm{OZ}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.
Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C 2}{ }^{f+1}{ }_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C i+I_{C C}}$
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## AC Electrical Characteristics

$V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{t}}=\mathrm{t}_{\mathrm{t}}=6 \mathrm{~ns}$

| Parameter |  |  | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| tple | Propagation Delay Time, Low-to-High Level Ouput |  |  | 21 | 32 | ns |
| tpHL | Propagation Delay Time, High-to-Low Level Output |  |  | 15 | 32 | ns |
| ${ }^{\text {tw }}$ | Width of Clock Pulse, High or Low Level |  |  | 10 | 16 | ns |
| tsetup | Setup Time | Data |  | 5 | 20 | ns |
|  |  | Word Select |  | 10 | 20 |  |
| $\mathrm{t}_{\text {HOLD }}$ | Hold Time | Data |  | -2 | 0 | ns |
|  |  | Word Select |  | -2 | 0 |  |

## AC Electrical Characteristics

| Symbol | Parameter |  | Conditions | Vcc | $\begin{gathered} 54 \mathrm{HC} / 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \\ \hline \end{gathered}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ |  | Guaranteed Limits |  |  |  |
| ${ }^{\text {tpLH }}$ | Propagation Delay Time Low-to-High Level Output |  |  |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 75 \\ & 25 \\ & 20 \end{aligned}$ | $\begin{array}{r} 185 \\ 37 \\ 31 \\ \hline \end{array}$ | $\begin{gathered} 231 \\ 46 \\ 39 \end{gathered}$ | $\begin{gathered} 278 \\ 56 \\ 47 \end{gathered}$ | ns <br> ns <br> ns |
| tPHL | Propagation Delay Time High-to-Low Level Output |  |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 75 \\ & 25 \\ & 20 \end{aligned}$ | $\begin{aligned} & 185 \\ & 37 \\ & 31 \\ & \hline \end{aligned}$ | $\begin{gathered} 231 \\ 46 \\ 39 \\ \hline \end{gathered}$ | $\begin{gathered} 278 \\ 56 \\ 47 \\ \hline \end{gathered}$ | ns <br> ns <br> ns |
| ${ }^{\text {tw }}$ | Width of Clock Pulse High or Low Level |  |  | $\begin{aligned} & \hline 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 35 \\ & 10 \\ & 9 \\ & \hline \end{aligned}$ | $\begin{aligned} & 80 \\ & 16 \\ & 14 \\ & \hline \end{aligned}$ | $\begin{aligned} & 100 \\ & 20 \\ & 18 \\ & \hline \end{aligned}$ | $\begin{array}{r} 120 \\ 24 \\ 21 \\ \hline \end{array}$ | ns <br> ns <br> ns |
|  | Maximum Output Rise and Fall Time |  | - | $\begin{aligned} & \hline 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{gathered} 90 \\ 8 \\ 7 \\ \hline \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \\ & \hline \end{aligned}$ | $\begin{aligned} & 110 \\ & 22 \\ & 19 \\ & \hline \end{aligned}$ | ns <br> ns <br> ns |
| tsetup | Set-up Time | Data |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | 35 <br> 5 <br> 4 | $\begin{aligned} & 100 \\ & 20 \\ & 17 \\ & \hline \end{aligned}$ | $\begin{aligned} & 125 \\ & 25 \\ & 21 \\ & \hline \end{aligned}$ | $\begin{aligned} & 150 \\ & 30 \\ & 25 \\ & \hline \end{aligned}$ | ns <br> ns ns |
|  |  | Word Select |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 40 \\ 10 \\ 9 \end{gathered}$ | $\begin{gathered} 100 \\ 20 \\ 17 \end{gathered}$ | $\begin{aligned} & 125 \\ & 25 \\ & 21 \end{aligned}$ | $\begin{array}{r} 150 \\ 30 \\ 25 \end{array}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| thold $^{\text {d }}$ | Hold Time | Data |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & -10 \\ & -3 \\ & -2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | Word Select |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & -10 \\ & -3 \\ & -2 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ |  |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) |  |  |  |  |  |  |  | pF |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  |  | 5 | 10 | 10 | 10 | pF |

## Typical Applications

Figure 1 illustrates a BCD shift register that will shift an entire 4-bit BCD digit in one clock pulse.
When the word select input is high and the registers are clocked, the contents of register 1 is transferred (shifted) to register 2, etc. In effect, the BCD digits are shifted one position. In addition, this application retains a parallel-load capability which means that new BCD data can be entered into the entire register with one clock pulse. This arrangement can be modified to perform the shifting of binary data for any number of bit locations.

Another function that can be implemented with the MM54HC298/MM74HC298 is a register that can be designed specifically for supporting multiplier or division operations. Figure 2 is an example of a one place/two place shift register.
When word select is low and the register is clocked, the outputs of the arithmetic/logic units (ALU's) are shifted one place. When word select is high and the registers are clocked, the data is shifted two places.


FIGURE 1


FIGURE 2

## MM54HC299/MM74HC299

## 8-Bit TRI-STATE ${ }^{\circledR}$ Universal Shift Register

## General Description

This 8-bit TRI-STATE shift/storage register utilizes microCMOS Technology, 3.5 micron silicon gate P-well CMOS. Along with the low power consumption and high noise immunity of standard CMOS integrated circuits, it has the ability to drive 15 LS-TTL loads. This circuit also features operating speeds comparable to the equivalent low power Schottky device.
The MM54HC299/MM74HC299 features multiplexed inputs/outputs to achieve full 8-bit data handling in a single 20 -pin package. Due to the large output drive capability and TRI-STATE feature, this device is ideally suited for interfacing with bus lines in a bus oriented system.
Two function select inputs and two output control inputs are used to choose the mode of operation as listed in the function table. Synchronous parallel loading is accomplished by taking both function select lines S0 and S1 high. This places the TRI-STATE outputs in a high impedance state, which
permits data applied to the input/output lines to be clocked into the register. Reading out of the register can be done while the outputs are enabled in any mode. A direct overriding CLEAR input is provided to clear the register whether the outputs are enabled or disabled.
The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is functionally as well as pinout compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $V_{C C}$ and ground.

## Features

- Typical operating frequency 40 MHz
- Typical propagation delay: 20 ns
- Low quiescent current: $80 \mu \mathrm{~A}$ maximum (74HC)
- High output drive for bus applications
- Low quiescent current: $1 \mu \mathrm{~A}$ maximum

Connection Diagram
Dual-In-Line Package


Function Table

| Mode | Inputs |  |  |  |  |  |  |  | Inputs/Outputs |  |  |  |  |  |  |  | Outputs |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Clear | Function Select |  | Output Control |  | Clock | $$ |  | $\mathrm{A}^{\prime} \mathrm{Q}_{\mathrm{A}}$ | B/ab | c/ac | D/ $Q_{0}$ | $E / Q_{E}$ | $\mathrm{F}^{\prime} \mathrm{O}_{\mathrm{F}}$ | G/ag | H/ $\mathrm{O}_{\mathrm{H}}$ | $a_{\wedge}{ }^{\prime}$ | $0^{\prime}$ |
|  |  | S1 | so | G1+ $\dagger$ | $\overline{\text { G }}$ - $\dagger$ |  |  |  |  |  |  |  |  |  |  |  |  |  |
| Clear | $\begin{aligned} & \mathrm{L} \\ & \mathrm{~L} \end{aligned}$ | $x$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{X} \end{aligned}$ | $\underset{L}{L}$ | $\stackrel{L}{L}$ | $x$ | $x$ | $\begin{aligned} & x \\ & x \end{aligned}$ | L | $\bar{L}$ | L | $\begin{aligned} & L \\ & L \end{aligned}$ | $\bar{L}$ | $L$ | $L$ | $L$ |  | L |
| Hold | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & L \\ & X \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{X} \end{aligned}$ | $\begin{aligned} & L \\ & L \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{~L} \end{aligned}$ | $\begin{gathered} x \\ \text { Lor } \mathrm{H} \end{gathered}$ | $\begin{aligned} & x \\ & x \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline x \\ & x \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{a}_{\mathrm{AO}} \\ & \mathrm{a}_{\mathrm{AO}} \end{aligned}$ | $\begin{aligned} & \hline \mathrm{Q}_{\mathrm{BO}} \\ & \mathrm{Q}_{\mathrm{BO}} \end{aligned}$ | $\begin{aligned} & \mathbf{Q}_{\mathrm{CO}} \\ & \mathrm{Q}_{\mathrm{CO}} \end{aligned}$ | $\begin{aligned} & Q_{D 0} \\ & Q_{D 0} \end{aligned}$ | $\begin{aligned} & Q_{E 0} \\ & Q_{E 0} \end{aligned}$ | $\begin{aligned} & Q_{F 0} \\ & Q_{F 0} \end{aligned}$ | $\begin{aligned} & \hline \mathrm{Q}_{\mathrm{GO}} \\ & \mathrm{Q}_{\mathrm{GO}} \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathbf{Q}_{\mathrm{Ho}} \\ & \mathbf{Q}_{\mathrm{HO}} \end{aligned}$ | $\begin{aligned} & \mathbf{Q}_{\mathrm{AO}} \\ & \mathrm{Q}_{\mathrm{AO}} \end{aligned}$ | $\begin{aligned} & Q_{\mathrm{HO}} \\ & Q_{\mathrm{HO}} \end{aligned}$ |
| Shitt Right | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\stackrel{L}{L}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \\ & \hline \end{aligned}$ | $\begin{aligned} & L \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{~L} \end{aligned}$ | $\begin{aligned} & \uparrow \\ & \uparrow \end{aligned}$ | $\begin{aligned} & \hline x \\ & x \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\begin{gathered} \mathrm{H} \\ \mathrm{~L} \end{gathered}$ | $\begin{aligned} & \mathrm{Q}_{\mathrm{An}} \\ & \mathrm{a}_{\mathrm{An}} \end{aligned}$ | $\begin{aligned} & Q_{\mathrm{Bn}} \\ & \mathrm{Q}_{\mathrm{B}} \end{aligned}$ | $\begin{aligned} & Q_{Q_{n}} \\ & Q_{C n} \end{aligned}$ | $\begin{aligned} & \overline{Q_{D n}} \\ & Q_{D n} \end{aligned}$ | $\begin{aligned} & Q_{E n} \\ & Q_{E n} \end{aligned}$ | $\begin{aligned} & \mathrm{Q}_{\mathrm{Fn}} \\ & \mathrm{Q}_{\mathrm{Fn}} \end{aligned}$ | $\begin{aligned} & \mathbf{Q}_{\mathrm{Gn}} \\ & \mathrm{Q}_{\mathrm{Gn}} \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{~L} \end{aligned}$ | $\begin{aligned} & Q_{G N} \\ & Q_{G N} \end{aligned}$ |
| Shift Left | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\stackrel{L}{\mathrm{~L}}$ | L | $\begin{aligned} & \mathrm{L} \\ & \hline \end{aligned}$ | $\uparrow$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{~L} \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline x \\ & \mathrm{x} \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{Q}_{\mathrm{Bn}} \\ & \mathrm{Q}_{\mathrm{Bn}} \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{Q}_{\mathrm{Cn}} \\ & \mathrm{Q}_{\mathrm{Cn}} \\ & \hline \end{aligned}$ | $\begin{aligned} & Q_{0 n} \\ & Q_{0 n} \end{aligned}$ | $\begin{aligned} & Q_{E n} \\ & Q_{E n} \end{aligned}$ | $\begin{aligned} & Q_{F n} \\ & Q_{F n} \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{Q}_{\mathrm{Gn}} \\ & \mathrm{Q}_{\mathrm{Gn}} \end{aligned}$ | $\begin{aligned} & \mathbf{Q}_{\mathrm{Hn}} \\ & \mathbf{Q}_{\mathrm{Hn}} \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{Q}_{\mathrm{Bn}} \\ & \mathrm{Q}_{\mathrm{Bn}} \end{aligned}$ | H <br> L |
| Load | H | H | H | X | X | $\uparrow$ | X | X | a | b | c | d | - | $f$ | g | h | a | n |

tWhen one or both controls are high the eight input/output terminals are disabled to the high-impedance state; however, sequential operation or clearing of the register is not affected.


Operating Conditions

| Min | Max | Units |
| :---: | :---: | :---: |
| Supply Voltage(VCC) , 2 | 6 | V |
| DC Input or Output Voltage $\quad 0$ $\left(V_{\text {IN }}, V_{\text {OUT }}\right)$ | $\mathrm{V}_{\mathrm{Cc}}$ | V |
| Operating Temperature Range( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |
| MM74HC -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |
| $\left(t_{r}, t_{t}\right) \quad . \quad V_{C C}=2.0 \mathrm{~V}$ | 1000 | ns |
| $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ | 500 | ns |
| $\mathrm{V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ | 400 | ns |

## DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{IL}}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & \mathrm{V}_{I N}=\mathrm{V}_{I H} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  | $Q_{A^{\prime}}$ \& $Q_{H^{\prime}}$ Outputs | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{1 \mathrm{I}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|l_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|l_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & \hline 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \\ & \hline \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{array}{r} 3.84 \\ 5.34 \\ \hline \end{array}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  | $A / Q_{A}$ thru $H / Q_{H}$ Outputs | $\begin{aligned} & \mathrm{V}_{I N}=\mathrm{V}_{I H} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\left.\right\|_{\text {IUUT }}\right\| \leq 6.0 \mathrm{~mA} \\ & \left\|\mathrm{I}_{\mathrm{OUT}}\right\| \leq 7.8 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{array}{r} 3.98 \\ 5.48 \\ \hline \end{array}$ | $\begin{array}{r} 3.84 \\ 5.34 \\ \hline \end{array}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| VOL | Maximum Low Level Output Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{l}_{\mathrm{OUT}}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  | $Q_{A^{\prime}}$ and $Q_{H^{\prime}}$ Outputs | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \mid l_{\text {OUT }} \leq 4 \mathrm{~mA} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{v} \\ & \mathrm{v} \end{aligned}$ |
|  | $A / Q_{A}$ thru $H / Q_{H}$ Outputs | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 6 \mathrm{~mA} \\ & \left\|l_{\text {IOUT }}\right\| \leq 7.8 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \\ & \hline \end{aligned}$ | $\begin{array}{r} 0.33 \\ 0.33 \\ \hline \end{array}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{v} \\ & \mathrm{v} \\ & \mathrm{v} \end{aligned}$ |
| $\mathrm{IIN}^{\text {c }}$ | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| loz | Maximum TRI-STATE Output Leakage Current | $\begin{aligned} & \mathrm{V}_{\mathrm{OUT}}=\mathrm{V}_{\mathrm{CC}} \text { or } \\ & \mathrm{GND} \\ & \mathrm{G}=\mathrm{V}_{\mathrm{IH}} \end{aligned}$ | 6.0 V |  | $\pm 0.5$ | $\pm 0.5$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| Icc | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & l_{\text {OUT }}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " $N$ " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst-case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst-case $V_{I H}$ and $V_{I L}$ occur at $V_{C C}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $V_{I H}$ value at 5.5 V is 3.85 V .) The worst-case leakage current (IN. Icc, and loz) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

AC Electrical Characteristics $v_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}, \mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$

| Symbol | Parameter |  | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Operating Frequency |  |  | 40 | 25 | MHz |
| ${ }_{\text {t }}$ HL, $\mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Clock to $\mathrm{Q}_{\mathrm{A}^{\prime}}$ or $\mathrm{Q}_{\mathrm{H}^{\prime}}$ |  |  | 25 | 35 | ns |
| $t_{\text {PHL }}$ | Maximum Propagation <br> Delay, Clear to $\mathrm{Q}_{A^{\prime}}$ or $\mathrm{Q}_{\mathrm{H}^{\prime}}$ |  |  | 39 | 40 | ns |
| ${ }^{\text {tPHL, }}$, ${ }_{\text {PLH }}$ | Maximum Propagation Delay Clock to $Q_{A}-Q_{H}$ |  | $C_{L}=45 \mathrm{pF}$ | 25 | 35 | ns |
| $t_{\text {PHL }}$ | Maximum Propagation Delay, Clear to $Q_{A}-Q_{H}$ |  | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 28 | 40 | ns |
| ${ }_{\text {tPZL, }} \mathrm{t}_{\text {PZ }}$ | Maximum Enable Time |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=45 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \end{aligned}$ | 10 | 35 | ns |
| $\mathrm{t}_{\text {PHZ }}$, tPLZ | Maximum Disable Time |  | $\begin{aligned} & C_{L}=5 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \hline \end{aligned}$ | $18$ | 25 | ns |
| ts | Minimum Set-Up Time | Select |  |  | 20 | ns |
|  |  | Data |  |  | 20 |  |
| $t_{H}$ | Minimum Hold Time | Select |  |  | 0 | ns |
|  |  | Data |  |  | 0 |  |
| tw | Minimum Pulse Width |  |  | 12 | 20 | ns |
| $t_{\text {REM }}$ | Clear Removal Time |  |  |  | 10 | ns |

AC Electrical Characteristics $C_{L}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ unless otherwise specified

| Symbol | Parameter | Conditions | $\mathrm{V}_{\mathrm{Cc}}$ | $\mathrm{T}_{\text {A }}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $f_{\text {MAX }}$ | Maximum Operating Frequency |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{gathered} 5 \\ 25 \\ 29 \end{gathered}$ | $\begin{gathered} 4 \\ 20 \\ 23 \\ \hline \end{gathered}$ | $\begin{gathered} 3.5 \\ 18 \\ 20 \\ \hline \end{gathered}$ | MHz <br> MHz <br> MHz |
| $t_{\text {PHL }}$ tPLH | Maximum Propagation <br> Delay Clock to $Q_{A^{\prime}}$ or $Q_{H^{\prime}}$ |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{array}{r} 15 \\ 27 \\ 25 \\ \hline \end{array}$ | $\begin{array}{r} 170 \\ 38 \\ 35 \\ \hline \end{array}$ | $\begin{array}{r} 210 \\ 48 \\ 44 \\ \hline \end{array}$ | $\begin{gathered} 240 \\ 54 \\ 49 \\ \hline \end{gathered}$ | ns ns ns |
| ${ }_{\text {tPHL }}$ | Maximum Propagation <br> Delay Clear to $\mathrm{Q}_{\mathrm{A}^{\prime}}$ or $\mathrm{Q}_{\mathrm{H}^{\prime}}$ |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 70 \\ & 30 \\ & 26 \\ & \hline \end{aligned}$ | $\begin{array}{\|c} \hline 200 \\ 44 \\ 38 \\ \hline \end{array}$ | $\begin{gathered} \hline 250 \\ 55 \\ 46 \\ \hline \end{gathered}$ | $\begin{gathered} 280 \\ 62 \\ 52 \\ \hline \end{gathered}$ | ns <br> ns ns |
| ${ }^{\text {t }}$ HL, $t_{\text {PLH }}$ | Maximum Propagation Delay Clock to $Q_{A}-Q_{H}$ | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{array}{\|c\|} \hline 65 \\ 100 \\ \hline \end{array}$ | $\begin{aligned} & 170 \\ & 206 \\ & \hline \end{aligned}$ | $\begin{array}{r} 210 \\ 260 \\ \hline \end{array}$ | $\begin{aligned} & 240 \\ & 295 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & C_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 27 \\ & 34 \\ & \hline \end{aligned}$ | $\begin{aligned} & 38 \\ & 46 \\ & \hline \end{aligned}$ | $\begin{array}{r} 48 \\ 57 \\ \hline \end{array}$ | $\begin{aligned} & 54 \\ & 66 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | $\begin{aligned} & C_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 25 \\ & 31 \\ & \hline \end{aligned}$ | $\begin{aligned} & 35 \\ & 39 \\ & \hline \end{aligned}$ | $\begin{array}{r} 44 \\ 49 \\ \hline \end{array}$ | $\begin{array}{r} 49 \\ 55 \\ \hline \end{array}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
| ${ }_{\text {tPHL }}$ | Maximum Propagation Delay Clear to $Q_{A}-Q_{H}$ | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 70 \\ 110 \\ \hline \end{gathered}$ | $\begin{aligned} & 200 \\ & 236 \\ & \hline \end{aligned}$ | $\begin{array}{r} 250 \\ 295 \\ \hline \end{array}$ | $\begin{array}{r} 280 \\ 325 \\ \hline \end{array}$ | ns |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 30 \\ & 37 \end{aligned}$ | $\begin{aligned} & 44 \\ & 52 \end{aligned}$ | $\begin{aligned} & 55 \\ & 65 \end{aligned}$ | $\begin{aligned} & 62 \\ & 75 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 26 \\ & 32 \end{aligned}$ | $\begin{aligned} & 38 \\ & 46 \end{aligned}$ | $\begin{aligned} & 46 \\ & 57 \end{aligned}$ | $\begin{aligned} & 52 \\ & 64 \\ & \hline \end{aligned}$ | ns |

## AC Electrical Characteristic (Continued)

| Symbol | Parameter | Conditions | $V_{\text {cc }}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{t}_{\text {PZH, }}, \mathrm{t}_{\text {PZL }}$ | Maximum Output Enable | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ |  |  |  |  |  |  |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & C_{L}=150 \mathrm{pF} \end{aligned}$ | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 2.0 \mathrm{~V} \end{array}$ | $\begin{aligned} & 70 \\ & 90 \end{aligned}$ | $\begin{aligned} & 160 \\ & 220 \end{aligned}$ | $\begin{aligned} & 200 \\ & 275 \end{aligned}$ | $\begin{aligned} & 225 \\ & 310 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 22 \\ & 30 \\ & \hline \end{aligned}$ | $\begin{aligned} & 32 \\ & 44 \\ & \hline \end{aligned}$ | $\begin{array}{r} 40 \\ 55 \\ \hline \end{array}$ | $\begin{array}{r} 45 \\ 62 \\ \hline \end{array}$ | $\begin{aligned} & \mathrm{ns} \\ & \text { ns } \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{array}{r} 19 \\ 24 \\ \hline \end{array}$ | $\begin{aligned} & 28 \\ & 47 \end{aligned}$ | $\begin{array}{r} 34 \\ 47 \\ \hline \end{array}$ | $\begin{aligned} & 38 \\ & 51 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $t_{\text {PHZ }}$ tpLZ | Maximum Output Disable Time | $\begin{aligned} & R_{L}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{aligned}$ | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{aligned} & 70 \\ & 22 \\ & 19 \\ & \hline \end{aligned}$ | $\begin{array}{\|c\|} \hline 160 \\ 32 \\ 28 \\ \hline \end{array}$ | $\begin{array}{r} 200 \\ 40 \\ 34 \\ \hline \end{array}$ | $\begin{gathered} 225 \\ 45 \\ 38 \\ \hline \end{gathered}$ | ns <br> ns <br> ns |
| ts | Minimum Set Up Time, Data Select $\mathrm{S}_{\mathrm{L}}$ or $\mathrm{S}_{\mathrm{R}}$ | - | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ |  | $\begin{array}{\|c\|} \hline 100 \\ 20 \\ 17 \\ \hline \end{array}$ | $\begin{gathered} 125 \\ 25 \\ 21 \\ \hline \end{gathered}$ | $\begin{array}{r} 140 \\ 28 \\ 25 \\ \hline \end{array}$ | ns <br> ns ns |
| $\mathrm{t}_{\mathrm{H}}$ | Minimum Hold Time Data Select, $S_{L}$ or $S_{R}$ | - | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | 0 0 0 | $\begin{aligned} & 0 \\ & 0 . \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | ns <br> ns <br> ns |
| $t_{\text {REM }}$ | Minimum Clear Removal Time |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ |  | $\begin{aligned} & 10 \\ & 10 \\ & 10 \\ & \hline \end{aligned}$ | $\begin{aligned} & 10 \\ & 10 \\ & 10 \\ & \hline \end{aligned}$ | $\begin{aligned} & 10 \\ & 10 \\ & 10 \\ & \hline \end{aligned}$ | ns <br> ns <br> ns |
| $t_{W}$ | Minimum Pulse Width, Clock and Clear |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ |  | $\begin{aligned} & 100 \\ & 20 \\ & 17 \\ & \hline \end{aligned}$ | $\begin{gathered} 125 \\ 25 \\ 21 \\ \hline \end{gathered}$ | $\begin{aligned} & 140 \\ & 28 \\ & 25 \\ & \hline \end{aligned}$ | ns ns ns |
| $t_{r}, t_{f}$ | Maximum Input Rise and Fall Time |  |  |  | 500 | 500 | 500 | ns |
| $\mathrm{t}_{\text {THL }} \mathrm{t}_{\text {TLH }}$ | Maximum Output Rise and Fall Time |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ |  | $\begin{aligned} & 60 \\ & 12 \\ & 10 \\ & \hline \end{aligned}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{aligned} & 90 \\ & 18 \\ & 15 \\ & \hline \end{aligned}$ | ns ns ns |
| CPD | Power Dissipation Capacitance | Outputs Enabled Outputs Disabled |  | $\begin{array}{\|l} \hline 240 \\ 110 \\ \hline \end{array}$ |  |  |  | $\begin{aligned} & \mathrm{pF} \\ & \mathrm{pF} \end{aligned}$ |
| $\mathrm{C}_{\mathrm{IN}}$ | Maximum Input Capacitance Capacitance |  |  | 5 | 10 | 10 | 10 | pF |
| Cout | Maximum TRI-STATE Output Capacitance |  |  | 15 | 20 | 20 | 20 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current. consumption, $I_{S}=C_{P D} V_{C C}{ }^{f+I_{C C} .}$
Note 6: Refer to Section 1 for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## Logic Diagram




## MM54HC354/MM74HC354, MM54HC356/MM74HC356 8-Channel TRI-STATE ${ }^{\circledR}$ Multiplexers with Latches

## General Description

The MM54HC354/MM74HC354 and MM54HC356/ MM74HC356 utilize microCMOS Technology, 3.5 micron silicon gate P-well CMOS. They exhibit the high noise immunity and low power dissipation of standard CMOS integrated circuits, along with the ability to drive 15 LS-TTL loads. Due to the large output drive capability and the TRI-STATE feature, these devices are ideally suited for interfacing with bus lines in a bus organized system.
These data selectors/multiplexers contain full on-chip binary decoding to select one of eight data sources. The data select address is stored in transparent latches that are enabled by a low level address on pin 11, $\overline{\mathrm{SC}}$. Data on the 8 input lines is stored in a parallel input/output register which in the MM54HC354/MM74HC354 is composed of 8 transparent latches enabled by a low level on pin $9, \overline{\mathrm{DC}}$, and in the MM54HC356/MM74HC356 is composed of 8 edge-triggered flip-flops, clocked by a low to high transition on pin 9 , CLK. Both true (Y) and complementary (W) TRI-STATE outputs are available on both devices.

The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is functionally as well as pinout compatible with the standard 54LS/74LS-TTL logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

- Transparent latches on data select inputs
- Choice of data registers:

Transparent ('354)
Edge-triggered ('356)

- TRI-STATE complementary outputs with fan-out of 15 LS-TTL loads
- Typical propagation delay:

$$
\text { Data to output ('354): } 32 \mathrm{~ns}
$$

Clock to output ('346): 35 ns
■ Wide power supply range: $2 \mathrm{~V}-6 \mathrm{~V}$

- Low quiescent supply current: $80 \mu \mathrm{~A}$ maximum

■ Low input current: $1 \mu \mathrm{~A}$ maximum

## Connection Diagram



MM54HC354/MM74HC354, MM54HC356/MM74HC356

```
54HC354 (J) 74HC354 (J,N)
54HC356(J) 74HC356(J,N)
```


## Function Table

| Inputs |  |  |  |  |  |  |  | Outputs |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Select $\dagger$ |  |  | Data Control 'HC354 <br> DC | Clock <br> 'HC356 <br> CLK | Output Enables |  |  |  |  |
| S1 | 52 | so |  |  | $\overline{\text { G1 }}$ | G2 | G3 | w | Y |
| X | X | X | X | X | H | X | X | Z | 2 |
| X | X | X | X | X | X | H | X | z | z |
| X | X | X | X | $x$ | X | X | $L$ | Z | z |
| L | L | L | L | $\uparrow$ | L | L | H | $\overline{\text { Do }}$ | D0 |
| L | L | L | H | HorL | L | L | H | $\overline{\mathrm{D}}_{\mathrm{n}}$ | D0n |
| L | L | H | L | $\uparrow$ | L | L | H | $\overline{\mathrm{D}} 1$ | D1 |
| L | L | H | H | Hor L | L | L | H | ${ }^{\bar{D}} 1{ }^{\text {n }}$ | D1 ${ }^{\text {n }}$ |
| L | H | L | L | $\uparrow$ | L | L | H | D2 | D2 |
| L | H | L | H | Hor L | L | L | H | $\overline{\mathrm{D}} 2^{\text {n }}$ | D2n |
| L | H | H | L | $\uparrow$ | L | L | H | D3 | D3 |
| L | H | H | H | HorL | L | L | H | $\overline{\mathrm{D}} 3_{\mathrm{n}}$ | D3n |
| H | L | L | L | f | L | L | H | D4 | D4 |
| H | L | L | H | Hor L | L | L | H | $\overline{\mathrm{D}} \mathrm{4}_{\mathrm{n}}$ | D4n |
| H | L | H | L | $\uparrow$ | L | L | H | D5 | D5 |
| H | L | H | H | Hor L | L | L | H | $\overline{\mathrm{D}} \mathrm{S}_{\mathrm{n}}$ | D5 ${ }^{\text {n }}$ |
| H | H | L | L | F | L | L | H | D̄ | D6 |
| H | H | L. | H | Hor L | L | L | H | $\overline{\mathrm{D}} \mathrm{n}_{\mathrm{n}}$ | D6n |
| H | H | H | L | $\uparrow$ | L | L | H | $\overline{\text { D }} 7$ | D7 |
| H | H | H | H | H or L | L | L | H | $\overline{\text { D }}{ }_{n}$ | D7n |

[^4]| Absolute Maximum Ratings (Notes 1 \& 2) |  | Operating Conditions |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) -0.5V | -0.5 V to +7.0 V |  | Min | Max | Units |
| DC Input Voltage ( $\mathrm{V}_{1 \mathrm{~N} \text { ) }}$ | -1.5 V to $\mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V}$ | Supply Voltage(Vcc) | 2 | 6 | V |
| DC Output Voltage (VOUT) $\quad-0.5 \mathrm{~V}$ to | -0.5 V to $\mathrm{V}_{C C}+0.5 \mathrm{~V}$ | DC Input or Output Voltage (Vin.Vout) | 0 | $V_{c c}$ | V |
| Clamp Diode Current (ICD) | $\pm 20 \mathrm{~mA}$ | Operating Temperature Range( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |  |
| DC Output Current, per pin (lout) | $\pm 35 \mathrm{~mA}$ |  |  |  |  |
| DC V ${ }_{\text {CC }}$ or GND Current, per pin (lcc) | $\pm 70 \mathrm{~mA}$ | MM54HC | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Storage Temperature Range (TSTG) -65 | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ | Input Rise or Fall Times |  |  |  |
| Power Dissipation (PD) (Note 3) | 500 mW | $\left(t_{r}, t_{f}\right) \quad V_{C C}=2.0 \mathrm{~V}$ |  | 1000 | ns |
| Lead Temperature ( $\mathrm{T}_{\mathrm{L}}$ (Soldering 10 seconds) | seconds) $260^{\circ} \mathrm{C}$ | $\mathrm{V}_{\mathrm{cc}}=4.5 \mathrm{~V}$ |  | 500 | ns |
|  |  | $\mathrm{V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ |  | 400 | ns |

## DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed LImits |  |  |  |
| $V_{i H}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|\left.\right\|_{\text {IOUT }}\right\| \leq 6.0 \mathrm{~mA} \\ & \mid \text { IIUT } \mid \leq 7.8 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{aligned} & 3.84 \\ & 5.34 \\ & \hline \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\text {OL }}$ | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {lout }}\right\|<20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\left.\right\|_{\text {IOUT }}\right\| \leq 6.0 \mathrm{~mA} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 7.8 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & v \\ & v \end{aligned}$ |
| In | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| loz | Maximum TRI-STATE Output <br> Leakage Current | $\begin{aligned} & V_{\text {OUT }}=V_{\text {CC }} \text { or } \mathrm{GND} \\ & \mathrm{G}_{1}=\mathrm{V}_{\mathrm{CC}} \end{aligned}$ | 6.0 V |  | $\pm 0.5$ | $\pm 5.0$ | $\pm 10$ | $\mu \mathrm{A}$ |
| $I_{C C}$ | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & \mathrm{l}_{\mathrm{OUT}}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic "J" package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $V_{O H}$, and $V_{O L}$ occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $V_{I H}$ and $V_{I L}$ occur at $V_{C C}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $V_{I H}$ value at 5.5 V is 3.85 V .) The worst case leakage current (liN . Icc, and loz) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

AC Electrical Characteristics $\mathrm{v}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6$ ns (Note 6)
MM54HC354/MM74HC354

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {PHL }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay D0-D7 to either Output | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 32 | 46 | ns |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay $\overline{\mathrm{DC}}$ to either Output | $C_{L}=45 \mathrm{pF}$ | 38 | 53 | ns |
| $\mathrm{t}_{\text {PHL, }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay S0-S2 to either Output | $C_{L}=45 \mathrm{pF}$ | 40 | 56 | ns |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLL }}$ | Maximum Propagation Delay $\overline{\mathrm{SC}}$ to either Output | $C_{L}=45 \mathrm{pF}$. | 42 | 58 | ns |
| ${ }_{\text {tPZH, }} \mathrm{t}_{\text {PZL }}$ | Maximum Output Enable Time | $\begin{aligned} & R_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=45 \mathrm{pF} \end{aligned}$ | 17 | 24 | ns |
| ${ }_{\text {tphz }}$, tpLZ | Maximum Output Disable Time | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF} \\ & \hline \end{aligned}$ | 23 | 32 | ns |
| ts | Minimum Set-Up Time DO-D7 to $\overline{\mathrm{DC}}, \mathrm{SO}-\mathrm{S} 2$ to $\overline{\mathrm{SC}}$ |  | 3 | 10 | ns |
| ${ }^{\text {t }} \mathrm{H}$ | Minimum Hold Time D0-D7 to $\overline{\mathrm{DC}}, \mathrm{SO}-\mathrm{S} 2$ to $\overline{\mathrm{SC}}$ |  | 0 | 5 | ns |
| tw | Minimum Pulse Width, $\overline{\mathrm{SC}}$ or $\overline{\mathrm{DC}}$ |  | 10 | 15 | ns |

MM54HC356/MM74HC356

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{PHL}}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay CLK to either Output | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 35 | 50 | ns |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation. <br> Delay SO-S2 to either Output | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 40 | 56 | ns |
| $\mathrm{t}_{\mathrm{PHL}}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay $\overline{\mathrm{SC}}$ to either Output | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 42 | 58 | ns |
| $\mathrm{t}_{\mathrm{P}} \mathrm{H}, \mathrm{t}_{\text {PZL }}$. | Maximum Output Enable Time | $\begin{aligned} & R_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=45 \mathrm{pF} \end{aligned}$ | 17 | 24 | ns |
| $t_{\text {PHZ }}$, tPLZ | Maximum Output Disable Time | $\begin{aligned} & R_{L}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF} \\ & \hline \end{aligned}$ | 23 | 32 | ns |
| ts | Minimum Set-Up Time D0-D7 to CLK, S0-S2 to $\overline{\mathrm{SC}}$ |  | 3 | 10 | ns |
| $t_{H}$ | Minimum Hold Time D0-D7 to CLK, S0-S2 to $\overline{\mathrm{SC}}$ |  | 0 | 5 | ns |
| tw | Minimum Pulse Width, $\overline{\text { SC }}$ or CLK |  | 10 | 15 | ns |

## AC Electrical Characteristics

$V_{C C}=2.0-6.0 \mathrm{~V}, C_{L}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified) (Note 6)
MM54HC354/MM74HC354

| Symbol | Parameter | Conditions | $V_{\text {cc }}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Umits |  |  |  |
| ${ }_{\text {tPHL, }} \mathrm{tPLH}$ | Maximum Propagation Delay D0-D7 to either Output | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & C_{L}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 90 \\ 100 \end{gathered}$ | $\begin{aligned} & 235 \\ & 275 \end{aligned}$ | $\begin{aligned} & 294 \\ & 344 \end{aligned}$ | $\begin{aligned} & 352 \\ & 412 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & C_{L}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 35 \\ & 40 \\ & \hline \end{aligned}$ | $\begin{array}{r} 47 \\ 55 \\ \hline \end{array}$ | $\begin{aligned} & 59 \\ & 68 \\ & \hline \end{aligned}$ | $\begin{aligned} & 70 \\ & 83 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & C_{L}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 26 \\ & 32 \\ & \hline \end{aligned}$ | $\begin{array}{r} 40 \\ 46 \\ \hline \end{array}$ | $\begin{aligned} & 50 \\ & 58 \\ & \hline \end{aligned}$ | $\begin{aligned} & 60 \\ & 69 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ${ }^{\text {t }}$ PHL, ${ }^{\text {PPLH }}$ | Maximum Propagation Delay DC to either Output | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & C_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 115 \\ & 125 \end{aligned}$ | $\begin{aligned} & 270 \\ & 310 \end{aligned}$ | $\begin{aligned} & 337 \\ & 387 \end{aligned}$ | $\begin{aligned} & 405 \\ & 465 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & C_{L}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 40 \\ & 46 \end{aligned}$ | $\begin{aligned} & 54 \\ & 62 \end{aligned}$ | $\begin{aligned} & 68 \\ & 78 \end{aligned}$ | $\begin{aligned} & 82 \\ & 93 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & C_{L}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 32 \\ & 38 \\ & \hline \end{aligned}$ | $\begin{aligned} & 46 \\ & 52 \end{aligned}$ | $\begin{array}{r} 58 \\ 66 \\ \hline \end{array}$ | $\begin{aligned} & 69 \\ & 78 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ${ }_{\text {tPhL, }}$ tPLH | Maximum Propagation Delay S0-S2 to either Output | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & C_{L}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline 120 \\ & 130 \\ & \hline \end{aligned}$ | $\begin{aligned} & 285 \\ & 325 \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline 356 \\ & 406 \\ & \hline \end{aligned}$ | $\begin{array}{r} 427 \\ 488 \\ \hline \end{array}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | $\begin{aligned} & C_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 42 \\ & 50 \\ & \hline \end{aligned}$ | $\begin{aligned} & 57 \\ & 65 \\ & \hline \end{aligned}$ | $\begin{array}{r} 71 \\ 81 \\ \hline \end{array}$ | $\begin{aligned} & 86 \\ & 97 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & C_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 34 \\ & 40 \end{aligned}$ | $\begin{aligned} & 48 \\ & 55 \end{aligned}$ | $\begin{aligned} & 60 \\ & 69 \end{aligned}$ | $\begin{array}{r} 72 \\ 82 \\ \hline \end{array}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ${ }_{\text {t }}^{\text {PLL }}$, $\mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay SC to either Output | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & C_{L}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline 120 \\ & 110 \\ & \hline \end{aligned}$ | $\begin{aligned} & 300 \\ & 340 \\ & \hline \end{aligned}$ | $\begin{array}{r} \hline 375 \\ 425 \\ \hline \end{array}$ | $\begin{aligned} & 450 \\ & 510 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 45 \\ & 52 \\ & \hline \end{aligned}$ | $\begin{aligned} & 60 \\ & 68 \\ & \hline \end{aligned}$ | $\begin{array}{r} 75 \\ 85 \\ \hline \end{array}$ | $\begin{gathered} 90 \\ 102 \\ \hline \end{gathered}$ | ns <br> ns |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 36 \\ & 42 \end{aligned}$ | $\begin{aligned} & 51 \\ & 58 \end{aligned}$ | $\begin{aligned} & 64 \\ & 72 \end{aligned}$ | $\begin{aligned} & 77 \\ & 87 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{tPZH}^{\text {tpzL }}$ | Maximum Output Enable Time | $\begin{aligned} & R_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 50 \\ & 60 \end{aligned}$ | $\begin{aligned} & 125 \\ & 165 \end{aligned}$ | $\begin{aligned} & 156 \\ & 206 \end{aligned}$ | $\begin{aligned} & 188 \\ & 248 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 18 \\ & 25 \end{aligned}$ | $\begin{aligned} & 25 \\ & 33 \end{aligned}$ | $\begin{array}{r} 31 \\ 41 \\ \hline \end{array}$ | $\begin{aligned} & 38 \\ & 49 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 15 \\ & 21 \end{aligned}$ | $\begin{aligned} & 21 \\ & 28 \end{aligned}$ | $\begin{aligned} & 26 \\ & 35 \\ & \hline \end{aligned}$ | $\begin{aligned} & 32 \\ & 42 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \text { ns } \end{aligned}$ |
| ${ }_{\text {t }}^{\text {PHZ }}$, tPLZ | Maximum Output Disable Time | $\begin{aligned} & R_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 68 \\ & 24 \\ & 20 \\ & \hline \end{aligned}$ | $\begin{gathered} 165 \\ 33 \\ 28 \\ \hline \end{gathered}$ | $\begin{gathered} 206 \\ 40 \\ 35 \\ \hline \end{gathered}$ | $\begin{gathered} 248 \\ 46 \\ 42 \\ \hline \end{gathered}$ | ns <br> ns <br> ns |
| $t_{s}$ | Minimum Set-Up Time DO-D7 to $\overline{\mathrm{DC}}, \mathrm{SO}-\mathrm{S} 2$ to $\overline{\mathrm{SC}}$ |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 6 \\ & 3 \\ & 3 \end{aligned}$ | $\begin{aligned} & 50 \\ & 10 \\ & 10 \\ & \hline \end{aligned}$ | $\begin{aligned} & 60 \\ & 13 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{aligned} & 75 \\ & 15 \\ & 15 \\ & \hline \end{aligned}$ | ns <br> ns <br> ns |
| ${ }_{4}$ | Minimum Hold Time DO-D7 to DC, S0-S2 to SC |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | 0 0 0 | 5 5 5 | $\begin{aligned} & 5 \\ & 5 \\ & 5 \end{aligned}$ | 5 5 5 | $\begin{aligned} & \mathrm{ns} \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ${ }^{\text {tw }}$ | Minimum Pulse Width SC or DC |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 30 \\ & 10 \\ & 10 \end{aligned}$ | $\begin{aligned} & 80 \\ & 16 \\ & 15 \\ & \hline \end{aligned}$ | $\begin{array}{r} 100 \\ 20 \\ \cdot \quad 18 \end{array}$ | $\begin{aligned} & 120 \\ & 27 \\ & 20 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \text { ns } \end{aligned}$ |
| $t_{\text {c }} t_{f}$ | Maximum Input Rise and Fall Time |  | $\begin{aligned} & \hline 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{gathered} 1000 \\ 500 \\ 400 \\ \hline \end{gathered}$ | $\begin{array}{r} 1000 \\ 500 \\ 400 \\ \hline \end{array}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \\ \hline \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ ns |
| ttLh, tehl | Maximum Output Rise and Fall Time | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 25 \\ & 7 \\ & 6 \\ & \hline \end{aligned}$ | $\begin{aligned} & 60 \\ & 12 \\ & 10 \\ & \hline \end{aligned}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{aligned} & 90 \\ & 18 \\ & 15 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \\ & \hline \end{aligned}$ |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | (per package) Active TRI-STATE |  | $\begin{aligned} & 150 \\ & 50 \end{aligned}$ | . |  |  | $\begin{aligned} & \mathrm{pF} \\ & \mathrm{pF} \end{aligned}$ |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |
| Cout | Maximum Output Capacitance |  |  | 15 | 20 | 20 | 20 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C}{ }^{f+I_{C C} .}$
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

AC Electrical Characteristics
$V_{C C}=2.0-6.0 \mathrm{~V}, C_{L}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified) (Note 6)
MM54HC356/MM74HC356

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $t_{\text {PHL }}$ t tpLH | Maximum Propagation Delay CLK to either Output | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & C_{L}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{array}{\|l\|} \hline 100 \\ 110 \\ \hline \end{array}$ | $\begin{aligned} & 225 \\ & 295 \\ & \hline \end{aligned}$ | $\begin{aligned} & 318 \\ & 369 \end{aligned}$ | $\begin{aligned} & 338 \\ & 442 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & C_{L}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 36 \\ & 42 \\ & \hline \end{aligned}$ | $\begin{aligned} & 51 \\ & 59 \\ & \hline \end{aligned}$ | $\begin{aligned} & 63 \\ & 73 \end{aligned}$ | $\begin{aligned} & 76 \\ & 90 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & C_{L}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 28 \\ & 34 \\ & \hline \end{aligned}$ | $\begin{aligned} & 43 \\ & 50 \end{aligned}$ | $\begin{aligned} & 53 \\ & 63 \end{aligned}$ | $\begin{aligned} & 64 \\ & .75 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{t}_{\text {PHL }}, \mathrm{tplH}$ | Maximum Propagation Delay SO-S2 to either Output | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 120 \\ & 130 \\ & \hline \end{aligned}$ | $\begin{aligned} & 285 \\ & 325 \\ & \hline \end{aligned}$ | $\begin{array}{r} 356 \\ 406 \\ \hline \end{array}$ | $\begin{aligned} & 427 \\ & 488 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & C_{L}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 42 \\ & 50 \end{aligned}$ | $\begin{aligned} & 57 \\ & 65 \end{aligned}$ | $\begin{aligned} & 71 \\ & 81 \\ & \hline \end{aligned}$ | $\begin{aligned} & 86 \\ & 97 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & C_{L}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 34 \\ & 40 \end{aligned}$ | $\begin{aligned} & \hline 48 \\ & 55 \end{aligned}$ | $\begin{aligned} & \hline 60 \\ & 69 \end{aligned}$ | $\begin{aligned} & 72 \\ & 82 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| $\mathrm{t}_{\text {PHL, }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay SC to either Output | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 120 \\ & 110 \end{aligned}$ | $\begin{array}{\|l\|} \hline 300 \\ 340 \\ \hline \end{array}$ | $\begin{array}{r} 375 \\ 425 \\ \hline \end{array}$ | $\begin{aligned} & 450 \\ & 510 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 45 \\ & 52 \end{aligned}$ | $\begin{aligned} & 60 \\ & 68 \end{aligned}$ | $\begin{aligned} & 75 \\ & 85 \end{aligned}$ | $\begin{gathered} 90 \\ 102 \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & C_{L}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 36 \\ & 42 \end{aligned}$ | $\begin{aligned} & 51 \\ & 58 \end{aligned}$ | $\begin{aligned} & 64 \\ & 72 \end{aligned}$ | $\begin{aligned} & 77 \\ & 87 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| tpzH, tpzL | Maximum Output Enable Time | $\begin{aligned} & R_{L}=1 \mathrm{k} \Omega \\ & C_{L}=50 \mathrm{pF} \\ & C_{L}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 50 \\ & 60 \\ & \hline \end{aligned}$ | $\begin{aligned} & 125 \\ & 165 \end{aligned}$ | $\begin{aligned} & 156 \\ & 206 \\ & \hline \end{aligned}$ | $\begin{array}{r} 188 \\ \quad 248 \\ \hline \end{array}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \hline \end{aligned}$ |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 18 \\ & 25 \end{aligned}$ | $\begin{aligned} & 25 \\ & 33 \end{aligned}$ | $\begin{aligned} & 31 \\ & 41 \end{aligned}$ | $\begin{aligned} & 38 \\ & 49 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{array}{\|l\|} \hline 6.0 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{aligned} & 15 \\ & 21 \end{aligned}$ | $\begin{aligned} & 21 \\ & 28 \\ & \hline \end{aligned}$ | $\begin{aligned} & 26 \\ & 35 \end{aligned}$ | $\begin{aligned} & 32 \\ & 42 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{t}_{\text {PHZ }} \mathrm{t}_{\text {PLZ }}$ | Maximum Output Disable Time | $\begin{aligned} & R_{L}=1 \mathrm{k} \Omega \\ & C_{L}=50 \mathrm{pF} \end{aligned}$ | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \end{array}$ | $\begin{aligned} & 68 \\ & 24 \\ & 20 \end{aligned}$ | $\begin{aligned} & 165 \\ & 33 \\ & 28 \end{aligned}$ | $\begin{gathered} 206 \\ 41 \\ 35 \end{gathered}$ | $\begin{array}{r} 248 \\ \cdot 49 \\ 42 \end{array}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ts | Minimum Set-Up Time D0-D7 to CLK, S0-S2 to SC |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \end{array}$ | $\begin{aligned} & 6 \\ & 3 \\ & 3 \end{aligned}$ | $\begin{aligned} & 50 \\ & 10 \\ & 10 \end{aligned}$ | $\begin{aligned} & 50 \\ & 10 \\ & 10 \\ & \hline \end{aligned}$ | $\begin{aligned} & 50 \\ & 10 \\ & 10 \end{aligned}$ | $\begin{aligned} & \hline \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{t}_{\mathrm{H}}$ | Minimum Hold Time D0-D7 to CLK, S0-S2 to SC | . | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 5 \\ & 5 \\ & 5 \end{aligned}$ | $\begin{aligned} & 5 \\ & 5 \\ & 5 \end{aligned}$ | $\begin{aligned} & 5 \\ & 5 \\ & 5 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ${ }^{\text {tw }}$ | Minimum Pulse Width SC to CLK |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{aligned} & 30 \\ & 10 \\ & 10 \\ & \hline \end{aligned}$ | $\begin{aligned} & 80 \\ & 16 \\ & 15 \\ & \hline \end{aligned}$ | $\begin{gathered} 100 \\ 20 \\ 18 \\ \hline \end{gathered}$ | $\begin{gathered} 120 \\ 24 \\ 20 \\ \hline \end{gathered}$ | ns ns ns |
| $t_{r}, t_{f}$ | Maximum Input Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{array}{\|c\|} \hline 1000 \\ 500 \\ 400 \\ \hline \end{array}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \\ \hline \end{gathered}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \\ \hline \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| trLh, ithil | Maximum Output Rise and Fall Time | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{gathered} \hline 25 \\ 7 \\ 6 \end{gathered}$ | $\begin{aligned} & 60 \\ & 12 \\ & 10 \\ & \hline \end{aligned}$ | 75 15 13 | $\begin{array}{r} 90 \\ 18 \\ 15 \\ \hline \end{array}$ | $\begin{aligned} & \hline \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| CPD | Power Dissipation Capacitance (Note 5) | (per package) Active <br> TRI-STATE |  | $\begin{array}{r} 150 \\ 50 \\ \hline \end{array}$ |  |  |  | $\begin{aligned} & \mathrm{pF} \\ & \mathrm{pF} \end{aligned}$ |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |
| COUT | Maximum Output Capacitance | - |  | 15 | 20 | 20 | 20 | pF |

[^5]

## Logic Diagram

HंC356


National Semiconductor

## MM54HC365／MM74HC365 Hex TRI－STATE® Buffer MM54HC366／MM74HC366 Inverting Hex TRI－STATE Buffer MM54HC367／MM74HC367 Hex TRI－STATE Buffer MM54HC368／MM74HC368 Inverting Hex TRI－STATE Buffer

## General Description

These TRI－STATE buffers are general purpose high speed inverting and non－inverting buffers that utilize micro－ CMOS Technology， 3.5 micron silicon gate P－well CMOS． They have high drive current outputs which enable high speed operation even when driving large bus capacitances． These circuits possess the low power dissipation of CMOS circuitry，yet have speeds comparable to low power Schottky TTL circuits．All 4 circuits are capable of driving up to 15 low power Schottky inputs．
The MM54／74HC366 and the MM54／74HC368 are inverting buffers，where as the MM54／74HC365 and the MM54／ 74 HC 367 are non－inverting buffers．The MM54／74HC365 and the MM54／MM74HC366 have two TRI－STATE control in－ puts（ $\overline{\mathrm{G} 1}$ and $\overline{\mathrm{G} 2}$ ）which are NORed together to control all six
gates．The MM54／74HC367 and the MM54／74HC368 also have two output enables，but one enable（G1）controls 4 gates and the other（ $\overline{\mathrm{G} 2}$ ）controls the remaining 2 gates．
All inputs are protected from damage due to static dis－ charge by diodes to $V_{C C}$ and ground．

## Features

－Typical propagation delay： 15 ns
a Wide operating voltage range： $2 \mathrm{~V}-6 \mathrm{~V}$
－Low input current： $1 \mu \mathrm{~A}$ maximum
－Low quiescent current： $80 \mu \mathrm{~A}$ maximum（ 74 series）
－Output drive capability： 15 LS－TTL loads

## Connection Diagrams Dual－In－Line Package



MM54HC367／MM74HC367
54HC367（J）74HC367（J，N）


MM54HC366／MM74HC366
54HC366（J）$\quad \mathbf{7 4 H C 3 6 6}$（J，N）


54HC368（J）74HC368（J，N）

Absolute Maximum Ratings (Notes $1 \& 2$ )
Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ )
DC Input Voltage (VIN)
DC Output Voltage (NOUT)
Clamp Diode Current (IK, lok) DC Output Current, per pin (lout)
DC V ${ }_{C C}$ or GND Current, per pin (IcC)
-0.5 to +7.0 V
-1.5 to $\mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V}$
-0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ $\pm 20 \mathrm{~mA}$ $\pm 35 \mathrm{~mA}$ $\pm 70 \mathrm{~mA}$
Storage Temperature Range (TSTG)
Power Dissipation (PD) (Note 3)
Lead Temperature (TL) (Soldering 10 seconds) $260^{\circ} \mathrm{C}$

Operating Conditions

| Min | Max | Units |
| :---: | :---: | :---: |
| Supply Voltage(VCC) 2 | 6 | V |
| DC Input or Output Voltage $\quad 0$ $\left(V_{\text {IN }}, V_{\text {OUT }}\right)$ | $V_{C C}$ | V |
| Operating Temperature Range( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |
| MM74HC -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC -55 | $+125$ | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |
| $\left(t_{r}, t_{\text {f }}\right) \quad V_{c c}=2.0 \mathrm{~V}$ | 1000 | ns |
| $\mathrm{V}_{\text {cc }}=4.5 \mathrm{~V}$ | 500 | ns |
| $\mathrm{V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ | 400 | ns |

DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{H}}$ | Minimum High Level Input Voltage |  | $\begin{array}{\|l} 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{array}{r} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{array}$ | $\begin{gathered} \hline 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $V_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{array}{r} 1.9 \\ -\quad 4.4 \\ 5.9 \\ \hline \end{array}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \mid l \text { Iout } \mid \leq 6.0 \mathrm{~mA} \\ & \mid \text { lout } \mid \leq 7.8 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \\ & \hline \end{aligned}$ | $\begin{array}{\|l\|} \hline 3.98 \\ 5.48 \\ \hline \end{array}$ | $\begin{array}{r} 3.84 \\ 5.34 \\ \hline \end{array}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\text {OL }}$ | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{array}{\|l} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \\ & \hline \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \\ & \hline \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|{ }^{\text {IOUT }}\right\| \leq 6.0 \mathrm{~mA} \\ & \left\|{ }_{\text {lOUT }}\right\| \leq 7.8 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{array}{\|l\|} 0.26 \\ 0.26 \\ \hline \end{array}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{v} \\ & \mathrm{v} \end{aligned}$ |
| lin | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| loz | Maximum TRI-STATE Output Leakage Current | $\begin{aligned} & V_{O U T}=V_{C C} \text { or } G N D \\ & \mathbf{G}=V_{I H} \end{aligned}$ | 6.0 V |  | $\pm 0.5$ | $\pm 5.0$ | $\pm 10$ | $\mu \mathrm{A}$ |
| lcc | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & l_{\text {OUT }}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise spectied all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic "J" package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{I H}$ and $\mathrm{V}_{I L}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{I H}$ value at 5.5 V is 3.85 V .) The worst case leakage current (liN, ICC, and loz) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

## AC Electrical Characteristics <br> MM54HC365/MM74HC365

$V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditlons | Typ | Guaranteed <br> Limit | Units |
| :---: | :--- | :--- | :---: | :---: | :---: |
| t $_{\text {PHL }}, t_{\text {PLH }}$ | Maximum Propagation <br> Delay | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 15 | 22 | ns |
| tPZH, $^{\text {PPZL }}$ | Maximum Output Enable <br> Time | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ <br> $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 29 | 40 | ns |
| t $_{\text {PHZ }}, t_{\text {PLZ }}$ | Maximum Output Disable <br> Time | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ <br> $\mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}$ | 25 | 36 | ns |

## AC Electrical Characteristics мм54НС365/Мм74НС365

$V_{C C}=2.0-6.0 \mathrm{~V}, C_{L}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $t_{\text {tPhL, }}$ tpLH | Maximum Propagation Delay | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | 35 45 14 17 11 15 | 105 135 24 29 19 24 | $\begin{gathered} \hline 130 \\ 168 \\ 30 \\ 36 \\ 24 \\ 30 \\ \hline \end{gathered}$ | 150 205 36 45 28 36 | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{t}_{\text {PZH, }} \mathrm{t}_{\text {PZL }}$ | Maximum Output Enable Time | $\begin{aligned} & R_{L}=1 \mathrm{k} \Omega \\ & C_{L}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 90 \\ & 98 \\ & 31 \\ & 38 \\ & 25 \\ & 29 \\ & \hline \end{aligned}$ | $\begin{gathered} 230 \\ 245 \\ 44 \\ 53 \\ 35 \\ 41 \\ \hline \end{gathered}$ | $\begin{gathered} 287 \\ 306 \\ 55 \\ 66 \\ 43 \\ 51 \\ \hline \end{gathered}$ | $\begin{array}{r} 345 \\ 367 \\ 66 \\ 80 \\ 52 \\ 62 \\ \hline \end{array}$ |  |
| $t_{\text {PHZ }} \mathrm{t}_{\text {PLZ }}$ | Maximum Output Disable Time | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 58 \\ & 26 \\ & 22 \\ & \hline \end{aligned}$ | $\begin{gathered} 175 \\ 44 \\ 37 \\ \hline \end{gathered}$ | $\begin{gathered} 218 \\ 55 \\ 46 \\ \hline \end{gathered}$ | $\begin{gathered} 260 \\ 66 \\ 55 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| ${ }_{\text {t }}^{\text {THL, }}$, $\mathrm{T}_{\text {TLH }}$ | Maximum Output Rise and Fall Time | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 25 \\ 7 \\ 6 \end{gathered}$ | $\begin{aligned} & 60 \\ & 12 \\ & 10 \end{aligned}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{aligned} & 90 \\ & 18 \\ & 15 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | Any Enabled A Input Any Disabled A Input |  | $\begin{aligned} & 45 \\ & 8 \end{aligned}$ |  |  |  | pF <br> pF |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |
| COUT | Maximum Output Capacitance |  |  | 10 | 20 | 20 | 20 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+l_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## Truth Table

| Inputs |  |  | Output |
| :---: | :---: | :---: | :---: |
| $\overline{\mathbf{G 1}}$ | $\overline{\mathbf{G 2}}$ | $\mathbf{A}$ | $\mathbf{Y}$ |
| H | X | X | Z |
| X | H | X | Z |
| L | L | H | H |
| L | L | L | L |

## AC Electrical Characteristics MM54НС366/ММ74НС366

$V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{t}_{\mathrm{f}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed <br> Limit | Units |
| :---: | :--- | :--- | :---: | :---: | :---: |
| t $_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation <br> Delay | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 12 | 18 | ns |
| $\mathrm{t}_{\mathrm{PZL}}, \mathrm{t}_{\mathrm{PZH}}$ | Maximum Output Enable <br> Time | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ <br> $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 29 | 40 | ns |
| $\mathrm{t}_{\text {PHZ }}, \mathrm{t}_{\text {PLZ }}$ | Maximum Output Disable <br> Time | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ <br> $\mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}$ | 25 | 36 | ns |

## AC Electrical Characteristics мм54НС366/мм74НС366

$\mathrm{V}_{\mathrm{CC}}=2.0-6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{t}_{\text {PHL }}$, tpLH | Maximum Propagation Delay | $\begin{aligned} & C_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 33 \\ & 43 \\ & 12 \\ & 16 \\ & 10 \\ & 14 \\ & \hline \end{aligned}$ | $\begin{gathered} \hline 82 \\ 107 \\ 19 \\ 26 \\ 16 \\ 22 \\ \hline \end{gathered}$ | $\begin{aligned} & \hline 102 \\ & 134 \\ & 24 \\ & 32 \\ & 20 \\ & 27 \\ & \hline \end{aligned}$ | 125 160 30 39 24 33 |  |
| $t_{\text {tpzh, }}$ tpzL | Maximum Output Enable Time | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 90 \\ & 98 \\ & 31 \\ & 38 \\ & 25 \\ & 29 \\ & \hline \end{aligned}$ | $\begin{gathered} 230 \\ 245 \\ 44 \\ 53 \\ 35 \\ 41 \end{gathered}$ | 287 <br> 306 <br> 55 <br> 66 <br> 43 <br> 51 | $\begin{array}{r} 345 \\ 367 \\ 66 \\ 80 \\ .52 \\ 62 \\ \hline \end{array}$ | ns ns ns ns ns ns ns |
| tPHZ, tPLZ | Maximum Output Disable Time | $\begin{aligned} & R_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & .58 \\ & .56 \\ & 22 \end{aligned}$ | $\begin{aligned} & 175 \\ & 44 \\ & 37 \\ & \hline \end{aligned}$ | $\begin{gathered} 218 \\ 55 \\ 46 \\ \hline \end{gathered}$ | $\begin{gathered} 260 \\ 66 \\ 55 \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{t}_{\text {THL }}$ t ${ }_{\text {TLLH }}$ | Maximum Output Rise and Fall Time | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 25 \\ 7 \\ 6 \end{gathered}$ | $\begin{aligned} & 60 \\ & 12 \\ & 10 \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline 75 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{aligned} & 90 \\ & 18 \\ & 15 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| CPD | Power Dissipation Capacitance (Note 5) | Any Enabled A Input Any Disabled A Input |  | $\begin{gathered} 45 \\ 6 \end{gathered}$ |  |  |  | pF <br> pF |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |
| COUT | Maximum Output Capacitance |  |  | 10 | 20 | 20 | 20 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+l_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.
Truth Table

| Inputs |  |  | Output |
| :---: | :---: | :---: | :---: |
| $\mathbf{~ G 1}$ | $\overline{\text { G2 }}$ | A |  |
| H | X | X | Z |
| X | H | X | Z |
| L | L | H | L |
| L | L | L | H |

## AC Electrical Characteristics MM54HC367／MM74HC367

$\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Condltions | Typ | Guaranteed <br> Limit | Units |
| :---: | :--- | :--- | :---: | :---: | :---: |
| tPHL，$^{\text {tPLH }}$ | Maximum Propagation <br> Delay | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 13 | 22 | ns |
| tpZL，tpZH | Maximum Output Enable <br> Time | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ <br> $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 23 | 37 | ns |
| tpHZ，tpLZ | Maximum Output Disable <br> Time | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ <br> $\mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}$ | 25 | 33 | ns |

## AC Electrical Characteristics мм54НС367／Мм74HC367

$V_{C C}=2.0-6.0 \mathrm{~V}, C_{L}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{f}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$（unless otherwise specified）

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 35 \\ & 45 \\ & 14 \\ & 17 \\ & 11 \\ & 15 \\ & \hline \end{aligned}$ | $\begin{gathered} 105 \\ 135 \\ 24 \\ 29 \\ 19 \\ 24 \\ \hline \end{gathered}$ | $\begin{gathered} 130 \\ 168 \\ 30 \\ 36 \\ 24 \\ 30 \end{gathered}$ | $\begin{aligned} & 150 \\ & 205 \\ & 36 \\ & 45 \\ & 28 \\ & 36 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \\ & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{t}_{\text {PZH，}}, \mathrm{t}_{\text {PZL }}$ | Maximum Output Enable Time | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 69 \\ & 75 \\ & 24 \\ & 29 \\ & 22 \\ & 26 \\ & \hline \end{aligned}$ | $\begin{array}{r} 172 \\ 187 \\ 38 \\ 46 \\ 35 \\ 42 \\ \hline \end{array}$ | $\begin{gathered} 216 \\ 233 \\ 47 \\ 57 \\ 43 \\ 52 \end{gathered}$ | $\begin{gathered} 250 \\ 280 \\ 57 \\ 69 \\ 52 \\ 63 \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \\ & \text { ns } \\ & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $t_{\text {PHZ }}, \mathrm{t}_{\text {PLZ }}$ | Maximum Output Disable Time | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 47 \\ & 22 \\ & 19 \\ & \hline \end{aligned}$ | $\begin{aligned} & 117 \\ & 35 \\ & 31 \\ & \hline \end{aligned}$ | $\begin{gathered} 146 \\ 44 \\ 39 \\ \hline \end{gathered}$ | $\begin{gathered} 220 \\ 52 \\ 46 \\ \hline \end{gathered}$ | ns ns ns |
| ${ }^{\text {t }}$ THL，${ }^{\text {t }}$ LLH | Maximum Output Rise and Fall Time | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 25 \\ 7 \\ 6 \end{gathered}$ | $\begin{aligned} & 60 \\ & 12 \\ & 10 \end{aligned}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{aligned} & 90 \\ & 18 \\ & 15 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance（Note 5） | Any Enabled A Input Any Disabled A Input |  | $\begin{gathered} 45 \\ 8 \end{gathered}$ |  |  |  | $\begin{aligned} & \mathrm{pF} \\ & \mathrm{pF} \end{aligned}$ |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |
| COUT | Maximum Output Capacitance |  |  | 10 | 20 | 20 | 20 | pF |

Note 5：$C_{P D}$ determines the no load dynamic power consumption，$P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$ ，and the no load dynamic current consumption， $I_{S}=C_{P D} V_{C C} f+I_{C C}$ ．
Note 6：Refer to back of this section for Typical MM54／74HC AC Switching Waveforms and Test Circuits．

## Truth Table

| Inputs |  | Output |
| :--- | :--- | :---: |
| $\mathbf{G}$ | $\mathbf{A}$ |  |
| H | X | Z |
| L | H | H |
| L | L | L |

AC Electrical Characteristics мм54НСз68/мм74НСз68
$V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }_{\text {tPHL, }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 11 | 18 | ns |
| ${ }_{\text {tPZL, }} \mathrm{t}_{\text {PZH }}$ | Maximum Output Enable Time | $\begin{aligned} & R_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=45 \mathrm{pF} \end{aligned}$ | 23 | 37 | ns |
| ${ }_{\text {tPHZ }}$ t ${ }_{\text {PLZ }}$ | Maximum Output Disable Time | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \mathrm{\Omega} \\ & \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF} \end{aligned}$ | 19 | 33 | ns |

## AC Electrical Characteristics мм54Нсз68/мм74НСз68

$V_{C C}=2.0-6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | $V_{\text {cc }}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $t_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & C_{L}=150 \mathrm{pF} \\ & C_{L}=50 \mathrm{pF} \\ & C_{L}=150 \mathrm{pF} \\ & C_{L}=50 \mathrm{pF} \\ & C_{L}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 33 \\ & 43 \\ & 12 \\ & 16 \\ & 10 \\ & 14 \end{aligned}$ | $\begin{gathered} 82 \\ 107 \\ 19 \\ 26 \\ 16 \\ 22 \end{gathered}$ | $\begin{gathered} 102 \\ 134 \\ 24 \\ 32 \\ 20 \\ 27 \\ \hline \end{gathered}$ | $\begin{gathered} 125 \\ 160 \\ 30 \\ 39 \\ 24 \\ 33 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{t}_{\text {PZH }}, \mathrm{t}_{\text {PZL }}$ | Maximum Output Enable Time | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 69 \\ & 75 \\ & 24 \\ & 29 \\ & 22 \\ & 26 \end{aligned}$ | $\begin{array}{r} 172 \\ 187 \\ 38 \\ 46 \\ 35 \\ 42 \end{array}$ | 216 233 47 57 43 52 | $\begin{gathered} 250 \\ 280 \\ 57 \\ 69 \\ 52 \\ 63 \end{gathered}$ |  |
| $t_{\text {PHZ }}, t_{\text {PLZ }}$ | Maximum Output Disable Time | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 47 \\ & 22 \\ & 19 \end{aligned}$ | $\begin{aligned} & 117 \\ & 35 \\ & 31 \\ & \hline \end{aligned}$ | $\begin{gathered} 146 \\ 44 \\ 39 \end{gathered}$ | $\begin{gathered} 220 \\ 52 \\ 46 \\ \hline \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \\ & \hline \end{aligned}$ |
| ${ }^{\text {tTHL, }}$ t ${ }_{\text {TLH }}$ | Maximum Output Rise and Fall Time | $C_{L}=50 \mathrm{pF}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 25 \\ 7 \\ 6 \end{gathered}$ | $\begin{aligned} & 60 \\ & 12 \\ & 10 \\ & \hline \end{aligned}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{aligned} & 90 \\ & 18 \\ & 15 \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | Any Enabled A Input Any Disabled A Input |  | $\begin{gathered} 45 \\ 6 \end{gathered}$ |  | 1 |  | $\begin{aligned} & \mathrm{pF} \\ & \mathrm{pF} \end{aligned}$ |
| $\mathrm{C}_{\mathrm{IN}}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |
| COUT | Maximum Input Capacitance |  |  | 10 | 20 | 20 | 20 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+l_{C C}$.
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## Truth Table

| Inputs |  | Output Y |
| :---: | :---: | :---: |
| $\overline{\mathbf{G}}$ | A |  |
| H | X | Z |
| L | H | $L$ |
| L | L | H |

Logic Diagrams


TL/F/5209-5
MM54HC365/MM74HC365


TL/F/5209-7
MM54HC367/MM74HC367


TL/F/5209-6
MM54HC366/MM74HC366


TL/F/5209-8

## MM54HC373/MM74HC373 TRI-STATE® Octal D-Type Latch

## General Description

These high speed OCTAL D-TYPE LATCHES utilize microCMOS Technology, 3.5 micron silicon gate P-well CMOS. They possess the high noise immunity and low power consumption of standard CMOS integrated circuits, as well as the ability to drive 15 LS-TTL loads. Due to the large output drive capability and the TRI-STATE feature, these devices are ideally suited for interfacing with bus lines in a bus organized system.
When the LATCH ENABLE input is high, the Q outputs will follow the D inputs. When the LATCH ENABLE goes low, data at the $D$ inputs will be retained at the outputs until LATCH ENABLE returns high again. When a high logic level is applied to the OUTPUT CONTROL input, all outputs go to a high impedance state, regardiess of what signals are pres-
ent at the other inputs and the state of the storage elements.
The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is speed, function, and pinout compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $\mathrm{V}_{\mathrm{Cc}}$ and ground.

## Features

- Typical propagation delay: 18 ns
- Wide operating voltage range: 2 to 6 volts
n Low input current: $1 \mu \mathrm{~A}$ maximum
- Low quiescent current: $80 \mu \mathrm{~A}$ maximum ( 74 series)

E Output drive capability: 15 LS-TTL loads

## Connection Diagram



## Truth Table

| Output <br> Control | Latch <br> Enable | Data | 373 <br> Output |
| :---: | :---: | :---: | :---: |
| L | $H$ | $H$ | $H$ |
| L | $H$ | L | $H$ |
| L | L | X | Q $_{0}$ |
| H | X | X | Z |

$\mathrm{H}_{\overline{\mathrm{F}}}$ high level, $\mathrm{L}=$ low level
$Q_{0}=$ level of output before steady-state input condi-
tions were established.
$Z=$ high impedance

Absolute Maximum Ratings (Notes 1 \& 2)
Supply Voltage (VCC) -0.5 to +7.0 V
DC Input Voltage ( $\mathrm{V}_{\mathrm{IN}}$ )
-1.5 to $\mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V}$
DC Output Voltage (VOUT)
Clamp Diode Current ( $1_{\mathrm{K}}, \mathrm{l}_{\mathrm{OK}}$ )
-0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$
$\pm 20 \mathrm{~mA}$ $\pm 35 \mathrm{~mA}$ $\pm 70 \mathrm{~mA}$
DC VCC or GND Current, per pin (ICC)
Storage Temperature Range (TSTG)
Power Dissipation ( $P_{D}$ )
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ 500 mW
Lead Temperature ( $T_{\mathrm{L}}$ ) (Soldering 10 seconds) $260^{\circ} \mathrm{C}$

## Operating Conditions

| Min | Max | Units |
| :---: | :---: | :---: |
| Supply Voltage (VCC) 2 | 6 | V |
| DC Input or Output Voltage $\quad 0$ $\left(V_{\text {IN }}, V_{\text {OUT }}\right)$ | VCC | V |
| Operating Temperature Range ( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |
| MM74HC -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |
| $\left(t_{r}, t_{t}\right) \quad V_{C C}=2.0 \mathrm{~V}$ | 1000 | ns |
| $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ | 500 | ns |
| $\mathrm{V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ | 400 | ns |

## DC Electrical Characteristics

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{array}{r} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{array}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{v} \\ & \mathrm{v} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & \mathrm{V}_{I N}=\mathrm{V}_{1 H} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\left.\right\|_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{I \mathrm{H}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|l_{\text {out }}\right\| \leq 6.0 \mathrm{~mA} \\ & \left\|\left.\right\|_{\text {Iout }}\right\| \leq 7.8 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{array}{r} 3.84 \\ 5.34 \\ \hline \end{array}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \end{aligned}$ |
| V OL | Maximum Low Level Output Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{1 H} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|l_{\text {Iout }}\right\| \leq 6.0 \mathrm{~mA} \\ & \left\|\left.\right\|_{\text {Iout }}\right\| \leq 7.8 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{array}{r} 0.26 \\ 0.26 \\ \hline \end{array}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & V \\ & v \end{aligned}$ |
| $\mathrm{I}_{\mathrm{N}}$ | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{O}}$ | Maximum TRISTATE Output Leakage Current | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L}, O C=V_{I H} \\ & V_{O U T}=V_{C C} \text { or } G N D \end{aligned}$ | 6.0 V |  | $\pm 0.5$ | $\pm 5$ | $\pm 10$ | $\mu \mathrm{A}$ |
| Icc | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & l_{\text {OUT }}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{VOH}_{\mathrm{OH}}$, and $\mathrm{VOU}_{\mathrm{O}}$ occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathbb{H}}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathbb{I H}}$ value at 5.5 V is 3.85 V .) The worst case leakage current (liN. icc. and loz) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{t}}=6$ ns (Note 6)

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{tpHL}^{\text {t }}$ PLH | Maximum Propagation Delay, Data to Q | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 18 | 25 | ns |
| $\mathrm{t}_{\text {PHL }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Clock to Q | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 21 | 30 | ns |
| $\mathrm{t}_{\text {PZH, }} \mathrm{t}_{\text {PZL }}$ | Maximum Output Enable Time | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=45 \mathrm{pF} \\ & \hline \end{aligned}$ | 20 | 28 | ns |
| ${ }_{\text {tPHZ }}{ }^{\text {t }}$ PLZ | Maximum Output Disable Time | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF} \\ & \hline \end{aligned}$ | 18 | 25 | ns |
| ts | Minimum Set Up Time |  |  | 5 | ns |
| ${ }_{\text {t }}^{\text {H }}$ | Minimum Hold Time |  |  | 10 | ns |
| tw | Minimum Pulse Width |  | 9 | 16 | ns |

AC Electrical Characteristics $\mathrm{v}_{C C}=2.0-6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} ; \mathrm{t}_{\mathrm{t}}=\mathrm{t}_{\mathrm{t}}=6 \mathrm{~ns}$ (unless otherwise specified) (Note 6 )

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| ${ }_{\text {tPHL, }}$ tPLH | Maximum Propagation Delay, Data to Q | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 50 \\ & 80 \\ & \hline \end{aligned}$ | $\begin{aligned} & 150 \\ & 200 \end{aligned}$ | $\begin{array}{r} 188 \\ 250 \\ \hline \end{array}$ | $\begin{aligned} & 225 \\ & 300 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 22 \\ & 30 \end{aligned}$ | $\begin{aligned} & 30 \\ & 40 \\ & \hline \end{aligned}$ | $\begin{aligned} & 37 \\ & 50 \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline 45 \\ & 60 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 19 \\ & 26 \\ & \hline \end{aligned}$ | $\begin{aligned} & 26 \\ & 35 \\ & \hline \end{aligned}$ | $\begin{aligned} & 31 \\ & 44 \\ & \hline \end{aligned}$ | $\begin{aligned} & 39 \\ & 53 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{t}_{\text {PHL }}$ tPLH | Maximum Propagation Delay, Clock to Q | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{gathered} 63 \\ 110 \\ \hline \end{gathered}$ | $\begin{array}{\|l} 175 \\ 225 \\ \hline \end{array}$ | $\begin{array}{r} 220 \\ 280 \\ \hline \end{array}$ | $\begin{aligned} & 263 \\ & 338 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | $\begin{aligned} & C_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 25 \\ & 35 \end{aligned}$ | $\begin{aligned} & 35 \\ & 45 \end{aligned}$ | $\begin{aligned} & 44 \\ & 56 \\ & \hline \end{aligned}$ | $\begin{aligned} & 52 \\ & 68 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 21 \\ & 28 \\ & \hline \end{aligned}$ | $\begin{aligned} & 30 \\ & 39 \\ & \hline \end{aligned}$ | 37 49 | $\begin{aligned} & \hline 45 \\ & 59 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{t}_{\text {PZH, }} \mathrm{t}_{\text {PZL }}$ | Maximum Output Enable Time | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 50 \\ & 80 \end{aligned}$ | $\begin{aligned} & 150 \\ & 200 \\ & \hline \end{aligned}$ | $\begin{array}{r} 188 \\ 250 \\ \hline \end{array}$ | $\begin{aligned} & 225 \\ & 300 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & C_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ |  |  |  |  |  |  |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 21 \\ & 30 \\ & \hline \end{aligned}$ | $\begin{aligned} & 30 \\ & 40 \\ & \hline \end{aligned}$ | $\begin{aligned} & 37 \\ & 50 \\ & \hline \end{aligned}$ | $\begin{aligned} & 45 \\ & 60 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 19 \\ & 26 \end{aligned}$ | $\begin{aligned} & 26 \\ & 35 \end{aligned}$ | $\begin{aligned} & 31 \\ & 44 \end{aligned}$ | $\begin{aligned} & 39 \\ & 53 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{t}_{\text {PHZ }}, \mathrm{tPLZ}$ | Maximum Output Disable Time | $\begin{aligned} & R_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 50 \\ & 21 \\ & 19 \\ & \hline \end{aligned}$ | $\begin{aligned} & 150 \\ & 30 \\ & 26 \\ & \hline \end{aligned}$ | $\begin{aligned} & 188 \\ & 37 \\ & 31 \\ & \hline \end{aligned}$ | $\begin{gathered} 225 \\ 45 \\ 39 \\ \hline \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \\ & \hline \end{aligned}$ |
| ts | Minimum Set Up Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 5 \\ & 2 \\ & 2 \\ & \hline \end{aligned}$ | $\begin{gathered} \hline 25 \\ 5 \\ 5 \\ \hline \end{gathered}$ | $\begin{gathered} \hline 31 \\ 6 \\ 6 \\ \hline \end{gathered}$ | $\begin{gathered} \hline 38 \\ 8 \\ 8 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| $\mathrm{t}_{\mathrm{H}}$ | Minimum Hold Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 20 \\ 6 \\ 6 \\ \hline \end{gathered}$ | $\begin{aligned} & 50 \\ & 10 \\ & 10 \\ & \hline \end{aligned}$ | $\begin{aligned} & 60 \\ & 13 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{aligned} & 75 \\ & 20 \\ & 20 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{nc} \end{aligned}$ |
| ${ }^{\text {tw }}$ | Minimum Pulse Width |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{array}{\|c} 30 \\ 10 \\ 9 \\ \hline \end{array}$ | $\begin{aligned} & \hline 80 \\ & 16 \\ & 14 \\ & \hline \end{aligned}$ | $\begin{gathered} 100 \\ 20 \\ 18 \\ \hline \end{gathered}$ | $\begin{gathered} 120 \\ 24 \\ 20 \\ \hline \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \\ & \hline \end{aligned}$ |
| ${ }_{\text {t }}^{\text {THL, }}$ ITLH | Maximum Output Rise and Fall Time | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 25 \\ 7 \\ 6 \end{gathered}$ | $\begin{aligned} & 60 \\ & 12 \\ & 10 \\ & \hline \end{aligned}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{aligned} & 90 \\ & 18 \\ & 15 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | $\begin{aligned} & \text { (per latch) } \\ & O C=V_{C C} \\ & O C=G N D \end{aligned}$ |  | $\begin{aligned} & 30 \\ & 50 \\ & \hline \end{aligned}$ |  |  |  | $\begin{aligned} & \mathrm{pF} \\ & \mathrm{pF} \end{aligned}$ |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |
| COUT | Maximum Output Capacitance |  |  | 15 | 20 | 20 | 20 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## MM54HC374/MM74HC374 <br> TRI-STATE ${ }^{\circledR}$ Octal D-Type Flip-Flop

## General Description

These high speed Octal D-Type Flip-Flops utilize microCMOS Technology, 3.5 micron silicon gate P -well CMOS. They possess the high noise immunity and low power consumption of standard CMOS integrated circuits, as well as the ability to drive 15 LS-TTL loads. Due to the large output drive capability and the TRI-STATE feature, these devices are ideally suited for interfacing with bus lines in a bus organized system.
These devices are positive edge triggered flip-flops. Data at the $D$ inputs, meeting the setup and hold time requirements, are transferred to the Q outputs on positive going transitions of the CLOCK (CK) input. When a high logic level is applied to the OUTPUT CONTROL (OC) input, all outputs go to a high impedance state, regardless of what signals are present at the other inputs and the state of the storage elements.

The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is speed, function, and pinout compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $V_{\mathrm{CC}}$ and ground.

## Features

- Typical propagation delay: 20 ns
m Wide operating voltage range: 2-6V
- Low input current: $1 \mu \mathrm{~A}$ maximum
- Low quiescent current: $80 \mu \mathrm{~A}$ maximum
- Compatible with bus-oriented systems
(1) Output drive capability: 15 LS-TTL loads


## Connection Diagram

## Dual-In-Line Package



54HC374 (J) $\quad \mathbf{7 4 H C 3 7 4}(\mathrm{J}, \mathrm{N})$

## Truth Table

| Output <br> Control | Clock | Data | Output |
| :---: | :---: | :---: | :---: |
| L | $\uparrow$ | H | H |
| L | $\uparrow$ | L | L |
| L | L | X | $\mathrm{Q}_{0}$ |
| H | X | X | Z |

$H=$ High Level, L = Low Level
$X=$ Don't Care
$\uparrow=$ Transition from low-to-high
$\mathbf{Z}=$ High impedance state
$\mathrm{Q}_{0}=$ The level of the output before steady state input conditions were established

Absolute Maximum Ratings (Notes $1 \& 2$ )
Supply Voltage (VCC)
DC Input Voltage (VIN)
DC Output Voltage (VOUT)
Clamp Diode Current (IK, loK)
DC Output Current, per pin (IOUT)
DC V $C C$ or GND Current, per pin (IcC)
Storage Temperature Range ( $\mathrm{T}_{\mathrm{STG}}$ )
Power Dissipation (PD)
-0.5 to +7.0 V
-1.5 to $V_{C C}+1.5 \mathrm{~V}$
-0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$
$\pm 20 \mathrm{~mA}$ $\pm 35 \mathrm{~mA}$ $\pm 70 \mathrm{~mA}$
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Lead Temperature ( $T_{L}$ ) (Soldering 10 seconds) $260^{\circ} \mathrm{C}$

## Operating Conditions

|  | Min | Max | Units |
| :---: | :---: | :---: | :---: |
| Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) | 2 | 6 | V |
| DC Input or Output Voltage ( $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}$ ) | 0 | $V_{C C}$ | $\checkmark$ |
| Operating Temperature Range ( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |  |
| MM74HC | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |  |
| $\left(t_{r}, t_{f}\right) \quad V_{C C}=2.0 \mathrm{~V}$ |  | 1000 | ns |
| $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ |  | 500 | ns |
| $\mathrm{V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ |  | 400 | ns |

DC Electrical Characteristics

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed LImits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High' Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $V_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu A \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{1 \mathrm{H}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\left.\right\|_{\text {OUT }}\right\| \leq 6.0 \mathrm{~mA} \\ & \left\|I_{\text {OUT }}\right\| \leq 7.8 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \\ & \hline \end{aligned}$ | $\begin{array}{r} 3.84 \\ 5.34 \\ \hline \end{array}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Output Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{I H} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {IOUT }}\right\| \leq 6.0 \mathrm{~mA} \\ & \mid \text { IOUT } \mid \leq 7.8 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| IN | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| loz | Maximum TRISTATE Output Leakage Current | $\begin{aligned} & V_{I N}=V_{I H}, O C=V_{I H} \\ & V_{O U T}=V_{C C} \text { or } G N D \end{aligned}$ | 6.0 V |  | $\pm 0.5$ | $\pm 5$ | $\pm 10$ | $\mu \mathrm{A}$ |
| Icc | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or GND } \\ & l_{\text {OUT }}=0 \mu \mathrm{~A} \end{aligned}$ | $6.0 \mathrm{~V}$ |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " $J$ " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{I H}$ and $\mathrm{V}_{I L}$ occur at $\mathrm{V}_{C C}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{I H}$ value at 5.5 V is 3.85 V .) The worst case leakage current (liN , $\mathrm{I}_{\mathrm{CC}}$, and $\mathrm{l}_{\mathrm{OZ}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{t}}=6$ ns (Note 6)

| Symbol | Parameter | Condltions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {max }}$ | Maximum Operating Frequency |  | 50 | 35 | MHz |
| $\mathrm{t}_{\text {PHL }}$ t tPLH | Maximum Propagation Delay Clock to Q | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 20 | 32 | ns |
| $\mathrm{t}_{\text {PZ }}$, tPZL | Maximum Output Enable Time | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=\mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=45 \mathrm{pF} \end{aligned}$ | 19 | 28 | ns |
| ${ }^{\text {tPHZ }}$, tpLZ | Maximum Output Disable Time | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=\mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF} \end{aligned}$ | 17 | 25 | ns |
| ts | Minimum Set Up Time |  |  | 20 | ns |
| $\mathrm{t}_{\mathrm{H}}$ | Minimum Hold Time |  |  | 5 | ns |
| tw | Minimum Pulse Width |  | 9 | 16 | ns |

AC Electrical Characteristics $\mathrm{v}_{\mathrm{CC}}=2.0-6.0 \mathrm{v}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{t}}=6 \mathrm{~ns}$ (unless otherwise specified) (Note 6 )

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $f_{\text {maX }}$ | Maximum Operating Frequency | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 6 \\ 30 \\ 35 \\ \hline \end{gathered}$ | $\begin{gathered} 5 \\ 24 \\ 28 \\ \hline \end{gathered}$ | $\begin{gathered} 4 \\ 20 \\ 23 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{MHz} \\ & \mathrm{MHz} \\ & \mathrm{MHz} \\ & \hline \end{aligned}$ |
| $\mathrm{t}_{\text {PHL }}$, tPLH | Maximum Propagation Delay, Clock to Q | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & C_{L}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 68 . \\ 110 \\ \hline \end{gathered}$ | $\begin{array}{r} 180 \\ 230 \\ \hline \end{array}$ | $\begin{aligned} & 225 \\ & 288 \\ & \hline \end{aligned}$ | $\begin{aligned} & 270 \\ & 345 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & \hline 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 22 \\ & 30 \end{aligned}$ | $\begin{aligned} & 36 \\ & 46 \\ & \hline \end{aligned}$ | $\begin{aligned} & 45 \\ & 57 \end{aligned}$ | $\begin{array}{r} 48 \\ 69 \\ \hline \end{array}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 20 \\ & 28 \\ & \hline \end{aligned}$ | $\begin{aligned} & 31 \\ & 40 \\ & \hline \end{aligned}$ | $\begin{aligned} & 39 \\ & 50 \\ & \hline \end{aligned}$ | $\begin{aligned} & 46 \\ & 60 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \text { ns } \\ & \hline \end{aligned}$ |
| $\mathrm{t}_{\text {PZH, }}, \mathrm{t}_{\text {PZL }}$ | Maximum Output Enable Time | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 50 \\ & 80 \\ & \hline \end{aligned}$ | $\begin{aligned} & 150 \\ & 200 \\ & \hline \end{aligned}$ | $\begin{array}{r} 189 \\ 250 \\ \hline \end{array}$ | $\begin{array}{r} 225 \\ 300 \\ \hline \end{array}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | $\begin{aligned} & C_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ |  |  |  |  |  |  |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 21 \\ & 30 \\ & \hline \end{aligned}$ | $\begin{aligned} & 30 \\ & 40 \\ & \hline \end{aligned}$ | $\begin{aligned} & 37 \\ & 50 \\ & \hline \end{aligned}$ | $\begin{array}{r} 45 \\ 60 \\ \hline \end{array}$ | $\begin{aligned} & \mathrm{ns} \\ & \text { ns } \end{aligned}$ |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & \hline 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 19 \\ & 26 \\ & \hline \end{aligned}$ | $\begin{aligned} & 26 \\ & 35 \\ & \hline \end{aligned}$ | $\begin{aligned} & 31 \\ & 44 \\ & \hline \end{aligned}$ | $\begin{aligned} & 39 \\ & 53 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $t_{\text {PHZ }}, t_{\text {PLZ }}$ | Maximum Output Disable Time | $\begin{aligned} & R_{L}=1 \mathrm{k} \Omega \\ & C_{L}=50 \mathrm{pF} \end{aligned}$ | $\begin{array}{\|l} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{aligned} & 50 \\ & 21 \\ & 19 \\ & \hline \end{aligned}$ | $\begin{gathered} 150 \\ 30 \\ 26 \\ \hline \end{gathered}$ | $\begin{gathered} 189 \\ 37 \\ 31 \\ \hline \end{gathered}$ | $\begin{gathered} 225 \\ 45 \\ 39 \\ \hline \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ts | Minimum Set Up Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{gathered} 100 \\ 20 \\ 17 \\ \hline \end{gathered}$ | $\begin{aligned} & 125 \\ & 25 \\ & 21 \\ & \hline \end{aligned}$ | $\begin{gathered} 150 \\ 30 \\ 25 \\ \hline \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \\ & \hline \end{aligned}$ |
| $t_{H}$ | Minimum Hold Time | . | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ |  | $\begin{gathered} \hline 25 \\ 5 \\ 5 \\ \hline \end{gathered}$ | $\begin{gathered} 31 \\ 5 \\ 5 \\ \hline \end{gathered}$ | $\begin{gathered} \hline 38 \\ 5 \\ 5 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| ${ }^{\text {tw }}$ | Minimum Pulse Width | - . | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 9 \\ 8 \\ \hline \end{gathered}$ | $\begin{aligned} & 80 \\ & 16 \\ & 14 \\ & \hline \end{aligned}$ | $\begin{array}{r} 100 \\ 20 \\ 18 \\ \hline \end{array}$ | $\begin{aligned} & 120 \\ & 24 \\ & 20 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \\ & \hline \end{aligned}$ |
| ${ }^{\text {t }}$ THL, ${ }^{\text {t }}$ LLH | Maximum Output Rise and Fall Time | $C_{L}=50 \mathrm{pF}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{gathered} 25 \\ 7 \\ 6 \\ \hline \end{gathered}$ | $\begin{aligned} & 60 \\ & 12 \\ & 10 \\ & \hline \end{aligned}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{aligned} & 90 \\ & 18 \\ & 15 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| $t_{r}, t_{f}$ | Maximum Input Rise and Fall Time |  | $\begin{aligned} & \hline 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{gathered} 1000 \\ 500 \\ 400 \\ \hline \end{gathered}$ | $\begin{gathered} 1000 \\ 500 \\ 400^{*} \end{gathered}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \text { ns } \\ & \hline \end{aligned}$ |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | $\begin{aligned} & \text { (per flip-flop) } \\ & \mathrm{OC}=\mathrm{V}_{\mathrm{CC}} \\ & \mathrm{OC}=\mathrm{GND} \end{aligned}$ |  | $\begin{aligned} & 30 \\ & 50 \end{aligned}$ |  | . |  | $\begin{aligned} & \mathrm{pF} \\ & \mathrm{pF} \end{aligned}$ |
| $\mathrm{C}_{\mathrm{IN}}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+l_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{s}=C_{P D} V_{c C} f+I_{c c}$.
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

MM54HC390/MM74HC390 Dual 4-Bit Decade Counter
MM54HC393/MM74HC393 Dual 4-Bit Binary Counter

## General Description

These counter circuits contain independent ripple carry counters and utilize microCMOS Technology, 3.5 micron silicon gate P-well CMOS. The MM54HC390/MM74HC390 incorporate dual decade counters, each composed of a di-vide-by-two and a divide-by-five counter. The divide-by-two and divide-by-five counters can be cascaded to form dual decade, dual bi-quinary, or various combinations up to a single divide-by-100 counter. The MM54HC393/M74HC393 contain two 4 -bit ripple carry binary counters, which can be cascaded to create a single divide-by-256 counter.
Each of the two 4-bit counters is incremented on the high to low transition (negative edge) of the clock input, and each has an independent clear input. When clear is set high all four bits of each counter are set to a low level. This enables count truncation and allows the implementation of divide-byN counter configurations.
Each of the counters outputs can drive 10 low power Schottky TTL equivalent loads. These counters are function-
aly as well as pin equivalent to the 54LS390/74LS390 and the 54LS393/74LS393, respectively. All inputs are protected from damage due to static discharge by diodes to $\mathrm{V}_{\mathrm{C}}$ and ground.

## Features

- Typical operating frequency: 50 MHz
- Typical propagation delay: $13 \mathrm{~ns}\left(\mathrm{Ck}\right.$ to $\left.\mathrm{Q}_{\mathrm{A}}\right)$
- Wide operating supply voltage range: $2-6 \mathrm{~V}$
- Low input current: <1 $\mu \mathrm{A}$
- Low quiescent supply current: $80 \mu \mathrm{~A}$ maximum (74HC series)
- Fanout of 10 LS-TTL loads


## Connection Diagrams



MM54HC390/MM74HC390
54HC390 (J) $\quad \mathbf{7 4 H C 3 9 0}$ (J,N)

## Dual-In-Line Package

OUTPUTS


TL/'F/5337-2
MM54HC393/MM74HC393
54 HC 393 (J) $74 \mathrm{HC393}$ (J,N)


## Operating Conditions

| Supply Voltage(VCC) | $\underset{2}{\operatorname{Min}}$ | $\operatorname{Max}_{6}$ | Units V |
| :---: | :---: | :---: | :---: |
| DC Input or Output Voltage ( $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}$ ) | 0 | $V_{c c}$ | V |
| Operating Temperature Range ( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |  |
| MM74HC | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC | -55 | $+125$ | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |  |
| $\left(t_{r}, t_{f}\right) \quad V_{C C}=2.0 \mathrm{~V}$ |  | 1000 | ns |
| $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ |  | 500 | ns |
| $\mathrm{V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ |  | 400 | ns |

DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{IL}}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{array}{r} 2.0 \\ 4.5 \\ 6.0 \\ \hline \end{array}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|I_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \\ & \hline \end{aligned}$ | $\begin{array}{r} 3.98 \\ 5.48 \\ \hline \end{array}$ | $\begin{array}{r} 3.84 \\ 5.34 \\ \hline \end{array}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & \mathbf{v} \\ & \mathbf{v} \\ & \mathbf{v} \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|I_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \\ & \hline \end{aligned}$ | $\begin{array}{r} 0.26 \\ 0.26 \\ \hline \end{array}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| N | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| Icc | Maximum Quiescent Supply Current | $\begin{aligned} & V_{\text {IN }}=V_{C C} \text { or GND } \\ & I_{\text {OUT }}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.

Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OU}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{I H}$ and $\mathrm{V}_{I \mathrm{~L}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathrm{IH}}$ value at 5.5 V is 3.85 V .) The worst case leakage current ( $l_{\mathrm{IN}}$, $\mathrm{I}_{\mathrm{CC}}$, and $\mathrm{I}_{\mathrm{OZ}}$ occur for CMOS at the higher voltage and so the 6.0 V values should be used.

## AC Electrical Characteristics $\mathbf{~ M ~} 54$ HC $390 /$ MM74HC390

$V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $f_{\text {MAX }}$ | Maximum Operating Frequency, Clock A or B |  | 50 | 30 | MHz |
| $\mathrm{t}_{\text {PHL }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Clock $A$ to $Q_{A}$ Output |  | 12 | 20 | ns |
| $\mathrm{tPHL}^{\text {P }}$ PLH | Maximum Propagation Delay, Clock $A$ to $Q_{C}$ ( $\mathrm{Q}_{\mathrm{A}}$ connected to Clock B) |  | 32 | 50 | ns |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}{ }^{\text {c }}$ | Maximum Propagation Delay, Clock $B$ to $Q_{B}$ or $Q_{D}$ |  | 15 | 21 | ns |
| $\mathrm{tPHL}^{\text {t }}$ PLH | Maximum Propagation Delay, Clock B to $\mathrm{Q}_{\mathrm{C}}$ |  | 20 | 32 | ns |
| ${ }_{\text {tPHL }}$ | Maximum Propagation Delay, Clear to any Output |  | 15 | 28 | ns |
| trem | Minimum Removal Time, Clear to Clock |  | -2 | 5 | ns |
| tw | Minimum Pulse Width, Clear or Clock |  | 10 | 16 | ns |

AC Electrical Characteristics $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6$ ns (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $f_{\text {MAX }}$ | Maximum Operating Frequency |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 5 \\ 27 \\ 31 \\ \hline \end{gathered}$ | $\begin{gathered} 4 \\ 21 \\ 24 \\ \hline \end{gathered}$ | $\begin{gathered} 3 \\ 18 \\ 20 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{MHz} \\ & \mathrm{MHz} \\ & \mathrm{MHz} \end{aligned}$ |
| $t_{\text {PHL }}$, $\mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Clock A to $Q_{A}$ |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 45 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{gathered} 120 \\ 24 \\ 21 \end{gathered}$ | $\begin{aligned} & 150 \\ & 30 \\ & 26 \end{aligned}$ | $\begin{gathered} 180 \\ 35 \\ 31 \end{gathered}$ | ns. ns ns |
| $t_{\text {PHL, }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Clock $A$ to $Q_{C}$ ( $Q_{A}$ connected to Clock B) |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 100 \\ 35 \\ 30 \\ \hline \end{gathered}$ | $\begin{gathered} 290 \\ 58 \\ 50 \\ \hline \end{gathered}$ | $\begin{gathered} 360 \\ 72 \\ 62 \end{gathered}$ | $\begin{gathered} 430 \\ 87 \\ 75 \\ \hline \end{gathered}$ | ns ns ns |
| $\mathrm{t}_{\text {PHL, }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Clock B to $Q_{B}$ or $Q_{D}$ |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 50 \\ & 16 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{aligned} & 130 \\ & 26 \\ & 22 \\ & \hline \end{aligned}$ | $\begin{gathered} 160 \\ 33 \\ 28 \\ \hline \end{gathered}$ | $\begin{gathered} 195 \\ 39 \\ 33 \\ \hline \end{gathered}$ | ns <br> ns <br> ns |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Clock B to $Q_{C}$ |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 60 \\ & 20 \\ & 17 \\ & \hline \end{aligned}$ | $\begin{gathered} 185 \\ 37 \\ 32 \end{gathered}$ | $\begin{gathered} 230 \\ 46 \\ 40 \end{gathered}$ | $\begin{gathered} 280 \\ 55 \\ 48 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| $\mathrm{t}_{\text {PHL }}$ | Maximum Propagation Delay, Clear to any Q |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 55 \\ & 17 \\ & 15 \end{aligned}$ | $\begin{gathered} 165 \\ 33 \\ 28 \end{gathered}$ | $\begin{gathered} 210 \\ 41 \\ 35 \end{gathered}$ | $\begin{gathered} 250 \\ 49 \\ 42 \end{gathered}$ | ns <br> ns <br> ns |
| $\mathrm{t}_{\text {REM }}$ | Minimum Removal Time Clear to Clock |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 25 \\ 5 \\ 5 \\ \hline \end{gathered}$ | $\begin{gathered} 25 \\ 5 \\ 5 \end{gathered}$ | $\begin{gathered} 25 \\ 5 \\ 5 \end{gathered}$ | ns <br> ns <br> ns |
| ${ }^{\text {tw }}$ | Minimum Pulse Width Clear or Clock | . | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 10 \\ 9 \\ \hline \end{gathered}$ | $\begin{aligned} & 80 \\ & 16 \\ & 14 \\ & \hline \end{aligned}$ | $\begin{gathered} 100 \\ 20 \\ 18 \\ \hline \end{gathered}$ | $\begin{gathered} 120 \\ 24 \\ 20 \\ \hline \end{gathered}$ | ns ns ns |
| ${ }^{\text {THLL }}$, ${ }_{\text {TLH }}$ | Maximum Output Rise and Fall Time | , | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{gathered} 30 \\ 8 \\ 7 \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \end{aligned}$ | $\begin{aligned} & 110 \\ & 22 \\ & 19 \\ & \hline \end{aligned}$ |  |
| $t_{r}, t_{f}$ | Maximum Input Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1000 \\ 500 \\ 400 \\ \hline \end{gathered}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \\ \hline \end{gathered}$ | $\begin{aligned} & 1000 \\ & 500 \\ & 400 \\ & \hline \end{aligned}$ | ns <br> ns <br> ns |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | (pèr counter) |  | 55 | . |  |  | pF |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

AC Electrical Characteristics $\mathbf{~ м ~} 54 \mathrm{HC} 393 / \mathrm{M} \mathbf{7} 7 \mathrm{HC} 393$
$\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $f_{\text {MAX }}$ | Maximum Operating Frequency |  | 50 | 30 | MHz |
| $\mathrm{tPHL}^{\mathrm{t}_{\text {PLH }}}$ | Maximum Propagation Delay, Clock $A$ to $Q_{A}$ |  | 13 | 20 | ns |
| $\mathrm{t}_{\text {PHL }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Clock $A$ to $Q_{B}$ |  | 19 | 35 | ns |
| $\mathrm{tPHL} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Clock $A$ to $Q_{C}$ |  | 23 | 42 | ns |
| ${ }_{\text {tPHL }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Clock $A$ to $Q_{D}$ |  | 27 | 50 | ns |
| $\mathrm{t}_{\text {PHL }}$ | Maximum Propagation Delay, Clear to any Q |  | 15 | 28 | ns |
| $t_{\text {REM }}$ | Minimum Removal Time |  | -2 | 5 | ns |
| tw | Minimum Pulse Width Clear or Clock |  | 10 | 16 | ns |

AC Electrical Characteristics $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{t}}=6$ ns (unless otherwise speciifed)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Operating Frequency |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{gathered} 5 \\ 27 \\ 31 \end{gathered}$ | $\begin{array}{r} 4 \\ 21 \\ 24 \\ \hline \end{array}$ | $\begin{gathered} 3 \\ 18 \\ 20 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{MHz} \\ & \mathrm{MHz} \end{aligned}$ |
| $t_{\text {PHL, }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay Clock A to $\mathrm{Q}_{\mathrm{A}}$ |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 45 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{gathered} 120 \\ 24 \\ 21 \end{gathered}$ | $\begin{aligned} & 150 \\ & 30 \\ & 26 \end{aligned}$ | $\begin{gathered} 180 \\ 35 \\ 31 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $t_{\text {PHL, }} \mathrm{tPLH}$ | Maximum Propagation Delay Clock A to $\mathrm{Q}_{\mathbf{B}}$ |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 68 \\ & 23 \\ & 20 \end{aligned}$ | $\begin{gathered} 190 \\ 38 \\ 32 \end{gathered}$ | $\begin{gathered} 240 \\ 47 \\ 40 \end{gathered}$ | $\begin{gathered} 285 \\ 57 \\ 48 \end{gathered}$ | ns <br> ns <br> ns |
| ${ }_{\text {t }}^{\text {PHL, }}$, ${ }^{\text {P }}$ LH | Maximum Propagation Delay Clock A to $Q_{C}$ |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 90 \\ & 30 \\ & 26 \end{aligned}$ | $\begin{gathered} 240 \\ 48 \\ 41 \end{gathered}$ | $\begin{gathered} 300 \\ 60 \\ 51 \end{gathered}$ | $\begin{gathered} 360 \\ 72 \\ 61 \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{t}_{\text {PHL }}$ tPLH | Maximum Propagation Delay Clock to $Q_{D}$ |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 100 \\ 35 \\ 30 \\ \hline \end{gathered}$ | $\begin{gathered} 290 \\ 58 \\ 50 \end{gathered}$ | $\begin{gathered} 360 \\ 72 \\ 62 \\ \hline \end{gathered}$ | $\begin{gathered} 430 \\ 87 \\ 75 \\ \hline \end{gathered}$ | ns <br> ns <br> ns |
| $\mathrm{t}_{\text {PHL }}$ | Maximum Propagation Delay Clear to any Q | , | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 54 \\ & 18 \\ & 15 \end{aligned}$ | $\begin{gathered} 165 \\ 33 \\ 28 \end{gathered}$ | $\begin{gathered} 210 \\ 41 \\ 35 \\ \hline \end{gathered}$ | $\begin{gathered} 250 \\ 49 \\ 42 \\ \hline \end{gathered}$ | ns ns ns |
| $t_{\text {REM }}$ | Minimum Clear Removal Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 25 \\ 5 \\ 5 \end{gathered}$ | $\begin{gathered} 25 \\ 5 \\ 5 \end{gathered}$ | $\begin{gathered} 25 \\ 5 \\ 5 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| tw | Minimum Pulse Width Clear or Clock |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 10 \\ 9 \end{gathered}$ | $\begin{aligned} & 80 \\ & 16 \\ & 14 \end{aligned}$ | $\begin{aligned} & 100 \\ & 20 \\ & 18 \end{aligned}$ | $\begin{aligned} & 120 \\ & 24 \\ & 20 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ${ }^{\text {t }}$ THL, ${ }^{\text {it }}$ LH | Maximum Output Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 8 \\ 7 \\ \hline \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \end{aligned}$ | $\begin{aligned} & 110 \\ & 22 \\ & 19 \\ & \hline \end{aligned}$ | ns ns ns |
| $t_{r}, t_{f}$ | Maximum Input Rise and Fall Time |  |  |  | $\begin{gathered} 1000 \\ 500 \\ 400 \end{gathered}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \end{gathered}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | (per counter) |  | 42 |  |  |  | pF |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+l_{C C}$.
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

Logic Timing Waveforms


National Semiconductor

## MM54HC423A/MM74HC423A <br> Dual Retriggerable Monostable Multivibrator

## General Description

The MM54/74HC423A high speed monostable multivibrators (one shots) utilize microCMOS Technology, 3.5 micron silicon gate P-well CMOS. They feature speeds comparable to low power Schottky TTL circuitry while retaining the low power and high noise immunity characteristic of CMOS circuits.
Each multivibrator features both a negative, $A$, and a positive, B, transition triggered input, either of which can be used as an inhibit input. Also included is a clear input that when taken low resets the one shot. The 'HC423 cannot be triggered from clear.
The 'HC423A is retriggerable. That is it may be triggered repeatedly while its outputs are generating a pulse and the pulse will be extended.
Pulse width stability over a wide range of temperature and supply is achieved using linear CMOS techniques. The output pulse equation is simply: $\mathrm{PW}=\left(\mathrm{R}_{\mathrm{EXT}}\right)\left(\mathrm{C}_{E X T}\right)$; where PW
is in seconds, $R$ is in ohms, and $C$ is in farads. All inputs are protected from damage due to static discharge by diodes to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

- Typical propagation delay: 40 ns
w Wide power supply range: $2 \mathrm{~V}-6 \mathrm{~V}$
m Low quiescent current: $80 \mu \mathrm{~A}$ maximum ( 74 HC series)
m Low input current: $1 \mu \mathrm{~A}$ maximum
- Fanout of 10 LS-TTL loads
- Simple pulse width formula $T=R C$
- Wide pulse range: 400 ns to $\infty$ (typ)
- Part to part variation: $\pm 5 \%$ (typ)
m Schmitt Trigger A \& B inputs allow infinite rise and fa!! times on these inputs


## Connection Diagram

Dual-In-Line Package


Truth Table

$H=$ High Level
$L=$ Low Level
$\uparrow=$ Transition from Low to High
$\downarrow=$ Transition from High to Low
$\Omega=$ One High Level Pulse
$\widetilde{\sim}=$ One Low Level Pulse
X = Irrelevant


## Operating Conditions

|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage $\left(\mathrm{V}_{\mathrm{CC}}\right)$ | 2 | 6 | V |
| DC Input or Output Voltage | 0 | $\mathrm{~V}_{\mathrm{CC}}$ | V |
| $\left(\mathrm{V}_{\mathrm{N}}, \mathrm{V}_{\mathrm{OUT}}\right)$ |  |  |  |
| Operating Temperature Range $\left(\mathrm{T}_{\mathrm{A}}\right)$ |  |  |  |
| MM74HC | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Maximum Input Rise and Fall Time |  |  |  |
| (Clear Input) |  |  |  |
| $\mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}$ |  | 1000 | ns |
| $\mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ | 500 | ns |  |
| $\mathrm{~V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ |  | 400 | ns |

DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| VOH | Minimum High Level Output Voltage | $\left\lvert\, \begin{aligned} & \mathrm{V}_{I N}=\mathrm{V}_{I H} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}\right.$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \mid \text { lout } \mid \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{array}{\|l} 3.96 \\ 5.46 \\ \hline \end{array}$ | $\begin{array}{r} 3.84 \\ 5.34 \\ \hline \end{array}$ | $\begin{aligned} & 3.7 \\ & 5.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{v} \\ & \mathrm{v} \\ & \mathrm{v} \end{aligned}$ |
| VOL | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \|\mid \text { IOUT }\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 4 \mathrm{~mA} \\ & \left\|l_{\text {lout }}\right\| \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{array}{\|l} 0.26 \\ 0.26 \\ \hline \end{array}$ | $\begin{aligned} & 0.33 \\ & 0.33 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{v} \\ & \mathrm{v} \\ & \mathrm{v} \end{aligned}$ |
| IN | Maximum Input Current (Pins 7, 15) | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 5.0 V |  | 0.5 | 5.0 | 5.0 | $\mu \mathrm{A}$ |
| IN | Maximum Input Current (All other pins) | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| Icc | Maximum Quiescent Supply Current (Standby) | $\begin{aligned} & V_{I N}=V_{C C} \text { or } \mathrm{GND} \\ & \mathrm{I}_{\mathrm{OUT}}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |
| ICC | Maximum Active Supply Current (per monostable) | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & R / C_{E X T}=0.5 V_{C C} \end{aligned}$ | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{gathered} 36 \\ 0.33 \\ 0.7 \\ \hline \end{gathered}$ | $\begin{aligned} & 80 \\ & 1.0 \\ & 2.0 \end{aligned}$ | $\begin{aligned} & 110 \\ & 1.3 \\ & 2.6 \end{aligned}$ | $\begin{aligned} & 130 \\ & 1.6 \\ & 3.2 \end{aligned}$ | $\mu \mathrm{A}$ <br> mA <br> mA |

Note 1: Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation Temperature Derating: Plastic " N " Package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ Ceramic "J" Package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst-case output voltages ( $\mathrm{V}_{\mathrm{OH}}, \mathrm{VOU}_{\mathrm{O}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst-case $\mathrm{V}_{\mathrm{IH}}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathrm{IH}}$ value at 5.5 V is 3.85 V .) The worst-case leakage current ( $l_{\mathrm{IN}}$, I Cc , and $\mathrm{l}_{\mathrm{O}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}_{\mathrm{V}}, \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{PF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{t}}=6$ ns

| Symbol | Parameter | Conditions | Typ | Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {PLH }}$ | Maximum Trigger Propagation Delay，A，B to Q |  | 22 | 33 | ns |
| ${ }^{\text {t }}$ PLL | Maximum Trigger Propagation Delay，A，B to $\bar{Q}$ |  | 25 | 42 | ns |
| ${ }_{\text {t }}^{\text {PHL }}$ | Maximum Propagation Delay， Clear to Q |  | 20 | 27 | ns |
| $\mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay， Clear to $\overline{\mathrm{Q}}$ |  | 22 | 33 | ns |
| ${ }^{\text {tw }}$ | Minimum Pulse Width，$A, B$ or Clear |  | 14 | 26 | ns |
| $t_{\text {REM }}$ | Minimum Clear Removal Time |  |  | 0 | ns |
| $t^{\text {Wa（MI }}$ <br> N） | Minimum Output Pulse Width | $\begin{aligned} & \mathrm{C}_{\mathrm{EXT}}=28 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{EXT}}=2 \mathrm{k} \Omega \\ & \hline \end{aligned}$ | 400 |  | ns |
| two | Output Pulse Width | $\begin{aligned} & \mathrm{C}_{\mathrm{EXT}}=1000 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{EXT}}=10 \mathrm{k} \Omega \\ & \hline \end{aligned}$ | 10 |  | $\mu \mathrm{s}$ |

## AC Electrical Characteristics $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{t}}=6$ ns（Unless otherwise specified）

| Symbol | Parameter | Conditions |  | $\mathrm{V}_{\mathrm{Cc}}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ |  | Guarantee | Limits |  |
| tpLH | Maximum Trigger Propagation Delay，A，B or Clear to Q |  |  |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 77 \\ & 26 \\ & 21 \end{aligned}$ | $\begin{array}{\|c\|} \hline 169 \\ 42 \\ 32 \\ \hline \end{array}$ | $\begin{gathered} 194 \\ .51 \\ 39 \end{gathered}$ | $\begin{gathered} 210 \\ 57 \\ 44 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| tPHL | Maximum Trigger Propagation Delay，A，B or Clear to $\bar{Q}$ |  |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 88 \\ & 29 \\ & 24 \\ & \hline \end{aligned}$ | $\begin{array}{\|c\|} \hline 197 \\ 48 \\ 38 \\ \hline \end{array}$ | $\begin{gathered} 229 \\ 60 \\ 46 \\ \hline \end{gathered}$ | $\begin{gathered} 250 \\ 67 \\ 51 \\ \hline \end{gathered}$ |  |
| ${ }^{\text {t PHL }}$ | Maximum Propagation Delay，Clear to Q |  |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 54 \\ & 23 \\ & 19 \\ & \hline \end{aligned}$ | $\begin{array}{\|l\|} \hline 114 \\ 34 \\ 28 \\ \hline \end{array}$ | $\begin{gathered} 132 \\ 41 \\ 33 \end{gathered}$ | $\begin{gathered} 143 \\ 45 \\ 36 \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ${ }_{\text {tPLH }}$ | Maximum Propagation Delay，Clear to $\overline{\mathbf{Q}}$ |  |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \hline 56 \\ & 25 \\ & 20 \\ & \hline \end{aligned}$ | $\begin{array}{\|l\|} \hline 116 \\ 36 \\ 29 \\ \hline \end{array}$ | $\begin{aligned} & \hline 135 \\ & 42 \\ & 34 \\ & \hline \end{aligned}$ | $\begin{array}{r} 147 \\ 46 \\ 37 \\ \hline \end{array}$ |  |
| ${ }_{\text {t }}$ W | Minimum Pulse Width A，B，Clear |  |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{aligned} & 57 \\ & 17 \\ & 12 \end{aligned}$ | $\begin{array}{\|c\|} \hline 123 \\ 30 \\ 21 \\ \hline \end{array}$ | $\begin{gathered} 144 \\ 37 \\ 27 \\ \hline \end{gathered}$ | $\begin{aligned} & 157 \\ & 42 \\ & 30 \end{aligned}$ | ns ns ns |
| $\mathrm{t}_{\text {REM }}$ | Minimum Clear Removal Time |  |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{array}{r} 0 \\ 0 \\ 0 \\ \hline \end{array}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| tWQ（MIN） | Minimum Output Pulse Width | $\begin{aligned} & \mathrm{C}_{\mathrm{EXT}}=28 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{EXT}}=2 \mathrm{k} \Omega \\ & \mathrm{R}_{\mathrm{EXT}}=6 \mathrm{k} \Omega(\mathrm{~V} \\ & \hline \end{aligned}$ | $c=2 \mathrm{~V})$ | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{array}{\|l\|} \hline 1.5 \\ 450 \\ 380 \\ \hline \end{array}$ |  | － |  | $\begin{aligned} & \mu \mathrm{s} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| two | Output Puise Width | $\begin{aligned} & \mathrm{C}_{\mathrm{EXT}}=0.1 \mu \mathrm{~F} \\ & \mathrm{R}_{\mathrm{EXT}}=10 \mathrm{k} \Omega \end{aligned}$ | Min | 4.5 V | 1 | 0.9 |  |  | ms |
|  |  |  | Max | 4.5 V | 1 | 1.1 |  |  | ms |
| ${ }_{\text {t }}$ LH，${ }^{\text {t }}$ THL | Maximum Output Rise and Fall Time |  |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{gathered} 30 \\ 8 \\ 7 \\ \hline \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \end{aligned}$ | $\begin{array}{r} 110 \\ 22 \\ 19 \\ \hline \end{array}$ | ns <br> ns <br> ns |
| $\mathrm{CIN}_{\text {IN }}$ | Maximum Input Capacitance（Pins 7 \＆15） | ＊ |  |  | 12 | 20 | 20 | 20 | pF |
| $\mathrm{CIN}_{\text {IN }}$ | Maximum Input Capacitance（Other Inputs） |  |  |  | 6 | 10 | 10 | 10 | pF |

## Logic Diagram



TL/F/5206-5

## Theory of Operation



FIGURE 1

## TRIGGER OPERATION

As shown in Figure 1 and the logic diagram before an input trigger occurs, the one-shot is in the quiescent state with the Q output low, and the timing capacitor $\mathrm{C}_{\text {EXT }}$ completely charged to $V_{C C}$. When the trigger input $A$ goes from $V_{C C}$ to GND (while inputs $B$ and clear are held to $\mathrm{V}_{\mathrm{CC}}$ ) a valid trigger is recognized, which turns on comparator C 1 and N Channel transistor N1©. At the same time the output latch is set. With transistor N1 on, the capacitor $\mathrm{C}_{\text {EXT }}$ rapidly discharges toward GND until $\mathrm{V}_{\text {REF1 }}$ is reached. At this point the output of comparator Cl changes state and transistor N1 turns off. Comparator C1 then turns off while at the same time comparator C2 turns on. With transistor N1 off, the capacitor $\mathrm{C}_{\mathrm{EXT}}$ begins to charge through the timing resistor, $R_{E X T}$, toward $V_{C C}$. When the voltage across $C_{\text {EXT }}$ equals $\mathrm{V}_{\text {REF2 }}$, comparator C 2 changes state causing the output latch to reset ( $Q$ goes low) while at the same time disabling comparator C2. This ends the timing cycle with the one-shot in the quiescent state, waiting for the next trigger.
A valid trigger is also recognized when trigger input $B$ goes from GND to $V_{C C}$ (while input $A$ is at GND and input clear is at $V_{C C}{ }^{(8)}$.)
It should be noted that in the quiescent state $\mathrm{C}_{E X T}$ is fully charged to $\mathrm{V}_{\mathrm{CC}}$ causing the current through resistor $\mathrm{R}_{E X T}$ to be zero. Both comparators are "off" with the total device current due only to reverse junction leakages. An added feature of the 'HC423 is that the output latch is set via the input trigger without regard to the capacitor voltage. Thus, propagation delay from trigger to $Q$ is independent of the value of $\mathrm{C}_{E X T}, R_{E X T}$, or the duty cycle of the input waveform.

## RETRIGGER OPERATION

The 'HC423A is retriggered if a valid trigger occurs (3) followed by another trigger (4) before the Q output has returned to the quiescent (zero) state. Any retrigger, after the timing node voltage at pin or has begun to rise from $V_{\text {REF1 }}$, but has not yet reached $V_{\text {REF2 }}$, will cause an increase in output pulse width T . When a valid retrigger is initiated (1), the voltage at the $R / C_{E X T}$ pin will again drop to $V_{\text {REF }}$ before progressing along the RC charging curve toward $\mathrm{V}_{\mathrm{CC}}$. The $Q$ output will remain high until time $T$, after the last valid retrigger.

## RESET OPERATION

These one shots may be reset during the generation of the output pulse. In the reset mode of operation, an input pulse on clear sets the reset latch and causes the capacitor to be fast charged to $\mathrm{V}_{\mathrm{CC}}$ by turning on transistor Q1 (5. When the voltage on the capacitor reaches $\mathrm{V}_{\text {REF2 }}$, the reset latch will clear and then be ready to accept another pulse. If the clear input is held low, any trigger inputs that occur will be inhibited and the $Q$ and $\bar{Q}$ outputs of the output latch will not change. Since the Q output is reset when an input low level is detected on the Clear input, the output pulse $T$ can be made significantly shorter than the minimum pulse width specification.


Note: R and C are not subjected to temperature. The C is polypropolyne.

## MM54HC521/MM74HC521 8-Bit Magnitude Comparator (Equality Detector)

## General Description

This equality detector utilizes microCMOS Technology, 3.5 micron silicon gate P-well CMOS, to compare bit for bit two 8 -bit words and indicates whether or not they are equal. The $\overline{\mathrm{P}=\mathrm{Q}}$ output indicates equality when it is low. A single active low enable is provided to facilitate cascading of several packages and enable comparison of words greater than 8 bits.
This device is useful in memory block decoding applications, where memory block enable signals must be generated from computer address information.
The comparator's output can drive 10 low power Schottky equivalent loads. This comparator is functionally and pin
compatible to the 54LS688/74LS688, All inputs are protected from damage due to static discharge by diodes to $V_{C C}$ and ground.

## Features

- Typical propagation delay: 20 ns
- Wide power supply range: 2-6V
- Low quiescent current: $80 \mu \mathrm{~A}$ ( 74 series)
- Large output current: 4 mA ( 74 series)


## Connection and Logic Diagrams

## Dual-In-Line Package



54HC521 (J) $\quad \mathbf{7 4 H C 5 2 1}(\mathrm{J}, \mathrm{N})$

## Truth Table

| Inputs |  |  |
| :---: | :---: | :---: |
| $\mathbf{D a t a}$ | Enable |  |
| $\mathbf{P}, \mathbf{Q}$ |  | $\mathbf{P = \mathbf { Q }}$ |
| $\mathrm{P}=\mathrm{Q}$ | L | L |
| $\mathrm{P}>\mathrm{Q}$ | L | H |
| $\mathrm{P}<\mathrm{Q}$ | L | H |
| X | H | H |



TL/F/5018-2

## Absolute Maximum Ratings (Notes 1 and 2 ) Operating Conditions

| Supply Voltage (VCC) | -0.5 to +7.0 V |  | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DC Input Voltage ( $\mathrm{V}_{\mathrm{I}}$ ) | -1.5 to $\mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V}$ | Supply Voltage (VCC) | 2 | 6 | V |
| DC Output Voltage (VOUT) | -0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ | DC Input or Output Voltage | 0 | $V_{C C}$ | V |
| Clamp Diode Current ( $\mathrm{I}_{\mathrm{K}, \mathrm{l}}^{\text {I }}$ K) | $\pm 20 \mathrm{~mA}$ | (VIN, ${ }^{\text {OUT }}$ ) |  |  |  |
| DC Output Current, per pin (lout) | $\pm 25 \mathrm{~mA}$ | Operating Temperature Range ( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |  |
| DC V ${ }_{\text {cc }}$ or GND Current, per pin (lcc) | $\pm 50 \mathrm{~mA}$ | MM54HC | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Storage Temperature Range ( $\mathrm{T}_{\text {STG }}$ ) | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ | Input Rise or Fall Times |  |  |  |
| Power Dissipation (PD) (Note 3) | 500 mW | $\left(t_{r}, t_{f}\right) \quad V_{C C}=2.0 \mathrm{~V}$ |  | 1000 | ns |
| Lead Temperature ( $T_{L}$ ) (Soldering 10 se | conds) $\quad 260^{\circ} \mathrm{C}$ | $\mathrm{V}_{\mathrm{Cc}}=4.5 \mathrm{~V}$ |  | 500 | ns |
|  |  | $\mathrm{V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ |  | 400 | ns |

## DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{1}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $V_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & \mathrm{V}_{I N}=\mathrm{V}_{\mathrm{HH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{1 \mathrm{~N}}=\mathrm{V}_{1 \mathrm{H}} \text { or } \mathrm{V}_{1 \mathrm{~L}} \\ & \mid \text { lout } \mid \leq 4.0 \mathrm{~mA} \\ & \mid \text { IouT } \mid \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \\ & \hline \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \\ & \hline \end{aligned}$ | $\begin{aligned} & 3.84 \\ & 5.34 \\ & \hline \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \end{aligned}$ |
| VOL | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{I N}=\mathrm{V}_{I H} \text { or } \mathrm{V}_{1 L} \\ & \left\|I_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|I_{\text {IOUT }}\right\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & V \\ & v \end{aligned}$ |
| . IN | Maximum Input Current | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| Icc | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & I_{O U T}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OU}}$ occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathrm{IH}}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{I H}$ value at 5.5 V is 3.85 V .) The worst case leakage current ( $\mathrm{l}_{\mathrm{IN}}$, ${ }^{l} \mathrm{ICC}$, and loz) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

## AC Electrical Characteristics

$\dot{V}_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{f}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed <br> Limit | Units |
| :--- | :--- | :---: | :---: | :---: | :---: |
| t PHL $^{\text {t } \text { PLH }}$ | Maximum Propagation <br> Delay, Any P or Q to Output |  | 21 | 30 | ns |
| tpLH, $^{\text {tPHL }}$ | Maximum Propagation <br> Delay, Enable to any Output |  | 14 | 20 | ns |

## AC Electrical Characteristics

$V_{C C}=2.0 \mathrm{~V}$ to $6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{f}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | $\mathrm{V}_{\mathrm{Cc}}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay |  | 2.0 V | 60 | 175 | 220 | 263 | ns |
|  |  |  | 4.5 V | 22 | 35 | 44 | 53 | ns |
|  |  |  | 6.0 V | 19 | 30 | 38 | 45 | ns |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay |  | 2.0 V | 45 | 120 | 150 | 180 | ns |
|  |  |  | 4.5 V | 15 | 24 | 30 | 36 | ns |
|  |  |  | 6.0 V | 13 | 20 | 25 | 30 | ns |
| ${ }_{\text {t }}^{\text {THL }}$, $\mathrm{t}_{\text {TLH }}$ | Maximum Output Rise and Fall Time |  | 2.0 V | 30 | 75 | 95 | 110 | ns |
|  |  |  | 4.5 V | 8 | 15 | 19 | 22 | ns |
|  |  |  | 6.0 V | 7 | 13 | 16 | 19 | ns |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) |  |  | 45 |  |  |  | pF |
| $\mathrm{C}_{1}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{s}=C_{P D} V_{C C} f+I_{C c}$.
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## MM54HC533／MM74HC533 TRI－STATE® Octal D－Type Latch with Inverted Outputs

## General Description

These high speed OCTAL D－TYPE LATCHES utilize microCMOS Technology， 3.5 micron silicon gate P－well CMOS．They possess the high noise immunity and low pow－ er consumption of standard CMOS integrated circuits，as well as the ability to drive 15 LS－TTL loads．Due to the large output drive capability and the TRI－STATE feature，these devices are ideally suited for interfacing with bus lines in a bus organized system．
When the LATCH ENABLE input is high，the $Q$ outputs will follow the inversion of the $D$ inputs．When the LATCH EN－ ABLE goes low，data at the D inputs will be retained at the outputs until LATCH ENABLE returns high again．When a high logic level is applied to the OUTPUT CONTROL input， all outputs go to a high impedance state，regardless of what signals are present at the other inputs and the state of the storage elements．

The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is speed，function，and pinout compatible with the standard 54LS／74LS logic family．All inputs are protected from damage due to static discharge by internal diode clamps to $V_{C C}$ and ground．

## Features

－Typical propagation delay： 13 ns
－Wide operating voltage range： 2 to 6 volts
－Low input current： $1 \mu \mathrm{~A}$ maximum
－Low quiescent current： $80 \mu \mathrm{~A}$ ，maximum（ 74 HC series）
－Compatible with bus－oriented systems
－Output drive capability： 15 LS－TTL loads

## Connection Diagram



## Truth Table

| Output <br> Control | Latch <br> Enable <br> G | Data | Output |
| :---: | :---: | :---: | :---: |
| L | $H$ | $H$ | L |
| L | $H$ | L | H |
| L | L | X | $\mathrm{Q}_{0}$ |
| H | X | X | Z |

$H=$ high level，$L=$ low level
$Q_{0}=$ level of output before steady－state input conditions were established．
$Z=$ high impedance


Operating Conditions


## DC Electrical Characteristics

| Symbol | Parameter | Conditions | $\mathrm{V}_{\text {cc }}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | 1.5 <br> 3.15 <br> 4.2 | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $V_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \mid \text { IOUT } \mid \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{array}{r} 2.0 \\ 4.5 \\ 6.0 \end{array}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{I N}=\mathrm{V}_{I H} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\left.\right\|_{\text {IOUT }}\right\| \leq 6.0 \mathrm{~mA} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 7.8 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \\ & \hline \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{aligned} & 3.84 \\ & 5.34 \\ & \hline \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| Vol | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{1 \mathrm{~N}}=\mathrm{V}_{I H} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|l_{\text {OUT }}\right\| \leq 6.0 \mathrm{~mA} \\ & \left\|\mathrm{l}_{\text {OUT }}\right\| \leq 7.8 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{array}{r} 0.33 \\ 0.33 \end{array}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \text { V } \\ & \text { V } \end{aligned}$ |
| $\mathrm{I}_{\mathrm{N}}$ | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\mathrm{CC}}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| loz | Maximum TRISTATE Output Leakage Current | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L}, O C=V_{I H} \\ & V_{O U T}=V_{C C} \text { or } G N D \end{aligned}$ | 6.0 V |  | $\pm 0.5$ | $\pm 5$ | $\pm 10$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & V_{\text {IN }}=V_{C C} \text { or GND } \\ & I_{\text {OUT }}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic "J" package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathrm{IH}}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{I H}$ value at 5.5 V is 3.85 V .) The worst case leakage current (liN , ICC, and $\mathrm{I}_{\mathrm{Oz}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

AC Electrical Characteristics $\mathrm{v}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {PHL, }} \mathrm{tpLH}^{\text {l }}$ | Maximum Propagation Delay, Data to $\overline{\mathbf{Q}}$ | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 18 | 25 | ns |
| $t_{\text {PHL, }}$ tPLH | Maximum Propagation Delay, Enable to $\overline{\mathbf{Q}}$ | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 21 | 30 | ns |
| ${ }_{\text {tPZ }}$ | Maximum Output Enable Time | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=45 \mathrm{pF} \end{aligned}$ | 20 | 28 | ns |
| ${ }_{\text {tPHZ }}$ tpLZ | Maximum Output Disable Time | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF} \\ & \hline \end{aligned}$ | 18 | 25 | ns |
| ts | Minimum Set Up Time |  |  | 5 | ns |
| $\mathrm{t}_{\mathrm{H}}$ | Minimum Hold Time |  |  | 10 | ns |
| tw | Minimum Pulse Width |  |  | 16 | ns |

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}-6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $t_{\text {PHL }}, \mathrm{tPLH}$ | Maximum Propagation Delay, Data to $\overline{\mathbf{Q}}$ | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & C_{L}=150 \mathrm{pF} \end{aligned}$ | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 2.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{aligned} & 50 \\ & 80 \\ & \hline \end{aligned}$ | $\begin{aligned} & 150 \\ & 200 \\ & \hline \end{aligned}$ | $\begin{aligned} & 188 \\ & 250 \\ & \hline \end{aligned}$ | $\begin{aligned} & 225 \\ & 300 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | $\begin{aligned} & C_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{array}{\|l\|} \hline 4.5 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ \hline \end{array}$ | $\begin{aligned} & 22 \\ & 30 \\ & \hline \end{aligned}$ | $\begin{aligned} & 30 \\ & 40 \\ & \hline \end{aligned}$ | $\begin{aligned} & 37 \\ & 50 \\ & \hline \end{aligned}$ | $\begin{aligned} & 45 \\ & 60 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
|  |  | $\begin{aligned} & C_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{array}{\|l\|} \hline 6.0 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{aligned} & 19 \\ & 26 \\ & \hline \end{aligned}$ | $\begin{aligned} & 26 \\ & 35 \\ & \hline \end{aligned}$ | $\begin{array}{r} 31 \\ 44 \\ \hline \end{array}$ | $\begin{aligned} & 39 \\ & 53 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{t}_{\text {PHL }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Enable to $\overline{\mathbf{Q}}$ | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & C_{L}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 2.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{gathered} 63 \\ 110 \\ \hline \end{gathered}$ | $\begin{array}{r} 175 \\ 225 \\ \hline \end{array}$ | $\begin{array}{r} 220 \\ 280 \\ \hline \end{array}$ | $\begin{array}{r} 263 \\ 338 \\ \hline \end{array}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & C_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{array}{\|l\|} \hline 4.5 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ \hline \end{array}$ | $\begin{aligned} & 25 \\ & 35 \\ & \hline \end{aligned}$ | $\begin{aligned} & 35 \\ & 45 \\ & \hline \end{aligned}$ | $\begin{array}{r} 44 \\ 56 \\ \hline \end{array}$ | $\begin{aligned} & 52 \\ & 68 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \hline \end{aligned}$ |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & C_{L}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{array}{\|l\|} \hline 6.0 \mathrm{~V} \\ 6.0 \mathrm{~V} \end{array}$ | $\begin{aligned} & 21 \\ & 28 \\ & \hline \end{aligned}$ | $\begin{aligned} & 30 \\ & 39 \\ & \hline \end{aligned}$ | $\begin{aligned} & 37 \\ & 49 \\ & \hline \end{aligned}$ | $\begin{aligned} & 45 \\ & 59 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| $\mathrm{t}_{\text {PZH, }} \mathrm{t}_{\text {PZL }}$ | Maximum Output Enable Time | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 50 \\ & 80 \end{aligned}$ | $\begin{aligned} & 150 \\ & 200 \\ & \hline \end{aligned}$ | $\begin{array}{r} 188 \\ 250 \\ \hline \end{array}$ | $\begin{aligned} & 225 \\ & 300 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & C_{L}=150 \mathrm{pF} \\ & \hline \end{aligned}$ |  |  |  |  |  |  |
|  |  | $\begin{aligned} & C_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 21 \\ & 30 \\ & \hline \end{aligned}$ | $\begin{aligned} & 30 \\ & 40 \\ & \hline \end{aligned}$ | $\begin{aligned} & 37 \\ & 50 \\ & \hline \end{aligned}$ | $\begin{aligned} & 45 \\ & 60 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
|  |  | $\begin{aligned} & C_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{array}{\|l\|} \hline 6.0 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{aligned} & 19 \\ & 26 \\ & \hline \end{aligned}$ | $\begin{aligned} & 26 \\ & 35 \\ & \hline \end{aligned}$ | $\begin{aligned} & 31 \\ & 44 \\ & \hline \end{aligned}$ | $\begin{aligned} & 39 \\ & 53 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{t}_{\text {PHZ }}, \mathrm{t}_{\text {PLZ }}$ | Maximum Output Disable Time | $\begin{aligned} & R_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{aligned}$ | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{aligned} & 50 \\ & 21 \\ & 19 \\ & \hline \end{aligned}$ | $\begin{gathered} 150 \\ 30 \\ 26 \\ \hline \end{gathered}$ | $\begin{gathered} 188 \\ 37 \\ 31 \\ \hline \end{gathered}$ | $\begin{gathered} 225 \\ 45 \\ 39 \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ts | Minimum Set Up Time |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{aligned} & 5 \\ & 2 \\ & 2 \\ & \hline \end{aligned}$ | $\begin{gathered} \hline 25 \\ 5 \\ 5 \\ \hline \end{gathered}$ | $\begin{array}{r} 31 \\ 6 \\ 6 \\ \hline \end{array}$ | $\begin{gathered} 38 \\ 8 \\ 8 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \text { ns } \\ & \text { ns } \\ & \hline \end{aligned}$ |
| ${ }_{\text {t }}^{\mathrm{H}}$ | Minimum Hold Time |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{gathered} 20 \\ 6 \\ 6 \\ \hline \end{gathered}$ | $\begin{aligned} & 50 \\ & 10 \\ & 10 \end{aligned}$ | $\begin{aligned} & 60 \\ & 13 \\ & 13 \end{aligned}$ | $\begin{aligned} & 75 \\ & 20 \\ & 20 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| ${ }^{\text {t }}$ W | Minimum Pulse Width |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{gathered} 30 \\ 10 \\ 9 \\ \hline \end{gathered}$ | $\begin{aligned} & \hline 80 \\ & 16 \\ & 14 \end{aligned}$ | $\begin{aligned} & 100 \\ & 20 \\ & 18 \end{aligned}$ | $\begin{gathered} \hline 120 \\ 24 \\ 20 \\ \hline \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \\ & \hline \end{aligned}$ |
| ${ }_{\text {t }}^{\text {THL, }}$ t ${ }_{\text {TLH }}$ | Maximum Output Rise and Fall Time | $C_{L}=50 \mathrm{pF}$ | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{gathered} \hline 25 \\ 7 \\ 6 \\ \hline \end{gathered}$ | $\begin{aligned} & \hline 60 \\ & 12 \\ & 10 \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline 75 \\ & 15 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{aligned} & 90 \\ & 18 \\ & 15 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \\ & \hline \end{aligned}$ |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | (per latch) $\mathrm{OC}=\mathrm{V}_{\mathrm{CC}}$ $\mathrm{OC}=\mathrm{Gnd}$ |  | $\begin{aligned} & 30 \\ & 50 \\ & \hline \end{aligned}$ |  |  |  | $\begin{aligned} & \mathrm{pF} \\ & \mathrm{pF} \end{aligned}$ |
| $\mathrm{Cl}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Maximum Output Capacitance |  |  | 15 | 20 | 20 | 20 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

National Semiconductor

## MM54HC534／MM74HC534 TRI－STATE® Octal D－Type Flip－Flop with Inverted Outputs

## General Description

These high speed Octal D－Type Flip－Flops utilize micro－ CMOS Technology， 3.5 micron silicon gate P－well CMOS． They possess the high noise immunity and low power con－ sumption of standard CMOS integrated circuits，as well as the ability to drive 15 LS－TTL loads．Due to the large output drive capability and the TRI－STATE feature，these devices are ideally suited for interfacing with bus lines in a bus orga－ nized system．
These devices are positive edge triggered flip－flops．Data at the D inputs，meeting the setup and hold time requirements， are transferred to the $\overline{\mathbf{Q}}$ outputs on positive going transi－ tions of the CLOCK（CK）input．When a high logic level is applied to the OUTPUT CONTROL（OC）input，all outputs go to a high impedance state，regardless of what signals are present at the other inputs and the state of the storage elements．

The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is speed，function，and pinout compatible with the standard 54LS／74LS logic family．All inputs are protected from damage due to static discharge by internal diode clamps to $\mathrm{V}_{\mathrm{CC}}$ and ground．

## Features

－Typical propagation delay： 15 ns
－Wide operating voltage range：2－6V
－Low input current： $1 \mu \mathrm{~A}$ maximum
－Low quiescent current： $80 \mu \mathrm{~A}$ maximum
－Compatible with bus－oriented systems
（⿴囗十介 Output drive capability： 15 LS－TTL loads

## Connection Diagram

## Dual－In－LIne Package



MM54HC534／MM74HC534
54HC534（J）$\quad \mathbf{7 4 H C 5 3 4}(\mathrm{J}, \mathrm{N})$

## Trutin Table

| Output <br> Controi | Clock | Dria | Oufpui |
| :---: | :---: | :---: | :---: |
| $L$ | $\uparrow$ | $H$ | L |
| L | $\uparrow$ | L | H |
| L | L | X | $\bar{Q}_{0}$ |
| $H$ | X | X | Z |

[^6]

Absolute Maximum Ratings (Notes $1 \& 2$ ) Operating Conditions

DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | $V_{C c}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{array}{\|l} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{array}{\|l} -\quad 0.3 \\ \\ \\ \\ 0.9 \\ 1.2 \end{array}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|l_{\text {IUTT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{I}_{\mathrm{OUT}}\right\| \leq 6.0 \mathrm{~mA} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 7.8 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{array}{r} 3.84 \\ 5.34 \\ \hline \end{array}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 6.0 \mathrm{~mA} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 7.8 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{array}{\|l\|} 0.26 \\ 0.26 \\ \hline \end{array}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & v \\ & v \end{aligned}$ |
| IN | Maximum Input Current | $\mathrm{V}_{1 \times}=\mathrm{V}_{\mathrm{CC}}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| loz | Maximum TRI-STATE <br> Output Leakage <br> Current | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L}, O C=V_{I H} \\ & V_{O U T}=V_{C C} \text { or } G N D \end{aligned}$ | 6.0 V |  | $\pm 0.5$ | $\pm 5$ | $\pm 10$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & I_{O U T}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$

Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{I H}$ and $\mathrm{V}_{I L}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{I H}$ value at 5.5 V is 3.85 V .) The worst case leakage current ( $\mathrm{I}_{1 \mathrm{~N}}$, Icc, and loz) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

AC Electrical Characteristics $\mathrm{V}_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }_{\text {f MAX }}$ | Maximum Operating Frequency |  |  | 35 | MHz |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PL }}$ | Maximum Propagation Delay Clock to $\bar{Q}$ | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 23 | 32 | ns |
| $\mathrm{tpzH}^{\text {t }}$ tPZL | Maximum Output Enable Time | $\begin{aligned} & R_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=45 \mathrm{pF} \end{aligned}$ | 21 | 28 | ns |
| ${ }_{\text {t }}$ | Maximum Output Disable Time | $\begin{aligned} & R_{L}=1 \mathrm{k} \Omega \\ & C_{L}=5 \mathrm{pF} \\ & \hline \end{aligned}$ | 19 | 25 | ns |
| ts | Minimum Set Up Time |  | 10 | 20 | ns |
| $t_{H}$ | Minimum Hold Time |  | 0 | 5 | ns |
| tw | Minimum Pulse Width |  | 9 | 16 | ns |

AC Electrical Characteristics $\mathrm{v}_{\mathrm{CC}}=2.0-6.0 \mathrm{v}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{t}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $f_{\text {max }}$ | Maximum Operating Frequency | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \end{array}$ |  | $\begin{gathered} 6 \\ 30 \\ 35 \end{gathered}$ | $\begin{gathered} 5 \\ 24 \\ 28 \end{gathered}$ | $\begin{gathered} 4 \\ 20 \\ 23 \end{gathered}$ | MHz <br> MHz <br> MHz |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Clock to $\bar{Q}$ | $\begin{aligned} & C_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 68 \\ 110 \end{gathered}$ | $\begin{aligned} & 180 \\ & 230 \end{aligned}$ | $\begin{aligned} & 225 \\ & 288 \end{aligned}$ | $\begin{aligned} & 270 \\ & 345 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{array}{\|l\|} \hline 4.5 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ \hline \end{array}$ | $\begin{aligned} & 22 \\ & 30 \\ & \hline \end{aligned}$ | $\begin{aligned} & 36 \\ & 46 \\ & \hline \end{aligned}$ | $\begin{aligned} & 45 \\ & 57 \\ & \hline \end{aligned}$ | $\begin{aligned} & 48 \\ & 69 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \text { ns } \\ & \hline \end{aligned}$ |
|  |  | $\begin{aligned} & C_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{array}{\|l} \hline 6.0 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{aligned} & 20 \\ & 28 \\ & \hline \end{aligned}$ | $\begin{aligned} & 31 \\ & 40 \\ & \hline \end{aligned}$ | $\begin{aligned} & 39 \\ & 50 \\ & \hline \end{aligned}$ | $\begin{aligned} & 46 \\ & 60 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| $\mathrm{t}_{\text {PZH, }}$, tpZL | Maximum Output Enable Time | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 50 \\ & 80 \end{aligned}$ | $\begin{aligned} & 150 \\ & 200 \\ & \hline \end{aligned}$ | $\begin{array}{r} 189 \\ 250 \\ \hline \end{array}$ | $\begin{array}{r} 225 \\ 300 \\ \hline \end{array}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ |  |  |  |  |  |  |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 21 \\ & 29 \end{aligned}$ | $\begin{aligned} & 30 \\ & 40 \end{aligned}$ | $\begin{aligned} & 37 \\ & 50 \\ & \hline \end{aligned}$ | $\begin{aligned} & 45 \\ & 60 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 19 \\ & 25 \\ & \hline \end{aligned}$ | $\begin{aligned} & 26 \\ & 35 \end{aligned}$ | $\begin{aligned} & 31 \\ & 44 \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline 39 \\ & 53 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{t}_{\text {PHZ }}, \mathrm{tpLZ}$ | Maximum Output Disable Time | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{aligned}$ | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \end{array}$ | $\begin{aligned} & \hline 50 \\ & 21 \\ & 19 \\ & \hline \end{aligned}$ | $\begin{aligned} & 150 \\ & 30 \\ & 26 \end{aligned}$ | $\begin{gathered} 189 \\ 37 \\ 31 \\ \hline \end{gathered}$ | $\begin{gathered} 225 \\ 45 \\ 39 \\ \hline \end{gathered}$ | $\begin{aligned} & \hline \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| ts | Minimum Set Up Time |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ |  | $\begin{gathered} \hline 100 \\ 20 \\ 17 \\ \hline \end{gathered}$ | $\begin{aligned} & \hline 125 \\ & 25 \\ & 21 \\ & \hline \end{aligned}$ | $\begin{aligned} & 150 \\ & 30 \\ & 25 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \\ & \hline \end{aligned}$ |
| ${ }_{\text {t }}$ | Minimum Hold Time |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ |  | 5 5 5 | $\begin{aligned} & 5 \\ & 5 \\ & 5 \end{aligned}$ | $\begin{aligned} & 5 \\ & 5 \\ & 5 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| tw | Minimum Pulse Width |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ |  | $\begin{aligned} & 80 \\ & 16 \\ & 14 \\ & \hline \end{aligned}$ | $\begin{aligned} & 100 \\ & 20 \\ & 18 \\ & \hline \end{aligned}$ | $\begin{array}{r} 120 \\ 24 \\ 20 \\ \hline \end{array}$ | $\begin{aligned} & \mathrm{ns} \\ & \text { ns } \\ & \text { ns } \\ & \hline \end{aligned}$ |
|  | Maximum Output Rise and Fall Time | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{gathered} 25 \\ 7 \\ 6 \end{gathered}$ | $\begin{aligned} & 60 \\ & 12 \\ & 10 \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline 75 \\ & 15 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{aligned} & 90 \\ & 18 \\ & 15 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \\ & \hline \end{aligned}$ |
| $\mathrm{tr}_{\mathrm{r}} \mathrm{t}_{\mathrm{f}}$ | Maximum Input Rise and Fall Time |  |  |  | $\begin{array}{\|r\|} \hline 1000 \\ 500 \\ 400 \\ \hline \end{array}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \\ \hline \end{gathered}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | $\begin{aligned} & \text { (per flip-flop) } \\ & O C=V_{C C} \\ & O C=G n d \end{aligned}$ |  | $\begin{aligned} & 30 \\ & 50 \end{aligned}$ |  |  |  | pF |
| $\mathrm{CiN}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |
| COUT | Maximum Output Capacitance |  |  | 15 | 20 | 20 | 20 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption. $I_{S}=C_{P D} V_{C C} f+l_{C C}$.
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## MM54HC540/MM74HC540 Inverting Octal TRI-STATE ${ }^{\circledR}$ Buffer MM54HC541/MM74HC541 Octal TRI-STATE Buffer

## General Description

These TRI-STATE buffers utilize microCMOS Technology, 3.5 micron silicon gate P -well CMOS. They possess high drive current outputs which enable high speed operation even when driving large bus capacitances. These circuits achieve speeds comparable to low power Schottky devices, while retaining the advantage of CMOS circuitry, i.e., high noise immunity, and low power consumption. Both devices have a fanout of 15 LS-TTL equivalent inputs.
The MM54HC540/MM74HC540 is an inverting buffer and the MM54HC541/MM74HC541 is a non-inverting buffer. The TRI-STATE control gate operates as a two-input NOR such that if either $\overline{\mathrm{G} 1}$ or $\overline{\mathrm{G} 2}$ are high, all eight outputs are in the high-impedance state.

In order to enhance PC board layout, the 'HC540 and 'HC541 offers a pinout having inputs and outputs on opposite sides of the package. All inputs are protected from damage due to static discharge by diodes to $V_{C C}$ and ground.

## Features

- Typical propagation delay: 12 ns
- TRI-STATE outputs for connection to system buses
- Wide power supply range: 2-6V
(10w quiescent current: $80 \mu \mathrm{~A}$ maximum ( 74 HC series)
- Output current: 6 mA


## Connection Diagrams

## Dual-In-LIne Package



MM54HC540/MM74HC540
54HC540 (J) 74HC540 (J,N)


MM54HC541/MM74HC541
54HC541 (J) 74HC541 (J,N)

Absolute Maximum Ratings (Notes 1 \& 2 Operating Conditions

| Supply Voltage (VCC) | -0.5 to +7.0 V |
| :---: | :---: |
| DC Input Voltage ( $\mathrm{V}_{\text {IN }}$ ) | -1.5 to $\mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V}$ |
| DC Output Voltage (VOUT) | -0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ |
| Clamp Diode Current (lcD) | $\pm 20 \mathrm{~mA}$ |
| DC Output Current, per pin (lout) | $\pm 35 \mathrm{~mA}$ |
| DC $\mathrm{V}_{\mathrm{CC}}$ or GND Current, per pin (Icc) | $\pm 70 \mathrm{~mA}$ |
| Storage Temperature Range (TSTG) | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Power Dissipation (PD) (Note 3) | 500 mW |
| Lead Temperature ( $\mathrm{T}_{\mathrm{L}}$ ) (Soldering 10 | conds) $\quad 260^{\circ} \mathrm{C}$ |



DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathbf{I H}}$ | Minimum High Level Input Voltage | , | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{array}{r} 1.5 \\ 3.15 \\ 4.2 \end{array}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | 1.5 <br> 3.15 4.2 <br> 4.2 | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $V_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{I N}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 6.0 \mathrm{~mA} \\ & \left\|{ }_{\text {IOUT }}\right\| \leq 7.8 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{array}{r} 3.84 \\ 5.34 \end{array}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\text {OL }}$ | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {IH }} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|l_{\text {IOUT }}\right\| \leq 6.0 \mathrm{~mA} \\ & \mid \text { Iout } \mid \leq 7.8 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{array}{r} 0.26 \\ 0.26 \\ \hline \end{array}$ | $\begin{aligned} & 0.33 \\ & 0.33 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & v \\ & v \end{aligned}$ |
| IN | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| loz | Maximum TRISTATE Output Leakage Current | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IH}} \\ & \mathrm{~V}_{\mathrm{OUT}}=\mathrm{V}_{\mathrm{CC}} \text { or } \mathrm{GND} \end{aligned}$ | 6.0 V |  | $\pm 0.5$ | $\pm 5$ | $\pm 10$ | $\mu \mathrm{A}$ |
| Icc | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & I_{O U T}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Uniess otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.

Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{VOH}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{I H}$ and $\mathrm{V}_{I L}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{I H}$ value at 5.5 V is 3.85 V .) The worst case leakage current (liN, $\mathrm{I}_{\mathrm{CC}}$, and $\mathrm{I}_{\mathrm{Oz}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

## AC Electrical Characteristics

$V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {PHL, }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay (540) | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 12 | 18 | ns |
| $\mathrm{t}_{\text {PHL }} \mathrm{t}^{\text {PLH }}$ | Maximum Propagation Delay (541) | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 14 | 20 | ns |
| $\mathrm{tPZH}^{\text {, }}$ tPZL | Maximum Output Enable Time | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=\mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=45 \mathrm{pF} \end{aligned}$ | 17 | 28 | ns |
| ${ }_{\text {t }}{ }^{\text {Hz }}$, tPLZ | Maximum Output Disable Time | $\begin{aligned} & R_{\mathrm{L}}=\mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF} \end{aligned}$ | 15 | 25 | ns |

## AC Electrical Characteristics

$V_{C C}=2.0 \mathrm{~V}$ to $6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| ${ }^{\text {PrHL }}$, $\mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay (540) | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & C_{L}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 55 \\ & 83 \\ & \hline \end{aligned}$ | $\begin{aligned} & 100 \\ & 150 \\ & \hline \end{aligned}$ | $\begin{array}{r} 126 \\ 190 \\ \hline \end{array}$ | $\begin{array}{r} 149 \\ 224 \\ \hline \end{array}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{array}{\|l} \hline 4.5 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ \hline \end{array}$ | $\begin{array}{r} 12 \\ 22 \\ \hline \end{array}$ | $\begin{aligned} & 20 \\ & 30 \\ & \hline \end{aligned}$ | $\begin{aligned} & 25 \\ & 38 \\ & \hline \end{aligned}$ | $\begin{aligned} & 30 \\ & 45 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{array}{r} 11 \\ 18 \\ \hline \end{array}$ | $\begin{aligned} & 17 \\ & 26 \\ & \hline \end{aligned}$ | $\begin{aligned} & 21 \\ & 32 \\ & \hline \end{aligned}$ | $\begin{aligned} & 25 \\ & 38 \\ & \hline \end{aligned}$ | ns <br> ns |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay (541) | $\begin{aligned} & C_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{array}{r} 58 \\ 83 \\ \hline \end{array}$ | $\begin{aligned} & 115 \\ & 165 \\ & \hline \end{aligned}$ | $\begin{array}{r} 145 \\ 208 \\ \hline \end{array}$ | $\begin{array}{r} 171 \\ 246 \\ \hline \end{array}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \end{aligned}$ | $\begin{array}{r} 14 \\ 17 \\ \hline \end{array}$ | $\begin{aligned} & 23 \\ & 33 \\ & \hline \end{aligned}$ | $\begin{aligned} & 29 \\ & 42 \\ & \hline \end{aligned}$ | $\begin{aligned} & 34 \\ & 49 \\ & \hline \end{aligned}$ | ns <br> ns |
|  |  | $\begin{aligned} \mathrm{C}_{\mathrm{L}} & =50 \mathrm{pF} \\ \mathrm{C}_{\mathrm{L}} & =150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 11 \\ & 14 \\ & \hline \end{aligned}$ | $\begin{array}{r} 20 \\ 28 \\ \hline \end{array}$ | $\begin{aligned} & 25 \\ & 35 \end{aligned}$ | $\begin{aligned} & 29 \\ & 42 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ${ }_{\text {tPZH, }}, t_{\text {PZL }}$ | Maximum Output Enable Time | $\begin{aligned} & \hline \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \hline \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{array}{\|l} 2.0 \mathrm{~V} \\ 2.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{gathered} 75 \\ 100 \\ \hline \end{gathered}$ | $\begin{aligned} & 150 \\ & 200 \\ & \hline \end{aligned}$ | $\begin{aligned} & 189 \\ & 252 \\ & \hline \end{aligned}$ | $\begin{array}{r} 224 \\ 298 \\ \hline \end{array}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{array}{\|l} \hline 4.5 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ \hline \end{array}$ | $\begin{aligned} & 15 \\ & 30 \\ & \hline \end{aligned}$ | $\begin{aligned} & 30 \\ & 40 \\ & \hline \end{aligned}$ | $\begin{aligned} & 38 \\ & 50 \end{aligned}$ | $\begin{array}{r} 45 \\ 60 \\ \hline \end{array}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & C_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{array}{\|l} \hline 6.0 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{aligned} & 13 \\ & 17 \\ & \hline \end{aligned}$ | $\begin{aligned} & 26 \\ & 34 \\ & \hline \end{aligned}$ | $\begin{array}{r} 32 \\ .43 \\ \hline \end{array}$ | $\begin{array}{r} 38 \\ 51 \\ \hline \end{array}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| $t_{\text {PHZ }}$, $\mathrm{t}_{\text {PLZ }}$ | Maximum Output Disable Time | $\begin{aligned} & R_{L}=1 \mathrm{k} \Omega \\ & C_{L}=50 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{aligned} & 150 \\ & 30 \\ & 26 \\ & \hline \end{aligned}$ | $\begin{array}{r} 189 \\ 38 \\ 32 \\ \hline \end{array}$ | $\begin{gathered} 224 \\ 45 \\ 38 \\ \hline \end{gathered}$ | ns <br> ns <br> ns |
| ${ }_{\text {t }}^{\text {ThL }}$, $\mathrm{t}_{\text {tLH }}$ | Maximum Output Rise and Fall Time | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 25 \\ & 7 \\ & 6 \end{aligned}$ | $\begin{aligned} & 60 \\ & 12 \\ & 10 \end{aligned}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{aligned} & 90 \\ & 18 \\ & 15 \\ & \hline \end{aligned}$ | ns <br> ns <br> ns |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | $\begin{aligned} & \mathrm{OC}=\mathrm{V}_{\mathrm{CC}} \\ & \mathrm{OC}=\mathrm{GND} \end{aligned}$ |  | $\begin{aligned} & 10 \\ & 50 \\ & \hline \end{aligned}$ |  |  |  | $\begin{aligned} & \mathrm{pF} \\ & \mathrm{pF} \end{aligned}$ |
| $\mathrm{CiN}_{\text {I }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |
| Cout | Maximum Output Capacitance |  |  | 15. | 20 | 20 | 20 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+l_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+l_{C C}$.
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## General Description

This octal transceiver utilizes microCMOS technology, 3.0 micron silicon gate N -well CMOS, and is intended for two-way asynchronous communication between data buses. These devices possess the low power consumption of CMOS circuitry, yet have speeds comparable to low power Schottky TTL circuits. They are output compatible with LS-TTL, and can drive up to 15 LS-TTL loads. All inputs are protected from damage due to static discharge by diodes to $V_{C C}$ and ground.
The HC543 contains two sets of D-type latches for temporary storage of data flowing in either direction. Separate latch enable and output enable inputs are provided for each register to permit independent control of inputting and outputting in either direction of data flow.

For data flow from $A$ to $B$, for example, the A-to-B enable ( $\overline{E A B}$ ) input must be 'low' in order to enter data from A0-A7 or take data from B0-B7, as indicated in the I/O Control Table. With EAB low, a low signal on A-to-B latch enable ( $\overline{\mathrm{LEAB}}$ ) input makes the A -to- B latches transparent; a subsequent low-to-high transition of the $\overline{L E A B}$ signal puts the A latches in the storage mode and their outputs no longer change with the $A$ inputs. With $\overline{E A B}$ and $\overline{O E A B}$ both low, the TRI-STATE ${ }^{\circledR}$ B output buffers are active and reflect the data present at the output of the $A$ latches. Control of data flow from $B$ to $A$ is similar, but uses the $\overline{E B A}, \overline{L E B A}$ and $\overline{O E B A}$ inputs.

## Features

- Octal TRI-STATE outputs for $\mu \mathrm{P}$ bus applications
- Output drive capability: 15 LS-TTL loads
- Large output current: 6 mA
- Back-to-back registers for storage
- Separate controls for data flow in each direction


## I/O Control Table

| Inputs |  |  | Latch Status A.to-B | Output Buffers |
| :---: | :---: | :---: | :---: | :---: |
| $\overline{\text { EAB }}$ | $\overline{\text { LEAB }}$ | OEAB |  | B0-B7 |
| H | X | X | Storing | Hi-Z |
| X | H | - | Storing | - |
| X | - | H | - | $\mathrm{Hi}-\mathrm{Z}$ |
| L | L | L | Transparent | Current A Inputs |
| L | H | L | Storing | Previous A Inputs* |

*Before $\overline{\text { EEAB }}$ low-to-hlgh transition
$\mathrm{H}=$ high voltage level
$L=$ low voltage level
$\mathrm{X}=$ Don't care
$\dagger \mathrm{A}-\mathrm{to}-\mathrm{B}$ data flow shown: $\mathrm{B}-\mathrm{to}$-A flow control is the same, except uses $\overline{E B A}, \operatorname{LEBA}$ and $\overline{O E B A}$

## Logic Diagram



## Connection Diagram

## Dual-In-Line Package



## General Description

This octal transceiver utilizes microCMOS technology, 3.0 micron silicon gate N -well CMOS, and is intended for two-way asynchronous communicaticn between data buses. These devices possess the low pover consumption of CMOS circuitry, yet have speeds comparable to low power Schottky TTL circuits. They are output compatible with LS.TTL, and can drive up to 15 LS-TTL loads. All inputs are protected from damage due to static discharge by diodes to $\mathrm{V}_{\mathrm{CC}}$ and ground.
The HC544 contains two sets of D-type latches for temporary storage of data flowing in either direction. Separate latch enable and output enable inputs are provided for each register to permit independent control of inputting and outputting in either direction of data flow.
For data flow from $A$ to $B$, for example, the $A$-to- $B$ enable ( $\overline{E A B}$ ) input must be 'low' in order to enter data from $A 0-A 7$ or take data from $\mathrm{B} 0-\mathrm{B} 7$, as indicated in the I/O Control Table. With $\overline{E A B}$ low, a low signal on A-to-B latch enable ( $\overline{\mathrm{LEAB}}$ ) input makes the A -to- $B$ latches transparent; a subsequent low-to-high transition of the $\overline{\text { LEAB }}$ signal puts the A latches in the storage mode and their outputs no longer change with the $A$ inputs. With $\overline{E A B}$ and $\overline{O E A B}$ both low, the TRI-STATE ${ }^{\oplus}$ B output buffers are active and reflect the data present at the output of the A latches. Control of data flow from $B$ to $A$ is similar, but uses the $\overline{E B A}, \overline{L E B A}$ and $\overline{O E B A}$ inputs.

## Features

- Inverting outputs
- Octal TRI-STATE outputs for $\mu \mathrm{P}$ bus applications
- Output drive capability: 15 LS-TTL loads

■ Large output current: 6 mA

- Back-to-back registers for storage
- Separate controls for data flow in each direction


## I/O Control Table

| Inputs |  |  | Latch Status A.to.B | Output Buffers |
| :---: | :---: | :---: | :---: | :---: |
| $\overline{E A B}$ | LEAB | $\overline{\text { OEAB }}$ |  | B0-B7 |
| H | X | $X$ | Storing | Hi-Z |
| X | H | - | Storing | - |
| X | - | $\mathrm{H}^{+}$ | - | $\mathrm{Hi}-\mathrm{Z}$ |
| L | L | L | Transparent | Current $\bar{A}$ Inputs |
| L | H | L | Storing | Previous $\overline{\mathrm{A}}$ Inputs* |

[^7]
## Connection Diagram



# MM54HC550/MM74HC550 Octal Registered Transceiver with Status Flags 

## General Description

This octal transceiver utilizes microCMOS technology, 3.0 micron silicon gate N -well.CMOS, and is intended for two-way asynchronous communication between data buses. These devices possess the low power consumption of CMOS circuitry, yet have speeds comparable to low power Schottky TTL circuits. They are output compatible with LS-TTL; and can drive up to 15 LS-TTL loads. All inputs are protected from damage due to static discharge by diodes to $V_{C C}$ and ground.
The MM54HC550/MM74HC550 contain two 8-bit registers for temporary storage of data flowing in either direction. Each register has its own clock pulse and clock enable inputs, as well as a flag flip-flop that is set automatically as the register is loaded. Each flag flip-flop is provided with a clear input, and each register has a separate output enable control for its TRI-STATE ${ }^{\oplus}$ buffers. The separate clocks, flags and enables provide considerable flexibility as I/O ports for demand-response data transfer.
Data applied to the A inputs is entered and storect on the rising edge of the $A$ clock pulse (CPA), provided that the $A$ clock enable (CEA) is low; simultaneously, the status flipflop is set and the A-to-B flag (FAB) output goes high. Data
thus entered from the $A$ inputs is present at the inputs to the B output buffers, but appears only on the B I/O pins when the B output enable ( $\overline{\mathrm{OEB}}$ ) signal is made low. After the B output data is assimilated, the receiving system clears the A-to-B flag flip.flop by applying a low-to-high transition to the CFAB input. Optionally, the $\overline{O E A}$ and CFAB pins can be tied together and operated by one function from the receiving system.
Data flow from $B$-to-A proceeds in the same manner described for $A \cdot t o-B$ flow. Inputs $\overline{C E B}$ and $C P B$ enter the $B$ input data and set the B-to-A flag (FBA) output high. A low signal on $\overrightarrow{O E A}$ enables the $A$ output buffers and a low-tohigh transition on CFBA clears the FBA flag.

## Features <br> ■ Output drive: 15 LS-TTL loads <br> ■ Large output current: 6 mA <br> - Back-to-back registers for storage <br> - Register status flag flip-flops <br> - Separate edge-detecting clears for flag

Logic Diagram


## Dual-In-Line Package



## MM54HC551/MM74HC551 Octal Registered Inverting Transceiver with Status Flags



## General Description

This octal transceiver utilizes microCMOS technology, 3.0 micron silicon gate N -well CMOS, and is intended for two-way asynchronous communication between data buses. These devices possess the low power consumption of CMOS circuitry, yet have speeds comparable to low power Schottky TTL circuits. They are output compatible with LS-TTL, and can drive up to 15 LS-TTL loads. All inputs are protected from damage due to static discharge by diodes to $\mathrm{V}_{\mathrm{CC}}$ and ground.

The MM54HC551/MM74HC551 contain two 8-bit registers for temporary storage of data flowing in either direction. Each register has its own clock pulse and clock enable inputs, as well as a flag flip-flop that is set automatically as the register is loaded. Each flag flip-flop is provided with a clear input, and each register has a separate output enable control for its TRI-STATE ${ }^{\oplus}$ buffers. The separate clocks, flags and enables provide considerable flexibility as I/O ports for demand-response data transfer.

Data applied to the A inputs is entered and stored on the rising edge of the A clock pulse (CPA), provided that the A clock enable ( $\overline{\mathrm{CEA}})$ is low; simultaneously, the status flipflop is set and the A-to-B flag (FAB) output goes high. Data thus entered from the $A$ inputs is present at the inputs to
the $B$ output buffers, but appears only on the $B / / O$ pins when the $B$ output enable ( $\overline{\mathrm{OEB}}$ ) signal is made low. After the $B$ output data is assimilated, the receiving system clears the A-to-B flag flip-flop by applying a low-to-high transition to the CFAB input. Optionally, the $\overline{O E A}$ and CFAB pins can be tied together and operated by one function from the receiving system.

Data flow from B-to-A proceeds in the same manner described for $A$-to-B flow. Inputs $\overline{C E B}$ and $C P B$ enter the $B$ input data and set the B-to:A flag (FBA) output high. A low signal on $\overline{O E A}$ enables the A output buffers and a low-tohigh transition on CFBA clears the FBA flag.

## Features

- Inverting outputs

■ Output drive: 15 LS-TTL loads

- Large output current: 6 mA
a Back-to-back registers for storage
- Register status flag flip-flops
- Separate edge-detecting clears for flag

Logic Diagram


Connection Diagram


## MM54HC563／MM74HC563

## TRI－STATE ${ }^{\circledR}$ Octal D－Type Latch with Inverted Outputs

## General Description

These high speed OCTAL D－TYPE LATCHES utilize microCMOS Technology， 3.5 micron silicon gate P－well CMOS．They possess the high noise immunity and low pow－ er consumption of standard CMOS integrated circuits，as well as the ability to drive 15 LS－TTL loads．Due to the large output drive capability and the TRI－STATE feature，these devices are ideally suited for interfacing with bus lines in a bus organized system．
When the LATCH ENABLE（LE）input is high，the Q outputs will follow the inversion of the D inputs．When the LATCH ENABLE goes low，data at the $D$ inputs will be retained at the outputs until LATCH ENABLE returns high again．When a high logic lpvel is applied to the OUTPUT CONTROL（OC） input，all outputs go to a high impedance state，regardless of what signals are present at the other inputs and the state of the storage elements．

The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is speed，function and pin－out compatible with the standard 54LS／74LS logic family．All inputs are protected from damage due to static discharge by internal diode clamps to $V_{C C}$ and ground．

## Features

－Typical propagation delay： 13 ns
－Wide operating voltage range： 2 to 6 volts
Low input current： $1 \mu \mathrm{~A}$ maximum
－Low quiescent current： $80 \mu \mathrm{~A}$ maximum（ 74 series）
$\pm$ Compatible with bus－oriented systems
－Output drive capability： 15 LS－TTL loads
⿴囗十⿴囗十

Connection Diagram

## Dual－In－Line Package



## Truth Table

| Output <br> Control | Latch <br> Enable | Data | Output |
| :---: | :---: | :---: | :---: |
| L | H | H | L |
| L | H | L | H |
| L | L | X | Q̄0 |
| H | X | X | Z |

[^8]$Q_{0}=$ level of output before steady－state input conditions were established
$Z=$ high impedance


Note 1: Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$. and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $V_{I H}$ and $V_{I L}$ occur at $V_{C C}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $V_{I H}$ value at 5.5 V is 3.85 V .) The worst case leakage current (I ${ }_{I N}$, $I_{C c}$ and $\mathrm{I}_{\mathrm{Oz}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6$ ns (Note 6)

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {PHL }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Data to Q | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 12 | 19 | ns |
| $\mathrm{tPHL}^{\text {tPLH }}$ | Maximum Propagation Delay, Clock to Q | $C_{L}=45 \mathrm{pF}$ | 12 | 20 | ns |
| $\mathrm{t}_{\text {PZH, }} \mathrm{tPZL}$ | Maximum Output Enable Time | $\begin{aligned} & R_{L}=1 \mathrm{k} \Omega \\ & C_{L}=45 \mathrm{pF} \\ & \hline \end{aligned}$ | 13 | 25 | ns |
| $\mathrm{t}_{\text {PHZ }}, \mathrm{t}_{\text {PLZ }}$ | Maximum Output Disable Time | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF} \\ & \hline \end{aligned}$ | 11 | 20 | ns |
| ts | Minimum Set Up Time |  | 10 | 15 | ns |
| ${ }_{\text {t }}$ | Minimum Hold Time |  | 2 | 5 | ns |
| tw | Minimum Pulse Width |  | 10 | 16 | ns |

## AC Electrical Characteristics $v_{C C}=2.0-6.0 \mathrm{~V}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (Note 6)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| ${ }^{\text {tPHL }}$, tPLH | Maximum Propagation Delay, Data to $\overline{\mathbf{Q}}$ | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & C_{L}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 45 \\ & 58 \end{aligned}$ | $\begin{aligned} & 110 \\ & 150 \end{aligned}$ | $\begin{aligned} & 138 \\ & 188 \end{aligned}$ | $\begin{aligned} & 165 \\ & 225 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 14 \\ & 21 \\ & \hline \end{aligned}$ | $\begin{aligned} & 22 \\ & 30 \\ & \hline \end{aligned}$ | $\begin{aligned} & 28 \\ & 38 \\ & \hline \end{aligned}$ | $\begin{aligned} & 33 \\ & 40 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & C_{L}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 12 \\ & 19 \\ & \hline \end{aligned}$ | $\begin{aligned} & 19 \\ & 26 \\ & \hline \end{aligned}$ | $\begin{aligned} & 24 \\ & 33 \\ & \hline \end{aligned}$ | $\begin{aligned} & 29 \\ & 39 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ${ }^{\text {t }}$ PHL ${ }^{\text {t }}$ PLH | Maximum Propagation Delay, Clock to $\overline{\mathbf{Q}}$ | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 46 \\ & 60 \\ & \hline \end{aligned}$ | $\begin{aligned} & 115 \\ & 155 \\ & \hline \end{aligned}$ | $\begin{aligned} & 143 \\ & 194 \\ & \hline \end{aligned}$ | $\begin{aligned} & 173 \\ & 233 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \hline \end{aligned}$ |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & C_{b}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{array}{r} 4.5 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ \hline \end{array}$ | $\begin{aligned} & 14 \\ & 21 \\ & \hline \end{aligned}$ | $\begin{aligned} & 23 \\ & 31 \\ & \hline \end{aligned}$ | $\begin{array}{r} 29 \\ 47 \\ \hline \end{array}$ | $\begin{aligned} & 35 \\ & 47 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & C_{L}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 12 \\ & 19 \\ & \hline \end{aligned}$ | $\begin{aligned} & 20 \\ & 27 \\ & \hline \end{aligned}$ | $\begin{aligned} & 25 \\ & 34 \\ & \hline \end{aligned}$ | $\begin{aligned} & 30 \\ & 41 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ${ }_{\text {t }}^{\text {PZH, }}$, $\mathrm{t}_{\text {PZL }}$ | Maximum Output Enable Time | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ |  |  |  |  |  |  |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 55 \\ & 67 \\ & \hline \end{aligned}$ | $\begin{aligned} & 140 \\ & 180 \\ & \hline \end{aligned}$ | $\begin{aligned} & 175 \\ & 225 \\ & \hline \end{aligned}$ | $\begin{aligned} & 210 \\ & 270 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \hline \end{aligned}$ |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & C_{L}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 15 \\ & 24 \\ & \hline \end{aligned}$ | $\begin{aligned} & 28 \\ & 36 \\ & \hline \end{aligned}$ | $\begin{aligned} & 35 \\ & 45 \\ & \hline \end{aligned}$ | $\begin{aligned} & 42 \\ & 54 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \hline \end{aligned}$ |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & C_{L}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{array}{r} 14 \\ 22 \\ \hline \end{array}$ | $\begin{aligned} & 24 \\ & 31 \\ & \hline \end{aligned}$ | $\begin{aligned} & 30 \\ & 39 \\ & \hline \end{aligned}$ | $\begin{aligned} & 36 \\ & 47 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| tphz, $^{\text {t }}$ PLZ | Maximum Output Disable Time | $\begin{aligned} & R_{L}=1 \mathrm{k} \Omega \\ & C_{L}=50 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & \hline 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 40 \\ & 13 \\ & 12 \\ & \hline \end{aligned}$ | $\begin{gathered} 125 \\ 25 \\ 21 \\ \hline \end{gathered}$ | $\begin{gathered} 156 \\ 31 \\ 27 \\ \hline \end{gathered}$ | $\begin{gathered} 188 \\ 38 \\ 32 \\ \hline \end{gathered}$ | ns ns ns |
| ts | Minimum Set Up Time Data to LE |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{array}{c\|} \hline 30 \\ 10 \\ 9 \\ \hline \end{array}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \\ & \hline \end{aligned}$ | $\begin{aligned} & 110 \\ & 22 \\ & 19 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \\ & \hline \end{aligned}$ |
| $\mathrm{t}_{\mathrm{H}}$ | Minimum Hold Time LE to Data |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{gathered} 25 \\ 5 \\ 4 \\ \hline \end{gathered}$ | $\begin{gathered} 31 \\ 6 \\ 5 \\ \hline \end{gathered}$ | $\begin{gathered} 38 \\ 7 \\ 6 \\ \hline \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \\ & \hline \end{aligned}$ |
| tw | Minimum Pulse Width, LE $D_{0}$ |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{gathered} 30 \\ 9 \\ 8 \\ \hline \end{gathered}$ | $\begin{aligned} & \hline 80 \\ & 16 \\ & 14 \\ & \hline \end{aligned}$ | $\begin{gathered} 100 \\ 20 \\ 18 \\ \hline \end{gathered}$ | $\begin{gathered} 120 \\ 24 \\ 20 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| $t_{r}, t_{t}$ | Maximum Input Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{array}{\|c\|} \hline 1000 \\ 500 \\ 400 \\ \hline \end{array}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \\ \hline \end{gathered}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \\ \hline \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \\ & \hline \end{aligned}$ |
| ${ }_{\text {t }}^{\text {LLH, }}$, ${ }_{\text {THL }}$ | Maximum Output Rise and Fall Time | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{gathered} 25 \\ 7 \\ 6 \end{gathered}$ | $\begin{aligned} & 60 \\ & 12 \\ & 10 \\ & \hline \end{aligned}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{aligned} & 90 \\ & 18 \\ & 15 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) (per latch) | $\begin{aligned} & \mathrm{OE}=\mathrm{V}_{\mathrm{CC}} \\ & \mathrm{OE}=\mathrm{GND} \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 30 \\ & 50 \\ & \hline \end{aligned}$ | . |  |  | $\begin{aligned} & \mathrm{pF} \\ & \mathrm{pF} \end{aligned}$ |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | PF |
| COUT | Maximum Output Capacitance |  |  | 15 | 20 | 20 | 20 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+l_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## MM54HC564/MM74HC564

## TRI-STATE® Octal D-Type Flip-Flop with Inverted Outputs

## General Description

These octal D-type llip-flops utilize microCMOS Technology, 3.5 micron silicon gate $P$-well CMOS. They possess the high noise immunity and low power consumption of standard CMOS integrated circuits as well as the ability to drive 15 LS-TTL loads. Due to the large output drive capability and the TRI-STATE feature, these devices are ideally suited for interfacing with bus lines in a bus organized system.
These devices are positive edge triggered flip-flops. Data at the $D$ inputs, meeting the set-up and hold time requirements, are transferred to the $\overline{\mathbf{Q}}$ outputs on positive going transitions of the CLOCK (CK) input. When a high logic level is applied to the OUTPUT CONTROL (OC) input, all outputs go to a high impedance state, regardless of what signals are present at the other inputs and the state of the storage elements.

The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is speed, function, and pinout compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $V_{C C}$ and ground.

## Features

■ Typical propagation delay: 15 ns

- Wide operating voltage range: $2 \mathrm{~V}-6 \mathrm{~V}$
- Low input current: $1 \mu \mathrm{~A}$ maximum
- Low quiescent current: $80 \mu \mathrm{~A}$ maximum ( 74 HC Series)
- Compatible with bus-oriented systems
- Output drive capability: 15 LS-TTL loads
- Same as 576

Connection Diagram

## Dual-In-LIne Package



MM54HC564/MM74HC564
54HC564 (J) 74HC564 (J,N)

## Truth Table

| Output <br> Control | Clock | Data | Output |
| :---: | :---: | :---: | :---: |
| $L$ | $T$ | $H$ | $L$ |
| $L$ | $T$ | $L$ | $H$ |
| $L$ | $L$ | $X$ | $\bar{Q}_{0}$ |
| $H$ | $X$ | $X$ | $Z$ |

$H=$ High Level, L = Low Level
$X=$ Don't Care
$\uparrow=$ Transition from low-to-high
$Z=$ High Impedance State
$\mathrm{Q}_{0}=$ The level of the output before steady state input conditions were established

Operating Conditions

|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage $\left(V_{C C}\right)$ | 2 | 6 | V |
| DC Input or Output Voltage | 0 | $V_{C C}$ | V |
| ( $\mathrm{V}_{\text {IN }}, V_{\text {OUT }}$ ) |  |  |  |
| Operating Temperature Range $\left(T_{A}\right)$ |  |  |  |
| MM74HC | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |  |
| $\left(\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}\right) \quad V_{C C}=2.0 \mathrm{~V}$ |  | 1000 | ns |
|  | $V_{C C}=4.5 \mathrm{~V}$ | 500 | ns |
| $V_{C C}=6.0 \mathrm{~V}$ |  | 400 | ns |

DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage | : | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | . | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $V_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| VOH | Minimum High Level Output Voltage | $\begin{aligned} & \mathrm{V}_{I N}=\mathrm{V}_{I H} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{I H} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\left.\right\|_{\text {IOUT }}\right\| \leq 6.0 \mathrm{~mA} \\ & \mid \text { IOUT } \mid \leq 7.8 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\text {OL }}$ | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \mid \text { Iout } \mid \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{1 H} \text { or } V_{I L} \\ & \left\|l_{\text {IOUT }}\right\| \leq 6.0 \mathrm{~mA} \\ & \left\|{ }_{\text {Iout }}\right\| \leq 7.8 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & V \\ & V \end{aligned}$ |
| IN | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| loz | Maximum TRI-STATE Output <br> Leakage Current | $\begin{aligned} & V_{\text {OUT }}=V_{C C} \text { or } G N D \\ & O_{C}=V_{I H} \end{aligned}$ | 6.0 V |  | $\pm 0.5$ | $\pm 5.0$ | $\pm 10$ | $\mu \mathrm{A}$ |
| Icc | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } \mathrm{GND} \\ & \mathrm{IOUT}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V | - | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst-case output voltages $(\mathrm{VOH}$, and VOD occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst-case $V_{I H}$ and $V_{I L}$ occur at $V_{C C}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $V_{I H}$ value at 5.5 V is 3.85 V .) The worst-case leakage current ( $I_{\mathrm{N}}, l_{\mathrm{CC}}$, and $\mathrm{I}_{\mathrm{OZ}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (Note 6)

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Operating Frequency |  | 50 | 35 | MHz |
| $t_{\text {PHL }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Clock to Q | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 12 | 20 | ns |
| $\mathrm{tPzH}^{\text {tpzL }}$ | Maximum Output Enable Time | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=45 \mathrm{pF} \end{aligned}$ | 13 | 25 | ns |
| $\mathrm{t}_{\mathrm{PHZ}}, \mathrm{tpLZ}$ | Maximum Output Disable Time | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF} \\ & \hline \end{aligned}$ | 11 | 20 | ns |
| ts | Minimum Set-Up Time |  |  | 20 | ns |
| $\mathrm{t}_{\mathrm{H}}$ | Minimum Hold Time |  |  | 0 | ns |
| tw | Minimum Pulse Width |  |  | 16 | ns |

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=2.0-6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified) (Note 6)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | T.jp |  | Guaranteed | Limits |  |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Operating Frequency | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 6 \\ 30 \\ 35 \end{gathered}$ | $\begin{gathered} 5 \\ 24 \\ 28 \end{gathered}$ | $\begin{gathered} 4 \\ 20 \\ 23 \end{gathered}$ | MHz <br> MHz <br> MHz |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Clock to $\overline{\mathrm{Q}}$ | $\begin{aligned} & C_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 40 \\ & 51 \\ & \hline \end{aligned}$ | $\begin{aligned} & 115 \\ & 155 \end{aligned}$ | $\begin{array}{r} 143 \\ 194 \\ \hline \end{array}$ | $\begin{aligned} & 173 \\ & 233 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \hline 13 \\ & 19 \\ & \hline \end{aligned}$ | $\begin{aligned} & 23 \\ & 31 \\ & \hline \end{aligned}$ | $\begin{aligned} & 29 \\ & 47 \\ & \hline \end{aligned}$ | $\begin{aligned} & 35 \\ & 47 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \hline \end{aligned}$ |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 12 \\ & 18 \\ & \hline \end{aligned}$ | $\begin{array}{r} 20 \\ 27 \\ \hline \end{array}$ | $\begin{aligned} & 25 \\ & 34 \\ & \hline \end{aligned}$ | $\begin{aligned} & 30 \\ & 41 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \text { ns } \\ & \hline \end{aligned}$ |
| tpzH, $^{\text {tpzL }}$ | Maximum Output Enable Time | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 45 \\ & 59 \end{aligned}$ | $\begin{aligned} & 140 \\ & 180 \end{aligned}$ | $\begin{aligned} & 175 \\ & 225 \end{aligned}$ | $\begin{array}{r} 210 \\ 270 \\ \hline \end{array}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 14 \\ & 20 \\ & \hline \end{aligned}$ | $\begin{aligned} & 28 \\ & 36 \\ & \hline \end{aligned}$ | $\begin{aligned} & 35 \\ & 45 \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline 42 \\ & 54 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & C_{L}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 12 \\ & 18 \\ & \hline \end{aligned}$ | $\begin{aligned} & 24 \\ & 31 \\ & \hline \end{aligned}$ | $\begin{aligned} & 30 \\ & 39 \\ & \hline \end{aligned}$ | $\begin{aligned} & 36 \\ & 47 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $t_{\text {PHZ }}, t_{\text {PLZ }}$ | Maximum Output Disable Time | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline 35 \\ & 12 \\ & 10 \\ & \hline \end{aligned}$ | $\begin{aligned} & 125 \\ & 25 \\ & 21 \end{aligned}$ | $\begin{gathered} 156 \\ 31 \\ 27 \end{gathered}$ | $\begin{array}{r} 188 \\ 38 \\ 32 \end{array}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ${ }^{\text {ts }}$ | Minimum Set-Up Time Data to Clock |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 100 \\ & 20 \\ & 17 \end{aligned}$ | $\begin{gathered} 125 \\ 25 \\ 21 \end{gathered}$ | $\begin{gathered} 150 \\ 30 \\ 25 \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \\ & \hline \end{aligned}$ |
| $\mathrm{t}_{\mathrm{H}}$ | Minimum Hold Time Clock to Data |  | $\begin{aligned} & \hline 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | 0 0 0 | $\begin{aligned} & \hline 0 \\ & 0 \\ & 0 \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| ${ }_{\text {t }}^{\text {THL }}$, $\mathrm{t}_{\text {TLH }}$ | Maximum Output Rise and Fall Time | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{gathered} 25 \\ 7 \\ 6 \\ \hline \end{gathered}$ | $\begin{aligned} & 60 \\ & 12 \\ & 10 \\ & \hline \end{aligned}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{aligned} & 90 \\ & 18 \\ & 15 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| tw | Minimum Clock Pulse Width |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \diamond \end{aligned}$ | $\begin{gathered} 30 \\ 8 \\ 7 \\ \hline \end{gathered}$ | $\begin{aligned} & 80 \\ & 16 \\ & 14 \\ & \hline \end{aligned}$ | $\begin{aligned} & 100 \\ & 20 \\ & 18 \\ & \hline \end{aligned}$ | $\begin{aligned} & 120 \\ & 24 \\ & 20 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $t_{\text {r }}, t_{f}$ | Maximum Input Rise and Fall Time |  | $\begin{aligned} & \hline 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{array}{\|c\|} \hline 1000 \\ 500 \\ 400 \\ \hline \end{array}$ | $\begin{aligned} & 1000 \\ & 500 \\ & 400 \\ & \hline \end{aligned}$ | $\begin{aligned} & 1000 \\ & 500 \\ & 400 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) (per latch) | $\begin{aligned} & \mathrm{OC}=\mathrm{VCC} \\ & \mathrm{OC}=\mathrm{GND} \end{aligned}$ |  | $\begin{aligned} & 30 \\ & 50 \end{aligned}$ |  |  |  | $\begin{aligned} & \mathrm{pF} \\ & \mathrm{pF} \end{aligned}$ |
| $\mathrm{Cl}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | $10^{\circ}$ | pF |
| COUT | Maximum Output Capacitance |  |  | 15 | 20 | 20 | 20 | pF |

[^9]MM54HC573/MM74HC573 TRI-STATE ${ }^{\otimes}$ Octal D-Type Latch

## General Description

These high speed octal D-type latches utilize microCMOS Technology, 3.5 micron silicon gate P-well CMOS. They possess the high noise immunity and low power consumption of standard CMOS integrated circuits, as well as the ability to drive 15 LS-TTL loads. Due to the large output drive capability and the TRI-STATE feature, these devices are ideally suited for interfacing with bus lines in a bus organized system.
When the LATCH ENABLE(LE) input is high, the Q outputs will follow the D inputs. When the LATCH ENABLE goes low, data at the $D$ inputs will be retained at the outputs until LATCH ENABLE returns high again. When a high logic level is applied to the OUTPUT CONTROL OC input, all outputs go to a high impedance state, regardless of what signals are present at the other inputs and the state of the storage elements.

The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is speed, function and pinout compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

- Typical propagation delay: 13 ns
- Wide operating voltage range: 2 to 6 volts
- Low input current: $1 \mu \mathrm{~A}$ maximum
- Low quiescent current: $80 \mu \mathrm{~A}$ maximum ( 74 HC series)
- Compatible with bus-oriented systems
- Output drive capability: 15 LS-TTL loads


## Connection Diagram

Dual-In-Line Package


54HC573 (J) 74HC573 (J,N)

## Truth Table

| Output <br> Control | Latch <br> Enable | Data | Output |
| :---: | :---: | :---: | :---: |
| $L$ | $H$ | $H$ | $H$ |
| $L$ | $H$ | $L$ | $L$ |
| $L$ | $L$ | $X$ | $Q_{0}$ |
| $H$ | $X$ | $X$ | $Z$ |

$H=$ nigh level, $L=$ low level
$Q_{0}=$ level of output before steady-state input conditions were established.
$\mathbf{Z}=$ high impedance
$X=$ Don't care


|  | Min | Max | Units |
| :---: | :---: | :---: | :---: |
| Supply Voltage(VCC) | 2 | 6 | V |
| DC Input or Output Voltage ( $V_{\text {IN }}, V_{\text {OUT }}$ ) | 0 | $V_{C C}$ | V |
| Operating Temperature Range( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |  |
| MM74HC | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |  |
| $\left(t_{r}, t_{t}\right) \quad V_{C C}=2.0 \mathrm{~V}$ |  | 1000 | ns |
| $\mathrm{V}_{\mathrm{cc}}=4.5 \mathrm{~V}$ |  | 500 | ns |
| $\mathrm{V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ |  | 400 | ns. |


| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & \hline 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{array}{r} 1.5 \\ 3.15 \\ 4.2 \end{array}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $V_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| V OH | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 6.0 \mathrm{~mA} \\ & \left\|l_{\text {OuT }}\right\| \leq 7.8 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \\ & \hline \end{aligned}$ | $\begin{array}{r} 3.98 \\ 5.48 \\ \hline \end{array}$ | $\begin{aligned} & 3.84 \\ & 5.34 \\ & \hline \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \end{aligned}$ |
| VOL | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {lout }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{1 \mathrm{H}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\left.\right\|_{\text {OUT }}\right\| \leq 6.0 \mathrm{~mA} \\ & \left\|{ }_{\text {louT }}\right\| \leq 7.8 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{array}{r} 0.26 \\ 0.26 \\ \hline \end{array}$ | $\begin{aligned} & 0.33 \\ & 0.33 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & v \\ & v \end{aligned}$ |
| IN | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| loz | Maximum TRI-STATE Output <br> Leakage Current | $\begin{aligned} & V_{O U T}=V_{C C} \text { or } G N D \\ & O_{C}=V_{I H} \end{aligned}$ | 6.0 V |  | $\pm 0.5$ | $\pm 5.0$ | $\pm 10$ | $\mu \mathrm{A}$ |
| Icc | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or GND } \\ & \mathrm{I}_{\mathrm{OUT}}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " $N$ " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst-case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst-case $\mathrm{V}_{\mathrm{IH}}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathrm{IH}}$ value at 5.5 V is 3.85 V .) The worst-case leakage current (IIN. ICC, and loz) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

AC Electrical Characteristics $\mathrm{V}_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6$ ns (Note 6)

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{tPHL}^{\text {t }}$ tPLH | Maximum Propagation Delay, Data to Q | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 12 | 19 | ns |
| $t_{\text {PHL, }} t_{\text {PLH }}$ | Maximum Propagation Delay, Clock to Q | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 12 | 20 | ns |
| $\mathrm{tPZH} \mathrm{t}_{\text {PZL }}$ | Maximum Output Enable Time | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=45 \mathrm{pF} \end{aligned}$ | 13 | 25 | ns |
| ${ }_{\text {tPHZ }} \mathrm{t}_{\text {PLZ }}$ | Maximum Output Disable Time | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF} \\ & \hline \end{aligned}$ | 11 | 20 | ns |
| ts | Minimum Set Up Time |  | 10 | 15 | ns |
| ${ }_{\text {t }}^{\text {H }}$ | Minimum Hold Time |  | 2 | 5 | ns |
| ${ }_{\text {tw }}$ | Minimum Pulse Width |  | 10 | 16 | ns |

AC Electrical Characteristics (Note 6)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $t_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay Data to Q | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & \hline 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 45 \\ & 58 \\ & \hline \end{aligned}$ | $\begin{array}{\|l\|} \hline 110 \\ 150 \\ \hline \end{array}$ | $\begin{aligned} & 138 \\ & 188 \\ & \hline \end{aligned}$ | $\begin{array}{r} 165 \\ 225 \\ \hline \end{array}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 14 \\ & 21 \end{aligned}$ | $\begin{aligned} & 22 \\ & 30 \end{aligned}$ | $\begin{aligned} & 28 \\ & 38 \end{aligned}$ | $\begin{aligned} & 33 \\ & 40 \end{aligned}$ | ns |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 12 \\ & 19 \\ & \hline \end{aligned}$ | $\begin{aligned} & 19 \\ & 26 \\ & \hline \end{aligned}$ | $\begin{aligned} & 24 \\ & 33 \\ & \hline \end{aligned}$ | $\begin{aligned} & 29 \\ & 39 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{t}_{\text {PHL }}, \mathrm{tpLH}$ | Maximum Propagation Delay, Clock to Q | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 46 \\ & 60 \end{aligned}$ | $\begin{array}{\|l\|} \hline 115 \\ 155 \\ \hline \end{array}$ | $\begin{aligned} & 143 \\ & 194 \end{aligned}$ | $\begin{aligned} & 173 \\ & 233 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 14 \\ & 21 \end{aligned}$ | $\begin{aligned} & 23 \\ & 31 \end{aligned}$ | $\begin{aligned} & 29 \\ & 47 \end{aligned}$ | $\begin{aligned} & 35 \\ & 47 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | $\begin{aligned} & C_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 12 \\ & 19 \\ & \hline \end{aligned}$ | $\begin{aligned} & 20 \\ & 27 \\ & \hline \end{aligned}$ | $\begin{aligned} & 25 \\ & 34 \\ & \hline \end{aligned}$ | $\begin{aligned} & 30 \\ & 41 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{t}_{\text {PZH, }} \mathrm{tPZL}$ | Maximum Output Enable Time | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ |  |  |  |  |  |  |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & C_{L}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 55 \\ & 67 \\ & \hline \end{aligned}$ | $\begin{array}{r} 140 \\ 180 \\ \hline \end{array}$ | $\begin{array}{r} 175 \\ 225 \\ \hline \end{array}$ | $\begin{aligned} & 210 \\ & 270 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & \hline 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 15 \\ & 24 \\ & \hline \end{aligned}$ | $\begin{aligned} & 28 \\ & 36 \\ & \hline \end{aligned}$ | $\begin{aligned} & 35 \\ & 45 \\ & \hline \end{aligned}$ | $\begin{array}{r} 42 \\ 54 \\ \hline \end{array}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & \hline 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 14 \\ & 22 \\ & \hline \end{aligned}$ | $\begin{aligned} & 24 \\ & 31 \\ & \hline \end{aligned}$ | $\begin{aligned} & 30 \\ & 39 \\ & \hline \end{aligned}$ | $\begin{aligned} & 36 \\ & 47 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{t}_{\text {PHZ }} \mathrm{tpLZ}$ | Maximum Output Disable Time | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & \hline 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 40 \\ & 13 \\ & 12 \\ & \hline \end{aligned}$ | $\begin{gathered} \hline 125 \\ 25 \\ 21 \\ \hline \end{gathered}$ | $\begin{aligned} & 156 \\ & 31 \\ & 27 \\ & \hline \end{aligned}$ | $\begin{gathered} 188 \\ 38 \\ 32 \\ \hline \end{gathered}$ | $\begin{aligned} & \hline \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| ts | Minimum Set Up Time Data to LE |  | $\begin{array}{\|l} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{gathered} 30 \\ 10 \\ 9 \\ \hline \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \\ & \hline \end{aligned}$ | $\begin{aligned} & 110 \\ & 22 \\ & 19 \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| $\mathrm{t}_{\mathrm{H}}$ | Minimum Hold Time LE to Data |  | $\begin{aligned} & \hline 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | 25 <br> 5 <br> 4 | $\begin{gathered} \hline 31 \\ 6 \\ 5 \\ \hline \end{gathered}$ | $\begin{gathered} 38 \\ 7 \\ 6 \\ \hline \end{gathered}$ | $\begin{aligned} & \hline \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $t_{W}$ | Minimum Pulse Width LE |  | $\begin{aligned} & \hline 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 9 \\ 8 \\ \hline \end{gathered}$ | $\begin{aligned} & \hline 80 \\ & 16 \\ & 14 \\ & \hline \end{aligned}$ | $\begin{aligned} & 100 \\ & 20 \\ & 18 \\ & \hline \end{aligned}$ | $\begin{aligned} & 120 \\ & 24 \\ & 20 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \\ & \hline \end{aligned}$ |
| ${ }_{\text {t }}$ Lh, $\mathrm{t}_{\text {THL }}$ | Maximum Output Rise and Fall Time | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{gathered} 25 \\ 7 \\ 6 \\ \hline \end{gathered}$ | $\begin{aligned} & 60 \\ & 12 \\ & 10 \\ & \hline \end{aligned}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{aligned} & 90 \\ & 18 \\ & 15 \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) (per latch) | $\begin{aligned} & \mathrm{OE}=\mathrm{V}_{\mathrm{CC}} \\ & \mathrm{OE}=\mathrm{GND} \end{aligned}$ |  | $\begin{aligned} & 30 \\ & 50 \end{aligned}$ |  |  | ; | $\begin{aligned} & \mathrm{pF} \\ & \mathrm{pF} \end{aligned}$ |
| $\mathrm{CIN}^{\text {N }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |
| COUT | Maximum Output Capacitance |  |  | 15 | 20 | - 20 | 20 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption. $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## MM54HC574/MM74HC574

TRI-STATE ${ }^{\circledR}$ Octal D-Type Flip-Flop

## General Description

These high speed octal D-type flip-flops utilize microCMOS Technology, 3.5 micron silicon gate P-well CMOS. They possess the high noise immunity and low power consumption of standard CMOS integrated circuits, as well as the ability to drive 15 LS-TTL loads. Due to the large output drive capability and the TRI-STATE feature, these devices are ideally suited for interfacing with bus lines in a bus organized system.
These devices are positive edge triggered flip-flops. Data at the D inputs, meeting the set-up and hold time requirements, are transferred to the Q outputs on positive going transitions of the CLOCK (CK) input. When a high logic level is applied to the OUTPUT CONTROL (OC) input, all outputs go to a high impedance state, regardless of what signals are present at the other inputs and the state of the storage elements.

The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is speed, function, and pinout compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

- Typical propagation delay: 13 ns
- Wide operating voltage range: $2 \mathrm{~V}-6 \mathrm{~V}$
- Low input current: $1 \mu \mathrm{~A}$ maximum
- Low quiescent current: $80 \mu \mathrm{~A}$ maximum
- Compatible with bus-oriented systems
(1) Output drive capability: 15 LS-TTL loads


## Connection Diagrams

## Dual-In-LIne Package



## Truth Table

| Output <br> Control | Clock | Data | Output |
| :---: | :---: | :---: | :---: |
| L | $\uparrow$ | H | H |
| L | $\uparrow$ | L | L |
| L | L | X | $\mathrm{Q}_{0}$ |
| H | X | X | Z |

[^10]| Absolute Maximum Ratings (Notes 1 \& 2) |  |
| :---: | :---: |
| Supply Voltage ( $\mathrm{V}_{\mathrm{C} C}$ ) | -0.5 to +7.0 V |
| DC Input Voltage ( $\mathrm{V}_{\text {IN }}$ ) | -1.5 to $\mathrm{V}_{\mathrm{cc}}+1.5 \mathrm{~V}$ |
| DC Output Voltage (VOUT) | -0.5 to $\mathrm{V}_{C C}+0.5 \mathrm{~V}$. |
| Clamp Diode Current ( (IK, Iok) | $\pm 20 \mathrm{~mA}$ |
| DC Output Current, per pin (lout) | $\pm 35 \mathrm{~mA}$ |
| DC V $\mathrm{CCC}^{\text {or GND Current, per pin (lcc) }}$ | $\pm 70 \mathrm{~mA}$ |
| Storage Temperature Range (TSTG) | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Power Dissipation (PD) (Note 3) | 500 mW |
| Lead Temperature ( $\mathrm{T}_{\mathrm{L}}$ ) (Soldering 10 | onds) $260^{\circ} \mathrm{C}$ |

Operating Conditions


DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{1} \mathrm{H}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{gathered} 1.9 \\ 4.4 \\ 5.9 \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{1 \mathrm{H}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\left.\right\|_{\text {IOUT }}\right\| \leq 6.0 \mathrm{~mA} \\ & \left\|\left.\right\|_{\text {lout }}\right\| \leq 7.8 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{array}{r} 3.98 \\ 5.48 \\ \hline \end{array}$ | $\begin{array}{r} 3.84 \\ 5.34 \\ \hline \end{array}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{1 \mathrm{H}} \text { or } \mathrm{V}_{1 \mathrm{~L}} \\ & \left\|\left.\right\|_{\text {Iout }}\right\| \leq 6.0 \mathrm{~mA} \\ & \mid \text { lout } \mid \leq 7.8 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \\ & \hline \end{aligned}$ | $\begin{array}{r} 0.33 \\ 0.33 \\ \hline \end{array}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & V \\ & V \end{aligned}$ |
| In | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| loz | Maximum TRI-STATE Output Leakage Current | $\begin{aligned} & V_{\text {OUT }}=V_{\text {CC }} \text { or } \mathrm{GND} \\ & \mathrm{O}_{\mathrm{C}}=\mathrm{V}_{\mathrm{IH}} \end{aligned}$ | 6.0 V |  | $\pm 0.5$ | $\pm 5.0$ | $\pm 10$ | $\mu \mathrm{A}$ |
| Icc | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & I_{\text {OUT }}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 8.0 | - 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " $N$ " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst-case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst-case $\mathrm{V}_{\mathrm{IH}}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathrm{IH}}$ value at 5.5 V is 3.85 V .) The worst-case leakage current ( $\mathrm{IIN}_{\mathrm{N}}$ I ICc, and $\mathrm{IOz}_{\mathrm{O}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{t}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $f_{\text {MAX }}$ | Maximum Operating Frequency |  | 50 | 35 | MHz |
| $t_{\text {f }}$ | Maximum Propagation Delay, Clock to Q | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 12 | 20 | ns |
| $\mathrm{t}_{\mathrm{PZH}}, \mathrm{t}_{\mathrm{PZL}}$ | Maximum Output Enable Time | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=45 \mathrm{pF} \\ & \hline \end{aligned}$ | 13 | 25 | ns |
| $t_{\text {PHZ }}$, tplz | Maximum Output Disable Time | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF} \end{aligned}$ | 11 | 20 | ns |
| ts | Minimum Set-Up Time |  |  | 20 | ns |
| ${ }_{\text {t }}^{\text {H }}$ | Minimum Hold Time |  |  | 0 | ns |
| tw | Minimum Pulse Width |  |  | 16 | ns |

AC Electrical Characteristics $v_{C C}=2.0-6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $f_{\text {max }}$ | Maximum Operating Frequency | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 6 \\ 30 \\ 35 \end{gathered}$ | $\begin{gathered} 5 \\ 24 \\ 28 \end{gathered}$ | $\begin{gathered} 4 \\ 20 \\ 23 \end{gathered}$ | MHz <br> MHz <br> MHz |
| $t_{\text {PHL, }} t_{\text {PLH }}$ | Maximum Propagation Delay, Clock to Q | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 2.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{aligned} & 40 \\ & 51 \\ & \hline \end{aligned}$ | $\begin{aligned} & 115 \\ & 155 \end{aligned}$ | $\begin{aligned} & 143 \\ & 194 \end{aligned}$ | $\begin{aligned} & 173 \\ & 233 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 13 \\ & 19 \\ & \hline \end{aligned}$ | $\begin{aligned} & 23 \\ & 31 \\ & \hline \end{aligned}$ | $\begin{aligned} & 29 \\ & 47 \\ & \hline \end{aligned}$ | $\begin{aligned} & 35 \\ & 47 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 12 \\ & 18 \end{aligned}$ | $\begin{aligned} & 20 \\ & 27 \\ & \hline \end{aligned}$ | $\begin{aligned} & 25 \\ & 34 \\ & \hline \end{aligned}$ | $\begin{aligned} & 30 \\ & 41 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{tPZH}, \mathrm{t}_{\text {PZL }}$ | Maximum Output Enable Time | $\begin{aligned} & R_{L}=1 \mathrm{k} \Omega \\ & C_{L}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{array}{r} 45 \\ 59 \\ \hline \end{array}$ | $\begin{aligned} & 140 \\ & 180 \\ & \hline \end{aligned}$ | $\begin{aligned} & 175 \\ & 225 \\ & \hline \end{aligned}$ | $\begin{aligned} & 210 \\ & 270 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \mathrm{ns} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{array}{\|l} \hline 4.5 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ \hline \end{array}$ | $\begin{aligned} & 14 \\ & 20 \\ & \hline \end{aligned}$ | $\begin{aligned} & 28 \\ & 36 \\ & \hline \end{aligned}$ | $\begin{aligned} & 35 \\ & 45 \\ & \hline \end{aligned}$ | $\begin{aligned} & 42 \\ & 54 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & \hline 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 12 \\ & 18 \end{aligned}$ | $\begin{aligned} & 24 \\ & 31 \end{aligned}$ | $\begin{aligned} & 30 \\ & 39 \end{aligned}$ | $\begin{aligned} & 36 \\ & 47 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| ${ }_{\text {tPHZ }} \mathrm{t}_{\text {PLZ }}$ | Maximum Output Disable Time | $\begin{aligned} & R_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & \hline 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 35 \\ & 12 \\ & 10 \end{aligned}$ | $\begin{gathered} 125 \\ 25 \\ 21 \end{gathered}$ | $\begin{gathered} 156 \\ 31 \\ 27 \\ \hline \end{gathered}$ | $\begin{gathered} \hline 188 \\ 38 \\ 32 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| ts | Minimum Set-Up Time Data to Clock |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ |  | $\begin{gathered} 100 \\ 20 \\ 17 \\ \hline \end{gathered}$ | $\begin{gathered} 125 \\ 25 \\ 21 \end{gathered}$ | $\begin{aligned} & \hline 150 \\ & 30 \\ & 25 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $t_{H}$ | Minimum Hold Time Clock to Data |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & \hline \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| ${ }_{\text {t }}^{\text {THL }}$, $\mathrm{t}_{\text {TLH }}$ | Maximum Output Rise and Fall Time | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | $\begin{array}{\|l} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{gathered} \hline 25 \\ 7 \\ 6 \\ \hline \end{gathered}$ | $\begin{aligned} & \hline 60 \\ & 12 \\ & 10 \\ & \hline \end{aligned}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{aligned} & 90 \\ & 18 \\ & 15 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \\ & \hline \end{aligned}$ |
| tw | Minimum Clock Pulse Width |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{gathered} \hline 30 \\ 9 \\ 8 \\ \hline \end{gathered}$ | $\begin{aligned} & \hline 80 \\ & 16 \\ & 14 \\ & \hline \end{aligned}$ | $\begin{aligned} & 100 \\ & 20 \\ & 18 \\ & \hline \end{aligned}$ | $\begin{aligned} & 120 \\ & 24 \\ & 20 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \\ & \hline \end{aligned}$ |
| $t_{r}, t_{f}$ | Maximum Output Rise* and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{array}{r} 1000 \\ 500 \\ 400 \\ \hline \end{array}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \\ \hline \end{gathered}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \\ \hline \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) (per latch) | $\begin{aligned} & \mathrm{OC}=\mathrm{VCC} \\ & \mathrm{OC}=\mathrm{GND} \end{aligned}$ |  | $\begin{aligned} & 30 \\ & 50 \\ & \hline \end{aligned}$ |  |  |  | $\begin{aligned} & \mathrm{pF} \\ & \mathrm{pF} \end{aligned}$ |
| $\mathrm{C}_{\mathrm{IN}}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |
| Cout | Maximum Output Capacitance |  |  | 15 | 20 | 20 | 20 | pF |

[^11]

## MM54HC589/MM74HC589 8-Bit Shift Registers with Input Latches and TRI-STATE ${ }^{\circledR}$ Serial Output

## General Description

This high speed shift register utilizes microCMOS Technolo$\mathrm{gy}, 3.5$ micron silicon gate P-well CMOS, to achieve the high noise immunity and low power consumption of standard CMOS integrated circuits, as well as the ability to drive 15 LS-TTL loads.
The 'HC589 comes in a 16-pin package and consists of an 8 -bit storage latch feeding a parallel-in, serial-out 8 -bit shift register. Data is serially entered on the SER pin. Both the storage register and shift register have positive-edge triggered clocks. The shift register also has direct load (from storage) and a TRI-STATE output to enable the wire-ORing of multiple devices on a serial bus.
The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is speed, function, and pin-out compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $V_{C C}$ and ground.

## Features

n 8-Bit parallel storage register inputs

- Wide operating voltage range: $2 \mathrm{~V}-6 \mathrm{~V}$
- Shift register has direct overriding load
- Guaranteed shift frequency . . . DC to 30 MHz
- Low quiescent current: $80 \mu \mathrm{~A}$ maximum ( 74 HC Series)
- TRI-STATE output for 'Wire-OR'


## Connection Diagram

Dual-In-Line Package


TL/F/5368-1

54HC589 (J) 74HC589 (J,N)

## Truth Table

| RCK | SCK | $\overline{\text { SLOAD }}$ | $\overline{\mathrm{OE}}$ | Function |
| :---: | :---: | :---: | :---: | :--- |
| $\uparrow$ | X | X | X | Data loaded to input latches |
| $\cdots \uparrow$ | X | L | H | Data loaded from inputs to <br> shift register |
| No <br> lock <br> edge | X | L | H | Data transferred from <br> input latches to shift <br> register |
| X | X | X | L | Serial output in high <br> impedance state |
| X | $\uparrow$ | H | H | Shift register clocked <br> $\mathrm{Q}_{\mathrm{M}}=\mathrm{Q}_{\mathrm{n}-1}, \mathrm{Q}_{\mathrm{O}}=\mathrm{SER}$ |


| Supply Voltage (VCC) | -0.5 to +7.0 V |
| :---: | :---: |
| DC Input Voltage ( $\mathrm{V}_{\text {IN }}$ ) | -1.5 to $\mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V}$ |
| DC Output Voltage (VOUT) | -0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ |
| Clamp Diode Current (lıK, IOK) | $\pm 20 \mathrm{~mA}$ |
| DC Output Current, per pin (lout) | $\pm 25 \mathrm{~mA}$ |
| DC V $\mathrm{CCC}^{\text {or GND Current, per pin (ICC) }}$ | $\pm 50 \mathrm{~mA}$ |
| Storage Temperature Range (TstG) | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Power Dissipation (PD) (Note 3) | 500 mW |
| Lead Temperature ( $T_{L}$ ) (Soldering 10 | conds) $\quad 260^{\circ} \mathrm{C}$ |

Absolute Maximum Ratings (Notes 1 \& 2)

## Operating Conditions

$\left.\begin{array}{lccc}\text { Supply Voltage }\left(V_{C C}\right) & \text { Min } & \text { Max } & \text { Units } \\ \text { DC Input or Output Voltage } & 0 & 6 & V\end{array}\right)$

## DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\text {A }}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \|\|l o u t ~\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \|l o u T\| \leq 4.0 \mathrm{~mA} \\ & \left\|I_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{array}{r} 3.98 \\ 5.48 \\ \hline \end{array}$ | $\begin{array}{r} 3.84 \\ 5.34 \\ \hline \end{array}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \text { V } \\ & \text { V } \end{aligned}$ |
| VoL | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{1 \mathrm{~N}}=\mathrm{V}_{1 \mathrm{H}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|I_{\text {IUT }}\right\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{array}{r} 0.26 \\ 0.26 \\ \hline \end{array}$ | $\begin{aligned} & 0.33 \\ & 0.33 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \text { V } \\ & \text { V } \end{aligned}$ |
| IN | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| Icc | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or GND } \\ & I_{\text {OUT }}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 8.0 | - 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$

Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OU}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathrm{IH}}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathrm{IH}}$ value at 5.5 V is 3.85 V .) The worst case leakage current (llN $I^{\mathrm{CC}}$, and $\mathrm{I}_{\mathrm{Oz}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

## AC Electrical Characteristics $\mathrm{v}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{t}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $f_{\text {MaX }}$ | Maximum Operating Frequency for SCK |  | 50 | 30 | MHz |
| $t_{\text {PHL, }} \mathrm{tPLH}$ | Maximum Propagation Delay From SCK to $\mathrm{Q}_{\mathrm{H}^{\prime}}$ |  |  | 30 | ns |
| $\mathrm{t}_{\text {PHL, }} \mathrm{IPLH}$ | Maximum Propagation Delay From SLOAD to $\mathrm{Q}_{H^{\prime}}$ |  |  | 30 | ns |
| $\mathrm{tPHL}^{\text {P }}$ (PLH | Maximum Propagation Delay From RCK to $\mathrm{Q}_{\mathrm{H}^{\prime}}$ | SLOAD $=\operatorname{logic}$ ' ${ }^{\prime}$ ' | 25 | 45 | ns |
| $\mathrm{tPZH}^{\text {to }}$ PL | Output Enable Time | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ | 18 | 28 | ns |
| $\mathrm{t}_{\text {PHZ }}, \mathrm{t}_{\text {PL }}$ | Output Disable Time | $R_{L}=1 \mathrm{k} \Omega \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}$ | 19 | 25 | ns |
| ts | Minimum Set Up Time From RCK to SCK |  | 10 | 20 | ns |
| ts | Minimum Set Up Time From SER to SCK |  | 10 | 20 | ns |
| ts | Minimum Set Up Time From Inputs A thru H to RCK |  | 10 | 20 | ns |
| ${ }_{\text {t }}$ | Minimum Hold Time |  | 0 | 5 | ns |
| tw | Minimum Pulse Width SCK, RCK, SLOAD |  | 8 | 16 | ns |

AC Electrical Characteristics $\mathrm{v}_{\mathrm{CC}}=2.0-6 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Operating Frequency for SCK |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 5 \\ & 27 \\ & 32 \\ & \hline \end{aligned}$ | $\begin{aligned} & 4 \\ & 21 \\ & 25 \end{aligned}$ | $\begin{gathered} 4 \\ 18 \\ 21 \\ \hline \end{gathered}$ | MHz <br> MHz <br> MHz |
| $\mathrm{tphL}^{\text {t }}$ PLH | Maximum Propagation Delay From SCK or SRLOAD to $\mathrm{aH}_{\mathrm{H}^{\prime}}$ |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 62 \\ & 20 \\ & 18 \\ & \hline \end{aligned}$ | $\begin{gathered} 175 \\ 35 \\ 30 \\ \hline \end{gathered}$ | $\begin{gathered} 220 \\ 43 \\ 37 \\ \hline \end{gathered}$ | $\begin{gathered} 266 \\ 52 \\ 45 \\ \hline \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{tPHL}^{\text {P PLH }}$ | Maximum Propagation Delay from SCK or SRLOAD to $Q_{H}$ | $C_{L}=150 \mathrm{pF}$ | $\begin{aligned} & \hline 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{array}{r} 120 \\ 31 \\ 28 \\ \hline \end{array}$ | $\begin{gathered} 225 \\ 45 \\ 38 \\ \hline \end{gathered}$ | $\begin{array}{r} 284 \\ 57 \\ 48 \\ \hline \end{array}$ | $\begin{array}{r} 335 \\ 67 \\ 57 \\ \hline \end{array}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| $\mathrm{tphL}^{\text {tplH }}$ | Maximum Propagation Delay From RCK to $Q_{H^{\prime}}$ |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 80 \\ & 25 \\ & 21 \\ & \hline \end{aligned}$ | $\begin{array}{r} 210 \\ 42 \\ 36 \\ \hline \end{array}$ | $\begin{array}{r} 265 \\ 53 \\ 45 \\ \hline \end{array}$ | $\begin{gathered} 313 \\ 63 \\ 53 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \text { ns } \\ & \text { ns } \\ & \hline \end{aligned}$ |
| $t_{\text {PHL, }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay RCK to $\mathbf{Q}_{H^{\prime}}$ | $C_{L}=150 \mathrm{pF}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 80 \\ & 25 \\ & 21 \\ & \hline \end{aligned}$ | $\begin{array}{r} 210 \\ 52 \\ 44 \\ \hline \end{array}$ | $\begin{gathered} 265 \\ 66 \\ 56 \\ \hline \end{gathered}$ | $\begin{array}{r} 313 \\ 77 \\ 66 \\ \hline \end{array}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| $\mathrm{t}_{\text {PZH, }} \mathrm{t}_{\text {PZL }}$ | Output Enable Time | . $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 70 \\ & 22 \\ & 20 \\ & \hline \end{aligned}$ | $\begin{gathered} 150 \\ 30 \\ 26 \\ \hline \end{gathered}$ | 189 <br> 38 <br> 32 | $\begin{gathered} 224 \\ 45 \\ 38 \\ \hline \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  | Output Disable Time | $\mathrm{A}_{\mathrm{L}}=1 \mathrm{k} \Omega$ | $\begin{aligned} & \hline 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 70 \\ & 22 \\ & 20 \\ & \hline \end{aligned}$ | $\begin{array}{r} 150 \\ 30 \\ \\ \hline 26 \\ \hline \end{array}$ | $\begin{gathered} 189 \\ 38 \\ 32 \\ \hline \end{gathered}$ | $\begin{aligned} & 224 \\ & 45 \\ & 38 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \\ & \hline \end{aligned}$ |
| ts | Minimum Set Up Time From RCK to SCK |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{array}{r} 100 \\ 20 \\ 17 \\ \hline \end{array}$ | $\begin{aligned} & 125 \\ & 25 \\ & 22 \\ & \hline \end{aligned}$ | $\begin{array}{r} 150 \\ 30 \\ 25 \\ \hline \end{array}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \\ & \hline \end{aligned}$ |
| ts | Minimum Set Up Time From SER to SCK |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{gathered} 100 \\ 20 \\ 17 \\ \hline \end{gathered}$ | $\begin{gathered} 125 \\ 25 \\ 22 \\ \hline \end{gathered}$ | $\begin{array}{r} 150 \\ 30 \\ 25 \\ \hline \end{array}$ | $\begin{aligned} & \text { n8 } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ts | Minimum Set Time From Inputs A thru H to RCK |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 100 \\ & 20 \\ & 17 \\ & \hline \end{aligned}$ | $\begin{aligned} & 125 \\ & 25 \\ & 22 \\ & \hline \end{aligned}$ | $\begin{array}{r} 150 \\ 30 \\ 25 \\ \hline \end{array}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \\ & \hline \end{aligned}$ |
| ${ }_{\text {t }}^{\mathrm{H}}$ | Minimum Hold Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} -5 \\ 0 \\ 1 \\ \hline \end{gathered}$ | $\begin{aligned} & 5 \\ & 5 \\ & 5 \\ & \hline \end{aligned}$ | $\begin{aligned} & 5 \\ & 5 \\ & 5 \end{aligned}$ | $\begin{aligned} & 5 \\ & 5 \\ & 5 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| tw | Minimum Pulse Width SCK, RCK, SCLR, SLOAD |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{gathered} 30 \\ 9 \\ 8 \\ \hline \end{gathered}$ | $\begin{array}{r} 80 \\ 16 \\ 14 \\ \hline \end{array}$ | $\begin{gathered} 100 \\ 20 \\ 17 \\ \hline \end{gathered}$ | $\begin{aligned} & 120 \\ & 24 \\ & 20 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \text { ns } \\ & \text { ns } \\ & \hline \end{aligned}$ |
| $t_{4}, t_{f}$ | Maximum Input Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{array}{r} 1500 \\ 500 \\ 400 \\ \hline \end{array}$ | $\begin{array}{r} 1500 \\ 500 \\ 400 \\ \hline \end{array}$ | $\begin{array}{r} 1500 \\ 500 \\ 400 \\ \hline \end{array}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
|  | Maximum Output Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline 25 \\ & 6 \\ & 5 \\ & \hline \end{aligned}$ | $\begin{aligned} & 60 \\ & 12 \\ & 10 \\ & \hline \end{aligned}$ | $\begin{aligned} & 75 \\ & 15 \\ & 12 \\ & \hline \end{aligned}$ | $\begin{aligned} & 90 \\ & 18 \\ & 15 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ ns |
| CPD | Power Dissipation Capacitance (Note 5) |  |  |  |  |  |  | pF |
| $\mathrm{CiN}_{\text {I }}$ | Maximum input Capacitance | . |  | 5 | 10 | 10 | 10 | pF |
| Cout | Maximum Output Capacitance |  |  | 15 | 20 | 20 | 20 | pF |

Note 5: $\mathrm{C}_{\mathrm{PD}}$ determines the no load dynamic power consumption, $\mathrm{P}_{\mathrm{D}}=\mathrm{C}_{\mathrm{PD}} \mathrm{V}_{\mathrm{CC}}{ }^{2} \mathrm{f}+\mathrm{I}_{\mathrm{CC}} \mathrm{V}_{\mathrm{CC}}$, and the no load dynamic current consumption,
$I_{s}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

Functional Block Diagram (positive logic)

MM54HC589/MM74HC589


Logic Timing Diagram


# MM54HC590／MM74HC590 8－Bit Binary Counter with TRI－STATE ${ }^{\circledR}$ Output Register 

## General Description

These counters are implemented using an advanced 3.0 micron silicon gate N －well microCMOS process to achieve high performance．These devices retain the low power and high noise immunity of CMOS logic，while offering the high speed operation and large output drive typically associated with bipolar circuits．
The MM54HC590／MM74HC590 contain an 8－bit binary counter which feeds an 8 －bit register．The counter is in－ cremented on the rising edge of the CCK input，provided that clock enable，$\overline{\mathrm{CCKEN}}$ ，is low．When the counter increments to the all ones condition，ripple carry out，$\overline{\mathrm{RCO}}$ ，will go low． This enables either synchronous cascading of the counters by connecting the $\overline{R C O}$ of the first stage to the $\overline{C C K E N}$ of the second，or clocking both circuits in parallel．Ripple cascading is accomplished by connecting the $\overline{\mathrm{RCO}}$ of the first to the CCK of the second stage．A clear input is also provided which will reset the counter to the all zeros state．

The output register is loaded with the contents of the counter on the rising edge of the register clock，RCK．The outputs of this register feed TRI－STATE outputs which are enabled when the enable input，$G$ ，is taken low．This enables connection of this part to a system bus．

The MM54HC590／MM74HC590 are functional，speed and pin equivalent to the equivalent LS－TTL circuit．Its inputs are protected from damage due to the electrostatic discharge by diodes from $V_{C C}$ to ground．

## Features

Wide power supply range： 2.0 V to 6.0 V
－High input noise immunity
■ Wide operating frequency range： 30 MHz
－High output current drive： 6.0 mA min
－Low quiescent power consumption： $80 \mu \mathrm{~A}(74 \mathrm{HC})$

## Connection Diagram



MM54HC590/74HC590
Logic Diagram



# MM54HC592/MM74HC592 8-Bit Binary Counter with Input Register <br> MM54HC593/MM74HC593 8-Bit Binary Counter with Bidirectional Input Register/Counter Outputs 

## General Description

These counters are implemented using an advanced 3.0 micron sillicon gate $N$-well microCMOS process to achieve high performance. These devices retain the low power and high noise immunity of CMOS logic, while offering the high speed operation and large output drive typically assoclated with bipolar circuits.
The MM54HC592/MM74HC592 and the MM54HC593/ MM74HC593 contain an 8-bit register which feeds an 8-bit binary counter. The counter is incremented on the rising edge of the CCK input, provided that clock enable, $\overline{\mathrm{CCKEN}}$, is low. When the counter increments to the all ones condition, ripple carry out, $\overline{\mathrm{RCO}}$, will go low. This enables either synchronous cascading of the counters by connecting the $\overline{R C O}$ of the first stage to the CCKEN of the second, or clocking both circuits in parallel. Ripple cascading is accomplished by connecting the $\overline{\mathrm{RCO}}$ of the first to the CCK of the second stage. A clear input is also provided which will reset the counter to the all zeros state.
The input register is loaded on the rising edge of the register clock, RCK. The outputs of this register feed the counter. The counter is loaded with the register's contents when the clock load, $\overline{\mathrm{CLOAD}}$, input is taken low.

The 'HC592 differs from the 'HC593 in that the latter device has bidirectional input/output pins. The TRI-STATE ${ }^{\circledR}$ outputs of the counter can be enabled and are active when enable input, G , is taken low and input G is taken high. The outputs of the counter then appear on the register inputs. This enables connection of this part to a system bus. The 'HC593 also has a second clock enable pin, $\overline{C C K E N}$, which is active high and it also has an active low register clock enable, RCKEN.
The MM54HC592/MM74HC592 and the MM54HC593/ MM74HC593 are functional, speed and pin equivalent to the equivalent LS-TTL circuit. Their inputs are protected from damage due to electrostatic discharge by diodes from $V_{C C}$ to ground.

## Features

- Wide power supply range: 2.0 V to 6.0 V
- High input noise immunity

■. Wide operating frequency range: 30 MHz

- High output current drive: 6.0 mA min
- Low quiescent power consumption: $80 \mu \mathrm{~A}(74 \mathrm{HC})$


## Connection Diagrams




MM54/74HC592



## MM54HC595/MM74HC595 <br> 8-Bit Shift Registers with Output Latches

## General Description

This high speed shift register utilizes microCMOS Technology, 3.5 micron silicon gate P-well CMOS. This device possesses the high noise immunity and low power consumption of standard CMOS integrated circuits, as well as the ability to drive 15 LS-TTL loads.
This device contains an 8 -bit serial-in, parallel-out shift register that feeds an 8-bit D-type storage register. The storage register has 8 TRI-STATE ${ }^{\text {© }}$ outputs. Separate clocks are provided for both the shift register and the storage register. The shift register has a direct-overriding clear, serial input, and serial output (standard) pins for cascading. Both the shift register and storage register use positive-edge triggered clocks. If both clocks are connected together, the shift register state will always be one clock pulse ahead of the storage register.
The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is speed, function, and pinout compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $V_{C C}$ and ground.

## Features

- Low quiescent current: $80 \mu \mathrm{~A}$ maximum ( 74 HC Series)
- Low input current: $1 \mu \mathrm{~A}$ maximum
- 8-Bit Serial-In, Parallel-Out Shift Register With Storage
- Wide operating voltage range: $2 \mathrm{~V}-6 \mathrm{~V}$
- Cascadable
- Shift Register Has Direct Clear
- Guaranteed Shift Frequency: DC to 30 MHz


## connection Diagram

Dual-In-Line Package


TOP ViEw
TL/F/5342-1

54HC595 (J) 764HC595 (J,N)


Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathrm{IH}}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathbb{H}}$ value at 5.5 V is 3.85 V .) The worst case leakage current (liN , $I^{\prime} \mathrm{cc}$, and loz) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

## AC Electrical Characteristics

$V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $f_{\text {MAX }}$ | Maximum Operating Frequency of SCK |  | 50 | 30 | MHz |
| $\mathrm{t}_{\text {PHL }} \mathrm{I}_{\text {PLH }}$ | Maximum Propagation Delay, SCK to $\mathrm{Q}_{H^{\prime}}$ | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 12 | 20 | ns |
| $\mathrm{tPHL} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, RCK to $Q_{A}$ thru $Q_{H}$ | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 18 | 30 | ns |
| tpZH, $^{\text {tpZL }}$ | Maximum Output Enable Time From $\bar{G}$ to $Q_{A}$ thru $Q_{H}$ | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=45 \mathrm{pF} \\ & \hline \end{aligned}$ | 17 | 28 | ns |
| $\mathrm{t}_{\text {PHZ }}$, tpLZ | Maximum Output Disable Time From $\bar{G}$ to $Q_{A}$ thru $Q_{H}$ | $\begin{aligned} & R_{\mathrm{L}}=\mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF} \end{aligned}$ | 15 | 25 | ns |
| ${ }^{\text {ts }}$ | Minimum Set Up Time From SER to SCK |  |  | 20 | ns |
| ts | Minimum Set Up Time From $\overline{\text { SCLR }}$ to SCK |  |  | 20 | ns |
| ${ }^{\text {ts }}$ | Minimum Set Up Time From SCK to RCK (See Note 5) |  |  | 40 | ns |
| $\mathrm{t}_{\mathrm{H}}$ | Minimum Hold Time From SER to SCK |  |  | 0 | ns |
| tw | Minimum Pulse Width of SCK or RCK |  |  | 16 | ns |

Note 5: This setup time ensures the register will see stable data from the shift-register outputs. The clocks may be connected together in which case the storage register state will be one clock pulse behind the shift register.

AC Electrical Characteristics $\mathrm{V}_{C C}=2.0-6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditione | VCc | $\mathrm{T}_{\mathrm{A}} \cdots 25^{\circ} \mathrm{C}$ |  | $T_{A}=-74 \mathrm{HC}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | byp | Guarantecd Limits |  |  |  |
| $\mathrm{I}_{\text {max }}$ | Maximurn Operating Frequency | $C_{L}=50 \mathrm{pF}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 10 \\ & 45 \\ & 50 \\ & \hline \end{aligned}$ | $\begin{gathered} 5 \\ 27 \\ 32 \end{gathered}$ | $\begin{gathered} 4 \\ 21 \\ 25 \end{gathered}$ | $\begin{gathered} 4 \\ 18 \\ 21 \end{gathered}$ | MHz <br> MHz <br> MHz |
| $\mathrm{t}_{\text {PHL }} \mathrm{t}_{\text {PLH }}$ | Maxinum Propagation Delay From SCK to $\mathrm{Q}_{\mathrm{H}^{\prime}}$ | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{array}{r} 58 \\ 83 \\ \hline \end{array}$ | $\begin{aligned} & 115 \\ & 165 \end{aligned}$ | $\begin{aligned} & 145 \\ & 208 \\ & \hline \end{aligned}$ | $\begin{aligned} & 171 \\ & 246 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | $\begin{aligned} & C_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{array}{\|l} \hline 4.5 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ \hline \end{array}$ | $\begin{aligned} & 14 \\ & 17 \\ & \hline \end{aligned}$ | $\begin{aligned} & 23 \\ & 33 \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline 29 \\ & 42 \end{aligned}$ | $\begin{aligned} & 34 \\ & 49 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & C_{L}=150 \mathrm{pF} \end{aligned}$ | $\begin{array}{\|l} \hline 6.0 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{aligned} & 10 \\ & 14 \\ & \hline \end{aligned}$ | $\begin{aligned} & 20 \\ & 28 \\ & \hline \end{aligned}$ | $\begin{aligned} & 25 \\ & 35 \\ & \hline \end{aligned}$ | $\begin{aligned} & 29 \\ & 42 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| $t_{\text {PHL, }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay From RCK to $Q_{A}$ thru $Q_{H}$ | $\begin{aligned} & C_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 70 \\ 105 \end{gathered}$ | $\begin{aligned} & 150 \\ & 200 \end{aligned}$ | $\begin{aligned} & 188 \\ & 225 \end{aligned}$ | $\begin{aligned} & 225 \\ & 250 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | $\begin{aligned} & C_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 21 \\ & 28 \end{aligned}$ | $\begin{aligned} & 30 \\ & 40 \\ & \hline \end{aligned}$ | $\begin{aligned} & 38 \\ & 50 \end{aligned}$ | $\begin{aligned} & 45 \\ & 60 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & C_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline 18 \\ & 26 \\ & \hline \end{aligned}$ | $\begin{aligned} & 26 \\ & 34 \\ & \hline \end{aligned}$ | $\begin{aligned} & 33 \\ & 43 \\ & \hline \end{aligned}$ | $\begin{aligned} & 39 \\ & 51 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{t}_{\text {PZH, }} \mathrm{t}_{\text {PZL }}$ | Maximum Output Enable From $\bar{G}$ to $Q_{A}$ thru $Q_{H}$ | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{gathered} 75 \\ 100 \end{gathered}$ | $\begin{array}{r} 150 \\ 200 \\ \hline \end{array}$ | $\begin{aligned} & 189 \\ & 252 \\ & \hline \end{aligned}$ | $\begin{aligned} & 224 \\ & 298 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & C_{L}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 15 \\ & 20 \\ & \hline \end{aligned}$ | $\begin{aligned} & 30 \\ & 40 \\ & \hline \end{aligned}$ | $\begin{aligned} & 38 \\ & 50 \\ & \hline \end{aligned}$ | $\begin{aligned} & 45 \\ & 60 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | $\begin{aligned} & C_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 13 \\ & 17 \\ & \hline \end{aligned}$ | $\begin{aligned} & 26 \\ & 34 \\ & \hline \end{aligned}$ | $\begin{aligned} & 32 \\ & 43 \end{aligned}$ | $\begin{aligned} & 38 \\ & 51 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $t_{\text {t }}$ | Maximum Output Disable Time From $\bar{G}$ to $Q_{A}$ thru $Q_{H}$ | $\begin{aligned} & R_{L}=1 \mathrm{k} \Omega \\ & C_{L}=50 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{gathered} 150 \\ 30 \\ 26 \\ \hline \end{gathered}$ | $\begin{aligned} & 189 \\ & 38 \\ & 32 \end{aligned}$ | $\begin{gathered} 224 \\ 45 \\ 38 \\ \hline \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \\ & \hline \end{aligned}$ |
| ts | Minimum Set Up Time From SER to SCK |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 100 \\ & 20 \\ & 17 \\ & \hline \end{aligned}$ | $\begin{aligned} & 125 \\ & 25 \\ & 21 \end{aligned}$ | $\begin{aligned} & 150 \\ & 30 \\ & 25 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \\ & \hline \end{aligned}$ |
| ts | Minimum Set Up Time : From SCLR to SCK |  | $\begin{aligned} & \hline 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{gathered} \hline 100 \\ 20 \\ 17 \\ \hline \end{gathered}$ | $\begin{aligned} & 125 \\ & 25 \\ & 21 \\ & \hline \end{aligned}$ | $\begin{aligned} & 150 \\ & 30 \\ & 25 \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| ts | Minimum Set Up Time From SCK to RCK |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 200 \\ 40 \\ 34 \\ \hline \end{gathered}$ | $\begin{gathered} 250 \\ 50 \\ 42 \end{gathered}$ | $\begin{gathered} \hline 300 \\ 60 \\ 50 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $t_{H}$ | Minimum Hold Time SER to SCK |  | $\begin{aligned} & \hline 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & \hline 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| tw | Minimum Pulse Width of SCK or RCLK |  | $\begin{aligned} & \hline 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} \hline 30 \\ 9 \\ 8 \\ \hline \end{gathered}$ | 80 <br> 16 <br> 14 | $\begin{aligned} & 100 \\ & 20 \\ & 18 \end{aligned}$ | $\begin{aligned} & \hline 120 \\ & 24 \\ & 22 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{tr}_{\mathrm{r}} \mathrm{t}_{\mathrm{f}}$ | Maximum Input Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | - | $\begin{gathered} 1000 \\ 500 \\ 400 \\ \hline \end{gathered}$ | $\begin{aligned} & 1000 \\ & 500 \\ & 400 \end{aligned}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| ${ }^{\text {t }}$ HL, ${ }^{\text {TTLH }}$ | Maximum Output Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 25 \\ 7 \\ 6 \end{gathered}$ | $\begin{aligned} & 60 \\ & 12 \\ & 10 \end{aligned}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{aligned} & 90 \\ & 18 \\ & 15 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| CPD | Power Dissipation Capacitance, Outputs Enabled (Note 6) | $\begin{aligned} & \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{CC}} \\ & \mathrm{G}=\mathrm{GND} \end{aligned}$ |  | $\begin{gathered} 90 \\ 150 \end{gathered}$ |  |  |  | $\begin{aligned} & \mathrm{pF} \\ & \mathrm{pF} \end{aligned}$ |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |
| COUT | Maximum Output Capacitance |  |  | 15 | 20 | 20 | 20 | pF |

Note 6: $C_{P D}$ dotermines the ro load dynamic power consumption, $P_{D}=C_{P O} V_{C C^{2}} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $s=C_{P D} V_{C C} f+I_{C C}$.
Note 7: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.


TL/F/5342-3

## MM54HC597/MM74HC597 8-Bit Shift Registers with Input Latches

## General Description

This high speed shift register utilize microCMOS Technology, 3.5 micron silicon gate $\dot{\mathrm{P}}$-well CMOS. It has the high noise immunity and low power consumption of standard CMOS integrated circuits, as well as the ability to drive 10 LS-TTL loads.
The 'HC597 comes in a 16-pin package and consists of an 8 -bit storage latch feeding a parallel-in, serial-out 8 -bit shift register. Both the storage register and shift register have positive-edge triggered clocks. The shift register also has direct load (from storage) and clear inputs.
The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is speed, function, and pin-out compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $V_{C C}$ and ground.

## Features

- 8-Bit Parallel Storage Register Inputs
- Wide operating voltage range: $2 \mathrm{~V}-6 \mathrm{~V}$
- Shift Register has Direct Overriding Load and Clear
m Guaranteed Shift Frequency . . . DC to 30 MHz
- Low quiescent current: $80 \mu \mathrm{~A}$ maximum


## Truth Table

| RCK | SCK | SLOAD | SCLR | Function |
| :---: | :---: | :---: | :---: | :--- |
| $\uparrow$ | X | X | X | Data loaded to input latches |
| $\uparrow$ | X | L | H | Data loaded from inputs to <br> shift register |
| No <br> clock <br> edge | X | L | H | Data transferred from <br> input latches to shift <br> register |
| X | X | L | L | Invalid logic, state of <br> shift register indeterminate <br> when signals removed |
| X | X | H | L | Shift register cleared |
| X | $\uparrow$ | H | H | Shift register clocked <br> $\mathrm{Q}_{\mathrm{n}}=\mathrm{Q}_{\mathrm{n}}-1, \mathrm{Q}_{0}=$ SER |



Operating Conditions

|  | Min | Max | Units |
| :---: | :---: | :---: | :---: |
| Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) | 2 | 6 | $V$ |
| DC Input or Output Voltage ( $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}$ ) | 0 | $V_{C C}$ | V |
| Operating Temperature Range ( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |  |
| MM74HC | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |  |
| $\left(t_{r}, t_{f}\right) \quad V_{C C}=2.0 \mathrm{~V}$ |  | 1000 | ns |
| $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ |  | 500 | ns |
| $\mathrm{V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ |  | 400 | ns |

DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Condltions | $V_{\text {cc }}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed LImits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $V_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & \hline 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{array}{r} 1.9 \\ 4.4 \\ 5.9 \end{array}$ | $\begin{aligned} & \text { v } \\ & \text { v } \\ & \text { v } \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|I_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{array}{r} 3.84 \\ 5.34 \\ \hline \end{array}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| VOL | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|l_{\text {IOUT }}\right\| \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| IN | Maximum Input Current | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or GND } \\ & I_{\text {OUT }}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified a!l voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{VOH}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathrm{IH}}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathrm{IH}}$ value at 5.5 V is 3.85 V .) The worst case leakage current (liN. $I_{C C}$, and $\mathrm{I}_{\mathrm{Oz}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

## AC Electrical Characteristics

$V_{C C}=5 \mathrm{~V}, T_{A}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $f_{\text {MAX }}$ | Maximum Operating Frequency for SCK |  | 50 | 30 | MHz |
| $\mathrm{t}_{\text {PHL }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay From SCK to $\mathrm{Q}_{H^{\prime}}$ |  | 20 | 30 | ns |
| $\mathrm{t}_{\text {PHL }}$, $\mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay From SLOAD to $Q_{H^{\prime}}$ |  | 20 | 30 | ns |
| $\mathrm{t}_{\text {PHL }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay From RCK to $\mathrm{Q}_{\mathrm{H}^{\prime}}$ | $\overline{\text { SLOAD }}=\operatorname{logic}^{\prime} 0^{\prime}$ | 25 | 45 | ns |
| $\mathrm{t}_{\text {PHL }}$ | Maximum Propagation Delay From SCLR to $\mathrm{Q}_{H^{\prime}}$ |  | 20 | 30 | ns |
| $\mathrm{t}_{\text {REM }}$ | Minimum Removal Time, SCLR to SCK |  | 10 | 20 | ns |
| ts | Minimum Set Up Time From RCK to SCK |  | 30 | 40 | ns |
| $\mathrm{ts}_{5}$ | Minimum Set Up Time From SER to SCK | - | 10 | 20 | ns |
| ts | Minimum Set Up Time From Inputs A thru H to RCK |  | 10 | 20 | ns |
| $\mathrm{t}_{\mathrm{H}}$ | Minimum Hold Time |  | -2 | 0 | ns |
| $t_{W}$ | Minimum Pulse Width <br> SCK, RCK, SCLR SLOAD |  | 10 | 16 | ns |

## AC Electrical Characteristics

$V_{C C}=2.0-6.0 \mathrm{~V}, C_{L}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $f_{\text {max }}$ | Maximum Operating Frequency for SCK |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 10 \\ & 45 \\ & 50 \end{aligned}$ | $\begin{gathered} 5 \\ 27 \\ 32 \end{gathered}$ | $\begin{gathered} 4 \\ 21 \\ 25 \end{gathered}$ | $\begin{gathered} 4 \\ 18 \\ 21 \end{gathered}$ | MHz <br> MHz <br> MHz |
| $\mathrm{t}_{\text {PHL }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay From SCK to $\mathrm{Q}_{\mathrm{H}^{\prime}}$ |  | $\begin{aligned} & \hline 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 62 \\ & 20 \\ & 18 \\ & \hline \end{aligned}$ | $\begin{aligned} & 175 \\ & 35 \\ & 30 \end{aligned}$ | $\begin{gathered} \hline 220 \\ 44 \\ 38 \\ \hline \end{gathered}$ | $\begin{gathered} 263 \\ 53 \\ 45 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{t}_{\text {PHL }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay From SLOAD to $\mathrm{Q}_{\mathrm{H}^{\prime}}$ |  | $\begin{array}{\|l} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{aligned} & 65 \\ & 20 \\ & 18 \\ & \hline \end{aligned}$ | $\begin{gathered} 175 \\ 35 \\ 30 \\ \hline \end{gathered}$ | $\begin{gathered} \hline 220 \\ 44 \\ 38 \end{gathered}$ | $\begin{gathered} 263 \\ 53 \\ 45 \end{gathered}$ | ns <br> ns <br> ns |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay From RCK to $\mathrm{Q}_{H^{\prime}}$ | $\overline{\text { SLOAD }}=$ Logic '0' | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{array}{\|c} 120 \\ 30 \\ 28 \\ \hline \end{array}$ | $\begin{gathered} 250 \\ 50 \\ 43 \\ \hline \end{gathered}$ | $\begin{gathered} 312 \\ 65 \\ 53 \\ \hline \end{gathered}$ | $\begin{gathered} 375 \\ 75 \\ 65 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| ${ }_{\text {tPHL }}$ | Maximum Propagation Delay From SCLR to $\mathbf{Q}_{\mathbf{H}^{\prime}}$ |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \end{array}$ | $\begin{aligned} & 66 \\ & 20 \\ & 18 \\ & \hline \end{aligned}$ | $\begin{gathered} 175 \\ 35 \\ 30 \\ \hline \end{gathered}$ | $\begin{gathered} 220 \\ 44 \\ 38 \end{gathered}$ | $\begin{gathered} 263 \\ 53 \\ 45 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{t}_{\text {REM }}$ | Minimum Removal Time SCLR to SCK |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \end{array}$ |  | $\begin{gathered} 100 \\ 20 \\ 17 \end{gathered}$ | $\begin{aligned} & 125 \\ & 25 \\ & 21 \end{aligned}$ | $\begin{gathered} 150 \\ 30 \\ 25 \end{gathered}$ | ns <br> ns <br> ns |
| ts | Minimum Set Up Time From RCK to SCK |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ |  | $\begin{gathered} 200 \\ 40 \\ 34 \\ \hline \end{gathered}$ | $\begin{gathered} 250 \\ 50 \\ 42 \\ \hline \end{gathered}$ | $\begin{gathered} 300 \\ 60 \\ 50 \\ \hline \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ ns |
| 's | Minimum Set Up Time From SER to SCK |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 100 \\ & 20 \\ & 17 \end{aligned}$ | $\begin{aligned} & 125 \\ & 25 \\ & 21 \end{aligned}$ | $\begin{aligned} & 150 \\ & 30 \\ & 25 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |

AC Electrical Characteristics $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| ts | Minimum Set Up Time From Inputs A thru H to RCK |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 100 \\ & 20 \\ & 17 \\ & \hline \end{aligned}$ | $\begin{gathered} 125 \\ 25 \\ 21 \end{gathered}$ | $\begin{aligned} & 150 \\ & 30 \\ & 25 \end{aligned}$ | ns <br> ns ns |
| $\mathrm{t}_{\mathrm{H}}$ | Minimum Hold Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | , | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ |  |
| ${ }_{\text {tw }}$ | Minimum Pulse Width SCK, RCK, SCLR, SLOAD |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 9 \\ 8 \end{gathered}$ | $\begin{aligned} & 80 \\ & 16 \\ & 14 \\ & \hline \end{aligned}$ | $\begin{gathered} 100 \\ 20 \\ 18 \\ \hline \end{gathered}$ | $\begin{gathered} 120 \\ 24 \\ 20 \\ \hline \end{gathered}$ | ns <br> ns <br> ns |
| $\mathrm{tr}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}$ | Maximum Input Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1000 \\ 500 \\ 400 \end{gathered}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \\ \hline \end{gathered}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \\ \hline \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ${ }^{\text {t ThL, }}$ t ${ }_{\text {TLH }}$ | Maximum Output Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 10 \\ 8 \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \end{aligned}$ | 95 19 16. | $\begin{aligned} & 110 \\ & 22 \\ & 19 \\ & \hline \end{aligned}$ | ns ns ns |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) |  |  |  |  | . |  | pF |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |
| Cout | Maximum Output Capacitance |  |  | 15 | 20 | 20 | 20 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+l C C V V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+l_{C C}$.
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

Functional Block Diagram (Positive logic)


National Semiconductor


## MM54HC640/MM74HC640 Inverting Octal TRI-STATE ${ }^{\circledR}$ Transceiver MM54HC643/MM74HC643 True-Inverting Octal TRI-STATE Transceiver

## General Description

These TRI-STATE bi-directional buffers utilize microCMOS Technology, 3.5 micron silicon gate P -well CMOS, and are intended for two-way asynchronous communication between data buses. They have high drive current outputs which enable high speed operation even when driving large bus capacitances. These circuits possess the low power consumption and high noise immunity usually associated with CMOS circuitry, yet have speeds comparable to low power Schottky TTL circuits.
Each device has an active enable $\bar{G}$ and a direction control input, DIR. When DIR is high, data flows from the A inputs to the $B$ outputs. When DIR is low, data flows from the $B$ inputs to the A outputs. The MM54HC640/MM74HC640 transfers inverted data from one bus to other and the MM54HC643/ MM74HC643 transfers inverted data from the A bus to the B bus and true data from the $B$ bus to the $A$ bus.

These devices can drive up to 15 LS-TTL Loads, and all inputs are protected from damage due to static discharge by diodes to $V_{C C}$ and ground.

## Features

- Typical propagation delay: 14 ns
- Wide power supply range: 2-6V
- Low quiescent current: $80 \mu \mathrm{~A}$ maximum ( 74 HC )

TRI-STATE outputs for connection to bus oriented systems
m High Output Drive: 6 mA (min)

## Connection Diagrams



Truth Table

| Control <br> Inputs |  | Operation |  |
| :---: | :---: | :---: | :---: |
| $\bar{G}$ | DIR | $\mathbf{6 4 0}$ | $\mathbf{6 4 3}$ |
| L | L | $\bar{B}$ data to A bus | B data to $A$ bus |
| L | H | $\overline{\text { A }}$ data to B bus | $\bar{A}$ data to B bus |
| H | X | Isolation | Isolation |

$H=$ high level, $L=$ low level, $X=$ irrelevant


Note 1: Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{VOH}_{\mathrm{O}}$, and $\mathrm{V}_{\mathrm{O}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathbb{I H}}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{I H}$ vatue at 5.5 V is 3.85 V .) The worst case leakage current (IIN. $\mathrm{I}_{\mathrm{CC}}$, and $\mathrm{l}_{\mathrm{Oz}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

## AC Electrical Characteristics

$V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (Note 6)

| Symbol | Parameter | Conditions | Typ | Guaranteed <br> Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {PHL }}, t_{P L H}$ | Maximum Propagation Delay | $C_{L}=45 \mathrm{pF}$ | 13 | 17 | ns |
| $t_{\text {PHZ }}, t_{P L Z}$ | Maximum Output Enable Time | $R_{L}=1 \mathrm{k} \Omega$ <br> $C_{L}=45 \mathrm{pF}$ | 33 | 42 | ns |
| t $_{\text {PZH, }}, t_{P Z L}$ | Maximum Output Disable Time | $R_{L}=1 \mathrm{k} \Omega$ <br> $C_{L}=5 \mathrm{pF}$ | 32 | 42 | ns |

## AC Electrical Characteristics

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $t_{\text {PHL }}$, tple | Maximum Propagation Delay | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 29 \\ & 38 \end{aligned}$ | $\begin{aligned} & 72 \\ & 96 \\ & \hline \end{aligned}$ | $\begin{array}{r} 88 \\ \cdot \quad 116 \\ \hline \end{array}$ | $\begin{gathered} 96 \\ 128 \\ \hline \end{gathered}$ | ns <br> ns |
|  |  | $\begin{aligned} & C_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 14 \\ & 18 \\ & \hline \end{aligned}$ | $\begin{aligned} & 18 \\ & 24 \\ & \hline \end{aligned}$ | $\begin{array}{r} 22 \\ +\quad 29 \\ \hline \end{array}$ | $\begin{aligned} & 24 \\ & 32 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{array}{\|l\|} \hline 6.0 \mathrm{~V} \\ \hline 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{array}{r} 14 \\ 18 \\ \hline \end{array}$ | $\begin{aligned} & 18 \\ & 24 \\ & \hline \end{aligned}$ | $\begin{aligned} & 22 \\ & 29 \\ & \hline \end{aligned}$ | $\begin{aligned} & 24 \\ & 32 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\begin{aligned} & \text { tpZH, } \\ & \text { tpzL } \end{aligned}$ | Maximum Output Enable | $\begin{aligned} & R_{L}=1 \mathrm{k} \Omega \\ & \hline C_{L}=50 \mathrm{pF} \\ & C_{L}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 70 \\ & 80 \end{aligned}$ | $\begin{aligned} & 184 \\ & 216 \end{aligned}$ | $\begin{aligned} & 224 \\ & 260 \\ & \hline \end{aligned}$ | $\begin{aligned} & 240 \\ & 284 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | $\begin{aligned} & C_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 35 \\ & 41 \end{aligned}$ | $\begin{aligned} & 46 \\ & 54 \end{aligned}$ | $\begin{aligned} & 56 \\ & 65 \end{aligned}$ | $\begin{aligned} & 60 \\ & 71 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 31 \\ & 36 \end{aligned}$ | $\begin{aligned} & 41 \\ & 47 \end{aligned}$ | $\begin{aligned} & 50 \\ & 57 \end{aligned}$ | $\begin{aligned} & 54 \\ & 62 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PHZ}} \\ & \mathrm{t}_{\mathrm{PLZ}} \end{aligned}$ | Maximum Output Disable Time | $\begin{aligned} & R_{L}=1 \mathrm{k} \Omega \\ & C_{L}=50 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 47 \\ & 33 \\ & 31 \\ & \hline \end{aligned}$ | $\begin{gathered} 172 \\ 43 \\ 41 \\ \hline \end{gathered}$ | $\begin{gathered} 208 \\ 52 \\ 50 \\ \hline \end{gathered}$ | $\begin{gathered} 224 \\ 56 \\ 54 \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ${ }^{\text {t THL, }}$, tTLH | Output Rise and Fall Time |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \end{array}$ | $\begin{gathered} 20 \\ 6 \\ 5 \end{gathered}$ | $\begin{aligned} & 60 \\ & 12 \\ & 10 \end{aligned}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{aligned} & 90 \\ & 18 \\ & 15 \\ & \hline \end{aligned}$ |  |
| CPD | Power Dissipation Capacitance (Note 5) | $\begin{aligned} & 643 \mathrm{~B}-\mathrm{A} \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}} \\ & 640(643 \mathrm{~A}-\mathrm{B}) \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}} \\ & 643 \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IH}} \\ & 640(643 \mathrm{~A}-\mathrm{B}) \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IH}} \\ & \hline \end{aligned}$ |  | $\begin{gathered} 100 \\ 120 \\ 12 \\ 6 \\ \hline \end{gathered}$ |  | , |  | pF <br> pF <br> pF <br> pF |
| $\mathrm{Cl}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |
| $\mathrm{C}_{\text {IN/OUT }}$ | Maximum Input/Output Capacitance, A or B |  |  | 15 | 20 | 20 | 20 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+l_{C C} V_{C C}$, and the no load dynamic current consumption; $I_{S}=C_{P D} V_{C C}{ }^{f+I_{C C} .}$
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.


# MM54HC646/MM74HC646 Non-Inverting Octal Bus Transceiver/Registers MM54HC648/MM74HC648 Inverting Octal Bus Transceiver/Registers 

## General Description

These transceivers utilize microCMOS Technology, 3.5 mi cron silicon gate P -well CMOS, and contain two sets of TRISTATE ${ }^{\circledR}$ outputs, two sets of D-type flip-flops; and control circuitry designed for high speed multiplexed transmission of data.
Six control inputs enable this device to be used as a latched transceiver, unlatched transceiver, or a combination of both. As a latched transceiver, data from one bus is stored for later retrieval by the other bus. Alternately real time bus data (unlatched) may be directly transferred from one bus to another.
Circuit operation is determined by the G, DIR, CAB, CBA, SAB, SBA control inputs. The enable input, $G$, controls whether any bus outputs are enabled. The direction control, DIR, determines which bus is enabled, and hence the direction data flows: The SAB, SBA inputs control whether the latched data (stored in D type flip flops), or the bus data (from other bus input pins) is transferred. Each set of flip-
flops has its own clock CAB, and CBA, for storing data. Data is latched on the rising edge of the clock.
Each output can drive up to 15 low power Schottky TTL loads. These devices are functionally and pin compatible to their LS-TTL counterparts. All inputs are protected from damage due to static discharge by diodes to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

- Typical propagation delay: 14 ns
- TRI-STATE outputs
- Bi-directional communication

■ Wide power supply range: 2-6V

- Low quiescent supply current: $160 \mu \mathrm{~A}$ maximum ( 74 HC )
- High output current: $6 \mathrm{~mA}(74 \mathrm{HC})$

Connection Diagrams


Absolute Maximum Ratings (Notes 1 \& 2)
Supply Voltage (VCC)
DC Input Voitage (VIN)
DC Output Voltage (VOUT)
Clamp Diode Current ( $I_{\mathrm{IK}}, \mathrm{I}_{\mathrm{OK}}$ )
DC Output Current, per pin (IOUT)
DC VCC or GND Current, per pin (lcc)
Storage Temperature Range ( $\mathrm{T}_{\mathrm{STG}}$ )
Power Dissipation (PD) (Note 3)
Lead Temperature ( $T_{L}$ ) (Soldering 10 seconds)
DC Electrical Characteristics (Note 4)

Operating Conditions

| Symbol | Parameter | Conditions | $\mathrm{V}_{\mathrm{Cc}}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{aligned} & 1.5 \\ & 3.15 \\ & 4.2 \\ & \hline \end{aligned}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
| $V_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & \hline 0.3 \\ & 0.9 \\ & 1.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & \hline v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \mid \text { IOUT } \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \\ & \hline \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & V \\ & V \\ & V \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{1 \mathrm{H}} \text { or } \mathrm{V}_{1 \mathrm{~L}} \\ & \left\|\begin{array}{ll} \text { OUU } & \leq 6.0 \mathrm{~mA} \\ \text { IOUT } \end{array}\right\| \leq 7.8 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \\ & \hline \end{aligned}$ | $\begin{array}{r} 3.96 \\ 5.46 \\ \hline \end{array}$ | $\begin{array}{r} 3.84 \\ 5.34 \\ \hline \end{array}$ | $\begin{aligned} & 3.7 \\ & 5.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \hline \end{aligned}$ |
| VoL | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu A \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & V \\ & V \\ & V \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\lvert\, \begin{array}{l} \text { louT } \end{array} \leq 6.0 \mathrm{~mA}\right. \\ & \text { lout } \mid \leq 7.8 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \\ & \hline \end{aligned}$ | $\begin{array}{r} 0.33 \\ 0.33 \\ \hline \end{array}$ | $\begin{aligned} & 0.4 \\ & 0.4 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \hline \end{aligned}$ |
| IIN | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| loz | Maximum TRI-STATE Output Leakage | $\begin{aligned} & V_{\text {OUT }}=V_{\text {CC }} \text { or } G N D \\ & \bar{G}=V_{\text {IH }} \end{aligned}$ | 6.0 V |  | $\pm 0.5$ | $\pm 5.0$ | $\pm 10$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or GND } \\ & I_{\text {OUT }}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " $N$ " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic "J" package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages $\left(\mathrm{V}_{\mathrm{OH}}\right.$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $V_{\mathbb{H}}$ and $V_{I L}$ occur at $V_{C C}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathbb{H}}$ value at 5.5 V is 3.85 V .) The worst case leakage current (liN , $\mathrm{I}_{\mathrm{CC}}$, and l Oz ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

## Truth Table

| Inputs |  |  |  |  |  | Data 1/0 |  | Operation or Function |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\overline{\mathbf{G}}$ | DIR | CAB | CBA | SAB | SBA | A1 Thru A8 | B1 Thru B8 | 646 | 648 |
| $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & x \\ & x \end{aligned}$ | $\underset{\uparrow}{\mathrm{H} \text { or } \mathrm{L}}$ | HorL $\uparrow$ | $\begin{aligned} & \mathrm{x} \\ & \mathrm{x} \end{aligned}$ | $\begin{aligned} & x \\ & x \end{aligned}$ | Input | Input | Isolation <br> Store A and B Data | Isolation <br> Store $A$ and $B$ Data |
| L | $\bar{L}$ | $\begin{aligned} & x \\ & x \end{aligned}$ | $\begin{aligned} & x \\ & x \\ & x \end{aligned}$ | $\begin{aligned} & \hline x \\ & x \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{H} \end{aligned}$ | Output | Input | Real Time B Data to A Bus Stored B Data to A Bus | Real Time $\bar{B}$ Data to $A$ Bus Stored $\bar{B}$ Data to $A$ Bus |
| L | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\begin{gathered} X \\ H \text { or L } \end{gathered}$ | $\begin{aligned} & \bar{x} \\ & x \end{aligned}$ | $\begin{aligned} & \bar{L} \\ & H \end{aligned}$ | $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \end{aligned}$ | Input | Input | Real Time A Data to B Bus Stored A Data to B Bus | Real Time $\bar{A}$ Data to B Bus Stored $\bar{A}$ Data to $B$ Bus |

[^12]MM54HC646/74HC646,
MM54HC648/74HC648

## AC Electrical Characteristics $\mathbf{M} 544 \mathrm{HC646/MM74HC646}$

$V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $f_{\text {MAX }}$ | Maximum Operating Frequency |  | 45 | 30 | MHz |
| $t_{\text {PHLL }}, t_{\text {PLH }}$ | Maximum Propagation Delay, A or B input to B or A Output | $C_{L}=45 \mathrm{pF}$ | 14 | 25 | ns |
| $\mathrm{t}_{\text {PHL }}$ t tPLH | Maximum Propagation Delay, CBA or CAB Input to A or B Output | $C_{L}=45 \mathrm{pF}$ | 31 | 40 | ns |
| $\mathrm{t}_{\text {PHL }}$ tplH | Maximum Propagation Delay, SBA or SAB Input to A or B Output, with A or B high | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 35 | 50 | ns |
| $t_{\text {PHL }}$ tplH | Maximum Propagation Delay, SBA or SAB Input to A or B Output, with A or B low | $C_{L}=45 \mathrm{pF}$ | 35 | 50 | ns |
| $\mathrm{t}_{\text {PZH, }} \mathrm{t}_{\text {PZL }}$ | Maximum Enable Time $\bar{G}$ or DIR Input to A or B Output | $\begin{aligned} & R_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=45 \mathrm{pF} \end{aligned}$ | 18 | 33 | ns |
| $\mathrm{tPHZ}^{\text {, tPLZ }}$ | Maximum Disable Time, $\overline{\mathrm{G}}$ or DIR Input to A or B Output | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF} \end{aligned}$ | 17 | 30 | ns |

## AC Electrical Characteristics мм54HC646/ММ74HC646

$V_{C C}=2.0-6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol. | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| ${ }_{\text {f MAX }}$ | Maximum Operating Frequency | $C_{L}=50 \mathrm{pF}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 5 \\ 27 \\ 31 \\ \hline \end{gathered}$ | $\begin{aligned} & 4 \\ & 21 \\ & 24 \\ & \hline \end{aligned}$ | $\begin{gathered} 3 \\ 18 \\ 20 \\ \hline \end{gathered}$ | MHz <br> MHz <br> MHz |
| $\mathrm{t}_{\text {PHL }}$, tpLH | Maximum Propagation Delay, A or B Input to B or A Output | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & C_{L}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 60 \\ & 80 \end{aligned}$ | $\begin{aligned} & 180 \\ & 200 \end{aligned}$ | $\begin{aligned} & 189 \\ & 250 \\ & \hline \end{aligned}$ | $\begin{aligned} & 225 \\ & 300 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \hline \end{aligned}$ |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \end{aligned}$ | $\begin{array}{r} 21 \\ 30 \\ \hline \end{array}$ | $\begin{aligned} & 30 \\ & 40 \end{aligned}$ | $\begin{aligned} & 37 \\ & 50 \end{aligned}$ | $\begin{aligned} & 45 \\ & 60 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & C_{L}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 18 \\ & 22 \\ & \hline \end{aligned}$ | $\begin{aligned} & 26 \\ & 35 \end{aligned}$ | $\begin{aligned} & 31 \\ & 44 \end{aligned}$ | $\begin{aligned} & 39 \\ & 53 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $t_{\text {PHLL }}$ t tpLH | Maximum Propagation Delay, CBA or CAB Input to A or B Output | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{array}{r} 110 \\ 150 \\ \hline \end{array}$ | $\begin{array}{r} 220 \\ 270 \\ \hline \end{array}$ | $\begin{aligned} & 275 \\ & 338 \\ & \hline \end{aligned}$ | $\begin{array}{r} 330 \\ 405 \\ \hline \end{array}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
|  |  | $\begin{aligned} & C_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 31 \\ & 40 \end{aligned}$ | $\begin{aligned} & 44 \\ & 54 \end{aligned}$ | $\begin{aligned} & 55 \\ & 68 \end{aligned}$ | $\begin{aligned} & 66 \\ & 81 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & C_{L}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 28 \\ & 34 \\ & \hline \end{aligned}$ | $\begin{aligned} & 38 \\ & 47 \\ & \hline \end{aligned}$ | $\begin{array}{r} 47 \\ 59 \\ \hline \end{array}$ | $\begin{aligned} & 57 \\ & 71 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, SBA or SAB Input to A or B Output, with $A$ or $B$ high | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{array}{r} 180 \\ 210 \\ \hline \end{array}$ | $\begin{aligned} & 290 \\ & 340 \\ & \hline \end{aligned}$ | $\begin{array}{r} 363 \\ 425 \\ \hline \end{array}$ | $\begin{aligned} & 435 \\ & 510 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 39 \\ & 47 \\ & \hline \end{aligned}$ | $\begin{aligned} & 58 \\ & 68 \\ & \hline \end{aligned}$ | $\begin{aligned} & 72 \\ & 85 \\ & \hline \end{aligned}$ | $\begin{gathered} 87 \\ 102 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \text { ns } \\ & \hline \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 34 \\ & 39 \end{aligned}$ | $\begin{aligned} & 50 \\ & 58 \end{aligned}$ | $\begin{aligned} & 63 \\ & 72 \end{aligned}$ | $\begin{aligned} & 75 \\ & 87 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \text { ns } \end{aligned}$ |

## AC Electrical Characteristics MM54HC646/MM74HC646 (Continued)

$\mathrm{V}_{\mathrm{CC}}=2.0-6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ |  | Guaranteed | Limits |  |
| $t_{\text {PHL }}$ t ${ }_{\text {PLH }}$ | Maximum Propagation Delay, SBA or SAB Input to A or B Output, with A or B low | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & C_{L}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 180 \\ & 210 \end{aligned}$ | $\begin{aligned} & 290 \\ & 340 \end{aligned}$ | $\begin{aligned} & 363 \\ & 425 \end{aligned}$ | $\begin{aligned} & 435 \\ & 510 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | $\begin{gathered} C_{\mathrm{L}}=50 \mathrm{pF} \\ \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ \hline \end{gathered}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 39 \\ & 47 \end{aligned}$ | $\begin{aligned} & 58 \\ & 68 \end{aligned}$ | $\begin{aligned} & 72 \\ & 85 \\ & \hline \end{aligned}$ | $\begin{gathered} 87 \\ 102 \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & C_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 34 \\ & 39 \end{aligned}$ | $\begin{aligned} & 50 \\ & 58 \end{aligned}$ | $\begin{aligned} & 63 \\ & 72 \end{aligned}$ | $\begin{aligned} & 75 \\ & 87 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ${ }^{\text {tPZH, }}$, ${ }_{\text {PZ }}$ | Maximum Output Enable Time, $\bar{G}$ Input or DIR to A or B Output | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{gathered} 80 \\ 120 \end{gathered}$ | $\begin{aligned} & 175 \\ & 225 \\ & \hline \end{aligned}$ | $\begin{aligned} & 219 \\ & 281 \\ & \hline \end{aligned}$ | $\begin{array}{r} 263 \\ 338 \\ \hline \end{array}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ |  |  |  |  |  |  |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 23 \\ & 31 \end{aligned}$ | $\begin{aligned} & 35 \\ & 45 \end{aligned}$ | $\begin{aligned} & 44 \\ & 56 \end{aligned}$ | $\begin{aligned} & 53 \\ & 68 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
|  |  | $\begin{aligned} & C_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 21 \\ & 27 \\ & \hline \end{aligned}$ | $\begin{aligned} & 30 \\ & 38 \end{aligned}$ | $\begin{array}{r} 37 \\ 48 \\ \hline \end{array}$ | $\begin{array}{r} 45 \\ 57 \\ \hline \end{array}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| ${ }_{\text {t PHZ }} \mathrm{t}_{\text {PLZ }}$ | Maximum Output Disable Time, $\overline{\mathrm{G}}$ Input to A or B Output | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 85 \\ & 23 \\ & 21 \\ & \hline \end{aligned}$ | $\begin{gathered} 175 \\ 35 \\ 30 \\ \hline \end{gathered}$ | $\begin{gathered} 219 \\ 44 \\ 37 \\ \hline \end{gathered}$ | $\begin{gathered} 263 \\ 53 \\ 45 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{t}_{\text {THL, }} \mathrm{t}_{\text {TLH }}$ | Maximum Output Rise and Fall Time | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 60 \\ & 12 \\ & 10 \\ & \hline \end{aligned}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{aligned} & 90 \\ & 18 \\ & 15 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \\ & \hline \end{aligned}$ |
| ts | Minimum Set Up Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 100 \\ 20 \\ 17 \end{gathered}$ | $\begin{aligned} & 125 \\ & 25 \\ & 21 \end{aligned}$ | $\begin{gathered} 150 \\ 30 \\ 25 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| $\mathrm{t}_{\mathrm{H}}$ | Minimum Hold Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | 0 0 0 | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ ns |
| ${ }^{\text {tw }}$ | Minimum Pulse Width of Clock |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 80 \\ & 16 \\ & 14 \\ & \hline \end{aligned}$ | $\begin{gathered} 100 \\ 20 \\ 18 \\ \hline \end{gathered}$ | $\begin{array}{r} 120 \\ 24 \\ 21 \\ \hline \end{array}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| $t_{r}, t_{f}$ | Maximum Input Rise and Fall Time |  | $\begin{gathered} 2.0 \mathrm{~V} \\ 4.5 \\ 6.0 \mathrm{~V} \end{gathered}$ |  | $\begin{gathered} 1000 \\ 500 \\ 400 \\ \hline \end{gathered}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \end{gathered}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{C}_{\mathrm{PD}}$ | Power Dissipation Capacitance (Note 5) |  |  |  |  |  | . | pF |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |
| COUT | Maximum Input Capacitance | . |  | 15 | 20 | 20 | 20 | pF |

## AC Electrical Characteristics мм $54 \mathrm{HC648/ММ74НС648}$

$V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $f_{\text {MAX }}$ | Maximum Operating Frequency |  | 44 | 30 | MHz |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, A or B Input to B or A Output | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | 14 | 25 | ns |
| $\mathrm{tphL}^{\text {, }}$ tPLH | Maximum Propagation Delay, CBA or CAB Input to A or B Output | $C_{L}=50 \mathrm{pF}$ | 31 | 40 | ns |
| $\mathrm{t}_{\text {PHL }}$, tPLH | Maximum Propagation Delay, SBA or SAB Input to A or B Output, with A or B high | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | 35 | 50 | ns |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, SBA or SAB Input to A or B Output, with A or B low | $C_{L}=50 \mathrm{pF}$ | 35 | 50 | ns |
| $\mathrm{t}_{\text {PZH, }}, \mathrm{t}_{\text {PZL }}$ | Maximum Enable <br> Time $\bar{G}$ Input to <br> A or B Output | $\begin{aligned} & R_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=45 \mathrm{pF} \end{aligned}$ | 18 | 33 | ns |
| $\mathrm{t}_{\mathrm{PHZ},} \mathrm{t}_{\text {PLZ }}$ | Maximum Disable Time, $\bar{G}$ Input to A or B Output | $\begin{aligned} & R_{L}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF} \end{aligned}$ | 17 | 30 | ns |

## AC Electrical Characteristics мм54НС648/Мм74НС648

$V_{C C}=2.0-6.0 \mathrm{~V}, C_{L}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | $V_{\text {cc }}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| ${ }_{\text {f MAX }}$ | Maximum Operating Frequency | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 5 \\ 27 \\ 31 \end{gathered}$ | $\begin{gathered} 4 \\ 21 \\ 24 \\ \hline \end{gathered}$ | $\begin{gathered} 3 \\ 18 \\ 20 \end{gathered}$ | $\begin{aligned} & \mathrm{MHz} \\ & \mathrm{MHz} \\ & \mathrm{MHz} \end{aligned}$ |
| $\mathrm{t}_{\text {PHL }}, \mathrm{tpLH}$ | Maximum Propagation Delay, A or B Input to B or A Output | $\begin{aligned} & C_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 60 \\ & 80 \\ & \hline \end{aligned}$ | $\begin{aligned} & 180 \\ & 200 \end{aligned}$ | $\begin{array}{r} 189 \\ 250 \\ \hline \end{array}$ | $\begin{aligned} & 225 \\ & 300 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & C_{L}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 21 \\ & 30 \end{aligned}$ | $\begin{aligned} & 30 \\ & 40 \end{aligned}$ | $\begin{aligned} & 37 \\ & 50 \end{aligned}$ | $\begin{aligned} & 45 \\ & 60 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
|  |  | $\begin{aligned} & C_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{array}{r} 18 \\ 22 \\ \hline \end{array}$ | $\begin{aligned} & 26 \\ & 35 \end{aligned}$ | $\begin{array}{r} 31 \\ 44 \\ \hline \end{array}$ | $\begin{array}{r} 39 \\ 53 \\ \hline \end{array}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{tPHL} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, CBA or CAB Input to A or B Output | $\begin{aligned} & C_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{array}{r} 110 \\ 150 \\ \hline \end{array}$ | $\begin{aligned} & 220 \\ & 270 \\ & \hline \end{aligned}$ | $\begin{aligned} & 275 \\ & 338 \\ & \hline \end{aligned}$ | $\begin{aligned} & 330 \\ & 405 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 31 \\ & 40 \\ & \hline \end{aligned}$ | $\begin{array}{r} 44 \\ 54 \\ \hline \end{array}$ | $\begin{aligned} & 55 \\ & 68 \\ & \hline \end{aligned}$ | $\begin{array}{r} 66 \\ 81 \\ \hline \end{array}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
|  |  | $\begin{aligned} & C_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 28 \\ & 34 \\ & \hline \end{aligned}$ | $\begin{aligned} & 38 \\ & 47 \\ & \hline \end{aligned}$ | $\begin{array}{r} 47 \\ 59 \\ \hline \end{array}$ | $\begin{aligned} & 57 \\ & 71 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{t}_{\text {PHL }}$, tPLH | Maximum Propagation Delay, SBA or SAB Input to A or B Output, with $A$ or $B$ high | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & C_{L}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 180 \\ & 210 \end{aligned}$ | $\begin{aligned} & 290 \\ & 340 \\ & \hline \end{aligned}$ | $\begin{aligned} & 363 \\ & 425 \end{aligned}$ | $\begin{aligned} & 435 \\ & 510 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
|  |  | $\begin{gathered} C_{L}=50 \mathrm{pF} \\ C_{L}=150 \mathrm{pF} \end{gathered}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 39 \\ & 47 \end{aligned}$ | $\begin{aligned} & 58 \\ & 68 \end{aligned}$ | $\begin{aligned} & 72 \\ & 85 \end{aligned}$ | $\begin{gathered} 87 \\ 102 \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & C_{L}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 34 \\ & 39 \end{aligned}$ | $\begin{aligned} & 50 \\ & 58 \\ & \hline \end{aligned}$ | $\begin{aligned} & 63 \\ & 72 \end{aligned}$ | $\begin{aligned} & 75 \\ & 87 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |

## AC Electrical Characteristics мм54HC648/Мм7441C648 (Continued)

$V_{C C}=2.0-6.0 \mathrm{~V}, C_{L}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{f}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | $\mathrm{V}_{\text {cc }}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ |  | Guaranteed | Limits |  |
| $t_{\text {tphL }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, SBA or SAB Input to A or B Output, with A or B low | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | 2.0 V | 180 | 290 | 363 | 435 | ns |
|  |  | $\mathrm{C}_{\mathrm{L}}=150 \mathrm{pF}$ | 2.0 V | 210 | 340 | 425 | 510 | ns |
|  |  | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | 4.5 V | 39 | 58 | 72 | 87 | ns |
|  |  | $\mathrm{C}_{\mathrm{L}}=150 \mathrm{pF}$ | 4.5 V | 47 | 68 | 85 | 102 | ns |
|  |  | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | 6.0 V | 34 | 50 | 63 | 75 | ns |
|  |  | $\mathrm{C}_{\mathrm{L}}=150 \mathrm{pF}$ | 6.0 V | 39 | 58 | 72 | 87 | ns |
| $t_{\text {tPLL, }} \mathrm{tpzL}$ | Maximum Output Enable Time, $\bar{G}$ Input or DIR to $A$ or $B$ Output | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ |  |  |  |  |  |  |
|  |  | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | 2.0 V | 80 | 175 | 219 | 263 | ns |
|  |  | $\mathrm{C}_{\mathrm{L}}=150 \mathrm{pF}$ | 2.0 V | 120 | 225 | 281 | 338 | ns |
|  |  | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | 4.5 V | 23 | 35 | 44 | 53 | ns |
|  |  | $\mathrm{C}_{\mathrm{L}}=150 \mathrm{pF}$ | 4.5 V | 31 | 45 | 56 | 68 | ns |
|  |  | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | 6.0 V | 21 | 30 | 37 | 45 | ns |
|  |  | $\mathrm{C}_{\mathrm{L}}=150 \mathrm{pF}$ | 6.0 V | 27 | 38 | 48 | 57 | ns |
| $t_{\text {PHZ, }}$ tPLZ | Maximum Output Disable Time, $\bar{G}$ Input to A or B Output | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ | 2.0 V | 85 | 175 | 219 | 263 | ns |
|  |  | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | 4.5 V | 23 | 35 | 44 | 53 | ns |
|  |  |  | 6.0 V | 21 | 30 | 37 | 45 | ns |
| ${ }_{\text {t }}^{\text {THL, }}$, ${ }_{\text {TLLH }}$ | Maximum Output Rise and Fall Time |  | 2.0 V |  | 60 | 75 | 90 | ns |
|  |  | $C_{L}=50 \mathrm{pF}$ | 4.5 V |  | 12 | 15 | 18 | ns |
|  |  |  | 6.0 V |  | 10 | 13 | 15 | ns |
| ts | Minimum Set Up Time |  | 2.0 V |  | 100 | 125 | 150 | ns |
|  |  |  | 4.5 V |  | 20 | 25 | 30 | ns |
|  |  |  | 6.0 V |  | 17 | 21 | 25 | ns |
| $t_{H}$ | Minimum Hold Time |  | 2.0 V |  | 0 | 0 | 0 | ns |
|  |  |  | 4.5 V |  | 0 | 0 | 0 | ns |
|  |  |  | 6.0 V |  | 0 | 0 | 0 | ns |
| $t_{W}$ | Minimum Pulse Width of Clock |  | 2.0 V |  | 80 | 100 | 120 | ns |
|  |  |  | 4.5 V |  | 16 | 20 | 24 | ns |
|  |  |  | 6.0 V |  | 14 | 18 | 21 | ns |
| $t_{r}, t_{f}$ | Maximum Input Rise and Fall Time |  | 2.0 V |  | 1000 | 1000 | 1000 | ns |
|  |  |  | 4.5 V |  | 500 | 500 | 500 | ns |
|  |  |  |  |  | 400 | 400 | 400 | ns |
| $\mathrm{CPD}^{\text {d }}$ | Power Dissipation Capacitance (Note 5) |  |  |  |  |  |  | pF |
| $\mathrm{C}_{\mathrm{IN}}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |
| Cout | Maximum Output Capacitance |  |  | 15 | 20 | 20 | 20 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+l_{C C}$.
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.


## MM54HC688/MM74HC688

## 8-Bit Magnitude Comparator (Equality Detector)

## General Description

This equality detector utilizes microCMOS Technology, 3.5 micron silicon gate P -well CMOS, to compare bit for bit two 8 -bit words and indicates whether or not they are equal. The $\overline{\mathrm{P}=\mathrm{Q}}$ output indicates equality when it is low. A single active low enable is provided to facilitate cascading of several packages and enable comparison of words greater than 8 bits.
This device is useful in memory block decoding applications, where memory block enable signals must be generated from computer address information.
The comparator's output can drive 10 low power Schottky equivalent loads. This comparator is functionally and pin
compatible to the 54LS688/74LS688. All inputs are protected from damage due to static discharge by diodes to $V_{C C}$ and ground.

## Features

- Typical propagation delay: 20 ns
- Wide power supply range: 2-6V

L Low quiescent current: $80 \mu \mathrm{~A}$ ( 74 series)
m Large output current: 4 mA ( 74 series)

- Same as 'HC521


## Connection and Logic Diagrams

Dual-In-Line Package


## Truth Table

| Inputs |  |  |
| :---: | :---: | :---: |
| Data | Enable |  |
| $\mathbf{P}, \mathbf{Q}$ |  | $\overline{\mathbf{P}=\mathbf{Q}}$ |
| $\mathrm{P}=\mathrm{Q}$ | L | L |
| $\mathrm{P}>\mathrm{Q}$ | L | H |
| $\mathrm{P}<\mathrm{Q}$ | L | H |
| X | H | H |



Absolute Maximum Ratings (Notes 1 and 2 )
Operating Conditions


DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\text {IH }}$ | Minimum High Level Input Voltage | . | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| VOH | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{array}{r} 1.9 \\ 4.4 \\ 5.9 \end{array}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|I_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \\ & \hline \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \\ & \hline \end{aligned}$ | $\begin{array}{r} 3.84 \\ 5.34 \\ \hline \end{array}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| VOL | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \|l o u T\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | 0 0 0 | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{I H} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \|\mathrm{IOUT}\| \leq 4.0 \mathrm{~mA} \\ & \left\|{ }_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \\ & \hline \end{aligned}$ | $\begin{array}{r} 0.33 \\ 0.33 \\ \hline \end{array}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \text { V } \\ & \text { V } \end{aligned}$ |
| I | Maximum Input Current | $\mathrm{V}_{1}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| Icc | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or GND } \\ & \mathrm{I}_{\mathrm{OUT}}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{I H}$ and $\mathrm{V}_{I L}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{i H}$ value at 5.5 V is 3.85 V .) The worst case leakage current (liN. ICC, and loz) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

## AC Electrical Characteristics

$V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed <br> Limit | Units |
| :---: | :--- | :---: | :---: | :---: | :---: |
| tpHL, tPLH | Maximum Propagation <br> Delay, Any P or Q to Output |  | 21 | 30 | ns |
| tpLH, tPHL | Maximum Propagation <br> Delay, Enable to any Output |  | 14 | 20 | ns |

## AC Electrical Characteristics

$V_{C C}=2.0 \mathrm{~V}$ to $6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | $\mathrm{V}_{\text {cc }}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{t}_{\text {PHL }} \mathrm{t}_{\text {PLH }}$ | Maximum PropagationDelay |  | 2.0 V | 60 | 175 | 220 | 263 | ns |
|  |  |  | 4.5 V | 22 | 35 | 44 | 53 | ns |
|  |  |  | 6.0 V | 19 | 30 | 38 | 45 | ns |
| $t_{\text {PHL, }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay |  | 2.0 V | 45 | 120 | 150 | 180 | ns |
|  |  |  | 4.5 V | 15 | 24 | 30 | 36 | ns |
|  |  |  | 6.0 V | 13 | 20 | 25 | 30 | ns |
| ${ }^{\text {t thl }}$, ttin | Maximum Output Rise and Fall Time |  | 2.0 V | 30 | 75 | 95 | 110 | ns |
|  |  |  | 4.5 V | 8 | 15 | 19 | 22 | ns |
|  |  |  | 6.0 V | 7 | 13 | 16 | 19 | ns |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation |  |  | 45 |  |  |  | pF |
|  | Capacitance (Note 5) |  |  |  |  |  |  |  |
| $\mathrm{C}_{\mathrm{IN}}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+l_{C C}$.
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## MM54HC4002/MM74HC4002 Dual 4-Input NOR Gate

## General Description

These NOR gates utilize microCMOS Technology, 3.5 mi cron silicon gate P -well CMOS, to achieve operating speeds similar to LS-TTL gates with the low power consumption of standard CMOS integrated circuits. All gates have buffered outputs, providing high noise immunity and the ability to drive 10 LS.TTL loads. The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is functionally as well as pin-out compatible with the standard $54 \mathrm{LS} / 74 \mathrm{LS}$ logic family. The $54 \mathrm{HC} 4002 / 74 \mathrm{HC} 4002$ is functionally equivalent and pin-out compatible with the CD4002B. All inputs are protected from damage due to static discharge by internal diode clamps to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

- Typical propagation delay: 8 ns
- Wide power supply range: $2 \mathrm{~V}-6 \mathrm{~V}$
- Low quiescent current: $20 \mu \mathrm{~A}$ maximum ( 74 HC series)
- Low input current: $1 \mu \mathrm{~A}$ maximum
- Fanout of 10 LS-TTL loads

Connection Diagrams
Dual-In-Line Package


54HC4002 (J) $\quad \mathbf{7 4 H C 4 0 0 2 ( J , N ) ~}$

$$
\mathbf{Y}=\overline{\mathbf{A}+\mathbf{B}+\mathbf{C}+\mathbf{D}}
$$

Absolute Maximum Ratings（Notes $1 \& 2$ ）
Supply Voltage（ $\mathrm{V}_{\mathrm{CC}}$ ）
DC Input Voltage（ $\mathrm{V}_{\mathrm{IN}}$ ）
-0.5 to +7.0 V

DC Output Voltage（VOUT）
Clamp Diode Current（IIK，IOK）
-1.5 to $V_{C C}+1.5 \mathrm{~V}$
-0.5 to $V_{C C}+0.5 \mathrm{~V}$
$\pm 20 \mathrm{~mA}$
$\pm 25 \mathrm{~mA}$
$\pm 50 \mathrm{~mA}$
DC V ${ }_{C C}$ or GND Current，per pin（ICC）
Storage Temperature Range（ $\mathrm{T}_{\mathrm{STG}}$ ） Power Dissipation（ $\mathrm{P}_{\mathrm{D}}$ ）（Note 3）
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ 500 mW
Lead Temperature（ $\mathrm{T}_{\mathrm{L}}$ ）（Soldering 10 seconds） $260^{\circ} \mathrm{C}$

## Operating Conditions

|  | Min | Max | Units |
| :---: | :---: | :---: | :---: |
| Supply Voltage（ $\mathrm{V}_{\mathrm{C}}$ ） | 2 | 6 | V |
| DC Input or Output Voltage （ $V_{\text {IN }}, V_{\text {OUT }}$ ） | 0 | $V_{C C}$ | V |
| Operating Temperature Range（ $\mathrm{T}_{\mathrm{A}}$ ） |  |  |  |
| MM74HC | －40 | ＋85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC | －55 | ＋125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |  |
| $\left(t_{r}, t_{f}\right) \quad V_{C C}=2.0 \mathrm{~V}$ |  | 1000 | ns |
| $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ |  | 500 | ns |
| $\mathrm{V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ |  | 400 | ns |

DC Electrical Characteristics（Note 4）

| Symbol | Parameter | Conditions | $V_{C C}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\text {IH }}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{I H} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \mid \text { IOUT } \mid \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{1 \mathrm{~N}}=\mathrm{V}_{1 \mathrm{H}} \text { or } \mathrm{V}_{I \mathrm{~L}} \\ & \left\|\left.\right\|_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \mid \text { IOUT } \mid \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \\ & \hline \end{aligned}$ | $\begin{array}{r} 3.98 \\ 5.48 \\ \hline \end{array}$ | $\begin{array}{r} 3.84 \\ 5.34 \\ \hline \end{array}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 4 \mathrm{~mA} \\ & \mid \text { IOUT } \mid \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{I} N$ | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or GND } \\ & I_{O U T}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 |  | 2.0 | 20 | 40 | $\mu \mathrm{A}$ |

Note 1：Absolute Maximum Ratings are those values beyond which damage to the device may occur．
Note 2：Unless otherwise specified all voltages are referenced to ground．
Note 3：Power Dissipation temperature derating－plastic＂ N ＂package：$-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ ；ceramic＂ $\mathrm{J}^{\prime \prime}$ package：$-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ ．
Note 4：For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages（ $\mathrm{V}_{\mathrm{OH}}$ ，and $\mathrm{V}_{\mathrm{OL}}$ occur for HC at 4.5 V ．Thus the 4.5 V values should be used when designing with this supply．Worst case $\mathrm{V}_{\mathrm{IH}}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively．（The $\mathrm{V}_{\mathrm{IH}}$ value at 5.5 V is 3.85 V ．）The worst case leakage current（liN ， ICc，and loz）occur for CMOS at the higher voltage and so the 6.0 V values should be used．

## AC Electrical Characteristics

$\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed <br> Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| tpHL $^{\text {t }}$ t |  |  |  |  |  |

## AC Electrical Characteristics

$V_{C C}=2.0 \mathrm{~V}$ to $6.0 \mathrm{~V}, C_{L}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $t_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay |  | 2.0 V | 40 | 120 | 151 | 179 | ns |
|  |  |  | 4.5 V | 12 | 24 | 30 | 36 | ns |
|  |  |  | 6.0 V | 10 | 20 | 26 | 30 | ns |
| ${ }^{\text {t }}$ LLH, ${ }^{\text {t }}$ THL | Maximum Output |  | 2.0 V | 30 | 75 | 95 | 110 | ns |
|  | Rise and Fall |  | 4.5 V | 10 | 15 | 19 | 22 | ns |
|  | Time |  | 6.0 V | 9 | 13 | 16 | 19 | ns |
| CPD | Power Dissipation Capacitance (Note 5) | (per gate) |  | 25 |  |  |  | pF |
| $\mathrm{C}_{\mathrm{IN}}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+l_{C C}$.
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## MM54HC4016/MM74HC4016 Quad Analog Switch

## General Description

These devices are digitally controlled analog switches implemented in microCMOS Technology, 3.5 micron silicon gate P-well CMOS. These switches have low 'on' resistance and low 'off' leakages. They are bidirectional switches, thus any analog input may be used as an output and vice-versa. The ' 4016 devices allow control of up to 12V (peak) analog signals with digital control signals of the same range. Each switch has its own control input which disables each switch when low. All analog inputs and outputs and digital inputs are protected from electrostatic damage by diodes to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Connection Diagram

Dual-In-Line Package


TOP VIEW
MM54HC4016/MM74HC4016
54HC4016(J) 74HC4016(J,N)

## Features

■ Typical switch enable time: 15 ns

- Wide analog input voltage range: $0-12 \mathrm{~V}$
- Low 'on' resistance: 50s2 typical

■ Low quiescent current: $80 \mu \mathrm{~A}$ maximum ( 74 HC )

- Matched switch characteristics
- Individual switch controls

Schematic Diagram

Absolute Maximum Ratings (Notes 1 \& 2)
Supply Voltage (VCc)
DC Control Input Voltage (VIN) -0.5 to +15 V

DC Switch I/O Voltage ( $\mathrm{V}_{10}$ )
Clamp Diode Current ( $I_{\mathrm{IK}}, \mathrm{I}_{\mathrm{OK}}$ ) DC Output Current, per pin (lout)
DC $V_{\text {CC }}$ or GND Current, per pin (ICC)
Storage Temperature Range ( $\mathrm{T}_{\mathrm{STG}}$ )
Power Dissipation ( $\mathrm{P}_{\mathrm{D}}$ ) (Note 3) 500 mW
Lead Temperature ( $T_{L}$ ) (Soldering 10 seconds) $260^{\circ} \mathrm{C}$

## Operating Conditions

|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage $\left(V_{C C}\right)$ | 2 | 12 | $V$ |
| DC Input or Output Voltage | 0 | $V_{C C}$ | $V$ |
| $\left(V_{\text {IN }}, V_{\text {OUT }}\right)$ |  |  |  |
| Operating Temperature Range $\left(T_{A}\right)$ |  |  |  |
| MM74HC | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |  |
| ( $\left.t_{r}, t_{f}\right) \quad V_{C C}=2.0 \mathrm{~V}$ |  | 1000 | ns |
| $\quad V_{C C}=4.5 \mathrm{~V}$ |  | 500 | ns |
| $\quad V_{C C}=6.0 \mathrm{~V}$ |  | 400 | ns |

DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage | . | $\begin{gathered} 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 9.0 \mathrm{~V} \\ 12.0 \mathrm{~V} \end{gathered}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 6.3 \\ 8.4 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 6.3 \\ 8.4 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 6.3 \\ 8.4 \\ \hline \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{gathered} 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 9.0 \mathrm{~V} \\ 12.0 \mathrm{~V} \end{gathered}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.8 \\ & 2.4 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.8 \\ & 2.4 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.8 \\ & 2.4 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{R}_{\mathrm{ON}}$ | Maximum 'ON' Resistance (See Note 5) | $V_{C T L}=V_{\mid H}, I_{S}=1.0 \mathrm{~mA}$ <br> $V_{\text {IS }}=V_{C C}$ to GND <br> (Figure 1) | $\begin{gathered} 4.5 \mathrm{~V} \\ 9.0 \mathrm{~V} \\ 12.0 \mathrm{~V} \end{gathered}$ | $\begin{gathered} 100 \\ 50 \\ 30 \end{gathered}$ |  |  |  | $\begin{aligned} & \Omega \\ & \Omega \\ & \Omega \end{aligned}$ |
|  |  | $\mathrm{V}_{\mathrm{CTL}}=\mathrm{V}_{\mathrm{IH}}, \mathrm{I}_{\mathrm{S}}=1.0 \mathrm{~mA}$ <br> $V_{\text {IS }}=V_{\text {CC }}$ or GND <br> (Figure 1) | $\begin{gathered} 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 9.0 \mathrm{~V} \\ 12.0 \mathrm{~V} \end{gathered}$ | $\begin{array}{\|c} 120 \\ 50 \\ 35 \\ 20 \end{array}$ |  |  | . | $\begin{aligned} & \Omega \\ & \Omega \\ & \Omega \\ & \Omega \end{aligned}$ |
| RON | Maximum 'ON' Resistance Matching | $\begin{aligned} & V_{C T L}=V_{I H} \\ & V_{I S}=V_{C C} \text { to GND } \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 9.0 \mathrm{~V} \\ & 12 . \mathrm{V} \end{aligned}$ | $\begin{gathered} 10 \\ 5 \\ 5 \end{gathered}$ |  | - | . | $\begin{aligned} & \Omega \\ & \Omega \\ & \Omega \end{aligned}$ |
| IIN | Maximum Control Input Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & V_{C C}=2-6 V \end{aligned}$ |  |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| $1 / 2$ | Maximum Switch 'OFF' Leakage Current | $\begin{aligned} & V_{\mathrm{OS}}=\mathrm{V}_{\mathrm{CC}} \text { or } \mathrm{GND} \\ & \mathrm{~V}_{\mathrm{IS}}=\mathrm{GND} \text { or } \mathrm{V}_{\mathrm{CC}} \\ & \mathrm{~V}_{\mathrm{CTL}}=\mathrm{V}_{\mathrm{IL}} \text { (Figure 2) } \\ & \hline \end{aligned}$ | $\begin{gathered} 5.5 \mathrm{~V} \\ 9.0 \mathrm{~V} \\ 12.0 \mathrm{~V} \end{gathered}$ | $\begin{array}{r} 10 \\ 15 \\ 20 \\ \hline \end{array}$ |  | - |  | $\begin{aligned} & \mathrm{nA} \\ & \mathrm{nA} \\ & \mathrm{nA} \end{aligned}$ |
| $1 / 2$ | Maximum Switch 'ON' Leakage Current | $\begin{aligned} & V_{\mathrm{OS}}=\mathrm{V}_{\mathrm{CC}} \text { or } \mathrm{GND} \\ & \mathrm{~V}_{\mathrm{CTL}}=\mathrm{V}_{1 \mathrm{H}} \\ & \text { (Figure 3) } \\ & \hline \end{aligned}$ | $\begin{gathered} 5.5 \mathrm{~V} \\ 9.0 \mathrm{~V} \\ 12.0 \mathrm{~V} \\ \hline \end{gathered}$ | $\begin{array}{r} 10 \\ 15 \\ 20 \\ \hline \end{array}$ |  |  | . | nA <br> nA nA |
| Icc | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or GND } \\ & \mathrm{I}_{\mathrm{OUT}}=0 \mu \mathrm{~A} \end{aligned}$ | $\begin{gathered} 5.5 \mathrm{~V} \\ 9.0 \mathrm{~V} \\ 12.0 \mathrm{~V} \end{gathered}$ |  | $\begin{gathered} 2.0 \\ 8.0 \\ 16.0 \\ \hline \end{gathered}$ | $\begin{gathered} 20 \\ 80 \\ 160 \end{gathered}$ | $\begin{array}{r} 40 \\ 160 \\ 320 \\ \hline \end{array}$ | $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case on resistances ( $\mathrm{R}_{\mathrm{ON}}$ ) occurs for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{I H}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. ( $T$ he $\mathrm{V}_{\mathrm{IH}}$ value at 5.5 V is 3.85 V .) The worst case leakage current occur for CMOS at the higher voltage and so these values should be used.
Note 5: At supply voltages ( $\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}$ ) approaching 2 V the analog switch on resistance becomes extremely non-linear. Therefore it is recommended that these devices be used to transmit digital only when using these supply vottages.

## AC Electrical Characteristics

$V_{C C}=2.0 \mathrm{~V}-6.0 \mathrm{~V} \mathrm{~V}_{\mathrm{EE}}=0 \mathrm{~V}$ to $6 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ |  | Guaranteed LImits |  |  |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay Switch In to Out |  | $\begin{gathered} 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 9.0 \mathrm{~V} \\ 12.0 \mathrm{~V} \end{gathered}$ | $\begin{gathered} 25 \\ 5 \\ 4 \\ 3 \end{gathered}$ |  |  | - | ns <br> ns <br> ns <br> ns |
| $t_{\text {PZL, }}$ tpZH | Maximum Switch Turn "ON" Delay | $\mathrm{R}_{L}=1 \mathrm{k} \Omega$ | $\begin{gathered} 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 9.0 \mathrm{~V} \\ 12.0 \mathrm{~V} \end{gathered}$ | $\begin{gathered} 32 \\ 8 \\ 6 \\ 5 \end{gathered}$ |  |  |  | ns <br> ns <br> ns <br> ns |
| ${ }^{\text {t }}$ PHZ, $t_{\text {PLZ }}$ | Maximum Switch Turn "OFF" Delay | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ | $\begin{gathered} 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 9.0 \mathrm{~V} \\ 12.0 \mathrm{~V} \end{gathered}$ | $\begin{gathered} 45 \\ 15 \\ 10 \\ 8 \end{gathered}$ |  |  |  | ns <br> ns <br> ns <br> ns |
| $f_{\text {max }}$ | Maximum Switch Frequency Response $20 \log \left(V_{1} / V_{O}\right)=-3 \mathrm{~dB}$ |  | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 9.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 100 \\ & 120 \end{aligned}$ |  | . |  | $\begin{aligned} & \mathrm{MHz} \\ & \mathrm{MHz} \end{aligned}$ |
|  | Cross Talk Control to Switch | (Figure 7) | 4.5V | 180 |  |  |  | $m V_{\text {P-P }}$ |
|  | Cross Talk Between Any Two Switches (Frequency at -50 dB ) | (Figure 8) | 4.5 V |  |  |  |  | MHz |
|  | Crosstalk, Switch Input to Output (Frequency at - 50 dB ) |  |  |  |  |  |  | MHz |
| $\mathrm{C}_{\text {I }}$ | Maximum Control Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |
| $\mathrm{C}_{\text {IN }}$ | Maximum Switch Input Capacitance |  |  | 15 |  |  |  | pF |
| $\mathrm{CiN}_{\text {I }}$ | Maximum Feedthrough Capacitance | $\mathrm{V}_{\mathrm{CLT}}=\mathrm{GND}$ |  | 5 |  |  |  | pF |

## Typical Performance Characteristics



[^13]AC Test Circuits and Switching Time Waveforms


TL/F/5350-3
FIGURE 1. "ON" Resistance


FIGURE 2. "OFF" Channel Leakage Current


TL/F/5350-5
FIGURE 3. "ON" Channel Leakage Current


FIGURE 4. $t_{\text {PHL }}, t_{\text {PLH }}$ Propagation Delay Time Signal Input to Signal Output




FIGURE 5. tpzl, $^{\text {t }}$ pLz Propagation Delay Time Control to Signal Output

## AC Test Circuits and Switching Time Waveforms (Continued)



FIGURE 6. t $_{\text {PZH }}$, t $_{\text {PHZ }}$ Propagation Delay Time Control to Signal Output


FIGURE 7. Crosstalk: Control Input to Signal Output


TL/F/5350-15


FIGURE 8: Crosstalk Between Any Two Switches

## MM54HC4017/MM74HC4017 <br> Decade Counter/Divider with 10 Decoded Outputs

## General Description

The MM54HC4017/MM74HC4017 is a 5 -stage Johnson counter with 10 decoded outputs that utilizes micro-CMOS Technology, 3.5 micron silicon gate P-well CMOS. Each of the decoded outputs is normally low and sequentially goes high on the low to high transition of the clock input. Each output stays high for one clock period of the 10 clock period cycle. The CARRY output transitions low to high after OUTPUT 10 goes low, and can be used in conjunction with the CLOCK ENABLE to cascade several stages. The CLOCK ENABLE input disables counting when in the high state. A RESET input is also provided which when taken high sets all the decoded outputs low.
The MM54HC4017/MM74HC4017 is functionally and pinout equivalent to the CD4017BM/CD4017BC. It can drive
up to 10 low power Schottiky equivalent loads. All inputs are protected from damage due to static discharge by diodes from $V_{C C}$ and ground.

## Features

Wide power supply range: 2-6V

- Typical operating frequency: 30 MHz
m Fanout of 10 LS-TTL loads.
匹 Low quiescent current: $80 \mu \mathrm{~A}$ ( 74 HC series)
- Low input current: $1.0 \mu \mathrm{~A}$

Dual-In-Line Package


TOP VIEM
TL/F/S351-1
MR54HC4017/MMa74HC4017
54HC4017(J) 74HC4017 (J,N)


## Operating Conditions



DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | $\mathrm{V}_{\mathrm{cc}}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $V_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| VOH | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{I N}=\mathrm{V}_{I H} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|I_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|I_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{array}{r} 3.98 \\ 5.48 \\ \hline \end{array}$ | $\begin{aligned} & 3.84 \\ & 5.34 \\ & \hline \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & V \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|I_{\text {IUTT }}\right\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & v \\ & v \end{aligned}$ |
| $\mathrm{I}_{\mathrm{N}}$ | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or GND } \\ & I_{O U T}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic "J" package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $V_{I H}$ and $V_{I L}$ occur at $V_{C C}=5.5 \mathrm{~V}$ and 4.5 V respectively. ( $T$ he $V_{I H}$ value at 5.5 V is 3.85 V .) The worst case leakage current (liN. $\mathrm{I}_{\mathrm{CC}}$, and $\mathrm{I}_{\mathrm{Oz}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF} \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Clock Frequency | Measured with respect to carry line | 50 | 30 | MHz |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Enable to Carry-Out Line |  | 26 | 44 | ns |
| $\mathrm{t}_{\text {PHL }}$, tpLH | Maximum Propagation Delay Enable Decode-Out Lines |  | 27 | 44 | ns |
| $\mathrm{t}_{\mathrm{PHL}}, \mathrm{t}_{\mathrm{PLH}}$ | Maximum Propagation Delay, Reset or Clock to Decode Out |  | 23 | 40 | ns |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Reset or Clock to Carry Out |  | 23 | 40 | ns |
| ts | Minimum Clock Inhibit Data Set-Up Time |  | 12 | 20 | ns |
| $t_{W}$ | Minimum Clock or Reset Pulse Width |  | 8 | 16 | ns |
| trem , | Minimum Reset Removal Time |  | 10 | 20 | ns |

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=2.0-6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}} 50 \mathrm{pF} \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | $V_{\text {cc }}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ |  | Guaranteed | Limits |  |
| $f_{\text {MAX }}$ | Maximum Clock Frequency | Measured with respect to carry line | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \end{array}$ |  | $\begin{gathered} 4 \\ 20 \\ 23 \end{gathered}$ | $\begin{gathered} 3 \\ 16 \\ 18 \end{gathered}$ | $\begin{gathered} 3 \\ 13 \\ 15 \end{gathered}$ | $\begin{aligned} & \mathrm{MHz} \\ & \mathrm{MHz} \\ & \mathrm{MHz} \end{aligned}$ |
| $t_{\text {PHL }}$, $t_{\text {PLH }}$ | Maximum Propagation Delay, Enable to Carry-Out Line |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{aligned} & 89 \\ & 25 \\ & 20 \\ & \hline \end{aligned}$ | $\begin{gathered} \hline 250 \\ 50 \\ 43 \\ \hline \end{gathered}$ | $\begin{aligned} & 312 \\ & 63 \\ & 54 \\ & \hline \end{aligned}$ | $\begin{gathered} 375 \\ 75 \\ 65 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Enable to Decode Out Line |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \end{array}$ | $\begin{aligned} & 90 \\ & 25 \\ & 20 \end{aligned}$ | $\begin{array}{c\|} \hline 250 \\ 50 \\ 43 \end{array}$ | $\begin{gathered} 312 \\ 63 \\ 54 \end{gathered}$ | $\begin{aligned} & 375 \\ & 75 \\ & 65 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Reset or Clock to Decode Out |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \end{array}$ | $\begin{aligned} & 82 \\ & 22 \\ & 18 \end{aligned}$ | $\begin{gathered} 230 \\ 46 \\ 39 \\ \hline \end{gathered}$ | $\begin{gathered} 288 \\ 58 \\ 49 \\ \hline \end{gathered}$ | $\begin{gathered} \hline 345 \\ 69 \\ 59 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $t_{\text {PHL }}$, ${ }_{\text {PLH }}$ | Maximum Propagation Delay, Reset or Clock to Carry Out |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 82 \\ & 22 \\ & 18 \end{aligned}$ | $\begin{gathered} 230 \\ 46 \\ 39 \\ \hline \end{gathered}$ | $\begin{gathered} 288 \\ 58 \\ 49 \\ \hline \end{gathered}$ | $\begin{gathered} 345 \\ 69 \\ 59 \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $t_{W}$ | Minimum Reset or Clock Pulse Width |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \end{array}$ | $\begin{gathered} \hline 30 \\ 9 \\ 8 \\ \hline \end{gathered}$ | $\begin{array}{r} 80 \\ .16 \\ 14 \\ \hline \end{array}$ | $\begin{gathered} 100 \\ 20 \\ 18 \\ \hline \end{gathered}$ | $\begin{aligned} & 120 \\ & 24 \\ & 21 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| $t_{\text {REM }}$ | Minimum Reset Removal Time |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \end{array}$ |  | $\begin{gathered} 100 \\ 20 \\ 17 \\ \hline \end{gathered}$ | $\begin{gathered} 125 \\ 25 \\ 21 \end{gathered}$ | $\begin{aligned} & 150 \\ & 30 \\ & 25 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| ${ }^{\text {T }}$ HLL ${ }^{\text {t }}$ TLH | Maximum Output Rise and Fall Time |  | $\begin{array}{l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \end{array}$ | $\begin{gathered} 30 \\ 8 \\ 7 \\ \hline \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline 110 \\ & 22 \\ & 19 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $t_{r}, t_{f}$ | Minimum Input Rise and Fall Time |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ |  | $\begin{array}{\|c\|} \hline 1000 \\ 500 \\ 400 \\ \hline \end{array}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \\ \hline \end{gathered}$ | $\begin{array}{r} 1000 \\ 500 \\ 400 \\ \hline \end{array}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | (per package) |  |  |  | . |  | pF |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## Logic and Timing Diagrams

MM54HC4017/MM74HC4017.


TL/F/5351-2


# MM54HC4020/MM74HC4020 14 Stage Binary Counter MM54HC4024/MM74HC4024 7 Stage Binary Counter MM54HC4040/MM74HC4040 12 Stage Binary Counter 

## General Description

The MM54HC4020/74HC4020, MM54HC4024/74HC4024, MM54HC4040/74HC4040, are high speed binary ripple carry counters. These counters are implemented utilizing microCMOS Technology, 3.5 micron silicon gate $P$-well CMOS, to achieve speed performance similar to LS-TTL logic while retaining the low power and high noise immunity of CMOS.

The 'HC4020 is a 14 stage counter, the 'HC4040 is a 12 stage counter, and the 'HC4024 is a 7 stage counter. All these devices are incremented on the falling edge (negative transition) of the input clock, and all their outputs are reset to a low level by applying a logical high on their reset input.

These devices are pin equivalent to the CD4020, CD4024 and CD4040 respectively. All inputs are protected from damage due to static discharge by protection diodes to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

- Typical propagation delay: 16 ns

E Wide operating voltage range: 2-6V
n Low input current: $1 \mu \mathrm{~A}$ maximum

- Low quiescent current: $80 \mu \mathrm{~A}$ maximum ( 74 HC series)
- Output drive capability: 10 LS-TTL loads


## Connection Diagrams

Dual-In-Line Packages


MM54HC4020/MM74HC4020
54HC4020 (J) 74HC4020 (J, N)


MM54HC4024/MM74HC4024
54HC4024 (J) 74HC4024 (J, N)


TL/F/5216-3

## MM54HC4040/MM74HC4040

54HC4040 (J) 74HC4040 (J, N)

Absolute Maximum Ratings（Notes i\＆2）
Supply Voltage（VCC） DC Input Voltage（ $V_{I N}$ ）
DC Output Voltage（VOUT）
Clamp Diode Current（ICD）
DC Output Current，per pin（lout）
DC V ${ }_{C C}$ or GND Current，per pin（ICC）
Storage Temperature Range（ $\mathrm{T}_{\mathrm{STG}}$ ）
Power Dissipation（PD）（Note 3）
Lead Temperature（ $T_{L}$ ）（Soldering 10 seconds） $260^{\circ} \mathrm{C}$

Operating Conditions

| Min | Max | Units |
| :---: | :---: | :---: |
| Supply Voltage（VCC） 2 | 6 | V |
| $\begin{aligned} & \text { DC Input or Output Voltage } \\ & \left(V_{\text {IN }}, V_{\text {OUT }}\right) \end{aligned}$ | $\mathrm{V}_{\mathrm{CC}}$ | V |
| Operating Temperature Range（ $\mathrm{T}_{\mathrm{A}}$ ） |  |  |
| MM74HC－40 | ＋85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC－55 | ＋125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |
| $\left(t_{r}, t_{f}\right) \quad V_{C C}=2.0 \mathrm{~V}$ | 1000 | ns |
| $\mathrm{V}_{\mathrm{Cc}}=4.5 \mathrm{~V}$ | 500 | ns |
| $\mathrm{V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ | 400 | ns |

DC Electrical Characteristics（Note 4）

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $T_{A}=-54 \mathrm{HC} \text { to } 125^{\circ} \mathrm{C}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{array}{r} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{array}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $V_{\text {IL }}$ | Maximum Low Level Input Voltage | － | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{1 \mathrm{H}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\left.\right\|_{\text {IOUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|\left.\right\|_{\text {IOUT }}\right\| \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{array}{r} 3.98 \\ 5.48 \\ \hline \end{array}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\text {OL }}$ | Maximum Low Level Output Voltage | $\begin{aligned} & \mathrm{V}_{I N}=\mathrm{V}_{I H} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \mid \text { \|OUTI } \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{I N}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|l_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & .26 \\ & .26 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| IN | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| Icc | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & I_{\text {OUT }}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1：Maximum Ratings are those values beyond which damage to the device may occur．
Note 2：Unless otherwise specified all voltages are referenced to ground．
Note 3：Power Dissipation temperature derating－plastic＂ N ＂package：$-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ ；ceramic＂ J ＂package：$-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ ．
Note 4：For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages（ $\mathrm{V}_{\mathrm{OH}}$ ，and $\mathrm{V}_{\mathrm{OL}}$ ）occur for HC at 4.5 V ．Thus the 4.5 V values should be used when designing with this supply．Worst case $\mathrm{V}_{I H}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively．（The $\mathrm{V}_{\mathrm{IH}}$ value at 5.5 V is 3.85 V ．）The worst case leakage current（ $\mathrm{l} / \mathrm{N}$ ． $\mathrm{I}_{\mathrm{CC}}$ ，and $\mathrm{l}_{\mathrm{OZ}}$ ）occur for CMOS at the higher voltage and so the 6.0 V values should be used．

## AC Electrical Characteristics

$V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{t}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed <br> Limit | Units |
| :--- | :--- | :--- | :---: | :---: | :---: |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Operating Frequency |  | 50 | 25 | MHz |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation <br> Delay Clock to Q | (Note 5) | 17 | 35 | ns |
| t $_{\text {PHL }}$ | Maximum Propagation <br> Delay Reset to Any Q |  | 16 | 40 | ns |
| t $_{\text {REM }}$ | Minimum Reset <br> Removal Time |  | 10 | 20 | ns |
| $\mathrm{t}_{\mathrm{W}}$ | Minimum Pulse Width |  | 10 | 16 | ns |

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}$ to $6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| ${ }_{\text {f MAX }}$ | Maximum Operating Frequency ('4020 and '4040) |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 10 \\ & 40 \\ & 50 \end{aligned}$ | $\begin{gathered} 4 \\ 20 \\ 24 \end{gathered}$ | $\begin{gathered} 3 \\ 16 \\ 19 \end{gathered}$ | $\begin{gathered} 3 \\ 13 \\ 16 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{MHz} \\ & \mathrm{MHz} \\ & \mathrm{MHz} \end{aligned}$ |
| $f_{\text {max }}$ | Maximum Operating <br> Frequency ('4024) |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 10 \\ & 50 \\ & 60 \end{aligned}$ | $\begin{gathered} 5 \\ 25 \\ 29 \end{gathered}$ | $\begin{gathered} 4 \\ 20 \\ 23 \end{gathered}$ | $\begin{array}{r} \cdot 3 \\ 17 \\ 20 \end{array}$ | $\begin{aligned} & \mathrm{MHz} \\ & \mathrm{MHz} \\ & \mathrm{MHz} \end{aligned}$ |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay Clock to $\mathrm{Q}_{1}$ |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 80 \\ & 21 \\ & 18 \end{aligned}$ | $\begin{gathered} 210 \\ 42 \\ 36 \end{gathered}$ | $\begin{gathered} 265 \\ 53 \\ 45 \end{gathered}$ | $\begin{aligned} & 313 \\ & 63 \\ & 53 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| ${ }_{\text {t }}^{\text {PHL }}$ | Maximum Propagation Delay Reset to Q ('4024 only) |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 80 \\ & 21 \\ & 18 \\ & \hline \end{aligned}$ | $\begin{array}{r} 210 \\ 42 \\ \hline \quad 36 \\ \hline \end{array}$ | $\begin{gathered} 265 \\ 53 \\ 45 \end{gathered}$ | $\begin{gathered} 313 \\ 63 \\ 53 \\ \hline \end{gathered}$ | ns <br> ns <br> ns |
| $\mathrm{t}_{\text {PHL }}$ | Maximum Propagation Delay Reset to Any Q ('4020 and '4040) |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 72 \\ & 24 \\ & 20 \end{aligned}$ | $\begin{gathered} 240 \\ 40 \\ 41 \\ \hline \end{gathered}$ | $\begin{gathered} 302 \\ 60 \\ 51 \end{gathered}$ | $\begin{gathered} 358 \\ 72 \\ 61 \end{gathered}$ | ns <br> ns <br> ns |
| $t_{\text {REM }}$ | Minimum Reset Removal Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 100 \\ & 20 \\ & 16 \end{aligned}$ | $\begin{aligned} & 126 \\ & 25 \\ & 21 \end{aligned}$ | $\begin{gathered} 149 \\ 50 \\ 25 \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ${ }^{\text {tw }}$ | Minimum Pulse Width |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | . | $\begin{aligned} & 90 \\ & 16 \\ & 14 \end{aligned}$ | $\begin{aligned} & 100 \\ & 20 \\ & 18 \\ & \hline \end{aligned}$ | $\begin{array}{r} 120 \\ 24 \\ 20 \\ \hline \end{array}$ | ns ns ns |
| ${ }_{\text {tilh, }}$ tthl | Maximum Output Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 10 \\ 9 \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \end{aligned}$ | $\begin{array}{r} 110 \\ 22 \\ 19 \\ \hline \end{array}$ | ns <br> ns <br> ns |
| $t_{r}, t_{f}$ | Maximum Input Rise and Fall Time |  |  |  | $\begin{gathered} 1000 \\ 500 \\ 400 \end{gathered}$ | $\begin{array}{r} 1000 \\ 500 \\ 400 \\ \hline \end{array}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ ns |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 6) | (per package) |  | 55 |  |  |  | pF |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

Note 5: Typical Propagation delay time to any output can be calculated using: $t_{p}=17+12(\mathrm{~N}-1)$ ns; where N is the number of the output, $Q_{W}$, at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$.
Note 6: $\mathrm{C}_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C}{ }^{f+I_{C C} .}$
Note 7: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

MM54HC4020／MM74HC402O


MM54HC4024／MM74HC4024


MM54HC4040／MM74HC4040


MM54/74HC4024/4040


National Semiconductor MM54HC4046/MM74HC4046 CMOS Phase Lock Loop

## General Description

The MM54HC4046/MM74HC4046 is a low power phase lock loop utilizing $3.5 \mu$ silicon-gate P-well microCMOS Technology to obtain high frequency operation both in the phase comparator and VCO sections. This device contains a low power linear voltage controlled oscillator (VCO), a source follower, and three phase comparators. The three phase comparators have a common signal input and a common comparator input. The signal input has a self biasing amplifier allowing signals to be either capacitively coupled to the phase comparators with a small signal or directly coupled with standard input logic levels. This device is similar to the CD4046 except that the Zener diode of the metal gate CMOS device has been replaced with a third phase comparator.
Phase comparator I is an exclusive OR (XOR) gate. It provides a digital error signal that maintains a 90 phase shift between the VCO's center frequency and the input signal ( $50 \%$ duty cycle input) waveforms. This phase detector is more susceptible to locking onto harmonics of the input frequency than phase comparator I, but provides better noise rejection.

Phase comparator III is an SR flip-flop gate. It can be used to provide the phase comparator functions and is similar to the first comparator in performance.
Phase comparator II is an edge sensitive digital sequential network. Two signal outputs are provided, a comparator output and a phase pulse output. The comparator output is a TRI-STATE ${ }^{\circledR}$ output that provides a signal that locks the VCO output signal to the input signal with 0 phase shift
between them. This comparator is more susceptible to noise throwing the loop out of lock, but is less likely to lock onto harmonics than the other two comparators.
In a typical application all three comparators feed an external filter network which in turn feeds the VCO input. This input is a very high impedance CMOS input which also drives the source follower. The VCO's operating frequency is set by three external components connected to the C1A, C1B, R1 and R2 pins. An inhibit pin is provided to disable the VCO and the source follower, providing a method of putting the IC in a low power state.
The source follower is a MOS transistor whose gate is connected to the VCO input and whose drain connects the Demodulator output. This output normally is used by tying a resistor from pin 10 to ground, and provides a means of looking at the VCO input without loading down modifying the characteristics of the PLL filter.

## Features

a Low dynamic power consumption:

$$
\left(V_{c c}=4.5 \mathrm{~V}\right)
$$

■ Maximum VCO operating frequency: 20 MHz ( $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ )

- Fast comparator response time ( $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ ) Comparator I: 20 ns
Comparator II: 25 ns
Comparator III: 20 ns
$\square$ VCO has high linearity and high temperature stability


## Block and Connection Diagrams



Absolute Maxmum Ratings (Notes $1 \& 2$ )

## Operating Conditions

| Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) | -0.5 to +7.0 V |
| :---: | :---: |
| DC Input Voltage ( $\mathrm{V}_{\mathrm{IN}}$ ) | -1.5 to $V_{C C}+1.5 \mathrm{~V}$ |
| DC Output Voltage (VOUT) | -0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ |
| Clamp Diode Current ( $\mathrm{I}_{\mathrm{K}}$, lok) | $\pm 20 \mathrm{~mA}$ |
| DC Output Current per pin (lout) | $\pm 25 \mathrm{~mA}$ |
| DC V ${ }_{\text {CC }}$ or GND Current, per pin (lcc) | $\pm 50 \mathrm{~mA}$ |
| Storage Temperature Range ( ${ }_{\text {STG }}$ ) | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Power Dissipation ( $\mathrm{P}_{\mathrm{D}}$ ) (Note 3) | 500 mW |
| Lead Temperature ( $T_{L}$ ) (Soldering 10 s | econds) $260^{\circ} \mathrm{C}$ |

DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{array}{\|l} 2.0 \\ 4.5 \\ 6.0 \end{array}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|I_{\text {IUT }}\right\| \leq 8.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & V \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{gathered} 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \end{gathered}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|l_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| IIN | Maximum Input Current (Pins 3,5,9) | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| IN | Maximum Input Current (Pin 14) | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | 2 | 3 | 4 | $\mu \mathrm{A}$ |
| loz | Maximum TRI-STATE Output <br> Leakage Current | $\begin{aligned} & V_{\text {OUT }}=V_{\text {CC }} \text { or GND } \\ & \bar{G}=V_{I H} \end{aligned}$ | 6.0 V |  | $\pm 0.5$ | $\pm 5.0$ | $\pm 10$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & \text { loUT }=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathbb{H}}$ and $\mathrm{V}_{\mathbb{L}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathbb{I H}}$ value at 5.5 V is 3.85 V .) The worst case ieakage current (liN. $\mathrm{I}_{\mathrm{CC}}$, and $\mathrm{I}_{\mathrm{OZ}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

## AC Electrical Characteristics

$V_{C C}=2.0$ to $6.0 \mathrm{~V}, C L=50 \mathrm{pF}, \mathrm{t}_{\mathrm{f}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified).


## Phase Comparator I

| $t_{\text {PHL }}, t_{\text {PLH }}$ | Maximum Prop- |  | 2.0 V | 58 | 165 | 206 | 250 | ns |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: | :---: | :---: |
|  | agation Delay |  | 4.5 V | 20 | 35 | 44 | 52 | ns |
|  |  |  | 6.0 V | 18 | 30 | 38 | 45 | ns |
| C |  |  |  |  |  |  |  | pF |
|  | Maximum Power |  |  |  |  |  |  |  |
|  | Dissipation |  |  |  |  |  |  |  |
|  | Capacitance |  |  |  |  |  |  |  |

Phase Comparator II

| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay Comp. Output | , | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 60 \\ & 20 \\ & 18 \end{aligned}$ | $\begin{gathered} 150 \\ 30 \\ 25 \end{gathered}$ | $\begin{gathered} 190 \\ 38 \\ 32 \end{gathered}$ | $\begin{gathered} 225 \\ 45 \\ 38 \end{gathered}$ | ns <br> ns <br> ns |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {PZL }}$ | Maximum TRISTATE Enable Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | 60 20 18 | $\begin{aligned} & 150 \\ & 30 \\ & 25 \\ & \hline \end{aligned}$ | $\begin{gathered} 190 \\ 38 \\ 32 \end{gathered}$ | $\begin{gathered} 225 \\ 45 \\ 38 \end{gathered}$ | ns <br> ns <br> ns |
| $t_{\text {tPZH }}$ | Maximum TRISTATE Enable Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 72 \\ & 22 \\ & 19 \end{aligned}$ | $\begin{gathered} 200 \\ 40 \\ 34 \end{gathered}$ | $\begin{gathered} 250 \\ 50 \\ 42 \end{gathered}$ | $\begin{gathered} 300 \\ 60 \\ 51 \end{gathered}$ | ns ns ns |
| $t_{\text {PLZ }}$ | Maximum TRISTATE Disable Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 72 \\ & 22 \\ & 19 \end{aligned}$ | $\begin{gathered} 200 \\ 40 \\ 34 \end{gathered}$ | $\begin{gathered} 250 \\ 50 \\ 42 \end{gathered}$ | $\begin{gathered} 300 \\ 60 \\ 51 \end{gathered}$ | ns <br> ns <br> ns |
| ${ }^{\text {tPHZ }}$ | Maximum TRISTATE Disable Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | 72 22 19 | $\begin{gathered} 200 \\ 40 \\ 34 \end{gathered}$ | $\begin{gathered} 250 \\ 50 \\ 42 \end{gathered}$ | $\begin{gathered} 300 \\ 60 \\ 51 \end{gathered}$ | ns ns ns |
| ${ }_{\text {tPHL }}$ | Maximum Propagation Delay High to Low to Phase Pulses |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | 72 22 19 | $\begin{gathered} 200 \\ 40 \\ 34 \end{gathered}$ | $\begin{gathered} 250 \\ 50 \\ 42 \end{gathered}$ | $\begin{gathered} 300 \\ 60 \\ 51 \end{gathered}$ | ns ns ns |
| $t_{\text {PLH }}$ | Maximum Propagation Delay Low to High to Phase Pulses |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 72 \\ & 22 \\ & 19 \end{aligned}$ | $\begin{gathered} 200 \\ 40 \\ 34 \end{gathered}$ | $\begin{gathered} 250 \\ 50 \\ 42 \end{gathered}$ | $\begin{gathered} 300 \\ 60 \\ 51 \end{gathered}$ | ns <br> ns <br> ns |
| $\mathrm{C}_{\text {PD }}$ | Maximum Power Dissipation Capacitance |  |  |  |  |  |  | pF |
| Phase Comparator III |  |  |  |  |  |  |  |  |
| $\mathrm{t}_{\text {PHL }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  |  |  |  | ns <br> ns ns |
| $\mathrm{C}_{\text {PD }}$ | Maximum Power Dissipation Capacitance | . |  |  |  |  |  | pF |

## AC Electrical Characteristics (Continued)

$V_{C C}=2.0$ to $6.0 \mathrm{~V}, C L=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified).

| Symbol | Parameters | Conditions | $\mathbf{v}_{\text {cc }}$ | $\mathrm{T}=25^{\circ} \mathrm{C}$ |  | 74HC | 54HC | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| Voltage Controlled Oscillator (Specified to operate from $\mathrm{V}_{\text {cc }}=3.0 \mathrm{~V}$ to 6.0 V |  |  |  |  |  |  |  |  |
| $f_{\text {MAX }}$ | Maximum Operating Frequency | $\begin{aligned} & \mathrm{C} 1=10 \mathrm{pF}, \\ & \mathrm{R} 1=100, \\ & R 2=00 \\ & \mathrm{VCO}_{\mathrm{in}}=\mathrm{V}_{\mathrm{CC}} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 20 \\ & 25 \end{aligned}$ | $\begin{aligned} & 18 \\ & 23 \end{aligned}$ | $\begin{aligned} & 15 \\ & 20 \end{aligned}$ | $\begin{aligned} & \mathrm{MHz} \\ & \mathrm{MHz} \end{aligned}$ |
|  | Linearity | $\begin{aligned} & \mathrm{VCO}_{\text {in }}=2.25 \pm 1 \mathrm{~V} \\ & \mathrm{VCO}_{\mathrm{in}}=3 \pm 1.5 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 1.0 \\ & 1.0 \end{aligned}$ |  |  |  | $\begin{aligned} & \% \\ & \% \\ & \hline \end{aligned}$ |
|  | TemperatureFrequency Stability | No <br> Frequency Offset | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  |  |  |  | $\begin{aligned} & \text { \%/C } \\ & \text { \%/C } \end{aligned}$ |
|  | TemperatureFrequency Stability | Frequency Offset | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  |  |  |  | $\begin{aligned} & \text { \%/C } \\ & \text { \%/C } \end{aligned}$ |
|  | Duty Cycle |  |  | 50 |  | . |  | \% |

Demodulator Output

|  | Offset Voltage <br> $V_{\text {in }}-V_{\text {dem }}$ | $R_{S}=1 \mathrm{k} \Omega$ | 1.5 | 2.2 | 2.7 | 3.2 | V |  |
| :--- | :--- | :--- | :--- | :--- | :---: | :---: | :---: | :---: |
|  | Linearity | $R_{\mathrm{S}}=5 \mathrm{k} \Omega$ | 2.0 V |  | 0.1 | 0.2 | 0.3 | $\%$ |

## Detailed Circuit Description

VOLTAGE CONTROLLED OSCILLATOR/SOURCE FOLLOWER

The VCO requires two or three external components to operate. These are R1, R2, C1. Resistor 1 and capacitor C1 are selected to determine the center frequency of the VCO (see typical performance curves). R2 can be used to set the offset frequency with OV at VCO input. If R2 is omitted the VCO range is from 0 Hz ; as R2 is decreased, the offset frequency is increased. The effect of R2 is shown in the design information table and typical performance
curves. By increasing the value of R2 the lock range of the PLL is decreased and the gain (volts $/ \mathrm{Hz}$ ) is increased. Thus, for a narrow lock range, large swings on the VCO input will cause less frequency variation.
Internally, the resistors set a current in a current mirror, as shown in Figure 1. The mirrored current drives one side of


FIGURE 1. Logic Diagram for VCO

## Detailed Circuit Description (Continued)

the capacitor; once the capacitor charges up to the threshold of the Schmitt Trigger the oscillator logic flips the capacitor over and causes the mirror to charge the opposite side of the capacitor. The output from the internal logic is then taken to pin 4.
The input to the VCO is a very high impedance CMOS input and thus will not load down the loop filter, easing the filters design. In order to make signals at the VCO input accessible without degrading the loop performance, a source follower transistor is provided. This transistor can be used by connecting a resistor to ground and its drain output will follow the VCO input signal.
An inhibit signal is provided to allow disabling of the VCO and the source follower. This is useful if the internal VCO is not being used, but an external one is. A logic high on inhibit disables the VCO and source follower.
The output of the VCO is a standard high speed CMOS output with an equivalent LS-TTL fanout of 10 . The VCO
output is approximately a square wave. This output can either directly feed the comparator input of the phase comparators or feed external prescalers (counters) to enable frequency synthesis.

## PHASE COMPARATORS

All three phase comparators have two inputs, Signal In and Comparator In. The Signal In has a special DC bias network that enables $A C$ coupling of input signals. If the signals are not $A C$ coupled then this input requires logic levels the same as standard $54 \mathrm{HC} / 74 \mathrm{HC}$. The comparator input is a standard digital input. Both input structures are shown in Figure 3.
The outputs of these comparators are essentially standard $54 \mathrm{HC} / 74 \mathrm{HC}$ voltage outputs (comparator II is TRI-STATE).


TL/F/5352-4
FIGURE 3. Logic Diagram for Phase Comparator I and the Common Input Circuit for All Three Comparators


FIGURE 4. Typical Phase Comparator I Waveforms



TL/F/5352-6
(a)

| Comparator 1 |  | Comparator II |  | Comparator III |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{R}_{2}=\infty$ | $\mathrm{R}_{2} \neq \infty$ | $\mathrm{R}_{2}=\infty$ | $\mathrm{R}_{2} \neq \infty$ | $\mathrm{R}_{2}=\infty$ | $\mathrm{R}_{2} \neq \infty$ |
| -Given: $f_{0}$ <br> -Use $f_{0}$ with <br> Figure 5a <br> to determine <br> R1 and C1 | -Given: $f_{0}$ and $f_{L}$ <br> -Calculate $f_{\text {min }}$ from the equation $f_{\min }=f_{o}-f_{L}$ <br> -Use $f_{\min }$ with Figure $5 b$ to determine R2 and C1 <br> -Calculate $\mathfrak{f}_{\max } / f_{\min }$. from the equation $f_{\text {max }} / f_{\text {min }}=$ $f_{0}+f_{L} / f_{o}-f_{L}$ <br> -Use $f_{\text {max }} / f_{\text {min }}$ with Figure 5c to determine ratio R2/R1 to obtain R1 | -Given: $f_{\text {max }}$ <br> -Calculate fo from the equation $f_{0}=f_{\max } / 2$ <br> -Use fo with <br> Figure 5a to determine R1 and C1 | -Given: $f_{\text {min }}$ and $f_{\text {max }}$ <br> -Use $f_{\text {min }}$ with <br> Figure 5b to determine R2 and C1 <br> -Calculate $f_{\max } / f_{\text {min }}$ <br> -Use $f_{\text {max }} / f_{\text {min }}$ with Figure 5c to determine ratio R2/R1 to obtain R1 |  | $\cdots$ |

(b)


FIGURE 2. VCO Characteristics: a) Idealized Transfer Function
b) Determining External Components
c), d), e) Typical Frequency Characteristics versus Component Values

## Detailed Circuit Description (Continued)

Thus in normal operation $V_{C C}$ and ground voltage levels are fed to the loop filter. This differs from some phase detectors which supply a current output to the loop filter and this should be considered in the design. (The CD4046 also provides a voltage.)
Figure 5 shows the state tables for all three comparators.

## PHASE COMPARATORI

This comparator is a simple XOR gate similar to the $54 /$ 74 HC 86 , and its operation is similar to an overdriven balanced modulator. To maximize lock range the input frequencies must have a $50 \%$ duty cycle. Typical input and output waveforms are shown in Figure 4. The output of the phase detector feeds the loop filter which averages the output voltage. The frequency range upon which the PLL will lock onto if initially out of lock is defined as the capture range. The capture range for phase detector I is dependent on the loop filter employed. The capture range can be as large as the lock range, which is equal to the VCO frequency range.
To see how the detector operates, refer to Figure 4. When two square wave inputs are applied to this comparator, an output waveform whose duty cycle is dependent on the phase difference between the two signals results. As the phase difference increases, the output duty cycle increases and the voltage after the loop filter increases. Thus, in order to achieve lock when the PLL input frequency increases the VCO input, voltage must increase
and the phase difference between comparator in and signal in will increase. At an input frequency equal to $\left\{_{\text {min }}\right.$, the VCO input is at $O V$. This requires the phase detector output to be grounded; hence, the two input signals must be in phase. When the input frequency is $f_{\text {max }}$, the VCO input must be $\mathrm{V}_{\mathrm{CC}}$ and the phase detector inputs must be $180^{\circ}$ out of phase.

The XOR is more susceptible to locking onto harmonics of the signal input than the digital phase detector II. For instance, a signal 2 times the VCO frequency results in the same output duty cycle as a signal equal to the VCO frequency. The difference is that the output frequency of the $2 f$ example is twice that of the other example. The loop filter and the VCO range should be designed to prevent locking on to harmonics.

## PHASE COMPARATOR II

This detector is a digital memory network. It consists of four flip-flops and some gating logic, a three state output and a phase pulse output as shown in Figure 6. This comparator acts only on the positive edges of the input signals and is thus independent of signal duty cycle.

Phase comparator II operates in such a way as to force the PLL into lock with 0 phase difference between the VCO output and the signal input positive waveform edges. Figure 7 shows some typical loop waveforms. First assume that the signal input phase is leading the comparator input. This

## Phase Comparator State Diagrams




FIGURE 5.

## Detailed Circuit Description (Continued)

means that the VCO's frequency must be increased to bring its leading edge into proper phase alignment. Thus the phase detector II output is set high. This will cause the loop filter to charge up the VCO input, increasing the VCO frequency. Once the leading edge of the comparator input is detected, the output goes TRI-STATE holding the VCO input at the loop filter voltage. If the VCO still lags the signal then the phase detector will again charge up to VCO input for the time between the leading edges of both waveforms.
If the VCO leads the signal then when the leading edge of the VCO is seen, the output of the phase comparator goes low. This discharges the loop filter until the leading edge of the signal is detected at which time the output disables itself again. This has the effect of slowing down the VCO to again make the rising edges of both waveforms coincidental.'

When the PLL is out of lock, the VCO will be running either slower or faster than the signal input. If it is running slower the phase detector will see more signal rising edges and so the output of the phase comparator will be high a majority of the time, raising the VCO's frequency. Conversely, if the VCO is running faster than the signal, the output of the detector will be low most of the time and the VCO's output frequency will be decreased.
As one can see, when the PLL is locked the output of phase comparator Il will be almost always disabled except for minor corrections at the leading edge of the waveforms. When the detector is TRI-STATE the phase pulse output is high. This output can be used to determine when the PLL is in the locked condition.

This detector has several interesting characteristics. Over the entire VCO frequency range there is no phase difference between the comparator input and the signal input. The lock range of the PLL is the same as the capture
range. Minimal power is consumed in the loop filter since in lock the detector output is a high impedance. Also, when no signal is present, the detector will see only VCO leading edges, so the comparator output will stay low, forcing the VCO to $f_{\text {min }}$ operating frequency.

Phase comparator II is more susceptible to noise, causing the phase lock loop to unlock. If a noise pulse is seen on the signal input, the comparator treats it as another positive edge of the signal and will cause the output to go high until the VCO leading edge is seen, potentially for a whole signal input period. This would cause the VCO to speed up during that time. When using the phase comparator $I$, the output of that phase detector would be disturbed for only the short duration of the noise spike and would cause less upset.

## PHASE COMPARATOR III

This comparator is a simple SR flip-flop which can function as a phase comparator as shown in Figure 8. It has some similar characteristics to the edge sensitive comparator. To see how this detector works, assume input pulses are applied to the signal and comparator inputs as shown in Figure 9. When the signal input leads the comparator input, the flop is set. This will charge up the loop filter and cause the VCO to speed up, bringing the comparator into phase with the signal input. When using short pulses as input, this comparator behaves very similarly to the second comparator. But one can see that if the signal input is a long pulse, the output of the comparator will be forced to a one no matter how many comparator input pulses are received. Also, if the VCO input is a square wave (as it is) and the signal input is pulse, then the VCO will force the comparator output low much of the time. Therefore, it is ideal to condition the signal and comparator input to short pulses. This is most easily done by using a series capacitor.


TL/F/5352-11
FIGURE 8. Phase Comparator III Logic Dlagram


FIGURE 9. Typical Waveforms for Phase Comparator III


## MM54HC4049/MM74HC4049 Hex Inverting Logic Level Down Converter MM54HC4050/MM74HC4050 Hex Logic Level Down Converter

## General Description

The MM54HC4049/MM74HC4049 and the MM54HC4050/ MM74HC4050 utilize microCMOS Technology, 3.5 micron silicon gate $P$-well CMOS, and have a modified input protection structure that enables these parts to be used as logic level translators which will convert high level logic to a low level logic while operating from the low logic supply. For example, 0-15V CMOS logic can be converted to 0-5V logic when using a 5 V supply. The modified input protection has no diode connected to $V_{C C}$ thus allowing the input voltage to exceed the supply. The lower zener diode protects the input from both positive and negative static voltages. In addition each part can be used as a simple buffer or inverter without level translation. The MM54HC4049/MM74HC4049
is pin and functionally compatible to the CD4049BM/ CD4049BC and the MM54HC4050/MM74HC4050 is compatible to the CD4050BM/CD4050BC

## Features

a Typical propagation delay: 8 ns

- Wide power supply range: $2 \mathrm{~V}-6 \mathrm{~V}$
- Low quiescent supply current: $20 \mu \mathrm{~A}$ maximum ( 74 HC )
- Fanout of 10 LS-TTL loads


## Connection Diagrams

## Dual-In-Line Package



MM54HC4049/MM74HC4049
54HC4049 (J) 74HC4049 (J,N)

Dual-In-Line Package


MM54HC4050/MM74HC4050
54HC4050 (J) 74HC4050 (J,N)

| Absolute Maximum Ratings (Notes 1 \& 2) | Operating Conditions |  |  |
| :---: | :---: | :---: | :---: |
| Supply Voltage (VCC) - 0.5 to +7.0 V | Min | Max | Units |
| DC Input Voltage ( $\mathrm{V}_{\text {IN }}$ ) $\quad-1.5$ to $\mathrm{V}_{\text {CC }}+18 \mathrm{~V}$ | Supply Voltage(VCC) 2 | 6 | V |
| DC Output Voltage (VOUT) $\quad-0.5$ to $\mathrm{V}_{\text {CC }}+0.5 \mathrm{~V}$ | DC Input Voltage 0 | 15 | $V$ |
| Clamp Diode Current (IzK, lok) $\pm 20 \mathrm{~mA}$ | $\left(V_{1 N}\right)$ | $V_{C C}$ | V |
| DC Output Current, per pin (lout) $\pm 25 \mathrm{~mA}$ | DC Output Voltage 0 | $V_{C C}$ | V |
| DC V $\mathrm{CC}^{\text {or GND Current, per pin (ICC) }}$ ) $\pm 50 \mathrm{~mA}$ | (VOUT) |  |  |
| Storage Temperature Range ( $\mathrm{T}_{\text {STG }}$ ) $\quad-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ | Operating Temperature Range ( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |
| Power Dissipation (PD) (Note 3) 500 mW | MM74HC -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| Lead Temperature ( $T_{L}$ ) (Soldering 10 seconds) $260^{\circ} \mathrm{C}$ | MM54HC $\quad-55$ | $+125$ | ${ }^{\circ} \mathrm{C}$ |
|  | Input Rise or Fall Times |  |  |
|  | $\left(t_{r}, t_{f}\right) \quad V_{C C}=2.0 \mathrm{~V}$ | 1000 | ns |
|  | $V_{C C}=4.5 \mathrm{~V}$ | 500 | ns |
|  | $\mathrm{V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ | 400 | ns |

## DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | $\mathrm{V}_{\mathrm{cc}}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40^{\circ} \mathrm{C} \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55^{\circ} \mathrm{C} \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $V_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{array}{\|l} 2.0 \\ 4.5 \\ 6.0 \\ \hline \end{array}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {IOUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|I_{\text {IOUT }}\right\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{v} \end{aligned}$ |
| $\mathrm{V}_{\text {OL }}$ | Maximum Low Level Output Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{N}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{l}_{\mathrm{OUT}}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 . \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \\ & \hline \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & V_{1 \mathrm{~N}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 4 \mathrm{~mA} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \\ & \hline \end{aligned}$ | $\begin{aligned} & v \\ & v \end{aligned}$ |
| IN | Maximum Input Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & V_{I N}=15 V \end{aligned}$ | $\begin{array}{\|l} \hline 6.0 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ |  | $\begin{aligned} & \pm 0.1 \\ & \pm 0.5 \\ & \hline \end{aligned}$ | $\begin{gathered} \pm 1.0 \\ \pm 5 \\ \hline \end{gathered}$ | $\begin{gathered} \pm 1.0 \\ \pm 5 \end{gathered}$ | $\mu \mathrm{A}$ $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & V_{\text {IN }}=V_{\text {CC or }} \text { GND } \\ & \text { LOUT }=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 2.0 | 20 | 40 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic "J" package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.

Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$ and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathrm{iH}}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathrm{IH}}$ value at 5.5 V is 3.85 V .) The worst case leakage current (liN. $\mathrm{lcc}, \mathrm{loz}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

## AC Electrical Characteristics

$V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed <br> Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| tPHL, $^{\text {tPLH }}$ | Maximum Propagation Delay |  | 8 | 15 | ns |

## AC Electrical Characteristics

$V_{C C}=2.0 \mathrm{~V}$ to $6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | $\mathbf{V}_{\text {cc }}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55^{\circ} \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{t}_{\text {PHL }} \mathrm{tPLH}$ | Maximum Propagation |  | 2.0 V | 30 | 76 | 92 | 106 | ns |
|  | Delay . |  | 4.5 V | 10 | 17 | 20 | 26 | ns |
|  |  |  | 6.0 V | 9 | 15 | 18 | 20 | ns |
| $\mathrm{t}_{\text {THL }} \mathrm{t}_{\text {TLH }}$ | Maximum Output |  | 2.0 V | 25 | 75 | 95 | 110 | ns |
|  | Rise and Fall |  | 4.5 V | 7 | 15 | 19 | 22 | ns |
|  | Time |  | 6.0 V | 6 | 13 | 16 | 19 | ns |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | (per gate) |  | 25 |  |  |  | pF |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C}{ }^{f+1} 1 \mathrm{lc}$.
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

# MM54HC4051/MM74HC4051 8 Channel Analog Multiplexer MM54HC4052/MM74HC4052 Dual 4 Channel Analog Multiplexer MM54HC4053/MM74HC4053 Triple 2 Channel Analog Multiplexer 

## General Description

These multiplexers are digitally controlled analog switches implemented in microCMOS Technology, 3.5 micron silicon gate P-well CMOS. These switches have low "on" resistance and low "off" leakages. They are bidirectional switches, thus any analog input may be used as an output and vice-versa. Also these switches contain linearization circuitry which lowers the on resistance and increases switch linearity. These devices allow control of up to $\pm 6 \mathrm{~V}$ (peak) analog signals with digital control signals of 0 to 6 V . Three supply pins are provided for $\mathrm{V}_{\mathrm{CC}}$, Ground, and $\mathrm{V}_{\mathrm{EE}}$. This enables the connection of $0-5 \mathrm{~V}$ logic signals when $V_{C C}=5 \mathrm{~V}$ and an analog input range of $\pm 5 \mathrm{~V}$ when $\mathrm{V}_{\mathrm{EE}}=5 \mathrm{~V}$. All three devices also have an inhibit control which when high will disable all switches to their off state. All analog inputs and outputs and digital inputs are protected from electrostatic damage by diodes to $V_{C C}$ and ground. MM54HC4051/MM74HC4051: This device connects together the outputs of 8 switches, thus achieving an 8 Channel Multiplexer. The binary code placed on the A, B, and C select lines determines which one of the eight switches is "on". and connects one of the eight inputs to the common output. MM54HC4052/MM74HC4052: This device connects together the outputs of 4 switches in two sets, thus achieving
a pair of 4 channel multiplexers. The binary code placed on the A , and B select lines determine which switch in each 4 channel section is "on", connecting one of the four inputs in each section to its common output. This enables the implementation of a 4 channel differential multiplexer.
MM54HC4053/MM74HC4053: This device contains 6 switches whose outputs are connected together in pairs, thus implementing a triple 2 channel multiplexer, or the equivalent of 3 single-pole-double throw configuration. Each of the $A, B$, or C select lines independently controls one pair of switches, selecting one of the two switches to be "on".

## Features

- Wide analog input voltage range: $\pm 6 \mathrm{~V}$
- Low "on" resistance: 50 typ. ( $\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}=4.5 \mathrm{~V}$ )

30 typ. $\left(\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}=9 \mathrm{~V}\right)$

- Logic level translation to enable 5 V logic with $\pm 5 \mathrm{~V}$ analog signals
- Low quiescent current: $80 \mu \mathrm{~A}$ maximum ( 74 HC )
- Matched Switch characteristic


## Connection Diagrams

Dual-In-Line Package


MM54HC4051/MM74HC4051
54HC4051 (J) 74HC4051 (J, N)


MM54HC4052/MM74HC4052
54HC4052 (J) 74HC4052 (J, N)


MM54HC4053/MM74HC4053
$54 \mathrm{HC4053}$ (J) 74HC4053 (J, N)

Absolute Maximum Ratings (Notes 1 \& 2)

## Operating Conditions

| Supply Voltage (VCC) | -0.5 to +7.5 V |
| :---: | :---: |
| Supply Voltage ( $\mathrm{VEE}^{\text {) }}$ ) | +0.5 to -7.5V |
| Control Input Voltage ( $\mathrm{V}_{\mathrm{IN}}$ ) | -1.5 to $\mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V}$ |
| Switch I/O Voltage ( $\mathrm{V}_{10}$ ) | $\mathrm{V}_{\mathrm{EE}}-0.5$ to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ |
| Clamp Diode Current ( $I_{\text {IK, }}$ I $\mathrm{IOK}^{\text {) }}$ | $\pm 20 \mathrm{~mA}$ |
| Output Current, per pin (IOUT) | $\pm 25 \mathrm{~mA}$ |
| $V_{\text {CC }}$ or GND Current, per pin (Icc) | $\pm 50 \mathrm{~mA}$ |
| Storage Temperature Range ( $\mathrm{T}_{\text {STG }}$ ) | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Power Dissipation ( $\mathrm{P}_{\mathrm{D}}$ ) (Note 3) | 500 mW |
| Lead Temperature ( $T_{L}$ ) (Soldering 10 | seconds) $260^{\circ} \mathrm{C}$ |


|  | Min | Max | Units |
| :---: | :---: | :---: | :---: |
| Supply Voltage(VCC) | 2 | 6 | V |
| Supply Voltage(VE) | 0 | -6 | V |
| DC Input or Output Voltage ( $\mathrm{V}_{\text {IN }}, V_{\text {OUT }}$ ) | 0 | $V_{C C}$ | V |
| Operating Temperature Range ( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |  |
| MM74HC | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |  |
| ( $\mathrm{tr}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}$ ) | $\mathrm{V}_{\mathrm{cc}}=2.0 \mathrm{~V}$ | 1000 | ns |
|  | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ | 500 | ns |
|  | $\mathrm{V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ | 400 | ns |

DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | $\mathrm{V}_{\mathrm{EE}}$ | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | Typ |  | Guaranteed | Limits |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  |  | $\left\lvert\, \begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}\right.$ |  | $\begin{array}{\|c\|} \hline 1.5 \\ 3.15 \\ 4.2 \end{array}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \\ & v \end{aligned}$ |
| $V_{\text {IL }}$ | Maximum Low Level Input Voltage |  |  | $\left\|\begin{array}{l} 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \end{array}\right\|$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| RON | Maximum "ON" Resistance (See Note 5) | $V_{C T L}=V_{I H}, I_{S}=1.0 \mathrm{~mA}$ <br> $V_{\text {IS }}=V_{C C}$ to $V_{E E}$ <br> (Figure 1 ) | $\begin{gathered} \text { GND } \\ -4.5 \mathrm{~V} \\ -6.0 \mathrm{~V} \end{gathered}$ | $\begin{array}{\|l\|} \hline 4.5 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{aligned} & 40 \\ & 30 \\ & 20 \\ & \hline \end{aligned}$ |  |  |  | $\begin{aligned} & \Omega \\ & \Omega \\ & \Omega \end{aligned}$ |
|  |  | $\begin{aligned} & V_{C T L}=V_{I H}, I_{S}=1.0 \mathrm{~mA} \\ & V_{I S}=V_{C C} \text { or } V_{E E} \\ & \text { (Figure 1) } \end{aligned}$ | $\begin{gathered} \text { GND } \\ \text { GND } \\ -4.5 \mathrm{~V} \\ -6.0 \mathrm{~V} \end{gathered}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{array}{\|c\|} \hline 100 \\ 40 \\ 20 \\ 15 \end{array}$ |  | . |  | $\begin{aligned} & \Omega \\ & \Omega \\ & \Omega \\ & \Omega \end{aligned}$ |
| RoN | Maximum "ON'Resistance Matching | $\begin{aligned} & V_{C T L}=V_{I H} \\ & V_{I S}=V_{C C} \text { to GND } \end{aligned}$ | $\begin{gathered} \mathrm{GND} \\ -4.5 \mathrm{~V} \\ -6.0 \mathrm{~V} \end{gathered}$ | $\begin{array}{\|l\|} \hline 4.5 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \end{array}$ | $\begin{gathered} 10 \\ 5 \\ 5 \end{gathered}$ |  |  |  | $\begin{aligned} & \Omega \\ & \Omega \\ & \Omega \end{aligned}$ |
| IN | Maximum Control Input Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & V_{C C}=2-6 V \end{aligned}$ |  |  |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| IIZ | Maximum Switch "OFF" Leakage Current | $\begin{aligned} & V_{O S}=V_{C C} \text { or } G N D \\ & V_{I S}=G N D \text { or } V_{C C} \\ & V_{C T L}=V_{I L} \text { (Figure 2) } \\ & \hline \end{aligned}$ | $\begin{gathered} \text { GND } \\ -6.0 \mathrm{~V} \end{gathered}$ | $\begin{array}{\|c\|} 6.0 \mathrm{~V} \\ 6.0 \mathrm{~V} \end{array}$ | $\begin{aligned} & 10 \\ & 20 \end{aligned}$ |  |  |  | $\begin{aligned} & \text { nA } \\ & \mathrm{nA} \end{aligned}$ |
| IIZ | Maximum Switch "ON" Leakage Current | $\begin{aligned} & V_{O S}=V_{C C} \text { or GND } \\ & V_{\text {CTL }}=V_{I H} \\ & \text { (Figure 3) } \\ & \hline \end{aligned}$ | $\begin{gathered} \text { GND } \\ -6.0 \mathrm{~V} \end{gathered}$ | $\begin{array}{\|l\|} \hline 6.0 \mathrm{~V} \\ 6.0 \mathrm{~V} \end{array}$ | $\begin{aligned} & 20 \\ & 40 \end{aligned}$ |  |  |  | $\begin{aligned} & \mathrm{nA} \\ & \mathrm{nA} \end{aligned}$ |
| Icc | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or GND } \\ & \mathrm{I}_{\text {OUT }}=0 \mu \mathrm{~A} \end{aligned}$ | $\begin{gathered} \mathrm{GND} \\ -6.0 \mathrm{~V} \end{gathered}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 8 \\ 16 \\ \hline \end{gathered}$ | $\begin{gathered} 80 \\ 160 \end{gathered}$ | $\begin{aligned} & 160 \\ & 320 \end{aligned}$ | $\begin{aligned} & \mu \mathrm{A} \\ & \mu \mathrm{~A} \end{aligned}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case on resistances ( $\mathrm{R}_{\mathrm{ON}}$ ) occurs for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{I H}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{I H}$ value at 5.5 V is 3.85 V .) The worst case leakage current occur for CMOS at the higher voltage and so the 5.5 V values should be used.
Note 5: At supply voltages ( $\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}$ ) approaching 2V the analog switch on resistance becomes extremely non-linear. Therefore it is recommended that these devices be used to transmit digital only when using these suppiy voltages.

## AC Electrical Characteristics

$\mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}-6.0 \mathrm{~V} \mathrm{~V}_{\mathrm{EE}}=0 \mathrm{~V}-6 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | $\mathrm{V}_{\mathrm{EE}}$ | $V_{c c}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $t_{\text {PHL }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay Switch In to Out |  | $\begin{aligned} & \text { GND } \\ & \text { GND } \\ & -4.5 \mathrm{~V} \\ & -6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 25 \\ 5 \\ 4 \\ 3 \end{gathered}$ |  | . |  | ns <br> ns <br> ns <br> ns |
| $t_{\text {tpzL, }} \mathrm{t}_{\text {PZH }}$ | Maximum Switch Turn "ON" Delay | $R_{L}=1 \mathrm{k} \Omega$ | $\begin{gathered} \text { GND } \\ \text { GND } \\ -4.5 \mathrm{~V} \\ -6.0 \mathrm{~V} \end{gathered}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 92 \\ & 18 \\ & 16 \\ & 15 \end{aligned}$ |  | - |  | ns <br> ns <br> ns <br> ns |
| ${ }^{\text {t PHZ }}$, tpLZ | Maximum Switch Turn "OFF" Delay |  | $\begin{gathered} \text { GND } \\ \text { GND } \\ -4.5 \mathrm{~V} \\ -6.0 \mathrm{~V} \end{gathered}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 65 \\ & 28 \\ & 18 \\ & 16 \end{aligned}$ |  |  |  | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{f}_{\text {MAX }}$ | Minimum Switch Frequency Response $20 \log \left(V_{1} / V_{0}\right)=3 \mathrm{~dB}$ |  | $\begin{gathered} \text { GND } \\ -4.5 \mathrm{~V} \end{gathered}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 100 \\ & 120 \end{aligned}$ |  |  |  | $\begin{aligned} & \mathrm{MHz} \\ & \mathrm{MHz} \end{aligned}$ |
|  | Cross Talk Control to Switch | (Figure 7) | -4.5V | 4.5V | 180 |  |  |  | mV P-P |
|  | Cross Talk Between Any Two Switches (Frequency at -50 dB ) | (Figure 8) | -4.5V | 4.5 V |  |  | . |  | MHz |
|  | Crosstalk, Switch Input to Output (Frequency at -50 dB |  |  |  |  |  |  |  | MHz |
| $\mathrm{C}_{\text {IN }}$ | Maximum Control Input Capacitance |  |  |  | 5 | 10 | 10 | 10 | pF |
| $\mathrm{C}_{\text {IN }}$ | Maximum Switch Input Capacitance | Input <br> 4051 Common <br> 4052 Common <br> 4053 Common |  |  | $\begin{aligned} & 15 \\ & 90 \\ & 45 \\ & 30 \end{aligned}$ |  |  | $\cdot$ | pF |
| $\mathrm{C}_{\text {IN }}$ | Maximum Feedthrough Capacitance |  |  |  | 5 |  |  |  | pF |

Truth Tables

| '4051 |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| "ON" |  |  |  |  |
| Channel |  |  |  |  |
| Inh | C | B | A |  |
| H | X | X | X | None |
| L | L | L | L | Y0 |
| L | L | L | H | Y1 |
| L | L | H | L | Y2 |
| L | L | H | H | Y3 |
| L | H | L | L | Y4 |
| L | H | L | H | Y5 |
| L | H | H | L | Y6 |
| L | H | H | H | Y7 |


| Inputs |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Inh | B | A | "ON" Channels |  |
| H | X | X | None | None |
| L | L | L | $0 X$ | $O Y$ |
| L | L | H | $1 X$ | $1 Y$ |
| L | H | L | $2 X$ | $2 Y$ |
| L | H | H | $3 X$ | $3 Y$ |


| Input |  |  |  |  |  |  |  |  | "ON" Channels |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Inh | C | B | A | C | b | a |  |  |  |  |  |
| H | X | X | X | None | None | None |  |  |  |  |  |
| L | L | L | L | CX | BX | AX |  |  |  |  |  |
| L | L | L | H | CX | BX | AY |  |  |  |  |  |
| L | L | H | L | CX | BY | AY |  |  |  |  |  |
| L | L | H | H | CX | BY | AY |  |  |  |  |  |
| L | H | L | L | CY | BX | AY |  |  |  |  |  |
| L | H | L | H | CY | BX | AY |  |  |  |  |  |
| L | H | H | L | CY | BY | AY |  |  |  |  |  |
| L | H | H | H | CY | BY | AY |  |  |  |  |  |

## AC Test Circuits and Switching Time Waveforms



TL/F/5353-4
EIGURE 1. "ON" Resistance


FIGURE 2. "OFF" Channel Leakage Current


TL/F/5353-6
FIGURE 3. "ON" Channel Leakage Current
$\theta$


TL/F/5353-7
FIGURE 4. t $_{\text {PHL }}$, tpLH Propagation Delay TIme SIgnal Input to Signal Output


FIGURE 5. $t_{\text {PZL, }} t_{\text {pLZ }}$ Propagation Delay Time Control to Signal Output

## AC Test Circuits and Switching Time Waveforms (Continued)



FIGURE 6. tpzH, tpHz Propagation Delay TIme Control to Signal Output

vos


TL/F/5353-10
FIGURE 7. Crosstalk: Control Input to Signal Output


FIGURE 8. Crosstalk Between Any Two Switches

## Typical Performance Characteristics



$$
V_{C C}=-V_{E E}
$$



MM54HC4052/MM74HC4052


National Semiconductor


## MM54HC4060/MM74HC4060 14 Stage Binary Counter

## General Description

The MM54HC4060/MM74HC4060 is a high speed binary ripple carry counter. These counters are implemented utilizing microCMOS technology, 3.5 micron silicon gate P -well CMOS, to achieve speed performance similar to LS-TTL logic while retaining the low power and high noise immunity of CMOS.

The 'HC4060 is a 14 -stage counter which increments on the falling edge (negative transition) of the input clock, and all their outputs are reset to a low level by applying a logical high on their reset input. The 'HC4060 also has two additional inputs to enable easy connection of either an RC or crystal oscillator.

## Connection Diagram

## Dual-In-Line Package



MM54HC4060/MM74HC4060
54HC4060 (J) 74HC4060 (J, N)

## Logic Diagram



TL/F/5216-8

| Absolute Maximum Ratings (Notes $1 \& 2)$ |  |
| :--- | ---: |
| Supply Voltage $\left(\mathrm{V}_{\mathrm{CC}}\right)$ | -0.5 to +7.0 V |
| DC Input Voltage $\left(\mathrm{V}_{\mathrm{IN}}\right)$ | -1.5 to $\mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V}$ |
| DC Output Voltage $\left(\mathrm{V}_{\mathrm{OUT}}\right)$ | -0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ |
| Clamp Diode Current $\left(\mathrm{ICDO}_{\mathrm{CD}}\right)$ | $\pm 20 \mathrm{~mA}$ |
| DC Output Current, per pin(louT) | $\pm 25 \mathrm{~mA}$ |
| DC Vcc or GND Current, per pin(lCC) | $\pm 50 \mathrm{~mA}$ |
| Storage Temperature Range $\left(T_{\mathrm{STG}}\right)$ | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Power Dissipation $\left(\mathrm{P}_{\mathrm{D}}\right)$ (Note 3) | 500 mW |
| Lead Temperature $\left(T_{\mathrm{L}}\right)$ (Soldering 10 seconds) | $260^{\circ} \mathrm{C}$ |

Operating Conditions

|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage $\left(V_{C C}\right)$ | 2 | 6 | $V$ |
| DC Input or Output Voltage | 0 | $V_{C C}$ | $V$ |
| (VIN, $V_{\text {OUT }}$ ) |  |  |  |
| Operating Temperature Range $\left(T_{A}\right)$ |  |  |  |
| MM74HC | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |  |
| $\left(t_{r}, t_{f}\right) \quad V_{C C}=2.0 \mathrm{~V}$ |  | 1000 | ns |
| $V_{C C}=4.5 \mathrm{~V}$ |  | 500 | ns |
| $V_{C C}=6.0 \mathrm{~V}$ |  | 400 | ns |

DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage | , | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage <br> (except pins 11 and 12) | $\begin{aligned} & \mathrm{V}_{I N}=\mathrm{V}_{\text {IH }} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\left.\right\|_{\text {out }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{I N}=\mathrm{V}_{I H} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \|\mathrm{louT}\| \leq 4.0 \mathrm{~mA} \\ & \left\|\mathrm{l}_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{array}{r} 4.2 \\ 5.7 \\ \hline \end{array}$ | $\begin{array}{r} 3.98 \\ 5.48 \\ \hline \end{array}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Output Voltage <br> (except pins 11 and 12 ) | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {lout }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 4 \mathrm{~mA} \\ & \left\|l_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \text { V } \\ & \text { v } \end{aligned}$ |
| In | Maximum Input Current | $V_{I N}=V_{C C}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or GND } \\ & I_{O U T}=0 \mu A \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating: plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V , Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{I H}$ and $\mathrm{V}_{I L}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{I H}$ value at 5.5 V is 3.85 V .) The worst case leakage current ( $I_{\mathrm{N}}$. $I_{\mathrm{Cc}}$, and $\mathrm{I}_{\mathrm{Oz}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

## AC Electrical Characteristics

$V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed <br> Limit | Units |
| :--- | :--- | :--- | :---: | :---: | :---: |
| $f_{\text {MAX }}$ | Maximum Operating Frequency |  | 40 | 20 | MHz |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation <br> Delay Clock to $\mathrm{Q}_{4}$ | (Note 5) | 40 | 55 | ns |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation <br> Delay Reset to Any Q |  | 16 | 40 | ns |
| $\mathrm{t}_{\text {REM }}$ | Minimum Reset <br> Removal Time |  | 10 | 20 | ns |
| $\mathrm{t}_{\mathrm{W}}$ | Minimum Pulse Width |  | 10 | 16 | ns |

AC Electrical Characteristics $v_{C C}=2.0 \mathrm{~V}$ to $6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{t}}=6$ ns (unless otherwise speciifed)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} T_{A} 74 H C \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} T_{A} 54 H C \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Operating Frequency |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 10 \\ & 40 \\ & 50 \end{aligned}$ | $\begin{gathered} 4 \\ 20 \\ 24 \\ \hline \end{gathered}$ | $\begin{gathered} 3 \\ 16 \\ 19 \end{gathered}$ | $\begin{gathered} 3 \\ 13 \\ 16 \end{gathered}$ | MHz MHz <br> MHz |
| $\mathrm{t}_{\text {PHL }}$, $\mathrm{t}_{\text {PL }}$ | Maximum Propagation Delay Clock to $\mathrm{Q}_{4}$. |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 120 \\ 42 \\ 35 \end{gathered}$ | $\begin{gathered} 300 \\ 60 \\ 47 \\ \hline \end{gathered}$ | $\begin{gathered} 375 \\ 75 \\ 59 \\ \hline \end{gathered}$ | $\begin{gathered} 450 \\ 90 \\ 62 \\ \hline \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ ns |
| ${ }^{\text {t PHL }}$ | Maximum Propagation Delay Reset to Any Q |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 72 \\ & 24 \\ & 20 \end{aligned}$ | $\begin{gathered} 240 \\ 48 \\ 41 \end{gathered}$ | $\begin{gathered} 302 \\ 60 \\ 51 \end{gathered}$ | $\begin{gathered} 358 \\ 72 \\ 61 \end{gathered}$ | ns <br> ns <br> ns |
| $t_{\text {REM }}$ | Minimum Reset Removal Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 100 \\ 20 \\ 17 \end{gathered}$ | $\begin{aligned} & 125 \\ & 25 \\ & 21 \end{aligned}$ | $\begin{gathered} 150 \\ 30 \\ 25 \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ ns |
| tw | Minimum Pulse Width |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | . | $\begin{aligned} & 80 \\ & 16 \end{aligned}$ $14$ | $\begin{aligned} & 100 \\ & 20 \\ & 17 \end{aligned}$ | $\begin{aligned} & 120 \\ & 24 \\ & 20 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ ns |
| $t_{r}, t_{f}$ | Maximum Input Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1000 \\ 500 \\ 400 \end{gathered}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \end{gathered}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \\ \hline \end{gathered}$ | ns ns ns |
| ${ }^{\text {t }}$ THL, ${ }^{\text {T }}$ LLH | Maximum Output Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 10 \\ 9 \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \end{aligned}$ | $\begin{aligned} & 110 \\ & 22 \\ & 19 \\ & \hline \end{aligned}$ | ns <br> ns <br> ns |
| CPD | Power Dissipation Capacitance (Note 6) | (per package) |  | 55 |  | - |  | pF |
| $\mathrm{C}_{\mathrm{IN}}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

Note 5: Typical Propagation delay time to any output can be calculated using: tp $17+12(\mathrm{~N}-1) \mathrm{ns}$; where N is the number of the output, $\mathrm{Q}_{\mathrm{W}}$, at $\mathrm{V}_{\mathrm{cc}}=5 \mathrm{~V}$.
Note 6: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+l_{C C}$.
Note 7: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.
H-912s/ப/71


[^14]
## General Description

These devices are digitally controlled analog switches utiliz－ ing microCMOS Technology， 3.5 micron silicon gate P－well CMOS．These switches have low＂on＂resistance and low ＂off＂leakages．They are bidirectional switches，thus any analog input may be used as an output and visa－versa．Also the＇ 4066 switches contain linearization circuitry which low－ ers the＂on＂resistance and increases switch linearity．The ＇4066 devices allow control of up to 12 V （peak）analog sig－ nals with digital control signals of the same range．Each switch has its own control input which disables each switch when low．All analog inputs and outputs and digital inputs are protected from electrostatic damage by diodes to $V_{C C}$ and ground．

## Features

－Typical switch enable time： 15 ns
－Wide analog input voltage range：0－12V
■ Low＂on＇resistance： 30 typ．（＇4066）
－Low quiescent current： $80 \mu \mathrm{~A}$ maximum（ 74 HC ）
－Matched switch characteristics
－Individual switch controls

## Connection Diagram

Dual－In－Line Package


TOP VIEW
TL／F／5350－1
MM54HC4066／MM74HC4066
54HC4066（J）74HC4066（J，N）

## Truth Table

| Input | Switch |
| :---: | :---: |
| CTL | I／O－O／I |
| L | ＂OFF＂ |
| H | ＂ON＂ |

Schematic Diagram


TL／F／5355－2


## Operating Conditions



## DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | $V_{c c}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{gathered} 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 9.0 \mathrm{~V} \\ 12.0 \mathrm{~V} \end{gathered}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 6.3 \\ 8.4 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 5.3 \\ 8.4 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 6.3 \\ 8.4 \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{gathered} 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 9.0 \mathrm{~V} \\ 12.0 \mathrm{~V} \end{gathered}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.8 \\ & 2.4 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.8 \\ & 2.4 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.8 \\ & 2.4 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \\ & v \end{aligned}$ |
| RON | Maximum "ON" Resistance (See Note 5) | $\begin{aligned} & \mathrm{V}_{\mathrm{CTL}}=\mathrm{V}_{I \mathrm{H}}, \mathrm{I}_{\mathrm{S}}=1.0 \mathrm{~mA} \\ & \mathrm{~V}_{I S}=\mathrm{V}_{\mathrm{CC}} \text { to } \mathrm{GND} \\ & \text { (Figure 1) } \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 9.0 \mathrm{~V} \\ & 12.0 \end{aligned}$ | $\begin{aligned} & 100 \\ & 50 \\ & 30 \\ & \hline \end{aligned}$ |  | . ${ }^{\text {- }}$ |  | $\begin{aligned} & \Omega \\ & \Omega \\ & \Omega \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{CTL}}=\mathrm{V}_{\mathrm{IH}}, I_{\mathrm{S}}=1.0 \mathrm{~mA} \\ & \mathrm{~V}_{\mathrm{IS}}=\mathrm{V}_{\mathrm{CC}} \text { or } \mathrm{GND} \\ & \text { (Figure 1) } \end{aligned}$ | $\begin{gathered} 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 9.0 \mathrm{~V} \\ 12.0 \mathrm{~V} \end{gathered}$ | $\begin{aligned} & 120 \\ & 50 \\ & 35 \\ & 20 \end{aligned}$ |  |  |  | $\begin{aligned} & \Omega \\ & \Omega \\ & \Omega \\ & \Omega \end{aligned}$ |
| $\mathrm{R}_{\text {ON }}$ | Maximum "ON" Resistance Matching | $\begin{aligned} & V_{C T L}=V_{I H} \\ & V_{I S}=V_{C C} \text { to } G N D \end{aligned}$ | $\begin{gathered} 4.5 \mathrm{~V} \\ 9.0 \mathrm{~V} \\ 12.0 \mathrm{~V} \end{gathered}$ | $\begin{gathered} 10 \\ 5 \\ 5 \end{gathered}$ |  |  |  | $\begin{aligned} & \Omega \\ & \Omega \\ & \Omega \end{aligned}$ |
| In | Maximum Control Input Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or GND } \\ & V_{C C}=2-6 V \end{aligned}$ |  |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| $1 / 2$ | Maximum Switch "OFF" Leakage Current | $V_{O S}=V_{C C}$ or GND <br> $V_{I S}=G N D$ or $V_{C C}$ <br> $V_{\mathrm{CTL}}=\mathrm{V}_{\mathrm{IL}}$ (Figure 2) | $\begin{gathered} 5.5 \mathrm{~V} \\ 9.0 \mathrm{~V} \\ 12.0 \mathrm{~V} \end{gathered}$ | $\begin{aligned} & 10 \\ & 15 \\ & 20 \end{aligned}$ |  |  |  | nA <br> nA <br> nA |
| $I_{1 Z}$ | Maximum Switch "ON" Leakage Current | $\begin{aligned} & \mathrm{V}_{\mathrm{OS}}=\mathrm{V}_{\mathrm{CC}} \text { or } \mathrm{GND} \\ & \mathrm{~V}_{\mathrm{CTL}}=\mathrm{V}_{\mathrm{IH}} \\ & \text { (Figure 3) } \\ & \hline \end{aligned}$ | $\begin{gathered} 5.5 \mathrm{~V} \\ 9.0 \mathrm{~V} \\ 12.0 \mathrm{~V} \end{gathered}$ | $\begin{aligned} & 10 \\ & 15 \\ & 20 \end{aligned}$ |  |  |  | nA <br> nA <br> nA |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CC}} \text { or } \mathrm{GND} \\ & \mathrm{I}_{\mathrm{OUT}}=0 \mu \mathrm{~A} \end{aligned}$ | $\begin{gathered} 5.5 \mathrm{~V} \\ 9.0 \mathrm{~V} \\ 12.0 \mathrm{~V} \end{gathered}$ |  | $\begin{gathered} 2.0 \\ 8.0 \\ 16.0 \\ \hline \end{gathered}$ | $\begin{gathered} 20 \\ 80 \\ 160 \end{gathered}$ | $\begin{gathered} 40 \\ 160 \\ 320 \end{gathered}$ | $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case on resistance ( $\mathrm{R}_{\mathrm{ON}}$ ) occurs for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathrm{IH}}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathbb{I}}$ value at 5.5 V is 3.85 V .) The worst case leakage current occurs for CMOS at the higher voltage and so the 5.5 V values should be used.
Note 5: At supply voltages ( $\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}$ ) approaching 2 V the analog switch on resistance becomes extremely non-linear. Therefore it is recommended that these devices be used to transmit digital only when using these supply voltages.

## AC Electrical Characteristics

| Symbol | Parameter | Conditions | $V_{c c}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{tPHL} \mathrm{tpLH}^{\text {d }}$ | Maximum Propagation Delay Switch In to Out |  | $\begin{gathered} 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 9.0 \mathrm{~V} \\ 12.0 \mathrm{~V} \end{gathered}$ | $\begin{gathered} 25 \\ 5 \\ 4 \\ 3 \end{gathered}$ | $\begin{gathered} 50 \\ 10 \\ 8 \\ 7 \end{gathered}$ | $\begin{gathered} 13 \\ 10 \\ 9 \end{gathered}$ | $\begin{aligned} & 15 \\ & 12 \\ & 11 \end{aligned}$ | ns <br> ns <br> ns <br> ns |
| $\mathrm{t}_{\text {PZL }}, \mathrm{t}_{\text {PZH }}$ | Maximum Switch Turn ＂ON＂Delay | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ | $\begin{gathered} 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 9.0 \mathrm{~V} \\ 12.0 \mathrm{~V} \end{gathered}$ | $\begin{gathered} 32 \\ 8 \\ 6 \\ 5 \end{gathered}$ | $\begin{aligned} & 80 \\ & 16 \\ & 14 \\ & 12 \end{aligned}$ | $\begin{aligned} & 100 \\ & 20 \\ & 18 \\ & 15 \end{aligned}$ | $\begin{aligned} & 120 \\ & 24 \\ & 21 \\ & 18 \end{aligned}$ | ns <br> ns <br> ns <br> ns |
| tphz，tplz | Maximum Switch Turn ＂OFF＂Delay | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{~kJ}$ ， | $\begin{gathered} 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 9.0 \mathrm{~V} \\ 12.0 \mathrm{~V} \end{gathered}$ | $\begin{gathered} 45 \\ 15 \\ 10 \\ 8 \end{gathered}$ | $\begin{aligned} & 150 \\ & 30 \\ & 20 \\ & 16 \end{aligned}$ | $\begin{gathered} 187 \\ 38 \\ 25 \\ 20 \end{gathered}$ | $\begin{gathered} 225 \\ 45 \\ 30 \\ 24 \end{gathered}$ | ns <br> ns <br> ns |
| $\mathrm{f}_{\text {MAX }}$ | Minimum Switch Frequency Response $20 \log \left(V_{1} / V_{0}\right)=3 \mathrm{~dB}$ |  | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 9.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 100 \\ & 120 \end{aligned}$ |  |  |  | $\begin{aligned} & \mathrm{MHz} \\ & \mathrm{MHz} \end{aligned}$ |
|  | Cross Talk Control to Switch | （Figure 7） | 4.5 V | 180 |  |  |  | $\mathrm{m} \mathrm{P}_{\text {P－P }}$ |
|  | Cross Talk Between Any Two Switches （Frequency at -50 dB ） | （Figure 8） | 4.5 V |  |  |  |  | MHz |
|  | Crosstalk，Switch Input to Switch Output （Frequency at－50 dB） |  |  |  |  | ． |  | MHz |
| $\mathrm{C}_{\text {IN }}$ | Maximum Control Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |
| $\mathrm{C}_{\text {IN }}$ | Maximum Switch Input Capacitance | Input |  | 15 |  |  |  | pF |
| $\mathrm{C}_{\mathrm{IN}}$ | Maximurn Feedthrough Capacitance | $\mathrm{V}_{\mathrm{CTL}}=\mathrm{GND}$ |  | 5 |  |  |  | pF |

## AC Test Circuits and Switching Time Waveforms



TL/F/5355-3
FIGURE 1. "ON" Resistance


FIGURE 2. "OFF" Channel Leakage Current


TL/F/5369-5
FIGURE 3. "ON" Channel Leakage Current


TL/F/5355-6
FIGURE 4. $t_{\text {PHL }}, t_{\text {PLH }}$ Propagation Delay Time Signal Input to Signal Output


TL/F/5355-7
FIGURE 5. tpzL, tpLZ Propagation Delay Time Control to Signal Output

AC Test Circuits and Switching Time Waveforms (Continued)


TL/F/5355-8
FIGURE 6. $t_{\text {PZH }}, t_{\text {PHZ }}$ Propagation Delay Time Control to Signal Output


FIGURE 7. Crosstalk: Control Input to Signa! Output

$v_{1 S(1)}$


FIGURE 8: Crosstalk Between Any Two Switches

## Typical Performance Characteristics



## MM54HC4075/MM74HC4075 Triple 3-Input OR Gate

## General Description

These OR gates utilize microCMOS Technology, 3.5 micron silicon gate P -well CMOS, to achieve operating speeds similar to LS-TTL gates with the low power consumption of standard CMOS integrated circuits. All gates have buffered outputs, providing high noise immunity and the ability to drive 10 LS-TTL loads. The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is functionally as well as pin-out compatible with the standard 54LS/ 74LS logic family. The $54 \mathrm{HC} 4075 / 74 \mathrm{HC} 4075$ is functionally equivalent and pin-out compatible with the CD4075B and MC14075B metal gate CMOS devices. All inputs are protected from damage due to static discharge by internal diode clamps to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

- Typical propagation delay: 11 ns
- Wide power supply range: $2 \mathrm{~V}-6 \mathrm{~V}$

E Low quiescent current: $20 \mu \mathrm{~A}$ maximum ( 74 HC series)

- Low input current: 1. $\mu \mathrm{A}$ maximum

E Fanout of 10 LS-TTL loads

Connection Diagram

Dual-In-Line Package



DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| VOH | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {IUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{1 \mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|l_{\text {IUUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|\left.\right\|_{\text {IOUT }}\right\| \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{array}{r} 3.84 \\ 5.34 \\ \hline \end{array}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & V \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Output Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{HH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{I}_{\mathrm{OUT}}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\text {IN }}=\mathrm{V}_{1 \mathrm{H}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \text { V } \\ & \text { V } \end{aligned}$ |
| IN | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| Icc | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & I_{O U T}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 2.0 | 20 | 40 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.

Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{I H}$ and $\mathrm{V}_{I L}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{I H}$ value at 5.5 V is 3.85 V .) The worst case leakage current ( $l_{\mathrm{I}} \mathrm{N}$, $\mathrm{I}_{\mathrm{Cc}}$, and (OZ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

## AC Electrical Characteristics

$V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed <br> Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| t PHL $^{\text {t } \text { PLH }}$ | Maximum Propagation <br> Delay |  | 11 | 20 | ns |

## AC Electrical Characteristics

$\mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}$ to $6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum PropagationDelay |  | 2.0 V | 40 | 115 | 145 | 171 | ns |
|  |  |  | 4.5 V | 12 | 23 | 29 | 34 | ns |
|  |  |  | 6.0 V | 10 | 20 | 25 | 29 | ns |
| ${ }^{\text {t }}$ TLH, $\mathbf{t}_{\text {THL }}$ | Maximum Output |  | 2.0 V | 30 | 75 | 95 | 110 | ns |
|  | Rise and Fall |  | 4.5 V | 10 | 15 | 19 | 22 | ns |
|  | Time |  | 6.0 V | 9 | 13 | 16 | 19 | ns |
| $\mathrm{C}_{\mathrm{PD}}$ | Power Dissipation Capacitance (Note 5) | (per gate) |  | 30 |  |  |  | pF |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## General Description

These NOR gates utilize microCMOS Technology, 3.5 mi cron silicon gate P -well CMOS, to achieve operating speeds similar to LS-TTL gates with the low power consumption of standard CMOS integrated circuits. Both outputs are buffered, providing high noise immunity and the ability to drive 10 LS-TTL loads. The $54 \mathrm{HC} 4078 / 74 \mathrm{HC} 4078$ is functionally equivalent and pin-out compatible with the CD4078B. All inputs are protected from damage due to static discharge by internal diode clamps to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Connection Diagram

Dual-In-Line Package


54HC4078 (J) 74HC4078 (J,N)

## Logic Diagram



| Absolute Maximum Ratings (Notes $1 \& 2$ 2) |  |
| :--- | ---: |
| Supply Voltage $\left(V_{C C}\right)$ | -0.5 to +7.0 V |
| DC Input Voltage $\left(V_{I N}\right)$ | -1.5 to $V_{C C}+1.5 \mathrm{~V}$ |
| DC Output Voltage (VOUT) | -0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ |
| Clamp Diode Current (IIK, IOK) | $\pm 20 \mathrm{~mA}$ |
| DC Output Current, per pin (IOUT) | $\pm 25 \mathrm{~mA}$ |
| DC $\mathrm{V}_{\mathrm{CC}}$ or GND Current, per pin (ICC) | $\pm 50 \mathrm{~mA}$ |
| Storage Temperature Range (TSTG) | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Power Dissipation (PD) (Note 3) | 500 mW |
| Lead Temperature $\left(T_{\mathrm{L}}\right)$ (Soldering 10 seconds) | $260^{\circ} \mathrm{C}$ |

Operating Conditions

|  | Min | Max | Units |
| :---: | :---: | :---: | :---: |
| Supply Voltage (VCC) | 2 | 6 | V |
| DC Input or Output Voltage ( $V_{\text {IN }}, V_{\text {OUT }}$ ) | 0 | $V_{C C}$ | V |
| Operating Temperature Range ( $T_{A}$ ) |  |  |  |
| MM74HC | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |  |
| $\left(t_{r}, t_{f}\right) \quad V_{C C}=2.0 \mathrm{~V}$ |  | 1000 | ns |
| $\mathrm{V}_{\mathrm{cc}}=4.5 \mathrm{~V}$ |  | 500 | ns |
| $\mathrm{V}_{\mathrm{cc}}=6.0 \mathrm{~V}$ |  | 400 | ns |

DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{array}{r} 1.5 \\ 3.15 \\ 4.2 \end{array}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| V OH | Minimum High Level Output Voltage | $\begin{aligned} & \mathrm{V}_{I N}=\mathrm{V}_{I H} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\left.\right\|_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{array}{r} 2.0 \\ 4.5 \\ 6.0 \\ \hline \end{array}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \mid \text { IOUT } \mid \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{array}{r} 3.98 \\ 5.48 \end{array}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \end{aligned}$ |
| VOL | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu A \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {IOUT }}\right\| \leq 4 \mathrm{~mA} \\ & \mid \text { IOUT } \mid \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & V \\ & v \end{aligned}$ |
| $\mathrm{I}_{\mathrm{N}}$ | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| Icc | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & l_{\text {OUT }}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 2.0 | 20 | 40 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OU}}$ occur for HC at 4.5 V . Thus the 4.5 V values should be used when
 ICC, and loz) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

## AC Electrical Characteristics MM54HC4078/MM74HC4078

$\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (Note 6)

| Symbol | Parameter | Conditions | Typ | Guaranteed <br> Limit | Units |
| :---: | :--- | :---: | :---: | :---: | :---: |
| tPHL, tPLH | Maximum Propagation <br> Delay, $Y$ to Output |  | 14 | 22 | ns |
| tPHL, tPLH | Maximum Propagation <br> Delay, K to Output |  | 16 | 24 | ns |

## AC Electrical Characteristics

$\mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}$ to $6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified) (Note 6)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Y to Output |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 47 \\ & 17 \\ & 14 \end{aligned}$ | $\begin{aligned} & 130 \\ & 26 \\ & 22 \end{aligned}$ | $\begin{gathered} 160 \\ 33 \\ 28 \end{gathered}$ | $\begin{gathered} 195 \\ 39 \\ 33 \end{gathered}$ | ns <br> ns <br> ns |
| ${ }_{\text {t }}^{\text {PHL }}$, $t_{\text {PLH }}$ | Maximum Propagation Delay, K to Output |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 50 \\ & 20 \\ & 17 \end{aligned}$ | $\begin{gathered} 140 \\ 28 \\ 24 \end{gathered}$ | $\begin{aligned} & 175 \\ & 35 \\ & 30 \end{aligned}$ | $\begin{gathered} 210 \\ 42 \\ 36 \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ ns |
| ${ }^{\text {t }}$ LLH, ${ }^{\text {t }}$ HLL | Maximum Output <br> Rise and Fall <br> Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 10 \\ 9 \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \end{aligned}$ | $\begin{aligned} & 110 \\ & 22 \\ & 19 \end{aligned}$ | ns ns ns |
| $\mathrm{C}_{\mathrm{PD}}$ | Power Dissipation Capacitance (Note 5) | (per package) |  | 100 |  |  | , | pF |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $i_{s}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## MM54HC4316/MM74HC4316 Quad Analog Switch wwith Level Translator

## General Description

These devices are digitally controlled analog switches implemented in microCMOS Technology, 3.5 micron silicon gate P-well CMOS. These switches have low "on" resistance and low "off" leakages. They are bidirectional switches, thus any analog input may be used as an output and vice-versa. Three supply pins are provided on the '4316 to implement a level translator which enables this circuit to operate with $0-6 \mathrm{~V}$ logic levels and up to $\pm 6 \mathrm{~V}$ analog switch levels. The ' 4316 also has a common enable input in addition to each switch's control which when low will disable all switches to their off state. All analog inputs and outputs and digital inputs are protected from electrostatic damage by diodes to $V_{C C}$ and ground.

## Connection Diagram

Dual-In-Line Package


## Features

- Typical switch enable time: 20 ns
- Wide analog input voltage range: $\pm 6 \mathrm{~V}$
- Low "on" resistance: 50 typ. ( $\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}=4.5 \mathrm{~V}$ ) 30 typ. ( $\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}=9 \mathrm{~V}$ )
■ Low quiescent current: $80 \mu \mathrm{~A}$ maximum ( 74 HC )
- Matched switch characteristics
- Individual switch controls plus a common enable


## Truth Table

| Inputs |  | Switch |
| :---: | :---: | :---: |
| En | CTL | I/O-O/I |
| H | X | "OFF" |
| L | L | "OFF" |
| L | H | "ON" |

## Logic Diagram



Absolute Maximum Ratings (Notes 1 \& 2)

| Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) | -0.5 to +7.5 V |
| :---: | :---: |
| Supply Voltage (VEE) | +0.5 to -7.5 V |
| DC Control Input Voltage ( $V_{\text {IN }}$ ) | -1.5 to $\mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V}$ |
| DC Switch I/O Voltage ( $\mathrm{V}_{10}$ ) V | $\mathrm{V}_{\mathrm{EE}}-0.5$ to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ |
| Clamp Diode Current (lik, IOK) | $\pm 20 \mathrm{~mA}$ |
| DC Output Current, per pin (lout) | $\pm 25 \mathrm{~mA}$ |
| DC $\mathrm{V}_{\text {cc }}$ or GND Current, per pin (lcc) | ) $\pm 50 \mathrm{~mA}$ |
| Storage Temperature Range ( ${ }_{\text {StG }}$ ) | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Power Dissipation ( $\mathrm{P}_{\mathrm{D}}$ ) (Note 3) | 500 mW |
| Lead Temperature ( $\mathrm{T}_{\mathrm{L}}$ ) (Soldering 10 sal | seconds) $260^{\circ} \mathrm{C}$ |

## Operating Conditions

|  | Min | Max | Units |
| :---: | :---: | :---: | :---: |
| Supply Voltage( $\mathrm{V}_{\mathrm{CC}}$ ) | 2 | 6 | $V$ |
| Supply Voltage( $\mathrm{V}_{\mathrm{EE}}$ ) | 0 | -6 | $V$ |
| DC Input or Output Voltage ( $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}$ ) | 0 | $V_{C C}$ | V |
| Operating Temperature Range ( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |  |
| MM74HC | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |  |
| $\left(t_{r}, t_{t}\right) \quad V_{C C}=2.0 \mathrm{~V}$ |  | 1000 | ns |
| , $V_{C C}=4.5 \mathrm{~V}$ |  | 500 | ns |
| $\mathrm{V}_{C C}=6.0 \mathrm{~V}$ |  | 400 | ns |

## DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | $\mathrm{V}_{\mathrm{EE}}$ | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | Typ |  | Guaranteed | Limits |  |
| $\mathrm{V}_{\text {IH }}$ | Minimum High Level Input Voltage |  |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ |  | $\begin{array}{\|c\|} \hline 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{array}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| RoN | Minimum "ON" Resistance (See Note 5) | $V_{C T L}=V_{I H}, I_{S}=1.0 \mathrm{~mA}$ <br> $V_{\text {IS }}=V_{C C}$ to $V_{E E}$ <br> (Figure 1) | $\begin{aligned} & \mathrm{GND} \\ & -4.5 \mathrm{~V} \\ & -6.0 \mathrm{~V} \end{aligned}$ | $\begin{array}{\|l\|} \hline 4.5 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \end{array}$ | $\begin{gathered} 100 \\ 40 \\ 30 \end{gathered}$ |  |  |  | $\begin{aligned} & \Omega \\ & \Omega \\ & \Omega \end{aligned}$ |
|  |  | $\mathrm{V}_{\mathrm{CTL}}=\mathrm{V}_{\mathrm{IH}}, \mathrm{I}_{\mathrm{S}}=1.0 \mathrm{~mA}$ <br> $\mathrm{V}_{\mathrm{IS}}=\mathrm{V}_{\mathrm{CC}}$ to $\mathrm{V}_{\mathrm{EE}}$ <br> (Figure 1) | $\begin{gathered} \text { GND } \\ \text { GND } \\ -4.5 \mathrm{~V} \\ -6.0 \mathrm{~V} \end{gathered}$ | $\left\|\begin{array}{l} 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \end{array}\right\|$ | $\begin{gathered} 200 \\ 50 \\ 20 \\ 15 \end{gathered}$ |  |  |  | $\begin{aligned} & \Omega \\ & \Omega \\ & \Omega \\ & \Omega \end{aligned}$ |
| RON | Maximum "ON" Resistance Matching | $\begin{aligned} & V_{\mathrm{CTL}}=V_{I H} \\ & \mathrm{~V}_{I S}=\mathrm{V}_{\mathrm{CC}} \text { to GND } \end{aligned}$ | $\begin{aligned} & \text { GND } \\ & -4.5 \mathrm{~V} \\ & -6.0 \mathrm{~V} \end{aligned}$ | $\left\|\begin{array}{c} 4.5 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \end{array}\right\|$ | $\begin{gathered} 10 \\ 5 \\ 5 \end{gathered}$ |  |  |  | $\begin{aligned} & \Omega \\ & \Omega \\ & \Omega \end{aligned}$ |
| IN | Maximum Control Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND |  |  | 6.0 V | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| $1 / 2$ | Maximum Switch "OFF" <br> Leakage Current | $V_{O S}=V_{C C}$ or GND <br> $\mathrm{V}_{\text {IS }}=\mathrm{GND}$ or $\mathrm{V}_{\mathrm{CC}}$ <br> $V_{\text {CTL }}=V_{\text {IL }}$ (Fig 2) | $\begin{gathered} \mathrm{GND} \\ -6.0 \mathrm{~V} \end{gathered}$ | $\left\|\begin{array}{l} 5.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \end{array}\right\|$ | $\begin{aligned} & 10 \\ & 10 \end{aligned}$ |  |  |  | $\begin{aligned} & n A \\ & n A \end{aligned}$ |
| 12 | Maximum Switch "ON" Leakage Current | $\begin{aligned} & V_{O S}=V_{C C} \text { or } G N D \\ & V_{C T L}=V_{I H} \end{aligned}$ <br> (Figure 3) | $\left\|\begin{array}{c} \mathrm{GND} \\ -6.0 \mathrm{~V} \end{array}\right\|$ | $\begin{aligned} & 5.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 15 \\ & 20 \end{aligned}$ |  |  |  | nA |
| Icc | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or GND } \\ & I_{O U T}=0 \mu \mathrm{~A} \end{aligned}$ | $\begin{gathered} \text { GND } \\ -6.0 \mathrm{~V} \end{gathered}$ | $\begin{array}{\|l\|} \hline 6.0 \mathrm{~V} \\ 6.0 \mathrm{~V} \end{array}$ |  | $\begin{aligned} & 2.0 \\ & 8.0 \end{aligned}$ | $\begin{aligned} & 20 \\ & 80 \end{aligned}$ | $\begin{gathered} 140 \\ 160 \end{gathered}$ | $\mu \mathrm{A}$ $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.

Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case on resistances ( $\mathrm{RON}_{\mathrm{ON}}$ ) occurs for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{I H}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{I H}$ value at 5.5 V is 3.85 V .) The worst case leakage current occurs for CMOS at the higher voltage and so the 5.5 V values should be used.
Note 5: At supply voltages ( $\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}$ ) approaching 2 V the analog switch on resistance becomes extremely non-linear. Therefore it is recommended that these devices be used to transmit digital only when using these supply voltages.

## AC Electrical Characteristics

$\mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}-6.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=0 \mathrm{~V}-6 \mathrm{~V} \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | Vee | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{t}_{\text {PHL }}$, tPLH | Maximum Propagation Delay Switch In to Out |  | $\begin{aligned} & \text { GND } \\ & \text { GND } \\ & -4.5 \mathrm{~V} \\ & -6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{array}{\|c\|} \hline 25 \\ 5 \\ 4 \\ 3 \\ \hline \end{array}$ | $\begin{gathered} 50 \\ 10 \\ 8 \\ 7 \end{gathered}$ | $\begin{gathered} 38 \\ 13 \\ 10 \\ 9 \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 12 \\ & 10 \end{aligned}$ | ns <br> ns <br> ns <br> ns |
| $\mathrm{t}_{\text {PZL, }} \mathrm{t}_{\text {PZ }}$ | Maximum Switch Turn "ON" Delay | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ | $\begin{aligned} & \text { GND } \\ & \text { GND } \\ & -4.5 \mathrm{~V} \\ & -6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 32 \\ 8 \\ 6 \\ 5 \end{gathered}$ | $\begin{aligned} & 165 \\ & 35 \\ & 30 \\ & 28 \end{aligned}$ | $\begin{gathered} 206 \\ 43 \\ 37 \\ 35 \end{gathered}$ | 250 <br> 53 <br> 45 <br> 42 | ns <br> ns ns ns |
| $t_{\text {PHZ }} \mathrm{t}_{\text {PLZ }}$ | Maximum Switch Turn "OFF" Delay |  | $\begin{gathered} \text { GND } \\ \text { GND } \\ -4.5 \mathrm{~V} \\ -6.0 \mathrm{~V} \end{gathered}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 45 \\ 15 \\ 10 \\ 8 \end{gathered}$ | $\begin{aligned} & 165 \\ & 35 \\ & 30 \\ & 28 \end{aligned}$ | $\begin{gathered} 206 \\ 43 \\ 37 \\ 35 \end{gathered}$ | $\begin{gathered} 250 \\ 53 \\ 45 \\ 42 \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ${ }_{\text {f MAX }}$ | Minimum Switch Frequency Response $20 \log \left(V_{1} / V_{0}\right)=3 \mathrm{~dB}$ |  | $\begin{gathered} \text { GND } \\ -4.5 \mathrm{~V} \end{gathered}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 100 \\ & 120 \end{aligned}$ |  |  |  | $\begin{aligned} & \mathrm{MHz} \\ & \mathrm{MHz} \end{aligned}$ |
|  | Cross Talk Control to Switch | (Figure 7) | -4.5V | 4.5 V | 180 |  |  |  | $\mathrm{mV} \mathrm{P}^{\text {-p }}$ |
|  | Cross Talk Between Any Two Switches (Frequency at -50 dB ) | (Figure 8) | -4.5V | 4.5 V |  |  |  | * | MHz |
|  | Crosstalk, Switch Input to Switch Output (Frequency at -50 dB) |  |  |  |  |  | - |  | MHz |
| $\mathrm{C}_{\text {IN }}$ | Maximum Control Input Capacitance |  |  |  | 5 | 10 | 10 | 10 | pF |
| $\mathrm{Cl}_{\text {IN }}$ | Maximum Switch Input Capacitance | Input |  |  | 15 | * | * |  | pF |
| $\mathrm{C}_{\mathrm{IN}}$ | Maximum Feedthrough Capacitance | $\mathrm{V}_{\text {CTL }}=\mathrm{GND}$ |  |  | 5 |  |  |  | pF |

AC Test Circuits and Switching Time Waveforms


TL／F／5369－3

FIGURE 1．＂ON＂Resistance


FIGURE 2．＂OFF＂Channel Leakage Current


TL／F／5369－5，
FIGURE 3．＂ON＂Channel Leakage Current


FIGURE 4．$t_{\text {PHL }}$, t $_{\text {PLH }}$ Propagation Delay Time Signal Input to Signal Output


TL／F／5355－7

FIGURE 5．tpZL，tplz Propagation Delay Time Control to Signal Output

AC Test Circuits and Switching Time Waveforms (Continued)




TL/F/5355-8
FIGURE 6. $\mathrm{t}_{\text {PZH }}, \mathrm{t}_{\text {PHZ }}$ Propagation Delay Time Control to Signal Output


FIGURE 7. Crosstalk: Control Input to Signal Output


FIGURE 8: Crosstalk Between Any Two Switches

## Typical Performance Characteristics

Typical "ON" Resistance
Vs. Input Voltage

$v_{C C}=-V_{\text {EE }}$
TL/F/5369-17

National Semiconductor


## MM54HC4351／MM74HC4351 <br> 8 Channel Analog Multiplexer with Latches MM54HC4352／MM74HC4352 <br> Dual 4 Channel Analog Multiplexer with Latches MM54HC4353／MM74HC4353 <br> Triple 2 Channel Analog Multiplexer with Latches

## General Description

These multiplexers are digitally controlled analog switches implemented in microCMOS Technology， 3.5 micron silicon gate P－well CMOS．These switches have low＂on＂resist－ ance and low＂off＂leakages．They are bidirectional switches，thus any analog input may be used as an output and vice－versa．Also these switches contain linearization cir－ cuitry which lowers the＂on＂resistance and increases switch linearity．These devices allow control of up to $\pm 6 \mathrm{~V}$ （peak）analog signals with digital control signals of 0 to 6 V ． The analog channel select lines are latched to enable stor－ age of the selected channel．This storage register is com－ posed of flow through latches that follow the data when $\overline{L E}$ is high and latch the data when $\overline{L E}$ is taken low．
Three supply pins are provided for $V_{C C}$ ，Ground，and $V_{E E}$ ． This enables the connection of $0-5 \mathrm{~V}$ logic signals when $V_{C C}=5 \mathrm{~V}$ and an analog input range of $\pm 5 \mathrm{~V}$ when $\mathrm{V}_{\mathrm{EE}}=-5 \mathrm{~V}$ ．All three devices also have an inhibit control which when high will disable all switches to their off state． All analog inputs and outputs and digital inputs are protect－ ed from electrostatic damage by diodes to $\mathrm{V}_{\mathrm{CC}}$ and ground． MM54HC4351／MM74HC4351：This device connects together the outputs of 8 switches，thus achieving an 8 channel multi－ plexer．The binary code placed on the A，B，and Cselect lines determine which one of the eight switches is＂on＂，and connects one of the eight inputs to the common output．
MM54HC4352／MM74HC4352：This device connects to－ gether the outputs of 4 switches in two sets，thus achieving
a pair of 4 channel multiplexers．The binary code placed on the $A$ ，and $B$ select lines determine which switch in each 4 channel section is＂on＂，connecting one of the four inputs in each section to its common output．This enables the imple－ mentation of a 4 channel differential multiplexer．
MM54HC4353／MM74HC4353：This device contains 6 switches whose outputs are connected together in pairs， thus implementing a triple 2 channel multiplexer，or the equivalent of a single－pole－double throw configuration．Each of the A，B，or C select lines independently controls one pair of switches，selecting one of the two switches to be＂on＂．

## Features

－Typical Switch Enable Time： 18 ns
$\square$ Wide analog input voltage range：$\pm 6 \mathrm{~V}$
－Low＂on＂resistance： 50 typ．（ $\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}=4.5 \mathrm{~V}$ ）
30 typ．$\left(V_{C C}-V_{E E}=9 V\right)$
－Logic level translation to enable 5 V logic with $\pm 5$ ana－ log signals
－Low quiescent current： $80 \mu \mathrm{~A}$ max．（74HC）
$\pm$ Matched Switch characteristics．
－Latched Select Lines to enable interface to multiplexed data buses．

Connection Diagrams


MM54HC4351／MM74HC4351
54HC4351（J）74HC4351（J，N）

Dual－In－Line Package


MM54HC4352／MM74HC4352
54HC4352（J）74HC4352（J，N）


MM54HC4353／MM74HC4353
54HC4353（J）74HC4353（J，N）


Absolute Maximum Ratings (Notes 1 and 2) Operating Conditions

|  | Min | Max | Units |
| :---: | :---: | :---: | :---: |
| Supply Voltage( $\mathrm{V}_{\mathrm{cc}}$ ) | 2 | 6 | V |
| Supply Voltage( $\mathrm{V}_{\mathrm{EE}}$ ) | 0 | -6 | V |
| DC Input or Output Voltage ( $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}$ ) | 0 | $\mathrm{V}_{\mathrm{CC}}$ | V |
| Operating Temperature Range ( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |  |
| MM74HC | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |  |
| $\left(t_{r}, t_{i}\right) \quad V_{C C}=2.0 \mathrm{~V}$ |  | 1000 | ns |
| $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ |  | 500 | ns |
| $\mathrm{V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ |  | 400 | ns |

DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | VeE | Vcc | $\mathrm{T}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \end{array}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{array}{\|r} \hline 0.3 \\ 0.9 \\ 1.2 \\ \hline \end{array}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| RON | Maximum "ON" Resistance (See Note 5) | $\begin{aligned} & \mathrm{V}_{\mathrm{CTL}}^{\prime}=\mathrm{V}_{\mathrm{IH}}, \mathrm{I}_{\mathrm{S}}=1.0 \mathrm{~mA} \\ & \mathrm{~V}_{\mathrm{IS}}=\mathrm{V}_{\mathrm{CC}} \text { to } \mathrm{V}_{\mathrm{EE}} \\ & \text { (Figure 1) } \\ & \hline \end{aligned}$ | $\begin{gathered} \text { GND } \\ -4.5 \mathrm{~V} \\ -6.0 \mathrm{~V} \end{gathered}$ | $\begin{array}{\|c\|} \hline 4.5 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \\ \hline \end{array}$ | $\begin{aligned} & 40 \\ & 30 \\ & 20 \end{aligned}$ |  |  |  | $\begin{aligned} & \Omega \\ & \Omega \\ & \Omega \end{aligned}$ |
|  |  | $\begin{aligned} & V_{C T L}=V_{I H}, I_{S}=1.0 \mathrm{~mA} \\ & V_{I S}=V_{C C} \text { to } V_{E E} \\ & \text { (Figure 1) } \end{aligned}$ | $\begin{aligned} & \text { GND } \\ & \text { GND } \\ & -4.5 \mathrm{~V} \\ & -6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{array}{\|c\|} \hline 100 \\ 40 \\ 20 \\ 15 \\ \hline \end{array}$ |  |  |  | $\begin{aligned} & \Omega \\ & \Omega \\ & \Omega \\ & \Omega \end{aligned}$ |
| RON | Maximum "ON" Resistance Matching | $\begin{aligned} & V_{\mathrm{CTL}}=\mathrm{V}_{\mathrm{IH}} \\ & \mathrm{~V}_{\mathrm{IS}}=\mathrm{V}_{\mathrm{CC}} \text { to } \mathrm{GND} \end{aligned}$ | $\begin{gathered} \text { GND } \\ -4.5 \mathrm{~V} \\ -6.0 \mathrm{~V} \end{gathered}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 10 \\ 5 \\ 5 \end{gathered}$ |  |  |  | $\begin{aligned} & \Omega \\ & \Omega \\ & \Omega \end{aligned}$ |
| IN | Maximum Control Input Current | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CC}}$ or GND |  | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| $1 / 2$ | Maximum Switch "OFF" Leakage Current | $V_{O S}=V_{C C}$ or $G N D$ $V_{I S}=G N D$ or $V_{C C}$ $V_{\mathrm{CTL}}=\mathrm{V}_{\mathrm{IL}}$ (Fig. 2) | $\begin{gathered} \text { GND } \\ -6.0 \mathrm{~V} \end{gathered}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 15 \\ & 20 \end{aligned}$ |  | . |  | $\begin{aligned} & \mathrm{nA} \\ & \mathrm{nA} \end{aligned}$ |
| IIZ | Maximum Switch "ON" Leakage Current | $\begin{aligned} & V_{\mathrm{OS}}=\mathrm{V}_{\mathrm{CC}} \text { or } \mathrm{GND} \\ & \mathrm{~V}_{\mathrm{CTL}}=\mathrm{V}_{\mathrm{IH}} \\ & \text { (Figure 3) } \\ & \hline \end{aligned}$ | $\begin{gathered} \text { GND } \\ -6.0 \mathrm{~V} \end{gathered}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 15 \\ & 20 \end{aligned}$ |  |  |  | $\begin{aligned} & \text { nA } \\ & \text { ni } \end{aligned}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & \text { louT }=0 \mu \mathrm{~A} \end{aligned}$ | $\begin{gathered} \text { GND } \\ -6.0 \mathrm{~V} \end{gathered}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 8.0 \\ & 16 \\ & \hline \end{aligned}$ | $\begin{gathered} 80 \\ 160 \\ \hline \end{gathered}$ | $\begin{array}{r} 160 \\ 320 \\ \hline \end{array}$ | $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic "J" package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case on resistances ( $\mathrm{R}_{\mathrm{ON}}$ ) occurs for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathrm{IH}}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{I H}$ value at 5.5 V is 3.85 V .) The worst case leakage current occur for CMOS at the higher voltage and so the 5.5 V values should be used.
Note 5: At supply voltages ( $\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}$ ) approaching 2 V the analog.switch on resistance becomes extremely non-linear. Therefore it is recommended that these devices be used to transmit digital only when using these supply voltages.

## AC Electrical Characteristics

$\mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}-6.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=0 \mathrm{~V}$ to $-6 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$, (unless otherwise specified)

| Symbol | Parameter | Conditions | $\mathbf{V E E}_{\text {E }}$ | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| ${ }^{\text {tPHL }}$, tpLH | Maximum Propagation Delay Switch In to Out |  | $\begin{aligned} & \text { GND } \\ & \text { GND } \\ & -4.5 \mathrm{~V} \\ & -6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 25 \\ 5 \\ 4 \\ 3 \end{gathered}$ |  |  |  | ns ns ns ns |
| ${ }^{\text {tpZL, }}$ t ${ }_{\text {PZH }}$ | Maximum Switch Turn "ON" Delay | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ | $\begin{aligned} & \text { GND } \\ & \text { GND } \\ & -4.5 \mathrm{~V} \\ & -6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 92 \\ & 18 \\ & 16 \\ & 15 \end{aligned}$ |  |  |  | ns <br> ns <br> ns <br> ns |
| $t_{\text {PHZ }}$, tPLZ | Maximum Switch Turn "OFF" Delay |  | $\begin{aligned} & \text { GND } \\ & \text { GND } \\ & -4.5 \mathrm{~V} \\ & -6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 65 \\ & 20 \\ & 18 \\ & 16 \end{aligned}$ |  |  | . | ns <br> ns ns |
| $\mathrm{t}_{\text {s }}$ | Maximum Setup Time, Data to LE | - . |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 100 \\ 20 \\ 17 \\ \hline \end{gathered}$ | $\begin{aligned} & 125 \\ & 24 \\ & 21 \end{aligned}$ | $\begin{gathered} 150 \\ 28 \\ 24 \\ \hline \end{gathered}$ | ns <br> ns <br> ns |
| $\mathrm{t}_{\mathrm{H}}$ | Maximum Hold Time, LE to Data |  |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | ns <br> ns ns |
| $f_{\text {MAX }}$ | Minimum Switch Frequency Response $20 \log \left(V_{1} / V_{0}\right)=-3 \mathrm{~dB}$ | (Figure 6) | $\begin{gathered} \text { GND } \\ -4.5 \mathrm{~V} \end{gathered}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 100 \\ & 120 \end{aligned}$ |  |  |  | $\begin{aligned} & \mathrm{MHz} \\ & \mathrm{MHz} \end{aligned}$ |
|  | Cross Talk Control to Switch | (Figure 7) | -4.5V | 4.5 V | 180 |  |  |  | mV PP |
|  | Cross Talk Between Any Two Switches (Frequency at -50 dB ) | (Figure 8) | -4.5V | 4.5 V |  |  |  |  | MHz |
|  | Crosstalk, Switch Input to Output (Frequency at -50 dB) |  |  |  |  |  |  |  | MHz |
| $\mathrm{CIN}_{\text {I }}$ | Maximum Control Input Capacitance |  |  |  | 5 | 10 | 10 | 10 | pF |
| $\mathrm{C}_{\text {IN }}$ | Maximum Switch Input Capacitance | Input <br> '4351 Common <br> '4352 Common <br> '4353 Common | . |  | $\begin{aligned} & 15 \\ & 90 \\ & 45 \\ & 30 \end{aligned}$ |  |  |  | pF |
| $\mathrm{C}_{\text {IN }}$ | Maximum Feedthrough Capacitance |  |  |  | 5 |  |  |  | pF |



## Logic Diagrams (Continued)

'HC4351

| Inh | $\overline{\text { Inh }}$ | $\overline{\text { LE }}$ | C | B | A | "On" Channel |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| H | X | X | X | X | X | None |
| X | L | X | X | X | X | None |
| L | H | H | L | L | L | Yo |
| L | H | H | L | L | H | Y1 |
| L | H | H | L | H | L | Y2 |
| L | H | H | L | H |  | Y3 |
| L | H | H | H | L | L | Y4 |
| L | H | H | H | L | H | Y5 |
| L | H | H | H | H | L | Y6 |
| L | H | H | H | H | H | Y7 |
| X | H | L | X | X | X | Last Selected Channel "On" |

'HC4352

'HC4353

| Inh | $\stackrel{\square}{\text { an }}$ | $\overline{\text { EF }}$ | C | B | A |  | Chan |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  | C | B | A |
| H | X | X | X | X | X | None None |  |  |
| X | L | X | X | X | X |  |  |  |
| L | H | H | L | L | L | CX | BX | AX |
| L | H | H | L | L | H | CX | BX | AY |
| L | H | H | L | H | L | CX | BY | AX |
| L | H | H | L | H | H | CX | BY | AY |
| L | H | H | H | L | L | CY | BX | AX |
| L | H | H | H | L | H | CY | $B X$ | AY |
| L | H | H | H | H | L | CY | BY | AX |
| L | H | H | H | H | H | CY | BY | AY |
| L | H | L | $x$ | X | X | Last Selected Channels "On" Selected Channels Latched |  |  |
| X | X | $\downarrow$ | X | X | X |  |  |  |

## Typical Performance Characteristics

Typical "On" Resistance vs. Input Voltage


TL/F/5372-7

## AC Test Circuits and Switching Time Waveforms



TL/F/5372-8
FIGURE 1. "ON" Resistance


FIGURE 2. "OFF" Channel Leakage Current


TL/F/5372-10
FIGURE 3. "ON" Channel Leakage Current


TL/F/5372-11
FIGURE 4. tpHL , $\mathrm{t}_{\text {PLH }}$ Propagation Delay Time Signal Input to Signal Output


TL/F/5372-12
FIGURE 5. tpZL, tplz Propagation Delay Time Control to Signal Output

## AC Test Circuits and Switching Time Waveforms (Continued)



FIGURE 6. tpzH t $_{\text {PHZ }}$ Propagation Delay Time Control to SIgnal Output

vos


FIGURE 7. Crosstalk: Control Input to Signal Output


TL/F/5372-15
FIGURE 8: Crosstalk Between Any Two Switches

## MM54HC4514/MM74HC4514 4-to-16 Line Decoder with Latch

## General Description

This utilizes microCMOS Technology, 3.5 micron silicon gate P-well CMOS decoder, which is well suited to memory address decoding or data routing application. It possesses high noise immunity and low power dissipation usually associated with CMOS circuitry, yet speeds comparable to low power Schottky TTL circuits. It can drive up to 10 LS-TTL loads.
The MM54HC4514/MM74HC4514 contain a 4-to-16 line decoder and a 4-bit latch. The latch can store the data on the select inputs, thus allowing a selected output to remain high even though the select data has changed. When the LATCH ENABLE input to the latches is high the outputs will change with the inputs. When LATCH ENABLE goes low the data on the select inputs is stored in the latches. The four select inputs determine which output will go high provided the

INHIBIT input is low. If the INHIBIT input is high all outputs are held low thus disabling the decoder.
The MM54HC4514/MM74HC4514 is functionally and pinout equivalent to the CD4514BM/CD4514BC and the MC1451BA/ MC1451BC. All inputs are protected against damage due to static discharge diodes from $V_{C C}$ and ground.

## Features

- Typical propagation delay: 18 ns

■ Low quiescent power: $80 \mu \mathrm{~A}$ maximum ( 74 HC series)

- Low input current: $1 \mu \mathrm{~A}$ maximum
- Fanout of 10 LS.TTL loads ( 74 HC series)

Connection Diagram


Truth Table

| LE | Inhibit | Data Inputs |  |  |  | Selected <br> Output <br> High |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | D | C | B | A |  |
| H | L | L | L | L | L | S0 |
| H | L | L | L | L | H | S1 |
| H | L | L | L | H | L | S2 |
| H | L | L | L | H | H | S3 |
| H | L | L | H | L | L | S4 |
| H | L | L | H | $L$ | H | S5 |
| H | L | L | H | H | L | S6 |
| H | L | L | H | H | H | S7 |
| H | L | H | L | L | L | S8 |
| H | L | H | L | L | H | S9 |
| H | L | H | L | H | L | Sto |
| H | L | H | L | H | H | S11 |
| H | L | H | H | L | L | S12 |
| H | L | H | H | L | H | S13 |
| H | L | H | H | H | L | S14 |
| H | L | H | H | H | H | S15 |
| X | H | X | X | X | X | All <br> Outputs $=0$ |
| L | L | X | X | X | X | Latched Data |



| Symbol | Parameter | Conditions | $\mathrm{V}_{\text {cc }}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage | . | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $V_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & \mathrm{V}_{\text {IN }}=\mathrm{V}_{I H} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|l_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & V \\ & V \\ & V \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{array}{r} 3.98 \\ 5.48 \\ \hline \end{array}$ | $\begin{array}{r} 3.84 \\ 5.34 \\ \hline \end{array}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & V \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Output Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {Iout }}\right\| \leq 4.0 \mathrm{~mA} \\ & \mid \text { Iout } \mid \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{array}{r} 0.26 \\ 0.26 \\ \hline \end{array}$ | $\begin{aligned} & 0.33 \\ & 0.33 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \\ & \hline \end{aligned}$ | $\begin{aligned} & v \\ & v \end{aligned}$ |
| In | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } \mathrm{GND} \\ & \mathrm{I}_{\mathrm{OUT}}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{VOH}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{I H}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. ( $T$ The $\mathrm{V}_{I H}$ value at 5.5 V is 3.85 V .) The worst case leakage current (liN , $\mathrm{l}_{\mathrm{CC}}$, and $\mathrm{l}_{\mathrm{Oz}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | $\begin{gathered} \text { Guaranteed } \\ \text { Limit } \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {PHL }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay Data to Output |  | 18 | 30 | ns |
| $\mathrm{t}_{\text {PHL }}$ | Maximum Propagation Delay LE to Output |  | 18 | 30 | ns |
| $t_{\text {PLH }}$ | Maximum Propagation Delay LE to Output |  | 24 | 40 | ns |
| $t_{\text {PHL }}$ | Maximum Propagation Delay Inhibit to Output |  | 16 | 30 | ns |
| $t_{\text {PLH }}$ | Maximum Propagation Delay Inhibit to Output |  | 24 | 40 | ns |
| $\mathrm{t}_{5}$ | Minimum Set Up Time, Date to LE |  |  | 20 | ns |
| $t_{H}$ | Minimum Hold Time, LE to Data |  |  | 5 | ns |
| $\mathrm{t}_{\mathrm{H}}$ | Minimum Pulse Width, Latch Enable |  |  | 16 | ns |

AC Electrical Characteristics $\mathrm{v}_{C C}=2.0 \mathrm{~V}-6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PHL}}, \\ & \mathrm{t}_{\mathrm{PLH}} \end{aligned}$ | Maximum Propagation Delay Data to Output |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 80 \\ & 18 \\ & 16 \\ & \hline \end{aligned}$ | $\begin{gathered} 175 \\ 35 \\ 30 \\ \hline \end{gathered}$ | $\begin{gathered} 220 \\ 44 \\ 38 \end{gathered}$ | $\begin{gathered} 263 \\ 53 \\ 45 \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \\ & \hline \end{aligned}$ |
| $\mathrm{t}_{\text {PHL }}$ | Maximum Propagation Delay LE to Output |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 80 \\ & 19 \\ & 17 \\ & \hline \end{aligned}$ | $\begin{aligned} & 175 \\ & 35 \\ & 30 \\ & \hline \end{aligned}$ | $\begin{gathered} 220 \\ 44 \\ 38 \\ \hline \end{gathered}$ | $\begin{gathered} 263 \\ 53 \\ 45 \\ \hline \end{gathered}$ | ns <br> ns <br> ns |
| $\mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay LE to Output |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 120 \\ 27 \\ 22 \\ \hline \end{gathered}$ | $\begin{gathered} 230 \\ 46 \\ 39 \end{gathered}$ | $\begin{gathered} 290 \\ 58 \\ 49 \end{gathered}$ | $\begin{gathered} 343 \\ 69 \\ 58 \end{gathered}$ |  |
| ${ }_{\text {t }}{ }_{\text {PHL }}$ | Maximum Propagation Delay Inhibit to Output |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 70 \\ & 18 \\ & 16 \end{aligned}$ | $\begin{array}{r} 175 \\ 35 \\ 30 \end{array}$ | $\begin{gathered} 220 \\ 44 \\ 38 \end{gathered}$ | $\begin{gathered} 263 \\ 53 \\ 45 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| ${ }_{\text {tPLH }}$ | Maximum Propagation Delay Inhibit to Output |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{array}{r} 120 \\ 27 \\ 22 \\ \hline \end{array}$ | $\begin{array}{r} 230 \\ 46 \\ 39 \\ \hline \end{array}$ | $\begin{gathered} 290 \\ 58 \\ 49 \\ \hline \end{gathered}$ | $\begin{gathered} 343 \\ 69 \\ 58 \\ \hline \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ts | Minimum Set Up Time, Data to LE |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 100 \\ 20 \\ 17 \\ \hline \end{gathered}$ | $\begin{aligned} & 125 \\ & 25 \\ & 21 \\ & \hline \end{aligned}$ | $\begin{gathered} 150 \\ 30 \\ 25 \end{gathered}$ | ns <br> ns <br> ns |
| ${ }_{\text {th }}$ | Minimum Hold Time, LE to Data |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | 5 5 5 | $\begin{array}{r} 5 \\ 5 \\ 5 \end{array}$ | $\begin{aligned} & 5 \\ & 5 \\ & 5 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $t_{W}$ | Minimum Pulse Width, Latch Enable |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 80 \\ & 16 \\ & 14 \end{aligned}$ | $\begin{gathered} 100 \\ 20 \\ 17 \end{gathered}$ | $\begin{array}{r} 120 \\ 24 \\ 20 \\ \hline \end{array}$ | ns <br> ns <br> ns |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance |  |  |  |  |  |  | pF |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | - 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.



## MM54HC4538/MM74HC4538 Dual Retriggerable Monostable Multivibrator

## General Description

The MM54HC4538/MM74HC4538 high speed monostable multivibrators (one shots) are implemented in microCMOS Technology, 3.5 micron silicon gate P -well CMOS. They feature speeds comparable to low power Schottky TTL circuitry while retaining the low power and high noise immunity characteristic of CMOS circuits.
Each multivibrator features both a negative, A , and a positive, B, transition triggered input, either of which can be used as an inhibit input. Also included is a clear input that when taken low resets the one shot. The 'HC4538 is retriggerable. That is, it may be triggered repeatedly while their outputs are generating a pulse and the pulse will be extended.
Pulse width stability over a wide range of temperature and supply is achieved using linear CMOS techniques. The out-

## Connection Diagram Dual-In-Line Package



MM54HC4538/MM74HC4538
54HC4538 (J) 74HC4538 (J,N)
Truth Table

| Inputs |  |  | Outputs |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Clear | $A$ | $B$ | $Q$ | $\bar{Q}$ |  |
| L | X | X | L | $H$ |  |
| X | $H$ | $X$ | $L$ | $H$ |  |
| $X$ | $X$ | $L$ | $L$ | $H$ |  |
| $H$ | $L$ | $\downarrow$ | $\Omega$ | $工$ |  |
| $H$ | $\uparrow$ | $H$ | $\Omega$ | $工$ |  |

$\mathrm{H}=$ High Level
$\Omega=$ One High Level Pulse
$\mathrm{L}=$ Low Level
$\mathcal{U}=$ One Low Level Pulse
$\uparrow=$ Transistion from Low to High
X = Irrelevant
$\downarrow=$ Transistion from High to Low
put pulse equation is simply: $\mathrm{PW}=0.7(\mathrm{R})(\mathrm{C})$ where PW is in seconds, $R$ is in Ohms, and C is in Farads. This device is pin compatible with the CD4528, and the CD4538 one shots. All inputs are protected from damage due to static discharge by diodes to Vcc and ground.

## Features

- Schmitt trigger on $A$ and $B$ inputs
- Wide power supply range: 2-6V
- Typical Trigger Propagation Delay: 32 ns
- Fanout of $10 \mathrm{LS}-\mathrm{TTL}$ loads ( 74 HC )
- Low Input current: $1 \mu \mathrm{~A}$ max


## Block Diagram


rX and CX ARE EXTERNAL COMPONENTS


## Operating Conditions

| Min | Max | Units |
| :---: | :---: | :---: |
| Supply Voltage( $\mathrm{V}_{\mathrm{CC}}$ ) | 6 | V |
| DC Input or Output Voltage $\left(V_{\text {IN }}, V_{\text {OUT }}\right)$ | $V_{C C}$ | V. |
| Operating Temperature Range( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |
| MM74HC -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times (Reset only) |  |  |
| $\left(t_{r}, t_{f}\right) \quad V_{C C}=2.0 \mathrm{~V}$ | 1000 | ns |
| $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ | 500 | ns |
| $\mathrm{V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ | 400 | ns |

## DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | $V_{c c}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & \hline 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & \hline 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|\left.\right\|_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} . \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{array}{r} 3.98 \\ 5.48 \\ \hline \end{array}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 4 \mathrm{~mA} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & V \\ & v \end{aligned}$ |
| IIN | Maximum Input Current (Pins 2, 14) | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.5$ | $\pm 5.0$ | $\pm 10$ | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{N}}$ | Maximum Input Current (All other pins) | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & l_{\text {OUT }}=0 \mu \mathrm{~A} \\ & \text { Pins } 2 \text { and } 14=0.5 V_{C C} \\ & \hline \end{aligned}$ | 6.0 V | 100 | 150 | 250 | 400 | $\mu \mathrm{A}$ |

Note 1: Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation Temperature Derating: Plastic " N " Package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ Ceramic " J " Package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $V_{I H}$ and $V_{I L}$ occur at $V_{C C}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $V_{I H}$ value at 5.5 V is 3.85 V .) The worst case leakage current ( $I_{I N}, I_{C C}$, and $\mathrm{I}_{\mathrm{OZ}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Limit | Units |
| :--- | :--- | :--- | :---: | :---: | :---: |
| $t_{\text {PLH }}$ | Maximum Propagation Delay A, or B to Q |  | 23 | 45 | ns |
| tpHL | Maximum Propagation Delay A, or B to $\overline{\mathrm{Q}}$ |  | 26 | 50 | ns |
| tPHL | Maximum Propagation Delay Clear to Q |  | 23 | 45 | ns |
| t PLH | Maximum Propagation Delay Clear to $\overline{\mathrm{Q}}$ |  | 26 | 45 | ns |
| $\mathrm{t}_{\mathrm{W}}$ | Minimum Pulse Width A, B or Clear |  | 10 | 16 | ns |

AC Electrical Characteristics $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (Unless otherwise specified)


Note 5: $C_{P D}$ determines the no load dynamic consumption, $P_{D}=C_{P D} V_{C C}{ }^{2 f}+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=V_{C C}{ }^{f}+I_{C C}$
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## Logic Diagram



## Circuit Operation

The＇HC4538 operates as follows（refer to logic diagram）．In the quiescent state，the external timing capacitor， $\mathrm{C}_{\mathrm{X}}$ ，is charged to $\mathrm{V}_{\mathrm{C}}$ ．When a trigger occurs，the Q output goes high and $\mathrm{C}_{\mathrm{X}}$ discharges quickly to the lower reference volt－ age（ $V_{\text {REF }}$ Lower $=1 / 3 V_{C C}$ ）．$C_{X}$ then charges，through $R_{X}$ ， back up to the upper reference voltage（ $V_{\text {REF }}$ Upper $=2 / 3$ $\mathrm{V}_{\mathrm{CC}}$ ），at which point the one－shot has timed out and the Q output goes low．
The following，more detailed description of the circuit opera－ tion refers to both the logic diagram and the timing diagram．

## QUIESCENT STATE

In the quiescent state，before an input trigger appears，the output latch is high and the reset latch is high（\＃1 in logic diagram）．
Thus the Q output（pin 6 or 10）of the monostable multivibra－ tor is low（\＃2，timing diagram）．

The output of the trigger－control circuit is low（\＃3），and tran－ sistors M1，M2，and M3 are turned off．The external timing capacitor，$C_{X}$ ，is charged to $V_{C C}(\# 4)$ ，and the upper refer－ ence circuit has a low output（\＃5）．Transistor M4 is turned on and transmission gate T1 is turned off．Thus the lower reference circuit has $\mathrm{V}_{\mathrm{CC}}$ at the noninverting input and a resulting low output（\＃6）．
In addition，the output of the trigger－control reset circuit is low．

## TRIGGER OPERATION

The＇HC4538 is triggered by either a rising－edge signal at input A（\＃7）or a falling－edge signal at input B（\＃8），with the unused trigger input and the Reset input held at the voltage levels shown in the Function Table．Either trigger signal will cause the output of the trigger－control circuit to go high （\＃9）．

## Timing Diagram



## Circuit Operation (Continued)

The trigger-control circuit going high simultaneously initiates three events. First, the output latch goes low, thus taking the Q output of the 'HC4538 to a high state (\#10). Second, transistor M3 is turned on, which allows the external timing capacitor, $\mathrm{C}_{X}$, to rapidly discharge toward ground (\#11). (Note that the voltage across $\mathrm{C}_{\mathrm{X}}$ appears at the input of the upper reference circuit comparator). Third, transistor M4 is turned off and transmission gate T1 is turned on, thus allowing the voltage across $C_{X}$ to also appear at the input of the lower reference circuit comparator.
When $\mathrm{C}_{\mathrm{X}}$ discharges to the reference voltage of the lower reference circuit (\#12), the outputs of both reference circuits will be high (\#13). The trigger-control reset circuit goes high, resetting the trigger-control circuit flip-flop to a low state (\#14). This turns transistor M3 off again, allowing $C_{X}$ to begin to charge back up toward $\mathrm{V}_{\mathrm{CC}}$, with a time constant $t=R_{X} C_{X}(\# 15)$. In addition, transistor M4 is turned on and transmission gate T 1 is turned off. Thus a high voltage level is applied to the input of the lower reference circuit comparator, causing its output to go low (\#16). The monostable multivibrator may be retriggered at any time after the triggercontrol circuit goes low.
When $C_{X}$ charges up to the reference voltage of the upper reference circuit (\#17), the output of the upper reference circuit goes low (\#18). This causes the output latch to tog-
gle, taking the Q output of the 'HC4538 to a low state (\#19), and completing the time-out cycle.

## RESET OPERATION

A low voltage applied to the Reset pin always forces the Q output of the 'HC4538 to a low state.
The timing diagram illustrates the case in which reset occurs (\#20) while $C_{x}$ is charging up toward the reference voltage of the upper reference circuit (\#21). When a reset occurs, the output of the reset latch goes low (\#22), turning on transistor M1. Thus $\mathrm{C}_{\mathrm{X}}$ is allowed to quickly charge up to $V_{C C}$ (\#23) to await the next trigger signal.

## RETRIGGER OPERATION

In the retriggerable mode, the 'HC4538 may be retriggered during timing out of the output pulse at any time after the trigger-control circuit flip-flop has been reset (\#24). Because the trigger-control circuit flip-flop resets shortly after $C_{X}$ has discharged to the reference voltage of the lower reference circuit (\#25), the minimum retrigger time, $\mathrm{t}_{\mathrm{rr}}$ is a function of internal propagation delays and the discharge time of $\mathrm{C}_{\mathrm{x}}$ :
$\mathrm{t}_{\mathrm{rr}}(\mathrm{ns}) \cong 72+\frac{\mathrm{V}_{\mathrm{CC}}(\text { volts }) \bullet \mathrm{C}_{\mathrm{X}}(\mathrm{pF})}{30.5}$, at room temperature

## POWER－DOWN CONSIDERATIONS

Large values of $C_{X}$ may cause problems when powering down the HC4538 because of the amount of energy stored in the capacitor．When a system containing this device is powered down，the capacitor may discharge from $V_{C C}$ through the input protection diodes at pin 2 or pin 14．Cur－ rent through the protection diodes must be limited to 30 mA ； therefore，the turn－off time of the $\mathrm{V}_{\mathrm{CC}}$ power supply must not be faster than $t=V_{C C}{ }^{\circ} \mathrm{C}_{x} /(30 \mathrm{~mA})$ ．For example，if $V_{C C}=5 \mathrm{~V}$ and $\mathrm{C}_{\mathrm{X}}=15 \mu \mathrm{~F}$ ，the $\mathrm{V}_{\mathrm{CC}}$ supply must turn off no faster than $t=(15 \mathrm{~V}) \bullet(15 \mu \mathrm{~F}) / 30 \mathrm{~mA}=2.5 \mathrm{~ms}$ ．This is usually not a problem because power supplies are heavily filtered and cannot discharge at this rate．
When a more rapid decrease of $V_{C C}$ to zero volts occurs， the HC4538 may sustain damage．To avoid this possibility， use an external clamping diode， $\mathrm{D}_{\mathrm{X}}$ ，connected from $\mathrm{V}_{\mathrm{CC}}$ to the $C_{X}$ pin．


TL／F／5217－5

## MM54HCT00/MM74HCT00 Quad 2 Input NAND Gate

## General Description

The MM54HCT00/MM74HCT00 are NAND gates fabricated using microCMOS Technology, 3.0 micron silicon gate N well CMOS, which provides the inherent benefits of CMOS-low quiescent power and wide power supply range. These devices are input and output characteristic and pinout compatible with standard DM54LS/74LS logic families. All inputs are protected from static discharge damage by internal diodes to $V_{C C}$ and ground.
MM54HCT/MM74HCT devices are intended to interface between TTL and NMOS components and standard CMOS devices. These parts are also plug in replacements for LS-

TTL devices and can be used to reduce power consumption in existing designs.

## Features

- TTL, LS pin-out and threshold compatible
- Fast switching: $t_{\text {PLH }}, t_{\text {PHL }}=14 \mathrm{~ns}$ (typ)
- Low power: $10 \mu \mathrm{~W}$ at DC, 2.5 mW at $>5 \mathrm{MHz}$

■ High fan-out, 10 LS-TTL loads

Connection Diagram

## Dual-In-Line Package



54HCT00 (J) 74HCT00 (J,N)
Logic Diagram



## Operating Conditions

|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage $\left(V_{C C}\right)$ | 4.5 | 5.5 | $V$ |
| DC Input or Output Voltage | 0 | $V_{C C}$ | $V$ |
| $\left(V_{\text {IN }}, V_{\text {OUT }}\right)$ |  |  |  |
| Operating Temperature Range <br> ( $\left.T_{A}\right)$ <br> MM74HCT <br> MM54HCT <br> Input Rise or Fall Times <br> $\left(t_{r}, t_{f}\right)$ | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |

DC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%$ (unless otherwise specified)

| Symbol | Parameter | Conditions | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  |  | 2.0 | 2.0 | 2.0 | V |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  |  | 0.8 | 0.8 | 0.8 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage |  | $\begin{aligned} & V_{c c} \\ & 4.2 \\ & 5.7 \\ & \hline \end{aligned}$ | $\begin{gathered} \mathrm{V}_{\mathrm{CC}}-0.1 \\ 3.98 \\ 4.98 \\ \hline \end{gathered}$ | $\begin{gathered} \mathrm{V}_{\mathrm{CC}}-0.1 \\ 3.84 \\ 4.84 \\ \hline \end{gathered}$ | $\begin{gathered} \mathrm{V}_{\mathrm{CC}}-0.1 \\ 3.7 \\ 4.7 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{v} \\ & \hline \end{aligned}$ |
| $\mathrm{V}_{\text {OL }}$ | Maximum Low Level Voltage | $\begin{aligned} & \mathrm{V}_{I N}=\mathrm{V}_{\mathrm{IH}} \\ & \left\lvert\, \begin{array}{l} \text { IOUT } \end{array}=20 \mu \mathrm{~A}\right. \\ & \mathrm{I}_{\text {OUT }}=4.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \\ & \text { IOUT } \end{aligned}=4.8 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=5.5 \mathrm{~V} \text {. }$ | $\begin{gathered} 0 \\ 0.2 \\ 0.2 \\ \hline \end{gathered}$ | $\begin{gathered} 0.1 \\ 0.26 \\ 0.26 \\ \hline \end{gathered}$ | $\begin{gathered} 0.1 \\ 0.33 \\ 0.33 \\ \hline \end{gathered}$ | $\begin{aligned} & 0.1 \\ & 0.4 \\ & 0.4 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{v} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{I}_{\mathrm{N}}$ | Maximum Input Current | $\begin{aligned} & V_{\text {IN }}=V_{C C} \text { or } G N D, \\ & V_{\text {IH }} \text { or } V_{\text {IL }} \\ & \hline \end{aligned}$ |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D, \\ & l_{\text {OUT }}=0 \mu \mathrm{~A} \\ & \hline \end{aligned}$ |  | 2.0 | 20 | 40 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {IN }}=2.4 \mathrm{~V}$ or 0.5 V (Note 4) |  |  |  |  | mA |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note: 4: This is measured per input with all other inputs held at $\mathrm{V}_{\mathrm{CC}}$ or ground.

AC Electrical Characteristics $\mathrm{v}_{\mathrm{CC}}=5.0 \mathrm{v}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{t}}=6 \mathrm{~ns}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, (unless otherwise noted)

| Symbol | Parameter | Conditions | Typ | Guaranteed LImit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {PLH }}, t_{P H L}$ | Maximum Propagation Delay |  | 12 | 18 | ns |

AC Electrical Characteristics $\mathrm{v}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{t}}=6 \mathrm{~ns}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$, (unless otherwise noted)

| Symbol | Parameter | Conditions | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HCT} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HCT} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{t}_{\text {PLH }}, \mathrm{t}_{\text {PHL }}$ | Maximum Propagation Delay |  | 14 | 20 | 25 | 30 | ns |
| $\mathrm{t}_{\text {THL }} \mathrm{t}_{\text {TLL }}$ | Maximum Output Rise \& Fall Time |  | 8 | 15 | 19 | 22 | ns |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance | (Note 5) | 20 |  |  |  | pF |
| $\mathrm{C}_{\mathrm{N}}$ | Input Capacitance |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+l_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+l_{C C}$.
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## MM54HCT04／74HCT04 Hex Inverter

## General Description

The MM54HCT04／74HCT04 are logic functions fabricated using microCMOS Technology， 3.0 micron silicon gate N － well CMOS，which provides the inherent benefits of CMOS－ low quiescent power and wide power supply range，but are input and output characteristic as well as pin－out compatible with standard DM54LS／74LS devices．The MM54HCT04／ MM74HCT04，triple buffered，inverting hex inverters，feature low power dissipation and fast switching times．All inputs are protected from static discharge by internal diodes to $\mathrm{V}_{\mathrm{CC}}$ and ground．
MM54HCT／MM74HCT devices are intended to interface be－ tween TTL and NMOS components and standard CMOS devices．These parts are also plug in replacements for LS－ TTL devices and can be used to reduce power consumption in existing designs．

## Features

－TTL，LS pin－out and threshold compatible
－Fast switching： $\mathrm{t}_{\mathrm{PLH}}, \mathrm{t}_{\mathrm{PHL}}=12 \mathrm{~ns}$（typ）
Low power： $10 \mu \mathrm{~W}$ at $\mathrm{DC}, 2.5 \mathrm{~mW}$ at 5 MHz
－High fan－out：$\geq 10$ LS loads
－Inverting，triple buffered

## Connection Diagram



Absolute Maximum Ratings (Notes 1 \& 2)
Supply Voltage (VCC) -0.5 to +7.0 V DC Input Voltage ( $\mathrm{V}_{\mathrm{IN}}$ ) DC Output Voltage (VOUT) -1.5 to $V_{C C}+1.5 \mathrm{~V}$ -0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ $\pm 20 \mathrm{~mA}$
Clamp Diode Current ( $\mathrm{I}_{\mathrm{IK}}, \mathrm{I}_{\mathrm{OK}}$ ) DC Output Current, per pin (lout) DC $V_{C C}$ or GND Current, per pin (ICC) Storage Temperature Range ( $\mathrm{T}_{\mathrm{STG}}$ ) $\pm 25 \mathrm{~mA}$ $\pm 50 \mathrm{~mA}$

Power Dissipation (PD) (Note 3) $+150^{\circ} \mathrm{C}$ Lead Temperature ( $T_{\mathrm{L}}$ ) (Soldering 10 seconds) 500 mW $260^{\circ} \mathrm{C}$

Operating Conditions

|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage $\left(\mathrm{V}_{\mathrm{CC}}\right)$ | 4.5 | 5.5 | V |
| DC Input or Output Voltage | 0 | $\mathrm{~V}_{\mathrm{CC}}$ | V |
| $\quad\left(\mathrm{V}_{\text {IN }}, \mathrm{V}_{\mathrm{OUT}}\right)$ |  |  |  |
| Operating Temperature Range $\left(\mathrm{T}_{\mathrm{A}}\right)$ |  |  |  |
| $\quad$ MM74HCT | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| $\quad$ MM54HCT | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |  |
| $\left(\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}\right)$ | 500 | ns |  |

## DC Electrical Characteristics

$\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%$ (unless otherwise specified)

| Symbol | Parameter | Conditions | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HCT} \\ \mathrm{~T}_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\text {IH }}$ | Minimum High Level Input Voltage |  |  | 2.0 | 2.0 | 2.0 | V |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  |  | 0.8 | 0.8 | 0.8 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I L} \\ & \left\|I_{\text {OUT }}\right\|=20 \mu \mathrm{~A} \\ & \left\|\left.\right\|_{\text {OUT }}\right\|=4.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \\ & \mid \text { IOUT } \mid=4.8 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=5.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & V_{C C} \\ & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{gathered} V_{C C}-0.1 \\ 3.98 \\ 4.98 \\ \hline \end{gathered}$ | $\begin{gathered} V_{C C}-0.1 \\ 3.84 \\ 4.84 \\ \hline \end{gathered}$ | $\begin{gathered} V_{C C}-0.1 \\ 3.7 \\ 4.7 \end{gathered}$ | $\begin{aligned} & \mathrm{v} \\ & \mathrm{v} \\ & \mathrm{v} \end{aligned}$ |
| $\mathrm{V}_{\text {OL }}$ | Maximum Low Level Voltage | $\begin{aligned} & V_{I N}=V_{I H} \\ & \left\|l_{\text {OUT }}\right\|=20 \mu \mathrm{~A} \\ & \left\|\left.\right\|_{\text {lout }}\right\|=4.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \\ & \mid \text { lout } \mid=4.8 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=5.5 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 0 \\ 0.2 \\ 0.2 \end{gathered}$ | $\begin{gathered} 0.1 \\ 0.26 \\ 0.26 \end{gathered}$ | $\begin{gathered} 0.1 \\ 0.33 \\ 0.33 \\ \hline \end{gathered}$ | $\begin{aligned} & 0.1 \\ & 0.4 \\ & 0.4 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{v} \end{aligned}$ |
| IIN | Maximum Input Current | $\begin{aligned} & V_{\text {IN }}=V_{\text {CC }} \text { or } G N D, \\ & V_{\text {IH }} \text { or } V_{\text {IL }} \end{aligned}$ |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or GND } \\ & I_{\text {OUT }}=0 \mu \mathrm{~A} \\ & \hline \end{aligned}$ |  | 2.0 | 20 | 40 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\mathrm{IN}}=2.4 \mathrm{~V}$ or 0.5V (Note 4) |  |  |  |  | mA |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note: 4: This is measured per input with all other inputs held at $V_{C C}$ or ground.

## AC Electrical Characteristics

$V_{C C}=5.0 \mathrm{~V}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, (unless otherwise noted)

| Symbol | Parameter | Conditions | Typ | Guaranteed <br> Limit | Units |
| :---: | :--- | :---: | :---: | :---: | :---: |
| t PLH $^{\text {L t PHL }}$ | Maximum Propagation <br> Delay |  | 10 | 18 | ns |

## AC Electrical Characteristics

$V_{C C}=5.0 \mathrm{~V} \pm 10 \%, t_{r}=t_{f}=6 \mathrm{~ns}, C_{L}=50 \mathrm{pF}$, (unless otherwise noted)

| Symbol | Parameter | Conditions | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HCT} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HCT} \\ \mathrm{~T}_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{t}_{\text {PLH }}, \mathrm{t}_{\text {PHL }}$ | Maximum Propagation Delay |  | 14 | 20 | 25 | 30 | ns |
| $\mathrm{t}_{\text {thL }}$, $\mathrm{t}_{\text {the }}$ | Maximum Output Rise \& Fall Time |  | 8 | 15 | 19 | 22 | ns |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance | (Note 5) | 20 |  |  |  | pF |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power comsumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f$ +Icc .
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## General Description

The MM54HCT05/MM74HCT05 are logic functions fabricated using microCMOS Technology, 3.0 micron silicon gate N -well CMOS, which provides the inherent benefits of CMOS-low quiescent power and wide power supply range. These devices are also input-output characteristically and pin-out compatible with standard DM54LS/DM74LS logic families. The MM54HCT05/MM74HCT05 open drain Hex Inverter requires the addition of an external resistor to perform a wire-NOR function.
All inputs are protected from static discharge damage by internal diodes to $\mathrm{V}_{\mathrm{CC}}$ and ground.
MM54HCT/MM74HCT devices are intended to interface between TTL and NMOS components and standard CMOS devices. These parts are also plug in replacements for LSTTL devices and can be used to reduce power consumption in existing designs.

## Features

- Open drain for wire-NOR function
- LS-TTL pinout and threshold compatible
- Fan-out of 10 LS-TTL loads
- Typical propagation delays: tpLH (with $1 \mathrm{k} \Omega$ resistor) 10 ns $\mathrm{t}_{\mathrm{PHL}}$ (with $1 \mathrm{k} \Omega$ resistor) 8 ns


## Connection Diagram

Dual-In-Line Package


## Logic Diagram



TL/F/5358-2

Typical Application


MM54HCT05/MM74HCT05
Note: Can be extended to more than 2 inputs.


Absolute Maximum Ratings (Notes 1 \& 2)
Supply Voltage (VCC)
-1.5 to $V_{C C}+1.5 \mathrm{~V}$
DC Output Voltage (VOUT)
Clamp Diode Current (IIK, lok) Output Current, per pin (lout) Storage Temperature Range (TSTG)
Power Dissipation ( $\mathrm{P}_{\mathrm{D}}$ ) (Note 3)
Lead Temperature ( $T_{L}$ ) (Soldering 10 seconds) $260^{\circ} \mathrm{C}$

Operating Conditions

| Min | Max | Units |
| :---: | :---: | :---: |
| Supply Voltage(Vcc) 4.5 | 5.5 | V |
| DC Input or Output Voltage 0 | $\mathrm{V}_{\mathrm{CC}}$ | V |
| Operating Temperature Range( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |
| MM74HCT -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HCT -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |
| $\left(t_{r}, t_{f}\right)$ | 500 | ns |

DC Electrical Characteristics ( $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%$, unless otherwise specified)

| Symbol | Parameter | Conditions | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 74HCT $T_{A}=-40 \text { to } 85^{\circ} \mathrm{C}$ | $\begin{gathered} 54 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | . | 2.0 | 2.0 | 2.0 | V |
| $V_{\text {IL }}$ | Maximum Low Level Input Voltage | - |  | 0.8 | 0.8 | 0.8 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L}, R_{L}=1 \mathrm{k} \mathrm{\mu} \\ & \left\|\left.\right\|_{\text {OUT }}\right\|=20 \mu \mathrm{~A} \end{aligned}$ | $V_{\text {cc }}$ | $V_{c c} 0.1$ | $V_{c c} 0.1$ | $V_{C C} 0.1$ | V |
| $\mathrm{V}_{\text {OL }}$ | Maximum.Low Leve! Voltage | $\begin{aligned} & V_{\text {IN }}=V_{\text {IH }} \\ & \mid \text { IOUT } \mid=20 \mu \mathrm{~A} \\ & \mid \text { IOUT } \mid=4.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \\ & \mid \text { IOUT } \mid=4.8 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=5.5 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 0 \\ 0.2 \\ 0.2 \end{gathered}$ | $\begin{gathered} 0.1 \\ 0.26 \\ 0.26 \\ \hline \end{gathered}$ | $\begin{gathered} 0.1 \\ 0.33 \\ 0.33 \end{gathered}$ | $\begin{aligned} & 0.1 \\ & 0.4 \\ & 0.4 \\ & \hline \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| In | Maximum Input Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D, \\ & V_{I H} \text { or } V_{I L} \end{aligned}$ |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| ILKG | Minimum High Level Output Leakage Current | $V_{\text {iN }}=V_{\text {IH }}$ or VIL, $V_{\text {OUT }}=V_{C C}$ |  | 0.5 | 5.0 | 10 | $\mu \mathrm{A}$ |
| Icc | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & I_{O U T}=0 \mu \mathrm{~A} \end{aligned}$ |  | 2.0 | 20 | 40 | $\mu \mathrm{A}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\text {IN }}=2.4 \mathrm{~V} \text { or } 0.5 \mathrm{~V} \\ & \text { (Note 4) } \end{aligned}$ |  |  |  |  | mA |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: This is measured per input with all other inputs heid at $\mathrm{V}_{\mathrm{CC}}$ or ground.
AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ unless otherwise noted.

| Symbol | Parameter | Conditions | Typ | Guaranteed <br> Limlt | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{PHL}}$ | Maximum Propagation Delay | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ | 8 | 15 | ns |
| $\mathrm{t}_{\mathrm{PLH}}$ | Maximum Propagation Delay | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ | 9 | 16 | ns |

AC Electrical Characteristics $\mathrm{v}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{t}}=6 \mathrm{~ns}$ unless otherwise speciiied

| Symbol | Parameter | Conditions | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HCT} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Guaranteed LImits |  |  |  |
| $\mathrm{t}_{\text {PHL }}$ | Maximum Propagation Delay | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ | 10 | 22 | 28 | 33 | ns |
| ${ }_{\text {tPLH }}$ | Maximum Propagation Delay | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ | 12 | 20 | 25 | 30 | ns |
| ${ }_{\text {t }}^{\text {THL }}$ | Maximum Output Fall Time |  | 10 | 15 | 19 | 22 | ns |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | (per gate) $\mathrm{R}_{\mathrm{L}}=\infty$ |  | 20 |  |  | pF |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+l_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C}{ }^{f+1} l_{C C}$.
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.


## MM54HCT34/74HCT34 Non-Inverter

## General Description

The MM54HCT34/74HCT34 are logic functions fabricated using microCMOS Technology, 3.0 micron silicon gate N well CMOS, which provides the inherent benefits of CMOS low quiescent power and wide power supply range, but are input and output characteristic as well as pin-out compatible with standard DM54LS/74LS devices. The MM54HCT34/ MM74HCT34, triple buffered, inverting hex inverters, feature low power dissipation and fast switching times. All inputs are protected from static discharge by internal diodes to $V_{C C}$ and ground.
MM54HCT/MM74HCT devices are intended to interface between TTL and NMOS components and standard CMOS devices. These parts are also plug in replacements for LSTTL devices and can be used to reduce power consumption in existing designs.

## Features

- TTL, LS pin-out and threshold compatible
- Fast switching: $T_{P L H}, T_{P H L}=8 \mathrm{~ns}$ (typ)
- Low power: $10 \mu \mathrm{~W}$ at DC, 2.5 mW at 5 MHz
- High fan-out: $\geq 10$ LS loads
- Inverting, triple buffered


## Connection Diagram



TOP VIEW
TL/F/5296-1
MM54HCT34/MM74HCT34
54HCT34 (J) 74HCT34 (J,N)

| Supply Voltage (VCc) | -0.5 to +7.0 V |
| :---: | :---: |
| DC Input Voltage ( $\mathrm{V}_{\text {IN }}$ ) | -1.5 to $\mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V}$ |
| DC Output Voltage (Vout) | -0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ |
| Clamp Diode Current ( $\mathrm{I}_{\text {K, }}$, IOK) | $\pm 20 \mathrm{~mA}$ |
| DC Output Current, per pin (lout) | $\pm 25 \mathrm{~mA}$ |
| DC V ${ }_{\text {CC }}$ or GND Current, per pin (Icc) | $\pm 50 \mathrm{~mA}$ |
| Storage Temperature Range ( ${ }_{\text {STG }}$ ) | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Power Dissipation ( $\mathrm{P}_{\mathrm{D}}$ ) (Note 3) | 500 mW |
| Lead Temperature ( $\mathrm{T}_{\mathrm{L}}$ ) (Soldering 10 | conds) $260^{\circ} \mathrm{C}$ |

Absolute Maximum Ratings (Notes 1 \& 2) Operating Conditions

## DC Electrical Characteristics

$\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%$ (unless otherwise specified)

| Symbol | Parameter | Conditions | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HCT} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  |  | 2.0 | 2.0 | 2.0 | V |
| $V_{\text {IL }}$ | Maximum Low Level Input Voltage |  |  | 0.8 | 0.8 | 0.8 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{\text {IN }}=V_{\text {IL }} \\ & \mid \text { IOUT } \mid=20 \mu \mathrm{~A} \\ & \mid \text { IOUT } \mid=4.0 \mathrm{~mA}, V_{\text {CC }}=4.5 \mathrm{~V} \\ & \mid \text { IOUT } \mid=4.8 \mathrm{~mA}, \mathrm{~V}_{\text {CC }}=5.5 \mathrm{~V} \end{aligned}$ | $\begin{array}{\|c} V_{C C} \\ 4.2 \\ 5.7 \end{array}$ | $\begin{gathered} V_{C C}-0.1 \\ 3.98 \\ 4.98 \end{gathered}$ | $\begin{gathered} V_{C C}-0.1 \\ 3.84 \\ 4.84 \end{gathered}$ | $\begin{gathered} V_{C C}-0.1 \\ 3.7 \\ 4.7 \\ \hline \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Voltage | $\begin{aligned} & V_{I N}=V_{I H} \\ & \left\|I_{\text {OUT }}\right\|=20 \mu \mathrm{~A} \\ & \left\|I_{\text {OUT }}\right\|=4.0 \mathrm{~mA}, V_{\text {CC }}=4.5 \mathrm{~V} \\ & \left\|I_{\text {OUT }}\right\|=4.8 \mathrm{~mA}, V_{C C}=5.5 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{gathered} 0 \\ 0.2 \\ 0.2 \end{gathered}$ | $\begin{gathered} 0.1 \\ 0.26 \\ 0.26 \end{gathered}$ | $\begin{gathered} 0.1 \\ 0.33 \\ 0.33 \end{gathered}$ | $\begin{aligned} & 0.1 \\ & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| In | Maximum Input Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D, \\ & V_{I H} \text { or } V_{I L} \end{aligned}$ |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| Icc | Maximum Quiescent Supply Current | $\begin{aligned} & V_{\mathbb{I N}}=V_{C C} \text { or } G N D, \\ & I_{\text {OUT }}=0 \mu \mathrm{~A} \end{aligned}$ |  | 2.0 | 20 | 40 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {IN }}=2.4 \mathrm{~V}$ or 0.5 V (Note 4) |  |  |  |  | mA |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic "J" package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note: 4: This is measured per input with all other inputs held at $V_{C C}$ or ground.

## AC Electrical Characteristics

$V_{C C}=5.0 \mathrm{~V}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, (unless otherwise noted)

| Symbol | Parameter | Conditions | Typ | Guaranteed <br> Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| t $_{\text {PLH, }}$ t PHL | Maximum Propagation <br> Delay |  | 10 | 15 | ns |

## AC Electrical Characteristics

$V_{C C}=5.0 \mathrm{~V} \pm 10 \%, t_{r}=t_{f}=6 \mathrm{~ns}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$, (unless otherwise noted)

| Symbol | Parameter | Conditions | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HCT} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{tPLH} \mathrm{t}_{\text {PHL }}$ | Maximum Propagation Delay |  | 10 | 18 | 24 | 27 | ns |
| tThL $^{\text {tTLH }}$ | Maximum Output Rise \& Fall Time |  | 8 | 15 | 19 | 22 | ns |
| $\mathrm{C}_{\text {PD }}$. | Power Dissipation Capacitance | (Note 5) | 20 |  |  |  | pF |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power comsumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f$ +lcc .
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## General Description

The MM54HCT74／MM74HCT74 utilizes microCMOS Tech－ nology， 3.0 micron silicon gate N －well CMOS，to achieve operation speeds similar to the equivalent LS－TTL part．It possesses the high noise immunity and low power con－ sumption of standard CMOS integrated circuits，along with the ability to drive 10 LS－TTL loads．
This flip－flop has independent data，preset，clear，and clock inputs and $Q$ and $\bar{Q}$ outputs．The logic level present at the data input is transferred to the output during the positive－go－ ing transition of the clock pulse．Preset and clear are inde－ pendent of the clock and accomplished by a low level at the appropriate input．
The $54 \mathrm{HCT} / 74 \mathrm{HCT}$ logic family is functionally and pinout compatible with the standard 54LS／74LS logic family．All inputs are protected from damage due to static discharge by internal diode clamps to $\mathrm{V}_{\mathrm{CC}}$ and ground．

MM54HCT／MM74HCT devices are intended to interface be－ tween TTL and NMOS components and standard CMOS devices．These parts are also plug in replacements for LS－ TTL devices and can be used to reduce power consumption in existing designs．

## Features

－Typical propagation delay： 20 ns
■ Low quiescent current： $40 \mu \mathrm{~A}$ maximum（ 74 HCT series）
－Low input current： $1 \mu \mathrm{~A}$ maximum
－Fanout of 10 LS－TTL loads

## Truth Table

| Inputs |  |  |  | Outputs |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| PR | CLR | CLK | D | Q | $\overline{\text { Q }}$ |
| L | H | X | X | H | L |
| H | L | X | X | L | H |
| L | L | X | X | $H^{*}$ | $H^{*}$ |
| H | H | $\uparrow$ | H | H | L |
| H | H | $\uparrow$ | L | L | H |
| H | H | L | X | Q0 | $\overline{\text { Q } 0}$ |

Note： $\mathrm{QO}=$ the level of Q before the indicated input condi－ tions were established．
＊This configuration is nonstable；that is，it will not persist when preset and clear inputs return to their inactive（high）level．

## Logic Diagram

Connection Diagram
Dual－In－Line Package


> MM54HCT74/MM74HCT74
> 54HCT74 (J) $\quad 74$ HCT74 (J,N)



Absolute Maximum Ratings (Notes 1 \& 2)
Supply Voltage (VCC) -1.5 to $V_{C C}+1.5 \mathrm{~V}$ -0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ $\pm 20 \mathrm{~mA}$ $\pm 25 \mathrm{~mA}$ $\pm 50 \mathrm{~mA}$ TN $260^{\circ} \mathrm{C}$

## Operating Conditions

|  | Min | Max | Units |
| :---: | :---: | :---: | :---: |
| Supply Voltage( $\mathrm{V}_{\mathrm{CC}}$ ) | 4.5 | 5.5 | V |
| DC Input or Output Voltage ( $V_{\text {IN }}, V_{\text {OUT }}$ ) | 0 | $V_{C C}$ | $\checkmark$ |
| Operating Temperature Range( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |  |
| MM74HCT | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HCT | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |  |
| $\left(t_{r}, t_{f}\right)$ |  | 500 | ns |

## DC Electrical Characteristics

$V_{C C}=5 \mathrm{~V} \pm 10 \%$ (unless otherwise specified)

| Symbol | Parameter | Conditions | $\mathrm{T}_{\mathbf{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HCT} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  |  | 2.0 | 2.0 | 2.0 • | V |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  |  | 0.8 | 0.8 | 0.8 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\|=20 \mu \mathrm{~A} \\ & \left\|I_{\text {OUT }}\right\|=4.0 \mathrm{~mA}, V_{C C}=4.5 \mathrm{~V} \\ & \left\|I_{\text {OUT }}\right\|=4.8 \mathrm{~mA}, V_{C C}=5.5 \mathrm{~V} \end{aligned}$ | $\begin{gathered} V_{C C} \\ 4.2 \\ 5.7 \end{gathered}$ | $\begin{gathered} V_{C C}-0.1 \\ 3.98 \\ 4.98 \\ \hline \end{gathered}$ | $\begin{gathered} V_{C C}-0.1 \\ 3.84 \\ 4.84 \\ \hline \end{gathered}$ | $\begin{gathered} \mathrm{V}_{\mathrm{CC}}-0.1 \\ 3.7 \\ 4.7 \\ \hline \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Voltage | $\begin{aligned} & \mathrm{V}_{\text {IN }}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|I_{\text {OUT }}\right\|=20 \mu \mathrm{~A} \\ & \left\|I_{\text {OUT }}\right\|=4.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \\ & \left\|I_{\text {OUT }}\right\|=4.8 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=5.5 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 0 \\ 0.2 \\ 0.2 \end{gathered}$ | $\begin{gathered} 0.1 \\ 0.26 \\ 0.26 \end{gathered}$ | $\begin{gathered} 0.1 \\ 0.33 \\ 0.33 \end{gathered}$ | $\begin{aligned} & 0.1 \\ & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{I}_{\mathrm{N}}$ | Maximum Input Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D, \\ & V_{I H} \text { or } V_{I L} \end{aligned}$ |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or GND } \\ & I_{O U T}=0 \mu \mathrm{~A} \end{aligned}$ |  | 4.0 | 40 | 80 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {IN }}=2.4 \mathrm{~V}$ or 0.5 V (Note 4) |  |  |  |  | mA |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: This is measured per pin. All other inputs are held at $V_{C C}$ Ground.

## AC Electrical Characteristics

$V_{C C}=5 \mathrm{~V}, T_{A}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (Note 6)

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $f_{\text {MAX }}$ | Maximum Operating Frequency from Clock to Q or $\overline{\mathrm{Q}}$ |  | 50 | 30 | MHz |
| $\mathrm{t}_{\text {PHL }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay Clock to Q or $\overline{\mathrm{Q}}$ |  | 18 | 30 | ns |
| $\mathrm{t}_{\text {PHL }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay From Preset or Clear to Q or $\overline{\mathrm{Q}}$ |  | 18 | 30 | ns |
| $t_{\text {REM }}$ | Minimum Removal Time, Preset or Clear to Clock |  |  | 20 | ns |
| ts | Minimum Set Up Time Data to Clock |  |  | 20 | ns |
| $t_{H}$ | Minimum Hold Time Clock to Data |  | -3 | 0 | ns |
| ${ }_{\text {t }}$ W | Minimum Pulse Width Clock, Preset or Clear |  | 8 | 16 | ns |

## AC Electrical Characteristics

| Symbol | Parameter | Conditions | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HCT} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Operating Frequency |  |  | 27 | 21 | 18 | MHz |
| ${ }_{\text {t }}{ }_{\text {PHL }}$, tPLH | Maximum Propagation Delay From Clock to Q or $\bar{Q}$ |  | 21 | 35 | 44 | 52 | ns |
| $\mathbf{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay From Preset or Clear to Q or $\overline{\mathrm{Q}}$ |  | 21 | 35 | 44 | 52 | ns |
| $t_{\text {REM }}$ | Minimum Removal Time Preset or Clear to Clock |  |  | 20 | 25 | 30 | ns |
| ts | Minimum Set Up Time Data to Clock |  |  | 20 | 25 | 30 | ns |
| ${ }^{\text {th }}$ | Minimum Hold Time Clock to Data |  | -3 | 0 | 0 | 0 | ns |
| $t^{*}$ | Minimum Pulse Width Clock, Preset or Clear |  | 9 | 16 | 20 | 24 | ns |
| $t_{r}, t_{f}$ | Maximum Input Rise and Fall Time |  |  | 500 | 500 | 500 | ns |
| ${ }^{\text {t }}$ THL, ${ }^{\text {TTLH }}$ | Maximum Output Rise and Fall Time |  |  | 15 | 19 | 22 | ns |
| CPD | Power Dissipation Capacitance (Note 5) | (per flip-flop) |  |  |  |  | pF |
| $\mathrm{C}_{\mathrm{IN}}$ | Maximum Input Capacitance |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C}{ }^{f+I_{C C} .}$
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits

## MM54HCT76/MM74HCT76 MM54HCT112/MM74HCT112 Dual J-K Flip-Flops with Preset and Clear

## General Description

These flip-flops utilize silicon gate CMOS technology. They have input threshold and output drive similar to LS-TTL with the low standby power of CMOS.

These flip-flops have independent J, K, preset, clear and clock inputs and $Q$ and $\bar{Q}$ outputs. The flip-flops are edgetriggered and change state on the negative-going transition of the clock pulse. Preset and clear are independent of the clock and accomplished by a low logic level on the corresponding input.

All inputs to this device are protected from damage due to electrostatic discharge by diodes to $\mathrm{V}_{\mathrm{CC}}$ and ground.

MM54HCT/MM74HCT devices are intended to interface TTL and NMOS components to CMOS components. When there is a LS-TTL equivalent, these parts can be used as plug-in replacements to reduce system power consumption in existing designs.

## Features

- Typical propagation delay: 20 ns

■ Low quiescent current: $80 \mu \mathrm{~A}$ maximum ( 74 HCT series)

- Fanout of 10 LS-TTL loads


## Connection Diagram

Dual-In-Line Package


Truth Table

| inputs |  |  |  |  | Outputs |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PR | CLR | CLK | $J$ | K | Q | $\overline{\mathbf{Q}}$ |
| L | H | X | X | X | H | L |
| H | L | X | $x$ | X | L | H |
| L | L | X | X | X | $\mathrm{H}^{*}$ | $\mathrm{H}^{*}$ |
| H | H | 1 | L | L | Q0 | Q0 |
| H | H | 1 | H | L | H | L |
| H | H | $\downarrow$ | L | H | L. | H |
| H | H | 1 | H | H |  |  |
| H | H | H | X | X | Q0 | Q0 |

Note: $Q 0=$ the level of $Q$ before the indicated input conditions were established.

* This configuration is nonstable; that is, it will not persist when preset and clear inputs return to their inactive (high) level.

| Absolute Maximum Ratings(Notes 1 and 2) |  |
| :---: | :---: |
| Supply Voltage ( $\mathrm{V}_{\mathrm{Cc}}$ ) | -0.5 V to +7.0 V |
| DC Input Voltage ( $\mathrm{V}_{\text {IN }}$ ) | -1.5 V to $\mathrm{V}_{\mathrm{cc}}+1.5 \mathrm{~V}$ |
| DC Output Voltage (V $\mathrm{V}_{\text {OT }}$ ) | -0.5 V to $\mathrm{V}_{\mathrm{cc}}+0.5 \mathrm{~V}$ |
| Clamp Diode Current ( Ik $^{\text {, lok }}$ ) | $\pm 20 \mathrm{~mA}$ |
| DC Output Current, per Pin (lout) | $\pm 25 \mathrm{~mA}$ |
| DCV ${ }_{\text {cc }}$ or GND Current, per Pin (Icc) | $\pm 50 \mathrm{~mA}$ |
| Storage Temperature Range ( $\mathrm{T}_{\text {StG }}$ ) | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Power Dissipation (PD) (Note3) | 500 mW |
| Lead Temperature ( $\mathrm{T}_{\mathrm{L}}$ )(Soldering, | conds) |

Operating Conditions

|  | Min | Max | Units |
| :---: | :---: | :---: | :---: |
| Supply Voltage ( $\mathrm{V}_{\mathrm{cc}}$ ) | 4.5 | 5.5 | V |
| DC Input or Output Voltage ( $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}$ ) | 0 | $\mathrm{V}_{\text {cc }}$ | V |
| Operating Temperature Range ( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |  |
| MM74HCT | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HCT | -55 | + 125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times $\left(t_{r}, t_{f}\right)$ |  | 500 | ns |

DC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%$ unless otherwise specified

| Symbol | Parameter | Conditions | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-55^{\circ} \mathrm{C} \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  |  | 2.0 | 2.0 | 2.0 | V |
| $\mathrm{V}_{\mathrm{IL}}$ | Maximum Low Level Input Voltage |  |  | 0.8 | 0.8 | 0.8 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\|=20 \mu \mathrm{~A} \\ & \left\|I_{\text {OUT }}\right\|=4.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \\ & \left\|I_{\text {OUT }}\right\|=4.8 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=5.5 \mathrm{~V} \end{aligned}$ | $\begin{array}{r} V_{\mathrm{CC}} \\ 4.2 \\ 5.7 \end{array}$ | $\begin{gathered} V_{C C}-0.1 \\ 3.98 \\ 4.98 \end{gathered}$ | $\begin{gathered} V_{C C}-0.1 \\ 3.84 \\ 4.84 \end{gathered}$ | $\begin{gathered} \mathrm{V}_{\mathrm{CC}}-0.1 \\ 3.7 \\ 4.7 \\ \hline \end{gathered}$ | $\begin{aligned} & V \\ & V \\ & V \end{aligned}$ |
| V OL | Maximum Low Level Voltage | $\begin{aligned} & \hline \mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {IH }} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|I_{\text {OUT }}\right\|=20 \mu \mathrm{~A} \\ & \left\|I_{\text {OUT }}\right\|=4.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \\ & \left\|I_{\text {OUT }}\right\|=4.8 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=5.5 \mathrm{~V} \end{aligned}$ | $\begin{array}{\|c} 0 \\ 0.2 \\ 0.2 \end{array}$ | $\begin{gathered} 0.1 \\ 0.26 \\ 0.26 \end{gathered}$ | $\begin{gathered} 0.1 \\ 0.33 \\ 0.33 \end{gathered}$ | $\begin{aligned} & 0.1 \\ & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{I}_{\mathrm{IN}}$ | Maximum Input Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D, \\ & V_{I H} \text { or } V_{I L} \end{aligned}$ |  | $\pm 0.1$ | $\pm 1.0$ | - $\pm 1.0$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & \mathrm{V}_{\text {IN }}=\mathrm{V}_{\mathrm{CC}} \text { or } \mathrm{GND} \\ & \mathrm{I}_{\text {OUT }}=0 \mu \mathrm{~A} \end{aligned}$ |  | 4.0 | 40 | 80 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {IN }}=2.4 \mathrm{~V}$ or 0.5 V (Note 4) |  |  |  |  | mA |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
 to $125^{\circ} \mathrm{C}$.
Note 4: Measured per pin, all other inputs held at $V_{C C}$ or GND.

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $f_{\text {MAX }}$ | Maximum Operating Frequency |  | 50 | 30 | MHz |
| $t_{\text {PHL }}, t_{\text {PLH }}$ | Maximum Propagation Delay from Clock to Q or $\overline{\mathbf{Q}}$ |  | 18 | 30 | ns |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay from Preset or Clear to $Q$ or $\bar{Q}$ |  | 18 | 30 | ns |
| $t_{\text {REM }}$ | Minimum Removal Time, Preset or Clear to Clock |  |  | 20 | ns |
| $t_{s}$ | Minimum Set-Up Time J or K Clock |  | 10 | 20 | ns |
| $t_{H}$ | Minimum Hold Time Clock to J or K |  | -3 | 0 | ns |
| $t_{W}$ | Minimum Pulse Width Clock, Preset or Clear |  | 8 | 16 | ns |

AC Electrical Characteristics $\mathrm{v}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ unless otherwise specified (Note 6)

| Symbol | Parameter | Conditions | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HCT} \\ T_{A}=-55^{\circ} \mathrm{C} \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Guaranteed Limits |  |  |  |
| $f_{\text {MAX }}$ | Maximum Operating Frequency |  |  | 27 | 22 | 18 | MHz |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay from Clock to Q or $\bar{Q}$ | . | 22 | 35 | 44 | 52 | ns |
| $\mathrm{t}_{\mathrm{PHL}}, \mathrm{t}_{\mathrm{PLH}}$ | Maximum Propagation Delay from Preset or Clear to Q or $\bar{Q}$ |  | 22 | 35 | 44 | 52 | ns |
| $t_{\text {REM }}$ | Minimum Removal Time Preset or Clear to Clock |  |  | 20 | 25 | 30 | ns |
| $t_{s}$ | Minimum Set-Up Time Jor K to Clock |  | 10 | 20 | 25 | 30 | ns |
| $t_{H}$ | Minimum Hold Time Clock to J or K |  | -3 | 0 | 0 | 0 | ns |
| ${ }_{\text {t }}$ | Minimum Pulse Width Clock, Preset or Clear | . |  | 16 | 20 | - 24 | ns |
| $t_{r}, t_{\text {f }}$ | Maximum Input Rise and Fall Time |  |  | 500 | 500 | 500 | ns |
| $\mathrm{t}_{\text {thL }} \mathrm{t}_{\text {TLu }}$ | Maximum Output Rise and Fall Time |  |  | 15 | 19 | 22 | ns |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | (Per Flip-Flop) |  |  |  | - | pF |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance | , | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2}+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## Logic Diagram



## General Description

The MM54HCT107／MM74HCT107 utilize silicon gate CMOS technology．They have input threshold and output drive similar to LS－TTL with the low standby power of CMOS．

These flip－flops have independent $\mathrm{J}, \mathrm{K}$ ，clear and clock in－ puts and Q and $\overline{\mathrm{Q}}$ outputs．The flip－flops are edge－trig－ gered and change state on the negative－going transition of the clock pulse．Clear is independent of the clock and ac－ complished by a low level on the input．

All inputs to this device are protected from damage due to electrostatic discharge by diodes to $\mathrm{V}_{\mathrm{CC}}$ and ground．

MM54HCT／MM74HCT devices are intended to interface TTL and NMOS components to CMOS components．When there is a LS－TTL equivalent，these parts can be used as plug－in replacements to reduce system power consump－ tion in existing designs．

## Features

－Typical propagation delay： 20 ns
－Low quiescent current $8 \mu \mathrm{~A}$ maximum（74HCT Series）
－Fanout of 10 LS－TTL loads

## Truth Table

| Inputs |  |  | Outputs |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| CLR | CLK | J | K | Q | $\overline{\mathbf{Q}}$ |
| L | X | X | X | L | H |
| H | $\vdots$ | L | L | Q0 | $\overline{\text { Q } 0}$ |
| H | $\vdots$ | H | L | H | L |
| H | $\vdots$ | L | H | L | H |
| H | $\vdots$ | H | H | Toggle |  |
| H | H | X | X | Q0 | $\overline{\text { Q } 0}$ |

Logic Diagram


Absolute Maximum Ratings (Notes 1 and 2 )


Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ )
-1.5 V to $\mathrm{V}_{\mathrm{Cc}}+1.5 \mathrm{~V}$
-0.5 V to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$
$\pm 20 \mathrm{~mA}$
$\pm 25 \mathrm{~mA}$
$\pm 50 \mathrm{~mA}$
Storage Temperature Range ( $\mathrm{T}_{\mathrm{STG}}$ )
Lead Temperature ( $T_{L}$ )(Soldering, 10 seconds) $\quad 260^{\circ} \mathrm{C}$

## Operating Conditions

|  | Min | Max | Units |
| :---: | :---: | :---: | :---: |
| Supply Voltage (VCC) | 4.5 | 5.5 | V |
| DC Input or Output Voltage ( $V_{\text {IN }}, V_{\text {OUT }}$ ) | 0 | $V_{c c}$ | V |
| Operating Temperature Range ( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |  |
| MM74HCT | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HCT | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times $\left(t_{r}, t_{f}\right)$ |  | 500 | ns |

## DC Electrical Characteristics $\mathrm{v}_{\mathrm{cc}}=5 \mathrm{~V} \pm 10 \%$ unless otherwise speclfied

| Symbol | Parameter | Conditions | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HCT} \\ T_{A}=-40^{\circ} \mathrm{C} \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-55^{\circ} \mathrm{C} \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{1 \mathrm{H}}$ | Minimum High Level Input Voltage |  |  | 2.0 | 2.0 | 2.0 | $V$ |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  |  | 0.8 | 0.8 | 0.8 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{array}{\|l\|} V_{I N}=V_{I H} \text { or } V_{I L} \\ \left\|l_{\text {OUT }}\right\|=20 \mu \mathrm{~A} \\ \left\|l_{\text {OUT }}\right\|=4.0 \mathrm{~mA}, V_{C C}=4.5 \mathrm{~V} \\ \left\|l_{\text {OUT }}\right\|=4.8 \mathrm{~mA}, V_{C C}=5.5 \mathrm{~V} \end{array}$ | $\left\|\begin{array}{l} v_{c C} \\ 4.2 \\ 5.7 \end{array}\right\|$ | $\left\lvert\, \begin{gathered} V_{C c}-0.1 \\ 3.98 \\ 4.98 \end{gathered}\right.$ | $\begin{gathered} V_{c c}-0.1 \\ 3.84 \\ 4.84 \end{gathered}$ | $\begin{gathered} \mathrm{V}_{\mathrm{Cc}}-0.1 \\ 3.7 \\ 4.7 \end{gathered}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
| VoL | Maximum Low Level Voltage | $\begin{aligned} & \begin{array}{l} V_{\text {IN }}=V_{\text {IH }} \text { or } V_{I L} \\ \left\|l_{\text {out }}\right\|=20 \mu \mathrm{~A} \\ \left\|l_{\text {out }}\right\|=4.0 \mathrm{~mA}, V_{C C}=4.5 \mathrm{~V} \\ \left\|l_{\text {our }}\right\|=4.8 \mathrm{~mA}, V_{C C}=5.5 \mathrm{~V} \end{array} \end{aligned}$ | $\begin{array}{\|c\|} \hline 0 \\ 0.2 \\ 0.2 \\ \hline \end{array}$ | $\begin{gathered} 0.1 \\ 0.26 \\ 0.26 \end{gathered}$ | $\begin{gathered} 0.1 \\ 0.33 \\ 0.33 \end{gathered}$ | $\begin{aligned} & 0.1 \\ & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| IN | Maximum Input Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D, \\ & V_{I H} \text { or } V_{I L} \end{aligned}$ |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| Icc | Maximum Quiescent Supply Current | $\begin{aligned} & V_{\text {IN }}=V_{C C} \text { or GND } \\ & \mathrm{I}_{\text {OUT }}=0 \mu \mathrm{~A} \\ & \hline \end{aligned}$ |  | 4.0 | 40 | 80 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {IN }}=2.4 \mathrm{~V}$ or 0.5 V (Note 4) |  |  |  |  | mA |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power dissipation temperature derating-plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: Measured per pin, all other Inputs held at $\mathrm{V}_{\mathrm{C}}$ or GND.

## AC Electrical Characteristics $\mathrm{v}_{\mathrm{CC}}=5 \mathrm{~V}_{,} \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6$ ns (Note 6 )

| Symbol | Parameter | Conditions | Typ | Guaranteed Limits | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Operating Frequency |  | 50 | 30 | MHz |
| $t_{\text {PHL }}, t_{\text {PLH }}$ | Maximum Propagation Delay from Clock to Q or $\overline{\mathbf{Q}}$ |  | 18 | 30 | ns |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay from Clear to Q or $\overline{\mathbf{Q}}$ |  | 18 | 30 | ns |
| $t_{\text {REM }}$ | Minimum Removal Time, Clear to Clock |  |  | 20 | ns |
| $\mathrm{t}_{\mathrm{S}}$ | Minimum Set.Up Time J or K Clock |  | 10 | 20 | ns |
| $t_{H}$ | Minimum Hold Time Clock to J or K |  | -3 | 0 | ns |
| $t_{W}$ | Minimum Pulse Width Clock, Clear |  | 8 | 16 | ns |

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{I}}=\mathrm{t}_{\mathrm{f}}=6$ ns unless otherwise specified

| Symbol | Parameter | Conditions | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HCT} \\ T_{A}=-40^{\circ} \mathrm{C} \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | 54 HCT $T_{A}=-55^{\circ} \mathrm{C} \text { to } 125^{\circ} \mathrm{C}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Operating Frequency |  |  | 27 | 22 | 18 | MHz |
| $\mathrm{t}_{\text {PHL, }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay from Clock to Q or $\overline{\mathrm{Q}}$ |  | 22 | 35 | 44 | 52 | ns |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay from Clear to Q or $\overline{\mathrm{Q}}$ |  | 22 | 35 | 44 | 52 | ns |
| ${ }_{\text {trem }}$ | Minimum Removal Time Clear to Clock |  |  | 20 | 25 | 30 | ns |
| $\mathrm{t}_{5}$ | Minimum Set-Up Time Jor K to Clock |  | 10 | 20 | 25 | 30 | ns |
| $\mathrm{t}_{\mathrm{H}}$ | Minimum Hold Time Clock to J or K | , | -3 | 0 | 0 | 0 | ns |
| ${ }_{\text {t }}$ w | Minimum Pulse Width Clock or Clear |  |  | 16 | 20 | 24 | ns |
| $\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}$ | Maximum Input Rise and Fall Time |  |  | 500 | 500 | 500 | ns |
| $\mathrm{t}_{\text {THL }}, \mathrm{t}_{\text {TLH }}$ | Maximum Output Rise and Fall Time |  |  | 15 | 19 | 22 | ns |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | (Per Flip-Flop) |  |  |  |  | pF |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  | 5 | 10 | 10 | 10 | pF |

Note 5: $\mathrm{C}_{\mathrm{PD}}$ determines the no load dynamic power consumption, $\mathrm{P}_{\mathrm{D}}=\mathrm{C}_{\mathrm{PD}} \mathrm{V}_{\mathrm{CC}}{ }^{2} \mathrm{f}+\mathrm{ICC} \mathrm{V}_{\mathrm{CC}}$, and the no load dynamic current consumption, $\mathrm{I}_{\mathrm{s}}=\mathrm{C}_{\mathrm{PD}} \mathrm{V}_{\mathrm{CC}} \mathrm{f}+\mathrm{l} \mathrm{Cc}$.
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## General Description

These high speed J-K FLIP-FLOPS utilize microCMOS Technology, 3.0 micron silicon gate N -well CMOS. They possess the low power consumption and high noise immunity of standard CMOS integrated circuits, along with the ability to drive 10 LS-TTL loads.
Each flip flop has independent $\mathrm{J}, \overline{\mathrm{K}}$, PRESET, CLEAR, and CLOCK inputs and Q and $\overline{\mathrm{Q}}$ outputs. These devices are edge sensitive to the clock input and change state on the positive going transition of the clock pulse. Clear and preset are independent of the clock and accomplished by a low logic level on the corresponding input.
The $54 \mathrm{HCT} / 74 \mathrm{HCT}$ logic family is functionally as well as pin-out compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $\mathrm{V}_{\mathrm{CC}}$ and ground.

MM54HCT/MM74HCT devices are intended to interface between TTL and NMOS components and standard CMOS devices. These parts are also plug in replacements for LSTTL devices and can be used to reduce power consumption in existing designs.

## Features

- Typical propagation delay: 20 ns
- Low input current: $1 \mu \mathrm{~A}$ maximum

■ Low quiescent current: $40 \mu \mathrm{~A}$ maximum ( 74 HCT series)
■ Output drive capability: 10 LS-TTL loads

Connection Diagram

## Dual-In-Line Package



## Function Table

|  | Inputs |  |  |  | Outputs |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PR | CLR | CLK | J | K | Q | $\overline{\text { Q }}$ |
| L | H | X | X | X | H | L |
| H | L | X | X | X | L | H |
| L | L | X | X | X | H* $^{*}$ | H $^{*}$ |
| H | H | $T$ | L | L | L | H |
| H | H | $\uparrow$ | H | L | TOGGLE |  |
| H | H | $\uparrow$ | L | H | Q | $\overline{\text { Q0 }}$ |
| H | H | $\uparrow$ | H | H | H | L |
| H | H | L | X | X | Q0 | $\overline{\text { Q0 }}$ |

## TL/F/5306-1

MM54HCT109/MM74HCT109 54HCT109 (J) 74HCT109 (J,N)

## Logic Diagram



| Absolute Maximum Ratings (Notes 1 \& 2) |  | Operating Conditions |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply Voltage (VCC) | -0.5 to +7.0 V |  | Min | Max | Units |
| DC Input Voltage ( $\mathrm{V}_{1 \times}$ ) | -1.5 to $\mathrm{V}_{C C}+1.5 \mathrm{~V}$ | Supply Voltage(VCC) | 4.5 | 5.5 | $V$ |
| DC Output Voltage (VOUT) | -0.5 to $\mathrm{V}_{C C}+0.5 \mathrm{~V}$ | DC Input or Output Voltage ( $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}$ ) | 0 | $V_{C C}$ | V |
| Clamp Diode Current (l\|K, lok) | $\pm 20 \mathrm{~mA}$ | Operating Temperature Range( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |  |
| DC Output Current, per pin (lout) | $\pm 25 \mathrm{~mA}$ |  |  |  |  |
| DC V $\mathrm{CLC}^{\text {or GND Current, per pin (ICC) }}$ | $\pm 50 \mathrm{~mA}$ | MM54HCT | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Storage Temperature Range ( $\mathrm{T}_{\text {STG }}$ ) | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ | Input Rise or Fall Times |  |  |  |
| Power Dissipation (PD) (Note 3) | 500 mW | $\left(t_{r}, t_{t}\right)$ |  | 500 | ns |
| Lead Temperature ( $\mathrm{T}_{\mathrm{L}}$ ) (Soldering 10 secose | conds) $\quad 260^{\circ} \mathrm{C}$ |  |  |  |  |

## DC Electrical Characteristics

$\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%$ (unless otherwise specified)

| Symbol | Parameter | Conditions | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{1 \mathrm{H}}$ | Minimum High Level Input Voltage |  |  | 2.0 | 2.0 | 2.0 | V |
| $V_{\text {IL }}$ | Maximum Low Level Input Voltage |  |  | 0.8 | 0.8 | 0.8 | V |
| V OH | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\|=20 \mu \mathrm{~A} \\ & \left\|I_{\text {OUT }}\right\|=4.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \\ & \mid \text { IOUT } \mid=4.8 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=5.5 \mathrm{~V} \end{aligned}$ | $\begin{array}{\|r} \hline V_{\mathrm{CC}} \\ 4.2 \\ 5.7 \\ \hline \end{array}$ | $\begin{gathered} V_{\mathrm{CC}}-0.1 \\ 3.98 \\ 4.98 \\ \hline \end{gathered}$ | $\begin{gathered} V_{C C}-0.1 \\ 3.84 \\ 4.84 \\ \hline \end{gathered}$ | $\begin{gathered} \mathrm{V}_{\mathrm{CC}}-0.1 \\ 3.7 \\ 4.7 \\ \hline \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| VOL | Maximum Low Level Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \mid \text { louT } \mid=20 \mu \mathrm{~A} \\ & \mid \text { Iout }^{\prime}=4.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \\ & \mid \text { lout } \mid=4.8 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=5.5 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 0 \\ 0.2 \\ 0.2 \\ \hline \end{gathered}$ | $\begin{gathered} 0.1 \\ 0.26 \\ 0.26 \\ \hline \end{gathered}$ | $\begin{gathered} 0.1 \\ 0.33 \\ 0.33 \\ \hline \end{gathered}$ | $\begin{aligned} & 0.1 \\ & 0.4 \\ & 0.4 \\ & \hline \end{aligned}$ | $\begin{aligned} & V \\ & v \\ & v \\ & \hline \end{aligned}$ |
| 1 N | Maximum Input Current | $\begin{aligned} & V_{\text {IN }}=V_{C C} \text { or } G N D, \\ & V_{\text {IH }} \text { or } V_{\text {IL }} \end{aligned}$ |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| Icc | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & I_{\text {OUT }}=0 \mu \mathrm{~A} \end{aligned}$ |  | 4.0 | 40 | 80 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\mathrm{IN}}=2.4 \mathrm{~V}$ or 0.5 V (Note 4) |  |  |  |  | mA |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: Measured per pin, all other inputs held at $V_{C C}$ or GND.

## AC Electrical Characteristics

$\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $f_{\text {MAX }}$ | Maximum Operating Frequency |  | 50 | 30 | MHz |
| $t_{\text {PHL, }} \mathrm{tpLH}$ | Maximum Propagation Delay From Clock to Q or $\overline{\mathrm{Q}}$ |  | 18 | 30 | ns |
| $\mathrm{tPHL} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation <br> Delay From Preset or Clear to Q or $\overline{\mathrm{Q}}$ |  | 18 | 30 | ns |
| $t_{\text {REM }}$ | Minimum Removal Time, Preset or Clear to Clock |  |  | 20 | ns |
| ts | Minimum Set Up Time J or K Clock |  | 10 | 20 | ns |
| $\mathrm{t}_{\mathrm{H}}$ | Minimum Hold Time Clock to Jor $\overline{\mathrm{K}}$ |  | -3 | 0 | ns |
| tw | Minimum Pulse Width Clock, Preset or Clear |  | 8 | 16. | ns |

## AC Electrical Characteristics

$V_{C C}=5.0 \mathrm{~V} \pm 10 \% C_{L}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HCT} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HCT} \\ \mathrm{~T}_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Operating Frequency |  |  | 27 | 22 | 18 | MHz |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay From Clock to Q or $\bar{Q}$ |  | 22 | 35 | 44 | 52 | ns |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay From Preset or Clear to $Q$ or $\bar{Q}$ |  | 22 | 35 | 44 | 52 | ns |
| $\mathrm{t}_{\text {REM }}$ | Minimum Removal Time Preset or Clear to Clock |  |  | 20 | 25 | 30 | ns |
| ts | Minimum Set Up Time $J$ or $\bar{K}$ to Clock |  | 10 | 20 | 25 | 30 | ns |
| ${ }^{\text {H }} \mathrm{H}$ | Minimum Hold Time Clock to Jor $\overline{\mathrm{K}}$ |  | -3 | 0 | 0 | 0 | ns |
| ${ }^{\text {tw }}$ | Minimum Pulse Width Clock, Preset or Clear |  |  | 16 | 20 | 24 | ns |
| $\mathrm{t}_{\mathrm{f}} \mathrm{t}_{\mathrm{f}}$ | Maximum Input Rise and Fall Time |  |  | 500 | 500 | 500 | ns |
| ${ }^{\text {THLL }}$, ${ }_{\text {TLLH }}$ | Maximum Output Rise and Fall Time |  |  | 15 | 19 | 22 | ns |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | (per flip-flop) |  |  |  |  | pF |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+l_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C}{ }^{i+I_{C C} .}$
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## MM54HCT138/MM74HCT138 3-to-8 Line Decoder

## General Description

This decoder utilizes microCMOS Technology, 3.0 micron silicon gate N -well CMOS, and are well suited to memory address decoding or data routing applications. Both circuits feature high noise immunity and low power consumption usually associated with CMOS circuitry, yet have speeds comparable to low power Schottky TTL logic.
The MM54HCT138/MM74HCT138 have 3 binary select inputs ( $A, B$, and $C$ ). If the device is enabled these inputs determine which one of the eight normally high outputs will go low. Two active low and one active high enables (G1, G2A and G2B) are provided to ease the cascading decoders.
The decoders' output can drive 10 low power Schottky TTL equivalent loads and are functionally and pin equivalent to the 54LS138/74LS138. All inputs are protected from damage due to static discharge by diodes to $V_{C C}$ and ground.

MM54HCT/MM74HCT devices are intended to interface between TTL and NMOS components and standard CMOS devices. These parts are also plug in replacements for LSTTL devices and can be used to reduce power consumption in existing designs.

## Features

- TTL Input Compatible
- Typical propagation delay: 20 ns
- Low quiescent current: $80 \mu \mathrm{~A}$ maximum ( 74 HCT series)
- Low input current: $1 \mu \mathrm{~A}$ maximum
- Fanout of 10 LS-TTL loads


## Connection Diagram

Dual-In-Line Package


MM54HCT138/MM74HCT138 54HCT138 (J) 74HCT138 (J,N)

## Logic Diagram



## Truth Table

| Inputs |  |  |  |  | Outputs |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Enable |  | Select |  |  |  |  |  |  |  |  |  |  |
| G1 | $\overline{\mathbf{G 2}}{ }^{*}$ | C | B | A | Yo | Y1 | Y2 | Y3 | Y4 | Y5 | Y6 | Y7 |
| X | H | X | X | X | H | H | H | H | H | H | H | H |
| L | X | X | X | X | H | H | H | H | H | H | H | H |
| H | L | L | L | L | L | H | H | H | H | H | H | H |
| H | L | L | L | H | H | L | H | H | H | H | H | H |
| H | L | L | H | L | H | H | L | H | H | H | H | H |
| H | L | L | H | H | H | H | H | L | H | H | H | H |
| H | L | H | L | L | H | H | H | H | L | H | H | H |
| H | L | H | L | H | H | H | H | H | H | L | H | H |
| H | L | H | H | L | H | H | H | H | H | H | L | H |
| H | L | H | H | H | H | H | H | H | H | H | H | L |

[^15]| Absolute Maximum Ratings (Notes 1 \& 2) |  |
| :---: | :---: |
| Supply Voltage ( $\mathrm{V}_{\text {CC }}$ ) | -0.5 to +7.0 V |
| DC Input Voltage ( $\mathrm{V}_{\mathbb{N}}$ ) | -1.5 to $\mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V}$ |
| DC Output Voltage (VOUT) | -0.5 to $\mathrm{V}_{\mathrm{Cc}}+0.5 \mathrm{~V}$ |
| Clamp Diode Current (lı, Iok) | $\pm 20 \mathrm{~mA}$ |
| DC Output Current, per pin (lout) | 5 m |
| DCV ${ }_{\text {CC }}$ or GND Current, per pin (ICC) | $\pm 50 \mathrm{~mA}$ |
| Storage Temperature Range ( $\mathrm{T}_{\text {STG }}$ ) | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Power Dissipation (PD) (Note 3) | 500 mW |
| Lead Temperature ( $\mathrm{T}_{\mathrm{L}}$ ) (Soldering 10 se | conds) $\quad 260^{\circ} \mathrm{C}$ |

## Operating Conditions

|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage $\left(V_{C C}\right)$ | 4.5 | 5.5 | V |
| DC Input or Output Voltage | 0 | $V_{C C}$ | V |
| $\quad\left(V_{\text {IN }}, V_{\text {OUT }}\right)$ |  |  |  |
| Operating Temperature Range $\left(T_{A}\right)$ |  |  |  |
| $\quad$ MM74HCT | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| $\quad$ MM54HCT | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times <br> ( $\left.t_{r}, t_{f}\right)$ |  |  |  |

## DC Electrical Characteristics

$V_{C C}=5 \mathrm{~V} \pm 10 \%$ (unless otherwise specified)

| Symbol | Parameter | Conditions | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{1}$ | Minimum High Level Input Voltage |  |  | 2.0 | 2.0 | 2.0 | V |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  |  | 0.8 | 0.8 | 0.8 | V . |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\|=20 \mu \mathrm{~A} \\ & \mid \text { IOUT }=4.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \\ & \mid \text { IOUT } \mid=4.8 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=5.5 \mathrm{~V} \end{aligned}$ | $\begin{array}{\|l}  \\ \mathrm{V}_{\mathrm{CC}} \\ 4.2 \\ 5.7 \\ \hline \end{array}$ | $\begin{array}{\|c} \mathrm{V}_{\mathrm{CC}}-0.1 \\ 3.98 \\ 4.98 \\ \hline \end{array}$ | $\begin{gathered} V_{\mathrm{CC}}-0.1 \\ 3.84 \\ 4.84 \\ \hline \end{gathered}$ | $\begin{gathered} \mathrm{V}_{\mathrm{CC}}-0.1 \\ 3.7 \\ 4.7 \\ \hline \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| . VOL | Maximum Low Level Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\|=20 \mu A \\ & \left\|I_{\text {OUT }}\right\|=4.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \\ & \mid \text { IOUT } \mid=4.8 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=5.5 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 0 \\ 0.2 \\ 0.2 \end{gathered}$ | $\begin{gathered} 0.1 \\ 0.26 \\ 0.26 \end{gathered}$ | $\begin{array}{r} 0.1 \\ 0.33 \\ 0.33 \\ \hline \end{array}$ | $\begin{aligned} & 0.1 \\ & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| IIN | Maximum Input Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D, \\ & V_{I H} \text { or } V_{I L} \end{aligned}$ |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| Icc | Maximum Quiescent Suppiy Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & \mathrm{l}^{\prime} \mathrm{UT}=0 \mu \mathrm{~A} \end{aligned}$ |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {IN }}=2.4 \mathrm{~V}$ or 0.5 V (Note 4) |  |  |  |  | mA |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: This is measured per input pin. All other inputs are held at $\mathrm{V}_{\mathrm{CC}}$ or ground.

AC Electrical Characteristics $T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns} \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| tPHL | Maximum Propagation Delay, A, B, or C to Output |  | 20 | 35 | ns |
| tplH | Maximum Propagation Delay, A, B, or C to Output |  | 13 | 25 | ns |
| tPHL | Maximum Propagation Delay, G1 to Y Output |  | 14 | 25 | ns |
| tplH | Maximum Propagation Delay, G1 to Y Output |  | 13 | 25 | ns |
| tPHL | Maximum Propagation Delay, $\overline{\mathrm{G} 2 \mathrm{~A}}$ or $\overline{\mathrm{G} 2 \mathrm{~B}}$ to Y Output |  | 17 | 30 | ns |
| tplH | Maximum Propagation Delay, $\overline{\mathrm{G} 2 \mathrm{~A}}$ or $\overline{\mathrm{G} 2 \mathrm{~B}}$ to Y Output |  | 13 | 25 | ns |

## AC Electrical Characteristics

$V_{C C}=5 \mathrm{~V} \pm 10 \% C_{L}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{F}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HCT} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HCT} \\ T=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Guaranteed Limits |  |  |  |
| ${ }_{\text {tphL }}$ | Maximum Propagation Delay A, B, or C to Output |  | 24 | 40 | 50 | 60 | ns |
| ${ }^{\text {tpLH }}$ | Maximum Propagation Delay A, B, or C to Output |  | 18 | 30 | 38 | 45 | ns |
| ${ }_{\text {tPHL }}$ | Maximum Propagation Delay G1 to Y Output |  | 17 | 30 | 38 | 45 | ns |
| ${ }^{\text {PPLH }}$ | Maximum Propagation Delay G1 to Y Output |  | 20 | 30 | 38 | 45 | ns |
| $\mathrm{t}_{\text {PHL }}$ | Maximum Propagation Delay $\overline{\mathrm{G} 2 \mathrm{~A}}$ or $\overline{\mathrm{G} 2 \mathrm{~B}}$ to $Y$ Output |  | 23 | 35 | 43 | 52 | ns |
| tpLH | Maximum Propagation Delay $\overline{\text { G2A }}$ or $\overline{\text { G2B }}$ to Y Output |  | 18 | 30 | 38 | 45 | ns |
| ${ }^{\text {t }}$ HLL, ${ }^{\text {t }}$ LLH | Maximum Output Rise and Fall Time |  |  | 15 | 19 | 22 | ns |
| $\mathrm{C}_{\text {in }}$ | Input Capacitance |  |  | 5 | 10 | 10 | pF |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance | (Note 5) |  |  |  |  | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+1 C C \quad V_{C C}$. and the no load dynamic current consumption, $I_{s}=C_{P D} V_{C C} f+l_{C C}$.
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## MM54HCT139/MM74HCT139 Dual

## 2-To-4 Line Decoder

## General Description

The MM54HCT139/MM74HCT139 is a high speed silicongate CMOS decoder that is well suited to memory address decoding or data routing applications. It possesses an input threshold and output drive similar to LS-TTL and the low standby of CMOS logic.
The device is comprised of two independent one-of-four decoders each with a single active low enable input (G1 or G2). Data on the select inputs (A1, B1 or A2, B2) cause one of the four normally high outputs to go low.
All inputs to the decoder are protected from damage due to electrostatic discharge by diodes to $V_{C C}$ and Ground. The
device is capable of driving 10 low power Schottky TTL equivalent loads.
The MM54HCT139/MM74HCT139 is functionally and pin equivalent to the 54LS139/74LS139 and can be used as a plug in replacement to reduce system power consumption in existing systems.

## Features

- Typical propagation delays: 20 ns
- Low quiescent current: $40 \mu \mathrm{~A}$ maximum ( 74 HCT series)
- Fanout of 10 LS-TTL loads

Connection Diagram Dual-In-Line Package


## Truth Table

| Inputs |  |  | Outputs |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Enable | Select |  |  |  |  |  |
| G | B | A | Yo | Y1 | Y2 | Y3 |
| H | X | X | H | H | H | H |
| L | L | L | L | H | H | H |
| L | L | H | H | L | H | H |
| L | H | L | H | H | L | H |
| L | H | H | H | H | H | L |

$H=$ high level, $L=$ low level, $X=$ don't care

## Logic Diagram

## 1/2 MM54HCT139/MM74HCT139



| Absolute Maximum Ratings (Notes 1 \& 2) |  |
| :---: | :---: |
| Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) | -0.5 to +7.0 V |
| DC Input Voltage ( $\mathrm{V}_{1 \mathrm{~N}}$ ) | -1.5 to $V_{C C}+1.5 \mathrm{~V}$ |
| DC Output Voltage (VOuT) | -0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ |
| Clamp Diode Current ( $\mathrm{I}_{\text {K, }}$ I OK ) | 20 mA |
| DC Output Current, per Pin (lout) | 25 mA |
| DC V ${ }_{\text {cc }}$ or GND Current, per Pin (lcc) | 50 mA |
| Storage Temperature Range ( $\mathrm{T}_{\text {STG }}$ ) | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Power Dissipation (PD) (Note 3) | 500 mW |
| Lead Temperature ( $T_{L}$ ) (Soldering 10 | onds) $300^{\circ}$ |

## Operating Conditions

|  | Min | Max | Units |
| :---: | :---: | :---: | :---: |
| Supply Voltage( $\mathrm{V}_{\mathrm{CC}}$ ) | 4.5 | 5.5 | $V$ |
| DC Input or Output Voltage ( $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}$ ) | 0 | $V_{C C}$ | V |
| Operating Temperature Range( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |  |
| MM74HCT | -40 | +85 | C |
| MM54HCT | -55 | +125 | C |
| Input Rise/Fall Time $\left(t_{r}, t_{f}\right)$ |  | 500 | ns |

## DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | Typ | Guaranteed Limits |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | $\mathrm{T}=25^{\circ} \mathrm{C}$ | T $=25^{\circ} \mathrm{C}$ | $\begin{gathered} 74 \mathrm{HCT} \\ \mathrm{~T}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HCT} \\ \mathrm{~T}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ |  |
| $V_{\text {IH }}$ | Minimum High Level Input Voltage |  |  |  | 2.0 | 2.0 | , 2.0 | $\begin{aligned} & v \\ & v \end{aligned}$ |
| $V_{\text {IL }}$ | Maximum Low Level Input Voltage |  |  |  | 0.8 | 0.8 | 0.8 | $\begin{aligned} & V \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{\text {IH }} \text { or } V_{\mathrm{IL}} \\ & \mid \text { louT } \mid=20 \mu \mathrm{~A} \\ & \mid \text { lout } \mid=4.0 \mathrm{~mA}, V_{\mathrm{CC}}=4.5 \mathrm{~V} \\ & \mid \text { lout } \mid=4.8 \mathrm{~mA}, V_{\mathrm{CC}}=5.5 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\mathrm{V}_{\mathrm{Cc}}$ | $\begin{gathered} V_{C C}-.1 \\ 3.98 \\ 4.98 \end{gathered}$ | $\begin{gathered} \mathrm{V}_{\mathrm{CC}}-.1 \\ 3.84 \\ 4.84 \\ \hline \end{gathered}$ | $\begin{gathered} \mathrm{V}_{\mathrm{CC}}-.1 \\ 3.7 \\ 4.7 \\ \hline \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| V OL | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\|=20 \mu \mathrm{~A} \\ & \left\|l_{\text {OUT }}\right\|=4.0 \mathrm{~mA}, V_{C C}=4.5 \mathrm{~V} \\ & \left\|\left.\right\|_{\text {OUT }}\right\|=4.8 \mathrm{~mA}, V_{C C}=5.5 \mathrm{~V} \end{aligned}$ |  |  | $\begin{aligned} & 0.10 \\ & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.10 \\ & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{I}_{\mathrm{N}}$ | Maximum Input Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \hline \end{aligned}$ |  |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| lcc | Maximum Quiescent Supply Current | $V_{I N}=V_{C C}$ or GND $\mathrm{I}_{\text {OUT }}=0 \mu \mathrm{~A}$ (Note 4) |  |  | 4 | 40 | 80 | $\mu \mathrm{A}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\text {IN }}=2.4 \mathrm{~V} \text { or } 0.5 \mathrm{~V} \\ & \mathrm{I}_{\text {OUT }}=0 \mu \mathrm{~A}(\text { Note } 4) \end{aligned}$ |  |  | 300 | 400 | 440 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating: plastic "N" package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: Measured per input, other inputs at $V_{C C}$ or GND.

## AC Electrical Characteristics

( $\mathrm{V}_{\mathrm{CC}}$, Temperature and loading of LS-TTL)
$\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed <br> LImits | Units |
| :---: | :--- | :---: | :---: | :---: | :---: |
| tPLH. PHL | Maximum Propagation <br> delay, Binary Select <br> to any output |  | 18 | 30 | ns |
| tPLH, PHL | Maximum Propagation <br> delay, Enable to any <br> output |  | 18 | 30 | ns |

## AC Electrical Characteristics

(Full Range of $V_{C C}$ and Temperature) $V_{C C}=5 \mathrm{~V} \pm 10 \%, C_{L}=50 \mathrm{pF}$ (Unless Otherwise Specified)

| Symbol | Parameter | Condition | Typ | Guaranteed Limits |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\mathrm{T}_{\mathrm{A}}=25 \mathrm{C}$ | $\mathrm{T}_{\mathrm{A}}=25 \mathrm{C}$ | $\begin{gathered} 74 \mathrm{HCT} \\ T_{A}=-40 \text { to } 85 \mathrm{C} \end{gathered}$ | 54HCT $T_{A}=-55 \text { to } 125$ |  |
| ${ }^{\text {t PLH, PHL }}$ | Maximum Propagation Delay, Binary Select to any Output |  | 20 | 35 | 44 | 51 | ns |
| ${ }_{\text {t PLH, PHL }}$ | Maximum Propagation Delay, Enable to any Output |  | 21 | 35 | 44 | 51 | ns |
| ${ }^{\text {t }}$ LLH, THL | Maximum Output Rise and Fall Time |  | 9 | 15 | 19 | 22 | ns |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance | Note 5 |  |  |  |  | pF |
| $\mathrm{C}_{\mathrm{IN}}$ | Minimum Input Capacitance |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=\left(C_{P D} V_{C C}{ }^{2}\right) f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## MM54HCT：149／MM74HCT149 <br> 8 Line to 8 Line Priority Encoder



## General Description

This priority encoder is implemented in microCMOS Tech－ nology， 3.0 micron silicon gate N －well CMOS．It has the high noise immunity and low power consumption typical of CMOS circuits，as well as the speeds and output drive simi－ lar to LS－TTL．
This priority，encoder accepts 8 input request lines，$\overline{\mathrm{A} 17}$－ $\overline{\mathrm{RIO}}$ ，and outputs 8 lines，$\overline{\mathrm{RO7}}-\overline{\mathrm{ROO}}$ ．It is the logical combi－ nation of a＇148 8－3 line priority encoder driving a＇138 3－8 line decoder．Only one request output can be low at a time． The output that is low is dependent on the highest priority request input that is low．The order of priority is $\overline{\mathrm{RI}} 7$ highest and $\overline{R T O}$ lowest．Also provided is and enable input，$\overline{\text { RQE }}$ ， which when high forces all outputs high．A request output is also provided，$\overline{R Q P}$ ，which goes low when any $\overline{\mathrm{RI}}$ is active．
All inputs to this device are protected from damage due to electrostatic discharge by diodes to $\mathrm{V}_{\mathrm{CC}}$ and Ground．

MM54HCT／MM74HCT devices are intended to interface be－ tween TTL and NMOS components and standard CMOS devices．These parts are also plug in replacements for LS－ TTL devices and can be used to reduce power consumption in existing designs．

## Features

－Typical propagation delay： 20 ns
－Low quiescent current： $80 \mu \mathrm{~A}$ maximum（ 74 HCT series）
－Low input current： $1 \mu \mathrm{~A}$ maximum
－Fanout of 10 LS－TTL loads
－Internal switched pull up resistors provided to reduce power consumption

## Connection Diagram

Dual－In－Line Package


Truth Table

| Inputs |  |  |  |  |  |  |  | Outputs |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | 1 | 2 | 3 | 4 | 5 | 67 | RQE |  | 1 | 2 | 3 | 4 | 5 | 5 | 67 | $\overline{\mathrm{RQP}}$ |
|  | X | $\times$ | $\times$ | X | $\times$ | $\times \times$ | H |  | H | H | H | H | H | H | H H | H |
|  | H | H | H | H | H | H H | L |  | H | H | H | H | H | H | H H | H |
| X | X | X | X | X | X $\times$ | $\times$ L | L |  | H | H | H | H | H | H | H L | L |
| X | $x$ | $x$ | $x$ | $x$ | X | L H | L |  | H | H | H |  | H | H | L H | L |
| X | X | X | X | X | L H | H H | L |  | H |  | H |  |  | L | H H | L |
| X | X | X | X• | L | H | HH | L |  | H |  | H |  |  |  | H H | L |
| X | X | $\times$ | L | H | H | HH | L |  | H |  | L | H | H | H | H H | L |
| X | X | L | H | H | H | H H | L |  | H |  | H | H |  | H | H | L |
| X | L | H | H | H |  | HH | L |  | H L |  | H |  |  |  | H H | L |
| L | H | H | H | H |  | H H | L |  | H |  |  |  |  |  | HH | L |

Absolute Maximum Ratings (Notes 1 \& 2)
Supply Voltage (VCC)
-0.5 to +7.0 V
DC Input Voltage ( $\mathrm{V}_{\mathrm{IN}}$ )
-1.5 to $V_{C C}+1.5 \mathrm{~V}$
Operating Conditions

DC Output Voltage (VOUT)
-0.5 to $V_{C C}+0.5 \mathrm{~V}$
Supply Voltage (VCC) Min
DC Input or Output Voltage
0
Max
Units

Clamp Diode Current ( $I_{\text {IK, }}$ IOK) DC Output Current, per pin (lout) $\pm 20 \mathrm{~mA}$ $\pm 35 \mathrm{~mA}$ $\pm 70 \mathrm{~mA}$
Storage Temperature Range (TSTG)
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ 500 mW
Power Dissipation ( $P_{D}$ ) (Note 3)
Lead Temperature $\left(T_{L}\right)$ (Soldering 10 seconds) $\quad 260^{\circ} \mathrm{C}$ (VIN, $\mathrm{V}_{\text {OUT }}$ )
Operating Temperature Range ( $\mathrm{T}_{\mathrm{A}}$ )
MM74HCT

Input Rise or Fall Times
( $t_{r}, t_{t}$ )
500
ns

DC Electrical Characteristics $\mathrm{v}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%$ (unless otherwise specified)

| Symbol | Parameter | Conditions | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\text {IH }}$ | Minimum High Level Input Voltage |  |  | 2.0 | 2.0 | 2.0 | V |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  |  | 0.8 | 0.8 | 0.8 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\|=20 \mu \mathrm{~A} \\ & \left\|\left.\right\|_{\text {OUT }}\right\|=4.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \\ & \mid \text { IOUT } \mid=4.8 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=5.5 \mathrm{~V} \end{aligned}$ | $\begin{array}{r} V_{\mathrm{CC}} \\ 4.2 \\ 5.7 \\ \hline \end{array}$ | $\begin{gathered} \mathrm{V}_{\mathrm{CC}}-0.1 \\ 3.98 \\ 4.98 \\ \hline \end{gathered}$ | $\begin{gathered} V_{C C}-0.1 \\ 3.84 \\ 4.84 \\ \hline \end{gathered}$ | $\begin{gathered} \mathrm{V}_{\mathrm{CC}}-0.1 \\ 3.7 \\ 4.7 \\ \hline \end{gathered}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
| $V_{\text {OL }}$ | Maximum Low Level Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\|=20 \mu \mathrm{~A} \\ & \left\|\left.\right\|_{\text {OUT }}\right\|=4.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \\ & \mid \text { IOUT } \mid=4.8 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=5.5 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 0 \\ 0.2 \\ 0.2 \\ \hline \end{gathered}$ | $\begin{gathered} 0.1 \\ 0.26 \\ 0.26 \\ \hline \end{gathered}$ | $\begin{gathered} 0.1 \\ 0.33 \\ 0.33 \\ \hline \end{gathered}$ | $\begin{aligned} & 0.1 \\ & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \hline \end{aligned}$ |
| I | Maximum Input Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D, \\ & V_{I H} \text { or } V_{I L} \end{aligned}$ |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & V_{\text {IN }}=V_{C C} \text { or GND } \\ & \text { IOUT }=0 \mu \mathrm{~A} \end{aligned}$ |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{1 \mathrm{~N}}=2.4 \mathrm{~V}$ or 0.5V (Note 4) |  |  |  |  | $\stackrel{m}{m}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic "J" package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: Measured per input, other inputs held at $V_{C C}$ or GND.

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| tPHL, tPLH | Maximum Propagation Delay $\overline{\mathrm{RQE}}$ to any Output |  | 16 | 28 | ns |
| $\mathrm{t}_{\text {PLH, } \mathrm{tPHL}}$ | Maximum Propagation Delay $\overline{\mathrm{RI}} \mathrm{n}$ to $\overline{\mathrm{RO}} \mathrm{n}$ (same Output) |  | 23 | 32 | ns |
| $\mathrm{t}_{\mathrm{PHL}}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay $\overline{\mathrm{R}} \mathrm{n}$ to a different Output |  | 22 | 30 | ns |

AC Electrical Characteristics $\mathrm{v}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{C}_{\mathrm{L}}=50$ pf $\mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{t}}=6$ ns (unless otherwise speciied)

| Symbol | Paramieter | Conditions | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 74 HCT  <br> $T_{A}=-40$ to $85^{\circ} \mathrm{C}$ $T_{A}=-55 \mathrm{HCT}$ |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{t}_{\text {PHL, }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay RQE to any Output |  | 17 | 31 | 39 | 46 | ns |
| $\mathrm{tPLH}^{\text {L }}$ t tPHL | Maximum Propagation Delay $\overline{\mathrm{II}}$ to $\overline{\mathrm{RO}} \mathrm{n}$ (same Output |  | 18 | 32 | 40 | 48 | ns |
| $\mathrm{t}_{\text {PHL, }} \mathrm{t}_{\text {PLL }}$ | Maximum Propagation Delay $\overline{\mathrm{R} I \mathrm{n}}$ to a different Output |  | 20 | 35 | 44 | 53 | ns |
| $\mathrm{t}_{\text {THL, }} \mathrm{t}_{\text {TLH }}$ | Maximum Output Rise and Fall Time |  | 10 | 15 | 19 | 22 | ns |
| $\mathrm{CPD}^{\text {P }}$ | Power Dissipation Capacitance | (Note 5) |  | 50 |  |  | pF |
| $\mathrm{Cl}_{\text {IN }}$ | Maximum Input Capacitance |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption. $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## Simplified Logic Diagram



# National Semiconductor MM54HCT155/MM74HCT155 Dual 2-to-4 Line 

## General Description

The MM54HCT155/MM74HCT155 is a high speed silicon gate CMOS decoder/demultiplexer. It features dual 1-to-4 line demultiplexers with independent strobes and common binary address inputs. When both sections are enabled by the strobes, the common address inputs sequentially select and route associated input data to the appropriate output of each section. The individual strobes permit activating or inhibiting each of the 4 -bit sections as desired. Data applied to input C1 is inverted at its outputs and data applied to C 2 is true through its outputs. The inverter following the C 1 data input permits use as a 3 -to-8 line decoder, or 1-to-8 line demultiplexer, without gating.
All inputs to the decoder are protected from damage due to electrostatic discharge by diodes to $V_{C C}$ and ground. The device is capable of driving 10 low power Schottky TTL equivalent loads.

The MM54HCT155/MM74HCT155 is functionally and pin equivalent to the 54LS155/74LS155 and can be used as a plug-in replacement to reduce system power consumption in existing systems.

## Features

- Applications:

Dual 2-to-4 line decoder Dual 1-to-4 line demultiplexer 3 -to-8 line decoder 1-to-8 line demultiplexer

- Typical propagation delay: 22 ns

■ Low Quiescent current: $8 \mu \mathrm{~A}$ maximum ( 74 HC Series)

## Connection Diagram



## Truth Tables

2-TO-4 LINE DECODER OR 1-TO-4 LINE DEMULTIPLEXER

| Inputs |  |  |  | Outputs |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Select | Strobe | Data |  |  |  |  |  |
| B | A | G1 | C1 | 1Yo | 1Y1 | 1 Y2 | IY3 |
| X | X | H | X | H | H | H | H |
| L | L | L | H | L | H | H | H |
| L | H | L | H | H | L | H | H |
| H | L | L | H | H | H | L | H |
| H | H | L | H | H | H | H | L |
| X | X | X | L | H | H | H | H |


| Inputs |  |  |  | Outputs |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Select |  | Strobe | Data |  |  |  |  |
| B | A | G2 | C2 | 2 YO | 2Y1 | 2 Y 2 | 2 Y 3 |
| X | X | H | X | H | H | H | H |
| L | L | L | L | L | H | H | H |
| L | H | L | L | H | L | H | H |
| H | L | L | $L$ | H | H | L | H |
| H | H | L | L | H | H | H | L |
| X | X | X | H | H | H | H | H |

3.TO.8 LINE DECODER OR 1-TO.8 LINE DEMULTIPLEXER

| Inputs |  | Outputs |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Select | Strobe or Data | (0) | (1) | (2) | (3) | (4) | (5) | (6) | (7) |
| IC B A | IG | 2YO | 2 Y 1 | 2 Y 2 | 2Y3 | 1Y0 | 1 Y 1 | 1 Y 2 | $1{ }^{1} 3$ |
| $\mathrm{X} \times \mathrm{X}$ | H | H | H | H | H | H | H | H | H |
| L L L | $L$ | L | H | H | H | H | H | H | H |
| L L H | L | H | L | H | H | H | H | H | H |
| L H L | L | H | H | L | H | H | H | H | H |
| LHH | L | H | H | H | L | H | H | H | H |
| H L L | $L$ | H | H | H | H | L | H | H | H |
| H L H | L | H | H | H | H | H | L | H | H |
| H H L | L | H | H | H | H | H | H | L | H |
| H H H | L | H | H | H | H | H | H | H | L |

IC = inputs $C 1$ and $C 2$ connected together
$\mathrm{Gl}=$ inputs G 1 and G 2 connected together
$H=$ high level
$L=$ low level
$\mathrm{X}=$ don't care

Absolute Maximum Ratings(Notes 1 and 2)

| Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) | -0.5 V to +7.0 V |
| :---: | :---: |
| DC Input Voltage ( $V_{1 N}$ ) | -1.5 V to $\mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V}$ |
| DC Output Voltage ( $\mathrm{V}_{\text {OUT }}$ ) | -0.5 V to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ |
| Clamp Diode Current ( $\mathrm{I}_{\mathbf{K}}, \mathrm{I}_{\mathbf{O K}}$ ) | $\pm 20 \mathrm{~mA}$ |
| DC Output Current, per Pin (lout) | $\pm 25 \mathrm{~mA}$ |
| DC V ${ }_{\text {CC }}$ or GND Current, per Pin ( $\mathrm{I}_{\mathrm{Cc}}$ ) | 50 mA |
| Storage Temperature Range ( $T_{\text {STG }}$ ) | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Power Dissipation (PD) (Note3) | 500 mW |
| Lead Temperature( $\mathrm{T}_{\mathrm{L}}$ )(Soldering, 10 s | seconds) $\quad 300^{\circ} \mathrm{C}$ |

## Operating Conditions

|  | Min | Max | Units |
| :---: | :---: | :---: | :---: |
| Supply Voltage (VCd) | 4.5 | 5.5 | V |
| DC Input or Output Voltage ( $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}$ ) | 0 | \ $V_{C C}$ | V |
| Operating Temperature Range ( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |  |
| MM74HCT | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HCT | -55 | + 125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise/Fall Time $\left(t_{r}, t_{f}\right)$ |  | 500 | ns |

DC Electrical Characteristics $\mathrm{v}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%$ unless otherwise specified

| Symbol | Parameter | Conditions | $\mathrm{V}_{\mathrm{cc}}$ | Typ | Guaranteed Limits |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | $\mathrm{T}=25^{\circ} \mathrm{C}$ | $\mathrm{T}=25^{\circ} \mathrm{C}$ | $\begin{gathered} 74 \mathrm{HCT} \\ \mathrm{~T}=-40^{\circ} \mathrm{C} \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HCT} \\ \mathrm{~T}=-55^{\circ} \mathrm{C} \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ |  |
| $\mathrm{V}_{1 \mathrm{H}}$ | Minimum High <br> Level Input Voltage |  |  |  | 2.0 | 2.0 | 2.0 | V |
| $V_{\text {IL }}$ | Maximum High Level Input Voltage |  |  |  | 0.8 | 0.8 | 0.8 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\left\|\begin{array}{l} V_{I N}=V_{\text {IH }} \text { or } V_{I L} \\ \left\|\left.\right\|_{\text {OUT }}\right\|=20 \mu \mathrm{~A} \\ \left\|\left.\right\|_{\text {OUT }}\right\|=4.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \\ \left\|I_{\text {OUT }}\right\|=4.8 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=5.5 \mathrm{~V} \end{array}\right\|$ |  | $V_{C C}$ | $\begin{array}{\|c} \hline V_{\mathrm{CC}}-0.1 \\ 3.98 \\ 4.98 \\ \hline \end{array}$ | $\begin{gathered} V_{C C}-0.1 \\ 3.84 \\ 4.84 \\ \hline \end{gathered}$ | $\begin{gathered} \mathrm{V}_{\mathrm{CC}}-0.1 \\ 3.7 \\ 4.7 \\ \hline \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\text {OL }}$ | Maximum Low Level Output Voltage | $\left.\begin{array}{\|l\|} \hline V_{I N}=V_{I H} \text { or } V_{I L} \\ \left\|I_{\text {OUT }}\right\|=20 \mu \mathrm{~A} \\ \left\|I_{\text {OUT }}\right\|=4.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \\ \left\|I_{\text {OUT }}\right\|=4.8 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=5.5 \mathrm{~V} \end{array} \right\rvert\,$ |  |  | $\begin{aligned} & 0.10 \\ & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.10 \\ & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
| $\mathrm{I}_{\mathrm{N}}$ | Maximum Input Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & V_{I N}=V_{I H} \text { or } V_{I L} \end{aligned}$ |  |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| $I_{\text {cc }}$ | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & \text { lout }=0.0 \mu \mathrm{~A}(\text { Note 4) } \end{aligned}$ |  |  | 8 | 80 | 160 | $\mu \mathrm{A}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\text {IN }}=2.4 \mathrm{~V} \text { or } 0.5 \mathrm{~V} \\ & \text { I OUT }=0.0 \mu \mathrm{~A}(\text { Note } 4) \end{aligned}$ |  |  |  |  |  | mA |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified, all voltages are referenced to ground.
Note 3: Power dissipation temperature deratings: plastic $N$ package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic J package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: Measured per Input, other inputs at $V_{C C}$ or GND.

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}$, temperature and loading of $\mathrm{LS}-\mathrm{TT} \mathrm{L} ; \mathrm{V}_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$, $t_{r}=t_{f}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed <br> Limits | Units |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $t_{\text {PLH }}, t_{\text {PHL }}$ | Maximum Propagation Delay from Inputs A, B, or C2 to any Output |  | 19 | 30 | ns |
| $\mathrm{t}_{\text {PLH }}, \mathrm{t}_{\text {PHL }}$ | Maximum Propagation Delay from Inputs G1 or G2 to any Output |  | 24 | 35 | ns |
| $\mathrm{t}_{\text {PLH }}, \mathrm{t}_{\text {PHL }}$ | Maximum Propagation Delay from Input $\mathrm{C}_{1}$ to any Output |  | 25 | 35 | ns |

## AC Electrical Characteristics

Full range of $\mathrm{V}_{\mathrm{CC}}$ and temperature; $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ unless otherwise specified

| Symbol | Parameter | Conditions | Typ | Guaranteed Limits |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\mathrm{T}=25^{\circ} \mathrm{C}$ | $\mathrm{T}=25^{\circ} \mathrm{C}$ | $\begin{gathered} 74 \mathrm{HCT} \\ \mathrm{~T}=-40^{\circ} \mathrm{C} \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HCT} \\ \mathrm{~T}=-55^{\circ} \mathrm{C} \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ |  |
| $\mathrm{t}_{\mathrm{PLH}}, \mathrm{t}_{\mathrm{PHL}}$ | Maximum Propagation Delay from Inputs $A, B$, or $C 2$ to any Output |  | 21 | 35 | 44 | 51 | ns |
| $\mathrm{t}_{\mathrm{PLH}}, \mathrm{t}_{\text {PHL }}$ | Maximum Propagation Delay from Inputs G1 or G2 to any Output |  | 26 | 40 | 50 | 60 | ns |
| $\mathrm{t}_{\mathrm{PLH}}, \mathrm{t}_{\mathrm{PHL}}$ | Maximum Propagation Delay from Input $\mathrm{C}_{1}$ to any Output |  | 27 | 40 | 50 | 60 | ns |
| $\mathrm{t}_{\text {TLH }}, \mathrm{t}_{\text {THL }}$ | Maximum Output Rise and Fall Time |  |  | 15 | 19 | 22 | ns |
| $\mathrm{C}_{\mathrm{PD}}$ | Power Dissipation Capacitance | Note 5 |  |  |  |  | pF |
| $\mathrm{C}_{\text {IN }}$ | Minimum Input Capacitance |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I C C \quad V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C}{ }^{f+1} \mathrm{ICC}$.

## Logic Diagram



## MM54HCT157/MM74HCT157 Quad 2-Input Multiplexer MM54HCT158/MM74HCT158 Quad 2-Input Multiplexer (Inverted Output)

## General Description

These high speed QUAD 2-to-1 LINE DATA SELECTOR/ MULTIPLEXERS utilize microCMOS Technology, 3.0 micron silicon gate N -well CMOS. They possess the high noise immunity and low power consumption of standard CMOS integrated circuits, as well as the ability to drive 10 LS-TTL loads.
These devices each consist of four 2-input digital multiplexers with common select and STROBE inputs. On the MM54HCT157/MM74HCT157, when the STROBE input is at logical " 0 " the four outputs assume the values as selected from the inputs. When the STROBE input is at a logical " 1 " the outputs assume logical " 0 ". The MM54HCT158/ MM74HCT158 operates in the same manner, except that its outputs are inverted. Select decoding is done internally resulting in a single select input only. If enabled, the select input determines whether the $A$ or $B$ inputs get routed to their corresponding $Y$ outputs.

The $54 \mathrm{HCT} / 74 \mathrm{HCT}$ logic family is functionally as well as pin-out compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

- Typical propagation delay: 14 ns data to any output
- Power supply range: $5 \mathrm{~V} \pm 10 \%$
- Low power supply quiescent current: $80 \mu \mathrm{~A}$ maximum (74HCT series)
■ Fan-out of 10 LS-TTL loads
■ Low input current: $1 \mu \mathrm{~A}$ maximum
- Completely TTL compatible


## Connection Diagrams



54HCT157 (J) 74HCT157 (J,N)

Dual-In-Line Package


54HCT158 (J) $\quad \mathbf{7 4 H C T} 158(\mathrm{~J}, \mathrm{~N})$

## Function Table

| Inputs |  |  |  | Output Y |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Strobe | Select | A | B | HCT157 | HCT158 |  |
| H | X | X | X | L | H |  |
| L | L | L | X | L | H |  |
| L | L | H | X | H | L |  |
| L | H | X | L | L | H |  |
| L | H | X | H | H | L |  |

$H=$ High Level, $L=$ Low Level, $X=$ Irrelevant


## Operating Conditions



## 'DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | $V_{\text {cc }}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 H C T \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  |  |  | 2.0 | 2.0 | 2.0 | V |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  |  |  | 0.8 | 0.8 | $0.8$ | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \\ & V_{\text {IN }}=V_{I H} \text { or } V_{\text {IL }} \\ & \left\|I_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|I_{\text {OUT }}\right\| \leq 4.8 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 5.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{array}{r} 4.4 \\ 3.98 \\ 4.98 \end{array}$ | $\begin{array}{r} 4.4 \\ 3.84 \\ 4.84 \\ \hline \end{array}$ | $\begin{aligned} & 4.4 \\ & 3.7 \\ & 4.7 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \\ & \hline \end{aligned}$ |  | 0 | 0.1 | 0.1 | 0.1 | V |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left.\right\|_{\text {OUT }} \leq 4.0 \mathrm{~mA} \\ & \left.\right\|_{\text {OUT }} \leq 4.8 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 5.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & v \\ & v \end{aligned}$ |
| IIN | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\mathrm{CC}}$ or GND | 6.0V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| lcc | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & l_{\text {OUT }}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HCT at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathbb{H}}$ and $\mathrm{V}_{I L}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathbb{H}}$ value at 5.5 V is 3.85 V .) The worst case leakage current (l|N , lcc, and loz) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

## AC Electrical Characteristics

$V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Condltions | Typ | Guaranteed <br> LImit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| t PHL, $^{\text {tPLH }}$ | Maximum Propagation <br> Delay, Data to Output |  | 14 | 20 | ns |
| t PHL, $^{\text {tPLH }}$ | Maximum Propagation <br> Delay, Select to Output |  | 14 | 20 | ns |
| t PHL, $^{\text {PLH }}$ | Maximum Propagation <br> Delay, Strobe to Output |  | 12 | 18 | ns. |

AC Electrical Characteristics $\mathrm{v}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{t}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | $V_{\text {cc }}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HCT} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HCT} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $t_{\text {PHL }}$ tpLH | Maximum Propagation Delay, Data to Output |  |  | 13 | 25 | 32 | 37 | ns |
| $\mathrm{tPHL} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Select to Output |  |  | 13 | 25 | 32 | 37 | ns |
| tPHL tPLH | Maximum Propagation Delay, Strobe to Output |  |  | 12 | 23 | 29 | 34 | ns |
| ${ }^{\text {tTLH, }}$ t'thL | Maximum Output Rise and Fall Time | . |  | 8 | 15 | 19 | 22 | ns |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |
| $\mathrm{C}_{\mathrm{PD}}$ | Power Dissipation Capacitance (Note 5) |  |  |  |  |  |  | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+l C C \quad V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C}{ }^{f+1} I_{C C}$.
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.


TL/F/5314-3
'HCT157

'HCT158

## General Description

The MM54HCT160／74HCT160，MM54HCT161／74HCT161， MM54HCT162／74HCT162，MM54HCT163／74HCT163 syn－ chronous presettable counters utilize microCMOS Tech－ nology， 3.0 micron silicon gate N －well CMOS，and internal look－ahead carry logic for use in high speed counting applications．They offer the high noise immunity and low power consumption inherent to CMOS with speeds similar to low power Schottky TTL．The＇HCT160 and the＇HCT162 are 4－bit decade counters，and the＇HCT161 and the＇HCT163 are 4－bit binary counters．All flip－flops are clocked simultaneously on the low to high to transition（positive edge）of the CLOCK input waveform．
These counters may be preset using the L．OAD input．Pre－ setting of all four flip－flops is synchronous to the rising edge of CLOCK．When LOAD is held low counting is disabled and the data on the $\mathrm{A}, \mathrm{B}, \mathrm{C}$ ，and D inputs is loaded into the counter on the rising edge of CLOCK．If the load input is taken high before the positive edge of CLOCK the count operation will be unaffected．
All of these counters may be cleared by utilizing the CLEAR input．The clear function on the MM54HCT162／ MM74HCT162 and MM54HCT163／MM74HCT163 counters are synchronous to the clock．That is，the counters are cleared on the positive edge of CLOCK while the clear input is held low．

The MM54HCT160／MM74HCT160 and MM54HCT161／ MM74HCT161 counters are cleared asynchronously．When the CLEAR is taken low the counter is cleared immediately regardless of the CLOCK．
Two active high enable inputs（ENP and ENT）and a RIP－ PLE CARRY（RC）output are provided to enable easy cas－ cading of counters．Both ENABLE inputs must be high to count．The ENT input also enables the RC output．When enabled，the RC outputs a positive pulse when the counter overflows．This pulse is approximately equal in duration to the high level portion of the $Q_{A}$ output．The RC output is fed to successive cascaded stages to facilitate easy implemen－ tation of N －bit counters．
These circuits are TTL input and output compatible and are plug in replaceable for＇LS16X Series counters．
All inputs are protected from damage due to static dis－ charge by diodes to $\mathrm{V}_{\mathrm{CC}}$ and ground．

## Features

－Typical operating frequency： 40 MHz
－Typical propagation delay：clock to Q： 18 ns
－Low quiescent current： $80 \mu \mathrm{~A}$ maximum（ 74 HCT series）
－Low input current： $1 \mu \mathrm{~A}$ maximum
－Wide power supply range：2－6V
－TTL Input Compatible Inputs

## Connection Diagram



| 54HCT160（J） | 74HCT160（J，N） |
| :--- | :--- |
| 54HCT161（J） | 74HCT161（J，N） |
| 54HCT162（J） | 74HCT162（J，N） |
| 54HCT163（J） | 74HCT163（J，N） |

## Truth Tables

＇HCT160／HCT161

| CLK | CLR | ENP | ENT | Load | Function |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $X$ | L | $X$ | $X$ | $X$ | Clear |
| $X$ | $H$ | $H$ | L | $H$ | Count \＆RC disabled |
| $X$ | $H$ | L | $H$ | $H$ | Count disabled |
| $X$ | $H$ | $L$ | L | $H$ | Count \＆RC disabled |
| $\uparrow$ | $H$ | $X$ | $X$ | L | Load |
| $\uparrow$ | $H$ | $H$ | $H$ | $H$ | Increment Counter |

$H=$ high level，$L=$ low level
$X=$ don＇t care，$\uparrow=$ low to high transition

| ＇HCT162／HCT163 |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| CLK | CLR | ENP | ENT | Load | Function |  |
| $\uparrow$ | L | X | X | X | Clear |  |
| $X$ | $H$ | $H$ | L | H | Count \＆RC disabled |  |
| $X$ | $H$ | L | H | H | Count disabled |  |
| X | H | L | L | H | Count \＆RC disabled |  |
| $\uparrow$ | $H$ | $X$ | X | L | Load |  |
| $\uparrow$ | $H$ | $H$ | $H$ | $H$ | Increment Counter |  |


| Absolute Maximum Ratings (Notes 1 \& 2) |  |
| :---: | :---: |
| Supply Voltage ( $\mathrm{V}_{\mathrm{cc}}$ ) | -0.5 to +7.0 V |
| DC Input Voltage ( $\mathrm{V}_{\mathbf{I}}$ ) | -1.5 to $\mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V}$ |
| DC Output Voltage (VOUT) | -0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ |
| Clamp Diode Current (lı, Iok) | $\pm 20 \mathrm{~mA}$ |
| DC Output Current, per pin (lout) | 25 |
| DC V ${ }_{\text {CC }}$ or GND Current, per pin (ICC) | $\pm 50 \mathrm{~m}$ |
| Storage Temperature Range ( $\mathrm{T}_{\text {STG }}$ ) | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Power Dissipation (PD) (Note 3) | 500 mW |
| demperature (T) (Soldering | $260^{\circ}$ |

## Operating Conditions

| - | Min | Max | Units |
| :---: | :---: | :---: | :---: |
| Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) | 4.5 | 5.5 | $V$ |
| DC Input or Output Voltage ( $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}$ ) | 0 | Vcc | V |
| Operating Temperature Range ( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |  |
| MM74HCT | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HCT | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times $\left(t_{r}, t_{f}\right)$ |  | 500 | ns |

DC Electrical Characteristics $\mathrm{v}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%$ (unless otherwise specified)

| Symbol | Parameter | Conditions | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HCT} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{1}$ | Minimum High Level Input Voltage |  |  | 2.0 | 2.0 | 2.0 | V |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage | . |  | 0.8 | 0.8 | 0.8 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\lvert\, \begin{array}{ll} \text { IOUT } & =20 \mu \mathrm{~A} \\ \text { IOUT } & =4.0 \mathrm{~mA}, \mathrm{~V}_{C C}=4.5 \mathrm{~V} \\ \text { lOUT } & =4.8 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=5.5 \mathrm{~V} \end{array}\right. \end{aligned}$ | $\begin{gathered} \mathrm{V}_{\mathrm{CC}} \\ 4.2 \\ 5.7 \\ \hline \end{gathered}$ | $\begin{gathered} V_{C C}-0.1 \\ 3.98 \\ 4.98 \\ \hline \end{gathered}$ | $\begin{gathered} \mathrm{V}_{\mathrm{CC}}-0.1 \\ 3.84 \\ 4.84 \\ \hline \end{gathered}$ | $\begin{gathered} V_{C C}-0.1 \\ 3.7 \\ 4.7 \\ \hline \end{gathered}$ | V V V . |
| $\mathrm{V}_{\text {OL }}$ | Maximum Low Level Voltage |  | $\begin{gathered} 0 \\ 0.2 \\ 0.2 \\ \hline \end{gathered}$ | $\begin{array}{r} 0.1 \\ 0.26 \\ 0.26 \\ \hline \end{array}$ | $\begin{gathered} 0.1 \\ 0.33 \\ 0.33 \\ \hline \end{gathered}$ | $\begin{aligned} & 0.1 \\ & 0.4 \\ & 0.4 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{v} \\ & \mathrm{v} \\ & \mathrm{v} \\ & \hline \end{aligned}$ |
| IN | Maximum Input Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D, V_{I H} \text { or } \\ & V_{I L} \end{aligned}$ |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| Icc | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or GND } \\ & l_{\text {OUT }}=0 \mu \mathrm{~A} \end{aligned}$ |  | 2.0 | 20 | 40 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\mathrm{IN}}=2.4 \mathrm{~V}$ or 0.5 V (Note 4) | 300 | 500 |  |  | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from. $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note: 4: This is measured per input with all other inputs held at $V_{C C}$ or ground.

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{t}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed LImit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {MaX }}$ | Maximum Operating Frequency |  | 43 | 30 | MHz |
| $\mathrm{t}_{\text {PHL }}$ | Maximum Propagation Delay, Clock to RC |  | 24 | 36 | ns |
| $\mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Clock to RC |  | 20 | 30 | ns |
| $\mathrm{t}_{\text {PHL }}$ | Maximum Propagation Delay, Clock to Q |  | 29 | 34 | ns |
| tPLH | Maximum Propagation Delay, Clock to Q |  | 21 | 28 | ns |
| $t_{\text {PHL }}$ | Maximum Propagation Delay, ENT to RC |  | 18 | 32 | ns |
| $\mathrm{tPLH}^{\text {P }}$ | Maximum Propagation Delay, ENT to RC |  | 15 | 26 | ns |
| $\mathrm{t}_{\text {PHL }}$ | Maximum Propagation Delay, Clear to Q or RC |  | 29 | 38 | ns |
| $\mathrm{t}_{\text {REM }}$ | Minimum Removal Time, Clear to Clock |  | 10 | 20 | ns |
| ${ }^{\text {ts }}$ | Minimum Set Up Time Clear, Load, Enable or Data to Clock |  |  | 30 | ns |
| ${ }_{\text {t }}$ | Minimum Hold Time, Data from Clock |  |  | 5 | ns |
| tw | Minimum Pulse Width Clock, Clear, or Load |  |  | 16 | ns |

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HCT} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HCT} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Operating Frequency |  | 40 | 27 | 21 | 18 | MHz |
| $t_{\text {PHL }}$ | Maximum Propagation Delay, Clock to RC |  | 22 | 43 | 54 | 64 | ns |
| tplh | Maximum Propagation Delay, Clock to RC |  | 18 | 35 | 44 | 52 | ns |
| ${ }_{\text {tPHL }}$ | Maximum Propagation Delay, Clock to Q | . | $21$ | 41 | 52 | 61 | ns |
| ${ }_{\text {tplu }}$ | Maximum Propagation Delay, Clock to Q |  | 17 | 34 | 43 | 51 | ns |
| $\mathrm{t}_{\mathrm{PHL}}$ | Maximum Propagation Delay, ENT to RC |  | 20 | 39 | 49 | 58 | ns |
| tplH | Maximum Propagation Delay, ENT to RC |  | 16 | 32 | 40 | 48 | ns |
| $\mathrm{t}_{\text {PHL }}$ | Maximum Propagation Delay, Clear to Q or RC |  | 32 | 44 | 55 | 66 | ns |
| $t_{\text {REM }}$ | Minimum Removal Time Clear to Clock |  |  | 25 | 32 | 37 | ns |
| 's | Minimum Set Up Time Clear, Load, Enable or Data to Clock |  |  | 30 | 38 | 45 | ns |
| ${ }^{\text {H }} \mathrm{H}$ | Minimum Hold Time Data from Clock |  |  | 10 | 13 | 15 | ns |
| tw | Minimum Pulse Width Clock, Clear, or Load |  |  | 16 | 20 | 24 | ns |
| ${ }_{\text {t }}^{\text {TLH }}$, $\mathrm{t}_{\text {THL }}$ | Maximum Output Rise and Fall Time |  | 8 | 15 | 19 | 22 | ns |
| $t_{r}, t_{f}$ | Maximum Input Rise and Fall Time |  |  | 500 | 500 | 500 | ns |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | (per package) | 90 |  |  |  | pF |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption. $P_{D}=C_{P D} V_{C C}{ }^{2} f+l_{C C} V_{C C}$. and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## MM54HCT164/MM74HCT164 8-Bit Serial-in/Parallel-out Shift Register

## General Description

The MM54HCT164/MM74HCT164 utilize microCMOS Technology, 3.0 micron silicon gate N -well CMOS. It has the high noise immunity and low consumption of standard CMOS integrated circuits. It also offers speeds comparable to low power Schottky devices.
This 8-BIT SHIFT REGISTER has gated serial inputs and CLEAR. Each register bit is a D-type master/slave flip flop. Inputs A \& B permit complete control over the incoming data. A fow at either or both inputs inhibits entry of new data and resets the first flip flop to the low level at the next clock pulse. A high level on one input enables the other input which will then determine the state of the first flip flop. Data at the serial inputs may be changed while the clock is high or low, but only information meeting the setup and hold time requirements will be entered. Data is serially shifted in and out of the 8-BIT REGISTER during the positive going transition of the clock pulse. Clear is independent of the clock and accomplished by a low level at the CLEAR input.

The $54 \mathrm{HCT} / 74 \mathrm{HCT}$ logic family is functionally as well as pin-out compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $\mathrm{V}_{\mathrm{CC}}$ and ground.
MM54HCT/MM74HCT devices are intended to interface between TTL and NMOS components and standard CMOS devices. These parts are also plug in replacements for LSTTL devices and can be used to reduce power consumption in existing designs.

## Features

- Typical propagation delay: 20 ns

E Low quiescent current: $40 \mu \mathrm{~A}$ maximum (74HCT series)

- Low input current: $1 \mu \mathrm{~A}$ maximum

■ Fanout of 10 LS-TTL loads

- TTL Input compatible


## Connection Diagram



## Truth Table

| Inputs |  |  |  |  | Outputs |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Clear | Clock | $\mathbf{A}$ | $\mathbf{B}$ | $\mathbf{Q}_{\mathbf{A}}$ | $\mathbf{Q}_{\mathbf{B}}$ | $\ldots$ | $\mathbf{Q}_{\mathbf{H}}$ |  |
| L | X | X | X | L | L |  | L |  |
| H | L | X | X | $\mathrm{Q}_{\mathrm{AO}}$ | $\mathrm{Q}_{\mathrm{BO}}$ |  | $\mathbf{Q}_{\mathrm{HO}}$ |  |
| H | $\uparrow$ | H | H | H | $\mathrm{Q}_{\mathrm{An}}$ |  | $\mathrm{Q}_{\mathrm{Gn}}$ |  |
| H | $\uparrow$ | L | X | L | $\mathbf{Q}_{\mathrm{An}}$ |  | $\mathbf{Q}_{\mathrm{Gn}}$ |  |
| H | $\uparrow$ | X | L | L | $\mathrm{Q}_{\mathrm{An}}$ |  | $\mathbf{Q}_{\mathrm{Gn}}$ |  |

$\mathrm{H}=$ High Level (steady state), L = Low Level (steady state)
$X=$ Irrelevant (any input, including transitions)
$\uparrow=$ Transition from low to high level.
$Q_{A O}, Q_{B O}, Q_{H O}=$ the level of $Q_{A}, Q_{B}$, or $Q_{H}$, respectively, before the indicated steady state input conditions were established.
$\mathrm{Q}_{\mathrm{An}}, \mathrm{Q}_{\mathrm{Gn}}=$ The level of $\mathrm{Q}_{\mathrm{A}}$, or $\mathrm{Q}_{\mathrm{G}}$ before the most recent $\uparrow$ transition of the clock; indicated a one-bit shift.

TOP VIEW MM54HCT164/MM74HCT164

```
54HCT164 (J) 74HCT164 (J,N)
```

Logic Diagram



Note 1：Absolute Maximum Ratings are those values beyond which damage to the device may occur．
Note 2：Unless otherwise specified all voltages are referenced to ground．
Note 3：Power Dissipation temperature derating－plastic＂ N ＂package：$-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ ；ceramic＂ J ＂package：$-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ ．
Note 4：This is measured per pin．All other inputs are held at $\mathrm{V}_{\mathrm{CC}}$ Ground．

## AC Electrical Characteristics

$V_{C C}=5 \mathrm{~V}, T_{A}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{f}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol ' | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $f_{\text {MAX }}$ | Maximum Operating Frequency From Clock to $Q$ or $\bar{Q}$ |  | 50 | 30 | MHz |
| $\mathrm{tPHL}^{\text {, }}$ tPLH | Maximum Propagation Delay Clock to Q or $\overline{\mathbf{Q}}$ |  | 20 | 32 | ns |
| ${ }^{\text {t }}{ }^{\text {PHL, }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay From Clear to Q |  | 24 | 36 | ns |
| $t_{\text {REM }}$ | Minimum Removal Time, Preset or Clear to Clock |  |  | 20 | ns |
| ts | Minimum Set Up Time Data to Clock |  |  | 20 | ns |
| $\mathrm{t}_{\mathrm{H}}$ | Minimum Hold Time Clock to Data |  | 0 | 5 | ns |
| tw | Minimum Pulse Width Clock, Preset or Clear |  | 10 | 18 | ns |

## AC Electrical Characteristics

$V_{C C}=5.0 \mathrm{~V} \pm 10 \% \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwisé specified)

| Symbol | Parameter | Conditions | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HCT} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Guaranteed Limits |  |  |  |
| $f_{\text {max }}$ | Maximum Operating Frequency |  |  | 27 | 21 | 18 | MHz |
| ${ }^{\text {tPHL, }}$ tPLH | Maximum Propagation Delay From Clock to Q |  | 23 | 37 | 46 | 54 | ns |
| ${ }_{\text {tPHL }} \mathrm{tPLH}$ | Maximum Propagation Delay From Clear to Q |  | 27 | 41 | 51 | 61 | ns |
| $t_{\text {REM }}$ | Minimum Removal Time Clear to Clock |  |  | 20 | 25 | 30 | ns |
| ts | Minimum Set Up Time Data to Clock |  |  | 20 | 25 | 30 | ns |
| ${ }^{\text {t }} \mathrm{H}$ | Minimum Hold Time Clock to Data |  | 0 | 5 | 0 | 0 | ns |
| tw | Minimum Pulse Width Clock, or Clear |  | 10 | 18 | 22 | 27 | ns |
| $t_{\text {f }} t_{f}$ | Maximum Input Rise and Fall Time |  |  | 500 | 500 | 500 | ns |
| ${ }_{\text {tThL }}$ tTLH | Maximum Output Rise and Fall Time | $\cdots$ |  | 15 | 19 | 22 | ns |
| CPD | Power Dissipation Capacitance (Note 5) | (per flip-flop) |  | . | . | - $\quad \cdot$ | pF |
| $\mathrm{CiN}_{\text {N }}$ | Maximum Input Capacitance |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to back of this section for Typical MM54/74HंC AC Switching Waveforms and Test Circuits.

## MM54HCT166/MM74HCT166 8-Bit Serial or Parallel Input/Serial Output Shift Register with Reset

## General Description

These shift registers utilize microCMOS technology, 3.0 micron silicon gate N -well CMOS. The MM54HCT166/ MM74HCT166 are 8-bit shift registers with an output from the last stage. Data may be loaded into the register in either parallel or serial form.
When the shift/load input is low, the data is loaded asynchronously in parallel. When the shift/load input is high, the data is loaded serially on the rising edge of either Clock 1 or Clock 2 (see the Function Table). Reset is asynchronous and active low.
The 2-Input NOR clock may be used either by combining two independent clock sources or by designating one of the clock inputs to act as a clock inhibit.
These devices are input and output characteristic and pinout compatible with standard 54LS/74LS logic famllies. $54 \mathrm{HCT} / 74 \mathrm{HCT}$ devices are intended to interface be-
tween TTL and NMOS components and standard CMOS devices. These parts are also plug-in replacements for LS.TTL devices and can be used to reduce power consumption in existing designs.
All inputs are protected from damage due to static discharge by internal diode clamps to $\mathrm{V}_{\mathrm{Cc}}$ and ground.

## Features

- Wide power supply range: 2V-6V

■ Low input current: $1 \mu \mathrm{~A}$ maximum

- Low quiescent current: $80 \mu \mathrm{~A} \max$ ( 74 HCT series)

준 Fanout of 10 LS-TTL loads

- TTL-compatible inputs


## Function Table and Connection Diagram

| Inputs |  |  |  |  |  | $\begin{aligned} & \begin{array}{l} \text { Internal } \\ \text { Stages } \\ \mathbf{Q}_{\mathbf{A}} \quad \mathbf{Q}_{\mathbf{B}} \\ \hline \end{array} \end{aligned}$ | Output $\mathbf{Q}_{\mathrm{H}}$ | Operation |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Reset | Shift/ Load | Clock 1 | Clock 2 | Serial Input | A-H |  |  |  |
| H | L | X | X | X | a...h | $a \quad b$ | h | Asynchronous Parallel Load |
| H | H | 5 | L | L | X | $L \quad Q_{A n}$ | $Q_{G n}$ | Serial Shift via Clock 1 |
| H | H | - | L | H | X | $H \quad Q_{A n}$ | $Q_{G n}$ |  |
| H | H | L | $\Gamma$ | L | X | $\mathrm{L} \quad \mathrm{Q}_{\text {An }}$ | $\mathrm{Q}_{\mathrm{Gn}}$ | rial Shift via Clock 2 |
| H | H | L | $\sqrt{3}$ | H | X | $H \quad Q_{\text {An }}$ | $Q_{G n}$ | rial Shit via Clock |
| H | H | X | H | X | X | no chang |  | Inhibited Clock |
| H | H | H | X | X | X | no chang |  | Innibited Clock |
| H | H | L | L | X | X | no chang |  | No Clock |
| L | X | X | X | X | X | L L | L | Asynchronous Reset |

$\mathrm{X}=$ don't care
$\int=$ transition from low to high
$\mathrm{Q}_{\mathrm{An}}-\mathrm{Q}_{\mathrm{Gn}}=$ data shifted from the preceding stage Dual-In-Line Package


## Absolute Maximum Ratings(Notes 1 and ${ }_{2}$ )

## Operating Conditions

| upply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) | -0.5 V to +7.0 V |
| :---: | :---: |
| DC Input Voltage ( $\mathrm{V}_{\mathrm{IN}}$ ) | -1.5 V to $\mathrm{V}_{C C}+1.5 \mathrm{~V}$ |
| DC Output Voltage (V $\mathrm{VOUT}^{\text {) }}$ | -0.5 V to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ |
| Clamp Diode Current ( $\mathrm{I}_{\mathrm{K}}, \mathrm{l}_{\text {OK }}$ ) | $\pm 20 \mathrm{~mA}$ |
| DC Output Current, per Pin (Iout) | $\pm 25 \mathrm{~mA}$ |
| DC V ${ }_{C C}$ or GND Current, per Pin ( $I_{\text {cc }}$ ) | $\pm 50 \mathrm{~mA}$ |
| Storage Temperature Range ( $\mathrm{T}_{\text {STGG }}$ ) | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Power Dissipation (PD)(Note3) | 500 mW |
| Lead Temperature( $\mathrm{T}_{\mathrm{L}}$ )(Soldering, 10 | conds) $\quad 260^{\circ} \mathrm{C}$ |

Input Rise or Fall Times
$\left(t_{p}, t_{f}\right)$

|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage $\left(V_{C C}\right)$ | 4.5 | 5.5 | V |
| DC Input or Output Voltage |  |  |  |
| ( $\left.\mathrm{V}_{\text {IN }}, V_{\text {OUT }}\right)$ | 0 | $\mathrm{~V}_{\mathrm{CC}}$ | V |
| Operating Temperature Range $\left(T_{A}\right)$ |  |  |  |
| MM74HCT | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HCT | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |

500 ns

DC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%$ unless otherwise specified

| Symbol | Parameter | Conditions | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HCT} \\ T_{A}=-55^{\circ} \mathrm{C} \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{H}}$ | Minimum High Level Input Voltage | , ${ }^{\prime}$ |  | 2.0 | 2.0 | 2.0 | V |
| VIL | Maximum Low Level Input Voltage |  |  | 0.8 | 0.8 | 0.8 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage |  | $\begin{gathered} v_{c c} \\ 4.2 \\ 5.7 \end{gathered}$ | $\begin{gathered} V_{C C}-0.1 \\ 3.98 \\ 4.98 \end{gathered}$ | $\begin{gathered} V_{C C}-0.1 \\ 3.84 \\ 4.84 \\ \hline \end{gathered}$ | $\begin{gathered} V_{C C}-0.1 \\ 3.7 \\ 4.7 \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Voltage | $\begin{aligned} & V_{\text {IN }}=V_{\text {IH }} \text { or } V_{\text {IL }} \\ & \left\|\left.\right\|_{\text {OUT }}\right\|=20 \mu \mathrm{~A} \\ & \left\|\left.\right\|_{\text {OUT }}\right\|=4.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \\ & \left\|I_{\text {OUT }}\right\|=4.8 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=5.5 \mathrm{~V} \end{aligned}$ | 0 0.2 0.2 | $\begin{gathered} 0.1 \\ 0.26 \\ 0.26 \end{gathered}$ | $\begin{gathered} 0.1 \\ 0.33 \\ 0.33 \\ \hline \end{gathered}$ | 0.1 0.4 0.4 | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| In | Maximum Input Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or GND, } \\ & V_{I H} \text { or } V_{I L} \end{aligned}$ |  | $\pm 0.1$ | $\pm \pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| ${ }^{\text {cc }}$ | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or GND } \\ & I_{\text {OUT }}=0 \mu \mathrm{~A} \end{aligned}$ |  | 8 | 80 | 160 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {IN }}=2.4 \mathrm{~V}$ or 0.5 V (Note 4) |  |  |  |  | mA |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Uniess otherwise specifled all voltages are referenced to ground.
Note 3: Power dissipation temperature derating—plastlc "N" package: - $12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic "J" package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: Measured per pin, all other Inputs held at $\mathrm{V}_{\mathrm{CC}}$ or GND.

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6$ ns (Note 6)

| Symbol | Parameter | Conditions | Typ | Guaranteed Limits | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $f_{\text {MAX }}$ | Maximum Operating Frequency |  | 50 | 30 | MHz |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay H to $\mathrm{Q}_{\mathrm{H}}$ or $\overline{\mathrm{Q}}_{\mathrm{H}}$ |  | 15 | 25 | ns |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximm Propagation Delay Serial Shift/Parallel Load to $Q_{H}$ |  | 13 | 25 | ns |
| $\mathrm{t}_{\mathrm{PHL}}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagatlon Delay Clock to Output |  | 15 | 25 | ns |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay Reset to $\mathrm{Q}_{\mathrm{H}}$ |  | 21 | 30 | ns |
| $\mathrm{t}_{5}$ | Minimum Set-Up Time Serial Input to Clock, Parallel or Data to Shift/Load |  | 10 | 20 | ns |
| $\mathrm{t}_{5}$ | Minimum Set-Up Time Shift/Load to Clock |  | 11 | 20 | ns |
| $\mathrm{t}_{\mathrm{S}}$ | Minimum Set-Up Time Clock Inhibit to Clock |  | 10 | 20 | ns |
| $t_{H}$ | Minimum Hold Time Serial Input to Clock or Parallel Data to Shift/Load |  |  | 0 | ns |
| $t_{W}$ | Minimum Pulse Width Clock |  |  | 16 | ns |

AC Electrical Characteristics $\mathrm{v}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ unless otherwise specified

| Symbol | Parameter | Conditions | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HCT} \\ T_{A}=-40^{\circ} \mathrm{C} \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-55^{\circ} \mathrm{C} \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Operating Frequency |  | 45 | 27 | 21 | 18 | MHz |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay $H$ to $Q_{H}$ or $Q_{H}$ | . | 21 | 30 | 38 | 45 | ns |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay Serial Shift/Parallel Load to $Q_{H}$ |  | 21 | 30 | 38 | 45 | ns |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay Clock to Output |  | 21 | 30 | 38 | 45 | ns |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Reset to $Q_{H}$ |  | 24 | 35 | 44 | 52 | ns |
| $t_{S}$ | Minimum Set-Up Time Serial Input to Clock or Parallel Data to Shift/Load |  | 11 | 20 | 25 | 30 | ns |
| $\mathrm{t}_{s}$ | Minimum <br> Set-Up Time <br> Shift/Load to <br> Clock | . | 12 | 20 | 25 | 30 | ns |

## AC Electrical Characteristics (Continued)

$V_{C C}=5 \mathrm{~V} \pm 10 \%, C_{L}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ unless otherwise specified

| Symbol | Parameter | Conditions | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HCT} \\ T_{A}=-40^{\circ} \mathrm{C} \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-55^{\circ} \mathrm{C} \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Guaranteed Limits |  |  |  |
| $t_{s}$ | Minimum Set-Up Time Clock Inhibit to Clock |  | - 11 | 20 | 25 | $30$ | ns |
| $t_{H}$ | Minimum Hold Time Serial Input to Clock or Parallel Data to Shift/ Load | - : |  | 0 | 0 | 0 | ns |
| $t_{\text {w }}$ | Minimum Pulse Width, Clock | - | 9 | 16 | 20 | 24 | ns |
| $\mathrm{t}_{\text {TLH }}, \mathrm{t}_{\text {THL }}$ | Maximum Output Rise and Fall Time |  | 9 | 15 | 19 | 22 | ns |
| $\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}$ | Maximum Input Rise and Fall Time | " . |  | 500 | 500 | 500 | ns |
| $\mathrm{C}_{\text {PO }}$ | Power Dissipation Capacitance (Note 5) | (Per Package) | 100 |  | - | . | pF |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, Is $=\mathrm{C}_{P D} \vee_{C C} f+l_{\mathrm{CC}}$.
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

# MM54HCT169/MM74HCT169 4-Bit Up/Down Synchronous Binary Counter 

## General Description

These counters are implemented using an advanced 3.0 micron silicon gate N -well microCMOS process to achieve high performance. These devices retain the low power of CMOS logic while offering the high speed operation and large output drive typically associated with bipolar circuits. This device is input compatible with the 54LS/74LS and other TTL output compatible circuits, and may be used as a lower power direct replacement for the LS equivalent device.
These counters are incremented or decremented on the rising edge of the CLK, clock, input if ENT and ENP are held low. The counters increment when the U/ $\bar{D}$ input is at a logic " 1 ", and will decrement when U/D is low. The ENT input is fed forward to enable the carry output. $\overline{\mathrm{RCO}}$, ripple carry output, once enabled, will produce a low level pulse while the count is 0 (down count mode) or when the count is all is (up mode).

These counters are presettable, that is, they may be loaded when $\overline{\text { LOAD }}$ is taken low and a rising edge appears on the CLK input.

The MM54HCT169/MM74HCT169 are functional, speed and pin equivalent to the equivalent LS-TTL circuit, and may be used as a direct replacement for the equivalent LS-TTL IC. Its inputs are protected from damage due to electrostatic discharge by diodes from $V_{C C}$ to ground.

## Features

Wide power supply range: 4.5 V to 5.5 V

- Guaranteed TTL compatible input logic levels: 2.0 V and 0.8 V
- Wide operating frequency range: 30 MHz
- High output current drive: 6.0 mA min

E Low quiescent power consumption: $80 \mu \mathrm{~A}$ (74HCT)

## Connection Diagram



TL/F;5766-1

Logic Diagram


## MM54HCT174/MM74HCT174 Hex D Flip-Flops with Clear

## General Description

The MM54HCT174/MM74HCT174 utilize 3.0 micron N-well microCMOS technology. They have input threshold and output drive similar to LS-TTL with the low standby power of CMOS.

These positive edge-triggered flip-flops have a common clock and clear and independent Q outputs. Data on a D input, having the specified set-up and hold time, is transferred to the corresponding Q output on the positive-going transition of the clock pulse. The asynchronous clear forces all outputs low when it is low.
All inputs to this device are protected from damage due to electrostatic discharge by diodes to $\mathrm{V}_{\mathrm{CC}}$ and ground.

MM54HCT/MM74HCT devices are intended to interface TTL and NMOS components to CMOS components. When there is a LS-TTL equivalent, these parts can be used as plug-in replacements to reduce system power consumption in existing designs.

## Features

- Typical propagation delay: 20 ns
- Low quiescent current: $80 \mu \mathrm{~A}$ maximum ( 74 HCT series)
- Fanout of 10 LS-TTL loads


## Connection Diagram

Dual-In-Line Package


Truth Table (Each Flip-Flop)

| Inputs |  |  | Outputs |
| :---: | :---: | :---: | :---: |
| Clear | Clock | D | Q |
| L | X | X | L |
| H | I | H | H |
| H | I | L | L |
| H | L | X | Q0 |

$\mathrm{H}=$ high level (steady-state)
$\mathrm{L}=$ low level (steady-state)
$X=$ don't care
$t=$ transition from low to high level
$\mathbf{Q O}=$ the level of $\mathbf{Q}$ before the indicated steady-state input conditions were established.

## Logic Diagram



Absolute Maximum Ratings（Notes 1 and 2）

| Supply Voltage（ $\mathrm{V}_{\mathrm{CC}}$ ） | -0.5 V to +7.0 V |
| :---: | :---: |
| DC Input Voltage（ $\mathrm{V}_{\text {IN }}$ ） | -1.5 V to $\mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V}$ |
| DC Output Voltage（VOUT） | -0.5 V to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ |
| Clamp Diode Current（ $\mathrm{I}_{\mathbf{K}}, \mathrm{I}_{\text {OK }}$ ） | $\pm 20 \mathrm{~mA}$ |
| DC Output Current，per Pin（lout） | $\pm 25 \mathrm{~mA}$ |
| DC $\mathrm{V}_{\mathrm{CC}}$ or GND Current，per Pin（ $\mathrm{l}_{\mathrm{cc}}$ ） | $\pm 50 \mathrm{~mA}$ |
| Storage Temperaturè Range（ $\mathrm{T}_{\text {STG }}$ ） | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Power Dissipation（P）（Note3） | 500 mW |
| Lead Temperature（ $T_{L}$ ）（Soldering， 10 | conds） $260^{\circ} \mathrm{C}$ |

## Operating Conditions

|  | Min | Max | Units |
| :---: | :---: | :---: | :---: |
| Supply Voltage（ $V_{C C}$ ） | 4.5 | 5.5 | $V$ ． |
| DC Input or Output Voltage （ $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}$ ） | 0 | $\mathrm{V}_{\mathrm{Cc}}$ | V |
| Operating Temperature Range（ $\mathrm{T}_{\mathrm{A}}$ ） |  |  |  |
| MM74HCT | －40 | ＋85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HCT | －55 | $+125$ | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times $\left(t_{r}, t_{t}\right)$ |  | 500 | ns |

DC Electrical Characteristics $\mathrm{v}_{\mathrm{cc}}=5 \mathrm{~V} \pm 10 \%$ unless otherwise specified

| Symbol | Parameter | Conditions | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HCT} \\ T_{A}=-40^{\circ} \mathrm{C} \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-55^{\circ} \mathrm{C} \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  |  | 2.0 | 2.0 | 2.0 | V |
| $\mathrm{V}_{\mathrm{IL}}$ | Maximum Low Level Input Voltage |  |  | 0.8 | 0.8 | 0.8 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\|=20 \mu \mathrm{~A} \\ & \left\|I_{\text {OUT }}\right\|=4.0 \mathrm{~mA}, V_{\mathrm{CC}}=4.5 \mathrm{~V} \\ & \left\|I_{\text {OUT }}\right\|=4.8 \mathrm{~mA}, V_{\mathrm{CC}}=5.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & V_{C C} \\ & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{gathered} v_{C C}-0.1 \\ 3.98 \\ 4.98 \end{gathered}$ | $\begin{gathered} \mathrm{V}_{\mathrm{CC}}-0.1 \\ 3.84 \\ 4.84 \\ \hline \end{gathered}$ | $\begin{gathered} V_{C C}-0.1 \\ 3.7 \\ 4.7 \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| V OL | Maximum Low Level Voltage | $\begin{array}{\|l\|} \hline V_{I N}=V_{I H} \text { or } V_{I L} \\ \left\|I_{\text {OUT }}\right\|=20 \mu \mathrm{~A} \\ \left\|I_{\text {OUT }}\right\|=4.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \\ \left\|I_{\text {OUT }}\right\|=4.8 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=5.5 \mathrm{~V} \end{array}$ | $\begin{gathered} 0 \\ 0.2 \\ 0.2 \end{gathered}$ | $\begin{gathered} 0.1 \\ 0.26 \\ 0.26 \end{gathered}$ | $\begin{gathered} 0.1 \\ 0.33 \\ 0.33 \end{gathered}$ | $\begin{aligned} & 0.1 \\ & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{I}_{\mathrm{N}}$ | Maximum Input Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D, \\ & V_{I H} \text { or } V_{I L} \end{aligned}$ |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{CC}}$ | Maximum Quiescent Supply Current | $\begin{aligned} & V_{\text {IN }}=V_{C C} \text { or } G N D \\ & I_{\text {OUT }}=0 \mu \mathrm{~A} \end{aligned}$ |  | 8 | 80 | 160 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\mathrm{IN}}=2.4 \mathrm{~V}$ or 0.5 V （Note 4） |  |  |  |  | mA |

Note 1：Absolute Maximum Ratings are those values beyond which damage to the device may occur．
Note 2：Unless otherwise specified all voltages are referenced to ground．
Note 3：Power dissipation temperature derating－plastic＂$N$＂package：$-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ ；ceramic＂ J ＂package：$-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ ．
Note 4：Measured per pin，all other inputs held at $V_{C C}$ or GND．

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{I}}=\mathrm{t}_{\mathrm{I}}=6 \mathrm{~ns}$（Note 6）．

| Symbol | Parameter | Conditions | Typ | Guaranteed Limits | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Operating Frequency |  | 50 | 30 | MHz |
| $t_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay from Clock to Q |  | 18 | 30 | ns |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay from Clear to Q |  | 18 | 30 | ns |
| $\mathrm{t}_{\text {REM }}$ | Minimum Removal Time，Clear to Clock |  |  | 20 | ns |
| $t_{S}$ | Minimum Set－Up Time D to Clock |  | 10 | 20 | ns |
| $t_{H}$ | Minimum Hold Time Clock to Q |  | －3 | 0 | ns |
| ${ }_{\text {tw }}$ | Minimum Pulse Width Clock or Clear |  | 8 | 16 | ns |

AC Electrical Characteristics $\mathrm{v}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6$ ns unless otherwise specified

| Symbol | Parameter | Condlitions | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HCT} \\ T_{A}=-40^{\circ} \mathrm{C} \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-55^{\circ} \mathrm{C} \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Guaranteed Limits |  |  |  |
| $f_{\text {MAX }}$ | Maximum Operating Frequency |  |  | 27 | 22 | 18 | MHz |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay from Clock to Q | : | 22 | 35 | 44 | 52 | ns |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay from Clear to Q |  | 22 | 35 | 44 | - 52 | ns |
| $\mathrm{t}_{\text {REM }}$ | Minimum Removal Time Clear to Clock |  |  | 20 | 25 | 30 | ns |
| $t_{s}$ | Minimum Set-Up Time D to Clock |  | 10 | 20 | 25 | 30 | ns |
| ${ }^{\text {t }}$ H | Minimum Hold Time Clock to D |  | -3 | 0 | 0 | 0 | ns |
| $t_{w}$ | Minimum Pulse Width Clock or Clear |  |  | 16 | 20 | 24 | ns |
| $\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}$ | Maximum Input Rise and Fall Time |  |  | 500 | 500 | 500 | ns |
| $\mathrm{t}_{\text {THL }}, \mathrm{t}_{\text {TLH }}$ | Maximum Output Rise and Fall Time |  |  | 15 | 19 | 22 | ns |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | (Per Flip-Flop) |  |  |  |  | pF |
| CIIN | Maximum Input Capacitance |  | 5 | 10 | 10 | . 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to back of this section for Typical MM54/74HCT AC Switching Waveforms and Test Circuits.

microCMOS

## MM54HCT191/MM74HCT191 Synchronous Binary Up/Down Counters with Mode Control

## General Description

These high speed synchronous counters utilize microCMOS technology, 3.0 micron silicon gate N -well CMOS. They possess the high noise immunity and low power consumption of CMOS technology, along with the speeds of low power Schottky TTL.

These circuits are synchronous, reversible, up/down counters. The MM54HCT191/MM74HCT191 are 4-bit binary counters.
Synchronous operation is provided by having all flip-flops clocked simultaneously so that the outputs change simultaneously when so instructed by the steering logic. This mode of operation eliminates the output counting spikes normally associated with asynchronous (ripple clock) counters.
The outputs of the four master-slave flip-flops are triggered on a low-to-high level transition of the clock input, if the enable input is low. A high at the enable input inhibits counting. Level changes at either the enable input or the down/up input should be made only when the clock input is high. The direction of the count is determined by the level of the down/up input. When low, the counter counts up and when high, it counts down.
These counters are fully programmable; that is, the outputs may be preset to either level by placing a low on the load input and entering the desired data at the data inputs. The output will change independent of the level of the clock input. This feature allows the counters to be used as divide by $N$ dividers by simply modifying the count length with the preset inputs.

Two outputs have been made available to perform the cascading function; ripple clock and maximum/minimum count. The latter output produces a high level output pulse with a duration approximately equal to one complete cycle of the clock when the counter overflows or underflows. The ripple clock output produces a low level output pulse equal in width to the low level portion of the clock input when an overflow or underflow condition exists. The counters can be easily cascaded by feeding the ripple clock output to the enable input of the succeeding counter if parallel clocking is used, or to the clock input if parallel enabling is used. The maximum/minimum count output can be used to accomplish look-ahead for high speed operation.
MM54HCT/MM74HCT devices are intended to interface between TTL and NMOS components and standard CMOS devices. These parts are also plug-in replacements for LS-TTL devices and can be used to reduce power consumption in existing designs.

## Features

- Typical propagation delay, clock to output: 24 ns
- Typical operating frequency: 50 MHz
- Wide power supply range: $2 \mathrm{~V}-6 \mathrm{~V}$
- Low quiescent supply current: $80 \mu \mathrm{~A}$ maximum ( 74 HCT series)
- Low input current: $1 \mu \mathrm{~A}$ maximum
- TTL compatible inputs


## Connection Diagram



## Truth Table

| Load | Enable <br> G | Down <br> Up | Clock | Function |
| :---: | :---: | :---: | :---: | :---: |
| H | L | L | I | Count Up |
| H | L | H | I | Count Down |
| L | X | X | X | Load |
| H | H | X | X | No Change |

Absolute Maximum Ratings(Notes 1 and 2 )
Operating Conditions

|  |  |  | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply Voltage ( $\mathrm{V}_{\mathrm{cc}}$ ) | -0.5 V to +7.0 V | Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) | 4.5 | 5.5 | V |
| DC Input Voltage ( $\mathrm{V}_{\text {IN }}$ ) | -1.5 V to $\mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V}$ | DC Input or Output Voltage |  |  |  |
| DC Output Voltage ( $\mathrm{V}_{\text {OUT }}$ ) | -0.5 V to $\mathrm{V}_{c c}+0.5 \mathrm{~V}$ | ( $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}$ ) | 0 | $\mathrm{V}_{\mathrm{cc}}$ | V |
| Clamp Diode Current ( $\mathrm{I}_{\text {K }}, \mathrm{I}_{\text {OK }}$ ) | $\pm 20 \mathrm{~mA}$ | Operating Temperature Range ( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |  |
| DC Output Current, per Pin (Iout) | $\pm 25 \mathrm{~mA}$ | MM74HCT | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| DCV CC or GND Current, per Pin ( $\mathrm{I}_{\mathrm{CC}}$ ) | $\pm 50 \mathrm{~mA}$ | MM54HCT | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Storage Temperature Range ( $T_{\text {STG }}$ ) | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ | Input Rise or Fall Times $\left(t_{r}, t_{f}\right)$ |  | 500 | ns |
| Power Dissipation ( $\mathrm{P}_{\mathrm{D}}$ ) (Note3) | 500 mW |  |  |  |  |
| Lead Temperature ( $\mathrm{T}_{\mathrm{L}}$ )(Soldering, 10 | seconds) $260^{\circ} \mathrm{C}$ |  |  |  |  |

DC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%$ unless otherwise specified

| Symbol | Parameter | Conditions | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HCT} \\ T_{A}=-40^{\circ} \mathrm{C} \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HCT} \\ T_{A}=-55^{\circ} \mathrm{C} \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{H}}$ | Minimum High Level Input Voltage |  |  | 2.0 | 2.0 | 2.0 | V |
| VIL | Maximum Low Level Input Voltage |  |  | 0.8 | 0.8 | 0.8 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{\text {IH }} \text { or } V_{\text {IL }} \\ & \left\|\left.\right\|_{\text {OUT }}\right\|=20 \mu \mathrm{~A} \\ & \mid \text { IOUT } \mid=4.0 \mathrm{~mA}, V_{C C}=4.5 \mathrm{~V} \\ & \left\|I_{\text {OUT }}\right\|=4.8 \mathrm{~mA}, V_{C C}=5.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & V_{C C} \\ & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{gathered} \mid V_{\mathrm{CC}}-0.1 \\ 3.98 \\ 4.98 \\ \hline \end{gathered}$ | $\begin{gathered} V_{C C}-0.1 \\ 3.84 \\ 4.84 \end{gathered}$ | $\begin{gathered} V_{C C}-0.1 \\ 3.7 \\ 4.7 \end{gathered}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Voltage | $\begin{aligned} & \begin{array}{l} V_{\text {IN }}=V_{I H} \text { or } V_{I L} \\ \left\|l_{\text {OUT }}\right\|=20 \mu \mathrm{~A} \\ \left\|I_{\text {OUT }}\right\|=4.0 \mathrm{~mA}, V_{\text {CC }}=4.5 \mathrm{~V} \\ \left\|I_{\text {OUT }}\right\|=4.8 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=5.5 \mathrm{~V} \end{array} \end{aligned}$ | $\begin{gathered} 0 \\ 0.2 \\ 0.2 \\ \hline \end{gathered}$ | $\begin{gathered} 0.1 \\ 0.26 \\ 0.26 \end{gathered}$ | $\begin{gathered} 0.1 \\ 0.33 \\ 0.33 \\ \hline \end{gathered}$ | $\begin{aligned} & 0.1 \\ & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
| $\mathrm{I}_{\mathrm{IN}}$ | Maximum Input Current | $\begin{aligned} & V_{\text {IN }}=V_{\text {CC }} \text { or } G N D, \\ & V_{\text {IH }} \text { or } V_{\text {IL }} \end{aligned}$ |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| $I_{\text {cc }}$ | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or GND } \\ & I_{\text {OUT }}=0 \mu \mathrm{~A} \\ & \hline \end{aligned}$ |  | 8 | 80 | 160 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {IN }}=2.4 \mathrm{~V}$ or 0.5 V (Note 4) |  |  |  |  | mA |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power dissipation temperature derating—plastic " N " package: - $12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: Measured per pin, all other inputs held at $\mathrm{V}_{\mathrm{CC}}$ or GND.

AC Electrical Characteristics $T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{t}_{\mathrm{t}}=\mathrm{t}_{\mathrm{I}}=6 \mathrm{~ns}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$ unless otherwise specified (Note 6)

| Symbol | Parameter | From Input | To Output | Conditions | Typ | Guaranteed Limits | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Clock Frequency |  |  |  | 40 | 25 | MHz |
| $\mathrm{t}_{\text {PLH }}, \mathrm{t}_{\text {PHL }}$ | Propagation Delay Time | Load | $\begin{aligned} & Q_{A}, Q_{B} \\ & Q_{C}, Q_{D} \end{aligned}$ |  | 30 | 50 | ns |
| $\mathrm{t}_{\text {PLH }}, \mathrm{t}_{\text {PHL }}$ | Propagation Delay Time | Data A, <br> B, C, D | $\begin{aligned} & Q_{A}, Q_{B} \\ & Q_{C}, Q_{D} \end{aligned}$ |  | 27 | 40 | ns |
| $\mathrm{t}_{\text {PLH }}, \mathrm{t}_{\text {PHL }}$ | Propagation Delay Time | Clock | Ripple Clock |  | 16 | 24 | ns |
| $\mathrm{t}_{\text {PLH }}, \mathrm{t}_{\text {PHL }}$ | Propagation Delay Time | Clock | $\begin{aligned} & Q_{A}, Q_{B} \\ & Q_{C}, Q_{D} \end{aligned}$ |  | 24 | 36 | ns |
| $\mathrm{t}_{\text {PLH }}, \mathrm{t}_{\text {PHL }}$ | Propagation Delay Time | Clock | Max/Min | * | 30 | 50 | ns |
| $\mathrm{t}_{\text {PLH }}, \mathrm{t}_{\text {PHL }}$ | Propagation Delay Time | Down/Up | Ripple Clock |  | 29 | 45 | ns |
| $\mathrm{t}_{\mathrm{PLH}}, \mathrm{t}_{\mathrm{PHL}}$ | Propagation Delay Time | Down/Up | Max/Min |  | 22 | 33 | ns |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Propagation Delay Time | Enable | Ripple Clock |  | 22 | 33 | ns |
| $\mathrm{t}_{\text {W(CLOCK) }}$ | Width of Clock Load Input Pulse |  |  |  | 10 | 20 | ns |
| $\mathrm{t}_{\text {SET.UP }}$ | Data Set-Up Time |  |  |  |  | 20 | ns |
| $\mathrm{t}_{\text {HOLD }}$ | Data Hold Time |  |  |  |  | 0 | ns |

AC Electrical Characteristics $\mathrm{v}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{l}_{\mathrm{f}}=6 \mathrm{~ns}$ unless otherwise specified (Note 6)

| Symbol | Parameter | From Input | To Output | Conditions | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HCT} \\ T_{\mathrm{A}}=-55^{\circ} \mathrm{C} \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Clock Frequency |  |  |  | 38 | 20 | 15 | 13 | MHz |
| $\mathrm{t}_{\mathrm{PLH}}, \mathrm{t}_{\mathrm{PHL}}$ | Propagation Delay Time | Load | $\begin{aligned} & Q_{A}, Q_{B} \\ & Q_{C}, Q_{D} \end{aligned}$ |  | 32 | 58 | 72 | 87 | ns |
| $\mathrm{t}_{\mathrm{PLH}}, \mathrm{t}_{\text {PHL }}$ | Propagation Delay Time | Data A, <br> B, C, D | $\begin{aligned} & Q_{A}, Q_{B} \\ & Q_{C}, Q_{D} \end{aligned}$ |  | 28 | 46 | 57 | 69 | ns |
| $\mathrm{t}_{\mathrm{PLH}}, \mathrm{t}_{\mathrm{PHL}}$ | Propagation Delay Time | Clock | Ripple Clock |  | 18 | 30 | 37 | 45 | ns |
| $\mathrm{t}_{\mathrm{PLH}}, \mathrm{t}_{\text {PHL }}$ | Propagation Delay Time | Clock | $\begin{aligned} & Q_{A}, Q_{B} \\ & Q_{C}, Q_{D} \end{aligned}$ |  | 27 | 44 | 55 | 66 | ns |
| $\mathrm{t}_{\mathrm{PLH}}, \mathrm{t}_{\text {PHL }}$ | Propagation Delay Time | Clock | Max/Min | - | 33 | 58 | 72 | 87 | ns |
| $\mathrm{t}_{\mathrm{PLH}}, \mathrm{t}_{\mathrm{PHL}}$ | Propagation Delay Time | Down/Up | Ripple Clock |  | 30 | 53 | 66 | 80 | ns |
| $\mathrm{t}_{\mathrm{PLH}}, \mathrm{t}_{\text {PHL }}$ | Propagation Delay Time | Down/Up | Max/Min |  | 25 | 40 | 50 | 60 | ns |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Propagation Delay Time | Enable | Ripple Clock |  | 25 | 40 | 50 | 60 | ns |
| ${ }^{\text {t }}$ w | Width of Clock, Load Input Pulse |  |  |  |  | 20 | 25 | 30 | ns |
| $t_{\text {SET-UP }}$ | Data Set-Up Time |  |  |  | 10 | 20 | 25 | 30 | ns |
| $t_{H}$ | Data Hold Time |  |  |  |  | 0 | 0 | 0 | ns |
| $\mathrm{t}_{\text {THL }}, \mathrm{t}_{\text {TLH }}$ | Maximum Output Rise and Fall Time |  | - |  |  | 15 | 19 | 22 | ns |

## AC Electrical Characteristics

(Continued) $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ unless otherwise specified (Note 6)

| Symbol | Parameter | From Input | To Output | Conditions | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HCT} \\ T_{A}=-40^{\circ} \mathrm{C} \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-55^{\circ} \mathrm{C} \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | Typ |  | Guaranteed Limits |  |  |
| $t_{\text {f }}, \mathrm{t}_{\text {f }}$ | Maximum Input Rise and Fall Time |  |  |  |  | 500 | 500 | 500 | ns |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance |  | . |  | 5 | 10 | 10 | 10 | pF |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) |  |  | , | 100 |  | $\bigcirc$ | . | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C}{ }^{f+I_{C C} .}$
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.
Timing Diagram


Sequence:
(1) Load (preset) to binary thirteen.
(3) Inhibit.
(2) Count up to fourteen, fifteen, zero, one, and two.
(4) Count down to one, zero, fifteen, fourteen, and thirteen.


HCT191 Binary Counters


## MM54HCT193／MM74HCT193 Synchronous Binary Up／Down Counters

These high speed synchronous counters utilize microCMOS technology， 3.0 micron silicon gate N －well CMOS to achieve the high noise immunity and low power consumption of CMOS technology，along with the speeds of low power Schottky TTL．The MM54HCT193／MM74HCT193 is a binary counter having two separate clock inputs，an UP COUNT in－ put and a DOWN COUNT input．All outputs of the flip－flops are simultaneously triggered on the low－to－high transition of either clock while the other input is held high．The direc－ tion of counting is determined by which input is clocked．
This device has TTL compatible inputs．It can drive 15 LS－TTL loads．
This counter may be preset by entering the desired data on the DATA A，DATA B，DATA C，and DATA D inputs．When the LOAD input is taken low，the data is loaded independ－ ently of either clock input．This feature allows the counter to be used as a divide－by－n counter by modifying the count length with the preset inputs．
In addition，the HCT191 can also be cleared．This is ac－ complished by inputting a high on the CLEAR input．All 4 internal stages are set to a low level independently of either COUNT input．

Both a BORROW and CARRY output are provided to enable cascading of both up and down counting func－ tions．The BORROW output produces a negative－going pulse when the counter underflows and the CARRY out－ puts a pulse when the counter overflows．The counter can be cascaded by connecting the CARRY and BORROW out－ puts of one device to the COUNT UP and COUNT DOWN inputs，respectively，of the next device．

All inputs are protected from damage due to static discharge by diodes to $V_{C C}$ and ground．

## Features

－Typical propagation delay，clock to output： 18 ns
－Typical operating frequency： 27 MHz
－Wide power supply range： $2 \mathrm{~V}-6 \mathrm{~V}$
－Low quiescent supply current： $80 \mu \mathrm{~A}$ maximum（ 74 HCT series）
－Low input current： $1 \mu \mathrm{~A}$ maximum
－TTL compatible inputs

Connection Diagram

## Dual－In－Line Package



Truth Table

| Count |  | Clear | Load | Function |
| :---: | :---: | :---: | :---: | :--- |
| Up | Down |  |  |  |
| I | H | L | H | Count Up |
| H | Y | L | H | Count Down |
| X | X | H | X | Clear |
| X | X | L | L | Load |

[^16]Absolute Maximum Ratings(Notes 1 and 2)

| Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) | -0.5 V to +7.0 V |  |
| :---: | :---: | :---: |
| DCInput Voltage( $\mathrm{V}_{\text {IN }}$ ) | -1.5 V to | $\mathrm{cc}+1.5 \mathrm{~V}$ |
| DC Output Voltage (V $\mathrm{V}_{\text {OUT }}$ ) | -0.5V | $\mathrm{C}+0.5 \mathrm{~V}$ |
| Clamp Diode Current ( $\mathrm{I}_{\mathrm{K}}, \mathrm{I}_{\text {OK }}$ ) |  | $\pm 20 \mathrm{~mA}$ |
| DC Output Current, per Pin (lout) |  | $\pm 25 \mathrm{~mA}$ |
| DCV ${ }_{\text {CC }}$ or GND Current, per Pin ( ${ }_{\mathrm{l}} \mathrm{C}$ ) |  | $\pm 50 \mathrm{~mA}$ |
| Storage Temperature Range ( $\mathrm{T}_{\mathrm{STG}}$ ) | $-65^{\circ}$ | $+150^{\circ} \mathrm{C}$ |
| Power Dissipation ( $\mathrm{P}_{\mathrm{D}}$ )(Note3) |  | 500 mW |
| Lead Temperature ( $\mathrm{T}_{\mathrm{L}}$ ) (Soldering, 10 | econds) | $260^{\circ} \mathrm{C}$ |

## Operating Conditions

|  | Min | Max | Units |
| :---: | :---: | :---: | :---: |
| Supply Voltage ( $\mathrm{V}_{\mathrm{Cc}}$ ) | 4.5 | 5.5 | V |
| DC Input or Output Voltage $\left(V_{\text {IN }}, V_{\text {OUT }}\right)$ | 0 | $V_{C c}$ | V |
| Operating Temperature Range ( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |  |
| MM74HCT | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HCT | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times $\left(t_{r}, t_{f}\right)$ |  | 500 | ns |

DC Electrical Characteristics $\mathrm{v}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%$ unless otherwise specified

| Symbol | Parameter | Conditions ${ }^{\text {- }}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HCT} \\ T_{A}=-40^{\circ} \mathrm{C} \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-55^{\circ} \mathrm{C} \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{H}}$ | Minimum High Level Input Voltage |  |  | 2.0 | 1. 2.0 | 2.0 | V |
| $V_{\text {IL }}$ | Maximum Low Level Input Voltage | - |  | 0.8 | 0.8 | 0.8 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & \mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {IH }} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\|=20 \mu \mathrm{~A} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\|=4.0 \mathrm{~mA}, \mathrm{~V}_{\text {CC }}=4.5 \mathrm{~V} \\ & \left\|I_{\text {OUT }}\right\|=4.8 \mathrm{~mA}, \mathrm{~V}_{\text {CC }}=5.5 \mathrm{~V} \end{aligned}$ | $\left\|\begin{array}{c} V_{c \mathrm{C}} \\ 4.2 \\ 5.7 \end{array}\right\|$ | $\begin{gathered} V_{c c}-0.1 \\ 3.98 \\ 4.98 \end{gathered}$ | $\begin{gathered} \mathrm{V}_{\mathrm{CC}}-0.1 \\ 3.84 \\ 4.84 \\ \hline \end{gathered}$ | $\begin{gathered} V_{c c}-0.1 \\ 3.7 \\ 4.7 \end{gathered}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
| V OL | Maximum Low Level Voltage | $\begin{aligned} & V_{\text {IN }}=V_{\text {IH }} \text { or } V_{\text {IL }} \\ & \left\|\left.\right\|_{\text {OUTT }}\right\|=20 \mu \mathrm{~A} \\ & \mid \text { IOUT } \mid=4.0 \mathrm{~mA}, V_{\text {CC }}=4.5 \mathrm{~V} \\ & \left\|I_{\text {OUT }}\right\|=4.8 \mathrm{~mA}, V_{\text {CC }}=5.5 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 0 \\ 0.2 \\ 0.2 \end{gathered}$ | $\begin{gathered} 0.1 \\ 0.26 \\ 0.26 \end{gathered}$ | $\begin{gathered} 0.1 \\ 0.33 \\ 0.33 \end{gathered}$ | $\begin{aligned} & 0.1 \\ & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| IIN | Maximum Input Current | $\begin{aligned} & V_{\text {IN }}=V_{C C} \text { or GND, } \\ & V_{I H} \text { or } V_{I L} \end{aligned}$ |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| ${ }^{\text {cc }}$ | Maximum Quiescent Supply Current | $\begin{aligned} & \mathrm{V}_{\text {IN }}=\mathrm{V}_{\mathrm{CC}} \text { or GND } \\ & \text { lout }=0 \mu \mathrm{~A} \end{aligned}$ |  | 4.0 | 40 | 80 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{1 \mathrm{~N}}=2.4 \mathrm{~V}$ or 0.5 V (Note 4) | 100 | , |  |  | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power dissipation temperature derating—plastlc " $N$ " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: Measured per pin, all other inputs held at $V_{C C}$ or GND. .

AC Electrical Characteristics $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$ unless otherwise specified (Note 6)

| Symbol | Parameter | Conditions | Typ | Guaranteed Limits | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Clock Frequency | Count Up |  | 25 | MHz |
|  |  | Count Down |  | 25 | MHz |
| $t_{\text {PLH }}$ | Maximum Propagation Delay Low to High | Count Up to CARRY | 17 | 26 | ns |
| $\mathrm{t}_{\text {PHL }}$ | Maximum Propagation Delay High to Low | Count Up to CARRY | 18 | 24 | ns |
| $t_{\text {PLH }}$ | Maximum Propagation Delay Low to High | Count Down to BORROW | 16 | 24 | ns |
| $t_{\text {PHL }}$ | Maximum Propagation Delay High to Low | Count Down to BORROW | 15 | 24 | ns |
| $\mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay Low to High | Count Up or Down to Q | 28 | 40 | ns |
| $t_{\text {PHL }}$ | Maximum Propagation Delay High to Low | Count Up or Down to Q | 36 | 52 | ns |
| $\mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay Low to High | Load to Q | 30 | 42 | ns |
| $\mathrm{t}_{\text {PHL }}$ | Maximum Propagation Delay High to Low | Load to Q | 40 | 55 | ns |
| $\mathrm{t}_{\text {PHL }}$ | Maximum Propagation Delay High to Low | Clear to Q | 35 | 47 | ns |
| $t_{w}$ | Minimum Pulse Width | Clear |  | 16 | ns |
|  |  | Load |  | 16 | ns |
|  |  | Count Up/Down |  | 16 | ns |
| $t_{\text {SD }}$ | Minlmum Set-Up Time | Data to Load | 10 | 20 | ns |
| $t_{\text {HD }}$ | Minimum Hold Time | Data to Load | -3 | 0 | ns |
| $t_{\text {REM }}$ | Minimum Removal Time | Clear Inactive to Clock |  | 10 | ns |

AC Electrical Characteristics $\mathrm{v}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (Note 6)

| Symbol | Parameter | Conditions | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HCT} \\ T_{A}=-40^{\circ} \mathrm{C} \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HCT} \\ T_{\mathrm{A}}=-55^{\circ} \mathrm{C} \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ |  | Guaranteed | Limits |  |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Clock Frequency | Count Up | 25 | 20 | 16 | 12 | MHz |
|  |  | Count Down | 27 | 20 | 16 | 12 | MHz |
| $\mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay Low to High | Count Up to CARRY | 13 | 28 | 35 | 42 | ns |
| $\mathrm{t}_{\mathrm{PHL}}$ | Maximum Propagation Delay High to Low | Count Up to CARRY | 16 | 26 | 33 | 39 | ns |
| $\mathrm{t}_{\text {PLH }}, \mathrm{t}_{\text {PHL }}$ | Maximum Propagation Delay | Count Down to BORROW | 16 | 26 | 33 | 39 | ns |
| $\mathrm{t}_{\text {TLH }}, \mathrm{t}_{\text {THL }}$ | Maximum Output Rise and Fall Time |  | 8 | 15 | 19 | $\begin{aligned} & 22 \\ & 19 \end{aligned}$ | ns ns |
| $t_{\text {PLH }}$ | Maximum Propagation Delay Low to High | Count Up or Down to Q | 35 | 43 | 54 | 65 | ns |
| $\mathrm{t}_{\text {PHL }}$ | Maximum Propagation Delay High to Low | Count Up or Down to Q | 35 | 43 | 54 | 65 | ns |

AC Electrical Characteristics (Continued) $V_{C C}=5 \mathrm{~V} \pm 10 \%, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (Note 6)

| Symbol | Parameter | Conditions |  | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HCT} \\ T_{A}=-40^{\circ} \mathrm{C} \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HCT} \\ T_{\mathrm{A}}=-55^{\circ} \mathrm{C} \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ |  | Guaranteed | Limits |  |
| $t_{\text {PLH }}$ | Maximum Propagation Delay Low to High | Load to |  | 30 | 40 | 50 | 60 | ns |
| $t_{\text {PHL }}$ | Maximum Propagation Delay High to Low | Load to |  | 30 | 40 | 50 | 60 | ns |
| $\mathrm{t}_{\text {PHL }}$ | Maximum Propagation Delay High to Low | Clear | Q | 30 | 40 | 50 | 60 | ns |
| $\mathrm{t}_{\mathrm{w}}$ | Minimum Pulse Width | Clear |  | 42 | 16 | 20 | 24 | ns |
|  |  | Load |  | 10 | 16 | 20 | 24 | ns |
|  |  | Count | Up/Down | 17 | 16 | 20 | 24 | ns |
|  |  | Clear | 'HC193 | 21 | 16 | 20 | 24 | ns |
| $t_{\text {SD }}$ | Minimum Set-Up Time | Data to | Load | 10. | 20 | 25 | 30 | ns |
| ${ }^{\text {thD }}$ | Minimum Hold Time . | Data to | Load | -3 | 0 | 0 | 0 | ns |
| $\mathrm{t}_{\text {REM }}$ | Minimum Removal TIme | $\begin{aligned} & \text { Clear I } \\ & \text { to Clos } \end{aligned}$ | nactive <br> k | -3 | 10 | 10 | 10 | ns |
| $t_{r}, t_{\text {f }}$. | Maximum Input Rise and Fall Time |  |  | . | 300 | - 300 | 300 | ns |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance |  |  | 5 | 10 | 10 | - 10 | pF |
| $\mathrm{CPD}^{\text {P }}$ | Power Dissipation Capacitance (Note 5) |  |  | $100$ | - |  |  | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

Logic Diagram

MM54HCT193/MM74HCT193 Synchronous 4-Bit Up/Down Binary Counter


# MM54HCT240/MM74HCT240 Inverting Octal TRI-STATE ${ }^{\circledR}$ Buffer MM54HCT241/MM74HCT241 Octal TRI-STATE Buffer MM54HCT244/MM74HCT244 Octal TRI-STATE Buffer 

## General Description

These TRI-STATE buffers utilize microCMOS Technology, 3.0 micron silicon gate N -well CMOS, and are general purpose high speed inverting and non-inverting buffers. They possess high drive current outputs which enable high speed operation even when driving large bus capacitances. These circuits achieve speeds comparable to low power Schottky devices, while retaining the low power consumption of CMOS. All three devices are TTL input compatible and have a fanout of $15 \mathrm{LS}-\mathrm{TTL}$ equivalent inputs.
MM54HCT/MM74HCT devices are intended to interface between TTL and NMOS components and standard CMOS devices. These parts are also plug in replacements for LSTTL devices and can be used to reduce power consumption in existing designs.
The MM54HCT240/MM74HCT240 is an inverting buffer and the MM54HCT244/MM74HCT244 is non-inverting buff-
er. Each device has two active low enables (1G and 2G), and each enable independently controls 4 buffers. MM54HCT241/MM74HCT241 is also a non-inverting buffer like the 244 except that the 241 has one active high enable, each again controlling 4 buffers.
All inputs are protected from damage due to static discharge by diodes to $\mathrm{V}_{\mathrm{CC}}$ and Ground.

## Features

- TTL input compatible
- Typical propagation delay: 12 ns
- TRI-STATE outputs for connection to system buses
- Low quiescent current: $80 \mu \mathrm{~A}$
- Output current: 6 mA


## Connection Diagrams

Dual-In-Line Packages


MM54HCT240/MM74HCT240 54HCT240 (J) 74HCT240 (J,N)


MM54HCT241/MM74HCT241
54HCT241 (J) 74 HCT 241 (J,N)


MM54HCT244/MM74HCT244
54HCT244 (J) 74HCT244 (J,N)


Note 1：Absolute Maximum Ratings are those values beyond which damage to the device may occur．
Note 2：Unless otherwise specified all voltages are referenced to ground．
Note 3：Power Dissipation temperature derating－plastic＂ N ＂package：$-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ ；ceramic＂ J ＂package：$-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ ．
Note 4：Measured per input．All other inputs at $V_{C C}$ or GND．

## Truth Tables

| 1㤩 | 1A | 1Y | 2 $\overline{\mathbf{G}}$ | 2A | 2Y |
| :---: | :---: | :---: | :---: | :---: | :---: |
| L | L | H | L | L | H |
| L | H | L | L | H | L |
| H | L | Z | H | L | Z |
| H | H | Z | H | H | Z |

＇HCT241

| $\mathbf{1} \mathbf{G}$ | $\mathbf{1 A}$ | 1Y | 2G | 2A | 2Y |
| :---: | :---: | :---: | :---: | :---: | :---: |
| L | L | L | L | L | Z |
| L | $H$ | $H$ | L | $H$ | $Z$ |
| $H$ | L | Z | H | L | L |
| $H$ | $H$ | $Z$ | $H$ | $H$ | $H$ |

＇HCT244

| $\mathbf{1} \overline{\mathbf{G}}$ | $\mathbf{1 A}$ | $\mathbf{1 Y}$ | $\mathbf{2} \overline{\mathbf{G}}$ | $\mathbf{2 A}$ | $\mathbf{2 Y}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| L | L | L | L | L | L |
| L | H | H | L | H | H |
| H | L | Z | H | L | Z |
| H | H | Z | H | H | Z |

$\mathrm{H}=$ high level， $\mathrm{L}=$ low level， $\mathrm{Z}=$ high impedance

AC Electrical Characteristics мм54НСт240/ММ74НСТ240
$\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns} \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, (unless otherwise specified) (Note 6)

| Symbol | Parameter | Conditions | Typ | Guaranteed <br> Limits | Units |
| :---: | :--- | :---: | :---: | :---: | :---: |
| tpHL, $t_{\text {PLH }}$ | Maximum Output <br> Propagation Delay | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 14 | 18 | ns |
| tpZL, $^{\text {t }}$ PZH | Maximum Output <br> Enable Time | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ <br> $R_{\mathrm{L}}=1 \mathrm{k} \Omega$ | 20 | 30 | ns |
| tpLZ $\mathrm{t}_{\text {PHZ }}$ | Maximum Output <br> Disable Time | $\mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}$ <br> $R_{\mathrm{L}}=1 \mathrm{k} \Omega$ | 16 | 25 | ns |

## AC Electrical Characteristics мм54НСт240/ММ74НСт240

$V_{C C}=5.0 \mathrm{~V} \pm 10 \%, t_{r}=t_{f}=6 \mathrm{~ns}$ (unless otherwise specified) (Note 6)

| Symbol | Parameter | Conditions |  | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HCT} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ |  | Guaranteed | Limits |  |
| ${ }_{\text {t }}$ HL, $\mathrm{t}_{\text {PLH }}$ | Maximum Output Propagation Delay | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |  | 14 | 20 | 25 | 30. | ns |
|  |  | $\mathrm{C}_{\mathrm{L}}=150 \mathrm{pF}$ |  | 20 | 28 | 35 | 42 | ns |
| ${ }^{\text {tPZH, }}$ tPZL | Maximum Output Enable Time | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | 15 | 30 | 38 | 45 | ns |
|  |  |  | $\mathrm{C}_{\mathrm{L}}=150 \mathrm{pF}$ | 26 | 42 | 53 | 63 | ns |
| $t_{\text {PHZ }}$ t ${ }_{\text {PLZ }}$ | Maximum Ouiput Disable Time | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \hline \end{aligned}$ |  | 16 | 25 | 32 | 38 | ns |
| ${ }^{\text {t }}$ THL, ${ }_{\text {tTLH }}$ | Maximum Output Rise and Fall Time | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |  | 6 | 12 | 15 | 18 | ns |
| $\mathrm{ClN}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 10 | 15 | 15 | 15 | pF |
| Cout | Maximum Output Capacitance |  |  | 15 | 20 | 20 | 20 | pF |
| $\mathrm{C}_{\mathrm{PD}}$ | Power Dissipation <br> Capacitance (Note 5) | (per output) | $\begin{aligned} & \overline{\mathbf{G}}=V_{C C} \\ & \overline{\mathbf{G}}=\mathrm{GND} \end{aligned}$ | $\begin{gathered} 5 \\ 90 \end{gathered}$ |  |  |  | $\begin{aligned} & \mathrm{pF} \\ & \mathrm{pF} \end{aligned}$ |

AC Electrical Characteristics мм54НСТ241/ММ74нст241, Мм54НСТ244/ММ74нСт244
$V_{C C}=5.0 \mathrm{~V}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns} \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, (unless otherwise specified) (Note 6)

| Symbol | Parameter | Conditions | Typ. | Guaranteed <br> Limits | Units |
| :---: | :--- | :--- | :---: | :---: | :---: |
| t PHL, $^{\text {tPLH }}$ | Maximum Output <br> Propagation Delay | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 14 | 18 | ns |
| tPZL, $^{\text {tPZH }}$ | Maximum Output <br> Enable Time | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ <br> $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ | 20 | 30 | ns |
| tPLZ, tPHZ | Maximum Output <br> Disable Time | $\mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}$ <br> $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ | 16 | 25 | ns |

## AC Electrical Characteristics мм54НСТ241/ММ74НСТ241, ММ54НСТ244/ММ74НСТ244

$V_{C C}=5.0 \mathrm{~V} \pm 10 \%, t_{r}=t_{f}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions |  | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HCT} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ |  | Guaranteed | Limits |  |
| ${ }^{\text {PrHL }}$, $\mathrm{t}_{\text {PLH }}$ | Maximum Output Propagation Delay | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |  | 14 | 20 | 25 | 30 | ns |
|  |  | $C_{L}=150 \mathrm{pF}$ |  | 20 | 28 | 35 | 42 | ns |
| $t_{\text {tPZ }}, t_{\text {PZL }}$ | Maximum Output Enable Time | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | 21 | 30 | 38 | 45 | ns |
|  |  |  | $\mathrm{C}_{\mathrm{L}}=150 \mathrm{pF}$ | 26 | 42 | 53 | 63 | ns |
| $\mathrm{t}_{\text {PHZ }} \mathrm{t}_{\text {PLZ }}$ | Maximum Output Disable Time | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{aligned}$ |  | 16 | 25 | 32 | 38 | ns |
|  | Maximum Output Rise and Fall Time | $C_{L}=50 \mathrm{pF}$ |  | 6 | 12 | 15 | 18 | ns |
| $\mathrm{Cl}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 10 | 15 | 15 | 15 | pF |
| COUT | Maximum Output Capacitance |  |  | 15 | 20 | 20 | 20 | pF |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | (per output) | $\begin{aligned} & \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{CC}} \\ & \overline{\mathrm{G}}=\mathrm{GND} \end{aligned}$ | $\begin{gathered} 5 \\ 90 \end{gathered}$ |  |  |  | $\begin{aligned} & \mathrm{pF} \\ & \mathrm{pF} \end{aligned}$ |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2}+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.
Logic Diagrams



## MM54HCT245/MM74HCT245 <br> Octal TRI-STATE ${ }^{\circledR}$ Transceiver

## General Description

This TRI-STATE bi-directional buffer utilizes microCMOS Technology, 3.0 micron silicon gate N-well CMOS, and is intended for two-way asynchronous communication between data buses. It has high drive current outputs which enable high speed operation even when driving large bus capacitances. This circuit possess the low power consumption of CMOS circuitry, yet have speeds comparable to low power Schottky TTL circuits.
This device is TLL input compatible and can drive up to 15 LS-TTL loads, and all inputs are protected from damage due to static discharge by diodes to $\mathrm{V}_{\mathrm{CC}}$ and ground.
MM54HCT245/MM74HCT245 has one active low enable input ( $\bar{G}$ ), and a direction control (DIR). When the DIR input is high, data flows from the $A$ inputs to the $B$ outputs. When DIR is low, data flows from $B$ to $A$.
MM54HCT/MM74HCT devices are intended to interface between TTL and NMOS components and standard CMOS

## Connection Diagram



MM54HCT245/MM74HCT245
54HCT245 (J) 74HCT245 (J,N)
devices. These parts are also plug in replacements for LSTTL devices and can be used to reduce power consumption in existing designs.

## Features

- TTL Input Compatible
- Octal TRI-STATE outputs for $\mu \mathrm{P}$ bus applications: $6 \mathrm{~mA}, \mathrm{typ}$.
- High speed: 16 ns typical propagation delay
- Low Power: $80 \mu \mathrm{~A}$ (74 Series)


## Truth Table

| Control <br> Inputs |  | Operation |
| :---: | :---: | :---: |
| $\overline{\mathbf{G}}$ | DIR | 245 |
| L | L | B data to A bus |
| L | H | A data to B bus |
| H | X | isolation |

$H=$ high level $L=$ low level, $X=$ irrelevant

Absolute Maximum Ratings (Notes 1 \& 2)
Supply Voltage (VCC)
-0.5 to +7.0 V
DC Input Voltage (ViN) -1.5 to $V_{C C}+1.5 \mathrm{~V}$
DC Output Voltage (VOUT)
Clamp Diode Current ( $I_{\text {IK, }}$ IOK) DC Output Current, per pin (IOUT)
DC $V_{C C}$ or GND Current, per pin (ICC)
Storage Temperature Range (TSTG)
Power Dissipation ( $\mathrm{PD}_{\mathrm{D}}$ ) (Note 3)
-0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ $\pm 20 \mathrm{~mA}$ $\pm 35 \mathrm{~mA}$ $\pm 70 \mathrm{~mA}$ Lead Temperature ( $T_{L}$ ) (Soldering 10 seconds) $260^{\circ} \mathrm{C}$

## Operating Conditions

|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage $\left(V_{C C}\right)$ | 4.5 | 5.5 | $V$ |
| DC Input or Output Voltage | 0 | $V_{C C}$ | $V$ |
| $\left(V_{\text {IN }}, V_{\text {OUT }}\right)$ |  |  |  |
| Operating Temperature Range $\left(T_{A}\right)$ |  |  |  |
| $\quad$ MM74HCT | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| $\quad$ MM54HCT | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times <br> $\left(t_{r}, t_{f}\right)$ |  |  |  |
|  |  | 500 | ns |

## DC Electrical Characteristics

( $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%$, unless otherwise specified.)

| Symbol | Parameter | Conditions | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HCT} \\ \mathrm{~T}_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{iH}}$ | Minimum High Level Input Voltage |  |  | 2.0 | 2.0 | 2.0 | V |
| $V_{\text {IL }}$ | Maximum Low Level Input Voltage |  |  | 0.8 | 0.8 | 0.8 | V |
| V OH | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\|=20 \mu \mathrm{~A} \\ & \left\|\left.\right\|_{\text {OUT }}\right\|=6.0 \mathrm{~mA}, V_{C C}=4.5 \mathrm{~V} \\ & \left\|I_{\text {OUT }}\right\|=7.2 \mathrm{~mA}, V_{C C}=5.5 \mathrm{~V} \end{aligned}$ | $\begin{gathered} V_{\mathrm{CC}} \\ 4.2 \\ 5.7 \\ \hline \end{gathered}$ | $\begin{gathered} \mathrm{V}_{\mathrm{CC}}-0.1 \\ 3.98 \\ 4.98 \\ \hline \end{gathered}$ | $\begin{gathered} V_{C C}-0.1 \\ 3.84 \\ 4.84 \\ \hline \end{gathered}$ | $\begin{gathered} \mathrm{V}_{\mathrm{CC}}-0.1 \\ 3.7 \\ 4.7 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \hline \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\|=20 \mu \mathrm{~A} \\ & \left\|I_{\text {OUT }}\right\|=6.0 \mathrm{~mA}, V_{C C}=4.5 \mathrm{~V} \\ & \left\|I_{\text {OUT }}\right\|=7.2 \mathrm{~mA}, V_{C C}=5.5 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{gathered} 0 \\ 0.2 \\ 0.2 \\ \hline \end{gathered}$ | $\begin{gathered} 0.1 \\ 0.26 \\ 0.26 \end{gathered}$ | $\begin{gathered} 0.1 \\ 0.33 \\ 0.33 \\ \hline \end{gathered}$ | $\begin{aligned} & 0.1 \\ & 0.4 \\ & 0.4 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| IIN | Maximum Input Current | $\begin{aligned} & V_{\text {IN }}=V_{\mathrm{CC}} \text { or } G N D, \\ & \mathrm{~V}_{\text {IH }} \text { or } V_{\mathrm{IL}} \end{aligned}$ |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| loz | Maximum TRISTATE Output Leakage Current | $\begin{aligned} & V_{\text {OUT }}=V_{\text {CC }} \text { or } G N D \\ & \bar{G}=V_{I H} \end{aligned}$ |  | $\pm 0.5$ | $\pm 5.0$ | $\pm 10$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & V_{\text {IN }}=V_{C C} \text { or } G N D \\ & \text { IOUT }=0 \mu \mathrm{~A} \end{aligned}$ |  | 8 | 80 | 160 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {IN }}=2.4 \mathrm{~V}$ or 0.5 V (Note 4) | 0.6 | 1.0 | 1.3 | 1.5 | mA |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Uniess otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic "N" package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.

Note 4: Measured per input. All other inputs at $V_{C C}$ or ground.

## AC Electrical Characteristics мм54НСТ245/Мм74НСТ245

$V_{C C}=5.0 \mathrm{~V}, \mathrm{t}_{\mathrm{f}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}, T_{\mathrm{A}}=25^{\circ} \mathrm{C}$, (unless otherwise specified) (Note 6)

| Symbol | Parameter | Conditions | Typ | Guaranteed LImit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }_{\text {tPhL, }}$ tPiLH | Maximumi Output Propagation Delay | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 16 | 20 | ns |
| $t_{\text {tpzl }} \mathrm{tpzH}$ | Maximum Output Enable Time | $\begin{aligned} & C_{L}=45 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \hline \end{aligned}$ | 29 | 40 | ns |
| $t_{\text {PLZ }} \mathrm{t}_{\text {PHZ }}$ | Maximum Output Disable Time | $\begin{aligned} & C_{L}=5 \mathrm{pF} \\ & R_{L}=1 \mathrm{k} \Omega \end{aligned}$ | 20 | 25 | ns |

## AC Electrical Characteristics мм54НСт245/74НСт245

$V_{C C}=5.0 \mathrm{~V} \pm 10 \%, t_{r}=t_{f}=6 \mathrm{~ns}$ (unless otherwise specified) (Note 6)


Note 5: $C_{P D}$ determines the no load power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2}+I_{C C} V_{C C}$, and the no load dynamic current consumption, IS $=C_{P D} V_{C C} f+I_{C C}$. Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## Logic Diagram



National Semiconductor


## MM54HCT257/MM74HCT257 <br> Quad 2-Channel TRI-STATE ${ }^{\circledR}$ Multiplexer

## General Description

This QUAD 2-TO-1 LINE DATA SELECTOR/MULTIPLEXER utilizes microCMOS Technology, 3.0 micron silicon gate N well CMOS. Along with the high noise immunity and low power dissipation of standard CMOS integrated circuits, it possesses the ability to drive LS-TTL loads. The large output drive capability coupled with the TRI-STATE feature make this device ideal for interfacing with bus lines in a bus organized system. When the OUTPUT CONTROL input line is taken high, the outputs of all four multiplexers are sent into a high impedance state. When the OUTPUT CONTROL line is low, the SELECT input chooses whether the A or B input is used.

The $54 \mathrm{HCT} / 74 \mathrm{HCT}$ logic family is speed, function, and pinout compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

■ Typical propagation delay: 12 ns

- Wide power supply range: $2 \mathrm{~V}-6 \mathrm{~V}$

■ Low quiescent current: $80 \mu \mathrm{~A}$ maximum ( 74 HCT series)
m TRI-STATE outputs for connection to system buses.

- Completely TTL compatible


## Connection and Logic Diagrams



MM54HCT257/MM74HCT257
54HCT257 (J) 74HCT257 (J,N)

## Truth Table

| Inputs |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Output <br> Control | Select | A | B | Output Y |
| H | X | X | X | Z |
| L | L | L | X | L |
| L | L | H | X | H |
| L | H | X | L | L |
| L | H | X | H | H |

$H=$ high level, $L=$ low level, $X=$ irrelevant, $Z=$ high impedance, (off)


## Operating Conditions

|  | Min | Max | Uńnits |
| :--- | :---: | :---: | :---: |
| Supply Voltage $\left(V_{C C}\right)$ | 2 | 6 | V |
| DC Input or Output Voltage | 0 | $V_{C C}$ | $V$ |
| $\left(V_{\text {IN }}, V_{\text {OUT }}\right)$ |  |  |  |

## DC Electrical Characteristics (Note 4) $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%$

| Symbol | Parameter | Conditions | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HCT} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage | . |  | 3.15 | 3.15 | 3.15 | V |
| $\mathrm{V}_{\mathrm{IL}}$ | Maximum Low Level Input Voltage |  |  | 0.9 | 0.9 | 0.9 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | 4.5 | 4.4 | 4.4 | 4.4 | V |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \\|_{\mathrm{OUT}} \leq 6.0 \mathrm{~mA} \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \\ & \\|_{\mathrm{OUT}} \leq 7.8 \mathrm{~mA} \mathrm{~V}_{\mathrm{CC}}=5.5 \mathrm{~V} \end{aligned}$ | 4.2 | $\begin{aligned} & 3.98 \\ & 4.98 \end{aligned}$ | $\begin{aligned} & 3.84 \\ & 4.84 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 4.7 \end{aligned}$ | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \\ & \hline \end{aligned}$ | 0 | $0.1$ | 0.1 | 0.1 | V |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{1 \mathrm{H}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \\|_{\mathrm{OUT}} \leq 6.0 \mathrm{~mA} \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \\ & \\|_{\text {OUT }} \leq 5.8 \mathrm{~mA} \mathrm{~V}_{\mathrm{CC}}=5.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | V |
| $\mathrm{I}_{\mathrm{IN}}$ | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND |  | $\pm 0.1$. | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| loz | Maximum TRI-STATE Output Leakage | $\begin{aligned} & V_{\mathrm{OUT}}=\mathrm{V}_{\mathrm{CC}} \text { or GND } \\ & \mathrm{OC}=\mathrm{V}_{\mathrm{IH}} \end{aligned}$ |  | $\pm 0.5$ | $\pm 5.0$ | $\pm 10$ | $\mu \mathrm{A}$ |
| ${ }^{\text {ICC }}$ | Maximum Quiescent Supply Current | $\begin{aligned} & V_{\text {IN }}=V_{C C} \text { or GND } \\ & I_{\text {OUT }}=0 \mu \mathrm{~A} \end{aligned}$ |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic "J" package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{I H}$ and $\mathrm{V}_{\mathbb{I}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{I H}$ value at 5.5 V is 3.85 V .) The worst case leakage current (liN , lcc , and $\mathrm{l}_{\mathrm{OZ}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise noted.)

| Symbol | Parameter | Condition | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $i_{\text {PHL }}{ }^{\text {t }}$ PLH | Maximum Propagation Select to any Output |  | 19 | 30 | ns |
| $\mathrm{t}_{\text {PHL, }} \mathrm{t}^{\text {PLH }}$ | Maximum Propagation Delay A or B to any Output |  | 24 | 38 | ns |
| ${ }^{t_{P Z H}}{ }^{\text {t }}{ }^{\text {PZZL }}$ | Maximum Enable Time | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ | 20 | 30 | ns |
| ${ }^{\text {t }}$ PHZ ${ }^{\text {t }}$ PLZ | Maximum 1 | $\begin{aligned} & R_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF} \end{aligned}$ | 15 | 25 | ns |

AC Electrical Characteristics $\mathrm{v}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{t}}=6 \mathrm{~ns}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ (unless otherwise noted.)

| Symbol | Parameter | Condition | $\mathrm{T}_{\text {A }}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\mathrm{T}_{\mathrm{A}}=\stackrel{54 \mathrm{HCT}}{-55 \text { to } 125^{\circ} \mathrm{C}}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ |  | Guaranteed Limits |  |  |
| $\mathrm{t}_{\mathrm{PHL}}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Select to any Output | $C_{L}=150 \mathrm{pF}$ | $12$ <br> 12 | $20$ $30$ | $25$ $38$ | $30$ $45$ | ns ns |
| $\mathrm{t}_{\text {PHL }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, A or B to any Output | $C_{L}=150 \mathrm{pF}$ | 15 | $\begin{aligned} & 20 \\ & 30 \end{aligned}$ | $\begin{aligned} & 25 \\ & 38 \end{aligned}$ | $\begin{array}{r} 30 \\ 45 \\ \hline \end{array}$ | ns ns |
| ${ }^{\text {t }}$ PZH, ${ }^{\text {P }}$ PZL | Maximum Enable to any Output |  | 21 | 30 | 38 | 35 | ns |
| ${ }^{\mathrm{t}_{\text {PHZ }}, t_{\text {PLZ }}}$ | Maximum Disable Time |  | 15 | 30 | 38 | 45 | ns |
| ${ }^{\text {T }}$ LHL, ${ }^{\text {t }}$ LH | Maximum Output Rise and Fall Time |  | 9 | 15 | 19 | 22 | ns |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) |  |  |  |  | . | pF |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$. and the no load dynamic current consumption. $\mathrm{I}_{\mathrm{S}}=\mathrm{C}_{\mathrm{PD}} \mathrm{V}_{\mathrm{CC}}{ }^{\mathrm{f}+\mathrm{I}} \mathrm{CC}$.
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.


## MM54HCT273/MM74HCT273 Octal D Flip.Flop with Clear

## General Description

The MM54HCT273/MM74HCT273 utilizes 3.0 micron N -well microCMOS technology. It has input threshold and output drive similar to LS-TTL with the low standby power of CMOS.
These positive edge-triggered flip-flops have a common clock and clear and independent Q outputs. Data on a Dinput, having the specified set-up and hold time is transferred to the corresponding Q output on the positive-going transition of the clock pulse. The asynchronous clear forces all outputs low when it is low.
All inputs to this device are protected from damage due to electrostatic discharge by diodes to $\mathrm{V}_{\mathrm{CC}}$ and ground.

MM54HCT/MM74HCT devices are intended to interface TTL and NMOS components to CMOS components. These parts can be used as plug-in replacements to reduce system power consumption in existing designs.

## Features

Typical propagation delay: 20 ns

- Low quiescent current: $80 \mu \mathrm{~A}$ maximum ( 74 HCT series)
- Fanout of 10 LS-TTL loads


## Connection Diagram

Dual-In-Line Package


Truth Table (Each Fip.Flop)

| Inputs |  |  | Outputs |
| :---: | :---: | :---: | :---: |
| Clear | Clock | D | Q |
| L | X | X | L |
| H | I | H | H |
| H | I | L | L |
| H | L | X | Q0 |

$H=$ high level (steady-state)
$L=$ low level (steady-state)
$X=$ don't care
$t=$ transition from low to high level $Q 0=$ the level of $Q$ before the indicated steady-state input conditions were established.

Logic Diagram


TUF/5760.2

| Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) | -0.5 V to +7.0 V |
| :---: | :---: |
| DC Input Voltage ( $\mathrm{V}_{\text {IN }}$ ) | -1.5 V to $\mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V}$ |
| DC Output Voltage (V $\mathrm{V}_{\text {OUT }}$ ) | -0.5 V to $\mathrm{V}_{\mathrm{Cc}}+0.5 \mathrm{~V}$ |
| Clamp Diode Current ( $\mathrm{I}_{\mathbf{K}}$, $\mathrm{I}_{\text {OK }}$ ) | $\pm 20 \mathrm{~mA}$ |
| DC Output Current, per Pin (Iout) | 25 mA |
| DCV ${ }_{\text {CC }}$ or GND Current, per Pin (Icc) | $\pm 50 \mathrm{~mA}$ |
| Storage Temperature Range ( $T_{\text {STG }}$ ) | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Power Dissipation ( $\mathrm{P}_{\mathrm{D}}$ ) (Note 3) | 500 mW |
| Lead Temperature ( $T_{L}$ )(Soldering, 10 | econds) $260^{\circ}$ |


|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage $\left(V_{C C}\right)$ <br> DC Input or Output Voltage <br> $\left(V_{\text {IN }}, V_{\text {OUT }}\right)$ | 4.5 | 5.5 | V |
| Operating Temperature Range $\left(T_{A}\right)$ <br> MM74HCT | 0 | $\mathrm{~V}_{\mathrm{CC}}$ | V |
| MM54HCT | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times <br> $\left(\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}\right)$ | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
|  |  | 500 | ns |

DC Electrical Characteristics $\mathrm{v}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%$ unless otherwise specified

| Symbol | Parameter | Conditions | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HCT} \\ T_{A}=-40^{\circ} \mathrm{C} \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-55^{\circ} \mathrm{C} \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  |  | 2.0 | 2.0 | 2.0 | V |
| $V_{\text {IL }}$ | Maximum Low Level Input Voltage |  |  | 0.8 | 0.8 | 0.8 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{array}{\|l\|} \hline V_{\text {IN }}=V_{\text {IH }} \text { or } V_{\text {IL }} \\ \left\|I_{\text {OUT }}\right\|=20 \mu \mathrm{~A} \\ \left\|I_{\text {OUT }}\right\|=4.0 \mathrm{~mA}, V_{\text {CC }}=4.5 \mathrm{~V} \\ \left\|I_{\text {OUT }}\right\|=4.8 \mathrm{~mA}, V_{\mathrm{CC}}=5.5 \mathrm{~V} \\ \hline \end{array}$ | $\begin{array}{\|c} V_{c c} \\ 4.2 \\ 5.7 \end{array}$ | $\left\lvert\, \begin{gathered} \mathrm{V}_{\mathrm{CC}}-0.1 \\ 3.98 \\ 4.98 \\ \hline \end{gathered}\right.$ | $\begin{gathered} V_{C C}-0.1 \\ 3.84 \\ 4.84 \end{gathered}$ | $\begin{gathered} V_{C C}-0.1 \\ 3.7 \\ 4.7 \end{gathered}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\text {OL }}$ | Maximum Low Level Voltage | $\begin{aligned} & \mathrm{V}_{\text {IN }}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|I_{\text {OUT }}\right\|=20 \mu \mathrm{~A} \\ & \left\|I_{\text {OUT }}\right\|=4.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \\ & \left\|I_{\text {OUT }}\right\|=4.8 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=5.5 \mathrm{~V} \end{aligned}$ | $\begin{array}{\|c\|} \hline 0 \\ 0.2 \\ 0.2 \\ \hline \end{array}$ | $\begin{gathered} 0.1 \\ 0.26 \\ 0.26 \\ \hline \end{gathered}$ | $\begin{gathered} 0.1 \\ 0.33 \\ 0.33 \\ \hline \end{gathered}$ | $\begin{aligned} & 0.1 \\ & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{I}_{\mathrm{IN}}$ | Maximum Input Current | $\begin{array}{\|l} \hline V_{\text {IN }}=V_{C C} \text { or } G N D, \\ V_{\text {IH }} \text { or } V_{\text {IL }} \end{array}$ | - | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| I cc | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } \mathrm{GND} \\ & \mathrm{I}_{\text {OUT }}=0 \mu \mathrm{~A} \\ & \hline \end{aligned}$ |  | 8 | 80 | 160 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {IN }}=2.4 \mathrm{~V}$ or 0.5 V (Note 4) |  |  |  |  | mA |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power dissipation temperature derating—plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: Measured per pin, all other inputs held at $\mathrm{V}_{\mathrm{CC}}$ or GND.

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (Note 6 )

| Symbol | Parameter | Conditions | Typ | Guaranteed Limits | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Operating Frequency |  | 50 | 30 | MHz |
| $t_{\text {PHL }}, t_{\text {PLH }}$ | Maximum Propagation Delay from Clock to Q |  | 18 | 30 | ns |
| $\mathrm{t}_{\mathrm{PHL}}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay from Clear to Q |  | 18 | 30 | ns |
| $t_{\text {REM }}$ | Minimum Removal Time, Clear to Clock |  |  | 20 | ns |
| $\mathrm{t}_{\mathrm{S}}$ | Minimum Set-Up Time D to Clock |  | 10 | 20 | ns |
| $\mathrm{t}_{\mathrm{H}}$ | Minimum Hold Time Clock to D |  | -3 | 0 | ns |
| $\mathrm{t}_{\mathrm{W}}$ | Minimum Pulse Width Clock or Clear |  | 8 | 16 | ns |

AC Electrical Characteristics $\mathrm{v}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6$ ns unless otherwise specified (Note 6)

| Symbol | Parameter | Conditions | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HCT} \\ T_{A}=-40^{\circ} \mathrm{C} \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HCT} \\ T_{\mathrm{A}}=-55^{\circ} \mathrm{C} \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Operating Frequency |  |  | 27 | 22 | 18 | MHz |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay from Clock to Q |  | 22 | 35 | 44 | 52 | ns |
| $\mathrm{t}_{\text {PHL }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay from Clear to Q |  | 22 | 35 | 44 | 52 | ns |
| $\mathrm{t}_{\text {REM }}$ | Minimum Removal Time Clear to Clock |  |  | 20 | 25 | 30 | ns |
| $\mathrm{t}_{\mathrm{s}}$ | Minimum Set-Up Time D to Clock |  | 10 | 20 | 25 | 30 | ns |
| $\mathrm{t}_{\mathrm{H}}$ | Minimum Hold Time Clock to D |  | -3 | 0 | 0 | 0 | ns |
| ${ }_{\text {t }}$ | Minimum Pulse Width Clock or Clear |  |  | 16 | 20 | 24 | ns |
| $\mathrm{t}_{\mathrm{r},} \mathrm{t}_{\mathrm{f}}$ | Maximum Input Rise and Fall Time |  |  | 500 | 500 | 500 | ns |
| $\mathrm{t}_{\text {THL }}, \mathrm{t}_{\text {TLH }}$ | Maximum Output Rise and Fall Time |  |  | 15 | 19 | 22 | ns |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | (Per Flip-Flop) |  |  |  | , | pF |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## MM54HCT299/MM74HCT299 8-Bit TRI-STATE ${ }^{\circledR}$ Universal Shift Register

## General Description

This 8-bit TRI-STATE shift/storage register utilizes microCMOS technology, 3.0 micron silicon gate N -well CMOS. Along with the low power consumption and high noise immunity of standard CMOS integrated circuits, it has the ability to drive 15 LS-TTL loads. This circuit also features operating speeds comparable to the equivalent low power Schottky device.

The MM54HCT299/MM74HCT299 is TTL input compatible. It features multiplexed inputs/outputs to achieve full 8 -bit data handling in a single 20-pin package. Due to the large output drive capability and TRI-STATE feature, this device is ideally suited for interfacing with bus lines in a bus oriented system.

Two function select inputs and two output control inputs are used to choose the mude of operation as listed in the function table. Synchronous parallel loading is accomplished by taking both function select lines, S 0 and S1, high. This places the TRI-STATE outputs in a high impedance state, which permits data applied to the input/output lines
to be clocked into the register. Reading out of the register can be done while the outputs are enabled in any mode. A direct overriding CLEAR input is provided to clear the register whether the outputs are enabled or disabled.

The MM54HCT/MM74HCT devices are intended to interface between TTL and NMOS components and standard CMOS devices. These devices are also plug-in replacements for LS-TTL devices and can be used to reduce power consumption in existing designs.

All inputs are protected from damage due to static discharge by diodes to $V_{C C}$ and ground.

## Features

- TRI-STATEable I/O
( Output drive capability: 15 LS-TTL loads
- Cascadable for $n$-bit word lengths

■ Clock-independent clear

## Connection Diagram

Dual-In-Line Package


TRI-STATE ${ }^{\text {s }}$ is a registered trademark of National Semiconductor Corp.

Function Table

| Mode | Inputs |  |  |  |  |  |  | Inputs/Outputs |  |  |  |  |  |  |  | Outputs |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Clear | Function Select |  | Output Control | Clock | Serial |  | $A / Q_{A} B / Q_{B} C / Q_{C} D / Q_{D} E / Q_{E} \quad F / Q_{F} G / Q_{G} H / Q_{H}$ |  |  |  |  |  |  |  | $a_{A^{\prime}}$ | $Q_{H^{\prime}}$ |
|  |  | S1 | So | $\overline{\mathrm{G} 1} \mathrm{G}^{\text {G2 }}$ |  |  | SR |  |  |  |  |  |  |  |  |  |  |
| Clear | $\begin{aligned} & L \\ & L \end{aligned}$ | $\begin{aligned} & \hline X \\ & L \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{x} \end{aligned}$ | $\begin{array}{ll} \hline \mathrm{L} & \mathrm{~L} \\ \mathrm{~L} & \mathrm{~L} \\ \hline \end{array}$ | $\begin{aligned} & \hline x \\ & x \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline x \\ & x \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline x \\ & x \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{~L} \end{aligned}$ | $\bar{L}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{~L} \end{aligned}$ | $\bar{L}$ | $\bar{L}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{~L} \end{aligned}$ | $\bar{L}$ | $\bar{L}$ | $\begin{aligned} & L \\ & L \end{aligned}$ | $\bar{L}$ |
| Hold | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline \mathrm{L} \\ & \mathrm{X} \end{aligned}$ | $\begin{array}{r} \hline \mathrm{L} \\ \mathrm{X} \\ \hline \end{array}$ | $\begin{array}{ll} \hline \mathrm{L} & \mathrm{~L} \\ \mathrm{~L} & \mathrm{~L} \\ \hline \end{array}$ | $\begin{gathered} \mathrm{X} \\ \text { Lor } \mathrm{H} \end{gathered}$ | $\begin{aligned} & \hline x \\ & x \\ & \hline \end{aligned}$ | $\begin{array}{\|l} \hline \mathrm{x} \\ \mathrm{x} \\ \hline \end{array}$ | $\begin{array}{\|l\|} \hline Q_{A O} \\ Q_{A 0} \\ \hline \end{array}$ | $\begin{aligned} & \mathrm{Q}_{\mathrm{BO}} \\ & \mathrm{Q}_{\mathrm{BD}} \\ & \hline \end{aligned}$ | $\begin{aligned} & Q_{\mathrm{CO}} \\ & Q_{\mathrm{CO}} \end{aligned}$ | $\begin{aligned} & \hline \mathrm{Q}_{\mathrm{DO}} \\ & \mathrm{Q}_{\mathrm{DO}} \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathbf{Q}_{\mathrm{EO}} \\ & \mathrm{Q}_{\mathrm{EO}} \end{aligned}$ | $\begin{aligned} & \mathrm{Q}_{\mathrm{FO}} \\ & \mathrm{Q}_{\mathrm{FO}} \end{aligned}$ | $\begin{aligned} & \mathrm{Q}_{\mathrm{GO}} \\ & \mathrm{Q}_{\mathrm{G}} \end{aligned}$ | $\begin{aligned} & \mathbf{Q}_{\mathrm{HO}} \\ & \mathbf{Q}_{\mathrm{H} 0} \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathbf{Q}_{A O} \\ & \mathbf{Q}_{A O} \end{aligned}$ | $\begin{aligned} & \mathbf{Q}_{\mathrm{HO}} \\ & \mathrm{Q}_{\mathrm{HO}} \end{aligned}$ |
| Shift Right | $\begin{aligned} & \hline \mathrm{H} \\ & \mathrm{H} \\ & \hline \end{aligned}$ | $\begin{aligned} & L \\ & L \\ & L \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\begin{array}{ll} L & L \\ L \end{array}$ | $\begin{aligned} & 1 \\ & 1 \end{aligned}$ | $\begin{aligned} & \hline x \\ & x \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{~L} \\ & \hline \end{aligned}$ | $\begin{aligned} & Q_{A_{n}} \\ & Q_{A_{A}} \end{aligned}$ | $\begin{aligned} & \mathrm{Q}_{\mathrm{Bn}} \\ & \mathrm{Q}_{\mathrm{Bn}} \end{aligned}$ | $\begin{aligned} & \mathrm{Q}_{\mathrm{Cn}^{\prime}} \\ & \mathrm{Q}_{\mathrm{Cn}^{2}} \end{aligned}$ | $\begin{aligned} & Q_{D_{n}} \\ & Q_{D_{n}} \end{aligned}$ | $\begin{aligned} & \mathrm{Q}_{\mathrm{En}} \\ & \mathrm{Q}_{\mathrm{E},} \end{aligned}$ | $\begin{aligned} & Q_{F n} \\ & Q_{F n} \end{aligned}$ | $\begin{aligned} & \mathrm{Q}_{\mathrm{G}} \\ & \mathrm{Q}_{\mathrm{Gn}} \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{~L} \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{Q}_{\mathrm{GN}} \\ & \mathrm{Q}_{\mathrm{GN}} \end{aligned}$ |
| Shift Left | $\begin{aligned} & \hline \mathrm{H} \\ & \mathrm{H} \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{~L} \end{aligned}$ | $\begin{array}{ll} L & L \\ L \end{array}$ | $\begin{aligned} & 1 \\ & 1 \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{~L} \\ & \hline \end{aligned}$ | $\begin{array}{\|c} \hline x \\ x \end{array}$ | $\begin{aligned} & \mathrm{Q}_{\mathrm{Bn}} \mathrm{Q}_{\mathrm{Bn}} \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{Q}_{\mathrm{C}_{n}} \\ & \mathrm{Q}_{\mathrm{Cn}^{2}} \\ & \hline \end{aligned}$ | $\begin{aligned} & Q_{D n} \\ & Q_{D n} \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{Q}_{\mathrm{En}} \\ & \mathrm{Q}_{\mathrm{En}} \end{aligned}$ | $\begin{aligned} & Q_{\mathrm{Q}_{n}} \\ & Q_{F_{n}} \end{aligned}$ | $\begin{aligned} & \mathrm{Q}_{\mathrm{Gn}} \\ & \mathrm{Q}_{\mathrm{G},} \end{aligned}$ | $\begin{aligned} & \mathbf{Q}_{\mathrm{Hn}} \\ & \mathbf{Q}_{\mathrm{Hn}} \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \\ & \hline \end{aligned}$ | $\begin{aligned} & Q_{\mathrm{Bn}} \\ & Q_{\mathrm{Bn}} \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{~L} \\ & \hline \end{aligned}$ |
| Load | H | H | H | X X | 1 | X | X | , | b | c | d | e | 1 | g | h | a | h |

${ }^{\dagger}$ When one or both controls are high, the eight inputloutput terminals are e isabtled to the high impeedance state; however, sequential operation or clearing of the register is not atfected.

## MM54HCT323/MM74HCT323

## 8-Bit TRI-STATE ${ }^{\oplus}$ Universal Shift Register

## General Description

This 8-bit TRI-STATE shift/storage register utilizes microCMOS technology, 3.0 micron silicon gate N -well CMOS. Along with the low power consumption and high noise immunity of standard CMOS integrated circuits, it has the ability to drive 15 LS-TTL loads. This circuit also features operating speeds comparable to the equivalent low power Schottky device.
The MM54HCT323/MM74HCT323 is TTL input compatible. It features multiplexed inputs/outputs to achieve full 8 -bit data handling in a single 20 -pin package. Due to the large output drive capability and JRI-STATE feature, this device is ideally suited for interfacing with bus lines in a bus oriented system.
Two function select inputs and two output control inputs are used to choose the mode of operation as listed in the function table. Synchronous parallel loading is accomplished by taking both function select lines, S 0 and S 1 , high. This places the TRI-STATE outputs in a high impedance state, which permits data applied to the input/output lines
to be clocked into the register. Reading out of the register can be done while the outputs are enabled in any mode. A synchronous CLEAR input is provided to clear the register whether the outputs are enabled or disabled.

The MM54HCT/MM74HCT devices are intended to interface between TTL and NMOS components and standard CMOS devices. These devices are also plug-in replacements for LS-TTL devices and can be used to reduce power consumption in existing designs.
All inputs are protected from damage due to static discharge by diodes to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

- TRI-STATEable I/O
m Output drive capability: 15 LS-TTL loads
- Cascadable for $n$-bit word lengths
- Synchronous clear


## Connection Diagram

Dual-In-Line Package


IRI-STATE* is a registered trademark of National Semiconductor Corp.

Function Table

| Mode | Inputs |  |  |  |  |  |  | Inputs/Outputs |  |  |  |  |  |  |  | Outputs |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Clear | Function Select |  | Output Control | Clock | Serial |  | $A / Q_{A} B / Q_{B} C / Q_{C} D / Q_{D}$ |  |  |  | E/QE | $F / Q_{F} \mathrm{G} / \mathrm{Q}_{\mathrm{G}} \mathrm{H} / \mathrm{Q}_{\mathrm{H}}$ |  |  | $\mathbf{Q}_{\mathbf{A}}{ }^{\prime}$ | $\mathbf{Q}_{\mathbf{H}^{\prime}}$ |
|  |  | S1 | SO | $\overline{\mathbf{G 1}} \dagger$ G2 $\dagger$ |  | SL | SR |  |  |  |  |  |  |  |  |  |
| Clear | $\begin{aligned} & L \\ & L \end{aligned}$ | $\begin{aligned} & X \\ & L \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{X} \end{aligned}$ | $\begin{array}{ll} L & L \\ L & L \end{array}$ | $1$ | $\begin{aligned} & \hline x \\ & x \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline x \\ & x \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{~L} \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{~L} \end{aligned}$ | $\begin{aligned} & \hline \mathrm{L} \\ & \mathrm{~L} \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{~L} \end{aligned}$ |  | $\begin{aligned} & \mathrm{L} \\ & \mathrm{~L} \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{~L} \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{~L} \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{~L} \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{~L} \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{~L} \end{aligned}$ |
| Hold | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{X} \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{X} \end{aligned}$ | $\begin{array}{ll} \mathrm{L} & \mathrm{~L} \\ \mathrm{~L} & \mathrm{~L} \end{array}$ | $\begin{gathered} \mathrm{X} \\ \mathrm{~L} \text { or } \mathrm{H} \end{gathered}$ | $\begin{aligned} & \hline x \\ & x \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{x} \\ & \mathrm{x} \end{aligned}$ | $\begin{aligned} & Q_{A O} \\ & Q_{A O} \end{aligned}$ | $\begin{aligned} & \mathrm{Q}_{\mathrm{BO}} \\ & \mathrm{Q}_{\mathrm{BO}} \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{Q}_{\mathrm{CO}} \\ & \mathrm{Q}_{\mathrm{CO}} \end{aligned}$ | $\begin{aligned} & Q_{\mathrm{DO}} \\ & \mathrm{Q}_{\mathrm{DO}} \end{aligned}$ | $\begin{aligned} & \mathrm{Q}_{\mathrm{EO}} \\ & \mathrm{Q}_{\mathrm{EO}} \end{aligned}$ | $\begin{aligned} & Q_{F 0} \\ & Q_{F 0} \end{aligned}$ | $\begin{aligned} & \mathrm{Q}_{\mathrm{GO}} \\ & \mathrm{Q}_{\mathrm{GO}} \end{aligned}$ | $\begin{aligned} & \mathbf{Q}_{\mathrm{HO}} \\ & \mathrm{Q}_{\mathrm{HO}} \\ & \hline \end{aligned}$ | $\begin{array}{\|l} \hline Q_{A O} \\ Q_{A O} \\ \hline \end{array}$ | $\begin{aligned} & \mathrm{Q}_{\mathrm{HO}} \\ & \mathrm{Q}_{\mathrm{HO}} \\ & \hline \end{aligned}$ |
| Shift Right | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \\ & \hline \end{aligned}$ | $\begin{aligned} & L \\ & L \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \\ & \hline \end{aligned}$ | $\begin{array}{ll} L & L \\ L & L \\ \hline \end{array}$ | $\begin{aligned} & 1 \\ & 1 \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline X \\ & X \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{~L} \\ & \hline \end{aligned}$ | $\begin{aligned} & Q_{A n} \\ & Q_{A n} \end{aligned}$ | $\begin{aligned} & Q_{\mathrm{Bn}} \\ & Q_{\mathrm{Bn}} \end{aligned}$ | $\begin{aligned} & \mathrm{Q}_{\mathrm{Cn}} \\ & \mathrm{Q}_{\mathrm{Cn}^{\prime}} \end{aligned}$ | $\begin{aligned} & Q_{D n} \\ & Q_{D_{n}} \end{aligned}$ | $\begin{aligned} & Q_{E n} \\ & Q_{E n} \end{aligned}$ | $\begin{aligned} & Q_{F n} \\ & Q_{F n} \end{aligned}$ | $\begin{aligned} & \mathrm{Q}_{\mathrm{Gn}} \\ & \mathrm{Q}_{\mathrm{Gn}} \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{~L} \end{aligned}$ | $\begin{aligned} & \mathrm{Q}_{\mathrm{GN}} \\ & \mathrm{Q}_{\mathrm{GN}} \end{aligned}$ |
| Shift Left | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{~L} \end{aligned}$ | $\begin{array}{ll} L & L \\ L & L \end{array}$ | $1$ | $\begin{gathered} \mathrm{H} \\ \mathrm{~L} \end{gathered}$ | $\begin{aligned} & x \\ & x \\ & \hline \end{aligned}$ | $\begin{aligned} & Q_{\mathrm{Bn}} \\ & \mathrm{Q}_{\mathrm{Bn}} \end{aligned}$ | $\begin{aligned} & \mathrm{Q}_{\mathrm{Cn}} \\ & \mathrm{Q}_{\mathrm{Cn}} \end{aligned}$ | $\begin{aligned} & Q_{D_{n}} \\ & Q_{D_{n}} \end{aligned}$ | $\begin{aligned} & Q_{E n} \\ & Q_{E n} \end{aligned}$ | $\begin{aligned} & \mathbf{Q}_{\mathrm{Fn}} \\ & \mathbf{Q}_{\mathrm{Fn}} \end{aligned}$ | $\begin{aligned} & \mathrm{Q}_{\mathrm{Gn}} \\ & \mathrm{Q}_{\mathrm{Gn}} \end{aligned}$ | $\begin{aligned} & Q_{\mathrm{Hn}} \\ & Q_{\mathrm{Hn}} \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & Q_{B n} \\ & Q_{B n} \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{~L} \end{aligned}$ |
| Load | H | H | H | X X | 1 | $\times$ | X | a | b | c | d | e | $f$ | g | h | a | h |

${ }^{\dagger}$ When one or both controls are high, the eight input/output terminals are disabled to the high impedance state; however, sequential operation or clearing of the register is not affected.

## MM54HCT373/MM74HCT373 TRI-STATE® Octal D-Type Latch MM54HCT374/MM74HCT374 TRI-STATE Octal D-Type Flip-Flop

what signals are present at.the other inputs and the state of the storage elements.
MM54HCT/MM74HCT devices are intended to interface between TTL and NMOS components and standard CMOS devices. These parts are also plug in replacements for LSTTL devices and can be used to reduce power consumption in existing designs.

## Features

- TTL input characteristic compatible
- Typical propagation delay: 20 ns
- Low input current: $1 \mu \mathrm{~A}$ maximum
- Low quiescent current: $80 \mu \mathrm{~A}$ maximum
- Compatible with bus-oriented systems
(m) Output drive capability: 15 LS-TTL loads and the state of the storage elements.
The MM54HCT374/MM74HCT374 are positive edge triggered flip-flops. Data at the $D$ inputs, meeting the setup and hold time requirements, are transferred to the Q outputs on positive going transitions of the CLOCK (CK) input. When a high logic level is applied to the OUTPUT CONTROL (OC) input, all outputs go to a high impedance state, regardless of


## Connection Diagrams

Dual-In-Line Package


MM54HCT373/MM74HCT373
54HCT373(J) $\quad \mathbf{7 4 H C T 3 7 3 ( J , N ) ~}$

## Dual-In-Line Package



MM54HCT374/MM74HCT374
54HCT374 (J) 74HCT374 (J,N)


AbSolute Max
Supply Voltage (VCc) -0.5 to +7.0 V -1.5 to $V_{C C}+1.5 \mathrm{~V}$ -0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ $\pm 20 \mathrm{~mA}$ $\pm 35 \mathrm{~mA}$ $\pm 70 \mathrm{~mA}$ 500 mW $260^{\circ} \mathrm{C}$

## Operating Conditions

| Supply Voltage( $\mathrm{V}_{\mathrm{CC}}$ ) | $\begin{gathered} \text { Min } \\ 4.5 \end{gathered}$ | $\begin{gathered} \operatorname{Max} \\ 5.5 \end{gathered}$ | Units V |
| :---: | :---: | :---: | :---: |
| DC Input or Output Voltage ( $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}$ ) | 0 | VCC | V |
| Operating Temperature Range( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |  |
| MM74HCT | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HCT | -55 | $+125$ | ${ }^{\circ} \mathrm{G}$ |
| Input Rise or Fall Times $\left(t_{r}, t_{f}\right)$ |  | 500 | ns |

## DC Electrical Characteristics

$\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%$ (unless otherwise specified)

| Symbol | Parameter | Conditions | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HCT} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HCT} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage | . |  | 2.0 | 2.0 | - 2.0 | V |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  |  | 0.8 | 0.8 | 0.8 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\|=20 \mu \mathrm{~A} \\ & \left\|I_{\text {OUT }}\right\|=6.0 \mathrm{~mA}, V_{C C}=4.5 \mathrm{~V} \\ & \left\|I_{\text {OUT }}\right\|=7.2 \mathrm{~mA}, V_{C C}=5.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}} \\ & 4.2 \\ & 5.7 \\ & \hline \end{aligned}$ | $\begin{array}{\|c\|} \hline \mathrm{V}_{\mathrm{CC}}-0.1 \\ 3.98 \\ 4.98 \\ \hline \end{array}$ | $\begin{gathered} \mathrm{V}_{\mathrm{CC}}-0.1 \\ 3.84 \\ 4.84 \\ \hline \end{gathered}$ | $\begin{gathered} \mathrm{V}_{\mathrm{CC}}-0.1 \\ 3.7 \\ 4.7 \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\|=20 \mu \mathrm{~A} \\ & \left\|I_{\text {OUT }}\right\|=6.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \\ & \left\|I_{\text {OUT }}\right\|=7.2 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=5.5 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 0 \\ 0.2 \\ 0.2 \end{gathered}$ | $\begin{gathered} 0.1 \\ 0.26 \\ 0.26 \end{gathered}$ | $\begin{gathered} 0.1 \\ \cdot \quad 0.33 \\ 0.33 \\ \hline \end{gathered}$ | $\begin{aligned} & 0.1 \\ & 0.4 \\ & 0.4 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{v} \\ & \mathrm{~V} \end{aligned}$ |
| In | Maximum Input Current | $\begin{aligned} & V_{\text {IN }}=V_{C C} \text { or } G N D, \\ & V_{I H} \text { or } V_{I L} \end{aligned}$ |  | $\pm 0.1$ | $\pm 1.0$ | - $\pm 1.0$ | $\mu \mathrm{A}$ |
| loz | Maximum TRI-STATE <br> Output Leakage <br> Current | $\begin{aligned} & V_{\text {OUT }}=V_{C C} \text { or } G N D \\ & \text { Enable }=V_{I H} \text { or VIL } \end{aligned}$ |  | $\pm 0.5$ | $\pm 5.0$ | $\pm 10$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & l_{\text {OUT }}=0 \mu \mathrm{~A} \end{aligned}$ |  | 8.0 | - 80 | 160 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {IN }}=2.4 \mathrm{~V}$ or 0.5 V (Note 4) |  | 1.0 | 1.3 | 1.5 | mA |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.

Note 4: Measured per pin. All others tied to $V_{C C}$ or ground.

## AC Electrical Characteristics мм54НСтз73／мм74Нстз73

$V_{C C}=5.0 \mathrm{~V}, t_{r}=t_{f}=6 \mathrm{~ns} T_{A}=25^{\circ} \mathrm{C}$（unless otherwise specified）

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{tpHL}^{\text {tplH }}$ | Maximum Propagation Delay Data to Output | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 18 | 25 | ns |
| $\mathrm{tPHL} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay ， Latch Enable to Output | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 21 | 30 | ns |
| $\mathrm{tPZH}^{\text {，}}$ tPZL | Maximum Enable Propagation Delay Control to Output | $\begin{aligned} & C_{L}=45 \mathrm{pF} \\ & R_{\mathrm{L}}=1 \mathrm{k} \Omega \end{aligned}$ | 20 | 28 | ns |
| $\mathrm{t}_{\mathrm{PHZ}, \mathrm{t}_{\text {PLZ }}}$ | Maximum Disable Propagation Delay Control to Output | $\begin{aligned} & C_{L}=5 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \hline \end{aligned}$ | 18 | 25 | ns |
| tw | Minimum Clock Pulse Width |  |  | 16 | ns |
| ts | Minimum Setup Time Data to Clock |  |  | 5 | ns |
| ${ }_{4}$ | Minimum Hold Time Clock to Data |  |  | 10 | ns |

## AC Electrical Characteristics мм54НСтз73／Мм74Нст373

$V_{C C}=5.0 \mathrm{~V} \pm 10 \%, t_{r}=t_{f}=6 \mathrm{~ns}$（unless otherwise specified）

| Symbol | Parameter | Conditions | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{t}_{\text {PHL }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay Data to Output | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 22 \\ & 30 \end{aligned}$ | $\begin{aligned} & 30 \\ & 40 \\ & \hline \end{aligned}$ | $\begin{aligned} & 37 \\ & 50 \\ & \hline \end{aligned}$ | $\begin{aligned} & 45 \\ & 60 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay Latch Enable to Output | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 25 \\ & 32 \end{aligned}$ | $\begin{aligned} & 35 \\ & 45 \end{aligned}$ | $\begin{aligned} & 44 \\ & 56 \end{aligned}$ | $\begin{aligned} & 53 \\ & 68 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{t}_{\text {PZH，}} \mathrm{t}_{\text {PZL }}$ | Maximum Enable Propagation Delay Control to Output | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \hline \end{aligned}$ | $\begin{aligned} & 21 \\ & 30 \end{aligned}$ | $\begin{aligned} & 30 \\ & 40 \end{aligned}$ | $\begin{aligned} & 37 \\ & 50 \end{aligned}$ | $\begin{aligned} & 45 \\ & 60 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{t}_{\text {PHZ }}$ tpLZ | Maximum Disable Propagation Delay Control to Output | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \hline \end{aligned}$ | 21 | 30 | 37 | 45 | ns |
| tw | Minimum Clock Pulse Width |  |  | 16 | 20 | 24 | ns |
| ts | Minimum Setup Time Data to Clock |  |  | 5 | 6 | 8 | ns |
| $\mathrm{t}_{\mathrm{H}}$ | Minimum Hold Time Clock to Data |  |  | 10 | 13 | 20 | ns |
| $\mathrm{CiN}^{\text {N }}$ | Maximum Input Capacitance |  |  | 10 | 10 | 10 | pF |
| COUT | Maximum Output Capacitance |  |  | 20 | 20 | 20 | pF |
| CPD | Power Dissipation Capacitance（Note 5） | $\begin{aligned} & \mathrm{G}=\mathrm{V}_{\mathrm{CC}} \\ & \mathrm{G}=\mathrm{GND} \end{aligned}$ |  |  |  |  | $\begin{aligned} & \mathrm{pF} \\ & \mathrm{pF} \end{aligned}$ |

## Truth Tables

| Output <br> Control | LE | Data | 373 <br> Output | 573 <br> Output |
| :---: | :---: | :---: | :---: | :---: |
| L | H | H | H | L |
| L | H | L | L | $\frac{H}{\text { L }}$ |
| H | X | X | Q $_{0}$ | Q0 |
| H | Z | Z |  |  |

$\mathrm{H}=$ high level， $\mathrm{L}=$ low level
$Q_{0}=$ level of output before steady－state input conditions were established．
$Z=$ high impedance

| Output <br> Control | Clock | Data | Output <br> （374） | Output <br> $(534)$ |
| :---: | :---: | :---: | :---: | :---: |
| L | $\uparrow$ | H | H | L |
| L | $\uparrow$ | L | L | H |
| L | L | X | $\mathrm{Q}_{0}$ | $\mathrm{Q}_{0}$ |
| H | X | X | Z | Z |

H＝High Level，L＝Low Level
$X=$ Don＇t Care
$\uparrow=$ Transition from low－to－high
Z $=$ High impedance state
$\mathrm{Q}_{0}=$ The level of the output before steady state input condi－ tions were established．

## AC Electrical Characteristics мМ54НСТ $374 /$ MМ74НСТ 374

$\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns} \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Clock Frequency |  | 50 | 30 | MHz |
| $t_{\text {PHL }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay to Output | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 20 | 32 | ns |
| $\mathrm{t}_{\text {PZH, }}$ tPZL. | Maximum Enable Propagation Delay Control to Output | $\begin{aligned} & C_{\mathrm{L}}=45 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \end{aligned}$ | 19 | 28 | ns |
| $t_{\text {PHZ }}, t_{\text {PLZ }}$ | Maximum Disable Propagation Delay Control to Output | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \hline \end{aligned}$ | 17 | 25 | ns |
| $\mathrm{t}_{\mathrm{W}}$ | Minimum Clock Pulse Width |  |  | 20 | ns |
| $\mathrm{t}_{5}$ | Minimum Setup Time Data to Clock |  |  | 5 | ns |
| $\mathrm{t}_{\mathrm{H}}$. | Minimum Hold Time Clock to Data |  |  | 16 | ns |

## AC Electrical Characteristics мм54НСтз74/Мм74НСтз74

$V_{C C}=5.0 \mathrm{~V} \pm 10 \%, t_{r}=t_{f}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Clock Frequency |  |  | 30 | 24 | 20 | MHz |
| $t_{\text {PHL }}$, tPLH | Maximum Propagation Delay to Output | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & 22 \\ & 30 \\ & \hline \end{aligned}$ | $\begin{aligned} & 36 \\ & 46 \\ & \hline \end{aligned}$ | $\begin{aligned} & 45 \\ & 57 \end{aligned}$ | $\begin{aligned} & 48 \\ & 69 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $t_{\text {PZH, }} \mathrm{t}_{\text {PZL }}$ | Maximum Enable Propagation Delay Control to Output | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \hline \end{aligned}$ | $\begin{aligned} & 21 \\ & 30 \end{aligned}$ | $\begin{aligned} & 30 \\ & 40 \end{aligned}$ | $\begin{aligned} & 37 \\ & 50 \end{aligned}$ | $\begin{aligned} & 45 \\ & 60 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $t_{\text {PHZ }}$ t $t_{\text {PLZ }}$ | Maximum Disable Propagation Delay Control to Output | $\begin{aligned} & C_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \end{aligned}$ | 21 | 30 | 37 | 45 | ns |
| tw | Minimum Clock Pulse Width |  |  | 16 | 20 | 24 | ns |
| ts | Minimum Setup Time Data to Clock |  |  | 20 | 25 | 30 | ns |
| $\mathrm{tH}^{\text {H }}$ | Minimum Hold Time Clock to Data |  |  | 5 | 5 | 5 | ns |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 10 | 10 | 10 | pF |
| Cout | Maximum Output Capacitance |  |  | 20 | 20 | 20 | pF |
| $\mathrm{C}_{\mathrm{PD}}$ | Power Dissipation Capacitance (Note 5) | $\begin{aligned} & \mathrm{G}=\mathrm{V}_{\mathrm{CC}} \\ & \mathrm{G}=\mathrm{GND} \end{aligned}$ |  |  |  | , | $\begin{aligned} & \mathrm{pF} \\ & \mathrm{pF} \end{aligned}$ |

Note 5: $C_{P D}$ determines the no load power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## Logic Diagrams

MM54HCT373/MM74HCT373


1

MM54HCT374/MM74HCT374


## MM54HCT521/MM74HCT521 <br> 8-Bit Magnitude Comparator (Equality Detector)

## General Description

This equality detector utilizes microCMOS Technology, 3.0 micron silicon gate N -well CMOS to compare bit for bit two 8 -bit words and indicate whether or not they are equal. The $\overline{\mathrm{P}=\mathrm{Q}}$ output indicates equality when it is low. A single active low enable is provided to facilitate cascading of several packages and enable comparison of words greater than 8 bits.
This device is useful in memory block decoding applications, where memory block enable signals must be generated from computer address information.
The comparator combines the low power consumption of CMOS, but inputs are compatible with TTL logic levels, and the output can drive 10 low power Schottky equivalent loads.

MM54HCT/MM74HCT devices are intended to interface between TTL and NMOS components and standard CMOS devices. These parts are also plug in replacements for LSTTL devices and can be used to reduce power consumption in existing designs.
All inputs are protected from damage due to static discharge by diodes to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

- TTL Input Compatible
- Typical propagation delay: 20 ns

■ Low quiescent current: $80 \mu \mathrm{~A}$ maximum ( 74 HCT series)

- Large output current: 4 mA


## Connection and Logic Diagrams

## Dual-In-Line Package



MM54HCT521/MM74HCT521
54HCT521 (J) 74HCT521 (J,N)

## Truth Table

| Inputs |  |  |
| :---: | :---: | :---: |
| Data | Enable |  |
| $\mathbf{P}, \mathbf{Q}=\mathbf{Q}$ |  |  |
| $\mathrm{P}=\mathrm{Q}$ | L | L |
| $\mathrm{P}>\mathrm{Q}$ | L | H |
| $\mathrm{P}<\mathrm{Q}$ | L | H |
| X | H | H |



TL/F/5018-2

| Absolute Maximum Ratings (Notes 1 \& 2) | Operating Conditions |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Supply Voltage (VCC) -0.5 to +7.0V |  | Min | Max | Units |
| DC Input Voltage ( $\mathrm{V}_{1 \mathrm{~N}}$ ) $\quad-1.5$ to $\mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V}$ | Supply Voltage( $\mathrm{V}_{\mathrm{Cc}}$ ) | 4.5 | 5.5 | V |
| DC Output Voltage (VOUT) $\quad-0.5$ to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ | DC Input or Output Voltage ( $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}$ ) | 0 | $\mathrm{V}_{\mathrm{Cc}}$ | V |
| Clamp Diode Current ( $\mathrm{I}_{\mathrm{K}}, \mathrm{l}_{\mathrm{OK}}$ ) $\pm 20 \mathrm{~mA}$ |  |  |  |  |
| DC Output Current, per pin (lour) $\pm 25 \mathrm{~mA}$ | Operating Temperature Ran MM74HCT688 | A) 40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| DC V $\mathrm{CCC}^{0}$ or GND Current, per pin (lcc) $\pm 50 \mathrm{~mA}$ | MM54HCT688 | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Storage Temperature Range (TSTG) - $65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ | Input Rise or Fall Times |  |  |  |
| Power Dissipation (PD) (Note 3) 500 mW | $\left(t_{r}, t_{f}\right)$ |  | 500 | ns |
| Lead Temperature ( $T_{\text {L }}$ (Soldering 10 seconds) $260^{\circ} \mathrm{C}$ |  |  |  |  |


| Symbol | Parameter | Conditions | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  |  | 2.0 | 2.0 | 2.0 | V |
| $V_{\text {IL }}$ | Maximum Low Level Input Voltage |  |  | 0.8 | 0.8 | 0.8 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{\text {IN }}=0.8 \mathrm{~V} \text { or } 2.0 \mathrm{~V} \\ & \mid \text { IOUT } \mid=20 \mu \mathrm{~A} \\ & \mid \text { IOUT } \mid=4.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \\ & \mid \text { IOUT } \mid=4.8 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=5.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & V_{\mathrm{CC}} \\ & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{gathered} V_{C C}-.1 \\ 3.98 \\ 4.98 \end{gathered}$ | $\begin{gathered} \mathrm{V}_{\mathrm{CC}}-.1 \\ 3.84 \\ 4.84 \end{gathered}$ | $\begin{gathered} V_{c c}-.1 \\ 3.7 \\ 4.7 \\ \hline \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\text {OL }}$ | Maximum Low Level Voltage | $\begin{aligned} & V_{I N}=\mathrm{V} 0.8 \mathrm{~V} \text { or } 2.0 \mathrm{~V} \\ & \mid \text { IOUT } \mid=20 \mu \mathrm{~A} \\ & \mid \text { IOUT } \mid=4.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\|=4.8 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=5.5 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 0 \\ 0.2 \\ 0.2 \\ \hline \end{gathered}$ | $\begin{gathered} 0.1 \\ 0.26 \\ 0.26 \\ \hline \end{gathered}$ | $\begin{gathered} 0.1 \\ 0.33 \\ 0.33 \\ \hline \end{gathered}$ | $\begin{aligned} & 0.1 \\ & 0.4 \\ & 0.4 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| IIN | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or GND } \\ & \text { I OUT }=0 \mu \mathrm{~A} \end{aligned}$ |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{1 \mathrm{~N}}=2.4 \mathrm{~V}$ or 0.4 V (Note 4) | 0.5 |  |  |  | mA |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: Measured per pin. All other inputs held at $V_{C C}$ or ground.

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{F}}=6 \mathrm{~ns}$ (unless otherwise noted.)

| Symbol | Parameter | Conditions | Typ | Guaranteed <br> Limit | Units |
| :--- | :--- | :---: | :---: | :---: | :---: |
| $t_{\text {PHL }}$ | Maximum Propagation <br> Delay - P or Q to Output |  | 19 | 30 | ns. |
| $t_{\text {PLH }}$ | Maximum Propagation <br> Delay - P or Q to Output |  | 13 | 22 | ns |
| $\mathrm{t}_{\mathrm{PHL}}$ | Maximum Propagation <br> Delay - Enable to Output |  | 13 | 20 | ns |
| $\mathrm{t}_{\mathrm{PHL}}$ | Maximum Propagation <br> Delay - Enable to Output |  | ns |  |  |

AC Electrical Characteristics $\mathrm{v}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$, (unless otherwise specified.)

| Symbol | Parameter | Condition | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Guaranteed Limits |  |  |  |
| ${ }_{\text {tPHL }}$ | Maximum Propagation Delay - P or Q to Output |  | 23 | 35 | 44 | 53 | ns |
| $t_{\text {PLH }}$ | Maximum Propagation Delay - P or Q to Output | - | 16 | 24 | 30 | 36 | ns |
| $\mathrm{t}_{\text {PHL }}$ | Maximum Propagation Delay - Enable to Output |  | 16 | 24 | 30 | 36 | ns |
| $\mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay - Enable to Output |  | 11 | 20 | 25 | - 30 | ns |
| ${ }^{\text {t }}$ HLL ${ }^{\text {t }}$ TLH | Maximum Output Rise and Fall Time |  | 8 | 15 | 19 | 22 | ns |
| $C_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) |  | 45 |  |  |  | pF |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2}+1+\mathrm{CC}, V_{C C}$. and the no load dynamic current consumption. $I_{S}=C_{P D} V_{C C}{ }^{f+1} \mathrm{CC}$.
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

# MM54HCT534／MM74HCT534 TRI－STATE Octal D－Type Flip－Flop 

TRI－STATE ${ }^{\circledR}$ Octal D－Type Latch

## General Description

The MM54HCT533／MM74HCT533 Octal D－TYPE LATCH－ ES and MM54HCT534／MM74HCT534 Octal D－TYPE FLIP FLOPS utilize microCMOS Technology， 3.0 micron silicon gate N －well CMOS，which provides the inherent benefits of low power consumption and wide power supply range，but are LS－TTL input and output characteristic \＆pinout compat－ ible．The TRI－STATE outputs are capable of driving 15 LS TTL loads．All inputs are protected from damage due to static discharge by internal diodes to $V_{C C}$ and ground．
When the MM54HCT533／MM74HCT533 LATCH ENABLE input is high，the $\bar{Q}$ outputs will follow the $D$ inputs．When the LATCH ENABLE goes low，data at the D inputs will be retained at the outputs until LATCH ENABLE returns high again．When a high logic level is applied to the OUTPUT CONTROL input，all outputs go to a high impedance state， regardless of what signals are present at the other inputs and the state of the storage elements．
The MM54HCT534／MM74HCT534 are positive edge trig－ gered flip－flops．Data at the D inputs，meeting the setup and hold time requirements，are transferred to the $\overline{\mathrm{Q}}$ outputs on
positive going transitions of the CLOCK（CK）input．When a high logic level is applied to the OUTPUT CONTROL（OC） input，all outputs go to a high impedance state，regardless of what signals are present at the other inputs and the state of the storage elements．
MM54HCT／MM74HCT devices are intended to interface be－ tween TTL and NMOS components and standard CMOS devices．These parts are also plug in replacements for LS－ TTL devices and can be used to reduce power consumption in existing designs．

## Features

－TTL input characteristic compatible
－Typical propagation delay： 18 ns
Low input current： $1 \mu \mathrm{~A}$ maximum
a Low quiescent current： $80 \mu \mathrm{~A}$ maximum
－Compatible with bus－oriented systems
－Output drive capability： 15 LS－TTL loads

Connection Diagrams
Dual－In－Line Package


Truth Tables
＇HCT533

| Output <br> Control | Latch <br> Enable <br> G | Data | Output |
| :---: | :---: | :---: | :---: |
| L | H | H | L |
| L | H | L | H |
| L | L | X | $\overline{\mathrm{Q}}_{0}$ |
| H | X | X | Z |

Dual－In－Line Package


MM54HCT534／MM74HCT534
＇HCT534

| Output <br> Control | Clock | Data | Output |
| :---: | :---: | :---: | :---: |
| L | $\uparrow$ | H | L |
| L | $\uparrow$ | L | H |
| L | L | X | $\bar{Q}_{0}$ |
| H | X | X | Z |

$H=$ High Level，L＝Low Level
X＝Don＇t Care
$\uparrow=$ Transition from low－to－high
Z $=$ High impedance state
$\overline{\mathrm{Q}}_{0}=$ The level of the output before steady state Input conditions were established

| Absolute Maximum Ratings (Notes 1 \& 2) |  |
| :---: | :---: |
| Supply Voltage ( $\mathrm{V}_{\mathrm{Cc}}$ ) - | -0.5 to +7.0 V |
| DC Input Voltage ( $\mathrm{V}_{\text {IN }}$ ) , -1.5 | -1.5 to $\mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V}$ |
| DC Output Voltage (VOUT) -0.5 | -0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ |
| Clamp Diode Current ( $\mathrm{I}_{\mathbf{I},}$, lok) | $\pm 20 \mathrm{~mA}$ |
| DC Output Current, per pin (lout) | $\pm 35 \mathrm{~mA}$ |
| DC V ${ }_{\text {CC }}$ or GND Current, per pin (ICC) | $\pm 70 \mathrm{~mA}$ |
| Storage Temperature Range ( $T_{\text {STG }}$ ) -65 | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Power Dissipation (PD) (Note 3) | 500 mW |
| Lead Temperature ( $\mathrm{T}_{\mathrm{L}}$ ) (Soldering 10 seconds) | conds) $\quad 260^{\circ} \mathrm{C}$ |

Operating Conditions


## DC Electrical Characteristics

$\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%$ (unless otherwise specified)

| Symbol | Parameter | Conditions | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} \quad 74 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Guaranteed Limits |  |  |  |
| $V_{I H}$ | Minimum High Level Input Voltage |  |  | 2.0 | 2.0 | 2.0 | V |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  |  | 0.8 | 0.8 | 0.8 | V |
| VOH | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{\text {IH }} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\|=20 \mu A \\ & \left\|I_{\text {OUT }}\right\|=6.0 \mathrm{~mA}, V_{C C}=4.5 \mathrm{~V} \\ & \left\|I_{\text {OUT }}\right\|=7.2 \mathrm{~mA}, V_{C C}=5.5 \mathrm{~V} \end{aligned}$ | $\begin{array}{r} V_{C C} \\ 4.2 \\ 5.7 \end{array}$ | $\begin{gathered} V_{C C}-0.1 \\ 3.98 \\ 4.98 \end{gathered}$ | $\begin{gathered} V_{C C}-0.1 \\ 3.84 \\ 4.84 \\ \hline \end{gathered}$ | $\begin{gathered} \mathrm{V}_{\mathrm{CC}}-0.1 \\ 3.7 \\ 4.7 \end{gathered}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\text {OL }}$ | Maximum Low Level Voltage | $\begin{aligned} & V_{I N}=V_{\text {IH }} \text { or } V_{\text {IL }} \\ & \left\|I_{\text {OUT }}\right\|=20 \mu \mathrm{~A} \\ & \left\|I_{\text {OUT }}\right\|=6.0 \mathrm{~mA}, V_{C C}=4.5 \mathrm{~V} \\ & \left\|I_{\text {OUT }}\right\|=7.2 \mathrm{~mA}, \mathrm{~V}_{\text {CC }}=5.5 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 0 \\ 0.2 \\ 0.2 \end{gathered}$ | $\begin{gathered} 0.1 \\ 0.26 \\ 0.26 \end{gathered}$ | $\begin{gathered} 0.1 \\ 0.33 \\ 0.33 \end{gathered}$ | $\begin{aligned} & 0.1 \\ & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{v} \\ & \mathrm{v} \\ & \mathrm{v} \end{aligned}$ |
| $\mathrm{I}_{\mathrm{IN}}$ | Maximum Input Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D, \\ & V_{I H} \text { or } V_{I L} \end{aligned}$ |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| 102 | Maximum TRI-STATE <br> Output Leakage <br> Current | $\begin{aligned} & V_{\text {OUT }}=V_{C C} \text { or } G N D \\ & \text { Enable }=V_{I H} \end{aligned}$ |  | $\pm 0.5$ | $\pm 5.0$ | $\pm 10$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or GND } \\ & l_{\text {OUT }}=0 \mu \mathrm{~A} \end{aligned}$ |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {IN }}=2.4 \mathrm{~V}$ or 0.5V (Note 4) |  |  |  |  | mA |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic "J" package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: Measured per pin. All others tied to $V_{C C}$ or ground.

## AC Electrical Characteristics мм54НСт5з3/Мм74НСт533

$\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns} \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | Typ | Guaranteed LImit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {PHL }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay Data to Output | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 18 | 25 | ns |
| $\mathrm{t}_{\text {PHL, }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay Latch Enable to Output | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 21 | 30 | ns |
| $\mathrm{t}_{\text {PZH, }} \mathrm{t}_{\text {PzL }}$ | Maximum Enable Propagation Delay Control to Output | $\begin{aligned} & C_{L}=45 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \hline \end{aligned}$ | 20 | 28 | ns |
| $\mathrm{t}_{\text {PHZ }}, \mathrm{t}_{\text {PLZ }}$ | Maximum Disable Propagation Delay Control to Output | $\begin{aligned} & C_{L}=5 \mathrm{pF} \\ & R_{L}=1 \mathrm{k} \Omega \\ & \hline \end{aligned}$ | 18 | 25 | ns |
| tw | Minimum Clock Pulse Width |  |  | 16 | ns |
| ts | Minimum Setup Time Data to Clock |  |  | 5 | ns |
| $t_{H}$ | Minimum Hold Time Clock to Data |  |  | 10 | ns |

## AC Electrical Characteristics мм54НСТ $533 /$ ММ74НСТ 533

$\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\mathrm{T}_{\mathrm{A}}=-44 \mathrm{HCT} \text { to } 85^{\circ} \mathrm{C}$ | $\mathrm{T}_{\mathrm{A}}=\stackrel{54 \mathrm{HCT}}{-55} \text { to } 125^{\circ} \mathrm{C}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{t}_{\text {PHL }}$, $\mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay Data to Output | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & 22 \\ & 30 \\ & \hline \end{aligned}$ | $\begin{aligned} & 30 \\ & 40 \end{aligned}$ | $\begin{aligned} & 37 \\ & 50 \\ & \hline \end{aligned}$ | $\begin{aligned} & 45 \\ & 60 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| $\mathrm{t}_{\mathrm{PHL}}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay Latch Enable to Output | $\begin{aligned} & C_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & 25 \\ & 32 \end{aligned}$ | $\begin{aligned} & 35 \\ & 45 \end{aligned}$ | $\begin{aligned} & \hline 44 \\ & 56 \end{aligned}$ | $\begin{aligned} & 53 \\ & 68 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{t}_{\text {PZ }}, \mathrm{tpzL}$ | Maximum Enable Propagation Delay Control to Output | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & C_{L}=150 \mathrm{pF} \\ & R_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \hline \end{aligned}$ | $\begin{aligned} & 21 \\ & 30 \end{aligned}$ | $\begin{aligned} & 30 \\ & 40 \end{aligned}$ | $\begin{aligned} & 37 \\ & 50 \end{aligned}$ | $\begin{aligned} & 45 \\ & 60 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{t}_{\text {PHZ }}, \mathrm{t}_{\text {PLZ }}$ | Maximum Disable Propagation Delay Control to Output | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \hline \end{aligned}$ | 21 | 30 | 37 | 45 | ns |
| tw | Minimum Clock Pulse Width |  |  | 16 | 20 | 24 | ns |
| ts | Minimum Setup Time Data to Clock |  |  | 5 | 6 | 8 | ns |
| ${ }_{\text {t }}^{\mathrm{H}}$ | Minimum Hold Time Clock to Data |  |  | 10 | 13 | 20 | ns |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 10 | 10 | 10 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Maximum Output Capacitance |  |  | 20 | 20 | 20 | pF |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | $\begin{aligned} & \mathrm{G}=\mathrm{V}_{\mathrm{CC}} \\ & \mathrm{G}=\mathrm{GND} \end{aligned}$ |  |  |  |  | $\begin{aligned} & \mathrm{pF} \\ & \mathrm{pF} \end{aligned}$ |

AC Electrical Characteristics mм54НСТ534/MM74HCT534
$V_{C C}=5.0 \mathrm{~V}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns} \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $f_{\text {MAX }}$ | Maximum Clock Frequency |  | 50 | 30 | MHz |
| ${ }_{\text {tPHL, }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay to Output | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 20 | 32 , | ns |
| $\mathrm{t}_{\text {PZH, }} \mathrm{t}_{\text {PZL }}$ | Maximum Enable Propagation Delay Control to Output | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=45 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \end{aligned}$ | 19 | 28 | ns |
| ${ }_{\text {tPHZ, }} \mathrm{tPLZ}$ | Maximum Disable Propagation Delay Control to Output | $\begin{aligned} & C_{L}=5 \mathrm{pF} \\ & R_{L}=1 \mathrm{k} \Omega \\ & \hline \end{aligned}$ | 17 | 25 | ns |
| tw | Minimum Clock Pulse Width |  |  | 20 | ns |
| ts | Minimum Setup Time Data to Clock |  |  | 5 | ns |
| $t_{\text {H }}$ | Minimum Hold Time Clock to Data |  |  | 16 | ns |

## AC Electrical Characteristics мм54НСТ $534 /$ Мм74НСт534

$V_{C C}=5.0 \mathrm{~V} \pm 10 \%, t_{r}=t_{f}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HCT} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Clock Frequency | , |  | 30 | 24 | 20 | MHz |
| $\mathrm{tPHL}^{\text {, }}$ tPLH | Maximum Propagation Delay to Output | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 22 \\ & 30 \end{aligned}$ | $\begin{aligned} & 36 \\ & 46 \end{aligned}$ | $\begin{aligned} & 45 \\ & 57 \end{aligned}$ | $\begin{aligned} & 48 \\ & 69 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{t}_{\text {PZ }} \mathrm{H}^{\prime}, \mathrm{t}_{\text {PZL }}$ | Maximum Enable Propagation Delay Control to Output | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \hline \end{aligned}$ | $\begin{aligned} & 21 \\ & 30 \end{aligned}$ | $\begin{aligned} & 30 \\ & 40 \end{aligned}$ | $\begin{aligned} & 37 \\ & 50 \end{aligned}$ | $\begin{aligned} & 45 \\ & 60 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $t_{\text {PHZ }}, t_{\text {PLZ }}$ | Maximum Disable Propagation Delay Control to Output | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \end{aligned}$ | 21 | 30 | 37 | 45 | ns |
| tw | Minimum Clock Pulse Width |  |  | 16 | 20 | 24 | ns |
| ts | Minimum Setup Time Data to Clock |  |  | 20 | 25 | 30 | ns |
| $t_{H}$ | Minimum Hold Time Clock to Data |  |  | 5 | 5 | 5 | ns |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  | . | 10 | 10 | 10 | pF |
| COUT | Maximum Output Capacitance |  |  | 20 | 20 | 20 | pF |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | $\begin{aligned} & \mathrm{G}=\mathrm{V}_{\mathrm{CC}} \\ & \mathrm{G}=\mathrm{GND} \end{aligned}$ |  |  |  |  | $\begin{aligned} & \mathrm{pF} \\ & \mathrm{pF} \end{aligned}$ |

Note 5: $C_{P D}$ determines the no load power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

National Semiconductor

## MM54HCT540/MM74HCT540 Inverting Octal TRI-STATE® Buffer MM54HCT541/MM74HCT541 Octal TRI-STATE Buffer

## General Description

These TRI-STATE buffers utilize microCMOS Technology, 3.0 micron silicon gate N -well CMOS, and are general purpose high speed inverting and non-inverting buffers. They possess high drive current outputs which enable high speed operation even when driving large bus capacitances. These circuits achieve speeds comparable to low power Schottky devices, while retaining the low power consumption of CMOS. Both devices are TTL input compatible and have a fanout of 15 LS-TTL equivalent inputs.
MM54HCT/MM74HCT devices are intended to interface between TTL and NMOS components and standard CMOS devices. These parts are also plug in replacements for LSTTL devices and can be used to reduce power consumption in existing designs.
The MM54HCT540/MM74HCT540 is an. inverting buffer and the MM54HCT541/MM74HCT541 is a non-inverting buffer. The TRI-STATE control gate operates as a two-input

NOR such that if either $\overline{\mathrm{G} 1}$ or $\overline{\mathrm{G} 2}$ are high, all eight outputs are in the high-impedance state.
In order to enhance PC board layout, the 'HCT540 and 'HCT541 offers a pinout having inputs and outputs on opposite sides of the package. All inputs are protected from damage due to static discharge by diodes to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

- TTL input compatible

Typical propagation delay: 12 ns

- TRI-STATE outputs for connection to system buses
- Low quiescent current: $80 \mu \mathrm{~A}$
- Output current: 6 mA

Connection Diagrams
Dual-In-Line Package


MM54HCT540/MM74HCT540
54HCT540 (J) 74HCT540 (J,N)


MM54HCT541/MM74HCT541
54HCT541 (J) 74HCT541 (J,N)


## Operating Conditions

| Supply Voltage( $\mathrm{V}_{\mathrm{CC}}$ ) | $\begin{gathered} \text { Min } \\ 4.5 \end{gathered}$ | $\begin{gathered} \text { Max } \\ 5.5 \end{gathered}$ | Units V |
| :---: | :---: | :---: | :---: |
| DC Input or Output Voltage ( $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}$ ) | 0 | $\mathrm{V}_{C C}$ | V |
| Operating Temperature Range( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |  |
| MM74HCT | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HCT | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |  |
| ( $t_{r}, t_{t}$ ) |  | 500 | ns |

## DC Electrical Characteristics

$V_{C C}=5 \mathrm{~V} \pm 10 \%$ (unless otherwise specified)

| Symbol | Parameter | Conditions | $\mathrm{T}_{\text {A }}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  |  | 2.0 | 2.0 | 2.0 | V |
| $\mathrm{V}_{\mathrm{IL}}$ | Maximum Low Level Input Voltage |  |  | 0.8 | 0.8 | 0.8 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{\text {IN }}=V_{\text {IH }} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\|=20 \mu \mathrm{~A} \\ & \left\|I_{\text {OUT }}\right\|=6.0 \mathrm{~mA}, V_{\text {CC }}=4.5 \mathrm{~V} \\ & \mid \text { lout } \mid=7.2 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=5.5 \mathrm{~V} \end{aligned}$ | $\begin{array}{r} V_{C C} \\ 4.2 \\ 5.7 \\ \hline \end{array}$ | $\begin{gathered} \mathrm{V}_{\mathrm{CC}}-0.1 \\ 3.98 \\ 4.98 \\ \hline \end{gathered}$ | $\begin{gathered} V_{C C}-0.1 \\ 3.84 \\ 4.84 \\ \hline \end{gathered}$ | $\begin{gathered} V_{c c}-0.1 \\ 3.7 \\ 4.7 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{v} \\ & \mathrm{v} \\ & \hline \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Voltage | $\begin{aligned} & V_{I N}=V_{\text {IH }} \text { or } V_{\text {IL }} \\ & \left\|I_{\text {OUT }}\right\|=20 \mu \mathrm{~A} \\ & \left\|\left.\right\|_{\text {OUT }}\right\|=6.0 \mathrm{~mA}, V_{\mathrm{CC}}=4.5 \mathrm{~V} \\ & \mid \text { lout }^{\text {OUT }} \mid=7.2 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=5.5 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 0 \\ 0.2 \\ 0.2 \\ \hline \end{gathered}$ | $\begin{gathered} 0.1 \\ 0.26 \\ 0.26 \end{gathered}$ | $\begin{gathered} 0.1 \\ 0.33 \\ 0.33 \end{gathered}$ | $\begin{aligned} & 0.1 \\ & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{v} \\ & \mathrm{v} \\ & \mathrm{v} \end{aligned}$ |
| $\mathrm{I}_{\mathrm{N}}$ | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| loz | Maximum TRI-STATE <br> Output Leakage <br> Current | $\begin{aligned} & V_{\text {OUT }}=V_{C C} \text { or } G N D \\ & \bar{G}=V_{I H} \end{aligned}$ |  | $\pm 0.5$ | $\pm 5.0$ | $\pm 10$ | $\mu \mathrm{A}$ |
| Icc | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & I_{\text {OUT }}=0 \mu \mathrm{~A} \\ & \hline \end{aligned}$ |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\mathrm{IN}}=2.4 \mathrm{~V}$ or 0.4 V (Note 4) | 0.6 | 1.0 | 1.3 | 1.5 | mA |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " $N$ " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic "J" package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: Measured per input. All other inputs at $V_{C C}$ or GND.

## AC Electrical Characteristics мм54НСт540/МM74HCT540

$V_{C C}=5.0 \mathrm{~V}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns} \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, (unless otherwise specified)

| Symbol | Parameter | Conditions | Typ | Guaranteed <br> Limits | Units |
| :---: | :--- | :--- | :---: | :---: | :---: |
| t $_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Output <br> Propagation Delay | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 12 | 18 | ns |
| t pZL, $\mathrm{t}_{\text {PZH }}$ | Maximum Output <br> Enable Time | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ <br> $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ | 14 | 28 | ns |
| $\mathrm{t}_{\text {PLZ }}, \mathrm{t}_{\text {PHZ }}$ | Maximum Output <br> Disable Time | $\mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}$ <br> $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ | 13 | 25 | ns |

## AC Electrical Characteristics мм 4 НСст540/Мм74НСт540

$V_{C C}=5.0 \mathrm{~V} \pm 10 \%, t_{r}=t_{f}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions |  | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HCT} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ |  | Guaranteed | imits |  |
| $\mathrm{t}_{\text {PHL }} \mathrm{t}_{\text {PLH }}$ | Maximum Output Propagation Delay | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |  | 12 | 20 | 25 | 30 | ns |
|  |  | $C_{L}=150 \mathrm{pF}$ |  | 22 | 30 | 38 | 45 | ns |
| $t_{\text {tPZ }}, t_{\text {PRL }}$ | Maximum Output Enable Time | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | 15 | 30 | 38 | 45 | ns |
|  |  |  | $\mathrm{C}_{\mathrm{L}}=150 \mathrm{pF}$ | 20 | 40 | 50 | 60 | ns |
| $\mathrm{t}_{\text {PHZ }}, \mathrm{tPLZ}$ | Maximum Output Disable Time | $\begin{aligned} & R_{L}=1 \mathrm{k} \Omega \\ & C_{L}=50 \mathrm{pF} \end{aligned}$ |  | 15 | 30 | 38 | 45 | ns |
| ${ }_{\text {t }}^{\text {THL, }}$, ${ }_{\text {TLL }}$ | Maximum Output Rise and Fall Time | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |  | 6 | 12 | 15 | 18 | ns |
| $\mathrm{Cl}_{\mathrm{IN}}$ | Maximum Input Capacitance |  | , | 5 | 10 | 10 | 10 | pF |
| COUT | Maximum Output Capacitance |  |  | 15 | 20 | 20 | 20 | pF |
| $\mathrm{CPD}{ }^{\prime}$ | Power Dissipation Capacitance (Note 5) | (per output) | $\begin{aligned} & \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{CC}} \\ & \overline{\mathrm{G}}=\mathrm{GND} \end{aligned}$ | $\begin{aligned} & 12 \\ & 50 \end{aligned}$ |  |  |  | $\begin{aligned} & \mathrm{pF} \\ & \mathrm{pF} \end{aligned}$ |

## AC Electrical Characteristics Mм54НСТ541/ММ74НСТ541

$V_{C C}=5.0 \mathrm{~V}, t_{r}=t_{f}=6 \mathrm{~ns} T_{A}=25^{\circ} \mathrm{C}$, (unless otherwise specified)

| Symbol | Parameter | Conditions | Typ | Guaranteed <br> Limits | Units |
| :---: | :--- | :--- | :---: | :---: | :---: |
| $t_{\text {PHL }} t_{\text {PLH }}$ | Maximum Output <br> Propagation Delay | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 13 | 20 | ns |
| $\mathrm{t}_{\text {PZL }}, \mathrm{t}_{\mathrm{PZH}}$ | Maximum Output <br> Enable Time | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ <br> $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ | 17 | 28 | ns |
| $\mathrm{t}_{\text {PLZ }}, \mathrm{t}_{\mathrm{PHZ}}$ | Maximum Output <br> Disable Time | $\mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}$ <br> $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ | 15 | 25 | ns |

## AC Electrical Characteristics Mм54НСТ541/MM74НСТ541

$V_{C C}=5.0 \mathrm{~V} \pm 10 \%, t_{r}=t_{f}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions |  | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ |  | Guaranteed | Limits |  |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Output Propagation Delay | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |  | 14 | 23 | 29 | 34 | ns |
|  |  | $\mathrm{C}_{\mathrm{L}}=150 \mathrm{pF}$ |  | 17 | 33 | 42 | 49 | ns |
| $\mathrm{t}_{\text {PZ }}$, $\mathrm{t}_{\text {PZL }}$ | Maximum Output Enable Time | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | 17 | 30 | 38 | 45 | ns |
|  |  |  | $\mathrm{C}_{\mathrm{L}}=150 \mathrm{pF}$ | 22 | 40 | 50 | 60 | ns |
| $\mathrm{t}_{\text {PHZ }}$, tpLZ | Maximum Output Disable Time | $\begin{aligned} & R_{L}=1 \mathrm{k} \Omega \\ & C_{L}=50 \mathrm{pF} \\ & \hline \end{aligned}$ |  | 17 | 30 | 38 | 45 | ns |
| $\mathrm{t}_{\text {THL }}$, $\mathrm{T}_{\text {TLH }}$ | Maximum Output Rise and Fall Time | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |  | 6 | 12 | 15 | 18 | ns |
| $\mathrm{C}_{\mathbb{N}}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |
| Cout | Maximum Output Capacitance |  |  | 15 | 20 | 20 | 20 | pF |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation <br> Capacitance (Note 5) | (per output) | $\begin{aligned} & \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{CC}} \\ & \overline{\mathrm{G}}=\mathrm{GND} \end{aligned}$ | $\begin{aligned} & 12 \\ & 45 \end{aligned}$ |  |  |  | $\begin{aligned} & \mathrm{pF} \\ & \mathrm{pF} \end{aligned}$ |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## General Description

This octal transcieiver utilizes microCMOS technology, 3.0 micron silicon gate N -well CMOS, and is intended for two-way asynchronous communication between data buses. These devices possess the low power consumption of CMOS circuitry, yet have speeds comparable to low power Schottky TTL circuits. They are also input and output compatible with LS-TTL, and can drive up to 15 LS-TTL loads. All inputs are protected from damage due to static discharge by diodes to $\mathrm{V}_{\mathrm{CC}}$ and ground.
The HCT543 contains two sets of D-type latches for temporary storage of data flowing in either direction. Separate latch enable and output enable inputs are provided for each register to permit independent control of inputting and outputting in either direction of data flow.
For data flow from $A$ to $B$, for example, the $A$-to- $B$ enable ( $\overline{E A B}$ ) input must be 'low' in order to enter data from $A 0-A 7$ or take data from $\mathrm{B} 0-\mathrm{B} 7$, as indicated in the $/ / \mathrm{O}$ Control Table. With $\overline{\mathrm{EAB}}$ low, a low signal on A -to. B latch enable ( $\overline{\mathrm{LEAB}}$ ) input makes the $\mathrm{A}-\mathrm{to}$-B latches transparent; a subsequent low-to-high transition of the $\overline{\text { LEAB }}$ signal puts the A latches in the storage mode and their outputs no longer change with the $A$ inputs. With $\overline{E A B}$ and $\overline{O E A B}$ both low, the TRI-STATE ${ }^{\oplus}$ B output buffers are active and reflect the data present at the output of the $A$ latches. Control of data flow from $B$ to $A$ is similar, but uses the $\overline{E B A}, \overline{\angle E B A}$ and $\overline{O E B A}$ inputs.

## Features

- TTL input compatible
- Octal TRI-STATE outputs for $\mu \mathrm{P}$ bus applications
- Output drive capability: 15 LS-TTL loads

国 Large output current: 6 mA

- Back-to-back registers for storage
- Separate controls for data flow in each direction


## I/O Control Table

| Inputs |  |  | Latch Status | Output Buffers |
| :---: | :---: | :---: | :---: | :---: |
| $\overline{\text { AB }}$ | $\overline{\text { LEAB }}$ | $\overline{\mathrm{OEAB}}$ | A.to•B | B0-B7 |
| H | X | X | Storing | Hi-Z |
| X | H | - | Storing | - |
| X | - | H | - | Hi-Z |
| L | L | L | Transparent | Current A Inputs |
| L | H | L | Storing | Previous A Inputs |

[^17]
## Logic Diagram



## Connection Diagram



## General Description

This octal transceiver utilizes microCMOS technology, 3.0 micron silicon gate N -well CMOS, and is intended for two-way asynchronous communication between data buses. These devices possess the low power consumption of CMOS circuitry, yet have speeds comparable to low power Schottky TTL circuits. They are also input and output compatible with LS-TTL, and can drive up to 15 LS-TTL loads. All inputs are protected from damage due to static discharge by diodes to $V_{C C}$ and ground.
The HCT544 contains two sets of D-type latches for temporary storage of data flowing in either direction. Separate latch enable and output enable inputs are provided for each register to permit independent control of inputting and outputting in either direction of data flow.
For data flow from $A$ to $B$, for example, the A-to-B enable ( $\overline{E A B}$ ) input must be 'low' in order to enter data from $A 0-A 7$ or take data from $\mathrm{B} 0-\mathrm{B} 7$, as indicated in the I/O Control Table. With $\overline{E A B}$ low, a low signal on A-to-B latch enable ( $\overline{L E A B}$ ) input makes the A-to-B latches transparent; a subsequent low-to-high transition of the $\overline{\text { LEAB }}$ signal puts the A latches in the storage mode and their outputs no longer change with the $A$ inputs. With $\overline{E A B}$ and $\overline{O E A B}$ both low, the TRI-STATE ${ }^{\circledR}$ B output buffers are active and reflect the data present at the output of the $A$ latches. Control of data flow from $B$ to $A$ is similar, but use the $\overline{E B A}, \overline{L E B A}$ and $\overline{O E B A}$ inputs.

## Features

- Inverting outputs
- TTL input compatible
- Octal TRI-STATE outputs for $\mu \mathrm{P}$ bus applications
- Output drive capability: 15 LS-TTL loads
- Large output current: 6 mA
- Back-to-back registers for storage
- Separate controls for data flow in each direction


## I/O Control Table

| Inputs |  |  | Latch Status A.to-B | Output Buffers |
| :---: | :---: | :---: | :---: | :---: |
| $\overline{\text { EAB }}$ | LEAB | $\overline{\text { OEAB }}$ |  | B0-B7 |
| H | X | X | Storing | Hi-Z |
| X | H | - | Storing | . - |
| X | - | H | $\cdot$ - | $\mathrm{Hi}-\mathrm{Z}$ |
| L | L | L | Transparent | Current A Inputs |
| L | H | L | Storing | Previous A Inputs* |

*Before $\overline{\text { LEAB }}$ low-to-high transition
$H=$ high voltage level
$\mathrm{L}=$ low voltage level
$\mathrm{X}=$ don't care
$\dagger A$-to $B$ data flow shown: $B$-to-A flow control is the same, except uses $\overline{E B A}, \overline{L E B A}$ and $\overline{O E B A}$

## Logic Diagram



## Connection Diagram

Dual-In-Line Package

# MM54HCT550/MM74HCT550 Octal Registered Transceiver with Status Flags 

## General Description

This octal transceiver utilizes microCMOS technology, 3.0 micron silicon gate N -well CMOS, and is intended for two-way asynchronous communication between data buses. These devices possess the low power consumption of CMOS circuitry, yet have speeds comparable to low power Schottky TTL circuits. They are also input and output compatible with LS-TTL, and can drive up to 15 LS-TTL loads. All inputs are protected from damage due to static discharge by diodes to $V_{C C}$ and ground.

The MM54HCT550/MM74HCT550 contain two 8 -bit registers for temporary storage of data flowing in either direction. Each register has its own clock pulse and clock enable inputs, as well as a flag flip-flop that is set automatically as the register is loaded. Each flag flip-flop is provided with a clear input, and each register has a separate output enable control for its TRI-STATE ${ }^{\mathbb{Q}}$ buffers. The separate clocks, flags and enables provide considerable flexibility as I/O ports for demand-response data transfer.
Data applied to the A inputs is entered and stored on the rising edge of the $A$ clock pulse (CPA), provided that the $A$ clock enable ( $\overline{\mathrm{CEA}}$ ) is low; simultaneously, the status flip. flop is set and the A-to-B flag (FAB) output goes high. Data
thus entered from the $A$ inputs is present at the inputs to the $B$ output buffers, but appears only on the $B / / O$ pins when the $B$ output enable $(\overline{\mathrm{OEB}})$ signal is made low. After the B output data is assimilated, the receiving system clears the A.to.B flag flip-flop by applying a low-to-high transition to the CFAB input. Optionally, the $\overline{O E A}$ and CFAB pins can be tied together and operated by one function from the receiving system.

Data flow from B-to-A proceeds in the same manner described for $A$-to- $B$ flow. Inputs $\overline{C E B}$ and $C P B$ enter the $B$ input data and set the B-to-A flag (FBA) output high. A low signal on OEA enables the A output buffers and a low-tohigh transition on CFBA clears the FBA flag.

## Features

- TTL compatible inputs
- Output drive: 15 LS-TTL loads
- Large output current: 6 mA
- Back-to-back registers for storage
- Register status flag flip.flops
- Separate edge-detecting clears for flags

Logic Diagram


Connection Diagram

Dual-In-Line Package

MM54HCT551/MM74HCT551 Octal Registered Inverting Transceiver with Status Flags

## General Description

This octal transceiver utilizes microCMOS technology, 3.0 micron silicon gate N -well CMOS, and is intended for two-way asynchronous communication between data buses. These devices possess the low power consumption of CMOS circuitry, yet have speeds comparable to low power Schottky TTL circuits. They are also input and output compatible with LS-TTL, and can drive up to 15 LS-TTL loads. All inputs are protected from damage due to static discharge by diodes to $V_{C C}$ and ground.
The MM54HCT551/MM74HCT551 contain two 8 -bit registers for temporary storage of data flowing in either direction. Each register has its own clock pulse and clock enable inputs, as well as a flag flip-flop that is set automatically as the register is loaded. Each flag flip.flop is provided with a clear input, and each register has a separate output enable control for its TRI-STATE ${ }^{\text {© }}$ buffers. The separate clocks, flags and enables provide considerable flexibility as $1 / O$ ports for demand-response data transfer.
Data applied to the $A$ inputs is entered and stored on the rising edge of the $A$ clock pulse (CPA), provided that the $A$ clock enable ( $\overline{C E A}$ ) is low; simultaneously, the status flipflop is set and the A-to-B flag (FAB) output goes high. Data
thus entered from the $A$ inputs is present at the inputs to the $B$ output buffers, but appears only on the $B / / O$ pins when the $B$ output enable $(\overline{\mathrm{OEB}})$ signal is made low. After the $B$ output data is assimilated, the receiving system clears the A-to-B flag flip-flop by applying a low-to-high transition to the CFAB input. Optionally, the $\overline{O E A}$ and CFAB pins can be tied together and operated by one function from the receiving system.
Data flow from B-to-A proceeds in the same manner described for $A$-to-B flow. Inputs $\overline{\mathrm{CEB}}$ and $C P B$ enter the $B$ input data and set the B-to-A flag (FBA) output high. A low signal on OEA enables the A output buffers and a low-tohigh transition on CFBA clears the FBA flag.

## Features

- Inverting outputs
- TTL compatible inputs
- Output drive: 15 LS-TTL loads
- Large output current: 6 mA
- Back-to-back registers for storage
- Register status flag flip-flops
- Separate edge-detecting clears for flags


## Logic Diagram ${ }^{\prime}$



## Connection Diagram

Dual-In-Line Package


## MM54HCT563/MM74HCT563 TRI-STATE ${ }^{\circledR}$ Octal D-Type Latch with Inverted Outputs

## General Description

These high speed OCTAL D-TYPE LATCHES utilize microCMOS Technology, 3.0 micron silicon gate N -well CMOS. They possess the high noise immunity and low power consumption of standard CMOS integrated circuits, as well as the ability to drive 15 LS-TTL loads. Due to the large output drive capability and the TRI-STATE feature, these devices are ideally suited for interfacing with bus lines in a bus organized system.
When the LATCH ENABLE (LE) input is high, the Q outputs will follow the inversion of the D inputs. When the LATCH ENABLE goes low, data at the D inputs will be retained at the outputs until LATCH ENABLE returns high again. When a high logic level is applied to the OUTPUT CONTROL input, all outputs go to a high impedance state, regardless of what signals are present at the other inputs and the state of the storage elements.

The $54 \mathrm{HCT} / 74 \mathrm{HCT}$ logic family is speed, function and pinout compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

- Typical propagation delay: 13 ns
m Low input current: $1 \mu \mathrm{~A}$ maximum
■ Low quiescent current: $80 \mu \mathrm{~A}$ maximum ( 74 series)
- Compatible with bus-oriented systems

■ Output drive capability: 15 LS-TTL loads

- TTL input characteristic compatible


## Connection Diagram

## Dual-In-Line Package



Truth Table

| Output <br> Control | Latch <br> Enable | Data | Output |
| :---: | :---: | :---: | :---: |
| L | H | H | L |
| L | H | L | H |
| L | L | X | Q0 |
| H | X | X | Z |

[^18]| Absolute Maximum Ratings (Notes $1 \& 2$ ) |  |
| :--- | ---: |
| Supply Voltage $\left(\mathrm{V}_{\mathrm{CC}}\right)$ | -0.5 to +7.0 V |
| DC Input Voltage $\left(\mathrm{V}_{\mathrm{IN}}\right)$ | -1.5 to $\mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V}$ |
| DC Output Voltage $\left(\mathrm{V}_{\mathrm{OUT}}\right)$ | -0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ |
| Clamp Diode Current (IK, loK) | $\pm 20 \mathrm{~mA}$ |
| DC Output Current, per pin (IOUT) | $\pm 35 \mathrm{~mA}$ |
| DC $\mathrm{V}_{\mathrm{CC}}$ or GND Current, per pin (ICC) | $\pm 70 \mathrm{~mA}$ |
| Storage Temperature Range ( $\left.\mathrm{T}_{\mathrm{STG}}\right)$ | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Power Dissipation $\left(\mathrm{PD}_{\mathrm{D}}\right)$ (Note 3) | 500 mW |
| Lead Temperature $\left(\mathrm{T}_{\mathrm{L}}\right)$ (Soldering 10 seconds) | $260^{\circ} \mathrm{C}$ |

Operating Conditions

|  | Min | Max | Units |
| :---: | :---: | :---: | :---: |
| Supply Voltage( $\mathrm{V}_{\mathrm{Cc}}$ ) | 4.5 | 5.5 | V |
| DC Input or Output Voltage ( $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}$ ) | 0 | $\mathrm{V}_{\mathrm{Cc}}$ | V |
| Operating Temperature Range( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |  |
| MM74HCT | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HCT | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times $\left(t_{r}, t_{t}\right)$ |  | 500 | ns |

## DC Electrical Characteristics

| Symbol | Parameter | Conditions | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  |  | 2.0 | 2.0 | 2.0 | V |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  |  | 0.8 | 0.8 | 0.8 | V |
| $\mathrm{V}_{\mathrm{OH}}$. | Minimum High Level Output Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \mid \text { IOUT } \mid=20 \mu \mathrm{~A} \\ & \mid \text { IOUT }=6.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \\ & \mid \text { lout } \mid=7.2 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=5.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & V_{C C} \\ & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{gathered} V_{C C}-0.1 \\ 3.98 \\ 4.98 \\ \hline \end{gathered}$ | $\begin{gathered} V_{C C}-0.1 \\ 3.84 \\ 4.84 \\ \hline \end{gathered}$ | $\begin{gathered} \mathrm{V}_{\mathrm{CC}}-0.1 \\ 3.7 \\ 4.7 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Voltage | $\begin{aligned} & \mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {IH }} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\|=20 \mu \mathrm{~A} \\ & \left\|I_{\text {OUT }}\right\|=6.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\|=7.2 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=5.5 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 0 \\ 0.2 \\ 0.2 \end{gathered}$ | $\begin{gathered} 0.1 \\ 0.26 \\ 0.26 \end{gathered}$ | $\begin{gathered} 0.1 \\ 0.33 \\ 0.33 \end{gathered}$ | $\begin{aligned} & 0.1 \\ & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
| IN | Maximum Input Current | $V_{I N}=V_{C C} \text { or'GND. }$ $\mathrm{V}_{I H} \text { or } \mathrm{V}_{I L}$ |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| loz | Maximum TRI-STATE <br> Output Leakage <br> Current | $\begin{aligned} & V_{\text {OUT }}=V_{\text {CC }} \text { or GND } \\ & \text { Enable }=V_{I H} \text { or VIL } \end{aligned}$ | * | $\pm 0.5$ | $\pm 5.0$ | $\pm 10$ | $\mu \mathrm{A}$ |
| Iç | Maximum Quiescent Supply Current | $\begin{aligned} & \mathrm{V}_{\text {IN }}=\mathrm{V}_{\mathrm{CC}} \text { or GND } \\ & \mathrm{I}_{\mathrm{OUT}}=0 \mu \mathrm{~A} \end{aligned}$ |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {IN }}=2.4 \mathrm{~V}$ or 0.4 V (Note 4) |  |  |  |  | mA |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: Measured per pin. All others tied to $V_{C C}$ or ground.

## AC Electrical Characteristics мм54НСТ $563 /$ мМ74НСТ 563

$V_{C C}=5.0 \mathrm{~V}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns} \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | Typ | Guaranteed <br> Limit | Units |
| :--- | :--- | :--- | :---: | :---: | :---: |
| $t_{\text {PHL }}, t_{\text {PLH }}$ | Maximum Propagation Delay <br> Data to Output | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 18 | 25 | ns |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay <br> Latch Enable to Output | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 21 | 30 | ns |
| $\mathrm{t}_{\text {PZH, }}, \mathrm{t}_{\text {PZL }}$ | Maximum Enable Propagation Delay <br> Control to Output | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ <br> $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ | 20 | 28 | ns |
| $\mathrm{t}_{\text {PHZ }}, t_{\text {PLZ }}$ | Maximum Disable Propagation Delay <br> Control to Output | $\mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}$ <br> $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ | 18 | 25 | ns |
| $\mathrm{t}_{\mathrm{W}}$ | Minimum Clock Pulse Width |  |  | 16 | ns |
| $t_{\mathrm{S}}$ | Minimum Setup Time Data to Clock |  |  | 5 | ns |
| $\mathrm{t}_{\mathrm{H}}$ | Minimum Hold Time Clock to Data |  |  | 10 | ns |

## AC Electrical Characteristics мм $54 \mathrm{HCT} 563 /$ ММ74НСт563

$V_{C C}=5.0 \mathrm{~V} \pm 10 \%, t_{r}=t_{\mathrm{t}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\mathrm{T}_{\mathrm{A}}=-54 \mathrm{HCT} \text { to } 125^{\circ} \mathrm{C}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{t}_{\text {PHL }}$, tPLH | Maximum Propagation Delay Data to Output | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 22 \\ & 30 \end{aligned}$ | $\begin{aligned} & 30 \\ & 40 \end{aligned}$ | $\begin{aligned} & 37 \\ & 50 \\ & \hline \end{aligned}$ | $\begin{aligned} & 45 \\ & 60 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{t}_{\text {PHL }}$ t $\mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay Latch Enable to Output | $\begin{aligned} & C_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & 25 \\ & 32 \end{aligned}$ | $\begin{aligned} & 35 \\ & 45 \end{aligned}$ | $\begin{aligned} & 44 \\ & 56 \end{aligned}$ | $\begin{aligned} & 53 \\ & 68 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{t}_{\text {PZH, }}, \mathrm{t}_{\text {PZL }}$ | Maximum Enable Propagation Delay Control to Output | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \hline \end{aligned}$ | $\begin{aligned} & 21 \\ & 30 \end{aligned}$ | $\begin{aligned} & 30 \\ & 40 \end{aligned}$ | $\begin{aligned} & 37 \\ & 50 \end{aligned}$ | $\begin{aligned} & 45 \\ & 60 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{t}_{\text {PHZ }} \mathrm{t}_{\text {PLZ }}$ | Maximum Disable Propagation Delay Control to Output | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & R_{L}=1 \mathrm{k} \Omega \end{aligned}$ | 21 | 30 | 37 | 45 | ns |
| $t_{w}$ | Minimum Clock Pulse Width |  |  | 16 | 20 | 24 | ns |
| ts | Minimum Setup Time Data to Clock |  |  | 5 | 6 | 8 | ns |
| $\mathrm{t}_{\mathrm{H}}$ | Minimum Hold Time Clock to Data |  |  | 10 | 13 | 20 | ns |
| $\mathrm{C}_{\mathrm{IN}}$ | Maximum Input Capacitance |  |  | 10 | 10 | 10 | pF |
| COUT | Maximum Output Capacitance | . |  | 20 | 20 | 20 | pF |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | $\begin{aligned} & \mathrm{G}=\mathrm{V}_{\mathrm{CC}} \\ & \mathrm{G}=\mathrm{GND} \end{aligned}$ |  |  |  |  | $\begin{aligned} & \mathrm{pF} \\ & \mathrm{pF} \end{aligned}$ |

MM54HCT564/MM74HCT564
TRI-STATE ${ }^{\circledR}$ Octal D-Type Flip-Flop with Inverted Outputs

## General Description

These octal D-type flip-flops utilize microCMOS Technology, 3.0 micron silicon gate N -well CMOS. They possess the high noise immunity and low power consumption of standard CMOS integrated circuits as well as the ability to drive 15 LS-TTL loads. Due to the large output drive capability and the TRI-STATE feature, these devices are ideally suited for interfacing with bus lines in a bus organized system.
These devices are positive edge triggered flip-flops. Data at the $D$ inputs, meeting the set-up and hold time requirements, are transferred to the $\bar{Q}$ outputs on positive going transitions of the CLOCK (CK) input. When a high logic level is applied to the OUTPUT CONTROL (OC) input, all outputs go to a high impedance state, regardless of what signals are present at the other inputs and the state of the storage elements.

The $54 \mathrm{HCT} / 74 \mathrm{HCT}$ logic family is speed, function, and pinout compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

- Typical propagation delay: 15 ns
- Low input current: $1 \mu \mathrm{~A}$ maximum
- Low quiescent current: $80 \mu \mathrm{~A}$ maximum ( 74 Series)
- Compatible with bus-oriented systems
© Output drive capability: 15 LS-TTL loads
- TTL input characteristic compatible


## Connection Diagram

- Dual-In-Line Package


TOP VIEW
TL/F/5211-1
MM54HCT564/MM74HCT564
54HCT564 (J) 74HCT564 (J,N)

## Truth Table

| Output <br> Control | Clock | Data | Output |
| :---: | :---: | :---: | :---: |
| L | $T$ | $H$ | L |
| L | $T$ | L | $\mathbf{H}_{0}$ |
| L | L | $X$ | $\bar{Q}_{0}$ |
| $H$ | $X$ | $X$ | $Z$ |

$H=$ High Level, L = Low Level
$\mathrm{X}=$ Don't Care
$\uparrow=$ Transition from low-to-high
Z $=$ High Impedance State
$\mathrm{Q}_{0}=$ The level of the output before steady state Input conditions were established

Absolute Maximum Ratings (Notes 1 \& 2)
Supply Voltage (VCC)
DC Input Voltage (VIN)
DC Output Voltage (VOUT)
Clamp Diode Current (IIK, IOK) DC Output Current, per pin (lout) DC $V_{C C}$ or GND Current, per pin (ICC) Storage Temperature Range ( $\mathrm{T}_{\mathrm{STG}}$ ) Power Dissipation ( $\mathrm{PD}_{\mathrm{D}}$ ) (Note 3)
Lead Temperature $\left(T_{L}\right)$ (Soldering 10 seconds)
-0.5 to +7.0 V
-1.5 to $V_{C C}+1.5 \mathrm{~V}$
-0.5 to $V_{C C}+0.5 \mathrm{~V}$ $\pm 20 \mathrm{~mA}$ $\pm 35 \mathrm{~mA}$ $\pm 70 \mathrm{~mA}$
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ 500 mW $260^{\circ} \mathrm{C}$

Operating Conditions

|  | Min | Max | Units |
| :---: | :---: | :---: | :---: |
| Supply Voltage(VCC) | 4.5 | 5.5 | V |
| DC Input or Output Voltage ( $\mathrm{V}_{\text {IN }}, V_{\text {OUT }}$ ) | 0 | $\mathrm{V}_{\mathrm{CC}}$ | V |
| Operating Temperature Range( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |  |
| MM74HCT | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HCT | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |  |
| $\left(t_{r}, t_{f}\right)$ |  | 500 | ns |

## DC Electrical Characteristics

$V_{C C}=5 \mathrm{~V} \pm 10 \%$ (unless otherwise specified)

| Symbol | Parameter | Conditions | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HCT} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{1 \mathrm{H}}$ | Minimum High Level Input Voltage |  |  | 2.0 | 2.0 | 2.0 | V |
| $V_{\text {IL }}$ | Maximum Low Level Input Voltage |  |  | 0.8 | 0.8 | 0.8 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{\text {IH }} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\|=20 \mu \mathrm{~A} \\ & \left\|I_{\text {OUT }}\right\|=6.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \\ & \left\|\left.\right\|_{\text {OUT }}\right\|=7.2 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=5.5 \mathrm{~V} \end{aligned}$ | $\begin{array}{\|c} \mathrm{V}_{\mathrm{CC}} \\ 4.2 \\ 5.7 \end{array}$ | $\begin{gathered} \mathrm{V}_{\mathrm{CC}}-0.1 \\ 3.98 \\ 4.98 \end{gathered}$ | $\begin{gathered} \mathrm{V}_{\mathrm{CC}}-0.1 \\ 3.84 \\ 4.84 \end{gathered}$ | $\begin{gathered} \mathrm{V}_{\mathrm{CC}}-0.1 \\ 3.7 \\ 4.7 \end{gathered}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{v} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Voltage | $\begin{aligned} & V_{\text {IN }}=V_{\text {IH }} \text { or } V_{\text {IL }} \\ & \mid \text { IOUT } \mid=20 \mu \mathrm{~A} \\ & \mid \text { IOUT } \mid=6.0 \mathrm{~mA}, V_{\mathrm{CC}}=4.5 \mathrm{~V} \\ & \mid \text { IOUT } \mid=7.2 \mathrm{~mA}, V_{\mathrm{CC}}=5.5 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 0 \\ 0.2 \\ 0.2 \end{gathered}$ | $\begin{gathered} 0.1 \\ 0.26 \\ 0.26 \end{gathered}$ | $\begin{gathered} 0.1 \\ 0.33 \\ 0.33 \end{gathered}$ | $\begin{aligned} & 0.1 \\ & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| In | Maximum Input Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D, \\ & V_{\text {IH }} \text { or } V_{\text {IL }} \\ & \hline \end{aligned}$ |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| loz | Maximum TRI-STATE <br> Output Leakage <br> Current | $\begin{aligned} & V_{\text {OUT }}=V_{\mathrm{CC}} \text { or } \mathrm{GND} \\ & \text { Enable }=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \end{aligned}$ |  | $\pm 0.5$ | $\pm 5.0$ | $\pm 10$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & V_{\text {IN }}=V_{C C} \text { or GND } \\ & \text { IOUT }=0 \mu \mathrm{~A} \end{aligned}$ |  | 8.0 | 80 | 160 ' | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{1 \mathrm{~N}}=2.4 \mathrm{~V}$ or 0.5V (Note 4) |  |  |  |  | mA |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic "J" package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: Measured per pin. All others tied to $\mathrm{V}_{\mathrm{CC}}$ or ground.

AC Electrical Characteristics мм54Нст564/ММ74НСТ564
$V_{C C}=5.0 \mathrm{~V}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns} \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (uniess otherwise specified)

| Symbol | Parameter | Conditions | Typ | Guaranteed Llmit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Clock Frequency |  | 50 | 30 | MHz |
| $\mathrm{tPHL}^{\text {, }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay to Output | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 20 | 32 | ns |
| $\mathrm{t}_{\text {PZH, }} \mathrm{t}_{\text {PZL }}$ | Maximum Enable Propagation Delay Control to Output | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=45 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \hline \end{aligned}$ | 19 | 28 | ns |
| $\mathrm{t}_{\text {PHZ }}$, tPLZ | Maximum Disable Propagation Delay Control to Output | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \hline \end{aligned}$ | 17 | 25 | ns |
| tw | Minimum Clock Pulse Width |  |  | 20 | ns |
| ts | Minimum Setup Time Data to Clock |  |  | 5 | ns |
| $t_{H}$ | Minimum Hold Time Clock to Data |  |  | 16 | ns |

## AC Electrical Characteristics мм54НСТ564/MM74HCT564

$V_{C C}=5.0 \mathrm{~V} \pm 10 \%, t_{r}=t_{f}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HCT} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Guaranteed Limits |  |  |  |
| ${ }_{\text {f MAX }}$ | Maximum Clock Frequency |  |  | 30 | 24 | 20 | MHz |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay to Output | $\begin{aligned} & C_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 22 \\ & 30 \end{aligned}$ | $\begin{aligned} & 36 \\ & 46 \end{aligned}$ | $\begin{aligned} & 45 \\ & 57 \\ & \hline \end{aligned}$ | $\begin{aligned} & 48 \\ & 69 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $t_{\text {PZH, }} \mathrm{t}_{\text {PZL }}$ | Maximum Enable Propagation Delay Control to Output | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & C_{\mathrm{L}}=150 \mathrm{pF} \\ & R_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \hline \end{aligned}$ | $\begin{aligned} & 21 \\ & 30 \end{aligned}$ | $\begin{aligned} & 30 \\ & 40 \end{aligned}$ | $\begin{aligned} & 37 \\ & 50 \end{aligned}$ | $\begin{aligned} & 45 \\ & 60 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{t}_{\text {PHZ }}, \mathrm{t}_{\text {PLZ }}$ | Maximum Disable Propagation Delay Control to Output | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & R_{L}=1 \mathrm{k} \Omega \end{aligned}$ | 21 | 30 | 37 | 45 | ns |
| $t_{W}$ | Minimum Clock Pulse Width |  |  | 16 | 20 | 24 | ns |
| ts | Minimum Setup Time Data to Clock |  |  | 20 | 25 | 30 | ns |
| $\mathrm{t}_{\mathrm{H}}$ | Minimum Hold Time Clock to Data |  |  | 5 | 5 | 5 | ns |
| $\mathrm{C}_{\mathrm{IN}}$ | Maximum Input Capacitance |  |  | 10 | 10 | 10 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Maximum Output Capacitance |  |  | 20 | 20 | 20 | pF |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | $\begin{aligned} & \mathrm{G}=\mathrm{V}_{\mathrm{CC}} \\ & \mathrm{G}=\mathrm{GND} \end{aligned}$ |  |  |  |  | $\begin{aligned} & \mathrm{pF} \\ & \mathrm{pF} \end{aligned}$ |

Note 5: $C_{P D}$ determines the no load power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.


## MM54HCT573/MM74HCT573 <br> TRI-STATE ${ }^{\circledR}$ Octal D-Type Latch

## General Description

These high speed octal D-type latches utilize microCMOS Technology, 3.0 micron silicon gate N -well CMOS. They possess the high noise immunity and low power consumption of standard CMOS integrated circuits, as well as the ability to drive 15 LS-TTL loads. Due to the large output drive capability and the TRI-STATE feature, these devices are ideally suited for interfacing with bus lines in a bus organized system.
When the LATCH ENABLE(LE) input is high, the Q outputs will follow the D inputs. When the LATCH ENABLE goes low, data at the D inputs will be retained at the outputs until LATCH ENABLE returns high again. When a high logic level is applied to the OUTPUT CONTROL input, all outputs go to a high impedance state, regardless of what signals are present at the other inputs and the state of the storage elements.
MM54HCT/MM74HCT devices are intended to interface between TTL and NMOS components and standard CMOS
devices. These parts are also plug in replacements for LSTTL devices and can be used to reduce power consumption in existing designs.
All inputs are protected from damage due to static discharge by diodes to $V_{C C}$ and Ground.

## Features

- TTL input characteristic compatible
- Typical propagation delay: 14 ns
- Low input current: $1 \mu \mathrm{~A}$ maximum
- Low quiescent current: $80 \mu \mathrm{~A}$ maximum
- Compatible with bus-oriented systems
- Output drive capability: 15 LS-TTL loads


## Connection Diagram

Dual-In-Line Package


Truth Table

| Output <br> Control | Latch <br> Enable | Data | Output |
| :---: | :---: | :---: | :---: |
| $L$ | $H$ | $H$ | $H$ |
| $L$ | $H$ | $L$ | $L$ |
| $L$ | $L$ | $X$ | $Q_{0}$ |
| $H$ | $X$ | $X$ | $Z$ |

$H=$ high level, $L=$ low level
$Q_{0}=$ level of output before steady-state input
conditions were established.
$Z=$ high impedance
X = Don't care

Absolute Maximum Ratings (Notes 1 \& 2)

| Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) | -0.5 to +7.0 V |
| :---: | :---: |
| DC Input Voltage ( $\mathrm{V}_{\mathrm{IN}}$ ) | -1.5 to $\mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V}$ |
| DC Output Voltage (VOUT) | -0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ |
| Clamp Diode Current ( $\mathrm{I}_{\mathrm{I}}$, IOK) | $\pm 20 \mathrm{~mA}$ |
| DC Output Current, per pin (lout) | $\pm 35 \mathrm{~mA}$ |
| DC V ${ }_{\text {CC }}$ or GND Current, per pin (ICC) | $\pm 70 \mathrm{~mA}$ |
| Storage Temperature Range ( ${ }_{\text {STG }}$ ) | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Power Dissipation ( $\mathrm{P}_{\mathrm{D}}$ ) (Note 3) | 500 mW |
|  | onds) $\quad 260^{\circ} \mathrm{C}$ |

Operating Conditions

|  | Min | Max | Units |
| :---: | :---: | :---: | :---: |
| Supply Voltage(VCC) | 4.5 | 5.5 | V |
| DC Input or Output Voltage ( $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}$ ) | 0 | $V_{C C}$ | V |
| Operating Temperature Range( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |  |
| MM74HCT | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HCT | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times ( $t_{r}, t_{f}$ ) |  | 500 | ns |

## DC Electrical Characteristics

$\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%$ (unless otherwise specified)

| Symbol | Parameter | Conditions | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  |  | 2.0 | 2.0 | 2.0 | V |
| $V_{\text {IL }}$ | Maximum Low Level Input Voltage |  |  | 0.8 | 0.8 | 0.8 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\|=20 \mu \mathrm{~A} \\ & \left\|I_{\text {OUT }}\right\|=6.0 \mathrm{~mA}, V_{C C}=4.5 \mathrm{~V} \\ & \mid \text { IOUT } \mid=7.2 \mathrm{~mA}, V_{C C}=5.5 \mathrm{~V} \end{aligned}$ | $\begin{array}{\|r} \hline V_{c c} \\ 4.2 \\ 5.7 \\ \hline \end{array}$ | $\begin{array}{\|c} V_{C C}-0.1 \\ 3.98 \\ 4.98 \\ \hline \end{array}$ | $\begin{gathered} V_{c c}-0.1 \\ 3.84 \\ 4.84 \\ \hline \end{gathered}$ | $\begin{gathered} V_{C C}-0.1 \\ 3.7 \\ 4.7 \\ \hline \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\|=20 \mu \mathrm{~A} \\ & \left\|\left.\right\|_{\text {OUT }}\right\|=6.0 \mathrm{~mA}, V_{C C}=4.5 \mathrm{~V} \\ & \left\|{ }_{\text {IOUT }}\right\|=7.2 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=5.5 \mathrm{~V} \end{aligned}$ | $\begin{array}{\|c\|} \hline 0 \\ 0.2 \\ 0.2 \\ \hline \end{array}$ | $\begin{gathered} 0.1 \\ 0.26 \\ 0.26 \\ \hline \end{gathered}$ | $\begin{gathered} 0.1 \\ 0.33 \\ 0.33 \\ \hline \end{gathered}$ | $\begin{aligned} & 0.1 \\ & 0.4 \\ & 0.4 \\ & \hline \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \\ & \hline \end{aligned}$ |
| IIN | Maximum Input Current | $\begin{aligned} & V_{\text {IN }}=V_{C C} \text { or } G N D, \\ & V_{I H} \text { or } V_{\text {IL }} \end{aligned}$ |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| loz | Maximum TRI-STATE <br> Output Leakage <br> Current | $\begin{aligned} & V_{\text {OUT }}=V_{C C} \text { or } G N D \\ & \text { Enable }=V_{I H} \text { or VIL } \end{aligned}$ |  | $\pm 0.5$ | $\pm 5.0$ | $\pm 10$ | $\mu \mathrm{A}$ |
| Icc | Maximum Quiescent Supply Current | $\begin{aligned} & V_{\mathbb{I N}}=V_{C C} \text { or } G N D \\ & l_{\text {OUT }}=0 \mu \mathrm{~A} \end{aligned}$ | - | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\mathrm{IN}}=2.4 \mathrm{~V}$ or 0.5V (Note 4) |  |  |  |  | mA |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: Measured per pin. All others tied to $\mathrm{V}_{\mathrm{CC}}$ or ground.

AC Electrical Characteristics $\mathrm{V}_{C C}=5 \mathrm{~V}_{,} T_{A}=25^{\circ} \mathrm{C}, \mathrm{t}_{\mathrm{t}}=\mathrm{t}_{\mathrm{t}}=6$ ns

| Symbol | Parameter | Conditions | Typ | Guaranteed Llmit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{tPHL}^{\text {, }}$ tPLH | Maximum Propagation Delay, Data to Q | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 12 | 19 | ns |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLL }}$ | Maximum Propagation Delay, Clock to Q | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 12 | 20 | ns |
| $\mathrm{t}_{\text {PZH, }} \mathrm{t}_{\text {PZL }}$ | Maximum Output Enable Time | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=45 \mathrm{pF} \end{aligned}$ | 13 | 25 | ns |
| ${ }_{\text {t }}{ }_{\text {Hz }}, t_{\text {PLZ }}$ | Maximum Output Disable Time | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF} \\ & \hline \end{aligned}$ | 11 | 20 | ns |
| $\mathrm{t}_{5}$ | Minimum Set Up Time |  | 10 | 15 | ns |
| $\mathrm{t}_{\mathrm{H}}$ | Minimum Hold Time |  | 2 | 5 | ns |
| ${ }_{\text {tw }}$ | Minimum Pulse Width |  | 10 | 16 | ns |

AC Electrical Characteristics $\mathrm{v}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}, \mathrm{C}_{\mathrm{L}}=50$ pf (unless otherwise noted.)

| Symbol | Parameter | Conditions | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HCT} \\ \mathrm{~T}_{\mathbf{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Unlts |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{t}_{\text {PHL }}$ t $\mathrm{t}_{\text {PL }}$ | Maximum Propagation Delay Data to $\overline{\mathbf{Q}}$ | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & 14 \\ & 21 \end{aligned}$ | $\begin{aligned} & 22 \\ & 30 \end{aligned}$ | $\begin{aligned} & 28 \\ & 38 \end{aligned}$ | $\begin{aligned} & 33 \\ & 40 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Clock to $\overline{\mathbf{Q}}$ | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & 14 \\ & 21 \end{aligned}$ | $\begin{aligned} & 23 \\ & 31 \end{aligned}$ | $\begin{aligned} & 29 \\ & 47 \end{aligned}$ | $\begin{aligned} & 35 \\ & 47 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ${ }_{\text {tPZH, }} \mathrm{t}_{\text {PZL }}$ | Maximum Output Enable Time | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & 15 \\ & 24 \\ & \hline \end{aligned}$ | $\begin{aligned} & 28 \\ & 36 \end{aligned}$ | $\begin{aligned} & 35 \\ & 45 \end{aligned}$ | $\begin{aligned} & 42 \\ & 54 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $t_{\text {PHZ }}, t_{\text {PLZ }}$ | Maximum Output Disable Time | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{aligned}$ | 13 | 25 | 31 | 38 | ns |
| ts | Minimum Set Up Time |  | 10 | 15 | 19 | 22 | ns |
| ${ }_{\text {t }}^{\mathrm{H}}$ | Minimum Hold Time |  |  | 5 | 5 | 5 | ns |
| tw | Minimum Pulse Width |  | 9 | 16 | 20 | 24 | ns |
| ${ }^{\text {t }}$ LH, ${ }^{\text {t }}$ THL | Maximum Output Rise and Fall Time | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | 7 |  | 15 | 18 | ns |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | $\begin{aligned} & \mathrm{OE}=\mathrm{V}_{\mathrm{CC}} \\ & \mathrm{OE}=\mathrm{GND} \end{aligned}$ | $\begin{aligned} & 30 \\ & 50 \\ & \hline \end{aligned}$ |  |  |  | $\begin{aligned} & \mathrm{pF} \\ & \mathrm{pF} \end{aligned}$ |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  | 5 | 10 | 10 | 10 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Maximum Output Capacitance |  | 15 | 20 | 20 | 20 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+l_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C}{ }^{f+I_{C C} .}$
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

MM54HCT574/MM74HCT574
TRI-STATE ${ }^{\circledR}$ Octal D-Type Flip-Flop

## General Description

These high speed octal D-type flip-flops utilize microCMOS Technology, 3.0 micron silicon gate N -well CMOS. They possess the high noise immunity and low power consumption of standard CMOS integrated circuits, as well as the ability to drive 15 LS-TTL loads. Due to the large output drive capability and the TRI-STATE feature, these devices are ideally suited for interfacing with bus lines in a bus organized system.
These devices are positive edge triggered flip-flops. Data at the $D$ inputs, meeting the set-up and hold time requirements, are transferred to the Q outputs on positive going transitions of the CLOCK (CK) input. When a high logic level is applied to the OUTPUT CONTROL (OC) input, all outputs go to a high impedance state, regardless of what signals are present at the other inputs and the state of the storage elements.

MM54HCT/MM74HCT devices are intended to interface between TTL and NMOS components and standard CMOS devices. These parts are also plug in replacements for LS$T \mathrm{~L}$ devices and can be used to reduce power consumption in existing designs.
All inputs to this device are protected from damage due to electrostatic discharge by diodes to VCC and Ground.

## Features

- TTL input characteristic compatible
- Typical propagation delay: 15 ns
- Low input current: $1 \mu \mathrm{~A}$ maximum

■ Low quiescent current: $80 \mu \mathrm{~A}$ maximum

- Compatible with bus-oriented systems
- Output drive capability: 15 LS-TTL loads


## Connection Diagrams

## Dual-In-Line Package



54HCT574 (J) 74HCT574 (J,N)

## Truth Table

| Output <br> Control | Clock | Data | Output |
| :---: | :---: | :---: | :---: |
| L | $\uparrow$ | H | H |
| L | $\uparrow$ | L | L |
| L | L | X | $\mathrm{Q}_{0}$ |
| H | X | X | Z |

$H=$ High Leved, $L=$ Low Level
$X=$ Don't Care
$\uparrow=$ Transition from low-to-high
$\mathbf{Z}=$ High impedance state
$Q_{0}=$ The level of the output before steady state input conditions were established


Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " $N$ " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " $J$ " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: Measured per pin. All others tied to $\mathrm{V}_{\mathrm{CC}}$ or ground.

AC Electrical Characteristics $V_{C C}=5 \mathrm{~V}, T_{A}=25^{\circ} \mathrm{C}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Operating Frequency |  | 50 | 35 | MHz |
| $t_{\text {PHL, }}$ tpLH | Maximum Propagation Delay, Clock to Q | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 12 | 20 | ns |
| $\mathrm{tPZH}^{\text {t }}$ tPZL | Maximum Output Enable Time | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=45 \mathrm{pF} \\ & \hline \end{aligned}$ | 13 | 25 | ns |
| $\mathrm{tPHZ} \mathrm{t}_{\text {PLZ }}$ | Maximum Output Disable Time | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF} \\ & \hline \end{aligned}$ | 11 | 20 | ns |
| is | Minimum Set-Up Time |  |  | 20 | ns |
| $\mathrm{t}_{\mathrm{H}}$ | Minimum Hold Time |  |  | 0 | ns |
| tw | Minimum Pulse Width |  |  | 16 | ns |

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{C}_{\mathrm{L}}=50 \mathrm{PF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6$ ns (unless otherwise specified)

| Symbol | Parameter | Conditions | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HCT} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $T_{A}=-55 \text { to } 125^{\circ} \mathrm{C}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Guaranteed Limits |  |  |  |
| $f_{\text {max }}$ | Maximum Operating Frequency |  |  | 30 | 24 | 20 | MHz |
| $\mathrm{tPHL}^{\text {t }}$ PLH | Maximum Propagation Delay, Clock to $\bar{Q}$ | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 13 \\ & 19 \\ & \hline \end{aligned}$ | $\begin{aligned} & 23 \\ & 31 \\ & \hline \end{aligned}$ | $\begin{aligned} & 29 \\ & 47 \\ & \hline \end{aligned}$ | $\begin{aligned} & 35 \\ & 47 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
| ${ }_{\text {tPZH, }} \mathrm{t}_{\text {PZL }}$ | Maximum Output Enable Time | $R_{L}=1 \mathrm{k} \Omega$ |  |  |  |  |  |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & 14 \\ & 20 \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline 28 \\ & 36 \\ & \hline \end{aligned}$ | $\begin{aligned} & 35 \\ & 45 \end{aligned}$ | $\begin{aligned} & 42 \\ & 54 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
| ${ }_{\text {tPHZ, }}$ tpLZ | Maximum Output Disable Time | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \hline \end{aligned}$ | 12 | 25 | 31 | 38 | ns |
| ts | Minimum Set-Up Time |  |  | 20 | 25 | 30 | ns |
| $\mathrm{t}_{\mathrm{H}}$ | Minimum Hold Time |  |  | 0 | 0 | 0 | ns |
|  | Maximum Output Rise and Fall Time | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | 7 | 12 | 15 | 18 | ns |
| tw | Minimum Pulse Width |  | 9 | 16 | 20 | 24 | ns |
| $t_{r}, t_{f}$ | Maximum Output Rise and Fall Time |  |  | 500 | 500 | 500 | ns |
| CPD | Power Dissipation Capacitance (Note 5) | $\begin{aligned} & \mathrm{OC}=\mathrm{VCC} \\ & \mathrm{OC}=\mathrm{GND} \end{aligned}$ | $\begin{aligned} & 30 \\ & 50 \\ & \hline \end{aligned}$ |  |  |  | $\begin{aligned} & \mathrm{pF} \\ & \mathrm{pF} \end{aligned}$ |
| $\mathrm{C}_{\text {N }}$ | Maximum Input Capacitance |  | 5 | 10 | 10 | 10 | pF |
| COUT | Maximum Output Capacitance |  | 15 | 20 | 20 | 20 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+l_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+l_{C C}$.
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## MM54HCT590/MM74HCT590 8-Bit Binary Counter with TRI-STATE ${ }^{\circledR}$ Output Register

## General Description

These counters are implemented using an advanced 3.0 micron silicon gate N -well microCMOS process to achieve high performance. These devices retain the low power of CMOS logic, while offering the high speed operation and large output drive typically associated with bipolar circuits. This device is input compatible with 54LS/74LS and other TTL output compatible circuits, and may be used as a lower power direct replacement for the LS equivalent device.

The MM54HCT590/MM74HCT590 contain an 8-bit binary counter which feeds an 8-bit register. The counter is incremented on the rising edge of the CCK input, provided that clock enable, $\overline{\mathrm{CCKEN}}$, is low. When the counter increments to the all ones condition ripple carry out, $\overline{\mathrm{RCO}}$, will go low. This enables either synchronous cascading of the counters by connecting the $\overline{\mathrm{RCO}}$ of the first stage to the $\overline{\mathrm{CCKEN}}$ of the second, or clocking both circuits in parallel. Ripple cascading is accomplished by connecting the $\overline{\mathrm{RCO}}$ of the first to the CCK of the second stage. A clear input is also provided which will reset the counter to the all zeros state.

The output register is loaded with the contents of the counter on the rising edge of the register clock, RCK. The outputs of this register feed TRI-STATE outputs which are enabled when the enable input, $\overline{\mathrm{G}}$, is taken low. This enables connection of this part to a system bus.
The MM54HCT590/MM74HCT590 are functional, speed and pin equivalent to the equivalent LS.TTL circuit, and may be used as a direct replacement for the equivalent LS.TTL IC. Its inputs are protected from damage due to electrostatic discharge by diodes from $\mathrm{V}_{\mathrm{CC}}$ to ground.

## Features

- Wide power supply range: 4.5 V to 5.5 V
(x) Guaranteed TTL compatible input logic levels: 2.0 V and 0.8 V
$\pm$ Wide operating frequency range: 30 MHz
- High output current drive: 6.0 mA min
. Low quiescent power consumption: $80 \mu \mathrm{~A}(74 \mathrm{HCT})$


## Connection Diagram

Dual-In-Line Package



# MM54HCT592/MM74HCT592 8-Bit Binary Counter with Input Register <br> MM54HCT593/MM74HCT593 8-Bit Binary Counter with Bidirectional Input Register/Counter Outputs 

## General Description

These counters are implemented using an advanced 3.0 micron silicon gate N -well microCMOS process to achieve high performance. These devices retain the low power of CMOS logic, while offering the high speed operation and large output drive typically associated with bipolar circuits. This device is input compatible with 54LS/74LS and other TTL output compatible circuits, and may be used as a lower power direct replacement for the LS equivalent device.

The MM54HCT592/MM74HCT592 and the MM54HCT593/ MM74HCT593 contain an 8-bit register which feeds an 8-bit binary counter. The counter is incremented on the rising edge of the CCK input, provided that clock enable, $\bar{C} C K E N$, is low. When the counter increments to the all ones condition, ripple carry out, $\overline{\mathrm{RCO}}$, will go low. This enables either synchronous cascading of the counters by connecting the $\overline{R C O}$ of the first stage to the $\overline{C C K E N}$ of the second, or clocking both circuits in parallel. Ripple cascading is accomplished by connecting the $\overline{\mathrm{RCO}}$ of the first to the CCK of the second stage. A clear input is also provided which will reset the counter to the all zeros state.
The input register is loaded on the rising edge of the register clock, RCK. The outputs of this register feed the counter. The counter is loaded with the register's contents when the clock load, $\overline{C L O A D}$, input is taken low.

The 'HCT592 differs from the 'HCT593 in that the latter device has bidirectional input/output pins. The TRI-STATE ${ }^{\circledR}$ outputs of the counter can be enabled and are active when enable input, $\bar{G}$, is taken low and input $G$ is taken high. The outputs of the counter then appear on the register inputs. This enables connection of this part to a system bus. The 'HCT593 also has a second clock enable pin, CKEN, which is active high and it also has an active low register clock enable, $\overline{\mathrm{RCKEN}}$.

The MM54HCT592/MM74HCT592 and the MM54HCT593/ MM74HCT593 are functional, speed and pin equivalent to the'equivalent LS-TTL circuit and may be used as a direct replacement for the equivalent LS-TTL IC. Their inputs are protected from damage due to electrostatic discharge by diodes from $V_{C C}$ to ground.

## Features

- Wide power supply range: 4.5 V to 5.5 V
(1) Guaranteed TTL compatible input logic levels: 2.0 V and 0.8 V
- Wide operating frequency range: 30 MHz
- High output current drive: 6.0 mA min
( Low quiescent power consumption: $80 \mu \mathrm{~A}(74 \mathrm{HCT})$


## Connection Diagrams

Dual-In-Line Package
MM54HCT593/MM74HCT593


## Logic Diagrams

HCT592



## MM54HCT640/MM144HCT640 Inverting Octal TRI-STATE® Transceiver MM54HCT643/FMAT74HCT643 True-Inverting Octal TRI-STATE Transceiver

## General Description

These TRI-STATE bi-directional buffers utilize microCMOS Technology, 3.0 micron silicon gate $N$-well CMOS, and are intended for two-way asynchronous communication between data buses. They have high drive current outputs which enable high speed operation even when driving large bus capacitances. These circuits possess the low power consumption of CMOS circuitry, yet have speeds comparable to low power Schottky TTL circuits.
All devices are TTL input compatible and can drive up to 15 LS-TTL loads, and all inputs are protected from damage due to static discharge by diodes to $\mathrm{V}_{\mathrm{CC}}$ and ground.

Both the MM54HCT640/74HCT640 and the MM54HCT643/ 74 HCT 643 have one active low enable input ( $G$ ), and a direction control (DIR). When the DIR input is high, data flows from the A inputs to the B outputs. When DIR is low, data flows from B to A. The MM54HCT640/74HCT640 transfers
inverted data from one bus to the other. The MM54HCT643/ 74 HCT 643 transfers inverted data from the $A$ bus to the $B$ bus and non-inverted data from the $B$ bus to the $A$ bus.
MM54HCT/MM74HCT devices are intended to interface between TTL and NMOS components and standard CMOS devices. These parts are also plüg in replacements for LSTTL devices and can be used to reduce power consumption in existing designs.

## Features

- TTL Input Compatible
- Octal TRI-STATE outputs for $\mu \mathrm{P}$ bus applications: 6 mA, typical.
- High Speed: 12 ns typical propagation delay
- Low power: $80 \mu \mathrm{~A}$ maximum ( 74 HCT )


## Connection Diagrams

54HCT640 (J) $\quad \mathbf{7 4 H C T} 640(J, N)$


MM54HCT640/MM74HCT640

Dual-In-Line Package


MM54HCT643/MM74HCT643
54HCT643 (J) 74HCT643 (J,N)

## Truth Table

| Control <br> Inputs | Operation |  |  |
| :---: | :---: | :---: | :---: |
| $\bar{G}$ | DIR | 640 | 643 |
| L | L | $\bar{B}$ data to A bus | B data to A bus |
| L | H | $\bar{A}$ data to B bus | $\bar{A}$ data to $B$ bus |
| H | X | Isolation | Isolation |

[^19]| Absolute Maximum Ratings (Notes 1 \& 2) |  | Operating Conditions |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply Voltage (VCC) | -0.5 to +7.0 V |  | Min | Max | Units |
| DC Input Voltage ( $\mathrm{V}_{1 \mathrm{~N}}$ ) | -1.5 to $\mathrm{V}_{C C}+1.5 \mathrm{~V}$ | Supply Voltage(VCC) | 4.5 | 5.5 | V |
| DC Output Voltage (VOUT) | -0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ | DC Input or Output Voltage | 0 | VCC | V |
| Clamp Diode Current (lı, lok) | $\pm 20 \mathrm{~mA}$ | (Vin, VOut) |  |  |  |
| DC Output Current, per pin (lout) | $\pm 35 \mathrm{~mA}$ | Operating Temperature' Range $\left(T_{A}\right)$ |  |  |  |
| DC V ${ }_{C C}$ or GND Current, per pin (lcc) | $\pm 70 \mathrm{~mA}$ | MM54HCT | -55 | +85 +125 | ${ }^{\circ} \mathrm{C}$ |
| Storage Temperature Range ( $\mathrm{TSTG}^{\text {) }}$ | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ | Input Rise or Fall Times |  |  |  |
| Power Dissipation (PD) (Note 3) | 500 mW | $\left(t_{r}, t_{t}\right)$. |  | 500 | ns |
| Lead Temperature (T) (Soldering 10 se | conds) $260^{\circ} \mathrm{C}$ |  |  |  |  |

DC Electrical Characteristics $\left(\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%\right.$, unless otherwise specified)

| Symbol | Parameter | Conditions | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  |  | 2.0 | 2.0 | 2.0 | V |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  |  | 0.8 | 0.8 | 0.8 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\|=20 \mu \mathrm{~A} \\ & \left\|l_{\text {OUT }}\right\|=6.0 \mathrm{~mA}, V_{\mathrm{CC}}=4.5 \mathrm{~V} \\ & \left\|\left.\right\|_{\text {OUT }}\right\|=7.2 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=5.5 \mathrm{~V} \end{aligned}$ | $\begin{array}{\|c}  \\ V_{c c} \\ 4.2 \\ 5.7 \\ \hline \end{array}$ | $\begin{gathered} V_{C C}-0.1 \\ 3.98 \\ 4.98 \end{gathered}$ | $\begin{gathered} V_{C C}-0.1 \\ 3.84 \\ 4.84 \\ \hline \end{gathered}$ | $\begin{gathered} \mathrm{V}_{\mathrm{CC}}-0.1 \\ 3.7 \\ 4.7 \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Voltage | $\begin{aligned} & \mathrm{V}_{\text {IN }}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \|\mathrm{IOUT}\|=20 \mu \mathrm{~A} \\ & \mid \text { IOUT } \mid=6.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \\ & \|\mathrm{IOUT}\|=7.2 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=5.5 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 0 \\ 0.2 \\ 0.2 \\ \hline \end{gathered}$ | $\begin{gathered} 0.1 \\ 0.26 \\ 0.26 \end{gathered}$ | $\begin{gathered} 0.1 \\ 0.33 \\ 0.33 \\ \hline \end{gathered}$ | $\begin{aligned} & 0.1 \\ & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \\ & \hline \end{aligned}$ |
| IN | Maximum Input Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D, \\ & V_{I H} \text { or } V_{I L} \end{aligned}$ |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| loz | Maximum TRISTATE Output Leakage Current | $\begin{aligned} & V_{\text {OUT }}=V_{C C} \text { or } G N D \\ & \text { Enable } \bar{G}=V_{I H} \text { or } V_{I L} \end{aligned}$ |  | $\pm 0.5$ | $\pm 5.0$ | $\pm 10$ | $\mu \mathrm{A}$ |
| Icc | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or GND } \\ & I_{\text {OUT }}=0 \mu \mathrm{~A} \end{aligned}$ |  | 8 | 80 | 160 | $\mu \mathrm{A}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=2.4 \mathrm{~V} \text { or } 0.5 \mathrm{~V} \\ & \text { (Note 4) } \end{aligned}$ | 0.6 | 1.0 | 1.3 | 1.5 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " $N$ " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: Measured per input. All other inputs held at $V_{C C}$ or ground.

## AC Electrical Characteristics мМ54НСт640/ММ74НСт640

$\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (unless otherwise specified) (Note 6)

| Symbol | Parameter | Conditions | Typ | Guaranteed <br> Limits | Units |
| :---: | :--- | :--- | :---: | :---: | :---: |
| t $_{\text {PHL }}$, t $_{\text {PLH }}$ | Maximum Output <br> Propagation Delay | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 13 | 20 | ns |
| tpZL, $^{\text {tpZH }}$ | Maximum Output <br> Enable Time | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ <br> $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ | 29 | 40 | ns |
| t PLZ, tPHZ | Maximum Output <br> Disable Time | $\mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}$ <br> $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ | 20 | 25 | ns |

AC Electrical Characteristics мм $54 Н С т 640 /$ мм $74 Н С т 640$
$V_{C C}=5.0 \mathrm{~V} \pm 10 \%, t_{r}=t_{f}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions |  | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} .74 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} . \end{gathered}$ | $\begin{gathered} 54 \mathrm{HCT} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ |  | Guaranteed | Limits |  |
| $\mathrm{t}_{\text {PHL, }} \mathrm{tPLH}$ | Maximum Output Propagation Delay | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |  | 17 | 23 | 29 | 34 | ns |
|  |  | $\mathrm{C}_{\mathrm{L}}=150 \mathrm{pF}$ |  | 17 | 30 | 38 | 45 | ns |
| tpZH, $^{\text {t }}$ PZL | Maximum Output Enable Time | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | 31 | 42 | 53 | 63 | ns |
|  |  |  | $\mathrm{C}_{\mathrm{L}}=150 \mathrm{pF}$ | 35 | 49 | 62 | 74 | ns |
| $\mathrm{t}_{\text {PHZ }} \mathrm{t}_{\text {PLZ }}$ | Maximum Output Disable Time | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \hline \end{aligned}$ |  | 21 | 30 | , 38 | 45 | ns |
| $\mathrm{t}_{\text {THL, }} \mathrm{t}_{\text {TLLH }}$ | Maximum Output Rise and Fall Time |  |  | 6 | 12 | 15 | 18 | ns |
| $\mathrm{ClN}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 10 | 15 | 15 | 15 | pF |
| COUT | Maximum Output Capacitance |  |  | 15 | 20 | 20 | 20 | pF |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | (per output) | $\begin{aligned} & \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{CC}} \\ & \overline{\mathrm{G}}=\mathrm{GND} \end{aligned}$ | $\begin{gathered} 7 \\ 100 \end{gathered}$ |  |  |  | $\begin{aligned} & \mathrm{pF} \\ & \mathrm{pF} \end{aligned}$ |

AC Electrical Characteristics мм54НСт643/Мм74НСТ 43
$V_{C C}=5.0 \mathrm{~V}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (unless otherwise specified) (Note 6)

| Symbol | Parameter | Conditions | Typ | Guaranteed Limits | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {PHL, }} \mathrm{t}_{\text {PL }}$ | Maximum Output Propagation Delay | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 13 | 20 | ns |
| tpzL, tpz | Maximum Output Enable Time | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=45 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \end{aligned}$ | 29 | 40 | ns |
| $t_{\text {PLZ }}$ t ${ }_{\text {PHZ }}$ | Maximum Output Disable Time | $\begin{aligned} & C_{L}=5 \mathrm{pF} \\ & R_{L}=1 \mathrm{k} \Omega \end{aligned}$ | 20 | 25 | ns |

## AC Electrical Characteristics мм54НСт643/ММ74НСТ643

$V_{C C}=5.0 \mathrm{~V} \pm 10 \%, t_{r}=t_{f}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions |  | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\mathrm{T}_{\mathrm{A}}=\begin{gathered} 54 \mathrm{HCT} \\ -55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ |  | Guaranteed | imits |  |
| $t_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Output Propagation Delay | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |  | 17 | 23 | 29 | 34 | ns |
|  |  | $\mathrm{C}_{\mathrm{L}}=150 \mathrm{pF}$ |  | 17 | 30 | 38 | 45 | ns |
| ${ }_{\text {tpzh, }} \mathrm{t}_{\text {PzL }}$ | Maximum Output Enable Time | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | 31 | 42 | 53 | 63 | ns |
|  |  |  | $\mathrm{C}_{\mathrm{L}}=150 \mathrm{pF}$ | 35 | 49 | 62 | 74 | ns |
| $\mathrm{t}_{\text {PHZ }}, \mathrm{t}_{\text {PLZ }}$ | Maximum Output Disable Time | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=\mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{aligned}$ |  | 21 | 30 | 38 | 45 | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ${ }_{\text {trhL, }}$ tith | Maximum Output Rise and Fall Time |  | , | 6 | 12 | 15 | 18 | ns |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 10 | 15 | 15 | 15 | pF |
| COUT | Maximum Output Capacitance |  |  | 15 | 20 | 20 | 20 | pF |
| CPD | Power Dissipation Capacitance (Note 5) | (per output) | $\begin{aligned} & \overline{\mathbf{G}}=V_{C C} \\ & \overline{\mathrm{G}}=\mathrm{GND} \end{aligned}$ | $\begin{gathered} 7 \\ 100 \end{gathered}$ |  |  |  | $\begin{aligned} & \mathrm{pF} \\ & \mathrm{pF} \end{aligned}$ |

Note 5: $\mathrm{C}_{P D}$ determines the no load power consumption. $\mathrm{P}_{\mathrm{D}}=\mathrm{C}_{P D} V_{C C}{ }^{2 f}+I_{C C} V_{C C}$. The no load dynamic current consumption, $I_{S}=C_{P D} V_{C C}+I_{C C}$.
Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

National Semiconductor

MNR54HCT688/MNR74HCT688
8-Bit Magnitude Comparator (Equality Detector)

## General Description

This equality detector utilizes microCMOS Technology, 3.0 micron silicon gate N -well CMOS to compare bit for bit two 8 -bit words and indicate whether or not they are equal. The $\overline{P=Q}$ output indicates equality when it is low. A single active low enable is provided to facilitate cascading of several packages and enable comparison of words greater than 8 bits.
This device is useful in memory block decoding applications, where memory block enable signals must be generated from computer address information.
The comparator combines the low power consumption of CMOS, but inputs are compatible with TTL logic levels, and the output can drive 10 low power Schottky equivalent loads.

MM54HCT/MM74HCT devices are intended to interface between TTL and NMOS components and standard CMOS devices. These parts are also plug in replacements for LSTTL devices and can be used to reduce power consumption in existing designs.
All inputs are protected from damage due to static discharge by diodes to $V_{C C}$ and ground.

## Features

- TTL Input Compatible
- Typical propagation delay: 20 ns

■ Low quiescent current: $80 \mu \mathrm{~A}$ maximum ( 74 HCT series)

- Large output current: 4 mA
- Same as HCT521


## Connection and Logic Diagrams

Dual-In-Line Package


54HCT688 (J) 74HCT688 (J,N)

## Truth Table

| Inputs |  |  |
| :---: | :---: | :---: |
| Data | Enable |  |
| $\mathbf{P}=\mathbf{Q}, \mathbf{Q}$ |  |  |
| $\mathrm{P}=\mathrm{Q}$ | L | L |
| $\mathrm{P}>\mathrm{Q}$ | L | H |
| $\mathrm{P}<\mathrm{Q}$ | L | H |
| X | H | H |



TL/F/5018-2
$\begin{array}{lr}\text { Absolute Maximum Ratings (Notes } 1 \& 2 \text { ) } \\ \text { Supply Voltage }\left(V_{C C}\right) & -0.5 \text { to }+7.0 \mathrm{~V} \\ \text { DC Input Voltage }\left(V_{I N}\right) & -1.5 \text { to } V_{C C}+1.5 \mathrm{~V} \\ \text { DC Output Voltage }\left(V_{\mathrm{OUT}}\right) & -0.5 \text { to } \mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V} \\ \text { Clamp Diode Current (IK, IOK) } & \pm 20 \mathrm{~mA} \\ \text { DC Output Current, per pin (louT) } & \pm 25 \mathrm{~mA} \\ \text { DC } \mathrm{V}_{\mathrm{CC}} \text { or GND Current, per pin (ICC) } & \pm 50 \mathrm{~mA} \\ \left.\text { Storage Temperature Range ( } \mathrm{T}_{\mathrm{STG}}\right) & -65^{\circ} \mathrm{C} \text { to }+150^{\circ} \mathrm{C} \\ \left.\text { Power Dissipation ( } \mathrm{P}_{\mathrm{D}}\right) \text { (Note 3) } & 500 \mathrm{~mW} \\ \text { Lead Temperature }\left(T_{\mathrm{L}}\right) \text { (Soldering } 10 \text { seconds) } & 260^{\circ} \mathrm{C}\end{array}$

## Operating Conditions

|  | Min | Max | Units |
| :---: | :---: | :---: | :---: |
| Supply Voltage(VCC) | 4.5 | 5.5 | V |
| DC Input or Output Voltage ( $V_{\text {IN }}, V_{\text {OUT }}$ ) | 0 | $\mathrm{V}_{\mathrm{CC}}$ | V |
| Operating Temperature Range ( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |  |
| MM74HCT688 | $-40$ | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HCT688 | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times $\left(t_{r}, t_{f}\right)$ |  | 500 | ns |

## DC Electrical Characteristics

( $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%$ unless otherwise specified)

| Symbol | Parameter | Conditions | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HCT} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  |  | 2.0 | 2.0 | 2.0 | V |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  |  | 0.8 | 0.8 | 0.8 , | V |
| VOH | Minimum High Level Output Voltage | $\begin{aligned} & \mathrm{V}_{\text {IN }}=0.8 \mathrm{~V} \text { or } 2.0 \mathrm{~V} \\ & \left\|\left.\right\|_{\text {OUT }}\right\|=20 \mu \mathrm{~A} \\ & \mid \text { IOUT } \mid=4.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \\ & \left\|I_{\text {OUT }}\right\|=4.8 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=5.5 \mathrm{~V} \end{aligned}$ | $\begin{gathered} \mathrm{VCC} \\ 4.2 \\ 5.7 \\ \hline \end{gathered}$ | $\begin{gathered} \mathrm{V}_{\mathrm{CC}}-.1 \\ 3.98 \\ 4.98 \end{gathered}$ | $\begin{gathered} \mathrm{V}_{\mathrm{CC}}-.1 \\ 3.84 \\ 4.84 \\ \hline \end{gathered}$ | $\begin{gathered} \mathrm{V}_{\mathrm{CC}}-.1 \\ 3.7 \\ 4.7 \\ \hline \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \\ & \hline \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Voltage | $\begin{aligned} & \mathrm{V}_{\text {IN }}=\mathrm{V} 0.8 \mathrm{~V} \text { or } 2.0 \mathrm{~V} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\|=20 \mu \mathrm{~A} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\|=4.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \\ & \mid \text { IOUT } \mid=4.8 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=5.5 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{gathered} 0 \\ 0.2 \\ 0.2 \\ \hline \end{gathered}$ | $\begin{gathered} 0.1 \\ 0.26 \\ 0.26 \\ \hline \end{gathered}$ | $\begin{gathered} 0.1 \\ 0.33 \\ 0.33 \\ \hline \end{gathered}$ | $\begin{aligned} & 0.1 \\ & 0.4 \\ & 0.4 \\ & \hline \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| ${ }_{1 / 2}$ | Maximum Input Current | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CC}}$ or GND |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| lcc | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & \text { IOUT }=0 \mu \mathrm{~A} \end{aligned}$ |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {IN }}=2.4 \mathrm{~V}$ or 0.4 V (Note 4) |  |  |  |  | mA |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: Measured per pin. All other inputs held at $\mathrm{V}_{\mathrm{CC}}$ or ground.

AC Electrical Characteristics $V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6$ ns unless otherwise specified:

| Symbol | Parameter | Conditions | Typ | Guaranteed <br> Limit | Units |
| :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{PHL}}$ | Maximum Propagation <br> Delay - P or Q to Output |  | 19 | 30 | ns |
| $\mathrm{t}_{\mathrm{PLH}}$ | Maximum Propagation <br> Delay - P or Q to Output |  | 13 | 22 | ns |
| $\mathrm{t}_{\mathrm{PHL}}$ | Maximum Propagation <br> Delay - Enable to Output |  | 13 | 20 | ns |
| $\mathrm{t}_{\mathrm{PHL}}$ | Maximum Propagation <br> Delay - Enable to Output |  | 10 | 18 | ns |

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified.)

| Symbol | Parameter | Condition | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HCT} \\ T_{A}=-40^{\circ} \mathrm{C} \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Guaranteed Limits |  |  | Units |
| $\mathrm{t}_{\text {PHL }}$ | Maximum Propagation Delay - P or Q to Output |  | 23 | 35 | 44 | 53 | ns |
| ${ }^{\text {PLLH }}$ | Maximum Propagation Delay - P or Q to Output |  | 16 | 24 | 30 | 36 | ns |
| ${ }_{\text {t }}^{\text {PHL }}$ | Maximum Propagation Delay - Enable to Output | . | 16 | 24 | 30 | 36 | ns |
| ${ }_{\text {tPLH }}$ | Maximum Propagation Delay - Enable to Output |  | 11 | 20 | 25 | 30 | ns |
| ${ }^{\text {t }}$ HL,${ }^{\text {t }}$ TLH | Maximum Output Rise and Fall Time |  | 8 | 15 | 19 | 22 | ns |
| $\mathrm{C}_{P D}$ | Power Dissipation Capacitance (Note 5) |  | 45 |  | . |  | pF |
| $\mathrm{CIN}_{\text {IN }}$ | Maximum Input Capacitance |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+1 C C$ and the no load dynarnic current consumption, $I_{S}=C_{P D} V_{C C}{ }^{f+1} C C$.
Note 6: Refer to back of this section for Typical MM54/74HCT AC Switching Waveforms and Test Circuits.

MM54HCU04/MM74HCU04 Hex Inverter

## General Description

These inverters utilize microCMOS Technology, 3.5 micro silicon gate P -well CMOS, to achieve operating speeds similar to LS-TTL gates with the low power consumption of standard CMOS integrated circuits.
The MM54HCU04/MM74HCU04 is an unbuffered inverter. It has high noise immunity and the ability to drive 15 LS-TTL loads. The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is functionally as well as pin-out compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

- Typical propagation delay: 7 ns
- Fan out of 15 LS-TTL loads

■ Quiescent power consumption: $10 . \mu \mathrm{A}$ maximum at room temperature

- Typical input current: $10^{-5} \mu \mathrm{~A}$


## Connection and Schematic Diagrams



TL/F/5296-2

| Absolute Maximum Ratings（Notes 1 \＆2） |  | Operating Conditions |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply Voltage（VCC）－0．5 | -0.5 to +7.0 V |  | Min | Max | Units |
| DC Input Voltage（ $\mathrm{V}_{\text {IN }}$ ） | -1.5 to $\mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V}$ | Supply Voltage（VCC） | 2 | 6 | $V$ |
| DC Output Voltage（VOUT）－0．5 to | -0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ | DC Input or Output Voltage | 0 | $V_{C C}$ | $\checkmark$ |
| Clamp Diode Current（lı，IOK） | $\pm 20 \mathrm{~mA}$ | （ $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}$ ） |  |  |  |
| DC Output Current，per pin（lout） | $\pm 25 \mathrm{~mA}$ | Operating Temperature Ran |  |  |  |
| DC V ${ }_{\text {CC }}$ or GND Current，per pin（lcc） | $\pm 50 \mathrm{~mA}$ | MM74HC | －40 | ＋85 | ${ }^{\circ} \mathrm{C}$ |
| Storage Temperature Range（ $\mathrm{T}_{\text {STG }}$ ）$\quad-65^{\circ}$ | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ | MM54HC | －55 | ＋125 | ${ }^{\circ} \mathrm{C}$ |
| Power Dissipation（PD）（Note 3） | 500 mW | Input Rise or Fall Times |  |  |  |
| Lead Temperature（ $T_{L}$ ）（Soldering 10 seconds） | onds）$\quad 260^{\circ} \mathrm{C}$ | $\left(t_{r}, t_{f}\right) \quad V_{C C}=2 \mathrm{~V}$ |  | 1000 | ns |
|  |  | $\mathrm{V}_{C C}=4.5 \mathrm{~V}$ |  | 500 | ns |
|  |  | $\mathrm{V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ |  | 400 | ns |

DC Electrical Characteristics（Note 4）

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 1.7 \\ & 3.6 \\ & 4.8 \end{aligned}$ | $\begin{aligned} & 1.7 \\ & 3.6 \\ & 4.8 \end{aligned}$ | $\begin{aligned} & 1.7 \\ & 3.6 \\ & 4.8 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.8 \\ & 1.1 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.8 \\ & 1.1 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.8 \\ & 1.1 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| V OH | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.8 \\ & 4.0 \\ & 5.5 \end{aligned}$ | $\begin{aligned} & 1.8 \\ & 4.0 \\ & 5.5 \end{aligned}$ | $\begin{aligned} & 1.8 \\ & 4.0 \\ & 5.5 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v^{\prime} \end{aligned}$ |
|  |  | $\begin{aligned} & \begin{array}{l} V_{I N}=G N D \\ \left\|I_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ \left\|I_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \end{array} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{array}{r} 3.98 \\ 5.48 \\ \hline \end{array}$ | $\begin{aligned} & 3.84 \\ & 5.34 \\ & \hline \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| Vol． | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.5 \\ & 0.5 \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.5 \\ & 0.5 \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.5 \\ & 0.5 \end{aligned}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{C C} \\ & \left\|I_{\text {OUT }}\right\| \leq 6.0 \mathrm{~mA} \\ & \left\|I_{\text {OUT }}\right\| \leq 7.8 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & V \\ & v \end{aligned}$ |
| In | Maximum Input Current | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CC}}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| Icc | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } \operatorname{GND} \\ & I_{O U T}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 2.0 | － 20 | 40 | $\mu \mathrm{A}$ |

Note 1：Absolute Maximum Ratings are those values beyond which damage to the device may occur．
Note 2：Unless otherwise specified all voltages are referenced to ground．
Note 3：Power Dissipation temperature derating－plastic＂ N ＂package：$-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ ；ceramic＂ J ＂package：$-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ ．

Note 4：For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages（ $\mathrm{V}_{\mathrm{OH}}$ ，and $\mathrm{V}_{\mathrm{OL}}$ ）occur for HC at 4.5 V ．Thus the 4.5 V values should be used when designing with this supply．Worst case $\mathrm{V}_{I H}$ and $\mathrm{V}_{I L}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively．（The $\mathrm{V}_{\mathbb{I H}}$ value at 5.5 V is 3.85 V ．）The worst case leakage current（ $\mathrm{l}_{\mathrm{N}}$ ． $I_{C C}$ ，and IOZ）occur for CMOS at the higher voltage and so the 6.0 V values should be used．

## AC Electrical Characteristics

$V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed <br> Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {PHL }} t_{\text {PLH }}$ | Maximum Propagation <br> Delay |  | 7 | 13 | ns |

## AC Electrical Characteristics

$V_{C C}=2.0 \mathrm{~V}$ to $6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 49 \\ & 9.9 \\ & 8.4 \\ & \hline \end{aligned}$ | $\begin{aligned} & 82 \\ & 16 \\ & 14 \end{aligned}$ | $\begin{aligned} & 103 \\ & 21 \\ & 18 \end{aligned}$ | $\begin{gathered} 120 \\ 24 \\ 20 \\ \hline \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathbf{t}_{\text {TLH, }}$ t ${ }_{\text {THL }}$ | Maximum Output Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 8 \\ 7 \\ \hline \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \end{aligned}$ | $\begin{aligned} & 110 \\ & 22 \\ & 19 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | (per gate) |  | 90 |  |  |  | pF |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 8 | 15 | 15 | 15 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+l_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{s}=C_{P D} V_{C C} f+i_{C C}$.
Note 6: Refer to Section 1 for Typical MM54/74 HC AC Switching Waveforms and Test Circuits.

## Typical Applications



TL/F/5296-3
FIGURE 1. Crystal Oscillator


TL/F/5296-4
FIGURE 2. Stable RC Oscillator


FIGURE 3. Schmitt Trigger



Note 3: Waveform for negative edge sensitive circuits will be inverted
Test CIrcult for TRI-STATE Output Tests
Note 1: $C_{L}$ includes load and test jig capacitance.
Note 2: S1 = $V_{C C}$ for tpZL, and tPLZ measurements. $\mathrm{S} 1=\mathrm{Gnd}$ for $\mathrm{t}_{\mathrm{PZH}}$, and $\mathrm{t}_{\mathrm{PHZ}}$ measurements.




Note 3: Waveform for negative edge sensitive circuits will be inverted

Section 2
Semi-Custom Circuits

## Introduction

Gate arrays are very popular semi-custom IC products. They can be thought of as the next step in the evolution of complex chips.
In brief, a gate array is a geometric pattern of basic gates contained on one chip. It is possible to selectively interconnect these gates to form a complex function for cus-tomer-specific logic applications.

This concept originated a number of years ago in many computer houses. The more recent appearance of gate arrays in major new computer systems has attracted attention to this technique of providing digital circuits.

## PRODUCING THE SYSTEM•ON•A•CHIP

Gate arrays take the industry one step closer to the complete system on a single silicon chip. The objective is to combine the logic of a large number of SSI and MSI packages (which would occupy a large part of a PC board) and squeeze all this logic onto a single gate array chip. Systems designers will therefore exchange logic chip catalogs for macrocell libraries, and PC board layouts for placement and routing of interconnects on a silicon wafer. Circuit design is finally returning to the systems houses.
Through the modern miracle of software, systems designers will convert their logic diagrams into the detailed information that is needed to make IC interconnection masks. The semiconductor manufacturer will then make these masks and pattern some existing, nearly finished wafers with this custom interconnect pattern.
Software-generated test tapes will verify product functionality, and these ICs will then be shipped to the customer-a cycle that is not much different from photographic film processing: a roll of film is sent in, and prints are returned.
There are many benefits that result from the use of gate arrays. One of the more important is the reduction in the time required to design a new system. Performance
advantages also result because of higher levels of integration, yielding higher speed for the same power dissipation, or a reduction in power consumption. The smaller total number of external connections between components also increases system reliability.

## DESIGNING GATE ARRAY PRODUCTS

The major events involved in designing a gate array are shown in Figure 2-1.

Taken in sequence, the steps are:

1. The entry (by the customer) of the logic design into a computer system via a graphic capture or a netlist (an alphanumeric format).
2. A logic simulation then ensures the proper functioning. During this phase, test programs are generated and fault-graded to ensure adequate detection of bad chips. The solution to this testing problem is a major part of the gate array design and often requires additional logic. To help solve this problem, special circuitry has been included in the base array design of National's larger array chips.
3. With a proper logic diagram (which also solves the testing requirements), the next step is the placement or location of the specific macrocells. This is followed by a routing program that interconnects the macros. Transient analysis programs can then show the timing to expect since the added capacitance loading of the actual interconnect lines is used.
4. From here, pattern generator (PG) tapes are made which allow the fabrication of the masks: 1st-layer metal, 2nd-layer metal, and the via mask for connection between the metal layers. These masks are then used to pattern your custom logic onto existing silicon wafers.
5. Finished parts are final tested and shipped, completing the design cycle.


FIGURE 2-1. The Development System for Gate Arrays

## PROVIDING NEW GATE ARRAY TECHNOLOGIES

National continues to develop new technologies for highperformance gate arrays and offers a dual-metal silicongate CMOS family, as well as a high-speed bipolar ECL family. The SCX series CMOS gate arrays have been in production in both 3 -micron and 2-micron drawn geometries and provide typical gate delays of 2 ns and 1 ns , respectively. For applications demanding sub-nanosecond delays, the MCA series of ECL gate arrays is available and provides the ultimate in high-speed performance.

## DESIGN AUTOMATION IS THE KEY TO SUCCESS

National's design automation tools start with a full complement of hardware macros, the basic building blocks from which a user can select functions to implement his logic. From these logic blocks come an ever increasing list of software macros. These are made up of hardware macros that have been pre-arranged and verified for 7400 series logic implementation.
All hardware and software macros are supported by a fully integrated CAE/CAD system that includes graphic workstation data entry, timing verification, logic simulation, fault grading, design verification, and $100 \%$ auto-place-and-route.

The present product offerings in CMOS gate arrays are listed in Figure 2-2.

Notice that the new $2 \mu \mathrm{~m}$ products have internal propagation delays of only 1 ns and can be operated at up to 110 MHz toggle frequencies. The largest array size contains 6090 equivalent 2 .input gates.

## THE USE OF NEWER PACKAGES

These new gate array products have large numbers of potential inputs and outputs to accommodate different design architectures. National has developed new packages for these devices such as the 124-pin grid array (PGA) shown in Figure 2-3.

Specific array designs, however, can be done in a wide variety of package options, including leaded chip carriers, plastic and ceramic leadless chip carriers, and standard DIPs. Lead counts range from 28 to 172 pins.
The customer offerings in semi-custom will be expanded to include cell arrays and functional block arrays. This is a very dynamic market-please contact your National sales representative for the current status of our semi-custom circuit capability.

| Device <br> (Technology) | 2-Input <br> Eq. Gates | Internal <br> $\mathbf{t}_{\text {PD }}$ (ns) | Toggle <br> Frequency (MHz) |
| :---: | :---: | :---: | :---: |
| SCX6306 $(3 \mu \mathrm{~m})$ | 648 | 2.0 | 70 |
| SCX6312 $(3 \mu \mathrm{~m})$ | 1260 | 2.0 | 70 |
| SCX6324 $(3 \mu \mathrm{~m})$ | 2385 | 2.0 | 70 |
| SCX6348 $(3 \mu \mathrm{~m})$ | 4860 | 2.0 | 70 |
| SCX6360 $(3 \mu \mathrm{~m})$ | $6090^{*}$ | 2.0 | 70 |
| SCX6206 $(2 \mu \mathrm{~m})$ | 648 | 1.0 | 110 |
| SCX6212 $(2 \mu \mathrm{~m})$ | 1260 | 1.0 | 110 |
| SCX6224 $(2 \mu \mathrm{~m})$ | 2385 | 1.0 | 110 |
| SCX6248 $(2 \mu \mathrm{~m})$ | 4860 | 1.0 | 110 |
| SCX6260 $(2 \mu \mathrm{~m})$ | $6090^{*}$ | 1.0 | 110 |
| *Plus 2500 additional gates for on-chip self test. |  |  |  |

FIGURE 2-2. Current CMOS Gate Arrays


FIGURE 2.3. A 124-Pin Grid Array Package for the 2.4k Array

## SCX Series of 2-Micron and 3-Micron CMOS Gate Arrays

| Technology | Device | 2•Input <br> Eq. Gates | Gate <br> Delay (ns) $\dagger$ | Toggle <br> Freq. $(M H z)$ <br> (MHP | Input Pads | I/O Pads |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| $3 \mu$ | 6306 | 648 | 2 | 70 | - | 37 |
|  | 6312 | 1260 | 2 | 70 | 17 | 42 |
|  | 6324 | 2385 | 2 | 70 | 55 | 56 |
|  | 6325 | 2430 | 2 | 70 | 12 | 76 |
|  | 6348 | 4860 | 2 | 70 | 53 | 54 |
|  | $6360^{*}$ | 6090 | 2 | 70 | 66 | 88 |
| $2 \mu$ | 6212 | 1260 | 1 | 110 | 17 | 42 |
|  | 6224 | 2385 | 1 | 110 | 55 | 56 |
|  | 6225 | 2430 | 1 | 110 | 12 | 76 |
|  | 6248 | 4860 | 1 | 110 | 53 | 54 |
|  | $6260^{*}$ | 6090 | 1 | 110 | 66 | 88 |

*advanced gate array architecture with on-chip test facility
$t_{\text {typical 2-Input gates }}$
$\ddagger$ assumes fanout of 3 for typical D flip/flop

## Features

■ Latch-up proof, state-of-the-art $3 \mu / 2 \mu$ dual-metal silicon-gate microCMOS technology

- Ultra-high performance-2 ns/1 ns typical gate delays
- High density-to the equivalent of 60002 -input gates
- Self-test capability-available on 6000-gate devices
- Advanced high-density packages-up to 172 pins
- Complete hardware/software macrocell libraries
- $100 \%$ auto-place-and-route-supported by a fully integrated design automation system
- Full 883B screening over military temperature range


# SCX 6324 microCMOS 2．4k Gate Array NSOOOU Option User＇s Note 

## Introduction

The SCX 6324 CMOS 2．4k Gate Array is fabricated on a 3 －micron，dual metal， N －Well， 5 V microCMOS Process which typically provides internal propagation delay of 2 ns for a 2 －input NAND gate．
The Test Chip Option of the SCX 6324A（NSO00U option） contains all macro cells currently available for design （as of October，1982）．It is intended for engineering eval－ uation and as a sampling part for AC performance dem－ onstration．

A schematic drawing follows and a test setup scheme is shown on page 2－9．

## Test Set Up

The Test Chip option of the SCX6324 contains circuitry for engineering evaluation of macro functions that are currently available．Some circuits may have unprotected inputs／outputs，thus evaluations should be done under a controlled environment．Users are advised to use only those circuits that are mentioned in this note．Connec－ tions to any other pins may cause damage to the device．

A test set－up scheme is suggested in Figure 4 for refer－ ence，together with a selection table for each macro given in Table 1.
Input Pull－Up：All inputs（except pins 87 and 88）are provided with internal pull－up；grounded inputs will source approximately $8 \mu \mathrm{~A}$ each at $25^{\circ} \mathrm{C}$ and $\mathrm{V}_{D D}=5 \mathrm{~V}$ ．
AC Performance of a Macro：The outputs of all macros are fed to the external pins via a MUX and an output buf－ fer，so their exact AC performance should be found by subtracting the delay due to these MUXs and buffers． Pins 59 and 55 （labelled as＂input signal reference＂）can be used to determine this extra delay．
Internal TRI－STATE ${ }^{\oplus}$ Macro：S9 and S10 are TRI－STATE buffers intended for use within the array．They are brought out to the external pin in this Test Chip option．A scope probe with low loading should be used to give better approximation of their performance．A low capaci－ tance FET probe is recommended．It is unlikely that much less than $8-10 \mathrm{pF}$ of parasitic loading can be achieved．（See Note 2．）
Unprotected I／O Pins：There are I／O pins in this option that are not protected．Extreme care should be exercised in using them to avoid latch－up，oxide rupture，etc．
NOTE：This document also applies to the 2－micron SCX 6224 test chip in terms of circuit configuration and pin arrangement．

Metal Loading Evaluation：Three strings of inverters are included in this Test Chip for the metal loading evalua－ tion．One is without any extra metal loading except for interconnect；the other two are loaded with $200-\mathrm{mil}$ run of either metal 1 or metal 2 at each inverter stage．Refer to the schematic drawing for details．（See Note 1．）

## Notes：

1．Other than on these gate strings（see＂Metal Loading Evaluation＂ above），no additional loading capacitance is added．All other macros are generally connected with a minimal amount of interconnect－the amount of parasitic capacitance incurred is not shown．
2．All macros intended for internal array use，but brought directly to output pins，are not protected against latch－up．（All true output buffer options of the I／O are fully protected．）

## On－Chip Test Circuit

All options of the SCX6324 are provided with on－chip test circuitry，at the cost of a single input pin，to create TEST MODE．With this pin active（LOW），two additional pre－defined inputs are jointly employed to force all out－ puts to HIGH，LOW or Hi－Z states and thus reduce test time in gathering output parametrics．These two pins further function as conventional inputs（either TTL or CMOS when in TEST MODE，HIGH）with no performance penalty apparent to the user．
TEST MODE CONTROL（TMC）：A LOW at this input will activate the test circuitry．All output buffers are to be driven by TEST DATA（DT）and TRI－STATE TEST CONTROL（TSTC）pins．
TRI－STATE TEST CONTROL（TSTC）：A HIGH at this input， together with TMC low，puts all TRI－STATE output buf－ fers to Hi －Z state．
TEST DATA（DT）：Input to this pin，with TMC low，forces all outputs to either HIGH or LOW．


FIGURE 1

Table 1. Macro Selection
(See Test Setup)

| Macro Type | Macro Function | Macro Output | $\begin{aligned} & \text { SEL } \\ & \text { "S" } \end{aligned}$ | Input Signal | Output Pin Number |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \mathrm{S} 1 \\ & \mathrm{~S} 2 \end{aligned}$ | 2 I/P NAND <br> 3 IIP NAND | $\begin{aligned} & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & \text { ON } \\ & \text { ON } \end{aligned}$ | $\begin{aligned} & A=D 0, B=D 1 \\ & A=D 0, B=D 1, C=D 2 \end{aligned}$ | $\begin{aligned} & 60 \\ & 58 \end{aligned}$ |
| $\begin{aligned} & \text { S3 } \\ & \text { S3 } \end{aligned}$ | 2 I/P NAND w/QB <br> 2 I/P NAND w/QB | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | $\begin{aligned} & \mathrm{ON} \\ & \mathrm{OFF} \end{aligned}$ | $\begin{aligned} & A=D 0, B=D 1 \\ & A=D 0, B=D 1 \end{aligned}$ | $\begin{array}{ll} 54 & \text { for } C \\ 54 & \text { for } D \end{array}$ |
| $\begin{aligned} & \text { S4 } \\ & \text { S5 } \end{aligned}$ | $2 \mathrm{I} / \mathrm{P}$ NOR <br> 3 I/P NOR | $\begin{aligned} & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & \text { ON } \\ & \text { ON } \end{aligned}$ | $\begin{aligned} & A=D 0, B=D 1 \\ & A=D 0, B=D 1, C=D 2 \end{aligned}$ | $\begin{aligned} & 107 \\ & 109 \end{aligned}$ |
| $\begin{aligned} & \text { S6 } \\ & \text { S6 } \end{aligned}$ | 2 I/P NOR w/QB <br> 2 I/P NOR w/QB | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | $\begin{aligned} & \text { ON } \\ & \text { OFF } \end{aligned}$ | $\begin{aligned} & A=D 0, B=D 1 \\ & A=D 0, B=D 1 \end{aligned}$ | $\begin{array}{ll} 115 & \text { for } C \\ 115 & \text { for } D \end{array}$ |
| $\begin{aligned} & \text { S7 } \\ & \text { S8 } \end{aligned}$ | Clock Buffer Inverter | $\begin{aligned} & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & \text { ON } \\ & \text { ON } \end{aligned}$ | $\begin{aligned} & A=D O \\ & A=D O \end{aligned}$ | $\begin{aligned} & 31 \\ & 33 \end{aligned}$ |
| $\begin{aligned} & \mathrm{S} 9 \\ & \mathrm{~S} 10 \end{aligned}$ | TRI-STATE Buffer TRI-STATE Buffer | - . | $\begin{aligned} & \mathrm{N} / \mathrm{A} \\ & \mathrm{~N} / \mathrm{A} \end{aligned}$ | $\begin{aligned} & A=D 0, E B=D 1 \\ & A=D 0, E=D 1 \end{aligned}$ | $\begin{aligned} & 36 \\ & 35 \end{aligned}$ |
| $\begin{aligned} & \mathrm{S} 11 \\ & \mathrm{~S} 12 \end{aligned}$ | 2 I/P Exclusive-OR NAND RS Latch | $\begin{aligned} & 1 \\ & 0 \end{aligned}$ | $\begin{aligned} & \text { OFF } \\ & \text { ON } \end{aligned}$ | $\begin{aligned} & A=D 0, B=D 1 \\ & S B=D 0, R B=D 1 \end{aligned}$ | $\begin{array}{r} 108 \\ 37 \end{array} \text { for } Q$ |
| $\begin{aligned} & \mathrm{S} 12 \\ & \mathrm{~S} 13 \end{aligned}$ | NAND RS Latch NOR RS Latch | $\begin{aligned} & 1 \\ & 0 \end{aligned}$ | $\begin{aligned} & \text { OFF } \\ & \text { ON } \end{aligned}$ | $\begin{aligned} & \mathrm{SB}=\mathrm{D} 0, \mathrm{RB}=\mathrm{D} 1 \\ & \mathrm{R}=\mathrm{D} 0, \mathrm{~S}=\mathrm{D} 1 \end{aligned}$ | $\begin{array}{ll} 37 & \text { for } Q B \\ 39 & \text { for } Q \end{array}$ |
| $\begin{aligned} & \mathrm{S} 13 \\ & \mathrm{~S} 14 \end{aligned}$ | NOR RS Latch 2-2 OR-NAND | $\begin{aligned} & 1 \\ & 0 \end{aligned}$ | $\begin{aligned} & \text { OFF } \\ & \text { ON } \end{aligned}$ | $\begin{aligned} & R=D 0, S=D 1 \\ & A=D 0, B=\tilde{D} 1, C=D 2, D=D 3 \end{aligned}$ | 39 for QB <br> 47 for $E$ |
| $\begin{aligned} & \text { S14 } \\ & \text { S15 } \end{aligned}$ | 2-2 OR-NAND <br> 2-2 AND-NOR | $\begin{aligned} & 1 \\ & 0 \end{aligned}$ | $\begin{aligned} & \text { OFF } \\ & \text { ON } \end{aligned}$ | $\begin{aligned} & A=D 0, B=D 1, C=D 2, D=D 3 \\ & A=D 0, B=D 1, C=D 2, D=D 3 \end{aligned}$ | $47 \text { for } F$ |
| $\begin{aligned} & \mathrm{S} 15 \\ & \mathrm{~S} 16 \end{aligned}$ | $\begin{aligned} & \text { 2-2 AND-NOR } \\ & \text { 2:1 MUX } \end{aligned}$ | $\begin{aligned} & 1 \\ & 0 \end{aligned}$ | $\begin{aligned} & \text { OFF } \\ & \text { ON } \end{aligned}$ | $\begin{aligned} & A=D 0, B=D 1, C=D 2, D=D 3 \\ & A=D 0 \end{aligned}$ | $\begin{array}{r} 120 \text { for } F \\ 59 \end{array}$ |
| $\begin{aligned} & \text { S16 } \\ & \text { D1 } \end{aligned}$ | 2:1 MUX <br> $41 / P$ NAND | $\begin{aligned} & 1 \\ & 0 \end{aligned}$ | $\begin{aligned} & \text { OFF } \\ & \text { ON } \end{aligned}$ | $\begin{aligned} & B=D 0 \\ & A=D 0, B=D 1, C=D 2, D=D 3 \end{aligned}$ | $\begin{aligned} & 55 \\ & 56 \end{aligned}$ |
| $\begin{aligned} & \text { D2 } \\ & \text { D3 } \end{aligned}$ | 5 I/P NAND <br> 3 I/P NAND w/QB | $\begin{aligned} & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & \text { ON } \\ & \text { ON } \end{aligned}$ | $\begin{aligned} & A=D 0, B=D 1, C=D 2, D=D 3, E=D 4 \\ & A=D 0, B=D 1, C=D 2 \end{aligned}$ | $\begin{aligned} & 57 \\ & 52 \text { for D } \end{aligned}$ |
| $\begin{aligned} & \text { D3 } \\ & \text { D4 } \end{aligned}$ | 3 I/P NAND w/QB <br> 4 I/P NOR | $\begin{aligned} & 1 \\ & 0 \end{aligned}$ | $\begin{aligned} & \text { OFF } \\ & \text { ON } \end{aligned}$ | $\begin{aligned} & A=D 0, B=D 1, C=D 2 \\ & A=D 0, B=D 1, C=D 2, D=D 3 \end{aligned}$ | $\begin{array}{r} 52 \\ 113 \end{array} \text { for } E$ |
| $\begin{aligned} & \text { D5 } \\ & \text { D6 } \end{aligned}$ | 5 I/P NOR <br> 3 I/P NOR w/QB | $\begin{aligned} & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & \text { ON } \\ & \text { ON } \end{aligned}$ | $\begin{aligned} & A=D 0, B=D 1, C=D 2, D=D 3, E=D 4 \\ & A=D 0, B=D 1, C=D 2 \end{aligned}$ | $\begin{aligned} & 112 \\ & 117 \end{aligned} \text { for } D$ |
| D6 | 3 I/P NOR w/QB | 1 | OFF | $A=D 0, B=D 1, C=D 2$ | 117 for E |
| $\begin{aligned} & \text { D9 } \\ & \text { D9 } \end{aligned}$ | D Flip-Flop <br> D Flip-Flop | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | $\begin{aligned} & \text { ON } \\ & \text { OFF } \end{aligned}$ | $\begin{aligned} & C K=D 0, D=D 1 \\ & C K=D 0, D=D 1 \end{aligned}$ | 43 for $Q$ <br> 43 for $Q B$ |
| $\begin{aligned} & \mathrm{T} 1 \\ & \mathrm{~T} 1 \end{aligned}$ | D Flip-Flop w/S,R <br> D Flip-Flop w/S,R | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | $\begin{aligned} & \mathrm{ON} \\ & \mathrm{OFF} \end{aligned}$ | $\begin{aligned} & C K=D 0, D=D 1, S B=D 2, R B=D 3 \\ & C K=D 0, D=D 1, S B=D 2, R B=D 3 \end{aligned}$ | 42 for $Q$ <br> 42 for QB |

Table 2.
On-Chip Test Circuit Operation

| TMC | TSTC | DT | OUTPUT |
| :---: | :---: | :---: | :---: |
| H | X | X | Normal Operation |
| L | H | X | $\mathrm{Hi}-\mathrm{Z}$ (TRI-STATE Buffers Only) |
| L | L | H | L |
| L | L | L | H |


Option User's Note


Notes:
*: I/O D N: Do not have latch-up protection

A: Not able to drive large load. See Note 2.

FIGURE 3


| $\stackrel{0}{0}$ | 120-PIN MATRIX |  |
| :---: | :---: | :---: |
| $\geq$ |  |  |
| 0 |  |  |
| - |  |  |
| $\pm \stackrel{0}{ }$ |  | (38)(3) (56)(56) |
|  |  | (10) (10) (93) (52) |
| ¢ ¢ 든 |  | (10) (10) (10) ${ }^{(510}$ (18) 48 |
| 슨 |  |  |
| O 0 |  | (18) (19) (10) (42)(4) |
|  |  | (11)(11) (11) (39)(1) |
|  |  | (11)(11) (10) (36) (3) |
|  |  |  |
|  |  | (12) (1)(3)(1)(11) (13)(15)(19) (2) (25) (29) (31) 3 |
|  |  | (2)(5) (6) (3)(11) (1) (1) (18) (21) (24) (27) (27) (30) |

## TOP VIEW

TLUU5113-6

Order Information SCX6324 NS $000 / \mathrm{U} 5$

## SCX CMOS Gate Array Family Application Guide

TABLE OF CONTENTS
1.0 General Description
2.0 Product Features
2.1 microCMOS Process and Circuit Personalization
2.2 Gate Array Basic Cell
2.3 Power Dissipation
2.4 Absolute Maximum Ratings
2.5 Recommended Operating Conditions
2.6 DC Electrical Characteristics
2.7 AC Electrical Characteristics
3.0 Topology and Routing Resource DistributionSCX6306
SCX6312
SCX6324
SCX6325
SCX6348
4.0 On-Chip Test Circuitry
5.0 Macros
5.1 Hardware Macros
5.2 Software Macros
6.0 Peripheral Macros
7.0 Packaging
8.0 Propagation Delays
9.0 Design Automation Interface
10.0 Design Example
10.1 Text Mode
10.2 Workstation
10.3 Pattern File
10.4 Simulator Output
11.0 Alternative Interfaces

### 1.0 GENERAL DESCRIPTION

National Semiconductor's CMOS gate array families utilize a dual layer metal technology (microCMOS) to achieve operating speeds similar to Schottky-TTL with the inherent lower power consumption of standard CMOS integrated circuits. The families are available in 3 -micron (as drawn) and 2 -micron process technology. The range of complexity is currently from 600 to 6000 gates. The gates are arranged in cells. Each cell has the equivalent of three 2 -input NAND or NOR gates. All outputs have the ability to drive 10 LSTTL loads. All inputs have high noise immunity and are protected from static discharge.
National Semiconductor supports gate array designs with a variety of user/vendor interfaces. This ranges from producing arrays from the user's schematic to accepting databases for mask generation. A large dedicated staff of gate array professionals is available to help the user determine the most efficient and cost effective way to interface on any given design.
The design automation tools include workstation or text file entry (for schematic capture), logic and timing verifiers to substantiate the actual design, fault grading analysis to gauge testability and a large selection of macros (hardware and software) to speed and simplify the design.

### 2.0 PRODUCT FEATURES

- 2.0 ns internal propagation delay ( 3 -micron)
- 1.0 ns internal propagation delay (2-micron)
- CMOS power dissipation
- All inputs and I/Os protected from over-voltage and latch-up
- LSTTL drive capability
- TTL/CMOS inputs and I/Os (programmable)
- Internal test circuitry
- Full design automation support
-Schematic capture
-Logic simulator with timing information
-Fault grading
->80\% cell utilization
- 100\% automatic placement and routing
- Extensive hardware and software macro library
- Multiple power rail pin connections
- Multiple packaging options in ceramic, plastic, leaded and leadless
- Pin counts to 124
- Full military specifications
- Alternately sourced


## 2.1 microCMOS Process and CIrcuit Personalization

The microCMOS process developed by National is based on P-type starting material, N -well technology and oxide isolation. After the basic transistors are formed (in their respective cells), two separate layers of metalization (M1 and M 2 ) are placed on the wafers.
The processing steps and tooling requirements for all the wafers up to the metal layers are common and fixed. Circuit patterns-called "options"-are defined by the two metal layers and the VIAs. In this way, the user's design (or circuit personality) is imposed on the wafer.

All SCX gate arrays in the family use the same basic internal cell. There are eight pairs of $N$ and P-type MOS transistors in each cell (see Figure 2). The power and ground lines ( $V_{D D}$ and $V_{S S}$ buses, respectively) run up and down the cell. This cell is repeated in all four directions to form columns and rows in the core of the array. The structure of the internal core is optimized to the size of each family member.
National Semiconductor maintains an inventory of gate array wafers fabricated up to but before metalization. As the customer's options are designed and the last three patterns finalized, wafers are taken out of inventory and the fabrication process completed for the metal layers.
In this way, National Semiconductor can provide gate array users with quick turn-around cost effective designs while maintaining the quality, reliability and production control of an in-house (5-inch) wafer fab line.

### 2.2 Gate Array Basic Cell

Figure 1 and Figure 2 show a microCMOS cross section and the basic internal cell respectively. The geometries are not drawn to scale and the exact topology has been modified for illustration purposes.


FIGURE 1. Cross Section


FIGURE 2. Cell

### 2.3 Power Dissipation

An outstanding feature of microCMOS circuits is their low power dissipation. CMOS circuits draw electrical current for basically two reasons:
(1) During transition from a logic " 0 " to a logic " 1 " or vice versa, there exists a finite time when the P-channel and N -channel devices associated with the logic element are both conducting. The CMOS circuit consumes power during this transition.
(2) When signals change state, the distributed capacitance in the circuit (and its load) need to be either charged or discharged. The electrical current required for this purpose increases power consumption.
Thus, power dissipation is dependent on operating voltage, nodal capacitance and the frequency of circuit operation. Mathematically speaking:

$$
P_{O}=C V^{2} F
$$

For estimation purposes, the value of:
$35 \mu \mathrm{~W} /$ gate/ MHz per gate equivalent can be used for elements within the array.
$700 \mu \mathrm{~W} / \mathrm{MHz} /$ output buffer at 15 pF load or $1500 \mu \mathrm{~W} / \mathrm{MHz} /$ output at 50 pF load, can be used for the output buffers.

Power dissipation in a CMOS array is typically dominated by output buffers driving large capacitive loads.

Figure 3 will help in estimating power consumption in a particular design.


FIGURE 3. Power Consumption vs Frequency

### 2.4 Absolute Maximum Ratings

Exceeding the following absolute maximum ratings may

| Supply Voltage | -0.5 V to 7 V |
| :--- | ---: | ---: |
| Input or Output Voltage | -0.5 V to $\mathrm{V}_{\mathrm{DD}}+0.5 \mathrm{~V}$ |
| Storage Temperature | $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ |
| Power Dissipation (Package Dependent) | 1 W |
| Lead Temperature (Soldering, 10 seconds) | $300^{\circ} \mathrm{C}$ |

result in permanent damage to the device.

|  | Min | Max | Units |
| :---: | :---: | :---: | :---: |
| $V_{D D}$, Supply Voltage | 2 | 6 | V |
| $\mathrm{V}_{1}, \mathrm{~V}_{\mathrm{O}}$, Input or Output Voltage | $V_{S S}$ | $V_{D D}$ | V |
| Io, High or Low Level Output Current | 0 | $\pm 25$ | mA |
| $\mathrm{I}_{\mathrm{DD}}, \mathrm{V}_{\text {DD }}$ or $\mathrm{V}_{S S}$ Current per Pad | 0 | $\pm 25$ | mA |
| $T_{A}$, Ambient Operating Temperature | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |

2.6 DC Electrical Characteristics
$V_{D D}=5 \mathrm{~V} \pm 10 \%, \min /$ max limits apply over recommended operating temperature range unless otherwise specified.

| Symbol | Parameter | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IH}}$ | High Level Input Voltage at $\mathrm{V}_{\mathrm{O}}=0.1 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{DD}}-0.1 \mathrm{~V}, \mathrm{I}_{0}=20 \mu \mathrm{~A}$ | 0.7 VDD |  | V |
| $\mathrm{V}_{\text {IL }}$ | Low Level Input Voltage at $\mathrm{V}_{\mathrm{O}}=0.5 \mathrm{~V}$ or $\mathrm{V}_{\text {DD }}-0.1 \mathrm{~V}, \mathrm{I}_{\mathrm{O}}=20 \mu \mathrm{~A}$ | . | $0.2 \mathrm{~V}_{\text {DD }}$ | V |
| $\mathrm{V}_{\text {OH }}$ | High Level Output Voltage at $\mathrm{V}_{1}=\mathrm{V}_{\text {DD }}$ or GND, $I_{0}=20 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{DD}}-0.05$ |  | V |
| $\mathrm{V}_{\text {OL }}$ | Low Level Output Voltage at $\mathrm{V}_{1}=\mathrm{V}_{\mathrm{DD}}$ or GND, $\mathrm{I}_{0}=20 \mu \mathrm{~A}$ |  | 0.05 | V |
| $\mathrm{IOH}_{\mathrm{OH}}$ | High Level Output Current at $\mathrm{V}_{1}=\mathrm{V}_{\mathrm{DD}}$ or GND, $\mathrm{V}_{0}=\mathrm{V}_{\mathrm{DD}}-0.8 \mathrm{~V}$ | -4 |  | mA |
| Iol | Low Level Output Current at $\mathrm{V}_{1}=\mathrm{V}_{\mathrm{DD}}$ or GND, $\mathrm{V}_{\mathrm{O}}=0.4 \mathrm{~V}$ | 4 | , | mA |
| $\mathrm{V}_{1 H}$ TL | Minimum High Level TTL Input Voltage (for TTL Input Option) at $V_{O}=0.5 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{DD}}-0.1 \mathrm{~V}, \mathrm{I}_{\mathrm{O}}=20 \mu \mathrm{~A}$ | 2 |  | V |
| $V_{\text {IL }}$ TTL | Maximum Low Level TTL Input Voltage (for TTL Input Option) at $\mathrm{V}_{\mathrm{O}}=0.5 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{DD}}-0.1 \mathrm{~V}, \mathrm{I}_{\mathrm{O}}=20 \mu \mathrm{~A}$ |  | 0.8 | V |
| $I_{1}$ | Input Current (Without Pull-Up Resistor) at $\mathrm{V}_{1}=\mathrm{V}_{\text {DD }}$ or GND |  | $\pm 1$ | $\mu \mathrm{A}$ |
| $I_{\text {cc }}$ | Supply Current at $\mathrm{V}_{1}=\mathrm{V}_{\mathrm{DD}}$ or GND, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 100 | $\mu \mathrm{A}$ |

2.7 AC Electrical Characteristics $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, 3 \mu$ process.

| Symbol | Parameter | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: |
| $t_{P L H}$ $t_{\text {PHL }}$ | Output Buffer (Non-Inverting, non-TRI-STATE ${ }^{\text {® }}$ ) $\begin{aligned} & \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=5 \mathrm{~ns}, 0 \mathrm{~V}-5 \mathrm{~V} \\ & \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.6 \\ & 2.4 \end{aligned}$ | $\begin{aligned} & 6.1 \\ & 5.7 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \end{aligned}$ | Input Buffer <br> (TTL Type, Non-Inverting) at $\mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=5 \mathrm{~ns}, 0 \mathrm{~V}-3 \mathrm{~V}$ $\mathrm{C}_{\mathrm{L}}=1 \mathrm{pF}$. | $\begin{aligned} & 2.0 \\ & 2.5 \end{aligned}$ | $\begin{aligned} & 4.78 \\ & 5.94 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\begin{aligned} & \mathbf{t}_{\mathrm{PLH}} \\ & \mathbf{t}_{\mathrm{PHL}} \end{aligned}$ | Input Buffer (CMOS Type, Inverting) at $\mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=5 \mathrm{~ns}, 0 \mathrm{~V}-5 \mathrm{~V}$ $C_{L}=1 \mathrm{pF}$ | $\begin{aligned} & 1.3 \\ & 0.85 \end{aligned}$ | $\begin{aligned} & 3.0 \\ & 2.0 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $t_{\text {PLH }}$ <br> ${ }^{\text {t }}$ PHL <br> $t_{\text {PZL }}$ <br> $t_{\text {PZH }}$ <br> $t_{\text {PLZ }}$ <br> $t_{\text {PHZ }}$ | Output TRI-STATE <br> (Non-Inverting) <br> at $t_{r}=t_{f}=5 \mathrm{~ns}$ <br> OV-5V $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \end{aligned}$ <br> Delays Measured at 50\% <br> Point Between Start and <br> Target Voltage | $\begin{aligned} & 4.5 \\ & 4.7 \\ & 4.6 \\ & 4.2 \\ & 3.5 \\ & 3.5 \end{aligned}$ | $\begin{array}{r} 10.4 \\ 10.9 \\ 10.7 \\ 9.8 \\ 8.1 \\ 8.1 \end{array}$ | ns <br> ns <br> ns <br> ns <br> ns <br> ns <br> ns |
| $t_{\text {PLH }}$ <br> $t_{\text {PHL }}$ <br> $t_{\text {PHL }}$ <br> $t_{\text {PLH }}$ | Internal 2-Input NAND at $t_{r}=t_{f}=5 \mathrm{~ns}, 0 \mathrm{~V}-5 \mathrm{~V}$ Load Equivalent to Fan-Out of 3 and 100 mils of Interconnect As Above with $\mathrm{C}_{\mathrm{L}}=0 \mathrm{pF}$ | $\begin{aligned} & 1.4 \\ & 1.8 \\ & 1.5 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & 3.3 \\ & 4.1 \\ & 1.2 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |

### 3.0 TOPOLOGY AND ROUTING RESOURCE DISTRIBUTION

The specific topology and routing resource distribution have been tailored for each family member. Architectural considerations include the ratio of inputs and I/Os to total cell count, power consumption and package inductance to power pins (for simultaneous switching outputs) and


TL/U/5725-3
2.5k


TLU/U5725.5
routing resources consistent with automatic place and route software. Irternal cell utilizations of greater than $80 \%$ can be expected.
Individual topologies and a family summary follow.




### 4.0 ON-CHIP TEST CIRCUITRY

Each of the SCX gate arrays is provided with dedicated onchip test circuitry. This circuitry forces all the outputs to specific states to facilitate output parametric testing. These parametric tests include leakage and current sourcing/sinking measurements on all output pins.
The on-chip test circuitry is enabled by a dedicated test mode control (TMC) pin. This pin is set aside for testing and cannot be used for any other purpose. A low at this input will activate the on-chip test circuitry. When the onchip test circuitry is activated, the states of all outputs are determined by two other inputs; these are TRI-STATE test control (TSTC) and data test (DT). The TSTC and DT can share input pins with the user's design. They are only active when the TMC is enabled. The TSTC input has precedence over the DT input.

The TMC input is active for the following discussion.
When the TSTC input is active, all the output buffers are put into a high impedance mode. When TSTC is not active, the states of the output buffers are determined by the DT input. These two inputs can be assigned to any of the input pins. However, depending on the type of the input macro used for these two inputs, the outputs can have quite different states. This is because macros may have inverting or non-inverting inputs.

## ON-CHIP TEST CIRCUITRY TRUTH TABLE

| TMC | DT | TSTC | Output |
| :---: | :---: | :---: | :---: |
| 0 | $X$ | Active | TRI-STATE |
| 0 | Non-Active | Non-Active | 1 |
| 0 | Active | Non-Active | 0 |

DEFINITION OF TEST INPUT STATES

|  | Non-Inverting <br> Macros | Inverting <br> Macros |
| :---: | :---: | :---: |
| Non-Active | 0 | 1 |
| Active | 1 | 0 |


| Array <br> Name | Internal <br> Cells | Input <br> Cells <br> (Note 2) | IIO <br> Cells | Total <br> Pins <br> (Note 1) | $\mathbf{V}_{\text {DD }}$ <br> Pins | V $_{\text {SS }}$ <br> Pins |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SCX6306 | 216 | 0 | 37 | 41 | 2 | 2 |
| SCX6312 | 420 | 17 | 42 | 68 | 4 | 4 |
| SCX6324 | 795 | 55 | 56 | 124 | 6 | 6 |
| SCX6325 | 810 | 12 | 76 | 100 | 6 | 6 |
| SCX6348 | 1620 | 53 | 54 | 124 | 8 | 8 |

Nòte 1: One of the pins is permanently set aside for testing purposes. Note 2: Input and I/O cells are not considered part of the internal cell count.

### 5.0 MACROS

Three types of macros are available for designers to use: hardware macros, software macros (National Semiconductor standard library), and user generated software macros.

### 5.1 Hardware Macros

The SCX family of gate arrays offers an extensive library of hardware macros. Each macro has been fully characterized and functionally proven. The designer can select those macros that most efficiently implement the design. The electrical performance of the macros is characterized at two sets of conditions: best and worst-case. Under each set of conditions, the output loading is specified at 0 pF and 1.0 pF . The 1.0 pF load is equivalent to a fan-out of 3 and includes 100 mils length of metal interconnect. A single input load is equivalent to 0.17 pF and is defined as a load factor of 1 .

National Semiconductor has very tight wafer fabrication guidelines. However, process parameters still do vary from wafer-to-wafer, lot-to-lot. The electrical specifications of the macros take into account such variations.

The logic macros are categorized by the number of array cells that each occupies. The prefix of the macro identifies the category.

| Prefix | No. of Cells Occupied |
| :---: | :---: |
| S | 1 |
| D | 2 |
| T | 3 |
| Q | 4 |
| F | 5 |
| H | 6 |


| Category | Description | Category | Description |
| :---: | :---: | :---: | :---: |
| C001 (S1) | Triple 2-Input NAND Gate | C051 (T3) | D-Type Flip-Flop with Set/Reset Master |
| C002 (S2) | Dual 3-Input NAND Gate |  | Slave |
| C003 (S3) | Dual 2-Input NAND/AND | C028 (T4) | 4-to-1 Multiplexer with Inverted Enable |
| C004 (S4) | Triple 2-Input NOR Gate |  | Input |
| C005 (S5) | Dual 3-Input NOR Gate | C029 (T5) | 4-to-1 Multiplexer with Complement Output |
| C006 (S6) | Dual 2-Input NOR/OR |  |  |
| C007 (S7) | Triple Inverter/Clock Buffer | C030 (T6) C 032 (T7) | 4-Bit Parity Checker with Even-Odd Input <br> 1-Bit Full Adder |
| C008 (S8) | Quad Inverter | C032 (T7) |  |
| C009 (S9) | Dual TRI-STATE Inverting Buffer | C063 (Q1) | Multiplexed D Flip-Flop with Master- <br> Slave Clocks |
| C010 (S10) | Single Non-Inverting TRI-STATE Buffer | C050 (Q2) | JK Flip-Flop with Set/Reset Master Slave |
| C011 (S11) | Single 2-Input Exclusive-OR | C033 (Q3) | 1-of-4 Decoder with Active Low Outputs |
| C012 (S12) | NAND R/S Latch with 2-Input NAND Gate | -033 (Q3) | and Enable Input |
| C013 (S13) | NOR R/S Latch with 2-Input NOR Gate | C034 (Q4) | D-Type Flip-Flop with Inverted Reset/Preset and Parallel Load |
| C014 (S14) | 2-Input 2.Wide OR-NAND with Complement | C070 (Q5) | Multiplexed D-Type Flip-Flop with Reset Input |
| C015 (S15) | 2-Input 2-Wide AND-NOR with Complement | C036 (Q6) | Toggle Enable Flip-Flop with Inverted Reset |
| C016 (S16) | 2-to-1 Multiplexer with Single Control | C071 (Q7) | JK Flip-Flop with Set/Reset |
| C049 (S18) | Input | C039 (F1) | 2-Bit Serial In/Out and Paralleled Out Shift Register |
| C044 (S19) | Triple Inverter Buffer | C038 (F2) | Single Bit Up-Down Counter |
| C043 (S20) | Quadruple Inverter Buffer | $\mathrm{CO52}(\mathrm{H} 1)$ | JK Flip-Flop with Set/Reset |
| C048 (S21) | Single 2-Input Exclusive NOR | $\mathrm{CO40}(\mathrm{H} 2)$ | 1-Bit Arithmetic Unit with 7 Functions |
| C045 (S22) | 1-3 Buffer | C041 (H3) | 2-Bit Magnitude Comparator |
| C061 (S23) | 3-1 Buffer | $\mathrm{CO42}$ (H4) | 2-Bit Serial/Parallel Shift Register |
| C025 (S24) | Schmitt Trigger | C066 | $8 \times 4$ RAM |
| C017 (D1) | Triple 4-Input NAND | C067 | $8 \times 8$ RAM |
| C018 (D2) | Single 5-Input NAND | C068 | $8 \times 12$ RAM |
| C019 (D3) | Triple 3-Input NAND/AND Complement | C069 | 4-Bit Latch |
| C020 (D4) | Triple 4-Input NOR | C053 | 2-Input XOR Buffer |
| C021 (D5) | Single 5-Input NOR | C054 | 2-Input 2-Wide OR-AND with Invert |
| C022 (D6) | Triple 3-Input NOR with Complement | C055 | 2-Input 2-Wide AND-OR with Invert |
| C027 (D7) | Triple NAND Latch | C056 | 2-to-1 Multiplexer Buffer |
| C031 (D8) | Triple NOR Latch | C057 | 5-Input NAND-AND |
| C023 (D9) | D Flip-Flop | C058 | 5-Input NOR-OR |
| C047 (D10) | 3-Input Exclusive OR | 6059 | Buffered D Flip-Flop |
| C062 (D11) | D-Latch with Set/Reset | C060 | Buffered D Flip-Flop with Set/Reset |
| C026 (D12) | 1-Bit Transparent D-Latch with Reset and Enable | C037 | JK Flip-Flop with Set/Reset |
| C024 (T1) | D-Type Flip-Flop with Inverted Set/Reset Inputs | C064 C 065 | D Flip-Flop with Reset (Q Output Only) D Flip-Flop with Set/Reset |
| C046 (T2) | 4-Input Exclusive OR | C035 | Multiplexed D Flip-Flop with Reset |

Note: The ' $\mathbf{C 0 0 0}$ ' designator is a common reference used between National Semiconductor and its alternate source for the purpose of consistency with users.

### 5.2 Software Macros

In addition to the pre-designed hardware macros, National Semiconductor offers a library of software macros. These software macros emulate the functions of the popular 7400 and 4000 logic families. From the designer's vantage point, these software macros are utilized as though they were hardware macros. The actual implementation of these higher order functions is handled by the design automation tools in a process that virtually expands the software macro into its hardware macro primitives.
Since the software macros reside in the design automation system, a designer may copy a software macro into
-
his design, modify it to meet some special consideration, rename it, then reference it as a special or new software macro. This procedure is coordinated with NS gate array group.

National Semiconductor adds popular software macros to the existing library as required to meet user needs.

A representative list is shown in Table I. The cell count is a 'will not exceed' number, unused portions of cells are available for use in unrelated portions of the design.

PA Device
$7400 \quad 1.3$
7402 1.3
$7404 \quad 1.5$
7408 - 2.0
$7410 \quad 1.5$
$7411 \quad 2.0$
$7420 \quad 1.3$
$7427 \quad 1.5$
$7430 \quad 2.6$
$7442 \quad 9.3$
$7475 \quad 5.0$
7483
7485
7490
7492
7493
7495
7496
7498
74133
74138
74139
74147
74148
74150
74151
74153
74155
74157
74158
74160
74161
74162

Cell Count
1.3
9.3
19.0
26.7
13.8
13.6
13.0
18.5
14.6
11.0
6.33
8.3
6.5
16.3
11.6
20.0
10.2
9.0
7.0
5.0
7.6
26.2
26.3
26.0

### 5.3 Software Macros (User Generated)

The user always has the option of generating higher order software macros. This is true regardless of where the user decides to interface with the design automation system.

At the workstation level, the user simply creates the desired function from existing hardware macros, stores the function under a unique identifier name, then recalls it as a block of logic as required.

In the text file mode of schematic capture the user defines the higher order function in terms of the basic hardware macros. These higher order (custom) functions are then 'called' in the same manner as any other software macro.

| PA Device | Cell Count |
| :---: | :---: |
| 74163 | 24.0 |
| 74164 | 28.5 |
| 74165 | 31.5 |
| 74166 | 33.7 |
| 74168 | 26.6 |
| 74169 | 26.6 |
| 74170 | 38.6 |
| 74173 | 20.0 |
| 74174 | 19.0 |
| 74181 | 41.7 |
| 74182 | 10.0 |
| 74191 | 31.0 |
| 74192 | 28.2 |
| 74193 | 28.0 |
| 74194 | 24.7 |
| 74195 | 20.0 |
| 74241 | 9.0 |
| 74244 | 8.7 |
| 74245 | 16.7 |
| 74251 | 10.0 |
| 74253 | 9.0 |
| 74257 | 7.0 |
| 74259 | 17.6 |
| 74273 | 24.9 |
| 74280 | 19.1 |
| 74283 | 21.7 |
| 74299 | 62.6 |
| 74356 | 33.3 |
| 74373 | 13.0 |
| 74374 | 21.0 |
| 74390 | 14.2 |
| 74393 | 14.0 |
| 1 |  |
|  |  |

### 6.0 PERIPHERAL MACROS

Interfacing to the SCX gate arrays is done through the peripheral buffers. There are two types of peripheral cells; input only and bi-directional I/O cells. The peripheral macros are not included in the count of internally available cells.

The buffers are located around the periphery of the die and the exact configuration is dependent on the particular family member under consideration. Reference section 3 for specific locations of input and I/O cells.

### 7.0 PACKAGING

The SCX family of microCMOS gate arrays is offered in a very wide variety of packages. The user is provided with many choices in terms of both package type and lead count. The package types offered include ceramic pin grid arrays, leaded ceramic chip carriers (LDCC), leadless ceramic chip carriers (LCC), plastic leaded chip carriers (PCC), ceramic DIPs, and plastic DIPs.
The availability of such a large variety of packages gives the user flexibility in making the following choices:
-Ceramic versus plastic
-Through-hole mount versus surface mount
-Variety of lead counts
The specific packages offered are listed in Table Ila.
Surface mounting of multi-lead components is rapidly gaining popularity. To provide the user flexibility, National Semiconductor offers its CMOS gate arrays in several surface mount package options: leaded and leadless ceramic chip carrier and the plastic chip carrier.
Surface mounting refers to component attachment, whereby the component leads or pads rest on the surface of the PCB instead of the traditional approach of inserting the leads into through-holes which go through the board. With surface mounting there are solder pads on the PCB which align with the leads or pads on the component. The resulting solder joint forms both the mechanical and electrical connections.

The primary reason for surface mounting is to allow leads to be placed closer together than the 0.100 inch standard for DIPs with through-hole mounting. Through-hole mounting on smaller than 0.100 inch space is difficult to achieve in production and is generally avoided. The move to 0.050 inch lead spacing offered with the current generation of surface mounted components, along with a switch from a dual-in-line format to a quad format, has achieved a threefold increase in component mounting density. A need to achieve greater density is a major driving force in today's marketplace.

Learning how to surface mount components to printed circuit boards requires the user to implement an assembly process not typically associated with through-hole insertion/wave soldering assembly methods.
Surface mounting involves three basic process steps:

1) Application of solder or solder paste to the printed circuit board
2) Positioning of the component onto the printed circuit
3) Reflowing of the solder or solder paste.

Table llb lists the manufacturers currently offering sockets for each of the advanced package options listed in this data sheet. A matrix of which manufacturers to contact for each socket option is provided. The listing is divided into test/burn-in and production categories. There may be some individual sockets that will cover both requirements.

TABLE IIa. GATE ARRAY PACKAGE OPTIONS

| Package Type | Pins | CMOS SCX Series 6312/6324/6325/ 6348/6360/ |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | 6306 | 6212 | 6224 | 6225 | 6248 | 6260 |
| Plastic DIP, N | $\begin{aligned} & 28 \\ & 40 \\ & 48 \end{aligned}$ | $\mathbf{\square}$ |  | $\begin{aligned} & \mathbf{\square} \\ & \mathbf{\square} \end{aligned}$ | $\begin{aligned} & \mathbf{a} \\ & \mathbf{a} \end{aligned}$ |  |  |
| Ceramic DIP, (Side Braze), D | $\begin{aligned} & 28 \\ & 40 \\ & 48 \end{aligned}$ |  | $\begin{aligned} & \mathbf{a} \\ & \mathbf{0} \\ & \mathbf{0} \end{aligned}$ | $\square$ <br> - |  |  |  |
| Ceramic DIP, (Cerdip), J | $\begin{aligned} & 28 \\ & 40 \end{aligned}$ | - | $\begin{aligned} & \mathbf{0} \\ & \mathbf{0} \end{aligned}$ |  | - |  |  |
| Plastic Leaded Chip Carrier, PCC | 28 <br> 44 <br> 68 <br> 84 <br> 124 |  | $\begin{aligned} & \square \\ & \square \\ & \square \end{aligned}$ |  | $\begin{aligned} & \square \\ & \mathbf{\square} \\ & \mathbf{\square} \end{aligned}$ |  |  |
| Ceramic Leaded Chip Carrier, LDCC | 124 |  |  | ■ | $\square$ | $\square$ | $\square$ |
| Ceramic Leadless Chip Carrier, LCC | $\begin{gathered} 28 \\ 44 \\ 68 \\ 84 \\ 124 \end{gathered}$ | $\square$ | $\begin{aligned} & 8 \\ & \square \\ & \square \end{aligned}$ |  |  | $\square$ |  |
| Ceramic Pin Grid Array, PGA | $\begin{gathered} 68 \\ 84 \\ 120 / 124 \\ 149 \\ 172 \end{gathered}$ |  |  |  | $\begin{aligned} & \mathbf{~} \\ & \mathbf{~} \\ & \mathbf{E} \end{aligned}$ |  |  |

TABLE IIb. SOCKET VENDORS

| Package Type | Test/Burn-In | Production |
| :--- | :--- | :--- |
| Ceramic Pin Grid Array | Amp, Textool, <br>  <br>  <br> Yamaichi, Thomas <br> Leaded Ceramic Chip Carrier | Amp, Yamaichi, <br> Thomas \& Betts <br> Leadless Ceramic Chip Carrier |
|  | Yamaichi | Amp, Plastronics, |
|  | Textool | Yamaichi |
| Plastic Chip Carrier | Textool |  |
|  |  | Amp, Burndy, <br> Robinson/Nugent |


| Amp Inc. | Textool |
| :--- | :--- |
| Harrisburg, PA | Irving, TX |
| (715) 564-0100 | (214) 259-2678 |
| Plastronics | Thomas \& Betts |
| Irving, TX | Raritan, NJ |
| (214) 258-1906 | (201) 469-4000 |
| Robinson/Nugent | Yamaichi |
| New Albany, IN | c/o Napenthe Dist. |
| (812) 945-0211 | Palo Alto, CA |
| Burndy | (415) 856-9332 |
| Norwalk, CT |  |
| (203) 838-4444 |  |

### 8.0 PROPAGATION DELAYS

Propagation delays in CMOS arrays are a function of several factors:

- Supply voltage
- Junction temperature
- Process tolerance
- Fan-out loading
- Interconnection routing
- Input signal direction

To assist the designer in evaluating circuit performance under all operating conditions, National Semiconductor guarantees DC and AC parametrics over the full voltage and temperature range, as well as best-case and worstcase propagation delays. Process tolerance is included in the specifications.

Delays other than three for fan-out loading may be extrapolated for loads other than shown.

For example: a 2-input NAND (S1) drives six loads. What is the worst-case LO to HI delay?

From Table III
$t_{\text {PLH }}$ for $0 \mathrm{pF}=1.82 \mathrm{~ns}$ (0 loads)
$\mathrm{t}_{\mathrm{PLH}}$ for $1 \mathrm{pF}=4.95 \mathrm{~ns}$ ( 3 loads)
The delay per load $=(4.95-1.82) / 3=1.05 \mathrm{~ns}$
Total delay $=$ base delay ( 0 load ) + six loads
$8.12 \mathrm{~ns}=1.82 \mathrm{~ns}+6$ ( 1.05 ns )
What is the delay if the power supply is maintained at 5 V and junction temperature is $80^{\circ} \mathrm{C}$ (approximately $65^{\circ}$ ambient)?

From scaling factors (Table III note):
Worst-case junction temperature $=100^{\circ} \mathrm{C}$
New junction temperature $=80^{\circ} \mathrm{C}$
Improvement factor $=\frac{0.3 \%}{{ }^{\circ} \mathrm{C}}\left(100^{\circ} \mathrm{C}-80^{\circ} \mathrm{C}\right)=6 \%$
Worst-case voltage $=4.5 \mathrm{~V}$
New voltage $=5.0 \mathrm{~V}$
Improvement factor $=\frac{2 \%}{0.1 \mathrm{~V}}(5.0 \mathrm{~V}-4.5 \mathrm{~V})=10 \%$
Derating factor $=(1-0.06)(1-0.1)=0.846$
Total delay $($ scaled $)=8.12(0.846)=6.86 \mathrm{~ns}$
This form of calculation is handy for making estimates of critical paths during the initial design phase and can be used as a guide to determine which technology to use (i.e., $3 \mu$ or $2 \mu$ ). The actual AC performance prediction will be provided by the design automation system after the designer has functionally verified his design in the logic simulator.

Propagation delays as a function of temperature and supply voltage are shown in Figures 4 and 5 respectively. Utinization of these curves will speed the estimation of performance at other then specified values.

Representative macro types for the $3 \mu$ (Table III) and $2 \mu$ process (Table IV. are presented for comparison. Reference SCX family macro library book for complete specifications.


FIGURE 5. CMOS Propagation Delays as a Function of Supply Voltage

| Best•Case | Worst-Case |
| :--- | :--- |
| Temperature $=-40^{\circ} \mathrm{C}$ | Temperature $=100^{\circ} \mathrm{C}$ |
| Supply Voltage $=5.5 \mathrm{~V}$ | Supply Voltage $=4.5 \mathrm{~V}$ |
| Extreme Process Parameters | Extreme Process Parameters |

TABLE III. $3 \mu$


Note: All delays in nanoseconds.

* TRI-STATE active mode.
$t_{r}=t_{f}=5$ ns for 3-micron.
$t_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=2 \mathrm{~ns}$ for 2-micron.
Voltage Derate $=2.0 \% / 100 \mathrm{mV}$ from 4.5 V .
Temperature Derate $=0.3 \% /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$.
LF = Load Factor.
$1 L F=0.17 \mathrm{pF}$.

TABLE IV. $2 \mu$

| Symbol | Function | LF | Best-Case |  | Worst-Case |  | $\mathrm{C}_{\text {LOAD }}(\mathrm{pF})$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\mathrm{t}_{\text {PLH }}$ | $\mathrm{t}_{\mathrm{PHL}}$ | $\mathrm{t}_{\mathrm{PLH}}$ | $t_{\text {PHLL }}$ |  |
| S1 | 2-NAND | 1 | 0.095 | 0.19 | 0.75 | 0.95 | 0 |
|  |  |  | 0.39 | 0.67 | 2.40 | 4.05 | 1 |
| S2 | 3-NAND | 1 | 0.09 | 0.27 | 0.95 | 1.65 | 0 |
|  |  |  | 0.37 | 0.92 | 2.65 | 5.75 | 1 |
| S4 | 2-NOR | 1 | 0.16 | 0.15 | 1.1 | 0.95 | 0 |
|  |  |  | 0.62 | 0.51 | 4.15 | 2.85 | 1 |
| S5 | 3-NOR | 1 | 0.23 | 0.16 | 1.65 | 1.13 | 0 |
|  |  |  | 0.85 | 0.52 | 6.1 | 3.05 | 1 |
| S7 | Clock Buffer | 2 | 0.07 | 0.13 | 0.45 | 0.55 | 0 |
|  |  |  | 0.24 | 0.33 | 1.45 | 1.65 | 1 |
| S8 | Inverter | 1. | 0.095 | 0.16 | 0.6 | 0.75 | 0 |
|  |  |  | 0.36 | 0.52 | 2.35 | 2.6 | 1 |
| S11 | 2-XOR | 2 | 0.11 . | 0.16 | 2.6 | 2.5 | 0 |
|  |  |  | 0.54 | 0.53 | 5.8 | 5.65 | 1 |
| D9 | D Flip-Flop <br> CLK to Q | 1 |  |  |  |  |  |
|  |  | 3 | 0.71 | 0.59 | 5.12 | 4.38 | 0 |
|  |  |  | 1.02 | 0.94 | 7.0 | 6.25 | 1 |
|  | CLK to $Q_{B}$ |  | 0.35 | 0.54 | 2.38 | 3.3 | 0 |
|  |  |  | 0.64 | 0.98 | 5.37 | 6.62 | 1 |
| S9 | TRI-STATE Inverter | 1 | 0.18 | 0.18 | 1.2 | 1.35 | 0 |
|  |  |  | 0.60 | 0.70 | 4.25 | 4.15 | 1 |
| S10 | TRI-STATE Buffer | 2 | 0.30 | 0.27 | 1.9 | 1.8 | 0 |
|  |  |  | 0.53 | 0.53 | 3.4 | $3: 4$ | 1 |
| $I_{4}$ | Inverting Input Buffer | CMOS | 0.23 | 0.19 | 0.85 | 0.70 | 0 |
|  |  |  | 0.45 | 0.39 | 2.30 | 1.80 | 1 |
| $I_{1}$ | Input Buffer | TTL | 0.33 | 0.39 | 2.0 | 2.45 | 0 |
|  |  |  | 0.60 | 0.78 | 3.70 | 4.80 | 1 |
| $\mathrm{I}_{6}$ | Short Circuit Input | CMOS | 0.04 | 0.04 | 0.07 | 0.07 | 0 |
|  |  |  | 0.15 | 0.15 | 0.50 | 0.50 | 1 |
| $10_{1}$ | Input | TTL | 0.33 | 0.39 | 2.0 | 2.45 | 0 |
|  |  |  | 0.60 | 0.78 | 3.7 | 4.8 | 1 |
|  | Output* | 7 | 0.62 | 0.78 | 4.4 | 5.75 | 15 |
|  |  |  | 1.15 | 1.55 | 7.0 | 9.75 | 50 |
| $1 \mathrm{O}_{2}$ | Input (Inverting) | CMOS | 0.23 | 0.19 | 0.85 | 0.70 | 0 |
|  |  |  | 0.45 | 0.39 | 2.30 | 1.80 | 1 |
|  | Output* | 7 | 0.62 | 0.78 | 4.40 | 5.75 | 15 |
|  |  |  | 1.15 | 1.55 | 7.0 | 9.75 | 50 |
| $10_{3}$ | Short Circuit Input | CMOS | 0.04 | 0.04 | 0.07 | 0.07 | 0 |
|  |  |  | 0.15 | 0.15 | 0.50 | 0.50 | 1 |
|  | Output* |  | 0.62 | 0.78 | 4.40 | 5.75 | 15 |
|  |  |  | 1.15 | 1.55 | 7.0 | 9.75 | 50 |
| $10_{4}$ | Output | 7 | 0.65 | 0.63 | 4.75 | 4.5 | 15 |
|  |  |  | 1.17 | 1.45 | 8.25 | 8.25 | 50 |

Note: All delays in nanoseconds.

* TRI-STATE active mode.
$t_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=5 \mathrm{~ns}$ for 3-micron.
$t_{r}=t_{f}=2$ ns for 2-micron.
Voltage Derate $=2.0 \% / 100 \mathrm{mV}$ from 4.5V .
Temperature Derate $=0.3 \% /^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$.
$L F=$ Load Factor.
$1 \mathrm{LF}=0.13 \mathrm{pF}$.


### 9.0 DESIGN AUTOMATION SYSTEM

The design automation system offers the end user a variety of interface points and techniques.
Figure 6 shows the standard gate array development flow and responsibilities. Alternative flows are available and are presented in Section 11.
The standard flow consists of four major quadrants. They are the user's site, user's responsibilities, National Semiconductor's technology center, National Semiconductor's responsibility. These represent the 'where' and 'who' aspects of task responsibility and location.

## User Site

Logic design and definition are the user's responsibility and are completed at his/her site.

The design file consists of the netlist (wiring diagram) and the test vectors (pattern file). Each can be generated in a text file or as the output from a 'workstation'. The syntax of these files is in the 'hardware design language'.

The evaluation and acceptance of the completed prototypes are done by the user at his/her facilities. National Semiconductor offers technical assistance if necessary.


FIGURE 6. Standard Gate Array Development Process and Responsibilities

## National Semiconductor Technology Center

Training includes actual interaction with the design automation system and, depending on the level of user experience, requires from three to five days to complete. All of the considerations necessary for the successful completion of the design are covered during the training. Topics such as, hardware (i.e., speed, power, pinouts) and software considerations (i.e., logic simulation, fault grading, critical path analysis) are tailored to meet the user's needs. Training is provided at the closest technology center. Contact the local sales representative for the location nearest you.

Functional verification of the logic is accomplished by submitting the netlist and pattern files to the logic simulator. The simulator will predict the output results of the specified logic for the applied vectors. The designer can then determine if the specified logic meets the design
objectives. Simulation under actual 'loaded' conditions occurs after functional verification and fault grading. Functional verification is the responsibility of the user.

Fault grading is a measure of the ability of the supplied vectors to detect induced logic errors (i.e., on-chip shorts). The vectors supplied eventually become the functional portion of the final production test tape. It is important that the fault grading figure of merit reach $85 \%$. Fault grading is the responsibility of the user.

Performance estimation is the prediction that the logic simulator makes by considering actual macro loading and a projection of the interconnect lengths. This projection is based on an algorithm which relates fan-out to probable trace length. Performance estimation is the responsibility of the user.

Place and route are the actual implementation of the user's design file. Two pieces of design automation software are used to complete the routing.

Automatic place and route software completes the majority of interconnects and in most cases completes the entire array.
Interactive graphics software is used to complete any unrouted interconnects.
Place and route are the responsibility of National Semiconductor.

Performance verification is the rerunning of the 'performance estimation' software with the actual cell placements and associated trace lengths. Performance verification is the responsibility of the user.
Mask generation, assembly and test are completed by National Semiconductor.
Prototype evaluation and acceptance are the responsibility of the user.
National Semiconductor has a large staff of applications and consulting engineers available to assist users at any point in the array development process.

### 10.0 DESIGN EXAMPLE

The two most popular ways of interfacing to the design automation system are 1) alphanumeric text entry and 2) workstation output. A different example will be given for each. In either case the design automation system requires two basics files to operate.
Network (File): The network file is the 'wiring diagram' of the design. It represents how the array is to be 'wired'. More specifically, it is the manner in which the hardware macros are interconnected. The syntax of the network file is specified by a hardware design language (HDL).
Pattern (File): The pattern file represents the stimuli or sequence of signals used to exercise the design specified by the network file. The pattern file ultimately becomes the functional portion of the final test tape used to screen production devices.
The logic simulator operates on the network and pattern files and predicts the logic output as a function of the pattern file.


TL/U/5725.11
The simulator has two modes of operation. The first mode is used to verify the logical integrity of the design. The second mode considers capacitive circuit loading and anticipated wire lengths. The result of the second mode is the
performance that can be expected after the circuit has been placed and routed.

The basic form of a network file is as follows.


The macro call syntax for the following circuit fragment is as specified.


TL/U/5725-12


If the designer were using the alphanumeric text mode of data entry, each unique macro and macro type would be specified in the above manner until the entire network had been specified.

In the workstation mode of schematic capture the designer would call and name each desired macro, then graphically interconnect each macro in the required fashion. The workstation would then 'compile' the schematic into the network file.

The design of a four-bit latch with TRI-STATE output is presented.


FIGURE 7

## Listing 1

```
$$ * * * * 
$INPUT INA INB INC IND ID1 ID2 OD1 OD2 CLOCK CLEAR
$OUTPUT OUTA OUTB OUTC OUTD
$$* DM74173 MACRO
$SUBU S8
$$AN0
CLKB CLK CLRB OGB I CLOCK CLKB CLEAR OG
$SUBU S4
$$AN1
IG IGB OG / ID1 ID2 IG CONO OD1 OD2
$SUBU S15
$$AN2
DAB DA / INA IG IGB QA
$SUBU S15
$$AN3
DBB DB / INB IG iGB QB
$SUBU S15
$$AN4
DCB DC / INC IG IGB QC
$SUBU I S15
$$AN5
DDB DD / IND IG IGB QD
$SUBU T1
$$AN6
QA QAB / CON1 DA CLK CLRB
$SUBU T1
$$AN7
QB QBB / CON1 DB CLK CLRB
$SUBU T1
$$AN8
QC QCB / CON1 DC CLK CLRB
$SUBU T1
$$AN9
QD QDB / CON1 DD CLK CLRB
$SUBU S9
$$AN10
OUTA OUTB / QAB OGB QBB OGB
$SUBU S9
$$AN11
OUTC OUTD / QCB OGB QDB OGB
```




FIGURE 8

## Listing 2

```
$NETWORK
$INPUT CLEAR CLOCK ID1 ID2 INA INB INC IND OD1 OD2
$OUTPUT OUTA OUTB OUTC OUTD
$$*
$SUBU S4
$$XCMP 1
XSIG29 XSIG27 XSIG18 I XSIG27 GND ID1 ID2 OD1 OD2
$$*
$SUBU T1
$$XCMP 10
XSIG33 XSIG41 / VCC XSIG34 XSIG20 XSIG21
$$*
$SUBU S9
$$XCMP 11
OUTA OUTB / XSIG41 XSIG22 XSIG40 XSIG22
$$*
$SUBU S9
$$XCMP }1
OUTC OUTD / XSIG39 XSIG22 XSIG38 XSIG22
$$ #
$SUBU S8
$$XCMP 2
XSIG22 XSIG20 XSIG21 XSIG19 / XSIG18 XSIG19 CLEAR CLOCK
$$*
$SUBU S15
$$XCMP 3
OPEN-1 XSIG37 / XSIG30 XSIG29 IND XSIG27
$$*
$SUBU S15
$$XCMP 4
OPEN-2 XSIG36 / XSIG31 XSIG29 INC XSIG27
$$*
$SUBU S15
$$XCMP 5
OPEN-3 XSIG35 / XSIG32 XSIG29 INB XSIG27
$$ \star
$SUBU S15
$$XCMP6
OPEN-4 XSIG34 / XSIG33 XSIG29 INA XSIG27
$$*
$SUBU T1
$$XCMP }
XSIG30 XSIG38 / VCC XSIG37 XSIG20 XSIG21
$$*
$SUBU T1
$$XCMP }
XSIG31 XSIG39 / VCC XSIG36 XSIG20 XSIG21
$$*
$SUBU T1
$$XCMP }
XSIG32 XSIG40 / VCC XSIG35 XSIG20 XSIG21
$$ *
```

\$CYCLE $=10001000$ REPRESENTS THE NUMBER OF INTERVALS PER CYCLE 1 INTERVAL $=100$ PICOSECONDS
$\$ \$ \star \star \star \star \star \star \star \star \star \star \star \star \star \star \star \star \star \star \star \star \star \star \star$
\$ $\$$ * PATTERN FILE CODING FOLLOWS
$\$ \$ \star \star \star \star \star \star \star \star \star \star \star \star \star \star \star \star \star \star \star \star \star \star \star$
\$\$ $\star$ PATTERN FILE FOR TESTING DM74173
\$\$ $\star$ TEST SHOULD SWEEP 16 CYCLES
CLEAR HI 1-2

$\left.\begin{array}{lllllll}\text { INA } & \text { HI } & 1 & 3 & 5 & 7 & 11-12 \\ \text { INB } & \mathrm{HI} & 1 & 3 & 5 & 7 & 11-12 \\ \text { INC } & \mathrm{HI} & 1 & 3 & 5 & 7 & 11-12 \\ \text { IND } & \mathrm{HI} & 1 & 3 & 5 & 7 & 11-12 \\ \text { ID1 } & \mathrm{HI} & 1 & 3 & 5 & -6 & \\ \text { ID2 } & \text { LO } & 1 & 3 & 7-8 & \\ \text { OD1 } & \mathrm{HI} & 5-6 & 13-14 \\ \text { OD2 } & \text { HI } & 7-8 & 15-16\end{array}\right\}$

INPUT SIGNALS USED TO SIMULATE THE NETWORK

CLOCK LO RPT (01: 1-16) SINGLE CLOCK REPEATING 01 THROUGH CYCLE 16

CIRCUIT INPUTS HI AT SPECIFIED CYCLE. LOW AT ALL OTHER CYCLES
CIRCUIT INPUT LO AT SPECIFIED CYCLE. HI AT ALL OTHER CYCLES
10.4 Simulator Output

|  | INPUTS AS SPECIFIED BY PATTERN FILE |  |  |  |  | AS SPECIFIED BY PATTERN FILE |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | 1111 | 11 | 00 | C | C | $\overbrace{0000}$ |
|  | NNNN | DD | DD | L | L | UUUU |
|  | $A B C D$ | 12 | 12 | E | 0 | TTTT |
|  |  |  |  | A | C | ABCD |
|  |  |  |  | R | K |  |
| 1 | 1111 | 10 | 00 | 1 | 0 | XXXX |
| **157 | 1111 | 10 | 00 | 1 | 0 | 0000 |
| 2 | 0000 | 01 | 00 | 1 | 1 | 0000 |
| 3 | 1111 | 10 | 00 | 0 | 0 | 0000 |
| 4 | 0000 | 01 | 00 | 0 | 1 | 0000 |
| 5 | 1111 | 11 | 10 | 0 | 0 | 0000 |
| **134 | 1111 | 11 | 10 | 0 | 0 | ZZZZ |
| 6 | 0000 | 11 | 10 | 0 | 1 | ZZZZ |
| 7 | 1111 | 00 | 01 | 0 | 0 | ZZZZ |
| 8 | 0000 | 00 | 01 | 0 | 1 | ZZZZ |
| 9 | 0000 | 01 | 00 | 0 | 0 | ZZZZ |
| **140 | 0000 | 01 | 00 | 0 | 0 | 1111 |
| 10 | 0000 | 01 | 00 | 0 | 1 | 1111 |
| 11 | 1111 | 01 | 00 | 0 | 0 | 1111 |
| 12 | 1111 | 01 | 00 | 0 | 1 | 1111 |
| 13 | 0000 | 01 | 10 | 0 | 0 | 1111 |
| **129 | 0000 | 01 | 10 | 0 | 0 | ZZZZ |
| 14 | 0000 | 01 | 10 | 0 | 1 | ZZZZ |
| 15 | 0000 | 01 | 01 | 0 | 0 | ZZZZ |
| 16 | 0000 | 01 | 01 | 0 | 1 | ZZZZ |

$$
\begin{aligned}
Z Z Z Z & =\text { HIGH IMPEDANCE STATE } \\
1111 & =\text { HIGH STATE } \\
0000 & =\text { LOW STATE }
\end{aligned}
$$

[^20]
### 11.0 ALTERNATIVE INTERFACES

Flexibility in the design automation system allows a variety of user/vendor interfaces. Options include:

- User supplies schematic, timing diagrams and parametric specifications. National Semiconductor implements the array.
- User 'captures' the design at his facility or at a National Semiconductor technology center. National Semiconductor supports a wide range of communication protocols for interfacing to industrial (mainframe) or personal computers. These are available with or without error control and communication rates of 300 to 9600 baud.
- User follows basic array development flow specified in Figure 6.
- User generates logic simulator compatible files from his workstation. Completes the array using National Semiconductor's design automation system.
- User generates compatible design files and logic verification in his/her simulator, then interfaces to design automation system at either fault grading, performance estimation, or 'place and route'.
- User supplies completed design files from National Semiconductor's alternate source, effectively entering design automation system just prior to digitizing.
- User provides all design files necessary for mask generation, essentially a 'customer owned tooling' (COT) approach.


## Introduction

The new microCMOS technologies are also being used to provide functional-specific standard products. These LSI/ VLSI circuits are of relatively large complexity and represent additional uses for the advanced CMOS processes.
A special group of LSI/VLSI circuitry exists within the popular MM54/74HC microCMOS logic family. These products make use of the product designation MM54/74HC9XX. An example of this 900 series is the MM74HC942-a high performance, low power, Bell 103 compatible single-chip modem. This product combines both digital and linear circuitry to bring the benefits of system level integration to modem and systems designers.

When considering a new design, it is important to keep in mind the wide range of standard products that are available. In addition to memories and microprocessors, the products in this section also enjoy high volume usage and can provide cost savings as well as reduce the complexity and amount of semi-custom or custom circuitry required to implement a new system.

National Semiconductor

## MM5368 CMOS Óscillator Divider Circuit

## General Description

The MM5368 is a CMOS integrated circuit generating 50 or $60 \mathrm{~Hz}, 10 \mathrm{~Hz}$, and 1 Hz outputs from a 32 kHz crystal ( $32,768 \mathrm{~Hz}$ ). For the 60 Hz selected output the input time base is divided by 546.133 , for the 50 Hz mode it is divided by 655.36 . The $50 / 60 \mathrm{~Hz}$ output is then divided by 5 or 6 to obtain a 10 Hz output which is further divided to obtain a 1 Hz output. The $50 / 60 \mathrm{~Hz}$ select input can be floated for a counter reset.

## Features

- $50 / 60 \mathrm{~Hz}$ output
- 1 Hz output
- 10 Hz output
- Low power dissipation
- Fully static operation
- Counter reset
- $3 \mathrm{~V}-15 \mathrm{~V}$ supply range
- On-chip oscillator - tuning and load capacitors are the only required external components besides the crystal. (For operation below 5 V it may be necessary to use an $\sim 1 \mathrm{M} \Omega$ pullup on the oscillator output to insure start-up.)


## Block Diagram



FIGURE 1
Connection Diagram


Order Number MM5368N See NS Package N08E

## Absolute Maximum Ratings

Voltage at Any Pin
Operating Temperature
Storage Temperature
Maximum VDD Voltage
Operating VDD Range
Lead Temperature (Soldering, 10 seconds)

$$
\begin{array}{r}
-0.3 \mathrm{~V} \text { to } \mathrm{VDD}+0.3 \mathrm{~V} \\
0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \\
-65^{\circ} \mathrm{C} \text { to }+150^{\circ} \mathrm{C} \\
16 \mathrm{~V} \\
3 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD}} \leq 15 \mathrm{~V} \\
300^{\circ} \mathrm{C}
\end{array}
$$

## Electrical Characteristics

$T_{A}$ within operating range, $V_{S S}=0 \mathrm{~V}$

| PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Quiescent Current Drain | $V_{D D}=15 \mathrm{~V} ; 50 / 60$ Select Floating |  |  | 10 | $\mu \mathrm{A}$ |
| Operating Current Drain | $\mathrm{fiN}^{\prime}=32 \mathrm{kHz}, \mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V}$ |  |  | 50 | $\mu \mathrm{A}$ |
|  | $\mathrm{f}_{\mathrm{I}} \mathrm{N}=32 \mathrm{kHz}, \mathrm{V}_{\mathrm{DD}}=15 \mathrm{~V}$ |  |  | 1500 | $\mu \mathrm{A}$ |
| Maximum Input Frequency | $V_{D D}=3 \mathrm{~V}$ |  |  | 64 | kHz |
|  | $V_{D D}=15 \mathrm{~V}$ |  |  | 500 | kHz |
| Output Current Levels | $V_{D D}=5 \mathrm{~V}$ |  |  |  |  |
| Logical "1", Source | $\mathrm{VOH}=\mathrm{V}_{\mathrm{SS}}+2.7 \mathrm{~V}$ |  |  | -400 | $\mu \mathrm{A}$ |
| Logical "0', Sink | $\mathrm{V}_{\mathrm{OL}}=\mathrm{V}_{\mathrm{SS}}+0.4 \mathrm{~V}$ | 400 |  |  | $\mu \mathrm{A}$ |
|  | $V_{D D}=9 \mathrm{~V}$ |  |  |  |  |
| Logical "1", Source | $\mathrm{VOH}=\mathrm{V}_{\text {SS }}+6.7 \mathrm{~V}$ |  |  | -1500 | $\mu \mathrm{A}$ |
| Logical "0", Sink | $\mathrm{V}_{\mathrm{OL}}=\mathrm{V}_{\mathrm{SS}}+0.4 \mathrm{~V}$ | 1500 |  |  | $\mu \mathrm{A}$ |
| Input Current Levels | 50/60 Select Input |  |  |  |  |
| Logical "1" (1/H) | $V_{D D}=3 V, V_{\text {IN }} \geq 0.9 V_{D D}$ |  |  | 50 | $\mu \mathrm{A}$ |
| Logical " 1 " (1/H) | $V_{D D}=15 \mathrm{~V}, V_{\text {IN }} \geq 0.9 V_{\text {DD }}$ |  |  | 3 | mA |
| Logical "0" (IIL) | $V_{D D}=3 V, V_{I N} \leq 0.1 V_{D D}$ |  |  | 20 | $\mu \mathrm{A}$ |
| Logical " 0 " (1/L) | $V_{\text {DD }}=15 \mathrm{~V}, \mathrm{~V}_{\text {IN }} \leq 0.1 \mathrm{~V}_{\text {DD }}$ |  |  | 1 | mA |

## Functional Description

(Figure 1)

The MM5368 initially divides the input time base by 256. From the resulting frequency ( 128 Hz for 32 kHz crystal) 8 clock periods are dropped or eliminated during 60 Hz operation and 28 clock periods are eliminated during 50 Hz operation. This frequency is then divided by 2 to obtain a 50 or 60 Hz output. This output is not periodic from cycle to cycle; however, the waveform repeats itself every second. Straight divide by 5 or 6 and 10 are used to obtain the 10 Hz output and the 1 Hz outputs.

The 60 Hz mode is obtained by tying pin 7 to VDD. The 60 Hz output waveform can be seen in Figure 3. The 10 Hz and 1 Hz outputs have an approximate $50 \%$ duty
cycle. In the 50 Hz mode the $50 / 60$ select input is tied to $\mathrm{V}_{\mathrm{SS}}$. The 50 Hz output waveform can be seen in Figure 3. The 10 Hz output has an approximate $40 \%$ duty cycle and the 1 Hz output has an approximate $50 \%$ duty cycle.

For the $50 / 60 \mathrm{~Hz}$ select input floating, the counter chain is held reset, except for the initial toggle flip-flop which is needed for the reset function. A reset may also occur when the input is switched (Figure 4). To insure the floating state, current sourced from the input must be limited to $1.0 \mu \mathrm{~A}$ and current sunk by the input must be limited to $1.0 \mu \mathrm{~A}$ for $\mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V}$.

Timing Diagrams


FIGURE 3. $50 / 60 \mathrm{~Hz}$ Output



FIGURE 5. 10 Minute (9:59.9) Timer

## MM5369 Series 17 Stage Oscillator/Divider

## General Description

The MM5369 is a CMOS integrated circuit with 17 binary divider stages that can be used to generate a precise reference from commonly available high frequency quartz crystals. An internal pulse is generated by mask programming the combinations of stages 1 through 4, 16 and 17 to set or reset the individual stages. The MM5369 is advanced one count on the positive transition of each clock pulse. Two buffered outputs are available: the crystal frequency for tuning purposes and the 17th stage output. The MM5369 is available in an 8 -lead dual-in-line epoxy package.

## Features

- Crystal oscillator
- Two buffered outputs

Output 1 crystal frequency
Output 2 full division

- High speed ( 4 MHz at $V_{D D}=10 \mathrm{~V}$ )
- Wide supply range 3-15V
- Low power
- Fully static operation
- 8 lead dual-in-line package
- Low current


## Options

- MM5369AA
- MM5369EYR
- MM5369EST
3.58 MHz to 60 Hz
3.58 MHz to 50 Hz
3.58 MHz to 100 Hz


## Connection Diagram

## Block Diagram

## Dual-In-Line Package



TL/F/6134-2

Order Number MM5369AA/N,
MM5369EYR/N, MM5369EST/N
See NS Package N08E
FIGURE 1
FIGURE 2

## Absolute Maximum Ratings

Voltage at Any Pin
Operating Temperature
Storage Temperature
Package Dissipation
Maximum VCC Voltage
Operating $V_{C C}$ Range
Lead Temperature (Soldering, 10 seconds)

$$
\begin{array}{r}
-0.3 \mathrm{~V} \text { to } \mathrm{VDD}+0.3 \mathrm{~V} \\
0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \\
-65^{\circ} \mathrm{C} \text { to }+150^{\circ} \mathrm{C} \\
500 \mathrm{~mW} \\
16 \mathrm{~V} \\
3 \mathrm{~V} \text { to } 15 \mathrm{~V} \\
300^{\circ} \mathrm{C}
\end{array}
$$

## Electrical Characteristics

$T_{A}$ within operating temperature range, $V_{S S}=G N D, 3 V \leq V_{D D} \leq 15 V$ unless otherwise specified.

| PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Quiescent Current Drain | $V_{D D}=15 \mathrm{~V}$ |  |  | 10 | $\mu \mathrm{A}$ |
| Operating Current Drain | $V_{D D}=10 \mathrm{~V}, \mathrm{f} / \mathrm{N}=4.19 \mathrm{MHz}$ |  | 1.2 | 2.5 | mA |
| Frequency of Oscillation | $V_{D D}=10 \mathrm{~V}$ | DC |  | 4.5 | MHz |
|  | $V_{\text {DD }}=6 \mathrm{~V}$ | DC |  | 2 | MHz |
| Output Current Levels | $V_{D D}=10 \mathrm{~V}$ |  |  |  |  |
|  | $\mathrm{V}_{\mathrm{O}}=5 \mathrm{~V}$ |  |  |  |  |
| Logical "1" Source |  | 500 |  |  | $\mu \mathrm{A}$ |
| Logical "0" Sink |  | 500 |  |  | $\mu \mathrm{A}$ |
| Output Voltage Levels | $\begin{aligned} & V_{D D}=10 \mathrm{~V} \\ & I_{O}=10 \mu \mathrm{~A} \end{aligned}$ |  |  |  |  |
| Logical "1" |  | 9.0 |  |  | V |
| Logical "0" |  |  |  | 1.0 | V |

Note: For 3.58 MHz operation, $\mathrm{V}_{\mathrm{DD}}$ must be $\geq 10 \mathrm{~V}$.

## Functional Description

A connection diagram for the MM5369 is shown in Figure 1 and a block diagram is shown in Figure 2.

## TIME BASE

A precision time base is provided by the interconnection of a $3,579,545 \mathrm{~Hz}$ quartz crystal and the RC network shown in Figure 3 together with the CMOS inverter/ amplifier provided between the OSC IN and the OSC OUT terminals. Resistor R1 is necessary to bias the inverter for class A amplifier operation. Capacitors C1 and C2 in series provide the parallel load capacitance required for precise tuning of the quartz crystal.

The network shown provides $>100 \mathrm{ppm}$ tuning range when used with standard crystals trimmed for $\mathrm{C}_{\mathrm{L}}=$ 12 pF . Tuning to better than $\pm 2 \mathrm{ppm}$ is easily obtainable.

## DIVIDER

A pulse is generated when divider stages 1 through 4, 16 and 17 are in the correct state. By mask options, this pulse is used to set or reset individual stages of the counter. Figure 4 shows the relationship between the duty cycle and the programmed modulus.

## OUTPUTS

The Tuner Output is a buffered output at the crystal oscillator frequency. This output is provided so that the

- crystal frequency can be obtained without disturbing the crystal oscillator. The Divide Output is the input frequency divided by the mask programmed number. Both outputs are push-pull outputs.

Functional Description
(Continued)


FIGURE 3. Crystal Oscillator Network


TLIF/6134.5
FIGURE 5. Typical Current Drain vs Oscillator Frequency


FIGURE 4. Plot of Divide-By vs Duty Cycle


FIGURE 6. Output Waveform for Standard MM5369AA

## MM53107 Series 17-Stage Oscillator/Divider

## General Description

The MM53107 is a low threshold voltage CMOS integrated circuit with 17 binary divider stages that can be used to generate a precise reference from a 2.097152 MHz quartz crystal. An internal pulse is generated by the combinations of stages $1-4,16$ and 17 to set or reset the individual stages. The MM53107 is advanced one count on the positive transition of each clock pulse. One buffered output is available: the 17th stage 60 Hz output. The MM53107 is available in an 8 -lead dual-in-line epoxy package.

## Features

m. Input frequency-2.097152 MHz

- Output frequency-60Hz
- Crystal oscillator
- High speed ( 2 MHz at $\mathrm{V}_{\mathrm{DD}}=2.5 \mathrm{~V}$ )
- Wide supply range $2.5 \mathrm{~V}-6 \mathrm{~V}$
- Low power ( 0.5 mW @ $2 \mathrm{MHz} / 2.5 \mathrm{~V}$ )
- Fully static operation
- 8-lead dual-in-line package


## Block and Connection Diagrams



TOP VIEW
TL/F/6142-2 FIGURE 2

## Typical Performance Characteristics

Order Number MM53107N See NS Package N08E

Typical Current Drain vs Oscillator Frequency


## Absolute Maximum Ratings

Voltage at Any Pin
Operating Temperature
Storage Temperature
Package Dissipation
Maximum VCC Voltage
Operating $V_{C C}$ Range
Lead Temperature (Soldering, 10 seconds)

$$
-0.3 V \text { to } V C C+0.3 V
$$

$$
0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C}
$$

$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
500 mW
$7 V$
2.5 V to 6 V
$300^{\circ} \mathrm{C}$

## Electrical Characteristics

$\mathrm{T}_{\mathrm{A}}$ within operating temperature range, $\mathrm{V}_{\mathrm{SS}}=\mathrm{Gnd}, 2.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD}} \leq 6 \mathrm{~V}$ unless otherwise specified.

| PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Quiescent Current Drain | $V_{\text {DD }}=6 \mathrm{~V}$ |  |  | 10 | $\mu \mathrm{A}$ |
| Operating Current Drain | $V_{\text {DD }}=2.5 \mathrm{~V}, \mathrm{f}_{\mathrm{IN}}=2.1 \mathrm{MHz}$ |  |  | 200 | $\mu \mathrm{A}$ |
| Frequency of Oscillation | $V_{D D}=2.4 \mathrm{~V}$ | dc |  | 2.1 | MHz |
|  | $V_{\text {DD }}=6 \mathrm{~V}$ | dc |  | 4.0 | MHz |
| Output Current Levels |  |  |  |  |  |
| Logical "1" Source | $V_{D D}=4 V$, | 100 |  |  | $\mu \mathrm{A}$ |
| Logical "0 0 " Sink | $V_{\text {OUT }}=2 \mathrm{~V}$ | 100 |  |  | $\mu \mathrm{A}$ |
| Output Voltage Levels |  |  |  |  |  |
| Logical "1" | $\mathrm{V}_{\text {DD }}=6 \mathrm{~V} \cdot \mathrm{I}_{\text {OSource }}=10 \mu \mathrm{~A}$ | 5.0 |  |  | V |
| Logical "0" | IOSink $=-10 \mu \mathrm{~A}$ |  |  | 1.0 | V |

## Functional Description

A connection diagram for the MM53107 is shown in Figure 2 and a block diagram is shown in Figure 1.

## TIME BASE

$A$ "precision time base is provided by the interconnection of a $2,097,152 \mathrm{~Hz}$ quartz crystal and the RC network shown in Figure 3 together with the CMOS inverter/ amplifier provided between the Osc In and the Osc Out terminals. Resistor R1 is necessary to bias the inverter for class A amplifier operation. Capacitors C1 and C2 in series provide the parallel load capacitance required for precise tuning of the quartz crystal.

The network shown provides $>100 \mathrm{ppm}$ tuning range when used with standard crystals trimmed for $C_{L}=$ 12 pF . Tuning to better than $\pm 2 \mathrm{ppm}$ is easily obtainable.

## DIVIDER

A pulse is generated when divider stages 1-4, 16 and 17 are in the correct state. This pulse is used to set or reset individual stages of the counter, the modulus of the counter is 34,952 to provide 60 Hz .

## OUTPUT

The Divide Output is the input frequency divided by 34,952 . The output is a push-pull output.


National Semiconductor
MM58167A Microprocessor Real Time Clock

General Description

The MM58167A is a low threshold metal gate CMOS circuit that functions as a real time clock in bus oriented microprocessor systems. The device includes an addressable real time counter, 56 bits of RAM, and two interrupt outputs. A POWER DOWN input allows the chip to be disabled from the rest of the system for standby low power operation. The time base is a $32,768 \mathrm{~Hz}$ crystal oscillator.

## Features

- Microprocessor compatible (8-bit data bus)
- Milliseconds through month counters
- 56 bits of RAM with comparator to compare the real time counter to the RAM data
- 2 INTERRUPT OUTPUTS with 8 possible interrupt signals
■ $\overline{\text { POWER }} \overline{\text { DOWN input that disables all inputs and out. }}$ puts except for one of the interrupts
- Status bit to indicate rollover during a read
b $32,768 \mathrm{~Hz}$ crystal oscillator
■ Four-year calendar (no leap year)
- 24 -hour clock


## Functional Description

## Real Time Counter

The real time counter is divided into 4 -bit digits with 2 digits being accessed during any read or write cycle. Each digit represents a BCD number and is defined in Table I. Any unused bits are held at a logical zero during a read and ignored during a write. An unused bit is any bit not necessary to provide a full BCD number. For example tens of hours cannot legally exceed the number 2 , thus only 2 bits are necessary to define the tens of hours. The other 2 bits in the tens of hours digit are unused. The unused bits are designated in Table las dashes.

The addressable portion of the counter is from milliseconds to months. The counter itself is a ripple counter. The ripple delay is less than $60 \mu \mathrm{~s}$ above 4.0 V and $300 \mu \mathrm{~s}$ at 2.0 V .

## RAM

56 bits of RAM are contained on-chip. These can be used for any necessary power down storage or as an alarm latch for comparison to the real time counter. The data in the RAM can be compared to the real time counter on a digit basis. The only digits that are not compared are the unit ten thousandths of seconds and tens of days of the week (these are unused in the real time counter). If the two most significant bits of any RAM digit are ones, then this RAM location will always compare.

The RAM is formatted the same as the real time counter, 4 bits per digit, 14 digits, however there are no unused bits. The unused bits in the real time counter will compare only to zeros in the RAM.

## Interrupts and Comparator

There are two interrupt outputs. The first and most flexible is the INTERRUPT OUTPUT (a true high signal). This output can be programmed to provide 8 different output signals. They are: $10 \mathrm{~Hz}, 1 \mathrm{~Hz}$, once per minute, once per hour, once a day, once a week, once a month, and when a RAM/real time counter comparison occurs. To enable the output a one is written into the interrupt control register at the bit location corresponding to the desired output frequency (Figure 1). Once one or more bits have been set in the interrupt control register, the corresponding counter's rollover to its reset state will clock the interrupt status register and cause the interrupt output to go high. To reset the interrupt and to identify which frequency caused the interrupt, the interrupt status register is read. Reading this register places the contents of the status register on the data bus. The interrupting frequency will be identified by a one in the respective bit position. Removing the read will reset the interrupt.

The second interrupt is the STANDBY INTERRUPT (open drain output, active low). This interrupt occurs when enabled and when a RAM/real time counter comparison occurs. The STANDBY INTERRUPT is enabled by writing a one on the D0 line at address $16_{H}$ or disabled by writing a zero on the DO line. This interrupt is not triggered by the edge of the compare signal, but rather by the level. Thus if the compare is enabled when the STANDBY INTERRUPT is enabled, the interrupt will turn on immediately.

## Connection Diagram



## Absolute Maximum Ratings

| Voltage at All Pins | $V_{S S}-0.3 \mathrm{~V}$ to $V_{D D}+0.3 \mathrm{~V}$ |
| :--- | ---: |
| Operating Temperature | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |
| Storage Temperature | $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{D D}-V_{S S}$ | 6.0 V |
| Lead Temperature(Soldering, 10 seconds) | $300^{\circ} \mathrm{C}$ |

Electrical Characteristics $\mathrm{v}_{\mathrm{ss}}=\mathrm{OV},-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 85^{\circ} \mathrm{C}$


## Functional Description (Continued)

TABLE I. REAL TIME COUNTER FORMAT

| Counter Addressed |  | Units |  |  |  | Max <br> BCD <br> Code | Tens |  |  |  | Max <br> BCD <br> Code |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1/10,000 of Seconds | $\left(00_{H}\right)$ | - | - | - | - | 0 | D4 | D5 | D6 | D7 | 9 |
| Hundredths and Tenths Sec | $\left(01_{H}\right)$ | D0 | D1 | D2 | D3 | 9 | D4 | D5 | D6 | D7 | 9 |
| Seconds | $\left(02_{H}\right.$ ) | DO | D1 | D2 | D3 | 9 | D4 | D5 | D6 | - | 5 |
| Minutes | $\left(03_{H}\right)$ | D0 | D1 | D2 | D3 | 9 | D4 | D5 | D6 | - | 5 |
| Hours | $\left(04_{H}\right)$ | DO | D1 | D2 | D3 | 9 | D4 | D5 | - | - | 2 |
| Day of the Week | $\left(05_{H}\right)$ | D0 | D1 | D2 | - | 7 | - | - | - | - | 0 |
| Day of the Month | $\left(06_{H}\right)$ | D0 | D1 | D2 | D3 | 9 | D4 | D5 | - | - | 3 |
| Month | $\left(07_{H}\right)$ | D0 | D1 | D2 | D3 | 9 | D4 | - | - | - | 1 |

[^21]Functional Description (Continued)
table il. AdDress codes and functions


## Functional Description (Continued)

The comparator is a cascaded exclusive NOR. Its output is latched $61 \mu$ s after the rising edge of the 1 kHz clock signal (input to the ten thousandths of seconds counter). This allows the counter to ripple through before looking at the comparator. For operation at less than 4.0 V , the thousandths of seconds counter should not be included in a compare because of the possibility of having a ripple delay greater than $61 \mu \mathrm{~s}$. (For output timing see Interrupt Timing.)

## Power Down Mode

The POWER DOWN input is essentially a second chip select. It disables all inputs and outputs except for the STANDBY INTERRUPT. When this input is at a logical zero, the device will not respond to any external signals. It will, however, maintain timekeeping and turn on the STANDBY INTERRUPT if programmed to do so. (The programming must be done before the POWER DOWN input goes to a logical zero.) When switching $V_{D D}$ to the standby or power down mode, the POWER DOWN input should go to a logical zero at least $1 \mu \mathrm{~s}$ before $\mathrm{V}_{\mathrm{DD}}$ is switched. When switching $V_{D D}$ all other inputs must remain between $V_{S S}-0.3 \mathrm{~V}$ and $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$. When restoring $V_{D D}$ to the normal operating mode, it is necessary to insure that all other inputs are at valid levels before switching the POWER DOWN input back to a logical one. These precautions are necessary to insure that no data is lost or altered when changing to or from the power down mode.

## Counter and RAM Resets; GO Command

The counters and RAM can be reset by writing all 1's(FF) at address $12_{\mathrm{H}}$ or $13_{\mathrm{H}}$ respectively.
A write pulse at address $15_{H}$ will reset the thousandths, hundredths, tenths, units, and tens of seconds counters. This GO command is used for precise starting of the clock. The data on the data bus is ignored during the write. If the seconds counter is at a value greater than 39 when the GO is issued, the minute counter will increment; otherwise the minute counter is unaffected. This command is not necessary to start the clock, but merely a convenient way to start precisely at a given minute.

## Status Bit

The status bit is provided to inform the user that the clock is in the process of rolling over when a counter is read. The status bit is set if this 1 kHz clock occurs during or after any counter read. This tells the user that the clock is rippling through the real time counter. Because the clock is
rippling, invalid data may be read from the counter. If the status bit is set following a counter read, the counter should be reread.

The status bit appears on D0 when address $14_{H}$ is read. All the other data lines will be zero. The bit is set when a logical one appears. This bit should be read every time a counter read or after a series of counter reads are done. The trailing edge of the read at address $14_{\mathrm{H}}$ will reset the status bit.

## Oscillator

The oscillator used is the standard Pierce parallel resonant oscillator. Externally, 2 capacitors, a $20 \mathrm{M} \Omega$ resistor and the crystal are required. The $20 \mathrm{M} \Omega$ resistor is connected between OSC IN and OSC OUT to bias the internal inverter in the linear region. For micropower crystals a resistor in series with the oscillator output may be necessary to insure the crystal is not overdriven. This resistor should be approximately $200 \mathrm{k} \Omega$. The capacitor values should be typically $20 \mathrm{pF}-25 \mathrm{pF}$. The crystal frequency is $32,768 \mathrm{~Hz}$.
The oscillator input can be externally driven, if desired. In this case the output should be left floating and the input levels should be within 0.3 V of the supplies.
A ground line or ground plane between pins 9 and 10 may be necessary to prevent interference of the oscillator by the A4 address.

## Control Lines

The $\overline{\text { READ }}, \overline{\text { WRITE, and CHIP SELECT }}$ signals are active low inputs. The READY signal is an open drain output. At the start of each read or write cycle the $\overline{R E A D Y}$ line (open drain) will pull low and will remain low until valid data from a chip read appears on the bus or data on the bus is latched in during a write. $\overline{\text { READ }}$ and WRITE must be accompanied by a CHIP SELECT (see Figures 3 and 4 for read and write cycle timing).
During a read or write, address bits must not change while chip select and control strobes are low.

## Test Mode

The test mode is merely a mode for production testing. It allows the counters to count at a higher than normal rate. In this mode the 32 kHz oscillator input is connected directly to the ten thousandths of seconds counter. The chip select and write lines must be low and the address must be held at $1 \mathrm{~F}_{\mathrm{H}}$.

Standby Interrupt Typical Characteristics



FIGURE 2. Typical Supply Current vs Supply Voltage During Power Down
Interrupt Timing $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 85^{\circ} \mathrm{C}, 4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD}} \leq 5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V}$

| Parameter |  | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {INTON }}$ | Status Register Clock to INTERRUPT OUTPUT (Pin 13) High (Note 1) |  | 5 | $\mu \mathrm{S}$ |
| $\mathrm{t}_{\text {SBYON }}$ | Compare Valid to STANDBY INTERRUPT (Pin 14) Low (Note 1) |  | 5 | $\mu \mathrm{S}$ |
| ${ }^{\text {I intoff }}$ | Trailing Edge of Status Register Read to INTERRUPT OUTPUT Low |  | 5 | $\mu \mathrm{S}$ |
| $t_{\text {SBYOFF }}$ | Trailing Edge of Write Cycle ( $\mathrm{DO}=0$; Address $=16_{\mathrm{H}}$ ) to $\overline{\text { STANDBY }}$ <br> INTERRUPT Off (High Impedance State) |  | 5 | $\mu \mathrm{S}$ |

Note 1: The status register clocks are: the corresponding counter's rollover to its reset state or the compare becoming valid. The compare becomes valid $61 \mu \mathrm{~s}$ after the $1 / 10,000$ of a second counter is clocked, if the real time counter data matches the RAM data.

Read Cycle Timing $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 85^{\circ} \mathrm{C}, 4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD}} \leq 5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V}$

|  | Parameter | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: |
| $t_{\text {AR }}$ | Address Bus Valid to Read Strobe | 100 |  | ns |
| $t_{\text {cSR }}$ | Chip Select to Read Strobe | 0 |  | ns |
| $t_{\text {RRY }}$ | Read Strobe to Ready Strobe |  | 150 | ns |
| $\mathrm{t}_{\mathrm{RYD}}$ | Ready Strobe to Data Valid |  | 800 | ns |
| $t_{\text {AD }}$ | Address Bus Valid to Data Valid |  | 1050 | ns |
| $t_{\text {RH }}$ | Data Hold Time From Trailing Edge of Read Strobe | 0 |  | ns |
| $t_{H Z}$ | Trailing Edge of Read Strobe to TRI-STATE Mode |  | 250 | ns |
| $t_{\text {RYH }}$ | Read Hold Time after Ready Strobe | 0 |  | ns |
| $t_{\text {RA }}$ | Address Bus Hold Time from Trailing Edge of Read Strobe | 50 |  | ns |
| $t_{\text {RYDV }}$ | Rising Edge of Ready to Data Valid |  | 100 | ns |

Write Cycle Timing $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 85^{\circ} \mathrm{C}, 4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD}} \leq 5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V}$


Note 3: If data changes while $\overline{\mathrm{CS}}$ and $\overline{\mathrm{WR}}$ are low, then they must remain coincident for 1050 ns after the data change to ensure a valid write.
Data bus loading is 100 pF .
Ready output loading is 50 pF and $\mathbf{3} \mathbf{k} \Omega$ pull-up.
Input and output AC timing levels:
Logical one $=2.0 \mathrm{~V}$
Logical zero $=0.8 \mathrm{~V}$

## Read and Write Cycle Timing Diagrams



FIGURE 3. Read Cycle Timing


FIGURE 4. Write Cycle Timing

## Typical Applications



Note 4: A ground line or ground plane guard trace should be included between pins 9 and 10 to insure the oscillator is not disturbed by the address line.
FIGURE 5. Typical Connection Diagram


Note 5: Must use 8238 or equivalent logic to insure advanced I/OW pulse; so that the ready output of the MM58167A is valid by the end of $\boldsymbol{\phi} 2$ during the T2 microcycle.
Note 6: $t_{\phi 2}$ t $_{\text {RS }} 8080+t_{\text {DL823 }}+t_{\text {WRY }} 8167 A$.
FIGURE 6. 8080 System Interface with Battery Backup

Block Diagram


FIGURE 7

National Semiconductor

## MM58174A Microprocessor-Compatible Real-Time Clock

## General Description

The MM58174A is a low-threshold metal-gate CMOS circuit that functions as a real-time clock and calendar in bus-oriented microprocessor systems. The device includes an interrupt timer which may be programmed to one of three times. Time-keeping is maintained down to 2.2V to allow low power standby battery operation. The timebase is generated from a 32768 Hz crystal-controlled oscillator.

## Features

- Microprocessor compatible
- Tenths of seconds, seconds, tens of seconds, minutes, tens of minutes, day of week, days, tens of days, months, tens of months, independent registers
- Automatic leap year calculation
- internal pull-ups to safeguard data

■ Protection for read during data changing

- Independent interrupt system with open drain output
- TTL compatible
- Low power standby operation ( $2.2 \mathrm{~V}, 10 \mu \mathrm{~A}$ )
- Low cost internally biased oscillator
- Low cost 16 -pin dual-in-line package
- Available for commercial and military temperature ranges


## Applications

- Point-of-sale terminals
- Word processors
- Teller terminals
- Event recorders
- Microprocessor-controlled instrumentation
- Microprocessor time clock
- TVIVCR reprogramming
- Intelligent telephone


Figure 1. Block Diagram

Absolute Maximum Ratings

Voltage at All Inputs and Outputs
Operating Temperature
MM58174AN
Storage Temperature
$V_{D D}-V_{S S}$
Lead Temperature (Soldering, 10 seconds)

$$
\begin{array}{r}
V_{D D}+0.3 \text { to } V_{S S}-0.3 \\
-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\
-65^{\circ} \mathrm{C} \text { to }+150^{\circ} \mathrm{C} \\
6.5 \mathrm{~V} \\
300^{\circ} \mathrm{C}
\end{array}
$$

Electrical Characteristics $T_{A}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{SS}}=0 \mathrm{~V}$

| Symbol | Parameter | Conditions | Min. | Typ. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{D D}$ | Supply Voltage | Standby mode (no READ or WRITE instructions) Operational mode | $2.2$ <br> 4 |  | $5.5$ $5.5$ | V |
| $I_{\text {DD }}$ | Supply Current | $\begin{aligned} V_{D D} & =2.2 \mathrm{~V}(\text { Standby }) \\ & \mathrm{MM} 58174 \mathrm{AN} \\ V_{D D} & =5 \mathrm{~V} \text { (Operating) } \end{aligned}$ |  |  | $\begin{gathered} 10 \\ 1 \\ \hline \end{gathered}$ | $\begin{aligned} & \mu \mathrm{A} \\ & \mathrm{~mA} \end{aligned}$ |
|  | Input Logic Levels For Signals: $\begin{aligned} & A D_{0}-A D_{3}, D B_{0}-D B_{3}, \\ & W R, R D, C S \text {, } \\ & \text { Logic "1" } \\ & \text { Logic " } 0 \text { " } \end{aligned}$ | $V_{D D}=5 \mathrm{~V}$ | 2 |  | 0.8 | $\begin{aligned} & \text { V } \\ & \text { V } \end{aligned}$ |
|  | Input Capacitance |  |  |  | 10 | pF |
|  | Input Current Levels | $\mathrm{V}_{D D}=5 \mathrm{~V}$ |  |  |  |  |
|  | Current to $V_{S S}$ For Signals: $\begin{aligned} & A D_{0}-A D_{3}, D B_{0}-D B_{3}, \\ & R D \end{aligned}$ | $V_{I N}=V_{D D}$ |  |  | 30 | $\mu \mathrm{A}$ |
|  | Internal Resistor to $V_{D D}$ For Signals: <br> WR <br> CS |  | $\begin{aligned} & 30 \\ & 30 \end{aligned}$ | $\begin{aligned} & 100 \\ & 100 \end{aligned}$ |  | $\begin{aligned} & \mathrm{k} \Omega \\ & \mathrm{k} \Omega \end{aligned}$ |
|  | Output Logic Levels For Signals: $\mathrm{DB}_{0}-\mathrm{DB}_{3}$ <br> Logic "1" <br> Logic " 0 ". <br> INTERRUPT (Open Drain) Logic " 0 " Off Leakage | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \\ & \mathrm{I}_{\mathrm{OH}}=0.1 \mathrm{~mA} \\ & \mathrm{I}_{\mathrm{OL}}=1.6 \mathrm{~mA} \\ & \text { FOr }_{\mathrm{DS}}=-1.6 \mathrm{~mA} \\ & \mathrm{~V}_{\mathrm{OUT}}=5 \mathrm{~V} \end{aligned}$ | 2.4 | . | $\begin{gathered} 0.4 \\ 0.4 \\ 5 \end{gathered}$ | $\begin{gathered} V \\ V \\ V \\ \mu A \end{gathered}$ |

## Functional Description

The MM58174 is a microprocessor bus-oriented real-time clock. The circuit includes addressable real-time counters for tenths of seconds through months and a write only register for leap year calculation. The counters are arranged as bytes of four bits each. When addressed a byte will appear on the data I/O bus so that each word can be accessed independently. If any byte does not contain four bits (e.g. days of the week uses only 3 bits), the unused bits will be unrecognized during a write operation and tied to $V_{S S}$ during a read operation.

The addressable reset latch causes the pre-scaler, tenths of seconds, seconds, and tens of seconds to be held in a reset condition. If a register is updated during a read operation the I/O data is prevented from updating and a subsequent read will return the illegal b.c.d. code '1111'. The interrupt timer may be programmed for intervals of 0.5 second, 5 seconds, or 60 seconds and may be coded as a single or repeated operation. The open drain interrupt output is pulled to $V_{S S}$ when the timer times out and reading the interrupt register provides the internal selected information.

## Circuit Description

The block diagram shown in Figure 1 shows the structure of the CMOS clock chip. A 16 -pin DIL package is used.

## Crystal Oscillator

This consists of a CMOS inverter/amplifier with on-chip bias resistor and capacitors. A single 6-36 pF trimmer is all that is required to fine tune the crystal (see Figure 2). However, for improved stability, some crystals may require a capacitor of typical value 20 pF to be added between pin 14 and ground. The output of the oscillator is blocked by the start/stop F/F.

## Non-Integer Divider

This counter divides the incoming $32,768 \mathrm{~Hz}$ frequency by $15 / 16$ down to $30,720 \mathrm{~Hz}$.

## Fixed Divider (512)

This is a standard 9-stage binary ripple counter. Output frequency is 60 Hz . This counter is reset to zero by start/ stop F/F.

## Fixed Divider (6)

This is a 3 -stage Johnson counter with a 10 Hz output signal. This counter is reset to zero state by the start/stop F/F.

## Synchronization Stage

Both 10 Hz and $32,768 \mathrm{~Hz}$ clocks are fed into this section. It is used to generate a pulse of $15.25 \mu \mathrm{~s}$ width on the rising edge of each 10 Hz pulse.
This pulse is used to increment all the seconds, minutes, hours, days, months, and year counter and also to set the data changed F/F.

## Data Changed F/F

This is set by the rising edge of each 10 Hz pulse to indicate that the clock value has changed since the last read operation. It is reset by any clock read command.

## Connection Diagram



Order Number MM58174AN
See NS Package N16E
The flip-flop sets all data bus bits to a " 1 " during RD time indicating that a register has been updated. This transient condition may occur at the end of the Read Data strobe. Hence, invalid data may still be read from the clock, if the strobe width was less than $3 \mu \mathrm{~s}$.

The possibility may be overcome by implementing a further read of the tenths of seconds register at the end of every series of reads (starting with a read at the tenths of seconds register) and checking for unchanged data.

## Seconds Counters

There are three counters for Seconds:
a) tenths of seconds
b) units of seconds
c) tens of seconds

The outputs of all three counters can be separately multiplexed on to the command 4-bit output bus. Table 1 shows the address decoding for each counter. All three counters are reset to zero by the start/stop F/F.

## Minutes Counters

There are two Minutes counters:
a) units of minutes
b) tens of minutes

Both counters are parallel loaded with data from the 4 -bit input bus when addressed by the microprocessor and a Write Data Strobe pulse given. Similarly, the output of both counters can be read separately onto the common 4 -bit output bus (Table 1).

## Hours Counters

There are two Hours counters which will count in a 24 hour mode:
a) units of hours
b) tens of hours

Both counters have identical parallel load and read multiplex features to the Minutes counters.

## Seven Day Counter

There is a 7 -state counter which increments every 24 hours. It will have identical parallel load and read multiplex capabilities to the Minutes and Hours counters. The counter counts cyclically from 1-7.


Figure 2. Crystal Oscillator

## Days Counter

There are two Days counters:
a) units of days
b) tens of days

The Days counters will count up to $28,29,30$, or 31 days depending on the state of the Months counters and the Years Status Register. Days counters have parallel load and read multiplex capabilities.

## Months Counters

There are two Months counters:
a) units of months
b) tens of months

The Months counters have parallel load and read multiplex capabilities.

## Years Status Register

The Years Status register is a shift register of 4 bits. It will be shifted every year on December 31st. The status register must be set in accordance with Table 3. No readout capability is provided.

## Chip Select ( $\overline{\mathbf{C S}}$ )

An external chip select is provided. The chip enable is active low.

## Counter and Register Selection

Table 1 shows the coding on the address lines $A D_{0}-A D_{3}$ which select the registers in the circuit to be either parallel loaded or read on to the output bus.


Figure 3. Test Mode Organization

## Start/Stop (Reset) Latch

A logic "1" on $\mathrm{DB}_{0}$ at chip address 14 (E) will start the clock running, a logic " 0 " will stop the clock. This function allows the loading of time data into the clock and its precise starting. The clock starts at 0.1 seconds.

## Test Mode

This mode is incorporated to facilitate production testing of the circuit. In this mode, the $32,768 \mathrm{~Hz}$ clock is fed forward as shown in Figure 3. For normal operation, the circuit must be set to the non-test mode as part of the system initialization. This is accomplished by writing a logic " 0 " to $\mathrm{DB}_{3}$ at $\mathrm{AD}_{0}$.

Table 1. Address Decoding for Internal Registers

| Selected Counter | Address $\mathrm{Bits}^{2}$ |  |  |  |  |
| :--- | :---: | :--- | :--- | :--- | :--- |
|  |  |  |  |  |  |
|  | $\mathrm{AD}_{3}$ | $A D_{2}$ | $A D_{1}$ | $A D_{0}$ |  |
| 0 Test Only | 0 | 0 | 0 | 0 | Write Only |
| 1 Tenths of secs. | 0 | 0 | 0 | 1 | Read Only |
| 2 Units of secs. | 0 | 0 | 1 | 0 | Read Only |
| 3 Tens of secs. | 0 | 0 | 1 | 1 | Read Only |
| 4 Units of mins. | 0 | 1 | 0 | 0 | Read or Write |
| 5 Tens of mins. | 0 | 1 | 0 | 1 | Read or Write |
| 6 Units of hours | 0 | 1 | 1 | 0 | Read or Write |
| 7 Tens of hours | 0 | 1 | 1 | 1 | Read or Write |
| 8 Units of days | 1 | 0 | 0 | 0 | Read or Write |
| 9 Tens of days | 1 | 0 | 0 | 1 | Read or Write |
| 10 Day of week | 1 | 0 | 1 | 0 | Read or Write |
| 11 Units of months | 1 | 0 | 1 | 1 | Read or Write |
| 12 Tens of months | 1 | 1 | 0 | 0 | Read or Write |
| 13 Years | 1 | 1 | 0 | 1 | Write Only |
| 14 Stop/Start | 1 | 1 | 1 | 0 | Write Only |
| 15 Interrupt | 1 | 1 | 1 | 1 | Read or Write |

Table 2a. Interrupt Selection Data

## Mode: Address 15, Write Mode

| Function | $\mathrm{DB}_{3}$ | $\mathrm{DB}_{2}$ | $\mathrm{DB}_{1}$ | $\mathrm{DB}_{0}$ |
| :--- | :---: | :---: | :---: | :---: |
| No Interrrupt | X | 0 | 0 | 0 |
| Int. at 60 sec. intervals* | $0 / 1$ | 1 | 0 | 0 |
| Int. at 5.0 sec. Intervals* | $0 / 1$ | 0 | 1 | 0 |
| Int. at 0.5 sec. intervals* | $0 / 1$ | 0 | 0 | 1 |

${ }^{*}+16.6 \mathrm{~ms}$
. $\mathrm{DB}_{3}=0$, single interrupt $\quad \mathrm{DB}_{3}=1$, repeated interrupt
Table 2b. Interrupt Read Back (Status)

| Mode: Address 15, Read Mode |  |  |  |  |
| :--- | :---: | :---: | :---: | :---: |
| Interrupt Status | $\mathrm{DB}_{3}$ | $\mathrm{DB}_{2}$ | $\mathrm{DB}_{1}$ | $\mathrm{DB}_{0}$ |
| Reset | X | 0 | 0 | 0 |
| 60 sec. signal | X | 1 | 0 | 0 |
| 5.0 sec. signal | X | 0 | 1 | 0 |
| 0.5 sec. signal | X | 0 | 0 | 1 |

$X=$ don't care state

Table 3. Years Status Register

| Mode: Address 13, Write Mode |  |  |  |  |
| :--- | :---: | :---: | :---: | :---: |
|  | $\mathbf{D B}_{3}$ | $\mathbf{D B}_{\mathbf{2}}$ | $\mathbf{D B}_{\mathbf{1}}$ | $\mathbf{D B}_{0}$ |
| Leap year | 1 | 0 | 0 | 0 |
| Leap year -1 | 0 | 1 | 0 | 0 |
| Leap year -2 | 0 | 0 | 1 | 0 |
| Leap year -3 | 0 | 0 | 0 | 1 |

Note: Leap year counter rolls over on Dec. 31 @ 23:59:59

## Interrupt System

The interrupt output and its frequency of operation is enabled by writing to address 15 (see Table 2a). To ensure correct operation, the interrupt should be serviced within 16.6 ms .
The interrupt is initialized by writing " 0 " to address 15 and reading the interrupt, i.e., reading at address 15 three times. Initialization must be performed at power on and also if the interrupt is not serviced correctly within 16.6 ms .

## Servicing the interrupt

In a typical system the open drain interrupt output is wired to the processor interrupt system. Hence, when the interrupt timer times out, the interrupt output is pulled low and the processor is interrupted.

The processor may then reset the interrupt by utilizing the following procedure:

Read Address 15 three times.
This resets the interrupt output and restarts the interrupt timer when in the repeat mode.
It is recommended that the interrupt output is connected to a unique processor port.

## Crystal Parameters

Figure 4 is an electrical representation of the crystal along with some typical values. The 32.768 kHz crystal is an NT CUT (tuning fork type) or XY BAR for use in a parallel resonant Pierce oscillator.


Figure 4. Typical Crystal Parameters

## Device Initialization and Oscillator Setting

When first installed or if the battery back-up has failed, the MM58174A will require to be properly initialized. The following sequence is a suggested flow of operations to achieve this.

## Action

1) Apply power.
2) Write ' 0 ' to address 15.
3) Read 3 times from address 15.
4) Write ' $O$ ' on DB3 to address 0.
5) Write ' $\sigma$ ' on DBO to address 14.
6) Set up time-keeping registers.
7) Write ' 1 ' on DBO to address 14.
8) Program and start interrupts.

## Result

Clears interrupt timer chain.
Clears interrupt output logic.
Clears test mode.
Stops clock running.
Load real-time into device time registers, minutes to leap years.
Starts time-keeping synchronized to an external time source. Commence interrupt timing, if so required.

## Oscillator Setting

Directly connecting a frequency meter to the Crystal Out pin (14) will not allow correct frequency setting because of the extra capacitive loading of the meter. One possibility for setting is to use a high impedance probe or a CMOS buffer to keep the loading as low as possible(e.g., $100 \times 2 \mathrm{pF}$ probe). Alternatively, a buffered output of 16.384 kHz (OSC/2) can be produced on DBO by applying the following procedure:

## Action

1) Write a ' 1 ' on DB3 to address 0 .
2) Write a ' 1 ' on DBO to address 14.
3) Read at address 1 (tenths of secs).
4) Read at address 1 and HOLD the strobe LOW.
5) Adjust trimmer capacitor.

There must be no extra activity on the $\overline{\mathrm{RD}}$ line between steps 3 and 4 or only the normal 'Data Changed' signal will be observed on the data bus. Thus if the normal host processor system is being used to generate the chip waveforms, proper care must be taken.

## Timing Waveforms

## Read Mode

Figure 6 gives detailed timing for the transfer of data from peripheral to microprocessor. See Table 4.
All times are measured from (or to) valid logic " 0 " level $=0.8 \mathrm{~V}$ or valid logic " 1 " level $=2.0 \mathrm{~V}$.

## Write Mode

Figure 7 gives detailed timing for the transfer of data from Microprocessor to peripheral. See Table 5.


Figure 5. Typical Microprocessor Interface


Figure 6. Read Cycle Waveforms


Figure 7. Write Cycle Waveforms


Figure 8. Typical Supply Current vs Supply Voltage During Power Down

## Operating Conditions

MM58174AN

$$
\begin{array}{r}
\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\
V_{D D}=5 \mathrm{~V}
\end{array}
$$

Table 4. Timing: Data from Peripheral to Microprocessor

| Symbol | Parameter | MM58174AN |  | Typ | Units | Comments |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Max |  |  |  |
| $\mathrm{t}_{\text {ACSO }}$ | Address Bus Valid to Chip Select $\mathrm{ON}(\overline{\mathrm{CS}}=0)$ | 0 |  |  | ns |  |
| $\mathrm{t}_{\text {CSR }}$ | Chip Select ON to Read Strobe | 0 |  |  | ns |  |
| $\mathrm{t}_{\mathrm{RD}}$ | Read Cycle Access Time from Read Strobe to Data Bus Valid |  | 900 | 450 | ns | $\mathrm{CL}=100 \mathrm{pF}$ |
| $\mathrm{t}_{\mathrm{RH}}$ | Data Hold Time from Trailing Edge of Read Strobe | 0 | 330 |  | ns . |  |
| $t_{\text {RA }}$ | Address Bus Hold Time from Trailing Edge of Read Strobe | 70 |  | 500 | ns |  |
| $t_{\text {ACS } 1}$ | Address Change to Chip Select OFF | 0 |  | 40 | ns |  |
| $t_{\text {AD }}$ | Address Bus Valid to Data Valid |  | 1850 | 850 | ns | $\mathrm{CL}=100 \mathrm{pF}$ |
| $t_{H Z}$ | Time from Trailing Edge of Read Strobe until Interface Device Bus Drivers are in TRI-STATE ${ }^{\text {© }}$ Mode | 0 | 330 |  | ns |  |
| $\mathrm{t}_{\text {RW }}$ | Read Strobe Width |  | 14 |  | $\mu \mathrm{S}$ |  |
| $t_{\text {AR }}$ | Address Bus Valid to Read Strobe | 500 |  |  | ns |  |

Note 1: In order not to degrade timekeeping accuracy, the number of Read strobes in any one second should be less than 10,000.

Table 5. Timing: Data from Microprocessor to Peripheral

| Symbol | Parameter | MM58174AN |  | Typ | Units | Comments |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Max |  |  |  |
| $\mathrm{t}_{\mathrm{ACSO}}$ | Address Bus Valid to Chip Select ON ( $\overline{C S}=0$ ) | 0 |  |  | ns |  |
| $\mathrm{t}_{\text {csw }}$ | Chip Select ON to Write Strobe | 0 |  | 450 | ns |  |
| $\mathrm{t}_{\text {AW }}$ | Address Bus Valid to Write Strobe | 725 |  |  | ns |  |
| ${ }^{\text {w }}$ W | Write Strobe Width | 670 |  |  | ns |  |
| $t_{\text {DW }}$ | Data Bus Valid Before Write Strobe | 70 |  |  | ns |  |
| $t_{\text {WA }}$ | Address Bus Hold Time Following Write Strobe | 165 |  |  | ns |  |
| $t_{\text {WD }}$ | Data Bus Hold Time Following Write Strobe | 185 |  |  | ns |  |
| $\mathrm{t}_{\text {ACS } 1}$ | Address Change to Chip Select OFF ( $\overline{C S}=1$ ) | 0 |  |  | ns |  |

Note 1: If address and write occur simultaneously, then they must exit for $\mathrm{t}_{\mathrm{AW}}$ and tWW. MM58274 Microprocessor Compatible Real Time Clock

## General Description

The MM58274 is fabricated using low threshold metal gate CMOS technology and is designed to operate in bus oriented microprocessor systems where a real time clock and calendar function are required. The on-chip 32.768 kHz crystal controlled oscillator will maintain timekeeping down to 2.2 V to allow low power standby battery operation. This device is pin compatible with the MM58174 but continues timekeeping up to tens of years. Faster access times are also offered.

## Applications

- Point of sale terminals
- Teller terminals
- Word processors
- Data logging
- Industrial process control


## Features

- Same pin-out as MM58174A
- Timekeeping from tenths of seconds to tens of years in independently accessible registers
- Hours counter programmable for 12 or 24 -hour operation
- Buffered crystal frequency output in test mode for easy oscillator setting
E. Data-changed flag allows simple testing for time rollover
- Independent interrupting timer with open drain output
- Fully TTL compatible
- Low power standby operation ( $10 \mu \mathrm{~A}$ at 2.2 V )
- Low cost 16-pin DIP


## Block Diagram



TL/B/5602. 1
FIGURE 1
$\begin{array}{lr}\text { Absolute Maximum Ratings } \\ \text { Voltage at All Inputs and Outputs } V_{D D}+0.3 \mathrm{~V} \text { to } V_{S S}-0.3 \mathrm{~V} \\ \text { Operating Temperature } & -40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \text { Storage Temperature } & -65^{\circ} \mathrm{C} \text { to }+150^{\circ} \mathrm{C} \\ \mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{S S} & 6.5 \mathrm{~V} \\ \text { Lead Temperature(Soldering, } 10 \text { seconds) } & 300^{\circ} \mathrm{C}\end{array}$

Electrical Characteristics $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \pm 0.5 \mathrm{~V}$ unless otherwise stated

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{DD}}$, Supply Voltage (Voltage at $\mathrm{V}_{\mathrm{DD}} \mathrm{Pin}$ ) | Standby Mode <br> (No Read or Write Instructions) Operational Mode - | $2.2$ $4.5$ |  | 5.5 | $V$ V |
| IDD, Supply Current | Standby Mode ( $\mathrm{V}_{\mathrm{DD}}=2.2 \mathrm{~V}$ ) <br> Operational Mode ( $V_{D D}=5 \mathrm{~V}$ ) |  | $\begin{aligned} & 4 \\ & 1 \end{aligned}$ | 10 | $\begin{aligned} & \mu \mathrm{A} \\ & \mathrm{~mA} \end{aligned}$ |
| INPUT LOGIC LEVELS |  |  |  |  |  |
| All Inputs (Except XTAL IN) | $V_{\mathrm{IH}}(\text { Logic } 1)$ $V_{I L}(\text { Logic } 0)$ <br> Input Capacitance | 2.0 |  | $\begin{gathered} 0.8 \\ 10 \end{gathered}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ $\mathrm{pF}$ |
| INPUT CURRENT LEVELS (ACTIVE PULL-UPS TO V ${ }_{\text {DD }}$ ) |  |  |  |  |  |
| AD0 to AD3 DB0 to DB3 | $\begin{aligned} & V_{I N}=V_{S S} \\ & V_{D D}=5 \mathrm{~V} \end{aligned}$ |  |  | 20 | $\mu \mathrm{A}$ |
| INTERNAL RESISTOR TO $\mathrm{V}_{\text {DD }}$ |  |  |  |  |  |
| $\begin{aligned} & \hline \overline{\mathrm{WR}} \\ & \overline{\mathrm{RD}} \\ & \overline{\mathrm{CS}} \end{aligned}$ | , | $\begin{aligned} & 30 \\ & 30 \\ & 10 \end{aligned}$ | $\begin{aligned} & 100 \\ & 100 \\ & 40 \end{aligned}$ |  | $\begin{aligned} & \mathrm{k} \Omega \\ & \mathrm{k} \Omega \\ & \mathrm{k} \Omega \end{aligned}$ |
| OUTPUT LOGIC LEVELS |  |  |  |  |  |
| DB0 to DB3 | $\begin{aligned} & \text { Logic } 1\left(I_{\mathrm{OH}}=0.2 \mathrm{~mA}\right) \\ & \text { Logic } 0\left(I_{\mathrm{OL}}=3.2 \mathrm{~mA}\right) \end{aligned}$ | 2.4 |  | 0.4 | $\begin{aligned} & \text { V } \\ & \text { V } \end{aligned}$ |
| Interrupt | $\text { Logic } 0\left(\mathrm{I}_{\mathrm{OL}}=3.2 \mathrm{~mA}\right)$ <br> Off Leakage |  | , | $\begin{gathered} 0.4 \\ 2 \end{gathered}$ | $\begin{gathered} \mathrm{V} \\ \mu \mathrm{~A} \end{gathered}$ |

## Connection Diagram

Dual-In-Line Package

FIGURE 2


## Functional Description

The MM58274 is a bus oriented microprocessor real time clock. It has the same pin-out as the MM58174A while offering extended timekeeping up to units and tens of years. To enhance the device further, a number of other features have been added including: 12 or 24 hours counting, a testable data-changed flag giving easy error-free time reading and simplified interrupt control.

A buffered oscillator signal appears on the interrupt output when the device is in test mode. This allows for easy oscillator setting when the device is initially powered up in a system.

The counters are arranged as 4-bit words and can be randomly accessed for time reading and setting. The counters output in BCD (binary coded decimal) 4-bit numbers. Any register which has less than 4 bits (e.g., days of week uses only 3 bits) will return a logic 0 on any unused bits. When written to, the unused inputs will be ignored.

## Functional Description (Continued)

Writing a logic 1 to the clock start/stop control bit resets the internal oscillator divider chain and the tenths of seconds counter. Writing a logic 0 will start the clock timing from the nearest second. The time then updates every 100 ms with all counters changing synchronously. Time changing during a read is detected by testing the datachanged bit of the control register after completing a string of clock register reads.

Interrupt delay times of $0.1 \mathrm{~s}, 0.5 \mathrm{~s}, 1 \mathrm{~s}, 5 \mathrm{~s}, 10 \mathrm{~s}, 30 \mathrm{~s}$ or 60 s can be selected with single or repeated interrupt outputs. The open drain output is pulled low whenever the interrupt timer times out and is cleared by reading the control register.

## CIRCUIT DESCRIPTION

The block diagram in Figure 1 shows the internal structure of the chip. The 16-pin package outline is shown in Figure 2.

## Crystal Oscillator

This consists of a CMOS inverter/amplifier with an on-chip bias resistor. Externally a 20 pF capacitor, a $6 \mathrm{pF}-36 \mathrm{pF}$ trimmer capacitor and a crystal are required to complete the 32.768 kHz timekeeping oscillator circuit.
The $6 \mathrm{pF}-36 \mathrm{pF}$ trimmer fine tunes the crystal load impedance, optimizing the oscillator stability. When properly adjusted (i.e., to the crystal frequency of 32.768 kHz ), the circuit will display a frequency variation with voltage of less than $3 \mathrm{ppm} / \mathrm{V}$.

When the chip is enabled into test mode, the oscillator is gated onto the interrupt output pin giving a buffered oscillator output that can be used to set the crystal frequency when the device is installed in a system. For further information see the section on Test Mode.

## Divider Chain

The crystal oscillator is divided down in three stages to produce a 10 Hz frequency setting pulse. The first stage is a non-integer divider which reduces the 32.768 kHz input to 30.720 kHz . This is further divided by a 9 -stage binary ripple counter giving an output frequency of 60 Hz . A 3-stage Johnson counter divides this by six, generating a 10 Hz output. The 10 Hz clock is gated with the 32.768 kHz crystal frequency to provide clock setting pulses of $15.26 \mu \mathrm{~s}$ duration. The setting pulse drives all the time registers on the device which are synchronously clocked by this signal. All time data and the data-changed flag change on the falling edge of the clock setting pulse.

## Data-Changed Flag

The data-changed flag is set by the clock setting pulse to indicate that the time data has been altered since the clock was last read. This flag occupies bit 3 of the control register where it can be tested by the processor to sense data-changed. It will be reset by a read of the control register. See the section, "Methods of Device Operation", for suggested clock reading techniques using this flag.


FIGURE 3. Typical System Connection Dlagram

## Functional Description

## Seconds Counters

There are three counters for seconds:
a) tenths of seconds
b) units of seconds
c) tens of seconds.

The registers are accessed at the addresses shown in Table I. The tenths of seconds register is reset to 0 when the clock start/stop bit (bit 2 of the control register) is set to logic 1. The units and tens of seconds are set up by the processor, giving time setting to the nearest second. All three registers can be read by the processor for time output.

## Minutes Counters

There are two minutes counters:
a) units of minutes
b) tens of minutes.

Both registers may be read to or written from as required.

## Hours Counters

There are two hours counters:
a) units of hours
b) tens of hours.

Both counters may be accessed for read or write operations as desired.
In 12-hour mode, the tens of hours register has only one active bit and the top three bits are set to logic 0 . Data bit 1 of the clock setting register is the AM/PM indicator; logic 0 indicating AM, logic 1 for PM.

When 24 -hour mode is programmed, the tens of hours register reads out two bits of data and the two most significant bits are set to logic 0 . There is no AM/PM indication and bit 1 of the clock setting register will read out a logic 0.
In both 12/24-hour modes, the units of hours will read out four active data bits. 12 or 24 -hour mode is selected by bit 0 of the clock setting register; logic 0 for 12 -hour mode, logic 1 for 24 -hour mode.

## Days Counters

There are two days counters:
a) units of days
b) tens of days.

The days counters will count up to $28,29,30$ or 31 depending on the state of the months counters and the leap year counter. The microprocessor has full read/write access to these registers.

## Months Counters

There are two months counters:
a) units of months
b) tens of months.

Both these counters have full read/write access.

## Years Counters

There are two years counters:
a) units of years
b) tens of years.

Both these counters have full read/write access. The years will count up to 99 and roll over to 00 .

TABLE I. ADDRESS DECODING OF REAL-TIME CLOCK INTERNAL REGISTERS

| Register Solected |  | Address (Binary) |  |  |  | (Hex) | Access |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | AD3 | AD2 | AD1 | ADO |  |  |
| 0 | Control Register | 0 | 0 | 0 | 0 | 0 | Split Read and Write |
| 1 | Tenths of Seconds | 0 | 0 | 0 | 1 | 1 | Read Only |
| 2 | Units Seconds | 0 | 0 | 1 | 0 | 2 | R/W |
| 3 | Tens Seconds | 0 | 0 | 1 | 1 | 3 | R/W |
| 4 | Units Minutes | 0 | 1 | 0 | 0 | 4 | R/W |
| 5 | Tens Minutes | 0 | 1 | 0 | 1 | 5 | R/W |
| 6 | Units Hours | 0 | 1 | 1 | 0 | 6 | R/W |
| 7 | Tens Hours | 0 | 1 | 1 | 1 | 7 | R/W |
| 8 | Units Days | 1 | 0 | 0 | 0 | 8 | R/W |
| 9 | Tens Days | 1 | 0 | 0 | 1 | 9 | R/W |
| 10 | Units Months | 1 | 0 | 1 | 0 | A | R/W |
| 11 | Tens Months | 1 | 0 | 1 | 1 | B | R/W |
| 12 | Units Years | 1 | 1 | 0 | 0 | C | R/W |
| 13 | Tens Years | 1 | 1 | 0 | 1 | D | R/W |
| 14 | Day of Week | 1 | 1 | 1 | 0 | E | R/W |
| 15 | Clock Settingl Interrupt Registers | 1 | 1 | 1 | 1 | F | R/W |

## Functional Description

## Day of Week Counter

The day of week counter increments as the time rolls from 23:59 to 00:00 (11:59 PM to 12:00 AM in 12-hour mode). It counts from 1 to 7 and rolls back to 1. Any day of the week may be specified as day 1.

## Clock Setting Register/Interrupt Register

The interrupt select bit in the control register determines which of these two registers is accessible to the processor at address 15. Normal clock and interrupt timing operations will always continue regardless of which register is selected onto the bus. The layout of these registers is shown in Table II.
The clock setting register is comprised of three separate functions:
a) leap year counter: bits 2 and 3
b) AM/PM indicator: bit 1
c) $12 / 24$-hour mode set: bit 0 (see Table IIA).

The leap year counter is a 2-stage binary counter which is clocked by the months counter. It changes state as the time rolls over from 11:59 on December 31 to 00:00 on January 1.
The counter should be loaded with the 'number of years since last leap year' e.g., if 1980 was the last leap year, a clock programmed in 1983 should have 3 stored in the leap year counter. If the clock is programmed during a leap year, then the leap year counter should be set to 0 . The contents of the leap year counter can be read by the $\mu \mathrm{P}$.

The AM/PM indicator returns a logic 0 for AM and a logic 1 for PM. It is clocked when the hours counter rolls from 11:59 to 12:00 in 12-hour mode. In 24 -hour mode this bit is set to logic 0 .

The $12 / 24$-hour mode set determines whether the hours counter counts from 1 to 12 or from 0 to 23 . It also controls the AM/PM indicator, enabling it for 12 -hour mode and forcing it to logic 0 for the 12 -hour mode. The $12 / 24$-hour mode bit is set to logic 0 for 12 -hour mode and it is set to logic 1 for 24 -hour mode.

IMPORTANT NOTE: Hours mode and AM/PM bits cannot be set in the same write operation. See the section on Initialization (Methods of Device Operation) for a suggested setting routine.
All bits in the clock setting register may be read by the processor.
The interrupt register controls the operation of the timer for interrupt output. The processor programs this register for single or repeated interrupts at the selected time intervals.

The lower three bits of this register set the time delay period that will occur between interrupts. The time delays that can be programmed and the data words that select these are outlined in Table IIB.
Data bit 3 of the interrupt register sets for either single or repeated interrupts; logic 0 gives single mode, logic 1 sets for repeated mode.
Using the interrupt is described in the Device Operation section.

TABLE IIA. CLOCK SETTING REGISTER LAYOUT

| Function | Data Bits Used |  |  |  | Comments | Access |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | DB3 | DB2 | DB1 | DB0 |  |  |
| Leap Year Counter | X | X |  |  | 0 Indicates a Leap Year | R/W |
| AM/PM Indicator (12-Hour Mode) |  |  | X |  | $\begin{aligned} & 0=\mathrm{AM} \quad 1=\mathrm{PM} \\ & 0 \text { in } 24 \text {-Hour Mode } \end{aligned}$ | R/W |
| 12/24-Hour Select Bit |  |  |  | x | $\begin{aligned} & 0=12 \cdot \text { Hour Mode } \\ & 1=24 \cdot \text { Hour Mode } \end{aligned}$ | R/W |

TABLE IIB. INTERRUPT CONTROL REGISTER

| Function | Comments |  | Control Word |  |  |  |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: |
|  |  | DB3 | DB2 | DB1 | DBO |  |
| No Interrupt | Interrupt output cleared, | X | 0 | 0 | 0 |  |
| 0.1 Second | start/stop bit set to 1. |  |  |  |  |  |
| 0.5 Second |  | $0 / 1$ | 0 | 0 | 1 |  |
| 1 Second |  | $0 / 1$ | 0 | 1 | 0 |  |
| 5 Seconds | DB3 = 0 for single interrupt | $0 / 1$ | 0 | 1 | 1 |  |
| 10 Seconds | DB3 = 1 for repeated interrupt | $0 / 1$ | 1 | 0 | 0 |  |
| 30 Seconds |  | $0 / 1$ | 1 | 0 | 1 |  |
| 60 Seconds |  | $0 / 1$ | 1 | 1 | 0 |  |

Timing Accuracy: single interrupt mode (all time delays): $\pm 1 \mathrm{~ms}$ Repeated Mode: $\pm 1 \mathrm{~ms}$ on initial timeout, thereafter synchronous with first interrupt (i.e., timing errors do not accumulate).

## Control Register

There are three registers which control different operations of the clock:
a) the clock setting register
b) the interrupt register
c) the control register.

The clock setting and interrupt registers both reside at address 15 , access to one or the other being controlled by the interrupt select bit; data bit 1 of the control register.
The clock setting register programs the timekeeping of the clock. The $12 / 24$-hour mode select and the AM/PM indicator for 12 -hour mode occupy bits 0 and 1, respectively. Data bits 2 and 3 set the leap year counter.

The interrupt register controls the operation of the interrupt timer, selecting the required delay period and either single or repeated interrupt.

The control register is responsible for controlling the operations of the clock and supplying status information to the processor. It appears as two different registers; one with write only access and one with read only access.
The write only register consists of a bank of four latches which control the internal processes of the clock.
The read only register contains two output data latches which will supply status information for the processor. Table III shows the mapping of the various control latches and status flags in the control register. The control register is located at address 0 .
The write only portion of the control register contains four latches:

A logic 1 written into the test bit puts the device into test mode. This allows setting of the oscillator frequency as well as rapid testing of the device registers, if required. A more complete description is given in the Test Mode section. For normal operation the test bit is loaded with logic 0.

The clock start/stop bit stops the timekeeping of the clock and resets to 0 the tenths of seconds counter. The time of day may then be written into the various clock registers and the clock restarted synchronously with an external time source. Timekeeping is maintained thereafter.
A logic 1 written to the start/stop bit halts clock timing. Timing is restarted when the start/stop bit is written with a logic 0.

The interrupt select bit determines which of the two registers mapped onto address 15 will be accessed when this address is selected.

A logic 0 in the interrupt select bit makes the clock setting register available to the processor. A logic 1 selects the interrupt register.
The interrupt start/stop bit controls the running of the interrupt timer. It is programmed in the same way as the clock start/stop bit; logic 1 to halt the interrupt and reset the timer, logic 0 to start interrupt timing.
When no interrupt is programmed (interrupt control register set to 0 ), the interrupt start/stop bit is automatically set to a logic 1 . When any new interrupt is subsequently programmed, timing will not commence untll the start/stop bit is loaded with 0 .

In the single interrupt mode, interrupt timing stops when a timeout occurs. The processor restarts timing by writing logic 0 into the start/stop bit.

In repeated interrupt mode the interrupt timer continues to count with no intervention by the processor necessary.
Interrupt timing may be stopped in either mode by writing a logic 1 into the interrupt start/stop bit. The timer is reset and can be restarted in the normal way, giving a full time delay period before the next interrupt.
In general, the control register is set up such that writing 0 's into it will start anything that is stopped, pull the clock out of test mode and select the clock setting register onto the bus. In other words, writing 0 will maintain normal clock operation and restart interrupt timing, etc.

The read only portion of the control register has two status outputs:

Since the MM58274 keeps real time, the time data changes asynchronously with the processor and this may occur while the processor is reading time data out of the clock.

Some method of warning the processor when the time data has changed must thus be included. This is provided for by the data-changed flag located in bit 3 of the control register. This flag is set by the clock setting pulse which also clocks the time registers. Testing this bit can tell the processor whether or not the time has changed. The flag is cleared by a read of the control register but not by any write operations. No other register read has any effect on the state of the data-changed flag.

Data bit 0 is the interrupt flag. This flag is set whenever the interrupt timer times out, pulling the interrupt output low. In a polled interrupt routine the processor can test this flag to determine if the MM58274 was the interrupting device. This interrupt flag and the interrupt output are both cleared by a read of the control register.

TABLE III. THE CONTROL REGISTER LAYOUT

| Access (addro) | DB3 | DB2 | DB1 | DB0 |
| :---: | :---: | :---: | :---: | :---: |
| Read From: | Data-Changed Flag | 0 | 0 | Interrupt Flag |
| Write To: | Test <br> $0=$ Normal <br> $1=$ Test Mode | Clock Start/Stop <br> $0=$ Clock Run <br> $1=$ Clock Stop | Interrupt Select <br> $=$ Clock Setting Register <br> $1=$ Interrupt Register | Interrupt Start/Stop <br> $0=$ Interrupt Run <br> $1=$ Interrupt Stop |

## Functional Description (Continued)

Both of the flags and the interrupt output are reset by the trailing edge of the read strobe. The flag information is held latched during a control register read, guaranteeing that stable status information will always be read out by the processor.

Interrupt timeout is detected and stored internally if it occurs during a read of the control register, the interrupt output will then go low only after the read has been completed.
A clock setting pulse occurring during a control register read will not affect the data-changed flag since time data read out before or after the control read will not be affected by the time change.

## METHODS OF DEVICE OPERATION

## Test Mode

National Semiconductor uses test mode for functionally testing the MM58274 after fabrication and again after packaging. Test mode can also be used to set up the oscillator frequency when the part is first commissioned.
Figure 4 shows the internal clock connections when the device is written into test mode. The 32.768 kHz oscillator is gated onto the interrupt output to provide a buffered output for initial frequency setting. This signal is driven from a TRI-STATE ${ }^{\circledR}$ output buffer, enabling easy oscillator setting in systems where interrupt is not normally used and there is no external resistor on the pin.
If an interrupt is programmed, the 32.768 kHz output is switched off to allow high speed testing of the interrupt timer. The interrupt output will then function as normal.
The clock start/stop bit can be used to control the fast clocking of the time registers as shown in Figure 4.

## MM58274 Initialization

When it is first installed and power is applied, the device will need to be properly initialized. The following operation.
steps are recommended when the device is set up (all numbers are decimal):

1) Disable interrupt on the processor to allow oscillator setting. Write 15 into the control register: The clock and interrupt start/stop bits are set to 1, ensuring that the clock and interrupt timers are both halted. Test mode and the interrupt register are selected.
2) Write 0 to the interrupt register: Ensure that there are no interrupts programmed and that the oscillator will be gated onto the interrupt output.
3) Set oscillator frequency: All timing has been halted and the oscillator is buffered out onto the interrupt line.
4) Write 5 to the control register: The clock is now out of test mode but is still halted. The clock setting register is now selected by the interrupt select bit.
5) Set $12 / 24$ Hours Mode: Write to the clock setting register to select the hours counting mode required.
6) Load Real-Time Registers: All time registers (including Leap Years and AMIPM bit) may now be loaded in any order. Note that when writing to the clock setting register to set up Leap Years and AMIPM, the Hours Mode bit must not be altered from the value programmed in step 5.
7) Write 0 to the control register: This operation finishes the clock initialization by starting the time. The final control register write should be synchronized with an external time source.

In general, timekeeping should be halted before the time data is altered in the clock. The data can, however, be altered at any time if so desired. Such may be the case if the user wishes to keep the clock corrected without having to stop and restart it; i.e., winter/summer time changing can be accomplished without halting the clock. This can be done in software by sensing the state of the datachanged flag and only altering time data just after the time has rolled over (datarchanged flag set).


FIGURE 4. Test Mode Organization

## Reading the Time Registers

Using the data-changed flag technique supports microprocessors with block move facilities, as all the necessary time data may be read sequentially and then tested for validity as shown below.

1) Read the control register, address 0 : This is a dummy read to reset the data-changed flag (DCF) prior to reading the time registers.
2) Read time registers: All desired time registers are read out in a block.
3) Read the control register and test DCF: If DCF is cleared (logic 0), then no clock setting pulses have occurred since step 1. All time data is guaranteed good and time reading is complete.
If DCF is set (logic 1), then a time change has occurred since step 1 and time data may not be consistent. Repeat steps 2 and 3 until DCF is clear. The control read of step 3 will have reset DCF, automatically repeating the step 1 action.

## Interrupt Programming

The interrupt timer generates interrupts at time intervals which are programmed into the interrupt register. A single interrupt after delay or repeated interrupts may be programmed. Table IIB lists the different time delays and the data words that select them in the interrupt register.
Once the interrupt register has been used to set up the delay time and to select for single or repeat, it takes no further part in the workings of the interrupt system. All activity by the processor then takes place in the control register.

Initializing:

1) Write 3 to the control register (ADO): Clock timing continues, interrupt register selected and interrupt timing stopped.
2) Write interrupt control word to address 15: The interrupt register is loaded with the correct word (chosen from Table IIB) for the time delay required and for single or repeated interrupts.
3) Write 0 or 2 to the control register: Interrupt timing commences. Writing 0 selects the clock setting register onto the data bus; writing 2 leaves the interrupt register selected. Normal timekeeping remains unaffected.
On Interrupt:
Read the control register and test for Interrupt Flag (bit 0).
If the flag is cleared (logic 0 ), then the device is not the source of the interrupt.
If the flag is set (logic 1 ), then the clock did generate an interrupt. The flag is reset and the interrupt output is cleared by the control register read that was used to test for interrupt.

Single Interrupt Mode:
When appropriate, write 0 or 2 to the control register to restart the interrupt timer.

Repeated Interrupt Mode:
Timing continues, synchronized with the control register write which originally started interrupt timing. No further intervention is necessary from the processor to maintain timing.
In either mode interrupt timing can be stopped by writing 1 into the control register (interrupt start/stop set to 1). Timing for the full delay period recommences when the interrupt start/stop bit is again loaded with 0 as normal.
IMPORTANT NOTE: Using the interrupt timer places a constraint on the maximum Read Strobe width which may be applied to the clock. Normally all registers may be read from with a $t_{\text {RW }}$ down to DC (i.e., $\overline{C S}$ and $\overline{R D}$ held continuously low). When the interrupt timer is active however, the maximum read strobe width that can be applied to the control register (Addr 0 ) is 30 ms .
This restriction is to alfow the interrupt timer to properly reset when it times out. Note that it only affects reading of the control register-all other addresses in the clock may be accessed with DC read strobes, regardless of the state of the interrupt timer. Writes to any address are unaffected.

## NOTES ON AC TIMING REQUIREMENTS

Although Figures 5 and 6 show MICROBUS control signals used for clock access, this does not preclude the use of the MM58274 in other non-MICROBUS systems. Figure 7 is a simplified logic diagram showing how the control signals are gated internally to control access to the clock registers. From this diagram it is clear that $\overline{\mathrm{CS}}$ could be used to generate the internal data transfer strobes, with $\overline{\mathrm{RD}}$ and $\overline{\mathrm{WR}}$ inputs set up first. This situation is illustrated in Figure 8.
The internal data busses of the MM58274 are fully CMOS, contributing to the flexibility of the control inputs. When determining the suitability of any given control signal pattern for the MM58274, the timing specifications in Tables IV and $V$ should be examined. As long as these timings are met (or exceeded) the MM58274 will function correctly.
When the MM58274 is connected to the system via a peripheral port, the freedom from timing constraints allows for very simple control signal generation, as in Figure 9. For reading (Figure 9a), Address, $\overline{\mathrm{CS}}$ and $\overline{\mathrm{RD}}$ may be activated simultaneously and the data will be available at the port after $\mathrm{t}_{\mathrm{AD}}-\max (700 \mathrm{~ns}$ ). For writing (Figure 9b), the Address and data may be applied simultaneously and $\overline{\mathrm{CS}}$ and $\overline{W R}$ strobed together.

## Functional Description (Continued)

TABLE IV. READ TIMING: DATA FROM PERIPHERAL TO MICROPROCESSOR $V_{D D}=5 \mathrm{~V} \pm 0.5 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}$

| Symbol | Parameter | Commercial Specification |  |  | Military Specification |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |  |  | $\mathrm{T}_{\mathrm{A}}-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  |  |  |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| $t_{A D}$ | Address Bus Valid to Data Valid |  | 550 | 700 |  | 550 | 775 | ns |
| ${ }^{\text {t }}$ CSD | Chip Select On to Data Valid |  | 250 | 375 |  | 250 | 425 | ns |
| $\mathrm{t}_{\mathrm{RD}}$ | Read Strobe On to Data Valid |  | 250 | 375 |  | 250 | 425 | ns |
| $\mathrm{t}_{\text {RW }}$ | Read Strobe Width (Note 1) |  |  | DC |  |  | DC |  |
| $\mathrm{t}_{\mathrm{RA}}$ | Address Bus Hold Time from Trailing Edge of Read Strobe | 0 |  |  | 0 |  | . | ns |
| ${ }^{\text {c CSH }}$ | Chip Select Hold Time from Trailing Edge of Read Strobe | 0 | - |  | 0. |  |  | ns |
| $\mathrm{t}_{\mathrm{RH}}$ | Data Hold Time from Trailing Edge of Read Strobe | 50 | 80 | 150 | 50 | 80 | 200 | ns |
| $\mathrm{t}_{\mathrm{HZ}}$ | Time from Trailing Edge of Read Strobe Until O/P Drivers are TRI-STATE | 50 | 80 | 200 | 50 | 80 | 250 | ns |

TABLE V. WRITE TIMING: DATA FROM MICROPROCESSOR TO PERIPHERAL $V_{D D}=5 \mathrm{~V} \pm 0.5 \mathrm{~V}$

| Symbol | Parameter | Commercial Specification |  |  | Military Specification |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |  |  | $\mathrm{T}_{\mathrm{A}}-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  |  |  |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| $t_{\text {AW }}$ | Address Bus Valid to Write Strobe $\boldsymbol{\sim}$ (Note 2) | 650 |  |  | 750 |  |  | ns |
| ${ }^{\text {t }}$ csw | Chip Select On to Write Strobe | 350 |  |  | 450 |  |  | ns |
| $t_{\text {dw }}$ | Data Bus Valid to Write Strobe | 350 |  |  | 450 |  |  | ns |
| ${ }_{\text {t }}^{\text {ww }}$ | Write Strobe Width | 350 |  |  | 450 |  |  | ns |
| $)^{t_{\text {wcs }}}$ | Chip Select Hold Time Following Write Strobe | 0 |  |  | 0 |  |  | ns |
| ${ }^{\text {wa }}$ | Address Bus Hold Time Following Write Strobe | 50 |  |  | 80 |  |  | ns |
| $\mathrm{t}_{\text {WD }}$ | Data Bus Hold Time Following Write Strobe | 50 |  |  | 80 |  |  | ns |

Note 1: Except for special case restriction: with interrupts programmed, max read strobe width of control register (ADDR 0 ) is 30 ms . See section on Interrupt Programming.
Note 2: All timings measured to the trailing edge of write strobe (data latched by the trailing edge of $\overline{W R}$ ).


FIGURE 5. Read Cycle Timing

Functional Description (Continued)


FIGURE 6. Write Cycle Timing


FIGURE 7. MM58274 Microprocessor Interface Diagram


FIGURE 8. Valid MM58274 Control Signals Using Chip Select Generated Access Strobes

Functional Description (Continued)

a. Port Generated Read Access-2 Addresses Read Out


FIGURE 9. Simple Port Generated Control Signals.

## Functional Description <br> (Continued)

APPLICATION NOTES

## Time Reading Using Interrupt

In systems such as point of sale terminals and data loggers, time reading is usually only required on a random demand basis. Using the data-changed flag as outlined in the section on methods of operation is ideal for this type of system. Some systems, however, need to sense a change in real time; e.g., industrial timers/process controllers, TVIVCR clocks, any system where real time is displayed.

The interrupt timer on the MM58274 can generate interrupts synchronously with the time registers changing, using software to provide the initlal synchronization.

In single interrupt mode the processor is responsible for initiating each timing cycle and the timed period is accurate to $\pm 1 \mathrm{~ms}$.
In repeated interrupt mode the period from the initial processor start to the first timeout is also only accurate to $\pm 1 \mathrm{~ms}$. The following interrupts maintain accurate delay periods relative to the first timeout. Thus, to utilize interrupt to control time reading, we will use repeated interrupt mode.

In repeated mode the time period between interrupts is exact, which means that timeouts will always occur at the same point relative to the internal clock setting pulses. The case for 0.1 s interrupts is shown in Figure A-1. The same is true for other delay periods, only there will be more clock setting pulses between each interrupt timeout. If we set up the interrupt timer so that interrupt always times out just after the clock setting pulse occurs (Figure A-2), then there is no need to test the data-changed flag as we know that the time data has just changed and will not alter again for another 100 ms .
This can be achieved as outlined below:

1) Follow steps 1 and 2 of the section on interrupt programming. In step 2 set up for repeated interrupt.
2) Read control register ADO: This is a dummy read to reset the data-changed flag.
3) Read control register ADO until data-changed flag is set.
4) Write 0 or 2 to control register. Interrupt timing commences.

## Time Reading with Very Slow Read Cycles

If a system takes longer than 100 ms to complete reading of all the necessary time registers (e.g., when CMOS processors are used or where high level interpreted language routines are used, then the data-changed flag will always be set when tested and is of no value. In this case, the time registers themselves must be tested to ensure data accuracy.
The technique below will detect both time changing between read strobes (i.e., between reading tens of minutes and units of hours) and also time changing during read, which can produce invalid data.

1) Read and store the value of the lowest order time register required.
2) Read out all the time registers required. The registers may be read out in any order, simplifying software requirements.
3) Read the lowest order register and compare it with the value stored previously in step 1 . If it is still the same, then all time data is good. If it has changed, then store the new value and go back to step 2.
In general, the rule is that the first and last reads must both be of the lowest order time register. These two values can then be compared to ensure that no change has occurred. This technique works because for any higher order time register to change, all the lower order registers must also change. If the lowest order register does not change, then no higher order register has changed either.


TL/B/5602.7
FIGURE A-1. Time Delay from Clock Setting Pulses to Interrupt is Constant


FIGURE A.2. Interrupt Timer Synchronized with Clock Setting Pulses

## MM74HC942 300 Baud Modem

## General Description

The MM74HC942 is a full duplex low speed modem. It provides a 300 baud bidirectional series interface for data communication over telephone lines and other narrow bandwidth channels. It is Bell 103 compatible.
The MM74HC942 utilizes microCMOS Technology, 2 layers of polysilicon and 1 layer of metal P-well CMOS. Switched capacitor techniques are used to perform analog signal processing.

## MODULATOR SECTION

The modulator contains a frequency synthesizer and a sine wave synthesizer. It produces a phase coherent frequency shift keyed (FSK) output.

## LINE DRIVER AND HYBRID SECTION

The line driver and hybrid are designed to facilitate connection to a $600 \Omega$ phone line. They can perform two to four wire conversion and drive the line at 0 dBm .

## DEMODULATOR SECTION

The demodulator incorporates anti-aliasing filters, a receive filter, limiter, discriminator, and carrier detect circuit. The nine pole receive filter provides 60 dB of transmitted tone rejection. The discriminator is fully balanced for stable operation.

## Features

- Drives $600 \Omega$ at 0 dBm
- All filters on chip
- Transmit level adjustment compatible with universal service order code
- TTL and CMOS compatible logic
- All inputs protected against static damage
a $\pm 5 \mathrm{~V}$ supplies
- Low power consumption
- Full duplex answer or originate operation
- Analog loopback for self test
- Power down mode


## Applications

- Built-in low speed modems
- Remote data collection
- Radio telemetry
- Credit verification
- Stand-alone modems
- Point-of-sale terminals
- Tone signalling systems
- Remote process control


## Connection Diagram

Dual-In-Line Package


Order Number MM74HC942J or MM74HC942N See NS Package J20 or N20A

## Block Diagram



| Absolute Maximum Ratings (Notes 1 \& 2) | Operating Conditions |  |  |
| :---: | :---: | :---: | :---: |
| Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) $\quad-0.5$ to +7.0 V | Min | Max | Units |
| Supply Voltage ( $\mathrm{V}_{\mathrm{BB}}$ ) +0.5 to -7.0 V | Supply Voltage (VCC) 4.5 | 5.5 | V |
| $D C$ Input Voltage ( $\mathrm{V}_{1 \mathrm{~N}}$ ) $\quad \mathrm{V}_{\mathrm{BB}}-1.5$ to $\mathrm{V}_{C C}+1.5 \mathrm{~V}$ | Supply Voltage( $\mathrm{V}_{\mathrm{BB}}$ ) $\quad-4.5$ | -5.5 | V |
| DC Output Voltage ( $\mathrm{V}_{\text {OUT }}$ ) $\quad \mathrm{V}_{\mathrm{BB}}-0.5$ to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ | DC Input or Output Voltage | V CC | V |
| Clamp Diode Current ( $I_{\text {K, }}$, IOK) $\pm 20 \mathrm{~mA}$ | ( $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}$ ) |  |  |
| DC Output Current, per pin (lout) $\quad \pm 25 \mathrm{~mA}$ | Operating Temperature Range $\left(T_{A}\right)$ <br> MM74HC | +85 | ${ }^{\circ} \mathrm{C}$ |
| DC V ${ }_{\text {CC }}$ or GND Current, per pin (lcc) $\quad \pm 50 \mathrm{~mA}$ | Input Rise or Fall Times | + |  |
| Storage Temperature Range (TSTG) $\quad-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ | $\left(t_{r}, t_{f}\right)$ ) | 500 | ns |
| Power Dissipation (PD) (Note 3) 500 mW | Crystal frequency | 3.579 | MHz |
| Lead Temperature ( $\mathrm{T}_{\mathrm{L}}$ ) (Soldering 10 seconds) $260^{\circ} \mathrm{C}$ |  |  |  |

## DC Electrical Characteristics

| Symbol | Parameter | Conditions | $\mathrm{T}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Guaranteed Limits |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  |  | 3.15 | 3.15 | V |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  |  | 1.1 | 1.1 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\|=20 \mu \mathrm{~A} \\ & \left\|I_{\text {OUT }}\right\|=4.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \end{aligned}$ | Vcc | $\begin{gathered} \mathrm{V}_{\mathrm{CC}}-0.1 \\ 3.98 \end{gathered}$ | $\begin{gathered} \mathrm{V}_{\mathrm{CC}}-0.1 \\ 3.7 \end{gathered}$ | $\begin{aligned} & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\|=20 \mu \mathrm{~A} \\ & \left\|I_{\text {OUT }}\right\|=4.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 0.1 \\ 0.26 \end{gathered}$ | $\begin{aligned} & 0.1 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & V \\ & v \end{aligned}$ |
| ${ }_{1}$ | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND |  | $\pm 0.1$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| Icc | Maximum Quiescent Supply Current | $\begin{aligned} & V_{\text {IN }}=V_{C C}, V_{\text {IL }}=G N D \\ & A L B \text { or } S Q T=G N D \\ & \text { Transmit Level }=-9 \mathrm{dBm} \end{aligned}$ | 8.0 |  |  | mA |
| $I_{\text {cc }}$ | Power Down Supply Current | $\begin{aligned} & \mathrm{ALB}=\mathrm{SQT}=\mathrm{V}_{\mathrm{CC}} \\ & \mathrm{~V}_{\mathrm{IH}}=\mathrm{V}_{\mathrm{CC}}, \mathrm{~V}_{\mathrm{IL}}=\mathrm{GND} \end{aligned}$ |  |  | 250 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.

- Note 2: Untess otherwise specified all voltages are referenced to ground.

Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
-The demodulator specifications apply to the MM74HC942 operating with a modutator having frequency accuracy, phase jitter and harmonic content equal to or better than the MM74HC942 modulator.

AC Electrical Characteristics
Unless otherwise specified all specifications apply to the MM74HC942 over the range $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ using a $\mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V}$ $\pm 10 \%$, a $V_{B B}=-5 \mathrm{~V} \pm 10 \%$ and a $3.579 \mathrm{MHz} \pm 0.1 \%$ crystal.*

| Symbol | Parameter | Conditions | Min | Typ. | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TRANSMITTER |  |  |  |  |  |  |
| FCE | Carrier Frequency Error |  |  |  | 4 | Hz |
|  | Power Output | $\begin{array}{ll} V_{C C}=5.0 \mathrm{~V} & R_{T L A}=0 \\ R_{L}=1.2 \mathrm{k} \Omega & R_{T L A}=\infty \\ \hline \end{array}$ |  | $\begin{gathered} 0 \\ -12 \\ \hline \end{gathered}$ |  | dBm dBm |
|  | 2nd Harmonic Energy |  |  | -56 |  | dBm |
| RECEIVE FILṪER AND HYBRID |  |  |  |  |  |  |
| - | Hybrid Input Impedance (Pins 15 and 16) |  | 50 |  |  | k $\Omega$ |
|  | FTLC Output Impedance |  | 10 |  | 50 | k $\Omega$ |
|  | Adjacent Channel Rejection | $\begin{aligned} & \text { RXA2 = GND TXA = GND or V } \mathrm{V}_{\mathrm{CC}} \\ & \text { Input to RXA1 } \end{aligned}$ | 60 |  |  | dB |
| DEMODULATOR (INCORPORATING HYBRID, RECEIVE FILTER AND DISCRIMINATOR) |  |  |  |  |  |  |
|  | Carrier Amplitude |  | -48 |  | -12 | dBm |
|  | Dynamic Range |  |  | 36 |  | dB |
|  | Bit Jitter | $\left.\begin{array}{l} \mathrm{SNR}=30 \mathrm{~dB} \\ \text { Input }=-38 \mathrm{dBm} \\ \text { Baud Rate }=300 \text { Baud } \end{array}\right\}$ |  | 100 |  | $\mu \mathrm{S}$ |
|  | Bit Bias |  |  | 5 |  | \% |
|  | Carrier Detect Trip Points | $\begin{array}{r} C D A=1.2 \mathrm{~V} \text { Off to On } \\ \text { On to Off } \end{array}$ |  | $\begin{aligned} & -44 \\ & -47 \end{aligned}$ |  | dBm dBm |

## AC Specification Circuit



## Description of Pin Functions

| Pin | Name | Function |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| No. 1 | DSI | Driver Summing Input: This may be used to transmit externally generated tones such as dual tone multifrequency (DTMF) dialing signals. |  |  | ate filter performance. This pin may also be driven to evaluate the demodulator. RXA1 and RXA2 must be grounded during this test. <br> For normal modem operation FTLC is AC |
| 2 | ALB | Analog Loop Back: A logic high on this pin. causes the modulator output to be connected to the demodulator input so that data is looped back through the entire chip. This is used as a chip self test. If ALB and SQT are simultaneously held high the chip powers down. | 11 12 13 | TXD <br> $V_{B B}$ <br> $/ \bar{A}$ | grounded via a $0.1 \mu \mathrm{~F}$ bypass capacitor. <br> Transmitted Data: This is the data input. <br> Negative Supply: The recommended supply is -5 V . <br> Originate/ $\overline{\text { Answer }}$ mode select: When logic high this pin selects the originate mode of operation. |
| 3 | $\overline{C D}$ | Carrier Detect: This pin goes to a logic low when carrier is sensed by the carrier detect circuit. | 14 | SQT | Squelch Transmitter: This disables the modulator when held high. The EXI input re- |
| 4 | CDT | Carrier Detect Timing: A capacitor on this pin sets the time interval that the carrier must be present before the $\overline{\mathrm{CD}}$ goes low. | 15 | RXA2 | mains active. If SQT and ALB are simultaneously held high the chip powers down. <br> Receive Analog \#2: RXA2 and RXA1 are |
| 5 | RXD | Received Data: This is the data outpin pin. |  |  | analog inputs. When connected as recommended they produce a $600 \Omega$ hybrid. |
| 6 | $V_{C C}$ | Positive Supply Pin: A +5 V supply is recommended. | 16 | RXA1 | Receive Analog \#1: See RXA2 for details. |
| 7 | CDA | Carrier Detect Adjust: This is used for adjustment of the carrier detect threshold. Carrier detect hysteresis is set at 3 dB . | 17 18 | TXA EXI | Transmit Analog: This is the output of the line driver. <br> External Input: This is a high impedance in- |
| 8 | XTALD | Crystal Drive: XTALD and XTALS connect to a 3.5795 MHz crystal to generate a crystal locked clock for the chip. If an external circuit requires this clock XTALD should be sensed. If a suitable clock is already available in the system, XTALD can be driven. | 19 20 | $\begin{aligned} & \text { GND } \\ & \text { TLA } \end{aligned}$ | put to the line driver. This input may be used to transmit externally generated tones. When not used for this purpose it should be grounded. <br> Ground: This defines the chip OV. <br> Transmit Level Adjust: A resistor from this |
| 9 | XTALS | Crystal Sense: Refer to pin 8 for details. |  |  | pin to VCC sets the transmit level. |
| 10 | FTLC | Filter Test/Limiter Capacitor: This is connected to a high impedance output of the receive filter. It may thus be used to evalu- |  |  |  |

## Functional Description

## INTRODUCTION

A modem is a device for transmitting and receiving serial data over a narrow bandwidth communication channel. The MM74HC942 uses frequency shift keying (FSK) of an audio frequency tone. The tone may be transmitted over the switched telephone network and other voice grade channels. The MM74HC942 is also capable of demodulating FSK signals. By suitable tone allocation and considerable signal processing the MM74HC942 is capable of transmitting and receiving data simultaneously.
The tone allocation by the MM74HC942 and other Bell 103 compatible modems is shown in Table I. The terms "originate" and "answer" which define the frequency allocation come from use with telephones. The modem on the end of the line which initiates the call is called the originate modem. The other modem is the answer modem.

TABLE I BELL 103 ALLOCATION

| Data | Originate Modem |  | Answer Modem |  |
| :--- | :---: | :---: | :---: | :---: |
|  | Transmit | Recelve | Transmit | Receive |
| Space | 1070 Hz | 2025 Hz | 2025 Hz | 1070 Hz |
| Mark | 1270 Hz | 2225 Hz | 2225 Hz | 1270 Hz |

## THE LINE INTERFACE

The line interface section performs two to four wire conversion and provides impedance matching between the modem and the phone line.

## THE LINE DRIVER

The line driver is a power amplifier for driving the line. If the modem is operating as an originate modem, the second harmonics of the transmitted tones fall close to the frequencies of the received tones and degrade the received signal to noise ratio (SNR). The line driver must thus produce low second harmonic distortion.

## THE HYBRID

The voltage on the telephone line is the sum of the transmitted and received signals. The hybrid subtracts the transmitted voltage from the voltage on the telephone line. If the telephone line was matched to the hybrid impedance, the output of the hybrid would be only the received signal. This rarely happens because telephone line characteristic impedances vary considerably. The hybrid output is thus a mixture of transmitted and received signals.

## Functional Description (Continued)

## THE DEMODULATOR SECTION

## The Receive Filter

The demodulator recovers the data from the received signals. The signal from the hybrid is a mixture of transmitted signal, received signals and noise. The first stage of the receive filter is an anti-alias filter which attenuates high frequency noise before sampling occurs. The signal then goes to the second stage of the receive filter where the transmitted tones and other noise are filtered from the received signal. This is a switched capacitor nine pole filter providing at least 60 dB of transmitted tone rejection. This also provides high attenuation at 60 Hz , a common noise component.

## The Discriminator

The first stage of the discriminator is a hard limiter. The hard limiter removes from the received signal any amplitude modulation which may bias the demodulator toward a mark or a space. It compares the output of the receive filter to the voltage on the $0.1 \mu \mathrm{~F}$ capacitor on the FTLC pin.
The hard limiter output connects to two parallel bandpass filters in the discriminator. One filter is tuned to the mark frequency and the other to the space frequency. The outputs of these filters are rectified, filtered and compared. If the output of the mark path exceeds the output of the space path the RXD output goes high. The opposite case sends RXD low.
The demodulator is implemented using precision switched capacitor techniques. The highly critical comparators in the limiter and discriminator are auto-zeroed for low offset.

## Carrier Detector

The output of the discriminator is meaningful only if there is sufficient carrier being received. This is established in the carrier detection circuit which measures the signal on the line. If this exceeds a certain level for a preset period (adjustable by the CDT pin) the $\overline{\text { CD output goes low indicating }}$ that carrier is present. Then the carrier detect threshold is lowered by 3 dB . This provides hysteresis ensuring the $\overline{\mathrm{CD}}$ output remains stable. If carrier is lost $\overline{\mathrm{CD}}$ goes high after the preset delay and the threshold is increased by 3 dB .

## MODULATOR SECTION

The modulator consists of a frequency synthesizer and a sine wave synthesizer. The frequency producesione of four tones depending on the $O / \bar{A}$ and TXD pins. The frequencies are synthesized to high precision using a crystal oscillator and variable dual modulus counter. The counters used respond quickly to data changes, introducing negligible bit jitter while maintaining phase coherence.
The sine wave synthesizer uses switched capacitors to "look up" the voltages of the sine wave. This sampled signal is then further processed by switched capacitor and continuous filters to ensure the high spectral purity required by FCC regulations.

## Applications Information

## TRANSMIT LEVEL ADJUSTMENT

The transmitted power levels of Table II refer to the power delivered to a $600 \Omega$ load from the external $600 \Omega$ source impedance. The voltage on the load is half the TXA voltage. This should be kept in mind when designing interface circuits which do not match the load and source impedances. The transmit level is programmable by placing a resistor
from TLA to VCC. With a 5.5 k resistor the line driver transmits a maximum of -9 dBm . Since most lines from a phone installation to the exchange provide 3 dB of attenuation the maximum level reaching the exchange will be -12 dBm . This is the maximum level permitted by most telephone companies. Thus with this programming the MM74HC942 will interface to most telephones. This arrangement is called the "permissive arrangement". The disadvantage with the permissive arrangement is that when the loss from a phone to the exchange exceeds 3 dB , no compensation is made and SNR may be unnecessarily degraded.
SNR can be maximized by adjusting the transmit level until the level at the exchange reaches -12 dBm . This must be done with the cooperation of the telephone company. The programming resistor used is specific for a given installation and is often included in the telephone jack at the installation. The modem is thus programmable and can be used with any jack correctly wired. This arrangement is called the universal registered jack arrangement and is possible with the MM74HC942. The values of resistors required to program the MM74HC942 follow the most common code in use; the universal service order code. The required resistors are given in Table II.

TABLE II Universal Service Order Code Resistor Values

| Line <br> Loss <br> (dB) | Transmit <br> Level <br> (dBm) | Programming <br> Resistor (RTLA) <br> (Ohms) |
| :---: | :---: | :---: |
| 0 | -12 | $070 n$ |
| 1 | -11 | 19,800 |
| 2 | -10 | 9,200 |
| 3 | -9 | 5,490 |
| 4 | -8 | 3,610 |
| 5 | -7 | 2,520 |
| 6 | -6 | 1,780 |
| 7 | -5 | 1,240 |
| 8 | -4 | 866 |
| 9 | -3 | 562 |
| 10 | -2 | 336 |
| 11 | -1 | 150 |
| 12 | 0 | 0 |

## CARRIER DETECT THRESHOLD ADJUSTMENT

The carrier detect threshold is directly proportional to the voltage on CDA. This pin is connected internally to a high impedance source. This source has a nominal Thevenin equivalent voltage of 1.2 V and output impedance of $100 \mathrm{k} \Omega$.
By forcing the voltage on CDA the carrier detect threshold may be adjusted. To find the voltago required for a given threshold the following equation may be used;

$$
\begin{aligned}
& \mathrm{V}_{\mathrm{CDA}}=244 \times \mathrm{V}_{\mathrm{ON}} \\
& \mathrm{~V}_{\mathrm{CDA}}=345 \times \mathrm{V}_{\mathrm{OFF}}
\end{aligned}
$$

## CARRIER DETECT TIMING ADJUSTMENT

CDT: A capacitor on pin 4 sets the time interval that the carrier must be present before $\overline{\mathrm{CD}}$ goes low. It also sets the time interval that carrier must be removed before $\overline{C D}$ returns high. The relevant timing equations are:
$T \overline{C D L} \cong 6.4 \times{ }_{C D T}$ for $\overline{C D}$ going low
$\mathrm{T}_{\overline{\mathrm{CD}} \mathrm{H}} \cong 0.54 \times \mathrm{C}_{\mathrm{CDT}}$ for $\overline{\mathrm{CD}}$ going high
Where $\mathrm{T}_{\mathrm{CDL}}$ \& $\mathrm{T}_{\overline{C D} H}$ are in seconds, and $\mathrm{C}_{\mathrm{CDT}}$ is in $\mu \mathrm{F}$.

## Applications Information (Continued)

## DESIGN PRECAUTIONS

Power supplies ta digital systems may contain high amplitude spikes and other noise. To optimize performance of the MM74HC942 operating in close proximity to digital systems, supply and ground noise should be minimized. This involves attention to power supply design and circuit board layout.

Power supply decoupling close to the device is recommended. Ground loops should be avoided. For further discussion of these subjects see the Audio/Radio Handbook published by National Semiconductor Corporation.

Interface Circults for MM74HC942 300 Baud Modem

2 WIRE CONNECTION

$\mathrm{C}_{\text {CDT }}$ and $\mathrm{R}_{\text {TLA }}$ should be chosen to suit the application. See the Applications information for more details.
Complete Acoustically Coupled $\mathbf{3 0 0}$ Baud Modem


Note: The efficiency of the acoustic coupling will set the valves of R1 and R2.

## MM74HC943 300 Baud Modem

## General Description

The MM74HC943 is a full duplex low speed modem. It provides a 300 baud bidirectional serial interface for data communication over telephone lines and other narrow bandwidth channels. It is Bell 103 compatible.
The MM74HC943 utilizes microCMOS Technology, 2 layers of polysilicon and 1 layer metal P-well CMOS. Switched capacitor techniques are used to peform analog signal processing.

## MODULATOR SECTION

The modulator contains a frequency synthesizer and a sine wave synthesizer. It produces a phase coherent frequency shift keyed (FSK) output.

## LINE DRIVER AND HYBRID SECTION

The line driver and hybrid are designed to facilitate connection to a $600 \Omega$ phone line. They can perform two to four wire conversion and drive the line at -9 dBm .

## DEMODULATOR SECTION

The demodulator incorporates anti-aliasing filters, a receive filter, limiter, discriminator, and carrier detect circuit. The nine pole receive filter provides 60 dB of transmitted tone rejection. The discriminator is fully balanced for stable operation.

## Features

- 5V supply
- Drives $600 \Omega$ at -9 dBm
- All filters on chip
- Transmit level adjustment compatible with universal service order code
- TTL and CMOS compatible logic
- All inputs protected against static damage
- Low power consumption

■ Full duplex answer or originate operation

- Analog loopback for self test
- Power down mode


## Applications

- Built-in low speed modems
- Remote data collection
- Radio telemetry
- Credit verification
- Stand-alone modems
- Point-of-sale terminals
- Tone signaling systems
- Remote process control


## Connection Diagram

## Dual-In-Line Package



Order Number MM74HC943J or MM74HC943N See NS Package J20A or N20A

## Block Diagram



| Absolute Maximum Ratings (Notes 1 \& 2) |  |
| :---: | :---: |
| Supply Voltage (VCC) | -0.5 to +7.0 V |
| DC Input Voltage ( $\mathrm{V}_{\text {IN }}$ ) | -1.5 to $\mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V}$ |
| DC Output Voltage (VOUT) | -0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ |
| Clamp Diode Current (lı, $\mathrm{l}_{\mathrm{OK}}$ ) | $\pm 20 \mathrm{~mA}$ |
| DC Output Current, per pin (lout) | $\pm 25 \mathrm{~mA}$ |
| DC V ${ }_{\text {CC }}$ or GND Current, per pin (lcc) | $\pm 50 \mathrm{~mA}$ |
| Storage Temperature Range ( $\mathrm{T}_{\text {STG }}$ ) | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Power Dissipation (PD) (Note 3) | 500 mW |
| Lead Temperature ( $\mathrm{T}_{\mathrm{L}}$ ) (Soldering 10 se | conds) $260^{\circ} \mathrm{C}$ |

Absolute Maximum Ratings (Notes $1 \& 2$ )

## DC Electrical Characteristics

$V_{C C}=5 \mathrm{~V} \pm 10 \%$ (unless otherwise specified)

| Symbol | Parameter | Conditions | $\mathrm{T}_{\text {A }}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Guaranteed Limits |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  |  | 3.15 | 3.15 | V |
| $V_{\text {IL }}$ | Maximum Low Level Input Voltage |  |  | 1.1 | 1.1 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voitage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\|=20 \mu \mathrm{~A} \\ & \left\|I_{\text {OUT }}\right\|=4.0 \mathrm{~mA}, V_{C C}=4.5 \mathrm{~V} \end{aligned}$ | $\mathrm{V}_{\mathrm{CC}}$ | $\begin{gathered} V_{\mathrm{CC}}-0.1 \\ 3.84 \\ \hline \end{gathered}$ | $\begin{gathered} V_{C C}-0.1 \\ 3.7 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{v} \\ & \hline \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\|=20 \mu \mathrm{~A} \\ & \left\|I_{\text {OUT }}\right\|=4.0 \mathrm{~mA}, V_{C C}=4.5 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 0.1 \\ 0.33 \\ \hline \end{gathered}$ | $\begin{aligned} & 0.1 \\ & 0.4 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \hline \end{aligned}$ |
| $\mathrm{I}_{\mathrm{IN}}$ | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND |  | $\pm 0.1$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & V_{\mathrm{IH}}=\mathrm{V}_{\mathrm{CC}}, \mathrm{~V}_{\mathrm{IL}}=\mathrm{GND} \\ & \mathrm{ALB} \text { or } \mathrm{SQT}=\mathrm{GND} \\ & \text { Transmit Level }=-9 \mathrm{dBm} \end{aligned}$ | 8.0 |  |  | mA |
| Icc | Power Down Supply Current | $\begin{aligned} & \mathrm{ALB}=\mathrm{SQT}=\mathrm{V}_{\mathrm{CC}} \\ & \mathrm{~V}_{\mathrm{IH}}=\mathrm{V}_{\mathrm{CC}}, \mathrm{~V}_{\mathrm{IL}}=\mathrm{GND} \end{aligned}$ |  |  | 250 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
*The demodulator specifications apply to the MM74HC943 operating with a modulator having frequency accuracy, phase jitter and harmonic content equal to or better than the MM74HC943 modulator.

Operating Conditions

| Min | Max | Units |
| :---: | :---: | :---: |
| Supply Voltage( $\mathrm{V}_{\mathrm{CC}}$ ) 4.5 | 5.5 | V |
| $\begin{aligned} & \text { DC Input or Output Voltage } \quad 0 \\ & \left(V_{\text {IN }}, V_{\text {OUT }}\right) \end{aligned}$ | VCC | V |
| Operating Temperature Range ( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |
| MM74HC -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |
| $\left(t_{r}, t_{f}\right)$ | 500 | ns |
| Crystal frequency | 3.579 | MHz |

## AC Electrical Characteristics

Unless otherwise specified all specifications apply to the MM74HC943 over the range $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ using a $\mathrm{V}_{\mathrm{CC}}$ of +5 V $\pm 10 \%$, and a $3.579 \mathrm{MHz} \pm 0.1 \%$ crystal.*


AC Specification Circuit


PIn
No. Name Function
1 DSI $\begin{aligned} & \text { Driver Summing Input: This input may be } \\ & \text { used to transmit externally generated tones }\end{aligned}$ such as dual tone multifrequency (DTMF) dialing signals.
2 ALB Analog Loop Back: A logic high on this pin causes the modulater output to be connected to the demodulator input so that data is looped back through the entire chip. This is used as a chip self test. If ALB and SQT are simultaneously held high the chip powers down.
$3 \overline{C D} \quad$ Carrier Detect: This pin goes to a logic low when carrier is sensed by the carrier detect circuit.
4 CDT Carrier Detect Timing: A capacitor on this pin sets the time interval that the carrier must be present before the $\overline{\mathrm{CD}}$ goes low.
5 RXD Received Data: This is the data output pin.
$6 \mathrm{~V}_{C C}$ Positive Supply Pin: $A+5 \mathrm{~V}$ supply is recommended.
7 CDA Carrier Detect Adjust: This is used for adjustment of the carrier detect threshold. Carrier detect hysteresis is set at 3 dB .
8 XTALD Crystal Drive: XTALD and XTALS connect to a 3.5795 MHz crystal to generate a crystal locked clock for the chip. If an external circuit requires this clock XTALD should be sensed. If a suitable clock is already available in the system. XTALD can be driven.
9 XTALS Crystal Sense: Refer to pin 8 for details.
10
FTLC
Filter Test/Limiter Capacitor: This is connected to a high impedance output of the receiver filter. It may thus be used to evalu-
ate filter performance. This pin may also be driven to evaluate the demodulator. RXA1 and RXA2 must be grounded during this test.
For normal modem operation FTLC is AC grounded via a $0.1 \mu \mathrm{~F}$ bypass capacitor.

| 11 | TXD |
| :--- | :--- |
| 12 | GND |
| 13 | $O / \bar{A}$ |

Transmitted Data: This is the data input.
Ground: This defines the chip OV .
Originate/Answer mode select: When logic high this pin selects the originate mode of operation.
14 SQT Squelch Transmitter: This disables the modulator when held high. The EXI input remains active. If SQT and ALB are simultaneously held high the chip powers down.
15 RXA2 Receive Analog \#2: RXA2 and RXA1 are analog inputs. When connected as recommended they produce a $600 \Omega$ hybrid.
16 RXA1 Receive Analog \#1: See RXA2 for details.
17 TXA Transmit Analog: This is the output of the line driver.
18 EXI External Input: This is a high impedance input to the line driver. This input may be used to transmit externally generated tones. When not used for this purpose it should be grounded to GNDA.
19 GNDA Analog Ground: Analog signals within the chip are referred to this pin.
20 TLA Transmit Level Adjust: A resistor from this pin to $\mathrm{V}_{\mathrm{CC}}$ sets the transmit level.

## Functional Description

## INTRODUCTION

A modem is a device for transmitting and receiving serial data over a narrow bandwidth communication channel. The MM74HC943 uses frequency shift keying (FSK) of audio frequency tone. The tone may be transmitted over the switched telephone network and othèr voice grade channels. The MM74HC943 is also capable of demodulating FSK signals. By suitable tone allocation and considerable signal processing the MM74HC943 is capable of transmitting and receiving data simultaneously.
The tone allocation used by the MM74HC943 and other Bell 103 compatible modems is shown in Table I. The terms "originate" and "answer" which define the frequency allocation come from use with telephones. The modem on the end of the line which initiates the call is called the originate modem. The other modem is the answer modem.

TABLE I. Bell 103 Tone Allocation

| Data | Originate Modem |  | Answer Modem |  |
| :--- | :---: | :---: | :---: | :---: |
|  | Transmit | Receive | Transmit | Receive |
| Space | 1070 Hz | 2025 Hz | 2025 Hz | 1070 Hz |
| Mark | 1270 Hz | 2225 Hz | 2225 Hz | 1270 Hz |

## THE LINE INTERFACE

The line interface section performs two to four wire conversion and provides impedance matching between the modem and the phone line.

## THE LINE DRIVER

The line driver is a power amplifier for driving the line. If the modem is operating as an originate modem, the second harmonics of the transmitted tones fall close to the frequencies of the received tones and degrade the received signal to noise ratio (SNR). The line driver must thus produce low second harmonic distortion.

## THE HYBRID

The voltage on the telephone line is the sum of the transmitted and received signals. The hybrid subtracts the transmitted voltage from the voltage on the telephone line. If the telephone line was matched to the hybrid impedance, the output of the hybrid would be only the received signal. This rarely happens because telephone line characteristic impedances vary considerably. The hybrid output is thus a mixture of transmitted and received signals.

## Functional Description (Continued)

## THE DEMODULATOR SECTION

## The Receive Filter

The demodulator recovers the data from the received signals. The signal from the hybrid is a mixture of transmitted signal, received signals and noise. The first stage of the receive filter is an anti-alias filter which attenuates high frequency noise before sampling occurs. The signal then goes to the second stage of the receive filter where the transmitted tones and other noise are filtered from the received signal. This is a switch capacitor nine pole filter providing at least 60 dB of transmitted tone rejection. This also provides high attenuation at 60 Hz , a common noise component.

## The Discriminator

The first stage of the discriminator is a hard limiter. The hard limiter removes from the received signal any amplitude modulation which may bias the demodulator toward a mark or a space. It compares the output of the receive filter to the voltage on the $0.1 \mu \mathrm{~F}$ capacitor on the FTLC pin.
The hard limiter output connects to two parallel bandpass filters in the discriminator. One filter is tuned to the mark frequency and the other to the space frequency. The outputs of these filters are rectified, filtered and compared. If the output of the mark path exceeds the output of the space path the RXD output goes high. The opposite case sends RXD low.
The demodulator is implemented using precision switched capacitor techniques The highly critical comparators in the limiter and discriminator are auto-zeroed for low offset.

## Carrier Detector

The output of the discriminator is meaningful only if there is sufficient carrier being received. This is established in the carrier detection circuit which measures the signal on the line. If this exceeds a certain level for a preset period (adjustable by the CDT pin) the $\overline{\mathrm{CD}}$ output goes low indicating that carrier is present. Then the carrier detect threshold is lowered by 3 dB . This provides hysteresis ensuring the $\overline{\mathrm{CD}}$ output remains stable. If carrier is lost $\overline{C D}$ goes high after the preset delay and the threshold is increased by 3 dB .

## MODULATOR SECTION

The modulator consists of a frequency synthesizer and a sine wave synthesizer. The frequency synthesizer produces one of four tones depending on the O/ $\bar{A}$ and TXD pins. The frequencies are synthesized to high precision using a crystal oscillator and variable dual modulus counter.
The counters used respond quickly to data changes, introducing negligible bit jitter while maintaining phase coherence. The sine wave synthesizer uses switched capacitors to "look up" the voltages of the sine wave. This sampled signal is then further processed by switched capacitor and continuous filters to ensure the high spectral purity required by FCC regulations.

## Applications Information

## TRANSMIT LEVEL ADJUSTMENT

The transmitted power levels of Table II refer to the power delivered to a $600 \Omega$ load from the external $600 \Omega$ source impedance. The voltage on the load is half the TXA voltage. This should be kept in mind when designing interface circuits which do not match the load and source inpedances. The transmit level is programmable by placing a resistor
from TLA to $V_{C C}$. With a 5.5 k resistor the line driver transmits a maximum of -9 dBm . Since most lines from a phone installation to the exchange provide 3 dB of attenuation the maximum level reaching the exchange will be -12 dBm . This is the maximum level permitted by most telephone companies. Thus with this programming the MM74HC943 will interface to most telephones. This arrangement is called the "permissive arrangement". The disadvantage with the permissive arrangement is that when the loss from a phone to the exchange exceeds 3 dB , no compensation is made and SNR may be unnecessarily degraded.

TABLE II. Universal Service Order Code Resistor Values

| Line <br> Loss <br> (dB) | Transmit <br> Level <br> (dBm) | Programming <br> Resistor (RTLA) <br> $(\Omega)$ |
| :---: | :---: | :---: |
| 0 | -12 | Open |
| 1 | -11 | 19,800 |
| 2 | -10 | 9,200 |
| 3 | -9 | 5,490 |

## CARRIER DETECT THRESHOLD ADJUSTMENT

The carrier detect threshold is directly proportional to the voltage on CDA. This pin is connected internally to a high impedance source. This source has a nominal Thevenin equivalent voltage of 1.2 V and output impedance of $100 \mathrm{k} \Omega$. By forcing the voltage on CDA the carrier detect threshold may be adjusted. To find the voltage required for a given threshold the following equation may be used;

$$
\begin{aligned}
& V_{C D A}=244 \times V_{O N} \\
& V_{C D A}=345 \times V_{O F F}
\end{aligned}
$$

## CARRIER DETECT TIMING ADJUSTMENT

CDT: A capacitor on pin 4 sets the time interval that the carrier must be present before $\overline{\mathrm{CD}}$ goes low. It also sets the time interval that carrier must be removed before $\overline{\mathrm{CD}}$ returns high. The relevant timing equations are:
$T_{\overline{C D L}} \cong 6.4 \times \mathrm{C}_{\mathrm{CDT}}$ for $\overline{C D}$ going low
$\mathrm{T}_{\overline{\mathrm{CD}} \mathrm{H}} \cong 0.54 \times \mathrm{C}_{\mathrm{CDT}}$ for $\overline{\mathrm{CD}}$ going high
Where TEDL \& TCDH are in seconds, and CCDT is in $\mu \mathrm{F}$.

## DESIGN PRECAUTIONS

Power supplies to digital systems may contain high amplitude spikes and other noise. To optimize performance of the MM74HC943 operating in close proximity to digital systems, supply and ground noise should be minimized. This involves attention to power supply design and circuit board layout. Power supply decoupling close to the device is recommended. Ground loops should be avoided. For further discussion of these subjects see the Audio/Radio Handbook published by National Semiconductor Corporation.

## Applications Information (Continued)

Interface Circults for MM74HC943 300 Baud Modem


## Complete Acoustically Coupled 300 Baud Modem



Note: The efficiency of the acoustic coupling will set the values of R1 and R2.

Section 4
Filters


## Introduction

One of the most exciting new linear IC product families is the switched-capacitor filter building block circuits. These are examples of the use of switches to solve the filter prob-lem-a departure from the traditional continuous analog solution (the RC active filter) to a new sampled-data approach.

Various realization schemes have used the interconnection of three op amps to form a basic resonator for a filter as shown in Figure 4-1.

These are called biquad and state variable RC active filters. This relatively large number of op amps reduces the dependency of the filter characteristics on the performance tolerances of both the active and the passive components.

## PERFORMANCE OF THE TRADITIONAL RC INTEGRATOR

The performance of the traditional RC integrator-basic to this active filter (Figure 4-2a)-depends on both initial tolerances and the temperature drifts of the $R$ and $C$ values.

The idea of the switched-capacitor filter is to replace the $R$ with a small-valued capacitor that repeatedly picks up an input charge and then dumps this charge into the summing junction of the op amp, as shown in Figure 4-2b.
The significant result is that labor-intensive tuning, or adjustment, of the component values that was needed with the RC active filter is no longer needed to obtain a desired filter characteristic. Performance now depends only on a well-controlled on-chip capacitor ratio and the frequency of an external clock. The repeatability and predictability of this low-cost, switched-capacitor CMOS filter is a key advantage.


FIGURE 4-1. The Basic Three Op Amp Resonator Loop

a) The RC Integrator

b) The Switched-Capacitor Integrator

FIGURE 4-2. The Basic Idea of the Switched-Capacitor Filter

## A GENERAL PURPOSE SWITCHED.CAPACITOR BUILDING BLOCK

A block diagram of the MF10 switched-capacitor building block that uses these concepts is shown in Figure 4-3. Two independent, second-order filter sections are available in this dual IC product. This particular basic interconnection is very flexible and allows all of the standard filter types (high pass, low pass, bandpass, notch, and all pass) to be easily realized.

A newer product, the MF5, that consists of one-half of the MF10, is also available. A spare CMOS op amp is part of the MF5, and fits in a standard 8 -pin miniDIP package.

SPECIAL PRODUCTS FOR THE LOW PASS FUNCTION
In addition to the general purpose building block filters, active simulations of Butterworth low pass ladder filters (Figure 4-4a) are available, as well as 6th-order (Figure 4-4b) and 4th-order versions.


FIGURE 4-3. The Functional Diagram of the MF10 Switched-Capacitor Filter Building Block IC

a) The Basic Low Pass Ladder

b) Active Simulation

FIGURE 4-4. The Classic Low Pass Ladder Filter and the Electronic Simulation

## MF4 4th Order Switched Capacitor Butterworth Lowpass Filter

## General Description

The MF4 is a versatile, easy to use, precision 4th order Butterworth lowpass active filter. Switched capacitor techniques eliminate external component requirements and allow a clock tunable cutoff frequency. The ratio of the clock frequency to the lowpass cutoff frequency is internally set to 50 to 1 (MF4-50) or 100 to 1 (MF4-100). A Schmitt trigger clock input stage allows two clocking options, either selfclocking (via an external resistor and capacitor) for standalone applications, or for tighter cutoff frequency control, a TTL or CMOS logic compatible clock can be directly applied. The maximally flat passband frequency response together with a DC gain of $1 \mathrm{~V} / \mathrm{V}$ allows cascading MF4 sections for higher order filtering.

## Features

- Low Cost
- Easy to use
- No external components
- 8-pin mini-DIP
- Cutoff frequency accuracy of $\pm 0.3 \%$
- Cutoff frequency range of 0.1 Hz to 20 kHz
- 5V to 14 V operation

■ Cutoff frequency set by external or internal clock

Block and Connection Diagrams


Dual-In-Line Package


TL/H/5064-2
Order Number MF4CN
See NS Package N08E

| Supply Voltage | 14 V |
| :--- | ---: |
| Power Dissipation | 500 mW |
| Operating Temperature | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}($ MF4CN $)$ |

Storage Temperature
$150^{\circ} \mathrm{C}$ Lead Temperature (Soldering, 10 seconds) $300^{\circ} \mathrm{C}$

Electrical Characteristics (Note 7)

| Parameter | Conditions | Typ | Tested <br> Limits | Design Limits | Units (Limits). |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}^{+}=5 \mathrm{~V}, \mathrm{~V}^{-}=-5 \mathrm{~V}$ |  |  |  |  |  |
| Cutoff Frequency Range (fc) (Note 1) | MF4-50 <br> MF4-100 |  |  | $\begin{gathered} 0.1 \\ 20 \mathrm{k} \\ 0.1 \\ 10 \mathrm{k} \end{gathered}$ | Hz (min) <br> Hz (max) <br> Hz (min) <br> Hz (max) |
| Supply Current | $\mathrm{f}_{\mathrm{CLK}}=250 \mathrm{kHz}$ | 2.5 | 3.5 |  | mA (max) |
| Clock Feedthrough (Peak-to-Peak) | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ <br> Filter Output | 25 | - |  | mV |
| $\mathrm{fcLK}^{5} \mathbf{2 5 0 ~ k H z}$ (Note 3) |  |  |  |  |  |
| DC Gain ( $\mathrm{H}_{\mathrm{O}}$ ) | $\mathrm{R}_{\text {SOURCE }} \leq 2 \mathrm{k} \Omega$ | 0.0 | $\pm 0.15$ |  | dB (max) |
| Clock to Cutoff Frequency Ratio ( $\mathrm{fLLK} / \mathrm{fc}_{\mathrm{C}}$ ) | $\begin{aligned} & T_{A}=25^{\circ} \mathrm{C} \\ & \text { MF4-50 } \\ & \text { MF4-100 } \\ & \hline \end{aligned}$ | $49.98 \pm 0.3 \%$ | $49.98 \pm 0.8 \%$ | $49.98 \pm 0.6 \%$ | $\begin{aligned} & (\max ) \\ & (\max ) \end{aligned}$ |
| ${ }^{\mathrm{f}} \mathrm{CLK} / \mathrm{ff}_{\mathrm{C}}$ Temperature Coefficient | $\begin{aligned} & \text { MF4-50 } \\ & \text { MF4-100 } \end{aligned}$ | $\pm 15$ | . |  | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ <br> $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
| Stopband Attenuation | At 2 f C | -25.0 | -24.0 |  | $\mathrm{dB}(\mathrm{min})$ |
| DC Offset Voltage | $\begin{aligned} & \text { MF4-50 } \\ & \text { MF4-100 } \end{aligned}$ | $\begin{aligned} & -200 \\ & -400 \\ & \hline \end{aligned}$ |  |  | $\begin{aligned} & \mathrm{mV} \\ & \mathrm{mV} \end{aligned}$ |
| Output Swing | $\mathrm{R}_{\mathrm{L}}=5 \mathrm{k} \Omega$ | $\begin{array}{r} +4.0 \\ -4.5 \\ \hline \end{array}$ | $\begin{aligned} & +3.5 \\ & -4.0 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & V(\min ) \\ & V(\min ) \end{aligned}$ |
| Output Short Circuit Current (Note 6) | $T_{A}=25^{\circ} \mathrm{C}$ <br> Source <br> Sink | $\begin{aligned} & 50 \\ & 1.5 \end{aligned}$ |  |  | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ |
| Dynamic Range (Note 2) | $\begin{aligned} & \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \\ & \text { MF4-50 } \\ & \text { MF4-100 } \end{aligned}$ | $\begin{aligned} & 80 \\ & 78 \\ & \hline \end{aligned}$ | , |  | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \end{aligned}$ |
| Additional Magnitude Response Test Points (Note 4) $\text { MF4-50 }(\mathrm{f} \mathrm{C}=5 \mathrm{kHz})$ <br> Magnitude at | $\begin{aligned} & T_{A}=25^{\circ} \mathrm{C} \\ & \mathrm{f}_{\mathrm{CLK}}=250 \mathrm{kHz} \\ & \mathrm{f}=6000 \mathrm{~Hz} \\ & \mathrm{f}=4500 \mathrm{~Hz} \end{aligned}$ | $\begin{aligned} & -7.57 \\ & -1.44 \end{aligned}$ | $\begin{aligned} & -7.57 \pm 0.27 \\ & -1.44 \pm 0.12 \\ & \hline \end{aligned}$ |  | $d B(\max )$ $\mathrm{dB}(\max )$ |
| MF4-100 ${ }^{\prime} \mathrm{f}_{\mathrm{C}}=25 \mathrm{kHz}$ : <br> Magnitude at | $\begin{aligned} & f=3000 \mathrm{~Hz} \\ & \mathrm{f}=2250 \mathrm{~Hz} \end{aligned}$ |  | $\begin{aligned} & \pm 0.2 \\ & \pm 0.1 \end{aligned}$ |  | dB (max) dB (max) |

Electrical Characteristics (Note 7)

| Parameter | Conditions | Typ | Tested Limits | Design Limits | Units (Limits) |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}^{+}=2.5 \mathrm{~V}, \mathrm{~V}$ |  |  |  |  |  |
| Cutoff Frequency Range (fc) <br> (Note 1) | MF4-50 <br> MF4-100 |  |  | $\begin{gathered} 0.1 \\ 10 \mathrm{k} \\ 0.1 \\ 5 \mathrm{k} \end{gathered}$ | Hz (min) <br> Hz (max) <br> Hz (min) <br> Hz (max) |
| Supply Current | ${ }^{\text {f }}$ CLK $=250 \mathrm{kHz}$ | 1.5 | 2.25 |  | $m A(\max )$ |
| Clock Feedthrough (Peak-to-Peak) | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ <br> Filter Output | 15 |  |  | mV |
| $\mathbf{f l L K}^{5} \mathbf{2 5 0 ~ k H z ~ ( N o t e ~ 3 ) ~}$ |  |  |  |  |  |
| DC Gain ( $\mathrm{H}_{\mathrm{O}}$ ) | $\mathrm{R}_{\text {SOURCE }} \leq 2 \mathrm{k} \Omega$ | 0.0 | $\pm 0.15$ |  | dB (max) |
| Clock to Cutoff Frequency Ratio ( $\mathrm{f} \mathrm{CLK} / \mathrm{f}_{\mathrm{C}}$ ) | $\begin{aligned} & T_{A}=25^{\circ} \mathrm{C} \\ & \text { MF4-50 } \\ & \text { MF4-100 } \end{aligned}$ | $50.07 \pm 0.3 \%$ | $50.07 \pm 1.6 \%$ | $50.07 \pm 0.6 \%$ | $\begin{aligned} & (\max ) \\ & (\max ) \\ & \hline \end{aligned}$ |
| ${ }^{\mathrm{f}} \mathrm{CLK} / \mathrm{f}_{\mathrm{C}}$ Temperature Coefficient | $\begin{aligned} & \text { MF4-50 } \\ & \text { MF4-100 } \\ & \hline \end{aligned}$ | $\pm 25$ |  |  | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ <br> $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
| Stopband Attenuation | At 2 fC | -25.0 | $-24.0$ |  | $\mathrm{dB}(\mathrm{min})$ |
| DC Offset Voltage | $\begin{aligned} & \text { MF4-50 } \\ & \text { MF4-100 } \end{aligned}$ | $\begin{array}{r} -150 \\ -300 \\ \hline \end{array}$ |  |  | $\begin{aligned} & \mathrm{mV} \\ & \mathrm{mV} \end{aligned}$ |
| Output Swing | $\mathrm{R}_{\mathrm{L}}=5 \mathrm{k} \Omega$ | $\begin{gathered} 1.5 \\ -2.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.0 \\ -1.7 \\ \hline \end{gathered}$ |  | $\begin{aligned} & V(\min ) \\ & V(\min ) \end{aligned}$ |
| Output Short Circuit Current (Note 6) | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ <br> Source <br> Sink | $\begin{aligned} & 28 \\ & 0.5 \end{aligned}$ |  | . | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ |
| Dynamic Range (Note 2) | $\begin{aligned} & T_{A}=25^{\circ} \mathrm{C} \\ & \text { MF4-50 } \\ & \text { MF4-100 } \end{aligned}$ | $\begin{aligned} & 80 \\ & 78 \end{aligned}$ |  |  | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \end{aligned}$ |
| Additional Magnitude Response Test Points (Note 4) $\text { MF4-50 (f } \mathrm{C}=5 \mathrm{kHz})$ <br> Magnitude at | $\begin{aligned} & T_{A}=25^{\circ} \mathrm{C} \\ & \mathrm{f}_{\mathrm{CLK}}=250 \mathrm{kHz} \\ & \\ & \mathrm{f}=6000 \mathrm{~Hz} \\ & \mathrm{f}=4500 \mathrm{~Hz} \end{aligned}$ | $\begin{array}{r} -7.57 \\ -1.46 \\ \hline \end{array}$ | $\begin{aligned} & -7.57 \pm 0.54 \\ & -1.46 \pm 0.24 \\ & \hline \end{aligned}$ | . | $\begin{aligned} & \mathrm{dB}(\max ) \\ & \mathrm{dB}(\max ) \end{aligned}$ |
| MF4-100 ( $\mathrm{f} \mathrm{C}=2.5 \mathrm{kHz}$ ) <br> Magnitude at | $\begin{aligned} & f=3000 \mathrm{~Hz} \\ & \mathrm{f}=2250 \mathrm{~Hz} \end{aligned}$ |  | $\begin{aligned} & \pm 0.2 \\ & \pm 0.1 \end{aligned}$ |  | $\begin{aligned} & \mathrm{dB}(\max ) \\ & \mathrm{dB}(\max ) \end{aligned}$ |

Logic Input-Output Characteristics (Note 7 ) ( $\mathrm{V}^{-}=0 \mathrm{ov}$, Note 5)

| Parameter | Conditions | Typ | Tested <br> Limits | Design <br> Limits | Units (Limits) |
| :---: | :---: | :---: | :---: | :---: | :---: |
| SCHMITT TRIGGER | * |  |  |  |  |
| $V_{T+}$ Positive Going Threshold Voltage | $\begin{aligned} & V^{+}=10 \mathrm{~V} \\ & \mathrm{~V}+=5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 7.0 \\ & 3.5 \end{aligned}$ | $\begin{aligned} & 6.1 \\ & 8.9 \\ & 3.1 \\ & 4.4 \end{aligned}$ | - | $\begin{aligned} & V(\min ) \\ & V(\max ) \\ & V(\min ) \\ & V(\max ) \end{aligned}$ |
| $V_{T}$ - Negative Going Threshold Voltage | $\begin{aligned} & V^{+}=10 \mathrm{~V} \\ & \mathrm{~V}+=5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 3.0 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & 1.3 \\ & 3.8 \\ & 0.6 \\ & 1.9 \end{aligned}$ |  | $V$ (min) <br> $V$ (max) <br> $V$ (min) <br> $V$ (max) |
| Hysteresis ( $\mathrm{V}_{\mathrm{T}+}-\mathrm{V}_{\mathrm{T}-}$ ) | $\begin{aligned} & \mathrm{V}^{+}=10 \mathrm{~V} \\ & \mathrm{~V}^{+}=5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.0 \\ & 2.0 \end{aligned}$ | $\begin{aligned} & 2.3 \\ & 7.6 \\ & 1.2 \\ & 3.8 \\ & \hline \end{aligned}$ |  | $V$ (min) <br> $V$ (max) <br> $V(\min )$ <br> $V$ (max) |
| Logical "1" Output Voltage ( $10=-10 \mu \mathrm{~A}$ ) (Pin 2) | $\begin{aligned} & \mathrm{V}+=10 \mathrm{~V} \\ & \mathrm{~V}+=5 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 9.0 \\ & 4.5 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & V(\min ) \\ & V(\min ) \end{aligned}$ |
| Logical " 0 " Output Voltage ( $1 \mathrm{O}=10 \mu \mathrm{~A}$ ) (Pin 2) | $\begin{aligned} & V+=10 V \\ & V+=5 V \end{aligned}$ |  | $\begin{aligned} & 1.0 \\ & 0.5 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & V(\max ) \\ & V(\max ) \end{aligned}$ |
| Output Source Current | CLK R Shorted to Ground $\begin{aligned} & \mathrm{V}+=10 \mathrm{~V} \\ & \mathrm{~V}^{+}=5 \mathrm{~V} \end{aligned}$ | $\begin{array}{r} 6.0 \\ 1.5 \\ \hline \end{array}$ | $\begin{gathered} 3.0 \\ 0.75 \\ \hline \end{gathered}$ |  | $\begin{aligned} & \mathrm{mA}(\min ) \\ & \mathrm{mA}(\min ) \end{aligned}$ |
| Output Sink Current | CLK R Shorted to $V+$ $\begin{aligned} & \mathrm{V}+=10 \mathrm{~V} \\ & \mathrm{~V}-=5 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 5.0 \\ & 1.3 \end{aligned}$ | $\begin{gathered} 2.5 \\ 0.65 \\ \hline \end{gathered}$ |  | $\begin{aligned} & \mathrm{mA}(\mathrm{~min}) \\ & \mathrm{mA}(\min ) \end{aligned}$ |

## TTL CLOCK INPUT (CLK R PIN) (Note 8)

| $V_{\mathrm{IL}}$ (Logical " 0 " Input Voltage) |  |  | 0.8 |  | V (max) |
| :--- | :--- | :--- | :--- | :--- | :---: |
| $\mathrm{V}_{\mathrm{IH}}$ (Logical " 1 " Input Voltage) |  |  | 2.0 |  | V (min) |
| Leakage Current at CLK R Pin | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{L}$. Sh Pin Tied <br> to Mid-Supply |  | 2.0 |  | $\mu \mathrm{~A}$ (max) |

Note 1: The cutoff frequency of the filter is defined as the frequency where the magnitude response is 3.01 dB less than the DC gain of the filter.
Note 2: For $\pm 5 \mathrm{~V}$ supplies the dynamic range is referenced to 2.82 Vrms ( 4 V peak) where the wideband noise over a 20 kHz bandwidth is typically $\mu \mathrm{Vrms}$ for the MF4-50 and $\mu \mathrm{Vrms}$ for the MF4-100. For $\pm 2.5 \mathrm{~V}$ supplies the dynamic range is referenced to 1.06 Vrms ( 1.5 V peak) where the wideband noise over a 20 kHz bandwidth is typically $\mu \mathrm{Vrms}$ for both the MF4-50 and the MF4-100.
Note 3: The specifications for the MF4 have been given for a clock frequency (f CLK) of 250 kHz and less. Above this clock frequency the cutoff frequency begins to deviate from the specified error band of $\pm 0.6 \%$ but the filter still maintains its magnitude characteristics. See Application Hints.
Note 4: Besides checking the cutoff frequency ( f C ) and the stopband attenuation at 2 f , two additional frequencies are used to check the magnitude response of the filter. The magnitudes are referenced to a DC gain of 0.0 dB . For a further discussion see Applications Hints.
Note 5: For simplicity all the logic levels have been referenced to $\mathrm{V}^{-}=0 \mathrm{~V}$ (except for the TTL input logic levels). The logic levels will scale accordingly for $\pm 5 \mathrm{~V}$ and $\pm 2.5 \mathrm{~V}$ supplies.
Note 6: The short circuit source current is measured by forcing the output that is being tested to its maximum positive voltage swing and then shorting that output to the negative supply. The short circuit sink current is measured by forcing the output that is being tested to its maximum negative voltage swing and then shorting that output to the positive supply. These are the worst-case conditions.
Note 7: Unless otherwise stated, these specifications apply over the commercial temperature range of $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 70^{\circ} \mathrm{C}$.
Note 8: The MF4 is operating with symmetrical split supplies and L. Sh is tied to ground.

Missing Values and "Application Hints" section will be added on final data sheet.

## Pin Description

| FILTER OUT | This is the output of the lowpass filter. It will typically sink 0.90 mA and source 3 mA . Typically, the output will swing to within 1V of each supply rail. |
| :---: | :---: |
| FILTER $\mathbb{N}$ | This is the input to the lowpass filter. To minimize gain errors, the source impedance should be less than $2 \mathrm{k} \Omega$. For more details see Application Hints section. Note that for single supply operation the input signal must be biased to mid-supply or AC coupled. |
| AGND | This is the analog ground pin. This pin should be connected to the system ground for dual supply operation or biased to midsupply for single supply operation, see Figure 4. For a further discussion on midsupply biasing techniques see the Application Hints. For optimum filter performance a "clean" ground must be provided. |
| $\mathrm{V}^{+}, \mathrm{V}^{-}$ | These are the positive and negative supply pins. The MF4 will operate over a supply range of 5 V to 14 V . Decoupling the supply pins with $0.1 \mu \mathrm{~F}$ capacitors is highly recommended. |
| CLK IN | This is the input of a CMOS Schmitt trigger. If an external CMOS logic level clock is to be used, it is applied to this pin. |
| L. Sh | The level shift pin serves two purposes. One, the voltage at this pin sets the input |

switching threshold of an internal level shift stage. The level shift stage converts either TTL or CMOS logic levels to full $\mathrm{V}^{+}$to $\mathrm{V}^{-}$ clock levels that are required by the internal non-overlapping clock generator. The threshold is approximately 2 V above the voltage at the level shift pin.
Second, the voltage at this pin enables or disables an internal TRI-STATE buffer between the Schmitt trigger and the level shift stage. When tied to $\mathrm{V}^{-}$, this buffer is enabled and the Schmitt trigger drives the level shift stage. When tied to mid-supply (ground where the MF4 is operating from symmetrical split supplies) or above, the buffer is disabled and is placed in a high impedance state. This allows an external TTL (if L . Sh is connected to ground) or CMOS logic level to be applied to the level shift stage via the CLK R pin.
This pin serves as the input for a TTL logic level clock if the L . Sh pin is tied to ground and the MF4 is operating with dual supplies. In the self-clocking mode an external resistor is tied from this pin to the CLK IN pin and an external capacitor is tied from the CLK IN pin to ground. This creates a Schmitt trigger oscillator. When using the selfclocking mode the L. Sh pin must be tied to $\mathrm{V}^{-}$.

## DUAL SUPPLY OPERATION



FIGURE 1. MF4 Driven with CMOS Level Clock $\left(V_{\mathrm{IH}} \geq 0.8 \mathrm{~V}_{\mathrm{CC}}{ }^{*}\right.$ and $\left.\mathrm{V}_{\mathrm{IL}} \leq 0.2 \mathrm{~V}_{\mathrm{CC}}\right)$

[^22]

TL/H/5064-4
FIGURE 2. MF4 Driven with TTL Level Clock

DUAL SUPPLY OPERATION


FIGURE 3. MF4 Driven with Schmitt Trigger Oscillator

## SINGLE SUPPLY OPERATION

If an external clock is used, it has to be of CMOS level because the clock is input to a CMOS Schmitt trigger.
The AGND pin must be biased to mid-supply.
The input signal should be DC biased to mid-supply or $A C$ coupled to the input pin.


FIGURE 4a. MF4 Driven with an External Clock


An external $R$ and $C$ can be used to generate an on-board clock; if so, the L. Sh pin should remain at ground.
FIGURE 4b. MF4 Driven with the Schmitt Trigger Oscillator


FIGURE 5. Typical Circuit for Adjusting the DC Offset of the Filter (See Application Hints on mid-supply bias generation) Filter Out should be referenced to AGND.

## MF5 Universal Monolithic Switched Capacitor Filter

## General Description

The MF5 consists of an extremely easy to use, general purpose CMOS active filter building block and an uncommitted op amp. The filter building block, together with an external clock and a few resistors, can produce various second order functions. The filter building block has 3 output pins. One of the output pins can be configured to perform highpass, allpass or notch functions and the remaining 2 output pins perform bandpass and lowpass functions. The center frequency of the filter can be directly dependent on the clock frequency or it can depend on both clock frequency and external resistor ratios. The uncommitted op amp can be used for cascading purposes, or for obtaining additional allpass and notch functions or for various other applications. Higher order filter functions can be obtained by cascading several MF5s or by using the MF5 in conjuction with the MF10 (dual switched capacitor filter building block). The MF5 is functionally compatible with the MF10. Any of the classical filter configurations (such as Butterworth, Bessel, Cauer and Chebyshev) can be formed.

## Features

- Low cost
- 14-pin DIP
- Easy to use
- Clock to center frequency ratio accuracy $\pm 0.6 \%$

■ Filter cutoff frequency stability directly dependent on external clock quality

- Low sensitivity to external component variations
- Separate highpass (or notch or allpass), bandpass, lowpass outputs
- $f_{0} \times Q$ range up to 200 kHz
- Operation up to 30 kHz
- Uncommitted op amp available


## System Block Diagram



TL/H/5066-1
Connection Diagram
Dual-In-Line Package


Order Number MF5 See NS Packages J14A, N14A

## General Description

The MF6 is a versatile easy to use, precision 6th order Butterworth lowpass active filter. Switched capacitor techniques eliminate external component requirements and allow a clock tunable cutoff frequency. The ratio of the clock frequency to the lowpass cutoff frequency is internally set to 50 to 1 (MF6-50) or 100 to 1 (MF6-100). A Schmitt trigger clock input stage allows two clocking options, either selfclocking (via an external resistor and capacitor) for standalone applications, or for tighter cutoff frequency control, a TTL or CMOS logic compatible clock can be directly applied. The maximally flat passband frequency response together with a DC gain of $1 \mathrm{~V} / \mathrm{V}$ allows cascading MF6 sections for higher order filtering. In addition to the filter, two independent CMOS op amps are included on the die and are useful for any general signal conditioning applications.

## Features

- Low cost
- Easy to use
- No external components
- 14-pin DIP
- Cutoff frequency accuracy of $\pm 0.3 \%$
- Cutoff frequency range of 0.1 Hz to 20 kHz

■ Two uncommitted op amps available

- 5 V to 14 V operation
- Cutoff frequency set by external internal clock

Block and Connection Diagrams


Dual-In-Line Package


TL/H/5065-2
Order Number MF6 See NS Package N14A

## Absolute Maximum Ratings

| Supply Voltage | 14 V | Storage Temperature | $150^{\circ} \mathrm{C}$ |
| :--- | ---: | :--- | :--- |
| Power Dissipation | -500 mW | Lead Temperature (Soldering, 10 seconds) | $300^{\circ} \mathrm{C}$ |
| Operating Temperature | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}(\mathrm{MF6CN})$ |  |  |

Electrical Characteristics (Filter) (Note 7)

| Parameter | Conditions | Typ | Tested <br> Limits | Design <br> Limits | Units <br> (Limits) |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}+=5 \mathrm{~V}, \mathrm{~V}-=-5 \mathrm{~V}$ |  |  |  |  |  |
| Cutoff Frequency Range (fc) (Note 1) | MF6-50 MF6-100 |  |  | $\begin{gathered} 0.1 \\ 20 \mathrm{k} \\ 0.1 \\ 10 \mathrm{k} \end{gathered}$ | Hz (min) <br> Hz (max) <br> Hz (min) <br> Hz (max) |
| Supply Current | $\mathrm{f}_{\text {CLK }}=250 \mathrm{kHz}$ | 4.0 | 6.0 |  | mA (max) |
| Clock Feedthrough (Peak-to-Peak) | $T_{A}=25^{\circ} \mathrm{C}$ <br> Filter Output <br> Op Amp \# 1 Output <br> Op Amp \# 2 Output | $\begin{aligned} & 30 \\ & 25 \\ & 20 \end{aligned}$ |  | . | mV <br> mV <br> mV |
| fCLK $\leq 250 \mathrm{kHz}$ (Note 3) |  |  |  |  |  |
| DC Gain ( $\mathrm{H}_{\mathrm{O}}$ ) | RSOURCE $\leq 2 \mathrm{k} \Omega$ | 0.0 | $\pm 0.15$ |  | dB (max) |
| Clock to Cutoff Frequency Ratio. (fClK/fic) | $\begin{aligned} & \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \\ & \text { MF6-50 } \\ & \text { MF6-100 } \end{aligned}$ | $\begin{aligned} & 49.27 \pm 0.3 \% \\ & 98.97 \pm 0.3 \% \\ & \hline \end{aligned}$ | $\begin{aligned} & 49.27 \pm 0.6 \% \\ & 98.97 \pm 0.6 \% \end{aligned}$ |  | $\begin{aligned} & (\max ) \\ & (\max ) \\ & \hline \end{aligned}$ |
| ${ }^{\mathrm{f}} \mathrm{CLK} / \mathrm{f} \mathrm{C}$ Temperature Coefficient | $\begin{aligned} & \text { MF6-50 } \\ & \text { MF6-100 } \end{aligned}$ | $\begin{array}{r} 25 \\ 25 \\ \hline \end{array}$ |  |  | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ <br> $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
| Stopband Attenuation | At 2 fC | -37.5 | -36 |  | dB (min) |
| DC Offset Voltage | $\begin{aligned} & \text { MF6-50 } \\ & \text { MF6-100 } \end{aligned}$ | $\begin{aligned} & -200 \\ & -300 \\ & \hline \end{aligned}$ |  |  | $\begin{aligned} & \mathrm{mV} \\ & \mathrm{mV} \end{aligned}$ |
| Output Swing | $\dot{R}_{L}=5 \mathrm{k} \Omega$ | $\begin{aligned} & +4.0 \\ & -4.1 \end{aligned}$ | $\begin{array}{r} +3.5 \\ -3.8 \\ \hline \end{array}$ |  | $\begin{aligned} & V(\min ) \\ & V(\min ) \end{aligned}$ |
| Output Short Circuit Current (Note 6) | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ <br> Source <br> Sink | $\begin{aligned} & 50 \\ & 1.5 \end{aligned}$ |  |  | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ |
| Dynamic Range (Note 2) | $\begin{aligned} & T_{A}=25^{\circ} \mathrm{C} \\ & \text { MF6-50 } \\ & \text { MF6-100 } \end{aligned}$ | $\begin{aligned} & 83 \\ & 81 \end{aligned}$ |  |  | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \end{aligned}$ |
| Additional Magnitude Response Test Points (Note 4) $\text { MF6-50 (f } \mathrm{f}=5 \mathrm{kHz})$ <br> Magnitude at | $\begin{aligned} & \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \\ & \mathrm{f}_{\mathrm{CLK}}=250 \mathrm{kHz} \\ & \mathrm{f}=6000 \mathrm{~Hz} \\ & \mathrm{f}=4500 \mathrm{~Hz} \end{aligned}$ | $\begin{array}{r} -9.47 \\ -0.92 \\ \hline \end{array}$ | $\begin{aligned} & -9.47 \pm 0.3 \\ & -0.92 \pm 0.1 \end{aligned}$ | : | dB (max) <br> dB (max) |
| $\text { MF6-100 (fC }=2.5 \mathrm{kHz})$ <br> Magnitude at | $\begin{aligned} & f=3000 \mathrm{~Hz} \\ & \mathrm{f}=2250 \mathrm{~Hz} \end{aligned}$ | $\begin{aligned} & -9.48 \\ & -0.97 \end{aligned}$ | $\begin{aligned} & -9.48 \pm 0.3 \\ & -0.97 \pm 0.1 \end{aligned}$ |  | dB (max) <br> dB (max) |

Electrical Characteristics (Continued) (Filter) (Note 7)

| Parameter | Conditions | Typ | Tested <br> Limits | Design <br> Limits | Units <br> (Limits) |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}+=2.5 \mathrm{~V}, \mathrm{~V}-=-2.5 \mathrm{~V}$ |  |  |  |  |  |
| Cutoff Frequency Range ( fc ) (Note 1) | MF6-50 <br> MF6-100 |  |  | $\begin{gathered} 0.1 \\ 10 \mathrm{k} \\ 10.1 \\ 5 \mathrm{k} \end{gathered}$ | Hz (min) <br> Hz (max) <br> Hz (min) <br> Hz (max) |
| Supply Current | $\mathrm{f}_{\mathrm{CLK}}=250 \mathrm{kHz}$ | 2.5 | 4.0 |  | mA (max) |
| Clock Feedthrough (Peak-to-Peak) | $T_{A}=25^{\circ} \mathrm{C}$ <br> Filter Output <br> Op Amp \#1 Output <br> Op Amp \# 2 Output | $\begin{aligned} & 20 \\ & 10 \\ & 10 \end{aligned}$ |  |  | mV <br> mV <br> mV |
| $\mathrm{f}_{\text {CLK }} \leq 250 \mathrm{kHz}$ (Note 3) |  |  |  |  |  |
| DC Gain ( $\mathrm{H}_{\mathrm{O}}$ ) | RSOURCE $\leq 2 \mathrm{k} \Omega$ | 0.0 | $\pm 0.15$ |  | dB (max) |
| Clock to Cutoff Frequency Ratio ( $\mathrm{f}_{\mathrm{CLK}} / \mathrm{f}_{\mathrm{C}}$ ) | $\begin{aligned} & \mathrm{T}_{A}=25^{\circ} \mathrm{C} \\ & \text { MF6-50 } \\ & \text { MF6-100 } \end{aligned}$ | $\begin{aligned} & 49.45 \pm 0.3 \% \\ & 99.35 \pm 0.3 \% \end{aligned}$ | $\begin{aligned} & 49.45 \pm 0.6 \% \\ & 99.35 \pm 0.6 \% \end{aligned}$ |  | $\begin{aligned} & (\max ) \\ & (\max ) \end{aligned}$ |
| $\mathrm{f}_{\mathrm{CLK}} / \mathrm{fi}_{\mathrm{C}}$ Temperature Coefficient | $\begin{aligned} & \text { MF6-50 } \\ & \text { MF6-100 } \end{aligned}$ | $\begin{array}{r} -15 \\ 90 \\ \hline \end{array}$ |  |  | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ <br> $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
| Stopband Attenuation | At 2 fc | -37.5 | -36 |  | $\mathrm{dB}(\mathrm{min})$ |
| DC Offset Voltage | MF6-50 <br> MF6:100 | $\begin{array}{r} -150 \\ -300 \\ \hline \end{array}$ |  |  | $\begin{aligned} & \mathrm{mV} \\ & \mathrm{mV} \end{aligned}$ |
| Output Swing | $\mathrm{R}_{\mathrm{L}}=5 \mathrm{k} \Omega$ | $\begin{gathered} 1.5 \\ -2.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.0 \\ -1.7 \\ \hline \end{gathered}$ |  | $V(\min )$ <br> $V(\min )$ |
| Output Short Circuit Current (Note 6) | $T_{A}=25^{\circ} \mathrm{C}$ <br> Source Sink | $\begin{aligned} & 28 \\ & 0.5 \end{aligned}$ |  |  | $\begin{aligned} & m A \\ & m A \end{aligned}$ |
| Dynamic Range (Note 2) | $\begin{aligned} & \mathrm{T}_{A}=25^{\circ} \mathrm{C} \\ & \text { MF6-50 } \\ & \text { MF6-100 } \end{aligned}$ | $\begin{aligned} & 77 \\ & 77 \\ & \hline \end{aligned}$ |  |  | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \end{aligned}$ |
| Additional Magnitude Response Test Points (Note 4) $\text { MF6-50 (fic }=5 \mathrm{kHz})$ <br> Magnitude at | $\begin{aligned} & \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \\ & \mathrm{f}_{\mathrm{CLK}}=250 \mathrm{kHz} \\ & \mathrm{f}=6000 \mathrm{~Hz} \\ & \mathrm{f}=4500 \mathrm{~Hz} \end{aligned}$ | $\begin{aligned} & -9.54 \\ & -0.96 \end{aligned}$ | $\begin{aligned} & -9.54 \pm 0.3 \\ & -0.96 \pm 0.1 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & \mathrm{dB}(\max ) \\ & \mathrm{dB}(\max ) \end{aligned}$ |
| MF6-100 ( $\mathrm{f}_{\mathrm{C}}=2.5 \mathrm{kHz}$ ) Magnitude at | $\begin{aligned} & f=3000 \mathrm{~Hz} \\ & \mathrm{f}=2250 \mathrm{~Hz} \end{aligned}$ | $\begin{aligned} & -9.67 \\ & -1.01 \end{aligned}$ | $\begin{aligned} & -9.67 \pm 0.3 \\ & -1.01 \pm 0.1 \end{aligned}$ |  | $\begin{aligned} & d B(\max ) \\ & d B(\max ) \end{aligned}$ |

Electrical Characteristics (Both Op Amps) (Note 7)

| Parameter | Conditions | Typ | Tested Limits | Design Limits | Units (Limits) |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathbf{V}^{+}=\mathbf{5 V}, \mathbf{V}^{-}=-5 \mathbf{V}$ |  |  |  |  |  |
| DC Open Loop Gain | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | 72 |  | 67 | dB (min) |
| Gain Bandwidth Product | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | 2.5 | 1.5 |  | MHz (min) |
| Input Offset Voltage |  | 8.0 | 20 |  | mV (max) |
| Output Swing | $\mathrm{R}_{\mathrm{L}}=2.5 \mathrm{k} \Omega$. | $\begin{gathered} 4.0 \\ -4.5 \\ \hline \end{gathered}$ | $\begin{array}{r} 3.8 \\ -4.0 \\ \hline \end{array}$ |  | $\begin{aligned} & V(\min ) \\ & V(\min ) \end{aligned}$ |
| Output Short Circuit Current (Note 6) | $T_{A}=25^{\circ} \mathrm{C}$ <br> Source <br> Sink | $\begin{gathered} 54 \\ 3 \end{gathered}$ |  |  | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \\ & \hline \end{aligned}$ |
| Common-Mode Range (Op Amp \# 2 Only) |  | $\pm 3.9$ | $\pm 3.8$ |  | $V(\min )$ |
| CMRR (Op Amp \# 2 Only) |  | 60 |  |  | $\mathrm{dB}(\mathrm{min})$ |
| Input Bias Current | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | 10 |  |  | pA |
| Slew Rate | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | 7.0 |  |  | $\mathrm{V} / \mu \mathrm{s}$ |
| $\mathrm{V}^{+}=2.5 \mathrm{~V}, \mathrm{~V}^{-}=-2.5 \mathrm{~V}$ |  |  |  |  |  |
| DC Open Loop Gain | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | 67 |  | 62 | dB (min) |
| Gain Bandwidth Product | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | 2.0 | 1.2 |  | MHz (min) |
| Input Offset Voltage |  | 8.0 | 20 |  | mV (max) |
| Output Swing | $\mathrm{R}_{\mathrm{L}}=2.5 \mathrm{k} \Omega$ | $\begin{gathered} 1.5 \\ -2.2 \\ \hline \end{gathered}$ | $\begin{aligned} & -1.3 \\ & -1.7 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & V(\min ) \\ & V(\min ) \end{aligned}$ |
| Output Short Circuit Current (Note 6) | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ <br> Source <br> Sink | $\begin{aligned} & 29 \\ & 1.0 \\ & \hline \end{aligned}$ |  | - | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \\ & \hline \end{aligned}$ |
| Common-Mode Range (Op Amp \# 2 Only) |  | $\begin{gathered} 1.4 \\ -1.5 \\ \hline \end{gathered}$ | $\begin{gathered} 1.3 \\ -1.4 \\ \hline \end{gathered}$ | - | $\begin{aligned} & V(\min ) \\ & V(\min ) \end{aligned}$ |
| CMRR (Op Amp \# 2 Only) |  | 60 |  |  | dB (min) |
| Input Bias Current | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | 10 |  |  | pA |
| Slew Rate | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | 6 |  |  | $\mathrm{V} / \mu \mathrm{s}$ |

Logic Input-Output Characteristics (Note 7) (V-=0V, Note 5)

| Parameter | Conditions | Typical | Tested <br> Limits | Design <br> Limits | Units <br> (Limits) |
| :---: | :---: | :---: | :---: | :---: | :---: |

## SCHMITT TRIGGER

| $\mathrm{V}_{\mathrm{T}+}$ Positive Going Threshold Voltage | $\begin{aligned} & V+=10 \mathrm{~V} \\ & \mathrm{~V}+=5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 7.0 \\ & 3.5 \end{aligned}$ | $\begin{aligned} & 6.1 \\ & 8.9 \\ & 3.1 \\ & 4.4 \\ & \hline \end{aligned}$ | $\begin{aligned} & V(\min ) \\ & V(\max ) \\ & V(\min ) \\ & V(\max ) \end{aligned}$ |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{T}-}$ Negative Going Threshold Voltage | $\begin{aligned} & V^{+}=10 \mathrm{~V} \\ & V^{+}=5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 3.0 \\ & 1.5^{\circ} \end{aligned}$ | $\begin{aligned} & 1.3 \\ & 3.8 \\ & 0.6 \\ & 1.9 \end{aligned}$ | $\begin{aligned} & V(\min ) \\ & V(\max ) \\ & V(\min ) \\ & V(\max ) \\ & \hline \end{aligned}$ |
| Hysteresis ( $\mathrm{V}_{\mathrm{T}+}-\mathrm{V}_{\mathrm{T}_{-}}$) | $\begin{aligned} & \mathrm{V}^{+}=10 \mathrm{~V} \\ & \mathrm{~V}^{+}=5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.0 \\ & 2.0 \end{aligned}$ | $\begin{aligned} & 2.3 \\ & 7.6 \\ & 1.3 \\ & 3.8 \end{aligned}$ | $V(\min )$ <br> $V$ (max) <br> $V(\min )$ <br> $V$ (max) |
| Logical "1" Output Voltage ( $I_{0}=-10 \mu \mathrm{~A}$ ) (Pin 11) | $\begin{aligned} & \mathrm{V}+=10 \mathrm{~V} \\ & \mathrm{~V}+=5 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 9.0 \\ & 4.5 \end{aligned}$ | $V$ (min) <br> $V$ (min) |
| Logical "0" Output Voltage ( $10=10 \mu \mathrm{~A}$ ) (Pin 11) | $\begin{aligned} & \mathrm{V}^{+}=10 \mathrm{~V} \\ & \mathrm{~V}^{+}=5 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 1.0 \\ & 0.5 \\ & \hline \end{aligned}$ | $\begin{aligned} & V(\max ) \\ & V(\max ) \end{aligned}$ |
| Output Source Current (Pin 11) | CLK R Shorted to Ground $\begin{aligned} & \mathrm{V}^{+}=10 \mathrm{~V} \\ & \mathrm{~V}^{+}=5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 6.0 \\ & 1.5 \end{aligned}$ | $\begin{gathered} 3.0 \\ 0.75 \end{gathered}$ | $m A(m i n)$ mA (min) |
| Output Sink Current (Pin 11) | CLK R Shorted to $\mathrm{V}+$ $\begin{aligned} & \mathrm{V}^{+}=10 \mathrm{~V} \\ & \mathrm{~V}^{-}=5 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 5.0 \\ & 1.3 \end{aligned}$ | $\begin{gathered} 2.5 \\ 0.65 \end{gathered}$ | $\mathrm{mA}(\mathrm{min})$ $m A(\min )$ |

## TTL CLOCK INPUT (CLK R PIN) (NOTE 8)

| $V_{\text {IL }}$ (Logical " 0 "' Input Voltage) |  |  | 0.8 |  | $V(\max )$ |
| :--- | :--- | :--- | :--- | :--- | :---: |
| $V_{\text {IH }}$ (Logical "1" Input Voltage) |  |  | 2.0 |  | $V(\min )$ |
| Leakage Current at CLK R Pin | $T_{A}=25^{\circ} \mathrm{C}, \mathrm{L}$. Sh Pin Tied <br> to Mid-Supply |  | 2.0 |  | $\mu \mathrm{~A}(\mathrm{max})$ |

Note 1: The cutoff frequency of the filter is defined as the frequency where the magnitude response is 3.01 dB less than the DC gain of the filter.
Note 2: For $\pm 5 \mathrm{~V}$ supplies the dynamic range is referenced to 2.82 Vrms ( 4 V peak) where the wideband noise over a 20 kHz bandwidth is typically $200 \mu \mathrm{Vrms}$ for the MF6-50 and $250 \mu \mathrm{Vrms}$ for the MF6-100. For $\pm 2.5 \mathrm{~V}$ supplies the dynamic range is referenced to 1.06 Vrms ( 1.5 V peak) where the wideband noise over a 20 kHz bandwith is typically $140 \mu \mathrm{Vrms}$ for both the MF6-50 and the MF6-100.
Note 3: The specifications for the MF6 have been given for a clock frequency (flck) of 250 kHz and less. Above this clock frequency the cutoff frequency begins to deviate from the specified error band of $\pm 0.6 \%$ but the filter still maintains its magnitude characteristics. See Application Hints.
Note 4: Besides checking the cutoff frequency ( f ) and the stopband attenuation at $2{ }^{\mathrm{f}} \mathrm{C}$, two additional frequencies are used to check the magnitude response of the filter. The magnitudes are referenced to a DC gain of 0.0 dB . For a further discussion see Application Hints.
Note 5: For simplicity all the logic levels have been referenced to $V=0 \mathrm{~V}$ (except for the TTL input logic levels). The logic levels will scale accordingly for $\pm 5 \mathrm{~V}$ and $\pm 2.5 \mathrm{~V}$ supplies.
Note 6: The short circuit source current is measured by forcing the output that is being tested to its maximum positive voltage swing and then shorting that output to the negative supply. The short circuit sink current is measured by forcing the output that is being tested to its maximum negative voltage swing and then shorting that output to the positive supply. These are the worst-case conditions.
Note 7: Unless otherwise stated, these specifications apply over the commercial temperature range of $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 70^{\circ} \mathrm{C}$.
Note 8: The MF6 is operating with symmetrical split supplies and L. Sh is tied to ground.
"Application Hints", section will be added on final data sheet.

| FILTER OUT | This is the output of the lowpass filter. It will typically sink 0.90 mA and source 3 mA . Typically, the output will swing to within 1V of each supply rail. | $\mathrm{V}^{+}, \mathrm{V}^{-}$ |
| :---: | :---: | :---: |
| Vos ADJ | If needed, this pin is used to adjust the DC offset of the lowpass filter. A typical circuit is shown in Figure 5, where a $50 \mathrm{k} \Omega$ pot is connected between $\mathrm{V}^{+}$and $\mathrm{V}^{-}$and the | CLK IN |
|  | wiper is connected to the $V_{\text {OS }}$ ADJ pin. If the $V_{O S}$ ADJ pin is not used it must be tied to AGND. The DC gain from the VOS ADJ pin to the output of the filter is 2.5 to 3.0 . | L. Sh |
| FILTER IN | This is the input to the lowpass filter. To minimize gain errors, the source impedance should be less than $2 \mathrm{k} \Omega$. For more details see Application Hints section. Note that for single supply operation the input signal must be biased to mid-supply or AC coupled. |  |
| $V_{02}, \text { INV2, }$ <br> N. INV2 | - $V_{02}$ is the output of op amp \#2. INV2 and N. INV2 are the inverting and non-inverting inputs of op amp \#2, respectively. These are very high impedance inputs. |  |
| $\mathrm{V}_{01}$, INV1 | $V_{01}$ is the output and INV1 is the inverting input of op amp \#1. INV1 is also a high impedance input. The non-inverting input is connected to AGND (analog ground) internally Both op amp \#1 and op amp \#2 will typically sink 1.8 mA and source 3 mA and will swing to within 1 V of each supply rail. |  |
| AGND | This is the analog ground pin. This pin should be connected to the system ground for dual supply operation or biased to midsupply for single supply operation, see Figure 4. For a further discussion on midsupply biasing techniques see the Application Hints. For optimum filter performance a "clean" ground must be provided. | CLK R |

These are the positive and negative supply pins. The MF6 will operate over a supply range of 5 V to 14 V . Decoupling the supply pins with $0.1 \mu \mathrm{~F}$ capacitors is highly recommended.
This is the input of a CMOS Schmitt trigger. If an external CMOS logic level clock is to be used, it is applied to this pin.
The level shift pin serves two purposes. One, the voltage at this pin sets the input switching threshold of an internal level shift stage. The level shift stage converts either TTL or CMOS logic levels to full $\mathrm{V}^{+}$to $\mathrm{V}^{-}$ clock levels that are required by the internal non-overlapping clock generator. The threshold is approximately 2 V above the voltage at the level shift pin.
Second, the voltage at this pin enables or disables an internal TRI-STATE buffer between the Schmitt trigger and the level shift stage. When tied to V -, this buffer is enabled and the Schmitt trigger drives the level shift stage. When tied to mid-supply (ground where the MF6 is operating from symmetrical split supplies) or above, the buffer is disabled and is placed in a high impedance state. This allows an external TTL (if L . Sh is connected to ground) or CMOS logic level to be applied to the level shift stage via the CLK R pin. This pin serves as the input for a TTL logic level clock if the L. Sh pin is tied to ground and the MF6 is operating with dual supplies. In the self-clocking mode an external resistor is tied from this pin to the CLK IN pin and an external capacitor is tied from the CLK IN pin to ground. This creates a Schmitt trigger oscillator. When using the selfclocking mode the L . Sh pin must be tied to $V_{-}$.

## Dual Supply Operation



FIGURE 1. MF6 Driven with CMOS Logic Level Clock $\left(V_{I H} \geq 0.8 \mathrm{~V}_{\mathrm{Cc}}{ }^{*}\right.$ and $\left.\mathrm{V}_{\mathrm{IL}} \leq 0.2 \mathrm{~V}_{\mathrm{CC}}\right)$
${ }^{*} V_{C C}=V^{+}-V^{-}$


FIGURE 2. MF6 Driven with TTL Logic Level Clock


FIGURE 3. MF6 Driven with Schmitt Trigger Oscillator SINGLE SUPPLY OPERATION

The AGND pin must be biased to mid-supply.
The input signal should be DC biased to mid-supply or AC coupled to the input pin


If an external clock is used, it has to be of CMOS logic
levels because the clock is input to a CMOS Schmitt trigger.
FIGURE 4a. MF6 Driven with an External Clock


FIGURE 4b. MF6 Driven with the Schmitt Trigger Oscillator


## MF10 Universal Monolithic Dual Switched Capacitor Filter

## General Description

The MF10 consists of 2 independent and extremely easy to use, general purpose CMOS active filter building blocks. Each block, together with an external clock and 3 to 4 resistors, can produce various 2nd order functions. Each building block has 3 output pins. One of the outputs can be configured to perform either an allpass, highpass or a notch function; the remaining 2 output pins perform lowpass and bandpass functions. The center frequency of the lowpass and bandpass 2 nd order functions can be either directly dependent on the clock frequency, or they can depend on both clock frequency and external resistor ratios. The center frequency of the notch and allpass functions is directly dependent on the clock frequency, while the highpass center frequency depends on both resistor ratio and clock. Up to 4th order functions can be performed by cascading the two 2nd order building blocks of the MF10; higher than 4th order functions can be obtained by cascading MF10 packages. Any of the classical filter configurations (such as Butterworth, Bessel, Cauer and Chebyshev) can be formed.

Features

- Low cost
- 20-pin $0.3^{\prime \prime}$ wide package
- Easy to use
- Clock to center frequency ratio accuracy $\pm 0.6 \%$
- Filter cutoff frequency stability directly dependent on external clock quality
- Low sensitivity to external component variation
- Separate highpass (or notch or allpass), bandpass, lowpass outputs
- $f_{0} \times Q$ range up to 200 kHz

■ Operation up to 30 kHz

## System Block Diagram



TL/H/5645-1

Absolute Maximum Ratings
$\begin{array}{lr}\text { Supply Voltage } & 14 \mathrm{~V} \\ \text { Power Dissipation } & 500 \mathrm{~mW} \\ \text { Operating Temperature } & 0^{\circ} \mathrm{C} \text { to } 70^{\circ} \mathrm{C}\end{array}$

Storage Temperature
$150^{\circ} \mathrm{C}$
Lead Temperature (Soldering, 10 seconds)
$300^{\circ} \mathrm{C}$

Electrical Characteristics (Complete Filter) $\mathrm{V}_{\mathrm{S}}= \pm 5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Frequency Range | $\mathrm{f}_{0} \times \mathrm{Q}^{*}<200 \mathrm{kHz}$ | 20 | 30 |  | kHz |
| Clock to Center Frequency Ratio, $\mathrm{f}_{\mathrm{CLK}} / \mathrm{f}_{\mathrm{O}}$ <br> MF10BN <br> MF10CN <br> MF10BN <br> MF10CN | Pin 12 High, $Q=10$ $\mathrm{f}_{\mathrm{o}} \times \mathrm{Q}<50 \mathrm{kHz}$, Mode 1 Pin 12 at Mid Supplies $Q=10, t_{0} \times Q<50 \mathrm{kHz}$, Mode 1 |  | $\begin{aligned} & 49.94 \pm 0.2 \% \\ & 49.94 \pm 0.2 \% \\ & 99.35 \pm 0.2 \% \\ & 99.35 \pm 0.2 \% \end{aligned}$ | $\begin{aligned} & \pm 0.6 \% \\ & \pm 1.5 \% \\ & \pm 0.6 \% \\ & \pm 1.5 \% \end{aligned}$ |  |
| Q Accuracy (Q Deviation from an Ideal Continuous Filter) <br> MF10BN <br> MF10CN <br> MF10BN <br> MF10CN | Pin 12 High, Mode 1 $\mathrm{f}_{\mathrm{o}} \times \mathrm{Q}<100 \mathrm{kHz}, \mathrm{f}_{\mathrm{o}}<5 \mathrm{kHz}$ <br> Pin 12 at Mid Supplies <br> $\mathrm{f}_{\mathrm{o}} \times \mathrm{Q}<100 \mathrm{kHz}$ <br> $\mathrm{f}_{\mathrm{o}}<5 \mathrm{kHz}$, Mode 1 |  | $\begin{aligned} & \pm 2 \% \\ & \pm 2 \% \\ & \pm 2 \% \\ & \pm 2 \% \end{aligned}$ | $\begin{aligned} & \pm 4 \% \\ & \pm 6 \% \\ & \pm 3 \% \\ & \pm 6 \% \end{aligned}$ |  |
| $\mathrm{f}_{0}$ Temperature Coefficient | Pin 12 High ( $\sim 50: 1$ ) <br> Pin 12 Mid Supplies ( $\sim 100: 1$ ) <br> $\mathrm{f}_{\mathrm{o}} \times \mathrm{Q}<100 \mathrm{kHz}$, Mode 1 <br> External Clock Temperature Independent |  | $\begin{gathered} \pm 10 \\ \pm 100 \end{gathered}$ |  | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ <br> $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
| Q Temperature Coefficient | $\mathrm{f}_{\mathrm{o}} \times \mathrm{Q}<100 \mathrm{kHz}$, Q Setting Resistors Temperature Independent |  | $\pm 500$ |  | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
| DC Low Pass Gain Accuracy | Mode 1, R1 = R2 = 10k |  |  | $\pm 2$ | \% |
| Crosstalk |  |  | 50 |  | dB |
| Clock Feedthrough |  |  | 10 |  | mV |
| Maximum Clock Frequency |  | 1 | 1.5 |  | MHz |
| Power Supply Current |  |  | 8 | 10 | mA |

Electrical Characteristics (Internal Op Amps) $25^{\circ} \mathrm{C}$

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply Voltage |  | $\pm 4$ | $\pm 5$ |  | V |
| Voltage Swing (Pins 1, 2, 19, 20) | $\mathrm{V}_{\mathrm{S}}= \pm 5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=5 \mathrm{k}$ |  |  |  | V |
| MF10BN |  | $\pm 3.8$ | $\pm 4$ |  | V |
| MF10CN |  | $\pm 3.2$ | $\pm 3.7$ |  |  |
| Voltage Swing (Pins 3 and 18) | $\mathrm{V}_{\mathrm{S}}= \pm 5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=3.5 \mathrm{k}$ |  |  | V |  |
| MF10BN |  | $\pm 3.8$ | $\pm 4$ |  | V |
| MF10CN |  | $\pm 3.2$ | $\pm 3.7$ |  |  |
| Output short Circuit Current | $\mathrm{V}_{\mathrm{S}}= \pm 5 \mathrm{~V}$ |  |  |  | mA |
| Source <br> Sink |  |  | 1.5 |  | MHz |
| Op Amp Gain BW Product |  |  | 2.5 |  | $\mathrm{~V} / \mathrm{S}$ |
| Op Amp Slew Rate |  |  |  |  |  |

## Definition of Terms

${ }^{\mathbf{f}} \mathbf{C L K}$ : the switched capacitor filter external clock frequency. $f_{0}$ : center of frequency of the second order function complex pole pair. $\mathfrak{f}_{0}$ is measured at the bandpass output of each $1 / 2$ MF10, and it is the frequency of the bandpass peak occurrence (Figure 1).
Q: quality factor of the 2nd order function complex pole pair. Q is also measured at the bandpass output of each $1 / 2$ MF10 and it is the ratio of $f_{0}$ over the -3 dB bandwidth of the 2 nd order bandpass filter, Figure 1. The value of $Q$ is not measured at the lowpass or highpass outputs of the filter, but its value relates to the possible amplitude peaking at the above outputs.
$H_{\text {OBp: }}$ the gain in (V/V) of the bandpass output at $f=f_{0}$.
$H_{\text {OLp: }}$ the gain in (V/V) of the lowpass output of each $1 / 2$ MF10 at $\mathrm{f} \rightarrow 0 \mathrm{~Hz}$, Figure 2 .


Horp: the gain in $^{(V / V) \text { of the highpass output of each } 1 / 2 ~}$ MF10 as $\mathrm{f} \rightarrow \mathrm{f}_{\mathrm{CLK}} / 2$, Figure 3 .
$Q_{\mathbf{Z}}$ : the quality factor of the 2nd order function complex zero pair, if any. ( $Q_{z}$ is a parameter used when an allpass output is sought and unlike Q it cannot be directly measured).
$\mathbf{f}_{\mathbf{z}}$ : the center frequency of the 2 nd order function complex zero pair, if any. If $f_{z}$ is different from $f_{0}$, and if the $Q_{z}$ is quite high it can be observed as a notch frequency at the allpass output.
$f_{\text {notch: }}$ the notch frequency observed at the notch output(s) of the MF-10.
$\mathrm{H}_{\mathrm{ON}_{1}}$ : the notch output gain as $\mathrm{f} \rightarrow 0 \mathrm{~Hz}$.
$\mathrm{H}_{\mathrm{ON}_{2}}$ : the notch output gain as $\dagger \rightarrow \mathrm{f}_{\mathrm{CLK}} / 2$.

$$
\begin{aligned}
& Q=\frac{f_{O}}{f_{H}-f_{L}} ; f_{0}=\sqrt{f_{L} f_{H}} \\
& f_{L}=f_{0}\left(\frac{-1}{2 Q}+\sqrt{\left.\left(\frac{1}{2 Q}\right)^{2}+1\right)}\right. \\
& f_{H}=f_{0}\left(\frac{1}{2 Q}+\sqrt{\left.\left(\frac{1}{2 Q}\right)^{2}+1\right)}\right.
\end{aligned}
$$

FIGURE 1

$$
\begin{aligned}
& f_{C}=f_{O} \times \sqrt{\left(1-\frac{1}{2 Q^{2}}\right)+\sqrt{\left(1-\frac{1}{2 Q^{2}}\right)^{2}+1}} \\
& f_{P}=f_{O} \sqrt{1-\frac{1}{2 Q^{2}}} \\
& H_{O P}=H_{O L P} \times \frac{1}{\frac{1}{Q} \sqrt{1-\frac{1}{4 Q^{2}}}}
\end{aligned}
$$

FIGURE 2


TL/H/5645-2

$$
\begin{aligned}
& f_{C}=f_{O} \times\left[\sqrt{\left(1-\frac{1}{2 Q^{2}}\right)+\sqrt{\left(1-\frac{1}{2 Q^{2}}\right)^{2}+1}}\right]^{-1} \\
& f_{P}=f_{O} \times\left[\sqrt{1-\frac{1}{2 Q^{2}}}\right]^{-1} \\
& H_{O P}=H_{O H P} \times \frac{1}{\frac{1}{Q} \sqrt{1-\frac{1}{4 Q^{2}}}}
\end{aligned}
$$

FIGURE 3

## Connection Diagram

Dual-In-Line Package


TL/H/5645-3
Order Number MF10BN or MF10CN
See NS Package N20A

## Pin Description

$\vee \bar{A}, V_{\bar{D}}$

LSh

CLK ( A or B )

50/400/CL

Analog and digital negative supply respectively. The same comments as for $V_{A}^{+}$and $V_{D}^{+}$apply here.
Level shift pin; it accommodates various clock levels with dual or single supply operation. With dual $\pm 5 \mathrm{~V}$ supplies, the MF10 can be driven with CMOS clock levels ( $\pm 5 \mathrm{~V}$ ) and the L Sh pin should be tied either to the system ground or to the negative supply pin. If the same supplies as above are used but $\mathrm{T}^{2} \mathrm{~L}$ clock levels, derived from 0 V to 5 V supply, are only available, the LSh pin should be tied to the system ground. For single supply operation ( 0 V and 10 V ) the $V_{D}^{-}, V_{A}^{-}$pins should be connected to the system ground, the AGND pin should be biased at 5 V and the LSh pin should also be tied to the system ground. This will accommodate both CMOS and T²L clock levels.
Clock inputs for each switched capacitor filter building block. They should both be of the same level (T² ${ }^{2}$ or CMOS). The level shift ( L Sh) pin description discusses how to accommodate their levels. The duty cycle of the clock should preferably be close to $50 \%$ especially when clock frequencies above 200 kHz are used. This allows the maximum time for the op amps to settle which yields optimum filter operation.
By tying the pin high a $50: 1$ clock to filter center frequency operation is obtained. Tying the pin at mid supplies (i.e., analog ground with dual supplies) allows the filter to operate at a 100:1 clock to center frequency ratio. When the pin is tied low, a simple current limiting circuitry is triggered to limit the overall supply current down to about 2.5 mA . The filtering action is then aborted.
Analog ground pin; it should be connected to the system ground for dual supply operation or biased at mid supply for single supply operation. The positive inputs of the filter op amps are connected to the AGND pin so "clean" ground is mandatory. The AGND pin is protected against static discharge.

## Modes of Operation

The MF10 is a switched capacitor (sampled data) filter. To fully describe its transfer functions, a time domain approach will be appropriate. Since this may appear cumbersome and, since the MF10 closely approximates continuous filters, the following discussion is based on the well known frequency domain. The following illustrations refer to $1 / 2$ of the MF10; the other $1 / 2$ is identical. Each MF10 can produce a full 2nd order function, so up to 4th order functions can be performed by using cascading techniques.
MODE 1: Notch 1, Bandpass, Lowpass Outputs: $f_{\text {notch }}$ $=f_{0}$ (See Figure 4)
fo = center frequency of the complex pole pair

$$
=\frac{{ }^{\text {fCLK }}}{100} \text { or } \frac{\text { fCLK }}{50}
$$

$f_{\text {notch }}=$ center frequency of the imaginary zero pair $=f_{0}$.
$H_{\text {OLP }}=$ Lowpass gain (as $\left.f \rightarrow 0\right)=-\frac{R 2}{R 1}$
$H_{O B P}=$ Bandpass gain (at $\left.f=f_{0}\right)=-\frac{R 3}{R 1}$
$H_{O N}=$ Notch output gain as $\left\{\begin{array}{l}f \rightarrow 0-\frac{R 2}{R 1} \\ f \rightarrow f \mathrm{f}_{\mathrm{CK}} / 2\end{array}\right.$

$$
Q \quad=\frac{f_{0}}{B W}=\frac{R 3}{R 2}
$$

$$
=\text { quality factor of the complex pole pair. }
$$

BW $=$ the -3 dB bandwidth of the bandpass output.
Circuit dynamics:

$$
H_{\mathrm{OLP}}=\frac{H_{\mathrm{OBP}}}{Q} \text { or } H_{\mathrm{OBP}}=H_{\mathrm{OLP}} \times \mathrm{Q}=\mathrm{H}_{\mathrm{ON}} \times \mathrm{Q} .
$$

HOLP (peak) $\cong \mathbf{Q} \times H_{\text {OLP }}$ (for high Q's)
The above expressions are important. They determine the swing at each output as a function of the desired $Q$ of the 2nd order function.
MODE 1a: Non-Inverting BP, LP (See Figure 5)
$f_{0}=\frac{{ }^{f} C L K}{100}$ or $\frac{f C L K}{50}$
Q $=\frac{R 3}{R 2}$
$H_{\text {OLP }}=-1 ; H_{\text {OLP (peak) }} \cong Q \times H_{\text {OLP }}$ (for high Q's)
$\mathrm{H}_{\mathrm{OBP}_{1}}=-\frac{\mathrm{R} 3}{\mathrm{R} 2}$
$\mathrm{H}_{\mathrm{OBP}_{2}}=1$ (non-inverting)
Circuit dynamics: $\mathrm{H}_{\mathrm{OBP}}^{1} 10, ~ Q ~$


FIGURE 4. MODE 1


FIGURE 5. MODE 1a

Modes of Operation (Continued)
MODE 2: Notch 2, Bandpass, Lowpass: $f_{\text {notch }}<f_{0}$ (See Flgure 6)
$\mathrm{f}_{0} \quad=$ center frequency

$$
=\frac{f C L K}{100} \sqrt{\frac{R 2}{R 4}+1} \text { or } \frac{f C L K}{50} \sqrt{\frac{R 2}{R 4}+1}
$$

$f_{\text {notch }}=\frac{f_{\text {CLK }}}{100}$ or $\frac{f_{\text {CLK }}}{50}$
Q = quality factor of the complex pole pair

$$
=\sqrt{\frac{R 2 / R 4+1}{R 2 / R 3}}
$$

HOLP = Lowpass output gain (as $\mathrm{f} \rightarrow 0$ )
$=-\frac{\mathrm{R} 2 / \mathrm{R} 1}{\mathrm{R} 2 / \mathrm{R} 4+1}$
$H_{O B P}=$ Bandpass output gain (at $f=f_{0}$ ) -R3/R1
$\mathrm{H}_{\mathrm{ON}}^{1} \boldsymbol{}=$ Notch output gain (as $\mathrm{f} \rightarrow 0$ )
$=-\frac{\mathrm{R} 2 / \mathrm{R} 1}{\mathrm{R} 2 / \mathrm{R} 4+1}$
$\mathrm{H}_{\mathrm{ON}_{2}}=$ Notch output gain $\left(\right.$ as $\left.\mathrm{f} \rightarrow \frac{\mathrm{f} C \mathrm{KK}}{2}\right)=-\mathrm{R} 2 / \mathrm{R} 1$
Filter dynamics: $\mathrm{H}_{\mathrm{OBP}}=\mathrm{Q} \sqrt{\mathrm{HOLP}^{\mathrm{HON}_{2}}}=\mathrm{Q} \sqrt{\mathrm{HON}_{1} \mathrm{HON}_{2}}$


FIGURE 6. MODE 2


In Mode 3, the feedback loop is closed around the input summing amplifier; the finite GBW product of this op amp causes a slight $Q$ enhancement. If this is a problem, connect a small capacitor ( $10 \mathrm{pF}-100 \mathrm{pF}$ ) across R4 to provide some phase lead.

TL/H/5645-5

FIGURE 7. MODE 3

Modes of Operation (Continued)
MODE 3a: HP, BP, LP and Notch with External Op Amp (See Figure 8)
$f_{0}=\frac{f(C L K}{100} \times \sqrt{\frac{R 2}{R 4}}$ or $\frac{f(C K}{50} \times \sqrt{\frac{R 2}{R 4}}$
$Q=\sqrt{\frac{R 2}{R 4}} \times \frac{R 3}{R 2}$
$H_{\text {OHP }}=-\frac{\mathrm{R} 2}{\mathrm{R}_{1}}$
$H_{\text {OBP }}=-\frac{\mathrm{R} 3}{\mathrm{R} 1}$
$H_{\text {OLP }}=-\frac{R 4}{R 1}$
$f_{n} \quad=$ notch frequency $=\frac{f_{C L K}}{100} \sqrt{\frac{R_{h}}{R_{1}}}$ or $\frac{f(L K}{50} \sqrt{\frac{R_{h}}{R_{1}}}$
HON = gain of notch at $f=f_{0}=\left\|Q\left(\frac{R_{g}}{R_{l}} H_{O L P}-\frac{R_{g}}{R_{h}} H_{O H P}\right)\right\|$
$H_{n 1}=$ gain of notch (as $\left.f \rightarrow 0\right)=\frac{R_{g}}{R_{l}} \times H_{O L P}$
$H_{n 2}=$ gain of notch $\left(\right.$ as $\left.f \rightarrow \frac{f(C L K}{2}\right)=-\frac{R_{g}}{R_{h}} \times H_{O H P}$

MODE 4: Allpass, Bandpass, Lowpass Outputs
(See FIgure 9)
$\mathrm{f}_{0}=$ center frequency
$=\frac{\mathrm{f} \text { CLK }}{100}$ or $\frac{\mathrm{f} \text { CLK }}{50}$;
$\mathrm{f}_{\mathrm{z}}=$ center frequency of the complex zero pair $\approx \mathrm{f}_{\mathrm{o}}$
Q $\quad=\frac{f_{0}}{B W}=\frac{R 3}{R 2}$;
$Q_{z}=$ quality factor of complex zero pair $=\frac{R 3}{R 1}$
For AP output make R1 = R2
$H_{\text {OAP }}=$ Allpass gain $\left(\right.$ at $\left.0<f<\frac{f C L K}{2}\right)=-\frac{R 2}{R 1}=-1$
$H_{\text {OLP }}=$ Lowpass gain (as $\mathrm{f} \rightarrow 0$ )
$=-\left(\frac{R 2}{R 1}+1\right)=-2$
$H_{\text {OBP }}=$ Bandpass gain (at $f=f_{0}$ )
$=-\frac{\mathrm{R} 3}{\mathrm{R} 2}\left(1+\frac{\mathrm{R} 2}{\mathrm{R} 1}\right)=-2\left(\frac{\mathrm{R} 3}{\mathrm{R} 2}\right)$
Circuit dynamics: $\mathrm{H}_{\mathrm{OBP}}=\left(\mathrm{H}_{\mathrm{OLP}}\right) \times \mathrm{Q}=\left(\mathrm{H}_{\mathrm{OAP}}+1\right) \mathrm{Q}$

* Due to the sampled data nature of the filter, a slight mismatch of $f_{z}$ and $f_{0}$ occurs causing a 0.4 dB peaking around $\mathrm{f}_{0}$ of the allpass filter amplitude response (which theoretically should be a straight line). If this is unacceptable, Mode 5 is recommended.


FIGURE 9. MODE 4

## Modes of Operation (Continued)

MODE 5: Numerator Complex Zeros, BP, LP
(See Figure 10)
MODE 6a: Single Pole, Hp, LP Filter (See Flgure 11)
$f_{c} \quad=$ cutoff frequency of LP or HP output

$$
=\frac{R 2}{R 3} \frac{f C L K}{100} \text { or } \frac{R 2}{R 3} \frac{f C L K}{50}
$$

$$
H_{\text {OLP }}=-\frac{R 3}{R_{1}}
$$

$$
\mathrm{H}_{\mathrm{OHP}}=-\frac{\mathrm{R} 2}{\mathrm{R} 1}
$$

MODE 6b: Single Pole LP Filter (Inverting and NonInverting) (See Figure 12)
$\mathrm{f}_{\mathrm{c}} \quad=$ cutoff frequency of LP outputs

$$
\cong \frac{\mathrm{R} 2}{\mathrm{R} 3} \frac{\mathrm{fCLK}}{100} \text { or } \frac{\mathrm{R} 2}{\mathrm{R} 3} \frac{\mathrm{f} C L K}{50}
$$

$\mathrm{H}_{\mathrm{OLP}_{1}}=1$ (non-inverting)
$\mathrm{H}_{\mathrm{OLP}}^{2} 2=-\frac{\mathrm{R} 3}{\mathrm{R} 2}$


FIGURE 10. MODE 5


FIGURE 11. MODE 6a


FIGURE 12. MODE 6b

$$
\begin{aligned}
& f_{0}=\sqrt{1+\frac{R 2}{R 4}} \times \frac{f C L K}{100} \text { or } \sqrt{1+\frac{R 2}{R 4}} \times \frac{f(C L K}{50} \\
& \mathrm{f}_{\mathrm{z}}=\sqrt{1-\frac{\mathrm{R} 1}{\mathrm{R} 4}} \times \frac{\mathrm{f} \mathrm{CLK}}{100} \text { or } \sqrt{1-\frac{\mathrm{R} 1}{\mathrm{R} 4}} \times \frac{\mathrm{fCLK}}{50} \\
& Q=\sqrt{1+\mathrm{R} 2 / \mathrm{R} 4} \times \frac{\mathrm{R} 3}{\mathrm{R} 2} \\
& Q_{Z}=\sqrt{1-R_{2} / R 4} \times \frac{\mathrm{R} 3}{\mathrm{R} 1} \\
& \left.H_{0_{21}}=\text { gain at } C . z \text { output (as } f \rightarrow 0 H z\right)=\frac{R 2(R 4-R 1)}{R 1(R 2+R 4)} \\
& \mathrm{H}_{\mathrm{O}_{\mathrm{z} 2}}=\text { gain at } \mathrm{C} . \mathrm{z} \text { output }\left(\text { as } \mathrm{f} \rightarrow \frac{\mathrm{f} C \mathrm{LK}}{2}\right)=\frac{\mathrm{R} 2}{\mathrm{R} 1} \\
& H_{\mathrm{OBP}}=\left(\frac{\mathrm{R} 2}{\mathrm{R} 1}+.1\right) \times \frac{\mathrm{R} 3}{\mathrm{R} 2} \\
& H_{\text {OLP }}=\left(\frac{R 2+R 1}{R 2+R 4}\right) \times \frac{R 4}{R 1}
\end{aligned}
$$

## Applications Information

## HOW TO USE THE $\mathrm{f}_{\mathrm{CLK}} / \mathrm{f}_{0}$ RATIO SPECIFICATION

The MF10 is a switched capacitor filter designed to approximate the response of a $2 n d$ order state variable filter. When the sampling frequency is much larger than the frequency band of interest, the sampled data filter is a good approximation to its continuous time equivalent. In the case of the MF10, this ratio is about 50:1 or 100:1. Nevertheless the filter's response must be examined in the z-domain in order to obtain the actual response. It can be shown that the clock frequency to center frequency ratio, $\mathrm{fCLK} / \mathrm{f}_{\mathrm{O}}$ and the quality factor, Q , deviate from their ideal values determined in the continuous time domain. These deviations are shown graphically in Figures 13 and 14. The ratio, $\mathbf{f}_{\mathrm{CLK}} / \mathrm{f}_{0}$, is a function of the ideal Q and the largest errors occur for the lowest values of $Q$.
The curve for the $\mathrm{f}_{\mathrm{CLK}} / \mathrm{f}_{\mathrm{O}}$ ratio versus the ideal Q has been normalized for a Q of 10 which is the Q value used for the $\mathrm{f}_{\mathrm{CLK}} / \mathrm{f}_{\mathrm{o}}$ ratio testing of the MF10. At this point the $\mathrm{f}_{\mathrm{CLK}} / \mathrm{f}_{\mathrm{o}}$ ratio is 49.94 in the $50: 1$ mode and 99.35 in the 100:1 mode. These values are within a maximum tolerance of $\pm 0.6 \%$ (MF10B) and $\pm 1.5 \%$ (MF10C). The above tolerances hold for the entire range of Q's; in other words, at 50:1, an MF10B has a ratio of $49.94 \pm 0.6 \%(Q=10)$ and this ratio becomes ( $49.44 \pm 0.6 \%$ ) at $Q=2.1$. If these small errors cannot be tolerated, the clock frequency or the resistor's ratio, in Mode 3 and Mode 2, can be adjusted accordingly.


FIGURE 13


TL/H/5645-08
FIGURE 14

## A SIMPLE AND INFORMATIVE FILTER DESIGN USING THE MF10

Example 1: Design a 4th order 2 kHz lowpass maximally flat (Butterworth filter). The overall gain of the filter is desired to be equal to $1 \mathrm{~V} / \mathrm{V}$.
The 4th order filter can be built by cascading two 2nd order sections of ( $f_{0}, Q$ ) equal to: $Q=0.541, f_{0}=2 \mathrm{kHz}, Q=1.306$, $\mathrm{f}_{\mathrm{O}}=2 \mathrm{kHz}$.
Due to the low $Q$ values of the filter, the dynamics of the circuit are very good. Any of the modes of operation can be used but Mode 1a is the most simple:


FIGURE 15
Since for the first section the smallest resistor is R3, choose $R 3>5 k$. Assume $\mathrm{R} 3=10 \mathrm{k}$ then $\mathrm{R} 2=18.48 \mathrm{k}$. For the second section choose R2 $=10 \mathrm{k}$ and then $\mathrm{R} 3=13.06 \mathrm{k}$. Both clock input pins $(10,11)$ can be tied together and then driven with a single external clock. If the approximate ratio $\mathrm{f}_{\mathrm{CL}} \mathrm{k} / 100$ is chosen (pin 12 is grounded), then with a 200 kHz clock, the cuftoff frequency, $\mathrm{f}_{\mathrm{c}}$, will be at 2 kHz with a $1.5 \%$ maximum error.
The filter schematic is shown in Figure 16.


TL/H/5645-11
FIGURE 16. 4th Order, 2 kHZ Lowpass Butterworth Filter

## Applications Information (Continued)

With a $\pm 5 \mathrm{~V}$ supply, each output node of the IC (pins 1, 2, 3, $18,19,20$ ) will swing to $\pm 3.8 \mathrm{~V}$ (MF10B) or $\pm 3.2 \mathrm{~V}$ (MF10C). The maximum gain of 1.306 occurs at pin 19 at $\mathrm{f}_{\mathrm{o}} \approx 2 \mathrm{kHz}$. The input voltage amplitude should be limited to less than 7.6 Vp-p/1.306 $=5.8 \mathrm{Vp}-\mathrm{p}$. If the $Q$ of 1.306 section of the MF10 precedes the $Q$ of 0.541 section, the maximum gain is at pin 1. This gain can be calculated from the expression for $H_{\text {Op }}$ given in Definition of Terms, and equals 1.41.

## Getting Optimum Cutoff Frequency, $f_{c}$, Accuracy (if needed):

In the previous example, an approximate 100:1 ratio was assumed. The true $\mathrm{f}_{\mathrm{CLK}} / \mathrm{f}_{0}$ ratio should be read from the curves, Figures 13 and 14. At 100:1 the normalized ratio to $\mathrm{Q}=10$ is: $\mathrm{f}_{\mathrm{CLK}} / \mathrm{f}_{0}=99.35$. For Q's of 0.541 and 1.306 this ratio becomes $99.35-0.75 \%=98.6$. For a $2 \mathrm{kHz} \mathrm{f}_{\mathrm{c}}$, the clock frequency should be $2 \mathrm{kHz} \times 98.6=197.2 \mathrm{kHz}$.
With an MF10B and a 197.2 kHz clock, the maximum error on the 2 kHz cutoff frequency is $\pm 0.6 \%$ as indicated in the specs.
If only a 200 kHz is available in Mode 1 a , the true value of $\mathrm{f}_{\mathrm{c}}$ and its maximum error is: $200 \mathrm{kHz} /(98.6 \pm 0.6 \%)=$ 2028 $\mp 0.6 \%$
If only a 200 kHz is available and there is need for a tight tolerance cutoff frequency, then Mode 3 should be used instead of Mode 1a. The resistor ratios are:

```
1st Section, \(Q=0.541 \quad\) 2nd Section, \(Q=1.306\)
    \(R 2 / R 4=0.972\)
    R3/R2 \(=0.548\)
    \(R 4 / R 1=1\)
```


## MF10 OFFSETS

The switched capacitor integrators of the MF10 have higher equivalent input offset than the typical R, C integrator of a discrete active filter. These offsets are created by a parasitic charge injection from the switches into the integrating capacitors; they are temperature and clock frequency independent and their sign is shown to be consistent from part to part. The input offsets of the CMOS op amps also add to the overall offset, but their contribution is very small. Figure 17 shows an equivalent circuit from where output DC offsets can be calculated.

VOS1 $=0 \mathrm{mV}$ to $\pm 10 \mathrm{mV}$
$V_{\text {OS2 }}=$ charge injected offset plus op amp offset

$$
\cong-120 \mathrm{mV} \text { to }-170 \mathrm{mV}(\text { at } 50: 1)
$$

$V_{\text {OS3 }}=$ charge injected offset plus op amp offset $\cong 100 \mathrm{mV}$ to 150 mV (at $50: 1$ )
The $\mathrm{V}_{\text {OS2 }}$ and $\mathrm{V}_{\text {OS3 }}$ numbers approximately double at 100:1.

## Output Offsets

The DC offset at the BP output(s) of the MF10 is equal to the input offset of the lowpass switched capacitor integra: tor, $\mathrm{V}_{\mathrm{OS} 3}$.
The DC offsets at the remaining outputs are roughly dependent upon the mode of operation and resistor ratios.
Mode 1 and Mode 4
$V_{\text {OS(N) }}=V_{\text {OS } 1}\left(\frac{1}{Q}+1+\left\|H_{\text {OLP }}\right\|\right)-\frac{V_{\text {OS }}}{Q}$
$V_{O S(B P)}=V_{O S 3}$
$V_{\mathrm{OS}(\mathrm{LP})}=\mathrm{V}_{\mathrm{OS}(\mathrm{N})}-\mathrm{V}_{\mathrm{OS} 2}$


TL/H/5645-12
FIGURE 17

## Mode 2 and Mode 5

$$
\begin{aligned}
& V_{O S(N)}=\left(\frac{R 2}{R_{p}} \pm 1\right) V_{O S 1} \times \frac{1}{1+R 2 / R 4} \\
&+V_{O S 2} \frac{1}{1+R 4 / R 2}-\frac{V_{O S 3}}{Q \sqrt{1+R 2 / R 4}}: \\
& R_{p}=R 1 / / R 2 / / R 4 \\
& V_{O S(B P)}= V_{O S 3} \\
& V_{O S(L P)}= V_{O S(N)-V_{O S 2}} \\
& M_{\text {Ode } 3} \\
& V_{O S(H P)}= V_{O S 2} \\
& V_{O S(B P)}= V_{O S 3} \\
& V_{O S(L P)}=-\frac{R 4}{R 2}\left(\frac{R 2}{R 3} V_{O S 3}+V_{O S 2}\right)+ \\
& \frac{R 4}{R 2}\left(1+\frac{R 2}{R_{p}}\right) V_{O S 1} ; R_{p}=R 1 / / R 3 / / R 4
\end{aligned}
$$

Mode 1a
$V_{\text {OS }}$ (N.INV.BP)
$=\left(1+\frac{1}{Q}\right) V_{O S 1}-\frac{V_{O S 3}}{Q}$
$\mathrm{V}_{\mathrm{OS}}$ (INV.BP)
$=\mathrm{V}_{\mathrm{OS} 3}$
$V_{O S}(L P) \quad=V_{O S}(N . I N V . B P)-V_{O S 2}$

Comments on output DC offsets: For most applications, the outputs are AC coupled and the DC offsets are not bothersome unless large input voltage signals are applied to the filter. For instance, if the BP output is used and it is AC coupled, the remaining two outputs should not be allowed to saturate. If so, gain nonlinearities and $f_{0}$, $Q$ errors will occur. For Mode 3 of operation a word of caution is necessary: by allowing small R2/R4 ratios and high $Q$, the LP output will exhibit a couple of volts of DC offset and an offset adjustment should be made.
An extreme example: Design a 1.76 kHz BP filter with a Q of 21 and a gain equal to unity. The MF10 will be driven with a 250 kHz clock, and it will be switched $50: 1$.
Resistor values: $\sqrt{\frac{R 2}{R 4}}=\frac{f_{0}}{f_{C L K}} \times 50=0.352 ; \frac{\mathrm{R} 2}{\mathrm{R} 4}=0.124$
$\frac{R 3}{R 2}=21 \times \frac{1}{0.353}=59.63 ; \frac{R 3}{R 1}=1$
Since R3/R2 is the highest resistor ratio, start with $R 2=10 \mathrm{k}$, then $\mathrm{R} 3 \cong 600 \mathrm{k}, \mathrm{R} 1 \cong 600 \mathrm{k}, \mathrm{R} 4=80 \mathrm{k}$. Assuming $V_{O S 1}=2 \mathrm{mV}, \mathrm{V}_{\mathrm{OS} 2}=-150 \mathrm{mV}, \mathrm{V}_{\mathrm{OS} 3}=150 \mathrm{mV}$, the DC offset at the LP output is $V_{O S(L P)}=+1.2 V$. The offset adjustment will be done by injecting a small amount of current into the inverting input of the first op amp, Figure 18. This will change the effect $\mathrm{V}_{\mathrm{OS}}$, but the output DC offset of the HP and BP will remain unchanged.


FIGURE 18. Vos Adjust Scheme

TL/H/5645-13

## Section 5

Telecommunications

## Introduction

Telecommunications is a rapidly maturing field and has become an important new area for the application of semiconductor products.
With the advent of low-cost silicon electronics, major changes in telephone systems have been taking place. Just a few years ago, telecommunication circuits consisted of only a few products: pulse dialers and tone dialers. Today, with the emphasis on expanding the capacity of existing equipment, digital data is being transmitted across telephone lines. New telecommunications products such as filters, encoders/decoders (CODECs) and combined CODEC/filter chips (COMBOs) have been developed to meet these needs.

The new COMBO chips combine, on a single chip, the complete functions of both the PCM filter and the CODEC. In addition, they consume as little as 50 mW , and can also be put into a 1 mW standby mode.

Since all telephone systems must have auxiliary power sources in the event of loss of electrical power, the new circuits in these more complex systems must be especially geared toward power conservation. To meet this need, National chose microCMOS (a double poly CMOS process).
The resulting circuits not only consume very little power, but also exhibit greatly improved performance. The use of microCMOS has also produced smaller and more costeffective die for telecommunications chips-not an easy thing to do, considering that these chips combine analog signal processing with digital circuitry.
National's early use of switched-capacitor filters and a microCMOS technology to meet the unique needs of the telecommunications industry has received industry-wide recognition. The company's technological leadership is acknowledged as having made major contributions to the development of the telecommunications field.

## TP3020/TP3021 Monolithic CODECs

## General Description

The TP3020 and TP3021 are monolithic PCM CODECs implemented with double-poly CMOS technology. The TP3020 is intended for $\mu$-law applications and contains logic for $\mu$ law signaling insertion and extraction. The TP3021 is intended for A-law applications.
Each device contains separate D/A and A/D circuitry, all necessary sample and hold capacitors, a precision voltage reference and internal auto-zero circuit. A serial control port allows an external controller to individually assign the PCM input and output ports to one of up to 32 time slots or to place the CODEC into a power-down mode. Alternately, the TP3020/TP3021 may be operated in a fixed time slot mode. Both devices are intended to be used with the TP3040 monolithic PCM filter which provides the input anti-aliasing function for the encoder and smoothes the output of the decoder and corrects for the $\sin x / x$ distortion introduced by the decoder sample and hold output.

## Features

- Low operation power-45 mW typical
- Low standby power-1 mW typical
- $\pm 5 \mathrm{~V}$ operation
- TTL compatible digital interface
- Time slot assignment or alternate fixed time slot modes
- Internal precision reference
- Internal sample and hold capacitors
- Internal auto-zero circuit
- TP3020- $\mu$-law coding with signaling capabilities
- TP3021-A-law coding
a Synchronous or asynchronous operation


## Simplified Block Diagram



TL/H/5538-1

## Absolute Maximum Ratings

Operating Temperature<br>$-25^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$<br>$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$

7 V

| $V_{B B}$ with Respect to GNDD -7V |  |
| :---: | :---: |
| Voltage at Any An'alog |  |
| Input or Output | $V_{B B}-0.3 V$ to $V_{C C}+0.3 V$ |
| Voltage at Any Digital |  |
| Input or Output | GNDD-0.3V to $\mathrm{V}_{\mathrm{CC}}+0.3 \mathrm{~V}$ |
| Lead Temperature (Soldering | 10 seconds) $300^{\circ} \mathrm{C}$ |

DC Electrical Characteristics Unless otherwise noted $T_{A}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 5 \%$,
$\mathrm{V}_{B B}=-5.0 \mathrm{~V} \pm 5 \%$. Typical characteristics are specified at $\mathrm{V}_{C C}=5.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{BB}}=-5.0 \mathrm{~V}$ and $\mathrm{T}_{A}=25^{\circ} \mathrm{C}$. All digital signals are referenced to GNDD. All analog signals are referenced to GNDA.

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DIGITAL INTERFACE |  |  |  |  |  |  |
| 1 | Input Current | $0<V_{\text {IN }}<V_{\text {CC }}$ | -10 |  | 10 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage |  |  |  | 0.6 | V |
| $\mathrm{V}_{\text {IH }}$ | Input High Voltage |  | 2.2 |  |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Low Voltage | $\begin{aligned} & \mathrm{D}_{\mathrm{x}}, \mathrm{IOL}_{\mathrm{O}}=4.0 \mathrm{~mA} \\ & \mathrm{SIG}_{\mathrm{R}}, \mathrm{IOL}^{2}=0.5 \mathrm{~mA} \\ & \mathrm{TS}_{x}, \mathrm{IOL}_{\mathrm{O}}=3.2 \mathrm{~mA}, \text { Open Drain } \\ & \mathrm{PDN}, \mathrm{IOL}_{\mathrm{OL}}=1.6 \mathrm{~mA} \end{aligned}$ |  |  | $\begin{aligned} & 0.4 \\ & 0.4 \\ & 0.4 \\ & 0.4 \\ & \hline \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | $\begin{aligned} & \mathrm{D}_{\mathrm{x}}, \mathrm{IOH}_{1}=6 \mathrm{~mA} \\ & \mathrm{SiG}_{\mathrm{R}}, \mathrm{IOH}^{2}=0.6 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 2.4 \\ & 2.4 \end{aligned}$ |  |  | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |

ANALOG INTERFACE

| $Z_{1}$ | VF $\mathrm{X}_{\mathrm{x}}$ Input Impedance when Sampling | Resistance in Series with Approximately 70 pF | 2.0 |  |  | k $\Omega$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{Z}_{0}$ | Output Impedance at $\mathrm{VF}_{\mathrm{R}}$ | $-3.1 \mathrm{~V}<\mathrm{VF} \mathrm{F}_{\mathrm{R}}<3.1 \mathrm{~V}$ |  | 10 | 20 | $\Omega$ |
| Vos | Output Offset Voltage at $\mathrm{VF}_{\mathrm{R}}$ | $\mathrm{D}_{\mathrm{R}}=\mathrm{PCM}$ Zero Code (TP3020) or Alternating $\pm 1$ Code (TP3021) | -25 |  | 25 | mV |
| $\mathrm{IIN}^{\text {I }}$ | Analog Input Bias Current | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$ | -0.1 |  | 0.1 | $\mu \mathrm{A}$ |
| $\mathrm{R} 1 \times \mathrm{C} 1$ | DC Blocking Time Constant |  | 4.0 |  |  | ms |
| C1 | DC Blocking Capacitor |  | 0.1 |  |  | $\mu \mathrm{F}$ |
| R1 | Input Bias Resistor |  |  |  | 160 | k $\Omega$ |
| POWER DISSIPATION |  |  |  |  |  |  |
| ICCO | Standby Current, $\mathrm{V}_{\mathrm{CC}}$ |  |  | 0.1 | 0.4 | mA |
| $\mathrm{I}_{\mathrm{BBO}}$ | Standby Current, $\mathrm{V}_{\mathrm{BB}}$ |  |  | 0.03 | 0.1 | mA |
| ICC1 | Operating Current, $\mathrm{V}_{\mathrm{CC}}$ |  |  | 4.5 | 8.0 | mA |
| $\mathrm{I}_{\text {BB1 }}$ | Operating Current, $\mathrm{V}_{\mathrm{BB}}$ |  |  | $4 . .5$ | 8.0 | mA |

AC Electrical Characteristics Unless otherwise noted, the analog input is a $0 \mathrm{dBm0}, 1.02 \mathrm{kHz}$ sine wave. The digital input is a PCM bit stream generated by passing a $0 \mathrm{dBm0}, 1.02 \mathrm{kHz}$ sine wave through an ideal encoder. All output levels are $\sin \mathrm{x} / \mathrm{x}$ corrected.

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Absolute Level | The nominal 0 dBmo levels for the TP3020 and TP3021 are 1.520 V rms and 1.525 Vrms respectively. The resulting nominal overload level is 3.096 V peak for both devices. All gain measurements for the encode and decode portions of the TP3020/TP3021 are based on these nominal levels after the necessary $\sin \mathrm{x} / \mathrm{x}$ corrections are made. |  |  | - |  |
| $\mathrm{G}_{\mathrm{RA}}$ | Receive Gain, Absolute TP3020, TP3021 TP3020-1, TP3021-1 | $\mathrm{T}=25^{\circ} \mathrm{C}, \mathrm{V}_{C C}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{BB}}=-5 \mathrm{~V}$ | $\begin{aligned} & -0.125 \\ & -0.175 \end{aligned}$ |  | $\begin{aligned} & 0.125 \\ & 0.175 \end{aligned}$ | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \end{aligned}$ |
| $\mathrm{G}_{\text {RAT }}$ | Absolute Receive Gain Variation with Temperature | $\mathrm{T}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | -0.05 |  | 0.05 | dB |
| $\mathrm{G}_{\text {RAV }}$ | Absolute Receive Gain Variation with Supply Voltage | $\begin{aligned} & V_{C C}=5 \mathrm{~V} \pm 5 \%, \\ & V_{B B}=-5 \mathrm{~V} \pm 5 \% \end{aligned}$ | -0.07 |  | 0.07 | dB |
| $\mathrm{G}_{\mathrm{XA}}$ | Transmit Gain, Absolute TP3020, TP3021 TP3020-1, TP302t-1 | $\mathrm{T}=25^{\circ} \mathrm{C}, \mathrm{V}_{C C}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{BB}}=-5 \mathrm{~V}$ | $\begin{aligned} & -0.325 \\ & -0.375 \end{aligned}$ |  | $\begin{aligned} & -0.075 \\ & -0.025 \end{aligned}$ | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \end{aligned}$ |
| $G_{\text {XAT }}$ | Absolute Transmit Gain Variation with Temperature | $\mathrm{T}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | -0.05 |  | 0.05 | dB |
| $\mathrm{G}_{\mathrm{XAV}}$ | Absolute Transmit Gain Variation with Supply Voltage | $\begin{aligned} & V_{C C}=5 \mathrm{~V} \pm 5 \%, \\ & V_{B B}=-5 \mathrm{~V} \pm 5 \% \end{aligned}$ | -0.07 |  | 0.07 | dB |


| $\mathrm{G}_{\text {RAL }}$ | Absolute Receive Gain Variation with Level | CCITT Method 2 Relative to $-10 \mathrm{dBm0}$ <br> 0 dBmO to 3 dBmO <br> -40 dBm 0 to 0 dBm 0 <br> -50 dBm 0 to -40 dBmo <br> -55 dBmo to $-50 \mathrm{dBm0}$ | $\begin{aligned} & -0.3 \\ & -0.2 \\ & -0.4 \\ & -1.0 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.2 \\ & 0.4 \\ & 1.0 \end{aligned}$ | $\begin{aligned} & d B \\ & d B \\ & d B \\ & d B \end{aligned}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{G}_{\text {XAL }}$ | Absolute Transmit Gain Variation with Level | CCITT Method 2 Relative to -10 dBmO <br> 0 dBmO to $3 \mathrm{dBm0}$ <br> -40 dBm 0 to 0 dBmo <br> -50 dBm 0 to $-40 \mathrm{dBm0}$ <br> $-55 \mathrm{dBm0}$ to -50 dBm 0 | $\begin{aligned} & -0.3 \\ & -0.2 \\ & -0.4 \\ & -1.0 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.2 \\ & 0.4 \\ & 1.0 \end{aligned}$ | $\begin{aligned} & d B \\ & d B \\ & d B \\ & d B \end{aligned}$ |
| $\mathrm{S} / \mathrm{D}_{\mathrm{R}}$ | Receive Signal to Distortion Ratio | Sinusoidal Test Method Input Level $\begin{aligned} & -30 \mathrm{dBm0} \text { to } 0 \mathrm{dBm0} \\ & -40 \mathrm{dBm0} \\ & -45 \mathrm{dBmO} \end{aligned}$ | $\begin{aligned} & 35 \\ & 29 \\ & 25 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & \mathrm{dBc} \\ & \mathrm{dBc} \\ & d B \end{aligned}$ |
| S/ $\mathrm{D}_{\mathrm{x}}$ | Transmit Signal to Distortion Ratio | Sinusoidal Test Method Input Level $\begin{aligned} & -30 \mathrm{dBmO} \text { to } 0 \mathrm{dBm0} \\ & -40 \mathrm{dBm0} \\ & -45 \mathrm{dBmO} \end{aligned}$ | $\begin{aligned} & 35 \\ & 29 \\ & 25 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & \mathrm{dBc} \\ & \mathrm{dBc} \\ & \mathrm{dBC} \end{aligned}$ |
| $\mathrm{N}_{\text {R }}$ | Receive Idle Channel Noise | $\mathrm{D}_{\mathrm{R}}=$ Steady State PCM Code |  | 6 | dBrnco |
| $\mathrm{N}_{\mathrm{x}}$ | Transmit Idle Channel Noise | $\begin{aligned} & \text { TP3020, } \mathrm{VF}_{\mathrm{x}}=0 \mathrm{~V} \text { (No Signaling) } \\ & \text { TP3021, } \mathrm{VF} \mathrm{x}=0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 13 \\ -66^{*} \end{gathered}$ | dBrnco dBrnOp |
| $\mathrm{HD}_{\mathrm{R}}$ | Receive Harmonic Distortion | 2nd or 3rd Harmonic |  | -47 | dB |
| $H D_{\text {x }}$ | Transmit Harmonic Distortion | 2nd or 3rd Harmonic |  | -47 | dB |

AC Electrical Characteristics (Continued) Unless otherwise noted, the analog input is a $0 \mathrm{dBmo}, 1.02 \mathrm{kHz}$ sine wave. The digital input is a PCM bit stream generated by passing a $0 \mathrm{dBm0}, 1.02 \mathrm{kHz}$ sine wave through an ideal encoder. All output levels are $\sin \mathrm{x} / \mathrm{x}$ corrected.

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{PPSR}_{\mathrm{X}}$ | Positive Power Supply Rejection, Transmit | $\begin{aligned} & \text { Input Level }=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=5.0 \mathrm{~V}_{\mathrm{DC}} \\ & +200 \mathrm{mVrms}, \mathrm{f}=1.02 \mathrm{kHz} \end{aligned}$ | 50 |  | $\vdots$ | dB |
| $\mathrm{PPSR}_{R}$ | Positive Power Supply Rejection, Receive | $\begin{aligned} & \mathrm{D}_{\mathrm{R}}=\text { Steady } \mathrm{PCM} \text { Code, } \\ & \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}_{\mathrm{DC}}+200 \mathrm{mVrms}, \\ & \mathrm{~F}=1.02 \mathrm{kHz} \end{aligned}$ | 40 |  |  | dB |
| NPSR ${ }_{x}$ | Negative Power Supply . Rejection, Transmit | $\begin{aligned} & \text { Input Level }=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{BB}}=-5.0 \mathrm{~V}_{\mathrm{DC}} \\ & +200 \mathrm{mVrms}, f=1.02 \mathrm{kHz} \end{aligned}$ | 50 |  |  | dB |
| NPSR ${ }_{R}$ | Negative Power Supply Rejection, Receive | $\begin{aligned} & D_{R}=\text { Steady PCM Code }, \\ & V_{B B}=-5.0 V_{D C}+200 \mathrm{mVrms}, \\ & f==1.02 \mathrm{kHz} \end{aligned}$ | 45 |  |  | dB |
| $\mathrm{CT}_{\text {XR }}$ | Transmit to Receive Crosstalk | $\mathrm{D}_{\mathrm{R}}=$ Steady PCM Code |  |  | -75 | dB |
| ${ }^{C} T_{R X}$ | Receive to Transmit Crosstalk | $\begin{aligned} & \text { Transmit Input Level = OV } \\ & \text { TP3020 } \\ & \text { TP3021 } \end{aligned}$ |  |  | $\begin{gathered} -70 \\ -65^{*} \end{gathered}$ | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \end{aligned}$ |

*Theoretical worst-case for a perfectly zeroed encoder with alternating sign bit, due to the decoding law.

Timing Specification Unless otherwise noted, $T_{A}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{C C}=5.0 \pm 5 \%, \mathrm{~V}_{\mathrm{BB}}=-5.0 \pm 5 \%$. All digital signals are referenced to GNDD and measured at $\mathrm{V}_{\mathrm{IL}}$ and $\mathrm{V}_{\mathrm{IH}}$ levels as indicated in the Timing Waveforms.

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{P C}$ | Period of Clock | $\mathrm{CLK}_{\mathrm{C}}, \mathrm{CLK}_{\mathrm{R}}, \mathrm{CLK} \mathrm{K}^{\prime}$ | 485 |  |  | ns |
| $\mathrm{t}_{\mathrm{RC},} \mathrm{t}_{\mathrm{FC}}$ | Rise and Fall Time of Clock | CLK $_{\text {c }}$, CLK $_{\text {R }}, \mathrm{CLK} \mathrm{K}_{\mathrm{X}}$ |  |  | 30 | ns |
| ${ }_{\text {twCH }}$ | Width of Clock High | CLK $_{\text {C }}$, CLK $_{\text {R }}$, CLK $^{\text {K }}$ | 165 |  |  | ns |
| ${ }_{\text {twCL }}$ | Width of Clock Low | CLK $_{\text {C }}$, CLK $_{\text {R }}, \mathrm{CLK} \mathrm{K}_{\mathrm{X}}$ | 165 |  |  | ns |
| $t_{\text {A/D }}$ | A/D Conversion Time | From End of Encoder Time |  |  | 16 | Time |
|  |  | Slot to Completion of Conversion |  |  |  | Slots |
| $t_{\text {D/A }}$ | D/A Conversion Time | From End of Decoder Time |  |  | 2 | Time |
|  |  | Slot to Transition of $\mathrm{VF}_{\mathrm{R}}$ |  |  |  | Slots |
| ${ }^{\text {t }}$ SDC | Set-Up Time, $\mathrm{D}_{\mathrm{C}}$ to $\mathrm{CLK}_{\mathrm{C}}$ |  | 100 |  |  | ns |
| $t_{\text {HDC }}$ | Hold Time, CLK ${ }_{\text {c }}$ to DC |  | 100 |  |  | ns |
| $t_{\text {SFC }}$ | Set-Up Time, FS ${ }^{\text {or }}$ OLK $K_{X}$ |  | 100 |  |  | ns |
| $t_{\text {HFX }}$ | Hold Time, CLK ${ }^{\text {x }}$ to $\mathrm{FS}^{\text {x }}$ |  | 100 |  |  | ns |
| $t_{\text {DIX }}$ | Delay Time to Enable $D_{x}$ on TS Entry | $C_{L}=150 \mathrm{pF}$ | 25 |  | 125 | ns |
| $t_{\text {DDX }}$ | Delay Time, CLK ${ }^{\text {d }}$ to $\mathrm{D}_{\mathrm{X}}$ | $\mathrm{C}_{\mathrm{L}}=150 \mathrm{pF}$ |  |  | 125 | ns |
| $t_{\text {DXZ }}$ | Delay Time, $\mathrm{D}_{\mathrm{X}}$ to High Impedance State on TS Exit | $\mathrm{C}_{\mathrm{L}}=0 \mathrm{pF}$ | 50 |  | 165 | ns |
| $t_{\text {DTSL }}$ | Delay to $\overline{\mathrm{TS}}_{\mathrm{X}}$ Low | $0 \leq \mathrm{C}_{\mathrm{L}} \leq 150 \mathrm{pF}$ | 30 |  | 185 | ns |
| ${ }_{\text {t }}^{\text {dTSH }}$ | Delay to $\overline{T S}_{X}$ Off | $\mathrm{C}_{\mathrm{L}}=0 \mathrm{pF}$ | 30 |  | 185 | ns |
| ${ }^{\text {I }}$ SSX | Set-Up Time, SIGX to CLK ${ }_{X}$ |  | 100 |  |  | ns |
| $\mathrm{t}_{\text {HSX }}$ | Hold Time, CLKx to SIGx |  | 100 |  |  | ns |
| ${ }_{\text {t }}^{\text {SFR }}$ | Set-Up Time, $\mathrm{FS}_{\mathrm{R}}$ to $\mathrm{CLK}_{\mathrm{R}}$ |  | 100 |  |  | ns |
| $t_{\text {HFR }}$ | Hold Time, CLK $_{\text {R }}$ to $\mathrm{FS}_{\mathrm{R}}$. |  | 100 |  |  | ns |
| tSDR | Set-Up Time, $\mathrm{D}_{\mathrm{R}}$ to $\mathrm{CLK}_{\mathrm{R}}$ |  | 40 |  |  | ns |
| ${ }^{\text {thDR }}$ | Hold Time, CLK ${ }_{\text {R }}$ to $\mathrm{D}_{\mathrm{R}}$ |  | 30 |  |  | ns |
| ${ }_{\text {t }}$ DSR | Delay Time, CLK $_{\text {R }}$ to SIGR | $\mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}$ |  |  | 300 | ns |

## Timing Waveforms



## Connection Diagrams



## Description of Pin Functions

## TP3020

| Pin No. | Name | Function |
| :---: | :---: | :---: |
| 1 | SC1 | Internally connected to GNDA. |
| 2 | SC2 | Connects VFX to an external sample/ hold capacitor if fitted for use with pincompatible NMOS CODECs. Endures gain compatibility. |
| 3 | VFX | Analog input to the encoder. This signal will be sampled at the end of the encoder time slot and the resulting PCM code will be shifted out during the subsequent encode time slot. |
| 4 | NC | Unused |
| 5 | GNDA | Analog ground. All analog signals are | referenced to this pin.

$6 \quad S_{\mathrm{R}} \quad$ Receive signaling bit output. During receive signaling frames the least significant (last) bit shifted into $D_{R}$ is internally latched and appears at this output-SIG ${ }_{\mathrm{R}}$ will then remain valid until changed during a subsequent receive signaling frame or reset by a power-down command.
7 NC Unused
$8 \quad D_{R} \quad$ Serial PCM data input to the decoder. During the decoder time slot, PCM data is shifted into $D_{R}$, most significant bit first, on the falling edge of $\mathrm{CLK}_{\mathrm{R}}$.
9 PDN TTL output level which goes high when the CODEC is in the power-down mode. May be used to power-down other circuits associated with the PCM channel. Can be wire ANDed with other PDN outputs.

Dual-In-Line Package


TP3021J, TP3021J-1 See NS Package J22A

TL/H/5538-4

TP3020 (Continued)
Pin No. Name
$10 \quad V F_{R}$ 11 N
12 NC
13 GNDD
$14 \mathrm{D}_{\mathrm{x}}$

Analog output from the decoder. The dečoder sample and hold amplifier is updated approximately $15 \mu \mathrm{~S}$ after the end of the decode time slot.
Unused
Unused
Digital ground. All digital levels are referenced to this pin.
Serial CM TRI-STATE® output from the encoder. During the encoder time slot, the PCM code for the previous sample of $V F_{X}$ is shifted out, most significant bit first, on the rising edge of CLKX.
Time slot output. This TTL compatible open-drain output pulses low during the encoder time slot. May be used to enable external TRI-STATE® bus drivers if highly capacitive loads must be driven. Can be wire ANDed with other $\overline{T S}_{X}$ outputs.
$5 \mathrm{~V}( \pm 5 \%)$ input.
Master decoder clock input used to shift in the PCM data on $\mathrm{D}_{\mathrm{R}}$ and to operate the decoder sequencer. May operate at $1.536 \mathrm{MH}_{\mathrm{z}}, 1.544 \mathrm{MH}_{\mathrm{z}}$ or 2048 MHz . May be asynchronous with CLKX or CLK ${ }_{C}$.
FS $_{R} \quad$ Decoder frame sync pulse. Normally occurring at an 8 kHz rate, this pulse is nominally one $C L K_{R}$ cycle wide. Extending the width of $F S_{R}$ to two or more cycles of CLK $K_{R}$ signifies a receive signaling frame.

| Pin No. | Name | Function |
| :---: | :---: | :---: |
| 19 | CLKX | Master encoder clock input used to shift out the PCM data on $D_{X}$ and to operate the encoder sequencer. May operate at $1.536 \mathrm{MHz}, 1.544 \mathrm{MHz}$ or 2.048 MHz . May be asynchronous with CLKK $_{\mathrm{R}}$ or CLK. |
| 20 | $\mathrm{FS}_{\mathrm{X}}$ | Encoder frame sync pulse. Normally occurring at an 8 kHz rate, this pulse is nominally one CLK ${ }_{X}$ cycle wide. Extending the width of $\mathrm{FS}_{\mathrm{X}}$ to two or more cycles of CLKX signifies a transmit signaling frame. |
| 21 | SIGX | Transmit signaling input. During a transmit signaling frame, the signal at SIGX is shifted out of $D_{X}$ in place of the least significant (last) bit of PCM data. |
| 22 | $V_{B B}$ | -5V ( $\pm 5 \%$ ) input. |
| 23 | $\mathrm{D}_{\mathrm{C}}$ | Serial control data input. Serial data on $D_{C}$ is shifted into the CODEC on the falling edge of CLK $_{c}$. In the fixed time slot mode, $\mathrm{D}_{\mathrm{C}}$ doubles as a powerdown input. |
| 24 | $\mathrm{CLK}_{\mathrm{C}}$ | Control clock input used to shift serial control data into $\mathrm{D}_{\mathrm{C}}$. CLK $_{\mathrm{C}}$ must pulse 8 times during a period of time less than or equal to one frame time, although the 8 pulses may overlap a frame boundary. CL.K $K_{C}$ need not be synchronous with CLKX or CLK $\mathrm{R}_{\mathrm{R}}$. Connecting CLK ${ }_{C}$ continuously high places the TP3020/TP3021 into the fixed time slot mode. |

TP3021
Pin No.
1
SC2
SC2

VFX Analog input to the encoder. This signal will be sampled at the end of the encoder time slot and the resulting PCM code will be shifted out during the subsequent encode time slot. 4 NC Unused
5 GNDA Analog ground. All analog signals are referenced to this pin.
6 NC Unused
$7 \quad D_{R} \quad$ Serial PCM data input to the encoder. During the decoder time slot, PCM data is shifted into $D_{R}$, most significant bit first, on the falling edge of $\mathrm{CLK}_{\mathrm{R}}$.
8 PDN Open drain output which turns off when the CODEC is in the power-down mode. May be used to power-down other circuits associated with the PCM channel. Can be wire ANDed with other PDN outputs.

TP3021 (Continued)
Pin No. Name
Function
$9 \quad \mathrm{VF}_{\mathrm{R}} \quad$ Analog output from the decoder. The decoder sample and hold amplifier is updated approximately $15 \mu \mathrm{~S}$ after the end of the decode time slot.
NC
NC
GNDD Digital ground. All digital levels are referenced to this pin.
$13 \mathrm{D}_{\mathrm{X}} \quad$ Serial PCM TRI-STATE output from the encoder. During the encoder time slot, the PCM code for the previous sample of $V F_{X}$ is shifted out, most significant bit first, on the rising edge of CLKX.
$14 \quad \overline{\mathrm{TS}}_{\mathrm{X}} \quad$ Time slot output. This TTL compatible open-drain output pulses low during the encoder time slot. May be used to enable external TRI-STATE ${ }^{\text {© }}$ bus drivers if highly capacitive loads must be driven. Can be wire ANDed with other $\overline{T S}_{X}$ outputs.
$15 \quad V_{C C} \quad(5 V \pm 5 \%)$ input.
16 CLK $_{R}$

Master decoder clock input used to shift in the PCM data on $D_{R}$ and to operate the decoder sequencer. May operate at $1.536 \mathrm{MHz}, 1.544 \mathrm{MHz}$ or 2.048 MHz . May be asynchronous with CLK X or CLK.
17 FS $\mathrm{R}_{\mathrm{R}}$ Decoder frame sync pulse. Normally occurring at an 8 kHz rate, this pulse is nominally one CLK $\mathrm{K}_{\mathrm{R}}$ cycle wide. Master encoder clock input used to shift out the PCM data on DX and to operate the encoder sequencer. May operate at 1.536 MHz 1.544 MHz , or 2.048 MHz. May be asynchronous with $\mathrm{CLK}_{\mathrm{R}}$ or $\mathrm{CLK}_{\mathrm{C}}$.
Encoder frame sync pulse. Normally occurring at an 8 kHz rate, this pulse is nominally one CLKx cycle wide.
$-5 \mathrm{~V}( \pm 5 \%)$ input.
Serial control data input. Serial data on $D_{C}$ is shifted into the CODEC on the falling edge of CLK $_{\mathrm{C}}$. In the fixed time slot mode, $\mathrm{D}_{\mathrm{C}}$ doubles as a powerdown input.
$\mathrm{CLK}_{\mathrm{C}}$ Control clock input used to shift serial control data into $\mathrm{D}_{\mathrm{C}}$. $\mathrm{CLK} \mathrm{K}_{\mathrm{C}}$ must pulse 8 times during a period of time less than or equal to one frame time, although the 8 pulses may overlap a frame boundary. CLK $_{C}$ need not be synchronous with CLK $X$ or CLK R . Connecting $\mathrm{CLK}_{\mathrm{C}}$ continuously high places the TP3020/TP3021 into the fixed time slot mode.

## Functional Description

## Power-Up

Upon application of power, internal circuitry initializes the CODEC and places it into the power-down mode. No sequencing of 5 V or -5 V is required. In the power-down mode, all non-essential circuits are deactivated, the TRISTATE ${ }^{*}$ PCM data output $D_{X}$ is placed in the high impedance state and the receive signaling output of the TP3020, SIG ${ }_{R}$, is reset to logical zero. Once in the power-down mode, the method of activating the TP3020/TP3021 depends on the chosen mode of operation, time slot assignment or fixed time slot.

## Time Slot Assignment Mode

The time slot assignment mode of operation is selected by maintaining CLK $C$ in a normally low state. The state of the CODEC is updated by pulsing CLK ${ }_{C}$ eight times within a period of $125 \mu \mathrm{~S}$ or less. The falling edge of each clock pulse shifts the data on the $\mathrm{D}_{\mathrm{C}}$ input into the CODEC. The first two control bits determine if the subsequent control bits B3-B8 are to specify the time slot for the encoder $(B 1=0)$, the decoder $(B 2=0)$ or both ( $B 1$ and $B 2=0$ ) or if the CODEC is to be placed into the power-down mode (B1 and $B 2=1$ ). The desired action will take place upon the occurrence of the second frame sync pulse following the first pulse of CLK. Assigning a time slot to either the encoder or decoder will automatically power-up the entire CODEC circuit. The $D_{X}$ output and $D_{R}$ input, however, will be inhibited for one additional frame to allow the analog circuitry time to stabilize. If separate time slots are to be assigned to the encoder and the decoder, the encoder time slot should be assigned first. This is necessary because up to four frames are required to assign both time slots separately, but only three frames are necessary to activate the $D_{X}$ output. If the encode time slot has not been updated the PCM data will be outputted during the previously assigned time slot which may now be assigned to another CODEC.

## Fixed Time Slot Mode

There are several ways in which the TP3020/TP3021 may operate in the fixed time slot mode. The first and easiest method is to leave CLK $_{C}$ disconnected or to connect CLK $_{C}$ to $V_{C C}$. In this situation, $D_{C}$ behaves as a power-down input. When $\mathrm{D}_{\mathrm{C}}$ goes low, both encode and decode time slots are set to one on the second subsequent frame sync pulse. Time slot one corresponds to the eight CLKx or. CLK ${ }_{R}$ cycles starting one cycle from the nominal leading edge of $\mathrm{FS}_{x}$ or $\mathrm{FS}_{R}$ respectively. As in the time slot assignment mode, the $D_{X}$ output is inhibited for one additional frame after the circuit is powered up. A logical "1" on $D_{C}$ powers the CODEC down on the second subsequent FSx pulse.
A second fixed time slot method is to operate CLK $_{C}$ continuously. Placing a "1" on $D_{C}$ will then cause the serial control register to fill up with ones. With B1 and B2 equal to "1" the CODEC will power-down. Placing a " 0 " on $D_{C}$ will cause the serial control register to fill up with zeroes, assigning time slot one to both the encoder and decoder and powering up the device. One important restriction with this method of operation is that the rising transition of $\mathrm{D}_{\mathrm{C}}$ must occur at least 8 cycles of $\mathrm{CLK}_{\mathrm{c}}$ prior to FS . If this restriction is not followed, it is possible that on the frame prior to power-down, the encoder could be assigned to an incorrect time slot (e.g., $1,3,7,15$ or 31 ), resulting in a possible PCM bus conflict.

## Serial Control Port

When the TP3020/TP3021 is operated in the time slot assignment mode or the fixed time slot mode with continuous clock, the data on $\mathrm{D}_{\mathrm{C}}$ is shifted into the serial control register, bit 1 first. In the time slot assignment mode, depending on B1 and B2, the data in the RCV or XMT time slot registers is updated at the second $F S_{R}$ or $F S_{x}$ pulse after the first CLK $C$ pulse, or the CODEC is powered down. In the continuous clock fixed time slot mode, the CODEC is powered up or down at every second $\mathrm{FS}_{\mathrm{R}}$ or FS X pulse. The control register data is interpreted as follows:

| B1 | B2 | Action |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | Assign time slot to encoder and decoder |  |  |  |  |
| 0 | 1 | Assign time slot to encoder |  |  |  |  |
| 1 | 0 | Assign time slot to decoder |  |  |  |  |
| 1 | 1 | Power-down CODEC |  |  |  |  |
| B3 | B4 | B5 | B6 | B7 | B8 | Time Slot |
| 0 | 0 | 0 | 0 | 0 | 0 | 1 |
| 0 | 0 | 0 | 0 | 0 | 1 | 2 |
| 0 | 0 | 0 | 0 | 1 | 0 | 3 |
| 0 | 0 | 0 | 0 | 1 | 1 | 4 |
| . | . | . | . | . | . | . |
| . | . | . | . | . | . | . |
| . | $\cdot$ | . | . | . | . | . |
| 1 | 1 | 1 | 1 | 1 | 0 | 63 |
| 1 | 1 | 1 | 1 | 1 | 1 | 64 |

During the power-down command, bits 3 through 8 are ignored. Note that with 64 possible time slot assignments it is frequently possible to assign a time slot which does not exist. This can be useful to disable an encoder or decoder without powering down the CODEC.

## Signaling

The TP3020 $\mu$-law CODEC contains circuitry to insert and extract signaling information for the PCM data. The transmit signaling. frame is signified by widening the $\mathrm{FS} \times$ pulse from one cycle of CLKX to two or more cycles.
When this occurs, the data present on the SIGx input at the eighth clock pulse of the encode time slot is inserted into the last bit of the PCM data stream. A receive signaling frame is indicated in a similar fashion by widening the $F S_{R}$ pulse to two or more cycles of CLKR.
During a receive signaling frame, the last PCM bit shifted in is latched into a flip-flop and appears at the $\mathrm{SIG}_{\mathrm{R}}$ output. This output will remain unchanged until the next signaling frame, until a power-down is executed or until power is removed from the device. Since the least significant bit of the PCM data is lost during a signaling frame, the decoder interprets the bit as a " $1 / 2$ " (i.e., half way between a " 0 " and a " 1 "). This minimizes the noise and distortion due to the signaling.

## Functional Description

## Encodling Delay

The encoding process begins immediately at the end of the encode time slot and is concluded no later than 17 time slots later. In normal applications, this PCM data is not shifted out until the next time slot $125 \mu$ S later, resulting in an encoding delay of $125 \mu \mathrm{~S}$. In some applications it is possible to operate the CODEC at a higher frame rate to reduce this delay. With a 2.048 MHz clock, the FS rate could be increased to 15 kHz reducing the delay from $125 \mu \mathrm{~S}$ to 67 $\mu \mathrm{S}$.

## Decoding Delay

The decoding process begins immediately after the end of the decoder time slot. The output of the decoder sample and hold amplifier is updated $28^{\circ} \mathrm{CLK}_{\mathrm{R}}$ cycles later.

The decoding delay is therefore approximately 28 clock cycles plus one half of a frame time or $81 \mu \mathrm{~S}$ for a 1.544 MHz system with an 8 kHz frame rate or $76 \mu \mathrm{~S}$ for a 2.048 MHz system with an 8 kHz frame rate. Again, for some applications the frame rate could be increased to reduce this delay.

## Typlcal Application

A typical application of the TP3020/TP3021 used in conjunction with the TP3040 PCM filter is shown. The values of resistor R1 and DC blocking capacitor C1, are non-critical. The capacitor value should exceed $0.1 \mu \mathrm{~F}, \mathrm{R} 1$ should not exceed $160 \mathrm{k} \Omega$, and the product R1 $\times \mathrm{C} 1$ should exceed 4 rms.

## Typical Application



TL/H/5538-5
The power supply deccupling capacitors should be $0.1 \mu \mathrm{~F}$. In order to take advantage of the excellent noise performance of the TP3020/TP3021/TP3040, care must be taken in board layout to prevent coupling of digital noise into the sensitive analog lines.
*The external sample/hold capacitor required for use with pin-compatible NMOS CODECs introduces attenuation due to the capacitive divider formed with C1. The SC pins connect $V F_{X}$ to this sample/hold capacitor (via a 300 n resistor) to ensure gain compatibility. The TP3020/TP3021 itself does not require an external sample/hold capacitor.

## TP3040/TP3040A PCM Monolithic Filter

## General Description

The TP3040/TP3040A filter is a monolithic circuit containing both transmit and receive filters specifically designed for PCM CODEC filtering applications in 8 kHz sampled systems.
The filter is manufactured using double-poly silicon gate CMOS technology. Switched capacitor integrators are used to simulate classical LC ladder filters which exhibit low component sensitivity.

## TRANSMIT FILTER STAGE

The transmit filter is a fifth order elliptic low pass filter in series with a fourth order Chebyshev high pass filter. It provides a flat response in the passband and rejection of signals below 200 Hz and above 3.4 kHz .

## RECEIVE FILTER STAGE

The receive filter is a fifth order elliptic low pass filter designed to reconstruct the voice signal from the decoded/demultiplexed signal which, as a result of the sampling process, is a stair-step signal having the inherent $\sin x / x$ frequency response. The receive filter approximates the function required to compensate for the degraded frequency response and restore the flat passband response.

## Features

- Exceeds all D3/D4 and CCITT specifications

■ $+5 \mathrm{~V},-5 \mathrm{~V}$ power supplies

- Low power consumption: 45 mW (0 dBm0 into 600 ) 30 mW (power amps disabled)
- Power down mode: 0.5 mW
- 20 dB gain adjust range
- No external anti-aliasing components
- Sin $x / x$ correction in receive filter
- $50 / 60 \mathrm{~Hz}$ rejection in transmit filter
- TTL and CMOS compatible logic
- All inputs protected against static discharge due to handling


## Block and Connection Diagrams



## Absolute Maximum Ratings

| Supply Voltages | $\pm 7 \mathrm{~V}$ |
| :--- | ---: |
| Power Dissipation | 1 W/Package |
| Input Voltage | $\pm 7 \mathrm{~V}$ |
| Output Short-Circuit Duration | Continuous |
| Operating Temperature Range | $-25^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Storage Temperature | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead Temperature(Soldering, 10 seconds) | $300^{\circ} \mathrm{C}$ |

## DC Electrical Characteristics

Unless otherwise noted, $T_{A}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 5 \%, \mathrm{~V}_{\mathrm{BB}}=-5.0 \mathrm{~V} \pm 5 \%$, clock frequency is 2.048 MHz . Typical parameters are specified at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{BB}}=-5.0 \mathrm{~V}$. Digital interface voltages measured with respect to digital ground, GNDD. Analog voltages measured with respect to analog ground, GNDA.

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| POWER DISSIPATION |  |  |  |  |  |  |
| $\mathrm{I}_{\mathrm{CCO}}$ | $\mathrm{V}_{\text {CC }}$ Standby Current | PDN $=\mathrm{V}_{\mathrm{DD}}$, Power Down Mode |  | 50 | 100 | $\mu \mathrm{A}$ |
| $I_{\text {BBO }}$ | $\mathrm{V}_{\text {BB }}$ Standby Current | PDN $=V_{D D}$, Power Down Mode |  | 50 | 100 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{CC1}}$ | $V_{C C}$ Operating Current | PWRI $=\mathrm{V}_{\text {BB }}$, Power Amp Inactive |  | 3.0 | 4.0 | mA |
| $\mathrm{I}_{\mathrm{BB} 1}$ | $V_{B B}$ Operating Current | PWRI $=\mathrm{V}_{\text {BB }}$, Power Amp Inactive |  | 3.0 | 4.0 | mA |
| $\mathrm{I}_{\mathrm{CC2}}$ | $\mathrm{V}_{\mathrm{CC}}$ Operating Current | Note 1 |  | 4.6 | 6.4 | mA |
| $\mathrm{I}_{\mathrm{BB} 2}$ | $V_{B B}$ Operating Current | Note 1 |  | 4.6 | 6.4 | mA |

DIGITAL INTERFACE

| $\mathrm{I}_{\text {INC }}$ | Input Current, CLK | $\mathrm{V}_{\mathrm{BB}} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\mathrm{CC}}$ | -10 | 10 | $\mu \mathrm{A}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\text {INP }}$ | Input Current, PDN | $\mathrm{V}_{\mathrm{BB}} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ | -100 |  | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {INO }}$ | Input Current, CLKO | $V_{B B} \leq V_{I N} \leq V_{C C}-0.5 \mathrm{~V}$ | - 10 | -0.1 | $\mu \mathrm{A}$ |
| $V_{\text {IL }}$ | Input Low Voltage, CLK, PDN |  | 0 | 0.8 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage, CLK, PDN |  | 2.2 | $\mathrm{V}_{\mathrm{CC}}$ | V |
| $V_{\text {ILO }}$ | Input Low Voltage, CLK0 | , | $V_{B B}$ | $\mathrm{V}_{\mathrm{BB}}+0.5$ | V |
| $V_{110}$ | Input Intermediate Voltage, CLKO |  | -0.8 | 0.8 | V |
| $V_{\text {IHO }}$ | Input High Voltage, CLKO |  | $\mathrm{V}_{\mathrm{CC}}-0.5$ | $\mathrm{V}_{\mathrm{CC}}$ | V |

TRANSMIT INPUT OP AMP

| $\left\|B_{x}\right\|$ | Input Leakage Current, $\mathrm{VF}_{\mathrm{x}} \mathrm{I}$ | $\mathrm{V}_{\mathrm{BB}} \leq \mathrm{VF} \mathrm{F}_{\mathrm{X}} \leq \mathrm{V}_{\mathrm{CC}}$ | -100 |  | 100 | nA |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| R1x ${ }^{1}$ | Input Resistance, $\mathrm{VF}_{\mathrm{x}} \mathrm{I}$ | $\mathrm{V}_{\mathrm{BB}} \leq \mathrm{VF}_{\mathrm{x}} \backslash \leq \mathrm{V}_{\mathrm{CC}}$ | 10 |  |  | $\mathrm{M} \Omega$ |
| $\mathrm{VOS}_{x} \mathrm{l}$ | Input Offset Voltage, $\mathrm{VF}_{\mathrm{x}} \mathrm{I}$ | $-2.5 \mathrm{~V} \leq \mathrm{V}_{\text {IN }} \leq+2.5 \mathrm{~V}$ | -20 |  | 20 | mV |
| $V_{\text {CM }}$ | Common-Mode Range, $\mathrm{VF}_{\mathrm{x}} \mathrm{I}$ |  | -2.5 |  | 2.5 | $V$ |
| CMRR | Common-Mode Rejection Ratio | $-2.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{IN}} \leq 2.5 \mathrm{~V}$ | 60 |  |  | dB |
| PSRR | Power Supply Rejection of $\mathrm{V}_{\mathrm{CC}}$ or $V_{B B}$ |  | 60 |  |  | dB |
| $\mathrm{R}_{\mathrm{OL}}$ | Open Loop Output Resistance, GS ${ }_{x}$ |  |  | 1 |  | k $\Omega$ |
| $\mathrm{R}_{\mathrm{L}}$ | Minimum Load Resistance, $\mathrm{GS}_{\mathrm{x}}$ |  | 10 |  |  | k $\Omega$ |
| $\mathrm{C}_{\mathrm{L}}$ | Maximum Load Capacitance, $\mathrm{GS}_{\times}$ |  |  |  | 100 | pF |
| $\mathrm{VO}_{x} \mathrm{l}$ | Output Voltage Swing, $\mathrm{GS}_{\mathrm{x}}$ | $R_{L} \geq 10 \mathrm{k}$ | $\pm 2.5$ |  |  | V |
| AVOL | Open Loop Voltage Gain, $\mathrm{GS}_{\mathrm{x}}$ | $\mathrm{R}_{\mathrm{L}} \geq 10 \mathrm{k}$ | 5,000 |  |  | VIV |
| $\mathrm{F}_{\mathrm{c}}$ | Open Loop Unity Gain Bandwidth, GS ${ }_{x}$ |  |  | 2 |  | MHz |



## AC Electrical Characteristics (Continued)

Unless otherwise specified, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. All parameters are specified for a signal level of 0 dBm 0 at 1 kHz . The 0 dBm 0 level is assumed to be 1.54 Vrms measured at the output of the transmit or receive filter.

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| RECEIVE FILTER (Unless otherwise noted, the receive filter is preceded by a $\sin x / x$ filter with an input signal level of 1.54 Vrms.) |  |  |  |  |  |  |
| $1 \mathrm{~B}_{\text {R }}$ | Input Leakage Current, $\mathrm{VF}_{\mathrm{R}} \mathrm{I}$ | $-3.2 \mathrm{~V} \leq \mathrm{V}_{1 \mathrm{~N}} \leq 3.2 \mathrm{~V}$ | -100 |  | 100 | nA |
| $\mathrm{RI}_{\mathrm{R}}$ | Input Resistance, $\mathrm{VF}_{\mathrm{R}} \mathrm{l}$ |  | 10 |  |  | $\mathrm{M} \Omega$ |
| $\mathrm{RO}_{\mathrm{R}}$ | Output Resistance, $\mathrm{VF}_{\mathrm{R}} \mathrm{O}$ |  |  | 1 | 3 | $\Omega$ |
| $\mathrm{CL}_{\mathrm{R}}$ | Load Capacitance, $\mathrm{VF}_{\mathrm{R}} \mathrm{O}$ |  |  |  | 100 | pF |
| $\mathrm{RL}_{\text {R }}$ | Load Resistance, $\mathrm{VF}_{\mathrm{R}} \mathrm{O}$ |  | 10 |  |  | k $\Omega$ |
| PSRR3 | Power Supply Rejection of $\mathrm{V}_{\mathrm{CC}}$ or $V_{B B}, V F_{R} O$ | $\mathrm{VF}_{\mathrm{R}} \mathrm{I}$ Connected to GNDA $\mathrm{f}=1 \mathrm{kHz}$ | 35 |  |  | dB |
| $\mathrm{VOS}_{\mathrm{R}} \mathrm{O}$ | Output DC Offset, $\mathrm{VF}_{\mathrm{R}} \mathrm{O}$ | $V F_{\mathrm{R}} \mathrm{I}$ Connected to GNDA | -200 |  | 200 | mV |
| GA ${ }_{R}$ | Absolute Gain | $\begin{aligned} & f=1 \mathrm{kHz}(\text { TP3040A }) \\ & f=1 \mathrm{kHz}(\text { TP3040 }) \end{aligned}$ | $\left\lvert\, \begin{gathered} -0.1 \\ -0.125 \end{gathered}\right.$ | 0 0 | $\begin{gathered} 0.1 \\ 0.125 \end{gathered}$ | dB <br> dB |
| $\mathrm{GR}_{\mathrm{R}}$ | Gain Relative to Gain at 1 kHz | Below 300 Hz |  |  | 0.125 | dB |
|  |  | 300 Hz to 3.0 kHz (TP3040A) | -0.125 |  | 0.125 | dB |
|  |  | 300 Hz to 3.0 kHz (TP3040) | -0.15 |  | 0.15 | dB |
|  |  | 3.3 kHz | -0.35 |  | 0.03 | dB |
|  |  | 3.4 kHz | -0.7 |  | -0.1 | dB |
|  |  | 4.0 kHz |  |  | -14 | dB |
|  |  | 4.6 kHz and Above |  |  | -32 | dB |
| $\mathrm{DA}_{\text {R }}$ | Absolute Delay at 1 kHz |  |  |  | 100 | $\mu \mathrm{S}$ |
| $D_{\text {R }}$ | Differential Envelope Delay 1 kHz to 2.6 kHz |  |  |  | 100 | $\mu \mathrm{S}$ |
| $D P_{R} 1$ | Single Frequency Distortion Products | $\mathrm{f}=1 \mathrm{kHz}$ |  |  | $-48$ | dB |
| $\mathrm{DP}_{\mathrm{R}} 2$ | Distortion at Maximum Signal Level | 2.2 Vrms Input to $\operatorname{Sin} \mathrm{x} / \mathrm{x}$ Filter, $\mathrm{f}=1 \mathrm{kHz}, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k}$ |  |  | -45 | dB |
| $N \mathrm{C}_{\mathrm{R}}$ | Total C-Message Noise at $\mathrm{VF}_{\mathrm{R}} \mathrm{O}$ |  |  | 3 | 5 | dBrnc0 |
| $\mathrm{GA}_{R}{ }^{\text {T }}$ | Temperature Coefficient of 1 kHz Gain |  |  | 0.0004 |  | $\mathrm{dB} /{ }^{\circ} \mathrm{C}$ |
| $G A_{R} S$ | Supply Voltage Coefficient of 1 kHz Gain |  |  | 0.01 |  | $\mathrm{dB} / \mathrm{V}$ |
| $C T_{X R}$ | Crosstalk, Transmit to Receive $20 \log \frac{V F_{R} O}{V F_{X} O}$ | Transmit Filter Output $=2.2 \mathrm{Vrms}$ $V F_{\mathrm{R}} \mathrm{I}=0 \mathrm{Vrms}, \mathrm{f}=0.3 \mathrm{kHz}$ to 3.4 kHz Measure $\mathrm{VF}_{\mathrm{R}} \mathrm{O}$ |  |  | -70 | dB |
| $\mathrm{GR}_{\mathrm{R}} \mathrm{L}$ | Gaintracking Relative to $\mathrm{GA}_{R}$ | $\begin{aligned} & \text { Output Level }=+3 \mathrm{dBmO} \\ & +2 \mathrm{dBmO} \text { to }-40 \mathrm{dBmo} \\ & -40 \mathrm{dBm0} \text { to }-55 \mathrm{dBm0} \\ & \text { Note } 5 \end{aligned}$ | $\begin{gathered} -0.1 \\ -0.05 \\ -0.1 \end{gathered}$ |  | $\begin{gathered} 0.1 \\ 0.05 \\ 0.1 \end{gathered}$ | dB <br> dB <br> dB |

## AC Electrical Characteristics (Continued)

Unless otherwise specified, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. All parameters are specified for a signal level of $0 \mathrm{dBm0}$ at 1 kHz . The $0 \mathrm{dBm0}$ level is assumed to be 1.54 Vrms measured at the output of the transmit or receive filter.

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| RECEIVE OUTPUT POWER AMPLIFIER |  |  |  |  |  |  |
| IBP | Input Leakage Current, PWRI | $-3.2 \mathrm{~V} \leq \mathrm{V}_{\text {IN }} \leq 3.2 \mathrm{~V}$ | 0.1 |  | 3 | ${ }_{\mu}{ }^{*}$ |
| RIP | Input Resistance, PWRI |  | 10 |  |  | $\mathrm{M} \Omega$ |
| ROP1 | Output Resistance, PWRO +, PWRO - | Amplifiers Active |  | 1 |  | $\Omega$ |
| CLP | Load Capacitance, PWRO +, PWRO - |  |  |  | 500 | pF |
| $G A_{P}{ }^{+}$ | Gain, PWRI to PWRO + | $\mathrm{R}_{\mathrm{L}}=600 \Omega$ Connected Between |  | 1 |  | VIV |
| GAP- | Gain, PWRI to PWRO - | PWRO + and PWRO - , Input Level $=0 \mathrm{dBm0}$ (Note 4) |  | -1 |  | VIV |
| GRPL | Gaintracking Relative to $0 \mathrm{dBm0}$ Output Level, Including Receive Filter | $\begin{aligned} & V=2.05 \mathrm{Vrms}, R_{\mathrm{L}}=600 \Omega \\ & \mathrm{~V}=1.75 \mathrm{Vrms}, R_{\mathrm{L}}=300 \Omega \end{aligned}(\text { Notes } 4,5)$ | $\begin{aligned} & -0.1 \\ & -0.1 \end{aligned}$ |  | 0.1 0.1 | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \end{aligned}$ |
| $S / D_{P}$ | Signal/Distortion | $\left.\begin{array}{l} \mathrm{V}=2.05 \mathrm{Vrms}, R_{\mathrm{L}}=600 \Omega \\ \mathrm{~V}=1.75 \mathrm{Vrms}, \mathrm{R}_{\mathrm{L}}=300 \Omega \end{array} \text { (Notes } 4,5\right)$ |  |  | -45 -45 | dB <br> dB |
| VOSP | Output DC Offset, PWRO +, PWRO - | PWRI Connected to GNDA | -50 |  | 50 | mV |
| PSRR5 | Power Supply Rejection of $\mathrm{V}_{\mathrm{CC}}$ or $V_{B B}$ | PWRI Connected to GNDA | 45 |  |  | dB |

Note 1: Maximum power consumption will depend on the load impedance connected to the power amplifier. The specification listed assumes 0 dBm is delivered to $600 \Omega$ connected from PWRO + to PWRO -
Note 2: Voltage input to receive filter at $O V, V F_{R} O$ connected to PWRI, $600 \Omega$ from PWRO + to PWRO - . Output measured from PWRO + to PWRO - .
Note 3: The $0 \mathrm{dBm0}$ level for the filter is assumed to be 1.54 Vrms measured at the output of the XMT or RCV filter.
 For $R_{L}=300 \Omega 2$ the 0 dBm 0 level is 1.22 Vrms .
Note 5: $\mathrm{VF}_{\mathrm{R}} \mathrm{O}$ connected to PWRI , input signal applied to $\mathrm{VF}_{\mathrm{R}} \mathrm{I}$.

## Typical Application



Note 1: Transmit voltage gain $=\frac{R 1+R 2}{R 2} \times \sqrt{2}$ (The filter itself introduces a 3 dB gain $),(R 1+R 2 \geq 10 \mathrm{k})$
Note 2: Receive gain $=\frac{R 4}{R 3+R 4}$
( $\mathrm{P} 3+\mathrm{R} 4 \geq 10 \mathrm{k}$ )
Note 3: In the configuration shown, the receive filter power amplifiers will drive a $600 \Omega \mathrm{~T}$ to R termination to a maximum signal level of 8.5 dBm . An alternative arrangement, using a transformer winding ratio equivalent to $1.414: 1$ and $300 \Omega$ resistor, $R_{\mathrm{S}}$, will provide a maximum signal level of 10.1 dBm across a $600 \Omega$ termination impedance.

## Description of Pin Functions

| Pin |  |  |
| :---: | :---: | :---: |
| No. | Name | Function |
| 1 | $V F_{x} I^{+}$ | The non-inverting input to the transmit filter stage. |
| 2 | $V F_{x} I^{-}$ | The inverting input to the transmit filter stage. |
| 3 | $\mathrm{GS}_{\mathrm{x}}$ | The output used for gain adjustments of the transmit filter. |
| 4 | $V F_{R} \mathrm{O}$ | The low power receive filte output. This pin can directly drive the receive port of an electronic hybrid. |
| 5 | PWRI | The input to the receive filte differential power amplifier. |
| 6 | PWRO + | The non-inverting output of the receive filter powe amplifier. This output can directly interface conven tional transformer hybrids. |
| 7 | PWRO - | The inverting output of the receive filter power amplifier This output can be used with PWRO + to differentially drive a transformer hybrid. |
| 8 | $V_{B B}$ | The negative power supply pin. Recommended input is -5 V . |
| 9 | $\mathrm{V}_{\mathrm{Cc}}$ | The positive power supply pin. The recommended inpu is 5 V . |
| 10 | $V F_{R} \mathrm{l}$ | The input pin for the receive filter stage. |



## Pin

No.
11

GNDA
$V F_{x} O$

## Function

Digital ground input pin. All digital signals are referenced to this pin.
Master input clock. Input frequency can be selected as $2.048 \mathrm{MHz}, 1.544 \mathrm{MHz}$ or 1.536 MHz .

The input pin used to power down the TP3040/TP3040A during idle periods. Logic 1 ( $V_{C C}$ ) input voltage causes a power down condition: An internal pull-up is provided.
This input pin selects internal counters in accordance with the CLK input clock frequency:
CLK Connect CLKO to:
2048 kHz
1544 kHz
1536 kHz
An internal pull-up is
provided.
Analog ground input pin. All
analog signals are rofer-
enced to this pin. Not inter-
nally connected to GNDD.
The output of the transmit
filter stage.

## Functional Description

The TP3040/TP3040A monolithic filter contains four main sections; Transmit Filter, Receive Filter, Receive Filter Power Amplifier, and Frequency Divider/Select Logic (Figure 1). A brief description of the circuit operation for each section is provided below.

## Transmit Filter

The input stage of the transmit filter is a CMOS operational amplifier which provides an input resistance of greater than $10 \mathrm{M} \Omega$, a voltage gain of greater than 10,000 , low power consumption (less than 3 mW ), high power supply rejection, and is capable of driving a $10 \mathrm{k} \Omega$ load in parallel with up to 25 pF . The inputs and output of the amplifier are accessible for added flexibility. Non-inverting mode, inverting mode, or differential amplifier mode operation can be implemented with external resistors. It can also be connected to provide a gain of up to 20 dB without degrading the overall filter performance.
The input stage is followed by a prefilter which is a twopole RC active low pass filter designed to attenuate high frequency noise before the input signal enters the switched-capacitor high pass and low pass filters.

A high pass filter is provided to reject 200 Hz or lower noise which may exist in the signal path. The low pass portion of the switched-capacitor filter provides stopband attenuation which exceeds the D3 and D4 specifications as well as the CCITT G712 recommendations.

The output stage of the transmit filter, the postfilter, is also a two-pole RC active low pass filter which attenuates clock frequency noise by at least 40 dB . The output of the transmit filter is capable of driving a $\pm 3.2 \mathrm{~V}$ peak to peak signal into a $10 \mathrm{k} \Omega$ load in parallel with up to 25 pF .

## Receive Filter

The input stage of the receive filter is a prefilter which is similar to the transmit prefilter. The prefilter attenuates high frequency noise that may be present on the receive input signal. A switched capacitor low pass filter follows the prefilter to provide the necessary passband flatness, stopband rejection and $\sin \mathrm{x} / \mathrm{x}$ gain correction. A postfilter which is similar to the transmit postfilter follows the low pass stage. It attenuates clock frequency noise and provides a low output impedance capable of directly driving an electronic subscriber-line-interface circuit.

## Receive Filter Power Amplifiers

Two power amplifiers are also provided to interface to transformer coupled line circuits. These two amplifiers are driven by the output of the receive postfilter through gain setting resistors, R3, R4 (Figure 2). The power amplifiers can be deactivated, when not required, by connecting the power amplifier input (pin 5) to the negative power supply $\mathrm{V}_{\mathrm{BB}}$. This reduces the total filter power consumption by approximately $10 \mathrm{~mW}-20 \mathrm{~mW}$ depending on output signal amplitude.

## Power Down Control

A power down mode is also provided. A logic 1 power down command applied on the PDN pin (pin 13) will reduce the total filter power consumption to less than 1 mW . Connect PDN to GNDD for normal operation.

## Frequency Divider and Select Logic Circuit

This circuit divides the external clock frequency down to the switching frequency of the low pass and high pass switched capacitor filters. The divider also contains a TTL - CMOS interface circuit which converts the external TTL clock level to the CMOS logic level required for the divider logic. This interface circuit can also be directly driven by CMOS logic. A frequency select circuit is provided to allow the filter to operate with $2.048 \mathrm{MHz}, 1.544 \mathrm{MHz}$ or 1.536 MHz clock frequencies. By connecting the frequency select pin CLKO (pin 14) to $\mathrm{V}_{\mathrm{CC}}$, a 2.048 MHz clock input frequency is selected. Digital ground selects 1.544 MHz and $\mathrm{V}_{\mathrm{BB}}$ selects 1.536 MHz .

## Applications Information

## Gain Adjust

Figure 2 shows the signal path interconnections between the TP3040/TP3040A and the TP3020 single-channel CODEC. The transmit RC coupling components have been chosen both for minimum passband droop and to present the correct impedance to the CODEC during sampling.

Optimum noise and distortion performance will be obtained from the TP3040/TP3040A filter when operated with system peak overload voltages of $\pm 2.5 \mathrm{~V}$ to $\pm 3.2 \mathrm{~V}$ at $\mathrm{V} F_{\mathrm{x}} \mathrm{O}$ and $V F_{R} \mathrm{O}$. When interfacing to a PCM CODEC with a peak overload voltage outside this range, further gain or attenuation may be required.

For example, the TP3040/TP3040A filter can be used with the TP3000 series CODEC which has a 5.5 V peak overload voltage. A gain stage following the transmit filter output and an attenuation stage following the CODEC output are required.

## Board Layout

Care must be taken in PCB layout to minimize power supply and ground noise. Analog ground (GNDA) of each filter should be connected to digital ground (GNDD) at a single point, which should be bypassed to both power supplies. Further power supply decoupling adjacent to each filter and CODEC is recommended. Ground loops should be avoided, both between GNDA and GNDD and between the GNDA traces of adjacent filters and CODECs.

## TP3051, TP3056 Monolithic Parallel Data Interface CMOS CODEC/FILTER Family

## General Description

The TP3051, TP3056 family consists of a $\mu$-law and A-law monolithic PCM CODEC/filter set utilizing the AID and D/A conversion architecture shown in Figure 1, and a parallel I/O data bus interface. The devices are fabricated on National's advanced double-poly CMOS process (microCMOS).
The transmit section consists of an input gain adjust amplifier, an active RC pre-filter, and a switched-capacitor bandpass filter that rejects signals below 200 Hz and above 3400 Hz . A compressing coder samples the filtered signal and encodes it in the $\mu$-255 law or A-law PCM format. Auto-zero circuitry is included on-chip. The receive section consists of an expanding decoder which reconstructs the analog signal from the compressed $\mu$-law or A-law code, and a low pass filter which corrects for the $\sin x / x$ response of the decoder output and rejects signals above 3400 Hz . The receive output is a single-ended power amplifier capable of driving low impedance loads. The TP3051 $\mu$-law and TP3056 A-law devices are pin compatible parallel interface CODEC/filters for bus-oriented systems. They are ideally suited for use with the TP3100 family of digital line interface controllers (DLIC) in switching system applications. The DLIC communicates with the main switch controller via integrated data, signaling and control channels, and provides local time-slot and space switching capability for up to 32 TP3051 or TP3056 CODECs.

## Features

- Complete CODEC and filtering system including:
-Transmit high pass and low pass filtering
-Receive low pass filter with $\sin x / x$ correction
-Receive power amplifier
-Active RC noise filters
$-\mu$-255 law COder and DECoder-TP3051
-A-law COder and DECoder-TP3056
-Internal precision voltage reference
-Internal auto-zero circuitry
- Meets or exceeds, all D3/D4 and CCITT specifications
- $\pm 5 \mathrm{~V}$ operation
- Low operating power-typically 60 mW
- Power-down standby mode-typically 3 mW
$\pm$ High speed TRI-STATE ${ }^{\oplus}$ data bus
- 2 loopback test modes


## Connection Diagram

Order Number TP3051J or TP3056J See NS Package J20A

Dual-In-Line Package


## Block Diagram



FIGURE 1. Parallel CODEC/Filter

## Pin Description

| Pin No. | Name | Function | Pln <br> No. | Name | Function |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | $V_{B B}$ | Negative power supply pin. | 7 | DB6 | Bit $6 \mathrm{I} / \mathrm{O}$ on the data bus. |
|  |  | $V_{B B}=-5 V \pm 5 \%$. | 8 | DB5 | Bit $5 \mathrm{l} / \mathrm{O}$ on the data bus. |
| 2 | GNDA | Analog ground. All analog signals are | 9 | DB4 | Bit $41 / \mathrm{O}$ on the data bus. |
| 3 |  | referenced to this pin. Analog output of the receive power | 10 | GNDD | Digital ground. All digital signals are referenced to this pin. |
|  | $V F_{R} \mathrm{O}$ | amplifier. This output can drive a $600 \Omega$ load to $\pm 2.5 \mathrm{~V}$. | 11 | DB3 | Bit $31 / O$ on the data bus. |
|  |  | Positive power supply voltage pin for | 12 | DB2 | Bit $2 \mathrm{l} / \mathrm{O}$ on the data bus. |
| 45 | $V_{\text {CCA }}$ | Positive power supply voltage pin for the analog circuitry. $V_{C C A}=5 \mathrm{~V} \pm 5 \%$. | 13 | DB1 | Bit $1 / / \mathrm{O}$ on the data bus. |
|  |  | Must be connected to $V_{C C D}$. | 14 | DB0 | Bit $01 / O$ on the data bus. This is the PCM sign bit. |
| 5 | $\overline{C S}$ | Device chip select input which controls READ, WRITE and TRI-STATE operations on the data bus. $\overline{C S}$ does not control the state of any analog functions. | 15 | CLK | The clock input for the switchedcapacitor filters and CODEC. Clock frequency must be $768 \mathrm{kHz}, 772 \mathrm{kHz}$, 1.024 MHz or 1.28 MHz and must be |
| 6 | DB7 | Bit 7 I/O on the data bus. The PCM LSB. |  |  | synchronous with the system clock input. |

Pin Description (Continued)

| Pin <br> No. | Name | Function |
| :--- | :--- | :--- |
| 16 | $\overline{\mathrm{PCM} / \mathrm{CNTL}}$ | This control input determines whether <br> the information on the data bus is <br> PCM data or control data. |
| 17 | $\mathrm{~V}_{\mathrm{CCD}}$ | Positive power supply pin for the bus <br> drivers. $\mathrm{V}_{\mathrm{CCD}}=5 \mathrm{~V} \pm 5 \%$. Must be con- <br> nected to $\mathrm{V}_{\mathrm{CCA}}$. |
| 18 | $\mathrm{GS}_{\mathrm{X}}$ | Analog output of the transmit input <br> amplifier. Used to externally set gain. <br> Inverting input of the transmit input <br> amplifier. |
| 20 | $\mathrm{VFFXI}^{-}$ | Non-inverting input of the transmit <br> input amplifier. |

## CLOCK AND DATA BUS CONTROL

The CLK input signal provides timing for the encode and decode logic and the switched-capacitor filters. It must be one of the frequencies listed in Table I and must be correctly selected by control bits C 0 and C 1 .
CLK also functions as a READ/ $\overline{\text { WRITE }}$ control signal, with the device reading the data bus on a positive half-clock cycle and writing the bus on a negative half-clock cycle, as shown in Figure 4.

## Functional Description

## POWER-UP

When power is first applied, power-on reset circuitry initializes the CODEC/filter and sets it in the power-down mode. All non-essential circuits are deactivated and the data bus outputs, DB0-DB7, and receive power amplifier output, $\mathrm{VF}_{\mathrm{R}} \mathrm{O}$, are in high impedance states.

The TP3051, TP3056 is powered-up via a command to the control register (see Control Register Functions). This sets the device in the standby mode with all circuitry activated, but encoding and decoding do not begin until PCM READ and PCM WRITE chip selects occur.

TABLE I. CONTROL BIT FUNCTIONS

| Control Bits | Function |
| :---: | :---: |
| C0, C1 | Select Clock Frequency |
| C2, C3 | Digital and Analog Loopback <br> C2 C3 Mode <br> 1 X digital loopback <br> 01 analog loopback <br> 0 normal |
| C4 | $\begin{aligned} & \text { Power-Down/Power-Up } \\ & 1=\text { power-down } \\ & 0=\text { power-up } \end{aligned}$ |
| C5 | ```TP3051 - Don't care TP3056 1 = A-law without even bit inversion \(0=A \cdot\) law with even bit inversion``` |

TABLE I. CONTROL BIT FUNCTIONS (Continued)

| Control Bits | Function |
| :---: | :---: |
| $\mathrm{C} 6-\mathrm{C} 7$ | Don't care |

## DATA BUS NOMENCLATURE

The normal order for serial PCM transmission is sign bit first, whereas the normal order for serial data is LSB first. For compatibility with the TP3110/TP3120 DLIC, the parallel data bus is defined as follows:

| Data Type | DB0 | DB7 |
| :--- | :---: | :---: |
| PCM | Sign Bit | LSB |
| Control Data | C0 | C7 |

## READING THE BUS

If CLK is low when $\overline{\mathrm{CS}}$ goes low, bus data is gated in during the next positive half-clock cycle of CLK and latched on the negative-going transition. If $\overline{P C M} / C N T L$ is low during the falling $\overline{\mathrm{CS}}$ transition, then the bus data is defined as PCM voice data, which is latched into the receive register. This also functions as an internal receive frame synchronization pulse to start a decode cycle and must occur once per receive frame; i.e., at an 8 kHz rate.
If $\overline{\text { PCM }} / \mathrm{CNTL}$ is high during the falling $\overline{\mathrm{CS}}$ transition, the bus data is latched into the control register. This does not affect frame synchronization.

## WRITING THE bus

If CLK is high when $\overline{C S}$ goes low, at the next falling transition of CLK, the bus drivers are enabled and either the PCM transmit data or the contents of the control register are gated onto the bus, depending on the level of $\overline{P C M} / C N T L$ at the $\overline{C S}$ transition. If $\overline{P C M} / C N T L$ is low during the $\overline{C S}$ falling transition, the transmit register data is written to the bus. An internal transmit frame synchronization pulse is also generated to start an encode cycle, and this must occur once per transmit frame; i.e., at an 8 kHz rate.
If $\overline{\mathrm{PCM}} / \mathrm{CNTL}$ is high during the $\overline{\mathrm{CS}}$ falling transition, the control register data is written to the bus. This does not affect frame synchronization.

The receive register contents may also be written back to the bus, as described in the Digital Loopback section.

Except during a WRITE cycle, the bus drivers are in TRISTATE mode.

## CONTROL REGISTER FUNCTIONS

Writing to the control register allows the user to set the various operating states of the TP3051 and TP3056. The control register can also be read back via the data bus to verify the current operating mode of the device.

1. CLK Select

Since one of three distinct clock frequencies may be used, the actual frequency must be known by the device for proper operation of the switched-capacitor filters. This is achieved by writing control register bits

## Functional Description (Continued)

C 0 and C 1 , normally in the same WRITE cycle that pow-ers-up the device, and before any PCM data transfers take place.
2. Digital Loopback

In order to establish that a valid path has been selected through a network, it is sometimes desirable to be able to send data through the network to its destination, then loop it back through the network return path to the originating source where the data can be verified. This loopback function can be performed in the TP3051, TP3056 by setting control register bit C2 to 1 . With C2 set, the PCM data in the receive register will be written back onto the data bus during the next PCM WRITE cycle. In the digital loopback mode, the receive section is set to an idle channel condition in order to maintain a low impedance termination at $V F_{R} O$.
3. Analog Loopback

In the analog loopback mode, the transmit filter input is switched from the gain adjust amplifier to the receive power amplifier output, forming a unity-gain loop from the receive register back to the transmit register. This mode is entered by setting control register bits C 2 to 0 and C3 to 1. The receive power amplifier continues to drive the load in this mode.
4. Power-Down/Power-Up

The TP3051, TP3056 may be put in the power-down mode by setting control register bit C4 to 1. Conversely, setting bit C4 to 0 powers-up the device.

## TRANSMIT FILTER AND ENCODE SECTION

The transmit section input is an operational amplifier with provision for gain adjustment using two external resistors, see Figure 2. The low noise and wide bandwidth allow gains in excess of 20 dB across the audio passband to be realized. The op amp drives a unity-gain filter consisting of


Non-inverting transmit gain $=20 \log _{10}\left(\frac{R 1+\mathrm{R} 2}{R 2}\right)$
Set gain to provide peak overload level $=\mathrm{t}_{\text {MAX }}$ at $\mathrm{GSX}_{\mathrm{X}}$ (see Transmission Characteristics)
a 2nd order RC active pre-filter, followed by an 8th order switched-capacitor bandpass filter clocked at 256 kHz . The output of this filter directly drives the encoder sample-and-hold circuit. The A/D is of companding type according to $\mu$-255 law (TP3051) or A-law (TP3056) coding schemes. A precision voltage reference is trimmed in manufacturing to provide an input overload ( $\mathrm{t}_{\mathrm{MAX}}$ ) of nominally 2.5 V peak (see table of Transmission Characteristics). Any offset voltage due to the filters or comparator is cancelled by sign bit integration in the auto-zero circuit.
The total encoding delay referenced to a PCM WRITE chip select will be approximately $165 \mu \mathrm{~S}$ (due to the transmit filter) plus $125 \mu$ s (due to encoding delay), which totals $290 \mu \mathrm{~s}$.

## DECODER AND RECEIVE FILTER SECTION

The receive section consists of an expanding DAC which drives a 5 th order switched-capacitor low pass filter clocked at 256 kHz . The decoder is of A-law (TP3056) or $\mu$-law (TP3051) coding law and the 5th order low pass filter corrects for the $\sin \mathrm{x} / \mathrm{x}$ attenuation due to the $8 \mathrm{kHzsample/}$ hold. The filter is then followed by a 2nd order RC active post-filter. The power amplifier output stage is capable of driving a $600 \Omega$ load to a level of 7.2 dBm . The receive section has unity-gain. Following a PCM READ chip select, the decoding cycle begins, and $10 \mu$ s later the decoder DAC output is updated. The total decoder delay is $\sim 10 \mu \mathrm{~s}$ (decoder update) plus $110 \mu \mathrm{~S}$ (filter delay) plus $62.5 \mu \mathrm{~S}$ ( $1 / 2$ frame), which gives approximately $180 \mu \mathrm{~s}$.


Maximum output power $=7.2 \mathrm{dBm}$ total, 4.2 dBm to the load.


See Applications Information for attenuator design guide.

FIGURE 3. Receive Gain Adjustment

## Absolute Maximum Ratings

| GNDD to GNDA | $\pm 0.3 \mathrm{~V}$ | Operating Temperature Range - | $-25^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| :---: | :---: | :---: | :---: |
| $V_{\text {CCA }}$ or $V_{\text {CCD }}$ to GNDD or GNDA | 7 V | Storage Temperature Range - | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| $V_{B B}$ to GNDD or GNDA | -7V | Lead Temperature(Soldering, 10 seconds) | s) $300^{\circ} \mathrm{C}$ |
| Voltage at Any Analog Input or Output | $V_{C C}+0.3 V$ to $V_{B B}-0.3 V$ |  |  |
| Voltage at Any Digital Input or Output | +0.3V to GNDD-0.3V |  |  |

Electrical Characteristics Unless otherwise noted: $V_{C C A}=V_{C C D}=5.0 \mathrm{~V} \pm 5 \%, V_{B B}=-5 \mathrm{~V} \pm 5 \%$, $G N D D=G N D A=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$; typical characteristics specified at nominal supply voltages, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$; all digital signals are referenced to GNDD, all analog signals are referenced to GNDA.

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DIGITAL INTERFACE |  |  |  |  |  |  |
| $V_{\text {IL }}$ | Input Low Voltage |  |  |  | 0.6 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage |  | 2.2 |  |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Low Voltage | DB0-DB7, $\mathrm{I}_{\mathrm{L}}=2.5 \mathrm{~mA}$ |  |  | 0.4 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | DB0-DB7, $\mathrm{I}_{\mathrm{H}}=-2.5 \mathrm{~mA}$ | 2.4 |  |  | V |
| $I_{\text {IL }}$ | Input Low Current | GNDD $\leq V_{\text {IN }} \leq V_{\text {IL }}$, All Digital Inputs | -10 |  | 10 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{IH}}$ | Input High Current | $\mathrm{V}_{\mathrm{IH}} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ | -10 |  | 10 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {OZ }}$ | Output Current in High Impedance State (TRI-STATE) | DB0-DB7, GNDD $\leq \mathrm{V}_{0} \leq \mathrm{V}_{\mathrm{CC}}$ | -10 |  | 10 | $\mu \mathrm{A}$ |
| ANALOG INTERFACE WITH TRANSMIT INPUT AMPLIFIER (ALL DEVICES) |  |  |  |  |  |  |
| I, XA | Input Leakage Current | $-2.5 \mathrm{~V} \leq \mathrm{V} \leq+2.5 \mathrm{~V}, \mathrm{~V} \mathrm{Fl}^{+}$or $\mathrm{VF}_{\mathrm{XI}}{ }^{-}$ | -200 |  | 200 | nA |
| $\mathrm{R}_{1} \times \mathrm{A}$ | Input Resistance | $-2.5 \mathrm{~V} \leq \mathrm{V} \leq+2.5 \mathrm{~V}, \mathrm{~V} \mathrm{~F}_{\mathrm{X}}{ }^{+}$or $\mathrm{V} \mathrm{F}_{\mathrm{X}}{ }^{-}$ | 10 |  |  | $\mathrm{M} \Omega$ |
| $\mathrm{R}_{0} \mathrm{XA}$ | Output Resistance, GSx | Closed Loop, Unity Gain |  | 1 | 3 | $\Omega$ |
| RLXA | Load Resistance, GS ${ }_{X}$ |  | 10 |  |  | k $\Omega$ |
| $C_{L} \times A$ | Load Capacitance, GS ${ }_{\text {x }}$ |  |  |  | 50 | pF |
| $V_{O} \times A$ | Output Dynamic Range, GS ${ }_{\text {x }}$ | $\mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ | $\pm 2.8$ |  |  | V |
| $A_{V} \times 1$ | Voltage Gain | $\mathrm{VF}_{\mathrm{X}}{ }^{+}$to $\mathrm{GS}_{\mathrm{X}}$ | 5000 |  |  | VIV |
| $F_{U} \times 1$ | Unity-Gain Bandwidth |  | 1 | 2 |  | MHz |
| $V_{\text {OS }} X A$ | Offset Voltage |  | -20 |  | 20 | mV |
| $V_{C M} X A$ | Common-Mode Voltage |  | -2.5 |  | 2.5 | V |
| CMRRXA | Common-Mode Rejection Ratio |  | 60 |  |  | dB |
| PSRRXA | Power Supply Rejection Ratio |  | 60 |  |  | dB |
| RECEIVE POWER AMPLIFIER (ALL DEVICES) |  |  |  |  |  |  |
| RoRF | Output Resistance, $\mathrm{VF}_{\mathrm{R}} \mathrm{O}$ |  |  | 1 | 3 | $\Omega$ |
| $\mathrm{R}_{\mathrm{L}} \mathrm{RF}$ | Load Resistance | $V F_{R} \mathrm{O}= \pm 2.5 \mathrm{~V}$ | 600 |  |  | $\Omega$ |
| $\mathrm{C}_{\text {L }} \mathrm{RF}$ | Load Capacitance |  |  |  | 50 | pF |
| $\mathrm{VOS}_{\mathrm{R}} \mathrm{O}$ | Output DC Offset Voltage |  | $-200$ |  | 200 | mV |
| POWER DISSIPATION (ALL DEVICES) |  |  |  |  |  |  |
| $I_{\text {cco }}$ | Power-Down Current |  |  | 0.5 | 1.5 | mA |
| $\mathrm{l}_{\mathrm{BB} 0}$ | Power-Down Current |  |  | 0.05 | 0.3 | mA |
| $\mathrm{I}_{\mathrm{CC} 1}$ | Active Current |  |  | 6.0 | 9.0 | mA |
| $\mathrm{I}_{\mathrm{BB} 1}$ | Active Current |  |  | 6.0 | 9.0 | mA |

## Timing Specifications

| Symbol | Parameter | Conditions | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {PC }}$ | Period of Clock |  | 760 |  | ns |
| $\mathrm{twCH}^{\text {w }}$ | Width of Clock High |  | 330 |  | ns |
| $t_{\text {WCL }}$ | Width of Clock Low |  | 330 |  | ns |
| ${ }^{\text {t }} \mathrm{CC}$ | Rise Time of Clock |  |  | 50 | ns |
| $t_{\text {FC }}$ | Fall Time of Clock |  |  | 50 | ns |
| $t_{\text {scs }}$ | Set-Up Time of CLK High or Low |  | 100 |  | ns |
| thes | Hold Time from $\overline{\mathrm{CS}}$ Low to CLK |  | 100 |  | ns |
| twcs | Width of Chip Select |  | 100 |  | ns |
| ${ }^{\text {tSPCM }}$ | Set-Up Time of PCM/CNTL |  | 0 |  | ns |
| ${ }_{\text {thPCM }}$ | Hold Time of PCM/CNTL |  | 100 |  | ns |
| ${ }_{\text {t }}^{\text {SDI }}$ | Set-Up Time of Data In |  | 50 |  | ns |
| $\mathrm{t}_{\mathrm{HDI}}$ | Hold Time of Data In |  | 20 |  | ns |
| todo | Delay Time to Data Out Valid | $\mathrm{C}_{\mathrm{L}}=0 \mathrm{pF}$ to 200 pF | 90 | 260 | ns |
| $t_{\text {DDZ }}$ | Delay Time to Data Output Disabled | $\mathrm{C}_{\mathrm{L}}=0 \mathrm{pF}$ to 200 pF | 20 | 80 | ns |

## Switching Time Waveforms



FIGURE 4. Timing Waveforms for TP3051, TP3056

Note 1: This diagram shows that READ and WRITE $\overline{\mathrm{CS}}$ pulses may occur on consecutive half-cycles of CLK, although this is not a restriction. READ and WRITE $\overline{C S}$ pulses must each occur at an 8 kHz rate.

Transmission Characteristics (All Devices) Unless otherwise specified: $T_{A}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$, $\mathrm{V}_{\mathrm{CCA}}=\mathrm{V}_{\mathrm{CCD}}=5 \mathrm{~V} \pm 5 \%, \mathrm{~V}_{\mathrm{BB}}=-5 \mathrm{~V} \pm 5 \%, \mathrm{GNDD}=\mathrm{GNDA}=0 \mathrm{~V}, \mathrm{f}=1.02 \mathrm{kHz}, \mathrm{V}_{I N}=0 \mathrm{dBmO}$, transmit input amplifier connected for unity-gain non-inverting.

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| AMPLITUDE RESPONSE |  |  |  |  |  |  |
|  | Absolute Levels | Nominal 0 dBm 0 Level is 4 dBm (6008) |  |  |  |  |
|  | 0 dBm 0 | $\begin{aligned} & \text { TP3051 } \\ & \text { TP3056 } \end{aligned}$ |  | $\begin{aligned} & 1.2276 \\ & 1.2276 \end{aligned}$ |  | Vrms <br> Vrms |
| $t_{\text {max }}$ | Maximum Overload Level | TP3051 ( +3.17 dBm 0 ) TP3056 ( +3.14 dBm 0 ) |  | $\begin{aligned} & 2.501 \\ & 2.492 \end{aligned}$ |  | $\begin{aligned} & V_{D C} \\ & v_{D C} \end{aligned}$ |
| $G_{X A}$ | Transmit Gain, Absolute | $\begin{aligned} & T_{A}=25^{\circ} \mathrm{C}, \mathrm{~V}_{\mathrm{CCA}}=\mathrm{V}_{\mathrm{CCD}}=5.0 \mathrm{~V}, \\ & V_{B B}=-5.0 \mathrm{~V} \\ & \text { Input at } \dot{G} S_{X}=0 \mathrm{dBm0} \text { at } 1020 \mathrm{~Hz} \end{aligned}$ | $-0.15$ |  | 0.15 | dB |
| $\mathrm{G}_{\mathrm{XR}}$ | Transmit Gain, Relative to GXA | $\begin{aligned} & f=16 \mathrm{~Hz} \\ & f=50 \mathrm{~Hz} \\ & f=60 \mathrm{~Hz} \end{aligned}$ |  |  | $\begin{aligned} & -40 \\ & -30 \\ & -26 \end{aligned}$ | dB $d B$ $d B$ |
|  |  | $\mathrm{f}=200 \mathrm{~Hz}$ | -1.8 |  | -0.1 | dB |
|  |  | $\mathrm{f}=300 \mathrm{~Hz}-3000 \mathrm{~Hz}$ | -0.15 |  | 0.15 | dB |
|  |  | $\mathrm{f}=3300 \mathrm{~Hz}$ | -0.35 |  | 0.05 | dB |
|  |  | $f=3400 \mathrm{~Hz}$ | -0.7 |  | 0 | dB. |
|  |  | $\mathrm{f}=4000 \mathrm{~Hz}$ |  |  | -14 | dB |
|  |  | $\mathrm{f}=4600 \mathrm{~Hz}$ and Up, Measure Response from 0 Hz to 4000 Hz |  |  | -32 | dB |
| $G_{\text {XAT }}$ | Absolute Transmit Gain Variation with Temperature | $\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |  |  | $\pm 0.1$ | dB |
| $\mathrm{G}_{\mathrm{XAV}}$ | Absolute Transmit Gain Variation with Supply Voltage | $V_{C C A}=V_{C C D}=5 \mathrm{~V} \pm 5 \%, V_{B B}=-5 \mathrm{~V} \pm 5 \%$ |  |  | $\pm 0.05$ | dB |
| $\mathrm{G}_{\text {XRL }}$ | Transmit Gain Variation with Level | Sinusoidal Test Method |  |  |  |  |
|  |  | $\mathrm{VF}_{\mathrm{XI}} \mathrm{I}^{+}=-40 \mathrm{dBmo} \text { to }+3 \mathrm{dBm0}$ | -0.2 |  | 0.2 | dB |
|  |  | $V \mathrm{~F}_{\mathrm{X}} \mathrm{I}^{+}=-50 \mathrm{dBm0}$ to $-40 \mathrm{dBm0}$ | -0.4 |  | 0.4 | dB |
|  |  | $V \mathrm{~F}_{\mathrm{X}}{ }^{+}=-55 \mathrm{dBm0}$ to $-50 \mathrm{dBm0}$ | -1.2 |  | 1.2 | dB |
| $\mathrm{G}_{\text {RA }}$ | Receive Gain, Absolute | $T_{A}=25^{\circ} \mathrm{C}, \mathrm{~V}_{C C A}=V_{C C D}=5 \mathrm{~V}, V_{B B}=-5 \mathrm{~V}$ <br> Input = Digital Code Sequence for $0 \mathrm{dBm0}$ Signal at 1020 Hz | -0.15 |  | 0.15 | dB |
| $\mathrm{G}_{\text {RR }}$ | Receive Gain, Relative to $\mathrm{G}_{\text {RA }}$ | $\mathrm{f}=0 \mathrm{~Hz}$ to 3000 Hz |  |  |  | dB |
|  |  | $\mathrm{f}=3300 \mathrm{~Hz}$ | $-0.35$ |  | 0.05 | dB |
|  |  | $\mathrm{f}=3400 \mathrm{~Hz}$ | -0.7 |  | 0 | dB |
|  |  | $\mathrm{f}=4000 \mathrm{~Hz}$ |  |  | -14 | dB |
| $\mathrm{G}_{\text {RAT }}$ | Absolute Recceive Gain Variation with Temperature | $\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |  |  | $\pm 0.1$ | dB |
| $\mathrm{G}_{\text {RAV }}$ | Absolute Receive Gain Variation with Supply Voltage | $\mathrm{V}_{\mathrm{CCA}}=\mathrm{V}_{C C D}=5 \mathrm{~V} \pm 5 \%, \mathrm{~V}_{\mathrm{BB}}=-5 \mathrm{~V} \pm 5 \%$ |  |  | $\pm 0.05$ | dB |
| $\mathrm{G}_{\text {RRL }}$ | Receive Gain Variation with Level | Sinusoidal Test Method; Reference Input PCM Code Corresponds to an Ideally Encoded - 10 dBm0 Signal |  |  |  |  |
|  |  | PCM Level $=-40 \mathrm{dBm0}$ to $+3 \mathrm{dBm0}$ | -0.2 |  | 0.2 |  |
|  |  | PCM Level $=-50 \mathrm{dBm0}$ to $-40 \mathrm{dBm0}$ | -0.4 |  | 0.4 | dB |
|  |  | PCM Level $=-55 \mathrm{dBm0}$ to $-50 \mathrm{dBm0}$ | -1.2 |  | 1.2 | dB |
| $\mathrm{V}_{\text {Ro }}$ | Receive Output Drive Level | $\mathrm{R}_{\mathrm{L}}=600 \Omega$ | -2.5 |  | 2.5 | V |

Transmission Characteristics (Continued) (All Devices) Unless otherwise specified: $T_{A}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$, $V_{C C A}=V_{C C D}=5 \mathrm{~V} \pm 5 \%, V_{B B}=-5 \mathrm{~V} \pm 5 \%, G N D D=G N D A=0 V, f=1.02 \mathrm{kHz}, V_{I N}=0 \mathrm{dBm0}$, transmit input amplifier connected for unity-gain non-inverting.

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ENVELOPE DELAY DISTORTION WITH FREQUENCY |  |  |  |  |  |  |
| $D_{\text {XA }}$ | Transmit Delay, Absolute | $f=1600 \mathrm{~Hz}$ |  | 290 | 315 | $\mu \mathrm{S}$ |
| $\mathrm{D}_{\mathrm{XR}}$ | Transmit Delay, Relative to $\mathrm{D}_{\mathrm{XA}}$ | $\mathrm{f}=500 \mathrm{~Hz}-600 \mathrm{~Hz}$ |  | 195 | 220 | $\mu \mathrm{S}$ |
|  |  | $\mathrm{f}=600 \mathrm{~Hz}-800 \mathrm{~Hz}$ |  | 120 | 145 | $\mu \mathrm{S}$ |
|  |  | $\mathrm{f}=800 \mathrm{~Hz}-1000 \mathrm{~Hz}$ |  | 50 | 75 | $\mu \mathrm{S}$ |
|  |  | $f=1000 \mathrm{~Hz}-1600 \mathrm{~Hz}$ |  | 20 | 40 | $\mu \mathrm{S}$ |
|  |  | $\mathrm{f}=1600 \mathrm{~Hz}-2600 \mathrm{~Hz}$ |  | 55 | 75 | $\mu \mathrm{S}$ |
|  |  | $\mathrm{f}=2600 \mathrm{~Hz}-2800 \mathrm{~Hz}$ |  | 80 | 105 | $\mu \mathrm{S}$ |
|  |  | $\mathrm{f}=2800 \mathrm{~Hz}-3000 \mathrm{~Hz}$ |  | 130 | 155 | $\mu \mathrm{S}$ |
| $\mathrm{D}_{\text {RA }}$ | Receive Delay, Absolute | $f=1600 \mathrm{~Hz}$ |  | 180 | 200 | $\mu \mathrm{S}$ |
| $\mathrm{D}_{\mathrm{RR}}$ | Receive Delay, Relative to $\mathrm{D}_{\text {RA }}$ | $\mathrm{f}=500 \mathrm{~Hz}-1000 \mathrm{~Hz}$ |  | $-25$ |  | $\mu \mathrm{S}$ |
|  |  | $f=1000 \mathrm{~Hz}-1600 \mathrm{~Hz}$ | -30 | $-20$ |  | $\mu \mathrm{S}$ |
|  |  | $\mathrm{f}=1600 \mathrm{~Hz}-2600 \mathrm{~Hz}$ |  | 70 | 90 | $\mu \mathrm{S}$ |
|  |  | $\mathrm{f}=2600 \mathrm{~Hz}-2800 \mathrm{~Hz}$ |  | 100 | 125 | $\mu \mathrm{S}$ |
|  |  | $\mathrm{f}=2800 \mathrm{~Hz}-3000 \mathrm{~Hz}$ |  | 145 | 175 | $\mu \mathrm{S}$ |
| NOISE |  |  |  |  |  |  |
| $\mathrm{N}_{\mathrm{XC}}$ | Transmit Noise, C Message Weighted | TP3051, $\mathrm{VF}_{\mathrm{X}}{ }^{+}=0 \mathrm{~V}$ |  | 12 | 15 | dBrnCo |
| $N_{\text {XP }}$ | Transmit Noise, P Message Weighted | TP3056, $\mathrm{VF}_{\mathrm{X}}{ }^{+}=0 \mathrm{~V}$ |  | $-74$ | $-69$ <br> (Note1) | $\mathrm{dBm0p}$ |
| $\mathrm{N}_{\text {RC }}$ | Receive Noise, C Message Weighted | TP3051, PCM Code Equals Alternating Positive and Negative Zero |  | 8 | 11 | dBrnCo |
| $\mathrm{N}_{\text {RP }}$ | Receive Noise, P Message Weighted | TP3056, PCM Code Equals Positive Zero |  | -82 | -79 | dBm0p |
| $N_{\text {RS }}$ | Noise, Single Frequency | $\mathrm{f}=0 \mathrm{kHz}$ to 100 kHz , Loop Around Measurement, $\mathrm{VF}_{\mathrm{X}}{ }^{+}=0 \mathrm{~V}$ | - |  | $-53$ | dBm0 |
| $\mathrm{PPSR}_{\mathrm{X}}$ | Positive Power Supply Rejection, Transmit | $\begin{aligned} & V F_{X} I^{+}=0 \mathrm{~V}, \\ & V_{C C A}=V_{C C D}=5.0 \mathrm{~V}_{\mathrm{DC}}+100 \mathrm{mVrms} \end{aligned}$ |  |  |  |  |
|  |  | $\begin{aligned} & V_{C C A}=V_{C C D}=5.0 V_{D C}+100 \mathrm{mVrms} \\ & f=0 \mathrm{kHz}-50 \mathrm{kHz} \end{aligned}$ | 40 |  |  | dBC |
| NPSR ${ }_{\text {X }}$ | Negative Power Supply Rejection, Transmit | $\begin{aligned} & V F_{X} I^{+}=0 \mathrm{Vrms} \\ & \mathrm{~V}_{\mathrm{BR}}=-5.0 \mathrm{~V} \mathrm{DC}+100 \mathrm{mVrms} \end{aligned}$ |  |  |  |  |
|  |  | $\begin{aligned} V_{B B} & =-5.0 V_{D C}+100 \mathrm{mVrms} \\ f & =0 \mathrm{kHz}-50 \mathrm{kHz} \end{aligned}$ | 40 |  |  | dBC |
| $\mathrm{PPSR}_{\mathrm{R}}$ | Positive Power Supply Rejection, Receive | PCM Code Equals Positive Zero for TP3051 and TP3056 |  |  |  |  |
|  |  | $\begin{aligned} V_{C C} & =5.0 V_{D C}+100 \mathrm{mVrms} \\ f & =0 \mathrm{~Hz}-4000 \mathrm{~Hz} \\ \mathrm{f} & =4 \mathrm{kHz}-25 \mathrm{kHz} \\ \mathrm{f} & =25 \mathrm{kHz}-50 \mathrm{kHz} \end{aligned}$ | 40 40 36 |  |  | dBC dBC dBC |
| $N P S R_{R}$ | Negative Power Supply Rejection, Receive | PCM Code Equals Positive Zero for TP3051 and TP3056 |  |  |  |  |
|  |  | $\begin{aligned} V_{B B} & =-5.0 V_{D C}+100 \mathrm{mVrms} \\ f & =0 \mathrm{~Hz}-4000 \mathrm{~Hz} \\ f & =4 \mathrm{kHz}-25 \mathrm{kHz} \\ \mathrm{f} & =25 \mathrm{kHz}-50 \mathrm{kHz} \end{aligned}$ | 40 40 36 |  |  | dBC <br> dBC <br> dBC |
| sos | Spurious Out-of-Band Signals at the Channel Output | Loop Around Measurement, 0 dBmO , $300 \mathrm{~Hz}-3400 \mathrm{~Hz}$ Input Applied to $\mathrm{VF}_{\mathrm{X}}{ }^{+}$, Measure Individual Image Signals at $V F_{R} \mathrm{O}$ |  |  |  |  |
|  |  | $4600 \mathrm{~Hz}-7600 \mathrm{~Hz}$ |  |  | -32 | dB |
|  |  | $\begin{aligned} & 7600 \mathrm{~Hz}-8400 \mathrm{~Hz} \\ & 8400 \mathrm{~Hz}-100,000 \mathrm{~Hz} \end{aligned}$ |  |  | -40 -32 | dB |

Transmission Characteristics (Continued) (All Devices) Unless otherwise specified: $T_{A}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$, $V_{C C A}=V_{C C D}=5 \mathrm{~V} \pm 5 \%, V_{B B}=-5 \mathrm{~V} \pm 5 \%, G N D D=G N D A=0 \mathrm{~V}, f=1.02 \mathrm{kHz}, \mathrm{V}_{I N}=0 \mathrm{dBm} 0$, transmit input amplifier connected for unity-gain non-inverting.

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DISTORTION |  |  |  |  |  |  |
| $\begin{aligned} & \operatorname{STD}_{X} \\ & \operatorname{STD}_{R} \end{aligned}$ | Signal to Total Distortion <br> Transmit or Receive Half-Channel | Sinusoidal Test Method $\begin{array}{rlr} \text { Level } & =3.0 \mathrm{dBmO} & \\ & =0 \mathrm{dBmO} \text { to }-30 \mathrm{dBm0} \\ & =-40 \mathrm{dBmo} & \text { XMT } \\ & & \text { RCV } \\ & =-55 \mathrm{dBmo} & \text { XMT } \\ & & \text { RCV } \end{array}$ | $\begin{aligned} & 33 \\ & 36 \\ & 29 \\ & 30 \\ & 14 \\ & 15 \end{aligned}$ |  |  | dBC dBC dBC dBC dBC dBC |
| $S H F D$ | Single Frequency Distortion, Transmit |  |  |  | -46 | dB |
| $S F D_{R}$ | Single Frequency Distortion, Receive |  |  |  | -46 | dB |
| IMD | Intermodulation Distortion | Loop Around Measurement, $V F_{X^{\prime}}{ }^{+}=-4 \mathrm{dBm0}$ to -21 dBmo , Two Frequencies in the Range $300 \mathrm{~Hz}-3400 \mathrm{~Hz}$ |  |  | -41 | dB |
| CROSSTALK |  |  |  |  |  |  |
| $\begin{aligned} & C T_{X \cdot R} \\ & C T_{R-X} \end{aligned}$ | Transmit to Receive Crosstalk 0 dBm0 Transmit Level <br> Receive to Transmit Crosstalk 0 dBmO Receive Level | $f=300 \mathrm{~Hz}-3400 \mathrm{~Hz} \text { at } 0 \mathrm{dBm0}$ Steady PCM Receive Code $f=300 \mathrm{~Hz}-3400 \mathrm{~Hz}$ |  | $\begin{aligned} & -90 \\ & -90 \end{aligned}$ | $\begin{gathered} -75 \\ -70 \\ \text { (Note 2) } \end{gathered}$ | dB $d B$ |

Note 1: Measured by extrapolation from the distortion test result.
Note 2: $\mathrm{CT}_{\mathrm{F} \cdot \mathrm{X}}$ is measured with a -40 dBm 0 activating signal applied at $\mathrm{VF}_{\mathrm{x}}{ }^{1}$.

## ENCODING FORMAT AT DATA BUS OUTPUT



## Applications Information

## POWER SUPPLIES

While the pins of the TP3051 family are well protected against electrical misuse, it is recommended that the standard CMOS practice be followed, ensuring that ground is connected to the device before any other connections are made. In applications where the printed circuit board may be plugged into a "hot" socket with power and clocks already present, an extra long ground pin in the connector should be used. GNDA and GNDD MUST be connected together adjacent to each CODEC/filter, not on the connector or backplane wiring.

All ground connections to each device should meet at a common point as close as possible to the GNDA pin. This minimizes the interaction of ground return currents flowing through a common bus impedance. $0.1 \mu \mathrm{~F}$ supply decoupling capacitors should be connected from this common ground point to $V_{C C A}$ and $V_{B B}$.

For best performance, the ground point of each CODEC/ filter on a card should be connected to a common card ground in star formation, rather than via a ground bus. This common ground point should be decoupled to $V_{C C}$ and $V_{B B}$ with $10 \mu \mathrm{~F}$ capacitors.


The positive power supply to the bus drivers, $V_{C C D}$, is provided on a separate pin from the positive supply for the CODEC and filter circuits to minimize noise injection when driving the bus. $\mathrm{V}_{C C A}$ and $\mathrm{V}_{C C D}$ MUST be connected together close to the CODEC/filter at the point where the $0.1 \mu \mathrm{~F}$ decoupling capacitor is connected.

## RECEIVE GAIN ADJUSTMENT

For applications where a TP3050 family CODEC/filter receive output must drive a $600 \Omega$ load, but a peak swing lower than $\pm 2.5 \mathrm{~V}$ is required, the receive gain can be easily adjusted by inserting a matched $T$-pad or $\pi$-pad at the output. Table II lists the required resistor values for $600 \Omega$ terminations. As these are generally non-standard values, the equations can be used to compute the attenuation of the closest practical set of resistors. It may be necessary to use unequal values for the R1 or R4 arms of the attenuators to achieve a precise attenuation. Generally it is tolerable to allow a small deviation of the input impedance from nominal while still maintaining a good return loss. For example a 30 dB return loss against $600 \Omega$ is obtained if the output impedance of the attenuator is in the range $282 \Omega$ to $319 \Omega$ (assuming a perfect transformer).

TABLE II. ATTENUATOR TABLES FOR $Z 1=Z 2=300 \Omega$ (ALL VALUES IN $\Omega$ )

| dB | R1 | R2 | R3 | R4 |
| :---: | :---: | :---: | :---: | :---: |
| 0.1 | 1.7 | 26 k | 3.5 | 52 k |
| 0.2 | 3.5 | 13 k | 6.9 | 26 k |
| 0.3 | 5.2 | 8.7 k | 10.4 | 17.4 k |
| 0.4 | 6.9 | 6.5 k | 13.8 | 13 k |
| 0.5 | 8.5 | 5.2 k | 17.3 | 10.5 k |
| 0.6 | 10.4 | 4.4 k | 21.3 | 8.7 k |
| 0.7 | 12.1 | 3.7 k | 24.2 | 7.5 k |
| 0.8 | 13.8 | 3.3 k | 27.7 | 6.5 k |
| 0.9 | 15.5 | 2.9 k | 31.1 | 5.8 k |
| 1.0 | 17.3 | 2.6 k | 34.6 | 5.2 k |
| 2 | 34.4 | 1.3 k | 70 | 2.6 k |
| 3 | 51.3 | 850 | 107 | 1.8 k |
| 4 | 68 | 650 | 144 | 1.3 k |
| 5 | 84 | 494 | 183 | 1.1 k |
| 6 | 100 | 402 | 224 | 900 |
| 7 | 115 | 380 | 269 | 785 |
| 8 | 379 | 284 | 317 | 698 |
| 9 | 143 | 244 | 370 | 630 |
| 10 | 156 | 211 | 427 | 527 |
| 11 | 168 | 184 | 490 | 535 |
| 12 | 180 | 161 | 550 | 500 |
| 13 | 190 | 142 | 635 | 473 |
| 14 | 200 | 125 | 720 | 450 |
| 15 | 210 | 110 | 816 | 430 |
| 16 | 218 | 98 | 924 | 413 |
| 18 | 233 | 77 | 1.17 k | 386 |
| 20 | 246 | 61 | 1.5 k | 366 |

## Typical Applications

The benefits of a CODEC/filter with a parallel data bus, rather than the usual serial port, are illustrated in Figure 5. This shows a 16 -channel line card in which the TP3051, TP3056 CODEC/filters share the data bus interface to a TP3110/TP3120 digital line interface controller. The DLIC can access up to 128 channels on the serial backplane, providing fully non-blocking time and space switching capability with optional redundancy. In conjunction with a local microprocessor, typically from the INS8048 family, a standard HDLC control channel can be assigned, providing secure message capability between the line card and the system control processor. The local microprocessor can also collect and process line status and signaling information, off-loading these tasks from the main processor. A prioritized vectored interrupt scheme is used for data transfers between the microprocessor and DLIC.

System flexibility can be further enhanced by adding 2 additional bits per frame to the PCM data, operating the DLIC with $80 \mathrm{~Kb} / \mathrm{s}$ channels rather than $64 \mathrm{~Kb} / \mathrm{s}$ channels.

Another application of the T3051, TP3056 CODEC/filters is in the all-digital telephone. The analog and digital loopback test modes are particularly useful, enabling the switching system to verify the integrity of virtually the complete channel. The transmit op amp can be set for gains in excess of 20 dB , enabling a simple AC connection to an electret microphone (with integral FET buffer) to be made. A receive transducer with an impedance not less than $600 \Omega$ can be driven directly by the receive amplifier, with a resistive network providing gain adjustment and sidetone. Low impedance transducers require an audio matching transformer.


FIGURE 5. Typical 16-Channel Line Card

## TP3052, TP3053, TP3054, TP3057 Monolithic Serial Interface CMOS CODEC/FILTER Family

## General Description

The TP3052, TP3053, TP3054, TP3057 family consists of $\mu$-law and A-law monolithic PCM CODEC/filters utilizing the A/D and D/A conversion architecture shown in Figure 1. and a serial PCM interface. The devices are fabricated using National's advanced double-poly CMOS process (microCMOS).
The encode portion of each device consists of an input gain adjust amplifier, an active RC pre-filter which eliminates very high frequency noise prior to entering a switched-capacitor band-pass filter that rejects signals below 200 Hz and above 3400 Hz . Also included are auto-zero circuitry and a companding coder which samples the filtered signal and encodes it in the companded $\mu$-law or A-law PCM format. The decode portion of each device consists of an expanding decoder, which reconstructs the analog signal from the companded $\mu$-law or A-law code, a low-pass filter which corrects for the $\sin \mathrm{x} / \mathrm{x}$ response of the decoder output and rejects signals above 3400 Hz and is followed by a singleended power amplifier capable of driving low impedance loads. The devices require two $1.536 \mathrm{MHz}, 1.544 \mathrm{MHz}$ or 2.048 MHz transmit and receive master clocks, which may be asynchronous; transmit and receive bit clocks, which may vary from 64 kHz to 2.048 MHz ; and transmit and receive frame sync pulses. The timing of the frame sync pulses and PCM data is compatible with both industry standard formats.

## Features

- Complete CODEC and filtering system (COMBO) including:
- Transmit high-pass and low-pass filtering
- Receive low-pass filter with $\sin x / x$ correction
- Active RC noise filters
- $\mu$-law or A-law compatible COder and DECoder
- Internal precision voltage reference
- Serial I/O interface
- Internal auto-zero circuitry
- $\mu$-law with signaling, TP3020 timing-TP3052
m $\mu$-law with signaling, TP5116A family timing-TP3053
- $\mu$-law without signaling, 16 -pin-TP3054
- A-law, 16-pin-TP3057
- Meets or exceeds all D3/D4 and CCITT specifications
- $\pm 5 \mathrm{~V}$ operation
- Low operating power-typically 60 mW
- Power-down standby mode-typically 3 mW
- Automatic power-down
- TTL or CMOS compatible digital interfaces
- Maximizes line interface card circuit density


## Connection Diagrams

Dual-In-Line Package


Order Number TP3054J or TP3057J NS Package Number J16A

Dual-In-Line Package


Order Number TP3052J
NS Package Number J18A

Dual-In-Line Package


Order Number TP3053J
NS Package Number J20A

## Block Diagram



TL/H/5510-2
FIGURE 1

## Pin Description

| TP3052 Pin No. | TP3053 Pin No. | TP3054 TP3057 Pin No. | Name | Function |
| :---: | :---: | :---: | :---: | :---: |
| 1 | 1 | 1 | $V_{B B}$ | Negative power supply pin. $\mathrm{V}_{\mathrm{BB}}=-5 \mathrm{~V} \pm 5 \%$. |
| 2 | 2 | 2 | GNDA | Analog ground. All signals are referenced to this pin. |
| 3 | 3 | 3 | $V \mathrm{~F}_{\mathrm{R}} \mathrm{O}$ | Analog output of the receive filter. |
| 4 | 4 | 4 | $V_{C C}$ | Positive power supply pin. $\mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V} \pm 5 \%$. |
| 5 | 5 | 5 | $\mathrm{FS}_{\text {R }}$ | Receive frame sync pulse which enables $B_{C L K}$ to shift PCM data into $D_{R} . F_{R}$ is an 8 kHz pulse train. See Figures 2 and 3 for timing details. |
| 6 | 6 | 6 | $\mathrm{D}_{\text {R }}$ | Receive data input. PCM data is shifted into $D_{R}$ following the $F S_{R}$ leading edge. |
| 7 | 7 | 7 | BCLK $/$ /CLKSEL | The bit clock which shifts data into $\mathrm{D}_{\mathrm{R}}$ after the $\mathrm{FS}_{\mathrm{R}}$ leading edge. May vary from 64 kHz to 2.048 MHz . Alternatively, may be a logic input which selects either $1.536 \mathrm{MHz} / 1.544 \mathrm{MHz}$ or 2.048 MHz for master clock in synchronous mode and BCLK $K_{X}$ is used for both transmit and receive directions (see Table 1). |
| 8 | 8 | 8 | MCLK ${ }_{\text {R }}$ /PDN | Receive master clock. Must be $1.536 \mathrm{MHz}, 1.544 \mathrm{MHz}$ or 2.048 MHz . May be asynchronous with MCLKX, but should be synchronous with MCLKX for best performance. When MCLK R is connected continuously low, MCLK X is selected for all internal timing. When MCLK ${ }_{\mathrm{R}}$ is connected continuously high, the device is powered down. |


| TP3052 Pin No. | TP3053 Pin No. | TP3054 TP3057 Pin No. | Name | Function |
| :---: | :---: | :---: | :---: | :---: |
| - | 9 | - | SFF | When high during $\mathrm{FS}_{\mathrm{R}}$, this input indicates a receive signal frame. |
| 9 | 10 | - | SIG R | The eighth bit of the PCM data appears at this output after each receive signaling frame. |
| 10 | 11 | - | $\mathrm{SIG}_{\mathrm{X}}$ | Signal data input. Data at this input is inserted into the 8th bit of the PCM word during transmit signaling frames. |
| - | 12 | - | $\mathrm{SF}_{\mathrm{X}}$ | When high during $\mathrm{FS}_{\mathrm{x}}$, this input indicates a transmit signaling frame. |
| 11 | 13 | 9 | MCLK ${ }_{\text {X }}$ | Transmit master clock. Must be 1.536 MHz , 1.544 MHz or 2.048 MHz . May be asynchronous with MCLKR. |
| 14 | 16 | 12 | $\mathrm{FS}_{\mathrm{X}}$ | Transmit frame sync pulse input which enables BCLK $K_{X}$ to shift out the PCM data on $D_{X} . F S_{X}$ is an 8 kHz pulse train, see Figures 2 and 3 for timing details. |
| 12 | 14 | 10 | $\mathrm{BCLK}_{\mathrm{X}}$ | The bit clock which shifts out the PCM data on $D_{X}$. May vary from 64 kHz to 2.048 MHz , but must be synchronous with MCLKX. |
| 13 | 15 | 11 | $\mathrm{D}_{\mathrm{X}}$ | The TRI-STATE $\otimes$ PCM data output which is enabled by FSx. |
| 15 | 17 | 13 | $\overline{T S}$ | Open drain output which pulses low during the encoder time slot. |
| 16 | 18 | 14 | GS ${ }_{\text {X }}$ | 'Analog output of the transmit input amplifier. Used to externally set gain. |
| 17 | 19 | 15 | $V \mathrm{~F}_{\mathrm{X}}{ }^{-}$ | Inverting input of the transmit input amplifier. |
| 18 | 20 | 16 | $\mathrm{VFX}^{\text {I }}$ | Non-inverting input of the transmit input amplifier. |

## Functional Description

## power-up

When power is first applied, power-on reset circuitry initializes the COMBO and places it into the power-down mode. All non-essential circuits are deactivated and the $D_{x}$ and $\mathrm{VF}_{\mathrm{R}} \mathrm{O}$ outputs are put in high impedance states. To powerup the device, a logical low level or clock must be applied to the MCLK ${ }_{\mathrm{R}}$ /PDN pin and $\mathrm{FS}_{\mathrm{X}}$ and/or $\mathrm{FS}_{\mathrm{R}}$ pulses must be present. Thus, 2 power-down control modes are available. The first is to pull the MCLK ${ }_{R} /$ PDN pin high; the alternative is to hold both $\mathrm{FS}_{\mathrm{X}}$ and $\mathrm{FS}_{\mathrm{R}}$ inputs continuously low-the device will power-down approximately 2 ms after the last FSX or $\mathrm{FS}_{\mathrm{R}}$ pulse. Power-up will occur on the first $\mathrm{FS}_{\mathrm{X}}$ or $\mathrm{FS}_{\mathrm{R}}$ pulse. The TRI-STATE PCM data output, $\mathrm{D}_{\mathrm{X}}$, will remain in the high impedance state until the second $\mathrm{FS}_{\mathrm{X}}$ pulse.

## SYNCHRONOUS OPERATION

For synchronous operation, the same master clock and bit clock should be used for both the transmit and receive directions. In this mode, a clock must be applied to MCLKX and the MCLK $K_{R}$ /PDN pin can be used as a power-down control. A low level on MCLK R $^{\prime}$ /PDN powers up the device and a high level powers down the device. In either case, MCLKX will be selected as the master clock for both the transmit and receive circuits. A bit clock must also be applied to BCLK $X_{X}$ and the BCLK ${ }_{R}$ /CLKSEL can be used to select the proper internal divider for a master clock of 1.536 $\mathrm{MHz}, 1.544 \mathrm{MHz}$ or 2.048 MHz . For 1.544 MHz operation, the device automatically compensates for the 193rd clock pulse each frame.

With a fixed level on the BCLK $K_{R}$ /CLKSEL pin, BCLKX will be selected as the bit clock for both the transmit and receive directions. Table 1 indicates the frequencies of operation which can be selected, depending on the state of $\mathrm{BCLK}_{\mathrm{R}} /$ CLKSEL. In this synchronous mode, the bit clock, BCLKX, may be from 64 kHz to 2.048 MHz , but must be synchronous with MCLKX.
Each $\mathrm{FS}_{\mathrm{X}}$ pulse begins the encoding cycle and the PCM data from the previous encode cycle is shifted out of the enabled $\mathrm{D}_{\mathrm{X}}$ output on the positive edge of BCLKX. After 8 bit clock periods, the TRI-STATE $\mathrm{D}_{\mathrm{X}}$ output is returned to a high impedance state. With an $\mathrm{FS}_{\mathrm{R}}$ pulse, PCM data is latched via the $D_{R}$ input on the negative edge of BCLK $K_{X}$ (or $B C L K_{R}$ if running). $\mathrm{FS}_{X}$ and $\mathrm{FS}_{\mathrm{R}}$ must be synchronous with MCLKX/R.

TABLE 1. SELECTION OF MASTER CLOCK FREQUENCIES

| BCLK $_{\mathbf{R}}$ /CLKSEL | Master Clock <br> Frequency Selected |  |
| :--- | :---: | :---: |
|  |  | TP3052 |
|  | TP3057 | TP3053 |
| Clocked | 2.048 MHz | 1.536 MHz or |
|  |  | 1.544 MHz |
| 0 | 1.536 MHz or | 2.048 MHz |
| 1 (or Open Circuit) | 1.544 MHz |  |
|  | 2.048 MHz | 1.536 MHz or |
|  |  | 1.544 MHz |

## Functional Description (Continued)

## ASYNCHRONOUS OPERATION

For asynchronous operation, separate transmit and receive clocks may be applied. MCLK $K_{X}$ and MCL.K R must be 2.048 MHz for the TP3057, or $1.536 \mathrm{MHz}, 1.544 \mathrm{MHz}$ for the TP3052, 53, 54, and need not be synchronous. For best transmission performance, however, MCLK $\mathrm{K}_{\mathrm{R}}$ should be synchronous with MCLK ${ }_{X}$, which is easily achieved by applying only static logic levels to the MCLK ${ }_{R} /$ PDN pin. This will automatically connect MCLK ${ }_{X}$ to all internal MCLK $K_{R}$ functions (see Pin Description). For 1.544 MHz operation, the device automatically compensates for the 193rd clock pulse each frame. FSX starts each encoding cycle and must be synchronous with MCLKx and BCLKX. FS $\mathrm{R}_{\mathrm{R}}$ starts each decoding cycle and must be synchronous with BCLK ${ }_{R}$. BCLK $_{R}$ must be a clock, the logic levels shown in Table 1 are not valid in asynchronous mode. BCLKX and BCLK $\mathrm{B}_{\mathrm{X}}$ may operate from 64 kHz to 2.048 MHz .

## SHORT FRAME SYNC OPERATION

The COMBO can utilize either a short frame sync pulse (the same as the TP3020/21 CODECs) or a long frame sync pulse (the same as the TP5116A family of CODECs). Upon power initialization, the device assumes a short frame mode. In this mode, both frame sync pulses, $\mathrm{FS}_{\mathrm{X}}$ and $\mathrm{FS}_{\mathrm{F}}$, must be one bit clock period long, with timing relationships specified in Figure 2. With $\mathrm{FS}_{\mathrm{X}}$ high during a falling edge of BCLK ${ }_{X}$, the next rising edge of BCLK ${ }_{X}$ enables the $D_{X}$ TRISTATE output buffer, which will output the sign bit. The following seven rising edges clock out the remaining seven bits, and the next falling edge disables the $D_{X}$ output. With $F S_{R}$ high during a falling edge of $B C L K_{R}$ (BCLK $K_{x}$ in synchronous mode), the next falling edge of BCLK $\mathrm{F}_{\mathrm{R}}$ latches in the sign bit. The following seven falling edges latch in the seven remaining bits. All four devices may utilize the short frame sync pulse in synchronous or asynchronous operating mode.

## LONG FRAME SYNC OPERATION

To use the long (TP5116A-type) frame mode, both the frame sync pulses, $F S_{X}$ and $F_{R}$, must be three or more bit clock periods long, with timing relationships specified in Figure 3. Based on the transmit frame sync, $\mathrm{FS}_{\mathrm{X}}$, the COMBO will sense whether short or long frame sync pulses are being used. For 64 kHz operation, the frame sync pulse must be kept low for a minimum of 160 ns . The $\mathrm{D}_{\mathrm{X}}$ TRI-STATE output buffer is enabled with the rising edge of $F S_{x}$ or the rising edge of BCLK ${ }_{X}$, whichever comes later, and the first bit clocked out is the sign bit. The following seven BCLKX rising edges clock out the remaining seven bits. The $D_{X}$ output is disabled by the falling BCLK $K_{X}$ edge following the eighth rising edge, or by $\mathrm{FS}_{\mathrm{X}}$ going low, whichever comes later. A rising edge on the receive frame sync pulse, $\mathrm{FS}_{\mathrm{R}}$, will cause the PCM data at $D_{R}$ to be latched in on the next eight falling edges of BCLK $_{\mathrm{R}}$ (BCLKX in synchronous mode). All four devices may utilize the long frame sync pulse in synchronous or asynchronous mode.

## SIGNALING

The TP3052 and TP3053 $\mu$-law COMBOs contain circuitry to insert and extract signaling information in the PCM data stream. The TP3052 is intended for short frame sync applications, and the TP3053 for long frame sync applications, although the TP3053 may also be used in short frame sync applications. The TP3054 and TP3057 have no provision for signaling.

Signaling for the TP3052 is accomplished by applying a frame sync pulse two bit clock periods long, as shown in Figure 2. With FSx two bit clock periods long, the data present at SIGx input will be inserted as the LSB in the PCM data transmitted during that frame. With $\mathrm{FS}_{\mathrm{R}}$ two bit clock periods long, the LSB of the PCM data read into the $\mathrm{D}_{\mathrm{f}}$ input will be latched and appear on the $\mathrm{SIG}_{\mathrm{R}}$ output pin until updated following the next signaling frame. The decoder will then interpret the lost LSB as " $1 / 2$ " to minimize noise and distortion. This short frame signaling may also be implemented using the TP3053, providing $\mathrm{SF}_{\mathrm{R}}$ and $\mathrm{SF}_{\mathrm{X}}$ are left open circuit or tied low. The TP3052 is not capable of inserting or extracting signaling information in the long frame mode.
Signaling for the TP3053 may be accomplished in either short or loing frame sync mode. The short mode signaling is the same as the TP3052. For long frame signaling, two additional frame sync pulses are required, $\mathrm{SF}_{\mathrm{X}}$ and $\mathrm{SF}_{\mathrm{R}}$, which indicate transmit and receive signaling frames, respectively. With an $\mathrm{SF}_{\mathrm{X}}$ signaling frame sync, the data present at the SIGx input will be inserted as the LSB in the PCM data transmitted during that frame. With an $\mathrm{SF}_{\mathrm{R}}$ signaling frame sync, the LSB of the PCM data at $D_{R}$ will be latched and appear on the $\mathrm{SIG}_{\mathrm{R}}$ output pin until the next signaling frame. The decoder will also do the " $1 / 2$ " step interpretation to compensate for the loss of the LSB.

## TRANSMIT SECTION

The transmit section input is an operational amplifier with provision for gain adjustment using two external resistors, see Figure 4. The low noise and wide bandwidth allow gains in excess of 20 dB across the audio passband to be realized. The op amp drives a unity-gain filter consisting of RC active pre-filter, followed by an eighth order switched-capacitor bandpass filter clocked at 256 kHz . The output of this filter directly drives the encoder sample-and-hold circuit. The A/D is of companding type according to $\mu$-law (TP3052, TP3053, TP3054) or A-law (TP3057) coding conventions. A precision voltage reference is trimmed in manufacturing to provide an input overload ( $\mathrm{m}_{\mathrm{MAX}}$ ) of nominally 2.5 V peak (see table of Transmission Characteristics). The FSX frame sync pulse controls the sampling of the filter output, and then the successive-approximation encoding cycle begins. The 8 -bit code is then loaded into a buffer and shifted out through $D_{X}$ at the next $F S_{X}$ pulse. The total encoding delay will be approximately $165 \mu \mathrm{~S}$ (due to the transmit filter) plus $125 \mu$ S (due to encoding delay), which totals 290 $\mu \mathrm{S}$. Any offset voltage due to the filters or comparator is cancelled by sign bit integration.

## RECEIVE SECTION

The receive section consists of an expanding DAC which drives a fifth order switched-capacitor low pass filter clocked at 256 kHz . The decoder is A-law (TP3057) or $\mu$-law (TP3052, TP3053, TP3054) and the 5th order low pass filter corrects for the $\sin \mathrm{x} / \mathrm{x}$ attenuation due to the 8 kHz sample/hold. The filter is then followed by a 2nd order RC active post-filter/power amplifer capable of driving a $600 \Omega$ load to a level of 7.2 dBm . The receive section is unity-gain. Upon the occurrence of $\mathrm{FS}_{\mathrm{R}}$, the data at the $\mathrm{D}_{\mathrm{R}}$ input is clocked in on the falling edge of the next eight BCLK ${ }_{R}$ (BCLKK) periods. At the end of the decoder time slot, the decoding cycle begins, and $10 \mu \mathrm{~S}$ later the decoder DAC output is updated. The total decoder delay is $\sim 10 \mu \mathrm{~S}$ (decoder update) plus $110 \mu \mathrm{~S}$ (filter delay) plus $62.5 \mu \mathrm{~S}(1 / 2$ frame), which gives approximately $180 \mu \mathrm{~S}$.

## Absolute Maximum Ratings

| $V_{C C}$ to GNDA | 7 V |
| :--- | ---: |
| $V_{B B}$ to GNDA | -7 V |
| Voltage at any Analog Input |  |
| or Output |  |
|  | $V_{C C}+0.3 V$ to $V_{B B}-0.3 V$ |

Voltage at any Digital Input or
Output
$\mathrm{V}_{\mathrm{CC}}+0.3 \mathrm{~V}$ to GNDA -0.3 V
Operating Temperature Range $\quad-25^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
Storage Temperature Range $\quad-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Lead Temperature (Soldering, 10 seconds) $300^{\circ} \mathrm{C}$

Electrical Characteristics Unless otherwise noted: $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 5 \%, \mathrm{~V}_{\mathrm{BB}}=-5 \mathrm{~V} \pm 5 \%, \mathrm{GNDA}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$; typical characteristics specified at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{BB}}=-5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$; all signals are referenced to GNDA.

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DIGITAL INTERFACE |  |  |  |  |  |  |
| $V_{\text {IL }}$ | Input Low Voltage |  |  |  | 0.6 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage |  | 2.2 |  |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Low Voltage | $\begin{aligned} & D_{X}, I_{L}=3.2 \mathrm{~mA} \\ & S_{R}, I_{L}=1.0 \mathrm{~mA} \\ & T S_{X}, I_{L}=3.2 \mathrm{~mA}, \text { Open Drain } \end{aligned}$ |  |  | $\begin{aligned} & 0.4 \\ & 0.4 \\ & 0.4 \\ & \hline \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | $\begin{aligned} & \mathrm{D}_{\mathrm{X}}, \mathrm{I}_{\mathrm{H}}=-3.2 \mathrm{~mA} \\ & \mathrm{SIG}_{\mathrm{R}}, I_{\mathrm{H}}=-1.0 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 2.4 \\ & 2.4 \\ & \hline \end{aligned}$ |  |  | $\begin{aligned} & v \\ & v \end{aligned}$ |
| IIL | Input Low Current | GNDA $\leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\mathrm{IL}}$, All Digital Inputs | -10 |  | 10 | $\mu \mathrm{A}$ |
| $\mathrm{IIH}^{\text {H }}$ | Input High Current | $\mathrm{V}_{\mathrm{IH}} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\mathrm{CC}}$ | -10 |  | 10 | $\mu \mathrm{A}$ |
| loz | Output Current in High Impedance State (TRI-STATE) | $\mathrm{D}_{\mathrm{X}}, \mathrm{GNDA} \leq \mathrm{V}_{\mathrm{O}} \leq \mathrm{V}_{\mathrm{CC}}$ | -10 |  | 10 | $\mu \mathrm{A}$ |
| ANALOG INTERFACE WITH TRANSMIT INPUT AMPLIFIER (ALL DEVICES) |  |  |  |  |  |  |
| 1,XA | Input Leakage Current | $-2.5 \mathrm{~V} \leq \mathrm{V} \leq+2.5 \mathrm{~V}, \mathrm{VFX} \mathrm{I}^{+}$or $\mathrm{VFXI}{ }^{-}$ | -200 |  | 200 | nA |
| $\mathrm{R}_{1} \mathrm{XA}$ | Input Resistance | $-2.5 \mathrm{~V} \leq \mathrm{V} \leq+2.5 \mathrm{~V}, \mathrm{VFXI}^{+}$or $\mathrm{VFXI}{ }^{-}$ | 10 |  |  | $\mathrm{M} \Omega$ |
| $R_{0} \times 1$ | Output Resistance | Closed Loop, Unity Gain |  | 1 | 3 | $\Omega$ |
| $R_{L} \times A$ | Load Resistance | GSX | 10 |  |  | $\mathrm{k} \Omega$ |
| $C_{L} \times A$ | Load Capacitance | GS ${ }^{\text {a }}$ |  |  | 50 | pF |
| VOXA | Output Dynamic Range | GS ${ }^{\text {, }}$ R $\mathrm{R}_{L} \leq 10 \mathrm{k} \Omega$ | $\pm 2.8$ |  |  | V |
| $A_{V} \times 1$ | Voltage Gain | $\mathrm{VF}_{\mathrm{x}}{ }^{+}$to GSx | 5000 |  |  | $\mathrm{V} / \mathrm{V}$ |
| FuXA | Unity Gain Bandwidth |  | 1 | 2 |  | MHz |
| $V_{\text {OS }} \times$ A | Offset Voltage |  | -20 |  | 20 | mV |
| $\mathrm{V}_{\text {CM }} \times$ | Common-Mode Voltage |  | -2.5 |  | 2.5 | V |
| CMRRXA | Common-Mode Rejection Ratio |  | 60 |  |  | dB |
| PSRRXA | Power Supply Rejection Ratio |  | 60 |  |  | dB |

ANALOG INTERFACE WITH RECEIVE FILTER (ALL DEVICES)

| RoRF | Output Resistance | $\mathrm{Pin} \mathrm{VF}_{\mathrm{R}} \mathrm{O}$ |  | 1 | 3 | $\Omega$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{R}_{\text {L }} \mathrm{RF}$ | Load Resistance | $V \mathrm{~F}_{\mathrm{R}} \mathrm{O}= \pm 2.5 \mathrm{~V}$ | 600 |  |  | $\Omega$ |
| $\mathrm{C}_{\mathrm{L}} \mathrm{RF}$ | Load Capacitance |  |  |  | 500 | pF |
| $\mathrm{VOSR}_{\mathrm{R}} \mathrm{O}$ | Output DC Offset Voltage |  | -200 |  | 200 | mV |
| POWER DISSIPATION (ALL DEVICES) |  |  |  |  |  |  |
| $\mathrm{I}_{\mathrm{CCO}}$ | Power-Down Current |  |  | 0.5 | 1.5 | mA |
| $\mathrm{I}_{\mathrm{BB}} 0$ | Power-Down Current |  |  | 0.05 | 0.3 | mA |
| 1 CCl 1 | Active Current |  |  | 6.0 | 9.0 | mA |
| $\mathrm{I}_{\mathrm{BB}} 1$ | Active Current |  |  | 6.0 | 9.0 | mA |

Timing Specifications

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1/t $\mathrm{t}_{\text {P }}$ | Frequency of Master Clocks | Depends on the Device Used and the |  | 1.536 |  | MHz |
|  |  | BCLK ${ }_{\text {/ }}$ CLKSEL Pin. |  | 1.544 |  | MHz |
|  |  | MCLK $^{\text {x }}$ and MCLK ${ }_{\text {R }}$ |  | 2.048 |  | MHz |
| $t_{\text {WMH }}$ | Width of Master Clock High | MCLK ${ }^{\text {a }}$ and MCLK ${ }_{\text {R }}$ | 160 |  |  | ns |
| ${ }^{\text {twML }}$ | Width of Master Clock Low | MCLK $^{\text {X }}$ and MCLK ${ }_{\text {R }}$ | 160 |  |  | ns |
| $t_{\text {RM }}$ | Rise Time of Master Clock | MCLK $^{\text {x }}$ and MCLK ${ }_{\text {R }}$ |  |  | 50 | ns |
| $\mathrm{t}_{\text {FM }}$ | Fall Time of Master Clock | $\mathrm{MCLK}_{\mathrm{X}}$ and MCLK ${ }_{\text {R }}$ |  |  | 50 | ns |
| ${ }^{\text {tSBFM }}$ | Set-Up Time from BCLK ${ }_{x}$ High (and FS $x$ in Long Frame Sync Mode) to MCLKX Falling Edge | First Bit Clock after the Leading Edge of FS X | 100 |  |  | ns |
| ${ }^{\text {t }}$ PB | Period of Bit Clock |  | 485 | 488 | 15,725 | ns |
| ${ }^{\text {t }}$ WBH | Width of Bit Clock High | $\mathrm{V}_{1 \mathrm{H}}=2.2 \mathrm{~V}$ | 160 |  |  | ns |
| ${ }_{\text {t WBL }}$ | Width of Bit Clock Low | $\mathrm{V}_{\text {IL }}=0.6 \mathrm{~V}$ | 160 |  |  | ns |
| $t_{\text {RB }}$ | Rise Time of Bit Clock | $\mathrm{t}_{\mathrm{PB}}=488 \mathrm{~ns}$ |  |  | 50 | ns |
| $t_{\text {fB }}$ | Fall Time of Bit Clock | $t_{\text {PB }}=488 \mathrm{~ns}$ |  |  | 50 | ns |
| ${ }^{\text {thBF }}$ | Holding Time from Bit Clock Low to Frame Sync | Long Frame Only | 0 | . |  | ns |
| ${ }_{\text {thold }}$ | Holding Time from Bit Clock High to Frame Sync | Short Frame Only | 0 |  |  | ns |
| ${ }^{\text {tSFB }}$ | Set-Up Time from Frame Sync to Bit Clock Low | Long Frame Only | 80 |  |  | ns |
| $t_{\text {DBD }}$ | Delay Time from BCLK $X_{X}$ High to Data Valid | Load $=150 \mathrm{pF}$ plus 2 LSTTL Loads | 0 |  | 180 | ns |
| ${ }^{\text {t }}$ DP | Delay Time to $\overline{\mathrm{TS}}$ Low | Load $=150$ pF plus 2 LSTTL Loads |  |  | 140 | ns |
|  | Delay Time from BCLKX Low to Data Output Disabled |  | 50 |  | 165 | ns |
| $t_{\text {bzF }}$ | Delay Time to Valid Data from FS ${ }_{x}$ or BCLK $K_{x}$, Whichever Comes Later | $\mathrm{C}_{\mathrm{L}}=0 \mathrm{pF}$ to 150 pF | 20 |  | 165 | ns |
| ${ }^{\text {t SSFF }}$ | Set-Up Time from SF $_{X / R}$ High to $\mathrm{FS}_{\mathrm{X} / \mathrm{R}}$ | TP3053 Only | 60 |  |  | ns |
| ${ }^{\text {tSSFB }}$ | Set-Up Time from Signal Frame Sync High to BCLKX/R Clock | TP3053 Only | 60 |  |  | ns |
| ${ }^{\text {tssgb }}$ | Set-Up Time from SIGX to BCLKX | TP3052 and TP3053 | 100 |  |  | ns |
| $t_{\text {HBSG }}$ | Hold Time from BCLK $X$ High to SIGX | TP3052 and TP3053 | 50 |  |  | ns |
| ${ }^{\text {t }}$ SDB | Set-Up Time from $D_{R}$ Valid to BCLK ${ }_{\text {R/X }}$ Low |  | 50 |  |  | ns |
| $\mathrm{t}_{\text {HBD }}$ | Hold Time from BCLK R/X Low to $\mathrm{D}_{\mathrm{R}}$ Invalid |  | 50 |  |  | ns |
| $t_{\text {bFSSG }}$ | Delay Time from BCLK $K_{R / X}$ Low to $\mathrm{SIG}_{\mathrm{R}}$ Valid | Load $=50 \mathrm{pF}$ plus 2 LSTTL Loads |  |  | 300 | ns |
| $t_{\text {thBSF }}$ | Hold Time from BCLKX/R Low to Signaling Frame Sync | TP3053 Only | 100 |  |  | ns |
| ${ }^{\text {t }}$ SF | Set-Up Time from FS ${ }_{X / R}$ to BCLKX/RLow | Short Frame Sync Pulse (1 or 2 Bit Clock Periods Long) (Note 1) | 50 |  |  | ns |
| ${ }_{t H F}$ | Hold Time from BCLK ${ }_{X / R}$ Low to $\mathrm{FS}_{\mathrm{X} / \mathrm{R}}$ Low | Short Frame Sync Pulse (1 or 2 Bit Clock Periods Long) (Note 1) | 100 |  |  | ns |
| ${ }^{\text {thbFI }}$ | Hold Time from 3rd Period of Bit Clock Low to Frame Sync ( $\mathrm{FS}_{\mathrm{X}}$ or $\mathrm{FS}_{\mathrm{R}}$ ) | Long Frame Sync Pulse (from 3 to 8 Bit Clock Periods Long) | 100 |  |  | ns |
| ${ }^{\text {twFL }}$ | Minimum Width of the Frame Sync Pulse (Low Level) | 64k Bit/s Operating Mode | 160 |  |  | ns |

Note 1: For short frame sync timing, $\mathrm{FS}_{\mathrm{x}}$ and $\mathrm{FS}_{R}$ must go high while their respective bit clocks are high.

TP3052/TP3053/TP3054/TP3057



Transmission Characteristics (All Devices) Unless otherwise specified: $T_{A}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%$, $\mathrm{V}_{\mathrm{BB}}=-5 \mathrm{~V} \pm 5 \%, \mathrm{GNDA}=0 \mathrm{~V}, \mathrm{f}=1.02 \mathrm{kHz}, \mathrm{V}_{\mathrm{IN}}=0 \mathrm{dBm} 0$, transmit input amplifier connected for unity-gain non-inverting.


Transmission Characteristics (Continued) (All Devices) Unless otherwise specified: $T_{A}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$, $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%, \mathrm{~V}_{\mathrm{BB}}=-5 \mathrm{~V} \pm 5 \%, \mathrm{GNDA}=0 \mathrm{~V}, f=1.02 \mathrm{kHz}, \mathrm{V}_{\mathrm{IN}}=0 \mathrm{dBmO}$, transmit input amplifier connected for unity-gain noninverting.

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ENVELOPE DELAY DISTORTION WITH FREQUENCY |  |  |  |  |  |  |
| DXA | Transmit Delay, Absolute | $\mathrm{f}=1600 \mathrm{~Hz}$ |  | 290 | 315 | $\mu \mathrm{S}$ |
| $\mathrm{D}_{\mathrm{XR}}$ | Transmit Delay, Relative to D XA | $\mathrm{f}=500 \mathrm{~Hz}-600 \mathrm{~Hz}$ |  | 195 | 220 | $\mu \mathrm{S}$ |
|  |  | $\mathrm{f}=600 \mathrm{~Hz}-800 \mathrm{~Hz}$ |  | 120 | 145 | $\mu \mathrm{S}$ |
|  |  | $\mathrm{f}=800 \mathrm{~Hz}-1000 \mathrm{~Hz}$ |  | 50 | 75 | $\mu \mathrm{S}$ |
|  |  | $\mathrm{f}=1000 \mathrm{~Hz}-1600 \mathrm{~Hz}$ |  | 20 | 40 | $\mu \mathrm{S}$ |
|  |  | $\mathrm{f}=1600 \mathrm{~Hz}-2600 \mathrm{~Hz}$ |  | 55 | 75 | $\mu \mathrm{S}$ |
|  |  | $\mathrm{f}=2600 \mathrm{~Hz}-2800 \mathrm{~Hz}$ |  | 80 | 105 | $\mu \mathrm{S}$ |
|  |  | $\mathrm{f}=2800 \mathrm{~Hz}-3000 \mathrm{~Hz}$ |  | 130 | 155 | $\mu \mathrm{S}$ |
|  | Receive Delay, Absolute | $\mathrm{f}=1600 \mathrm{~Hz}$ |  | 180 | 200 | $\mu \mathrm{S}$ |
| $D_{R R}$ | Receive Delay, Relative to DRA | $\mathrm{f}=500 \mathrm{Hz-1000} \mathrm{~Hz}$ | -40 | -25 |  | $\mu \mathrm{S}$ |
|  |  | $\mathrm{f}=1000 \mathrm{~Hz}-1600 \mathrm{~Hz}$ | -30 | -20 |  | $\mu \mathrm{S}$ |
|  |  | $\mathrm{f}=1600 \mathrm{~Hz}-2600 \mathrm{~Hz}$ |  | 70 | 90 | $\mu \mathrm{S}$ |
|  |  | $\mathrm{f}=2600 \mathrm{~Hz}-2800 \mathrm{~Hz}$ |  | 100 | 125 | $\mu \mathrm{S}$ |
|  |  | $\mathrm{f}=2800 \mathrm{~Hz}-3000 \mathrm{~Hz}$ |  | 145 | 175 | $\mu \mathrm{S}$ |
| NOISE |  |  |  |  |  |  |
| $\mathrm{N}_{\mathrm{XC}}$ | Transmit Noise, C Message Weighted | TP3052, TP3053, TP3054 $\mathrm{VF}_{\mathrm{XI}}{ }^{+}=0 \mathrm{~V}$ |  | 12 | 15 | dBrnCo |
| $\mathrm{N}_{\mathrm{xp}}$ | Transmit Noise, P Message Weighted | TP3057 $\mathrm{VF}_{\mathrm{X}}{ }^{+}=0 \mathrm{~V}$ |  | -74 | $\begin{gathered} -69 \\ \text { (Note 1) } \end{gathered}$ | dBm0p |
| $\mathrm{N}_{\mathrm{RC}}$ | Receive Noise, C Message |  |  | 8 | 11 | dBrnC0 |
|  | Weighted | Equals Alternating Positive and Negative Zero |  |  |  |  |
| $N_{\text {RP }}$ | Receive Noise, P Message Weighted | TP3057 PCM Code Equals Positive |  | -82 | -79 | dBm0p |
|  |  | Zero |  |  |  |  |
| $\mathrm{N}_{\mathrm{fS}}$ | Noise, Single Frequency | $\mathrm{f}=0 \mathrm{kHz}$ to 100 kHz , Loop Around Measurement, $\mathrm{VFXI}^{+}=0 \mathrm{Vrms}$ |  |  | -53 | dBm0 |
| PPSRX | Positive Power Supply Rejection, | $\mathrm{VF}_{\mathrm{Xl}}{ }^{+}=0 \mathrm{Vrms}$, |  |  |  |  |
|  | Transmit | $\begin{gathered} V_{C C}=5.0 \mathrm{~V}_{\mathrm{DC}}+100 \mathrm{mVrms} \\ \mathrm{f}=0 \mathrm{kHz}-50 \mathrm{kHz} \end{gathered}$ | 40 |  |  | dBC |
| NPSRX | Negative Power Supply Rejection, Transmit | $\mathrm{VF}_{\mathrm{XI}}{ }^{+}=0 \mathrm{Vrms}$, |  |  |  |  |
|  |  | $\begin{gathered} V_{B B}=-5.0 V_{D C}+100 \mathrm{mVrms} \\ f=0 \mathrm{kHz}-50 \mathrm{kHz} \end{gathered}$ | 40 |  |  | dBC |
| $\mathrm{PPSR}_{\text {R }}$ | Positive Power Supply Rejection, Receive | PCM Code Equals Positive Zero |  |  |  |  |
|  |  | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}_{\mathrm{DC}}+100 \mathrm{mVrms}$ |  |  |  |  |
|  |  | $\mathrm{f}=0 \mathrm{~Hz}-4000 \mathrm{~Hz}$ | 40 |  |  | dBC. |
|  |  | $\mathrm{f}=4 \mathrm{kHz-25} \mathrm{kHz}$ | 40 |  |  | dB |
|  |  | $\mathrm{f}=25 \mathrm{kHz}-50 \mathrm{kHz}$ | 36 |  |  | dB |
| NPSR ${ }_{\text {R }}$ | Negative Power Supply Rejection, Receive | PCM Code Equals Positive Zero |  |  |  |  |
|  |  | $\begin{gathered} \mathrm{V}_{\mathrm{BB}}=-5.0 \mathrm{~V}_{\mathrm{DC}}+100 \mathrm{mV} \mathrm{~ms} \\ \mathrm{f}=0 \mathrm{~Hz}-4000 \mathrm{~Hz} \end{gathered}$ |  |  |  |  |
|  |  | $\mathrm{f}=4 \mathrm{kHz-25} \mathrm{kHz}$ | 40 |  |  | dB |
|  |  | $\mathrm{f}=25 \mathrm{kHz}-50 \mathrm{kHz}$ | 36 |  |  | dB |

TP3052/TP3053/TP3054/TP3057
Transmission Characteristics (Continued) (All Devices) Unless otherwise specified: $T_{A}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$,
$\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%, \mathrm{~V}_{\mathrm{BB}}=-5 \mathrm{~V} \pm 5 \%, \mathrm{GNDA}=0 \mathrm{~V}, \mathrm{f}=1.02 \mathrm{kHz}, \mathrm{V}_{\mathrm{IN}}=0 \mathrm{dBm0}$, transmit input amplifier connected for unity-gain non-inverting.

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SOS | Spurious Out-of-Band Signals at the Channel Output | Loop Around Measurement, $0 \mathrm{dBm0}$, $300 \mathrm{~Hz}-3400 \mathrm{~Hz}$ Input Applied to $\mathrm{VFXI}^{1}$, Measure Individual Image Signals at $\mathrm{VF}_{\mathrm{R}} \mathrm{O}$ <br> $4600 \mathrm{~Hz}-7600 \mathrm{~Hz}$ <br> $7600 \mathrm{~Hz}-8400 \mathrm{~Hz}$ <br> $8400 \mathrm{~Hz}-100,000 \mathrm{~Hz}$ |  |  | $\begin{aligned} & -32 \\ & -40 \\ & -32 \end{aligned}$ | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \\ & \mathrm{~dB} \end{aligned}$ |


| DISTORTION |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| STD $_{X}$ | Signal to Total Distortion | Sinusoidal Test Method |  |  |  |  |
| $\mathrm{STD}_{\mathrm{R}}$ | Transmit or Receive | Level $=3.0 \mathrm{dBm0}$ | 33 |  |  | dBC |
|  | Half-Channel | $=0 \mathrm{dBm0}$ to $-30 \mathrm{dBm0}$ | 36 |  |  | dBC |
|  |  | $=-40 \mathrm{dBmO} \quad \mathrm{XMT}$ | 29 |  |  | dBC |
|  |  | RCV | 30 |  |  | dBC |
|  |  | $=-55 \mathrm{dBmO}$ XMT | 14 |  |  | dBC |
|  |  | RCV | 15 |  |  | dBC |
| SFDx | Single Frequency Distortion, |  |  |  | -46 | dB |
|  | Transmit |  |  |  |  |  |
| $\mathrm{SFD}_{\mathrm{R}}$ | Single Frequency Distortion, |  |  |  | -46 | dB |
|  | Receive |  |  |  |  |  |
| IMD | Intermodulation Distortion | Loop Around Measurement, |  |  | -41 | dB |
|  |  | $\mathrm{VF}_{\mathrm{X}}{ }^{+}=-4 \mathrm{dBm0}$ to $-21 \mathrm{dBm0}$, Two |  |  |  |  |
|  |  | Frequencies in the Range $300 \mathrm{~Hz}-3400 \mathrm{~Hz}$ |  |  |  |  |
| CROSSTALK |  |  |  |  |  |  |
| CTX.R | Transmit to Receive Crosstalk, | $f=300 \mathrm{~Hz}-3400 \mathrm{~Hz}$ |  |  |  |  |
|  | $0 \mathrm{dBm0}$ Transmit Level | $\mathrm{D}_{\mathrm{R}}=$ Steady PCM Code |  | -90 | -75 | dB |
| $\mathrm{CT}_{\text {R } \cdot \mathrm{X}}$ | Receive to Transmit Crosstalk, | $f=300 \mathrm{~Hz}-3400 \mathrm{~Hz}, \mathrm{VFXI}=0 \mathrm{~V}$ |  | -90 | $-70$ | dB |

Note 1: Measured by extrapolation from the distortion test result.
Note 2: $C T_{R-X}$ is measured with a $-40 \mathrm{dBm0}$ activating signal applied at $\left.V F_{X}\right|^{+}$.
ENCODING FORMAT AT $D_{X}$ OUTPUT

|  | TP3052, TP3053, TP3054 $\mu$-Law |  |  |  |  |  |  |  | $\begin{gathered} \text { TP3057 } \\ \text { A-Law } \\ \text { (Includes Even Bit Inversion) } \end{gathered}$ |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IN }}\left(\right.$ at $\left.\mathrm{GS}_{\mathrm{X}}\right)=+$ Full-Scale | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 |
|  | \{1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 1 | 0 | 1 |
| $V_{\text {IN }}\left(\mathrm{at} \mathrm{GS}_{\mathrm{X}}\right)=0 \mathrm{~V}$ | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 |
| $\mathrm{V}_{\text {IN }}\left(\right.$ at $\left.\mathrm{GS}_{\mathrm{X}}\right)=-$ Full-Scale | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 0 |

## Applications Informatiqn

## POWER SUPPLIES

While the pins of the TP3050 family are well protected against electrical misuse, it is recommended that the standard CMOS practice be followed, ensuring that ground is connected to the device before any other connections are made. In applications where the printed circuit board may be plugged into a "hot" socket with power and clocks already present, an extra long ground pin in the connector should be used.
All ground connections to each device should meet at a common point as close as possible to the GNDA pin. This minimizes the interaction of ground return currents flowing through a common bus impedance. $0.1 \mu \mathrm{~F}$ supply decoupling capacitors should be connected from this common ground point to $V_{C C}$ and $V_{B B}$.
For best performance, the ground point of each CODEC/ FILTER on a card should be connected to a common card ground in star formation, rather than via a ground bus.

This common ground point should be decoupled to $V_{C C}$ and $V_{B E}$ with $10 \mu \mathrm{~F}$ capacitors.

## RECEIVE GAIN ADJUSTMENT

For applications where a TP3050 family CODEC/filter receive output must drive a $600 \Omega$ load, but a peak swing lower than $\pm 2.5 \mathrm{~V}$ is required, the receive gain can be easily adjusted by inserting a matched $T$-pad or $\pi$-pad at the output. Table II lists the required resistor values for $600 \Omega$ terminations. As these are generally non-standard values, the equations can be used to compute the attenuation of the closest practical set of resistors. It may be necessary to use unequal values for the R1 or R4 arms of the attenuators to achieve a precise attenuation. Generally it is tolerable to allow a small deviation of the input impedance from nominal while still maintaining a good return loss. For example a 30 dB return loss against $600 \Omega$ is obtained if the output impedance of the attenuator is in the range $282 \Omega$ to $319 \Omega$ (assuming a perfect transformer).

Applications Information (Continued) TABLE II. ATTENTUATOR TABLES FOR Z1 $=\mathbf{Z 2}=300 \Omega$
(ALL VALUES IN $\Omega$ )

| dB | R1 | R2 | R3 | R4 |
| :---: | :---: | :---: | :---: | :---: |
| 0.1 | 1.7 | $26 k$ | 3.5 | $52 k$ |
| 0.2 | 3.5 | $13 k$ | 6.9 | $26 k$ |
| 0.3 | 5.2 | 8.7 k | 10.4 | 17.4 k |
| 0.4 | 6.9 | 6.5 k | 13.8 | 13 k |
| 0.5 | 8.5 | 5.2 k | 17.3 | 10.5 k |
| 0.6 | 10.4 | 4.4 k | 21.3 | 8.7 k |
| 0.7 | 12.1 | 3.7 k | 24.2 | 7.5 k |
| 0.8 | 13.8 | 3.3 k | 27.7 | 6.5 k |
| 0.9 | 15.5 | 2.9 k | 31.1 | 5.8 k |
| 1.0 | 17.3 | 2.61 | 34.6 | 5.2 k |
| 2 | 34.4 | 1.3 k | 70 | 2.6 k |
| 3 | 51.3 | 850 | 107 | 1.8 k |
| 4 | 68 | 650 | 144 | 1.3 k |
| 5 | 84 | 494 | 183 | 1.1 k |
| 6 | 100 | 402 | 224 | 900 |
| 7 | 115 | 380 | 269 | 785 |
| 8 | 379 | 284 | 317 | 698 |
| 9 | 143 | 244 | 370 | 630 |
| 10 | 156 | 211 | 427 | 527 |
| 11 | 168 | 184 | 490 | 535 |
| 12 | 180 | 161 | 550 | 500 |
| 13 | 190 | 142 | 635 | 473 |
| 14 | 200 | 125 | 720 | 450 |
| 15 | 210 | 110 | 816 | 430 |
| 16 | 218 | 98 | 924 | 413 |
| 18 | 233 | 77 | 1.17 k | 386 |
| 20 | 246 | 61 | 1.5 k | 366 |

## Typical Synchronous Application



TL/H/5510-6
Note 1: XMIT gain $=20 \times \log \left(\frac{R 1+R 2}{R 2}\right),(R 1+R 2)>10 \mathrm{~K} \Omega$.
FIGURE 4

## TP3064, TP3067 Monolithic Serial Interface CMOS CODEC/FILTER Combos

## General Description

The TP3064 ( $\mu$-law) and TP3067 (A-law) are monolithic PCM CODEC/FILTERS utilizing the A/D and D/A conversion architecture shown in Figure 1, and a serial PCM interface. The devices are fabricated using National's advanced double-poly CMOS process (microCMOS).
Similar to the TP3050 family, these devices feature an additional Receive Power Amplifier to provide push-pull balanced output drive capability. The receive gain can be adjusted by means of two external resistors for an output level of up to $\pm 6.6 \mathrm{~V}$ across a balanced $600 \Omega$ load.
Also included is an Analog Loopback switch and $\overline{T S_{X}}$ output.

Features
■ Complete CODEC and filtering system including:

- Transmit high-pass and low-pass filtering
- Receive low-pass filter with $\sin x / x$ correction
- Active RC noise filters
- $\mu$-law or A-law compatible COder and DECoder
- Internal precision voltage reference
- Serial I/O interface
- Internal auto-zero circuitry
- Receive push-pull power amplifiers
m $\mu$-law-TP3064
- A-law-TP3067
- Meets or exceeds all D3/D4 and CCITT specifications
- $\pm 5 \mathrm{~V}$ operation
- Low operating power-typically 70 mW
a Power-down standby mode-typically 3 mW
- Automatic power-down
- TTL or CMOS compatible digital interfaces
- Maximizes line interface card circuit density

Block Diagram


TL/H/5070-1
FIGURE 1

Order Number TP3064J, TP3067J See NS Package J20A


TOP VIEW

## Pin Description

|  | Name | Function |
| :---: | :---: | :---: |
| 1 | VPO+ | The non-inverted output of the receive power amplifier. |
| 2 | GNDA | Analog ground. All signals are referenced to this pin. |
| 3 | VPO- | The inverted output of the receive power amplifier. |
| 4 | VPI | Inverting input to the receive power amplifier. Also powers down both amplifiers when connected to $\mathrm{V}_{\mathrm{BB}}$. |
| 5 | $V F_{R} \mathrm{O}$ | Analog output of the receive filter. |
| 6 | $V_{C C}$ | Positive power supply pin. $\mathrm{V}_{C C}=+5 \mathrm{~V} \pm 5 \%$. |
| 7 | $\mathrm{FS}_{\text {R }}$ | Receive frame sync pulse which enables $\mathrm{BCLK}_{\mathrm{R}}$ to shift PCM data into $D_{R} . \mathrm{FS}_{\mathrm{R}}$ is an 8 kHz pulse train. See Figures 2 and 3 for timing details. |
| 8 | $\mathrm{D}_{\mathrm{R}}$ | Receive data input. PCM data is shifted into $D_{R}$ following the $\mathrm{FS}_{\mathrm{R}}$ leading edge. |
| 9 | $\mathrm{BCLK}_{\mathrm{R}} /$ CLKSEL | The bit clock which shifts data into $D_{R}$ after the $\mathrm{FS}_{\mathrm{R}}$ leading edge. May vary from 64 kHz to 2.048 MHz . Alternatively, may be a logic input which selects either $1.536 \mathrm{MHz} / 1.544 \mathrm{MHz}$ or 2.048 MHz for master clock in synchronous mode and BCLKX is used for both transmit and receive directions (see Table I). |
| 10 | MCLK ${ }_{\text {R }} /$ PDN | Receive master clock. Must be $1.536 \mathrm{MHz}, 1.544 \mathrm{MHz}$ or 2.048 MHz . May be asynchronous with MCLKX, but should be synchronous with MCLKX for best performance. When MCLK $\mathrm{K}_{\mathrm{R}}$ is connected continuously low, MCLK $\mathrm{K}_{\mathrm{X}}$ is selected for all internal timing. When MCLK $_{R}$ is connected continuously high, the device is powered down. |

## Pin Description (Continued)

|  | Name | Function |
| :---: | :---: | :---: |
| 11 | MCLK ${ }_{\text {X }}$ | Transmit master clock. Must be $1.536 \mathrm{MHz}, 1.544 \mathrm{MHz}$ or 2.048 MHz . May be asynchronous with MCLK ${ }_{R}$. |
| 12 | BCLK X | The bit clock which shifts out the PCM data on $D_{x}$. May vary from 64 kHz to 2.048 MHz , but must be synchronous with MCLKX. |
| 13 | $\mathrm{D}_{\mathrm{X}}$ | The TRI-STATE ${ }^{\text {® }}$ PCM data output which is enabled by FS $\times$. |
| 14 | $\mathrm{FS}_{\mathrm{X}}$ | Transmit frame sync pulse input which enables BCLKX to shift out the PCM data on $\mathrm{D}_{\mathrm{X}}$. $\mathrm{FS}_{\mathrm{X}}$ is an 8 kHz pulse train, see Figures 2 and 3 for timing details. |
| 15 | $\overline{T S X}$ | Open drain output which pulses low during the encoder time slot. |
| 16 | ANLB | Analog Loopback control input. Must be set to logic ' 0 ' for normal operation. When pulled to logic ' 1 ', the transmit filter input is disconnected from the output of the transmit preamplifier and connected to the VPO ${ }^{+}$output of the receive power amplifier. |
| 17 | GS ${ }_{\text {x }}$ | Analog output of the transmit input amplifier. Used to externally set gain. |
| . 18 | $\mathrm{VF}_{\mathrm{X}^{\prime}}{ }^{-}$ | Inverting input of the transmit input amplifier. |
| 19 | VFXI ${ }^{+}$ | Non-inverting input of the transmit input amplifier. |
| 20 | $V_{B B}$ | Negative power supply pin. $V_{B B}=-5 \mathrm{~V} \pm 5 \%$. |

## Functional Description

## POWER-UP

When power is first applied, power-on reset circuitry initializes the COMBO and places it into the power-down mode. All non-essential circuits are deactivated and the $\mathrm{Dx}_{\mathrm{X}}, \mathrm{VF}_{\mathrm{R}} \mathrm{O}$, VPO ${ }^{-}$and $\mathrm{VPO}^{+}$outputs are put in high impedance states. To power-up the device, a logical low level or clock must be applied to the MCLK $K_{R} /$ PDN pin and $\mathrm{FS}_{\mathrm{X}}$ and/or $\mathrm{FS}_{\mathrm{R}}$ pulses must be present. Thus, 2 power-down control modes are available. The first is to pull the MCLK $\mathrm{M}_{\mathrm{R}}$ /PDN pin high; the alternative is to hold both $F S_{X}$ and $\mathrm{FS}_{\mathrm{R}}$ inputs continuously low-the device will power-down approximately 2 ms after the last $F S_{X}$ or $\mathrm{FS}_{\mathrm{R}}$ pulse. Power-up will occur on the first FS $X$ or $\mathrm{FS}_{\mathrm{R}}$ pulse. The TRI-STATE PCM data output, $\mathrm{D}_{\mathrm{X}}$, will remain in the high impedance state until the second $\mathrm{FS}_{\mathrm{X}}$ pulse.

## SYNCHRONOUS OPERATION

For synchronous operation, the same master clock and bit clock should be used for both the transmit and receive directions. In this mode, a clock must be applied to MCLKX and the MCLK $K_{R}$ /PDN pin can be used as a power-down control. A low level on MCLK ${ }_{\mathrm{R}}$ /PDN powers up the device and a high level powers down the device. In either case, MCLKX will be selected as the master clock for both the transmit and receive circuits. A bit clock must also be applied to BCLKKX and the BCLK B $_{\mathrm{R}}$ /CLKSEL can be used to select the proper internal divider for a master clock of 1.536 $\mathrm{MHz}, 1.544 \mathrm{MHz}$ or 2.048 MHz . For 1.544 MHz operation, the device automatically compensates for the 193 rd clock pulse each frame.

With a fixed level on the BCLK $K_{R}$ /CLKSEL pin, BLCK $X$ will be selected as the bit clock for both the transmit and receive directions. Table I indicates the frequencies of operation which can be selected, depending on the state of $\mathrm{BCLK}_{\mathrm{R}}$ / CLKSEL. In this synchronous mode, the bit clock, BCLKX, may be from 64 kHz to 2.048 MHz , but must be synchronous with MCLKX.
Each FSX pulse begins the encoding cycle and the PCM data from the previous encode cycle is shifted out of the enabled $D_{X}$ output on the positive edge of BCLKX. After 8 bit clock periods, the TRI-STATE $D_{X}$ output is returned to a high impedance state. With an $\mathrm{FS}_{\mathrm{R}}$ pulse, PCM data is latched via the $\mathrm{D}_{\mathrm{R}}$ input on the negative edge of BCLK $\mathrm{K}_{\mathrm{X}}$ (or $\mathrm{BCLK}_{R}$ if running). $\mathrm{FS}_{X}$ and $\mathrm{FS}_{R}$ must be synchronous with MCLK ${ }_{X / R}$.

TABLE I. SELECTION OF MASTER CLOCK FREQUENCIES

| BCLK $\mathbf{R}^{\prime}$ /CLKSEL | Master Clock <br> Frequency Selected |  |
| :--- | :---: | :---: |
|  | TP3067 | TP3064 |
|  | 2.048 MHz | 1.536 MHz or |
| 0 |  | 1.544 MHz |
|  | 1.536 MHz or | 2.048 MHz |
| 1 (or Open Circuit) | 1.544 MHZ |  |

## Functional Description (Continued)

## asynchronous operation

For asynchronous operation, separate transmit and receivè clocks may be applied. MCLKX and MCLK ${ }_{\mathrm{R}}$ must be 2.048 MHz for the TP3067, or $1.536 \mathrm{MHZ}, 1.544 \mathrm{MHz}$ for the TP3064, and need not be synchronous. For best transmission performance, however, MCLK ${ }_{R}$ should be synchronous with MCLK ${ }_{X}$, which is easily achieved by applying only static logic levels to the MCLK $/$ /PDN pin. This will automatically connect MCLKX to all internal MCLK ${ }_{\mathbf{R}}$ functions (see Pin Description). For 1.544 MHz operation, the device automatically compensates for the 193rd clock pulse each frame. FSX starts each encoding cycle and must be synchronous with MCLK $K_{X}$ and BCLKX. FS $_{R}$ starts each decoding cycle and must be synchronous with BCLK ${ }_{R}$. BCLK ${ }_{R}$ must be a clock, the logic levels shown in Table I are not valid in asynchronous mode. BCLKX and BCLK $\mathrm{B}_{\mathrm{R}}$ may operate from 64 kHz to 2.048 MHz .

## SHORT FRAME SYNC OPERATION

The COMBO can utilize either a short frame sync pulse (the same as the TP3020/21 CODECs) or a long frame sync pulse (the same as the TP5116A family of CODECs). Upon power initialization, the device assumes a short frame mode. In this mode, both frame sync pulses, $\mathrm{FS}_{\mathrm{X}}$ and $\mathrm{FS}_{\mathrm{R}}$, must be one bit clock period long, with timing relationships specified in Figure 2. With $\mathrm{FS}_{\mathrm{X}}$ high during a falling edge of BCLK ${ }_{x}$, the next rising edge of BCLK $K_{x}$ enables the $D_{x}$ TRISTATE output buffer, which will output the sign bit. The following seven rising edges clock out the remaining seven bits, and the next falling edge disables the Dx output. With $\mathrm{FS}_{\mathrm{R}}$ high during a falling edge of $\mathrm{BCLK}_{\mathrm{R}}\left(B C L K_{X}\right.$ in synchronous mode), the next falling edge of BCLK ${ }_{R}$ latches in the sign bit. The following seven falling edges latch in the seven remaining bits. Both devices may utilize the short frame sync pulse in synchronous or asynchronous operating mode.

## LONG FRAME SYNC OPERATION

To use the long (TP5116A-type) frame mode, both the
frame sync pulses, $\mathrm{FS}_{\mathrm{X}}$ and $\mathrm{FS}_{\mathrm{R}}$, must be three or more bit clock periods long, with timing relationships specified in Figure 3. Based on the transmit frame sync, $\mathrm{FS}_{\mathrm{X}}$, the COMBO will sense whether short or long frame sync pulses are being used. For 64 kHz operation, the frame sync pulse must be kept low for a minimum of 160 ns . The DX TRI-STATE output buffer is enabled with the rising edge of FSX or the rising edge of BCLKX, whichever comes later, and the first bit clocked out is the sign bit. The following seven BCLKX rising edges clock out the remaining seven bits. The $\mathrm{D}_{\mathrm{X}}$ output is disabled by the falling BCLKX edge following the eighth rising edge, or by $\mathrm{FS}_{\mathrm{X}}$ going low, whichever comes later. A rising edge on the receive frame sync pulse, $\mathrm{FS}_{\mathrm{R}}$, will cause the PCM data at $D_{R}$ to be latched in on the next eight falling edges of $B_{C L K}$ (BCLKX in synchronous mode). Both devices may utilize the long frame sync pulse in synchronous or asynchronous mode.

## TRANSMIT SECTION

The transmit section input is an operational amplifier with provision for gain adjustment using two external resistors, see Figure 5. The low noise and wide bandwidth allow gains in excess of 20 dB across the audio passband to be realized. The op amp drives a unity-gain filter consisting of RC active pre-filter, followed by an eighth order switched-capacitor bandpass filter clocked at 256 kHz . The output of this filter directly drives the encoder sample-and-hold circuit. The A/D is of companding type according to $\mu$-law (TP3064) or A-law (TP3067) coding conventions. A precision voltage reference is trimmed in manufacturing to provide an input overload ( $\mathrm{t}_{\mathrm{MAX}}$ ) of nominally 2.5 V peak (see table of Transmission Characteristics). The FSX frame sync pulse controls the sampling of the filter output, and then the successive-approximation encoding cycle begins. The 8 -bit code is then loaded into a buffer and shifted out through $D_{X}$ at the next FS $X$ pulse. The total encoding delay will be approximately $165 \mu \mathrm{~s}$ (due to the transmit filter) plus $125 \mu \mathrm{~s}$ (due to encoding delay), which totals $290 \mu \mathrm{~s}$. Any offset voltage due to the filters or comparator is cancelled by sign bit integration.

## ENCODING FORMAT AT $D_{X}$ OUTPUT

|  | TP3064 $\mu$-Law |  |  |  |  |  |  |  | TP3067A-Law(Includes Even Bit Inversion) |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {iN }}=+$ Full-Scale | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 |
| $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ | $\{1$ | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 1 | 0 | 1 |
|  | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 |
| $\mathrm{V}_{\text {IN }}=-$ Full-Scale | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 0 |

## Functional Description (Continued)

## receive section

The receive section consists of an expanding DAC which drives a fifth order switched-capacitor low pass filter clocked at 256 kHz . The decoder is A-law (TP3067) or $\mu$-law (TP3064) and the 5 th order low pass filter corrects for the $\sin x / x$ attenuation due to the 8 kHz sample/hold. The filter is then followed by a 2nd order RC active post-filter with its output at $V F_{R} \mathrm{O}$. The receive section is unity-gain, but gain can be added by using the power amplifiers. Upon the occurrence of $\mathrm{FS}_{\mathrm{R}}$, the data at the $\mathrm{D}_{\mathrm{R}}$ input is clocked in on the falling edge of the next eight $\mathrm{BCLK}_{\mathrm{R}}\left(B C L K_{X}\right)$ periods. At the end of the decoder time slot, the decoding cycle begins, and $10 \mu$ s later the decoder DAC output is updated. The total decoder delay is $\sim 10 \mu \mathrm{~s}$ (decoder update) plus $110 \mu \mathrm{~s}$ (fiiter delay) plus $62.5 \mu \mathrm{~s}$ ( $1 / 2$ frame), which gives approximately $180 \mu \mathrm{~s}$.

## RECEIVE POWER AMPLIFIERS

Two inverting miode power amplifiers are provided for directly driving a matched line interface transformer. The gain of the first power amplifier can be adjusted to boost the $\pm 2.5 \mathrm{~V}$ peak output signal from the receive filter up to $\pm 3.3 \mathrm{~V}$ peak into an unbalanced $300 \Omega$ load, or $\pm 4.0 \mathrm{~V}$ into an unbalanced $15 \mathrm{k} \Omega$ load. The second power amplifier is internally connected in unity-gain inverting mode to give 6 dB of signal gain for balanced loads.
Maximum power transfer to a $600 \Omega$ subscriber line termination is obtained by differentially driving a balanced transformer with a $\sqrt{2: 1}$ turns ratio, as shown in Figure 2. A total peak power of 15.6 dBm can be delivered to the load plus termination.
Both power amplifiers can be powered down independently from the PDN input by connecting the VPI input to $V_{B B}$, saving approximately 12 mW of power.

## Absolute Maximum Ratings

$V_{C C}$ to GNDA $7 V$<br>$$
-7 V
$$<br>Voltage at any Analog Input or Output<br>$$
V_{C C}+0.3 V \text { to } V_{B B}-0.3 V
$$

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| POWER DISSIPATION (ALL DEVICES) |  |  |  |  |  |  |
| 1 CCO | Power-Down Current |  |  | 0.5 | 1.5 | mA |
| $\mathrm{I}_{\mathrm{BB}} 0$ | Power-Down Current |  |  | 0.05 | 0.3 | mA |
| ICC 1 | Active Current | Power Amplifiers Active, VPI $=0 \mathrm{~V}$ |  | 7.0 | 10.0 | mA |
| IBB 1 | Active Current | Power Amplifiers Active, VPI = OV |  | 7.0 | 10.0 | mA |
| DIGITAL INTERFACE |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{IL}}$ | Input Low Voltage |  |  |  | 0.6 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage |  | 2.2 |  |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Low Voltage | $\begin{aligned} & D_{X}, I_{L}=3.2 \mathrm{~mA} \\ & S I G_{R}, I_{L}=1.0 \mathrm{~mA} \\ & \mathrm{TS}_{X}, I_{L}=3.2 \mathrm{~mA} \text {, Open Drain } \end{aligned}$ | - |  | $\begin{aligned} & 0.4 \\ & 0.4 \\ & 0.4 \\ & \hline \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | $\begin{aligned} & D_{X}, I_{H}=-3.2 \mathrm{~mA} \\ & S_{I}, I_{H}, I_{H}=-1.0 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 2.4 \\ & 2.4 \\ & \hline \end{aligned}$ |  |  | $\begin{aligned} & V \\ & V \end{aligned}$ |
| IJL | Input Low Current | GNDA $\leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {IL }}$, All Digital Inputs | $-10$ |  | 10 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{IH}}$ | Input High Current | $\mathrm{V}_{\text {IH }} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ | -10 |  | 10 | $\mu \mathrm{A}$ |
| loz | Output Current in High Impedance State (TRI-STATE) | $\mathrm{D}_{\mathrm{X}}, \mathrm{GNDA} \leq \mathrm{V}_{\mathrm{O}} \leq \mathrm{V}_{\mathrm{CC}}$ | -10 |  | 10 | $\mu \mathrm{A}$ |

Electrical Characteristics (Continued)
Unless otherwise noted: $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 5 \%, \mathrm{~V}_{\mathrm{BB}}=-5 \mathrm{~V} \pm 5 \%, \mathrm{GNDA}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$; typical characteristics specified at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{BB}}=-5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$; all signals are referenced to GNDA.

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ANALOG INTERFACE WITH TRANSMIT INPUT AMPLIFIER (ALL DEVICES) |  |  |  |  |  |  |
| 1, XA | Input Leakage Current | $-2.5 \mathrm{~V} \leq \mathrm{V} \leq+2.5 \mathrm{~V}, \mathrm{VF} \mathrm{F}^{1+}$ or $\mathrm{V} \mathrm{F}^{\prime} \mathrm{I}^{-}$ | -200 |  | 200 | nA |
| $\mathrm{R}_{1} \times \mathrm{A}$ | Input Resistance | $-2.5 \mathrm{~V} \leq \mathrm{V} \leq+2.5 \mathrm{~V}, \mathrm{VF} \mathrm{X}^{+}$or $\mathrm{VF}^{\text {I }}{ }^{-}$ | 10 |  |  | M $\Omega$ |
| $\mathrm{R}_{0} \times \mathrm{A}$ | Output Resistance | Closed Loop, Unity Gain |  | 1 | 3 | $\Omega$ |
| $\mathrm{R}_{\mathrm{L}} \mathrm{XA}$ | Load Resistance | GS ${ }_{\text {X }}$ | 10 |  |  | k $\Omega$ |
| $C_{L} X A$ | Load Capacitance | GS ${ }_{\text {X }}$ |  |  | 50 | pF |
| $V_{O} X A$ | Output Dynamic Range | $\mathrm{GS}_{\mathrm{X},} \mathrm{R}_{\mathrm{L}} \geq 10 \mathrm{k} \Omega$ | $\pm 2.8$ |  |  | V |
| $A_{V} X A$ | Voltage Gain | $\mathrm{VF}_{\mathrm{X}}{ }^{+}$to $\mathrm{GS}_{\mathrm{x}}$ | 5000 | - |  | V/V |
| $F_{U} \mathrm{XA}$ | Unity-Gain Bandwidth |  | 1 | 2 |  | MHz |
| Vos $X$ A | Offset Voltage |  | -20 |  | 20 | mV |
| $\mathrm{V}_{\text {CM }} \times \mathrm{A}$ | Common-Mode Voltage |  | -2.5 |  | 2.5 | V |
| CMRRXA | Common-Mode Rejection Ratio |  | 60 |  |  | dB |
| PSRRXA | Power Supply Rejection Ratio | . | 60 |  |  | dB |

ANALOG INTERFACE WITH RECEIVE FILTER (ALL DEVICES)

| RoRF | Output Resistance | Pin VF $\mathrm{R}_{\mathrm{R}} \mathrm{O}$ |  | 1 | 3 | $\Omega$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| RLRF | Load Resistance | $V \mathrm{~F}_{\mathrm{R}} \mathrm{O}= \pm 2.5 \mathrm{~V}$ | 10 |  |  | k $\Omega$ |
| $\mathrm{C}_{\text {L }} \mathrm{RF}$ | Load Capacitance | $V F_{R} O$ to GNDA |  |  | 25 | pF |
| $\mathrm{VOS}_{\mathrm{R}} \mathrm{O}$ | Output DC Offset Voltage | VF R O to GNDA | -200 |  | 200 | mV |

ANALOG INTERFACE WITH POWER AMPLIFIERS (ALL DEVICES)

| IPI | Input Leakage Current | $-1.0 \mathrm{~V} \leq \mathrm{VPI} \leq 1.0 \mathrm{~V}$ | -100 |  | 100 | nA |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| RIPI | Input Resistance | $-1.0 \mathrm{~V} \leq \mathrm{VPI} \leq 1.0 \mathrm{~V}$ | 10 |  |  | $\mathrm{M} \Omega$ |
| VIOS | Input Offset Voltage |  | -25 |  | 25 | mV |
| ROP | Output Resistance | Inverting Unity-Gain at $\mathrm{VPO}^{+}$or VPO- |  | 1 |  | $\boldsymbol{\Omega}$ |
| $\mathrm{F}_{\mathrm{C}}$ | Unity-Gain Bandwidth | Open Loop (VPO-) |  | 400 |  | kHz . |
| $\mathrm{C}_{\mathrm{L}} \mathrm{P}$ | Load Capacitance | $\left.\begin{array}{l} R_{L} \geq 1500 \Omega \\ R_{L}=600 \Omega \\ R_{L}=300 \Omega \end{array}\right\} \quad \begin{aligned} & \text { VPO+ or } \\ & \text { VPO- to } \\ & \text { GNDA } \end{aligned}$ |  |  | $\begin{gathered} 100 \\ 500 \\ 1000 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{pF} \\ & \mathrm{pF} \\ & \mathrm{pF} \end{aligned}$ |
| GAP ${ }^{+}$ | Gain, VPO- to VPO+ | $\mathrm{R}_{\mathrm{L}}=300 \Omega \mathrm{VPO}+$ to GNDA <br> Level at $\mathrm{VPO}^{-}=1.77 \mathrm{Vrms}$ (+3 dBm0) |  | -1 |  | V/V |
| PSRRP | Power Supply Rejection of $\mathrm{V}_{\mathrm{CC}}$ or $\mathrm{V}_{\mathrm{BB}}$ | $\begin{aligned} & \text { VPO- Connected to VPI } \\ & 0 \mathrm{kHz}-4 \mathrm{kHz} \\ & 0 \mathrm{kHz}-50 \mathrm{kHz} \end{aligned}$ | $\begin{aligned} & 60 \\ & 36 \end{aligned}$ |  |  | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \end{aligned}$ |

## Timing Specifications

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $1 / t_{P M}$ | Frequency of Master Clock | Depends on the Device Used and the BCLK $_{R} /$ CLKSEL Pin MCLK $_{X}$ and MCLK $_{R}$ |  | $\begin{aligned} & 1.536 \\ & 1.544 \\ & 2.048 \end{aligned}$ |  | MHz <br> MHz <br> MHz |
| tWMH | Width of Master Clock High | MCLK $^{\text {x }}$ and MCLK ${ }_{\text {R }}$ | 160 |  |  | ns |
| tWML | Width of Master Clock Low | MCLK $^{\text {a }}$ and MCLK ${ }_{R}$ | 160 |  |  | ns |
| $t_{\text {RM }}$ | Rise Time of Master Clock | MCLK $^{\text {x }}$ and MCLK ${ }_{\text {R }}$ |  |  | 50 | ns |
| ${ }_{\text {t }}{ }^{\text {m }}$ | Fall Time of Master Clock | MCLK $^{\text {a }}$ and MCLK ${ }_{R}$ |  |  | 50 | ns |
| ${ }^{\text {tSBFM }}$ | Set-Up Time from BCLKX High (and FSX in Long Frame Sync Mode) to MCLKX Falling Edge | First Bit Clock after the Leading Edge of FSX | 100 |  |  | ns |
| $t_{\text {PB }}$ | Period of Bit Clock |  | 485 | 488 | 15,725 | ns |
| $t_{\text {WBH }}$ | Width of Bit Clock High | $\mathrm{V}_{1 \mathrm{H}}=2.2 \mathrm{~V}$ | 160 |  |  | ns |
| $t_{\text {WBL }}$ | Width of Bit Clock Low | $\mathrm{V}_{\text {IL }}=0.6 \mathrm{~V}$ | 160 |  |  | ns |
| $\mathrm{t}_{\mathrm{RB}}$ | Rise Time of Bit Clock | $\mathrm{t}_{\mathrm{PB}}=488 \mathrm{~ns}$ |  |  | 50 | ns |
| $\mathrm{t}_{\text {FB }}$ | Fall Time of Bit Clock | $\mathrm{t}_{\mathrm{PB}}=488 \mathrm{~ns}$ |  |  | 50 | ns |
| ${ }^{\text {thbF }}$ | Holding Time from Bit Clock Low to Frame Sync | Long Frame Only | 0 |  |  | ns |
| $\mathrm{t}_{\text {HOLO }}$ | Holding Time from Bit Clock High to Frame Sync | Short Frame Only | 0 |  |  | ns |
| ${ }^{\text {tsFB }}$ | Set-Up Time for Frame Sync to Bit Clock Low | Long Frame Only | 80 |  |  | ns |
| tobD | Delay Time from BCLKx High to Data Valid | Load $=150 \mathrm{pF}$ plus 2 LSTTL Loads | 0 |  | 180 | ns |
| tXDP | Delay Time to $\overline{T S}^{\text {x }}$ Low | Load $=150 \mathrm{pF}$ plus 2 LSTTL Loads |  |  | 140 | ns |
| ${ }^{\text {t }}$ DZ $C$ | Delay Time from BCLKx Low to Data Output Disabled |  | 50 |  | 165 | ns |
| $t_{\text {d }}$ | Delay Time to Valid Data from FS ${ }_{X}$ or BCLK $K_{X}$, Whichever Comes Later | $\mathrm{C}_{\mathrm{L}}=0 \mathrm{pF}$ to 150 pF | 20 |  | 165 | ns |
| tSDB | Set-Up Time from $D_{\mathrm{R}}$ Valid to BCLK $_{\text {R } / X}$ Low |  | 50 |  |  | ns |
| $t_{\text {HBD }}$ | Hold Time from BCLK $_{R / X}$ Low to $\mathrm{D}_{\mathrm{R}}$ Invalid |  | 50 |  |  | ns |
| t ${ }_{\text {DFSSG }}$ | Delay Time from BCLK $\mathrm{R}^{\prime}$ X Low to SIG $_{\mathrm{R}}$ Valid | Load $=50 \mathrm{pF}$ plus 2 LSTTL Loads |  |  | 300 | ns |
| ${ }_{\text {tsF }}$ | Set-Up Time from $\mathrm{FS}_{\mathrm{X} / \mathrm{R}}$ to BCLKK/R Low | Short Frame Sync Pulse (1 or 2 Bit Clock Periods Long) (Note 1) | 50 |  |  | ns |
| $\mathrm{t}_{\mathrm{HF}}$ | Hold Time from BCLKX/R Low to $\mathrm{FS}_{\mathrm{X} / \mathrm{R}}$ Low | Short Frame Sync Pulse (1 or 2 Bit Clock Periods Long) (Note 1) | 100 |  |  | ns |
| ${ }^{\text {thBFI }}$ | Hold Time from 3rd Period of Bit Clock Low to Frame Sync ( $\mathrm{FS}_{\mathrm{X}}$ or $\mathrm{FS}_{\mathrm{R}}$ ) | Long Frame Sync Pulse (from 3 to 8 Bit Clock Periods Long) | 100 |  |  | ns |
| ${ }^{\text {twFL }}$ | Minimum Width of the Frame Sync Pulse (Low Level) | 64k Bit/s Operating Mode | 160 |  |  | ns |

Note 1: For short frame sync timing, $\mathrm{FS}_{\mathrm{X}}$ and $\mathrm{FS}_{\mathrm{R}}$ must go high while their respective bit clocks are high.



Transmission Characteristics (All Devices) Unless otherwise specified: $T_{A}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{C C}=5 \mathrm{~V} \pm 5 \%$, - $\mathrm{V}_{\mathrm{BB}}=-5 \mathrm{~V} \pm 5 \%, \mathrm{GNDA}=0 \mathrm{~V}, \mathrm{f}=1.02 \mathrm{kHz}, \mathrm{V}_{\mathrm{IN}}=0 \mathrm{dBmO}$, transmit input amplifier connected for unity-gain non-inverting.

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| AMPLITUDE RESPONSE |  |  |  |  |  |  |
|  | Absolute Levels | Nominal $0 \mathrm{dBm0}$ Level is 4 dBm (600 $)$ <br> $0 \mathrm{dBm0}$ <br> TP3064 <br> TP3067 |  | $\begin{aligned} & 1.2276 \\ & 1.2276 \\ & \hline \end{aligned}$ |  | Vrms Vrms |
| $t_{\text {MAX }}$ |  | Max Transmit Overload Level TP3064 ( $3.17 \mathrm{dBm0}$ ) TP3067 ( 3.14 dBm 0 ) |  | $\begin{aligned} & 2.501 \\ & 2.492 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & V_{P K} \\ & V_{P K} \\ & \hline \end{aligned}$ |
| GXA | Transmit Gain, Absolute | $\begin{aligned} & T_{A}=25^{\circ} \mathrm{C}, V_{C C}=5 \mathrm{~V}, \dot{V}_{B B}=-5 \mathrm{~V} \\ & \text { input at } G S_{X}=0 \mathrm{dBm0} \text { at } 1020 \mathrm{~Hz} \end{aligned}$ | -0.15 |  | 0.15 | dB |
| $\mathrm{G}_{\mathrm{XR}}$ | Transmit Gain, Relative to GXA | $\begin{aligned} & f=16 \mathrm{~Hz} \\ & f=50 \mathrm{~Hz} \\ & \mathrm{f}=60 \mathrm{~Hz} \end{aligned}$ $\begin{aligned} & f=200 \mathrm{~Hz} \\ & f=300 \mathrm{~Hz}-3000 \mathrm{~Hz} \end{aligned}$ $f=3300 \mathrm{~Hz}$ $f=3400 \mathrm{~Hz}$ $f=4000 \mathrm{~Hz}$ <br> $f=4600 \mathrm{~Hz}$ and Up, Measure <br> Response from 0 Hz to 4000 Hz | $\begin{gathered} -1.8 \\ -0.15 \\ -0.35 \\ -0.7 \end{gathered}$ |  | -40 -30 -26 -0.1 0.15 0.05 0 -14 -32 | dB <br> dB <br> dB <br> dB <br> dB <br> dB <br> dB <br> dB <br> dB |
| GXAT | Absolute Transmit Gain Variation with Temperature . | $\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | - |  | $\pm 0.1$ | dB |
| $\mathrm{G}_{\text {XAV }}$ | Absolute Transmit Gain Variation with Supply Voltage | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%, \mathrm{~V}_{\mathrm{BB}}=-5 \mathrm{~V} \pm 5 \%$ |  |  | $\pm 0.05$ | dB |
| GXRL | Transmit Gain Variations with Level | $\begin{aligned} & \text { Sinusoidal Test Method } \\ & \text { Reference Level }=-10 \mathrm{dBmO} \\ & \text { VFXI }{ }^{1+=}=-40 \mathrm{dBm0} \text { to }+3 \mathrm{dBmO} \\ & \mathrm{VF} \mathrm{~F}^{\prime}+=-50 \mathrm{dBmo} \text { to }-40 \mathrm{dBm0} \\ & \text { VFXI }+=-55 \mathrm{dBmO} \text { to }-50 \mathrm{dBm0} \end{aligned}$ | $\begin{aligned} & -0.2 \\ & -0.4 \\ & -1.2 \end{aligned}$ |  | $\begin{aligned} & 0.2 \\ & 0.4 \\ & 1.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \\ & \mathrm{~dB} \\ & \hline \end{aligned}$ |
| $\mathrm{G}_{\text {RA }}$ | Receive Gain, Absolute | $T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{C C}=5 \mathrm{~V}, \mathrm{~V}_{B B}=-5 \mathrm{~V}$ Input $=$ Digital Code Sequence for $0 \mathrm{dBm0}$ Signal at 1020 Hz | -0.15 |  | 0.15 | dB |
| $\mathrm{G}_{\mathrm{RR}}$ | Receive Gain, Relative to $\mathrm{GRA}^{\text {A }}$ | $\begin{aligned} & f=0 \mathrm{~Hz} \text { to } 3000 \mathrm{~Hz} \\ & f=3300 \mathrm{~Hz} \\ & f=3400 \mathrm{~Hz} \\ & f=4000 \mathrm{~Hz} \end{aligned}$ | $\begin{gathered} -0.15 \\ -0.35 \\ -0.7 \end{gathered}$ |  | $\begin{gathered} 0.15 \\ 0.05 \\ 0 \\ -14 \\ \hline \end{gathered}$ | dB <br> dB <br> dB <br> dB |
| Grat | Absolute Receive Gain Variation with Temperature | $\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |  |  | $\pm 01$. | dB |
| $\mathrm{G}_{\mathrm{RAV}}$ | Absolute Receive Gain Variation with Supply Voltage | $V_{C C}=5 \mathrm{~V} \pm 5 \%, \mathrm{~V}_{B B}=-5 \mathrm{~V} \pm 5 \%$ |  |  | $\pm 0.05$ | dB |
| $\mathrm{G}_{\text {RRL }}$ | Receive Gain Variations with Level | Sinusoidal Test Method; Reference Input PCM Code Corresponds to an Ideally Encoded-10 dBm0 Signal PCM Level $=-40 \mathrm{dBmO}$ to +3 dBmo PCM Level $=-50 \mathrm{dBm0}$ to $-40 \mathrm{dBm0}$ PCM Level $=-55 \mathrm{dBmO}$ to -50 dBmo | $\begin{aligned} & -0.2 \\ & -0.4 \\ & -1.2 \end{aligned}$ |  | $\begin{aligned} & 0.2 \\ & 0.4 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & d B \\ & d B \\ & d B \end{aligned}$ |
| $\mathrm{V}_{\mathrm{RO}}$ | Receive Filter Output at $\mathrm{VF}_{\mathrm{R}} \mathrm{O}$ | $\mathrm{RL}=10 \mathrm{k} \Omega$ | -2.5 |  | 2.5 | V |

Transmission Characteristics (Continued) (All Devices) Unless otherwise specified: $T_{A}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$,
$\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%, \mathrm{~V}_{\mathrm{BB}}=-5 \mathrm{~V} \pm 5 \%, \mathrm{GNDA}=0 \mathrm{~V}, \mathrm{f}=1.02 \mathrm{kHz}, \mathrm{V}_{\mathrm{IN}}=0 \mathrm{dBmO}$, transmit input amplifier connected for unity-gain noninverting.

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ENVELOPE DELAY DISTORTION WITH FREQUENCY |  |  |  |  |  |  |
| $\mathrm{D}_{\mathrm{XA}}$ | Transmit Delay, Absolute | $\mathrm{f}=1600 \mathrm{~Hz}$ |  | 290 | 315 | $\mu \mathrm{s}$ |
| $\mathrm{D}_{\mathrm{XR}}$ | Transmit Delay, Relative to D XA | $\mathrm{f}=500 \mathrm{~Hz}-600 \mathrm{~Hz}$ <br> $\mathrm{f}=600 \mathrm{~Hz}-800 \mathrm{~Hz}$ <br> $t=800 \mathrm{~Hz}-1000 \mathrm{~Hz}$ <br> $\mathrm{f}=1000 \mathrm{~Hz}-1600 \mathrm{~Hz}$ <br> $\mathrm{f}=1600 \mathrm{~Hz}-2600 \mathrm{~Hz}$ <br> $\mathrm{f}=2600 \mathrm{~Hz}-2800 \mathrm{~Hz}$ <br> $f=2800 \mathrm{~Hz}-3000 \mathrm{~Hz}$ |  | $\begin{gathered} 195 \\ 120 \\ 50 \\ 20 \\ 55 \\ 80 \\ 130 \end{gathered}$ | $\begin{gathered} 220 \\ 145 \\ 75 \\ 40 \\ 75 \\ 105 \\ 155 \end{gathered}$ | $\begin{aligned} & \mu \mathrm{S} \\ & \mu \mathrm{~s} \\ & \mu \mathrm{~S} \\ & \mu \mathrm{~S} \\ & \mu \mathrm{~S} \\ & \mu \mathrm{~S} \\ & \mu \mathrm{~S} \end{aligned}$ |
| $\mathrm{D}_{\text {RA }}$ | Receive Delay, Absolute | $\mathrm{f}=1600 \mathrm{~Hz}$ |  | 180 | 200 | $\mu \mathrm{s}$ |
| $\mathrm{D}_{\text {RR }}$ | Receive Delay, Relative to $\mathrm{D}_{\text {RA }}$ | $\begin{aligned} & \mathbf{f}=500 \mathrm{~Hz}-1000 \mathrm{~Hz} \\ & \mathbf{f}=1000 \mathrm{~Hz}-1600 \mathrm{~Hz} \\ & \mathbf{f}=1600 \mathrm{~Hz}-2600 \mathrm{~Hz} \\ & \mathbf{f}=2600 \mathrm{~Hz}-2800 \mathrm{~Hz} \\ & \mathbf{f}=2800 \mathrm{~Hz}-3000 \mathrm{~Hz} \end{aligned}$ | $\begin{aligned} & -40 \\ & -30 \end{aligned}$ | $\begin{gathered} -25 \\ -20 \\ 70 \\ 100 \\ 145 \\ \hline \end{gathered}$ | $\begin{gathered} 90 \\ 125 \\ 175 \end{gathered}$ | $\begin{aligned} & \mu \mathrm{s} \\ & \mu \mathrm{~s} \\ & \mu \mathrm{~s} \\ & \mu \mathrm{~s} \\ & \mu \mathrm{~s} \end{aligned}$ |
| NOISE |  |  |  |  |  |  |
| $\mathrm{N}_{\mathrm{xC}}$ | Transmit Noise, C Message Weighted | TP3064 $\mathrm{VF}_{\mathrm{X}}{ }^{+}=0 \mathrm{~V}$ |  | 12 | 15 | dBrnC0 |
| $N_{\text {XP }}$ | Transmit Noise, P Message Weighted | TP3067 $\mathrm{VF}_{\mathrm{X}} \mathrm{I}^{+}=0 \mathrm{~V}$ |  | -74 | $\begin{gathered} -69 \\ \text { (Note 1) } \end{gathered}$ | dBm0p |
| $\mathrm{N}_{\mathrm{RC}}$ | Receive Noise, C Message Weighted | TP3064 PCM Code Equals Alternating Positive and Negative Zero |  | 8 | 11 | dBrnCo |
| $\mathrm{N}_{\text {RP }}$ | Receive Noise, P Message Weighted | TP3067 PCM Code Equals Positive Zero |  | -82 | -79 | dBm0p |
| $\mathrm{N}_{\text {RS }}$ | Noise, Single Frequency | $f=0 \mathrm{kHz}$ to 100 kHz , Loop Around Measurement, $\mathrm{VF}_{\mathrm{X}}{ }^{+}=0 \mathrm{~V}$ rms |  |  | -53 | dBm0 |
| $\mathrm{PPSR}^{\text {x }}$ | Positive Power Supply Rejection, Transmit | $\begin{aligned} & \mathrm{VFxI}_{\mathrm{I}}+=0 \mathrm{Vrms}, \\ & \mathrm{VCC}_{\mathrm{CC}}=5.0 \mathrm{~V}_{\mathrm{DC}}+100 \mathrm{mVrms} \\ & \mathrm{f}=0 \mathrm{kHz}-50 \mathrm{kHz} \end{aligned}$ | 40 |  |  | dBC |
| NPSRX | Negative Power Supply Rejection, Transmit | $\begin{aligned} & \mathrm{VF}_{\mathrm{X}} \mathrm{I}^{+}=0 \mathrm{Vrms} \\ & \mathrm{VBB}^{2}=-5.0 \mathrm{~V}_{\mathrm{DC}}+100 \mathrm{mVrms} \\ & \mathrm{f}=0 \mathrm{kHz}-50 \mathrm{kHz} \end{aligned}$ | 40 |  |  | dBC |
| $\mathrm{PPSR}_{\text {R }}$ | Positive Power Supply Rejection, Receive | PCM Code Equals Positive Zero $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}_{\mathrm{DC}}+100 \mathrm{mVrms}$ $\mathrm{f}=0 \mathrm{~Hz}-4000 \mathrm{~Hz}$ $\mathrm{f}=4 \mathrm{kHz}-25 \mathrm{kHz}$ $\mathrm{f}=25 \mathrm{kHz}-50 \mathrm{kHz}$ | $\begin{aligned} & 40 \\ & 40 \\ & 36 \end{aligned}$ |  |  | $\begin{aligned} & \mathrm{dBC} \\ & \mathrm{~dB} \\ & \mathrm{~dB} \end{aligned}$ |
| $\mathrm{NPSR}_{\mathrm{R}}$ | Negative Power Supply Rejection, Receive | PCM Code Equals Positive Zero $V_{B B}=-5.0 V_{D C}+100 \mathrm{mVrms}$ $\mathrm{f}=0 \mathrm{~Hz}-4000 \mathrm{~Hz}$ $\mathrm{f}=4 \mathrm{kHz}-25 \mathrm{kHz}$ $\mathrm{f}=25 \mathrm{kHz}-50 \mathrm{kHz}$ | $\begin{aligned} & 40 \\ & 40 \\ & 36 \end{aligned}$ |  |  | dBC <br> dB <br> dB |
| SOS | Spurious Out-of-Band Signals at the Channel Output | Loop Around Measurement, $0 \mathrm{dBm0}$, $300 \mathrm{~Hz}-3400 \mathrm{~Hz}$ Input Applied to $\mathrm{VF}_{\mathrm{X}}{ }^{+}$, <br> Measure Individual Image Signals at $V F_{R} O$ $4600 \mathrm{~Hz}-7600 \mathrm{~Hz}$ $7600 \mathrm{~Hz}-8400 \mathrm{~Hz}$ $8400 \mathrm{~Hz}-100,000 \mathrm{~Hz}$ |  |  | $\begin{aligned} & -32 \\ & -40 \\ & -32 \end{aligned}$ | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \\ & \mathrm{~dB} \end{aligned}$ |

Transmission Characteristics (Continued)
(All Devices) Unless otherwise specified: $T_{A}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%, \mathrm{~V}_{\mathrm{BB}}-5 \mathrm{~V} \pm 5 \%, G N D A=0 \mathrm{~V}, \mathrm{f}=1.02 \mathrm{kHz}$, $\mathrm{V}_{\text {IN }}=0 \mathrm{dBm0}$, transmit input amplifier connected for unity-gain non-inverting.

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DISTORTION |  |  |  |  |  |  |
| STD | Signal to Total Distortion | Sinusoidal Test Method |  |  |  |  |
| STD ${ }_{\text {R }}$ | Transmit or Receive Half-Channel | $\begin{array}{rlr} \text { Level } & =3.0 \mathrm{dBm0} & \\ & =0 \mathrm{dBm0} \text { to }-30 \mathrm{dBmO} \\ & =-40 \mathrm{dBm0} & \\ & & \mathrm{XMT} \\ & =-55 \mathrm{dBm0} & \\ & & \text { RCV } \\ & & \text { XMT } \\ & \text { RCV } \end{array}$ | $\begin{aligned} & 33 \\ & 36 \\ & 29 \\ & 30 \\ & 14 \\ & 15 \end{aligned}$ |  | . | dBC <br> dBC <br> dBC <br> dBC <br> dBC <br> dBC |
| $\mathrm{SFD}_{\mathrm{X}}$ | Single Frequency Distortion, Transmit | - |  |  | -46 | dB |
| SFD ${ }_{\text {R }}$ | Single Frequency Distortion, Receive |  |  |  | -46 | dB |
| IMD | Intermodulation Distortion | Loop Around Measurement, $\mathrm{VF}_{\mathrm{X}} \mathrm{I}^{+}=-4 \mathrm{dBm0}$ to $-21 \mathrm{dBm0}$, Two Frequencies in the Range $300 \mathrm{~Hz}-3400 \mathrm{~Hz}$ |  |  | $-41$ | dB |

CROSSTALK

| ${ }_{\text {C }}$ X-R | Transmit to Receive Crosstalk | $\begin{aligned} & \mathbf{f}=300 \mathrm{~Hz}-3000 \mathrm{~Hz} \\ & \mathrm{D}_{\mathrm{R}}=\text { Steady PCM Code } \end{aligned}$ | -90 | -75 | dB |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }_{C T} \mathrm{R}^{\text {-X }}$ | Receive to Transmit Crosstalk | $f=300 \mathrm{~Hz}-3000 \mathrm{~Hz}, \mathrm{VF} \mathrm{XI}^{\prime}=0 \mathrm{~V}$ | -90 | $\begin{gathered} -70 \\ \text { (Note 2) } \end{gathered}$ | dB |

## POWER AMPLIFIERS

| $\mathrm{V}_{\text {OL }}$ | Maximum 0 dBm 0 Level for Better than $\pm 0.1 \mathrm{~dB}$ Linearity Over the Range - $10 \mathrm{dBm0}$ to $+3 \mathrm{dBm} 0$ | Balanced Load, $\mathrm{R}_{\mathrm{L}}$ Connected Between $\begin{gathered} \mathrm{VPO}^{+} \text {and } \mathrm{VPO} \mathrm{O}^{-} \\ \mathrm{R}_{\mathrm{L}}=600 \Omega \\ \mathrm{R}_{\mathrm{L}}=1200 \Omega \\ \mathrm{R}_{\mathrm{L}}=30 \mathrm{k} \Omega \\ \hline \end{gathered}$ | $\begin{aligned} & 3.3 \\ & 3.5 \\ & 4.0 \end{aligned}$ |  |  | Vrms <br> Vrms <br> Vrms |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| S/DP | Signal/Distortion | $\mathrm{R}_{\mathrm{L}}=600 \Omega, 0 \mathrm{dBm0}$ | 50 |  |  | dB |

Note 1: Measured by extrapolation from the distortion test result.
Note 2: $C T_{R-X}$ is measured with a $-40 \mathrm{dBm0}$ activating signal applied at $\mathrm{VF} \mathrm{I}^{1+}$.

## Applications Information

## POWER SUPPLIES

While the pins of the TP3060 tamily are well protected against electrical misuse, it is recommended that the standard CMOS practice be followed, ensuring that ground is connected to the device before any other connections are made. In applications where the printed circuit board may be plugged into a "hot" socket with power and clocks already present, an extra long ground pin in the connector should be used.
All ground connections to each device should meet at a common point as close as possible to the GNDA pin. This
minimizes the interaction of ground return currents flowing through a common bus impedance. $0.1 \mu \mathrm{~F}$ supply decoupling capacitors should be connected from this common ground point to $V_{C C}$ and $V_{B B}$.
For best performance, the ground point of each CODEC/ FILTER on a card should be connected to a common card ground in start formation, rather than via a ground bus. This common ground point should be decoupled to $\mathrm{V}_{\mathrm{CC}}$ and $\mathrm{V}_{\mathrm{BB}}$ with $10 \mu \mathrm{~F}$ capacitors.

Note: See Applications Brief 13 for further details.

## Typical Asynchronous Application



TL/H/5070-5

FIGURE 2

## TP3155 Time Slot Assignment Circuit

## General Description

The TP3155 is a monolithic CMOS logic circuit designed to generate transmit and receive frame synchronization pulses for 4 PCM CODEC/Filters. Each frame sync pulse may be independently assigned to a time slot in a frame of up to 64 time slots. Assignments are controlled by loading in an 8-bit word via a simple serial interface port. This control interface is compatible with that used on the TP3020/ TP3021 and 2910/2911 CODECs, enabling an easy upgrade to combo CODEC/Filters to be made.

## Features

- Controls 4 CODEC/Filters
- Independent transmit and receive time slot assignments
- 8-channel unidirectional mode
- Up to 64 time slots per frame
- 4.096 MHz maximum clock rate
- Serial control interface compatible with TP3020/ TP3021 CODECs
- TTL and CMOS compatible inputs
- $5 \mathrm{~mW}, 5 \mathrm{~V}$ operation


## Typical Application



TL/H/5118-1

## Absolute Maximum Ratings

$V_{C C}$ Relative to GND
Voltage at Any Input or Output
$V_{C C}+0.3 V$ to $G N D-0.3 V$
Operating Temperature Range (Amblent)
$-40^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
Storage Temperature Range
(Ambient)
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Maximum Lead Temperature (Soldering, 10 seconds)
$300^{\circ} \mathrm{C}$

## DC Electrical Characteristics

Unless otherwise noted, $\mathrm{V}_{\mathrm{CC}}=4.75 \mathrm{~V}$ to 5.25 V and amblent temperature is $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$.

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Input Voltage Levels <br> $V_{1 H}$, Logic High <br> $V_{I L}$, Logic Low |  | 2.2 |  | 0.6 | $\begin{aligned} & V \\ & v \end{aligned}$ |
| Input Currents <br> All inputs Except MODE MODE | $\begin{aligned} & V_{I L}<V_{I N}<V_{I H} \\ & V_{I L}<V_{I N}<V_{I H} \end{aligned}$ | $\begin{gathered} -1 \\ -100 \end{gathered}$ |  | $\begin{gathered} 1 \\ 100 \end{gathered}$ | $\begin{aligned} & \mu \mathrm{A} \\ & \mu \mathrm{~A} \end{aligned}$ |
| Output Voltage Levels $V_{\mathrm{OH}}$, Logic High $V_{\text {OL }}$, Logic Low | $\mathrm{FS}_{\mathrm{X}}$ and $\mathrm{FS}_{\mathrm{R}}$ Outputs, $\mathrm{I}_{\mathrm{OH}}=3 \mathrm{~mA}$ $\mathrm{FS}_{\mathrm{X}}, \mathrm{FS}_{\mathrm{R}}$ and $\overline{T S}_{X}$ Outputs, $\mathrm{I}_{\mathrm{OL}}=3 \mathrm{~mA}$ | 2.4 |  | 0.4 | $\begin{aligned} & \text { V } \\ & \text { V } \end{aligned}$ |
| Power Dissipation Operating Current | $\mathrm{BCLK}=4.096 \mathrm{MHz},$ <br> All Outputs Open-Circuit |  | 1 | 1.5 | mA |

Timing Specifications

| Symbol | Parameter | Conditions | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }^{\text {t }}{ }^{\text {PC }}$ | Period of Clock | BCLK, CLK ${ }_{\text {c }}$ | 240 |  | ns |
| $\mathrm{t}_{\mathrm{RC}}, \mathrm{t}_{\mathrm{FC}}$. | Rise and Fall Time of Clock | BCLK, CLK ${ }_{\text {c }}$ |  | 50 | ns |
| $t_{\text {WCH }}$ | Width of Clock High | BCLK, CLK ${ }_{\text {c }}$ | 50 |  | ns |
| ${ }^{\text {W WCL }}$ | Width of Clock Low | BCLK, CLK ${ }_{\text {c }}$ | 50 |  | ns |
| ${ }^{\text {t }}$ SDC | Set-Up Time from $\mathrm{D}_{\mathrm{C}}$ to $\mathrm{CLK}_{\mathrm{C}}$ |  | 30 |  | ns |
| $t_{\text {HCD }}$ | Hold Time from $\mathrm{CLK}_{\mathrm{C}}$ to $\mathrm{D}_{\mathrm{C}}$ |  | 50 |  | ns |
| ${ }^{\text {t }}$ SCC | Set-Up Time from $\overline{C S}$ to CLK ${ }_{C}$ |  | 0 |  | ns |
| ${ }^{1} \mathrm{HCCL}$ | Hold Time from CLK ${ }_{\text {c }}$ to $\overline{\mathrm{CS}}$ Low. |  | 0 |  | ns |
| ${ }^{\text {t }} \mathrm{HCCH}$ | Hold Time from CLK ${ }_{\text {c }}$ to $\overline{\text { CS }}$ High |  | 50 |  | ns |
| $\mathrm{t}_{\text {SCHC }}$ | Set-Up Time from Channel Select to CLK ${ }_{C}$ |  | 30 |  | ns |
| ${ }^{\text {HCHC }}$ | Hold Time from Channel Select to CLK $C_{\text {c }}$ |  | 50 |  | ns |
| $\mathrm{t}_{\text {RS }} \mathrm{t}_{\text {FS }}$ | Rise and Fall Time of XSYNC, RSYNC |  |  | 50 | ns |
| $t_{\text {DBF }}$ | Delay Time from BCLK Low to $\mathrm{FS}_{\mathrm{X} / \mathrm{R}} 0-3$ High or Low | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |  | 50 | ns |
| $\mathrm{t}_{\text {HSYNC }}$ | Hold Time from BCLK to Frame Sync |  | 50 | 8 Cycles of BCLK | ns |
| ${ }^{\text {t SSYNC }}$ | Set-Up Time from Frame Sync to BCLK |  | 30 |  | ns |
| $t_{\text {DTL }}$ | Delay to $\overline{\mathrm{TS}}_{\mathrm{x}}$ Low | $\mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}$ |  | 140 | ns |
| ${ }^{\text {d }}$ DTH | Delay to $\overline{T S}_{\times} \mathrm{Off}$ |  | 30 | 100 | ns |

Block Diagram


## Timing Diagrams



Output



## Pin Descriptions

| Pin Number | Name | Description | Pin Number | Name | Description |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | $\mathrm{FS}_{\times 1} 1$ | A conventional CMOS frame sync output which is normally low, and goes active-high for 8 cycles of BCLK when a valid | 11 | BCLK | The bit clock input, which should run at the same rate as that for the CODEC/Filter combos. |
|  |  | transmit time slot assignment is made. | 12 | XSYNC | The transmit TS0 sync pulse input. Must be synchronous |
| 2 | $\mathrm{FS}_{\mathrm{R}} 1$ | A conventional CMOS frame sync output which is normally low, and goes active-high for 8 cycles of BCLK when a valid receive time slot assignment is made. | 13 | RSYNC/CH2 | with BCLK. <br> The function of this input is determined by the MODE input (pin 9). In mode 1 this is the receive TSO sync pulse, RSYNC, which must be |
| 3 | FS ${ }^{0} 0$ | A transmit frame sync output. similar to pin 1. |  |  | synchronous with BCLK. In mode 2 this is the CH 2 input |
| 4 | . $\mathrm{FS}_{\mathrm{R}} 0$ | A receive frame sync output similar to pin 2. |  |  | for the MSB of the channel select word. |
| 5 | $\overline{\mathrm{TS}}_{\mathrm{X}}$ | An open-drain N -channel output which is normally high impedance but pulls low during any active transmit time slot. | 14 15 | CH 1 CHO | The input for the next significant bit of the channel select word. <br> The input for the LSB of the |
| 6 7 | D | The input for an 8 -bit serial control word. $\bar{X}$ is the first bit clocked in. |  |  | channel select word, which defines the frame sync output affected by the following control word. |
| 7 8 | CLK $_{C}$ $\overline{\mathrm{CS}}$ | The clock input for the control Interface. | 16 | $\mathrm{FS}^{3}{ }^{3}$ | A transmit frame sync output similar to pin 1. |
| 8 9 | $\overline{C S}$ MODE | The active-low chip select for the control interface. | 17 | $\mathrm{FS}_{\mathrm{R}} 3$ | A receive frame sync output similar to pin 2. |
| 9 | MODE | When left open-circuit or connected to $V_{\text {cc }}$, mode 1 is selected, and when connected to GND, mode 2 is selected. | 18 19 | FS ${ }^{2}$ 2 FS ${ }^{2} 2$ | A transmit frame sync output similar to pin 1. <br> A receive frame sync output similar to pin 2. |
| 10 | GND | The OV ground connection to the device. | 20 | $\mathrm{V}_{\mathrm{Cc}}$ | The positive supply to the device. $5 \mathrm{~V} \pm 10 \%$ ( $\pm 5 \%$ for 4 MHz operation). |

## Functional Description

## operating modes

The TP3155 control interface requires an 8 -bit serial control word which is compatible with that for the TP3020/TP3021 and 2910/2911 CODECs. Two bits, $\bar{X}$ and $\overline{\mathrm{R}}$, define which of the two groups of frame sync outputs, $\mathrm{FS}_{\mathrm{X}} 0$ to $\mathrm{FS}_{\mathrm{X}} 3$ or $\mathrm{FS}_{\mathrm{R}} 0$ to $\mathrm{FS}_{\mathrm{R}} 3$, is affected by the control word, and a 6 -bit assignment field specifies the selected time slot, from 0 to 63. A frame sync output is active-high for one time slot, which is always 8 cycles of BCLK. A frame may consist of any number of time slots up to 64.
Two modes of operation are available. Mode 1 is for systems requiring different time slot assignments for the transmit and receive direction of each channel. In this case, pin 15 is the RSYNC input which defines the start of each receive frame, and the four outputs, $\mathrm{FS}_{\mathrm{R}} 0-\mathrm{FS}_{\mathrm{R}} 3$, are assigned with respect to RSYNC. The XSYNC input defines the start of each transmit frame and outputs $\mathrm{FS}_{\mathrm{X}} 0-\mathrm{FS} \mathrm{x}_{\mathrm{x}}$ are assigned with respect to XSYNC. XSYNC may have any phase relationship with RSYNC. Inputs CHO and CH 1 select the channel, from 0 to 3 (see Table la). Mode 1 is selected by leaving pin 9 (MODE) open-circuit or connecting it to $V_{C C}$.

Mode 2 provides the option of assigning all 8 frame sync outputs with respect to the XSYNC input. This makes the TP3155 TSAC useful for either an 8-channel unidirectional controller or for systems in which the transmit and receive directions of each channel are always assigned to the same time slot as the other, i.e., the FS $X$ and $\mathrm{FS}_{\mathrm{R}}$ inputs on the combo CODEC/Filter are hard-wired together. In this case, logical selection of the channel to be assigned is made via inputs $\mathrm{CH} 0, \mathrm{CH} 1$ and CH 2 (see Table lb). Mode 2 is selected by connecting pin 9 (MODE) to GND.

## POWER-UP INITIALIZATION

During power-up, all frame sync outputs, $\mathrm{FS}_{\chi} 0-\mathrm{FS}_{\chi} 3$ and $F S_{R} 0-F S_{R} 3$, are inhibited and held low. No outputs will go active until a valid time slot assignment is made.

## LOADING CONTROL DATA

During the loading of control data, the binary code for the selected channel must be set on inputs CH 0 and CH 1 (and CH 2 in mode 2), see Tables 1 a and 1 b .
Control data is clocked into the $\mathrm{D}_{\mathrm{C}}$ input on the falling edges of CLK $_{C}$ while $\overline{\mathrm{CS}}$ is low.
Alternatively, $\overline{\mathrm{CS}}$ may be connected to GND and an externally gated burst òf 8 positive $\mathrm{CLK}_{\mathrm{C}}$ pulses used to shift in control data on $\mathrm{D}_{\mathrm{C}}$. $\mathrm{CLK} \mathrm{K}_{\mathrm{C}}$ must stay low at all other times.
In either case the shifting of control data may overlap an XSYNC or.RSYNC pulse, but must be completed in less than one frame period. A new time slot assignment is only transferred to the selected assignment register and frame sync output at the start of the second frame (either transmit or receive, as appropriate) after CS goes low.

## TIME SLOT COUNTER OPERATION

At the start of TSO of each transmit frame, defined by the first falling edge of BCLK after XSYNC goes high, the transmit time slot counter is reset to 000000 and begins to increment once every 8 cycles of BCLK. Each count is compared with the 4 transmit assignment registers and, on finding a match, a frame sync pulse is generated at that FS ${ }_{x}$ output.

Similarly, the first falling edge of BCLK after RSYNC goes high defines the start of receive TSO, and outputs $\mathrm{FS}_{\mathrm{R}} 0-\mathrm{FS}_{\mathrm{R}} 3$ are generated with respect to TSO when the receive time slot counter matches the appropriate receive assignment register.

## $\overline{T S}_{x}$ OUTPUT

In mode 1 (separate transmit and receive assignments), this output pulls low whenever any $\mathrm{FS}_{x}$ output pulse is being generated. In mode 2, this output pulls low whenever any $\mathrm{FS}_{\mathrm{X}}$ or $\mathrm{FS}_{\mathrm{R}}$ output is being generated. At all other times it is open-circuit, allowing the $\overline{T S}_{X}$ outputs of a number of TSACs to be wire-ANDed together with a common pull-up resistor. This signal can be used to control the TRI-STATE ${ }^{\oplus}$ enable input of a line driver to buffer the transmit PCM bus from the CODEC/Filters to the backplane.

TABLE 1a. CONTROL MODE 1 (TP3020/TP3021 COMPATIBLE) •

| $\bar{X}$ | $\bar{R}$ | T5 | T4 | T3 | T2 | T1 | T0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |

$\overline{\mathrm{x}}$ is the first bit clocked into the $\mathrm{D}_{\mathrm{C}}$ input.
Control Data Format

| T5 | T4 | T3 | T2 | T1 | T0 | Time Slot |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 0 | 0 | 0 | 0 | 0 | $T$ | 1 |
| 0 | 0 | 0 | 0 | 1 | 0 | 2 |
|  |  |  |  |  |  | $\vdots$ |
| 1 | 1 | 1 | 1 | 1 | 0 | 62 |
| 1 | 1 | 1 | 1 | 1 | 1 | 63 |


| CH1 | CH0 | Channel Selected |
| :---: | :---: | :---: |
| 0 | 0 | Assign to $\mathrm{FS}_{\mathrm{X}} 0$ and/or $\mathrm{FS}_{R} 0$ |
| 0 | 1 | Assign to $\mathrm{FS}_{\mathrm{X}} 1$ and/or $\mathrm{FS}_{\mathrm{R}} 1$ |
| 1 | 0 | Assign to $\mathrm{FS}_{\mathrm{X}}$ and/or $\mathrm{FS}_{\mathrm{R}} 2$ |
| 1 | 1 | Assign to $\mathrm{FS}_{\mathrm{X}} 3$ and/or $\mathrm{FS}_{\mathrm{R}} 3$ |


| $\overline{\mathrm{X}}$ | $\overline{\mathrm{R}}$ | Action |
| :---: | :---: | :--- |
| 0 | 0 | Assign time slot to both selected $\mathrm{FS}_{\mathrm{X}}$ and $\mathrm{FS}_{\mathrm{R}}$ |
| 0 | 1 | Assign time slot to selected $\mathrm{FS}_{\mathrm{X}}$ only |
| 1 | 0 | Assign time slot to selected $\mathrm{FS}_{\mathrm{R}}$ only |
| 1 | 1 | Disable both selected $\mathrm{FS}_{\mathrm{X}}$ and $\mathrm{FS}_{\mathrm{R}}$ |

TABLE 1b. CONTROL MODE 2

| CH 2 | CH1 | CH0 | Channel Selected |
| :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | Assign to $\mathrm{FS} \mathrm{X}^{0}$ |
| 0 | 0 | 1 | Assign to $\mathrm{FS}_{\mathrm{x}} 1$ |
| 0 | 1 | 0 | Assign to $\mathrm{FS} \mathrm{x}^{2}$ |
| 0 | 1 | 1 | Assign to $\mathrm{FS} \mathrm{x}^{3}$ |
| 1 | 0 | 0 | Assign to $\mathrm{FS}_{\mathrm{R}} 0$ |
| 1 | 0 | 1 | Assign to $\mathrm{FS}_{\mathrm{R}} 1$ |
| 1 | 1 | 0 | Assign to $\mathrm{FS}_{\mathrm{R}} 2$ |
| 1 | 1 | 1 | Assign to $\mathrm{FS}_{\mathrm{R}} 3$ |


| $\bar{X}$ | $\overline{\mathbf{R}}$ | Action |
| :---: | :---: | :---: |
| 0 | 0 |  |
| 0 | 1 | Assign time slot to selected output |
| 1 | 0 |  |
| 1 | 1 | Disable selected output |

## Applications Information

A combination of the TP3155 TSAC and any CODEC/Filter combo from the TP3052/3/4/7 or TP3064/7 series will result in data timing as shown in Figure 1. Although the FS ${ }_{x}$ output pulse goes high before BCLK goes high, the $\mathrm{D}_{\mathrm{X}}$ output of the combo remains in the TRI-STATE mode until both are high. The eighth bit period is shortened to prevent a bus clash, just as it is on the TP3020/1 CODECs.

Alternatively, eight full-length bits can be obtained by inverting the BCLK to the combo devices, thereby aligning rising edges of $B C L K$ and $F S_{X / R}$.

Figure 2 shows the digital interconnections of a typical line card application.


TL/H/5:18.6
FIGURE 1. Transmit Data. Timing


## TP3310, TP3311, TP3320, TP3321 Monolithic Reversible 1200-600/150-75-5 Bit/s CMOS FSK MODEM Family

## General Description

The TP3320 and TP3321 are general purpose monolithic FSK (frequency shift-keyed) MODEMs implemented with National's advanced double-poly CMOS process $\left(\mathrm{P}^{2} \mathrm{CMOS}^{\mathrm{TM}}\right)$. They are capable of generating and receiving frequency modulated signals at data rates up to $1200 \mathrm{bit} / \mathrm{s}$ on voice-grade telephone lines. The TP3320 and TP3321 are offered in a 20 -pin package capable of operating halfduplex with a backward channel on two-wire lines or fullduplex on four-wire lines according to three pin selectable standards:
-CCITT V23 at $1200 \mathrm{bit} / \mathrm{s}$, with backward channel at 75 or $150 \mathrm{bit} / \mathrm{s}$.
-CCITT V23 at $600 \mathrm{bit} / \mathrm{s}$, with backward channel at 75 or $150 \mathrm{bit} / \mathrm{s}$.
-BELL 202 at $1200 \mathrm{bit} / \mathrm{s}$, with backward channel at 5 or 150 bit/s.
All filtering functions required for frequency generation, out-of-band noise rejection and demodulation are performed by on-chiṕ switched capacitor filters. Internal frequencies are generated from an inexpensive 3.579545 MHz TV color-burst crystal reference.
The TP3310 and TP3311 are 16-pin versions of the TP3320 optimized for low cost applications.

## Features

- BELL 202(s) compatible $0-1200 \mathrm{bit} / \mathrm{s}$ with $0-5$ or $150 \mathrm{bit} / \mathrm{s}$ backward channel 900 Hz soft carrier turn-off tone 2025 Hz answer tone
- CCITT V23 compatible 0-1200 bit/s with 0-75 or $150 \mathrm{bit} / \mathrm{s}$ backward channel $0-600 \mathrm{bit} / \mathrm{s}$ with $0-75$ or $150 \mathrm{bit} / \mathrm{s}$ backward channel 2100 Hz answer tone
- Half-duplex operation on two-wire lines
© Full-duplex 1200 or $600 \mathrm{bit} / \mathrm{s}$ operation on four-wire lines
- Low operating power: 90 mW (typical)

L Low standby power: 2 mW (typical)
m $\pm 5 \mathrm{~V}$ operation
(1) On-chip switched capacitor transmit and receive filters

- Uses 3.579545 MHz TV color-burst crystal
- Optimized UART interface
- Loopback test mode
: RS232C-type handshake signals
- TTL and CMOS compatible


## Block Diagram



FIGURE 1

## Absolute Maximum Ratings

| Operating Temperature Range | $-25^{\circ} \mathrm{C}$ to $80^{\circ} \mathrm{C}$ |
| :---: | :---: |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| $V_{C C}$ with Respect to GND | 7 V |
| $V_{C C}$ with Respect to $V_{B B}$ | 14 V |
| $V_{B B}$ with Respect to GND | -7V |
| Voltage at Digital Inputs ( $\overline{\mathrm{RTS}}, \overline{T_{x}} \mathrm{E}, \overline{\mathrm{ATE}}, \mathrm{D}_{\mathrm{x}}$ ) | $\mathrm{V}_{\mathrm{CC}}+0.3 \mathrm{~V}$ to GND -0.3 V |
| Voltage at Any Other Input | $V_{C C}+0.3 V$ to $V_{B B}-0.3 V$ |

Voltage at Any Digital Output $\quad V_{C C}+0.3 V$ to GND -0.3 V Voltage at Any Analog Output $\quad V_{C C}+0.3 V$ to $V_{B B}-0.3 V$ Output Short-Circuit Duration Power Dissipation Lead Temperature (Soldering, 10 seconds) Continuous 1W/package $300^{\circ} \mathrm{C}$

## Electrical Characteristics

Unless otherwise noted: $\mathrm{V}_{C C}=5.0 \mathrm{~V} \pm 5 \%, \mathrm{~V}_{\mathrm{BB}}=-5.0 \mathrm{~V} \pm 5 \%, \mathrm{GND}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$; typical characteristics specified at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{BB}}=-5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$; all digital and analog signals are referenced to GND.

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DIGITAL INTERFACE |  |  |  |  |  |  |
| $V_{\text {IL }}$ | Input Low Voltage |  |  |  | 0.6 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage |  | 2.2 |  |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Low Voltage | $\begin{array}{\|ll\|} \hline \overline{\mathrm{CTS}}, \overline{\mathrm{CD}}, \mathrm{CLK}_{x}, \text { CLK }_{\mathrm{R}}, \mathrm{DR} & \mathrm{I}_{\mathrm{L}}=1.0 \mathrm{~mA} \\ \text { OSCOUT } & I_{\mathrm{L}}=1.0 \mathrm{~mA} \\ \hline \end{array}$ |  |  | $\begin{aligned} & 0.4 \\ & 0.4 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | $\overline{\mathrm{CTS}}, \overline{\mathrm{CD}}$, CLK $_{\mathrm{X}}$, CLK $_{\mathrm{R}}, \mathrm{DR}$ OSCOUT | $\begin{aligned} & 2.4 \\ & 2.4 \end{aligned}$ |  |  | $\begin{aligned} & \text { V } \\ & \text { V } \end{aligned}$ |
| $\mathrm{I}_{1 L}$ | Input Low Current | GND $\leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {IL }}$, All Digital Inputs | -10 |  | 10 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {IH }}$ | Input High Current | $\mathrm{V}_{\text {IH }} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ | -10 | , | 10 | $\mu \mathrm{A}$ |
| POWER DISSIPATION |  |  |  |  |  |  |
| ICCO | Power-Down Current |  |  | 0.2 |  | mA |
| IBB 0 | Power-Down Current |  |  | 0.2 |  | mA |
| ICC 1 | Active Current | $R_{L X A} \geq 10 \mathrm{k} \Omega$ |  | 10. |  | mA |
| $\mathrm{I}_{\mathrm{BB}} 1$ | Active Current | $\mathrm{R}_{\text {LXA }} \geq 10 \mathrm{k} \Omega$ |  | 5 |  | mA |

ANALOG INTERFACE-TRANSMIT CARRIER OUTPUT (TC)

| R OXA | Output Dynamic Resistance |  |  | 1 |  | $\Omega$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| R LXA | Load Resistance | $\mathrm{V}_{\text {OXA }}= \pm 2.19 \mathrm{~V}$ | 600 |  |  | $\Omega$ |
| $\mathrm{C}_{\text {LXA }}$ | Load Capacitance |  |  |  | 500 | pF |
| $V_{\text {OXA }}$ | Transmit Level | $\mathrm{R}_{\mathrm{L}}=600 \Omega$ | 5.5 | $\pm 2.19$ | 6.5 | $\begin{gathered} V p \\ \text { dBm/600 } \end{gathered}$ |
| $\mathrm{V}_{\text {Osx }}$ | Output Offset Voltage |  | -100 |  | $+100$ | mV |
| ANALOG INTERFACE-RECEIVE CARRIER INPUT (RC) |  |  |  |  |  |  |
| $\mathrm{I}_{\text {IRA }}$ | Input Leakage Current | $\mathrm{V}_{\mathrm{BB}} \leq \mathrm{V}_{\text {IRA }} \leq \mathrm{V}_{\text {CC }}$ | -1.0 |  | -1.0 | $\mu \mathrm{A}$ |
| RIRA | Input Resistance |  | 100 |  |  | k $\Omega$ |
| $\mathrm{V}_{\text {IRA }}$ | Receive Signal Level Range |  |  |  | $\begin{gathered} -6 \\ 548 \end{gathered}$ | $\begin{gathered} \mathrm{dBm} / 600 \Omega \\ \mathrm{mVp} \end{gathered}$ |

## Timing Specifications

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $1 / t_{\text {PM }}$ | Crystal Frequency | Note 1 |  | 3.579545 |  | MHz |
| $1 / \mathrm{t}_{\text {OSC }}$ | OSCOUT Frequency |  |  | 3.579545 |  | MHz |
| $\mathrm{t}_{\mathrm{RM}}$ | Rise Time OSCOUT Output | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, 1 \mathrm{LSTTL}$ Load |  |  | 55 | ns |
| $\mathrm{t}_{\text {FM }}$ | Fall Time OSCOUT Output | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, 1 \mathrm{LSTTL}$ Load |  |  | 40 | ns |
| $t_{R}$ | Rise Time CLK $_{\text {x }}$, CLK $_{\text {R }}$ | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, 1 \mathrm{LSTTL}$ Load |  |  | 120 | ns |
| $t_{F}$ | Fall Time CLK $^{\prime}$, CLK $_{\text {R }}$ | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, 1 \mathrm{LSTTL}$ Load |  |  | 80 | ns |
| $t_{\text {RDX }}$ | Rise Time Receive Data Output ( $\mathrm{D}_{\mathrm{R}}$ ) | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, 1 \mathrm{LSTTL}$ Load |  |  | 120 | ns |
| $t_{\text {FDX }}$ | Fall Time Receive Data Output ( $\mathrm{D}_{\mathrm{R}}$ ) | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, 1 \mathrm{LSTTL}$ Load |  |  | 80 | ns |
| $t_{\text {PWNS }}$ | Set-Up Time from C1 Valid to C2 Low | Power-Down/Power-Up Transition (Figure 4) | 300 |  |  | ns |
| $t_{\text {PWNH }}$ | Hold Time from C2 Low to C1 Invalid | Power-Down/Power-Up Transition | 300 |  |  | ns |
| $t_{\text {tce }}$ | Delay Time from $\overline{\text { RTS }}, \overline{\text { TXE }}$, or $\overline{\text { ATE }}$ Low to Transmit Carrier Enabled | (Figure 5) |  | 0.1 |  | ms |
| ${ }^{\text {t }}$ CD | Delay Time from $\overline{\mathrm{RTS}}, \overline{\mathrm{TXE}}$, or $\overline{\mathrm{ATE}}$ High to Transmit Carrier Disabled |  |  | 0.1 |  | ms |
| FORWARD CHANNEL |  |  |  |  |  |  |
| ${ }^{\text {t CTSLF }}$ | Delay Time from $\overline{\mathrm{RTS}}$ Low to CTS Low | (Figure 5) $\quad \mathrm{BR}=1200$ or $600 \mathrm{Bit} / \mathrm{s}$ |  | 33.3 |  | ms |
| $\mathrm{t}_{\text {ctshf }}$ | Delay Time from $\overline{\text { RTS }}$ High to $\overline{\mathrm{CTS}} \mathrm{High}$ |  |  | 0.1 |  | ms |
| $t_{\text {CDONF }}$ | Carrier Detector Acquisition Time | 1300 Hz Tone |  | 15 |  | ms |
| $t_{\text {CDOFFF }}$ | Carrier Detector Release Time |  |  | 12 |  | ms |
| BACKWARD CHANNEL |  |  |  |  |  |  |
| ${ }^{\text {ctesslb }}$ | Delay Time from $\overline{\mathrm{RTS}}$ Low to CTS Low | (Figure 5) $\quad \begin{aligned} & \mathrm{BR}=5 \text { or } 75 \mathrm{Bit} / \mathrm{s} \\ & \mathrm{BR}=150 \mathrm{Bit} / \mathrm{s}\end{aligned}$ |  | $\begin{array}{r} 133 \\ 66.7 \\ \hline \end{array}$ |  | $\begin{aligned} & \mathrm{ms} \\ & \mathrm{~ms} \\ & \hline \end{aligned}$ |
| ${ }^{\text {t }}$ CTSHB | Delay Time from $\overline{\text { RTS }}$ High to CTS High |  |  | 0.1 |  | ms |
| $\mathrm{t}_{\text {CDONB }}$ | Carrier Detector Acquisition Time | 390 Hz Tone |  | 50 |  | ms |
| ${ }^{\text {t }}$ CDOFFB | Carrier Detector Release Time |  |  | 48 |  | ms |

Note 1: Crystal parameters $R_{S} \leq 1500, \mathrm{~L}=100 \mathrm{mH}, \mathrm{C}_{\mathrm{M}}=0.02 \mathrm{pF}, \mathrm{C}_{\mathrm{h}}=5 \mathrm{pF}$.
TABLE I. CARRIER FREQUENCY ACCURACY

|  |  | Standard FSK <br> Frequency ( Hz ) |  | Output <br> Frequency Using 3.579545 MHz Crystal (Hz) | \% Deviation from Standard |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \text { CCITT } \\ & \text { V23 } \end{aligned}$ | $1200 \mathrm{bit} / \mathrm{s}$ | $\begin{aligned} & \mathrm{FH} 1 \\ & \mathrm{FHO} \end{aligned}$ | $\begin{aligned} & 1300 \\ & 2100 \end{aligned}$ | $\begin{aligned} & 1300.71 \\ & 2100.67 \end{aligned}$ | $\begin{aligned} & 0.05 \\ & 0.03 \end{aligned}$ |
|  | $600 \mathrm{bit} / \mathrm{s}$ | $\begin{aligned} & \mathrm{FH} 1 \\ & \mathrm{FHO} \end{aligned}$ | $\begin{aligned} & 1300 \\ & 1700 \end{aligned}$ | $\begin{aligned} & \hline 1300.71 \\ & 1701.30 \end{aligned}$ | $\begin{aligned} & 0.05 \\ & 0.08 \end{aligned}$ |
|  | 75 bit/s | $\begin{aligned} & \text { FL1 } \\ & \text { FLO } \end{aligned}$ | $\begin{aligned} & 390 \\ & 450 \end{aligned}$ | $\begin{aligned} & 389.76 \\ & 450.14 \end{aligned}$ | $\begin{array}{r} -0.06 \\ 0.03 \end{array}$ |
| $\begin{array}{r} \text { BELL } \\ 202 \end{array}$ | $1200 \mathrm{bit} / \mathrm{s}$ | $\overline{\mathrm{FH} 1}$ | $\begin{aligned} & 1200 \\ & 2200 \end{aligned}$ | $\begin{aligned} & 1199.58 \\ & 2204.15 \end{aligned}$ | $\begin{array}{r} -0.04 \\ 0.19 \end{array}$ |
|  | $150 \mathrm{bit} / \mathrm{s}$ | $\begin{aligned} & \mathrm{FL1} \\ & \mathrm{FLO} \\ & \hline \end{aligned}$ | $\begin{aligned} & 390 \\ & 490 \\ & \hline \end{aligned}$ | $\begin{aligned} & 389.76 \\ & 490.08 \end{aligned}$ | $\begin{array}{r} -0.06 \\ 0.02 \end{array}$ |
|  | $5 \mathrm{bit} / \mathrm{s}$ | $\begin{aligned} & \text { FL1 } \\ & \text { FLO } \end{aligned}$ | $\begin{array}{r} 387 \\ - \end{array}$ | $389.76$ | 0.71 |
|  | Answer Tone |  | 2025 | 2024.63 | -0.02 |
|  | Soft Carrier Turn-Off Tone |  | 900 | 900.29 | 0.03 |


| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TRANSMITTER |  |  |  |  |  |  |
| $\mathrm{D}_{\mathrm{tx}}$ | Maximum Delay from Transmit Data Input ( $\mathrm{D}_{\mathrm{X}}$ ) to Transmit Carrier Frequency Change |  |  |  | 4 | $\mu \mathrm{S}$ |
| $E_{0 x}$ | Out-of-Band Energy Referred to Carrier Level | $\begin{aligned} & \mathrm{F} \geq 3.4 \mathrm{kHz} \text { (see Figure 3) } \\ & \mathrm{F} \geq 8 \mathrm{kHz} \end{aligned}$ |  |  | $\begin{aligned} & -40 \\ & -60 \end{aligned}$ | $\mathrm{dB}$ $\mathrm{dB}$ |
| RECEIVER |  |  |  |  |  |  |
| $\mathrm{S}_{\mathrm{R}}$ | Input Signal Level |  |  |  | -6 | dBm/600』 |
| Th CD | Carrier Detect Threshold | - THRESHOLD ADJUST $=\mathrm{V}_{\mathrm{CC}}(+5 \mathrm{~V})$ ON <br>  OFF <br> - THRESHOLD ADJUST $=$ GND (OV) ON <br> (TP3320/TP3321) OFF <br> - THRESHOLD ADJUST $=\mathrm{V}_{\mathrm{BB}}(-5 \mathrm{~V})$ ON <br> (TP3320/TP3321) OFF | $\left\lvert\, \begin{aligned} & -48 \\ & -43 \\ & -38 \end{aligned}\right.$ |  | $\left\lvert\, \begin{aligned} & -43 \\ & -38 \\ & -33 \end{aligned}\right.$ | dBm <br> dBm <br> dBm <br> dBm <br> dBm <br> dBm |
| $\mathrm{H}_{\text {CD }}$ | Carrier Detect Hysteresis | Measured from Th CD ON to Th ${ }_{\text {CD }}$ OFF | 2 |  | 5 | dB |
| FORWARD CHANNEL |  |  |  |  |  |  |
| $\mathrm{ID}_{F}$ | Peak Intersymbol Distortion (Isochronous $\pm$ Bias) | Back-to-Back Over Input Signal Range |  | 10 6 |  | $\begin{aligned} & \% \\ & \% \\ & \hline \end{aligned}$ |
| $\mathrm{BER}_{F}$ | Bit Error Rate | Back-to-Back over a Flat Line with Additive $300 \mathrm{~Hz}-3400 \mathrm{~Hz}$ Flat Noise- <br> Receive Signal Level: -6 dBm to -43 dBm 511-Bit Test Pattern $\begin{aligned} & S / N=7 \mathrm{~dB} \\ & \mathrm{~S} / \mathrm{N}=10 \mathrm{~dB} \end{aligned}$ |  | $\begin{aligned} & 10^{-3} \\ & 10^{-5} \end{aligned}$ |  | . |
| BACKWARD CHANNEL |  |  |  |  |  |  |
| $\mathrm{ID}_{\mathrm{B}}$ | Peak Intersymbol Distortion (Isochronous $\pm$ Bias) | Back-to-Back Over Input Signal Range |  | $\begin{aligned} & 6 \\ & 6 \end{aligned}$ |  | $\begin{aligned} & \% \\ & \% \end{aligned}$ |
| $B E R_{B}^{\prime}$ | Bit Error Rate | Back-to-Back over a Flat Line with Additive $300 \mathrm{~Hz}-3400 \mathrm{~Hz}$ Flat Noise- <br> Recelve Signal Level: -6 dBm to -43 dBm <br> 511-Bit Test Pattern $\begin{aligned} & S / N=-2 d B \\ & S / N=1 d B \end{aligned}$ |  | $\begin{aligned} & 10^{-3} \\ & 10^{-5} \end{aligned}$ |  |  |



Order Number TP3310J or TP3311J NS Package Number J16A
Order Number TP3310N or TP3311N NS Package Number N16A

## Functional Description

## POWER-UP AND INITIALIZATION

When power, is first applied, power-on reset circuitry initializes the MODEM and places it into the power-up mode. In applications where transmission toward the telephone line is not continuous, and where power consumption needs to be low, the MODEM can be powered down using control inputs C 1 and C2. (See Figure 4.)
In the power-down mode, all nonessential circuits are deactivated, and analog output TC is grounded. Outputs $D_{R}$, $\overline{\mathrm{CTS}}$ and $\overline{\mathrm{CD}}$ are put in a high impedance state. External clocks OSCOUT, CLK $X$ and CLK ${ }_{R}$ remain in a low impedance high or low state.

## TRANSMITTER

The transmitter consists of a digitally controlled frequency modulator followed by a transmit switched capacitor filter and a postfilter (Figure 1). It converts the digital information received from a UART or from a DTE into a frequency modulated sine-wave (Figure 2). The output power amplifier can directly drive a transformer or DAA coupler to the telephone line.
In order to avoid generating unwanted frequency components and to minimize bit length distortion, the modulator maintains phase continuity when switching between the two carrier frequencies.


Order Number TP3320J or TP3321J NS Package Number J20A

The transmit filter and the postfilter attenuate any unwanted frequency created by the modulation process, so that the level of spurious out-of-band signals transmitted to the telephone line is maintained below the limits of FCC and CCITT specifications (see Figure 3).

The frequency assignments for the three standards are also shown in Figure 3 and in Table II. The telephone channel bandwidth is divided into a forward channel on which transmission occurs at $1200 \mathrm{bit} / \mathrm{s}$ or $600 \mathrm{bit} / \mathrm{s}$, and a backward channel on which transmission is at a lower rate: $75 \mathrm{bit} / \mathrm{s}$ for the CCITT V23 standard and 5 or 150 bit/s for the BELL 202 standard.

On a two-wire line, the only operating mode is half-duplex with split baud rates: when the MODEM transmits at $1200 \mathrm{bit} / \mathrm{s}$ or $600 \mathrm{bit} / \mathrm{s}$ on the forward channel, it receives at $150 \mathrm{bit} / \mathrm{s}, 75 \mathrm{bit} / \mathrm{s}$ or $5 \mathrm{bit} / \mathrm{s}$ on the backward channel; when it transmits at $150 \mathrm{bit} / \mathrm{s}, 75 \mathrm{bit} / \mathrm{s}$ or $5 \mathrm{bit} / \mathrm{s}$ on the backward channel, it receives at $1200 \mathrm{bit} / \mathrm{s}$ or $600 \mathrm{bit} / \mathrm{s}$ on the forward channel.

On a four-wire line, the MODEM can also operate in fullduplex mode at $600 \mathrm{bit} / \mathrm{s}$ or $1200 \mathrm{bit} / \mathrm{s}$ in both directlons.
Table II shows how to program control inputs C0, C1 and C 2 to select the standard and the operating mode.

Functional Description (Continued)

## हTTS/CTS DELAY

TP3310/TP3320: When the request to send input ( $\overline{\mathrm{RTS}}$. pin 2) is asserted low by the DTE (data terminal equipment), the MODEM enables the transmit carrier output and prepares itself to transmit data. After a fixed delay has been timed out ( t CTSLF or $\mathrm{t}_{\text {CTSLB }}$ according to the channel processed by the transmitter), it pulls down pin 3 ( $\overline{\mathrm{CTS}}$ ) in order to indicate to the DTE that it is ready to transmit data-data input $D_{X}$ remains internally clamped to mark (logical 1) as long as CTS (clear to send) is high.

TP3311/TP3321: These devices do not provide an internal delay before the carrier can be modulated. When input TXE is pulled low by the DTE the MODEM enables the TC output directly. The carrier frequency is immediately determined by the data at input $D_{X}$. Any delay required to allow the remote MODEM to acquire the carrier must be provided externally.


FIGURE 2. Transmitted Signal


TL/H/5025.5a
FIGURE 3. Frequency Assignments


Maximum Level of Out-of-Band Energy, Relative to the Unmodulated Transmit Carrier Level

TABLE II. OPERATING MODE AND STANDARD SELECTION

| Operating Mode | C2 | C1 | CO | Standard | Modulation Speed (Bauds) |  | XMT Freq (Hz) |  | RCV Freq (Hz) |  | $\begin{gathered} \text { CLK }_{X} \\ \text { Freq } \\ (\times 16 \\ \mathrm{Hz}) \\ \hline \end{gathered}$ | $\begin{gathered} \hline \text { CLK }_{R} \\ \text { Freq } \\ (\times 16 \\ \mathrm{Hz}) \\ \hline \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | XMT | RCV | 1 | 0 | 1 | 0 |  |  |
| NORMAL | GND | $\begin{aligned} & \text { GND } \\ & V_{C C} \\ & V_{B B} \end{aligned}$ | $\begin{aligned} & \text { GND } \\ & \text { GND } \\ & \text { GND } \end{aligned}$ | $\begin{aligned} & \text { CCITT V23 } \\ & 1200 \text { bit/s } \end{aligned}$ | $\begin{array}{c\|} \hline 1200 \\ 75 / 150^{*} \\ 1200 \end{array}$ | $\begin{gathered} \hline 75 / 150^{*} \\ 1200 \\ 1200 \\ \hline \end{gathered}$ | $\begin{gathered} 1300 \\ 390 \\ 1300 \\ \hline \end{gathered}$ | $\begin{array}{c\|} \hline 2100 \\ 450 / 490^{*} \\ 2100 \\ \hline \end{array}$ | $\begin{gathered} 390 \\ 1300 \\ 1300 \\ \hline \end{gathered}$ | $\begin{array}{\|c\|} \hline 450 / 490^{*} \\ 2100 \\ 2100 \\ \hline \end{array}$ | $\begin{gathered} 1200 \\ 75 / 150^{*} \\ 1200 \\ \hline \end{gathered}$ | $\begin{gathered} 75 / 150^{*} \\ 1200 \\ 1200 \end{gathered}$ |
|  |  | $\begin{aligned} & \hline \text { GND } \\ & \mathrm{V}_{\mathrm{CC}} \\ & \mathrm{~V}_{\mathrm{BB}} \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}} \\ & \mathrm{~V}_{\mathrm{CC}} \\ & \mathrm{~V}_{\mathrm{CC}} \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { CCITT V23 } \\ & 600 \mathrm{bit} / \mathrm{s} \end{aligned}$ | 600 $75 / 150^{*}$ 600 | $\begin{gathered} \hline 75 / 150^{*} \\ 600 \\ 600 \\ \hline \end{gathered}$ | $\begin{gathered} 1300 \\ 390 \\ 1300 \\ \hline \end{gathered}$ | $\begin{array}{\|c\|} \hline 1700 \\ 450 / 490^{*} \\ 1700 \\ \hline \end{array}$ | $\begin{aligned} & \hline 390 \\ & 1300 \\ & 1300 \\ & \hline \end{aligned}$ | $\begin{array}{\|c\|} \hline 450 / 490^{*} \\ 1700 \\ 1700 \\ \hline \end{array}$ | $\begin{array}{\|c\|} \hline 600 \\ 75 / 150^{*} \\ 600 \end{array}$ | $\begin{gathered} \hline 75 / 150^{*} \\ 600 \\ 600 \\ \hline \end{gathered}$ |
|  |  | $\begin{aligned} & \text { GND } \\ & V_{C C} \\ & V_{B B} \end{aligned}$ | $\begin{aligned} & V_{B B} \\ & V_{B B} \\ & V_{B B} \end{aligned}$ | BELL 202 <br> Mode 1 | $\begin{gathered} 1200 \\ 5 \\ 1200 \end{gathered}$ | $\begin{gathered} 5 \\ 1200 \\ 1200 \end{gathered}$ | $\begin{gathered} 1200 \\ 387 \\ 1200 \end{gathered}$ | $\begin{gathered} 2200 \\ 0 \\ 2200 \\ \hline \end{gathered}$ | $\begin{gathered} \hline 387 \\ 1200 \\ 1200 \\ \hline \end{gathered}$ | 0 2200 2200 | $\begin{gathered} 1200 \\ 75 \\ 1200 \end{gathered}$ | $\begin{gathered} 75 \\ 1200 \\ 1200 \\ \hline \end{gathered}$ |
|  | $\mathrm{V}_{\mathrm{CC}}$ | $V_{B B}$ | GND | BELL 202 | 150 | 1200 | 390 | 490 | 1200 | 2200 | 150 | 1200 |
|  |  | $V_{B B}$ | $V_{\text {CC }}$ | Mode 2 | 1200 | 150 | 1200 | 2200 | 390 | 490 | 1200 | 150 |
| SELF-TEST | $V_{C C}$ | $\begin{aligned} & \text { GND } \\ & \mathrm{V}_{\mathrm{cc}} \end{aligned}$ | $\begin{aligned} & \text { GND } \\ & \text { GND } \end{aligned}$ | $\begin{aligned} & \hline \text { CCITT V23 } \\ & 1200 \mathrm{bit} / \mathrm{s} \end{aligned}$ | $\begin{gathered} 1200 \\ 75 / 150^{*} \end{gathered}$ | $\begin{gathered} 1200 \\ 75 / 150^{*} \end{gathered}$ | $\begin{gathered} 1300 \\ 390 \end{gathered}$ | $\begin{array}{\|c\|} \hline 2100 \\ 450 / 490^{*} \end{array}$ | $\begin{gathered} 1300 \\ 390 \end{gathered}$ | $\begin{array}{c\|} \hline 2100 \\ 450 / 490 * \end{array}$ | $\begin{gathered} 1200 \\ 75 / 150^{*} \end{gathered}$ | $\begin{gathered} 1200 \\ 75 / 150^{*} \end{gathered}$ |
|  |  | GND $V_{\text {CC }}$ | $\begin{aligned} & \hline \mathrm{V}_{\mathrm{cc}} \\ & \mathrm{~V}_{\mathrm{cc}} \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { CCITT V23 } \\ & 600 \mathrm{bit} / \mathrm{s} \end{aligned}$ | $\begin{gathered} 600 \\ 75 / 150^{*} \end{gathered}$ | $\begin{gathered} 600 \\ 75 / 150^{*} \end{gathered}$ | $\begin{gathered} 1300 \\ 390 \end{gathered}$ | $\begin{array}{c\|} \hline 1700 \\ 450 / 490^{*} \end{array}$ | $\begin{gathered} 1300 \\ 390 \end{gathered}$ | $\begin{array}{\|c\|} \hline 1700 \\ 450 / 490 \\ \hline \end{array}$ | $\begin{array}{c\|} \hline 600 \\ 75 / 150^{*} \end{array}$ | $\begin{gathered} 600 \\ 75 / 150^{*} \end{gathered}$ |
|  |  | $\begin{gathered} \mathrm{GND} \\ \mathrm{~V}_{\mathrm{CC}} \\ \mathrm{~V}_{\mathrm{BB}} \\ \hline \end{gathered}$ | $\begin{aligned} & V_{B B} \\ & V_{B B} \\ & V_{B B} \end{aligned}$ | BELL 202 | $\begin{gathered} 1200 \\ 5 \\ 1200 \end{gathered}$ | $\begin{gathered} 1200 \\ 5 \\ 1200 \end{gathered}$ | $\begin{gathered} 1200 \\ 387 \\ 1200 \end{gathered}$ | $\begin{gathered} 2200 \\ 0 \\ 2200 \\ \hline \end{gathered}$ | $\begin{gathered} 1200 \\ 387 \\ 1200 \end{gathered}$ | $\begin{gathered} 2200 \\ 0 \\ 2200 \\ \hline \end{gathered}$ | $\begin{gathered} 1200 \\ 75 \\ 1200 \end{gathered}$ | $\begin{gathered} 1200 \\ 75 \\ 1200 \end{gathered}$ |

[^23]
## Functional Description (Continued)

## RECEIVE FILTERS

The signal delivered by the hybrid to the receive carrier input is a mixture of transmitted signal, received signal and noise, with a level in the range from $-48 \mathrm{dBm} / 600 \Omega$ to $-6 \mathrm{dBm} / 600 \Omega$.

An antialias filter is inserted at the input of the receive section to remove any high frequency noise component before sampling occurs.
Depending on the operating mode, the receive switched capacitor band-pass filter selects the frequency band of the main channel or of the backward channel. It rejects out-of-band transmission noise components and undesirable adjacent channel echo signals which can be fed from the transmit section into the receive section when the MODEM operates on a two-wire line. Equalization is included in order to assure low bit error rate and low bit length distortion when connected to a telephone line.
At the input to the demodulator, a limiter and an associated auto-zero circuit remove any amplitude modulation and any offset which could bias the demodulator toward a 1 or a 0 output. The demodulator converts the FSK modulated signal back into digital data at the $\mathrm{D}_{\mathrm{R}}$ output.

## CARRIER DETECTOR

The carrier detector monitors the level of the receive signal. To prevent transmission of erroneous data toward the data terminal, receive data output $D_{R}$ is clamped to 1 when the carrier falls below the receive threshold level. Whenever valid signals are being received at the input of the demodulator and are acceptable for demodulation, output pin $\overline{C D}$ is pulled down and the $D_{R}$ output is enabled. $A$ delay is timed out before the carrier received or carrier lost signal changes $\overline{C D}$ to provide immunity against noise bursts. The MODEM also provides at least 2 dB of hysteresis between the carrier ON and the carrier OFF thresholds. These thresholds are normally ON by -43 dBm and OFF by -48 dBm for switched telephone network operation; but two additional sensitivities ( $-33 \mathrm{dBm} /-38 \mathrm{dBm}$ or $-38 \mathrm{dBm} /-43 \mathrm{dBm}$ ) can also be selected when the TP3320 or the TP3321 is used through digital control input THRESHOLD ADJUST.

## SOFT CARRIER TURN-OFF (BELL 202 STANDARD)

When $\overline{\mathrm{RTS}}$ is turned off at the end of a message, transients may occur and cause erroneous data to be received at a remote MODEM. To prevent this spurious effect, the
transmitting MODEM can generate a 900 Hz soft carrier turn-off tone at the end of the message, under external control (TP3320 and TP3321 only).

On the TP3320, the soft carrier turn-off tone is controlled by $\overline{\text { ATE }}$ (pin 6-active low) and $\overline{\text { RTS }}$ (pin 2). On the TP3321, it is controlled by STE (pin 3-active low).

## BAUD RATE CLOCKS

The TP3320, the TP3321 and the TP3311 provide two baud rate clocks, CLK $\mathrm{X}_{\mathrm{X}}$ and CLK $_{\mathrm{R}}$, which can be used to synchronize the transmit and the receive sections of a UART. The frequency of each of these clocks ( $75 \times 16 \mathrm{~Hz}$, $150 \times 16 \mathrm{~Hz}, 600 \times 16 \mathrm{~Hz}$ or $1200 \times 16 \mathrm{~Hz}$ ) is internally adjusted so that it corresponds to the baud rate for the associated direction. When 5 baud is selected, the frequency becomes $75 \times 16 \mathrm{~Hz}$.

Only one of the baud rate clocks (CLK ${ }_{R}$ ) is available on the TP3310.

## OSCILLATOR OUTPUT (TP3320 or TP3321)

The buffered master clock ( 3.579545 MHz ) is made available at output OSCOUT. It can be used as a clock for a DTMF tone generator or for a microprocessor. The oscillator runs continuously while the MODEM is powered up.

## SELF-TEST

The self-test mode allows the user or the DTE to verify that the MODEM operates properly. It can be selected by control inputs C0, C1 and C2, as shown in Table II. In the selftest mode, the transmit carrier output is looped back to the receive carrier input through an internal attenuator while still providing the modulated carrier to output pin TC. The receive filters and the demodulator are configured to process the same channel as the transmit section. Transmitted signals are still controlled by $\mathrm{C} 0, \mathrm{C} 1$ and by data input $D_{X}$. Baud rate clocks CLK $X_{X}$ and CLK $_{R}$ provide the same baud rate to the transmit and the receive sections of an external UART ( $75 \times 16 \mathrm{~Hz}, 150 \times 16 \mathrm{~Hz}, 600 \times 16 \mathrm{~Hz}$ or $1200 \times 16 \mathrm{~Hz}$ ).

## POWER-DOWN/POWER-UP

To power-down the MODEM, C1 must be set to a low (GND) level and a falling edge applied at C2. To power-up the MODEM, C1 must be set to a high ( $V_{C C}$ ) level and a falling edge applied at C2 (see Figure 4).




FIGURE 5. Interface Timing Diagrams

## Applications Information

To realize a low cost data terminal, the MODEM can be interfaced with a UART and a microprocessor as shown in Figures 6 and 7. The operating mode is controlled by the microprocessor. No external baud rate generator is needed.

An active hybrid with level adjust may be realized by two operational amplifiers and a few resistors. This arrangement enables the MODEM to transmit over one channel while receiving data from the adjacent channel. No external
filtering is normally necessary. A 150 pF capacitor can be connected across R2 in Figure 7 to provide an additional 10 dB rejection above 50 kHz if required.

The transmit level can be adjusted by resistor R1. The maximum level allowed on the telephone line by most telephone companies is $0 \mathrm{dBm} / 600 \Omega$. The transmit level is usually made adjustable between $0 \mathrm{dBm} / 600 \mathrm{n}$ and $-12 \mathrm{dBm} / 600 \mathrm{~N}$. Table III gives the correspondence between the transmit level and the programming resistor value.

TABLE III

| Transmit Level <br> $\mathbf{d B m} / 600 \Omega$ | Programming Resistor R1 <br> $\mathbf{k} \Omega$ |
| :---: | :---: |
| 0 | 47 |
| -1 | 53 |
| -2 | 59 |
| -3 | 66 |
| -4 | 75 |
| -5 | 84 |
| -6 | 94 |
| -7 | 105 |
| -8 | 118 |
| -9 | 130 |
| -10 | 150 |
| -11 | 167 |
| -12 | 187 |



TLIH/5025-10
FIGURE 6. Interfacing the TP3320 with a Microprocessor


FIGURE 7. Interfacing the TP3321 and a Tone Generator with the NS455 Terminal Management Processor (The TMP Includes a UART with split baud rate capability.)

# TP5087/TP5092/TP5094/TP5380 DTMF (TOUCH-TONE ${ }^{\circledR}$ ) Generators 

## General Description

These Tone Dialers are low threshold voltage, field-implanted, metal gate CMOS integrated circuits. The devices interface directly to a standard telephone keypad and generate all dual tone multi-frequency pairs required in tone-dialing systems. The tone synthesizers are locked to an on-chip reference oscillator using an inexpensive 3.579545 MHz crystal for high tone accuracy. The crystal and an output load resistor are the only external components required for tone generation. A MUTE OUT logic signal, which changes state when any key is depressed, is also provided.

## Features

- $2.5 \mathrm{~V}-10 \mathrm{~V}$ operation when generating tones (TP5380)
(1) 2 V operation of keyscan and MUTE logic
- Powered directly from telephone line
- Interfaces with standard single-contact or 2-of-8 telephone keypad
- Static sensing of key closures
- On-chip 3.579545 MHz crystal-controlled oscillator
- On-chip regulation of tone amplitudes
- High group and low group tones generated and mixed internally
* High group pre-emphasis
- Low harmonic distortion
- Open emitter-follower low-impedance output
- SINGLE TONE INHIBIT pin


## Block Diagram

TONE
ENABLE


FIGURE 1. TP5087 Family

## Absolute Maximum Ratings

Supply Voltage (VD $V_{S S}$ ) Maximum Voltage at Any Pin
Operating Temperature Storage Temperature Maximum Power Dissipation
$V_{D D}+0.3 V$ to $V_{S S}-0.3 V$
$-30^{\circ} \mathrm{C}$ to $+60^{\circ} \mathrm{C}$
$-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$

500 mW

Electrical Characteristics $\mathrm{T}_{\mathrm{A}}$ within operating temperature range, $3.5 \mathrm{~V}<\mathrm{V}_{\mathrm{DD}}<10 \mathrm{~V}$ unless otherwise stated.

\begin{tabular}{|c|c|c|c|c|c|}
\hline Parameter \& Conditions \& Min \& Typ \& Max \& Units \\
\hline \multicolumn{6}{|l|}{TP5087, TP5092, TP5094} \\
\hline \begin{tabular}{l}
Minimum Supply Voltage Swing, \(\mathrm{V}_{\mathrm{DD} \text { (min) }}\)
\begin{tabular}{cl} 
Output Amplitudes \\
Low Group \& TP5087, TP5094 \\
\& TP5092 \\
High Group \& TP5087, TP5094 \\
\& TP5092
\end{tabular}. \\
Mean Output DC Offset, \(V_{\text {OS }}\)
\end{tabular} \& Generating Tones
\[
R_{L}=240 \Omega
\]
\[
\begin{aligned}
\& V_{D}=3.5 \mathrm{~V} \\
\& V_{D D}=10 \mathrm{~V}
\end{aligned}
\] \& \& \[
\begin{aligned}
\& 400 \\
\& 450 \\
\& 540 \\
\& 620 \\
\& 1.3 \\
\& 4.6
\end{aligned}
\] \& 3.5 \& \begin{tabular}{l}
V \\
mVrms \\
mVrms \\
mVrms \\
mVrms \\
V \\
V
\end{tabular} \\
\hline \multicolumn{6}{|l|}{TP5380} \\
\hline \begin{tabular}{l}
Minimum Supply Voltage Swing, \(\mathrm{V}_{\mathrm{DD}(\mathrm{min})}\) \\
Output Amplitudes \\
Low Group \\
High Group \\
Mean Output DC Offset, \(\mathrm{V}_{\mathrm{OS}}\)
\end{tabular} \& Generating Tones
\[
R_{L}=100 \Omega
\]
\[
\begin{aligned}
\& V_{D D}=2.5 \mathrm{~V} \\
\& V_{D D}=10 \mathrm{~V}
\end{aligned}
\] \& \& \[
\begin{aligned}
\& 170 \\
\& 230 \\
\& \\
\& 0.7 \\
\& 2.5
\end{aligned}
\] \& 2.5 \& \begin{tabular}{l}
V \\
mVrms \\
mVrms \\
V \\
V
\end{tabular} \\
\hline \multicolumn{6}{|l|}{ALL PARTS} \\
\hline \begin{tabular}{l}
Minimum Supply Voltage for Keysense and MUTE Logic Functions \\
Operating Current \\
Idle \\
Generating Tones \\
Input Pull-Up Resistors COLUMN and ROW (Pull-Down) SINGLE TONE INHIBIT TONE ENABLE \\
MUTE OUT Sink Current (COLUMN and ROW Inactive) \\
MUTE OUT Source Current (COLUMN and ROW Active) \\
High Group Pre-Emphasis \\
Dual Tone/Total Harmonic Distortion Ratio \\
Start-Up Time (to 90\% Amplitude)
\end{tabular} \& \begin{tabular}{l}
\[
\begin{aligned}
\& R_{L}=\text { open, } \\
\& V_{D D}=3.5 V
\end{aligned}
\]
\[
\begin{aligned}
\& V_{D D}=3 V \\
\& V_{0}=0.5 \mathrm{~V} \\
\& V_{D D}=3 \mathrm{~V} \\
\& V_{0}=2.5 \mathrm{~V}
\end{aligned}
\] \\
1 MHz Bandwidth \(V_{D D} \geq 4 V, R_{L} \geq 150 \Omega\)
\end{tabular} \& 0.5
0.5

2.4
22 \& 20
2
40
50
50

2.7

2 \& 2 \& | V |
| :--- |
| $\mu \mathrm{A}$ |
| mA |
| $\mathrm{k} \Omega$ |
| $\mathrm{k} \Omega$ |
| $\mathrm{k} \Omega$ |
| mA |
| mA |
| dB. |
| dB |
| ms | <br>

\hline
\end{tabular}

Note 1: Crystal Specifications: Parallel Resonant, $\mathrm{R}_{\mathrm{S}} \leq 150 \Omega, \mathrm{~L}=100 \mathrm{mH}, \mathrm{C}_{0}=5 \mathrm{pF}, \mathrm{C}_{1}=0.02 \mathrm{pF}$.


## Functional Description

With no key inputs to the device the oscillator is inhibited, the output transistor is pulled OFF and device current consumption is reduced to a minimum. Key closures are sensed statically to ensure no modulation of the line when tones are not being generated. A valid key closure activates the MUTE output, starts the oscillator and sets the high group and low group programmable counters to the appropriate divide ratio. These counters sequence two ratioed-capacitor D/A converters through a series of 28 equal duration steps per sine-wave cycle. On-chip regulators ensure good stability of tone amplitudes with variations in supply voltage and temperature. The two tones are summed by a mixer amplifier, with pre-emphasis applied to the high group tone. The output is an NPN emitterfollower requiring the addition of an external load resistor to $V_{S S}$. This resistor facilitates adjustment of the signal current flowing from $\mathrm{V}_{\mathrm{DD}}$ through the output transistor.

## Pin Descriptions

$V_{D D}$ (Pin 1): The positive voltage supply to the device, referenced to $\mathrm{V}_{\text {SS }}$. The collectors of the TONE OUT, and XMT SW transistors are also connected to this pin.
$\mathbf{V}_{\mathrm{SS}}$ (Pin 6): This is the negative voltage supply.
OSCILLATOR (Pins 7 and 8): All tone generation timing is derived from the on-chip oscillator circuit. A low-cost 3.579545 MHz A-cut crystal (NTSC TV color-burst) is needed between pins 7 and 8 . Load capacitors and a feedback resistor are included on-chip for good start-up and stability. The oscillator stops when both COLUMN inputs and ROW inputs are sensed sequentially with no valid input having been detected. The oscillator is also stopped when the TONE ENABLE input is pulled to logic low.

ROW and COLUMN Inputs (Pins 3, 4, 5, 9, 11, 12, 13, 14): When no key is pushed, pull-up resistors are active on COLUMN inputs and pull-down resistors are active on ROW inputs. Column latches are ON and ready to store column key closures. After a key is pushed, the row pulldown resistors cause a negative-true on COLUMN inputs which starts the oscillator and initiates tone generation. Negative-true logic signals simulating key closures can also be used.

TONE ENABLE Input (Pin 2): The TONE ENABLE input has an internal pull-up resistor. When this input is open or at logic high, the normal tone output mode will occur. When this input is at logic low, the device will be in the inactive mode, tone output will be at an open circuit state.
XMT SW Output (Pin 2 of TP5087 only): With no key inputs, this output is pulled high by the open emitter of an NPN transistor. Any key entry turns off this transistor by pulling its base to $V_{S S}$.

MUTE Output (Pin 10): The MUTE output is a conventional CMOS output that sinks current to $\mathrm{V}_{\text {SS }}$ with no valid input and sources current from $V_{D D}$ when a valid key input is sensed. The MUTE output will switch regardless of the state of the SINGLE TONE INHIBIT input.

SINGLE TONE INHIBIT Input (Pin 15): The SINGLE TONE INHIBIT input is used to inhibit the generation of other than valid tone pairs due to multiple row-column closures. It has a pull-up resistor to $V_{D D}$, and when left open or tied to $V_{D D}$, single or dual tones may be generated in accordance with Table II. When forced to $\mathrm{V}_{\mathrm{SS}}$, any input situation that would normally result in a single tone will now result in no tone, with all other chip functions operating normally.
TONE OUT (Pin 16): This output is the open emitter of an NPN transistor, the collector of which is connected to $V_{D D}$. When an external load resistor is connected from TONE OUT to $V_{S S}$, the output voltage on this pin is the sum of the high and low group sine-waves superimposed on a DC offset. When not generating tones, this output transistor is turned OFF to minimize the device idle current.

## Applications Information

Adjustment of the emitter load resistor results in variation of the mean DC current during tone generation, the sinewave signal current through the output transistor, and the output distortion. Increasing values of load resistance decrease both the signal current and distortion, while increasing the source impedance of the device as seen from its power supply terminals. Note that the DTMF generator is a current source which modulates its own supply terminals in a conventional telephone application.

TABLE I. OUTPUT FREQUENCY ACCURACY

| Tone <br> Group | Valid <br> Input | Standard <br> DTMF (Hz) | Tone Output <br> Frequency | $\%$ Deviation <br> from Standard |
| :---: | :---: | :---: | :---: | :---: |
| Low | R1 | 697 | 694.8 | -0.32 |
| Group | R2 | 770 | 770.1 | +0.02 |
| $\mathrm{f}_{\mathrm{L}}$ | R3 | 852 | 852.4 | +0.03 |
|  | R 4 | 941 | 940.0 | -0.11 |
| High | C 1 | 1209 | 1206.0 | -0.24 |
| Group | C 2 | 1336 | 1331.7 | -0.32 |
| $\mathrm{f}_{\mathrm{H}}$ | C 3 | 1477 | 1486.5 | +0.64 |
|  | C 4 | 1633 | 1639.0 | +0.37 |

TABLE II. FUNCTIONAL TRUTH TABLE

| $\begin{aligned} & \text { SINGLE TONE } \\ & \text { INHIBIT } \end{aligned}$ | TONE ENABLE | ROW | COLUMN | Tones |  | MUTE |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Low | High |  |
| X | 0 | X | X | OV | OV | 0 |
| X | X | O/C | O/C | OV | OV | 0 |
| X | 1 | One | One | $\mathrm{f}_{\mathrm{L}}$ | $\mathrm{f}_{\mathrm{H}}$ | 1 |
| 1 | 1 | 2 or More | One | - | $\mathrm{f}_{\mathrm{H}}$ | 1 |
| 1 | 1 | One | 2 or More | $\mathrm{f}_{\mathrm{L}}$ | - | 1 |
| 1 | 1 | 2 or More | 2 or More | $V_{\text {OS }}$ | $\mathrm{V}_{\text {OS }}$ | 1 |
| 0 | 1 | 2 or More | One | $\mathrm{V}_{\text {OS }}$ | $V_{\text {OS }}$ | 1 |
| 0 | 1 | One | 2 or More | $\mathrm{V}_{\text {OS }}$ | $\mathrm{V}_{\text {OS }}$ | 1 |
| 0 | 1 | 2 or More | 2 or More | $\mathrm{V}_{\text {OS }}$ | $\mathrm{V}_{\text {OS }}$ | 1 |

Note 1: X is don't care state.
Note 2: $V_{O S}$ is the output offset voltage.
Note 3: TONE ENABLE and SINGLE TONE INHIBIT have internal pull-up resistors.


* Adjust $\mathrm{R}_{\mathrm{L}}$ for desired tone amplitudes.

FIGURE 2. Amplitude and Distortion Measurements for Conventional Telephone Applications

National Semiconductor

## TP5088 DTMF Generator for Binary Data

## General Description

This CMOS device provides low cost tone-dialing capability in microprocessor-controlled telephone applications. 4-bit binary data is decoded directly, without the need for conversion to simulated keyboard inputs required by standard DTMF generators. With the TONE ENABLE input low, the oscillator is inhibited and the device is in a low power idle mode. On the low-to-high transition of TONE ENABLE, data is latched into the device and the selected tone pair from the standard DTMF frequencies is generated. An open-drain N -channel transistor provides a MUTE output during tone generation.

## Features

2.5V-15V operation
Direct microprocessor interface
Binary data inputs with latches
Generates 16 standard tone pairs
On-chip 3.579545 MHz crystal-controlled oscillator
Better than $0.64 \%$ frequency accuracy
High group pre-emphasis
Low harmonic distortion
MUTE output interfaces to speech network
Low power idle mode

Block Diagram


FIGURE 1

## Absolute Maximum Ratings

Supply Voltage ( $\left.V_{D D}-V_{S S}\right)$
MUTE Voltage

Operating Temperature, $\mathrm{T}_{\mathrm{A}}$
$-30^{\circ} \mathrm{C}$ to $+60^{\circ} \mathrm{C}$

Electrical Characteristics $T_{A}$ within operating temperature range, $\mathrm{V}_{\mathrm{SS}}=0 \mathrm{~V}, 3 \mathrm{~V}<\mathrm{V}_{\mathrm{DD}}<10 \mathrm{~V}$ unless otherwise stated.

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply Voltage | Generating Tones | 3 |  | 12 | V |
| Supply Voltage for Data Input, TONE ENABLE and MUTE Logic Functions |  | 2.25 |  | 12 | V |
| Operating Current Idie Generating Tones | $\begin{aligned} & R_{L}=10 \mathrm{k} \Omega, D 0-D 3 \text { Open } \\ & V_{D D}=5 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} . .100 \\ 2 \end{gathered}$ |  | $\begin{aligned} & \mu \mathrm{A} \\ & \mathrm{~mA} \\ & \hline \end{aligned}$ |
| Input Pull-Up Resistance D0-D3 <br> TONE ENABLE |  |  | $\begin{aligned} & 100 \\ & 50 \end{aligned}$ |  | $\begin{aligned} & \mathrm{k} \Omega \\ & \mathrm{k} \Omega \end{aligned}$ |
| MUTE OUT Sink Current (TONE ENABLE High) | $\begin{aligned} & V_{D D}=3 V \\ & V_{0}=0.5 \mathrm{~V} \end{aligned}$ | 0.5 |  |  | mA |
| MUTE OUT Leakage Current (TONE ENABLE Low) | $\begin{aligned} & V_{D D}=3 \mathrm{~V} \\ & V_{0}=0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | 1 |  | $\mu \mathrm{A}$ |
| Output Amplitudes Low Group High Group | $\mathrm{R}_{\mathrm{L}}=100 \Omega$ |  | $\begin{aligned} & 170 \\ & 230 \\ & \hline \end{aligned}$ |  | mVrms <br> mVrms |
| Mean Output DC Offset | $\begin{aligned} & V_{D D}=2.5 \mathrm{~V} \\ & V_{D D}=10 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 1.0 \\ & 3.0 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & v \\ & v \end{aligned}$ |
| High Group Pre-Emphasis |  |  | 2.7 |  | dB |
| Dual Tone/Total Harmonic Distortion Ratio | 1 MHz Bandwidth | 20 |  |  | dB |
| Start-Up Time (to 90\% Amplitude), tosc |  |  | 4 |  | ms |
| Data Set-Up Time, $\mathrm{t}_{\mathrm{S}}$ (Figure 2) | $V_{D D}=2 \mathrm{~V}$ | 300 |  |  | ns |
| Data Hold Time, $\mathrm{t}_{\mathrm{H}}$ |  | 300 |  |  | ns |

Note 1: Crystal Specification: Parallel Resonant $3.579545 \mathrm{MHz}_{1} \mathrm{R}_{\mathrm{S}} \leq 150 \Omega, \mathrm{~L}=100 \mathrm{mH}, \mathrm{C}_{0}=5 \mathrm{pF}, \mathrm{C}_{1}=0.02 \mathrm{pF}$.

## Connection Diagram



Order Number TP5088N See NS Package N14A

## Functional Description

With the TONE ENABLE pin pulled high, the device is in a low power idle mode, with the oscillator inhibited and the output transistor turned off. Data on inputs DO-D3 is ignored until a rising transition on TONE ENABLE. Data meeting the timing specifications is latched in, the oscillator and output stage are enabled, and tone generation begins. The decoded data sets the high group and low group programmable counters to the appropriate divide ratios. These counters sequence two ratioed-capacitor D/A converters through a series of 28 equal duration steps per sine wave cycle. On-chip regulators ensure good stability of tone amplitudes with variations in supply voltage and temperature. The two tones are summed by a mixer amplifier, with pre-emphasis applied to the high group tone. The output is an NPN emitter-follower requiring the addition of an external load resistor to $\mathrm{V}_{\mathrm{SS}}$.

Table I shows the accuracies of the tone output frequencies and Table II is the Functional Truth Table.

## TABLE I. OUTPUT FREQUENCY ACCURACY

| Tone <br> Group | Standard <br> DTMF (Hz) | Tone Output <br> Frequency | \% Deviation <br> from Standard |
| :---: | :---: | :---: | :---: |
| Low | 697 | 694.8 | -0.32 |
| Group | 770 | 770.1 | +0.02 |
| $\mathrm{f}_{\mathrm{L}}$ | 852 | 852.4 | +0.03 |
|  | 941 | 940.0 | -0.11 |
| High | 1209 | 1206.0 | -0.24 |
| Group | 1336 | 1331.7 | -0.32 |
| $\mathrm{f}_{\mathrm{H}}$ | 1477 | 1486.5 | +0.64 |
|  | 1633 | 1639.0 | +0.37 |

## Pin Descriptions

$V_{D D}$ (Pin 1): This is the positive supply to the device, referenced to $\mathrm{V}_{\mathrm{SS}}$. The collector of the TONE OUT transistor is also connected to this pin.
$\mathbf{V}_{\text {SS }}$ (Pin 5): This is the negative voltage supply.
Oscillator (Pins 6 and 7): All tone generation timing is derived from the on-chip oscillator circuit. A low cost 3.579545 MHz A-cut crystal (NTSC TV color-burst) is needed between pins 6 and 7. Load capacitors and a feedback resistor are included on-chip for good start-up and stability. The oscillator is stopped when the TONE ENABLE input is pulled to logic low.
TONE ENABLE Input (Pin 2): This input has an internal pull-up resistor. When TONE ENABLE is pulled to logic low, the oscillator is inhibited and the tone generators and output transistor are turned off. A low to high transition on TONE ENABLE latches in data from D0-D3. The oscillator starts, and tone generation continues until TONE ENABLE is pulled low again.
MUTE (Pin 8): This output is an open-drain N-channel device that sinks current to $V_{S S}$ when TONE ENABLE is low and no tones are being generated. The device turns off when TONE ENABLE is high.
D3, D2, D1, D0 (Pins 9, 10, 11, 12): These are the inputs for binary-coded data, which is latched in on the rising edge of TONE ENABLE. Data must meet the timing specifications of Figure 2. At all other times these inputs are ignored and may be multiplexed with other system functions.
TONE OUT (Pin 14): This output is the open emitter of an NPN transistor, the collector of which is connected internally to $V_{D D}$. When an external load resistor is connected from TONE OUT to $\mathrm{V}_{\mathrm{SS}}$, the output voltage on this pin is the sum of the high and low group tones superimposed on a DC offset. When not generating tones, this output transistor is turned off to minimize the device idle current.

TABLE II. FUNCTIONAL TRUTH TABLE

| Keyboard Equivalent | Data Inputs |  |  |  | TONE ENABLE | TONES OUT |  | MUTE |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | D3 | D2 | D1 | DO |  | $\mathrm{f}_{\mathrm{L}}(\mathrm{Hz})$ | $\mathrm{f}_{\mathrm{H}}(\mathrm{Hz})$ |  |
| X | X | X | X | x | 0 | OV | OV | OV |
| 1 | 0 | 0 | 0 | 1 | - | 697. | 1209 | O/C |
| 2 | 0 | 0 | 1 | 0 | - | 697 | 1336 | O/C |
| 3 | 0 | 0 | 1 | 1 | - | 697 | 1477 | O/C |
| 4 | 0 | 1 | 0 | 0 | - | 770 | 1209 | O/C |
| 5 | $0^{\circ}$ | 1 | 0 | 1 | - | 770 | 1336 | O/C |
| 6 | 0 | 1 | 1 | 0 | - | 770 | 1477 | O/C |
| 7 | 0 | 1 | 1 | $\dagger$ | - | 852 | 1209 | O/C |
| 8 | 1 | 0 | 0 | 0 | - | 852 | 1336 | O/C |
| 9 | 1 | 0 | 0 | 1 | - $\quad$ | 852 | 1477 | O/C |
| 0 | 1 | 0 | 1 | 0 | $\square$ | 941 | 1336 | O/C |
| * | 1 | 0 | 1 | 1 | - | 941 | 1209 | O/C |
| \# | 1 | 1 | 0 | 0 | $-\quad$ | 941 | 1477 | O/C |
| A | 1 | 1 | 0 | 1 | - | 697 | 1633 | O/C |
| B | 1 | 1 | 1 | 0 | - | 770 | 1633 | O/C |
| C | 1 | 1 | 1 | 1 | - | 852 | 1633 | O/C |
| D | 0 | 0 | 0 | 0 | - | 941 | 1633 | O/C |



FIGURE 2

Typical Application


FIGURE 3

## TP5089 DTMF (TOUCH-TONE®) Generator

## General Description

The TP5089 is a low threshold voltage, field-implanted, metal gate CMOS integrated circuit. It interfaces directly to a standard telephone keypad and generates all dual tone multi-frequency pairs required in tone-dialing systems. The tone synthesizers are locked to an on-chip reference oscillator using an inexpensive 3.579545 MHz crystal for high tone accuracy. The crystal and an output load resistor are the only external components required for tone generation. A MUTE OUT logic signal, which changes state when any key is depressed, is also provided.

## Features

- $3 \mathrm{~V}-10 \mathrm{~V}$ operation when generating tones
- 2 V operation of.keyscan and MUTE logic
- Static sensing of key closures or logic inputs
. On-chip 3.579545 MHz crystal-controlled oscillator
- Output amplitudes proportional to supply voltage
- High group pre-emphasis
- Low harmonic distortion
- Open emitter-follower low-impedance output
- SINGLE TONE INHIBIT pin


## Block Diagram



FIGURE 1

## Absolute Maximum Ratings

Supply Voltage $\left(V_{D D}-V_{S S}\right)$
Maximum Voltage at Any Pin
Operating Temperature
$V_{D D}+0.3 V$ to $V_{S S}-0.3 V$
$-30^{\circ} \mathrm{C}$ to $+60^{\circ} \mathrm{C}$
Storage Temperature
$-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Maximum Power Dissipation 500 mW

Electrical Characteristics $T_{A}$ within operating temperature range, $3 \mathrm{~V}<\mathrm{V}_{\mathrm{DD}}<10 \mathrm{~V}$ unless otherwise stated.

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Minimum Supply Voltage for Keysense and MUTE Logic Functions |  |  |  | 2 | V |
| Operating Current Idle Generating Tones | $\begin{aligned} & R_{L}=10 \mathrm{k} \Omega \\ & V_{D D}=5 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 20 \\ 2 \end{gathered}$ |  | $\begin{aligned} & \mu \mathrm{A} \\ & \mathrm{~mA} \\ & \hline \end{aligned}$ |
| ```Input Resistors COLUMN and ROW (Pull-Up) SINGLE TONE INHIBIT (Pull-Down) TONE DISABLE (Pull-Up)``` |  |  | $\begin{aligned} & 40 \\ & 50 \\ & 50 \end{aligned}$ |  | $\begin{aligned} & \mathrm{k} \Omega \\ & \mathrm{k} \Omega \\ & \mathrm{k} \Omega \end{aligned}$ |
| MUTE OUT Sink Current (COLUMN and ROW Active) | $\begin{aligned} & V_{D D}=3 V \\ & V_{0}=0.5 \mathrm{~V} \end{aligned}$ | 0.5 |  |  | mA |
| Output Amplitudes <br> Low Group <br> High Group | $\begin{aligned} & R_{L}=240 \Omega \\ & V_{D D}=3 \mathrm{~V} \\ & V_{D D}=10 \mathrm{~V} \\ & V_{D D}=3 \mathrm{~V} \\ & V_{D D}=10 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 250 \\ 850 \\ 315 \\ 1000 \\ \hline \end{gathered}$ |  | mVrms <br> mVrms <br> mVrms <br> mVrms |
| Mean Output DC Offset | $\begin{aligned} & V_{D D}=3 \mathrm{~V} \\ & V_{D D}=10 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 1.2 \\ & 4.2 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & v \\ & v \end{aligned}$ |
| High Group Pre-Emphasis |  | 2.4 | 2.7 | 3.0 | dB |
| Dual Tone/Total Harmonic Distortion Ratio | 1 MHz Bandwidth | 22 |  |  | dB |
| Start-Up Time (to 90\% Amplitude) |  |  | 3 | 5 | ms |

Note 1: Crystal Specification: Parallel Resonant $3.579545 \mathrm{MHz}, \mathrm{R}_{\mathrm{S}} \leq 150 \Omega, \mathrm{~L}=100 \mathrm{mH}, \mathrm{C}_{0}=5 \mathrm{pF}, \mathrm{C}_{1}=0.02 \mathrm{pF}$.

## Connection Diagram



Order Number TP5089N
See NS Package N16A

## Pin Descriptions

$V_{D D}$ (Pin 1): This is the positive voltage supply to the device, referenced to $\mathrm{V}_{\text {SS }}$. The collector of the TONE OUT transistor is connected to this pin.
$\mathbf{V}_{\text {SS }}$ (Pin 6): This is the negative voltage supply.
OSCILLATOR (Pins 7 and 8): All tone generation timing is derived from the on-chip oscillator circuit. A low-cost $3.579545 \cdot \mathrm{MHz}$ A-cut crystal (NTSC TV color-burst) is needed between pins 7 and 8 . Load capacitors and a feedback resistor are included on-chip for good start-up and stability. The oscillator stops when column inputs are sensed with no valid input having been detected. The oscillator Is also stopped when the TONE DISABLE input Is pulled to loglc low.
Row and Column Inputs (Pins 3, 4, 5, 9, 11, 12, 13, 14): When no key is pushed, pull-up resistors are active on row and column inputs. A key closure is recognized when a single row and a single column are connected to $V_{S S}$, which starts the oscillator and initlates tone generation. Nega-tive-true loglc signals simulating key closures can also be used.

## Pin Descriptions (Continued)

TONE DISABLE Input (Pin 2): The TONE DISABLE input has an internal pull-up resistor. When this input is open or at logic high, the normal tone output mode will occur. When TONE DISABLE input is at logic low, the device will be in the inactive mode, TONE OUTPUT will be at an open circuit state.
MUTE Output (Pin 10): The MUTE output is an open-drain N -channel device that sinks current to $\mathrm{V}_{\text {SS }}$ with any key input and is open when no key input is sensed. The MUTE output will switch regardless of the state of the SINGLE TONE INHIBIT input.
SINGLE TONE INHIBIT Input (PIn 15): The SINGLE TONE INHIBIT input is used to inhibit the generation of other than valld tone pairs due to multiple row-column closures. It has a pull-down resistor to $\mathrm{V}_{\mathrm{sS}}$, and when left open or tied to $V_{s s}$ any input condition that would normally result in a single tone will now result in, no tone, with all other functions operating normally. When tied to $\mathrm{V}_{\mathrm{DD}}$, single or dual tones may be generated, see Table ll.
TONE OUT (PIn 16): This output is the open emitter of an NPN transistor, the collector of which is connected to $V_{D D}$. When an external load resistor is connected from TONE OUT to $\mathrm{V}_{\text {Ss }}$, the output voltage on this pin is the sum of the high and low group sine-waves superimposed on a DC offset. When not generating tones, this output transistor is turned OFF to minimize the device idie current.

Adjustment of the emitter load resistor results in variation of the mean DC current during tone generation, the sinewave signal current through the output transistor, and the output distortion. Increasing values of load resistance decrease both the signal current and distortion.

## Functional Description

With no key Inputs to the device the oscillator is inhibited, the output transistor is pulled OFF and device current consumption is reduced to a minimum. Key closures are sensed statically to ensure no modulation of the line when tones are not being generated. Any key closure activates the MUTE output, starts the oscillator and sets the high group and low group programmable counters to the appropriate divide ratio. These counters sequence two ratioed-capacitor D/A converters through a series of 28 equal duration steps per sine-wave cycle. The two tones are summed by a mixer amplifier, with pre-emphasis applied to the high group tone. The output is an NPN emitterfollower requiring the addition of an external load resistor to $\mathrm{V}_{\mathrm{SS}}$. This resistor facilitates adjustment of the signal current flowing from $V_{D D}$ through the output transistor.

The amplitude of the output tones is directly proportional to the device supply voltage.

TABLE I. OUTPUT FREQUENCY ACCURACY

| Tone <br> Group | Valid <br> Input | Standard <br> DTMF (Hz) | Tone Output <br> Frequency | \% Deviation <br> from Standard |
| :---: | :---: | :---: | :---: | :---: |
| Low | R1 | 697 | 694.8 | -0.32 |
| Group | R2 | 770 | 770.1 | +0.02 |
| $\mathrm{f}_{\mathrm{L}}$ | R3 | 852 | 852.4 | +0.03 |
|  | R4 | 941 | 940.0 | -0.11 |
| High | C 1 | 1209 | 1206.0 | -0.24 |
| Group | C 2 | 1336 | 1331.7 | -0.32 |
| $\mathrm{f}_{\mathrm{H}}$ | C 3 | 1477 | 1486.5 | +0.64 |
|  | C 4 | 1633 | 1639.0 | +0.37 |

TABLE II. FUNCTIONAL TRUTH TABLE

| SINGLE TONE INHIBIT | $\frac{\overline{\text { TONE }}}{\text { DISABLE }}$ | ROW | COLUMN | Tones |  | MUTE |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Low | High |  |
| X | 0 | X | X | OV | OV | 0 |
| X | X | O/C | O/C | OV | OV | 0 |
| X | 1 | One | One | $\mathrm{f}_{\mathrm{L}}$ | $\mathrm{f}_{\mathrm{H}}$ | 1 |
| 1 | 1 | 2 or More | One | - | $\mathrm{f}_{\mathrm{H}}$ | 1 |
| 1 | 1 | One | 2 or More | $f_{L}$ | - | 1 |
| 1 | 1 | 2 or More | 2 or More | $\mathrm{V}_{\text {OS }}$ | $\mathrm{V}_{\mathrm{OS}}$ | 1 |
| 0 | 1 | 2 or More | One | $V_{\text {OS }}$ | $V_{\text {OS }}$ | 1 |
| 0 | 1 | One | 2 or More | $V_{\text {OS }}$ | $V_{\text {os }}$ | 1 |
| 0 | 1 | 2 or More | 2 or More | $\mathrm{V}_{\mathrm{OS}}$ | $V_{0 S}$ | 1 |

Note 1: X is don't care state.
Note 2: $V_{O S}$ is the output offset voltage.

Functional Description (Continued)


FIGURE 2. Typical Application

## TP5116A, TP5156A Monolithic CODECs <br> General Description

The TP5116A and TP5156A are monolithic PCM CODECs implemented with double-poly CMOS technology. The TP5116A is intended for $\mu$-law applications and the TP5156A is for A-law applications.
Each device contains separate D/A and A/D circuitry, all necessary sample and hold capacitors, and internal auto-zero circuits. Each device also contains a precision internal voltage reference, eliminating the need for an external reference. Thēre are no internal connections to pins 15 or 16, making them directly interchangeable with, CODECs using external reference components.

All devices are intended to be used with the TP3040 monolithic PCM filter which provides the input antialiasing function for the encoder and smooths the output
of the decoder and corrects for the $\sin x / x$ distortion introduced by the decoder sample and hold output.

## Features

- Low operation power - 40 mW typical
$\pm 5 \mathrm{~V}$ operation
- TTL compatible digital interface
- Precision voltage reference on-chip
- Internal sample and hold capacitors
- Internal auto-zero circuit
- TP5116A $-\mu$-law coding (sign plus magnitude format)
- TP5156A-A-law coding
- Synchronous or asynchronous operation


## Simplified Block Diagram



## Connection Diagram



## Absolute Maximum Ratings

| Operating Temperature | $-25^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| :--- | ---: |
| Storage Temperature | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| $\mathrm{V}^{+}$with Respect to DIGITAL GROUND | 7 V |
| $\mathrm{~V}^{+}$with Respect to $\mathrm{V}^{-}$ | 14 V |
| $\mathrm{~V}^{-}$with Respect to DIGITAL GROUND | -7 V |
| Voltage at Any Analog Input or Output | $\mathrm{V}^{-}-0.3 \mathrm{~V}$ to $\mathrm{V}^{+}+0.3 \mathrm{~V}$ |
| Voltage at Any Digital Input or Output | GNDD -0.3 V to $\mathrm{V}^{+}+0.3 \mathrm{~V}$ |

## DC Electrical Characteristics

Unless otherwise noted $\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}, \mathrm{V}^{+}=5.0 \mathrm{~V} \pm 5 \%, \mathrm{~V}^{-}=-5.0 \mathrm{~V} \pm 5 \%$. Typical characteristics are specifled at $\mathrm{V}^{+}=5.0 \mathrm{~V}, \mathrm{~V}^{-}=-5.0 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. All digital signals are referenced to DIGITAL GROUND. All analog signals are referenced to ANALOG GROUND.

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DIGITAL INTERFACE |  |  |  |  |  |  |
| $I_{1}$ | Input Current | $O V<V_{I N}<V^{+}$ | -10 |  | 10 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage |  |  |  | 0.6 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage |  | 2.2 |  |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Low Voltage | $\mathrm{l}_{\mathrm{OL}}=3.2 \mathrm{~mA}$ |  |  | 0.4 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{IOH}=6 \mathrm{~mA}$ | 2.4 |  |  | V |

ANALOG INTERFACE

\begin{tabular}{|c|c|c|c|c|c|c|}
\hline 7

$C 1$ \& | Analog Input Impedance when Sampling |
| :--- |
| Output Impedance at Analog Output |
| Analog Input Bias Current |
| DC Blocking Time Constant |
| DC Blocking Capacitor |
| Input Bias Resistor | \& Resistance in Series with Approximately 70 pF

$$
V_{I N}=0 \mathrm{~V}
$$ \& 2

$$
\begin{array}{r}
-0.1 \\
4.0 \\
0.1
\end{array}
$$ \& 10 \& 20

0.1

50 \& | k $\Omega$ |
| :--- |
| $\Omega$ |
| $\mu \mathrm{A}$ |
| ms |
| $\mu \mathrm{F}$ |
| $\mathrm{k} \Omega$ | <br>

\hline \multicolumn{7}{|c|}{ER DISSIPATION} <br>

\hline \& | Operating Current, $\mathrm{V}_{\mathrm{CC}}$ |
| :--- |
| Operating Current, $\mathrm{V}_{\mathrm{BB}}$ | \& \& \& \[

$$
\begin{aligned}
& 3.5 \\
& 3.5
\end{aligned}
$$
\] \& 8.0

8.0 \& $$
\begin{aligned}
& \mathrm{mA} \\
& \mathrm{~mA}
\end{aligned}
$$ <br>

\hline
\end{tabular}

## Electrical Characteristics

.s otherwise noted, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}^{+}=5.0 \mathrm{~V}, \mathrm{~V}^{-}=-5.0 \mathrm{~V}$. The analog input is a $0 \mathrm{dBm0}, 1.02 \mathrm{kHz}$ sine wave. The DIGITAL T is a PCM bit stream generated by passing a $0 \mathrm{dBm} 0,1.02$ niiz sine wave through an ideal encoder. All output levels are x corrected.

| 301 | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\therefore$ | Absolute Level | The nominal 0 dBmO levels for the TP5116A is 1.227 Vrms and 1.231 Vrms for the TP5156A. The resulting nominal overload level is 2.5 V peak for all devices. All gain measurements for the encode and decode portions of the devices are based on these nominal levels after the necessary $\sin x / x$ corrections are made. |  |  |  | , |
| $\mathrm{G}_{\text {RA }}$ | Receive Gain, Absolute | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}^{+}=5 \mathrm{~V}, \mathrm{~V}^{-}=-5 \mathrm{~V}$ | -0.125 |  | 0.125 | dB |
| $\mathrm{G}_{\text {RAT }}$ | Absolute Recelve Gain Variation with Temperature | $\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | -0.05 |  | 0.05 | dB |

## AC Electrical Characteristics (Continued)

Unless otherwise noted, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}^{+}=5.0 \mathrm{~V}, \mathrm{~V}^{-}=-5.0 \mathrm{~V}$. The analog input is a $0 \mathrm{dBm0}, 1.02 \mathrm{kHz}$ sine wave. The DIGITAL INPUT is a PCM bit stream generated by passing a $0 \mathrm{dBm0}, 1.02 \mathrm{kHz}$ sine wave through an ideal encoder. All output levels are $\sin \mathrm{x} / \mathrm{x}$ corrected.

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{G}_{\text {RAV }}$ | Absolute Receive Gain Variation with Supply Voltage | $V^{+}=5 \mathrm{~V} \pm 5 \%, V^{-}=-5 \mathrm{~V} \pm 5 \%$ | -0.07 |  | 0.07 | dB |
| $\mathrm{G}_{\mathrm{XA}}$ | Transmit Gain, Absolute | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}^{+}=5 \mathrm{~V}, \mathrm{~V}^{-}=-5 \mathrm{~V}$ | -0.125 |  | 0.125 | dB |
| $\mathrm{G}_{\text {XAT }}$ | Absolute Transmit Gain Variation with Temperature | $\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | -0.05 |  | 0.05 | dB |
| $\mathrm{G}_{\text {XAV }}$ | Absolute Transmit Gain Variation with Supply Voltage | $V^{+}=5 \mathrm{~V} \pm 5 \%, \mathrm{~V}^{-}=-5 \mathrm{~V} \pm 5 \%$ | -0.07 |  | 0.07 | dB |
| $\mathrm{G}_{\text {RAL }}$ | Absolute Receive Gain Variation with Level | CCITT Method 2 Relative to $-10 \mathrm{dBm0}$ <br> $0 \mathrm{dBm0}$ to 3 dBmo <br> -40 dBm 0 to 0 dBmo <br> -50 dBmo to -40 dBmo <br> $-55 \mathrm{dBm0}$ to -50 dBm 0 | $\begin{aligned} & -0.3 \\ & -0.2 \\ & -0.4 \\ & -1.0 \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.2 \\ & 0.4 \\ & 1.0 \end{aligned}$ | dB <br> dB <br> dB <br> dB |
| $\mathrm{G}_{\text {XAL }}$ | Absolute Transmit Gain Variation with Level | CCITT Method 2 Relative to $-10 \mathrm{dBmo}$ <br> $0 \mathrm{dBm0}$ to $3 \mathrm{dBm0}$ <br> $-40 \mathrm{dBm0}$ to $0 \mathrm{dBm0}$ <br> -50 dBm 0 to -40 dBm 0 <br> $-55 \mathrm{dBm0}$ to $-50 \mathrm{dBm0}$ | $\begin{aligned} & -0.3 \\ & -0.2 \\ & -0.4 \\ & -1.0 \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.2 \\ & 0.4 \\ & 1.0 \end{aligned}$ | dB. <br> dB <br> dB <br> dB |
| $S / D_{R}$ | Receive Signal to Distortion Ratio | $\begin{aligned} & \text { Sinusoidal Test Method Input } \\ & \text { Level } \\ & \begin{array}{l} -30 \mathrm{dBm0} \text { to } 0 \mathrm{dBm0} \\ -40 \mathrm{dBm0} \\ -45 \mathrm{dBmo} \end{array} \end{aligned}$ | $\begin{aligned} & 35 \\ & 29 \\ & 25 \\ & \hline \end{aligned}$ |  |  | $\begin{aligned} & \mathrm{d} \\ & \mathrm{c} \\ & \mathrm{~d} \end{aligned}$ |
| S/ $D_{x}$ | Transmit Signal to Distortion Ratio | Sinusoidal Test Method Input Level <br> -30 dBmo to $0 \mathrm{dBm0}$ <br> - $40 \mathrm{dBm0}$ <br> $-45 \mathrm{dBm0}$ : | $\begin{aligned} & 35 \\ & 29 \\ & 25 \end{aligned}$ |  | . | $\begin{aligned} & \text { r } \\ & \text { r } \\ & \text { r } \end{aligned}$ |
| $\mathrm{N}_{\mathrm{R}}$ | Receive Idle Channel Noise | $\mathrm{D}_{\mathrm{R}}=$ Steady State PCM Code |  |  | 8 | dE |
| $\mathrm{N}_{\mathrm{X}}$ | Transmit Idle Channel Noise | $T p 5116 A, V F_{X}=0 V$ <br> (No Signaling) $\text { TP5156A, } \mathrm{VF}_{\mathrm{x}}=0 \mathrm{~V}$ |  |  | $\begin{array}{r} 13 \\ -66 \\ \hline \end{array}$ | dE <br> dt |
| PPSR $_{X}$ | Positive Power Supply Rejection, Transmit | Input Level $=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=5.0 \mathrm{~V}_{\mathrm{DC}}$ $+200 \mathrm{mVrms}, \mathrm{f}=1.02 \mathrm{kHz}$ | 50 |  |  | . |
| $\mathrm{PPSR}_{\mathrm{R}}$ | Positive Power Supply Rejection, Receive | $\begin{aligned} & D_{R}=\text { Steady PCM Core, } \\ & V_{C C}=5.0 V_{D C}+200 \mathrm{mVrms}, \\ & f=1.02 \mathrm{kHz} \end{aligned}$ | 40 |  |  |  |
| NPSR ${ }_{\text {X }}$ | Negative Power Supply Rejection, Transmit | $\begin{aligned} & \text { Input Level }=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{BB}}=-5.0 \mathrm{~V} \mathrm{DC} \\ & +200 \mathrm{mVrms}, \mathrm{f}=1.02 \mathrm{kHz} \end{aligned}$ | 50 |  |  |  |
| NPSR ${ }_{\text {R }}$ | Negative Power Supply Rejection, Receive | $\begin{aligned} & D_{R}=\text { Steady PCM Code, } \\ & V_{B B}=-5.0 V_{D C}+200 \mathrm{mVrms}, \\ & f=1.02 \mathrm{kHz} \end{aligned}$ | 45 |  |  | di |
| $\mathrm{CT}_{\text {XR }}$ | Transmit to Receive Crosstalk | $\mathrm{D}_{\mathrm{R}}=$ Steady PCM Code |  |  | -75 | dB |
| $\mathrm{CT}_{\mathrm{RX}}$ | Receive to Transmit Crosstalk | $\begin{aligned} & \text { Transmit Input Level = OV } \\ & \text { TP5116A } \\ & \text { TP5156A } \end{aligned}$ |  |  | $\begin{aligned} & -70 \\ & -65 \\ & \text { (Note 1) } \end{aligned}$ | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \end{aligned}$ |

Note 1: Theoretical worst-case for a perfectly zeroed encoder with alternating sign blt, due to the decoding law.

Timing Specifications Unless otherwise noted, $T_{A}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}, \mathrm{V}^{+}-+5 \mathrm{~V} \pm 5 \%, \mathrm{~V}^{-}=-5 \mathrm{~V} \pm 5 \%$. All digital signals are referenced to DIGITAL GROUND and are measured at $\mathrm{V}_{I H}$ and $\mathrm{V}_{\mathrm{IL}}$ as indicated in the Timing Waveforms.

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{F}_{\mathrm{M}}$ | MASTER CLOCK Frequency |  | 1.5 | 2.048 | 2.1 | MHz |
| $F_{X}, F_{F}$ | XMIT, RCV CLOCK Frequency |  | 0.064 | 2.048 | 2.1 | MHz |
| PW ${ }_{\text {clk }}$ | Clock Pulse Width | MASTER, XMIT, RCV CLOCKS | 150 |  |  | ns |
| $\mathrm{t}_{\mathrm{RC}}, \mathrm{t}_{\text {fC }}$ | Clock Rise and Fall Time | MASTER, XMIT, RCV CLOCKS |  |  | 50 | ns |
| $\mathrm{t}_{\text {RS }}, \mathrm{t}_{\text {FS }}$ | Sync Pulse Rise and Fall Time | RCV, XMIT SYNC |  |  | 50 | ns |
| $\mathrm{t}_{\text {Rcs }}, \mathrm{t}_{\text {xcs }}$ | Clock to Sync Delay | RCV, XMIT | 0 |  |  | ns |
| $t_{\text {xss }}$ | XMIT SYNC Set-Up TIme |  | 150 |  |  | ns |
| $\mathrm{t}_{\text {XDD }}$ | XMIT Data Delay | Load $=100 \mathrm{pF}+2$ LSTTL Loads |  |  | 200 | ns |
| $t_{\text {x }}{ }^{\text {P }}$ | XMIT Data Present | Load $=100 \mathrm{pF}+2$ LSTTL Loads |  |  | 200 | ns |
| ${ }^{\text {t }}$ XDT | XMIT Data TRI-STATEO |  |  |  | 150 | ns |
| $\mathrm{t}_{\text {SRC }}$ | RCV CLOCK to RCV SYNC Delay |  | 0 |  |  | ns |
| $\mathrm{t}_{\text {RDS }}$ | RCV Data Set-Up Time |  | 0 |  |  | ns |
| $\mathrm{t}_{\text {RSS }}$ | RCV SYNC Set-Up Time |  | 150 |  |  | ns |
| $\mathrm{t}_{\text {RDH }}$ | RCV Data Hoid Time |  | 100 |  |  | ns |
| ${ }_{\text {t }}^{\text {KSL }}$ | XMIT SYNC Low Time | 64 kHz Operation | 300 |  |  | ns |
| $t_{\text {RSL }}$ | RCV SYNC Low Time | 64 kHz Operation | 17 |  |  | (Note 1) |

Note 1: RCV SYNC must remain low for 17 cycles of MASTER CLOCK.

## Timing Waveforms

## $72 \mathbf{k H z}$ or Greater Operation



64 kHz Operation


Description of Pin Functions

| Pin No. | Name | Function | Pin No. | Name | Function |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | ANALOG INPUT | ANALOG INPUT to the encoder. This signal will be sampled at the end of the encoder time slot and the resulting PCM code will be | 9 | RCV SYNC | Decoder frame sync pulse. Normally occurring at an 8 kHz rate, this pulse is nominally eight RCV CLOCK cycles wide. |
| ; |  | subsequent encode time slot. | 10 | RCV CLOCK | Receive bit clock input used to shift in the |
| 2 | $\mathrm{V}^{+}$ | $5 \mathrm{~V}( \pm 5 \%)$ input. |  |  | PCM data on DIGITAL |
| 3 | $v^{-}$ | $-5 \mathrm{~V}( \pm 5 \%)$ input. |  |  | INPUT. May operate from |
| 4 | NC | Unused. |  |  | 64 kHz to 2048 MHz . May be asynchronous with |
| 5 | MASTER CLOCK | MASTER CLOCK input used to operate the inter- | . |  | XMIT CLOCK. |
|  |  | nal encode and decode sequencers. Should be $1.536 \mathrm{MHz}, 1.544 \mathrm{MHz}$ or 2.048 MHz . | 11 | DIGITAL GROUND | All digital levels referenced to the DIGITAL GROUND pin. |
| 6 | XMIT SYNC | Encoder frame sync pulse. Normally occurring at an 8 kHz rate, this pulse is nominally eight XMIT CLOCK cycles wide. | 12 | DIGITAL INPUT | Serial PCM data input to the decoder. During the decoder time slot, PCM data is shifted into DIGITAL INPUT, most sig. |
| 7 | XMIT CLOCK | Transmit bit clock input used to shift out the PCM data on DIGITAL |  |  | nificant bit first, on the rising edge of RCV CLOCK. |
| - |  | OUTPUT. May operate from 64 kHz to 2.048 MHz . May be asynchronous with RCV CLOCK. | 13 | ANALOG OUTPUT | ANALOG OUTPUT from the decoder. The decoder sample and hold amplifier is updated approximately |
| 8 | DIGITAL OUTPUT | Serial PCM TRISTATE ${ }^{\circ}$ output from encoder. Dur- |  |  | $15 \mu \mathrm{~s}$ after the end of the decode time slot. |
|  |  | ing the encoder time slot, the PCM code for the previous sample of ANALOG INPUT is shifted out, most | 14 | ANALOG GROUND | All analog signals are referenced to the ANALOG GROUND pin. |
|  |  | significant bit first, on the rising edge of XMIT CLOCK. | 15 16 | NC NC | Not connected. <br> Not connected. |

ENCODING FORMAT AT DIGITAL OUTPUT

|  | TP5116A <br> Sign + Magnitude |  |  |  |  |  |  |  | TP5156AA.Law(Includes Even Bit Inversion) |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IN}}=+$ Full-Scale | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 |
| $V_{\text {IN }}=0 \mathrm{~V}$ | $\{1$ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 0 | 1 |
| $V_{\text {IN }}=0 \mathrm{~V}$ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  | 1 | 0 | 1 | 0 | 1 | 0 | 1 |
| $\mathrm{V}_{\mathrm{IN}}=-$ Full-Scale | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 0 |

## Functional Description

Approximately $4 \mu$ s after the rising edge of the XMIT SYNC pulse, the voltage present on the ANALOG INPUT is sampled and the process of encoding that sample into a PCM code is begun. Simultaneously, the 8-bit PCM code corresponding to the previous sample is shifted out of the DIGITAL OUTPUT, MSB first, on the rising edge of the next eight cycles of the XMIT CLOCK. When XMIT SYNC (which is normally eight XMIT CLOCK cycles long) goes low, the TRI-STATE ${ }^{\oplus}$ DIGITAL OUTPUT is returned to the high impedance state. On the TP5116A, the PCM code is in a $\mu$-law sign plus magnitude format. The TP5156A uses the standard A-law coding.

An 8-bit PCM code is shifted into DIGITAL INPUT on the rising edge of the first eight RCV CLOCK pulses after RCV SYNC goes high. RCV SYNC is nominally eight RCV CLOCK cycles wide. Approximately $15 \mu \mathrm{~s}$ after RCV

SYNC goes low, the ANALOG OUTPUT is updated to the voltage corresponding to the PCM input code.

All encoding and decoding operations are run off the MASTER CLOCK. MASTER CLOCK should be in the range of 1.536 MHz to 2.048 MHz and must be synchronous with XMIT CLOCK. The XMIT and RCV CLOCK may vary from 64 kHz to 2.048 MHz .

## Encoding Delay

The encoding process begins immediately at the begin. ning of the encode time slot and is concluded no later than 18 time slots later. In normal applications, the PCM data is not shifted out until the next time slot $125 \mu$ s later, resulting in an encoding delay of $125 \mu \mathrm{~s}$. In some applications it is possible to operate the CODEC at a higher frame rate to reduce this delay. With a 2.048 MHz MASTER CLOCK, the FS rate could be increased to 15 kHz , reducing the delay from $125 \mu \mathrm{~s}$ to $67 \mu \mathrm{~s}$.

## Functional Description

(Continued)

## Decoding Delay

The decoding process begins immediately after the end of the decoder time slot. The output of the decoder sample and hold amplifier is updated 28 MASTER CLOCK cycles later. The decoding delay is therefore approximately 28 clock cycles plus one half of a frame time or, $81 \mu \mathrm{~s}$ for a 1.544 MHz system with an 8 kHz frame rate or, $76 \mu \mathrm{~s}$ for a 2.048 MHz system with an 8 kHz frame rate. Again, for some applications the frame rate could be increased to reduce this delay.

## Typical Application

A typical application of these CODECs used in conjunction with the TP3040 PCM filter is shown below. The values
of resistor R1 and DC blocking capacitor C1, are noncritical. The capacitor value should exceed $0.1 \mu \mathrm{~F}$; R1 should be less than $50 \mathrm{k} \Omega$, and the product $\mathrm{R} 1 \times \mathrm{C} 1$ should exceed 4 ms .

$$
\begin{aligned}
& \text { XMIT GAIN }=20 \times \log \left(\frac{R 3+R 2}{R 2}\right)+3 \mathrm{~dB} \\
& \text { RCV GAIN }=20 \times \log \left(\frac{R 4}{R 4+R 5}\right)
\end{aligned}
$$

The power supply decoupling capacitors should be $0.1 \mu \mathrm{~F}$. In order to take advantage of the excellent noise performance of these CODECs, care must be taken in board layout to prevent coupling of digital noise into the sensitive analog lines. For card insertion into a hot connector, care should be taken to insure that GNDA and GNDD are contacted prior to $\mathrm{V}_{\mathrm{CC}}$ and $\mathrm{V}_{\mathrm{BB}}$.


# 2 National Semiconductor TP5600, TP5605, TP5610, TP5615 Ten-Number Repertory Pulse Dialers 

## General Description

The TP5600, TP5605, TP5610, TP5615 are monolithic integrated circuits built using National's advanced $\mathrm{P}^{2}$ CMOS process (double poly-silicon gate CMOS). They provide all logic necessary to convert keypad inputs into a series of pulses simulating rotary telephone dialing. An on-chip memory provides storage for nine telephone numbers plus the last number dialed, each up to 16 digits in length. The simple control scheme needs only 2 key entries to store a number or initiate automatic dialing of a stored number. This control scheme is the same as that used on the TP5650 repertory DTMF generator so that no user re-education is necessary when converting from pulse to tone dialing. For PBX applications, the first 1 or 2 digits may be overwritten to obtain a second dial tone prior to automatic dialing. Two outputs are provided to control pulsing of the telephone line and muting of the receiver. The low voltage and low current requirements of this device allow direct telephone line powered operation for dialing. A small battery is recommended for on-hook memory retention.

## Features

- $2 \mathrm{~V}, 150 \mu \mathrm{~A}$ telephone-line powered operation
- $1 \mu \mathrm{~A}$ memory retention current
- Stores and auto-dials ten 16-digit numbers
- Last-number-redial included
- Scratchpad (number storage without dlaling)
- Control key scheme-same as TP5650 DTMF repertory dialer
- 2-digit overwrite for PBX access codes
- Voltage regulator on-chip
- Single-contact or negative-common key inputs
- TP5600, TP5605 for pulsing loop in shunt with speech network
- TP5610, TP5615 for pulsing loop in series with speech network
- TP5600, TP5610 pin compatible with TP50981/2 pulse dialers; ceramic resonator oscillator
- TP5605, TP5615 have RC oscillator and IDP select

Block Diagram


```
Absolute Maximum Ratings
```

DC Supply Voltage ( $\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\mathrm{SS}}$ )
Voltage on Any Pin
Operating Temperature $\left(T_{A}\right)$
Storage Temperature
Maximum Power Dissipation $\left(25^{\circ} \mathrm{C}\right)$

$$
\begin{array}{r}
-30^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \\
-55^{\circ} \mathrm{C} \text { to }+150^{\circ} \mathrm{C} \\
500 \mathrm{~mW}
\end{array}
$$

## DC Electrical Characteristics

$T_{A}$ within operating temperature range, $2 \mathrm{~V}<\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{S S}<5 \mathrm{~V}$ unless otherwise specified

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DC Operating Current, ${ }_{\text {DD }}$ | $\begin{aligned} & V_{D D}=2 V(\text { Note } 1) \\ & V_{D D}=5 \mathrm{~V}(\text { Note } 1) \end{aligned}$ | 1 |  | 150 | $\underset{\mathrm{mA}}{\mu \mathrm{~A}}$ |
| Regulator Voltage | $\mathrm{I}_{\mathrm{DD}}=150 \mu \mathrm{~A}$ |  | 3.5 |  | V |
| Memory Retention Current | On.Hook, $\mathrm{V}_{\mathrm{DD}}=2 \mathrm{~V}$ |  |  | 1 | $\mu \mathrm{A}$ |
| PULSE Sink Current | $\mathrm{V}_{\text {DD }}=2 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=0.5 \mathrm{~V}$ | 50 |  |  | $\mu \mathrm{A}$ |
| PULSE Source Current | $V_{\text {DD }}=2 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=1.5 \mathrm{~V}$ | 150 |  |  | $\mu \mathrm{A}$ |
| MUTE Sink Current | $\mathrm{V}_{\text {DD }}=2 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=0.5 \mathrm{~V}$ | 50 |  |  | $\mu \mathrm{A}$ |
| MUTE Source Current | $\mathrm{V}_{\text {DD }}=2 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=1.5 \mathrm{~V}$ | 150 |  |  | $\mu \mathrm{A}$ |
| Logic '0' Level Input |  | $\mathrm{v}_{\mathrm{ss}}$ |  | $0.2 \mathrm{~V}_{\text {D }}$ |  |
| Logic '1' Level Input |  | $0.8 \mathrm{~V}_{\mathrm{DD}}$ |  | $V_{D D}$ |  |
| Keyscan Pull-Up Resistance |  |  | 100 |  | k , |
| Keyscan Pull-Down Resistance |  |  | 4 |  | $\mathrm{k} \Omega$ |
| Keypad Contact Resistance |  |  |  | 1 | $\mathrm{k} \Omega$; |
| Keypad Capacitance |  |  |  | 30 | pF |
| HOOKSWITCH Pull-Up Resistance |  |  | 100 |  | k $\Omega$ |
| iput Leakage Current 3/M SELECT, IDP SELECT, $0 / 20 \mathrm{pps}$ SELECT | $\mathrm{V}_{S S}<\mathrm{V}_{\text {IN }}<\mathrm{V}_{\text {DD }}$ |  | 0.1 |  | $\mu \mathrm{A}$ |

## Electrical Characteristics

ithin operating temperature range, $2 \mathrm{~V}<\mathrm{V}_{D D}-\mathrm{V}_{S S}<5 \mathrm{~V}$ unless otherwise specified

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| - J0, TP5610 cillator Frequency | Figure 3 Component Values |  | 480 |  | kHz |
| 15, TP5615 sillator Frequency | Figure 4 Component Values |  | 16 |  | kHz |
| lator Stability | Internal Regulator Connected, $150 \mu \mathrm{~A}<\mathrm{I}_{\mathrm{DD}}<300 \mu \mathrm{~A}$ | -3 |  | 3 | \% |
| arts |  |  |  |  |  |
| эypad Debounce Time | OSC $\mathbb{I N}=$ Nominal Frequency | 9 |  | 12 | ms |
| Key Closure Time |  | 25 |  |  | ms |
| Oscillator Start-Up Time | $V_{D D}=2 \mathrm{~V}$ |  | 5 |  | ms |
| Pulse Rate |  |  | 10 |  | pps |
| BREAK Time, $\mathrm{t}_{\mathrm{B}}$ | $\begin{aligned} & \text { BREAK } / M A K E=V_{D D} \\ & \text { BREAK } / \text { MAKE }=V_{S S} \end{aligned}$ |  | $\begin{aligned} & 60 \\ & 66 \end{aligned}$ |  | ms ms |

Note 1: Off-hook, HOOKSWITCH pin connected to $V_{S S}$, all outputs open.

## Connection Diagrams

Dual-In-Line Package


Order Number TP5600N or TP5610N See NS Package N16A

## Pin Descriptions

$\mathbf{V}_{D D}$ (pin 1): This is the positive supply to the device and is referenced to $\mathrm{V}_{\mathrm{SS}}$ (pin 6). An active zener regulator is connected on-chip between $V_{D D}$ and $V_{S S}$ (see pin 6), and the device is intended to be powered from a current-limited source. This regulator is turned off and effectively disconnected when the device is in the on-hook state in order to minimize current consumption. Power-on reset and low voltage detect circuits ensure correct operation following power-up or reduction of the on-hook supply voltage below that required to retain stored data.

Keypad Inputs: A valid key entry is defined as either connecting a single row to a single column or connecting $V_{s s}$ simultaneously to a single row and a single column. This allows direct interface to an inexpensive single-contact (form A) keypad, the standard 2-of-7 keypad with negativecommon, or logic-generated inputs.
$\mathbf{V}_{\mathrm{SS}}$ (pin 6 ): This is the negative supply.
OSC IN, OSC OUT (pins 7, 8 on TP5600, TP5610 only): The device contains an on-chip oscillator circuit designed to work with a ceramic resonator at 480 kHz in anti-resonant mode. 2 external capacitors are required, typically 100 pF each (Figure 3). The circuit may also be driven with an external 480 kHz source on OSC IN.
OSC IN, OSC OUT, $\overline{\text { OSC OUT (pins 7, } 8 \text { and } 9 \text { on TP5605, }}$ TP5615 only): The device includes a stable on-chip oscillator circuit designed to work with the component values shown in Figure 4. The circuit may also be driven with an external 16 kHz source on OSC IN (pin 7).
On all devices, the oscillator runs only while the device is scanning the keypad and/or timing storage or outpulsing functions.
BREAKIMAKE SELECT: The BREAK/MAKE ratio is selected by connecting this pin as follows (no pull-up resistor is provided):


Order Number TP5605N or TP5615N See NS Package N18A

| Input to BREAKIMAKE Pin | PULSE Output |  |
| :---: | :---: | :---: |
|  | BREAK | MAKE |
| $V_{\mathrm{DD}}$ | $60 \%$ | $40 \%$ |
| $\mathrm{~V}_{\mathrm{SS}}$ | $66 \%$ | $34 \%$ |

MUTE OUT: This is an open-drain n-channel output designed to drive a simple interface circuit to mute the receiver during outpulsing. See the timing diagram for further details.

HOOKSWITCH: This input has a $100 \mathrm{k} \Omega$ internal pull-up resistor to $V_{D D}$. Allowing this pin to float, or connecting a $V_{D D}$ level puts the circuit in the on-hook, low power idlf mode. It also turns off the active zener regulator.
Connecting this pin to $\mathrm{V}_{\text {SS }}$ puts the circuit in the off-hr mode, ready to accept key inputs and generate outp ing. It also turns on the zener regulator to limit the volt across the device. See Applications Information for ther information.
PULSE OUT: This is an open-drain n-channel oi designéd to drive a simple interface circuit to pulse the phone line with the correct BREAK/MAKE ratio, IDP t and pulse rate.
IDP SELECT (TP5605, TP5615 only): The Inter-D: Pause period is selected by connecting this pin as fol (no pull-up resistor is provided):

| Input to IDP Pin | IDP Period |
| :---: | :---: |
| $V_{D D}$ | 825 ms |
| $V_{S S}$ | 525 ms |

10/20 pps SELECT (pin 2): For normal 10 pps dialing, cc nect this pin to $V_{S S}$. Connecting this pin to $V_{D D}$ doubles th rate of all PULSE OUT and MUTE OUT timing. No pull-up resistor is provided.

## Timing Diagram



Note 1: PPP is a pre-pulsing pause equal to 1 MAKE period.
Note 2: A mask option of MUTE continuously active low during the IDP is available (TP5610, TP5615 only).

FIGURE 2

## Functional Description

The timebase for this family of repertory dialers is derived from an on-chip oscillator connected as shown in Figure 3 or 4. In the on-hook condition, the oscillator is stopped and all keypad inputs inhibited. After going offhook, the oscillator remains off and the keypad inputs go to a static sensing mode. Upon sensing a single key closure, the oscillator starts, and the row and column inputs are alternately scanned at a 500 Hz rate. When a key closure remains valid for the required debounce time, the key is interpreted in accordance with Table I. During manual dialing, valid digit keys are entered into the last-numberdialed register (register 0 ) in sequence and outpulsed at the nominal 10 pps rate. A manually dialed number may be entered rapidly and may exceed 16 digits without limit, provided no more than 15 digits remain to be outpulsed. Automatic dialing is inhibited, however, if an attempt is made to store more than 16 digits in that register. When no further digits remain to be outpulsed, the oscillator stops and key inputs return to the static sensing mode awaiting further keys or a return to the on-hook condition.

TABLE I. CONTROL SCHEME

| Function | Control Sequence |
| :--- | :--- |
| Dial and store in register 0 | $D_{1} \ldots D_{x}$ |
| No dial, store in register $N$ only | $\star N D_{1} \ldots D_{x}$ |
| Scratchpad | $\ldots . D_{x} * N D_{1} \ldots D_{y}$ |
| Copy last number to register $N$ | $\ldots D_{x}(11) * N!$ |
| Auto-dial register $N$ | $\# N$ |
| Last number redial. | $\# 0$ |
| PBX access | $1\left(D_{1}\right)\left(D_{2}\right) \# 0$ or $N$ |

Note 1: $N$ is a long-term storage register numbered from 1-9. $D$ is a digit. Note 2: $\dagger$ indicates on-hook to off-hook, $\downarrow$ indicates off-hook to on-hook. Note 3: Entries in brackets may be omitted.

## NUMBER STORAGE

Telephone numbers are stored in 10 registers, numbered $0-9$. Register contents can only be modified while offhook. Register 0 always stores the last number which was manually dialed, and remains unchanged during automatic dialing. Numbers for long-term storage in registers 1-9 are entered by $*$, then $N$ and then the telephone number, where $N$ is the register number. Other registers can be successively modified by entering a new $*, N$ followed by the telephone number. Once a * key is entered, no further outpulsing is possible until after an on-hook reset on the HOOKSWITCH pin. This facilitates the Scratchpad feature, whereby a number can be stored in a register without outpulsing during a conversation. The last number dialed manually is copied from register 0 to any of the long-term storage registers by entering *, N .
An attempt to store more than 16 digits in a register will set an overflow flag to inhibit automatic dialing from that register. The flag is reset following the next $*, N$ entry to reprogram that register.

## DIALING

Automatic dialing of the telephone number stored in any register is initiated by entering. \#, then N. The keypad is
then locked out until completion of outpulsing, after which further manual or automatic dialing is permitted.

For PBX applications, a 1 or 2-digit access code may be entered prior to a \#, N code. These access digits overwrite the previously stored digits at the start of register 0 , the last-number-dialed register. The user then waits for a second dial-tone before automatically dialing the required number. Note that if a 2-digit access code is entered followed by \#, 0 , register 0 is automatically dialed from location 3 onwards. Either a 1 or 2 -digit access code followed by \#, N , however, automatically dials register N from location 1 onwards. This allows the most flexible use of registers 1-9. Thus, it is not necessary to store access codes in registers 1-9, either manually or by copying the last number dialed.

## Applications Information

The TP5600 and TP5605 PULSE output is designed to drive a pulsing loop circuit in shunt with the speech network, as shown in Figure 3. During outpulsing, the MUTE circuit is turned off to isolate the speech network from the line. Q2 and Q3 conduct during MAKE periods, R1 adjusts telephone pulsing resistance. Q2 and Q3 turn off during BREAK periods, loop current is then only the supply current to the device. Q1 provides a current source of $200 \mu \mathrm{~A}$ minimum to ensure that the device will have an adequate supply voltage.

The TP5610 and TP5615 PULSE output is designed for a series pulsing loop, as shown in Figure 4. In this case, the MUTE circuit isolates only the receiver, so that current flows through the speech network while outpulsing MAKE periods. Q3 cuts off this current during BREAK periods.

The on-hook current required for the device to retain dat is low enough to allow this current to be drawn from tl telephone line in certain applications. In this case, it is a visable to add an external protection zener dio specified for very low leakage, as the internal regulato turned off when the HOOKSWITCH pin goes high. A: leakage decoupling capacitor should also be specifie

To protect stored data in the event of reduced line volt. (caused by an off-hook extension telephone, for exam/ a small back-up battery is recommended, as show Figures 3 and 4. The voltage regulator is turned off in on-hook state to minimize battery current consumpti,

To protect the device against over-voltage during the $t$. sition to off-hook, the HOOKSWITCH contacts shoulc sequenced so that H/S2 closes before H/S1, thus conn ing the on-chip regulator before the line power. Alter tively an external zener diode can be used.

Ceramic resonators for the TP5600, TP5610 oscillator c. cuits can be obtained from various companies includins muRata, Toko, Vernitron and Radio Materials Corporation. The anti-resonant frequency, $f_{a}$, should be 480 kHz . Note that resonators are often referred to by their resonant frequency, $f_{r}$, which is typically $15 \mathrm{kHz}-25 \mathrm{kHz}$ lower than $f_{a}$. Consult manufacturers' data for specifications and tolerances.

Typical Speech Network

ypically $150 \Omega$
Jicates National Semiconductor Discrete process number.
FIGURE 3. TP5600 Shunt Dialer Application


FIGURE 4. TP5615 Series Dlaler Application

# TP5650, TP5660 Ten-Number Repertory DTMF Generators 

## General Description

The TP5650 and TP5660 are monolithic integrated circuits built using National's advanced $\mathrm{P}^{2}$ CMOS ${ }^{\top M}$ process (double poly-silicon gate CMOS). They interface directly to a telephone keypad and generate all 16 standard dual-tone multi-frequency pairs required in tone dialing systems. An on-chip memory provides storage for nine telephone numbers plus the last number dialed, each up to 16 digits in length. The simple control scheme needs only 2 key entries to store a number or initiate automatic dialing of a stored number. This control scheme is the same as that used on the TP5600 family of repertory pulse dialers so that no user re-education is necessary when converting from pulse to tone dialing. The tone synthesizers are locked to an inexpensive 3.579545 MHz crystal for high accuracy. A MUTE OUT logic signal, which changes state' when any key is depressed, is also provided. The low voltage and low current requirements of this device allow direct telephone line powered operation. A small battery is recommended for on-hook memory retention.

## Features

- $2.5 \mathrm{~V}-12 \mathrm{~V}$ operation when generating tones
- 2 V operation of keyscan and MUTE logic
- $1 \mu \mathrm{~A}$ memory retention current
- Stores and auto-dials ten 16-digit numbers
- Last-number-redial included
- Scratchpad (number storage without dialing)

■ TP5650 control key scheme same as TP5600 repertory pulse dialer

- TP5660 has 14 keys-separate Store, Redial, and Pause
- 2-digit overwrite for PBX access codes
- 3.579545 MHz crystal-controlled oscillator
- Low harmonic distortion
- Single-contact or negative-common (2-of-8) key inputs



## Absolute Maximum Ratings

|  |  |
| :---: | :---: |
| Maximum Voltage at |  |
| Any Other Pin | $V_{D D}+0.3 \mathrm{~V}$ to $\mathrm{V}_{S S}-0.3 \mathrm{~V}$ |
| - Operating Temperature ( $\mathrm{T}_{\mathrm{A}}$ ) | $-30^{\circ} \mathrm{C}$ to $+60^{\circ} \mathrm{C}$ |
| Storage Temperature | $-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Maximum Power Dissipation | 500 |

Electrical Characteristics $2.5 \mathrm{~V}<\mathrm{V}_{D D}<10 \mathrm{~V}$, unless otherwise specified, $T_{A}$ within operating temperature range

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Minimum Supply Voltage Swing | Generating Tones |  |  | 2.5 | V |
| Minimum Memory Retention Voltage |  |  |  | 2 | V |
| Supply Current, IDD Idle Generating Tones | $\begin{aligned} & V_{D D}=2.5 \mathrm{~V} \\ & R_{L}=\text { Open } \end{aligned}$ |  | $\begin{gathered} 20 \\ 1 \end{gathered}$ |  | $\begin{aligned} & \mu \mathrm{A} \\ & \mathrm{~mA} \end{aligned}$ |
| Battery Current, $I_{M}$ MUTE OUT Sink Current MUTE OUT Source Current | On-Hook, $V_{S S}$ Open $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=2.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{O}}=0.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{DD}}=2.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{O}}=1.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | 2 |  | $\begin{aligned} & \mu \mathrm{A} \\ & \mathrm{~mA} \\ & \mathrm{~mA} \end{aligned}$ |
| TONE OUT Amplitudes Low Group <br> High Group | $\begin{aligned} & R_{L}=100 \Omega \\ & V_{D D}=2.5 \mathrm{~V} \\ & V_{D}=10 \mathrm{~V} \\ & V_{D D}=2.5 \mathrm{~V} \\ & V_{D D}=10 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 175 \\ & 190 \\ & 225 \\ & 240 \end{aligned}$ |  | mVrms <br> mVrms <br> mVrms <br> mVrms |
| High Group Pre-Emphasis |  |  | 2 |  | dB |
| Mean DC Offset at TONE OUT | Generating Tones $\begin{aligned} & V_{D D}=2.5 \mathrm{~V} \\ & V_{D D}=10 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.7 \\ & 4.2 \end{aligned}$ |  | $\begin{aligned} & v \\ & v \end{aligned}$ |
| al Tone/Total Harmonic ,tortion Ratio | 1 MHz Bandwidth | 20 |  |  | dB |
| t-Up Time (to 90\% Amplitude) | Manual Dialing |  |  | 5 | ms |
| 3s-On Duration | Automatic Dialing |  | 75 |  | ms |
| 3s-Off Duration | Automatic Dialing |  | 75 |  | ms |
| Jmn and Row Resistors |  |  | 50 |  | k $\Omega$ |

1: Crystal Specification: Parallel Resonant $3.579545 \mathrm{MHz}, \mathrm{R}_{\mathrm{S}} \leq 150 \Omega, \mathrm{~L}=100 \mathrm{mH}, \mathrm{C}_{0}=5 \mathrm{pF}, \mathrm{C}_{1}=0.02 \mathrm{pF}$.

## nnection Diagrams



Order Number TP5650N or TP5660N
NS Package Number N16A

## Pin Descriptions

$\mathbf{V}_{\mathrm{DD}}$ (pin 1): The positive supply to the device, referenced to $\mathrm{V}_{\mathrm{SS}}$. A power-on reset circuit ensures correct operation following initial power-up.
$\mathbf{V}_{\mathrm{M}}$ (pin 2): The negative terminal of the back-up battery for on-hook memory retention. A low-voltage detect circuit prevents misoperation of the circuit in the event of a reduction in the on-hook supply voltage below that required to retain stored data.
COLUMN and ROW Scans (pins 3, 4, 5, 9, 11, 12, 13, 14 plus pin 15 on TP5650 only): When no key is closed, pull-up resistors are active on COLUMN inputs and pull-down resistors are active on ROW inputs. After a key is closed the ROW pull-down resistors cause a negative-true on COLUMN inputs, which starts the oscillator and initiates tone generation.
$\mathrm{V}_{\mathrm{SS}}$ (pin 6): The negative supply to the device in the offhook state. An open-circuit on this pin while back-up power is maintained on $\mathrm{V}_{\mathrm{M}}$ will reset the circuit.
OSC IN, OSC OUT (pins 7 and 8): All logic and tone generator timing is derived from the on-chip oscillator circuit. A low cost 3.579545 MHz A-cut crystal (NTSC TV color-burst) must be connected between pins 7 and 8. Load capacitors and a feedback resistor are included onchip for good start-up and stability. The oscillator stops when automatic tone generation is completed or there are no key closures.
MUTE OUT (pin 10): This is a CMOS output which sinks current to $V_{\text {SS }}$ when no tones are being generated and sources current from $V_{D D}$ when tones are being generated. TONE OUT (pin 10): This output is the open emitter of an NPN transistor, the collector of which is connected to $V_{D D}$. When an external load resistor is connected from TONE OUT to $\mathrm{V}_{\mathrm{SS}}$, the output voltage on this pin is the sum of the high and low group sine-waves superimposed on a DC offset. When not generating tones, this output transistor is turned off to minimize the device idle current.

## Functional Description

In the on-hook state, with power maintained for memory retention, the oscillator is stopped, the output transistor is pulled off and all keypad inputs are inhibited. After going off-hook, the oscillator remains off and the key inputs go to a static sensing mode. A single key closure activates the MUTE OUTPUT and starts the oscillator and keyscan. A valid digit key sets the high group and low group programmable counters to the appropriate divide ratio. These counters sequence two sine-weighted-capacitor D/A converters through a series of 28 equal-duration steps per sine-wave cycle. An on-chip voltage reference ensures good stability of tone amplitudes with variations in supply voltage and temperature. The two tones are summed by a mixer amplifier, with pre-emphasis applied to the high group tone. The output is an NPN emitter-follower requiring the addition of an external load resistor to $\mathrm{V}_{\mathrm{SS}}$. This resistor facilitates adjustment of the signal current flowing from $V_{D D}$ through the output transistor.
'Key inputs which are digits for manual dialing are not debounced prior to tone generation. Keys are debounced prior to being accepted as digits to be stored or as control keys (Table II). Upon completion of a manually or automatically dialed number, the oscillator stops and key inputs return to the static sensing mode awaiting further keys or a return to the on-hook state.

TABLE I. OUTPUT FREQUENCY ACCURACY

| Tone <br> Group | Valid <br> Input | Standard <br> DTMF (Hz) | Tone Out <br> Frequency | \% Deviation <br> from Standard |
| :---: | :---: | :---: | :---: | :---: |
| LOW | ROW 1 | 697 | 694.8 | -0.32 |
| GROUP | ROW 2 | 770 | 770.1 | +0.02 |
| $\mathrm{f}_{\mathrm{L}}$ | ROW 3 | 852 | 852.4 | +0.03 |
|  | ROW 4 | 941 | 940.0 | -0.11 |
| HIGH | COL 1 | 1209 | 1206.0 | -0.24 |
| GROUP | COL 2 | 1336 | 1331.7 | -0.32 |
| $\mathrm{f}_{\mathrm{H}}$ | COL 3 | 1477 | 1486.5 | +0.64 |
|  | COL 4 | 1633 | 1639.0 | +0.37 |

TABLE II. CONTROL SCHEME

| Function | Control Sequence |
| :---: | :---: |
| Dial and Store in Register 0 | i $\mathrm{D}_{1} \ldots . \mathrm{D}_{\mathrm{x}}$ |
| No Dial, Store in Register N Only | i S $N D_{1} \ldots . D_{x}$ |
| Scratchpad | $\mathrm{I}_{1} \ldots \mathrm{D}_{\mathrm{x}} S \sim \mathrm{D}_{1} \ldots \mathrm{D}_{\mathrm{y}}$ |
| Copy Last Number to Register N | $\ldots \mathrm{D}_{\mathrm{x}}(1) \mathrm{S}$ S l |
| Auto-Dial Register N | IRN |
| Last Number Redial | 1 R 0 |
| PBX Access | $1\left(D_{1}\right)\left(D_{2}\right) R 0$ or $N$ |
| * Tones | * (TP5660) <br> ** (TP5650) Note 1 |
| \# Tones | \# (TP5660) <br> \#\# (TP5650) Note 2 |

Note 1: * key is also STORE key S on TP5650
Note 2: \# key is also REDIAL key R on TP5650
Note 3: $N$ is a long-term storage register numbered from 1-9
Note 4: $\dagger$ Indicates on-hook to off-hook, $\$ Indicates off-hook to on-hook
Note 5: Entries in brackets may be omitted

## NUMBER STORAGE

$S$ (for store) and $R$ (for redial) entries refer to TP5660 c * is shown in brackets to replace $S$ and \# is show brackets to replace R on the TP5650 only.
Telephone numbers are stored in 10 registers, numb $0-9$. Register 0 always stores the last number whict manually dialed, and remains unchanged during . matic dialing. Register contents can only be moci while off-hook.
Numbers are stored in long-term registers 1-9 by ent $S(*)$, then $N$ and then the telephone number, where the register number. Other registers can be succes: modified by entering a new $S(*), N$, followed by the phone number. Once an $S(*)$ key is entered, no fl digit tone outputs are possible until after an on-hook ; This facilitates the Scratchpad feature, whereby a nu can be stored in a register without tone outputs dur conversation. The last number dialed manually ca copied from register 0 to any of the long-term stc registers by entering $S(*), N$, then going on-hook.
An attempt to store more than 16 digits in a register wil an overflow flag to inhibit automatic dialing from $t$ register. The flag is reset following the next S (*), N entry re-program that register.

## DIALING

In the manual dialing mode (i.e., direct dialing from the keypad), tone palrs are generated for the duration of a valid key closure.
Automatic dialing of the number stored in register $N$ is initiated by entering $R(\#)$ followed by $N$. The correct tone

## Functional Description (Continued)

pairs are generated in alternate bursts of tones-on, tonesoff until the end of the stored number. During this time, the keypad is locked out until completion of dialing, following which further manual or automatic dialing is permitted.

For PBX applications a 1 or 2-digit access code may be entered prior to the R (\#), N code. These access digits overwrite the previously-stored digits at the start of register 0 , the last-number-dialed register. The user then waits for a second dial tone before entering $R(\#), N$ to automatically dial the stored number.

Note that if a 2-digit access code is entered followed by $R$ (\#), 0 , register 0 is automatically dialed from location 3 onwards. Entering either a 1 or 2-digit access code followed by R (\#), $N$, automatically dials register $N$ from location 1 onwards. This allows the most flexible use of registers 1-9. Note that access codes should not be entered into registers 1-9, either manually or by copying the last number dialed.

## PAUSE

This key (on the TP5660 only) allows the user to enter a pause at a point in the dialing sequence where an outside dial tone from a PABX is required. A pause may be entered in any register either during manual dialing or scratchpad storage. Then, during automatic dialing of that number, the stored pause will halt dialing. On hearing the outside dial tone the REDIAL key must be entered to continue automatic dialing.

## Applications Information

Adjustment of the emitter load resistor results in variation of the mean DC current during tone generation, the sinewave signal current through the output transistor, and the output distortion. Increasing values of load resistance decrease both the signal current and distortion, while increasing the source impedance of the device as seen from its power supply terminal. Note that the DTMF generator is a current source which modulates its own supply terminals in a conventional telephone application.


TL/H/5474.4
FIGURE 3. Amplitude and Distortion Measurement Circuit


FIGURE 4a. Manual Timing


FIGURE 4b. Auto-Redial Timing

TP5650, TP5660


Note 1: Must be low voltage drop diode (e.g., Schottky).
Note 2: 2.7V-3.1V.


Connection Diagram (Dual-In-Line Package, Top View)


## Absolute Maximum Ratings

DC Supply Voltage ( $\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\mathrm{SS}}$ )
Voltage on Any Pin
Operating Temperature
Storage Temperature
Maximum Power Dissipation $\left(25^{\circ} \mathrm{C}\right)$
6.0 V
$V_{D D}+0.3 V$ to $V_{S S}-0.3 V$
$-30^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
$-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
500 mW

## DC Electrical Characteristics

$T_{A}$ within operating temperature range, $\mathrm{V}_{D D} \min \leq \mathrm{V}_{D D} \leq 5.0 \mathrm{~V}$, unless otherwise specified.

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{D D}$ Min DC Supply Voltage TP50981, TP50982, TP50985 TP50981A, TP50982A, TP50985A | Pin 1 Ref. Pin 6 | $\begin{aligned} & 2.5 \\ & 1.7 \end{aligned}$ |  |  | $\begin{aligned} & V \\ & v \end{aligned}$ |
| Memory Retention Current | $V_{D D}=1.7 \mathrm{~V}$, Notes 1 and 2 |  | 0.5 | 1.0 | $\mu \mathrm{A}$ |
| DC Operating Current | Off-Hook, Valid Key, $\mathrm{V}_{\text {REF }}$ Tied to $\mathrm{V}_{\text {SS }}$ |  | 100 | 150 | $\mu \mathrm{A}$ |
| $V_{\text {REF }}$ Sink Current | $V_{D D}=5.0 \mathrm{~V}$ | 1.0 |  |  | mA |
| $\overline{\text { MUTE Sink Current }}$ | $V_{D D}=V_{D D} \mathrm{Min}, \mathrm{V}_{0}=0.5 \mathrm{~V}$ | 0.5 | 2.0 |  | mA |
| PULSE Sink Current | $V_{D D}=V_{D D} M i n, V_{0}=0.5 \mathrm{~V}$ | 1.0 | $4.0{ }^{\circ}$ |  | mA |
| $\overline{\text { MUTE }}$ and PULSE Leakage | $V_{D D}=5.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{O}}=5.0 \mathrm{~V}$ |  | 0.001 | 1.0 | $\mu \mathrm{A}$ |
| Keyboard Contact Resistance |  |  |  | 1.0 | k $\Omega$ |
| Keyboard Capacitance |  |  |  | 30 | pF |
| Logic '0' Level Input |  | $V_{S S}$ |  | $0.2 V_{D D}$ | V |
| Logic '1' Level Input |  | $0.8 V_{\text {DD }}$ |  | $V_{D D}$ | V |
| Keyboard Pull-Up Resistance | , |  | 4.0 |  | k $\Omega$ |
| Keyboard Pull-Down Resistance |  |  | 100 |  | ks |
| HOOKSWITCH Pull-Up Resistance |  |  | 100 |  | ks |

Note 1: On-hook mode, $V_{R E F}$ tied to $V_{S S}$, all outputs open.
Note 2: Power-on reset and low-voltage-detect circuits inhibit the redial function if the supply voltage falls below $\mathrm{V}_{\mathrm{DD}}$ Min.

## AC Electrical Characteristics

$T_{A}$ within operating temperature range, $\mathrm{V}_{D D} \min \leq \mathrm{V}_{D D} \leq 5.0 \mathrm{~V}$, unless otherwise specified.

| Parameter | Conditions | Min | Typ | Max | Uni |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Oscillator Frequency | Anti-Resonant Mode | 9 | 480 | 11 | kHz |
| Keyboard Debounce Time | OSC IN $=480 \mathrm{kHz}$ |  |  |  | ms |
| Oscillator Start-Up Time | $V_{D D}=V_{D D}$ Min |  | 5.0 |  | ms |
| Pulse Rate |  |  | 10.0 |  | pps |
| Break Time | Pin 9 @ $V_{\text {DD }}$ |  | 61.0 | , | ms |
|  | Pin 9 @ $V_{\text {Ss }}$ |  | 67.0 |  | ms |
| Interdigit Pause |  |  | 800 |  | ms |

## Functional Description

The time base for this family of pulse dialers is derived from a 480 kHz ceramic resonator in anti-resonant mode. In the on-hook condition, the oscillator is stopped and all keyboard row and column inputs are forced to $V_{D D}$ which inhibits any key closures from effecting the circuit. After going off-hook the oscillator remains off and the keyboard inputs go to a static sensing mode. Upon sensing a single key closure, the oscillator starts, and the row and column inputs are alternately scanned at a 500 Hz rate. When the circuit senses a valid key closure for the required debounce time, the key is written into memory and outpulsing begins for that key. Further valid keys are entered in sequence, provided that no more than 17 digits remain to be outpulsed. If no further key is entered, following the IDP the oscillator will stop and the key inputs will return to the static sensing mode awaiting further keys or a return to the on-hook condition. By maintaining power to the device while on-hook, the last number dialed (up to 17 digits) is stored in the memory. On going off-hook (HOOKSWITCH goes to $\mathrm{V}_{\mathrm{SS}}$ ) the stored number can be automatically redialed by entering either * or \# as the first key (TP50981/TP50981A and TP50982/TP50982A). Entry of any digit as the first key following off-hook clears the redial memory and enters digits in sequence, starting at location 1.

The * key on the TP50985/TP50985A is redefined to provide entry to the Scratchpad feature. This mode allows the outpulsing memory to be overwritten with a new telephone number without that number being outpulsed. Scratchpad mode can be entered directly after going ff-hook or during a conversation by keying * followed by ? next desired number. The new number can only be out'sed by returning on-hook, then off-hook followed by the эy, which will redial the last number as normal.

TP50985/TP50985A also enables the user to select an jut pulse rate of either 10 pps by connecting pin 2 to ind or 20 pps by connecting pin 2 to $V_{D D}$. On this ver$V_{\text {REF }}$ is connected to $V_{S S}$ internally.

## Descriptions

in 1): This is the positive supply to the device and is inced to $\mathrm{V}_{\mathrm{SS}}$ (pin 6). The voltage on this pin must be $d$ to less than 6 V either externally or by currentig the supply to the on-chip voltage regulator. In the umber-stored mode a minimum of $1 \mu \mathrm{~A}$ of supply cur,..u must be avallable to this pin while on-hook.
$\mathbf{V}_{\text {REF }}$ (pin 2): In normal applications, this pin is tied to $\mathrm{V}_{\text {SS }}$ (pin 6) which enables the on-chip voltage regulator circuit. When $V_{\text {REF }}$ is tied to $V_{S S}$, the voltage regulator will provide a current sink from $V_{D D}$ to $V_{S S}$ of a minimum of 1 mA with $V_{D D}$ equal to 5 V .

KEYBOARD INPUTS (pins 3, 4, 5, 11, 12, 13, and 14): A valid key entry is defined as either connecting a single row to a single column or connecting $V_{D D}$ simultaneously to a single row and a single column. This allows direct.interface to an inexpensive single-contact (form A) keyboard, the standard 2 -of. 7 keyboard with positive-common, or logic-generated inputs.

In the on-hook condition [HOOKSWITCH/TEST (pin 15) connected to $\mathrm{V}_{\mathrm{DD}}$ the keyboard inputs are disabled and pulled high. Upon entering the off-hook condition the keyboard inputs go to a static sensing mode until a key closure is sensed. The oscillator is then enabled and the rows and columns are alternately scanned (pulled high, then low) to verify that the input is valid. The key must then remain valid continuously for the specified debounce time before the circuit will accept and decode it and begin outpulsing.
$V_{S S}$ (pin 6): This is the negative supply.
OSCILLATOR IN, OUT (pins 7, 8): The device contains an on-chip oscillator circuit designed to work with a 480 kHz ceramic resonator (anti-resonant mode) and 2 external capäcitors, normally 100 pF . A $1 \mathrm{M} \Omega$ resistor is included onchip for good oscillator stability. The circuit may also be driven with an external 480 kHz source on OSCILLATORIN (pin 7).
BREAK/MAKE SELECT (pin 9): The Break/Make ratio is selected by connecting pin 9 to either $V_{D D}$ or $V_{S S}$. Table $I$ indicates the available ratios.

TABLE I. BREAK/MAKE SELECT

| Input to BREAKIMAKE(pin 9) | PULSE OUTPUT <br> Break | Make |
| :---: | :---: | :---: |
| $V_{D D}$ | $61 \%$ | $39 \%$ |
| $V_{S S}$ | $67 \%$ | $33 \%$ |

$\overline{M U T E}$ (pin 10): This pin is the output of an open-drain N -channel transistor. It drives a simple interface circuit to mute the receiver during outpulsing. See the timing diagram and application notes for further information concerning this output.
HOOKSWITCH/TEST (pin 15): This input has a $100 \mathrm{k} \Omega$ internal pull-up resistor to $V_{D D}$. Allowing this pin to float, or connecting a $V_{D D}$ level puts the circuit in the on-hook idle mode.

With this pin connected to $V_{S S}$ the circuit is in the off-hook mode and will accept keyboard inputs, and outpulse them at the normal 10 pps rate. When the outpulsing is complete, the oscillator stops and waits for further key inputs. If, however, pin 15 is taken to $V_{D D}$ while the circuit is still outpulsing the remaining digits will be outpulsed at 100 times the normal rate (BREAK/MAKE becomes $50 \%$ ). This allows for rapid testing of the device and also provides a means for resetting the circuit if power to the device is maintained while on-hook. (Note: Taking the worst-case of 17 zeros remaining to be outpulsed, this operation could take 300 ms to complete. Therefore, to ensure that the circuit has been properly reset, pin 15 should remain at $\mathrm{V}_{\mathrm{DD}}$ for more than 300 ms before entering a new number.)
PULSE OUTPUT (pin 16): The pulse output consists of an open-drain N -channel transistor. It is intended to drive a transistor interface circuit to pulse the telephone line with the correct Break/Make ratio, IDP timing, and pulse rate. On the TP50981/TP50981A, TP50985/TP50985A this output is normally low and pulses high. On the TP50982/TP50982A the output is normally high and pulses low. See Figure 2 for further details of the timing differences between the parts.

## Timing Diagram



FIGURE 2

## Applications Information

The TP50981/TP50981A, TP50985/TP50985A PULSE output is designed to drive a pulsing loop circuit in shiunt with the speech network, as shown in Figure 3. During outpulsing the MUTE circuit is turned off to isolate the speech network from the line. VT2 and VT3 conduct during MAKE periods, R1 adjusts telephone pulsing resistance. VT2 and VT3 turn off during BREAK periods, loop current is then the sum of the device supply current, plus R2 and R3 currents. These currents should be designed to meet the system maximum BREAK current specification, where applicable. The on-chip voltage regulator enables the device to be fed from a current-limited supply of $150 \mu \mathrm{~A}$ minimum, as shown in Figure 3.

The TP50982/TP50982A PULSE output is designed for a series pulsing loop, as shown in Figure 4. In this case the MUTE circuit isolates only the receiver, so that current flows through the speech network while outpulsing MAKE periods. VT3 cuts off this current during BREAK periods.

To take maximum advantage of the low current consumption of the TP50981A, TP50982A, TP50985A in the on-hook,
last-number-stored mode, all other current paths must be minimized. These include leakage of the decoupling capacitor C1, and reverse leakage of current through the current source, which could flow to ground via the transistor interface circuits and speech network. If on-hook current is drawn from the telephone line, reverse leakage of the two back-biased diodes in the rectifier bridge must also be considered. Virtually the full station battery voltage may appear across these diodes in the on-hook condition of Figures 3 and 4, hence the diodes should be specified for minimum leakage current at 50 V reverse blas and maximum operating temperature.

Ceramic resonators for the oscillator circuit can be obtained from various companies including muRata, Toko, Vernitron and Radio Materials Corporation. The anti-resonant frequency, $f_{a}$, should be 480 kHz . Note that resonators are often referred to by their resonant frequency, $\mathrm{f}_{\mathrm{r}}$, which is typically $15 \mathrm{kHz}-25 \mathrm{kHz}$ lower than $f_{a}$. Consult manufacturers' data for specifications and tolerances.


| COLUMN 2 (PIN 4) |  |  |
| :---: | :---: | :---: |
| COLUMN 1 (PIN 3) |  |  |
|  | 2 |  |
| ROW 2 (PIN 13) -4 | 5 |  |
| ROW 3 (PIN 12) | 8 |  |
| ROW 4 (PIN 11 | 0 |  |

FIGURE 3. TP50981, TP50985 Shunt Dialer Application


FIGURE 4. TP50982 Series Dialer Application

National Semiconductor

## TP53130 DTMF (TOUCH TONE ${ }^{\circledR}$ ) Generator with Binary Data and Keypad Interface

## General Description

The TP53130 is a low threshold voltage, ion-implanted, metal-gate CMOS integrated circuit that generates all dual tone multi-frequency (DTMF) pairs required in tonedialing systems. The 8 audio output frequencies are generated from an on-chip 3.579545 MHz master oscillator. No external components other than the crystal are required for the oscillator. The TP53130 can be powered directly from telephone lines over wide range loop conditions. The device can interface directly to an inexpensive single-contact calculator type keyboard or a standard telephone $2 \cdot$ of-8 keypad (Figure 4). The TP53130 is also capable of accepting binary code inputs for micro-processor-controlled systems applications.

## Features

- $3 \mathrm{~V}-15 \mathrm{~V}$ operating voltage
- On-chip 3.579545 MHz crystal-controlled oscillator
- Tone accuracy better than $\pm 1 \%$ without tuning
- Interface with standard 2-of-8 telephone keypad
- Interface with single-contact low cost keypad
- Input signals can be in binary code

■ Multi-key lockout with/without single tone capability
E On-chip high band and low band tone generators and mixer

- High band pre-emphasis
- Low harmonic distortion
- Open emitter-follower low impedance output
m Separate receiver mute and transmitter mute switch outputs
- Powered directly from the telephone line


## Block Diagram



FIGURE 1

## Absolute Maximum Ratings

Voltage at Any Pin Except XMTSW and MUTE $V_{S S}-0.3 V$ to $V_{D D}+0.3 V$

Voltage at XMT SW and MUTE Pins
Operating Temperature Range
$V_{S S}-0.3 V$ to 15 V
Storage Temperature Range
$-40^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
$V_{D D}-V_{S S}$
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
15 V
Lead Temperature (Soldering, 10 seconds)

Electrical Characteristics $T_{A}$ within operating temperature range, $3 \mathrm{~V} \leq \mathrm{V}_{D D} \leq 8 \mathrm{~V}$, unless otherwise specified.

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Input Pull-Up Resistor |  |  |  |  |  |
| Column and Row Inputs |  | 25 | 50 | 90 | k $\Omega$ |
| Key/Binary Select |  | 200 | 650 | 1000 | k $\Omega$ |
| Mode Select |  | 200 | 650 | 1000 | k $\Omega$ |
| Tone Disable |  | 200 | 650 | 1000 | k $\Omega$ |
| Input Pull-Down Resistor |  |  |  |  |  |
| Column and Row Inputs | $V_{D D}=3 V$ | 650 |  |  | $\Omega$ |
|  | $V_{D D}=8 \mathrm{~V}$ | 200 |  |  | $\Omega$ |
| Input Voltage Levels |  |  |  |  |  |
| Logical "1" |  | $80 \%$ of $V_{D D}$ |  | $V_{D D}$ | V |
| Logical "0" |  | $\mathrm{V}_{S S}$ |  | 20\% of $V_{D D}$ | V |
| Operating Frequency |  |  | 3.579545 |  | MHz |
| Output Voltage Swing at Tone |  |  |  |  |  |
| Output |  |  |  |  |  |
| Low Band Alone | $R_{L}>150 \Omega$ |  | 820 |  | mVp - |
| High Band Alone | $\mathrm{R}_{\mathrm{L}}>150 \Omega$ |  | 1000 |  | mVp |
| Harmonic Distortion | $R_{L}>150 \Omega$ |  |  | -20 | dB |
| Tone Frequency Deviation |  |  |  | : 1.0 | \% |
| Typical Application Output | $20<\mathrm{I}_{\mathrm{L}}<100 \mathrm{~mA}$ |  |  |  |  |
| Level $\mathrm{V}_{\mathrm{L}}$ (See Figure 5) |  |  |  |  |  |
| Low Band Tone | $\mathrm{R}_{\mathrm{L}}=150 \Omega$ |  | -6 |  | d |
| High Band Tone | $\mathrm{R}_{\mathrm{L}}=150 \Omega$ |  | -4 |  | d' |
| THD | $f \leq 20 \mathrm{kHz}$ |  | 4 |  | c |
| Output Currents | $V_{D D}=3 \mathrm{~V}$ |  |  |  |  |
| XMT SW/MUTE | $\mathrm{V}_{\text {OUT }}=2 \mathrm{~V}$ | 3 |  |  | $r$ |
| Idle Current | $R_{L}=\infty, V_{D D}=8.0 \mathrm{~V}$ <br> (No Key Depressed) |  |  | 1 | r |
| Operating Current | $\mathrm{R}_{\mathrm{L}}=\infty, \mathrm{V}_{\mathrm{DD}}=3.5 \mathrm{~V}$ |  |  | 2 | , |
| Key Down to Tone Outputting Time (Debounce) |  |  | 3 | 4 | ms |
| DC Output | Tone Disable $=0$ |  | TRI-STATE ${ }^{\text {® }}$ |  |  |

## Connection Diagram



FIGURE 2

Order Number TP53130N
See NS Package N18A

0

## Functional Description

A functional block diagram of the TP53130 is shown in Figure 1, and connection diagram is shown in Figure 2. The TP53130 can be operated in the Keyboard Interface Mode and can also be operated in the Binary Interface Mode depending on the logic level at the Key/Binary Select input. In either mode, the device will digitally synthesize the high and low band sine waves of DTMF signaling, when valid signals are applied to row and/or column inputs. The sum of the two sine waves is then provided at the Tone output.
Tone Disable: This input has an internal pull-up resistor. Nhen this input is open or at logical high ( $V_{D D}$ ), the XMT iW and MUTE outputs will deliver valid output signals in sponse to the proper input signals. When Tone Disable at logical low ( $\mathrm{V}_{\mathrm{SS}}$ ), the device will be in the inactive mode. ne output will go to an open circuit state, XMT SW and ITE outputs will sink current through on-chip N -channel rices and the crystal oscillator will be disabled.
//Binary Select: When this input is open or at logical $\mathrm{h}\left(\mathrm{V}_{\mathrm{DD}}\right)$, the device will interface a keyboard.(See Tablel.) on Key/Binary Select is low ( $\mathrm{V}_{\mathrm{SS}}$ ), the device will accept try inputs on the row signal input lines. (See Table II.)
, villator: Tone generation and internal timing are dependent on the accurate operation of the crystal oscillator. The oscillator inverter/amplifier and all necessary bias networks are included on-chip. The only external component is a 3.579545 MHz crystal. It should be connected to the device as shown in the typical application diagram (Figure 5). The oscillator is not running unless a valid input signal is applied to the device. The oscillator is also disabled when Tone Disable is tied to logic low ( $V_{S S}$ ). This feature will prevent RF modulation on the telephone line.

Single Tone Capability: This is a desirable feature for initial testing. With the device operating in the Keypad Interface Mode, operation of multiple keys in different rows and columns will not generate output tones. However, operation of two or more keys in the same row or column will generate the proper tone for that row or col-
umn. During multiple key operation, the XMT SW and MUTE outputs will not change state more than once. With the device operating in the Binary Interface Mode, a logical low at the column 1 input will inhibit the high band tone output while a logical low at the column 2 input will inhibit the low band tone output. (See Table l.) Logical low inputs on both column inputs 1 and 2 will disable the device the same way as the Tone Disable input will when set to logical low.

Mode Select: This input has an internal pull-up resistor. When open or at logical high, single tone outputs are allowed. When this input is at logical low, single tone outputs are prohibited. XMT SW and MUTE outputs will stay high during a multiple key depression input.

Tone Output: Dual-tone output frequencies are generated in response to valid input signals to the device. (See Table III.) Each frequency is synthesized with 32 steps of approximation for low harmonic distortion. The amplitudes of the low and high frequency tones are constant and independent of operating voltages. When tone outputs are present, the Tone output will be the composite of the $A C$ signal superimposed on a DC offset. The DC offset is approximately $1 / 2 \mathrm{~V}_{\mathrm{DD}}$. When no tones are present at the Tone output pin, the pin will be open circuit.

XMT SW (Transmitter Switch) and MUTE Outputs: In the idle state (no key depressed, no signal interface inputs and Tone Disable at a logical low) both the XMT SW and MUTE outputs will sink current to $\mathrm{V}_{S S}$ through on-chip transistors. In the active state, these outputs will source current from $V_{D D}$ whenever valid output tones are generated. The MUTE output activates before the XMT SW output as shown in Figure 3.

Signal Inputs (Row and Column Inputs): An input scan technique is used so that the device can directly interface either $2.0 f-8$ keypads with common switch arrangements or the single contact $X \cdot Y$ keypads when Key/Binary Select is open circuit. (See Figure 4.)

Functional Description (Continued)


FIGURE 3. Timing Diagram of MUTE and XMT SW in Relation to Key Input and Tone Output

TABLE I. FUNCTIONAL TRUTH TABLE (WITH "MODE SELECT" OPEN)

| Key/Binary Select | Tone Disable | Row | Column | Tone Output |  | XMT SW | MUTE |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Low Band | High Band |  |  |
| X | 0 | X | X | 0 | 0 | 0 | 0 |
| 1 | 1 | One | One | $\mathrm{f}_{\mathrm{L}}$ | $\mathrm{f}_{\mathrm{H}}$ | 1 | 1 |
| 1 | 1 | One | Two or More | $f_{L}$ | 0 | 1 | 1 |
| 1 | 1 | Two or More | One | 0 | $\mathrm{f}_{\mathrm{H}}$ | 1 | 1 |
| 1 | 1 | Two or More | Two or More | 0 | 0 | 0 | 0 |
| 0 | 1 | Binary | Open | $\mathrm{f}_{\mathrm{L}}$ | $\mathrm{f}_{\mathrm{H}}$ | 1 | 1 |
| 0 | 1 | Binary | $\mathrm{C} 1=0$ | $\mathrm{f}_{\mathrm{L}}$ | 0 | 1 | 1 |
| 0 | 1 | Binary | $\mathrm{C} 2=0$ | 0 | $\mathrm{f}_{\mathrm{H}}$ | 1 | 1 |
| 0 | 1 | X | C 1 and $\mathrm{C} 2=0$ | 0 | 0 | 0 | 0 |

TABLE II. FUNCTIONAL TRUTH TABLE FOR BINARY INTERFACE

| Keyboard Inputs | Binary Inputs |  |  |  |  |  | Frequencies Generated |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | C1 | C2 | R1 | R2 | R3 | R4 | $\mathrm{f}_{\mathrm{L}}(\mathrm{Hz})$ | $\mathrm{f}_{\mathrm{H}}(\mathrm{Hz})$ |
| 1 | Open | Open | 0 | 0 | 0 | 1 | 697 | 1209 |
| 2 | Open | Open | 0 | 0 | 1 | 0 | 697 | 1336 |
| 3 | Open | Open | 0 | 0 | 1 | 1 | 697 | 1477 |
| 4 | Open | Open | 0 | 1 | 0 | 0 | 770 | 1209 |
| 5 | Open | Open | 0 | 1 | 0 | 1 | 770 | 1336 |
| 6 | Open | Open | 0 | 1 | 1 | 0 | 770 | 1477 |
| 7 | Open | Open | 0 | 1 | 1 | 1 | 852 | 1209 |
| 8 | Open | Open | 1 | 0 | 0 | 0 | 852 | 1336 |
| 9 | Open | Open | 1 | 0 | 0 | 1 | 852 | 1477 |
| 0 | Open | Open | 1 | 0 | 1 | 0 | 941 | 1336 |
| * | Open | Open | 1 | 0 | 1 | 1 | 941 | 1209 |
| \# | Open | Open | 1 | 1 | 0 | 0 | 941 | 1477 |
| A | Open | Open | 1 | 1 | 0 | 1 | 697 | 1633 |
| B | Open | Open | 1 | 1 | 1 | 0 | 770 | 1633 |
| C | Open | Open | 1 | 1 | 1 | 1 | 852 | 1633 |
| D | $\left\lvert\, \begin{gathered} \text { Open } \\ 0 \end{gathered}\right.$ | Open | 0 | 0 | 0 | 0 | $\begin{gathered} 941 \\ f_{L} \end{gathered}$ | 1633 |
|  |  |  | Valid Binary Inputs |  |  |  |  | - |
|  | Open | 0 |  |  |  |  | - | ${ }^{\mathrm{f}} \mathrm{H}$ |
|  | 0 | 0 |  |  |  |  | $1 / 2 \mathrm{~V}_{\mathrm{DD}}$ | $1 / 2 \mathrm{~V}_{\mathrm{DD}}$ |

## Functional Description (Continued)

TABLE III. OUTPUT FREQUENCIES

| Inputs | Desired Freq. (Hz) |  | Actual <br> Frequency <br> (Hz) | Percent <br> Deviation |
| :---: | :---: | :---: | :---: | :---: |
|  | $\mathbf{f}_{\mathrm{L}}$ | $\mathbf{f}_{\mathbf{H}}$ |  |  |
| R1 | 697 |  | 699.1 | 0.306 |
| R2 | 770 |  | 766.2 | -0.497 |
| R3 | 852 |  | 847.4 | -0.536 |
| R4 | 941 |  | 948.0 | 0.741 |
| C1 |  | 1209 | 1215.9 | 0.569 |
| C2 |  | 1336 | 1331.7 | -0.324 |
| C3 |  | 1477 | 1471.9 | -0.35 |
| C4 |  | 1633 | 1645.0 | 0.736 |



FIGURE 4a. Standard Dual Contact Telephone Key


FIGURE 4b. Single Contact Key

## TP53190 Push-Button Pulse Dialer

## General Description

The TP53190 is a low threshold voltage, ion implanted, met-al-gate CMOS integrated circuit that provides all the logic required to convert a push-button input into a series of pulses suitable for simulating a telephone rotary dial. The circuit works with both calculator type keypad (single-contact) or standard 2-of-7 type keypad. An inexpensive ceramic resonator is used as a frequency reference. When not actually outpulsing, or if there are no keypad entries, the TP53190 consumes only microamperes of current and does not allow any internal oscillators to run.
The TP53190 contains a 16 -digit first-in-first-out memory that allows the user to enter digits faster than they are outpulsed. Numbers up to 16 digits may be dialed. After 16 digits have been entered, no more entries will be accepted. The outpulsing rate can be externally selected as either 10 pps or 20 pps . An interdigit pause of $4,6,8$ or 10 times the dial pulse period is also externally selectable. The break/make ratio (ratio of the time the line is broken to the time the line is looped during outpulsing) is externally selectable to $1 / 1,1.5 / 1,1.6 / 1$ or 2/1. A mute output is provided
to mute receiver noise during outpulsing. No muting occurs during the inter-digit pause, thereby allowing the user to hear any busy or invalid condition arising during the call. The TP53190 provides a pacifier tone of 632 Hz every time a key is depressed. The last number entered may be redialed by use of the \# key.

## Features

- Powered directly from the telephone line
- Uses standard calculator type keypad or 2-of-7 type keypad
- Uses inexpensive ceramic resonator for a frequency reference
- Pin-selectable outpulsing rate
- Pin-selectable interdigit pause
- Pin-selectable break/make ratio
- 632 Hz pacifier tone
- Redial of last number
- 2 digit overwrite for PABX access


## Block and Connection Diagrams



FIGURE 1


TL/H/5130-1
FIGURE 2

## Absolute Maximum Ratings

| Voltage at Any Pin | $V_{S S}-0.3$ to $V_{D D}+0.3 \mathrm{~V}$ |
| :--- | ---: | ---: |
| Current into $\overline{\mathrm{DP}}$ for Voltages Exceeding $\mathrm{V}_{\mathrm{DD}}$ | $\leq 500 \mu \mathrm{~A}$ |
| Operating Temperature Range | $-30^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-40^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| $V_{D D}-V_{S S}$ | 6.5 V |
| Lead Temperature (Soldering, 10 seconds) | $300^{\circ} \mathrm{C}$ |

Operating Voltage Range
$V_{S S}=G N D, V_{D D}=2.5 \mathrm{~V} \min , 5.5 \mathrm{~V}$ max

Electrical Characteristics $\mathrm{V}_{S S}=G N D, 2.5 \mathrm{~V} \leq \mathrm{V}_{D D} \leq 5.5 \mathrm{~V},-30^{\circ} \mathrm{C} \leq T_{A} \leq+70^{\circ} \mathrm{C}$ unless otherwise specified.

| Parameter | Conditions | MIn | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Input Voltage Logical "1" Logical "0" |  | $\begin{gathered} \mathrm{V}_{\mathrm{DD}}-0.25 \\ \mathrm{~V}_{\mathrm{SS}} \\ \hline \end{gathered}$ |  | $\begin{gathered} V_{D D} \\ V_{S S}+0.25 \end{gathered}$ | $\begin{aligned} & v \\ & v \end{aligned}$ |
| Output Current Levels: Dial Pulse <br> Logical "0", Sink Mute <br> Logical "0", Sink Tone Logical "1" Logical "0" C1-C3 Logical "1" Logical "0" | $\begin{aligned} & V_{D D}=3 V, V_{\text {OUT }}=0.7 \mathrm{~V} \\ & V_{D D}=3 \mathrm{~V}, V_{\text {OUT }}=0.7 \mathrm{~V} \\ & V_{D D}=3 \mathrm{~V}, V_{\text {OUT }}=2.75 \mathrm{~V} \\ & V_{D D}=3 \mathrm{~V}, V_{\text {OUT }}=0.25 \mathrm{~V} \\ & V_{D D}=3 \mathrm{~V}, V_{\text {OUT }}=2.75 \mathrm{~V} \\ & V_{D D}=3 \mathrm{~V}, V_{\text {OUT }}=0.25 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 500 \\ 500 \\ 4 \\ 4 \\ 4 \\ 1 \\ 18 \\ \hline \end{gathered}$ |  |  | $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ $\mu \mathrm{A}$ |
| Keypad Resistance |  |  |  | 1 | k $\Omega$ |
| Operating Current | $V_{D D}=3 V$ <br> Quiescent <br> Oscillating |  |  | $\begin{gathered} 1 \\ 300 \end{gathered}$ | $\begin{aligned} & \mu \mathrm{A} \\ & \mu \mathrm{a} \end{aligned}$ |
| Outpulsing Frequency | Osc $=488 \mathrm{kHz}$ | 9.5 |  | 10.5 | Hz |
| Input Leakages: <br> Pins 3, 8, 9, 17, 18 Pins 11, 12, 13, 14 Pin 4 (Hookswitch) Pins 3, 8, 9, 17, 18 Pins 11, 12, 13, 14 Pin 4 (Hookswitch) | $V_{D D}=5.5 \mathrm{~V}, \mathrm{~V}_{I N}=\mathrm{V}_{S S}$ <br> $V_{D D}=5.5 \mathrm{~V}, V_{I N}=V_{S S}$ <br> $\mathrm{V}_{\mathrm{DD}}=5.5 \mathrm{~V}, \mathrm{~V}_{I N}=\mathrm{V}_{\mathrm{SS}}$ <br> $V_{D D}=5.5 \mathrm{~V}, \mathrm{~V}_{I N}=\mathrm{V}_{D D}$ <br> $V_{D D}=5.5 \mathrm{~V}, \mathrm{~V}_{1 \mathrm{~N}}=\mathrm{V}_{D D}$ <br> $V_{D D}=5.5 \mathrm{~V}, V_{I N}=V_{D D}$ |  |  | $\begin{gathered} 5 \\ 30 \\ 1 \\ 1 \\ 1 \\ 5 \end{gathered}$ | $\begin{aligned} & \mu \mathrm{A} \\ & \mu \mathrm{~A} \\ & \mu \mathrm{~A} \\ & \mu \mathrm{~A} \\ & \mu \mathrm{~A} \\ & \mu \mathrm{~A} \end{aligned}$ |

## Functional Description

A block diagram of the TP53190 integrated circuit is shown in Figure 1 and a package connection diagram is shown in Figure 2.
Oscillator (Pins 15 and 16): The precision time base of the TP53190 pulse dialer is provided by an internal oscillator circuit which utilizes an inexpensive ceramic resonator as a frequency reference. Two external capacitors, as shown in Figure 3, are needed to load the resonator to operate in the anti-resonant mode. A 455 kHz series resonance ceramic resonator will result in a frequency of oscillation of 480 kHz . Ceramic resonators are available from Vernitron Corporation, Murata Corporation, and Radio Materials Company.

Frequency stability of $\pm 5 \%$ can be maintained for all devices over the voltage and temperature ranges. When the circuit is not outpulsing, or no keys are depressed, the oscillator will be shut down to eliminate noise and minimize dissipation.
Keypad (Pins 5-7 and 11-14): Three column scan output pins and four row input pins are provided to utilize a standard single-contact keypad or 2-of-7 type keypad (Figure 4). A valid key closure is recorded when a single row ( $\mathrm{R}_{\mathrm{X}}$ input) is connected to a single column ( $\mathrm{C}_{\mathrm{X}}$ output) or when a single row and a single column are brought to $V_{S S}$. Key closures are protected from contact bounce for 6 ms . Roll-over keyboard inputs will be considered valid.

## Functional Description (Continued)

$\overline{\text { Dlal Pulse Output (Pin 2): The Dial Pulse output drives an }}$ external bipolar transistor that sequentially opens (breaks) the telephone loop a number of times equal to the input digit selected. For example, key 5 will generate 5 loop current breaks. The Dial Pulse output is an open drain transistor that sinks current only during a break.
Break/Make Select (Pins 8-9): The break/make ratio of the TP53190 can be externally selected by the 2 break/ make select pins to be $1 / 1,1.5 / 1,1.6 / 1$ or $2 / 1$. This allows applications in a wide variety of telephone systems (Table l).
DP Rate Select (Pin 3): The dial pulse rate select input is used to select an outpulsing rate of either 10 pps or 20 pps (Table II).
IDP Select (PIns 17 and 18): The IDP select inputs are used to select an interdigit separation of $400 \mathrm{~ms}, 600 \mathrm{~ms}$, 800 ms or 1000 ms when the outpulsing rate is 10 pps ; and $200 \mathrm{~ms}, 300 \mathrm{~ms}, 400 \mathrm{~ms}$, or 500 ms when the outpulsing rate is 20 pps (Table III)
Mute (PIn 19): The Mute output is used to drive an external bipolar transistor that is used to mute the receiver during the outpulse period. The Mute output is an open drain transistor that only sinks current while muting. System timing between key closure, mute and dial pulse are shown in the timing diagram in Figure 5. For initial key entries, and subsequent key entries made 1 IDP period after the last digit has been outpulsed, mute will occur 1 IDP period before outpulsing begins.

For key entries made during outpulsing, or during an IDP, there will be a pre-dial mute of 100 ms when the outpulsing rate is 10 pps , and a pre-dial mute of 50 ms when the outpulsing rate is 20 pps . The post-dial mute is 50 ms when the outpulsing rate is 10 pps and 25 ms when the outpulsing rate is 20 pps .
Tone (Pin 10): The TP53190 provides a pacifier tone output to provide audio feedback to the user that a key has been depressed. The output is a 632 Hz tone that can be capacitively coupled in to the telephone receiver.
Redial: This feature allows the user to automatically dial the last number that was dialed. This is accomplished by pushing the \# key on the next dial attempt. The number to be redialed may be 3 to 16 digits long. If an access code is required, as in a PBX system, up to 2 digits may be entered before the dial tone is established and the redial key is pushed to automatically dial the remainder of the number. To maintain memory information, power must be present to the part while in the ON-HOOK condition. To detect the ONHOOK condition, the hookswitch input (pin 4) must be left floating. Hookswitch is used to reset the internal control circuitry and memory pointers. To detect the OFF-hook condition, hookswitch must be at a logical " 1 ". An example of the redial operation is shown below.

|  | Key Inputs | Outpulses | Memory |
| :--- | :--- | :--- | :---: |
| First Try | 85 P 4087375000 | 854087375000 | 854087375000 |
| Second | $85 \mathrm{P} \#$ | 854087375000 | 854087375000 |
| Try | Third Try | $85 \mathrm{P} \#$ | 854087375000 |

Note: $P$ indicates a user pause
TABLE II

| Break/Make Ratio |  |  |
| :---: | :---: | :---: |
| $B / M$ | Select 1 | Select 2 |
| $1.5 / 1$ | 0 | 0 |
| $2 / 1$ | 0 | 1 |
| $1 / 1$ | 1 | 0 |
| $1.6 / 1$ | 1 | 1 |

Dlal Pulse

| Dlal Pulse <br> Rate |  |
| :---: | :---: |
| pps | SELECT |
| 10 | 0 |
| 20 | 1 |

TABLE III

| Interdlgltal Pause |  |  |  |
| :---: | :---: | :---: | :---: |
| IDP Length | Dlal Pulse Rate | Select 1 | Select 2 |
| 800 ms | 10 pps | 0 | 0 |
| 400 ms | 20 pps | 0 | 0 |
| 1000 ms | 10 pps | 0 | 1 |
| 500 ms | 20 pps | 0 | 1 |
| 400 ms | 10 pps | 1 | 0 |
| 200 ms | 20 pps | 1 | 0 |
| 600 ms | 10 pps | 1 | 1 |
| 300 ms | 20 pps | 1 | 1 |

Functional Description (Continued)


TL/H5130-2
$\mathrm{C} 1=\mathrm{C} 2=80 \mathrm{pF}$

FIGURE 3
FIGURE 4
Output Timing Waveforms


Functional Description (Continued)


TL/H/5130-4
FIGURE 6. Using the TP53190 Pulse Dialer with Redial Option

Section 6 Converters

## Introduction

For data conversion products, digital-to-analog converters (DACs) and analog-to-digital converters (A/Ds), CMOS offers many advantages. The first is the low-cost high-performance analog switch that is easily achieved: the CMOS transmission gate. These switches are useful in DACs and have allowed a breakthrough in the design of A/Ds.

## ANALOG-TO-DIGITAL CONVERTERS

The comparator is the key to an A/D. It must be fast with a fraction of an LSB voltage overdrive, exhibit no hysteresis and no oscillations in the linear region, and have high noise immunity.

A new sampled-data comparator has solved these performance problems and also provides many additional features-for example, true differential analog voltage inputs, useful reference voltage options and even incorporation of the analog multiplexer within the A/D.

## REALIZING THE COMPARATOR FUNCTION

To realize the comparator function, National uses a cascade of capacitor-coupled CMOS logic inverters and switches as shown in Figure 6-1.
The differential input voltages are converted to weighted input charges by scaling the value used for each input capacitor (C1 and C 2 ). These input charges are balanced at the input charge summing-node $(\Delta \mathrm{Q} 1=\Delta \mathrm{Q} 2$ at balance, or $\Delta \mathrm{V} 1 \times \mathrm{C} 1=\Delta \mathrm{V} 2 \times \mathrm{C} 2)$.

The differential input voltage feature of the sampled-data comparator allows us to borrow the old, low-cost engraving trick that is used in the manufacture of drafting scales (Figure 6-2).
Most of the scale has only major divisions engraved, with only one section subdivided by higher resolution engravIngs. This, of course, reduces the engraving costs, but requires a differential measurement to be made because zero is no longer at the end of the scale. This is the basic idea of the differential DAC (DDAC), allowing National to reduce the number of circuit components (and their associated die area) and get the same overall resolution at a lower cost.


FIGURE 6-1. The Sampled-Data Comparator


FIGURE 6-2. The Differential DAC (DDAC) Concept

Sharing the ladder makes use of all of the tap voltages that are provided by the DDAC a second time to provide four additional bits of resolution as shown in Figure 6-3.
The proper reduction in the significance of these last four bits is achieved by scaling down the value of the input capacitor for this 4-LSB (least significant bit) group by a factor of sixteen.

## INCORPORATING AN ANALOG MULTIPLEXER

An analog multiplexer (MUX) can be easily incorporated Into this A/D circuitry by adding extra switches, all of which are connected to a common analog input capacitor. Logic circuitry controls which switches are cycled, and therefore selects the analog channel that will be converted. Both the particular analog channel and elther a single-ended or a differential conversion is selected by a configuration word that the CPU presents to the A/D prior to each conversion.

A wide range of CMOS A/D products is available from 8 bits to 10 bits of resolution and in serial and parallel data formats. The lowest cost A/D is an 8-bit serial product that fits in an 8-pin miniDIP. A half-flash 8-bit A/D that converts in as little as $1.2 \mu \mathrm{~s}$ is also avallable and a new 8-bit A/D that allows the CPU to load the on-chip DAC directly is provided for limit-testing applications.

## DIGITAL-TO-ANALOG CONVERTERS

The switches available in the CMOS processes allow the realization of low power drain DACs as shown in Figure 6-4.

This multiplying DAC (MDAC) uses an R-2R resistor ladder and N -channel current-mode switches. Silicon-chromlum thin-film resistors are used for the ladder, so the reference voltage ( $V_{\text {REF }}$ ) for this DAC can be of elther polarity since there are no parasitic diodes associated with thin-film resistors.

These DACs appear like a memory location to a $\mu \mathrm{P}$. Decoding the address bus provides the chip select ( $\overline{\mathrm{CS}}$ ) signal and the digital code on the data bus is read by the MDAC when the write strobe ( $\overline{\mathrm{WR}}$ ) falls. For the 10 -bit and 12-blt MDACs, package pin options are provided which allow the data to be accepted in one write cycle or in two bytes.

A broad product offering exists, from 8 bits to 12 bits, with or without input data latches. These MDACs make use of double data latches: one holds the code that is providing the analog output while the other allows 10 -bit or 12 -bit words to be assembled from an 8 -bit data bus. Even the 8 -bit MDACs use double latches to allow writing new data to a number of DACs and then simultaneously updating all of these DACs.


FIGURE 6.3. Increasing from 4 Bits to 8 Bits in an A/D


FIGURE 6.4. The CMOS MDAC


## National Semiconductor <br> ADC0801，ADC0802，ADC0803，ADC0804， ADC0805 8－Bit $\mu$ P Compatible A／D Converters

## General Description

The ADC0801，ADC0802，ADC0803，ADC0804 and ADC0805 are CMOS 8－bit successive approximation A／D converters which use a differential potentiometric ladder－ similar to the 256R products．These converters are de－ signed to allow operation with the NSC800 and INS8080A derivative control bus，and TRI－STATE® output latches di－ rectly drive the data bus．These A／Ds appear like memory locations or I／O ports to the microprocessor and no inter－ facing logic needed．
A new differential analog voltage input allows increasing the common－mode rejection and offsetting the analog zero in－ put voltage value．In addition，the voltage reference input can be adjusted to allow encoding any smaller analog volt－ age span to the full 8 bits of resolution．

## Features

－Compatible with $8080 \mu \mathrm{P}$ derivatives－no interfacing logic needed－access time－ 135 ns
Easy interface to all microprocessors，or operates ＂stand alone＂
m Differential analog voltage inputs
－Logic inputs and outputs meet both MOS and T2L volt－ age level specifications
－Works with 2．5V（LM336）voltage reference
－On－chip clock generator
－ 0 V to 5 V analog input voltage range with single 5 V sup． ply
－No zero adjust required
－ $0.3^{\prime \prime}$ standard width 20 －pin DIP package
－Operates ratiometrically or with $5 \mathrm{~V}_{D C}, 2.5 \mathrm{~V}_{D C}$ or ana－ log span adjusted voltage reference

## Key Specifications

| －Resolution |  | 8 bits |
| :--- | ---: | ---: |
| －Total error | $\pm 1 / 4 \mathrm{LSB}, \pm 1 / 2 \mathrm{LSB}$ and $\pm 1 \mathrm{LSB}$ |  |
| Conversion time |  | $100 \mu \mathrm{~S}$ |

## Typical Applications


8080 Interface

TL／H／5671－1

| Error Specification（Includes Full－Scale， <br> Zero Error，and Non－LInearity） |  |  |  |
| :---: | :---: | :---: | :---: |
| Part <br> Number | Full－ <br> Scale <br> Adjusted | $\mathbf{V}_{\text {REF }} / 2=2.500$ V $_{\text {DC }}$ <br> （No Adjustments） | $\mathbf{V}_{\text {REF }} / 2=$ No Connection <br> （No Adjustments） |
| ADC0801 | $\pm 1 / 4 \mathrm{LSB}$ |  |  |
| ADC0802 |  | $\pm 1 / 2 \mathrm{LSB}$ |  |
| ADC0803 | $\pm 1 / 2 \mathrm{LSB}$ |  |  |
| ADC0804 |  | $\pm 1 \mathrm{LSB}$ |  |
| ADC0805 |  |  | $\pm 1 \mathrm{LSB}$ |


| Absolute Maximum Ratings (Notes $1 \& 2$ ) |  |
| :--- | ---: |
| Supply Voltage (VCC) (Note 3) | 6.5 V |
| Voltage | -0.3 V to +18 V |
| Logic Control Inputs | -0.3 V to $\left(\mathrm{VCCC}^{2}+0.3 \mathrm{~V}\right)$ |
| At Other Input and Outputs | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Storage Temperature Range | 875 mW |
| Package Dissipation at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | $300^{\circ} \mathrm{C}$ |

Operating Ratings (Notes 1 \& 2)
$\begin{array}{lr}\text { Temperature Range } & T_{M I N} \leq T_{A} \leq T_{M A X} \\ \text { ADC0801/02LD } & -55^{\circ} \mathrm{C} \leq T_{A} \leq+125^{\circ} \mathrm{C} \\ \text { ADC0801/02/03/04LCD } & -40^{\circ} \mathrm{C} \leq T_{A} \leq+85^{\circ} \mathrm{C} \\ \text { ADC0801/02/03/05LCN } & -40^{\circ} \mathrm{C} \leq T_{A} \leq+85^{\circ} \mathrm{C} \\ \text { ADC0804LCN } & 0^{\circ} \mathrm{C} \leq T_{A} \leq+70^{\circ} \mathrm{C} \\ \text { Range of } \mathrm{V} C \mathrm{C} & 4.5 \mathrm{~V}_{D C} \text { to } 6.3 \mathrm{~V} D \mathrm{~V}\end{array}$

## Electrical Characteristics

The following specifications apply for $V_{C C}=5 V_{D C}, T_{\text {MIN }} \leq T_{A} \leq T_{M A X}$ and $f_{C L K}=640 \mathrm{kHz}$ unless otherwise specified.

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ADC0801: <br> Total Adjusted Error (Note 8) | With Full-Scale Adj. (See Section 2.5.2) |  |  | $\pm 1 / 4$ | LSB |
| ADC0802: <br> Total Unadjusted Error (Note 8) | $V_{\text {REF }} / 2=2.500 \mathrm{~V}_{\text {d }}$ | , |  | $\pm 1 / 2$ | LSB |
| ADC0803: <br> Total Adjusted Error (Note 8) | With Full-Scale Adj. (See Section 2.5.2) |  |  | $\pm 1 / 2$ | LSB |
| ADC0804: <br> Total Unadjusted Error (Note 8) | $\mathrm{V}_{\text {REF }} / 2=2.500 \mathrm{~V}_{\text {DC }}$ |  |  | $\pm 1$ | - LSB |
| ADC0805: <br> Total Unadjusted Error (Note 8) | VREF/2-No Connection |  |  | $\pm 1$ | LSB |
| $\mathrm{V}_{\text {REF }} / 2$ Input Resistance (Pin 9) | $\begin{aligned} & \text { ADC0801/02/03/05 } \\ & \text { ADC0804 (Note 9) } \\ & \hline \end{aligned}$ | $\begin{aligned} & 2.5 \\ & 1.0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 8.0 \\ & 1.3 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & \mathrm{k} \Omega \\ & \mathrm{k} \Omega \end{aligned}$ |
| Analog Input Voltage Range | (Note 4) V( + ) or V(-) | Gnd-0.05 |  | $\mathrm{V}_{C C}+0.05$ | VDC |
| DC Common-Mode Error | Over Analog Input Voltage Range |  | $\pm 1 / 16$ | $\pm 1 / 8$ | LSB |
| Power Supply Sensitivity | $V_{C C}=5 V_{D C} \pm 10 \%$ Over Allowed $\mathrm{V}_{\mathbb{I}}(+)$ and $\mathrm{V}_{\mathrm{IN}}(-)$ Voltage Range (Note 4) |  | $\pm 1 / 16$ | $\pm 1 / 8$ | LSB |

## AC Electrical Characteristics

The following specifications apply for $\mathrm{V}_{C C}=5 \mathrm{~V}_{D C}$ and $T_{A}=25^{\circ} \mathrm{C}$ unless otherwise specified.

|  | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{T}_{\mathrm{C}}$ | Conversion Time | $\mathrm{f}_{\text {CLK }}=640 \mathrm{kHz}$ (Note 6) | 103 |  | 114 | $\mu \mathrm{s}$ |
| $\mathrm{T}_{\mathrm{C}}$ | Conversion Time | (Note 5, 6) | 66 |  | 73 | 1/fCLK |
| ${ }_{\text {f CLK }}$ | Clock Frequency Clock Duty Cycle | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V},(\text { Note } 5) \\ & \text { (Note 5) } \end{aligned}$ | $\begin{aligned} & 100 \\ & 40 \\ & \hline \end{aligned}$ | 640 | $\begin{gathered} 1460 \\ 60 \\ \hline \end{gathered}$ | $\begin{gathered} \mathrm{kHz} \\ \% \end{gathered}$ |
| CR | Conversion Rate in Free-Running Mode | INTR tied to WR with $\overline{C S}=0 V_{D C}, f_{C L K}=640 \mathrm{kHz}$ |  |  | 8770 | conv/s |
| ${ }^{\text {t }}$ W( $\overline{W R}$ ) L | Width of $\overline{W R}$ Input (Start Pulse Width) | $\overline{\mathrm{CS}}=0 \mathrm{~V}_{\mathrm{DC}}($ Note 7) | 100 |  |  | ns |
| $t_{\text {ACC }}$ | Access Time (Delay from Falling Edge of $\overline{\mathrm{RD}}$ to Output Data Valid) | $C_{L}=100 \mathrm{pF}$ |  | 135 | 200 | ns |
| $\mathrm{t}_{1} \mathrm{H}, \mathrm{t}_{\mathrm{OH}}$ | TRI-STATE Control (Delay from Rising Edge of $\overline{\mathrm{RD}}$ to Hi-Z State) | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \\ & \text { (See TRI-STATE Test } \end{aligned}$ Circuits) |  | 125 | 200 | ns |
| ${ }^{\text {twi }}$, $t_{\text {RI }}$ | Delay from Falling Edge of $\overline{W R}$ or $\overline{R D}$ to Reset of $\overline{\text { INTR }}$ |  |  | 300 | 450 | ns |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance of Logic Control Inputs |  |  | 5 | 7.5 | pF |
| Cout | TRI-STATE Output Capacitance (Data Buffers) |  |  | 5 | 7.5 | pF |

Electrical Characteristics
The following specifications apply for $\mathrm{V}_{C C}=5 \mathrm{~V}_{D C}$ and $T_{M I N} \leq T_{A} \leq T_{M A X}$, unless otherwise specified.

|  | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| CONTROL INPUTS [Note: CLK IN (Pin 4) is the input of a Schmitt trigger circuit and is therefore specified separately] |  |  |  |  |  |  |
| $\mathrm{V}_{\text {IN }}(1)$ | Logical " 1 " Input Voltage (Except Pin 4 CLK IN) | $\mathrm{V}_{C C}=5.25 \mathrm{~V}_{\mathrm{DC}}$ | 2.0 |  | 15 | $V_{D C}$ |
| $\mathrm{V}_{\mathrm{IN}}(0)$ | Logical " 0 " Input Voltage (Except Pin 4 CLK IN) | $V_{C C}=4.75 \mathrm{~V}_{\text {DC }}$ |  |  | 0.8 | $V_{D C}$ |
| $\operatorname{ISN}^{(1)}$ | Logical "1" Input Current (All Inputs) | $V_{I N}=5 V_{D C}$ |  | 0.005 | 1 | $\mu A_{D C}$ |
| IN (0) | Logical "0" Input Current (All inputs) | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}_{\mathrm{DC}}$ | -1 | -0.005 |  | $\mu A_{D C}$ |
| CLOCK IN AND CLOCK R |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{T}}+$ | CLK IN (Pin 4) Positive Going Threshold Voltage |  | 2.7 | 3.1 | 3.5 | $V_{D C}$ |
| $\mathrm{V}_{\mathrm{T}}{ }^{-}$ | CLK IN (Pin 4) Negative Going Threshold Voltage |  | 1.5 | 1.8 | 2.1 | $V_{D C}$ |
| $\mathrm{V}_{\mathrm{H}}$ | CLK IN (Pin 4) Hysteresis $\left(V_{T}+\right)-\left(V_{T}-\right)$ |  | 0.6 | 1.3 | 2.0 | $V_{D C}$ |
| Vout (0) | Logical "0" CLK R Output Voltage | $\begin{aligned} & \mathrm{I}_{\mathrm{O}}=360 \mu \mathrm{~A} \\ & \mathrm{~V}_{\mathrm{CC}}=4.75 \mathrm{~V} \mathrm{DC} \end{aligned}$ |  |  | 0.4 | $V_{D C}$ |
| VOUT (1) | Logical "1" CLK R Output Voltage | $\begin{aligned} & \mathrm{I}_{\mathrm{O}}=-360 \mu \mathrm{~A} \\ & \mathrm{~V}_{C C}=4.75 \mathrm{~V}_{D C} \end{aligned}$ | 2.4 |  |  | $V_{D C}$ |
| DATA OUTPUTS AND INTR |  |  |  |  |  |  |
| $V_{\text {OUT }}(0)$ | Logical " 0 " Output Voltage Data Outputs INTR Output | $\begin{aligned} & \text { IOUT }=1.6 \mathrm{~mA}, \mathrm{~V}_{C C}=4.75 \mathrm{~V} \mathrm{VC} \\ & \mathrm{I}_{\text {OUT }}=1.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=4.75 \mathrm{~V} \mathrm{VC} \end{aligned}$ |  | , | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $V_{D C}$ <br> $V_{D C}$ |
| $V_{\text {OUT }}(1)$ | Logical "1" Output Voltage | $10=-360 \mu \mathrm{~A}, \mathrm{~V}_{C C}=4.75 \mathrm{~V}_{D C}$ | 2.4 |  |  | $V_{D C}$ |
| $\mathrm{V}_{\text {OUT }}(1)$ | Logical "1" Output Voltage | $\mathrm{I}_{\mathrm{O}}=-10 \mu \mathrm{~A}, \mathrm{~V}_{C C}=4.75 \mathrm{~V}_{\mathrm{DC}}$ | 4.5 | . |  | $V_{D C}$ |
| lout | TRI-STATE Disabled Output Leakage (All Data Buffers) | $\begin{aligned} & V_{O U T}=0 V_{D C} \\ & V_{O U T}=5 V_{D C} \end{aligned}$ | -3 |  | 3 | $\mu A_{D C}$ $\mu A_{D C}$ |
| ISOURCE |  | $V_{\text {OUT }}$ Short to Gnd, $T_{A}=25^{\circ} \mathrm{C}$ | 4.5 | 6 |  | $m A_{D C}$ |
| ISINK |  | $\mathrm{V}_{\text {OUT }}$ Short to $\mathrm{V}_{\mathrm{CC},}, \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | 9.0 | 16 |  | $m A_{D C}$ |
| POWER SUPPLY |  |  |  |  |  |  |
| $l_{\text {l }}$ | Supply Current (Includes Ladder Current) | $\begin{aligned} & \mathrm{f}_{\mathrm{CLK}}=640 \mathrm{kHz}, \\ & \mathrm{~V}_{\mathrm{REF}} / 2=\mathrm{NC}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \\ & \text { and } \overline{C S}=" 1 " \\ & \text { ADC0801/02/03/05 } \\ & \text { ADC0804 (Note } 9 \text { ) } \end{aligned}$ |  | $\begin{aligned} & 1.1 \\ & 1.9 \\ & \hline \end{aligned}$ | $\begin{aligned} & 1.8 \\ & 2.5 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ |

Note 1: Absolute maximum ratings are those values beyond which the life of the device may be impaired.
Note 2: All voltages are measured with respect to Gnd, unless otherwise specified. The separate A Gnd point should always be wired to the D Gnd.
Note 3: A zener diode exists, internally, from $V_{C C}$ to $G$ nd and has a typical breakdown voltage of $7 \mathrm{~V}_{\mathrm{DC}}$.
Note 4: For $V_{I N}(-) \geq V_{I N}(+)$ the digital output code will be 00000000 . Two on-chip diodes are tied to each analog input (see block diagram) which will forward conduct for analog input voltages one diode drop below ground or one diode drop greater than the $\mathrm{V}_{\mathrm{CC}}$ supply. Be careful, during testing at low $\mathrm{V}_{\mathrm{CC}}$ levels ( 4.5 V ), as high level analog inputs ( 5 V ) can cause this input diode to conduct-especially at elevated temperatures, and cause errors for analog inputs near full-scale. The spec allows 50 mV forward bias of either diode. This means that as long as the analog $V_{\mathbb{N}}$ does not exceed the supply voltage by more than 50 mV , the output code will be correct. To achieve an absolute $0 \mathrm{~V}_{\mathrm{DC}}$ to $5 \mathrm{~V}_{\mathrm{DC}}$ input voltage range will therefore require a minimum supply voltage of $4.950 \mathrm{~V}_{\mathrm{DC}}$ over temperature variations, initial tolerance and loading.
Note 5: Accuracy is guaranteed at fcLk $=640 \mathrm{kHz}$. At higher clock frequencies accuracy can degrade. For lower clock frequencies, the duty cycle limits can be extended so long as the minimum clock high time interval or minimum clock low time interval is no less than 275 ns .
Note 6: With an asynchronous start pulse, up to 8 clock periods may be required before the internal clock phases are proper to start the conversion process. The start request is internally latched, see Figure 2 and section 2.0.
Note 7: The $\overline{C S}$ input is assumed to bracket the $\overline{W R}$ strobe input and therefore timing is dependent on the $\overline{W R}$ pulse width. An arbitrarily wide pulse width will hold the converter in a reset mode and the start of conversion is initiated by the low to high transition of the $\overline{W R}$ pulse (see timing diagrams).
Note 8: None of these A/Ds requires a zero adjust (see section 2.5.1). To obtain zero code at other analog input voltages see section 2.5 and Figure 5.
Note 9: For $A D C 0804 L C D$ typical value of $V_{\text {REF }} / 2$ input resistance is $8 \mathrm{k} \Omega$ and of $\mathrm{I}_{\mathrm{CC}}$ is 1.1 mA .

## Typical Performance Characteristics




Full-Scale Error vs Conversion Time




TRI-STATE Test Circuits and Waveforms


Timing Diagrams (All timing is measured from the $50 \%$ voltage points)



Note: Read strobe must occur 8 clock periods ( $8 / \mathrm{f}_{\text {CLK }}$ ) after assertion of interrupt to guarantee reset of INTA.
TL/H/5671-4

6800 Interface


Absolute with a 2.500 V Reference


Zero-Shift and Span Adjust: $\mathbf{2 V} \leq \mathbf{V}_{\mathbf{I N}} \leq \mathbf{5 V}$


Ratiometric with Full-Scale Adjust


Absolute with a 5 V Reference


Span Adjust: $\mathbf{O V} \leq \mathbf{V}_{\mathbf{I N}} \leq \mathbf{3 V}$


Typical Applications (Continuad)

Dlrectly Converting a Low-Level SIgnal


A $\mu$ P Interfaced Comparator


For: $\mathrm{V}_{\mathrm{IN}}(+)>\mathrm{V}_{\mathrm{IN}^{\prime}}(-)$ Output $=$ FF $_{\text {HEX }}$
For: $\mathrm{V}_{\mathbb{I N}}(+)<\mathrm{V}_{\mathbb{I N}}(-)$ Output $=00_{\text {HEX }}$

1 mV Resolution with $\mu \mathrm{P}$ Controlled Range


Digitizing a Current Flow


Typical Applications (Continued)

*After power-up, a momentary grounding . Of the $\bar{W} \bar{R}$ input is needed to guarantee operation.

Operating with "Automotive" Ratiometric Transducers

$\mu \mathrm{P}$ Interface for Free-Running $A / D$


Ratiometric with $\mathrm{V}_{\mathrm{REF}} / 2$ Forced

$\mu \mathrm{P}$ Compatible Differential-Input Comparator with Pre-Set VOS (with or without Hysteresis)

-See Figure 5 to select $R$ value
DB7 $=$ " 1 " for $V_{\text {IN }}(+)>V_{I N}(-)+\left(V_{\text {REF }} / 2\right)$
Omit circuitry within the dotted area if
hysteresis is not needed


Low-Cost, $\mu \mathrm{P}$ Interfaced, Temperature-to-Dlgital Converter

-Beckman Instruments \#694-3-R10K resistor array
${ }^{*}$ Circuit values shown are for $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+128^{\circ} \mathrm{C}$
**Can calibrate each sensor to allow easy replacement, then A/D can be calibrated with a pre-set input voltage.
$\mu$ P Interfaced Temperature-to-Digital Converter


TL/H/5671-8
ADC0801/ADC0802/ADC0803/
ADC0804/ADC0805

Typical Applications (Coninuad)

Handiling $\pm 5 \mathrm{~V}$ Analog Inputs

*Beckman Instruments \#694-3-R10K resistor array
$\mu \mathrm{P}$ Interfaced Comparator with Hysteresls


Analog Self-Test for a System


Read-Only Interface


Protecting the Input


A Low-Cost, 3-Decade Logarithmic Converter

-LM389 transistors
$A, B, C, D=L M 324 A$ quad op amp

Typical Applications (Continued)
3-Decade Logarithmic A/D Converter


Noise Filtering the Analog Input


Multiplexing Differential Inputs


## Output Buffers with A/D Data Enabled


*A/D output data is updated 1 CLK period prior to assertion of INTR

Increasing Bus Drive and/or Reducing Time on Bus


TL/H/5671-10
*Allows output data to set-up at falling edge of $\overline{\mathrm{CS}}$

Sampling an AC Input Signal


Note 1: Oversample whenever possible [keep fs $>\mathbf{2 f ( - 6 0 ) ]}$ to eliminate input frequency folding (aliasing) and to allow for the skirt response of the filter.
Note 2: Consider the amplitude errors which are introduced within the passband of the filter.

70\% Power Savings by Clock Gating


Power Savings by A/D and $V_{\text {REF }}$ Shutdown

*Use ADC0801, 02, 03 or 05 for lowest power consumption.
Note: Logic inputs can be driven to $V_{C C}$ with $A / D$ supply at zero volts. Buffer prevents data bus from overdriving output of A/D when in shutdown mode.

## 1．0 UNDERSTANDING A／D ERROR SPECS

A perfect A／D transfer characteristic（staircase waveform）is shown in Figure 1a．The horizontal scale is analog input voltage and the particular points labeled are in steps of 1 LSB（ 19.53 mV with 2.5 V tied to the $\mathrm{V}_{\mathrm{REF}} / 2 \mathrm{pin}$ ）．The digital output codes which correspond to these inputs are shown as $D-1, D$ ，and $D+1$ ．For the perfect A／D，not only will center－value（ $A-1, A, A+1, \ldots$ ）analog inputs produce the correct output ditigal codes，but also each riser（the transitions between adjacent output codes）will be located $\pm 1 / 2$ LSB away from each center－value．As shown，the ris－ ers are ideal and have no width．Correct digital output codes will be provided for a range of analog input voltages which extend $\pm 1 / 2$ LSB from the ideal center－values．Each tread （the range of analog input voltage which provides the same digital output code）is therefore 1 LSB wide．
Figure $1 b$ shows a worst case error plot for the ADC0801． All center－valued inputs are guaranteed to produce the cor－ rect output codes and the adjacent risers are guaranteed to be no closer to the center－value points than $\pm 1 / 4 \mathrm{LSB}$ ．In other words，if we apply an analog input equal to the center－

c） Accuracy $= \pm 1 / 2$ LSB
value $\pm 1 / 4$ LSB，we guarantee that the A／D will produce the correct digital code．The maximum range of the position of the code transition is indicated by the horizontal arrow and it is guaranteed to be no more than $1 / 2$ ！SB．
The error curve of Figure $1 c$ shows a worst case error plot for the ADC0802．Here we guarantee that if we apply an analog input equal to the LSB analog voltage center－value the A／D will produce the correct digital code．
Next to each transfer function is shown the corresponding error plot．Many people may be more familiar with error plots than transfer functions．The analog input voltage to the A／D is provided by either a linear ramp or by the discrete output steps of a high resolution DAC．Notice that the error is con－ tinuously displayed and includes the quantization uncertain－ ty of the A／D．For example the error at point 1 of Figure 1a is $+1 / 2$ LSB because the digital code appeared $1 / 2$ LSB in advance of the center－value of the tread．The error plots always have a constant negative slope and the abrupt up－ side steps are always 1 LSB in magnitude．

### 2.0 FUNCTIONAL DESCRIPTION

The ADC0801 series contains a circuit equivalent of the 256R network. Analog switches are sequenced by successive approximation logic to match the analog difference input voltage $\left[\mathrm{V}_{\operatorname{IN}}(+)-\mathrm{V}_{\operatorname{IN}}(-)\right]$ to a corresponding tap on the $R$ network. The most significant bit is tested first and after 8 comparisons ( 64 clock cycles) a digital 8 -bit binary code (1111 $1111=$ full-scale) is transferred to an output latch and then an interrupt is asserted (INTR makes a high-to-low transition). A conversion in process can be interrupted by issuing a second start command. The device may be operated in the free-running mode by connecting INTR to the $\overline{W R}$ input with $\overline{\mathrm{CS}}=\mathbf{0}$. To insure start-up under all possible conditions, an external $\overline{W R}$ pulse is required during the first power-up cycle.
On the high-to-low transition of the $\overline{W R}$ input the internal SAR latches and the shift register stages are reset. As long as the $\overline{C S}$ input and $\overline{W R}$ input remain low, the A/D will remain in a reset state. Conversion will start from 1 to 8 clock periods after at least one of these inputs makes a low-tohigh transition.

A functional diagram of the A/D converter is shown in Figure 2. All of the package pinouts are shown and the major . logic control paths are drawn in heavier weight lines.
The converter is started by having $\overline{\mathrm{CS}}$ and $\overline{\mathrm{WR}}$ simultaneously low. This sets the start flip-flop (F/F) and the resulting " 1 " level resets the 8 -bit shift register, resets the Interrupt (INTR) F/F and inputs a " 1 " to the D flop, F/F1, which is at the input end of the 8 -bit shift register. Internal clock signals then transfer this " 1 " to the Q output of F/F1. The AND gate, G1, combines this " 1 " output with a clock signal to provide a reset signal to the start $F / F$. If the set signal is no longer present (either $\overline{W R}$ or $\overline{C S}$ is a " 1 ") the start $F / F$ is reset and the 8 -bit shift register then can have the " 1 " clocked in, which starts the conversion process. If the set signal were to still be present, this reset pulse would have no effect (both outputs of the start F/F would momentarily be at a " 1 " level) and the 8 -bit shift register would continue to be held in the reset mode. This logic therefore allows for wide $\overline{C S}$ and $\overline{W R}$ signals and the converter will start after at least one of these signals returns high and the internal clocks again provide a reset signal for the start F/F.


TL/H/5671-13
Note 1: $\overline{C S}$ shown twice for clarity.
Note 2: SAR = Successive Approximation Register.
FIGURE 2. Block Diagram

After the＂ 1 ＂is clocked through the 8 －bit shift register （which completes the SAR search）it appears as the input to the D－type latch，LATCH 1．As soon as this＂ 1 ＂is output from the shift register，the AND gate，G2，causes the new digital word to transfer to the TRI－STATE output latches． When LATCH 1 is subsequently enabled，the $Q$ output makes a high－to－low transition which causes the INTR F／F to set．An inverting buffer then supplies the $\mathbb{N T T R}$ input sig－ nal．
Note that this SET control of the INTR F／F remains low for 8 of the external clock periods（as the internal clocks run at $1 / 8$ of the frequency of the external clock）．If the data output is continuously enabled（ $\overline{C S}$ and $\overline{R D}$ both held low），the INTR output will still signal the end of conversion（by a high－ to－low transition），because the SET input can control the Q output of the INTR F／F even though the RESET input is constantly at a＂1＂level in this operating mode．This INTR output will therefore stay low for the duration of the SET signal，which is 8 periods of the external clock frequency （assuming the $A / D$ is not started during this interval）．
When operating in the free－running or continuous conver－ sion mode（ $\overline{\mathrm{NT} T R}$ pin tied to $\overline{W R}$ and CS wired low－see also section 2．8），the START F／F is SET by the high－to－low transition of the $\overline{\text { NTR }}$ signal．This resets the SHIFT REGIS－ TER which causes the input to the D－type latch，LATCH 1， to go low．As the latch enable input is still present，the $\bar{Q}$ output will go high，which then allows the INTR F／F to be RESET．This reduces the width of the resulting INTR output pulse to only a few propagation delays（approximately 300 ns）．
When data is to be read，the combination of both $\overline{C S}$ and $\overline{R D}$ being low will cause the INTR F／F to be reset and the TRI－STATE output latches will be enabled to provide the 8 － bit digital outputs．

## 2．1 Digital Control Inputs

The digital control inputs（ $\overline{C S}, \overline{R D}$ ，and $\overline{W R}$ ）meet standard $\mathrm{T}^{2} \mathrm{~L}$ logic voltage levels．These signals have been renamed when compared to the standard A／D Start and Output En： able labels．In addition，these inputs are active low to allow an easy interface to microprocessor control busses．For non－microprocessor based applications，the CS input（pin 1） can be grounded and the standard A／D Start function is obtained by an active low pulse applied at the $\overline{W R}$ input（pin 3）and the Output Enable function is caused by an active low pulse at the $\overline{R D}$ input（pin 2）．

## 2．2 Analog Differential Voltage Inputs and Common－Mode Rejection

This A／D has additional applications flexibility due to the analog differential voltage input．The $\mathrm{V}_{\mathrm{IN}}(-)$ input（pin 7） can be used to automatically subtract a fixed voltage value from the input reading（tare correction）．This is also useful in $4 \mathrm{~mA}-20 \mathrm{~mA}$ current loop conversion．In addition，common－ mode noise can be reduced by use of the differential input． The time interval between sampling $\mathrm{V}_{\mathbb{I}}(+)$ and $\mathrm{V}_{\mathbb{I}}(-)$ is $4-$ $1 / 2$ clock periods．The maximum error voltage due to this
slight time difference between the input voltage samples is given by：

$$
\Delta V_{\theta}(\mathrm{MAX})=\left(\mathrm{V}_{\mathrm{P}}\right)\left(2 \pi f_{\mathrm{cm}}\right)\left(\frac{4.5}{f_{\mathrm{CLK}}}\right),
$$

where：
$\Delta V_{e}$ is the error voltage due to sampling delay
$V_{p}$ is the peak value of the common－mode voltage
$f_{\mathrm{cm}}$ is the common－mode frequency
As an example，to keep this error to $1 / 4$ LSB $(\sim 5 \mathrm{mV})$ when operating with a 60 Hz common－mode frequency，$f_{\mathrm{cm}}$ ，and using a 640 kHz A／D clock，ficlk，would allow a peak value of the common－mode voltage，$V_{P}$ ，which is given by：

$$
V_{P}=\frac{\left[\Delta V_{\mathrm{e}(\mathrm{MAX})}\left(\mathrm{f}_{\mathrm{CLK}}\right)\right]}{\left(2 \pi f_{\mathrm{Cm}}\right)(4.5)}
$$

or

$$
V_{P}=\frac{\left(5 \times 10^{-3}\right)\left(640 \times 10^{3}\right)}{(6.28)(60)(4.5)}
$$

which gives
$V_{P} \cong 1.9 \mathrm{~V}$.
The allowed range of analog input voltages usually places more severe restrictions on input common－mode noise lev－ els．
An analog input voltage with a reduced span and a relatively large zero offset can be easily handled by making use of the differential input（see section 2．4 Reference Voltage）．

## 2．3 Analog Inputs

## 2．3．1 Input Current

## Normal Mode

Due to the internal switching action，displacement currents will flow at the analog inputs．This is due to on－chip stray capacitance to ground as shown in Figure 3.


FIGURE 3．Analog Input Impedance

The voltage on this capacitance is switched and will result in currents entering the $\mathrm{V}_{\mathbb{N}}(+)$ input pin and leaving the $V_{\mathbb{N}}(-)$ input which will depend on the analog differential input voltage levels. These current transients occur at the leading edge of the internal clocks. They rapidly decay and do not cause errors as the on-chip comparator is strobed at the end of the clock period.

## Fault Mode

If the voltage source which is applied to the $\mathrm{V}_{\text {IN }}(+)$ pin exceeds the allowed operating range of $\mathrm{V}_{\mathrm{CC}}+50 \mathrm{mV}$, large input currents can flow through a parasitic diode to the $\mathrm{V}_{\mathrm{CC}}$ pin. If these currents could exceed the 1 mA max allowed spec, an external diode (1N914) should be added to bypass this current to the $V_{C C}$ pin (with the current bypassed with this diode, the voltage at the $\mathrm{V}_{\mathbb{N}}(+)$ pin can exceed the $V_{C C}$ voltage by the forward voltage of this diode).

### 2.3.2 Input Bypass Capacitors

Bypass capacitors at the inputs will average these charges and cause a DC current to flow through the output resistances of the analog signal sources. This charge pumping action is worse for continuous conversions with the $\mathrm{V}_{\mathbf{I N}}(+)$ input voltage at full-scale. For continuous conversions with a 640 kHz clock frequency with the $\mathrm{V}_{1 \mathrm{~N}}(+)$ input at 5 V , this DC current is at a maximum of approximately $5 \mu \mathrm{~A}$. Therefore, bypass capacitors should not be used at the analog inputs or the $V_{\text {REF }} / 2$ pin for high resistance sources (> 1 $\mathrm{k} \Omega$ ). If input bypass capacitors are necessary for noise filtering and high source resistance is desirable to minimize capacitor size, the detrimental effects of the voltage drop across this input resistance, which is due to the average value of the input current, can be eliminated with a full-scale adjustment while the given source resistor and input bypass capacitor are both in place. This is possible because the average value of the input current is a precise linear function of the differential input voltage.

### 2.3.3 Input Source Resistance

Large values of source resistance where an input bypass capacitor is not used, will not cause errors as the input currents settle out prior to the comparison time. If a low pass filter is required in the system, use a low valued series resisfor ( $\leq 1 \mathrm{k} \Omega$ ) for a passive RC section or add an op amp RC active low pass filter. For low source resistance applications, ( $\leq 1 \mathrm{k} \Omega$ ), a $0.1 \mu \mathrm{~F}$ bypass capacitor at the inputs will prevent pickup due to series lead inductance of a long wire. A $100 \Omega$ series resistor can be used to isolate this capaci-tor-both the R and C are placed outside the feedback loop-from the output of an op amp, if used.

### 2.3.4 Noise

The leads to the analog inputs (pin 6 and 7) should be kept as short as possible to minimize input noise coupling. Both noise and undesired digital clock coupling to these inputs can cause system errors. The source resistance for these inputs should, in general, be kept below $5 \mathrm{k} \Omega$. Larger values of source resistance can cause undesired system noise pickup. Input bypass capacitors, placed from the analog inputs to ground, will eliminate system noise pickup but can create analog scale errors as these capacitors will average the transient input switching currents of the A/D (see section 2.3.1.). This scale error depends on both a large source
resistance and the use of an input bypass capacitor. This error can be eliminated by doing a full-scale adjustment of the $A / D$ (adjust $V_{R E F} / 2$ for a proper full-scale reading-see section 2.5.2 on Full-Scale Adjustment) with the source resistance and input bypass capacitor in place.

### 2.4 Reference Voltage

### 2.4.1 Span Adjust

For maximum applications flexibility, these $A / D s$ have been designed to accommodate a $5 V_{D C}, 2.5 V_{D C}$ or an adjusted voltage reference. This has been achieved in the design of the IC as shown in Figure 4.


TL/H/5671-15
Figure 4. The Vreference Design on the IC
Notice that the reference voltage for the IC is either $1 / 2$ of the voltage which is applied to the $\mathrm{V}_{\mathrm{CC}}$ supply pin, or is equal to the voltage which is externally forced at the $\mathrm{V}_{\text {REF }} /$ 2 pin. This allows for a ratiometric voltage reference using the $V_{C C}$ supply, a $5 \mathrm{~V}_{D C}$ reference voltage can be used for the $V_{C C}$ supply or a voltage less than $2.5 \mathrm{~V}_{D C}$ can be applied to the $\mathrm{V}_{\text {REF }} / 2$ input for increased application flexibility. The internal gain to the $\mathrm{V}_{\mathrm{REF}} / 2$ input is 2 making the fullscale differential input voltage twice the voltage at pin 9.
An example of the use of an adjusted reference voltage is to accommodate a reduced span-or dynamic voltage range of the analog input voltage. If the analog input voltage were to range from $0.5 \mathrm{~V}_{D C}$ to $3.5 \mathrm{~V}_{\mathrm{DC}}$, instead of 0 V to $5 \mathrm{~V}_{\mathrm{DC}}$, the span would be 3 V as shown in Figure 5. With $0.5 \mathrm{~V}_{\mathrm{DC}}$ applied to the $\mathrm{V}_{\mathbb{I}}(-)$ pin to absorb the offset, the reference voltage can be made equal to $1 / 2$ of the 3 V span or $1.5 \mathrm{~V}_{\mathrm{DC}}$. The A/D now will encode the $V_{I N}(+)$ signal from 0.5 V to 3.5 V with the 0.5 V input corresponding to zero and the $3.5 \mathrm{~V}_{\mathrm{DC}}$ input corresponding to full-scale. The full 8 bits of resolution are therefore applied over this reduced analog input voltage range.

－Add if $V_{R E F} / 2 \leq 1 V_{D C}$ with LM358 to draw 3 mA to ground．

## FIGURE 5．Adapting the A／D Analog Input Voltages to Match an Arbitrary Input Signal Range

## 2．4．2 Reference Accuracy Requirements

The converter can be operated in a ratiometric mode or an absolute mode．In ratiometric converter applications，the magnitude of the reference voltage is a factor in both the output of the source transducer and the output of the A／D converter and therefore cancels out in the final digital output code．The ADC0805 is specified particularly for use in ra－ tiometric applications with no adjustments required．In abso－ lute conversion applications，both the initial value and the temperature stability of the reference voltage are important accuracy factors in the operation of the A／D converter．For $V_{R E F} / 2$ voltages of $2.4 \mathrm{~V}_{\mathrm{DC}}$ nominal value，initial errors of $\pm 10 \mathrm{mV}$ DC will cause conversion errors of $\pm 1$ LSB due to the gain of 2 of the $\mathrm{V}_{\mathrm{REF}} / 2$ input．In reduced span applica－ tions，the initial value and the stability of the $\mathrm{V}_{\mathrm{REF}} / 2$ input voltage become even more important．For example，if the span is reduced to 2.5 V ，the analog input LSB voltage value is correspondingly reduced from 20 mV （5V span）to 10 mV and 1 LSB at the $\mathrm{V}_{\mathrm{REF}} / 2$ input becomes 5 mV ．As can be seen，this reduces the allowed initial tolerance of the refer－ ence voltage and requires correspondingly less absolute change with temperature variations．Note that spans smaller than 2.5 V place even tighter requirements on the initial ac－ curacy and stability of the reference source．
In general，the magnitude of the reference voltage will re－ quire an initial adjustment．Errors due to an improper value of reference voltage appear as full－scale errors in the A／D transfer function．IC voltage regulators may be used for ref－ erences if the ambient temperature changes are not exces－ sive．The LM336B 2．5V IC reference diode（from National Semiconductor）is available which has a temperature stabili－ ty of 1.8 mV typ（ 6 mV max）over $0^{\circ} \mathrm{C} \leq T_{A} \leq+70^{\circ} \mathrm{C}$ ．Other temperature range parts are also available．

## 2．5 Errors and Reference Voltage AdJustments

## 2．5．1 Zero Error

The zero of the A／D does not require adjustment．If the minimum analog input voltage value， $\mathrm{V}_{\operatorname{IN}(M / \mathrm{M})}$ ，is not ground， a zero offset can be done．The converter can be made to output 00000000 digital code for this minimum input voltage by biasing the $A / D V_{I N}(-)$ input at this $V_{I N(M I N)}$ value（see Applications section）．This utilizes the differential mode op－ eration of the A／D．
The zero error of the A／D converter relates to the location of the first riser of the transfer function and can be mea－ sured by grounding the $V(-)$ input and applying a small magnitude positive voltage to the $V(+)$ input．Zero error is the difference between the actual DC input voltage which is necessary to just cause an output digital code transition from 00000000 to 00000001 and the ideal $1 / 2$ LSB value $\left(1 / 2 \mathrm{LSB}=9.8 \mathrm{mV}\right.$ for $\left.\mathrm{V}_{\mathrm{REF}} / 2=2.500 \mathrm{~V}_{\mathrm{DC}}\right)$ ．

## 2．5．2 Full－Scale

The full－scale adjustment can be made by applying a differ－ ential input voltage which is $11 / 2$ LSB down from the desired analog full－scale voltage range and then adjusting the mag－ nitude of the $\mathrm{V}_{\text {REF }} / 2$ input（pin 9 or the $\mathrm{V}_{\text {CC }}$ supply if pin 9 is not used）for a digital output code which is just changing from 11111110 to 11111111.

### 2.5.3 Adjusting for an Arbltrary Analog Input Voltage Range

If the analog zero voltage of the A/D is shifted away from ground (for example, to accommodate an analog input signal which does not go to ground) this new zero reference should be properly adjusted first. A $\mathrm{V}_{\mathbb{N}}(+)$ voltage which equals this desired zero reference plus $1 / 2$ LSB (where the LSB is calculated for the desired analog span, 1 LSB = ana$\log$ span/256) is applied to pin 6 and the zero reference voltage at pin 7 should then be adjusted to just obtain the $00_{\mathrm{HEX}}$ to $01_{\mathrm{HEX}}$ code transition.
The full-scale adjustment should then be made (with the proper $\mathrm{V}_{\mathbb{I N}}(-)$ voltage applied) by forcing a voltage to the $V_{\text {IN }}(+)$ input which is given by:

$$
V_{I N}(+) \text { fs adj }=V_{M A X}-1.5\left[\frac{\left(V_{M A X}-V_{M I N}\right)}{256}\right]
$$

where:
$\mathrm{V}_{\mathrm{MAX}}=$ The high end of the analog input range and
$\mathrm{V}_{\text {MIN }}=$ the low end (the offset zero) of the analog range. (Both are ground referenced.)
The $V_{\text {REF }} / 2$ (or $V_{C C}$ ) voltage is then adjusted to provide a code change from $\mathrm{FE}_{\text {HEX }}$ to $\mathrm{FF}_{\text {HEX }}$. This completes the adjustment procedure.

### 2.6 Clocking Option

The clock for the A/D can be derived from the CPU clock or an external RC can be added to provide self-clocking. The CLK IN (pin 4) makes use of a Schmitt trigger as shown in Figure 6.


$$
f_{C L K} \cong \frac{1}{1.1 \mathrm{RC}}
$$

$$
R \cong 10 \mathrm{k} \Omega
$$

TL/H/5671-17
FIGURE 6. Self-Clocking the A/D
Heavy capacitive or DC loading of the clock R pin should be avoided as this will disturb normal converter operation. Loads less than 50 pF , such as driving up to $7 \mathrm{~A} / \mathrm{D}$ converter clock inputs from a single clock $R$ pin of 1 converter, are allowed. For larger clock line loading, a CMOS or low power T2L buffer or PNP input logic should be used to minimize the loading on the clock R pin (do not use a standard T²L buffer).

### 2.7 Restart During a Conversion

If the $A / D$ is restarted ( $\overline{C S}$ and $\overline{W R}$ go low and return high) during a conversion, the converter is reset and a new conversion is started. The output data latch is not updated if the conversion in process is not allowed to be completed, therefore the data of the previous conversion remains in this latch. The INTR output also simple remains at the " 1 " level.

### 2.8 ContInuous Conversions

For operation in the free-running mode an initializing pulse should be used, following power-up, to insure circuit operation. In this application, the $\overline{\mathrm{CS}}$ input is grounded and the $\overline{W R}$ input is tied to the $\overline{\mathrm{NTR}}$ output. This $\overline{\mathrm{WR}}$ and INTR node should be momentarily forced to logic low following a power-up cycle to guarantee operation.

### 2.9 Driving the Data Bus

This MOS A/D, like MOS microprocessors and memories, will require a bus driver when the total capacitance of the data bus gets large. Other circuitry, which is tied to the data bus, will add to the total capacitive loading, even in TRISTATE (high impedance mode). Backplane bussing also greatly adds to the stray capacitance of the data bus.
There are some alternatives available to the designer to handle this problem. Basically, the capacitive loading of the data bus slows down the response time, even though DC specifications are still met. For systems operating with a relatively slow CPU clock frequency, more time is available in which to establish proper logic levels on the bus and therefore higher capacitive loads can be driven (see typical characteristics curves).
At higher CPU clock frequencies time can be extended for I/O reads (and/or writes) by inserting wait states (8080) or using clock extending circuits (6800).
Finally, if time is short and capacitive loading is high, external bus drivers must be used. These can be TRI-STATE buffers (low power Schottky is recommended such as the DM74LS240 series) or special higher drive current products which are designed as bus drivers. High current bipolar bus drivers with. PNP inputs are recommended.

### 2.10 Power Supplies

Noise spikes on the $V_{C C}$ supply line can cause conversion errors as the comparator will respond to this noise. A low inductance tantalum filter capacitor should be used close to the converter $\mathrm{V}_{\mathrm{CC}}$ pin and values of $1 \mu \mathrm{~F}$ or greater are recommended. If an unregulated voltage is available in the system, a separate LM340LAZ-5.0, TO-92, 5 V voltage regulator for the converter (and other analog circuitry) will greatly reduce digital noise on the VCC supply.

### 2.11 Wiring and Hook-Up Precautions

Standard digital wire wrap sockets are not satisfactory for breadboarding this A/D converter. Sockets on PC boards can be used and all logic signal wires and leads should be grouped and kept as far away as possible from the analog signal leads. Exposed leads to the analog inputs can cause undesired digital noise and hum pickup, therefore shielded leads may be necessary in many applications.

A single point analog ground should be used which is sepa－ rate from the logic ground points．The power supply bypass capacitor and the self－clocking capacitor（if used）should both be returned to digital ground．Any $\mathrm{V}_{\mathrm{REF}} / 2$ bypass ca－ pacitors，analog input filter capacitors，or input signal shield－ ing should be returned to the analog ground point．A test for proper grounding is to measure the zero error of the A／D converter．Zero errors in excess of $1 / 4$ LSB can usually be traced to improper board layout and wiring（see section 2．5．1 for measuring the zero error）．

## 3．0 TESTING THE A／D CONVERTER

There are many degrees of complexity associated with test－ ing an A／D converter．One of the simplest tests is to apply a known analog input voltage to the converter and use LEDs to display the resulting digital output code as shown in Fig－ ure 7.
For ease of testing，the $V_{\text {REF }} / 2$（pin 9）should be supplied with $2.560 V_{D C}$ and a $V_{C C}$ supply voltage of $5.12 V_{D C}$ should be used．This provides an LSB value of 20 mV ．
If a full－scale adjustment is to be made，an analog input voltage of $5.090 \mathrm{~V}_{\mathrm{DC}}\left(5.120-1 \frac{1}{2} \mathrm{LSB}\right)$ should be applied to the $\mathrm{V}_{\mathrm{IN}}(+)$ pin with the $\mathrm{V}_{\mathrm{IN}}(-)$ pin grounded．The value of the $V_{\text {REF }} / 2$ input voltage should then be adjusted until the digital output code is just changing from 11111110 to 1111 1111．This value of $V_{\text {REF }} / 2$ should then be used for all the tests．
The digital output LED display can be decoded by dividing the 8 bits into 2 hex characters，the 4 most significant（MS） and the 4 least significant（LS）．Table I shows the fractional binary equivalent of these two 4 －bit groups．By adding the decoded voltages which are obtained from the column：in－ put voltage value for a $2.560 \mathrm{~V}_{\text {REF }} / 2$ of both the MS and the LS groups，the value of the digital display can be deter－ mined．For example，for an output LED display of 10110110


TL／H／5671－18
or 86 （in hex），the voltage values from the table are $3.520+$ 0.120 or $3.640 \mathrm{~V}_{\mathrm{DC}}$ ．These voltage values represent the center－values of a perfect A／D converter．The effects of quantization error have to be accounted for in the interpreta－ tion of the test results．
For a higher speed test system，or to obtain plotted data，a digital－to－analog converter is needed for the test set－up．An accurate 10 －bit DAC can serve as the precision voltage source for the A／D．Errors of the A／D under test can be provided as either analog voltages or differences in 2 ditigal words．
A basic A／D tester which uses a DAC and provides the error as an analog output voltage is shown in Figure 8．The 2 op amps can be elminated if a lab DVM with a numerical sub－ traction feature is available to directly readout the difference voltage，＂A－C＂．The analog input voltage can be supplied by a low frequency ramp generator and an $X-Y$ plotter can be used to provide analog error（ $Y$ axis）versus analog input （ X axis）．The construction details of a tester of this type are provided in the NSC application note AN－179，＂Analog－to－ Digital Converter Testing＂．
For operation with a microprocessor or a computer－based test system，it is more convenient to present the errors digi－ tally．This can be done with the circuit of Figure 9，where the output code transitions can be detected as the 10 －bit DAC is incremented．This provides $1 / 4$ LSB steps for the 8 －bit A／D under test．If the results of this test are automatically plotted with the analog input on the $X$ axis and the error（in LSB＇s） as the $Y$ axis，a useful transfer function of the A／D under test results．For acceptance testing，the plot is not neces－ sary and the testing speed can be increased by establishing internal limits on the allowed error for each code．

## 4．0 MICROPROCESSOR INTERFACING

To dicuss the interface with 8080A and 6800 microproces－ sors，a common sample subroutine structure is used．The microprocessor starts the A／D，reads and stores the results of 16 successive conversions，then returns to the user＇s program．The 16 data bytes are stored in 16 successive memory locations．All Data and Addresses will be given in hexadecimal form．Software and hardware details are pro－ vided separately for each type of microprocessor．

## 4．1 Interfacing 8080 Microprocessor Derivatives（8048， 8085）

This converter has been designed to directly interface with derivatives of the 8080 microprocessor．The A／D can be mapped into memory space（using standard memory ad－ dress decoding for $\overline{\mathrm{CS}}$ and the $\overline{\text { MEMR }}$ and MEMW strobes） or it can be controlled as an I／O device by using the I／OR and $\overline{\mathrm{I} O \mathrm{OW}}$ strobes and decoding the address bits AO $\longrightarrow$ A7（or address bits A8 $\rightarrow$ A15 as they will contain the same 8 －bit address information）to obtain the $\overline{\mathrm{CS}}$ input．Us－ ing the I／O space provides 256 additional addresses and may allow a simpler 8 －bit address decoder but the data can only be input to the accumulator．To make use of the addi－ tional memory reference instructions，the A／D should be mapped into memory space．An example of an A／D in I／O space is shown in Figure 10.


FIGURE 8. A/D Tester with Analog Error Output


TL/H/5671-19
FIGURE 9. Basic "Digital" A/D Tester
TABLE I. DECODING THE DIGITAL OUTPUT LEDs

| HEX | BINARY |  |  |  | FRACTIONAL BINARY VALUE FOR |  |  |  |  |  |  |  | OUTPUT VOLTAGE CENTER VALUES WITH$\mathrm{V}_{\mathrm{REF}} / 2=2.560 \mathrm{~V}_{\mathrm{DC}}$ |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | MS GROUP |  |  |  | LS GROUP |  |  |  | VMS GROUP* | VLS GROUP* |
| F | 1 | 1 | 1 | 1 |  |  |  | 15/16 |  |  |  | 15/256 | 4.800 | 0.300 |
| E | 1 |  | 1 | 0 |  |  | $7 / 8$ |  |  |  | 7/128 |  | 4.480 | 0.280 |
| D | 1 |  | 0 . | 1 |  |  |  | 13/16 |  |  |  | 13/256 | 4.160 | 0.260 |
| C | 1 | 1 | 0 | 0 |  | $3 / 4$ |  |  |  | 3/64 |  |  | 3.840 | 0.240 |
| B | 1 | 0 | 1 | 1 |  |  |  | 11/16 |  |  |  | 11/256 | 3.520 | 0.220 |
| A | 1 |  | 1 | 0 |  |  | 5/8 |  |  |  | 5/128 |  | 3.200 | 0.200 |
| 9 | 1 | 0 | 0 | 1 |  |  |  | 9/16 |  |  |  | 9/256 | 2/880 | 0.180 |
| 8 | 1 | 0 | 0 | 0 | 1/2 |  |  |  | 1/32 |  |  |  | $2 / 560$ | 0.160 |
| 7 | 0 | 1 | 1 | 1 |  |  |  | 7/16 |  |  |  | 7/256 | 2.240 | 0.140 |
| 6 | 0 |  | 1 | 0 |  |  | 3/8 |  |  |  | 3/128 |  | 1.920 | 0.120 |
| 5 | 0 | 1 | 0 | 1 |  |  |  | 5/16 |  |  |  | 2/256 | 1.600 | 0.100 |
| 4 | 0 | 1 | 0 | 0 |  | 1/4 |  |  |  | 1/64 |  |  | 1/280 | 0.080 |
| 3 | 0 | 0 | 1 | 1 |  |  |  | 3/16 |  |  |  | 3/256 | 0.960 | 0.060 |
| 2 | 0 |  | 1 | 0 |  |  | 1/8 |  |  |  | 1/128 |  | 0.640 | 0.040 |
| 1 | 0 | 0 | 0 | 1 |  |  |  | 1/16 |  |  |  | 1/256 | 0.320 | 0.020 |
| 0 | 0 | 0 | 0 | 0 |  |  |  |  |  |  |  |  | 0 | 0 |

[^24]

Note 1：＂Pin numbers for the iNS8228 system controller，others are INS8080A．
Note 2：Pin 23 of the INS8228 must be tied to +12 V through a $1 \mathrm{k} \Omega$ resistor to generate the RST 7 instruction when an interrupt is acknowledged as required by the accompanying sample program．

FIGURE 10．ADC0801－INS8080A CPU Interface

SAMPLE PROGRAM FOR FIGURE 10 ADC0801－INS8080A CPU INTERFACE


Note 1：The stack pointer must be dimensioned because a RST 7 instruction pushes the PC onto the stack．
Note 2：All address used were arbitrarily chosen．

The standard control bus signals of the $8080 \overline{\mathrm{CS}}, \overline{\mathrm{RD}}$ and $\overline{\text { WR) }}$ ) can be directly wired to the digital control inputs of the A/D and the bus timing requirements are met to allow both starting the converter and outputting the data onto the data bus. A bus driver should be used for larger microprocessor systems where the data bus leaves the PC board and/or must drive capacitive loads larger than 100 pF .

### 4.1.1 Sample 8080A CPU Interfacing Circuitry and Program

The following sample program and associated hardware shown in Figure 10 may be used to input data from the converter to the INS8080A CPU chip set (comprised of the INS8080A microprocessor, the INS8228 system controller and the INS8224 clock generator). For simplicity, the A/D is controlled as an I/O device, specifically an 8-bit bi-directional port located at an arbitrarily chosen port address, EO. The TRI-STATE output capability of the A/D eliminates the need for a peripheral interface device, however address decoding is still required to generate the appropriate $\overline{\mathrm{CS}}$ for the converter.

It is important to note that in systems where the A/D converter is $1-0 f-8$ or less I/O mapped devices, no address decoding circuitry is necessary. Each of the 8 address bits (A0 to A7) can be directly used as $\overline{C S}$ inputs-one for each I/O device.

### 4.1.2 INS8048 Interface

The INS8048 interface technique with the ADC0801 series (see Figure 11) is simpler than the 8080A CPU interface.

1. There are 24 I/O lines and three test input lines in the 8048. With these extra I/O lines available, one of the I/O lines (bit 0 of port 1) is used as the chip select signal to the A/D, thus eliminating the use of an external address decoder. Bus control signals $\overline{\mathrm{RD}}, \overline{\mathrm{WR}}$ and $\overline{\mathrm{NT}}$ of the 8048 are tied directly to the A/D. The 16 converted data words are stored at onchip RAM locations from 20 to $2 F$ (Hex). The $\overline{R D}$ and $\overline{W R}$ signals are generated by reading from and writing into a dummy address, respectively. A sample interface program is shown below.


TL/H/5671-21
FIGURE 11. INS8048 Interface

| 0410 | SAMPLE PROGRAM FOR FIGURE 11 INS8048 INTERFACE |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
|  |  | JMP | 10H | : Program starts at addr 10 |
|  |  | ORG | 3H |  |
| 0450 |  | JMP | 50 H | ; Interrupt jump vector |
|  |  | ORG | 10H | ; Main program |
| 99 FE |  | ANL | P1, \#OFEH | ; Chip select |
| 81 |  | MOVX | A, @RI | ; Read in the lst data <br> ; to reset the intr |
| 8901 | START: | ORL | P1, \# 1 | ; Set port pinhigh |
| B8 20 |  | MOV | RO, \#20H | ; Data address |
| B9 FF |  | MOV | R1, \#OFFH | ; Dummy address |
| BA 10 |  | mov | R2, \#10H | ; Counter for 16 bytes |
| 23 FF | AGAIN: . | MOV | A, \#OFFH | ; Set ACC for intrioop |
| 99 FE |  | ANL | P1, \#OFEH | ; Send CS (bit 0 of Pl) |
| 91 |  | MOVX | @RI, A | ; Send WR out |
| 05 |  | EN | I | ; Enable interrupt |
| 9621 | LOOP: | JNZ | LOOP | ; Wait for interrupt |
| EA 1B |  | DJNZ | R2, AGAIN | ; If 16 bytes are read |
| 00 |  | NOP |  | ; go to user's program |
| 00 |  | NOP |  |  |
|  | INDATA: | ORG | 50H |  |
| 81 |  | MOVX | A, @RI | ; Input data, CS still low |
| AO |  | MOV | @RO, A | ; Store inmemory |
| 18 |  | INC | R0 | ; Increment storage counter |
| 8901 |  | ORL | Pl, \#1 | ; Reset CS signal |
| 27 |  | CLR | A | ; Clear ACC to get out of |
| 93 |  | RETR |  | ; the interrupt loop |



FIGURE 12．INS8073 Interface

## 4．1．3 INS8073 Interface

The INS8073 allows users to program directly in Tiny Basic． DS1488／1489 driver／receiver chips are used for level buff－ ering to communicate via RS－232．（For a detailed descrip－ tion of the INS8073 and the Tiny Basic，see INS8073 data sheet．）The ADC0801 is mapped into the memory space of the 8073 system（see Figure 12）．A RAM of $1 k$ bytes is provided in which the first 256 bytes are used by the Tiny Basic micro－interpreter．Address 3000 （Hex）is assigned to the A／D and the 16 converted data bytes are stored at ex－ ternal RAM locations from 13D0 to 13DF（Hex）．STAT func－ tion is used to examine the interrupt signal from the A／D．A sample Tiny Basic subroutine is given in the sample pro－ gram for Figure 12 －INS8073 Interface．

## 4．2 Interfacing the $\mathbf{Z - 8 0}$

The Z－80 control bus is slightly different from that of the 8080．General $\overline{R D}$ and $\overline{W R}$ strobes are provided and sepa－ rate memory request，$\overline{M R E Q}$ ，and I／O request，$\overline{\mathrm{IORQ}}$ ，sig－ nals are used which have to be combined with the general－ ized strobes to provide the equivalent 8080 signals．An ad－ vantage of operating the A／D in I／O space with the Z－80 is that the CPU will automatically insert one wait state（the $\overline{\mathrm{RD}}$ and $\overline{W R}$ strobes are extended one clock period）to allow more time for the I／O devices to respond．Logic to map the A／D in I／O space is shown in Figure 13.


TL／H／5671－23
FIGURE 13．Mapping the A／D as an I／O Device for Use with the Z－80 CPU
Additional I／O advantages exist as software DMA routines are available and use can be made of the output data trans－ fer which exists on the upper 8 address lines（A8 to A15） during I／O input instructions．For example，MUX channel selection for the A／D can be accomplished with this operat－ ing mode．

## 4．3 Interfacing 6800 Microprocessor Derivatives （6502，etc．）

The control bus for the 6800 microprocessor derivatives doe not use the $\overline{R D}$ and $\overline{W R}$ strobe signals．Instead it em－ ploys a single $R / \bar{W}$ line and additional timing，if needed，can be derived fom the $\phi 2$ clock．All I／O devices are memory mapped in the 6800 system，and a special signal，VMA， indicates that the current address is valid．Figure 14 shows an interface schematic where the A／D is memory mapped in the 6800 system．For simplicity，the $\overline{\mathrm{CS}}$ decoding is shown using $1 / 2$ DM8092．Note that in many 6800 systems，an al－ ready decoded $\overline{4.5}$ line is brought out to the common bus at pin 21 ．This can be tied directly to the $\overline{C S}$ pin of the $A / D$ ， provided that no other devices are addressed at HX－ADDR： $4 X X X$ or $5 X X X$ ．
The following subroutine essentially performs the same function as in the case of the 8080A interface and it can be called from anywhere in the user＇s program．
In Figure 15 the ADC0801 series is interfaced to the M6800 microprocessor through（the arbitrarily chosen）Port B of the MC6820 or MC6821 Peripheral Interface Adapter，（PIA）． Here the $\overline{\mathrm{CS}}$ pin of the A／D is grounded since the PIA is already memory mapped in the M6800 system and no CS decoding is necessary．Also notice that the A／D output data lines are connected to the microprocessor bus under pro－ gram control through the PIA and therefore the A／D RD pin can be grounded．
A sample interface program equivalent to the previous one， is shown below Figure 15．The PIA Data and Control Regis－ ters of Port B are located at HEX addresses 8006 and 8007， respectively．

## 5．0 GENERAL APPLICATIONS

The following applications show some interesting uses for the A／D．The fact that one particular microprocessor is used is not meant to be restrictive．Each of these application cir－ cuits would have its counterpart using any microprocessor which is desired．

### 5.1 Multiple ADC0801 Series to MC6800 CPU Interface

To transfer analog data from several channels to a single microprocessor system, a multiple converter scheme presents several advantages over the conventional multiplexer single-converter approach. With the ADC0801 series, the differential inputs allow individual span adjustment for
each channel. Furthermore, all analog input channels are sensed simultaneously, which essentially divides the microprocessor's total system servicing time by the number of channels, since all conversions occur simultaneously. This scheme is shown in Figure 16.


Note 2: Number or letters in brackets refer to standard M6800 system common bus code.
TL/H/5671-24
FIGURE 14. ADC0801-MC6800 CPU Interface
SAMPLE PROGRAM FOR FIGURE 14 ADC0801-MC6800 CPU INTERFACE


Note 1: In order for the microprocessor to service subroutines and interrupts, the stack pointer must be dimensioned in the user's program.


FIGURE 15. ADC0801-MC6820 PIA Interface

SAMPLE PROGRAM FOR FIGURE 15 ADC0801-MC6820 PIA INTERFACE

| 0010 | CE 0038 | datain | LDX | \#\$0038 | ; Upon IRQ low CPU |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 0013 | FF FF F8 |  | STX | \$FFF8 | ; jumps to 0038 |
| 0016 | B68006 |  | LDAA | PIAORB | ; Clear possible $\overline{I R Q}$ Plags |
| 0019 | 4 F |  | CLRA |  |  |
| 001A | B7 8007 |  | STAA | PIACRB |  |
| 001D | B7 8006 |  | STAA | PIAORB | ; Set Port B as input |
| 0020 | OE |  | CLI |  |  |
| 0021 | C6 34 |  | LDAB | \#\$34 |  |
| 0023 | 86 3D |  | LDAA | \#\$3D |  |
| 0025 | F7 80.07 | CONVRT | STAB | PIACRB | ; Starts ADC0801 |
| 0028 | B7 8007 | , | STAA | PIACRB |  |
| 002B | 3E |  | WAI |  | ; Wait for interrupt |
| 002C | DE 40 |  | LDX | TEMP1 |  |
| 002E | 8 CO 0 OF |  | CPX | \#\$020F | ; Is Pinal datastored? |
| 0031 | 27 OF |  | BEQ | ENDP |  |
| 0033 | 08 |  | INX |  | , |
| 0034 | DF 40 |  | STX | TEMP1 |  |
| 0036 | 20 ED |  | BRA | CONVRT |  |
| 0038 | DE 40 | INTRPT | LDX | TEMP1 |  |
| 003A | B6 8006 |  | LDAA | PIAORB | ; Read data in |
| 003D | A7 00 |  | STAA | X | ; Storeitat X |
| 003F | 3B | , | RTI |  |  |
| 0040 | 0200 | TEMP1 | FDB | \$0200 | ; Starting address for <br> ; data storage |
| 0042 | CE 0200 | ENDP | LDX | \#\$0200 | ; Reinitialize TEMP1 |
| 0045 | DF 40 |  | STX | TEMP1 |  |
| 0047 | 39 |  | RTS |  | ; Return from subroutine |
|  |  | PIAORB | EQU | \$8006 | ; Touser's program |
|  |  | PIACRB | EQU | \$8007 |  |

The following schematic and sample subroutine (DATA IN) may be used to interface (up to) 8 ADC0801's directly to the MC6800 CPU. This scheme can easily be extended to allow the interface of more converters. In this configuration the converters are (arbitrarily) located at HEX address 5000 in the MC6800 memory space. To save components, the clock signal is derived from just one RC pair on the first converter. This output drives the other A/Ds.
All the converters are started simultaneously with a STORE instruction at HEX address 5000. Note that any other HEX address of the form 5XXX will be decoded by the circuit, pulling all the $\overline{\mathrm{CS}}$ inputs low. This can easily be avoided by using a more definitive address decoding scheme. All the interrupts are ORed together to insure that all A/Ds have completed their conversion before the microprocessor is interrupted.
The subroutine, DATA IN, may be called from anywhere in the user's program. Once called, this routine initializes the

CPU, starts all the converters simultaneously and waits for the interrupt signal. Upon receiving the interrupt, it reads the converters (from HEX addresses 5000 through 5007) and stores the data successively at (arbitrarily chosen) HEX addresses 0200 to 0207, before returning to the user's program. All CPU registers then recover the original data they had before servicing DATA $\mathbb{I N}$.

### 5.2 Auto-Zeroed Differential Transducer Amplifier and A/D Converter

The differential inputs of the ADC0801 series eliminate the need to perform a differential to single ended conversion for a differential transducer. Thus, one op amp can be eliminated since the differential to single ended conversion is provided by the differential input of the ADC0801 series. In general, a transducer preamp is required to take advantage of the full A/D converter input dynamic range.


Note 2: Numbers of letters in brackets refer to standard M6800 system common bus code.
TL/H/5671-26

FIGURE 16. Interfacing Multiple A/Ds in an MC6800 System

SAMPLE PROGRAM FOR FIGURE 16 INTERFACING MULTIPLE A／DS IN AN MC6800 SYSTEM

| ADDRESS | HEX CODE |  | MNEMONICS |  | COMMENTS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 0010 | DF 44 | Datain | STX | TEMP | ；Save Contents of X |
| 0012 | CE 00 2A |  | LDX | \＃\＄002A | ；Upon $\overline{\text { IRQ }}$ LOW CPU |
| 0015 | FFFFF8 |  | STX | \＄FFF8 | ；Jumps to 002A |
| 0018 | B75000 |  | STAA | \＄5000 | ；Starts all A／D＇s |
| 001B | OE |  | CLI |  |  |
| 001C | 3E |  | WAI |  | ；Wait for interrupt |
| 0010 | CE 5000 |  | LDX | \＃\＄5000 |  |
| 0020 | DF 40 |  | STX | INDEXI | ；Reset both INDEX |
| 0022 | CE 0200 |  | LDX | \＃\＄0200 | ； 1 and 2 tostarting |
| 0025 | DF 42 |  | STX | INDEX2 | ；addresses |
| 0027 | DE 44 |  | LDX | TEMP |  |
| 0029 | 39 |  | RTS |  | ；Return Prom subroutine |
| 002A | DE 40 | INTRPT | LDX | INDEXI | ；INDEX1 $\rightarrow$ X |
| 002C | A6 00 |  | LDAA | X | ；Read data in from A／D at X |
| 002E | 08 |  | INX |  | ；Increment $X$ by one |
| 002F | DF 40 |  | STX | INDEX1 | ； $\mathrm{X} \rightarrow$ INDEX1 |
| 0031 | DE 42 |  | LDX | INDEX2 | ；INDEX2 $\rightarrow$ X |
| 0033 | A7 00 |  | STAA | X | ；Store data at X |
| 0035 | 8 C 0207 |  | CPX | \＃\＄0207 | ；Have all A／D＇s been read？ |
| 0038 | 2705 |  | BEQ | RETURN | ；Yes：branch to RETURN |
| 003A＇ | 08 |  | INX |  | ；No：increment X by one |
| 003B | DF 42 |  | STX | INDEX2 | ； $\mathrm{X} \rightarrow$ INDEX2 |
| 003D | 20 EB |  | BRA | INTRPT | ；Branch to 002A |
| 003F | 3B | RETURN | RTI |  |  |
| 0040 | 5000 | INDEXI | FDB | \＄5000 | ；Starting address for A／D |
| 0042 | 0200 | INDEX2 | FDB | \＄0200 | ；Starting address for data storage |
| 0044 | 0000 | TEMP | FDB | \＄0000 |  |

Note 1：In order for the microprocessor to service subroutines and interrupts，the stack pointer must be dimensioned in the user＇s program．

For amplification of DC input signals，a major system error is the input offset voltage of the amplifiers used for the preamp．Figure 17 is a gain of 100 differential preamp whose offset voltage errors will be cancelled by a zeroing subroutine which is performed by the INS8080A microproc－ essor system．The total allowable input offset voltage error for this preamp is only $50 \mu \mathrm{~V}$ for $1 / 4$ LSB error．This would obviously require very precise amplifiers．The expression for the differential output voltage of the preamp is：

$$
\begin{aligned}
& \underbrace{V_{O}=\left[V_{I N}(+)-V_{I N}(-)\right]}_{\text {SIGNAL }}[\underbrace{\left.1+\frac{2 R 2}{R 1}\right]}_{\text {GAIN }}+ \\
& \underbrace{\left.V_{O S_{2}}-V_{O S_{1}}-V_{O S_{3}} \pm I_{X} R X\right)}_{\text {DC ERROR TERM }} \underbrace{\left.1+\frac{2 R 2}{R 1}\right)}_{\text {GAIN }}
\end{aligned}
$$

where $I_{X}$ is the current through resistor $R_{X}$ ．All of the offset error terms can be cancelled by making $\pm\left.\right|_{x} R_{X}=V_{O S 1}+$ $V_{\text {OS3 }}$－ $\mathrm{V}_{\mathrm{OS} 2}$ ．This is the principle of this auto－zeroing scheme．
The INS8080A uses the 3 I／O ports of an INS8255 Pro－ gramable Peripheral Interface（PPI）to control the auto zero－ ing and input data from the ADC0801 as shown in Figure 18. The PPI is programmed for basic 1／O operation（mode 0 ） with Port A being an input port and Ports B and C being output ports．Two bits of Port C are used to alternately open or close the 2 switches at the input of the preamp．Switch

SW1 is closed to force the preamp＇s differential input to be zero during the zeroing subroutine and then opened and SW2 is then closed for conversion of the actual differential input signal．Using 2 switches in this manner eliminates con－ cern for the ON resistance of the switches as they must conduct only the input bias current of the input amplifiers．
Output Port B is used as a successive approximation regis－ ter by the 8080 and the binary scaled resistors in series with each output bit create a D／A converter．During the zeroing subroutine，the voltage at $V_{x}$ increases or decreases as re－ quired to make the differential output voltage equal to zero． This is accomplished by insuring that the voltage at the out－ put of A1 is approximately 2.5 V so that a logic＂ 1 ＂（ 5 V ）on any output of Port $B$ will source current into node $V_{X}$ thus raising the voltage at $V_{X}$ and making the output differential more negative．Conversely，a logic＂ 0 ＂（ 0 V ）will pull current out of node $V_{X}$ and decrease the voltage，causing the differ－ ential output to become more positive．For the resistor val－ ues shown．$V_{X}$ can move $\pm 12 \mathrm{mV}$ with a resolution of 50 $\mu \vee$ which will null the offset error term to $1 / 4$ LSB of full－scale for the ADC0801．It is important that the voltage levels which drive the auto－zero resistors be constant．Also，for symmetry，a logic swing of $O \mathrm{~V}$ to 5 V is convenient．To achieve this，a CMOS buffer is used for the logic output signals of Port B and this CMOS package is powered with a stable 5 V source．Buffer amplifier A1 is necessary so that it can source or sink the D／A output current．


Note 1: R2 $=49.5$ R1
Note 2: Switches are CD4066BC CMOS analog switches.
Note 3: The 9 resistors used in the auto-zero section can be $\pm 5 \%$ tolerance.
FIGURE 17. Gain of 100 Differential Transducer Preamp


FIGURE 18. Microprocessor Interface Circuitry for Differential Preamp

A flow chart for the zeroing subroutine is shown in Figure 19．It must be noted that the ADC0801 series will output an all zero code when it converts a negative input $\left[\mathrm{V}_{\mathrm{IN}}(-) \geq\right.$ $\left.\mathrm{V}_{\text {IN }}(+)\right]$ ．Also，a logic inversion exists as all of the I／O ports are buffered with inverting gates．
Basically，if the data read is zero，the differential output volt－ age is negative，so a bit in Port $B$ is cleared to pull $V_{x}$ more negative which will make the output more positive for the next conversion．If the data read is not zero，the output volt－ age is positive so a bit in Port $B$ is set to make $V_{X}$ more positive and the output more negative．This continues for 8 approximations and the differential output eventually con－ verges to within 5 mV of zero．
The actual program is given in Figure 20．All addresses used are compatible with the BLC $80 / 10$ microcomputer system．In particular：

Port A and the ADC0801 are at port address E4
Port $B$ is at port address E5
Port C is at port address E6
PPI control word port is at port address E7
Program Counter automatically goes to ADDR：3C3D upon
acknowledgement of an interrupt from the ADC0801

## 5．3 Multiple A／D Converters in a Z－80 Interrupt Driven Mode

In data acquisition systems where more than one A／D con－ verter（or other peripheral device）will be interrupting pro－ gram execution of a microprocessor，there is obviously a need for the CPU to determine which device requires servic－ ing．Figure 21 and the accompanying software is a method of determining which of 7 ADC0801 converters has com－ pleted a conversion（INTR asserted）and is requesting an interrupt．This circuit allows starting the A／D converters in any sequence，but will input and store valid data from the converters with a priority sequence of A／D 1 being read first， A／D 2 second，etc．，through A／D 7 which would have the lowest priority for data being read．Only the converters whose INT is asserted will be read．
The key to decoding circuitry is the DM74LS373，8－bit D type flip－flop．When the Z－80 acknowledges the interrupt， the program is vectored to a data input Z－80 subroutine． This subroutine will read a peripheral status word from the DM74LS373 which contains the logic state of the INTR out－ puts of all the converters．Each converter which initiates an interrupt will place a logic＂ 0 ＂in a unique bit position in the status word and the subroutine will determine the identity of the converter and execute a data read．An identifier word （which indicates which A／D the data came from）is stored in the next sequential memory location above the location of the data so the program can keep track of the identity of the data entered．


FIGURE 19．Flow Chart for Auto－Zero Routine

| 3D00 | 3E90 | MVI 90 |
| :---: | :---: | :---: |
| 3D02 | D3E7 | Out Control Port |
| 3D04 | 2601 | MVI H OL |
| 3D06 | 7 C | MOV A, H |
| 3D07 | D3E6 | OUT C |
| 3D09 | 0680 | MVI B 80 |
| 3DOB | 3E7F | MVI A 7 F |
| 3DOD | 4F | MOV C, A |
| 3DOE | D3E5 | OUT B |
| 3D10 | 31AA3D | LXI SP 3DAA |
| 3D13 | D3E4 | OUT A |
| 3D15 | FB | IE |
| 3D16 | 00 | NOP |
| 3D17 | C3163D | JMP Loop |
| 3D1A | 7A | MOV A, D |
| 3D1B | C600 | ADI 00 |
| 3DID | CA2D3D | JZ Set C |
| 3D20 | 78 | MOV A, B |
| 3D21 | F600 | ORI 00 |
| 3D23 | 1 F | RAR |
| 3D24 | FEOO | CPI 00 |
| 3D26 | CA373D | JZ Done |
| 3D29 | 47 | MOV B,A |
| 3D2A | C3333D | JMP New C |
| 3D2D | 79 | MOV A, C |
| 3D2E | B0 | ORA B |
| 3D2F | 4F | MOV C, A |
| 3D30 | C3203D | JMP Shift B |
| 3D33 | A9 | XRA C |
| 3D34 | C30D3D | JMP Return |
| 3D37 | 47 | MOV B, A |
| 3D38 | 7 C | MOV A, H |
| 3D39 | EE03 | XRI 03 |
| 3D3B | D3E6 | OUT C |
| 3D3D |  | - . |
|  |  | $\bullet$ |
|  |  | - . |
|  |  | Program for processing proper data values |
| 3C3D | DBE4 | INA |
| 3C3F | EEFF | XRI FF |
| $3 \mathrm{C41}$ | 57 | MOV D, A |
| $3 \mathrm{C42}$ | 78 | MOV A, B |
| 3 C 43 | E6FF | ANI FF |
| $3 \mathrm{C45}$ | C21A3D | JNZ Auto-Zero |
| $3 \mathrm{C48}$ | C33D3D | JMP Normal |
| : All numerical values are hexadecimal representations. |  |  |


| Auto-Zero Subroutine | ; Program PPI |
| :--- | :--- |
|  |  |
|  |  |
|  | ; Close SWl open SW2 |
|  | ; Initialize SAR bit pointer |
|  | ; Initialize SAR code |

; Test A/D output data for zero
Shift B
; Clear carry
; Shift "l" in Bright one place
; Is Bzero? If yes last
; approximation has beenmade

Set C
; Set bit in Cthat is in same
; positionas "l" in $B$
New C ;Clearbit in Cthat is in
; same positionas "I" in $B$
Done
; then output new SAR code.
; Open SWl, close SW2 then
; proceed with program. Preamp
; is now zeroed.
Normal

Read A/D Subroutine ; Read A/D data
; Invert data
; Is $B \operatorname{Reg}=0$ ? If not stay
; in auto zero subroutine

Note: All numerical values are hexadecimal representations.
FIGURE 20. Software for Auto-Zeroed Differential A/D

### 5.3 Multiple A/D Converters In a Z-80 Interrupt Driven Mode (Continued)

The following notes apply:

1) It is assumed that the CPU automatically performs a RST 7 instruction when a valid interrupt is acknowledged (CPU is in interrupt mode 1). Hence, the subroutine starting address of X0038.
2) The address bus from the $Z-80$ and the data bus to the $Z$ 80 are assumed to be inverted by bus drivers.
3) A/D data and identifying words will be stored in sequential memory locations starting at the arbitrarily chosen address $X 3 \mathrm{E} 00$.
4) The stack pointer must be dimensioned in the main program as the RST 7 instruction automatically pushes the PC onto the stack and the subroutine uses an additional 6 stack addresses.
5) The peripherals of concern are mapped into I/O space with the following port assignments:

| HEX PORT ADDRESS | PERIPHERAL |
| :---: | :--- |
| 00 | MM74C374 8-bit flip-flop |
| 01 | A/D 1 |
| 02 | A/D 2 |
| 03 | A/D 3 |
| 04 | A/D 4 |
| 05 | A/D 5 |
| 06 | A/D 6 |
| 07 | A/D 7 |

This port address also serves as the A/D identifying word in the program.


FIGURE 21．Multiple A／Ds with Z－80 Type Microprocessor INTERRUPT SERVICING SUBROUTINE

| LOC | OBJ CODE |  | STATEMENT |
| :---: | :---: | :---: | :---: |
| 0038 | E5 |  | PUSH HL |
| 0039 | C5 |  | PUSH BC |
| 003A | F5 |  | PUSH AF |
| 003B | 21003 E |  | LD（HL），X3E00 |
| 003E | OE 01 |  | LD C，XO1 |
| 0040 | D300 |  | OUT X00，A |
| 0042 | DBOO |  | IN A，XOO |
| 0044 | 47 |  | LD B，A |
| 0045 | 79 | TEST | LD A，C |
| 0046 | FE 08 |  | CP，X08 |
| 0048 | CA 6000 |  | JPZ，DONE |
| 004B | 78 |  | LD A，B |
| 004C | $1 F$ |  | RRA |
| 004D | 47 |  | LD B，A |
| 004E | DA 5500 |  | JPC，LOAD |
| 0051 | OC | NEXT | INC C |
| 0052 | C3 4500 |  | JP，TEST |
| 0055 | ED 78 | LOAD | INA，（C） |
| 0057 | EEFF |  | XOR FF |
| 0059 | 77 |  | LD（HL），A |
| 005A | 2 C |  | INC L |
| 005B | 71 |  | ID（HL），C |
| 005C | 2 C |  | INCL |
| 005D | C3 5100 |  | JP，NEXT |
| 0060 | F1 | DONE | POPAF |
| 0061 | Cl |  | POPBC |
| 0062 | E1 |  | POP HL |
| 0063 | C9 |  | RET |

；Save contents of all registers affected by ；this subroutine．
；Assumed INT mode 1 earlier set．
；Initialize memory pointer where data will be stored．
；C register will be port ADDR of A／D converters．
；Load peripheral status word into，8－bit latch．
；Load status word into accumulator．
；Save the status word．
；Test to see if the status of all A／D＇s have
；been checked．If so，exit subroutine
；Test a single bit in status word by looking for
；a＂l＂to be rotated into the CARRY（an INT
；is loaded as a＂${ }^{\prime \prime}$ ）．If CARRY is set then load ；contents of A／D at port ADDR in C register．
；If CARRY is not set，increment C register to point
；to next A／D，then test next bit instatus word．
；Read data from interrupting $A / D$ and invert
；the data．
；Store the data
；Store A／D identifier（A／D port ADDR）．
；Test next bit in status word．
；Re－establish all registers as they were ；before the interrupt．
；Return to original program

## Ordering Information

| TEMPERATURE RANGE |  | $0^{\circ} \mathrm{C}$ TO $70^{\circ} \mathrm{C}$ | $-40^{\circ} \mathrm{C}$ TO $+85^{\circ} \mathrm{C}$ | $-40^{\circ} \mathrm{C}$ TO $+85^{\circ} \mathrm{C}$ | $-55^{\circ} \mathrm{C}$ TO $+125^{\circ} \mathrm{C}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ERROR | $\pm 1 / 4$ Bit Adjusted |  | ADC0801LCN | ADC0801LCD | ADC0801LD |
|  | $\pm 1 / 2$ Bit Unadjusted |  | ADC0802LCN | ADC0802LCD | ADC0802LD |
|  | $\pm 1 / 2$ Bit Adjusted | - | ADC0803LCN | ADC0803LCD |  |
|  | $\pm 1$ Bit Unadjusted | ADC0804LCN | ADC0805LCN | ADC0804LCD |  |
| PACKAGE OUTLINE |  | N20A-MOLDED DIP |  | D20A-CAVITY DIP | D20A-CAVITY DIP |

## Connection Diagram

Dual-In-Line Package

## ADC0808，ADC0809 8－Bit $\mu$ P Compatible A／D Converters With 8－Channel Multiplexer

## General Description

The ADC0808，ADC0809 data acquisition component is a monolithic CMOS device with an 8 －bit analog－to－digital con－ verter， 8 －channel multiplexer and microprocessor compati－ ble control logic．The 8 －bit A／D converter uses successive approximation as the conversion technique．The converter features a high impedance chopper stabilized comparator，a 256R voltage divider with analog switch tree and a succes－ sive approximation register．The 8 －channel multiplexer can directly access any of 8 －single－ended analog signals．
The device eliminates the need for external zero and full－ scale adjustments．Easy interfacing to microprocessors is provided by the latched and decoded multiplexer address inputs and latched TTL TRI－STATE ${ }^{\circledR}$ outputs．
The design of the ADC0808，ADC0809 has been optimized by incorporating the most desirable aspects of several A／D conversion techniques．The ADC0808，ADC0809 offers high speed，high accuracy，minimal temperature dependence， excellent long－term accuracy and repeatability，and con－ sumes minimal power．These features make this device ideally suited to applications from process and machine control to consumer and automotive applications．For 16 － channel multiplexer with common output（sample／hold port） see ADC0816 data sheet．（See AN－247 for more informa－ tion．）

## Features

－Resolution－8－bits
－Total unadjusted error一 $\pm 1 / 2$ LSB and $\pm 1$ LSB
－No missing codes
－Conversion time－100 $\mu \mathrm{S}$
－Single supply－5 V
－Operates ratiometrically or with $5 V_{D C}$ or analog span adjusted voltage reference
－8－channel multiplexer with latched control logic
■ Easy interface to all microprocessors，or operates ＂stand alone＂
－Outputs meet $\mathrm{T}^{2} \mathrm{~L}$ voltage level specifications
－ 0 V to 5 V analog input voltage range with single 5 V sup－ ply
n No zero or full－scale adjust required
－Standard hermetic or molded 28 －pin DIP package
－Temperature range $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ or $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
－Low power consumption－ 15 mW
－Latched TRI－STATE ${ }^{\text {® }}$ output

## Block Diagram



# Absolute Maximum Ratings 

(Notes 1 and 2)

Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) (Note 3)
Voltage at Any Pin
Except Control Inputs
Voltage at Control Inputs -0.3 V to +15 V
(START, OE, CLOCK, ALE, ADD A, ADD B, ADD C)
Storage Temperature Range
Package Dissipation at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$.
875 mW
Lead Temperature (Soldering, 10 seconds) $300^{\circ} \mathrm{C}$

Operating Ratings (Notes 1 and 2 )
Temperature Range (Note 1)
$T_{\text {MIN }} \leq T_{A} \leq T_{\text {MAX }}$ ADC0808CJ
$-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$
ADC0808CCJ, ADC0808CCN, ADC0809CCN
$-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}$
Range of $\mathrm{V}_{\mathrm{CC}}$ (Note 1)
$4.5 \mathrm{~V}_{D C}$ to $6.0 \mathrm{~V}_{D C}$

## Electrical Characteristics

Converter Specifications: $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}_{\mathrm{DC}}=\mathrm{V}_{\mathrm{REF}+}, \mathrm{V}_{\mathrm{REF}(-)}=\mathrm{GND}, \mathrm{T}_{\mathrm{MIN}} \leq \mathrm{T}_{\mathrm{A}} \leq \mathrm{T}_{\mathrm{MAX}}$ and $\mathrm{f}_{\mathrm{CLK}}=640 \mathrm{kHz}$ unless otherwise stated.

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | ADC0808 |  |  |  |  |  |
|  | Total Unadjusted Error | $25^{\circ} \mathrm{C}$ |  |  | $\pm 1 / 2$ | LSB |
|  | (Note 5) | $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ |  |  | $\pm 3 / 4$ | LSB |
|  | ADC0809 |  |  |  |  |  |
|  | Total Unadjusted Error | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |  |  | $\pm 1$ | LSB |
|  | (Note 5) | $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ |  |  | $\pm 11 / 4$ | LSB |
|  | Input Resistance | From $\operatorname{Ref}(+)$ to $\operatorname{Ref}(-)$ | 1.0 | 2.5 |  | k $\Omega$ |
|  | Analog Input Voltage Range | (Note 4) V(+) or V(-) | GND-0.10 |  | $\mathrm{V}_{\mathrm{CC}}+0.10$ | $V_{D C}$ |
| $V_{\text {REF }}(+)$ | Voltage, Top of Ladder | Measured at Ref( + ) |  | $\mathrm{V}_{\mathrm{CC}}$ | $\mathrm{V}_{\mathrm{CC}}+0.1$ | V |
| $\frac{V_{\text {REF }}(+)+V_{\text {REF }}(-)}{2}$ | Voltage, Center of Ladder |  | $\mathrm{V}_{\mathrm{CC}} / 2-0.1$ | $\mathrm{V}_{\mathrm{CC}} / 2$ | $v_{C C} / 2+0.1$ | V |
| $\mathrm{V}_{\text {REF }(-)}{ }^{2}$ | Voltage, Bottom of Ladder | Measured at $\operatorname{Ref}(-)$ | -0.1 | 0 |  | V |
| $\mathrm{I}_{\text {IN }}$ | Comparator Input Current | $\mathrm{f}_{\mathrm{c}}=640 \mathrm{kHz}$, (Note 6) | -2 | $\pm 0.5$ | 2 | $\mu \mathrm{A}$ |

## Electrical Characteristics

Digital Levels and DC Specifications: ADC0808CJ $4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 5.5 \mathrm{~V},-55^{\circ} \mathrm{C} \leq T_{A} \leq+125^{\circ} \mathrm{C}$ unless otherwise noted ADC0808CCJ, ADC0808CCN, and ADC0809CCN $4.75 \leq \mathrm{V}_{\mathrm{CC}} \leq 5.25 \mathrm{~V},-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}$ unless otherwise noted

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ANALOG MULTIPLEXER |  |  |  |  |  |  |
| loff( + ) | OFF Channel Leakage Current | $\begin{aligned} & V_{C C}=5 \mathrm{~V}, \mathrm{~V}_{I N}=5 \mathrm{~V}, \\ & T_{A}=25^{\circ} \mathrm{C} \end{aligned}$ <br> $T_{\text {MIN }}$ to $T_{\text {MAX }}$ |  | 10 | $\begin{array}{r} 200 \\ 1.0 \\ \hline \end{array}$ | nA $\mu \mathrm{A}$. |
| loff(-) | OFF Channel Leakage Current | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~V}_{I N}=0, \\ & \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \\ & \mathrm{~T}_{\text {MIN }} \text { to } \mathrm{T}_{\mathrm{MAX}} \\ & \hline \end{aligned}$ | $\begin{aligned} & -200 \\ & -1.0 \end{aligned}$ | -10 |  | $\begin{array}{r} n A \\ \mu A \\ \hline \end{array}$ |
| CONTROL INPUTS |  |  |  |  |  |  |
| $\mathrm{V}_{\text {IN(1) }}$ | Logical "1" Input Voltage |  | $\mathrm{V}_{\mathrm{CC}}-1.5$ |  |  | V |
| $\mathrm{V}_{\text {IN(0) }}$ | Logical "0" Input Voltage |  |  |  | 1.5 | V |
| $\operatorname{IN}(1)$ | Logical "1" Input Current (The Control Inputs) | $\mathrm{V}_{\text {IN }}=15 \mathrm{~V}$ |  |  | 1.0 | $\mu \mathrm{A}$ |
| ${ }^{1} \mathrm{~N}(0)$ | Logical "0" Input Current (The Control Inputs) | $V_{\text {IN }}=0$ | -1.0 |  |  | $\mu \mathrm{A}$ |
| ICC | Supply Current | $\mathrm{f}_{\text {CLK }}=640 \mathrm{kHz}$ |  | 0.3 | 3.0 | mA |

Electrical Characteristics (Continued)
Digital Levels and DC Specificatlons: ADC0808CJ $4.5 \mathrm{~V} \leq \mathrm{V}_{C C} \leq 5.5 \mathrm{~V},-55^{\circ} \mathrm{C} \leq T_{A} \leq+125^{\circ} \mathrm{C}$ unless otherwise noted ADC0808CCJ, ADC0808CCN, and ADC0809CCN $4.75 \leq V_{C C} \leq 5.25 \mathrm{~V},-40^{\circ} \mathrm{C} \leq T_{A} \leq+85^{\circ} \mathrm{C}$ unless otherwise noted

| Symbol | Parameter | Conditions | MIn | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DATA OUTPUTS AND EOC (INTERRUPT) |  |  |  |  |  |  |
| $\mathrm{V}_{\text {OUT(1) }}$ | Logical "1" Output Voltage | $\mathrm{I}_{0}=-360 \mu \mathrm{~A}$ | $V_{C C}-0.4$ |  |  | V |
| $\mathrm{V}_{\text {OUT(0) }}$ | Logical " 0 " Output Voltage | $\mathrm{I}_{0}=1.6 \mathrm{~mA}$ |  |  | 0.45 | V |
| $\mathrm{V}_{\text {OUT(0) }}$ | Logical "0" Output Voltage EOC | $\mathrm{I}_{0}=1.2 \mathrm{~mA}$ |  |  | 0.45 | V |
| lout | TRI-STATE® Output Current | $\begin{aligned} & V_{O}=5 \mathrm{~V} \\ & V_{O}=0 \end{aligned}$ | -3 | - | 3 | $\mu \mathrm{A}$ $\mu \mathrm{A}$ |

## Electrical Characteristics

Timing Specifications $V_{C C}=V_{R E F(+)}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{REF}(-)}=\mathrm{GND}, \mathrm{t}_{\mathrm{f}}=\mathrm{t}_{\mathrm{f}}=20 \mathrm{~ns}$ and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ unless otherwise noted.

| Symbol | Parameter | Conditions | MIn | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| tws | Minimum Start Pulse Width | (Figure 5) |  | 100 | 200 | ns |
| twale | Minimum ALE Pulse Width | (Figure 5) |  | 100 | 200 | ns |
| $\mathrm{t}_{\text {s }}$ | Minimum Address Set-Up Time | (Figure 5) |  | 25 | 50 | ns |
| $\mathrm{t}_{\mathrm{H}}$ | Minimum Address Hold Time | (Figure 5) |  | 25 | 50 | ns |
| ${ }^{\text {t }}$ D | Analog MUX Delay Time From ALE | $\mathrm{R}_{\mathrm{S}}=0 \Omega$ (Figure 5) |  | 1 | 2.5 | $\mu \mathrm{S}$ |
| $\mathrm{t}_{\mathrm{H} 1}, \mathrm{t}_{\mathrm{HO}}$ | OE Control to Q Logic State | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k}$ (Figure 8) |  | 125 | 250 | ns |
| $\mathrm{t}_{1 \mathrm{H}}, \mathrm{t}_{\mathrm{OH}}$ | OE Control to $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k}$ (Figure 8) |  | 125 | 250 | ns |
| $t_{c}$ | Conversion Time | $\mathrm{f}_{\mathrm{C}}=640 \mathrm{kHz}$, (Figure 5) (Note 7) | 90 | 100 | 116 | $\mu \mathrm{S}$ |
| $\mathrm{f}_{\mathrm{c}}$ | Clock Frequency |  | 10 | 640 | 1280 | kHz |
| ${ }^{\text {t EOC }}$ | EOC Delay Time. | (Figure 5) | 0 |  | $8+2 \mu \mathrm{~S}$ | Clock <br> Periods |
| $\mathrm{CIN}_{1}$ | Input Capacitance | At Control Inputs |  | 10 | 15 | pF |
| COUT | TRI-STATE ${ }^{\otimes}$ Output Capacitance | At TRI-STATE® Outputs, (Note 12) |  | 10 | 15 | pF |

Note 1: Absolute maximum ratings are those values beyond which the life of the device may be impaired.
Note 2: All voltages are measured with respect to GND, unless othewise specified.
Note 3: A zener diode exists, internally, from $V_{C C}$ to $G N D$ and has a typical breakdown voltage of $7 \mathrm{~V}_{\mathrm{DC}}$.
Note 4: Two on-chip diodes are tied to each analog input which will forward conduct for analog input voltages one diode drop below ground or one diode drop greater than the $V_{C C n}$ supply. The spec allows 100 mV forward bias of either diode. This means that as long as the analog $V_{\mathbb{I}}$ does not exceed the supply voltage by more than 100 mV , the output code will be correct. To achieve an absolute $O V_{D C}$ to $5 \mathrm{~V}_{\mathrm{DC}}$ input voltage range will therefore require a minimum supply voltage of $4.900 \mathrm{~V}_{D C}$ over temperature variations, initial tolerance and loading.
Note 5: Total unadjusted error includes offset, full-scale, linearity, and multiplexer errors. See Figure 3. None of these A/Ds requires a zero or full-scale adjust. However, if an all zero code is desired for an analog input other than 0.0 V , or if a narrow full-scale span exists (for example: 0.5 V to 4.5 V full-scale) the reference voltages can be adjusted to achieve this. See Figure 13.
Note 6: Comparator input current is a bias current into or out of the chopper stabilized comparator. The bias current varies directly with clock frequency and has little temperature dependence (Figure 6). See paragraph 4.0.
Note 7: The outputs of the data register are updated one clock cycle before the rising edge of EOC.

## Functional Description

Multiplexer. The device contains an 8 -channel single-ended analog signal multiplexer. A particular input channel is selected by using the address decoder. Table I shows the input states for the address lines to select any channel. The address is latched into the decoder on the low-to-high transition of the address latch enable signal.

TABLE I

| SELECTED <br> ANALOG CHANNEL | ADDRESS LINE |  |  |
| :---: | :---: | :---: | :---: |
|  | C | B | A |
| INO | L | L | L |
| IN1 | L | L | H |
| IN2 | L | H | L |
| IN3 | L | H | H |
| IN4 | H | L | L |
| IN5 | $H$ | L | H |
| IN6 | H | H | L |
| IN7 | H | H | H |

## CONVERTER CHARACTERISTICS

## The Converter

The heart of this single chip data acquisition system is its 8bit analog-to-digital converter. The converter is designed
to give fast, accurate, and repeatable conversions over a wide range of temperatures. The converter is partitioned into 3 major sections: the 256R ladder network, the successive approximation register, and the comparator. The converter's digital outputs are positive true.
The 256R ladder network approach (Figure 1) was chosen over the conventional R/2R ladder because of its inherent monotonicity, which guarantees no missing digital codes. Monotonicity is particularly important in closed loop feedback control systems. A non-monotonic relationship can cause oscillations that will be catastrophic for the system. Additionally, the 256R network does not cause load variations on the reference voltage.
The bottom resistor and the top resistor of the ladder network in Figure 1 are not the same value as the remainder of the network. The difference in these resistors causes the output characteristic to be symmetrical with the zero and full-scale points of the transfer curve. The first output transition occurs when the analog signal has reached $+1 / 2$ LSB and succeeding output transitions occur every 1 LSB later up to full-scale.
The successive approximation register (SAR) performs 8 iterations to approximate the input voltage. For any SAR type converter, n-iterations are required for an $n$-bit converter. Figure 2 shows a typical example of a 3-bit converter. In the ADC0808, ADC0809, the approximation technique is extended to 8 bits using the 256R network.


TL/H/5672-2

FIGURE 1. Resistor Ladder and Switch Tree

## Functional Description (Continued)

The A/D converter's successive approximation register (SAR) is reset on the positive edge of the start conversion (SC) pulse. The conversion is begun on the falling edge of the start conversion pulse. A conversion in process will be interrupted by receipt of a new start conversion pulse. Continuous conversion may be accomplished by tying the end-of-conversion (EOC) output to the SC input. If used in this mode, an external start conversion pulse should be applied after power up. End-of-conversion will go low between 0 and 8 clock pulses after the rising edge of start conversion. The most important section of the A/D converter is the comparator. It is this section which is responsible for the ultimate accuracy of the entire converter. It is also the


FIGURE 2. 3-Bit A/D Transfer Curve
comparator drift which has the greatest influence on the repeatability of the device. A chopper-stabilized comparator provides the most effective method of satisfying all the converter requirements.
The chopper-stabilized comparator converts the DC input signal into an AC signal. This signal is then fed throught a high gain AC amplifier and has the DC level restored. This technique limits the drift component of the amplifier since the drift is a DC component which is not passed by the AC amplifier. This makes the entire A/D converter extremely insensitive to temperature, long term drift and input offset errors.
Figure 4 shows a typical error curve for the ADC0808 as measured using the procedures outlined in AN-179.


FIGURE 3. 3-BIt A/D Absolute Accuracy Curve


FIGURE 4. Typical Error Curve

Connection Diagram


## Timing Diagram


outputs
TRISTATE


## Typical Performance Characteristics



FIGURE 6. Comparator IIN vs $V_{I N}$ $\left(\mathbf{V}_{\mathbf{C C}}=\mathbf{V}_{\mathbf{R E F}}=5 \mathrm{~V}\right)$


TL/H/5672-5
FIGURE 7. Multiplexer RON vs $\mathrm{V}_{\mathbf{I N}}$ $\left(\mathrm{V}_{\mathrm{CC}}=\mathbf{V}_{\mathrm{REF}}=5 \mathrm{~V}\right)$

## TRI-STATE ${ }^{\circledR}$ Test Circuits and Timing Diagrams


$t_{1 H}, C_{L}=10 \mathrm{pF}$

$\mathrm{t}_{\mathrm{OH}}, \mathrm{t}_{\mathrm{HO}}$

$\mathrm{t}_{\mathrm{OH}}, \mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}$


FIGURE 8

## Applications Information

## OPERATION

### 1.0 RATIOMETRIC CONVERSION

The ADC0808, ADC0809 is designed as a complete Data Acquisition System (DAS) for ratiometric conversion systems. In ratiometric systems, the physical variable being measured is expressed as a percentage of full-scale which is not necessarily related to an absolute standard. The voltage input to the ADC0808 is expressed by the equation

$$
\begin{aligned}
& \frac{V_{I N}}{V_{f S}-V_{Z}}=\frac{D_{X}}{D_{M A X}-D_{M I N}} \\
& V_{I N}=\text { Input voltage into the ADC0808 } \\
& V_{f s}=\text { Full-scale voltage } \\
& V_{Z}=\text { Zero voltage } \\
& D_{X}=\text { Data point being measured } \\
& D_{M A X}=\text { Maximum data limit } \\
& D_{M I N}=\text { Minimum data limit }
\end{aligned}
$$

A good example of a ratiometric transducer is a potentiometer used as a position sensor. The position of the wiper is directly proportional to the output voltage which is a ratio of the full-scale voltage across it. Since the data is represented as a proportion of full-scale, reference requirements are greatly reduced, eliminating a large source of error and cost for many applications. A major advantage of the ADC0808, ADC0809 is that the input voltage range is equal to the supply range so the transducers can be connected directly across the supply and their outputs connected directly into the multiplexer inputs, (Figure 9).

Ratiometric transducers such as potentiometers, strain gauges, thermistor bridges, pressure transducers, etc., are suitable for measuring proportional relationships; however, many types of measurements must be referred to an absolute standard such as voltage or current. This means a system reference must be used which relates the full-scale voltage to the standard volt. For example, if $\mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\mathrm{REF}}=5.12 \mathrm{~V}$, then the full-scale range is divided into 256 standard steps. The smallest standard step is 1 LSB which is then 20 mV .

### 2.0 RESISTOR LADDER LIMITATIONS

The voltages from the resistor ladder are compared to the selected into 8 times in a conversion. These voltages are coupled to the comparator via an analog switch tree which is referenced to the supply. The voltages at the top, center and bottom of the ladder must be controlled to maintain proper operation.
The top of the ladder, $\operatorname{Ref}(+)$, should not be more positive than the supply, and the bottom of the ladder, Ref(-), should not be more negative than ground. The center of the ladder voltage must also be near the center of the supply because the analog switch tree changes from N -channel switches to P-channel switches. These limitations are automatically satisfied in ratiometric systems and can be easily met in ground referenced systems.
Figure 10 shows a ground referenced system with a separate supply and reference. In this system, the supply must be trimmed to match the reference voltage. For instance, if a 5.12 V is used, the supply should be adjusted to the same voltage within 0.1 V .


TL/H/5672-7

FIGURE 9. Ratiometric Conversion System

## Applications Information (Continued)

The ADC0808 needs less than a milliamp of supply current so developing the supply from the reference is readily accomplished. In Figure 11 a ground referenced system is shown which generates the supply from the reference. The buffer shown can be an op amp of sufficient drive to supply the milliamp of supply current and the desired bus drive, or if a capacitive bus is driven by the outputs a large capacitor will supply the transient supply current as seen in Figure 12. The LM301 is overcompensated to insure stability when loaded by the $10 \mu \mathrm{~F}$ output capacitor.

The top and bottom ladder voltages cannot exceed $\mathrm{V}_{\mathrm{CC}}$ and ground, respectively, but they can be symmetrically less than $\mathrm{V}_{\mathrm{CC}}$ and greater than ground. The center of the ladder voltage should always be near the center of the supply. The sensitivity of the converter can be increased, (i.e., size of the LSB steps decreased) by using a symmetrical reference system. In Figure 13, a 2.5 V reference is symmetrically centered about $\mathrm{V}_{\mathrm{CC}} / 2$ since the same current flows in identical resistors. This system with a 2.5 V reference allows the LSB bit to be half the size of a 5 V reference system.


FIGURE 10. Ground Referenced Conversion System Using Trimmed Supply


FIGURE 11: Ground Referenced Conversion System with Reference Generating $\mathbf{V}_{\mathbf{C C}}$ Supply


FIGURE 12. Typical Reference and Supply Circuit


TL/H/5672-9
FIGURE 13. Symmetrically Centered Reference

### 3.0 CONVERTER EQUATIONS

The transition between adjacent codes N and $\mathrm{N}+1$ is given by:

$$
\begin{equation*}
V_{I N}=\left\{\left(V_{\operatorname{REF}(+)}-V_{\text {REF }(-))}\left[\frac{N}{256}+\frac{1}{512}\right] \pm V_{\operatorname{TUE}}\right\}+V_{\operatorname{REF}(-)}\right. \tag{2}
\end{equation*}
$$

The center of an output code N is given by:

$$
\begin{equation*}
V_{I N}\left\{\left(V_{R E F(+)}-V_{R E F}(-)\right)\left[\frac{N}{256}\right] \pm V_{T U E}\right\}+V_{\operatorname{REF}(-)} \tag{3}
\end{equation*}
$$

The output code N for an arbitrary input are the integers within the range:
$N=\frac{V_{\text {IN }}-V_{\text {REF }(-)}}{V_{\operatorname{REF}(+)}-V_{\operatorname{REF}(-)}} \times 256 \pm$ Absolute Accuracy
where: $\mathrm{V}_{\mathbf{I N}}=$ Voltage at comparator input
$\mathrm{V}_{\mathrm{REF}(+)}=$ Voltage at $\operatorname{Ref}(+)$
$\mathrm{V}_{\mathrm{REF}(-)}=$ Voltage at $\operatorname{Ref}(-)$
$\mathrm{V}_{\text {TUE }}=$ Total unadjusted error voltage (typically

$$
\left.V_{R E F(+)} \div 512\right)
$$

### 4.0 ANALOG COMPARATOR INPUTS

The dynamic comparator input current is caused by the periodic switching of on-chip stray capacitances. These are connected alternately to the output of the resistor ladder/ switch tree network and to the comparator input as part of the operation of the chopper stabilized comparator.
The average value of the comparator input current varies directly with clock frequency and with $\mathrm{V}_{I N}$ as shown in Figure 6.
If no filter capacitors are used at the analog inputs and the signal source impedances are low, the comparator input current should not introduce converter errors, as the transient created by the capacitance discharge will die out before the comparator output is strobed.
If input filter capacitors are desired for noise reduction and signal conditioning they will tend to average out the dynamic comparator input current. It will then take on the characteristics of a DC bias current whose effect can be predicted conventionally.

## Typical Application



TL/H/5672-10
*Address latches needed for 8085 and SC/MP interfacing the ADC0808 to a microprocessor

MICROPROCESSOR INTERFACE TABLE

| PROCESSOR | READ | WRITE | INTERRUPT (COMMENT) |
| :---: | :---: | :---: | :---: |
| 8080 | $\overline{\text { MEMR }}$ | M $\overline{\text { M }}$ ( ${ }^{\text {a }}$ | INTR (Thru RST Circuit) |
| 8085 | $\overline{\text { RD }}$ | $\overline{W R}$ | INTR (Thru RST Circuit) |
| Z-80 | $\overline{\mathrm{RD}}$ | $\overline{W R}$ | $\overline{\text { INT }}$ (Thru RST Circuit, Mode 0) |
| SC/MP | NRDS | NWDS | SA (Thru Sense A) |
| 6800 | VMA• $2^{\bullet} \cdot \mathrm{R} / \mathrm{W}$ | VMA $\bullet$ ¢ $\bullet \overline{\mathrm{R}}$ /W | $\overline{\text { IRQA }}$ or $\overline{\mathrm{RQB}}$ (Thru PIA) |

## Ordering Information

| TEMPERATURE RANGE |  | $-\mathbf{4 0} 0^{\circ} \mathrm{C}$ to $+\mathbf{8 5}{ }^{\circ} \mathrm{C}$ |  | $-\mathbf{5 5 ^ { \circ }} \mathbf{C}$ to $+\mathbf{1 2 5}{ }^{\circ} \mathrm{C}$ |
| :---: | :---: | :---: | :---: | :---: |
| Error | $\pm 1 / 2$ Bit Unadjusted | ADC0808CCN | ADC0808CCJ | ADCO808CJ |
|  | $\pm 1$ Bit Unadjusted | ADC0809CCN |  |  |
| Package Outline |  | N28A Molded DIP | J28A Hermetic DIP | J28A Hermetic DIP |

## ADC0816, ADC0817 8-Bit $\mu$ P Compatible A/D Converters with 16-Channel Multiplexer

 General DescriptionThe ADC0816, ADC0817 data acquisition component is a monolithic CMOS device with an 8-bit analog-to-digital converter, 16 -channel multiplexer and microprocessor compatible control logic. The 8-bit A/D converter uses successive approximation as the conversion technique. The converter features a high impedance chopper stabilized comparator, a 256R voltage divider with analog switch tree and a successive approximation register. The 16 -channel multiplexer can directly access any one of 16 -single-ended analog signals, and provides the logic for additional channel expansion. Signal conditioning of any analog input signal is eased by direct access to the multiplexer output, and to the input of the 8-bit A/D converter.
The device eliminates the need for external zero and fullscale adjustments. Easy interfacing to microprocessors is provided by the latched and decoded multiplexer address inputs and latched TTL TRI-STATE ${ }^{\circledR}$ outputs.
The design of the ADC0816, ADC0817 has been optimized by incorporating the most desirable aspects of several $A / D$ conversion techniques. The ADC0816, ADC0817 offers high speed, high accuracy, minimal temperature dependence, excellent long-term accuracy and repeatability, and consumes minimal power. These features make this device ideally suited to applications from process and machine control to consumer and automotive applications. For similar performance in an 8-channel, 28-pin, 8-bit A/D converter, see the ADC0808, ADC0809 data sheet. (See AN-258 for more information.)

## Features

- Resolution-8-bits
- Total unadjusted error一 $\pm 1 / 2$ LSB and $\pm 1$ LSB
- No missing codes
- Conversion time-100 $\mu \mathrm{S}$
- Single supply-5 VDC
- Operates ratiometrically or with $5 \mathrm{~V}_{\mathrm{DC}}$ or analog span adjusted voltage reference
- 16-channel multiplexer with latched control logic
- Easy interface to all microprocessors, or operates "stand alone"
- Outputs meet $T^{2} \mathrm{~L}$ voltage level specifications
- 0 V to 5 V analog input voltage range with single 5 V supply
- No zero or full-scale adjust required
- Standard hermetic or molded 40-pin DIP package
- Temperature range $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ or $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
- Low power consumption-15 mW
- Latched TRI-STATE output
- Direct access to "comparator in" and "multiplexer out" for signal conditioning


| Absolute Maximum Ratings (Notes $1 \& 2$ ) |  |
| :--- | ---: |
| Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ (Note 3) | 6.5 V |
| Voltage at Any Pin | -0.3 V to $\left(\mathrm{V}_{\mathrm{CC}}+0.3 \mathrm{~V}\right)$ |
| Except Control Inputs | -0.3 V to 15 V |
| Voltage at Control Inputs |  |
| (START, OE, CLOCK, ALE, EXPANSION CONTROL, |  |
| ADD A, ADD B, ADD C, ADD D) |  |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Package Dissipation at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | 875 mW |
| Lead Temperature (Soldering, 10 seconds) | $300^{\circ} \mathrm{C}$ |

Operating Ratings (Notes $1 \& 2$ )

| Temperature Range (Note 1) | $\mathrm{T}_{\mathrm{MIN}} \leq \mathrm{T}_{\mathrm{A}} \leq \mathrm{T}_{\mathrm{MAX}}$ |
| :--- | ---: |
| ADC0816CJ | $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}}+125^{\circ} \mathrm{C}$ |
| ADC0816CCJ, ADC0816CCN, | $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}$ |
| ADC0817CCN |  |
| Range of $\mathrm{V}_{\mathrm{CC}}$ (Note 1) | $4.5 \mathrm{~V}_{\mathrm{DC}}$ to $6.0 \mathrm{~V}_{\mathrm{DC}}$ |
| Voltage at Any Pin | 0 V to $\mathrm{V}_{\mathrm{CC}}$ |
| Except Control Inputs |  |
| Voltage at Control Inputs |  |
| (START, OE, CLOCK, ALE, EXPANSION CONTROL; |  |
| ADD A, ADD B, ADD C, ADD D) |  |

## Electrical Characteristics

Converter Specifications: $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}_{\mathrm{DC}}=\mathrm{V}_{\mathrm{REF}(+)}, \mathrm{V}_{\mathrm{REF}(-)}=\mathrm{GND}, \mathrm{V}_{I N}=\mathrm{V}_{\text {COMPARATOR }} \mathrm{IN}^{\prime} \mathrm{T}_{\text {MIN }} \leq \mathrm{T}_{\text {MAX }}$ and $\mathrm{f}_{\mathrm{CLK}}=640 \mathrm{kHz}$ unless otherwise stated.

|  | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | ADC0816 <br> Total Unadjusted Error (Note 5) | $\begin{aligned} & 25^{\circ} \mathrm{C} \\ & \mathrm{~T}_{\text {MIN }} \text { to } \mathrm{T}_{\text {MAX }} \end{aligned}$ |  |  | $\begin{aligned} & \pm 1 / 2 \\ & \pm 3 / 4 \end{aligned}$ | $\begin{aligned} & \text { LSB } \\ & \text { LSB } \\ & \hline \end{aligned}$ |
|  | ADC0817 <br> Total Unadjusted Error (Note 5) | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ |  |  | $\begin{gathered} \pm 1 \\ \pm 11 / 4 \\ \hline \end{gathered}$ | $\begin{aligned} & \text { LSB } \\ & \text { LSB } \end{aligned}$ |
|  | Input Resistance | From Ref( + ) to $\operatorname{Ref}(-)$ | 1.0 | 4.5 |  | k $\Omega$ |
|  | Analog Input Voltage Range | (Note 4) V( + ) or $\mathrm{V}(-)$ | GND-0.10 |  | $V_{C C}+0.10$ | $\mathrm{V}_{\mathrm{DC}}$ |
| $\mathrm{V}_{\text {REF }}(+)$ | Voltage, Top of Ladder | Measured at Ref( + ) |  | $\mathrm{V}_{\mathrm{CC}}$ | $\mathrm{V}_{\mathrm{CC}}+0.1$ | V |
| $\frac{V_{\operatorname{REF}(+)}+V_{\mathrm{REF}(-)}}{2}$ | Voltage, Center of Ladder | . | $V_{C C} / 2-0.1$ | $V_{c c} / 2$ | $V_{C C} / 2+0.1$ | V |
| $V_{\text {REF ( }}$ ) | Voltage, Bottom of Ladder | Measured at Ref( - ) | -0.1 | 0 |  | V |
|  | Comparator Input Current | $\mathrm{f}_{\mathrm{c}}=640 \mathrm{kHz}$, (Note 6) | -2 | $\pm 0.5$ | 2 | $\mu \mathrm{A}$ |

## Electrical Characteristics

Digital Levels and DC Specifications: ADC0816CJ $4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 5.5 \mathrm{~V},-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ unless otherwise noted.
ADC0816CCJ, ADC0816CCN, ADC0817CCN $4.75 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 5.25 \mathrm{~V},-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}$ unless otherwise noted.

|  | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ANALOG MULTIPLEXER |  |  |  |  |  |  |
| RON | Analog Multiplexer ON Resistance | (Any Selected Channel) $\begin{aligned} & T_{A}=25^{\circ} \mathrm{C}, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \\ & T_{A}=85^{\circ} \mathrm{C} \\ & T_{A}=125^{\circ} \mathrm{C} \end{aligned}$ | , - | 1.5 | $\begin{aligned} & 3 \\ & 6 \\ & 9 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{k} \Omega \\ & \mathrm{k} \Omega \\ & \mathrm{k} \Omega \end{aligned}$ |
| $\triangle \mathrm{R}_{\text {ON }}$ | $\triangle \mathrm{ON}$ Resistance Between Any 2 Channels | (Any Selected Channe!) $R_{L}=10 \mathrm{k}$ |  | 75 |  | $\Omega$ |
| loff+ | OFF Channel Leakage Current | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~V}_{I N}=5 \mathrm{~V}, \\ & \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \\ & \mathrm{~T}_{\mathrm{MIN}} \text { to } \mathrm{T}_{\mathrm{MAX}} \\ & \hline \end{aligned}$ |  | 10 | $\begin{aligned} & 200 \\ & 1.0 \end{aligned}$ | $\begin{array}{r} \mathrm{nA} \\ \mu \mathrm{~A} \\ \hline \end{array}$ |
| IOFF(-) | OFF Channel Leakage Current | $\begin{aligned} & V_{C C}=5 \mathrm{~V}, \mathrm{~V}_{I N}=0, \\ & T_{\mathrm{A}}=25^{\circ} \mathrm{C} \\ & T_{\text {MIN }} \text { to } T_{\text {Max }} \\ & \hline \end{aligned}$ | $\begin{aligned} & -200 \\ & -1.0 \\ & \hline \end{aligned}$ |  |  | $\begin{aligned} & \mathrm{nA} \\ & \mu \mathrm{~A} \\ & \hline \end{aligned}$ |
| CONTROL INPUTS |  |  |  |  |  |  |
| $\mathrm{V}_{\text {IN(1) }}$ | Logical "1"'Input Voltage |  | $\mathrm{V}_{C C}-1.5$ |  |  | V |
| $\mathrm{V}_{\mathrm{I}(\mathrm{N}(0)}$ | Logical "0" Input Voltage |  |  |  | 1.5 | V |
| $\operatorname{IN}(1)$ | Logical "1" Input Current (The Control Inputs) | $\mathrm{V}_{1 \mathrm{~N}}=15 \mathrm{~V}$ |  |  | 1.0 | $\mu \mathrm{A}$ |
| $\operatorname{IN}(0)$ | Logical "0" Input Current (The Control Inputs) | $V_{i N}=0$ | -1.0 |  |  | $\mu \mathrm{A}$ |
| ICC | Supply Current | $\mathrm{f}_{\text {CLK }}=640 \mathrm{kHz}$ |  | 0.3 | 3.0 | mA |

Electrical Characteristics (Continued)
Digital Levels and DC Specifications: ADC0816CJ-4.5V $\leq V_{C C} \leq 5.5 \mathrm{~V},-55^{\circ} \mathrm{C} \leq T_{A} \leq+125^{\circ} \mathrm{C}$ unless otherwise noted. ADC0816CCJ, ADC0816CCN, ADC0817CCN-4.75V $\leq V_{C C} \leq 5.25 \mathrm{~V},-40^{\circ} \mathrm{C} \leq T_{A} \leq+85^{\circ} \mathrm{C}$ unless otherwise noted.

|  | Parameter | Conditions | MIn | - Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DATA OUTPUTS AND EOC (INTERRUPT) |  |  |  |  |  |  |
| VOUT(1) | Logical "1" Output Voltage | $\begin{aligned} & \mathrm{I}_{\mathrm{O}}=360 \mu \mathrm{~A}, \mathrm{~T}_{\mathrm{A}}=85^{\circ} \mathrm{C} \\ & \mathrm{I}_{\mathrm{O}}=-300 \mu \mathrm{~A}, \mathrm{~T}_{A}=125^{\circ} \mathrm{C} \end{aligned}$ | $\mathrm{V}_{C C}-0.4$ |  |  | V |
| VOUT(0) | Logical "0" Output Voltage | $10=1.6 \mathrm{~mA}$ |  |  | 0.45 | V |
| Vout(0) | Logical " 0 " Output Voltage EOC | $\mathrm{l}_{0}=1.2 \mathrm{~mA}$ |  |  | 0.45 | V |
| IOUT | TRI-STATE® Output Current | $\begin{aligned} & V_{O}=V_{C C} \\ & V_{O}=0 \end{aligned}$ | -3.0 |  | 3.0 | $\mu \mathrm{A}$ $\mu \mathrm{A}$ |

## Electrical Characteristics

Timing Specifications: $V_{C C}=V_{R E F(+)}=5 \mathrm{~V}, \mathrm{~V}_{\text {REF }(-)}=G N D, t_{r}=t_{f}=20$ ns and $T_{A}=25^{\circ} \mathrm{C}$ unless otherwise noted.

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| tws | Minimum Start Pulse Width | (Figure 5) (Note 7) |  | 100 | 200 | ns |
| twale | Minimum ALE Pulse Width | (Figure 5) |  | 100 | 200 | ns |
| $\mathrm{t}_{\mathrm{s}}$ | Minimum Address Set-Up Time | (Figure 5) |  | 25 | 50 | ns |
| $\mathrm{t}_{\mathrm{H}}$ | Minimum Address Hold Time | (Figure 5) |  | 25 | 50 | ns |
| $t_{0}$ | Analog MUX Delay Time from ALE | $\mathrm{R}_{\mathrm{S}}=0 \Omega$ (Figure 5) |  | 1 | 2.5 | $\mu \mathrm{S}$ |
| $\mathrm{t}_{\mathrm{H} 1}, \mathrm{t}_{\mathrm{H} \mathrm{O}}$ | OE Control to Q Logic State | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k}$ (Figure 8) |  | 125 | 250 | ns |
| $\mathrm{t}_{1 \mathrm{H}, \mathrm{t}_{\mathrm{OH}}}$ | OE Control to Hi-Z | $\mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k}$ (Figure 8) |  | 125 | 250 | ns |
| ${ }_{+}$ | Conversion Time | $\mathrm{f}_{\mathrm{c}}=640 \mathrm{kHz}$, (Figure 5) (Note 8) | 90 | 100 | 116 | $\mu \mathrm{s}$ |
| $\mathrm{f}_{\mathrm{c}}$ | Clock Frequency |  | 10 | 640 | 1280 | kHz |
| ${ }^{\text {t }}$ OC | EOC Delay Time | (Figure 5) | 0 |  | $8+2 \mu \mathrm{~S}$ | Clock <br> Periods |
| $\mathrm{C}_{\mathrm{IN}}$ | Input Capacitance | At Control Inputs |  | 10 | 15 | pF |
| COUT | TRI-STATE Output Capacitance | At TRI-STATE Outputs (Note 8) |  | 10 | 15 | pF |

Note 1: Absolute maximum ratings are those values beyond which the life of the device may be impaired.
Note 2: All voltages are measured with respect to GND, unless otherwise specified.
Note 3: A zener diode exists, internally, from $V_{C C}$ to GND and has a typical breakdown voltage of $7 . V_{D C}$.
Note 4: Two on-chip diodes are tied to each analog input which will forward conduct for analog input voltages one diode drop below ground or one diode drop greater than the $\mathrm{V}_{\mathrm{CC}}$ supply. The spec allows 100 mV forward bias of either diode. This means that as long as the analog $\mathrm{V}_{\mathrm{IN}}$ does not exceed the supply voltage by more than 100 mV , the output code will be correct. To achieve an absolute $0 \mathrm{~V}_{D C}$ to $5 \mathrm{~V}_{D C}$ input voltage range will therefore require a minimum supply voltage of $4.900 \mathrm{~V}_{D C}$ over temperature variations, initial tolerance and loading. .
Note 5: Total unadjusted error inclúdes offset, full-scale, and linearity errors. See Figure 3. None of these A/Ds requires a zero or full-scale adjust. However, if an all zero code is desired for an analog input other than 0.0 V , or if a narrow full-scale span exists (for example: 0.5 V to 4.5 V full-scale) the reference voltages can be adjusted to achieve this. See Figure 13.
Note 6: Comparator input current is a bias current into or out of the chopper stabilized comparator. The bias current varies directly with clock frequency and has little temperature dependence (Figure 6). See paragraph 4.0.
Note 7: If start pulse is asynchronous with converter clock the minimum start pulse width is 8 clock periods plus $2 \mu \mathrm{~S}$.
Note 8: The outputs of the data register are updated one clock cycle before the rising edge of EOC.

## Functional Description

Multiplexer: The device contains a 16 -channel single-ended analog signal multiplexer. A particular input channel is selected by using the address decoder. Table 1 shows the input states for the address line and the expansion control line to select any channel. The address is latched into the decoder on the low-to-high transition of the address latch enable signal.

TABLE 1

| Selected <br> Analog Channel | Address Line |  |  | Expansion |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | D | Control | B |  |  |
| IN0 | L | L | L | L | H |
| IN1 | L | L | L | H | H |
| IN2 | L | L | H | L | H |
| IN3 | L | L | H | H | H |
| IN4 | L | H | L | L | H |
| IN5 | L | H | L | H | H |
| IN6 | L | H | H | L | H |
| IN7 | L | H | H | H | H |
| IN8 | H | L | L | L | H |
| IN9 | H | L | L | H | H |
| IN10 | H | L | H | L | H |
| IN11 | H | L | H | H | H |
| IN12 | H | H | L | L | H |
| IN13 | H | H | L | H | H |
| IN14 | H | H | H | L | H |
| IN15 | H | H | H | H | H |
| All Channels OFF | X | X | X | X | L |

$X=$ don't care

Additional single-ended analog signals can be multiplexed to the A/D converter by disabling all the multiplexer inputs using the expansion control. The additional external signals are connected to the comparator input and the device ground: Additional signal conditioning (i.e., prescaling, sample and hold, instrumentation amplification, etc.) may also be added between the analog input signal and the comparator input.

## CONVERTER CHARACTERISTICS

## The Converter

The heart of this single chip data acquisition system is its 8bit analog-to-digital converter. The converter is designed to give fast, accurate, and repeatable conversions over a wide range of temperatures. The converter is partitioned into 3 major sections: the 256R ladder network, the successive approximation register, and the comparator. The converter's digital outputs are positive true.
The 256R ladder network approach (Figure 1) was chosen over the conventional R/2R ladder because of its inherent monotonicity, which guarantees no missing digital codes. Monotonicity is particularly important in closed loop feedback control systems. A non-monotonic relationship can cause oscillations that will be catastrophic for the system. Additionally, the 256R network does not cause load variations on the reference voltage.
The bottom resistor and the top resistor of the ladder network in Figure 1 are not the same value as the remainder of the network. The difference in these resistors causes the output characteristic to be symmetrical with the zero and full-scale points of the transfer curve. The first output transition occurs when the analog signal has reached $+1 / 2$ LSB and succeeding output transitions occur every 1 LSB later up to full-scale.


TL/H/5271-2
FIGURE 1. Resistor Ladder and Switch Tree

## Functional Description (Continued)

The successive approximation register (SAR) performs 8 iterations to approximate the input voltage. For any SAR type converter, $n$-iterations are required for an $n$-bit converter. Figure 2 shows a typical example of a 3-bit converter. In the ADC0816, ADC0817, the approximation technique is extended to 8 bits using the 256R network.
The A/D converter's successive approximation register (SAR) is reset on the positive edge of the start conversion (SC) pulse. The conversion is begun on the falling edge of the start conversion pulse. A conversion in process will be interrupted by receipt of a new start conversion pulse. Continuous conversion may be accomplished by tying the end-of-conversion (EOC) output to the SC input. If used in this mode, an external start conversion pulse should be applied after power up. End-of-conversion will go low between 0 and 8 clock pulses after the rising edge of start conversion.

FIGURE 2. 3-Bit A/D Transfer Curve


The most important section of the A/D converter is the comparator. It is this section which is responsible for the ulimate accuracy of the entire converter. It is also the comparator drift which has the greatest influence on the repeatability of the device. A chopper-stabilized comparator provides the most effective method of satisfying all the converter requirements.
The chopper-stabilized comparator converts the DC input signal into an AC signal. This signal is then fed through a high gain AC amplifier and has the DC level restored. This technique limits the drift component of the amplifier since the drift is a DC component which is not passed by the AC amplifier. This makes the entire A/D converter extremely insensitive to temperature, long term drift and input offset errors.
Figure 4 shows a typical error curve for the ADC0816 as measured using the procedures outlined in AN-179.


TL/H/5277-4
FIGURE 3. 3-Bit A/D Absolute Accuracy Curve


FIGURE 4. Typical Error Curve

## Connection Diagram

## Dual-In-Package



Timing Diagram


Typical Performance Characteristics


FIGURE 6. Comparator IN vs $V_{I N}$ $\left(V_{C C}=V_{\text {REF }}=5 \mathrm{~V}\right)$


TL/H/5277-8
FIGURE 7. Multiplexer RON vs $V_{I N}$ $\left(\mathbf{V}_{\mathbf{C C}}=\mathbf{V}_{\mathbf{R E F}}=5 \mathrm{~V}\right)$

TRI-STATE Test Circuits and Timing Diagrams


TL/H/5277-9

$\mathrm{t}_{\mathrm{OH}}, \mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}$


FIGURE 8

## Applications Information

## OPERATION

### 1.0 RATIOMETRIC CONVERSION

The ADC0816, ADC0817 is designed as a complete Data Acquisition System (DAS) for ratiometric conversion systems. In ratiometric systems, the physical variable being measured is expressed as a percentage of full-scale which is not necessarily related to an absolute standard. The voltage input to the ADC0816 is expressed by the equation
$\frac{V_{I N}}{V_{f s}-V_{Z}}=\frac{D_{X}}{D_{M A X}-D_{M I N}}$
$V_{I N}=$ Input voltage into the ADC0816
$V_{\mathrm{fs}}=$ Full-scale voltage
$\mathrm{V}_{\mathrm{Z}}=$ Zero voltage
$D_{X}=$ Data point being measured
$\mathrm{D}_{\text {MAX }}=$ Maximum data limit
$D_{\text {MIN }}=$ Minimum data limit
A good example of a ratiometric transducer is a potentiometer used as a position sensor. The position of the wiper is directly proportional to the output voltage which is a ratio of the full-scale voltage across it. Since the data is represented as a proportion of full-scale, reference requirements are greatly reduced, eliminating a large source of error and cost for many applications. A major advantage of the ADC0816, ADC0817 is that the input voltage range is equal to the supply range so the transducers can be connected directly across the supply and their outputs connected directly into the multiplexer inputs, (Figure 9).

Ratiometric transducers such as potentiometers, strain gauges, thermistor bridges, pressure transducers, etc., are suitable for measuring proportional relationships; however, many types of measurements must be referred to an absolute standard such as voltage or current. This means a system reference must be used which relates the fuil-scale voltage to the standard volt. For example, if $\mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\mathrm{REF}}=$ 5.12 V , then the full-scale range is divided into 256 standard steps. The smallest standard step is 1 LSB which is then 20 mV .

### 2.0 RESISTOR LADDER LIMITATIONS

The voltages from the resistor ladder are compared to the selected input 8 times in a conversion. These voltages are coupled to the comparator via an analog switch tree which is referenced to the supply. The voltages at the top, center and bottom of the ladder must be controlled to maintain proper operation.
The top of the ladder, Ref( + ), should not be more positive than the supply, and the bottom of the ladder, Ref( - ), should not be more negative than ground. The center of the ladder voltage must also be near the center of the supply because the analog switch tree changes from N -channel switches to P-channel switches These limitations are automaticaly satisfied in ratiometric systems and can be easily met in ground referenced systems.
Figure 10 shows a ground referenced system with a separate supply and reference. In this system, the supply must be trimmed to match the reference voltage. For instance, if a 5.12 V reference is used, the supply should be adjusted to the same voltage within 0.1 V .


FIGURE 9. Ratiometric Conversion System

## Applications Information (Continued)

The ADC0816 needs less than a milliamp of supply current so developing the supply from the reference is readily accomplished. In Figure 11 a ground references system is shown which generates the supply from the reference. The buffer shown can be an op amp of sufficient drive to supply the millliamp of supply current and the desired bus drive, or if a capacitive bus is driven by the outputs a large capacitor will supply the transient supply current as seen in Figure 12. The LM301 is overcompensated to insure stability when loaded by the $10 \mu \mathrm{~F}$ output capacitor.

The top and bottom ladder voltages cannot exceed $\mathrm{V}_{\mathrm{CC}}$ and ground, respectively, but they can be symmetrically less than $\mathrm{V}_{\mathrm{CC}}$ and greater than ground. The center of the ladder voltage should always be near the center of the supply. The sensitivity of the converter can be increased, (i.e., size of the LSB steps decreased) by using a symmetrical reference system. In Figure 13, a 2.5 V reference is symmetrically centered about $\mathrm{V}_{\mathrm{CC}} / 2$ since the same current flows in identical resistors. This system with a 2.5 V reference allows the LSB to be half the size of the LSB in a 5 V reference system.


TL/H/5277-12
FIGURE 10. Ground Referenced Conversion System Using Trimmed Supply


TL/H/5277-13
FIGURE 11. Ground Referenced Conversion System with Reference Generating VCC Supply

## Applications Information (Continued)



TL/H/5277-14
FIGURE 12. Typical Reference and Supply Circuit


TL/H/5277-15
FIGURE 13. Symmetrically Centered Reference

### 3.0 CONVERTER EQUATIONS

The transition between adjacent codes N and $\mathrm{N}+1$ is given by:

$$
\begin{equation*}
V_{I N}=\left\{\left(v_{\text {REF }(+)}-v_{\text {REF }(-))}\left[\frac{N}{256}+\frac{1}{512}\right] \pm v_{\text {TUE }}\right\}+v_{\text {REF }(-)}\right. \tag{2}
\end{equation*}
$$

The center of an output code $N$ is given by:

$$
\begin{equation*}
V_{I N}=\left\{\left(V_{R E F(+)}-V_{R E F(-))}\left[\frac{N}{256}\right] \pm V_{T U E}\right]+V_{R E F(-)}\right. \tag{3}
\end{equation*}
$$

The output code N for an arbitrary input are the integers within the range:

$$
\begin{equation*}
N=\frac{V_{I N}-V_{R E F}(-)}{V_{R E F(+)}-V_{R E F(-)}} \times 256 \pm \text { Absolute Accuracy } \tag{4}
\end{equation*}
$$

where: $\mathrm{V}_{\text {IN }}=$ Voltage at comparator input

$$
\begin{aligned}
& V_{\text {REF }}=\text { Voltage at } \operatorname{Ref}(+) \\
& V_{\text {REF }}=\text { Voltage at Ref }(-) \\
& V_{\text {TUE }}=\text { Total unadjusted error voltage (typically } \\
& \left.V_{\text {REF }}(+) \div 512\right)
\end{aligned}
$$

## Applications Information (Continued)

 4.0 ANALOG COMPARATOR INPUTSThe dynamic comparator input current is caused by the periodic switching of on-chip stray capacitances These are connected alternately to the output of the resistor ladder/switch tree network and to the comparator input as part of the operation of the chopper stabilized comparator.
The average value of the comparator input current varies directly with clock frequency and with $\mathrm{V}_{\mathbb{N}}$ as shown in Figure 6.

If no filter capacitors are used at the analog or comparator inputs and the signal source impedances are low, the comparator input current should not introduce converter errors, as the transient created by the capacitance discharge will die out before the comparator output is strobed.
If input filter capacitors are desired for noise reduction and signal conditioning they will tend to average out the dynamic comparator input current. It will then take on the characteristics of a DC bias current whose effect can be predicted conventionally. See AN-258 for further discussion.

## Typical Application


*Address latches needed for 8085 and SC/MP interfacing the ADC0816, 17 to a microprocessor

## Microprocessor Interface Table

| PROCESSOR | $\overline{\text { READ }}$ | $\overline{\text { WRITE }}$ | INTERRUPT (COMMENT) |
| :--- | :--- | :--- | :--- |
| 8080 | $\overline{M E M R}$ | $\overline{\text { MEMW }}$ | INTR (Thru RST Circuit) |
| 8085 | $\overline{R D}$ | $\overline{W R}$ | INTR (Thru RST Circuit) |
| Z-80 | $\overline{R D}$ | $\overline{\text { WR }}$ | $\overline{\text { INT (Thru RST Circuit, Mode 0) }}$ |
| SC/MP | NRDS | NWDS | SA (Thru Sense A) |
| 6800 | VMA $\phi 2 \bullet R / W$ | $V M A \bullet Q_{2} \bullet \overline{R / W}$ | $\overline{\text { IRQA or } \overline{R Q Q B} \text { (Thru PIA) }}$ |

## Ordering Information

| TEMPERATURE RANGE |  | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |  | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| :---: | :---: | :---: | :---: | :---: |
| Error | $\pm 1 / 2$ Bit Unadjusted | ADC0816CCN | ADC0816CCJ | ADC0816CJ |
|  | $\pm 1$ Bit Unadjusted | ADC0817CCN |  |  |
|  | Package Outline |  |  | N40A Molded DIP | J40A Hermetic DIP |

## ADC0820 8－Bit High Speed $\mu$ P Compatible A／D Converter with Track／Hold Function

## General Description

By using a half－flash conversion technique，the 8 －bit ADC0820 CMOS A／D offers a $1.5 \mu \mathrm{~s}$ conversion time and dissipates only 75 mW of power．The half－flash technique consists of 32 comparators，a most significant 4－bit ADC and a least significant 4－bit ADC．
The input to the ADC0820 is tracked and held by the input sampling circuitry eliminating the need for an external sam－ ple－and－hold for signals moving at less than $100 \mathrm{mV} / \mu \mathrm{s}$ ．
For ease of interface to microprocessors，the ADC0820 has been designed to appear as a memory location or I／O port without the need for external interfacing logic．

## Key Specifications

－Resolution
8 Bits
－Conversion Time
$2.5 \mu \mathrm{~s}$ Max（RD Mode） $1.5 \mu \mathrm{~s}$ Max（WR．RD Mode）
－Input signals with slew rate of $100 \mathrm{mV} / \mu \mathrm{s}$ converted without external sample－and－hold to 8 bits
－Low Power
75 mW Max
－Total Unadjusted Error
$\pm 1 / 2$ LSB and $\pm 1$ LSB

## Features

－Built－in track－and－hold function
－No missing codes
－No external clocking
－Single supply－5 $V_{D C}$
－Easy interface to all microprocessors，or operates stand－alone
－Latched TRI－STATE ${ }^{\circledR}$ output
－Logic inputs and outputs meet both MOS and T2L volt－ age level specifications
－Operates ratiometrically or with any reference value equal to or less than $V_{C C}$
－ 0 V to 5 V analog input voltage range with single 5 V sup－ ply
No zero or full－scale adjust required
－Overflow output available for cascading
m $0.3^{\prime \prime}$ standard width $20-\mathrm{pin}$ DIP

## Connection Diagram Functional Diagram



TL／H／5501－2
FIGURE 1


Operating Ratings (Notes 1 \&2)
Temperature Range
$\mathrm{T}_{\text {MIN }} \leq \mathrm{T}_{A} \leq \mathrm{T}_{\text {MAX }}$
ADC0820BD, ADC0820CD
ADC0820BCD, ADC0820CCD
$-55^{\circ} \mathrm{C} \leq \mathrm{T}_{A} \leq+125^{\circ} \mathrm{C}$

ADC0820BCN, ADC0820CCN
$-40^{\circ} \mathrm{C} \leq \mathrm{T}_{A} \leq+85^{\circ} \mathrm{C}$
$0^{\circ} \mathrm{C} \leq T_{A} \leq 70^{\circ} \mathrm{C}$ 4.5 V to 8 V

Converter Characteristics The following specifications apply for RD mode (pin $7=0$ ), $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$,
$V_{\text {REF }}(+)=5 \mathrm{~V}$, and $\mathrm{V}_{\text {REF }}(-)=G N D$ unless otherwise specified. Boldface limits apply from $T_{\text {MIN }}$ to $T_{\text {MAX }}$ all other limits $\mathrm{T}_{\mathrm{A}}=\mathrm{T}_{\mathrm{j}}=25^{\circ} \mathrm{C}$.

| Parameter | Conditions | ADC0820BD, ADC0820CD ADC0820BCD, ADC0820CCD |  |  | ADC0820BCN, ADC0820CCN |  |  | Limit Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Typ (Note 6) | Tested LImit (Note 7) | Design Limit (Note 8) | $\begin{gathered} \text { Typ } \\ \text { (Note 6) } \end{gathered}$ | Tested Limit (Note 7) | Design Limit (Note 8) |  |
| Resolution |  |  | 8 |  |  | 8 | 8 | Bits |
| Total Unadjusted Error (Note 3) | ADC0820BD, BCD <br> ADC0820BCN <br> ADC0820CD, CCD <br> ADC0820CCN |  | $\begin{aligned} & \pm 1 / 2 \\ & \pm 1 \end{aligned}$ |  | . | $\begin{aligned} & \pm 1 / 2 \\ & \pm 1 \end{aligned}$ | $\begin{aligned} & \pm 1 / 2 \\ & \pm 1 \end{aligned}$ | $\begin{aligned} & \text { LSB } \\ & \text { LSB } \\ & \text { LSB } \\ & \text { LSB } \end{aligned}$ |
| Minimum Reference Resistance |  | 2.3 | 1.25 |  | 2.3 | 1.4 | 1.25 | k $\Omega$ |
| Maximum Reference Resistance |  | 2.3 | 6 |  | 2.3 | 5.3 | 6 | k $\Omega$ |
| Maximum $\mathrm{V}_{\text {REF }}(+$ ) Input Voltage |  |  | $\mathrm{V}_{\text {cc }}$ |  |  | $V_{C C}$ | $\mathrm{V}_{\text {cc }}$ | V |
| Minimum $V_{\text {REF }}(-)$ Input Voltage |  |  | GND |  |  | GND | GND | V |
| Minimum $V_{\text {REF }}(+)$ Input Voltage |  |  | $\mathbf{V}_{\text {REF }}(-)$ |  |  | $V_{\text {REF }}(-)$ | $\mathbf{V}_{\text {REF }}(-)$ | V |
| Maximum $V_{\text {REF }}(-)$ Input Voltage |  |  | $\mathbf{V}_{\text {REF }}(+)$ |  |  | $\mathrm{V}_{\text {REF }}(+)$ | $\mathbf{V R E F}^{(+)}$ | V |
| Maximum $\mathrm{V}_{\text {IN }}$ Input Voltage |  |  | $\mathrm{V}_{\mathrm{CC}}+0.1$ |  |  | $v_{C C}+0.1$ | $\mathrm{V}_{\mathrm{cc}}+0.1$ | V |
| Minimum $V_{\text {IN }}$ Input Voltage |  |  | GND-0.1 |  |  | GND-0.1 | GND-0.1 | V |
| Maximum Analog Input Leakage Current | $\begin{aligned} & \overline{C S}=V_{C C} \\ & V_{I N}=V_{C C} \\ & V_{I N}=G N D \end{aligned}$ |  | $\begin{gathered} 3 \\ -3 \end{gathered}$ |  |  | $\begin{gathered} 0.3 \\ -0.3 \end{gathered}$ | $\begin{gathered} 3 \\ -3 \\ \hline \end{gathered}$ | $\begin{aligned} & \mu \mathrm{A} \\ & \mu \mathrm{~A} \end{aligned}$ |
| Power Supply <br> Sensitivity | $V_{C C}=5 \mathrm{~V} \pm 5 \%$ | $\pm 1 / 16$ | $\pm 1 / 4$ |  | $\pm 1 / 16$ | $\pm 1 / 4$ | $\pm 1 / 4$ | LSB |

## Ordering Information

| Temperature Range |  | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| :---: | :---: | :---: | :---: | :---: |
| Error | $\pm 1 / 2$ LSB Unadjusted | ADC0820BCN | ADC0820BCD | ADC0820BD |
|  | $\pm 1$ LSB Unadjusted | ADC0820CCN | ADC0820CCD | ADC0820CD |
| Package Outline |  | N20A-Molded DIP | D20A-Cavity DIP | D20A-Cavity DIP |

DC Electrical Characteristics The following specifications apply for $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$, unless otherwise specified.
Boldface limits apply from $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX; }}$ all other limits $\mathrm{T}_{\mathrm{A}}=\mathrm{T}_{J}=25^{\circ} \mathrm{C}$.

| Parameter | Conditions |  | $\begin{gathered} \text { ADC0820BD, ADC0820CD } \\ \text { ADC0820BCD, ADC0820CCD } \end{gathered}$ |  |  | ADC0820BCN, ADC0820CCN |  |  | Limit <br> Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ (Note 6) | Tested Limit (Note 7) | Design Limit (Note 8) | Typ (Note 6) | Tested Limit (Note 7) | Design Limit (Note 8) |  |
| $V_{\text {IN(1) }}$ Logical "1" <br> Input Voltage | $\mathrm{V}_{\mathrm{CC}}=5.25 \mathrm{~V}$ | $\overline{\mathrm{CS}}, \overline{\mathrm{WR}}, \overline{\mathrm{RD}}$ |  | 2.0 |  |  | 2.0 | 2.0 | V |
|  |  | Mode |  | 3.5 |  |  | 3.5 | 3.5 | V |
| $V_{\text {IN }(0)}$, Logical " 0 " Input Voltage | $\mathrm{V}_{\mathrm{CC}}=4.75 \mathrm{~V}$ | $\overline{\mathrm{CS}}, \overline{\mathrm{WR}}, \overline{\mathrm{RD}}$ |  | 0.8 |  |  | 0.8 | 0.8 | V |
|  |  | Mode |  | 1.5 |  |  | 1.5 | 1.5 | $V$ |
| IIN(1), Logical "1" Input Current | $\begin{aligned} & V_{I N(1)}=5 V ; \overline{\mathrm{CS}}, \overline{\mathrm{RD}} \\ & \mathrm{~V}_{1 N(1)}=5 \mathrm{~V} ; \mathrm{WR} \\ & \mathrm{~V}_{\mathrm{IN}(1)}=5 \mathrm{~V} ; \text { Mode } \\ & \hline \end{aligned}$ |  | $\begin{gathered} 0.005 \\ 0.1 \\ 50 \\ \hline \end{gathered}$ | $\begin{gathered} 1 \\ 3 \\ 200 \end{gathered}$ |  | $\begin{gathered} 0.005 \\ 0.1 \\ 50 \\ \hline \end{gathered}$ | $\begin{gathered} 0.3 \\ 170 \\ \hline \end{gathered}$ | $\begin{gathered} 1 \\ 3 \\ 200 \\ \hline \end{gathered}$ | $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ |
| ${ }^{1} \operatorname{IN}(0)$, Logical " 0 " Input Current | $\begin{aligned} & V_{\mathbb{N}(0)}=0 V ; \overline{\mathrm{CS}}, \overline{\mathrm{RD}}, \overline{\mathrm{WR}}, \\ & \mathrm{Mode} \end{aligned}$ |  | -0.005 | -1 |  | -0.005 |  | -1 | $\mu \mathrm{A}$ |
| Vout(1), Logical "1" Output Voltage |  |  |  | 2.4 $4.5$ |  |  | $\begin{aligned} & 2.8 \\ & 4.6 \end{aligned}$ | $\begin{aligned} & 2.4 \\ & 4.5 \end{aligned}$ | V <br> V |
| Vout(0), Logical "0" Output Voltage | $\mathrm{V}_{\mathrm{CC}}=4.75 \mathrm{~V}$, I $\mathrm{OUT}=1.6 \mathrm{~mA}$; DB0-DB7, OFL, $\overline{\mathrm{NT}}$, RDY |  |  | 0.4 |  |  | 0.34 | 0.4 | V |
| Iout. TRI-STATE <br> Output Current | $V_{\text {OUT }}=5 \mathrm{~V}$; DB0-DB7, RDY <br> $V_{\text {OUT }}=0 V$; DBO-DB7, RDY |  | $\begin{gathered} 0.1 \\ -0.1 \end{gathered}$ | $\begin{gathered} 3 \\ -3 \end{gathered}$ |  | $\begin{gathered} 0.1 \\ -0.1 \end{gathered}$ | $\begin{gathered} 0.3 \\ -0.3 \end{gathered}$ | $\begin{gathered} 3 \\ -3 \end{gathered}$ | $\mu \mathrm{A}$ $\mu \mathrm{A}$ |
| Isource, Output Source Current | $\frac{V_{\mathrm{OUT}}}{\mathrm{INT}}=\mathrm{OV} ; \mathrm{DBO}-\mathrm{DB} 7, \overline{\mathrm{OFL}}$ |  | $\begin{gathered} -12 \\ -9 \end{gathered}$ | $\begin{gathered} -6 \\ -4.5 \end{gathered}$ |  | $\begin{gathered} -12 \\ -9 \end{gathered}$ | $\begin{aligned} & -7.2 \\ & -5.3 \\ & \hline \end{aligned}$ | $\begin{gathered} -6 \\ -4.5 \end{gathered}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ |
| ISINK, Output Sink Current | $V_{\text {OUT }}=5 \mathrm{~V} ; \mathrm{DBO} 0-\mathrm{DB7}, \overline{\mathrm{OFL}},$ INT, RDY |  | 14 | 7 |  | 14 | 8.4 | 7 | mA |
| ICC, Supply Current | $\overline{\mathrm{CS}}=\overline{\mathrm{WR}}=\overline{\mathrm{RD}}=0$ |  | 7.5 | 15 |  | 7.5 | 13 | 15 | mA |

AC Electrical Characteristics The following specifications apply for $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{t}_{\mathrm{f}}=\mathrm{t}_{\mathrm{f}}=20 \mathrm{~ns}, \mathrm{~V}_{\text {REF }}(+)=5 \mathrm{~V}$, $\mathrm{V}_{\mathrm{REF}}(-)=0 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ unless otherwise specified.

| Parameter |  | Conditions | Typ <br> (Note 6) | Tested Limit (Note 7) | Design Limit (Note 8) | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }^{\text {t }}$ CRD. . Conversion Time for RD Mode |  | $\operatorname{Pin} 7=0$, Figure 2 | 1.6 |  | 2.5 | $\mu \mathrm{s}$ |
| $t_{\text {Acco }}$, Access Time (Delay from Falling Edge of $\overline{\mathrm{RD}}$ to Output Valid) |  | $\operatorname{Pin} 7=0$, Figure 2 | $\mathrm{t}_{\text {CRD }}+20$ |  | $t_{\text {CRD }}+50$ | ns |
| ${ }^{\text {t}}$ CWR-RD. Conversion Time for WR-RD Mode |  | Pin $7=V_{C C} ; t_{W R}=600 \mathrm{~ns}$, $t_{\mathrm{RD}}=600 \mathrm{~ns}$; Figures $3 a$ and $3 b$ |  |  | 1.52 | $\mu \mathrm{s}$ |
| twR, Write Time | Min | Pin $7=V_{\text {Cc }}$; Figures $3 a$ and $3 b$ <br> (Note 4) See Graph |  | 600 |  | ns |
|  | Max |  | 50 |  |  | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\text {RD }}$, Read Time | Min | Pin $7=V_{\mathrm{CC}}$; Figures $3 a$ and $3 b$ (Note 4) See Graph |  | 600 |  | ns |
| $t_{\text {ACC1 }}$, Access Time (Delay from Falling Edge of $\overline{\mathrm{RD}}$ to Output Valid) |  | $\operatorname{Pin} 7=V_{\mathrm{CC}}, \mathrm{t}_{\mathrm{RD}}<\mathrm{t}_{\mathrm{l}}$; <br> Figure 3a $\mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$ | 190 |  | 280 | ns |
|  |  | $\mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}$ | 210 |  | 320 | ns |
| $t_{\text {ACC2 }}$, Access Time (Delay from Falling Edge of $\overline{\mathrm{RD}}$ to Output Valid) |  | Pin $7=V_{C C}, t_{R D}>t_{1}$; Figure $3 b$ $\mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$ | 70 |  | 120 | ns |
|  |  | $\mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}$ | 90 |  | 150 | ns |

AC Electrical Characteristics (Continued) The following specifications apply for $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}_{,} \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=20 \mathrm{~ns}$, $\mathrm{V}_{\text {REF }}(+)=5 \mathrm{~V}, \mathrm{~V}_{\text {REF }}(-)=0 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ unless otherwise specified.

| Parameter | Conditions | Typ <br> (Note 6) | Tested Limit (Note 7) | Design Limit (Note 8) | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| t, Internal Comparison Time | Pin $7=\mathrm{V}_{\mathrm{CC}}$; Figures $3 b$ and 4 $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | 800 |  | 1300 | ns |
| $t_{1}$, $t_{0 H}$, TRI-STATE Control (Delay from Rising Edge of $\overline{R D}$ to Hi-Z State) | $R_{L}=1 \mathrm{k}, C_{L}=10 \mathrm{pF}$ | 100 |  | 200 | ns |
| tinTLL, Delay from Rising Edge of WR to Falling Edge of INT | $\begin{aligned} & \text { Pin } 7=V_{\mathrm{CC}}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{t}_{\mathrm{RD}}>\mathrm{t}_{\text {; }} \text { Figure } 3 b \\ & \mathrm{t}_{\mathrm{RD}}<\mathrm{t}_{\text {; }} \text { Figure } 3 a \end{aligned}$ | $t_{\text {RD }}+200$ |  | $\begin{gathered} t_{1} \\ t_{R D}+290 \\ \hline \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ${ }^{1 / 2 T}$ н, Delay from Rising Edge of $\overline{\mathrm{RD}}$ to Rising Edge of $\overline{\mathrm{NT}}$ | Figures 2, 3a and $3 b$ $C_{L}=50 \mathrm{pF}$ | 125 |  | 225 | ns |
| tNTHWR, Delay from Rising Edge of WR to Rising Edge of INT | Figure 4, $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | 175 |  | 270 | ns |
| $t_{\text {RDY }}$, Delay from $\overline{C S}$ to RDY | Figure 2, $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{Pin} 7=0$ | 50 |  | 100 | ns |
| $\mathrm{t}_{\text {dD }}$, Delay from INT to Output Valid | Figure 4 | 20 |  | 50 | ns |
| $\mathrm{t}_{\text {RI }}$, Delay from $\overline{\mathrm{RD}}$ to $\overline{\mathrm{INT}}$ | $\operatorname{Pin} 7=V_{C C}, t_{R D}<t_{1}$ Figure 3a | 200 |  | 290 | ns |
| tp, Delay from End of Conversion to Next Conversion | Figures 2, 3a, 3b and 4 (Note 4) See Graph |  |  | $500$ | ns |
| Slew Rate, Tracking |  | 0.1 |  |  | $\mathrm{V} / \mu \mathrm{s}$ |
| $\mathrm{C}_{\text {VIN }}$, Analog Input Capacitance |  | 45 |  |  | pF |
| COUT, Logic Output Capacitance |  | 5 |  |  | pF |
| $\mathrm{C}_{\text {IN, }}$ Logic Input Capacitance |  | 5 |  |  | pF |

Note 1: Absolute Maximum Ratings are those values beyond which the life of the device may be impaired.
Note 2: All voltages are measured with respect to GND, unless otherwise specified.
Note 3: Total unadjusted error includes offset, full-scale, and linearity errors.
Note 4: Accuracy may degrade if $t_{W R}$ or $t_{R D}$ is shorter than the minimum value specified. See Accuracy vs $t_{W R}$ and Accuracy vs $t_{R P}$ graphs.
Note 5: The voltage at these pins should never go higher than $V_{C C}$ nor lower than GND.
Note 6: Typicals are at $25^{\circ} \mathrm{C}$ and represent most likely parametric norm.
Note 7: Guaranteed and $100 \%$ production tested.
Note 8: Guaranteed, but not $100 \%$ production tested. These limits are not used to calculate outgoing quality levels.
TRI-STATE Test Circuits and Waveforms


$\mathrm{t}_{\mathrm{r}}=20 \mathrm{~ns}$
TL/H/5501-6

Timing Diagrams


FIGURE 2. RD Mode (Pin 7 is Low)


TL/H/5501-8
FIGURE 3a. WR-RD Mode (Pin 7 is High and $t_{\text {RD }}<t_{i}$ )


FIGURE 4. WR-RD Mode (Pin 7 is High) Stand-Alone Operation

FIGURE 3b. WR-RD Mode (PIn 7 is High and $t_{\text {RO }}>t_{1}$ )

Logic Input Threshold
Voltage vs Supply Voltage


Accuracy vs twR


Power Supply Current vs Temperature (not including reference ladder)




Output Current vs Temperature


TL/H/5501-11

## Description of Pin Functions

Pin Name
Function

| 1 | $\mathrm{V}_{\text {IN }}$ | Analog input; range $=\mathrm{GND} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |
| :---: | :---: | :---: |
| 2 | DB0 | TRI-STATE data output-bit 0 (LSB) |
| 3 | DB1 | TRI-STATE data output-bit 1 |
| 4 | DB2 | TRI-STATE data output-bit 2 |
| 5 | DB3 | TRI-STATE data output-bit 3 |
| 6 | WR/RDY | WR-RD Mode <br> $\overline{\text { WR: }}$ With $\overline{C S}$ low, the conversion is start ed on the falling edge of WR. Approxi mately 800 ns (the preset internal time out, $t_{1}$ ) after the $\overline{W R}$ rising edge, the result of the conversion will be strobed into the output latch, provided that $\overline{R D}$ does no occur prior to this time out (see Figures $3 a$ and $3 b$ ). |

## RD Mode

RDY: This is an open drain output (no internal pull-up device). RDY will go low after the falling edge of $\overline{C S} ;$ RDY will go TRI-STATE when the result of the conversion is strobed into the output latch. It is used to simplify the interface to a microprocessor system (see Figure 2).
7 Mode Mode: Mode selection input-it is internally tied to GND through a $50 \mu \mathrm{~A}$ current source.
RD Mode: When mode is low WR-RD Mode: When mode is high
$8 \overline{R D}$

## WR-RD Mode

With $\overline{C S}$ low, the TRI-STATE data outputs (DB0-DB7) will be activated when $\overline{R D}$ goes low (see Figure 4). $\overline{R D}$ can also be used to increase the speed of the converter by reading data prior to the preset internal time out ( $t, \sim 800 \mathrm{~ns}$ ). If this is done, the data result transferred to output latch is latched after the falling edge of the $\overrightarrow{\mathrm{RD}}$ (see Figures $3 a$ and $3 b$ ).

## RD Mode

With $\overline{\mathrm{CS}}$ low, the conversion will start with $\overline{\mathrm{RD}}$ going low, also $\overline{\mathrm{RD}}$ will enable the TRI-STATE data outputs at the completion of the conversion. RDY going TRISTATE and INT going low indicates the completion of the conversion (see Figure 2).

### 1.0 Functional Description

### 1.1 GENERAL OPERATION

The ADC0820 uses two 4-bit flash A/D converters to make an 8 -bit measurement (Figure 1). Each flash ADC is made up of 15 comparators which compare the unknown input to a reference ladder to get a 4 -bit result. To take a full 8 -bit reading, one flash conversion is done to provide the 4 most significant data bits (via the MS flash ADC). Driven by the 4 MSBs, an internal DAC recreates an analog approximation of the input voltage. This analog signal is then subtracted from the input, and the difference voltage is converted by a second 4-bit flash ADC (the LS ADC), providing the 4 least significant bits of the output data word.

Pin Name
Function

| 9 | $\overline{\text { INT }}$ | WR-RD Mode <br> INT going low indicates that the conversion is completed and the data result is in the output latch. INT will go low, $\sim 800$ ns (the preset internal time out, $\mathrm{t}_{1}$ ) after the rising edge of $\overline{\mathrm{WR}}$ (see Figure $3 b$ ); or $\overline{\mathrm{NT}}$ will go low after the falling edge of $\overrightarrow{R D}$, if $\overline{\mathrm{RD}}$ goes low prior to the 800 ns time out (see Figure 3a). $\overline{\mathrm{NT}}$ is reset by the rising edge of $\overline{\mathrm{RD}}$ or $\overline{\mathrm{CS}}$ (see Figures $3 a$ and 3b). <br> RD Mode <br> INT going low indicates that the conversion is completed and the data result is in the output latch. INT is reset by the rising edge of $\overline{\mathrm{RD}}$ or $\overline{\mathrm{CS}}$ (see Figure 2). |
| :---: | :---: | :---: |
| 10 | GND | Ground |
| 11 | $V_{\text {REF }}(-)$ | The bottom of resistor ladder, voltage range: $G N D \leq V_{\text {REF }}(-) \leq V_{R E F}(+$ ) (Note 5) |
| 12 | $V_{\text {REF }}(+)$ | The top of resistor ladder, voltage range: $\mathrm{V}_{\mathrm{REF}}(-) \leq \mathrm{V}_{\text {REF }}(+) \leq \mathrm{V}_{\mathrm{CC}}$ (Note 5) |
| 13 | $\overline{\mathrm{CS}}$ | $\overline{\mathrm{CS}}$ must be low in order for the $\overline{\mathrm{RD}}$ or $\overline{\mathrm{WR}}$ to be recognized by the converter. |
| 14 | DB4 | TRI-STATE data output-bit 4 |
| 15 | DB5 | TRI-STATE data output-bit 5 |
| 16 | DB6 | TRI-STATE data output-bit 6 |
| 17 | DB7 | TRI-STATE data output-bit 7 (MSB) |
| 18 | $\overline{\text { OFL }}$ | Overflow output-if the analog input is higher than the $\mathrm{V}_{\mathrm{REF}}(+)$, $\overline{\mathrm{OFL}}$ will be low at the end of conversion. It can be used to cascade 2 or more devices to have more resolution (9, 10-bit). |
| 19 | NC | No connection. |
| 20 | $V_{C C}$ | Power supply voltage |

The internal DAC is actually a subsection of the MS flash converter. This is accomplished by using the same resistor ladder for the A/D as well as for generating the DAC signal. The DAC output is actually the tap on the resistor ladder which most closely approximates the analog input. In addition, the "sampled-data" comparators used in the ADC0820 provide the ability to compare the magnitudes of several analog signals simultaneously, without using input summing amplifiers. This is especially useful in the LS flash ADC, where the signal to be converted is an analog difference.

### 1.2 THE SAMPLED-DATA COMPARATOR

Each comparator in the ADC0820 consists of a CMOS inverter with a capacitively coupled input (Figure 5). Analog switches connect the two comparator inputs to the input capacitor (C) and also connect the inverter's input and output. This device in effect now has one differential input pair. A comparison requires two cycles, one for zeroing the comparator, and another for making the comparison.
In the first cycle, one input switch and the inverter's feedback switch (Figure 5a) are closed. In this interval, C is charged to the connected input (V1) less the inverter's bias voltage ( $\mathrm{V}_{\mathrm{B}}$, approximately 1.2 V ). In the second cycle (Figure 5b), these two switches are opened and the other (V2) input's switch is closed. The input capacitor now subtracts its stored voltage from the second input and the difference is amplified by the inverter's open loop gain. The inverter's input $\left(V_{B}{ }^{\prime}\right)$ becomes
$\mathrm{V}_{\mathrm{B}}-\left(\mathrm{V}_{1}-\mathrm{V}_{2}\right) \frac{\mathrm{C}}{\mathrm{C}+\mathrm{C}_{\mathrm{S}}}$
and the output will go high or low depending on the sign of $V_{B}{ }^{\prime}-V_{B}$.


The actual circuitry used in the ADC0820 is a simple but important expansion of the basic comparator described above. By adding a second capacitor and another set of switches to the input (Figure 6), the scheme can be expanded to make dual differential comparisons. In this circuit, the feedback switch and one input switch on each capacitor ( $Z$ switches) are closed in the zeroing cycle. A comparison is then made by connecting the second input on each capacitor and opening all of the other switches ( S switches). The change in voltage at the inverter's input, as a result of the change in charge on each input capacitor, will now depend on both input signal differences.

### 1.3 ARCHITECTURE

In the ADC0820, one bank of 15 comparators is used in each 4-bit flash A/D converter (Figure 7). The MS (most significant) flash ADC also has one additional comparator to detect input overrange. These two sets of comparators operate alternately, with one group in its zeroing cycle while the other is comparing.


FIGURE 5b. Compare Phase

FIGURE 5. Sampled-Data Comparator


$$
\begin{aligned}
V_{O} & =\frac{-A}{C_{1}+C_{2}+C_{S}}\left[C_{1}\left(V_{2}-V_{1}\right)+C_{2}\left(V_{4}-V_{3}\right)\right] \\
& =\frac{-A}{C_{1}+C_{2}+C_{S}}\left[\Delta Q_{C 1}+\Delta Q_{C 2}\right]
\end{aligned}
$$

FIGURE 6. ADC0820 Comparator (from MS Flash ADC)

Detailed Block Diagram


When a typical conversion is started, the $\overline{W R}$ line is brought low. At this instant the MS comparators go from zeroing to comparison mode (Figure 8). When $\overline{W R}$ is returned high after at least 600 ns , the output from the first set of comparators (the first flash) is decoded and latched. At this point the two 4-bit converters change modes and the LS (least significant) flash ADC enters its compare cycle. No less than 600 ns later, the $\overline{R D}$ line may be pulled low to latch the lower 4 data bits and finish the 8 -bit conversion. When $\overline{\mathrm{RD}}$ goes low, the flash A/Ds change state once again in preparation for the next conversion.
Figure 8 also outlines how the converter's interface timing relates to its analog input ( $V_{I N}$ ). In WR-RD mode,' $V_{I N}$ is measured while $\overline{W R}$ is low. In RD mode, sampling occurs during the first 800 ns of $\overline{\mathrm{RD}}$. Because of the input connections to the ADC0820's LS and MS comparators, the converter has the ability to sample $\mathrm{V}_{\text {IN }}$ at one instant (Section 2.4), despite the fact that two separate 4-bit conversions are being done. More specifically, when WR is low the MS flash is in compare mode (connected to $\mathrm{V}_{\mathrm{IN}}$ ), and the LS flash is in zero mode (also connected to $\mathrm{V}_{\mathrm{IN}}$ ). Therefore both flash ADCs sample $V_{\mathbb{I N}}$ at the same time.

### 1.4 DIGITAL INTERFACE

The ADC0820 has two basic interface modes which are selected by strapping the MODE pin high or low.

## RD Mode

With the MODE pin grounded, the converter is set to Read mode. In this configuration, a complete conversion is done by pulling $\overline{\mathrm{RD}}$ low until output data appears. An $\overline{\mathrm{INT}}$ line is provided which goes low at the end of the conversion as well as a RDY output which can be used to signal a processor that the converter is busy or can also serve as a system Transfer Acknowledge signal.

## RD Mode (Pin 7 is Low)



When in RD mode, the comparator phases are internally triggered. At the falling edge of $\overline{\mathrm{RD}}$, the MS flash converter goes from zero to compare mode and the LS ADC's comparators enter their zero cycle. After 800 ns , data from the MS flash is latched and the LS flash ADC enters compare mode. Following another 800 ns , the lower 4 bits are recovered.

## WR then RD Mode

With the MODE pin tied high, the A/D will be set up for the WR-RD mode. Here, a conversion is started with the $\overline{W R}$ input; however, there are two options for reading the output data which relate to interface timing. If an interrupt driven scheme is desired, the user can wait for $\overline{N T}$ to go low before reading the conversion result (Figure B). INT will typically go low 800 ns after WR's rising edge. However, if a shorter conversion time is desired, the processor need not wait for INT and can exercise a read after only 600 ns (Figure $A$ ). If this is done, INT will immediately go low and data will appear at the outputs.


TL/H/5501-17
FIGURE A. WR-RD Mode (Pin 7 Is High and $\mathrm{t}_{\mathrm{RD}}<\mathrm{t}_{\mathrm{I}}$ )


FIGURE B. WR-RD Mode (Pin 7 is High and $\mathrm{t}_{\text {RD }}>\mathrm{t}_{\mathrm{f}}$ )

## Stand-Alone

For stand-alone operation in WR-RD mode, $\overline{C S}$ and $\overline{\mathrm{RD}}$ can be tied low and a conversion can be started with $\overline{W R}$. Data will be valid approximately 800 ns following $\overline{\mathrm{WR}}$ 's rising edge.

WR-RD Mode (Pin 7 is High) Stand-Alone Operation



TL/H/5501-20
Note: MS means most significant
LS means least significant
FIGURE 8. Operating Sequence (WR-RD Mode)

## OTHER INTERFACE CONSIDERATIONS

In order to maintain conversion accuracy, $\overline{W R}$ has a maximum width spec of $50 \mu \mathrm{~s}$. When the MS flash ADC's sam-pled-data comparators (Section 1.2) are in comparison mode ( $\overline{W R}$ is low), the input capacitors (C, Figure 6) must hold their charge. Switch leakage and inverter bias current can cause errors if the comparator is left in this phase for too long.
Since the MS flash ADC enters its zeroing phase at the end of a conversion (Section 1.3), a new conversion cannot be started until this phase is complete. The minimum spec for this time ( $t_{p}$. Figures 2, 3a, 3b, and 4) is 500 ns .

### 2.0 Analog Considerations

### 2.1 REFERENCE AND INPUT

The two $V_{\text {REF }}$ inputs of the ADC0820 are fully differential and define the zero to full-scale input range of the $A$ to $D$ converter. This allows the designer to easily vary the span of the analog input since this range will be equivalent to the voltage difference between $\mathrm{V}_{I N}(+)$ and $\mathrm{V}_{\mathbb{I N}}(-)$. By reducing $\mathrm{V}_{\text {REF }}\left(\mathrm{V}_{\text {REF }}=\mathrm{V}_{\text {REF }}(+)-\mathrm{V}_{\text {REF }}(-)\right)$ to less than 5 V , the sensitivity of the converter can be increased (i.e., if $V_{\text {REF }}=2 \mathrm{~V}$ then $1 \mathrm{LSB}=7.8 \mathrm{mV}$ ). The input/reference arrangement also facilitates ratiometric operation and in many cases the chip power supply can be used for transducer power as well as the $V_{\text {REF }}$ source.
This reference flexibility lets the input span not only be varied but also offset from zero. The voltage at $\mathrm{V}_{\mathrm{REF}}(-)$ sets the input level which produces a digital output of all zeroes. Though $\mathrm{V}_{\text {IN }}$ is not itself differential, the reference design affords nearly differential-input capability for most measurement applications. Figure 9 shows some of the configurations that are possible.

### 2.2 INPUT CURRENT

Due to the unique conversion techniques employed by the ADC0820, the analog input behaves somewhat differently than in conventional devices. The A/D's sampled-data comparators take varying amounts of input current depending on which cycle the conversion is in.
The equivalent input circuit of the ADC0820 is shown in Figure 10a. When a conversion starts (WR low, WR-RD mode), all input switches close, connecting $V_{i N}$ to thirty-one 1 pF capacitors. Although the two 4-bit flash circuits are not both in their compare cycle at the same time, $\mathrm{V}_{\mathrm{IN}}$ still sees all input capacitors at once. This is because the MS flash converter is connected to the input during its compare interval and the LS flash is connected to the input during its zeroing phase (Section 1.3). In other words, the LS ADC uses $V_{\text {IN }}$ as its zero-phase input.
The input capacitors must charge to the input voltage through the on resistance of the analog switches (about 5 $\mathrm{k} \Omega$ to $10 \mathrm{k} \Omega$ ). In addition, about 12 pF of input stray capacitance must also be charged. For large source resistances, the analog input can be modeled as an RC network as shown in Figure 10b. As Rs increases, it will take longer for the input capacitance to charge.
In RD mode, the input switches are closed for approximately 800 ns at the start of the conversion. In WR-RD mode, the time that the switches are closed to allow this charging is the time that $\overline{W R}$ is low. Since other factors force this time to be at least 600 ns , input time constants of 100 ns can be accommodated without special consideration. Typical total input capacitance values of 45 pF allow $\mathrm{R}_{\mathrm{S}}$ to be $1.5 \mathrm{k} \Omega$ without lengthening $\overline{W R}$ to give $V_{\mathbb{N}}$ more time to settle.



* Current path must still exist from $V_{\left.\mathbb{N}^{( }-\right)}$ to ground

TL/H/5501-23
FIGURE 9. Analog Input Options


TL/H/5501-24
FIGURE 10a

### 2.3 INPUT FILTERING

It should be made clear that transients in the analog input signal, caused by charging current flowing into $V_{I N}$, will not degrade the A/D's performance in most cases. In effect the ADC0820 does not "look" at the input when these transients occur. The comparators' outputs are not latched while $\overline{W R}$ is low, so at least 600 ns will be provided to charge the ADC's input capacitance. It is therefore not necessary to filter out these transients by putting an external cap on the $V_{\mathbb{N}}$ terminal.

### 2.4 INHERENT SAMPLE-HOLD

Another benefit of the ADC0820's input mechanism is its ability to measure a variety of high speed signals without the help of an external sample-and-hold. In a conventional SAR type converter, regardless of its speed, the input must remain at least $1 / 2$ LSB stable throughout the conversion process if full accuracy is to be maintained. Consequently, for many high speed signals, this signal must be externally sampled, and held stationary during the conversion.


TL/H/5501-25

FIGURE 10b

Sampled-data comparators, by nature of their input switching, already accomplish this function to a large degree (Section 1.2). Although the conversion time for the ADC0820 is $1.5 \mu \mathrm{~s}$, the time through which $\mathrm{V}_{\text {IN }}$ must be $1 / 2$ LSB stable is much smaller. Since the MS flash ADC uses $V_{I N}$ as its "compare" input and the LS ADC uses VIN as its "zero" input, the ADC0820 only "samples" $V_{I N}$ when $\overline{W R}$ is low (Sections 1.3 and 2.2). Even though the two flashes are not done simultaneously, the analog signal is measured at one instant. The value of $\mathrm{V}_{\mathbb{N}}$ approximately 100 ns after the rising edge of $\overline{W R}$ ( 100 ns due to internal logic prop delay) will be the measured value.
Input signals with slew rates typically below $100 \mathrm{mV} / \mu \mathrm{s}$ can be converted without error. However, because of the input time constants, and charge injection through the opened comparator input switches, faster signals may cause errors. Still, the ADC0820's loss in accuracy for a given increase in signal slope is far less than what would be witnessed in a conventional successive approximation device. An SAR type converter with a conversion time as fast as $1 \mu \mathrm{~s}$ would still not be able to measure a 5 V 1 kHz sine wave without the aid of an external sample-and-hold. The ADC0820, with no such help, can typically measure $5 \mathrm{~V}, 7 \mathrm{kHz}$ waveforms.

### 3.0 Typical Applications



TL/H/5501-26
9-Bit Resolution Configuration


TL/H/5501-27.

Telecom A/D Converter


- No track-and-hold needed
- Low power consumption

TL/H/5501-28


8-Bit 2-Quadrant Analog Multiplier


TL/H/5501-30


## ADC0829 $\mu$ P Compatible 8-Bit A/D with 11-Channel MUX/Digital Input

## General Description

The ADC0829 is an 8 -bit successive approximation A/D converter with an 11-channel multiplexer of which six can be used as digital inputs, as well as, analog inputs.
This $A / D$ is designed to operate from the $\mu \mathrm{P}$ data bus using a single 5 V supply.
Channel selection, conversion control, software configuration and bus interface logic are all contained on this monolithic CMOS device.
This device contains three 16 -bit registers which are accessed via double byte instructions. The control register is a write only register which controls the start of a new conversion, selects the channel to be converted, configures the 8 bit I/O port as input or output, and provides information for the 8 -bit output register.
The conversion results register is a read only register which contains the current status and most recent conversion results. The discrete input register is also a read only register which contains the four address bits of the selected channel, and the six discrete inputs which are connected to the analog multiplexer.

## Key Specification

| - Resolution | 8 Bits |
| :--- | ---: |
| - Total Unadjusted Error | $\pm 1 / 2$ LSB and $\pm 1 \mathrm{LSB}$ |
| - Conversion Time | $256 \mu \mathrm{~S}$ |
| - Single Supply | $5 \mathrm{~V}_{\mathrm{DC}}$ |
| - Low Power | 50 mW |

## Features

- No missing codes
- Operates ratiometrically or with analog span adjusted voltage reference
- 11-Channel multiplexer with latched control logic of which six can be used as digital inputs
a Easy interface to all microprocessors or operates "stand alone"
- 0 to 5 V analog input range with single 5 V supply
- T2 L/MOS input/output compatible
- No zero or full scale adjusts required
- Standard 28-pin DIP
- Temperature range $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$

Connection Diagram Block Diagram


Ordering Information

| Error | $\pm 1 / 2$ Bit Unadjusted | ADC0829BCN |
| :---: | :---: | :--- |
|  | $\pm 1$ Bit Unadjusted | ADC0829CCN |
|  | Package Outline | N28B |



TL/F/5508-2

## Absolute Maximum Ratings

| （Notes 1 and 2） |  |
| :---: | :---: |
| Supply Voltage，VCC（ Note 3 ） | 6.5 V |
| Voltage |  |
| Logic Inputs | -0.3 V to $\mathrm{V}_{\mathrm{CC}}+0.3 \mathrm{~V}$ |
| Analog Inputs | -0.3 V to $\mathrm{V}_{\mathrm{CC}}+0.3 \mathrm{~V}$ |
| Storage Temperature | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Package Dissipation at $T_{A}=25^{\circ} \mathrm{C}$（Board Mount） |  |
| Lead Temperature（Soldering， | onds） $300^{\circ} \mathrm{C}$ |

Input Current Per Pin $\pm 5 \mathrm{~mA}$
Package +20 mA

## Operating Ratings（Notes 1 and 2）

Supply Voltage，VCC
$4.75 \mathrm{~V}_{\mathrm{DC}}$ to $5.5 \mathrm{~V}_{\mathrm{DC}}$
$-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$

Converter and Multiplexer Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}_{D C}=\mathrm{V}_{\text {REF }}(+), \mathrm{V}_{\text {REF }}(-)=G N D$ ， SCLK $\phi_{2}=1.048 \mathrm{MHz},-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}}+85^{\circ} \mathrm{C}$ unless otherwise noted．

| Parameter | Conditions |  | Min | Typ （Notes） | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ```Total Unadjusted Error; (Note 3) ADC0829BCN ADC0829CCN``` | $V_{\text {REF }}$ Forced to $5.000 V_{D C}$ $\mathrm{V}_{\text {REF }}$ Forced to 5.000 V DC |  |  |  | $\begin{gathered} \pm 1 / 2 \\ \pm 1 \end{gathered}$ | $\begin{aligned} & \text { LSB } \\ & \text { LSB } \end{aligned}$ |
| Reference Input Resistance |  |  | 1.0 | 4.5 |  | k $\Omega$ |
| Analog Input Voltage Range | （Note 4）V（ + ）or V（－） |  | GND－0．10 |  | $\mathrm{V}_{\mathrm{CC}}+0.10$ | V |
| $V_{\text {REF }}(+)$ Voltage，Top of Ladder | Measured at REF（ + ） |  |  | $V_{\text {cc }}$ | $\mathrm{V}_{\mathrm{CC}}+0.01$ | V |
| $\frac{V_{\text {REF }}(+)+V_{\text {REF }}(-)}{2} \text { Voltage },$ |  |  | $V_{C C / 2}-0.1$ | $\mathrm{V}_{\mathrm{cc} / 2}$ | $V_{C C / 2}+0.01$ | V |
| $V_{\text {REF }}(-)$ Voltage， Bottom of Ladder | Measured at REF（－） |  | －0．1 | 0 |  | V |
| loff，Off Channel | $\begin{aligned} & \text { ON Channel }=5 \mathrm{~V} \\ & \text { OFF Channel }=0 \mathrm{~V} \end{aligned}$ | ADC0829BCN |  |  | $\pm 400$ | $n \mathrm{~A}$ |
| Leakage Current（Note 6） |  | ADC0829CCN |  |  | $\pm 1$ | $\mu \mathrm{A}$ |
| Ion，On Channel | ON Channel＝OV <br> OFF Channel $=5 \mathrm{~V}$ | ADC0829BCN |  |  | $\pm 400$ | nA |
| Leakage Current（Note 6） |  | ADC0829CCN |  |  | $\pm 1$ | $\mu \mathrm{A}$ |

AC Characteristics $\mathrm{V}_{C C}=\mathrm{V}_{\text {REF }}(+)=5 \mathrm{~V}, \mathrm{t}_{\mathrm{f}}=\mathrm{t}_{\mathrm{t}}=20 \mathrm{~ns}$ and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$（Note 7）inless otherwise noted．

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{CrC}}\left(\phi_{2}\right), \phi_{2}$ Clock Cycle Time（ $1 / \mathrm{f}_{\phi 2}$ ） |  | 0.943 |  | 10.0 | $\mu \mathrm{s}$ |
| PW ${ }^{( }\left(\phi_{2}\right), \phi_{2}$ Clock Pulse Width，High |  | 440 |  |  | ns |
| PW ${ }_{\text {L }}\left(\phi_{2}\right), \phi_{2}$ Clock Pulse Width，Low |  | 410 |  |  | ns |
| $\mathrm{tr}_{\mathrm{r}}\left(\phi_{2}\right), \phi_{2}$ Rise Time |  |  |  | 25 | ns |
| $\mathrm{t}_{\mathrm{f}}\left(\phi_{2}\right), \phi_{2}$ Fall Time |  |  |  | 30 | ns |
| $t_{\text {AS }}$ ，Address Set Up Time | RS1，R／W，$\overline{\text { CS }}$ | 145 |  |  | ns |
| todn，Data Delay（Read） | DB0－DB7 |  |  | 335 | ns |
| $t_{\text {DSW，}}$ ，Data Delay Setup（Write） | DB0－DB7 | 185 |  |  | ns |
| $t_{\text {AH，}}$ ，Address Hold Time | RS1，R／俭，CE | 20 |  |  | ns |
| tohw，Input Data Hold Time | DB0－DB7 | 20 |  |  | ns |
| tDHR，Output Data Hold Time | DB0－DB7 | 10 |  |  | ns |
| Analog Channel Settling Time |  | 32 |  |  | Clocks |
| $\mathrm{t}_{\mathrm{c}}$ ，Conversion Time |  | 256 |  |  | Clocks |

Digital and DC Characteristics $\mathrm{V}_{C C}=4.5 \mathrm{~V}$ to 5.5 V and $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 85^{\circ} \mathrm{C}$ unless otherwise noted.

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Bus Control Inputs (R/W, ENABLE $\overline{\text { RESET, RS1, }} \overline{\mathrm{CS}}$ ) and Peripheral Inputs (P0-P5) |  |  |  |  |  |
| $\mathrm{V}_{\text {IN }}(1)$, Logical "1" Input Voltage |  | 2.0 |  |  | V |
| $\mathrm{V}_{\text {IN }}(0)$, Logical " 0 " Input Voltage |  |  |  | 0.8 | V |
| $\mathrm{I}_{\mathrm{i}}$, Input Leakage Current |  |  |  | $\pm 1$ | $\mu \mathrm{A}$ |
| $\phi_{2}$ CLOCK INPUT |  |  |  |  |  |
| $V_{\text {IN }}(1)$, Logical "1" Input Voltage |  | $\mathrm{V}_{\mathrm{CC}}-0.8$ |  |  | V |
| $\mathrm{V}_{\text {IN }}(0)$, Logical ' 0 ', Input Voltage |  |  |  | 0.4 | V |
| Data Bus (DB0-DB7) |  |  |  |  |  |
| $V_{\text {IN }}(1)$, Logical "1" Input Voltage |  | 2.0 |  |  | V |
| $V_{\text {IN }}(0)$, Logical " 0 " Input Voltage |  |  |  | 0.8 | V |
| Iout, TRI-STATE © Output Current | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |  |  | -10 | $\mu \mathrm{A}$ |
|  | $\mathrm{V}_{\text {OUT }}=5 \mathrm{~V}$ |  |  | 10 | $\mu \mathrm{A}$ |
| $V_{\text {OUT }}(1)$, Logical "1" Output Voltage | $\mathrm{I}_{\text {OUT }}=-1.6 \mathrm{~mA}$ | 2.4 |  |  | V |
| $\mathrm{V}_{\text {OUT }}(0)$, Logical " 0 " Output Voltage | $\mathrm{l}_{\text {OUT }}=1.6 \mathrm{~mA}$ |  |  | 0.4 | V |
| Power Supply Requirements |  |  |  |  |  |
| ICC, Supply Current |  |  |  | 10 | mA |

Note 1: Absolute Maximum Ratings are those values beyond which the life of device may be impaired.
Note 2: All voltages are measured with respect to ground.
Note 3: Total unadjusted error includes offset, full-scale, linearity, and multiplexer error.
Note 4: For $V_{I N}(-) \geq V_{\mathbb{N}}(+)$ the digital output code will be 00000000 . Two on-chip diodes are tied to each analog input, which will forward-conduct for analog input voltages one diode drop below ground or one diode drop greater than $\mathrm{V}_{\mathrm{CC}}$ supply. Be careful during testing at low $\mathrm{V}_{\mathrm{Cc}}$ levels ( 4.5 V ), as high level analog inputs $(5 \mathrm{~V})$ can cause this input diode to conduct, especially at elevated temperatures, and cause errors for analog inputs near full-scale. The spec allows 100 mV forward bias of either diode. This means that as long as the analog $V_{I N}$ does not exceed the supply voltage by more than 100 mV , the output code will be correct. To achieve an absolute $0 V_{D C}$ to $5 V_{D C}$ input voltage range will therefore require a minimum supply voltage of $4.90 \mathrm{~V}_{\mathrm{DC}}$ over temperature variations, initial tolerance 'and loading
Note 5: Typicals are at $25^{\circ} \mathrm{C}$ and represent most likely parametric norm.
Note 6: Off channel leakage current is measured after the channel selection.
Note 7: The temperature coefficient is $0.3 \% /{ }^{\circ} \mathrm{C}$.

## Timing Diagram



## Pin Description

## ANALOG AND DIGITAL INPUTS

CHO，CH2－CH5－These are dedicated analog inputs．They are fed directly to the internal 12 to 1 multiplexer which feeds the A／D converter．

P0－P5／CH6－CH11－These 6 pins are dual purpose and may be used as either TTL compatible digital inputs，or analog inputs．When used as digital inputs they may be read via the discrete input register．When they are used as analog inputs they function like $\mathrm{CH}-\mathrm{O}, \mathrm{CH} 2-5$ ．

## MICROPROCESSOR INTERFACE SIGNALS

DB0－DB7－The bi－directional data lines for the data bus connect to the $\mu \mathrm{P}$＇s main data bus to enable data transfer to and from the $\mu \mathrm{P}$ ．DB0－DB7 remain in a high impedance state unless the ADC0829 is read．
$\phi_{2}$ Clock－This signal is used for two purposes．First it syn－ chronizes data transfer in and out of the ADC．Second，it is the master clock for the A／D converter logic and all other timing signals are derived from it．
R／W－The read／write pin controls the direction of data transfer on DO－D7．
RESET－A low on this pin forces the ADC0829 into a known state．The start bit is cleared，Channel CHO is select－ ed and the internal byte counter is reset to the MS Byte．The A／D data register is not reset．Reset must be held low for at least three clocks．
CS－Chip Select must be low in order for data transfer be－ tween the ADC0829 and the $\mu \mathrm{P}$ to occur．
RS1－The Register Select pin is used to address the inter－ nal registers．

## POWER SUPPLY PINS

$\mathbf{V}_{\text {CC }}$ —This is the positive 5 V supply pin．It powers the digital load and the sample data comparator．Care should be exer－ cised to ensure that supply noise on this pin is adequately filtered，by using a bypass capacitor from $V_{C C}$ to $D_{G N D}$ ．
$\mathrm{D}_{\mathrm{GND}}$－Digital ground should be connected to the systems digital ground．
$\mathbf{V}_{\text {REF }}$ and $\mathbf{A}_{\text {GND }}$－The positive reference pin attaches to the top of the 256R resistor ladder and sets the full scale conversion voltage value．The $\mathrm{A}_{\mathrm{GND}}$ connects to the bot－ tom of the ladder．The conversion result is ratiometric to $V_{\text {REF }}-A_{G N D}$ and hence both $V_{\text {REF }}$ and $A_{G N D}$ should be noise free．Ideally the $V_{\text {REF }}$ and $A_{G N D}$ should be single point connected to the analog transducer＇s supply．The $V_{\text {REF }}$ and $A_{G N D}$ voltages typically are 5 V and Ground but they may be varied so long as $\left(V_{\text {REF }}-A_{G N D}\right) / 2=$ $\mathrm{V}_{\mathrm{Cc}} / 2 \pm 0.1 \mathrm{~V}$ ．

## Functional Description

## ，

## 1．0 CONTROL LOGIC

The Control Logic interprets the microprocessor control sig－ nals and decodes these signals to perform the actual func－ tions of selecting，reading，writing，enabling the outputs，etc．

## 2．0 STATE DESCRIPTIONS

There are three internal states within the A／D converter：the NO OP state；the sample state；and the converting state．
The NO OP state is a stable state since the external stimu－ lus（e．g．start conversion signal）is needed for a state tran－ sition．
The first transient state is sampling the input．The first 32 clocks of the conversion are used for acquiring the channel； this settling time allows any transients to decay before con－ version begins．The second transient state is the actual con－ version．The conversion is completed in 256 clocks and the conversion results register is updated．The converter then returns to the stable NO OP state awaiting further instruc－ tions．
The device has no comparator bias current and draws mini－ mal power during the NO OP state．

## 3．0 INITIALIZATION

The device is initialized by an active low on RESET．All out－ puts are initialized to the inactive state and the converter placed in its NO OP state．The data register is not affected by RESET．System TRI－STATE outputs are initialized to the high impedance state．

## 4．0 CONVERSION CONTROL

The program normally initiates a conversion cycle with a double write command．（See control word format．）The con－ trol word selects a channel，configures the peripheral I／O， and provides peripheral data information．The conversion is initiated by setting the SC bit in the control word high．
The converter then resets the start conversion bit and be－ gins the conversion cycle．
When the conversion is complete and the new conversion results transferred to the data register，the status bit is set． The status bit is not reset when the conversion status is read．A full double byte write into the control word will reset the status bit，or a low level at master RESET．
If a new conversion command occurs during a conversion， the conversion is aborted and a new channel acquisition phase will immediately begin．

## 5．0 CONTROL STRUCTURE

The control logic continually monitors the control bus wait－ ing for $\overline{\mathrm{CS}}$ to go low and $\phi_{2}$ to go high．When this condition occurs，the internal decoder，which has already selected the proper function，activitates．
The byte counter will always select the most significant（MS） half first，and the least significant（LS）half second．Single byte instructions will always access the MSB portion of any word．After a single byte instruction the byte counter will return to the MSB portion of a word when CS is high for a full clock cycle．A 16 －bit read or write is accomplished by using a 16 －bit load or store instruction which transfers each byte on consecutive clock cycles．This timing is shown in Figure 1．A single byte instruction is especially useful for reading the status bit during a polled interrupt．Figure 2 shows the basic $A / D$ conversion timing sequence and flow．

Functional Description (Continued)


FIGURE 1. Timing for a Typical $\mu$ P 8 Byte Access

(1) Start conversion
(Q) Set Sc bitional
(1) Leno adopisss
(2) analog input setrling time allows intirmal multiplexer to select a channet and STABLUZE (-32 CLOCKS).
(3)ND CONVERSION TIME (-256 CLOCKS)
(4) Read end of conversion data
(3) EOC AIT READ IF A I CONVERSION COMPLETE.
(b) ado data recisteg read, if eoc $=1$, then mew vaud data.

## Functional Description (Continued)

### 6.0 WORD FORMAT

### 6.1 Control Register Word Format



| X: | Don't Care |
| :---: | :--- |
| SC: | Start Conversion |
|  | $1=$ Start new conversion |
|  | $0=$ Do not start new conversion |
| CH3-CHO: | Channel Address |
| Hex Value | Definition |
| 0 | Select CHO |
| 1 | Select $\mathrm{V}_{\text {ref }}(+$ ) |
| $2-5$ | Select Channels CH2-CH5 |
| $6-9$ | Undefined |
| A-F | Select $\mathrm{CH} 7-\mathrm{CH} 10$ |

### 6.2 Conversion Results Register Word Format

|  |  | ${ }_{5}$ | SB | Vor |  | ${ }_{1}$ |  | $\mathrm{DB}_{7}$ |  |  | $\begin{aligned} & S B V \\ & D B_{4} \end{aligned}$ | $\begin{aligned} & \mathrm{IOR} \\ & \mathrm{DB}_{3} \end{aligned}$ |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| S | 0 | 0 | 0 | 0 | 0 | 0 | 0 | $\mathrm{C}_{7}$ | $\mathrm{C}_{6}$ | $\mathrm{C}_{5}$ | $\mathrm{C}_{4}$ | $\mathrm{C}_{3}$ | $\mathrm{C}_{2}$ | $\mathrm{C}_{1}$ |  |

$$
\begin{array}{cl}
\mathrm{S}: & \begin{array}{l}
\text { Status } \\
1
\end{array} \\
& =\text { Data is valid } \\
& \text { (conversion complete) } \\
& 0=\text { Data is not valid } \\
\mathrm{C}_{7}-\mathrm{C}_{0}: & 8 \text { bit converted result }
\end{array}
$$

### 6.3 Discrete Input Word Format



Status of channel address Status of P5-PO interpreted as discrete digital inputs

ADU ADDRESS SELECTION

| CSO* | R/W | RSI | Description |
| :---: | :---: | :---: | :---: |
| 1 | X | X | Do not respond |
| 0 | 0 | 0 | Write NO OP |
| 0 | 0 | 1 | Write Control Word |
| 0 | 1 | 0 | Read Conversion Results |
| 0 | 1 | 1 | Read Discrete Inputs |

Note: All words are transferred as two 8-bit bytes, MSB transferred first LSB transferred second.

### 7.0 ANALOG TO DIGITAL CONVERTER

The ADC0829 A/D Converter is composed of three major sections: the successive approximation register (SAR); the 256R ladder and analog decoder; and the sample-data comparator.

### 7.1 Successive Approximation

The analog signal at the A/D input is compared eight times to various ladder voltages to determine which of the 256 voltages in the ladder most closely approximates the input voltage. This stochastic technique is accomplished by converging on the proper tap in the ladder by simple iterative convergence. There are nine posting registers in the SAR which contain the position of the bit being tested and eight latching registers which remember if the comparison was high or low. Starting with the MSB and continuing downward each bit is set high by the posting register. The analog tree decoder selects the corresponding tap in the ladder and the $A / D$ input is compared to that voltage. If the comparison is positive the latch remains set, so higher voltages in the ladder are checked next. If the comparison is negative the bit is reset so lower ladder voltages are sought.
After all eight comparisons are made, the contents of the latching register are transferred to a data register, thus the A/D can perform a new conversion while the previous results remain available.

### 7.2 256R Ladder

The ladder is a very accurate voltage divider which divides the reference voltage into 256 equal steps. Special consideration was given to the ladder terminations at each end, and also the center, to ensure consistent and accurate voltage steps. The use of a 256R ladder guarantees monotonicity since only a single voltage gradient across the ladder exists. Shorted or unequal resistors in the ladder may cause non-uniform steps but cannot cause a nonmonotonic response so often fatal in closed loop system applications. (See Figure 3.)


TL/F/5508-6
FIGURE 3. Resistor Ladder and Switch Tree

## Functional Description (Continued)

Actually of the 256 resistors in the ladder, 254 have the same value while the end point resistors are equal to 1 $1 / 2 R$ and $1 / 2 R$. This ensures the system output characteristic is symmetrical with the zero and full scale points of its input to output, or transfer curve.
The tree decoder routes the 256 voltages from the ladder to a single point at the comparator input. This allows comparisons between the A/D input and any voltage the SAR directs the decoder to route to the comparator.
Since the ladder is dependent upon only the matching of resistors, the voltages it generates are very stable with temperature and have excellent repeatability and long term drift.

### 8.0 MULTIPLEXER

### 8.1 Analog Inputs

The analog multiplexer selects one of 11 channels and directs them to the input of the A/D converter. The multiplexer was designed to minimize the effects of leakage currents and multiplexer output capacitance.
Special input protection is used to prevent damage from static voltages or voltages exceeding the specified range from -0.3 V to $\mathrm{V}_{\mathrm{CC}}+0.3 \mathrm{~V}$. However, normal precautions are recommended to avoid such situations whenever possible.

### 8.2 Digital Inputs

Six of the analog inputs can also be used as digital inputs to sense TTL voltage levels. Care must be taken when these inputs are interpreted since TTL levels may not always be present.

### 8.3 A/D Comparator

Probably the most important section of the A/D converter is the comparator since the comparator's offset voltage and stability determine the converter's ultimate accuracy. The low voltage offset of the chopper-stabilized comparator of this converter optimizes performance by minimizing temperature dependent input offset errors as well as drift.
The dc signal appearing at the amplifier input is converted to an ac signal, amplified by an ac amplifier and restored to a dc signal. The drift of the comparator is minimized since
the drift signal is a dc component blocked by the ac amplifier. The comparator has very high input impedance to dc voltages since it looks like a capacitor. Because the comparator is chopping the dc voltages at the input, the difference between the A/D input voltage and ladder voltage appears on the comparator's input capacitor. The input voltage difference, chopping frequency, and comparator input capacitor causes a CVF current. The CVF current is a small bias current which will not produce any error when the A/D input is connected to a low impedance voltage source. If the voltage source has an output impedance of less than 10k, the error is still insignificant since the bias current exponentially decays.
Adding a capacitor to the input of the comparator integrates the exponential charging current converting it into dc bias current. (See Figure 1.) Two main considerations on the integration capacitor are charge sharing with a filter capacitor and settling time.

### 9.0 BUS INTERFACE

The ADC0829 communicates to the microprocessor through an 8-bit I/O port. The I/O port is composed of a TTL to CMOS buffer and a TRI-STATE output driver.
The TTL to CMOS Buffer translates the TTL voltage levels into CMOS levels very rapidly and is quite stable with supply and temperature. The buffer has a small amount of hysteresis (about 100 mV ) to improve both noise immunity and internal rise and fall times.
The TRI-STATE bus driver is a bipolar and N -channel pair that easily drive the bus capacitance. Since the bus drivers collectively can sink or source a quarter of an amp total, a non-overlap circuit is used which guarantees that only one of the two drive transistors is on at a time.
Since this output drives the bus capacitance, even the nonoverlapping circuit cannot prevent noise on $V_{C C}$. The amount of noise depends on the $V_{C C}$ current used to charge the bus capacitance.
The external filter capacitor on $V_{C C}$ provides some of the transient current while the bus is being driven. A capacitor with good ac characteristics and low series resistance is a good choice to prevent $V_{C C}$ transients from affecting accuracy.

## Application Information



TL/F/5508-7


TL/F/5508-8


Data Bus Test Circuit


Typical Application


## ADC0831, ADC0832, ADC0834 and ADC0838 (COP431, COP432, COP434 and COP438) 8-Bit Serial I/O A/D Converters with Multiplexer Options

## General Description

The ADC0831 series are 8 -bit successive approximation A/D converters with a serial I/O and configurable input multiplexers with up to 8 channels. The serial I/O is configured to comply with the NSC MICROWIRETM serial data exchange standard for easy interface to the COPSTM family of processors, and can interface with standard shift registers or $\mu$ Ps.
The 2-, 4- or 8-channel multiplexers are software configured for single-ended or differential inputs as well as channel assignment.
The differential analog voltage input allows increasing the common-mode rejection and offsetting the analog zero input voltage value. In addition, the voltage reference input can be adjusted to allow encoding any smaller analog voltage span to the full 8 bits of resolution.

## Features

- NSC MICROWIRE compatible-direct interface to COPS family processors
- Easy interface to all microprocessors, or operates "stand-alone"
- Operates ratiometricailly or with $5 V_{D C}$ voltage reference
- No zero or full-scale adjust required
- 2-, 4- or 8-channel multiplexer options with address logic
- Shunt regulator allows operation with high voltage supplies
- 0 V to 5 V input range with single 5 V power supply
- Remote operation with serial digital data link
- T2L/MOS input/output compatible
- $0.3^{\prime \prime}$ standard width, 8-, 14- or 20-pin DIP package


## Key Specifications

| - Resolution | 8 Bits |
| :--- | ---: |
| - Total Unadjusted Error | $\pm 1 / 2 \mathrm{LSB}$ and $\pm 1 \mathrm{LSB}$ |
| - Single Supply | 5 VDC |
| - Low Power | 15 mW |
| - Conversion Time | $32 \mu \mathrm{~s}$ |

## Typical Application



TL/H/5583-1


## Converter and Multiplexer Electrical Characteristics (Continued)

The following specifications apply for $\mathrm{V}_{C C}=\mathrm{V}^{+}=5 \mathrm{~V}$, and $\mathrm{f}_{\mathrm{CLK}}=250 \mathrm{kHz}$ unless otherwise specified. Boldface limits apply from $T_{\text {MIN }}$ to $T_{M A X}$; all other limits $T_{A}=T_{j}=25^{\circ} \mathrm{C}$.

| Parameter | Conditions | ADC083_BJADC083_BCJADC083_CCJ |  |  | $\begin{aligned} & \text { ADC083_BCN } \\ & \text { ADC083_CCN } \end{aligned}$ |  |  | Limit Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Typ (Note 5) | Tested Limit (Note 6) | Design Limit (Note 7) | Typ (Note 5) | Tested Limit (Note 6) | Design Limit (Note 7) |  |
| DIGITAL AND DC CHARACTERISTICS |  |  |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{IN}(1)}$, Logical "1" Input Voltage (Min) | $\mathrm{V}_{C C}=5.25 \mathrm{~V}$ |  | 2.0 |  | . | 2.0 | 2.0 | V |
| $\mathrm{V}_{\text {iN(0) }}$, Logical " 0 " Input Voltage (Max) | $\mathrm{V}_{C C}=4.75 \mathrm{~V}$ |  | 0.8 |  |  | 0.8 | 0.8 | V |
| $\operatorname{IIN}^{(1)}$, Logical " 1 " Input Current (Max) | $\mathrm{V}_{\text {IN }}=5.0 \mathrm{~V}$ | 0.005 | 1 |  | 0.005 |  | 1 | $\mu \mathrm{A}$ |
| IIN(0), Logical "0" Input Current (Max) | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$ | -0.005 | -1 |  | -0.005 |  | -1 | $\mu \mathrm{A}$ |
| VOUT(1), Logical " 1 " Output Voltage (Min) | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=4.75 \mathrm{~V} \\ & \text { lout }=-360 \mu \mathrm{~A} \\ & \text { lout }=-10 \mu \mathrm{~A} \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 2.4 \\ & 4.5 \\ & \hline \end{aligned}$ |  |  | $\begin{aligned} & 2.8 \\ & 4.6 \\ & \hline \end{aligned}$ | $\begin{array}{r} 2.4 \\ .4 .5 \\ \hline \end{array}$ | $\begin{aligned} & v \\ & v \end{aligned}$ |
| Vout(0), Logical "0" Output Voltage (Max) | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=4.75 \mathrm{~V} \\ & \mathrm{l}_{\mathrm{OUT}}=1.6 \mathrm{~mA} \end{aligned}$ |  | 0.4 |  |  | 0.34 | 0.4 | V |
| IOUT, TRI-STATE Output Current (Max) | $\begin{aligned} & V_{\text {OUT }}=0 \mathrm{~V} \\ & V_{\text {OUT }}=5 \mathrm{~V} \end{aligned}$ | $\begin{gathered} -0.01 \\ 0.01 \\ \hline \end{gathered}$ | $\begin{gathered} -3 \\ 3 \\ \hline \end{gathered}$ |  | $\begin{gathered} -0.01 \\ 0.01 \\ \hline \end{gathered}$ | $\begin{gathered} -0.3 \\ 0.3 \\ \hline \end{gathered}$ | $\begin{gathered} -3 \\ 3 \\ \hline \end{gathered}$ | $\begin{aligned} & \mu \mathrm{A} \\ & \mu \mathrm{~A} \\ & \hline \end{aligned}$ |
| Isource, Output Source Current (Min) | $V_{\text {OUT }}=0 \mathrm{~V}$ | -14 | -6.5 |  | -14 | -7.5 | -6.5 | mA |
| $I_{\text {SINK, Output Sink Current (Min) }}$ | $V_{O U T}=V_{C C}$ | 16 | 8.0 |  | 16 | 9.0 | 8.0 | mA |
| ```ICC, Supply Current (Max) ADC0831, ADC0834, ADC0838 ADC0832``` | Includes Ladder Current | 1 3 | 2.5 7.2 | . | 1 3 |  | 2.5 7.2 | mA mA |

AC Characteristics The following specifications apply for $V_{C C}=5 V_{,} t_{r}=t_{f}=20 \mathrm{~ns}$ and $25^{\circ} \mathrm{C}$ unless otherwise specified.

| Parameter |  | Conditions | $\begin{aligned} & \text { Typ } \\ & \text { (Note 4) } \end{aligned}$ | Tested Limit (Note 5) | Design Limit (Note 6) | Limit Unlts |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $f_{\text {flk }}$, Clock Frequency | Min |  |  | 10 |  | kHz |
|  | Max |  |  |  | 400 | kHz |
| $\mathrm{t}_{\mathrm{c}}$, Conversion Time |  | Not including MUX Addressing Time |  | 8 |  | 1/f fLK |
| Clock Duty Cycle (Note 7) | Min |  |  |  | 40 | \% |
|  | Max |  |  |  | 60 | \% |
| tsET-Up, CS Falling Edge or Data Input Valid to CLK Rising Edge |  |  |  |  | 250 | ns |
| thold $^{\text {H }}$ Data Input Valid after CLK Rising Edge |  |  |  |  | 90 | ns |
| tCSPW, Minimum $\overline{\mathrm{CS}}$ High Internal |  |  | 35 |  | 120 | ns |
| $\mathrm{t}_{\mathrm{pd} 1}, \mathrm{t}_{\mathrm{pd} 0}$-CLK Falling Edge to Output Data Valid (Note 8) |  | $\begin{aligned} & \hline \mathrm{C}_{\mathrm{L}}=100 \mathrm{pF} \\ & \text { Data MSB First } \\ & \text { Data LSB First } \end{aligned}$ | $\begin{aligned} & 650 \\ & 250 \\ & \hline \end{aligned}$ |  | $\begin{gathered} 1500 \\ 600 \\ \hline \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{t}_{1 \mathrm{H},} \mathrm{t}_{\mathrm{OH}}$,—Rising Edge of CS to Data Output and SARS Hi-Z |  | $\begin{aligned} & C_{L}=10 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \\ & \text { (see TRI-STATE }{ }^{\oplus} \text { Test Circuits) } \end{aligned}$ | 125 |  | 250 | ns |
| $\mathrm{C}_{\text {IN }}$, Capacitance of Logic Input |  |  | 5 |  |  | pF |
| Cout, Capacitance of Logic Outputs |  |  | 5 |  |  | pF |

Note 1: Absolute Maximum Ratings are those values beyond which the life of the device may be impaired
Note 2: All voltages are measured with respect to ground.
Note 3: An internal zener diode exists from $V_{C C}$ to $G N D$ on the $V+$ and $V_{C C}$ inputs. The breakdown of these zeners is approximately $7 V$. The $V+$ zener is intended to operate as a shunt regulator and connects to the $V_{C C}$ via a diode. When using this regulator to power the A/D, this diode guarantees the $V_{C C}$ input to be operating below the zener voltage ( $7 \mathrm{~V}-0.6 \mathrm{~V}$ ). It is recommended that a series resistor be used to limit the maximum current into the $\mathrm{V}+$ input.
Note 4: Total unadjusted error includes offset, full-scale, linearity, and muitiplexer errors.
Note 5: For $\mathrm{V}_{\mathbb{I}}(-) \geq \mathrm{V}_{\mathbb{N}}(+)$ the digital output code will be 00000000 . Two on-chip diodes are tied to each analog input (see Block Diagram) which will forward conduct for analog input voltages one diode drop below ground or one diode drop greater then the $\mathrm{V}_{\mathrm{Cc}}$ supply. Be careful, during testing at low $\mathrm{V}_{\mathrm{Cc}}$ levels ( 4.5 V ), as high level analog inputs ( 5 V ) can cause this input diode to conduct-especially at elevated temperatures, and cause errors for analog inputs near full-scale. The spec allows 50 mV forward bias of either diode. This means that as long as the analog $\mathrm{V}_{\mathbb{I}}$ does not exceed the supply voltage by more than 50 mV , the output code will be correct. To achieve an absolute $0 \mathrm{~V}_{\mathrm{DC}}$ to $5 \mathrm{~V}_{\mathrm{DC}}$ input voltage range will therefore require a minimum supply voltage of $4.950 \mathrm{~V}_{\mathrm{DC}}$ over temperature variations, initial tolerance and loading.
Note 6: Leakage current is measured with the clock not switching.
Note 7: A $40 \%$ to $60 \%$ clock duty cycle range insures proper operation at all clock frequencies. In the case that an available clock has a duty cycle outside of these limits, the minimum, time the clock is high or the minimum time the clock is low must be at least $1 \mu \mathrm{~s}$.
Note 8: Since data, MSB first, is the output of the comparator used in the successive approximation loop, an additional delay is built in (see Block Diagram) to allow for comparator response time.

## Typical Performance Characteristics




Power Supply Current vs ficlk


Linearity Error vs $V_{\text {REF }}$ Voltage


Output Current vs Temperature


Note: For ADC0832 and IREF
Leakage Current Test Circuit


TL/H/5583-3

TRI-STATE Test Circuits and Waveforms





Timing Diagrams

$\mathrm{t}_{1 \mathrm{H}}, \mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}$


Data Output Timing


ADC0831 Start Conversion Timing


TL/H/5583-4

*LSB first output not available on ADC0831

ADC0832 Timing


ADC̣0834 Timing





Connection Diagrams


ADC0832 2-Channel MUX
Dual-In-Line Package


COM internally connected to GND.
$V_{\text {REF }}$ internally connected to $\mathrm{V}_{\mathrm{CC}}$.

Dual-In-Line Package


COM internally connected to A GND

ADC0831 Single Differential Input Dual-In-Line Package


## Applications

### 1.0 MULTIPLEXER ADDRESSING

The design of these converters utilizes a sample-data comparator structure which provides for a differential analog input to be converted by a successive approximation routine.
The actual voltage converted is always the difference between an assigned " + " input terminal and a "-" input terminal. The polarity of each input terminal of the pair being converted indicates which line the converter expects to be the most positive. If the assigned " + " input is less than the " -" input the converter responds with an all zeros output code.
A unique input multiplexing scheme has been utilized to provide multiple analog channels with software-configurable single-ended, differential, or a new pseudo-differential option which will convert the difference between the voltage at any analog input and a common terminal. The analog signal conditioning required in transducer-based data acquisition systems is significantly simplified with this type of input-flexibility. One converter package can now handle ground referenced inputs and true differential inputs as well as signals with some arbitrary reference voltage.
A particular input configuration is assigned during the MUX addressing sequence, prior to the start of a conversion. The MUX address selects which of the analog inputs are to be enabled and whether this input is single-ended or differential. In the differential case, it also assigns the polarity of the channels. Differential inputs are restricted to adjacent channel pairs. For example channel 0 and channel 1 may be
selected as a different pair. Channel 0 or 1 cannot act differentially with any other channel. In addition to selecting differential mode the sign may also be selected. Channel 0 may be selected as the positive input and channel 1 as the negative input or vice versa. This programmability is best illustrated by the MUX addressing codes shown in the following tables for the various product options.
The MUX address is shifted into the converter through the DI line (because the ADC0831 contains only one differential input channel with a fixed polarity assignment, it does not require addressing).
The common input line on the ADC0838 can be used for a pseudo-differential input. In this mode, the voltage on this pin is treated as the "-" input for any of the other input channels. This voltage does not have to be analog ground; it can be any reference potential which is common to all of the inputs. This feature is most useful in single-supply application where all of the analog circuitry may be biased up to a potential other than ground and the output signals are all relative to this potential.

TABLE 1. MULTIPLEXER/PACKAGE OPTIONS

| Part <br> Number | Alternate <br> Part Number | Number of Analog Channels |  | Number of <br> Package Pins |
| :---: | :---: | :---: | :---: | :---: |
|  |  | Single-Ended | Differential |  |
| ADC0832 | COP432 | 1 | 1 | 8 |
| ADC0834 | COP434 | 2 | 1 | 8 |
| ADC0838 | COP438 | 4 | 2 | 14 |

ADC0831/ADC0832/ADC0834/ADC0838

Applications (Continued)
TABLE II. MUX ADDRESSING: ADC0838
Single-Ended MUX Mode

| MUX Address |  |  |  | Analog Single-Ended Channel \# |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\frac{\text { SGL/ }}{\overline{\text { DIF }}}$ | $\begin{aligned} & \text { ODDI } \\ & \text { SIGN } \end{aligned}$ |  | $\mathrm{CT}{ }_{0}$ | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | COM |
| 1 | 0 | 0 | 0 | + |  |  |  |  |  |  |  | - |
| 1 | 0 | 0 | 1 |  |  | $+$ |  |  |  |  |  | - |
| 1 | 0 | 1 | 0 |  |  |  |  | $+$ |  |  |  | - |
| 1 | 0 | 1 | 1 |  |  |  |  |  |  | + |  | - |
| 1 | 1 | 0 | 0 |  | $+$ |  |  |  |  |  |  | - |
| 1 | 1 | 0 | 1 |  |  |  | + |  |  |  |  | - |
| 1 | 1 | 1 | 0 |  |  |  |  |  | $+$ |  |  | - |
| 1 | 1 | 1 | 1 |  |  |  |  |  |  |  | + | - |

Differential MUX Mode

| MUX Address |  |  |  | Analog Differential Channel-Pair \# |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \overline{\text { SGL/ }} \\ & \overline{\mathrm{DIF}} \end{aligned}$ | $\begin{aligned} & \text { ODD/ } \\ & \text { SIGN } \end{aligned}$ | SELECT |  | 0 |  | 1 |  | 2 |  | 3 |  |
|  |  | 1 | 0 | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 |
| 0 | 0 | 0 | 0 | + | - |  |  |  |  |  |  |
| 0 | 0 | 0 | 1 |  |  | $+$ | - |  |  |  |  |
| 0 | 0 | 1 | 0 |  |  | . |  | + | - |  |  |
| 0 | 0 | 1 | 1 |  |  |  |  |  |  | + | - |
| 0 | 1 | 0 | 0 | - | $+$ |  |  |  |  |  |  |
| 0 | 1 | 0 | 1 |  |  | - | + |  |  |  |  |
| 0 | 1 | 1 | 0 |  |  |  |  | - | + |  |  |
| 0 | 1 | 1 | 1 |  |  |  |  |  |  | - | $+$ |

TABLE III. MUX ADDRESSING: ADC0834
Single-Ended MUX Mode

| MUX Address |  |  | Channel \# |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \text { SCL/ } \\ & \text { DIF } \end{aligned}$ | $\begin{aligned} & \text { ODD/ } \\ & \text { SIGN } \end{aligned}$ | SELECT | 0 | 1 | 2 | 3 |
|  |  | 1 |  |  |  |  |
| 1 | 0 | 0 | $+$ |  |  |  |
| 1 | 0 | 1 |  |  | + |  |
| 1 | 1 | 0 |  | $+$ |  |  |
| 1 | 1 | 1 |  |  |  | $+$ |

COM is internally tied to A GND
Differential MUX Mode

| MUX Address |  |  | Channel \# |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SGL/ <br> DIF | ODD/ <br> SIGN | SELECT | $\mathbf{0}$ | $\mathbf{1}$ | 2 | 3 |
| 0 | 0 | 0 |  | - |  |  |
| 0 | 0 | 1 |  |  | + | - |
| 0 | 1 | 0 | - | + |  |  |
| 0 | 1 | 1 |  |  | - | + |

TABLE IV. MUX ADDRESSING: ADC0832

Single-Ended MUX Mode

| MUX Address |  | Channel \# |  |
| :---: | :---: | :---: | :---: |
| SGL/ <br> DIF | ODD/ <br> SIGN | $\mathbf{0}$ | $\mathbf{1}$ |
| 1 | 0 | + |  |
| 1 | 1 |  | + |

COM is internally tied to A GND

Differential MUX Mode

| MUX Address |  | Channel \# |  |
| :---: | :---: | :---: | :---: |
| SGL// <br> DIF | ODD/ <br> SIGN | $\mathbf{0}$ | $\mathbf{1}$ |
| 0 | 0 | + | - |
| 0 | 1 | - | + |

## Applications (Continued)

Since the input configuration is under software control, it can be modified, as required, at each conversion. A channel can be treated as a single-ended, ground referenced input for one conversion; then it can be reconfigured as part of a differential channel for another conversion. Figure 1 illustrates the input flexibility which can be achieved.
The analog input voltages for each channel can range from 50 mV below ground to 50 mV above $\mathrm{V}_{\mathrm{CC}}$ (typically 5 V ) without degrading conversion accuracy.

### 2.0 THE DIGITAL INTERFACE

A most important characteristic of these converters is their serial data link with the controlling processor. Using a serial communication format offers two very significant system improvements; it allows more function to be included in the converter package with no increase in package size and it can eliminate the transmission of low level analog signals by locating the converter right at the analog sensor; transmit-


ting highly noise immune digital data back to the host processor.
To understand the operation of these converters it is best to refer to the Timing Diagrams and Functional Block Diagram and to follow a complete conversion sequence. For clarity a separate diagram is shown of each device.

1. A conversion is initiated by first pulling the $\overline{\mathrm{CS}}$ (chip select) line low. This line must be held low for the entire conversion. The converter is now waiting for a start bit and its MUX assignment word.
2. A clock is then generated by the processor (if not provided continuously) and output to the A/D clock input.
3. On each rising edge of the clock the status of the data in (DI) line is clocked into the MUX address shift register. The start bit is the first logic "1" that appears on this line (all leading zeros are ignored). Following the start bit the converter expects the next 2 to 4 bits to be the MUX assignment word.

FIGURE 1. Analog Input Multiplexer Options for the ADC0838

## Applications (Continued)

4. When the start bit has been shifted into the start location of the MUX register, the input channel has been assigned and a conversion is about to begin. An interval of 1 full clock period (where nothing happens) is automatically inserted to allow the selected MUX channel to settle. The SAR status line goes high at this time to signal that a conversion is now in progress and the DI line is disabled (it no longer accepts data).
5. The data out (DO) line now comes out of TRI-STATE and provides a leading zero for this one clock period of MUX settling time.
6. When the conversion begins, the output of the SAR comparator, which indicates whether the analog input is greater than (high) or less than (low) each successive voltage from the internal resistor ladder, appears at the DO line on each falling edge of the clock. This data is the result of the conversion being shifted out (with the MSB coming first) and can be read by the processor immediately.
7. After 8 clock periods, the conversion is completed and the SAR status line returns low to indicate this.
8. If the programmer prefers, the data can be provided in an LSB first format [this makes use of the shift enable ( $\overline{\mathrm{SE}}$ ) control line]. All 8 bits of the result are stored in an output shift register. On devices which do not include the SE control line, the data, LSB first, is automatically shifted out the DO line, after the MSB first data stream. The DO line then goes low and stays low until $\overline{C S}$ is returned high. On the ADC0838 the SE line is brought out and if held high, the value of the LSB remains valid on the DO line. When $\overline{S E}$ is forced low, the data is then clocked out LSB first. The ADC0831 is an exception in that its data is only output in MSB first format.
9. All internal registers are cleared when the $\overline{\mathrm{CS}}$ line is high. If another conversion is desired, $\overline{\mathrm{CS}}$ must make a high to low transition followed by address information.

a) Ratlometric

The DI and DO lines can be tied together and controlled through a bidirectional processor I/O bit with one wire. This is possible because the DI input is only "looked-at" during the MUX addressing interval while the DO line is still in a high impedance state.
All of the logic inputs can be taken to 15 V independent of the magnitude of the supply voltage, $\mathrm{V}_{\mathrm{CC}}$.

### 3.0 REFERENCE CONSIDERATIONS

The voltage applied to the reference input to these converters defines the voltage span of the analog input (the difference between $\mathrm{V}_{\operatorname{IN}(\text { MAX })}$ and $\left.\mathrm{V}_{\operatorname{IN}(\mathrm{MIN})}\right)$ over which the 256 possible output codes apply. The devices can be used in either ratiometric applications or in systems requiring absolute accuracy. The reference pin must be connected to a voltage source capable of driving the reference input resistance of typically $2.4 \mathrm{k} \Omega$. This pin is the top of a resistor divider string used for the successive approximation conversion.
In a ratiometric system, the analog input voltage is proportional to the voltage used for the A/D reference. This voltage is typically the system power supply, so the VREF pin can be tied to $V_{C C}$ (done internally on the ADC0832). This technique relaxes the stability requirements of the system reference as the analog input and A/D reference move together maintaining the same output code for a given input condition.
For absolute accuracy, where the analog input varies between very specific voltage limits, the reference pin can be biased with a time and temperature stable voltage source. The LM385 and LM336 reference diodes are good low current devices to use with these converters.
The maximum value of the reference is limited to the $\mathrm{V}_{\mathrm{CC}}$ supply voltage. The minimum value, however, can be quite small (see Typical Performance Characteristics) to allow direct conversions of transducer outputs providing less than a 5 V output span. Particular care must be taken with regard to noise pickup, circuit layout and system error voltage sources when operating with a reduced span due to the increased sensitivity of the converter (1 LSB equals $\mathrm{V}_{\mathrm{REF}} /$ 256).


TL/H/5583-10
b) Absolute with a Reduced Span

FIGURE 2. Reference Examples

## Applications (Continued)

### 4.0 THE ANALOG INPUTS

The most important feature of these converters is that they can be located right at the analog signal source and through just a few wires can communicate with a controlling processor with a highly noise immune serial bit stream. This in itself greatly minimizes circuitry to maintain analog signal accuracy which otherwise is most susceptible to noise pickup. However, a few words are in order with regard to the analog inputs should the input be noisy to begin with or possibly riding on a large common-mode voltage.
The differential input of these converters actually reduces the effects of common-mode input noise, a signal common to both selected " + " and " - " inputs for a conversion ( 60 Hz is most typical). The time interval between sampling the "+" input and then the "-" input is $1 / 2$ of a clock period. The change in the common-mode voltage during this short time interval can cause conversion errors. For a sinusoidal common-mode signal this error is:

$$
V_{\text {error }}(\max )=V_{\text {peak }}\left(2 \pi f_{\mathrm{CM}}\right)\left(\frac{0.5}{f_{\mathrm{CLK}}}\right)
$$

where $\mathrm{f}_{\mathrm{CM}}$ is the frequency of the common-mode signal,
$V_{\text {peak }}$ is its peak voltage value
and fCLK, is the A/D clock frequency.
For a 60 Hz common-mode signal to generate a $1 / 4$ LSB error ( $\approx 5 \mathrm{mV}$ ) with the converter running at 250 kHz , its peak value would have to be 6.63 V which would be larger than allowed as it exceeds the maximum analog input limits.
Due to the sampling nature of the analog inputs short spikes of current enter the " + " input and exit the " - " input at the clock edges during the actual conversion. These currents decay rapidly and do not cause errors as the internal comparator is strobed at the end of a clock period. Bypass capacitors at the inputs will average these currents and cause an effective DC current to flow through the output resistance of the analog signal source. Bypass capacitors should not be used if the source resistance is greater than $1 \mathrm{k} \Omega$.
This source resistance limitation is important with regard to the DC leakage currents of input multiplexer as well. The worst-case leakage current of $\pm 1 \mu \mathrm{~A}$ over temperature will create a 1 mV input error with a $1 \mathrm{k} \Omega$ source resistance. An op amp RC active low pass filter can provide both impedance buffering and noise filtering should a high impedance signal source be required.

### 5.0 OPTIONAL ADJUSTMENTS

### 5.1 Zero Error

The zero of the A/D does not require adjustment. If the minimum analog input voltage value, $\mathrm{V}_{\mathbb{N}(\mathrm{MIN}) \text {, is not ground, }}$ a zero offset can be done. The converter can be made to output 00000000 digital code for this minimum input voltage by biasing any $\mathrm{V}_{\mathbb{I N}}(-)$ input at this $\mathrm{V}_{\mathbb{I N}(M / \mathbb{N})}$ value. This utilizes the differential mode operation of the A/D.
The zero error of the A/D converter relates to the location of the first riser of the transfer function and can be measured by grounding the $\mathrm{V}_{\mathbb{N}}(-)$ input and applying a small magnitude positive voltage to the $\mathrm{V}_{\mathrm{IN}}(+)$ input. Zero error is the difference between the actual DC input voltage which is necessary to just cause an output digital code transition from 00000000 to 00000001 and the ideal $1 / 2$ LSB value $\left(1 / 2 \mathrm{LSB}=9.8 \mathrm{mV}\right.$ for $\mathrm{V}_{\text {REF }}=5.000 \mathrm{~V} \mathrm{VC}$ ).

### 5.2 Full-Scale

The full-scale adjustment can be made by applying a differential input voltage which is $11 / 2$ LSB down from the desired analog full-scale voltage range and then adjusting the magnitude of the $V_{\text {REF }}$ input or $V_{C C}$ for a digital output code which is just changing from 11111110 to 11111111.

### 5.3 Adjusting for an Arbltrary Analog Input Voltage Range

If the analog zero voltage of the A/D is shifted away from ground (for example, to accommodate an analog input signal which does not go to ground), this new zero reference should be properly adjusted first. A $V_{\mathbb{I N}}(+)$ voltage which equals this desired zero reference plus $1 / 2$ LSB (where the LSB is calculated for the desired analog span, $1 \mathrm{LSB}=$ ana$\log$ span/256) is applied to selected " + " input and the zero reference voltage at the corresponding "-" input should then be adjusted to just obtain the $00_{\text {HEX }}$ to $01_{\text {HEX }}$ code transition.
The full-scale adjustment should be made [with the proper $\mathrm{V}_{\mathrm{IN}}(-)$ voltage applied] by forcing a voltage to the $\mathrm{V}_{\mathbb{N}}(+)$ input which is given by:

$$
\mathrm{V}_{\mathrm{IN}}(+) \text { is adj }=\mathrm{V}_{\text {MAX }}-1.5\left[\frac{\left(\mathrm{~V}_{\mathrm{MAX}}-\mathrm{V}_{\mathrm{MIN}}\right)}{256}\right]
$$

where:

$$
V_{\mathrm{MAX}}=\text { the high end of the analog input range }
$$ and

$$
V_{\text {MIN }}=\text { the low end (the offset zero) of the analog }
$$ range.

(Both are ground referenced.)
The $V_{\text {REF }}$ (or $V_{C C}$ ) voltage is then adjusted to provide a code change from $\mathrm{FE}_{\text {HEX }}$ to $\mathrm{FF}_{\text {HEX }}$. This completes the adjustment procedure.

### 6.0 POWER SUPPLY

A unique feature of the ADC0838 and ADC0834 is the inclusion of a 6.8 V zener diode connected from the $\mathrm{V}^{+}$terminal to ground which also connects to the $\mathrm{V}_{\mathrm{CC}}$ terminal (which is the actual converter supply) through a silicon diode, as shown in Figure 3.


TL/H/5583-11
FIGURE 3. An On-Chip Shunt Regulator Diode

## Applications (Continued)

This zener is intended for use as a shunt voltage regulator to eliminate the need for any additional regulating components. This is most desirable if the converter is to be remotely located from the system power source. Figures 4 and 5 illustrate two useful applications of this on-board zener when an external transistor can be afforded.
An important use of the interconnecting diode between $\mathrm{V}^{+}$ and $V_{C C}$ is shown in Figures 6 and 7. Here, this diode is used as a rectifier to allow the $V_{C C}$ supply for the converter


FIGURE 4. Operating with a Temperature Compensated Reference


FIGURE 6. Generating $\mathbf{V}_{\mathbf{C C}}$ from the Converter Clock
to be derived from the clock. The low current requirements of the A/D $(\sim 3 \mathrm{~mA})$ and the relatively high clock frequencies used (typically in the range of $10 \mathrm{k}-400 \mathrm{kHz}$ ) allows using the small value filter capacitor shown to keep the ripple on the $V_{C C}$ line to well under $1 / 4$ of an LSB. The shunt zener regulator can also be used in this mode. This requires a clock voltage swing which is in excess of 7 V . A current limit for the zener is needed, either built into the clock generator or a resistor can be used from the CLK pin to the $V^{+}$ pin.


FIGURE 5. Using the A/D as the System Supply Regulator

TL/H/5583-12
FIGURE 7. Remote Sensing-Clock and Power on 1 Wire

Applications（Continued）
Digital Link and Sample Controlling Software for the Serially Oriented COP420 and the Bit Programmable I／O INS8048


```
COP CODING EXAMPLE
    Mnemonic Instruction
    LEI ENABLES SIO's INPUT AND OUTPUT
SC C=1
OGI GO=0(\overline{CS}=0)
CLRA CLEARS ACCUMULATOR
AISC 1 LOADS ACCUMULATOR WITH 1
XAS EXCHANGES SIO WITH ACCUMULATOR
    AND STARTS SK CLOCK
LDD LOADS MUX ADDRESS FROM RAM
    INTO ACCUMULATOR
NOP -
XAS LOADS MUX ADDRESS FROM
                            ACCUMULATOR TO SIO REGISTER
    \uparrow
    8INSTRUCTIONS
    \downarrow
XAS READS HIGH ORDER NIBBLE (4 BITS)
    INTO ACCUMULATOR
XIS PUTS HIGH ORDER NIBBLE INTO RAM
CLRA CLEARS ACCUMULATOR
RC C=0
XAS READS LOW ORDER NIBBLE INTO
    ACCUMULATOR AND STOPS SK
XIS PUTS LOW ORDER NIBBLE INTO RAM
OGI
LEI
GO=1(\overline{CS}=1)
DISABLES SIO's INPUT AND OUTPUT
```

Mnemonic
Instruction
START：ANL P1，\＃0F7H
MOV B，\＃5
MOV A，\＃ADDR
LOOP 1：
RRC A
JC ONE

ANL• P1，\＃OFEH
JMP CONT ；CONTINUE
；BIT＝1
ONE
CONT：
ORL
P1，\＃ 1
； $\mathrm{DI} \leftarrow 1$
CALL PULSE
DJNZ B，LOOP 1
CALL PULSE
MOV B，\＃8
LOOP 2：
CALL PULSE
IN A，P1
RRC A
RRC A
MOV A，C ；A $\leftarrow$ RESULT
RLC $A \quad ; A(0) \leftarrow$ BIT AND SHIFT
MOV C，A $\quad$ C $\leftarrow$ RESULT DJNZ B，LOOP 2 ；CONTINUE UNTIL DONE
RETR

PULSE：ORL P1，\＃04
NOP
1，
；SK $\leftarrow 1$
；DELAY
ANL P1，\＃OFBH ；SK $\leftarrow 0$
RET
；PULSE SK $0 \rightarrow 1 \rightarrow 0$ ；CONTINUE UNTIL DONE ；EXTRA CLOCK FOR SYNC ；BIT COUNTER $\leftarrow 8$ ；PULSE SK $0 \rightarrow 1 \rightarrow 0$ ；CY $\leftarrow$ DO
；PULSE SUBROUTINE

TL／H／5583－13
8048 CODING EXAMPLE

## Applications (Continued)

A "Stand-Alone" Hook-Up for ADC0838 Evaluation


For all other products tie to
pin functions as shown.


TL/H/5583-14

## Digitizing a Current Flow



Operating with Ratiometric Transducers


[^25]Span Adjust: $\mathbf{O V} \leq \mathbf{V}_{\mathbf{I N}} \leq \mathbf{3 V}$


Zero-Shift and Span Adjust: $\mathbf{2 V} \leq \mathbf{V}_{\mathbf{I N}} \leq \mathbf{5 V}$



Controller performs a routine to determine which input polarity ( 9 -bit example) or which channel pair (10-bit example) provides a non-zero output code. This information provides the extra bits.
a) 9-Bit A/D
b) 10 -Bit A/D

Protecting the Input


High Accuracy Comparators



Uses the pseudo-differential mode to keep the differential inputs constant with changes in reference temperature ( $T_{\text {REF }}$ ).


TL/H/5583-19

[^26]
－No power required remotely
－ 1500 V isolation

ADC0831/ADC0832/ADC0834/ADC0838


- No additional connections

- Timing arranged for 40 kHz , could be changed up or down by component change
- 10\% CLK frequency change without component change OK

Applications (Continued)
Two Wire 1-Channel Interface


- Simpler version of 8-channel



## Ordering Information

| Part Number | Analog Input Channels | Total Unadjusted Error | Package | Temperature Range |
| :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \text { ADC0831BJ } \\ & \text { ADC0831CJ } \\ & \text { ADC0831BCN (COP431BN) } \end{aligned}$ | 1 | $\pm 1 / 2$ | Hermetic (J) <br> Hermetic (J) <br> Molded (N) | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ <br> $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ <br> $-0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| ADC0831CCJ <br> ADC0831CCN (COP431CN) |  | $\pm 1$ | Hermetic (J) <br> Molded (N) | $\begin{aligned} & -40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ & -0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \end{aligned}$ |
| ADC0832BJ <br> ADC0832BCJ <br> ADC0832BCN (COP432BN) | 2 | $\pm 1 / 2$ | Hermetic (J) <br> Hermetic (J) <br> Molded (N) | $\begin{gathered} -55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\ -40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ -0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \\ \hline \end{gathered}$ |
| ADC0832CCJ <br> ADC0832CCN (COP432CN) |  | $\pm 1$ | Hermetic (J) <br> Molded (N) | $\begin{aligned} & -40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ & -0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \end{aligned}$ |
| ADC0834BJ <br> ADC0834BJ <br> ADC0834BCN (COP434BN) | 4 | $\pm 1 / 2$ | Hermetic (J) <br> Hermetic (J) <br> Molded ( N ) | $\begin{gathered} -55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\ -40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ -0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \end{gathered}$ |
| ADC0834CCJ <br> ADC0834CCN (COP434CN) |  | $\pm 1$ | Hermetic (J) <br> Molded (N) | $\begin{aligned} & -40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ & -0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \end{aligned}$ |
| ADC0838BJ <br> ADC0838BCJ <br> ADC0838BCN (COP438BN) | 8 | $\pm 1 / 2$ | Hermetic (J) <br> Hermetic (J) <br> Molded ( N ) | $\begin{gathered} -55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\ -40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ -0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \end{gathered}$ |
| ADC0838CCJ ADC0838CCN (COP438CN) |  | $\pm 1$ | Hermetic (J) <br> Molded ( N ) | $\begin{gathered} -40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ -0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \end{gathered}$ |

See NS Packages J08A, J14A, J20A, N08E, N14A, N20A

## ADC0833 8-Bit Serial I/O A/D Converter with 4-Channel Multiplexer

## General Description

The ADC0833 series is an 8 -bit successive approximation A/D converter with a serial I/O and configurable input multiplexer with 4 channels. The serial I/O is configured to comply with the NSC MICROWIRETM serial data exchange standard for easy interface to the COPSTM family of processors, as well as with standard shift registers or $\mu \mathrm{Ps}$.
The 4-channel multiplexer is software configured for singleended or differential inputs when channel assigned by a 4 bit serial word.
The differential analog voltage input allows increasing the common-mode rejection and offsetting the analog zero input voltage value. In addition, the voltage reference input can be adjusted to allow encoding any smaller analog voltage span to the full 8 bits of resolution.

## Key Specifications

| ■ Resolution | 8 Bits |
| :--- | ---: |
| ■ Total Unadjusted Error | $\pm 1 / 2$ LSB and $\pm 1 \mathrm{LSB}$ |
| ■ Single Supply | $5 \mathrm{~V}_{\mathrm{DC}}$ |
| ■ Low Power | 25 mW |
| $\square$ Conversion Time | $32 \mu \mathrm{~s}$ |

## Features

- NSC MICROWIRE compatible-direct interface to COPS family processors
■ Easy interface to all microprocessors, or operates "stand alone"
■ Works with 2.5V (LM336) voltage reference
- No full-scale or zero adjust required
- Differential analog voltage inputs
- 4-channel analog multiplexer
- Shunt regulator allows operation with high voltage supplies
- 0 V to 5 V input range with single 5 V power supply
- Remote operation with serial digital data link
- T²L/MOS input/output compatible

■ $0.3^{\prime \prime}$ standard width 14-pin DIP package

## Connection Diagram



Functional Diagram


TL/H/5607-1

| Absolute Maximum Ratings <br> (Notes 1 and 2) |  |
| :---: | :---: |
| Current into $\mathrm{V}^{+}$(Note 3) | 15 mA |
| Supply Voltage, $\mathrm{V}_{\text {CC }}$ ( Note 3 ) | 6.5 V |
| Voltage |  |
| Logic Inputs -0.3 | $-0.3 V$ to $+15 V$ |
| Analog Inputs $\quad-0.3 \mathrm{~V}$ to | -0.3 V to V CC +0.3 V |
| ${ }_{\text {Input Current per Pin }}$ | $\pm 5 \mathrm{~mA}$ |
| Storage Temperature $\quad-65^{\circ} \mathrm{C}$ | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Package Dissipation at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Board Mount) | oard Mount) $\quad 0.8 \mathrm{~W}$ |
| Lead Temperature (Soldering, 10 seconds) | onds) $300^{\circ} \mathrm{C}$ |

Operating Ratings (Notes 1and 2)
Supply Voltage, $\mathrm{V}_{\mathrm{CC}}$
4.5 $V_{D C}$ to $6.3 V_{D C}$

Temperature Range
ADC0833BJ, ADC0833CJ
ADC0833BCJ, ADC0833CCJ
ADC0833BCN, ADC0833CCN
$T_{\text {MIN }} \leq T_{A} \leq T_{\text {MAX }}$
$-55^{\circ} \mathrm{C} \leq T_{A} \leq 125^{\circ} \mathrm{C}$
$-40^{\circ} \mathrm{C} \leq T_{A} \leq 85^{\circ} \mathrm{C}$
$0^{\circ} \mathrm{C} \leq T_{A} \leq 70^{\circ} \mathrm{C}$

Electrical Characteristics The following specifications apply for $\mathrm{V}_{\mathrm{CC}}=\mathrm{V}+=5 \mathrm{~V}, \mathrm{f}_{\mathrm{CLK}}=250 \mathrm{kHz}$ unless otherwise specified. Boldface limits apply from $\mathrm{t}_{\mathrm{MIN}}$ to $\mathrm{t}_{\mathrm{MAX}}$ all other limits $\mathrm{T}_{\mathrm{A}}=\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$.

| Parameter | Conditions | Typ (Note 4) | Tested Limit (Note 5) | Design Limit (Note 6) | Limit Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| CONVERTER AND MULTIPLEXER CHARACTERISTICS |  |  |  |  |  |
| Total Unadjusted Error ADC0833BCN ADC0883BJ, BCJ ADC0833CCN ADC0833CJ, CCJ | $\mathrm{V}_{\text {REF/ }}$ 2 Forced to $2.500 \mathrm{~V}_{\mathrm{DC}}$ |  | $\begin{gathered} \pm 1 / 2 \\ \pm 1 / 2 \\ \pm 1 \\ \pm 1 \\ \hline \end{gathered}$ | $\begin{aligned} & \pm 1 / 2 \\ & \pm 1 \end{aligned}$ | $\begin{aligned} & \text { LSB } \\ & \text { LSB } \\ & \text { LSB } \\ & \text { LSB } \\ & \hline \end{aligned}$ |
| Minimum Total Ladder Resistance (Note 7) ADC0833BCJ/CCJ/BJ/CJ ADC0833BCN/CCN |  | $\begin{aligned} & 4.8 \\ & 4.8 \\ & \hline \end{aligned}$ | $\begin{aligned} & 2.2 \\ & 2.2 \end{aligned}$ | 2.2 | $\begin{aligned} & \mathrm{k} \Omega \\ & \mathrm{k} \Omega \end{aligned}$ |
| Maximum Total Ladder Resistance (Note7) ADC0833BCJ/CCJ/BJ/CJ ADC0833BCN/CCN |  | $\begin{aligned} & 4.8 \\ & 4.8 \\ & \hline \end{aligned}$ | $\begin{aligned} & 8.2 \\ & 8.2 \end{aligned}$ | 8.2 | $\begin{aligned} & \mathrm{k} \Omega \\ & \mathrm{k} \Omega \end{aligned}$ |
| Minimum Common-Mode Input Range (Note 8) ADC0833BCJ/CCJ/BJ/CJ ADC0833BCN/CCN | All MUX Inputs and COM Input |  | $\begin{aligned} & \text { GND-0.05 } \\ & \text { GND-0.05 } \end{aligned}$ | GND-0.05 | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| Maximum Common-Mode Input Range (Note 8) ADC0833BCJ/CCJ/BJ/CJ ADC0833BCN/CCN | All MUX Inputs and COM Input |  | $\begin{aligned} & v_{\text {cc }}+0.05 \\ & v_{\text {CC }}+0.05 \end{aligned}$ | $\mathrm{V}_{\mathrm{CC}}+0.05$ | $\begin{aligned} & v \\ & v \end{aligned}$ |
| DC Common-Mode Error ADC0833BCJ/CCJ/BJ/CJ ADC0833BCN/CCN |  | $\begin{array}{r}  \pm 1 / 16 \\ \pm 1 / 16 \\ \hline \end{array}$ | $\begin{aligned} & \pm 1 / 4, \\ & \pm 1 / 4 \\ & \hline \end{aligned}$ | $\pm 1 / 4$ | $\begin{aligned} & \text { LSB } \\ & \text { LSB } \\ & \hline \end{aligned}$ |
| Power Supply Sensitivity ADC0833BCJ/CCJ/BJ/CJ ADC0833BCN/CCN | . $\mathrm{VCC}=5 \mathrm{~V} \pm 5 \%$ | $\begin{array}{r}  \pm 1 / 16 \\ \pm 1 / 16 \\ \hline \end{array}$ | $\begin{aligned} & \pm 1 / 8 \\ & \pm 1 / 8 \\ & \hline \end{aligned}$ | $\pm 1 / 8$ | $\begin{aligned} & \text { LSB } \\ & \text { LSB } \end{aligned}$ |
| IOFF, Off Channel Leakage Current (Note 9) ADC0833BCJ/CCJ/BJ/CJ ADC0833BCN/CCN | On Channel $=5 \mathrm{~V}$, Off Channel $=0 \mathrm{~V}$ |  | $\begin{gathered} -1 \\ -50 \\ -50 \\ \hline \end{gathered}$ | -1 | $\mu \mathrm{A}$ <br> nA <br> $\mu \mathrm{A}$ <br> nA |
| ADC0833BCJ/CCJ/BJ/CJ <br> ADC0833BCN/CCN | On Channel = OV, Off Channel $=5 \mathrm{~V}$ |  | $\begin{gathered} -1 \\ -50 \\ -50 \end{gathered}$ | -1 | $\mu \mathrm{A}$ <br> nA <br> $\mu \mathrm{A}$ <br> nA |

Electrical Characteristics (Continued) The following specifications apply for $\mathrm{V}_{\mathrm{CC}}=\mathrm{V}+=5 \mathrm{~V}$, fcLK $=250 \mathrm{kHz}$ unless otherwise specified. Boldface limits apply from $\mathrm{T}_{\text {MIN }}$ to $\mathrm{I}_{\text {MAX }}$; all other limits $\mathrm{T}_{\mathrm{A}}=\mathrm{T}_{\mathrm{j}}=25^{\circ} \mathrm{C}$.

| Parameter | Conditions | Typ (Note 4) | Tested Limit (Note 5) | Design Limit (Note 6) | Limit <br> Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| CONVERTER AND MULTIPLEXER CHARACTERISTICS (Continued) |  |  |  |  |  |
| Ion, On Channel Leakage Current (Note 9) ADC083BCJ/CCJ/BJ/CJ | On Channel $=5 \mathrm{~V}$, Off Channel $=0 \mathrm{~V}$ |  |  |  |  |
|  |  |  | -1 |  | $\mu \mathrm{A}$ |
|  | . |  | -200 |  | nA |
| ADC0833BCN/CCN |  |  |  | -1 | $\mu \mathrm{A}$ |
|  |  |  | -200 |  | nA |
| ADC083BCJ/CCJ/BJ/CJ | On Channel $=0 \mathrm{~V}$; Off Channel $=5 \mathrm{~V}$ |  |  |  |  |
|  |  |  | -1 |  | $\mu \mathrm{A}$ |
|  |  |  | -200 |  | nA |
| ADC0833BCN/CCN |  |  |  | -1 | $\mu \mathrm{A}$ |
|  |  |  | -200 |  | $n \mathrm{~A}$ |


| $V_{\text {IN(1) }}$, Logical "1" Input Voltage ADC0833BCJ/CCJ/BJ/CJ ADC0833BCN/CCN | $V_{C C}=5.25 \mathrm{~V}$ |  | $\begin{aligned} & 2.0 \\ & 2.0 \end{aligned}$ | 2.0 | V |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ```VIN(0), Logical "0" Input Voltage ADC0833BCJ/CCJ/BJ/CJ ADC0833BCN/CCN``` |  |  | $\begin{aligned} & 0.8 \\ & 0.8 \end{aligned}$ | 0.8 | $\begin{aligned} & v \\ & v \end{aligned}$ |
| In(1), Logical " 1 " Input Current <br> ADC0833BCJ/CCJ/BJ/CJ <br> ADC0833BCN/CCN | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ | $\begin{aligned} & 0.005 \\ & 0.005 \end{aligned}$ | $\begin{aligned} & 1 \\ & 1 \end{aligned}$ | 1 | $\mu \mathrm{A}$ $\mu \mathrm{A}$ |
| IIN(0), Logical " 0 " Input Current <br> ADC0833BCJ/CCJ/BJ/CJ <br> ADC0833BCN/CCN | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ | $\begin{aligned} & -0.005 \\ & -0.005 \end{aligned}$ | $\begin{aligned} & -1 \\ & -1 \end{aligned}$ | -1 | $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ |
| $V_{\text {OUT(1) }}$, Logical "1" Output Voltage <br> ADC0833BCJ/CCJ/BJ/CJ <br> ADC0833BCN/CCN <br> ADC0833BCJ/CCJ/BJ/CJ <br> ADC0833BCN/CCN4.54 | $\begin{aligned} & \mathrm{V}_{C C}=4.75 \mathrm{~V} \\ & \text { IOUT }=-360 \mu \mathrm{~A} \\ & \text { IOUT }=-10 \mu \mathrm{~A} \end{aligned}$ |  | $\begin{aligned} & 2.4 \\ & 2.4 \\ & 4.5 \\ & 4.5 \end{aligned}$ | 2.4 $4.5$ | $V$ $V$ $V$ $V$ |
| $V_{\text {OUT(0), }}$, Logical "0" Output Voltage ADC0833BCJ/CCJ/BJ/CJ ADC0833BCN/CCN | $\mathrm{l}_{\text {l }}$ ( $=1.6 \mathrm{~mA}, \mathrm{~V}_{\text {CC }}=4.75 \mathrm{~V}$ |  | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | 0.4 | V |
| IOUT, TRI-STATE Output Current (DO, SARS) <br> ADC0833BCJ/CCJ/BJ/CJ <br> ADC0833BCN/CCN <br> ADC0833BCJ/CCJ/BJ/CJ <br> ADC0833BCN/CCN | $\begin{aligned} & V_{\text {OUT }}=0.4 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{OUT}}=5 \mathrm{~V} \end{aligned}$ | $\begin{gathered} -0.1 \\ -0.1 \\ 0.1 \\ 0.1 \end{gathered}$ | $\begin{gathered} -3 \\ -3 \\ 3 \\ 3 \end{gathered}$ | -3 3 | $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ |
| ISOURCE ADC0833BCJ/CCJ/BJ/CJ ADC0833BCN/CCN | $V_{\text {OUT }}$ Short to GND | $\begin{aligned} & 14 \\ & 14 \end{aligned}$ | $\begin{aligned} & 7.5 \\ & 7.5 \end{aligned}$ | 7.5 | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ |
| ISINK <br> ADC0833BCJ/CCJ/BJ/CJ <br> ADC0833BCN/CCN | $\mathrm{V}_{\text {OUT }}$ Short to VCC | $\begin{aligned} & 16 \\ & 16 \end{aligned}$ | $\begin{aligned} & 9.0 \\ & 9.0 \end{aligned}$ | 9.0 | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ |

Electrical Characteristics (Continued) The following specifications apply for $\mathrm{V}_{\mathrm{CC}}=\mathrm{V}+=5 \mathrm{~V}$, fCLK $=250 \mathrm{kHz}$ unless otherwise specified. Boldface limits apply from $\mathrm{T}_{\text {MIN }}$ to $\mathrm{t}_{\mathrm{MAX}}$; all other limits $\mathrm{T}_{\mathrm{A}}=\mathrm{T}_{\mathrm{i}}=25^{\circ} \mathrm{C}$.

| Parameter | Conditions | $\begin{gathered} \text { Typ } \\ \text { (Note 4) } \end{gathered}$ |  |  | Limit Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DIGITAL AND DC CHARACTERISTICS (Continued) |  |  |  |  |  |
| ICC, Supply Current (Note 3) ADC0833BCJ/CCJ/BJ/CJ ADC0833BCN/CCN | $V_{\text {REF }} / 2$ Open Circuit | $\begin{aligned} & 2 \\ & 2 \end{aligned}$ | $\begin{aligned} & 5 \\ & 5 \end{aligned}$ | 5 | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ |
| $1+$, Current into $\mathrm{V}+$ (Note 3) ADC0833BCJ/CCJ/BJ/CJ ADC0833BCN/CCN |  |  | $\begin{aligned} & 10 \\ & 10 \end{aligned}$ | 10 | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ |

## AC Characteristics $t_{r}=t_{f}=20 \mathrm{~ns}$

| Parameter | Conditions | $\begin{gathered} \text { Typ } \\ \text { (Note 4) } \end{gathered}$ | Tested Limit (Note 5) | Design Limit (Note 6) | Limit Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| fclk, Clock Frequency | Min Max |  | 10 | 400 | $\begin{aligned} & \mathrm{kHz} \\ & \mathrm{kHz} \\ & \hline \end{aligned}$ |
| $\mathrm{T}_{\mathrm{C}}$, Conversion Time | Not including MUX Addressing Time |  | 8 |  | 1/fCLK |
| Clock Duty Cycle (Note 10) | $\begin{aligned} & \text { Min } \\ & \text { Max } \end{aligned}$ |  |  | $\begin{aligned} & 40 \\ & 60 \\ & \hline \end{aligned}$ | $\begin{aligned} & \% \\ & \% \\ & \hline \end{aligned}$ |
| tSET-up, CS Falling Edge or Data Input Valid to CLK Rising Edge |  |  |  | 250 | ns |
| thold $^{\text {D Data Input Valid }}$ after CLK Rising Edge |  |  |  | 90 | ns |
| $\mathrm{t}_{\mathrm{pd} 1}, \mathrm{t}_{\mathrm{pd}}$-CLK Falling Edge to Output Data Valid (Note 11) | $C_{L}=100 \mathrm{pF}$ <br> Data MSB First <br> Data LSB First | $\begin{aligned} & 650 \\ & 250 \end{aligned}$ |  | $\begin{aligned} & 1500 \\ & 600 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{t}_{1 \mathrm{H}}, \mathrm{T}_{\mathrm{OH}}$-Rising Edge of CS to Data Output and SARS Hi.Z | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \\ & \text { (see TRI-STATE Test Circuits) } \end{aligned}$ | 125 |  | 250 | ns |
| $\mathrm{C}_{\mathrm{I}_{\mathrm{N}}}$, Capacitance of Logic Input |  | 5 |  |  | pF |
| Cout, Capacitance of Logic Outputs |  | 5 |  |  | pF |

Note 1: Absolute Maximum Ratings are those values beyond which the life of the device may be impaired.
Note 2: All voltages are measured with respect to ground.
Note 3: An internal zener diode exists from $V_{C C}$ to $G N D$ on the $V+$ and the $V_{C C}$ inputs. The breakdown of these zeners is approximately $7 V$. The $V+$ zener is intended to operate as a shunt regulator and connects to the $V_{C C}$ via a diode. When using this regulator to power the $A / D$, this diode guarantees the $V_{C C}$ input to be operating below the zener voltage ( $7 \mathrm{~V}-0.6 \mathrm{~V}$ ). It is recommended that a series resistor be used to limit the maximum current into the $\mathrm{V}^{+}$input.
Note 4: Typicals are at $25^{\circ} \mathrm{C}$ and represent most likely parametric norm.
Note 5: Guaranteed and $100 \%$ production tested.
Note 6: Guaranteed, but not 100\% production tested. These limits are not used to calculate outgoing quality levels.
Note 7: See Applications, section 3.0.
Note 8: For $V_{I N}(-) \geq V_{I N}(+)$ the digital output code will be 00000000 . Two on-chip diodes are tied to each analog input (see Block Diagram) which will forward conduct for analog input voltages one diode drop below ground or one diode drop greater than the $V_{C C}$ supply. Be careful, during testing at low $V_{C C}$ levels ( 4.5 V ), as high level analog inputs ( 5 V ) can cause this input diode to conduct-especially at elevated temperatures, and cause errors for analog inputs near full-scale. The spec allows 50 mV forward bias of either diode. This means that as long as the analog $V_{\mathbb{I N}}$ does not exceed the supply voltage by more than 50 mV , the output code will be correct. To achieve an absolute $0 V_{D C}$ to $5 V_{D C}$ input voltage range will therefore require a minimum supply voltage of $4.950 \mathrm{~V}_{D C}$ over temperature variations, initial tolerance and loading.
Note 9: Leakage current is measured with the clock not switching.
Note 10: A $40 \%$ to $60 \%$ clock duty cycle range insures proper operation at all clock frequencies. In the case that an available clock has a duty cycle outside of these limits, the minimum time the clock is high or the minimum time the clock is low must be at least $1 \mu \mathrm{~s}$.
Note 11: Since data, MSB first, is the output of the comparator used in the successive approximation loop, an additional delay is built in (see Block Diagram) to allow for comparator response time.

## Timing Diagrams



Data Output Timing

## TRI-STATE Test Circuits and Waveforms





## Leakage Current Test Circuit



## Typical Performance Characteristics







Output Current vs Temperature


Power Supply Current vs fcLK


ADC0833


## Functional Timing Diagram



## Applications

### 1.0 MULTIPLEXER ADDRESSING

The design of the ADC0833 utilizes a sample-data comparator structure which provides for a differential analog input to be converted by a successive approximation routine.
The actual voltage converted is always the difference between an assigned " + " input terminal and a " - " input terminal. The polarity of each input terminal of the pair being converted indicates which line the converter expects to be the most positive. If the assigned " + " input is less than the "-" input the converter responds with an all zeros output code.
A unique input multiplexing scheme has been utilized to provide multiple analog channels with software-configurable single-ended (ground referred) or differential inputs. The analog signal conditioning required in transducer-based data
acquisition systems is significantly simplified with this type of input flexibility. One converter package can now handle ground referenced inputs and true differential inputs.
A particular input configuration is assigned during the MUX addressing sequence, prior to the start of a conversion. The MUX address selects which of the analog inputs are to be enabled and whether this input is single-ended or differential. In the differential case, it also assigns the polarity of the channels. Differential inputs are restricted to adjacent channel pairs. For example channel 0 and channel 1 may be selected as a differential pair. Channel 0 or 1 cannot act differentially with any other channel. In addition to selecting differential mode the sign may also be selected. Channel 0 may be selected as the positive input and channel 1 as the negative input or vice versa. This programmability is best illustrated by the MUX addressing codes shown in the following table. The MUX address is shifted into the converter through the DI line.

TABLE I. MUX ADDRESSING
Single-Ended MUX Mode

| Address |  |  |  | Channel \# |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SGL/ | $\begin{aligned} & \overline{\text { ODD/ } / ~} \\ & \overline{\text { SIGN }} \end{aligned}$ | SELECT |  | 0 | 1 | 2 | 3 |
| $\overline{\text { DIF }}$ |  | 1 | 0 |  |  |  |  |
| 1 | 0 | 0 | 1 | + |  |  |  |
| 1 | 0 | 1 | 1 |  |  | $+$ |  |
| 1 | 1 | 0 | 1 |  | $+$ |  |  |
| 1 | 1 | 1 | 1 |  |  |  | $+$ |

COM is internally ties to a GND

Differential MUX Mode

| Address |  |  |  | Channel \# |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SGL/ | ODD/ SIGN | SELECT |  | 0 | 1 | 2 | 3 |
| $\overline{\text { DIF }}$ |  | 1 | 0 |  |  |  |  |
| 0 | 0 | 0 | 1 | + | - |  |  |
| 0 | 0 | 1 | 1 |  |  | $+$ | - |
| 0 | 1 | 0 | 1 | - | $+$ |  |  |
| 0 | 1 | 1 | 1 |  |  | - | $+$ |

## Applications (Continued)

Since the input configuration is under software control, it can be modified, as required, at each conversion. A channel can be treated as a single-ended, ground referenced input for one conversion; then it can be reconfigured as part of a differential channel for another conversion. Figure 1 illustrates the input flexibility which can be achieved.
The analog input voltages for each channel can range from 50 mV below ground to 50 mV above $\mathrm{V}_{\mathrm{CC}}$ (typically 5 V ) without degrading conversion accuracy.

### 2.0 THE DIGITAL INTERFACE

A most important characteristic of these converters is their serial data link with the controlling processor. Using a serial communication format offers two very significant system improvements; it allows more function to be included in the converter package with no increase in package size and it can eliminate the transmission of low level analog signals by locating the converter right at the analog sensor;transmit-
ting highly noise immune digital data back to the host processor.
To understand the operation of these converters it is best to refer to the Timing Diagram and Functional Block Diagram and to follow a complete conversion sequence.

1. A conversion is initiated by first pulling the $\overline{\mathrm{CS}}$ (chip select) line low. This line must be held low for the entire conversion. select) line low. This line must be held low for the entire conversion. The converter is now waiting for a start bit and its MUX assignment word:
2. A clock is then generated by the processor (if not provided continuously) and output to the A/D clock input.
3. On each rising edge of the clock the status of the data in (DI) line is clocked into the MUX address shift register. The start bit is the first logic " 1 " that appears on this line (all leading zeros are ignored). Following the start bit the converter expects the next 4 bits to be the MUX assignment word.


Mixed Mode


FIGURE 1. Analog Input Multiplexer Options for the ADC08333

## Applications (Continued)

4. When the start bit has been shifted into the start location of the MUX register, the input channel has been assigned and a conversion is about to begin. An interval of 1 full clock period (where nothing happens) is automatically inserted to allow the selected MUX channel to settle. The SAR status line goes high at this time to signal that a conversion is now in progress and the Dil line is disabled (it no longer accepts data).
5. The data out (DO) line now comes out of TRI-STATE and provides a leading zero for this one clock period of MUX settling time.
6. When the conversion begins, the output of the SAR comparator, which indicates whether the analog input is greater than (high) or less than (low) each successive voltage from the internal resistor ladder, appears at the DO line on each falling edge of the clock. This data is the result of the conversion being shifted out (with the MSB coming first) and can be read by the processor immediately.
7. After 8 clock periods, the conversion is completed and the $S A B$ status line returns low to indicate this.
8. If the programmer prefers, the data can be read in an LSB first format. All 8 bits of the result are stored in an output shift register. The conversion result, LSB first, is automatically shifted out the DO line, after the MSB first data stream. The DO line then goes low and stays low until $\overline{\mathrm{CS}}$ is returned high.
9. All internal registers are cleared when the $\overline{\mathrm{CS}}$ line is high. If another conversion is desired, $\overline{\mathrm{CS}}$ must make a high to low transition followed by address information.
The DI and DO lines can be tied together and controlled through a bidirectional processor I/O bit with one wire. This is possible because the DI input is only "looked-at" during the MUX addressing interval while the DO line is still in a high impedance state.
All of the logic inputs can be taken to 15 V independent of the magnitude of the supply voltage, $\mathrm{V}_{\mathrm{CC}}$.

### 3.0 REFERENCE CONSIDERATIONS

The ADC0833 is intended primarily for use in circuits requiring absolute accuracy. In this type of system, the analog inputs vary between very specific voltage limits and the reference voltage for the A/D converter must remain stable with time and temperature. For ratiometric applications, an ADC0834 is a pin-for-pin compatible alternative.
The voltage applied to the $\mathrm{V}_{\text {REF }} / 2$ pin defines the voltage span of the analog input [the difference between $\mathrm{V}_{\mathrm{IN}}(+)$ and $\left.\mathrm{V}_{\text {IN }}(-)\right]$ over which the 256 possible output codes apply. A full-scale conversion (an all 1 s output code) will result when the voltage difference between a selected " + " input and "-" input is approximately twice the voltage at the $V_{\text {REF }} / 2$ pin. This internal gain of 2 from the applied reference to the full-scale input voltage allows biasing a low voltage reference diode from the $5 \mathrm{~V}_{D C}$ converter supply. To accommodate a 5 V input span, only a 2.5 V reference is required. The LM385 and LM336 reference diodes are good low current devices to use with these converters. The output code changes in accordance with the following equation:

$$
\text { Output Code }=256\left(\frac{V_{\mathrm{IN}}(+)-V_{\mathrm{IN}}(-)}{2\left(V_{\mathrm{REF}} / 2\right)}\right)
$$

where the output code is the decimal equivalent of the 8 -bit binary output (ranging from 0 to 255) and the term $\mathrm{V}_{\text {REF }} / 2$ is the voltage from pin 9 to ground.
The $\mathrm{V}_{\text {REF }} / 2$ pin is the center point of a two resistor divider (each resistor is $2.4 \mathrm{k} \Omega$ ) connected from $\mathrm{V}_{\mathrm{CC}}$ to ground. Total ladder input resistance is the sum of these two equal resistors. As shown in Figure 2, a reference diode with a voltage less than $\mathrm{V}_{\mathrm{CC}} / 2$ can be connected without requiring an external biasing resistor if its current requirements meet the indicated level:
The minimum value of $\mathrm{V}_{\mathrm{REF}} / 2$ can be quite small (see Typical Performance Characteristics) to allow direct conversions of transducer outputs providing less than a 5 V output span. Particular care must be taken with regard to noise pickup, circuit layout and system error voltage sources when operating with a reduced span due to the increased sensitivity of the converter ( 1 LSB equals $V_{\text {REF }} / 256$ ).


TL/H/5607-7


FIGURE 2. Reference Biasing Examples

## Applications (Continued)

### 4.0 THE ANALOG INPUTS

The most important feature of these converters is that they can be located right at the analog signal source and through just a few wires can communicate with a controlling processor with a highly noise immune serial bit stream. This in itself greatly minimizes circuitry to maintain analog signal accuracy which otherwise is most susceptible to noise pickup. However, a few words are in order with regard to the analog inputs should the input be noisy to begin with or possibly riding on a large common-mode voltage.
The differential input of these converters actually reduces the effects of common-mode input noise, a signal common to both selected " + " and " - " inputs for a conversion ( 60 Hz is most typical). The time interval between sampling the "+" input and then the "-" input is $1 / 2$ of a clock period. The change in the common-mode voltage during this short time interval can cause conversion errors. For a sinusoidal common-mode signal this error is:

$$
V_{\text {error }}(\max )=V_{\text {peak }}\left(2 \pi f_{\mathrm{CM}}\right)\left(\frac{0.5}{\mathrm{f}_{\mathrm{CLK}}}\right)
$$

where $\mathrm{f}_{\mathrm{CM}}$ is the frequency of the common-mode signal,

$$
V_{\text {PEAK }} \text { is its peak voltage value }
$$

and $\mathrm{f}_{\mathrm{CLK}}$ is the A/D clock frequency.
For a 60 Hz common-mode signal to generate a $1 / 4 \mathrm{LSB}$ error ( $\approx 5 \mathrm{mV}$ ) with the converter running at 250 kHz , its peak value would have to be 6.63 V which would be larger than allowed as it exceeds the maximum analog input limits.
Due to the sampling nature of the analog inputs short spikes of current enter the " + " input and exit the " -" input at the \%clock edges during the actual conversion. These currents decay rapidly and do not cause errors as the internal comparator is strobed at the end of a clock period. Bypass capacitors at the inputs will average these currents and cause an effective $D C$ current to flow through the output resistance of the analog signal source. Bypass capacitors should not be used if the source resistance is greater than $1 \mathrm{k} \Omega$.
This source resistance limitation is important with regard to the DC leakage currents of input multiplexer as well. The worst-case leakage current of $\pm 1 \mu \mathrm{~A}$ over temperature will create a 1 mV inut error with a $1 \mathrm{k} \Omega$ source resistance. An op amp RC active low pass filter can provide both impedance buffering and noise filtering should a high impedance signal source be required.

### 5.0 OPTIONAL ADJUSTMENTS

### 5.1 Zero Error

The zero of the A/D does not require adjustment. If the minimum analog input voltage value, $\mathrm{V}_{\operatorname{IN}(\mathrm{MIN}) \text {, }}$ is not ground, a zero offset can be done. The converter can be made to output 00000000 digital code for this minimum input voltage by biasing any $\mathrm{V}_{\mathbb{I N}}(-)$ input as this $\mathrm{V}_{\mathbb{I N}(M / \mathbb{N})}$ value. This utilizes the differential mode operation of the A/D.
The zero error of the A/D converter relates to the location of the first riser of the transfer function and can be measured by grounding the $\mathrm{V}_{\mathrm{IN}}(-)$ input and applying a small magnitude positive voltage to the $\mathrm{V}_{\mathrm{IN}}(+)$ input. Zero error is the difference between the actual DC input voltage
which is necessary to just cause an output digital code transition from 00000000 to 00000001 and the ideal $1 / 2$ LSB value ( $1 / 2 \mathrm{LSB}=9.8 \mathrm{mV}$ for $\mathrm{V}_{\mathrm{REF}} / 2=2.500 \mathrm{~V}_{\mathrm{DC}}$ ).

### 5.2 Full-Scale

The full-scale adjustment can be made by applying a differential input voltage which is $11 / 2$ LSB down from the desired analog full-scale voltage range and then adjusting the magnitude of the $V_{\text {REF }}$ input or $V_{C C}$ for a digital output code which is just changing from 11111110 to 11111111.

### 5.3 Adjusting for an Arbitrary Analog Input Voltage Range

If the analog zero voltage of the $A / D$ is shifted away from ground (for example, to accommodate an analog input signal which does not go to ground), this new zero reference should be properly adjusted first. A $V_{I N}(+)$ voltage which equals this desired zero reference plus $1 / 2$ LSB (where the LSB is calculated for the desired analog span, 1 LSB = analog span/256) is applied to selected " + " input and the zero reference voltage at the corresponding " - " input should then be adjusted to just obtain the 00 HEX to $01_{\text {HEX }}$ code transaction.
The full-scale adjustment should be made [with the proper $\mathrm{V}_{\text {In }}(-)$ voltage applied] by forcing a voltage to the $\mathrm{V}_{\mathrm{IN}}(+)$ input which is given by:

$$
V_{I N}(+) \text { fs adj }=V_{\text {MAX }}-1.5\left[\frac{\left(V_{M A X}-V_{M I N}\right)}{256}\right]
$$

where:
$V_{M A X}=$ the high end of the analog input range and
$\mathrm{V}_{\mathrm{MIN}}=$ the low end (the offset zero) of the analog range.
(Both are ground referenced.)
The $\mathrm{V}_{\text {REF }} / 2$ voltage is then adjusted to provide a code change from $\mathrm{FE}_{\text {HEX }}$ to $\mathrm{FF}_{\text {HEX }}$. This completes the adjustment procedure.

### 6.0 POWER SUPPLY

A unique feature of the ADC0833 is the inclusion of a 7 V zener diode connected from the $\mathrm{V}^{+}$terminal to ground which also connects to the $\mathrm{V}_{C C}$ terminal (which is the actual converter supply) through a silicon diode, as shown in Figure 3.


TL/H/5607-8
FIGURE 3. An On-Chip Shunt Regulator Diode

## Applications (Continued)

This zener is intended for use as a shunt voltage regulator to eliminate the need for any additional regulating components. This is most desirable if the converter is to be remotely located from the system power source. Figures 4 and 5 illustrate two useful applications of this on-board zener when an external transistor can be afforded.
An important use of the interconnecting diode between $\mathrm{V}+$ and $V_{\mathrm{CC}}$ is shown in Figures 6 and 7. Here, this diode is used as a rectifier to allow the $\mathrm{V}_{\mathrm{CC}}$ supply for the converter


FIGURE 4. Operating with a Temperature Compensated Reference


FIGURE 6. Generally $V_{\text {CC }}$ from the Converter Clock
to be derived from the clock. The low current requirements of the A/D $(\sim 3 \mathrm{~mA})$ and the relatively high clock frequencies used (typically in the range of $10 \mathrm{k}-400 \mathrm{kHz}$ ) allows using the small value filter capacitor shown to keep the ripple on the $V_{C C}$ line to well under $1 / 4$ of an LSB. The shunt zener regulator can also be used in this mode. This requires a clock voltage swing which is in excess of 7 V . A current limit for the zener is needed, either built into the clock generator or a resistor can be used from the CLK pin to the $\mathrm{V}^{+}$pin.


FIGURE 5. Using the A/D as the System Supply
Regulator


TL/H/5607-9

FIGURE 7. Remote Sensing-Clock and Power on 1 Wire

Digital Link and Sample Controlling Software for the Serially Oriented COP420 and the Bit Programmable I/O INS8048


## COP CODING EXAMPLE

Mnemonic Instruction
LEI ENABLES SIO's INPUT AND OUTPUT
SC $\quad C=1$
OGI. GO $=0(\overline{C S}=0)$
CLRA CLEARS ACCUMULATOR
AISC 1 LOADS ACCUMULATOR WITH 1
XAS EXCHANGES SIO WITH ACCUMULATOR AND STARTS SK CLOCK
LDD LOADS MUX ADDRESS FROM RAM INTO ACCUMULATOR
NOP -
XAS LOADS MUX ADDRESS FROM ACCUMULATOR TO SIO REGISTER $\uparrow$ 8 INSTRUCTIONS
$\downarrow$
XAS READS HIGH ORDER NIBBLE (4 BITS) INTO ACCUMULATOR
XIS PUTS HIGH ORDER NIBBLE INTO RAM
CLRA CLEARS ACCUMULATOR
RC $\quad C=0$
XAS READS LOW ORDER NIBBLE INTO ACCUMULATOR AND STOPS SK
XIS PUTS LOW ORDER NIBELE INTO RAM
$\mathrm{OGI} \quad \mathrm{GO}=1(\overline{\mathrm{CS}}=1)$
LEI . DISABLES SIO'S INPUT AND OUTPUT


## 8048 CODING EXAMPLE

## Mnemonic

Instruction
START: ANL P1, \#OF7H ;SELECTA/D ( $\overline{\mathrm{CS}}=0$ ) MOV B, \#5 ;BIT COUNTER $\leftarrow 5$
MOV A, \#ADDR ;A $\leftarrow M U X A D D R E S S$
LOOP 1: RRC A ;CY $\leftarrow$ ADDRESS BIT
JC ONE ;TEST BIT ; $\mathrm{BIT}=0$
ZERO: ANL P1, \#OFEH
;DI $\leftarrow 0$
JMP CONT ;CONTINUE ;BIT = 1
ONE: ORL P1, \# $1 \quad$;DI $\leftarrow 1$
CONT: CALL PULSE ;PULSE SK $0 \rightarrow 1 \rightarrow 0$ DJNZ B, LOOP 1 ;CONTINUE UNTIL DONE CALL PULSE ;EXTRA CLOCK FOR SYNC MOV B, \#8 ;BIT COUNTER $\leftarrow 8$
LOOP 2:
CALL PULSE ;PULSE SK $0 \rightarrow 1 \rightarrow 0$
$\mathbb{N} \quad$ A, P1 $\quad$;CY $\leftarrow$ DO
RRC- $A$
RRC A
MOV A, C $\quad ; A \leftarrow R E S U L T$
RLC $A \quad ; A(0) \leftarrow$ BIT AND SHIFT
MOV C, A $\quad ; \mathrm{C} \leftarrow$ RESULT
DJNZ B, LOOP 2 ;CONTINUE UNTILDONE
RETR
PULSE:
NOP
ANL P1, \#OFBH ;SK $\leftarrow 0$
RET
;PULSE SUBROUTINE
;SK $\leftarrow 1$
;DELAY

## Applications (Continuod)

A "Stand-Alone" Hook-Up for ADC0833 Evaluation


Low Cost Remote Temperature Sensor


## Digitizing a Current Flow



Operating with Automotive Ratiometric Transducers



Zero-Shift and Span Adjust: $\mathbf{2 V} \leq \mathbf{V}_{\mathbf{I N}} \leq 5 \mathrm{~V}$


Protecting the Input


TL/H/5607-13
For additional application ideas, refer to the data sheet for the ADC0831 family of serial data converters.

## Ordering Information

| Part Number | Temperature Range | Total Unadjusted Error |
| :---: | :---: | :---: |
| ADC0833BCJ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $\pm 1 / / 2 \mathrm{LSB}$ |
| ADC0833BCN | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |  |
| ADC0833BJ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  |
| ADC0833CCJ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $\pm 1$ LSB |
| ADC0833CCN | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |  |
| ADC0833CJ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  |

## $\pi$ <br> National Semiconductor

## ADC0844 8-Bit $\mu$ P Compatible A/D Converter with 4-Channel Multiplexer

## General Description

The ADC0844 is a CMOS 8 -bit successive approximation A/D converter with a versatile analog input multiplexer. The 4-channel multiplexer can be software configured for singleended, differential or pseudo-differential modes of operation. The differential mode provides low frequency input com-mon-mode rejection and allows offsetting the analog range of the converter. In addition, the A/D's reference can be adjusted enabling the conversion of reduced analog ranges with 8-bit resolution.
This A/D is designed to operate from the control bus of the NSC800TM and the wide variety of $8080 \mu \mathrm{P}$ derivatives. TRI-STATE ${ }^{\otimes}$ output latches that directly drive the data bus permit this A/D to be configured as a memory location or as an I/O device to the microprocessor with no interface logic necessary.

## Features

- Compatible with $8080 \mu \mathrm{P}$ derivatives-no interface logic needed


## Block and Connection Diagrams



Dual-In-Line Package


See Ordering Information

| Absolute Maximum Ratings (Notes 1 and 2) |  |
| :---: | :---: |
| Supply Voltage (VCC) | 6.5 V |
| Voltage |  |
| Logic Control Inputs | $-0.3 V$ to +15 V |
| At Other Inputs and Outputs . -0.3 | -0.3 V to $\mathrm{V}_{\mathrm{CC}}+0.3 \mathrm{~V}$ |
| Storage Temperature - | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Package Dissipation at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | 875 mW |
| Lead Temperature (Soldering, 10 seconds) | nds) $300^{\circ} \mathrm{C}$ |

Operating Ratings (Notes 1 and 2 )
Supply Voltage ( $V_{C C}$ )
Temperature Range
ADC0844BCN, ADC0844CCN
ADC0844BCJ, ADC0844CCJ
ADC0844BJ, ADC0844CJ
$4.5 V_{D C}$ to $6.0 V_{D C}$ $T_{\text {MIN }} \leq T_{A} \leq T_{M A X}$ $0^{\circ} \mathrm{C} \leq T_{A} \leq 70^{\circ} \mathrm{C}$
$-40^{\circ} \mathrm{C} \leq \mathrm{T}_{A} \leq 85^{\circ} \mathrm{C}$
$-55^{\circ} \mathrm{C} \leq \mathrm{T}_{A} \leq 125^{\circ} \mathrm{C}$

Electrical Characteristics the following specifications apply for $\mathrm{V}_{C C}=5 \mathrm{~V}_{D C}$ unless otherwise specified. Boldface limits apply from $T_{\text {MIN }}$ to $T_{\text {MAX }}$ all other limits $T_{A}=T_{j}=25^{\circ} \mathrm{C}$.

| Parameter | Conditions | ADC0844BJ, ADC0844BCJ ADC0844CJ, ADC0844CCJ |  |  | ADC0844BCN, ADC0844CCN |  |  | Limit <br> Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Typ (Note 5) | Tested Limit (Note 6) | Design Limit (Note 7) | Typ (Note 5) | Tested Limit (Note 6) | Design Limit (Note 7) |  |

## CONVERTER AND MULTIPLEXER CHARACTERISTICS

| Maximum Total Unadjusted Error ADC0844BCN ADC0844BJ, BCJ ADC0844CCN ADC0844CJ, CCJ | $\begin{aligned} & V_{\text {REF }}=5.00 \mathrm{~V}_{\mathrm{DC}} \\ & \text { (Note 3) } \end{aligned}$ |  | $\begin{gathered} \pm 1 / 2 \\ \pm 1 \end{gathered}$ |  | $\begin{gathered} \pm 1 / 2 \\ \pm 1 \end{gathered}$ | $\begin{gathered} \pm 1 / 2 \\ \pm 1 \end{gathered}$ | $\begin{aligned} & \text { LSB } \\ & \text { LSB } \\ & \text { LSB } \\ & \text { LSB } \\ & \hline \end{aligned}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Minimum Reference Input Resistance |  | 2.4 | 1.1 | 2.4 | 1.2 | 1.1 | k $\Omega$ |
| Maximum Reference Input Resistance |  | 2.4 | 4.1 | 2.4 | 3.8 | 4.1 | k $\Omega$ |
| Maximum Common-Mode Input Range | (Note 4) |  | $\mathrm{V}_{C C}+0.05$ |  | $V_{C C}+0.05$ | $\mathrm{V}_{\mathrm{cc}}+0.05$ | V |
| Minimum Common-Mode Input Range | (Note 4) |  | GND-0.05 |  | GND-0.05 | GND-0.05 | V |
| DC Common-Mode Error | Differential Mode | $\pm 1 / 16$ | $\pm 1 / 4$ | $\pm 1 / 16$ | $\pm 1 / 4$ | $\pm 1 / 4$ | LSB |
| Power Supply Sensitivity | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%$ | $\pm 1 / 16$ | $\pm 1 / 8$ | $\pm 1 / 16$ | $\pm 1 / 8$ | $\pm 1 / 8$ | LSB |
| Off Channel Leakage Current | $\begin{aligned} & \text { (Note 8) } \\ & \text { On Channel }=5 \mathrm{~V} \\ & \text { Off Channel }=0 \mathrm{~V} \\ & \text { On Channel }=0 \mathrm{~V}, \\ & \text { Off Channel }=5 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{gathered} -1 \\ 1 \end{gathered}$ |  | $\begin{gathered} -0.1 \\ 0.1 \end{gathered}$ | $\begin{gathered} -1 \\ 1 \end{gathered}$ | $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ |

## DIGITAL AND DC CHARACTERISTICS

| $V_{\text {IN(1) }}$, Logical "1" Input Voltage (Min) | $\mathrm{V}_{C C}=5.25 \mathrm{~V}$ |  | 2.0 |  | 2.0 | 2.0 | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{i N(0)}$, Logical "0" Input Voltage (Max) | $\mathrm{V}_{\mathrm{CC}}=4.75 \mathrm{~V}$ |  | 0.8 |  | 0.8 | 0.8 | V |
| IIN(1), Logical "1" Input Current (Max) | $\mathrm{V}_{\mathrm{IN}}=5.0 \mathrm{~V}$ | 0.005 | 1 | 0.005 |  | 1 | $\mu \mathrm{A}$ |
| IIN(0), Logical " 0 " Input Current (Max) | $V_{\text {IN }}=0 \mathrm{~V}$ | -0.005 | -1 | -0.005 |  | -1 | $\mu \mathrm{A}$ |
| $\begin{aligned} & \hline \text { Vout (1), Logical " } 1 \text { " } \\ & \text { Output Voltage (Min) } \end{aligned}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=4.75 \mathrm{~V} \\ & \mathrm{IOUT}=-360 \cdot \mu \mathrm{~A} \\ & \mathrm{I}_{\mathrm{OUT}}=-10 \mu \mathrm{~A} \\ & \hline \end{aligned}$ |  | $\begin{array}{r} 2.4 \\ 4.5 \\ \hline \end{array}$ |  | $\begin{aligned} & 2.8 \\ & 4.6 \\ & \hline \end{aligned}$ | $\begin{aligned} & 2.4 \\ & 4.5 \\ & \hline \end{aligned}$ | $\begin{aligned} & v \\ & v \end{aligned}$ |
| Vout(0), Logical "0" Output Voltage (Max) | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=4.75 \mathrm{~V} \\ & \mathrm{I}_{\mathrm{OUT}}=1.6 \mathrm{~mA} \\ & \hline \end{aligned}$ |  | 0.4 |  | 0.34 | 0.4 | V |
| lout, TRI-STATE Output Current (Max) | $\begin{aligned} & V_{\text {OUT }}=0 \mathrm{~V} \\ & \mathrm{~V}_{\text {OUT }}=5 \mathrm{~V} \end{aligned}$ | $\begin{gathered} -0.01 \\ 0.01 \\ \hline \end{gathered}$ | $\begin{gathered} -3 \\ 3 \end{gathered}$ | $\begin{gathered} -0.01 \\ 0 . .01 \\ \hline \end{gathered}$ | $\begin{gathered} -0.3 \\ 0.3 \end{gathered}$ | $\begin{gathered} -3 \\ 3 \\ \hline \end{gathered}$ | $\begin{aligned} & \mu \mathrm{A} \\ & \mu \mathrm{~A} \end{aligned}$ |
| ISOURCE, Output Source Current (Min) | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ | -14 | -6.5 | -14 | -7.5 | -6.5 | mA |
| ISNK, Output Sink Current (Min) | $\mathrm{V}_{\text {OUT }}=\mathrm{V}_{\text {CC }}$ | 16 | 8.0 | 16 | 9.0 | 8.0 | mA |
| ICC, Supply Current (Max) | $\overline{C S}=1, V_{\text {REF }}$ Open | 1 | 2.5 | 1 | 2.3 | 2.5 | mA |

## AC Characteristics

| Parameter | Conditions | Typ (Note 5) | Tested Limit (Note 6) |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }^{\mathrm{t}} \mathrm{C}^{\prime}$, Maximum Conversion Time (See Graph) |  | 30 | 40 |  | $\mu \mathrm{S}$ |
| tw(wR). Minimum $\overline{W R}$ Pulse Width | ( Note 9) | 50 |  | 150 | ns |
| $t_{\text {Acc }}$. Maximum Access Time (Delay from Falling Edge of $\overline{\mathrm{RD}}$ to Output Data Valid) | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=100 \mathrm{pF} \\ & \text { (Note 9) } \end{aligned}$ | 145 |  | 225 | ns |
| $\mathrm{t}_{1 \mathrm{H}}, \mathrm{t}_{\mathrm{OH}}$, TRI-STATE Control (Maximum Delay from Rising Edge of $\overline{\mathrm{RD}}$ to Hi -Z State) | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \\ & \text { (Note } 9 \text { ) } \end{aligned}$ | 125 |  | 200 | ns |
| $\mathrm{t}_{\mathrm{W},}, \mathrm{t}_{\mathrm{R} \mid}$, Maximum Delay from Falling Edge of $\overline{\mathrm{WR}}$ or $\overline{\mathrm{RD}}$ to Reset of INTE | (Note 9) | 200 |  | 400 | ns |
| tos, Minimum Data Set-Up Time | (Note 9) | 50 |  | 100 | ns |
| $\mathrm{t}_{\mathrm{DH}}$, Minimum Data Hold Time | (Note 9) | 0 |  | 50 | ns |
| $\mathrm{C}_{\text {IN }}$, Capacitance of Logic Inputs |  | 5 |  |  | pF |
| Cout, Capacitance of Logic Outputs |  | 5 |  |  | pF |

Note 1: Absolute Maximum Ratings are those valuos beyond which the life of device may be impaired.
Note 2: All voltages are measured with respect to ground.
Note 3: Total unadjusted error includes offset, full-scale, linearity, and multiplexer error.
Note 4: For $V_{I N}(-) \geq V_{I N}(+)$ the digital output code will be 00000000 . Two on-chip diodes are tied to each analog input, which will forward-conduct for analog input voltages one diode drop below ground or one diode drop greater than $V_{C C}$ supply. Be careful during testing at low $V_{c c}$ levels ( 4.5 V ), as high level analog inputs ( 5 V ) can cause this input diode to conduct, especially at elevated temperatures, and cause errors for analog inputs near full-scale. The spec allows 50 mV forward bias of either diode. This means that as long as the analog $V_{i N}$ does not exceed the supply voltage by more than 50 mV , the output code will be correct. To achieve an absolute $0 V_{D C}$ to $5 V_{D C}$ input voltage range will therefore require a minimum supply voltage of 4.950 Voc over temperature variations, initial tolerance and loading.
Note 5: Typicals are at $25^{\circ} \mathrm{C}$ and represent most likely parametric norm.
Note 6: Guaranteed and $100 \%$ production tested.
Note 7: Guaranteed, but not $100 \%$ production' tested. These limits are not used to calculate outgoing quality levels.
Note 8: Off channel leakage current is measured after the channel selection.
Note 9: The temperature coefficient is $0.3 \% /{ }^{\circ} \mathrm{C}$.

## Typical Performance Characteristics




Power Supply Current vs Temperature




## Conversion Time vs



## TRI－STATE Test Circuits and Waveforms



TL／H／5016－4


TL／H／5016－6

$\mathrm{t}_{\mathrm{OH}}, \mathrm{C}_{\mathrm{L}} 10 \mathrm{pF}$

$\mathrm{t}_{\mathrm{t}}=20 \mathrm{~ns}$

## Leakage Current Test Circuit



TL／H／5016－8

## Timing Diagrams

Programming New Channel Configuration and Starting a Conversion


Note 1: Read strobe must occur at least 600 ns after the assertion of interrupt to guarantee reset of $\overline{\mathrm{NTR}}$.
Note 2: MA stands for MUX address.

Using the Previously Selected Channel Configuration and Starting a Conversion



## Functional Description

The ADC0844 contains a 4 -channel analog multiplexer (MUX) which can be configured in a single-ended, differential, or pseudo-differential mode (Table 1). The specific mode is selected by loading the MUX address latch with the proper address. Inputs to the MUX address latch (MAOMA3) are common with data bus lines (DBO-DB3) and are enabled when the $\overline{R D}$ line is high. A conversion is initiated via the $\overline{\mathrm{CS}}$ and $\overline{\mathrm{WR}}$ lines. If the data from a previous conversion is not read, the INTR line will be low. The falling edge of $\overline{W R}$ will reset the INTR line high and ready the A/D for a conversion cycle. The rising edge of $\overline{W R}$, with $\overline{R D}$ high, strobes the data on the MAO/DBO-MA3/DB3 inputs into the MUX address latch to select a new input configuration and start a conversion. If the $\overline{\mathrm{RD}}$ line is held low during the entire low period of $\overline{W R}$ the previous MUX configuration is retained, and the data of the previous conversion is the output on lines DB0-DB7. After the conversion cycle ( $\mathrm{t}_{\mathrm{C}} \leq 40 \mu \mathrm{~S}$ ), which is set by the internal clock frequency, the digital data is transferred to the output latch and the INTR is asserted
low. Taking $\overline{C S}$ and $\overline{R D}$ low resets $\overline{\mathrm{NTR}}$ output high and outputs the conversion result on the data lines (DB0-DB7).

## Applications Information

### 1.0 MULTIPLEXER CONFIGURATION

The design of these converters utilizes a sample-data comparator structure which allows a differential analog input to be converted by a successive approximation routine.
The actual voltage converted is always the difference between an assigned " + " input terminal and a " - " input terminal. The polarity of each input terminal of the pair being converted indicates which line the converter expects to be the most positive. If the assigned " + " input is less than the "-" input the converter responds with an all zeros output code.
A unique input multiplexing scheme has been utilized to provide multiple analog channels. The input channels can be software configured into three modes: differential, single-

TABLE 1. ADC0844 MUX ADDRESSÍNG


FIGURE 1. Analog Input Multiplexer Options

## Applications Information（Continued）

ended，or pseudo－differential（Figure 1）．In the differential mode，the channel inputs are grouped in pairs， CH 1 with CH 2 and CH 3 with CH 4 ．The polarity assignment of each channel in the pair is interchangeable．The single－ended mode has $\mathrm{CH} 1-\mathrm{CH} 4$ assigned as the positive input with the negative input being the analog ground（AGND）of the de－ vice．Finally，in the pseudo－differential mode $\mathrm{CH} 1-\mathrm{CH} 3$ are positive inputs referenced to CH 4 which is now a pseudo－ ground．This pseudo－ground input can be set to any poten－ tial within the input common－mode range of the converter． The analog signal conditioning required in transducer－based data acquisition systems is significantly simplified with this type of input flexibility．One converter package can now handle ground referenced inputs and true differential inputs as well as signals with some arbitrary reference voltage．
The analog input voltages for each channel can range from 50 mV below ground to 50 mV above $\mathrm{V}_{\mathrm{CC}}$（typically 5 V ） without degrading conversion accuracy．

## 2．0 REFERENCE CONSIDERATIONS

The voltage applied to the reference input to these convert－ ers defines the voltage span of the analog input（the differ－ ence between $\mathrm{V}_{\operatorname{IN}(M A X)}$ and $\left.\mathrm{V}_{\operatorname{IN}(M / N)}\right)$ over which the 256 passible output codes apply．The devices can be used in either ratiometric applications or in systems requiring abso－ lute accuracy．The reference pin must be connected to a voltage source capable of driving the reference input resist－ ance of typically $2.4 \mathrm{k} \Omega$ ．This pin is the top of a resistor divider string used for the successive approximation conver－ sion．
In a ratiometric system（Figure 2a），the analog input voltage is proportional to the voltage used for the A／D reference． This voltage is typically the system power supply，so the $V_{\text {REF }}$ pin can be tied to $V_{C C}$ ．This technique relaxes the stability requirements of the system reference as the analog input and $A / D$ reference move together maintaining the same output code for a given input condition．
For absolute accuracy（Figure 2b），where the analog input varies between very specific voltage limits，the reference pin can be biased with a time and temperature stable voltage source．The LM385 and LM336 reference diodes are good low current devices to use with these converters．
The maximum value of the reference is limited to the $V_{C C}$ supply voltage．The minimum value，however，can be quite
small（see Typical Performance Characteristics）to allow di－ rect conversions of transducer outputs providing less than a 5 V output span．Particular care must be taken with regard to noise pickup，circuit layout and system error voltage sourc－ es when operating with a reduced span due to the in－ creased sensitivity of the converter（1 LSB equals $V_{\text {REF }} / 256$ ）．

## 3．0 THE ANALOG INPUTS

## 3．1 Analog Differential Voltage Inputs and Common－ Mode Rejection

The differential input of these converters actually reduces the effects of common－mode input noise，a signal common to both selected＂+ ＂and＂- ＂inputs for a conversion（ 60 Hz is most typical）．The time interval between sampling the ＂+ ＂input and then the＂- ＂inputs is $1 / 2$ of a clock period． The change in the common－mode voltage during this short time interval can cause conversion errors．For a sinusoidal common－mode signal this error is：

$$
V_{\text {ERROR }(M A X)}=V_{\text {peak }}\left(2 \pi f_{C M}\right) \times 0.5 \times\left(\frac{\mathrm{t}_{\mathrm{C}}}{8}\right)
$$

where $\mathrm{f}_{\mathrm{CM}}$ is the frequency of the common－mode signal， Vpeak is its peak voltage value and $\mathrm{t}_{\mathrm{c}}$ is the conversion time．
For a 60 Hz common－mode signal to generate a $1 / 4 \mathrm{LSB}$ error（ $\approx 5 \mathrm{mV}$ ）with the converter running at $40 \mu \mathrm{~S}$ ，its peak value would have to be 5.43 V ．This large a common－mode signal is much greater than that generally found in a well designed data acquisition system．

## 3．2 Input Current

Due to the sampling nature of the analog inputs short dura－ tion spikes of current enter the＂+ ＂input and exit the＂－＂ input at the clock edges during the actual conversion．These currents decay rapidly and do not cause errors as the inter－ nal comparator is strobed at the end of a clock period．By－ pass capacitors at the inputs will average these currents and cause an effective DC current to flow through the out－ put resistance of the analog signal source．Bypass capaci－ tors should not be used if the source resistance is greater than $1 \mathrm{k} \Omega$ ．


FIGURE 2．Referencing Examples

## Applications Information (Continued)

### 3.3 Input Source Resistance

The limitation of the input source resistance due to the DC leakage currents of the input multiplexer is important. A worst-case leakage current of $\pm 1 \mu \mathrm{~A}$ over temperature will create a 1 mV input error with a $1 \mathrm{k} \Omega$ source resistance. An op amp RC active low pass filter can provide both impedance buffering and noise filtering should a high impedance signal source be required.

### 4.0 OPTIONAL ADJUSTMENTS

### 4.1 Zero Error

The zero of the A/D does not require adjustment. If the minimum analog input voltage value, $\mathrm{V}_{\mathbb{N}(\mathrm{M} / \mathrm{N})}$, is not ground, a zero offset can be done. The converter can be made to output 00000000 digital code for this minimum input voltage by biasing any $\mathrm{V}_{\mathbb{I N}}(-)$ input at this $\mathrm{V}_{\mathbb{N}(\mathbb{M} \operatorname{N})}$ value. This is useful for either differential or pseudo-differential modes of input channel configuration.
The zero error of the A/D converter relates to the location of the first riser of the transfer function and can be measured by grounding the $\mathrm{V}^{-}$input and applying a small magnitude positive voltage to the $\mathrm{V}+$ input. Zero error is the difference between actual DC input voltage which is necessary to just cause an output digital code transition from 0000 0000 to 00000001 and the ideal $1 / 2$ LSB value $(1 / 2 \mathrm{LSB}=9.8$ mV for $\mathrm{V}_{\mathrm{REF}}=5.000 \mathrm{~V}_{\mathrm{DC}}$ ).

### 4.2 Full-Scale

The full-scale adjustment can be made by applying a differential input voltage which is $11 / 2 \mathrm{LSB}$ down from the desired analog full-scale voltage range and then adjusting the magnitude of the $V_{\text {REF }}$ input for a digital output code changing from 11111110 to 11111111.

### 4.3 Adjusting for an Arbitrary Analog Input Voltage Range

If the analog zero voltage of the A/D is shifted away from ground (for example, to accommodate an analog input signal which does not go to ground), this new zero reference should be properly adjusted first. A $\mathrm{V}_{\mathrm{IN}}(+)$ voltage which equals this desired zero reference plus $1 / 2$ LSB (where the LSB is calculated for the desired analog span, $1 \mathrm{LSB}=$ analog span/256) is applied to selected " + " input and the zero reference voltage at the corresponding "-" input should then be adjusted to just obtain the $00_{\text {HEX }}$ to $01_{\text {HEX }}$ code transition.
The full-scale adjustment should be made [with the proper $\mathrm{V}_{\mathrm{IN}}(+)$ voltage applied] by forcing a voltage to the $\mathrm{V}_{\mathbb{N}}(-)$ input which is given by:

$$
V_{I N}(+) \text { fs adj }=V_{M A X}-1.5\left[\frac{\left(V_{M A X}-V_{M I N}\right)}{256}\right]
$$

where $V_{M A X}=$ the high end of the analog input range and $V_{\text {MIN }}=$ the low end (the offset zero) of the analog range. (Both are ground referenced.)
The $V_{R E F}$ (or $V_{C C}$ ) voltage is then adjusted to provide a code change from FE HEX to FF HEX. This completes the ad- $^{\text {. }}$ justment procedure.
For an example see the Zero-Shift and Span Adjust circuit below.


Applications Information (Continued)
Differential Voltage Input 9-Bit A/D


TL/H/5016-19
Span Adjust $0 \mathbf{V} \leq \mathbf{V}_{\mathbf{I N}} \leq \mathbf{3 V}$


TL/H/5016-20

Protecting the Input


TL/H/5016-21
Diodes are 1N914

High Accuracy Comparators


TL/H/5016-22
$D O=$ all 1 s if $V_{\text {IN }}(+)>V_{\text {IN }}(-)$
$D O=$ all $0 s$ if $V_{\mathbb{N}}(+)<V_{\mathbb{I}}(-)$

## Operating with Automotive Ratiometric Transducers



TL/H/5016-23
${ }^{*} V_{I N}(-)=0.15 V_{C C}$
$15 \%$ of $V_{C C} \leq V_{X D R} \leq 85 \%$ of $V_{C C}$
Converting 3 Thermocouples with only One Cold-Junction Compensator


Uses the pseudo-differential mode to keep the differential inputs constant with changes in reference temperature ( $T_{\text {REF }}$ ).

## Applications Information (Continued)



Start a Conversion without Updating the Channel Conflguration


TL/H/50t6-26

CS•WR will update the channel configuration and start a conversion.
$\overline{\mathrm{CS}} \bullet \overline{\mathrm{RD}}$ will read the conversion data and start a new conversion without updating the channel configuration.
Waiting for the end of this conversion is not necessary. A $\overline{\mathrm{CS}} \bullet \overline{\mathrm{WR}}$ can immediately follow the $\overline{\mathrm{CS}} \cdot \overrightarrow{\mathrm{RD}}$.

Applications Information (Continued)
ADC0844-INS8039 Interface


TL/H/5016-27
SAMPLE PROGRAM FOR ADC0844-INS8039 INTERFACE CONVERTING TWO RATIOMETRIC, DIFFERENTIAL SIGNALS

|  |  |  | ORG | OH |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 0000 | 0410 |  | JMP | BEGIN | ;START PROGRAM AT ADDR 10 |
|  |  |  | ORG | 10 H | ;MAIN PROGRAM |
| 0010 | B9 FF | BEGIN: | MOV | R1,\#0FFH | ;LOAD R1 WITH A UNUSED ADDR |
|  |  |  |  |  | ;LOCATION |
| 0012 | B8 20 |  | MOV | RO\# 20 H | ;A/D DATA ADDRESS |
| 0014 | 89 FF |  | ORL | P1, \# OFFH | ;SET PORT 1 OUTPUTS HIGH |
| 0016 | 2300 |  | MOV | $\mathrm{A}, \mathrm{OOH}$ | ;LOAD THE ACC WITH A/D MUX DATA |
|  |  |  |  |  | ;CH1 AND CH2 DIFFERENTIAL |
| 0018 | 1450 |  | CALL | CONV | ;CALL THE CONVERSION SUBROUTINE |
| 001A | 2302 |  | MOV | A, \# 02H | ;LOAD THE ACC WITH A/D MUX DATA |
|  |  |  |  |  | ;CH3 AND CH4 DIFFERENTIAL |
| 001C | 18 |  | INC | Ro | ;INCREMENT THE A/D DATA ADDRESS |
| 001D | 1450 |  | CALL | CONV | ;CALL THE CONVERSION SUBROUTINE |

;CONTINUE MAIN PROGRAM
;CONVERSION SUBROUTINE
;ENTRY:ACC-A/D MUX DATA
;EXIT: ACC-CONVERTED DATA

|  |  |  | ORG | $50 H$ |  |
| :--- | :--- | :--- | :--- | :--- | :--- |
| 0050 | 99 FE | CONV: | ANL | P1,\# OFEH | ;CHIP SELECT THE A/D |
| 0052 | 91 |  | MOVX | @R1,A | ;LOAD A/D MUX \& START CONVERSION |
| 0053 | 09 | LOOP: | IN | A,P1 | ;INPUT $\overline{\text { INTR STATE }}$ |
| 0054 | 3253 |  | JB1 | LOOP | ;IF $\overline{\text { INTR }}=1$ GOTO LOOP |
| 0056 | 81 |  | MOVX | A,@R1 | ;IFINTR $=0$ INPUT A/D DATA |
| 0057 | 8901 |  | ORL | P1\&O1H | ;CLEAR THE A/D CHIP SELECT |
| 0059 | A0 |  | MOV | @RO,A | ;STORE THE A/D DATA |
| $005 A$ | 83 |  | RET |  | ;RETURN TO MAIN PROGRAM |

## Applications Information (Continued)

I/O Interface to NSC800


TL/H/5016-28
SAMPLE PROGRAM FOR ADC0844—NSC800 INTERFACE

| 0008 |  | NCONV | EQU | 8 |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 000F |  | DEL | EQU | 15 | ;DELAY $50 \mu \mathrm{sec}$ CONVERSION |
| 001F |  | CS | EQU | 1 FH | ;THE BOARD ADDRESS |
| 3 COO |  | ADDTA | EQU | OO3CH | ;START OF RAM FOR AID ;DATA |
| 0000' | OB OA 09 | MUXDTA: | DB | OBH, 0 AH, 09 H | ;MUX DATA |
| 0003' | 08 |  | DB | 08H |  |
| 0004 ${ }^{\prime}$ | OE 1F | START: | LD | C,CS |  |
| 0006' | 0608 |  | LD | B,NCONV |  |
| 0008' | 21 0000' |  | LD | HL,MUXDTA |  |
| 0008' | 11 003C |  | LD | DE,ADDTA |  |
| 000E' | ED A3 | STCONV: | OUTI |  | ;LOAD A/D'S MUX DATA |
|  |  |  |  |  | ;AND START A CONVERSION |
| 0010 ${ }^{\prime}$ | EB |  | EX | DE,HL | ;HL = RAM ADDRESS FOR THE ;A/D DATA |
| 0011' | 3E 0F |  | LD | A,DEL |  |
| 0013' | 3D | WAIT: | DEC | A | ;WAIT $50 \mu \mathrm{sec}$ FOR THE |
| 0014' | C2 0013' |  | JP | NZ,WAIT | ;CONVERSION TO FINISH |
| 0017' | ED A2 |  | INI |  | ;STORE THE A/D'S DATA ;CONVERTED ALL INPUTS? |
| 0019' | EB |  | EX | DE,HL |  |
| 001A' | C2 000E' |  | JP | NZ,STCONV | ;IF NOT GOTO STCONV |

END
Note: This routine sequentially programs the MUX data latch in the signal-ended mode. For $\mathrm{CH} 1-\mathrm{CH} 4$ a conversion is started, then a $50 \mu \mathrm{~S}$ wait for the $\mathrm{A} / \mathrm{D}$ to complete a conversion and the data is stored at address ADDTA for CH 1, ADDTA +1 for CH 2 , etc.

## Ordering Information

| Temperature Range | $0^{\circ} \mathrm{C}$ to $\mathbf{7 0 ^ { \circ }} \mathrm{C}$ | $-\mathbf{4 0 ^ { \circ }} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $-\mathbf{5 5 ^ { \circ }} \mathrm{C}$ to $+\mathbf{1 2 5}{ }^{\circ} \mathrm{C}$ |
| :--- | :---: | :---: | :---: |
| $\pm 1 / 2$ LSB Unadjusted | ADC0844BCN | ADC0844BCJ | ADC0844BJ |
| $\pm 1 \mathrm{LSB}$ Unadjusted | ADC0844CCN | ADC0844CCJ | ADC0844CJ |
| Package Outline | N20A-Molded DIP | J20A-CERDIP | J20A-CERDIP |

National

## ADC1001, ADC1021 10-Bit $\mu$ P Compatible A/D Converters

## General Description

The ADC1001 and ADC1021 are CMOS, 10-bit successive approximation A/D converters. The 20 -pin ADC1001 is pin compatible with the ADC0801 8 -bit A/D family. The 10 -bit data word is read in two 8 -bit bytes, formatted left justified and high byte first. The six least significant bits of the second byte are set to zero, as is proper for a 16 -bit word.
The 24-pin ADC1021 outputs 10 bits parallel and is intended for interface to a 16-bit data bus.
A differential analog voltage input allows increasing the common-mode rejection and offsetting the analog zero input voltage value. In addition, the voltage reference input can be adjusted to allow encoding any smaller analog voltage span to the full 10 bits of resolution.

## Features

- ADC1001 is pin compatible with ADC0801 series 8-bit A/D
- Compatible with NSC800 and $8080 \mu \mathrm{P}$ derivatives-no interfacing logic needed-access time 170 ns
- Easily interfaced to $6800 \mu \mathrm{P}$ derivatives with minimal external logic
- Differential analog voltage inputs
- Logic inputs and outputs meet both MOS and T2L voltage level specifications
- Works with 2.5 V (LM336) voltage reference
- On-chip clock generator
- 0 V to 5 V analog input voltage range with single 5 V supply
- Operates ratiometrically or with $5 \mathrm{~V}_{\mathrm{DC}}, 2.5 \mathrm{~V}_{\mathrm{DC}}$, or analog span adjusted voltage reference
- $0.3^{\prime \prime}$ standard width 20 -pin DIP package or 24 pins with 10-bit parallel output


## Key Specifications

$\begin{array}{lr}\text { - Resolution } & 10 \text { bits } \\ \text { - Linearity error } & \pm 1 \text { LSB } \\ \text { - Conversion time } & 200 \mu \mathrm{~S}\end{array}$

## Typical Application



TL/H/5675-1

## Ordering Information

| Temperature Range | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |  | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |  |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Order Number | ADC1001CCD-1 | ADC1021CCD-1 | ADC1001CCD | ADC1021CCD |
| Package Outline | D20A | D24C | D20A | D24C |


| Absolute Maximum Ratings (Notes 1 and 2) | Operating Ratings (Notes 1 and 2) |  |
| :---: | :---: | :---: |
| Supply Voltage ( $\mathrm{V}_{\mathrm{Cc}}$ ) ( Note 3 ) 6.5 V | Temperature Range | $T_{\text {MIN }} \leq T_{A} \leq T_{\text {MAX }}$ |
| Logic Control Inputs $\quad-0.3 \mathrm{~V}$ to +18 V | ADC1001CCD | $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}$ |
| Voltage at Other Inputs and Outputs -0.3 V to ( $\left.\mathrm{V}_{\mathrm{CC}}+0.3 \mathrm{~V}\right)$ | ADC1021CCD |  |
| Storage Temperature Range $\quad-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ | ADC1001CCD-1 | $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}$ |
| Package Dissipation at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \quad 875 \mathrm{~mW}$ | ADC1021CCD-1 |  |
| Lead Temperature (Soldering, 10 seconds) $300^{\circ} \mathrm{C}$ | Range of $\mathrm{VCC}^{\text {c }}$ | 4.5 $\mathrm{V}_{D C}$ to $6.3 \mathrm{~V}_{D C}$ |


| Parameter | Condlitions | MIn | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ADC1001C, ADC1021C: <br> Linearity Error Zero Error Full-Scale Error | - |  |  | $\begin{aligned} & \pm 1 \\ & \pm 2 \\ & \pm 2 \end{aligned}$ | $\begin{aligned} & \text { LSB } \\ & \text { LSB } \\ & \text { LSB } \end{aligned}$ |
| $\mathrm{V}_{\text {REF }} / 2$ Input Resistance | Input Resistance at Pin 9 | 3.2 | 5.2 |  | $\mathrm{K} \Omega$ |
| Analog Input Voltage Range | (Note 4) V( + ) or V(-) | GND-0.05 |  | $\mathrm{V}_{C C}+0.05$ | $V_{D C}$ |
| DC Common-Mode Error | Over Analog Input Voltage Range |  | $\pm 1 / 8$ |  | LSB |
| Power Supply Sensitivity | $V_{C C}=5 V_{D C} \pm 5 \%$ Over Allowed $\mathrm{V}_{\mathbb{I N}}(+)$ and $\mathrm{V}_{\mathbb{N}}(-)$ Voltage Range (Note 4) |  | $\pm 1 / 8$ |  | LSB |

## AC Electrical Characteristics

Timing Specifications: $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}_{D C}$ and $\mathrm{T}_{A}=25^{\circ} \mathrm{C}$ unless otherwise specified.

|  | Parameter | Conditions | MIn | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{T}_{\mathrm{c}}$ | Conversion Time | (Note 5) $\mathrm{f}_{\mathrm{CLK}}=410 \mathrm{kHz}$ | $\begin{gathered} 82 \\ 200 \end{gathered}$ |  | $\begin{gathered} 89 \\ 217 \end{gathered}$ | 1/fCLK $\mu \mathrm{S}$ |
| ${ }_{\text {f CLK }}$ | Clock Frequency | (Note 8) | 100 |  | 1260 | kHz |
| . | Clock Duty Cycle |  | 40 |  | 60 | \% |
| CR | Conversion Rate In Free-Running Mode | $\overline{\text { INTR }}$ tied to $\overline{\mathrm{WR}}$ with $\overline{C S}=0 V_{D C}$, f CLK $=410 \mathrm{kHz}$ |  |  | 4600 | conv/s |
|  | Width of $\overline{\text { WR }}$ Input (Start Pulse Width) | $\overline{\mathrm{CS}}=0 \mathrm{~V}_{\mathrm{DC}}($ Note 6$)$ | 150 |  |  | ns |
| ${ }^{\text {t }}$ ACC | Access Time (Delay from Falling Edge of $\overline{\mathrm{RD}}$ to Output Data Valid) | $\mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}$ |  | 170 | 300 | ns |
| $\mathrm{t}_{1 \mathrm{H}}, \mathrm{t}_{\mathrm{OH}}$ | TRI-STATE © Control (Delay from Rising Edge of $\overline{R D}$ to $\mathrm{Hi}-\mathrm{Z}$ State) | $\mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k}$ <br> (See TRI-STATE Test Circuits) |  | 125 | 200 | ns |
| $t_{W}, t_{\text {l }} 1$ | Delay from Falling Edge of $\overline{\mathrm{WR}}$ or $\overline{\mathrm{RD}}$ to Reset of $\overline{\mathrm{NTTR}}$ |  |  | 300 | 450 | ns |
| $\mathrm{t}_{\text {ris }}$ | $\overline{\text { INTR }}$ to 1st Read Set-Up Time |  | 550 | 400 |  | ns |
| $\mathrm{C}_{\mathrm{N}}$ | Input Capacitance of Logic Control Inputs |  |  | 5 | 7.5 | pF |
| Cout | TRI-STATE Output Capacitance (Data Buffers) |  |  | 5 | 7.5 | pF |

## DC Electrical Characteristics

The following specifications apply for $V_{C C}=5 V_{D C}$ and $T_{M I N} \leq T_{A} \leq T_{M A X}$, unless otherwise specified.

|  | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| CONTROL INPUTS [Note: CLK IN is the input of a Schmitt trigger circuit and is therefore specified separately] |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{IN}}(1)$ | Logical "1" Input Voltage (Except CLK IN) | $\mathrm{V}_{C C}=5.25 \mathrm{~V}$ DC | 2.0 |  | 15 | $V_{D C}$ |
| $\mathrm{V}_{\text {IN }}(0)$ | Logical "0" Input Voltage (Except CLK IN) | $\mathrm{V}_{C C}=4.75 \mathrm{~V}_{\mathrm{DC}}$ |  |  | 0.8 | $V_{D C}$ |
| $I_{\text {IN }}(1)$ | Logical "1" Input Current (All Inputs) | $V_{I N}=5 V_{D C}$ |  | 0.005 | 1 | $\mu A_{D C}$ |
| IIN (0) | Logical "0" input Current (All Inputs) | $V_{I N}=0 V_{D C}$ | -1 | $-0.005$ |  | $\mu A_{D C}$ |
| CLOCK IN |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{T}}+$ | CLK IN Positive Going Threshold Voltage |  | 2.7 | 3.1 | 3.5 | $V_{D C}$ |
| $V_{T}-$ | CL.K IN Negative Going Threshold Voltage |  | 1.5 | 1.8 | 2.1 | $V_{D C}$ |
| $V_{H}$ | CLK IN Hysteresis $\left(V_{T}+\right)-\left(V_{T}-\right)$ |  | 0.6 | 1.3 | 2.0 | $\mathrm{V}_{\mathrm{DC}}$ |
| OUTPUTS AND INTR |  |  |  |  |  |  |
| $V_{\text {OUT }}(0)$ | Logical "0" Output Voltage | IOUT $=1.6 \mathrm{~mA}, \mathrm{~V}_{C C}=4.75 \mathrm{~V}$ DC |  |  | 0.4 | $V_{D C}$ |
| $\mathrm{V}_{\text {OUT }}(1)$ | Logical "1" Output Voltage | $\begin{aligned} & I_{\mathrm{O}}=-360 \mu \mathrm{~A}, \mathrm{~V}_{C C}=4.75 \mathrm{~V}_{D C} \\ & \mathrm{I}_{\mathrm{O}}=-10 \mu \mathrm{~A}, \mathrm{~V}_{C C}=4.75 \mathrm{~V} \mathrm{VC} \end{aligned}$ | $\begin{array}{r} 2.4 \\ 4.5 \\ \hline \end{array}$ |  |  | $V_{D C}$ <br> $V_{D C}$ |
| lout | TRI-STATE Disabled Output Leakage (All Data Buffers) | $\begin{aligned} & V_{\text {OUT }}=0.4 \mathrm{~V}_{\text {DC }} \\ & \mathrm{V}_{\text {OUT }}=5 \mathrm{~V} \mathrm{CC} \end{aligned}$ |  | $\begin{array}{r} 0.1 \\ \quad 0.1 \\ \hline \end{array}$ | $\begin{gathered} -100 \\ 3 \\ \hline \end{gathered}$ | $\mu A_{D C}$ <br> $\mu A_{D C}$ |
| ISOURCE |  | $V_{\text {OUT }}$ Short to GND, $T_{A}=25^{\circ} \mathrm{C}$ | 4.5 | 6 |  | $m A_{D C}$ |
| ISINK |  | $V_{\text {OUT }}$ Short to $\mathrm{V}_{\text {CC }}, T_{A}=25^{\circ} \mathrm{C}$ | 9.0 | 16 |  | $m A_{D C}$ |
| POWER SUPPLY |  |  |  |  |  |  |
| ${ }^{\text {ICC }}$ | Supply Current (Includes Ladder Current) | $\begin{aligned} & \mathrm{f}_{\mathrm{CLK}}=410 \mathrm{kHz}, \\ & \mathrm{~V}_{\mathrm{REF}} / 2=\mathrm{NC}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \\ & \text { and } \overline{\mathrm{CS}}=1 \end{aligned}$ |  | 1.5 | 2.5 | mA |

Note 1: Absolute Maximum Ratings are those values beyond which the life of the device may be impaired.
Note 2: All voltages are measured with respect to GND, unless otherwise specified. The separate A GND point should always be wired to the D GND.
Note 3: A zener diode exists, internally, from $V_{C C}$ to $G N D$ and has a typical breakdown voltage of $7 V_{D C}$
Note 4: For $V_{i N}(-) \geq V_{I N}(+)$ the digital output code will be all zeros. Two on-chip diodes are tied to each analog input (see Block Diagram) which will forward conduct for analog input voltages one diode drop below ground or one diode drop greater than the $V_{C C}$ supply. Be careful, during testing at low $V_{C C}$ levels (4.5V). as high level analog inputs ( 5 V ) can cause this input diode to conduct-especially at elevated temperatures, and cause errors for analog inputs near fullscale. The spec allows 50 mV forward bias of either diode. This means that as long as the analog $V \mathbb{N}$ does not exceed the supply voltage by more than 50 mV , the output code will be correct. To achieve an absolute $0 \mathrm{~V}_{\mathrm{DC}}$ to $5 \mathrm{~V}_{\mathrm{DC}}$ input voltage range will therefore require a minimum supply voltage of $4.950 \mathrm{~V}_{\mathrm{DC}}$ over temperature variations, initial tolerance and loading.
Note 5: With an asynchronous start pulse, up to 8 clock periods may be required before the internal clock phases are proper to start the conversion process. The start request is internally latched, see Figure 1.
Note 6: The $\overline{\mathrm{CS}}$ input is assumed to bracket the $\overline{\mathrm{WR}}$ strobe input and therefore timing is dependent on the $\overline{W R}$ pulse width. An arbitrarily wide pulse width will hold the converter in a reset mode and the start of conversion is initiated by the low to high transition of the WR pulse (see Timing Diagrams).
Note 7: All typical values are for $\mathrm{T}_{\mathrm{A}}={ }^{\prime} 25^{\circ} \mathrm{C}$.
Note 8: Accuracy is guaranteed at $f_{C L K}=410 \mathrm{kHz}$. At higher clock frequencies accuracy can degrade.

## Typical Performance Characteristics



## TRI-STATE Test Circuits and Waveforms




TL/H/5675-3


TL/H/5675-5

Timing Diagrams


Output Enable and Reset INTR


- TL/H/5675-8
*The 24 -pin ADC1021 outputs all 10 bits on each RD.
Note: All timing is measured from the $50 \%$ voltage points.
BYTE SEQUENCING FOR THE 20-PIN ADC1001

| Byte <br> Order | 8-Bit Data Bus Connection |  |  |  |  |  |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
| 1st | MSB <br> 1Sit 9 | Bit 8 | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 |
| 2nd |  | Bit 1 | LSB |  | Bit 0 | 0 | 0 | 0 |
| 2nyyyyyy | 0 | 0 | 0 |  |  |  |  |  |

## Functional Description

The ADC1001, ADC1021 are mechanized using an advanced potentiometric resistive ladder network. The analog inputs, as well as the taps of this ladder network, are switched into a weighted capacitor array. The output of this. capacitor array is the input to a sampled data comparator. This comparator allows the successive approximation logic to match the analog difference input voltage $\left[V_{I N}(+)-V_{I N}(-)\right]$ to taps on the $R$ network. The most significant bit is tested first and after 10 comparisons ( 80 clock cycles) a digital 10 -bit binary code (all " 1 " $s=$ full-scale) is transferred to an output latch and then an interrupt is asserted (INTR makes a high-to-low transition). The device may be operated in the free-running mode by connecting INTR to the $\overline{W R}$ inut with $\overline{C S}=0$. To insure start-up under all possible conditions, an external WR pulse is required during the first power-up cycle. A conversion in process can be interrupted by issuing a second start command.
On the high-to-low transition of the $\overline{W R}$ input the internal SAR latches and the shift register stages are reset. As long as the $\overline{C S}$ input and $\overline{W R}$ input remain low, the A/D will remain in a reset state. Conversion will start from 1 to 8 clock periods after at least one of these inputs makes a low-tohigh transition.
A functional diagram of the A/D converter is shown in Figure 1. All of the inputs and outputs are shown and the major logic control paths are drawn in heavier weight lines.
The converter is started by having $\overline{\mathrm{CS}}$ and $\overline{\mathrm{WR}}$ simultaneously low. This sets the start flip-flop (F/F) and the resulting " 1 " level resets the 8 -bit shift register, resets the Interrupt (INTR) F/F and inputs a " 1 " to the D flop, F/F1, which is at the input end of the 10 -bit shift register. Internal clock signals then transfer this " 1 " to the Q output of F/F1. The AND gate, G1, combines this "1" output with a clock signal to provide a reset signal to the start $F / F$. If the set signal is no longer present (either, WR or $\overline{\mathrm{CS}}$ is a " 1 ") the start $F / F$ is reset and the 10 -bit shift register then can have the " 1 "


TL/H/5675-9
clocked in, which allows the conversion process to continue. If the set signal were to still be present, this reset pulse would have no effect and the 10 -bit shift register would continue to be held in the reset mode. This logic therefore allows for wide $\overline{C S}$ and $\overline{W R}$ signals and the converter will start after at least one of these signals returns high and the internal clocks again provide a reset signal for the start F/F.
After the " 1 " is clocked through the 10 -bit shift register (which completes the SAR search) it causes the new digital word to transfer to the TRI-STATE output latches. When this XFER signal makes a high-to-low transition the one shot fires, setting the INTR F/F. An inverting buiffer then supplies the INTR output signal.
Note that this SET control of the INTR F/F remains low for aproximately 400 ns . If the data output is continuously enabled ( $\overline{\mathrm{CS}}$ and $\overline{\mathrm{RD}}$ both held low), the $\overline{\mathrm{NTR}}$ output will still signal the end of the conversion (by a high-to-low transition), because the SET input can control the Q output of the INTR F/F even though the RESET input is constantly at a " 1 " level. This $\overline{\text { NTR }}$ output will therefore stay low for the duration of the SET signal.
When data is to be read, the combination of both $\overline{\mathrm{CS}}$ and $\overline{R D}$ being low will cause the INTR F/F to be reset and the TRI-STATE output latches will be enabled.

## Zero and Full-Scale Adjustment

Zero error can be adjusted as shown in Figure 2. $\mathrm{V}_{\mathrm{IN}}(+)$ is forced to $+2.5 \mathrm{mV}(+1 / 2 \mathrm{LSB})$ and the potentiometer is adjusted until the digital output code changes from 000000 0000 to 0000000001.
Full-scale is adjusted as shown in Figure 3, with the $\mathrm{V}_{\text {REF }} / 2$ input. With $V_{I N}(+)$ forced to the desired full-scale voltage less $11 / 2$ LSBs ( $V_{F S}-11 / 2$ LSBs), $V_{R E F} / 2$ is adjusted until the digital output code changes from 1111111110 to 11 11111111.


FIGURE 3. Full-Scale Adjust

NOTE: $V_{I N}(-)$ should be biased so that $\mathrm{V}_{\operatorname{IN}}(-) \geq-0.05 \mathrm{~V}$ when potentiometer wiper is set at most negative voltage position.
FIGURE 2. Zero Adjust Circuit

Connection Diagrams
ADC1001 (for an 8-bit data bus)
Dual-In-Line Package


See Ordering Information

ADC1021 (for all 10-bit outputs in paraliel) Dual-In-Line Package


TL/H/5675-12

- TRI-STATE output buffers which output 0 during $\overline{\text { RD }}$.

Block Diagram


Note 2: SAR = Successive Approximation Register.
FIGURE 1

## ADC3511 3½-Digit Microprocessor Compatible A/D Converter <br> ADC3711 33/4-Digit Microprocessor Compatible A/D Converter

## General Description

The ADC3511 and ADC3711 (MM74C937, MM74C938-1) monolithic A/D converter circuits are manufactured using standard complementary MOS (CMOS) technology. A pulse modulation analog-to-digital conversion technique is used and requires no external precision components. In addition, this technique allows the use of a reference voltage that is the same polarity as the input voltage.
One 5 V (TTL) power supply is required. Operating with an isolated supply allows the conversion of positive as well as negative voltages. The sign of the input voltage is automatically determined and indicated on the sign pin. If the power supply is not isolated, only one polarity of voltage may be converted.
The conversion rate is set by an internal oscillator. The frequency of the oscillator can be set by an external RC network or the oscillator can be driven from an external frequency source. When using the external RC network, a square wave output is available.
The ADC3511 and ADC3711 have been designed to provide addressed BCD data and are intended for use with microprocessors and other digital systems. BCD digits are selected on demand via 2 Digit Select (D0, D1) inputs. Digit Select inputs are latched by a low-to-high transition on the Digit Latch Enable (DLE) input and will remain latched as long as DLE remains high. A start conversion input and a
conversion complete output are included on both the ADC3511 and the ADC3711.

## Features

- Operates from single 5 V supply
- ADC3511 converts 0 to $\pm 1999$ counts
- ADC3711 converts 0 to $\pm 3999$ counts
- Addressed BCD outputs
- No external precision components necessary
- Easily interfaced to microprocessors or other digital systems
- Medium speed-200 ms/conversion
[ TTL compatible
- Internal clock set with RC network or driven externally

■ Overflow indicated by hex "EEEE" output reading as well as an overflow output

## Applications

■ Low cost analog-to-digital converter

- Eliminate analog multiplexing by using remote A/D converters
- Convert analog transducers (temperature, pressure, displacement, etc.) to digital transducers


Absolute Maximum Ratings (Note 1)

| Voltage at Any Pin | -0.3 V to $\mathrm{V} C \mathrm{C}+0.3 \mathrm{~V}$ |
| :--- | ---: |
| Operating Temperature Range $\left(\mathrm{T}_{\mathrm{A}}\right)$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Package Dissipation at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | 500 mW |
| Operating $\mathrm{V}_{\mathrm{CC}}$ Range | 4.5 V to 6.0 V |

Absolute Maximum $\mathrm{V}_{\mathrm{CC}}$
6.5 V

Storage Temperature Range $\quad-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Lead Temperature (Soldering, 10 seconds) $300^{\circ} \mathrm{C}$

DC Electrical Characteristics ADC3511CC, ADC3711CC
$4.75 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 5.25 \mathrm{~V},-40^{\circ} \mathrm{C} \leq T_{A} \leq+85^{\circ} \mathrm{C}$, unless otherwise specified.

|  | Parameter | Conditions | Min | $\begin{gathered} \text { Typ } \\ \text { (Note 2) } \end{gathered}$ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{\text {IN(1) }}$ | Logical "1" Input Voltage (Except $f_{I N}$ ) |  | $V_{C C}-1.5$ |  |  | V |
| $V_{\text {IN }(0)}$ | Logical " 0 " Input Voltage (Except $\mathrm{f}_{\mathrm{IN}}$ ) |  |  |  | 1.5 | V |
| $V_{\text {IN(1) }}$ | Logical "1" Input Voltage (fin) |  | $\mathrm{V}_{C C}-0.6$ |  |  | V |
| $V_{\text {IN }}(0)$ | Logical " 0 " Inpuit Voltage ( $\mathrm{f}_{\mathrm{I}} \mathrm{N}$ ) |  |  |  | 0.6 | V |
| VOUT(1) | Logical "1" Output Voltage (Except 20, 21, 2², 23) | $\mathrm{I}_{0}=360 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{CC}}{ }^{-0.4}$ |  |  | V |
| Vout(1) | Logical "1" Output Voltage $\left(2^{0}, 2^{1}, 2^{2}, 2^{3}\right)$ | $\mathrm{I}_{0}=360 \mu \mathrm{~A}$ | $\mathrm{V}_{C C}{ }^{-1.0}$ |  |  | V |
| Vout(0) | Logical " 0 " Output Voltage | $\mathrm{I}_{0}=1.6 \mathrm{~mA}$ |  |  | 0.4 | V |
| $1 \mathrm{IN}(1)$ | Logical " 1 " Input Current (SC, DLE, DO, D1) | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ |  | 0.005 | 1.0 | $\mu \mathrm{A}$ |
| $1 \mathrm{~N}(0)$ | Logical "0" Input Current (SC, DLE, DO, D1) | $V_{1 N}=0 \mathrm{~V}$ | -1.0 | -0.005 |  | $\mu \mathrm{A}$ |
| ICC | Supply Current | All Outputs Open |  | 0.5 | 5.0 | mA |

AC Electrical Characteristics ADC3511CC, ADC3711CC
$V_{C C}=5 \mathrm{~V} ; \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} ; \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=20 \mathrm{~ns}$; unless otherwise specified.

|  | Parameter | Conditions | Min | $\begin{gathered} \text { Typ } \\ \text { (Note 2) } \\ \hline \end{gathered}$ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| fosc | Oscillator Frequency |  |  | 0.6/RC |  | Hz |
| $\mathrm{f}_{\mathrm{IN}}$ | Clock Frequency |  | 100 |  | 640 | kHz |
| fCONV | Conversion Rate | $\begin{aligned} & \text { ADC3511CC } \\ & \text { ADC3711CC } \end{aligned}$ | $\begin{gathered} f_{\mid N} / 64,512 \\ f_{\mathbb{N}} / 129,024 \end{gathered}$ |  |  | conversions/sec conversions/sec |
| tscpw | Start Conversion Pulse Width |  | 200 |  | DC | ns |
| $t_{\text {pdo, }} \mathrm{t}_{\mathrm{pd} 1}$ | Propagation Delay D0, D1, to $2^{0}, 2^{1}, 2^{2}, 2^{3}$ | $D L E=O V$ |  | 2.0 | 5.0 | $\mu \mathrm{S}$ |
| $t_{\text {pdo }}, t_{\text {pd1 }}$ | Propagation Delay DLE to $2^{0}, 2^{1}, 2^{2}, 2^{3}$ |  |  | 2.0 | 5.0 | $\mu \mathrm{s}$ |
| ${ }^{\text {tSET-UP }}$ | Set-Up Time D0, D1, to DLE | $\mathrm{t}_{\text {HOLD }}=0 \mathrm{~ns}$ |  | . 100 | 200 | ns |
| $t^{\text {PWWDLE }}$ | Minimum Pulse Width Digit Latch Enable (Low) |  |  | 100 | 200 | ns |

Converter Characteristics ADC3511CC, ADC3711CC $4.75 \leq V_{C C} \leq 5.25 \mathrm{~V} ;-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}$,
$\mathrm{f}_{\mathrm{c}}=5 \mathrm{conv} . / \mathrm{sec}$ (ADC3511CC); 2.5 conv. $/ \mathrm{sec}$ (ADC3711CC); unless otherwise specified.

| . | Parameter | Conditions | Min | Typ <br> (Note 2) | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Non-Linearity | $V_{\text {IN }}=0-2 V$ Full Scale <br> $V_{I N}=0-200 \mathrm{mV}$ Full Scale | -0.05 | $\pm 0.025$ | +0.05 | \% of Full-Scale (Note 3) |
|  | Quantization Error |  | -1 |  | +0 | Counts |
|  | Offset Error | $\mathrm{V}_{1 \mathrm{~N}}=0 \mathrm{~V}$ | -0.5 | +1.0 | $+3.0$ | $\begin{gathered} \mathrm{mV} \\ (\text { Note 4) } \end{gathered}$ |
|  | Rollover Error |  | -0 |  | +0 | Counts |
| $\mathrm{V}_{\mathrm{IN}+}, \mathrm{V}_{\text {IN- }}$ | Analog Input Current | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | -5 | $\pm 1$ | +5 | nA |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: All typicals are given for $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
Note 3: For the ADC3511CC: full-scale $=1999$ counts; therefore $0.025 \%$ of full-scale $=1 / 2$ count and $0.05 \%$ of full-scale $=1$ count. For the $\operatorname{ADC3711CC}$ : fullscale $=3999$ counts; therefore $0.025 \%$ of full-scale $=1$ count and $0.05 \%$ of full-scale $=2$ count.
Note 4: For full-scale $=2.000 \mathrm{~V}: 1 \mathrm{mV}=1$ count for the $\mathrm{ADC3511CC} ; 1 \mathrm{mV}=2$ counts for the ADC3711CC.

## Block Diagram

ADC3511 3 1/2-Diglt A/D (*ADC3711 3 3/4-Diglt A/D)


TL/H/5678-2

## Applications Information

## THEORY OF OPERATION

A schematic for the analog loop is shown in Figure 1. The output of SW1 is either at $V_{\text {REF }}$ or zero volts, depending on the state of the $D$ flip-flop. If $Q$ is at a high level, $V_{\text {OUT }}=V_{\text {REF }}$ and if $Q$ is at a low level $V_{\text {OUT }}=0 \mathrm{~V}$. This voltage is then applied to the low pass filter comprised of R1 and C 1 . The output of this filter, $\mathrm{V}_{\mathrm{FB}}$, is connected to the negative input of the comparator, where it is compared to the analog input voltage, $\mathrm{V}_{\mathbb{N}}$. The output of the comparator is connected to the $D$ input of the $D$ flip-flop. Information is then transferred from the $D$ input to the $Q$ and $\bar{Q}$ outputs on the positive edge of clock. This loop forms an oscillator whose duty cycle is precisely related to the analog input voltage, $\mathrm{V}_{\mathrm{IN}}$.
An example will demonstrate this relationship. Assume the input voltage is equal to 0.500 V . If the $Q$ output of the $D$ flipflop is high then $V_{\text {OUT }}$ will equal $V_{\text {REF }}(2.000 \mathrm{~V})$ and $V_{F B}$ will charge toward 2 V with a time constant equal to R1C1. At some time $V_{F B}$ will exceed 0.500 V and the comparator output will switch to $O V$. At the next clock rising edge the $Q$ output of the D flip-flop will switch to ground, causing Vout to switch to $O V$. At this time, $V_{F B}$ will start discharging toward OV with a time constant R1C1. When $V_{F B}$ is less than 0.5 V the comparator output will switch high. On the rising edge of the next clock the $Q$ output of the $D$ flip-flop will switch high and the process will repeat. There exists at the output of SW1 a square wave pulse train with positive amplitude $\mathrm{V}_{\text {REF }}$ and negative amplitude 0 V .
The DC value of this pulse train is:

$$
v_{\text {OUT }}=v_{\text {REF }} \frac{t_{\text {ON }}}{t_{\text {ON }}+t_{\text {OFF }}}=v_{\text {REF }}(\text { duty cycle })
$$

The lowpass filter will pass the DC value and then:

$$
V_{F B}=V_{\text {REF }} \text { (duty cycle) }
$$

Since the closed loop system will always force $V_{F B}$ to equal $V_{I N}$, we can then say that:

$$
\begin{aligned}
& V_{I N}=V_{F B}=V_{\text {REF }} \text { (duty cycle) } \\
& \text { or } \\
& \frac{V_{I N}}{V_{R E F}}=\text { (duty cycle) }
\end{aligned}
$$

The duty cycle is logically ANDed with the input frequency $f_{I N}$. The resultant frequency $f$ equals:

$$
f=(\text { duty cycle }) \times\left(f f_{N}\right)
$$

Frequency $f$ is accumulated by counter no. 1 for a time determined by counter no. 2. The count contained in counter no. 1 is then:

$$
\begin{aligned}
& \text { (count) }=\frac{f}{\left(f_{I N}\right) / N}=\frac{(\text { duty cycle }) \times\left(f_{I N}\right)}{\left(f_{I}\right) / N} \\
& =\frac{V_{I N}}{V_{R E F}} \times N
\end{aligned}
$$

For the ADC3511 $\mathrm{N}=2000$.
For the $\operatorname{ADC} 3711 \mathrm{~N}=4000$.


$$
\begin{aligned}
& V_{I N}=V_{F B}=V_{\text {REF }} \times(\text { duty cycle }) \\
& f=\text { (duty cycle) } \times f_{I N} \\
& \text { Count in counter no. } 1=\frac{f}{\left(f_{I N}\right) / N}=\frac{(\text { duty cycle }) \times f_{I N}}{\left(f_{I N}\right) / N}=\frac{V_{I N}}{V_{R E F}} \times N
\end{aligned}
$$

FIGURE 1. Analog Loop Schematic Pulse Modulation A/D Converter

## Applications Information (Continued)

## GENERAL INFORMATION

The timing diagram, shown in Figure 2, gives operation for the free running mode. Free running operation is obtained by connecting the Start Conversion input to logic " 1 " ( $V_{\mathrm{CC}}$ ). In this mode the analog input is continuously converted and the digit latches are updated at a rate equal to $64,512 \times$ $1 / \mathrm{f}_{\mathrm{IN}}$ for the ADC3511, or 129,024 for the ADC3711.

The rising edge of the Conversion Complete output indicates that new information has been transferred from the internal counter to the digit latches. This information will remain in the digit latches until the next low-to-high transition of the Conversion Complete output. A logic " 1 " will be maintained on the Conversion Complete output for a time equal to $64 \times 1 / f_{I N}$ on the ADC3511, or $128 \times 1 / \mathrm{f}_{\mathrm{IN}}$ on the ADC3711.

Figure 3 gives the operation using the Start Conversion input. It is important to note that the Start Conversion input and Conversion Complete output do not influence the actual analog-to-digital conversion in any way. Internally the ADC3511 and ADC3711 are always continuously converting the analog voltage present at their inputs. The Start Conversion input is used to control the transfer of information from the internal counter to the digit latches.

An RS latch on the Start Conversion input allows a broad range of input pulse widths to be used on this signal. As shown in Figure 3, the Conversion Complete output goes to a logic " 0 " on the rising edge of the Start Conversion pulse and goes to a logic " 1 " some time later when the new conversion is transferred from the internal counter to the display latch. Since the Start Conversion pulse can occur at any time during the conversion cycle, the amount of time from Start Conversion to Conversion Complete will vary. The maximum time is $64,512 \times 1 / \mathrm{fiN}_{\mathrm{IN}}\left(129,024 \times 1 / \mathrm{fiN}_{\mathrm{N}}\right.$ for the ADC3711) and the minimum time is $256 \times 1 / \mathrm{f}_{\mathrm{IN}}(512 \times$ $\left.1 / \mathrm{f}_{(\mathrm{N}}\right)$ for the ADC3711).

## SYSTEM DESIGN CONSIDERATIONS

The ADC3511 and ADC3711 have reduced the problem of high resolution, high accuracy analog-to-digital conversion to nearly the level of simplicity, economy, and compactness usually associated with digital logic circuitry. However, they are truly high precision analog devices, and require the same kind of design considerations given to all analog circuits. While great care has been taken in the design of the ADC3511 and ADC3711 to make their application as easy as possible, in order to utilize them to their full performance potential, good grounding, power supply distribution, decoupling, and regulation techniques should be exercised.


FIGURE 2. Conversion Cycle Timing Diagram for Free Running Operation (Times Shown in Parentheses are for the ADC3711)


FIGURE 3. Conversion Cycle Timing Diagram Operating with Start Conversion Input

| DIGIT SELECT INPUTS |  | SELECTED DIGIT |  |
| :--- | :---: | :---: | :--- |
| DLE | D1 |  |  |
| L | L | L | Digit 0 (LSD) |
| L | L | H | Digit 1 |
| L | H | L | Digit 2 |
| L | H | H | Digit 3 (MSD) |
| H | X | X | Unchanged |

$L=$ Low logic level
$H=$ High logic level
$X=$ Irrelevant logic level

The value of the Selected Digit is presented at the 23, 22, $2^{1}$ and $2^{0}$ outputs in BCD format.

Note 1: If the value of a digit changes while it is selected, that change will be reflected at the outputs.

Note 2: An overflow condition will be indicated by a high level on the OVERFLOW output (pin 5) and E16 in all digits.
Note 3: The sign of the input voltage, when these devices are operated in the bipolar mode, is indicated by the SIGN output (pin 8). A high level indicates a positive voltage, a low level a negative.

## Timing Diagrams



## Typical Applications

Figure 4 shows the ADC3511 and ADC3711 connected to convert 0 to +2.000 volts full scale operating from a nonisolated power supply. (Note that the ADC3511 converts 0 to +1999 counts full scale, while the ADC3711 converts 0 to +3999 counts full scale.) In this configuration the SIGN output (pin 8) should be ignored. Higher voltages can, of course, be converted by placing fixed dividers in the inputs, while lower voltages can be converted by placing fixed dividers in the feedback loop, as shown in Figure 6.
Figures 5 and 6 show systems operating with isolated supplies that will convert both polarities of inputs. 60 Hz com-mon-mode noise can become a problem in these config-
urations, so shielded transformers have been shown in the figures. The necessity for, and the type of shielding needed depends on the performance requirements, and the actual applications.
The filter capacitors connected to $\mathrm{V}_{\mathrm{FB}}$ (pin 12) and $\mathrm{V}_{\text {FILTER }}$ (pin 11) should be of a low leakage variety. In the examples shown every 1.0 nA of leakage will cause approximately 0.1 mV error ( $1.0 \times 10^{-9} \mathrm{~A} \times 100 \mathrm{k} \Omega=0.1 \mathrm{mV}$ ). If the currents in both capacitors are exactly equal however, little error will result since the source impedances driving both capacitors are approximately matched.

## Typical Applications (Continued)



FIGURE 4. 3 ½-Digit A/D; + 1999 Counts, + 2.000 Volts Full Scale


Note 1: All resistors $1 / 4$ watt, and $\pm 5 \%$, unless otherwise specified.
Note 2: All capacitors $\pm 10 \%$.
Note 3: Low leakage capacitor.
Note 4: $R_{3}=\frac{R_{1} R 2}{R 1+R 2} \pm 25 \Omega$.
TL/H/5678-6
FIGURE 5.3 ½-Digit A/D; $\pm 1999$ Counts, $\pm 2.000$ Volts Full Scale
( 3 3/4-Digit A/D; $\pm 3999$ Counts, $\pm 2.000$ Volts Full Scale)

Typical Applications (Continued)


TL/H/5678-7
Note 1: All resistors $1 / 4$ watt, and $\pm 5 \%$, unless otherwise specified. Note 2: All capacitors $\pm 10 \%$
Note 3: Low leakage capacitor.
Note 4: $R_{3}=\frac{R 1 R 2}{R 1+R_{2}} \pm 50 \Omega$
Note 5: $\mathrm{R} 4=900 \mathrm{k} \pm 1 \%$ for the ADC3511CC, 200.0 mV Full-Scale. $\mathrm{R} 4=400 \mathrm{k} \pm 1 \%$ for the $\mathrm{ADC3711CC}, 400.0 \mathrm{mV}$ Full-Scale.

FIGURE 6. $31 / 2$-Digit A/D; $\pm 1999$ Counts, $\pm 200.0 \mathrm{mV}$ Full Scale ( $33 / 4$-Digit A/D; $\pm 3999$ Counts, $\pm 400.0 \mathrm{mV}$ Full-Scale)

## ADD3501 3½ Digit DVM with Multiplexed 7-Segment Output

## General Description

The ADD3501 (MM74C935-1) monolithic DVM circuit is manufactured using standard complementary MOS (CMOS) technology. A pulse modulation analog-to-digital conversion technique is used and requires no external precision components. In addition, this technique allows the use of a reference voltage that is the same polarity as the input voltage.
One 5 V (TTL) power supply is required. Operating with an isolated supply allows the conversion of positive as well as negative voltages. The sign of the input voltage is automatically determined and output on the sign pin. If the power supply is not isolated, only one polarity of voltage may be converted.
The conversion rate is set by an internal oscillator. The frequency of the oscillator can be set by an external RC network or the oscillator can be driven from an external frequency source. When using the external RC network, a square wave output is available. It is important to note that great care has been taken to synchronize digit multiplexing with the A/D conversion timing to eliminate noise due to power supply transients.
The ADD3501 has been designed to drive 7-segment multiplexed LED displays directly with the aid of external digit buffers and segment resistors. Under condition of overrange, the overflow output will go high and the display will read + OFL or - OFL, depending on whether the input voltage is positive or negative. In addition to this, the most significant digit is blanked when zero.
A start conversion input and a conversion complete output are included on all 4 versions of this product.

## Features

- Operates from single 5 V supply
- Converts 0 V to $\pm 1.999 \mathrm{~V}$

■ Multiplexed 7 -segment
■ Drives segments directly

- No external precision component necessary
- Accuracy specified over temperature

■ Medium speed - $200 \mathrm{~ms} /$ conversion

- Internal clock set with RC network or driven externally
- Overrange Indicated by + OFL or -OFL display reading and. OFLO output
- Analog inputs in applications shown can withstand $\pm 200$ Volts


## Applications

- Low cost digital power supply readouts

■ Low cost digital multimeters
a Low cost digital panel meters

- Eliminate analog multiplexing by using remote A/D converters
- Convert analog transducers (temperature, pressure, displacement, etc.) to digital transducers


## Connection Diagram



Order Number ADD3501CCN See NS Package N28B

Absolute Maximum Ratings (Note 1)
Voltage at Any Pin -0.3 V to $\mathrm{V}_{\mathrm{CC}}+0.3 \mathrm{~V}$
Operating Temperature Range ( $\mathrm{T}_{\mathrm{A}}$ )
Package Dissipation at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \quad 800 \mathrm{~mW}$
derate at $\theta_{\mathrm{JA}(\mathrm{MAX})}=125^{\circ} \mathrm{C} /$ Watt above $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

Operating $\mathrm{V}_{\mathrm{CC}}$ Range
4.5 V to 6.0 V

Absolute Maximum VCC
6.5 V

Lead Temperature (Soldering, 10 seconds)
$300^{\circ} \mathrm{C}$
Storage Temperature Range $\quad-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$

## Electrical Characteristics ADD3501

$4.75 \leq \mathrm{V}_{\mathrm{CC}} \leq 5.25 \mathrm{~V},-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}$, unless otherwise specified.

|  | Parameter | Conditions | Min | Typ(2) | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IN(1) }}$ | Logical "1" Input Voltage |  | $\mathrm{V}_{C C}-1.5$ |  |  | V |
| $\mathrm{V}_{\text {IN(0) }}$ | Logical "0" Input Voltage |  |  |  | 1.5 | $\checkmark$ |
| $V_{\text {OUT(0) }}$ | Logical " 0 " Output Voltage (All Digital Outputs except Digit Outputs) | $\mathrm{l} \mathrm{O}=1.1 \mathrm{~mA}$ |  |  | 0.4 | V |
| $V_{\text {OUT(0) }}$ | Logical "0" Output Voltage (Digit Outputs) | $\mathrm{I}_{0}=0.7 \mathrm{~mA}$ |  | , | 0.4 | V |
| $V_{\text {OUT }}(1)$ | Logical "1" Output Voltage (All Segment Outputs) | $\begin{aligned} & \mathrm{I}_{\mathrm{O}}=50 \mathrm{mA@} \mathrm{~T}_{J}=25^{\circ} \mathrm{C} \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V} \\ & \mathrm{I}_{\mathrm{O}}=30 \mathrm{mA@T}=100^{\circ} \mathrm{C} \end{aligned}$ | $\begin{aligned} & V_{C C}-1.6 \\ & V_{C C}-1.6 \\ & \hline \end{aligned}$ | $\begin{aligned} & V_{C C}-1.3 \\ & V_{C C}-1.3 \end{aligned}$ |  | $\begin{aligned} & v \\ & v \end{aligned}$ |
| V OUT(1) | Logical "1" Output Voltage (All Digital Outputs except Segment Outputs) | $\begin{aligned} & \mathrm{I} \mathrm{O}=500 \mu \mathrm{~A} \text { (Digit Outputs) } \\ & \mathrm{IO}=360 \mu \mathrm{~A} \text { (Conv. Complete, } \\ &+/--, \text { Oflo Outputs) } \end{aligned}$ | $V_{C C}-0.4$ |  |  | V |
| Isource | Output Source Current (Digit Outputs) | $\mathrm{V}_{\text {OUT }}=1.0 \mathrm{~V}$ | 2.0 |  |  | mA |
| $\mathrm{I}_{\mathrm{N}(1)}$ | Logical " 1 " Input Current (Start Conversion) | $\mathrm{V}_{\mathrm{IN}}=1.5 \mathrm{~V}$ |  | . | 1.0 | $\mu \mathrm{A}$ |
| InN(0) | Logical " 0 ". Input Current (Start Conversion) | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ | -1.0 | - |  | $\mu \mathrm{A}$ |
| Icc | Supply Current Oscillator Frequency | Segments and Digits Open |  | $\begin{gathered} 0.5 \\ 0.6 / R C \end{gathered}$ | 10 | $\begin{array}{r} \mathrm{mA} \\ \mathrm{kHz} \\ \hline \end{array}$ |
| $\mathrm{fin}^{\mathrm{N}}$ | Clock Frequency |  | 100 |  | 640 | kHz |
| $\mathrm{f}_{\mathrm{C}}$ | Conversion Rate |  |  | $\mathrm{f}_{\mathrm{IN}} / 64,512$ |  | conv./sec |
| $\mathrm{f}_{\text {MUX }}$ | Digit Mux Rate |  |  | $\mathrm{f}_{\mathrm{IN}} / 256$ |  | Hz |
| t BLANK | Inter Digit Blanking Time |  |  | 1/(32f ${ }^{\text {MUX }}$ ) |  | sec |
| tsCPW | Start Conversion Pulse Width |  | 200 |  | DC | ns |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: All typicals given for $T_{A}=25^{\circ} \mathrm{C}$.

## Electrical Characteristics ADD3501

$\mathrm{t}_{\mathrm{C}}=5$ conversions/second, $0^{\circ} \mathrm{C} \leq T_{A} \leq 70^{\circ} \mathrm{C}$, unless otherwise specified.

| Parameter | Conditions | Min | Typ | Max | Units |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Non-Linearity | $V_{\mathbb{N}}=0-2 V$ Full Scale <br> $V_{I N}=0-200 \mathrm{mV}$ Full Scale | -0.05 | $\pm 0.025$ | +0.05 | $\%$ <br> full scale |
| Quantization Error |  | -1 |  | +0 | counts |
| Offset Error, $\mathrm{V}_{\mathbb{I N}}=0 \mathrm{~V}$ |  | -0.5 | +1.5 | +3 | mV |
| Rollover Error |  | -0 |  | +0 | counts |
| Analog Input Current | $T_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | -5 | $\pm 0.5$ | +5 | nA |
| $\left(\mathrm{V}_{\mathbb{N}}+, \mathrm{V}_{\mathbb{N}}-\right)$ |  |  |  |  |  |

Block Diagram


## Theory of Operation

A schematic for the analog loop is shown in Figure 1. The output of SW1 is either at $V_{\text {REF }}$ or zero volts, depending on the state of the $D$ flip-flop. If $Q$ is at a high level $V_{\text {OUT }}=V_{\text {REF }}$ and if $Q$ is at a low level $V_{\text {OUT }}=0 \mathrm{~V}$. This voltage is then applied to the low pass filter comprised of R1 and C1. The output of this filter, $\mathrm{V}_{\mathrm{FB}}$, is connected to the negative input of the comparator, where it is compared to the analog input voltage, $\mathrm{V}_{\mathbb{I}}$. The output of the comparator is connected to the D input of the D flip-flop. Information is then transferred from the $D$ input to the $Q$ and $Q$ outputs on the positive edge of clock. This loop forms an oscillator whose duty cycle is precisely related to the analog input voltage, $\mathrm{V}_{I N}$.
An example will demonstrate this relationship. Assume the input voltage is equal to 0.500 V . If the $Q$ output of the $D$ flipflop is high then $V_{\text {OUT }}$ will equal $V_{\text {REF }}(2.000 \mathrm{~V})$ and $V_{F B}$ will charge toward 2 V with a time constant equal to $\mathrm{R}_{1} \mathrm{C}_{1}$. At some time $\mathrm{V}_{\mathrm{FB}}$ will exceed 0.500 V and the comparator output will switch to $O V$. At the next clock rising edge the $Q$ output of the D flip-flop will switch to ground, causing $V_{\text {OUT }}$ to switch to OV . At this time $\mathrm{V}_{\mathrm{FB}}$ will start discharging toward 0 V with a time constant $\mathrm{R}_{1} \mathrm{C}_{1}$. When $\mathrm{V}_{\mathrm{FB}}$ is less than 0.5 V the comparator output will switch high. On the rising edge of the next clock the Q output of the D flip-flop will switch high and the process will repeat. There exists at the output of SW1 a square wave pulse train with positive amplitude $\mathrm{V}_{\text {REF }}$ and negative amplitude 0 V .
The DC value of this pulse train is:

$$
V_{O U T}=V_{\text {REF }}\left(\frac{T_{O N}}{T_{O N}+T_{\text {OFF }}}\right)=V_{\text {REF }} \text { (duty cycle) }
$$

The lowpass filter will pass the DC value and then:

$$
V_{F B}=V_{\text {REF }}(\text { duty cycle })
$$

Since the closed loop system will always force $V_{F B}$ to equal $V_{I N}$, we can then say that:

$$
V_{I N}=V_{F B}=V_{\text {REF }} \text { (duty cycle) }
$$

or

$$
\frac{\mathrm{V}_{\mathrm{IN}}}{\mathrm{~V}_{\mathrm{REF}}}=\text { (duty cycie) }
$$

The duty cycle is logically ANDed with the input frequency $f_{I N}$. The resultant frequency $f$ equals:

$$
\mathrm{f}=\text { (duty cycle) } \times \text { (clock) }
$$

Frequency $f$ is accumulated by counter no. 1 for a time determined by counter no. 2. The count contained in counter no. 1 is then:

$$
\begin{aligned}
(\text { count }) & =\frac{f}{(\text { clock }) / \mathrm{N}}=\frac{(\text { duty cycle }) \times(\text { clock })}{(\text { clock }) / \mathrm{N}} \\
& =\frac{V_{I N}}{V_{R E F}} \times N
\end{aligned}
$$

For the ADD3501, $\mathrm{N}=2000$.

## Schematic Diagram



Figure 1. Analog Loop Schematic Pulse Modulation A/D Converter

## General Information

The timing diagram, shown in Figure 2, gives operation for the free running mode. Free running operation is obtained by connecting the Start Conversion input to logic " 1 " ( $V_{C C}$ ). In this mode the analog input is continuously converted and the display is updated at a rate equal to $64,512 \times 1 / \mathrm{f}_{\mathrm{I}} \mathrm{N}$.
The rising edge of the Conversion Complete output indicates that new information has been transferred from the internal counter to the display latch. This information will remain in the display latch until the next low-to-high transition of the Conversion Complete output. A logic " 1 " will be maintained on the Conversion Complete output for a time equal to $64 \times 1 / \mathrm{f}_{\mathrm{I}}$.
Figure 3 gives the operation using the Start Conversion input. It is important to note that the Start Conversion input and Conversion Complete output do not influence the actual analog-to-digital conversion in any way.

Internally the ADD3501 is always continuously converting the analog voltage present at its inputs. The Start Conversion input is used to control the transfer of information from the internal counter to the display latch.
An RS latch on the Start Conversion input allows a broad range of input pulse widths to be used on this signal. As shown in Figure 3, the Conversion Complete output goes to a logic " 0 " on the rising edge of the Start Conversion pulse and goes to a logic " 1 " some time later when the new conversion is transferred from the internal counter to the display latch. Since the Start Conversion pulse can occur at any time during the conversion cycle, the amount of time from Start Conversion to Conversion Complete will vary. The maximum time is $64,512 \times 1 / \mathrm{f}_{\mathrm{N}}$ and the minimum time is $256 \times 1 / \mathrm{fiN}$.

## Timing Waveforms



TL/H/5681-4
Figure 2. Conversion Cycle Timing Diagram for Free Running Operation


TL/H/5681-5
Figure 3. Conversion Cycle Timing Diagram Operating with Start Conversion Input

## Applications

## SYSTEM DESIGN CONSIDERATIONS

Perhaps the most important thing to consider when designing a system using the ADD3501 is power supply noise on the $\mathrm{V}_{\mathrm{CC}}$ and ground lines. Because a single power supply is used and currents in the 300 mA range are being switched, good circuit layout techniques cannot be overemphasized. Great care has been exercised in the design of the ADD3501 to minimize these problems but poor printed circuit layout can negate these features.
Figures 4, 5, and 6 show schematics of DVM systems. An attempt has been made to show, on these schematics, the proper distribution for ground and $\mathrm{V}_{\mathrm{CC}}$. To help isolate digital and analog portions of the circuit, the analog $V_{C C}$ and ground have been separated from the digital $V_{C C}$ and ground. Care must be taken to eliminate high current from flowing in the analog $\mathrm{V}_{C C}$ and ground wires. The most effective method of accomplishing this is to use a single ground point and a single $V_{C C}$ point where all wires are brought together. In addition to this the conductors must be of sufficient size to prevent significant voltage drops.
To prevent switching noise from causing jitter problems, a voltage regulator with good high frequency response is necessary. The LM309 and the LM340-5 voltage regulators both function well and are shown in Figures 4, 5, and 6. Adding more filtering than is shown will in general increase
the jitter rather than decrease it. The most important characteristic of transients on the $V_{C C}$ line is the duration of the transient and not its amplitude.
Figure 4 shows a DPM system which converts OV to 1.999 V operating from a non-isolated power supply. In this configuration the sign output could be + (logic " 1 ") or - (logic " 0 ") and it should be ignored. Higher voltages could be converted by placing a fixed divider on the input; lower voltages could be converted by placing a fixed divider on the feedback, as shown in Figure 6.
Figures 5 and 6 show systems operating with an isolated supply that will convert positive and negative inputs. 60 Hz common mode input becomes a problem in this configuration and a transformer with an electrostatic shield between primary and secondary windings is shown. The necessity for using a shielded transformer depends on the performance requirements and the actual application.
The filter capacitors connected to $\mathrm{V}_{\mathrm{FB}}$ (pin 14) and $\mathrm{V}_{\mathrm{FLT}}$ (pin 11) should be low leakage. In the application examples shown every 1.0 nA of leakage current will cause 0.1 mV er$\operatorname{ror}\left(1.0 \times 10^{-9} \mathrm{~A} \times 100 \mathrm{k} \Omega=0.1 \mathrm{mV}\right)$. If the leakage current in both capacitors is exactly the same no error will result since the source impedances driving them are matched.


Figure 4. 3½-Digit DPM, +1.999 Volts Full Scale

ADD3501


Figure 5. $31 / 2$-Digit DPM, $\pm 1.999$ Volts Full Scale


Figure 6. $31 / 2$-Digit DVM, Four Decade, $\pm 0.2 \mathrm{~V}, \pm 2 \mathrm{~V}, \pm 20 \mathrm{~V}$ and $\pm 200 \mathrm{~V}$ Full Scale

## ADD3701 33/4 Digit DVM with Multiplexed 7-Segment Output

## General Description

The ADD3701 (MM74C936-1) monolithic DVM circuit is manufactured using standard complementary MOS (CMOS) technology. A pulse modulation analog-to-digital conversion technique is used and requires no external precision components. In addition, this technique allows the use of a reference voltage that is the same polarity as the input voltage. One 5 V (TTL) power supply is required. Operating with an isolated supply allows the conversion of positive as well as negative voltages. The sign of the input voltage is automatically determined and output on the sign pin. If the power supply is not isolated, only one polarity of voltage may be converted.
The conversion rate is set by an internal oscillator. The frequency of the oscillator can be set by an external RC network or the oscillator can be driven from an external frequency source. When using the external RC network, a square wave output is available. It is important to note that great care has been taken to synchronize digit multiplexing with the A/D conversion timing to eliminate noise due to power supply transients.
The ADD3701 has been designed to drive 7-segment multiplexed LED displays directly with the aid of external digit buffers and segment resistors. Under condition of overrange, the overflow output will go high and the display will read +OFL or -OFL, depending on whether the input voltage is positive or negative. In addition to this, the most significant digit is blanked when zero.
A start conversion input and a conversion complete output are included.

## Features

- Operates from single 5 V supply
- Converts 0 to $\pm 3999$ counts
- Multiplexed 7 -segment
- Drives segments directly
- No external precision components necessary
- Accuracy specified over temperature
- Medium speed - $400 \mathrm{~ms} /$ conversion
- Internal clock set with RC network or driven externally
- Overrange indicated by +OFL or -OFL display reading and OFLO output
- Analog inputs in applications shown can withstand $\pm 200$ Volts


## Applications

■ Low cost digital power supply readouts

- Low cost digital multimeters
- Low cost digital panel meters
- Eliminate analog multiplexing by using remote A/D converters
- Convert analog transducers (temperature, pressure, displacement, etc.) to digital transducers
- Indicators and displays requiring readout up to 3999 counts

Connection Diagram


TL/H/5682-1
Order Number ADD3701CCN See NS Package N28B

Absolute Maximum Ratings (Note 1)
Voltage at Any Pin except Start Conversion-0.3V to
Operating $\mathrm{V}_{\mathrm{CC}}$ Range
4.5 V to 6.0 V
$V_{C C}+0.3 V$

| Voltage at Start Conversion | -0.3 V to +15.0 V |
| :--- | ---: |
| Operating Temperature Range $\left(\mathrm{T}_{\mathrm{A}}\right)$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Package Dissipation at $T_{A}=25^{\circ} \mathrm{C}$ | 800 mW |

Absolute Maximum VCC
6.5 V

Lead Temperature (Soldering, 10 seconds) $300^{\circ} \mathrm{C}$
Storage Temperature Range $\quad-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$

## Electrical Characteristics adD3701

$4.75 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 5.25 \mathrm{~V},-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}$, unless otherwise specified.

|  | Parameter | Conditions | Min | Typ ${ }^{2}$ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IN(1) }}$ | Logical "1" Input Voltage |  | $\mathrm{V}_{C C}-1.5$ |  |  | V |
| $\mathrm{V}_{\text {IN }}(0)$ | Logical " 0 "' Input Voltage |  |  |  | 1.5 | V |
| $\mathrm{V}_{\text {OUT(0) }}$ | Logical " 0 " Output Voltage (All Digital Outputs Except Digital Outputs) | $\mathrm{I}_{0}=1.1 \mathrm{~mA}$ |  |  | 0.4 | V |
| V OUT(0) | Logical "0" Output Voltage (Digit Outputs) | $\mathrm{I}^{0}=0.7 \mathrm{~mA}$ |  |  | 0.4 | V |
| Vout(1) | Logical "1" Output Voltage (All Segment Outputs) | $\begin{aligned} & I_{0}=50 \mathrm{~mA} @ T_{J}=25^{\circ} \mathrm{C} V_{C C}=5 \mathrm{~V} \\ & I_{O}=30 \mathrm{~mA} @ T_{J}=100^{\circ} \mathrm{C} \end{aligned}$ | $\begin{aligned} & V_{C C}-1.6 \\ & V_{C C}-1.6 \end{aligned}$ | $\begin{aligned} & V_{C C}-1.3 \\ & V_{C C}-1.3 \end{aligned}$ |  | $\begin{aligned} & v \\ & v \end{aligned}$ |
| $V_{\text {OUT(1) }}$ | Logical "1" Output Voltage (All Digital Outputs Except Segment Outputs) | $\begin{aligned} & \mathrm{I}_{\mathrm{O}}=500 \mu \mathrm{~A} \text { (Digit Outputs) } \\ & \mathrm{I}_{\mathrm{O}}=360 \mu \mathrm{~A} \text { (Conv. Complete, } \\ &+/-, \text { OFLO Outputs) } \end{aligned}$ | $V_{C C}-0.4$ |  |  | V |
| Isource | Output Source Current (Digital Outputs) | $\mathrm{V}_{\text {OUT }}=1.0 \mathrm{~V}$ | 2.0 |  |  | mA |
| $\underline{\ln (1)}$ | Logical "1" Input Current (Start Conversion) | $\mathrm{V}_{\mathrm{IN}}=15 \mathrm{~V}$ |  |  | 1.0 | $\mu \mathrm{A}$ |
| $\ln (0)$ | Logical "0" Input Current (Start Conversion) | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$ | -1.0 |  |  | $\mu \mathrm{A}$ |
| Icc | Supply Current Oscillator Frequency | Segments and Digits Open |  | $\begin{gathered} 0.5 \\ 0.6 / R C \end{gathered}$ | 10 | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{kHz} \end{aligned}$ |
| $\mathrm{f}_{\mathrm{IN}}$ | Clock Frequency |  | 100 |  | 640 | kHz |
| $\mathrm{f}_{\mathrm{C}}$ | Conversion Rate |  |  | $\mathrm{fl}^{\text {N/ }}$ /129,024 |  | conv./sec |
| $\mathrm{f}_{\text {MUX }}$ | Digit Mux Rate |  |  | $\mathrm{f}_{\mathrm{IN} / 512}$ |  | Hz |
| t BLANK | Inter Digit Blanking Time | . |  | 1/(32f ${ }^{\text {MUX }}$ ) |  | seconds |
| tsCPW | Start Conversion Pulse Width |  | 200 |  | DC | ns |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: All typicals given for $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
Note 3: Full scale $=4000$ counts; therefore $0.025 \%$ of full scale $=1$ count and $0.05 \%$ of full scale $=2$ counts.
Note 4: For 2.000 Volts full scale, $1 \mathrm{mV}=2$ counts.

## Electrical Characteristics ADD3701

$\mathrm{t}_{\mathrm{C}}=2.5$ conversions/second, $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}$, unless otherwise specified.

| Parameter | Conditions | Min | Typ ${ }^{2}$ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Non-Linearity of Output | $\mathrm{V}_{\text {IN }}=0-2 \mathrm{~V}$ Full Scale | -0.05 | $\pm 0.025$ | $\pm 0.05$ | \% full scale |
| Reading | $\mathrm{V}_{\text {IN }}=0-200 \mathrm{mV}$ Full Scale |  |  |  | (Note 3) |
| Quantization Error |  | -1 |  | +0 | counts |
| Offset Error, $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$ |  | -0.5 | +1.5 | +3 | mV (Note 4) |
| Rollover Error |  | -0 |  | +0 | counts |
| Analog Input Current $\left(\mathrm{V}_{\mathrm{IN}^{+}}+\mathrm{V}_{\mathrm{IN}^{-}}\right)$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | -5 | $\pm 1$ | +5 | nA |

## Block Diagram



## Theory of Operation

A schematic for the analog loop is shown in Figure 1. The output of SW1 is either at $\mathrm{V}_{\text {REF }}$ or zero volts, depending on the state of the $D$ flip-flop. If $Q$ is at a high level, $V_{\text {OUT }}=V_{\text {REF }}$ and if $Q$ is at a low level $V_{\text {OUT }}=0 \mathrm{~V}$. This volt age is then applied to the low pass filter comprised of R1 and C 1 . The output of this filter, $\mathrm{V}_{\mathrm{FB}}$, is connected to the negative input of the comparator, where it is compared to the analog input voltage, $\mathrm{V}_{I N}$. The output of the comparator is connected to the D input of the D flip-flop. Information is then transferred from the $D$ input to the $Q$ and $Q$ outputs on the positive edge of clock. This loop forms an oscillator whose duty cycle is precisely related to the analog input voltage, $\mathrm{V}_{\mathrm{IN}}$.
An example will demonstrate this relationship. Assume the input voltage is equal to 0.500 V . If the Q output of the D flipflop is high then $V_{\text {OUT }}$ will equal $V_{\text {REF }}(2.000 \mathrm{~V})$ and $V_{F B}$ will charge toward 2 V with a time constant equal to $\mathrm{R}_{1} \mathrm{C}_{1}$. At some time $\mathrm{V}_{\mathrm{FB}}$ will exceed 0.500 V and the comparator output will switch to $O V$. At the next clock rising edge the Q output of the D flip-flop will switch to ground, causing VOUT to switch to 0 V . At this time $\mathrm{V}_{\mathrm{FB}}$ will start discharging toward 0 V with a time constant $\mathrm{R}_{1} \mathrm{C}_{1}$. When $\mathrm{V}_{\mathrm{FB}}$ is less than 0.5 V the comparator output will switch high. On the rising edge of the next clock the Q output of the D flip-flop will switch high and the process will repeat. There exists at the output of SW1 a square wave pulse train with positive amplitude $V_{\text {REF }}$ and negative amplitude OV .
The DC value of this pulse train is:

$$
V_{\text {OUT }}=V_{\text {REF }} \frac{t_{\text {ON }}}{t_{\text {ON }}+\mathrm{t}_{\text {OFF }}}=\mathrm{V}_{\text {REF }} \text { (duty cycle) }
$$

## Schematic Diagram

The lowpass filter will pass the $D C$ value and then:

$$
\mathrm{V}_{\mathrm{FB}}=\mathrm{V}_{\mathrm{REF}} \text { (duty cycle) }
$$

Since the closed loop system will always force $V_{F B}$ to equal $V_{\text {IN }}$, we can then say that:

$$
V_{I N}=V_{F B}=V_{\text {REF }} \text { (duty cycle) }
$$

or

$$
\frac{V_{I N}}{V_{\mathrm{REF}}}=(\text { duty cycle })
$$

The duty cycle is logically ANDed with the input frequency $f_{I N}$. The resultant frequency $f$ equals:

$$
f=(\text { duty cycle }) \times(\text { clock })
$$

Frequency $f$ is accumulated by counter no. 1 for a time determined by counter no. 2. The count contained in counter no. 1 is then:

$$
\begin{aligned}
(\text { count }) & =\frac{f}{(\text { clock }) / N}=\frac{(\text { duty cycle }) \times(\text { clock })}{(\text { clock }) / N} \\
& =\frac{V_{I N}}{V_{\text {REF }}} \times N
\end{aligned}
$$

For the ADD3701 $\mathrm{N}=4000$.


TL/H/5682-3
$\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{FB}}=\mathrm{V}_{\mathrm{REF}} \times$ (duty cycle)
$f=$ (duty cycle) $\times f_{I N}$
Count in Counter No. $1=\frac{f}{f_{I N} / N}=\frac{(\text { duty cycle }) \times f_{I N}}{f_{I N} / N}=\frac{V_{I N}}{V_{R E F}} \times N$
FIGURE 1. Analog Loop Schematic Pulse Modulation A/D Converter

## General Information

The timing diagram, shown in Figure 2, gives operation for the free running mode. Free running operation is obtained by connecting the Start Conversion input to logic " 1 " (VCC). In this mode the analog input is continuously converted and the display is updated at a rate equal to $129,024 \times 1 / \mathrm{f} / \mathrm{N}$.
The rising edge of the Conversion Complete output indicates that new information has been transferred from the internal counter to the display latch. This information will remain in the display latch until the next low-to-high transition of the Conversion Complete output. A logic " 1 " will be maintained on the Conversion Complete output for a time equal to $128 \times 1 / \mathrm{f}_{\mathrm{I}}$.
Figure 3 gives the operation using the Start Conversion input. It is important to note that the Start Conversion input and Conversion Complete output do not influence the actual analog-to-digital conversion in any way.

Internally the ADD3701 is always continuously converting the analog voltage present at its input. The Start Conversion input is used to control the transfer of information from the internal counter to the display latch.
An RS latch on the Start Conversion input allows a broad range of input pulse widths to be used on this signal. As shown in Figure 3, the Conversion Complete output goes to a logic " 0 " on the rising edge of the Start Conversion pulse and goes to a logic " 1 " some time later when the new conversion is transferred from the internal counter to the display latch. Since the Start Conversion pulse can occur at any time during the conversion cycle, the amount of time from Start Conversion to Conversion Complete will vary. The maximum time is $129,024 \times 1 / f_{\mathrm{I}}$ and the minimum time is $512 \times 1 / \mathrm{f}_{\mathrm{I}} \mathrm{N}$.

## Timing Waveforms



FIGURE 2. Conversion Cycle Timing Diagram for Free Running Operation


FIGURE 3. Conversion Cycle Timing Diagram Operating with Start Conversion Input

## Applications

## SYSTEM DESIGN CONSIDERATIONS

Perhaps the most important thing to consider when designing a system using the ADD3701 is power supply noise on the $V_{C C}$ and ground lines. Because a single power supply is used and currents in the 300 mA range are being switched, good circuit layout techniques cannot be overemphasized. Great care has been exercised in the design of the ADD3701 to minimize these problems but poor printed circuit layout can negate these features.
Figures 4, 5, and 6 show schematics of DVM systems. An attempt has been made to show, on these schematics, the proper distribution for ground and $\mathrm{V}_{\mathrm{Cc}}$. To help isolate digital and analog portions of the circuit, the analog $V_{C C}$ and ground have been separated from the digital $V_{C C}$ and ground. Care must be taken to eliminate high current from flowing in the analog $\mathrm{V}_{\mathrm{CC}}$ and ground wires. The most effective method of accomplishing this is to use a single ground point and a single $V_{C C}$ point where all wires are brought together. In addition to this the conductors must be of sufficient size to prevent significant voltage drops.
To prevent switching noise from causing jitter problems, a voltage regulator with good high frequency response is necessary. The LM309 and the LM340-5 voltage regulators all function well and are shown in Figures 4, 5, and 6. Adding more filtering than is shown will in general increase the jitter rather than decrease it.

The most important characteristics of transients on the $\mathrm{V}_{\mathrm{CC}}$ line is the duration of the transient and not its amplitude.
Figure 4 shows a DPM system which converts 0 to +3.999 counts operating from a non-isolated power supply. In this configuration the sign output could be + (logic " 1 ") or (logic " 0 ") and it should be ignored. Higher voltages could be converted by placing a fixed divider on the input; lower voltages could be converted by placing a fixed divider on the feedback, as shown in Figure 5.
Figures 5 and 6 show systems operating with an isolated supply that will convert positive and negative inputs. 60 Hz common mode.input becomes a problem in this configuration and a transformer with an electrostatic shield between primary and secondary windings is shown. The necessity for using a shielded transformer depends on the performance requirements and the actual application.
The filter capacitors connected to $V_{F B}$ (pin 14) and $V_{F L T}$ (pin 11) should be low leakage. In the application examples shown every 1.0 nA of leakage current will cause 0.1 mV $\operatorname{error}\left(1.0 \times 10^{-9} \mathrm{~A} \times 100 \mathrm{k} \Omega=0.1 \mathrm{mV}\right)$. If the leakage current in both capacitors is exactly the same no error will result since the source impedances driving them are matched.



LOLEOQV

ADD3701


Figure 6. $33 / 4$-Digit DVM, Four Decade, $\pm 0.4 \mathrm{~V}, \pm 4 \mathrm{~V}, \pm 40 \mathrm{~V}$, and $\pm 400 \mathrm{~V}$ Full Scale


## DAC0830/DAC0831/DAC0832

## 8-Bit $\mu$ P Compatible, Double-Buffered D to A Converters

## General Description

The DAC0830 is an advanced CMOS/Si-Cr 8-bit multiplying DAC designed to interface directly with the 8080,8048 , $8085,280^{\circledR}$, and other popular microprocessors. A deposited silicon-chromium R-2R resistor ladder network divides the reference current and provides the circuit with excellent temperature tracking characteristics ( $0.05 \%$ of Full Scale Range maximum linearity error over temperature). The circuit uses CMOS current switches and control logic to achieve low power consumption and low output leakage current errors. Special circuitry provides TTL logic input voltage level compatibility.
Double buffering allows these DACs to output a voltage corresponding to one digital word while holding the next digital word. This permits the simultaneous updating of any number of DACs.
The DAC0830 series are the 8 -bit members of a family of microprocessor-compatible DACs (MICRO-DAC). For applications demanding higher resolution, the DAC1000 series (10-bits) and the DAC1208 and DAC1230 (12-bits) are available alternatives.

## Features

- Double-buffered, single-buffered or flow-through digital data inputs
- Easy interchange and pin-compatible with 12-bit DAC1230 series
- Direct interface to all popular microprocessors
- Linearity specified with zero and full scale adjust onlyNOT BEST STRAIGHT LINE FIT.
- Works with $\pm 10 \mathrm{~V}$ reference-full 4 -quadrant multiplication
- Can be used in the voltage switching mode
- Logic inputs which meet TTL voltage level specs ( 1.4 V logic threshold)
■ Operates "STAND ALONE" (without $\mu \mathrm{P}$ ) if desired


## Key Specifications

| - Current settling time | $1 \mu \mathrm{~s}$ |
| :--- | ---: |
| Resolution | 8 -bits |
| - Linearity. | 8,9, or 10 bits |
| $\quad$ (guaranteed over temp.) |  |
| - Gain Tempco | $0.0002 \% \mathrm{FS} /{ }^{\circ} \mathrm{C}$ |
| - Low power dissipation | 20 mW |
| - Single power supply | 5 to $15 \mathrm{~V}_{\mathrm{DC}}$ |

Typical Application


Connection Diagram top View

Order Numbers DAC0830, DAC0831, DAC0832 See NS Packages D20A and N20A


Absolute Maximum Ratings
(Notes 1 and 2)

| Supply Voltage $\left(V_{C C}\right)$ | $17 V_{D C}$ |
| :--- | ---: |
| Voltage at any digital input | $V_{C C}$ to GND |
| Voltage at $V_{\text {REF }}$ input | $\pm 25 \mathrm{~V}$ |
| Storage temperature range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Package dissipation at $T_{A}=25^{\circ} \mathrm{C}$ (Note 3) | 500 mW |
| DC voltage applied to louT1 or louT2 | -100 mV to $V_{C C}$ |
| $\quad$ (Note 4) |  |
| Lead temperature (soldering, 10 seconds) | $300^{\circ} \mathrm{C}$ |

## Operating Ratings

Temperature Range

## Part numbers with 'LCN' suffix

Part numbers with 'LCD' suffix
Part numbers with 'LD' suffix
Voltage at any digital input
$T_{\text {MIN }} S T_{A} \leq T_{\text {MAX }}$
$0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$
$-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
$V_{\text {CC }}$ TO GND

Electrical Characteristics $\mathrm{V}_{\mathrm{REF}}=10.000 \mathrm{~V}_{\mathrm{DC}}$ unless otherwise noted. Boldface limits apply over temperature, $T_{\text {MIN }} \leq T_{A} \leq T_{M A X}$. For all other limits $T_{A}=25^{\circ} \mathrm{C}$.

| Parameter |  | Conditions | See Note | $\begin{aligned} & V_{C C}=12 V_{D C} \pm 5 \% \\ & \text { to } 15 V_{D C} \pm 5 \% \end{aligned}$ |  |  | $V_{C C}=5 V_{D C} \pm 5 \%$ |  |  | Limit Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Typ. |  | Tested Limit (Note 5) |  | Typ. |  | Design Limit (Note 6) |  |
| Converter Characteristics |  |  |  |  |  |  |  |  |  |  |
| Resolution |  |  |  |  | 8 | 8 |  | 8 | 8 |  | bits |
| Linearity Error Max. |  | Zero and full scale adjusted $-10 \mathrm{~V} \leq \mathrm{V}_{\text {REF }} \leq+10 \mathrm{~V}$ DAC0830LD \& LCD DAC0832LD \& LCD DAC0830LCN <br> DAC0831LCN <br> DAC0832LCN | $\begin{gathered} 4,7 \\ 8 \end{gathered}$ |  | $\begin{gathered} 0.05 \\ 0.2 \\ 0.05 \\ 0.1 \\ 0.2 \\ \hline \end{gathered}$ | $\begin{gathered} 0.05 \\ 0.1 \\ 0.2 \end{gathered}$ |  | $\begin{gathered} 0.05 \\ 0.2 \\ 0.05 \\ 0.1 \\ 0.2 \\ \hline \end{gathered}$ | $\begin{gathered} 0.05 \\ 0.1 \\ 0.2 \end{gathered}$ | $\begin{aligned} & \text { \% FSR } \\ & \text { \% FSR } \\ & \text { \% FSR } \\ & \text { \% FSR } \\ & \% \end{aligned}$ |
| Differential Nonlinearity Max. |  | Zero and full scale adjusted $-10 \mathrm{~V} \leq \mathrm{V}_{\mathrm{REF}} \leq+10 \mathrm{~V}$ <br> DAC0830LD \& LCD <br> DAC0832LD \& LCD <br> DAC0830LCN <br> DAC0831LCN <br> DAC0832LCN | $\begin{gathered} 4,7 \\ 8 \end{gathered}$ |  | $\begin{aligned} & 0.1 \\ & 0.4 \\ & 0.1 \\ & 0.2 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.2 \\ & 0.4 \end{aligned}$ |  | $\begin{aligned} & 0.1 \\ & 0.4 \\ & 0.1 \\ & 0.2 \\ & 0.4 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.2 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \% \text { FSR } \\ & \% ~ F S R \\ & \% \\ & \% \\ & \% \text { FSR } \\ & \% \\ & \% \end{aligned}$ |
| Monotonicity |  | $\begin{array}{cc} -10 \mathrm{~V} \leq \mathrm{V}_{\text {REF }} & \text { LD \& LCD } \\ \leq+10 \mathrm{~V} & \text { LCN } \end{array}$ | 4,7 |  | $\begin{aligned} & 8 \\ & 8 \end{aligned}$ | 8 |  | $\begin{aligned} & 8 \\ & 8 \end{aligned}$ | 8 | bits bits |
| Gain Error Max. |  | Using Internal $\mathrm{R}_{\mathrm{fb}}$ $-10 V \leq V_{\text {REF }} \leq+10 V$ | 7 | $\pm 0.2$ | $\pm 1$ |  | $\pm 0.2$ | $\pm 1$ |  | \% FS |
| Gain Error Tempco Max. |  | Using internal $\mathrm{R}_{\mathrm{fb}}$ |  | 0.0002 |  | 0.0006 | 0.0002 |  | 0.0006 | $\begin{gathered} \% \\ \text { FS } /{ }^{\circ} \mathrm{C} \end{gathered}$ |
| Power Supply Rejection |  | All digital inputs latched high $\begin{gathered} \mathrm{V}_{\mathrm{CC}}=14.5 \mathrm{~V} \text { to } 15.5 \mathrm{~V} \\ 11.5 \mathrm{~V} \text { to } 12.5 \mathrm{~V} \\ 4.5 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \end{gathered}$ |  | $\begin{aligned} & 0.0002 \\ & 0.0006 \end{aligned}$ |  |  | 0.0130 |  |  | $\begin{gathered} \% \\ \text { FSR/V } \end{gathered}$ |
| Reference Input | Max. | . |  | 15 | 20 |  | 15 | 20 |  | k $\Omega$ |
|  | Min. | . |  | 15 | 10 |  | 15 | 10 |  | $\mathrm{k} \Omega$ |
| Output Feedthrough Error |  | $\mathrm{V}_{\text {REF }}=20 \mathrm{Vp-p,f}=100 \mathrm{kHz}$ All data inputs latched low | 9 | 3 |  |  | 3 |  |  | mVp-p |
| Output Leakage Current Max. | louti | $\begin{array}{\|c\|} \hline \text { All data inputs LD \& LCD } \\ \text { latched low LCN } \\ \hline \end{array}$ | 10 | - | $\begin{gathered} 100 \\ 50 \\ \hline \end{gathered}$ | 100 |  | $\begin{array}{\|r\|} \hline 100 \\ 50 \\ \hline \end{array}$ | 100 | nA |
|  | lout2 | $\begin{aligned} & \hline \text { All data inputs LD \& LCD } \\ & \text { latched high LCN } \\ & \hline \end{aligned}$ |  |  | $\begin{aligned} & 100 \\ & 50 \\ & \hline \end{aligned}$ | 100 |  | $\begin{aligned} & 100 \\ & 50 \\ & \hline \end{aligned}$ | 100 | nA |
| Output Capacitance | lout1 <br> lout2 | All data inputs latched low |  | $\begin{array}{r} 45 \\ 115 \\ \hline \end{array}$ |  |  | $\begin{array}{r} 45 \\ 115 \\ \hline \end{array}$ |  |  | pF |
|  | louti <br> lout2 | All data inputs latched high |  | $\begin{gathered} 130 \\ 30 \end{gathered}$ |  |  | $\begin{aligned} & 130 \\ & 30 \end{aligned}$ |  |  | ¢F |

Electrical Characteristics (Continued) $\mathrm{V}_{\mathrm{REF}}=10.000 \mathrm{~V}_{\mathrm{DC}}$ unless otherwise noted. Boldace limits apply over temperature, $\mathrm{T}_{\text {MIN }} \leq \mathrm{T}_{A} \leq \mathrm{T}_{\text {MAX }}$. For all other limits $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.

| Parameter |  | Conditions | See Note | $\begin{gathered} V_{C C}=12 V_{D C} \pm 5 \% \\ \text { to } 15 V_{D C} \pm 5 \% \end{gathered}$ |  |  | $V_{C C}=5 V_{D C} \pm 5 \%$ |  |  | Limit Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Typ. |  |  |  | Typ. | Tested Limit (Note 5) | Design Limit (Note 6) |  |
| Digital and DC Characterlstics |  |  |  |  |  |  |  |  |  |  |
| Digital Input Voltages | Max. |  | Logic Low LD <br>  LCD <br>  LCN |  |  | $\begin{aligned} & 0.8 \\ & 0.8 \\ & 1.0 \end{aligned}$ | 0.8 |  | $\begin{aligned} & 0.6 \\ & 0.8 \\ & 1.0 \end{aligned}$ | 0.8 | $V_{D C}$ |
|  | Min. | $\begin{array}{cl} \text { Logic High } \text { LD \& LCD } \\ \text { LCN } \end{array}$ |  |  | $\begin{aligned} & 2.0 \\ & 1.9 \end{aligned}$ | 2.0 |  | $\begin{aligned} & 2.0 \\ & 1.9 \end{aligned}$ | 2.0 | $V_{D C}$ |
| Digital input Currents | Max. | $\begin{gathered} \text { Digital inputs }<0.8 \mathrm{~V} \\ \text { LD \& LCD } \\ \text { LCN } \end{gathered}$ |  | -50 | $\begin{gathered} -200 \\ 160 \end{gathered}$ | -200 | -50 | $\begin{aligned} & -200 \\ & -160 \end{aligned}$ | -200 | $\mu A_{D C}$ |
|  |  | Digital inputs $\gg 2.0 \mathrm{~V}$ LD \& LCD LCN |  | 0.1 | $\begin{aligned} & +10 \\ & +8 \end{aligned}$ | $+10$ | 0.1 | $\begin{gathered} +10 \\ +8 \end{gathered}$ | +10 | $\mu A_{D C}$ |
| Supply Curre Drain | Max. | LD \& LCD <br> LCN |  | 1.2 | $\begin{aligned} & 2.0 \\ & 1.7 \\ & \hline \end{aligned}$ | 2.0 | 1.2 | $\begin{aligned} & 2.0 \\ & 1.7 \\ & \hline \end{aligned}$ | 2.0 | mA |

## AC Characteristics

| ${ }^{\text {ts }}$ | Current Setting Time | $\mathrm{V}_{\mathrm{IL}}=0 \mathrm{~V}, \mathrm{~V}_{\text {IH }}=5 \mathrm{~V}$ |  | 1.0 |  | 1.0 | , | $\mu \mathrm{S}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }^{\text {tw }}$ | Write and XFER Pulse Width Min. | $\mathrm{V}_{\mathrm{IL}}=0 \mathrm{~V}, \mathrm{~V}_{1 \mathrm{H}}=5 \mathrm{~V}$ | 11 | $\begin{aligned} & 100 \\ & 180 \\ & \hline \end{aligned}$ | $\begin{aligned} & 320 \\ & 320 \end{aligned}$ | 375 500 | 600 900 | ns |
| $t_{\text {DS }}$ | Data Setup Time Min. | $\mathrm{V}_{1 \mathrm{~L}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{IH}}=5 \mathrm{~V}$ |  | $\begin{aligned} & 100 \\ & 180 \\ & \hline \end{aligned}$ | $\begin{aligned} & 320 \\ & 320 \end{aligned}$ | 375 500 | 600 900 |  |
| $t_{\text {DH }}$ | Data Hold Time Min. | $\mathrm{V}_{1 \mathrm{~L}}=0 \mathrm{~V}, \mathrm{~V}_{1 H}=5 \mathrm{~V}$ |  | 10 | 50 | 10 | 50 |  |
| $\mathrm{t}_{\mathrm{CS}}$ | Control Setup Time Min. | $\mathrm{V}_{\mathrm{IL}}=0 \mathrm{~V}, \mathrm{~V}_{1 \mathrm{H}}=5 \mathrm{~V}$ |  | $\begin{aligned} & 110 \\ & 200 \end{aligned}$ | $\begin{aligned} & 320 \\ & 320 \\ & \hline \end{aligned}$ | $\begin{array}{r} 400 \\ 500 \\ \hline \end{array}$ | $\begin{aligned} & 650 \\ & 900 \\ & \hline \end{aligned}$ |  |
| ${ }^{\text {t }} \mathrm{CH}$ | Control Hold Time Min. | $\mathrm{V}_{\mathrm{IL}}=0 \mathrm{~V}, \mathrm{~V}_{1 \mathrm{H}}=5 \mathrm{~V}$ |  |  | 10 |  | 10 |  |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. These specifications are not meant to imply that the devices should be operated at these "Absolute Maximum" limits.
Note 2: All voltages are measured with respect to GND, unless otherwise specified.
Note 3: Max. $T_{J}$ for the D suffix package is $150^{\circ} \mathrm{C}$ with $\theta_{J A}=80^{\circ} \mathrm{C} / \mathrm{W}$. Max. $T_{J}$ for the N suffix package is $125^{\circ} \mathrm{C}$ with $\theta_{J A}=120^{\circ} \mathrm{C} / \mathrm{W}$.
Note 4: For current switching applications, both louT1 and louT2 must go to ground or the "Virtual Ground" of an operational amplifier. The linearity error is degraded by approximately $V_{O S} \div V_{\text {REF }}$. For example, if $V_{R E F}=10 \mathrm{~V}$ then a 1 mV offset, $V_{\mathrm{OS}}$, on $\mathrm{l}_{\mathrm{OUT}}$ or $\mathrm{I}_{\mathrm{OU}}$ will introduce an additional $0.01 \%$ linearity error.
Note 5: Guaranteed and $100 \%$ production tested.
Note 6: Guaranteed, but not $100 \%$ production tested. These limits are not used to calculate outgoing quality levels.
Note 7: Guaranteed at $V_{\text {REF }}= \pm 10 V_{D C}$ and $V_{R E F}= \pm 1 V_{D C}$.
Note 8: The unit "FSR" stands for "Full Scale Range." "Linearity Error" and "Power Supply Rejection" specs are based on this unit to eliminate dependence on a particular $V_{\text {REF }}$ value and to indicate the true performance of the part. The "Linearity Error" specification of the DAC0830 is " $0.05 \%$ of FSR (MAX)". This guarantees that after performing a zero and fult scale adjustment (see Sections 2.5 and 2.6 ), the plot of the 256 analog voltage outputs will each be within $0.05 \% \times V_{\text {REF }}$ of a straight line which passes through zero and full scale.
Note 9: To achieve this low feedthrough in the D package, the user must ground the metal lid. If the lid is left floating, the feedthrough is typically 6 mV.
Note 10: A 100 nA leakage current with $\mathrm{R}_{f \mathrm{~b}}=20 \mathrm{k}$ and $V_{R E F}=10 \mathrm{~V}$ corresponds to a zero error of $\left(100 \times 10^{-9} \times 20 \times 10^{3}\right) \times 100 / 10 \mathrm{which}$ is $0.02 \%$ of FS .
Note 11: The entire write pulse must occur within the valid data interval for the specified $t_{W}, t_{D S}, t_{D H}$, and ts to apply.

## Switching Waveform

ILE, $\overline{c s}$,


## Definition of Package Pinouts

Control Signals (All control signals level actuated)
$\overline{\mathrm{CS}} \quad . \quad$ Chip Select (active low). The $\overline{\mathrm{CS}}$ in combination with ILE will enable $\overline{W R}_{1}$.
ILE: Input Latch Enable (active high). The ILE in combination with $\overline{\mathrm{CS}}$ enables $\overline{W R}_{1}$.
$\overline{W R_{1}}: \quad$ Write 1. The active low $\overline{W_{1}}$ is used to load the digital input data bits (DI) into the input latch. The data in the input latch is latched when $\overline{W R_{1}}$ is high. To update the input latch- $\overline{\mathrm{CS}}$ and $\overline{\mathrm{WR}} \mathrm{R}_{1}$ must be low while ILE is high.
WR2: Write 2 (active low). This signal, in combination with XFER, causes the 8 -bit data which is available in the input latch to transfer to the DAC register.
$\overline{\text { XFER: }} \quad$ Transfer control signal (active low). The $\overline{\mathrm{XFER}}$ will enable $\overline{\mathrm{WR}} \mathrm{R}_{2}$.

Other Pin Functions
$\mathrm{DI}_{0}-\mathrm{DI}_{7}$ : Digital Inputs. $\mathrm{D} \mathrm{I}_{0}$ is the least significant bit (L'SB) and $\mathrm{Dl}_{7}$ is the most significant bit (MSB).
lout1: DAC Current Output 1. lout1 is a maximum for a digital code of all 1's in the DAC register, and is zero for all O's in DAC register.
IOUT2: DAC Current Output 2. IOUT2 is a constant minus lout1, or lout1 + loUT2 $=$ constant (I fuil scale for a fixed reference voltage).
$\mathbf{R}_{\mathrm{fb}}$ : Feedback Resistor. The feedback resistor is provided on the IC chip for use as the shunt feedback resistor for the external op amp which is used to provide an output voltage for the DAC. This on-chip resistor should always be used (not an external resistor) since it matches the resistors which are used in the onchip R-2R ladder and tracks these resistors over temperature.

VREF: Reference Voltage Input. This input connects an external precision voltage source to the internal R2R ladder. $\mathrm{V}_{\text {REF }}$ can be selected over the range of +10 to -10 V . This is also the analog voltage input for a 4-quadrant multiplying DAC application.
$V_{\mathbf{C C}}$ : Digital Supply Voltage. This is the power supply pin for the part. $\mathrm{V}_{\mathrm{CC}}$ can be from +5 to $+15 \mathrm{~V}_{\mathrm{DC}}$. Operation is optimum for $+15 \mathrm{~V}_{\mathrm{DC}}$.
GND: .The pin 10 voltage must be at the same ground potential as louT1 and louT2 for current switching applications. Any difference of potential (VOS pin 10) will result in a linearity change of

$$
\frac{V_{O S} \operatorname{pin} 10}{3 V_{R E F}}
$$

For example, if $V_{\text {REF }}=10 \mathrm{~V}$ and pin 10 is 9 mV offset from lout1 and lout2 the linearity change will be 0.03\%.
Pin 3 can be offset $\pm 100 \mathrm{mV}$ with no linearity change, but the logic input threshold will shift.

## Linearity Error


a) End point test after zero and fs adj. Definition of Terms

Resolution: Resolution is directly related to the number of switches or bits within the DAC. For example, the DAC0830 has $2^{8}$ or 256 steps and therefore has 8 -bit resolution.
Linearity Error: Linearity Error is the maximum deviation from a straight line passing through the endpoints of the DAC transfer characteristic. It is measured after adjusting for zero and full-scale. Linearity error is a parameter intrinsic to the device and cannot be externally adjusted.
National's linearity "end point test" (a) and the "best straight line" test ( $b, c$ ) used by other suppliers are illustrated above. The "end point test" greatly simplifies the adjustment procedure by eliminating the need for multiple iterations of checking the linearity and then adjusting full scale until the linearity is met. The "end point test" guarantees that linearity is met after a single full scale adjust. (One adjustment vs. multiple iterations of the adjustment.) The "end point test" uses a standard zero and F.S. adjustment procedure and is a much more stringent test for DAC linearity.
Power Supply Sensitivity: Power supply sensitivity is a measure of the effect of power supply changes on the DAC full-scale output.


TL/H/5608-3
c) Shifting fs adj. to pass best straight line test

Settling Time: Settling time is the time required from a code transition until the DAC output reaches within $\pm 1 / 2$ LSB of the final output value. Full-scale settling time requires a zero to full-scale or full-scale to zero output change.
Full-Scale Error: Full scale error is a measure of the output error between an ideal DAC and the actual device output. Ideally, for the DAC0830 series, full-scale is $V_{\text {REF }}-1 L S B$. For $V_{\text {REF }}=10 \mathrm{~V}$ and unipolar operation, $V_{\text {FULL-SCALE }}=$ $10.0000 \mathrm{~V}-39 \mathrm{mV}=9.961 \mathrm{~V}$. Full-scale error is adjustable to zero.
Differential Nonlinearity: The difference between any two consecutive codes in the transfer curve from the theoretical 1 LSB is differential nonlinearity.
Monotonic: If the output of a DAC increases for increasing digital input code, then the DAC is monotonic. An 8-bit DAC which is monotonic to 8 bits simply means that increasing digital input codes will produce an increasing analog output.


TL/H/5608-4
FIGURE 1. DAC0830 Functional Diagram

## Typical Performance Characteristics



## DAC0830 Series Application Hints

These DAC's are the industry's first microprocessor compatible, double-buffered 8 -bit multiplying $D$ to $A$ converters. Double-buffering allows the utmost application flexibility from a digital control point of view. This 20 -pin device is also pin for pin compatible (with one exception) with the DAC1230, a 12-bit MICRO-DAC. In the event that a system's analog output resolution and accuracy must be upgraded, substituting the DAC1230 can be easily accomplished. By tying address bit $A_{0}$ to the ILE pin; a two-byte $\mu \mathrm{P}$ write instruction (double precision) which automatically increments the address for the second byte write (starting with $A_{0}=$ " 1 ") can be used. This allows either an 8 -bit or the 12-bit part to be used with no hardware or software changes. For the simplest 8 -bit application, this pin should be tied to $V_{C C}$ (also see other uses in section 1.1).
Analog signal control versatility is provided by a precision R2R ladder network which allows full 4-quaddrant multiplication of a wide range bipolar reference voltage by an applied digital word.

### 1.0 DIGITAL CONSIDERATIONS

A most unique characteristic of these DAC's is that the 8-bit digital input byte is double-buffered. This means that the data must transfer through two independently controlled 8bit latching registers before being applied to the R-2R ladder network to change the analog output. The addition of a second register allows two useful control features. First, any DAC in a system can simultaneously hold the current DAC data in one register (DAC register) and the next data word in the second register (input register) to allow fast updating of the DAC output on demand. Second, and probably more important, double-buffering allows any number of DAC's in a
system to be updated to their new analog output levels simultaneously via a common strobe signal.
The timing requirements and logic level convention of the register control signals have been designed to minimize or eliminate external interfacing logic when applied to most popular microprocessors and development systems. It is easy to think of these converters as 8 -bit "write-only" memory locations that provide an analog output quantity. All inputs to these DAC's meet TTL voltage level specs and can also be driven directly with high voltage CMOS logic in nonmicroprocessor based systems. To prevent damage to the chip from static discharge, all unused digital inputs should be tied to $V_{C C}$ or ground. If any of the digital inputs are inadvertantly left floating, the DAC interprets the pin as a logic " 1 ".

### 1.1 Double-Buffered Operation

Updating the analog output of these DAC's in a double-buffered manner is basically a two step or double write operation. In a microprocessor system two unique system addresses must be decoded, one for the input latch controlled by the $\overline{C S}$ pin and a second for the DAC latch which is controlled by the XFER line. If more than one DAC is being driven, Figure 2, the $\overline{\mathrm{CS}}$ line of each DAC would typically be decoded individually, but all of the converters could share a common XFER address to allow simultaneous updating of any number of DAC's. The timing for this operation is shown, Figure 3.
It is important to note that the analog outputs that will change after a simultaneous transfer are those from the DAC's whose input register had been modified prior to the $\overline{X F E R}$ command.

*TIE TO LOGIC 1 IF NOT NEEDED (SEE SEC. 1.1).
FIGURE 2. Controlling Mutiple DACs


FIGURE 3.

The ILE pin is an active high chip select which can be decoded from the address bus as a qualifier for the normal $\overline{\mathrm{CS}}$ signal generated during a write operation. This can be used to provide a higher degree of decoding unique control signals for a particular DAC, and thereby create a more efficient addressing scheme.
Another useful application of the ILE pin of each DAC in a multiple DAC system is to tie these inputs together and use this as a control line that can effectively "freeze" the outputs of all the DAC's at their present value. Pulling this line low latches the input register and prevents new data from being written to the DAC. This can be particularly useful in multiprocessing systems to allow a processor other than the
one controlling the DAC's to take over control of the data bus and control lines. If this second system were to use the same addresses as those decoded for DAC control (but for a different purpose) the ILE function would prevent the DAC's from being erroneously altered.
In a "Stand-Alone" system the control signals are generated by discrete logic. In this case double-buffering can be controlled by simply taking $\overline{\mathrm{CS}}$ and $\overline{\mathrm{XFER}}$ to a logic " 0 ", ILE to a logic " 1 " and pulling $\overline{W R_{1}}$ low to load data to the input latch. Pulling $\mathrm{WR}_{2}$ low will then update the analog output. A logic " 1 " on either of these lines will prevent the changing of the analog output.

## DAC0830 Series Application Hints (Continued)



TL/H/5608-7

FIGURE 4.

### 1.2 Single-Buffered Operation

In a microprocessor controlled system where maximum data throughout to the DAC is of primary concern, or when only one DAC of several needs to be updated at a time, a single-buffered configuration can be used. One of the two internal registers allows the data to flow through and the other register will serve as the data latch.
Digital signal feedthrough (see Section 1.5) is minimized if the input register is used as the data latch. Timing for this mode is shown in Figure 4.
Single-buffering in a "stand-alone" system is achieved by strobing $\overline{W R_{1}}$ low to update the DAC with $\overline{\mathrm{CS}}, \overline{\mathrm{WR}} \mathrm{K}_{2}$ and XFER grounded and ILE tied high.

### 1.3 Flow-Through Operation

Though primarily designed to provide microprocessor interface compatibility, the MICRO-DAC's can easily be configured to allow the analog output to continuously reflect the state of an applied digital input. This is most useful in applications where the DAC is used in a continuous feedback control loop and is driven by a binary up-down counter, or in function generation circuits where a ROM is continuously providing DAC data.
Simply grounding $\overline{\mathrm{CS}}, \overline{\mathrm{WR}}, \overline{\mathrm{WR}}, \overline{2}$, and $\overline{\mathrm{XFER}}$ and tying ILE high allows both internal registers to follow the applied digital inputs (flow-through) and directly affect the DAC analog output.

### 1.4 Control Signal TIming

When interfacing these MICRO-DAC to any microprocessor, there are two important time relationships that must be considered to insure proper operation. The first is the minimum $\overline{W R}$ strobe pulse width which is specified as 900 ns for all valid operating conditions of supply voltage and ambient temperature, but typically a pulse width of only 180 ns is adequate if $\mathrm{V}_{\mathrm{CC}}=15 \mathrm{~V}_{\mathrm{DC}}$. A second consideration is that the guaranteed minimum data hold time of 50 ns should
be met or erroneous data can be latched. This hold time is defined as the length of time data must be held valid on the digital inputs after a qualified (via $\overline{\mathrm{CS}}$ ) WR strobe makes a low to high transition to latch the applied data.
If the controling device or system does not inherently meet these timing specs the DAC can be treated as a slow memory or peripheral and utilize a technique to extend the write strobe. A simple extension of the write time, by adding a wait state, can simultaneously hold the write strobe active and data valid on the bus to satisfy the minimum WR pulsewidth. If this does not provide a sufficient data hold time at the end of the write cycle, a negative edge triggered oneshot can be included between the system write strobe and the WR pin of the DAC. This is illustrated in Figure 5 for an exemplary system which provides a $250 \mathrm{~ns} \overline{\mathrm{WR}}$ strobe time with a data hold time of less than 10ns:
The proper data set-up time prior to the latching edge (LO to HI transition) of the WR strobe, is insured if the WR pulsewidth is within spec and the data is valid on the bus for the duration of the DAC $\overline{W R}$ strobe.

### 1.5 Digital Signal Feedthrough

When data is latched in the internal registers, but the digital inputs are changing state, a narrow spike of current may flow out of the current output terminals. This spike is caused by the rapid switching of internal logic gates that are responding to the input changes.
There are several recommendations to minimize this effect. When latching data in the DAC, always use the input register as the latch. Second, reducing the VCC supply for the DAC from +15 V to +5 V offers a factor of 5 improvement in the magnitude of the feedthrough, but at the expense of internal logic switching speed. Finally, increasing $\mathrm{C}_{\mathrm{C}}$ (Figure 8) to a value consistent with the actual circuit bandwidth requirements can provide a substantial damping effect on any output spikes.

## DAC0830 Series Application Hints (Continued)



FIGURE 5. Accommodating a High Speed System

### 2.0 ANALOG CONSIDERATIONS

The fundamental purpose of any $D$ to $A$ converter is to provide an accurate analog output quantity which is representative of the applied digital word. In the case of the DAC0830, the output, lout1, is a current directly proportional to the product of the applied reference voltage and the digital input word. For application versatility, a second output, lout2, is provided as a current directly proportional to the complement of the digital input. Basically:
lout $_{1}=\frac{V_{\text {REF }}}{15 \mathrm{k} \Omega} \times \frac{\text { Digital Input }}{256}$;
$\mathrm{I}_{\mathrm{OUT} 2}=\frac{\mathrm{V}_{\text {REF }}}{15 \mathrm{k} \Omega} \times \frac{255-\text { Digital Input }}{256}$
where the digital input is the decimal (base 10) equivalent of the applied 8 -bit binary word ( 0 to 255), VREF is the voltage at pin 8 and $15 \mathrm{k} \Omega$ is the nominal value of the internal resistance, R, of the R-2R ladder network (discussed in Section 2.1).

Several factors external to the DAC itself must be considered to maintain analog accuracy and are covered in subsequent sections.

### 2.1 The Current Switching R-2R Ladder

The analog circuitry, Figure 6, consists of a silicon-chromium ( SiCr or Si -chrome) thin film R-2R ladder which is deposited on the surface oxide of the monolithic chip. As a result, there are no parasitic diode problems with the ladder (as there may be with diffused resistors) so the reference voltage, $V_{\text {REF }}$, can range -10 V to +10 V even if $\mathrm{V}_{\mathrm{CC}}$ for the device is $5 \mathrm{~V}_{\mathrm{DC}}$.
The digital input code to the DAC simply controls the position of the SPDT current switches and steers the available ladder current to either lout1 or lout2 as determined by the logic input level (" 1 " or " 0 ") respectively, as shown in

Figure 6. The MOS switches operate in the current mode with a small voltage drop across them and can therefore switch currents of either polarity. This is the basis for the 4quadrant multiplying feature of this DAC.

### 2.2 Basic Unipolar Output Voltage

To maintain linearity of output current with changes in the applied digital code, it is important that the voltages at both of the current output pins be as near ground potential $\left(0 V_{D C}\right)$ as possible. With $\mathrm{V}_{\text {REF }}=+10 \mathrm{~V}$ every millivolt appearing at either lout1 or lout2 will cause a $0.01 \%$ linearity error. In most applications this output current is converted to a voltage by using an op amp as shown in Figure 7.
The inverting input of the op amp is a "virtual ground" created by the feedback from its output through the internal 15 $\mathrm{k} \Omega$ resistor, $\mathrm{R}_{\mathrm{fb}}$. All of the output current (determined by the digital input and the reference voltage) will flow through $R_{f b}$ to the output of the amplifier. Two-quadrant operation can be obtained by reversing the polarity of $\mathrm{V}_{\text {REF }}$ thus causing lout1 to flow into the DAC and be sourced from the output of the amplifier. The output voltage, in either case, is always equal to lout1 $\times \mathrm{R}_{\mathrm{fb}}$ and is the opposite polarity of the reference voltage.
The reference can be either a stable DC voltage source or an $A C$ signal anywhere in the range from -10 V to +10 V . The DAC can be thought of as a digitally controlled attenuator: the output voltage is always less than or equal to the applied reference voltage. The $V_{\text {REF }}$ terminal of the device presents a nominal impedance of $15 \mathrm{k} \Omega$ to ground to external circuitry.
Always use the internal $\mathrm{R}_{\mathrm{fb}}$ resistor to create an output voltage since this resistor matches (and tracks with temperature) the value of the resistors used to generate the output current (louti).

## DAC0830 Series Application Hints (Continued)



FIGURE 6.


### 2.3 Op Amp Considerations

The op amp used in Figure 7 should have offset voltage nulling capability (See Section 2.5).
The selected op amp should have as low a value of input bias current as possible. The product of the bias current times the feedback resistance creates an output voltage error which can be significant in low reference voltage applications. BI-FET op amps are highly recommended for use with these DACs because of their very low input current.
Transient response and settling time of the op amp are important in fast data throughput applications. The largest stability problem is the feedback pole created by the feedback resistance, $\mathrm{R}_{\mathrm{fb}}$, and the output capacitance of the DAC. This appears from the op amp output to the ( - ) input and includes the stray capacitance at this node. Addition of a lead capacitance, $\mathrm{C}_{\mathrm{C}}$ in Figure 8, greatly reduces overshoot and ringing at the output for a step change in DAC output current.
Finally, the output voltage swing of the amplifier must be greater than $V_{\text {REF }}$ to allow reaching the full scale output voltage. Depending on the loading on the output of the amplifier and the available op amp supply voltages (only $\pm 12$ volts in many development systems), a reference voltage less than 10 volts may be necessary to obtain the full analog output voltage range.

### 2.4 Bipolar Output Voltage with a Fixed Reference

The addition of a second op amp to the previous circuitry can be used to generate a bipolar output voltage from a fixed reference voltage. This, in effect, gives sign significance to the MSB of the digital input word and allows twoquadrant multiplication of the reference voltage. The polarity of the reference can also be reversed to realize full 4-quadrant multiplication: $\pm \mathrm{V}_{\text {REF }} \times \pm$ Digital Code $=\mp V_{\text {OUT }}$. This circuit is shown in Figure 9.

This configuration features several improvements over existing circuits for bipolar outputs with other multiplying DACs. Only the offset voltage of amplifier 1 has to be nulled to preserve linearity of the DAC. The offset voltage error of the second op amp (although a constant output voltage error) has no effect on linearity. It should be nulled only if absolute output accuracy is required. Finally, the values of the resistors around the second amplifier do not have to match the internal DAC resistors, they need only to match and temperature track each other. A thin film 4 -resistor network available from Beckman Instruments, Inc. (part no. 694-3-R10K-D) is ideally suited for this application. These resistors are matched to $0.1 \%$ and exhibit only $5 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ resistance tracking tempco. Two of the four available $10 \mathrm{k} \Omega$ resistors can be paralleled to form R in Figure 9 and the other two can be used independently as the resistances labeled 2R.

### 2.5 Zero Adjustment

For accurate conversions, the input offset voltage of the output amplifier must always be nulled. Amplifier offset errors create an overall degradation of DAC linearity.
The fundamental purpose of zeroing is to make the voltage appearing at the DAC outputs as near $O V_{D C}$ as possible. This is accomplished for the typical DAC - op amp connection (Figure 7) by shorting out $\mathrm{R}_{\mathrm{fb}}$, the amplifier feedback resistor, and adjusting the $V_{\text {OS }}$ nulling potentiometer of the op amp until the output reads zero volts. This is done, of course, with an applied digital code of all zeros if IOUT1 is driving the op amp (all one's for IOUT2). The short around $\mathrm{R}_{\mathrm{fb}}$ is then removed and the converter is zero adjusted.


| OP AMP | $\mathbf{C l}_{\mathbf{C}}$ | (OTO FULL SCALE) |
| :--- | :--- | :--- |
| LF356 | 22 pF | $4 \mu \mathrm{~s}$ |
| LF351 | 22 pF | $5 \mu \mathrm{~s}$ |
| LF357* | 10 pF | $2 \mu \mathrm{~s}$ |

*2.4 k $\Omega$ RESISTOR ADDED FROM - INPUT TO GROUND TO INSURE STABILITY


FIGURE 9.

### 2.6 Full-Scale Adjustment

In the case where the matching of $\mathrm{R}_{\mathrm{fb}}$ to the R value of the R-2R ladder (typically $\pm 0.2 \%$ ) is insufficient for full-scale accuracy in a particular application, the $V_{\text {REF }}$ voltage can be adjusted or an external resistor and potentiometer can be added as shown in Figure 10 to provide a full-scale adjustment.
The temperature coefficients of the resistors used for this adjustment are an important concern. To prevent degradation of the gain error tempco by the external resistors, their temperature coefficients ideally would have to match that of the internal DAC resistors, which is a highly impractical constraint. For the values shown in Figure 10, if the resistor and the potentiometer each had a temperature coefficient of $\pm 100 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ maximum, the overall gain error tempco would be degraded a maximum of $0.0025 \% /{ }^{\circ} \mathrm{C}$ for an adjustment pot setting of less than $3 \%$ of $\mathrm{R}_{\mathrm{fb}}$.

### 2.7 Using the DAC0830 in a Voltage Switching Configuration

The R-2R ladder can also be operated as a voltage switching network. In this mode the ladder is used in an inverted manner from the standard current switching configuration. The reference voltage is connected to one of the current
output terminals (louti for true binary digital control, lout2 is for complementary binary) and the output voltage is taken from the normal $V_{\text {REF }}$ pin. The converter output is now a voltage in the range from OV to $255 / 256 \mathrm{~V}_{\text {REF }}$ as a function of the applied digital code as shown in Figure 11.


FIGURE 10. Adding Full-Scale Adjustment

## DAC0830 Series Application Hints (Continued)



TL/H/5608-12
FIGURE 11. Voltage Mode Switching

This configuration offers several useful application advantages. Since the output is a voltage, an external op amp is not necessarily required but the output impedance of the DAC is fairly high (equal to the specified reference input resistance of $10 \mathrm{k} \Omega$ to $20 \mathrm{k} \Omega$ ) so an op amp may be used for buffering purposes. Some of the advantages of this mode are illustrated in Figures 12, 13, 14 and 15.
There are two important things to keep in mind when using this DAC in the voltage switching mode. The applied reference voltage must be positive since there are internal parasitic diodes from ground to the louti and louta terminals which would turn on if the applied reference went negative. There is also a dependence of conversion linearity and


- Voltage switching mode eliminates output signal inversion and therefore a need for a negative power supply.
- Zero code output voltage is limited by the low level output saturation voltage of the op amp. The $2 \mathbf{k} \Omega$ pull-down resistor helps to reduce this volt-- age.
- VOS of the op amp has no effect on DAC linearity.
gain error on the voltage difference between $\mathrm{V}_{\mathrm{CC}}$ and the voltage applied to the normal current output terminals. This is a result of the voltage drive requirements of the ladder switches. To insure that all 8 switches turn on sufficiently (so as not to add significant resistance to any leg of the ladder and thereby introduce additional linearity and gain errors) it is recommended that the applied reference voltage be kept less than $+5 \mathrm{~V}_{D C}$ and $\mathrm{V}_{C C}$ be at least 9 V more positive than $V_{\text {REF }}$. These restrictions insure less than $0.1 \%$ linearity and gain error change. Figures 16, 17 and 18 characterize the effects of bringing $\mathrm{V}_{\mathrm{REF}}$ and $\mathrm{V}_{\mathrm{CC}}$ closer together as well as typical temperature performance of this voltage switching configuration.


TL/H/5608-13

- $\mathrm{V}_{\text {OUT }}=2.5 \mathrm{~V}\left(\frac{\mathrm{D}}{128}-1\right)$
- Slewing and settling time for a fuli scale output change is $\approx 1.8 \mu \mathrm{~s}$

FIGURE 13. Obtaining a Bipolar Output from a Fixed Reference with a Single Op Amp

FIGURE 12. Single Supply DAC

## DAC0830 Series Application Hints (Continued)



FIGURE 14. Bipolar Output with Increased Output Voltage Swing


- Only a single +15 V supply required
- Non-interactive fuli-s ${ }^{\text {ghty }}$ e and zero code output adjustments
- $\mathrm{V}_{\text {MAX }}$ and $\mathrm{V}_{\text {MIN }}$ must be $\leq+5 \mathrm{VDC}$ and $\geq 0 \mathrm{~V}$.
- Incremental Output Step $=\frac{1}{256}\left(V_{\text {MAX }}-V_{\text {MIN }}\right)$.
$\cdot V_{\text {OUT }}=\frac{\mathrm{D}}{256}\left(\mathrm{~V}_{\text {MAX }}-\mathrm{V}_{\text {MIN }}\right)+\frac{255}{256} \mathrm{~V}_{\text {MIN }}$
FIGURE 15. Single Supply DAC with Level Shift and SpanAdjustable Output


FIGURE 16.

Gain and Linearity Error Variation vs. Reference Voltage


FIGURE 17.
Note: For these curves, $\mathrm{V}_{\text {REF }}$ is the voltage applied to pin 11 (lout1) with pin 12 (lout2) grounded.

## DAC0830 Series Application Hints (Continued) <br> 2.8 Miscellaneous Application Hints

These converters are CMOS products and reasonable care should be exercised in handling them to prevent catastrophic failures due to static discharge.
Conversion accuracy is only as good as the applied reference voltage so providing a stable source over time and temperature changes is an important factor to consider.
A "good" ground is most desirable. A single point ground distribution technique for analog signals and supply returns keeps other devices in a system from affecting the output of the DACs.
During power-up supply voltage sequencing, the -15 V (or -12 V ) supply of the op amp may appear first. This will cause the output of the op amp to bias near the negative supply potential. No harm is done to the DAC, however, as the on-chip $15 \mathrm{k} \Omega$ feedback resistor sufficiently limits the current flow from lout1 when this lead is internally clamped to one diode drop below ground.
Careful circuit construction with minimization of lead lengths around the analog circuitry, is a primary concern. Good high frequency supply decoupling will aid in preventing inadvertant noise from appearing on the analog output.

## Applications

## DAC Controlled Amplifler (Volume Control)



- $V_{\text {OUT }}=\frac{-V_{\text {IN }}(256)}{D}$
- When $D=0$, the amplifier will go open loop and the output will saturate.
- Feedback impedance from the -input to the output varies from $15 \mathrm{k} \Omega$ to $\infty$ as the input code changes from full-scale to zero.

Overall noise reduction and reference stability is of particular concern when using the higher accuracy versions, the DAC0830 and DAC0831, or their advantages are wasted.

### 3.0 GENERAL APPLICATION IDEAS

The connections for the control pins of the digital input registers are purposely omitted. Any of the control formats discussed in Section 1 of the accompanying text will work with any of the circuits shown. The method used depends on the overall system provisions and requirements.
The digital input code is referred to as D and represents the decimal equivalent value of the 8 -bit binary input, for example:

| Binary Input |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Pin 13 MSB |  |  |  |  |  | $\begin{gathered} \text { Pin } 7 \\ \text { LSB } \end{gathered}$ |  | Decimal | D Equivalent |
| 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |  | 255 |
| 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  | 128 |
| 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 |  | 16 |
| 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 |  | 2 |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  | 0 |

TL/H/5608-16

- $\mathrm{C}_{\text {EQUIV }}=\mathrm{C}_{1}\left(1+\frac{256}{\mathrm{D}}\right)$
- Maximum voltage across the equivalent capacitance is
limited to $\frac{V_{\text {OMAX (op amp) }}}{1+\frac{256}{D}}$
- $\mathrm{C}_{2}$ is used to improve settling time of op amp.

Variable fo, Variable Qo, Constant BW Bandpass Filter


TL/H/5608-17

$$
\begin{aligned}
& \text { - } f_{O}=\frac{\sqrt{\frac{K D}{256}}}{2 \pi R_{1} C} ; Q_{O}=\sqrt{\frac{K D}{256}\left(2 R_{Q}+R_{1}(K+1)\right.} ; 3 d b B W=\frac{R_{Q}(K+1)}{2 \pi R_{1} C\left(2 R_{Q+R_{1}}\right)} \\
& \text { where } G_{1}=C_{2}=C ; K=\frac{R_{6}}{R_{5}} \text { and } R_{1}=R \text { of } D A C=15 \mathrm{k} \\
& \text { - } H_{O}=1 \text { for } R_{I N}=R_{4}=R_{1} \\
& \text { - Range of } f_{O} \text { and } Q \text { is } \approx 16 \text { to } 1 \text { for circuit shown. The } \\
& \text { range can be extended to } 255 \text { to } 1 \text { by replacing } R_{1} \text { with a } \\
& \text { second DAC0830 driven by the same digital input word. } \\
& \text { - Maximum } f_{O} \times Q \text { product should be } \leq 200 \mathrm{kHz} \text {. }
\end{aligned}
$$

DAC Controlled Function Generator


TL/H/5608-18

- DAC controls the frequency of sine, square, and triangle outputs.
- $f=\frac{D}{256(20 k) C}$ for $V_{O M A X}=V_{\text {OMIN }}$ of square wave output and $R_{2}=3 R_{2}$.
- 255 to 1 linear frequency range; oscillator stops with $D=0$
- Trim symmetry and wave-shape for minimum sine wave distortion.


Tt/H/5608-19
lout $^{\text {O }}=V_{\text {REE }}\left[\frac{t}{R_{1}}+\frac{D}{256 R_{f b}}\right]\left[1+\frac{R_{2}}{R_{3}}\right]$

- DAC0830 linearly controls the current flow from the input terminal to the output terminal to be 4 mA (for $D=0$ ) to 19.94 mA (for $D=255$ ).
- Circuit operates with a terminal voltage differential of 16 V to 55 V .
- $P_{2}$ adjusts the magnitude of the output current and $P_{1}$ adjusts the zero to full scale range of output current.
- Digital inputs can be supplied from a processor using opto isolators on each input or the DAC latches can flow-through (connect control lines to pins 3 and 10 of the DAC) and the input data can be set by SPST toggle switches to ground (pins 3 and 10).

DAC Controlled Exponentlal Time Response


TL/H/5608-20

- Output responds exponentially to input changes and automatically stops when $V_{\text {OUT }}=V_{\text {IN }}$
- Output time constant is directly proportional to the DAC input code and capacitor C
- Input voltage must be positive (See section 2.7)

National Semiconductor

## DAC1000, DAC1001, DAC1002, DAC1006, DAC1007, DAC1008 $\mu \mathrm{P}$ Compatible, Double-Buffered D to A Converters

## General Description

The DAC1000/1/2 and DAC1006/7/8 are advanced CMOS/Si-Cr 10-, 9- and 8-bit accurate multiplying DACs which are designed to interface directly with the 8080, 8048, 8085, Z-80 and other popular microprocessors. These DACs appear as a memory location or an I/O port to the $\mu \mathrm{P}$ and no interfacing logic is needed.
These devices, combined with an external amplifier and voltage reference, can be used as standard D/A converters; and they are very attractive for multiplying applications (such as digitally controlled gain blocks) since their linearity error is essentially independent of the voltage reference. They become equally attractive in audio signal processing equipment as audio gain controls or as programmable attenuators which marry high quality audio signal processing to digitally based systems under microprocessor control.
All of these DACs are double buffered. They can load all 10 bits or two 8 -bit bytes and the data format can be either right justified or left justified. The analog section of these DACs is essentially the same as that of the DAC1020.
The DAC1000 series are the 10 -bit members of a family of microprocessor-compatible DAC's (MICRO-DAC's). For applications requiring other resolutions, the DAC0830 series (8 bits) and the DAC1208 and DAC1230 ( 12 bits) are available alternatives.

| Part \# | Accuracy <br> (bits) | Pin | Description |
| :---: | :---: | :---: | :--- |
| DAC1000 | 10 |  | Has all <br> logic <br> features |
| DAC1001 | 9 | 24 | 2 <br> DAC1002 |
| DAC1006 | 10 |  | For left- <br> justified <br> data |
| DAC1007 | 9 | 20 |  |
| DAC1008 | 8 |  |  |

## Features

■ Uses easy to adjust END POINT specs, NOT BEST STRAIGHT LINE FIT

- Low power consumption
- Direct interface to all popular microprocessors.
- Integrated thin film on CMOS structure
- Double-buffered, single-buffered or flow through digital data inputs.
- Loads two 8 -bit bytes or a single 10 -bit word.
- Logic inputs which meet T2L voltage level specs (1.4V logic threshold).
- Works with $\pm 10 \mathrm{~V}$ reference-full 4-quadrant multiplication.
- Operates STAND ALONE (without $\mu \mathrm{P}$ ) if desired.
- Available in $0.3^{\prime \prime}$ standard 20 -pin and $0.6^{\prime \prime}$ 24-pin package.
- Differential non-linearity selection available as special order.


## Key Specifications

- Output Current Settling Time

500 ns

- Resolution 100 bits
- Linearity


## - Gain Tempco

- Low Power Dissipation (including ladder)
■ Single Power Supply 5 to $15 V_{D C}$


## Typical Application

DAC1006/1007/1008


```
Absolute Maximum Ratings (Notes 1& 2)
Supply Voltage (VCC)
    17VDC
Voltage at any digital input
Voltage at VREF input
VCC}\mathrm{ to GND
    \pm25V
Storage temperature range -65 C to +150 %
Package dissipation at T}\mp@subsup{\textrm{A}}{\textrm{A}}{=2\mp@subsup{5}{}{\circ}\textrm{C}\mathrm{ (Note 3) }500\textrm{mW}
DC voltage applied to lOUT1 or lOUT2 - 10 mV to VCC
    (Note 4)
Lead temperature (Soldering, 10 seconds) 300 % C
```

Operating Ratings
Temperature Range
Part numbers with 'LCN' suffix
$0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$
Part numbers with 'LCD' suffix
$-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Part numbers with 'LD' suffix
$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
Voltage at any digital input
$V_{C C}$ to $G N D$

General Electrical Characteristics $T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{REF}}=10.000 \mathrm{~V}_{\mathrm{DC}}$ unless otherwise noted

| Parameter |  | Conditions | See <br> Note | $\begin{aligned} & V_{C C}=12 V_{D C} \pm 5 \% \\ & \text { to } 15 V_{D C} \pm 5 \% \end{aligned}$ |  |  | $V_{C C}=5 V_{D C} \pm 5 \%$ |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min. | Typ. | Max. | Min. | Typ. | Max. |  |
| Digital Input Currents |  | $T_{\text {MIN }} \leq T_{A} \leq T_{M A X}$ <br> Digital inputs $<0.8 \mathrm{~V}$ <br> Digital inputs $>2.0 \mathrm{~V}$ | 6 |  | $\begin{gathered} -40 \\ 1.0 \\ \hline \end{gathered}$ | $\begin{array}{r} -150 \\ +10 \\ \hline \end{array}$ |  | $\begin{array}{r} -40 \\ 1.0 \\ \hline \end{array}$ | $\begin{array}{r} -150 \\ +10 \\ \hline \end{array}$ | $\mu A_{D C}$ <br> $\mu A_{D C}$ |
| Current Settling Time | ts | $\mathrm{V}_{1 \mathrm{~L}}=0 \mathrm{~V}, \mathrm{~V}_{1 H}=5 \mathrm{~V}$ |  |  | 500 |  |  | 500 |  | ns |
| Write and XFER Pulse Width | $t_{W}$ | $\begin{gathered} \mathrm{V}_{I L}=0 \mathrm{~V}, \mathrm{~V}_{I H}=5 \mathrm{~V}, \\ T_{A}=25^{\circ} \mathrm{C} \\ T_{\text {MIN }} \leq T_{A} \leq T_{M A X} \end{gathered}$ | $\begin{aligned} & 8 \\ & 9 \\ & \hline \end{aligned}$ | $\begin{array}{r} 150 \\ 320 \\ \hline \end{array}$ | $\begin{gathered} 60 \\ 100 \\ \hline \end{gathered}$ |  | $\begin{aligned} & 320 \\ & 500 \\ & \hline \end{aligned}$ | $\begin{array}{r} 200 \\ 250 \\ \hline \end{array}$ |  | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \hline \end{aligned}$ |
| Data Set Up Time | tos | $\begin{gathered} V_{I L}=0 V, V_{I H}=5 \mathrm{~V}, \\ T_{A}=25^{\circ} \mathrm{C} \\ T_{\text {MIN }} \leq T_{A} \leq T_{\text {MAX }} \end{gathered}$ | 9 | $\begin{aligned} & 150 \\ & 320 \end{aligned}$ | $\begin{array}{r} 80 \\ 120 \\ \hline \end{array}$ |  | $\begin{array}{r} 320 \\ 500 \\ \hline \end{array}$ | $\begin{aligned} & 170 \\ & 250 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
| Data Hold Time | $t_{\text {DH }}$ | $\begin{gathered} \mathrm{V}_{I L}=\mathrm{OV}, \mathrm{~V}_{1 H}=5 \mathrm{~V} \\ T_{A}=25^{\circ} \mathrm{C} \\ T_{\text {MIN }} \leq T_{A} \leq T_{\text {MAX }} \end{gathered}$ | 9 | $\begin{array}{r} 200 \\ 250 \\ \hline \end{array}$ | $\begin{aligned} & 100 \\ & 120 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 320 \\ & 500 \\ & \hline \end{aligned}$ | $\begin{array}{r} 220 \\ 320 \\ \hline \end{array}$ |  | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
| Control Set Up Time | ${ }_{\text {t }} \mathrm{CS}$ | $\begin{gathered} \mathrm{V}_{\mathrm{IL}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{IL}}=5 \mathrm{~V}, \\ T_{A}=25^{\circ} \mathrm{C} \\ T_{\text {MIN }} \leq \mathrm{T}_{\mathrm{A}} \leq \mathrm{T}_{\mathrm{MAX}} \end{gathered}$ | 9 | $\begin{aligned} & 150 \\ & 320 \\ & \hline \end{aligned}$ | $\begin{gathered} 60 \\ 100 \\ \hline \end{gathered}$ |  | $\begin{array}{r} 320 \\ 500 \\ \hline \end{array}$ | $\begin{aligned} & 180 \\ & 260 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| Control Hold Time | $\mathrm{t}_{\mathrm{CH}}$ | $\begin{gathered} \mathrm{V}_{I L}=0 \mathrm{~V}, \mathrm{~V}_{I H}=5 \mathrm{~V}, \\ \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \\ \mathrm{~T}_{\text {MIN }} \leq \mathrm{T}_{\mathrm{A}} \leq \mathrm{T}_{\text {MAX }} \end{gathered}$ | 9 | $\begin{aligned} & 10 \\ & 10 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 10 \\ & 10 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. These specifications are not meant to imply that the devices should be operated at these "Absolute Maximum" limits.

Note 2: All voltages are measured with respect to GND, unless otherwise specified.
Note 3: This 500 mW specification applies for alf packages. The low intrinsic power dissipation of this part (and the fact that there is no way to significantly modify the power dissipation) removes concern for heat sinking.
Note 4: For current switching applications, both IOUT1 and IOUT2 must go to ground or the "Virtual Ground" of an operational amplifier. The linearity error is degraded by approximately $\mathrm{V}_{\mathrm{OS}} \div \mathrm{V}_{\text {REF }}$. For example, if $\mathrm{V}_{\mathrm{REF}}=10 \mathrm{~V}$ then a 1 mV offset, $\mathrm{V}_{\mathrm{OS}}$, on lout1 or lout2 will introduce an additional $0.01 \%$ linearity error.
Note 5: Guaranteed at $V_{\text {REF }}= \pm 10 \mathrm{~V}_{\mathrm{DC}}$ and $\mathrm{V}_{\text {REF }}= \pm 1 \mathrm{~V} \mathrm{VC}$.
Note 6: $\mathrm{T}_{M I N}=0^{\circ} \mathrm{C}$ and $\mathrm{T}_{M A X}=70^{\circ} \mathrm{C}$ for " LCN " suffix parts.
$T_{M I N}=-40^{\circ} \mathrm{C}$ and $\mathrm{T}_{\mathrm{MAX}}=85^{\circ} \mathrm{C}$ for" $L C D^{\prime \prime}$ suffix parts.
$T_{\text {MIN }}=55^{\circ} \mathrm{C}$ and $\mathrm{T}_{\text {MAX }}=125^{\circ} \mathrm{C}$ for "LD" suffix parts.
Note 7: The unit "FSR" stands for "Full Scale Range." "Linearity Error" and "Power Supply Rejection" specs are based on this unit to eliminate dependence on a particular $V_{\text {REF }}$ value and to indicate the true performance of the part. The "Linearity Error" specification of the DAC1000 is " $0.05 \%$ of FSR (MAX)." This guarantees that after performing a zero and full scale adjustment (See Sections 2.5 and 2.6 ), the plot of the 1024 analog voltage outputs will each be within $0.05 \% \times V_{\text {REF }}$ of a straight line which passes through zero and full scale.
Note 8: This specification implies that all parts are guaranteed to operate with a write pulse or transfer pulse width ( $\mathrm{t}_{\mathrm{W}}$ ) of 320 ns . A typical part will operate with $\mathrm{t}_{\mathrm{W}}$ of only 100 ns . The entire write pulse must occur within the valid data interval for the specified $\mathrm{t}_{\mathrm{w}}, \mathrm{t}_{\mathrm{DS}}, \mathrm{t}_{\mathrm{DH}}$, and $\mathrm{ts}_{\mathrm{s}}$ to apply.
Note 9: Guaranteed by design but not tested.
Note 10: A 200 nA leakage current with $\mathrm{R}_{\mathrm{fb}}=20 \mathrm{~K}$ and $V_{R E F}=10 \mathrm{~V}$ corresponds to a zero error of $\left(200 \times 10^{-9} \times 20 \times 10^{3}\right) \times 100 \div 10$ which is $0.04 \%$ of FS .

## Switching Waveforms

$\overline{\text { CS }}$, BYTE $/ \overline{\text { BYTE }}$
$\overline{W R}$

DATA BITS

IOUT1, IOUT2



## DAC1000／1001／1002—Simple Hookup for a＂Quick Look＂



TL／H／5688－6

## Notes：

1．For $\mathrm{V}_{\mathrm{REF}}=-10.240 \mathrm{~V}_{\mathrm{DC}}$ the output voltage steps are approximately 10 mV each．
2．Operation is set up for flow through－no latching of digital input data．
3．Single point ground is strongly recommended．

## DAC1006／1007／1008－Simple Hookup for a＂Quick Look＂



## Notes：

1．For $V_{R E F}=-10.240 V_{D C}$ the output voltage steps are approximately 10 mV each．
2．SW1 is a normally closed switch．While SW1 is closed，the DAC register is latched and new data
can be loaded into the input latch via the 10 SW2 switches．
When SW1 is momentarily opened the new data is transferred from the input latch to the DAC register and is latched when SW1 again closes．

Typical Performance Characteristics


TL/H/5688-3

## Block and Connection Diagrams

DAC1000/1001/1002 (24-Pin Parts)


DAC1000/1001/1002 (24-Pin Parts)


See Ordering Information

## 1．0 DEFINITION OF PACKAGE PINOUTS

1．1 Control Signals（All control signals are level actuated．） $\overline{\mathrm{CS}}$ ：Chip Select－active low，it will enable $\overline{\mathrm{WR}}$（DAC1003－ 1008）or $W R_{1}$（DAC1000－1002）．
$\overline{W R}$ or $\overline{W R_{1}}:$ Write－The active low $\overline{W R}$（or $\overline{W R_{1}}$－ DAC1000－1002）is used to load the digital data bits（DI）into the input latch．The data in the input latch is latched when $\overline{W R}$（or $\overline{W R_{1}}$ ）is high．The 10 －bit input latch is split into two latches；one holds 8 bits and the other holds 2 bits．The Byte1／Byte2 control pin is used to select both input latches when Byte1／Byte2 $=1$ or to overwrite the 2－bit input latch when in the low state．
$\overline{W R_{2}}$ ：Extra Write（DAC1000－1002）－The active low $\overline{W_{2}}$ is used to load the data from the input latch to the DAC register while $\overline{\text { XFER }}$ is low．The data in the DAC register is latched when $\mathrm{WR}_{2}$ is high．
Byte1／Byte2：Byte Sequence Control－When this control is high，all ten locations of the input latch are enabled．When low，only two locations of the input latch are enabled and these two locations are overwritten on the second byte write．On the DAC1006，1007，and 1008，the Byte1／Byte2 must be low to transfer the 10 －bit data in the input latch to the DAC register．
XFER：Transfer Control Signal，active low－This signal，in combination with others，is used to transfer the 10－bit data which is available in the input latch to the DAC register－ see timing diagrams．
LJ／RJ：Left Justify／Right Justify（DAC1000－1002）－When $\mathrm{LJ} / \overline{\mathrm{RJ}}$ is high the part is set up for left justified（fractional） data format．（DAC1006－1008 have this done internally．） When $L J / \overline{R J}$ is low，the part is set up for right justified（inte－ ger）data．

## 1．2 Other Pin Functions

$D l_{1}(\mathrm{I}=0$ to 9$)$ ：Digital Inputs $-\mathrm{Dl}_{0}$ is the least significant bit （LSB）and $\mathrm{Dl}_{\mathrm{g}}$ is the most significant bit（MSB）．
louti：DAC Current Output 1 －lout1 is a maximum for a digital input code of all is and is zero for a digital input code of all 0 s ．
IOUT2：DAC Current Output 2 －lout2 is a constant minus louth，or
$\mathrm{l}_{\text {OUT } 1}+$ l $_{\text {OUT } 2}=\frac{1023 \mathrm{~V}_{\text {REF }}}{1024 \mathrm{R}}$
where $R \cong 15 \mathrm{k} \Omega$ ．

RFB：Feedback Resistor－This is provided on the IC chip for use as the shunt feedback resistor when an external op amp is used to provide an output voltage for the DAC．This on－chip resistor should always be used（not an external re－ sistor）because it matches the resistors used in the on－chip R－2R ladder and tracks these resistors over temperature．
$\mathrm{V}_{\mathrm{REF}}$ ：Reference Voltage Input－This is the connection for the external precision voltage source which drives the R－2R ladder．$V_{\text {REF }}$ can range from -10 to +10 volts．This is also the analog voltage input for a 4 －quadrant multiplying DAC application．
$\mathbf{V}_{\mathbf{C C}}$ ：Digital Supply Voltage－This is the power supply pin for the part． $\mathrm{V}_{\mathrm{CC}}$ can be from +5 to $+15 \mathrm{~V}_{\mathrm{DC}}$ ．Operation is optimum for +15 V ．The input threshold voltages are nearly independent of $\mathrm{V}_{\mathrm{CC}}$ ．（See Typical Performance Characteris－ tics and Description in Section 3．0， $\mathrm{T}^{2} \mathrm{~L}$ compatible logic inputs．）
GND：Ground－the ground pin for the part．

## 1．3 Definition of Terms

Resolution：Resolution is directly related to the number of switches or bits within the DAC．For example，the DAC1000 has $2^{10}$ or 1024 steps and therefore has 10 －bit resolution．
Linearity Error：Linearity error is the maximum deviation from a straight line passing through the endpoints of the DAC transfer characteristic．It is measured after adjusting for zero and full－scale．Linearity error is a parameter intrinsic to the device and cannot be externally adjusted．
National＇s linearity test（a）and the＂best straight line＂test （b）used by other suppliers are illustrated below．The＂best straight line＂requires a special zero and FS adjustment for each part，which is almost impossible for user to determine． The＂end point test＂uses a standard zero and FS adjust－ ment procedure and is a much more stringent test for DAC linearity．


TL／H／5688－8
b．Best Straight Line

Power Supply Sensitivity: Power supply sensitivity is a measure of the effect of power supply changes on the DAC full-scale output (which is the worst case).
Settling Time: Settling time is the time required from a code transition until the DAC output reaches within $\pm 1 / 2$ LSB of the final output value. Full-scale settling time requires a zero to full-scale or full-scale to zero output change.
Full-Scale Error: Full scale error is a measure of the output error between an ideal DAC and the actual device output. Ideally, for the DAC1000 series, full-scale is $V_{\text {REF }}-1$ LSB. For $V_{\text {REF }}=-10 \mathrm{~V}$ and unipolar operation, $V_{\text {FULL- }}$ SCALE $=10.0000 \mathrm{~V}-9.8 \mathrm{mV}=9.9902 \mathrm{~V}$. Full-scale error is adjustable to zero.
Monotonicity: If the output of a DAC increases for increasing digital input code, then the DAC is monotonic. A 10-bit DAC with 10 -bit monotonicity will produce an increasing analog output when all 10 digital inputs are exercised. A 10-bit DAC with 9 -bit monotonicity will be monotonic when only the most significant 9 bits are exercised. Similarly, 8 -bit monotonicity is guaranteed when only the most significant 8 bits are exercised.

### 2.0 DOUBLE BUFFERING

These DACs are double-buffered, microprocessor compatible versions of the DAC1020 10-bit multiplying DAC. The addition of the buffers for the digital input data not only allows for storage of this data, but also provides a way to assemble the 10 -bit input data word from two write cycles when using an 8 -bit data bus. Thus, the next data update for the DAC output can be made with the complete new set of 10-bit data. Further, the double buffering allows many DACs in a system to store current data and also the next data. The updating of the new data for each DAC is also not time critical. Whęn all DACs are updated, a common strobe signal can then be used to cause all DACs to switch to their new analog output levels.

## $3.0 \mathbf{T}^{2}$ L COMPATIBLE LOGIC INPUTS

To guarantee $T^{2}$ L voltage compatibility of the logic inputs, a novel bipolar (NPN) regulator circuit is used. This makes the input logic thresholds equal to the forward drop of two diodes (and also matches the temperature variation) as occurs naturally in $\mathrm{T}^{2} \mathrm{~L}$. The basic circuit is shown in Figure. 1. A curve of digital input threshold as a function of power supply voltage is shown in the Typical Performance Characteristics section.

### 4.0 APPLICATION HINTS

The DC stability of the $V_{R E F}$ source is the most important factor to maintain accuracy of the DAC over time and temperature changes. A good single point ground for the analog signals is next in importance.
These MICRO-DAC converters are CMOS products and reasonable care should be exercised in handling them prior to final mounting on a PC board The digital inputs are protected, but permanent damage may occur if the part is subjected to high electrostatic fields. Store unused parts in conductive foam or anti-static rails.

### 4.1 Power Supply Sequencing \& Decoupling

Some IC amplifiers draw excessive current from the Analog inputs to $V$ - when the supplies are first turned on. To prevent damage to the DAC - an external Schottky diode connected from IOUT1 or IOUT2 to ground may be required to prevent destructive currents in IOUT1 or IOUT2. If an LM741 or LF356 is used - these diodes are not required.
The standard power supply decoupling capacitors which are used for the op amp are adequate for the DAC.


TL/H/5688-9
FIGURE 1. Basic Logic Threshold Loop

## 4．2 Op Amp Blas Current \＆Input Leads

The op amp bias current（ ${ }_{\mathrm{B}}^{\mathrm{B}}$ ）CAN CAUSE DC ERRORS．BI－ FETTM op amps have very low bias current，and therefore the error introduced is negligible．BI－FET op amps are strongly recommended for these DACs．
The distance from the lout1 pin of the DAC to the inverting input of the op amp should be kept as short as possible to prevent inadvertent noise pickup．

## 5．0 ANALOG APPLICATIONS

The analog section of these DACs uses an R－2R ladder which can be operated both in the current switching mode and in the voltage switching mode．
The major product changes（compared with the DAC1020） have been made in the digital functioning of the DAC．The analog functioning is reviewed here for completeness．For additional analog applications，such as multipliers，attenua－ tors，digitally controlled amplifiers and low frequency sine wave oscillators，refer to the DAC1020 data sheet．Some basic circuit ideas are presented in this section in addition to complete applications circuits．

## 5．1 Operatlon in Current Switching Mode

The analog circuitry，Figure 2，consists of a silicon－chromi－ um（ $\mathrm{Si}-\mathrm{Cr}$ ）thin film R－2R ladder which is deposited on the surface oxide of the monolithic chip．As a result，there is no parasitic diode connected to the $\mathrm{V}_{\text {REF }}$ pin as would exist if diffused resistors were used．The reference voltage input $\left(V_{\text {REF }}\right)$ can therefore range from -10 V to +10 V ．
The digital input code to the DAC simply controls the posi－ tion of the SPDT current switches，SW0 to SW9．A logical 1 digital input causes the current，switch to steer the avail－
able ladder current to the lour1 output pin．These MOS switches operate in the current mode with a small voltage drop across them and can therefore switch currents of ei－ ther polarity．This is the basis for the 4 －quadrant multiplying feature of this DAC．

## 5．1．1 Providing a Unipolar Output Voltage with the DAC in the Current Switching Mode

A voltage output is provided by making use of an external op amp as a current－to－voltage converter．The idea is to use the internal feedback resistor， $\mathrm{R}_{\mathrm{FB}}$ ，from the output of the op amp to the inverting（ - ）input．Now，when current is entered at this inverting input，the feedback action of the op amp keeps that input at ground potential．This causes the applied input current to be diverted to the feedback resistor． The output voltage of the op amp is forced to a voltage given by：

$$
\left.V_{\text {OUT }}=-(\text { IOUT } 1) \times R_{\text {FB }}\right)
$$

Notice that the sign of the output voltage depends on the direction of current flow through the feedback resistor．
In current switching mode applications，both current output pins（loUT1 and lout2）should be operated at $0 \mathrm{~V}_{\text {DC }}$ ．This is accomplished as shown in Figure 3．The capacitor， $\mathrm{C}_{\mathrm{C}}$ ，is used to compensate for the output capacitance of the DAC and the input capacitance of the op amp．The required feed－ back resistor， $\mathrm{R}_{\mathrm{FB}}$ ，is available on the chip（one end is inter－ nally tied to lourt）and must be used since an external resistor will not provide the needed matching and tempera－ ture tracking．This circuit can therefore be simplified as

DIGITAL INPUT CODE


A $\approx 15 \mathrm{k}$ ．
FIGURE 2．Current Mode Switching

shown in Figure 4, where the sign of the reference voltage has been changed to provide a positive output voltage. Note that the output current, lout1, now flows through the $\mathrm{R}_{\mathrm{FB}}$ pin.

### 5.1.2 Providing a Bipolar Output Voltage with the DAC in the Current Switching Mode

The addition of a second op amp to the circuit of Figure 4 can be used to generate a bipolar output voltage from a fixed reference voltage Figure 5. This, in effect, gives sign significance to the MSB of the digital input word to allow two quadrant multiplication of the reference voltage. The polarity of the reference can also be reversed to realize the full fourquadrant multiplication.
The applied digital word is offset binary which includes a code to output zero volts without the need of a large valued resistor common to existing bipolar multiplying DAC circuits. Offset binary code can be derived from 2's complement data (most common for signed processor arithmetic) by inverting the state of the MSB in either software or hardware. After doing this the output then responds in accordance to the following expression:
$\mathrm{V}_{\mathrm{O}}=\mathrm{V}_{\mathrm{REF}} \times \frac{\mathrm{D}}{512}$
where $V_{\text {REF }}$ can be positive or negative and $D$ is the signed decimal equivalent of the 2's complement processor data. $(-512 \leq \mathrm{D} \leq+511$ or $1000000000 \leq \mathrm{D} \leq 0111111111)$. If the applied digital input is interpreted as the decimal equivalent of a true binary word, $V_{\text {OUT }}$ can be found by:
$V_{O}=V_{\text {REF }}\left(\frac{D-512}{512}\right)$ $0 \leq D \leq 1023$

With this configuration, only the offset voltage of amplifier 1 need be nulled to preserve linearity of the DAC. The offset voltage error of the second op amp has no effect on linearity. It presents a constant output voltage error and should be nulled only if absolute accuracy is needed. Another advantage of this configuration is that the values of the external resistors required do not have to match the value of the internal DAC resistors; they need only to match and temperature track each other.
A thin film 4 resistor network available from Beckman Instruments, Inc. (part no. 694-3-R10K-D) is ideally suited for this application. Two of the four available $10 \mathrm{k} \Omega$ resistor can be paralleled to form R in Figure 5 and the other two can be used separately as the resistors labeled 2R.
Operation is summarized in the table below:

| 2's Comp. <br> (Decimal) | 2's Comp. (Binary) | Applied Digital Input | Applied True Binary (Decimal) | $+V_{\text {REF }}$ | $-V_{\text {REF }}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| +511 | 0111111111 | 1111111111 | 1023 | $\mathrm{V}_{\text {REF }}-1 \mathrm{LSB}$ | $-\left\|V_{\text {REF }}\right\|+1$ LSB |
| +256 | 0100000000 | 1100000000 | 768 | $\mathrm{V}_{\text {REF }} / 2$ | $-\left\|V_{\text {REF }}\right\|^{\prime} 2$ |
| 0 | 0000000000 | 1000000000 | 512 | 0 | 0 |
| -1 | 1111111111 | 0111111111 | 511 | -1 LSB | + 1 LSB |
| -256 | 1100000000 | 0100000000 | 256 | $-\mathrm{V}_{\text {REF }} / 2$ | $+\left\|V_{\text {feF }}\right\| / 2$ |
| -512 | 1000000000 | 0000000000 | 0 | - VREF | $+\left\|\mathrm{V}_{\text {REF }}\right\|$ |

with: $1 \mathrm{LSB}=\frac{\left|\mathrm{V}_{\mathrm{REF}}\right|}{512}$


FIGURE 4. Providing a Unipolar Output Voltage


TL/H/5688-11
FIGURE 5. Providing a Bipolar Output Voltage with the DAC in the Current Switching Mode

## 5．2 Analog Operation in the Voltage Switching Mode

Some useful application circuits result if the R－2R ladder is operated in the voltage switching mode．There are two very important things to remember when using the DAC in the voltage mode．The reference voltage（ +V ）must always be positive since there are parasitic diodes to ground on the lOUT1 pin which would turn on if the reference voltage went negative．To maintain a degradation of linearity less than $\pm 0.005 \%$ ，keep $+V \leq 3 V_{D C}$ and $V_{C C}$ at least 10 V more positive than $+V$ ．Figures 6 and 7 show these errors for the voltage switching mode．This operation appears unusual， since a reference voltage $(+\mathrm{V})$ is applied to the lout1 pin and the voltage output is the $V_{\text {REF }}$ pin．This basic idea is shown in Figure 8.
This $V_{\text {OUT }}$ range can be scaled by use of a non－inverting gain stage as shown in Figure 9.

Notice that this is unipolar operation since all voltages are positive．A bipolar output voltage can be obtained by using a single op amp as shown in Figure 10．For a digital input code of all zeros，the output voltage from the VREF pin is zero volts．The external op amp now has a single input of +V and is operating with a gain of -1 to this input．The output of the op amp therefore will be at -V for a digital input of all zeros．As the digital code increases，the output voltage at the $\mathrm{V}_{\text {REF }}$ pin increases．
Notice that the gain of the op amp to voltages which are applied to the（ + ）input is +2 and the gain to voltages which are applied to the input resistor，$R$ ，is -1 ．The output voltage of the op amp depends on both of these inputs and is given by：

$$
V_{O U T}=(+V)(-1)+V_{\text {REF }}(+2)
$$

DIGITAL INPUT CODE


FIGURE 9．Amplifying the Voltage Mode Output（Single Supply Operation）


FIGURE 10. Providing a Bipolar Output Voltage with a Single Op Amp


TL/H/5688-13

## FIGURE 11. Increasing the Output Voltage Swing

The output voltage swing can be expanded by adding 2 resistors to Figure 10 as shown in Figure 11. These added resistors are used to attenuate the +V voltage. The overall gain, $A_{V}(-)$, from the $+V$ terminal to the output of the op amp determines the most negative output voltage, $-4(+V)$ (when the $\mathrm{V}_{\text {REF }}$ voltage at the + input of the op amp is zero) with the component values shown. The complete dynamic range of $\mathrm{V}_{\text {OUT }}$ is provided by the gain from the $(+)$ input of the op amp. As the voltage at the $\mathrm{V}_{\text {REF }}$ pin ranges from $O V$ to $+V(1023 / 1024)$ the output of the op amp will range from $-10 V_{D C}$ to $+10 \mathrm{~V}(1023 / 1024)$ when using a +V voltage of $+2.500 \mathrm{~V} C$. The $2.5 \mathrm{~V}_{D C}$ reference voltage can be easily developed by using the LM336 zener which can be biased through the R RBB internal resistor, connected to $V_{\mathrm{Cc}}$.

### 5.3 Op Amp Vos Adjust (Zero Adjust) for Current Switching Mode

Proper operation of the ladder requires that all of the $2 R$ legs always go to exactly $0 \mathrm{~V}_{\mathrm{DC}}$ (ground). Therefore offset voltage, $\mathrm{V}_{\mathrm{OS}}$, of the external op amp cannot be tolerated as every millivolt of $V_{\text {OS }}$ will introduce $0.01 \%$ of added linearity error. At first this seems unusually sensitive, until it becomes clear the 1 mV is $0.01 \%$ of the 10 V reference! High resolution converters of high accuracy require attention to every detail in an application to achieve the available performance which is inherent in the part. To prevent this source of error, the $V_{O S}$ of the op amp has to be initially zeroed. This is the "zero adjust" of the DAC calibration sequence and should be done first.

If the $\mathrm{V}_{\mathrm{OS}}$ is to be adjusted there are a few points to consider. Note that no "dc balancing" resistance should be used in the grounded positive input lead of the op amp. This resistance and the input current of the op amp can also create errors. The low input biasing current of the BI-FET op amps makes them ideal for use in DAC current to voltage applications. The $V_{O S}$ of the op amp should be adjusted with a digital input of all zeros to force lout $=0 \mathrm{~mA}$. A $1 \mathrm{k} \Omega$ resistor can be temporarily connected from the inverting input to ground to provide a dc gain of approximately 15 to the $V_{O S}$ of the op amp and make the zeroing easier to sense.

### 5.4 Full-Scale Adjust

The full-scale adjust procedure depends on the application circuit and whether the DAC is operated in the current switching mode or in the voltage switching mode. Techniques are given below for all of the possible application circuits.

### 5.4.1 Current Switching with Unipolar Output Voltage

After doing a "zero adjust," set all of the digital input levels HIGH and adjust the magnitude of $V_{\text {REF }}$ for
$V_{\text {OUT }}=-\left(\right.$ ideal $\left.V_{\text {REF }}\right) \frac{1023}{1024}$
This completes the DAC calibration.

### 5.4.2 Current Switching with Bipolar Output Voltage

The circuit of Figure 12 shows the 3 adjustments needed. The first step is to set all of the digital inputs LOW (to force louti to 0 ) and then trim "zero adj." for zero volts at the inverting input (pin 2) of OA1. Next, with a code of all zeros still applied, adjust "-FS adj.", the reference voltage, for $V_{\text {OUT }}= \pm \mid\left(\right.$ ideal $\left.V_{\text {REF }}\right) \mid$. The sign of the output voltage will be opposite that of the applied reference.
Finally, set all of the digital inputs HIGH and adjust " + FS adj." for $V_{\text {OUT }}=V_{\text {REF }}(511 / 512)$. The sign of the output at this time will be the same as that of the reference voltage. The addition of the $200 \Omega$ resistor in series with the $V_{\text {REF }}$ pin of the DAC is to force the circuit gain error from the DAC to be negative. This insures that adding resistance to $\mathrm{R}_{\mathrm{fb}}$, with the $500 \Omega$ pot, will always compensate the gain error of the DAC.

### 5.4.3 Voltage Switching with a Unipolar Output Voltage

Refer to the circuit of Figure 13 and set all digital inputs LOW. Trim the "zero adj." for $V_{O U T}=0 V_{D C} \pm 1 \mathrm{mV}$. Then set all digital inputs HIGH and trim the "FS Adj." for:
$V_{\text {OUT }}=(+V)\left(1+\frac{R_{1}}{R_{2}}\right) \frac{1023}{1024}$

### 5.4.4 Voltage Switching with a Bipolar Output Voltage

Refer to Figure 14 and set all digital inputs LOW. Trim the "-FS Adj." for $\mathrm{V}_{\text {OUT }}=-2.5 \mathrm{~V}_{\mathrm{DC}}$. Then set all digital inputs HIGH and trim the "+FS Adj." for $V_{\text {OUT }}=+2.5(511 / 512)$ $V_{D C}$. Test the zero by setting the MS digital input HIGH and all the rest LOW. Adjust $\mathrm{V}_{\text {OS }}$ of amp \#3, if necessary, and recheck the full-scale values.


FIGURE 12. Full Scale Adjust - Current Switching with Bipolar Output Voltage


FIGURE 13. Full Scale Adjust — Unipolar Output Voltage


FIGURE 14. Voltage Switching with a Bipolar Output Voltage

### 6.0 DIGITAL CONTROL DESCRIPTION

The DAC1000 series of products can be used in a wide variety of operating modes. Most of the options are shown in Table 1. Also shown in this table are the section numbers of this data sheet where each of the operating modes is discussed. For example, if your main interest in interfacing to a $\mu \mathrm{P}$ with an 8 -bit data bus you will be directed to Section 6.1.0.

The first consideration is "will the DAC be interfaced to a $\mu \mathrm{P}$ with an 8 -bit or a 16 -bit data bus or used in the stand-alone mode?" For the 8 -bit data bus, a second selection is made on how the 2nd digital data buffer (the DAC Latch) is updated by a transfer from the 1st digital data buffer (the Input Latch). Three options are provided: 1) an automatic transfer when the 2nd data byte is written to the DAC, 2) a transfer which is under the control of the $\mu \mathrm{P}$ and can include more than one DAC in a simultaneous transfer, or 3) a transfer which is under the control of external logic. Further, the data format can be either left justified or right justified.

When interfacing to a $\mu \mathrm{P}$ with a 16 -bit data bus only two selections are available: 1) operating the DAC with a single digital data buffer (the transfer of one DAC does not have to be synchronized with any other DACs in the system), or 2) operating with a double digital data buffer for simultaneous
transfer, or updating, of more than one DAC.
For operating without a $\mu \mathrm{P}$ in the stand alone mode, three options are provided: 1) using only a single digital data buffer, 2) using both digital data buffers - "double buffered," or 3) allowing the input digital data to "flow through" to provide the analog output without the use of any data latches.
To reduce the required reading, only the applicable sections of 6.1 through 6.4 need be considered.

### 6.1 Interfacing to an 8-Bit Data Bus

Transferring 10 bits of data over an 8 -bit bus requires two write cycles and provides four possible combinations which depend upon two basic data format and protocol decisions:

1. Is the data to be left justified (considered as fractional binary data with the binary point to the left) or right justified (considered as binary weighted data with the binary point to the right)?
2. Which byte will be transferred first, the most significant byte (MS byte) or the least significant byte (LS byte)?

Table 1.

| Operating Mode | Automatic Transfer |  |  | $\mu \mathrm{P}$ Control Transfer |  |  | External Transfer |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Data Bus | Section | $\begin{aligned} & \text { Figure } \\ & (24-\mathrm{Pin}) \end{aligned}$ | No. (20-Pin) | Section | $\begin{gathered} \text { Figur } \\ (24-P i n) \end{gathered}$ | e No. (20-Pin) | Section | $\begin{gathered} \text { Figur } \\ (24-\mathrm{Pin}) \end{gathered}$ | No. (20-Pin) |
| 8 -Bit Data Bus (6.1.0) |  |  |  |  |  |  |  |  |  |
| Right Justified (6.1.1) | 6.2.1 | 16 |  | 6.2.2 | 16 |  | 6.2.3 | 16 |  |
| Left Justified (6.1.2) | 6.2.1 | 17 | 18 | 6.2.2 | 17 | 18 | 6.2.3 | 17 | 18 |
| 16-Bit Data Bus (6.3.0) | Single Buffered |  |  | Double Buffered |  |  | Flow Through |  |  |
|  | 6.3.1 | 19 | 20 | 6.3.2 | 19 | 20 | Not Applicable |  |  |
| Stand Alone (6.4.0) | Single Buffered |  |  | Double Buffered |  |  | Flow Through |  |  |
|  | 6.4.1 | 19 | 20 | 6.4.2 | 19 | 20 | 6.4.3 | 19 | NA |

These data possibilities are shown in Figure 15．Note that the justification of data depends on how the 10－bit data word is located within the 16 －bit data source（CPU）register． In either case，there is a surplus of 6 bits and these are shown as＂don＇t care＂terms（＂$\times$＂）in this figure．
All of these DACs load 10 bits on the 1st write cycle．A particular set of 2 bits is then overwritten on the 2nd write cycle，depending on the justification of the data．This re－ quires the 1st write cycle to contain the LS or LO Byte data group for all right justified data options．For all left justified data options，the 1st write cycle must contain the MS or Hi Byte data group．

## 6．1．1 Providling for Optional Data Format

The DAC1000／1／2（24－pin parts）can be used for either data formatting by tying the LJ／$\overline{\mathrm{RJ}}$ pin either high or low， respectively．A simplified logic diagram which shows the ex－ ternal connections to the data bus and the internal functions of both of the data buffer registers（Input Latch and DAC Register）is shown in Figure 16 for the right justified data operation．Figure 17 is for left justified data．

## 6．1．2 For Left Justified Data

For applications which require left justified data，DAC1006－ 1008 （20－pin parts）can be used．A simplified logic diagram which shows the external connections to the data bus and the internal functions of both of the data buffer registers （Input Latch and DAC Register）is shown in Figure 18. These parts require the MS or Hi Byte data group to be transferred on the 1st write cycle．

## 6．2 Controlling Data Transfer for an 8－Bit Data Bus

Three operating modes are possible for controlling the transfer of data from the Input Latch to the DAC Register， where it will update the analog output voltage．The simplest is the automatic transfer mode，which causes the data transfer to occur at the time of the 2nd write cycle．This is recommended when the exact timing of the changes of the DAC analog output are not critical．This typically happens where each DAC is operating individually in a system and the analog updating of one DAC is not required to be syn－ chronized to any other DAC．For synchronized DAC updat－ ing，two options are provided：$\mu \mathrm{P}$ control via a common $\overline{\mathrm{XFER}}$ strobe or external update timing control via an exter－ nal strobe．The details of these options are now shown．


FIGURE 15．Fitting a 10－Bit Data Word into 16 Available Bit Locations

DAC1000／1001／1002（24－Pin Parts）


TL／H／5688－16
FIGURE 16．Input Connections and Controls for DAC1000－1002 RIght Justified Data Option

### 6.2.1 Automatic Transfer

This makes use of a double byte (double precision) write. The first byte (8 bits) is strobed into the input latch and the second byte causes a simultaneous strobe of the two remaining bits into the input latch and also the transfer of the complete 10-bit word from the input latch to the DAC register. This is shown in the following timing diagrams; the point in time where the analog output is updated is also indicated on these diagrams.


## DAC1006/1007/1008 (20-Pin Parts)



TL/H/5688-18
*SIGNIFIES CONTROL INPUTS WHICH ARE DRIVEN IN PARALLEL

### 6.2.2 Transfer Using $\mu \mathrm{P}$ Write Stroke

The input latch is loaded with the first two write strobes. The $\overline{X F E R}$ signal is provided by external logic, as shown below, to cause the transfer to be accomplished on a third write strobe. This is shown in the following diagrams:


DAC1006/1007/1008 (20-Pin Parts)

where the Xfer control can be generated by using a second chip select as:


TL/H/5688-19

### 6.2.3 Transfer Using an External Strobe

This is similar to the previous operation except the $\overline{\mathrm{XFER}}$ signal is not provided by the $\mu \mathrm{P}$. The timing diagram for this is:

DAC1000/1001/1002 (24-Pin Parts)


DAC1006/1007/1008 (20-Pin Parts)


TL/H/5688-20


FIGURE 17．Input Connections and Controls for DAC1000－1002 Left Justified Data Optlon


TL／H／5688－17
FIGURE 18．Input Connections and Controls for DAC1006／1007／1008 Left Justifled Data

### 6.3 Interfacing to a 16-Bit Data Bus

The interface to a 16 -bit data bus is easily handled by connecting to 10 of the available bus lines. This allows a wiring selected right justified or left justified data format. This is shown in the connection diagrams of Figures 19 and 20, where the use of DB6 to DB15 gives left justified data operation. Note that any part number can be used and the Byte1/Byte2 control should be wired Hi .


FIGURE 19. Input Connections and Logic for DAC1000-1002 with 16-Bit Data Bus


FIGURE 20. Input Connections and Logic for DAC1006/1007/1008 with 16-Bit Data Bus

Three operating modes are possible: flow through, single buffered, or double buffered. The timing diagrams for these are shown below:


### 6.4 Stand Alone Operation

For applications for a DAC which are not under $\mu \mathrm{P}$ control (stand alone) there are two basic operating modes, single buffered and double buffered. The timing diagrams for these are shown below:

### 6.4.1 Single Buffered

DAC1000/1001/1002 (24-Pin Parts)

6.4.2 Double Buffered

DAC1000/1001/1002 (24-Pin Parts)


DAC 1006/1007/1008 (20-Pin Parts)*


TL/H/5688-23
*For a connection diagram of this operating mode use Figure 18 for the Logic and Figure 20 for the Data Input connections.
6.4.3 Flow Through

This operating mode causes the 10-bit input word to directly create the DAC output without any latching involved.

> DAC1000/1001/1002 (24-Pin Parts)
> $\overline{\text { WR1 }}=\overline{\mathrm{WR} 2}=\overline{C S}=\overline{\mathrm{XFER}}=0$
> Byte $1 / \overline{\mathrm{Byte} 2}=1$

### 7.0 MICROPROCESSOR INTERFACE

The logic functions of the DAC1000 family have been oriented towards an ease of interface with all popular $\mu \mathrm{Ps}$. The following sections discuss in detail a few useful interface schemes.

### 7.1 DAC1001/1/2 to INS8080A Interface

Figure 21 illustrates the simplicity of interfacing the DAC1000 to an INS8080A based microprocessor system.

The circuit will perform an automatic transfer of the 10 bits of output data from the CPU to the DAC register as outlined in Section 6.2.1, "Controlling Data Transfer for an 8-Bit Data Bus."
Since a double byte write is necessary to control the DAC with the INS8080A, a possible instruction to achieve this is a PUSH of a register pair onto a "stack" in memory. The 16bit register pair word will contain the 10 bits of the eventual DAC input data in the proper sequence to conform to both


TL/H/5688-24
NOTE: DOUBLE BYTE STORES CAN BE USED.
e.g. THE INSTRUCTION SHLD Fe日1 STORES THE L REG INTO BT AND THE H REG INTO B2 AND TRANSFERS THE RESULT TO THE DAC REGISTER. THE OPERAND OF THE SHLD INSTRUCTION MUST BE AN ODD ADDRESS FOR PROPER TRANSFER.

FIGURE 21. Interfacing the DAC1000 to the INS8080A CPU Group
the requirements of the DAC（with regard to right or left justified data）and the implementation of the PUSH instruc－ tion which will output the higher order byte of the register pair（i．e．，register $B$ of the $B C$ pair）first．The DAC will actual－ ly appear as a two－byte＂stack＂in memory to the CPU．The auto－decrementing of the stack pointer during a PUSH al－ lows using address bit 0 of the stack pointer as the Byte1／ $\overline{B y t e 2}$ and XFER strobes if bit 0 of the stack pointer address -1 ，（ $\mathrm{SP}-1$ ），is a＂ 1 ＂as presented to the DAC．Additional address decoding by the DM8131 will generate a unique DAC chip select（CS）and synchronize this CS to the two memory write strobes of the PUSH instruction．
To reset the stack pointer so new data may be output to the same DAC，a POP instruction followed by instructions to insure that proper data is in the DAC data register pair be－ fore it is＂PUSHED＂to the DAC should be executed，as the POP instruction will arbitrarily alter the contents of a register pair．
Another double byte write instruction is Store $H$ and $L$ Direct （SHLD），where the HL register pair would temporarily con－ tain the DAC data and the two sequential addresses for the DAC are specified by the instruction op code．The auto in－ crementing of the DAC address by the SHLD instruction permits the same simple scheme of using address bit 0 to generate the byte number and transfer strobes．

## 7．2 DAC1000 to MC6820／1 PIA Interface

In Figure 22 the DAC1000 is interfaced to an M6800 system through an MC6820／1＇Peripheral Interface Adapter（PIA）．In this case the CS pin of the DAC is grounded since the PIA is already mapped in the 6800 system memory space and no decoding is necessary．Furthermore，by using both Ports A and B of the PIA the 10－bit data transfer，assumed right justified again in two 8 －bit bytes，is greatly simplified．The HIGH byte is loaded into Output Register A（ORA）of the

PIA，and the LOW byte is loaded into ORB．The 10－bit data transfer to the DAC and the corresponding analog output change occur simultaneously upon CB2 going LOW under program control．The 10 －bit data word in the DAC register will be latched（and hence VOUT will be fixed）when CB2 is brought back HIGH．
If both output ports of the PIA are not available，it is possible to interface the DAC1000 through a single port without much effort．However，additional logic at the CB2（or CA2） lines or access to some of the 6800 system control lines will be required．

## 7．3 Noise Considerations

A typical digital／microprocessor bus environment is a tre－ mendous potential source of high frequency noise which can be coupled to sensitive analog circuitry．The fast edges of the data and address bus signals generate frequency components of 10 ＇s of megahertz and can cause noise spikes to appear at the DAC output．These noise spikes occur when the data bus changes state or when data is transferred between the latches of the device．
In low frequency or DC applications，low pass filtering can reduce these noise spikes．This is accomplished by over－ compensating the DAC output amplifier by increasing the value of the feedback capacitor（ $\mathrm{C}_{\mathrm{c}}$ in Figure 3）．
In applications requiring a fast transient response from the DAC and op amp，filtering may not be feasible．Adding a latch，DM74LS374，as shown in Figure 23 isolates the de－ vice from the data bus，thus eliminating noise spikes that occur every time the data bus changes state．Another meth－ od for eliminating noise spikes is to add a sample and hold after the DAC op amp．This also has the advantage of elimi－ nating noise spikes when changing digital codes．


FIGURE 22．DAC1000 to MC6820／1 PIA Interface


NOTE: DATA HOLD TIME REDUCED TO THAT OF DM74LS374 ( $\approx 10 \mathrm{~ns}$ )


TL/H/5688-26
FIGURE 24. Digitally Controlled Amplifier/Attenuator

### 7.4 Digitally Controlled Amplifier/Attenuator

An unusual application of the DAC, Figure 24, applies the input voltage via the on-chip feedback resistor. The lower op amp automatically adjusts the $\mathrm{V}_{\text {REF IN }}$ voltage such that louty is equal to the input current ( $\mathrm{V}_{\mathrm{IN}} / \mathrm{Rf}_{\mathrm{B}}$ ). The magnitude of this $V_{\text {REF IN }}$ voltage depends on the digital word which is in the DAC register. IOUT2 then depends upon both the magnitude of $\mathrm{V}_{\mathrm{IN}}$ and the digital word. The second op amp converts lout2 to a voltage, VOUT, which is given by:
$V_{\text {OUT }}=V_{\text {IN }}\left(\frac{1023-N}{N}\right)$, where $0<N \leq 1023$.

Note that $\mathrm{N}=0$ (or a digital code of all zeros) is not allowed or this will cause the output amplifier to saturate at either $\pm \mathrm{V}_{\mathrm{MAX}}$, depending on the sign of $\mathrm{V}_{\mathrm{IN}}$.
To provide a digitally controlled divider, the output op amp can be eliminated. Ground the louta pin of the DAC and $V_{\text {OUT }}$ is now taken from the lower op amp (which also drives the $V_{\text {REF }}$ input of the DAC). The expression for $V_{\text {OUT }}$ is now given by
$V_{\text {OUT }}=-\frac{V_{\text {IN }}}{M}$ where $M=$ Digital input (expressed as a


TL/H/5688-27
FIGURE 25. Digital to Synchro Converter

## Ordering Information

1. All Logic Features - 24-pin package.

|  | Temperature Range |  |  |
| :---: | :---: | :---: | :---: |
| Accuracy | $-\mathbf{4 0 ^ { \circ }} \mathbf{C}$ to $+\mathbf{8 5} 5^{\circ} \mathrm{C}$ | $-\mathbf{5 5 ^ { \circ }} \mathbf{C}$ to $+\mathbf{1 2 5}{ }^{\circ} \mathbf{C}$ | $0^{\circ}$ to $+\mathbf{7 0} \mathbf{0} \mathrm{C}$ |
| $0.05 \%$ (10-bit) | DAC1000LCD | DAC1000LD | DAC 1000LCN |
| $0.10 \%$ (9-bit) | DAC1001LCD | DAC1001LD | DAC1001LCN |
| $0.20 \%$ (8-bit) | DAC1002LCD | DAC1002LD | DAC1002LCN |
| Package Outline | D24C | D24C | N24A |

2. For Left Justified Data - 20-pin package.(See package oútline D20C).

|  | Temperature Range |  |  |
| :---: | :---: | :---: | :---: |
| Accuracy | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathbf{C}$ | $-55^{\circ} \mathrm{C}$ to $+\mathbf{1 2 5} 5^{\circ} \mathrm{C}$ | $\mathbf{0}^{\circ}$ to $+\mathbf{7 0 ^ { \circ } \mathrm { C }}$ |
| $0.05 \%$ (10-bit) | DAC1006LCD | DAC1006LD | DAC1006LCN |
| $0.10 \%$ (9-bit) | DAC1007LCD | DAC1007LD | DAC1007LCN |
| $0.20 \%$ (8-bit) | DAC1008LCD | DAC1008LD | DAC1008LCN |
| Package Outline | D20A | D20A | N20A |

勿National Semiconductor

## DAC1020, DAC1021, DAC1022 10-Bit Binary Multiplying D/A converter DAC1220, DAC1221, DAC1222 12-Bit Binary Multiplying D/A Converter

## General Description

The DAC1020 and the DAC1220 are, respectively, 10 and 12 -bit binary multiplying digital-to-analog converters. A deposited thin film R-2R resistor ladder divides the reference current and provides the circuit with excellent temperature tracking characteristics $\left(0.0002 \% /{ }^{\circ} \mathrm{C}\right.$ linearity error temperature coefficient maximum). The circuit uses CMOS current switches and drive circuitry to achieve low power consumption ( 30 mW max) and low output leakages ( 200 nA max). The digital inputs are compatible with DTL/TTL logic levels as well as full CMOS logic level swings. This part, combined with an external amplifier and voltage reference, can be used as a standard D/A converter; however, it is also very attractive for multiplying applications (such as digitally controlled gain blocks) since its linearity error is essentially independent of the voltage reference. All inputs are protected from damage due to static discharge by diode clamps to $\mathrm{V}^{+}$ and ground.
This part is available with 10 -bit ( $0.05 \%$ ), 9 -bit ( $0.10 \%$ ), and 8 -bit ( $0.20 \%$ ) non-linearity guaranteed over temperature
(note 1 of electrical characteristics). The DAC1020, DAC1021 and DAC1022 are direct replacements for the 10bit resolution AD7520 and AD7530 and equivalent to the AD7533 family. The DAC1220, DAC1221 and DAC1222 are direct replacements for the 12 -bit resolution AD7521 and AD7531 family.

[^27]
## Equivalent Circuit



TL/H/5689-1

## Ordering Information

10-BIT D/A CONVERTERS

| Temperature Range |  | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |  | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |  | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ACCURACY | 0.05\% | DAC1020LCN | AD7520LN,AD7530LN | DAC1020LCD | AD7520LD,AD7530LD | DAC1020LD | AD7520UD |
|  | 0.10\% | DAC1021LCN | AD7520KN,AD7530KN | DAC1021LCD | AD7520KD,AD7530KD | DAC1021LD | AD7520TD |
|  | 0.20\% | DAC1022LCN | AD7520JN,AD7530JN | DAC1022LCD | AD7520JD,AD7530JD | DAC1022LD | D7520SD |
| PACKAGE OUTLINE |  | N16A |  | D16C |  | D16C |  |
| 12-BIT D/A CONVERTERS |  |  |  |  |  |  |  |
| Temperature Range |  | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |  | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |  | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  |
| ACCURACY | 0.05\% | DAC1220LCN | AD7521LN,AD7531LN | DAC1220LCD | AD7521LD,AD7531LD | DAC1220LD | AD7521UD |
|  | 0.10\% | DAC1221LCN | AD7521KN,AD7531KN | DAC1221LCD | AD7521KD,AD7531KD | DAC1221LD | AD7521TD |
|  | 0.20\% | DAC1222LCN | AD7521JN,AD7531JN | DAC1222LCD | AD7521JD,AD7531JD | DAC1222LD | AD7521SD |
| PACKAGE OUTLINE |  |  | N18A |  | D18A | D18A |  |

[^28]

Electrical Characteristics (Continued)
$\left(V^{+}=15 \mathrm{~V}, \mathrm{~V}_{\text {REF }}=10.000 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\right.$ unless otherwise specified)

| Parameter | Conditions | DAC1020, DAC1021, DAC1022 |  |  | DAC1220, DAC1221, DAC1222 |  |  | Units ${ }^{\text {- }}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Digital Input Current | $T_{\text {MIN }} \leq T_{A} \leq T_{M A X}$ Digital Input High. Digital Input Low | , | $\begin{gathered} 1 \\ -50 \end{gathered}$ | $\begin{gathered} 100 \\ -200 \end{gathered}$ | . | $\begin{gathered} 1 \\ -50 \end{gathered}$ | $\begin{gathered} 100 \\ -200 \end{gathered}$ | $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ |
| Supply Current | All Digital Inputs High All Digital Inputs Low |  | $\begin{aligned} & 0.2 \\ & 0.6 \end{aligned}$ | $\begin{gathered} 1.6 \\ 2 \\ \hline \end{gathered}$ | - | $\begin{aligned} & 0.2 \\ & 0.6 \end{aligned}$ | $\begin{gathered} 1.6 \\ 2 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ |
| Operating Power Supply Range | (Figures 1 and 2) | 5 |  | 15 | 5 |  | 15 | V |

Note 1: $\mathrm{V}_{\mathrm{REF}}= \pm 10 \mathrm{~V}$ and $\mathrm{V}_{\mathrm{REF}}= \pm 1 \mathrm{~V}$. A linearity error temperature coefficient of $0.0002 \% \mathrm{FS}$ for a $45^{\circ} \mathrm{C}$ rise only guarantees $0.009 \%$ maximum change in linearity error. For instance, if the linearity error at $25^{\circ} \mathrm{C}$ is $0.045 \%$ FS it could increase to $0.054 \%$ at $70^{\circ} \mathrm{C}$ and the DAC will be no longer a 10 -bit part. Note, however, that the linearity error is specified over the device full temperature range which is a more stringent specification since it inc/udes the linearity error temperature coefficient.
Note 2: Using internal feedback resistor as shown in Figure 3.
Note 3: Both IOUT 1 and lout 2 must go to ground or the virtual ground of an operational amplifier. If $\mathrm{V}_{\text {REF }}=10 \mathrm{~V}$, every milivolt offset between IOUT 1 or IOUT 2, $0.005 \%$ linearity error will be introduced.
Note 4: To achieve this low feedthrough in the D package, the user must ground the metal lid.

## Typical Performance Characteristics



FIGURE 1. Digital Input Threshold vs Amblent Temperature


TL/H/5689-2
FIGURE 2. Gain Error Variation vs $\mathbf{V}+$

## Typical Applications

The following applications are also valid for 12-bit systems using the DAC1220 and 2 additional digital inputs.

## Operational Amplifier Bias Current (Figure 3)

The op amp bias current, $I_{b}$, flows through the 15 k internal feedback resistor. B!-FET op amps have low $\mathrm{I}_{\mathrm{b}}$ and, therefore, the $15 \mathrm{k} \times \mathrm{l}_{\mathrm{b}}$ error they introduce is negligible; they are strongly recommended for the DAC1020 applications.

## $V_{0 S}$ Considerations

The output impedance, ROUT, of the DAC is modulated by the digital input code which causes a modulation of the operational amplifier output offset. It is therefore recommended to adjust the op amp $V_{\text {OS. }}$ R ROUT is $\sim 15 k$ if more than 4 digital inputs are high; ROUT is $\sim 45 \mathrm{k}$ if a single digital input is high, and ROUT approaches infinity if all inputs are low.

## Operational Amplifier $V_{\text {OS }}$ Adjust (Figure 3)

Connect all digital inputs, A1-A10, to ground and adjust the potentiometer to bring the op amp VOUT pin to within $\pm 1$ mV from ground potential. If $\mathrm{V}_{\text {REF }}$ is less than 10 V , a finer $V_{O S}$ adjustment is required. It is helpful to increase the resolution of the $\mathrm{V}_{O S}$ adjust procedure by connecting a $1 \mathrm{k} \Omega$ resistor between the inverting input of the op amp to ground. After $V_{O S}$ has been adjusted, remove the $1 \mathrm{k} \Omega$.

Full-Scale Adjust (Figure 4)
Switch high all the digital inputs, A1-A10, and measure the op amp output voltage. Use a $500 \Omega$ potentiometer, as shown, to bring $\left\|V_{\text {OUT }}\right\|$ to a voltage equal to $\mathrm{V}_{\text {REF }} \times$ 1023/1024.

SELECTING AND COMPENSATING THE OPERATIONAL AMPLIFIER

| Op Amp Family | $\mathbf{C}_{\mathbf{F}}$ | $\mathbf{R}_{\mathbf{i}}$ | $\mathbf{P}$ | $\mathbf{V}_{\mathbf{w}}$ | Circuit Settling <br> Time, $\mathbf{t}_{\mathbf{s}}$ | Circuit Small <br> Signal BW |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| LM357 | 10 pF | 2.4 k | 25 k | $\mathrm{V}+$ | $1.5 \mu \mathrm{~s}$ | 1 M |
| LM356 | 22 pF | $\infty$ | 25 k | $\mathrm{V}+$ | $3 \mu \mathrm{~s}$ | 0.5 M |
| LF351 | 24 pF | $\infty$ | 10 k | $\mathrm{V}-$ | $4 \mu \mathrm{~s}$ | 0.5 M |
| LM741 | 0 | $\infty$ | 10 k | - | $40 \mu \mathrm{~s}$ | 200 kHz |



TL/H/5689-3

$$
\begin{aligned}
& V_{O U T}=-V_{R E F}\left(\frac{A 1}{2}+\frac{A 2}{4}+\frac{A 3}{8}+\cdots \bullet \frac{A 10}{1024}\right) \\
&-10 V \leq V_{\text {REF }} \leq 10 V \\
& 0 \leq V_{O U T} \leq-\frac{1023}{1024} V_{R E F} \\
& \text { where } A_{N}=1 \text { if the } A_{N} \text { digital input is high } \\
& A_{N}=0 \text { if the } A_{N} \text { digital input is low }
\end{aligned}
$$

FIGURE 3. Basic Connection: Unipolar or 2-Quadrant Multiplying Configuration (Digital Attenuator)

## Typical Applications (Continued)



FIGURE 4: Full-Scale Adjust


FIGURE 5. Alternate Full-Scale Adjust: (Allows Increasing or Decreasing the Gain)

where $V_{\text {REF }}$ can be an $A C$ signal
FIGURE 6. Precision Analog-to-Digital Multiplier

FIGURE 7. Bipolar 4-Quadrant Multiplying Configuration

## Operational Amplifiers $V_{\text {OS }}$ Adjust (Figure 7)

a) Switch all the digital inputs high; adjust the $V_{\text {OS }}$ potentiometer of op amp B to bring its output to a value equal to - ( $V_{\text {REF }} / 1024$ ) (V).
b) Switch the MSB high and the remaining digital inputs low. Adjust the $V_{\text {OS }}$ potentiometer of op amp A, to bring its output value to within a 1 mV from ground potential. For $V_{\text {REF }}<10 \mathrm{~V}$, a finer adjust is necessary, as already mentioned in the previous application.


TRUE OFFSET BINARY OPERATION

| DIGITAL INPUT |  |  |  |  |  |  | $V_{\text {OUT }}$ |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | $V_{\text {REF }} \times 1022 / 1024$ |
| 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | $-V_{\text {REF }}$ |

$\mathrm{t}_{\mathrm{s}}=1.8 \mu \mathrm{~s}$
use LM336 for a voltage reference
FIGURE 8. Bipolar Configuration with a Single Op Amp

## Gain Adjust (Full-Scale Adjust)

Assuming that the external 10 k resistors are matched to better than $0.1 \%$, the gain adjust of the circuit is the same with the one previously discussed.


TL/H/5689-6

- $R 4=\left(2 A_{V^{-}}-1\right) R, \frac{R 2}{R 1}=\frac{A_{V^{-}}}{A_{V^{-}-1}}$.
$R 3+R 1 \| R 2=R ; A_{V^{-}}=\frac{V_{\text {OUT }}(P E A K)}{V_{\text {REF }}}, R=20 k$
- Example: $V_{\text {REF }}=2 V, V_{\text {OUT }}$ (swing) $\cong \pm 10 \mathrm{~V}: \mathrm{A}^{-}=5 \mathrm{~V}$

Then $\mathrm{R} 4=9 \mathrm{R}, \mathrm{R} 1=0.8 \mathrm{R} 2$. If $\mathrm{R} 1=0.2 \mathrm{R}$ then $\mathrm{R} 2=0.25 \mathrm{R}$, $R 3=0.64 \mathrm{R}$

FIGURE 9. Bipolar Configuration with Increased Output Swing


$$
V_{\text {OUT }}=\frac{-V_{\text {REF }}}{\left(\frac{A 1}{2}+\frac{A 2}{4}+\frac{A 3}{8}+\ldots \frac{A 10}{1024}\right)}
$$

where: $V_{\text {REF }}$ can be an $A C$ signal

- By connecting the DAC in the feedback loop of an operational amplifier a linear digitally control gain block can be realized
- Note that with all digital inputs low, the gain of the amplifier is infinity, that is, the op amp will saturate. In other words, we cannot divide the $V_{\text {REF }}$ by zero!
FIGURE 10. Analog-to-Digltal Divider (or Digitally Gain Controlled Amplifier)


$$
\begin{aligned}
& V_{\text {OUT }}=V_{\text {REF }}\left[\frac{\frac{\overline{A 1}}{2}+\frac{\overline{A 2}}{4}+\ldots+\frac{A 10}{1024}}{\frac{A 1}{2}+\frac{A 2}{4}+\ldots+\frac{A 10}{1024}}\right] \\
& \text { or } V_{\text {OUT }}=V_{\text {REF }}\left(\frac{1023-N}{N}\right) \\
& \text { where: } 0 \leq N \leq 1023 \\
& N=0 \text { for } A_{N}=\text { all zeros } \\
& N=1 \text { for } A 10=1, A 1-A 9=0
\end{aligned}
$$



- Output frequency $=\frac{f_{C L K}}{512} ; f_{\text {MAX }} \cong 2 \mathrm{kHz}$
- Output voltage range $=0 \mathrm{~V}-10 \mathrm{~V}$ peak
- THD < 0.2\%
- Excellent amplitude and frequency stability with temperature
- Low pass filter shown has a 1 kHz comer (for output frequencies below 10 Hz , filter corner should be reduced)
- Any periodic function can be implemented by modifying the contents of the look up table ROM
- No start up problems

FIGURE 12. Precision Low Frequency Sine Wave Oscillator Using Sine Look-Up ROM



TL/H/5689-9

- Binary up/down counter digitally "ramps" the DAC output
- Can stop counting at any desired 10-bit input code
- Senses up or down count overflow and automatically reverses direction of count

FIGURE 13. A Useful Digital Input Code Generator for DAC Attenuator or Amplifier Circuits

## Definition of Terms

Resolution: Resolution is defined as the reciprocal of the number of discrete steps in the D/A output. It is directly related to the number of switches or bits within the D/A. For example, the DAC1020 has $2^{10}$ or 1024 steps while the DAC1220 has $2^{12}$ or 4096 steps. Therefore, the DAC1020 has 10 -bit resolution, while the DAC1220 has 12 -bit resolution.
Linearity Error: Linearity error is the maximum deviation from a straight line passing through the endpoints of the $D / A$ transfer characteristic. It is measured after calibrating for zero (see $V_{\text {OS }}$ adjust in typical applications) and fullscale. Linearity error is a design parameter intrinsic to the device and cannot be externally adjusted.

Power Supply Sensitlvity: Power supply sensitivity is a measure of the effect of power supply changes on the D/A full-scale output.
Settling Time: Full-scale settling time requires a zero to fullscale or full-scale to zero output change. Settling time is the time required from a code transition until the D/A output reaches within $\pm 1 / 2$ LSB of final output value.
Full-Scale Error: Full-scale error is a measure of the output error between an ideal D/A and the actual device output. Ideally, for the DAC1020 full-scale is $V_{\text {REF }}-1$ LSB. For $V_{\text {REF }}=10 \mathrm{~V}$ and unipolar operation, $V_{\text {FULL- }}$ SCALE $=10.0000 \mathrm{~V}-9.8 \mathrm{mV}=9.9902 \mathrm{~V}$. Full-scale error is adjustable to zero as shown in Figure 5.

(a) End point test after zero and full-scale adjust. The DAC has 1 LSB linearity error
(b) By shifting the full-scale calibration on of the DAC of Figure (b1) we could pass the "best straight line" (b2) test and meet the $\pm 1 / 2$ linearity error specification

Note. (a), (b1) and (b2) above illustrate the difference between "end point" National's linearity test (a) and "best straight line" test. Note that both devices in (a) and (b2) meet the $\pm 1 / 2$ LSB linearity error specification but the end point test is a more "real life" way of characterizing the DAC.

## Connection Diagrams

DAC102X
Dual-In-Line Package


DAC122X
Dual-In-Line Package


Order Numbers DAC1020, DAC1021, DAC1022, DAC1220, DAC1221, DAC1222 See NS Packages N16A, D16C, N18A, D18A

National
MICRO-DACTM DAC1208, DA
DAC1231, DAC1232 12-Bit, $\mu$
Double-Buffered D to A Conv
General Description
The DAC1208 and the DAC1230 series are 12-bit multiplying $D$ to $A$ converters designed to interface directly with a wide variety of microprocessors ( $8080,8048,8085$, Z-80, etc.). Double buffering input registers and associated control lines allow these DACs to appear as a two-byte "stack" in the system's memory or I/O space with no additional interfacing logic required.
The DAC1208 series provides all 12 input lines to allow single buffering for maximum throughput when used with 16 -bit processors. These input lines can also be externally configured to permit an 8 -bit data interface. The DAC1230 series can be used with an 8 -bit data bus directly as it internally formulates the 12-bit DAC data from its 8 input lines. All of these DACs accept left-justified data from the processor.
The analog section is a precision silicon-chromium ( $\mathrm{Si}-\mathrm{Cr}$ ) R-2R ladder network and twelve CMOS current switches. An inverted R-2R ladder structure is used with the binary weighted currents switched between the lout1 and louta maintaining a constant current in each ladder leg independent of the switch state. Special circuitry provides TTL logic input voltage level compatibility.
The DAC1208 series and DAC1230 series are the 12 -bit members of a family of microprocessor compatible DACs (MICRO-DACsTM). For applications requiring other resolutions, the DAC1000 series for 10-bit and DAC0830 series for 8 -bit are available alternatives.

## Features

- Linearity specified with zero and full-scale adjust only
- Direct interface to all popular microprocessors
- Double-buffered, single-buffered or flow through digital data inputs
■ Logic inputs which meet TTL voltage level specs (1.4V logic threshold)
- Works with $\pm 10 \mathrm{~V}$ reference-full 4-quadrant multiplication
- Operates stand-alone (without $\mu \mathrm{P}$ ) if desired
- All parts guaranteed 12-bit monotonic
- DAC1230 series is pin compatible with the DAC0830 series 8-bit MICRO-DACs


## Key Specifications

- Current Settling Time
$1 \mu \mathrm{~S}$
- Resolution 12 Bits
a Linearity (Guaranteed over temperature)
- Gain Tempco
- Low Power Dissipation
- Single Power Supply

10, 11, or 12 Bits of FS
$1.5 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ 20 mW
$5 V_{D C}$ to $15 V_{D C}$

## Typical Application



TL/H/5690-1

## Ordering Information

| Accuracy | Package |  |
| :--- | :---: | :---: |
|  | 20-Pin <br> D20A | 24-Pin <br> D24C |
|  | DAC1230LCD | DAC1208LCD |
| $0.024 \%$ | DAC1231LCD | DAC1209LCD |
| $0.05 \%$ | DAC1232LCD | DAC1210LCD |

## Absolute Maximum Ratings

(Notes 1 and 2)

| Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) | $17 \mathrm{~V}_{\text {DC }}$ |
| :---: | :---: |
| Voltage at Any Digital Input | $\mathrm{V}_{\mathrm{CC}}$ to GND |
| Voltage at $\mathrm{V}_{\text {REF }}$ Input | $\pm 25 \mathrm{~V}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Package Dissipation at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Note 3) | 500 mW |
| DC Voltage Applied to lout1 or lout2 |  |

## Electrical Characteristics

$T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{REF}}=10.000 \mathrm{~V}_{\mathrm{DC}}, \mathrm{V}_{\mathrm{CC}}=11.4 \mathrm{~V}_{\mathrm{DC}}$ to 15.75 V DC unless otherwise noted.

| Parameter | Conditions | Min | Typ | Max | Units | Note3 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Resolution |  | 12 | 12 | 12 | Bits |  |
| Linearity Error (End Point Linearity) | Zero and Full-Scale Adjusted <br> $T_{\text {MIN }}<T_{A}<T_{\text {MAX }}$ $-10 \mathrm{~V} \leq \mathrm{V}_{\text {REF }} \leq 10 \mathrm{~V}$ DAC1208, DAC1230 DAC1209, DAC1231 <br> DAC1210, DAC1232 |  | - | $\begin{gathered} 0.012 \\ 0.024 \\ 0.05 \end{gathered}$ | \% of FSR <br> \% of FSR <br> \% of FSR | $\begin{gathered} 4,7 \\ 6 \\ 5 \end{gathered}$ |
| Differential Non-Linearity | Zero and Full-Scale Adjusted <br> $T_{\text {MIN }}<T_{A}<T_{\text {MAX }}$ $-10 \mathrm{~V} \leq \mathrm{V}_{\text {REF }} \leq 10 \mathrm{~V}$ DAC1208, DAC1230 DAC1209, DAC1231 DAC1210, DAC1232 |  |  | $\begin{gathered} 0.012 \\ 0.024 \\ 0.05 \end{gathered}$ | \% of FSR <br> $\%$ of FSR <br> \% of FSR | $\begin{gathered} 4,7 \\ 6 \\ 5 \end{gathered}$ |
| Monotonicity | $\begin{aligned} & T_{\text {MIN }}<T_{A}<T_{\text {MAX }} \\ & -10 V \leq V_{\text {REF }} \leq 10 V \\ & \hline \end{aligned}$ | 12 | 12 | 12 | Bits | $\begin{gathered} 4,6 \\ 5 \end{gathered}$ |
| Gain Error | Using Internal $\mathrm{R}_{\mathrm{Fb}}$ $-10 \mathrm{~V} \leq \mathrm{V}_{\text {REF }} \leq 10 \mathrm{~V}$ | -0.2 | -0.01 | 0.0 | \% of FS | 5 |
| Gain Error Tempco | $T_{\text {MIN }}<T_{A}<T_{\text {MAX }}$ Using Internal $\mathrm{R}_{\mathrm{Fb}}$ |  | $\pm 1.3$ | $\pm 6.0$ | ppm of $\mathrm{FS} /{ }^{\circ} \mathrm{C}$ | $\begin{aligned} & 6,7 \\ & 10 \end{aligned}$ |
| Power Supply Rejection | All Digital Inputs Latched High |  | $\pm 3.0$ |  | ppm of FSR/V | 7 |
| Reference Input Resistance |  | 10 | 15 | 20 | k $\Omega$ |  |
| Output Feedthrough Error | $\mathrm{V}_{\mathrm{REF}}=20 \mathrm{Vp-p,f}=100 \mathrm{kHz}$ <br> All Data Inputs Latched Low |  | 3 |  | mVp -p | 9 |
| Output Capacitance | All Data Inputs Iour1 Latched High lout2 All Data Inputs louti Latched Low lout2 |  | $\begin{gathered} 200 \\ 70 \\ 70 \\ 200 \end{gathered}$ |  | pF <br> pF <br> pF <br> pF |  |
| Supply Current Drain | $\mathrm{T}_{\text {MIN }} \leq \mathrm{T}_{A} \leq \mathrm{T}_{\text {MAX }}$ |  | 1.2 | 2.0 | mA | 6 |
| Output Leakage Current lout1 IOUT2 | $T_{\text {MIN }} \leq T_{A} \leq T_{\text {MAX }}$ <br> All Data Inputs Latched <br> Low <br> All Data Inputs Latched High |  |  | $\begin{aligned} & 15 \\ & 15 \end{aligned}$ | nA nA | $\begin{aligned} & 6,11 \\ & 6,11 \end{aligned}$ |
| Digital Input Threshold | $T_{\text {MIN }} \leq T_{A} \leq T_{\text {MAX }}$ Low Threshold High Threshold | 2.0 |  | 0.8 | $\begin{aligned} & V_{D C} \\ & V_{D C} \end{aligned}$ | 6 |
| Digital Input Currents | $\begin{aligned} & T_{\text {MIN }} \leq T_{A} \leq T_{\text {MAX }} \\ & \text { Digital Inputs }<0.8 \mathrm{~V} \\ & \text { Digital Inputs }>2.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} -50 \\ 0.1 \\ \hline \end{gathered}$ | $\begin{gathered} -200 \\ 10 \\ \hline \end{gathered}$ | $\mu A_{D C}$ $\mu A_{D C}$ | 6 |

Electrical Characteristics (Continued)
$T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{REF}}=10.000 \mathrm{~V}_{\mathrm{DC}}, \mathrm{V}_{\mathrm{CC}}=11.4 \mathrm{~V}_{\mathrm{DC}}$ to $15.75 \mathrm{~V}_{\mathrm{DC}}$ unless otherwise noted.

|  | Parameter | Conditions | Min | Typ | Max | Units | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }^{\text {ts }}$ | Full-Scale Current Settling Time | $R_{L}=100 \Omega$, Output Settled <br> to $0.01 \% \overline{\mathrm{CS}}=\overline{\mathrm{WR1}}=$ <br> $\overline{\mathrm{WR2}}=\overline{\mathrm{XFER}}=0 \mathrm{~V}$, Byte 1/ <br> Byte $2=5 \mathrm{~V}, \mathrm{Dl}_{0}$ through $\mathrm{Dl}_{11}$ <br> Switched Simultaneously |  | 1 |  | $\mu \mathrm{S}$ |  |
| ${ }_{\text {tw }}$ | Write and XFER Pulse Width | $\begin{aligned} & V_{I L}=0 V, V_{I H}=5 V \\ & T_{\text {MIN }} \leq T_{A} \leq T_{M A X} \end{aligned}$ | $\begin{aligned} & 320 \\ & 320 \\ & \hline \end{aligned}$ | $\begin{aligned} & 50 \\ & 80 \\ & \hline \end{aligned}$ | - | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ | $\begin{gathered} 8,10 \\ 6,8,10 \\ \hline \end{gathered}$ |
| $\mathrm{t}_{\mathrm{DS}}$ | Data Set-Up Time | $\begin{aligned} & V_{I L}=0 V, V_{i H}=5 \mathrm{~V} \\ & T_{M I N} \leq T_{A} \leq T_{M A X} \end{aligned}$ | $\begin{aligned} & 320 \\ & 320 \end{aligned}$ | $\begin{aligned} & 70 \\ & 80 \end{aligned}$ | - | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ | $\begin{gathered} 10 \\ 6,10 \end{gathered}$ |
| ${ }^{\text {toh }}$ | Data Hold Time | $\begin{aligned} & \mathrm{V}_{\mathrm{IL}}=0 \mathrm{~V}, \mathrm{~V}_{1 \mathrm{H}}=5 \mathrm{~V} \\ & \mathrm{~T}_{\mathrm{MIN}} \leq \mathrm{T}_{\mathrm{A}} \leq \mathrm{T}_{\mathrm{MAX}} \end{aligned}$ | $\begin{aligned} & 90 \\ & 90 \\ & \hline \end{aligned}$ | $\begin{aligned} & 50 \\ & 60 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ | $\begin{gathered} 10 \\ 6,10 \\ \hline \end{gathered}$ |
| $\mathrm{t}_{\mathrm{CS}}$ | Control Set-Up Time | $\begin{aligned} & V_{I L}=0 V, V_{I H}=5 \mathrm{~V} \\ & T_{M I N} \leq T_{A} \leq T_{M A X} \end{aligned}$ | $\begin{aligned} & 320 \\ & 320 \\ & \hline \end{aligned}$ | $\begin{gathered} 60 \\ 100 \\ \hline \end{gathered}$ | - | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ | $\begin{array}{r} 10 \\ 6,10 \\ \hline \end{array}$ |
| $\mathrm{t}_{\mathrm{CH}}$ | Control Hold Time | $\begin{aligned} & V_{I L}=0 V, V_{1 H}=5 \mathrm{~V} \\ & T_{M I N} \leq T_{A} \leq T_{M A X} \end{aligned}$ | $\begin{aligned} & 10 \\ & 10 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \end{aligned}$ | - | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ | $\begin{gathered} 10 \\ 6,10 \end{gathered}$ |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. These specifications are not meant to imply that the devices should be operated at these "Absolute Maximum" limits.
Note 2: All voltages are measured with respect to GND, unless otherwise specified.
Note 3: This 500 mW specification applies for all packages. The low intrinsic power dissipation of this part (and the fact that there is no way to significantly modify the power dissipation) removes concern for heat sinking.
Note 4: Both lout1 and lout2 must go to ground or the virtual ground of an operational amplifier. The linearity error is degraded by approximately $V_{\text {OS }} \div V_{\text {REF }}$. For example, if $\mathrm{V}_{\text {REF }}=10 \mathrm{~V}$ then a 1 mV offset, $\mathrm{V}_{\mathrm{OS}}$, on $\mathrm{l}_{\mathrm{OUT}}$ or lout2 will introduce an additional $0.01 \%$ linearity error.
Note 5: Guaranteed at $V_{R E F}= \pm 10 V_{D C}$ and $V_{R E F}= \pm 1 V_{D C}$.
Note 6: $T_{\text {MIN }}=-40^{\circ} \mathrm{C}$ and $T_{M A X}=85^{\circ} \mathrm{C}$.
Note 7: The unit FSR stands for full-scale range. Linearity Error and Power Supply Rejection specs are based on this unit to eliminate dependence on a particular $V_{\text {REF }}$ value to indicate the true performance of the part. The Linearity Error specification of the DAC1208 is $0.012 \%$ of FSR(max). This guarantees that after performing a zero and full-scale adjustment, the plot of the 4096 analog voltage outputs will each be within $0.012 \% \times V_{\text {REF }}$ of a straight line which passes through zero and full-scale. The unit ppm of FSR(parts per million of full-scale range) and ppm of FS(parts per million of full-scale) are used for convenience to define specs of very small percentage values, typical of higher accuracy converters. In this instance, 1 ppm of $\mathrm{FSR}=\mathrm{V}_{\mathrm{REF}} / 10^{6}$ is the conversion factor to provide an actual output voltage quantity. For example, the gain error tempco spec of $\pm 6 \mathrm{ppm}$ of $\mathrm{FS} /{ }^{\circ} \mathrm{C}$ represents a worst-case full-scale gain error change with temperature from $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ of $\pm(6)\left(V_{\text {REF }} / 10^{6}\right)\left(125^{\circ} \mathrm{C}\right)$ or $\pm 0.75\left(10^{-3}\right) V_{\text {REF }}$ which is $\pm 0.075 \%$ of $V_{\text {REF }}$.
Note 8: This spec implies that all parts are guaranteed to operate with a write pulse or transfer pulse width (tw) of 320 ns . A typical part will operate with tw of only 100 ns . The entire write pulse must occur within the valid data interval for the specified $\mathrm{t}_{\mathrm{w}}, \mathrm{t}_{\mathrm{DS}}$, $\mathrm{t}_{\mathrm{DH}}$ and $\mathrm{t}_{\mathrm{S}}$ to apply.
Note 9: To achieve this low feedthrough in the D package, the user must ground the metal lid. If the lid is left floating the feedthrough is typically 6 mV .
Note 10: Guaranteed by design but not tested.
Note 11: An $10 n A$ leakage current with $R_{F b}=20 k$ and $V_{R E F}=10 \mathrm{~V}$ corresponds to a zero error of $\left(10 \times 10^{-9} \times 20 \times 10^{3}\right) \times 100 \% 10 \mathrm{~V}$ or $0.002 \%$ of FS .

Connection Diagrams
Dual-In-Line Package


Dual-In-Line Package

|  |  |  |
| :---: | :---: | :---: |
| $\overline{\mathrm{CS}}$ |  | ${ }^{20} v_{c c}$ |
| WR1 2 |  | 19 BYTE $1 / \overline{\text { BYTE } 2}$ |
|  |  | - BYTE 1/BYTE 2 |
| GNO 3 |  | 18 WA2 |
| 017 |  | $17 \overline{\text { xFE }}$ |
| 0178 |  | $17 \overline{\text { XFER }}$ |
| 0185 |  | $16 \mathrm{Cl}_{8}\left(\mathrm{OI} \mathrm{I}_{0}\right)$ |
| 015 | DAC1231. DAC1232 | 15 |
| 014 |  | ${ }^{14} \mathrm{OH}_{10}\left(\mathrm{Ol}_{2}\right)$ |
| $\stackrel{8}{8}$ |  | $13 \mathrm{D} \mathrm{II}^{\text {(MSB }}$ ( |
| $\mathrm{RFb}^{\text {g }}$ |  | $12.10{ }^{\text {a }}$ I |
| 010 |  | 11 |

See Ordering Information
TL/H/5690-2

## Switching Waveforms



## Typical Performance Characteristics



$\mathrm{T}_{\mathrm{A}}$－ambient temperature $\left({ }^{\circ} \mathrm{C}\right.$ ）


Data Set－Up Time，tos

## Definition of Package Pinouts

CONTROL SIGNALS (all control signals are level actuated) $\overline{\mathbf{C S}}$ : Chip Select (active low). The $\overline{\mathrm{CS}}$ will enable $\overline{\text { WR1 }}$.
WR1: Write 1. The active low $\overline{W R 1}$ is used to load the digital data bits (DI) into the input latch. The data in the input latch is latched when WR1 is high. The 12 -bit input latch is split into two latches, one holds the first 8 bits, while the other holds 4 bits. The Byte $1 / \overline{\text { Byte } 2}$ control pin is used to select both latches when Byte $1 / \overline{\text { Byte } 2}$ is high or to overwrite the 4-bit input latch when in the low state.
Byte 1/Byte 2: Byte Sequence Control. When this control is high, all 12 locations of the input latch are enabled. When low, only the four least significant locations of the input latch are enabled.
$\overline{\text { WR2: }}$ Write 2 (active low). The $\overline{W R 2}$ will enable $\overline{\text { XFER. }}$
' $\overline{X F E R}:$ Transfer Control Signal (active low). This signal, in combination with WR2, causes the 12-bit data which is available in the input latches to transfer to the DAC register.
$\mathrm{DI}_{0}$ to $\mathrm{DI}_{11}$ : Digital Inputs. $\mathrm{Dl}_{0}$ is the least significant digital input (LSB) and $\mathrm{Dl}_{11}$ is the most significant digital input (MSB).
IOUT1: DAC Current Output 1. IOUT1 is a maximum for a digital code of all 1 s in the DAC register, and is zero for all Os in the DAC register.
IOUT2: DAC Current Output 2. IOUT2 is a constant minus lout1, or lout1 + lout2 $=$ constant (for a fixed reference voltage). This constant current is

$$
\mathrm{V}_{\mathrm{REF}} \times\left(1-\frac{1}{4096}\right)
$$

divided by the reference input resistance.
$\mathrm{R}_{\mathrm{Fb}}$ : Feedback Resistor. The feedback resistor is provided on the IC chip for use as the shunt feedback resistor for the external op amp which is used to provide an output voltage for the DAC. This on-chip resistor should always be used (not an external resistor) since it matches the resistors which are used in the on-chip R-2R ladder and tracks these resistors over temperature.
$V_{\text {REF: }}$ Reference Voltage Input. This input connects an external precision voltage source to the internal R-2R ladder. $V_{\text {REF }}$ can be selected over the range of 10 V to -10 V . This is also the analog voltage input for a 4-quadrant multiplying DAC application.
$V_{C C}$ Digital Supply Voltage. This is the power supply pin for the part. $V_{C C}$ can be from $5 V_{D C}$ to $15 V_{D C}$. Operation is optimum for 15 V DC.
GND: Pin 12 voltage of the DAC1208, DAC 1209, DAC1210 and Pin 10 voltage of the DAC1230, DAC1231, DAC1232
must be at the same ground potential as IOUT1 and IOUT2 for current switching applications. Any difference of potential ( $V_{\text {OS }}$ on these pins) will result in a linearity change of

$$
\frac{V_{O S}}{3 V_{\text {REF }}}
$$

For example, if $\mathrm{V}_{\text {REF }}=10 \mathrm{~V}$ and these ground pins are 9 mV offset from IOUT1 and louT2 the linearity change will be 0.03\%.

## Definition of Terms

Resolution: Resolution is defined as the reciprocal of the number of discrete steps in the DAC output. It is directly related to the number of switches or bits within the DAC. For example, the DAC1208 has $2^{12}$ or 4096 steps and therefore has 12-bit resolution.
Linearity Error: Linearity error is the maximum deviation. from a straight line passing through the endpoints of the DAC transfer characteristic. It is measured after adjusting for zero and full-scale. Linearity error is a parameter intrinsic to the device and cannot be externally adjusted.
National's linearity test (a) and the best straight line test (b) used by other suppliers are illustrated below. The best straight line (b) requires a special zero and FS adjustment for each part, which is almost impossible for the user to determine. The end point test uses a standard zero FS adjustment procedure and is a much more stringent test for DAC linearity.
Power Supply Sensitivity: Power supply sensitivity is a measure of the effect of power supply changes on the DAC full-scale output.
Settling Time: Full-scale current settling time requires zero to full-scale or full-scale to zero output change. Settling time is the time required from a code transition until the DAC output reaches within $\pm 1 / 2$ LSB of the final output value.
Full-Scale Error: Full-scale error is a measure of the output error between an ideal DAC and the actual device output. Ideally, for the DAC1208 or DAC1230 series, full-scale is $V_{\text {REF }}-1$ LSB. For $V_{\text {REF }}=10 \mathrm{~V}$ and unipolar operation, $V_{\text {FULL-SCALE }}=10.0000 \mathrm{~V}-2.44 \mathrm{mV}=9.9976 \mathrm{~V}$. Full-scale error is adjustable to zero.
Differential Non-Linearity: The difference between any two consecutive codes in the transfer curve from the theoretical 1 LSB is differential non-linearity.
Monotonic: If the output of a DAC increases for increasing digital input code, then the DAC is monotonic. A 12-bit DAC which is monotonic to 12 bits simply means that input increasing digital input codes will produce an increasing analog output.

a) End point test after zero and FS adjust

b) Shifting FS adjust to pass best straight line test

## Application Hints

### 1.0 DIGITAL INTERFACE

These DACs are designed to provide all of the necessary digital input circuitry to permit a direct interface to a wide variety of microprocessor systems. The timing and logic level convention of the input control signals allow the DACs to be treated as a typical memory device or I/O peripheral with no external logic required in most systems. Essentially these DACs can be mapped as a two-byte stack in memory (or I/O space) to receive their 12 bits of input data in two. successive 8 -bit data writing sequences. The DAC1230 series is intended for use in systems with an 8-bit data bus. The DAC1208 series provides all 12 digital input lines which can be externally configured to be controlled from an 8 -bit bus or can be driven directly from a 16 -bit data bus.

All of the digital inputs to these DACs contain a unique threshold regulator circuit to maintain TTL voltage level compatibility independent of the applied $\mathrm{V}_{\mathrm{CC}}$ to the DAC. Any input can also be driven from higher voltage CMOS logic levels in non-microprocessor based systems. To prevent damage to the chip from static discharge, all unused digital inputs should be tied to $\mathrm{V}_{\mathrm{CC}}$ or ground. As a troubleshooting aid, if any of the digital inputs are inadvertently left floating, the DAC will interpret the pin as a logic " 1 ".
Double buffered digital inputs allow the DAC to internally format the 12 -bit word used to set the current switching R2R ladder network (see section 2.0 ) from two 8 -bit data write cycles. Figures 1 and 2 show the internal data registers and their controlling logic circuitry. The timing diagrams for updating the DAC output are shown in sections 1.1, 1.2 and 1.3 for three possible control modes. The method used depends strictly upon the particular application.


FIGURE 1. DAC1208, DAC1209, DAC1210 Functional Diagram


FIGURE 2. DAC1230, DAC1231, DAC1232 Functional Diagram

## Application Hints (Continued)

### 1.1 Automatic Transfer

The 12-bit DAC word is automatically transferred to the DAC register and the R-2R ladder when the second write (the 4 LSBs of the data) occurs.


TL/H/5690-7

### 1.2 Independent Processor Transfer Control

In this case a separate address is decoded to provide the $\overline{X F E R}$ signal. This allows the processor to load the next required DAC word but not change the analog output until some time later, most useful for the simultaneous updating of several DACs in a system where their XFER lines would be tied together.


TL/H/5690-8

### 1.3 Transfer via an External Strobe

This method is basically the same as the previous operation except the XFER signal is provided by a device other than the processor. This allows the DAC to hold the code for a conditional analog output signal which will be required on demand from an external monitoring device (an analog voltage comparator for instance).


## Application Hints (Continued)

### 1.4 Left-Justified Data Format

It is important to realize that the input registers of these DACs are arranged to accept a left-justified data word from the microprocessor with the most significant 8 bits coming first (Byte 1) and the lower 4 bits second. Left justification simply means that the binary point is assumed to be located to the left of the most significant bit. Figure 3 shows how the 12 bits of DAC data should be arranged in 28 -bit registers of an 8 -bit processor before being written to the DAC.

$X=$ don't care
TL/H/5690-10
FIGURE 3. Left-Justified Data Format

### 1.5 16-Blt Data Bus Interface

The DAC1208 series provides all 12 digital input lines to permit a direct parallel interface to a 16 -bit data bus. In this instance, double buffering is not always necessary (unless a simultaneous updating of several DACs or a data transfer via an external strobe is desired) so the 12-bit DAC register can be wired to flow-through whereby its $Q$ outputs always reflect the state of its D inputs. The external connections required and the timing diagram for this single buffered application are shown in Figure 4. Note that either left or rightjustified data from the processor can be accommodated with a 16-bit data bus.

### 1.6 Flow-Through Operation

Through primarily designed to provide microprocessor interface compatibility, the MICRO-DACs can easily be configured to allow the analog output to continuously reflect the state of an applied digital input. This is most useful in applications where the DAC is used in a continuous feedback control loop and is driven by a binary updown counter, or in function generation circuits where a ROM is continuously providing DAC data.

Interface TIming

$\overline{\text { XFER }}$ and WR2 grounded; Byte $1 / \overline{\text { Byte } 2}$ tied to VCC.
FIGURE 4. 16-BIt Data Bus Interface for the DAC1208 Series

## Application Hints (Continued)

Only the DAC1208, DAC1209, DAC1210 devices can have all 12 inputs flow-through. Simply grounding $\overline{\mathrm{CS}}$, WR1, WR2 and XFER and tying Byte 1/Byte 2 high allows both internal registers to follow the applied digital inputs (flow-through) and directly affect the DAC analog output.

### 1.7 Address Decoding Tips

It is possible to map the MICRO-DACs into system ROM space to allow more efficient use of existing address decoding hardware. The DAC in effect could share the same addresses of any number of ROM locations. The ROM outputs will only be enabled by a READ of its address (gated by the system READ strobe) and the DAC will only accept data that is written to the same address (gated by the system WRITE strobe).
The Byte $1 / \overline{\text { Byte } 2}$ control function can easily be generated by the processor's least significant address bit (AO) by placing the DAC at two consecutive address locations and utilizing double-byte WRITE instructions which automatically increment or decrement the address. The $\overline{\mathrm{CS}}$ and $\overline{\mathrm{XFER}}$ signals would then be decoded from the remaining address bits. Care must be taken in selecting the actual address used for Byte 1 of the DAC to prevent a carry (as a result of incrementing the address for Byte 2) from propagating through the address word and changing any of the bits decoded for $\overline{\mathrm{CS}}$ or $\overline{\mathrm{XFER}}$. Figure 5 shows how to prevent this effect.

The same problem can occur from a borrow when an autodecremented address is used; but only if the processor's address outputs are inverted before being decoded.

### 1.8 Control Signal Timing

When interfacing these MICRO-DACs to any microprocessor, there are two important time relationships that must be considered to insure proper operation. The first is the minimum WR strobe pulse width which is specified as 320 ns for $V_{C C}=11.4 \mathrm{~V}$ to 15.75 V and operation over temperature, but typically a pulse width of only 250 ns is adequate. A second consideration is that the guaranteed minimum data hold time of 90 ns should be met or erroneous data can be latched. This hold time is defined as the length of time data must be held valid on the digital inputs after a qualified (via $\overline{\mathrm{CS}} \overline{\mathrm{WR}}$ strobe makes a low to high transition to latch the applied data.
If the controlling device or system does not inherently meet these timing specs the DAC can be treated as a slow memory or peripheral and utilize a technique to extend the write strobe. A simple extension of the write time, by adding a wait state, can simultaneously hold the write strobe active and data valid on the bus to satisfy the minimum WR pulse width. If this does not provide a sufficient data hold time at the end of the write cycle, a negative edge triggered oneshot can be included between the system write strobe and the WR pin of the DAC. This is illustrated in Figure 6 for an exemplary system which provides a $250 \mathrm{~ns} \overline{\mathrm{WR}}$ strobe time with a data hold time of only 10 ns .

| Write Cycle | Address Bits |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
|  | 15 | 2 | 1* | 0** |
| First <br> (Byte 1) |  |  | 0 | 1 |
| Second (Byte 2) |  |  | 1 | 0 |

*Starting with a 0 prevents a carry on address incrementing.

* Used as Byte $1 / \overline{\text { Byte2 }}$ Control

FIGURE 5


TL/H/5690-12
FIGURE 6. Accommodating a High Speed System

## Application Hints (Continued)

The proper data set-up time prior to the latching edge (low to high transition) of the WR strobe, is insured if the WR pulse width is within spec and the data is valid on the bus for the duration of the DAC WR strobe.

### 1.9 Digital Signal Feedthrough

A typical digital/microprocessor is a tremendous potential source of high frequency noise which can be coupled to sensitive analog circuitry. The fast edges of the data and address bus signals generate frequency components of 10's of megahertz and may cause fast transients to appear at the DAC output, even when data is latched internally.
In low frequency or DC applications, low pass filtering can reduce the magnitude of any fast transients. This is most easily accomplished by over-compensating the DAC output amplifier by increasing the value of its feedback capacitor.

In applications requiring a fast output response from the DAC and op amp, filtering may not be feasible. In this event, digital signals can be completely isolated from the DAC circuitry, by the use of a DM74LS374 latch, until a valid $\overline{C S}$ signal is applied to update the DAC. This is shown in Figure 7.

A single TRI-STATE ${ }^{\circledR}$ data buffer such as the DM81LS95 can be used to isolate any number of DACs in a system. Figure 8 shows this isolating circuitry and decoding hardware for a multiple DAC analog output card. Pull-up resistors are used on the buffer outputs to limit the impedance at the DAC digital inputs when the card is not selected. A unique feature of this card is that the DAC XFER strobes are controlled by the data bus. This allows a very flexible update of any combination of analog outputs via a transfer word which would contain a zero in the bit position assigned to any of the DACs required to change to a new output value.


TL/H/5690-13
FIGURE 7. Isolating Data Bus from DAC Circultry to Eliminate Digital Noise Coupling


TL/H/5690-14
FIGURE 8. TRI-STATE® Buffers Isolate the Data and Control Lines from the DACs. A Transfer Word Provides a Flexible Update.

## Application Hints (Continued)

### 2.0 ANALOG APPLICATIONS

The analog output signal for these DACs is derived from a conventional R-2R current switching ladder network. A detailed description of this network can be found on the DAC1000 series data sheet. Basically, output lout1 provides a current directly proportional to the product of the applied reference voltage and the digital input word. A second output, lout2 will be a current proportional to the complement of the digital input. Specifically:

$$
\begin{aligned}
& \text { IOUT1 }=\frac{V_{\text {REF }}}{15 k} \times \frac{D}{4096} ; \\
& \text { IOUT2 }=\frac{V_{\text {REF }}}{15 k} \times \frac{4095-D}{4096}
\end{aligned}
$$

where $D$ is the decimal equivalent of the applied 12-bit binary word (ranging from 0 to 4095), VREF is the voltage applied to the $V_{\text {REF }}$ terminal and $15 \mathrm{k} \Omega$ is the nominal value of the internal resistance, R, of the R-2R ladder.

### 2.1 Obtaining a Unipolar Output Voltage

To maintain linearity of output current with changes in the applied digital code, it is important that the voltages at both of the current output pins be as near ground potential ( 0 $V_{D C}$ ) as possible. With $\mathrm{V}_{\text {REF }}=+10 \mathrm{~V}$ every millivolt appearing at either lout1 or lout2 will cause a $0.01 \%$ linearity error. In most applications this output current is converted to a voltage by using an op amp as shown in Figure 9.

The inverting input of the op amp is a virtual ground created by the feedback from its output through the internal $15 \mathrm{k} \Omega$ resistor, $\mathrm{R}_{\mathrm{Fb}}$. All of the output current (determined by the digital input and the reference voltage) will flow through $\mathrm{R}_{\mathrm{Fb}}$ to the output of the amplifier. Two-quadrant operation can be obtained by reversing the polarity of $\mathrm{V}_{\text {REF }}$ thus causing lout1 to flow into the DAC and be sourced from the output of the amplifier. The output voltage, in either case, is always equal to $\mathrm{l}_{\mathrm{OUT} 1} \times \mathrm{R}_{\mathrm{Fb}}$ and is the opposite polarity of the reference voltage.
The reference can be either a stable DC voltage source or an $A C$ signal anywhere in the range from -10 V to +10 V . The DAC can be thought of as a digitally controlled attenuator: the output voltage is always less than the applied reference voltage. The $V_{\text {REF }}$ terminal of the device presents a nominal impedance of $15 \mathrm{k} \Omega$ to ground to external circuitry.
Always use the internal $\mathrm{R}_{\mathrm{Fb}}$ resistor to create an output voltage since this resistor matches (and tracks with temperature) the value of the resistors used to generate the output current (louti).
The selected op amp should have as low a value of input bias current as possible. The product of the bias current times the feedback resistance creates an output voltage error which can be significant in low reference voltage applications. BI-FETTM op amps are highly recommended for use with these DACs because of their very low input current.


FIGURE 9. Unipolar Output Configuration

## Application Hints (Continued)

Transient response and settling time of the op amp are important in fast data throughput applications. The largest stability problem is the feedback pole created by the feedback resistance, $R_{\text {Fb }}$, and the output capacitance of the DAC. This appears from the op amp output to the ( - ) input and includes the stray capacitance at this node. Addition of a lead capacitance, $\mathrm{C}_{\mathrm{C}}$ in Figure 9, greatly reduces overshoot and ringing at the output for a step change in DAC output current.

### 2.1.1 Zero and Full-Scale Adjustments

For accurate conversions, the input offset voltage of the output amplifier must always be nulled. Amplifier offset errors create an overall degradation of DAC linearity.
The fundamental purpose of zeroing is to make the voltage appearing at the DAC outputs as near $0 \mathrm{~V}_{\mathrm{DC}}$ as possible. This is accomplished by shorting out $R_{F b}$, the amplifier feedback resistor, and adjusting the vos nulling potentiometer of the op amp until the output reads zero volts. This is done, of course, with an applied digital code of all zeros if lout1 is driving the op amp (all ones for loutz). The short around $R_{F b}$ is then removed and the converter is zero adjusted.
A unique feature of this series of DACs is that the full-scale or gain error is guaranteed to be negative. The gain error specification is a measure of how close the value of the
internal feedback resistor, $\mathrm{R}_{\mathrm{Fb}}$, matches the R-2R ladder resistors. A negative gain error indicates that $R_{F b}$ is a smaller resistance value than it should be. To adjust this gain error, some resistance must always be added in series with $R_{\mathrm{Fb}}$. The $50 \Omega$ potentiometer shown is sufficient to adjust the worst-case gain error for these devices.

### 2.2 Bipolar Output Voltage from à Fixed Reference

The addition of a second op amp to the unipolar circuit can generate a bipolar output voltage from a fixed reference voltage. This, in effect, gives sign significance to the MSB of the digital input word to allow two quadrant multiplication of the reference voltage. The polarity of the reference can also be reversed to realize full 4 -quadrant multiplication. This circuit is shown in Figure, 10.
This configuration features several improvements over existing circuits for a bipolar output shown with other multiplying DACs. Only the offset voltage of amplifier 1 affects the linearity of the DAC. The offset voltage error of the second op amp (although a constant output error) has no effect on linearity. In addition, this configuration offers a non-interactive positive and negative full-scale calibration procedure.


## Application Hints (Continued)

### 2.2.1 Zero and Full-Scale Adjustments

To calibrate the bipolar output circuit, three adjustments are required. The first step is to set all of the digital input LOW (to force lout1 to 0 ) then null the $\mathrm{V}_{\text {OS }}$ of amplifier 1 by setting the voltage at its inverting input (pin 2 ) to zero volts. Next, with a code of all zeros still applied, adjust " - fullscale adjust", the reference voltage, for $\mathrm{V}_{\text {OUT }}= \pm \mid \mathrm{V}_{\text {REF }}$ ideal|. The polarity of the output voltage at this time will be opposite that of the applied reference. Finally, set all of the digital inputs HIGH and adjust "+full-scale adjust" for

$$
V_{\text {OUT }}=V_{\text {REF }} \frac{2047}{2048}
$$

Composite Amplifier for Good DC Characteristics and Fast Output Response


High Voltage, Power DAC


TL/H/5690-17

Application Hints (Continued)

## High Current Controller



## DAC1218, DAC1219 12-Bit Binary Multiplying D/A Converter

## General Description

The DAC1218 and the DAC1219 are 12-bit binary, 4-quadrant multiplying $D$ to $A$ converters. The linearity, differential non-linearity and monotonicity specifications for these converters are all guaranteed over temperature. In addition, these parameters are specified with standard zero and fullscale adjustment procedures as opposed to the impractical best fit straight line guarantee.
This level of precision is achieved though the use of an advanced silicon-chromium ( SiCr ) R-2R resistor ladder network. This type of thin-film resistor eliminates the parasitic diode problems associated with diffused resistors to allow the applied reference voltage to range from -25 V to 25 V , independent of the logic supply voltage.
CMOS current switches and drive circuitry are used to achieve low power consumption ( 20 mW typical) and minimize output leakage current errors ( 10 nA maximum). Unique digital input circuitry maintains TTL compatible input threshold voltages over the full operating supply voltage range.
The DAC1218 and DAC1219 are direct replacements for the AD7541 series, AD7521 series, and AD7531 series with a significant improvement in the linearity specification. In applications where direct interface of the D to A converter to a microprocessor bus is desirable, the DAC1208 and DAC1230 series eliminate the need for additional interface logic.

## Features

- Linearity specified with zero and full-scale adjust only
- Logic inputs which meet TTL voltage level specs (1.4V logic threshold)
- Works with $\pm 10 \mathrm{~V}$ reference-full 4-quadrant multiplication
- All parts guaranteed 12-bit monotonic


## Key Specifications

| Current Settling Time | $1 \mu \mathrm{~S}$ |
| :--- | ---: |
| Resolution | 12 Bits |
| L Linearity (Guaranteed | 12 Bits (DAC1218) |
| $\quad$ over temperature) | 11 Bits (DAC1219) |
| - Gain Tempco | $1.5 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
| - Low Power Dissipation | 20 mW |
| - Single Power Supply | $5 \mathrm{~V}_{\mathrm{DC}}$ to $15 \mathrm{~V}_{\mathrm{DC}}$ |

## Typical Application


$V_{O U T}=-V_{\text {REF }}\left(\frac{A 1}{2}+\frac{A 2}{4}+\frac{A 3}{8}+\ldots \frac{A 12}{4096}\right)$
where: $A N=1$ if digital input is high
AN $=0$ if digital input is low

Connection Diagram

Dual-In-Line Package


TL/H/5691-1

See NS Package D18A


## Operating Ratings

## Temperature Range

| DAC1218LD, DAC1219LD | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| :--- | ---: |
| DAC1218LCD, DAC1219LCD | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Range of $\mathrm{V}_{\mathrm{CC}}$ | $5 \mathrm{~V}_{\mathrm{DC}}$ to $16 \mathrm{~V}_{\mathrm{DC}}$ |
| Voltage at Any Digital Input | $\mathrm{V}_{\mathrm{CC}}$ to GND |

## Electrical Characteristics

$T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\text {REF }}=10.000 \mathrm{~V}_{\mathrm{DC}}, V_{C C}=11.4 \mathrm{~V}_{\mathrm{DC}}$ to $15.75 \mathrm{~V}_{\mathrm{DC}}$ unless otherwise noted.

| Parameter | Conditions | Min | Typ | Max | Units | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Resolution |  | 12 | 12 | 12 | Bits |  |
| Linearity Error | Zero and Full-Scale |  |  |  |  | 4, 7 |
| (End Point Linearity) | $\begin{aligned} & \text { Adjusted } \\ & T_{\text {MIN }}<T_{A}<T_{\text {MAX }} \\ & -10 \mathrm{~V} \leq V_{\text {REF }} \leq 10 \mathrm{~V} \\ & \text { DAC1218 } \\ & \text { DAC1219 } \end{aligned}$ |  |  | $\begin{aligned} & 0.012 \\ & 0.024 \end{aligned}$ | \% of FSR <br> \% of FSR | $\begin{aligned} & 6 \\ & 5 \end{aligned}$ |
| Differential Non-Linearity | Zero and Full-Scale <br> Adjusted <br> $\mathrm{T}_{\text {MIN }}<\mathrm{T}_{\mathrm{A}}<\mathrm{T}_{\text {MAX }}$ <br> $-10 \mathrm{~V} \leq \mathrm{V}_{\text {REF }} \leq 10 \mathrm{~V}$ <br> DAC1218 <br> DAC1219 |  |  | $\begin{aligned} & 0.012 \\ & 0.024 \end{aligned}$ | $\%$ of FSR <br> \% of FSR | $\begin{gathered} 4,7 \\ 6 \\ 5 \end{gathered}$ |
| Monotonicity | $\begin{aligned} & T_{\text {MIN }}<T_{A}<T_{\text {MAX }} \\ & -10 V \leq V_{\text {REF }} \leq 10 V \\ & \hline \end{aligned}$ | 12 | 12 | 12 | Bits | $\begin{gathered} 4,6 \\ 5 \end{gathered}$ |
| Gain Error | $\begin{aligned} & \text { Using Internal } R_{F b} \\ & -10 \mathrm{~V} \leq \mathrm{V}_{\mathrm{REF}} \leq 10 \mathrm{~V} \\ & \hline \end{aligned}$ | -0.2 | -0.01 | 0.0 | \% of FSR | 5,7 |
| Gain Error Tempco | $T_{M I N}<T_{A}<T_{\text {MAX }}$ Using Internal $\mathrm{R}_{\mathrm{Fb}}$ |  | $\pm 1.3$ | $\pm 6.0$ | ppm of $\mathrm{FS} /{ }^{\circ} \mathrm{C}$ | $\begin{gathered} 6,7 \\ 9 \end{gathered}$ |
| Power Supply Rejection | All Digital Inputs High |  | $\pm 3.0$ |  | ppm of FSR/V | 7 |
| Reference Input Resistance |  | 10 | 15 | 20 | $\mathrm{k} \Omega$ |  |
| Output Feedthrough Error | $V_{\text {REF }}=120 \mathrm{Vp}-\mathrm{p}, \mathrm{f}=100 \mathrm{kHz}$ <br> All Data Inputs Low <br> D Package |  | $\begin{aligned} & 3 \\ & 3 \\ & \hline \end{aligned}$ |  | mVp-p <br> $m \vee p-p$ | 8 |
| Output Capacitance | All Data Inputs louT1 <br> High lOUT2 <br> All Data Inputs lOUT1 <br> Low IOUT2 | - | $\begin{gathered} 200 \\ 70 \\ 70 \\ 200 \\ \hline \end{gathered}$ |  | pF <br> pF <br> pF <br> pF |  |
| Supply Current Drain | $\mathrm{T}_{\text {MIN }} \leq \mathrm{T}_{\text {A }} \leq \mathrm{T}_{\text {MAX }}$ |  | 1.2 | 2.0 | mA | 6 |
| Output Leakage Current lout1 lout2 | $-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C}$ <br> All Data Inputs Low All Data Inputs High |  |  | $\begin{aligned} & 10 \\ & 10 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { nA } \\ & \text { nA } \\ & \hline \end{aligned}$ | 6, 10 |
| Output Leakage Current IOUT1 louta | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ All Data Inputs Low All Data Inputs High |  |  | $\begin{aligned} & 100 \\ & 100 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{nA} \\ & \mathrm{nA} \\ & \hline \end{aligned}$ |  |
| Digital Input Threshold | $T_{\text {MIN }} \leq T_{A} \leq T_{M A X}$ Low Threshold High Threshold | 2.0 |  | 0.8 | $\begin{aligned} & \mathrm{V}_{\mathrm{DC}} \\ & \mathrm{~V}_{\mathrm{DC}} \end{aligned}$ | 6 |
| Digital Input Currents | $T_{\text {MIN }} \leq T_{A} \leq T_{\text {MAX }}$ <br> Digital Inputs $<0.8 \mathrm{~V}$ <br> Digital Inputs $>2.0 \mathrm{~V}$ | - | $\begin{gathered} -50 \\ 0.1 \\ \hline \end{gathered}$ | $\begin{gathered} -200 \\ 10 \\ \hline \end{gathered}$ | $\mu A_{D C}$ <br> $\mu A_{D C}$ | 6 |
| ts Current Settling Time | $R_{L}=100 \Omega$, Output Settled to $0.01 \%$, All Digital Inputs Switched Simultaneously |  |  |  |  |  |

## Electrical Characteristics Notes

Note 1：＂Absolute Maximum Ratings＂are those values beyond which the safety of the devico cannot be guaranteed．These specifications are not meant to imply that the devices should be operated at these＂Absolute Maximum＂limits．
Note 2：All voltages are measured with respect to GND，unless otherwise specified．
Note 3：This 500 mW specification applies for all packages．The low intrinsic power dissipation of this part（and the fact that there is no way to significantly modity the power dissipation）removes concern for heat sinking．

Note 4：Both lout1 and lout2 must go to ground or the virtual ground of an operational amplifier．The linearity error is degraded by approximately $\mathrm{V}_{\mathrm{OS}} \div \mathrm{V}_{\mathrm{REF}}$ ．For example，if $\mathrm{V}_{\mathrm{REF}}=10 \mathrm{~V}$ then a 1 mV offset， $\mathrm{V}_{\mathrm{OS}}$ ，on $\mathrm{I}_{\mathrm{OUT}}$ or lout2 will introduce an additional $0.01 \%$ linearity error．
Note 5：Guaranteed at $V_{\text {REF }}= \pm 10 V_{D C}$ and $V_{R E F}= \pm 1 V_{D C}$ ．
Note 6： $\mathrm{T}_{\mathrm{MIN}}=-40^{\circ} \mathrm{C}$ and $\mathrm{T}_{\mathrm{MAX}}=85^{\circ} \mathrm{C}$ for＂LCD＂suffix parts．
Note 7：The unit FSR stands for full－scale range．Linearity Error and Power Supply Rejection specs are based on this unit to eliminate dependence on a particular $V_{\text {FEF }}$ value to indicate the true performance of the part．The Linearity Error specification of the DAC1218 is $0.012 \%$ of FSR．This guarantees that after performing a zero and full－scale adjustment，the plot of the 4096 analog voltage outputs will each be within $0.012 \% \times V_{\text {REF }}$ of a straight line which passes through zero and fuil－ scale．The unit ppm of FSR（parts per million of full－scale range）and ppm of FS（parts per million of full－scale）are used for convenience to define specs of very small percentage values，typical of higher accuracy converters． 1 ppm of $\mathrm{FSR}=\mathrm{V}_{\mathrm{REF}} / 10^{6}$ is the conversion factor to provide an actual output voltage quantity．For example，the gain error tempco spec of $\pm 6 \mathrm{ppm}$ of $\mathrm{FS} /{ }^{\circ} \mathrm{C}$ represents a worst－case full－scale gain error change with temperature from $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ of $\pm(6)\left(V_{R E F} / 10^{6}\right)\left(125^{\circ} \mathrm{C}\right)$ or $\pm 0.75\left(10^{-3}\right) V_{\text {REF }}$ which is $\pm 0.075 \%$ of $V_{\text {REF }}$ ．
Note 8：To achieve this low feedthrough in the D package，the user must ground the metal lid．If the lid is，left floating the feedthrough is typically 6 mV ．
Note 9：Guaranteed by design but not tested．
Note 10：A 10 nA leakage current with $R_{F b}=20 k$ and $V_{R E F}=10 \mathrm{~V}$ corresponds to a zero error of（ $10 \times 10^{-9} \times 20 \times 10^{3}$ ）$\times 100 \% 10 \mathrm{~V}$ or $0.002 \%$ of $F S$ ．

## Typical Performance Characteristics

Digital Input Threshold vs $\mathrm{v}_{\mathrm{cc}}$


Gain and Linearity Error Variation vs Temperature



TL／H／5691－2

## Definition of Package Pinouts

A1 and A12：Digital Inputs．A12 is the least significant digital input（LSB）and A1 is the most significant digital input （MSB）．
IOUT1：DAC Current Output 1．lourt is a maximum for a digital input of all 1 s ，and is zero for a digital input of all 0 s ．
IOUT2：DAC Current Output 2．IOUT2 is a constant minus lout1，or lout 1 ＋lout2 $=$ constant（for a fixed reference voltage）．
$\mathbf{R F b}_{\text {：}}$ Feedback Resistor．The feedback resistor is provided on the IC chip for use as the shunt feedback resistor for the external op amp which is used to provide an output voltage for the DAC．This on－chip resistor should always be used
（not an external resistor）since it matches the resistors which are used in the on－chip R－2R ladder and tracks these resistors over temperature．
$V_{\text {REF：}}$ Reference Voltage Input．This input connects to an external precision voltage source to the internal R－2R lad－ der．$V_{\text {REF }}$ can be selected over the range of 10 V to -10 V ． This is also the analog voltage input for a 4 －quadrant multi－ plying DAC application．
$V_{C C}$ Digital Supply Voltage．This is the power supply pin for the part． $\mathrm{V}_{C C}$ can be from $5 \mathrm{~V}_{D C}$ to $15 \mathrm{~V}_{\mathrm{DC}}$ ．Operation is optimum for $15 \mathrm{~V}_{\mathrm{DC}}$ ．
GND：Ground．This is the ground for the circuit．

## Definition of Terms

Resolution: Resolution is defined as the reciprocal of the number of discrete steps in the DAC output. It is directly related to the number of switches or bits within the DAC. For example, the DAC1218 has $2^{12}$ or 4096 steps and therefore has 12-bit resolution.
Linearity Error: Linearity error in the maximum deviation from a straight line passing through the endpoints of the DAC transfer characteristic. It is measured after adjusting for zero and full scale. Linearity error is a parameter intrinsic to the device and cannot be externally adjusted.
National's linearity test (a) and the best straight line test (b) used by other suppliers are illustrated below. The best straight line (b) requires a special zero and FS adjustment for each part, which is almost impossible for the user to determine. The end point test uses a standard zero FS adjustment procedure and is a much more stringent test for DAC linearity.
Power Supply Sensitivity: Power supply sensitivity is a measure of the effect of power supply changes on the DAC full-scale output.

a) End point test after zero and FS adjust

Settling Time: Full-scale current settling time requires zero to full-scale or full-scale to zero output change. Settling time is the time required from a code transition until the DAC output reaches within $\pm 1 / 2$ LSB of the final output value.
Full-scale Error: Full-scale error is a measure of the output error between an ideal DAC and the actual device output. Ideally, for the DAC1218 full-scale is $V_{R E F}-1$ LSB. For $\mathrm{V}_{\mathrm{REF}}=10 \mathrm{~V}$ and unipolar operation, $\mathrm{V}_{\text {FULL }}$ SCALE $=10.0000 \mathrm{~V}-2.44 \mathrm{mV}=9.9976 \mathrm{~V}$. Full-scale error is adjustable to zero.
Differential Non-Linearity: The difference between any two consecutive codes in the transfer curve from the theoretical 1 LSB is differential non-linearity.
Monotonic: If the output of a DAC increases for increasing digital input code, then the DAC is monotonic. A 12 -bit DAC which is monotonic to 12 bits simply means that input increasing digital input codes will produce an increasing analog output.

b) Shifting FS adjust to pass best straight line test

## Application Hints

The DAC1218 and DAC1219 are pin－for－pin compatible with the DAC1220 series but feature 12 and 11－bit linearity specifications．To preserve this degree of accuracy，care must be taken in the selection and adjustments of the out－ put amplifier and reference voltage．Careful PC board layout is important，with emphasis made on compactness of components to prevent inadvertent noise pickup and utilization of single point grounding and supply distribution．

## 1．0 BASIC CIRCUIT DESCRIPTION

Figure 1 illustrates the R－2R current switching ladder net－ work used in the DAC1218 and DAC1219．As a function of the logic state of each digital input，the binarily weighted current in each leg of the ladder is switched to either louti or lout2．The voltage potential at I OUT1 and IOUT2 must be at zero volts to keep the current in each leg the same，inde－ pendent of the switch state．

The switches operate with a small voltage drop across them and can therefore conduct currents of either polari－ ty．This permits the reference to be positive or negative， thereby allowing 4 －quadrant multiplication by the digital input word．The reference can be a stable DC source or a bipolar AC signal within the range of $\pm 10 \mathrm{~V}$ ，for specified accuracy，with an absolute maximum range of $\pm 25 \mathrm{~V}$ ．The reference can also exceed the applied $V_{C C}$ of the DAC．

The maximum output current from either I OUT1 or I OUT2 is equal to

$$
\frac{V_{R E F(\max )}}{R}\left(\frac{4095}{4096}\right)
$$

where $R$ is the specified reference input resistance （typically $15 \mathrm{k} \Omega$ ）．A high level on any digital input steers cur－ rent to I Out $_{1}$ and a low level steers current to lout2．

## 2．0 CREATING A UNIPOLAR OUTPUT VOLTAGE（A DIGITAL ATTENUATOR）

To generate an output voltage quantity and keep the potential at the current output terminals at 0 V ，an op amp current to voltage converter is used．As shown in Figure 2， the current from I IUT1 flows through the feedback resistor forcing a proportional voltage at the amplifier output．The voltage at $\mathrm{I}_{\text {OUT1 }}$ is held at a virtual ground potential．The feedback resistor is provided on the chip in conjunction with $\mathrm{I}_{\text {OUT1 }}$ and should always be used as it matches and tracks the $R$ value of the R－2R ladder．The output voltage is the opposite polarity of the applied reference voltage．

## 2．1 Amplifier Considerations

To maintain linearity of the output voltage with changing digital input codes the input offset voltage of the amplifier must be nulled．The resistance from lout1 to ground （ $\mathrm{R}_{\text {loUT1 }}$ ）varies non－linearity with the applied digital code from the min of $R$ with an all ones input to near $\infty$ with an all zeros code．Any offset voltage between the amplifier in－ puts appears at the output with a gain of

$$
1+\frac{R_{F}}{R_{I_{\text {OUT1 }}}}
$$

Since R $_{\text {loutr }}$ varies with the input code，any offset will degrade output linearity．（See Note 4 of Electrical Characteristics．）
If the desired amplifier does not have offset balancing pins available（it could be part of a dual or quad package） the nulling circuit of Figure 3 can be used．The voltage at the non－inverting input will be set to $-V_{\text {OS }}$ initially to force the inverting input to OV ．The common technique of sum－ ming current into the amplifier summing junction cannot be used as it directly introduces a zero code output current error．


Note：Switches shown in digital high state．
FIGURE 1．The R－2R Current Switching Ladder Network

## Application Hints (Continued)


$A N=0$ if digital input is low
FIGURE 2. Unipolar Output Voltage


FIGURE 3. Zeroing an Amplifier Which Does Not Have Balancing Provisions

The selected amplifier should have as low an input bias current as possible since it too contributes to the current flowing through the feedback resistor. $\mathrm{BI} \cdot \mathrm{FET}^{\mathrm{TM}}$ op amps such as the LF356 or LF351 or bipolar op amps with super $\beta$ input transistors like the LM11 or LM308A produce negligible errors.

### 2.2 Zero and Full-Scale Adjustments

The fundamental purpose is to make the output voltage as near $O V_{D C}$ as possible. This is accomplished in the circuit of Figure 2 by shorting out the amplifier feedback resistance, and adjusting the $\mathrm{V}_{\text {OS }}$ nulling potentiometer of the op amp until the output reads zero volts. This is done, of course, with an applied digital input of all zeros if $\mathrm{i}_{\mathrm{OUT},}$ is driving the op amp (all ones for lout2). The feedback short is then removed and the converter is zero adjusted.

A unique characteristic of these DACs is that any fullscale or gain error is always negative. This means that for a full-scale input code the output voltage, if not inherently correct, will always be less than what it should be. This insures that adding resistance in series with the internal feedback resistor, $\mathrm{R}_{\mathrm{Fb}}$, will always correct for any gain error. The $50 \Omega$ potentiometer in Figure 2 is all that is needed to adjust the worst case DAC gain error.

Conversion accuracy is only as good as the applied reference voltage, so providing a stable source over time and temperature is an important factor to consider.

### 2.3 Output Settling Time

The output voltage settling time for this circuit in response to a change of the digital input code (a full-scale change is the worst case) is a combination of the DAC output current settling and the settling characterstics of the output amplifier. The amplifier settling is further degraded by a feedback pole formed by the feedback resistance and the DAC output capacitance (which varies with the digital code). First order compensation for this pole is achieved by adding a feedback zero with capacitor $\mathrm{C}_{\mathrm{C}}$ shown in Figure 2.

In many applications output response time and settling is just as important as accuracy. It can be difficult to find a single op amp which combines excellent DC characteristics (low $V_{\text {OS }}, V_{\text {OS }}$ drift and bias current) with fast response and settling time. BI-FET ${ }^{T M}$ op amps offer a reasonable compromise of high speed and good DC characteristics. The circuit of Figure 4 illustrates a composite amplifier connection which combines the speed of a BI-FET ${ }^{T M}$ LF351 with the excellent DC input characteristics of the LM11. If output settling time is not so critical, the LM11 can be used alone.

Figure 5 is a settling time test circuit for the complete voltage output DAC circuit. The circuit allows the settling time of the DAC amplifier to be measured to a resolution of 1 mV out of a zero to $\pm 10 \mathrm{~V}$ full-scale output change on an oscilloscope. Figure 6 summarizes the measured settling times for several output amplifiers and feedback compensation capacitors.

## Application Hints (Continued)



FIGURE 4. Composite Output Amplifier Connection


FIGURE 5. DAC Settling Time Test Circuit

| Amplifier | $\mathbf{C}_{\mathrm{C}}$ | Settling Time to $0.01 \%$ |
| :--- | :---: | :---: |
| LM11 | 20 pF | $30 \mu \mathrm{~S}$ |
| LF351 | 15 pF | $8 \mu \mathrm{~S}$ |
| LF351 | 30 pF | $5 \mu \mathrm{~S}$ |
| Composite | 20 pF | $8 \mu \mathrm{~S}$ |
| LM11-LF351 | 15 pF | $6 \mu \mathrm{~S}$ |
| LF356 |  |  |

FIGURE 6. Some Measured Settling Times

### 3.0 OBTAINING A BIPOLAR OUTPUT VOLTAGE FROM A FIXED REFERENCE

The addition of a second op amp to the circuit of Figure 2 can generate a bipolar output voltage from a fixed reference voltage (Figure 7). This, in effect gives sign significance to the MSB of the digital input word to allow two quadrant multiplication of the reference voltage. The polarity of the reference voltage can also be reversed to realize full 4 -quadrant multiplication.

The output responds in accordance to the following expression:

$$
V_{O}=V_{R E F}\left(\frac{D-2048}{2048}\right) 0 \leq D \leq 4095
$$

where $D$ is the decimal equivalent of the true binary input word. This configuration inherently accepts a code (halfscale or $D=2048$ ) to provide OV out without requiring an external $1 / 2$ LSB offset as needed by other bipolar multiplying DAC circuits.
Only the offset voltage of amplifier A1 need be nulled to preserve linearity. The gain setting resistors around A2 must match and track each other. A thin film, 4-resistor network available from Beckman Instruments, Inc. (part no. 694-3-R10K-D) is ideally suited for this application. Two of the four resistors can be paralleled to form $R$ and the other two can be used separately as the resistors labeled 2R.

Operation is summarized in the table below:

| Applied Digital Input |  |  |  |  |  |  |  |  |  |  | Decimal Equivalent | $+\mathrm{V}_{\text {REF }} \quad \mathrm{V}_{\mathrm{OUT}}-\mathrm{V}_{\mathrm{REF}}$ |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 11 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 4095 | $\mathrm{V}_{\text {REF }}-1$ LSB | $-\left\|V_{\text {REF }}\right\|+1$ LSB |
| 11 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 3072 | $\mathrm{V}_{\text {REF }} / 2$ | - $\left\|\mathrm{V}_{\text {REF }}\right\|^{\prime} 2$ |
| 10 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 2048 | 0 | 0 |
| 01 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 2047 | -1 LSB | + 1 LSB |
| 01 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1024 | - $\mathrm{V}_{\text {REF }} / 2$ | $+\left\|V_{\text {REF }}\right\| / 2$ |
| 00 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | $-V_{\text {REF }}$ | $+\left\|\mathrm{V}_{\text {REF }}\right\|$ |

Where 1 LSB $=\frac{\left|\mathrm{V}_{\text {REF }}\right|}{2048}$


[^29]FIGURE 7. Obtaining a Bipolar Output from a Fixed Reference

## Application Hints（Continued）

## 3．1 Zero and Full－Scale Adjustments

The three adjustments needed for this circuit are shown in Figure 7．The first step is to set all of the digital inputs LOW（to force I Iouti to 0 ）and then trim＂zero adjust＂for zero volts at the inverting input（pin 2）of OA1．Next，with a code of all zeros still applied，ádjust＂－full－scale adjust＂， the reference voltage，for $V_{O U T}= \pm\left|\left(i d e a \mid V_{R E F}\right)\right|$ ．The sign of the output voltage will be opposite that of the applied reference．

Finally，set all of the digital inputs HIGH and adjust ＂＋full－scale adjust＂for $\mathrm{V}_{\text {OUT }}=\mathrm{V}_{\text {REF }}(511 / 512)$ ．The sign of the output at this time will be the same as that of the reference voltage．This＋full－scale adjustment scheme takes into account the effects of the $V_{\text {OS }}$ of amplifier A2 （as long as this offset is less than $0.1 \%$ of $\mathrm{V}_{\text {REF }}$ ）and any gain errors due to external resistor mismatch．

## 4．0 MISCELLANEOUS APPLICATION HINTS

The devices are CMOS products and reasonable care should be exercised in handling them to prevent cata－ strophic failures due to electrostatic discharge．

During power－up supply voltage sequencing，the negative supply of the output amplifier may appear first．This will typically cause the output of the op amp to bias near the negative supply potential．No harm is done to the DAC， however，as the on－chip $15 \mathrm{k} \Omega$ feedback resistor sufficient－ ly limits the current flow from $\mathrm{I}_{\text {OUT }}$ when this lead is clamped to one diode drop below ground．

As a general rule，any unused digital inputs should be tied high or low as required by the application．As a trouble－ shooting aid，if any of the digital inputs are left floating， the DAC will interpret that input as a logical 1 level．

## Additional Application Ideas

For the circuits shown，D represents the decimal equivalent of the binary digital input code．D ranges from 0 （for an all zeros in－ put code）to 4095 （for an all ones input code）and for any code can be determined from：

$$
\begin{gathered}
\mathrm{D}=2048(\mathrm{~A} 1)+1024(\mathrm{~A} 2)+512(\mathrm{~A} 2)+\ldots 2(\mathrm{~A} 11)+1(\mathrm{~A} 12) \\
\text { where } \mathrm{AN}=1 \text { if that input is high } \\
\mathrm{AN}=0 \text { if that input is low }
\end{gathered}
$$

DAC Controlled Amplifier


Additional Application Ideas (Continued)

Offsetting the Zero Code Output Voltage


High Current Controller


Additional Application Ideas (Continued)

DAC Controlled Function Generator

- C1 controls maximum frequency
- $<0.5 \%$ sine wave THD over range.
- Range 30 kHz maximum
- Linearity - DAC limit
$-t=\frac{D}{4096\left(4 / 3 R_{F b} C\right)}$


Digitally Programmable Pulse.Width Generator

$\mathrm{PW} \cong \frac{\mathrm{C}(7.5 \mathrm{~V})(4096)\left(R_{F b}\right)}{\mathrm{D}\left|V_{R E F}\right|}$

Section 7 Data Communications Support

## Introduction

This section contains products that are designed to transmit digital data in a serial format from remote sources. These products can be used for TV remote control, security monitoring, process monitoring, or transmitting data that is obtained from a remote digital transducer.
The use of CMOS processes for these products ensures low active power; in addition, a power saving standby mode is available.

## MM58220 Asynchronous Low Power Transmitter Remote Controller

## General Description

The MM58220 is a metal gate CMOS integrated circuit. This circuit is designed to transmit a pulse width modulated serial data stream of 18 bits. This stream consists of 7 address bits, 1 write bit, 8 data bits, 1 parity bit, and 1 dummy bit, in that order. The format of the data word is such thai it is directly compatible with the MM54240 asynchronous receiver/transmitter. The serial transmission is initiated by a logic signal. This circuit is designed for low power usage. It draws less than $10 \mu \mathrm{~A}$ in its standby mode.

## Applications

The MM58220 finds applications in transmitting data from remote sources that have limited power supply capabilities. Typical applications include security monitoring,
process monitoring, and transmitting data from a remote digital transducer.

## Features

- Compatible with the MM58240 receiver/transmitter
- Low power drain (less than $10 \mu \mathrm{~A}$ in standby mode)
- Wide supply voltage range ( 4.0 V to 15.0 V )
- On-chip oscillator based on inexpensive RC components
- Single or repetitive data word transmissions
- Repetitive transmissions conform to FCC standards


## Functional Block Diagram



Connection Diagram
Dual-In-LIne Package


7 National

## MM58250 Infrared Transmitter

## General Description

The infrared transmitter is designed to drive an infrared LED (only one external npn transistor is required) with data encoded in a pulse-width-modulated (pwm) format. To get a better signal-to-noise-ratio the pwm scheme amplitude modulates a 38 kHz carrier. The data to be transmitted is input in two ways. The primary data input mode ( $M S=1$ ) is through a 4-by-8 single-contact keyboard which is interpreted by on-chip logic. The second input mode $(M S=0)$ is the direct input mode. In this mode a five-bit parallel word and a load pulse are applied to the inputs. The five-bit word is then converted to the pwm format and transmitted.

The chip is designed for battery operation, so it employs a number of power-saving techniques. The chip is implemented in CMOS, so the supply current required by the logic is low. The oscillator can be disabled, allowing the stand-by current to be less than $1 \mu \mathrm{~A}$. Although the continuous transmission of the data stream is possible, the repetition rate of the continuous transmission is restricted, and the majority of the codes transmittable are repeated only three times. (Twelve outputs can be repeated continuously for analog functions such as volume and channel scanning).

## Features

m Up to 32 functions decoded and transmitted

- Single-contact scanned keyboard
- Low standby current (CMOS)
- 455 kHz on-chip oscillator

■ Wide power supply range ( $3 \mathrm{~V}-10 \mathrm{~V}$ )

- Keyboard or direct load modes
- Direct load mode TTL compatible
- 38 kHz carrier for improved signal-to-noise-ratio
- High current output stage
a. Compatible with MM54251 infrared receiver


## Applications

- TV remote control transmitter
- 5-bit wireless asynchronous transmitter
m Intended for use with MM54251

Block Diagram


## Absolute Maximum Ratings

Voltage at Any Pin Operating Temperature Storage Temperature Package Dissipation
$V_{D D}-V_{S S}$ -0.3 V to $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$
$0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
500 mW
12 V
Lead Temperature (Soldering, 10 seconds)
DC Current at IROutput

Electrical Characteristics $V_{D D}=3.0 \mathrm{~V}$ to $10 \mathrm{~V}, T_{A}= \pm 0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ unless otherwise specifled.

| Parameter | Conditions | Min. | Typ. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Power Supply <br> $V_{D D}$ Supply Voltage <br> $V_{D D}$ Supply Current (Active) <br> $V_{D D}$ Supply Current (Standby) <br> Oscillator Frequency* |  | 3.0 | 455 | $\begin{aligned} & 10 \\ & 5 \\ & 1 \end{aligned}$ | $\underset{\mu \mathrm{c}}{\mathrm{v}} \underset{\underset{\mu \mathrm{~A}}{2}}{\mathrm{kHz}}$ |
| IR $\begin{gathered}\text { Output Voltage } \\ \text { Logic "0" } \\ \text { Logic "1" }\end{gathered}$ | $150 \mu \mathrm{~A}$ Sink 10 mA Source | $V_{D D}-1.4$ |  | 0.6 | v |
| IR Output Current (Note: no short-circuit protection) | $\mathrm{V}_{\mathrm{DD}}-1.4 \mathrm{~V}$ | -10 |  | -20 | mA |
| Input Levels <br> Logic "0" Logic " 1 " | $\begin{aligned} & \mathrm{MS}=0,4.5 \leqslant \mathrm{~V}_{\mathrm{DD}} \leqslant 5.5 \\ & \text { Direct Mode } \end{aligned}$ | 2.4 |  | 0.5 | $\begin{aligned} & v \\ & v \end{aligned}$ |
| Input Current $\begin{aligned} & \mathrm{R}_{0} \cdot \mathrm{R}_{6}, \mathrm{MS} \\ & \mathrm{R}_{7} \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{MS}=0,4.5 \mathrm{~V} \leqslant \mathrm{~V}_{D D} \leqslant 5.5 \mathrm{~V} \\ & \text { Direct Mode } \\ & 0 \mathrm{~V} \leqslant V_{\text {IN }} \leqslant V_{D D} \\ & V_{\text {IN }}=0.4 \mathrm{~V} \end{aligned}$ | $\begin{gathered} -1 \\ 0.06 \end{gathered}$ |  | $\begin{aligned} & 1.0 \\ & 0.6 \end{aligned}$ | $\begin{gathered} \mu \mathrm{A} \\ \mathrm{AA} \end{gathered}$ |
| Input Current $\mathrm{R}_{0}-\mathrm{R}_{7}$ MS | $\begin{aligned} & \mathrm{MS}=1,3.0 \mathrm{~V} \leqslant \mathrm{~V}_{D D} \leqslant 10 \mathrm{~V} \\ & \text { Keyboard } \\ & \mathrm{V}_{I N}=0.4 \mathrm{~V} \\ & 0 \mathrm{~V} \leqslant \mathrm{~V}_{I N} \leqslant V_{D D} \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.024 \\ & -1 \end{aligned}$ |  | $\begin{gathered} 1.6 \\ 1 \end{gathered}$ | ${ }_{\mu \mathrm{A}}^{\mathrm{mA}}$ |
| Output Current $\mathrm{C}_{0}-\mathrm{C}_{1}$ <br> Logic "1" Source "1" Source Logic "0" Sink "0" Sink | $\begin{aligned} & M S=1 \\ & V_{D D}=3 V, V_{\text {OUT }}=V_{D D}-1 V \\ & V_{D D}=10 \mathrm{~V}, V_{\text {OUT }}=V_{D D}-1 V \\ & V_{D D}=3 V, V_{\text {OUT }}=0.4 \mathrm{~V} \\ & V_{D D}=10 \mathrm{~V}, V_{\text {OUT }}=0.5 \mathrm{~V} \end{aligned}$ | $\begin{array}{r} -40 \\ -150 \\ 260 \\ 1.6 \end{array}$ |  |  | $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> mA |
| Output Current $\mathrm{C}_{0} / \overline{\operatorname{lnt} t}$ (Open Drain) Logic "1" Logic "0" | $\begin{aligned} & \mathrm{MS}=0,4.5 \mathrm{~V} \leqslant \mathrm{~V}_{\mathrm{DD}} \leqslant 5.5 \mathrm{~V} \\ & 0 \leqslant \mathrm{~V}_{\text {OUT }} \leqslant \mathrm{V}_{\mathrm{DD}} \\ & \mathrm{~V}_{\text {OUT }}=0.4 \mathrm{~V} \end{aligned}$ | 2.5 |  | 1 | $\begin{gathered} \mu \mathrm{A} \\ \mathrm{~mA} \end{gathered}$ |

*Determined by external components.


Order Number MM58250N See NS Package N18A

## Pin Definitions

Mode Select (MS): This pin selects between the two modes of the MM58250's operation.

MS = "0": Parallel input mode. This mode is designed to allow five bits of data to be written to the MM58250 in a parallel fashion with all the appropriate handshaking signals required to facilitate interfacing a microprocessor.

MS ="1": Keyboard input mode. Data is input from a keyboard configured as a matrix of four column conductors and eight row conductors separated at each point of the matrix by a single contact.

## $\mathrm{R}_{0} /$-R71: <br> Keyboard Mode (MS = 1):

$\mathbf{R}_{0} / \cdot \mathbf{R}_{7} /$ : Act as row inputs for a scanned column keyboard. Internal to the MM58250, these are encoded such that if Just one input is low during a scan of the column outputs, (see the discussion of pins $\mathrm{C}_{0} /-\mathrm{C}_{3}$ ) a parallel-in-serial-out transmit buffer is loaded with the binary representation of the low row input and the scanning column. (The binary number loaded is equal to the decimal number in the pin name, i.e. binary 5 is stored for the $R_{5}$ input.) In addition $R_{3} /-R_{5} /$ cause the MM58250 to continuously transmit the data stored in its transmit buffer (see Figure 6) as long as a switch closure exists.

## Parallel Mode (MS =0):

$\mathbf{R}_{\mathbf{0}} I \cdot \mathbf{R}_{\mathbf{4}} /$ : These five inputs act as a parallel, non-inverting, 5 -bit data entry path.

R $_{5}$-CS/: This active low input is used to latch in the data at the $\mathrm{R}_{0} /-\mathrm{R}_{4} /$ inputs, as well as beginning the transmit cycle. The part will continue to transmit as long as this input is low and continue to transmit two to three transmit cycles after the input switches to logic " 1 ", depending on where (see Figures 7 and 8) in the transmit cycle the logic change occured. (Note: the data on $\mathrm{R}_{0} / \cdot \mathrm{R}_{4} /$ should be held stable a minimum of 60 ms .)
$\mathbf{R}_{6} /$ IIACK: This input is used to reset the INT/ signal. It is active high. (See Figure 7)
$\mathrm{R}_{7}$ : $\mathrm{R}_{7} /$ enables two functions that were designed to facilitate the testing of the MM58250 quickly that might prove useful to some users.

The divide-by-six prescaler can be by-passed by applying a logic " 0 " to $R_{7} /$ when $R_{6} /=$ " 1 " and $M S=$ " 0 ". The by-pass is implemented by setting an RS-flip-flop that controls the multiplexing of the main clock line from the output of the divide-by-six prescaler to the output of the oscillator, by-passing the divide-by-six prescaler. The RS-flip-flop is reset by the main internal reset which is made active at the end of the transmit cycle, begun before the by-pass was activated. If the MM58250 is waiting for a new input, switching $R_{7}$ / low will have no effect.
The second special mode forces the main internal reset active. This causes the chip to load in new data to be transmitted and initializes the chip to the beginning of the word cycle it was currently in or in the word cycle folowing it, depending on where in the word cycle the reset occurred. If a transmit cycle has been completed this mode has no effect. A transmit cycle consists of three word cycles. If no new data is loaded, the MM58250 will go into its idle state within 45 ms . See Figures 9-11 for examples of how to use these features.

## $\mathrm{C}_{0} /-\mathrm{C}_{3}$ :

Keyboard Mode (MS =1):
$\mathrm{C}_{0}$ /-C. $\mathrm{C}_{3}$ : These outputs are normally low when MM58250 is waiting for a new input contact closure to occur. A contact closure causes the low signal on the column inputs to be passed to the appropriate row input. This input going low initiates the transmit cycle. As the transmit cycle begins, the oscillator is enabled and begins to oscillate within 6 ms . As soon as the oscillator is enabled all the column outputs are switched to the logic " 1 " state. 40.9 ms later, as clocked by the on-chip oscillator, these outputs are individually switched to the logle " 0 " state (see Figure 5 ) and the row inputs are sampled. If the sampling of the row inputs does not show any of these inputs low (see Figure 6b), the transmit cycle is aborted. If any of the row inputs is low, the binary representation of the low row input and the binary representation of the low column output are stored in the transmit buffer. If the low row input was $\mathrm{R}_{0} /, \mathrm{R}_{1} /, \mathrm{R}_{2} /, \mathrm{R}_{6}^{*} /$, or $\mathrm{R}_{7} /$ the outputs $\mathrm{C}_{0} / \cdot \mathrm{C}_{3} /$ all switch low, so internal logic can detect when all keyboard switches have been opened. This feature allows the MM58250 to terminate transmission after three iterations (see Figure 6a) of the output data, even when a contact closure exists longer than the time required to transmit the data three times.

## Parallel Mode ( $M S=0$ ):

$\mathrm{C}_{0} /-\mathrm{C}_{3}$ : In the parallel mode only one of the column outputs is still used. This output is used as the $\mathrm{C}_{0}$ / strobe in the keyboard mode. It is used in this mode as an active low processor interrupt (INT/). This output is designed to drive one TTL input with a 10 k pullup resistor. It is reset by the IACK pin. When $R_{5} / \overline{\mathrm{CS}}$ is a logic 1 , this signal goes low after the last transmission is complete.
IROUT: This is the output that provides the drive signal for the transmission (see Figures 3 and 4). IROUT provides at least 10 mA of current, sufficient to drive a single npn transistor hard enough to provide the 200 mA of drive current for the infra-red diodes. The data is output in a serial mode with a start bit and a stop bit bracketing the five data bits. The pwm format used has a 1.6 ms bit time with a $75 \%$ duty cycle for a ' 1 ' and a $25 \%$ duty cycle for a ' 0 '. The start and stop bits are zeros.

## Timing Specification

| Input Timing | Min. | Max. | Units |
| :--- | :---: | :---: | :---: |
| Microprocessor Mode |  |  |  |
| Data Set-up Time | 0 |  | s |
| Data Hold Time | 50 |  | ms |
| $\overline{\mathrm{CS}}$ (minimum pulse width) | 250 |  | ns |
| IACK (minimum pulse width) | 250 |  | ns |
| Keyboard Mode <br> Switch Bounce |  | 40 | ms |
| Output Timing <br> Oscillator Start up <br> (Subject to external <br> components) |  | 9 | ms |

All of the following data is based on an oscillator frequency $=455 \mathrm{kHz}$ and will vary as the oscillator frequency varies.

## Timing Diagrams



Figure 2. Bit Timing


Figure 3. 1/3 Transmit Cycle


Figure 4. Data Word


Figure 5. Column Scan Timing


Figure 6a. Typical Transmit Cycles


Figure 6b. Aborted Transmit Cycle

Timing Diagrams (Continued)


Figure 7. Interrupt Timing


Figure 8. Typical Microprocessor Transmit Cycle


Figure 9. Reset Chip to Beginning of Transmit Cycle


Figure 10. Complete Reset


Figure 11. 6X Speed up of Transmit Cycle

Transmitter Functions


Note 1: Three transmissions.
Note 2: Continuous transmission.

## Typical Applications



Figure 12.


Figure 13. Quick Checkout Circuit

Section 8
Display
Controllers/Drivers

## Introduction

Incorporating efficient, imaginative displays has become a real challenge. National Semiconductor is helping you stay ahead of your competitors with the widest choice of display drivers of any electronics manufacturer. From our software-compatible standard MOS/LSI family to our cascadable dot/bar drivers to decoders and counters, there is a National driver to meet your application.
Selecting a high-quality, reliable display driver can have a long-term impact on any electronic system. As with all of our other circuits, National's display drivers incorporate strict design rules, careful materials selection and processing expertise. In addition, a rigid quality control program assures you of receiving drivers that prove themselves out in the field.

Another major consideration in choosing a circuit is the ability of the supplier to come through with timely deliveries. As one of the world's largest suppliers of semiconductor products, National has the manufacturing capabilities to consistently meet high-volume requirements with fast response times and competitive prices. That enables your company to plan production schedules with confidence.

National's complete selection of display drivers offers you many options for augmenting your overall design while keeping costs in line. For example, we supply the industry's only drivers with software compatibility.

## National Semiconductor

## MM5452, MM5453 Liquid Crystal Display Drivers

## General Description

The MM5452 is a monolithic integrated circuit utilizing CMOS metal gate, low threshold enhancement mode devices. It is available in a 40-pin molded package. The chip can drive up to 32 segments of LCD and can be paralleled to increase this number. The chip is capable of driving a $41 / 2$-digit 7 -segment display with minimal interface between the display and the data source.

The MM5452 stores the display data in latches after it is clocked in, and holds the data until new display data is received.

Features

- Serial data input
- No load signal required
DATA ENABLE (MM5452)
Wide power supply operation
TTL compatibility
- 32 or 33 outputs
or 33 outputs
- Alphanumeric and bar graph capability
- Cascaded operation capability


## Applications

[^30]
## Block and Connection Diagrams



## Absolute Maximum Ratings

Voltage at Any Pin Operating Temperature Storage Temperature

$$
\begin{array}{r}
V_{S S} \text { to } V_{S S}+10 \mathrm{~V} \\
0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \\
-65^{\circ} \text { to }+150^{\circ} \mathrm{C}
\end{array}
$$

Power Dissipation
300 mW at $+70^{\circ} \mathrm{C}$
350 mW at $+25^{\circ} \mathrm{C}$
Junction Temperature
$+150^{\circ} \mathrm{C}$
Lead Temperature (Soldering, 10 seconds) $300^{\circ} \mathrm{C}$

Electrical Characteristics $\mathrm{T}_{\mathrm{A}}$ within operating range, $\mathrm{V}_{\mathrm{DD}}=3.0 \mathrm{~V}$ to $10 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V}$, unless otherwise specified.

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Power Supply |  | 3 |  | 10 | V |
| Power Supply Current | $\begin{aligned} & \text { Excluding Outputs } \\ & \text { OSC }=V_{S S}, B P \text { IN @ } 32 \mathrm{~Hz} \\ & V_{D D}=5 \mathrm{~V} \text {, Open Outputs, No Clock } \end{aligned}$ |  |  | $\begin{aligned} & 40 \\ & 10 \end{aligned}$ | $\begin{aligned} & \mu \mathrm{A} \\ & \mu \mathrm{~A} \end{aligned}$ |
| Clock Frequency |  |  |  | 500 | kHz |
| Input Voltages <br> Logical '0' Level <br> Logical '1' Level | $\begin{aligned} & V_{D D}<4.75 \\ & V_{D D} \geq 4.75 \\ & V_{D D}>5.25 \\ & V_{D D} \leq 5.25 \end{aligned}$ | $\begin{gathered} -0.3 \\ -0.3 \\ 0.8 V_{D D} \\ 2.0 \end{gathered}$ |  | $\begin{gathered} 0.1 V_{D D} \\ 0.8 \\ V_{D D} \\ V_{D D} \end{gathered}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{v} \\ & \mathrm{~V} \end{aligned}$ |
| Output Current Levels <br> Segments <br> Sink <br> Source <br> Backplane <br> Sink <br> Source | $\begin{aligned} & V_{D D}=3 V, V_{O U T}=0.3 \mathrm{~V} \\ & V_{D D}=3 V, V_{O U T}=V_{D D}-0.3 \mathrm{~V} \\ & V_{D D}=3 V, V_{O U T}=0.3 \mathrm{~V} \\ & V_{D D}=3 V, V_{O U T}=V_{D D}-0.3 V \end{aligned}$ | $20$ $320$ |  | $\begin{aligned} & -20 \\ & -320 \end{aligned}$ | $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ |
| Output Offset Voltage | Segment Load 250 pF <br> Backplane Load 8750 pF |  |  | $\pm 50$ | mV |
| Clock Input Frequency, $f_{c}$ |  |  |  | 500 | kHz |
| Rise Time, $\mathrm{t}_{\mathrm{r}}$ |  |  |  | 300 | ns |
| Fall Time, $\mathrm{t}_{\mathrm{f}}$ |  |  |  | 300 | ns |
| High Time, $\mathrm{t}_{\mathrm{h}}$ | $\mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=50 \mathrm{~ns}$ | 950 |  |  | ns |
| Low Time, $\mathrm{t}_{1}$ |  | 950 |  |  | ns |
| Data Input Set-Up Time, $t_{D S}$ Hold Time, $t_{D H}$ | , | $\begin{aligned} & 300 \\ & 300 \end{aligned}$ |  |  | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| Data Enable Input Set-Up Time, tdes |  | 100 |  |  | ns |

## Functional Description

The MM5452 is specifically designed to operate $41 / 2$-digit --segment displays with minimal interface with the display and the data source. Serial data transfer from the data source to the display driver is accomplished with 2 signals, serial data and clock. Since the MM5452 does not contain a character generator, the formatting of the segment information must be done prior to inputting the data to the MM5452. Using a format of a leading " 1 " followed by the 32 data bits allows data transfer without an additional load signal. The 32 data bits are latched after the 36th clock is complete, thus providing non-multiplexed, direct drive to the display. Outputs change only if the eserial data bits differ from the previous time.

A block diagram is shown in Figure 1. For the MM5452 a DATA ENABLE is used instead of the 33rd output. If the DATA ENABLE signal is not required, the 33 rd output can be brought out. This is the MM5453 device.

Figure 4 shows the input data format. A start bit of logical " 1 " precedes the 32 bits of data. At the 36th clock a LOAD signal is generated synchronously with the high state of the clock, which loads the 32 bits of the shift registers into the latches. At the low state of the clock a RESET signal is generated which clears all the shift registers for the next set of data. The shift registers are static master-slave configuration. There is no clear for the master portion of the first shift register, thus allowing continuous operation.

If the clock is not continuous, there must be a complete set of 36 clocks otherwise the shift registers will not clear.

Figure 2a shows the pin-out of the MM5452. Bit 1 is the first bit following the start bit and it will appear on pin 18.

Figure 3 shows the timing relationships between data, clock and DATA ENABLE.


FIGURE 3

Functional Description (Continued)
Figure 5 shows a typical application. Note how the input data maps to the output pins and the display. The MM5452 and MM5453 do not have format restrictions, as all outputs
are controllable. This application assumes a specific display pinout. Different display/driver connection patterns will, of course, yield a different input data format.


## Functional Description (Continued)

Figure 8 shows a four wire remote display that takes advantage of the device's serial input to move many bits of display information on a few wires.

Using an External Clock
The MM5452, MM5453 LCD Drivers can be used with an externally supplied clock, provided it has a duty cycle of $50 \%$.

Deviations from a $50 \%$ duty cycle result in an offset voltage on the LCD. In Figure 7, a flip flop is used to assure a $50 \%$ duty cycle. The oscillator input is grounded to prevent oscillation and reduce current consumption in the chips. The oscillator is not used.


TLIF/6137.7

* The minimum recommended value for $R$ for the oscillator input is $9 \mathrm{k} \Omega$. An RC time constant of approximately $4.91 \times 10^{-4}$ should produce a backplane frequency between 30 Hz and 150 Hz .

FIGURE 6. Parallel Backplane Outputs


FIGURE 7. External Backplane Clock

## Functional Description <br> (Continued)

Using an external clock allows synchronizing the display drive with AC power, internal clocks, or DVM integration time to reduce interference from the display.

Figure 9 is a general block diagram that shows how the device's serial input can be used to advantage in an analog display. The analog voltage input is compared with a staircase voltage generated by a counter and a digital-to-analog converter or resistor array. The result of this comparison is clocked into the MM5452, MM5453.

The next clock pulse increments the staircase and clocks the new data in.

With a buffer amplifier, the same staircase waveform can be used for many displays. The digital-to-analog converter need not be linear; logarithmic or other non-linear functions can be displayed by using weighted resistors or special DACs. This system can be used for status indicators, spectrum analyzers, audio level and power meters, tuning indicators, and other applications.


FIGURE 8. Four Wire Remote Display


## MM5483 Liquid Crystal Display Driver

## General Description

The MM5483 is a monolithic integrated circuit utilizing CMOS metal-gate low.threshold enhancement mode devices. It is available in a 40 -pin molded package. The chip can drive up to 31 segments of LCD and can be cascaded to increase this number. This chip is capable of driving a $41 / 2$-digit 7 -segment display with minimal interface between the display and the data source.
The MM5483 stores the display data in latches after it is latched in, and holds the data until another load pulse is received.

## Features

- Serial data input
- Serial data output
- Wide power supply operation
- TTL compatibility
- 31 segment outputs
- Alphanumeric and bar graph capability
- Cascade capability


## Applications

[^31]Block and Connection Diagrams


Figure 1.


Order Number MM5483N See NS Package N40A
TL/F/6140.1

Absolute Maximum Ratings

Voltage at Any Pin
Operating Temperature
Storage Temperature
$V_{S S}$ to $V_{S S}+10 \mathrm{~V}$
$-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$

Power Dissipation
300 mW at $+85^{\circ} \mathrm{C}$
350 mW at $+25^{\circ} \mathrm{C}$
Junction Temperature
$+150^{\circ} \mathrm{C}$
$300^{\circ} \mathrm{C}$

DC Electrical Characteristics
$T_{A}$ within operating range, $V_{D D}=3.0 \mathrm{~V}$ to $10 \mathrm{~V}, \mathrm{~V}_{S S}=0 \mathrm{~V}$, unless otherwise specified.

| Parameter | Conditions | Min. | Typ. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Power Supply |  | 3.0 |  | 10 | V |
| Power Supply Current | $R=1 \mathrm{M}, \mathrm{C}=470 \mathrm{pF},$ |  |  |  |  |
|  | $V_{D D}=3.0 \mathrm{~V}$ |  | 9 | 15 | $\mu \mathrm{A}$ |
|  | $V_{D D}=5.0 \mathrm{~V}$ |  | 17 | 25 | $\mu \mathrm{A}$ |
|  | $V_{D D}=10.0 \mathrm{~V}$ |  | 35 | 45 | $\mu \mathrm{A}$ |
|  | OSC $=0 \mathrm{~V}$, Outputs Open, $\mathrm{BPIN}=32 \mathrm{~Hz}, \mathrm{~V}_{D D}=3.0 \mathrm{~V}$ |  | 1.5 | 2.5 | $\mu \mathrm{A}$ |
| Clock Frequency | $\mathrm{V}_{\text {D }}=3.0 \mathrm{~V}$ |  |  | 500 | kHz |
| Input Voltage Levels Logic "0" | Load, Clock, Data $V_{D D}=5.0 \mathrm{~V}$ |  |  | 0.9 | V |
| Logic "1" | $V_{D D}=5.0 \mathrm{~V}$ | 2.4 |  |  | V |
| Logic "0" | $\mathrm{V}_{\mathrm{DD}}=3.0 \mathrm{~V}$ |  |  | 0.4 | V |
| Logic "1" | $\mathrm{V}_{\mathrm{DD}}=3.0 \mathrm{~V}$ | 2.0 |  |  | V |
| Output Current Levels |  |  |  |  |  |
| Segments and Data Out |  |  |  |  |  |
| Sink | $V_{D D}=3.0 \mathrm{~V}, V_{\text {OUT }}=0.3 \mathrm{~V}$ | 20 |  |  | $\mu \mathrm{A}$ |
| Source | $V_{D D}=3.0 \mathrm{~V}, V_{O U T}=2.7 \mathrm{~V}$ | 20 |  |  | $\mu \mathrm{A}$ |
| BPOUT |  |  |  |  |  |
| Sink | $\mathrm{V}_{\text {DD }}=3.0 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=0.3 \mathrm{~V}$ | 320 |  |  | $\mu \mathrm{A}$ |
| Source | $V_{\text {DD }}=3.0 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=2.7 \mathrm{~V}$ | 320 |  |  | $\mu \mathrm{A}$ |
| Output Offset Voltage | $\begin{aligned} & \text { Segment Load }=250 \mathrm{pF} \\ & \text { BP Load }=8,750 \mathrm{pF} \end{aligned}$ |  |  | $\pm 50$ | mV |

AC Electrical Characteristics $\mathrm{v}_{\mathrm{DD}} \geqslant 4.7 \mathrm{v}, \mathrm{V}_{\mathrm{SS}}=0$.

| Symbol | Parameter | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }^{\text {che }}$ | Clock Period High | 500 |  |  | ns |
| ${ }^{\text {t }}$ cL | Clock Period Low | 500 |  |  | ns |
| $t_{r}$ | Clock Rise Time |  |  | 300 | ns |
| $t_{f}$ | Clock Fall Time |  |  | 300 | ns |
| $t_{\text {DS }}$ | Data Set-Up Before Clock | 300 |  |  | ns |
| ${ }^{\text {d }}$ D | Data Hold Time After Clock | 100 |  |  | ns |
| tLW | Minimum Load Pulse Width | 500 |  | \% | ns |
| $t_{\text {LTC }}$ | Load to Clock | 400 |  |  | ns |
| tcoo | Clock to Data Valid |  | 400 | 750 | ns |

## Functional Description

A block diagram for the MM5483 is shown in Figure 1 and a package pinout is shown in Figure 2. Figure 3 shows a possible 3 -wire connection system with a typical signal format for Figure 3. Shown in Figure 4, the load input is an asynchronous input and lets data through from the shift register to the output buffers any time it is high. The load input can be connected to $V_{D D}$ for 2-wire control as shown in Figure 5. In the 2-wire control mode, 31 bits (or less depending on the number of segments
used) of data are clocked into the MM5483 in a short time frame (with less than 0.1 second there probably will be no noticeable flicker) with no more clocks until new information is to be displayed. If data was slowly clocked in, it can be seen to "walk" across the display in the 2-wire mode. An AC timing diagram can be seen in Figure 6. It should be noted that data out is not a TTL. compatible output.


Figure 3. Three-Wire Control Mode


Figure 4. Data Format Diagram


Figure 5. Two-Wire Control Mode


Figure 6. Timing Diagram

## MM58201 Multiplexed LCD Driver

## General Description

The MM58201 is a monolithic CMOS LCD driver capable of driving up to 8 backplanes and 24 segments. A 192-bit RAM stores the data for the display. Serial input and output pins are provided to interface with a controller. An RC oscillator generates the timing necessary to refresh the display. The magnitude of the driving waveforms can be adjusted with the $V_{T C}$ input to optimize display contrast. Four additional bits of RAM allow the user to program the number of backplanes being driven, and to designate the driver as either a master or slave for cascading purposes. When two or more drivers are cascaded, the master chip drives the backplane lines, and the master and each slave chip drive 24 segment lines. Synchronizing the cascaded drivers is accomplished by tying the RC OSC pins together and the BP1 pins together.
The MM58201 is packaged in a 40 -lead dual-in-line package.

## Features

- Drives up to 8 backplanes and 24 segment lines
- Stores data for display
- Cascadable
- Low power
- Fully static operation


## Applications

\author{

- Dot matrix LCD driver <br> - Multiplexed 7-segment LCD driver <br> - Serial in/serial out memory
}


## Block Diagram



Dual-In-Line Package


FIGURE 2
FIGURE 1. MM58201 Functional Diagram

Order Number MM58201D or MM58201N See NS Package D40C or N40A

## Absolute Maximum Ratings

Voltage at Any Pin
Operating Temperature Range

$$
\begin{array}{r}
V_{S S}-0.3 \mathrm{~V} \text { to } \mathrm{V}_{S S}+18 \mathrm{~V} \\
0^{\circ} \mathrm{C} \text { to } 70^{\circ} \mathrm{C} \\
-65^{\circ} \mathrm{C} \text { to }+150^{\circ} \mathrm{C} \\
500 \mathrm{~mW} \\
V_{S S}+7.0 \mathrm{~V} \text { to } \mathrm{V}_{\text {SS }}+18.0 \mathrm{~V} \\
300^{\circ} \mathrm{C}
\end{array}
$$

DC Electrical Characteristics Min/max limits apply across temperature range unless otherwise noted.

| Parameter |  | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ICC | Quiescent Supply Current |  |  |  | 0.3 | mA |
| $\mathrm{V}_{\mathbf{I N}(1)}$ | Logical "1" Input Voltage |  | $0.45 V_{\text {DD }}$ |  | $V_{D D}+0.3$ | V |
| $V_{\text {IN(0) }}$ | Logical "0" Input Voltage |  | $V_{S S}-0.3$ |  | 1.0 | V |
| $V_{\text {OUT(0) }}$ | Logical "0" Output Voltage | $\mathrm{I}_{\text {SINK }}=0.6 \mathrm{~mA}$ |  |  | 0.4 | V |
| Iout(1) | Logical "1" Output Leakage Current | $V_{\text {OUT }}=V_{\text {DD }}$ | 0 |  | $\pm 10$ | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {IN(1) }}$ | Logical " 1 " Input Leakage Current | $V_{I N}=V_{D D}$ | 0 |  | 1.0 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {IN(0) }}$ | Logical "0" Input Leakage Current | $V_{\text {IN }}=V_{S S}$ | -1.0 |  | 0 | $\mu \mathrm{A}$ |
| $V_{\text {TC }}$ | Input Voltage |  | 4.5 |  | $V_{D D}+0.3$ | $v$ |
| $V_{T C}$ | Input Impedance |  | 10 |  | 30 | k $\Omega$ |
| $\mathrm{Z}_{\text {OUT }}$ | Output Impedance | Backplane and Segment Outputs |  |  | 10 | k $\Omega$ |
|  | DC Offset Voltage | Between Any Backplane and Segment Output | 0 | , | $\pm 10$ | mV |

AC Electrical Characteristics $T_{A}$ and $V_{D D}$ within operating range unless otherwise noted.

|  | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| fosc | Oscillator Frequency* |  | $128 \eta$ |  | $400 \eta$ | Hz |
| $\mathrm{f}_{\text {Clk in }}$ | Clock Frequency |  | DC |  | 100 | kHz |
| $\mathrm{t}_{\mathrm{ON}}$ | Clock Pulse Width |  | 5.0 |  |  | $\mu \mathrm{S}$ |
| $\mathrm{t}_{\text {OFF }}$ | Clock OFF Time |  | 5.0 |  |  | $\mu \mathrm{S}$ |
| $\mathrm{t}_{\text {s }}$ | Input Data Set-Up Time |  | 2.0 |  |  | $\mu \mathrm{S}$ |
| $\mathrm{t}_{\mathrm{H}}$ | Input Data Hold Time |  | 1.0 |  |  | $\mu \mathrm{S}$ |
| $t_{\text {ACC }}$ | Access Time |  | 5.0 |  |  | $\mu \mathrm{S}$ |
| $\mathrm{t}_{\mathrm{r}}$ | Rise Time | Backplane, Segment Outputs $\mathrm{C}_{\mathrm{L}}=2000 \mathrm{pF}$ |  |  | 60 | $\mu \mathrm{S}$ |
| $t_{\text {f }}$ | Fall Time | Backplane, Segment Outputs $\mathrm{C}_{\mathrm{L}}=2000 \mathrm{pF}$ |  |  | 60 | $\mu \mathrm{S}$ |

* $\eta$ is the number of backplanes programmed.


## Switching Time Waveforms



## Functional Description

A functional diagram of the MM58201 LCD driver is shown in Figure 1. A connection diagram is shown in Figure 2.

## Serial Inputs and Output

A negative going edge on the $\overline{\mathrm{CS}}$ input initiates a frame. The $\overline{C S}$ input must then stay low for at least one rising edge of CLK IN, and may not be pulsed low again for the next 31 clocks. At least one clock must occur while $\overline{C S}$ is high. If CLK IN is held at a logic " 1 ", $\overline{C S}$ is disabled. This allows the signal that drives $\overline{\mathrm{CS}}$ to be used for other purposes when the MM58201 is not being addressed.
CLK IN latches data from the DATA IN input on its rising edge. Data from the DATA OUT pin changes on the falling edge of CLK IN and is valid before the next rising edge.
The first five bits of data following $\overline{\mathrm{CS}}$ are the address bits (Figure 3). The address selects the column where the operation is to start. Bit 1 is the MSB and bit 5 is the LSB. The sixth bit is the read/write bit. A logic " 1 " specifles a read operation and a logic " 0 " specifies a write operation. The next 24 bits are the data bits. The first data bit corresponds to the BP1 row of the display, the second data bit to the BP2 row, and so on. After the eighth and sixteenth data bits, the column pointer is incremented. When starting address 10110 or 10111 is specified, the column pointer increments from 10111 to 00000.
During a read or write cycle, the LCD segment outputs do not reflect the data in the RAM. To avoid disrupting the pattern viewed on the display, the read or write cycle time should be kept short. Since the LCD turn-on time can be as little as 30 ms , a clock rate of at least 10 kHz would be required in order to address the entire contents of the RAM
within that time interval. The formula below can be used to estimate the minimum clock rate:

$$
f_{C L K I N}=\frac{30}{\left(t_{L C D}-7 t_{s}\right)}
$$

where $t_{s}$ is the processor's set-up time between each read or write cycle, and $t_{\text {LCD }}$ is the minimum turn-on or turn-off time of the LCD as specified by the LCD manufacturer.
The DATA OUT output is an open drain N -channel device to $\mathrm{V}_{\text {SS }}$ (Figure 4). With an external pull-up this configuration allows the controller to operate at a lower supply voltage, and also permits the DATA OUT output to be wired in parallel with the DATA OUT outputs from any other drivers in the system.
To program the number of backplanes being driven and the M/S̄ bit, load address 11000, a write bit, three bits for the number of backplanes (Table I), and the M/S bit. The remaining 20 data bits will be ignored but it is necessary to provide 21 more clocks before initiating another frame.

TABLE I. BACKPLANE SELECT

| Number of <br> Backplanes | B2 | B1 | B0 |
| :---: | :---: | :---: | :---: |
| 2 | 0 | 0 | 1 |
| 3 | 0 | 1 | 0 |
| 4 | 0 | 1 | 1 |
| 5 | $\mathbf{1}$ | 0 | 0 |
| 6 | 1 | 0 | 1 |
| 7 | $\mathbf{1}$ | 1 | 0 |
| 8 | $\mathbf{1}$ | 1 | 1 |

## Functional Description (Continued)

## RC OSC Pin

This oscillator generates the timing required for multiplexing the liquid crystal display. The oscillator operates at a frequency that is $4 \eta$ times the refresh rate of the display, where $\eta$ is the number of backplanes programmed. Since the refresh rate should be in the range from 32 Hz to 100 Hz , the oscillator frequency must be:

$$
128 \eta \leq f_{\text {osc }} \leq 400 \eta
$$

The frequency of oscillation is related to the external $R$ and C components in the following way:

$$
f_{\mathrm{OSC}}=\frac{1}{1.25 R C} \pm 30 \%
$$

The value used for the external resistor should be in the range from $10 \mathrm{k} \Omega$ to $1 \mathrm{M} \Omega$.
The value used for the external capacitor should be less than $0.005 \mu \mathrm{~F}$.

## $V_{\mathrm{TC}}$ Pin

The $V_{\text {TC }}$ pin is an analog input that controls the contrast of the segments on the LCD. If eight backplanes are being driven ( $\eta=8$ ), a voltage of typically 8 V is required at $25^{\circ} \mathrm{C}$. The voltage for optimum contrast will vary from display to display. It also has a significant negative temperature coefficient.

The voltage source on the $V_{T C}$ input must be of relatively low impedance since the input impedance of $V_{T C}$ ranges from $10 \mathrm{k} \Omega$ to $30 \mathrm{k} \Omega$. A suitable circuit is shown in Figure 5.

In a standby mode, the $V_{T C}$ input can be set to $V_{S S}$. This reduces the supply current to less than $300 \mu \mathrm{~A}$ per driver.

## Backplane and Segment Outputs

Connect the backplane and segment outputs directly to the LCD row and column lines. The outputs are designed to drive a display with a total ON capacitance of up to 2000 pF.
The output structure consists of transmission gates tapped off of a resistor string driven by $\mathrm{V}_{\text {TC }}$ (Figure 6).
A critical factor in the lifetime of an LCD is the amount of DC offset between a backplane and segment signal. Typically, 50 mV of offset is acceptable. The MM58201 guarantees an offset of less than 10 mV .
The BP1 output is disabled when the M/S bit is set to zero. This allows the BP1 output from the master chip to be connected directly to it so that synchronizing signals can be generated. Synchronization occurs once each refresh cycle, so the cascaded chips are assured of remaining synchronized.


Diagram above shows where data will appear on display if starting address 01100 is specified in data format.
TLIF/6146.6

FIGURE 3. Data Format


FIGURE 4. DATA OUT Structure


FIGURE 5. Typical Application


FIGURE 6. Structure of LCD Outputs

National

## MM58241 High Voltage Display Driver

## General Description

The MM58241 is a monolithic MOS integrated circult utl|lzing CMOS metal gate low threshold P and N -channel devices. It is avallable both in 40 -pin molded dual-In-IIne packages or as dice. The MM58241 is particularly suited for driving high voltage ( 60 V max) vacuum fluorescent (VF) displays (e.g., a 32-digit alphanumeric or dot matrix display).

## Applications

- COPS $^{\text {TM }}$ or microprocessor-driven displays
- Instrumentation readouts
- Industrial control indicator
- Digital clock, thermostat, counter, voltmeter
- Word processor text displays
- Automotive dashboards


## Features

- Direct interface to high voltage display
- Serlal data Input
- No external reslstors required
- Wide display power supply operation
- TTL compatible inputs
- Software compatible with NS display driver family
- Compatible with alphanumeric or dot matrix displays
- Display blanking control input
- Simple to cascade


## Block and Connection Diagrams



FIGURE 1

Dual-In-Line Package


FIGURE 2

Order Number MM58241N
See NS Package N40A

## Absolute Maximum Ratings

Voltage at Any Input Pin Voltage at Any Display Pin
Operating Temperature
Storage Temperature
Power Dissipation
Junction Temperature Lead Temperature (Soldering, 10 seconds) $\quad+300^{\circ} \mathrm{C}$

DC Electrical Characteristics $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Power Supply Voltages <br> $V_{D D}$ <br> $V_{\text {DIS }}$ | $\begin{aligned} & V_{S S}=0 \mathrm{~V} \\ & V_{D D}=5 \mathrm{~V}, \mathrm{~V}_{S S}=0 \mathrm{~V} \end{aligned}$ | $\begin{array}{r} 4.5 \\ -55 \end{array}$ |  | $\begin{array}{r} 5.5 \\ -25 \end{array}$ | V |
| Power Supply Currents $I_{D D}$ <br> $I_{\text {DIS }}$ | $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V}$ <br> $V_{\text {DIS }}$ Disconnected $V_{D D}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V}$ <br> $V_{\text {DIS }}=-55 \mathrm{~V}$, <br> All Outputs Off |  |  | $\begin{aligned} & 150 \\ & 10 \end{aligned}$ | $\mu \mathrm{A}$ <br> mA |
| Input Logic Levels DATA IN, CLOCK, ENABLE, BLANK <br> - Logic '0' <br> Logic '1' <br> Logic '1' | $\begin{aligned} & \mathrm{V}_{\mathrm{SS}}=0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{DD}}=5 \mathrm{~V} \pm 0.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{DD}}=4.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{DD}}=5.5 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & V_{\mathrm{SS}} \\ & 2.0 \\ & 2.4 \end{aligned}$ |  | $\begin{aligned} & 0.8 \\ & V_{D D} \\ & V_{D D} \end{aligned}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
| Input Currents DATA IN, CLOCK, ENABLE, BLANK | $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \pm 0.5 \mathrm{~V}, \mathrm{~V}_{\text {SS }}=0 \mathrm{~V}$ |  |  | 10 | $\mu \mathrm{A}$ |
| Input Capacitance DATA IN, CLOCK, ENABLE, BLANK | $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \pm 0.5 \mathrm{~V}, \mathrm{~V}_{S S}=0 \mathrm{~V}$ |  |  | 15 | pF |
| Data Output Impedance Output High Output Low | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \pm 0.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V} \\ & \text { Resistance to } \mathrm{V}_{\mathrm{DD}} \\ & \text { Resistance to } \mathrm{V}_{\mathrm{SS}} \end{aligned}$ |  |  | $\begin{aligned} & 2.0 \\ & 700 \end{aligned}$ | $\begin{gathered} \mathrm{k} \Omega \\ \Omega \end{gathered}$ |
| Display Output Impedances Output Off (Figure 3a) <br> Output On (Figure 3b) | $\begin{aligned} & V_{D D}=5 \mathrm{~V}, V_{S S}=0 \mathrm{~V} \\ & V_{\text {DIS }}=-25 \mathrm{~V} \\ & V_{\text {DIS }}=-40 \mathrm{~V} \\ & V_{\text {DIS }}=-55 \mathrm{~V} \\ & V_{\text {DIS }}=-25 \mathrm{~V} \\ & V_{\text {DIS }}=-40 \mathrm{~V} \\ & V_{\text {DIS }}=-55 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{gathered} 80 \\ 100 \\ 110 \end{gathered}$ | $\begin{aligned} & 2.5 \\ & 2.2 \\ & 2.0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 400 \\ & 550 \\ & 650 \\ & 3.0 \\ & 2.7 \\ & 2.5 \end{aligned}$ | k $\Omega$ <br> $\mathrm{k} \Omega$ <br> k $\Omega$ <br> $\mathrm{k} \Omega$ <br> $\mathrm{k} \Omega$ <br> $\mathrm{k} \Omega$ |
| Display Output Leakage | $\begin{aligned} & V_{D D}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{DIS}}=-55 \mathrm{~V} \end{aligned}$ |  | 10 | 20 | $\mu \mathrm{A}$ |

## AC Electrical Characteristics $T_{A}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \pm 0.5 \mathrm{~V}$

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Clock Input Frequency, $f_{C}$ Rise Time, $\mathrm{t}_{\mathrm{r}}$ Fall Time, $t_{f}$ High Time, $t_{H}$ Low Time, $\mathrm{t}_{\mathrm{L}}$ |  | $\begin{aligned} & 300 \\ & 300 \end{aligned}$ |  | $\begin{aligned} & 800 \\ & 200 \\ & 200 \end{aligned}$ | kHz <br> ns <br> ns <br> ns <br> ns |
| Data Input Set-Up Time, $t_{D S}$ Hold Time, $t_{D H}$ |  | $\begin{aligned} & 100 \\ & 100 \end{aligned}$ |  |  | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| Enable Input Set-Up Time, $\mathrm{t}_{\mathrm{ES}}$ Hold Time, $\mathrm{t}_{\mathrm{EH}}$ |  | $\begin{aligned} & 100 \\ & 100 \end{aligned}$ |  |  | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| Data Output CLOCK Low to Data Out Time, $\mathrm{t}_{\mathrm{CDO}}$ |  |  |  | 500 | ns |

Note that, for timing purposes, the signals ENABLE and BLANK can be considered to be totally independent of each other.

## Functional Description

This product is specifically designed to drive multiplexed or non-multiplexed high voltage alphanumeric or dot matrix vacuum fluorescent (VF) displays. Character generation is done externally in the microprocessor, with a serial data path to the display driver. The MM58241 uses three signals, DATA IN, CLOCK and ENABLE, where ENABLE acts as an external load signal. Display blanking can be achieved by means of the BLANKING CONTROL input, and a logic ' 1 ' will turn off all sections of the display. A block diagram of the MM58241 is shown in Figure 1.

Figure 2 shows the pinout of the MM58241 device, where output 1 (pin 18) is equivalent to bit 1, i.e., the first bit of data to be loaded into the shift register following ENABLE high. A logic ' 1 ' at the input will turn on the corresponding display digit/segment/dot output.

A significant reduction in discrete board components can be achieved by use of the MM58241, because external pull-down resistors are not required. Due to the nature of the output stage, both its on and off impedance values vary as a function of the display voltage applied. However, Figures $3 a$ and $3 b$ show that this output impedance williremain constant for a fixed value of display voltage.

Figure 4 demonstrates the critical timing requirements between CLOCK and DATA IN for the MM58241.
When the chip first powers on, an internal reset is generated, resetting all registers and latches. The chip returns to normal operation on application of ENABLE, and so all interface signals should be inactive at power on.
In Figure 5, the ENABLE signal acts as an envelope, and only while this signal is at a logic ' 1 ' does the circuit accept CLOCK input signals. Data is transferred and shifted in the internal shift register on the rising clock edge, i.e., '0'-' 1 ' transition. When the ENABLE signal goes low, the contents of the shift registers are latched, and the display will show new data. During data transfer, the display will show old data. DATA OUT is also provided on the MM58241, being output on the falling edge. At any time, the display may be blanked under processor control, using the BLANKING CONTROL input.
Figure 6 shows a schematic diagram of a microprocessorbased system where the MM58241 is used to provide the grid drive for a 32 -digit $5 \times 7$ dot matrix vacuum fluorescent (VF) display. The anode drive in this example is provided by another member of the high voltage display driver family, namely the MM58248, which does not require an externally generated load signal.

Functional Description (Continued)


FIGURE 3a. Output Impedance Off


FIGURE 3b. Output Impedance On
Timing Diagrams


For the purposes of AC measurements, $\mathrm{V}_{\mathrm{IH}}=2.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{IL}}=0.8 \mathrm{~V}$.
FIGURE 4. Clock and Data Timings


FIGURE 5. MM58241 Timings (Data Format)


FIGURE 6. Microprocessor-Controlled Word Processor

## MM58248 High Voltage Display Driver

## General Description

The MM58248 is a monolithic MOS integrated circuit utilizing CMOS metal gate low threshold P and N -channel devices. It is available both in 40 -pin molded dual-in-line packages or as dice. The MM58248 is particularly suited for driving high voltage ( 60 V max) vacuum fluorescent (VF) displays (e.g., a $5 \times 7$ dot matrix display).

## Applications

- COPS $^{\text {TM }}$ or microprocessor-driven displays
- Instrumentation readoûts
- Industrial control indicator
- Digital clock, thermostat, counter, voltmeter
- Word processor text displays
- Automotive dashboards


## Features

(mirect interface to high voltage display

- Serial data input
- No external resistors required
- Wide display power supply operation
- TTL compatible inputs
- Software compatible with NS display driver family
- Compatible with alphanumeric or dot matrix displays
- No load signal required


## Block and Connection Diagrams



TL/B/5599. 1

Dual-In-Line Package


FIGURE 2
TL/B/5599.2

Order Number MM58248N See NS Package N40A

## Absolute Maximum Ratings

Voltage at Any Input Pin
Voltage at Any Display Pin
Operating Temperature
Storage Temperature
Power Dissipation
Junction Temperature
Lead Temperature (Soldering, 10 seconds)
$V_{D D}+0.3 V$ to $V_{S S}-0.3 V$
$V_{D D}$ to $V_{D D}-60 \mathrm{~V}$
$-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
500 mW at $+85^{\circ} \mathrm{C}$

$$
+130^{\circ} \mathrm{C}
$$

$$
+300^{\circ} \mathrm{C}
$$

DC Electrical Characteristics $T_{A}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Power Supply Voltages $\begin{aligned} & \mathrm{V}_{\mathrm{DD}} \\ & \mathrm{~V}_{\mathrm{DIS}} \end{aligned}$ | $\begin{aligned} & V_{S S}=0 \mathrm{~V} \\ & V_{D D}=5 \mathrm{~V}, V_{S S}=0 \mathrm{~V} \end{aligned}$ | $\begin{array}{r} 4.5 \\ -55 \end{array}$ |  | $\begin{array}{r} 5.5 \\ -25 \end{array}$ | $\begin{aligned} & V \\ & V \end{aligned}$ |
| Power Supply Currents $I_{D D}$ <br> $I_{\text {DIS }}$ | $V_{D D}=5 \mathrm{~V}, \mathrm{~V}_{S S}=0 \mathrm{~V}$ <br> $V_{\text {DIS }}$ Disconnected $\begin{aligned} & V_{D D}=5 \mathrm{~V}, V_{S S}=0 \mathrm{~V}, \\ & V_{D I S}=-55 \mathrm{~V}, \end{aligned}$ <br> All Outputs Off |  |  | $\begin{aligned} & 150 \\ & 10 \end{aligned}$ | $\mu \mathrm{A}$ <br> $m A$ |
| Input Logic Levels DATA IN, CLOCK <br> Logic '0' <br> Logic '1' <br> Logic '1' | $\begin{aligned} & \mathrm{V}_{\mathrm{SS}}=0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{DD}}=5 \mathrm{~V} \pm 0.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{DD}}=4.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{DD}}=5.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & V_{S S} \\ & 2.0 \\ & 2.4 \end{aligned}$ |  | $\begin{aligned} & 0.8 \\ & V_{D D} \\ & V_{D D} \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{v} \\ & \mathrm{~V} \end{aligned}$ |
| Input Currents DATA IN, CLOCK | $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \pm 0.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V}$ |  |  | 10 | $\mu \mathrm{A}$ |
| Input Capacitance DATA IN, CLOCK | $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \pm 0.5 \mathrm{~V}, \mathrm{~V}_{S S}=0 \mathrm{~V}$ |  |  | 15 | pF |
| Display Output Impedances Output Off (Figure 3a) <br> Output On (Figure 3b) | $\begin{aligned} & V_{D D}=5 \mathrm{~V}, \mathrm{~V}_{S S}=0 \mathrm{~V} \\ & V_{D I S}=-25 \mathrm{~V} \\ & V_{D I S}=-40 \mathrm{~V} \\ & V_{\text {DIS }}=-55 \mathrm{~V} \\ & V_{\text {DIS }}=-25 \mathrm{~V} \\ & \mathrm{~V}_{\text {DIS }}=-40 \mathrm{~V} \\ & \mathrm{~V}_{\text {DIS }}=-55 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 80 \\ 100 \\ 110 \end{gathered}$ | $\begin{aligned} & 2.5 \\ & 2.2 \\ & 2.0 \end{aligned}$ | $\begin{aligned} & 400 \\ & 550 \\ & 650 \\ & 3.0 \\ & 2.7 \\ & 2.5 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{k} \Omega \\ & \mathrm{k} \Omega \\ & \mathrm{k} \Omega \\ & \mathrm{k} \Omega \end{aligned}$ $\mathrm{k} \Omega$ $\mathrm{k} \Omega$ |
| Display Output Leakage | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}^{\prime}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{DIS}}=-55 \mathrm{~V} \end{aligned}$ |  | 10 | 20 | $\mu \mathrm{A}$ |

AC Electrical Characteristics $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \pm 0.5 \mathrm{~V}$

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Clock Input Frequency, $f_{C}$ Rise Time, $\mathrm{t}_{\mathrm{r}}$ Fall Time, $t_{f}$ High Time, $\mathrm{t}_{\mathrm{H}}$ Low Time, $t_{L}$ | : . | $\begin{aligned} & 300 \\ & 300 \end{aligned}$ |  | $\begin{aligned} & 1.0 \\ & 200 \\ & 200 \end{aligned}$ | $\begin{gathered} \mathrm{MHz} \\ \mathrm{~ns} \\ \mathrm{~ns} \\ \mathrm{~ns} \\ \mathrm{~ns} \end{gathered}$ |
| Data Input Set-Up Time, $t_{D S}$ Hold Time, $\mathrm{t}_{\mathrm{DH}}$ |  | $\begin{aligned} & 100 \\ & 100 \end{aligned}$ |  |  | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |

## Functional Description

This product is specifically designed to drive multiplexed or non-multiplexed high voltage alphanumeric or dot matrix vacuum fluorescent (VF) displays. Character generation is done externally in the microprocessor, with a serial data path to the display driver. The MM58248 uses two signals, DATA IN and CLOCK, with a format of a leading ' 1 ' followed by the 35 data bits, hence allowing data transfer without an additional signal. A block diagram of the MM58248 is shown in Figure 1.

Figure 2 shows the pinout of the MM58248 device, where output 1 (pin 18) is equivalent to bit 1 , i.e., the first bit of
data to be loaded into the shift register following the start bit. A logic ' 1 ' at the input will turn on the corresponding display digit/segment/dot output.

A significant reduction in discrete board components can be achieved by the use of the MM58248, because external pull-down resistors are not required. Due to the nature of the output stage, both its on and off impedance values vary as a function of the display voltage applied. However, Figures $3 a$ and $3 b$ show that this output impedance will remain constant for a fixed value of display voltage.


FIGURE 3a. Output Impedance Off


FIGURE 3b. Output Impedance On

## Functional Description (Continued)

Figure 4 demonstrates the critical timing requirements between CLOCK and DATA IN for the MM58248.
When the chip first powers on, an internal reset is generated, resetting all registers and latches. The chip returns to normal operation on application of the start bit and the first clock pulse, and so all interface signals should be inactive at power on.

In Figure 5, a start bit of logic '1' precedes the 35 bits of data, each blt being accepted on the rising edge of CLOCK, i.e., a '0'-'1' transition. At the 36 th clock, a LOAD signal is generated synchronously with the high state of the clock, thus loading the 35 bits of the shift register into the latches. At the low state of the clock, a RESET signal is generated, clearing all bits of the shift register for the next set of data. Hence, a complete set of 36 clock pulses is
needed for the MM58248, or the shift register will not clear. If, at any given time, it is required that the display be cleared under microprocessor control, t.e., without power on reset, then the following flushing routine may be used. Clock in 36 'zeroes', followed by a 'one' (start bit), followed by 35 'zeroes'. This procedure will completely blank the display.

Figure 6 shows a schematic diagram of a microprocessorbased system where the MM58248 is used to provide the anode drive for a 32 -digit $5 \times 7$ dot matrix vacuum fluores. cent (VF) display. The grid drive in this example is provided by another member of the high voltage display driver family, namely the MM58241, which has the additional features of a BLANKING CONTROL pin, a DATA OUT pin, and an ENABLE (external load signal) pin.

## Timing Diagrams



For the purposes of $A C$ measurement, $\mathrm{V}_{\mathrm{IH}}=2.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{IL}}=0.8 \mathrm{~V}$
FIGURE 4. Clock and Data Timings


FIGURE 5. MM58248 Timings (Data Format)

## Typical Application



FIGURE 6. Microprocessor-Controlled Word Processor

## MM58270 Display Driver

## General Description

The MM58270 multiplex vacuum fluorescent display driver is a monolithic metal gate CMOS circuit with bipolar output transistors to achieve high source current drive at high voltage. On-chip pull-down resistors minimize external components. This circuit is capable of driving a 16 or 20 -digit display ( 40 or 44 -pin package). The display font is 14-segment (British Flag) plus comma and decimal point.

## Features

- Up to 20 -digit display
- 10 mA source current
- Interdigit blanking
- Digital brightness control
- 16-segment font
- Serial input


## Block Diagram



Font Structure


## Connection Diagrams



Order Number MM58270N See NS Package N40A


## Package Information Not Available at This Time

## MM58341 High Voltage Display Driver

## General Description

The MM58341 is a monolithic MOS integrated circuit utiliz: ing CMOS metal gate low threshold P and N -channel devices. It is available both in 40 -pin molded dual-in-line packages or as dice. The MM58341 is particularly suited for driving high voltage ( 35 V max) vacuum fluorescent (VF) displays, (e.g., a 32 -digit alphanumeric or dot matrix display)

## Applications

$\mathrm{COPS}^{\text {™ }}$ or microprocessor-driven displays

- Instrumentation readouts
- Industrial control indicator

■ Digital clock, thermostat, counter, voltmeter

- Word processor text displays
- Automotive dashboards


## Features

- Direct interface to high voltage display
-     - Serial data input
- No external resistors required
- Wide display power supply operation
- TTL compatible inputs

■ Software compatible with NS display driver family

- Compatible with alphanumeric or dot matrix displays
- Display blanking control input
- Simple to cascade


## Block and Connection Diagrams



FIGURE 1

Dual-In-Line Package


FIGURE 2
Order Number MM58341N See NS Package N40A

## Absolute Maximum Ratings

Voltage at Any Input Pin
Voltage at Any Display Pin
Operating Temperature
Storage Temperature
Power Dissipation
Junction Temperature
Lead Temperature (Soldering, 10 seconds)

DC Electrical Characteristics $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Power Supply Voltages $V_{D D}$ $V_{\text {DIS }}$ | $\begin{aligned} & V_{S S}=0 \mathrm{~V} \\ & V_{D D}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V} \end{aligned}$ | $\begin{array}{r} 4.5 \\ -30 \end{array}$ |  | $\begin{array}{r} 5.5 \\ -10 \end{array}$ | $\begin{aligned} & \text { V } \\ & \text { V } \end{aligned}$ |
| Power Supply Currents IDD <br> $I_{\text {DIS }}$ | $V_{D D}=5 \mathrm{~V}, \mathrm{~V}_{S S}=0 \mathrm{~V},$ <br> $V_{\text {DIS }}$ Disconnected $V_{D D}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V},$ <br> $V_{\text {DIS }}=-30 \mathrm{~V}$, <br> All Outputs Off |  |  | $\begin{aligned} & 150 \\ & 10 \end{aligned}$ | $\mu \mathrm{A}$ <br> mA |
| Input Logic Levels DATA IN, CLOCK, ENABLE, BLANK <br> Logic ' 0 ' <br> Logic '1' <br> Logic '1' | $\begin{aligned} & \mathrm{V}_{\mathrm{SS}}=0 \mathrm{~V} \\ & \\ & \mathrm{~V}_{\mathrm{DD}}=5 \mathrm{~V} \pm 0.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{DD}}=4.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{DD}}=5.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{SS}} \\ & 2.0 \\ & 2.4 \end{aligned}$ |  | $\begin{aligned} & 0.8 \\ & V_{D D} \\ & V_{D D} \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| Input Currents DATA IN, CLOCK ENABLE, BLANK | $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \pm 0.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V}$ |  |  | 10 | $\mu \mathrm{A}$ |
| Input Capacitance DATA IN, CLOCK ENABLE, BLANK | $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \pm 0.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V}$ | , |  | 15 | pF |
| Data Output Impedance Output High: Output Low | $\begin{aligned} & \mathrm{V}_{D D}=5 \mathrm{~V} \pm 0.5 \mathrm{~V}, \mathrm{~V}_{S S}=0 \mathrm{~V} \\ & \text { Resistance to } \mathrm{V}_{\mathrm{DD}} \\ & \text { Resistance to } \mathrm{V}_{S S} \end{aligned}$ |  |  | $\begin{gathered} 2.0 \\ 700 \end{gathered}$ | $\begin{gathered} \mathrm{k} \Omega \\ \Omega \end{gathered}$ |
| Display Output Impedances Output Off (Figure 3a) <br> Output On (Figure 3b) | $\begin{aligned} & V_{\text {DD }}=5 \mathrm{~V}, \mathrm{~V}_{S S}=0 \mathrm{~V} \\ & \mathrm{~V}_{\text {DIS }}=-10 \mathrm{~V} \\ & \mathrm{~V}_{\text {DIS }}=-20 \mathrm{~V} \\ & \mathrm{~V}_{\text {DIS }}=-30 \mathrm{~V} \\ & \mathrm{~V}_{\text {DIS }}=-10 \mathrm{~V} \\ & \mathrm{~V}_{\text {DIS }}=-20 \mathrm{~V} \\ & \mathrm{~V}_{\text {DIS }}=-30 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 55 \\ & 60 \\ & 65 \end{aligned}$ | $\begin{aligned} & 550 \\ & 500 \\ & 400 \\ & \hline \end{aligned}$ | $\begin{aligned} & 250 \\ & 300 \\ & 400 \\ & 650 \\ & 600 \\ & 500 \end{aligned}$ | $\begin{gathered} \mathrm{k} \Omega \\ \mathrm{k} \Omega \\ \mathrm{k} \Omega \\ \Omega \\ \Omega \\ \Omega \end{gathered}$ |
| Display Output Leakage | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{DIS}}=-30 \mathrm{~V} \end{aligned}$ |  | 5 | 2.0 | $\mu \mathrm{A}$ |

AC Electrical Characteristics $T_{A}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \pm 0.5 \mathrm{~V}$

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Clock Input Frequency, $f_{C}$ Rise Time, $\mathrm{t}_{\mathrm{r}}$ Fall Time, $\mathrm{t}_{\mathrm{f}}$ High Time, $\mathrm{t}_{\mathrm{H}}$ Low Time, $\mathrm{t}_{\mathrm{L}}$ |  | $\begin{aligned} & 300 \\ & 300 \end{aligned}$ |  | $\begin{aligned} & 800 \\ & 200 \\ & 200 \end{aligned}$ | kHz <br> ns <br> ns <br> ns , <br> ns |
| Data Input Set-Up Time, $t_{D S}$ Hold Time, $\mathrm{t}_{\mathrm{DH}}$ |  | $\begin{aligned} & 100 \\ & 100 \end{aligned}$ |  |  | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| Enable Input Set-Up Time, $t_{\text {ES }}$ Hold Time, $\mathrm{t}_{\mathrm{EH}}$ |  | $\begin{aligned} & 100 \\ & 100 \end{aligned}$ |  |  | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| Data Output Clock Low to Data Out Time, tcoo |  |  |  | 500 | ns |

Note that, for timing purposes, the signals ENABLE and BLANK can be considered to be totally independent of each other.

## Functional Description

This product is specifically designed to drive multiplexed or non-multiplexed high voltage alphanumeric or dot matrix vacuum fluorescent (VF) displays. Character generation is done externally in the microprocessor, with a serial data path to the display driver. The MM58341 uses three signals, DATA IN, CLOCK and ENABLE, where ENABLE acts as an external load signal. Display blanking can be achieved by means of the BLANKING CONTROL input, and a logic ' 1 ' will turn off all sections of the display. A block diagram of the MM58341 is shown in Figure 1.

Figure 2 shows the pinout of the MM58341 device, where output 1 (pin 18) is equivalent to bit 1 (i.e., the first bit of data to be loaded into the shift register following ENABLE high). A logic ' 1 ' at the input will turn on the corresponding display digit/segment/dot output.

A significant reduction in discrete board components can be achieved by use of the MM58341, because external pull-down resistors are not required. Due to the nature of the output stage, both its on and off impedance values vary as a function of the display voltage applied. However, Figures $3 a$ and $3 b$ show that this output impedance will remain constant for a fixed value of display voltage.

Figure 4 demonstrates the critical timing requirements between CLOCK and DATA IN for the MM58341.
When the chip first powers on, an internal reset is generated, resetting all registers and latches. The chip returns to normal operation on application of ENABLE, and so all interface signals should be inactive at power on.
In Figure 5, the ENABLE signal acts as an envelope, and only while this signal is at a logic ' 1 ' does the circuit accept CLOCK input signals. Data is transferred and shifted in the internal shift register on the rising clock edge, i.e., ' 0 '-'1' transition. When the ENABLE signal goes low, the contents of the shift registers are latched, and the display will show new data. During data transfer, the display will show old data. DATA OUT is also provided on the MM58341, being output on the falling edge. At any time, the display may be blanked under processor control, using the BLANKING CONTROL input.

Figure 6 shows a schematic diagram of a microprocessorbased system where the MM58341 is used to provide the grid drive for a 32 -digit $5 \times 7$ dot matrix vacuum fluorescent (VF) display. The anode drive in this example is provided by another member of the high voltage display driver family, namely the MM58348, which does not require an externally generated load signal.

Functional Description (Continued)


FIGURE 3a. Output Impedance Off


## Timing Diagrams



For the purposes of AC measurements, $\mathrm{V}_{\mathrm{IH}}=2.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{IL}}=0.8 \mathrm{~V}$.
FIGURE 4. Clock and Data Timings


FIGURE 5. MM58341 Timings (Data Format)


FIGURE 6. Microprocessor-Controlled Word Processor

## MM58348 High Voltage Display Driver

## General Description

The MM58348 is a monolithic MOS integrated circuit utilizing CMOS metal gate low threshold P and N -channel devices. It is available both in 40-pin molded dual-in-line packages or as dice. The MM58348 is particularly suited for driving high voltage ( 35 V max) vacuum fluorescent (VF) displays (e.g., a $5 \times 7$ dot matrix display).

## Applications

- COPS $^{\top}{ }^{\top}$ or microprocessor-driven displays
- Instrumentation readouts
- Industrial control indicator
- Digital clock, thermostat, counter, voltmeter
- Word processor text displays
- Automotive dashboards


## Features

- Direct interface to high voltage display
- Serial data input
- No external resistors required
- Wide display power supply operation
- TTL compatible inputs
- Software compatible with NS display driver family
- Compatible with alphanumeric or dot matrix displays
- No load signal required


## Block and Connection Diagrams



TL/B/5601• 1

Dual-In-Line Package


TL/8/5601-2
FIGURE 2

Order Number MM58348N
See NS Package N40A

## Absolute Maximum Ratings

Voltage at Any Input Pin
Voltage at Any Display Pin
Operating Temperature
Storage Temperature
Power Dissipation Junction Temperature
Lead Temperature (Soldering, 10 seconds)
$V_{D D}+0.3 \mathrm{~V}$ to $\mathrm{V}_{S S}-0.3 \mathrm{~V}$
$V_{D D}$ to $V_{D D}-35 \mathrm{~V}$
$-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ 500 mW at $+85^{\circ} \mathrm{C}$ $130^{\circ} \mathrm{C}$

## DC Electrical Characteristics $T_{A}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Power Supply Voltages $V_{D D}$ $V_{\text {DIS }}$ | $\begin{aligned} & V_{S S}=0 \mathrm{~V} \\ & V_{D D}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V} \end{aligned}$ | $\begin{array}{r} 4.5 \\ -30 \end{array}$ |  | $\begin{array}{r} 5.5 \\ -10 \end{array}$ | $\begin{aligned} & V \\ & v \end{aligned}$ |
| Power Supply Currents $\mathrm{I}_{\mathrm{DD}}$ <br> IDIS | $V_{D D}=5 \mathrm{~V}, \mathrm{~V}_{S S}=0 \mathrm{~V}$ <br> $V_{\text {DIS }}$ Disconnected $V_{D D}=5 V, V_{S S}=0 V$ <br> $V_{\text {DIS }}=-30 \mathrm{~V}$, <br> All Outputs Off |  |  | $\begin{aligned} & 150 \\ & 10 \end{aligned}$ | $\mu \mathrm{A}$ <br> mA |
| Input Logic Levels DATA IN, CLOCK Logic '0' Logic '1' Logic ' 1 ' | $\begin{aligned} & V_{S S}=0 \mathrm{~V} \\ & V_{D D}=5 \mathrm{~V} \pm 0.5 \mathrm{~V} \\ & V_{D D}=4.5 \mathrm{~V} \\ & V_{D D}=5.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & V_{S S} \\ & 2.0 \\ & 2.4 \end{aligned}$ |  | $\begin{aligned} & 0.8 \\ & \mathrm{~V}_{\mathrm{DD}} \\ & \mathrm{~V}_{\mathrm{DD}} \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| Input Currents DATA IN, CLOCK | $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \pm 0.5 \mathrm{~V}, \mathrm{~V}_{S S}=0 \mathrm{~V}$ |  |  | 10 | $\mu \mathrm{A}$ |
| Input Capacitance DATA IN, CLOCK | $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \pm 0.5 \mathrm{~V}, \mathrm{~V}_{S S}=0 \mathrm{~V}$ |  |  | 15 | pF |
| Display Output Impedances Output Off (Figure 3a) <br> Output On (Figure 3b) | $\begin{aligned} & V_{D D}=5 \mathrm{~V}, V_{S S}=0 \mathrm{~V} \\ & V_{\text {DIS }}=-10 \mathrm{~V} \\ & V_{\text {DIS }}=-20 \mathrm{~V} \\ & V_{\text {DIS }}=-30 \mathrm{~V} \\ & V_{\text {DIS }}=-10 \mathrm{~V} \\ & V_{\text {DIS }}=-20 \mathrm{~V} \\ & V_{\text {DIS }}=-30 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 55 \\ & 60 \\ & 65 \end{aligned}$ | $\begin{aligned} & 550 \\ & 500 \\ & 400 \end{aligned}$ | $\begin{aligned} & 250 \\ & 300 \\ & 400 \\ & 650 \\ & 600 \\ & 500 \end{aligned}$ | $\begin{aligned} & \mathrm{k} \Omega \\ & \mathrm{k} \Omega \\ & \mathrm{k} \Omega \\ & \Omega \\ & \Omega \\ & \Omega \\ & \hline \end{aligned}$ |
| Display Output Leakage | $\begin{aligned} & V_{D D}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{DIS}}=-30 \mathrm{~V} \end{aligned}$ | 5 |  | 20 | $\mu \mathrm{A}$ |

AC Electrical Characteristics $T_{A}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}, \mathrm{V}_{D D}=5 \mathrm{~V} \pm 0.5 \mathrm{~V}$

| Parameter | Conditions | Min | Typ. | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Clock Input |  |  |  |  |  |
| Frequency, $\mathrm{f}_{\mathrm{C}}$ |  |  |  | 1.0 | MHz |
| Rise Time, $t_{r}$ |  |  |  | 200 | ns |
| Fall Time, $\mathrm{t}_{\mathrm{f}}$ |  |  |  | 200 | ns |
| High Time, $\mathrm{t}_{\mathrm{H}}$ |  | 300 |  |  | ns |
| Low Time, $t_{l}$ |  | 300 |  |  | ns |
| Data Input |  |  |  |  |  |
| Set-Up Time, $\mathrm{t}_{\text {DS }}$ |  | 100 |  |  | ns |
| Hold Time, $\mathrm{t}_{\mathrm{DH}}$ |  | 100 |  |  | ns |

## Functional Description

This product is specifically designed to drive multiplexed or non-multiplexed high voltage alphanumeric or dot matrix vacuum fluorescent (VF) displays. Character generation is done externally in the microprocessor, with a serial data path to the display driver. The MM58348 uses two signals, DATA IN and CLOCK, with a format of a leading ' 1 ' followed by the 35 data bits, hence allowing data transfer without an additional signal. A block diagram of the MM58348 is shown in Figure 1.
Figure 2 shows the pinout of the MM58348 device, where output 1 (pin 18) is equivalent to bit 1 , (i.e., the first bit of
data to be loaded into the shift register following the start bit). A logic '1' at the input will turn on the corresponding display digit/segment/dot output.

A significant reduction in discrete board components can be achieved by use of the MM58348, because external pull-down resistors are not required. Due to the nature of the output stage, both its on and off impedance values vary as a function of the display voltage applied. However, Figures $3 a$ and $3 b$ show that this output impedance will remain constant for a fixed value of display voltage.


FIGURE 3a. Output Impedance Off


FIGURE 3b. Output İmpedance On

## Functional Description (Continued)

Figure 4 demonstrates the critical timing requirements between CLOCK and DATA IN for the MM58348.

When the chip first powers on, an internal reset is generated, resetting all registers and latches. The chip returns to normal operation on application of the start bit and the first clock pulse, and so all interface signals should be inactive at power on.

In Figure 5, a start bit of logic '1' precedes the 35 bits of data, each bit being accepted on the rising edge of CLOCK, i.e., a '0'-'1' transition. At the 36 th clock, a LOAD signal is generated synchronously with the high state of the clock, thus loading the 35 bits of the shift register into the latches. At the low state of the clock, a RESET signal is generated, clearing all bits of the shift register for the next set of data. Hence, a complete set of 36 clock pulses is
needed for the MM58348, or the shift register will not clear. If, at any given time, it is required that the display be cleared under microprocessor control, l.e., without power on reset, then the following flushing routine may be used. Clock in 36 'zeroes', followed by a 'one' (start bit), followed by 35 'zeroes'. This procedure will completely blank the display.

Figure 6 shows a schematic diagram of a microprocessorbased system where the MM58348 is used to provide the anode drive for a 32 -digit $5 \times 7$ dot matrix vacuum fluorescent (VF) display. The grid drive in this example is provided by another member of the high voltage display driver family, namely the MM58341, which has the additional features of a BLANKING CONTROL pin, a DATA OUT pin, and an ENABLE (external load signal) pin.

## Timing Diagrams



For the purpose of $A C$ measurement, $\mathrm{VIH}_{I H}=2.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{IL}}=0.8 \mathrm{~V}$

FIGURE 4. Clock and Data Timings


FIGURE 5. MM58348 Timings (Data Format)

Typical Application


FIGURE 6. Microprocessor-Controlled Word Processor

## MM58438 32-Bit LCD Display Driver

## General Description

The MM58438 is a CMOS metal gate circuit which is capable of driving up to 32 LCD segments and is available in a 40 -pin molded package. In addition, MM58438 dice is available for PCB module assembly systems. The circuit requires a minimum of interface between data source and display and can be cascaded where larger displays are required.

## Features

- Serial data input
- 32 segment outputs
- Cascaded operation capability
alphanumeric and bar graph capability
- TTL compatibility
- Non-multiplex display
- Compatible with HLCD 0438, HLCD 0438A
- Stable oscillator only requires one external component


## Applications

- COPS $^{\text {TM }}$ or microprocessor displays
- Instrumentation readouts
- Digital clock, thermometer, counter, voltmeter displays
- Industrial control indicator
m Serial to parallel converter


## Connection Diagram



Order Number MM58438N See NS Package N40A

Block Diagram


FIGURE 1

## Absolute Maximum Ratings

Voltage at Any Pin
$V_{D D}$ Supply Voltage
Operating Temperature
Storage Temperature
Lead Temperature(Soldering, 10 seconds)
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
$300^{\circ} \mathrm{C}$

DC Electrical Characteristics $V_{D D}=3.0 \mathrm{~V}$ to $15 \mathrm{~V}, T_{A}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ unless otherwise specified.

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply Voltage V ${ }_{\text {DD }}$ |  | 3.0 |  | 15 | $V$ |
| Supply Current IDD | Oscillating or Driven Mode, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ |  |  | 60 | $\mu \mathrm{A}$ |
| Input High Level $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{DD}}=4.5 \mathrm{~V}$ to 5.5 V | 2.4 |  | $\mathrm{V}_{\mathrm{DD}}$ | V |
|  | $\mathrm{V}_{\mathrm{DD}}=5.5 \mathrm{~V}$ to 15 V | $0.5 \mathrm{~V}_{\mathrm{DD}}$ |  | $V_{D D}$ | V |
| Input Low Level V ${ }_{\text {IL }}$ | $\mathrm{V}_{D D}=4.5 \mathrm{~V}$ to 5.5 V | 0 |  | 0.8 | V |
|  | $V_{D D}=5.5 \mathrm{~V}$ to 15 V | 0 |  | $0.1 \mathrm{~V}_{\text {D }}$ | V |
| Input Current (Any Input) |  |  |  | $\pm 10$ | $\mu \mathrm{A}$ |
| - Input Capacitance |  |  |  | 10 | pF |
| Output Current Levels Segments |  |  |  |  |  |
| Sink lol | $\mathrm{V}_{\text {DD }}=4.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=0.2 \mathrm{~V}$ | 20 |  |  | $\mu \mathrm{A}$ |
| Source $\mathrm{IOH}^{\text {O }}$ | $\mathrm{V}_{D D}=4.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=\mathrm{V}_{\text {DD }}-0.2 \mathrm{~V}$ | 20 |  |  | $\mu \mathrm{A}$ |
| Backplane |  |  |  |  |  |
| Sink lol | $\mathrm{V}_{\text {DD }}=4.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=0.2 \mathrm{~V}$ | 320 |  |  | $\mu \mathrm{A}$ |
| Source $\mathrm{IOH}^{\mathrm{OH}}$ | $V_{D D}=4.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=\mathrm{V}_{\text {DD }}-0.2 \mathrm{~V}$ | 320 |  |  | $\mu \mathrm{A}$ |
| Output Offset Voltage | Segment Capacitance $=\mathbf{2 5 0} \mathrm{pF}$ Backplane Capacitance $=8750$ pF |  |  | $\pm 50$ | mV |
| Data Output |  |  |  |  |  |
| Sink | $\mathrm{V}_{\text {DD }}=4.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=0.5 \mathrm{~V}$ |  |  | -100 | $\mu \mathrm{A}$ |
| Source | $\mathrm{V}_{\text {DD }}=4.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=\mathrm{V}_{\mathrm{DD}}-0.5 \mathrm{~V}$ | 100 |  |  | $\mu \mathrm{A}$ |

AC Electrical Characteristics $\mathrm{V}_{\mathrm{DD}}=3.0 \mathrm{~V}$ to $15 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ unless otherwise specified (Figure 2)

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| t1 Data Hold Time |  | 0.1 |  |  | $\mu \mathrm{S}$ |
| t2 Data Set-Up Time |  | 0.1 |  |  | $\mu \mathrm{S}$ |
| t3 Latch Pulse Width |  | 1 |  |  | $\mu \mathrm{S}$ |
| t4 Clock to Latch Time |  | 0.1 |  |  | $\mu \mathrm{S}$ |
| $\mathrm{t}_{\mathrm{pd}}$ Data Out Delay |  |  |  | 500 | ns |
| Clock Frequency f |  | DC |  | 500 | kHz |
| Clock Period $t(=1 / f)$ |  | 2 |  |  | $\mu \mathrm{S}$ |
| Backplane Frequency | $\mathrm{C}_{\text {EXT }}=47 \mathrm{pF}$ |  | 100 |  | Hz |
| Oscillator Stability | $V_{D D}=5 \mathrm{~V}$ |  |  | $\pm 50$ | \% |
| $V_{D D}$ Rise Time | 0 V to 5V | 5 |  |  | ms |

## Functional Description

The connection diagram for the MM58438 is shown on the first page. The circuit is designed to drive LCD displays directly. Serial data transfer from the data source to the display driver is accomplished with 3 signals, SERIAL DATA, CLOCK and LATCH.
The MM58438 uses a latch mode of microprocessor data transfer whereby the signal LATCH acts as a latch to the input data (Figure 2). Data is input to and output from the internal shift register on the negative clock edge (i.e., a logic ' 1 ' to logic ' 0 ' transition) while the LATCH pin is held low. The contents of the shift register are latched to the output latches and display drivers on the logic ' 0 ' to logic ' 1 ' transition of the LATCH pin when it is pulsed high.
The MM58438 can be cascaded when a larger display is required where it can be considered to be driven or oscillating.
In the oscillating mode, the BACKPLANE frequency is determined by the capacitor connected to the LCD $\phi$ pin. When two circuits are cascaded the second LCD $\phi$ input is driven by the first backplane output.

When the circuit is first powered on, an internal power on reset signal is generated which primes the mode detect
logic and sets the BACKPLANE to a logical high level. If the circuit is in the oscillating mode the LCD $\phi$ pin is connected to a capacitor which is held low by a high impedance internal pull down transistor. If the circuit is in the driven mode the LCD $\phi$ pin is connected to the previous BACKPLANE output and is forced high by this low impedance output. When the first LATCH pulse goes to a logic '1', the level on the LCD $\phi$ pin is internally latched which indicates to the rest of the logic whether the circuit is driven or oscillating.

The oscillator on the oscillating device starts as soon as the LATCH pin goes to a logic ' 1 :

In the driven mode, the BACKPLANE frequency is in phase with the input frequency on the LCD $\phi$.
To ensure the correct latching of this function, the LATCH input must be held at a logic ' 0 ' level for a minimum of $10 \mu \mathrm{~s}$ at power on.
Once the initial conditions on power up have been obeyed, the circuit can be used as serial to parallel converters with the polarity of the output data determined by the logic level on the LCD $\phi$ input. A logic ' 1 ' on the LCD $\phi$ input produces inverted data.

## Tịming Diagram



FIGURE 2

Typical Application


FIGURE 3. 64-Segment Display Cascading Two MM58438s

## National Semiconductor <br> MM58538 Multiplexed LCD Driver

## General Description

The MM58538 is a monolithic integrated circuit utilizing CMOS metal-gate, low threshold P- and N -channel devices, which drives an 8 row by 26 column dot matrix LCD array directly under the control of an external microprocessor. The MM58538 can be used with an MM58539 to drive a display that has up to 8 rows and an arbitrary number of columns. Data is input serially from the microprocessor which will service the drivers in response to an interrupt signal.
The circuit is available in a 40 -pin molded dual-in-line package or dice.

- Simple 3 line interface to microprocessor
- Interrupt output
$\square$ Low power
- Wide supply voltage range
$\square$ On chip oscillator
- Compatible with HLCD 0538


## Applications <br> - Toys and games <br> - Word processor text displays <br> - Automotive dashboards

## Features

- Drives up to 8 rows and 26 columns
- Expandable to larger displays with MM58539
- Flexible organization allows any display pattern


## Block Diagram



FIGURE 1

Connection Diagram


FIGURE 2

Order Number MM58538N
See NS Package N40A

## Absolute Maximum Ratings

Voltage at any input pin Voltage at any display pin Storage Temperature
$V_{D D}-20 \mathrm{~V}$ to $V_{D D}+0.3 \mathrm{~V}$
$\mathrm{V}_{S S}-0.3 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$

Power Dissipation
250 mW
Lead Temperature (Soldering, 10 seconds) $300^{\circ} \mathrm{C}$
Operating Temperature $\quad-40^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$

Electrical Characteristics $T=25^{\circ} \mathrm{C}$ and $\mathrm{V}_{D D}=5 \mathrm{~V}$ unless otherwise noted

\begin{tabular}{|c|c|c|c|c|c|c|}
\hline \multicolumn{2}{|r|}{Parameter} \& Conditions \& Min \& Typ \& Max \& Units \\
\hline \begin{tabular}{l}
\(V_{D D}\) \\
IDD
\end{tabular} \& Supply Voltage Supply Current \& \& 3 \& \& \[
\begin{gathered}
15 \\
400
\end{gathered}
\] \& \[
\begin{gathered}
V \\
\mu \mathrm{~A}
\end{gathered}
\] \\
\hline \[
\begin{aligned}
\& \mathrm{V}_{\mathrm{ih}} \\
\& \mathrm{~V}_{\mathrm{il}} \\
\& \mathrm{I}_{1} \\
\& \mathrm{C}_{\mathrm{i}}
\end{aligned}
\] \& Input High Level Input Low Level Input Leakage Input Cap. \& All \(V_{D D}\) All \(V_{D D}\) \& \[
\begin{gathered}
.75 V_{D D} \\
V_{D D}-15
\end{gathered}
\] \& \& \[
\begin{gathered}
V_{D D} \\
.25 V_{D D} \\
5 \\
5
\end{gathered}
\] \& \[
\begin{gathered}
\mathrm{V} \\
\mathrm{~V} \\
\mu \mathrm{~A} \\
\mathrm{pF}
\end{gathered}
\] \\
\hline \begin{tabular}{l}
\(\mathrm{V}_{\mathrm{OH}}\) \\
\(V_{01}\) \\
\(V_{0 m}\)
\end{tabular} \& Row Output High Row Output Low Row Unselected \& All \(V_{D D}\) All \(V_{D D}\) All \(V_{D D}\) \& \(\mathrm{V}_{\text {SS }}\) \& . \(5 \mathrm{~V}_{\mathrm{DD}}\) \& \(\mathrm{V}_{\mathrm{DD}}\) \& \[
\begin{aligned}
\& v \\
\& v \\
\& v
\end{aligned}
\] \\
\hline \[
\begin{aligned}
\& V_{o h} \\
\& V_{o l}
\end{aligned}
\] \& Column O/P High Column O/P Low \& All \(V_{D D}\) All \(V_{D D}\) \& \& \[
\begin{aligned}
\& .68 V_{D D} \\
\& .32 V_{D D}
\end{aligned}
\] \& \& \[
\begin{aligned}
\& v \\
\& v
\end{aligned}
\] \\
\hline \(V_{\text {off }}\) \& Average DC Ofiset, any display element \& \& \& \& 100 \& mV \\
\hline Ron
RoN \& \begin{tabular}{l}
Row \& Column \\
Output Impedance \\
Interrupt \\
Output Impedance
\end{tabular} \& \[
\begin{aligned}
\& \mathrm{I}_{1}=10 \mu \mathrm{~A} \\
\& \mathrm{I}_{1}=100 \mu \mathrm{~A}
\end{aligned}
\] \& , \& \& \[
\begin{gathered}
40 \\
1
\end{gathered}
\] \& \begin{tabular}{l}
Kohm \\
Kohrn
\end{tabular} \\
\hline \(t_{\text {ds }}\)

$t_{\text {dh }}$ \& | Clock Frequency |
| :--- |
| Data-in Setup |
| Time |
| Data-in Hold |
| Time | \& Data change to clock fall Clock fall to data change \& \[

$$
\begin{aligned}
& D C \\
& 300 \\
& 100
\end{aligned}
$$

\] \& \& 1.5 \& | $\mathrm{MHz}$ |
| :--- |
| ns ns | <br>

\hline $t_{d}$

$t_{r} / f$ \& LCDO to int. Out Delay Clock rise/fall time \& \& \[
300

\] \& , \& 200 \& | ns |
| :--- |
| ns | <br>

\hline $V_{\text {in }}$
$V_{\text {il }}$

$R_{\text {in }}$ \& LCDO High Level LCDO Low Level LCDO Input Impedance \& All $V_{D D}$ All $V_{D D}$ \& | $\begin{gathered} 9 V_{D D} \\ 0 \end{gathered}$ |
| :--- |
| 1 | \& \& \[

$$
\begin{gathered}
V_{D D} \\
.1 V_{D D} \\
\\
\hline
\end{gathered}
$$

\] \& | $\mathrm{V}$ V |
| :--- |
| Mohm | <br>

\hline
\end{tabular}

## Functional Description

A block diagram of the MM58538 LCD driver is shown in Figure 1. Connection diagrams are shown in Figure 2.

## MICROPROCESSOR INTERFACE

Figure 3 shows some typical waveforms for the microprocessor interface. All character or pattern generation is done externally by the processor. Data is loaded into the shift register on the falling edge of the clock. A data logic ' 1 ' on a coincident row/column causes a segment to be visible. On the next rising edge of the interrupt signal, a parallel transfer from the shift register to the latches occurs and the row and column outputs change accordingly. This Interrupt signal also acts as a refresh request and new data must be loaded before the next Interrupt signal. The output locations correspond to a clockwise advancing shift register. Pin 40 is the last bit of data loaded and pin 7 is the first bit loaded.

## ROW AND COLUMN OUTPUTS

Waveforms for both selected and deselected row and column outputs are shown for an MM58538 together with an MM58539 in Figure 3. Rows generated from the MM58538 are out of phase with Interrupt if selected and at mid point voltage otherwise; levels are $V_{D D}, V_{S S}$ and $V_{D D} / 2$. Columns generated from both the MM58538 and the MM58539 are in phase with Interrupt if selected and out of phase if not selected; levels are $0.32 \mathrm{~V}_{\mathrm{DD}}$ and $0.68 \mathrm{~V}_{\mathrm{DD}}$. Backplanes, i.e., rows, should be addressed sequentially and individually. If the supply voltage has to be altered to optimise LCD contrast or for temperature compensation it is recommended that all positive supply terminals be connected together and the negative supply varied.


FIGURE 3

## LCDO INPUT

This input can be used in two modes:

## 1 Oscillating Mode

When this pin is connected with an external resistor and capacitor in parallel to $V_{S S}$, this input operates as an RC oscillator. This frequency is divided by two to provide a $50 \%$ duty cycle and will then appear at the Interrupt output as a frequency of approximately $1 / R C$, where $R$ should exceed 1 Mohm .
The Interrupt output frequency should be the minimum noflicker frequency (approximately 30 Hz ) multiplied by the number of backplanes used.

## 2 Driven Mode

In this mode, the Interrupt output will follow the waveform input on the LCDO pin.
LCDO of a driven mode device should preferably be connected to the Interrupt output of the previous oscillating device. If driven from an external source, it must be a $50 \%$ $+/-1 \%$ duty cycle waveform to maintain low DC offset on the display.

## MODE DETECTION

The mode of operation is achieved automatically in the following manner. When the circuit is first powered on, an internal power-on-reset signal is generated which primes the mode detect logic. This signal sets all the Row outputs to the Deselected state, all the Column outputs to the Off state and the Interrupt output high. If the circuit is in the Oscillat-
ing mode, the LCDO pin is held low by the external oscillator resistor. If the circuit is in the driven mode, the LCDO pin is held high by the low impedence Interrupt output of the previous device. When the first clock pulse goes to a logic ' 1 ', the level on the LCDO pin is internally latched, which indicates to the rest of the logic whether the circuit is driven or oscillating.
The oscillator on the oscillating device starts as soon as the clock pin goes high.
In the Driven mode, the Interrupt frequency is in phase with the input frequency on LCDO.

## CASCADING

Figure 4 shows an application where two or more LCD drivers are cascaded. Only a single resistor and capacitor are needed to provide frequency control for all circuits. The Interrupt output from the 'master' oscillating circuit is connected to the LCDO input of the other 'slave' circuits, with the 'slave' Interrupt going to the microprocessor. It would also be possible to connect all LCDO inputs to a common drive signal.
The interface to the microprocessor can be done by having a common clock and separate data bus lines or vice versa.


TL/B/5728.4
FIGURE 4. Typical Application Diagram

## MM58539 Multiplexed LCD Driver

## General Description

The MM58539 is a monolithic integrated circuit utilizing CMOS metal-gate, low threshold P - and N -channel devices, which can drive up to 34 columns of a dot matrix LCD array directly under the control of an external processor. The MM58539 should be used with an MM58538 or MM58548 to drive a display that has up to 8 or 16 rows and an arbitrary number of columns. Data is input serially from the microprocessor which will service the drivers in response to an interrupt signal.
The circuit is available in a 40-pin molded dual-in-line package or dice.

## Features

- Drives up to 34 columns
- Used with the MM58538 or MM58548 for expanding to larger displays
- Flexible organization allows any display pattern
- Simple 3 line interface to microprocessor
- Interrupt output
- Low power
- Wide supply voltage range
- On chip oscillator
a Compatible with HLCD 0539


## Applications <br> - Toys and games <br> - Word processor text displays <br> - Automotive dashboards

## Block Diagram



FIGURE 1

Connection Diagrams
Dual-In-Line Package


FIGURE 2

## Absolute Maximum Ratings

Voltage at any input pin<br>Voltage at any display pin<br>Storage Temperature

$V_{D D}-20 V$ to $V_{D D}+0.3 V$
Power Dissipation
250 mW
$\mathrm{V}_{\mathrm{SS}}-0.3 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$
Lead Temperature (Soldering, 10 seconds) $300^{\circ} \mathrm{C}$ $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ Operating Temperature $-40^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$

Electrical Characteristics $\mathrm{T}=25^{\circ} \mathrm{C}$ and $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ unless otherwise noted.

| Parameter |  | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{\text {DD }}$ | Supply Voltage |  | 3 |  | 15 | V |
| IDD | Supply Current |  |  |  | 400 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {IH }}$ | Input High Level | All $V_{\text {DD }}$ | . $75 \mathrm{~V}_{\text {DD }}$ |  | $V_{D D}$ | V |
| $\mathrm{V}_{\text {IL }}$ | Input Low Level | All $V_{\text {DD }}$ | $\mathrm{V}_{\mathrm{DD}}-15$ |  | . $25 \mathrm{~V}_{\mathrm{DD}}$ | V |
| I | Input Leakage |  |  |  | 5 | $\mu \mathrm{A}$ |
| $\mathrm{C}_{1}$ | Input Cap. |  | , |  | 5 | pF |
| $\mathrm{V}_{\mathrm{OH}}$ | Column O/P High | All $V_{\text {DD }}$ |  | . $68 \mathrm{~V}_{\text {DD }}$ |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Column O/P Low | All $\mathrm{V}_{\mathrm{DD}}$ |  | . $32 \mathrm{~V}_{\mathrm{DD}}$ |  | V |
| Voff | Average DC Offset, any display element |  |  |  | 100 | mV |
| RON | Interrupt Output Impedance | $\mathrm{L}_{\mathrm{L}}=100 \mu \mathrm{~A}$ |  |  | 1 | $\mathrm{k} \Omega$ |
| $f$ | Clock Frequency |  | DC |  | 1.5 | MHz |
| $t_{\text {ds }}$ | Data-in Setup Time | Data change to clock fall | 300 |  |  | ns |
| TDH | Data in Hold <br> Time | Clock fall to data change | 100 |  |  | ns |
| $t_{d}$ | LCDO to Int. Out Delay |  | 300 |  |  | ns |
| $t_{\text {r } / 7}$ | Clock Rise/Fall Time |  |  |  | 200 | ns |
| $\mathrm{V}_{\mathrm{IH}}$ | LCDO High Level | All $V_{\text {DD }}$ | . $9 \mathrm{~V}_{\mathrm{DD}}$ |  | $V_{D D}$ | V |
| $\mathrm{V}_{\mathrm{IL}}$ | LCDO Low Level | All $V_{\text {DD }}$ | 0 |  | .1VDD | V |
| $\mathrm{R}_{\text {IN }}$ | LCDO Input Impedance |  | 1 |  | 3 | $M \Omega$ |

## Functional Description

A block diagram of the MM58539 LCD driver is shown in Figure 1. Connection diagrams are shown in Figure 2.

## MICROPROCESSOR INTERFACE

Figure 3 shows some typical waveforms for the microprocessor interface when the MM58539 is used with the MM58538 to provide row and column information. All character or pattern generation is done externally by the processor. Data is loaded into the shift register on the falling edge of the clock. A data logic " 1 " on a coincident row/column causes a segment to be visible. On the next rising edge of the interrupt signal, a parallel transfer from the shift register to the latches occurs and the row and column outputs change accordingly. This Interrupt signal also acts as a refresh request and new data must be loaded before the next Interrupt signal. The output locations correspond to a clockwise advancing shift register. Pin 40 is the last bit of data loaded and pin 7 is the first bit loaded.

## ROW AND COLUMN OUTPUTS

Waveforms for both selected and deselected row and column outputs are shown for an MM58539 together with an MM58538 in Figure 3.
Rows generated from the MM58538 are out of phase with Interrupt if selected and at midpoint voltage otherwise; lovels are $V_{D D}, V_{S S}$ and $V_{D D} / 2$. Columns generated from both the MM58538 and the MM58539 are in phase with Interrupt if selected and out of phase if not selected; levels are $0.32 V_{D D}$ and $0.68 V_{D D}$. Backplanes, ie rows, should be addressed sequentially and individually. If the supply voltage has to be altered to optimise LCD contrast or for temperature compensation it is recommended that all positive supply terminals be connected together and the negative supply varied.


FIGURE 3

## LCDO INPUT

This input can be used in two modes:

## 1. Oscillating Mode

When this pin is connected with an external resistor and capacitor in parallel to $V_{S S}$, this input operates as an RC oscillator. This frequency is divided by two to provide a $50 \%$ duty cycle and will then appear at the Interrupt output as a frequency of approximately 1/RC, where $R$ should exceed $1 \mathrm{M} \Omega$.
The Interrupt output frequency should be the minimum noflicker frequency (approximately 30 Hz ) multiplied by the number of backplanes used.

## 2.Driven Mode

In this mode, the Interrupt output will follow the waveform input on the LCDO pin.
LCDO of a driven mode device should preferably be connected to the Interrupt output of the previous oscillating device. If driven from an external source, it must be a $50 \%$ $+/-1 \%$ duty cycle waveform to maintain low DC offset on the display.

## MODE DETECTION

The mode of operation is achieved automatically in the following manner. When the circuit is first powered on, an internal power-on-reset signal is generated which primes the mode detect logic. This signal sets all the Row outputs to
the Deselected state, all the Column outputs to the Off state and the Interrupt output high. If the circuit is in the Oscillating mode, the LCDO pin is held low by the external oscillator resistor. If the circuit is in the driven mode, the LCDO pin is held high by the low impedance Interrupt output of the previous device. When the first clock pulse goes to a logic "1", the level on the LCDO pin is internally latched, which indicates to the rest of the logic whether the circuit is driven or oscillating.
The oscillator on the oscillating device starts as soon as the clock pin goes high.
In the Driven mode, the Interrupt frequency is in phase with the input frequency on LCDO.

## CASCADING

Figure 4 shows an application where two or more LCD drivers are cascaded. Only a single resistor and capacitor are needed to provide frequency control for all circuits. The interrupt output from the "master" oscillating circuit is connected to the LCDO input of the other "slave" circuits, with the "slave" Interrupt going to the microprocessor. It would also be possible to connect all LCDO inputs to a common drive signal.
The interface to the microprocessor can be done by having a common clock and separate data bus lines or vice versa.


TL/B/6167-4

FIGURE 4. Typical Application Diagram

## MM58540 Multiplexed LCD Driver

## General Description

The MM58540 is a monolithic integrated circuit utilizing CMOS metal-gate, low threshold P and N -channel devices. It can be externally programmed to drive either 32 rows or 32 columns under control of the ROW/COL pin. A high level selects all rows and a low level all columns. Two MM58540s with opposite selections can therefore be used to drive a $32 \times 32$ display. Data can be input serially from the microprocessor provided that CLKEN is high. This is done in response to an interrupt signal.

The circuit is available in either 40-pin molded dual-in-line packages or dice.

## Applications

- Toys and games
- Word processor text displays
- Automotive dashboards


## Block Diagram



TL/B/5604-1

FIGURE 1

## Connection Diagram



FIGURE 2
Order Number MM58540N See NS Package N40A

Absolute Maximum Ratings
Voltage at Any Input Pin Voltage at Any Display Pin
$V_{D D}-20 \mathrm{~V}$ to $V_{D D}+0.3 V$
$\mathrm{V}_{S S}-0.3 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$
Storage Temperature $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$

Power Dissipation
250 mW
Operating Temperature $\quad-40^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$
Lead Temperature (Soldering, 10 seconds) $300^{\circ} \mathrm{C}$

Electrical Characteristics $T_{A}=25^{\circ} \mathrm{C}$ and $\mathrm{V}_{D D}=5 \mathrm{~V}$ unless otherwise noted

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply Voltage, $\mathrm{V}_{\mathrm{DD}}$ |  | 3 |  | 15 | V |
| Supply Current, IDD |  |  |  | 400 | $\mu \mathrm{A}$ |
| Input High Level, $\mathrm{V}_{\mathrm{IH}}$ | All $V_{D D}$ | $0.75 V_{\text {DD }}$ |  | $V_{D D}$ | V |
| Input Low Level, $\mathrm{V}_{1 \mathrm{~L}}$ | All $V_{\text {DD }}$ | $\mathrm{V}_{D D}-15$ |  | $0.25 V_{D D}$ | V |
| - Input Leakage, $\mathrm{I}_{\mathrm{L}}$ |  |  |  | 5 | $\mu \mathrm{A}$ |
| Input Capacitance, $\mathrm{C}_{\text {I }}$ |  |  |  | 5 | pF |
| Row Output High | All $V_{\text {DD }}$ |  |  | $V_{D D}$ | V |
| Row Output Low | All $V_{\text {DD }}$ | $\mathrm{V}_{S S}$ |  |  | V |
| Row Unselected | All $V_{D D}$ |  | $0.5 \mathrm{~V}_{\text {DD }}$ |  | V |
| Column O/P High | All $V_{D D}$ |  | $0.68 \mathrm{~V}_{D D}$ |  | V |
| Column OIP Low | All $V_{D D}$ |  | $0.32 \mathrm{~V}_{\mathrm{DD}}$ |  | V |
| Average DC Offset, Any Display Element |  |  |  | 100 | mV |
| Row and Column Output Impedance | $\mathrm{I}_{\mathrm{L}}=10 \mu \mathrm{~A}$ |  |  | 40 | k $\Omega$ |
| Interrupt Output Impedance | $\mathrm{I}_{\mathrm{L}}=100 \mu \mathrm{~A}$ |  |  | 1 | k $\Omega$ |
| Clock Frequency, f |  | DC |  | 1.5 | MHz |
| Data-In Set-Up Time, $\mathrm{t}_{\text {DS }}$ | Data Change to Clock Fall | 300 |  |  | ns |
| Data-In Hold Time, $\mathrm{t}_{\mathrm{DH}}$ | Clock Fall to Data Change | 100 |  |  | ns |
| LCD $\phi$ to Interrupt Out Delay, $\mathrm{t}_{\mathrm{D}}$ |  | 300 | $\cdot$ |  | ns |
| Clock Rise/Fall Time, $\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}$ |  |  |  | 200 | ns |
| LCD $\phi$ High Level | All $V_{\text {DD }}$ | 0.9 V VD |  | $V_{D D}$ | V |
| LCD $\phi$ Low Level | All $V_{D D}$ | 0 |  | $0.1 V_{D D}$ | V |
| LCD $\phi$ Input Impedance |  | 1 |  | 3 | $\mathrm{M} \Omega$ |

## Functional Description

A block diagram of the MM58540 LCD driver is shown in Figure 1. A connection diagram is shown in Figure 2.

## MICROPROCESSOR INTERFACE

Figure 3 shows some typical waveforms for the microprocessor interface. All character or pattern generation is done externally by the processor. Data is loaded into the shift register on the falling edge of the clock provided that CLKEN is high. A data logic ' 1 ' on a coincident row/column causes a segment to be visible. On the next rising edge of the interrupt signal, a parallel transfer from the shift register to the latches occurs and the row and column outputs change accordingly. This interrupt signal also acts as a refresh request and new data must be loaded before the next interrupt signal. The output locations correspond to a clockwise advancing shift register. Pin 40 is the last bit of data loaded and pin 9 is the first bit loaded.

## ROW AND COLUMN OUTPUTS

Waveforms for both selected and deselected row and column outputs are shown for two separate devices in Figure 3. Rows are out of phase with interrupt if selected and at midpoint voltage otherwise; levels are $\mathrm{V}_{\mathrm{DD}}, \mathrm{V}_{\mathrm{SS}}$ and $V_{D D}$ /2. Columns are in phase with interrupt if selected and out of phase if not selected; levels are $0.32 \mathrm{~V}_{D D}$ and $0.68 \mathrm{~V}_{\mathrm{DD}}$. Backplanes, i.e., rows, should be addressed sequentially and individually. If the supply voltage has to be altered to optimize LCD contrast or for temperature compensation, it is recommended that all positive supply terminals be connected together and the negative supply varied.

## Functional Description (Continued)

## LCD $\phi$ INPUT

This input can be used in two modes:

## 1) Oscillating Mode

When this pin is connected with an external resistor and capacitor in parallel to $V_{S S}$, this input operates as an RC oscillator. This frequency is divided by 2 to provide a $50 \%$ duty cycle and will then appear at the interrupt output as a frequency of approximately $1 / R C$, where $R$ should exceed $1 \mathrm{M} \Omega$.

The interrupt output frequency should be the minimum noflicker frequency (approximately 30 Hz ) multiplied by the number of backplanes used.

## 2) Driven Mode

In this mode, the interrupt output will follow the waveform input on the LCD $\phi$ pin.
LCD $\phi$ of a driven mode device should preferably be connected to the interrupt output of the previous oscillating device. If driven from an external source, it must be a $50 \%$ $\pm 1 \%$ duty cycle waveform to maintain low DC offset on the display.

## MODE DETECTION

The mode of operation is achieved automatically in the following manner. When the circuit is first powered on, an internal power-on-reset signal is generated which primes the mode detect logic. This signal sets all the row outputs
to the deselected state, all the column outputs to the off state and the interrupt output high. If the circuit is in the oscillating mode, the LCD $\phi$ pin is held low by the external oscillator resistor. If the circuit is in the driven mode, the LCD $\phi$ pin is held high by the low impedance interrupt output of the previous devices. When the first clock pulse goes to a logic ' 1 ', the level on the LCD $\phi$ pin is internally latched, which indicates to the rest of the logic whether the circuit is driven or oscillating. The oscillator on the oscillating device starts as soon as the clock pin goes high.

In the driven mode, the interrupt frequency is in phase with the input frequency on LCD $\phi$.

## CASCADING

Figure 4 shows an application where 2 or more LCD drivers are cascaded. Only a single resistor and capacitor are needed to provide frequency control for all circuits. The interrupt output from the 'master' oscillating circuit is connected to the LCD $\phi$ input of the other 'slave' circuits, with the 'slave' interrupt going to the microprocessor. It would also be possible to connect all LCD $\phi$ inputs to a common drive signal.

The interface to the microprocessor can be done by having a common clock and data with separate clock-enable lines or by holding CLKEN high and having a common clock and separate data bus lines or vice-versa.'


FIGURE 3

Functional Description (Continued)


FIGURE 4

National

## MM58548 Multiplexed LCD Driver

## General Description

The MM58548 is a monolithic integrated circuit utilizing CMOS metal-gate, low threshold P and N -channel devices. It drives a 16 -row by 16 -column dot matrix LCD array directly under control of an external microprocessor. The MM58548 can be used with an MM58539 to drive a display that has up to 16 rows and an arbitrary number of columns. Data is input serially from the microprocessor which will service the drivers in response to an interrupt signal.
The circuit is available in either 40 -pin molded dual-in-line packages or dice.

## Features

- Drives up to 16 rows and 16 columns

■ Expandable to larger displays with MM58539

- Flexible organization allows any display pattern
- Simple 3-line interface to microprocessor
- Interrupt output
- Low power

■ Wide supply voltage range

- On-chip oscillator
- Compatible with HLCD 0548


## Applications

- Toys and games
- Word processor text displays
- Automotive dashboards

Block Diagram


Connection Diagram

Dual-In-Line Package


FIGURE 2
Order Number MM58548N See NS Package N40A

## Absolute Maximum Ratings

| Voltage at Any Input Pin | $V_{D D}-20 \mathrm{~V}$ to $V_{D D}+0.3 \mathrm{~V}$ |
| :--- | ---: |
| Voltage at Any Display Pin | $\mathrm{V}_{S S}-0.3 \mathrm{~V}$ to $\mathrm{V}_{D D}+0.3 \mathrm{~V}$ |
| Storage Temperature | $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ |

Power Dissipation
250 mW
Voltage at Any Display Pin
$V_{S S}-0.3 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$
Operating Temperature
$-40^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$
Lead Temperature (Soldering, 10 seconds)
$300^{\circ} \mathrm{C}$

Electrical Characteristics $T_{A}=25^{\circ} \mathrm{C}$ and $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ unless otherwise noted

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply Voltage, $\mathrm{V}_{\mathrm{DD}}$ |  | 3 |  | 15 | V |
| Supply Current, IDD |  |  |  | 400 | $\mu \mathrm{A}$ |
| Input High Level, $\mathrm{V}_{\mathrm{iH}}$ | All $V_{D D}$ | $0.75 V_{D D}$ |  | $V_{D D}$ | V |
| Input Low Level, $\mathrm{V}_{\text {IL }}$ | All $\mathrm{V}_{\mathrm{DD}}$ | $V_{D D}-15$ |  | $0.25 \mathrm{~V}_{\mathrm{DD}}$ | V |
| Input Leakage, $\mathrm{I}_{\mathrm{L}}$ |  |  |  | 5 | $\mu \mathrm{A}$ |
| Input Capacitance, $\mathrm{C}_{1}$ |  |  |  | 5 | pF |
| Row Output High | All $V_{\text {DD }}$ |  |  | $V_{D D}$ | V |
| Row Output Low | All $V_{\text {DD }}$ | $\mathrm{V}_{\text {S }}$ |  |  | V |
| Row Unselected | All $V_{D D}$ |  | $0.5 \mathrm{~V}_{\mathrm{DD}}$ |  | V |
| Column O/P High | All $V_{D D}$ |  | $0.68 \mathrm{~V}_{\mathrm{DD}}$ |  | V |
| Column O/P Low | All $V_{\text {DD }}$ |  | $0.32 \mathrm{~V}_{\mathrm{DD}}$ |  | V |
| Average DC Offset, Any Display Element |  |  |  | 100 | mV |
| Row and Column Output Impedance | $\mathrm{I}_{\mathrm{L}}=10 \mu \mathrm{~A}$ |  |  | 40 | k $\Omega$ |
| Interrupt Output Impedance | $\mathrm{I}_{\mathrm{L}}=100 \mu \mathrm{~A}$ |  |  | 1 | k $\Omega$ |
| Clock Frequency, f |  | DC |  | 1.5 | MHz |
| Data-In Set-Up Time, $\mathrm{t}_{\text {DS }}$ | Data Change to Clock Fall | 300 |  |  | ns |
| Data-In Hold Time, $\mathrm{t}_{\text {DH }}$ | Clock Fall to Data Change | 100 |  |  | ns |
| LCD $\phi$ to Interrupt Out Delay, $\mathrm{t}_{\mathrm{D}}$ |  | 300 |  |  | ns |
| Clock Rise/Fall Time, $\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}$ | - |  |  | 200 | ns |
| LCD $\phi$ High Level | All $V_{D D}$ | $0.9 \mathrm{~V}_{\mathrm{DD}}$ |  | $V_{D D}$ | V |
| LCD $\phi$ Low Level | All $\mathrm{V}_{\mathrm{DD}}$ | 0 |  | $0.1 \mathrm{~V}_{\mathrm{DD}}$ | V |
| LCD $\phi$ Input Impedance |  | 1 |  | 3 | M $\Omega$ |

## Functional Description

A block diagram of the MM58548 LCD driver is shown in Figure 1. A connection diagram is shown in Figure 2.

## MICROPROCESSOR INTERFACE

Figure 3 shows some typical waveforms for the microprocessor interface. All character or pattern generation is done externally by the processor. Data is loaded into the shift register on the falling edge of the clock. A data logic ' 1 ' on a coincident row/column causes a segment to be visible. On the next rising edge of the interrupt signal, a parallel transfer of data from the shift register to the latches occurs and the row and column outputs change accordingly. This interrupt signal also acts as a refresh request and new data must be loaded before the next interrupt signal. The output locations correspond to a clockwise advancing shift register. Pin 40 is the last bit of data loaded and pin 9 is the first bit loaded.

## ROW AND COLUMN OUTPUTS

Waveforms for both selected and deselected row and column outputs are shown in Figure 3. Rows are out of phase with interrupt if selected and at midpoint voltage otherwise; levels are $V_{D D}, V_{S S}$ and $V_{D D} / 2$. Columns are in phase with interrupt if selected and out of phase if not selected; levels are $0.32 \mathrm{~V}_{\mathrm{DD}}$ and $0.68 \mathrm{~V}_{\mathrm{DD}}$. Backplanes; i.e., rows, should be addressd sequentially and individually. If the supply voltage has to be altered to optimize LCD contrast or for temperature compensation, it is recommended that all positive supply terminals be connected together and the negative supply varied.

Functional Description (Continued)


FIGURE 3

## LCD $\phi$ INPUT

This input can be used in two modes:

## 1) Oscillating Mode

When this pin is connected with an external resistor and capacitor in parallel to $\mathrm{V}_{\mathrm{SS}}$, this input operates as an RC oscillator. This frequency is divided by two to provide a $50 \%$ duty cycle and will then appear at the interrupt output as a frequency of approximately $1 / R C$, where $R$ should exceed $1 \mathrm{M} \Omega$.
The interrupt output frequency should be the minimum noflicker frequency (approximately 30 Hz ) multiplied by the number of backplanes used.

## 2) Driven Mode

In this mode, the interrupt output will follow the waveform input on the LCD $\phi$ pin.
LCD $\phi$ of a driven mode device should preferably be connected to the interrupt output of the previous oscillating device. If driven from an external source, it must be a $50 \%$ $\pm 1 \%$ duty cycle waveform to maintain low DC offset on the display.

## MODE DETECTION

The mode of operation is achieved automatically in the following manner. When the circuit is first powered on, an internal power-on-reset signal is generated which primes
the mode detect logic. This signal sets all the row outputs to the deselected state, all the column outputs to the off state and the interrupt output high. If the circuit is in the oscillating mode, the LCD $\phi$ pin is held low by the external oscillator resistor. If the circuit is in the driven mode, the LCD $\phi$ pin is held high by the low impedance interrupt output of the previous device. When the first clock pulse goes to a logic ' 1 ', the level on the LCD $\phi$ pin is internally latched, which indicates to the rest of the logic whether the circuit is driven or oscillating. The oscillator on the oscillating device starts as soon as the clock pin goes high.
In the driven mode, the interrupt frequency is in phase with the input frequency on LCD $\phi$.

## CASCADING

Figure 4 shows an application where 2 or more LCD drivers are cascaded. Only a single resistor and capacitor are needed to provide frequency control for all circuits. The interrupt output from the 'master' oscillating circuit is connected to the LCD $\phi$ input of the other 'slave' circuits, with the 'slave' interrupt going to the microprocessor. It would also be possible to connect all LCD $\phi$ inputs to a common drive signal.

The interface to the microprocessor can be done by having a common clock and data with separate clock-enable lines or by holding CLKEN high and having a common clock and separate data bus lines or vice-versa.

Functional Description (Continued)


FIGURE 4

# MM54HC4511/MM74HC4511 BCD-to-7 Segment Latch/Decoder/Driver 

## General Description

This high speed latch/decoder/driver utilizes microCMOS Technology, 3.5 micron silicon gate P -well CMOS. It has the high noise immunity and low power consumption of standard CMOS integrated circuits, as well as the ability to drive 10 LS-TTL loads. The circuit provides the functions of a 4-bit storage latch, an 8421 BCD-to-seven segment decoder, and an output drive capability. Lamp test (पT), blanking (티), and latch enable (LE) inputs are used to test the display, to turnoff or pulse modulate the brightness of the display, and to store a BCD code, respectively. It can be used with sevensegment light emitting diodes (LED), incandescent, fluorescent, gas discharge, or liquid crystal readouts either directly or indirectly:
Applications include instrument (e.g., counter, DVM, etc.) display driver, computer/calculator display driver, cockpit display driver, and various clock, watch, and timer uses.
The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is speed, function, and pinout compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $V_{C C}$ and ground.

## Features

a Latch storage of input data

- Blanking input
- Lamp test input
- Low power consumption characteristics of CMOS devices
(n Wide operating voltage range: 2 to 6 volts
- Low input current: $1 \mu \mathrm{~A}$ maximum
- Low quiescent current: $80 \mu \mathrm{~A}$ maximum over full temperature range ( 74 Series)


## Connection Diagram

Dual-In-Line Package


## Truth Table

| INPUTS |  |  |  |  |  |  | OUTPUTS |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| LE | B1 | LT | D | C | B | A | a | b | c | d | e | $f$ | g | DISPLAY |
| x | x | 0 | x | X | x | x | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 8 |
| $x$ | 0 | 1 | $\mathbf{x}$ | $x$ | $x$ | $x$ | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |
| 0 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 |
| 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 1 |
| 0 | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 2 |
| 0 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 3 |
| 0 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 4 |
| 0 | 1 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 5 |
| 0 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 6 |
| 0 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 7 |
| 0 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 8 |
| 0 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 9 |
| 0 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |
| 0 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |
| 0 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |
| 0 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |
| 0 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |
| 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |
| 1 | 1 | 1 |  | x | x | x |  |  |  | * |  |  |  | - |

$\mathrm{x}=$ Don't care

* $=$ Depends upon the BCD code applied during the 0 to 1 transition of LE.


Operating Conditions

|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage $\left(V_{C C}\right)$ | 2 | 6 | $V$ |
| DC Input or Output Voltage | 0 | $V_{C C}$ | $V$ |
| $\left(V_{\text {IN }}, V_{\text {OUT }}\right)$ |  |  |  |
| Operating Temperature Range $\left(T_{A}\right)$ |  |  |  |
| MM74HC | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |  |
| ( $\left.\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}\right) \quad \mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}$ |  | 1000 | ns |
|  | $V_{C C}=4.5 \mathrm{~V}$ | 500 | ns |
| $V_{C C}=6.0 \mathrm{~V}$ |  | 400 | ns |

## DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\text {IH }}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $V_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| VOH | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 7.5 \mathrm{~mA} \\ & \|\mathrm{IOUT}\| \leq 9.75 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{array}{r} 3.98 \\ 5.48 \\ \hline \end{array}$ | $\begin{array}{r} 3.84 \\ 5.34 \\ \hline \end{array}$ | $\begin{aligned} & 3.7 \\ & 5.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & v \\ & v \end{aligned}$ |
| VOL | Maximum Low Level Output Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \mid \text { lout } \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \mid \text { lout } \mid \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & v \\ & v \end{aligned}$ |
| In | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| ICc | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & I_{O U T}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " $\mathrm{J}^{\prime}$ package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.

Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{I H}$ and $\mathrm{V}_{I L}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathrm{IH}}$ value at 5.5 V is 3.85 V .) The worst case leakage current (IIN $\mathrm{I}_{\mathrm{CC}}$, and $\mathrm{IOz}^{2}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{t}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Llmit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {PHL }}$, $\mathrm{t}_{\text {PLH }}$ | Maximum Propagation <br> Delay from Inputs A thru D to any Output |  | 60 | 120 | ns |
| $\mathrm{t}_{\text {PHL, }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay from $\bar{B}$ It to any Output |  | 60 | 120 | ns |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay from $\overline{\mathrm{LT}}$ to any Output |  | 60 | 120 | ns |
| ts | Minimum Setup Time Inputs A thru D to LE |  | 10 | 20 | ns |
| $\mathrm{t}_{\mathrm{H}}$ | Minimum Hold Time Inputs A thru D to LE |  | -3 | 0 | ns |
| ${ }_{\text {t }}$ W | Minimum Pulse Width for LE |  |  | 16 | ns |

AC Electrical Characteristics $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6$ ns (unless otherwise specified)

| Symbol | Parameter | Conditlons | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| ${ }^{\text {tPHL, }}$ tPLH | Maximum Propagation Delay from Inputs A thru D to any Output | $\begin{aligned} & \mathrm{LE}=\mathrm{OV} \\ & \overline{\mathrm{LT}}=\mathrm{V}_{\mathrm{CC}} \\ & \overline{\mathrm{BI}}=\mathrm{V}_{\mathrm{CC}} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{gathered} 300 \\ 60 \\ 51 \\ \hline \end{gathered}$ | $\begin{aligned} & 600 \\ & 120 \\ & 102 \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline 756 \\ & 151 \\ & 129 \\ & \hline \end{aligned}$ | $\begin{aligned} & 894 \\ & 179 \\ & 152 \\ & \hline \end{aligned}$ | ns <br> ns <br> ns |
| ${ }^{\text {tPHL, }}$ tPLH | Maximum Propagation Delay from $\overline{\mathrm{BI}}$ to any Output | $\overline{\mathrm{LT}}=\mathrm{V}_{C C}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 300 \\ 60 \\ 51 \end{gathered}$ | $\begin{aligned} & 600 \\ & 120 \\ & 102 \\ & \hline \end{aligned}$ | $\begin{aligned} & 756 \\ & 151 \\ & 129 \end{aligned}$ | $\begin{aligned} & 894 \\ & 179 \\ & 152 \\ & \hline \end{aligned}$ | ns <br> ns <br> ns |
| ${ }^{\text {tPHL, }}$ tPLH | Maximum Propagation Delay from $\overline{L T}$ to any Output | $\overline{\mathrm{BI}}=0 \mathrm{~V}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{gathered} 300 \\ 60 \\ 51 \\ \hline \end{gathered}$ | $\begin{aligned} & 600 \\ & 120 \\ & 102 \\ & \hline \end{aligned}$ | $\begin{aligned} & 756 \\ & 151 \\ & 129 \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline 894 \\ & 179 \\ & 152 \\ & \hline \end{aligned}$ | ns <br> ns <br> ns |
| ts | Minimum Setup Time Inputs A thru D to LE |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 100 \\ & 20 \\ & 17 \\ & \hline \end{aligned}$ | $\begin{array}{r} 126 \\ 25 \\ 21 \\ \hline \end{array}$ | $\begin{aligned} & 149 \\ & 30 \\ & 25 \\ & \hline \end{aligned}$ | ns <br> ns ns |
| ${ }_{\text {t }}^{\mathrm{H}}$ | Minimum Hold Time Inputs A thru D to LE | , | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | 0 0 0 | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | ns <br> ns <br> ns |
| tw | Minimum Pulse Width for LE |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 80 \\ & 16 \\ & 14 \end{aligned}$ | $\begin{gathered} 100 \\ 20 \\ 17 \\ \hline \end{gathered}$ | $\begin{aligned} & 120 \\ & 24 \\ & 20 \end{aligned}$ |  |
| $t_{r}, t_{t}$ | Maximum Input Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{array}{r} 1000 \\ 500 \\ 400 \\ \hline \end{array}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \\ \hline \end{gathered}$ | $\begin{array}{r} 1000 \\ 500 \\ 400 \\ \hline \end{array}$ | ns ns ns |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) |  |  |  |  |  |  | pF |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

- Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no toad dynamic current consumption, $I_{S}=C_{P D} V_{C C}{ }^{f+I_{C C} .}$
Note 6: Refer to back of section 1 for Typical MM54/74HC AC Switching Waveforms and Test Circuits.


## INPUTS

A, B, C, D (Pins 7, 1, 2, 6)—BCD data inputs. $A$ (pin 7) is the least-significant data bit and $D$ (pin 6 ) is the most significant bit. Hexadecimal data A-F at these inputs will cause the outputs to assume a logic low, offering an alternate method of blanking the display.

## OUTPUTS

a-g-Decoded, buffered outputs. These outputs, unlike the 4511, have CMOS drivers, which will produce typical CMOS output voltage levels.

## Output Characteristics $\left(\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}\right)$



TL/F/5373-2
-The expected minimum curves are not guarantees, but are design aids.

## Typical Applications



Typical Common Cathode LED Connection

## CONTROLS

$\overline{B l}$ (Pin 4)—Active-low display blanking input. A logic low on this input will cause all outputs to be held at a logic low, thereby blanking the display. LT is the only input that will override the BI input.
$\overline{\mathrm{LT}}$ (Pin 3)-Active-low lamp test. A low logic level on this input causes all outputs to assume a logic high. This input allows the user to test all segments of a display, with a single control input. This input is independent of all other inputs.
LE (Pin 5)-Latch enable input. This input controls the 4-bit transparent latch. A logic high on this input latches the data present at the $A, B, C$ and $D$ inputs; a logic low allows the data to be transmitted through the latch to the decoder.


TL/F/5373-3


TL/F/5373-5
Incandescent Bulb Driving Circuit


Display


Segment Identification


TL/F/5373-8

## MM54HC4543/MM74HC4543 BCD-to-7 Segment Latch/ Decoder/Driver for Liquid Crystal Displays

## General Description

The MM54HC4543/MM74HC4543 BCD-to-7 segment latch/decoder/driver utilize microCMOS Technology, 3.5 micron silicon gate P -well CMOS, and can be used either as a high speed decoder or as a display driver. This circuit contains a 4-bit latch, BCD-to-7 segment decoder, and 7 output drivers. Data. on the input pins flow through to the output when the LATCH ENABLE (LE) is high and is latched on the high to low transition of the LE input. The PHASE input (PH) controls the polarity of the 7 segment outputs. When PH is low the outputs are true 7 segment, and when PH is high the outputs are inverted 7 segment. When the PHASE input is driven by a liquid crystal display (LCD) backplane waveform the segment pins output the correct segment waveform for proper LCD AC drive voltages.
In addition a BLANKING INPUT (BI) is provided, which will blank the display.

## Connection Diagram

Dual-In-Line Package


The MM54HC4543/MM74HC4543 are functionally and pinout equivalent to the CD4543BC/CD4543BM and the MC14543BA/MC14543BC. All inputs are protected from damage due to static discharge by diodes to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

■ Typical propagation delay: 60 ns

- Supply voltage range: 2-6V
- Maximum input current: $1 \mu \mathrm{~A}$
- Maximum quiescent supply current: $80 \mu \mathrm{~A}(74 \mathrm{HC})$
- Display blanking
- Low dynamic power consumption


## Truth Table



X-don't care
$\dagger=$ same as above combinations

* = for liquid crystal readouts, apply a square wave to Ph.
"* = depends upon the BCD code previously applied when LE-H
Display Format


| Absolute Maximum Ratings (Notes 1 \& 2) |  |
| :---: | :---: |
| Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) | -0.5 to +7.0 V |
| DC Input Voltage ( $\mathrm{V}_{\mathrm{IN}}$ ) | -1.5 to $\mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V}$ |
| DC Output Voltage (VOUT) -0.5 | -0.5 to $\mathrm{V}_{C C}+0.5 \mathrm{~V}$ |
| Clamp Diode Current (lik, lok) | $\pm 20 \mathrm{~mA}$ |
| DC Output Current, per pin (IOUT) | $\pm 25 \mathrm{~mA}$ |
| DC V ${ }_{\text {CC }}$ or GND Current, per pin (lcc) | $\pm 50 \mathrm{~mA}$ |
| Storage Temperature Range (TSTG) -65 | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Power Dissipation (PD) (Note 3) | 500 mW |
| Lead Temperature ( $\mathrm{T}_{\mathrm{L}}$ ) (Soldering 10 seconds) | conds) $\quad 260^{\circ} \mathrm{C}$ |

## Operating Conditions

|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage $\left(V_{C C}\right)$ | 2 | 6 | V |
| DC Input or Output Voltage | 0 | $V_{C C}$ | V |
| $\left(V_{\text {IN }}, V_{\text {OUT }}\right)$ |  |  |  |
| Operating Temperature Range $\left(T_{A}\right)$ |  |  |  |
| MM74HC | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |  |
| $\left(t_{r}, t_{t}\right) \quad V_{C C}=2.0 \mathrm{~V}$ |  | 1000 | ns |
| $V_{C C}=4.5 \mathrm{~V}$ |  | 500 | ns |
| $V_{C C}=6.0 \mathrm{~V}$ |  | 400 | ns |

DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Condltions | $\mathrm{V}_{\text {cc }}$ | $\mathrm{T}_{\text {A }}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $V_{\text {IH }}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{array}{r} 1.5 \\ .3 .15 \\ 4.2 \end{array}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| V OH | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 20 \mu A \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 0.4 \mathrm{~mA} \\ & \left\|I_{\text {OUT }}\right\| \leq 0.52 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Output Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|l_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{array}{r} 0.1 \\ 0.1 \\ 0.1 \end{array}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & V_{\text {IN }}=V_{\text {IH }} \text { or } V_{\mathrm{ILL}} \\ & \mid \mathrm{IOUT} \leq 0.4 \mathrm{~mA} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 0.52 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & v \\ & v \end{aligned}$ |
| In | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| Icc | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & I_{O U T}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voitages ( $\mathrm{VOH}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $V_{I H}$ and $V_{I L}$ occur at $V_{C C}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $V_{I H}$ value at 5.5 V is 3.85 V .) The worst case leakage current (liN. ( Cc , and $\mathrm{I}_{\mathrm{Oz}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

## AC Electrical Characteristics

$V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed <br> Limit | Units |
| :--- | :--- | :---: | :---: | :---: | :---: |
| $t_{\text {PHL }}$ tpLH | Maximum Propagation <br> Delay Data LE, BI,PH to Output |  | 60 | 100 | ns |
| $\mathrm{ts}_{\mathrm{S}}$ | Minimum Setup Time <br> LE to Data |  |  | 20 | ns |
| $\mathrm{t}_{\mathrm{H}}$ | Minimum Hold Time <br> Data to LE |  |  | 10 | ns |
| $t_{W}$ | Minimum LE Pulse Width |  |  | 16 | ns |

AC Electrical Characteristics $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{t}}=6$ ns (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{t}_{\text {PHL, }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation |  | 2.0 V | 300 | 600 | 760 | 895 | ns |
|  | Delay Data LE, PH, BI to Output |  | 4.5 V | 60 | 120 | 151 | 179 | ns |
|  |  |  | 6.0 V | 51 | 102 | 129 | 152 | ns |
| ts | Minimum Setup Time |  | 2.0 V |  | 100 | 125 | 150 | ns |
|  |  |  | 4.5 V |  | 20 | 25 | 30 | ns |
|  |  |  | 6.0 V |  | 17 | 21 | 25 | ns |
| $\mathrm{t}_{\mathrm{H}}$ | Minimum Hold Time |  | 2.0 V |  | 50 | 63 | 75 | ns |
|  | Data to LE |  | 4.5 V |  | 10 | 13 | 15 | ns |
|  |  |  | 6.0 V |  | 9 | 11 | 13 | ns |
| $t_{\text {w }}$ | Minimum LE Pulse Width |  | 2.0 V |  | 80 | 100 | 120 | ns |
|  |  |  | 4.5 V |  | 16 | 20 | 24 | ns |
|  |  |  | 6.0 V |  | 14 | 17 | 20 | ns |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation |  |  |  |  |  |  | pF |
|  | Capacitance (Note 5) |  |  |  |  |  |  |  |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input |  |  | 5 | 10 | 10 | 10 | pF |
|  | Capacitance |  |  |  |  |  |  |  |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+l_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to back of section 1 for Typical MM54/74HC AC Switching Waveforms and Test Circuits.


Typical Applications


## Section 9 <br> RAMs

## Introduction

National's CMOS static RAMs utilize microCMOS technology and may be used with CMOS logic, microprocessors, custom LSI and other semiconductor products to optimize system speed/power trade-offs. Synchronous operation is provided by on-chip address latches. Static RAM products also provide data retention at 2 V .

## NMC6164 $8192 \times 8$-Bit Static RAM

## General Description

The NMC6164 is a 8192 -word by 8 -bit new generation static RAM. It is fabricated with National's proprietary microCMOS double-polysilicon technology which combines high performance and high density with low power consumption and excellent reliability.
The NMC6164 is designed to operate with a single 5 V power supply with $\pm 10 \%$ tolerance. Additional battery back-up operation is available (LP version).
Packaging is in a standard 28 -pin DIP and is available in both plastic and CERDIP. It is pin compatible with the 64 k EPROM.

In addition to the inputs and outputs being TTL compatible, the outputs are aiso CMOS compatible in that capacitive loads are driven to $V_{C C}$ or $V_{S S}$.

## Features

(. Single power supply: $5 \mathrm{~V} \pm 10 \%$

- High speed: fast access time $100 \mathrm{~ns} / 120 \mathrm{~ns} / 150 \mathrm{~ns}$ max
- Equal access and cycle time
- Completely static RAM: No clock or timing strobe required
- Low standby power and low power operation Standby: $10 \mu \mathrm{~W}$ typ Operation: $15 \mathrm{~mW} / \mathrm{MHz}$
- Battery back-up operation available (LP)
- Common data input and output, TRI-STATE ${ }^{\circledR}$ output
- TTL compatible: all inputs and outputs
- CMOS compatible: outputs drive capacitive loads to $V_{C C}$ or $V_{S S}$
(1 Standard 28-pin package configuration
- Pin compatible with 64k EPROM
- Data retention supply voltage: $2 \mathrm{~V}-5.5 \mathrm{~V}$

Block and Connection Diagrams


Dual-In-Line Package


Order Number NMC6164J or NMC6164N
See NS Package J28A or N28B

Absolute Maximum Ratings

## Recommended DC Operating Conditions



DC Electrical Characteristics at recommended operating conditions

| Symbol |  | Parameter | Conditions | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $I_{L I}$ |  | Input Leakage Current | $V_{\text {IN }}=V_{S S}$ to $V_{C C}$ | -2 | 2 | $\mu \mathrm{A}$ |
| ILO |  | Output Leakage Çurrent | $\begin{aligned} & \overline{\mathrm{CS1}}=\mathrm{V}_{1 \mathrm{H}} \text { or } \mathrm{CS2}=\mathrm{V}_{\mathrm{IL}} \text { or } \mathrm{OE}=\mathrm{V}_{1 \mathrm{H}} \\ & \mathrm{~V}_{1 / \mathrm{O}}=\mathrm{V}_{S S} \text { to } \mathrm{V}_{\mathrm{CC}} \end{aligned}$ | -2 | 2 | $\mu \mathrm{A}$ |
| ICC |  | Active Quiescent Current | All Inputs at TTL Levels $\overline{\mathrm{CS} 1}=\mathrm{V}_{\mathrm{IL}}, \mathrm{TTL}$ or $\mathrm{CS} 2=\mathrm{V}_{\mathrm{IH}}, \mathrm{TTL}$ $I_{1 / O}=0 \mathrm{~mA}$ |  | 25 | mA |
| Icc | P | Active Quiescent Current | All Inputs at CMOS Levels$\begin{aligned} & \mathrm{CS1}=\mathrm{V}_{\mathrm{IL}}, \mathrm{CMOS} \text { or } \mathrm{CS} 2=\mathrm{V}_{\mathrm{IH}}, \mathrm{CMOS} \\ & \mathrm{I}_{\mathrm{IIO}}=0 \mathrm{~mA} \end{aligned}$ |  | 2 | mA |
|  | LP |  |  |  | 100 | $\mu \mathrm{A}$ |
| Icc1 |  | Average Operating Current | Duty Cycle $=100 \%$, All Inputs at TTL Levels, $\overline{\mathrm{CS1}}=\mathrm{V}_{\mathrm{IL}}, \mathrm{CS} 2=\mathrm{V}_{\mathrm{IH}}$ <br> TTL <br> CMOS |  | $\begin{aligned} & 60 \\ & 40 \end{aligned}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ |
| $I_{S B}$ | P | Standby Power Supply Current | $\begin{aligned} & \overline{\mathrm{CS1}}=\mathrm{V}_{\mathrm{IH}}, \mathrm{TTL} \text { or } \mathrm{CS} 2=\mathrm{V}_{\mathrm{IL}}, \mathrm{TTL} \\ & I_{I / O}=0 \mathrm{~mA} \end{aligned}$ |  | 4 | mA |
|  | LP |  |  |  | 2 | mA |
| $\mathrm{I}_{\text {SB1 }}$ | P | Standby Power Supply Current | $\begin{aligned} & \overline{\mathrm{CS1}}=\mathrm{V}_{\mathrm{IH}}, \mathrm{CMOS} \\ & \mathrm{CS2}=\mathrm{V}_{\mathrm{IH}}, \text { CMOS or } V_{\mathrm{IL}}, \text { CMOS } \end{aligned}$ |  | 2 | mA |
|  | LP |  |  |  | 100 | $\mu \mathrm{A}$ |
| $i_{\text {SB2 }}$ | P | Standby Power Supply Current | $\mathrm{CS} 2=\mathrm{V}_{\text {IL }}, \mathrm{CMOS}$ |  | 2 | mA |
|  | LP |  |  |  | 100 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {OL }}$ |  | Output Low Voltage, TTL | $\mathrm{I}_{\mathrm{OL}}=2.1 \mathrm{~mA}$ |  | 0.4 | V |
|  |  | Output Low Voltage, CMOS | $\mathrm{l}_{\mathrm{OL}}= \pm 10 \mu \mathrm{~A}$ | -0.2 | 0.2 | V |
| $\mathrm{V}_{\mathrm{OH}}$ |  | Output High Voltage, TTL | $\mathrm{I}_{\mathrm{OH}}=-1.0 \mathrm{~mA}$ | 2.4 |  | V |
|  |  | Output High Voltage, CMOS | $\mathrm{I}_{\mathrm{OH}}= \pm 10 \mu \mathrm{~A}$ | $\mathrm{V}_{C C}-0.2$ | $V_{C C}+0.2$ | V |

## Capacitance

| Symbol | Parameter | Conditions | Max | Units |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{IN}}$ | Input Capacitance | $\mathrm{V}_{1 \mathrm{~N}}=0 \mathrm{~V}($ Note 5$)$ | 6 | pF |
| $\mathrm{C}_{1 / O}$ | Input/Output Capacitance | $\mathrm{V}_{1 / 0}=0 \mathrm{~V}($ Note 5$)$ | 8 | pF |

## AC Electrical Characteristics (Note 1)

| Symbol | Parameter | $\begin{aligned} & \text { NMC6164 } \\ & \text { P(LP) }-10 \end{aligned}$ |  | $\begin{aligned} & \text { NMC6164 } \\ & \text { P(LP) }-12 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & \text { NMC6164 } \\ & \text { P(LP) }-15 \end{aligned}$ |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Max | Min | Max | Min | Max |  |
| READ CYCLE (Note 4) |  |  |  |  |  |  |  |  |
| $\mathrm{t}_{\text {RC }}$ | Read Cycle Time | 100 | . | 120 |  | 150 |  | ns |
| $t_{\text {AA }}$ | Address Access Time |  | 100 |  | 120 |  | 150 | ns |
| ${ }^{\text {c }} \mathrm{CO1}$ | Chip Selection ( $\overline{\mathrm{CS} 1}$ ) to Output |  | 100 |  | 120 |  | 150 | ns |
| ${ }^{\text {co2 }}$ | Chip Selection (CS2) to Output |  | 100 |  | 120 |  | 150 | ns |
| $t_{\text {toe }}$ | Output Enable ( $\overline{\mathrm{OE}}$ ) to Output Valid |  | 50 |  | 60 |  | 70 | ns |
| $t_{121}$ | Chip Selection (CS1) to Output in Low Z | 10 |  | 10 |  | 15 |  | ns |
| $\mathrm{t}_{172}$ | Chip Selection (CS2) to Output in Low $Z$ | 10 |  | 10 |  | 15 |  | ns |
| $\mathrm{t}_{\mathrm{OL}}$ | Output Enable ( $\overline{\mathrm{OE}}$ ) to Output in Low $\mathbf{Z}$ | 5 |  | 5 |  | 5 |  | ns |
| $\mathrm{t}_{\mathrm{HZ1}}$ | Chip Deselection ( $\overline{\mathrm{CS} 1}$ ) to Output in $\mathrm{Hi}-\mathrm{Z}$ (Notes 2 and 3)' | 0 | 35 | 0 | 40 | 0 | 50 | ns |
| $\mathrm{t}_{\mathrm{HZ2}}$ | Chip Deselection (CS2) to Output in $\mathrm{Hi}-\mathrm{Z}$ (Notes 2 and 3) | 0 | 35 | 0 | 40 | 0 | 50 | ns |
| $\mathrm{t}_{\mathrm{OHz}}$ | Output Disable (可E) to Output in Hi-Z (Notes 2 and 3) | 0 | 35 | 0 | 40 | 0 | 50 | ns |
| toha | Output Hold from Address Change | 10 |  | 10 |  | 15 |  | ns |
| WRITE CYCLE |  |  |  |  |  |  |  |  |
| tive | Write Cycle Time | 100 |  | 120 |  | 150 |  | ns |
| ${ }^{1} \mathrm{CW}$ | Chip Selection to End of Write (Note 10) | 80 |  | 85 |  | 100 |  | ns |
| $t_{\text {AS }}$ | Address Set-Up Time (Note 7) | 0 |  | 0 |  | 0 |  | ns |
| $t_{\text {AW }}$ | Address Valid to End of Write | 80 |  | 85 |  | 100 |  | ns |
| $t_{\text {WP }}$ | Write Pulse Width | 60 |  | 70 |  | 90 |  | ns |
| ${ }^{\text {W WR1 }}$ | Write Recovery Time (Note 8) | 0 |  | 5 |  | 10 |  | ns |
| $t_{\text {WR2 }}$ | Write Recovery Time from CS2 (Note 8) | 0 |  | 5 |  | 10 |  | ns |
| $t_{\text {WHz }}$ | Beginning of Write to Output in $\mathrm{Hi}-\mathrm{Z}$ (Notes 9 and 13) | 0 | 35 | 0 | 40 | 0 | 50 | ns |
| ${ }_{\text {t }}$ W | Data Valid to Write Time Overlap | 35 |  | 40 |  | 50 |  | ns |
| $\mathrm{t}_{\mathrm{DH}}$ | Data Hold from End of Write | 0 |  | 0 |  | 0 |  | ns |
| $\mathrm{t}_{\mathrm{OHZ}}$ | Output Disable ( $\overline{\mathrm{OE}}$ ) to Output in $\mathrm{Hi}-\mathrm{Z}$ | 0 | 35 | 0 | 40 | 0 | 50 | ns |
| tow | Output Active from End of Write (Notes 11 and 12) | 5 |  | 5 |  | 10 |  | ns |

Note 1: $A C$ test conditions $T_{A}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C} . V_{C C}=5 \mathrm{~V} \pm 10 \%$.
Note 2: $\mathrm{t}_{\mathrm{HZ}}$ and I OHZ are defined as the time at which the outputs achieve the open circuit condition and are not referenced to output voltage levels.
Note 3: At any given temperature and voltage condition, $t_{\text {HZMAX }}$ is less than $t_{\text {LZMIN }}$, both for a given device and from device to device.
Note 4: $\overline{W E}$ is high for read cycle.
Note 5: $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}$. This parameter is sampled and not $100 \%$ tested.
Note 6: A write occurs during the overlap (tWP) of a low $\overline{\mathrm{CS} 1}$ and a high CS2 and a low $\overline{\mathrm{WE}}$.
Note 7: t AS is measured from the address changes to the beginning of the write.
Note 8: tWR is measured from the earliest of $\overline{C S 1}$ or $\overline{W E}$ going high or CS2 going low to the end of write cycle.
Note 9: During this period, $I / O$ pins are in the output state, therefore the input signals of opposite phase to the outputs must not be applied.
Note 10: If the $\overline{C S 1}$ low transition occurs simultaneously with the $\overline{W E}$ low transition or after the $\overline{W E}$ transition, the outputs will remain in a Hi-Z state.
Note 11: DOUT is the same phase of write data of this write cycle.
Note 12: DOUT is the read data of next address.
Note 13: If $\overline{C S 1}$ is low and CS2 is high during this period, IIO pins are in the output state. At this time, the data input signals of opposite phase to the outputs must not be applied.
Note 14: CS2 controls the addresş buffers, $\overline{W E}$ buffer, $\overline{C S 1}$ buffer, $D_{I N}$ buffer and $\overline{O E}$ buffer. When CS2 controls the data retention mode, $V_{I N}$ level (address, $\overline{W E}, \overline{C S 1}, \overline{O E}$ ) can be in the high impedance state. When $\overline{C S 1}$ controls the data retention mode, CS2 must be at $V_{I H}, C M O S$. All other input levels (address, $\bar{W} E$, //O) can be in the high impedance state.

## Low Vcc Data Retention

| Symbol | Parameter | Conditions | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| VR1 | $\mathrm{V}_{\mathrm{CC}}$ for Data Retention | $\overline{\mathrm{CS}}>\mathrm{V}_{\mathrm{IH}}, \mathrm{CMOS}$ $\mathrm{CS} 2>\mathrm{V}_{\mathrm{IH}}$, CMOS | 2.0 |  | V |
| $\mathrm{V}_{\text {DR2 }}$ | $V_{\text {CC }}$ for Data Retention | $\mathrm{CS} 2<\mathrm{V}_{\text {IL }}, \mathrm{CMOS}$ | 2.0 |  | V |
| $I_{\text {CCDR1 }}$ | Data Retention Current (Note 14) | $\begin{aligned} & V_{C C}=3.0 \mathrm{~V}, \\ & \mathrm{CS1}>\mathrm{V}_{1 \mathrm{H}}, \mathrm{CMOS} \\ & \mathrm{CS} 2>\mathrm{V}_{1 \mathrm{H}}, \mathrm{CMOS} \end{aligned}$ |  | 60 | $\mu \mathrm{A}$ |
| $I_{\text {CCDR2 }}$ | Data Retention Current (Note 14) | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=3.0 \mathrm{~V}, \\ & \mathrm{CS} 2<\mathrm{V}_{\mathrm{IL}}, \mathrm{CMOS} \end{aligned}$ |  | 60 | $\mu \mathrm{A}$ |
| ${ }^{t_{\text {CDR }}}$ | Chip Deselect to Data Retention Time | See Retention Waveform | 0 |  | ns |
| $\mathrm{t}_{\mathrm{R}}$ | Operation Recovery Time | See Retention Waveform | $\mathrm{t}_{\mathrm{RC}}$ |  | ns |

## Truth Table

| Mode | WE | CS1 | CS2 | $\overline{O E}$ | 110 | Current |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Not Selected (Power Down) | * | H | * | * | Hi-Z | $I_{S B}, I_{\text {SB } 1}$ |  |
|  | * | * | L | * | Hi-Z | $I_{\text {SB }}, I_{\text {SB2 }}$ |  |
| Output Disabled | H | L | H | H | Hi-Z | $\mathrm{I}_{\mathrm{CC}}, \mathrm{I}_{\mathrm{CC} 1}$ |  |
| Read | H | L | H | L | Dout | I cc, I lc 1 |  |
| Write | L | L. | H | H | $\mathrm{D}_{\text {IN }}$ | $\mathrm{I}_{\mathrm{cc},} \mathrm{I}_{\mathrm{cC}}$ | Write Cycle 1 |
|  | L | L | H | L | $\mathrm{D}_{\text {IN }}$ | $\mathrm{I}_{\mathrm{cc},} \mathrm{I} \mathrm{CCI}$ | Write Cycle 2 |

* Don't care (H or L)


## Low Vcc Data Retention Waveforms

No. 1 (CS1 Controlled)


TL/D/5287.3

No. 2 (CS2 Controlled)


Timing Waveforms

Write Cycle 1 ( $\overline{\mathrm{OE}}$ Clocked)


Write Cycle 2 ( $\overline{\mathrm{OE}}$ Low Fixed)


Timing Waveforms (Continued)


TL/D/5287.7

Section 10 PROMs

## Introduction

When considering replacing existing NMOS EPROMs with the new CMOS memories in any system, one advantage overshadows all others: significantly reduced power consumption. For example, the maximum active current rating for a 16 k NMOS EPROM is 100 mA . The equivalent CMOS EPROM of equal size and speed has a maximum rating of one tenth of this. The surprising aspect is that this smaller power drain does not increase with increases in memory density.
When the density of the memory is increased, the NMOS EPROMs draw more power, but CMOS EPROMs do not, as shown in Figure 10-1. This is achieved because the CMOS EPROMs only draw current when their inputs or outputs switch, so 16 k CMOS EPROMs can be replaced with 32 k or even 64k EPROMs with no detectable increase in power consumption.

National's CMOS EPROMs use less dynamic standby power and also less read/write power. This results from the connection of chip enable $(\overline{\mathrm{CE}})$ to extra transistors in
the address and control inputs. If $\overline{\mathrm{CE}}$ is not active, these transistors are OFF and no current flows-regardless of changing states on the inputs.

The difference in typical ratings is even more dramatic. When the memory is not selected, it is in the standby mode and draws minimum current. The maximum standby current for a typical 16 k NMOS EPROM is 10 mA . The equivalent CMOS device has a maximum standby current rating of $1 \mu \mathrm{~A}: 1 / 1000$ th of the NMOS rating.

## CMOS-NMOS INTERFACE COMPATIBILITY

National's CMOS EPROMs are designed to be compatible with NMOS EPROMs in pinout, drive capability and access speed. This allows direct replacement in systems where power consumption has grown to excessive levels with no penalty at all in performance.


FIGURE 10.1. Power-Drain Dependence on Memory Density

| Parameter/Order Number | NMC27C16.35 | NMC27C16-45 <br> NMC27C16H-45 |
| :---: | :---: | :---: |
| Access Time (ns) | 350 | 450 |
| $V_{\text {CC }}$ Power Supply | $5 \mathrm{~V} \pm 5 \%$ | $5 \mathrm{~V} \pm 5 \%$ |

## General Description

The NMC27C16 is a high speed 16k UV erasable and electrically reprogrammable CMOS EPROM, ideally suited for applications where fast turnaround, pattern experimentation and low power consumption are important requirements.

The NMC27C16 is packaged in a 24 -pin dual-in-line package with transparent lid. The transparent lid allows the user to expose the chip to ultraviolet light to erase the bit pattern. A new pattern can then be written into the device by following the programming procedure.

This EPROM is fabricated with the reliable, high volume, time proven, microCMOS silicon gate technology.

## Features

- Access time down to 350 ns
- Low CMOS power consumption

Active power: 26.25 mW max
Standby power: 0.53 mW max ( $98 \%$ savings)

- Performance compatible to NSC800 ${ }^{\text {TM }}$ CMOS microprocessor
- Single $5 V$ power supply
- Extended temperature range available (NMC27C16E-45), $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$, $450 \mathrm{~ns} \pm 5 \%$ power supply
- 10 ms programming available (NMC27C16H-45), an $80 \%$ time savings
- Pin compatible to MM2716 and National's higher density EPROMs
- Static-no clocks required
- TTL compatible inputs/outputs
- TRI-STATE ${ }^{\text {® }}$ output

Block and Connection Diagrams

Pin Names

| $A 0-A 14$ | Addresses |
| :--- | :--- |
| $\overline{\mathrm{CE}}$ | Chip Enable |
| $\overline{\mathrm{OE}}$ | Output Enable |
| $\mathrm{O}_{0}-\mathrm{O}_{7}$ | Outputs |
| $\overline{\mathrm{PGM}}$ | Program |
| NC | No Connect |


| $\begin{gathered} 27 \mathrm{C} 256 \\ 27256 \end{gathered}$ | $\begin{gathered} 27 C 128 \\ 27128 \end{gathered}$ | $\begin{gathered} 27 C 64 \\ 2764 \end{gathered}$ | $\begin{gathered} 27 C 32 \\ 2732 \end{gathered}$ |
| :---: | :---: | :---: | :---: |
| $V_{\text {pp }}$ | Vpp | Vpp |  |
| A12 | A12 | A12 |  |
| A7 | A7 | A7 | A7 |
| A5 | A6 | A6 | A6 |
| A5 | As | A5 | A5 |
| A4 | A 4 | A4 | A4 |
| A3 | A3 | A3 | A3 |
| A2 | A2 | A2 | A2 |
| A1 | ${ }^{\text {A }}$ | A1 | A1 |
| AO | A0 | A0 | A0 |
| $\mathrm{O}_{0}$ | 00 | $0_{0}$ | 00 |
| 01 | 01 | 01 | $0_{1}$ |
| $\mathrm{O}_{2}$ | 02 | $\mathrm{O}_{2}$ | 02 |
| GND | GND | GND | GND |




NS Package Number J24A•Q
Note: National's socket compatible EPROM pin configurations are shown in the blocks adjacent to the NMC27C16 pins.

Absolute Maximum Ratings (Note 1)

Temperature Under Bias
$-10^{\circ} \mathrm{C}$ to $+80^{\circ} \mathrm{C}$
Storage Temperature
All Input Voltages with Respect to Ground
All Output Voltages with Respect to Ground
$V_{\text {Pp }}$ Supply Voltage with Respect to Ground During Programming $\quad+26.5 \mathrm{~V}$ to -0.3 V
Power Dissipation
Lead Temperature(Soldering, 10 seconds)
$300^{\circ} \mathrm{C}$

## Operating Conditions (Note 9)

Temperature Range
NMC27C16-35, NMC27C16.45, NMC27C16H-45

$$
0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C}
$$ NMC27C16E-45 $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$

$5 \mathrm{~V} \pm 5 \%$
$V_{C c}$

## READ OPERATION

## DC and Operating Characteristics

| Symbol | Parameter | Conditions | Min | Typ (Note 4) | Max | Unlts |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{LI}}$ | Input Load Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND |  |  | 10 | $\mu \mathrm{A}$ |
| ILO | Output Leakage Current | $V_{\text {OUT }}=V_{\text {CC }}$ or $\mathrm{GND}, \overline{\mathrm{CE}}=\mathrm{V}_{\text {IH }}$ |  |  | 10 | $\mu \mathrm{A}$ |
| ICC1 (Note 3) | $\mathrm{V}_{\mathrm{CC}}$ Current (Active) TTL Inputs | $\begin{aligned} & \overline{\mathrm{OE}}=\overline{\mathrm{CE}}=\mathrm{V}_{\mathrm{IL}} \\ & \text { Inputs }=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{LL}}, t=1 \mathrm{MHz} \text {, } \\ & 1 / \mathrm{O}=0 \mathrm{~mA} \end{aligned}$ |  | 2 | 10 | mA |
| ICC2 (Note 3) | $\mathrm{V}_{\mathrm{CC}}$ Current (Active) CMOS Inputs | $\begin{aligned} & \overline{\mathrm{OE}}=\overline{\mathrm{CE}}=\mathrm{VIL}, \\ & \text { Inputs }=V_{\mathrm{CC}} \text { or } \mathrm{GND} \\ & \mathrm{f}=1 \mathrm{MHz}, \mathrm{I} / \mathrm{O}=0 \mathrm{~mA} \end{aligned}$ |  | 1 | 5 | mA |
| $\mathrm{I}_{\operatorname{ccs} \mathrm{B}_{1}}$ | $\mathrm{V}_{\mathrm{CC}}$ Current (Standby) <br> TTL Inputs | $\overline{\mathrm{CE}}=\mathrm{V}_{1 \mathrm{H}}$ |  | 0.1 | 1 | mA |
| $\mathrm{I}_{\operatorname{ccse}}$ | $\mathrm{V}_{\mathrm{CC}}$ Current (Standby) CMOS Inputs | $\overline{\mathrm{CE}}=\mathrm{V}_{\mathrm{CC}}$ |  | 0.01 | 0.1 | mA |
| $\mathrm{V}_{\mathrm{IL}}$ | Input Low Voltage |  | -0.1 |  | 0.8 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage |  | 2.0 |  | $\mathrm{V}_{C C}+1$ | V |
| $\mathrm{V}_{\text {OL1 }}$ | Output Low Voltage | $\mathrm{I}_{\mathrm{OL}}=2.1 \mathrm{~mA}$ |  |  | 0.45 | V |
| $\mathrm{V}_{\mathrm{OH} 1}$ | Output High Voltage | $\mathrm{I}_{\mathrm{OH}}=-400 \mu \mathrm{~A}$ | 2.4 |  |  | V |
| $\mathrm{V}_{\mathrm{OL} 2}$ | Output Low Voltage | $\mathrm{I}_{\mathrm{OL}}=0 \mu \mathrm{~A}$ |  |  | 0.1 | V |
| $\mathrm{V}_{\mathrm{OH} 2}$ | Output High Voltage | $\mathrm{l}_{\mathrm{OH}}=0 \mu \mathrm{~A}$ | $\mathrm{V}_{C C}-0.1$ | - |  | V |

## AC Characteristics

| Symbol | Parameter | Conditions | NMC27C16.35 |  | NMC27C16E-45 NMC27C16-45 NMC27C16H.45 |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Max | Min | Max |  |
| $t_{\text {ACC }}$ | Address to Output Delay | $\overline{\mathrm{CE}}=\overline{\mathrm{OE}}=\mathrm{V}_{\mathrm{IL}}$ |  | 350 |  | 450 | ns |
| $t_{\text {ce }}$ | $\overline{\mathrm{CE}}$ to Output Delay | $\overline{\mathrm{OE}}=\mathrm{V}_{\text {IL }}$ |  | 350 |  | 450 | ns |
| $\mathrm{t}_{\text {OE }}$ | Output Enable to Output Delay | $\overline{C E}=V_{\text {IL }}$ |  | 120 |  | 120 | ns |
| $t_{\text {DF }}$ | Output Enable High to Output Float | $\overline{\mathrm{CE}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 100 | 0 | 100 | ns |
| $\mathrm{t}_{\mathrm{OH}}$ (Note 5) | Output Hold from <br> Addresses, $\overline{\mathrm{CE}}$ or $\overline{\mathrm{OE}}$, <br> Whichever Occurred First | $\overline{\mathrm{CE}}=\overline{\mathrm{OE}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | . | 0 | . | ns |

Capacitance $($ Note 5$)\left(T_{A}=+25^{\circ} \mathrm{C}, f=1 \mathrm{MHz}\right)$

| Symbol | Parameter | Conditlons | Typ | Max | Units |
| :--- | :--- | :--- | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ | 4 | 6 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ | 8 | 12 | pF |

## AC Test Conditions

| Output Load | 1 TL Gate and $C_{L}=100 \mathrm{pF}$ |
| :--- | ---: |
| Input Rise and Fall Times | $\leq 20 \mathrm{~ns}$ |
| Input Pulse Levels | 0.8 V to 2.2 V |
| Timing Measurement Reference Level |  |
| $\quad$ | 1 V and 2 V |
| Inputs | 0.8 V and 2 V |

## AC Waveforms(Note 2)



Note 1: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
Note 2: $V_{C C}$ must be applied simultaneously or before $V_{p p}$ and removed simultaneously or after $V_{p p}$.
Note 3: $V_{P P}$ may be connected to $V_{C C}$ except during programming. I $\mathrm{CC}_{1} \leq$ the sum of the $\mathrm{I}_{\mathrm{CC}}$ active and Ipp read currents.
Note 4: Typical values are for $T_{A}=+25^{\circ} \mathrm{C}$ and nominal supply voltages.
Note 5: This parameter is only sampled and is not $100 \%$ tested.
Nole 6: $\overline{O E}$ may be delayed up to $t_{A C C}-t_{O E}$ after the falling edge of $\overline{C E}$ without impact on $t_{A C C}$
Note 7: The tDF compare level is determined as follows:
High to TRI-STATE, the measured $\mathrm{V}_{\mathrm{OH} 1}$ (DC) -0.10 V
Low to TRI-STATE, the measured $\mathrm{V}_{\mathrm{OL} 1}(\mathrm{DC})+0.10 \mathrm{~V}$
Note 8: TRI-STATE may be attained using $\overrightarrow{O E}$ or $\overrightarrow{C E}$.
Note 9: The power switching characteristics of EPROMs require careful device decoupling. It is recommended that a $0.1 \mu \mathrm{~F}$ ceramic capacitor be used on every device between $\mathrm{V}_{\mathrm{CC}}$ and GND.
Note 10: The NMC27C16 requires one address transition after initial power-up to reset the outputs.
Note 11: The outputs must be restricted to $V_{C C}+0.3 V$ to avoid latch-up and device damage.

## PROGRAMMING $^{\text {CHARACTERISTICS }}$ (Note 1)

DC Programming Characteristics (Notes 2 and 3 ) $\left(T_{A}=+25^{\circ} \mathrm{C} \pm 5^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%, \mathrm{~V}_{P P}=25 \mathrm{~V} \pm 1 \mathrm{~V}\right.$ )

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :--- | :--- | :---: | :---: | :---: | :---: |
| $I_{\mathrm{LI}}$ | Input Current (for Any Input) | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CC}}$ or GND |  |  | 10 | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{PP}}$ | $V_{\mathrm{PP}}$ Supply Current During <br> Programming Pulse | $\overline{\mathrm{CE}} / \mathrm{PGM}=\mathrm{V}_{I \mathrm{H}}$ |  |  | 30 | mA |
| $\mathrm{I}_{\mathrm{CC}}$ | $\mathrm{V}_{\mathrm{CC}}$ Supply Current |  |  |  |  | 10 |
| $\mathrm{~V}_{\mathrm{IL}}$ | Input Low Level | $\cdot$ | -0.1 |  | mA |  |
| $\mathrm{~V}_{\mathrm{IH}}$ | Input High Level |  | 2.0 |  | $V_{\mathrm{CC}}+1$ | V |

AC Programming Characteristics (Notes 2 and 3$)\left(T_{A}=+25^{\circ} \mathrm{C} \pm 5^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%, \mathrm{~V}_{\mathrm{PP}}=25 \mathrm{~V} \pm 1 \mathrm{~V}\right.$ )

| Symbol | Parameter | Conditions | NMC27C16 Devices |  |  | NMC27C16H-45 |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max | Min | Typ | Max |  |
| $t_{\text {AS }}$ | Address Set-Up Time |  | 2 |  |  | 2 |  |  | $\mu \mathrm{S}$ |
| toes | $\overline{\text { OE Set-Up Time }}$ |  | 2 |  |  | 2 |  |  | $\mu \mathrm{S}$ |
| $t_{\text {DS }}$ | Data Set-Up Time |  | 2 |  |  | 2 |  |  | $\mu \mathrm{S}$ |
| $t_{\text {AH }}$ | Address Hold Time |  | 2 |  |  | 2 |  |  | $\mu \mathrm{S}$ |
| $\mathrm{t}_{\text {OEH }}$ | $\overline{\text { OE Hold Time }}$ |  | 2 |  |  | 2 |  |  | $\mu \mathrm{S}$ |
| $\mathrm{t}_{\mathrm{DH}}$ | Data Hold Time |  | 2 |  |  | 2 |  |  | $\mu \mathrm{S}$ |
| $t_{\text {DF }}$ | Output Enable to Output Float Delay | $\overline{\mathrm{CE}} / \mathrm{PGM}=\mathrm{V}_{\mathrm{IL}}$ | 0 |  | 160 | 0 |  | 160 | ns |
| toe | Output Enable to Output Delay | $\overline{\mathrm{CE}} / \mathrm{PGM}=\mathrm{V}_{\mathrm{IL}}$ |  |  | 160 |  |  | 160 | ns |
| $t_{\text {PW }}$ | Program Pulse Width |  | 45. | 50 | 55 | 9 | 10 | 11 | ms |
| $t_{\text {PRT }}$ | Program Pulse Rise Time |  | 5 |  |  | 5 |  |  | ns |
| $\mathrm{t}_{\text {PFT }}$ | Program Pulse Fall Time |  | 5 |  |  | 5 |  |  | ns |

## AC Test Conditions

| VCC | $5 \mathrm{~V} \pm 5 \%$ |
| :--- | ---: |
| $V_{P P}$ | $25 \mathrm{~V} \pm 1 \mathrm{~V}$ |
| Input Rise and Fall Times | $\leq 20 \mathrm{~ns}$ |
| Input Pulse Levels | 0.8 V to 2.2 V |
| Timing Measurement Reference Level | 1 V and 2 V |
| $\quad$ Inputs | 0.8 V and 2 V |

Programming Waveforms (Note 3) $\left(V_{P P}=25 V \pm 1 V, V_{C C}=5 V \pm 5 \%\right)$


Note: All times shown in parentheses are minimum and in $\mu \mathrm{s}$ unless otherwise specified.
Note 1: National's standard product warranty applies only to devices programmed to specifications described herein.
Note 2: $V_{C C}$ must be applied simultaneously or before $V_{P p}$ and removed simultaneously or after Vpp. The NMC27C16 must not be inserted into or removed from a board with $V_{p p}$ at $25 \mathrm{~V} \pm 1 \mathrm{~V}$ to prevent damage to the device.
Note 3: The maximum allowable voltage which may be applied to the $V_{p p}$ pin during programming is 26 V . Care must be taken when switching the $V_{p p}$ supply to prevent overshoot exceeding this 26 V maximum specification. A $0.1 \mu \mathrm{~F}$ capacitor is required across $V_{P P}, V_{C C}$ to $G N D$ to suppress spurious voltage transients which may damage the device.

## Functional Description

## DEVICE OPERATION

The five modes of operation of the NMC27C16 are listed in Table I. It should be noted that all inputs for the five modes are at TTL levels. The power supplies required are a $5 \mathrm{~V} V_{C C}$ and a $\mathrm{V}_{\mathrm{pp}}$. The $\mathrm{V}_{\mathrm{Pp}}$ power supply must be at 25 V during the three programming modes, and must be at 5 V in the other two modes.

## Read Mode

The NMC27C16 has two control functions, both of which must be logically active in order to obtain data at the outputs. Chip Enable ( $\overline{\mathrm{CE}}$ ) is the power control and should be used for device selection. Output Enable ( $\overline{\mathrm{OE}})$ is the output control and should be used to gate data to the output pins, independent of device selection. Assuming that addresses are stable, address access time ( $t_{A C C}$ ) is equal to the delay from $\overline{C E}$ to output (t $C E)$. Data is available at the outputs toE $^{\circ}$ after the falling edge of $\overline{O E}$, assuming that $\overline{C E}$ has been low and addresses have been stable for at least $t_{A C C}-t_{O E}$. The NMC27C16 requires one address transition after initial power-up to reset the outputs.

## Standby Mode

The NMC27C16 has a standby mode which reduces the active power dissipation by $98 \%$, from 26.25 mW to 0.53 mW . The NMC27C16 is placed in the standby mode by applying a TTL high signal to the $\overline{\mathrm{CE}}$ input. When in standby mode, the outputs are in a high impedance state, independent of the $\overline{O E}$ input.

## Output OR-Tying

Because NMC27C16s are usually used in larger memory arrays, National has provided a 2 -line control function that accommodates this use of multiple memory connections. The 2-line control function allows for:
a) the lowest possible memory power dissipation, and
b) complete assurance that output bus contention will not occur.

To most efficiently use these two control lines, it is recommended that $\overline{\mathrm{CE}}$ (pin 18) be decoded and used as the primary device selecting function, while $\overline{O E}$ (pin 20 ) be made a common connection to all devices in the array and connected to the READ line from the system control bus. This assures that all deselected memory devices are in their low power standby modes and that the output pins are active only when data is desired from a particular memory device.

## Programming

CAUTION: Exceeding 26.5V on pin $21\left(V_{\text {PP }}\right)$ will damage the NMC27C16.

Initially, and after each erasure, all bits of the NMC27C16 are in the " 1 " state. Data is introduced by selectively programming "Os" into the desired bit locations. Although only "0s" will be programmed, both " 1 s " and " 0 s " can be presented in the data word. The only way to change a " 0 " to a " 1 " is by ultraviolet light erasure.

The NMC27C16 is in the programming mode when the $\mathrm{V}_{\mathrm{PP}}$ power supply is at 25 V and $\overline{O E}$ is at $\mathrm{V}_{I H}$. It is required that a $0.1 \mu \mathrm{~F}$ capacitor be placed across $\mathrm{V}_{\mathrm{pp}}, \mathrm{V}_{\mathrm{CC}}$ to ground to suppress spurious voltage transients which may damage the device. The data to be programmed is applied 8 bits in parallel to the data output pins. The levels required for the address and data inputs are TTL.

When the address and data are stable, a 50 ms ( 10 ms for the NMC27C16H-45), active high, TTL program pulse is applied to the $\overline{C E} / P G M$ input. A program pulse must be applied at each address location to be programmed. You can program any location at any time-either individually, sequentially, or at random. The program pulse has a maximum width of 55 ms ( 11 ms for the NMC27C16H-45). The NMC27C16 must not be programmed with a DC signal applied to the $\overline{C E} / P G M$ input.

Programming multiple NMC27C16s in parallel with the same data can be easily accomplished due to the simplicity of the programming requirements. Like inputs of the paralleled NMC27C16s may be connected together when they are programmed with the same data. A high level TTL pulse applied to the $\overline{C E} / P G M$ input programs the paralleled NMC27C16s.

TABLE I. MODE SELECTION

|  | $\overline{\text { CE/PGM }}$ <br> (18) | $\overline{\mathrm{OE}}$ <br> (20) | $V_{\text {PP }}$ <br> (21) | $\begin{aligned} & v_{c c} \\ & \text { (24) } \end{aligned}$ | $\begin{gathered} \text { Outputs } \\ (9-11,13-17) \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Read | $\mathrm{V}_{1 \mathrm{~L}}$ | $\mathrm{V}_{1}$ | $\mathrm{V}_{C C}$ | 5 | Dout |
| Standby | $\mathrm{V}_{\text {IH }}$ | Don't Care | $\mathrm{V}_{\text {cc }}$ | 5 | Hi-Z |
| Program | Pulsed $\mathrm{V}_{\text {IL }}$ to $\mathrm{V}_{\text {IH }}$ | $\mathrm{V}_{\text {IH }}$ | 25 | 5 | $\mathrm{D}_{\text {IN }}$ |
| Program Verify | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{\text {IL }}$ | 25 | 5 | Dout |
| Program Inhibit | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{\text {IH }}$ | 25 | 5 | Hi-Z |

## Functional Description (Continued)

## Program Inhibit

Programming multiple NMC27C16s in parallel with different data is also easily accomplished. Except for $\overline{\mathrm{CE}} / \mathrm{PGM}$, all like inputs (including $\overline{\mathrm{OE}}$ ) of the parallel NMC27C16s may be common. A TTL level program pulse applied to an NMC27C16's CE/PGM input with $V_{\text {Pp }}$ at 25 V will program that NMC27C16. A low level $\overline{\mathrm{CE}} / \mathrm{PGM}$ input inhibits the other NMC27C16 from being programmed.

## Program Verify

A verify should be performed on the programmed bits to determine whether they were correctly programmed. The verify may be performed with VPP at 25 V . Except during programming and program verify, $\mathrm{V}_{\mathrm{Pp}}$ must be at $\mathrm{V}_{\mathrm{CC}}$.

## ERASURE CHARACTERISTICS

The erasure characteristics of the NMC27C16 are such that erasure begins to occur when exposed to light with wavelengths shorter than approximately 4000 Angstroms ( $\AA$ ). It should be noted that sunlight and certain types of fluorescent lamps have wavelengths in the $3000 \AA-4000 \AA$ range. Data shows that constant exposure to room-level fluorescent lighting could erase the typical NMC27C16 in approximately 3 years, while it would take approximately 1 week to cause erasure when exposed to direct sunlight. If the NMC27C16 is to be exposed to these types of lighting conditions for extended periods of time, opaque labels should be placed over the NMC27C16 window to prevent unintentional erasure. Covering the window will also prevent temporary functional failure due to the generation of photo currents.
The recommended erasure procedure for the NMC27C16 is exposure to short wave ultraviolet light which has a wavelength of 2537 Angstroms ( $\AA$ ). The integrated dose (i.e., UV intensity $\times$ exposure time) for erasure should be a minimum of 15 W -sec $/ \mathrm{cm}^{2}$. The erasure time with this dosage is approximately 21 minutes using an ultraviolet lamp with a $12,000 \mu \mathrm{~W} / \mathrm{cm}^{2}$ power rating. The NMC27C16 should
be placed within 1 inch of the lamp tubes during erasure. Some lamps have a filter on their tubes which should be removed before erasure.

An erasure system should be calibrated periodically. The distance from lamp to unit should be maintained at one inch. The erasure time increases as the square of the distance. (If distance is doubled the erasure time increases by a factor of 4 .) Lamps lose intensity as they age. When a lamp is changed, the distance has changed or the lamp has aged, the system should be checked to make certain full erasure is occurring. Incomplete erasure will cause symptoms that can be misleading. Programmers, components, and even system designs have been erroneously suspected when incomplete erasure was the problem.

## SYSTEM CONSIDERATION

The power switching characteristics of EPROMs require careful decoupling of the devices. The supply current, $\mathrm{I}_{\mathrm{Cc}}$, has three segments that are of interest to the system designer-the standby current level, the active current level, and the transient current peaks that are produced on the falling and rising edges of chip enable. The magnitude of these transient current peaks is dependent on the output capacitance loading of the device. The associated transient voltage peaks can be suppressed by properly selected decoupling capacitors. It is recommended that a $0.1 \mu \mathrm{~F}$ ceramic capacitor be used on every device between $V_{C C}$ and GND. This should be a high frequency capacitor of low inherent inductance. In addition, a $4.7 \mu \mathrm{~F}$ bulk electrolytic capacitor should be used between $V_{C C}$ and GND for each eight devices. The bulk capacitor should be located near where the power supply is connected to the array. The purpose of the bulk capacitor is to overcome the voltage droop caused by the inductive effects of the PC board traces.

Semiconductor

## NMC27C32 32,768-Bit (4096 $\times 8$ ) UV Erasable CMOS PROM

| Parameter/Order Number | NMC27C32-35 | NMC27C32-45 <br> NMC27C32H-45 |
| :---: | :---: | :---: |
| Access Time (ns) | 350 | 450 |
| $V_{\text {CC Power Supply }}$ | $5 \mathrm{~V} \pm 5 \%$ | $5 \mathrm{~V} \pm 5 \%$ |

## General Description

The NMC27C32 is a high speed 32 k UV erasable and electrically reprogrammable CMOS EPROM, ideally suited for applications where fast turnaround, pattern experimentation and low power consumption are important requirements.
The NMC27C32 is packaged in a 24 -pin dual-in-line package with transparent lid. The transparent lid allows the user to expose the chip to ultraviolet light to erase the bit pattern. A new pattern can then be written into the device by following the programming procedure.
This EPROM is fabricated with the reliable, high volume, time proven, microCMOS silicon gate technology.

## Features

- Access time down to 350 ns
- Low CMOS power consumption

Active power: $\mathbf{2 6 . 2 5 \mathrm { mW } \text { max }}$
Standby power: 0.53 mW max ( $98 \%$ savings)

- Performance compatible to NSC800 ${ }^{\text {TM }}$ CMOS microprocessor
- Single 5 V power supply
- Extended temperature range available (NMC27C32E-45), $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$, $450 \mathrm{~ns} \pm 5 \%$ power supply
- 10 ms programming available (NMC27C32H-45), an $80 \%$ time savings
- Pin compatible to NMC2732 and National's higher density EPROMs
- Static-no clocks required
- TTL compatible inputs/outputs
- Two-line control
- TRI-STATE ${ }^{\text {® }}$ output


## Block and Connection Diagrams

Pin Names

| $\mathrm{AO}-\mathrm{A} 14$ | Addresses |
| :--- | :--- |
| $\overline{\mathrm{CE}}$ | Chip Enable |
| $\overline{\mathrm{OE}}$ | Output Enable |
| $\mathrm{O}_{0}-\mathrm{O}_{7}$ | Outputs |
| $\overline{\mathrm{PGM}}$ | Program |
| NC | No Connect |



NS Package Number J24A-Q

| Absolute Maximum Ratings (Note 1) |  |
| :---: | :---: |
| Temperature Under Bias | $-10^{\circ} \mathrm{C}$ to $+80^{\circ} \mathrm{C}$ |
| Storage Temperature - | $-65^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| All input Voltages with Respect to Ground | V |
| All Output Voltages with Respect to Ground $v_{\mathrm{cc}}+0 .$ | $V_{C c}+0.3 V$ to $G N D-0.3 \mathrm{~V}$ |
| Vpp Supply Voltage with Respect to Ground During Programming | 㖪 +26.5 V to -0.3 V |
| Power Dissipation | 1.0 W |
| Lead Temperature (Soldering, 10 seconds) | seconds) 300 |

## Operating Conditions (Note 7 )

Temperature Range
NMC27C32-35, NMC27C32-45, NMC27C32H-45
$0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
NMC27C32E-45
$-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
$V_{\text {CC }}$ Power Supply
$5 \mathrm{~V} \pm 5 \%$

## READ OPERATION

## DC and Operating Characteristics

| Symbol | Parameter | Conditions | Min | Typ (Note 2) | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{LI}}$ | Input Load Current | $\mathrm{V}_{\mathrm{HH}}=\mathrm{V}_{\text {CC }}$ or GND |  |  | 10 | $\mu \mathrm{A}$ |
| ILO | Output Leakage Current | $\mathrm{V}_{\text {OUT }}=\mathrm{V}_{\text {CC }}$ or GND, $\overline{\mathrm{CE}}=\mathrm{V}_{\mathrm{IH}}$ |  |  | 10 | $\mu \mathrm{A}$ |
| $\mathrm{ICC1}$ | $\mathrm{V}_{C C}$ Current (Active) TTL Inputs | $\begin{aligned} & \overline{\mathrm{OE}}=\overline{\mathrm{CE}}=\mathrm{V}_{\mathrm{IL}} \\ & \text { Inputs }=V_{\mathrm{IH}} \text { or } V_{\mathrm{IL}}, \mathrm{f}=1 \mathrm{MHz} \\ & \mathrm{I} / \mathrm{O}=0 \mathrm{~mA} \end{aligned}$ |  | 2 | 10 | mA |
| $\mathrm{I}_{\mathrm{CC} 2}$ | $V_{C C}$ Current (Active) CMOS Inputs | $\begin{aligned} & \overline{\mathrm{OE}}=\overline{\mathrm{CE}}=\mathrm{V}_{\mathrm{IL}} \\ & \text { Inputs }=V_{\mathrm{Vc}} \text { or GND, } \mathrm{f}=1 \mathrm{MHz} \\ & \mathrm{HO}=0 \mathrm{~mA} \end{aligned}$ |  | 1 | 5 | mA |
| $\mathrm{ICCSB}_{1}$ | $\mathrm{V}_{\mathrm{CC}}$ Current (Standby) TTL Inputs | $\overline{\mathrm{CE}}=\mathrm{V}_{\mathrm{IH}}$ |  | 0.1 | 1 | mA |
| $\mathrm{I}_{\text {ccse } 2}$ | $V_{C C}$ Current (Standby) CMOS Inputs | $\overline{\mathrm{CE}}=\mathrm{V}_{\mathrm{CC}}$ |  | 0.01 | 0.1 | mA |
| $\mathrm{V}_{\mathrm{LL}}$ | Input Low Voltage |  | -0.1 |  | 0.8 | V |
| $\mathrm{V}_{\mathrm{H}}$ | Input High Voltage |  | 2.0 |  | $\mathrm{V}_{\mathrm{CC}}+1$ | V |
| $\mathrm{V}_{\text {OL1 }}$ | Output Low Voltage | $\mathrm{I}_{\mathrm{OL}}=2.1 \mathrm{~mA}$ |  |  | 0.45 | V |
| $\mathrm{V}_{\mathrm{OH} 1}$ | Output High Voltage | $\mathrm{I}_{\mathrm{OH}}=-400 \mu \mathrm{~A}$ | 2.4 |  |  | v |
| $\mathrm{V}_{\mathrm{OL} 2}$ | Output Low Voltage | $\mathrm{I}_{\mathrm{OL}}=0 \mu \mathrm{~A}$ |  |  | 0.1 | V |
| $\mathrm{V}_{\mathrm{OH} 2}$ | Output High Voltage | $\mathrm{I}_{\mathrm{OH}}=0 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{cc}}-0.1$ |  |  | V |

## AC Characteristics

| Symbol | Parameter | Conditions | NMC27C32-35 |  | $\begin{aligned} & \text { NMC27C32E-45 } \\ & \text { NMC27C32.45 } \\ & \text { NMC27C32H-45 } \end{aligned}$ |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Max | Min | Max |  |
| $t_{\text {ACC }}$ | Address to Output Delay | $\overline{\mathrm{CE}}=\overline{\mathrm{OE}}=\mathrm{V}_{\mathrm{fL}}$ |  | 350 |  | 450 | ns |
| ${ }^{\text {t }}$ CE | $\overline{\mathrm{CE}}$ to Output Delay | $\overline{\mathrm{OE}}=\mathrm{V}_{\mathrm{IL}}$ |  | 350 |  | 450 | ns |
| $\mathrm{t}_{\text {OE }}$ | $\overline{O E}$ to Output Delay | $\overline{\mathrm{CE}}=\mathrm{V}_{\mathrm{IL}}$ |  | 150 |  | 150 | ns |
| $\mathrm{t}_{\mathrm{DF}}$ | $\overline{O E}$ High to Output Float | $\overline{\mathrm{CE}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 130 | 0 | 130 | ns |
| $\mathrm{t}_{\mathrm{OH}}$ (Note 3) | Output Hold from $\qquad$ <br> Whichever Occurred First | $\overline{\mathrm{CE}}=\overline{\mathrm{OE}}=\mathrm{V}_{\mathrm{IL}}$ | 0 |  | 0 |  | ns |

Capacitance ${ }_{(\text {Note } 3)}\left(\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}\right)$

| Symbol | Parameter | Conditions | Typ | Max | Units |
| :---: | :--- | :--- | :---: | :---: | :---: |
| $\mathrm{C}_{I N 1}$ | Input Capacitance <br> Except $\overline{\mathrm{OE}} / \mathrm{V}_{\mathrm{PP}}$ | $\mathrm{V}_{\text {IN }}=\mathrm{OV}$ | 4 | 6 | pF |
| $\mathrm{C}_{\text {IN } 2}$ | $\overline{\mathrm{OE}} / \mathrm{V}_{\text {PP }}$ Input <br> Capacitance | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ |  | 20 | pF |
| $\mathrm{C}_{\mathrm{OUT}}$ | Output Capacitance | $\mathrm{V}_{\mathrm{OUT}}=0 \mathrm{~V}$ | 8 | 12 | pF |

## AC Test Conditions

Output Load
Input Rise and Fall Times
Input Pulse Levels
Timing Measurement Reference Level Inputs Outputs

1 TTL Gate and $\mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}$
$\leq 20 \mathrm{~ns}$
0.45 V to 2.4 V

1V and 2V
0.8 V and 2 V

## AC Waveforms



Note 1: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
Note 2: Typical values are for $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ and nominal supply voltages.
Note 3: This parameter is only sampled and is not $100 \%$ tested.
Note 4: $\overline{O E}$ may be delayed up to $t_{A C C}-t_{O E}$ after the falling edge of $\overline{C E}$ without impacting $t_{A C C}$.
Note 5: The tDF compare level is determined as follows:
High to TRI-STATE, the measured $\mathrm{V}_{\mathrm{OH}} 1$ (DC) -0.10 V
Low to TRI-STATE, the measured $\mathrm{V}_{\mathrm{OL} 1}(\mathrm{DC})+0.10 \mathrm{~V}$
Note 6: TRI-STATE may be attained using $\overline{\mathrm{OE}}$ or $\overline{\mathrm{CE}}$.
Note 7: The power switching characteristics of EPROMs require careful device decoupling. It is recommended that a $0.1 \mu \mathrm{~F}$ ceramic capacitor be used on every device between $\mathrm{V}_{\mathrm{C}}$ and $G N D$.
Note 8: The outputs must be restricted to $V_{C C}+0.3 \mathrm{~V}$ to avoid latch-up and device damage.

## PROGRAMMING (Note 1)

DC Programming Characteristics (Notes 2 and 3$)\left(T_{A}=+25^{\circ} \mathrm{C} \pm 5^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%, \mathrm{~V}_{\mathrm{PP}}=25 \mathrm{~V} \pm 1 \mathrm{~V}\right.$ )

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{L}}$ | Input Current (All Inputs) | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND |  |  | 10 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Low Voltage During Verify | $\mathrm{l}_{\mathrm{OL}}=2.1 \mathrm{~mA}$ |  |  | 0.45 | V |
| $\mathrm{VOH}_{\mathrm{OH}}$ | Output High Voltage During Verify | $\mathrm{l}_{\mathrm{OH}}=-400 \mu \mathrm{~A}$ | 2.4 |  |  | V |
| ICC | $V_{\text {CC }}$ Supply Current |  |  | 2 | 10 | mA |
| $\mathrm{V}_{\text {IL }}$ | Input Low Level (All Inputs) |  | -0.1 |  | 0.8 | V |
| $V_{1 H}$ | Input High Level (All Inputs Except $\overline{O E} / \mathrm{V}_{\text {Pp }}$ ) |  | 2.0 |  | $\mathrm{V}_{\mathrm{CC}}+1$ | V |
| IPP | Vpp Supply Current | $\overline{\mathrm{CE}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{OE}}=\mathrm{V}_{\mathrm{PP}}$ |  |  | 30 | mA |

## AC Programming Characteristics $\left(\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C} \pm 5^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%, \mathrm{~V}_{\mathrm{PP}}=25 \mathrm{~V} \pm 1 \mathrm{~V}\right)$

| Symbol | Parameter | Conditions | NMC27C32 Devices |  |  | NMC27C32H-45 |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ. | Max | Min | Typ | Max |  |
| $t_{\text {AS }}$ | Address Set-Up Time |  | 2 |  |  | 2 |  |  | $\mu \mathrm{S}$ |
| $t_{\text {OES }}$ | $\overline{\mathrm{OE}}$ Set-Up Time |  | 2 |  |  | 2 |  |  | $\mu \mathrm{S}$ |
| ${ }_{t}{ }_{\text {d }}$ | Data Set-Up Time |  | 2 |  |  | 2 |  |  | $\mu \mathrm{S}$ |
| $t_{\text {AH }}$ | Address Hold TIme |  | 0 |  |  | 0 |  |  | $\mu \mathrm{S}$ |
| $\mathrm{t}_{\text {OEH }}$ | $\overline{\mathrm{OE}}$ Hold Time |  | 2 |  |  | 2 |  |  | $\mu \mathrm{S}$ |
| $\mathrm{t}_{\mathrm{DH}}$ | Data Hold Time |  | 2 |  |  | 2 |  |  | $\mu \mathrm{S}$ |
| $\mathrm{t}_{\mathrm{DF}}$ | Chip Enable to Output Float Delay |  | 0 |  | 130 | 0 |  | 130 | ns |
| $t_{\text {dV }}$ | Data Valid from $\overline{\mathrm{CE}}$ | $\overline{\mathrm{CE}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{OE}}=\mathrm{V}_{\mathrm{IL}}$ |  |  | 1 |  |  | 1 | $\mu \mathrm{S}$ |
| $t_{\text {PW }}$ | $\overline{\mathrm{CE}}$ Pulse Width During Programming |  | 45 | 50 | 55 | 9 | 10 | 11 | ms |
| $t_{\text {PRT }}$ | $\overline{\mathrm{OE}}$ Pulse Rise Time During Programming |  | 50 |  |  | 50 |  |  | ns |
| ${ }^{\text {tVR }}$ | $\mathrm{V}_{\text {Pp }}$ Recovery Time |  | 2 |  |  | 2 |  |  | $\mu \mathrm{S}$ |

## AC Test Conditions

| $V_{C C}$ | $5 \mathrm{~V} \pm 5 \%$ |
| :--- | ---: |
| $V_{P P}$ | $25 \mathrm{~V} \pm 1 \mathrm{~V}$ |
| Input Rise and Fall Times | $\leq 20 \mathrm{~ns}$ |
| Input Pulse Levels | 0.45 V to 2.4 V |
| Timing Measurement Reference Level |  |
| $\quad$ |  |
| Inputs | 1 V and 2 V |
| Outputs | 0.8 V and 2 V |

## Programming Waveforms (Note 3)



Note: All times shown in parentheses are minimum and in $\mu \mathrm{S}$ unless otherwise specified. The input timing reference level is 1 V for a $\mathrm{V}_{\text {IL }}$ and 2 V for a $\mathrm{V}_{\mathrm{IH}}$.

Note 1: National's standard product warranty applies only to devices programmed to specifications described herein.
Note 2: $V_{C C}$ must be applied simultaneously or before $V_{P P}$ and removed simultaneously or after $V_{P p}$. The NMC27C32 must not be inserted into or removed from a board with VPp at $25 \mathrm{~V} \pm 1 \mathrm{~V}$ to prevent damage to the device.
Note 3: The maximum allowable voltage which may be applied to the $V_{P P}$ pin during programming is 26 V . Care must be taken when switching the $V_{P P}$ supply to prevent overshoot exceeding this 26 V maximum specification. A $0.1 \mu \mathrm{~F}$ capacitor is required across $V_{P p} V_{C C}$ to $G N D$ to suppress spurious voltage translents which may damage the device.

## Functional Description

## DEVICE OPERATION

The five modes of operation of the NMC27C32 are listed in Table I. A single 5 V power supply is required in the read mode. All inputs are TTL levels except for $\overline{O E} / V_{P P}$ during programming. In the program mode the $\overline{\mathrm{OE}} / \mathrm{V}_{\mathrm{Pp}}$ input is pulsed from a TTL level to 25 V .

## Read Mode

The NMC27C32 has two control functions, both of which must be logically active in order to obtain data at the outputs. Chip Enable ( $\overline{\mathrm{CE}}$ ) is the power control and should be used for device selection. Output Enable ( $\overline{\mathrm{OE}})$ is the output control and should be used to gate data to the output pins, independent of device selection. Assuming that addresses are stable, address access time ( $t_{A C C}$ ) is equal to the delay from $\overline{C E}$ to output ( $t_{C E}$ ). Data is available at the outputs after the falling edge of $\overline{O E}$, assuming that $\overline{C E}$ has been low and addresses have been stable for at least $\mathrm{t}_{\mathrm{ACC}}$-toe.

## Standby Mode

The NMC27C32 has a standby mode which reduces the active power dissipation by $98 \%$, from 26.25 mW to 0.53 mW . The NMC27C32 is placed in the standby mode by applying a TTL high signal to the $\overline{C E}$ input. When in standby mode, the outputs are in a high impedance state, independent of the $\overline{O E}$ input.

## Output OR-Tying

Because EPROMS are usualiy used in larger memory arrays, National has provided a 2 -line control function that accommodates this use of multiple memory connection. The 2-line control function allows for:
a) the lowest possible memory power dissipation, and
b) complete assurance that output bus contention will not occur.

To most efficiently use these two control lines, it is recommended that $\overline{\mathrm{CE}}$ (pin 18) be decoded and used as the primary device selecting function, while $\overline{O E}$ (pin 20 ) be made a common connection to all devices in the array and connected to the READ line from the system control bus. This assures that all deselected memory devices are in their low power standby modes and that the output pins are active only when data is desired from a particular memory device.

## Programming

CAUTION: Exceeding 26.5 V on pin $20\left(\mathrm{~V}_{\mathrm{PP}}\right)$ will damage the NMC27C32.

Initially, and after each erasure, all bits of the NMC27C32 are in the " 1 " state. Data is introduced by selectively programming " $0 s$ " into the desired bit locations. Although only " $0 s$ " will be programmed, both " 1 s " and " 0 " can be presented in the data word. The only way to change a " 0 " to a " 1 " is by ultraviolet light erasure.
The NMC27C32 is in the programming mode when the $\overline{\mathrm{OE}} / \mathrm{V}_{\mathrm{Pp}}$ input is at 25 V . It is required that a $0.1 \mu \mathrm{~F}$ capacitor be placed across $\overline{\mathrm{OE}} / \mathrm{V}_{\mathrm{Pp}}, \mathrm{V}_{\mathrm{CC}}$, and ground to suppress spurious voltage transients which may damage the device. The data to be programmed is applied 8 bits in parallel to the data output pins. The levels required for the address and data inputs are TTL.

When the address and data are stable, a 50 ms ( 10 ms for the NMC27C32H-45), active low, TTL program pulse is applied to the $\overline{C E}$ input. A program pulse must be applied at each address location to be programmed. You can program any location at any time-either individually, sequentially, or at random. The program pulse has a maximum width of 55 ms ( 11 ms for the NMC27C32H-45). The NMC27C32 must not be programmed with a DC signal applied to the $\overline{\mathrm{CE}}$ input.

Programming of multiple NMC27C32s in parallel with the same data can be easily accomplished due to the simplicity of the programming requirements. Like inputs of the paralleled NMC27C32s may be connected together when they are programmed with the same data. A low level TTL pulse applied to the $\overline{C E}$ input programs the paralleled NMC27C32s.

## Program Inhibit

Programming multiple NMC27C32s in parallel with different data is also easily accomplished. Except for $\overline{\mathrm{CE}}$, all like inputs (including $\overline{\mathrm{OE}}$ ) of the parallel NMC27C32s may be common. A TTL level program pulse applied to an NMC27C32's $\overline{C E}$ input with $\overline{O E} / V_{P P}$ at 25 V will program that NMC27C32. A high level $\overline{C E}$ input inhibits the other NMC27C32s from being programmed.

## Program Verify

A verify should be performed on the programmed bits to determine whether they were correctly programmed. The verify is accomplished with $\overline{O E} / V_{P P}$ and $\overline{C E}$ at $V_{I L}$. Data should be verified $t_{D V}$ after the falling edge of $\overline{C E}$.

## Functional Description (Continued)

## ERASURE CHARACTERISTICS

The erasure characteristics of the NMC27C32 are such that erasure begins to occur when exposed to light with wavelengths shorter than approximately 4000 Angstroms ( $\AA$ ). It should be noted that sunlight and certain types of fluorescent lamps have wavelength in the $3000 \AA-4000 \AA$ range. Data shows that constant exposure to room-level fluorescent lighting could erase the typical NMC27C32 in approximately 3 years, while it would take approximately 1 week to cause erasure when exposed to direct sunlight. If the NMC27C32 is to be exposed to these types of lighting conditions for extended perlods of time, opaque labels should be placed over the NMC27C32 window to prevent unintentional erasure. Covering the window will also prevent temporary functional failure due to the generation of photo currents.

The recommended erasure procedure for the NMC27C32 is exposure to shortwave ultraviolet light which has a wavelength of 2537 Angstroms ( $\AA$ ). The integrated dose (i.e., UV intensity $\times$ exposure time) for erasure should be a minimum of $15 \mathrm{~W} \cdot \mathrm{sec} / \mathrm{cm}^{2}$. The erasure time with this dosage is approximately 21 minutes using an ultraviolet lamp with a $12,000 \mu \mathrm{~W} / \mathrm{cm}^{2}$. power rating. The NMC27C32 should be placed within 1 inch of the lamp tubes during erasure. Some lamps have a filter on their tubes which should be removed before erasure.
An erasure system should be calibrated periodically. The distance from lamp to unit should be maintained at one inch. The erasure time increases as the square of the distance. (If distance is doubled the erasure time increases by a factor of 4 .) Lamps lose intensity as they age.

When a lamp is changed, the distance has changed or the lamp has aged, the system should be checked to make certain full erasure is occurring. Incomplete erasure will cause symptoms that can be misleading. Programmers, components, and even system designs have been erroneously suspected when incomplete erasure was the problem.

## SYSTEM CONSIDERATION

The power switching characteristics of EPROMs require careful decoupling of the devices. The supply current, $\mathrm{I}_{\mathrm{cc}}$, has three segments that are of interest to the system designer-the standby current level, the active current level, and the transient current peaks that are produced on the falling and rising edges of chip enable. The magnitude of these transient current peaks is dependent on the output capacitance loading of the device. The associated transient voltage peaks can be suppressed by properly selected decoupling capacitors. It is recommended that a $0.1 \mu \mathrm{~F}$ ceramic capacitor be used on every device between $V_{C C}$ and GND. This should be a high frequency capacitor of low inherent inductance. In addition, a $4.7 \mu \mathrm{~F}$ bulk electrolytic capacitor should be used between $\mathrm{V}_{\mathrm{Cc}}$ and GND for each eight devices. The bulk capacitor should be located near where the power supply is connected to the array. The purpose of the bulk capacitor is to overcome the voltage droop caused by the inductive effects of the PC board traces.

Section 11
COPS Microcontrollers

## Introduction

National's family of COPS microcontrollers provides a flexible, cost-effective solution for all types of applications that require timing, counting, and other control functions. These microcontrollers can replace discrete logic, miniaturize, reduce component count, and/or add features in a wide variety of applications ranging from industrial systems to consumer products.

The COPS family was designed with the industry's most ROM-efficient instruction set. The result is that this controller often requires significantiy less ROM to carry out a set of tasks than other 4-bit or 8-bit devices. The family incorporates:

- a common instruction set,
- a common architecture,
- a common pinout.

As your program progresses, COPS enables you to select the optimum device for the application. It is easy for a designer to vary the amount of 0.5 k to $2 \mathrm{k} \times 8$ ROM and 32 k to $128 k \times 4$ RAM by simply specifying a different part number-the pinouts stay common. These package options, together with National's MICROWIRE serial communications protocol (which saves I/O lines and allows smaller packages), allow COPS to provide more features and more capabilities in your final product-and at the lowest possible cost.

## USER SELECTABLE POWER CONSUMPTION

The device power consumption is truly selectable by the choice of power supply voltage and operating clock frequency. The devices operate over a wide range of power supply voltages, 2.4 V to 5.5 V , and operate over a wide range of clock frequency, $D C$ to 4 MHz (this is as fast as NMOS COPS). The minimum power dissipation of $15 \mu \mathrm{~W}$ max occurs when the device is put into the halt mode (oscillator stopped). The device can easily be put into the halt mode by either a halt instruction or by forcing CKO high.
A unique feature of the COP424C and COP444C family of devices is the dual oscillator option. Under software control aDO oscillator can be selected or a CKI oscillator. For example, a 1 MHz RC oscillator cirrcuit could be selected as the DO oscillator and a much lower frequency (i.e., 32 kHz ) oscillator to CKI. The DO oscillator would be selected where high speed processing is needed and the much lower frequency oscillator when minimum current drain and possibly only timekeeping is needed.

## microCMOS COPS FOR EXTENDED TEMPERATURE RANGES

The microCMOS process allows extending the operating temperature range of the new COPS products from $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$. Now COPS address the harsh environment presented by both military and automotive applications. Special COPS devices will also be available that are processed to MIL-STD-883B.

## TOTAL CMOS COPS DEVELOPMENT SUPPORT

The MOLE (Microcontroller On Line Emulator)* development system brings dedicated support to the COPS CMOS family of microcontrollers. Comprised of a brain board, personality board, software, and a choice of host computers, the new system lets you cross-assemble and download your program to the MOLE boards and perform real-time in-circuit emulation.
The MOLE system offers a low entrance cost by working with the host computer to reduce hardware and software duplication. By using the familiar host computer to do program editing and disk loading, the need to learn a new computer system is eliminated; code development is completed more rapidly.
MOLE software runs with a variety of host computers including National's STARPLEX I, STARPLEX II and COP400-PDS I/II, the popular Intellec Series II and MDS800 and other CP/M-80 ${ }^{\circ}$ systems, and even some popular personal computers.
Once the program is assembled, the code is downloaded over an RS-232 link to the MOLE brain and COPS CMOS personality board. The resident firmware then allows the MOLE to operate in a free-standing workstation mode by . connecting a CRT (and printer, if hard copy is desired).

The MOLE has powerful debugging tools in the workstation mode including trace memory, multiple breakpoints, and single-step diagnostics, in addition to internal register and shared memory modifications.
The MOLE CMOS COPS system emulates the halt and idle on timer instructions important to power-down modes, as well as allowing $\mathrm{V}_{\mathrm{C}}$ operating voltages down to 2.7 V . Additionally, the MOLE emulates the option configuration commands for dual clock, internallexternal events, Microbus and frequency divide-by. These features ensure that the CMOS chip selected will be properly emulated in the circuit. The MOLE development system is ready to meet the needs of the CMOS design engineer, and remember, the MOLE also supports NMOS COPS and TMP.

[^32]
## COP404C ROMIess CMOS Microcontrollers

## General Description

The COP404C ROMless Microcontroller is a member of the COPSTM family, fabricated using double-poly, silicon gate CMOS (microCMOS) technology. The COP404C contains CPU, RAM, I/O and is identical to a COP444C device except the ROM has been removed and pins have been added to output the ROM address and to input the ROM data. The COP404C can be contigured, by means of external pins, to function as a COP444C, a COP424C, or a COP410C. Pins have been added to allow the user to select the various functional options that are available on the family of mask-programmed CMOS parts. The COP404C is primarily intended for use in the development and debug of a COP program for the COP $444 \mathrm{C} / 445 \mathrm{C}$, COP424C/425C, and COP410C/411C devices prior to masking the final part. The COP404C is also appropriate in low volume applications or when the program might be changing.

## Features

- Accurate emulation of the COP444C, COP424C and COP410C
- Lowest Power Dissipation ( $50 \mu \mathrm{~W}$ typical)
- Fully static (can turn off the clock)
- Power saving IDLE state and HALT mode
- $4 \mu \mathrm{~s}$ instruction time, plus software selectable clocks

■ $128 \times 4$ RAM, addresses $2 k \times 8$ ROM

- True vectored interrupt, plus restart
- Three-level subroutine stack
- Single supply operation ( 2.4 V to 5.5 V )
- Programmable read/write 8-bit timer/event counter
m Internal binary counter register with MICROWIRETM serial I/O capability
- General purpose and TRI-STATE* outputs
- LSTTL/CMOS compatible
- MICROBUSTM compatible
- Software/hardware compatible with other members of the COP400 family

Block Diagram


TL/B/5530-1
FIGURE 1. Block Diagram

## Absolute Maximum Ratings

| 6 V |  |
| :--- | ---: |
| Supply Voltage | -0.3 V to $\mathrm{V}_{\mathrm{CC}}+0.3 \mathrm{~V}$ |
| Voltage at any pin | 25 mA |
| Total Allowable Source Current |  |
| Total Allowable Sink Current |  |

Operating temperature range
$0^{\circ}$ to $+70^{\circ} \mathrm{C}$ Storage temperature range
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
25 mA
Lead temperature (soldering, 10 sec .)
$300^{\circ} \mathrm{C}$

DC Electrical Characteristics $0^{\circ} \mathrm{C} \leq T_{\mathrm{a}} \leq 70^{\circ} \mathrm{C}$ unless otherwise specified

| Parameter | Conditions | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: |
| Operating Voltage Power Supply Ripple (Note 5) | peak to peak | 2.4 | $\begin{gathered} 5.5 \\ 0.1 V_{C C} \end{gathered}$ | $\begin{aligned} & v \\ & v \end{aligned}$ |
| Supply Current (Note 1) | $\begin{aligned} & V_{C C}=2.4 \mathrm{~V}, \mathrm{t}_{\mathrm{c}}=64 \mu \mathrm{~s} \\ & \mathrm{~V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{t}_{\mathrm{c}}=16 \mu \mathrm{~s} \\ & V_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{t}_{\mathrm{c}}=4 \mu \mathrm{~s} \\ & \left(\mathrm{~T}_{\mathrm{C}}\right. \text { is instruction cycle time) } \end{aligned}$ |  | $\begin{gathered} 120 \\ 700 \\ 3000 \end{gathered}$ | $\mu \mathrm{A}$ $\mu \mathrm{A}$ $\mu \mathrm{A}$ |
| HALT Mode Current (Note 2) | $\begin{aligned} & V_{C C}=5.0 \mathrm{~V}, F_{I N}=0 \mathrm{kHz} \\ & V_{C C}=2.4 \mathrm{~V}, \mathrm{~F}_{\mathrm{IN}}=0 \mathrm{kHz} \end{aligned}$ |  | $\begin{aligned} & 40 \\ & 12 \\ & \hline \end{aligned}$ | $\mu \mathrm{A}$ $\mu \mathrm{A}$ |
| Input Voltage Levels RESET, DO (clock input) CKI <br> Logic High <br> Logic Low <br> All other inputs (Note 7) <br> Logic High <br> Logic Low |  | $0.9 \mathrm{~V}_{\mathrm{CC}}$ $0.7 \mathrm{~V}_{\mathrm{CC}}$ | $\begin{aligned} & 0.1 \mathrm{~V}_{\mathrm{CC}} \\ & 0.2 \mathrm{~V}_{\mathrm{CC}} \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \\ & v \end{aligned}$ |
| Input Pull-up current | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{1 \mathrm{~N}}=0$ | 30 | 330 | $\mu \mathrm{A}$ |
| Hi -Z input leakage |  | -1 | +1 | $\mu \mathrm{A}$ |
| Input capacitance (Note 4) | , |  | 7 | pF |
| Output Voltage Levels LSTTL Operation Logic High Logic Low CMOS Operation Logic High Logic Low | Standard outputs $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 5 \% \\ & \mathrm{I}_{\mathrm{OH}}=-100 \mu \mathrm{~A} \\ & \mathrm{I}_{\mathrm{OL}}=400 \mu \mathrm{~A} \\ & \mathrm{I}_{\mathrm{OH}}=-10 \mu \mathrm{~A} \\ & \mathrm{I}_{\mathrm{OL}}=10 \mu \mathrm{~A} \end{aligned}$ | $\mathrm{V}_{\mathrm{Cc}}-0.2$ | $\begin{aligned} & 0.4 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \\ & v \end{aligned}$ |
| Output current levels Sink (Note 6) <br> Source (Standard option) <br> Source (Low current option) | $V_{C C}=4.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=\mathrm{V}_{\mathrm{CC}}$ <br> $V_{C C}=2.4 V, V_{\text {OUT }}=V_{C C}$ <br> $V_{C C}=4.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=0 \mathrm{~V}$ <br> $V_{C C}=2.4 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=0 \mathrm{~V}$ <br> $V_{C C}=4.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=0 \mathrm{~V}$ <br> $\mathrm{V}_{\mathrm{CC}}=2.4 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=0 \mathrm{~V}$ | $\begin{gathered} 1.2 \\ 0.2 \\ 0.5 \\ 0.1 \\ 30 \\ 6 \\ \hline \end{gathered}$ | $\begin{gathered} 330 \\ 80 \end{gathered}$ | mA mA mA mA $\mu \mathrm{A}$ $\mu \mathrm{A}$ |
| Allowable Sink/Source current per pin (Note 6) |  |  | 5 | mA |
| Allowable Loading on CKOH |  |  | 100 | pF |
| Current needed to over-ride HALT <br> (Note 3) <br> To continue <br> To halt | $\begin{aligned} & V_{C C}=4.5 \mathrm{~V}, V_{I N}=2 V_{C C} \\ & V_{C C}=4.5 \mathrm{~V}, V_{I N}=7 V_{C C} \end{aligned}$ | , | $\begin{gathered} .7 \\ 1.6 \end{gathered}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ |
| TRI-STATE leakage current |  | -2.5 | +2.5 | $\mu \mathrm{A}$ |

Note: Absolute maximum ratings indicate limits beyond which damage to the device may occur. DC and AC electrical specifications are not ensured when operating the device at absolute maximum ratings.

## COP404C

AC Electrical Characteristics $0^{\circ} \mathrm{C} \leq T_{A} \leq 70^{\circ} \mathrm{C}$ unloss otherwise specified

| Parameter | Conditions | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: |
| Instruction Cycle | $\mathrm{V}_{\mathrm{CC}} \geq 4.5 \mathrm{~V}$ | 4 | DC | $\mu \mathrm{s}$ |
| Time ( $\mathrm{t}_{\mathrm{c}}$ ) | $4.5 \mathrm{~V}>\mathrm{V}_{\mathrm{CC}} \geq 2.4 \mathrm{~V}$ | 16 | DC | $\mu \mathrm{s}$ |
| Operating CKI | $V_{c c} \geq 4.5 \mathrm{~V}$ | DC | 1.0 | MHz |
| Frequency | $4.5 \mathrm{~V}>\mathrm{V}_{C C} \geq 2.4 \mathrm{~V}$ | DC | 250 | kHz |
| Duty Cycle (Note 4) | $\mathrm{f}_{1}=4 \mathrm{MHz}$ | 40 | 60 | \% |
| Rise Time ( Note 4) | $\mathrm{f}_{1}=4 \mathrm{MHz}$ external clock |  | 60 | ns |
| Fall Time (Note 4) | $\mathrm{f}_{1}=4 \mathrm{MHz}$ external clock |  | 40 | ns |
| Instruction Cycle | $\mathrm{R}=30 \mathrm{k}, \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ |  |  |  |
| Time using D0 as a | $\mathrm{C}=82 \mathrm{pF}$ | 8 | 16 | $\mu \mathrm{s}$ |
| RC Oscillator Dual- |  |  |  |  |
| Clock input (Note 4) |  |  |  |  |
| INPUTS: (See Fig. 3) tsetup $\mathrm{t}_{\text {HOLD }}$ | $\left.\begin{array}{l}\text { G Inputs } \\ \text { SI Input } \\ \text { IP Input } \\ \text { All Others } \\ V_{C C} \geq 4.5 \mathrm{~V} \\ 4.5 \mathrm{~V}>\mathrm{V}_{\mathrm{CC}} \geq 2.4 \mathrm{~V}\end{array}\right\} \quad V_{C C} \geq 4.5 \mathrm{~V}$ | $\begin{gathered} \mathrm{T}_{\mathrm{c}} / 4+.7 \\ 0.3 \\ 1.0 \\ 1.7 \\ 0.25 \\ 1.0 \\ \hline \end{gathered}$ |  | $\begin{aligned} & \mu \mathrm{s} \\ & \mu \mathrm{~s} \\ & \mu \mathrm{~S} \\ & \mu \mathrm{~s} \\ & \mu \mathrm{~S} \\ & \mu \mathrm{~S} \end{aligned}$ |
| OUTPUT PROPAGATION DELAY | $V_{\text {OUT }}=1.5 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=5 \mathrm{~K}$ |  |  |  |
| $\begin{aligned} & \text { IP7-IP0, A10-A8, SKIP } \\ & \text { tPD1 }^{\text {tPDO }} \end{aligned}$ | $\begin{aligned} & V_{c c} \geq 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V}>\mathrm{V}_{c c} \geq 2.4 \mathrm{~V} \end{aligned}$ |  | $\begin{array}{r} 1.94 \\ 7.75 \\ \hline \end{array}$ | $\begin{aligned} & \mu \mathrm{s} \\ & \mu \mathrm{~s} \\ & \hline \end{aligned}$ |
| $\begin{gathered} \text { AD/ } \overline{\text { DATA }} \\ \text { tPD1, tpDo } \end{gathered}$ | $\begin{aligned} & V_{C c} \geq 4.5 V \\ & 4.5 V>V_{C C} \geq 2.4 V \end{aligned}$ |  | $\begin{array}{r} 375 \\ 1.5 \\ \hline \end{array}$ | $\begin{aligned} & \mathrm{ns} \\ & \mu \mathrm{~s} \\ & \hline \end{aligned}$ |
| ALL OTHER OUTPUTS tPD1, tpDO | $\begin{aligned} & V_{C C}>4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V}>\mathrm{V}_{\mathrm{CC}} \geq 2.4 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{array}{r} 1.0 \\ 4.0 \\ \hline \end{array}$ | $\begin{aligned} & \mu \mathrm{s} \\ & \mu \mathrm{~s} \end{aligned}$ |
| MICROBUS TIMING <br> Read Operation (Fig. 4) | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%$ |  |  |  |
| Chip select stable before $\overline{\mathrm{RD}}-\mathrm{t}_{\text {CSR }}$ |  | 65 |  | ns |
| Chip select hold time for $\overline{\mathrm{RD}}-\mathrm{t}_{\text {RCS }}$ |  | 20 |  | ns |
| $\overline{\text { RD pulse width }-\mathrm{t}_{\text {PR }}}$ |  | 400 |  | ns |
| Data delay from $\overline{\mathrm{RD}}-\mathrm{t}_{\mathrm{RD}}$ |  |  | 375 | ns |
| $\overline{\mathrm{AD}}$ to data floating - $\mathrm{t}_{\mathrm{DF}}$ (Note 4) |  |  | 250 | ns |
| Write Operation (Fig. 5 ) |  |  |  |  |
| Chip select stable before $\overline{\mathrm{WR}}-\mathrm{t}_{\text {cS }}$ W |  | 65 |  | ns |
| Chip select hold time for WR - ${ }^{\text {W }}$ WCS |  | 20 |  | ns |
| Wh pulse width -tww |  | 400 |  | ns |
| Data set-up time for $\overline{\text { WR }}$ - tow |  | 320 |  | ns |
| Data hold time for $\overline{W R}-t_{\text {wo }}$ |  | 100 |  | ns |
| INTR transition time from $\overline{\mathrm{WR}}-\mathrm{t}_{\text {WI }}$ |  |  | 700 | ns |

Note 1: Supply current is measured after running for 2000 cycle times with a square-wave clock on CKI and all other pins pulled up to $V_{C C}$ with 20 k resistors. See current drain equation on page 16.
Note 2: Test conditions: All inputs tied to $V_{C C}$ L lines in TRI-STATE mode and tied to Ground; all outputs tied to Ground.
Note 3: When forcing HALT, current is only needed for a short time (approx. 200 ns) to flip the HALT flip-flop.
Note 4: This parameter is only sampled and not $100 \%$ tested.
Note 5: Voltage change must be less than 0.5 volts in a 1 ms period.
Note 6: SO output sink current must be limited to keep $V_{O L}$ less than $0.2 \mathrm{~V}_{\mathrm{CC}}$ to prevent entering test mode.
Note 7: $\overline{M B}$, TIN, DUAL, SEL10, SEL20, input levels at $V_{C C}$ or $V_{S S}$.


## Description

Most positive voltage
Ground
Clock input
Reset input
General purpose input
8 TRI-STATE I/O
4 general purpose $1 / O$ 3 general purpose outputs Either general purpose output or Dual-Clock RC input 4 general purpose inputs Serial data output
Serial data input
Serial data clock output I/O for ROM address and data 3 address outp̀uts
Skip status output Clock output MICROBUS select input Halt I/O pin Dual-Clock select input Timer input select pin COP410C emulation select input COP424C emulation select input Ground

Order Number COP404CD or COP404CN See NS Package D48A or N48A

FIGURE 2

The internal architecture is shown in Figure 1. Data paths are illustrated in simplified form to depict how the various logic elements communicate with each other in implementing the instruction set of the device. Positive logic is used. When a bit is set, it is a logic " 1 ", when a bit is reset, it is a logic " 0 ".

## PROGRAM MEMORY

Program.Memory consists of a 2048-byte external memory (typically PROM). Words of this memory may be program instructions, constants or ROM addressing data.
ROM addressing is accomplished by a 11 -bit PC register which selects one of the 8 -bit words contained in ROM. A new address is loaded into the PC register during each instruction cycle. Unless the instruction is a transfer of control instruction, the PC register is loaded with the next sequential 11-bit binary count value.
Three levels of subroutine nesting are implemented by a three level deep stack. Each subroutine call or interrupt
pushes the next PC address into the stack. Each return pops the stack back into the PC register.

## DATA MEMORY

Data memory consists of a 512-bit RAM, organized as 8 data registers of $16 \times 4$-bit digits. RAM addressing is implemented by a 7 -bit $B$ register whose upper 3 bits ( $B_{r}$ ) select 1 of 8 data registers and lower 4 bits ( $B_{d}$ ) select 1 of 164 -bit digits in the selected data register. While the 4 -bit contents of the selected RAM digit (M) are usually loaded into or from, or exchanged with, the A register (accumulator); it may also be loaded into or from the Q latches or T counter or loaded from the L ports. RAM addressing may also be performed directly by the LDD and XAD instructions based upon the immediate operand field of these instructions. The $\mathrm{B}_{\mathrm{d}}$ register also serves as a source register for 4-bit data sent directly to the D outputs.

Timing Diagrams


TL/B/5530-3
FIGURE 3. Input/Output Timing


FIGURE 4. MICROBUS Read Operation Timing


FIGURE 5. MICROBUS Write Operation Timing

## INTERNAL LOGIC

The processor contains its own 4-bit A register (accumulator) which is the source and destination, register for most I/O, arithmetic, logic, and data memory access operations. It can also be used to load the $B_{r}$ and $B_{d}$ portions of the $B$ register, to load and input 4 bits of the 8 -bit $Q$ latch or $T$ counter, L I/O ports data, to input 4-bit G, or IN ports, and to perform data exchanges with the SIO register.
A 4-bit adder performs the arithmetic and logic functions, storing the results in A. It also outputs a carry bit to the 1-bit C register, most often employed to indicate arithmetic overflow. The C register in conjunction with the XAS instruction and the EN register, also serves to control the SK output.
The 8 -bit $T$ counter is a binary up counter which can be loaded to and from $M$ and $A$ using CAMT and CTMA instructions. This counter may be operated in two modes: as a timer if TIN pin is tied to Ground or as an external event counter if TIN pin is tied to $\mathrm{V}_{\mathrm{Cc}}$. When the T counter overflows, an overflow flag will be set (see SKT and IT instructions below). The T counter is cleared on reset. A functional block diagram of the timer/counter is illustrated in Figure 10a.

Four general-purpose inputs, IN3-INO, are provided. IN1, IN2 and IN3 may be selected (by pulling MB pin low) as Read Strobe, Chip Select, and Write Strobe inputs, respectively, for use in MICROBUS application.
The D register provides 4 general-purpose outputs and is used as the destination register for the 4 -bit contents of $\mathrm{B}_{\mathrm{d}}$. In the dual clock mode, DO latch controls the clock selection (see dual oscillator below).
The G register contents are outputs to a 4-bit general-purpose bidirectional I/O port. G0 may be selected as an output for MICROBUS applications.
The $Q$ register is an internal, latched, 8 -bit register, used to hold data loaded to or from $M$ and $A$, as well as 8 -bit data from ROM. Its contents are outputted to the L I/O ports when the $L$ drivers are enabled under program control. With the MICROBUS option selected, Q can also be loaded with the 8 -bit contents of the LI/O ports upon the occurrence of a write strobe from the host CPU.
The 8 L drivers, when enabled, output the contents of latched Q data to the L I/O port. Also, the contents of L may be read directly into $A$ and $M$. As explained above, the MICROBUS option allows L I/O port data to be latched into the Q register.
The SIO register functions as a 4-bit serial-in/serial-out shift register for MICROWIRETM I/O and COPS peripherals, or as a binary counter (depending on the contents of the EN register). Its contents can be exchanged with $A$.
The XAS instruction copies C into the SKL latch. In the counter mode, SK is the output SKL; in the shift register mode, SK outputs SKL ANDed with the clock.
EN is an internal 4-bit register loaded by the LEl instruction. The state of each bit of this register selects or deselects the
particular feature associated with each bit of the EN register:
0 . The least significant bit of the enable register, ENO, selects the SIO register as either a 4-bit shift register or a 4bit binary counter. With ENO set, SIO is an asynchronous binary counter, decrementing its value by one upon each low-going pulse (" 1 " to " 0 ") occurring on the SI input. Each pulse must be at least two instruction cycles wide. SK outputs the value of SKL. The SO output equals the value of EN3. With ENO reset, SIO is a serial shift register left shifting 1 bit each instruction cycle time. The data present at SI goes into the least significant bit of SIO. SO can be enabled to output the most significant bit of SIO each cycle time. The SK outputs SKL ANDed with the instruction cycle clock.

1. With EN1 set, interrupt is enabled. Immediately following an interrupt, EN1 is reset to disable further interrupts.
2. With EN2 set, the L drivers are enabled to output the data in Q to the L I/O port. Resetting EN2 disables the L drivers, placing the LI/O port in a high-impedance input state.
3. EN3, in conjunction with ENO, affects the SO output. With ENO set (binary counter option selected) SO will output the value loaded into EN3. With ENO reset (serial shift register option selected), setting EN3 enables SO as the output of the SIO shift register, outputting serial shifted data each instruction time. Resetting EN3 with the serial shift register option selected disables SO as the shift register output; data continues to be shifted through SIO and can be exchanged with $A$ via an XAS instruction but SO remains set to " 0 ".

## INTERRUPT

The following features are associated with interrupt procedure and protocol and must be considered by the programmer when utilizing interrupts.
a. The interrupt, once recognized as explained below, pushes the next sequential program counter address (PC +1 ) onto the stack. Any previous contents at the bottom of the stack are lost. The program counter is set to hex address OFF (the last word of page 3) and EN1 is reset.
b. An interrupt will be recognized only on the following conditions:

1. EN1 has been set.
2. A low-going pulse (" 1 " to " 0 ") at least two instruction cycles wide has occurred on the IN1 input.
3. A currently executing instruction has been completed.
4. All successive transfer of control instructions and successive LBIs have been completed (e.g. if the main program is executing a JP instruction which transfers program control to another JP instruction, the interrupt will not be acknowledged until the second JP instruction has been executed).

TABLE I. ENABLE REGISTER MODES - BI'TS ENO AND EN3

| ENO | EN3 | SIO | SI | SO | SK |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | Shift Register | Input to Shift Register | 0 | $\begin{aligned} & \text { If } S K L=1, S K=\text { clock } \\ & \text { If } S K L=0, S K=0 \end{aligned}$ |
| 0 | 1 | Shift Register | Input to Shift Register | Serial out | $\begin{aligned} \text { If } \mathrm{SKL} & =1, \mathrm{SK}=\text { clock } \\ \text { If } \mathrm{SKL} & =0, S K=0 \end{aligned}$ |
| 1 | 0 | Binary Counter | Input to Counter | 0 | SK = SKL |
| 1 | 1 | Binary Counter | Input to Counter | 1 | SK = SKL |

c. Upon acknowledgement of an interrupt, the skip logic status is saved and later restored upon popping of the stack. For example, if an interrupt occurs during the execution of an ASC (Add with Carry, Skip on Carry) instruction which results in carry, the skip logic status is saved and program control is transferred to the interrupt servicing routine at hex address OFF. At the end of the interrupt routine, a RET instruction is executed to pop the stack and return program control to the instruction following the original ASC. At this time, the skip logic is enabled and skips this instruction because of the previous ASC carry. Subroutines should not be nested within the interrupt service routine, since their popping of the stack will enable any previously saved main program skips, interfering with the orderly execution of the interrupt routine.
d. The instruction at hex address OFF must be a NOP.
e. An LEl instruction may be put immediately before the RET instruction to re-enable interrupts.

## MICROBUS INTERFACE

With $\overline{M B}$ pin tied to Ground, the COP404C can be used as a peripheral microprocessor device, inputting and outputting data from and to a host microprocessor ( $\mu \mathrm{P}$ ). IN1, IN2 and IN3 general purpose inputs become MICROBUS compatible read-strobe, chip-select, and write-strobe lines, respectively. IN1 becomes $\overline{R D}$ - a logic " 0 " on this input will cause $Q$ latch data to be enabled to the $L$ ports for input to the $\mu \mathrm{P}$. IN2 becomes $\overline{C S}-$ a logic " 0 " on this line selects the COP404C and the $\mu \mathrm{P}$ peripheral device by enabling the operation of the $\overline{\mathrm{RD}}$ and $\overline{\mathrm{WR}}$ lines and allows for the selection of one of several peripheral components. IN3 becomes WR - a logic " 0 " on this line will write bus data from the L ports to the Q latches for input to the COP404C. G0 becomes INTR a "ready" output, reset by a write pulse from the $\mu \mathrm{P}$ on the WR line, providing the "handshaking" capability necessary for asynchronous data transfer between the host CPU and the COP404C.
This option has been designed for compatibility with National's MICROBUS - a standard interconnect system for 8 -bit parallel data transter between MOS/LSI CPUs and interfacing devices. (See MICROBUS National Publication). The functioning and timing relationships between the signal lines affected by this option are as specified for the MICROBUS interface, and are given in the AC electrical characteristics and shown in the timing diagrams (Figures 4 and 5). Connection of the COP404C to the MICROBUS is shown in Figure 6.


TL/B/5530-7
FIGURE 6. MICROBUS Option Interconnect

## INITIALIZATION

The external RC network shown in Figure 7 must be connected to the RESET pin for the internal reset logic to initialize the device upon power-up. The $\overline{\operatorname{RESET}}$ pin is configured as a Schmitt trigger input. If not used, it should be connected to $V_{\text {cc }}$. Initialization will occur whenever a logic " 0 " is applied to the $\overline{\text { RESET }}$ input, providing it stays low for at least three instruction cycle times.
Upon initialization, the PC register is cleared to 0 (ROM address 0 ) and the $\mathrm{A}, \mathrm{B}, \mathrm{C}, \mathrm{D}, \mathrm{EN}, \mathrm{IL}, \mathrm{T}$ and G registers are cleared. The SKL latch is set, thus enabling SK as a clock output. Data Memory (RAM) is not cleared upon initialization. The first instruction at address 0 must be a CLRA (clear A register).


FIGURE 7. Power-Up Circuit

## TIMER

There are two modes selected by $\overline{\mathrm{TIN}}$ pin:
a) Time-base counter (TIN pin low). In this mode, the instruction cycle frequency generated from CKI passes through a 2-bit divide-by-4 prescaler. The output of this prescaler increments the 8 -bit $T$ counter thus providing a 10 -bit timer. The prescaler is cleared during execution of a CAMT instruction and on reset. For example, using a 1 MHz crystal, the instruction cycle frequency of 250 kHz (divide by 4 ) increments the 10 -bit timer every $4 \mu \mathrm{~S}$. By presetting the counter and detecting overflow, accurate timeouts between $16 \mu \mathrm{~S}$ ( 4 counts) and 4.096 mS (1024 counts) are possible. Longer timeouts can be achieved by accumulating, under software control, multiple overflows.
b) External event counter ( $\overline{\mathrm{TIN}}$ pin high). In this mode, a lowgoing pulse (" 1 " to " 0 ") at least 2 instruction cycles wide on the IN2 input will increment the 8 -bit T counter.
Note: the IT instruction is not allowed in this mode.

## HALT MODE

The COP404C is a FULLY STATIC circuit; therefore, the user may stop the system oscillator at any time to halt the chip. The chip may also be halted by two other ways (see Figure 8):

- Software HALT: by using the HALT instruction.
- Hardware HALT: by using the HALT I/O port CKOH. It is an I/O flip-flop which is an indicator of the HALT status. An external signal can over-ride this pin to start and stop the chip. By forcing CKOH high the
chip will stop as soon as CKI is high and CKOH output will stay high to keep the chip stopped if the external driver returns to high impedance state.
Once in the HALT mode, the internal circuitry does not receive any clock signal and is therefore frozen in the exact state it was in when halted. All information is retained until continuing.
The chip may be awakened by one of two different methods:
- Continue function: by forcing CKOH low, the system clock will be re-enabled and the circuit will continue to operate from the point where it was stopped. CKOH will stay low.
- Restart: by forcing the $\overline{\text { RESET }}$ pin low (see Initialization)
The HALT mode is the minimum power dissipation state.
Note: if the user has selected dual-clock (DUAL pin tied to Ground) AND is forcing an external clock on DO pin AND the COP404C is running from the DO clock, the HALT mode - either hardware or software - will NOT be entered. Thus, the user should switch to the CKI clock to HALT. Alternatively, the user may stop the D0 clock to minimize power.


## Oscillator Options

There are two basic clock oscillator configurations available as shown by Figure 9.

- CKI oscillator: CKI is configured as a LSTTL compatible input external clock signal. The external frequency is divided by 4 to give the instruction cycle time.
— Dual oscillator. By tying $\overline{D U A L}$ pin to Ground, pin DO is now a single pin RC controlled Schmitt trigger oscillator input. The user may software select between the

DO oscillator (the instruction cycle time equals the D0 oscillation frequency divided by 4) by setting the D0 latch high or the CKI oscillator by resetting DO latch low.
Note that even in dual clock mode, the counter, if used as a time-base counter, is always connected to the CKI oscillator.
For example, the user may connect up to a 1 MHz RC circuit to DO for faster processing and a 32 kHz external clock to CKI for minimum current drain and time keeping.
Note: CTMA instruction is not allowed when the chip is running from DO clock.
Figures $10 a$ and 100 show the timer and clock diagrams with and without Dual-Clock.


Note: $15 k \leq R \leq 150 k$
$50 \mathrm{pF} \leq \mathrm{C} \leq 150 \mathrm{pF}$

FIGURE 9. Dual-Oscillator Component Values


TL/B/5530-10
FIGURE 8. HALT Mode


FIGURE 10a. Clock and Timer Block Dlagram without Dual-Clock


Figure 10b. Clock and Timer Block Diagram with Dual-Clock

## External Memory Interface

The COP404C is designed for use with an external Program Memory.
This memory may be implemented using any devices having the following characteristics:

1. random addressing
2. LSTTL or CMOS-compatible TRI-STATE outputs
3. LSTTL or CMOS-compatible inputs
4. access time $=1.0 \mu \mathrm{~s}$ max.

Typically, these requirements are met using bipolar PROMs or MOS/CMOS PROMs, EPROMs or E2PROMs.
During operation, the address of the next instruction is sent out on A10, A9, A8 and IP7 through IP0 during the time that AD/ $\overline{D A T A}$ is high (logic " 1 ". = address mode). Address data on the IP lines is stored into an external latch on the high-tolow transition of the AD/DATA line; A10, A9 and A8 are dedicated address outputs, and do not need to be latched. When AD/DATA is low (logic " 0 "= data mode), the output of the memory is gated onto IP7 through IPO, forming the input bus. Note that AD/ $\overline{D A T A}$ output has a period of one instruction time, a duty cycle of approximately $50 \%$, and specifies whether the IP lines are used for address output or data input. A simplified block diagram of the external memory interface is shown in Figure 11.


TL/B/5530-13
FIGURE 11. External Memory Interface to COP404C

## COP404C Instruction Set

Table II is a symbol table providing internal architecture, instruction operand and operation symbols used in the instruction set table.
Table III provides the mnemonic, operand, machine code data flow, skip conditions and description of each instruction.

Table II. Instruction Set Table Symbols
Symbol Definition
Internal Architecture Symbols
A . 4-bit Accumulator
B 7-bit RAM address register
$\mathrm{Br} \quad$ Upper 3 bits of B (register address)
Bd Lower 4 bits of $B$ (digit address)
C 1-bit Carry register
D 4-bit Data output port
EN 4-bit Enable register
G 4-bit General purpose I/O port
IL two 1-bit (INO and IN3) latches
IN 4-bit input port
L . 8-bit TRI-STATE I/O port
M 4-bit contents of RAM addressed by B

- PC 11-bit ROM address program counter

Q 8 -bit latch for $L$ port
SA 11-bit Subroutine Save Register A
SB 11-bit Subroutine Save Register B
SC 11-bit Subroutine Save Register C
SIO 4-bit Shift register and counter
SK Logic-controlled clock output
SKL 1-bit latch for SK output
T 8-bit timer
Instruction operand symbols
d. 4-bit operand field, 0-15 binary (RAM digit select)
r 3-bit operand field, 0-7 binary (RAM register select)
a . 11-bit operand field, 0-2047
y 4 -bit operand field, $0-15$ (immediate data)
RAM ( $x$ ) RAM addressed by variable $x$
ROM(x) ROM addressed by variable $x$
Operational Symbols

+ Plus
- Minus
-> Replaces
$<->$ is exchanged with
$=$ Is equal to
$-$
A one's complement of $A$
$\oplus \quad$ exclusive-or
: range of values

| Instruction Set TABLE III（Continued） |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | TABLE | III．COP404C INSTRUCTION SET |  |  |
| Mnemonic | Operand | $\begin{aligned} & \text { Hex } \\ & \text { Code } \end{aligned}$ | Machine Language Code（Binary） | Data Flow | Skip <br> Conditions | Description |
| ARITHMETIC INSTRUCTIONS |  |  |  |  |  |  |
| ASC |  | 30 | ［001110000 | $\begin{aligned} & \mathrm{A}+\mathrm{C}+\operatorname{RAM}(\mathrm{B}) \rightarrow \mathrm{A} \\ & \text { Carry } \rightarrow \mathrm{C} \end{aligned}$ | Carry | Add with Carry，Skip on Carry |
| ADD |  | 31 | 0011｜0001 | $\mathrm{A}+\mathrm{RAM}(\mathrm{B}) \rightarrow \mathrm{A}$ | None | Add RAM to A |
| ADT |  | 4 A | 0011,0001 | $\mathrm{A}+10_{10} \rightarrow \mathrm{~A}$ | None | Add Ten to A |
| AISC | y | $5-$ | 0101］y | $\mathrm{A}+\mathrm{y} \rightarrow \mathrm{A}$ | Carry | Add Immediate．Skip on Carry（ $y \neq 0$ ） |
| CASC |  | 10 | $\underline{000110000}$ | $\begin{aligned} & \overline{\mathrm{A}}+\mathrm{RAM}(\mathrm{~B})+\mathrm{C} \rightarrow \mathrm{~A} \\ & \text { Carry } \rightarrow \mathrm{C} \end{aligned}$ | Carry | Compliment and Add with Carry，Skip on Carry |
| CLRA |  | 00 | 0000｜0000 | $0 \rightarrow A$ | None | Clear A |
| COMP |  | 40 | 0100 0000 | $\overline{\mathrm{A}} \rightarrow \mathrm{A}$ | ＇None | Ones complement of A to A |
| NOP |  | 44 | $0100 \mid 0100$ | None | None | No Operation |
| RC |  | 32 | 1001110010 | ＂0＂$\rightarrow$ C | None | Reset C |
| SC |  | 22 | 0010，0010 | ＂1＂$\rightarrow$ C | None | Set C |
| XOR |  | 02 | 00000010 | $\mathrm{A} \oplus \mathrm{RAM}(\mathrm{B}) \rightarrow \mathrm{A}$ | None | Exclusive－OR RAM with A |
| TRANSFER OF CONTROL INSTRUCTIONS |  |  |  |  |  |  |
| $\begin{aligned} & \mathrm{JID} \\ & \mathrm{JMP} \end{aligned}$ | a | $\begin{aligned} & \text { FF } \\ & 6- \end{aligned}$ | $\frac{\|1111\| 1111 \mid}{\|0110\| 0\left\|a_{10,8}\right\|}$ | $\begin{aligned} & \mathrm{ROM}\left(\mathrm{PC}_{10: 8} \mathrm{~A}, \mathrm{M}\right) \rightarrow \mathrm{PC}_{7: 0} \\ & \mathrm{a} \rightarrow \mathrm{PC} \end{aligned}$ | None None | Jump Indirect（note 2） Jump |
|  |  |  |  |  |  |  |
| JP | a |  | $\frac{\operatorname{la}_{6: 0}}{\text { (page } 2,3 \text { only) }}$ | $\mathrm{a} \rightarrow \mathrm{PC}_{6: 0}$ | None |  |
|  |  |  |  |  |  | Jump within Page（Note 3） |
|  |  |  | $\left.\frac{\|11\|}{\|1\|} a_{5: 0} \right\rvert\,$ | $\mathrm{a} \rightarrow \mathrm{PC}_{5: 0}$ |  |  |
| JSRP | a | － | ［10］${ }^{5} 50$ | $\begin{aligned} & \mathrm{PC}+\mathrm{t} \rightarrow \mathrm{SA} \rightarrow \mathrm{SB} \rightarrow \mathrm{SC} \\ & 00010 \rightarrow \mathrm{PC}_{10: 6} \end{aligned}$ | None | Jump to Subroutine Page （Note 4） |
| JSR | a | 6－ | ［0110｜1］a ${ }^{10: 8}$ | $\begin{aligned} & \mathrm{a} \rightarrow \mathrm{PC}_{5: 0} \\ & \mathrm{PC}+1 \rightarrow \mathrm{SA} \rightarrow \mathrm{SB} \rightarrow \mathrm{SC} \end{aligned}$ | None | Jump to Subroutine |
|  |  | － | at:0 | $\mathrm{a} \rightarrow \mathrm{PC}$ 仡 |  |  |
| RET |  | 48 | $0100 \mid 1000$ | $\mathrm{SC} \rightarrow \mathrm{SB} \rightarrow \mathrm{SA} \rightarrow \mathrm{PC}$ | None | Return from Subroutine |
| RETSK |  | 49 | 0100｜1001 | $\mathrm{SC} \rightarrow \mathrm{SB} \rightarrow \mathrm{SA} \rightarrow \mathrm{PC}$ | Always Skip on Return | Return from Subroutine then Skip |
| HALT |  | 33 | 0011，0011 |  | None | HALT processor |
|  |  | 38 | $0011 / 1000$ |  |  |  |
| IT |  | 33 | 0011,0011 |  |  | IDLE till timer |
|  |  | 39 | 0011／1001 |  | None | overilows then continues |
| MEMORY REFERENCE INSTRUCTIONS |  |  |  |  |  |  |
| CAMT |  | 33 | 001110011 | $\mathrm{A} \rightarrow \mathrm{T}_{7: 4}$ |  |  |
|  |  | 3 F | 0011／1111 | RAM（B）$\rightarrow \mathrm{T}_{3: 0}$ | None | Copy A，RAM to T |
| CTMA |  | 33 | 001110011 | $\mathrm{T}_{7: 44} \rightarrow$ RAM（B） |  |  |
|  |  | 2 F | 0010／1111 | $\mathrm{T}_{3}: 0 \rightarrow \mathrm{~A}$ | None | Copy T to RAM，A |
| CAMQ |  | 33 | 001110011 | $\mathrm{A} \rightarrow \mathrm{Q}_{7: 4}$ | None | Copy A，RAM to Q |
|  |  | 3 C | $0011 / 1100$ | RAM（B）$\rightarrow \mathrm{Q}_{3: 0}$ |  |  |
| CQMA |  | 33 | 001110011 | $\mathrm{O}_{7: 4} \rightarrow \mathrm{RAM}(\mathrm{B})$ | None | Copy Q to RAM，A |
|  |  | 2 C | 0010／1100 | $\mathrm{Q}_{3: 0} \rightarrow \mathrm{~A}$ |  |  |
| LD | 「 | －5 | 00｜r｜0101 | RAM（B）$\rightarrow$ A | None | Load RAM into A， |
|  |  |  | （ $\mathrm{r}=0: 3$ ） | $\mathrm{Br} \oplus \mathrm{r} \rightarrow \mathrm{Br}$ |  | Exclusive－OR Br with $r$ |
| LDD | r，d | 23 | 0010，0011 | RAM（r，d）$\rightarrow$ A | None | Load A with RAM pointed |
|  |  |  | O｜ r |  |  | to direct by r ，d |
| LQID |  | BF | 1011／1111 | $\begin{aligned} & \mathrm{ROM}\left(\mathrm{PC}_{10: B, \mathrm{~A}, \mathrm{M})}^{\mathrm{SB} \rightarrow \mathrm{SC}}\right. \end{aligned}$ | None | Load Q Indirect（Note 2） |
| RMB | 0 | 4 C | $0100 \mid 1100$ | $0 \rightarrow$ RAM $(\mathrm{B})_{0}$ | None | Reset RAM Bit |
|  | 1 | 45 | 0100｜0101 | $0 \rightarrow$ RAM $(\mathrm{B})_{1}$ |  |  |
|  | 2 | 42 | 0100，0010 | $0 \rightarrow$ RAM $(\mathrm{B})_{2}$ |  |  |
|  | 3 | 43 | 0100／0011］ | $0 \rightarrow \mathrm{RAM}(\mathrm{B})_{3}$ |  |  |

Instruction Set table ill (Continued)

| Mnemonic | Operand | Hex Code | Machine <br> Language Code (Binary) | Data Flow | Skip <br> Conditions | - Description |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SMB | 0 | 4D | 0100\|1101 | $1 \rightarrow \operatorname{RAM}(\mathrm{~B})_{0}$ | None | Set RAM Bit |
|  | 1 | 47 | 01000111 | $1 \rightarrow \operatorname{RAM}(B)_{1}$ |  |  |
|  | 2 | 46 | 0100\|0110 | $1 \rightarrow$ RAM $(B)_{2}$ |  |  |
|  | 3 | 4B | 0100\|1011 | $1 \rightarrow \mathrm{RAM}(\mathrm{B})_{3}$ |  |  |
| STII | y | 7- | 0111 y | $\begin{aligned} & y \rightarrow R A M(B) \\ & B d \oplus 1 \rightarrow B d \end{aligned}$ | None | Store Memory Immediate and Increment Bd |
| x | r | -6 | $\frac{00\|r\| 0110}{} \frac{(r=0: 3)}{}$ | $\begin{aligned} & \operatorname{RAM}(B) \rightarrow \mathrm{A} \\ & \mathrm{Br} \oplus \mathrm{r} \rightarrow \mathrm{Br} \end{aligned}$ | None | Exchange RAM with $A$, Exclusive-OR Br with $r$ |
| XAD | r,d | 23 | $\begin{array}{\|l\|l\|} \hline 0010\|0011\| \\ \hline 1\|r\| r \mid \\ \hline \end{array}$ | RAM $(r, d) \rightarrow A$ | None | Exchange A with RAM pointed to directly by $r, d$ |
| XDS | $r$ | -7 | $\frac{(r=0: 3)}{00\|r\| 0111 \mid}$ | $\begin{aligned} & \mathrm{RAM}(\mathrm{~B}) \rightarrow \mathrm{A} \\ & \mathrm{Bd}-1 \rightarrow \mathrm{Bd} \\ & \mathrm{Br} \oplus \mathrm{r} \rightarrow \mathrm{Br} \end{aligned}$ | Bd <br> decrements past 0 | Exchange RAM with A and Decrement Bd. Exclusive-OR Br with $r$ |
| XIS | r | -4 | $\frac{\|00\| r\|0100\|}{(r=0: 3)}$ | $\begin{aligned} & \mathrm{RAM}(\mathrm{~B}) \rightarrow \mathrm{A} \\ & \mathrm{Bd}+1 \rightarrow \mathrm{Bd} \\ & \mathrm{Br} \oplus \mathrm{r} \rightarrow \mathrm{Br} \end{aligned}$ | Bd increments past 15 | Exchange RAM with $A$ and Increment Bd, Exclusive-OR Br with r |

REGISTER REFERENCE INSTRUCTIONS

| CAB |  | 50 | 0101\|0000 | $\mathrm{A} \rightarrow \mathrm{Bd}$ | None | Copy A to Bd |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| CBA |  | 4E | 0100\|1110 | $\mathrm{Bd} \rightarrow \mathrm{A}$ | None | Copy Bd to A |
| LBI | r,d | - | $\begin{gathered} 00\|r\|(d-1) \mid \\ (r=0: 3: \\ d=0,9: 15) \end{gathered}$ | $r, d \rightarrow B$ | Skip until not a LBI | Load B Immediate with r,d (Note 5) |
|  |  | 33 |  | 3 |  |  |
| LEI | $y$ | 33 | 0011\|0011 | $y \rightarrow E N$ | None | Load EN Immediate (Note 6) |
|  |  | 6- | 0110. $y$ |  |  |  |
| XABR |  | 12 | 0001\|0010] | $\mathrm{A} \longleftrightarrow \mathrm{Br}$ | None | Exchange A with Br (Note 7) |

TEST INSTRUCTIONS

| SKC |  | 20 | 0010\|0000 |  | $\mathrm{C}=" 1$ " | Skip if C is True |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SKE |  | 21 | 0010\|0001 |  | $A=R A M(B)$ | Skip if A Equals RAM |
| 'SKGZ |  | 33 | 0011\|0011 |  | $\mathrm{G}_{3: 0}=0$. | Skip if G is Zero |
|  |  | 21 | 0010\|0001 |  |  | (all 4 bits) |
| SKGBZ |  | 33 | 0011\|0011 | 1st byte |  | Skip if G Bit is Zero |
|  | 0 | 01 | 0000\|0001 |  | $\mathrm{G}_{0}=0$ |  |
|  | 1 | 11 | 000110001 | 2nd byte | $\mathrm{G}_{1}=0$ |  |
|  | 2 | 03 | $0000 \mid 0011$ | 2nd byte | $\mathrm{G}_{2}=0$ |  |
|  | 3 | 13 | 0001\|0011 |  | $\mathrm{G}_{3}=0$ |  |
| SKMBZ | 0 | 01 | 0000/0001] |  | $\mathrm{RAM}(\mathrm{B})_{0}=0$ | Skip if RAM Bit is Zero |
|  | 1 | 11 | 0001 0001 |  | RAM $(\mathrm{B})_{1}=0$ | . . |
|  | 2 | 03 | 000010011 |  | $R A M(B)_{2}=0$ |  |
|  | 3 | 13 | 0001\|0011 |  | $\operatorname{RAM}(\mathrm{B})_{3}=0$ |  |
| SKT |  | 41 | $0100 / 0001$ |  | A time-base counter carry has occured since last test | Skip on Timer (Note 2) |


| Instruction Set Table ill (Continued) |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Mnemonic | Operand | Hex <br> Code | Machine <br> Language Code (Binary) | Data Flow | Skip Conditions | Description |
| INPUT/OUTPUT INSTRUCTIONS |  |  |  |  |  |  |
| ING |  | 33 | 0011\|0011 | $G \rightarrow A$ | None | Input G Ports to A |
|  |  | 2A | 0010/1010 |  |  |  |
| ININ |  | 33 | 0011\|0011 | $\mathrm{IN} \rightarrow \mathrm{A}$ | None | Input IN Inputs to A |
|  |  | 28 | 001011000' |  |  |  |
| INIL |  | 33 | 0011\|0011 | $\mathrm{IL}_{3}, \mathrm{CKO}, ~ " 0$ ", IL $\mathrm{L}_{0} \rightarrow \mathrm{~A}$ | None | Input IL Latches to A |
|  |  | 29 | 0010\|1001 |  |  | (Note 2) |
| INL |  | 33 | 0011/0011 | L7:4 $\rightarrow$ RAM(B) | None | Input L Ports to RAM, A |
|  |  | 2E | 0010\|1110 | $L_{3: 0} \rightarrow \mathrm{~A}$ |  |  |
| OBD |  | 33 | 0011\|0011 | $\mathrm{Bd} \rightarrow \mathrm{D}$ | None | Output Bd to D Outputs |
|  |  | 3E | 0011\|1110 |  |  |  |
| OGI | $y$ | 33 | 0011\|0011 | $y \rightarrow G$ | None | Output to G Ports |
|  |  | 5- | 0101\|y |  |  | Immediate |
| OMG |  | 33 | 0011\|0011 | RAM(B) $\rightarrow$ G | None | Output RAM to G Ports |
|  |  | 3A | 0011\|1010 |  |  |  |
| XAS |  | 4F | 0100;1111 | $A \longleftrightarrow$ SIO, C $\rightarrow$ SKL | None | Exchange A with SIO (Note 2) |

Note 1: All subscripts for alphabetical symbols indicate bit numbers unless explicitly defined (e.g., Br and Bd are explicitly defined). Bits are numbered O to N where $O$ signifies the least significant bit (low-order, right-most bit). For example, $A_{3}$ indicates the most significant (left-most) bit of the 4 -bit $A$ register.
Note 2: For additional information on the operation of the XAS, JID, LQID, INIL, and SKT instructions, see below.
Note 3: The JP instruction allows a jump, while in subroutine pages 2 or 3 , to any ROM location within the two-page boundary of pages 2 or 3 . The JP instruction, otherwise, permits a jump to a ROM location within the current 64 -word page. JP may not jump to the last word of a page.
Note 4: A JSRP transfers program control to subroutine page 2 ( 0010 is loaded into the upper 4 bits of P). A JSRP may not be used when in pages 2 or 3 . JSRP may not jump to the last word in page 2.
Note 5: LBI is a single-byte instruction if $d=0,9,10,11,12,13,14$, or 15 . The machine code for the lower 4 bits equals the binary value of the " $d$ " data minus 1 , e.g., to load the lower four bits of $\mathrm{B}(\mathrm{Bd})$ with the value $9\left(1001_{2}\right)$, the lower 4 bits of the LBI instruction equal $8\left(1000_{2}\right)$. To load 0 , the lower 4 bits of the LBI instruction should equal 15 (11112).
Note 6: Machine code for operand field y for LEl instruction should equal the binary value to be latched into EN, where a " 1 " or " 0 " in each bit of EN corresponds with the selection or deselection of a particular function associated with each bit. (See Functional Description, EN Register.)
$\begin{aligned} \text { Note 7: If } \overline{S E L 2 O} & =1, A \longleftrightarrow \mathrm{Br}(0 \rightarrow \mathrm{~A} 3) \\ \text { If } \overline{S E L 2 O} & =0, A \longleftrightarrow \mathrm{Br}(0,0 \rightarrow \mathrm{~A} 3, \mathrm{~A} 2) .\end{aligned}$

## XAS INSTRUCTION*

XAS (Exchange A with SIO) copies C to the SKL latch and exchanges the accumulator with the 4 -bit contents of the SIO register. The contents of SIO will contain serial-in/seri-al-out shift register or binary counter data, depending on the value of the EN register. If SIO is selected as a shift register, an XAS instruction can be performed once every 4 instruction cycles to effect a continuous data stream.

## LQID INSTRUCTION

LQID (Load Q Indirect) loads the 8 -bit $Q$ register with the contents of ROM pointed to by the 11-bit word PC10: PC8, A, M. LQID can be used for table lookup or code conversion such as BCD to seven-segment. The LQID instruction "pushes" the stack (PC +1 $\rightarrow$ SA $\rightarrow$ SB $\rightarrow$ SC) and replaces the least significant 8 bits of the PC as follows: A $\rightarrow \mathrm{PC}(7: 4), \mathrm{RAM}(\mathrm{B}) \rightarrow \mathrm{PC}(3: 0)$, leaving $\mathrm{PC}(10), \mathrm{PC}(9)$ and $\mathrm{PC}(8)$ unchanged. The ROM data pointed to by the
new address is fetched and loaded into the $Q$ latches. Next, the stack is "popped" ( $S C \rightarrow S B \rightarrow S A \rightarrow P C$ ), restoring the saved value of PC to continue sequential program execution. Since LQID pushes $S B \rightarrow$ SC, the previous contents of SC are lost.
Note: LQID uses 2 instruction cycles if executed, one if skipped.

## JID INSTRUCTION

JID (Jump Indirect) is an indirect addressing instruction, transferring program control to a new ROM location pointed to indirectly by A and M. It loads the lower 8 bits of the ROM address register PC with the contents of ROM addressed by the 11-bit word, PC10: 8, A, M. PC10, PC9 and PC8 are not affected by JID.
Note: JID uses 2 instruction cycles if executed, one if skipped.

## SKT INSTRUCTION

The SKT (Skip On Timer) instruction tests the state of the T counter overflow latch (see internal logic, above), executing the next program instruction if the latch is not set. If the latch has been set since the previous test, the next program instruction is skipped and the latch is reset. The features associated with this instruction allow the processor to generate its own time-base for real-time processing, rather than relying on an external input signal
Note: If the most significant bit of the T counter is a 1 when a CAMT instruction loads the counter, the overflow flag will be set. The following sample of codes should be used when loading the counter:

$$
\begin{array}{ll}
\text { CAMT } & \text {; load T counter } \\
\text { SKT } & \text {; skip if overflow flag is set and reset it } \\
\text { NOP } &
\end{array}
$$

## IT INSTRUCTION

The IT (idle till timer) instruction halts the processor and puts it in an ide state until the time-base counter overflows. This idle state reduces current drain since all logic (except the oscillator and time base counter) is stopped. IT instruction is not allowed if the $T$ counter is used as an external event counter (TIN pin tied to $\mathrm{V}_{\mathrm{C}}$ ).

## INIL INSTRUCTION

INIL (Input IL Latches to A) inputs 2 latches, IL3 and ILO, CKOI and 0 into A. The IL3 and ILO latches are set if a lowgoing pulse (" 1 " to " 0 ") has occurred on the IN3 and INO inputs since the last INIL instruction, provided the input pulse stays low for at least two instruction cycles. Execution of an INIL inputs IL3 and ILO into A3 and AO respectively, and resets these latches to allow them to respond to subsequent low-going pulses on the $\operatorname{IN} 3$ and $\operatorname{INO}$ lines. The state of CKOI is input into A2. A 0 is input into A1. IL latches are cleared on reset.

## Instruction Set Notes

a. The first word of a program (ROM address 0 ) must be a CLRA (Clear A) instruction.
b. Although skipped instructions are not executed, they are still fetched from the program memory. Thus program paths take the same number of cycles whether instructions are skipped or executed except for JID, and LQID.
c. The ROM is organized into pages of 64 words each. The Program Counter is a 11 -bit binary counter, and will count through page boundaries. If a JP, JSRP, JID, or LQID is the last word of a page, it operates as if it were in the next page. For example: a JP located in the last word of a page will jump to a location in the next page. Also, a JID or LQID located in the last word of every fourth page (i.e. hex address 0FF, 1FF, 2FF, 3FF, 4FF, etc.) will access data in the next group of four pages.

## Power Dissipation

The lowest power drain is when the clock is stopped. As the frequency increases so does current. Current is also lower at lower operating voltages. Therefore, for minimum power dissipation, the user should run at the lowest speed and voltage that his application will allow. The user should take care that all pins swing to full supply levels to insure that outputs are not loaded down and that inputs are not at some intermediate level which may draw current. Any input with a slow rise or fall time will draw additional current. For
example, an RC oscillator on D0 will draw more current than a square wave clock input since it is a slow rising signal.
If using an external square wave oscillator, the following equation can be used to calculate the COP404C operating current drain:

$$
I_{c o}=I_{q}+V \times 40 \times F_{i}+V \times 1400 \times F_{i} / 4
$$

where:
$I_{c o}=$ chip operating current drain in microamps
$\mathrm{I}_{\mathrm{q}}=$ quiescent leakage current (from curve)
$F_{i}=$ CKI frequency in MegaHertz
$V=$ chip $V_{C C}$ in volts
For example at 5 volts $V_{C C}$ and 400 kHz :

$$
\begin{aligned}
& I_{\mathrm{CO}}=20+5 \times 40 \times .4+5 \times 1400 \times .4 / 4 \\
& I_{\mathrm{CO}}=20+80+700=800 \mu \mathrm{~A} \\
& \text { at } 2.4 \text { volts } V_{\mathrm{CC}} \text { and } 30 \mathrm{kHz}: \\
& I_{\mathrm{CO}}=6+2.4 \times 40 \times .03+2.4 \times 1400 \times .03 / 4 \\
& I_{\mathrm{CO}}=6+2.88+25.2=34.08 \mu \mathrm{~A}
\end{aligned}
$$

If an IT instruction is executed, the chip goes into the IDLE mode until the timer overilows. In IDLE mode, the current drain can be calculated from the following equation:

$$
\mathrm{I}_{\mathrm{Ci}}=\mathrm{I}_{\mathrm{q}}+\mathrm{V} \times 40 \times \mathrm{F}_{\mathrm{i}}
$$

For example, at 5 volts $V_{C C}$ and 400 kHz

$$
\mathrm{I}_{\mathrm{Ci}}=20+5 \times 40 \times .4=100 \mu \mathrm{~A}
$$

The total average current will then be the weighted average of the operating current and the idle current:

$$
I t a=I c o \times \frac{T o}{T o+T i}+I c i \times \frac{T i}{T o+T i}
$$

where:

$$
\begin{aligned}
& \mathrm{I}_{\mathrm{ta}}=\text { total average current } \\
& \mathrm{I}_{\mathrm{co}}=\text { operating current } \\
& \mathrm{I}_{\mathrm{ci}}=\text { idle current } \\
& \mathrm{T}_{0}=\text { operating time } \\
& T_{i}=\text { idle time }
\end{aligned}
$$

## I/O OPTIONS

COP404C outputs have the following configurations, illustrated in Figure 12.
a. Standard - A CMOS push-pull buffer with an N-channel device to ground in conjunction with a P-channel device to $\mathrm{V}_{\mathrm{C}}$, compatible with CMOS and LSTTL. (Used on SO, SK, AD/ㅎ्गATA, SKIP, A10:8 and D outputs.)
b. Low Current - This is the same configuration as a. above except that the sourcing current is much less. (Used on G outputs.)
c. Standard TRI-STATE L Output - A CMOS output buffer similar to a. which may be disabled by program control. (Used on L outputs.)
All inputs have the following configuration:
d. Input with on chip load device to $\mathrm{V}_{\mathrm{CC}}$. (Used on CKOI.)
e. HI-Z input which must be driven by the users logic. (Used on CKI, $\overline{\operatorname{RESET}}, \mathrm{IN}, \mathrm{SI}, \overline{\mathrm{DUAL}}, \overline{\mathrm{TIN}}, \overline{\mathrm{MB}}, \overline{\mathrm{SEL} 10}$ and SEL20 inputs.)
All output drivers use one or more of three common devices numbered 1 to 3 . Minimum and maximum current (IOUT and $V_{\text {OUT }}$ ) curves are given in Figure 13 for each of these devices to allow the designer to effectively use these I/O configurations.

a. Standard Push-Púll Output

b. Low Current Push-Pull Output


Standard TRI-STATE "L" Output

d. Input with Load

e. HI-Z Input

FIGURE 12. Input/Output Configurations





Low Current Option Minimum Source Current


Maximum Qulescent Current


FIGURE 13. Input/Output Characteristics

## Emulation

The COP404C may be used to exactly emulate the COP444C/445C, COP424C/425C, and COP410C/411C. However, the Program Counter always addresses 2k of external ROM whatever chip is being emulated. Figure 14 shows the interconnect to implement a hardware emulation. This connection uses a NMC27C16 EPROM as external
memory. Other memory can be used such as bipolar PROM or RAM.
Pins IP7-IP0 are bidirectional inputs and outputs. When the AD/ $\overline{\text { DATA }}$ clocking output turns on, the EPROM drivers are disabled and IP7-IP0 output addresses. The 8-bit latch (MM74C373) latches the addresses to drive the memory.


FIGURE 14. COP404C Used To Emulate A COP444C

When AD/DATA turns off, the EPROM is enabled and the IP7-IP0 pins will input the memory data. A10, A9 and A8 output the most significant address bits to the memory. (SKIP output may be used for program debug if needed.)

- CKI is divided by 4. Other divide-by are emulated by external divider.
- CKO can be emulated as a general purpose input by using CKOI or as a Halt I/O port by using CKOH.
- $\overline{M B}$ pin can be pulled low if the MICROBUS feature of the COP444C and COP424C is needed. Othewise it should be high.
- $\overline{\text { DUAL }}$ pin can be pulled low if the Dual-Clock feature of the COP444C and COP424C is needed. Otherwise it should be high.
- TIN pin controls the input of the 8 -bit timer of the COP444C and COP424C (internal timer if TIN is low, external event counter if TIN is high).
- The $\overline{\text { SEL10 }}$ and SEL20 inputs are used to emulate the COP444C/445C, COP424C/425C, or COP410C/411C.
- When emulating the COP444C/445C, the user must configure $\overline{\mathrm{SEL20}}=1$ and $\overline{\mathrm{SEL10}}=1$.
- When emulating the COP424C/425C, the user must configure $\overline{S E L 20}=0$ and $\overline{\mathrm{SEL}} \mathrm{IO}=1$. In this mode, the user RAM is physically halved. As in the COP424C/ 425 C , the user has 64 digits ( 256 bits) of RAM available. Pin A10 should not be connected to the program memory (most significant address bit of the program memory should be grounded if using a $2 \mathrm{k} \times 8$ memory).
- When emulating the COP410C/411C, the user must configure $\overline{\mathrm{SEL} 20}=0$ and $\overline{\mathrm{SEL}}=0$. In this mode, the user has 32 digits ( 128 bits) of RAM available organized
in the same way as the COP410C/411C-4 registers of 8 digits each. Pins A10 and A9 should not be connected to the program memory (the 2 most significant address bits of the program memory should be grounded).
Furthermore, the subroutine stack is decreased from 3 levels to 2 levels.
The pins $\overline{\mathrm{SEL} 10}$ and $\overline{\mathrm{SEL} 20}$ change the internal logic of the device to accurately emulate the devices as indicated above. However, the user must remember that the COP424C/425C is a subset of the COP444C/COP445C with respect to memory size. The COP $410 \mathrm{C} / 411 \mathrm{C}$ is a subset both in memory size and in function. The user must take care not to use features and instructions which are not available on the COP410C/411C (see table IV. below) when using the COP404C to emulate the COP410C/411C.


## TABLE IV. FEATURES AND INSTRUCTIONS NOT AVAILABLE ON COP410C/411C.

| Timer | ADT |  |  |
| :--- | :--- | :--- | :--- |
| Dual-clock | CASC |  |  |
| Interrupt | CAMT |  |  |
| Microbus | CTMA |  |  |
|  | IT |  |  |
|  | IDD | r, d |  |
|  | XAD | r, d | (except 3,15$)$ |
|  | XABR |  |  |
|  | SKT |  |  |
|  | ININ |  |  |
|  | INIL |  |  |
|  | OGI | $y$ |  |

## COP404C MAS OPTIONS

The following COP444C options have been implemented in the COP404C:
Option value
Option $1=0$
Option $2=1,2$
Option $3=5$
Option $4=1$
Option $5-8=0$
Option $9=1$
Option $10=1$
Option $11=0$
Option $12-15=0$
Option $16=0$
Option $17=0$
Option $18=0$
Option $19=1$
Option $20=1$
Option $21-24=1$
Option $25-28=0$
Option $29=1$
Option $30=0,1$
Option $31=0,1$
Option $32=0,1$
Option $33=N / A$

## Comment

Ground Pin-- no option available CKO is replaced by CKOI and CKOH
CKI is external clock input divided by 4 $\overline{\text { RESET is } \mathrm{Hi}-2 \text { input }}$
L outputs are standard TRI-STATE
INI is a Hi-Z input
IN2 is a Hi-Z input
$V_{C C}$ pin -- no option available
L outputs are standard TRI-STATE
SI is a Hi-Z input
S0 is a standard output
SK is a standard output
INO is a Hi-Z input
IN3 is a Hi-Z input
G outputs are low-current
D outputs are standard
No internal initialization logic
DUAL-CLOCK is pinselectable
TIMER is pinselectable
MICROBUS is pin selectable
48-pin package


# COP410C/COP411C, COP310C/COP311C and COP210C/COP211C Single-Chip CMOS Microcontrollers 

## General Description

The COP410C, COP411C, COP310C, COP311C, COP210C, and COP211C fully static, single-chip CMOS microcontrollers are members of the COPS ${ }^{\text {TM }}$ family, fabricated using double-poly, silicon-gate CMOS technology. These controller-oriented processors are complete microcomputers containing all system timing, internal logic, ROM, RAM, and I/O necessary to implement dedicated control functions in a variety of applications. Features include single supply operation, a variety of output configuration options, with an instruction set, internal architecture, and I/O scheme designed to facilitate keyboard input, display output, and BCD data manipulation. The COP411C is identical to the COP410C but with $16 \mathrm{I} / \mathrm{O}$ lines instead of 20. They are an appropriate choice for use in numerous human interface control environments. Standard test procedures and reliable high-density fabrication techniques provide the medium to large volume customers with a customized controller-oriented processor at a low endproduct cost.

The COP310C/COP311C is the extended temperature range version of the COP410C/COP411C, and the COP210C/COP211C is the military temperature range version of the COP410C/COP411C.

## Features

m Lowest power dissipation ( $40 \mu \mathrm{~W}$ typical)

- Low cost
- Power-saving HALT mode with Continue function
- Powerful instruction set
- $512 \times 8$ ROM, $32 \times 4$ RAM
- 20 I/O lines (COP410C)
- Two-level subroutine stack
- DC to $4 \mu \mathrm{~s}$ instruction time

■ Single supply operation (2.4V to 5.5 V )

- General purpose and TRI-STATE ${ }^{\circledR}$ outputs
- Internal binary counter register with MICROWIRE ${ }^{\text {TM }}$ compatible serial I/O
- LSTTLICMOS compatible in and out
- Software/hardware compatible with other members of the COP400 family
- Extended temperature $\left(-40^{\circ} \mathrm{C}\right.$ to $\left.+85^{\circ} \mathrm{C}\right)$ devices available
- Military temperature $\left(-55^{\circ} \mathrm{C}\right.$ to $\left.+125^{\circ} \mathrm{C}\right)$ devices to be available. Note: At time of printing electrical specifications were not available.


FIGURE 1. COP410C/411C Block Diagram

## COP410C/COP411C

## Absolute Maximum Ratings

| Voltage at any pin | -0.3 V to $\mathrm{V}_{\mathrm{CC}}+0.3 \mathrm{~V}$ |
| :--- | ---: |
| Total allowable source current | 25 mA |
| Total allowable sink current | 25 mA |

Absolute maximum ratings indicate limits beyond which damage to the device may occur. DC and AC electrical specifications are not ensured when operating the device at absolute maximum ratings.

DC Electrical Characteristics
$0^{\circ} \mathrm{C} \leqslant T_{A} \leqslant 70^{\circ} \mathrm{C}$ unless otherwise specified

| Parameter | Conditions | Min. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: |
| Operating Voltage |  | 2.4 | 5.5 | V |
| Supply Current ${ }^{\text {² }}$ | $\begin{aligned} & V_{C C}=2.4 \mathrm{~V}, \mathrm{t}_{\mathrm{c}}=125 \mu \mathrm{~s} \\ & V_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{t}_{\mathrm{c}}=16 \mu \mathrm{~s} \\ & \mathrm{~V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{t}_{\mathrm{c}}=4 \mu \mathrm{~s} \\ & \left(\mathrm{t}_{\mathrm{c}}\right. \text { is instruction cycle time) } \end{aligned}$ |  | $\begin{gathered} 80 \\ 500 \\ 2000 \end{gathered}$ | $\begin{aligned} & \mu \mathrm{A} \\ & \mu \mathrm{~A} \\ & \mu \mathrm{~A} \end{aligned}$ |
| HALT Mode Current ${ }^{2}$ | $\begin{aligned} & V_{C C}=5.0 \mathrm{~V}, \mathrm{~F}_{\text {IN }}=0 \mathrm{kHz} \\ & V_{C C}=2.4 \mathrm{~V}, \mathrm{~F}_{\text {IN }}=0 \mathrm{kHz} \end{aligned}$ |  | $\begin{aligned} & 30 \\ & 10 \\ & \hline \end{aligned}$ | ${ }_{\mu \mathrm{A}}^{\mu \mathrm{A}}$ |
| Input Voltage Levels RESET, CKI Logic High Logic Low All Other Inputs Logic High Logic Low |  | 0.9 VCC <br> 0.7 VCC | $0.1 \mathrm{~V}_{\mathrm{CC}}$ <br> 0.2 VCC | $\begin{aligned} & v \\ & v \\ & v \\ & v \end{aligned}$ |
| Hi-Z Input Leakage |  | -1 | +1 | $\mu \mathrm{A}$ |
| Input Capacitance |  |  | 7. | pF |
| Output Voltage Levels LSTTL Operation Logic High Logic Low | Standard Outputs $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 5 \% \\ & \mathrm{l}_{\mathrm{OH}}=25 \mu \mathrm{~A} \\ & \mathrm{l}_{\mathrm{OL}}=400 \mu \mathrm{~A} \end{aligned}$ | 2.7 | 0.4 | v |
| CMOS Operation Logic High Logic Low | $\begin{aligned} & \mathrm{I}_{\mathrm{OH}}=-10 \mu \mathrm{~A} \\ & \mathrm{I}_{\mathrm{OL}}=10 \mu \mathrm{~A} \end{aligned}$ | $V_{c c}-0.2$ | 0.2 | $\begin{aligned} & v \\ & v \end{aligned}$ |
| Output Current Levels Sink | $\begin{aligned} & V_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=\mathrm{V}_{\mathrm{CC}} \\ & \mathrm{~V}_{\mathrm{CC}}=2.4 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=\mathrm{V}_{\mathrm{CC}} \end{aligned}$ | $\begin{aligned} & 1.2 \\ & 0.2 \end{aligned}$ |  | $\begin{gathered} \mathrm{mA} \\ \mathrm{~mA} \end{gathered}$ |
| Source (Standard Option) | $\begin{aligned} & V_{C C}=4.5 \mathrm{~V}, V_{\text {OUT }}=0 \mathrm{~V} \\ & V_{C C}=2.4 \mathrm{~V}, V_{\text {OUT }}=0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.5 \\ & 0.1 \end{aligned}$ |  | $\frac{\mathrm{mA}}{\mathrm{~mA}}$ |
| Source (Low Current Option) | $\begin{aligned} & V_{C C}=4.5 \mathrm{~V}, V_{\text {OUT }}=0 \mathrm{~V} \\ & V_{C C}=2.4 \mathrm{~V}, V_{\text {OUT }}=0 \mathrm{~V} \end{aligned}$ | 30 6 | $\begin{array}{r}330 \\ 80 \\ \hline\end{array}$ | ${ }_{\mu \mathrm{A}} \mathrm{A}^{\text {a }}$ |

## COP410C/COP411C

DC Electrical Characteristics
(continued)

| Parameter | Conditions | Min. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: |
| CKO Current Levels (As Clock Out) |  |  |  |  |
| Sink $\quad \div 4$ | $V_{C C}=4.5 \mathrm{~V}, \mathrm{CKI}=\mathrm{V}_{C C}, \mathrm{~V}_{\text {OUT }}=\mathrm{V}_{C C}$ | 0.3 |  | mA |
| $\div 8$ |  | 0.6 |  | mA |
| +16 |  | 1.2 |  | mA |
| Source $\quad \div 4$ | $V_{C C}=4.5 \mathrm{~V}, \mathrm{CKI}=0 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=0 \mathrm{~V}$ | 0.3 |  | mA |
| $\div 8$ |  | 0.6 |  | mA |
| $\div 16$ |  | 1.2 |  | mA |
| Allowable Loading on CKO (as HALT I/O pin) | . |  | 100 | pF |
| Current Needed to |  |  |  |  |
| Override HALT ${ }^{3}$ |  |  |  |  |
| To Continue | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=0.2 \mathrm{~V}_{\mathrm{CC}}$ |  | 0.6 | $\dot{m} A$ |
| To Halt | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=0.7 \mathrm{~V} \mathrm{CC}$ |  | 1.6 | mA |
| TRI-STATE or Open Drain Leakage Current |  | -2 | +2 | $\mu \mathrm{A}$ |

Note 1: Supply current is measured after running for 2000 cycle times with a square-wave clock on CKI, CKO open, and all other pins pulled up to $V_{C C}$ with 20 k resistors. See current drain equation on page 13.
Note 2: The HALT mode will stop CKI from oscillating in the RC and crystal configurations.
Note 3: When forcing HALT, current is only needed for a short time (approximately 200 ns ) to flip the HALT flip-flop.

## COP410C/COP411C

AC Electrical Characteristics $0^{\circ} \mathrm{C} \leqslant \mathrm{T}_{\mathrm{A}} \leqslant 70^{\circ} \mathrm{C}$ unless otherwise specified

| Parameter | Conditions | Min. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: |
| Instruction Cycle Time ( $\mathrm{t}_{\mathrm{c}}$ ) | $\begin{aligned} & V_{C C} \geqslant 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V}>V_{C C} \geqslant 2.4 \mathrm{~V} \end{aligned}$ | $\begin{array}{r} 4 \\ 16 \end{array}$ | $\begin{aligned} & \mathrm{DC} \\ & \mathrm{DC} \end{aligned}$ | $\begin{aligned} & \mu \mathrm{S} \\ & \mu \mathrm{~S} \end{aligned}$ |
| Operating CKI $\div 4$ mode <br> Frequency $\div 8$ mode <br>  $\div 16$ mode <br>  $\div 4$ mode <br>  $\div 8$ mode <br>  $\div 16$ mode | $V_{C Q} \geqslant 4.5 \mathrm{~V}$ $4.5 \mathrm{~V}^{\prime}>\mathrm{V}_{\mathrm{CC}} \geqslant 2.4 \mathrm{~V}$ | DC <br> DC <br> DC <br> DC <br> DC <br> DC | $\begin{aligned} & 1.0 \\ & 2.0 \\ & 4.0 \\ & 250 \\ & 500 \\ & 1.0 \end{aligned}$ | MHz <br> MHz <br> MHz <br> kHz <br> kHz <br> MHz |
| Instruction Cycle Time RC Oscillator | $\begin{aligned} & R=30 \mathrm{k} \pm 5 \%, V_{C C}=5 \mathrm{~V} \\ & \mathrm{C}=82 \mathrm{pF} \pm 5 \% \quad(\div 4 \text { Mode }) \end{aligned}$ | 8 | 16 | $\mu \mathrm{S}$ |
| Inputs (See Figure 3) tsetup <br> $t_{\text {HOLD }}$ | $\left.\begin{array}{l} \text { G Inputs } \\ \text { SI Input } \\ \text { All Others } \\ V_{C C} \geqslant 4.5 \mathrm{~V} \\ V_{C C} \geqslant 2.4 \mathrm{~V} \end{array}\right\} \mathrm{V}_{\mathrm{CC}} \geqslant 4.5 \mathrm{~V}$ | $\begin{gathered} \mathrm{tc} / 4+0.7 \\ 0.3 \\ 1.7 \\ 0.25 \\ 1.0 \end{gathered}$ |  | $\begin{aligned} & \mu \mathrm{S} \\ & \mu \mathrm{~s} \\ & \mu \mathrm{~s} \\ & \mu \mathrm{~s} \\ & \mu \mathrm{~s} \end{aligned}$ |
| Output Propagation Delay <br> $t_{P D 1}, t_{P D O}$ <br> $t_{\text {PD } 1}, t_{\text {PDO }}$ | $\begin{aligned} & V_{O U T}=1.5 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=5 \mathrm{k} \\ & V_{C C} \geqslant 4.5 \mathrm{~V} \\ & V_{C C} \geqslant 2.4 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 1.0 \\ & 4.0 \end{aligned}$ | $\begin{aligned} & \mu \mathrm{S} \\ & \mu \mathrm{~s} \end{aligned}$ |

## COP310C/COP311C

## Absolute Maximum Ratings

Voltage at any pin
Total allowable source current Total allowable sink current

| Operating temperature range | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| :--- | ---: |
| Storage temperature range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead temperature (soldering, 10 sec. ) | $300^{\circ} \mathrm{C}$ |

Absolute maximum ratings indicate limits beyond which damage to the device may occur. DC and AC electrical specifications are not ensured when operating the device at absolute maximum ratings.

COP310C/COP311C
DC Electrical Characteristics
(continued)

| Parameter | Conditions | Min. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: |
| CKO Current Levels (As Clock Out) |  |  |  |  |
| Sink $\quad \div 4$ | $V_{C C}=4.5 \mathrm{~V}, \mathrm{CKI}=\mathrm{V}_{C C}, V_{\text {OUT }}=\mathrm{V}_{C C}$ | 0.3 |  | mA |
|  |  | 0.6 |  | mA |
| $\div 16$ |  | 1.2 | , | mA |
| Source $\div 4$ | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{CKI}=0 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=0 \mathrm{~V}$ | 0.3 |  | mA |
| $\div 8$ |  | 0.6 |  | mA |
| $\div 16$ |  | 1.2 |  | mA |
| Allowable Loading on CKO (as HALT I/O pin) |  |  | 100 | pF |
| Current Needed to |  |  |  |  |
| Override HALT ${ }^{3}$ |  |  |  |  |
| To Continue | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=0.2 \mathrm{~V}_{\mathrm{CC}}$ |  | 0.8 | mA |
| To Halt | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=0.7 \mathrm{~V} \mathrm{CC}$ |  | 2.0 | mA |
| TRI-STATE or Open Drain Leakage Current |  | -4 | +4 | $\mu \mathrm{A}$ |

Note 1: Supply current is measured after running for 2000 cycle times with a square-wave clock on CKI, CKO open, and all other pins pulled up to $V_{C C}$ with 20 k resistors. See current drain equation on page 13.
Note 2: The HALT mode will stop CKI from oscillating in the RC and crystal configurations.
Note 3: When forcing HALT, current is only needed for a short time (approximately 200 ns ) to flip the HALT fllp.flop.

## COP310C/COP311C

AC Electrical Characteristics $-40^{\circ} \mathrm{C} \leqslant \mathrm{T}_{\mathrm{A}} \leqslant+85^{\circ} \mathrm{C}$ unless otherwise specified

| Parameter | Conditions | Min. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: |
| Instruction Cycle Time ( $\mathrm{t}_{\mathrm{c}}$ ) | $\begin{aligned} & V_{c c} \geqslant 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V}>V_{c c} \geqslant 3.0 \mathrm{~V} \end{aligned}$ | $\begin{array}{r} 4 \\ 16 \end{array}$ | $\begin{aligned} & \mathrm{DC} \\ & \mathrm{DC} \end{aligned}$ | $\begin{aligned} & \mu \mathrm{S} \\ & \mu \mathrm{~s} \end{aligned}$ |
| Operating CKI $\div 4$ mode <br> Frequency $\div 8$ mode <br>  $\div 16$ mode <br>  $\div 4$ mode <br>  $\div 8$ mode <br>  $\div 16$ mode | $V_{C C} \geqslant 4.5 \mathrm{~V}$ $4.5 \mathrm{~V}>V_{C C} \geqslant 3.0 \mathrm{~V}$ | $\begin{aligned} & \mathrm{DC} \\ & \mathrm{DC} \\ & \mathrm{DC} \\ & \mathrm{DC} \\ & \mathrm{DC} \\ & \mathrm{DC} \end{aligned}$ | $\begin{array}{r} 1.0 \\ 2.0 \\ 4.0 \\ 250 \\ 500 \\ 1.0 \end{array}$ | MHz <br> MHz <br> MHz <br> kHz <br> kHz <br> MHz |
| Instruction Cycle Time RC Oscillator | $\begin{aligned} & R=30 \mathrm{k} \pm 5 \%, V_{C C}=5 \mathrm{~V} \\ & C=82 \mathrm{pF} \pm 5 \%(\div 4 \text { Mode }) \end{aligned}$ | 8 | 16 | $\mu \mathrm{s}$ |
| inputs (See Figure 3) $t_{\text {Setup }}$ <br> $t_{\text {HOLD }}$ | $\left.\begin{array}{l} \text { G Inputs } \\ \text { SI Input } \\ \text { All Others } \\ V_{C C} \geqslant 4.5 \mathrm{~V} \\ V_{C C} \geqslant 3.0 \mathrm{~V} \end{array}\right\} V_{C C} \geqslant 4.5 \mathrm{~V}$ | $\begin{gathered} \mathrm{tc} / 4+0.7 \\ 0.3 \\ 1.7 \\ 0.25 \\ 1.0 \end{gathered}$ | , | $\begin{aligned} & \mu \mathrm{S} \\ & \mu \mathrm{~s} \\ & \mu \mathrm{~S} \\ & \mu \mathrm{~s} \\ & \mu \mathrm{~S} \\ & \hline \end{aligned}$ |
| Output Propagation Delay <br> $\mathrm{t}_{\text {PD1 }}, \mathrm{t}_{\text {PDO }}$ <br> $t_{\text {PDI }}, \mathrm{t}_{\text {PDO }}$ | $\begin{aligned} & V_{O U T}=1.5 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=5 \mathrm{k} \\ & \mathrm{~V}_{\mathrm{CC}} \geqslant 4.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}} \geqslant 3.0 \mathrm{~V} \end{aligned}$ | . | $\begin{aligned} & 1.0 \\ & 4.0 \end{aligned}$ | $\begin{aligned} & \mu \mathrm{S} \\ & \mu \mathrm{~S} \end{aligned}$ |



Order Number COP311C-XXX/D, COP411C-XXXID NS Package D20A

Order Number COP311C-XXX/N, COP411C.XXX/N See NS Package N20A


Order Number COP310C-XXXID, COP410C-XXXID See NS Package D24C

Order Number COP310C.XXX/N, COP410C.XXXIN
NS Package Number N24A

| Pin | Description | Pin | Description |
| :---: | :---: | :---: | :---: |
| $L_{7}-L_{0}$ | 8 -bit bidirectional I/O port with TRI-STATE | SK | Logic-controlled clock (or general purpose output) |
| $\mathrm{G}_{3}-\mathrm{G}_{0}$ | 4-bit bidirectional I/O port ( $\mathrm{G}_{2}-\mathrm{G}_{0}$ for 20-pin package) | CKI | System oscillator input |
| $\mathrm{D}_{3}-\mathrm{D}_{0}$ | 4-bit general purpose output port ( $\mathrm{D}_{1}-\mathrm{D}_{0}$ for 20-pin package) | CKO | Crystal oscillator output, or HALT mode I/O port (24-pin package only) |
| SI | Serial input (or counter input) | $\overline{\text { RESET }}$ | System reset input |
| SO | Serial output (or general purpose output) | $V_{C C}$ | System power supply |
|  |  | GND | System Ground |

FIGURE 2. Connection Diagrams


FIGURE 3. Input/Output Timing Diagrams (Divide-by-8 Mode)

## Functional Description

To ease reading of this description, only COP410C and/or COP411C are referenced; however, all such references apply equally to COP310C and/or COP311C, and COP210C and/or COP211C, respectively.

A block diagram of the COP410C is given in Figure 1. Data paths are illustrated in simplified form to depict how the various logic elements communicate with each other in implementing the instruction set of the device. Positive logic is used. When a bit is set, it is a logic " 1 "; when a bit is reset, it is a logic " 0 ".

## Program Memory

Program memory consists of a 512 -byte ROM. As can be seen by an examination of the COP410C/411C instruction set, these words may be program instructions, program data, or ROM addressing data. Because of the special characteristics associated with the JP, JSRP, JID, and LQID instructions, ROM must often be thought of as being organized into 8 pages of 64 words (bytes) each.

## ROM Addressing

ROM addressing is accomplished by a 9 -bit PC register. Its binary value selects one of the 5128 -bit words contained in ROM. A new address is loaded into the PC register during each instruction cycle. Unless the instruction is a transfer of control instruction, the PC register is loaded with the next sequential 9-bit binary count value. Two levels of subroutine nesting are implemented by two 9 -bit subroutine save registers, SA and SB.
ROM instruction words are fetched, decoded, and executed by the instruction decode, control and skip logic circuitry.

## Data Memory

Data Memory consists of a 128 -bit RAM, organized as four data registers of $8 \times 4$-bit digits. RAM addressing is implemented by a 6 -bit B register whose upper two bits ( Br ) selects one of four data registers and lower three bits of the 4 -bit Bd select one of eight 4 -bit digits in the selected data register. While the 4 -bit contents of the selected RAM digit (M) are usually loaded into or from, or exchanged with, the A register (accumulator), they may also be loaded into the $Q$ latches or loaded from the $L$ ports. RAM addressing may also be performed directly by the XAD 3,15 instruction. The Bd register also serves as a source register for 4-bit data sent directly to the D outputs.

The most significant bit of Bd is not used to select a RAM digit. Hence, each physical digit of RAM may be selected by two different values of Bd as shown in Figure 4. The skip condition for XIS and XDS instructions will be true if Bd changes between 0 and 15 , but not between 7 and 8 (see Table 3).

## Internal Logic

The internal logic of the COP410C/411C is designed to ensure fully static operation of the device.

The 4-bit A register (accumulator) is the source and destination register for most I/O, arithmetic, logic and data memory access operations. It can also be used to load the Bd portion of the B register, to load four bits of the 8 -bit $Q$ latch data and to perform data exchanges with the SIO register.

The 4-bit adder performs the arithmetic and logic functions of the COP410C/411C, storing its results in A. It also outputs the carry information to a 1 -bit carry register, most often employed to indicate arithmetic overflow. The C register, in conjunction with the XAS instruction and the EN register, also serves to control the SK output. C can be outputted directly to SK or can enable SK to be a sync clock each instruction cycle time. (See XAS instruction and EN register description below.)

The $G$ register contents are outputs to four general purpose bidirectional I/O ports.

The Q register is an internal, latched, 8 -bit register, used to hold data loaded from RAM and A, as well as 8-bit data from ROM. Its contents are output to the LI/O ports when the $L$ drivers are enabled under program control. (See LEI instruction.)
The eight $L$ drivers, when enabled, output the contents of latched $Q$ data to the LI/O ports. Also, the contents of $L$ may be read directly into $A$ and RAM.
The SIO register functions as a 4-bit serial-in/serial-out shift register or as a binary counter, depending upon the


FIGURE 4. RAM Digit Address to Physical RAM Digit Mapping
contents of the EN register．（See EN register description below．）Its contents can be exchanged with $A$ ，allowing it to input or output a continuous serial data stream．With SIO functioning as a serial－In／serial－out shift register and SK as a sync clock，the COP410C／411C is MICRO－ WIRE ${ }^{\text {TM }}$ compatible．

The $D$ register provides four general purpose outputs and is used as the destination register for the 4 －bit contents of Bd．

The XAS instruction copies C into the SKL latch．In the counter mode，SK is the output of SKL；in the shift regis－ ter mode，SK is a sync clock，Inhibited when SKL is a logic＂ 0 ＂．

The EN register is an internal 4－bit register loaded under program control by the LEI instruction．The state of each bit of this register selects or deselects the particular fea－ ture associated with each bit of the EN register （EN3－ENO）．
1．The least significant bit of the enable register，ENO， selects the SIO register as either a 4－bit shift register or as a 4－bit binary counter．With ENO set，SIO is an asynchronous binary counter，decrementing its value by one upon each low－going pulse（＂ 1 ＂to＂ 0 ＂）occur－ ring on the St input．Each pulse must be at least two instruction cycles wide．SK outputs the value of SKL． The SO output is equal to the value of EN3．With ENO reset，SIO is a serial shift register，shifting left each instruction cycle time．The data present at SI is shifted into the least signlficant bit of SIO．SO can be enabled to output the most significant bit of SIO each instruction cycle time．（See 4．below．）The SK output becomes a logic－controlled clock．
2．EN1 is not used，it has no effect on the COP410C／411C．
3．With EN2 set，the L drivers are enabled to output the data in Q to the LI／O ports．Resetting EN2 disables the $L$ drivers，placing the LI／O ports in a high impedance input state．
4．EN3，in conjunction with ENO，affects the SO output． With ENO set（binary counter option selected），SO will output the value loaded into EN3．With ENO reset （serial shift register option selected），setting EN3 enables SO as the output of the SIO shift register， outputting serial shifted data each instruction time． Resetting EN3 with the serial shlft register option selected，disables SO as the shift register output；data continues to be shifted through SIO and can be exchanged with A via an XAS instruction but SO remains reset to＂ 0 ＂．

## Initlalization

The internal reset logic will initialize the device upon power－up if the power supply rise time is less than 1 ms and If the operating frequency at CKI is greater than 32 kHz ，otherwise the external RC network shown in Figure 5 must be connected to the RESET pin．The RESET pin is configured as a Schmitt trigger input．If not used，it should be connected to $V_{c c}$ ．Initialization will occur whenever a logic＂ 0 ＂＇is applied to the RESET input，pro－ viding it stays low for at least three instruction cycle times．
When $V_{C C}$ power is applied，the internal reset logic will keep the chip in initialization mode for up to 2500 instruction cycles．If the CKI clock is running at a low fre－ quency，this could take a long time，therefore，the internal logic should be disabled by a mask option with initializa－ tion controlled solely by RESET pin．

Note：If CKI clock is less than 32 kHz ，the internal reset logic（Option $25=1$ ） must be disabled and the external RC network must be present．

Upon initialization，the PC register is cleared to 0 （ROM address 0 ）and the $A, B, C, D, E N$ ，and $G$ registers are cleared．The SK output is enabled as a SYNC output，pro－ viding a pulse each instruction cycle time．Data memory （RAM）is not cleared upon initialization．The first instruc－ tion at address 0 must be a CLRA（clear A register）．


FIGURE 5．Power－Up Clear Circuit

## COP411C

If the COP410C is bonded as a 20 －pin package，it becomes the COP411C，illustrated in Figure 2，COP410C／ COP411C Connection Diagrams．Note that the COP411C does not contain D2，D3，G3，or CKO．Use of this option， of course，precludes use of D2，D3，G3，and CKO options． All other options are available for the COP411C．

Table 1．Enable Register Modes－Bits ENO and EN3

| ENO | EN3 | SIO | SI | SO | SK |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | Shift Register | Input to Shift Register | 0 | $\begin{aligned} & \text { If } S K L=1, S K=\text { clock } \\ & \text { If } S K L=0, S K=0 \end{aligned}$ |
| 0 | 1 | Shift Register | Input to Shift Register | Serial out | $\begin{aligned} & \text { If } S K L=1, S K=\text { clock } \\ & \text { If } S K L=0, S K=0 \end{aligned}$ |
| 1 | 0 | Binary Counter | Input to Counter | 0 | SK＝SKL |
| 1 | 1 | Binary Counter | Input to Counter | 1 | SK＝SKL |

## HALT Mode

The COP410C/411C is a fully static circuit; therefore, the user may stop the system oscillator at any time to halt the chip. The chip also may be halted by the HALT instruction or by forcing CKO high when it is used as a HALT I/O port. Once in the HALT mode, the internal circuitry does not receive any clock signal, and is therefore frozen in the exact state it was in when halted. All information is retained until continuing. The HALT mode is the minimum power dissipation state.
The HALT mode has slight differences depending upon the type of oscillator used.
a. 1-pin oscillator-RC or external

The HALT mode may be entered into by either program control (HALT Instruction) or by forcing CKO to a logic " 1 " state.
The circuit may be awakened by one of two different methods:

1) Continue function. By forcing CKO to a logic " 0 ", the system.clock is re-enabled and the circuit continues to operate from the point where it was stopped.
2) Restart. Forcing the $\overline{\text { RESET }}$ pin to a logic " 0 " will restart the chip regardless of HALT or CKO (see Initialization).
b. 2-pin oscillator - crystal

The HALT mode may be entered into by program control (HALT instruction) which forces CKO to a logic " 1 " state. The circuit can be awakened only by the RESET function.


Halt I/O Port

## CKO Pin Options

In a crystal-controlled oscillator system, CKO is used as an output to the crystal network. CKO will be forced high during the execution of a HALT instruction, thus inhibiting the crystal network. If a 1 -pin oscillator system is chosen (RC or external), CKO will be selected as HALT and is an I/O flip.flop which is an indicator of the HALT status. An external signal can override this pin to start and stop the chip. By forcing a high level to CKO, the chip will stop as soon as CKI is high and the CKO output will go high to keep the chip stopped. By forcing a low level to CKO, the chip will continue and CKO output will go low.

All features associated with the CKO I/O pin are available with the 24 -pin package only.

## Oscillator Options

There are three options available that define the use of CKI and CKO.
a. Crystal-Controlled Oscillator. CKI and CKO are connected to an external crystal. The instruction cycle time equals the crystal frequency divided by 16 (optionally by 8 or 4 ).
b. External Oscillator. CKI is configured as LSTTL-compatible input accepting an external clock signal. The external frequency is divided by 16 (optionally by 8 or 4) to give the instruction cycle time. CKO is the HALT I/O port.
c. RC-Controlled Oscillator. CKI is configured as a single pin RC-controlled Schmitt trigger oscillator. The instruction cycle equals the oscillation frequency divided by 4. CKO is the HALT I/O port.

The RC oscillator is not recommended in systems that require accurate timing or low current. The RC oscillator draws more current than an external oscillator (typically an additional $100 \mu \mathrm{~A}$ at 5 V ). However, when the part halts, it stops with CKI high and the halt current is at the minimum.


FIGURE 6. COP410C Oscillator

|  | RC.Controlled |
| :---: | :---: |
| Crystal or Resonator | Oscillator |


| Crystal Value | Component Values |  |  |  | R |  | Cycle <br> TIme | $V_{\text {cc }}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | R1 | R2 | C1pF | C2pF |  | C |  |  |
| 32kHz | 220k | 20M | 30 | 5-36 | 15k | 82pF | 4-9 ${ }^{\text {s }}$ | $\geqslant 4.5 \mathrm{~V}$ |
| 455 kHz | 5k | 10M | 80 | 40 | 30k | 82pF | $8-16 \mu \mathrm{~s}$ | 34.5 V |
| 2.096 MHz | 2k | 1M | 30 | 6-36 | 47k | 100pF | $16-32 \mu \mathrm{~s}$ | 2.4 to 4.5 |
| 4.0 MHz | 1k | 1M | 30 | 6-36 | Note 50pF | $\begin{aligned} & 9: 15 k \leqslant \\ & F \leqslant C \leqslant 1 \end{aligned}$ | $R \leqslant 150 \mathrm{k}$, 150pF |  |

## COP410C/COP411C Instruction Set

Table 2 is a symbol table providing internal architecture, instruction operand and operational symbols used in the instruction set table.

Table 3 provides the mnemonic, operand, machine code, data flow, skip conditions and description associated with each Instruction in the COP410C/COP411C instruction set.

Table 2. COP410C/411C Instruction Set Table Symbols

| Symbol | Definition | Symbol | Definition |
| :---: | :---: | :---: | :---: |
| INTERNAL ARCHITECTURE SYMBOLS |  | INSTRUCTION OPERAND SYMBOLS |  |
| A | 4 -bit Accumulator | d | 4.bit Operand Field, $0-15$ binary (RAM Digit Select) |
| B | 6-bit RAM Address Register | I | 2.bit Operand Field, 0-3 binary (RAM Register |
| Br | Upper 2 bits of B (register address) |  | Select) |
| Bd | Lower 4 bits of B (digit address) | a | 9-bit Operand Field, 0-511 binary (ROM Address) |
| C | 1-bit Carry Register | $y$ | 4-bit Operand Field, 0-15 binary (Immediate Data) |
| D | 4-bit Data Output Port | RAM(s) | Contents of RAM location addressed by s |
| EN | 4-bit Enable Register | ROM $(t)$ | Contents of ROM location addressed by $t$ |
| G | 4-bit Register to latch data for G I/O Port |  |  |
| L | 8-bit TRI-STATE* //O Port |  |  |
| M | 4-bit contents of RAM Memory pointed to by B Register | OPERATIONAL SYMBOLS |  |
|  |  | + | Plus |
| PC | 9-bit ROM Address Register (program counter) | - | Minus |
| Q | 8-bit Register to latch data for LIIO Port | $\rightarrow$ | Replaces |
| SA | 9 -bit Subroutine Save Register A | $\rightarrow$ | Is exchanged with |
| SB | 9-bit Subroutine Save Register B | = | Is equal to |
| SIO | 4-bit Shift Register and Counter | $\bar{A}$ | The one's complement of $A$ |
| SK | Logic-Controlled Clock Output | ${ }^{+}$ | Exclusive-OR |
|  |  | : | Range of values |

Table 3. COP410C/411C Instruction Set

| Mnemonic | Operand | Hex Code | Machine Language Code (Binary) | Data Flow | Skip Conditions | Description |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ARITHMETIC INSTRUCTIONS |  |  |  |  |  |  |
| ASC |  | 30 | 00110000 | $\begin{aligned} & A+C+R A M(B) \rightarrow A \\ & \text { Carry } \rightarrow C \end{aligned}$ | Carry | Add with Carry, Skip on Carry |
| ADD |  | 31 | 001110001 | $A+R A M(B) \rightarrow A$ | None | Add RAM to A |
| AISC | $y$ | 5- | \|0101) $0^{0}$ | $A+y \rightarrow A$ | Carry | Add Immediate, Skip on Carry ( $y \neq 0$ ) |
| CLRA |  | 00 | 1000090000 | $0 \rightarrow A$ | None | Clear A |
| COMP |  | 40 | 010010000 | $\bar{A} \rightarrow A$ | None | One's complement of $A$ to A |
| NOP |  | 44 | $1010010100 \mid$ | None | None | No Operation |
| RC |  | 32 | 001110010 | $" 0$ " $\rightarrow$ C | None | Reset C |
| SC |  | 22 | $\lfloor 0010\rfloor 0010]$ | $" 1 " \rightarrow C$ | None | Set C |
| XOR |  | 02 | 000000010 | $A \oplus R A M(B) \rightarrow A$ | None | Exclusive-OR RAM with A |

Table 3. COP410C/411C Instruction Set (Continued)

| Mnemonic | Operand | Hex Code | Machine Language Code (Binary) | Data Flow | Skip Conditions | Description |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TRANSFER OF CONTROL INSTRUCTIONS |  |  |  |  |  |  |
| JID |  | FF | 1 | $\begin{aligned} & \text { ROM }\langle\mathrm{PC} 8, \mathrm{~A}, \mathrm{M}) \rightarrow \\ & \mathrm{PC}_{7: 0} \end{aligned}$ | None | Jump Indirect (Note 2) |
| JMP | a | 6- | 0110\|000|a8 | $a \rightarrow P C$ | None | Jump |
|  |  | -- | - 37.0 |  |  |  |
| JP | a | -- | $\frac{\|1\|}{\mid \text { (pages } 2,3 \text { only) }}$ | $a \rightarrow P C_{6: 0}$ | None | Jump within Page (Note 1) |
|  |  | -- | $\begin{array}{\|ll\|l}  & \text { or } \\ 1 & 1 \end{array} \text { a }_{5: 0}$ <br> (all other pages) | $a \rightarrow \mathrm{PC}_{5: 0}$ |  |  |
| JSRP | a | -- | \|10| a5:0 | $\begin{aligned} & \mathrm{PC}+1 \rightarrow \mathrm{SA} \rightarrow \mathrm{SB} \\ & 010 \rightarrow \mathrm{PC}_{8: 6} \\ & \mathrm{a} \rightarrow \mathrm{PC}_{5: 0} \end{aligned}$ | None | Jump to Subroutine Page (Note 2) |
|  |  |  |  |  |  |  |
| JSR | a | 6- | \|01110|100|as | $\begin{aligned} & \mathrm{PC}+1 \rightarrow \mathrm{SA} \rightarrow \mathrm{SB} \\ & \mathrm{a} \rightarrow \mathrm{PC} \end{aligned}$ | None | Jump to Subroutine |
|  |  | -- | a7:0 |  |  |  |
| RET |  | 48 | $010100 \mid 1000$ | $S B \rightarrow S A \rightarrow P C$ | None | Return from Subroutine |
| RETSK |  | 49 |  | $\mathrm{SB} \rightarrow \mathrm{SA} \rightarrow \mathrm{PC}$ | Always Skip on Return. | Return from Subroutine then Skip |
| HALT |  | 33 | 001100111 |  | None | Halt processor |
|  |  | 38 | 00111000 |  |  |  |

MEMORY REFERENCE INSTRUCTIONS

| CAMQ |  | 33 | 1001110011 |
| :---: | :---: | :---: | :---: |
|  |  | 3 C | $\underline{0} 011\|1100\|$ |
| LD | r | -5 |  |
| LQID |  | BF | 1 |
| RMB | 0 | 4 C | $0100 \mid 1100$ |
|  | 1 | 45 | 010010101 |
|  | 2 | 42 | 01000010 |
|  | . 3 | 43 | 010010011 |
| SMB | 0 | 4D | $0100\|1101\|$ |
|  | 1 | 47 | 010001011 |
|  | 2 | 46 | 010010110 |
|  | 3 | 4B | (0100\|1011 |
| STII | y | 7- | [101111) y |
| X | r | -6 | $00\|r\| 0110 \mid$ |
| XAD | 3,15 | 23 | 0001010011 |
|  |  | BF |  |
| XDS | r | -7 | $100\|r\| 0111$ |



Table 3. COP410C/411C Instruction Set (Continued)

| Mnemonic | Operand | Hex Code | Machine Language Code (Binary) | Data Flow | Skip Conditions | Description |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| REGISTER REFERENCE INSTRUCTIONS |  |  |  |  |  |  |
| CAB |  | 50 | 01010000 | $\mathrm{A} \rightarrow \mathrm{Bd}$ | None | Copy A to Bd |
| CBA |  | 4E | $00100 \mid 1110$ | $\mathrm{Bd} \rightarrow \mathrm{A}$ | None | Copy Bd to A |
| LBI | r,d |  | $\begin{array}{c\|c\|c\|c\|} \hline 0\|c\| r \mid & (d=0,9: 15) \\ \hline(d=0 \end{array}$ | $r . d \rightarrow B$ | Skip until not a LBI | Load B Immediate with r.d |
| LEI | $y$ | 33 | $000011 \mid 000111$ | $y \rightarrow E N$ | None | Load EN Immediate |
|  |  | 6- |  |  |  |  |
| TEST INSTRUCTIONS |  |  |  |  |  |  |
| SKC |  | 20 | 001010000 |  | $C=\cdots 1 \cdots$ | Skip if C is True |
| SKE |  | 21 | $00.01010001]$ |  | $A=R A M(B)$ | Skip if A Equals RAM |
| SKGZ |  | 33 | 0001110011 |  | $\mathrm{G}_{3: 0}=0$ | Skip if G is Zero |
|  |  | 21 | 001010001 |  |  | (all 4 bits) |
| SKGBZ |  | 33 | 1001110011 | 1st byte <br> 2nd byte |  | Skip if G Bit is Zero |
|  | 0 | 01 | 000010001 |  | $\mathrm{G}_{0}=0$ |  |
|  | 1 | 11 | 10001100011 |  | $\mathrm{G}_{1}=0$ |  |
|  | 2 | 03 | 000010011 |  | $\mathrm{G}_{2}=0$ | ' |
|  | 3 | 13 | $0001] 0011]$ |  | $\mathrm{G}_{3}=0$ |  |
| SKMBZ | 0 | 01 | 100000001 |  | $\operatorname{RAM}(\mathrm{B})_{0}=0$ | Skip if RAM Bit is Zero |
|  | 1 | 11 | $000110001]$ |  | $\operatorname{RAM}(\mathrm{B})_{1}=0$ |  |
|  | 2 | 03 | $0000 \mid 0011$ |  | $\operatorname{RAM}(\mathrm{B})_{2}=0$ |  |
|  | 3 | 13 | 0001100111 |  | $\operatorname{RAM}(\mathrm{B})_{3}=0$ |  |
| INPUT/OUTPUT INSTRUCTIONS |  |  |  |  |  |  |
| ING |  | 33 | 0001110011 | $G \rightarrow A$ | None | Input G Ports to A |
|  |  | 2 A | $0010\|1010\|$ |  |  |  |
| INL |  | 33 | $00.10 .110011]$ | $L_{7: 4} \rightarrow$ RAM $(B)$ | None | Input L Ports to RAM, A |
|  |  | 2 E | $\underline{0} 010\|1110\|$ | $\mathrm{L}_{3: 0} \rightarrow \mathrm{~A}$ |  |  |
| OBD |  | 33 | 1001110011 | $\mathrm{Bd} \rightarrow \mathrm{D}$ | None | Output Bd to D Outputs |
|  |  | 3 E | $0011 \mid 1110]$ |  |  |  |
| OMG |  | 33 | 001110011 | $\operatorname{RAM}(\mathrm{B}) \rightarrow \mathrm{G}$ | None | Output RAM to G Ports |
|  |  | 3 A | $001111010]$ |  |  |  |
| XAS |  | 4F | $\|01000\| 11111$ | $\mathrm{A} \leftrightarrow \mathrm{SIO}, \mathrm{C} \rightarrow \mathrm{SKL}$ | None | Exchange A with SIO |

Note 1: The JP instruction allows a jump, while in subroutine pages 2 or 3 , to any ROM location within the two-page boundary of pages 2 or 3. The JP instruction, otherwise, permits a jump to a ROM location within the current 64 -word page. JP may not jump to the last word of a page.

Note 2: A JSRP transfers program control to subroutine page 2 ( 0010 is loaded into the upper 4 bits of P). A JSRP may not be used when in pages 2 or 3. JSRP may not jump to the last word in page 2.

The following information is provided to assist the user in understanding the operation of several unique instructlons and to provide notes useful to programmers in writing COP410C/COP411C programs.

## XAS instruction

XAS (Exchange A with SIO) exchanges the 4 -bit contents of the accumulator with the 4 -bit contents of the SIO register. The contents of SIO will contain serial-in/serialout shift register or binary counter data, depending on the value of the EN register. An XAS instruction will also affect the SK output. (See Functional Description, EN Register. If SIO is selected as a shift register, an XAS instruction must be performed once every four instruction cycle times to effect a continuous data stream.

## JID Instruction

JID (Jump Indirect) is an indirect addressing instruction, transferring program control to a new ROM location pointed to indirectly by $A$ and $M$. It loads the lower eight bits of the ROM address register PC with the contents of ROM addressed by the 9 -bit word, $\mathrm{PC}_{8}, \mathrm{~A}, \mathrm{M} . \mathrm{PC}_{8}$ is not affected by this instruction.

Note: JID uses two instruction cycles if executed, one If skipped.

## LQID Instruction

LQID (Load Q Indirect) loads the 8 -bit Q register with the contents of ROM pointed to by the 9 -bit word $\mathrm{PC}_{8}, \mathrm{~A}, \mathrm{M}$. LQID can be used for table look-up or code conversion such as BCD to 7 -segment. The LQID instruction "pushes" the stack ( $\mathrm{PC}+1 \rightarrow \mathrm{SA} \rightarrow \mathrm{SB}$ ) and replaces the least significant eight bits of the PC as follows: $A \rightarrow$ $\mathrm{PC}_{7: 4}, \mathrm{RAM}(\mathrm{B}) \rightarrow \mathrm{PC}_{3: 0}$, leaving $\mathrm{PC}_{8}$ unchanged. The ROM data pointed to by the new address is fetched and loaded into the Q latches. Next, the stack is "popped" $(S B \rightarrow S A \rightarrow P C)$, restoring the saved value of the PC to continue sequential program execution. Since LQID pushes $S A \rightarrow S B$, the previous contents of SB are lost.

Note: LQID uses two instruction cycles if executed, one if skipped.

## Instruction Set Notes

a. The first word of a COP410C/COP411C program (ROM address 0 ) must be a CLRA (Clear A) instruction.
b. Although skipped instructions are not executed, one instruction cycle time is devoted to skipping each byte of the skipped instruction. Thus all program paths take the same number of cycle times whether instructions are skipped or executed (except JID and LQID).
c. The ROM is organized into eight pages of 64 words each. The program counter is a 9 -bit binary counter, and will count through page boundaries. If a JP, JSRP, JID, or LQID instruction is located in the last word of a page, the instruction operates as if it were in the next page. For example: A JP located in the last word of a page will jump to a location in the next page. Also, a LQID or JID located in the last word in page 3 or 7 will access data in the next group of four pages.

## Power Dissipation

The lowest power drain is when the clock is stopped. As the frequency increases so does current. Current is also lower at lower operating voltages. Therefore, to minlmize power consumption, the user should run at the lowest speed and voltage that his application will allow. The user should take care that all pins swing to full supply levels to ensure that outputs are not loaded down and that inputs are not at some intermediate level which may draw current. Any input with a slow rise or fall time will draw additional current. A crystal- or resonator-generated clock will typlcally draw $100 \mu \mathrm{~A}$ more than a squarewave input. An RC oscillator will draw even more current since the input is a slow rising signal.
If using an external squarewave oscillator, the following equation can be used to calculate the COP410C current drain.

$$
\begin{aligned}
& \mathrm{Ic}=\mathrm{Iq}+(\mathrm{V} \times 20 \times \mathrm{Fi})+(\mathrm{V} \times 1280 \times \mathrm{FI} / \mathrm{Dv}) \\
& \text { where } \mathrm{Ic}=\text { chip current drain in microamps } \\
& \text { Iq }=\text { quiescent leakage current (from curve) } \\
& \mathrm{FI}=\mathrm{CKI} \text { frequency in megahertz } \\
& \mathrm{V}=\text { chip } \mathrm{Vcc} \text { in volts } \\
& \mathrm{DV}=\text { divide by option selected }
\end{aligned}
$$

For example, at $5 \mathrm{~V} \mathrm{~V}_{\mathrm{cc}}$ and 400 kHz (divide by 4), lc $=10+(5 \times 20 \times 0.4)+(5 \times 1280 \times 0.4 / 4)$ Ic $=10+40+640=690 \mu \mathrm{~A}$

## I/O Options

COP410C/COP411C outputs have the following optional configurations, illustrated in Figure 7: .
a. Standard. A CMOS push-pull buffer with an N -channel device to ground in conjunction with a P-channel device to $\mathrm{V}_{\mathrm{CC}}$, compatible with CMOS and LSTTL.
b. Low Current. This is the same configuration as (a) above except that the sourcing current is much less.
c. Open Drain. An N-channel device to ground only, allowing external pull-up as required by the user's application.
d. Standard TRI-STATE L Output. A CMOS output buffer similar to (a) which may be disabled by program control.
e. Low-Current TRI-STATE L Output. This is the same as (d) above except that the sourcing current is much less.
f. Open-Drain TRI-STATE L Output. This has the N -channel device to ground only.
The SI and $\overline{\text { RESET }}$ inputs are $\mathrm{Hi}-\mathrm{Z}$ inputs ( (figure 7g).
When using either the G or LI/O ports as inputs, a pull-up device is necessary. This can be an external device or the following alternative is available: Select the lowcurrent output option. Now, by setting the output registers to a logic " 1 " level, the P-channel devices will act as the pull-up load. Note that when using the L ports in this fashion, the Q registers must be set to a logic " 1 " level and the L drivers must be enabled by an LEl instruction.

a. Standard Push-Pull Output

b. Low Current Push-Pull Output

d. Standard TRI-STATE ${ }^{\circledR}$ "L." Output

e. Low Current TRI-STATE . "L" Output


c. Open-Drain Output

f. Open Drain TRI-STATE "L" Output

FIGURE 7. I/O Configurations

All output drivers use one or more of three common devices numbered 1 to 3 . Minimum and maximum current (lout and $V_{\text {OUT }}$ ) curves are given in Figure 8 for each of these devices to allow the desiger to effectively use these I/O configurations.

## Option List

The COP410C/COP411C mask-programmable options are assigned numbers which correspond with the COP410C pins.

The following is a list of COP410C options. When specifying a COP411 chip, options 20,21 , and 22 must be set to 0 . The options are programmed at the same time as the ROM pattern to provide the user with the hardware flexibility to interface to various I/O components using little or no external circuitry.

Option 1: $0=$ Ground Pin. No options available. Option 2: CKO I/O Port. Determined by Option 3.
Option 3: CKI Input.
$=0$ : Crystal-controlled oscillator input $(\div 4)$.
$=1$ : Single-pin RC-controlled oscillator $(\div 4)$.
=2: External oscillator input ( $\div 4$ ).
$=3$ : Crystal oscillator input $(\div 8)$.
$=4$ : External oscillator input $(-8)$.
= 5: Crystal oscillator input ( $\div 16$ ).
=6: External oscillator input ( $\div 16$ ).
Option 4: $\overline{\operatorname{RESET}}$ Input $=1$ : $\mathrm{Hi}-\mathrm{Z}$ input. No option available.
Option 5: L7 Driver
$=0$ : Standard TRI-STATE push-pull output.
= 1: Low-current TRI-STATE push-pull output.
=2: Open-drain TRI-STATE output.

Option 6: $\mathrm{L}_{6}$ Driver. (Same as Option 5.)
Option 7: L-5 Driver. (Same as Option 5.)
Option 8: $L_{4}$ Driver. (Same as Option 5.)
Option 9: $\mathrm{V}_{\mathrm{CC}}$ Pin.
Option 10: $\mathrm{L}_{3}$ Driver. (Same as Option 5.)
Option 11: $L_{2}$ Driver. (Same as Option 5.)
Option 12: $\mathrm{L}_{1}$ Driver. (Same as Option 5.)
Option 13: $L_{0}$ Driver. (Same as Option 5.)
Option 14: St Input.
No option available.
= 1: Hi-Z input.
Option 15: SO Output. $=0$ : Standard push-pull output.
$=1$ : Low-current push-pull output. = 2: Open-drain output.
Option 16: SK Driver. (Same as Option 15.)
Option 17: $\mathrm{G}_{0}$ I/O Port. (Same as Option 15.)
Option 18: $\mathrm{G}_{1}$ I/O Port. (Same as Option 15.)
Option 19: $\mathrm{G}_{2}$ I/O Port. (Same as Option 15.)
Option 20: $\mathrm{G}_{3}$ I/O Port. (Same as Option 15.)
Option 21: $\mathrm{D}_{3}$ Output. (Same as Option 15.)
Option 22: $D_{2}$ Output. (Same as Option 15.)
Option 23: $\mathrm{D}_{1}$ Output. (Same as Option 15.)
Option 24: $\mathrm{D}_{0}$ Output. (Same as Option 15.)
Option 25: Internal Initialization Logic. = 0: Normal operation. =1: No internal initialization logic.
Option 26: No option available.
Option 27: COP Bonding.
$=0$ : COP410C (24-pin device).
=1: COP411C (20-pin device).
=2: COP410C and COP411C.

Minimum Sink Current


## Low Current Option

 Minimum Source Current

COP310C/COP311C Low Current Option Maximum Source Current


Standard Minimum Source Current


COP410C/COP411C Low Current Option Maximum Source Current


Maximum Quiescent Current


## COP424C, COP425C, COP426C, COP324C, COP325C, COP326C and COP444C, COP445C, COP344C, COP345C Single Chip 1k and 2k CMOS Microcontrollers

## General Description

The COP424C, COP425C, COP426C, COP444C and COP445C fully static, Single-Chip CMOS Microcontrollers are members of the COPSTM family, fabricated using dou-ble-poly, silicon gate CMOS (microCMOS) technology. These Controller Oriented Processors are complete microcomputers containing all system timing, internal logic, ROM, RAM, and I/O necessary to implement dedicated control functions̄ in a variety of applications. Features include single supply operation, a variety of output configuration options, with an instruction set, internal architecture and I/O scheme designed to facilitate keyboard input, display output and BCD data manipulation. The COP424C and COP444C are 28 pin chips. The COP425C and COP445C are 24 -pin versions ( 4 inputs removed) and COP426C is 20 -pin version with 15 I/O lines. Standard test procedures and reliable high-density techniques provide the medium to large volume customers with a customized microcontroller at a low endproduct cost. These microcontrollers are appropriate choices in many demanding control environments especially those with human interface.
The COP424C is an improved product which replaces the COP420C.

## Features

- Lowest Power Dissipation ( $50 \mu \mathrm{~W}$ typical)
- Fully static (can turn off the clock)
- Power saving IDLE state and HALT mode
- $4 \mu \mathrm{~s}$ instruction time, plus software selectable clocks
- $2 \mathrm{k} \times 8$ ROM, $128 \times 4$ RAM (COP444C/COP445C)
- $1 \mathrm{k} \times 8$ ROM, $64 \times 4$ RAM (COP424C/COP425C/ COP426C)
- 23 I/O lines (COP444C and COP424C)
- True vectored interrupt, plus restart
- Three-level subroutine stack
- Single supply operation (2.4V to 5.5 V )
- Programmable read/write 8 -bit timer/event counter
- Internal binary counter register with MICROWIRETM serial I/O capability
- General purpose and TRI-STATE ${ }^{\text {© }}$ outputs
- LSTTL/CMOS compatible
- MICROBUSTM compatible
- Software/hardware compatible with COP400 family
- Extended temperature range devices COP324C/ COP325C/COP326C and COP344C/COP345C $\left(-40^{\circ} \mathrm{C}\right.$ to $+85^{\circ} \mathrm{C}$ )
m Military devices $\left(-55^{\circ} \mathrm{C}\right.$ to $\left.+125^{\circ} \mathrm{C}\right)$ to be available

Block Diagram


FIGURE 1.

## Absolute Maximum Ratings

Supply Voltage (VCC)
Voltage at any pin
Total Allowable Source Current
Total Allowable Sink Current
Operating temperature range
Storage temperature range
Lead temperature (soldering, 10 seconds)
$-0.3 V$ to $V_{C C}+0.3 V$
25 mA 25 mA
$0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$

Absolute maximum ratings indicate limits beyond which damage to the device may occur. DC and AC electrical specifications are not ensured when operating the device at absolute maximum ratings.

DC Electrical Characteristics $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 70^{\circ} \mathrm{C}$ unless otherwise specified

| Parameter | Conditions | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: |
| Operating Voltage <br> Power Supply Ripple (Note 5) | Peak to Peak | 2.4 | $\begin{gathered} 5.5 \\ 0.1 \mathrm{~V}_{\mathrm{CC}} \end{gathered}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| Supply Current (Note 1) | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=2.4 \mathrm{~V}, \mathrm{tc}=64 \mu \mathrm{~s} \\ & \mathrm{~V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{tc}=16 \mu \mathrm{~s} \\ & \mathrm{~V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{tc}=4 \mu \mathrm{~s} \\ & \text { (tc is instruction cycle time) } \end{aligned}$ |  | $\begin{gathered} 120 \\ 700 \\ 3000 \end{gathered}$ | $\begin{aligned} & \mu \mathrm{A} \\ & \mu \mathrm{~A} \\ & \mu \mathrm{~A} \end{aligned}$ |
| HALT Mode Current (Note 2) | $\begin{aligned} & V_{C C}=5.0 V_{,} F_{I N}=0 \mathrm{kHz} \\ & V_{C C}=2.4 \mathrm{~V}, \mathrm{~F}_{\mathrm{IN}}=0 \mathrm{kHz} \end{aligned}$ |  | $\begin{aligned} & 40 \\ & 12 \end{aligned}$ | $\begin{aligned} & \mu \mathrm{A} \\ & \mu \mathrm{~A} \end{aligned}$ |
| Input Voltage Levels <br> RESET, CKI, Do (clock input) <br> Logic High <br> Logic Low <br> All other inputs Logic High Logic Low |  | $\begin{aligned} & 0.9 \mathrm{~V}_{\mathrm{CC}} \\ & 0.7 \mathrm{~V}_{\mathrm{CC}} \end{aligned}$ | $\begin{aligned} & 0.1 \mathrm{~V}_{\mathrm{CC}} \\ & 0.2 \mathrm{~V}_{\mathrm{CC}} \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \\ & v \end{aligned}$ |
| Input Pull-up current | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=0$ | 30 | 330 | $\mu \mathrm{A}$ |
| Hi - Z input leakage |  | -1 | +1 | $\mu \mathrm{A}$ |
| Input capacitance (Note 4) |  |  | 7 | pF |
| Output Voltage Levels LSTTL Operation Logic High Logic Low CMOS Operation Logic High Logic Low | $\begin{aligned} & \text { Standard outputs } \\ & V_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 5 \% \\ & \mathrm{I}_{\mathrm{OH}}=-100 \mu \mathrm{~A} \\ & \mathrm{I}_{\mathrm{OL}}=400 \mu \mathrm{~A} \\ & \mathrm{I}_{\mathrm{OH}}=-10 \mu \mathrm{~A} \\ & \mathrm{I}_{\mathrm{OL}}=10 \mu \mathrm{~A} \\ & \hline \end{aligned}$ | $\begin{gathered} 2.7 \\ v_{C C}-0.2 \end{gathered}$ | 0.4 0.2 | $\begin{aligned} & v \\ & v \\ & v \\ & v \end{aligned}$ |
| Output current levels (except CKO) <br> Sink (Note 6) <br> Source (Standard Option) <br> Source (Low Current Option) <br> CKO Current Levels (As Clock Out) |  | 1.2 0.2 0.5 0.1 30 6 0.3 0.6 1.2 0.3 0.6 1.2 | $\begin{gathered} 330 \\ 80 \end{gathered}$ | mA <br> mA <br> mA <br> mA <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> mA <br> mA <br> mA <br> mA <br> mA <br> mA |
| Allowable Sink/Source current per pin (Note 6) |  |  | 5 | mA |
| Allowable Loading on CKO (as HALT) |  |  | 100 | pF |
| Current needed to over-ride HALT (Note 3) <br> To continue <br> To halt | $\begin{aligned} & V_{C C}=4.5 \mathrm{~V}, \mathrm{~V}_{I N}=.2 \mathrm{~V}_{\mathrm{CC}} \\ & \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{I N}=.7 \mathrm{~V}_{\mathrm{CC}} \end{aligned}$ | : | $\begin{array}{r} .7 \\ 1.6 \\ \hline \end{array}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \\ & \hline \end{aligned}$ |
| TRI-STATE or open drain leakage current |  | -2.5 | +2.5 | $\mu \mathrm{A}$ |

## COP424C/COP425C/COP426C and COP444C/COP445C

AC Electrical Characteristics $0^{\circ} \mathrm{C} \leq T_{A} \leq 70^{\circ} \mathrm{C}$ unless otherwise specified

| Parameter | Conditions | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: |
| Instruction Cycle Time (tc) | $\mathrm{V}_{\mathrm{cc}} \geq 4.5 \mathrm{~V}$ | 4 | DC | $\mu \mathrm{s}$ |
|  | $4.5 \mathrm{~V}>\mathrm{V}_{\mathrm{CC}} \geq 2.4 \mathrm{~V}$ | 16 | DC | $\mu \mathrm{s}$ |
| Operating CKI $\div 4$ mode |  | DC | 1.0 | MHz |
| Frequency $\quad \div 8$ mode $\}$ | $V_{C C} \geq 4.5 \mathrm{~V}$ | DC | 2.0 | MHz |
| $\div 16$ mode $\}$ |  | DC | 4.0 | MHz |
| $\div 4$ mode |  | DC | 250 | kHz |
| $\div 8$ mode $\}$ | $4.5 \mathrm{~V}>\mathrm{V}_{C C} \geq 2.4 \mathrm{~V}$ | DC | 500 | kHz |
| $\div 16$ mode $\}$ |  | DC | 1.0 | MHz |
| Duty Cycle (Note 4) | $\mathrm{f}_{1}=4 \mathrm{MHz}$ | 40 | 60 | \% |
| Rise Time ( Note 4) | $\mathrm{f}_{1}=4 \mathrm{MHz}$ external clock |  | 60 | ns |
| Fall Time (Note 4) | $\mathrm{f}_{1}=4 \mathrm{MHz}$ external clock |  | 40 | ns |
| Instruction Cycle Time. RC Oscillator (Note 4) | $\begin{aligned} & R=30 k, V_{C C}=5 V \\ & C=82 \mathrm{pF}(\div 4 \text { Mode }) \end{aligned}$ | 8 | 16 | $\mu \mathrm{S}$ |
| Inputs: (See Figure 3) |  |  |  |  |
| $\mathrm{t}_{\text {SETUP }}$ | G Inputs | tc/4+.7 |  | $\mu \mathrm{s}$ |
|  | SI Input $\} V_{C C} \geq 4.5 \mathrm{~V}$ | 0.3 |  | $\mu \mathrm{s}$ |
|  | All Others | 1.7 |  | $\mu \mathrm{s}$ |
| $t_{\text {Hold }}$ | $\mathrm{V}_{C C} \geq 4.5 \mathrm{~V}$ | 0.25 |  | $\mu \mathrm{s}$ |
|  | $4.5 \mathrm{~V}>\mathrm{V}_{C C} \geq 2.4 \mathrm{~V}$ | 1.0 |  | $\mu \mathrm{S}$ |
| Output propagation delay | $\mathrm{V}_{\text {OUT }}=1.5 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=5 \mathrm{k}$ |  |  |  |
| tPD1, tPDO | $\mathrm{V}_{C C} \geq 4.5 \mathrm{~V}$ |  | 1.0 | $\mu \mathrm{S}$ |
| - tpD1, tPDO | $4.5 \mathrm{~V}>\mathrm{V}_{\mathrm{Cc}} \geq 2.4 \mathrm{~V}$ |  | 4.0 | $\mu \mathrm{s}$ |
| MICROBUSTM timing | $\mathrm{CL}=50 \mathrm{pF}, \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%$ |  |  |  |
| Read Operation (Figure 4) |  |  |  |  |
| Chip select stable before $\overline{\mathrm{RD}}$-tCSR |  | 65 |  | ns |
| . Chip select hold time for $\overline{\mathrm{RD}}-\mathrm{t}_{\text {RCS }}$ |  | 20 |  | ns |
| $\overline{\mathrm{RD}}$ pulse width- $\mathrm{t}_{\text {RR }}$. |  | 400 |  | ns |
| Data delay from $\overline{R D}-t_{\text {RD }}$ |  |  | 375 | ns |
| $\overline{\mathrm{RD}}$ to data floating - $\mathrm{t}_{\mathrm{DF}}$ (Note 4) |  |  | 250 | ns |
| Write Operation (Figure 5) |  |  |  |  |
| Chip select stable before $\overline{W /}-\mathrm{t}_{\text {cse }}$ W |  | 65 |  | ns |
| Chip select hold time for WR -twCS | , | 20 |  | ns |
| WR pulse width - ${ }^{\text {tww }}$ |  | 400 |  | ns |
| Data set-up time for $\overline{W R}-t_{\text {DW }}$ |  | 320 |  | ns |
| Data hold time for $\overline{W R}-{ }^{\text {t }}$ WD |  | 100 |  | ns |
| INTR transition time from $\overline{W R}-t_{\text {WI }}$ |  |  | 700 | ns |

Note 1: Supply current is measured after running for 2000 cycle times with a square-wave clock on CKI, CKO open, and all other pins puiled up to $V_{\text {CC }}$ with 20 k resistors. See current drain equation on page 17.
Note 2: The HALT mode will stop CKI from oscillating in the RC and crystal configurations. Test conditions: all inputs tied to $V_{C C}$, L lines in TRI-STATE mode and tied to ground, all outputs low and tied to ground.
Note 3: When forcing HALT, current is only needed for a short time (approx. 200 ns ) to flip the HALT flip-flop.
Note 4: This parameter is only sampled and not $100 \%$ tested.
Note 5: Voltage change must be less than 0.5 volts in a 1 ms period.
Note 6: SO output sink current must be limited to keep $V_{O L}$ less than $0.2 \mathrm{~V}_{\mathrm{CC}}$ when part is running in order to prevent entering test mode.

## COP324C/COP325C/COP326C and COP344C/COP345C

## Absolute Maximum Ratings

Supply Voltage
Voltage at any pin
Total Allowable Source Current
Total Allowable Sink Current
Operating temperature range
Storage temperature range
Lead temperature (soldering, 10 seconds) $\quad-65^{\circ} \mathrm{C}$ to $+1500^{\circ} \mathrm{C}$

Absolute maximum ratings indicate limits beyond which damage to the device may occur. DC and $A C$ electrical specifications are not ensured when operating the device at absolute maximum ratings.

DC Electrical Characteristics $-40^{\circ} \mathrm{C} \leq T_{A} \leq+85^{\circ} \mathrm{C}$ unless otherwise specified

| Parameter | Conditions | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: |
| Operating Voltage Power Supply Ripple (Note 5) | Peak to Peak | 3.0 | $\begin{gathered} 5.3 \\ 0.1 V_{C C} \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{v} \end{aligned}$ |
| Supply Current (Note 1) | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=3.0 \mathrm{~V}, \mathrm{tc}=64 \mu \mathrm{~s} \\ & \mathrm{~V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{tc}=16 \mu \mathrm{~s} \\ & \mathrm{~V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{tc}=4 \mu \mathrm{~s} \\ & \text { (tc is instruction cycle time) } \end{aligned}$ |  | $\begin{gathered} 180 \\ 800 \\ 3600 \end{gathered}$ | $\begin{aligned} & \mu \mathrm{A} \\ & \mu \mathrm{~A} \\ & \mu \mathrm{~A} \end{aligned}$ |
| HALT Mode Current (Note 2) | $\begin{aligned} & V_{C C}=5.0 \mathrm{~V}, \mathrm{FIN}_{\mathrm{IN}}=0 \mathrm{kHz} \\ & \mathrm{~V}_{\mathrm{CC}}=3.0 \mathrm{~V}, \mathrm{~F}_{\mathrm{IN}}=0 \mathrm{kHz} \end{aligned}$ |  | $\begin{aligned} & 60 \\ & 30 \end{aligned}$ | $\begin{aligned} & \mu \mathrm{A} \\ & \mu \mathrm{~A} \end{aligned}$ |
| Input Voltage Levels <br> RESET, CKI, Do (clock input) <br> Logic High <br> Logic Low <br> All other inputs <br> Logic High <br> Logic Low |  | $\begin{aligned} & 0.9 \mathrm{~V}_{\mathrm{CC}} \\ & 0.7 \mathrm{~V}_{\mathrm{CC}} \end{aligned}$ | $\begin{aligned} & 0.1 \mathrm{~V}_{\mathrm{CC}} \\ & 0.2 \mathrm{~V}_{\mathrm{CC}} \\ & \hline \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \\ & v \end{aligned}$ |
| Input Pull-up current | $\mathrm{V}_{C C}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=0$ | 30 | 440 | $\mu \mathrm{A}$ |
| $\mathrm{Hi}-\mathrm{Z}$ input leakage |  | -2 | +2 | $\mu \mathrm{A}$ |
| Input capacitance (Note 4) |  |  | 7 | pF |
| Output Voltage Levels LSTTL Operation Logic High Logic Low CMOS Operation Logic High Logic Low | $\begin{aligned} & \text { Standard outputs } \\ & \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 5 \% \\ & \mathrm{l}_{\mathrm{OH}}=-100 \mu \mathrm{~A} \\ & \mathrm{l}_{\mathrm{OL}}=400 \mu \mathrm{~A} \\ & \mathrm{l}_{\mathrm{OH}}=-10 \mu \mathrm{~A} \\ & \mathrm{l}_{\mathrm{OL}}=10 \mu \mathrm{~A} \end{aligned}$ | $2.7$ $V_{C C}-0.2$ | $\begin{gathered} 0.4 \\ 0.2 \\ \hline \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \\ & v \end{aligned}$ |
| Output current levels (except CKO) Sink (Note 6) <br> Source (Standard Option) <br> Source (Low Current Option) <br> CKO Current Levels (As Clock Out) | $\begin{aligned} & V_{C C}=4.5 \mathrm{~V}, V_{\text {OUT }}=V_{C C} \\ & V_{C C}=3.0 \mathrm{~V}, V_{\text {OUT }}=V_{\mathrm{CC}} \\ & V_{C C}=4.5 \mathrm{~V}, V_{\text {OUT }}=0 \mathrm{~V} \\ & V_{\mathrm{CC}}=3.0 \mathrm{~V}, V_{\text {OUT }}=0 \mathrm{~V} \\ & V_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=0 \mathrm{~V} \\ & V_{\mathrm{CC}}=3.0 \mathrm{~V}, V_{\text {OUT }}=0 \mathrm{~V} \\ & V_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{CKI}=V_{\mathrm{CC}}, V_{\text {OUT }}=V_{\mathrm{CC}} \\ & V_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{CKI}=0 \mathrm{~V}, V_{\text {OUT }}=0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 1.2 \\ 0.2 \\ 0.5 \\ 0.1 \\ 30 \\ 8 \\ \\ 0.3 \\ 0.6 \\ 1.2 \\ 0.3 \\ 0.6 \\ 1.2 \end{gathered}$ | $\begin{aligned} & 440 \\ & 200 \end{aligned}$ | mA mA mA mA $\mu \mathrm{A}$ $\mu \mathrm{A}$ <br> mA mA mA mA mA mA |
| Allowable Sink/Source current per pin (Note 6) |  |  | 5 | mA |
| Allowable Loading on CKO (as HALT) |  |  | 100 | pF |
| ```Current needed to over-ride HALT (Note 3) . To continue To halt``` | $\begin{aligned} & V_{C C}=4.5 \mathrm{~V}, V_{I N}=0.2 \mathrm{~V} C C \\ & V_{C C}=4.5 \mathrm{~V}, V_{I N}=0.7 \mathrm{~V}_{C C} \end{aligned}$ |  | $\begin{array}{r} 0.9 \\ 2.1 \\ \hline \end{array}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ |
| TRI-STATE or open drain leakage current |  | -5 | +5 | $\mu \mathrm{A}$ |

## COP324C/COP325C/COP326C and COP344C/COP345C

AC Electrical Characteristics $-40^{\circ} \mathrm{C} \leq T_{A} \leq+85^{\circ} \mathrm{C}$ unless other speciified

| Parameter | Conditions | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: |
| Instruction Cycle Time (tc) | $\mathrm{V}_{\mathrm{CC}} \geq 4.5 \mathrm{~V}$ | 4 | DC | $\mu \mathrm{s}$ |
|  | $4.5 \mathrm{~V}>\mathrm{V}_{\mathrm{CC}} \geq 3.0 \mathrm{~V}$ | 16 | DC | $\mu \mathrm{s}$ |
| Operating CKI $\div 4$ mode |  | DC | 1.0 | MHz |
| Frequency $\quad \div 8$ mode $\}$ | $\mathrm{V}_{\mathrm{CC}} \geq 4.5 \mathrm{~V}$ | DC | 2.0 | MHz |
| $\div 16$ mode |  | DC | 4.0 | MHz |
| $\div 4$ mode |  | DC | 250 | kHz |
| $\div 8$ mode $\}$ | $4.5 \mathrm{~V}>\mathrm{V}_{C C} \geq 3.0 \mathrm{~V}$ | DC | 500 | kHz |
| $\div 16$ mode |  | DC | 1.0 | MHz |
| Duty Cycle (Note 4) | $\mathrm{f}_{1}=4 \mathrm{MHz}$ | 40 | 60 | \% |
| Rise Time ( Note 4) | $\mathrm{f}_{1}=4 \mathrm{MHz}$ external clock |  | 60 | ns |
| Fall Time (Note 4) | $\mathrm{f}_{1}=4 \mathrm{MHz}$ external clock |  | 40 | ns |
| Instruction Cycle Time. RC Oscillator (Note 4) | $\begin{aligned} & R=30 k, V_{C C}=5 V \\ & C=82 p F(\div 4 \text { Mode }) \end{aligned}$ | 8 | 16 | $\mu \mathrm{S}$ |
| Inputs: (See Figure 3) |  |  |  |  |
| $\mathrm{t}_{\text {SETUP }}$ | G Inputs | tc/4+.7 |  | $\mu \mathrm{s}$ |
|  | SI Inputs $\} V_{C C} \geq 4.5 \mathrm{~V}$ | 0.3 |  | $\mu \mathrm{s}$ |
|  | All Others | 1.7 |  | $\mu \mathrm{S}$ |
| $t_{\text {HOLD }}$ | $\mathrm{V}_{\mathrm{CC}} \geq 4.5 \mathrm{~V}$ | 0.25 |  | $\mu \mathrm{s}$ |
|  | $4.5 \mathrm{~V}>\mathrm{V}_{\text {CC }} \geq 3.0 \mathrm{~V}$ | 1.0 |  | $\mu \mathrm{s}$ |
| Output propagation delay | $\mathrm{V}_{\text {OUT }}=1.5 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=5 \mathrm{k}$ |  |  |  |
| $\mathrm{tpD} 1^{\text {t }}$ tPD | $\mathrm{V}_{\mathrm{CC}} \geq 4.5 \mathrm{~V}$ |  | 1.0 | $\mu \mathrm{s}$ |
| tpdi, $^{\text {tpD0 }}$ | $4.5 \mathrm{~V}>\mathrm{V}_{\mathrm{Cc}} \geq 3.0 \mathrm{~V}$ |  | 4.0 | $\mu \mathrm{s}$ |
| MICROBUSTM timing | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%$ |  |  |  |
| Read Operation (Figure 4) |  |  |  |  |
| Chip select stable before $\overline{\mathrm{R}}$ - $\mathrm{t}_{\text {CSR }}$ |  | 65 |  | ns |
| Chip select hold time for $\overline{\mathrm{RD}}-\mathrm{t}_{\text {RCS }}$ |  | 20 |  | ns |
| $\overline{\mathrm{RD}}$ pulse width - trR |  | 400 |  | ns |
| Data delay from $\overline{\mathrm{RD}}$ - $\mathrm{t}_{\mathrm{RD}}$ |  |  | 375 | ns |
| $\overline{\mathrm{RD}}$ to data floating - $\mathrm{t}_{\mathrm{DF}}$ (Note 4) |  |  | 250 | ns |
| Write Operation (Figure 5) |  |  |  |  |
| Chip select stable before $\overline{W R}-\mathrm{t}_{\text {cSW }}$ |  | 65 |  | ns |
| Chip select hold time for $\overline{W R}-t^{\text {W }}$ WCS |  | 20 |  | ns |
| $\overline{\text { WR }}$ pulse width-tww |  | 400 |  | ns |
| Data set-up time for $\overline{W R}-t_{\text {dw }}$ |  | 320 |  | ns |
| Data hold time for $\overline{W R}-t_{\text {WD }}$ |  | 100 |  | ns |
| INTR transition time from $\overline{W R}-t_{\text {WI }}$ |  |  | 700 | ns |

Note 1: Supply current is measured after running for 2000 cycle times with a square-wave clock on CKI, CKO open, and all other pins pulled up to $\mathrm{V}_{\mathrm{CC}}$ with 20 K resistors. See current drain equation on page 17.
Note 2: The HALT mode will stop CKI from oscillating in the RC and crystal configurations. Test conditions: all inputs tied to $V_{C C}$, L lines in TRI-STATE mode and tied to ground, all outputs low and tied to ground.

Note 3: When forcing HALT, current is only needed for a short time (approx. 200 ns) to flip the HALT flip-flop.
Note 4: This parameter is only sampled and not $100 \%$ tested.
Note 5: Voltage change must be less than 0.5 volts in a 1 ms period.
Note 6: SO output sink current must be limited to keep $V_{O L}$ less than $0.2 V_{C C}$ when part is running in order to prevent entering test mode.

## Functional Description

The internal architecture is shown in Figure 1. Data paths are illustrated in simplified form to depict how the various logic elements communicate with each other in implementing the instruction set of the device. Positive logic is used. When a bit is set, it is a logic " 1 ", when a bit is reset, it is a logic "0".

For ease of reading only the COP424C/425C/COP426C/ 444C/445C are referenced; however, all such references apply equally to COP324C/325C/COP326C/344C/345C.

## PROGRAM MEMORY

Program Memory consists of ROM, 1024 bytes for the COP424C/425C/COP426C and 2048 bytes for the COP444C/445C. These bytes of ROM may be program instructions, constants or ROM addressing data.
ROM addressing is accomplished by a 11-bit PC register which selects one of the 8 -bit words contained in ROM. A new address is loaded into the PC register during each instruction cycle. Unless the instruction is a transfer of control instruction, the PC register is loaded with the next sequential 11-bit binary count value.

Connection Diagrams


TL/DD/5259-2
Order Number COP425C-XXXID, COP325C-XXXID, COP445C-XXXID, COP345C.XXXID
See NS Package D24C
Order Number COP425C-XXX/N, COP325C-XXX/N, COP445C-XXX/N, COP345C-XXX/N See NS Package N24A


TL/DD/5259-3
Order Number COP326C.XXXID, COP426C-XXXID See NS Package D20A
Order Number COP426C-XXX/N, COP326C.XXXIN
See NS Package N20A


Order Number COP424C.XXXID, COP324C-XXXID, COP444C.XXXID, COP344C-XXXID See NS Package D28C
Order Number COP424C.XXXIN, COP324C-XXXIN, COP444C-XXXIN, COP344C.XXX/N
See NS Package N28B

| Pin | Description | Pin | Description |
| :---: | :---: | :---: | :---: |
| L7-L0 | 8 -bit bidirectional port with TRI-STATE | CKI | Chip oscillator input |
| G3-G0 | 4-bit bidirectional I/O port | CKO | Oscillator output, HALT I/O port or |
| D3-D0 | 4-bit output port |  | general purpose input |
| IN3-INO | 4-bit input port (28 pin package only) | RESET | Reset input |
| SI | Serial input or counter input | $V_{C C}$ | Most positive power supply |
| SO | Serial or general purpose output | GND | Ground ${ }^{\text {- }}$ |
| SK | Logic controlled clock output |  |  |

## Functional Description (Continued)

Three levels of subroutine nesting are implemented by a three level deep stack. Each subroutine call or interrupt pushes the next PC address into the stack. Each return pops the stack back into the PC register.

## DATA MEMORY

Data memory consists of a 512-bit RAM for the COP444C/ 445 C , organized as 8 data registers of $16 \times 4$-bit digits. RAM addressing is implemented by a 7 -bit B register whose upper 3 bits ( Br ) select 1 of 8 data registers and lower 4 bits (Bd) select 1 of 164 -bit digits in the selected data register. Data memory consists of a 256 -bit RAM for the COP424C/ 425C/426C, organized as 4 data registers of $16 \times 4$-bits digits. The B register is 6 bits long. Upper 2 bits ( Br ) select 1 of 4 data registers and lower 4 bits (Bd) select 1 of 164 -bit digits in the selected data register. While the 4-bit contents of the selected RAM digit (M) 'are usually loaded into or from, or exchanged with, the A register (accumulator), it may also be loaded into or from the $Q$ latches or $T$ counter or loaded from the $L$ ports. RAM addressing may also be performed directly by the LDD and XAD instructions based upon the immediate operand field of these instructions.
The Bd register also serves as a source register for 4-bit data sent directly to the D outputs.

## INTERNAL LOGIC

The processor contains its own 4-bit A register (accumulator) which is the source and destination register for most I/O, arithmetic, logic, and data memory access operations. It can
also be used to load the Br and Bd portions of the B register, to load and input 4 bits of the 8 -bit $Q$ latch or T counter, to input 4 bits of LI/O ports data, to input 4-bit G , or IN ports, and to perform data exchanges with the SIO register.
A 4-bit adder performs the arithmetic and logic functions, storing the results in $A$. It also outputs a carry bit to the 1-bit C register, most often employed to indicate arithmetic overflow. The C register in conjunction with the XAS instruction and the EN register, also serves to control the SK output.
The 8 -bit T counter is a binary up counter which can be loaded to and from M and A using CAMT and CTMA instructions. This counter may be operated in two modes depending on a mask-programmable option: as a timer or as an external event counter. When the $T$ counter overilows, an overflow flag will be set (see SKT and IT instructions below). The $T$ counter is cleared on reset. A functional block diagram of the timer/counter is illustrated in Figure 10a.
Four general-purpose inputs, IN3-INO, are provided. IN1, IN2 and IN3 may be selected, by a mask-programmable option as Read Strobe, Chip Select, and Write Strobe inputs, respectively, for use in MICROBUS application.
The D register provides 4 general-purpose outputs and is used as the destination register for the 4 -bit contents of Bd. In the dual clock mode, DO latch controls the clock selection (see dual oscillator below).
The G register contents are outputs to a 4-bit general-purpose bidirectional I/O port. G0 may be mask-programmed as an output for MICROBUS applications.
The $Q$ register is an internal, latched, 8 -bit register, used to hold data loaded to or from $M$ and $A$, as well as 8 -bit data from ROM. Its contents are outputted to the L I/O ports

## Functional Description (Continued)

when the $L$ drivers are enabled under program control. With the MICROBUS option selected, $Q$ can also be loaded with the 8 -bit contents of the LI/O ports upon the occurence of a write strobe from the host CPU.
The 8 L drivers, when enabled, output the contents of latched Q data to the L I/O port. Also, the contents of L may be read directly into $A$ and $M$. As explained above, the MICROBUS option allows LI/O port data to be latched into the $Q$ register.
The SIO register functions as a 4-bit serial-in/serial-out shift register for MICROWIRE I/O and COPS peripherals, or as a binary counter (depending on the contents of the EN register). Its contents can be exchanged with $A$.
The XAS instruction copies C into the SKL latch. In the counter mode, SK is the ouput of SKL; in the shift register mode, SK outputs SKL ANDed with the clock.
EN is an internal 4-bit register loaded by the LEl instruction. The state of each bit of this register selects or deselects the particular feature associated with each bit of the EN register:
0 . The least significant bit of the enable register, ENO, selects the SIO register as either a 4-bit shift register or a 4-bit binary counter. With ENO set, SIO is an asynchronous binary counter, decrementing its value by one upon each low-going pulse (" 1 " to " 0 ") occurring on the SI
input. Each pulse must be at least two instruction cycles wide. SK outputs the value of SKL. The SO output equals the value of EN3. With ENO reset, SIO is a serial shift register left shifting 1 bit each instruction cycle time. The data present at SI goes into the least significant bit of SIO. SO can be enabled to output the most significant bit of SIO each cycle time. The SK outputs SKL ANDed with the instruction cycle clock.

1. With EN1 set, interrupt is enabled. Immediately following an interrupt, EN1 is reset to disable further interrupts.
2. With EN2 set, the L drivers are enabled to output the data in Q to the L I/O port. Resetting EN2 disables the L drivers, placing the LI/O port in a high-impedance input state.
3. EN3, in conjunction with ENO, affects the SO output. With ENO set (binary counter option selected) SO will output the value loaded into EN3. With ENO reset (serial shift register option selected), setting EN3 enables SO as the output of the SIO shift register, outputting serial shifted data each instruction time. Resetting EN3 with the serial shift register option selected disables SO as the shift register output; data continues to be shifted through SIO and can be exchanged with $A$ via an XAS instruction but SO remains set to " 0 ".


TL/DD/5259-4
FIGURE 3. Input/Output Timing Diagrams (divide by 8 mode)


TL/DD/5259-5
FIGURE 4. MICROBUS Read Operation Timing


TL/DD/5259-6

Functional Description (Continued)

TABLE 1. Enable Register Modes - Bits ENO and EN3

| ENO | EN3 | SIO | SI | so | SK |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | Shift Register | Input to Shift Register | 0 | $\begin{aligned} & \text { If } S K L=1, S K=\text { clock } \\ & \text { If } S K L=0, S K=0 \end{aligned}$ |
| 0 | 1 | Shift Register | Input to Shift Register | Serial out | $\begin{aligned} & \text { If } S K L=1, S K=\text { clock } \\ & \text { If } S K L=0, S K=0 \end{aligned}$ |
| 1 | 0 | Binary Counter | Input to Counter | 0 | SK $=$ SKL |
| 1 | 1 | Binary Counter | Input to Counter | 1 | SK $=$ SKL |

## INTERRUPT

The following features are associated with interrupt procedure and protocol and must be considered by the programmer when utilizing interrupts.
a. The interrupt, once recognized as explained below, pushes the next sequential program counter address (PC+1) onto the stack. Any previous contents at the bottom of the stack are lost. The program counter is set to hex address OFF (the last word of page 3) and EN1 is reset.
b. An interrupt will be recognized only on the following conditions:

1. EN1 has been set.
2. A low-going pulse (" 1 " to " 0 ") at least two instruction cycles wide has occurred on the $\mathbb{N}_{1}$ input.
3. A currently executing instruction has been completed.
4. All successive transfer of control instructions and successive LBls have been completed (e.g. if the main program is executing a JP instruction which transfers program control to another JP instructión, the interrupt will not be acknowledged until the second JP instruction has been executed).
c. Upon acknowledgement of an interrupt, the skip logic status is saved and later restored upon popping of the stack. For example, if an interrupt occurs during the execution of ASC (Add with Carry, Skip on Carry) instruction which results in carry, the skip logic status is saved and program control is transferred to the interrupt servicing routine at hex address OFF. At the end of the interrupt routine, a RET instruction is executed to pop the stack and return program control to the instruction following the original ASC. At this time, the skip logic is enabled and skips this instruction because of the previous ASC carry. Subroutines should not be nested within the interrupt service routine, since their popping of the stack will enable any previously saved main program skips, interfering with the orderly execution of the interrupt routine.
d. The instruction at hex address OFF must be a NOP.
e. An LEI instruction may be put immediately before the RET instruction to re-enable interrupts.

## MICROBUS INTERFACE

The COP444C/424C has an option which allows it to be used as a peripheral microprocessor device, inputting and outputting data from and to a host microprocessor (uP). IN1, IN2 and IN3 general purpose inputs become MICROBUS compatible read-strobe, chip-select, and write-strobe lines, respectively. IN1 becomes $\overline{R D}$ - a logic " 0 " on this input will cause $Q$ latch data to be enabled to the $L$ ports for input to the UP. IN2 becomes $\overline{C S}$ - a logic " 0 " on this line selects the COP444C/424C as the uP peripheral device by enabling the operation of the $\overline{\mathrm{RD}}$ and $\overline{\mathrm{WR}}$ lines and allows for the selection of one of several peripheral components.

IN3 becomes $\overline{W R}$ - a logic " 0 " on this line will write bus data from the $L$ ports to the $Q$ latches for input to the COP444C/424C. G0 becomes INTR a "ready" output, reset by a write pulse from the uP on the $\overline{W R}$ line, providing the "handshaking" capability necessary for asynchronous data transfer between the host CPU and the COP444C/424C.
This option has been designed for compatibility with National's MICROBUS - a standard interconnect system for 8-bit parallel data transfer between MOS/LSI CPUs and interfacing devices. (See MICROBUS National Publication). The functioning and timing relationships between the signal lines affected by this option are as specified for the MICROBUS interface, and are given in the AC electrical characteristics and shown in the timing diagrams (Figures 4 and 5). Connection of the COP444C/424C to the MICROBUS is shown in Figure 6.


FIGURE 6. MICROBUS Option interconnect

## INITIALIZATION

The internal reset logic will initialize the device upon powerup if the power supply rise time is less than 1 ms and if the operating frequency at CKI is greater than 32 kHz , otherwise the external RC network shown in Figure 7 must be connected to the RESET pin (the conditions in Figure 7 must be met). The RESET pin is configured as a Schmitt trigger input. If not used, it should be connected to $V_{C C}$. Initialization will occur whenever a logic " 0 " is applied to the RESET input, providing it stays low for at least three-instruction cycle times.
NOTE: If CKI clock is less than 32 kHz , the internal reset logic (option * $29=1$ ) MUST be disabled and the external RC circuit must be used.


RC $\geqslant 5 \times$ POWER SUPPLY RISE TIME AND RC $\geqslant 100 X$ CKI PERIOD.

TL./DD/5259-8

## Functional Description (Continued)

Upon initialization, the PC register is cleared to 0 (ROM address 0 ) and the A, B, C, D, EN, IL, T and G registers are cleared. The SKL latch is set, thus enabling SK as a clock output. Data Memory (RAM) is not cleared upon initialization. The first instruction at address 0 must be a CLRA (clear A register).

## TIMER

There are two modes selected by mask option:
a. Time-base counter. In this mode, the instruction cycle frequency generated from CKI passes through a 2 -bit di-vide-by-4 prescaler. The output of this prescaler increments the 8 -bit T counter thus providing a 10 -bit timer. The prescaler is cleared during execution of a CAMT instruction and on reset.
For example, using a 4 MHz crystal with a divide-by-16 option, the instruction cycle frequency of 250 kHz increments the 10 -bit timer every $4 \mu \mathrm{~s}$. By presetting the counter and detecting overflow, accurate timeouts between $16 \mu \mathrm{~s}$ ( 4 counts) and 4.096 ms ( 1024 counts) are possible. Longer timeouts can be achieved by accumulating, under software control, multiple overflows.
b. External event counter. In this mode, a low-going pulse (" 1 " to " 0 ") at least 2 instruction cycles wide on the IN2 input will increment the 8 -bit $T$ counter.
NOTE: The IT instruction is not allowed in this mode.

## HALT MODE

The COP $444 \mathrm{C} / 445 \mathrm{C} / 424 \mathrm{C} / 425 \mathrm{C} / 426 \mathrm{C}$ is a FULLY STATIC circuit; therefore, the user may stop the system oscillator at any time to halt the chip. The chip may also be halted by the HALT instruction or by forcing CKO high when it is mask-programmed as an HALT I/O port. Once in the HALT mode, the internal circuitry does not receive any clock signal and is therefore frozen in the exact state it was in when halted. All information is retained until continuing. The chip may be awakened by one of two different methods:

- Continue function: by forcing CKO low, if it mask-programmed as an HALT I/O port, the system clock is reenabled and the circuit continues to operate from the point where it was stopped.
- Restart: by forcing the RESET pin low (see Initialization).
The HALT mode is the minimum power dissipation state.
NOTE: If the user has selected dual-clock with DO as external oscillator (option $30=2$ ) AND the COP444C/424C is running with the DO clock, the HALT mode - either hardware or software - will NOT be entered. Thus, the user should switch to the CKI clock to HALT. Alternatively, the user may stop the DO clock to minimize power.


| Crystal or resonator |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Crystal value | Component Values |  |  |  |
|  | R1 | R2 | C1 (pF) | C2 (pF) |
| 32 kHz | 220k | 20M | 30 | 6-36 |
| 455 kHz | 5k | 10M | 80 | 40 |
| 2.096 MHz | 2k | 1 M | 30 | 6-36 |
| 4.0 MHz | 1k | 1M | 30 | 6-36 |

FIGURE 8. Oscillator Component values

## CKO Pin Options

a. Two-pin oscillator - (Crystal). See Figure 9A.

In a crystal controlled oscillator system, CKO is used as an output to the crystal network. The HALT mode may be entered by program control (HALT instruction) which forces CKO high, thus inhibiting the crystal network. The circuit can be awakened only by forcing the RESET pin to a logic "0" (restart).
b. One-pin oscillator - (RC or external). See Figure 9B. If a one-pin oscillator system is chosen, two options are available for CKO:

- CKO can be selected as the HALT I/O port. In that case, it is an I/O flip-flop which is an indicator of the HALT status. An external signal can over-ride this pin to start and stop the chip. By forcing a high level to CKO, the chip will stop as soon as CKI is high and CKO output will stay high to keep the chip stopped if the external driver returns to high impedance state.
By forcing a low level to CKO, the chip will continue and CKO will stay low.
- As another option, CKO can be a general purpose input, read into bit 2 of $A$ (accumulator) upon execution of an INIL instruction.


## OSCILLATOR OPTIONS

There are four basic clock oscillator configurations available as shown by Figure 8.
a. Crystal Controlled Oscillator. CKI and CKO are connected to an external crystal. The instruction cycle time equals the crystal frequency optionally divided by 4,8 or 16.
b. External Oscillator. The external frequency is optionally divided by 4,8 or 16 to give the instruction cycle time. CKO is the HALT I/O port or a general purpose input.
c. RC Controlled Oscillator. CKI is configured as a single pin RC controlled Schmitt trigger oscillator. The instruction cycle equals the oscillation frequency dividéd by 4. CKO is the HALT I/O port or a general purpose input.
d. Dual oscillator. By selecting the dual clock option, pin DO is now a single pin oscillator input. Two configurations are available: RC controlled Schmitt trigger oscillator or external oscillator.
The user may software select between the D0 oscillator (in that case, the instruction cycle time equals the DO oscillation frequency divided by 4) by setting the DO latch high or the CKI (CKO) oscillator by resetting DO latch low. Note that even in dual clock mode, the counter, if maskprogrammed as a time-base counter, is always connected to the CKI oscillator.
For example, the user may connect up to a 1 MHz RC circuit to DO for faster processing and a 32 kHz watch crystal to CKI and CKO for minimum current drain and time keeping.
NOTE: CTMA instruction is not allowed when chip is running from DO clock. Figures 10 A and $10 B$ show the clock and timer diagrams with and without Dual clock.

## COP445C AND COP425C 24-PIN PACKAGE OPTION

If the COP444C/424C is bonded in a 24-pin package, it becomes the COP445C/425C, illustrated in Figure 2, Connection diagrams. Note that the COP445C/425C does not contain the four general purpose IN inputs (IN3-INO). Use of this option precludes, of course, use of the IN options, interrupt feature, external event counter feature, and the MICROBUS option which uses IN1-IN3. All other options are available for the COP445C/425C.
NOTE: If user selects the 24-pin package, options 9, 10, 19 and 20 must be selected as a " 0 " (load to $\mathrm{V}_{\mathrm{CC}}$ on the $\mathbb{I N}$ inputs). See option list.

## COP426C 20-PIN PACKAGE OPTION

If the COP425C is bonded as 20 -pin device it becomes the COP426C. Note that the COP426C contains all the COP425C pins except $D_{0}, D_{1}, G_{0}$, and $G_{1}$.

## Block Diagrams



FIGURE 9A: Halt Mode - Two-Pin Oscillator

Block Diagrams (Continued)


## Instruction Set

Table 2 is a symbol table providing internal architecture, instruction operand and operation symbols used in the instruction set table.

TABLE 2. Instruction Set Table Symbols

| Symbol | Definition |
| :--- | :--- |
| Internal Architecture Symbols |  |
| A | 4-bit Accumulator |
| B | 7-bit RAM address register (6-bit for COP424C) |
| Br | Upper 3 bits of B (register address) <br> (2-bit for COP424C) |
| Bd | Lower 4 bits of B (digit address) |
| C | 1-bit Carry register |
| D | 4-bit Data output port |
| EN | 4-bit Enable register |
| G | 4-bit General purpose I/O port |
| IL | two 1-bit (INO and IN3) latches |
| IN | 4-bit input port |
| L | 8-bit TRI-STATE I/O port |
| M | 4-bit contents of RAM addressed by B |
| PC | 11-bit ROM address program counter |
| Q | 8-bit latch for L port |
| SA,SB,SC | 11-bit 3-level subroutine stack |
| SIO | 4-bit Shift register and counter |
| SK | Logic-controlled clock output |
| SKL | 1-bit latch for SK output |
| T | 8-bit timer |

Table 3 provides the mnemonic, operand, machine code data flow, skip conditions and description of each instruction.

Instruction operand symbols
d 4 -bit operand field, $0-15$ binary (RAM digit select)
$r \quad 3(2)$-bit operand field, 0-7(3) binary
(RAM register select)
a .. 11-bit operand field, 0-2047 (1023)
y 4-bit operand field, 0-15 (immediate data)
RAM(x) RAM addressed by variable $x$
ROM(x) ROM addressed by variable x

## Operational Symbols

$+\quad$ Plus

- Minus
$\rightarrow \quad$ Replaces
$\longleftrightarrow \quad$ is exchanged with
$=\quad$ is equal to
$\bar{A} \quad$ one's complement of $A$
$\oplus \quad$ exclusive-or
:. range of values

TABLE 3. COP444C/445C Instruction Set

| Mnemonic | Operand | Hex Code | Machine Language Code (Binary) | Data Flow | Skip <br> Conditions | Description |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ARITHMETIC INSTRUCTIONS |  |  |  |  |  |  |
| ASC |  | 30 | 0011\|0000 | $\begin{aligned} & A+C+R A M(B) \rightarrow A \\ & \text { Carry } \rightarrow C \end{aligned}$ | Carry | Add with Carry, Skip on Carry |
| ADD |  | 31 | 0011\|0001 | $A+R A M(B) \rightarrow A$ | None | Add RAM to A |
| ADT |  | 4A | 0100/1010 | $A+10_{10} \rightarrow A$ | None | Add Ten to A |
| AISC | y | $5-$ | 0101\| y | $A+y \rightarrow A$ | Carry | Add Immediate. Skip on Carry ( $y \neq 0$ ) |
| CASC |  | 10 | 000130000 | $\begin{aligned} & \bar{A}+R A M(B)+C \rightarrow A \\ & \text { Carry } \rightarrow C \end{aligned}$ | Carry | Complement and Add with Carry, Skip on Carry |
| CLRA |  | 00 | 000000000 | $0 \rightarrow A$ | None | Clear A |
| COMP |  | 40 | 0100,0000 | $\overline{\mathrm{A}} \rightarrow \mathrm{A}$ | None | Ones complement of $A$ to $A$ |
| NOP |  | 44 | 01000100 | None | None | No Operation |
| RC |  | 32 | 0011\|0010 | $" 0$ " $\rightarrow$ C | None | Reset C |
| SC |  | 22 | 0010,0010 | $" 1 " \rightarrow C$ | None | Set C |
| XOR |  | 02 | 000000010 | $A \oplus R A M(B) \rightarrow A$ | None | Exclusive-OR RAM with A |

\begin{tabular}{|c|c|c|c|c|c|c|}
\hline Mnemonic \& Operand \& Hex Code \& \begin{tabular}{l}
Machine \\
Language \\
Code \\
(Binary)
\end{tabular} \& Data Flow \& \begin{tabular}{l}
Skip \\
Conditions
\end{tabular} \& Description \\
\hline \multicolumn{7}{|l|}{TRANSFER OF CONTROL INSTRUCTIONS} \\
\hline JID \& \& FF \& 1111|1111 \& \multirow[t]{2}{*}{\[
\begin{aligned}
\& R O M\left(P C_{10: 8} A, M\right) \rightarrow P C_{7: 0} \\
\& a \rightarrow P C
\end{aligned}
\]} \& None \& Jump Indirect (Notes 1, 3) \\
\hline \& a \& \[
\begin{aligned}
\& 6- \\
\& --
\end{aligned}
\] \& \[
\frac{|0110| 0\left|a_{10: 8}\right|}{\left|a_{7: 0}\right|}
\] \& \& None \& Jump \\
\hline JP \& a \& \multicolumn{2}{|l|}{\[
\begin{gathered}
-\begin{array}{|c|c|}
|1| a_{6: 0} \mid \\
\text { (pages } 2,3 \text { only) } \\
\text { or }
\end{array} \\
\hdashline \begin{array}{|c|c|c|c|}
\hline 11 \mid a_{5: 0} \\
\text { (all other pages) }
\end{array}
\end{gathered}
\]} \& \(\mathrm{a} \rightarrow \mathrm{PC}_{6: 0}\)

$\mathrm{a} \rightarrow \mathrm{PC}$ \& None \& Jump within Page (Note 4) <br>

\hline JSRP \& a \& -- \& | 10 | $a_{5: 0}$ |
| :---: | :---: | \& \[

$$
\begin{aligned}
& P C+1 \rightarrow S A \rightarrow S B \rightarrow S C \\
& 00010 \rightarrow P_{10: 6}
\end{aligned}
$$
\] \& None \& Jump to Subroutine Page (Note 5) <br>

\hline JSR \& a \& $$
\begin{aligned}
& 6- \\
& --
\end{aligned}
$$ \& \[

$$
\begin{array}{|c|}
\hline 0110 \mid 1 a_{10: 8} \\
\hline a_{7: 0} \\
\hline
\end{array}
$$

\] \& \[

$$
\begin{aligned}
& \mathrm{PC}+1 \rightarrow \mathrm{SA} \rightarrow \mathrm{SB} \rightarrow \mathrm{SC} \\
& \mathrm{a} \rightarrow \mathrm{PC}
\end{aligned}
$$
\] \& None \& Jump to Subroutine <br>

\hline RET \& \& 48 \& 10100/1000 \& $\mathrm{SC} \rightarrow \mathrm{SB} \rightarrow \mathrm{SA} \rightarrow \mathrm{PC}$ \& None \& Return from Subroutine <br>
\hline RETSK \& \& 49 \& 0100|1001 \& $\mathrm{SC} \rightarrow \mathrm{SB} \rightarrow \mathrm{SA} \rightarrow \mathrm{PC}$ \& Always Skip on Return \& Return from Subroutine then Skip <br>
\hline \multirow[t]{2}{*}{HALT} \& \& 33 \& 0011]0011 \& \& None \& HALT processor <br>
\hline \& \& 38 \& 0011|1000 \& \& \& <br>
\hline \multirow[t]{2}{*}{IT} \& \& 33 \& 001110011 \& \& \& IDEE till timer <br>
\hline \& \& 39 \& 0011|1001 \& \& None \& overflows then continues <br>
\hline \multicolumn{7}{|l|}{MEMORY REFERENCE INSTRUCTIONS} <br>
\hline \multirow[t]{2}{*}{CAMT} \& \& 33 \& 001110011] \& $A \rightarrow T_{7: 4}$ \& \& <br>
\hline \& \& \& 0011|1111 \& RAM $(B) \rightarrow \mathrm{T}_{3: 0}$ \& None \& Copy A, RAM to $T$ <br>
\hline \multirow[t]{2}{*}{CTMA} \& \& 33 \& 0011|0011 \& $\mathrm{T}_{7: 4} \rightarrow$ RAM (B) \& \& <br>
\hline \& \& \& 0010|1111 \& $\mathrm{T}_{3: 0} \rightarrow \mathrm{~A}$ \& None \& Copy T to RAM, A (Note 9) <br>
\hline \multirow[t]{2}{*}{CAMQ} \& \& 33 \& 001110011 \& $A \rightarrow Q_{7: 4}$ \& None \& Copy A, RAM to Q <br>
\hline \& \& 3 C \& 0011|1100 \& $\operatorname{RAM}(\mathrm{B}) \rightarrow \mathrm{Q}_{3: 0}$ \& \& <br>
\hline \multirow[t]{2}{*}{CQMA} \& \& 33 \& 0011|0011 \& $\mathrm{Q}_{7: 4} \rightarrow \operatorname{RAM}(\mathrm{~B})$ \& None \& Copy Q to RAM, A <br>
\hline \& \& 2 C \& 0010/1100 \& $\mathrm{Q}_{3: 0} \rightarrow \mathrm{~A}$ \& \& <br>

\hline \multirow[t]{2}{*}{LD} \& $r$ \& -5 \& \[
100|r| 0101

\] \& \[

\operatorname{RAM}(B) \rightarrow A
\] \& None \& Load RAM into $A$, <br>

\hline \& \& \& $$
(r=0: 3)
$$ \& \[

\mathrm{Br} \oplus \mathrm{r} \rightarrow \mathrm{Br}
\] \& \& Exclusive-OR Br with r <br>

\hline \multirow[t]{2}{*}{LDD} \& r,d \& 23 \& 10010|0011] \& $R A M(r, d) \rightarrow A$ \& None \& Load A with RAM pointed <br>
\hline \& \& \& 0|r|r|d \& \& \& to directly by $\mathrm{r}, \mathrm{d}$ <br>

\hline LQID \& \& BF \& 1011)1111 \& $$
\begin{aligned}
& \operatorname{ROM}\left(\mathrm{PC}_{10: 8}, \mathrm{~A}, \mathrm{M}\right) \rightarrow \mathrm{Q} \\
& \mathrm{SB} \rightarrow \mathrm{SC}
\end{aligned}
$$ \& None \& Load Q Indirect (Note 3) <br>

\hline \multirow[t]{4}{*}{RMB} \& 0 \& 4 C \& $0100 \mid 1100$ \& $0 \rightarrow$ RAM $(\mathrm{B})_{0}$ \& None \& Reset RAM Bit <br>
\hline \& 1 \& 45 \& 0100/0101] \& $0 \rightarrow$ RAM $(B)_{1}$ \& \& <br>
\hline \& 2 \& 42 \& 0100|0010 \& $0 \rightarrow$ RAM $(\mathrm{B})_{2}$ \& \& <br>
\hline \& 3 \& 43 \& $0100 / 0011$ \& $0 \rightarrow \operatorname{RAM}(\mathrm{~B})_{3}$ \& \& <br>
\hline
\end{tabular}

| Mnemonic | Operand | Hex Code | Machine <br> Language Code (Binary) | Data Fiow | Skip <br> Conditions | Description |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SMB | 0 | 4D | 0100[1101] | $1 \rightarrow \operatorname{RAM}(B)_{0}$ | None | Set RAM Bit |
|  | 1 | 47 | 0100\|0111 | $1 \rightarrow$ RAM $(B)_{1}$ |  |  |
|  | 2 | 46 | 010010110 | $1 \rightarrow \operatorname{RAM}(B)_{2}$ |  |  |
|  | 3 | 4B | 0100\|1011] | $1 \rightarrow \operatorname{RAM}(\mathrm{~B})_{3}$ |  |  |
| STII | $y$ | $7-$ | \|0111 y | $\begin{aligned} & y \rightarrow R A M(B) \\ & B d \oplus 1 \rightarrow B d \end{aligned}$ | None | Store Memory Immediate and Increment Bd |
| x | r | -6 | $\frac{\|00\| r\|0110\|}{(r=0: 3)}$ | $\begin{aligned} & \operatorname{RAM}(\mathrm{B}) \rightarrow \mathrm{A} \\ & \mathrm{Br} \oplus \mathrm{r} \rightarrow \mathrm{Br} \end{aligned}$ | None | Exchange RAM with A, Exclusive-OR Br with $r$ |
| XAD | r,d | $23$ | $\begin{aligned} & \|0010\| 0011 \\ & \hline 1\|r\| r \mid \\ & \hline \end{aligned}$ | RAM (r,d) $\rightarrow$ A | None | Exchange $A$ with RAM pointed to directly by r,d |
| XDS | $r$ | -7 | $\frac{00\|r\| 01111}{(r=0: 3)}$ | $\begin{aligned} & \mathrm{RAM}(\mathrm{~B}) \rightarrow \mathrm{A} \\ & \mathrm{Bd}-1 \rightarrow \mathrm{Bd} \\ & \mathrm{Br} \oplus \mathrm{r} \rightarrow \mathrm{Br} \end{aligned}$ | Bd <br> decrements past 0 | Exchange RAM with $A$ and Decrement Bd. Exclusive-OR Br with $r$ |
| XIS | r | $-4$ | $\frac{00\|r\| 0100 \mid}{(r=0: 3)}$ | $\begin{aligned} & \mathrm{RAM}(\mathrm{~B}) \rightarrow \mathrm{A} \\ & \mathrm{Bd}+1 \rightarrow \mathrm{Bd} \\ & \mathrm{Br} \oplus \mathrm{r} \rightarrow \mathrm{Br} \end{aligned}$ | Bd <br> increments <br> past 15 | Exchange RAM with A and Increment Bd , Exclusive-OR Br with r |
| REGISTER REFERENCE INSTRUCTIONS |  |  |  |  |  |  |
| CAB |  | 50 | $0101 / 0000$ | $\mathrm{A} \rightarrow \mathrm{Bd}$ | None | Copy A to Bd |
| CBA |  | 4E | [0100\|1110 | $\mathrm{Bd} \rightarrow \mathrm{A}$ | None | Copy Bd to A |
| LBI | r,d | $33$ | $\begin{gathered} \|00\| r\|(d-1)\| \\ \hline(r=0: 3: \\ d=0,9: 15) \\ \text { or } \\ 0011 \mid 0011 \\ \hline 1\|r\| c \mid \\ \hline 10 \end{gathered}$ <br> (any r , any d) | $r, d \rightarrow B$ | Skip until not a LBI | Load B Immediate with r,d (Note 6) |
|  |  | $\begin{aligned} & 33 \\ & 6- \end{aligned}$ | $\begin{aligned} & 0011\|0011\| \\ & 0110 \mid \mathrm{y} \end{aligned}$ | $y \rightarrow E N$ | None | Load EN Immediate (Note 7) |
| XABR |  | 12 | 0001\|0010] | $\mathrm{A} \longleftrightarrow \mathrm{Br}$ | None | Exchange A with Br (Note 8) |
| TESTINSTRUCTIONS |  |  |  |  |  |  |
| SKC |  | 20 | 0010,0000 |  | $\mathrm{C}=$ "1" | Skip if C is True |
| SKE |  | 21 | 10010,0001 |  | $A=R A M(B)$ | Skip if A Equals RAM |
| SKGZ |  | $\begin{aligned} & 33 \\ & 21 \end{aligned}$ | $\begin{aligned} & \|0011\| 0011 \mid \\ & \hline 0010 \mid 0001 \\ & \hline \end{aligned}$ |  | $\mathrm{G}_{3: 0}=0$ | Skip if G is Zero <br> (all 4 bits) |
| SKGBZ |  | 33 | 00011\|0011 | 1st byte |  | Skip if G Bit is Zero |
|  | 0 . | 01 | 000010001) |  | $\mathrm{G}_{0}=0$ |  |
|  |  | 11 | 0001)0001 | 2nd byte | $\mathrm{G}_{1}=0$ |  |
|  | 2 | 03. | 000000011 | 2nd byie | $\mathrm{G}_{2}=0$ |  |
|  |  |  | [0001]0011] |  | $\mathrm{G}_{3}=0$. |  |

Instruction Set (Continued)

| Mnemonic | Operand | Hex Code | Machine <br> Language Code (Binary) | Data Flow | Skip Conditions | Description |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SKMBZ | 0 | 01 | 0000,0001] |  | $\operatorname{RAM}(\mathrm{B})_{0}=0$ | Skip if RAM Bit is Zero |
|  | 1 | 11 | 0001]0001 |  | $\operatorname{RAM}(\mathrm{B})_{1}=0$ |  |
|  | 2 | 03 | 0000\|0011] |  | $\operatorname{RAM}(\mathrm{B})_{2}=0$ |  |
|  | 3 | 13 | 0001\|00111 |  | $\operatorname{RAM}(B)_{3}=0$ |  |
| SKT |  | 41 | 010010001] |  | A time-base counter carry has occurred since last test | Skip on Timer (Note 3) |
| INPUT/OUTPUT INSTRUCTIONS |  |  |  |  |  |  |
| ING |  | 33 | 0011]0011] | $\mathrm{G} \rightarrow \mathrm{A}$ | None | Input G Ports to A |
|  |  | 2A | 0010\|1010 |  |  |  |
| ININ |  | 33 | 0011,0011 | $\mathrm{IN} \rightarrow \mathrm{A}$ | None | Input IN Inputs to $A$ (Note 2) |
|  |  | 28 | 0010\|1000 |  |  |  |
| INIL |  | 33. | 0011\|0011 | $\mathrm{IL}_{3}, \mathrm{CKO}, " 0$ ", $\mathrm{IL}_{0} \rightarrow \mathrm{~A}$ | None | Input IL Latches to A (Note 3) |
|  |  | 29 | 10010\|1001] |  |  |  |
| INL |  | 33 | 0011\|0011 | $\mathrm{L}_{7: 4} \rightarrow$ RAM $(\mathrm{B})$ | None | Input L Ports to RAM, A |
|  |  | 2E | 0010\|1110 | $\mathrm{L}_{3: 0} \rightarrow \mathrm{~A}$ |  |  |
| OBD |  | 33 | 0011\|0011] | $\mathrm{Bd} \rightarrow \mathrm{D}$ | None | Output Bd to D Outputs |
|  |  | 3E | 0011/1110 |  |  |  |
| OGI | $y$ | 33 | 0011\|0011] | $y \rightarrow G$ | None | Output to G Ports Immediate |
|  |  | $5-$ | \|0101] y |  |  |  |
| OMG |  | 33 | 0011]0011] | $\operatorname{RAM}(\mathrm{B}) \rightarrow \mathrm{G}$ | None | Output RAM to G Ports |
|  |  | 3 A | 0011/1010 |  |  |  |
| XAS |  | 4 F | 0100\|1111] | A S $\mathrm{SIO}, \mathrm{C} \rightarrow$ SKL | None | Exchange A with SIO <br> (Note 3) |
|  |  |  |  |  |  |  |

Note 1: Alt subscripts for alphabetical symbols indicate bit numbers unless explicitly defined (e.g., Br and Bd are explicitly defined). Bits are numbered 0 to N where 0 signifies the least significant bit (low-order, right-most bit). For example, $A_{3}$ indicates the most significant (left-most) bit of the 4 -bit $A$ register.
Note 2: The ININ instruction is not available on the 24-pin packages since these devices do not contain the IN inputs.
Note 3: For additional information on the operation of the XAS, JID, LQID, INIL, and SKT instructions, see below.
Note 4: The JP instruction allows a jump, while in subroutine pages 2 or 3 , to any ROM location within the two-page boundary of pages 2 or 3 . The JP instruction, otherwise, permits a jump to a ROM tocation within the current 64 -word page. JP may not jump to the last word of a page.
Note 5: A JSRP transfers program control to subroutine page 2 ( 0010 is loaded into the upper 4 bits of P). A JSRP may not be used when in pages 2 or 3 . JSRP may not jump to the last word in page 2.
Note 6: LBI is a single-byte instruction if $d=0,9,10,11,12,13,14$, or 15 . The machine code for the lower 4 bits equals the binary value of the " $d$ " data minus $t$, e.g., to load the lower four bits of $\mathrm{B}(\mathrm{Bd})$ with the value $9\left(1001_{2}\right)$, the lower 4 bits of the LBI instruction equal $8\left(1000_{2}\right)$. To load 0 , the lower 4 bits of the LBI instruction should equal $15\left(1111_{2}\right)$.
Note 7: Machine code for operand field y for LEl instruction should equal the binary value to be latched into EN, where a " 1 " or " 0 " in each bit of EN corresponds with the selection or deselection of a particular function associated with each bit. (See Functional Description, EN Register.)
Note 8: For 2 K ROM devices, $\mathrm{A} \leftrightarrow \mathrm{Br}(0 \rightarrow \mathrm{~A} 3)$. For 1 K ROM devices, $\mathrm{A} \leftrightarrow \mathrm{Br}(0,0 \rightarrow \mathrm{~A} 3, \mathrm{~A} 2)$.
Note 9: Do not use CTMA instruction when dual-clock option is selected and part is running from DO clocks.

## Description of Selected Instructions

## XAS INSTRUCTION

XAS (Exchange A with SIO) copies $C$ to thei SKL latch and exchanges the accumulator with the 4-bit contents of the SIO register. The contents of SIO will contain serial-in/seri-al-out shift register or binary counter data, depending on the value of the EN register. If SIO is selected as a shift register, an XAS instruction can be performed once every 4 instruction cycles to effect a continuous data stream.

## LQID INSTRUCTION

LQID (Load Q Indirect) loads the 8-bit Q register with the contents of ROM pointed to by the 11-bit word PC10:PC8,A,M. LQID can be used for table lookup or code conversion such as BCD to seven-segment. The LQID instruction "pushes" the stack (PC+1 $\rightarrow$ SA $\rightarrow$ SB $\rightarrow$ SC) and replaces the least significant 8 bits of the PC as follows: $\dot{A} \rightarrow \mathrm{PC}(7: 4), \mathrm{RAM}(\mathrm{B}) \rightarrow \mathrm{PC}(3: 0)$, leaving $\mathrm{PC}(10), \mathrm{PC}(9)$ and $P C(8)$ unchanged. The ROM data pointed to by the new address is fetched and loaded into the $Q$ latches. Next, the stack is "popped" (SC $\rightarrow S B \rightarrow S A \rightarrow P C$ ), restoring the saved value of PC to continue sequential program execution. Since LQID pushes SB $\rightarrow$ SC, the previous contents of SC are lost.
NOTE: LQID uses 2 instruction cycles if executed, one if skipped.

## JID INSTRUCTION

JID (Jump Indirect) is an indirect addressing instruction, transferring program control to a new ROM location pointed to indirectly by $A$ and $M$. It loads the lower 8 bits of the ROM address register PC with the contents of ROM addressed by the 11-bit word, PC10:8,A,M. PC10,PC9 and PC8 are not affected by JID.
NOTE: JID uses 2 instruction cycies if executed, one if skipped.

## SKT INSTRUCTION

The SKT (Skip On Timer) instruction tests the state of the $T$ counter overflow latch (see internal logic, above), executing the next program instruction if the latch is not set. If the latch has been set since the previous test, the next program instruction is skipped and the latch is reset. The features associated with this instruction allow the processor to generate its own time-base for real-time processing, rather than relying on an external input signal.
NOTE: If the most significant bit of the T counter is a 1 when a CAMT instruction loads the counter, the overflow flag will be set. The following sample of codes should be used when loading the counter:
CAMT ; load T counter
SKT ; skip if overflow flag is set and reset it
NOP

## IT INSTRUCTION

The IT (idle till timer) instruction halts the processor and puts it in an idle state until the time-base counter overflows. This idle state reduces current drain since all logic (except the oscillator and time base counter) is stopped. IT instruction is not allowed if the $T$ counter is mask-programmed as an external event counter (option \#31=1).

## INIL INSTRUCTION

INIL (Input IL. Latches to A) inputs 2 latches, IL3 and ILO, CKO and 0 into A. The IL3 and ILO latches are set if a lowgoing pulse (" 1 " to " 0 ") has occurred on the IN3 and INO inputs since the last INLL instruction, provided the input pulse stays low for at least two instruction cycles. Execution of an INIL inputs IL3 and ILO into A3 and AO respectively,
and resets these latches to allow them to respond to subsequent low-going pulses on the IN3 and INO lines. If CKO is mask programmed as a general purpose input, an INIL will input the state of CKO into A2. If CKO has not been so programmed, a " 1 " will be placed in A2. A 0 is input into A1. IL latches are cleared on reset. IL latches are not available on the COP445C/425'C, and COP426C.

## INSTRUCTION SET NOTES

a. The first word of a program (ROM address 0 ) must be a CLRA (Clear A) instruction.
b. Although skipped instructions are not executed, they are still fetched from the program memory. Thus program paths take the same number of cycles whether instructions are skipped or executed except for JID, and LQID.
c. The ROM is organized into pages of 64 words each. The Program Counter is a 11-bit binary counter, and will count through page boundaries. If a JP, JSRP, JID, or LQID is the last word of a page, it operates as if it were in the next page. For example: a JP located in the last word of a page will jump to a location in the next page. Also, a JID or LQID located in the last word of every fourth page (i.e. hex address OFF, 1FF, 2FF, 3FF, 4FF, etc.) will access data in the next group of four pages.
NOTE: The COP424C/425C/426C needs only 10 bits to address its ROM. Therefore, the eleventh bit ( P 10 ) is ignored.

## Power Dissipation

The lowest power drain is when the clock is stopped. As the frequency increases so does current. Current is also lower at lower operating voltages. Therefore, the user should run at the lowest speed and voltage that his application will allow. The user should take care that all pins swing to full supply levels to insure that outputs are not loaded down and that inputs are not at some intermediate level which may draw current. Any input with a slow rise or fall time will draw additional current. A crystal or resonator generated clock input will draw additional current. For example, a 500 kHz crystal input will typically draw $100 \mu \mathrm{~A}$ more than a squarewave input. An R/C oscillator will draw even more current since the input is a slow rising signal.
If using an external squarewave oscillator, the following equation can be used to calculate the COP444C/424C/ 426C operating current drain.

$$
\begin{aligned}
& \mathrm{I}_{\mathrm{CO}}=\mathrm{I}_{\mathrm{Q}}+\mathrm{V} \times 40 \times \mathrm{Fi}+\mathrm{V} \times 1400 \times \mathrm{Fi} / \mathrm{Dv} \\
& \text { where } \quad \mathrm{I}_{\mathrm{CO}}=\text { chip operating current drain in microamps } \\
& \mathrm{I}_{\mathrm{Q}}=\text { quiescent leakage current (from curve) } \\
& \mathrm{Fi}=\mathrm{CKI} \text { frequency in MegaHertz } \\
& \mathrm{V}=\text { chip } \mathrm{V}_{\mathrm{CC}} \text { in volts } \\
& \mathrm{DV}=\text { divide by option selected }
\end{aligned}
$$

For example at 5 volts $V_{C C}$ and 400 kHz (divide by 4)

$$
\begin{aligned}
& I_{C O}=20+5 \times 40 \times 0.4+5 \times 1400 \times 0.4 / 4 \\
& I_{C O}=20+80+700=800 \mu \mathrm{~A}
\end{aligned}
$$

At 2.4 volts $V_{\mathrm{CC}}$ and 30 kHz (divide by 4)

$$
\mathrm{I}_{\mathrm{CO}}=6+2.4 \times 40 \times 0.03+2.4 \times 1400 \times 0.03 / 4
$$

$$
\mathrm{I}_{\mathrm{CO}}=6+2.88+25.2=34.08 \mu \mathrm{~A}
$$

## Power Dissipation (Continued)

If an IT instruction is executed, the chip goes into the IDLE mode until the timer overflows. In IDLE mode, the current drain can be calculated from the following equation:

$$
\mathrm{Ici}=\mathrm{I}_{\mathrm{Q}}+\mathrm{V} \times 40 \times \mathrm{Fi}
$$

For example, at 5 volts $\mathrm{V}_{\mathrm{CC}}$ and 400 kHz

$$
\mid c i=20+5 \times 40 \times 0.4=100 \mu \mathrm{~A}
$$

The total average current will then be the weighted average of the operating current and the idle current:

$$
I_{t a}=I_{C O} \times \frac{T O}{T o+T i}+I c i \times \frac{T i}{T 0+T i}
$$

where: Ita $=$ total average current
$\mathrm{I}_{\mathrm{CO}}=$ operating current
$\mathrm{lci}=$ idle current
To = operating time
$\mathrm{Ti}=\mathrm{idle}$ time

## I/O OPTIONS

Outputs have the following optional configurations, illustrated in Figure 11:
a. Standard - A CMOS push-pull buffer with an N -channel device to ground in conjunction with a P -channel device to $V_{C C}$, compatible with CMOS and LSTTL.
b. Low Current - This is the same configuration as a. above except that the sourcing current is much less.
c. Open Drain - An N-channel device to ground only, allowing external pull-up as required by the user's application.
d. Standard TRI-STATE L Output - A CMOS output buffer similar to a. which may be disabled by program control.
e. Low-Current TRI-STATE L Output - This is the same as d. above except that the sourcing current is much less.
f. Open-Drain TRI-STATE L Output - This has the N-channel device to ground only.

All inputs have the following options:
g. Input with on chip load device to $V_{C C}$
h. Hi-Z input which must be driven by the users logic.

When using either the G or L I/O ports as inputs, a pull-up device is necessary. This can be an external device or the following alternative is available: Select the low-current output option. Now, by setting the output registers to a logic " 1 " level, the P-channel devices will act as the pull-up load. Note that when using the $L$ ports in this fashion the $Q$ registers must be set to a logic " 1 " level and the L drivers MUST BE ENABLED by an LEI instruction (see description above).
All output drivers use one or more of three common devices numbered 1 to 3 . Minimum and maximum current (loUt and $V_{\text {OUT }}$ ) curves are given in Figure 12 for each of these devices to allow the designer to effectively use these I/O configurations.


## Option List

The COP444C/445C/424C/425C/COP426C mask-programmable options are assigned numbers which correspond with the COP444C/424C pins.
The following is a list of options. The options are programmed at the same time as the ROM pattern to provide the user with the hardware flexibility to interface to various I/O components using little or no external circuitry.
Option 1=0: Ground Pin - no options available
Option 2: CKO Pin
= 0: clock generator output to crystal/resonator
=1: HALT I/O port
=2: general purpose input with load device to $\mathrm{V}_{\mathrm{CC}}$
$=3$ : general purpose input, high-Z
Option 3: CKI input
$=0$ : Crystal controlled oscillator input divide by 4
=1: Crystal controlled oscillator input divide by 8
=2: Crystal controlled oscillator input divide by 16
=4: Single-pin RC controlled oscillator (divide by 4)
$=5$ : External oscillator input divide by 4
=6: External oscillator input divide by 8
=7: External oscillator input divide by 16

Option 4: RESET input
$=0$ : load device to $V_{C C}$
=1: Hi-Z input
Option 5: L7 Driver
$=0$ : Standard TRI-STATE push-pull output
=1: Low-current TRI-STATE push-pull output
=2: Open-drain TRI-STATE output
Option 6: L6 Driver - (same as option 5)
Option 7: L5 Driver - (same as option 5)
Option 8: L4 Driver - (same as option 5)
Option 9: IN1 input
$=0$ : load device to $V_{C C}$
=1: $\mathrm{Hi}-\mathrm{Z}$ input
Option 10: IN2 input - (same as option 9)
Option 11=0: VCC Pin - no option available
Option 12: L3 Driver - (same as option 5)
Option 13: L2 Driver - (same as option 5)
Option 14: L1 Driver - (same as option 5)
Option 15: LO Driver - (same as option 5)

## Option List (Continued)

Option 16: SI input - (same as option 9)
Option 17: SO Driver
$=0$ : Standard push-pull output
$=1$ : Low-current push-pull output
=2: Open-drain output
Option 18: SK Driver - (same as option 17)
Option 19: INO Input - (same as option 9)
Option 20: IN3 Input - (same as option 9)
Option 21: GO I/O Port - (same as option 17)
Option 22: G1 l/O Port - (same as option 17)
Option 23: G2 I/O Port - (same as option 17)
Option 24: G3 I/O Port - (same as option 17)
Option 25: D3 Output - (same as option 17)
Option 26: D2 Output - (same as option 17)
Option 27: D1 Output - (same as option 17)
Option 28: D0 Output - (same as option 17)
Option 29: Internal Initialization Logic
=0: Normal operation
=1: No internal initialization logic
Option 30: Dual Clock
=0: Normal operation
$\left.\begin{array}{l}=1: \text { Dual Clock. DO RC oscillator } \\ =2: \text { Dual Clock. DO ext. clock input }\end{array}\right\}$ (opt. \#28 must=2)

Option 31: Timer
$=0$ : Time-base counter
=1: External event counter
Option 32: MICROBUS
=0: Normal
$=1$ : MICROBUS (opt. \#31 must=0)
Option 33: COP bonding
(1k and 2 K Microcontroller)
$=0: 28$-pin package
=1: 24-pin package
$=2$ : Same die purchased in both 24 and 28 pin version.
(1K Microcontroller only)
=3: 20-pin package
$=4$ : 28 - and 20-pin package
$=5$ : 24- and 20 -pin package
$=6$ : 28-, 24- and 20-pin package

Note:-if opt. \#33=2 then opt. \#9, 10, 19, 20 and 32 must $=0$-if opt. \#33=3, 4, 5 or 6 then opt. \#9, 10, 19, 20, 21, 22,30 and 32 must $=0$

## COP472-3 Liquid Crystal Display Controller

## General Description

The COP472-3 Liquid Crystal Display (LCD) Controller is a peripheral member of the COPS ${ }^{\text {TM }}$ family, fabricated using CMOS technology. The COP472 drives a multiplexed liquid crystal display directly. Data is loaded serially and is held in internal latches. The COP472 contains an on-chip oscillator and generates all the multi-level waveforms for backplanes and segment outputs on a triplex display. One COP472 can drive 36 segments multiplexed as $3 \times 12$ ( $41 / 2$ digit display). Two COP472 devices can be used together to drive 72 segments $(3 \times 24)$ which could be an $81 / 2$ digit display.

## Features

■ Direct interface to TRIPLEX LCD

- Low power dissipation ( $100 \mu \mathrm{~W}$ typ.)
- Low cost
- Compatible with all COP400 processors
- Needs no refresh from processor
- On-chip oscillator and latches
- Expandable to longer displays
- Software compatible with COP470 V.F. Display Driver chip
- Operates from display voltage
- MICROWIRE ${ }^{\text {TM }}$ compatible serial I/O
- 20-pin dual-in-line package



## Absolute Maximum Ratings

Voltage at CS, DI, SK pins

$$
\begin{array}{r}
-0.3 V \text { to }+9.5 \mathrm{~V} \\
-0.3 \mathrm{~V} \text { 哄 }+0.3 \mathrm{~V} \\
0^{\circ} \mathrm{C} \text { to } 70^{\circ} \mathrm{C} \\
-65^{\circ} \mathrm{C} \text { to }+150^{\circ} \mathrm{C} \\
300^{\circ} \mathrm{C}
\end{array}
$$

Voltage at all other Pins
Operating Temperature Range

Lead Temperature (Soldering, 10 Seconds)

DC Electrical Characteristics $G N D=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=2.4 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ (depends on display characteristics)

| Parameter | Conditions | Min. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: |
| Power Supply Voltage, $\mathrm{V}_{\mathrm{DD}}$ |  | 3.0 | 5.5 | Volts |
| Power Supply Current, IDD (Note 1) | $V_{D D}=5.5 \mathrm{~V}$ |  | 250 | $\mu \mathrm{A}$ |
|  | $V_{D D}=3 \mathrm{~V}$ |  | 100 | $\mu \mathrm{A}$ |
| Input Levels DI, SK, CS $V_{\text {IL }}$ $V_{I H}$ |  | $0.7 \mathrm{~V}_{\mathrm{DD}}$ | $\begin{aligned} & 0.8 \\ & 9.5 \end{aligned}$ | Volts Volts |
| $\begin{aligned} & \hline \text { BPA (as Osc. In) } \\ & \mathrm{V}_{\mathrm{IL}} \\ & \mathrm{~V}_{\mathrm{IH}} \\ & \hline \end{aligned}$ |  | $V_{D D}-0.6$ | $\begin{gathered} 0.6 \\ V_{D D} \end{gathered}$ | Volts Volts |
| ```Output Levels, BPC (as Osc. Out) VOL VOH``` |  | $V_{D D}-0.4$ | $\begin{aligned} & 0.4 \\ & V_{D D} \\ & \hline \end{aligned}$ | Volts Volts |
| Backplane Outputs (BPA, BPB, BPC) <br> $V_{B P A, ~ B P B, ~ B P C ~ O N ~}^{O}$ <br> $V_{\text {BPA, }}$ BPB, BPC OFF | During <br> $B P^{+}$Time | $\begin{gathered} V_{D D}-\Delta V \\ 1 / 3 V_{D D}-\Delta V \\ \hline \end{gathered}$ | $\underset{1 / 3 V_{D D}+\Delta V}{V_{D D}}$ | Volts Volts |
| $V_{B P A, ~ B P B, ~ B P C ~ O N ~}^{\text {O }}$ $V_{B P A}, B P B, B P C$ OFF | $\begin{aligned} & \text { During } \\ & \text { BP- Time } \end{aligned}$ | $\frac{0}{2 / 3 V_{D D}-\Delta V}$ | $\frac{\Delta V}{2 / 3 V_{D D}+\Delta V}$ | Volts Volts |
| ```Segment Outputs ( \(\mathrm{SA}_{1} \sim \mathrm{SA}_{4}\) ) \(V_{\text {SEG }}\) ON \(V_{\text {SEG }}\) OFF``` | During <br> $\mathrm{BP}^{+}$Time | $\stackrel{0}{2 / 3} V_{D D}-\Delta V$ | $\stackrel{\Delta V}{2 / 3 V_{D D}+\Delta V}$ | Volts Volts |
| $V_{\text {SEG }}$ ON $\mathrm{V}_{\text {SEG }}$ OFF | During <br> BP- Time | $\begin{gathered} V_{D D}-\Delta V \\ 1 / 3 V_{D D}-\Delta V \\ \hline \end{gathered}$ | $\begin{gathered} V_{D D} \\ 1 / 3 V_{D D}+\Delta V \end{gathered}$ | Volts Volts |
| Internal Oscillator Frequency |  | 15 | 80 | kHz |
| Frame Time (Int. Osc. $\div$ 192) |  | 2.4 | 12.8 | ms |
| Scan Frequency ( $1 / \mathrm{T}_{\text {ScAN }}$ ) |  | 39 | 208 | Hz |
| SK Clock Frequency |  | 4 | 250 | kHz |
| SK Width |  | 1.7 |  | $\mu \mathrm{s}$ |
| DI Data Setup, $\mathrm{t}_{\text {SETUP }}$ Data Hold, $\mathrm{t}_{\text {HOL }}$ |  | $\begin{aligned} & 1.0 \\ & 100 \end{aligned}$ |  | $\begin{aligned} & \mu \mathrm{s} \\ & \mathrm{~ns} \end{aligned}$ |
| $\overline{\mathrm{CS}}$ $t_{\text {SETUP }}$ $t_{\text {HOL }}$ |  | $\begin{aligned} & 1.0 \\ & 1.0 \end{aligned}$ |  | $\begin{aligned} & \mu \mathrm{s} \\ & \mu \mathrm{~s} \end{aligned}$ |
| Output Loading Capacitance |  |  | 100 | pF |

Note 1: Power supply current is measured in stand-alone mode with all outputs open and all inputs at $V_{D D}$.
Note 2: $\Delta V=0.05 V_{D D}$ for $V_{D D} \geqslant 3 V . \Delta V=0.15 V$ for $V_{D D}<3 V$.


Figure 2. Connection Dlagram

|  | $\quad$ Description |
| :--- | :--- |
| $\overline{C S}$ | Chip select |
| $V_{D D}$ | Power supply (display voltage) |
| GND | Ground |
| DI | Serial data input |
| SK | Serial clock input |
| $\mathrm{BP}_{\mathrm{A}}$ | Display backplane A(or oscillator in) |
| $\mathrm{BP}_{\mathrm{B}}$ | Display backplane B |
| BP | Display backplane C (or oscillator out) |
| $\mathrm{SA} \sim S C 4$ | 12 multiplexed outputs |



Figure 3. Serial Load Timing Dlagram


Figure 4. Backplane and Segment Waveforms


Figure 5. Typical Display Internal Connections Epson LD-370

## Functional Description

The COP472 drives 36 bits of display information organized as twelve segments and three backplanes. The COP472 requires 40 information bits: 36 data and 4 control. The function of each control bit is described below. Display information format is a function of the LCD interconnections. A typical segment/backplane configuration is illustrated in Figure 5, with this configuration the COP472 will drive 4 digits of 9 segments.

To adapt the COP472 to any LCD display configuration, the segment/backplane multiplex scheme is illustated in Table 1.

Two or more COP472 chips can be cascaded to drive additional segments. There is no limit to the number of COP472's that can be used as long as the output loading capacitance does not exceed specification.

Table 1. COP472 Segment/Backplane Multiplex Scheme

| Bit Number | Segment, Backplane |  | Data to eric Display |
| :---: | :---: | :---: | :---: |
| 1 | SA1, BPC | SH | Digit 1 |
| 2 | SB1, BPB | SG |  |
| 3 | SC1, BPA | SF |  |
| 4 | SC1, BPB | SE |  |
| 5 | SB1, BPC | SD |  |
| 6 | SA1, BPB | SC |  |
| 7 | SA1, BPA | SB |  |
| 8 | SB1, BPA | SA |  |
| 9 | SA2, BPC | SH | Digit 2 |
| 10 | SB2, BPB | SG |  |
| 11 | SC2, BPA | SF |  |
| 12 | SC2, BPB | SE |  |
| 13 | SB2, BPC | SD |  |
| 14 | SA2, BPB | SC |  |
| 15 | SA2, BPA | SB |  |
| 16 | SB2, BPA | SA |  |
| 17 | SA3, BPC | SH | Digit 3 |
| 18 | SB3, BPB | SG |  |
| 19 | SC3, BPA | SF |  |
| 20 | SC3, BPB | SE |  |
| 21 | SB3, BPC | SD |  |
| 22 | SA3, BPB | SC |  |
| 23 | SA3, BPA | SB* |  |
| 24 | SB3, BPA | SA |  |
| 25 | SA4, BPC | SH | Digit 4 |
| 26 | SB4, BPB | SG |  |
| 27 | SC4, BPA | SF |  |
| 28 | SC4, BPB | SE |  |
| 29 | SB4, BPC | SD |  |
| 30 | SA4, BPB | SC |  |
| 31 | SA4, BPA | SB |  |
| 32 | SB4, BPA | SA |  |
| 33 | SC1, BPC | SP1 | Digit 1 |
| 34 | SC2, BPC | SP2 | Digit 2 |
| 35 | SC3, BPC | SP3 | Digit 3 |
| 36 | SC4, BPC | SP4 | Digit 4 |
| 37 | not used |  |  |
| 38 | Q6 |  |  |
| 39 | Q7 |  |  |
| 40 | SYNC |  |  |

## Segment Data bits

Data is loaded in serially, in sets of eight bits. Each set of segment data is in the following format:

$$
\begin{array}{|l|l|l|l|l|l|l|l|}
\hline S A & S B & S C & S D & \text { SE } & \text { SF } & \text { SG } & \text { SH } \\
\hline
\end{array}
$$

Data is shifted into an eight bit shift register. The first bit of the data is for segment $H$, digit 1. The eighth bit is segment $A$, digit 1. A set of eight bits is shifted in and then loaded into the digit one latches. The second set of 8 bits is loaded into digit two latches. The third set into digit three latches, and the fourth set is loaded into digit four latches.

## Control Bits

The fifth set of 8 data bits contains special segment data and control data in the following format:

| SYNC | Q 7. | Q 6 | X | SP 4 | SP 3 | SP 2 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| SP 1 |  |  |  |  |  |  |

The first four bits shifted in contain the special character segment data. The fifth bit is not used. The sixth and seventh bits program the COP472 as a stand alone LCD driver or as a master or slave for cascading COP472's. BPC of the master is conected to BPA of each slave. The following table summarizes the function of bits six and seven:

| Q7 | Q6 | Function | BPC Output | BPA Output |
| :---: | :---: | :--- | :--- | :--- |
| 1 | 1 | Slave | Backplane <br> Output | Oscillator <br> Input |
| 0 | 1 | Stand Alone | Backplane <br> Output | Backplane <br> Output |
| 1 | 0 | Not Used | Internal <br> Osc. Output | Oscillator <br> Input |
| 0 | 0 | Master | Internal <br> Osc. Output | Backplane <br> Output |

The eighth bit is used to synchronize two COP472's to drive an $81 / 2$-digit display.

Loading Sequence to Drive a $41 / 2$-Digit Diaplay
Steps:

1. Turn $\overline{\mathrm{CE}}$ low.
2. Clock in 8 bits of data for digit 1.
3. Clock in 8 bits of data for digit 2.
4. Clock in 8 bits of data for diglt 3.
5. Clock in 8 bits of data for digit 4.
6. Clock in 8 bits of data for special segment and control function of BPC and BPA.

$$
\begin{array}{llllllll}
0 & 0 & 1 & 1 & S P 4 & \text { SP3 } & \text { SP2 } & \text { SP1 }
\end{array}
$$

## 7. Turn $\overline{\mathrm{CS}}$ high.

Note: $\overline{\mathrm{CS}}$ may be turned high after any step. For example to load only 2 digits of data, do steps 1, 2, 3, and 7.
$\overline{\mathrm{CS}}$ must make a high to low transition before loading data in order to reset internal counters.

## Loading Sequence to Drive an $81 / 2$-Digit Display

Two or more COP472's may be connected together to drive additional segments. An eight digit multiplexed display is shown in Figure 7. The following is the loading sequence to drive an eight digit display using two COP472's. The right chip is the master and the left the slave.

## Steps:

1. Turn $\overline{\mathrm{CS}}$ low on both COP472's.
2. Shift in 32 bits of data for for the slave's four digits.
3. Shift in 4 bits of special segment data: a zero and three ones.

| 1 | 1 | 1 | 0 | $S P 4$ | SP3 | SP2 | SP1 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |

This synchronizes both the chips and BPA is oscillator input. Both chips are now stopped.
4. Turn CS high to both chips.
5. Turn CS low to master COP472.
6. Shift in 32 bits of data for the master's 4 digits.
7. Shift in four bits of special segment data, a one and three zeros.

This sets the master COP472 to BPA as a normal backplane output and BPC as oscillator output. Now both the chips start and run off the same oscillator.
8. Turn $\overline{\mathrm{CS}}$ high.

The chips are now synchronized and driving 8 digits of display. To load new data simply load each chip separately in the normal manner, keeping the correct status bits to each COP472 (0110 or 0001).


Figure 6. System Diagram - 41⁄2 Digit Display


Figure 7. System Dlagram - $81 / 2$ Digit Display

## Example Software

## Example 1

COP420 Code to load a COP472 [Display data is in $M(0,12) \cdot M(0,15)$, special segment data is in $M(0,0)$ ]

|  | LBI 0, 12 | ; POINT TO FIRST DISPLAY DATA | $\omega$ |
| :---: | :---: | :---: | :---: |
|  | OBD | ; TURN $\overline{\text { CS }}$ LOW (DO) |  |
| LOOP: | CLRA |  |  |
|  | LQID | ; LOOK UP SEGMENT DATA |  |
|  | CQMA. | ; COPY DATA FROM Q TO M \& A |  |
|  | SC | ; SET C TO TURN ON SK |  |
|  | XAS | ; OUTPUT LOWER 4 BITS OF DATA |  |
|  | NOP | ; DELAY |  |
|  | NOP | ; DELAY |  |
|  | LD | ; LOAD A WITH UPPER 4 BITS |  |
|  | XAS | ; OUTPUT 4 BITS OF DATA |  |
|  | NOP | ; DELAY |  |
|  | NOP | ; DELAY |  |
|  | RC | ; RESET C |  |
|  | XAS | ; TURN OFF SK CLOCK |  |
|  | XIS | ; INCREMENT B FOR NEXT DATA |  |
|  | JP LOOP | ; SKIP THIS JUMP AFTER LAST DIGIT |  |
|  | SC | ; SET C |  |
|  | LBI 0, 0 | ; ADDRESS SPECIAL SEGMENTS |  |
|  | LD | ; LOAD INTO A |  |
|  | XAS | ; OUTPUT SPECIAL SEGMENTS |  |
|  | NOP | ; |  |
|  | CLRA | ; |  |
|  | AISC 12 | ; 12 to A |  |
|  | XAS | ; OUTPUT CONTROL BITS |  |
|  | NOP | ; |  |
|  | LBI 0, 15 | ; 15 to B |  |
|  | RC | ; RESET C |  |
|  | XAS | ; TURN OFF SK |  |
|  | OBD | ; TURN $\overline{C S}$ HIGH (DO) |  |

## Example 2

COP420 Code to load two COP472 parts [display data is in $M(0,12) \cdot M(0,15)$ and $M(1,12) \cdot M(1,15)$, special segment data is in $M(0,0)$ and $M(1,0)$ ]

INIT: LB
LBI
OBD
LEI 8
RC
XAS
LBI
STII
LBI
JSR

0,15

3, 15
7
0, 12 OUT
; TURN BOTH CS'S HIGH
; ENABLE SO OUT OF S. R.
; TURN OFF SK CLOCK
; USE M(3, 15) FOR CONTROL BITS
; STORE 7 TO SYNC BOTH CHIPS
; SET B TO TURN BOTH CS'S LOW
; CALL OUTPUT SUBROUTINE

## MAIN DISPLAY SEQUENCE

DISPLAY

| LBI | 3,15 |
| :--- | :--- |
| STII | 8 |
| LBI | 0,13 |
| JSR | OUT |
| LBI | 3,15 |
| STII | 6 |
| LBI | 1,14 |
| JSR | OUT |

; SET CONTROL BITS FOR SLAVE
; SET B TO TURN SLAVE CS LOW
; OUTPUT DATA FROM REG. 0
; SET CONTROL BITS FOR MASTER
; SET B TO TURN MASTER CS LOW
; OUTPUT DATA FROM REG. 1
OUTPUT SUBROUTINE
OUT
OBD
CLRA
AISC
CAB
LOOP: CLRA
LQID CQMA
SC
XAS
NOP
NOP
LD
XAS
NOP
NOP
RC
XAS
XIS
JP
SC
NOP
LD
XAS
NOP
LBI
LD
XAS
NOP
NOP
RC
XAS
OBD RET
; OUTPUT B TO CS'S
; 12 TO A
; POINT TO DISPLAY DIGIT (BD=12)
; LOOK UP SEGMENT DATA
; COPY DATA FROM Q TO M \& A
; OUTPUT LOWER 4 BITS OF DATA
; DELAY
; DELAY
; LOAD A WITH UPPER 4 BITS
; OUTPUT 4 BITS OF DATA
; DELAY
; DELAY
; RESET C
; TURN OFF SK
; INCREMENT B FOR NEXT DISPLAY DIGIT
; SKIP THIS JUMP AFTER LAST DIGIT
; SET C
; LOAD SPECIAL SEGS. TO A (BD=0)
; OUTPUT SPECIAL SEGMENTS
; LOAD A
; OUTPUT CONTROL BITS
; TURN QFF SK
; TURN CS'S HIGH $(B D=15)$

## COP498/COP398 Low Power CMOS RAM and Timer (RAT"') COP499/COP399 Low Power CMOS Memory

## General Description

The COP498/398 Low. Power CMOS RAM and Timer (RAT) and the COP499/399 Memory are peripheral members of the COPS ${ }^{\text {TM }}$ family, fabricated using low power CMOS technology. These devices provide external data storage and/or timing, and are accessed vla the simple MICRO. WIRE ${ }^{T M}$ serial Interface. Each device contains 256 bits of read/write memory organized into 4 reglsters of 64 blts each; each reglster can be serially loaded or read by a COPS controller.

The COP498/398 also contaln a crystal-based timer for timekeeping purposes, and can provide a "wake-up" signal to turn on a COPS controller. Hence, these devices are ideal for applications requiring very low power drain in a standby mode, while maintaining a real-time clock (e.g., electronically-tuned automoblle radlo). Power is minimized by cycling controller power off for periods of time when no processing is required.

The COP499/399 contain circultry that enables the user to turn a controller on and off while maintaining the Integrity of the memory.

A COP400 serles N -channel microciontroller coupled with a COP498 (or 499) RAM/Timer offers a user the lowpower advantages of an all CMOS system and the lowcost advantage of an NMOS system. This type of system is ideally sulted to a wide variety of automotive and instrumentation applications.

## Features

- Low power dissipation
- Quiescent current $=40 \mathrm{nA}$ typical $\left(25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=3.0 \mathrm{~V}\right)$
- Low cost
- Single supply operation (2.4V-5.5V)
- CMOS-compatlble I/O
- $4 \times 64$ serial read/write memory

■ Crystal-based selectable timer - 2.097152 MHz or 32.768 kHz (COP498/398)

E Software selectable 1 Hz or 16 Hz "wake-up" signal for COPS controller (COP498/398)

- External override to "wake-up" controller
- Compatible with all COP400 processors (processor $\mathrm{V}_{\mathrm{CC}} \leqslant 9.5 \mathrm{~V}$ )
- MICROWIRE-compatible serial I/O
- Memory protection with write enable and write disable instructions
- 14-pin dual-in-line package (COP498/398) or 8-pin dual-In-line package (COP499/399)



## Absolute Maximum Ratings

Voltage relative to GND

At XSEL, $1 \mathrm{~Hz}, \mathrm{X}_{\mathrm{IN}}, \mathrm{X}_{\text {OUt }}$, DO

At all other pins
Maximum VCc Voltage
Total Sink Current Allowed
Total Source Current Allowed
Ambient Operating Temperature COP398/COP399
COP498/COP499
Ambient Storage Temperature
Lead Temperature (Soldering, 10 seconds)
Power Dissipation
-0.3 V to $\mathrm{V}_{\mathrm{CC}}+0.3 \mathrm{~V}$
-0.3 V to 10 V
6.5 V

15 mA
10 mA
$-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
$0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
$300^{\circ} \mathrm{C}$
50 mW
"Absolute maximum ratings" indicate limits beyond which damage to the device may occur. DC and AC electrical specifications are not insured when operating the device at absolute maximum ratings.

## DC Electrical Characteristics

COP398/COP399: $-40^{\circ} \mathrm{C} \leqslant T_{A} \leqslant+85^{\circ} \mathrm{C}$ unless otherwise specified. COP498/COP499: $0^{\circ} \mathrm{C} \leqslant \mathrm{T}_{\mathrm{A}} \leqslant+70^{\circ} \mathrm{C}$ unless otherwise specified.

| Parameter | Conditions | Min. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: |
| Operating Voltage | COP498/COP499 COP398/COP399 | $\begin{aligned} & 2.4 \\ & 3.0 \end{aligned}$ | $\begin{aligned} & 5.5 \\ & 5.5 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| Quiescent Current <br> (COP398/COP399 only) | All inputs at GND $\begin{aligned} & T_{A}=70^{\circ} \mathrm{C}, \mathrm{~V}_{C C}=3.0 \mathrm{~V} \\ & T_{A}=70^{\circ} \mathrm{C}, \mathrm{~V}_{C C}=5.0 \mathrm{~V} \\ & T_{A}=70^{\circ} \mathrm{C}, \mathrm{~V}_{C C}=5.5 \mathrm{~V} \\ & T_{A}=85^{\circ} \mathrm{C}, \mathrm{~V}_{C C}=3.0 \mathrm{~V} \\ & T_{A}=85^{\circ} \mathrm{C}, \mathrm{~V}_{C C}=5.0 \mathrm{~V} \\ & T_{A}=85^{\circ} \mathrm{C}, \mathrm{~V}_{C C}=5.5 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 4.0 \\ & 10 \\ & 20 \\ & 8.0 \\ & 16 \\ & 30 \end{aligned}$ | $\mu \mathrm{A}$ $\mu \mathrm{A}$ $\mu \mathrm{A}$ $\mu \mathrm{A}$ $\mu \mathrm{A}$ $\mu \mathrm{A}$ |
| COP498/COP398 <br> Standby Current (sleep mode) (running with crystal) <br> Operating Current | $\mathrm{V}_{\mathrm{CC}}=$ Min., Osc. $=2.097 \mathrm{MHz}$ <br> $\mathrm{V}_{\mathrm{CC}}=$ Max., Osc. $=2.097 \mathrm{MHz}$ <br> $\mathrm{V}_{\mathrm{CC}}=\mathrm{Min}$., Osc. $=32.768 \mathrm{kHz}$ <br> $V_{C C}=$ Max., Osc. $=32.768 \mathrm{kHz}$ <br> $\mathrm{SK}=250 \mathrm{kHz}$ square wave <br> $\mathrm{V}_{\mathrm{CC}}=$ Min., Osc. $=2.097 \mathrm{MHz}$ <br> $\mathrm{V}_{\mathrm{CC}}=$ Max., Osc. $=2.097 \mathrm{MHz}$ <br> $\mathrm{V}_{\mathrm{CC}}=\mathrm{Min} .$, Osc. $=32.768 \mathrm{kHz}$ <br> $\mathrm{V}_{\mathrm{CC}}=$ Max., Osc. $=32.768 \mathrm{kHz}$ |  | $\begin{gathered} 200 \\ 700 \\ 20 \\ 100 \\ \\ 300 \\ 920 \\ 120 \\ 320 \end{gathered}$ | $\mu \mathrm{A}$ $\mu \mathrm{A}$ $\mu \mathrm{A}$ $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ $\mu \mathrm{A}$ $\mu \mathrm{A}$ $\mu \mathrm{A}$ |
| COP499/COP399 Operating Current | $\begin{aligned} & S K=250 \mathrm{kHz} \text { square wave } \\ & \mathrm{V}_{\mathrm{CC}}=\mathrm{Min} . \\ & \mathrm{V}_{\mathrm{CC}}=\mathrm{Max} . \end{aligned}$ |  | $\begin{aligned} & 100 \\ & 250 \end{aligned}$ | $\begin{aligned} & \mu \mathrm{A} \\ & \mu \mathrm{~A} \end{aligned}$ |
| ```Input Voltage Levels CE Input Logic High ( \(\mathrm{V}_{\mathrm{IH}}\) ) Logic Low ( \(V_{I L}\) ) OVR Input Logic High ( \(\mathrm{V}_{\mathrm{iH}}\) ) Logic Low ( \(\mathrm{V}_{\mathrm{IL}}\) ) All Other Inputs Logic High ( \(\mathrm{V}_{\mathrm{IH}}\) ) Logic Low ( \(V_{\text {IL }}\) )``` | (Schmitt Trigger Input) <br> (Schmitt Trigger Input) | $\begin{aligned} & 0.8 \mathrm{~V}_{\mathrm{CC}} \\ & 0.8 \mathrm{~V}_{\mathrm{CC}} \\ & 0.7 \mathrm{~V}_{\mathrm{CC}} \end{aligned}$ | $\begin{aligned} & 0.4 \mathrm{~V}_{\mathrm{CC}} \\ & 0.2 \mathrm{~V}_{\mathrm{CC}} \\ & 0.3 \mathrm{~V}_{\mathrm{CC}} \end{aligned}$ | $\begin{aligned} & V \\ & v \\ & v \\ & v \\ & v \\ & v \\ & v \end{aligned}$ |

DC Electrical Characteristics (cont'd)

| Parameter | Conditions | Min. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: |
| Output Voltage Levels - DO, 1 Hz <br> CMOS Operatlon Logic High (VOH) Logic Low (Vou) | $\begin{aligned} & \mathrm{I}_{\mathrm{OH}}=-10 \mu \mathrm{~A} \\ & \mathrm{I}_{\mathrm{OL}}=10 \mu \mathrm{~A} \end{aligned}$ | $V_{C C C}-0.1$ | 0.1 | v |
| Input Leakage Current | COP498/COP499, $\mathrm{V}_{\mathrm{V}}=\mathrm{V}_{\mathrm{CC}}, \mathrm{V}_{\mathrm{LL}}=0 \mathrm{~V}$ COP398/COP399, $\mathrm{V}_{1 \mathrm{H}}=\mathrm{V}_{\mathrm{CC}}, \mathrm{V}_{\mathrm{IL}}=0 \mathrm{~V}$ | $\begin{aligned} & -1.0 \\ & -2.0 \end{aligned}$ | $\begin{aligned} & \hline+1.0 \\ & +2.0 \end{aligned}$ | $\begin{aligned} & \mu \mathrm{A} \\ & \mu \mathrm{~A} \end{aligned}$ |
| TRI-STATE ${ }^{\ominus}$, Open Drain Leakage Current | COP498/COP499, $\mathrm{V}_{\mathrm{H}}=\mathrm{V}_{\mathrm{CC}}, \mathrm{V}_{\mathrm{L}}=0 \mathrm{~V}$ COP398/COP399, $\mathrm{V}_{\mathrm{H}}=\mathrm{V}_{\mathrm{CC}}, \mathrm{V}_{\mathrm{L}}=0 \mathrm{~V}$ | $\begin{aligned} & -2.5 \\ & -5.0 \end{aligned}$ | $\begin{aligned} & +2.5 \\ & +5.0 \end{aligned}$ | $\begin{aligned} & \mu \mathrm{A} \\ & \mu \mathrm{~A} \end{aligned}$ |
| Output Current Levels | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ |  |  |  |
| Sink Current |  |  |  |  |
| OSC | $\mathrm{V}_{\text {OL }}=0.4 \mathrm{~V}$ | 0.5 |  | mA |
| ON | $\mathrm{V}_{\mathrm{OL}}=1.5 \mathrm{~V}$ | 1.5 | 7.5 | mA |
| X ${ }_{\text {Out }}$ | $X S E L=1, X_{\text {IN }}=4.5 \mathrm{~V}, \mathrm{~V}_{\text {OL }}=1.0 \mathrm{~V}$ | 0.25 |  | mA |
| $\mathrm{X}_{\text {OUT }}$ | $\mathrm{XSEL}=0, \mathrm{X}_{\text {IN }}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OL}}=2.0 \mathrm{~V}$ | 8.0 |  | $\mu \mathrm{A}$ |
| 1 Hz , DO | $\mathrm{V}_{\mathrm{OL}}=0.8 \mathrm{~V}$ | 0.8 |  | mA |
| Source Current |  |  |  |  |
| ON | $\mathrm{V}_{\mathrm{OH}}=1.0 \mathrm{~V}$ | 60 |  | $\mu \mathrm{A}$ |
| $\mathrm{X}_{\text {Out }}$ | $X S E L=1, X_{\text {IN }}=0 \mathrm{~V}, V_{\text {OH }}=3.0 \mathrm{~V}$ | 0.27 |  | mA |
| X 1 $1 \mathrm{~Hz}, \mathrm{DO}$ | $X S E L=0, X_{\text {IN }}=0 \mathrm{~V}, V_{O H}=3.0 \mathrm{~V}$ | 10 |  | $\mu \mathrm{A}$ |
| $1 \mathrm{~Hz}, \mathrm{DO}$ | $\mathrm{V}_{\mathrm{OH}}=2.0 \mathrm{~V}$ | 0.4 |  | mA |

## AC Electrical Characteristics

COP398/COP399: $-40^{\circ} \mathrm{C} \leqslant \mathrm{T}_{A} \leqslant+85^{\circ} \mathrm{C}$ unless otherwise specified.
COP498/COP499: $0^{\circ} \mathrm{C} \leqslant \mathrm{T}_{\mathrm{A}} \leqslant+70^{\circ} \mathrm{C}$ unless otherwise specified.

| Parameter | Conditions | Min. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: |
| COP Interface |  |  |  |  |
| SK Frequency | CS $=1, C E=1, \mathrm{COP498/COP499}$ | 4.096 | 250 | kHz |
|  | CS =1, CE = 1, COP398/COP399 | 8.192 | 250 | kHz |
| SK Duty Cycle | SK frequency $\geqslant 25 \mathrm{kHz}$ | 25 | 75 | \% |
|  | SK frequency $=$ Min. | 48 | 52 | \% |
| Inputs |  |  |  |  |
| CS |  |  |  |  |
| ${ }^{\text {tcss }}$ |  | 0.2 |  | $\mu \mathrm{s}$ |
| ${ }_{\text {t }}^{\text {csh }}$ |  | 0 |  | $\mu \mathrm{S}$ |
| DI |  |  |  |  |
| $\mathrm{t}_{\text {SETUP }}$ |  | 0.4 |  | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\text {Hold }}$ |  | 0.4 |  | $\mu \mathrm{S}$ |
| Output |  |  |  |  |
| DO | $\mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}, 4.5 \mathrm{~V} \leqslant \mathrm{~V}_{\mathrm{cc}} \leqslant 5.5 \mathrm{~V}$, |  |  |  |
| $\mathrm{t}_{\mathrm{pd} 1}, \mathrm{t}_{\mathrm{pdo}}$ | $\mathrm{V}_{\mathrm{OH}}=0.7 \mathrm{~V} \mathrm{CC}, \mathrm{V}_{\mathrm{OL}}=0.4 \mathrm{~V}$ |  | 2.0 | $\mu \mathrm{S}$ |
| $\mathrm{t}_{\mathrm{pd1} 1} \mathrm{t}_{\mathrm{pd} 0}$ | $\begin{gathered} \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{~V}_{\mathrm{CC}}=\mathrm{MII} ., \mathrm{V}_{\mathrm{OH}}=2 \mathrm{~V}, \end{gathered}$ |  | 2.4 | $\mu \mathrm{S}$ |
| Crystal Osc. Frequency | XSEL $=1$ |  | 2.1 | MHz |
|  | XSEL $=0$ |  | 65 | kHz |



Figure 2. Synchronous Data Timing


Order Number COP498N, COP398N NS Package N14A


Order Number COP499N, COP398N NS Package NOBE

Figure 3. Pln Connection Dlagrams

| Pin | Description | Pln | Description |
| :---: | :---: | :---: | :---: |
| CS | Chip Select | 1 Hz | 1 Hz Square Wave Output |
| CE | Chlp Enable | $\overline{\mathrm{ON}}$ | Active Low Wake-Up Sjgnal to COPS ${ }^{\text {TM }}$ |
| SK | Serial Data Clock |  | Controller |
| DI | Serial Data Input | OVR | External Override Wake-Up for COPS |
| DO | Serial Data Output |  |  |
| XSEL | Crystal Option Select | OSC | Open Drain Oscillator Output |
| $X_{\text {IN }}$ | Crystal Oscillator Input | $V_{C C}$ | Power Supply |
| $\mathrm{X}_{\text {OUT }}$ | Crystal Oscillator Output | GND | Ground |

COP398 and COP399 are extended temperature devices ( $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ ) of COP498 and COP499 $\left(0^{\circ} \mathrm{C}\right.$ to $\left.70^{\circ} \mathrm{C}\right)$ respectively, with all other functional and electrical characteristics being the same. Therefore, no further attempt will be made to distinguish between COP498 and COP398 or between COP499 and COP399. Unless otherwise specified, the following descriptions will apply to both COP498 and COP499, and they will be known as the device.

## Instruction Set

COP498 has six Instructions as Indicated in Figure 4. Note that the MSB of any glven instruction is a " 1 ". This bit is properly viewed as a start bit in the interface sequence. The lower 4 bits of the instruction contain the command for the device. One of the instructions (TSEC) should not be used in COP499 as it serves no purpose.

| Instruction | Opcode | Comments |
| :---: | :---: | :---: |
| MSB |  |  |
| WRITE | 1s $1 \mathrm{r}_{1} \mathrm{r}_{0}$ | $s=\overline{O N}$ (wake up signal) frequency select $1=16 \mathrm{~Hz}, 0=1 \mathrm{~Hz}$ (s selection for COP498 only) ( $s=0$ for COP499) |
| READ | $110 r_{1}{ }^{\text {r }}$ \% | $\begin{aligned} & r_{1}, r_{0}=\text { register number }(00, \\ & 01,10,11) \end{aligned}$ |
| WREN | 10011 | Write enable |
| WRDS | 10000 | Write disable |
| TSEC | 10010 | Test timer seconds latch (COP498 only) |
| SLEEP | 10001 | Put COPS ${ }^{\text {TM }}$ controller to sleep ( $\overline{O N}$ high) |

Figure 4. Instruction Set

## Functional Description

A block diagram of COP498 and COP499 is given in Figure 1. Positive logic is used. When a bit is set to the higher voltage it is a logic " 1 "; when a bit is reset to the lower voltage it is a logic " 0 ". The COP498 can execute
six instructions: READ (from any one of 4 registers in memory); WRITE (to any one of 4 registers in memory); WREN (write enable); WRDS (write disable); TSEC (test and reset timer seconds latch); and SLEEP (drive ON signal high to turn off COPSTM controller). The COP499 can execute all the above instructions except TSEC. All communications with the device are via the serial MICROWIRE ${ }^{\text {TM }}$ Interface. Both CS and CE (CE only in COP499) must be high to enable the device. The device must be deselected between instructions - either CS and/or CE must go low to insure proper operation. The deselecting of the device resets the counters and serial input register.

## Read/Write Memory

The device has 256 bits of read/write memory. The memory is organized as 4 registers of 64 blts each. The data Is accessed serially through the Data Input (DI) and Data Output (DO) pins. SK is the clock signal for data and Instructions.

The memory address register can be conceived of as two registers: one two blts long and loaded directly from the instruction; the other six bits long and incremented by 1 with each SK pulse as long as the chip is selected. The two bit register does not change during the execution of a given instruction. The slx bit register is reset to zero while the device is deselected. When counting, the six bit register wraps around from its maximum value back to zero. Thus memory locations are addressed relative to the number of SK pulses after the chip is selected.

The READ instruction will select one of the 4 registers (the register being identified in the instruction opcode as indicated in Figure 4) and output the contents of that register to the DO pin until the device is deselected. Note that data output from the device, as a result of a READ instruction, continues as long as the device is selected and clocks are provided. Reading more than 64 bits will cause rereading of some bits as the memory address register wraps around from the maximum value back to zero.

The WRITE instruction selects one of the 4 registers (the register being identified in the instruction opcode as indicated in Figure 4) and takes the data from the DI pin and stores that data into the memory register until the device is deselected. The write operation continues as long as the device is selected and clocks are provided. Thus writing more than 64 bits will cause a portion of the data to be overwritten.

## Timer (COP498 only)

With the XSEL pin tied high ( $V_{C C}$ ), the timer is a 21 stage counter which can divide a 2.097152 MHz signal down to 1 Hz . This creates the 1 Hz signal output. With XSEL tied low (ground), the timer is a 15 stage counter which divides a 32.768 kHz signal down to create the 1 Hz signal output. The rising edge of the 1 Hz signal is used internally to set the timer seconds latch. A wake-up signal is generated at the $\overline{O N}$ output. This signal can be used to turn a COPS controller on. The wake-up rate is software selectable and may be either 1 Hz or 16 Hz . A bit in the WRITE instruction controls this wake-up rate (see Figure 4). By means of the SLEEP instruction a COPS controller may cause the $\overline{\mathrm{ON}}$ signal to go high thereby providing a means for the controller to safely turn itself off.
An override capability is present whereby the $\overline{\mathrm{ON}}$ pin may be prevented from going high. A " 1 " level at the OVR pin will force $\overline{\mathrm{ON}}$ to go low (or stay low) thereby causing the controller to turn on or remain on. $\overline{\mathrm{ON}}$ will remain low, and the controller on, as long as the OVR pin is high. To preserve timekeeping when using the override feature, a timer seconds latch is provided. This latch is set by the rising edge of the 1 Hz signal and is read and reset by the TSEC instruction. The timer seconds latch is primarily intended for use when the override feature is implemented. However, it does provide a convenient one second timer which is software testable over a common serial port.

## System Considerations

When the COPS processor is being turned on and off, during the power supply transition between ground and operating voltage, some pulses may occur at the output pins of the processor. By using the WRDS and WREN instructions, together with the higher " 1 " level of the CE pln, accidental writing into the memory may be prevented. This is done by disabling the write operation before going to sleep and enabling the write operation when the COPS processor starts execution. A WRDS instruction is automatically executed if the SLEEEP instruction causes $\overline{O N}$ to go high turning off the COPS processor. Furthermore, WREN instruction is disabled as long as $\overline{O N}$ remains high.

The XSEL pin, which identifies the timer counter length, should be tied to either $\mathrm{V}_{\mathrm{CC}}$ or ground depending on the
crystal input. For proper operation, the state of XSEL should not be changed while the device is in operation. If the oscillator and timer features are not used, the $X_{\text {IN }}$ pin should be connected to the GND pin and XSEL tied to $V_{C C}$. If the override feature is not used the OVR pin should be connected to the GND pin.

The device is in a static mode when either the CS or CE pin is low. However, the device is in a dynamic mode when both CS and CE are high and at least one high level has been detected at SK while both pins are high. Because of this, a minimum frequency is specified for the SK clock. This minimum frequency really translates to maximum on and off times for the SK clock. As the SK clock slows down, the duty cycle must get closer to $50 \%$. For best operation, the user should regard the maximum on and off times for the SK clock as about $122 \mu \mathrm{~S}(61 \mu \mathrm{~S}$ for COP398/COP399).

## COPSTM Controller to COP498/COP499 Hardware Interface

If the COPS controller is operating with a $4 \mu \mathrm{~S}$ instruction cycle time, a 47 k resistor should be connected between SK and $V_{C C}$ to speed up the rise time of the SK clock. If the override feature is used in COP498, the override signal should be connected to the OVR pin of the COP498 and an input of the COPS controller. This is simply to provide a means for the controller to know if it was turned on by override or normal timeout. The override signal should be free of noise. In systems where the COPS controller is operating with $V_{C C}$ greater than 6 volts, SI and the override input on the controller should have high impedance, standard TTL level input options selected. To minimize current drain in the controller, the override input to the controller should always use the high impedance option.
Figure 6a illustrates the COP498 interface in a system with supply voltage less than 6 volts. The COPS controller can either be turned on by the timer or an external signal. A PNP transistor, controlled by the $\overline{\mathrm{ON}}$ signal of the COP498, is used to gate the power to the COPS controller. A $0.05 \mu \mathrm{~F}$ capacitor is connected across the supply pins of the controller to reduce voltage variations due to current spikes. It is not recommended to use large capacitance values here as problems can be introduced if the power supply fall time is too long. The switched supply fall time should be kept to about ten instruction cycles of the COPS processor. Resistor R2, between the ON pin of the COP498 and the base of the transistor, is used to limit current. Resistor R1, between the base and emitter of the transistor, is used to turn the transistor off when $\overline{O N}$ is high. The CE pin of the COP498 is tied to the $\mathrm{V}_{\mathrm{CC}}$ pin of the controller. This guarantees that the controller is at its full operating voltage before the COP498 can be accessed. When turned on, the PNP transistor should be saturated in order to minimize the voltage drop across it. The system power supply, which here is $V_{C C}$ to the COP498, must be high enough to insure that the controller $\mathrm{V}_{\mathrm{CC}}$ - which is the system supply less the voltage drop across the PNP transistor - is high enough to be recognized as a logic " 1 " at the CE input of the COP498. It is also desirable to have all input signals to the COP498 as close as possible to the COP498 supply levels to eliminate any static power drain which could significantly increase standby and operating current.



Figure 5a. Instruction Timing


Figure 5b. TSEC Instruction Timing


Figure 6a. COP498-COP420 Interface


Figure 6b. COP499-COP420 Interface

Figure 6b illustrates the COP499 interface in a system with a supply voltage less than 6 volts. The COPS processor is being turned on by a switch (or an external signal) connected to the OVR pin.
Figure 7 illustrates a COP498 interface in a system with a supply voltage greater than 6 volts. In such a system, the COP498 cannot be connected directly across the system supply. The power to the COP498 is derived from the system supply by means of a standard zener diode arrangement. A zener diode with a breakdown of about 5 volts is recommended. A capacitor is connected across the COP498 supply pins to reduce voltage variations due to current spikes and to supply extra current when the COP498 is in active operation. Here it is assumed that the COP498 is in standby mode, i.e., deselected, most of the time and is active, selected, for a short period (less than 100 SK periods).
The zener diode series resistor R3 should be selected to meet the current requirements of the zener diode and the standby current of the device. The primary purpose of the zener diode is to place an upper limit on the value of $\mathrm{V}_{\mathrm{cc}}$ to the device. This insures that $\mathrm{V}_{\mathrm{cc}}$ to the device will not exceed the specified maximum value. Since the device will operate from 2.5 V to 6.0 V , the choice of zener diode and series resistor is not critical.
Note that the user may generate the two supply voltages In any manner compatible with system requirements.
Because the COPSTM controller and the device have different operating voltages, the high impedance standard TTL level input should be selected on the COPS controller for SI and any other input to the controller from the device.


Figure 7. COP498-COP420L Interface with $\mathbf{V}_{\mathbf{S}}=9 \mathrm{~V}$ and 32.768 kHz Crystal

## Sample System Current Drain Calculation

Suppose a 5V system consists of a COP420 and a COP498 with a 32.768 kHz crystal. The COP420 is being turned on once a second. Assume that the COP420 needs 10 ms for internal reset and 10 ms to update all the necessary Information, then the COP420 will be turned on for 20 ms every second, i.e., a duty cycle of $2 \%$; and the COP498 will be in operating mode for at most 10 ms , i.e., a duty cycle of less than $1 \%$. Because of the short duty cycle, it is further assumed that the COP498 current drain will be that of standby current, about $75 \mu \mathrm{~A}$ at 5 V . The current drain through the base of the switching transistor that turns on the COP420 can be estimated by the voltage drop across the current limiting resistor and in this case is assumed to be 3.5 mA .

COP498 current drain $=75 \mu \mathrm{~A}$
COP420 current drain $=0.02 \times 25 \mathrm{~mA}=500 \mu \mathrm{~A}$
Switching transistor base current $=0.02 \times 3.5 \mathrm{~mA}=70 \mu \mathrm{~A}$
Total system current drain $=500+70+75 \mu \mathrm{~A}=645 \mu \mathrm{~A}$
The result shows that it is possible to achieve the low cost of NMOS and low power dissipation of CMOS simultaneously with a system consisting of a COP498 and a COPS processor.

## COPS ${ }^{\text {TM }}$ Controller - COP498/398 Software Interface

Figure 8 shows a typical flow chart for a COP498 or COP499 interface to a COPS' microcontroller system. This flow chart also illustrates the override feature. Since the override feature is being used, the first step is to inquire the device if it is necessary to increment the time. It is assumed that timekeeping is a necessary part of the application. This interrogation of the device is


Figure 8. Typical COP498 Interface Flowchart
accomplished by means of the TSEC instruction which dumps the contents of the timer seconds latch to the serial output port and resets the latch. If the latch was set, the time must be incremented. This is accomplished by reading the appropriate memory register into the controller, incrementing the time and writing the register back out to the device. The next step is to check for the overrlde signal. If it is present a special override routine may be performed. If no override is present, the controller turns itself off by sending a SLEEP command to the device. After sending the SLEEP command, the controller goes into a loop to walt for power to go off. In the event the controller is turned back on by the override signal before the voltage has dropped, the loop has a time Ilmit which, when exceeded, causes the controller to jump to the beginning of the program and start again. If the override feature is not used there is no need to test the timer seconds latch nor to test for the override signal. Without the override, the controller can only be turned on by the COP498 If the time out perlod has elapsed. Note also that the timer features continue to operate regardless of the state of the override signal. The override signal, when high, merely forces the ON
pin to go low. The operation of the rest of the chip is in no way affected by the override signal.

## General Code for Software Interiace

The code in Figure 9a is recommended for interfacing the device to any COPS controller other than COP410L/ COP411L. The code in Figure 9 b is the recommended interface code for COP410L/COP411L. The code is written as subroutines and the code uses one level of subroutine internally. It is apparent from the code that the software Interface is somewhat different for the READ and WRITE Instructions than for the rest of the instructlons. The routine labelled SETUP is assumed to be in page 2 of the ROM. The rest of the code may be located anywhere in program memory subject to the usual programming rules of COPS microcontrollers. The lower four bits of the instruction opcode are assumed to be located In RAM location COMAND, which is chosen as location 3,15. Data I/O uses register 2. The controllerCOP498/499 interface is assumed to be as in Figure 6 or Flgure 7. It is assumed that the SIO reglster in the COPS controller is enabled as serial I/O prior to entry to these routines.

| WRITE: RW: | JSRP | SETUP |  |
| :---: | :---: | :---: | :---: |
|  | LD |  |  |
|  | XAS |  | ; READ/WRITE DATA |
|  | XIS |  |  |
|  | JP | RW |  |
|  | OBD |  | DISABLE THE COP498/499 ( $\mathrm{B}=0$ ) |
|  | JP | FINISH |  |
| READ: | JSRP | SETUP |  |
|  | NOP |  | ; NEED A TOTAL OF 5 SK CLOCK DELAYS (5 NOP'S) |
|  | NOP |  | ; UNTIL DATA OUT IS VALID AT SIO REGISTER |
|  | NOP |  |  |
|  | NOP |  |  |
|  | NOP |  |  |
|  | JP | RW |  |
| INSTRT: | JSRP | SETUP | ROUTINE FOR THE REST OF THE INSTRUCTIONS |
|  | NOP |  |  |
|  | NOP |  | ; DELAYS TO INSURE PROPER TIMING |
| FINISH: | CLRA |  |  |
|  | RC |  |  |
|  | OBD |  | ; DESELECT THE COP498/499 ( $\mathrm{B}=0$ ) |
|  | XAS |  | TURN OFF THE CLOCK |
|  | RET |  |  |
|  | . PAGE | 2 |  |
| SETUP: | LBI | COMAND | POINT TTO LOCATION WHERE COMMAND STORED |
|  | CLRA |  |  |
|  | SC |  |  |
|  | XAS |  | ; TURN ON SK CLOCK |
|  | OBD |  | ENABLE THE COP498/499 ( $B=15$ ) |
|  | CLRA |  |  |
|  | XAS |  | ; Make sure no invalid data sent |
|  | CLRA |  |  |
|  | AISC | 1 | ; SET UP START BIT |
|  | SC |  |  |
|  | XAS |  | ; SEND START BIT MSD OF INSTRUCTION |
|  | LD |  | ; FETCH COMMAND TO A |
|  | NOP |  |  |
|  | NOP |  | ; MAINTAIN PROPER TIMING |
|  | XAS |  | ; SEND COMMAND |
|  | LBI | 2,0 | ; POINT TO READ/WRITE REGISTER |
|  | RET |  | ; RETURN TO main routine |

Figure 9a. Software Interface to COP498/COP499 for COPS ${ }^{\text {M }}$ Controilers Other Than COP410LICOP411L

| WRITE: JSRP |  | SETUP |  |
| :---: | :---: | :---: | :---: |
| RW1: | XAS |  | ; SEND COMMAND |
| RW2: | LD |  |  |
|  | XDS |  | ; POSITION Bd PROPERLY |
| RW: | LD |  |  |
|  | XAS |  |  |
|  | XIS |  |  |
|  | JP | RW |  |
|  | OBD |  | ; DISABLE THE COP498/499 ( $\mathrm{B}=0$ ) |
|  | JP | FINISH |  |
| READ: | JSRP | SETUP |  |
|  | XAS |  | ; SEND READ COMMAND |
|  | NOP |  | ; DELAY FOR DATA VALID |
|  | NOP |  |  |
|  | NOP |  |  |
|  | NOP |  |  |
|  | NOP |  |  |
|  | JP | RW2 |  |
| INSTRT: | :JSRP | SETUP | ; ROUTINE FOR REST OF INSTRUCTIONS |
|  | XAS |  | ; SEND INSTRUCTION |
|  | NOP |  |  |
|  | NOP |  |  |
|  | NOP |  | ; DELAY FOR INSTRUCTION ACCEPT |
|  | NOP |  |  |
| FINISH: | CLRA |  |  |
|  | RC |  |  |
|  | OBD |  | ; DESELECT THE COP498/499 |
|  | XAS |  | ; TURN OFF THE CLOCK |
|  | RET |  |  |
|  | . PAGE | 2 |  |
| SETUP: | LBI | COMAND |  |
|  | CLRA |  |  |
|  | SC |  |  |
|  | XAS |  | ; TURN ON SK CLOCK |
|  | OBD |  | ENABLE THE COP498/COP499 ( $\mathrm{B}=15$ ) |
|  | CLRA |  |  |
|  | XAS |  | ; MAKE SURE NO INVALID DATA SENT |
|  | CLRA |  |  |
|  | AISC | 1 |  |
|  | SC |  |  |
|  | XAS |  | ; SEND START BIT-MSD OF INSTRUCTION |
|  | LD |  | ; FETCH INSTRUCTION |
|  | LBI | 2,9 |  |
|  | RET |  |  |

Flgure 9b. COP410L/COP411L Software Interface to COP498/COP499

The code in Figure 9a will read or write 64 bits at a time. Note that in the COP410L/411L the code in Figure 9b will read or write 32 bits at a time. The code of Figure 10 is recommended if the user wishes to work in blocks of 64 bits with the COP410L/411L. Only the code which is dif-, ferent from that shown in Figure 9b is shown in Figure 10.

The routine in Figure 10 will read/write into registers 2 and 1 in the COP410L/411L. Figure 10 illustrates the preferred method of achleving full utilization of the device memory when the COP410L/411L is the controller. Remember that all the other routines are as shown in Figure 9B. Figure 10 illustrates only that code that must be changed to achieve full usage of the device memory when using the COP410L/411L.

## General Notes

1. For complete safety in all cases it is recommended that the SK clock be turned off after the device has been deselected since the device is dynamic when it is enabled. If the clock is turned off while the device is selected, special care must be given to the SK timing characteristics. In no case should the clock be turned off while the device is selected if the SK period is greater than about $50 \mu \mathrm{~s}$.
2. The device does not become dynamic until both CS and CE are high and at least one high level is seen at the SK input. Thus the device may be safely enabled prior to turning on the clock as long as SK is low when the device is enabled.

| WRITE: JSAP |  | SETUP | ; INITIALIZE, SEE FIGURE 9B |
| :---: | :---: | :---: | :---: |
| RW1: | XAS |  | ; SEND COMMAND |
| RW2: | LD |  | ; POSITION Bd |
|  | XDS |  |  |
| RW: | LD |  |  |
|  | XAS |  |  |
|  | X | 3 | ; USE REGISTERS 2 AND 1 |
|  | LD |  |  |
|  | NOP. |  |  |
|  | XAS |  |  |
|  | XIS | 3 |  |
|  | JP | RW |  |
|  | OBD | . | ; DESELECT THE COP498/499 |
|  | JP | FINISH |  |

Figure 10. COP410L/411L-COP498/499 Special Routine
3. The device must be deselected between instructions. Failure to do so will yield improper operation. The device relies on the select lines changing state in order to clear internal registers. Only one of the select lines on the COP498 needs to go low between instructions.
4. The user must insure that a WREN (write enable) instruction has been performed in order to write to the device memory. The WREN command need be given only once unless the SLEEP feature is used. If $\overline{O N}$ goes high as a result of a SLEEP command, a write disable is automatically performed in order to provide maximum protection to the device memory while the COPS ${ }^{\text {TM }}$ controller is powering up and powering down. As long as $\overline{O N}$ remains high, WRITE and WREN instructions are disabled. Thus when the COPS controller wakes up after previously issulng a SLEEP command, a WREN instruction is required before data can be written to the device.
5. The six bit section of the RAM address register will increment whenever there are clock pulses present when the CS and CE pins are high. Thus the user can position the RAM address register if he wishes by selecting the device, holding the DI pin low and supplying the appropriate number of clocks. Then, without deselecting the device, the user would send the instruction and read or write data. Although possible, this technique is not recommended as it is fairly involved.
6. When using the TSEC command in COP498 with the code as given in Figure 9, the master program should test for the accumulator greater than 1 to determine if the timer seconds latch was set. Note again, test for greater than 1; do not test for greater than zero.


Figure 11. High Voltage Protection on DO PIn


Figure 12. Simulating HI•Z SI Input on ROMless Processors

## Introduction

Combining CMOS processes with microprocessors provides today's systems designers with a number of important benefits. The most significant of these is the low power consumption inherent in microCMOS technology.
National has designed a CMOS microprocessor, the NSC800 ${ }^{\text {TM }}$, a product family that combines the $\mathrm{Z} 80^{\circ}$ instruction set with the 8085 multiplexed bus.

## THE NSC800: A COMPUTER SYSTEM FOR LESS THAN 5W

The internal architecture of the NSC800 is similar to that of the $\mathbf{Z 8 0}$, including the alternate register set, making it $100 \%$ code compatible with the Z80. The NSC800 is also $\mathrm{CP} / \mathrm{M}^{\oplus}$ compatible. In addition, the use of a multiplexed bus allows the NSC800 to implement extra functions that are not found on the Z80, including:

- five interrupts (for faster response),
- two special status lines (to ease decoding),
- an on-board clock generator,
- a power-save feature,
- and a single-step pin.

Program compatibility exists because the NSC800 executes the 158 instructions of the $\mathbf{Z 8 0}$. In addition, with the many programs that are now commercially available, you can be up and running in the minimum amount of time with some of the most powerful and comprehensive software on the market.
With the Z80 architecture implemented in the NSC800, there are 10 addressing modes and 22 programmable registers available. You can directly address 64 k bytes of memory and 256 I/O locations. In addition, the efficient multiplexed bus structure of the NSC800 allows many extra functions to be provided by the CPU.

A minimum system can be assembled from three chips: the NSC800 CPU, the NSC810 RAM-IIO Timer, and the NSC830 ROM-I/O. This provides 2,048 bytes of maskprogrammable ROM, 128 bytes of static RAM, 42 I/O lines, two 16-bit timers, and five levels of interrupts. All of these products, and even a special NSC831 I/O chip, are offered in three clock speeds: $1 \mathrm{MHz}, 2.5 \mathrm{MHz}$, and 4 MHz . A CMOS real-time clock chip (the MM58167A) is also available that uses an on-board 32.768 kHz crystal-controlled oscillator circult and can be operated in a low power drain batterybackup application where only $4 \mu \mathrm{~A}$ are taken from a 2.5 V power supply.

In addition to the peripherals shown in Figure 12-1, more peripherals are being designed for the NSC800, such as the NSC858 (a CMOS UART).

All the devices needed for an NSC800-based system are available from National Semiconductor. A wide variety of A/D and D/A converters, peripheral controllers and memory components (including RAMs and EPROMs) are offered. For example, the ADC0801 A/D converter features accuracy as good as $\pm 1 / 4$ LSB, eliminates the need for external zero and full-scale adjustments and is designed to provide a direct interface to the NSC800. CMOS $\mu \mathrm{P}$-compatible D/A converters are also available in 8-bit, 10-bit and 12 -bit resolutions to fit a wide variety of applications.

To make it easier to "check out" the NSC800, an evaluation PC board is also available. This NSC888 Evaluation Board is a complete single-board computer system that includes the NSC800 CPU, the NSC810 RAM-I/O timers, a monitor in an EPROM, additional RAM and interface circuitry and software for terminal communications (via RS232).


FIGURE 12-1. The NSC800 Family with a Broad Line of Low Power Peripheral Components

## MA2000 Base Plane and Power Supply Module

## General Description

The MA2000 module provides a base and power supply subsystem for National Semiconductor's Modular Macrocomponent ${ }^{\text {TM }}$ family. The base plane provides power conversion from a low voltage AC or DC input to the regulated $+5 \mathrm{~V},+12 \mathrm{~V}$ and -12 V supplies used by the MA2000 series modules. A reset pushbutton is provided along with a MA2800 LED status indicator. The base plane provides for a battery back-up system as well as power-failoutput logic. Zero crossing output logic is also included. The base plane includes a 52 -pin socket for the MA2000 series modules and a 60 -pin edge connector for user access to the bus and other functions.

## Features

- Operates off wide range of AC or DC input power
- Internal or external RAM battery backup system
a Power-fail output logic
m Zero crossing output logic (AC input only)
- System operating status LED indicator
- Manual reset switch
- 60-pin I/O connector for user access to bus and other functions
a 52-pin socket for MA2000 series macrocomponents


## Block Diagram



## Absolute Maximum Ratings

Ambient Operating Temperature
Storage Temperature
$-40^{\circ}$ to $+85^{\circ} \mathrm{C}$
$-55^{\circ} \mathrm{C}$ to $+100^{\circ} \mathrm{C}$

Electrical Characteristics
Unless otherwise stated, $T_{A}+25^{\circ} \mathrm{C}, \mathrm{V}_{I N}=+9.0 \mathrm{~V}$ to $+18.0 \mathrm{~V}_{\mathrm{DC}}$

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Power Supply SectionAC Inputs | DC Load$\begin{aligned} & +5 \mathrm{~V},=250 \mathrm{~mA} \\ & +12 \mathrm{~V},=40 \mathrm{~mA} \\ & +12 \mathrm{~V},=40 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 8.0 \\ & 47 \end{aligned}$ |  | $\begin{aligned} & 14.0 \\ & 440 \end{aligned}$ | $\begin{gathered} \mathrm{V}_{\mathrm{RMS}} \\ \mathrm{~Hz} \end{gathered}$ |
|  |  |  |  |  |  |
| DC Input |  | 9.0 |  | 18.0 | V |
| $\mathrm{V}_{\text {OUT }}+12 \mathrm{~V}$ | $\mathrm{I}_{0}=0$ to 80 mA | 11.4 |  | 12.6 | V |
| $\mathrm{V}_{\text {OUT }}-12 \mathrm{~V}$ | $-10=0$ to 80 mA | -11.4 |  | -12.6 | V |
| $\mathrm{V}_{\text {OUT }}+5 \mathrm{~V}$ | $\mathrm{I}_{0}=0$ to 500 mA | 4.75 |  | 5.25 | V |
| VRIPPLE RMS + and -12 V | $\mathrm{I}_{0}= \pm 80 \mathrm{~mA}$ |  | 50 |  | mV RMS |
| V $\mathrm{V}_{\text {RIPPLE RMS }}+5 \mathrm{~V}$ | $\mathrm{I}_{0}=500 \mathrm{~mA}$ |  | 25 |  | $m V_{\text {RMS }}$ |
| +5 V Overhead After Power Fail Flag | $\begin{aligned} & +5 \mathrm{~V}, \mathrm{I}_{\mathrm{O}}=250 \mathrm{~mA} \\ & +12 \mathrm{~V}, \mathrm{I}_{\mathrm{O}}=40 \mathrm{~mA} \\ & -12 \mathrm{~V}, \mathrm{I}_{\mathrm{O}}=40 \mathrm{~mA} \end{aligned}$ |  | 10 |  | ms |
| Zero Crossing Detector | AC Input, $f_{I N}=50$ or 60 Hz , phase referenced to actual AC input zero crossing (i.e., transformer secondary). AC input $=8.0$ to 14.0 $V_{\text {RMS }}$. |  |  |  |  |
| $\theta$ Angle |  |  | $\pm 3$ |  | Degree |
| $V_{\text {OL }}$ CMOS to CMOS | $V_{C C}=5 \mathrm{v}, \mathrm{l}_{0}=10 \mu \mathrm{a}$ |  |  | 0.5 | V |
| $\mathrm{V}_{\mathrm{OH}}$ CMOS to CMOS | $\mathrm{V}_{C C}=5 \mathrm{v}$, $\mathrm{l}_{0} \mu \mathrm{a}$ | 4.5 |  |  | V |
| PW | $\cdots$ |  | 40 |  | $\mu \mathrm{s}$ |
| Power Failure Detector |  |  |  |  |  |
| $\mathrm{V}_{\text {TH }}$ | Threshold Voltage of $\mathrm{V}_{\mathrm{IN}}$ |  | 8.5 |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | $\mathrm{I}_{\text {SINK }} \leqslant 2 \mathrm{~mA}, \mathrm{~V}_{\text {IN }} \leqslant \mathrm{V}_{\text {TH }}$ |  |  | 0.4 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | $I_{\text {SOURCE }} \leqslant 5 \mu \mathrm{~A}, \mathrm{~V}_{\text {IN }} \geqslant \mathrm{T}_{\text {TH }}$ | 4.0 |  |  | V |
| System Status Output/Indicator | LED Off = Off Flashing = Running Continuous $=$ Halt |  | 10 |  | Hz |
| Output $V_{\mathrm{OL}}$ | $\mathrm{I}_{\text {SINK }} \leqslant 50 \mathrm{~mA}$ |  |  | 0.4 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | $\mathrm{I}_{\text {SOURCE }} \leqslant 10 \mu \mathrm{~A}$ | 3.5 |  |  | V |



Power On/Off Timing


TLWI5188-3
See the MA2800 data sheet for a functional description of the pins.

| TOP SIDE |  |
| ---: | :--- | :--- |
| 1 |  |



Input/Output Configurations



NS Package MA2000

## MA2016 16,384 $\times 8$-Bit CMOS Static RAM Module

## General Description

The MA2016 consists of eight $2 k \times 8$-bit CMOS RAMs along with an address decoder capable of decoding up to a $128 \mathrm{k} \times 8$-bit low power CMOS RAM. It operates on a single 5 V power supply and is able to retain data down to 2 V . The MA2016 does not require a refresh and all inputs and outputs are TTL compatible. Multiple MA2016 modules may be stacked in a piggyback fashion or laid out in any manner desired. The low power requirements and versatile layout make the MA2016 very useful for low power hand-held battery powered applications.

## Applications

- Portable terminals
- Hand-held devices
- Pos terminals
- Remote instrumentation
- Process controllers
- Microcomputer memory


## Connection Diagram



## Pin Names

| $\overline{C S}$ | Chip Select Input (user programmable) |
| :--- | :--- |
| $\overline{O E}$ | Output Enable Input |
| WE | Write Enable Input |
| $1 / \mathrm{O}_{0}-1 / \mathrm{O}_{7}$ | Data Inputs/Outputs |
| A0-A15 | Address Inputs |
|  | (A14, A15 Block Select, user programmable) |
| $V_{\text {CC }}$ | Power (typical 5V) |
| GND | Ground |

## Features

- $16 \mathrm{k} \times 8$-bits fully decoded

■ Outputs directly TTL compatible

- Low power-typical 400 mW
- 250 ns access time
- Static operation-no clocks or refreshing required
- Single 5 V supply $\pm 10 \%$
- 2 V minimum for data retention
- TRI-STATE ${ }^{\circledR}$ outputs for bus operation
- Common data l/O pins
- Separate OE pin
- Internal power supply decoupling


## Ordering Information

 MA2016
## Logic Symbol



## Truth Table

| $\overline{\mathbf{C S}}^{*}$ | $\overline{\mathrm{WE}}$ | $\overline{\mathrm{OE}}$ | I/O | Mode |
| :---: | :---: | :---: | :---: | :---: |
| $H$ | X | X | $\mathrm{Hi}-\mathrm{Z}$ | Standby |
| L | H | L | $\mathrm{D}_{\text {OUT }}$ | Read |
| L | H | H | Hi-Z | Read |
| L | L | X | $\mathrm{D}_{\text {IN }}$ | Write |

[^33]
## Absolute Maximum Ratings

Voltage at Any Pin with Respect to GND
Operating Temperature
-0.3 V to +7.0 V
$0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$
Storage Temperature
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Temperature with Blas
$-10^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Power Dissipation
1.0W

Lead Temperature (Soldering, 10 seconds) $300^{\circ} \mathrm{C}$

## AC Test Conditions

Input Pulse Levels:
0.8 V to 2.4 V

Input Rise and Fall Times: 10 ns
Input and Output Timing Reference Levels: 1.5 V

Output Load:
1 TTL gate and $C_{L}=100 \mathrm{pF}$ (including scope and fixturing)

DC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{GND}=\mathrm{OV}, \mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ unless otherwise indicated.

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\left\|I_{\text {LI }}\right\|$ | Input Leakage Current A0-A10, $\overline{O E}, \overline{W E}$ | $V_{\text {IN }}=0 \mathrm{~V}$ to $\mathrm{V}_{\text {CC }}$ |  | . | 20 | $\mu \mathrm{A}$ |
| $\left\|I_{\text {LI }}\right\|$ | Input Leakage Current A11-A15, CS | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{CC}}$ |  |  | 5 | $\mu \mathrm{A}$ |
| \|lol | Output Leakage Current | $\begin{aligned} & \overline{C S}=V_{1 H} \text { or } \overline{O E}=V_{1 H} \\ & V_{1 / O}=O \mathrm{~V} \text { to } V_{C C} \end{aligned}$ |  |  | 20 | $\mu \mathrm{A}$ |
| Iccop | Operating Power Supply Current | $\overline{C S}=V_{\text {IL }} I_{1 / O}=0 \mathrm{~mA}$ |  | $\begin{gathered} 55 \\ \text { (Note 1) } \end{gathered}$ |  | mA |
| ICcsb | Standby Power Supply Current | $\overline{\mathrm{CS}}=\mathrm{V}_{1 \mathrm{H}}$ |  | 32 (Note 1) |  | mA |
| $I_{\text {CCDR }}$ | Standby Power Supply Current Data Retention | $\begin{aligned} & V_{\mathrm{CC}}=2.0 \mathrm{~V}, \overline{\mathrm{CS}}=\mathrm{V}_{\mathrm{CC}} \\ & \mathrm{~V}_{\mathrm{IN}}=0 \mathrm{~V} \text { or } \mathrm{V}_{\mathrm{CC}} \end{aligned}$ |  | 35 (Note 1) |  | $\mu \mathrm{A}$ |
| $V_{\text {DR }}$ | Data Retention Voltage | $\overline{C S}=V_{C C}, V_{1 N}=O V$ or $V_{C C}$ | 2 |  |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Voltage Low | $\mathrm{I}_{\mathrm{LL}}=2.1 \mathrm{~mA}$ |  |  | 0.4 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output Voltage High | $\mathrm{I}_{\mathrm{OH}}=-1.0 \mathrm{~mA}$ | 2.4 |  |  | V |
| $\mathrm{V}_{\text {IL }}$ | Input Voltage Low |  | -0.3 |  | 0.8 | V |
| $\mathrm{V}_{1 H}$ | Input Voltage High |  | $\mathrm{V}_{C C}-2.0$ |  | $\mathrm{V}_{\mathrm{CC}}+0.3$ | V |

Capacitance (Note 2) $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}$

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{I / O}$ | Input/Output Capacitance $/ / \mathrm{O}_{0}-1 / \mathrm{O}_{7}$ | $\mathrm{~V}_{1 / O}=0 \mathrm{~V}$ |  | 70 |  | pF |
| $\mathrm{C}_{I N}$ | Input Capacitance $\mathrm{AO}-\mathrm{A} 10, \overline{\mathrm{WE}}, \overline{\mathrm{OE}}$ | $\mathrm{V}_{I N}=0 \mathrm{~V}$ |  | 55 |  | pF |
| $\mathrm{C}_{I N}$ | Input Capacitance $A 11-\mathrm{A} 15, \overline{\mathrm{CS}}$ |  |  | 20 |  | pF |

Note 1: $V_{C C}=5 \mathrm{~V}, T_{A}=25^{\circ} \mathrm{C}$
Note 2: This parameter is sampled and not $100 \%$ tested.

## AC Characteristics-Read Cycle ( $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ )

| Symbol | Parameter | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {RC }}$ | Read Cycle Time | 200 |  |  | ns |
| $t_{A A}$ | Address Access Time |  |  | 200 | ns |
| $t_{\text {ACS }}$ | Chip Select Access Time |  |  | 200 | ns |
| $\mathrm{t}_{\mathrm{CLz}}$ | Chip Selection to Output in Low Z | 65 |  |  | ns |
| $\mathrm{t}_{\text {OE }}$ | Output Enable to Output Valid |  |  | 150 | ns |
| $\mathrm{t}_{\mathrm{OLz}}$ | Output Enable to Output in Low Z | 65 |  |  | ns |
| $\mathrm{t}_{\mathrm{CHZ}}$ | Chip Selection to Output in Hi-Z |  |  | 100 | ns |
| $\mathrm{t}_{\mathrm{OHZ}}$ | Output Disable to Output in Hi-Z |  |  | 100 | ns |
| ${ }^{\text {toH }}$ | Output Hold from Address Change | 65 |  |  | ns |

## Timing Waveforms

Read Cycle [1] (Notes 1 and 5)


Read Cycle [2] (Notes 1, 2, 4 and 5)


Read Cycle [3] (Notes 1, 3, 4 and 5)


Note 1: $\overline{W E}$ is high for read cycle.
Note 2: Device is continuously selected, $\overline{\mathrm{CS}}=\mathrm{V}_{\mathrm{IL}}$.
Note 3: Address valid prior to or coincldent with $\overline{\mathrm{CS}}$ transition low.
Note 4: $\overline{\mathrm{OE}}=\mathrm{V}_{\mathrm{IL}}$.
Note 5: When $\overline{\mathrm{CS}}$ is low, the address input must not be in the high impedance state.

## AC Characteristics-Write Cycle $\left(\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}\right.$ to $\left.70^{\circ} \mathrm{C}\right)$

| Symbol | Parameter | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {w }}$ | Write Cycle Time | 200 |  |  | ns |
| $\mathrm{t}_{\mathrm{c}}$ W | Chip Selection to End of Write | 140 |  |  | ns |
| $t_{\text {AW }}$ | Address Valid to End of Write | 160 | . |  | ns |
| $t_{\text {AS }}$ | Address Set-Up Time | 70 |  |  | ns |
| $t_{\text {WP }}$ | Write Pulse Width | 140 |  |  | ns |
| $t_{\text {WR }}$ | Write Recovery Time | 60 |  |  | ns |
| $\mathrm{t}_{\mathrm{OHz}}$ | Output Disable to Output in Hi-Z |  |  | 100 | ns |
| $\mathrm{t}_{\text {WHz }}$ | Write to Output in Hi-Z |  |  | 110 | ns |
| $\mathrm{t}_{\text {DW }}$ | Data to Write Time Overlap | 100 |  |  | ns |
| $t_{\text {DH }}$ | Data Hold from Write Time | 60 |  |  | ns |
| tow | Output Active from End of Write | 60 |  |  | ns |

Timing Waveforms (Continued)


## Timing Waveforms (Continued)



Note 1: $\bar{W} E$ must be high during all address transitions.
Note 2: A write occurs during the overlap (tWP) of a low $\overline{C S}$ and a low $\overline{W E}$.
Note 3: $\mathrm{t}_{\mathrm{WR}}$ is measured from the earlier of $\overline{\mathrm{CS}}$ or $\overline{\mathrm{WE}}$ going high to the end of write cycle.
Note 4: During this period, I/O pins are in the output state so that the input signals of opposite phase to the outputs must not be applied.
Note 5: If the $\overline{\mathrm{CS}}$ low transition occurs simultaneously with the $\overline{\mathrm{WE}}$ low transitions or after the $\overline{\mathrm{WE}}$ transition, outputs remain in a high impedance state.
Note 6: $\overline{O E}$ is continuously low. ( $\overline{O E}=V_{I L}$.)
Note 7: DOUT is the the same phase of write data of this write cycle.
Note 8: DOUT is the read data of next address.
Note 9: If $\overline{C S}$ is low during this period, I/O pins are in the output state. Then the data input signals of opposite phase to the outputs must not be applied to them.

## Low VCC Data Retention Characteristics ( $\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ )

| Symbol | Parameter | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{C D R}$ | Chip Deselect to Data Retention Time | 0 |  |  | ns |
| $\mathrm{t}_{\mathrm{R}}$ | Operation Recovery Time | 200 |  |  | ns |




## Memory Expansion

## BLOCK ADDRESS DEDICATION

The user must assign 16 k block address boundaries by installing provided jumpers for each module. A summary of jumper connections for contiguous address boundaries from 0k-128k are shown in Table I.

The modules may be stacked up (8 max) or layed out horizontally in any order or combination to fit system profile constraints (Figure 1).
The low voltage data retention feature is usable to a max of four modules when stacked vertically.

Memory Expansion (Continued)
TABLE I

| $\begin{gathered} \text { MA2016 } \\ \# \end{gathered}$ | $\overline{O E}$ | $\overline{\mathbf{C S}}$ | E9 E8 E7 | $\begin{aligned} & \text { Jumpers* } \\ & \text { E6 E5 E4 } \end{aligned}$ | E3 E2 E1 | $1 / 0$ | Address | dary (Hex) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | L | L | $\rightarrow$ | $\bullet$ |  | 0k-16k | $0000{ }_{16}$ | $3 \mathrm{FFF}_{16}$ |
| 2 | L | L | $\rightarrow$ | $\bullet \bullet$ |  | 16k-32k | $4000{ }_{16}$ | 7FFF ${ }_{16}$ |
| 3 | L | L | $\because$ | - | $\cdots$ | 32k-48k | $8000_{16}$ | $\mathrm{BFFF}_{16}$ |
| 4 | L | L | $\cdots$ |  | $\bullet$ | 48k-64k | $\mathrm{C} 000{ }_{16}$ | $\mathrm{FFFF}_{16}$ |
| 5 | L | H | $\rightarrow$ | $\bullet \rightarrow$ |  | 64k-80k | $10000_{16}$ | 13FFF $_{16}$ |
| 6 | L | H | $\rightarrow$ | $\bullet$ |  | 80k-96k | $14000{ }_{16}$ | $17 \mathrm{FFF}_{16}$ |
| 7 | L | H | $\rightarrow$ |  | $\longrightarrow$ | 96k-112k | $18000{ }_{16}$ | $1 \mathrm{BFFF}_{16}$ |
| 8 | L | H | $\bullet \rightarrow$ |  | $\bullet \bullet$ | 112k-128k | $1 \mathrm{COOO}_{16}$ | 1FFFF 16 |
|  | H | X | X |  |  | TRI-STATE |  |  |

$H=$ high $=\log / c$ " 1 "
$\mathrm{L}=$ low = loglc " 0 "
$\mathrm{X}=$ don't care
TRI-STATE $=\mathrm{HI} \cdot \mathrm{Z}$

* Any configuration must have 2 Jumpers per module.

a. 16k Configuration

b. 48 k Configuration

FIGURE 1

microCMOS

## MA2732 8k-Byte CMOS UVPROM/RAM Module

## General Description

The MA2732 8k-byte CMOS UVPROM module is a member of the MA2000 series family. It provides a standard modular macrocomponent package and bus interconnect facility for industry-standard 27C16 or 27C32 UVPROMs. The module provides two standard sockets for the packaged parts. The UVPROMs are selected and programmed by the user and then simply inserted into the sockets provided in the MA2732 module. The MA2732 can be configured by the user in PROM capacities of $2 k$-bytes, $4 k$-bytes or $8 k$-bytes at the user's option. The MA2732 is designed such that if the user needs only one of the two sockets for program memory the remaining socket can be populated with a $2 k \times 8$ CMOS RAM to obtain additional data memory. The internal macrobus provides for simple integration of the MA2732 with other members of the MA2000 family. Key features of this module include a complete UVPROM subsystem, self-contained memory map selection logic, opcode, decode and wait-state generator, and output buffered single 5 V operation.

## Applications

- Portable terminals
- Remote instrumentation
- Hand-held devices
- Process controllers
- Posterminals Microcomputer memory


## Features

- Complete UVPROM subsystem
- Configurable as either $2 k, 4 k$ or $8 k$-bytes of ROM or $2 / 4 \mathrm{k}$ ROM and 2 k RAM
- User selectable jumpers for memory mapping
- Internal user selectable wait-state generator
- Buffered data outputs
- Low power-when using two NMC27C32 EPROMs for a full 8 k -bytes
- Sockets will accept any of the popular 24 -pin ROMs/RAMs
- When the module is not selected it is automatically placed in standby mode ( 10 mW max using two NMC27C32s)
- Single 5V operation
- Unique stackable module


## Connection Diagram



## Absolute Maximum Ratings

| $V_{C C}$ Supply Voltage | 6.0 V | Ambient Operating Temperaturer | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| :--- | :--- | :--- | ---: |
| Voltage at Any Pin |  | Storage Temperature | $-55^{\circ} \mathrm{C}$ to $+100^{\circ} \mathrm{C}$ |
| Relative to GND | GND -0.3 V to $\mathrm{VCC}+0.3 \mathrm{~V}$ | Lead Temperature (Soldering, 10 seconds) | $300^{\circ} \mathrm{C}$ |

DC Electrical Characteristics $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{GND}=0$ unless otherwise noted

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage |  |  |  | 0.6 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage |  | 3.5 |  |  | V |
| 1 IN | Input Leakage A11-A15, $\overline{\mathrm{NH}}, \mathrm{CLK}, \overline{\mathrm{RD}}, \overline{\mathrm{WR}}$ | $V_{I N}=0 \text { to } V_{C C}$ <br> (Note 1) | -100 | 1 | 100 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {IN }}$ | Input Current (Internal Pull-Up Resistors) $\overline{O L}, E 1-E 6,1 O / \bar{M}$ | $\mathrm{V}_{\text {IN }}=0.4 \mathrm{~V}$ | 100 |  | 25 | $\mu \mathrm{A}$ |
| 1 N | Input Current (Internal Pull-Down Resistors) ALE, S1, S0 | $\mathrm{V}_{1 \mathrm{~N}}=2.4 \mathrm{~V}$ | 25 |  | 100 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {OL }}$ | Output Low. Voltage D0-D7 | $\mathrm{I}_{\mathrm{O}}=2.0 \mathrm{~mA}$ |  |  | 0.4 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage D0-D7 | $\mathrm{I}_{0}=-2.0 \mathrm{~mA}$ | 2.4 |  |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Low Voltage WAIT | $\mathrm{I}_{0}=3.0 \mathrm{~mA}$ |  |  | 0.4 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage WAIT | $\mathrm{I}_{\mathrm{O}}=-1.0 \mathrm{~mA}$ | 2.4 |  |  | V |
| $\mathrm{I}_{\mathrm{CC}}$ | Supply Current | $V_{\mathrm{IN}}=V_{\mathrm{CC}}$ <br> Outputs Open |  |  | $\begin{gathered} 600 \\ (\text { Note } 2) \end{gathered}$ | $\mu \mathrm{A}$ |

## Control Timing Diagram

| Symbol | Parameter | Conditions | Typ | Units |
| :---: | :---: | :---: | :---: | :---: |
| $t_{\text {AVDV }}$ | Valid Address to Valid Data |  | 105 | ns |
| $t_{\text {AXDZ }}$ | Address to Data Hi-Z |  | 120 | ns |
| $t_{\text {AVEL }}$ | Valid Address to Chip Enable |  | 25 | ns |
| $t_{\text {AXEH }}$ | Address to Chip Disable |  | 35 | ns |
| t t CDV | Valid Control Lines to Valid Data | $\overline{\mathrm{NH}}=E 5 ; \mathrm{O} / \overline{\mathrm{M}}=\mathrm{V}_{1 L} ; \overline{\mathrm{OL}}=\mathrm{V}_{1 H}$ | 100 | ns |
| $t_{\text {cXDZ }}$ | Control Line to Data Hi-Z | $\overline{\mathrm{NH}}=\mathrm{E} 5 ; \mathrm{IO} / \overline{\mathrm{M}}=\mathrm{V}_{1 H} ; \overline{\mathrm{OL}}=\mathrm{V}_{\mathrm{IL}}$ | 115 | ns |
| $t_{\text {CVEL }}$ | Valid Control Lines to Chip Enable | Same as for tcvov | 25 | ns |
| ${ }^{\text {I CXEH }}$ | Control Line to Chip Disable | Same as for $\mathrm{t}_{\text {cXDZ }}$ | 35 | ns |
| $\mathrm{t}_{\text {WLDV }}$ | $\overline{\text { WR }}$ Low to Data Valid Data |  | 125 | ns |
| $t_{\text {WHDZ }}$ | $\overline{\text { WR High to Data Hi-Z }}$ |  | 75 | ns |
| $t_{\text {RLDV }}$ | $\overline{\mathrm{RD}}$ Low to Data Valid |  | 125 | ns |
| $\mathrm{t}_{\text {RHDZ }}$ | $\overline{\mathrm{RD}}$ High to Data Hi-Z. |  | 75 | ns |
| $t_{\text {PD }}$ | Propagation Delay |  | 50 | ns |

FOR MA2800 INTERFACE ONLY

| TAVQV | Valid Address to Valid Output (Note 3) |  | $\leq 450$ | ns |
| :--- | :--- | :--- | :--- | :---: |
| TELQV | Chip Enable to Valid Output (Note 3) |  | $\leq 450$ | ns |
| TOLQV | Output Enable ( $\overline{\mathrm{RD}}$ ) to Valid Output (Note 3) |  | $\leq 120$ | ns |
| TQVWH | Output Valid to $\overline{\text { WR High }}$ |  | $\leq 400$ | ns |
| TQVEH | Output Valid to $\overline{\text { CE High }}$ |  | $\leq 500$ | ns |
| TELEH | Enable Strobe Width |  | $\leq 1$ | $\mu \mathrm{~s}$ |

[^34]Note 2: This does not include user supplied ROM or RAM.
Note 3: During an opcode fetch these timing values can be increased by 400 ns through jumpering E7.



## Block Diagram



MEMORY MAPPING

| E1 | E2 | E3 | E4 | E6 | Address |  |  |  | Boundary (HEX) |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\bullet$ | $\stackrel{-}{\bullet}$ |  |  |  | $\begin{aligned} & \hline 0 \\ & 1 \\ & 2 \\ & 2 \\ & 3 \\ & 4 \\ & 5 \\ & 6 \\ & 7 \\ & 8 \\ & 9 \\ & \mathrm{~A} \\ & \mathrm{~B} \\ & \mathrm{C} \\ & \mathrm{D} \\ & \mathrm{E} \\ & \mathrm{~F} \end{aligned}$ | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | $\begin{aligned} & 0 \\ & 0 \\ & 0 \\ & 0 \\ & 0 \\ & 0 \\ & 0 \\ & 0 \\ & 0 \\ & 0 \\ & 0 \\ & 0 \\ & 0 \\ & 0 \\ & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \\ & 0 \\ & 0 \\ & 0 \\ & 0 \\ & 0 \\ & 0 \\ & 0 \\ & 0 \\ & 0 \\ & 0 \\ & 0 \\ & 0 \\ & 0 \\ & \hline \end{aligned}$ | 1 2 3 4 4 5 6 7 8 9 A B C D E | F F F F $F$ $F$ $F$ $F$ $F$ $F$ $F$ $F$ $F$ $F$ $F$ $F$ | $\begin{aligned} & \mathrm{F} \\ & \mathrm{~F} \\ & \mathrm{~F} \\ & \mathrm{~F} \\ & \mathrm{~F} \\ & \mathrm{~F} \\ & \mathrm{~F} \\ & \mathrm{~F} \\ & \mathrm{~F} \\ & \mathrm{~F} \\ & \mathrm{~F} \\ & \mathrm{~F} \\ & \mathrm{~F} \\ & \mathrm{~F} \\ & \mathrm{~F} \\ & \mathrm{~F} \end{aligned}$ | $\left.\begin{array}{l} F \\ F \\ F \\ F \\ F \\ F \\ F \\ F \\ F \\ F \\ F \\ F \\ F \\ F \\ F \\ F \end{array}\right\}$ | 4k Blocks U1 = Lower $2 k$ $\mathrm{U} 2=$ Higher 2 k |
| $\stackrel{\bullet}{\bullet}$ | - | - | $\begin{aligned} & \hline x \\ & x \\ & x \\ & x \\ & x \\ & x \\ & x \\ & x \\ & x \end{aligned}$ |  | 0 2 4 6 8 8 A C E | 0 0 0 0 0 0 0 0 | 0 0 0 0 0 0 0 0 | $\begin{aligned} & 0 \\ & 0 \\ & 0 \\ & 0 \\ & 0 \\ & 0 \\ & 0 \\ & 0 \end{aligned}$ | 1 3 5 7 9 9 B D F | F F F F F F F F | F F F F F F F | $\left.\begin{array}{l}F \\ F \\ F \\ F \\ F \\ F \\ F \\ F\end{array}\right\}$ | 8k Blocks <br> U1 = Lower 4k <br> $\mathrm{U} 2=$ Higher 4 k <br> or 2k RAM |

X = don't care
$E 1=A 15=$ logic " 0 " when jumper is installed ( $\bullet$ )
$\mathrm{E} 2=\mathrm{A} 14=$ logic " 0 " when jumper is installed ( $\bullet$ )
$E 3=A 13=$ logic " 0 " when jumper is installed ( $\bullet$ ) $\mathrm{E} 4=\mathrm{A} 12=$ logic ' 0 "' when jumper is installed ( $\bullet$ )

[^35]
## 7 National Semiconductor MA2800 8－Bit CMOS Microcomputer Module

## General Description

The MA2800 is a low power， 8 －bit CMOS microcomputer system．It provides a CPU，ROM，RAM，parallel and serial I／O ports，a system clock，programmable timers，priority interrupt logic，a software monitor program and 5 MHz operation－in a single 1.6 by 3.3 by 0.45 inch， 52 －pin module．
The CPU module utilizes an NSC800 TM，which provides basic CPU functions，vectored priority interrupt，power－ save feature，interrupt acknowledge and $Z 80$ software compatibility．

The 4k ROM in the CPU module contains the resident monitor program which aids in developing software and manipulating I／O devices and memory bytes．
The CPU module also contains $2 k$ of RAM．The resident monitor program uses the top 256 bytes for a scratchpad； the remaining space is user available．
An NSC810 in the CPU module provides the I／O ports and timer．The CPU module utilizes its three ports for basic l／O operation： 8 bits of port A ； 6 bits of port B ；and 6 bits of port C．Port A can operate in a strobed mode by using 3 bits of port C for handshaking．Two bits of port B can be con－ trolled by the monitor program for serial interfacing．The CPU module also utilizes its two programmable 16－bit timers，capable of DC to 4 MHz operation．

The CPU module controls two memory maps，inter－ nal－16k，and external－64k．The internal memory maps consist of the 4 k monitor program in ROM，the 2 k scratch－ pad RAM and a user supplied 8 k block for programs．The external memory map is user supplied．When selected，the external memory map shadows the internal memory map． The internal memory map defaults to the external memory map at addresses above the 16 k block；thus，the top 48 k of memory space can be considered common memory．

## Features

－General
－Single 5V power supply
－On－board monitor program
－Addresses 64 k bytes of memory
－Addresses 256 I／O spaces
－Unique save－power feature
－Standard MA2XXX bus structure
－Multiplexed and non－multiplexed bus interface capability
－On－board controller and 2.5 MHz clock generator
－Speed： $1.6 \mu \mathrm{~s}$ instruction cycle
－Small size： 1.6 by 3.3 by 0.45 inches
－CPU
－Fully compatible with $Z 80$ instruction set
－Powerful set of 158 instructions
－ 10 addressing modes
－ 22 internal registers
－Five prioritized interrupt request lines
－I／O Ports
－ 3 programmable I／O ports
－Strobed mode operation
－Serial interface capability
－Single instruction I／O bit operation
－Timer
－Two 16－bit programmable counter／timers
－Timer operation：DC to 4 MHz

## Connection Diagram



I／O Pin Descriptions＊

| 1．$\overline{\mathrm{RFSH}}$ | 10．PC1 | 19．PA7 |
| :--- | :--- | :--- |
| 2． CLK | 11． OSC IN | 20．PA4 |
| 3． TO OUT | 12．PB4 | 21．PA5 |
| 4． $\mathrm{TO} I \mathrm{~N}$ | 13．PB5 | 22．PA2 |
| 5．PC4 | 14．PB2 | 23．PA3 |
| 6．PC5 | 15．PB3 | 24．PAO |
| 7．PC2 | 16．PBO | 25．PA1． |
| 8．PC3 | 17．PB1 | 26．GND |
| 9．PCO | 18．PA6 |  |

## Functional Pin Description

## SYSTEM BUS INPUT SIGNALS

Power-Save ( $\overline{\mathbf{P S}}$ ): Active low. Places the CPU in a reduced power consumption mode. ${ }^{*} \overline{\text { PS }}$ is sampled at the end of each instruction cycle. If $\overline{\mathrm{PS}}$ is low, the CPU stops executing at the end of the current instruction and puts itself in the low power mode. In this mode, the internal CPU clock is suspended, halting CPU operation (but the oscillator still operates and the CLK signal will still output). Normal operation resumes when $\overline{\text { PS }}$ is returned high.
Reset $\ln$ ( $\overline{\text { PBRESET }}$ ): Active low. Resets the CPU module. When active, the CPU resets itself by clearing the contents of the PC, I and R registers, disabling the interrupts and setting RESET high.

Non-Maskable Interrupt ( $\overline{\text { NMI }}$ ): Active low. Allows a peripheral to interrupt the CPU's normal operation. An active $\overline{\mathrm{NMI}}$ sends the CPU to a dedicated address within the memory map (Table I). An active $\overline{\mathrm{NMI}}$ request is recognized at the end of the current instruction. NMI has the highest priority. $\overline{\text { NMI }}$ execution saves the PC register on the stack.
Restart Interrupts A, B and C ( $\overline{\mathrm{RSTA}}, \overline{\mathrm{RSTB}}, \overline{\mathrm{RSTC}})$ : Active low. Allows peripherals to interrupt the CPU's normal operations. When enabled (Table II), an active restart interrupt sends the CPU to a dedicated address within the memory map (Table I). Restarts are recognized at the end of the current instruction cycle, when the respective interrupt enable and master interrupt enable bits are set. The order in which the CPU recognizes the interrupt is fixed (highest first) as follows: $\overline{\operatorname{RSTA}}, \overline{\mathrm{RSTB}}$ and $\overline{\mathrm{RSTC}}$. If not enabled, these lines do not affect the system.
Interrupt Request (INT): Active low. Allows a peripheral to interrupt the CPU's normal operation. When enabled (Table II), an active $\overline{\mathrm{NT}}$ sends the CPU to a dedicated address within the memory map (Table I). Active interrupt requests are recognized at the end of the current instruction, provided the interrupt enable and master interrupt enable bits are set. INT has the lowest priority. In conjunction with the $\overline{\text { INTA }}$ output, $\overline{\mathbb{N T}}$ can execute in three distinct modes via software control. If not enabled, this line cannot affect the system.

Bus Request ( $\overline{B R E Q}$ ): Active low. Allows another device control of the system bus. $\overline{\mathrm{BREQ}}$ is recognized at the end

* Actual power saved is minimal in the module because of ROM and RAM supply currents. ICC drops from approx. 30 mA to 27 mA .

TABLEI

| Interrupt Name | Opcode/Instruction (Mode 0 INTA Responses) | Restart Address |  |
| :---: | :---: | :---: | :---: |
|  |  | ROM | RAM |
| $\overline{\text { RSTO }}$ | C7H | 000H | 17DOH |
| $\overline{\text { RST1 }}$ | CFH | 0008H | 17D3H |
| $\overline{\text { RST2 }}$ | D7H | 0010H | 17D6H |
| $\overline{\text { RST3 }}$ | DFH | 0018H | 17D9H |
| $\overline{\text { RST4 }}$ | E7H | 0020H | 17DCH |
| $\overline{\text { RST5 }}$ | EFH | 0028H | 17DFH |
| $\overline{\text { RST6 }}$ | F7H | 0030H | 17E2H |
| $\overline{\text { RST7 }}$ | FFH | 0038H | 17E5H |
| INT | N/A | 0038H | 17E5H |
| $\overline{\text { RSTA }}$ | N/A | 003 CH | 17E8H |
| $\overline{\text { RSTB }}$ | N/A | 0034H | 17EBH |
| $\overline{\text { RSTC }}$ | N/A | 002 CH | 17EEH |
| $\overline{\text { NMI }}$ | N/A | 0066H | 17F4H |

of the current machine cycle. If active, the data bus, the address bus and the control signals ( $\overline{\mathrm{RD}}, \overline{\mathrm{WR}}, \mathrm{CLK}$ and $I \mathrm{O} / \overline{\mathrm{M}})$ are TRI-STATE ${ }^{\ominus} . \overline{B R E Q}$ is acknowledged via setting $\overline{\mathrm{BACK}}$ active.
Wait ( $\overline{\text { WAIT }}$ : : Active low. Extends the machine cycle in order to accommodate slow peripherals communicating with the CPU module. When set low during RD or WR, the CPU extends its machine cycles (in increments of $T$ ) until $\overline{\text { WAIT }}$ returns high.

Phantom ( $\overline{\text { PHANTOM }}$ ): Active low. Control line generated by future external modules for disabling external memory. Not used by the CPU module.

Inhibit External Memory ( $\overline{\mathrm{INH}}$ ): Active low. Selects between internal and external memory maps. A low signal activates the internal memory map (disables external memory) and a high signal activates the external memory map (disables internal memory). Note that when using MA2016 external memory modules with the MA2800, jumper E8-E9 must be installed.

## SYSTEM BUS OUTPUT SIGNALS

Read Strobe ( $\overline{\mathrm{RD}}$ ): Active low. On the trailing edge of the $\overline{\mathrm{RD}}$ strobe the data lines are input to the CPU. This line is TRI-STATE during reset and bus request cycles.
Write Strobe $(\overline{W R})$ : Active low. When active, the CPU outputs valid data on the data lines. This signal is TRI-STATE during reset and bus request cycles.
Address Bits (A0-A15): Active high. These are the address lines for memory and I/O space. The address bus is TRI-STATE during reset and bus request cycles.
Data Bits (D0-D7): Active high. Typically these lines form the data bus. They input data to the CPU when $\overline{R D}$ or $\overline{N T A}$ are active and they output data from the CPU when $\overline{W R}$ is active. The data bus also contains the addresses (AO-A7) while ALE is high, enabling the CPU module to interface with multiplexed systems (thus, often referred to as DAO-DA7). The data bus is TRI-STATE during reset and bus request cycles.

TABLE II. INTERRUPT CONTROL REGISTER (WRITE TO I/O PORT OBBH)

$0=$ disable
1 = enable
Note: When an interrupt occurs, the interrupt control register is cleared to 00 . The register can be reset to the previous condition either by re-writing the data to $1 / O$ port OBBH or by executing a Reset to Interrupt Mask Set (RETH) instruction.

## Functional Pin Description (Continued)

Clock (CLK): This output provides the system clock. Its frequency is one-half the oscillator's frequency. The CLK is TRI-STATE during bus request cycles.

Reset Out (RESET): Active high. Provides system reset for devices interfacing with the CPU module. When active, itindicates the CPU is being reset, as well as the on-board I/O ports.
Interrupt Acknowledge (INTA): Active low. CPU's handshaking response to acknowledge an interrupt that occurred on the INT input. The INTA output activates during the M cycle following the last instruction M cycle. Typically, INT gates the interrupt response vector from the peripheral controller onto the data/address lines.
Status ( $\mathbf{S 0}, \mathbf{S 1}$ ): These outputs indicate the current CPU . status.
Input-Output/Memory ( $10 / \overline{\mathrm{M}}$ ): Shows whether the current M cycle is performing an I/O or memory operation. An active high indicates the CPU is interfacing with an inputoutput device. An active low signifies the CPU is interfacing with memory. This line is TRI-STATE during reset and bus request cycles.
Address Latch Enable (ALE): Active high. ALE is active only during the T1 state of M cycles and T3 state of M1 cycles. The high to low transition of ALE Indicates that a valid memoryll-O/refresh address is available on the $A D(0-7)$ lines.
Bus Acknowledge ( $\overline{B A C K}$ ): Active low. A CPU handshake response to acknowledge that a BREQ has occurred. When active, the address, data bus and other control signals have been TRI-STATE, thus relinquishing control of the system bus to the requesting device.

## POWER/MISCELLANEOUS SIGNALS

5 Volts ( $\mathrm{V}_{\mathrm{CC}}$ ): This input supplies the power ( 5 V ) for the entire MA2XXX family.
Ground (5V) [GND (5V)]: Ground return for the 5V power supply.
12 Volts (12V): This input supplies 12 V for the MA2XXX family. Not required by the MA2800 CPU module.
 MA2XXX family. Not required by the MA2800 CPU module.

Ground (12V) [GND (12V)]: Ground return for the 12V and -12 V power supplies. This ground is isolated from GND (5V). Not required by the MA2800 CPU module.

Battery (BATT): Battery source for external memory modules. Not required by the MA2800 CPU module.

Memory Power Fall (MPF): Active low. Deselects external devices upon power fail. Not used in MA2800 CPU module.

## IIO BUS

Refresh ( $\overline{\operatorname{FFSH}}$ ): Active low. Indicates the CPU is performing a dynamic RAM refresh cycle. $\overline{\text { RFSH }}$ is active only during an opcode fetch cycle. The refresh cycle is transparent to the user.

Port A (PAO-PA7): Parallel I/O port. Port A provides both basic (non-strobed) and strobed (handshake) modes of operation. In the strobed modes of operation, 3 bits of port C provide the handshaking signals.

Port B (PB0-PB5): Parallel I/O port, with serial capability via the monitor program. Port B provides 6 bits (maximum) of basic I/O operation. The monitor program uses bits 4 (out) and 5 (in) of port B for serial interfacing.
Oscillator Input (OSC IN): Oscillator input for the MA2800 system clock. On special request, the internal 5 MHz oscillator is omitted, allowing a user to run at other frequencies via OSC IN (not ordinarily connected within the MA2800 CPU module).

Port C (PCO-PC5): Port C not only provides 6 bits of basic I/O operation; but, each pin performs a second function as follows:

PCOIINTR: $\overline{\operatorname{INTR}}$ is an active low strobed mode interrupt to the CPU.

PC1/BF: BF is an active high output to peripheral devices indicating buffer full.

PC2/STB: $\overline{\mathrm{STB}}$ is an active low strobe input from peripheral devices.

PC3/TG: TG is the timer gating signal.
PC4/T1 IN: T1 IN is the clock input for timer 1.
PC5IT1 OUT: T1 OUT is the programmable output of timer 1.

PC6/TO OUT: TO OUT is the programmable output of timer 0.

PC7/TO IN: TO IN is the clock input for timer 0.
Clock (CLK): CLK is the clock output of the NSC800. It is an unbuffered clock signal. This signal runs at one-half the frequency of the on-board oscillator ( 2.5 MHz output).

Ground (GND): Signal ground for the I/O signals.

## JUMPERS

E1: Hardware option of jumpering SQ WAVE to $\overline{\text { RSTC. In. }}$ ternally, the MA2800 creates SQ WAVE by routing the oscillator's output through 20 cascaded, serial flip-flops. Thus, a 5.0 MHz input creates a 2 Hz SQ WAVE signal. When E1 is shorted, SQ WAVE is wired to the RSTC interrupt line. When open, SQ WAVE is not connected to the RSTC interrupt line and is therefore inaccessible to the user.
E2: Hardware option of jumpering port C, bit 0 to $\overline{\text { RSTA }}$. When shorted, PCO is wired to $\overline{\text { RSTA. When open, PCO is }}$ disconnected from RSTA.

E3: Hardware option of jumpering port C, bit 0 to $\overline{R S T B}$. When shorted, PCO is wired to RSTB. When open, PC0 is disconnected from $\overline{\text { RSTB }}$.

E4: Hardware option of selecting between internal and external memory maps. When open, the MA2800 CPU module will power-up and remain in the external memory map. Software manipulation cannot cause the system to access the internal memory map. When shorted, the CPU module accesses the internal memory map during powerup. User may now switch between the internal and external memory map by programming bit 7 of port B to zero or one, respectively. Note that PB7 is not an output on the I/O connector and is only accessible via software.

## System Description

## GENERAL

This data sheet is intended to be used in conjunction with the National Semiconductor NSC800 Microprocessor Family Handbook. Further information on how to use the on-board NSC800 and NSC810 and how to program the NSC800 can be found in this handbook. Figure 1 provides a block diagram illustrating the internal circuitry of the MA2800. Subsequent descriptions detail information unique to the MA2800.

## initialization

To ensure proper power-up conditions, the following power-up and initialization procedure is recommended. See Figure 2 for recommended power-on reset circuitry.

1. Apply power ( $\mathrm{V}_{\mathrm{CC}}$ and GND) and set $\overline{\text { PBRESET active }}$ (low). Allow sufficient time (approximately 100 ms if crystal is used) for the oscillator and internal clocks to stabilize. PBRESET must remain low for ai least 3 T-states (CLK). Following the clock stabilization period, RESET OUT responds by going high, indicating that the MA2800 has been reset. RESET OUT becomes available; to reset the peripherals.
 have an internal pull-up resistor.) RESET OUT will go low and the CPU will initiate the first opcode fetch cycle.

## I/O SPACE

The CPU module can address up to 256 I/O devices. Addresses 00 H through 1 FH are reserved for the on-board

NSC810. Addresses 20 H through 27 H are reserved for a serial interface module (e.g., MA2232). Location BBH is reserved by the CPU for the interrupt control register, so, special precautions should be taken using this location. All other locations are uncommitted and available for the user's I/O devices.

## INTERNAL MEMORY MAP

The internal memory map is 16 k bytes (i.e., from 0000 H to 3FFFH). The first 4 k ( 0000 H to 0FFFH) of internal memory space contains the monitor program. The next $2 \mathrm{k}(1000 \mathrm{H}$ to 17 FFH ) contains RAM. The monitor program uses this RAM (from 1700 H to 17 FFH ) as a scratchpad. Most of the space in this RAM is user available (i.e., from 1000 H to 16 FFH ). The next 2 k ( 1800 H to 1 FFFH) is not accessible to the user or system, it is a 2 k hole. The last $8 \mathrm{k}(2000 \mathrm{H}$ to 3FFFH) is available for the user to plug 8 k of his memory into the system. This allows the user to run an 8 k program in a minimum system configuration.

When in the internal memory map and an address at 4000 H or above occurs, the CPU automatically addres่ses external memory space. The CPU automatically returns to the internal memory map when the address is less than 4000 H . The internal memory map automatically defaults to the external memory map whenever the address is above 4000 H ; thus, the user can add another 48 k of memory. Therefore, the user can actually have 56 k of

Block Diagram


FIGURE 1


FIGURE 2. Power-On, Reset Circuitry

## System Description（Continued）

memory space available．For applicable control signals， see Table III．

TABLE III

| Memory <br> Map | Control Signals |  |  | Address <br> Space |
| :---: | :---: | :---: | :---: | :---: |
|  | E4 | PB7 | INH |  |
| Internal | Shorted | Zero | Low | $0000 \mathrm{H}-3 F F F H$ |
| External | Shorted | One | High | 0000 H－FFFFH |
|  | Open | Don＇t Care |  |  |

## EXTERNAL MEMORY MAP

The external memory map is a full 64 k bytes（i．e．，from 0000 H to FFFFH ）．When in the external memory map，the resident monitor program and $2 k$ scratchpad RAM cannot be accessed because the external memory map shadows the internal memory map．The external memory map is ac－ cessed through software or hardware．Software selection of the external memory map requires shorting jumper E4 and outputting a one on bit 7 of port B．Hardware selection of the external memory map requires jumper E4 to be left open．Note how the external memory map is accessed by the internal memory map，since the top 48k of memory space is common to the internal and external memory maps．For applicable control signals，see Table III．

## MONITOR PROGRAM

The MA2800 contains a software monitor program；its commands ease control of ports，memory and peripher－
als．Upon power－up，the monitor program checks if a MA2232 Serial Interface Macrocomponent is at I／O ad－ dress 20 H through 27 H ．If present，the MA2800 prefers it for serial interfacing．If not present or chosen，the monitor program utilizes port B ，bits 4 and 5 ，for serial interfacing． The monitor program automatically adjusts to the baud rate of the serial interface，if less than or equal to a 9600 baud rate．

When not using a MA2232 or equivalent，interfacing the MA2800 to a RS232 port requires connecting I／O connec－ tor pins 12， 13 and 26 （PB4，PB5 and GND）to RS232 port pins 2， 3 and 7，（transmitted data，received data and signal ground），respectively．Also，connect a 5 V zener diode be－ tween RS232 port pins 2 and 7，cathode on pin 2.

The monitor program is brought on－line by hitting the period（．）key until the following message displays： ＂MA2800 Monitor Rev．（date）＂．（Be sure E4 is shorted．） After this message and prompt appear，the monitor pro－ gram is accessible．After a reset，bring the monitor pro－ gram back on－line by the above procedure．

All commands in the MA2800 monitor consist of a single character followed by possibly optional arguments separated by either commas or spaces．In all cases，the value used is the last two hex digits typed for 1 byte arguments and the last 4 characters typed for 2 byte parameters．All commands terminate with a carriage return except as noted．All commands and data can be typed in either upper or lower case，but will be echoed in upper case．

|  | Command | Example |
| :---: | :---: | :---: |
| A： | Disable Interrupts | A |
| B： | Enable Interrupts | B |
| C： | Change 16 bit immediate | Cssss，wwww |
| D： | Display Memory | Dssss，ffff |
| E： | Display Registers | E OR Err retn |
| F： | Find word in memory | Fwwww，ssss，ffff |
| G： | Go＜with breakpoints＞ | Gssss＜，bbbb＜，cccc＞＞ |
| H： | Add and subtract Hex | Haa，bb |
| $1:$ | Input from port | lpp，qq |
| L． | Output data to serial | Lpp，ssss，ffff |
| M： | Move memory | Mssss，ffff，dddd |
| $\mathrm{N}:$ | Single Step | N |
| O： | Output to port | Opp，dd |
| P： | Put ASCII to memory | Pssss retn（ascii text）D to terminate |
| R： | Read hex format data | R OR Resss |
| S： | Substitute memory | S OR Sssss SPACE．Terminate with illegal character |
| T： | Memory Test | Tssss，ffff |
| U ： | User define function | U must set up loc 17F2 with address before using |
| V ： | Verify memory | Vssss，ffff，dddd No message means succeessful verify |
| W： | Write hex format data | Wssss，ffff |
| X ： | Display Registers | X OR Xrr retn |
| Y： | 32 byte memory Search | Yaa，bb，cc，．．．search all 65k of memory and display starting addr of any occurrences of the byte sequence |
| Z： | Set MA2232 Baud rate | Zpp，rrrr |
| ？： | List commands | ？ |
| ヘ F： | Fill memory | ヘ Fbb，ssss，ffff |
| ヘJ or CR： | Display last loc． | This is the default memory location used by the Substitute command |
| ヘR： | Transfer to RAM | displays the message＇RUNNING IN RAM＇on terminal，then branches to loc 0 and waits for auto baud character |
| $\wedge \mathrm{p}$ ： | Printer toggle | ON／OFF control of serial printer using MA2232 at port 28 h defaults to 9600 baud． |

## System Description (Continued)

In the previous table examples, the upper case letter represents the command character and the lower case designators are as follows:

| aa | two hex digits | ffff | end of memory range |
| :--- | :--- | :--- | :--- |
| bb | two hex digits | pp | port number (start) |
| bbbb | breakpoint 1 address | qq | ending port number |
| cc | two hex digits | rr | register name |
| cccc | breakpoint 2 address | rrrr | baud rate |
| dd | two hex digits | ssss | start of memory range |
| dddd | destination address | wwww | two byte word (hi byte first) |

Physical Dimensions inches (millimeters)


Order Number MA2800

National Semiconductor

## 8-Bit Bidirectional Transceiver

## General Description

The MM82PC08 is an 8 -bit TRI-STATE ${ }^{\oplus}$ high-performance, low-power microCMOS transceiver. It provides bidirectional drive for bus-oriented microprocessor and digital communications systems. Straight through bidirectional transceivers are featured.

One input, Transmit/Receive, determines the direction of logic signals through the bidirectional transceiver; Transmit specifies data flow from Port A to Port B; Receive specifies data flow from Port B to Port A. The Chip Disable input disables both ports by placing them in the high impedance state.

The MM82PC08 may be utilized in completing NSC800 high-performance, low-power designs. For military applications, the MM82PC08 is available with class B screening in accordance with Method 5004 of MIL-STD-883.

## Features

- microCMOS technology
- 8-bit bidirectional data flow reduces system package count
- Bidirectional TRI-STATE inputs/outputs interface with bus-oriented systems
m Full interface to CMOS logic levels
- Pinouts simplify system interconnections
- Transmit/receive and chip disable simplify control logic
- Compact 20 -pin dual-in-line package
- Compact 28-pin leaded chip carrier
- Low power
- Both ports have 150 pF load drive capability
- TTL drive capability When $V_{C C}=5 \mathrm{~V}$



# Absolute Maximum Ratings 

Storage Temperature Range
$-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ Voltage at Any Pin with
Respect to Ground
-0.3 V to $\mathrm{V}_{\mathrm{CC}}+0.3 \mathrm{~V}$
Lead Temperature (Soldering, 10 seconds) $300^{\circ} \mathrm{C}$
Power Dissipation 500 mW
Maximum $V_{C C}$ $7 V$

Operating Range $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}_{ \pm} 10 \%$
Ambient Temperature

| Military | $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |
| :--- | ---: | ---: |
| Industrial | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Commercial | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |

Note: Absolute maximum ratings are those values beyond which the safety of the device cannot be guaranteed. Continuous operation at these limits is not intended; operation should be limited to those conditions specified under DC Electrical Characteristics.

DC Electrical Characteristics $T_{A}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}+5 \mathrm{~V} \pm 10 \%$, $\mathrm{GND}=0 \mathrm{~V}$, unless otherwise specified

| Symbol | Parameter | Test Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage |  | $0.7 \mathrm{~V}_{\mathrm{CC}}$ |  | $\mathrm{V}_{\mathrm{CC}}$ | V |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage |  | 0 |  | $0.2 \mathrm{~V}_{C C}$ | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IH}}=4.5 \mathrm{~V}, \\ & \mathrm{I}_{\mathrm{OH}}=-2 \mathrm{~mA} \end{aligned}$ | 2.4 |  | . | V |
| $\mathrm{V}_{\text {OL }}$ | Output Low Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IL}}=0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{IH}}=5.5 \mathrm{~V}, \mathrm{I}_{\mathrm{OL}}=2 \mathrm{~mA} \end{aligned}$ |  |  | 0.4 | V |
| $\mathrm{I}_{\mathrm{IH}}$ | Input High Current | $\mathrm{V}_{C C}=5.5 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=5.5 \mathrm{~V}$ |  |  | 10 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {IL }}$ | Input Low current | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=0 \mathrm{~V}$ |  |  | -10 | $\mu \mathrm{A}$ |
| $\mathrm{IOH}^{\text {r }}$ | Output High Current | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OUT}}=2.4 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{IH}}=4.5 \mathrm{~V} \end{aligned}$ | -2.0 |  |  | mA |
| $\mathrm{IOL}^{\text {a }}$ | Output Low Current | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OUT}}=0.4 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{IL}}=0 \mathrm{~V} \end{aligned}$ | 2.0 |  |  | mA |
| $I_{\text {cc }}$ | Power Supply Current | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IH}}=5.5 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{IL}}=0 \mathrm{~V} \end{aligned}$ |  |  | 400 | $\mu \mathrm{A}$ |
| lozl | TRI-STATE Low Leakage Current | $\mathrm{V}_{\text {CC }}=5.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=0 \mathrm{~V}$ |  |  | -10 | $\mu \mathrm{A}$ |
| lozH | TRI-STATE High Leakage Current | $\mathrm{V}_{\text {CC }}=4.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=4.5 \mathrm{~V}$ |  |  | + 10 | $\mu \mathrm{A}$ |

AC Electrical Characteristics $\mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{GND}=\mathrm{OV}, \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF}$

| Symbol | Parameter | Test Conditions | Min | $\begin{gathered} \text { Typ } \\ 100 \mathrm{pF} \end{gathered}$ | $\begin{gathered} \operatorname{Max}_{100 \mathrm{pF}} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {DLH }}$ | Propagation Delay to Logical "1" from Port A, B to Port B, A | See Figure 1 |  | 50 | 70 | ns |
| $\mathrm{t}_{\mathrm{DHL}}$ | Propagation Delay to Logical " 0 " from Port A, B to Port B, A | See Figure 1 |  | 50 | 70 | ns |
| $\mathrm{t}_{\text {zHTR }}$ | Propagation Delay from High Impedance to Logical " 1 " from T/R to Port | See Figure 2 |  | 55 | 100 | ns |
| ${ }_{\text {ILITR }}$ | Propagation Delay from High Impedance to Logical " 0 " from T/R to Port | See Figure 2 |  | 65 | 100 | ns |
| $t_{\text {HZTR }}$ | Propagation Delay from Logical "1" to High Impedance from T/R to Port | See Figure 2 |  | 50 | 100 | ns |
| $t_{\text {LzTR }}$ | Propagation Delay from Logical " 0 " to High Impedance from T/R to Port | See Figure 2 |  | 55 | 100 | ns |
| $\mathrm{t}_{\mathrm{zH}}$ | Propagation Delay from High Impedance to Logical " 1 " from CD to Port | See Figure 3 |  | 50 | 100 | ns |
| $\mathrm{t}_{\mathrm{zL}}$ | Propagation Delay from High Impedance to Logical " 0 " from CD to Port | See Figure 3 |  | 65 | 100 | ns |
| $t_{H z}$ | Propagation Delay from Logical "1" to High Impedance from CD to Port | See Figure 3 |  | 50 | 100 | ns |
| tLz | Propagation Delay from Logical " 0 " to High Impedance from CD to Port | See Figure 3 |  | 55 | 100 | ns |



TUCIS595-3
FIGURE 1. Propagation Delay from Input Port to Output Port


FIGURE 2. Propagation Delay from T/R to Ports


FIGURE 3. Propagation Delay from CD to Ports

## Functional Pin Descriptions

## INPUT SIGNALS

Chip Disable (CD): When CD is high, Port A and Port B are disabled. A low on CD allows data to be transmitted in the direction specified by $T / \bar{R}$.
Transmit/Receive (T//̄): When $T / \bar{R}$ is high, Port $A$ is designated as "IN" and Port B is designated as "OUT." When $T / \bar{R}$ is low, the flow is reversed so that the Port $B$ is " $I N$ " and Port A is "OUT.'

## INPUT/OUTPUT SIGNALS

Port A (AO-A7): Port A is an 8-bit bidirectional port with TRI-STATE outputs for bus-oriented microprocessor and digital communications systems.

Port B(B0-B7): Port B is identical to Port A including drive capability.

## Logic Diagram



FIGURE 4

## Truth Table

| Inputs |  | Resulting <br> Conditions |  |
| :---: | :---: | :---: | :---: |
| Chip Disable | Transmit/Receive | Port A | Port B |
| 0 | 0 | OUT | IN |
| 0 | 1 | IN | OUT |
| 1 | $X$ | High Z | High Z |

$X=$ don't care

Reliability Information
Gate Count 70
Transistor Count 174

## Connection Diagrams



Plastic Dual In-Line Package ( N ) NS Package Number N20A
28-Lead Plastic Chip Carrier (V) NS Package Number V28
Ceramic Dual In-Line Package (J) NS Package Number J20A

## Ordering Information

## MM82PC08XXX


/A + = A + Reliability Screening
/883 = MIL-STD-883B.Screening (Note 1)
$\mathrm{I}=$ Industrial Temperature $\left(-40^{\circ} \mathrm{C}\right.$ to $\left.+85^{\circ} \mathrm{C}\right)$
$\mathrm{M}=$ Military Temperature ( $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ )
No Designation $=$ Commercial Temperature ( $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ )
N = Plastic Package
J = Cerdip Package
V = Plastic Leaded Chip Carrier (PCC) (Availability to be announced)
Note 1: Do not specify a temperature option; all parts are screened to military temperature.

## MM82PC12 8-Bit Input/Output Port

## General Description

The MM82PC12 is a microCMOS ${ }^{\text {TM }} 8$-bit input/output port contained in a standard 24-pin dual-in-line package. The MM82PC12 can be used to implement latches, gated buffers, or multiplexers. Thus, all of the major peripheral and input/output functions of a microcomputer system can be implemented with this device.

The MM82PC12 includes an 8-bit latch with TRISTATE ${ }^{\circledR}$ output buffers, and device selection and control logic. Also included is a service request flip-flop for the generation and control of interrupts to the microprocessor.

The MM82PC12 is pinout and function compatible with standard INS8212 and DP8212 devices.

For military applications, the MM82PC12 is available with class B screening in accordance with method 5004 of MIL-STD-883.

## Features

- Drive capability - 150 pF load
- High noise immunity
- Low power dissipation
- Full interface to CMOS logic levels
- microCMOS technology
- TTL drive capability when $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$
- 8-bit data latch and buffer
- Service request flip-flop for generation and control of interrupts
E $1 \mu \mathrm{~A}$ input load current
- Reduces system package count by replacing buffers, latches, and multiplexers in microcomputer systems


## System Configuration



Absolute Maximum Ratings

## Operating Range $\mathrm{v}_{\mathrm{cc}}=5 \mathrm{~V} \pm 10 \%$

Storage Temperature Range Voltage at Any Pin With Respect to Ground Lead Temperature, (Soldering, 10 seconds) Power Dissipation
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
-0.3 V to $\mathrm{V}_{\mathrm{Cc}}+0.3 \mathrm{~V}$
500 mW Maximum $V_{C C}$

Note: Absolute maximum ratings are those values beyond which the safety of the device cannot be guaranteed. Continuous operation at these limits is not intended; operation should be limited to those conditions specified under DC Electrical Characteristics.

Ambient Temperature

| Military | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| :--- | ---: |
| Industrial | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Commercial | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |

DC Electrical Characteristics $\mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%$, $\mathrm{GND}=0 \mathrm{~V}$, unless otherwise specified

| Symbol | Parameter | Test Conditions | Min | Typ | Max | Units |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage |  | $0.7 \mathrm{~V}_{\mathrm{CC}}$ |  | $\mathrm{V}_{\mathrm{CC}}$ | V |
| $\mathrm{V}_{\mathrm{IL}}$ | Input Low Voltage |  | 0 |  | $0.2 \mathrm{~V}_{\mathrm{CC}}$ | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IH}}=4.5 \mathrm{~V}, \mathrm{I}_{\mathrm{OH}}=-2 \mathrm{~mA}$ | 2.4 |  | . | V |
| $\mathrm{~V}_{\mathrm{OL}}$ | Output Low Voltage | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IL}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{IH}}=5.5 \mathrm{~V}, \mathrm{I}_{\mathrm{OL}}=2 \mathrm{~mA}$ |  |  | 0.4 | V |
| $\mathrm{I}_{\mathrm{IH}}$ | Input High Current | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=5.5 \mathrm{~V}$ |  |  | 10 | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{IL}}$ | Input Low Current | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=0 \mathrm{~V}$ |  | -2.0 |  | -10 |
| $\mathrm{I}_{\mathrm{OH}}$ | Output High Current | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OUT}}=2.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{IH}}=4.5 \mathrm{~V}$ | $\mu \mathrm{~A}$ |  |  |  |
| $\mathrm{I}_{\mathrm{OL}}$ | Output Low Current | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OUT}}=0.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{IL}}=0 \mathrm{~V}$ | 2.0 |  | mA |  |
| $\mathrm{I}_{\mathrm{CC}}$ | Power Supply Current | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IH}}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IL}}=0 \mathrm{~V}$ |  | mA |  |  |
| $\mathrm{I}_{\mathrm{OZL}}$ | TRI-STATE Low Leakage <br> Current | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OUT}}=0 \mathrm{~V}$ |  | 400 | $\mu \mathrm{~A}$ |  |
| $\mathrm{I}_{\mathrm{OZH}}$ | TRI-STATE High Leakage <br> Current | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OUT}}=4.5 \mathrm{~V}$ |  | -10 | $\mu \mathrm{~A}$ |  |

AC Electrical Characteristics $T_{A}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}, \mathrm{V}_{C C}=5 \mathrm{~V} \pm 10 \%$, $\mathrm{GND}=0 \mathrm{~V}$, unless otherwise specified

| Symbol | Parameter | Test Conditions | Min | Typ | Max | Units |
| :--- | :--- | :--- | :--- | :--- | :---: | :---: |
| $t_{\text {PW }}$ | Pulse Width(STB, DS1•DS2, CLR) |  |  | 25 | 40 | ns |
| $t_{\text {PD }}$ | Data In to Data Out |  |  | 45 | 60 | ns |
| $t_{\text {WE }}$ | Write Enable to Data Out |  |  | 55 | 75 | ns |
| $t_{\text {SET }}$ | Data Setup Time |  | 15 |  |  | ns |
| $t_{H}$ | Data Hold Time |  | 20 |  |  | ns |
| $t_{R}$ | Reset to Data Out |  |  | 50 | 65 | ns |
| $t_{S}$ | Select to Interrupt |  |  | 50 | 65 | ns |
| $t_{C}$ | Clear to Data Out |  |  | 45 | 60 | ns |
| $t_{E D}$ | Output Enable/Disable Time |  | 50 | 65 | ns |  |

## Timing Waveforms

Read Timing


Write Timing


Data Setup, Hold Delay Timing


Interrupt Timing


Clear Timing


## Propagation Delays

Figure 1 illustrates the calculations of a more useful propagation delay. The figure uses a 5 -volt supply with a tolerance of $\pm 10 \%$, ambient temperature of $+25^{\circ} \mathrm{C}$, and a load capacitance of 100 pF . The AC Characteristics table depicts $t_{\text {pD }}$, at 5 volts, $25^{\circ} \mathrm{C}$, equalling 25 ns . Use the graph in Figure 1 to get the degradation multiple for 150 pF . The number shown is 1.09 . The adjusted propagation delay is, therefore $25 \times 1.09$ or 27 ns .


TL/C/5596-7
*Including jig and próbe capacitance.
Output Test Circuit for Propagation Delays



FIGURE 1. Normalized Typical Propagation Delay vs. Load Capacitance

Clear ( $\overline{\mathbf{C L R}): ~ W h e n ~} \overline{\mathrm{CLR}}$ is low, the data latch is reset (cleared) if the clock is also low. The clock input high overrides the clear ( $\overline{\mathrm{CLR}}$ ) input data latch reset. $\overline{\mathrm{CLR}}$ being low also resets the service request flip-flop. The service request flip-flop is in the non-interrupting state when reset.

## OUTPUT SIGNALS

Interrupt (INT): The interrupt pin goes low (interrupting state) when either the service request flip-flop is synchronously set by the strobe (STB) input or the device is selected.

Data Out $\left(\mathrm{DO}_{1}-\mathrm{DO}_{8}\right)$ : Data Out is the 8 -bit data output of data buffers, which are TRI-STATE, non-inverting stages. These buffers have a common control line that either enables the buffers to transmit the data from the data latch outputs or disables the buffers by placing them in the highimpedance state.

## Reliability Information

Gate Count 108
Transistor Count 248

## Connection Diagrams



Plastic Dual In-Line Package ( N ) NS Package Number N24A

28-Lead Plastic Chip Carrier (V) NS Package Number V28

Ceramic Dual In-Line Package (J) NS Package Number J24A


Logic Table A

| STB | MD | DS $_{\mathbf{1}} \cdot$ DS $_{\mathbf{2}}$ | Data Out <br> Equals |
| :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | TRI-STATE |
| 1 | 0 | 0 | TRI-STATE |
| 0 | 1 | 0 | Data Latch |
| 1 | 1 | 0 | Data Latch |
| 0 | 0 | 1 | Data Latch |
| 1 | 0 | 1 | Data in |
| 0 | 1 | 1 | Data In |
| 1 | 1 | 1 | Data in |

Note: $\overline{C L R}$ Lresets data latch to the output low state. The data latch clock is level sensitive, a low level clock latches the data.

Logic Diagram


TLUCTS596-12
Logic Table B

| $\overline{\text { CLR }}$ | DS $_{1} \cdot \mathbf{D S}_{2}$ | $\mathbf{S T B}$ | $\mathbf{Q}^{*}$ | $\overline{\text { INT }}$ |
| :---: | :---: | :---: | :---: | :---: |
| 0 RESET | 0 | 0 | 0 | 1 |
| 1 | 0 | 0 | 0 | 1 |
| 1 | 0 | 2 | 1 | 0 |
| 1 | 1RESET | 0 | 0 | 0 |
| 1 | 0 | 0 | 0 | 1 |

*Internal Service Request flip-flop.

Applications in Microcomputer Systems


Bidirectional Bus Driver


Output Port (with Handshaking)

## Ordering Information

MM82PC12XXX

| $\begin{aligned} & f^{1} \mathrm{~A}+=\mathrm{A}+\text { Reliability Screening } \\ & / 883=\text { MIL-STD-883B Screening }(\text { Note } 1) \\ & \left\lvert\, \begin{array}{l} 1=\text { Industrial Temperature }\left(-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C}\right) \\ \mathrm{M}=\text { Military Temperature }\left(-55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C}\right) \\ \text { No Designation = Commercial Temperature }\left(0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C}\right) \end{array}\right. \end{aligned}$ |
| :---: |
| $\left\{\begin{array}{l} \mathrm{N}=\text { Plastic Package } \\ \mathrm{J}=\text { Cerdip Package } \\ \mathrm{V}=\text { Plastic Leaded Chip Carrier (PCC) (Availability to be } \end{array}\right.$ |

Note 1: Do not specify a temperature option; all parts are screened to military temperature.

## NSC800 ${ }^{\text {TM }}$ High-Performance Low-Power Microprocessor

## General Description

The NSC800 is an 8-bit microprocessor that functions as the central processing unit (CPU) in National Semiconductor's NSC800 microcomputer family. The device is fabricated using National's microCMOS technology. This technology provides the system designer with devices equaling the performance levels of comparable NMOS products, combined with the low-power advantages of CMOS. Many system functions are incorporated on the device, such as: vectored priority interrupts, refresh control, power-save feature and interrupt acknowledge. The NSC800 is housed in dual-in-line and chip carrier packages.

Dedicated peripherals(NSC810A RAM I/OTimer, NSC831//O and NSC858 UART) have on-chip logic for direct interface to the NSC800. In addition, National also offers a full line of CMOS components to allow a full low-power solution to system designs.
For military applications, the NSC800 is available with class B screening in accordance with Method 5004 of MIL-STD-883.

## Features

- Variable power supply $2.4 \mathrm{~V}-6.0 \mathrm{~V}$
- Fully compatible with Z80 instruction set
- Powerful set of 158 instructions
- 10 addressing modes
- 22 internal registers
- Low power: 50 mW at 5 V VCC
- Multiplexed bus structure
- On-chip bus controller and clock generator
- On-chip 8-bit dynamic RAM refresh circuitry
- Speed: $1.0 \mu \mathrm{~s}$ instruction cycle at 4.0 MHz

NSC800-4 4.0 MHz
NSC800 $\quad 2.5 \mathrm{MHz}$
NSC800-1 $\quad 1.0 \mathrm{MHz}$

- Capable of addressing 64 k bytes of memory and $256 \mathrm{I} / \mathrm{O}$ devices
- Five interrupt request lines on-chip
- Schmitt trigger input on reset
- Unique standby-current (power-save) feature


## CPU Functional Block Diagram



## Absolute Maximum Ratings (Note 1)

Storage Temperature $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Voltage on Any Pin with Respect to Ground
Maximum $V_{C C}$
$-0.3 V$ to $V_{C C}+0.3 V$
7 V
Power Dissipation 1W
Lead Temperature (Soldering, 10 seconds)

Operating Conditions $\mathrm{v}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%$
Ambient Temperature

| Military | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| :--- | ---: |
| Industrial | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Commercial | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |

DC Electrical Characteristics $\mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}, \mathrm{V}_{C C}=5 \mathrm{~V} \pm 10 \%, G N D=0 \mathrm{~V}$, unless otherwise specified.

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IH}}$ | Logical 1 Input Voltage | , | 0.7 V CC |  | $\mathrm{V}_{\mathrm{CC}}$ | V |
| $\mathrm{V}_{\text {IL }}$ | Logical 0 Input Voltage |  | 0 |  | 0.2 $\mathrm{V}_{\text {CC }}$ | V |
| $\mathrm{V}_{\mathrm{HY}}$ | Hysteresis at RESET IN input | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ | 0.25 | 0.5 |  | V |
| $\mathrm{V}_{\mathrm{OH} 1}$ | Logical 1 Output Voltage | $\mathrm{l}_{\text {OUT }}=-1.0 \mathrm{~mA}$ | 2.4 |  |  | V |
| $\mathrm{V}_{\mathrm{OH} 2}$ | Logical 1 Output Voltage | $\mathrm{I}_{\text {OUT }}=-10 \mu \mathrm{~A}$ | $V_{C C}-0.5$ |  |  | V |
| $\mathrm{V}_{\mathrm{OL} 1}$ | Logical 0 Output Voltage | $\mathrm{l}_{\mathrm{OL}}=2 \mathrm{~mA}$ | 0 |  | 0.4 | V |
| $\mathrm{V}_{\mathrm{OL} 2}$ | Logical 0 Output Voltage | l ${ }_{\text {Out }}=10 \mu \mathrm{~A}$ | 0 |  | 0.1 | V |
| 1 IL | Input Leakage Current | $0 \leq V_{\text {IN }} \leq V_{C C}$ | -10.0 |  | 10.0 | $\mu \mathrm{A}$ |
| lOL | Output Leakage Current | $0 \leq V_{\text {IN }} \leq V_{C C}$ | -10.0 |  | 10.0 | $\mu \mathrm{A}$ |
| ICCA | Active Supply Current | $\mathrm{l}_{\text {OUT }}=0, \mathrm{f}_{(\mathrm{XIN})}=5 \mathrm{MHz}$ |  | 10 | 15 | mA |
| ICCA | Active Supply Current | $\mathrm{I}_{\text {OUT }}=0, \mathrm{f}_{(\mathrm{XIN})}=8 \mathrm{MHz}$ |  | 15 | 21 | mA |
| 1 CCO | Quiescent Current | $\mathrm{f}_{(\mathrm{XIN})}=0 \mathrm{MHz}$ |  | 2 | 4 | mA |
| $\mathrm{I}_{\text {CPS }}$ | Power-Save Current | $f_{(X I N)}=5.0 \mathrm{MHz}$ |  | 5 |  | mA |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance |  |  | 6 | 10 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance |  |  | 8 | 12 | pF |
| $\mathrm{V}_{\mathrm{CC}}$ | Power Supply Voltage | Note 2 | 2.4 | 5 | 6 | V |

Note 1: Absolute Maximum Ratings indicate limits beyond which permanent damage may occur. Continuous operation at these limits is not intended and should be limited to those conditions specified under DC Electrical Characteristics.
Note 2: CPU operation at lower voltages will reduce the maximum operating speed. DC and AC electrical characteristics at voltages other than $5 \mathrm{~V} \pm 10 \%$ are forthcoming.
Preliminary (not tested)

| Max CPU Speed* | NSC800-1 | NSC800 | NSC800-4 |  |
| :---: | :---: | :---: | :---: | :---: |
| @2.4V | - | 500 | 500 |  |
| (33.0V | - | 1 | 1 |  |

* Speed of CPU is expressed in clock speed, not crystal speed.



## AC Electrical Characteristics $\mathrm{v}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{GND}=\mathrm{OV}$

(Valid for the following temperature \& speed)

| NSC800.1- $T_{A}$ | $=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | NSC800-4 $-T_{A}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
| ---: | :--- | ---: |
| $\mathrm{T}_{A}$ | $=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $T_{A}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| NSC800 | $\mathrm{T}_{\mathrm{A}}$ | $=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{A}$ | $=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $T_{A}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{A}$ | $=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  |


| Symbol | Parameter | NSC800-1 |  | NSC800 |  | NSC800.4 |  | Units | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Max | Min | Max | Min | Max |  |  |
| $t_{x}$ | Period at XIN and XOUT Pins | 500 | 31250 | 200 | 31250 | 125 | 31250 | ns |  |
| T | Period at Clock Output $\left(=2 t_{x}\right)$ | 1000 | 62500 | 400 | 62500 | 250 | 62500 | ns |  |
| $t_{\text {R }}$ | Clock Rise Time |  | 110 |  | 110 |  | 75 | ns | Measured from $10 \%-90 \%$ of signal |
| $\mathrm{t}_{\mathrm{F}}$ | Clock Fall Time |  | 60 |  | 60 |  | 40 | ns | Measured from $10 \%-90 \%$ of signal |
| $t_{L}$ | Clock Low Time | 490 |  | 190 |  | 95 |  | ns | 50\% duty cycle, square wave input on XIN |
| $t_{H}$ | Clock High Time | 450 |  | 150 |  | 80 |  | ns | $50 \%$ duty cycle, square wave input on XIN |
| $t_{\text {ACC ( }}$ (R) | ALE to Valid Data |  | 1375 |  | 500 |  | 300 | ns | Add $t$ for each WAIT STATE <br> Add t/2 for memory read cycles |
| $t_{\text {AFR }}$ | AD(0-7) Float after $\overline{\mathrm{RD}}$ Falling |  | 0 |  | 0 |  | 0 | ns | , . |
| $t_{\text {BABE }}$ | $\overline{\text { BACK }}$ Rising to Bus Enable |  | 1000 |  | 400 |  | 250 | ns |  |
| $\mathrm{t}_{\text {BABF }}$ | BACK Falling to Bus Float |  | 50 |  | 50 |  | 50 | ns |  |
| $t_{\text {BACL }}$ | $\overline{\text { BACK Falling to CLK }}$ Falling | 425 |  | 125 | - | 55 |  | ns |  |
| $\mathrm{t}_{\text {BRH }}$ | BREQ Hold Time | 0 |  | 0 |  | 0 |  | ns |  |
| $\mathrm{t}_{\text {BRS }}$ | $\overline{B R E Q}$ Set-Up Time | 100 |  | 50 |  | 35 |  | ns | . |
| tcaf | Clock Falling to ALE Falling | 0 | . 30 | 0 | 30 | 0 | 35 | ns |  |
| $t_{\text {car }}$ | Clock Rising to ALE Rising | 0 | 100 | 0 | 100 | 0 | 75 | ns | - |
| ${ }_{\text {tal }}$ | ALE Falling to $\overline{\text { NTA }}$ Falling | 530 |  | 230 |  | 100 |  | ns | . |
| $t_{\text {DAR }}$ | ALE Falling to $\overline{\mathrm{RD}}$ Falling | 525 | 575 | 225 | 250 | 125 | 160 | ns |  |
| $t_{\text {DAW }}$ | ALE Falling to WR Falling | 990 | 1010 | 390 | 410 | 220 | 250 | ns |  |
| $t_{\text {d }}{ }^{\text {BACK } 11}$ | ALE Falling to $\overline{\mathrm{BACK}}$ Falling | 2500 |  | 1000 |  | 600 |  | ns | Add $t$ for each WAIT state Add t for opcode fetch cycles |
| $t_{\text {(BACK)2 }}$ | $\overline{\text { BREQ }}$ Rising to $\overline{\mathrm{BACK}}$ Rising | 500 | 1600 | 200 | 700 | 125 | 475 | ns |  |
| $t_{\text {(1) }}$ | ALE Falling to $\overline{\operatorname{NTR}}, \overline{\mathrm{NM}}$, $\overline{\text { RSTA-C }}, \overline{\text { PS, }} \overline{\mathrm{BREQ}}$, Inputs Valid |  | 1375 |  | 475 |  | 250 | ns | Add $t$ for each WAIT state <br> Add $t$ for opcode fetch cycles |
| $\mathrm{t}_{\text {DPA }}$ | Rising $\overline{\text { PS }}$ to Falling ALE | 500 | 1550 | 200 | 650 | 125 | 475 | ns | See Figure 12 also |
| $t_{\text {D(RFSH }}$ | Falling ALE to Falling $\overline{\text { RFSH }}$ | 1500 |  | 600 |  | 325 |  | ns | Add t for each $\overline{\text { WAIT }}$ state |
| $t_{\text {d WAIT }}$ | ALE Falling to WAIT Input Valid |  | 550 |  | 250 |  | 125 | ns |  |

AC Electrical Characteristics (Continued) $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{GND}=\mathrm{OV}$
(Valid for the following temperature \& speed)

$$
\begin{array}{rlrl}
\text { NSC800-1-T } T_{A} & =0^{\circ} \mathrm{C} \text { to } 70^{\circ} \mathrm{C} & \text { NSC800.4-T } T_{A}=0^{\circ} \mathrm{C} \text { to } 70^{\circ} \mathrm{C} \\
T_{A} & =-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} & T_{A}=-40^{\circ} \mathrm{C} \text { to }+ \\
\text { NSC800 }-T_{A} & =0^{\circ} \mathrm{C} \text { to } 70^{\circ} \mathrm{C} & \\
T_{A} & =-45^{\circ} \mathrm{C} \text { to }+ \\
T_{A} & =-55^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C}+125^{\circ} \mathrm{C} &
\end{array}
$$

| Symbol | Parameter | NSC800.1 |  | NSC800 |  | NSC800.4 |  | Units | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Max | Min | Max | Min | Max |  |  |
| $\mathrm{th}_{(\mathrm{ADH})}$ | A(8-15) Hold Time During Opcode Fetch | 0 |  | 0 |  | 0 |  | ns |  |
| $\mathrm{t}_{\mathrm{H}(\mathrm{ADH})^{2}}$ | A(8-15) Hold Time During Memory or $10, \overline{R D}$ and $\overline{W R}$ | 400 |  | 100 |  | 60 |  | ns |  |
| $\mathrm{t}_{\mathrm{H}(\mathrm{ADL}}$ | AD(0-7) Hold Time | 100 |  | 60 |  | 30 |  | ns |  |
| $\mathrm{t}_{\text {H(wD) }}$ | Write Data Hold Time | 400 |  | 100 |  | 75 |  | ns |  |
| $\mathrm{t}_{\text {INH }}$ | Interrupt Hold Time | 0 |  | 0 |  | 0 |  | ns |  |
| $t_{\text {ins }}$ | Interrupt Set-Up Time | 100 |  | 50 |  | 35 |  | ns |  |
| $\mathrm{t}_{\text {NMI }}$ | Width of NMI Input | 50 |  | 30 |  | 20 |  | ns |  |
| $\mathrm{t}_{\text {RDH }}$ | Data Hold after Read | 0 |  | 0 |  | 0 |  | ns |  |
| $\mathrm{t}_{\text {RFL }}$ | $\overline{\text { RFSH }}$ Rising to ALE Rising |  | -100 |  | -100 |  | -70 | ns | Negative number means ALE occurs first |
| $\mathrm{t}_{\text {RLMR) }}$ | $\overline{R D}$ Rising to ALE Rising (Memory Read) | 450 |  | 150 |  | 85 |  | ns |  |
| $\mathrm{t}_{\text {RLOP) }}$ | $\overline{\mathrm{RD}}$ Rising to ALE Rising (Opcode) |  | -75 |  | -65 |  | -55 | ns | Negative number means ALE occurs first |
| $\mathrm{t}_{\text {S }}(\mathrm{AD})$ | AD(0-7) Set-Up Time | 300 |  | 80 |  | 40 |  | ns |  |
| ${ }^{\text {ts(ALE) }}$ | $\begin{aligned} & \text { A(8-15), SO, SI, } 10 / \bar{M} \\ & \text { Set-Up Time } \end{aligned}$ | 350 |  | 100 |  | 50 |  | ns |  |
| $\mathrm{t}_{\text {S }}$ (wD) | Write Data Set-Up Time | 385 |  | 85 |  | 50 |  | ns |  |
| ${ }^{\text {twale }}$ ( | ALE Width | 430 |  | 130 |  | 75 |  |  |  |
| $t_{\text {WH }}$ | WAIT Hold Time | 0 |  | 0 |  | 0 |  | ns |  |
| ${ }^{\text {tw }}$ (1) | Width of $\overline{\text { INTR, }}, \overline{\text { RSTA.C, }}$, <br> $\overline{\text { PS }}, \overline{\text { BREQ }}$ | 500 |  | 200 |  | 125 |  | ns |  |
| $t_{\text {winta }}$ | $\overline{\text { NTA }}$ Strobe Width | 1000 |  | 400 |  | 200 |  | ns | Add two $t$ states for first $\overline{\text { NTA }}$ of each interrupt response string Add $t$ for each WAIT state |
| ${ }_{\text {t }}^{\text {wL }}$ | $\overline{\text { WR Rising to ALE Rising }}$ | 450 |  | 150 |  | 90 |  | ns |  |
| ${ }^{\text {twind }}$ | Read Strobe Width During Opcode Fetch | 1000 |  | 400 |  | 225 |  | ns | Add $t$ for each $\overline{\text { WAIT }}$ State <br> Add $t / 2$ for Memory Read Cycles |
| $\mathrm{t}_{\text {W(RFSH) }}$ | Refresh Strobe Width | 1925 |  | 725 |  | 400 |  | ns |  |
| $t_{\text {ws }}$ | WAIT Set-Up Time | 100 |  | 50 |  | 35 |  | ns |  |
| $i_{\text {whait }}$ | $\overline{\text { WAIT }}$ Input Width | 550 |  | 250 |  | 175 |  | ns |  |
| $\mathrm{t}_{\text {WWR }}$ ( | Write Strobe Width | 1000 |  | 400 |  | 220 |  | ns | Add t for each $\overline{\text { WAIT }}$ state |
| $t_{\text {XCF }}$ | XIN to Clock Falling | 25 | 55 | 25 | 55 | 25 | 55 | ns |  |
| $\mathrm{t}_{\mathrm{XCR}}$ | XIN to Clock Rising | 45 | 75 | 45 | 75 | 45 | 75 | ns |  |

Note 1: Test conditions: $\mathrm{t}=1000 \mathrm{~ns}$ for NSC800-1, 400 ns for NSC800, 250 ns for NSC800-4.
Note 2: Output timings are measured with a purely capacitive load of 150 pF . The following correction factor can be used for other loads:
$150 \mathrm{pF}<\mathrm{C}_{\mathrm{L}} \leq 300 \mathrm{pF}:+0.25 \mathrm{~ns} / \mathrm{pF}$
$50 \mathrm{pF} \leq \mathrm{C}_{\mathrm{L}}<150 \mathrm{pF}:-0.15 \mathrm{~ns} / \mathrm{pF}$.
Note 3: To calculate timing specifications at other values of t use Table 1.

## Timing Waveforms

## Opcode Fetch Cycle



## Timing Reference



Note 1: This $t$ state is the last $t$ state of the last $M$ cycle of any instruction.
Note 2: Response to INTR input.
Note 3: Response to PS input.

Bus Acknowledge Cycle


AC Testing Input/Output Waveform
AC Testing Load Circuit



TABLE I. BUS TIMING AS T DEPENDENT (APPROX.)

| Symbol | 1/T<2.5 MHz | 2.5 MHz $<1 / \mathrm{T}<4.0 \mathrm{MHz}$ |  | Symbol | 1/T<2.5 MHz | $2.5 \mathrm{MHz}<1 / \mathrm{T}<4.0 \mathrm{MHz}$ |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{L}$ | (1/2) T-10 | (1/2) $T-30$ | Min | $t_{\text {d (RFSH }}$ | $(3 / 2+N) T$ | $(3 / 2+N) T-50$ | Min |
| $\mathrm{t}_{\mathrm{H}}$ | (1/2) T-50 | (1/2) T-45 | Min | towait | $(1 / 2) T+50$ | (1/2)T | Max |
| $t_{\text {ACC(RD) }}$ | $(1+N) T+100$ | $(1+N) T+50$ | Max | $\mathrm{t}_{\text {H(ADH)2 }}$ | (1/2) $T-100$ | (1/2)T-65 | Min |
| $t_{\text {BABE }}$ | T | T | Max | $t_{\text {H(ADL }}$ | (1/2) T-100 | (1/2) T-75 | Min |
| $t_{\text {BACL }}$ | (1/2)T-75 | (1/2) T-70 | Min | $\mathrm{t}_{\text {H(WD) }}$ | (1/2) $T-100$ | (1/2) T-50 | Min |
| $t_{\text {DAI }}$ | (1/2) T+30 | (1/2) T-25 | Min | $t_{\text {RL }}(M B)$ | (1/2) T-50 | (1/2)T-40 | Min |
| $t_{\text {DAR }}$ | (1/2) $T+25$ | (1/2) T | Min | $t_{S(A D)}$ | (1/2) T-120 | (1/2) T-85 | Min |
| $t_{\text {DAR }}$ | (1/2) $T+50$ | (1/2) T + 35 | Max | $t_{\text {S(ALE) }}$ | (1/2) T-100 | (1/2)T-75 | Min |
| $t_{\text {DAW }}$ | T-10 | T-30 | Min | $\mathrm{t}_{\text {S }}$ ( ${ }^{\text {d }}$ | (1/2) T-115 | (1/2) T-75 | Min |
| t DAW | T+10 | T | Max | $\mathrm{t}_{\text {W(ALE) }}$ | (1/2) $T-70$ | (1/2) $T-50$ | Min |
| $\mathrm{t}_{\text {d(BACK) } 1}$ | (5/2+N)T | $(5 / 2+N) T-25$ | Min | $\mathrm{t}_{\text {W(INTA) }}$ | $(1+N) T$ | $(1+\mathrm{N}) \mathrm{T}-50$ | Min |
| $t_{\text {d(BACK) }}$ | (1/2)T | (1/2) ${ }^{\text {T }}$ | Min | $t_{\text {WL }}$ | (1/2) T-50 | (1/2) $\mathrm{T}-35$ | Min |
| $t_{\text {d(BACK } 2}$ | (3/2) $T+100$ | (3/2) $T+100$ | Max | $t_{\text {W(RD) }}$ | $(1+N) T$ | $(1+N) T-25$ | Min |
| $t_{D(1)}$ | $(3 / 2+N) T-125$ | $(3 / 2+N) T-125$ | Max | $\mathrm{t}_{\text {W(RFSH }}$ | 2T-75 | 2T-100 | Min |
| $t_{\text {DPA }}$ | (1/2)T | (1/2) ${ }^{\text {T }}$ | Min | $\mathrm{t}_{\text {W(WA) }}$ | $(1+N) T$ | $(1+N) T-30$ | Min |
| $t_{\text {DPA }}$ | (3/2) $T+50$ | (3/2) $T+100$ | Max |  |  |  |  |

Note: N is equal to number of WAIT states.

## Functional Pin Descriptions

The following describes the function of all NSC800 input/ output pins. Some of these descriptions reference internal circuits.

## INPUT SIGNALS

Reset Input (RESETIN): Active low. Sets A (8-15) and AD (0-7) to TRI-STATE ${ }^{\oplus}$ (high impedance). Clears the contents of PC, I and R registers, disables interrupts, and causes a reset output to be activated.
Bus Request ( $\overline{\mathbf{B R E Q}}$ ): Active low. Used when another device is requesting the system bus. $\overline{B R E Q}$ is recognized at the end of the current machine cycle, then $A(8-15)$, $A D(0-7), I O / \bar{M}, \overline{R D}$, and $\overline{W R}$ are set to the high impedance mode and the request is acknowledged via the $\overline{B A C K}$ output signal.
Non-Maskable Interrupt ( $\overline{\mathrm{NMI}}$ ): Active low. The non-maskable interrupt, generated by the peripheral device(s), is the highest priority interrupt request line. The interrupt is edge sensitive and only a pulse is required to set an internal flipflop which generates the internal interrupt request. Since the $\overline{\text { NMI }}$ flip-flop is monitored on the same clock edge as the other interrupts, it must also meet the minimum set-up time spec for the interrupt to be accepted in the current machine instruction. Once the interrupt is accepted the flip-flop is reset automatically. Its execution is independent of the interrupt enable flip-flop. NMI execution involves saving the PC on the stack and automatic branching to restart address X'0066 in memory. -
Restart Interrupts A, B, C ( $\overline{\operatorname{RSTA}}, \overline{\mathrm{RSTB}}, \overline{\mathrm{RSTC}})$ : Active low level sensitive. Restarts generated by the peripherals are recognized at the end of the current instruction if their respective interrupt enable bits and master enable bit are
set. Execution is identical to $\overline{N M}$ except interrupts are enabled for the following restart addresses:

| Name | Restart <br> Address ( $X^{\prime}$ ) |
| :--- | :---: |
| $\overline{\text { NMI }}$ | 0066 |
| $\overline{\text { RSTA }}$ | 003 C |
| $\overline{\text { RSTB }}$ | 0034 |
| RSTC | 002 C |
| INTR (Mode 1) | 0038 |

The order of priority is fixed (highest first) as follows:

1) $\overline{\mathrm{NMI}}$ 2) $\overline{R S T A}$
2) $\overline{R S T B}$
3) $\overline{R S T C}$
4) $\overline{\mathrm{INTR}}$

Interrupt Request (INTR): Active low level sensitive. An interrupt request input generated by a peripheral device is recognized at the end of the current instruction provided that the interrupt enable and master interrupt enable bits are set. INTR is the lowest priority interrupt request input. Under program control, INTR can be executed in three distinct modes in conjunction with the INTA output.
Wait (WAIT): Active low. When set low during $\overline{\mathrm{RD}}, \overline{\mathrm{WR}}$ or INTA machine cycles, (during the write machine cycle, wait must be valid prior to write going active), the CPU extends its machine cycle in increments of $t$ (wait) states. The wait machine cycle continues until the WAIT input returns high.

The wait strobe input will be accepted only during machine cycles that have $\overline{\mathrm{RD}}, \overline{\mathrm{WR}}$ or $\overline{\mathrm{NTA}}$ strobes and during the machine cycle immediately after an interrupt has been accepted by the CPU. The later cycle has Its RD strobe suppressed but it will still accept the wait.
Power-Save ( $\overline{\mathrm{PS}}$ ): Active low. $\overline{\mathrm{PS}}$ is sampled at the end of the current instruction cycle. When $\overline{\mathrm{PS}}$ is low, the CPU stops executing at the end of current instruction and keeps itself in the low-power mode. Normal operation resumes when $\overline{\mathrm{PS}}$ is returned high.

## Functional Pin Descriptions（Continued）

## OUTPUT SIGNALS

Bus Acknowledge（ $\overline{\text { BACK }}$ ）：Active low．$\overline{\text { BACK }}$ indicates to the bus requesting device that the CPU bus and its control signals are in the TRI－STATE mode．The requesting device may then take control of the bus and its control signals．
Address Blts 8－15［ $\mathrm{A}(8-15)]$ ：Active high．These are the most significant 8 bits of the memory address during a memory instruction．During an I／O instruction，the port ad－ dress on the lower 8 bits of address get duplicated onto these 8 bits．During a BREQ／BACK cycle，the A $(8-15)$ bus is in the TRI－STATE mode．
Reset Out（RESET OUT）：Active high．When RESET OUT is high，it indicates the CPU is being reset．The signal is nor－ mally used to reset the peripheral devices．
Input／Output／Memory（IO／M）：An active high on the $10 / \bar{M}$ output signifies that the current machine cycle is relative to an input／output device．An active low on the IO／M out－ put signifies that the current machine cycle is relative to memory．It is TRI－STATE during $\overline{\mathrm{BREQ}} / \overline{\mathrm{BACK}}$ cycles．
Refresh（ $\overline{\mathbf{F F S H}}$ ）：Active low．The refresh output indicates that the dynamic RAM refresh cycle is in progress．$\overline{\text { RFSH }}$ goes low during T3 and T4 states of all M1 cycles．During the refresh cycle，$A D(0-7)$ has the refresh address and $A(8-15)$ indicates the interrupt vector register $I$ ．
Address Latch Enable（ALE）：ALE is active only during the T1 state of any M cycle and also T3 state of M1 cycle．The high to low transition of ALE indicates that a valid mem－ ory／l－O／refresh address is available on the $A D(0-7)$ lines．
Read Strobe（ $\overline{\mathrm{RD}}$ ）：Active low．On the trailing edge of the $\overline{R D}$ strobe，data is input to the $C P U$ via the $A D(0-7)$ lines． The $\overline{R D}$ line is in the TRI－STATE mode during $\overline{B R E Q} / \overline{B A C K}$ cycles．
Write Strobe（ $\overline{W R}$ ）：While the $\overline{W R}$ line is low，valid data is output by the CPU on the $A D(0-7)$ lines．The $\overline{W R}$ line is in the TRI－STATE mode during $\overline{\mathrm{BREQ}} / \overline{\mathrm{BACK}}$ cycles．
Clock（CLK）：CLK is an output provided for use as a system clock．The CLK output is a square wave at one half the input frequency．
Interrupt Acknowledge（INTA）：Active low．The interrupt acknowledge output is activated in the M1 cycle（S）im－ mediately following the $t$ state in which the INTR input is recognized．［Output is normally used to gate the interrupt response vector from the peripheral controller onto the $A D(0-7)$ lines．］It is used in two of the three interrupt modes．In mode 0 ，an instruction is gated onto the $A D(0-7)$ line during INTA．There will be from 1 to 4 INTA strobes issued for each mode 0 interrupt．The amount of INTA strobes issued is instruction dependent．In mode 2，a single interrupt response vector is gated onto the data bus．In mode 1，INTA is not used．In this mode，INTR func－ tions like the restart interrupts．

Status（S0，S1）：Bus status outputs indicate encoded in－ formation regarding the ensuing M cycle as follows：

| Machine Cycle | Status |  |  | Control |  |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  | $\mathbf{S 0}$ | $\mathbf{S 1}$ | $10 / \overline{\mathrm{M}}$ | $\overline{\mathrm{RD}}$ | $\overline{\mathrm{WR}}$ |
| Opcode Fetch | 1 | 1 | 0 | 0 | 1 |
| Memory Read | 0 | 1 | 0 | 0 | 1 |
| Memory Write | 1 | 0 | 0 | 1 | 0 |
| I／O Read | 0 | 1 | 1 | 0 | 1 |
| I／O Write | 1 | 0 | 1 | 1 | 0 |
| Halt＊ | 0 | 0 | 0 | 0 | 1 |
| Internal Operation＊ | 0 | 1 | 0 | 1 | 1 |
| Acknowledge of int＊＊ | 1 | 1 | 0 | 1 | 1 |

＊ALE is not suppressed in thls cycle．
＊＊This is the cycle that occurs Immedlately after the CPU accepts an in． terrupt（（⿳亠二口STA，$\overline{\mathrm{RSTB}}, \overline{\mathrm{BSTC}}, \overline{\mathrm{NTR}}, \overline{\mathrm{NMI}}$ ）．
Note 1：During halt，CPU continues to do dummy opcode fetch from location following the halt instruction with a halt status．This is so CPU can continue to do its dynamlc RAM refresh．
Note 2：No early status is provided for Interrupt or hardware restarts．

## INPUT／OUTPUT SIGNALS

Power（ $\mathrm{V}_{\mathrm{Cc}}$ ）：+5 V supply．
Ground（GND）：OV reference．
Crystal（XIN，XOUT）：XIN may be used as an external clock input．

Multiplexed Address／Data［AD（0－7）］：Active high
At $\overline{R D}$ Time：Input data to CPU．
At $\overline{W R}$ Time：$\quad$ Output data from CPU．
At Falling Edge Least significant byte of address dur－ ing memory reference cycle．8－bit port address during I／O reference cycle．
During $\overline{\mathrm{BREQ}} / \mathrm{High}$ impedance．
BACK Cycle：

## Input Protection

All inputs are protected from static charge with diode clamps to both $\mathrm{V}_{\mathrm{CC}}$ and GND．Normal precautions taken with MOS devices are recommended．

$1000<R<3000$

## Connection Diagrams

## Dual-In-Line Package



See NS Package D40C, J40A or N40A


## Timing Control

All necessary timing signals are provided by a single state inverter oscillator contained on the NSC800 chip. The chip operation frequency is equal to one half of the frequency of this oscillator. The oscillator frequency can be controlled by one of the following methods:

1. Leaving the XOUT pin unterminated and driving the XIN pin with an externally generated clock as shown in Figure 1a. When driving XIN with a square wave, the minimum duty cycle is $30 \%-70 \%$, elther high or low.
2. Connecting a crystal with the proper blasing network between XIN and XOUT as shown in Figure 1b. Recommended crystal is a parallel resonance AT cut crystal.

Resistor capacitor feedback network described in earlier data sheets will not oscillate due to gain of internal inverter circuit. A modification of this circuit by adding two inverters in series between the RC network and XIN will work.

The CPU has a minimum clock frequency input (@ XIN) of 32 kHz , which results in 16 kHz system clock speed. All registers internal to the chip are static, however there is dynamic logic which limits the minimum clock speed. The input clock can be stopped without fear of losing any data or damaging the part. You stop it in the phase of the clock that has XIN low and CLK OUT high. When restarting the CPU, precautions must be taken so that the input clock meets minimum specification. Once started, the CPU will continue operation from the same location at which it was stopped. During DC operation of the CPU, typical current drain will be 2 mA . This current drain can be reduced by
placing the CPU in a wait state during an opcode fetch cycle then stopping the clock.

## Functional Description

The NSC800 is an 8-bit general purpose microprocessor designed for stand-alone and DMA (direct memory access) applications. A minimum system can be constructed with an NSC800, an NSC810A (RAM I/O Timer) and an NMC27C16 (EPROM).

NSC800 uses a multiplexed bus for data and addresses. The 16-bit address bus is divided into a high-order 8-bit address bus that handles bits 8-15 of the address, and a loworder 8 -bit multiplexed address/data bus that handles bits $0-7$ of the address and bits 0-7 of the data. Strobe outputs from the NSC800 (ALE, $\overline{R D}$ and $\overline{W R}$ ) indicate when a valid address or data is present on the bus. $1 \mathrm{O} / \overline{\mathrm{M}}$ indicates whether the ensuing cycle accesses memory or $1 / 0$.
During an input or output instruction, the CPU duplicates the lower half of the address $[\mathrm{AD}(0-7)]$ onto the upper half [ $A(8-15)]$. The eight bits of address will stay on $A(8-15)$ for the entire machine cycle.

Figure 2 illustrates the timing relationship for opcode fetch cycles with and without a wait state. Figure 3 illustrates the timing relationship for memory read and write cycles with and without a wait state. Input/output cycles with and without a wait state are shown in Figure 4. One wait state is automatically inserted into each I/O instruction.

a.

b.

FIGURE 1. Timing Control Configurations

Functional Description (Continued)


FIGURE 2a. Opcode Fetch Cycles without WAIT States


FIGURE 2b. Opcode Fetch Cycles with WAIT States


FIGURE 3a. Memory Read/Write Cycles without WAIT States


FIGURE 3b. Memory Read and Write with WAIT States


FIGURE 4a. Input and Output Cycles without WAIT States


FIGURE 4b. Input and Output Cycles with WAIT States

## Functional Description (Continued)

## initialization

The NSC800 and its peripheral components are initialized by RESET IN and RESET OUT. RESET IN input is associated with an on-chip Schmitt trigger that facilitates using an R-C network power-on reset scheme (Figure 5).

To ensure proper power-up conditions for the NSC800, the following power-up and initialization procedure is recommended:

1. Apply power ( $V_{C C}$ and GND) and set RESET IN active (low). Allow sufficient time (approximately 100 ms if crystal used) for the oscillator and internal clocks to stabilize. $\overline{\text { RESETIN }}$ must remain low for at least $3 t$ state (CLK) times. RESET OUT, following the clock stabilization period, responds by going high, indicating to the system that the NSC800 is being reset. RESET OUT signal becomes available to reset the peripherals.
2. Set RESET IN high, following which the RESET OUT goes low and the CPU initiates the first opcode fetch cycle.
NOTE: The NSC800 initialization includes: Clear PC to X'0000 (the first opcode fetch, therefore, is from memory location X'0000). Clear registers I (Interrupt Vector Base)
and R (Refresh Counter) to X'00. Clear interrupt control register bits IEA, IEB and IEC. The interrupt control bit IEI is set to 1 to maintain INS8080A/Z80A compatibility (see INTERRUPTS for more details). Maskable interrupts are disabled and the CPU enters Interrupt Mode 0. While $\overline{\operatorname{RESET} I N}$ is active (low), the $A(8-15)$ and $A D(0-7)$ lines go to high impedance (TRI-STATE) and all CPU strobes go to the inactive state.

## BUS ACCESS CONTROL

Figure 6 illustrates bus access control in the NSC800. The external device controller produces an active BREQ signal that requests the bus. When the CPU responds with $\overline{B A C K}$ then the bus and related control strobes go to high impedance (TRI-STATE). It should be noted that (1) BREQ is sampled at the last $t$ state of any M machine cycle only. (2) The NSC800 will not acknowledge any interrupt/restart requests, and will not perform any dynamic RAM refresh functions until after $\overline{B R E Q}$ input signal is inactive high. (3) $\overline{\mathrm{BREQ}}$ signal has priority over all interrupt request signals, should $\overline{B R E Q}$ and interrupt request become active simultaneously.


FIGURE 5. Power-On Reset


[^36] ${ }^{\prime} Z=$ time states bus and control sighals are in high impedance mode.

FIGURE 6. Bus Acknowledge Cycle

## Functional Description (Continued)

## REGISTER CONFIGURATION

The NSC800 contains 22 programmable registers as shown in Figure 7. The CPU working registers are arranged in two 8 -register configurations, each of which includes an 8 -bit accumulator, a flag register, and six general purpose 8-bit registers. Only one 8-bit register set may be active at any given moment. However, simple instructions exist that allow the programmer to exchange the active and alternate register sets.
It should also be noted that the six 8 -bit general purpose registers ( $B, C, D, E, H$, and $L$ ) can be accessed as 16 -bit registers ( $B C, D E$, and $H L$ ). The functions of these become apparent in the instruction set description.

## CPU Main Working Register Set

| Accumulator | (8) | Flags F (8) |
| :---: | :---: | :---: |
| Register B | (8) | Register C (8) |
| Register D | (8) | Reglster E (8) |
| Register H | (8) | Register L (8) |
| CPU Alternate Working Register Set |  |  |
| Accumulator $\mathrm{A}^{\prime}$ | (8) | Flags $\mathrm{F}^{\prime}$ (8) |
| Register B' | (8) | Register $\mathrm{C}^{\prime}$ (8) |
| Register $\mathrm{D}^{\prime}$ |  | Register E' (8) |
| Register $\mathrm{H}^{\prime}$ | (8) | Register L' (8) |

## CPU Dedicated Registers

Index Register IX
Index Register IY
Interrupt Vector
Register I
Memory Refresh
Register R
Stack Pointer SP
Program
Counter PC
FIGURE 7. Register Configuration

## DEDICATED REGISTERS

Program Counter (PC): The program counter contalns the 16 -bit address of the current instruction being fetched from memory. The PC is incremented after its contents have been transferred to the address lines. When a program jump occurs, the new address is placed in the PC, overriding the incrementer.
Stack Pointer (SP): The stack pointer contains the 16-bit address of the current top of a stack located in external system RAM memory. The external stack memory is organized as a last-in, first-out (LIFO) file. The stack allows simple implementation of multiple level interrupts, virtually unlimited subroutine nesting and simplification of many types of data manipulation.

Index Registers (IX and IY): The two 16-bit index registers hold a 16-bit base address used in indexed addressing modes. In this mode, an index register is used as a base to point to a region in memory from which data Is to be stored
or retrieved. An additional byte is included in indexed instructions to specify a displacement from this base. This displacement is specified as a two's complement signed integer.
Interrupt Page Address Register (1): The NSC800 CPU can indirectly call any memory location in response to a mode 2 interrupt. The I register is used to store the high-order 8 bits of the address. The low-order 8 bits are supplied by the interrupting peripheral. This feature allows interrupt routines to be dynamically located anywhere in memory with minimal access time to the routine.

Memory Refresh Register (R): The NSC800 CPU contains a memory refresh counter to enable dynamic memories to be used with the same ease as static memories. This 8 -bit register is automatically incremented after each instruction fetch. The data in the refresh counter is sent out on the lower portion of the address bus along with a refresh control signal while the CPU is decoding and executing the fetched instruction. This mode of refresh is totally transparent to the programmer and does not slow down CPU operation. The programmer can load the R register for testing purposes, but this register is normally not used by the programmer.

## ACCUMULATORS AND FLAG REGISTERS

The CPU includes two 8-bit accumulators and two associated 8 -bit flag registers. The accumulator holds the results of 8 -bit arithmetic or logical operation. The flag register indicates specific conditions for 8 -bit or 16 -bit operations.

## FLAG REGISTERS (F,F')

The two NSC800 flag registers each contain six status bits that are set or reset (cleared) by various CPU operations (Figure 8). Four of these bits (carry, zero, sign, and parity/overflow flags) can be tested by the programmer. The descriptions of the flags follow.
Carry Flag (C): This flag is set by the carry from the highest order bit of the accumulator during an add instruction or a borrow generated during a subtraction instruction. Specific shift and rotate instructions also affect this bit.
Zero Flag (Z): This flag is set when a zero is loaded into the accumulator as a result of an operation. Otherwise it remains clear.

Sign Flag (S): This flag stores the state of bit 7 (the sign bit) in the accumulator after an arithmetic operation. This flag is intended to be used with signed numbers.
Parity/Overflow Flag (P/V): During logical operations this flag is set when the parity of the result is even and reset when it is odd. It represents overflow when signed two's complement arithmetic operations are performed. An overflow occurs when the resultant of a two's complement operation (in the accumulator) is out of range.
The two non-testable flag register bits used for BCD arithmetic are:

Half Carry (H): This flag indicates a BCD carry or borrow result from the least significant four bits of an operation; when using the DAA (Decimal Adjust Accumulator Instruction), it is used to correct the result of a previously packed decimal add or subtract.

## Functional Description (Continued)

Add/Subtract Flag $(\mathbf{N})$ : Since the algorithm for correcting BCD operations is different for addition or subtraction, this flag specifies what type of instruction was executed last in order that the DAA operation will be correct for either operation.


TL/C/5171.23
FIGURE 8. Flag Register

## INTERRUPTS

The NSC800 has five interrupt/restart inputs, four are maskable ( $\overline{\mathrm{RSTA}}, \overline{\mathrm{RSTB}}, \overline{\mathrm{RSTC}}$, and $\overline{\mathrm{INTR}}$ ) and one is nonmaskable ( $\overline{\mathrm{NMI}) .}$ NMI, having the highest priority of all interrupts, is always serviced and cannot be disabled by the user. After recognizing an active input on NMI, the CPU stops before the next instruction, pushes the PC onto the stack, and jumps to address X'0066, where the user's interrupt service routine is located (i.e., restart to memory location X'0066). $\overline{\text { NMI }}$ is intended for interrupts requiring immediate attention, such as power-down, control panel, etc.
$\overline{\text { RSTA }}, \overline{\text { RSTB }}$ and $\overline{\text { RSTC }}$ are restart inputs, which, if enabled, execute a restart to memory location X'003C, X'0034, and X'002C, respectively. Note that the CPU response to the $\overline{N M I}$ and $\overline{\mathrm{RST}}(\overline{\mathrm{A}}, \overline{\mathrm{B}}, \overline{\mathrm{C}})$ request input is basically identical. Unlike NMI, however, restart request inputs must be enabled.
Figure 9 illustrates $\overline{\text { NMI }}$ and $\overline{\text { RST interrupt machine cycles. }}$ M1 cycle will be a dummy opcode fetch cycle followed by M2 and M3 which are stack push operations. The following instruction will then start from the interrupts restart location.
The NSC800 also provides one more general purpose interrupt request input, INTR. When enabled, the CPU responds to INTR in one of the three modes defined by instruction IMO, IM1, and IM2 for modes 0 , 1, and 2, respectively. Following reset, the CPU automatically sets itself in mode 0.
Interrupt (INTR) Mode 0: Similar to INS8080A mode. The CPU responds to an interrupt request by providing an INTA (interrupt acknowledge) strobe, which can be used to gate an instruction from a peripheral onto the data bus. Two wait states are automatically inserted by the CPU during the first INTA cycle to allow the interrupting device (or its controller) ample time to gate the instruction and determine external priorities. (Figure 10). This can be any instruction from one to four bytes. The most popular instruction would be a one-byte call (restart instruction) or a three-byte call (CALL NN instruction). If it is a three-byte call, the CPU issues a total of three INTA strobes. The last two read NN (which do not include wait states).

Interrupt (INTR) Mode 1: Similar to the restart interrupts except the restart location is $\mathrm{X}^{\prime} 0038$ (Figure 9).


[^37]FIGURE 9. Non-Maskable and Restart Interrupt Machine Cycle


* ${ }^{*}$ w is the CPU generated WAIT state in response to an interrupt request.

FIGURE 10. Interrupt Acknowledge Machine Cycle

## Functional Description (Continued)

Interrupt (INTR) Mode 2: With this mode, the programmer maintains a table that contains the 16 -bit starting address of every interrupt service routine. This table may be located anywhere in memory. When the mode 2 interrupt is accepted (Figure 11), a 16-bit pointer must be formed to obtain the desired interrupt service routine starting address from the table. The upper 8 bits of this pointer are from the contents of the I register, which has been previously loaded with the desired value by the programmer. The lower 8 bits of the pointer are supplied by the interrupting device with the low-order bit forced to zero. The pointer is used to get two adjacent bytes from the interrupt service routine starting address table to complete 16 -bit service routine starting address. The first byte of each entry in the table is the least significant (low-order) portion of the address. The programmer must obviously fill this table with the desired addresses before any interrupts are to be accepted.
Note that this table can be changed at any time to allow peripherals to be serviced by different service routines. Once the interrupting device supplies the lower portion of the pointer, the CPU automatically pushes the program counter onto the stack, obtains the starting address from the table and does a jump to this address.
The interrupts have fixed priorities built into the NSC800 as:

| $\overline{N M I}$ | (Highest Priority) |
| :--- | :--- |
| $\overline{\text { RSTA }}$ |  |
| $\overline{\text { RSTB }}$ |  |
| $\overline{\text { RSTC }}$ |  |
| $\overline{\text { INTR }}$ | (Lowest Priority) |

## ENABLING INTERRUPTS

$\overline{N M I}$, being a non-maskable interrupt request, is executed as it occurs and can never be disabled.
The maskable interrupt inputs ( $\overline{\mathrm{RSTA}}, \overline{\mathrm{RSTB}}, \overline{\mathrm{RSTC}}$, and $\overline{\text { INTR }}$ ) are enabled under program control through the use of the interrupt control register and enable/disable interrupt instruction.

The appropriate interrupt control bits in 4-bit interrupt control register (IEA, IEB, IEC, and IEI) must be enabled in conjunction with IFF1 and IFF2, before the maskable $\overline{\text { INTR }}$ and $\overline{\mathrm{RST}} \overline{\mathrm{A}}, \overline{\mathrm{B}}, \overline{\mathrm{C}}$ can be accepted by the CPU.


The interrupt control register is an on-chip write only output port located at port address X'BB. It can only be written to by either the OUT (C), ror OUT (N), A instructions (for example OUTI instruction will not affect Interrupt Control Register). Its contents are:

| Bit | Name | Function |  |  |
| :---: | :---: | :---: | :---: | :---: |
| 0 | IEI | Interrupt Enable for $\overline{\text { INTR }}$ |  |  |
| 1 | IEC | $"$ | $"$ | $" \overline{\text { RSTC }}$ |
| 2 | IEB | $"$ | $"$ | $" \overline{\text { RSTB }}$ |
| 3 | IEA | $"$ | $"$ | $" \overline{\text { RSTA }}$ |

For example: In order to enable $\overline{\text { RSTB }}, \mathrm{CPU}$ interrupts must be enabled and IEB must be set.

At reset, IEI bit is set and other mask bits, IEA, IEB, IEC are cleared. This maintains the software compatibility between NSC800 and INS8080A (or Z80A).
Execution of an IO block move instruction will not affect the state of the interrupt control bits. The only two instructions that will modify this write only register are OUT (C), $r$ and OUT (N), A.

## POWER-SAVE FEATURE

The NSC800 provides a unique power-save mode by the means of the $\overline{\mathrm{PS}}$ pin. $\overline{\mathrm{PS}}$ input is sampled at the last $t$ state of the last M cycle of an instruction. After recognizing an active (low) level on $\overline{\text { PS, }}$ the NSC800 stops its internal clocks, thereby reducing its power dissipation to one half of operating power, yet maintaining all register values and internal control status. The NSC800 keeps its oscillator running, and makes the CLK signal available to the system. When in power-save the ALE strobe will be stopped high and the address lines $[A D(0-7), A(8-15)]$ will indicate the next machine address. When $\overline{\mathrm{PS}}$ is returned high, the opcode fetch (or M1 cycle) of the CPU begins in a normal manner. Note this M1 cycle could also be an interrupt acknowledge cycle if the NSC800 was interrupted simultaneously with $\overline{\mathrm{PS}}$. Figure 12 illustrates the power-save feature.
In the event $\overline{\mathrm{BREQ}}$ is asserted (low) at the end of an instruction cycle and $\overline{\mathrm{PS}}$ is active simultaneously, the following occurs:

1. The NSC800 will go into $\overline{B A C K}$ cycle
2. Upon completion of $\overline{\text { BACK }}$ cycle if $\overline{\text { PS }}$ is still active the CPU will go into power-save mode.

## Timing Waveforms (Continued)



FIGURE 12. NSC800 Power.Save

## Instruction Set

In the following instruction set listing, the notation used is shown below.
b: Used in instructions employing bit mode addressing to designate one bit in a register or memory location.
cc: Designates condition codes used in conditional Jumps, Calls, and Return instructions; may be

$$
\begin{aligned}
\mathrm{NZ} & =\text { Non Zero }(Z \text { Flag }=0) \\
Z & =\text { Zero }(Z \text { Flag }=1) \\
\mathrm{NC} & =\text { Non Carry }(C \text { Flag }=0) \\
\mathrm{C} & =\text { Carry }(\mathrm{C} \text { Flag }=1) \\
\text { PO } & =\text { Parity Odd or No Overflow }(P / V=0) \\
\text { PE } & =\text { Parity Even or Overflow }(P / V=1) \\
P & =\text { Positive }(S=0) \\
M & =\text { Negative }(S=1)
\end{aligned}
$$

d: Used in instructions employing relative or indexed modes of addressing to designate 8-bit signed 2's complement displacement.
kk: Subset of cc condition codes used in conjunction with conditional relative jumps; may be NZ, Z, NC or C .
m1: Used in instructions employing register indirect or indexed modes of addressing; may be (HL), (IX + d), or (IY + d).
m 2 : Used in instructions employing register indirect or direct modes of addressing; may be (BC), (DE), or ( nn ).
n: Any 8-bit binary number.
nn : Any 16-blt binary number.
pp: Used in 16-blt arithmetic instructions employing register modes of addressing; may be $B C, D E, S P$, or register designated as destination operand.
$\mathrm{qq}: \quad$ Used in instructions employing register modes of addressing; may be BC, DE, HL, AF, IX, or IY.
$r$ : Used in instructions employing register mode of addressing; may be A, B, C, D, E, H, or L.
rr: Used in instructions employing register mode of addressing; may be BC, DE, HL, SP, IX, or IY.
ss: Used in instructions employing register mode of addressing; may be HL, IX, or IY.

T: Used in restart instructions employing modified page zero addressing mode; may take on hex values of $0,8,10,18,20,28,30$, or 38 .
$X_{L}: \quad$ Subscript $L$ indicates the low-order byte of a 16 -bit register.
$X_{H}$ : Subscript $H$ indicates the high-order byte of a - 16-bit register.
( ): Parentheses indicate the contents are considered a pointer to a memory or I/O location.

## 8-Bit Loads

## REGISTER TO REGISTER

| Mnemonic | Description | Operation |
| :--- | :--- | :--- |
| LD $r_{d}, r_{s}$ | Load register $r_{d}$ with $r_{s}$ | $r_{d}-r_{s}$ |
| LD A, I | Load ACC with register I | $A-I$ |
| LD I, A | Load register I with ACC | I-A |
| LD A, $r$ | Load ACC with register | A-r |
| LD r, A | R | Load register R with |$\quad \mathrm{r}-\mathrm{A}$.

## REGISTER TO MEMORY

| Mnemonic | Descriptlon | Operation |
| :---: | :---: | :---: |
| LD m1, r | Load memory from register r | m1-r |
| LD m2, A | Load memory from ACC | $\mathrm{m} 2-\mathrm{A}$ |
| LD m1, n | Load memory with immediate data $n$ | $\mathrm{m1}$ - n |
| MEMORY TO | REGISTER |  |


| Mnemonic | Description | Operation |
| :--- | :--- | :--- |
| LD r, m1 | Load register r from | $\mathrm{r}-\mathrm{m1}$ |
|  | memory |  |
| LD A, m2 | Load ACC from memory | A -m 2 |



Bit Set, Reset, and Test

REGISTER
Mnemonic Description

| SET $b, r$ | Set bit $b$ in register $r$ | $r_{b}-1$ |
| :--- | :--- | :--- |
| RES $b, r$ | Reset bit $b$ in register $r$ | $r_{b}-0$ |
| BIT $b, r$ | Test bit $b$ in register $r$ | $z-r_{b}$ |

MEMORY
Mnemonic

Description
Set $b, m 1$
Set bit b in memory location m 1
RES $\mathrm{b}, \mathrm{m} 1$ Reset bit b in memory location m 1
BIT $\mathrm{b}, \mathrm{m} 1 \quad$ Test bit b in memory location m1
m1b-1
m1b -0

Z-m1b

## Exchanges

REGISTER/REGISTER

| Mnemonic | Description | Operation |
| :---: | :---: | :---: |
| EX DE, HL | Exchange contents of DE and HL register | DE-HL |
| EX AF, AF1 | Exchange contents of $A$ and $F$ registers with A1 and $F 1$ registers | $A F \rightarrow A F '$ |
| EXX | Exchange contents of $B C, D E$ and $H L$ registers with corresponding alternate registers | $\begin{aligned} & \mathrm{BC}-\mathrm{BC}^{\prime} \\ & \mathrm{DE}-\mathrm{DE}^{\prime} \\ & \mathrm{HL}-\mathrm{HL}^{\prime} \end{aligned}$ |
| REGISTER/MEMORY |  |  |
| Mnemonic | Description | Operation |
| EX (SP), ss | Exchange top of stack with 16 -bit register ss | $\begin{aligned} & (S P)-S_{L} \\ & (S P+1)-S S_{H} \end{aligned}$ |

Mnemonic

Operation
$A F \rightarrow A F$
$B C-C^{\prime}$
DE-DE'
HL-HL'

Operation
$(S P+1)-S S_{H}$
Mnemonic
LDIR

CPDR

## Memory Block Moves and Searches

Block move and search instructions (such as LDIR and
Block move and search instructions (such as LDIR and
INIR) insert a dummy instruction fetch after each cycle to keep refresh going.

## SINGLE OPERATIONS

| Mnemonic | Description | Operation |
| :---: | :---: | :---: |
| LDI | Move data from memory | (DE)-(HL) |
|  | location (HL) to memory | DE-DE+1 |
|  | location (DE), increment | HL-HL+1 |
|  | memory pointers, and | $B C-B C-1$ |
|  | decrement byte counter BC. |  |
| LDD | Move data from memory | (DE)-(HL) |
|  | location (HL) to memory | DE-DE-1 |
|  | location (DE), and decre- | HL-HL-1 |
|  | ment memory pointer | BC-HL-1 |
|  | and byte counter BC. |  | and byte counter BC.


| Description | Operation |
| :--- | :--- |
| Compare data in mem- | $A-(H L)$ |
| ory location (HL) to $A C C$, | $H L-H L+1$ |
| increment memory | $B C-B C-1$ |
| pointer and decrement |  |
| byte counter $B C$. |  |
| Compare data in mem- | $A-(H L)$ |
| ory location (HL) to $A C C$ | $H L-H L-1$ |
| and decrement memory | $B C-B C-1$ |
| pointer and byte counter |  |
| $B C$. |  |

## REPEAT OPERATIONS

Move data from memory location (HL) to memory location (DE), increment memory pointers, decrement byte counter BC, repeat until $B C=0$

Operation
(DE)-(HL) $D E-D E+1$
$\mathrm{HL}-\mathrm{HL}+1$
$B C-B C-1$
Repeat until
$B C=0$
Move data from memory location (HL) to memory location (DE), decrement memory pointers and byte counter BC, repeat until $\mathrm{BC}=0$
(DE)-(HL)
DE-DE-1
HL-HL-1
$B C-B C-1$
Repeat until
$B C=0$
$\mathrm{A}-(\mathrm{HL})$
$\mathrm{HL}-\mathrm{HL}+1$
$B C-B C-1$
Repeat until $B C=0$ or
$(H L)=A$
Compare data in memory location (HL) to ACC, increment memory pointer, decrement byte counter BC, repeat until $B C=0$ or $(H L)=A$ Compare data in memory A-(HL) location (HL) to ACC, location (HL) to ACC, $\mathrm{HL}-\mathrm{HL}-1$ decrement memory $\quad B C-B C-1$ pointer and byte counter Repeat until $B C$, repeat until $B C=0$ or $B C=0$ or $(H L)=A$
$(H L)=A$

## Input/Output

Due to the multiplexed bus structure, the NSC800 handles the address bus differently than the Z80 during input and output instructions. The NSC800 duplicates the port address on the upper and lower halves of the address.

| Mnemonic | Description | Operation |
| :---: | :---: | :---: |
| IN A, ( n ) | Input from I/O device at address $n$ to ACC | A-( n ) |
| OUT (n), A | Output to I/O device at address $n$ from ACC | (n) -A |
| INr, (C) | Input from I/O device at address (C) to register | $r-(C)$ |
| OUT (C), r | Output to I/O device at address ( C ) from register | (C) $-r$ |
| INI | Input from I/O device at address (C) to memory location (HL), increment pointer, and decrement $B$ counter | $\begin{aligned} & (H L)-(C) \\ & H L \leftarrow H L+1 \\ & B \leftarrow B \div 1 \end{aligned}$ |

## Program Control

JUMPS



## NSC800M/883B MIL-STD-883

## Class B Screening

National Semiconductor offers the NSC800D and NSC800E with full class B screening per MIL-STD-883B for Military/Aerospace programs requiring high reliability. In addition, this screening is available for all of the key NSC800 peripheral devices.

Electrical testing is performed in accordance with RETS800X, which tests or guarantees all of the electrical performance characteristics of the NSC800 data sheet. A copy of the current revision of RETS800X is available upon request.

100\% SCREENING FLOW

| Test | MIL.STD-883 Method/Condition |  | Requirement |
| :---: | :---: | :---: | :---: |
| Internal Visual | 2010B |  | 100\% |
| Stabilization Bake | 1008 C 24 Hrs @ $+150^{\circ} \mathrm{C}$ |  | 100\% |
| Temperature Cycling | 1010 C 10 Cycles $-65^{\circ} \mathrm{C} /+150^{\circ} \mathrm{C}$ |  | 100\% |
| Constant Acceleration | 2001 E 30,000 G's, Y1 Axis |  | 100\% |
| Fine Leak | 1014 B $5 \times 10^{-8}$ |  | 100\% |
| Gross Leak | 1014C |  | 100\% |
| Burn-In | 1015160 Hrs . @ $+125^{\circ} \mathrm{C}$ (using burn-In circuits shown below) |  | 100\% |
| Final Electrical PDA | $+25^{\circ} \mathrm{C}$ DC per RETS800X$10 \% \text { Max }$ |  | 100\% |
|  | $-55^{\circ} \mathrm{C}$ AC and DC per RETS800X <br> $+25^{\circ} \mathrm{C}$ AC per RETS800X |  | $\begin{aligned} & 100 \% \\ & 100 \% \\ & 100 \% \end{aligned}$ |
| Quality Conformance |  | (sample, each lot) |  |
|  | Group | (sample, each inspection lot) |  |
|  | Group C | (sample every 90 days per microcircuit group) |  |
|  | Group D | (sample every 6 months per package type) |  |
| External Visual | 2009 |  | 100\% |

## Burn-In Circuits



All resistors $2.7 \mathrm{k} \Omega$ unless marked otherwise.
Note 1: All resistors are $1 / 4 \mathrm{~W} \pm 5 \%$ unless otherwise specifled.
Note 2: All clocks 0 V to $3 \mathrm{~V}, 50 \%$ duty cycle, In phase with $<1 \mu \mathrm{~S}$ rise and fall time.
Note 3: Device to be cooled down under power after burn-in.

## Ordering Information

NSC800 X X X $\underline{x}$
$1 \mathrm{~A}+=\mathrm{A}+$ Reliability Screening
$1883=$ MIL-STD-883B Screening (Note 1)
I $=$ Industrial Temperature $\left(-40^{\circ} \mathrm{C}\right.$ to $\left.+85^{\circ} \mathrm{C}\right)$
$\mathrm{M}=$ Military Temperature ( $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ )
No Designation $=$ Commercial Temperature $\left(0^{\circ} \mathrm{C}\right.$ to $\left.70^{\circ} \mathrm{C}\right)$
|-1 = 1 MHz Clock Output (Note 2)
$-4=4 \mathrm{MHz}$ Clock Output
No Designation $=2.5 \mathrm{MHz}$ Clock Output

$\quad$| D = Ceramic Package |
| :--- |
| J = CERDIP Package (availability to be annnounced) |
| $N=$ Plastic Package |

E = Ceramic Leadless Chip Carrier (LCC)
V = Plastic Leaded Chip Carrier (PCC) (availability to be announced)

Note 1: Do not specify a temperature option; all parts are screened to military temperature.
Note 2: - 1 part only available in D-1, $\mathrm{N}-1, \mathrm{D}-11, \mathrm{~N}-1 \mathrm{l}, \mathrm{V}-1, \mathrm{~V}-11$
EXAMPLES
NSC800E-4/883
NSC800N
NSC800D-1//A +

Reliability Information
Gate Count 2750
Transistor Count 11,000


## General Description

The NSC810A, which is fabricated using microCMOS silicon gate technology, functions as a memory, an input/output peripheral interface and a timing device. The memory is comprised of 1024 bits of static RAM organized as $128 \times 8$. The $1 / O$ portion consists of 22 programmable input/output bits arranged as three separate ports, with each bit individually definable as an input or output. The port bits can be set or cleared individually and can be written or read in bytes. Several types of strobed mode operations are available through port A. The timer portion of the device consists of two programmable 16-bit binary downcounters each capable of operation in any one of 6 modes. Timer counts are extendable by one of the available prescale values. The NSC810A comes in various speeds and package configurations, including the new high density LCC package. The NSC810A is available in full military specification 883B.

## Features

- Three programmable I/O ports
- Two 16-bit programmable counter/timers
- $2.4 \mathrm{~V}-6.0 \mathrm{~V}$ power supply
- Very low power consumption
- Fully static operation
- Single-instruction I/O bit operations
- Timer operation-DC to 5 MHz
- Bus compatible with NSC800 ${ }^{T M}$ family
- Speed: compatible with NSC800 NSC810A-4-NSC800-4 @ 4.0 MHz NSC810A $\rightarrow$ NSC800 @ 2.5 MHz NSC810A-1 $\rightarrow$ NSC800-1 @ 1.0 MHz

NSC800 Microcomputer Family Block Diagram


Absolute Maximum Ratings (Note 1)

Storage Temperature Range
Voltage at Any Pin with Respect to Ground
$V_{C C}$
-0.3 V to $\mathrm{V}_{\mathrm{CC}}+0.3 \mathrm{~V}$

Power Dissipation 7 V

Lead Temperature (Soldering, 10 seconds)

Operating Conditions $\mathrm{v}_{\mathrm{cc}}=5 \mathrm{~V} \pm 10 \%$

| $\mathrm{T}_{\text {A }}$, Ambient Temperature | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| :--- | ---: |
| Military | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Industrial | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |

## DC Electrical Characteristics

$T_{A}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}, \mathrm{V}_{C C}=5 \mathrm{~V} \pm 10 \%, G N D=O \mathrm{~V}$, unless otherwise specified.

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{iH}}$ | Logical 1 Input Voltage | , | $0.7 \mathrm{~V}_{\mathrm{CC}}$ |  | $\mathrm{V}_{\mathrm{CC}}$ | V |
| $\mathrm{V}_{\text {IL }}$ | Logical 0 Input Voltage |  | 0 |  | $0.2 \mathrm{~V}_{\mathrm{CC}}$ | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Logical 1 Output Voltage | $\begin{aligned} & \mathrm{I}_{\mathrm{OH}}=-1.0 \mathrm{~mA} \\ & \mathrm{I}_{\mathrm{OUT}}=-10 \mu \mathrm{~A} \end{aligned}$ | $\begin{gathered} 2.4 \\ v_{C C}-0.5 \\ \hline \end{gathered}$ |  |  | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\text {OL }}$ | Logical 0 Output Voltage | $\begin{aligned} & I_{\text {OL }}=2 \mathrm{~mA} \\ & \mathrm{I}_{\text {OUT }}=10 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \end{aligned}$ |  | $\begin{aligned} & 0.4 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $1 / 1$ | Input Leakage Current | $0 \leq V_{\text {IN }} \leq V_{\text {CC }}$ | -10.0 |  | 10.0 | $\mu \mathrm{A}$ |
| 1 OL | Output Leakage Current | $0 \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\mathrm{CC}}$ | -10.0 |  | 10.0 | $\mu \mathrm{A}$ |
| $l_{\text {cc }}$ | Active Supply Current | $\begin{aligned} & I_{\text {OUT }}=0, \text { Timer }=\text { Mode } 1, \text { TOIN }=T 1 \mathrm{IN}=2.5 \mathrm{MHz}, \\ & t_{\text {WCY }}=750 \mathrm{~ns} \end{aligned}$ |  | 8 | 10 | mA |
| $\mathrm{I}_{\mathrm{Q}}$ | Quiescent Current | No Input Switching, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 10 | 100 | $\mu \mathrm{A}$ |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance |  |  | 4 | 7 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance |  |  | 6 | 10 | pF |
| $\mathrm{V}_{\text {CC }}$ | Power Supply Voltage |  | 2.4 | 5 | 6 | V |
| $V_{\text {DRV }}$ | Data Retention Voltage |  | 1.2 |  |  | V |

## Low Voltage Operation Preliminary

| Voltage | NSC810A-1 | NSC810A | NSC810A-4 | Units |
| :---: | :---: | :---: | :---: | :---: |
| 2.4 | - | 500 | 500 | kHz |
| 3.0 | - | 1 | 1 | MHz |

Note 1: Absolute maximum ratings are those values beyond which the safety of the device cannot be guaranteed. Continuous operation at these limits is not intended; operation should be limited to those conditions specifled under DC Electrical Characteristics.

*When NSC810A is used with NSC800

## AC Electrical Characteristics $\mathrm{v}_{\mathrm{Cc}}=5 \mathrm{~V} \pm 10 \%, \mathrm{GND}=\mathrm{OV}$

(Valid for the following temperature and speed)
NSC810A- $1 \rightarrow 0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$

$$
-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C}
$$

NSC810A $-0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$

$$
-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C}
$$

$$
-55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C}
$$

NSC810A-4 $-0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$

$$
-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C}
$$

$$
-55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C}
$$

| Symbol | Parameter | Conditions | NSC810A-1 |  | NSC810A |  | NSC810A-4 |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Max | Min | Max | Min | Max |  |
| $t_{\text {ACC }}$ | Access Time from ALE | $C_{L}=150 \mathrm{pF}$ |  | 1000 |  | 400 |  | 300 | ns |
| $\mathrm{t}_{\text {AH }}$ | AD0-7, CE, IOT/M Hold Time |  | 100 |  | 60 |  | 30 |  | ns |
| $t_{\text {ALE }}$ | ALE Strobe Width (High) |  | 200 |  | 125 |  | 75 |  | ns |
| $t_{\text {ARW }}$ | ALE to $\overline{\mathrm{RD}}$ or $\overline{W R}$ Strobe |  | 150 |  | 120 |  | 75 |  | ns |
| $t_{\text {AS }}$ | AD0-7, CE, IOT/M Set-Up Time |  | 100 |  | 75 |  | 40 |  | ns |
| $t_{\text {DH }}$ | Data Hold Time |  | 150 |  | 90 |  | 40 |  | ns |
| $\mathrm{t}_{\mathrm{DO}}$ | Port Data Output Valid |  |  | 350 |  | 310 |  | 300 | ns |
| $t_{\text {DS }}$ | Data Set-Up Time |  | 100 |  | 80 |  | 50 |  | ns |
| $t_{\text {PE }}$ | Peripheral Bus Enable |  |  | 320 |  | 200 |  | 200 | ns |
| $\mathrm{t}_{\mathrm{PH}}$ | Peripheral Data Hold Time |  | 150 |  | 125 |  | 100 |  | ns |
| $t_{\text {PS }}$ | Peripheral Data Set-Up Time |  | 100 |  | 75 |  | 50 |  | ns |
| $t_{\text {PZ }}$ | Peripheral Bus Disable (TRI-STATE ${ }^{\text {® }}$ ) |  |  | 150 |  | 150 |  | 150 | ns |
| $\mathrm{t}_{\mathrm{RB}}$ | $\overline{\mathrm{RD}}$ to BF Output |  |  | 300 |  | 300 |  | 300 | ns |
| $\mathrm{t}_{\text {RD }}$ | Read Strobe Width |  | 400 |  | 320 |  | 220 |  | ns |
| $t_{\text {RDD }}$ | Data Bus Disable |  | 0 | 100 | 0 | 100 | 0 | 75 | ns |
| $\mathrm{t}_{\mathrm{RI}}$ | $\overline{\mathrm{RD}}$ to $\overline{\text { INTR Output }}$ | . |  | 320 |  | 320 |  | 300 | ns |
| $t_{\text {RWA }}$ | $\overline{\mathrm{RD}}$ or $\overline{W R}$ to Next ALE |  | 125 |  | 100 |  | 75 |  | ns |
| $t_{\text {SB }}$ | $\overline{\text { STB }}$ to BF Valid |  |  | 300 |  | 300 |  | 300 | ns |
| $\mathrm{t}_{\text {SH }}$ | Peripheral Data Hold with Respect to $\overline{\text { STB }}$ |  | 150 |  | 125 |  | 100 |  | ns |
| $\mathrm{t}_{\mathrm{SI}}$ | $\overline{\text { STB }}$ to INTR Output |  |  | 300 |  | 300 |  | 300 | ns |
| $\mathrm{t}_{\text {SS }}$ | Peripheral Data Set-Up with Respect to $\overline{\text { STB }}$ |  | 100 |  | 75 |  | 50 |  | ns |
| $\mathrm{t}_{\text {SW }}$ | $\overline{\text { STB Width }}$ |  | 400 |  | 320 |  | 220 |  | ns |
| $t_{\text {WB }}$ | $\overline{\text { WR }}$ to BF Output |  |  | 340 |  | 340 |  | 300 | ns |
| ${ }_{t}{ }_{\text {w }}$ | $\overline{\text { WR }}$ to INTR Output |  |  | 320 |  | 320 |  | 300 | ns |
| $t_{\text {WR }}$ | $\overline{\text { WR Strobe Width }}$ |  | 400 |  | 320 |  | 220 |  | ns |
| $t_{\text {WCY }}$ | Width of Machine Cycle |  | 3000 |  | 1200 |  | 750 |  | ns |

## Timer AC Electrical Characteristics

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :--- | :--- | :--- | :--- | :--- | :---: | :---: |
| $F_{C}$ | Clock Frequency |  | $D C$ |  | 2.5 | MHz |
| $\mathrm{F}_{\mathrm{CP}}$ | Clock Frequency | Prescale Selected | DC |  | 5.0 | MHz |
| $\mathrm{t}_{\mathrm{CW}}$ | Clock Pulse Width |  | 150 |  | ns |  |
| $\mathrm{t}_{\mathrm{CWP}}$ | Clock Pulse Width | Prescale Selected | 75 |  |  | ns |
| $\mathrm{t}_{\mathrm{GS}}$ | Gate Set-Up Time | With Respect to Negative Clock Edge | 100 |  |  | ns |
| $\mathrm{t}_{\mathrm{GH}}$ | Gate Hold Time | With Respect to Negative Clock Edge | 250 |  |  | ns |
| $\mathrm{t}_{\mathrm{CO}}$ | Clock to Output Delay | $\mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}$ |  |  | 350 | ns |

## AC Testing Input/Output Waveform




## Timer Waveforms



TL/C/5517.9

## General Timing Waveforms



Note: Diagonal lines indicate interval of Invalid data.
Write Cycle (Write to RAM, Port or Timer)


Note: Diagonal lines indicate Interval of invalid data.

Handshake Timing


Note: Diagonal lines indicate interval of invalid data.

Strobed Mode Input


Note: Diagonal lines indicate interval of invalid data.

NSC810A Functional Pin Descriptions
The function and mnemonic for the NSC810A signals are described below:

## INPUT SIGNALS

Reset (RESET): RESET is an active-high input that resets all registers to 0 (low). The RAM contents remain unaltered.

Input/Output Timer or RAM Select (IOT/M): $10 T / \bar{M}$ is an I/O memory select input line. A logic 1 (high) input selects the I/O-timer portion of the chip; a logic 0 (low) input selects the RAM portion of the chip. IOT/M is latched at the falling edge of ALE.
Chip Enable (CE): CE is an active-high input that allows access to the NSC810A. CE is latched at the falling edge of ALE.
Read ( $\overline{\mathrm{RD}}$ ): The $\overline{\mathrm{RD}}$ is an active-low input that enables a read operation of the RAM or I/O-timer location.
Write ( $\overline{W R}$ ): The $\overline{W R}$ is an active-low input that enables a write operation to RAM or I/O-timer locations.
Address Latch Enable (ALE): The falling edge of the ALE input latches AD0-AD7, CE and IOT/M inputs to form the address for RAM, I/O or timer.

Timer 0 Input (TOIN): TOIN is the clock input for timer 0.

## OUTPUT SIGNALS

Timer 0 Output (TOOUT): TOOUT is the programmable output of timer 0 . After reset, TOOUT is set high.

## POWER SUPPLY PINS

Positive DC Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ): $\mathrm{V}_{\mathrm{CC}}$ is the 5 V supply pin. Ground (GND): Ground reference pin.

## Connection Diagrams



See NS Package D40C, J40A or N40A

## INPUT/OUTPUT SIGNALS

Address/Data Bus (AD0-AD7): The multiplexed bidirectional address/data bus, AD0-AD7 pins, are in the high im. pedance state when the NSC810A is not selected. AD0-AD7 will latch address inputs at the falling edge of ALE. The address will designate a location in RAM, I/O or timer. WR input enables 8 -bit data to be written into the addressed location. $\bar{R} \bar{D}$ input enables 8 -bit data to be read from the addressed location. The $\overline{R D}$ or $\overline{W R}$ inputs occur while ALE is low.
Port A, 0-7 (PAO-PA7): Port A is an 8-bit basic mode input/ output port, also capable of strobed mode I/O utilizing three control signals from port C. Strobed mode of operation on port A has three different modes: strobed input, strobed output with active bus, strobed output with TRISTATE bus.
Port B, 0-7 (PB0-PB7): Port B is an 8-bit basic mode input/ output port.
Port C, $0-5$ (PCO-PC5): Port $C$ is a 6 -bit basic mode I/O port. Each pin has a programmable second function, as follows:

PCOIINTR: $\overline{\text { NTR }}$ is an active-low strobed mode interrupt request to the Central Processor Unit (CPU).
PC1/BF: BF is an active-high buffer full output to peripheral devices.
PC2/STB: $\overline{\mathrm{STB}}$ is an active-low strobe input from peripheral devices.

PC3/TG: TG is the timer gating signal.
PC4/T1IN: T1IN is the clock input for timer 1.
PC5/T10UT: T1OUT is the programmable output of timer 1.

$N C=$ no connect
See NS Package ED44A or V44

## NSC810A Functional Description

Refer to Figure 1 for a detailed block diagram of the NSC810A.

## RANDOM ACCESS MEMORY (RAM)

The memory portion of the RAM-I/O-timer is accessed by a 7-bit address input to pins ADO through AD6. The IOT $/ \bar{M}$ input must be low (RAM select) and the CE input must be high at the falling edge of ALE to address the RAM. Address bit AD7 is a "don't care" for RAM addressing. Timing for RAM read and write operations is shown in the timing diagrams.

## INPUTIOUTPUT (IIO)

The I/O portion of the NSC810A contains three sets of I/O called ports. There are two ports ( $A$ and $B$ ) which contain eight bits each and one port (port C) which has six bits. Any bit or combination of bits in a port may be addressed with Set or Clear commands. A port can also be addressed as an 8 -bit word ( 6 bits for port C). All ports share common function of Read, Write, Bit-Set and Bit-Clear. Additionally, port $A$ is programmable for strobed (handshake) mode input or output. Port C has programmable second functions for each bit associated with strobed modes and timer functions. Table I defines the address location of the ports, timers and control registers.

## Detailed Block Diagram



FIGURE 1

TABLE I. I/O AND TIMER ADDRESS DESIGNATIONS

| 8-Bit Address Field Bits <br> 76543210 | Designation I/O Port, Timer, etc. | R (Read) <br> W (Write) |
| :---: | :---: | :---: |
| $\times \times \times 00000$ | Port A (byte) | R/W |
| $\times \times \times 00001$ | Port B (byte) | R/W |
| $\times \times \times 00010$ | Port C (byte) | R/W |
| $\times \times \times 00011$ | Not Used | ** |
| $\times \times \times 00100$ | DDR-Port A | W |
| $x \times \times 00101$ | DDR-Port B | W |
| $x \times \times 000110$ | DDR—Port C | W |
| $x \times \times 00010111$ | Mode Definition Reg. | W |
| $\times \times \times 01000$ | Port A-Bit-Clear | W |
| $x \times \times 0101001$ | Port B-Bit-Clear | W |
| $\times \times \times 01010$ | Port C-Bit-Clear | W |
| $\times \times \times 010011$ | Not Used | ** |
| $\times \times \times 01100$ | Port A-Bit-Set | W |
| $x \times \times 011101$ | Port B-Bit-Set | W |
| $\times \times \times 0111100$ | Port C-Bit-Set | W |
|  | Not Used | ** |
| $\times \times \times 10000$ | Timer 0 (LB) | * |
| $\times \times \times 10001$ | Timer 0 (HB) | * |
| $x \times \times 100010$ | Timer 1 (LB) | * |
| $x \times \times 100011$ | Timer 1 (HB) | * |
| $\times \times \times 10100$ | STOP Timer 0 | W |
| $x \times \times 1001001$ | START Timer 0 | W |
| $x \times \times 10110$ | STOP Timer 1 | W |
| $x \times \times 11001110$ | START Timer 1 | W |
| $x \times \times 11000$ | Timer 0 Mode | R/W |
| $x \times \times 110001$ | Timer 1 Mode | R/W |
| $\times \times \times 110010$ | Not Used | ** |
| $\begin{array}{lllllllll}x & \times & 1 & 1 & 0 & 1 & 1\end{array}$ | Not Used | ** |
| $\mathrm{x} \times \times 111100$ | Not Used | ** |
| $\times \times \times 1111001$ | Not Used | ** |
| $x \times \times 1111110$ | Not Used | ** |
| $\times \times \times 1111011$ | Not Used | ** |

$\mathrm{x}=$ don't care
$L B=$ low-order byte
$\mathrm{HB}=$ high-order byte
*A write accesses the modulus register, a read the read buffer.
** A read from an unused location reads invalid data, a write does not affect any operation of NSC810A.

## MODE DEFINITION REGISTER (MDR)

The mode definition register (MDR) defines the operating mode for port $A$. While ports $B$ and $C$ are always in the basic I/O mode, there are four operating modes for port A:

```
Mode 0-Basic I/O (Input or Output)
Mode 1-Strobed Mode Input
Mode 2—Strobed Mode Output—Active Peripheral Bus
Mode 3-Strobed Mode Output-TRI-STATE
Peripheral Bus
```

The MDR has the address assignment $x x x 00111$ and is illustrated for the four modes in Table II.

TABLE II. MODE DEFINITION REGISTER BIT ASSIGNMENTS

| Mode Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | x | x | x | x | x | x | x | 0 |
| 1 | x | x | x | x | x | x | 0 | 1 |
| 2 | x | x | x | x | x | 0 | 1 | 1 |
| 3 | x | x | x | x | x | 1 | 1 | 1 |

$\mathrm{x}=$ don't care

## DATA DIRECTION REGISTERS (DDR)

Each port bit has a data direction register (DDR) that defines the I/O state of the bit. The bit is configured as an input if a " 0 " is written into its DDR, or as an output if a " 1 " is written. The DDR bits cannot be individually written to; the entire DDR byte is affected by a write to the DDR address. Thus, all data must be consistent with the direction desired for each port.
Any write or read operations on a port contradicting the DDR will not affect the port output or input. However, a read of a port bit, defined as an output, will cause a read from the output latch, and a write to a port bit, defined as an input, will modify the output latch. Refer to Figure 2.


FIGURE 2. Block Diagram for Port Bit (i)

## BIT OPERATIONS

The I/O features of the RAM-I/O-timer allow modification of a single bit or several bits of a port with Bit-Set and BitClear.command. The address is set up to indicate that a Bit-Set (or Clear) is taking place. The incoming data on the address/data bus is latched at the trailing edge of the WR strobe and is treated as a mask. All bits containing is will cause the indicated operation to be performed on the corresponding port bit. All bits of the data mask with Os cause the corresponding port bits to remain unchanged. Three sample operations are shown in Table Ill using port B as an example.

TABLE III. BIT.SET AND CLEAR EXAMPLES

| Operation | Set B7 | Clear B2 <br> and B0 | Set B4, B3 <br> and B1 |
| :--- | :---: | :---: | :---: |
| Address | $x \times x 01101$ | $x \times x 01001$ | $x \times x 01101$ |
| Data | 10000000 | 00000101 | 00011010 |
| Port Pins <br> Prior State <br> Next State | 00001111 | 10001111 | 10001010 |

## PORT FUNCTIONS-BASIC $\| O$

Basic I/O is the mode of operation of ports $B$ and $C$ and mode 0 of port $A$ (defined by the MDR). Read and write byte operations, and bit operations can be executed in the basic I/O mode. The timing for basic input and basic output modes is shown in the AC Characteristics tables.

When a read occurs, the information is latched from the peripheral (port) bus during the leading (falling) edge of the $\overline{\mathrm{RD}}$ strobe. When a write occurs, the port bus is modified after the trailing (rising) edge of the WR strobe with data from the AD bus. Port output data remains valid at the output pin from one trailing edge of $\overline{W R}$ strobe to the trailing edge of the next $\overline{W R}$ strobe which then modifies that port.

## PORT A-STROBED (HANDSHAKE) MODE

Port A can be programmed (via the MDR) into one of 3 types of strobed mode for handshake communication with intelligent peripherals. When port $A$ is in mode 1,2 , or 3 (see description of MDR), port C pins 0,1 , and 2 are used as handshake signals between the peripheral and the CPU. These handshake signals are designated STB BF, and INTR. Timing parameters and timing diagrams are detailed under AC Characteristics.

INTR (Strobe Mode Interrupt) is an active-low interrupt from the I/O to the CPU. In strobed input mode, the CPU reads the valid data at port A to clear the interrupt. In strobed output mode, the CPU clears the interrupt by writing to port A.
The INTR output can be enabled or disabled, thus giving the ability to control strobed data transfer under software control. It is enabled or disabled respectively, by setting ( $=1$ ) or clearing $(=0)$ the output data latch of bit 2, port $C$. Port bit PC2 is used as the STB input. Since PC2 is always an input during strobed mode of operation, its output data latch is not needed. Therefore, during strobed mode of operation it is internally gated with the interrupt signal to generate the INTR output. Reset clears this bit to zero, so it must be set to one to enable the INTR pin for strobed operation. Once the strobed mode of operation is programmed, the only way to change the output data latch of PC2 is by using the Bit-Set and Clear instructions. The port C byte write command will not alter the output data latch of PC2 during the strobed mode of operation.
$\overline{\text { STB }}$ (Strobe) is an active-low input from the peripheral device, signaling that data-transfer is about to begin. This strobe is interpreted as an "output request" if port $A$ is in a strobed output mode, or as a "data-valid" signal if port $A$ is in strobed input mode.
BF (Buffer Full) is an output from the I/O to the peripheral signaling that data transfer is complete. In strobed input mode, this strobe indicates that data is received into port $A$ and that no further data should be transmitted by the peripheral device until the port has been read (emptied). In strobed output mode, BF indicates that the request from the peripheral has been processed by the CPU and the valid data now appears in port $A$.

Note: In either input or output mode BF may be cleared by rewriting mode definition register.

The bits of port C that are used for handshake control of port A (bits C0, C1 and C2) must be direction-defined appropriately in the DDR. Also, the DDR of port A must be consistent with the mode specified in the MDR: Register set-up configurations for the three handshake modes are illustrated in Table IV.

TABLE IV. MODE DEFINITION REGISTER CONFIGURATIONS

| Mode | MDR | DDR <br> Port A | DDR <br> Port C | Port C <br> Output <br> Latch |
| :--- | :---: | :---: | :---: | :---: |
| Strobed <br> Input | $x \times x \times x \times 01$ | 00000000 | $x \times x 011$ | $x \times \times 1 \times x$ |
| Strobed <br> Output <br> (Active) | $x \times x \times 011$ | 11111111 | $x \times x 011$ | $x \times \times 1 \times x$ |
| Strobed <br> Output <br> (TRI-STATE) | $x \times x \times \times 111$ | 1111111 | $x \times \times 011$ | $x \times \times 1 \times x$ |

Strobed Input (Mode 1)
During strobed input operations, an external device can load data into port A with the STB signal. Data is input to the PAO-7 input latches on the leading (negative) edge of $\overline{S T B}$, causing BF to go high (true). On the trailing (positive) edge of STB the data is latched and the interrupt signal, INTR, becomes valid indicating to the CPU that data is available for reading. INTR will become valid only if the interrupt is enabled, that is the output data latch for PC2 is true.

When the CPU reads port $A$, address $X^{\prime} 00$, the trailing edge of the $\overline{R D}$ strobe causes $B F$ and $\overline{I N T R}$ to become inactive, indicating that the strobed input cycle has been completed.

## Strobed Output (Mode 2)

During strobed output operations, an external device can read data from port A with the STB signal. Data is initially loaded into port A by the CPU writing to I/O address X'00. On the trailing edge of $\overline{W R}, \overline{I N T R}$ is set inactive and BF becomes valid indicating data is available for the external

## NSC810A Functional Description (Continued)

device. When the external device is ready to accept the data in port $A$ it pulses the $\overline{S T B}$ signal. $\overline{\text { STB }}$ will reset $B F$ with its rising edge and also activates the INTR signal.
$\overline{\text { INTR }}$ in this mode indicates a condition that requires CPU intervention, which is the output of the next byte of data.

## Strobed Output-TRI-STATE Mode (Mode 3)

The strobed output TRI-STATE mode and the strobed output active (peripheral) bus mode function in a similar manner with one exception. The exception is that the data signals on PAO-7 assume the high impedance state at all times except when accessed by the STB signal. Thus, in addition to its timing function, STB activates port A outputs to active logic levels. This mode 3 operation allows other data sources, in addition to the NSC810, to feed a common external device.

## TIMERS

The two timers in the RAM-I/O-timer are 16-bit binary down-counters, each timer having six modes of operation. Full count is reached at " $n+1$ ", where " $n$ " is the value loaded into the modulus register. Read and write commands can occur at any time, asynchronous to timer operation by addressing the timer read buffer or modulus register, respectively. Each timer has a mode register and a write-only start/stop register. Each timer also has a prescaler which divides the incoming clock signal by a programmable value, extending the effective ranges of the timers while maintaining 16-bit precision. Selected timer outputs are $\div 1$ or $\div 2$ for timer 1 , and $\div 1, \div 2$, or $\div 64$ for timer 0 . A diagram representing one timer and associated registers is shown in Figure 3.

## TIN, TOUT, AND TG

Timer 0 has dedicated pins for its clock, TOIN, and its output, TOOUT. Timer 1 must borrow its input and output pins from port C . This is accomplished by writing to the TMR for timer 1. If mode 1,2,3, 4,5, or 6 is specified in TMR 1, the pins
from port C (PC3, PC4, and PC5) are automatically made available to the timer(s) for gating (TG), T1IN, and T1OUT, respectively. These pins are also taken from port C any time timer 0 is in mode 2,3, or 4 . This is also automaticaliy accomplished by writing TMR 0 . In order to reconfigure pins PC3, PC4, PC5 to their original configuration as standard I/O, the timer mode registers must be reset by selecting mode 0 or 7.

TG (PC3), the timer gate, is used to hardware control the starting/stopping (or triggering) of the timers. The timer gate may be used individually by either timer or simultaneously by both timers.

For modes 2 and 3, the timer starts on the gate-actlve transition assuming the start address was previously written. If the timer gate makes an active transition prior to a write to the start address, the trailing edge of the WR strobe starts the timer. However, for mode 4 the timer always waits for an active gate edge following a write to the start address.

The DDR for port C must be programmed with the correct I/O direction for TG and the input and output of timer 1. See Table $V$ for programming examples.

## TIMER MODES

The low-order three bits (bits 0, 1, 2) of the timer mode registers (TMR) define the mode of operation for the timers. Each TMR may be written to, or read from, at any time. However, to ensure accurate timing, it is important to modify the mode of the timer only when the timer is stopped. Inputs of 000 or 111 will define a NOP (no operation) mode, the timer is stopped and the output is inactive. Inputs of 001 through 110 will select one of six distinct timer functions.

In the explanations that follow, assume that the modulus for the timer is loaded with the appropriate value by writing to the low and high bytes of each timer (IIO addresses X'10 and X'11 for timer T0 and X'12 and X'13 for timer T1). Assume also that the timer is started by writing the I/O address $X^{\prime} 15$ (TO) or $X^{\prime} 17$ (T1) and the prescaler is not selected.


FIGURE 3. TImer Internal Block Diagram (One of Two)

TABLE V. TIMER PROGRAMMING SELECTION EXAMPLE

| Mode Register Bit $76543210$ | Output Sense Active L/H | Timer Gate Polarity Active L/H | Mode Description <br> Single/Double Precision SID | Prescale Value | Timing Mode | Port C DDR $543210$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TIMER 0 |  |  |  |  |  |  |
| $\times \times \times \times \times 000$ | X | X | $\times$ | x | 0 | $\times \times \times \times \times \times$ |
| $0 \times 000001$ | L | x | D | $\div 1$ | 1 | $\mathrm{x} \times \times \times \times \mathrm{x}$ |
| $1 \times 011110$ | H | X | D | $\div 64$ | 6 | $\times \times \times \times \times \times$ |
| 10001100 | H | H | D | $\div 2$ | 4 | $100 \times \times \times$ |
| 01100010 | L | L | S | $\div 1$ | 2 | $100 \times \times \mathrm{x}$ |
| TIMER 1 |  |  |  |  |  |  |
| $\times \times \times \times \times 111$ | x | X | x | X | 7 | $\mathrm{x} \times \times \times \times \mathrm{x}$ |
| $0 \times 0 \times 0001$ | L | x | D | $\div 1$ | 1 | $100 \times \mathrm{x}$ |
| $101 \times 1101$ | H | L | S | $\div 2$ | 5 | $100 \times \times \mathrm{x}$ |
| $010 \times 0011$ | L | H | D | $\div 1$ | 3 | $100 \times \times \mathrm{x}$ |

$\mathrm{x}=$ don't care

## Event Counter (Mode 1, TMR Bits = 001)

In the non-gated mode, the count is decremented for each clock period at the input of the timer (see Figure 4a). When the count reaches zero, the output goes valid and remains valid until the timer count is read by the CPU, or the timer is halted.

The timer is reloaded at the terminal count $(=0)$ with the modulus and continues to decrement even when the output is valid.

## Accumulative Timer (Mode 2, TMR Bits = 010)

In this gated mode, the counter will decrement only when the gate input is active (see Figure $4 b$ ). If the gate becomes inactive, the counter will hold at its present value and continue to decrement when the gate again becomes active. When the counter decrement is zero, the output becomes valid and remains valid until the count is read by the CPU or the timer is halted.

At the terminal count the timer is reloaded and the count continues as long as the gate is active.

## Restartable Timer (Mode 3, TMR Bits = 011)

In this gated mode, the counter will decrement only when the gate input is active. If the gate becomes inactive, the counter will reload the modulus and hold this value until the gate again becomes active (see Figure 4c). If the timer is read when the gate is inactive, you will always read the value the timer has counted down to, not the value the timer has been reloaded with. The timer restarts at its modulus value. The prescaler is not reset at this time.

At terminal count the output becomes valid and the timer is reloaded. The timer will continue to run as normal, the only difference is the output is valid. Once the output is valid it remains valid until the count is read by the CPU or the timer is halted.

Note: The gate inactive time must be longer than the high time of the internal clock on the chip. Therefore, with $\div 64$ prescale selected the gate inactive time must be 33 input clocks or greater.

## One Shot (Mode 4, TMR Bits = 100)

In this gated mode, the timer holds the modulus count until the active gate edge (see Figure 4d). The output immediately becomes valid and remains valid as the counter decrements. The gating signal may go inactive without affecting the count. If TG (the gate) becomes inactive and returns active prior to the terminal count, the modulus will be reloaded, retriggering the one shot period. When the timer reaches the terminal count, the output becomes inactive. The gate, in this mode, is edge sensitive; the active edge is defined in TMR.
Note: The one shot cannot be retriggered during its last internal count regardless of prescaler selected. Therefore, in divide by 1 prescaler, it cannot be retriggered during the last clock, in divide by 2 prescaler, during the last two clocks and divide by 64 prescaler, during the last 64 clocks.

## Square Wave (Mode 5, TMR Bits = 101)

In this non-gated mode, the output will go active as soon as the timer is started. The counter decrements for each clock period and complements its output when zero is reached (see Figure 4e). The modulus is then reloaded and counting continues. Assuming a regular clock input, the output will then be a square wave with a period equal to twice the value loaded into the modulus. Therefore, varying the modulus will vary the duty cycle of the square wave.
Stopping then restarting the timer does not reset the timer. In order to reload the modulus and start from the beginning of the cycle, the timer mode register must be reset by selecting mode 0 and then reprogramming the timer.

## Pulse Generator (Mode 6, TMR Bits =110)

In this non-gated mode, the counter decrements for each clock period (see Figure 4f). When the timer decrements to zero, the output becomes valid for one clock width.

With a prescale of divide by 2 the output will be valid for one full clock and with divide by 64 prescale the output will be valid for 32 clocks. The modulus is then reloaded and the sequence is repeated. Varying the modulus value will vary the frequency of the pulse.

Stopping then restarting the timer does not reset the timer. In order to reload the modulus and start from the beginning of the cycle, the timer mode register must be reset by selecting mode 0 and then reprogramming the timer.

Timer Mode Examples (Modulus register is loaded with 0004 for these examples)


FIGURE 4c. Restartable Timer (Mode 3)


FIGURE 4d. One Shot (Mode 4)


FIGURE 4f. Pulse Generator (Mode 6)


FIGURE 5. Start/Stop Timing

## TIMER MODE REGISTER

The timer mode register (TMR) may be written or read at any time; however, to assure accurate timing it is important to modify the mode when the timer is stopped. The timer mode is selected from one of six modes with TMR bits 0,1 , and 2. Bits 3 and 4 select the prescale value if the prescaler is to be used. Bits 5, 6 and 7 select the read/write mode, gate input polarity, and output sense (active-high or low). The bit functions of the TMR are further illustrated in Figure 6.


FIGURE 6. Timer Mode Register

TABLE VI. MODE SELECTION

| BIT | 2 | 1 | 0 |  | Timer Function |
| :--- | :--- | :--- | :--- | :--- | :--- |
|  | 0 | 0 | 0 | - | Timer Stopped and Reset |
|  | 0 | 0 | 1 | - | Event Counter |
|  | 0 | 1 | 0 | - | Event Timer (Stopwatch) |
|  | 0 | 1 | 1 | - | Event Timer (Resetting) |
|  | 1 | 0 | 0 | - | One Shot |
|  | 1 | 0 | 1 | - | Square Wave |
|  | 1 | 1 | 0 | - | Pulse Generator |
|  | 1 | 1 | 1 | - | Timer Stopped and Reset |

## Timer Prescaler

There is a prescale function associated with each timer. It serves as an additional divisor to lengthen the counts for each timer circuit. The value of the divisor is fixed and selectable in each TMR.

The timer output is affected by the prescale selection. The output responds to the timer clock, not the incoming clock (TIN); so, TOUT will be prescaled by the same value as the timer. Although the 16 -bit prescaled count of the timer may be read, the internal value of the prescaler cannot be read by the user. A " 00 " for either timer represents $\div 1$ (no prescale). Timer 0 has the two possibilities of $\div 2$ or $\div 64$ :

## Timer Bit 43

Prescale

| 0 | 0 | $\div 1$ |
| :--- | :--- | :--- |
| 0 | 1 | $\div 2$ |
| 1 | 1 | $\div 64$ |

Timer 1 has only the $\div 2$ prescale available; TMR bit 4 is a "don't care."

Timer Bit 43

## Prescale

$$
\begin{array}{ll}
\times 0 & \div 1 \\
\times 1 & \div 2
\end{array}
$$

## Single/Double Precision

A two-byte word (or a single byte when one byte is a "don't care") may be read from or writen to the timers. To program the timer buffers, TMR bit 5 must be set as follows:

0 -Double byte read or write low byte first, then high byte. The order of low byte first, high byte second must be maintained for proper Read/Write communications.
1-Single byte read or write low byte only-high byte "don't care" or high byte only with low byte "don't care."
The difference between these modes is that the double byte mode freezes the read buffer or the modulus register until you have had an opportunity to read or write both bytes. The following example clearly illustrates this point. If the timer had a value of 200 when the low byte was read and then decremented to 1FF before the high byte was read then the double byte mode would have read 00 and 02 , respectively. The single precision mode would have read 00 and 01.

Note: In the double precision mode, the high byte should be read immediately after the low byte. Do not access any other registers or unused address location between the reads.

## Gate Input Polarity

The TG input is the hardware control for starting and stopping the timers. For modes 2 and 3 , the timer starts on the gate-active transition assuming the start address was previously written. If the timer gate makes an active transition prior to a write to the start address, the trailing edge of the WR strobe starts the timer. However, for mode 4 the timer always waits for an active gate edge following a write to the start address.

The polarity of the gate input may be selected by the contents of bit 6 of the TMR. If bit 6 equals 0 , the gate signal will be active-high or positive edge for mode 4; if bit 6 equals 1, the gate polarity will be active-low or negative edge for mode 4.

## Timer Output Polarity

Like the gating function, the polarity of the output signal is also programmable via bit 7 of the TMR. A zero will cause an active-low output; a one will generate an active-high output.
The output for T 1 is multiplexed with port C , bit 5. (Similarly T1IN is multiplexed with port C , bit 4.) When any timer mode other than 0 or 7 is specified for T 1 , or when mode 2 , mode 3 , or mode 4 is specified for $T 0$, the three port $C$ pins, bit 3, bit 4, and bit 5 , become TG, T1IN and T1OUT, respectively.

## TIMER PROGRAMMING

The proper sequence to program the timer is as follows:

1. Write timer mode register with mode 0 or 7 selected. This stops the timer, resets the prescaler, and sets internal clock high.
2. Write timer mode register again, this time setting it up to your requirements.
3. Write the modulus values, low byte first, high byte second.
4. Start the timers.

The timer output latches are only updated when the internal timer clock gets an active transition. The internal timer clock is defined as the output of the prescaler. Therefore, it is impossible to read back the value just written to the timer unless you have an active transition on the internal clock.

To guarantee the integrity of the data during a read operation, updates to the timer output latches are blocked out. If an update is blocked out due to a read, the output latches will not be updated until the next active transition. If continuous reads were made to the timers and an update was blocked out it would appear as if a count was skipped. For example, if the output latches were FF when a block out occurred, the next update would occur at FD, thereby giving an appearance of the count FE being skipped. In actuality the correct number of clocks has occurred for the timer to read FD.
Writing the modulus value when the timer is running does not update the timer immediately. The new value written will get into the timer when the timer hits its terminal count and reloads its value. If the timer is stopped and a modulus is written the new modulus value will get into the timer only if the internal clock is high for some period before the start command. If it does not go high then the next time the timer hits its terminal count it will load the new modulus. One way to guarantee the data will get into the timer immediately is to follow steps 1-4. Although this procedure guarantees that the data will get into the timer you will not be able to read it back until you get an active transition on the internal clock.
Rewriting modulus does not reset the prescaler. The only way to reset the prescaler is to write the mode register and have internal clock signal be high for some period between the write of the mode register and the start of the timer. Once again steps 1 through 4 will reset the prescaler.

## NSC810A/883B MIL-STD-883

Class B Screening

National Semiconductor offers the NSC810AD and NSC810AE with full class B screening per MIL-STD-883B for Military/Aerospace programs requiring high reliability. In addition, this screening is available for all of the key NSC800 peripheral devices.

Electrical testing is performed in accordance with RETS810AX, which tests or guarantees all of the electrical performance characteristics of the NSC810A data sheet.

- A copy of the current revision of RETS810AX is available upon request. The following table is the MIL-STD-883 flow as of the date of publication.

| Test | MIL-STD-883 Method/Condition |  | Requirement |
| :---: | :---: | :---: | :---: |
| Internal Visual | 2010 B |  | 100\% |
| Stabilizatlon Bake | $1008 \mathrm{C} 24 \mathrm{Hrs}$. © $+150^{\circ} \mathrm{C}$ |  | 100\% |
| Temperature Cycling | 1010 C 10 Cycles $-65^{\circ} \mathrm{C} /+150^{\circ} \mathrm{C}$ |  | 100\% |
| Constant Acceleration | 2001 E 30,000 G's, Y1 Axis |  | 100\% |
| Fine Leak | 1014 B $5 \times 10^{-8}$ |  | 100\% |
| Gross Leak | 1014 C |  | 100\% |
| Burn-In | 1015160 Hrs . © $+125^{\circ} \mathrm{C}$ (using burn-in circuits shown below) |  | 100\% |
| Final Electrical PDA | $+25^{\circ} \mathrm{C}$ DC per RETS810AX 10\% Max |  | 100\% |
|  | $+125^{\circ} \mathrm{C} \mathrm{AC}$ and DC per RETS810AX <br> $-55^{\circ} \mathrm{C} A C$ and DC per RETS810AX |  | $\begin{aligned} & 100 \% \\ & 100 \% \\ & 100 \% \end{aligned}$ |
| QA Acceptance | Group A | (sample, each lot) |  |
| Quality Conformance | Group B | (sample, each inspection lot) |  |
|  | Group C | (sample every 90 days per microcircuit group) |  |
|  | Group D | (sample every 6 months per package type) |  |
| External Visual | 2009 |  | 100\% |

## Burn-In Circuit

5242HR
NSC810AD/883B (Dual-In-Line)


Timing Diagram

## Ordering Information

Note 1: Do not specify a temperature option; all parts are screened to military temperature.
Note 2: - 1 part only available in D-1, N-1, D-11, N-1I, V-1, V-11
EXAMPLES
NSC810AE-4/883
NSC810AN
NSC810AD.1/IA +

## Rellability Information

| Gate Count | 4000 |
| :--- | ---: |
| Transistor Count | 14,000 |

## General Description

The NSC830 is a ROM-I/O device contained in a standard 40-pin, dual-in-line package. The chip, which is fabricated using microCMOS silicon gate technology, functions as a memory, and an input/output peripheral interface device. The memory is comprised of 16,384 bits of ROM organized as $2048 \times 8$. The I/O portion consists of 20 programmable input/output bits arranged as three separate ports, with each bit individually definable as an input or output. The port bits can be set or cleared individually and can be written to or read from in bytes. Several types of strobed mode operations are available through Port A.

The NSC831 I/O Only is similar to the NSC830 except it has no ROM. The NSC831 is useful for prototyping work prior to ordering the NSC830, and when on-chip ROM is not required.

For military applications the NSC831 is available with class B screening in accordance with methods 5004 of MIL-STD883.

## Features

- $2 \mathrm{~K} \times 8$ read only memory
- Three programmable I/O ports
- Single 5V Power Supply
- Very low power consumption
[ Fully static operation
- Single-instruction I/O bit operations
- Directly compatible with NSC800 family
- Strobed modes available on Port A


## Microcomputer Family Block Diagram



## Absolute Maximum Ratings

Storage Temperature Range Voltage at Any Pin With Respect to Ground
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
-0.3 V to $V_{C C}+0.3 V$ 7 V
$V_{C C}$ $300^{\circ} \mathrm{C}$
Lead Temperature (Soldering, 10 seconds) . 1 W
Power Dissipation
Note: Absolute maximum ratings are those values beyond which the safety of the device cannot be guaranteed. Continuous operation at these limits is not intended; operation should be limited to those conditions specified under DC Electrical Characteristics.

Ambient Temperature

| Military | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| :--- | ---: |
| Industrial | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Commercial | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |

DC Electrical Characteristics $T_{A}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%$, $\mathrm{GND}=0 \mathrm{~V}$, unless otherwise specified

| Symbol | Parameter | Test Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{1 H}$ | Logical 1 Input Voltage |  | $0.7 \mathrm{~V}_{\mathrm{CC}}$ |  | $V_{C C}$ | V |
| $\mathrm{V}_{\text {IL }}$ | Logical 0 Input Voltage |  | 0 |  | $0.2 \mathrm{~V}_{\mathrm{CC}}$ | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Logical 1 Output Voltage | $\mathrm{I}_{\mathrm{OH}}=-1.0 \mathrm{~mA}$ | 2.4 |  |  | V |
|  |  | $\mathrm{I}_{\text {OUT }}=-10 \mu \mathrm{~A}$ | $\mathrm{V}_{C C}-0.5$ |  |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Logical 0 Output Voltage | $\mathrm{I}_{\mathrm{OL}}=2 \mathrm{~mA}$ | 0 |  | 0.4 | V |
|  |  | $\mathrm{l}_{\text {OUT }}=10 \mu \mathrm{~A}$ | 0 |  | 0.1 | V |
| $\mathrm{I}_{\text {IL }}$ | Input Leakage Current | $0 \leq V_{\text {IN }} \leq V_{C C}$ | -10.0 |  | 10.0 | $\mu \mathrm{A}$ |
| IOL | Output Leakage Current | $0 \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ | -10.0 |  | 10.0 | $\mu \mathrm{A}$ |
| $I_{\text {CC }}$ | Active Supply Current | $\mathrm{I}_{\text {OUT }}=0, \mathrm{t}_{\text {WCY }}=750 \mathrm{~ns}$ |  | 8 | 10 | mA |
| $\mathrm{I}_{\mathrm{Q}}$ | Quiescent Current | No Input Switching, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 10 | 100 | $\mu \mathrm{A}$ |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance |  |  | 4 | 7 | pF |
| $\mathrm{C}_{\text {Out }}$ | Output Capacitance |  |  | 6 | 10 | pF |
| $\mathrm{V}_{\text {CC }}$ | Power Supply Voltage |  | 2.4 | 5 | 6 | V |

## Low Voltage Operation Preliminary

| Voltage | NSC831-1 | NSC831 | NSC831-4 | Units |
| :---: | :---: | :---: | :---: | :---: |
| 2.4 | - | 500 | 500 | kHz |
| 3.0 | - | 1 | 1 | MHz |

Icc vs. SPEED


AC Electrical Characteristics $V_{C C}=5 \mathrm{~V} \pm 10 \%, G N D=0 \mathrm{~V}$
Valid for the following temperature and speed:
NSC830-1, NSC831-1: $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
$-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
NSC830, NSC831: $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
$-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
NSC830-4, NSC831-4: $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
$-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$

| Symbol | Parameter | Test Conditions | $\begin{aligned} & \text { NSC830-1 } \\ & \text { NSC831-1 } \end{aligned}$ |  | NSC830 NSC831 |  | $\begin{aligned} & \text { NSC830-4 } \\ & \text { NSC831-4 } \end{aligned}$ |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Max | Min | Max | Min | Max |  |
| $t_{\text {ACC }}$ | Access. Time from ALE | $\mathrm{C}_{\mathrm{L}}=150 \mathrm{pF}$ |  | 1000 |  | 400 |  | 300 | ns |
| $\mathrm{t}_{\text {AH }}$ | AD0-AD7, CE, IOT/M Hold time |  | 100 |  | 60 |  | 30 |  | ns |
| $t_{\text {ALE }}$ | ALE Strobe Width (High) . |  | 200 |  | 125 |  | 75 |  | ns |
| $\mathrm{t}_{\text {ARW }}$ | ALE to $\overline{\mathrm{RD}}$ or $\overline{\mathrm{WR}}$ Strobe |  | 150 |  | 120 |  | 75 |  | ns |
| $t_{\text {AS }}$ | ADO-AD7, CE, IOT/M Set-Up Time | - | 100 |  | 75 |  | 40 |  | ns |
| $t_{\text {DH }}$ | Data Hold Time |  | 150 |  | 90 |  | 40 |  | ns |
| $\mathrm{t}_{\mathrm{DO}}$ | Port Data Output Valid |  |  | . 350 |  | 310 |  | 300 | ns |
| $t_{\text {DS }}$ | Data Set-Up Time |  | 100 |  | 80 |  | 50 |  | ns |
| $t_{\text {PE }}$ | Peripheral Bus Enable |  |  | 320 |  | 200 |  | 200 | ns |
| tPH | Peripheral Data Hold Time |  | 150 |  | 125 |  | 100 |  | ns |
| $t_{\text {PS }}$ | Peripheral Data Set-Up Time |  | 100 |  | 75 |  | 50 |  | ns |
| $t_{\text {PZ }}$ | Peripheral Bus Disable (TRI-STATE ${ }^{\text {® }}$ ) |  |  | 150 |  | 150 |  | 150 | ns |
| $t_{\text {RB }}$ | $\overline{\mathrm{RD}}$ to BF Output |  |  | 300 |  | 300 |  | 300 | ns |
| $t_{\text {RD }}$ | Read Strobe Width |  | 400 |  | 320 |  | 220 |  | ns |
| $t_{\text {RDD }}$ | Data Bus Disable |  | 0 | 100 | 0 | 100 | 0 | 75 | ns |
| $\mathrm{t}_{\mathrm{RI}}$ | $\overline{\mathrm{RD}}$ to $\overline{\mathrm{NTR}}$ Output |  |  | 320 |  | 320 |  | 300 | ns |
| $\mathrm{t}_{\text {RWA }}$ | $\overline{\mathrm{RD}}$ or $\overline{\mathrm{WR}}$ to Next ALE |  | 125 |  | 100 |  | 75 |  | ns |
| ${ }^{\text {t }}$ SB | $\overline{\text { STB }}$ to BF Valid |  |  | 300 |  | 300 |  | 300 | ns |
| $t_{\text {SH }}$ | Peripheral Data Hold With Respect to STB |  | 150 |  | 125 |  | 100 |  | ns |
| ${ }_{t}{ }_{\text {SI }}$ | $\overline{\text { STB }}$ to INTR Output |  |  | 300 |  | 300 |  | 300 | ns |
| $\mathrm{t}_{\mathrm{ss}}$ | Peripheral Data Set-Up With Respect to STB |  | 100 |  | 75 |  | 50 |  | ns |
| ${ }_{t}$ w | STB Width |  | 400 |  | 320 |  | 220 |  | ns |
| $t_{\text {WB }}$ | $\overline{W R}$ to BF Output |  |  | 340 |  | 340 |  | 300 | ns |
| $t_{\text {WI }}$ | $\overline{W R}$ to INTR Output |  |  | 320 |  | 320 |  | 300 | ns |
| $t_{\text {WR }}$ | WR Strobe Width |  | 400 |  | 320 |  | 220 |  | ns |
| ${ }^{\text {W WCY }}$ | Width of Machine Cycle |  | 3000 |  | 1200 |  | 750 |  | ns |



TUC/5517-3


TUC/5517-4

## General Timing Waveforms

## Read Cycle (Read from ROM or Port)



Note: Diagonal lines indicate interval of invalid data.
TUC/5594.11

Write Cycle (Write to Port)


Handshake Timing


Note: Diagonal lines indicate interval of invalid data.

## NSC830 Functional Pin Description

The following describes the function of all NSC830 input/ output pins. Some of these descriptions reference internal circuits.

## INPUT SIGNALS

Master Reset (RESET): An active-high input on the RESET pin initializes the chip causing the three I/O ports (A, $B$ and C) to revert to the input mode. The three ports, the three data direction registers and the mode definition register are reset to low (0).

Input/Output/Memory Select (IO/M): The $10 / \bar{M}$ pin is a latched, select input line. A high (1) input selects the I/O portion of the chip; a low (0) input selects the ROM portion of the chip. The select input is latched by the trailing edge (high to low transition) of the ALE signal.

Chip Enable ( $\mathrm{CE}_{0} / \overline{\mathrm{CE}_{0}}, \overline{\mathrm{IOR}} / \mathrm{CE}_{1} / \overline{\mathrm{CE}_{1}}$ ): The chip enable inputs are mask programmable at the factory. The CE inputs permit the use of multiple NSC830s in a system without using a chip select decoder. The CE inputs must be active at the falling edge of ALE. At ALE time, the CE inputs are latched to provide access to the NSC830. The IOR input performs the same function as the combination of $I O / \bar{M}$ input high and the $\overline{R D}$ input low.

Read ( $\overline{\mathrm{RD}}$ ): When the $\overline{\mathrm{RD}}$ (or the $\overline{\mathrm{OR}}$, when mask programmed) input is an active low, data is read from the ADO-AD7 bus. When both $\overline{R D}$ and $\overline{I O R}$ are high, the AD0-AD7 bus is in the high impedance state.

Write ( $\overline{\mathrm{WR}}$ ): When the CE inputs are active, and the $10 / \bar{M}$ input is high, an active low WR input causes the selected output port to be written with the data from the ADO-AD7 bus.

Address Latch Enable (ALE): The trailing edge (high to low transition) of the ALE input signal latches the address/ data present on the ADO-AD7 bus, A8-A10 bus, plus the input control signals on $I O / \bar{M}, C E_{0} / \overline{\mathrm{CE}_{0}}$, and $\mathrm{CE}_{1} / \overline{\mathrm{CE}}{ }_{1}$.

Address Bus A8-A10: The high-order bits of the ROM address are input on this 3 -bit bus and are latched by the high-to-low transition of the ALE input. These bits do not affect the I/O operations.

Power ( $\mathrm{V}_{\mathrm{cc}}$ ): 5V power supply.
Ground ( $\mathbf{V}_{\mathrm{SS}}$ ): Ground reference.

## INPUT/OUTPUT SIGNALS

Bidirectional Address/Data Bus ADO-AD7: The lower 8 bits of the ROM or I/O address are applied to these pins, and latched by the trailing edge of ALE. During read operations, 8 bits are present on these pins, and are read when $\overline{R D}$ or $\overline{I O R}$ is low. During an I/O write cycle, Port A, B, or $C$ is written with the data present on this bus at the trailing edge of the $\overline{W R}$ strobe.

Ports A, B, C (PA0-PA7, PB0-PB7, PC0-PC3): These are general purpose I/O pins. Their input/output direction is determined by the contents of the Data Direction Register (DDRs).

*Pin 6 is mask programmable as $\mathrm{CE}_{0}$ or $\overline{\mathrm{CE}}_{0}$. Pin 8 is mask programmable as $\overline{O R}, C E_{1}$, or $\overline{C E}_{1}$.

*Tie pins 2, 3, and 4 to either $V_{c c}$ or $V_{S S}$.

## See NS Package D40C, J40A or N40A



NC $=$ NO CONNECT
TLIC/5594.5
See NS Package ED44A or V44

## NSC830 Functional Description

Refer to Figure 1 for a detailed block diagram of the NSC830, while reading the following paragraphs.

Read Only Memory (ROM): The memory portion of the ROM-I/O is accessed by an 11-bit address input to pins AD0-AD7 and A8-A10. The $10 / \bar{M}$ input must be low (ROM select) and the chip enable pins in the active programmed state at the falling edge of ALE to address the ROM. Timing for ROM read and write operations is shown in the timing diagrams.

Input/Output (I/O): The I/O portion of the NSC830 contains three sets of $1 / O$ called Ports. There are two ports ( A and B) which contain 8 bits each and one port (Port C) which has 4 bits. Any bit or combination of bits in a port may be addressed with Set or Clear commands. A port can also be addressed as an 8 -bit word ( 4 bits for Port C). When reading Port C, bits $4-7$ will be read as ones. All ports share common functions of Read, Write, Bit-Set and Bit-Clear. Additionally, Port A is programmable for strobed (handshake) mode input or output. Port C has a programmable second function for each bit associated with strobed modes. Table 1 defines the address location of the ports and control registers.


Note: Applicable pinout for 40-pin dual-in-line package within parentheses.

Table 1. I/O and Address Designations

| 8-Bit Address Field |  |  |  |  |  |  |  | Designation I/O Port, etc. | R (Read) <br> W (Write) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | $0{ }^{\text {a }}$ |  |  |
| X | X | X | X | 0 | 0 | 0 | 0 | Port A (byte) | R/W |
| X | X | X | X | 0 | 0 | 0 | 1 | Port B (byte) | R/W |
| X | X | X | X | 0 | 0 | 1 | 0 | Port C (byte) | R/W |
| X | X | X | X | 0 | 0 | 1 | 1 | Not Used | - |
| X | x | X | $x$ | 0 | 1 | 0 | 0 | DDR - Port A | W |
| $x$ | X | X | X | 0 | 1 | 0 | 1 | DDR - Port B | W |
| X | X | X | X | 0 | 1 | 1 | 0 | DDR - Port C | W |
| X | X | X | X | 0 | 1 | 1 | 1 | Mode Definition Register | W |
| X | X | X | X | 1 | 0 | 0 | 0 | Port A - Bit Clear | W |
| X | X | X | X | 1 | 0 | 0 | 1 | Port B - Bit Clear | W |
| X | X | X | X | 1 | 0 | 1 | 0 | Port C - Bit Clear | W |
| X | X | X | X | 1 | 0 | 1 | 1 | Not Used | - |
| X | x | x | $x$ | 1 | 1 | 0 | 0 | Port A - Bit Set | W |
| X | $x$ | X | X | 1 | 1. | 0 | 1 | Port B - Bit Set | W |
| X | X | X | X | 1 | 1 | 1 | 0 | Port C - Bit Set | W |
| X | X | X | X | 1 | 1 | 1 | 1 | Not Used | - |

Note: $\mathrm{X}=$ don't care

## MODE DEFINITION REGISTER (MDR)

The Mode Definition Register (MDR) defines the operating mode for Port A. While Ports B and C are always in the basic I/O mode, there are four operating modes for Port $A$ :

```
Mode 0 - Basic I/O (Input or Output)
Mode 1 - Strobed Mode Input
Mode 2 - Strobed Mode Output
    - Active Peripheral Bus
Mode 3 - Strobed Mode Output
    - TRI-STATE (high impedance)
        Peripheral Bus
```

The MDR has the I/O address assignment XXX00111. The bit configuration for the mode selection is illustrated below:

| Mode | Bit |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | $\mathbf{7}$ | $\mathbf{6}$ | $\mathbf{5}$ | $\mathbf{4}$ | 3 | 2 | $\mathbf{1}$ | $\mathbf{0}$ |  |
| 0 | X | X | X | X | X | X | X | 0 |  |
| 1 | X | X | X | X | X | X | 0 | 1 |  |
| 2 | X | X | X | X | X | 0 | 1 | 1 |  |
| 3 | X | X | X | X | X | 1 | 1 | 1 |  |

Note: $\mathrm{X}=$ don't care

## DATA DIRECTION REGISTERS (DDR)

Each port bit has a data direction register (DDR) which defines the I/O state of the bit. The bit is configured as an input if a " 0 " is written into its DDR, or as an output if a " 1 " is written. The DDR bits cannot be individually written to; the entire DDR byte is affected by a write to the DDR address. Thus all data must be consistent with the direction desired for each port.

Any write or read operations on a port contradicting the DDR will not affect the port output or input. However, a read
of a port bit defined as an output will cause a read from the output latch, and a write to a port bit defined as an input will modify the output latch.

## PORT FUNCTIONS - BASIC I/O

Basic $I / O$ is the mode of operation of Ports $B$ and $C$ and mode 0 of Port A (defined by the MDR). Read, write, and bit operations can be executed in the basic I/O mode. The timing for basic input and basic output modes is shown in the AC Characteristics tables.
When a read occurs the information is latched from the peripheral bus on the leading (falling) edge of the $\overline{\mathrm{RD}}$ strobe. When a write occurs the port bus is modified after the trailing (rising) edge of the $\overline{W R}$ strobe with data from the AD bus. Port output data remains valid on the output pin from one trailing edge of $\overline{W R}$ strobe to the trailing edge of the next $\overline{W R}$ strobe.

## BIT OPERATIONS

The I/O features of the ROM-I/O allow modification of a single bit or several bits of a port with Bit-Set and Bit-Clear (see Figure 2). The address is set up to indicate that a bit set (or clear) is taking place. The incoming data on the address/ data bus is latched at the trailing edge of the $\overline{W R}$ strobe and is treated as a mask. All bits containing "1s" will cause the indicated operation to be performed on the corresponding port bit. All bits of the data mask with " 0 s" cause the corresponding port bits to remain unchanged. Three sample operations are given, using Port $B$ as an example:

| Operation | Set B7 | Bit B2 <br> and B0 | Set B4, B3 <br> and B1 |
| :--- | :---: | :---: | :---: |
| Address | $\mathrm{XXX01101}$ | $\mathrm{XXX01001}$ | $\mathrm{XXX01101}$ |
| Data | 10000000 | 00000101 | 00011010 |
| Port Pins |  |  |  |
| $\quad$ Prior State | 00001111 | 10001111 | 10001010 |
| Next State | 10001111 | 10001010 | 10011010 |



FIGURE 2. Block Diagram for Port Bit (i)

## PORT A - STROBED (HANDSHAKE) MODE

Port A can be programmed (via the MDR) into one of 3 types of strobed mode for handshake communication with intelligent peripherals. When Port A is in mode 1, 2, or 3 (see description of MDR), Port $C$ pins 0,1 , and 2 are used as signals to and from the peripheral and to the CPU, controlling handshake operations. These control signals are designated STB, BF, and INTR. Timing parameters and timing diagrams are detailed under AC Characteristics.
INTR (Strobe Mode Interrupt) is an active-low interrupt from the I/O to the CPU. In strobed input mode, the CPU reads the valid data at Port A to clear the interrupt. In strobed output mode, the CPU clears the interrupt by writting to Port A.
The $\overline{\mathrm{INTR}}$ output can be enabled or disabled, thus giving the ability to control strobed data transfer under software control. It is enabled or disabled respectively, by setting ( $=1$ ) or clearing $(=0)$ the output data latch of bit 2 , port C. Port bit PC2 is used as the $\overline{S T B}$ input. Since PC2 is always an input during strobed mode of operation, its output data latch is not needed. Therefore, during strobed mode of operation it is
internally gated with the interrupt signal to generate the INTR output. Reset clears this bit to zero, so it must be set to one to enable the INTR pin for strobed operation. Once the strobed mode of operation is programmed, the only way to change the output data latch of PC2 is by using the BitSet and Clear instructions. The Port C byte write command will not alter the output data latch of the PC2 during the strobed mode of operation.
(Strobe) is an active-low input from the peripheral device, signaling that data transfer is about to begin. This strobe is interpreted as an "output request" if Port $A$ is in a strobed output mode, or as a "data valid" signal if Port $A$ is in strobed input mode.

BF (Buffer Full) is an output from the $/ / O$ to the peripheral signaling that data transfer is complete. In strobed input mode this strobe indicates that data is received into Port $A$ and that no further data should be transmitted by the peripheral device until the port has been read (emptied). In strobed output mode the BF indicates that the request from the peripheral has been processed by the CPU and the valid data now appears in Port A.

The bits of Port C that are used for handshake control of Port A (bits $\mathrm{CO}, \mathrm{C} 1$, and C 2 ) must be direction-defined appropriately in the DDR. Also, the DDR of Port A must be consistent with the mode specified in the MDR. Register set-up configurations for the three handshake modes are illustrated in Table 2.

Table 2. Mode Definition Register Configurations

| Mode | MDR | DDR <br> Port A | DDR <br> Port C | Port C <br> Output <br> Latch |
| :--- | :---: | :---: | :---: | :---: |
| Strobed <br> Input | XXXXXX01 | 00000000 | XXX011 | XXX1XX |
| Strobed <br> Output <br> (Active) | XXXXX011 | 11111111 | XXX011 | XXX1XX |
| Strobed <br> Output <br> (TRI- <br> STATE) | XXXXX111 | 11111111 | XXX011 | XXX1XX |

## NSC831/833B MIL-STD-883

## Class B Screening

National Semiconductor offers the NSC831D and NSC831E with full class B screening per MIL-STD-883B for Military/ Aerospace programs requiring high reliability. In addition, this screening is available for all of the key NSC800 peripheral devices.

Electrical testing is performed in accordance with RET831X which tests or guarantees all of the electrical performance characteristics of the NSC831 data sheet. A copy of the current revision of RET831X is available upon request. The following table is the MIL-STD-883 flow as of the date of publication.

100\% SCREENING FLOW

| Test | MIL-STD-883 Method/Condition | Requirement |
| :---: | :---: | :---: |
| Internal Visual | 2010B | 100\% |
| Stabilization Bake | 1008C 24 Hrs. © $+150^{\circ} \mathrm{C}$ | 100\% |
| Temperature Cycling | 1010 C 10 Cycles $-65^{\circ} \mathrm{C} /+150^{\circ} \mathrm{C}$ | 100\% |
| Constant Acceleration | 2001E 30,000 Gs, Y1 Axis | 100\% |
| Fine Leak | $1014 \mathrm{~B} 5 \times 10^{-8}$ | 100\% |
| Gross Leak | 1014C | 100\% |
| Burn-In | $1015160 \mathrm{Hrs} . @+125^{\circ} \mathrm{C}$ (using burn-in circuits shown below) | 100\% |
| Final Electrical PDA | $+25^{\circ} \mathrm{C}$ DC per RETS831X <br> 10\% Max | 100\% |
|  | $+125^{\circ} \mathrm{C}$ AC and DC per RETS831X | 100\% |
|  | $-55^{\circ} \mathrm{C}$ AC and DC per RETS831X | 100\% |
|  | $+25^{\circ} \mathrm{C} \mathrm{AC} \mathrm{per} \mathrm{RETS831X}$ | 100\% |
| QA Acceptance | Group A (sample, each lot) | ! |
| Quality Conformance | Group B (sample, each inspection lot) <br> Group C (sample, every 90 days per microcircuit group) <br> Group D (sample every 6 months per package type) |  |
| External Visual | 2009 | 100\% |

## Burn-In Circuit



## Timing Diagram



Note 1: All resistors $\pm 5 \%, 1 / 4$ watt unless otherwise designated, $125^{\circ} \mathrm{C}$ operating life circuit.
Note 2: E package burn-in circuit 5556 HR is functionally identical to the D package.
Note 3: All resistors $2.7 \mathrm{k} \Omega$ unless marked otherwise.
Note 4: All clocks 0 V to 4.5 V
Note 5: Device to be cooled down under power after burn-in.

## APPROVED FORMATS FOR CUSTOM PROGRAMMED PARTS

Input Medium:
2716 EPROM
2708 EPROM
Paper Tape

## IMPORTANT - EPROM LABELING

Only one customer program may be included in a single order. The following method must be used to identify the EPROMs comprising a program.
a. The EPROMs used for storing a custom program are designated as shown:

| 2716: | Block A | $0-2047$ |
| :--- | ---: | ---: |
| 2708: | Block A | $0-1023$ |
|  | Block B | $1024-2047$ |

b. All EPROMs must be labeled (stickers, paint, etc.) with this block designation plus a customer assigned print or identification number.

## Example:

1. Customer Data

- Custom Program Length $-2 K$
- Medium - Two 2708s
- Customer Print or I.D. No. C123-45

2. EPROM Labels

## Paper Tape

Tapes may only be submitted in binary complement format. The following information should be written on the paper tape.

Company Name
Customer Print or I.D. No.
NSC Part No.
A Punch $=$ (" 1 " or " 0 ")
This is $\qquad$ logic (POS or NEG)


Note 1: Tape must be blank except for the data words.
Note 2: Tape must start with a rubout character.
Note 3: Data is comprised of two words, the first being the actual data and the second being the complement of the data.

## Verification

You will receive a listing of the options ordered and the input data. If you also wish to receive EPROMs for verification, please send additional blank EPROMs as necessary for this purpose. You can use software (the listing) or hardware (EPROMs) to verify the program.
You will be asked for a GO/NO GO response within one week after you receive the listing.

## VERIFICATION LISTING

The verification listing has six sections:

1. A cover sheet with provision for "STOP, DO NOT PROCEED" or "VERIFICATION CERTIFIED" signatures.
2. Description of the options you have chosen.
3. A description of the log designations and assumptions used to process the data.
4. A listing of the data you have submitted.
5. An error summary.
6. A definition of the standard logic definitions for the ROM and the reduced form of the data. This list shows the output word corresponding to each address coded in binary.

## ORDERING INFORMATION FOR CUSTOM PROGRAMMED PARTS

The following information must be submitted with each custom ROM program. An order will not be processed unless it is accompanied by this information.

| Person (Customer, Sales Representative, etc.) to whom <br> Verification Package be sent: | NATIONAL PART NUMBER AND PACKAGE |
| :--- | :--- |
| Name | ROM Letter Code (National Use Only) |
| Company | Customer Name and Location |
| Address | Customer Print or I.D. Number for this ROM Program |
| City, State, and Zip Code | Device Marking Instruction (Unless otherwise instructed, <br> NS will always mark devices with Date Code, National <br> Part No., and ROM Code. Any additional marking should <br> be shown below.) |
| Person (Customer) NS Can Contact for <br> Technica! Questions | Customer Service Representative <br> Telephone Number |
| Sales Representative |  |

## INPUT MEDIUM

See following page for approved formats. Please check the medium you are using:Paper Tape2716 EPROM
2708 EPROM
$\qquad$ Total number of EPROMs

## OPTIONS FOR NSC830 ROM - I/O

Option $1=\square$

$$
\mathrm{CE}_{0} \text { Select, enter: } 0 \text { for } \mathrm{CE}_{0}
$$ 1 for $\mathrm{CE}_{0}$

Option $2=\square$
$C E_{1}$ IIOR Select, enter: 0 for IOR
1 for $\mathrm{CE}_{1}$
2 for $\mathrm{CE}_{1}$


Note 1: -1 part only available in $\mathrm{D}-1, \mathrm{~N}-1, \mathrm{D}-11, \mathrm{~N}-11, \mathrm{~V}-1, \mathrm{~V}-11$
Examples
NSC830XXX/N
NSC830XXX/E-4/A +

## Reliability Information (NSC830)

| Gate Count* | 2150 (min) |
| :--- | :--- |
|  | 2278 (max) |

Transistor Count* 8500 (min) 24,884 (max)
-Dependent on ROM program size.

## Ordering Information



## NSC858 Universal Asynchronous Receiver/Transmitter

## General Description

The NSC858 is a CMOS programmable Universal Asynchronous Receiver/Transmitter (UART) which includes a programmable baud rate generator on chip and is packaged in various 28 -pin packages. The chip, which is fabricated using microCMOS silicon gate technology, functions as a receiver, transmitter, and an input/output interface for your microcomputer system.

Parallel data from the CPU is converted to serial form by the transmitter, where it is shifted out in the standard asynchronous communication data format. Appropriate start, parity, and stop bits are added to the outgoing serial stream. Incoming serial data is converted to parallel form by the receiver. The incoming data is checked for errors (parity, overrun, framing or break interrupt) and then converted from serial to parallel for transfer to the CPU. Five pins on the chip are available for modem control functions or they can be used as general purpose I/O.
The NSC858 includes a programmable baud generator that is capable of dividing the timing reference clock input by divisors of 1 to $\left(2^{16}-1\right)$, and producing a $1 \mathrm{X}, 16 \mathrm{X}, 32 \mathrm{X}, 64 \mathrm{X}$ clock for driving the transmitter and/or receiver logic. Both the transmitter and receiver can either be driven by an external clock or the internal baud rate generator. The NSC858 has an interrupt system that can be tailored to the user's requirements. In addition to the CMOS power consumption levels there are hardware and software power down modes which further reduce power consumption levels.

## Features

- Asynchronous operation
- Maximum baud rate 256 K BPS (16X), 1M BPS (1X)
- Programmable baud rate generator
- Double buffered receiver and transmitter
- Independently configured receiver and transmitter - 5-, 6-, 7-, 8 -bit characters
- Odd, even, force high, force low, or no parity - 1, $11 / 2,2$ stop bits
- Five bits modem I/O or general purpose I/O (3 input, 2 output)
- Programmable auto enables for $\overline{\mathrm{CTS}}$ and $\overline{\mathrm{DCD}}$
- Local and remote loopback diagnostics
- False start bit detection
- Break condition detection and generation
- Program polled, or interrupt driven operation
- 8 maskable status conditions for receiver and transmitter interrupt
- 4 maskable status conditions for modem interrupt

■ Variable power supply ( $2.4 \mathrm{~V}-6.0 \mathrm{~V}$ )

- Low power consumption with software and hardware power down modes
- 8 -bit multiplexed address/data bus directly compatible with NSC800


## System Configuration



| Absolute Maximum Ratings (Note 1) |  |
| :--- | ---: |
| Storage Temperature | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Voltage on Any Pin with |  |
| Respect to Ground | -0.3 V to $\mathrm{V}_{\mathrm{CC}}+0.3 \mathrm{~V}$ |
| Maximum $\mathrm{V}_{\mathrm{Cc}}$ | 7 V |
| Power Dissipation | 1 W |
| Lead Temperature (Soldering, 10 seconds) | $300^{\circ} \mathrm{C}$ |

Operating Conditions $V_{C C}=5 V_{ \pm} 10 \%$
Ambient Temperature
Military
$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
Industrial
Commercial $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
$0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$

DC Electrical Characteristics $T_{A}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}, \mathrm{V}_{C C}=5 \mathrm{~V}_{ \pm} 10 \%$, $\mathrm{GND}=0 \mathrm{~V}$, unless otherwise specified.

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IH }}$ | Logical 1 Input Voltage |  | $0.7 \mathrm{~V}_{\text {cc }}$ |  | $V_{C C}$ | V |
| $\mathrm{V}_{\mathrm{IL}}$ | Logical 0 Input Voltage |  | 0 |  | 0.2 V CC | V |
| $\mathrm{V}_{\mathrm{HY}}$ | Hysteresis at RESET IN Input | $V_{C C}=5 \mathrm{~V}$ | 0.25 | 0.5 |  | V |
| $\mathrm{V}_{\mathrm{OH} 1}$ | Logical 1. Output Voltage | $\mathrm{I}_{\text {OUT }}=-1.0 \mathrm{~mA}$ | 2.4 |  |  | V |
| $\mathrm{V}_{\mathrm{OH} 2}$ | Logical 1 Output Voltage | I OUT $=-10 \mu \mathrm{~A}$ | $\mathrm{V}_{C C}-0.5$ |  |  | V |
| $\mathrm{V}_{\mathrm{OL} 1}$ | Logical 0 Output Voltage | $\mathrm{I}_{\mathrm{OL}}=2 \mathrm{~mA}$ | 0 |  | 0.4 | V |
| $\mathrm{V}_{\mathrm{OL} 2}$ | Logical 0 Output Voltage | $\mathrm{l}_{\text {OUT }}=10 \mu \mathrm{~A}$ | 0 |  | 0.1 | V |
| - ILL | Input Leakage Current | $0 \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ | -10.0 |  | 10.0 | $\mu \mathrm{A}$ |
| lOL | Output Leakage Current | $0 \leq V_{\text {IN }} \leq V_{\text {CC }}$ | -10.0 |  | 10.0 | $\mu \mathrm{A}$ |
| ICCA | Active Supply Current |  |  | 10 |  | mA |
| $I_{\text {HPD }}$ | Current Hardware Power Down | Pin $\overline{P D}=0$ |  | 100 |  | $\mu \mathrm{A}$ |
| $1_{\text {SPD }}$ | Current Software Power Down | Power Down Reg Bit $0=1$ |  | 200 |  | $\mu \mathrm{A}$ |
| ICO | Quiescent Current | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 100 |  | $\mu \mathrm{A}$ |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance |  |  | 6 | 10 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance |  |  | 8 | 12 | pF |
| $\mathrm{V}_{\mathrm{CC}}$ | Power Supply Voltage |  | 2.4 | 5 | 6 | V |

Note 1: Absolute Maximum Ratings indicate limits beyond which permanent damage may occur. Continuous operation at these limits is not intended and should be limited to those conditions specified under DC Electrical Characteristics.

AC Testing Input/Output Waveform


TLCW5593-3

AC Testing Load Circuit


AC Electrical Characteristics $\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}_{ \pm} 100 \%$; $\mathrm{GND}=\mathrm{OV}, \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF}$

| Symbol | Parameter | Test Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| BUS |  |  |  |  |  |  |
| $t_{\text {AS }}$ | Address 0-7 Set-Up Time |  | 40 | : |  | ns |
| $t_{\text {AH }}$ | Address 0-7 Hold Time |  | 30 |  |  | ns |
| $t_{\text {ALE }}$ | ALE Strobe Width (High) |  | 100 |  |  | ns |
| $t_{\text {ARW }}$ | ALE to Read or Write Strobe |  | 100 |  |  | ns |
| tcrw | Chip Enable to Read or Write |  | 100 |  |  | ns |
| $\mathrm{t}_{\mathrm{RD}}$ | Read Strobe Width |  | 250 | 375 |  | ns |
| $t_{\text {DDR }}$ | Data Delay from Read | $\mathrm{C}_{\mathrm{L}}=150 \mathrm{pF}$ |  | 180 | 200 | ns |
| $\mathrm{t}_{\text {RDD }}$ | Data Bus Disable | $C_{L}=150 \mathrm{pF}$ |  | 50 |  | ns |
| ${ }^{\text {t }} \mathrm{CH}$ | Chip Enable Hold After Read or Write | $\ldots$ | 100 |  |  | ns |
| $t_{\text {RWA }}$ | Read or Write to Next ALE |  | 100 |  |  | ns |
| $t_{\text {WR }}$ | Write Strobe Width |  | 200 | 250 |  | ns |
| $t_{\text {dS }}$ | Data Set-Up Time |  |  | 100 |  | ns |
| $t_{\text {DH }}$ | Data Hold Time |  |  | 100 |  | ns |
| MODEM |  |  |  |  |  |  |
| $t_{\text {MD }}$ | $\overline{\text { WR Command Reg. to Modem }}$ Outputs Delay | 150 pF Load |  | 180 |  | ns |
| ${ }^{\text {t }}$ IM | Delay to Set Interrupt from Modem Input | . |  | 200 |  | ns |
| $\mathrm{t}_{\text {RIM }}$ | Delay to Reset Modem Status Interrupt from $\overline{R D}$ |  |  | 240 |  | ns |
| ${ }_{\text {t }}^{\text {SMI }}$ | WR to Status Mask Reg., Delay to RTI |  |  | 220 |  | ns ${ }^{\text {- }}$ |

POWER DOWN

| tpcs | Power Down to All Clocks Stopped |  |  | 1 | 2 | $\mathrm{t}_{\mathrm{BIT}}+\mathrm{t}_{\mathrm{XC}}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }_{\text {PPCR }}$ | Power Down Removed to Clocks Running |  |  | 1 | 2 | $t_{\text {BIT }}+t_{\text {XC }}$ |
| $t_{\text {PXS }}$ | Power Down Removed to XTAL Oscillator Stable | When Using On Chip Inverter for Oscillator Circuit | . | 100 |  | ms |
| $t_{\text {PSE }}$ | Power Down Set-Up Before $\overline{\text { RD }}$ or $\overline{W R}$ Edge | , ' | 160 | 260 |  | ns |
| $t_{\text {EPI }}$ | $\overline{\mathrm{WR}}$ or $\overline{\mathrm{RD}}$ Edge Following $\overline{\mathrm{PD}}$ to Internal Signals | Enable or Disable |  | 100 |  | ns |

BAUD GENERATOR

| $\mathrm{t}_{\mathrm{XH}}$ | XTAL In High |  | 100 |  |  | ns |
| :---: | :--- | :--- | :--- | :--- | :---: | :---: |
| $\mathrm{t}_{\mathrm{XL}}$ | XTAL In Low |  | 100 |  |  | ns |
| $\mathrm{f}_{\mathrm{BRC}}$ | Baud Rate Clock Input <br> Frequency |  |  |  | 4.1 | MHz |
| $\mathrm{t}_{\mathrm{BD} 1}$ | Baud Out Delay $\div 1$ |  |  | 160 |  | ns |
| $\mathrm{t}_{\mathrm{BD} 2}$ | Baud Out Delay $\div 2$ |  |  | 200 |  | ns |
| $\mathrm{t}_{\mathrm{BD} 3}$ | Baud Out Delay $\div 3$ |  |  | 200 |  | ns |
| $\mathrm{f}_{\mathrm{BDN}}$ | Baud Out Delay $\div \mathrm{N}>3$ |  |  | 200 |  | ns |
| $\mathrm{t}_{\mathrm{XC}}$ | Baud Clock Cycle |  | 243 |  | ns |  |

AC Electrical Characteristics (Continued)

| Symbol | Parameter | Test Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TRANSMITTER |  |  |  |  |  |  |
| ${ }^{\text {T TCD }}$ | TXD Delay from $\overline{T x C}$ | External Clock |  | 220 |  | ns |
|  |  | Internal Clock |  | 140 |  | ns |
| ${ }_{\text {t }}^{\text {TXC }}$ | Cycle Time $\overline{\text { TxC }}$ | 16X, 32X, 64X Clock Factor | 243 |  |  | ns |
|  |  | $1 \times$ Clock Factor | 1000 |  |  | ns |
| $\mathrm{t}_{\text {TCH }}$ | TxC High |  | 100 |  |  | ns |
| ${ }_{\text {t }}^{\text {TCL }}$ | $\stackrel{\text { TxC Low }}{ }$ |  | 100 |  |  | ns |
| $t_{\text {HRI }}$ | $\overline{W R}$ TxHR to Reset TxBE $\overline{\text { RTI }}$ |  |  | 260 |  | ns |
| $\mathrm{t}_{\text {HTS }}$ | $\overline{\text { WR }}$ TxHR to TxD Start |  | 2 | 3 | 4 | ${ }_{\text {t }}$ IT |
| ${ }_{\text {t }}$ SI | Skew Start Bit to $\overline{\text { RTI }}$ |  | -100 | +20 | +120 | ns |
| $\mathrm{t}_{\text {ETS }}$ | Enable Tx to Start Bit |  | 3 | 4 | 5 | $\mathrm{t}_{\text {Bit }}$ |
| $\mathrm{t}_{\text {BIT }}{ }^{1}$ | One Bit Time | 1X | 1000 |  |  | ns |
|  |  | 16X | 3.88 |  |  | $\mu \mathrm{S}$ |
|  |  | 32 X | 7.77 |  |  | $\mu \mathrm{S}$ |
|  |  | 64X | 15.55 |  |  | $\mu \mathrm{S}$ |
| RECEIVER |  |  |  |  |  |  |
| $\mathrm{t}_{\mathrm{RS}}$ | RxD Set-Up | 1X Clock Factor |  | 160 |  | ns |
| $t_{\text {RH }}$ | RxD Hold | 1 X Clock Factor | . | 100 |  | ns |
| $t_{\text {RXC }}$ | Cycle Time $\overline{\mathrm{RxC}}$ | 16X, 32X, 64X Clock Factor | 243 |  |  | ns |
|  |  | 1X Clock Factor | 1000 | . |  | ns |
| $\mathrm{t}_{\text {RCH }}$ | $\overline{\mathrm{RxC}}$ High |  | 100 |  |  | ns |
| $\mathrm{t}_{\mathrm{RCL}}$ | $\overline{\mathrm{RxC}}$ Low |  | 100 |  |  | ns |
| $\mathrm{t}_{\text {RRI }}$ | $\overline{\mathrm{RD}}$ to Reset $\overline{\mathrm{RTI}}$ | 150 pF Load |  | 300 |  | ns |
| $\mathrm{t}_{\mathrm{BIT}}{ }^{1}$ | One Bit Time | 1X | 1000 |  |  | ns |
|  |  | 16X | 3.88 |  |  | $\mu \mathrm{S}$ |
|  |  | 32X | 7.77 |  |  | $\mu \mathrm{S}$ |
|  |  | 64X | 15.55 |  |  | $\mu \mathrm{S}$ |
| $t_{\text {ERS }}$ | Enable Rx to Correctly Detect Start Bit | All Clock Factors | 2 | 3 | 4 | $\mathrm{t}_{\mathrm{RXC}}$ |
| $\mathrm{t}_{\text {RNO }}$ | Read RxHR Before Next Data; No OE |  | 240 |  |  | ns |
| $t_{B 1}$ | $\overline{\mathrm{RxC}}$, Break to $\overline{\mathrm{RTI}}$ |  |  | 340 |  |  |
| $t_{\text {REI }}$ | Receiver Error Int |  |  | 1/2 Clock Factor |  | $t_{\text {RXC }}$ |
| $t_{\text {RDI }}$ | Receiver Ready Int |  |  | $\mathrm{t}_{\text {REI }}+\mathrm{t}_{\mathrm{i}}$ |  | $\mathrm{t}_{\mathrm{RXC}}$ |
| $\mathrm{t}_{\mathrm{RS} \text { I }}$ | $\overline{\mathrm{RxC}}$ to $\overline{\mathrm{RTI}}$ |  |  | 300 |  | ns |

RESET TIMING

| $t_{\text {MR }}$ | MR Pulse Width |  | 100 |  | ns |
| :--- | :--- | :--- | :--- | :--- | :---: |
| $t_{\text {RA }}$ | MR to ALE if Valid $\overline{W R}$ or <br> RD Cycle |  |  | 100 |  |

Note 1: $t_{\text {BIT }}=t_{T X C} \times$ Clock Factor (1, 16, 32, 64), transmitter
$t_{B i T}=t_{\mathrm{AXC}} \times$ Clock Factor $(1,16,32,64)$, receiver
$t_{\mathrm{BIT}}=\frac{1}{\text { Baud Rate }}$

## Timing Waveforms



Modem Timing



Baud Out Timing


Timing Waveforms (Continued)


Reset Timing


Timing Waveforms (Continued)


Timing Waveforms (Continued)
Receiver Timing (Continued)
Receiver Timing (Continued)



See NS Package D28C, J28B or N28B


## Block Diagram



## Functional Pin Description

## input signals

Master Reset (MR): active high, Pin 1. This Schmitt trigger input has a 0.5 V typical hysteresis. When high, the following registers are cleared: receiver mode, transmitter mode, global mode, R-T status (except for TxBE which is set to one), R-T status mask, modem mask, command (which disables receiver " $R x$ " and the transmitter "Tx"), power down, and receiver holding. In the modem status register, $\triangle C T S$, $\triangle D C D, \triangle D S R, B R K$ and $\triangle B R K$ are cleared.
Chip Enable (CE): active low, Pin 2. Chip enable must be low during a valid read or write pulse in order to select the device. Chip enable is not latched.
Read ( $\overline{\mathrm{RD}})$ : active low, Pin 3. When Read line is low while the chip is selected the CPU is able to read data or information from selected registers in the NSC858.
Write (WR): active low, Pin 4. When Write line is low while the chip is selected the CPU is able to write data or information to selected registers in the NSC858.

Address Latch Enable (ALE): negative edge sensitive, Pin 5. The negative edge (high to low) of ALE latches the address for the register select during a read or write operation.

Power Down ( $\overline{\mathrm{PD}}$ ): active low, Pin 17. When active disables all internal clocks, shuts off the oscillator, clears RxE, TxE, and break control bits in the command register. All other registers retain their data. Unlike software power down, $\overline{\mathrm{PD}}$ also disables the internal $A L E, \overline{C E}, \overline{R D}, \overline{W R}$ and address data paths for minimum power consumption. Registers cannot be accessed in hardware power down; they may be in software power down.

Receiver Data (RxD): Pin 21. Serial data input from the communications link (peripheral device, modem, or data set). Serial data is received least significant bit (LSB) first. "Mark" is high (1), "space" is low (0).
Data Carrier Detect ( $\overline{\mathrm{DCD}}$ ): active low, Pin 23. Can be used as a modem or general purpose input. When this modem input is low it indicates that the data carrier has been detected by the modem or data set. The $\overline{\mathrm{DCD}}$ signal is a modem control function input whose complement value can be tested by the CPU by reading bit 5 (DCD) of the modem status register. Bit 1 ( $\triangle D C D$ ) of the modem status register indicates whether the $\overline{\mathrm{DCD}}$ input has changed state since the previous reading of the modem status register. $\overline{D C D}$ can also be programmed to become an auto enable for the receiver. Note: Whenever the DCD bit of the modem

## Functional Pin Description (Continued)

status register changes state, an interrupt is generated if the $\triangle$ DCD mask and the DSCHG mask bits are set.

Clear to Send ( $\overline{\mathbf{C T S}}$ ): active low, Pin 26. Can be used as a modem or a general purpose input. The $\overline{\mathrm{CTS}}$ inputs complement can be tested by the CPU by reading bit 4 (CTS) of the modem status register. Bit 0 ( $\triangle C T S$ ) of the modem status register indicates whether the $\overline{\mathrm{CTS}}$ input has changed state since the previous reading of the modem status register. $\overline{\text { CTS }}$ can be programmed to automatically enable the transmitter. Note: Whenever the CTS bit of the modem status register changes state, an interrupt is generated if the $\Delta$ CTS mask and the DSCHG mask bits are set.
Data Set Ready ( $\overline{\mathrm{DSR}}$ ): active low, Pin 27. Can be used as a modem or a general purpose input. When this modem input is low it indicates that the modem or data set is ready to establish the communication link and transfer data with the NSC858. The $\overline{D S R}$ is a modem-control function input whose complement value can be tested by the CPU by reading bit 6 (DSR) of the modem status register. Bit 2 ( $\triangle \mathrm{DSR}$ ) of the modem status register indicates whether the (DSR) input has changed state since the previous reading of the modem status register. Note: Whenever the DSR bit of the modem status register changes state, an interrupt is generated if $\triangle$ DSR mask and the DSCHG mask bits are set.

Power ( $\mathrm{V}_{\mathrm{cc}}$ ): Pin 28. +5 V supply.
Ground (GND): Pin 14. Ground (OV) supply.

## OUTPUT SIGNALS

Transmit Data (TxD): Pin 19. Composite serial data output to the communication link (peripheral, modem or data set) least significant bit first. The TxD signal is set to the marking (logic 1) state upon a master reset. In hardware or software power down this pin will always be a one.
Receiver-Transmitter Interrupt ( $\overline{\mathrm{RTI}}$ ): active low, Pin 22. Goes low when any R-T status register bit and its corresponding mask bit are set. This bit can change states during either hardware or software power down due to a change in modem status information.
Request to Send ( $\overline{\mathrm{RTS}}$ ): active low, Pin 24. Can be used as a modem or a general purpose output. When this modem output is low it informs the modem or data set that the NSC858 is ready to transmit data. The RTS output or general purpose output signal can be set to an active low by programming bit 6 of the command register with a 1. The RTS signal is set high upon a master reset operation. During remote loopback $\overline{\text { RTS }}$ signal reflects the complement of bit 6 of the command register. During local loopback the $\overline{\mathrm{RTS}}$ signal is forced to its inactive state (high). $\overline{\mathrm{RTS}}$ cannot change states during hardware power down; it can during software power down.
Data Terminal Ready ( $\overline{\mathrm{DTR}}$ ): active low, Pin 25. Can be used as a modem or general purpose output. When this modem output is low it informs the modem or data set that the NSC858 is ready to communicate. The DTR output or the general purpose output signal can be set to an active low by programming bit 7 of the command register with a 1. The DTR signal is set high upon a master reset operation. During remote loopback DTR signal reflects the complement of bit 7 of the command register. During local loopback the DTR signal is forced to its inactive state (high). पTTR signal cannot change state during hardware power down; it can during software power down.

## INPUT/OUTPUT SIGNALS

Address/Data Bus (ADO-AD7): Pins 6-13. The multiplexed bidirectional address/data bus, AD0-AD7 pins, are in the high impedance state when the NSC858 is not selected or whenever it is in hardware power down. ADO-AD3 are latched on the trailing edge of ALE, providing the four address inputs. The rising edge of the $\overline{W R}$ input enables 8 bits to be written in, through AD0-AD7, to the addressed register. $\overline{\mathrm{RD}}$ input enables 8 bits to be read from a register out through AD0-AD7.

Transmitter Clock/Baud Rate Generator Output ( $\overline{\mathrm{TxC}} /$ BRGOUT): Pin 18. If the transmitter is programmed for an external clock, $\overline{T X C}$ is an input. If the transmitter is programmed for an internal clock, then the Baud Rate Generator is used for the transmitter, and it is output at $\overline{T X C} / B R G O U T$. In either case, $\overline{T X C} / B R G O U T$ signal is running at 1X, 16X, 32X, 64X the data rate, as selected by the clock factor. If this pin is used as an output it will be set to a zero ( 0 ) in both hardware and software power down.
Receiver Clock/Baud Rate Generator Output ( $\overline{\mathrm{RxC}}$ / BRGOUT): Pin 20. If the receiver is programmed for an external clock, RxC is an input. If the receiver is programmed for an internal clock, the Baud Rate Generator is used for the receiver, and it is output at $\overline{T x C} / B R G O U T$. In either case, $\overline{T x C} / B R G O U T$ signal is running at $1 \mathrm{X}, 16 \mathrm{X}$, $32 \mathrm{X}, 64 \mathrm{X}$, the data rate, as selected by the clock factor. If this pin is programmed as an output it will be set to one (1) in both hardware and software power down.
Crystal (XIN, XOUT): Pins 15, 16. These two pins connect the main timing reference. A crystal network can be connected across these two pins, or a square wave can be driven into XIN with XOUT left floating. In hardware and software power down XOUT is set to a 1 .

TABLE 1. Register Address Designations

| Address |  |  |  | Register | Read/ Write |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{A}_{3}$ | $\mathrm{A}_{2}$ | $\mathrm{A}_{1}$ | $\mathrm{A}_{0}$ |  |  |
| 0 | 0 | 0 | 0 | Rx Holding | R |
| 0 | 0 | 0 | 0 | Tx Holding | W |
| 0 | 0 | 0 | 1 | Receiver Mode | R/W |
| 0 | 0 | 1 | 0 | Transmitter Mode | R/W |
| 0 | 0 | 1 | 1 | Global Mode | R/W |
| 0 | 1 | 0 | 0 | Command | R/W |
| 0 | 1 | 0 | 1 | Baud Rate Generator Divisor Latch (Lower) | R/W |
| 0 | 1 | 1 | 0 | Baud Rate Generator Divisor Latch (Upper) | R/W |
| 0 | 1 | 1 | 1 | R-T Status Mask | R/W |
| 1 | 0 | 0 | 0 | R-T Status | R |
| 1 | 0 | 0 | 1 | Modem Status Mask | R/W |
| 1 | 0 | 1 | 0 | Modem Status | R |
| 1 | 0 | 1 | 1 | Power Down | R/W |
| 1 | 1 | 0 | 0 | Master Reset | W |

Note: Offset address OD, OE, OF are unused.

## Registers

The system programmer may access control of any of the NSC858 registers summarized in Table 1 via the CPU. These 8-bit registers are used to control NSC858 operation and to transmit and receive data.

## RECEIVER AND TRANSMITTER HOLDING REGISTER

A read to offset location 00 will access the Receiver holding register; a write will access the Transmitter holding register.

## RECEIVER MODE REGISTER

The system programmer specifies the data format of the receiver (which may differ from the transmitter) by programming the Receiver mode register at offset location "01." This read/write register programs the parity, bits/character, auto enable option, and clock source. When bit 6 of this register is set high the receiver will be enabled any time the $\overline{D C D}$ signal input is low (provided CRO $=1$ ). When bit 7 is set to a " 1 " the receiver clock source is the internal baud rate generator, and $\overline{\mathrm{RXC}}$ is then an output. After reset this register is set to " 00 ."

TABLE 2. Receiver Mode Register (Address " 01 '") (Bits RM0-7)


## TRANSMITTER MODE REGISTER

The system programmer specifies the data format of the transmitter (which may differ from the receiver) by programming the transmitter mode register at offset location " 02 ."

TABLE 3. Transmit Mode Register (Address " 02 ') (Bits TMO-7)


The transmitter mode register is similar in operation to the receiver mode register except for the addition of the Transmit Abort End Condition (TAEC). If this bit is set to a one when a request to disable the transmitter or send a break is pending then the data in the shift register and holding register will be transmitted prior to such action occurring. If TAEC equals 0 then the action will take place after the shift register has been emptied. When bit 6 of this register is set high the transmitter will be enabled any time the $\overline{\mathrm{CTS}}$ signal is low (provided CR1 = 1 ). When bit 7 is set to a " 1 " the transmitter clock source is the internal baud rate generator, and $\overline{\mathrm{TXC}}$ is then an output. After reset this register is set to " 00 ."

## GLOBAL MODE REGISTER

This register is used to program the number of stop bits and the clock factor for both the receiver and transmitter. Only the lower four bits of this register are used, the upper four can be programmed as don't cares and they will be read back as zeros. Programming the number of stop bits is for the transmitter only; the receiver always checks for one stop bit. If a 1 X clock factor with 1.5 stop bits is selected for the transmitter the number of stop bits will default to 1 . After reset this register is set to " 00 ."

TABLE 4. Global Mode Register (Address "03') (Bits GMO-3)


Bits 4-7 are don't care, read as 0s.

## COMMAND REGISTER

The Command register is an eight bit read/write register which is accessed at offset location "04." After reset the command register equals " 00 ."

TABLE 5. Command Register (Address " 04 ") (Bits CRO-7)


Bit 0: Receiver Enable, when set to a one the receiver is enabled. If auto enable for the receiver has been programmed then in addition to $C R O=1$, the $\overline{D C D}$ input must be low to enable receiver.
Bit 1: Transmitter Enable, when set to a one the transmitter is enabled. If auto enable for the transmitter is programmed then in addition to CR1 $=1$, the $\overline{C T S}$ input must be low to enable transmitter.

Bit 2: A zero selects local loopback and a one selects remote loopback.

Bit 3: A one enables either of the diagnostic modes selected in bit 2 of the command register.
Bits 4 and 5: Bits 4 and 5 of the command register are used to program the length of a transmitted break condition. A continuous break must be terminated by the CPU, but the 4 and 16 character length breaks are self clearing. (After the last break character has been sent, bits 4 and 5 will automatically be reset to 0 .) Break commands affect the status of bit 6 (TBK) of the R-T Status register (see R-T Status register). Break control bits are cleared by software or hardware power down.

Bits 6 and 7: These two bits control the status of the output pins $\overline{\mathrm{RTS}}$ (pin 24) and $\overline{\mathrm{DTR}}$ (pin 25) respectively. They may be used as modem control functions or be used as general purpose outputs. The output pins will always reflect the complement of the register bits.

## R-T STATUS REGISTER

This 8 -bit register contains status information of the NSC858 and therefore is a read only register at offset location "08." Each bit in this register can generate an interrupt ( $\overline{\text { RTII }}$ ). If any bit goes active high and its associated mask bit is set then the RTI will go low. $\overline{\text { RTI }}$ will be cleared when all unmasked R-T Status bits are cleared. Bits 0 and 1, receiver ready and transmitter empty are cleared by reading the receiver holding register or writing the transmitter holding register respectively. Bits 2 through 5, transmit underrun, receiver overrun, framing error, parity error are cleared by reading the R-T Status register. Bit two, transmitter underrun will occur when both the transmit holding register and the transmit shift register are empty.
Bit three, overrun error, will occur when the CPU does not read a character before the next one becomes available. Bit four, framing error, occurs when a valid stop bit is not detected. Bit 5 is set when a parity error is detected. Bits three, four and five are affected by receiver only.
Bit 6, Transmit Break (TBK) is set at the beginning of each break character during a break continuously command, or at the beginning of the final break character in a 4 or 16 character programmed break length. It is cleared by reading the R-T Status register. Bit 7, Data Set Change (DSCHG) will be set whenever any of the bits $0-3$ of the Modem Status register and their associated mask bit are set. Data Set Change bit is cleared by reading the Modem Status register or is masked off by writing " 0 " to all modem mask' register bits. After reset the R-T Status register equals ' 02 ', i.e. all bits except TXBE are reset to zero.

TABLE 6. R-T Status Register (Address "08') (Bits SRO-7)


## R-T STATUS MASK REGISTER (SM0-7)

This register is used in conjunction with the R-T Status register to enable or disable conditional interrupts. A one in any bit unmasks its associated bit in the R-T Status register, and allows it to generate an interrupt. The mask affects only the interrupt and not the R-T Status bits. This eight bit register is both read and writable at offset location "07." After reset it is set to " 0 " which disables all interrupts. Each bit in the R-T Status mask register is associated with that bit in the RT Status register (e.g., SMO is SRO's mask).

## MODEM STATUS

This eight bit read only register which is addressed at offset location "OA" contains modem or general purpose input and receiver break information.

TABLE 7. Modem Status Register (Address " $O A$ ') (Bits MSO-7)


Registers (Continued)
Each of the four status signals in this register also have an associated delta bit in this register. Each delta bit (bits MSO-3) will be set when its corresponding bit changes states. These four delta bits are cleared when the Modem Status register is read. If any of these four delta bits and associated mask bits are set they will force DSCHG (bit 7) of the R-T Status register high. Bits 4-6, CTS, DCD, DSR can be used as modem signals or general purpose inputs. In either case the value in the register represents the complements of the input pins $\overline{\mathrm{CTS}}$ (pin 26), $\overline{\mathrm{DCD}}$ (pin 23), and $\overline{\mathrm{DSR}}$ (pin 27). Bit 7 (BRK) when set to a one indicates that the receiver has detected a break condition. It is cleared when break terminates. After reset $\triangle C T S, \triangle D C D, \triangle D S R, \triangle B R K$ and BRK are cleared.

## MODEM MASK REGISTER (MM0-3)

This 4-bit read/write register, which is addressed at offset location "09," contains mask bits for the four delta bits of the Modem Status register (MS0-3). A one (" 1 ") in any of these bits and a one in the associated delta bit of the Modem Status register will set the DSCHG bit of the R-T Status register. Modem Mask bit 0 is associated with Modem Status bit 0, etc. The four (4) most significant bits of this register will read as zeros. After reset the register equals ' 00 '.

## POWER DOWN REGISTER (PDO)

This one bit register can both be read and written at offset location "0B." When bit zero is set to a one the NSC858 will be put into software power down. This disables the receiver and transmitter clocks, shuts off the baud rate generator and crystal oscillator, and clears the RxE, TXE, and break control bits in the command register. Registers on chip can still be accessed by the CPU during software power down. Bits 1 through 7 will always read as 0 .

## MASTER RESET REGISTER

This write only register is addressed at offset location " 0 C ." When writing to this register the data can be any value (don't cares). Resetting the NSC858 by way of the reset register is functionally identical to resetting it by the MR pin.

## BAUD RATE GENERATOR DIVISOR LATCH

These two 8 -bit read/write registers which are accessed at offset locations "05" (lower) and "06" (upper) are used to program the baud rate divisor. These registers are not affected by reset function and are powered up in a random state.

## Functional Description

programmable baud generator
The NSC858 contains a programmable Baud Generator that is capable of taking any clock input ( $D C$ to 4.1 MHz ) and dividing it by any divisor from 1 to $\left(2^{16}-1\right)$. The output frequency of the Baud Generator (available at $\overline{\mathrm{TxC}} / \mathrm{BRGOUT}$ or $\overline{\mathrm{RxC} / B R G O U T}$, if internal $\overline{\mathrm{TXC}}$ or $\overline{\mathrm{RxC}}$ is selected) is equal to the clock factor ( $1 \mathrm{X}, 16 \mathrm{X}, 32 \mathrm{X}, 64 \mathrm{X}$ ) times the baud rate. The divisor number is determined by the following equation:

$$
\text { divisor } \#=\frac{\text { Frequency Input }\left(f_{B R C}\right)}{[\text { Baud Rate } \times \text { Clock Factor }(1,16,32,64)]}
$$

Two 8-bit latches store the divisor in a 16-bit binary format. These Divisor Latches must be loaded during initialization in order to ensure desired operation of the Baud Generator. Upon loading either of the Divisor Latches, a 16-bit Baud counter is immediately loaded. This prevents long counts on initial load.

Tables 8 and 9 illustrate the use of the Baud Generator with crystal frequencies of 1.8432 MHz and 3.072 MHz respectively. For baud rates of 38400 and below, the error obtained is minimal. The accuracy of the desired baud rate is dependent on the crystal frequency chosen.

TABLE 8. Baud Rates Using 1.8432 MHz Crystal

| Desired <br> Baud Rate | Divisor Used <br> to Generate <br> $\mathbf{1 6 \times}$ Clock | Percent Error <br> Difference Between <br> Desired and Actual |
| :---: | :---: | :---: |
| 50 | 2304 | - |
| 75 | 1536 | - |
| 110 | 1047 | 0.026 |
| 134.5 | 857 | 0.058 |
| 150 | 768 | - |
| 300 | 384 | - |
| 600 | 192 | - |
| 1200 | 96 | - |
| 1800 | 64 | - |
| 2000 | 58 | 0.69 |
| 2400 | 48 | - |
| 3600 | 32 | - |
| 4800 | 24 | - |
| 7200 | 16 | - |
| 9600 | 12 | - |
| 19200 | 6 | - |
| 38400 | 3 | 2.86 |

Table 9. Baud Rates Using 3.072 MHz Crystal

| Desired <br> Baud Rate | Divisor Used <br> to Generate <br> $16 \times$ Clock | Percent Error <br> Difference Between <br> Desired and Actual |
| :---: | :---: | :---: |
| 50 | 3840 | - |
| 75 | 2560 | - |
| 110 | 1745 | 0.026 |
| 134.5 | 1428 | 0.034 |
| 150 | 1280 | - |
| 300 | 640 | - |
| 600 | 320 | - |
| 1200 | 160 | - |
| 1800 | 107 | 0.317 |
| 2000 | 96 | - |
| 2400 | 80 | - |
| 3600 | 53 | 0.628 |
| 4800 | 40 | - |
| 7200 | 27 | 1.23 |
| 9600 | 20 | - |
| 19200 | 10 | - |
| 38400 | 5 |  |

## Typical Clock Circuits



FIGURE 1. Typical Crystal Oscillator Network

## RECEIVER AND TRANSMITTER OPERATION

The NSC858 transmits and receives data in an asynchronous communications mode. The CPU must set up the appropriate mode of operation, number of bits per character, parity, number of stop bits, etc. Separate mode registers exist for the independent specification of receiver and transmitter operation. These independent specifications include parity, character length, and internal or external clock source. Only the Global Mode Register, which controls the number of stop bits and the clock factor, exercises common control over the receiver and transmitter (receiver looks for only one stop bit).

## TRANSMITTER OPERATION

The Transmitter Holding register is loaded by the CPU. To enable the transmitter, TxE must be set in the Command register. CTS must be low if the auto enable CTS bit is set in the Tx Mode register. The Transmitter Holding register is then parallel loaded into the Transmitter Shift register, and the start bit, parity bit and the specified number of stop bits are inserted. This serialized data is available at the TxD output pad, and changes on the rising edge of $\overline{T x C}$. The TxD

heceive format

SERIAL DATA INPUT (RxD)


TL/C/5593-24
Note: If character length is defined as 5,6 or 7 bits, the unused bits are set to "0."

FIGURE 2.
output remains in a mark (" 1 ") condition when no data is being transmitted, with the exception of sending a break ("0').
A break condition is initiated by writing either a continuous or specified length break request to the Command Register. A finite break specification of either 4 or 16 character lengths can be extended by re-writing the break command before the specified break length is completed. Each break character is transmitted as a start bit, logical zero data, logical zero parity (if specified) and logical zero stop bit(s). The number of data and stop bits, plus the presence of a parity bit are determined by the Transmitter and Global Mode registers. Thus, the total number of (all zero) bits in a break character is the same as that for data. The break is terminated by writing " 00 " to the Break Control bits in the Command Register. The Set Break bits in the Command register are always reset to " 00 " after the termination of the specified break transmission or if the transmitter is disabled during a break transmission. The TxD output will always return to a mark condition for at least one bit time before transmitting a character after a break condition. Data in the Transmitter Holding register, whether loaded before (on TAEC $=0$ ) or during the break will be transmitted after the break is terminated.

## Typical Clock Circuits

## RECEIVER OPERATION

The NSC858 receives serial data on the RxD input. To enable the receiver, $\overline{D C D}$ must be low if the $\overline{D C D}$ Auto Enable bit in the Receiver Mode register is set (" 1 "). RxE must be set in the Command register. RxD is sampled on the falling edge of RxC. If a high (" 1 ") to low (" 0 ") transition of RxD is detected, R×D is sampled again, for all except the 1 X clock factor, at $1 / 2$ of a bit time later. If $R \times D$ is still low, then a valid start bit has been received and character assembly proceeds. If RxD has returned high, then a valid start bit has not been received, and the search for a valid start bit continues. When a character has been assembled in the Receiver Shift Register and transferred to the Receiver Holding Register, the RxRDY bit (and any error bits that may have occurred) in the R-T Status register will be set and $\overline{\text { RTI }}$ will go low (if the proper mask bits are set). After the CPU reads the Receiver Holding register, the RxRDY will go low and the RTI will go inactive (" 1 ").
The receiver will detect a break condition on R×D if an all zero character with zero parity bit (if parity is specified) and a zero stop bit is received. For the break condition to terminate, R×D must be high for one half a bit time. If a break condition is detected, bits 3 and 7 in the Modem Status register ( $\Delta$ BRK and BRK respectively) will be set. Bit 3 ( $\Delta$ BRK) will then cause bit 7 (DSCHG) in the R-T Status register to be set which in turn forces RTI to an asserted state (" 0 "). These interrupts will occur only if the appropriate mask bits are set for the registers in question.

## PROGRAMMING THE NSC858

There are two distinct steps in programming the 858. During initialization, the modes, clocks, masks and commands are set up. Then, in operation, Modem I/O takes place, status is monitored, the receiver and transmitter are run as needed.

To initialize the 858, first pulse the MR line or write to the Master Reset register. Then, write to the following registers in any order, except for enabling the $R x$ and $T x$, which must be at the end of the set up procedure. The Global, Receiver and Transmitter Mode registers determine the modes for the Rx and Tx. These latter two registers often will have the same data byte written to them, but are kept independent for fiexibility. If the mode registers indicate that the receiver and/or the transmitter use an internal clock, then data (determined by the crystal frequency and desired bit time and clock factor) should be written to the upper and lower Baud Rate Generator Divisor Latches. The Modem Status Mask register enables Data Set change in R-T Status. If interrupts are required, the R-T Status Mask register allows $\overline{\mathrm{RTI}}$ to occur. Write to the Command register to enable the receiver and/or transmitter only when all else is set up.
In operation, the 858 can transmit, receive and handle I/O simultaneously. Modem outputs are written to at the Command register, while the inputs are read at the Modem Sta-
tus register. Data flow and errors are read at the R-T Status register. When serial data has been shifted in and assembled, the receiver is ready, and the word can be read at the Rx Holding register. When the transmitter buffer is empty, the Tx Holding register can be written to, and the word will be shifted out as serial asynchronous data.

Once the 858 is running, several options may be exercised. Masks can be changed at any time. The Rx and Tx are disabled or enabled, as needed, by writing to the Command register, or toggling the auto enable modem inputs (if used). Both the Rx and Tx should be disabled before either altering any mode or engaging a loopback diagnostic, and they can be re-enabled then or at a later time. Power down is allowed at any time except during loopback, although data may be lost if PD occurs in the middle of a word.
Thus, software for the NSC858 is of two types. The initialization routine is performed once. The operation routines, usually incorporating polling or interrupts, are then run continuously or on demand, depending upon the system or application.

## DIAGNOSTIC CAPABILITIES

The NSC858 offers both remote and local loopback diagnostic capabilities. These features are selected through the Command register.

## Local Loopback Mode (see Figure 3)

1. The transmitter output is internally connected to the receiver input.
2. $\overline{D T R}$ is connected to $\overline{D C D}$, and $\overline{R T S}$ is connected to $\overline{C T S}$. Both connections are made internally.
3. $\overline{T x C}$ is connected internally to $\overline{\mathrm{RxC}}$.
4. The DSR is internally held low (inactive).
5. The TXD, $\overline{D T R}$ and $\overline{R T S}$ outputs are held high.
6. The $\overline{C T S}, \overline{D C D}, \overline{D S R}$ and $\overline{R \times D}$ inputs are ignored.
7. Except as noted, all other Status, Mode and Command Register bits and interrupts retain their functions and settings.


FIGURE 3. Local Loopback

## Typical Clock Circuits (Coninued)

Remote Loopback Mode (see Figure 4)

1. The contents of the Receiver Holding Register, when RXRDY $=1$ indicates it is full, are transferred to the Transmitter Holding register, when TxBE $=1$ indicates it is empty. After this action, both RxRDY and TxBE are cleared.
2. $\overline{\mathrm{RxC}}$ is connected internally to $\overline{\mathrm{TxC}}$.
3. Setting the Remote Loopback Mode places all receiver and transmitter flags under control of the remote loop-
back sequencer. RxRDY and TxBE can be monitored to follow automatic remote loopback data flow, while OE and $T x U$ can indicate system problems.
4. The CPU can read the Receiver Holding register if desired, but this is not necessary. The CPU cannot load the Transmitter Holding Register.
5. Modem Status, all Mode and Command register bits retain their functions and interrupts are generated.


FIGURE 4. Remote Loopback

## Ordering Information

## NSC858XX

|  |
| :---: |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |

## Reliability Information

Gate Count 4280

Transistor Count 8450

# NSC888 <br> NSC800 Evaluation Board 



## Features

T NSC800 ${ }^{\text {TM }}$ 8-Bit microCMOS CPU
回 Executes Z80 $^{\text {™ }}$ Instruction Set

- 20 Programmable Parallel I/O Lines
- Two 16-Bit Programmable Counters/Timers

뭄 Powerful 2K x 8 Monitor Program

- Five Levels of Vectored Prioritized Interrupts
- RS232 Interface
- $1 \mathrm{~K} \times 8$ microCMOS RAM with Sockets for up to $4 \mathrm{~K} \times 8$ RAM
- Socket for additional 2K x 8, 2716 Compatible Memory Component
- Wire Wrap Area
- Edge Connectors for System Expansion
- Single-Step Operation Mode
- Fully Assembled and Tested


## Product Overview

The NSC888 is a self-contained microprocessor board which enables the user to quickly evaluate the performance and features of the NSC800 product family. This fully assembled, tested board requires only the addition of a $\pm 5 \mathrm{~V}$ supply and an RS232 interface cable to the users terminal to begin NSC800 evaluation.

A powerful system monitor is provided on the board which controls serial communications via the RS232 port. The monitor also includes command functions to load, execute and debug NSC800 programs.

The board includes an NSC800 CPU plus RAM, EPROM, I/O, Timers and interface components yet draws only 30 mA from the +5 V supply and 3 mA from the -5 V supply.

Although designed primarily as an assessment vehicle, the NSC888 can be readily programmed and adapted to a variety of uses. Wire wrap area is provided on-board for the user to build up additional circuitry or interfaces, thus tailoring this highperformance, low-power microprocessor board to meet individual needs.

## Functional Description

Figure 1 and Figure 2 provide information on the organization of the NSC888 board. Please refer to these figures for the following discussion.

## Central Processor

The powerful NSC800 is the central processor for the NSC888. It provides bus control, clock generation and extensive interrupt capability. Featuring a multiplicity of programmable registers and sophisticated addressing modes, the NSC800 executes the Z80 instruction set.

## Memory

- 128 bytes of RAM are provided by the NSC810 RAM-I/O-Timer and are used by the monitor program for the system stack.
- 1024 bytes of RAM are provided by two $1 \mathrm{~K} \times 4$ NMC6514's. Sockets are provided for six additional NMC6514's, for a total of 4 K bytes of RAM.
- A 2 K byte EPROM system monitor is provided onboard which includes facilities to load, execute and debug a users program.
- An additional EPROM socket is also on-board which accepts a 2 K byte 2716 compatible memory component.


## Input/Output

- Parallel I/O

The NSC888 provides 20 programmable parallel 1/O lines implemented using the 1/O ports of the NSC810 RAM-I/O-Timer. The port bits may be individually defined as input or output, and can also be written to or read from in bytes. The I/O lines are conveniently brought to a 50 contact edge connector for user interface.

- Serial I/O

An RS232 connector and accompanying support circuitry are provided on-board. Two I/O lines from the NSC810 RAM-I/O-Timer are used for the serial communications function, which is controlled exclusively by software. The baud rate is determined upon system initialization by the character bit rate from the users terminal. The maximum baud rate is 2400 baud.


FIGURE 1. NSC888 Functional Block Diagram

## Timers

The NSC888 provides two fully programmable binary 16-bit counters/timers utilizing the NSC810 RAM-I/O-Timer. These signals are also brought to the parallel I/O connector. Each timer may operate in any of six different modes:

- Event Counter
- Accumulative Timer
- Restartable Timer
- One Shot
- Square Wave
- Pulse Generator


## Connectors

- Parallel I/O

The parallel I/O lines and timer lines from the NSC810 RAM-1/O-Timer, plus interrupt lines from the CPU are brought to this 50 contact edge connector.

- System Bus

All NSC800 CPU lines except XIN are brought to this 86 contact edge connector. In addition, the -5 V line is also brought to the system bus connector.

- RS232

This connector is provided for system interface to the users terminal.

## Interrupts

The NSC888 utilizes the powerful interrupt processing capability of the NSC800 CPU. Interrupts are routed via a jumper matrix to the five interrupt inputs of the NSC800. Each input, which may be from the NSC810 I/O ports, NSC810 timers or off board via the system bus connector, generates a unique memory address (see Table 1). All interrupts with the exception of NMI can be masked via software. Interrupt lines are also brought to the parallel I/O connector.

Table 1.

| Interrupt Input | Memory <br> Address | Type | Priority |
| :---: | :---: | :---: | :---: |
| NMI | 0066H | Non-maskable | Highest |
| RSTA | 003CH | Maskable |  |
| RSTB | 0034H | Maskable |  |
| RSTC | 002CH | Maskable |  |
| INTR | $0038 \mathrm{H}^{*}$ | Maskable | Lowest |

*mode 1

## NSC888 FIRMWARE

The NSC888 system monitor is provided by a preprogrammed EPROM. This comprehensive monitor includes facilities to load, execute and debug programs. The monitor allows the user to examine and
modify any RAM memory location or CPU register. It permits the insertion of break points to facilitate debugging. Programs can be executed starting at any location. The commands supported by the NSC888 system monitor are as follows:

- B - Select a new baud rate
- D - Display memory
- F - Fill memory between ranges
- G - Execute program with break points
- H - Hexadecimal math routine
- J - Non-destructive memory test
- K - Store 16 -bit value in memory
- M - Move a block of data
- P - Put ASCII characters in memory
- Q - Query I/O ports
- S - Substitute and/or examine memory
- T - Type memory contents in ASCII
- V - Verify two blocks of data
- X - Examine or modify CPU registers
- Y - Memory search for string

These commands are fully explained in the NSC888 Hardware/Software Users Manual.

## Single Step/Power Save

The NSC888 provides a unique single-step mode, utilizing the Power Save input of the NSC800 CPU. This input, when activated, reduces CPU power consumption from 50 mW to only 25 mW . It also allows the user to single-step through a program, checking and modifying code. This function is controlled via a switch on the board.

## Specifications

| Microprocessor |  |
| :---: | :---: |
| CPU- | NSC800 |
| Data Word- | 8 bits |
| Instruction Word- | 8, 16, 24, 32 bits |
| Cycle Time- | $2.00 \mu \mathrm{~s}$ (minimum instruction time) |
| System Clock- | 2.00 MHz |
| Registers- | ```14 general purpose (8-bit) 2 index registers (16-bit) 1 stack pointer (16-bit) 1 program counter (16-bit)``` |
| Number of |  |
| Instructions- | 158 |
| Address |  |
| Capability- | 64K bytes |
| Memory |  |
| RAM- | 1152 bytes on-board plus sockets for an additional 3 K bytes |
| ROM/EPROMAccess Time- | Sockets for 4 K bytes on-board 625ns for opcode fetch |
|  | 875ns for memory read |
| Connectors |  |
| System Bus- | 86-pin double-sided card cage edge connector on 0.156 inch centers |

Parallel I/O-

Serial I/O-
Power
50-pin double-sided edge connector on 0.1 inch centers Recommended mating connector:
3M 3415-0001
AMP 2-86792-3
Standard RS232 connector
+5 V 30 mA (27C16 EPROM monitor) or $90 \mathrm{~mA}(2716$ EPROM monitor)
-5V 3mA

Order Information NSC888-

Documentation-

Includes CPU, 1152 bytes of RAM, sockets for additional 3 K bytes of RAM, 2 K byte monitor with additional socket for 2 K byte ROM/EPROM, 20 I/O lines, RS232 interface, wire wrap area.
The NSC888 Hardware/ Software Users Manual and NSC800 Microprocessor Family Handbook are shipped with the NSC888 Evaluation Board

| Height- | $6.75(17.15 \mathrm{~cm})$ |
| :--- | :--- |
| Width- | $7.85(19.94 \mathrm{~cm})$ |



FIGURE 2. NSC888 Evaluation Board

## Section 13 Development Systems Products

## Introduction

This section of the databook describes the various development tools available to design and develop micro-processor-based products. Support tools include software packages for applications software development -real-time emulators for fast and efficient hardware and software debugging peripherals packages (such as PROM programmers and printers) and, of course, powerful host systems to bring all of these support packages together.
National offers the STARPLEX $\|^{T M}$ and the SYS-16 ${ }^{T M}$ Development Systems. STARPLEX II allows the designer to develop 8-bit microprocessor-based products, while the SYS-16 allows the designer to develop NS $16000^{\text {TM }}$-based products. Appropriate packages for software development work are available for each of these host systems. Software packages for the STARPLEX II include 8-bit crossassemblers and compilers (such as the COPS ${ }^{\text {TM }}$ crossassembler for COP400 family microcontrollers), and PASCAL compilers for 8085 and NSC800 ${ }^{\text {TM }}$ microprocessors. Software for the SYS-16 includes PASCAL and C to support the NS16000 family. To debug the software in the hardware prototype, powerful real-time in-system emulators (ISEs) are available for the appropriate microprocessors.

## 㣘 National Semiconductor Integral In-System Emulator (ISE'M) Package



- Real-time emulation of 8-Bit microprocessors
- Full Support for 8085 Series, NSC800 ${ }^{\text {™ }}$ and Z80 Microprocessors
- Combined with an emulator board, will operate in any STARPLEX ${ }^{\text {TM }}$ STARPLEX II $^{\text {TM }}$ Development System
- An integral emulation system
- Hardware
- Processor independent
- 32 K byte mapped memory
- Two 32-bit breakpoint registers, each bit programmable
$-256 \times 40$-bit trace memory
- Memory mapping in 1 K byte increments
- 8 -bit user status cable for custom breakpoint and trace operations
- Real-time counter in microseconds up to 16 seconds.
- Software
- Host system resident command driver
- Host system resident mnemonic assembler and disassembler
- Coast after breakpoint provided with variable length and user-defined qualifications
- Easy to use - In-File for Automatic Test
- Consistent Commands
- Symbolic Debugger
- Full Access to STARPLEXI STARPLEX II Development Systems Facilities (e.g., access to STARPLEXI STARPLEX II Editor and other utility programs)
- Optional emulator packages to handle conversion from one target processor to another


## Product Overview

The Integral ISE consists of two logic boards in standard STARPLEXISTARPLEX 11 -configuration, one bus connector and a cable. In addition to this are manuals and user software. The two logic
boards provide all the necessary logic for breakpoints, tracing, and real-time memory mapping. Microprocessor emulation is isolated on a required
single optional target board containing all the logic needed to emulate the particular microprocessor. Together with any specified target processor, which is not part of the Integral ISE, the three boards can be installed in any STARPLEXJSTARPLEX II Development System. When installed directly in a STARPLEXISTARPLEX II Development System, the Integral ISE supports only single processor emulation.
(From this point on "STARPLEX" will signify "STARPLEXISTARPLEX II".)

There are three very important advantages to this approach to system emulation:
Economy is the prime advantage. The customer needs to purchase exactly what his application requires. For simple single processor applications, the user can install the Integral ISE directly into any STARPLEX Development System without being required to purchase an entire emulation chassis. Since the Trace and Mapped Memory boards are standard logic modules, the customer will require only one set of these boards in most applications, whereas he might have several different types of target modules. In this manner, the user would be allowed to change his target module set-ups for one processor to another quickly and conveniently without changes of any kind to the Trace and Mapped Memory boards.

Convenience is an obvious advantage. The user need only master one software package-a single host software driver program-which supports all the features of the Integral ISE and its entire set of compatible target boards. Specific characteristics of the emulated microprocessor which must be known by the driver program (e.g., register complement, word size, status bits, etc.) are recorded on a "target specific" diskette which is supplied with each different target board. The driver program upon initialization reads the target board status which identifies the target processor device type. This information together with the data contained on the "target specific" diskette allows the software driver to display data to the user in a syntax consistent with each processor type.
The Integral ISE software package is totally integrated into a STARPLEX Development System. All of the ease-of-use concepts that set the STARPLEX above other development systems are designed into the Integral ISE system.

The software is invoked with a single keystroke on a STARPLEX keyboard, as are all other STARPLEX system resources. A fill-in-the-blank menu appears on the CRT and prompts the user to select the microprocessor to be emulated. During the emulation process a portion of the CRT screen is reserved to inform the user of emulation status. This status information includes the type of microprocessor(s) selected for emulation, the state of the emulated microprocessor(s), breakpoint condition mask, and whether or not breakpoints are enabled.

Should the user wish to review the full range of the Integral ISE commands available he can call for "HELP"; the "HELP" key on a STARPLEX keyboard allows the user to display information describing the Integral ISE software functions.
Performance is the final advantage. Unlike other insystem emulators which are installed directly into a development system, National's Integral ISE does not have to compete with the system bus in order to attain real-time emulation, either mapped or unmapped. Even though the Trace and Mapped Memory boards are physically within the development system, they do not interface directly with the system bus. They interface only with the Target Board through a specialized high-speed emulation bus connector. Only the Target Board has the capability of interfacing to the system bus. The Mapped Memory board is dedicated to Integral ISE and does not occupy any STARPLEX Development System address space.

## Functional Description

## Support Various Microprocessors

The Integral ISE is a flexible solution for users who wish to prototype systems involving one or more types of microprocessors. By changing a target CPU board, Integral ISE can be used to emulate various different microprocessors such as the 8085 NSC800 and Z80 microprocessors.

## Powerful Debugging Capability

National Semiconductor's Integral ISE provides all the usual features of a powerful in-system emulator, plus many more that make it the most powerful unit available today. The usual features include: program loading from the host mass storage unit to the Integral ISE program memory; saving programs in the Integral ISE on the host system's mass storage med ium; memory examination and modification; register examination and modification. Some of the additional and more powerful characteristics include:

- Real-Time Emulation of the Target Microprocessor

Real-time emulation means that the target microprocessor is emulated in an applications system with the same hardware and software timing characteristics that the microprocessor chip will exhibit when it is plugged into the application system. Real-time emulation has been designed into the Integral ISE. Some design characteristics contributing to real-time emulation are:

- Separation of the Host Development System Function. Separation of Integral ISE from the host development is a major contribution to real-time emulation. Integral ISE uses a separate internal bus from the host system, thus
eliminating bus access conflicts between the emulation function and the host control functions. Its internal structure is optimized for microprocessor emulation, and is not compromised by some predefined architecture.
-System Clock Selection. In the early stages of the applications system checkout, where minor timing variations are more easily tolerated, the applications system designer may choose to run the emulator using the Integral ISE system clock. In the final checkout stages, where realtime emulation is much more critical, the designer may choose to run the emulator using the applicaton system's own clock. Integral ISE will support either mode of operation.
- Positioning of the Emulator Processor. Propagation delays in cables and buffers can contribute significant timing errors to the emulation process. For this reason, the emulation processor is located on a cable board only eight inches from the emulation plug to the applications system microprocessor socket. High-speed buffers are used to transmit signals between the emulation processor and the applications system.
-Emulation Processor Selection. Wherever possible an exact copy of the microprocessor being emulated is used as an emulation processor. For example, when an 8085 microprocessor is being emulated, an 8085 is used as the emulation processor. Instruction execution times and control signal timing are therefore identical to the timing that will be experienced in the final system.
- Breakpoint Conditions Provided for

Two breakpoint registers (BPC) can be defined on a 32-bit, maskable word. Each breakpoint register is specified by:
-16 bits of address
-8 bits of target CPU status
-8 bits of user hardware status
Each bit of the 32-bit breakpoint register mask may be specified to compare on " $\$$ " or " 0 ", or "don't care". The user can then specify a breakpoint to occur when any one of the following conditions is met:
-If BPC \#1 is met

- If BPC \# 2 is met
- If BPC \#1 or BPC \#2 is met
- If BPC\#1 is met after BPC\#2 is met
- If BPC \#2 is met after BPC \#1 is met

Integral ISE can also be told to "coast" after the breakpoint combination has been satisfied before suspending operation:

- Coast until $n$ more BPs are encountered
-Coast until $n$ more BPC \#1s are encountered
-Coast until $n$ more BPC \#2s are encountered
- Coast until $n$ more read cycles are encountered
-Coast until $n$ more write cycles are encountered
-Coast until $n$ more instruction fetches are encountered
- *Coast until $n$ more memory read cycles are encountered
- *Coast until $n$ more memory write cycles are encountered
- *Coast until $n$ more memory read or write cycles are encountered
- *Coast until $n$ more I/O read cycles are encountered
- *Coast until $n$ more I/O write cycles are encountered
-*Coast until $n$ more I/O read or write cycles . are encountered
- *Coast until $n$ more interrupt acknowledges
-*Coast until $n$ more serial input data
- *Coast until $n$ more serial output data
- Coast until $n$ more of all the above

Note: $0<n<256$; Those coast options preceded by a * are only available if the target micropracessor puts out the necessary status information.

There are five breakpoint (BP) combinations and sixteen "Coast" combinations, making a total of eighty total possible breakpoint conditions.

- Program Trace

Integral ISE maintains a constant record, in realtime, of the last 256 cycles performed by the target microprocessor. Forty bits of information are recorded for each cycle:
-16 bits of address
-8 bits of data
-8 bits of CPU status
-8 bits of user-defined status, via the 8 -bit status cable
The type of information recorded in the trace memory is selectable in thirteen ways:

- All write cycles only
- All read cycles only
- Instruction fetches only
-*Memory read cycles only
-*Memory write cycles only
-*Memory read or write cycles
- *l/O read cycles only
- */O write cycles only
- */O read or write cycles
-*Interrupt acknowledges
- *Serial input data only
- *Serial output data only
-All of the above
Note: Those options preceded by a * are only available if the target microprocessor puts out the necessary status information.

Integral ISE generates a Sync Pulse each time data is recorded in the trace memory.

## - Target Board Control Features

The target microprocessor will be placed in an inactive state at the end of the current instruction when one of the following conditions occurs:

- The user gives a halt-command to the given target
-A breakpoint is encountered
-The Integral ISE is in single-step mode
When a target is halted, the user may take any one or all of the following actions:
-Examine and change the target's registers, memory, or port
-Dump trace memory for examination
-Change emulation specifications
- Change memory map
- Flexible Memory Mapping

A 32 K mapped memory space is available for the Integral ISE. The applications program may be mapped into Integral ISE memory in 1 K blocks. These blocks need not be contiguous. The memory map may be specified and altered under program control, and any segment may be write protected. In addition, data may be copied from the applications system memory to the Integral ISE memory.

- Microsecond Timer

National Semiconductor's Integral ISE has a 16 second timer which counts in one-microsecond increments. The user may use this timer to measure the time elapsed between any two points of this program. The two points in the program must be defined through breakpoint conditions; the clock starts counting as breakpoint \#1 is encountered and stops when breakpoint condition \#2 is encountered.

- User Status Cable

Integral ISE provides the user with a six-foot cable carrying eight probes. The user may hook these probes anywhere in his system and treat the status of these points as part of his breakpoint word and trace a word.

## Convenient Software

Several tools are provided to make the Integral ISE a very convenient emulation system to use. Many of the debugging features available for software development, like symbolic debugging, are now available for system development.

- Symbolic Debugging

Programmers use symbols to reference program and data memory when writing programs, but they are usually required to use absolute hexadecimal addresses when referencing those locations during program debug. Integral ISE allows the designer to use those same symbols to reference program and data memory during program debug. A symbol table is generated when the program is first assembled or compiled in the host development system. That symbol table is passed to the driver program in the host system for use during the debugging operations. During debugging operations, symbols may be added or deleted, and symbol values may be redefined.

- In-Line Assembler

A one-pass line-by-line assembler is provided to allow modification of object code in the Integral ISE memory or the applications system memory without having to manually convert symbolic instructions to machine language. The in-line assembler accepts program modifications in the assembly language of the target microprocessor, assembles them, and inserts them into the object program at the locations specified by the system programmer.

- Disassembler

The disassembler reads specified segments of Integral ISE or applications system memory, disassembles them, and displays their contents in the assembly language mnemonics of the target microprocessor. This feature eliminates many of the tedious manual steps normally involved in application debug.

- Automatic Testing

The application system designer often wishes to perform a predefined sequence of tests on the system over a relatively long period of time. Integral ISE has an automatic testing mode whereby the designer may write a sequence of test steps in a language similar to BASIC, store those tests in the memory of the host system, and initiate the test sequence. Integral ISE will perform the tests in the specified sequence and, if requested, record the results on a disc or a hard copy device of the host system. Branching and conditional branching are also permitted in the test program. This feature is especially useful for rigorous proof that all parts of the applications system are in fact working, for detecting and documenting infrequent failures, and for performing "life" tests.

The list of predefined test sequences resides in a file created by using the Integral ISE software or the development system's Text Editor. Once the file is resident on disc, it can be retrieved; deleted, edited, etc., by the Integral ISE Software Package.
The following commands allow the user to perform automatic testing functions:

| DELETE | Deletes a range of lines from the test program. |
| :---: | :---: |
| EXECUTE | Executes the test program. |
| LIST | Lists the test program. |
| LOAD FAST INFILE | Loads the specified test program from disc. |
| SAVE FAST INFILE | Saves the test program on disc. |
| SCRATCH | Deletes the entire test program. |
| END | Directive to end test program and return control to command mode. |
| GOTO | Unconditional branch to another statement in test program. |


| IF | Conditional branch to another <br> statement in test program. |
| :--- | :--- |
| INPUT | Enables user to interact with test <br> program at run time to specify data <br> values. |
| PRINT | Prints number and string data on <br> console. |
| ERROR | Allows errors to occur during testing <br> without halting the test. |
| CALL | Passes control to a line in an INFILE <br> subroutine. |
| RETURN | Returns control from an INFILE <br> subroutine. |
| SET | Sets a specified INFILE parameter to |
| PARAMETER | a value. |

## Command Summary

Initialization and Setup Commands

CHANGE | Change target-specific system |
| :--- |
| configuration characteristics. |

HOLD Enables or disables hold timeout

INITIALIZE Causes a reset of the target board firmware and clears the work registers of the selected target processor.
LATCH Selects trigger for input validity from the user status cable.
LOCK Forces all target processors into "hold" state to allow power-down of user system.
RESET Indicates that the selected target processor registers are to be reset prior to the resumption of emulation.
NORESET Rescinds the RESET command.

RADIX Establishes the default input and display mode (binary, octal, decimal of hexadecimal).
WAIT Enables or disables wait timeout for the selected target processor.

## Memory MappIng/Demapping Control

MAP This command enables or disables use of ISE memory and allows copying betwen ISE and user memory.
GUARD
Write-protects any block of target I/O ports or memory.
UNGUARD Write-enables any block of target l/O ports of memory.

## Breakpoint Control

BREAK Suspends emulation when the specified break conditions are met in the target system.
TIME Displays the time interval between occurence of breakpoints $A$ and $B$, when $B$ occurs after A. .

## Emulation Commands

RUN Continues the system emulation until a break condition is satisfied.
STEP Continues the system emulation in single-step mode.

## Trace Control

TRACE
Selects target activity to be recorded into the trace memory.

## Memory/Register/Port Modification and Display Commands

| CHANGE | Replaces contents of memory <br> locations with new data values <br> or writes values to I/O ports. |
| :--- | :--- |
| DISPLAY | Displays portions of target <br> processor memory, register, I/O <br> port, or trace data. |
| MOVE | Transfers a region of memory <br> into another region. |
| SEARCH | Searches a range of memory <br> locations for a specified value <br> and displays the locations where <br> the value is found. |

Symbol Table and File Manipulation Commands
DELETE - Deletes the specified symbol(s) from the symbol table file.
LOAD Fetches an in-file program or load file from disk medium or opens a symbol table file.



FIGURE 1. Integral ISE Components Installation

## Order Information

(Includes One 32 K Byte Mapped Memory Board, One Trace Board, Cables, and One ISE TTL Status Cable Pod.)
$\begin{array}{ll}\text { For STARPLEX } & \text { Development Systems: } \\ \text { SPM-A13 } & \text { Integral In-System Emulator Package } \\ \text { SPM-A13-3 } & 8085 \text { Emulator Package } \\ \text { SPM-A13-4 } & \text { NSC800 Emulator Package } \\ \text { SPM-A13-7 } & \text { Z80 Emulator Package }\end{array}$
For STARPLEX II Development Systems:
SPM-90-A13 Integral In-System Emulator Package
SPM-90-A13-3 8085 Emulator Package

SPM-90-A13-4 NSC800 Emulator Package SPM-90-A13-7 Z80 Emulator Package

## Documentation

420305789-001 8080/8085 Macroassembler Software User's Manual
420306198-001 NSC800 Cross-Assembler Software User's Manual
420306240-001 8085 Integral ISE User's Manual 420306421-001 NSC800 Integral ISE User's Manual 420306692-001 Z80 Integral ISE User's Manual 420308101-001 80CX48 Integral ISE User's Manual


Integral ISE System Configuration
SPM-A13 with SPM-A13-X,
SPM-90-A13 with SPM-90-A13-X
(Total: 3 Boards and 2 Pods)

# MOLE ${ }^{\text {TM }}$ (Microcontroller <br> On Line Emulator) Development System 

## MOLE SYSTEM

A MOLE (Microcontroller On Line Emulator) system consists of three components: a MOLE Brain board, a MOLE Personality board, and the user's host CPU. This partitioning provides the microcontroller design engineer with a new concept in flexibility. As an example of this flexibility consider the latitude in choice of host CPU. The host CPU may be National Semiconductor's COP400-PDS, STARPLEX $1^{\text {TM }}$ or STARPLEX II ${ }^{\text {TM }}$, Intel's MDS 800 or INTELLEC $^{\text {TM }}$ Series II, or any other CPU operating under CP/M ${ }^{\oplus}$ even one of many inexpensive personal computers. Software provided by National Semiconductor will run under control of the host computer CP/M operating system.

Further flexibility is provided by the Personality board. This component tailors the system to the emulation of a single microcontroller family or device. For instance, one Personality board supports COPS ${ }^{\text {TM }}$ CMOS family, another, the NS455 Terminal Management Processor. These two boards support 21 microcontroller device types.
The Brain board is the pivotal component of the MOLE concept. In conjunction with a CRT terminal and Personality board it provides the user with a freestanding workstation for microcontroller emulation. It ties the system together by communicating with the host CPU, the Personality board and other Brain boards. Multiple Brain boards, tied to a common host, can function as emulators for individual projects where

each Brain board is a separate project workstation. They can also function as individual microcontroller emulators within a multicontroller system.
The flexibility of the MOLE concept allows the user to efficiently emulate a wide range of microcontrollers in any application environment.

The MOLE components have been selected to provide maximum utility. The host CPU contributes cost effective bulk storage and high speed processing. Disk editing and assembly operations are handled by the host CPU. The results are down loaded to the Brain board over the RS-232 link. The Brain/Personality board combination then provides full emulation capabilities.

The resident firmware allows the user to: display and alter memory in both hex and mnemonic format; initiate breakpoints, traces and timing on addresses or external events; examine and modify the internal resources of the microcontroller being emulated. Hardware and firmware are provided for programming EPROMs and EEROMs.

Once debugged, the code is transmitted via modem to National Semiconductor for use in creating the tooling required to manufacture the masked microcontroller part.
Thus the MOLE concept provides maximum flexibility to accommodate microcontroller selection and maximum utility for product development.


MOLE System Configuration

## MOLE BRAIN BOARD

The Brain board is the pivotal component of the MOLE concept. In conjunction with a CRT terminal and Personality board it provides the user with a freestanding workstation for microcontroller emulation. It ties the system together by communicating with the host CPU, a Personality board and other Brain boards. Multiple Brain boards, tied to a common host, can function as emulators for individual projects where each Brain board is a separate workstation. They can also function as individual microcontroller emulators within a multicontroller system.

The choice of host CPU is largely left to the user. The host CPU may be National Semiconductor's COP400-PDS, STARPLEX I or STARPLEX II, Intel's MDS800, INTELLEC Series II, or any other CPU operating under CP/M - even one of many inexpensive personal computers.
The MOLE Brain board uses a NSC800 ${ }^{\text {TM }}$ microprocessor with 64 K RAM and 32 K ROM. It has an EPROM/ EEROM programmer for on line changes in software. There are three RS-232 ports and a bus to connect the Brain to the MOLE Personality boards for actual emulation of software in the user's application system.

The RS-232 ports are used via the communication routine, in firmware, to interface with a host CPU and a user terminal, plus a printer or other MOLEs. This gives the user great utility during system development.
The bus allows the user access to the entire MOLE family of Personality boards. These Personality boards tailor the MOLE system to each specific microcontroller family. Thus the MOLE concept provides maximum flexibility to accommodate mirrocontroller selection and maximum utility for product development.


- Supports NSC's entire family of MOLE Personality boards
- Single 5V operation
- Ability to interface to a wide variety of host computers
- Full communication control with host computer, a modem or other MOLEs
- Three RS-232 ports
- Auto baud selection (110, 300, 600, 1200, 2400, 4800, 9600, 19200 baud)
- Mask data submission via modem
- Self diagnostics
- Program EPROMS

MM2716, NMC27C16
MM2732, NMC27C32
NMC2764

- Program EEROMS

NMC2816

## PHYSICAL SIZE <br> $10^{\prime \prime} \times 12^{\prime \prime}$

## POWER REQUIREMENTS

+5VDC @ 3.5A
+21 V or +25 V @ 50 mA
(Optional-required only for PROM programming)
WHAT P/N TO ORDER
MOLE-BRAIN
MOLE-BRAIN PACKAGE CONTAINS
MOLE Brain Board
MOLE Brain User's Manual
2 RS-232 Cables
Power Cable
Miscellaneous Hardware

MOLE Brain Board Block Diagram

## MOLE COPS CMOS FAMILY <br> PERSONALITY BOARD

The CMOS COPS Family Personality Board supports the emulation of the COP400 CMOS family of microcontrollers, specifically, the COP444C, COP445C, COP424C, COP425C, COP426C, COP410C, COP411C. The
Personality board allows the user to emulate the appropriate CMOS Microcontroller in the end system for fast development of the user's application software and hardware. The Personality Board consists of: a monitor in firmware; the hardware to control the operation of the microcontroller in the emulation system; and an In-System-Emulator cable to connect the emulator to the application system. The ISE ${ }^{\text {TM }}$ cable has the same pin configuration as the final masked part.

The Personality board monitor is contained in 32 K of ROM and is directly executable by the NSC800 microprocessor on the Brain board. The monitor commands will allow the user to execute the application software, examine internal registers and I/O, examine and change object code, execute time measurement and set trace or breakpoints.

The Personality board also contains shared memory (RAM) for application programs and the necessary hardware logic for trace and breakpoint operation.

As soon as the program is thoroughly tested, the code is sent via modem to National Semiconductor for use in creating the tooling required to manufacture the masked CMOS COPS production part.

The CMOS Personality board is only one of a family of Personality boards that tailor the MOLE system to a specific microcontroller family. Thus, the MOLE concept provides maximum flexibility in microcontroller selection and maximum utility for product development.


TLIDD/6T36.4

- Supports entire COPS CMOS family
- Single 5V operation
- Firmware monitor directly executed by Brain CPU
- Firmware diagnostics directly executed by Brain CPU
- 2 K bytes of shared memory
- 256 deep trace memory
- Eight external event inputs
- Trace on multiple addresses
- Trace on multiple address ranges
- Trace on external events
- Breakpoint on multiple addresses
- Breakpoint on multiple address ranges
- Breakpoint on external events
- List and alter shared memory
- Print and modify internal registers
- Singlestep
- Next-singlestep around subroutine calls
- Trigger output for logic analyzer
- Real time emulation

PHYSICAL SIZE
$12^{\prime \prime} \times 12^{\prime \prime}$
POWER REQUIREMENTS +5V @ 3.5A

WHAT P/N TO ORDER MOLE-COPS-PB001

MOLE-COPS-PB001 PACKAGE CONTAINS
MOLE CMOS COPS Personality Board
MOLE CMOS COPS PB Manual 3 Emulator Cables
Power Cable
Miscellaneous Hardware

## MOLE NS455 (TMP) <br> PERSONALITY BOARD

The NS455 Personality board allows the MOLE system to emulate the NS455 Terminal Management Processor. The Personality board consists of a firmware monitor, emulation hardware and an In -System-Emulator, ISE, cable. The ISE cable has the same pin out as the masked part and allows the Personality board to function within the application system.

- The NSC800 CMOS microprocessor, located on the Brain board, directly executes the 32 K of Personality board monitor firmware. The monitor allows execution of application software, examination and alteration of internal registers, examination and alteration of memory contents and setting of trace and breakpoints. The ISE cable connects these capabilities to the application system. Up to eight external events may be traced and stored in the 2 K deep trace memory. Multiple breakpoint and machine code unassembly commands are at the user's disposal.
Application programs of up to 8 K bytes in length may be executed from Personality board RAM or user system memory. Video display RAM also may be accessed from the Personality board ( 2 K bytes) or user system memory ( $64 \mathrm{~K} \times$ 16). Unique character sets may be displayed by accessing a high speed character font memory.
Once debugged, the code is transmitted via modem to National Semiconductor for use in creating the tooling required to manufacture the masked NS455 part.

The NS455 is only one of a family of Personality boards that tailor the MOLE system to a specific microcontroller or microcontroller family. Thus the MOLE concept provides maximum flexibility to accommodate microcontroller selection and maximum utility for product development.


TLIDD/6736.5

- Supports NS455 (TMP) microcontroller
- Single 5 V operation
- Firmware monitor directly executed by Brain CPU
- Firmware diagnostics directly executed by Brain CPU
- 8 K bytes of shared program memory
- 2 K bytes of video display memory
- 2 K bytes of character font memory
- 2048 deep trace memory
- Eight external event inputs
- Trace on multiple addresses
- Trace on multiple address ranges
- Trace on external events
- Breakpoint on multiple addresses
- Breakpoint on multiple address ranges
- Breakpoint on external events
- List and alter shared memory
- List and alter display memory
- List and alter character font memory
- Print and modify internal registers
- Singlestep
- Next-singlestep around subroutine calls
- Trigger output for logic analyżer
- Real time emulation


## PHYSICAL SIZE $12^{\prime \prime} \times 12^{\prime \prime}$

## POWER REQUIREMENTS

 +5V@4A
## WHAT P/N TO ORDER

 MOLE-TMP-PB001MOLE-TMP-PB001 PACKAGE CONTAINS
MOLE TMP Personality Board MOLE TMP PB User's Manual 1 Emulator Cable Power Cable Miscellaneous Hardware

MOLE NS455 (TMP) Personality Board Block Diagram

MOLE SOFTWARE
MOLE supports host software packages for CP/M based systems and COPS-PDS systems. These packages contain all the necessary software for fast and efficient program development. The basic package contains user's manual, target cross assembler, communication program and any microcontroller or host dependent utilities. Host software is supplied in the following disk formats: CP/M IBM-3740, CP/M Intel 8 in . single/double density and PDS-COPS. MOLE software is purchased separately from MOLE hardware.

## WHAT P/N TO ORDER FOR COPS DEVELOPMENT

Host Computer
PDS II
STARPLEXI
STARPLEXII
Intel MDS800-SD
INTELLEC II-SD Intel MDS800-DD

INTELLEC II-DD
IBM/3740 CP/M

Disk Format
COPS-PDS 8 in. single density 8 in. standard (IBM/3740) single density CP/M

Intel 8 in. single density CP/M
Intel 8 in. double density CP/M
8 in. standard (IBM/3740) single density CP/M

Order Code
MSFW-COPS-PDS MSFW-COPS-CPM

MṢFW-COPS-INT-S
MSFW-COPS-INT-D

MSFW-COPS-CPM

WHAT YOU GET
Each COP400 microcontroller package specifically contains:

- USER'S MANUAL
- DISKETTE containing:

| ASM400 | COP400-Series cross assembler |
| :--- | :--- |
| LINK | Code linkage utility (PDS only) |
| COMM | MOLE/Host communication program |
| HEXLM | Code conversion utility (CP/M only) |
| LMHEX | Code conversion utility (CP/M only) |
| MASKTR | ROM, OPTION transmittal/checking program (PDS only) |

## WHAT P/N TO ORDER FOR NS455 DEVELOPMENT

To select NS455 microcontroller development package for your system locate the required disk format and use the adjacent ordering code.

| Host Computer | Disk Format | Order Code |
| :---: | :---: | :---: |
| STARPLEX I | 8 in . standard (IBM/3740) single density CP/M | MSFW-TMP-CPM |
| STARPLEX II |  |  |
| Intel MDS-SD | Intel 8 in. single density CP/M | MSFW-TMP-INT-S |
| Intel MDS-DD | Intel 8 in. double density CP/M | MSFW-TMP-INT-D |
| IBM/3740 CP/M | 8 in . standard (IBM/3740) single density CP/M | MSFW-TMP-CPM |

WHAT YOU GET
Each NS455 microcontroller package contains:

- USER'S MANUAL
- DISKETTE containing:

ASM455
NS455 series cross assembler MOLE/Host communication program
HEXLM Code conversion utility
LMHEX Code conversion utility FONT Character font building utility

## NS455 DEMONSTRATION BOARD

The NS455 Demo Board typifies the type of minimum CRT data terminal system possible with a masked NS455 Terminal Management Processor. With the addition of a video monitor, ASCII encoded keyboard and power supply one has a complete data terminal. Alternatively one may write his own program and have the NS 455 execute it by going external for program memory.
Through the many Escape sequences programmed into the chip, a user has complete control over terminal operation. In addition, the many cursor and character attribute display options available may be easily evaluated.


TL/DD/6736.6

TMP Demo Board Block Diagram

## PART NUMBERS

The TMP (Terminal Management Processor) boards can be ordered by requesting the following part numbers:

## TMP-DEMO-12

(for $5 \times 7$ character font -12 MHz bandwidth)
TMP-DEMO-18
(for $7 \times 9$ character font- 18 MHz bandwidth)
CONTAINS:
Demo Board
NS455-Series Data Sheet
Demo Board Operating Manual

## FEATURES

- Internal masked ROM or external EPROM program execution
- 80 Column $\times 25$ Row display
- $5 \times 7$ characters with 2 level descenders
- 12 MHz video bandwidth
- BALL or Composite Video Output.
- $50 / 60 \mathrm{~Hz}$ operation
- RS232C Serial Interface with Full Duplex 110-19.2K BAUD
- Status Line Display
- 24 Escape Sequences
- 15 Control Sequences


TL/DD/6736.7
TMP Demo Board

# 気 National Semiconductor NSC800 ${ }^{\text {m }}$ Emulator Package 



- Real-Time In-System Emulation of NSC800 Microprocessor
- Supports Two Modes of Operation
- Program Development
- Single Processor Emulation


## a Plugs Directly Into Any STARPLEX ${ }^{\text {TM } / ~}$ STARPLEX II ${ }^{\text {TM }}$ Development System

## Product Overview

National's NSC800 Emulator Package gives the designer of NSC800 based systems the kind of sophisticated tool required for efficient microcomputer development. The NSC800 Emulator Package, in conjunction with the Integral ISE ${ }^{\text {TM }}$ Package and the STARPLEX/STARPLEX II Development System, provides capabilities that up to now have not been available in this type of instrument.
National's Integral ISE Package is installed directly in any STARPLEX/STARPLEX II Development System. This package consists of two logic boards (TRACE logic and MAPPED MEMORY). These two logic boards provide the user with 32 K bytes tracing and memory mapping. These resources are available for the emulation of any processor since the individual emulation packages are the only components dedicated to particular processors. This approach simplifies changing processors since the user needn't learn a new ISE ${ }^{\text {TM }}$ language each time he changes emulation packages.

The NSC800 Emulator Package provides the physical and electrical interface between the Integral ISE package, the STARPLEX Development System and an NSC800 based system undergoing development. When installed in a STARPLEX Development System, it connects to the User's System via the Cable Pod and a 40 -pin plug to the system under development. In this configuration, the entire system supports two mode's of operation. These modes are program development and single processor emulation.

The program development mode permits the user to develop and debug his software even though he has no prototype hardware available. The emulator package provides the clocks and memory necessary for this task. During emulation of a single processor, the user's hardware provides the actual clock signal thus forcing the entire Integral ISE system to operate at the actual clock rate of the user's system.

Loading Information for 40-Pin Connector

| Pin No. | Output Load (mA) |  | Input Load ( $\mu \mathrm{A}$ ) |  | Time Delay (TD) Between NSC800 \& 40 Pin Plug | Mnemonic |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | $\mathrm{V}_{\mathrm{OH}}=\mathrm{IOH}$ | $\mathrm{V}_{\mathrm{OL}}=1 \mathrm{loL}$ | $V_{1 H}=I_{\text {IH }}$ | $V_{\text {IL }}=I_{\text {IL }}$ |  |  |
| 1 | -. 95 | 1.6 | - | - | 0 | $\mathrm{A}_{8}$ |
| 2 | -. 95 | 1.6 | - | - | 0 | $\mathrm{Ag}_{9}$ |
| 3 | -. 95 | 1.6 | - | - | 0 | $\mathrm{A}_{10}$ |
| 4 | -. 95 | 1.6 | - | - | 0 | $\mathrm{A}_{11}$ |
| 5 | -. 95 | 1.6 | - | - | 0 | $\mathrm{A}_{12}$ |
| 6 | -. 95 | 1.6 | - | - | 0 | $\mathrm{A}_{13}$ |
| 7 | -. 95 | 1.6 | - | - | 0 | $\mathrm{A}_{14}$ |
| 8 | -. 95 | 1.6 | - | - | 0 | $\mathrm{A}_{15}$ |
| 9 | -. 95 | 1.6 | - | - | 0 | CLK |
| 10 | - | - | - | - | - | X ${ }_{\text {OUt }}$ |
| 11 | - | - | - | - | 0 | XiN |
| 12 | -10 | 48 | 80 | -250 | 27 ns | $A D_{0}$ |
| 13 | -10 | 48 | 80 | -250 | 27 ns | $A D_{1}$ |
| 14 | -10 | 48 | 80 | -250 | 27 ns | $A D$ |
| 15 | -10 | 48 | 80 | -250 | 27 ns | $\mathrm{AD}_{3}$ |
| 16 | -10 | 48 | 80 | -250 | 27 ns | $\mathrm{AD}_{4}$ |
| 17 | -10 | 48 | 80 | -250 | 27 ns | $A D_{5}$ |
| 18 | -10 | 48 | 80 | -250. | 27 ns | $\mathrm{AD}_{6}$ |
| 19 | -10 | 48 | 80 | -250 | 27 ns | $\mathrm{AD}_{7}$ |
| 20 | - | - | - | - | - | GND |
| 21 | - | - | 20 | -200 | 38 ns | NMI |
| 22 | - | - | 20 | -200 | 38 ns | RSTA |
| 23 | - | - | 20 | -200 | 38 ns | RSTB |
| 24 | - | - | 20 | -200 | 38 ns | RSTC |
| 25 | - | - | 20 | -200 | 38 ns | INTR |
| 26 | -. 96 | 1.6 | - | - | 0 | INTA |
| 27 | -. 96 | 1.6 | - | - | 0 | $\mathrm{S}_{1}$ |
| 28 | -. 96 | 1.6 | - | - | 0 | RFSH |
| 29 | -. 95 | 1.6 | - | - | 0 |  |
| 30 | -. 95 | 1.6 | - | - | 0 | ALE |
| 31 | -15 | 64 | - | - | 9 ns | WR |
| 32 | -15 | 64 | - | - | 9 ns | $\frac{\overline{R D}}{\text { AESET }}$ |
| 33 | - | - | 50 | -400 | 38 ns | RESETIN |
| 34 | -. 95 | 1.6 | - | - | 0 | 10/M |
| 35 | -. 98 | 1.8 | - | - | 0 | BACK |
| 36 | - | - | 20 | -200 | 43 ns | BREQ |
| 37 | -. 96 | 1.6 | - | - | 22 ns | RESET OUT |
| 38 39 | - | - | 50 | -400 | 30 ns | WAIT |
| 39 40 | - | - | $\stackrel{20}{*}$ | $-200$ | 0 | PS $\mathrm{V}_{\mathrm{CC}}$ |

$* V_{C C}(6)+5 \mathrm{I}_{\mathrm{CC}}=1 \mathrm{~mA}$ max.


## Specifications



Trace Board
Height - 6.75 in . ( 17.75 cm .)
Width - 12.00 in . ( 30.48 cm .)
Depth - $0.50 \mathrm{in} .(1.27 \mathrm{~cm}$.)
Cables
Target Board Cables -
72.0 in ( 6 ft .)

Cable-Board/User Cables 15.0 in ( 1 ft .3 in .)

Approximate overall length from STARPLEX base module to the 40 -pin connector-96in. (8 ft.)

## Prerequisites

Any STARPLEXISTARPLEX II Development System and Integral In-System Emulator Package (SPM-A13, SPM-90-A13)

## Order Information

(Includes Target Board, Lightweight Plastic Cable Pod, Cables, Software for ISE Host Driver and NSC800 Display Charge for Mnemonic Assembly and Disassembly. SPM-A13-4 also includes NSC800 Cross-Assembler Software.)
For STARPLEX Development Systems:
SPM-A13 Integral In-System Emulator Package
SPM-A13-4 NSC800 (5V) Emulator Package
For STARPLEX II Development Systems:
SPM-90-A13 Integral In-System Emulator Package
SPM-90-A13-4 NSC800 Emulator Package

## Documentation

420306198-001 NSC800 Assembler Software User's Manual ${ }^{1}$
420306241-001 Integral In-System Emulator (NSC800) User's Manual ${ }^{2}$

1. Included with SPM-A13-4 not SPM-90-A13-4.
2. Included with both SPM-A13-4 and SPM-90-A13-4.

# PASCAL <br> PASCAL High Level Language Compiler For STARPLEX IITM Development Systems 



## - Executes On All STARPLEX II Development Systems

回 Compatible With Existing ISO Standard PASCAL
mighly Portable And Extended Source
Programs
$\pm$ Code Generation For 8080/8085 and NSC800™/Z80 Microprocessors

- Relocatable And Linkable Object Code Output
- Reentrant Procedures as Specified by User
- Extensions For Easy Hardware Access Via High Level Statements (Absolute Addresses and Input/Output Ports)


## Product Description

PASCAL is a high level language compiler designed for STARPLEX II Development Systems. Available in two versions, this highly efficient and powerful compiler generates relocatable object code for 8080/ 8085 and NSC800/Z80 microprocessors.-
PASCAL has proven to be one of the most popular, effective and powerful program development tools available today. With STARPLEX II PASCAL, programmer productivity is greatly improved because the programmer can concentrate on system development rather than all the details of assembly languages. Since PASCAL uses data structures that are very close to typical microprocessor architectures, it allows for efficient use of the machine. PASCAL programs are efficiently converted to assem-
bly language instructions thus requiring fewer statements. Software development and maintenance costs are significantly reduced.
Free form PASCAL source programs are efficiently and effectively converted into 8080/8085 and NSC800/Z80 assembly language instructions. A given program, when written in PASCAL, requires much fewer statements than would the equivalent program written in assembly language. Thus, software development and maintenance costs are significantly reduced due to the block oriented structure that results naturally from the use of PASCAL. User programming conventions and structured programming techniques are easily accommodated by the free form source statements of PASCAL.

## Functional Description

The STARPLEX II PASCAL compiler is a system program which accepts PASCAL language source modules and produces linkable object modules. Object modules may be linked to form executable PASCAL programs. The STARPLEX II PASCAL compiler is compatible with the International Standards Organization (ISO) standard and has extensions to facilitate access to and manipulation of machine data structures. Code generated by the STARPLEX II PASCAL compiler is native machine code, rather than the intermediate p -code found in other microcomputer PASCAL compilers. The execution speed of programs compiled to machine code is much faster than those complied to p -code, thus maintaining the programming advantages of a high-level language without sacrificing execution speed.
The STARPLEX II PASCAL compiler invocation is similar to that of other STARPLEX II software. In many cases, no changes to existing PASCAL programs are required. STARPLEX II PASCAL has a number of extensions which may be incorporated into existing PASCAL programs to make it faster, smaller, and easier to debug. In many cases, because of STARPLEX II PASCAL's many low-level escapes to the machine level, programs written in STARPLEX II PASCAL can be comparable in speed to programs written in assembly language.
The STARPLEX II PASCAL compiler reads source files containing PASCAL source modules and produces:

- a linkable object module containing object code,
- a listing of the STARPLEX II PASCAL source statements,
- a listing of syntax and semantic errors and warning messages,
- an optional listing of object code in assembly language mnemonics.
Compilation is one step in the formation of an executable PASCAL program. The formation of a complete program involves the following steps:
- Writing the PASCAL "Source Modules" using the TEXT EDITOR.
- Compiling the source files to produce linkable "Object Modules".
- Linking the object modules to create an executable PASCAL "Load Module".
When the source module(s) have been created using the STARPLEX II TEXT EDITOR, choose the correct PASCAL diskette for the type of compilation desired. The 8080/8085 version of the PASCAL compiler can generate code that can be used for an 8080 or 8085 based system, while the NSC800 version of the PASCAL compiler can generate code that can be used for an NSC800 or Z80 based systems.


## Extensions

As stated before, the STARPLEX II PASCAL provides many extensions to the ISO standard PASCAL. The following is an overview of the extensions.

1. Direct files: To enhance standard PASCAL's file capabilities, direct (random access) files are implemented, and accessed with the SEEK procedure.
2. Variable-length strings: A special variable-length string type called the LSTRING is implemented in STARPLEX II•PASCAL to overcome standard PASCAL's inadequate string-handling capabilities. Special predeclared procedures and functions are available to facilitate use of the feature.
3. Super arrays: A special variable-length array declaration permits both passing arrays of different lengths to a reference parameter, as well as dynamic allocation of arrays of difference lengths.
4. BYTE/WORD types: Predeclared BYTE (0-255) and WORD ( $0-65535$ ) types are available to facilitate programming at the system level.
5. String reads: Strings can be read as structures rather than character by character as with the standard procedures READ and READLN.
6. Nondecimal numbering: Hexadecimal, octal, and binary numbering are allowed to facilitate programming at the byte and bit level.
7. Address types (segmented and unsegmented): A special address type is implemented to allow manipulation of actual machine addresses.
8. Interface to assembly language: PUBLIC and EXTERN procedures, functions and variables are implemented to allow for low-level interfacing to assembly language and library routines.
9. Separate compliation: MODULES are implemented to allow portions of a program to be compiled at saparate times.
10. VALUE section: Variables in a program can be given initial constant values in the VALUE section of a program.
11. Structured function return values: Functions can return values of a structured type, as well as values of simple type.
12. Support for interactive files: A special internal mechanism called "lazy evaluation" allows normal interactive input from terminals.
13. OTHERWISE in CASE statements: An OTHERWISE clause can be used in CASE statements to avoid explicitly specifying each case constant.
14. STATIC attribute for variables: Variables can be given the STATIC attribute to indicate that they are allocated at a fixed location in memory rather than on the stack.
15. ORIGIN attributes: Variables, procedures, and functions can be given the ORIGIN attribute to indicate their absolute location in memory.
16. Underscores in identifiers: Identifiers may contain underscores to improve their readability.

## User Interface

## Listings

The PASCAL compiler can provide, upon request, source and object listings. Diagnostics will be provided, regardless of list options.
Source listings will include statement numbers with corresponding source statements.
Object listings will show line number with corresponding object code (pseudo-assembly language) as well as relative memory locations and statistics (e.g., resources used) for the compilation.

## Diagnostic Messages

Each error and warning flag contains a code number and a brief message. The code number indicates where in the list of error messages, a detailed explanation of that particular error or warning can be found. The brief message indicates an overview explanation of the incorrect condition detected.

## Code Generation and Optimization

The STARPLEX II PASCAL compiler handles local optimizations: basic block optimization, competent register allocation, special casing for common constructs, some strength reduction, removal of dead code and of branch-around-branch. This produces smaller, faster and efficient object code.

Predefined Procedures and Functions for Run-Time Support
A number of predefined procedures and functions are included in the PASCAL compiler library which the user can use to facilitate his programming. These procedures and functions perform I/O, data allocation, arithmetic, string, and system operations. The procedures and functions are divided into the following categories:

- I/O routines
- Dynamic allocation routines
- Mathematic routines
- String routines
- Manipulation routines
- Library management routines

While the Library procedures and functions must be declared EXTERN, all the other functions and procedures are predeclared and hence do not have to be declared in the user's program. The use of these procedures and functions therefore do not require extra statement lines in the program itself.

## Example of a PASCAL Program

                                    07/22/82
                            NSC Starplex-II Pascal - version 2.06 - 7/82
    PROGRAM shellsort (input, output);
CONST
maxlength = 1000;
TYPE
index = l .. maxlength;
rowtype = ARRAY [index] OF integer;
VAR
inrow : rowtype;
count : 0 .. maxlength;
ix : index;
PROCEDURE sort (VAR row : rowtype; length : index);
VAR
jump, m, n : index;
temp : integer;
alldone : boolean;
BEGIN
jump := length;
WHILE jump > 1 DO
BEGIN
jump := jump DIV 2;
REPEAT
alldone := true;
FOR m := l TO length - jump DO
BEGIN
n := m + jump;
IF row[m]> row[n]
THEN
BEGIN
temp := row[m];
row[m] := row[n];
row[n] := temp;
alldone := false;
END;
END; (* for *)
UNTIL alldone;
END; (* while *)
END; (* sort *)
BEGIN (* main program *)
count := 0;
read(inrow[count + l]);
WHILE NOT eof DO;
BEGIN
count := count + 1;

```
```

procedure / function: SORT

```
    ** 0001 DB 01 ; level
    ** 0002" CALL RENGQQ
    ** 0005" DW 0004, 0014 ; return displacement, frame length
L18:
    ** 0009" CALL LSAGQQ
    ** 000C" <B> 0002
    ** 000D" PUSH HL
    ** 000E" LD HL,0100
    ** 0011" PUSH HL
    ** 0012" LD HL,E803
    ** 0015" PUSH HL
    ** 0016" CALL RCIEQQ
    ** 0019" CALL ASAGQQ
    ** 001C" <B> 0008
L19:
I4:
    ** OO1D" CALL LSAGQQ
    ** 0020" <B> 0008
    ** 0021" LD DE,FEFF
    ** 0024" LD A,H
    ** 0025" ADD A,A
    ** 0026" JP C,I5
    ** 0029* ADD HL,DE
    ** 002A" JP NC,I5
L21:
    ** 002D" LD DE,0100
    ** 0030" CALL LSAGQQ
    ** \(0033^{\text {" }}\) <B> 0008
    ** 0034" CALL SRDGQQ
    ** 0037" PUSH HL
    ** 0038 LD HL, 0100
    ** 003B" PUSH HL

\section*{Example of a PASCAL Program (Cont'd)}
\begin{tabular}{lll} 
** 003C" & LD & HL, E803 \\
** 003F" & PUSH & HL \\
** 0040" & CALL & RCIEQQ \\
** 0043" & CALL & ASAGQQ \\
** 0046" & <B> & 0008
\end{tabular}

L22:
I8:
L23:
** 0047" LD \({ }^{\text {n }}\) HL,0100
** 004A" CALL ASGGQQ
** 004D" <B> 0010
L24:
** 004E" CALL LSBGQQ
** 0051" <B> 0002
** 0052" CALL LSAGQQ
** 0055" <B> 0008
** 0056" CALL SVBGQQ
** 0059" CALL ASAGQQ
** 005C" <B> 0012
** 005D" CALL LSAGQQ
** 0060" <B> 0012
** 0061" LD DE,FFFF
** 0064" LD A,H
** 0065" ADD A,A
** 0066" JP C,IIO
** 0069 \({ }^{n}\) ADD HL,DE
** 006A" JP NC,Il0
** 0070" PUSH HL
** 0071" PUSH HL
** 0072" LD HL,E803
** 0075" PUSH HL
** 0076" CALL RCIEQQ
** 0079" CALL ASAGQQ
** 007C" <B> 000A
** 007D" CALL LSAGQQ
** 0080" <B> 0012
** 0081" PUSH HL
** 0082" LD HL,0100
** 0085" PUSH HL
** 0086" LD HL,E803
** 0089 \({ }^{n}\) PUSH HL
** 008A" CALL RCIEQQ
I11:
L26:
** 008D" CALI LSBGQQ
** 0090" <B> 0008
** 0091" CALL LSAGQQ
** 0094" <B> 000A
** 0095" CALI AEBGQQ
** 0098" PUSH HL
** 0099" LD HL,0100
** 009C" PUSH HL
** 009D" LD HL,E803
** 00AO" PUSH HL
** OOAI" CALL RCIEQQ
** OOA4" CALL ASAGQQ
** 00A7n \({ }^{n}\) <B> 000C
L27:
\(\begin{array}{lll}\text { ** 00A8" } & \text { CALL } & \text { LSAGQQ } \\ \text { ** 00AB } & \text { <B> } & 000 \mathrm{C}\end{array}\)

Example of a PASCAL Program (Cont'd)
\begin{tabular}{|c|c|c|c|}
\hline ** & 00AC" & ADD & HL, HL \\
\hline ** & 00AD" & EX & DE, HL \\
\hline ** & OOAE" & DEC & HL, DE \\
\hline ** & 00AF" & DEC & HL, DE \\
\hline ** & 00BO" & CALL & LSAGQQ \\
\hline ** & 00B3" & <B> & 0000 \\
\hline ** & 00B4" & CALL & OVBGQQ \\
\hline ** & 00B7" & CALL & LSAGQQ \\
\hline ** & 00BA" & <B> & 000A \\
\hline ** & 00BB" & ADD & HL, HL \\
\hline ** & 00BC" & PUSH & DE \\
\hline ** & OOBD" & EX & DE, HL \\
\hline ** & OOBE \({ }^{\text {n }}\) & DEC & HL, DE \\
\hline ** & 00BF" & DEC & HL, DE \\
\hline ** & 00C0" & CALL & LSAGQQ \\
\hline ** & 00c3" & <B> & 0000 \\
\hline ** & 00C4 \({ }^{\text {n }}\) & CALL & OVAGQQ \\
\hline ** & 00C7" & POP & DE \\
\hline ** & 00C8" & LD & A, D \\
\hline ** & 00C9" & XOR & H \\
\hline ** & 00CA \({ }^{\text {n }}\) & LD & A, D \\
\hline ** & 00CB \({ }^{\text {n }}\) & JP & M, I4094 \\
\hline ** & 00CE" & LD & A, E \\
\hline ** & 00CF" & SUB & I \\
\hline ** & 00D0" & LD & A, D \\
\hline ** & 00D1" & SBC & A, H \\
\hline \multicolumn{4}{|l|}{I4094:} \\
\hline ** & 00D2 \({ }^{\text {n }}\) & ADD & A, A \\
\hline ** & 00D3" & JP & NC, Il2 \\
\hline \multicolumn{4}{|l|}{L30:} \\
\hline ** & 00D6" & CALL & LSAGQQ \\
\hline ** & 00D9" & - \(<\) B> & 000A \\
\hline ** & 00DB" & EX & DE, HL \\
\hline ** & OODC" & DEC & HL, DE \\
\hline ** & OODD" & DEC & HL, DE \\
\hline ** & OODE" & CALL & LSAGQQ \\
\hline ** & 00E1" & <B> & 0000 \\
\hline ** & 00E2" & CALL & OVAGQQ \\
\hline ** & 00E5 \({ }^{\text {n }}\) & CALI & ASAGQQ \\
\hline ** & 00E8" & <B> & O00E \\
\hline \multicolumn{4}{|l|}{L31:} \\
\hline ** & 00E9" & CALL & LSAGQQ \\
\hline ** & O0EC" & <B> & O00C \\
\hline ** & 00ED" & ADD & HL , HL \\
\hline ** & 00EE" & EX & DE,HL \\
\hline ** & O0EF \({ }^{\text {n }}\) & DEC & HL, DE \\
\hline ** & 00FO" & DEC & HL, DE \\
\hline ** & 00Fl" & CALL & LSAGQQ \\
\hline ** & 00F4" & <B> & 0000 \\
\hline ** & 00F5" & CALL & OVBGQQ \\
\hline ** & 00F8" & CALL & LSAGQQ \\
\hline ** & 00FB" & <B> & 000A \\
\hline ** & 00FC" & ADD & HL, HL \\
\hline ** & 00FD" & PUSH & DE \\
\hline ** & 00FE" & EX & DE, HL \\
\hline ** & 00FF" & DEC & HL, DE \\
\hline ** & 0100" & DEC & HL, DE \\
\hline & 0101" & CALI & LSAGQQ \\
\hline & 0104" & <B> & 0000 \\
\hline ** & 0105" & ADD & HL, DE \\
\hline
\end{tabular}

Example of a PASCAL Program (Cont'd)
\begin{tabular}{|c|c|c|c|}
\hline ** & 0106" & POP & DE \\
\hline ** & 0107" & LD & (HL) , E \\
\hline ** & 0108" & INC & HL \\
\hline ** & 0109" & LD & (HL) , D \\
\hline \multicolumn{4}{|l|}{L32:} \\
\hline ** & 010A" & CALL & LSAGQQ \\
\hline ** & O10D" & <B> & OOOC \\
\hline ** & 010E" & ADD & HL , HL \\
\hline * & 010F" & EX & DE, HL \\
\hline ** & 0110" & DEC & HL, DE \\
\hline ** & 0111" & DEC & HL, DE \\
\hline ** & 0112" & CALL & LSAGQQ \\
\hline ** & 0115" & <B> & 0000 \\
\hline ** & 0116" & ADD & HL, DE \\
\hline ** & 0117" & CALL & LSBGQQ \\
\hline ** & 011A" & <B> & OOOE \\
\hline ** & 0118" & LD & (HL) , E \\
\hline ** & 011C" & INC & HL \\
\hline ** & 011D" & LD & (HL) , D \\
\hline \multicolumn{4}{|l|}{L33:} \\
\hline ** & 011E" & LD & HL, 0000 \\
\hline ** & 0121" & CALI & ASGGQQ \\
\hline ** & 0124 \({ }^{\text {n }}\) & <B> & 0010 \\
\hline \multicolumn{4}{|l|}{L34:} \\
\hline \multicolumn{4}{|l|}{I12:} \\
\hline \multicolumn{4}{|l|}{L35:} \\
\hline ** & 0125 \({ }^{\prime \prime}\) & CALL & LSBGQQ \\
\hline ** & 0128" & <B> & 0012 \\
\hline ** & 0129" & CALL & LSAGQQ \\
\hline ** & 012C" & <B> & 000A \\
\hline ** & 012D" & INC & HL \\
\hline ** & 012E" & CALL & ASAGQQ \\
\hline ** & 0131" & <B> & 000A \\
\hline ** & 0132" & DEC & HL, HL \\
\hline ** & 0133' & LD & A, L \\
\hline ** & 0134 \({ }^{\text {n }}\) & CP & E \\
\hline ** & 0135" & JP & NZ,I11 \\
\hline ** & 0139 \({ }^{\text {n }}\) & CP & D \\
\hline ** & 013A" & JP & NZ, Ill \\
\hline I10: & , & & \\
\hline \multicolumn{4}{|l|}{L36:} \\
\hline ** & 013D \({ }^{\text {n }}\) & CALL & ISAGQQ \\
\hline ** & 0140" & <B> & 0010 \\
\hline ** & 0141" & LD & A, L \\
\hline ** & 0142" & RRA & \\
\hline ** & 0143" & JP & NC, I8 \\
\hline \multicolumn{4}{|l|}{L37:} \\
\hline ** & 0146" & JP & I4 \\
\hline \multicolumn{4}{|l|}{I5:} \\
\hline \multicolumn{4}{|l|}{L38:} \\
\hline I3: & & & \\
\hline ** & 0149" & CALI & PRAGQQ \\
\hline ** & 014C" & DB & 04 \\
\hline ** & 014D" & DB & 00 \\
\hline
\end{tabular}

\section*{Example of a PASCAL Program (Cont'd)}
procedure / function: SHELLSOR
```

    ** 014E" DB 00 ;level
    ** 014F" CALL RENGQQ
    ** 0l52" DW 0000, 0006 ; return displacement, frame length
    ** 0156" CALL INIFQQ
    L41:
** 0159" LD HL,0000
** 015C" LD (COUNT),HL
L42:
** 015F" LD HL,INPFQQ
** 0162" PUSH HL
** 0163" LD HL,(COUNT)
** 0166" ADD HL,HL
** 0167" EX DE,HL
** 0168" LD HL,INROW
** 016B" ADD HL,DE
** 016C" PUSH HL
** 016D" LD HL,0180
** 0170" PUSH HL
** 0171" LD HL,FF7F
** 0174" PUSH HL
** 0175" CALL RTIFQQ
L43:
I14:
** 0178" LD HL,INPFQQ
** 017B" PUSH HL
** 017C" CALL EOFFQQ
** 017F" LD A,L
** 0180" RRA
** 0181" JP C,Il5
** 0184" JP. Il4
I15:
L45:
** 0187" LD HL,(COUNT)
** 018A" CALL INDGQQ
** 0l8D" DB 01
** 018E" PUSH HL
** 018Fn LD HL,0000
** 0192" PUSH HL
** 0193" LD HL,E803
** 0196" PUSH HL
** 0197" CALL RCIEQQ
** 019A" LD (COUNT),HL
I46:
** 019D" LD HL,INPFQQ
** OlAO" PUSH HL
** OlAl" LD HL,(COUNT)
** 0lA4" ADD HL,HL
** 01A5" EX DE,HL
** OlAG" LD HL,INROW.
** 01A9" ADD HL,DE
** OlAA" PUSH HL
** 01AB" LD HL,0180
** OlAE" PUSH HL
** OlAF" LD HL,FF7F
** OlB2" PUSH HL
** OlB3" CALL RTIFQQ

```

\section*{Example of a PASCAL Program (Cont'd)}

L48:
\begin{tabular}{lll} 
** 01B6" & LD & HL, (COUNT) \\
** 01B9" & LD & DE,FFFF \\
** 01BD" & ADD & A,A \\
** 01BE" & JP & C,I16 \\
** 01C1" & ADD & HL, DE \\
** 01C2" & JP & NC,I16
\end{tabular}

L51:
** 01C5" ID HL,INROW
** OlC8" PUSH HL
** OlC9" LD HL,(COUNT)
** OlCC" PUSH HL
** 01CD" LD HL,0100
** OlDOn PUSH HL
** O1D1" LD HL,E803
** OlD4" PUSH HL
** 01D5" CALL RCIEQQ
** OlD8" PUSH HL
** 01D9" CALL SORT
L52:
** OlDC" LD HL, (COUNT)
** 01DF" CALL ASAGQQ
** OlE2" <B> 0004
** OlE3" CALL LSAGQQ
** 01E6" <B> 0004
** 01E7n LD DE,FFFF
** OlEA" LD A,H
** OlEB" ADD A,A
** OlEC" JP C,Il8
** OlEF" ADD HL,DE
** OlFO" JP NC,Il8
** 01F3" LD HL, 0100
** 01F6" PUSH HL
** 01F7" PUSH HL
** 01F8" LD HL,E803
** 01FB" PUSH HL
** OlFC" CALL RCIEQQ
** OlFFn LD (IX),HL
** 0202" CALL LSAGQQ
** 0205" <B> 0004
** 0206" PUSH HL
** 0207n LD HL,0100
** 020An PUSH HI
** .020B" LD HL,E803
** 020En PUSH HL
** 020F" CALL RCIEQQ
I19:
L53:
** 0212" LD HL,OUTFQQ
** 0215" PUSH HL
** 0216" LD HL,(IX)
** 0219" ADD HL,HL
** 021A" EX DE,HL
** 021B" LD HL,INROW+FFFE
** O21E" CALL OVAGQQ
** 0221" PUSH HL
** 0222" LD HL,FF7F
** 0225 \({ }^{n}\) PUSH HL
** 0226" PUSH HL
** 0227n CALL WTIFQQ
```

Example of a PASCAL Program (Cont'd)
** 022A" CALL LSBGQQ
** 022D" <B> 0004
** 022E" LD HL,(IX)
** 0231" INC HL
** 0232" LD (IX),HL
** 0235* DEC HL,HL
** 0236" LD A,L
** 0237" CP E
** 023B" LD A,H
** 023C" CP D
** 023D" JP NZ,Il9
I18:
** 0240" JP I20
I16:
L55:
** 0243" LD HL,OUTFQQ
** 0246" PUSH HL
** 0247" LD HL,0800
** 024A" PUSH HL
** 024B" LD HL,<const> ;offset = 2
** 024E" PUSH HL
** 024F* LD HL,FF7F
** 0252" PUSH HL
** 0253" PUSH HL
** 0254" CALL WTSFQQ
120:
I13:
** 0257" CALL PRAGQQ
** 025A" DB 00
** 025B* DB 00

```
Rom size: 614 decimal
Ram size: 2006 decimal
Prerequisites
Any STARPLEX II Development System with Rev Foperating system or later.
Order Information
SFW-90-A300 PASCAL compiler to generate8080/8085 linkable object codemodule(s) on STARPLEX IIDevelopment Systems.
SFW-90-A320 PASCAL compiler to generateNSC800/Z80 linkable object codemodule(s) on STARPLEX IIDevelopment Systems.

Documentation
420306680-001 STARPLEX II PASCAL Compiler Software Reference Manual (Included with SFW-90-A300 and SFW-90-A320)

\title{
PLM80 \\ PL/M High Level Language Compiler for STARPLEX"' Development Systems
}


\section*{国 Executes on all STARPLEXI STARPLEX II \({ }^{\text {TM }}\) Development Systems}
- Code generation for 8080/8085 and NSC800 \({ }^{\text {TM }} /\) Z80 microprocessors

田 Relocatable and linkable object code output
( Reentrant procedures as specified by user

Compatible with existing industry standard PL/M-80
- Hardware access via highlevel statements (interrupt systems, absolute addresses, and input/output ports)

\section*{Product Description}

PLM80 is a high level language compiler designed for STARPLEX and STARPLEX II Development Systems. Available in two versions,' this highly efficient compiler generates relocatable object code for \(8080 /\) 8085 and NSC800/Z80 microprocessors.

PL/M has proven to be one of the most popular, effective and powerful program development tools available. Programmer productivity and reliability are greatly improved because the programmer can concentrate on system development rather than all the details of assembly languages. Since PL/M uses data structures that are very close to typical microprocessor architectures, it allows for efficient use of the machine. PL/M programs are efficiently converted to assembly language instructions, thus requiring fewer statements. Software development and maintenance costs are significantly reduced.

Free form PL/M source programs are efficiently and effectively converted into 8080/8085 or NSC800/Z80 assembly language instructions. A given program, when written in PL/M, requires fewer statements
than would the equivalent program written in assembly language. Thus, software development and maintenance costs are significantly reduced due to the problem oriented structure that results naturally from the use of PL/M. User programming conventions and structured programming techniques are easily accommodated by the free form source statements of PL/M.

\section*{Functional Description}

The PLM80 Compiler is a STARPLEX System program which accepts STARPLEX PLM80 language source modules and produced linkable object modules. Object modules may be linked to form executable PLM80 programs. The PLM80 compiler is also designed to accept programs written in the industry standard \(\mathrm{PL} / \mathrm{M}\) programming language.

The STARPLEX PLM80 compiler invocation is similar to that of other STARPLEX software. The 8080 version of the compiler in particular has all the features of the existing industry standard PL/M-80
compiler. In many cases, no changes to existing PL/M-80 programs are required. However, STARPLEX PLM80 has a number of superior enhancements which may be incorporated into existing PL/M-80 programs to make it faster, smaller, and easier to debug. What modification is required can be done very easily.
Compilation is one step in the formation of an executable PLM80 program. The formation of a complete program involves the following steps:
- Writing the PLM80 "Source Modules" using the TEXT EDITOR.
- Compiling the source files to produce "Object Modules."
- Linking the object modules to create an executable PLM80 "Load Module."

When the source module(s) have been created using the TEXT EDITOR for compilation, choose the correct PLM80 diskette for the type of compilation desired. The 8080 version may be used for programs to be executed on 8080 and 8085 based systems. The NSC800 version may be used for NSC800 or Z80 based systems.

\section*{Enhancements}

\section*{Lexical Extensions}

PLM80 will allow the underscore character "_-" in identifiers and in numeric constants, to aid legibility. For example, NAME_TABLE or 1100__0111B. Unlike the industry standard PL/M "\$", which PLM80 also will accept, the underscore is a significant character in identifiers; thus, A__TO_M is a distinct identifier from AT__OM and from ATOM.

PLM80 will accept the ASCII form-feed character as lexically equivalent to a blank; the form-feed, like the EJECT compiler control, will cause a page eject in the listing file.

\section*{Explicit Locator References}

In the industry standard PL/M, each based variable is associated with a unique pointer. The pointer is specified in the based declaration, and does not appear explicitly in references to the based variable.

\section*{Declare Statement Syntax}

The industry standard PL/M requires attributes to appear in a specified order within a declaration. This restriction has been relaxed in PLM80.

\section*{Declaration of Arrays}

The keyword ARRAY has been added for optional use in dimension-specifications.
The industry standard syntax for based array declarations is misleading because the dimension-specifier appears to be "attached" to the wrong variable:

DECLARE B BASED P(100) BYTE;
creates a 100 -byte array b , based on a scalar pointer P. PLM80 will provide a number of superior alternative forms, e.g.,
```

DECLARE B(100) BYTE BASED P;
DECLARE B BASED P ARRAY(100) BYTE:

```

The second of these forms permits the industry standard form to be modified easily, the only difference is the addition of the keyword "ARRAY". It also accepts the standard form without the usage of "ARRAY".

\section*{Empty Blocks and Procedures}

PLM80 will accept a block or procedure that contains no executable statements. This is not permitted by the industry standard.

\section*{Do-Case Extensions}

PLM80 will accept case-selectors in the range of a do-case statement, thus permitting the programmer to create sparsely populated case constructs without sacrificing efficiency. Multiple specifiers will be permitted on a single statement, so the programmer need not write duplicate code.

PLM80 will accept an otherwise-clause in the range of a do-case statement. This makes it unnecessary to write out the action for every case if most of them are identical.

PLM80 will do range checking in the case construct. Unspecified or out-of-range cases will cause a jump to the statement following the do-case-block.

Example: The following code executes special statements If \(I\) is \(6,28,496\) or 8128 . If I has any other value, the statement in the otherwise-clause is executed.
```

DO CASE I;
6:
28: DO; l* This entire do-block is */
END;
8128: ... I* This statement is executed */
l* if I= 496. */
OTHERWISE... I* This statement is executed */

```
END;

\section*{Iterative DO}

In the industry standard, the expressions in "TO" and "BY" options in an iterative do-statement are evaluated each time the loop is executed. Worse, the time of evaluation depends upon the datatype of the index variable. PLM80 adopts the convention that these expressions are evaluated once, prior to entry to the loop. The values calculated at that time will be preserved and reused. This makes for faster running time.

\section*{User Interface}

\section*{Listings}

The PLM80 compiler can provide, upon request, source and object listings. Diagnostics will be provided, regardless of list options.

Source listings will include statement numbers, block nesting depth, diagnostics, a list of the options present for the compilation, and statistics (e.g., resources used) for the compilation.

Object listings will show object code (pseudoassembly language and actual machine code) and approximate statement numbers.

\section*{Compile-Time Diagnostics}

For syntax errors, the diagnostic message will appear in the source listing immediately after the point at which the error was recognized. For example:


At the end of the source listing for a module, the compiler will list all other diagnostic messages for that module, sorted by statement

\section*{number. Each message will clear and concise, and will describe the error in detail. For example: \\ .... ERROR \(48 \cdots\) Stmt 8 - Missing data type attribute \\ **. ERROR \(43 \cdots \cdots\) Stmt 11 - Undeclared Identifler \\ ** ERROR \(54 \cdots\) Stmt 13 - Reference to member of undeclared structure}

\section*{Code Generation and Optimization}

The PLM80 compiler handles: local optimizations, basic block optimization, efficient register allocation, special casing for common constructs, some strength reduction, removal of dead code and of branch-around-branch. This, in effect, produces smaller, faster and more efficient object code than the industry standard PL/M compiler.

\section*{Runn-Time Support}

The run-time support package contains those builtin procedures that are not compiled as in-line code, procedures for the arithmetic operations not performed in-line, and stack management.

\section*{Example PLM80 Program}

STARPLEX PUM-80 Rev A-810428 MODULE:SEARCH__MODULE
OPTIONS: FDS1:EXPROG LIST CODDE

10 SEARCH_MODULE:
DO; I* This module contains a typed procedure named SEARCH. SEARCH * * searches the based array BUFFER for the first occurrence of the strind * * contained in the based array WORD. If the strind is found, SEARCH * * returns the subscript value of the element of BUFFER containing the * * first character. Otherwise, SEARCH returns a value greater than the * * length of the buffer.
\begin{tabular}{|c|c|c|c|c|}
\hline 9 & 2 & 2 & SEARCH: PROCEDURE (BUF & (BUF_-PTR,LENGTH,WOR \\
\hline 10 & 3 & 2 & DECLARE (B & (BUF_PTR,LENGTH,WOR \\
\hline 11 & & & & BUFFER BASED BUF__PT \\
\hline 12 & & & & WORD BASED WORD__PT \\
\hline 13 & & & & FIRST__CHAR ADDRESS, \\
\hline 14 & & & & (l, K) ADDRESS, \\
\hline 15 & & & & FOUND BYTE, \\
\hline 16 & & & & TRUE LITERALLY 'OFFH', \\
\hline 17 & & & & FALSE LITERALLY '00H'; \\
\hline 20 & 4 & 2 & SET__FIRST__CHAR: & \\
\hline 21 & & & DO FIRST__CHAR & IAR \(=0\) TO LENGTH - 1; \\
\hline 22 & 5 & 3 & \(\mathrm{I}=\mathrm{FIRST}\) __C & _CHAR; \\
\hline 23 & 6 & 3 & \(\mathrm{K}=0\); & \\
\hline 24 & 7 & 3 & FOUND \(=\) TR & TRUE; \\
\hline 26 & 8 & 3 & COMPARE: & \\
\hline 27 & & & DO WHIL & WHILE (FOUND = TRUE) AN \\
\hline 28 & 9 & 5 & & F BUFFER ( l\()=\) WORD (K) \\
\hline 29 & 11 & 5 & & \(l=I+1 ;\) \\
\hline 30 & 12 & 5 & & \(K=K+1 ;\) \\
\hline 31 & 13 & 4 & & END; \\
\hline 32 & 14 & 4 & & ELSE FOUND = FALSE; \\
\hline 33 & 15 & 3 & END COMPA & PARE; \\
\hline 34 & 16 & 3 & IF FOUND = TRU & RUE THEN RETURN FIRST \\
\hline 35 & 18 & 2 & END SET__FIRST__CH & CHAR; \\
\hline 37 & 19 & 2 & RETURN LENGTH \(+1 ;\) & 1; \\
\hline 39 & 20 & 1 & END SEARCH; & \\
\hline 40 & 21 & 0 & END SEARCH_MODULE & \\
\hline
\end{tabular}
\begin{tabular}{|c|c|c|c|c|c|c|c|}
\hline 00A2' & & \multicolumn{2}{|l|}{;>>>> STATEMENT 2} & 0021 \({ }^{\prime}\) & 008E' & DW & \$00003 \\
\hline OOA2' & EB & XCHG & & & & & \\
\hline OOA3' & 22 0006" & SHLD & WORD__LENGTH & & & CSEG & \\
\hline O0A6 \({ }^{\prime}\) & 69 & MOV & L,C & & & ORG & \$00003 \\
\hline OOA \({ }^{\prime}\) & 60 & MOV & H,B & 008E' & 2A 000F" & LHLD & \$00005 \\
\hline OOA8' & 22 0004" & SHLD & WORD_PTR & 0091' & EB & XCHG & \\
\hline 00AB' & D1 & POP & D & 0092' & 2A 0008" & LHLD & \$00002 \\
\hline OOAC' & E1 & POP & H & 0095' & 7B & MOV & A,E \\
\hline OOAD' & 22 0002" & SHLD & LENGTH & 0096' & 95 & SUB & L \\
\hline OOBO' & E1 & POP. & H & 0097 \({ }^{\prime}\) & 7A & mOV & A, D \\
\hline 00B1' & D5 & PUSH & D & 0098' & 9 C & SBB & H \\
\hline 00B2' & 22 0000" & SHLD & BUF_PTR & 0099' & D2 0023' & JNC & \$00004 \\
\hline - & - & - & - & 009C \({ }^{\prime}\) & & ;>>>> & EmENT 19 \\
\hline - & - & - & - & 009C' & 2A 0002" & LHLD & LENGTH \\
\hline \multirow[t]{2}{*}{0087 \({ }^{\prime}\)} & & \multicolumn{2}{|l|}{\multirow[t]{2}{*}{;>>>> STATEMENT 18}} & 009F' & 23 & INX & H \\
\hline & & & & OOAO' & C9 & RET & \\
\hline \multirow[t]{3}{*}{0087 \({ }^{\prime}\)} & & & \$00012: & O0A1' & & ;>>>> & EMENT 20 \\
\hline & & \multicolumn{2}{|l|}{CSEG} & 00A1' & C9 & RET & \\
\hline & & ORG & 0081 & & & ;>>>> & EMENT 21 \\
\hline \multirow[t]{3}{*}{0081'} & 0087' & DW & \$00012 & OOA2' & FB & EI & \\
\hline & & \multicolumn{2}{|l|}{CSEG} & 00A3' & 76 & HLT & \\
\hline & & ORG & \$00012 & \multicolumn{4}{|l|}{MODULE STATISTICS:} \\
\hline 0087 \({ }^{\prime}\) & 2A 0008" & LHLD & \$00002 & & & & \\
\hline 008A' & 23 & INX & H & & EMENTS P & CESSE & \\
\hline 008B' & \(220008{ }^{\prime \prime}\) & SHLD & \$00002 & & NOSTIC(S) & SUED & \\
\hline \multirow[t]{3}{*}{008E'} & & \multicolumn{2}{|r|}{\multirow[t]{2}{*}{\$00003:}} & COD & ENT SIZE & & \(181 \mathrm{D}(00 \mathrm{B5} 5 \mathrm{H})\) \\
\hline & & & & DATA & ENT SIZE & & 19D (0013H) \\
\hline & & \begin{tabular}{l}
CSEG \\
ORG
\end{tabular} & 0021 & & & & \\
\hline
\end{tabular}

\section*{Prerequisites}

Any STARPLEX ISTARPLEX II Development System.
Order Information
\begin{tabular}{|c|c|}
\hline SFW-A50 & PLM80, PL/M Compiler to generate 8080/8085 object program on STARPLEX Development System. \\
\hline SFW-A60 & PLM80, PL/M Compiler to generate NSC800/Z80 object program on \\
\hline & STARPLEX Development System. \\
\hline SFW-90-A50 & PLM80, PL/M Compiler to generate 80801 \\
\hline & 8085 object program on STARPLEX II \\
\hline & Development System. \\
\hline
\end{tabular}

SFW-90-A60 PLM80, PL/M Compiler to generate NSC800/Z80 object program on STARPLEX II Development System.

\section*{Documentation}

420306371-001 STARPLEX PLM80 Compiler Software Reference Manual (Included with SFWA50, SFW-A60, SFW-90-A50, SFW-90-A60)
420305789-001 8080/8085 Macroassembler Software User's Manual
420306198-001 NSC800 Macroassembler Software User's Manual

\section*{抣 National Semiconductor \\ STARPLEX IIT \({ }^{\text {m }}\) Development System}


\section*{- A Complete Development System}
- Dual CPU microprocessor-based system in master/slave configuration
- 128 K bytes of Random Access Memory
- Dual floppy disk drives
- Video monitor and keyboard controller
- Two RS232C interfaces
- Integral CRT keyboard with eight upper/ lower case for a total of sixteen user definable keys
- PROM programmer interface
- Software
- Disk Operating System
- Resident Debugger
- Text Editor
- Macro Assembler
- On-board ROM and RAM diagnostics
- I/O Spooling
- FORTRAN
- BASIC
- Options
- In-System Emulator (ISE \({ }^{\text {TM }}\) packages for NSC800 \({ }^{\text {TM }}\), INS8048 family, 8085 and Z80 microprocessor devices
- In-System Emulator package for COP400 microcontroller devices
- PLM for 8080/8085, PLM for NSC800/Z80
- PASCAL compiler for 8080/8085, PASCAL compiler for NSC800/Z80
- Optional double-sided/double-density disk drives with 2 megabytes of memory expandable to 4 megabytes
- Cross assemblers (Included with the emulator packages)
- STARLINK - Interface to Intellec Development System
- PAL /PROM programmer personality modules
- Field-Upgradable from STARPLEX \({ }^{\text {TM }}\) 80/41, 80/51 or 80/61 Systems
- Upgrade kit includes:
- Z80A Master CPU Board
- Z80A Slave CPU Board with 64K bytes of RAM
- Internal RS232C cable and connector
- Keyboard with user-definable keys
- Disk-Based Operating System for STARPLEX II
- Easy to Use
- Prompting menus guide operator entries
- English language explanation of user errors
- Direct system function keys to PAUSE/CONTINUE/ABORT/DEBUG
- HELP key for online user assistance
- Single stroke CRT edit keys

\section*{Product Overview}

The STARPLEX II Development System is a generalpurpose microcomputer and microprocessor development system. New levels of operating simplicity have been designed into the STARPLEX II system to significantly reduce the amount of time spent on product development. By getting the user into actual application work sooner and with fewer mistakes, the STARPLEX II system allows the user to take full advantage of time spent at the console.

\section*{A Complete System}

The STARPLEX II design combines all the components required for the entire development task in one complete system. The STARPLEX II package includes a Z80Abased system controller board, a Z80A-based user processor/memory board with 64K bytes of RAM, 64K bytes of system RAM, 1 M byte of disk storage controlled by a floppy disk controller, a video monitor and keyboard. The standard STARPLEX II software package includes a disk operating system, Z80 assembler, debugger, editor, linker, loader, FORTRAN, BASIC, on-board ROM diagnostics and utilities. Options available are: in-system emulation packages for real-time debugging of customized hardware and software prototype systems, PAL/ PROM programmer personality modules for verifying, copying and programming PROMs or PALs, STARLINK for transferring files between STARPLEX II and Intellec Development System, and cross assemblers.

\section*{Easy to Use}

The STARPLEX Systems reduce the time a user must spend at a terminal by making many complex functions accessible through single easy keystrokes. System commands are initiated by clearly marked function keys which invoke prompting menus to guide the user through each task. These function keys eliminate the need to memorize system commands and various command options. As a result, there is no need to refer to lengthy documentation, and errors or delays caused by incorrectly entered commands are eliminated. With the user-definable keys on the STARPLEX II System keyboard, the amount of time a user must spend at a terminal is further reduced. Eight function keys are provided with upper and lower case capability for a total of sixteen different keys which are user-definable. These keys may be utilized both in command mode (system) and by an application program running on the system. Thus, while system commands are initiated by clearly marked function keys, which invoke prompting menus to guide the user through each task, many non-system complex functions become accessible through these user-definable keys.

Recognizing that a great deal of the user's time is spent on creating and changing source code, the designers of the STARPLEX II system have devoted special attention to the text editing facility.

A set of special function keys direct the STARPLEX II Editor, allowing corrections to be made with single keystrokes. Also, the powerful "string mode" commands allow search and replacement of character strings as well as block moves. An entire file may be quickly and easily reviewed or altered. The number of mistakes is reduced because the data and changes are immediately displayed. Backup files are automatically created, protecting the user from accidental loss of data. Because the STARPLEX II system is easy to use, learning time is considerably shortened. A first-time user can be productive within a half hour. Also, as users make more efficient use of the system, machine availability is maximized.

\section*{Spooled Printer Capability}

STARPLEX II supports spooled I/O to a user-selected print or another input or output device. Thus, printing long listings of files, compiler output and similar tasks may now be done at the same time as text editing, compiling, emulation, debugging, etc. The net result is a greater utilization of designer resources and subsequent reduction in program development time.

\section*{Resident System Debugger}

The system debug utility is resident and always available to the user. This program does not occupy any user space in memory and can be invoked by a single keystroke. Unlike many other debug utilities, the STARPLEX II debugger does not have to be specified prior to program execution and may be invoked at any time.

\section*{Full Product Line Support}

The STARPLEX II system supports development for the NSC800, NSC16000, INS8048 family ( \(8048,8049,8050\) ), Z80A, Z80B, 8085 microprocessors and COP400 microcontroller devices.

\section*{Functional Description}

\section*{Hardware Modules}

STARPLEX II components are packaged into modules which form a unified system when placed together. The modules are durable, with housings constructed of \(1 / 8\)-inch aluminum and front panels of molded lexan foam.
STARPLEX II is designed for easy maintenance. Snapdown doors on the base module make it easy to access the card cages and circuit boards. Interconnecting cables between ail modules and boards are routed to the rear of the system and covered by easily removable cable channels. Thus, cables are out of sight and protected from accidental damage. All cables, including the single AC power distribution system, are plug-detachable at both ends, making it easy to disconnect modules and reconfigure the system as the user chooses.

\section*{STARPLEX II Electronics}

Five printed circuit boards make up the STARPLEX II electronics: the main Z80A-based CPU board, a Z80Abased user processor board which also has 64 K bytes of memory, an 8080A-based video monitor/keyboard controller board, an 8080A-based floppy disk controller board and an additional 64 K byte memory board.

The Z80A-based CPU board and user slave processor board are designed in a master/slave configuration to give the user processing power and speed that were unobtainable with previous development systems. The main CPU board with the floppy disk controller board and the video/keyboard controller board all have multi-master bus logic allowing them to share the system bus. The floppy disk controller board and the video/keyboard controller board communicate with the main CPU board and user processor board using Direct Memory Access and programmed I/O.
The optional printers and PAL/PROM programmer personality modules communicate with the main CPU/user processor boards through two programmable parallel I/O ports. A pair of RS232C ports on the main CPU.board are available and permit both asynchronous and synchronous communications for use with options such as STARLINK.

Individual circuit boards are built to National's high manufacturing quality standards, utilizing techniques such as computer-aided layout and auto insertion. All boards are tested dynamically under system load conditions at elevated temperatures as part of a thorough factory burn-in.

\section*{Software}

User programs are separated from those of the STARPLEX II operating system. This means that users have much more memory space available, and since the operating system resides in its own environment, accidental interface between user programs and the operating system is virtually eliminated.
The STARPLEX II software is completely thought out from a functional standpoint, carefully engineered to be easy to understand and use, and thoroughly integrated into the total system. Every aspect is designed to assist the user in rapidly developing microprocessor-based systems from the ground up.

The elegance of STARPLEX II software lies in its ability to make the complicated process of program development appear simple to the user.

\section*{OPERATING SYSTEM}

The operating system provides system housekeeping functions and coordinates access to system resources. It includes a nucleus file manager, an I/O control system and a loader.

The nucleus of the STARPLEX II operating system controls and allocates system resources for the higher-level processes. The nucleus:
- Provides synchronization and communication facilities for higher-level asychronous processes.
- Services all hardware interrupts.
- Provides interval timer functions.
- Is completely device-independent.

\section*{File Manager}

The file manager organizes, stores and retrieves data and programs stored on the diskettes.
- Maintains a directory.
- Allows multiple file attributes.
- Supports random access.

\section*{I/O Control System}

The I/O control system is designed to eliminate the need for the user to understand the physical I/O characteristic of each individual device and presents a simplified, logical device-independent architecture.
- Provides overlapped I/O commands.
- Allows files to be accessed by name.
- Handles error conditions.
- Supports spooled I/O to a user-selected print or another input or output device.

\section*{Loader}

The loader brings programs into main memory at specified locations.
- Provides "load and go" mode.
- Allows controlled load mode - starting address returned to calling program, useful for implementing overlay structures.

\section*{DEVELOPMENT SERVICES}

The "development services" include a linker, a CRToriented editor, utilities, a resident debugger, optional PAL/PROM programmer support macro assemblers, BASIC and FORTRAN IV, optional PL/M for NSC800/ Z80 or 8080/8085, and optional PASCAL for NSC800/ Z80 or 8080/8085.

\section*{Linker}

The linker combines relocatable object modules created by the assemblers or compilers into an executable run time module.
- Assigns absolute addresses to load modules.
- Produces a memory map of linked components.
- Searches system and user libraries for unresolved external references.

\section*{Editor}

The STARPLEX II editor is an easy-to-use CRT-oriented text editor.
- String search and replace.
- Forward and backward paging.
- Block moves.
- Automatic source file backup.
- Traps illegal commands.

\section*{Utilities}

General utilities provide routine maintenance functions.
- Transfer data files between devices.
- Obtain diskette directory listings.
- Format diskettes.
- Modify file attributes.
- Rename files.
- Print screen.

\section*{Debugger}

The system debug utility is resident and always available to the user. The debugger does not occupy any user space in memory and may be invoked by a single keystroke. The program debugger simplifies program checkout by allowing program execution to be monitored and altered.
- Allows single step control.
- Permits eight breakpoint assignments.
- Displays program counter and registers at breakpoints.
- Memory references are absolute or relative to one of the relocation registers.

\section*{PAL/PROM Programmer Support}

The PAL/PROM programmer support software manages the optional PAL/PROM personality module functions.
- Allows PROM code to be listed, verified and copied.
- Data stored in a PROM can be transferred to or from another PROM, a diskette file, memory, the video monitor or keyboard.
- Allows for custom programming of programmable array logic devices (PAL).

\section*{Macro Assembler}

Individual macro assemblers can assemble 8085, 8048, NSC800, or Z80 mnemonic code and allow operator definition of useful higher-level instructions called "Macros" which are then expanded into a sequence of machine-level instructions. (Macro assembler for NSC800/Z80 is included with the STARPLEX II system. All other cross assemblers are optional.)
- Generates absolute or relocatable object modules.
- Conditional assembly parameters.
- Allows external references.

\section*{FORTRAN IV}

The FORTRAN IV compiler on the STARPLEX II system meets the ANSI X3.9-1966 standard and includes the following enhancements:
- PEEK and POKE - allow direct access to memory.
- Supports user-written I/O drivers.
- Random access disk I/O.
- Allows assembly language subroutine calls.

BASIC
The STARPLEX II BASIC compiler/interpreter conforms to the Dartmouth-defined BASIC with extensions:
- PEEK and POKE - allow direct access to memory.
- Complete string operators.
- Multi-dimensional arrays.
- Extensive debugging and programming aids - trace, edit, direct mode, renumber.

\section*{PL/M for 8080/8085 and NSC800/Z80 (Optional)}
\(\mathrm{PL} / \mathrm{M}\) is compatible with the industry standard \(\mathrm{PL} / \mathrm{M}\), but offers many enhancements to improve program execution time and memory utilization.
- Available for \(8080 / 8085^{\circ}\) object code or NSC800/Z80 object code.
- Hardware access via high-level statements.
- Block structure facilitates structured programming techniques.
- Relocatable and linkable output object code.

PASCAL for 8080/8085 and NSC800/Z80 (Optional)

\section*{Specifications}

Processor Subsystem:
\(\left.\begin{array}{cc} & \begin{array}{c}\text { memory with64Kbytes RAM } \\ \text { Video monitor/keyboard } \\ \text { controller }\end{array} \\ \text { Double-density floppy disk } \\ \text { controller }\end{array}\right]\)

Physical:
\begin{tabular}{|c|c|c|c|c|}
\cline { 2 - 5 } \multicolumn{1}{c|}{} & \begin{tabular}{c} 
Base \\
Module
\end{tabular} & \begin{tabular}{c} 
Floppy \\
Disk \\
Module
\end{tabular} & \begin{tabular}{c} 
Impact \\
Printer
\end{tabular} & \begin{tabular}{c} 
Video \\
Monitor
\end{tabular} \\
\hline Height & \begin{tabular}{c}
5.75 in. \\
14.6 cm
\end{tabular} & \begin{tabular}{c}
11.5 in. \\
29.2 cm
\end{tabular} & \begin{tabular}{c}
8 in. \\
20.3 cm
\end{tabular} & \begin{tabular}{c}
11.5 in. \\
2.92 cm
\end{tabular} \\
\hline Width & \begin{tabular}{c}
26 in. \\
66 cm
\end{tabular} & \begin{tabular}{c}
13 in. \\
33 cm
\end{tabular} & \begin{tabular}{c}
24.5 in. \\
62.2 cm
\end{tabular} & \begin{tabular}{c}
13 in. \\
33 cm
\end{tabular} \\
\hline Depth & \begin{tabular}{c}
26 in. \\
66 cm
\end{tabular} & \begin{tabular}{c}
19 in. \\
48.3 cm
\end{tabular} & \begin{tabular}{c}
18 in. \\
45.7 cm
\end{tabular} & \begin{tabular}{c}
19 in. \\
48.3 cm
\end{tabular} \\
\hline Weight & \begin{tabular}{c}
68 lb. \\
30.8 kg
\end{tabular} & \begin{tabular}{c}
50 lb. \\
22.7 kg
\end{tabular} & \begin{tabular}{c}
60 lb. \\
27 kg
\end{tabular} & \begin{tabular}{c}
29 lb. \\
13.2 kg
\end{tabular} \\
\hline
\end{tabular}

In-System Emulator Module


In-System Emulator System Configuration

\section*{Application Multiprocessor System Configuration}



\section*{Integral In-System Emulator}


Integral ISE Components Installation


Integral ISE System Configuration
(Total: 3 Boards and 2 Pods)


8085 Emulator Package


\section*{NSC800 Emulator Package}



COPS \(^{\text {TM }}\) In-System Emulator Package



\section*{STARPLEX II Development System}

Video Monitor Subsystem

Large screen -measures 12" diagonally Legible characters - \(7 \times 9\) dot matrix 24 lines \(\times 80\) characters
Soft green phosphor Variable screen intensity \(10^{\circ}\) tilted screen for comfortable viewing Extensive screen control; scrolling, blink, blank, inverse video or alternate characters
User Definable Function Keys Eight function keys are provided with upper and lower case capability for a total of sixteen different keys which are user definable

\section*{Processors Subsystem} Z80-based CPU
Z80-based user processor/memory with 64 K byte RAM
Floppy disk controller/formatter 64 K byte RAM
Dual 4-slot chassis provides three expansion slots

Disk Subsystem Dual standard floppy drives give 512 K bytes per drive capacity Uses IBM soft-sectored format Expanadable to four drives (two million bytes)

PROM Programmer (Optional) Plug in'PROM personality modules standard PRO-LOG compatible Programs bipolar PROMs, 2708. 2716 EPROMs, PALs


\section*{STARPLEX II Keyboard}


\section*{Standard Configuration}

In the standard configuration, starplex il provides a fully functioning turnkey system including the following features:
- CPU Master
- CPU Slave
- Bootstrap and diagnostic utility
- Two RS232C serial I/O ports
- Real time clock/calendar
- 128 K bytes of mappable RAM
- Keyboard base
- Video monitor with \(7 \times 9\) dot matrix and 1920 character display
- Dual floppy disk subsystem with double-density (1 mb) or double-sided double-density ( 2 mb ) disk drives
- Debugger for diagnosing program execution
- Additional utilities for system maintenance
- Expansion slots for Integral \(I S E^{T M}\) capability
- BASIC interpreter
- FORTRAN compiler
- Modular construction for versatility in operation
- Expansion capabilities to meet your growing requirements
- Complete operating system including an input/output system with an independent interface to user tasks
- File manager for comprehensive data storage and retrieval file creation, protection, deletion and attribute assignment with use of unique keyboard utility keys
- Screen oriented text editor for creating and editing source statements
- Macro assembler for assembling Z80 mnemonics and user-defined macros
- Linker for linking independent program modules into executable files
- PROM programming capability including interface . board and universal software with PAL support

Order Information

SPX-90/51

SPX-90/61

\section*{Options}
\begin{tabular}{|c|c|}
\hline SPM-90-A06-1 & STARPLEX II Dual Single Sided, Disk Expansion \\
\hline SPM-90-A06-2 & STARPLEX II Dual Double Sided, Disk Expansion \\
\hline SPM-90-A08 & In-System Emulator Module \\
\hline SPM-90-A09-2 & 8048 Emulator Package (includes upgrade kits that convert ISE 8048 to emulate 8049 and 8050) \\
\hline SPM-90-A13 & Integral In-System Emulator Package \\
\hline SPM-90-A13-3 & 8085 Emulator Package \\
\hline SPM-90-A13-4 & NSC800 Emulator Package \\
\hline SPM-90-A13-7 & Z80 ( 4 MHz ) Emulator Package \\
\hline SPM-90-A15 & COPS \(^{\text {TM }}\) Emulator Package \\
\hline SPM-90-A20 & \begin{tabular}{l}
\[
\mathrm{Z} 80(6 \mathrm{MHz})
\] \\
Complete ISE Package
\end{tabular} \\
\hline SPM-90-A55 & Impact Printer \\
\hline SFW-90-A50 & PL/M Compiler for 8080/8085 \\
\hline SFW-90-A60 & PL/M Compiler for NSC800/Z80 \\
\hline SFW-90-A200 & CP/M Operating System Software Package \\
\hline SFW-90-A300 & PASCAL Compiler for 8080/8085 \\
\hline SFW-90-A320 & PASCAL Compiler for NSC800/Z80 \\
\hline
\end{tabular}

STARPLEX II Developmen System with 1 Megabyte isk Storage (single-sided, doubledensity drives) ( 60 Hz )

STARPLEXII Development System with 2 Megabyte Disk Storage (double-sided, doubledensity drives) \((60 \mathrm{~Hz}\) )

STARPLEX II Dual Single Sided, Disk Expansion
STARPLEX II Dual Double Sided, Disk Expansion In-System Emulator Module
8048 Emulator Package (includes upgrade kits that convert ISE 8048 to emulate 8049 and 8050)
Integral In-System Emulator Package

8085 Emulator Package
NSC800 Emulator Package
Z80 (4MHz) Emulator Package
COPS \({ }^{\text {TM }}\) Emulator Package.
Z80 ( 6 MHz )
Complete ISE Package
Impact Printer
PL/M Compiler for 8080/8085
PL/M Compiler for NSC800/Z80

CP/M Operating System Software Package
PASCAL Compiler for PASCAL Compiler for NSC800/Z80

\section*{Documentation}

STARPLEX II Development System
\begin{tabular}{|c|c|}
\hline 420306465-001 & STARPLEX II System Hardware Reference Manual \\
\hline 420306383-001 & STARPLEX II System Software Reference Manual \\
\hline 420305788-001 & STARPLEX II Macro Assembler Software User's Manual \\
\hline 420305790-001 & STARPLEXIIFORTRANCompiler Software User's Manual \\
\hline 420305791-001 & STARPLEX II BASIC Interpreter Software User's Manual \\
\hline 420305804-001 & BLC-8222 Double-Density Floppy Disk Controller Hardware Reference Manual \\
\hline 420305587-001 & BLC-8228/8229 Video Monitor/Keyboard Controller Hardware Reference Manual \\
\hline 420305529-001 & BLC-032/048/064 32/48/64K RAM Board Hardware Reference Manual \\
\hline 420306183-001 & Universal PAL/PROM Programmer User's Manual \\
\hline
\end{tabular}

\section*{STARPLEX II Development System Options}
\begin{tabular}{|c|c|}
\hline 420305869-001 & SPM-90-A08 In-System Emulator Reference Manual \\
\hline 420306065-001 & \begin{tabular}{l}
SPM-90-A09-2 8048 ISE \\
Target Board User's Manual
\end{tabular} \\
\hline 420306240-001 & SPM-90-A13-3 8085 Integral ISE-User's Manual \\
\hline 420306241-001 & SPM-90-A13-4 NSC800 Integral ISE User's Manual \\
\hline 420306692-001 & \begin{tabular}{l}
SPM-90-A13-7, Z80 \\
Integral ISE User's Manual
\end{tabular} \\
\hline 420306254-001 & SPM-90-A15 COPS ISE User's Manual \\
\hline \multicolumn{2}{|l|}{STARPLEX II Development System Software} \\
\hline 420306371-001 & SFW-90-A50, SFW-90-A60 PLM80 Software Reference Manual \\
\hline 420306680-001 & SFW-90-A300, SFW-90.A320 Pascal Compiler Reference Manual \\
\hline
\end{tabular}

> Section 14
> CMOS Industrial Microcomputer Boards

\section*{Introduction}

Developing a board-level solution for applications in harsh industrial environments presents a number of challenges for systems designers. In such applications-which include pipeline monitoring and control, mining equipment monitoring and control, food processing, industrial motor control, robotics and process control-a uniform need exists for easily altered or expanded systems that are also impervious to wide temperature fluctuations, electrical noise, vibration, corrosion, washdowns, power failures, and so on.

\section*{POWER DISSIPATION}

One of the first challenges a designer faces is power dissipation. High power dissipation creates the need for larger, more expensive enclosures, as well as the need for cooling fans, vents/filters, refrigeration systems (in some cases), and large power back-up systems.

Low power drain, on the other hand, means that boards can be inexpensively sealed-off in locations requiring intrinsically safe electronics, washdowns, or resistance to corrosion. Also, low power means increased reliability, portable battery back-up of volatile memory, and the overall reduction in system cost through the elimination of the extra equipment that is required when high power dissipation exists on the PC boards.
A typical CPU board for the MULTIBUS \({ }^{T M}\) has a power dissipation of 20 W and an equivalersigPU board for the STD BUS has a power dissipation of 7.5 W , but the microCMOS technology that is used in National's SERIES/800 CMOS industrial microcomputer ( \(\mathrm{CIM}^{\top \mathrm{M}}\) ) board family allows the power dissipation to be reduced to only 0.3 W , with the CPU board still providing sufficient functionality for most applications.
What's more, the large power dissipation difference between NMOS and CMOS increases wheri a more complex system is considered. At the board level, for instance, CMOS ICs will dissipate 25 to 30 times less than the equivalent NMOS ICs for the same functionality (Figure 14-1).

\section*{NEW BUS REQUIRED}

These new CIM boards needed a new bus. In designing this new bus, National realized it could take advantage of the CMOS bus already developed for the NSC800 \({ }^{\text {TM }}\) microcomputer and add features that would diminish the systems designer's involvement in putting a system
\begin{tabular}{|c|c|c|c|}
\hline Parameter & mULTIBUS & STD BUS & CIMBUS \({ }^{\text {TM }}\) \\
\hline Technology & NMOS & NMOS & microCMOS/CMOS \\
\hline Temperature Range & \[
\begin{aligned}
& 0^{\circ} \mathrm{C} \text { to } 55^{\circ} \mathrm{C} \\
& \left(32^{\circ} \mathrm{F} \text { to } 131^{\circ} \mathrm{F}\right)
\end{aligned}
\] & \begin{tabular}{l}
\(0^{\circ} \mathrm{C}\) to \(55^{\circ} \mathrm{C}\) \\
( \(32^{\circ} \mathrm{F}\) to \(131^{\circ} \mathrm{F}\) )
\end{tabular} & \[
\begin{aligned}
& -40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\
& \left(-40^{\circ} \mathrm{F} \text { to }+185^{\circ} \mathrm{F}\right)
\end{aligned}
\] \\
\hline Board Size & \[
\begin{aligned}
& 6.75^{\prime \prime} \times 12.0^{\prime \prime} \\
& (17.2 \mathrm{~cm} \times 30.5 \mathrm{~cm})
\end{aligned}
\] & \[
\begin{aligned}
& 4.5^{\prime \prime} \times 6.5^{\prime \prime} \\
& (11.4 \mathrm{~cm} \times 16.5 \mathrm{~cm})
\end{aligned}
\] & \[
\begin{aligned}
& 3.9^{\prime \prime} \times 6.3^{\prime \prime} \\
& (10 \mathrm{~cm} \times 16 \mathrm{~cm})
\end{aligned}
\] \\
\hline Supply Voltage & \(5 V_{D C}, \pm 12 V_{D C}\) (Regulated) & \begin{tabular}{l}
\[
5 V_{D C}, \pm 12 V_{D C}
\] \\
(Regulated)
\end{tabular} & \(10 \mathrm{~V}_{\mathrm{DC}}\) to \(17 \mathrm{~V}_{\mathrm{DC}}\) (Unregulated) \\
\hline Power Dissipation & 20W & 7.5W & 0.3W \\
\hline Speed & 4 MHz (Typ) & 4 MHz (Typ) & 4 MHz \\
\hline Connector Type & Card-Edge & Card-Edge & Pin-in-Socket \\
\hline
\end{tabular}
together. What evolved was CIMBUS, a synchronous bus with 64 lines replicating about 30 of the functions of the NSC800's bus, while adding many useful timing and control signals.

In designing a bus for an industrial environment, the designer must take into account the need for an orderly shutdown of equipment in the event of system failure, since a disorderly shutdown could result in injuries or damage to equipment. CIMBUS, therefore, incorporates a system-level, fail-safe timer. This timer informs the rest of the system if the microcomputer hangs up or fails. The other boards will then be reset to a state that allows disengaging machinery in an orderly way.

\section*{TEMPERATURE EXTREMES}

Using the new microCMOS products, National is able to design boards with an operating temperature range from \(-40^{\circ} \mathrm{C}\) to \(+85^{\circ} \mathrm{C}\) (typical NMOS boards can only operate from \(0^{\circ} \mathrm{C}\) to \(55^{\circ} \mathrm{C}\) ). This more than doubles the operating temperature range.

\section*{UNINTERRUPTABLE POWER SUPPLY}

The low power requirement of a CMOS industrial microcomputer board system allows National to easily provide an uninterruptable power supply. The heart of this power supply is a voltage regulator board (a DC/DC switching converter that allows the system to be powered by unregulated DC) and a battery charger board (to monitor the discharge rate and output voltage of an external battery and then provide either a fast or float charge). In conjunction with a 10 V to 17 V battery, these boards provide a portable, low-cost uninterruptable power supply that is simply plugged into the card cage. No additional equipment or hardware design is required by the user since the system is capable of full operation whether or not the primary power source ( \(24 \mathrm{~V}_{\mathrm{DC}}\) ) is present.

\section*{MECHANICAL INTEGRITY}

To provide for mechanical integrity, the pin-in-socket DIN 41612 connector is used. This provides an ideal mechanical complement to CMOS logic, where steady state currents on the order of \(\mu\) As are driven through connector pins. These connectors are resistant to both vibration and corrosion.

The traditional approach has been to use the card-edge connector for all bus and I/O interfaces. This was an economical, but, unfortunately, an unreliable solution.

FIGURE 14-1. Typical 8-Bit CPU Board NMOS to CMOS Comparison
\[
\begin{aligned}
& \text { Board-Level, Multitasking Executive } \\
& \text { for NSC800 }
\end{aligned}
\]

－Configurability
－Fully user configurable
－Menu selection procedure
－Hardware independent

\section*{Compatibility}
— NSC800，Z80 \({ }^{\circ}\)
－Bus－like structure

\section*{图 Reliability}
－Small，efficient nucleus
－Simple user interface
－Standard data structures
－User－Oriented Support
－Extensive I／O handlers
－Analog handlers
－Linkable interactive debugger
－Easy－to－Use
－Prompting menus guide system configuration
－Comprehensible system functions
－Functional similarity for internal and external calls
－Reconfigurable

\section*{Product Overview}

The BLMX－80C software system is a real－time， multitasking executive，specifically designed for use with National Semiconductor Corporation＇s CMOS Industrial Microcomputer（CIM \({ }^{\top}{ }^{\text {M }}\) ）products， but is equally usable for any NSC800－based system． It has been optimized for real－time applications such as process control，manufacturing monitor－ ing，and data acquisition systems．The BLMX－80C Executive is fully modular and can readily be con－ figured to suit applications needs．It is completely hardware and location independent，thereby provid－ ing a fundamental base upon which users can build a wide range of applications systems．In addition， BLMX－80C provides a bus－like structure that helps to integrate software with its underlying hardware through predefined data structures and intercon－ nect procedures．This concept of software－bus
architecture ensures maximum quality of standard－ ization for compatibility and future expandability．
The BLMX－80C nucleus requires only 512 bytes of RAM and 2 K bytes of ROM．The system contains all major real－time functions including task schedul－ ing，intertask communication and synchronization， interrupt handling and I／O control，as well as many optional features．
BLMX－80C provides support for all CIM CPU boards： CIM－802，CIM－802A，and CIM－804，as well as the CIM－201 Serial I／O Board and the CIM－411 Analog Input Board．Real－time modules include a handler for the System－Level Fail－Safe Timer and cold／warm start initialization．A linkable，interactive，system－ level debugger is also supplied．

\section*{Features}

The BLMX-80C Board-Level, Multitasking Executive provides users of CIM products with simple and easy-to-use, yet comprehensive tools for creating a wide range of applications. The most notable features of BLMX-80C are:
Structured Environment-The BLMX-80C Executive and its associated modules support and encourage modular, structured programming, thus providing a consistent structure from application to application and allowing experience gained and software written on one system to be easily transferred to another. Frequently, entire programs may be used in multiple applications, even if different CPU boards are involved.
Hardware-Oriented Interface - The BLMX-80C Executive provides for an intertask and task/executive communications architecture that is similar to hardware communications. Instead of an array of "mailboxes" (or "message centers"), BLMX-80C incorporates channels. One merely communicates across a channel from his module to the desired destination. This interface is consistent throughout the range of facilities offered, thus reducing the number of concepts to be learned, providing greater control at the task level, and increasing the efficiency of the system and the programming effort.
Library Modules - The BLMX-80C Executive is constructed in a thoroughly modular manner with the full range of facilities being offered in multiple library modules, which allows easy selection of the exact facilities required.
Small Nucleus - The BLMX-80C nucleus was handcoded in assembly language rather than being compiled from intermediate or high-level languages. The resulting product is therefore smaller and allows the incorporation of more features within the size generally accepted as optimum.

Priority-Oriented Scheduler - The BLMX-80C scheduler ensures that the highest priority task that is ready to execute is given control, which allows the system to be responsive to its external world. Dynamic reprioritization of tasks is supported for the most sophisticated of multitasking systems.
Real-Time Speed - Because BLMX-80C was handcoded in assembly language, several speed advantages are realized. Task swapping, channel and message management, and I/O interfacing are executed much more quickly than could be expected of a system written in a higher level language.
Direct Interrupt Processing - The BLMX-80C architecture employs interrupt channels that allow device-specific interrupt handling routines to interface directly with the interrupt source. This accomplishes servicing of interrupts without the overhead of task swapping, yet allows the operating system to maintain the integrity of the system. Combining this interrupt service architecture with a device-efficient nucleus results in an operating system that better supports demanding, real-time applications.
Comprehensive I/O Support - The BLMX-80C Iibraries contain support for a wide variety of I/O boards within the CIM product line, thus simplifying the addition of peripherals to an application system. For applications requiring interfacing to unique devices, the architecture of BLMX-80C allows easy addition of user-written handlers.
User Configurability - BLMX-80C Executive-based applications may be configured from a wide range of facilities, selecting only those that meet the specific requirements of the application system. The resultant system contains only the modules necessary for its use, allowing the BLMX-80C Executive to fit a wide range of applications from small, special-purpose, dedicated applications to large, general-purpose systems.


FIGURE 1. Configuration Flexibility Provides Application Freedom
The BLMX-80C Executive, and associated modules, allows the designer the freedom to choose from a wide range of CPU, expansion, and controller boards upon which his application may be built. It allows one to break the ties between the application and the hardware, and thereby gain application freedom and save software development costs.

Evant-Driven - In the BLMX-80C Executive, each user task exists in its own "closed environment" a virtual processor. Each virtual processor can synchronize with external/internal occurrences through events. BLMX-80C supports a wide variety of events, including synchronization with task activities, external device operations, and the real-time clock.
Free Space Manager - The BLMX-80C Executive has an integral free space manager. This feature not only reduces the amount of RAM required in an application. system (potentially reduces board count), but also allows active modules more buffer area within any given space constraint.
Time-of-Day Clock - The BLMX-80C Executive has an integral system/time-of-day clock. Included is a real-time clock configurable to a resolution of 10 ms . This negates the need to allocate the extra memory required for these features, which are necessary in most application systems.
Debugging Aids - The BLMX-80C Executive has a linkable, system-level, user-oriented, interactive software debugging aid. The debugger allows examination and modification of system message control blocks and execution breakpoints, automatic stack overflow monitoring, and numerous other features that result in simplified task debug. ging and faster application system development.
Hardware/Software Compatibility - The user of BLMX-80C is guaranteed that his CIM boards and his BLMX-80C device handlers will always be compatible. If changes are necessitated on any item supported by National Semiconductor Corporation, the BLMX-80C user is guaranteed that no compatibility problems will arise.

\section*{Facilities}

The various facilities offered by the BLMX-80C Executive are provided as independent library
modules, thus allowing simple inclusion or exclusion depending on the user's specific requirements. These facilities are described below.
Nucleus - The BLMX-80C nucleus provides realtime scheduling, interrupt handling, intertask communications, task control, free-space management, and time-of-day. The services offered are:
- Task message sending/receiving and synchronization
- External input/output and synchronization
- Task management
- Time control
- Creation and disposal of tasks during run time
- Extended free memory pool management (user space) with granularity control for optimization
Terminal Handler - The BLMX-80C terminal handler provides a data path between a console device (CRT or TTY) and user tasks. The services offered include:
- Terminal input processing with echo capability
- Recognition of termination character
- Recognition of the editing control characters
- Terminal output processing

Analog Handlers - The BLMX-80C analog handler provides a convenient mechanism for obtaining and transmitting analog values between user tasks and the \(\mathrm{CIM}-411\) Analog Input Board. The analog handlers offer a full range of services that include:
- Sequential input function for analog input sampling
- Random sequence input function for sampling at user-specified sequence

Fail-Safe Timer Handler - The BLMX-80C SystemLevel Fail-Safe Timer Handler is implemented as an interrupt handler. It provides the retriggering required to maintain the fail-safe timer on the CIM CPU boards.

Table 1. BLMX-80C Memory Requirements
\begin{tabular}{|c|c|c|c|c|c|c|c|}
\hline \multicolumn{8}{|c|}{ Memory Requirements \({ }^{1}\) (Bytes) } \\
\hline \multirow{3}{*}{ Module } & \begin{tabular}{c} 
Nasic \\
Kernel
\end{tabular} & \begin{tabular}{c} 
Timer \\
Manager \\
Option
\end{tabular} & \begin{tabular}{c} 
Dynamic \\
Task Disp. \\
Option
\end{tabular} & \begin{tabular}{c} 
Dynamic \\
Channel \\
Option
\end{tabular} & \begin{tabular}{c} 
Extended \\
Mem. Mgr. \\
Option
\end{tabular} & \begin{tabular}{c} 
Terminal \\
Handler
\end{tabular} \\
\cline { 2 - 7 } & PROM \(^{2}\) & 1574 & 532 & 53 & 80 & 180 & 835 \\
RAM \(^{3}\) & 328 & - & - & - & - & 14 \\
\hline & Module & \begin{tabular}{c} 
Analog \\
Input \\
Handler
\end{tabular} & \begin{tabular}{c} 
Analog \\
Output \\
Handler
\end{tabular} & \begin{tabular}{c} 
Fail-Safe \\
Timer \\
Handler
\end{tabular} & \begin{tabular}{c} 
Cold/Warm \\
Start \\
Initialization
\end{tabular} & \begin{tabular}{c} 
Static \\
Debugger
\end{tabular} & \begin{tabular}{c} 
Dynamic \\
Debugger
\end{tabular} \\
\hline PROM \(^{2}\) & 66 & 42 & 50 & 276 & 6246 & 18842 \\
RAM \(^{3}\) & - & - & - & - & 500 & 2344 \\
\hline
\end{tabular}

\section*{Notes:}
1. All figures are approximate. Modules whose final size is user-dependent have the minimum requirements listed.
2. Indicates amount of code which can be configured in PROM.
3. Does not include user-defined Message Control Blocks.

Cold/Warm Start Initialization Modules - The linkable BLMX-80C initialization routines provide appli-cation-independent initialization. The functions provided include:
-Determination whether a cold start or a restart (warm start) is needed
-System RAM test
- Programmable timer(s) reset
-CPU-dedicated I/O initialization
- Serial I/O UART initialization

\section*{The System Generation Process}

The BLMX-80C system generation process is, for the most part, accomplished by running a program called SYSCON on a STARPLEX \({ }^{\text {TM }}\) Development System. The user merely "fills out forms" presented on STARPLEX, answering questions concerning the CPU board, which library modules are required, location of handlers and user-generated tasks, and assignment of channels for communications between tasks and with the Executive. The resulting files are then merged into object form executable on the application system. The system may then be debugged using the NSC800 In -System Emulator (ISE \({ }^{\text {TM }}\) ) from National Semiconductor Corporation, or the BLMX-80C interactive debugger. The final application system code is then available for PROM programming.

\section*{Supported Hardware}

CIM-800 Series CPU Boards
CIM-201 Serial I/O Board
CIM-411 Analog Input Board

\section*{BLMX-80C Executive Shipping Package}

One diskette containing:
—BLMX-80C Nucleus
- Terminal Handler
- PLM80 Language Interface
- Fail-Safe Timer Handler
- Analog Handlers
- Initialization Library
- Interactive Debugger
-SYSCON (System Configuration Program)

\section*{Reference Manuals}

BLMX-80C Reference Manual
BLMX-80 System User's Manual


FIGURE 2. System Generation Process
The user is guided through the system generation process by SYSCON. The sophisticated NSC800 In-System Emulator from National Semiconductor Corporation eases the debugging of application-unique software.

\section*{Order Information}
\begin{tabular}{ll} 
BLMX-80CS & \begin{tabular}{l} 
BLMX-80C Executive for \\
NSC800-based CIM CPU \\
boards on a single density \\
diskette
\end{tabular} \\
BLMX-80CD & \begin{tabular}{l} 
BLMX-80C Executive for \\
NSC800-based CIM CPU \\
boards on a double density
\end{tabular} \\
& \begin{tabular}{l} 
diskette
\end{tabular}
\end{tabular}

\section*{Documentation}

BLMX-80CM

Manual set (\#920308068-001) including the BLMX-80C System Reference Manual (\#420306677-001) and the BLMX-80 System User's Manual (\#420306432-001)


\section*{- Adds RAM and/or PROM to a SERIES/800 \({ }^{\text {TM }}\) system}

B Supports \(2 \mathrm{k} \times 8\) PROM/RAM and \(4 \mathrm{k} \times 8\) PROM devices
m Address-assignable on 16k boundaries
■ High-performance, low power microCMOS technology
© Fits CIM-602/604 card cage
- All required connections for CIMBUS \({ }^{\text {TM }}\) compatibility provided on-board
- Single 5 VDC power supply
a \(-40^{\circ} \mathrm{C}\) to \(+85^{\circ} \mathrm{C}\) or 0 to \(+70^{\circ} \mathrm{C}\) (commercial version) operating temperature ranges
- Built solely with components burned in to A+ levels

\section*{Product Overview}

The CIM-100 series of PROM/RAM Memory Expansion Boards are members of the SERIES/800 line of CMOS Industrial Microcomputers (CIM) from National Semiconductor Corporation. SERIES/800 is a complete family, including CPU, memory expansion, and digital and analog I/O boards. Also included is a real-time, multitasking operating system, BLMX-80C. The line uses the microCMOS NSC800 \({ }^{\text {TM }}\) microprocessor, which combines the benefits of the execution speeds of NMOS microprocessors with the power dissipation and environmental characteristics of CMOS, and executes the \(Z 80\) instruction set. The complete line is compatible with the CIMBUS, a documented scheme for board interconnection (see the CIMBUS specification). The microCMOS technology employed, combined with the single-wide Eurocard form factor of the boards, makes the SERIES/800 line appropriate for many applications in harsh environments, such as numeric machine control, pipeline monitoring and control, robotics, industrial instrumentation, and uninterruptable power supplies.

The CIM-100/104/108 and CIM-100C/104C/108C PROM/ RAM Memory Expansion Boards are memory expansion boards for the SERIES/800 CMOS Industrial

Microcomputers from National Semiconductor Corporation. The CIM-100/104/108 boards are identical except for the amount of factory-installed RAM: the CIM-100 has no RAM installed, the CIM-104 has 8 k RAM installed, and the CIM-108 has 16k RAM installed. The CIM-100C/104C/108C boards are functionally identical to the CIM-100/104/108, with the only difference being their operating temperature range ( 0 to \(+70^{\circ} \mathrm{C}\) versus \(-40^{\circ} \mathrm{C}\) to \(+85^{\circ} \mathrm{C}\) ). The CIM-100 series boards allow various combinations of PROM and RAM to be added to a CIMBUS system, up to a maximum of 8 k PROM +8 k RAM, 16 k PROM, 16k RAM, or 32 k PROM. The CIM-100 series memory expansion boards, only \(100 \mathrm{~mm} \times 160 \mathrm{~mm}\left(3.9^{\prime \prime} \times\right.\) \(6.3^{\prime \prime}\) ) in size, fit the CIM-602/604 series card cages, and are connected to the CIMBUS by 64 -pin, pin-insocket DIN 41612 connectors. See the CIMBUS System Bus Specification Manual for a description of the CIMBUS (order as CIMBUSM or Manual \#420306681-001). The use of microCMOS technology gives high performance at low power consumption levels, and, in keeping with the aims of the SERIES/800 line, the CIM-100 series boards are designed for reliable performance over a wide range of harsh environmental conditions.

\section*{Functional Description}

The CIM-100 series memory expansion boards are shipped with either no RAM (CIM-100/100C), 8k RAM (CIM-104/104C), or 16k RAM (CIM-108/108C) installed. User PROM may be added to the CIM-100 and CIM-104; address boundaries and board configurations are then established by on-board jumpers. The CIM-100 series functional units are:
- CIMBUS interface
- Address buffer
- Chip select circuitry
- Memory array
- Control logic circuitry
- Data buffer

The address buffer receives 16 address bits from the CIM-800 CPU through the CIMBUS interface and transfers the address bits to the internal address bus, the control logic circuitry, and the chip select circuitry. The chip select circuitry then determines which PROM/RAM device in the memory array should be enabled and sends four address bits to a decoder which enables the selected memory.

The memory array consists of two banks, each of which contains four PROM/RAM devices. A 16k byte memory block may be formed from \(2 \mathrm{k} \times 8\)-bit capacity RAM devices in combination with \(2 k \times 8\)-bit
capacity PROM devices. In this example, one memory array bank contains \(8 k\) bytes of RAM and the other bank contains 8 k bytes of PROM. Other possible configurations with \(2 \mathrm{k} \times 8\)-bit capacity devices are 16 k bytes of RAM only or 16 k bytes of PROM only.

PROM devices with a \(4 \mathrm{k} \times 8\)-bit capacity may also be used. RAM or PROM devices with \(2 \mathrm{k} \times 8\)-bit capacity cannot be combined with \(4 \mathrm{k} \times 8\)-bit PROM devices. Possible configurations for the \(4 \mathrm{k} \times 8\)-bit PROM devices are 16k bytes of PROM (only one bank used) or \(32 k\) bytes of PROM (both banks used).

The memory configuration and address assignments are established by on-board jumpers. When memory is accessed, one PROM/RAM device is enabled by the chip select circuitry and eight bits of memory data are transferred in from or placed out on the board's internal data lines. Data direction depends on whether addressed memory is PROM or RAM and whether the memory request is a read or a write.

The control logic circuitry decides whether the memory access is a read or write cycle. The decision depends on information from the CIMBUS interface and two internal address bits. The data buffer transmits or receives data from the CIM-800 CPU; the CPU determines whether the direction of data movement is to or from the memory array.

\section*{Specifications}

\section*{Memory Capacity}

Various combinations to a maximum of 8 k PROM + 8k RAM, 16k PROM, 16k RAM, or 32k PROM
Word size- 8 bits
Compatible
Memory
Devices-

Access
Time-
515 ns

Address
Selection- assignable on. 16k boundaries within 64k bytes

\section*{System Bus Interface}

64-pin, pin-and-socket DIN 41612 connector.
Recommended mating connectors:
Winchester 96S-6033-0531-2
Elco 008257-096-649-124

\section*{Power}
\(V_{C C}=5 V_{D C} \pm 5 \%\)
\begin{tabular}{|l|c|c|}
\hline PROM/RAM Used & Memory Size & Current (Max) \\
\hline none & 0 k & 1.23 mA \\
6116 & 8 k & 62.00 mA \\
NMC27C16 & 8 k & 27.00 mA \\
6116 & 16 k & 62.50 mA \\
NMC27C16 + 6116 & 16 k & 62.40 mA \\
NMC27C32 & 32 k & 27.00 mA \\
\hline
\end{tabular}

Environmental Temperature:
CIM-100/104/108: \(-40^{\circ} \mathrm{C}\) to
\(+85^{\circ} \mathrm{C}\left(-40^{\circ} \mathrm{F}\right.\) to \(\left.+185^{\circ} \mathrm{F}\right)\)
CIM-100C/104C/108C:
0 to \(+70^{\circ} \mathrm{C}\left(+32^{\circ} \mathrm{F}\right.\) to \(\left.+158^{\circ} \mathrm{F}\right)\)
Humidity: 0 to \(90 \%\) noncondensing

Physical
Length: \(6.30 \mathrm{in} .(160 \mathrm{~mm})\)
Width: \(3.94 \mathrm{in} .(100 \mathrm{~mm})\)
Height: \(0.50 \mathrm{in} .(13 \mathrm{~mm})\)
Weight: 0.71 oz. \((20 \mathrm{gm})\)
(CIM-100)

\section*{Order Information}

CIM-100/104/108 and CIM-100C/104C/108C PROM/RAM Memory Expansion Boards

CIM-100
CIM-100C
CIM-104
CIM-104C
CIM-108
CIM-108C

Documentation
CIM-100M

CIMBUSM

No RAM installed 0 to \(+70^{\circ} \mathrm{C}\) (Commercial) version
8k RAM installed
0 to \(+70^{\circ} \mathrm{C}\) (Commercial) version
16k RAM installed 0 to \(+70^{\circ} \mathrm{C}\) (Commercial) version

CIM-100/104/108 and CIM-100C/104C/108C PROM/ RAM Memory Expansion Board Hardware Reference Manual (\#420305685-001)
CIMBUS System Bus Specification (\#420306681-001)


FIGURE 1. CIM-100 Series RAM/PROM Expansion Board Block Diagram

\section*{\(\mathrm{CIM}^{\text {TM }}\)-201 and CIM-201C Serial Input/Output Boards}

* Single-channel asynchronous transfer of serial data
- RS-232C or optically isolated 20 mA current loop operation
回 Interfaces with wide variety of terminals, computers, printers, and other peripheral equipment
- May be configured as either data set (DCE) or data terminal (DTE)
- Can be used in pairs in demand/ response mode
( User-selectable baud rates from 50 to 153600
■ Standard 25-pin "D" connector for serial data
- CIMBUS \(^{\text {TM }}\)-compatible with SERIES/800 \({ }^{\text {™ }}\) line
(1) Small \(100 \mathrm{~mm} \times 160 \mathrm{~mm}\) Eurocard form fits directly into CIM-602/604 card cages
© microCMOS technology gives high reliability at low power consumption
- \(-40^{\circ} \mathrm{C}\) to \(+85^{\circ} \mathrm{C}\) or \(0^{\circ} \mathrm{C}\) to \(+70^{\circ} \mathrm{F}\) (commercial version) operating temperature ranges
- Designed for demanding use under harsh environmental conditions
B Built solely with components burned in to A+ levels

\section*{Product Overview}

The CIM-201 and CIM-201C Serial I/O Boards are members of the SERIES/800 line of CMOS Industrial Microcomputers (CIM) from National Semiconductor Corporation. SERIES/800 is a complete family, including CPU, memory expansion, and digital and analog 1/O boards. Also included is a real-time, multitasking operating system, BLMX-80C. The line uses the microCMOS NSC800 \({ }^{\text {™ }}\) microprocessor, which combines the benefits of the execution
speeds of NMOS microprocessors with the power dissipation and environmental characteristics of CMOS, and executes the Z80 instruction set. The complete line is compatible with the CIMBUS, a documented scheme for board interconnection (see the CIMBUS specification). The microCMOS technology employed, combined with the single-wide Eurocard form factor of the boards, makes the SERIES/800 line appropriate for many applications in harsh envi-
ronments, such as numeric machine control, pipeline monitoring and control, robotics, industrial instrumentation and uninterruptable power supplies.
The CIM-201 Serial I/O Board provides the capability for RS232C or current loop controlled asynchronous data transfer between a SERIES/800 system and any compatible peripheral device. Such peripheral devices may include a wide variety of computers, terminals, printers, microwave links, or various kinds of control or instrumentation devices designed for RS232C or current loop operation. The CIM-201C is identical to the CIM-201, with the only difference being its operating temperature range \(\left(0^{\circ} \mathrm{C}\right.\) to \(+70^{\circ} \mathrm{C}\) versus \(-40^{\circ} \mathrm{C}\) to \(+85^{\circ} \mathrm{C}\) ).
The CIM-201 may be configured as either a data set (DCE), a device that interfaces with a communication channel such as telephone lines, or as a data terminal (DTE), the source or destination of data such as a CRT display, a computer, or a printer. Additionally, the CIM-201 may be used in pairs in a demand/response mode, where one CIM-201 is configured as a DCE and the other as a DTE.
Baud rates from 50 to 153600 are user-selectable. A configuration interrupt line provides communication between the CIM-201 and the CIMBUS. Transmission or reception by the CIM-201 may be interrupted if necessary; similarly, if the CIM-201 loses transmission (such as loss of carrier detect when connected to a modem), an interrupt flag may be output to the CIMBUS. See the CIMBUS Specification Manual for a description of the CIMBUS (order as CIMBUSM or Manual \#420306681-001). RS232C connection is made by a standard 25 -pin " D " connector.
If the CIM-201 is used in a current loop configuration, \(\pm 15 \mathrm{~V}_{\mathrm{DC}}\) power may be obtained from the CIM610 Voltage Regulator Board. Otherwise, only a single \(30 V_{D C}\) power source is required.
Like all the other members of the SERIES/800 line, the CIM-201 uses microCMOS technology throughout for high reliability at low power consumption levels. CIMBUS connections are made through pin-insocket DIN 41612 connectors, which are highly resistant to vibration and corrosion, and eliminate the card edge connector, a primary failure source in many systems. The CIM-201 uses the single-wide Eurocard form factor, measuring only \(100 \mathrm{~mm} \times 160\) \(\mathrm{mm}\left(3.9^{\prime \prime} \times 6.3^{\prime \prime}\right)\), and fits into the 8 -slot and 18 -slot CIMBUS card cages.

\section*{Functional Description}

The CIM-201 Serial I/O Board transmits and receives asynchronous serial data. It consists of six major functional blocks:
- Address buffer
- Base address
- Baud rate selection
- Universal Asynchronous Receiver/Transmitter (UART)
- Data buffer
- Current loop interface

\section*{Address buffer}

The address buffer consists of an 8 -bit bidirectional transceiver that is always enabled and set to receive. It receives the eight least significant address bits (I/O mapped) from the CIMBUS and passes them on to the base address circuit, the baud rate select circuit, and the UART.

\section*{Base address}

The base address circuit uses the five most significant address bits from the address buffer to establish, along with a user-selected jumper configuration, the base address for the CIM-201. There are 32 possible base addresses in the range from OOH to F8H in 8 -bit increments. The base address is used as a reference to access five functions:

Base address +0 - loads transmitter holding register of the UART
Base address +1 - reads data received from a peripheral
Base address +2 - loads UART control register
Base address +3 - reads UART status register
Base address +4 - loads baud rate select register

\section*{Baud rate selection}

The main component of the baud rate selection circuitry is a bit rate generator. When selecting a baud rate, the bit rate generator receives four data bits from the CIMBUS data lines and decodes them to select one of thirteen software-selectable baud rates from 50 baud to 9600 baud. Four more baud rates from 19200 baud to 153600 baud may be established by the configuration of on-board jumpers. The output of the baud, rate selection circuitry provides the transmit and receive clocks for the UART.

\section*{Universal Asynchronous Receiver/Transmitter (UART)}

The UART is the central element of the asynchronous serial I/O activity. Configured by the parameters established by the other functional portions of the CIM-201, it directs control signals used in the communication with units external to the SERIES/ 800 system and does the actual receiving and transmitting of data. It interacts with
- chip initialization and enable signals
- read/write lines
- clock signals
- register select
- external status
- data lines
- request to send, clear to send, and peripheral status interrupt lines
- interrupt line

Aside from its software-selectable functions, the UART can be configured by on-board jumpers to act as either a data set (modem) or a data terminal (terminal).

\section*{Data buffer}

The data buffer is also an 8-bit bidirectional transceiver. Its function is to receive eight bits of data from the CIMBUS and route the data to internal data lines or to take data from the internal data lines and route it to the CIMBUS. These data bits are either communication data to or from the UART, special data reflecting the condition of the UART status register, or special data setting the configuration of the UART control register.

\section*{Current loop interface}

The current loop interface circuitry controls the UART when current loop rather than RS232C interfacing is required. The current loop circuitry operates on the standard 20 mA current loop, and isolates the current loop driven device from the CIM system by means of optoisolators.
To facilitate throughput, the Peripheral Status Interrupt (PSI), indicates a status change when activated. For example, the modem Data Carrier Detect line is connected to the PSI input on the UART. If transmission fails because of loss of the carrier on the communications line, the UART sends an interrupt signal to one of the CIMBUS interrupt lines, which can be used by the SERIES/800 system to trigger action appropriate to the situation. This eliminates the need for polling the UART status.

\section*{Specifications}

\section*{Addressing}

Base address established by on-board jumpers from 00 H to F 8 H in 8 -bit increments.

\section*{Serial I/O}

Control - programmable UART
Transmission
mode - asynchronous

Word length - \(5,6,7\), or 8 bits
\begin{tabular}{lrrl} 
Parity - & \multicolumn{1}{c}{ odd, even, or none } & \\
Stop bits - & \(1,11 / 2\), or 2 & \\
Baud rates - & 50.0 & 1800.0 & \\
& 75.0 & 2400.0 & \\
& 110.0 & 4800.0 & \\
& 134.5 & 9600.0 & \\
& 150.0 & 19200.0 & (jumper-select.) \\
& 200.0 & 38400.0 & \("\) \\
& 300.0 & 76800.0 & \("\) \\
& 600.0 & 153600.0 & \("\) \\
& 1200.0 & &
\end{tabular}

Error
detection - framing, data overrun, parity
Interface - RS232C or 20 mA current loop

\section*{Connectors}
\begin{tabular}{|c|c|}
\hline CIMBUS - & \begin{tabular}{l}
Pin-in-socket DIN 41612 \\
Recommended mating connectors: \\
Winchester 96S-6033-0531-2 \\
Elco 008257-096-649-124
\end{tabular} \\
\hline RS-232C - & Standard 25-pin "D" Recommended mating connectors: 3M 3482-1000 (crimp connection) Cinch DB-19604-432 (solder connection) \\
\hline
\end{tabular}

\section*{Optional}
power - Two-contact header
Recommended mating connectors:
\begin{tabular}{lll} 
Vendor & Housing & Contact \\
Molex & \(09-50-3021\) & \(08-50-0106\) \\
Methode & \(3300-102\) & \(3400-111\) \\
(Optional power connector provided)
\end{tabular}
\begin{tabular}{lll} 
Power & \(+5 \mathrm{VDC} \quad 61.0 \mathrm{~mA}\) \\
& +15 VDC & 29.5 mA \\
& \(-15 \mathrm{VDC} \quad 18.0 \mathrm{~mA}\) \\
& (Includes power for optoisolators \\
& \begin{tabular}{l} 
used in 20mA current loop
\end{tabular} \\
& operation)
\end{tabular}

\section*{Environmental}
\begin{tabular}{rl} 
Temperature - & \(\mathrm{CIM}-201:-40^{\circ} \mathrm{C}\) to \(+85^{\circ} \mathrm{C}\left(-40^{\circ} \mathrm{F}\right.\) \\
& to \(\left.+185^{\circ} \mathrm{F}\right)\) \\
& \(\mathrm{CIM}-201 \mathrm{C}: 0^{\circ} \mathrm{C}\) to \(+70^{\circ} \mathrm{C}\left(+32^{\circ} \mathrm{F}\right.\) to \\
& \(\left.+158^{\circ} \mathrm{F}\right)\)
\end{tabular}

Humidity - to \(90 \%\) noncondensing
Physical - Length \(6.30 \mathrm{in} . \quad(160.0 \mathrm{~mm}\) )
Width 3.94 in. \((100.0 \mathrm{~mm})\)
Height 0.73 in. ( 18.5 mm )
Weight \(1.2 \mathrm{oz} .(32.0 \mathrm{gm})\)
Order Information
CIM-201 CIM-201 Serial Input/Output Board
\(\mathrm{CIM}-201 \mathrm{C} \quad 0^{\circ} \mathrm{C}\) to \(+70^{\circ} \mathrm{C}\) (commercial) version
Documentation
CIM-201M CIM-201 and CIM-201C Serial Input/Output Board Hardware Reference Manual (\#420306683-001)
CIMBUSM CIMBUS System Bus Specification (\#420306681-001)


FIGURE 1. CIM-201 Serial I/O Board Block Diagram

\section*{CIM \({ }^{\top \mathrm{M}}\)-203 and CIM-203C Dual Channel Serial I/O Boards}

\author{
- Two, totally independent asynchronous serial I/O channels \\ - One channel alternately run in synchronous mode (user-installed option) \\ © Programmable baud rates \\ - Async to 19.2 k baud \\ -Sync to 38.4 k baud
}
m Either or both channels can be either RS232C, RS422, or RS423
- Each channel may be configured either as data set or data terminal
- CIMBUS \(^{\text {TM }}\)-compatible with SERIES/800™ board line
- Small \(100 \mathrm{~mm} \times 160 \mathrm{~mm}\) Eurocard form fits directly into CIM-602/604 card cages
(1) microCMOS technology gives high reliability at low power consumption
- \(-40^{\circ} \mathrm{C}\) to \(+85^{\circ} \mathrm{C}\) or 0 to \(+70^{\circ} \mathrm{C}\) (commercial version) operating temperature ranges

Built solely with componeṇts burned in to A+ levels

\section*{Product Overview}

The CIM-203 and CIM-203C Dual-Channel Serial I/O Boards are members of the SERIES/800 line of CMOS Industrial Microcomputers (CIM) from National Semiconductor Corporation. SERIES/800 is a complete family, including CPU, memory expansion, and digital and analog I/O boards. Also included is a real-time, multitasking operating system, BLMX-80C. The line uses the microCMOS NSC800 \({ }^{\top M}\) microprocessor, which combines the benefits of the execution speeds of NMOS microprocessors with the power dissipation and environmental characteristics of CMOS, and executes the \(\mathbf{Z 8 0}\) instruction set. The complete line is compatible with the CIMBUS, a documented scheme
for board interconnection (see the CIMBUS specification). The microCMOS technology employed, combined with the single-wide Eurocard form factor of the boards, makes the SERIES/800 line appropriate for many applications in harsh environments, such as numeric machine control, pipeline monitoring and control, robotics, industrial instrumentation, and uninterruptable power supplies.

The CIM-203 Dual-Channel Serial I/O Board provides the capabilities for synchronous or asynchronous serial communications over RS232C; RS422; or RS423compatible interfaces between a CIMBUS system
and many other systems and peripherals. The board contains two totally separate channels, thus allowing each to be configured and run independent of the other. Baud rates are software-selectable from 50 baud to 19.2 k baud, and jumper-selectable above that. The CIM-203 is shipped with two UARTS installed, permitting only asynchronous operation. The user can optionally replace one UART with a USART if a synchronous channel is required. The transceivers installed on the board, as shipped, are for RS232C interfaces. Transceivers appropriate for RS422/423 may be alternately used on either, or both channels. The

CIM-203C is identical to the CIM-203, with the only difference being its operating temperature range ( 0 to \(+70^{\circ} \mathrm{C}\), versus \(-40^{\circ} \mathrm{C}\) to \(+85^{\circ} \mathrm{C}\) ).
The CIM-203 shares the small \(100 \mathrm{~mm} \times 160 \mathrm{~mm}\) ( \(3.9^{\prime \prime}\) \(\times 6.3^{\prime \prime}\) ) single-wide Eurocard form factor with the rest of the SERIES/800 line and fits the CIM-602/604 card cages. It is completely CIMBUS-compatible through a pin-and-socket DIN 41612 connector, which provides an added element of mechanical and electrical reliability by eliminating the usual card-edge connector. See the CIMBUS System Bus Specification (\#420306681-001) for a description of the CIMBUS. Parallel I/O Boards

- 40 bit-programmable I/O lines, with provisions for interchangeable line drivers and terminators
- 4 levels of maskable interrupts
- Fail safe logic sets outputs to a known state if CPU fails
- Small \(100 \mathrm{~mm} \times 160 \mathrm{~mm}\) Eurocard form factor fits directly into CIM-602/604 card cages

■ Compatible with CIMBUS \({ }^{\text {™ }}\) system bus
■ microCMOS technology gives high reliability with low-power consumption
- \(-40^{\circ} \mathrm{C}\) to \(+85^{\circ} \mathrm{C}\) or \(0^{\circ} \mathrm{C}\) to \(+70^{\circ} \mathrm{C}\) (commercial version) operating temperature ranges.
- Built solely with components burned in to A+ levels

\section*{Product Overview}

The CIM-210 and CIM-210C Parallel I/O Boards are members of the SERIES/800TM line of CMOS Industrial Microcomputers (CIM) from National Semiconductor Corporation. Series/800 is a complete family, including CPU, memory expansion, and digital and analog I/O boards. Also included is a real-time, multitasking operating system, BLMX-80C. The line uses the microCMOS NSC800TM microprocessor, which combines the benefits of the execution speeds of NMOS microprocessors with the power dissipation and environmental characteristics of CMOS, and executes the Z80 instruction set. The complete line is compatible with the CIMBUS, a documented scheme for board interconnec-
tion (see the CIMBUS specification). The microCMOS technology employed, combined with the single-wide Eurocard form factor of the boards, makes the SERIES/800 line appropriate for many applications in harsh environments, such as numeric machine control, pipeline monitoring and control, robotics, industrial instrumentation, and uninterruptable power supplies.

The CIM-210 Parallel \(1 / O\) Board provides bitprogrammable, parallel inpùt and output for a CIMBUS system. Forty lines are furnished, arranged as four 8-bit ports and four 2-bit ports (which also serve as handshake or strobe lines in several of the programmable modes). Sockets on the I/O interface allow each line to be configured for numerous different applications by
the insertion of buffers or simple shorting wires (pull-up resistors are already provided). Four levels of maskable interrupts are generated by the interface devices which may be jumpered to any of the eight interrupt lines on the CIMBUS. The CIM-210C is identical to the CIM-210, with the only difference being its operating temperature range \(\left(0^{\circ} \mathrm{C}\right.\) to \(+70^{\circ} \mathrm{C}\), versus \(-40^{\circ} \mathrm{C}\) to \(+85^{\circ} \mathrm{C}\) ).

Like all other members of the SERIES/800 line, the CIM-210 uses microCMOS technology throughout for high reliability at low-power consumption levels. CIMBUS connections are made through pin-and-socket DIN 41612 connectors, which are highly resistant to vibration and corrosion, and eliminate the card edge connector, a primary failure source in many systems. The CIM-210 uses the single-wide Eurocard form factor, measuring only \(100 \mathrm{~mm} \times 160 \mathrm{~mm}\left(3.9^{\prime \prime} \times 6.3^{\prime \prime}\right)\).

\section*{Functional Description}

The CIM-210 Parallel I/O Board consists of six major functional blocks:
- data buffer
- address decode circuit
- control fail circuit
- Parallel Input/Output (PIO) circuit
- interrupt circuit
- input/output buffer section

\section*{Data Buffer}

The data buffer is an 8 -bit bidirectional transceiver. Its function is to receive eight bits of data from the CIMBUS and route the data to internal data lines, or to take data from the internal data lines and route it to the CIMBUS. These data bits are either I/O data to or from the PIOs, special data reflecting the condition of a PIO status register, or special data setting the configuration of a PIO control register.

\section*{Address Decode Circuit}

The address decode circuit decodes the CIMBUS address lines AO through A7. Eight I/O locations are required, with the actual base address set by onboard jumpers. The base address can be any location on an even eight-byte boundary from OOH to FBH . The address decode circuit enables the data buffer and either selects one of the two PIOs or clears one of the two PIOs when a valid address is present oit the CIMBUS (see Table 1).

\section*{Control Fail Circuit}

The control fail circuit monitors the CIMBUS fail-safe timer (TMRFS) signal. TMRFS is a low-frequency ( 1 Hz ) clock signal generated by the CPU board. If the TMRFS signal should fail to toggle for 1.6 seconds, or longer (indicating that the CPU has failed, or hung up), the control fail circuit activates on onboard fail signal. This signal,

Table 1. CIM-210 I/O Address assignments
\begin{tabular}{|l|l|l|}
\hline IIO Address & \multicolumn{1}{|c|}{ Read } & \multicolumn{1}{|c|}{ Write } \\
\hline BASE +0 & Unused & PIO \#1 Reset \\
BASE +1 & PIO \#1 Status & PIO \#1 Control \\
BASE +2 & PIO \#1 Port A & PIO \#1 Port A \\
& Input Data & Output Data \\
BASE +3 & PIO \#1 Port B & PIO \#1 Port B \\
& Input Data & Output Data \\
BASE +4 & Unused & PIO \#2 Reset \\
BASE +5 & PIO \#2 Status & PIO \#2 Control \\
BASE +6 & PIO \#2 Port A & PIO \#2 Port A \\
& Input Data & Output Data \\
BASE +7 & PIO \#2 Port B & PIO \#2 Port B \\
& Input Data & Output Data \\
\hline
\end{tabular}
in turn, clears the PIOs (sets all lines to input mode), thus driving all outputs to a known state as determined by the actual buffer used (see Table 3).

\section*{Parallel Input/Output (PIO) Circuit}

The PIO circuit consists of two PIO chips. A total of 40 input/output lines are available, 20 input/output lines for each PIO. Each PIO is further divided into two ports (port \(A\) and port \(B\) ) and four handshaking lines (RDY A, STB A, RDY B, and STB B). Each port contains eight l/O lines. The remaining four I/O lines connect to the four handshaking lines. (See Table 2.)

Each PIO chip can be programmed to operate in four modes. They are:
- Input mode-data input to port only
- Output mode-data output from port only
- Bidirectional mode-data input and output to port.
- Bit programmable mode-sets individual lines of a port, including handshaking lines, as either inputs or outputs.

\section*{Interrupt Circuit}

A total of four interrupt lines can be jumpered to any of the eight CIMBUS interrupt lines. The outputs are open drain so they can be jumpered together in groups ranging from one to four.

Interrupts are generated by:
- each port of each PIO
- strobed input and output when programmed
- ports monitored for specific input conditions when the condition is true.

\section*{Input/Output Buffer Section}


Table 2. PIO Operating Modes
\begin{tabular}{|l|l|l|l|l|}
\hline \multicolumn{1}{|c|}{ Mode } & \multicolumn{1}{c|}{\begin{tabular}{c} 
(8) \\
Port A \\
Data Pins
\end{tabular}} & \multicolumn{1}{c|}{\begin{tabular}{c} 
(2) \\
Port A \\
Handshaking Pins
\end{tabular}} & \multicolumn{1}{c|}{\begin{tabular}{c} 
(8) \\
Port B \\
Data Pins
\end{tabular}} & \multicolumn{1}{c|}{\begin{tabular}{c} 
(2) \\
Port B \\
Handshaking Pins
\end{tabular}} \\
\hline Input & Accept input data & Ready, strobe & Accept input data & Ready, strobe \\
\hline Output & Outtput data & Ready, strobe & Output data & Ready, strobe \\
\hline \begin{tabular}{l} 
Bidirectional \\
(Port A only)
\end{tabular} & \begin{tabular}{l} 
Transfer input/ \\
output data
\end{tabular} & \begin{tabular}{l} 
Input hand- \\
shaking for \\
Port A
\end{tabular} & \begin{tabular}{l} 
Must be \\
previously set to \\
bit-programmable \\
mode
\end{tabular} & \begin{tabular}{l} 
Output hand- \\
shaking for \\
Port A
\end{tabular} \\
\hline Bit-Programmable & \begin{tabular}{l} 
Programmed \\
individually as \\
inputs or outputs
\end{tabular} & \begin{tabular}{l} 
Programmed \\
individually as \\
inputs or outputs
\end{tabular} & \begin{tabular}{l} 
Programmed \\
individually as \\
inputs or outputs
\end{tabular} & \begin{tabular}{l} 
Programmed \\
individually as \\
inputs or outputs
\end{tabular} \\
\hline
\end{tabular}
gate. Table 3 lists some of the possible devices. Naturally, simple shorting wires may also be inserted in the sockets, but good design practice may suggest that a 74 HCO be used for inputs to protect the PIOs. Pull-up resistors are already provided on the CIM-210. (The CIM-210 is factory shipped without buffers.)

Table 3. Buffer selection guide
\begin{tabular}{|c|c|c|c|c|}
\hline \multirow[b]{2}{*}{Buffer} & \multirow[t]{2}{*}{Data Inversion} & \multirow[t]{2}{*}{Fail State} & \multicolumn{2}{|c|}{Drive} \\
\hline & & & High (mA) & Low (mA) \\
\hline Wires & No & High* & 1.6 min & 1.15 min \\
\hline 74HC00 & Yes & High & 3.4 min & 3.4 min \\
\hline \(74 \mathrm{HC08}\) & No & Low & 3.4 min & 3.4 min \\
\hline 74HC32 & No & High & 3.4 min & 3.4 min \\
\hline 7400 & Yes & High & 0.4 max & 16.0 max \\
\hline 7408 & No & Low & 0.8 max & 16.0 max \\
\hline 7432 & No & High & 0.8 max & 16.0 max \\
\hline 7438 & Yes & High* & 0.5 max & 48.0 max \\
\hline 74L00 & Yes & High & 0.2 max & 3.6 max \\
\hline 74L08 & No & Low & 0.2 max & 3.6 max \\
\hline 74L32 & No & High & 0.2 max & 3.6 max \\
\hline 74LS00 & Yes & High & 0.4 max & 8.0 max \\
\hline 74LS08 & No & Low & 0.4 max & 8.0 max \\
\hline 74LS32 & No & High & 0.4 max & 8.0 max \\
\hline 74LS38 & Yes & High* & 0.5 max & 24.0 max \\
\hline 74S00 & Yes & High & 1.0 max & 20.0 max \\
\hline 74S08 & No & Low & 1.0 max & 20.0 max \\
\hline 74S32 & No & High & 1.0 max & 20.0 max \\
\hline 74C00 & Yes & High & 1.75 min & 8.0 min \\
\hline 74C08 & No & Low & 1.75 min & 8.0 min \\
\hline 74C32 & No & High & 1.75 min & 8.0 min \\
\hline
\end{tabular}
*Fail state is high due to 10 K pullup resistors.

The 40 input and output signals are obtained through a 50 -pin ribbon connector. This leaves 10 pins for power and grounds. Main power to the decode and the port chips is from the \(5 \mathrm{~V}_{\mathrm{DC}}\) power on the back plane. Jumpers are provided for outputting power to the connector on the spare pins. The voltages are: \(+5 \mathrm{~V}_{\mathrm{DC}}\), \(+15 \mathrm{~V}_{\mathrm{DC}}\), digital and analog grounds. There are also special jumpers for the buffer sockets. These jumpers are for setting buffer \(+5 \mathrm{~V}_{\mathrm{DC}}\) or +15 V DC power from an internal or external source. The external power may be
used for high power applications exceeding the system supply rating. The power to the 1/O connector may be used for signal conditioning. The current on any of the supplies should not exceed safe operating limits.

\section*{Specifications}

Addréssing: Base address established by onboard jumpers from 00 H to F 8 H in 8 -bit increments (see Table 1).
//O Capacity: 40 programmable lines (see Table 2)
Interrupts: Four interrupts may originate from either port (2) on both PIOs (2)

\section*{Connectors}

Parallel I/O:
50-pin locking header Recomended mating connectors:

3M 3425-7050
Winchester 61-1150.01
AMP 1-499662-0
CIMBUS: Pin-and-socket DIN 41612 Recommended mating connectors: Winchester 96S-6033-0531-2 Elco 008257-096-649-124

Power \(\quad+5 V_{D C} @ 15 \mathrm{~mA}\) (sockets empty, as shipped) \(+5 \mathrm{~V}_{\mathrm{DC}} @ 20 \mathrm{~mA}\) (sockets contain 74HC08 buffers)
\(\left(+5 \mathrm{~V}_{D C},+15 \mathrm{~V}_{D C}\right.\) used externally will draw an additional amount of current' from the CIMBUS)

\section*{Environmental}
Temperature: \begin{tabular}{rc}
\(\mathrm{CIM}-210:\) & \(-40^{\circ} \mathrm{C}\) to \(+85^{\circ} \mathrm{C}\) \\
& \(\left(-40^{\circ} \mathrm{F}\right.\) to \(\left.+185^{\circ} \mathrm{F}\right)\) \\
\(\mathrm{CIM}-210 \mathrm{C}:\) & \(0^{\circ} \mathrm{C}\) to \(+70^{\circ} \mathrm{C}\) \\
\(\left(+32^{\circ} \mathrm{F}\right.\) to \(\left.+158^{\circ} \mathrm{F}\right)\)
\end{tabular}

Humidity: 0 to \(90 \%\) noncondensing
Physical
Length: \(\quad 6.30 \mathrm{in}\). \((160 \mathrm{~mm}\) )
Width: \(\quad 3.94 \mathrm{in} .(100 \mathrm{~mm})\)
Height: \(\quad 0.50 \mathrm{in} .(13 \mathrm{~mm})\)
Weight: \(\quad 3.00 \mathrm{oz} .(85 \mathrm{gm})\)

\section*{Order Information}

Documentation CIM-210M
CIM-210
CIM-210C
CIM-210 Parallel I/O Board
\(0^{\circ} \mathrm{C}\) to \(+70^{\circ} \mathrm{C}\) (commercial) version

CIM-210/-210C Parallel I/O Board Hardware Reference Manual (\#420308196-001) CIMBUS System Bus Specification (\#420306681-001)


FIGURE 1. CIM-210 Parallel I/O Board Block Diagram

\title{
CIM \({ }^{\text {TM }}-220\) and CIM-220C Frequency/Period Measurement Boards
}

a Interface to tachometers and voltage-tofrequency converters
a Four independent input channels
- 16-bit resolution on both frequency and period measurements
- Frequency: DC to 5 MHz
- Period: 64msec to days
- Interface directly with sensors or converters with outputs ranging from:
- Max: 4.5V to 15 V (absolute value)
- Min: \(\leq 0.5 \mathrm{~V}\) (absolute value)
- Periodic or nonperiodic
- Unipolar or bipolar
- Four independent interrupts on "end of count"
- CIMBUSTM.compatible with SERIES/800™ board line
- Small \(100 \mathrm{~mm} \times 160 \mathrm{~mm}\) Eurocard form fits directly into CIM-602/604 card cages
m microCMOS technology gives high reliability with low-power consumption
\(-40^{\circ} \mathrm{C}\) to \(+85^{\circ} \mathrm{C}\) or \(0^{\circ} \mathrm{C}\) to \(+70^{\circ} \mathrm{C}\) (commercial version) operating temperature ranges
Built solely with components burned in to A + levels

\section*{Product Overview}

The CIM-220 and CIM-220C Frequency/Period Measurement Boards are members of the SERIES/800 line of CMOS Industrial Microcomputers (CIM) from National Semiconductor Corporation. SERIES/800 is a complete family, including CPU, memory expansion, and digital and analog I/O boards. Also included is a real-time, multitasking operating system, BLMX-80C. The line uses the microCMOS NSC800™ microprocessor, which combines the benefits of the execution speeds of

NMOS microprocessors with the power dissipation and environmental characteristics of CMOS, and executes the \(Z 80\) instruction set. The complete line is compatible with the CIMBUS, a documented scheme for board interconnection (see the CIMBUS specification). The microCMOS technology employed, combined with the singlewide Eurocard form factor of the boards, makes the SERIES/800 line appropriate for many applications in harsh environments, such as numeric machine control, pipeline monitoring and control, robotics, industrial instrumentation, and uninterruptable power supplies.

The CIM-220 Frequency/Period Measurement Board was designed with a multiplicity of applications in mind. Via its flexible architecture, it can be used to interface to tachometers, resolve data from any sensor with a volt-age-to-frequency converter on its output, or act as an event counter and/or timer. It is capable of receiving four separate inputs, and calculating either the frequency or the period of each signal. The board's interface logic allows the connection of many devices directly to the CIM-220. The CIM-210C is identical to the CIM-210, with the only difference being its operating range \(\left(0^{\circ} \mathrm{C}\right.\) to \(+70^{\circ} \mathrm{C}\), versus \(-40^{\circ} \mathrm{C}\) to \(+85^{\circ} \mathrm{C}\) ).

The CIM- 220 cleverly offers a solution to a major design problem in many applications: that of providing a clean and accurate remote sensor input to the computer. Long lines and electrical noise have always plagued the designer who must measure microvolt full scale interfaces. The traditional answer is to add a current loop converter/transmitter at the sensor, or/and an analog signal conditioning panel at the computer. The CIM-220
allows a simpler and less expensive solution, that, potentially, offers even better resolution. By following the remote sensor with a voltage-to-frequency converter, the interface becomes inherently less susceptable to electrical distance and noise. It has the secondary advantage of replacing an analog-to-digital converter board, often the most expensive portion of the computer, with the CIM-220, Additionally, with the board's 16 -bit counters, resolution is increased from typical A/D values of 8 and 12 bits.

The CIM-220 shares the small \(100 \mathrm{~mm} \times 160 \mathrm{~mm}\) ( \(3.9^{\prime \prime} \times 6.3^{\prime \prime}\) ) single-wide Eurocard form factor with the rest of the SERIES/800 line, and fits the CIM-602/604 card cages. It is completely CIMBUS-compatible through a pin-and-socket DIN 41612 connector, which provides an added element of mechanical and electrical reliability by eliminating the usual card-edge connector. See the CIMBUS System Bus Specification (\#420306681-001) for a description of the CIMBUS.

\title{
\(\mathrm{ClM}^{\text {TM }}-230\) and CIM-230C Distributed I/O Bus (DIB \({ }^{T M}\) ) Interface Boards
}

- Provides the interface between the CIMBUS \({ }^{\text {TM }}\) and the DIB
- Small ( \(100 \mathrm{~mm} \times 160 \mathrm{~mm}\) ) single-wide Eurocard form fits CIM-602/604 card cages
- microCMOS technology gives high reliability at low power consumption
\(-40^{\circ} \mathrm{C}\) to \(+85^{\circ} \mathrm{C}\) or 0 to \(+70^{\circ} \mathrm{C}\) (commercial version) operating temperature ranges
- Built solely with components burned in to A+ levels
- DIB offers advantages for many applications
-Software I/O routines are the same for all DIB I/O
-Single 60-pin flat cable used to inter-face/multi-drop up to 256 input ports and 256 output ports
-Polarized interface hardware ensures correct connections
-Switched high voltage/current interfaces remote from card cage
-Form factor and mounting method for user-designed DIB boards dictated only by application convenience

\section*{Product Overview}

The CIM-230 and CIM-230C Distributed I/O Bus (DIB) Interface Boards are members of the SERIES/800™ line of CMOS Industrial Microcomputers (CIM) from National Semiconductor Corporation. SERIES/800 is a complete family, including CPU, memory expansion, and digital and analog l/O boards. Also included is a real-time, multitasking operating system, BLMX-80C. The line uses the microCMOS NSC800 \({ }^{\text {TM }}\) microprocessor, which combines the benefits of the execution speeds of NMOS microprocessors with the power dissipation and environmental character-
istics of CMOS, and executes the \(\mathbf{Z 8 0}\) instruction set. The complete line is compatible with the CIMBUS \({ }^{\top M}\), a documented scheme for board interconnection (see the CIMBUS specification). The microCMOS 'technology employed, combined with the single-wide Eurocard form factor of the boards, makes the SERIES/800 line appropriate for many applications in harsh envoronments, such as numeric machine control, pipeline monitoring and control, robotics, industrial instrumentation, and uninterruptable power supplies.

The Distributed \(1 / O\) Bus (DIB) is an isolated interface providing external mapped parallel I/O to a SERIES/800 system. Consisting of a single 60 -wire flat cable, it allows simple yet flexible connections to remote, discrete I/O devices such as relays, limit switches, thumbwheels, and indicators. The recommended connectors/cabling provide standard connections to the I/O devices and eliminate physically complicated and error-prone wiring schemes. Similarly, all I/O devices are controlled the same way, which greatly simplifies the task of writing software I/O routines.

The CIM-230 DIB interface board is the interface between the CIMBUS and the DIB. It translates the signals between the two bus systems, accounts for timing differences, and can accommodate up to 256 input and 256 output ports. The CIM-230C is identical to the CIM-230 with the only difference being its operating temperature range ( 0 to \(+70^{\circ} \mathrm{C}\) versus \(-40^{\circ} \mathrm{C}\) to \(+85^{\circ} \mathrm{C}\) ).

\section*{Functional Description}

\section*{CIM-230 DIB Interface Board}

The CIM-230 is made up of six functional units: address buffer, address intercept circuit, control logic, data buffer, watchdog timer, and fail-safe circuitry.

The eight high-order CIMBUS address bits are brought into the CIM-230 through the address buffer. These eight bits, which constitute the addresses of the 512 ( 256 input and 256 output) possible I/O ports, are then placed on the DIB address bus.

The address intercept circuit decodes the buffered address bits and determines whether or not the CIM-230 is being addressed. The CIM-230 address, which is set by on-board jumpers, may be one of three types: a single address, all addresses from 00 H to a preset upper limit, or all addresses from a preset lower limit to FFH.

The control logic generates control signals for DIB I/O and a WAIT signal for the CIMBUS, which synchronize the operation of DIB I/O devices with the system processor. When the CIM-230 is addressed, the CIM-230 in turn puts a device address onto the DIB. The addressed device responds with a PORT READY signal, and the data is strobed in from or out to the addressed port. The CIM-230 will generate a CIMBUS WAIT signal, causing the CPU to suspend operation until the port data is received or transmitted.

The data buffer is the holding area for I/O data being passed between the DIB and the CIMBUS. The data buffer is bidirectional and gates the data in the appropriate direction based on a signal from the control logic.

Under normal conditions, the CIMBUS WAIT is cleared when the addressed I/O device responds
with its PORT READY signal. In the event that a nonexistent or failed I/O device is addressed, the watchdog timer will lift the WAIT signal after a preset timeout period. The timeout period, based on the CIMBUS clock signal, can be either 4,8 , or 16 clock cycles.
The fail-safe circuitry monitors the system fail-safe timer. If the system fail-safe timer stops for longer than 1.6 seconds, a processor failure is assumed, and the fail signal that is generated can be used to initiate failure-related I/O functions, such as turning off all relay-controlled equipment.
Access to all of the eight interrupts on the CIMBUS is provided to any device on the DIB via the CIM-230.

\section*{Distributed Input/Output Bus}

The Distributed I/O Bus (DIB) provides a means for* discrete, parallel I/O, which is beneficial for many applications. It is a mapped, parallel I/O bus for use outside of a CIMBUS card cage (Figure 1), and is intended for use with discrete I/O devices such as relays (solid state or electromechanical), switches, displays/indicators, hexadecimal keypads, and many other relatively "slow" devices. It is not a replacement for common "high-speed" interfaces to such peripherals as video display terminals, printers, and floppy disk drives.

In general, the DIB is an alternative to the typical digital I/O expansion board found in the card cage in many microcomputer architectures. The traditional architecture often has many disadvantages in terms of both the system's design and its manufacture:
1. When there is a large number of I/O devices with which to interface, signal conditioning and cable routing/strain relief become burdensome, and accommodating measures in manufacturing are prone to errors.
2. Switching high voltage/current interfaces tends to introduce noise in the system's backplane unless the necessary steps for isolation, some of which are prohibitive in terms of cost and size, are taken.
3. Because I/O connections are made "directly" to the microcomputer bus, the microcomputer's software must deal "directly" with the uniqueness of each interface. This uniqueness places the burden for making the interface work on the software programming, which often results in massive sets of I/O modules (frequently the reason for the software design costs being much greater than the hardware design costs).
4. If the application calls for a unique interface which is not available off the shelf, then an expansion board which adheres to a set of bus specifications must be designed. The bus specifications will then dictate the bus electrical interface, the form factor, the mounting orientation, and often the allowable power dissipation.

The architecture of the DIB is particularly advantageous for applications with medium to large I/O requirements due to the fact that it corrects the drawbacks listed previously:
1. All DIB I/O is done through the CIM-230, over a single cable, and then to any number and configuration of boards/functions up to a total of 256 input ports and 256 output ports (or 2048 input lines and 2048 output lines).
2. Because the DIB is an isolated bus to remote I/O functions, that functionality will not introduce noise into a CIMBUS system.
3. The CIM-230 is the translator between the CIMBUS and the DIB. One of its duties is to provide a consistent interface to the microcomputer. All differences in timing, signal definition, and interface "protocol" are supplied by either the CIM-230 or the interfacing hardware at the I/O end of the DIB. This consistent interface allows standardization of all DIB-related I/O software routines.
4. The specification for the DIB involves only the timing and functionality for the ribbon cable interface. The form factor and means/location for mounting are left to the designer and can be whatever is convenient for any unique application.

The DIB can be thought of as consisting primarily of buffered or terminated CIMBUS signals such as the address, data, interrupt, and power and ground lines. It also contains several handshake and strobe signals to ensure proper communications through a potentially noisy environment (Table I).

An example of the kind of functionality that is typically put on the DIB is that provided by the CIM-311 Power I/O DIB Board. This board provides an interface to the popular solid state relay racks offered by, and multisourced by, many vendors. In addition, the CIM-311 contains four maskable interrupts.


FIGURE 1. The DIB is an external I/O bus which can be extended, through multi-drops, to 256 input and 256 output ports

\section*{Address Space}

Selectable-
OOH to preset upper limit Preset lower limit to FFH Single address
Factory Setting-00H to BFH, inclusive

\section*{Timeout Period}

Selectable- 4,8, or 16 CIMBUS clock cycles
Factory Setting-16 clock cycles
DIB Lines Available
8 Data
8 Address
8 Interrupt
5 Timing + strobes
5 Handshake
24 Power + ground
(See Table I for DIB pin/signal definitions.)

\section*{Connectors}

CIMBUS

DIB

Pin-in-socket DIN 41612
Recommended mating connectors:

Winchester 96S-6033-0531-2
Elco 008257-096-649-124
60 -pin locking header Recommended mating connectors:
\begin{tabular}{|c|c|}
\hline \multirow[t]{4}{*}{Environmental} & Temperature: \\
\hline & \(\begin{array}{ll}\text { CIM-230: } & -40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ & \left(-40^{\circ} \mathrm{F} \text { to }+185^{\circ} \mathrm{F}\right)\end{array}\) \\
\hline & \[
\begin{aligned}
\mathrm{CIM}-230 \mathrm{C}: & 0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \\
& \left(+32^{\circ} \mathrm{F} \text { to }+158^{\circ} \mathrm{F}\right)
\end{aligned}
\] \\
\hline & Humidity: 0 to \(90 \%\) noncondensing \\
\hline Physical & \begin{tabular}{l}
Length: \(6.30 \mathrm{in} .(160 \mathrm{~mm})\) \\
Width: \(3.94 \mathrm{in} .(100 \mathrm{~mm})\) \\
Height: 0.55 in . ( 13 mm ) \\
Weight: 4 oz. ( 110 gm )
\end{tabular} \\
\hline \multicolumn{2}{|l|}{Order Information} \\
\hline CIM-230 & Distributed Input/Output Bus Interface Board \\
\hline CIM-230C & 0 to \(+70^{\circ} \mathrm{C}\) (Commercial) version \\
\hline \multicolumn{2}{|l|}{Documentation} \\
\hline CIM-230M & Distributed I/O Bus (DIB) CIM-230 and CIM-230C DIB Interface Board Hardware Reference Manual (\#420306595-001) \\
\hline CIMBUSM & CIMBUS System Specification (\#420306681-001) \\
\hline
\end{tabular}

3M 3334-6060
Amp 88479-9
(Connector provided)


FIGURE 2. CIM-230 DIB Interface Board Block Diagram
\begin{tabular}{|c|c|c|c|c|c|}
\hline Pin & Mnemonic & Signal Name & Pin & Mnemonic & Signal Name \\
\hline 1 & INT1 & & 2 & INT2 & \\
\hline 3 & INT3 & INTERRUPT & 4 & INT4 & INTERRUPT \\
\hline 5 & INT5 & REQUESTS & 6 & INT6 & REQUESTS \\
\hline 7 & INT7 & & 8 & INTO & \\
\hline 9 & RESOUT/ & RESET OUT & 10 & PORTREADYI & PORT READY \\
\hline 11 & GND & GROUND FOR + 5 V & 12 & IODAOU/ & I/O DATA OUT/ \\
\hline 13 & GND & GROUND FOR +5 V & 14 & GND & GROUND FOR + 5 V \\
\hline 15 & OUTCK/ & OUTPUT CLOCK/ & 16 & IODAIN/ & I/O DATA IN/ \\
\hline 17 & OUTEN & OUTPUT ENABLE & 18 & INPEN & INPUT ENABLE \\
\hline 19 & GND & & 20 & FAILI & FAIL/ \\
\hline 21 & GND & & 22 & M1 & INSTRUCTION FETCH \\
\hline 23 & GND & & 24 & ADR15 & \\
\hline 25 & GND & & 26 & ADR14 & \\
\hline 27 & GND & & 28 & ADR13 & \\
\hline 29 & GND & GROUND FOR + 5 V & 30 & ADR12 & ADDRESS \\
\hline 31 & GND & & 32 & ADR11 & LINES \\
\hline 33 & GND & & 34 & ADR10 & \\
\hline 35 & GND & & 36 & ADR9 & \\
\hline 37 & GND & & 38 & ADR8 & \\
\hline 39 & GND & & 40 & GND & \\
\hline 41 & DAT7' & & 42 & GND & \\
\hline 43 & DAT6 & & 44 & GND & \\
\hline 45 & DAT5 & & 46 & GND & \\
\hline 47 & DAT4 & DATA & 48 & GND & GROUND FOR + 5 V \\
\hline 49 & DAT3 & LINES & 50 & GND & \\
\hline 51 & DAT2 & & 52 & GND & \\
\hline 53 & DAT1 & & 54 & GND & \\
\hline 55 & DATO & & 56 & GND & \\
\hline \[
\begin{aligned}
& \hline 57 \\
& 59
\end{aligned}
\] & \[
\begin{aligned}
& \hline+5 \mathrm{~V} \\
& \text { IGND } \\
& \hline
\end{aligned}
\] & +5V DC POWER ISOLATED GROUND & \[
\begin{aligned}
& \hline 58 \\
& 60
\end{aligned}
\] & \[
\begin{aligned}
& \hline+5 \mathrm{~V} \\
& \text { IGND } \\
& \hline
\end{aligned}
\] & +5V DC POWER ISOLATED GROUND \\
\hline
\end{tabular}

\section*{\(\mathrm{ClM}^{\mathrm{TM}}-311\) and CIM-311C Power I/O DIB \({ }^{\text {TM }}\) Boards}

- Allows the instant addition of popular solid state relay racks to a CIMBUS \({ }^{\text {TM }}\) system
- Provides high voltage/current switching
- Isolates switching-induced noise from the computer bus
- Provides terminal strips for interface connections
- Four maskable interrupts on positive or negative-going signals, or on any change of state
- Interfaces to a CIMBUS system via the Distributed I/O Bus (DIB)
- \(-40^{\circ} \mathrm{C}\) to \(+85^{\circ} \mathrm{C}\) or \(0^{\circ} \mathrm{C}\) to \(70^{\circ} \mathrm{C}\) (commercial version) operating temperature ranges
m microCMOS and CMOS technology provides high reliability
a Built solely with components burned in to A+ levels

\section*{Product Overview}

The CIM-311 and CIM-311C Power I/O DIB Boards are members of the SERIES/800 \({ }^{\text {M }}\) line of CMOS Industrial Microcomputers (CIM) from National Semiconductor Corporation. SERIES/800 is a complete family, including CPU, memory expansion, and digital and analog I/O boards. Also included is a real-time, multitasking operating system, BLMX-80C. The line uses the microCMOS NSC800 \({ }^{\text {TM }}\) microprocessor, which combines the benefits of the execution speeds of NMOS microprocessors with the power dissipation and environmental characteristics of CMOS, and executes the Z80 instruction set. The
complete line is compatible with the CIMBUS, a documented scheme for board interconnection (see the CIMBUS specification). The microCMOS technology employed, combined with the single-wide Eurocard form factor of the boards, makes the SERIES/800 line appropriate for many applications in harsh environments, such as numeric machine control, pipeline monitoring and control, robotics, industrial instrumentation, and uninterruptable power supplies.
The CIM-311 Power I/O DIB Board permits the instant addition of the popular models of solid state relay racks available from numerous vendors to a

CIMBUS system. It interfaces via the Distributed Input/Output Bus, versus the CIMBUS, and therefore does not reside in a CIMBUS card cage (see Figure 1). Instead, it mounts wherever it is convenient for the application, and does so in the same fashion as the solid state relay rack, via six threaded standoffs. The CIM-311C is identical to the CIM-311, with the only difference being its operating temperature range ( \(0^{\circ} \mathrm{C}\) to \(+70^{\circ} \mathrm{C}\) versus \(-40^{\circ} \mathrm{C}\) to \(+85^{\circ} \mathrm{C}\) ). The Distributed Input/Output Bus (DIB) is detailed in the DIB Specification and CIM-230 DIB Board Hardware Reference Manual (\#420306595-001).
The ability to easily add solid state relays (SSRs) is important to an industrial-oriented microprocessorbased system. These devices provide an isolated, and highly reliable interface to the real world. Generally, the SSRs are available in various ratings for AC input, AC output, DC input, and DC output. Industrialtype barrier strips are provided on the SSR racks for connection to the devices to be monitored or controlled.
In addition, the CIM-311 can generate up to four maskable interrupts on positive-going signals, nega-tive-going signals, or any change of state from the SSRs. The board measures 6.6 in \(\times 14.0\) in ( 167 mm x 356 mm ).

\section*{Functional Description}

The CIM-311 Power I/O DIB Board is made up of six functional blocks:
- DIB interface
- Address decode and buffer
- I/O control logic
- Data buffers
- Interrupt logic
- I/O interface

DIB Interface
The interface to the Distributed I/O Bus (DIB) is via a \(60-\mathrm{pin}\) locking header. This is a high-density connection that is resistant to vibration and corrosion. This connector allows for convenient mass termination without cable dressing, allowing easy implemen-
tation of the DIB mutlidrop feature. The connector is keyed to prevent incorrect insertion.

\section*{Address Decode and Buffer}

The CIM-311 can be set for any address on a fourbyte boundary within the 256 CIMBUS I/O port range with onboard jumpers. Each address which falls within the selected range represents both an 8 bit input port and an 8-bit output port, with' the actual direction determined by the I/O control logic.

\section*{I/O Control Logic}

The I/O control logic receives the specific address from the address logic, if it falls within the selected range, and then provides activation strobes and/or logic levels to select the required function on the CIM-311 board. This circuitry determines whether the required function is input or output, and which of the onboard resources are involved (I/O, interrupts, or power/processor fail).

\section*{Data Buffer}

The data buffer consists primarily of bidirectional transceivers. Data direction and input/output clocking is controlled by the I/O control logic.

\section*{Interrupt Logic}

The interrupt logic provides for four optional interrupts from one input port. As selected by user-installed jumpers, any or all of input lines \(0,1,2\), or 3 (each port has eight lines) of port 0 (each board has four input/output ports) can generate interrupts. The user can also select whether the interrupt is generated on a positive-going signal, a negative-going signal, or any change of state.
If masks are desired for these interrupts, bits 4, 5, 6, and 7 of output port 3 are utilized. This reduces the number of possible output lines by four.
The interrupts can be connected to any of the eight CIMBUS interrupts via the DIB through the CIM-230 DIB Interface Board.

\section*{Interface Drivers And Receivers}

On-board buffers/latches and level translation logic provide the interface to the SSR racks.


FIGURE 1. Example of a CIMBUS system utilizing \(\mathbf{3 2}\) solid state relay inputs and \(\mathbf{3 2}\) outputs. Both the Input rack and the output rack connect to the CIM-311, which, in turn, interfaces to a CIMBUS system via the DIB.

\section*{CPU Interface}

Each CIM-311 (there can be up to 64 on the DIB) has four unique 1/O addresses, as set by user-selected jumper placement. Each address represents both eight input lines and eight output lines, or two I/O ports. The interface for the CPU is as if the I/O ports are located on the CPU board, due to the CIM-230 DIB Interface Board providing the translation between the CIMBUS and the DIB. A single NSC800 I/O instruction is all that is required to drive or access any port.

\section*{Output Operations}

Each time the CPU executes an output instruction for a CIM-311, the value of every bit in the data byte must first be formulated. If a bit is set (logical "1"), the corresponding SSR is energized, or remains energized. If a bit is reset (logical " 0 "), the corresponding SSR is deenergized, or remains deenergized.
If the CPU board in the CIMBUS system should fail or hang up for any reason, the \(\mathrm{CIM}-230\) DIB Interface Board will assert the FAIL/ signal. This forces all CIM-311 outputs to a deenergized state.
Input Operations
For input operations, the meaning for each bit is reversed. The CPU executes an input instruction with the desired port address. If a bit in the received data byte is reset, the SSR is energized; if it is set, the SSR is not energized.
The device providing the excitation to the SSR will dictate whether one read of the port values is adequate to determine the intended state of the interface. Some devices generate "contact bounce" for a longer period of time than the typical SSR can filter out (values of 5 to 20 milliseconds of debounce are generally provided). This may require several iterations of reading the port and scanning the bit values.
Specifications
Ports 4 input ports and 4 output ports Lines per Port 8
input
Characteristics \(\quad\) Logical \(1=5 V_{D C} \pm 5 \%\)

\section*{Output}

Characteristics Logical \(1=5\) to \(24 V_{D C}\)

\section*{Address}

Selection
Interrupts
Number
Available-
Masks-

Logical \(0=0 V_{D C}, 80 \mathrm{~mA}\) sink supplied to SSR
\[
\begin{aligned}
& \text { Logical } 1=5 \mathrm{~V}_{\mathrm{DC}} \pm 5 \% \\
& \text { Logical } 0=0 \mathrm{~V}_{\mathrm{DC}}, 5 \mathrm{~mA} \text { sink } \\
& \text { min. required from } \mathrm{SSR}
\end{aligned}
\]

Any 4-byte boundary in 256

4 (input port 0 , lines \(0,1,2,3\) )
Available for each interrupt (output port 3, bits 4, 5, 6, 7)

Generation
Condition -
Condition -

Compatible
SSR Racks
Configurations -
Recommended Vendor -

Potential


\section*{Connectors}

DIB -

Power -

Environmental
Temperature -
\(\mathrm{CIM}-311:-40^{\circ} \mathrm{C}\) to \(+85^{\circ} \mathrm{C}\) \(\left(-40^{\circ} \mathrm{F}\right.\) to \(\left.+185^{\circ} \mathrm{F}\right)\)
\(\mathrm{CIM}-311 \mathrm{C}: 0^{\circ} \mathrm{C}\) to \(+70^{\circ} \mathrm{C}\) \(\left(+32^{\circ} \mathrm{F}\right.\) to \(\left.+158^{\circ} \mathrm{F}\right)\)
Humidity - \(\quad 0\) to \(90 \%\), noncondensing Physical

Postive-going input, negativegoing input, or any change in state (user-selectable)
\(8,16,24\), and 32 input/output
lines
Opto 22 PBXXY
( \(X X\) varies with the number of lines, \(Y\) varies with the configuration; ie. PB24 provides 24 lines with single-density modules, PB24Q provides 24 lines with quad-density modules) 32 screws)

60-pin locking header Recommended mating connector:

3M 3334-6060
Amp 1-499662-1
(Connector provided)
SSR Rack Interface -

50-contact, double sided, edge connector
Recommended mating connector:

3M 3415-0001
Amp 2-86792-3
\(+5 \mathrm{~V}_{\mathrm{DC}} \pm 5 \%, 30 \mathrm{~mA}\) (supplied via the DIB)
(Power for the SSRs must be supplied to each rack)
(-40

Length: 14.00 in . ( 356 mm )
Width: 6.59 in. ( 167 mm )
Height: 2.13 in . ( 54 mm )
Weight: 19.8 oz. ( 562 gm )

\section*{Order Information}

CIM-311
CIM-311C
Documentation CIM-311M

CIM-230M

Power I/O DIB Board
\(0^{\circ} \mathrm{C}\) to \(+70^{\circ} \mathrm{C}\) (commercial version)

CIM-311 and CIM-311C Power I/O DIB Board Hardware Reference Manual (\#420306601-001) Distributed I/O Bus (DIB) and CIM-230 DIB Interface Board Hardware Reference Manual (\#420306595-001)


FIGURE 2. CIM-311 Power I/O DIB Board Block Diagram
TLT5112-1

\section*{CIMM \({ }^{T M}\)-4id and CIM-411C Analog Input Boards}


> ■ 32 single-ended, 16 differential, or 8 differential and 16 single-ended channels
> - CPU program scan control: interrupt, hold, poll, or hold and poll
> - Continuously adjustable input ranges between 1 to 2 and 10 to 20 , or 4 mA to 20 mA current loop
> - 12-bit resolution
> \(\triangle 50 \mu\) s conversion time
\(\square\) microCMOS technology gives high reliability at low power consumption
- \(-40^{\circ} \mathrm{C}\) to \(+85^{\circ} \mathrm{C}\) or 0 to \(+70^{\circ} \mathrm{C}\) (commercial version) operating temperature ranges
- CIMBUS \({ }^{\text {TM }}\).compatible with SERIES/ \(800^{\text {TM }}\) line
\(\square\) Small ( \(100 \mathrm{~mm} \times 160 \mathrm{~mm}\) ) single-wide Eurocard form fits CIM-602/604 card cages
- Built solely with components burned in to A+ levels

\section*{Product Overview}

The CIM-411 and CIM-411C Analog-To-Digital Converter Boards are members of the SERIES/800 line of CMOS industrial Microcomputers (CIM) from National Semiconductor Corporation. SERIES/800 is a complete family, including CPU, memory expansion, and digital and analog I/O boards. Also included is a real-time, multitasking operating system, BLMX-80C. The line uses the microCMOS NSC800 \({ }^{\text {TM }}\) microprocessor, which combines the benefits of the execution speeds of NMOS microprocessors with the power dissipation and environmental characteristics of CMOS, and executes the Z80 instruction set. The complete line is compatible with the CIMBUS, a documented scheme for board interconnection (see the CIMBUS specification). The microCMOS technology employed, combined with the single-wide Eurocard form factor of the boards, makes the

SERIES/800 line appropriate for many applications in harsh environments, such as numeric machine control, pipeline monitoring and control, robotics, industrial instrumentation, and uninterruptable power supplies.

The CIM-411 A/D board provides analog-to-digital input for a SERIES/800 system. Under program control, it will bring 12 bits of converted analog data into the system in an interrupt, hold, poll, or hold and poll mode. The CIM-411 is capable of receiving 32 singleended inputs, 16 differential inputs, or a combination of 8 differential and 16 single-ended inputs. Conversion time is \(50 \mu \mathrm{~S}\) with a full-scale input sensitivity selectable in two ranges, \(\pm 0.5 \mathrm{~V}\) to \(\pm 0.7 \mathrm{~V}\) or \(\pm 5.0 \mathrm{~V}\) to \(\pm 7.0 \mathrm{~V}\) differential, or 0.5 V to 0.7 V or 5.0 V to 7.0 V
single-ended; 4 mA to 20 mA current loop inputs are also supplied. Gain is continuously adjustable from X1 to X2 or X10 to X20. The CIM-411C is identical to the CIM-411, with the only difference being the operating temperature range ( 0 to \(+70^{\circ} \mathrm{C}\) versus \(-40^{\circ} \mathrm{C}\) to \(+85^{\circ} \mathrm{C}\) ).
The CIM-411 shares the small \(100 \mathrm{~mm} \times 160 \mathrm{~mm}\) ( \(3.9^{\prime \prime} \times 6.3^{\prime \prime}\) ) single-wide Eurocard form factor with the rest of the SERIES/800 line and fits the CIM-602/604 card cages. It is completely CIMBUS-compatible through a pin-in-socket DIN 41612 connector, which provides an added element of mechanical and electrical reliability by eliminating the usual card-edge connector. See the CIMBUS System Bus Specification (\#420306681-001) for a description of the CIMBUS. The CIM-610 Voltage Regulator Board, if used, provides the \(\pm 15 V_{D C}\) power for the \(A / D\) converter.

\section*{Functional Description}

\section*{Input Capacity}

The CIM-411 supports up to 32 single-ended inputs, 16 differential inputs, or 8 differential and 16 singleended inputs. The single-ended inputs can be configured for inverting or non-inverting inputs. Via user-installed resistors, the board can also be configured to convert up to 16 current loop inputs.

\section*{Gain}

Two gain ranges ( 1 to 2,10 to 20 ) for all input channels can be selected by jumpers. The specific gain desired within that range is set by a potentiometer. The input ranges allowed for each gain are tabulated below.
\begin{tabular}{|c|c|c|}
\hline Gain & Single-Ended & Differential \\
\hline 1 & 0 V to 10 V & -7 V to +7 V \\
2 & 0 V to 5 V & -5 V to +5 V \\
\hline 10 & 0 V to 0.7 V & -0.7 V to +0.7 V \\
20 & 0 V to 0.5 V & -0.5 V to +0.5 V \\
\hline
\end{tabular}

\section*{Resolution}

Full 12-bit resolution is accomplished by a successive approximation analog-to-digital converter. For bipolar operation (differential input), 11 bits plus a sign bit are provided.

\section*{Accuracy}

High quality components are used to achieve 12-bit resolution with an accuracy of \(\pm 1 / 2 \mathrm{LSB}\) at \(25^{\circ} \mathrm{C}\). Offset and gain are adjustable for calibration at any fixed temperature between \(-40^{\circ} \mathrm{C}\) and \(+85^{\circ} \mathrm{C}\).

\section*{Speed}

The A/D conversion speed is \(50 \mu \mathrm{~s}\) per channel (typical), including sample-and-hold, settling times,
and programming interface. This provides 20,000 samples per second.

\section*{Operational Description}

The CIMBUS microcomputer board communicates with the CIM-411 A/D board through four I/O ports. Port addresses are I/O-mapped (jumper selectable), and writing channel selection code to port 3 connects the desired'analog channel to the amplifier. One bit of the channel selection code word is reserved to start the conversion timing chain.

Port 3 Format
\begin{tabular}{|c|c|c|c|c|c|c|c|}
\hline 7 & 6 & 5 & 4 & 3 & 2 & 1 & 0 \\
\hline Start Bit & X & X & \multicolumn{5}{|l|}{\[
\stackrel{1}{4} \text { Channel Number } \xrightarrow{l}
\]} \\
\hline
\end{tabular}
\(X=\) don't care
The separate start conversion bit allows channel selection and amplification to begin independently of the start of conversion. The start conversion bit can also be used to put the CPU in hold mode during the conversion process. A hardware time delay is initiated before the follow-and-hold circuit is activated to allow channel selection and amplifier settling time. A second hardware timer delay allows the fol-low-and-hold circuit to settle. The A/D converter then begins its successive approximation conversion process.
An end of conversion signal from the A/D converter latches the digital data from the conversion. The end of conversion signal can also be used to bring the CPU out of hold mode, to generate an interrupt if hold mode was not selected, or to generate a status byte that the CPU can poll to identify when valid data is available. The status byte and latched digital data can then be read from ports 1 (status and four most significant data bits) and 2 (least significant data byte). A subsequent read to port 0 clears the latched data and status byte so that the next conversion can begin. Clearing the data in ports 1 and 2 is not necessary as this data is updated after each conversion.

\section*{Port 1 Format}
\begin{tabular}{|c|c|c|c|c|c|c|c|}
\hline 7 & 6 & 5 & 4 & 3 & 2 & 1 & 0 \\
\hline & & & & \begin{tabular}{l}
Data \\
11 \\
(MSB)
\end{tabular} & \[
\begin{gathered}
\text { Data } \\
10
\end{gathered}
\] & \[
\begin{gathered}
\text { Data } \\
9
\end{gathered}
\] & \[
\begin{gathered}
\text { Data } \\
8
\end{gathered}
\] \\
\hline
\end{tabular}

\section*{Port 2 Format}
\begin{tabular}{|c|c|c|c|c|c|c|c|}
\hline 7 & 6 & 5 & 4 & 3 & 2 & 1 & 0 \\
\hline Data & Data & Data & Data & Data & Data & Data & Data \\
7 & 6 & 5 & 4 & 3 & 2 & 1 & 0 \\
(LSB)
\end{tabular}

\section*{Analog Input}
\begin{tabular}{|c|c|}
\hline Scan Mode- & Under CIMBUS CPU program control: interrupt, hold, or hold and poll \\
\hline Channels- & 32 single-ended, 16 differential, or 8 differential and 16 single-ended \\
\hline Digital & \\
\hline Resolution- & 12 bits \\
\hline Full-Scale & \\
\hline Voltage Range & -0.5 V to 0.7 V or 5.0 V to 10.0 V singleended, \(\pm 0.5 \mathrm{~V}\) to \(\pm 0.7 \mathrm{~V}\) or \(\pm 5.0 \mathrm{~V}\) to \(\pm 7.0 \mathrm{~V}\) differential (based on amplifier gain) \\
\hline Current Range & -4 mA to 20 mA (via user-installed \(250 \Omega\) resistors) \\
\hline Gain- & Continuously adjustable from X1 to X 2 or X 10 to X 20 ; range is jumper-selectable \\
\hline Sample and Hold- & Yes; hold settling time \(=5 \mu \mathrm{~s}\) \\
\hline Throughput Rate- & Up to 20,000 conversions/second \\
\hline Conversion & \\
\hline Speed- & \(50 \mu \mathrm{~s}\) typical (including sample-and-hold, settling times, and programming interfaces) \\
\hline Calibration Accuracy - & Adjustable to \(\pm 1 / 2\) LSB \\
\hline Operating Accuracy - & 0.1 \% full-scale range \\
\hline & \begin{tabular}{l}
\[
\left[15+(50)(\text { Reading })+\frac{150}{\text { Gain }}\right] \mu \mathrm{V} /{ }^{\circ} \mathrm{C}
\] \\
(Referenced to temperature at calibration)
\end{tabular} \\
\hline CMRR - & ```
48db minimum
>80db typical
(at up to }\pm10\textrm{V}\mathrm{ common mode
voltage)
``` \\
\hline Input Impedance- & \(1 \mathrm{M} \Omega\) single-ended or differential \\
\hline Input Current- & 10 mA at \(\pm 7 \mathrm{~V}\) input \\
\hline Overvoltage Protect- & \(\pm 15 \mathrm{~V}\) maximum on analog inputs \\
\hline Monotonicity - & Guaranteed over the operating temperature range \\
\hline
\end{tabular}

\section*{Digital Output}

8 bits of port 2 (LSB), 4 lower bits of port 1 (MSB), 4 upper bits of port 1 (conversion status)

\section*{Connectors}
\begin{tabular}{ll} 
Analog Input- & \begin{tabular}{l} 
50-pin locking header \\
Recommended mating connector: \\
\(3 M\)
\end{tabular} \(3425-6050\)
\end{tabular}

CIMBUS- Pin-in-socket DIN 41612
Recommended mating connectors: Winchester 96S-6033-0531-2 Elco 008257-096-649-124

Power \(\quad+5 \mathrm{~V}_{\mathrm{DC}} @ 125 \mathrm{~mA}\) \(+15 \mathrm{~V}_{\mathrm{DC}}\) @ 45 mA \(-15 \mathrm{~V}_{\mathrm{DC}} @ 45 \mathrm{~mA}\)

Environmental Temperature:
CIM-411: \(\quad-40^{\circ} \mathrm{C}\) to \(+85^{\circ} \mathrm{C}\)
\[
\left(-40^{\circ} \mathrm{F} \text { to }+185^{\circ} \mathrm{F}\right)
\]

CIM-411C: 0 to \(+70^{\circ} \mathrm{C}\) \(\left(+32^{\circ} \mathrm{F}\right.\) to \(\left.+158^{\circ} \mathrm{F}\right)\)
Humidity: 0 to \(90 \%\) noncondensing

Physical Length: \(6.30 \mathrm{in} .(160 \mathrm{~mm})\)
Width: \(3.94 \mathrm{in}.(100 \mathrm{~mm}\) )
Height: 0.73 in . ( 18.5 mm )
Weight: 1.5 oz ( 41 gm )

\section*{Order Information}

CIM-411 Analog Input Board
CIM -411C \(\quad 0\) to \(+70^{\circ} \mathrm{C}\) (commercial) version

Documentation
CIM-411M \(\quad\) CIM-411 and CIM-411C Analog Input Boards Hardware Reference Manual (\#420306590-001)
CImbusm CImbus System Bus Specification (\#420306681-001)


FIGURE 1. CIM-411 Analog Input Board Block Diagram

\section*{\(\mathrm{CIM}^{T \mathrm{TM}}-421\) and CIM-421C Analog Output Boards}
- Two output channels
- 12-bit resolution
- Voltage or current-mode outputs
-0 V to +10 V
--10 V to +10 V
-4 mA to 20 mA current loop
- microCMOS technology gives high reliability at low power consumption
- \(-40^{\circ} \mathrm{C}\) to \(+85^{\circ} \mathrm{C}\) or 0 to \(+70^{\circ} \mathrm{C}\) (commercial version) operating temperature ranges
- CIMBUS \({ }^{\text {TM }}\)-compatible with SERIES \(/ 800^{\text {TM }}\) line
- Small ( \(100 \mathrm{~mm} \times 160 \mathrm{~mm}\) ) single-wide Eurocard form fits CIM-602/604 card cages
- Built solely with components burned in to A+ levels

\section*{Product Overview}

The CIM-421 and CIM-421C Analog Output Boards are members of the SERIES/800 line of CMOS Industrial Microcomputers (CIM) from National Semiconductor Corporation. SERIES/800 is a complete family, including CPU, memory expansion, and digital and analog I/O boards. Also included is a real-time, multitasking operating system, BLMX-80C. The line uses the microCMOS NSC800 \({ }^{\text {TM }}\) microprocessor, which combines the benefits of the execution speeds of NMOS microprocessors with the power dissipation and environmental characteristics of CMOS, and executes the Z80 instruction set. The complete line is compatible with the CIMBUS, a documented scheme for board interconnection (see the CIMBUS specification). The microCMOS technology employed, combined with the single-wide Eurocard form factor of the boards, makes the SERIES/800 line appropriate for many applications in harsh environments, such as numeric machine control, pipeline monitoring and control, robotics, industrial instrumentation, and uninterruptable power supplies.

The CIM-421 analog output board provides the capability for digital-to-analog output from a CIMBUS system. Under program control of the CIMBUS microcomputer board, it will convert 12 bits of digital data to an analog signal of 0 V to \(+10 \mathrm{~V},-10 \mathrm{~V}\) to +10 V , or 4 mA to 20 mA on either of two available output channels. The CIM-421C is identical to the CIM-421, with the only difference being the operating temperature range ( 0 to \(+70^{\circ} \mathrm{C}\) versus \(-40^{\circ} \mathrm{C}\) to \(+85^{\circ} \mathrm{C}\) ).
The CIM-421 shares the small \(100 \mathrm{~mm} \times 160 \mathrm{~mm}\) ( \(3.9^{\prime \prime} \times 6.3^{\prime \prime}\) ) single-wide Eurocard form factor with the rest of the SERIES/800 line and fits the CIM-602/604 card cages. It is completely CIMBUS compatible through pin-in-socket DIN 41612 connectors, which provide an added element of mechanical and electrical reliability by eliminating the usual card-edge connector. See the CIMBUS System Bus Specification (\#420206681-001) for a description of the CIMBUS. The CIM-610 voltage regulator board supplies the +5 V and \(\pm 15 \mathrm{~V}\) DC power for the D/A converter.

\section*{Functional Description}

The CIM-421 analog output board receives 12-bit data words and converts them to an analog output that can be directed to either of two output channels. The analog output can be unipolar ( 0 V to +10 V ) or bipolar ( -10 V to +10 V ), with the mode of operation determined by on-board jumpers. The output voltage may also be converted to a 4 mA to 20 mA current loop as a jumper-selectable option. The base address for the CIM-421 (factory-set at DOH) is established by jumper connections and may be on any 4 -byte boundary in the range from 00 H to FCH .

The operation of the CIM-421 may be considered in six major functional units:
- Base address select .
- Digital-to-analog converter (DAC) select
- Data bus buffer
- Digital-to-analog converters
- DAC voltage amplifier
- DAC current output

The base address select circuitry decodes the six most significant bits of the CIMBUS address to determine whether the \(\mathrm{CIM}-421\) is being addressed. If it is, the base address circuitry also enables the DAC select, data bus buffer, and write pulse to the DAC.

When a valid address is present on the CIMBUS, the DAC select circuitry enables one of the two DACs for operation according to the addressing scheme shown below.
\begin{tabular}{|c|c|c|c|}
\hline Address & \begin{tabular}{c} 
Control \\
Bit \(=0\)
\end{tabular} & \begin{tabular}{c} 
Control \\
Bit \(=1\)
\end{tabular} & \begin{tabular}{c} 
DAC \\
Updated
\end{tabular} \\
\hline Base +0 & \multicolumn{2}{|c|}{\begin{tabular}{c} 
Load MS 4 Bits and \\
Control Bit
\end{tabular}} & No \\
Base +1 & \begin{tabular}{c} 
Load 12 Bits \\
into DAC 1 \\
Base +2
\end{tabular} & \begin{tabular}{c} 
Load LS Byte \\
into DAC 1 \\
Load 12 Bits \\
into DAC 2
\end{tabular} & \begin{tabular}{c} 
Yos \\
Load LS Byte \\
into DAC 2
\end{tabular} \\
Yes \\
\hline
\end{tabular}

\section*{Base + 0 Format}
\begin{tabular}{|c|c|c|c|c|c|c|c|}
\hline 7 & 6 & 5 & 4 & \(\mathbf{3}\) & \(\mathbf{2}\) & \(\mathbf{1}\) & \(\mathbf{0}\) \\
\hline \begin{tabular}{c} 
Control \\
Bit
\end{tabular} & \(X\) & \(\times\) & \(X\) & \begin{tabular}{c} 
Data \\
11 \\
\((\mathrm{MSB})\)
\end{tabular} & \begin{tabular}{c} 
Data \\
10
\end{tabular} & \begin{tabular}{c} 
Data \\
9
\end{tabular} & \begin{tabular}{c} 
Data \\
8
\end{tabular} \\
\hline
\end{tabular}
\(X=\) don't care

Base +1 and Base +2 Format
\begin{tabular}{|c|c|c|c|c|c|c|c|}
\hline 7 & 6 & 5 & 4 & 3 & 2 & 1 & 0 \\
\hline \begin{tabular}{c} 
Data \\
7
\end{tabular} & Data & Data & Data \\
5 & Data & Data & Data & Data \\
2 & 1 & \begin{tabular}{c}
0 \\
(LSB)
\end{tabular} \\
\hline
\end{tabular}

A full 12-bit write to either DAC is accomplished by first writing the most significant four bits (right justified) into Base +0 with the control bit OFF (logical 0). The lower eight bits are then written into either Base +1 or Base +2 (depending upon which DAC is to be updated). Upon completion of this write, the full 12 bits will be written into the selected DAC. If normal operation following this update involves only changing the least significant eight bits, a second write to Base +0 with the control bit ON (logical 1) will provide 12 -bit updates after only a write to Base +1 or Base +2 . Each DAC has a 12 -bit register which holds the data until new data is written by the CPU.

The output from the DACs is a voltage from \(0 V\) to 2.5 V .

The output of the DAC is then input to a DAC voltage amplifier corresponding to the selected DAC. Here the DAC output is amplified by a factor of 4 for unipolar operation (analog output 0 V to +10 V ) or by a factor of 8 for bipolar operation (analog output -10 V to +10 V ).

If selected (unipolar operation only), the DAC current output circuitry will produce an analog output from 4 mA to 20 mA .

\section*{Specifications}

Number of
Channels-
Channel
Resolution- 12 bits including sign
Slew Rate- \(\quad 4 \mathrm{~V} / \mu \mathrm{s}\)
Accuracy-
\begin{tabular}{|l|c|c|}
\hline Output Range & \begin{tabular}{c} 
Absolute Error \\
(1) 25
\end{tabular} & \multicolumn{1}{c|}{ Tempco } \\
\hline OV to +10 V & 1 LSB & \(0.003 \%\) Reading \(/{ }^{\circ} \mathrm{C}\) \\
-10 V to +10 V & 2 LSB & \(0.006 \%\) Reading \(/{ }^{\circ} \mathrm{C}\) \\
4 mA to 20 mA & 2 LSB & \(0.008 \%\) Reading \(/{ }^{\circ} \mathrm{C}\) \\
\hline
\end{tabular}

\section*{Monotonicity - Guaranteed over operating temperature range}

Digital Input- Unipolar (binary): \(\mathrm{OV}=000 \mathrm{H}\); most positive voltage \(=\) FFFH Bipolar (offset binary): most negative voltage \(=000 \mathrm{H}\); \(0 \mathrm{~V}=800 \mathrm{H}\); most positive voltage \(=\mathrm{FFFH}\)
Voltage Output-OV to +10 V @ 5 mA ; 2.44 mV resolution
-10 V to +10 V @ 5 mA ; 4.88 mV resolution

Current Output-4 mA to 20 mA ; \(3.9 \mu \mathrm{~A}\) resolution

\section*{Current Mode}

Supply Voltage- \(10 \mathrm{~V}_{\mathrm{DC}}(0 \Omega\) to \(500 \Omega\) load) \(30 V_{D C}(0 \Omega\) to \(1500 \Omega\) load)

\section*{Connectors}
\begin{tabular}{|c|c|}
\hline CIMBUS- & \begin{tabular}{l}
Pin-and-socket DIN 41612 \\
Recommended mating connectors: \\
Winchester 96S-6033-0531-2 \\
Elco 008257-096-649-124
\end{tabular} \\
\hline \multicolumn{2}{|l|}{Analog Output-8-pin, terminal housing} \\
\hline & Recommended mating connector: \\
\hline \multicolumn{2}{|r|}{Molex 22-01-2087} \\
\hline Power & \[
\begin{aligned}
& +5 \mathrm{~V}_{\mathrm{DC}} \pm 5 \% @ 30 \mathrm{~mA} \\
& +15 \mathrm{~V}_{D C} \pm 5 \% @ 25 \mathrm{~mA} \\
& -15 \mathrm{~V}_{\mathrm{DC}} \pm 5 \% @ 20 \mathrm{~mA}
\end{aligned}
\] \\
\hline \multirow[t]{4}{*}{Environmental} & Temperature: \\
\hline & \[
\begin{array}{ll}
\text { CIM-421: } & -40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\
& \left(-40^{\circ} \mathrm{F} \text { to }+185^{\circ} \mathrm{F}\right)
\end{array}
\] \\
\hline & \[
\begin{aligned}
& \mathrm{CIM}-421 \mathrm{C}: 0 \text { to }+70^{\circ} \mathrm{C}\left(+32^{\circ} \mathrm{F}\right. \\
& \text { to } \left.+158^{\circ} \mathrm{F}\right)
\end{aligned}
\] \\
\hline & Humidity: 0 to \(90 \%\) noncondensing \\
\hline \multirow[t]{4}{*}{Physical} & Length: \(6.30 \mathrm{in}.(160 \mathrm{~mm})\) \\
\hline & Width: \(3.94 \mathrm{in} .(100 \mathrm{~mm}\) ) \\
\hline & Height: \(0.5 \mathrm{in} .(13 \mathrm{~mm})\) \\
\hline & Weight: 4.2 oz . (120 gm) \\
\hline \multicolumn{2}{|l|}{Order Information} \\
\hline CIM-421 & Analog Output Board \\
\hline CIM-421C & 0 to \(+70^{\circ} \mathrm{C}\) (commercial) version \\
\hline \multicolumn{2}{|l|}{Documentation} \\
\hline \multirow[t]{3}{*}{CIM-421M} & CIM-421 and CIM-421C \\
\hline & Analog Output Boards \\
\hline & Hardware Reference Manual (\#420306638-001) \\
\hline CIMBUSM & CIMBUS System Specification (\#420306681-001) \\
\hline
\end{tabular}


FIGURE 1. CIM-421 Analog Output Board Block Diagram

\title{
CIM \(^{\text {TM }}-510\) and CIM-510C Clock/Calendar Boards
}

\section*{n Real-time clock}
- 10 milliseconds through month counters
- 24-hour clock
- 4-year calendar
- Provisions for up to \(32 \mathrm{~K} \times 8\) battery. backed RAM

Put whole system and/or peripherals in POWER SAVE mode for a, or up to a, specified time
- Battery backup via CIMBUS BAT line or user-installed on-board battery
© Compare and comparelinterval interrupts
-a CIMBUSTM-compatible with SERIES/800™
board line
© Small \(100 \mathrm{~mm} \times 160 \mathrm{~mm}\) Eurocard form fits directly into CIM-602/604 card cages
© microCMOS technology gives high reliability with low-power consumption
\(\square-40^{\circ} \mathrm{C}\) to \(+85^{\circ} \mathrm{C}\) or \(0^{\circ} \mathrm{C}\) to \(+70^{\circ} \mathrm{C}\) (commercial version) operating temperature ranges
© Built solely with components burned in to A+ levels

\section*{Product Overview}

The CIM-510 and CIM-510C Clock/Calendar Boards are members of the SERIES/800 line of CMOS Industrial Microcomputers (CIM) from National Semiconductor Corporation. SERIES/800 is a complete family, including CPU, memory expansion, and digital and analog I/O boards. Also included is a real-time multitasking operating system, BLMX-80C. The line uses the microCMOS NSC800 \({ }^{\text {TM }}\) microprocessor, which combines the benefits of the execution speeds of NMOS microprocessors with the power dissipation and en-
vironmental characteristics of CMOS, and executes the Z80 instruction set. The complete line is compatible with the CIMBUS, a documented scheme for board interconnection (see the CIMBUS specification). The microCMOS technology, combined with the single-wide Eurocard form factor of the boards, makes the SERIES/800 line appropriate for many applications in harsh environments, such as numeric machine control, pipeline monitoring and control, robotics, industrial instrumentation, and uninterruptable power supplies.

The CIM-510 Clock/Calendar Board provides real-time clock, battery-backed RAM, and POWER SAVE functions for a CIMBUS system. The real-time clock features are provided by a MM58167A, and include access to a 24-hour clock with 10 millisecond resolution, and a fouryear calendar. A 28 -pin socket on the board will support byte-wide static RAMs ranging from \(2 \mathrm{~K} \times 8\) to \(32 \mathrm{~K} \times 8\). Battery backup for the RAM, and the other critical circuitry on the CIM-510, is either provided by the BAT (battery) line on the CIMBUS, or a user-installed on-board battery. The CIM-510 has the capability to assert the CIMBUS PWRS/(power save) signal, which puts all boards equipped with this feature in a standby mode. Power savings in this mode generally run from \(55 \%\) to \(70 \%\). The board can be programmed to release the sys-
tem from this mode at a specified time, or after a specified length of time. An external override is also allowed. The CIM-510C is identical to the CIM-510, with the only difference being its operating temperature range \(\left(0^{\circ} \mathrm{C}\right.\) to \(+70^{\circ} \mathrm{C}\), versus \(-40^{\circ} \mathrm{C}\) to \(+85^{\circ} \mathrm{C}\) ).

The CIM-510 shares the small \(100 \mathrm{~mm} \times 160 \mathrm{~mm}\) ( \(3.9^{\prime \prime} \times 6.3^{\prime \prime}\) ) single-wide Eurocard form factor with the rest of the SERIES/800 line and fits the CIM-602/604 card cages. It is completely CIMBUS-compatible through a pin-and-socket DIN 41612 connector, which provides an added element of mechanical and electrical reliability by eliminating the usual card-edge connector. See the CIMBUS System Bus Specification (\#420306681-001) for a description of the CIMBUS.

\({ }^{4}\) Two versions
CIM－602： 8 slots， 10.5 inches wide CIM－604： 18 slots， 19 inches wide
\(\square\) Backplane and power supply connectors included
凹 Prototyping slots included in CIM－604
－Full access to active system components／ signals available with CIM－640 Extender Board
－Provisions for front or rear mounting
－NEMA enclosure and RETMA chassis－ compatible
－\(-40^{\circ} \mathrm{C}\) to \(+85^{\circ} \mathrm{C}\left(-40^{\circ} \mathrm{F}\right.\) to \(\left.+185^{\circ} \mathrm{F}\right)\) operating temperature range
－CIMBUS－compatible with SERIES／800 \({ }^{\text {TM }}\) line

\section*{Product Overview}

The CIM－602／604 card cages are members of the SERIES／800 line of CMOS Industrial Microcomputers （CIM）from National Semiconductor Corporation． SERIES／800 is a complete family，including CPU， memory expansion，and digital and analog I／O boards．Also included is a real－time，multitasking operating system，BLMX－80C．The line uses the microCMOS NSC800 \({ }^{\text {TM }}\) microprocessor，which com－ bines the benefits of the execution speeds of NMOS microprocessors with the power dissipation and en－ vironmental characteristics of CMOS，and executes the Z 80 instruction set．The complete line is compati－ ble with the CIMBUS，a documented scheme for board interconnection（see the CIMBUS specification）．The microCMOS technology employed，combined with the single－wide Eurocard form factor of the boards， makes the SERIES／800 line appropriate for many ap－
plications in harsh environments，such as numeric machine control，pipeline monitoring and control， robotics，industrial instrumentation，and uninterrup－ table power supplies．

The CIM－602／604 card cages are the standard en－ closures for SERIES／800 systems．The CIM－602 is 10.5 in ．\((267 \mathrm{~mm})\) wide and has 8 backplane slots；the CIM－604 is 19 in ． 483 mm ）wide and has 18 backplane slots．Both versions contain all the power and board connectors required by the CIMBUS specification， both are compatible with NEMA enclosures and RETMA cabinets，and both may be either front or rear mounted．When fully enclosed，both the CIM－602 and CIM－604 provide a rigid，durable，environment－ resistant enclosure for a SERIES／800 system．

\section*{Functional Description}

The CIM-602/604 card cages are constructed of extruded aluminum and are compatible with NEMA enclosures and RETMA rack-mounting, and may be either front or rear mounted. Both provide connectors for interfaces to regulated or unregulated DC power, batteries, power distribution, and AC status sensing. All boards plug into the backplane via two-piece, pin-in-socket DIN 41612 connectors. The only difference between the CIM-602 and the CIM-604 is that the CIM-602 contains backplane slots for 8 CIMBUS boards while the CIM-604 can accommodate 18 boards.

All external connections to regulated/unregulated DC power, DC power distribution, AC status sensing,
alarm relay output, external battery charging voltage, and an'external reset pushbutton are made through keyed, pin-in-socket connectors located on the back of the card cage backplane.

Optionally available to support CIMBUS systems is the CIM-610 voltage regulator board. The P1 connector in the card cage is reserved for the CIM-610. The voltage regulator board supplies not only the \(+5 \mathrm{~V}_{\mathrm{DC}}\) and \(\pm 15 \mathrm{~V}_{D C}\) required by CIMBUS boards but also provides monitoring of the amplitude and frequency of the prime AC power, CPU RAM battery backup power, power-fail sensing circuitry, and support for an external battery in conjunction with the CIM-611 battery charger board.


FIGURE 1. CIM-602 Card Cage Dimensions [inches/(millimeters)]


FIGURE 2. CIM-604 Card Cage Dimensions [inches/(millimeters)]

\section*{Specifications}

\section*{Bus Connectors}

\begin{tabular}{|l|l|l|}
\hline \multicolumn{1}{|c|}{ Vendor } & \multicolumn{1}{|c|}{ Male } & \multicolumn{1}{|c|}{ Female } \\
\hline Winchester & \(96 \mathrm{P}-6033-0523-0\) & \(96 \mathrm{~S} 6033-0531-2\) \\
Elco & \(008257-096-000-124\) & \(008257-096-649-124\) \\
Vero & \(17-2624 \mathrm{C}\) & \(17-2876 \mathrm{D}\) \\
\hline
\end{tabular}

Physical Height: \(5.2 \mathrm{in} .(132 \mathrm{~mm})\)
Width: 10.5 in . \((267 \mathrm{~mm}\) ) CIM-602 19.0 in. ( 483 mm ) CIM-604

Depth: 7.3 in . \((186 \mathrm{~mm})\) without rear mounting bracket \(9.4 \mathrm{in} .(239 \mathrm{~mm}) \quad\) with rear mounting bracket
Weight: \(2.2 \mathrm{lb} .(1.0 \mathrm{~kg}) \mathrm{CIM}-602\)
\(3.7 \mathrm{lb} .(1.7 \mathrm{~kg}) \mathrm{CIM}-604\)

\section*{Order Information}
\begin{tabular}{ll} 
CIM-602 & CIM-602 CIMBUS card cage \\
& (8 backplane slots) \\
CIM-604 & CIM-604 CIMBUS card cage \\
& (18 backplane slots)
\end{tabular}

Documentation
CIM-602M

CIMBUSM CIMBUS System Bus Specification (\#420306681-001)

m Supplies \(+5,+15\) ，and \(-15 \mathrm{~V}_{\mathrm{DC}}\) to CIMBUS \({ }^{\text {TM }}\) interface
＊Accepts unregulated DC input from 10.5 to 17.0 volts
－Detects both AC and DC power failures
\(\boxed{\boxed{4}}\) Provides RAM backup power from on－ board lithium battery
－Self－protects against overloads，trans－ ients，and shorts
\(\square\) Provides connectors for direct mount－ ing of CIM－611 Battery Charger Board
© microCMOS technology gives high reliability at low power consumption
（ \(-40^{\circ} \mathrm{C}\) to \(+85^{\circ} \mathrm{C}\) or 0 to \(+70^{\circ} \mathrm{C}\)（commer－ cial version）operating temperature ranges
－CIMBUS－compatible with SERIES／800 \({ }^{\text {M }}\) ． line
⿴囗木 Small（ \(100 \mathrm{~mm} \times 160 \mathrm{~mm}\) ）single－wide Eurocard form fits CIM－602／604 card cages
（ Built solely with components burned in to A＋levels

\section*{Product Overview}

The CIM－610 and CIM－610C Voltage Regulator Boards are members of the SERIES／800 line of CMOS In－ dustrial Microcomputers（CIM）from National Semiconductor Corporation．SERIES／800 is a com－ plete family，including CPU，memory expansion，and digital and analog I／O boards．Also included is a real－ time，multitasking operating system，BLMX－80C．The line uses the microCMOS NSC800 \({ }^{\text {TM }}\) microprocessor， which combines the benefits of the execution speeds of NMOS microprocessors with the power dissipation and environmental characteristics of CMOS，and ex－ ecutes the \(\mathbf{Z 8 0}\) instruction set．The complete line is compatible with the CIMBUS，a documented scheme
for board interconnection（see the CIMBUS specifica－ tion）．The microCMOS technology employed，combin－ ed with the single－wide Eurocard form factor of the boards，makes the SERIES／800 line appropriate for many applications in harsh environments，such as numeric machine control，pipeline monitoring and control，robotics，industrial instrumentation，and uninterruptable power supplies．

Th̦e CIM－610 Voltage Regulator Board，operating on power input from either a system battery or an unregulated DC source in the range from 10.5 to 17.0
volts, supplies \(+5,+15\), and \(-15 \mathrm{~V}_{\mathrm{DC}}\) to a SERIES/ 800 system through the CIMBUS interface. It is entirely self-protected from overloads, transients, or short circuits, and contains both AC and DC power failure detection circuitry. In the event of power failure, the system automatically inhibits any transactions with RAM until the \(+5 V_{D C}\) power supply is backed up and stable. The CIM-800 CPU Board RAM backup voltage during power failure is provided from an on-board lithium battery. Other elements of the power failure circuitry allow the user to select emergency options such as sounding an alarm, interrupting the CPU, or switching other boards in the CIMBUS system to the Power Save mode. The CIM-610C is identical to the CIM-610, with the only difference being the operating temperature range ( 0 to \(+70^{\circ} \mathrm{C}\) versus \(-40^{\circ} \mathrm{C}\) to \(+85^{\circ} \mathrm{C}\) ).

Connectors are provided so that the CIM-611 Battery Charger Board may be mounted directly on the CIM-610 Voltage Regulator Board. The CIM-611 serves the function of keeping an external system battery fully charged. The CIM-610 and CIM-611 used together provide a virtually uninterruptable power source for a CIMBUS system.

The CIM-610 shares the small \(100 \mathrm{~mm} \times 160 \mathrm{~mm}\) \(\left(3.9^{\prime \prime} \times 6.3^{\prime \prime}\right)\) single-wide Eurocard form factor with the rest of the SERIES/800 line and fits the CIM-602/ 604 card cages. It is completely CIMBUS compatible through a pin-in-socket DIN 41612 connector which provides an added element of mechanical and electrical reliability by eliminating the usual card-edge connector. See the CIMBUS System Bus Specification (\#420306681-001) for a description of the CIMBUS and the CIM-610/611 Hardware Reference Manual (\#420306590-001) for complete descriptions of the CIM-610 Voltage Regulator Board and the CIM-611 Battery Charger Board.

\section*{Functional Description}

The voltage regulator portion of the CIM-610 Voltage Regulator Board receives power from sources external to the CIMBUS system, either an unregulated DC source in the range from 10.5 to 17.0 volts or a system battery in the event of a power failure. The externally supplied voltage is converted to \(+5,+15\), and \(-15 V_{D C}\) and distributed to the system via the CIMBUS. Diodes in the power source and battery lines select whichever source is registering
the higher voltage. Normally, the DC power source is selected; if the supply voltage drops or fails entirely, the system battery takes over. A fuse, transient suppressor, and capacitor in the power input lines to the voltage regulator protect it from voltage spikes and current overloads.

The CIM-610 contains power failure detect circuitry for both AC and DC sources. Line voltage of either \(110 \mathrm{~V}_{\text {RMS }}\) at 60 Hz of \(220 \mathrm{~V}_{\text {RMS }}\) at 50 Hz is stepped down to \(12 V_{\text {RMS }}\) by a user-supplied external filament transformer and input to the power failure circuit. If the sampled \(A C\) voltage drops below \(8.5 \mathrm{~V}_{\text {RMS }}\) (i.e., \(85 \mathrm{~V}_{\text {RMS }}\) or \(170 \mathrm{~V}_{\text {RMS }}\) ) or the AC frequency drops below 45 Hz , the CIM-610 declares an AC power failure. The DC power failure circuit monitors the \(+5 \mathrm{~V}_{D C}\) output from the voltage regulator. A DC voltage below 4.8 V is considered a power failure.

The actions taken by the CIM-610 in the event of a power failure are jumper-selectable by the user. Available options are generation of a CIMBUS power fail signal, which can be used to trigger the CPU to reset all system outputs and put important data into battery-backed RAM; generation of a CIMBUS power save signal, which will place other elements on the CIMBUS in power save mode; triggering of an external alarm; or some combination of any of these actions.

The CIM-610 also contains a RAM backup circuit that is activated by a power failure. An on-board lithium battery will supply 0.6 Amp-hour of current with less than 0.5 mA drawing current. This will support the RAM on the CIM-800 CPU board during the power down time.

The CIM-610 uses the standard CIMBUS form factor ( \(100 \mathrm{~mm} \times 160 \mathrm{~mm}\) ), and can therefore be plugged directly into a CIM-602/CIM-604 card cage. The P1 connector/slot in these card cages is reserved for this purpose.

The CIM-611 Battery Charger Board, if installed on the CIM-610 (see Figure 1), monitors the external battery voltage and supplies charging current to the external battery at a rate appropriate to its state of discharge.


FIGURE 1. CIM-611 Battery Charger Board Installed on the CIM-610 Voltage Regulator Board
\begin{tabular}{|c|c|c|c|c|c|}
\hline DC Power Input & & DC Power Output & & & \\
\hline Voltage - & +10.5 to \(17.0 \mathrm{~V}_{\mathrm{DC}}\) & & \(+5 \mathrm{~V}_{\mathrm{DC}}\) & \(+15 V_{D C}\) & \(-15 V_{D C}\) \\
\hline Current (max.) - & 2.0 Amp steady state & Tolerance (Steady & & & \\
\hline Startup & & State) & \(\pm 200 \mathrm{mV}\) & \(\pm 200 \mathrm{mV}\) & \(\pm 200 \mathrm{mV}\) \\
\hline transient - & 12.0Amp for \(20 \mu \mathrm{~s}\) (full load) & Ripple (RMS) & 15 mV & 2 mV & 2 mV \\
\hline Isolation - & \(1500 \mathrm{~V}_{\mathrm{DC}}\) galvanic isolation between input and output & Current
\[
\left(-20^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C}\right)
\] & 1.50 A & 200 mA & 200 mA \\
\hline External (System) & Battery & \[
\begin{aligned}
& \left(-40^{\circ} \mathrm{C} \text { to }-20^{\circ} \mathrm{C}\right. \\
& \text { and }
\end{aligned}
\] & & & \\
\hline Voltage - & +10.5 to \(17.0 \mathrm{~V}_{\mathrm{DC}}\) & \(+70^{\circ} \mathrm{C}\) to \(\left.+85^{\circ} \mathrm{C}\right)\) & 0.75A & 100 mA & 100 mA \\
\hline Current (max.) - & 2.0 Amp steady state & Connectors & & & \\
\hline Startup transient - & 12.0 Amp for \(20 \mu \mathrm{~s}\) (full load) & CIMBUS - & Pin-and-so Recomme & ket DIN ded mati & \\
\hline Charge rate - & 0.3 Amp fast charge; 20 mA trickle charge & & connector Winchest & \[
\mathrm{r}: 96 \mathrm{P}-60
\] & \[
3-0523-0
\] \\
\hline Recommended & & & Elco: 0082 & 7-096-000 & -124 \\
\hline source - & \begin{tabular}{l}
Gates Energy Products, Inc. \(12 \mathrm{~V}_{D C}\) Sealed Lead Acid Battery \\
Model No. 0800-0008GG
\end{tabular} & Environmental & \begin{tabular}{l}
Temperatu CIM-610: \\
CIM-610C
\end{tabular} & \begin{tabular}{l}
re: \\
\(-40^{\circ} \mathrm{C}\) to \\
\(\left(-40^{\circ} \mathrm{F}\right.\) to
\end{tabular} & \[
\begin{aligned}
& +85^{\circ} \mathrm{C} \\
& \left.+185^{\circ} \mathrm{F}\right)
\end{aligned}
\] \\
\hline RAM (On-Board) B & ackup & & & \({ }^{+}+32^{\circ} \mathrm{F} \mathrm{t}\) & \(\left.+158^{\circ} \mathrm{F}\right)\) \\
\hline Type - & Nonrechargeable lithium & & Humidity: & 0 to 90\% & \\
\hline Voltage - & +2.8 V DC & & & noncond & nsing \\
\hline Maximum Continuous Current - & 0.5 mA & Physical & Length Width & \[
\begin{aligned}
& 6.30 \mathrm{in} . \\
& 3.94 \mathrm{in} .
\end{aligned}
\] & \begin{tabular}{l}
( 160 mm ) \\
( 100 mm )
\end{tabular} \\
\hline Capacity - & \begin{tabular}{l}
0.6 Amp-hour at \(-40^{\circ} \mathrm{C}\) to \(+25^{\circ} \mathrm{C}\) \\
0.4 Amp -hour at \(+85^{\circ} \mathrm{C}\)
\end{tabular} & & Height Weight & \[
\begin{gathered}
1.97 \mathrm{in} . \\
4.3 \mathrm{oz} .
\end{gathered}
\] & \[
\begin{aligned}
& (50 \mathrm{~mm}) \\
& (121 \mathrm{gm})
\end{aligned}
\] \\
\hline Shelf Life - & 10 years & Order Informati & & & \\
\hline AC Power Input & & CIM-610 & Voltage & gulator B & ard \\
\hline Voltage - & 8.5 to \(13.0 \mathrm{~V}_{\text {RMS }}\) & CIM-610C & \begin{tabular}{l}
\[
0 \text { to }+70^{\circ} \mathrm{C}
\] \\
version
\end{tabular} & (comme & \\
\hline Frequency - & \(45-60 \mathrm{~Hz}\) & & & & \\
\hline Recommended filament transformer - & Stancor P-8683 (60Hz) & Documentation CIM-610M & \begin{tabular}{l}
CIM-610 \\
Voltage R
\end{tabular} & nd CIM-6 gulator & OC ards \\
\hline External Alarm Inte & rface & & CIM-611 Charger & \[
\begin{aligned}
& \text { nd CIM }-61 \\
& \text { pards }
\end{aligned}
\] & C Battery \\
\hline Open Circuit Voltage - & \(24 \mathrm{~V} D C\) maximum & & Hardware (\#4203065 & \[
\begin{aligned}
& \text { Reference } \\
& 30-001)
\end{aligned}
\] & Manual \\
\hline Current Sinking - & 200 mA maximum & CIMBUSM & \begin{tabular}{l}
CIMBUS \\
(\#4203066
\end{tabular} & \[
\begin{aligned}
& \text { ystem } \mathrm{Sp} \\
& 31-001)
\end{aligned}
\] & cification \\
\hline
\end{tabular}

\section*{\(\mathrm{CIM}^{\text {TM }}-611\) and CIM-611C Battery Charger Boards}

- Mounts directly on CIM-610 Voltage Regulator Board
- Automatically adjusts charge current to state of battery discharge
- Two charge rates - trickle and "fast"
- Temperature compensated charge rate across temperature range
- \(-40^{\circ} \mathrm{C}\) to \(+85^{\circ} \mathrm{C}\) or O to \(+70^{\circ} \mathrm{C}\) (commercial version) operating temperature ranges
- Built solely with components burned in to A+ levels

\section*{Product Overview}

The CIM-611 and CIM-611C Battery Charger Boards are members of the SERIES \(/ 800^{\text {TM }}\) line of CMOS Industrial Microcomputers (CIM) from National Semiconductor Corporation. SERIES/800 is a complete family, including CPU, memory expansion, and digital and analog I/O boards. Also included is a real-time, multitasking operating system, BLMX-80C. The line uses the microCMOS NSC800 \({ }^{\text {TM }}\) microprocessor, which combines the benefits of the execution speeds of NMOS microprocessors with the power dissipation and environmental characteristics of CMOS, and executes the \(\mathbf{Z 8 0}\) instruction set. The complete line is compatible with the CIMBUS, a documented scheme for board interconnection (see the CIMBUS specification). The microCMOS technology employed, combined with the single-wide Eurocard form factor of the boards, makes the SERIES/800 line appropriate for many applications in harsh environments, such as numeric machine control, pipeline monitoring and control, robotics, industrial instrumentation, and uninterruptable power supplies.

The CIM-611 Battery Charger Board mounts directly on the CIM-610 Voltage Regulator Board and requires only a single \(+24 \mathrm{~V}_{D C}\) power supply. It monitors the state of discharge of the external system battery and automatically provides a fast or trickle charge as required. The use of the CIM-611 and an external battery in conjunction with the CIM-610 Voltage Regulator Board creates an effectively uninterruptable system power supply. The CIM-611C is identical to the CIM-611, with the only difference being the operating temperature range ( 0 to \(+70^{\circ} \mathrm{C}\) versus \(-40^{\circ} \mathrm{C}\) to \(+85^{\circ} \mathrm{C}\) ). See the CIM -610 I 611 Hardware Reference Manual (\#420306590-001) for a complete description of the CIM-610 Voltage Regulator Board and CIM-611 Battery Charger Board.

\section*{Functional Description}

The CIM-611 Battery Charger Board mounts directly on the CIM-610 Voltage Regulator Board, and all connections to the CIM-611 are made through the

CIM-610. The CIM-611 charges the external system battery, automatically adjusting the charge current according to the battery's state of discharge.
An external \(+24 V_{D C}\) power supply provides the charging current for the CIM-611. The CIM-611 constantly monitors the battery voltage and compares it to a \(+15 \mathrm{~V}_{\mathrm{DC}}\) reference generated by the CIM-610. If the battery voltage is greater than 14.8 V , the battery is considered to be charged, and only trickle charge current flows. If the battery voltage drops below 13.8 V , the charge rate switches to fast and remains in that condition until the battery voltage again reaches 14.8 V .

Fast charge current as established during manufacture is 0.3 Amps ; however, the user can increase
the fast charge rate to 1.0 Amps by adding a "fast charge"' resistor in parallel with a series resistor in the \(+24 \mathrm{~V}_{\mathrm{DC}}\) input line.
The CIM-611 is factory-set to switch to fast charge at a battery output voltage of 13.8 V DC at \(25^{\circ} \mathrm{C}\), and back to trickle charge at \(14.8 V_{D C}\) at \(25^{\circ} \mathrm{C}\). On-board potentiometers allow the user to alter these adjustments if necessary. As the femperature changes, on-board temperature compensation circuitry automatically adjusts these trip points at a \(18 \mathrm{mV} /{ }^{\circ} \mathrm{C}\) rate (increasing temperatures lower the trip points).

The CIM-611 accommodates batteries with a voltage range of 10.5 to 14.8 V and the ability to accept charge current at the rate of 0.3 Amps.


FIGURE 1. CIM-611 Battery Charger Board Installed on the CIM-610 Voltage Regulator Board.

\section*{Specifications}
\begin{tabular}{|c|c|}
\hline \multicolumn{2}{|l|}{External Battery} \\
\hline Voltage - & +10.5 to \(17.0 \mathrm{~V}_{\text {DC }}\) \\
\hline Current (max.) - & 2.0Amp steady state \\
\hline Startup transient - & 12.0 Amp for \(2.0 \mu \mathrm{~s}\) (full load) \\
\hline Charge rate - & 0.3 Amp fast charge; 20 mA trickle charge \\
\hline Recommended source - & Gates Energy Products, Inc. \(12 V_{D C}\) Sealed Lead Acid Battery Model No. 0800-0008GG \\
\hline +24 V \({ }_{\text {OC }}\) Input & \\
\hline Voltage range - & 23.0 to 28.0 V \\
\hline Current (max.) - & \begin{tabular}{l}
0.3 Amp without "fast charge" resistor \\
1.0Amp with "fast charge" resistor
\end{tabular} \\
\hline \multicolumn{2}{|l|}{Battery Charging Output} \\
\hline Voltage range - & +10.5 to +14.8V \\
\hline Current (max.) - & \begin{tabular}{l}
0.3 Amp without "fast charge" resistor \\
1.0 Amp with "fast charge" resistor
\end{tabular} \\
\hline Trip Points - & Trickle to fast at \(13.8 \mathrm{~V} D C\) at \(25^{\circ} \mathrm{C}\) \\
\hline & \begin{tabular}{l}
Fast to trickle at \(14.8 \mathrm{~V}_{D C}\) at \(25^{\circ} \mathrm{C}\) \\
(User adjustable)
\end{tabular} \\
\hline \multicolumn{2}{|l|}{Temperature} \\
\hline Compensation - & \(-18 \mathrm{mV} /{ }^{\circ} \mathrm{C}\) \\
\hline
\end{tabular}

Environmental Temperature:
\begin{tabular}{ll}
\(\mathrm{CIM}-611:\) & \(-40^{\circ} \mathrm{C}\) to \(+85^{\circ} \mathrm{C}\) \\
\(\left(-40^{\circ} \mathrm{F}\right.\) to \(\left.+185^{\circ} \mathrm{F}\right)\) \\
\(\mathrm{CIM}-611 \mathrm{C}:\)\begin{tabular}{l}
0 to \(+70^{\circ} \mathrm{C}\) \\
\(\left(+32^{\circ} \mathrm{F}\right.\) to \(\left.+158^{\circ} \mathrm{F}\right)\)
\end{tabular}
\end{tabular}

Humidity: 0 to \(90 \%\) noncondensing
Physical Length 3.25 in . ( 83 mm )
Width \(\quad 3.66 \mathrm{in} . \quad(93 \mathrm{~mm})\)
Height \(\quad 1.19 \mathrm{in} . \quad(30 \mathrm{~mm})\)
Weight \(\quad 0.5 \mathrm{oz} . \quad(13 \mathrm{gm})\)

\section*{Order Information}

CIM-611
CIM-611C

Documentation

CIMBUSM

Battery Charger Board 0 to \(+70^{\circ} \mathrm{C}\) (commercial) version

CIM-610 and CIM-610C Voltage Regulator Boards CIM-611 and CIM-611C Battery Charger Boards Hardware Reference Manual (\#420306590-001) CIMBUS System Specification (\#420306681-001)

\section*{CIM \({ }^{\text {TM }}\)-612 and CIM-612C Voltage Regulator Boards}

- Supplies \(+5,+15\), and \(-15 V_{D C}\) to CIMBUS \({ }^{\text {™ }}\) interface
* Accepts unregulated DC input from 5.5 to 8.0 V

园 Detects DC power failures
- Provides RAM backup power from onboard lithium battery
- Self-protects against overloads, transients, and shorts

■ microCMOS technology gives high reliability at low power consumption
- \(-40^{\circ} \mathrm{C}\) to \(+85^{\circ} \mathrm{C}\) or 0 to \(+70^{\circ} \mathrm{C}\) (commer. cial version) operating temperature ranges
- CIMBUS compatible with SERIES/800™ line
- Small ( \(100 \mathrm{~mm} \times 160 \mathrm{~mm}\) ) single-wide Eurocard form fits CIM-602/604 card cages
- Built solely with components burned in to A+ levels

\section*{Product Overview}

The CIM-612 and CIM-612C Voltage Regulator Boards are members of the SERIES/800 line of CMOS Industrial 1 crocomputers (CIM) from National Semiconductor Corporation. SERIES/800 is a complete family, including CPU, memory expansion, and digital and analog I/O boards. Also included is a real-time, multitasking operating system, BLMX-80C. The line uses the microCMOS NSC800 \({ }^{\text {TM }}\) microprocessor, which combines the benefits of the execution speeds of NMOS microprocessors with the power dissipation and environmental characteristics of CMOS, and executes the Z80 instruction set. The complete line is compatible
with the CIMBUS, a documented scheme for board interconnection (see the CIMBUS specification). The microCMOS technology employed, combined with the single-wide Eurocard form factor of the boards, makes the SERIES/800 line appropriate for many applications in harsh environments, such as numeric machine control, pipeline monitoring and control, robotics, industrial instrumentation, and uninterruptable power supplies.

The CIM-612 Voltage Regulator Board, operating on power input from an unregulated DC source in the range from 5.5 to 8.0 V , supplies \(+5,+15\), and \(-15 \mathrm{~V}_{D C}\)
to a SERIES/800 system through the CIMBUS interface. It is entirely self-protected from overloads, transients, or short circuits, and contains DC power failure detection circuitry. In the event of power failure, the system automatically inhibits any transactions with RAM until the \(+5 \mathrm{~V}_{D C}\) power supply is backed up and stable. The CIM-800 CPU Board RAM backup voltage during power failure is provided from an onboard lithium battery.

The CIM-612C is identical to the CIM-612, with the only difference being the operating temperature range ( 0 to \(+70^{\circ} \mathrm{C}\), versus \(-40^{\circ} \mathrm{C}\) to \(+85^{\circ} \mathrm{C}\) ). Both share the small \(100 \mathrm{~mm} \times 160 \mathrm{~mm}\left(3.9^{\prime \prime} \times 6.3^{\prime \prime}\right)\) single-wide Eurocard form factor with the rest of the SERIES/800 line and fit the CIM-602/604 card cages. They are completely CIMBUS compatible through a pin-insocket DIN 41612 connector which provides an added element of mechanical and electrical reliability by eliminating the usual card-edge connector. See the CIMBUS System Bus Specification (\#420306681-001) for a description of the CIMBUS and the CIM-612/ 612C Hardware Reference Manual (\#420310003-001) for a complete description of the CIM-612 Voltage Regulator Board.

\section*{Functional Description}

The voltage regulator portion of the CIM-612 Voltage Regulator Board receives power from an external, unregulated DC source in the range from 5.5 to 8.0 V . The voltage is converted to \(+5,+15\), and
\(-15 V_{D C}\) and distributed to the system via the CIMBUS. A fuse, transient suppressor, and capacitor in the power input lines to the voltage regulator protect it from voltage spikes and current overloads.

A DC power failure detection circuit on the board monitors the output of the \(5 \mathrm{~V}_{D C}\) regulator. A DC voltage below 4.5 V is considered a power failure. When this happens, the CPU is informed by an interrupt. This allows the CPU to place the system in a safe/known condition, and store vital data in battery-backed RAM. After the interrupt (ranges from tens to hundreds of milliseconds depending on the external DC power source and the load on the CIM-612), the CIM-612 inhibits all transactions with RAM in the system to prevent data from being scrambled by noise potentially generated during the power down/up sequence.
The CIM-612 also contains a RAM backup circuit that is activated by a power failure. An on-board lithium battery will supply 0.6 Amp-hour of current with less than 0.5 mA drawing current. This will support the RAM on the CIM-800 CPU board during the power down time.
The CIM-612 uses the standard CIMBUS form factor ( \(100 \mathrm{~mm} \times 160 \mathrm{~mm}\) ), and can therefore be plugged directly into a CIM-602/CIM-604 card cage. The P1 connector/slot in these card cages is reserved for this purpose.

\section*{Specifications}
\begin{tabular}{|c|c|c|c|c|}
\hline DC Power Input & & Environmental & Temperature & \\
\hline Voltage - & +5.5 to \(8.0 \mathrm{~V}_{\text {DC }}\) & & CIM-612: & \(-40^{\circ} \mathrm{C}\) to \(+85^{\circ} \mathrm{C}\) \\
\hline Current (max.) - & 1.0 Amp steady state & & & \(\left(-40^{\circ} \mathrm{F}\right.\) to \(\left.+185^{\circ} \mathrm{F}\right)\) \\
\hline Startup transient - & 2.0Amp for 1 sec (full load) & & CIM-612C: & \[
\begin{aligned}
& 0 \text { to }+70^{\circ} \mathrm{C} \\
& \left(+32^{\circ} \mathrm{F} \text { to }+158^{\circ} \mathrm{F}\right)
\end{aligned}
\] \\
\hline RAM (On-Board) B & ckup & & Humidity: & 0 to \(90 \%\) noncondensing \\
\hline Type - & Nonrechargeable lithium & Physical & Length: 6.30 & in. (160 mm) \\
\hline Voltage - & \(+3.4 V_{D C}\) & & Width: 3.94 & in. ( 100 mm ) \\
\hline Maximum Con- & & & Height: 1.97 & in. ( 50 mm ) \\
\hline tinuous Current - & 0.5 mA & & Weight: 7.0 & oz. (198 gm) \\
\hline Capacity - & 0.63 Amp -hour across full temperature range & Order Inform & & \\
\hline Shelf Life - & 10 years & CIM-612 & Voltage Reg & gulator Board \\
\hline DC Power Output & 10 years & CIM-612C & \begin{tabular}{l}
\[
0 \text { to }+70^{\circ} \mathrm{C}
\] \\
version
\end{tabular} & (commercial) \\
\hline & \(+5 V_{D C} \quad+15 V_{D C} \quad-15 V_{D C}\) & Documentation & & \\
\hline Tolerance (Steady & & CIM-612M & & \\
\hline State)- & \(\pm 200 \mathrm{mV} \pm 200 \mathrm{mV} \pm 200 \mathrm{mV}\) & & Regulator & Board Hardware \\
\hline Ripple (RMS) - & 15 mV 2 mV 2mV & & Reference & Manual \\
\hline Current - & \(0.5 \mathrm{~A} \quad 100 \mathrm{~mA} \quad 100 \mathrm{~mA}\) & & (\#420310003 & 3-001). \\
\hline Connectors & & CIMBUSM & CIMBUS Sy & stem Specification \\
\hline cImbus - & Pin-and-socket DIN 41612 & & (\#420306681 & 001) \\
\hline & Recommended mating & & & \\
\hline & connectors: & & & \\
\hline & Winchester: 96P-6033-0523-0 & & & \\
\hline & Elco: 008257-096-000-124 & & & \\
\hline
\end{tabular}

\section*{CIM \(^{\text {Tw }}-630\) Prototyping Board}

- Permits addition of user-designed circuitry to a CIMBUS \({ }^{\text {™ }}\) system
- Capacity for 32 16-pin DIPs
- Plugs directly into CIM-602/604 card cages

\section*{Product Overview}

The CIM-630 Prototyping Board is a member of the SERIES/800 \({ }^{\text {™ }}\) line of CMOS Industrial Microcomputers (CIM) from National Semiconductor Corporation. SERIES/800 is a complete family, including CPU, memory expansion, and digital and analog 1/O boards. Also included is a real-time, multitasking operating system, BLMX-80C. The line uses the microCMOS NSC800 \({ }^{\text {TM }}\) microprocessor, which combines the benefits of the execution speeds of NMOS microprocessors with the power dissipation and environmental characteristics of CMOS, and executes the \(Z 80\) instruction set. The complete line is compatible with the CIMBUS, a documented scheme for board interconnection (see the CIMBUS specification). The microCMOS technology employed, combined with the single-wide Eurocard form factor of the boards, makes the SERIES/800 line appropriate for many applications in harsh environments, such as numeric machine con-
trol, pipeline monitoring and control, robotics, industrial instrumentation, and uninterruptable power supplies.

The CIM-630 Prototyping Board, with a capacity of up to 32 16-pin DIPs, is a convenient, economical way for CIMBUS system users to include their own customdesigned circuitry. Completely compatible with the CIM-602/604 card cages, it plugs directly into the user's system.

\section*{Physical Description}

The CIM-630 Prototyping Board accepts up to 32 16-pin DIPs or an equivalent mix of 14-, 16-, 18-, 22-, 24-, 28-, and 40-pin configurations. It has a pin-in-socket DIN 41612 connector built in, and plugs directly into the CIM-602/604 card cages.

\section*{Specifications}
\(\left.\begin{array}{ll}\text { Connectors } & \begin{array}{l}\text { Pin-and-socket DIN } 41612 \\ \text { Recommended mating } \\ \text { connectors: } \\ \text { Winchester } 96 S-6033-0531-2\end{array} \\ \text { Elco 008257-096-649-124 }\end{array}\right\}\)

Order Information
CIM-630 Prototyping Board
Documentation CIMBUSM

CIMBUS System Bus Specification (\#420306681-001)

\section*{CIM \({ }^{\text {TM }}\)-631 Prototyping Board}


\section*{- Permits addition of user-designed circuitry to a CIMBUSTM system \\ ■ Capacity for 63 16-pin DIPs}

\section*{Plugs directly into CIM-602/604 card cages}

\section*{Product Overview}

The CIM-631 Prototyping Board is a member of the SERIES/800™ line of CMOS Industrial Microcomputers (CIM) from National Semiconductor Corporation. SERIES/800 is a complete family, including CPU, memory expansion, and digital and analog I/O boards. Also included is a real-time multitasking operating system, BLMX-80C. The line uses the microCMOS NSC800 \({ }^{\text {TM }}\) microprocessor, which combines the benefits of the execution speeds of NMOS microprocessors with the power dissipation and environmental characteristics of CMOS, and executes the Z80 instruction set. The complete line is compatible with the CIMBUS, a documented scheme for board interconnec. tion (see the CIMBUS specification). The microCMOS technology employed, combined with the single-wide Eurocard form factor of the boards, makes the SERIES/800 line appropriate for many applications in
harsh environments, such as numeric machine control, pipeline monitoring and control, robotics, industrial instrumentation, and uninterruptable power supplies.

The CIM-631 Prototyping Board, with a capacity of up to 63 16-pin DIPs, is a convenient, economical way for CIMBUS system users to include their own customdesigned circuitry. Completely compatible with the CIM-602/604 card cages, it plugs directly into the user's system.

\section*{Physical Description}

The CIM-631 Prototyping Board accepts up to 63 16-pin DIPs or an equivalent mix of \(14-\), \(16-, 18-, 22-, 24-, 28\)-, and 40 -pin configurations. It has a pin-and-socket DIN 4612 connector built in, and plugs directly into the DIM-602/604 card cages.

The primary difference between the CIM-631 and the CIM-630 is that the CIM-631 does not have power and ground traces throughout the board (as does the CIM-630). In comparison to the CIM-630, this increases the amount of wirewraps which must be made, but also results in nearly double the number of devices which may be installed. It also allows these devices to be placed "on grid", to match the production version of the design prototyped on the CIM-631.

\section*{Specifications}

\section*{Connectors}

Pin-and-socket DIN 41612
Recommended Mating Connectors:
Winchester 96S-6033-0531-2
Elco 008257-096-649-124

Environmental
Temperature: \(-40^{\circ} \mathrm{C}\) to \(+85^{\circ} \mathrm{C}\left(-40^{\circ} \mathrm{F}\right.\) to \(\left.+185^{\circ} \mathrm{F}\right)\) (Assumes user-installed circuitry meets this specification.)

Humidity: 0 to \(90 \%\) noncondensing
Physical
Length: \(\quad 6.30 \mathrm{in}\). \((160 \mathrm{~mm}\) )
Width: \(\quad 3.94 \mathrm{in} .(100 \mathrm{~mm})\)
Height: \(\quad 0.90 \mathrm{in} .(23 \mathrm{~mm}\) )
Weight: \(\quad 0.50 \mathrm{oz} .(14 \mathrm{gm})\)
Order Information
CIM-631 Prototyping Board
Documentation
CIMBUSM CIMBUS System Bus Specification (\#420306681-001)

\section*{CIM \(^{\text {w }}-640\) Extender Board}

- Complete access to a CIMBUS \({ }^{\text {™ }}\) board for troubleshooting or debugging

\section*{m Power isolation allows removal/insertion of} boards without loss of data or functions as well as current measurement in a powered system
- Easily accessible test points for fast examination of bus and control signals

\section*{Product Overview}

The CIM-640 Extender Board is a member of the SERIES \(/ 800^{\text {TM }}\) line of CMOS Industrial Microcomputers (CIM) from National Semiconductor Corporation. SERIES/800 is a complete family, including CPU, memory expansion, and digital and analog I/O boards. Also included is a real-time, multitasking operating system, BLMX-80C. The line uses the microCMOS NSC800 \({ }^{\text {mem }}\) microprocessor, which combines the benefits of the execution speeds of NMOS microprocessors with the power dissipation and environmental characteristics of CMOS, and executes the Z80 instruction set. The complete line is compatible with the CIMBUS, a documented scheme for board interconnection (see the CIMBUS specification). The microCMOS technology employed, combined with the single-wide Eurocard form factor of the boards, makes the SERIES/800 line appropriate for many applications in harsh environments, such as numeric machine control, pipeline monitoring and control, robotics, industrial instrumentation, and uninterruptable power supplies.

The CIM-640 Extender Board provides a means of extending CIMBUS boards away from the CIM-602/604 card cage to permit testing and debugging. Test points for examining bus and control signals are easily accessible, and the power lines contain jumpered openings for power removal at the extender board.

\section*{Physical Description}

The CIM-640 Extender Board offers the SERIES/800 user the means to extend boards beyond the card cage for testing and debugging. Test points for bus and control signals are easily accessible.

In addition, the power traces on the CIM-640 have jumpered openings so that user can remove power at the board under examination rather than having to power down an entire system. The jumpered points in the power traces can also be used to insert instrumentation to measure the current to a board under power.

\section*{Specifications}
Connectors \begin{tabular}{l|c|c|} 
& \begin{tabular}{l} 
Pin-and-socket DIN 41612 \\
Recommended mating \\
connectors:
\end{tabular} \\
\hline \multicolumn{1}{|c|}{ Vendor } & Backplane & Board \\
\hline \begin{tabular}{l} 
Winchester \\
Elco
\end{tabular} & \begin{tabular}{c}
\(96 \mathrm{P}-6033-0523-0\) \\
\(008257-096-000-124\)
\end{tabular} & \(96 S-6033-0531-2\) \\
\hline
\end{tabular}

Width: \(\quad 3.94 \mathrm{in} .(100 \mathrm{~mm})\)
Height: \(0.50 \mathrm{in} .(13 \mathrm{~mm}\) ) Weight: \(\quad 0.50 \mathrm{oz} .(14 \mathrm{gm})\)

Environmental Temperature: \(-40^{\circ} \mathrm{C}\) to \(+85^{\circ} \mathrm{C}\left(-40^{\circ} \mathrm{F}\right.\) to \(+185^{\circ} \mathrm{F}\) )
Humidity: 0 to \(90 \%\) noncondensing
Physical
Length: \(7.30 \mathrm{in} .(185 \mathrm{~mm})\)

\section*{Order Information}
\begin{tabular}{ll} 
CIM-640 & Extender Board \\
Documentation & \\
CIMBUSM & \begin{tabular}{l} 
CIMBUS System Bus Specification \\
\((\# 420306681-001)\)
\end{tabular}
\end{tabular}

\section*{\(\mathrm{ClM}^{\text {TM }}-653\) Serial I/O Cable}

- Allows instant addition of a RS232C or 20 mA current loop device to a CIMBUS \({ }^{\text {Tm }}\) system

\section*{- Compatible with the CIM-201 Serial I/O Board}
a Supports full 25 -line interface

\section*{Product Overview}

The CIM-653 Serial I/O Cable is a member of the SERIES/ 800TM line of CMOS Industrial Microcomputers (CIM) from National Semiconductor Corporation. SERIES/800 is a complete family, including CPU, memory expansion, and digital and analog I/O boards. Also included is a real-time, multitasking operating system, BLMX-80C. The !ine uses the microCMOS NSC800 \({ }^{\text {TM }}\) microprocessor, which combines the benefits of the execution speeds of NMOS microprocessors with the power dissipation and environmental characteristics of CMOS, and executes the Z80 instruction set. The complete line is compatible with the CIMBUS, a documented scheme for board interconnection (see the CIMBUS specification). The microCMOS technology employed, combined with the single-wide Eurocard form factor of the boards, makes the SERIES/ 800 line appropriate for many applications in harsh environments, such as numeric machine control, pipeline
monitoring and control, robotics, industrial instrumentation, and uninterruptable power supplies.

The CIM-653 Serial I/O Cable is a convenient way for CIMBUS system users to add a serial device to their system. It is fully compatible with the CIM-201 Serial I/O Board, and therefore, supports interfaces to terminals, modems, or any device compatible with RS232C or 20 mA current loop serial links.

\section*{Physical Description}

The CIM-653 Serial I/O Cable is a ribbon cable 48 inches ( 122 cm ) long (including the connectors). Both connectors are male, \(25-\mathrm{pin}\) " \(D\) " connectors. All 25 lines defined by EIA RS232C are included, with each line tied to the same pin on each connector (i.e., pin 1 to pin 1, pin 2 to pin 2 , etc.).

\section*{Specifications}


\section*{Order Information}

CIM-653 Serial I/O Cable (compatible with CIM-201 Serial I/O Board)

Documentation
CIM-201M
CIM-201 Serial I/O Board Hardware Reference Manual (\#420306683-001)

\section*{CIM \(^{\text {TM }}-660\) Firmware Monitor}

- Single-chip system monitor for CIM-800 boards
- Display contents of memory or processor registers
- Modify contents of memory or processor registers
- Modify user programs dynamically
- Upload and download hex files
- Move blocks of data
- Perform hexadecimal arithmetic
- Search memory for specified data byte
- Execute user programs from monitor
- Insert breakpoints in user programs
- Input or output a byte of data
- Resides in a single NMC27C32 EPROM

\section*{Product Overview}

The CIM-660 Firmware Monitor is a member of the SERIES/800 \({ }^{\text {TM }}\) line of CMOS Industrial Microcomputers (CIM) from National Semiconductor Corporation. SERIES/800 is a complete family, including CPU, memory expansion, and digital and analog I/O boards. Also included is a real-time, multitasking operating system, BLMX-80C. The line uses the microCMOS NSC800 \({ }^{\text {TM }}\) microprocessor, which combines the benefits of the execution speeds of NMOS microprocessors with the power dissipation and environmental characteristics of CMOS, and executes the Z80 instruction set. The complete line is compatible with the CIMBUS, a documented scheme for board interconnection (see the CIMBUS specification). The microCMOS technol-
ogy employed, combined with the single-wide Eurocard form factor of the boards, makes the SERIES/800 line appropriate for many applications in harsh environments, such as numeric machine control, pipeline monitoring and control, robotics, industrial instrumentation, and uninterruptable power supplies.

The CIM-660 Firmware Monitor is a single-chip (EPROM) system monitor that plugs into a socket provided on the CIM-800 Series Boards. Containing a complete software system, the CIM-660 provides the user all the functions usually associated with a microcomputer system monitor or debugging program and allows interactive program modification, testing, and execution.

\section*{Functional Description}

The CIM-660 Firmware Monitor is a single-chip, selfcontained system monitor and software debugging program that gives the user the capability to modify, test, and execute his programs interactively with a CIM-800 Microcomputer system. Input is made from a keyboard, and output may be routed to either a CRT display or a printer.

After the system is powered up, the baud rate is established by repeatedly pressing the RETURN key on the CRT display until the following message appears:
```

CIM-800 MONITOR RPEV. B
>

```

When the caret prompt ( \(>\) ) appears, the CIM-660 is in a command interpret mode, ready to accept a system command from the user. Commands then available are:
\begin{tabular}{ll} 
DISPLAY & \begin{tabular}{l} 
Displays contents of memory between \\
two specified addresses in hexadeci- \\
mal and ASCII
\end{tabular} \\
EXAMINE & \begin{tabular}{l} 
Examine and modify CPU registers
\end{tabular} \\
REGISTERS & \begin{tabular}{l} 
Searches memory between two \\
specified addresses for a specified \\
byte
\end{tabular} \\
GIND & \begin{tabular}{l} 
Transfers control to a specified \\
address
\end{tabular} \\
INPUT & \begin{tabular}{l} 
Displays the contents of input ports \\
between two specified addresses
\end{tabular} \\
MOVE & \begin{tabular}{l} 
Moves a specified block of data to \\
a specified destination address
\end{tabular} \\
OUTPUT & \begin{tabular}{l} 
Outputs a specified byte to a \\
specified output port
\end{tabular} \\
READ & \begin{tabular}{l} 
Input a hex file over a serial link
\end{tabular} \\
SUBSTITUTE & \begin{tabular}{l} 
Examine and modify the contents of \\
a specified memory address
\end{tabular} \\
VERIFY & \begin{tabular}{l} 
Used after a MOVE command to \\
verify that the move was made
\end{tabular} \\
WRITE & \begin{tabular}{l} 
Output a hex file over a serial link
\end{tabular} \\
\hline
\end{tabular}
\begin{tabular}{ll}
\(\pm\) & Add two 16-bit hexadecimal numbers \\
\(=\) & \begin{tabular}{l} 
Subtract a 16-bit hexadecimal \\
number with a second 16-bit number
\end{tabular} \\
\multirow{1}{\perp}{} & \begin{tabular}{l} 
Multiply two 16-bit hexadecimal \\
numbers
\end{tabular} \\
\hline & \begin{tabular}{l} 
Divide a 32-bit hexadecimal number \\
by a 16-bit number
\end{tabular}
\end{tabular}

\section*{Specifications}

\section*{Memory Requirements}

\section*{PROM Address Space 0000H-OFFFH}

Environmental Temperature: \(-40^{\circ} \mathrm{C}\) to \(+85^{\circ} \mathrm{C}\) \(\left(-40^{\circ} \mathrm{F}\right.\) to \(\left.+185^{\circ} \mathrm{F}\right)\) Humidity 0 to \(90 \%\) noncondensing

Hardware Requirements
CIM-800 CPU Board
CIM-201 Serial I/O Board
CIM-602/604 Card Cage (or equivalent)
CIM-653 RS232 Serial I/O Cable Assembly (or equivalent)
CIM-610 Voltage Regulator Board (or other supply of \(+5 \mathrm{~V}_{D C}\) and \(+15 \mathrm{~V} D C\) )

Video Display Terminal (or equivalent).

\section*{Order Information}

CIM-660 Firmware Monitor
Documentation
CIM-660M \(\begin{aligned} & \text { CIM-660 Firmware Monitor User's } \\ & \text { Manual (\#420306641-001) }\end{aligned}\)
CIMBUSM CIMBUS System Bus Specification (\#420306681-001)

\title{
\(\mathrm{CIM}^{\mathrm{TM}}-802 \mathrm{~A} / 804\) and \(\mathrm{CIM}-802 \mathrm{AC} / 804 \mathrm{C}\) Industrial Microcomputers
}

－NSC800 \({ }^{\text {TM }}\)－based computer board
－microCMOS technology gives NMOS performance at CMOS power consumption levels
－NSC800 CPU－more than 158 instruction types programmable in Z80 code
－ 4 MHz or 2 MHz operation in harsh environments
－\(-40^{\circ} \mathrm{C}\) to \(+85^{\circ} \mathrm{C}\) or \(0^{\circ} \mathrm{C}\) to \(+70^{\circ} \mathrm{C}\) （commercial version）operating temperature ranges

\section*{－Battery backup／operation}
（⿴囗 2 16－bit counters／timers with prescalers
团 22 programmable I／O lines
© System－level fail－safe timer
－2K bytes static RAM；2K or 4 K bytes PROM with＂shadow＂capability under software control
－ 12 vectored interrupts－
－Built solely with components burned in to A＋levels

\section*{Product Overview}

The CIM－802A／804 and CIM－802AC／804C Micro－ computer Boards are members of the SERIES \(/ 800^{\text {TM }}\) line of CMOS Industrial Microcomputers（CIM）from National Semiconductor Corporation．SERIES／800 is a complete family，including CPU，memory expan－ sion，and digital and analog 1／O boards．Also includ－ ed is a real－time，multitasking operating system， BLMX－80C．The line uses the microCMOS NSC800 microprocessor，which combines the bene－ fits of the execution speeds of NMOS microproces－ sors with the power dissipation and environmental characteristics of CMOS，and executes the Z 80 in－ struction set．The complete line is compatible with the CIMBUS \({ }^{\text {TM }}\) ，a documented scheme for board interconnnection（see the CIMBUS specification）． The microCMOS technology employed，combined
with the single－wide Eurocard form factor of the boards，makes the SERIES／800 line appropriate for many applications in harsh environments，such as numeric machine control，pipeline monitoring and control，robotics，industrial instrumentation，and unin－ terruptable power supplies．

The CIM－802A，CIM－804，CIM－802AC，and CIM－804C are the board level computers that are the heart of the SERIES／800 CMOS Industrial Mi－ crocomputer board line．Featuring NSC＇s micro－ CMOS technology，these computers provide highly reliable performance over a wide range of harsh environmental conditions at low power consumption， and is eminently suitable for remote station and process control applications．

These are complete computers based on the NSC800 central processing unit, and include 22 programmable I/O lines, twelve priority vectored interrupts, 2 K bytes of static RAM, provisions for 2 K or 4 K bytes of ROM, and two 16 -bit programmable timers. The NSC800 CPU, which is programmable in Z80 code, has an instruction set containing more than 158 instruction types. The CPU board is easily expandable via the CIMBUS for operation with other products in the SERIES/800 line, such as memory expansion, A/D and D/A conversion, serial I/O, and a battery charger. See the CIMBUS specification manual for a description of CIMBUS characteristics (order as CIMBUSM or Manual \#420306681-001).

Power consumption of the computer is very low (magnitudes less than equivalent NMOS functionality), which results in increased reliability and eliminates the need for separate cooling fans and filtering systems. CIMBUS connections are made through two-piece, pin-in-socket DIN 41612 connectors, which are highly resistant to vibration and corrosion, and eliminate the card edge connector, a primary failure source in many systems. The CPU board is small, measuring only \(100 \mathrm{~mm} \times 160 \mathrm{~mm}\left(3.9^{\prime \prime} \times\right.\) \(6.3^{\prime \prime}\) ), and fits into the CIM-602 (8-slot) or CIM-604 (18-slot) CIMBUS card cages to make a tidy, durable system.
The CIM-802A and CIM-804 are functionally identical with the exception of their operating speeds: the CIM-802A executes at 2 MHz (minimum instruction execution time of 2 microseconds), the CIM-804 executes at 4 MHz ( 1 microsecond minimum instruction execution time). The CIM-802AC and the CIM-804C are functionally identical to the CIM802A and the CIM-804, with the only difference being their operating temperature range \(\left(0^{\circ} \mathrm{C}\right.\) to \(+70^{\circ} \mathrm{C}\), versus \(-40^{\circ} \mathrm{C}\) to \(+85^{\circ} \mathrm{C}\) ).

\section*{Functional Description}

\section*{Central Processor}
- CPU-NSC800 microprocessor
- Maximum addressing range-64K bytes
- Data word-8 bits
- Instruction word-8, 16, or 24 bits
- Addressing modes-direct, register, indexed register, register indirect, and immediate
- Instruction types-more than 158, programmable in Z80 code
- Registers
- 14 general purpose, \(A, B, C, D, E, H\), and \(L\) and \(A^{\prime}, B^{\prime}, C^{\prime}, D^{\prime}, E^{\prime}, H^{\prime}\), and \(L^{\prime} ; A\) (accumulator) and \(F\) (flag), \(A^{\prime}\) and \(F^{\prime}\) selected separately. Other registers may be used singly or in pairs; \(A F, B C, D E, H L\) and \(A^{\prime} F^{\prime}, B^{\prime} C^{\prime}, D^{\prime} E^{\prime}, H^{\prime} L^{\prime}\).
-2 16-bit index register pairs IX and IY may be indexed \(\pm 255\) from symbolic location
-116 -bit program counter (PC)
- 1 16-bit stack pointer (SP) used discretely or automatically to implement subroutine CALL and RETurn instructions
-18-bit refresh register (R)
-18-bit interrupt register (I)

\section*{Memory}

The 2 K private static RAM (6116) is a byte-wide, low power device requiring only a few microwatts to retain data, and uses special write inhibit logic to protect its contents in a power-down or standby mode. An additional 128 bytes of RAM are available from the NSC810 RAM I/O Timer. The 2K static RAM is mapped at addresses F000H-F7FFH; the additional 128 bytes at \(\mathrm{F} 800 \mathrm{H}-\mathrm{F} 87 \mathrm{FH}\).

Sockets are provided on the CPU board for either the 27 C 16 ( 2 K bytes) or the 27 C 32 ( 4 K bytes) EPROM. Two Berg jumpers provide all the logic changes necessary for using either type of EPROM. Assigned addresses for ROM are \(0000 \mathrm{H}-07 \mathrm{FFH}\) (27C16) or \(0000 \mathrm{H}-0 \mathrm{FFFH}\) (27C32). The PROM may be turned off (shadowed), under software control, to allow using memory mapped into the same space. This provides a convenient way to "bury" diagnostics and/or bootloaders.
Memory expansion to a maximum of 64 K bytes is possible using the CIM-100 Series Memory Expansion Boards.

\section*{Input/Output}

All on-board input/output functions are memorymapped through the NSC810 RAM I/O Timer with a base address of F8XXH.
- Interrupts-arbitrated through a priority interrupt controller
- 1 nonmaskable interrupt
- 3 restart maskable interrupts available to user
- 8 priority vectored interrupts
- Three programmable I/O ports
- Port A, 8 lines available to user
- Port B, 8 lines, 4 generally reserved for CPU board use
- Port C, 6 lines, 2 generally reserved for CPU board use
(Some system configurations may allow use of all
22 I/O lines. I/O pin-out is different than CIM-802.)
- Timers
- 2 16-bit programmable counters/timers; timer prescale 1/2/64 (64 on timer TO only)
- 8 ms and 0.5 second timers jumperable as interrupts

\section*{Fail-Safe Timer}

The fail-safe timer is a software timer implemented through Port B of the NSC810. If the user chooses to implement this feature, the CPU must be programmed to toggle bit 4 of Port B based on the 0.5 second on-board timer. This provides a 1 Hz signal to the CIMBUS that is used to retrigger a monostable multivibrator (one-shot) on any expansion board. If the CPU should fail, the CIMBUS signal TMRFS will no longer be output. The expansion board(s) will then set their outputs to a known quiescent state, ensuring an orderly shutdown without a CPU. An onboard LED indicates the state of TMRFS and also allows for a quick visual inspection of the health of the CPU board.

\section*{CIM-660 Firmware Monitor}

The CIM-660 Firmware Monitor is available in a preprogrammed NMC27C32 EPROM. This comprehensive monitor includes facilities to load, execute, and debug programs based on the CIM CPU boards. The monitor allows the user to examine and modify any RAM location or CPU register. It also allows the movement of blocks of data within memory and initiation of user programs with optional breakpoints. Files can be uploaded and downloaded over a serial link using the industry-standard hexadecimal format. The user can employ the monitor to search memory to find the location of an 8 - or 16 -bit string. The CIM-660 will calculate the sum, difference, product, and quotient (with remainder) of any 4 -, 8 -, or 16 -bit set of numbers. Additionally, the monitor can be used to exercise all available I/O ports within the system. The CIM-660, in conjunction with a CIM201 Serial I/O Board, incorporates a baud rate search to determine the rate at which the CRT/TTY is running. The following commands are supported in the CIM-660 Firmware Monitor:

D - Display contents of memory
E - Examine CPU registers
F - Find bit stream in memory
G - Execute program (with optional breakpoints)
I - Input data from I/O port
M-Move block of data
O-Output data to I/O port
R - Input a hexfile over a serial link
S - Examine and/or substitute value in memory
V -Verify result of move command
W-Output a hexfile over a serial link
+ - Add two 16 -bit hex numbers
- - Subtract one 16-bit hex number from another
* - Multiply two 16-bit hex numbers
/ -Divide a 32 -bit hex number by a 16 -bit hex number

\section*{Real-Time Software}

The BLMX-80C real-time multitasking executive requires only 2 K bytes of EPROM and 512 bytes of RAM in its minimum configuration. Facilities such as the following are included: priority-based system resource allocation, intertask communication and control, interrupt-driven control for standard I/O devices, time-of-day clock, free space memory manager, and interrupt and event handling. Optional linkable and relocatable modules for console control (CRT or TTY), fail-safe timer interface, analog I/O board interface, and interactive system-level debugging are provided with the BLMX-80C package. User configurability is aided on the STARPLEX \({ }^{\text {TM }}\) Development System by the menu-driven SYSCON System Configuration program that is also provided with BLMX80C.

\section*{System Development Capability}

The development cycle for CIMBUS-based products may be significantly reduced using the STARPLEX Development System from National Semiconductor Corporation. The convenience of a comprehensive operating system combined with system prompts that guide even inexperienced users through complex tasks creates an ideal software development environment. An In-System Emulator (ISE) \({ }^{\text {TM }}\) available for the NSC800 allows the development and debugging of software directly on the CIM-802 board.

\section*{Specifications}

\section*{Microprocessor}
\begin{tabular}{ll} 
CPU - & NSC800 \\
\begin{tabular}{l} 
D'ata word - \\
Instruction \\
word -
\end{tabular} & 8 bits
\end{tabular}\(\quad 8,16\), or 24 bits
\begin{tabular}{|l|c|c|c|}
\hline Product & \begin{tabular}{c} 
Clock \\
Speed
\end{tabular} & \begin{tabular}{c} 
CPU \\
Speed
\end{tabular} & \begin{tabular}{c} 
Min. Instruction \\
Execution Time
\end{tabular} \\
\hline \(\mathrm{CIM}-802 \mathrm{~A}\) & 4 MHz & 2 MHz & \(2 \mu \mathrm{~s}\) \\
\hline \(\mathrm{CIM}-804\) & 8 MHz & 4 MHz & \(1 \mu \mathrm{~S}\) \\
\hline
\end{tabular}




FIGURE 1. CIM-804 CPU Board Block Diagram

Section 15
Military/Aerospace
15

\section*{INTRODUCTION TO THE RELIABILITY MILITARYIAEROSPACE PROGRAMS}

\begin{abstract}
History
In the mid 1960's the various government agencies responsible for semiconductor reliability saw that screenable defects were resulting in an in-equipment failure rate of about \(1 \%\) per thousand hours. In-depth failure analysis allowed them to determine what the predominate failure mechanisms were. The Solid State Applications Branch of the Air Force's Rome Air Development Center (RADC) was assigned the task of developing a screening procedure which would remove the infant mortality failures which had led to the high failure rate previously encountered. Working closely with other semiconductor reliability experts, the RADC staff developed MIL-STD-883, which was first issued in 1968. The objective of MIL-STD-883 was to create an economically feasible, standardized integrated circuit screening flow which would achieve an inequipment failure rate of \(0.08 \%\) per thousand hours for Class B and \(0.004 \%\) per thousand hours for Class A (which was later superseded by Class S). Over the years this standard has grown and matured with a number of new test methods added as reliability information and failure analysis results became more detailed. These developments have led to one of the strongest and most comprehensive screening specs available, MIL-STD-883.
\end{abstract}

\section*{Purpose and Structure}

MIL-STD-883 states: this standard establishes uniform methods and procedures for testing mi croelectronic devices, including basic environmental tests to determine resistance to deleterious effects of natural elements and conditions surrounding military and space operations, and physical and electrical tests. What does this mean to the semiconductor user? To understand this, one must subdivide MIL-STD-883 into two primary areas: 1) Detailed how-to specifications (methods 1001 through 4007) and 2) Screening and qualification and/or quality conformance testing requirements (methods 5001 through 5009). By examining each of these areas the thrust of MIL-STD-883 will become apparent.

\section*{Detailed How-to Specifications}

MIL-STD-883 is a collection of environmental, mechanical, visual, and electrical test methods. These methods define tests which enable manufacturers and users to screen for specific reliability concerns. The tests covered include moisture resistance, high temperature storage,
neutron irradiation, shock and acceleration tests, visual radiography, and dimensional tests, to mention only a few. In the electrical test section, there are tests to examine load conditions, power supplies, short circuit currents, and other tests. Each of these tests is designed to look at specific reliability and quality concerns that affect semiconductor products.

\section*{Screening Flows}

The overall reliability requirements for a system depend upon a number of factors, including cost-effectiveness. For example, a deep space probe, where component replacement is impossible once the system is launched, requires very high reliability, despite the inherent cost of complex screening. On the other hand, a groundbased radio unit can use a less stringent reliability testing sequence, since a failed component can be easily replaced at moderate cost. In line with this range of needs, MIL-STD-883 established three distinct product assurance levels to provide reliability commensurate with the product's intended application. The three levels are Class S (intended for critical applications, such as space), Class B (intended for less critical applications, such as airborne or ground systems), and Class \(C\) (intended for easily replaceablesystems, which has since been eliminated).

\section*{National and MIL-M-38510}

A major thrust exists among integrated circuit users, suppliers, and the U.S. Government to avoid proliferation of military procurement specifications by turning instead to standardized high reliability microcircuits. National Semiconductor endorses and supports this trend.

One major program to which National is heavily committed is the JAN MIL-M-38510 IC program. This is a standardization program administered by the U.S. Defense Department which allows a user to purchase a broad line of standard products from a variety of qualified suppliers.

There is only one MIL-M-38510 program. National is committed to supplying only QPL devices, and discourages any "pseudo-38150" alternates.

There are two levels specified within MIL-M38510 - Classes S and B. Class S is typically specified for space flight applications, while Class B is used for aircraft and ground systems.


The Defense Electronic Supply Center (DESC) administers the integrated circuit standardization program known as MIL-M-38510 (sometimes referred to as the JAN IC Program). The specification set used to define the program consists of four documents: general specification MIL-M38510, which is an overall definition of the processing and testing to be performed; detail specifications (referred to as "slash sheets"), each of which defines the performance parameters for a unique generic device or a family of devices; MIL-STD-883, which defines specific screening procedures; and MIL-STD-976, which defines line certification requirements.

When a user orders a MIL-M-38510 device, he is guaranteed that he will get a device fully conformant with the detail specification and which has also met all of the general testing and processing requirements. DESC requires semiconductor suppliers to become formally qualified under the MIL-M-38510 program and to be listed on the current Qualification Products List (QPL) before they are allowed to legally ship JAN devices.

\section*{Advantages to the User}

The JAN 38510 program has numerous advantages for the integrated circuit user.
- A single explicit specification eliminates guesswork concerning device electrical characteristics or processing flow.
- The rigorous schedule of quality conformance testing that is a mandatory part of the MIL-M38510 program assures the user of long-term stability.
- Since the electrical characteristics of the devices are at least as tight as the "standard industry data sheet" parameters, device performance will meet the vast majority of system design requirements. Additionally, min./max. limits replace many data sheet typicals, making circuit design and worst case design analysis decisions easier.
- The user is spared the expense of researching and preparing his own procurement document.
- The user is spared the expense of qualification testing. The QPL tells him which suppliers have qualified the device he requires.
- The QPL gives the user a choice of qualified suppliers for devices that are fully interchangeable. In addition, the presence of several sources guarantees competitive pricing that is typically lower than for devices to a user's own specifications.
- Since MIL-M-38510 is a standard program, procurement lead times will be shorter. With a large number of programs using JAN devices, distributors and manufacturers are able to establish inventories of JAN devices. National in particular is committed to maintaining finished goods and work-in-process inventories to support our customers' needs.
- Spare parts will be readily available without excessive minimum order requirements.
- Standard parts with volume requirements will remain in production longer.
- Device markings are consistent from one manufacturer to another.
- The program is extremely cost-effective. A user can purchase a few devices for engineering evaluation and prototyping and know that they will be identical to the devices he will get during production. When the cost factors associated with spec. writing, supplier qualification, maintaining voluminous parts control documentation, and the more intangible benefits of device availability are totaled, use of JAN ICs is overwhelmingly the most costeffective approach.

\section*{Advantages to the Supplier}

What motivates a supplier like National Semiconductor to be so heavily committed to the MIL-M-38510 program? National has the broadest range of reliability processed products available in the semiconductor industry. A program such as MIL-M-38510 helps to standardize the processing required and to minimize the number of individual user specifications. This allows National to concentrate more resources on this program, thereby improving product quality and availability.

\section*{The Most Frequently Asked Questions and Answers about MIL-M-38510}

There are many questions which are frequently asked regarding the MIL-M-38510 program. We would like to answer some of them.

\section*{Q. WHAT MUST A MANUFACTURER DO TO GET HIS PARTS LISTED ON THE QPL?}
A. There are two things which a manufacturer is required to do. First, he must get his facilities (including wafer fab, assembly, and rel processing areas) certified by DESC. This requires that each fab area used for QPL devices must be approved. Second, for each specific device and package combination listed on the QPL, the manufacturer must perform extensive qualification testing and provide detailed device information to DESC. This data is typically supplied in two phases.

In the first phase, the manufacturer must supply detailed information concerning the device construction and electrical characteristics. Once this data has been verified by DESC to confirm that the manufacturer's device meets the MIL-M-38510 requirements, the manufacturer is listed on Part II of the QPL. At this point the manufacturer is legally able to supply full. JAN qualified devices meeting ALL of the MIL-M-38510 requirements. The manufacturer must then perform the full qualification testing of Method 5005 of MIL-STD-883 as specified in paragraph 4.4 of MIL-M-38510. Once this data has been reviewed and accepted by DESC, the manufacturer is listed on Part I of the QPL.
Q. IS THERE ANY DIFFERENCE IN DEVICES PRODUCED WHILE A MANUFACTURER IS LISTED ON PART II OF THE QPL AND THOSE PRODUCED AFTER PART I QUALIFICATION IS COMPLETED?
A. There is absolutely no difference. A supplier must meet all of the device screening and quality conformance requirements no matter what his QPL status.
Q. HOW DOES A USER KNOW WHAT DEVICES ARE COVERED BY SLASH SHEET SPECIFICATIONS?
A. Supplement 1 to MIL-M-38510 contains a listing of the slash sheet specifications and a cross reference to the generic part type. This is updated as new slash sheets are released. National's Reliability Handbook also contains a cross reference.
Q. HOW CAN A USER OBTAIN COPIES OF THE QPL, SUPPLEMENT 1 OF MIL-M-38510, MIL-M-38510 ITSELF, AND MIL-STD-883?
A. Copies of these and other related documents may be obtained from:

Naval Publications and Forms Center 5801 Tabor Avenue Philadelphia, PA 19120
(212) 697-2179
Q. WHAT ABOUT THOSE DEVICES FOR WHICH NO DETAIL SPECIFICATION EXISTS?
A. The ultimate aim of a standardization program must be to furnish all parts. Requests for addition of a part to MIL-M-38510 should be made to DESC Directorate of Engineering, Dayton, Ohio 45444, indicating a need for slash sheets and/or suppliers to be qualified for the additional devices. National has a form (available through local sales offices) which may be used for this purpose. In addition, if only some parts are available, a user can still see significant savings on those that are available.
Q. HOW IS A JAN QPL DEVICE MARKED?
A. Tables I and II explain the details of the marking for JAN ICs.

TABLE I. MIL-M-38510 PART MARKING


TABLE II. JAN PACKAGE CODES
\begin{tabular}{|c|c|}
\hline \[
\begin{gathered}
38510 \\
\text { PACKAGE } \\
\text { DESIGNATION }
\end{gathered}
\] & MICROCIRCUIT INDUSTRY DESCRIPTION \\
\hline A & 14-pin \(1 / 4^{\prime \prime} \times 1 / 4^{\prime \prime}\) (metal) flatpack \\
\hline B & 14-pin \(3 / 16^{\prime \prime} \times 1 / 4^{\prime \prime}\) flatpack \\
\hline C & 14-pin \(1 / 4^{\prime \prime} \times 3 / 4^{\prime \prime}\) dual-in-line \\
\hline D, & \begin{tabular}{l}
14-pin \(1 / 4^{\prime \prime} \times 3 / 8^{\prime \prime}\) (ceramic) flatpack \\
16-pin \(1 / 4^{\prime \prime} \times 7 / 8^{\prime \prime}\) dual-in.line
\end{tabular} \\
\hline F & 16-pin \(1 / 4^{\prime \prime} \times 3 / 8^{\prime \prime}\) (metal or ceramic) \\
\hline & flatpack \\
\hline G & 8 -pin TO-99 can or header \\
\hline H & 10 -pin \(1 / 4^{\prime \prime} \times 1 / 4^{\prime \prime}\) (metal) flatpack \\
\hline 1 & 10 -pin TO-100 can or header \\
\hline \(J\) & 24-pin \(1 / 2^{\prime \prime} \times 1-1 / 4^{\prime \prime}\) dual-in-line \\
\hline K & 24 -pin \(3 / 8^{\prime \prime} \times 5 / 8^{\prime \prime}\) flatpack \\
\hline M & 12-pin TO-101 can or header \\
\hline P & 8 -pin \(1 / 4^{\prime \prime} \times 3 / 8^{\prime \prime}\) dual-in-line \\
\hline Q & \(40-\) pin \(8 / 16^{\prime \prime} \times 2-1 / 16^{\prime \prime}\) dual-in-line \\
\hline R & 26-pin \(1 / 4^{\prime \prime} \times 1 \cdot 1 / 16^{\prime \prime}\) dual-in-line \\
\hline S & 20 -pin \(1 / 4^{\prime \prime} \times 1 / 2^{\prime \prime}\) flatpack \\
\hline V & 18-pin \(3 / 8^{\prime \prime} \times 1-15 / 16^{\prime \prime}\) dual-in-line \\
\hline W & 22 -pin \(3 / 8^{\prime \prime} \times 1-1 / 8^{\prime \prime}\) dual-in-line \\
\hline \(X)\) & Unassigned - Reserved for \\
\hline Y \(\}\) & identifying special packages whose \\
\hline Z & dimensions are carried in the detail specifications. \\
\hline
\end{tabular}
Q. ARE DEVICES CALLED "M38510, JAN PROCESSED, JAN EQUIVALENT, ETC." REALLY QPL PRODUCTS?
A. Absolutely not. There is only one QPL product - it is a JM38510 marked device. "JAN Equivalent" is expressly forbidden by para-
graphs 3.1 and 3.6.7 of MIL-M-38510. MIL-M38510 does provide for the production of devices when no qualified sources exist, but this may be done only with prior DESC approval, and products produced under this provision must meet all requirements of MIL-M-38510 other than qualification.
Q. HOW LONG CAN A SUPPLIER REMAIN ON PART II OF THE QPL?
A. For Class B, a manufacturer can remain on Part II for two years or until 90 days after another supplier becomes qualified for the same device package, screening level, and lead finish combination on Part I of the QPL. Class S devices may remain on Part II for one year after another manufacturer reaches Part 1.
Q. WHEN ANOTHER SUPPLIER OBTAINS PART I QUALIFICATION, ARE THE OTHER QUALIFIED SUPPLIERS REMOVED FROM PART II IMMEDIATELY?
A. No. The supplier is given 90 days before being removed from Part 11 for a Class B device and one year for a Class \(S\) device. During that time a supplier may legally accept orders for those devices. After the end of the 90-day or one year period, he may no longer accept orders but may complete and ship those orders received prior to that time, no matter how long it takes him to complete them.
Q. IS A SUPPLIER EVER REMOVED FROM PART I QUALIFICATION?
A. Generally not. As long as a supplier continues to manufacture the device, maintains appropriate facility approvals, and submits all required reports and information to DESC within stipulated time limits, he will retain QPL I listing. Violation of these requirements can be cause for removal from QPL.
Q. CAN AN AUTHORIZED DISTRIBUTOR SHIP JAN DEVICES FROM HIS SHELVES IF THE MANUFACTURER HAS LOST HIS QPL LIST. ING FOR THOSE DEVICES?
A. Yes. As long as those devices were ordered by the authorized distributor while the manufacturer had QPL listing for those devices, the distributor may subsequently ship those devices from his shelves.
Q. CAN A MANUFACTURER LEGALLY SHIP JAN QPL MATERIAL HE ASSEMBLED AND TESTED BEFORE HE RECEIVED A QPL LISTING?
A. Yes. The manufacturer must assemble and screen parts to prove his ability to comply with the specifications before he can be placed on QPL. As a result, his.first lot of material, which is fully conformant to QPL
product requirements, will have a date code that is earlier than the date he is placed on the QPL. However, the manufacturer may not begin to assemble and test unless he has a line certification and an approval to proceed with qualification.
Q. WHAT IS THE RELATIONSHIP BETWEEN MIL-M-38510 AND MIL-STD-883?
A. MIL-M-38510 defines complete program requirements and the detail device electrical performance parameters. The device processing requirements are specified in MIL-STD-883.
Q. SUPPOSE DEVICES ARE KEPT ON A MANUFACTURER'S OR DISTRIBUTOR'S SHELVES FOR A PERIOD OF TIME; MUST THEY EVER be retested to validate that they STILL MEET SLASH SHEET CHARACTERISTICS?
A. Yes. Devices held by a manufacturer or by his authorized distributor which have a date code older than 24 months must be retested by the manufacturer in accordance with Group A sampling requirements prior to shipment to a customer or return to inventory.
Q. WHY SHOULD A USER SPECIFY " \(X\) " IN THE LEAD FINISH DESIGNATION FOR A PART TYPE?
A. A manufacturer who receives an order for a specific lead finish for which he is qualified but has no inventory at the time of order may not be able to fill the order in a timely manner, even though he might have substantial inventory of another lead finish. Unless a user has a specific reason for wanting a particular lead finish, he should allow his suppliers the flexibility of shipping whatever finish is available.
Q. WHAT DATA IS A MANUFACTURER REQUIRED TO SHIP WITH A JAN PART?
A. A certificate of conformance is all that is required. However, he must retain all data for three years.
Q. CAN A DEVICE FOR WHICH THERE IS NO SLASH SHEET BE PROCESSED TO MIL-M38510?
A. Since MIL-M-38510 invokes a combination of the processing requirements of MIL-STD-883 and the detail device performance parameters contained in each individual slash sheet, the answer is obviously no. However, National's 883B/RETSTM program does provide parts which meet all of the screening requirements of the MIL-STD-883 specification and which have been subjected to all of the MIL-M-38510 controls (except for domestic assembly).

TABLE III. SAMPLE MIL-M•38510 LISTING
\begin{tabular}{|c|c|c|c|c|c|}
\hline \multicolumn{4}{|c|}{GOVERNMENT DESIGNATION} & \multirow[b]{2}{*}{TEST REPORT
NUMBER} & \multirow[b]{2}{*}{MANUFACTURER'S NAME} \\
\hline DEVICE TYPE* & \[
\begin{aligned}
& \text { DEVICE } \\
& \text { CLASS }
\end{aligned}
\] & CASE OUTLINE & LEAD MATERIAL AND FINISH & & \\
\hline M38510/008 01 & S only & A & C & 38510-953-81 & National Semiconductor Corp. \\
\hline \[
\begin{aligned}
& 01 \\
& 02
\end{aligned}
\] & B & \[
\begin{aligned}
& \text { C } \\
& \text { D }
\end{aligned}
\] & \[
\begin{aligned}
& A \\
& B
\end{aligned}
\] & \[
\begin{aligned}
& 38510-953-81 \\
& 38510-30-7 \mathrm{~T}
\end{aligned}
\] & National Semiconductor Corp. \\
\hline 03 & B & C & \[
\begin{aligned}
& A \\
& B
\end{aligned}
\] & 38510-520-83 & National Semiconductor Corp. \\
\hline
\end{tabular}
""M38510" is the military designator for MIL-M-38510. The QPL shows this notation even though the parts are fully qualified devices and are marked JM38510/XXXXXYYY.
Q. WHAT DOES A QPL LISTING LOOK LIKE AND HOW DO YOU READ IT?
A. Sample QPL listings are shown in Table III.
\[
\begin{aligned}
& \text { JM38510/00801SAC } \\
& \text { JM38510/00801BCA } \\
& \text { JM38510/00801BCB } \\
& \text { JM38510/00801BDA } \\
& \text { JM38510/00801BDB } \\
& \text { JM38510/00802BCA } \\
& \text { JM38510/00802BCB } \\
& \text { JM38550/00802BDA } \\
& \text { JM38510/00802BDB } \\
& \text { JM38510/00803BCA } \\
& \text { JM38510/00803BCB }
\end{aligned}
\]
Q. WHAT QUALITY CONFORMANCE TESTS ARE CONDUCTED? ARE ALL DEVICES IN A GENERIC FAMILY EVENTUALLY SUBJECTED TO QUALITY CONFORMANCE TESTING?
A. For B level devices quality conformance tests must be conducted as follows:
Group A-Each inspection lot or sublot.
Group B-Each inspection lot for each.package type and lead finish on each detail specification.
Group C-Periodically at 3 -month intervals on one device type or one inspection lot from each mircocircuit group in which a manufacturer has qualified device types (die related tests).
Group D-Periodically at a 6-month interval for each package type for which a manufacturer holds qualifications (package related tests).
Different devices within a generic family are chosen for successive quality conformance tests until all of the devices have been subjected to testing. The sequence is then repeated. The manufacturer must submit attributes data to DESC for all quality conformance tests performed.

\section*{Q. HOW IS AN INSPECTION LOT DEFINED?}
A. For Class \(B\) devices, each inspection lot shall consist of microcircuits of a single device type, in a single package type and lead finish, or may consist of inspection sublots of several different device types, in a single package type and lead finish, defined by a single detail specification. Each inspection lot shall be manufactured on the same production line(s) through final seal by the same production techniques, and to the same device design rules and case with the same material requirements, and sealed within the same period not exceeding 6 weeks.
Q. WHAT IS NATIONAL SEMICONDUCTOR'S COMMITMENT TO MIL-M-38510?
A. National Semiconductor is convinced that the level of standardization offered by a program like MIL-M-38510 is the key to long-term military component procurement viability. We have a corporate commitment to MIL-M38510. We believe that the program will be of significant benefit in lessening the problem of product obsolescence, for the volume provided will help to keep many key devices in production. We believe that the program will make possible the procurement of devices in small quantities with reasonable lead times for long-term spares or field maintenance requirements.
National Semiconductor will continue to maintain a broad base of line certifications and an extensive list of Class B and Class S device qualifications. We will continue to work with the Department of Defense, concerned users, and other semiconductor manufacturers to update and redefine the applicable specifications. We feel that this level of support is essential if MIL-M-38510 is to remain the strongest standardization program available.

In addition, we will continue to add capacity and to build up substantial inventories of a large spectrum of products to ensure the
availability and the lead times that are needed for key military programs.

\section*{National Mil/Aero Standardization Programs}

Your customer has imposed upon you requirements for product reliability that you must meet on every single component you buy. In most cases, these requirements mandate that you buy JAN MIL-M-38510 parts where they are available, and that all other devices must be as close to JAN as is achievable. We don't consider this unreasonable. In fact, we believe that this is the only reasonable and intelligent approach.

To meet this objective, we designed our 883B/ RETS program around requirements that were already imposed for the MIL-M-38510 program.* We realize that there are many so-called standardization programs available in the marketplace which lack the compliance that you need. Our 883B/RETS program is totally compliant. We invite you to make this comparison between what we offer and what you need. Our screening flow, our 5\% PDA, our quality conformance test frequency, and the other items that you consider important, match exactly the requirements defined in MIL-M-38510.** If they did not, we could not offer Total Standardization.
Standardization provides the manufacturing efficiencies needed by the semiconductor manufacturers if they are to meet military semiconductor needs. To the user, standardization offers the highest guarantee of quality and reliability through production consistency and uniformity. The most significant benefit of standardization to the Department of Defense, however, is that it ensures the availability of component level spares to key programs with the pricing, delivery, and reliability needed for the field support and maintenance of our key defense electronics systems.

\section*{National's MIL-M-38510 Emphasis}

To implement this view of standardization, we have based our entire approach to military screening upon the Class \(S\) and Class \(B\) requirements of MIL-M-38510. We are convinced that to do less than this would be to provide an inferior product, one that does not meet the true needs of the Department of Defense. Our 883B/RETS microcircuits are processed through the most comprehensive and compliant Class B screening program offered by any semiconductor man-

\footnotetext{
*Requirements that were subsequently incorporated into MIL-STD-883
** and MIL-STD-883.
}
ufacturer. We have tried to emulate MIL-M-38510 to the fullest extent possible, with the same production controls, calibration schedules, rework and resubmission procedures, operator certification requirements, and all of the other key elements of MIL-M-38510. The procedures that we employ in the production of MIL-M-38510 devices are used for all of the military devices we manufacture.

Our 883S/RETS \({ }^{\text {TM }}\) microcircuits are processed through a screening flow that matchs the MIL-M38510 Class S flow exactly. Our commitment to MIL-M-38510 Class S is such that once qualified for a given device type we will sell that part only as a JAN Class S part. Class S QPL listing will result in the immediate removal from production of the 883S/RETS version of the device.

\section*{National's Commitment}

But compliance flows are obviously meaningless unless the capacity is in place to support them. We have the industry's largest screening capacity. Over the past few years we have reinvested substantial sums in additional capital equipment in both buildings and the equipment with which to fill those buildings. Our Tucson, Arizona plant was the first plant in the entire industry to be totally dedicated to the production of military integrated circuits. We will continue to add capacity for military assembly and test, even during those periods when others turn away from the military marketplace in pursuit of what they view to be the more attractive commercial market. We feel that a commitment to the needs of the military/aerospace user community should not be based upon the conditions encountered in the commercial marketplace. We have no plans for other than a continued longterm commitment to military/aerospace component production and screening. And we will not deviate from the highest standards of quality and reliability in our execution of that commitment. There are no shortcuts to semiconductor reliability. It can only be achieved through rigid adherence to established standards.

However, we also acknowledge the quite obvious fact that through refinement and redefinition, standards are subject to change. As those changes occur, we will update our current procedures to reflect the changes that find their way into MIL-M-38510 and MIL-STD-883. We will, where our understanding of semiconductor reliability and screening indicates the need, actively pursue those changes that we feel will allow our industry to provide a better product to the systems manufacturers. We will also steadfastly resist those changes which we feel sacrifice reli ability to the less important question of expediency.

\section*{National's Standard Programs}

MIL-M-38510 is the key military standardization program for ICs. National is equally committed to the support of the requirements of the space segment of the market for MIL-M-38510 Class S devices. To support these needs we have established dedicated Class S assembly and test facilities. The realization that users could not obtain all the device types they required through these programs led National's Military/Aerospace Products Group to the development of two of the strongest and most compliant inhouse programs in the industry. National programs for 883B/RETS and 883S/RETS microcircuits provide the systems manufacturer with an easy mechanism for obtaining those devices not listed on the MIL-M-38510 QPL. In response to other user needs, National also developed a program for radiation hardened devices (both CMOS and linear), a comprehensive program for radiation susceptibility testing for Class S devices, and a program for the production of devices in leadless chip carriers (LCCs).

\section*{RETS and Burn-In}

One of the primary advantages of MIL-M-38510 is its clear definition and standardization of electrical test and burn-in requirements. One of the major drawbacks seen in the standard reliability screening programs of most semiconductor manufacturers is that electrical testing is invariably performed to some document that is not available to the user. The user has the right to know what he is buying. At National that testing is never vague or undefined. Both in-house programs ( \(883 \mathrm{~B} / \mathrm{RETS}\) and \(883 \mathrm{~S} / \mathrm{RETS}\) ) are based upon a document called the RETS (an acronym for Reliability Electrical Test Specification. The RETS is a simplified but complete description of the testing performed as part of National's standard Rel electrical test programs, and is controlled by our QA department. The burn-in circuits and electrical test parameters for the MIL-M-38510 Class S and Class B devices produced by National Semiconductor are defined by the applicable detail specification.

\section*{Ordering ICs from National}

Ordering National Semiconductor High Reliability integrated circuits is very simple. National sales offices and sales representatives can provide price and delivery information on our entire line of JM38510 Class B, JM38510 Class S, 883B/ RETS and 883S/RETS microcircuits. A large percentage of these devices are available from inventory at either the factory or at one of our many distributors.

\section*{Ordering to Control Specifications}

We also acknowledge the fact that many military systems manufacturers must, for contractual purposes, maintain their own specifications for many of the devices that they purchase. We have no objection to the use of contractor prepared procurement specifications, for we have found that the majority of these documents are written in compliance with the requirements of MIL-M38510. Where this is true, we have found that they are also totally compatible with our inhouse standardization programs. Where drawings submitted to National differ from the requirements outlined in MIL-M-38510, we welcome the opportunity to work with our customers to develop specifications which do meet the intent of MIL-M-38510.

Where customer specifications and our 883B/ RETS product specifications correspond, we have the ability to expedite delivery by adding the customer part number in addition to the basic 883B/RETS part number. Customers who understand our program and wish to use the program in their parts procurement may order by placing "M/O" after their part number on their purchase order, thus allowing us to mark their part number on our 883B/RETS devices without the lengthy delay normally required for a comprehensive specifications review cycle. We have tried to provide programs that offer the maximum level of flexibility within the constraints of standardization.

Standardization is the key to cost-effective procurement of high reliability semiconductor devices. National Semiconductor Corporation is committed to that standardization.

\section*{Military Processing: A Corporate Commitment}

The National Semiconductor Military/Aerospace Products Division draws upon the total resources of National Semiconductor. National is one of the world's targest manufacturers of semiconductor products, offering the largest number of product types available from any single source in the industry. This product line is growing faster than that of any other worldwide semiconductor manufacturer. Each new product is carefully evaluated for possible military/aerospace usage potential, and new product designs must comply with the reliability and quality constraints required by that segment of the industry. All new product designs are targeted to full military temperature range operation.

In addition, a dedicated Reliability Engineering Department within the Military/Aerospace Prod-
ucts Division coordinates burn-in circuit design, test tape development, test fixturing, support documentation, and new product release paperwork to ensure the earliest possible introduction of fully compliant 883B/RETS versions of the new products introduced by the company.
We are able to do this well, for National is no newcomer to this business. Founded in Danbury, Connecticut in 1959, National acquired an entire new management team in 1967 and moved corporate headquarters to Santa Clara, California. The new management team focused its attention on the transistor product line, and rapidly made that line profitable. Then the company's talents were turned to the development of linear, digital, and MOS integrated circuits - the fastest-growing segments of the semiconductor marketplace. Finally, an OEM representative and distributor network was established to develop and service a broad customer base, and facilities were added around the world to provide competitive products to worldwide markets.

The Reliability Test Department was initially formed in 1968 and reported at that time to the Director of Quality Assurance. The Rel Department developed the same rapid growth rate that the company as a whole had shown. From a small staff occupying several thousand square feet in Santa Clara, these reliability test operations grew until today they employ over 3000 people worldwide. Well over 200,000 square feet are devoted to the testing and assembly of high reliability products. During 1981, the Militaryl Aerospace Products Group became the Militaryl Aerospace Products Division. The company is currently involved in a number of military research and development programs, including a Phase I VHSIC contract.

VHSIC involvement was natural since National's technological leadership has enabled the company to consistently be one of the major suppliers of military/aerospace semiconductors. Having continued to develop a high technology image through the development of Megarad hardened CMOS and linear device types, and the development of Tricode \({ }^{\text {TM }}\) logic, National is now expanding technology frontiers in the areas of memory, microprocessor, and data acquisition
products. As a result of all this innovation, National has become the only company in the entire semiconductor industry capable of providing high reliability devices from all of the following product lines:
```

linear

- hybrid
CMOS logic
Megarad CMOS logic
bipolar memory
MOS RAMs
CMOS RAMs
MOS EPROMs
CMOS EPROMs
MOS EEPROMs
data acquisition devices
standard TTL
low power TTL
low power Schottky
standard Schottky
interface devices
bipolar microprocessors
MOS microprocessors
CMOS microprocessors
COPS}\mp@subsup{}{}{\topM}\mathrm{ microcontrollers
high-speed CMOS Schottky
advanced low power Schottky
advanced Schottky

```

National Semiconductor has wafer fabrication plants in Santa Clara, California; Salt Lake City, Utah; Arlington, Texas; and Danbury, Connecticut. Many of these fabrication plants, along with our assembly and test lines in Santa Clara, California and Tucson, Arizona, have been fully certified for the production of Class S and Class B MIL-M-38510 circuits.
To support the requirements of the Class \(S\) marketplace, we have our own SEM and radiation testing facilities. Our screening capabilities are backed up by one of the most extensive failure analysis labs in the industry.

National is the leader in the military/aerospace integrated circuit market. We have achieved that leadership by offering an unmatched combination of technology, product breadth, understanding, commitment and capacity.

883B/883S/RETS Screening Flows



NOTES:
1. ALL METHODS REFERENCED ARE MIL-STD-883 TEST METHODS.
2. THESE TESTS ARE PERFORMED ON A SAMPLE BASIS. ALL OTHER TESTS ARE PERFORMED \(100 \%\)
3. ACCEPTANCE CRITERIA SHALL BE IN ACCORDANCE WITH MIL-M-38510.
4. THE PDA FOR STATIC I AND STATIC II BURN-IN SHALL BE \(5 \%\) TOTAL.
5. THE PDA INCLUDES \(\triangle\) FAILURES.
6. GROUP A AND BOND PULL AND DIE SHEAR TESTING OF GROUP B MAY BE PERFORMED ON-LINE.
7. ALL ELECTRICAL TESTING SHALL BE IN ACCORDANCE WITH YHE APPLICABLE RETS OR THE APPLICABLE MIL-S. 38510 DETAIL SPECIFICATION.

The following list of products represents what is currently available for 883B. As new products
are brought on board, notification will take place through news releases. For further data on the products and families, please contäct your local sales office.

PACKAGE CROSS REFERENCE
\begin{tabular}{|l|c|c|l|}
\hline \begin{tabular}{c} 
NSC \\
ORDER NUMBER
\end{tabular} & \begin{tabular}{c} 
RCA EQUIVALENT \\
DESIGNATION
\end{tabular} & \begin{tabular}{c} 
MOTOROLA EQUIVALENT \\
DESIGNATION
\end{tabular} & \multicolumn{1}{|c|}{ PACKAGE } \\
\hline CD40XXMJ/883B & CD40XXAF & MC140XXAL & Cavity DIP (J) \\
CD40XXMD*/883B & CD40XXAD & - & Cavity DIP (D) \\
CD40XXMW/883B & CD40XXAK & - & Cavity Flatpack (W) \\
CD40XXMF*/883B & - & - & Cavity Flatpack (F) \\
CD40XXME*/883B & CD40XXAL & MC140XXAZ & Leadless Ceramic Pack (E) \\
\hline
\end{tabular}
*Contact marketing for current status.
For B series, NSC order number is CD40XXBMX/883B.
\begin{tabular}{ll}
\hline \multicolumn{1}{c}{ INDUSTRY ID } & \multicolumn{1}{c}{ NSC ID } \\
\hline CD4000MJ/883 & MM4600AJ/883 \\
CD4000MW/883 & MM4600AW/883 \\
CD4001BMJ/883 & MM4601BJ/883 \\
CD4001BMW/883 & MM4601BW/883 \\
CD4001MJ/883 & MM4601AJ/883 \\
CD4001MW/883 & MM460AW/883 \\
CD4002BMJ/883 & MM4602BJ/883 \\
CD4002BMW/883 & MM4602BW/883 \\
CD4002MJ/883 & MM4602BJ/883 \\
CD4002MW/883 & MM4602AW/883 \\
CD4006BMJ/883 & MM4606BJ/883 \\
CD4006BMW/883 & MM4606BW/883 \\
CD4006MJ/883 & MM4606AJ/883 \\
CD4006MW/883 & MM4606AW/883 \\
CD4007MJ/883 & MM4607AJ/883 \\
CD4007MW/883 & MM4607AW/883 \\
CD4008BMJ/883 & MM4608BJ/883 \\
CD4008BMW/883 & MM4608BW/883 \\
CD4009MJ/883 & MM4609AJ/883 \\
CD4009MW/883 & MM4609AW/883 \\
CD4010MJ/883 & MM4610AJ/883 \\
CD4010MW/883 & MM4610AW/883 \\
CD40106BMJ/883 & MM54C14J/883 \\
CD40106BMW/883 & MM54C14W/883 \\
CD4011BMJ/883 & MM4611BJ/883 \\
CD4011BMW/883 & MM4611BW/883 \\
CD4011MJ/883 & MM4611AJ/883 \\
CD4011MW/883 & MM4611AW/883 \\
CD4012BMJ/883 & MM4612BJ/883 \\
CD4012BMW/883 & MM4612BW/883 \\
CD4012MJ/883 & MM4612AJ/883 \\
CD4012MW/883 & MM4612AW/883 \\
CD4014BMJ/883 & MM4614BJ/883 \\
CD4014ABMW/883 & MM4614BW/883 \\
CD4014MJ/883 & MM4614AJ/883 \\
CD4014MW/883 & MM4614AW/883 \\
CD4015BMJ/883 & MM4615BJ/883 \\
CD4015BMW/883 & MM4615BW/883 \\
CD4015MJ/883 & MM4615AJ/883 \\
CD4015MW/883 & MM4615AW/883 \\
\hline
\end{tabular}
\begin{tabular}{ll}
\hline \multicolumn{1}{c}{ INDUSTRY ID } & \multicolumn{1}{c}{ NSC ID } \\
\hline CD4016BMJ/883 & MM4616BJ/883 \\
CD4016MJ/883 & MM4616AJ/883 \\
CD4016MW/883 & MM4616AW/883 \\
CD40160BMJ/883 & MM54C160J/883 \\
CD40160BMW/883 & MM54C160W/883 \\
CD40161BMJ/883 & MM54C161J/883 \\
CD40161BMW/883 & MM54C161W/883 \\
CD40162BMJ/883 & MM54C162J/883 \\
CD40162BMW/883 & MM54C162W/883 \\
CD4016BBMJ/883 & MM54C163J/883 \\
CD40163BMJ/883 & MM54C163W/883 \\
CD4017BMW/883 & MM4617BW/883 \\
CD40175BMJ/883 & MM54C17J/883 \\
CD40175BMW/883 & MM54C175W/883 \\
CD4018BMW/883 & MM4618BW/883 \\
CD4019BMW/883 & MM4619BW/883 \\
CD40192BMJ/883 & MM54C192J/883 \\
CD40192BMW/883 & MM54C192W/883 \\
CD40193BMJ/883 & MM54C193J/883 \\
CD40193BMW/883 & MM54C193W/883 \\
CD40195BMW/883 & MM54C195W/883 \\
CD4020BMJ/883 & MM4620BJ/883 \\
CD4020BMW/883 & MM4620BW/883 \\
CD4020MW/883 & MM4620AW/883 \\
CD4021BMJ/883 & MM4621BJ/883 \\
CD4021MJ/883 & MM4621AJ/883 \\
CD4021MW/883 & MM4621AW/883 \\
CD4022BMW/883 & MM4622BW/883 \\
CD4023BMJ/883 & MM4623BJ/883 \\
CD4023BMW/883 & MM4623BW/883 \\
CD4023MJ/883 & MM4623AJ/883 \\
CD4023MW/883 & MM4623AW/883 \\
CD4024BMW/883 & MM4624BW/883 \\
CD4025BMJ/883 & MM4625BJ/883 \\
CD4025BMW/883 & MM4625BW/883 \\
CD4025MJ/883 & MM4625AJ/883 \\
CD4025MW/883 & MM4625AW/883 \\
CD4027BMW/883 & MM4627BWW883 \\
CD4028BMW/883 & MM4628BWW883 \\
CD4029BMW/883 & MM4629BW/883 \\
& \\
\hline
\end{tabular}
\begin{tabular}{|c|c|}
\hline INDUSTRY ID & NSC ID \\
\hline CD4030MJ/883 & MM4630AJ/883 \\
\hline CD4030MW/883 & MM4630AW/883 \\
\hline CD4031BMW/883 & MM4631BW/883 \\
\hline CD4034BMF/883 & MM4634BF/883 \\
\hline CD4034BMJ/883 & MM4634BJ/883 \\
\hline CD4035BMJ/883 & MM4635BJ/883 \\
\hline CD4035BMW/883 & MM4635BW/883 \\
\hline CD4035MJ/883 & MM4635BJ/883 \\
\hline CD4040BMJ/883 & MM4640BJ/883 \\
\hline CD4040BMW/883 & MM4640BW/883 \\
\hline CD4040MJ/883 & MM4640AJ/883 \\
\hline CD4040MW/883 & MM4640AW/883 \\
\hline CD4041MJ/883 & MM4641AJ/883 \\
\hline CD4041MW/883 & MM4641AW/883 \\
\hline CD4042BMW/883 & MM4642BW/883 \\
\hline CD4043BMJ/883 & MM4643BJ/883 \\
\hline CD4043MJ/883 & MM4643AJ/883 \\
\hline CD4043MW/883 & MM4643AW/883 \\
\hline CD4044MJ/883 & MM4644AJ/883 \\
\hline CD4044MW/883 & MM4644AW/883 \\
\hline CD4046BMJ/883 & MM4646BJ/883 \\
\hline CD4047BMW/883 & MM4647BW/883 \\
\hline CD4048BMW/883 & MM4648BW/883 \\
\hline CD4048MW/883 & MM4648BW/883 \\
\hline CD4049MJ/883 & MM4649AJ/883 \\
\hline CD4049MW/883 & MM4549AW/883 \\
\hline CD4049UBMJ/883 & MM4649UBJ/883 \\
\hline CD4049UBMW/883 & MM4649UBW/883 \\
\hline CD4050BMW/883 & MM4650BW/883 \\
\hline CD4051BMW/883 & MM4651BW/883 \\
\hline CD4052BMW/883 & MM4652BW/883 \\
\hline CD4053BMW/883 & MM4653BW/883 \\
\hline CD4060BMJ/883 & MM4660BJ/883 \\
\hline CD4060BMW/883 & MM4660BW/883 \\
\hline CD4066BMJ/883 & MM4666BJ/883 \\
\hline CD4066BMW/883 & MM4666BW/883 \\
\hline CD4066MJ/883 & MM4666BJ/883 \\
\hline CD4069MJ/883 & MM54C04J/883 \\
\hline CD4069MW/883 & MM54C04W/883 \\
\hline CD4070BMJ/883 & MM54C86J/883 \\
\hline CD4070BMW/883 & MM54C86W/883 \\
\hline CD4071BMJ/883 & MM4671BJ/883 \\
\hline CD4071BMW/883 & MM4671BW/883 \\
\hline CD4072BMJ/883 & MM4672BJ/883 \\
\hline CD4072BMW/883 & MM4672BW/883 \\
\hline CD4073BMJ/883 & MM4673BJ/883 \\
\hline CD4073BMW/883 & MM4673BW/883 \\
\hline CD4075BMJ/883 & MM4675BJ/883 \\
\hline CD4075BMW/883 & MM4675BW/883 \\
\hline CD4076BMJ/883 & MM54C173J/883 \\
\hline CD4076BMW/883 & MM54C173W/883 \\
\hline CD4081BMJ/883 & MM4681BJ/883 \\
\hline CD4081BMW/883 & MM4681BW/883 \\
\hline CD4089BMJ/883 & MM4689BJ/883 \\
\hline CD4089BMW/883 & MM4689BW/883 \\
\hline CD4093BMJ/883 & MM4693BJ/883 \\
\hline CD4093BMW/883 & MM4693BW/883 \\
\hline CD4099BMJ/883 & MM4699BJ/883 \\
\hline MM54C00J/883 MM54C00W/883 & MM54C00J/883 MM54C00W/883 \\
\hline
\end{tabular}
\begin{tabular}{|c|c|}
\hline INDUSTRY ID & NSC ID \\
\hline MM54C02J/883 & MM54C02J/883 \\
\hline MM54C02W/883 & MM54C02W/883 \\
\hline MM54C04J/883 & MM54C04J/883 \\
\hline MM54C04W/883 & MM54C04W/883 \\
\hline MM54C08J/883 & MM54C08J/883 \\
\hline MM54C08W/883 & MM54C08W/883 \\
\hline MM54C10J/883 & MM54C10J/883 \\
\hline MM54C10W/883 & MM54C10W/883 \\
\hline MM54C107J/883 & MM54C107J/883 \\
\hline MM54C14J/883 & MM54C14J/883 \\
\hline MM54C14W/883 & MM54C14W/883 \\
\hline MM54C150F/883 & MM54C150F/883 \\
\hline MM54C150J/883 & MM54C150J/883 \\
\hline MM54C151J/883 & MM54C151J/883 \\
\hline MM54C151W/883 & MM54C151W/883 \\
\hline MM54C154J/883 & MM54C154J/883 \\
\hline MM54C157J/883 & MM54C157J/883 \\
\hline MM54C157W/883 & MM54C157W/883 \\
\hline MM54C160J/883 & MM54C160J/883 \\
\hline MM54C160W/883 & MM54C160W/883 \\
\hline MM54C161J/883 & MM54C161J/883 \\
\hline MM54C161W/883 & MM54C161W/883 \\
\hline MM54C162J/883 & MM54C162J/883 \\
\hline MM54C162W/883 & MM54C162W/883 \\
\hline MM54C163J/883 & MM54C163J/883 \\
\hline MM54C163W/883 & MM54C163W/883 \\
\hline MM54C164J/883 & MM54C164J/883 \\
\hline MM54C165J/883 & MM54C165J/883 \\
\hline MM54C165W/883 & MM54C165W/883 \\
\hline MM54C173J/883 & MM54C173J/883 \\
\hline MM54C173W/883 & MM54C173W/883 \\
\hline MM54C175J/883 & MM54C173J/883 \\
\hline MM54C175W/883 & MM54C175W/883 \\
\hline MM54C192J/883 & MM54C192J/883 \\
\hline MM54C192W/883 & MM54C192W/883 \\
\hline MM54C193J/883 & MM54C193J/883 \\
\hline MM54C193W/883 & MM54C193W/883 \\
\hline MM54C195J/883 & MM54C195J/883 \\
\hline MM54C195W/883 & MM54C195W/883 \\
\hline MM54C20J/883 & MM54C20J/883 \\
\hline MM54C20W/883 & MM54C20W/883 \\
\hline MM54C200D/883 & MM54C200D/883 \\
\hline MM54C221J/883 & MM54C221J/883 \\
\hline MM54C221W/883 & MM54C221W/883 \\
\hline MM54C30J/883 & MM54C30J/883 \\
\hline MM54C30W/883 & MM54C30W/883 \\
\hline MM54C32J/883 & MM54C32J/883 \\
\hline MM54C32W/883 & MM54C32W/883 \\
\hline MM54C373J/883 & MM54C373J/883 \\
\hline MM54C374J/883 & MM54C374J/883 \\
\hline MM54C42J/883 & MM54C42J/883 \\
\hline MM54C42W/883 & MM54C42W/883 \\
\hline MM54C48J/883 & MM54C48J/883 \\
\hline MM54C48W/883 & MM54C48W/883 \\
\hline MM54C73J/883 & MM54C73J/883 \\
\hline MM54C73W/883 & MM54C73W/883 \\
\hline MM54C74J/883 & MM54C74J/883 \\
\hline MM54C74W/883 & MM54C74W/883 \\
\hline MM54C76J/883 & MM54C76J/883 \\
\hline MM54C76W/883 & MM54C76W/883 \\
\hline
\end{tabular}
\begin{tabular}{ll}
\hline \multicolumn{1}{c}{ INDUSTRY ID } & \multicolumn{1}{c}{ NSC ID } \\
\hline MM54C83J/883 & MM54C83J/883 \\
MM54C85J/883 & MM54C85J/883 \\
MM54C85W/883 & MM54C85W/883 \\
MM54C86/ 883 & MM54C86J/883 \\
MM54C86W/883 & MM54C86W/883 \\
MM54C89J/883 & MM54C89J/883 \\
MM54C89W/883 & MM54C89W/883 \\
MM54C90J/883 & MM54C90J/883 \\
MM54C901N/883 & MM54C901J/883 \\
MM54C901W 883 & MM54C91W/883 \\
MM54C902J/883 & MM54C902J/883 \\
MM54C902W/883 & MM54C902W/883 \\
MM54C903J/883 & MM54C903J/883 \\
\hline
\end{tabular}

\section*{54HC/54HCT Product Availability}

The following list of products represents what is currently available for 883B. As new products
\begin{tabular}{ll}
\hline \multicolumn{1}{c}{ INDUSTRY ID } & \multicolumn{1}{c}{ NSC ID } \\
\hline MM54C903W/883 & MM54C903W/883 \\
MM54C904J/883 & MM54C904J/883 \\
MM54C904W/883 & MM54C904W/883 \\
MM54C905J/883 & MM54C905J/883 \\
MM54C906J/883 & MM54C906J/883 \\
MM54C906W/883 & MM54C906W/883 \\
MM54C907J/883 & MM54C907J/883 \\
MM54C907W/883 & MM54C907W/883 \\
MM54C914J/883 & MM54C914U/883 \\
MM54C914W/883 & MM54C914W883 \\
MM54C93J/883 & MM54C93J/883 \\
MM54C941J/883 & MM54C941J/883 \\
MM54C95J/883 & MM54C95J/883 \\
\hline
\end{tabular}
are brought on board, notification will take place through news releases. For further data on the products and families, please contact your local sales office.

PACKAGE CROSS REFERENCE
\begin{tabular}{|c|c|c|}
\hline NSC ORDER NUMBER & MOTOROLA EQUIVALENT DESIGNATION & PACKAGE \\
\hline 54HC/HCTXXJ/883B & 54HC/HCTXXBCAJC & Cavity DIP (J-14) \\
\hline 54HC/HCTXXJ/883B & \(54 \mathrm{HC} / \mathrm{HCTXXBEAJC}\) & Cavity DIP (J-16) \\
\hline 54HC/HCTXXJ/883B & 54HC/HCTXXBRAJC & Cavity DIP (J-20) \\
\hline 54HC/HCTXXJ/883B & 54HC/HCTXXBJAJC & Cavity DIP (J-24) \\
\hline 54HC/HCTXXW/883B & - & Cavity Flatpack (W) \\
\hline 54HC/HCTXXE*/883B & 54HC/HCTXXBZAJC & Leadless Ceramic Pack (E) \\
\hline \multicolumn{3}{|l|}{- Contact marketing for current status.} \\
\hline
\end{tabular}
\begin{tabular}{ll}
\hline \multicolumn{1}{c}{ INDUSTRY ID } & \multicolumn{1}{c}{ NSC ID } \\
\hline MM54HCO0J/883 & MM54HC00J/883 \\
MM54HC00W/883 & MM54HC00W/883 \\
MM54HC02J/883 & MM54HC02J/883 \\
MM54HC02W/883 & MM54HC02W/883 \\
MM54HC04J/883 & MM54HC04J/883 \\
MM54HC04W/883 & MM54HC04W/883 \\
MM54HC08J/883 & MM54HC08J/883 \\
MM54HC08W/883 & MM54HC08W/883 \\
MM54HC10J/883 & MM54HC10J/883 \\
MM54HC10W/883 & MM54HC10W/883 \\
MM54HC107J/883 & MM54HC107J/883 \\
MM54HC107W/883 & MM54HC107W/883 \\
MM54HC11J/883 & MM54HC11J/883 \\
MM54HC11W/883 & MM54HC11W/883 \\
MM54HC112J/883 & MM54HC112J/883 \\
MM54HC112W/883 & MM54HC112W/883 \\
MM54HC113J/883 & MM54HC113J/883 \\
MM54HC113W/883 & MM54HC113W/883 \\
MM54HC123J/883 & MM54HC123J/883 \\
MM54HC123W/883 & MM54HC123W/883 \\
MM54HC133J/883 & MM54HC133J/883 \\
MM54HC133W/883 & MM54HC133W/883 \\
MM54HC138J/883 & MM54HC138J/883 \\
MM54HC138W/883 & MM54HC138W/883
\end{tabular}
\begin{tabular}{ll}
\hline \multicolumn{1}{c}{ INDUSTRY ID } & \multicolumn{1}{c}{ NSC ID } \\
\hline MM54HC139J/883 & MM54HC139J/883 \\
MM54HC139W/883 & MM54HC139W/883 \\
MM54HCC14J/883 & MM54HC14J/883 \\
MM54HC14W/883 & MM54HC14W/883 \\
MM54HC147J/883 & MM54HC147J/883 \\
MM54HC147W/883 & MM54HC147W/883 \\
MM54HC151J/883 & MM54HC151J/883 \\
MM54HC151W/883 & MM54HC151W/883 \\
MM54HC153J/883 & MM54HC153J/883 \\
MM54HC153W/883 & MM54HC153W/883 \\
MM54HC154J/883 & MM54HC154J/883 \\
MM54HC154W/883 & MM54HC154W/883 \\
MM54HC157J/883 & MM54HC157J/883 \\
MM54HC57W/883 & MM54HC157W/883 \\
MM54HC158J/883 & MM54HC158J/883 \\
MM54HC158W/883 & MM54HC158W/883 \\
MM54HC160J/883 & MM54HC160J/883 \\
MM54HC160W/883 & MM54HC160W/883 \\
MM54HC161J/883 & MM54HC161J/883 \\
MM54HC161W/883 & MM54HC161W/883 \\
MM54HC163W/883 & MM54HC163W/883 \\
MM54HC164J/883 & MM54HC164J/883 \\
MM54HC164W/883 & MM54HC164W/883 \\
MM54HC165J/883 & MM54HC165J/883
\end{tabular}
\begin{tabular}{|c|c|}
\hline INDUSTRY ID & NSC ID \\
\hline MM54HC165W/883 & MM54HC165W/883 \\
\hline MM54HC174J/883 & MM54HC174J/883 \\
\hline MM54HC174W/883 & MM54HC174W/883 \\
\hline MM54HC175J/883 & MM54HC175J/883 \\
\hline MM54HC175W/883 & MM54HC175W/883 \\
\hline MM54HC192J/883 & MM54HC192J/883 \\
\hline MM54HC192W/883 & MM54HC192W/883 \\
\hline MM54HC193J/883 & MM54HC193J/883 \\
\hline MM54HC193W/883 & MM54HC193W/883 \\
\hline MM54HC20W/883 & MM54HC20W/883 \\
\hline MM54HC240J/883 & MM54HC240J/883 \\
\hline MM54HC240W/883 & MM54HC240W/883 \\
\hline MM54HC242J/883 & MM54HC242J/883 \\
\hline MM54HC242W/883 & MM54HC242W/883 \\
\hline MM54HC243J/883 & MM54HC243J/883 \\
\hline MM54HC243W/883 & MM54HC243W/883 \\
\hline MM54HC244W/883 & MM54HC244W/883 \\
\hline MM54HC245J/883 & MM54HC245J/883 \\
\hline MM54HC245W/883 & MM54HC245W/883 \\
\hline MM54HC251J/883 & MM54HC251J/883 \\
\hline MM54HC251W/883 & MM54HC251W/883 \\
\hline MM54HC259J/883 & MM54HC259J/883 \\
\hline MM54HC259W/883 & MM54HC259W/883 \\
\hline MM54HC27J/883 & MM54HC27J/883 \\
\hline MM54HC27W/883 & MM54HC27W/883 \\
\hline MM54HC299J/883 & MM54HC299J/883 \\
\hline MM54HC299W/883 & MM54HC299W/883 \\
\hline
\end{tabular}

INDUSTRY ID NSC ID
MM54HC30J/883 MM54HC30J/883 MM54HC30W/883 MM54HC30W/883 MM54HC32J/883 MM54HC32J/883 MM54HC32W/883 MM54HC32W/883 MM54HC365J/883 MM54HC365J/883 MM54HC365W/883 MM54HC365W/883 MM54HC373J/883 MM54HC373J/883 MM54HC373W/883 MM54HC373W/883 MM54HC374J/883 MM54HC374J/883 MM54HC374W/883 MM54HC374W/883 MM54HC393J/883 MM54HC393J/883
MM54HC393W/883 MM54HC393W/883 MM54HC4543J/883 MM54HC4543J/883 MM54HC4543W/883 MM54HC4543W/883 MM54HC534J/883 MM54HC534J/883 MM54HC534W/883 MM54HC534W/883 MM54HC73J/883 MM54HC73J/883 MM54HC73W/883 MM54HC73W/883 MM54HC74J/883 MM54HC74J/883 MM54HC74W/883 MM54HC74W/883 MM54HC75J/883 MM54HC75J/883 MM54HC75W/883 MM54HC75W/883 MM54HC76J/883 MM54HC76J/883 MM54HC76W/883 MM54HC76W/883 MM54HC86J/883 MM54HC86J/883 MM54HC86W/883 MM54HC86W/883

\section*{RADIATION HARDENED TECHNOLOGIES FROM NATIONAL SEMICONDUCTOR}

For many years, military, aerospace and satellite programs have depended on bipolar transistor and integrated circuit technology in the fabrication of airborne systems. Development of bipolar technology is an outgrowth, in part, of avionics and space applications needs. Despite their relatively high immunity or resistance to high levels of both constant and burst radiation in the form of gamma rays, \(x\)-rays, cosmic rays, and so on, bipolar devices have two drawbacks: a susceptibility to damage from neutron fluxes, and high power consumption, which adds to the power supply requirements and subtracts from the usable payload of spacecraft and missiles. In addition, recent decreases in bipolar feature sizes and changes in bipolar design and fabrication techniques have led to bipolar devices which exhibit the same level of susceptibility to ionizing radiation that had historically been seen in MOS devices. The spacecraft and missile industry has long needed a radiation hardened logic technology with low power consumption that would readily lend itself to reliable fabrication processes with reasonable repeatability. The purpose of this brochure is to provide some information to the potential user regarding National Semiconductor's solutions to radiation problems.

\section*{CMOS Radiation Hardened Products}

Over the years, the development of sophisticated space, satellite and military systems and mission requirements fostered an active search for a radiation hardened logic circuit technology that consumes less power and offers a higher degree of circuit integration on a single silicon chip. Metal oxide semiconductor (MOS) devices, particularly complementary MOS (CMOS), provided just such an alternative. But standard CMOS devices, even those qualified to MIL-M38510 (JAN) requirements, proved sensitive to relatively low levels of gamma (or total dose) radiation, as low in many cases as \(3 \times 10^{3}\) rads (Si) \({ }^{1}\). Early generations of mass-producible specifically radiation hardened CMOS devices were able to withstand only \(10^{5}\) rads ( Si ), while many space, satellite and missile systems require circuitry resistance levels at least ten times higher, \(10^{6}\) rads (Si).

National Semiconductor developed a solution to this problem: a complete line of megarad hardened CMOS logic products utilizing a radiation

\footnotetext{
1. One rad (Si) is the quantity of any type of lonizing radjation which imparts 100 ergs of energy per gram of sllicon.
}
hardening process that is compatible with volume processing. Products hardened to withstand 10 megarads [devices capable of tolerating total dose radiation of \(10^{7}\) rads (Si)] are the result of an intensive multi-year research and development program in cooperation with Sandia Laboratories (Albuquerque, NM). This program has enabled National Semiconductor to offer radiation hard versions of virtually our entire metal-gate CMOS product line.

Devices ranging in complexity from simple gates to large scale integration (LSI) random access memories have been hardened using the processes we developed. The achievement of this level of radiation resistance in a mass production CMOS process required that we implement major modifications to the basic commercial process, in the gate oxidation, substrate and P -tub surface concentrations, and metallization. We are currently in the process of research and development efforts aimed at extending these radiation improvements into complex metal gate devices (such as analog-to-digital converters and gate arrays), and into silicon gate processes. This will enable us to provide radiation hardened devices within our 54 HC logic family, our \(\mathrm{P}^{2}\) CMOS memories and microprocessors, and our \(\mathrm{M}^{2} \mathrm{CMOS}\) gate arrays.

\section*{Bipolar vs. CMOS}

Bipolar devices and CMOS devices respond differently to different forms of radiation as a result of basic differences in both structure and operation. As Figure 1 shows, bipolar devices depend upon the diffusion of minority carriers for current flow through the base region. When bipolar devices are subject to neutron irradiation, the resulting crystal damage decreases minority carrier lifetime, causing severe performance degradation. On the other hand, bipolar devices are usually relatively insensitive to surface effects resulting from charge buildup in the oxide layer. Thus ionizing radiation has little effect on many bipolar structures. However, some


FIGURE 1: BIPOLAR IC TRANSISTOR
recently developed bipolar technologies contain unhardened parasitic MOS structures as a result of the oxide isolations and walled emitter processes that they utilize.

CMOS devices (see Figure 2) are surface effect devices. The equivalent operating elements, gate, source and drain, are at the surface, and the flow of current occurs horizontally across the device, very close to the silicon/silicondioxide interface. Their characteristics are determined by electrostatic conditions at the sili-con/silicon-dioxide interface. Carriers originate in the source region, and CMOS devices depend upon majority carriers for their operation. They are therefore not seriously affected by the minority carrier lifetime degradation resulting from neutron irradiation. They are, however, susceptible to charge in the oxide or at the oxidesubstrate interface. Although gamma radiation will ionize both the oxide and the substrate, the resulting ionic charge cannot become trapped in the relatively conductive substrate as easily as it can be trapped in the insulating oxide. CMOS devices are therefore much more susceptible than bipolar devices to degradation from gamma radiation.


FIGURE 2: CMOS IC TRANSISTOR

\section*{CMOS IC Transistor Structures}

Complementary MOS, or CMOS, combines two types of MOS devices, P-channel and N-channel structures, into a single functioning unit. The lower power dissipation and high stability resulting from this complementary combination is particularly attractive in the design of portable battery-powered electronic units, or for applications where a battery provides standby power.

MOS structures, both N - and P -types, perform in two modes; enhancement and depletion. In an N -channel enhancement mode MOS device, for example, the gate controls the current flow between the source and drain. In this device, when a positive voltage is applied to the gate with respect to the source, a field is set up across the gate dielectric, producing a negatively charged conductive path, a channel, between the source and the drain. This is known as an enhancement mode device because zero gate to source volt-
age turns off the device. In the alternative mode, depletion, current flows despite the gate voltage being zero, because sufficient charge is present at the silicon/silicon-dioxide interface to induce a conductive path between the device source and drain regions. The \(P\)-channel MOS transistor is similar to the N -channel alternative, except that negative voltage applied to the gate, with respect to source, induces a positively charged conductive path between source and drain to turn the device on.

Conventional CMOS logic circuits are produced with only enhancement mode N - and P-channel devices. The process is designed to give turn on (threshold) voltage values for both types of devices which insure proper circuit performance. Figure 3 illustrates the cross section of a CMOS structure connected in a simple inverter configuration. To form the standard metal gate CMOS structure, a lightly doped P-tub is formed by diffusion into an N -type substrate with the tub becoming the substrate for the N -channel transistor. The \(\mathrm{N}+\) and \(\mathrm{P}+\) impurities are diffused into P -tub and N -substrates to become the N - and P channel transistors' source and drain regions, respectively. These diffusions also serve as contacting regions to the positively biased N -substrate and the normally grounded P -tub regions ( \(\mathrm{V}_{\mathrm{DD}}\) and \(\mathrm{V}_{\mathrm{SS}}\), respectively).


FIGURE 3: CMOS TRANSISTOR STRUCTURE IN SIMPLE INVERTER CONFIGURATION

A gate oxide is grown such that a thin film of dielectric oxide material bridges all source/drain regions. Finally, contact apertures are etched to the source/drain regions and an aluminum film evaporated and etched to form gate electrodes, contacts to device terminals, and interconnecting conductor lines.

\section*{Effects of lonizing Radiation}

A CMOS transistors' radiation resistance is primarily determined by formation of the gate structures in both P-channel and N -channel devices. The gate structures are used to turn the MOS devices on or off; that is, to enable or prevent a flow of current from the source to the
drain. lonizing radiation induces unwanted positive charge into the gate oxide structure, resulting in lower threshold voltages for both actual circuit devices and parasitic field oxide devices by as much as 30 V or more. Figure 4 shows the charge buildup mechanisms in an N -channel gate oxide during irradiation under woŕst-case bias. In establishing a radiation hardened CMOS process, it is necessary to incorporate processing steps which minimize these radiationinduced shifts in critical locations of the IC structure.


FIGURE 4: CHARGE BUILDUP MECHANISMS IN AN N-CHANNEL GATE OXIDE DURING IRRADIATION UNDER WORST-CASE BIAS

The impact of radiation-induced oxide charge on operating CMOS devices is to decrease the N channel threshold voltage, \(\mathrm{V}_{\text {TN }}\), and increase the magnitude of the P -channel threshold voltage, \(V_{\text {Tp }}\). The most serious problem occurs when sufficient reduction in \(\mathrm{V}_{T N}\) occurs to cause the N -channel device to go from enhancement to depletion mode operation. This results in excessive power supply current drain and loss of circuit functionality. The most severe stress on an N -channel device occurs when its gate is positively biased during irradiation. This causes positive charge in the oxide to be driven closer to the \(\mathrm{Si}-\mathrm{SiO}_{2}\) interface where it is more effective in causing inversion at the P-type substrate surface.

In normal operation, positive bias cannot appear between the gate and substrate of P-channel devices because the substrate is already at the most positive circuit potential, \(\mathrm{V}_{\mathrm{DD}}\). The absolute value of \(\mathrm{V}_{\mathrm{TP}}\) always increases with exposure to irradiation, and the magnitude of the shift is usually smaller than the \(\mathrm{V}_{T \mathrm{~N}}\) shift. The effect of the \(\mathrm{V}_{\mathrm{TN}}\) is less deleterious to circuits, however, since the devices will never reach depletion mode.

\section*{CMOS Process Modification}

\section*{Gate Oxidation}

To minimize both the radiation-induced positive oxide charge and formation of \(\mathrm{Si}-\mathrm{SiO}_{2}\) interface states, a dry oxidation step is used. The gate oxide is thermally grown in a dry oxygen atmosphere at \(1000^{\circ} \mathrm{C}\), followed by a nitrogen anneal at \(850^{\circ} \mathrm{C}\). This cycle has been empirically found to produce oxides having a high degree of resistance to ionizing radiation effects as well as excellent pre-radiation MOS characteristics. \({ }^{2}\) The need to thermally grow gate oxides at \(1000^{\circ} \mathrm{C}\) in dry oxygen for optimal radiation hardness is one of the more intriguing aspects of this experimentally deduced cycle.

\section*{Metallization}

A by-product of the E-beam aluminum evaporation process commonly used in commercial IC fabrication is soft \(X\)-radiation. This radiation produces the same type of positive charge in the gate oxide and interface states which a radiation hardened oxide should resist. Although these harmful effects in the gate oxide can be removed by an anneal cycle, the annealled devices are significantly less resistant to subsequent ionizing radiation. Use of a non-E-beam metallization technique circumvents the problem of high threshold shifts due to irradiation under zero - and negative gate bias associated with soft X-ray damage. For this reason, induction heated evaporation of aluminum is used to fabricate radiation hardened CMOS products.

\section*{Substrate and P-Tub Surface}

The deleterious effect of ionizing radiation on \(\mathrm{V}_{T N}\) and \(\mathrm{V}_{T P}\) values in a CMOS device can be minimized through process modification. In anticipation of these threshold voltage shifts, radiation hardened CMOS devices are designed with the initial value of \(\mathrm{V}_{T N}\) as high as possible and \(V_{T P}\) as close to zero as possible without sacrificing pre-radiation circuit performance. Both the substrate resistivity and the P-tub surface concentration have been modifjed with the initial value of \(\mathrm{V}_{\text {TN }}\) being increased to 1.8 volts from the standard value of 1.3 volts and \(V_{T P}\) being changed from the standard -1.7 volts to -1.3 volts.

\footnotetext{
2. W. R. Dawes, Jr., G. F. Derbenwich and B. L. Gregory, "Process Technology for Radiation Hardened CMOS Integrated Circuits," IEEE Journal of Solid State Circults, SC-11, No. 4, p. 459, August 1976.
}

\section*{Performance Characteristics}

\section*{Extended Total Dose Rate [to \(10^{8}\) Rads (Si)]}

Data generated in the course of our testing indicates that the resistance of our CMOS products extends at least one order of magnitude above the \(10^{7}\) level we now offer. Figure 5 illustrates measured shifts from pre-irradiation values in P -and N -channel threshold voltage, \(\mathrm{V}_{\mathrm{TP}}\) and \(\mathrm{V}_{T \mathrm{~N}}\), respectively, up to total dose levels of \(10^{8}\) rads (Si). Of special interest is the change in slope of the \(\mathrm{V}_{T \mathrm{~N}}\) versus dose characteristic at levels just above the \(10^{6}\) rads (Si). At this level, a reduction in the net positive charge trapped in the gate oxide is observed. This causes \(V_{T N}\) to-return
toward its initial value as dose level is increased even further while increases in \(V_{T P}\) still remain within reasonable limits for satisfactory circuit operation.

The distributions of the \(\mathrm{V}_{\mathrm{TN}}\) and \(\mathrm{V}_{\mathrm{TP}}\) data are found to be normal both before and after irradiation. The mean value of \(V_{T N}\) and \(V_{T P}\), and the standard deviation from the mean for both N and P -channel devices, remain fairly constant from the unirradiated state through \(10^{6}\) rads (Si) dosage. The values shown remain well above the \(300 \mathrm{mV} \mathrm{V}_{\mathrm{TN}}\) lower limit, below which the device would tend toward N -channel depletion mode behavior with a risk of lost circuit functionality as well as excessive supply current drain.


FIGURE 5: VARIATION OF \(V_{T N}\) AND \(V_{T P}\) WITH RADIATION

Figure 6 illustrates the supply quiescent current \(\left(I_{s s}\right)\) variation as a function of dose. Since \(I_{\text {ss }}\) is a function of die size, curves have been plotted for three levels of integration, SSI, MIS, and LSI. In all cases, the leakage level at \(10^{6}\) rads ( Si ) does not increase by more than an order of magnitude from the initial value. The \(30 \mu \mathrm{~A}\) reading at \(10^{6}\) rads ( Si ) for LSI is far below the high temperature \(\left(125^{\circ} \mathrm{C}\right)\) specification of \(600 \mu \mathrm{~A}\) for standard devices. Similar comparisons can be made for MSI and SSI.


FIGURE 6: \(\mathrm{I}_{\text {ss }}\) VS. DOSE

Figure 7 illustrates circuit propagation delay, \(t_{\mathrm{PD}}\), as a function of dose. The plot, similar to Figure 6, is divided into three categories (LSI, MSI , and SSI). The propagation delay value at \(10^{6}\) rads (Si) for all three categories increased roughly \(20-25 \%\) from the initial value, well within desirable operating tolerances. In Figures 5 through 7 , the biasing conditions during irradiation were: \(V_{D D}=10 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=10 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V}\).


FIGURE 7: \(\mathrm{t}_{\text {PD }}\) VS. DOSE

\section*{Hardness Assurance and Reliability}

Sampling plans have been established to ensure radiation hardness to \(10^{5}, 10^{6}\), or \(10^{7}\) rads ( Si ), as applicable, since ionizing radiation degrades IC performance and irradiated devices cannot be used for production (thus making 100\% screening impossible). In addition, an ongoing program has been established to evaluate the reliability characteristics of radiation hardened CMOS circuits. 476 devices of the CD4001AD-RH, CD4011AD-RH, and MM54C200-RH types were initially tested and operated for over 800,000 hours without a failure. This corresponds to a failure rate less than \(0.125 \% / 1000\) hours at \(125^{\circ} \mathrm{C}\) with a \(60 \%\) confidence level. The continuing testing is aimed at verifying 10,000 hours per device of reliable operation.

Table I outlines National Semiconductor's Radiation Hardness Assurance Sampling Plan, which is totally compliant with MIL-STD-883, Method 1019. This plan is used to assure hardness of devices built from a given wafer or inspection lot. Sample devices are assembled in accordance with sampling plan A or B. Sample devices are tested, irradiated, and retested, and must pass the appropriate post-radiation electrical limits for the lot to be qualified. The production units are capable of meeting MIL-M38510 electrical test limits, when available, as well as National's RETS limits.

TABLE I. HARDNESS ASSURANCE PLAN
\begin{tabular}{|c|c|}
\hline \begin{tabular}{l}
I. Plan A - Class B only: Qualification to \(1 \times 10^{5}, 1 \times 10^{6}\), or \(1 \times 10^{7}\) rads ( Si ) \\
Sample Size per QCI Inspection Lot \\
Accept Level \\
Reject Level
\end{tabular} & \[
\begin{aligned}
& 11 \\
& 0 \text { Rejects } \\
& 1 \text { Reject }
\end{aligned}
\] \\
\hline \begin{tabular}{l}
II. Plan B - Class B or S: Qualification to \(1 \times 10^{5}, 1 \times 10^{6}\), or \(1 \times 10^{7}\) rads (Si) Sample \\
Sample Size (Devices/Wafer) \\
Accept Level \\
Reject Level
\end{tabular} & \begin{tabular}{l}
Each wafer \\
4 \\
0 Rejects per wafer \\
1 Reject per wafer
\end{tabular} \\
\hline \begin{tabular}{l}
III. Product Flow (per MIL-STD-883, Method 1019): \\
A. Assemble sample devices in appropriate production package. \\
B. Read-and-record electrical parameters (pre-radiation). \\
C. Irradiate to applicable total gamma dose. \\
D. Read-and-record electrical parameters (post-radiation). \\
E. Evaluate performance per applicable specification.
\end{tabular} & \\
\hline
\end{tabular}

TABLE II-A. PRE. AND POST-RADIATION SPECIFICATION \(10^{5}\) RADS (Si)
\begin{tabular}{|c|c|c|c|c|c|c|c|c|c|c|}
\hline \multicolumn{2}{|r|}{\multirow{3}{*}{PARAMETER}} & \multirow{3}{*}{\(\mathrm{V}_{\mathrm{DD}}\)} & \multirow{3}{*}{CONDITIONS} & \multicolumn{6}{|c|}{LIMITS (Note 1)} & \multirow{3}{*}{UNITS} \\
\hline & & & & \multicolumn{2}{|l|}{\(-55^{\circ} \mathrm{C}\)} & \multicolumn{2}{|l|}{\(+25^{\circ} \mathrm{C}\)} & \multicolumn{2}{|l|}{\(+1215^{\circ} \mathrm{C}\)} & \\
\hline & & & & Min & Max & Min & Max & Min & Max & \\
\hline \multirow{4}{*}{IDD} & Gate & 5
10
15 & \multirow{4}{*}{\begin{tabular}{l}
\[
V_{I N}=V_{D D} \text { or } V_{S S}
\] \\
All Valid Input Combinations
\end{tabular}} & & \[
\begin{array}{|l|}
\hline 0.02 \\
0.04 \\
0.075
\end{array}
\] & & \[
\begin{array}{|c|}
\hline 0.02 \\
0.04 \\
0.075
\end{array}
\] & & \[
\begin{gathered}
\hline 0.2 \\
0.4 \\
0.75
\end{gathered}
\] & \(\mu \mathrm{A}\) \\
\hline & Buffer F/F & \[
\begin{gathered}
\hline 5 \\
10 \\
15 \\
\hline
\end{gathered}
\] & & & \[
\begin{aligned}
& 0.3 \\
& 0.4 \\
& 0.5 \\
& \hline
\end{aligned}
\] & & \[
\begin{aligned}
& 0.3 \\
& 0.4 \\
& 0.5 \\
& \hline
\end{aligned}
\] & & \[
\begin{aligned}
& 3.0 \\
& 4.0 \\
& 5.0 \\
& \hline
\end{aligned}
\] & \(\mu \mathrm{A}\) \\
\hline & MSI & \begin{tabular}{c}
5 \\
10 \\
15 \\
\hline
\end{tabular} & & & \[
\begin{aligned}
& 0.3 \\
& 0.4 \\
& 0.5
\end{aligned}
\] & & \[
\begin{aligned}
& 0.3 \\
& 0.4 \\
& 0.5 \\
& \hline
\end{aligned}
\] & & \[
\begin{aligned}
& 3.0 \\
& 4.0 \\
& 5.0
\end{aligned}
\] & \(\mu \mathrm{A}\) \\
\hline & LSI & \[
\begin{gathered}
5 \\
10 \\
15
\end{gathered}
\] & & & \[
\begin{aligned}
& 10 \\
& 20 \\
& 40 \\
& \hline
\end{aligned}
\] & & \[
\begin{aligned}
& 10 \\
& 20 \\
& 40 \\
& \hline
\end{aligned}
\] & & \[
\begin{array}{|l|}
\hline 150 \\
300 \\
600 \\
\hline
\end{array}
\] & \(\mu \mathrm{A}\) \\
\hline \multicolumn{2}{|l|}{\(\mathrm{V}_{\text {OL }}\)} & \[
\begin{gathered}
5 \\
10 \\
15
\end{gathered}
\] & \[
\begin{aligned}
& V_{I N}=V_{D D} \text { or } V_{S S} \\
& |I O|<10 \mu A
\end{aligned}
\] & & \[
\begin{array}{|l|}
\hline 0.05 \\
0.05 \\
0.05 \\
\hline
\end{array}
\] & & \[
\begin{aligned}
& 0.05 \\
& 0.05 \\
& 0.05 \\
& \hline
\end{aligned}
\] & & \[
\begin{aligned}
& 0.05 \\
& 0.05 \\
& 0.05 \\
& \hline
\end{aligned}
\] & V \\
\hline \multicolumn{2}{|l|}{\(\mathrm{V}_{\mathrm{OH}}\)} & \[
\begin{gathered}
\hline 5 \\
10 \\
15 \\
\hline
\end{gathered}
\] & \[
\begin{aligned}
& V_{I N}=V_{D D} \text { or } V_{S S} \\
& |10|<10 \mu \mathrm{~A}
\end{aligned}
\] & \[
\begin{array}{|l|}
\hline 4.95 \\
9.95 \\
14.95 \\
\hline
\end{array}
\] & & \[
\begin{array}{|l|}
\hline 4.95 \\
9.95 \\
14.95 \\
\hline
\end{array}
\] & & \[
\begin{array}{|r|}
\hline 4.95 \\
9.95 \\
14.95 \\
\hline
\end{array}
\] & & V \\
\hline \multirow[t]{2}{*}{VIL} & Buffered & \[
\begin{gathered}
\hline 5 \\
10 \\
15 \\
\hline
\end{gathered}
\] & \[
\begin{aligned}
& \mathrm{VO}=0.5 \mathrm{~V}, 4.5 \mathrm{~V} \\
& \mathrm{VO}=1 \mathrm{~V}, 9 \mathrm{~V},|1 \mathrm{O}|<10 \mu \mathrm{~A} \\
& \mathrm{VO}=1.5 \mathrm{~V}, 13.5 \mathrm{~V}
\end{aligned}
\] & & \[
\begin{aligned}
& 1.5 \\
& 3.0 \\
& 4.0 \\
& \hline
\end{aligned}
\] & & \[
\begin{aligned}
& 1.5 \\
& 3.0 \\
& 4.0 \\
& \hline
\end{aligned}
\] & & \[
\begin{aligned}
& 1.5 \\
& 3.0 \\
& 4.0 \\
& \hline
\end{aligned}
\] & V \\
\hline & Unbuffered & \[
\begin{gathered}
\hline 5 \\
10 \\
15 \\
\hline
\end{gathered}
\] & \[
\begin{aligned}
& \mathrm{VO}=1.5 \mathrm{~V}, 3.5 \mathrm{~V} \\
& \mathrm{VO}=3 \mathrm{~V}, 7 \mathrm{~V}| | \mathrm{O} \mid<10 \mu \mathrm{~A} \\
& \mathrm{VO}=4 \mathrm{~V}, 11 \mathrm{~V}
\end{aligned}
\] & & \[
\begin{aligned}
& 1.5 \\
& 3.0 \\
& 4.0 \\
& \hline
\end{aligned}
\] & & \[
\begin{aligned}
& 1.5 \\
& 3.0 \\
& 4.0 \\
& \hline
\end{aligned}
\] & & \[
\begin{aligned}
& 1.5 \\
& 3.0 \\
& 4.0 \\
& \hline
\end{aligned}
\] & V \\
\hline \multirow[b]{2}{*}{\(\mathrm{V}_{1 H}\)} & Buffered & \[
\begin{gathered}
\hline 5 \\
10 \\
15 \\
\hline
\end{gathered}
\] & \[
\begin{aligned}
& \mathrm{VO}=0.5 \mathrm{~V}, 4.5 \mathrm{~V} \\
& \mathrm{VO}=1 \mathrm{~V}, 9 \mathrm{~V}|1 \mathrm{O}|<10 \mu \mathrm{~A} \\
& \mathrm{VO}=1.5 \mathrm{~V}, 13.5 \mathrm{~V}
\end{aligned}
\] & \[
\begin{aligned}
& \hline 3.5 \\
& 7.0 \\
& 11 \\
& \hline
\end{aligned}
\] & & \[
\begin{aligned}
& \hline 3.5 \\
& 7.0 \\
& 11 \\
& \hline
\end{aligned}
\] & & \[
\begin{aligned}
& 3.5 \\
& 7.0 \\
& 11 \\
& \hline
\end{aligned}
\] & & V \\
\hline & Unbuffered & \[
\begin{gathered}
5 \\
10 \\
15
\end{gathered}
\] & \[
\begin{aligned}
& \mathrm{VO}=1.5 \mathrm{~V}, 3.5 \mathrm{~V} \\
& \mathrm{VO}=3 \mathrm{~V}, 7 \mathrm{~V}| | \mathrm{OO} \mid<10 \mu \mathrm{~A} \\
& \mathrm{VO}=4 \mathrm{~V}, 11 \mathrm{~V}
\end{aligned}
\] & \[
\begin{aligned}
& 3.5 \\
& 7.0 \\
& 11 \\
& \hline
\end{aligned}
\] & & \[
\begin{aligned}
& 3.5 \\
& 7.0 \\
& 11 \\
& \hline
\end{aligned}
\] & & \begin{tabular}{c}
3.5 \\
7.0 \\
11 \\
\hline
\end{tabular} & & V \\
\hline \multicolumn{2}{|l|}{In} & 15 & \[
\begin{aligned}
& \hline \mathrm{V}_{\text {IN }}=0 \mathrm{~V} \text { or } 15 \mathrm{~V} \\
& \text { Any Valid Condition } \\
& \hline
\end{aligned}
\] & & \(\pm 10\) & & \(\pm 10\) & & \(\pm 45\) & nA \\
\hline \multicolumn{2}{|l|}{\(\mathrm{IOL} \mathrm{Il}_{\mathrm{OH}}\)} & & Per Applicable Rel Electrical Test Spec (RETS) & \multicolumn{6}{|c|}{Published Data Sheet Limit} & \\
\hline \multicolumn{2}{|l|}{\[
\begin{aligned}
& t_{\text {PLH }}, t_{\text {PHL }} \\
& t_{T L H}, t_{T H L}
\end{aligned}
\]} & & Per Applicable Rel Electrical Test Spec (RETS) & \multicolumn{6}{|c|}{Published Data Sheet Limit} & \\
\hline \multicolumn{2}{|l|}{Functionality} & \multicolumn{8}{|c|}{Devices Will Pass Functional Test per Applicable Truth Table} & \\
\hline
\end{tabular}

NOTE 1: For further device parameters, see individual device specifications.
NOTE 2: These limits allow no degradation from the published data sheet limits.

TABLE II-B. POST-RADIATION SPECIFICATION \(10^{6}\) RADS (SI)
\begin{tabular}{|c|c|c|c|c|c|c|c|c|c|c|}
\hline \multicolumn{2}{|l|}{\multirow{3}{*}{PARAMETER}} & \multirow{3}{*}{\(\mathrm{V}_{\text {D }}\)} & \multirow{3}{*}{CONDITIONS} & \multicolumn{6}{|c|}{LIMITS (Note 1)} & \multirow{3}{*}{UNITS} \\
\hline & & & & \multicolumn{2}{|l|}{\(-55^{\circ} \mathrm{C}\)} & \multicolumn{2}{|l|}{\(+25^{\circ} \mathrm{C}\)} & \multicolumn{2}{|l|}{\(+1215^{\circ} \mathrm{C}\)} & \\
\hline & & & & Min & Max & Min & Max & Min & Max & \\
\hline \multirow{4}{*}{\(I_{\text {D }}\)} & Gate & \begin{tabular}{c} 
\\
\hline 5 \\
10 \\
15 \\
\hline
\end{tabular} & \multirow{4}{*}{\begin{tabular}{l}
\[
V_{I N}=V_{S S} \text { or } V_{D D}
\] \\
All Valid Input Combinations
\end{tabular}} & & \[
\begin{array}{|c|}
\hline 0.5 \\
0.75 \\
1.0 \\
\hline
\end{array}
\] & & \[
\begin{array}{c|}
\hline 0.5 \\
0.75 \\
1.0
\end{array}
\] & & \[
\begin{aligned}
& 5.0 \\
& 7.5 \\
& 1.0
\end{aligned}
\] & \(\mu \mathrm{A}\) \\
\hline & Buffer F/F & \[
\begin{gathered}
\hline 5 \\
10 \\
15
\end{gathered}
\] & & & \[
\begin{array}{|c|}
\hline 0.25 \\
0.5 \\
1.0 \\
\hline
\end{array}
\] & & \[
\begin{array}{|c|}
\hline 0.25 \\
0.5 \\
1.0 \\
\hline
\end{array}
\] & & \[
\begin{gathered}
\hline 5.0 \\
7.5 \\
10.0 \\
\hline
\end{gathered}
\] & \(\mu \mathrm{A}\) \\
\hline & MSI & \[
\begin{gathered}
\hline 5 \\
10 \\
15 \\
\hline
\end{gathered}
\] & & & \[
\begin{aligned}
& 3.0 \\
& 4.0 \\
& 5.0 \\
& \hline
\end{aligned}
\] & & \[
\begin{aligned}
& 3.0 \\
& 4.0 \\
& 5.0 \\
& \hline
\end{aligned}
\] & & \begin{tabular}{|l|l|}
\hline 30.0 \\
40.0 \\
50.0 \\
\hline
\end{tabular} & \(\mu \mathrm{A}\) \\
\hline & LSI & \begin{tabular}{|c|}
\hline 5 \\
10 \\
15 \\
\hline
\end{tabular} & & & \[
\begin{gathered}
25 \\
50 \\
100 \\
\hline
\end{gathered}
\] & & \[
\begin{gathered}
25 \\
50 \\
100 \\
\hline
\end{gathered}
\] & & \[
\begin{aligned}
& 300 \\
& 400 \\
& 500 \\
& \hline
\end{aligned}
\] & \(\mu \mathrm{A}\) \\
\hline \multicolumn{2}{|l|}{\(\mathrm{V}_{\mathrm{OL}}\)} & \[
\begin{gathered}
\hline 5 \\
10 \\
15 \\
\hline
\end{gathered}
\] & \[
\begin{aligned}
& V_{I N}=V_{S S} \text { or } V_{D D} \\
& ||O|<10 \mu A
\end{aligned}
\] & & \[
\begin{array}{|l|}
\hline 0.25 \\
0.25 \\
0.25 \\
\hline
\end{array}
\] & & \[
\begin{array}{|l|}
\hline 0.25 \\
0.25 \\
0.25 \\
\hline
\end{array}
\] & & 0.25
0.25
0.25 & V \\
\hline \multicolumn{2}{|l|}{\(\mathrm{V}_{\mathrm{OH}}\)} & \[
\begin{gathered}
5 \\
10 \\
15
\end{gathered}
\] & \[
\begin{aligned}
& V_{I N}=V_{S S} \text { or } V_{D D} \\
& |I O|<10 \mu A
\end{aligned}
\] & \[
\begin{array}{|c|}
\hline 4.75 \\
9.75 \\
14.75 \\
\hline
\end{array}
\] & & \[
\begin{array}{|c|}
\hline 4.75 \\
9.75 \\
14.75 \\
\hline
\end{array}
\] & & \[
\begin{array}{|c|}
\hline 4.75 \\
9.75 \\
14.75
\end{array}
\] & & V \\
\hline \multirow[b]{2}{*}{VIL} & Buffered & \[
\begin{gathered}
\hline 5 \\
10 \\
15 \\
\hline
\end{gathered}
\] & \[
\begin{aligned}
& \mathrm{VO}=0.5 \mathrm{~V}, 4.5 \mathrm{~V} \\
& \mathrm{VO}=1 \mathrm{~V}, 9 \mathrm{~V},|\mathrm{O}|<10 \mu \mathrm{~A} \\
& \mathrm{VO}=1.5 \mathrm{~V}, 13.5 \mathrm{~V}
\end{aligned}
\] & & \[
\begin{aligned}
& 1.0 \\
& 2.0 \\
& 2.5
\end{aligned}
\] & & \[
\begin{aligned}
& 1.0 \\
& 2.0 \\
& 2.5
\end{aligned}
\] & & \[
\begin{aligned}
& 1.0 \\
& 2.0 \\
& 2.5
\end{aligned}
\] & V \\
\hline & Unbuffered & \[
\begin{gathered}
\hline 5 \\
10 \\
15 \\
\hline
\end{gathered}
\] & \[
\begin{aligned}
& \mathrm{VO}=1 \mathrm{~V}, 4 \mathrm{~V} \\
& \mathrm{VO}=2 \mathrm{~V}, 8 \mathrm{~V}|1 \mathrm{O}|<10 \mu \mathrm{~A} \\
& \mathrm{VO}=2.5 \mathrm{~V}, 12.5 \mathrm{~V}
\end{aligned}
\] & & \[
\begin{aligned}
& 1.0 \\
& 2.0 \\
& 2.5 \\
& \hline
\end{aligned}
\] & & \[
\begin{aligned}
& 1.0 \\
& 2.0 \\
& 2.5 \\
& \hline
\end{aligned}
\] & & \[
\begin{aligned}
& 1.0 \\
& 2.0 \\
& 2.5 \\
& \hline
\end{aligned}
\] & V \\
\hline \multirow[b]{2}{*}{\(\mathrm{V}_{\mathrm{IH}}\)} & Buffered & \[
\begin{gathered}
\hline 5 \\
10 \\
15 \\
\hline
\end{gathered}
\] & \[
\begin{aligned}
& \mathrm{VO}=0.5 \mathrm{~V}, 4.5 \mathrm{~V} \\
& \mathrm{VO}=1 \mathrm{~V}, 9 \mathrm{~V}|1 \mathrm{O}|<10 \mu \mathrm{~A} \\
& \mathrm{VO}=1.5 \mathrm{~V}, 13.5 \mathrm{~V}
\end{aligned}
\] & \[
\begin{array}{|c|}
\hline 4.0 \\
8.0 \\
12.5 \\
\hline
\end{array}
\] & & \[
\begin{array}{|c|}
\hline 4.0 \\
8.0 \\
12.5 \\
\hline
\end{array}
\] & & \[
\begin{array}{|c|}
\hline 4.0 \\
8.0 \\
12.5 \\
\hline
\end{array}
\] & & V \\
\hline & Unbuffered & \[
\begin{gathered}
\hline 5 \\
10 \\
15 \\
\hline
\end{gathered}
\] & \[
\begin{aligned}
& \mathrm{VO}=1 \mathrm{~V}, 4 \mathrm{~V} \\
& \mathrm{VO}=2 \mathrm{~V}, 8 \mathrm{~V}|\mathrm{IO}|<10 \mu \mathrm{~A} \\
& \mathrm{VO}=2.5 \mathrm{~V}, 12.5 \mathrm{~V}
\end{aligned}
\] & \[
\begin{array}{|c|}
\hline 4.0 \\
8.0 \\
12.5 \\
\hline
\end{array}
\] & & \[
\begin{array}{|c|}
\hline 4.0 \\
8.0 \\
12.5 \\
\hline
\end{array}
\] & & \[
\begin{array}{|c|}
\hline 4.0 \\
8.0 \\
12.5 \\
\hline
\end{array}
\] & & V \\
\hline \multicolumn{2}{|l|}{\(\mathrm{I}_{\mathrm{IN}}\)} & 15 & \begin{tabular}{l}
\(\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}\) or 15 V \\
Any Valid Condition
\end{tabular} & & \(\pm 100\) & & \(\pm 100\) & & \(\pm 100\) & nA \\
\hline \multicolumn{2}{|l|}{\[
\mathrm{IOL}_{\mathrm{OL}} / \mathrm{I}_{\mathrm{OH}}
\]} & \multicolumn{2}{|r|}{Per Applicable Rel Electrical Test Spec (RETS)} & \multicolumn{7}{|l|}{Minimum Limit is \(75 \%\) of Published Data Sheet Limit} \\
\hline \multicolumn{2}{|l|}{\[
\begin{aligned}
& t_{\mathrm{PLH}}, t_{\mathrm{PHL}} \\
& t_{\mathrm{TLH}}, t_{\mathrm{THLL}} \\
& \hline
\end{aligned}
\]} & \multicolumn{2}{|r|}{Per Applicable Rel Electrical Test Spec (RETS)} & \multicolumn{7}{|l|}{Maximum Limit is \(125 \%\) of Published Data Sheet Limit} \\
\hline \multicolumn{2}{|l|}{Functionality} & \multicolumn{9}{|c|}{Devices Will Pass Functional Test per Applicable Truth Table} \\
\hline
\end{tabular}

NOTE 1: For other device parameters, see individual device specifications.

TABLE II.C. POST-RADIATION SPECIFICATION \(10^{7}\) RADS (Si)
\begin{tabular}{|c|c|c|c|c|c|c|c|c|c|c|}
\hline \multicolumn{2}{|l|}{\multirow{3}{*}{PARAMETER}} & \multirow{3}{*}{\(V_{\text {D }}\)} & \multirow{3}{*}{CONDITIONS} & \multicolumn{6}{|c|}{LIMITS (Note 1)} & \multirow{3}{*}{UNITS} \\
\hline & & & & \multicolumn{2}{|l|}{\(-55^{\circ} \mathrm{C}\)} & \multicolumn{2}{|l|}{\(+25^{\circ} \mathrm{C}\)} & \multicolumn{2}{|l|}{\(+1215^{\circ} \mathrm{C}\)} & \\
\hline & & & & Min & Max & Min & Max & Min & Max & \\
\hline \multirow{4}{*}{\(I_{\text {D }}\)} & Gate & \begin{tabular}{c} 
\\
\hline 5 \\
10 \\
15 \\
\hline
\end{tabular} & \multirow{4}{*}{\begin{tabular}{l}
\[
V_{I N}=V_{S S} \text { or } V_{D D}
\] \\
All Valid Input Combinations
\end{tabular}} & & \[
\begin{aligned}
& 3.0 \\
& 4.0 \\
& 5.0 \\
& \hline
\end{aligned}
\] & & \[
\begin{aligned}
& 3.0 \\
& 4.0 \\
& 5.0 \\
& \hline
\end{aligned}
\] & & \[
\begin{aligned}
& \hline 10 \\
& 15 \\
& 20 \\
& \hline
\end{aligned}
\] & \(\mu \mathrm{A}\) \\
\hline & Buffer F/F & \begin{tabular}{|c|}
\hline 5 \\
10 \\
15 \\
\hline
\end{tabular} & & & \[
\begin{aligned}
& 3.0 \\
& 4.0 \\
& 5.0 \\
& \hline
\end{aligned}
\] & & \[
\begin{aligned}
& 3.0 \\
& 4.0 \\
& 5.0 \\
& \hline
\end{aligned}
\] & & \[
\begin{aligned}
& 5.0 \\
& 10 \\
& 20 \\
& \hline
\end{aligned}
\] & \(\mu \mathrm{A}\) \\
\hline & MSI & \begin{tabular}{|c|}
\hline 5 \\
10 \\
15 \\
\hline
\end{tabular} & & & \[
\begin{gathered}
5.0 \\
7.5 \\
10.0 \\
\hline
\end{gathered}
\] & & \[
\begin{gathered}
5.0 \\
7.5 \\
10.0 \\
\hline
\end{gathered}
\] & & \[
\begin{gathered}
50 \\
75 \\
100 \\
\hline
\end{gathered}
\] & \(\mu \mathrm{A}\) \\
\hline & LSI & \[
\begin{gathered}
\hline 5 \\
10 \\
15
\end{gathered}
\] & & & \[
\begin{gathered}
50 \\
100 \\
200 \\
\hline
\end{gathered}
\] & & \[
\begin{gathered}
\hline 50 \\
100 \\
200 \\
\hline
\end{gathered}
\] & & \[
\begin{array}{|c|}
\hline 500 \\
750 \\
1000 \\
\hline
\end{array}
\] & \(\mu \mathrm{A}\) \\
\hline \multicolumn{2}{|l|}{\(\mathrm{V}_{\mathrm{OL}}\)} & \[
\begin{gathered}
\hline 5 \\
10 \\
15 \\
\hline
\end{gathered}
\] & \[
\begin{aligned}
& V_{I N}=V_{S S} \text { or } V_{D D} \\
& |O|<10 \mu A
\end{aligned}
\] & & \[
\begin{aligned}
& \hline 0.5 \\
& 0.5 \\
& 0.5 \\
& \hline
\end{aligned}
\] & & \[
\begin{aligned}
& \hline 0.5 \\
& 0.5 \\
& 0.5 \\
& \hline
\end{aligned}
\] & & \[
\begin{aligned}
& \hline 0.5 \\
& 0.5 \\
& 0.5
\end{aligned}
\] & V \\
\hline \multicolumn{2}{|l|}{\(\mathrm{V}_{\mathrm{OH}}\)} & \[
\begin{gathered}
5 \\
10 \\
15 \\
\hline
\end{gathered}
\] & \[
\begin{aligned}
& V_{I N}=V_{S S} \text { or } V_{D D} \\
& |O|<10 \mu A
\end{aligned}
\] & \begin{tabular}{|c|}
\hline 4.5 \\
9.5 \\
14.5 \\
\hline
\end{tabular} & & \[
\begin{array}{|c|}
\hline 4.5 \\
9.5 \\
14.5 \\
\hline
\end{array}
\] & & \[
\begin{gathered}
\hline 4.5 \\
9.5 \\
14.5 \\
\hline
\end{gathered}
\] & & V \\
\hline \multirow[t]{2}{*}{\(\mathrm{V}_{\text {IL }}\)} & Buffered & \[
\begin{gathered}
5 \\
10 \\
15 \\
\hline
\end{gathered}
\] & \[
\begin{aligned}
& \mathrm{VO}=0.5 \mathrm{~V}, 4.5 \mathrm{~V} \\
& \mathrm{VO}=1 \mathrm{~V}, 9 \mathrm{~V},|1 \mathrm{O}|<10 \mu \mathrm{~A} \\
& \mathrm{VO}=1.5 \mathrm{~V}, 13.5 \mathrm{~V}
\end{aligned}
\] & & \[
\begin{aligned}
& 1.0 \\
& 2.0 \\
& 2.5 \\
& \hline
\end{aligned}
\] & & \[
\begin{aligned}
& 1.0 \\
& 2.0 \\
& 2.5 \\
& \hline
\end{aligned}
\] & & \[
\begin{aligned}
& 1.0 \\
& 2.0 \\
& 2.5 \\
& \hline
\end{aligned}
\] & V \\
\hline & Unbuffered & \[
\begin{gathered}
\hline 5 \\
10 \\
15 \\
\hline
\end{gathered}
\] & \[
\begin{aligned}
& \mathrm{VO}=1 \mathrm{~V}, 4 \mathrm{~V} \\
& \mathrm{VO}=2 \mathrm{~V}, 8 \mathrm{~V}|1 \mathrm{O}|<10 \mu \mathrm{~A} \\
& \mathrm{VO}=2.5 \mathrm{~V}, 12.5 \mathrm{~V}
\end{aligned}
\] & & \[
\begin{aligned}
& 1.0 \\
& 2.0 \\
& 2.5 \\
& \hline
\end{aligned}
\] & & \[
\begin{aligned}
& 1.0 \\
& 2.0 \\
& 2.5 \\
& \hline
\end{aligned}
\] & & \[
\begin{aligned}
& 1.0 \\
& 2.0 \\
& 2.5 \\
& \hline
\end{aligned}
\] & V \\
\hline \multirow[b]{2}{*}{\(\mathrm{V}_{\mathrm{IH}}\)} & Buffered & \[
\begin{gathered}
\hline 5 \\
10 \\
15 \\
\hline
\end{gathered}
\] & \[
\begin{aligned}
& \mathrm{VO}=0.5 \mathrm{~V}, 4.5 \mathrm{~V} \\
& \mathrm{VO}=1 \mathrm{~V}, 9 \mathrm{~V}|\mathrm{IO}|<10 \mu \mathrm{~A} \\
& \mathrm{VO}=1.5 \mathrm{~V}, 13.5 \mathrm{~V}
\end{aligned}
\] & \[
\begin{array}{|c|}
\hline 4.0 \\
8.0 \\
12.5 \\
\hline
\end{array}
\] & & \[
\begin{array}{|c|}
\hline 4.0 \\
8.0 \\
12.5 \\
\hline
\end{array}
\] & & \[
\begin{array}{|c|}
\hline 4.0 \\
8.0 \\
12.5 \\
\hline
\end{array}
\] & & V \\
\hline & Unbuffered & \[
\begin{gathered}
\hline 5 \\
10 \\
15 \\
\hline
\end{gathered}
\] & \[
\begin{aligned}
& \mathrm{VO}=1 \mathrm{~V}, 4 \mathrm{~V} \\
& \mathrm{VO}=2 \mathrm{~V}, 8 \mathrm{~V}|\mathrm{OO}|<10 \mu \mathrm{~A} \\
& \mathrm{VO}=2.5 \mathrm{~V}, 12.5 \mathrm{~V}
\end{aligned}
\] & \[
\begin{array}{|c|}
\hline 4.0 \\
8.0 \\
12.5 \\
\hline
\end{array}
\] & & \[
\begin{array}{|c|}
\hline 4.0 \\
8.0 \\
12.5 \\
\hline
\end{array}
\] & & \[
\begin{array}{|c}
\hline 4.0 \\
8.0 \\
12.5 \\
\hline
\end{array}
\] & & V \\
\hline \multicolumn{2}{|l|}{\(\mathrm{I}_{\mathrm{IN}}\)} & 15 & \begin{tabular}{l}
\[
V_{I N}=0 \mathrm{~V} \text { or } 15 \mathrm{~V}
\] \\
Any Valid Condition
\end{tabular} & & \(\pm 100\) & & \(\pm 100\) & & \(\pm 100\) & nA \\
\hline \multicolumn{2}{|l|}{\(\mathrm{I}_{\mathrm{OL}} \mathrm{l}_{\mathrm{OH}}\)} & \multicolumn{2}{|r|}{Per Applicable Rel Electrical Test Spec (RETS)} & \multicolumn{7}{|l|}{Minimum Limit is \(65 \%\) of Published
Data Sheet Limit} \\
\hline \multicolumn{2}{|l|}{\[
\begin{aligned}
& \begin{array}{l}
\mathrm{t}_{\mathrm{PLH}}, \mathrm{t}_{\mathrm{PHL}} \\
\mathrm{t}_{\mathrm{TLH}}, \mathrm{t}_{\mathrm{THL}}
\end{array} \\
& \hline
\end{aligned}
\]} & \multicolumn{2}{|r|}{Per Applicable Rel Electrical Test Spec (RETS)} & \multicolumn{7}{|l|}{Maximum Limit is \(140 \%\) of Published Data Sheet Limit} \\
\hline \multicolumn{2}{|l|}{Functionality} & \multicolumn{9}{|c|}{Devices Will Pass Functional Test per Applicable Truth Table} \\
\hline
\end{tabular}

NOTE 1: For other device parameters, see individual device specifications.

TABLE III. POST-RADIATION SPECIFICATION COMPARISON \(\left(25^{\circ} \mathrm{C}\right)\)
\begin{tabular}{|c|c|c|c|c|c|c|c|c|c|c|}
\hline \multicolumn{2}{|r|}{\multirow{3}{*}{PARAMETER}} & \multirow{3}{*}{\(V_{\text {DD }}\)} & \multirow{3}{*}{CONDITIONS} & \multicolumn{6}{|c|}{LIMITS (Note 1)} & \multirow{3}{*}{UNITS} \\
\hline & & & & \multicolumn{2}{|l|}{\[
10^{5} \text { Rads }
\]
(Si)} & \multicolumn{2}{|l|}{\[
10^{6} \text { Rads }
\]
(Si)} & \multicolumn{2}{|l|}{\(10^{7}\) Rads (Si)} & \\
\hline & & & & Min & Max & Min & Max & Min & Max & \\
\hline \multirow{4}{*}{\(\mathrm{I}_{\mathrm{DD}}\)} & Gate & \[
\begin{gathered}
\hline 5 \\
10 \\
15
\end{gathered}
\] & \multirow{4}{*}{\begin{tabular}{l}
\[
V_{I N}=V_{S S} \text { or } V_{D D}
\] \\
All Valid Input \\
Combinations
\end{tabular}} & & \[
\begin{array}{|c|}
\hline 0.02 \\
0.04 \\
0.075
\end{array}
\] & & \[
\begin{array}{c|}
\hline 0.5 \\
0.75 \\
1.0
\end{array}
\] & & \[
\begin{aligned}
& \hline 3.0 \\
& 4.0 \\
& 5.0 \\
& \hline
\end{aligned}
\] & \(\mu \mathrm{A}\) \\
\hline & Buffer F/F & \[
\begin{gathered}
\hline 5 \\
10 \\
15 \\
\hline
\end{gathered}
\] & & & \[
\begin{aligned}
& 0.3 \\
& 0.4 \\
& 0.5 \\
& \hline
\end{aligned}
\] & & \begin{tabular}{c|}
\hline 0.25 \\
0.5 \\
1.0 \\
\hline
\end{tabular} & & \[
\begin{aligned}
& \hline 3.0 \\
& 4.0 \\
& 5.0 \\
& \hline
\end{aligned}
\] & \(\mu \mathrm{A}\) \\
\hline & MSI & \[
\begin{gathered}
\hline 5 \\
10 \\
15 \\
\hline
\end{gathered}
\] & & & \[
\begin{aligned}
& 0.3 \\
& 0.4 \\
& 0.5 \\
& \hline
\end{aligned}
\] & & \[
\begin{aligned}
& 3.0 \\
& 4.0 \\
& 5.0 \\
& \hline
\end{aligned}
\] & & \[
\begin{gathered}
\hline 5.0 \\
7.5 \\
10.0 \\
\hline
\end{gathered}
\] & \(\mu \mathrm{A}\) \\
\hline & LSI & \[
\begin{gathered}
\hline 5 \\
10 \\
15
\end{gathered}
\] & & & \[
\begin{aligned}
& 10 \\
& 20 \\
& 40
\end{aligned}
\] & & \[
\begin{gathered}
25 \\
50 \\
100
\end{gathered}
\] & & \[
\begin{aligned}
& \hline 50 \\
& 100 \\
& 200
\end{aligned}
\] & \(\mu \mathrm{A}\) \\
\hline \multicolumn{2}{|l|}{\(V_{\text {OL }}\)} & \[
\begin{gathered}
5 \\
10 \\
15 \\
\hline
\end{gathered}
\] & \[
\begin{aligned}
& V_{I N}=V_{S S} \text { or } V_{D D} \\
& |I O|<10 \mu A
\end{aligned}
\] & & \[
\begin{array}{|l|}
\hline 0.05 \\
0.05 \\
0.05 \\
\hline
\end{array}
\] & & \[
\begin{aligned}
& \hline 0.25 \\
& 0.25 \\
& 0.25
\end{aligned}
\] & & \[
\begin{aligned}
& \hline 0.5 \\
& 0.5 \\
& 0.5
\end{aligned}
\] & V \\
\hline \multicolumn{2}{|l|}{\(\mathrm{V}_{\mathrm{OH}}\)} & \[
\begin{gathered}
\hline 5 \\
10 \\
15
\end{gathered}
\] & \[
\begin{aligned}
& V_{I N}=V_{S S} \text { or } V_{D D} \\
& |10|<10 \mu A
\end{aligned}
\] & \[
\begin{array}{|c|}
\hline 4.95 \\
9.95 \\
14.95 \\
\hline
\end{array}
\] & & \[
\begin{array}{|c|}
\hline 4.75 \\
9.75 \\
14.75 \\
\hline
\end{array}
\] & & \[
\begin{array}{|c|}
\hline 4.5 \\
9.5 \\
14.5 \\
\hline
\end{array}
\] & & V \\
\hline \multirow[b]{2}{*}{\(\mathrm{V}_{\mathrm{IL}}\)} & Buffered & \[
\begin{gathered}
5 \\
10 \\
15
\end{gathered}
\] & \[
\begin{aligned}
& \mathrm{VO}=0.5 \mathrm{~V}, 4.5 \mathrm{~V} \\
& \mathrm{VO}=1 \mathrm{~V}, 9 \mathrm{~V},|\mathrm{O}|<10 \mu \mathrm{~A} \\
& \mathrm{VO}=1.5 \mathrm{~V}, 13.5 \mathrm{~V}
\end{aligned}
\] & & \[
\begin{aligned}
& 1.5 \\
& 3.0 \\
& 4.0 \\
& \hline
\end{aligned}
\] & & \[
\begin{aligned}
& 1.0 \\
& 2.0 \\
& 2.5
\end{aligned}
\] & & \[
\begin{aligned}
& 1.0 \\
& 2.0 \\
& 2.5
\end{aligned}
\] & V \\
\hline & Unbuffered & \[
\begin{gathered}
5 \\
10 \\
15
\end{gathered}
\] & \(\mathrm{VO}=\) Note \(2|10|<10 \mu \mathrm{~A}\) & & \[
\begin{aligned}
& 1.5 \\
& 3.0 \\
& 4.0 \\
& \hline
\end{aligned}
\] & & \[
\begin{aligned}
& 1.0 \\
& 2.0 \\
& 2.5 \\
& \hline
\end{aligned}
\] & & \[
\begin{aligned}
& 1.0 \\
& 2.0 \\
& 2.5 \\
& \hline
\end{aligned}
\] & V \\
\hline \multirow[t]{2}{*}{\(\mathrm{V}_{\mathrm{tH}}\)} & Buffered & \[
\begin{gathered}
\hline 5 \\
10 \\
15 \\
\hline
\end{gathered}
\] & \[
\begin{aligned}
& \mathrm{VO}=0.5 \mathrm{~V}, 4.5 \mathrm{~V} \\
& \mathrm{VO}=1 \mathrm{~V}, 9 \mathrm{~V}|1 \mathrm{O}|<10 \mu \mathrm{~A} \\
& \mathrm{VO}=1.5 \mathrm{~V}, 13.5 \mathrm{~V}
\end{aligned}
\] & \[
\begin{aligned}
& \hline 3.5 \\
& 7.0 \\
& 11 \\
& \hline
\end{aligned}
\] & & \[
\begin{array}{|c|}
\hline 4.0 \\
8.0 \\
12.5 \\
\hline
\end{array}
\] & & \[
\begin{array}{|c|}
\hline 4.0 \\
8.0 \\
12.5 \\
\hline
\end{array}
\] & & V \\
\hline & Unbuffered & \[
\begin{gathered}
5 \\
10 \\
15 \\
\hline
\end{gathered}
\] & \(\mathrm{VO}=\) Note \(2|\mathrm{IO}|<10 \mu \mathrm{~A}\) & \[
\begin{aligned}
& 3.5 \\
& 7.0 \\
& 11 \\
& \hline
\end{aligned}
\] & & \begin{tabular}{l}
\hline 4.0 \\
8.0 \\
12.5
\end{tabular} & & \begin{tabular}{|c|}
\hline 4.0 \\
8.0 \\
12.5 \\
\hline
\end{tabular} & & V \\
\hline \multicolumn{2}{|l|}{\(\mathrm{I}_{\mathrm{IN}}\)} & 15 & \[
\begin{aligned}
& \mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V} \text { or } 15 \mathrm{~V} \\
& \text { Any Valid Condition } \\
& \hline
\end{aligned}
\] & & \(\pm 10\) & & \(\pm 100\) & & \(\pm 100\) & nA \\
\hline \multicolumn{2}{|l|}{\(\mathrm{IOL}^{\prime} / \mathrm{IOH}^{\text {O }}\)} & & Per Applicable Rel Electrical Test Spec (RETS) & \begin{tabular}{l}
Data \\
Sheet \\
Limit
\end{tabular} & & \[
\begin{array}{|c|}
\hline 75 \% \\
\text { of } \\
\text { Data } \\
\text { Sheet } \\
\hline
\end{array}
\] & & \[
\begin{gathered}
60 \% \\
\text { of } \\
\text { Data } \\
\text { Sheet } \\
\hline
\end{gathered}
\] & & \\
\hline \multicolumn{2}{|l|}{\[
\begin{aligned}
& \mathrm{t}_{\mathrm{PLH}}, \mathrm{t}_{\mathrm{PHL}} \\
& \mathrm{t}_{\mathrm{TLH}}, \mathrm{t}_{\mathrm{THL}}
\end{aligned}
\]} & & Per Applicable Rel Electrical Test Spec (RETS) & & Data Sheet & & \begin{tabular}{l}
\[
125 \%
\] \\
of Data Sheet
\end{tabular} & & \[
\begin{array}{|c|}
\hline 140 \% \\
\text { of } \\
\text { Data } \\
\text { Sheet } \\
\hline
\end{array}
\] & \\
\hline \multicolumn{2}{|l|}{Functionality} & \multicolumn{9}{|c|}{Devices Will Pass Functional Test per Applicable Truth Table} \\
\hline
\end{tabular}

NOTE 1: All \(10^{5}\) rads (Si) limits allow no degradation from published data sheet limits.
NOTE 2: At \(10^{5}\) rads ( Si ), VO will be \(10 \%\) or \(90 \%\) of \(\mathrm{V}_{\mathrm{DD}}\); at \(10^{6}\) or \(10^{7}\) rads ( Si ), VO will be 1 V or 4 V at \(\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, 2 \mathrm{~V}\) or 8 V at \(\mathrm{V}_{\mathrm{DD}}=10 \mathrm{~V}\), and 2.5 V or 12.5 V at \(\mathrm{V}_{\mathrm{DD}}=15 \mathrm{~V}\).

\section*{Dose Rate Performance}

When CMOS ICs are subjected to large bursts of ionizing radiation, hole-electron pairs are created in the silicon substrate. The resultant current flowing through the high resistivity \(P\) - and N -substrates can cause voltage differences which may impair circuit performance in one of the following ways.

\section*{One: LATCH-UP}

A CMOS circuit contains the structural elements required to form a four-layered Schockley diode switching device as illustrated in Figure 8. The emitter-base junctions of the lateral PNP and
vertical NPN which comprise the Schockley diode are normally prevented from becoming forward-biased by the circuit metallization. Because of this, the Schockley diode will be in the off state during normal circuit operation and will pose no threat to reliable circuit performance.

Sufficiently high values of burst radiation can cause currents to flow through substrate resistances, \(R_{N_{-}}\)and \(R_{P_{-}}\), to cause forward-biasing of the parasitic PNP and NPN emitter-base junctions and turn on the Schockley diode. The excessive flow of supply current which accompanies turn-on of the Schockley diode has been found to occur in the range of \(10^{8}\) to \(10^{11}\) rads (Si)/sec on many CMOS circuits.


FIGURE 8: CROSS SECTION OF CMOS CIRCUIT ELEMENTS WHICH MAY LEAD TO LATCH•UP DURING IONIZING RADIATION BURSTS

The basic circuit required for latch-up to occur is illustrated in Figure 9. It consists of a parasitic bipolar NPN and PNP transistor sharing a common collector-base junction. The two requirements necessary for turn on of this device are:
1. The product of the common emitter current gains of the two devices, \(\beta\) and \(\beta_{\text {PNP }}\) must satisfy the relationship ( \(\left.\beta_{\text {NPN }}\right)\left(\beta_{\mathrm{PNP}}\right) \geq 1\), and
2. The emitter-base junction of the two transistors must remain forward-biased to about 0.6 V or greater after the NPNP device has been turned on.

In normal operation, condition No. 1 may be met, but condition No. 2 will not be met, permitting latch-up-free operation.


FIGURE 9: LATCH.UP EQUIVALENT CIRCUIT FOR BULK CMOS STRUCTURE

This problem can be completely eliminated by reducing to less than unity the product of the common emitter current gains of the NPN and PNP devices comprising the Schockley diode. One technique which has been successfully employed to eliminate the latch-up problem has been the use of neutron irradiation to lower
minority carrier lifetime in the silicon substrate which directly affects parasitic bipolar current gains. As the values in Table IV indicate, neutron treatment of parts which exhibit latch-up at \(3 \times 10^{8}\) and \(3 \times 10^{9}\) rads (Si)/sec resulted in latch-up-free operation up to the limit of the burst simulation equipment, \(10^{10}\) rads ( Si )/sec.

TABLE IV. LATCH-UP PERFORMANCE
\begin{tabular}{|c|c|c|c|c|}
\hline \multirow[b]{2}{*}{DEVICE} & \multirow[b]{2}{*}{\(\mathrm{V}_{\mathrm{DD}}\)} & \multicolumn{2}{|l|}{DOSE REQUIRED FOR LATCH.UP} & \multirow[b]{2}{*}{UNITS} \\
\hline & & CONTROL (NON-NEUTRON TREATED) & NEUTRON TREATED* & \\
\hline CD4006 & 10 V & \(>9.4 \times 10^{9}\) & \(>9.4 \times 10^{9}\) & Rads (Si)/sec \\
\hline CD4011 & 10 V & \(3.1 \times 10^{9}\) & \(>9.4 \times 10^{9}\) & Rads (Si)/sec \\
\hline CD4012 & 10 V & \(2.0 \times 10^{9}\) & \(>2.4 \times 10^{9}\) & Rads (Si)/sec \\
\hline CD4053 & 10 V & \(3.2 \times 10^{8}\) & >9.4 \(\times 10^{9}\) & Rads (Si)/sec \\
\hline MM54C200 & 5 V & \(>2.2 \times 10^{10}\) & \(>8.8 \times 10^{11}\) & Rads (Si)/sec \\
\hline
\end{tabular}
*Neutron treated parts were subjected to a neutron flux of \(1 \times 10^{14}\) neutrons (fast)/cm .

By treating wafers with neutron fluxes on the order of \(10^{14} / \mathrm{cm}^{2}\), this enhanced circuit performance is obtained without sacrificing parametric performance. This is illustrated in Figures 10 and 11, which plot supply drain and propagation delay, respectively, versus neutron flux and show no significant degradation at the \(10^{14} / \mathrm{cm}^{2}\) level.


DEVICE USED: MM54C200D/RH
(256-8IT RAM)
FIGURE 10: DEVICE QUIESCENT SUPPLY CURRENT VS. NEUTRON FLUX


DEVICE USED: MM54C200D/RH
(256-BIT RAM)
FIGURE 11: PROPAGATION DELAY VS. NEUTRON FLUX

Another very successful method that has been used to reduce susceptibility to dose rate induced latch-up has been to use low resistivity substrate material with a high resistivity epitaxial layer. This structure introduces a low impedance shunt across \(\mathrm{R}_{\mathrm{N}}\) in Figure 9, and hence prevents latch-up. Using this technique, devices can be supplied which do not latch-up even when exposed to dose rates of \(10^{12} \mathrm{rads} / \mathrm{sec}\).

\section*{Two: DATA-UPSET}

This effect results in the loss of stored data in a circuit after being subjected to burst radiation. It is typically of most concern in circuits such as memories and shift registers, where stored data bits are not directly coupled to circuit inputs. The problem is again caused by electron hole pair generation during ionizing burst radiation exposure. The resulting photo currents can cause a current flow across a normally reversebiased PN junction. This current flow can upset the logic level stored at a node associated with the PN junction.

Table \(V\) shows the effect that neutron treatment of an MM54C200D/RH 256 -bit static RAM has on the dose rate at which upset occurs. The effect of neutron fluxes on data upset is not nearly as dramatic as it is in the case of latch-up. Although neutron fluxes in excess of \(10^{15} / \mathrm{cm}^{2}\) cause significant alterations in semiconductor material properties and circuit electrical parameters, Figures 10 and 11 indicate that the circuits tested would still meet data sheet requirements after irradiation in excess of \(2 \times 10^{15} / \mathrm{cm}^{2}\). At this level the tolerance to data upset exhibits about a

TABLE V. DATA UPSET PERFORMANCE
\begin{tabular}{|c|c|c|c|}
\hline \multirow[b]{2}{*}{NEUTRON FLUX (N.FAST/Cm \({ }^{6}\) )} & \multicolumn{2}{|l|}{DOSE RATE NEEDED TO INDUCE DATA UPSET} & \multirow[b]{2}{*}{UNITS} \\
\hline & \[
\begin{gathered}
\text { CD4006D } \\
\text { 18.BIT SHIFT REGISTER } \\
V_{D D}=10 \mathrm{~V} \\
\hline
\end{gathered}
\] & MM54C200D (MEMORY ENABLED) 256. BIT RAM, \(V_{D D}=5 \mathrm{~V}\) & \\
\hline 0 (control) & \(4.7 \times 10^{8}\) & \(1.76 \times 10^{8}\) & Rads (Si)/sec \\
\hline \(1 \times 10^{14}\) & \(4.7 \times 10^{8}\) & \(2.00 \times 10^{8}\) & Rads (Si)/sec \\
\hline \(1 \times 10^{15}\) & - & \(5.00 \times 10^{8}\) & Rads (Si)/sec \\
\hline \(1 \times 10^{16}\) & - & \(1.17 \times 10^{9}\) & Rads (Si)/sec \\
\hline
\end{tabular}
threshold improvement over untreated devices. Almost an entire order of magnitude improvements in data upset tolerance can be obtained with treatment at \(10^{16} / \mathrm{cm}^{2}\) if the user can tolerate the degraded propagation delay and increased supply current drain occurring at this level.

\section*{Rad Hard CMOS Reliability}

Radiation hardness, however, is of no value to the system user if it is accomplished at the sacrifice of device reliability. To confirm device reliability, each of 476 units from five lots were subjected to 2.016 hours of burn-in at \(125^{\circ} \mathrm{C}\). The total device hours were 804,384, which represents a projected \(0.11 \% / 1000\) hours failure rate at a \(60 \%\) confidence level. This falls well within the reliability requirements of even the most stringent programs.

In addition to this initial sampling, 100\% burn-in screening, as well as operating life testing, has been performed on many lots that have been produced for various customers. The results of this additional testing have continued to demonstrate that rad hard devices are reliable. 10,000 hour life tests are currently underway to further establish long-term reliability. The results of this testing and further testing across our entire rad hard product line will be added to the existing data as they become available.

\section*{Radiation Hardened Linear Devices}

Although most bipolar logic devices tend to be inherently hard when exposed to total-dose gamma radiation, many bipolar linear devices will begin to degrade when exposed to relatively low levels of such radiation. The causes are similar to those seen in MOS radiation exposurerelated failures. Linear devices are more susceptible to low current \(\beta\) degradation than most bipolar technologies. A major cause of of low
current \(\beta\) degradation is surface leakage across the emitter-base junction. This surface leakage, like MOS characteristics, is related to the oxide and interface charges which are induced by high levels of radiation.

The solution to linear radiation problems, however, is quite different from what we have described above for CMOS devices. Total modification of the fabrication process is needed in order to achieve megarad hardness on linear devices. We have developed megarad versions of the LM108A and LM101A. We have extensive research and development currently underway in this area, for we feel that a broad line of rad hard linear devices is essential if sjystems designers are to achieve total systems hardness.

\section*{Ordering Information}

National Semiconductor's Radiation Hardened CMOS devices are available in three different levels of hardness, one of which is sure to satisfy the needs of your program. The levels available are \(1 \times 10^{5}\) rads ( Si ), \(1 \times 10^{6}\) rads ( Si ), and \(1 \times 10^{7}\) rads ( Si ), with post-radiation test limits as defined in Table II-A, II-B, or II-C of this brochure (as applicable). Each of these can be obtained in either a bottom-brazed flatpack or in a sidebrazed dual-in-line package, both of which have solder-sealed lids. In addition, these devices may be obtained with either Class S or Class B screening.* National Semiconductor's 883B/ RETS and 883S/RETS microcircuits (which are described in more detail in other brochures) are fully compliant with the \(100 \%\) screening requirements of Method 5004 and MIL-STD- 883 for the applicable screening level and have met the applicable quality conformance requirements of Method 5005 of MIL-STD-883.

\footnotetext{
*National Semiconductor has qualified a number of Radiation Hardened devices in accordance with MIL-M-38510, and
}

Ordering is quite simple. Parts may be ordered using one of the following part number structures (as applicable).

CD4093BMW/RH6S


In addition, we are willing to evaluate contractorprepared prints for radiation hardened devices.

\section*{Radiation Susceptibility Testing}

National Semiconductor has also recognized that there is a need on some programs for data relative to the actual hardness level of the product used, even where that product has not been specifically hardened. To address that need, National has developed a radiation susceptibil-

ity test program. The intent of this program is to provide, in advance of actual assembly of product, radiation tolerance data which will allow the user to determine whether those devices meet the radiation limits required by his program. Since the testing need not be done to a specific limit, this program is able to provide specific device data for those programs whose radiation tolerance limits are classified. Details on this program will be provided on request.

\section*{NATIONAL SEMICONDUCTOR'S MEGARAD RADIATION HARDENED PRODUCT LIST}

The following device types were released as of December 1, 1983 by National Semiconductor as radiation hardened products to the \(10^{5}, 10^{6}, 10^{7}\) rads ( Si ) levels. These parts will be processed to National's 883S/RETS \({ }^{T M}\) or 883B/RETS flow in the bottom-brazed flat ("F"), side-brazed dual-in-line ("D"), or ceramic ("J") and ("W") package configurations. This list supersedes and replaces all previously published lists.
\begin{tabular}{|lcl|}
\hline \multicolumn{3}{|c|}{ IN DEVELOPMENT } \\
\hline CD4006B MSI & MM54C08 SSI & MM54C30 SSI \\
CD4030B MSI & MM54C10 SSI & MM54C32 SSI \\
MM54C00 SSI & MM54C20 SSI & MM54C221 MSI \\
MM54C02 SSI & & \\
\hline
\end{tabular}
\begin{tabular}{|c|c|c|c|c|c|c|}
\hline \multicolumn{7}{|c|}{RAD HARD CMOS} \\
\hline DEVICE & SERIES & DEVICE & SERIES & DEVICE & SERIES & DEVICE \\
\hline CD4000 MSI & A & CD4030 SSI & A & CD4082 SSI & B & MM54C89 MSI \\
\hline CD4001 SSI & \(A / B\) & CD4031 MSI & A/B & CD4093 SSI & B & MM54C160 MSI \\
\hline CD4002 SSI & A/B & CD4034 MSI & B & CD4094 MSI & B & MM54C161 MSI \\
\hline CD4006 MSI & A & CD4035 MSI & A/B & CD4099 MSI & B & MM54C162 MSI \\
\hline CD4007 SSI & A/UB & CD4040 MSI & A/B & CD40106 SSI & B & MM54C163 MSI \\
\hline CD4008 MSI & A/B & CD4041 SSI & A & CD40160 MSI & B & MM54C173 MSI \\
\hline CD4009 SSI & A & CD4042 MSI & A/B & CD40161 MSI & B & MM54C174 MSI \\
\hline CD4010 SSI & A & CD4043 MSI & A/B & CD40162 MSI & B & MM54C175 MSI \\
\hline CD4011 SSI & A/B & CD4044 MSI & A/B & CD40163 MSI & B & MM54C192 MSI \\
\hline CD4012 SSI & A/B & CD4046 MSI & B & CD40174 MSI & B & MM54C193 MSI \\
\hline CD4013 MSI & A/B & CD4047 MSI & B & CD40192 MSI & B & MM54C200 LSI \\
\hline CD4014 MSI & A/B & CD4048 SSI & A/B & CD40193 MSI & B & MM54C240 MSI \\
\hline CD4015 MSI & A/B & CD4049 SSI & A/UB & CD4510 MSI & B & MM54C244 MSI \\
\hline CD4016 MSI & A/B & CD4050 SSI & A/B & CD4512 MSI & B & MM54C374 MSI \\
\hline CD4017 MSI & A/B & CD4051 MSI & A/B & CD4514 MSI & B & MM54C901 SSI \\
\hline CD4018 MSI & A/B & CD4052 MSI & A/B & CD4516 MSI & B & MM54C902 SSI \\
\hline CD4019 SSI & A/B & CD4053 MSI & A/B & CD4518 MSI & B & MM54C903 SSI \\
\hline CD4020 MSI & A/B & CD4066 SSI & A/B & CD4520 MSI & B & MM54C904 SSI \\
\hline CD4021 MSI & A/B & CD4069 SSI & A/UB & CD4528 MSI & B & MM54C905 MSI \\
\hline CD4022 MSI & A/B & CD4070 SSI & B & CD4538B MSI & B & MM54C906 SSI \\
\hline CD4023 SSI & A/B & CD4071 SSI & B & CD4584 SSI & B & MM54C907 SSI \\
\hline CD4024 MSI & A/B & CD4072 SSI & B & CD4724 MSI & & MM54C914 MSI \\
\hline CD4025 SSI & A/B & CD4073 SSI & B & MM54C04 SSI & & MM54C941 MSI \\
\hline CD4027 MSI & A/B & CD4075 SSI & B & MM54C14 SSI & & MM70C95 SSI \\
\hline CD4028 MSI & A/B & CD4076 MSI & B & MM54C42 MSI & & MM70C96 MSI \\
\hline CD4029 MSI & A/B & CD4081 SSI & B & MM54C85 MSI & & MM70C97 SSI \\
\hline & & & & MM54C86 SSI & & MM70C98 MSI \\
\hline & & & & CD4515 MSI & & MM78C29 MSI \\
\hline & & & & & & MM78C30 MSI \\
\hline
\end{tabular}

For additional information regarding these or National's upcoming radiation hardened products, please contact Kirk Lemon, Military/Aerospace Marketing Manager, at (408) 721-5999 - Mailstop D3684.

Section 16
Physical Dimensions


NS Package D18A
18-Lead Hermetic DIP (D)


NS Package D20A
20-Lead Hermetic DIP (D)


NS Package D24C 24-Lead Hermetic DIP (D)




EOO (REVC)

NS Package E01
124-Lead Ceramic Chip Carrier


NS Package E84B 84-Lead Chip Carrier (Type B)


NS Package ED44A 44-Pin Hermetic Leadless Package


NS Package ED68B 68-Lead Chip Carrier (Type B)


NS Package J08A 8-Lead CERDIP (J)


NS Package J14A 14-Lead CERDIP (J)


NS Package J16A 16-Lead CERDIP (J)


NS Package J20A 20-Lead CERDIP (J)



NS Package J24A-Q 24-Lead EPROM CERDIP (JQ) Small Window


NS Package J24F
24-Lead CERDIP (J) 0.300 Centers



NS Package N16A 16-Lead Molded DIP (N)


NS Package N16E 16-Lead Molded DIP (N)


NS Package N18A 18-Lead Molded DIP (N)
Physical Dimensions


NS Package N20A 20-Lead Moided DIP (N)


NS Package N22A 22.Lead Molded DIP (N)


NS Package N24A

\section*{24-Lead Molded DIP (N)}


NS Package N24C
24-Lead Skinny DIP (SD) Molded DIP (N)
0.300 Centers


NS Package N40A 40-Lead Molded DIP (N)


NS Package N48A 48-Lead Molded DIP (N)


NS Package U68B
68-Pin Hermetic Grid Array Package
Ceramic Cavity Up



NS Package U124
124-Pin Hermetic Grid Array Package



NS Package V28 28-Lead Plastic Chip Carrier


NS Package V44
44-Lead Plastic Chip Carrier \({ }^{\text {' }}\)


NS Package V68
68-Lead Plastic Chip Carrier

National Semiconductor Corporation
2900 Semiconductor Drive
Santa Clara, California 95051
Tel: 1408 721-5000
TWX: : \(910,339-9240\)
Electronica NSC de Mexico SA
Juventino Rosas No. 118-2
Col Guadalupe Inn
Mexico, 01020 D.F. Mexico
Tel: 1905 ) 524-9402/524-9996/524-9757

\section*{National Semiconductores}

Do Brasil Lida.
Avda Brigadeiro Faria Lima 830
8 Andar
01452 Sao Paulo, Brasil
Telex: 1121008 CABINE SAO PAULO 113193 INSBR BR

National Semiconductor GmbH
Furstenriederstrasse Nr. 5
D-8000 Munchen 21
West Germany
Tel: : 089) 560120
Telex: 522772
National Semiconductor (UK) Ltd.
301 Harpur Centre
Horne Lane
Bedford MK40 1TR
United Kingdom
Tel: 0234-47147
Telex: 826209
National Semiconductor Benelux
Ave Charles Quint 545
B-1080 Bruxelles
Belgium
Tel: 02
Telex: 61007
National Semiconductor (UK) Ltd.
1. Bianco Lunos Alle

DK-1868 Copenhagen V
Denmark
Tel: 01,213211
Telex: 15179

\section*{National Semiconductor}

Expansion 10000
28, Rue de la Redoute
F-92 260 Fontenay-aux-Roses
France
Tel: 01, 660-8140
Telex: 250956
National Semiconductor S.p.A.
Via Solferino 19
20121 Milano
Italy
Tel: 02 -345-2046/7/8/9
Telex: 332835
National Semiconductor AB
Box 2016
Stensatravagen 4/11 TR
S-12702 Skarholmen
Sweden
Tel: 08 , 970190
Telex: 10731
National Semiconductor
Calle Nunez Morgado 9
Esc. Dcha. 1-A
E-Madrid 16
Spain
Tel: :01, 733-2954/733-2958
Telex: 46133
National Semiconductor Switzerland
Alte Winterthurerstrasse 53
Postfach 567
\(\mathrm{CH}-8304\) Wallisellen-Zurich
Tel: 01, 830-2727
Telex: 59000
National Semiconductor
Pasilanraitio 6C
SF-00240 Helsinki 24
Finland
Tel: 90, 140344
Telex: 124854

\section*{NS Japan K.K.}

POB4152 Shinjuku Center Building
1-25-1 Nishishinjuku. Shinjuku-ku
Tokyo 160, Japan
Tel: 03 : 349-0811
TWX: 232-2015 NSCJ-J
National Semiconductor (Hong Kong) Ltd.
1st Floor
Cheung Kong Electronic Building
4 Hing Yip Street
Kwun Tong
Kowloon, Hong Kong
Tel: 3-899235
Telex: 43866 NSEHK HX
Cable: NATSEMI HX
National Semiconductor (Australia) PTY, Ltd.
Cnr. Stud Rd. \& Mtn. Highway
Bayswater, Victoria 3153
Australia
Tel: 103: 729-6333
Telex: AA32096
National Semiconductor (PTE), Ltd.
10th Floor
Pub Building. Devonshire Wing
Somerset Road
Singapore 0923
Tel: 652700047
Telex: NAT SEMI RS 21402
National Semiconductor (Far East) Ltd.
Taiwan Branch
P.O. Box 68-332 Taipei

3rd. Fir. Apollo Bldg., No. 218-7
Chung Hsiao E. Rd., Sec. 4
Taipei. Taiwan R.O.C.
Tel: 7310393-4, 7310465-6
Telex: 22837 NSTW
Cable: NSTW TAIPEI
National Semiconductor (HK) Ltd.
Korea Liaison Olfice
6th Floor, Kunwon Bidg.
No. 2. 1-GA Mookjung-Dong
Choong-Ku. Seoul
C.P.O. Box 7941 Seoul

Tel: 267-9473
Telex: K24942```


[^0]:    - $\overline{\mathrm{G} 2}=\mathrm{G} 2 \mathrm{~A}+\mathrm{G} 2 \mathrm{~B}$
    $H=$ high level, $L=$ low level, $X=$ don't care

[^1]:    $H=$ High Logic Level, L = Low Logic Level, X = Irrelevant

[^2]:    $H=$ High Level, $L=$ Low Level, $X=$ Irrelevant

[^3]:    *Each bit is shifted to the next more significant position.

[^4]:    $\mathrm{H}=$ high level (steady state)
    $\mathrm{L}=$ low level (steady state)
    $X=$ irrelevant (any input, including transitions)
    $Z=$ high-impedance state (off state)
    $\uparrow=$ transition from low to high level
    D0...D7 = the level steady-state inputs at inputs D0 through D7, respectively, at the time of the low-to-high clock transition in the case of 'HC356
    $D 0_{n} \ldots D 7_{n}=$ the level of steady state inputs at inputs D0 through D7. respectively, before the most recent low-to-high transition of data control or clock.
    $\dagger$ This column shows the input address set-up with $\overline{\mathrm{SC}}$ low.

[^5]:    Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2}+I_{C C} V_{C C}$, and the no load dymamic current consumption, $I_{s}=C_{P D} V_{C C}{ }^{f+1} \mathrm{l}_{\mathrm{Cc}}$.
    Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

[^6]:    $H=$ High Level，L＝Low Lova！
    X＝Don＇t Care
    $\uparrow=$ Transition from low－to－high
    Z $=$ High impedance state
    $\overline{\mathrm{Q}}_{0}=$ The level of the output before steady state input conditicins were establishod

[^7]:    *Before LEAB low-to-high transition
    $\mathrm{H}=$ high voltage level
    $\mathrm{L}=$ low voltage level
    $\mathrm{X}=$ don't care
    $\dagger \mathrm{A}$-to-B data flow shown: B -to-A flow control is the same, except uses $\overline{E B A}, \overline{L E B A}$ and $\overline{O E B A}$

[^8]:    $H=$ high level，$L=$ low level

[^9]:    Note 5: $\mathrm{C}_{\mathrm{PD}}$ determines the no load dynamic power consumption, $\mathrm{P}_{\mathrm{D}}=\mathrm{C}_{\mathrm{PD}} \mathrm{V}_{\mathrm{CC}}{ }^{2}{ }^{\mathrm{f}}+\mathrm{lcC} \mathrm{v}_{\mathrm{CC}}$, and the no load dynamic current consumption, $\mathrm{I}_{\mathrm{s}}=\mathrm{C}_{\mathrm{PD}} \mathrm{VCC}_{\mathrm{Cl}}{ }^{\mathrm{I}} \mathrm{ICC}$.
    Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

[^10]:    $H=$ High Level, L $==$ Low Level $X=$ Don't Care
    $\uparrow=$ Transition from low-to-high
    $Z=$ High impedance state
    $Q_{0}=$ The level of the output before steady state input conditions were established

[^11]:    Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+l_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
    Note 6: Refer to back of this section for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

[^12]:    $H=$ High Level $L=$ Low Level $X=$ Irrelevant $\uparrow=$ low-to-high level transition
    The data output functions i.e., data at the bus pins may be enabled or disabled by various signals at the $\mathbb{G}$ and DIR inputs. Data input functions are always enabled.
    The data output functions i.e., data at the bus pins will be stored on every low-to-high transition on the clock inputs.

[^13]:    TL/F/5350-17

[^14]:    nem
    

[^15]:    - $\overline{G 2}=\overline{G 2 A}+\overline{G 2 B}$
    $\mathrm{H}=$ high level $\mathrm{L}=$ low level $\mathrm{X}=$ dont't care

[^16]:    H＝high level
    $\mathrm{L}=$ low level
    I＝transition from low－to－high
    $X=$ don＇t care

[^17]:    *Before $\overline{\text { LEAB }}$ low-to-high transition
    $H=$ high voltage level
    $\mathrm{L}=$ low voltage level
    $\mathrm{X}=$ don't care
    †A-to-B data flow shown: B-to-A flow control is the same, except uses $\overline{\mathrm{EBA}}, \overline{\mathrm{LEBA}}$ and $\overline{\mathrm{OEBA}}$

[^18]:    $H=$ high level, $L=$ low level
    $Q_{0}=$ level of output before steady-state input conditions were established

[^19]:    $H=$ high level, $L=$ low level, $X=$ irrelevant

[^20]:    **Intermittent numbers represent settling time in hundred-picoseconds that occur between time cycles.

[^21]:    $(-)$ indlcates unused bits

[^22]:    - $v_{C C}=v^{+}-v^{-}$

[^23]:    *TP3320 or TP3321 only. 75 Bauds and 450 Hz are selected when $\overline{\text { ATE }}$ is low (GND). 150 Bauds and 490 Hz are selected when $\overline{\text { ATE is high (VCC) }}$

[^24]:    -Display Output = VMS Group + VLS Group

[^25]:    ＊ $\mathrm{V}_{\mathbb{N}}(-)=0.15 \mathrm{~V}_{\mathrm{CC}}$
    $15 \%$ of $V_{C C} \leq V_{X D R} \leq 85 \%$ of $V_{C C}$

[^26]:    - Uses one more wire than load cell itself
    - Two mini-DIPs could be mounted inside load cell for digital output transducer
    - Electronic offset and gain trims relax mechanical specs for gauge factor and offset
    - Low level cell output is converted immediately for high noise immunity

[^27]:    Features

    - Linearity specified with zero and full-scale adjust only
    - Non-linearity guaranteed over temperature
    - Integrated thin film on CMOS structure
    - 10-bit or 12-bit resolution
    - Low power dissipation 10 mW @15V typ
    - Accepts variable or fixed reference $-25 \mathrm{~V} \leq \mathrm{V}_{\text {REF }} \leq 25 \mathrm{~V}$
    - 4-quadrant multiplying capability
    - Interfaces directly with DTL, TTL and CMOS
    - Fast settling time-500 ns typ
    - Low feedthrough error- $1 / 2$ LSB @ 100 kHz typ

[^28]:    Note. Devices may be ordered by either part number.

[^29]:    * $0.1 \%$ matching

[^30]:    - COPS $^{\top M}$ or microprocessor displays
    - Industrial control indicator

    ■ Digital clock, thermometer, counter, voltmeter

    - Instrumentation readouts

    ■ Remote displays

[^31]:    - COPS $^{\text {TM }}$ or microprocessor displays
    - Industrial control indicator
    - Digital clock, thermometer, counter, voltmeter
    - Inştrumentation readouts
    - Remote displays

[^32]:    *See data sheet, pg. 13-11, in Section 13 of this databook.

[^33]:    * $\overline{\mathrm{CS}}$ state is user selectable. Table shown with jumper E7 to E8 and E4 to E5 installed.

[^34]:    Note 1: IN on A0-A10 depends on user selected ROM or RAM.

[^35]:    $E 5=\overline{\mathrm{INH}}=$ logic " 0 " when jumper is installed ( $\bullet$ )
    $\mathrm{E} 6=4 \mathrm{k}$ block select $=$ logic " 0 " when jumper is installed ( $\bullet$ ) otherwise 8 k block E7 $=\overline{\text { WAIT }}$ when jumper is installed $(\bullet)$ adds one wait state during opcode fetch only. $\mathrm{E} 8=\mathrm{U} 2$ is ROM when jumper is installed.
    $\mathrm{E} 9=\mathrm{U} 2$ is RAM when jumper is installed.

[^36]:    * $\mathrm{S} 0, \mathrm{~S} 1$ during $\overline{\mathrm{BREQ}}$ will indicate same machine cycle as during cycle when $\overline{\mathrm{BREQ}}$ was accepted.

[^37]:    * This is the only machine cycle that does not have an $\overline{R D}, \overline{W R}$, or $\overline{I N T A}$ strobe but will accept a wait strobe.

