# DATA <br> ACQUISITION HANDBOOK 

NATIONAL SEMICONDUCTOR



## DATA ACQUISITION HANDBOOK

## Selection Guides

Analog-to-Digital Converters
Digital-to-Analog Converters
Data Acquisition Systems
Digital Voltmeters
Voltage References
Analog Switches/Multiplexers
Sample and Hold
Amplifiers
Resistor Arrays
Active Filters
Successive Approximation Registers
Functional Blocks
Application Notes

## Physical Dimensions

## Introduction

It's a rapidly changing world - and a moment's reflection reminds us that, principally, it is electronics that is causing the changes in our world. Electronic systems are changing too, from all-analog and alldigital types, to a world where analog and digital disciplines co-exist to make inexpensive but powerful systems and products that impact even our daily lives. This Handbook is dedicated to the engineers who design the data acquisition and control systems that will play a major role in shaping and improving the future.


National Semiconductor brings to the marketplace a unique combination of qualifications to supply the sophisticated components required by Data Acquisition and Control systems - high technology devices, mass produced by one of the world's largest semiconductor companies. We have committed to design and source all the building blocks required from transducer to processor - this handbook is evidence of our total systems approach. The products detailed in this book include those devices in the direct analog signal path before (and after) the digital processor; devices are fabricated using many technologies including BI-FETTM, linear bipolar, CMOS, CMOS with trimmed thin film, $1^{2} \mathrm{~L}$, laser trimmed thick and thin film hybrid and other state-of-the-art processes. Microprocessor, Linear, Discrete, and other functions are covered by their respective databooks and are not duplicated herein.

Reliability - National manufactures components to exacting quality and reliability standards. Most of the devices included offer extended temperature range performance versions and are built to conform with the requirements of MIL-M-38510 and can be ordered with extra reliability screening including MIL-STD-883 Level A and B processing. National's $\mathrm{A}+$ and $\mathrm{B}+$ industrial reliability programs can be specified for standard and industrial temperature range devices. Consult your representative for processing details and availability of these cost-effective programs.

Sales and Technical Assistance - All National devices are available through our extensive network of local distributors. Technical assistance in selecting and applying devices may be obtained by contacting the nearest National representative or sales office or by contacting the factory.

## Converter Products Part Numbering System



Future Products - This handbook contains only devices in production as of July, 1978. As this book goes to press, development continues on many advanced Data Acquisition/Conversion products - contact your distributor or representative for information concerning new product introductions.

## Table of Contents

Edge Index by Product Family ..... 1
Introduction ..... 3
Data Acquisition System Block Diagram ..... 3
Converter Products Part Numbering System ..... 3
Alpha-Numerical Index ..... 8
Section 1-Selection Guides
D/A Converter Selection Guide ..... 1-1
A/D Converter/DVM Selection Guide ..... 1-2
Voltage Reference Selection Guide ..... 1-3
Analog Switches/Multiplexers Selection Guide ..... 1-5
Voltage Regulator Selection Guide ..... 1-6
BI-FET ${ }^{\text {TM }} / \mathrm{BI}-$ FET $I^{\text {TM }}$ Op Amp Selection Guide ..... 1-10
Pressure Transducer Selection Guide ..... 1-12
Section 2-Analog-to-Digital Converters ${ }^{\dagger}$
ADB1200 (MM5863) 12-Bit Binary A/D Building Block ..... 2-1
ADC0800 (MM4357B/MM5357B) 8-Bit A/D Converter ..... 2-8
ADC0808, ADC0809 Single Chip Data Acquisition System ..... 2-19
ADC0816, ADC0817 Single Chip Data Acquisition System ..... 2-29
ADC1210, ADC1211 12-Bit CMOS A/D Converters ..... 2-39
ADC3511 3 1/2-Digit Microprocessor Compatible A/D Converter ..... 2-49
ADC3711 3 3/4-Digit Microprocessor Compatible A/D Converter ..... 2-49
LF13300 Integrating A/D Analog Building Block ..... 2-57
LM131A/LM131, LM231A/LM231, LM331A/LM331 Precision Voltage-to-Frequency Converters ..... 2-78
TP3000 CODEC System (TP3001 $\mu$-Law, TP3002 A-Law) ..... 2-89
${ }^{\dagger}$ For additional information, see National Semiconductor's Linear Databook.
Section 3-Digital-to-Analog Converters ${ }^{\dagger}$
AD7520 10-Bit Binary Multiplying D/A Converter ..... 3-1
AD7521 12-Bit Binary Multiplying D/A Converter ..... 3-1
DAC0800 (LMDAC08) 8-Bit Digital-to-Analog Converter ..... 3-3
DAC0808, DAC0807, DAC0806 8-Bit D/A Converters ..... 3-11
DAC1020 10-Bit Binary Multiplying D/A Converter ..... 3-18
DAC1220 12-Bit Binary Multiplying D/A Converter ..... 3-18
DAC1200/DAC1201 12-Bit (Binary) Digital-to-Analog Converters ..... 3-28
DAC1202/DAC1203 3-Digit (BCD) Digital-to-Analog Converters ..... 3-28
DAC1280, DAC1285 12-Bit (Binary) Digital-to-Analog Converters ..... 3-35
DAC1286, DAC1287 3-Digit (BCD) Digital-to-Analog Converters ..... 3-35
LM1508/LM1408 8-Bit D/A Converter ..... 3-43
${ }^{\dagger}$ For additional information, see National Semiconductor's Linear Databook.
Section 4-Data Acquisition Systems
ADS1216HC 16-Channel, 12-Bit Data Acquisition System with Memory ..... 4-1

## Table of Contents (Continued)

## Section 5-Digital Voltmeters

ADB4511 4 1/2-Digit Digital Panel Meter Controller ..... 5-1
ADD3501 3 1/2-Digit DVM with Multiplexed 7-Segment Output. ..... 5-7
ADD3701 3 3/4-Digit DVM with Multiplexed 7-Segment Output. ..... 5-16
LF13300 Integrating A/D Analog Building Block ..... 2-57
Section 6-Voltage References ${ }^{\dagger}$
LH0070 Series Precision BCD Buffered Reference ..... 6-1
LH0071 Series Precision Binary Buffered Reference, ..... 6-1
LM103 Reference Diode ..... 6-5
LM113/LM313 Reference Diode. ..... 6-8
LM129, LM329 Precision Reference ..... 6-11
LM134/LM234/LM334 3-Terminal Adjustable Current Sources ..... 6-16
LM136/LM236/LM336 2.5V Reference Diode ..... 6-24
LM199/LM299/LM399 Precision Reference ..... 6-30
LM199A/LM299A/LM399A Precision Reference ..... 6-36
LM3999 Precision Reference. ..... 6-39
${ }^{\dagger}$ For additional information, see National Semiconductor's Linear Databook.
Section 7-Analog Switches/Multiplexers ${ }^{\dagger}$
AH0014/AH0014C DPDT TTL/DTL Compatible MOS Analog Switches ..... 7-1
AH0015/AH0015C Quad SPST TTL/DTL Compatible MOS Analog Switches ..... 7-1
AH0019/AH0019C Dual DPST TTL/DTL Compatible MOS Analog Switches ..... 7-1
AH0120/AH0130/AH0140/AH0150/AH0160 Series Analog Switches. ..... $7-4$
AH2114/AH2114C DPST Analog Switch ..... 7-11
AM181/AM281, AM182/AM282 Dual Driver with SPST Switches ..... 7-13
AM184/AM284, AM185/AM̄285 Dual Driver with DPST Switches ..... 7-13
AM187/AM287, AM188/AM288 Single Driver with SPDT Switches. ..... 7-13
AM190/AM290, AM191/AM291 Dual Driver with SPDT Switches. ..... 7-13
AM2009/AM2009C, MM4504/MM5504 6-Channel MOS Multiplex Switches ..... 7-22
AM3705/AM3705C 8-Channel MOS Analog Multiplexer ..... 7-24
AM9709, AM97C09, AH5009 Series Monolithic Analog Current Switches ..... 7-27
CD4016M/CD4016C Quad Bilateral Switch ..... 7-37
CD4051BM/CD4051BC Single 8-Channel Analog Multiplexer/Demultiplexer, ..... 7-41
CD4052BM/CD4052BC Dual 4-Channel Analog Multiplexer/Demultiplexer. ..... 7-41
CD4053BM/CD4053BC Triple 2-Channel Analog Multiplexer/Demultiplexer ..... 7-41
CD4066BM/CD4066BC Quad Bilateral Switch ..... $7-49$
CD4529BM/CD4529BC Dual 4-Channel or Single 8-Channel Analog Data Selector ..... 7-55
LF11331/LF12331/LF13331 4 Normally Open Switches with Disable ..... 7-61
LF11332/LF12332/LF13332 4 Normally Closed Switches with Disable ..... 7-61
LF11333/LF12333/LF13333 2 Normally Closed Switches and 2 Normally Open Switches with Disable ..... 7-61
LF11201/LF12201/LF13201 4 Normally Closed Switches ..... 7-61
LF11202/LF12202/LF13202 4 Normally Open Switches ..... 7-61
LF11508/LF12508/LF13508 8-Channel Analog Multiplexer ..... 7-71
LF11509/LF12509/LF13509 4-Channel Differential Analog Multiplexer ..... 7-71${ }^{\dagger}$ For additional information, see National Semiconductor's Special Functions Databook and FET Databook.
Section 8-Sample and Hold ${ }^{\dagger}$
LF198/LF298/LF398 Monolithic Sample and Hold Circuits ..... 8-1
LH0023/LH0023C, LH0043/LH0043C Sample and Hold Circuits ..... 8-9
LH0053/LH0053C High Speed Sample and Hold Amplifier ..... 8-17
${ }^{\dagger}$ For additional information, see National Semiconductor's Special Functions Databook.
Table of Contents (Continued)
Section 9-Amplifiers ${ }^{\dagger}$
LF152/LF252/LF352 FET Input Instrumentation Amplifier. ..... 9-1
LF155/LF156/LF157 Series Monolithic JFET Input Operational Amplifier ..... 9-11
LF347 Wide Bandwidth Quad JFET Input Operational Amplifier ..... 9-24
LF351 Wide Bandwidth JFET Input Operational Amplifier ..... 9-32
LF353, LF354 Wide Bandwidth Dual JFET Input Operational Amplifier ..... 9-39
LFT155/LFT156, LFT355/LFT356 Low Offset Monolithic JFET Input Operational Amplifier ..... 9-48
LH0036/LH0036C Instrumentation Amplifier ..... 9-59
LH0037/LH0037C Low Cost Instrumentation Amplifier ..... 9-66
LH0044 Series Precision Low Noise Operational Amplifiers ..... 9-69
LM146/LM246/LM346 Programmable Quad Operational Amplifiers ..... 9-75
$\dagger_{\text {For additional information, see National Semiconductor's Special Functions Databook. }}$
Section 10-Resistor Arrays
RA201 Precision Instrumentation Amplifier Resistor Network. ..... 10-1
Section 11-Active Filters
AF100 Universal Active Filter. ..... 11-1
AF150 Universal Wideband Acitve Filter ..... 11-21
AF151 Dual Universal Active Filter ..... 11-41
Section 12-Successive Approximation Registers
DM2502, DM2503, DM2504 Successive Approximation Registers ..... 12-1
MM54C905/MM74C905 12-Bit Successive Approximation Register ..... 12-6
Section 13-Functional Blocks
LH0091 True rms to DC Converter ..... 13-1
LH0094 Multifunction Converter ..... 13-6
MM74C925, MM74C926, MM74C927, MM74C928 4-Digit Counter with Multiplexed 7-Segment Output Driver. ..... 13-15
NSB5388 3 1/2-Digit 0.5 Inch LED Display ..... 13-19
NSB5918 3 3/4-Digit 0.5 Inch LED Display ..... 13-23
Section 14-Application Notes
AN-156 Specifying A/D and D/A Converters ..... 14-1
AN-159 Data Acquisition System Interface to Computers ..... 14-7
AN-161 IC Voltage Reference has 1.ppm per Degree Drift ..... 14-25
AN-173 IC Zener Eases Reference Design ..... 14-31
AN179 Analog-to-Digital Converter Testing ..... 14-34
AN184 References for A/D Converters ..... $14 \cdot 40$
AN-200 CMOS A/D Converter Chips Easily Interface to 8080A Microprocessor Systems ..... 14-44
AN-202 A Digital Multimeter Using ADD3501 ..... 14-54
Section 15-Physical Dimensions
Package Outlines ..... 15-1

## Alpha-Numerical Index

AD7520 10-Bit Binary Multiplying D/A Converter ..... 3-1
AD7521 12-Bit Binary Multiplying D/A Converter ..... 3-1
ADB1200 (MM5863) 12-Bit Binary A/D Building Block. ..... 2-1
ADB4511 4 1/2-Digit Digital Panel Meter Controller ..... 5-41
ADC0800 (MM4357B/MM5357B) 8-Bit D/A Converter ..... 2-8
ADC0808 Single Chip Data Acquisition System ..... 2-19
ADC0809 Single Chip Data Acquisition System ..... 2-19
ADC0816 Single Chip Data Acquisition System ..... 2-29
ADC0817 Single Chip Data Acquisition System ..... 2-29
ADC1210 12-Bit CMOS A/D Converter ..... 2-39
ADC1211 12-Bit CMOS A/D Converter ..... 2-39
ADC3511 3 1/2-Digit Microprocessor Compatible A/D Converter ..... 2-49
ADC3711 3 3/4-Digit Microprocessor Compatible A/D Converter ..... 2-49
ADD3501 3 1/2-Digit DVM with Multiplexed 7-Segment Output ..... 5-1
ADD3701 3 3/4-Digit DVM with Multiplexed 7-Segment Output ..... 5-10
ADS1216HC 16-Channel, 12-Bit Data Acquisition System with Memory ..... 4-1
AF100 Universal Active Filter ..... 11-1
AF150 Universal Wideband Active Filter ..... 11-21
AF151 Dual Universal Active Filter ..... 11-41
AH0014 DPDT TTL/DTL Compatible MOS Analog Switch ..... 7-1
AH0014C DPDT TTL/DTL Compatible MOS Analog Switch ..... 7-1
AH0015 Quad SPST TTL/DTL Compatible MOS Analog Switch ..... 7-1
AH0015C Quad SPST TTL/DTL Compatible MOS Analog Switch ..... 7-1
AH0019 Dual DPST TTL/DTL Compatible MOS Analog Switch ..... 7-1
AH0019C Dual SPST TTL/DTL Compatible MOS Analog Switch ..... 7-1
AH0120 Series Analog Switches ..... 7-4
AH0130 Series Analog Switches ..... 7-4
AH0140 Series Analog Switches ..... 7-4
AH0150 Series Analog Switches ..... 7-4
AH0160 Series Analog Switches ..... 7-4
AH2114 DPST Analog Switch. ..... 7-11
AH2114C DPST Analog Switch ..... 7-11
AH5009 Series Monolithic Analog Current Switches. ..... 7-27
AM181 Dual Driver with SPST Switches ..... 7-13
AM182 Dual Driver with SPST Switches ..... 7-13
AM184 Dual Driver with DPST Switches ..... 7-13
AM185 Dual Driver with DPST Switches ..... 7-13
AM187 Single Driver with SPDT Switches ..... 7-13
AM188 Single Driver with SPDT Switches ..... 7-13
AM190 Dual Driver with SPDT Switches ..... 7-13
AM191 Dual Driver with SPDT Switches ..... 7-13
AM281 Dual Driver with SPST Switches ..... 7-13
AM282 Dual Driver with SPST Switches ..... 7-13
AM284 Dual Driver with DPST Switches ..... 7-13
AM285 Dual Driver with DPST Switches ..... 7-13
AM287 Single Driver with SPDT Switches ..... 7-13
AM288 Single Driver with SPDT Switches ..... 7-13
AM290 Dual Driver with SPDT Swithes ..... 7-13
AM291 Dual Driver with SPDT Switches ..... 7-13
AM2009 6-Channel MOS Multiplex Switch. ..... 7-22
AM2009C 6-Channel MOS Multiplex Switch. ..... 7-22
AM3705 8-Channel MOS Analog Multiplexer ..... 7-24
AM3705C 8-Channel MOS Analog Multiplexer ..... 7-24
AM9709 Series Monolithic Analog Current Switches ..... 7-27
AM97C09 Series Monolithic Analog Current Switches ..... 7-27

## Alpha-Numerical Index (Continued)

AN-156 Specifying A/D and D/A Converters ..... 14-1
AN-159 Data Acquisition System Interface to Computers ..... 14-7
AN-161 IC Voltage Reference has 1 ppm per Degree Drift ..... $14-25$
AN-173 IC Zener Eases Reference Design ..... 14-31
AN-179 Analog-to-Digital Converter Testing ..... $14-34$
AN-184 References for A/D Converters ..... $14-40$
AN-200 CMOS A/D Converter Chips Easily Interface to 8080A Microprocessor Systems ..... 14-44
AN-202 A Digital Multimeter Using ADD3501 ..... $14-54$
CD4016C Quad Bilateral Switch ..... 7.37
CD4016M Quad Bilateral Switch ..... 7.37
CD4051BC Single 8-Channel Analog Multiplexer/Demultiplexer ..... 7-41
CD4051BM Single 8-Channel Analog Multiplexer/Demultiplexer ..... 7-41
CD4052BC Dual 4-Channel Analog Multiplexer/Demultiplexer ..... 7-41
CD4052BM Dual 4-Channel Analog Multiplexer/Demultiplexer ..... 7-41
CD4053BC Triple 2-Channel Analog Multiplexer/Demultiplexer ..... 7-41
CD4053BM Triple 2-Channel Analog Multiplexer/Demultiplexer ..... $7-41$
CD4066BC Quad Bilateral Switch ..... 7-49
CD4066BM Quad Bilateral Switch ..... 7-49
CD4529BC Dual 4-Channel or Single 8-Channel Analog Data Selector ..... 7-55
CD4529BM Dual 4-Channel or Single 8-Channel: Analog Data Selector ..... 7-55
DAC0800 (LMDAC08) 8-Bit Digital-to-Analog Converter ..... 3-3
DAC0806 8-Bit D/A Converter ..... 3-11
DAC0807 8-Bit D/A Converter ..... 3-11
DAC0808 8-Bit D/A Converter ..... 3-11
DAC1020 10-Bit Binary Multiplying D/A Converter ..... 3-18
DAC1200 12-Bit (Binary) Digital-to-Analog Converter ..... 3-28
DAC1201 12-Bit (Binary) Digital-to-Analog Converter ..... 3-28
DAC1202 3-Digit (BCD) Digital-to-Analog Converter ..... 3-28
DAC1203 3-Digit (BCD) Digital-to-Analog Converter ..... 3-28
DAC1220 12-Bit Binary Multiplying D/A Converter ..... 3-18
DAC1280 12-Bit (Binary) Digital-to-Analog Converter ..... $3-35$
DAC1285 12-Bit (Binary) Digital-to-Analog Converter ..... 3-35
DAC1286 3-Digit (BCD) Digital-to-Analog Converter ..... 3-35
DAC1287 3-Digit (BCD) Digital-to-Analog Converter ..... 3.35
DM2502 Successive Approximation Register ..... 12-1
DM2503 Successive Approximation Register ..... 12-1
DM2504 Successive Approximation Register ..... 12-1
LF152 FET Input Instrumentation Amplifier ..... 9-1
LF155 Series Monolithic JFET Input Operational Amplifier ..... 9-11
LF156 Series Monolithic JFET Input Operational Amplifier ..... 9-11
LF157 Series Monolithic JFET Input Operational Amplifier ..... 9-11
LF198 Monolithic Sample and Hold Circuits ..... 8-1
LF252 FET Input Instrumentation Amplifier ..... 9-1
LF298 Monolithic Sample and Hold Circuits ..... 8-1
LF347 Wide Bandwidth Quad JFET Input Operational Amplifier ..... 9-24
LF351 Wide Bandwidth JFET Input Operational Amplifier ..... 9-32
LF352 FET Input Instrumentation Amplifier ..... 9-1
LF353 Wide Bandwidth Dual JFET Input Operational Amplifier ..... 9-39
LF354 Wide Bandwidth Dual JFET Input Operational Amplifier ..... 9-39
LF398 Monolithic Sample and Hold Circuits ..... 8-1
LF1.1201 4 Normally Closed Switches ..... 7-61
LF11202 4 Normally Open Switches ..... 7-61
LF11331 4 Normally Open Switches with Disable ..... 7-61
LF11332 4 Normally Closed Switches with Disable ..... 7-61
LF11333 2 Normally Closed Switches and 2 Normally Open Switches with Disable. ..... 7-61
Alpha-Numerical Index (Continued)
LF11508 8-Channel Analog Multiplexer ..... 7-71
LF11509 4-Channel Differential Analog Multiplexer ..... 7-71
LF12201 4 Normally Closed Switches ..... 7.61
LF12202 4 Normally Open Switches ..... $7-61$
LF1.2331 4 Normally Open Switches with Disable ..... 7-61
LF12332 4 Normally Closed Switches with Disable ..... 7-61
LF12333 2 Normally Closed Switches and 2 Normally Open Switches with Disable ..... 7.61
LF12508 8-Channel Analog Multiplexer ..... 7-71
LF12509 4-Channel Differential Analog Multiplexer ..... $7-71$
LF13201 4 Normally Closed Switches ..... 7-61
LF13202 4 Normally Open Switches ..... 7-61
LF13300 Integrating A/D Analog Building Block ..... 2.57
LF13331 4 Normally Open Switches with Disable ..... 7.61
LF13332 4 Normally Closed Switches with Disable ..... 7.61
LF13333 2 Normally Closed Switches and 2 Normally Open Switches with Disable. ..... 7-61
LF13508 8-Channel Analog Multiplexer ..... $7-71$
LF13509 4-Channel Differential Analog Multiplexer ..... 7-71
LFT155 Low Offset Monolithic JFET Input Operational Amplifier ..... $9-48$
LFT156 Low Offset Monolithic JFET Input Operational Amplifier ..... 9-48
LFT355 Low Offset Monolithic JFET Input Operational Amplifier ..... 9-48
LFT356 Low Offset Monolithic JFET Input Operational Amplifier ..... $9-48$
LHOO23 Sample and Hold Circuit ..... 8-9
LH0023C Sample and Hold Circuit. ..... 8-9
LH0036 Instrumentation Amplifier ..... 9-59
LH0036C Instrumentation Amplifier ..... 9-59
LH0037 Low Cost Instrumentation Amplifier ..... 9-66
LH0037C Lów Cost Instrumentation Amplifier ..... 9-66
LH0043 Sample and Hold Circuit ..... 8-9
LH0043C Sample and Hold Circuit. ..... 8-9
LH0044 Series Precision Low Noise Operational Amplifiers ..... 9-69
LH0053 High Speed Sample and Hold Amplifier ..... 8-17
LH0053C High Speed Sample and Hold Amplifier ..... 8-17
LH0070 Series Precision BCD Buffered Reference ..... 6-1
LH0071 Series Precision Binary Buffered Reference. ..... 6-1
LH0091 True rms to DC Converter ..... 13-1
LH0094 Multifunction Converter ..... 13-6
LM103 Reference Diode ..... 6-5
LM113 Reference Diode ..... 6-8
LM129 Precision Reference. ..... 6-11
LM131 Precision Voltage-to-Frequency Converter ..... 2-78
LM131A Precision Voltage-to-Frequency Converter ..... 2-78
LM134 3-Terminal Adjustable Current Source ..... 6-16
LM136 2.5V Reference Diode. ..... 6-24
LM146 Programmable Quad Operational Amplifier ..... 9-75
LM199 Precision Reference ..... 6-30
LM199A Precision Reference ..... 6-36
LM231 Precision Voltage-to-Frequency Converter ..... 2-78
LM231A Precision Voltage-to-Frequency Converter ..... 2-78
LM234 3-Terminal Adjustable Current Source ..... 6-16
LM236 2.5V Reference Diode. ..... 6-24
LM246 Programmable Quad Operational Amplifier ..... 9-75
LM299 Precision Reference ..... 6-30
LM299A Precision Reference ..... 6-36
LM313 Reference Diode ..... 6-8
LM329 Precision Reference ..... 6-11
Alpha-Numerical Index (Continued)
LM331 Precision Voltage-to-Frequency Converter ..... 2-78
LM331A Precision Voltage-to-Frequency Converter ..... 2-78
LM334 3-Terminal Adjustable Current Source ..... 6-16
LM336 2.5V Reference Diode. ..... 6-24
LM346 Programmable Quad Operational Amplifier ..... 9-75
LM399 Precision Reference. ..... 6-30
LM399A Precision Reference ..... 6-36
LM1408 8-Bit D/A Converter ..... 3-43
LM1508 8-Bit D/A Converter ..... 3-43
LM3999 Precision Reference. ..... 6-39
MM4504 6-Channel MOS Multiplex Switch. ..... 7-22
MM5504 6-Channel MOS Multiplex Switch. ..... 7-22
MM54C905 12-Bit Successive Approximation Register ..... 12-6
MM74C905 12-Bit Successive Approximation Register ..... 12-6
MM74C925 4-Digit Counter with Multiplexed 7-Segment Output Driver ..... 13-15
MM74C926 4-Digit Counter with Multiplexed 7-Segment Output Driver ..... 13-15
MM74C927 4-Digit Counter with Multiplexed 7-Segment Output Driver ..... 13-15
MM74C928 4-Digit Counter with Multiplexed 7-Segment Output Driver ..... 13-15
NSB5388 3 1/2-Digit 0.5 Inch LED Display ..... 13-19
NSB5918 3 3/4-Digit 0.5 Inch LED Display ..... 13-23
RA201 Precision Instrumentation Amplifier Resistor Network ..... 10-1
TP3000 CODEC System ..... 2-89
TP3001 $\mu$-Law CODEC System ..... 2-89
TP3002 A-Law CODEC System ..... 2-89

Section 1
Selection Guides


1
:
/

| RESOLUTION (BITS) | NATIONAL PART NUMBER | ALTERNATE SOURCE PART NUMBER | $\begin{aligned} & \text { LINEARITY } \\ & \text { @ } 25^{\circ} \mathrm{C} \\ & \text { (MAX) (\%) } \\ & \hline \end{aligned}$ | INTERNAL REFERENCE | OUTPUT OP AMP | SUPPLIES <br> (V) | TEMPERATURE RANGES AVAILABLE <br> $\left({ }^{\circ} \mathrm{C}\right)$ | COMMENTS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| D/A CONVERTER |  |  |  |  |  |  |  |  |
| 8 | DAC0802 | DAC-08A, DAC-08H | 0.1 |  |  | $\pm 5$ to $\pm 15$ | 0 to $+70,-55$ to +125 | High Speed Multiplying |
| 8 | DAC0800 | DAC-08, DAC-08E | 0.19 |  |  | $\pm 5$ to $\pm 15$ | 0 to $+70,-55$ to +125 | High Speed Multiplying |
| 8 | DAC0801 | DAC-08C | 0.39 |  |  | $\pm 5$ to $\pm 15$ | 0 to +70 | High Speed Multiplying |
| 8 | DAC0806 | MC1408-6 | 0.78 |  |  | $\pm 5$ to $\pm 15$ | 0 to +70 | Multiplying |
| 8 | DAC0807 | MC1408-7 | 0.39 |  |  | $\pm 5$ to $\pm 15$ | 0 to +70 | Multiplying |
| 8 | DAC0808 | MC1508-8/MC1408-8 | 0.19 | . |  | $\pm 5$ to $\pm 15$ | 0 to $+70,-55$ to +125 | Multiplying |
| 10 | DAC1020 | AD7520L/AD7530L | 0.05 |  |  | 5 to 15 | 0 to $+70,-55$ to +125 | 4-Quadrant Multiplying |
| 10 | DAC1021 | AD7520K/AD7530K | 0.1 |  |  | 5 to 15 | 0 to $+70,-55$ to +125 | 4-Quadrant Multiplying |
| 10 | DAC1022 | AD7520J/AD7530J | 0.2 |  |  | 5 to 15 | 0 to $+70,-55$ to +125 | 4-Quadrant Multiplying |
| 12 | DAC1220 | AD7521L/AD7531L | 0.05 |  |  | 5 to 15 | 0 to $+70,-55$ to +125 | 4-Quadrant Multiplying |
| 12 | DAC1221 | AD7521K/AD7531K | 0.1 |  |  | 5 to 15 | 0 to $+70,-55$ to +125 | 4-Quadrant Multiplying |
| 12 | DAC1222 | AD7521J/AD7531J | 0.2 |  |  | 5 to 15 | 0 to $+70,-55$ to +125 | 4-Quadrant Multiplying |
| 12 | DAC1200 |  | 0.012 | - | $\bullet$ | $\pm 15,5$ | -25 to $+85,-55$ to +125 | Complete DAC |
| 12 | DAC1201 |  | 0.049 | - | - | $\pm 15,5$ | -25 to $+85,-55$ to +125 | Complete DAC |
| 12 | DAC1285 | DAC85 (Binary) | 0.012 | - | $\bullet$ | $\pm 15,5$ | -25 to +85, -55 to +125 | Complete DAC |
| 12 | DAC1280 | DAC80 (Binary)* | 0.024 | - | - | $\pm 15,5$ | -25 to +85 | Complete DAC |
| 3-Digits | DAC1202 |  | 0.01 | - | - | $\pm 15,5$ | -25 to $+85,-55$ to +125 | Complete BCD DAC |
| 3-Digits | DAC1203 |  | 0.05 | - | - | $\pm 15,5$ | -25 to +85, -55 to +125 | Complete BCD DAC |
| 3-Digits | DAC1286 | DAC85 (BCD) | 0.05 | $\bullet$ | - | $\pm 15,5$ | -25 to $+85,-55$ to +125 | Complete BCD DAC |
| 3-Digits | DAC1287 | DAC80 (BCD)* | 0.1 | - | - | $\pm 15,5$ | -25 to +85 | Complete BCD DAC |

*Note. Minor specification differences

## A/D Converter/ DVM

| RESOLUTION (BITS) | BASIC TYPE | $\begin{aligned} & \text { LINEARITY } \\ & @ 25^{\circ} \mathrm{C} \\ & (\mathrm{MAX})(\%) \end{aligned}$ | $\qquad$ | OUTPUT <br> LOGIC <br> LEVELS | SUPPLIES <br> (V) | TEMPERATURE RANGES AVAILABLE <br> $\left({ }^{\circ} \mathrm{C}\right)$ | COMMENTS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A/D CONVERTER |  |  |  |  |  |  |  |
| 8 | $\begin{aligned} & \text { ADC0800 } \\ & \text { (MM5357B) } \end{aligned}$ | 0.8 . | $100 \mu \mathrm{~s}$ | $\begin{aligned} & \hline \text { TTL } \\ & \text { TRI-STATE }{ }^{(B)} \end{aligned}$ | +5, -12 | 0 to $+70,-55$ to +125 | . |
| 8 | ADC0808 | 0.2 | $100 \mu \mathrm{~s}$ | TTL <br> TRI-STATE | +5 | -40 to $+85,-55$ to +125 | Includes 8-Channel MUX |
| 8 | ADC0809 | 0.4 | $100 \mu \mathrm{~s}$ | TTL <br> TRI-STATE | +5 | -40 to $+85,-55$ to +125 | Includes 8-Channel MUX |
| 8 | ADC0816 | 0.2 | $100 \mu \mathrm{~s}$, | TTL <br> TRI:STATE | +5 | -40 to $+85,-55$ to +125 | 16-Channel MUX, S and H Port |
| 8 | ADC0817 | 0.4 | $100 \mu \mathrm{~s}$ | TTL <br> TRI-STATE | +5 | -40 to $+85,--55$ to +125 | 16-Channel MUX, S and H Port |
| $8^{\dagger}$ | TP3000 | $t$. | $\dagger$ | TTL | $\pm 12$ | 0 to +70 | ${ }^{\dagger}$ Companding Coder-Decoder ${ }^{\text {a }}$ |
| 12 | ADC1210 | 0.012 | $100 \mu \mathrm{~s}$ | cmos | +5 to $\pm 15$ | -25 to +85, -55 to +125 | 10-Bit Conversión in $30 \mu \mathrm{~s}$ |
| 12 (10) | ADC1211 | 0.049 | $100 \mu \mathrm{~s}$ | cmos | +5 to $\pm 15$ | -25 to $+85,-55$ to +125 | - $\quad$. |
|  | LF13300 | 0.01 | N/A | N/A | $\pm 15$ | 0 to +70 | Dual Slope ADC |
|  | ADDB1200. | N/A | 36 ms | TTL <br> TRI-STATE | +5, -15 | 0 to +70 | 12-Bit Logic for LF13300 |
| $31 / 2$-Digits | ADC3511 | 0,05. | 200 ms | TTL <br> Tfil-STATE | +5 | 0 to +70 | Integrating $\mu \mathrm{PADC}$ |
| $33 / 4$-Digits | ADC3711 | 0.05 | 400 ms | TTL <br> tri-state | +5 | 0 to +70 | Integrating $\mu$ P ADC |
| V-F | LM131 | 0.01 | N/A. | N/A | +5 to +40 | 0 to $+70,-25$ to $+85,-55$ to +125 | Voltage-to-Frequency <br> Converter, 100 kHz Max |
| DIGITAL VOLTMETER |  |  |  |  |  |  |  |
| 31/2-Digits : | ADD3501 | 0.05 | 200 ms | 7-Segment LED Drive | +5 | 0 to +70 | $31 / 2$-Digit LED DPM |
| $33 / 4$-Digits | ADD3701: | 0.05 | 400 ms | 7-Segment <br> LED Drive | +5 | 0 to +70 | 3 3/4-Digit LED DPM |
| 41/2-Digits | ¢LF13300 | 0.005 | N/A | N/A | $\pm 15$ | 0 to +70 | Dual Slope ADC |
| 4/2-Digits | ADB4511 | N/A | 500 ms | 7-Segment LED Drive | +5 | 0 to +70 | 4 1/2-Digit DPM Logic for LF13300 |



[^0]


Notes:
$R_{\text {ON }} \max @ T_{A}=25^{\circ} \mathrm{C}$
$\mathrm{V}_{\mathrm{A}} / \mathrm{I}=$ maximum voltage or current to be safely switched
Part number = basic number/alternate number (i.e., AM181/DG181). May be ordered by either number.
Preferred devices

Voltage Regulator

## 3-TERMINAL POSITIVE VOLTAGE REGULATORS



Note 1: Line regulation is the change in output voltage for a change in input voltage.
Note 2: Load regulation is the change in output voltage due to a change in load current from no load to full load.


|  | PACKAGE <br> DESIGNATOR | PACKAGE <br> TYPE |
| :---: | :---: | :---: |
| - | K <br> KC <br> K STEEL | TO-3* <br> HERMETIC |
| T | T | TO-220 <br> PLASTIC |
| P | P | TO-202 <br> PLASTIC |
| H | Z | TO-5, TO-39 <br> HERMETIC |
| TO-99 |  |  |
| PLASTIC |  |  |

*All devices with TO-3 package designators ( $K$ or $K$ STEEL ) are supplied in steel TO-3 packages unless otherwise designated as (AL) aluminum TO-3 package. All KC designated devices are supplied in aluminum TO-3.

Voltage Regulator
3-TERMINAL NEGATIVE VOLTAGE REGULATORS


$\mathbf{V}_{0}$ - NOMINAL REGULATED OUTPUT VOLTAGE (V)

|  | PACKAGE DESIGNATOR | PACKAGE TYPE |
| :---: | :---: | :---: |
| 4 | $\begin{aligned} & \text { K } \\ & \text { KC } \\ & \text { K STEEL } \end{aligned}$ | TO-3* HERMETIC |
| S | T | $\begin{aligned} & \text { TO-220 } \\ & \text { PLASTIC } \end{aligned}$ |
| S | P | TO-202 PLASTIC |
| 8 | H | T0-5, T0-39 HERMETIC |
| 8 | Z | $\begin{gathered} \text { TO. } 99 \\ \text { PLASTIC } \end{gathered}$ |

*All devices with TO-3 package designators ( $K$ or K STEEL) are supplied in steel TO-3 packages unless otherwise designated as (AL) aluminum TO-3 package. All KC designated devices are supplied in aluminum TO-3.

## BI-FET ${ }^{\text {TM }}$ BI-FET IIT Op Amp

| DC ELECTRICAL CHARACTERISTICS |  |  |  |  | AC ELECTRICAL CHARACTERISTICS |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PART NUMBER | Vos - MAX OFFSET VOLTAGE (mV) ( $T_{A}=25^{\circ} \mathrm{C}$ ) | $\begin{gathered} \Delta V_{O S} / \Delta T-T . C . ~ O F \\ V_{O S}\left(\mu V /{ }^{\circ} \mathrm{C}\right) \\ T Y P \end{gathered}$ | $I_{B}$ - MAX BIAS CURRENT (pA) ( $\mathrm{T}_{\mathrm{J}}=\mathbf{2 5}{ }^{\circ} \mathrm{C}$ ) | Avol LARGE SIGNAL VOLTAGE GAIN (V/mV) $\operatorname{MIN}\left(T_{A}=25^{\circ} \mathrm{C}\right)$ | $\begin{aligned} & \text { SR - SLEW } \\ & \text { RATE (V/ } / \mathrm{s} \text { ) } \end{aligned}$ | $e_{n}$-EQUIV. <br> INPUT NOISE <br> VOLTAGE ( $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ ) (Note 2) |
|  |  |  |  |  |  |  |
| LF155 | 5 | 5 | 100 | 50 | 5 | 20 |
| LF155A | 2 | 5 (max) | 50 | 50 | 5 | 20 |
| LF156 | 5 | 5. | 100 | 50 | 12 | 12 |
| LF156A | 2 | 5 (max) | 50 | 50 | 12 | 12 |
| LF157 | 5 | 5 | 100 | 50 | 50 | 12 |
| LF157A | 2 | 5 (max) | 50 | 50 | 50 | 12 |
| LFT155 | 0.5 | 5 (max) | 50 | 50 | 5 | 20 |
| LFT156 | 0.5 | 5 (max) | 50 | 50 | 12 | 12 |
| INDUSTRIAL BI-FET OP AMP (Note 1) |  |  |  |  |  |  |
| LF255 | 5 | 5 | 100 | 50 | 5 | 20 |
| LF256 | 5 | 5 | 100 | 50 | 12 | 12 |
| LF257 | 5 | 5 | 100 | 50 | 50 | 12 |
| COMMERCIAL BI-FET AND BI-FET II OP AMP (Note 3) |  |  |  |  |  |  |
| LF351 | 10 | . 10 | 200 | 25 | 13 | 16 |
| LF351A | 2 | 10 | 100 | 25 | 13 | 16 |
| LF351B | 5. | 10 | 200 | 25 | 13 | 16 |
| LF355 | 10 | 5 | 200 | 25 | 5 | 25 |
| LF355A | 2 | 5 (max) | 50 | 25 | 5 | 25 |
| LF356 | 10 | 5 | 200 | 25 | 12 | 15 |
| LF356A | 2 | 5 (max) | 50 | 25 | 12 | 15 |
| LF357 | 10 | 5. | 200 | 25 | 50 | 15 |
| LF357A | 2 | 5 (max) | 50 | 25 | 50 | 15 |
| LFT355 | 0.5 | 5 (max) | 50 | 50 | 5 | 20 |
| LFT356 | 0.5 | 5 (max) | 50 | 50 | 12 | 12 |
| LF13741 | 15 | 10 | 200 | 25 | 0.5 | 37 |
| BI-FET II DUAL OP AMPS (Characteristics for Each Amplifier) (Note 3) |  |  |  |  |  |  |
| LF353 | 10 | 10 | 200 | 25 | 13 | 16 |
| LF353A | 2 | 10 | 100 | 25 | 13 | 16 |
| LF353B | 5 | 10 | 200 | 25 | 13 | 16 |
| BI-FET II QUAD OP AMPS (Characteristics for Each Amplifier) (Note 3) |  |  |  |  |  |  |
| LF347 | 10 | 10 | 200 | 25 | 13 | 16 |
| LF347A | 2 | 10 | 100 | 25 | 13 | 16 |
| LF347B | 5 | 10 | 200 | 25 | 13 | 16 |



Pressure Transducer Selection Guide

TRANSDUCER ORDERING INFORMATION


## TRANSDUCER SELECTION GUIDE

## MAXIMUM RATINGS

Excitation Voltage 30V
Output Current

## Source

Sink
Transducer Bias Current
Operating Temperature Range
Storage Temperature Range
Lead Soldering Temperature (10 seconds)

20 mA
10 mA 20 mA $0^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ $260^{\circ} \mathrm{C}$

## TYPICAL CHARACTERISTICS

Output Voltage Sensitivity to Excitation Voltage 0.5\% Output Impedance $<50 \Omega$
Electrical Noise Equivalent ( $0 \leq \mathrm{f} \leq 1 \mathrm{kHz}$ ) $0.04 \%$ Span Natural Frequency of Sensor Diaphragm $\quad>50 \mathrm{kHz}$ Transducer Bias Current

| LX14XXA | $7-10 \mathrm{~mA}$ |
| :--- | ---: |
| LX16XXA, D, G | $11-15 \mathrm{~mA}$ |

11-15 mA


[^1]*Available as LX17XXGB or LX17XXGN


| Package Key |  |
| :--- | :--- |
| TYPE | PACKAGE |
| LX14XXA(S) | PX4(S) |
| LX14XXAF(S) | PX4F(S) |
| LX16XXA | PX6 |
| LX16XXG | PX6 |
| LX16XXGB | PX6B |
| LX16XXD(F) | PX6D(F) |
| LX17XXA(F)(N) | PX7(F)(N) |
| LX17XXG(N) | PX7(N) |
| LX17XXGB | PX7B |
| LX17XXDD(F) | PX7DD(F) |



PX6B
0.2' Port, Hybrid Pressure Transducer Package Wt: 5 G


PX6D
0.2" Port, Hybrid Pressure Transducer Package Wt: 5 G


PX7
1/8" NPT Zinc Cast Pressure Transducer Package Wt: 100 G (Zinc), 50 G (Nylon - With Identical Mechanical Performance)


Section 2
Analog-to-Digital Converters

The ADB1200 is the digital controller for the LF13300D* analog building block. Together they form an integrating 12-bit A/D converter. The ADB1200 provides all the necessary control functions, plus features like auto zeroing, polarity and overrange indication, as well as continuous conversion. The 12 -bit plus sign parallel and serial outputs are TRI-STATE ${ }^{\circledR}$ TTL level compatible. The device also includes output latches to simplify data bus interfacing.
*See LF13300D data sheet for more information

## features

- 12-bit binary output
- Parallel or serial output
- TRI-STATE output
- Polarity indication
- Overrange indication
- Continuous conversion capability
-     - $100 \%$ overrange capability
- $5 \mathrm{~V},-15 \mathrm{~V}$ power requirements
- TTL compatible
- Clock frequency to 1 MHz


## circuit diagram/typical applications

12-Bit A/D Converter


## absolute maximum ratings

Supply Voltage (VSS)<br>Supply Voltage (VGG)<br>Voltage at Any Input<br>Operating Temperature<br>Storage Temperature<br>Lead Temperature (Soldering, 10 seconds)<br>\[ \begin{array}{r} 5.25 \mathrm{~V}<br>-16.5 \mathrm{~V}<br>5.25 \mathrm{~V}<br>0^{\circ} \mathrm{C} to+70^{\circ} \mathrm{C}<br>-40^{\circ} \mathrm{C} to+1.50^{\circ} \mathrm{C}<br>300^{\circ} \mathrm{C} \end{array} \]

## electrical characteristics

$V_{S S}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{GG}}=-15 \mathrm{~V}, 0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$, unless otherwise specified.

| PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Power Supply Voltage (VSS) |  | 4.75 | 5.00 | 5.25 | V |
| Power Supply Voltage (VGG) |  | -13.5 | -15.00 | -16.5 | V |
| Power Supply Current (ISS) |  |  |  | 28 | mA |
| Power Supply Current (IGG) |  | . |  | 34 | mA |
| Logic "1" Input Voltage |  | 3.4 | , |  | V |
| Logic "0' Input Voltage |  |  |  | 0.8 | V |
| Logic "1" Output Voltage | $\mathrm{V}_{\mathrm{SS}}=4.75 \mathrm{~V}, \mathrm{IOH}=100 \mu \mathrm{~A}$ | 3.8 |  | . | V |
| Logic " 0 " Output Voltage | $\mathrm{V}_{\mathrm{SS}}=5.25 \mathrm{~V}, \mathrm{IOL}=-1.6 \mathrm{~mA}$ |  |  | 0.4 | V |
| Width of EOC | Auto Cycle | 5/f |  |  | sec |
| Prop. Delay COMP to EOC |  | 4/f |  | 5/f+1 $\mu \mathrm{s}$ | sec |
| Output Enable Time | $\overline{\mathrm{OE}}$ to Any Data Output, $S C=1, \bar{P} / S=0$ |  |  | 1.0 | $\mu \mathrm{s}$ |
| Output Disable Time | $\overline{\mathrm{OE}}$ to Any Data Output, $S C=1, \bar{P} / S=0$ |  |  | 2.4 | $\mu \mathrm{s}$ |
| Output Enable Time | $\overline{\mathrm{P}} / \mathrm{S}$ to Any Data Output <br> Except Polarity, $\mathrm{SC}=1$, $\overline{O E}=0$ |  |  | 0.9 | $\mu \mathrm{s}$ |
| Output Disable Time | $\overline{\mathrm{P}} / \mathrm{S}$ to Any Data Output <br> Except Polarity, $\mathrm{SC}=1$, $\overline{\mathrm{OE}}=0$ |  |  | 2.2 | $\mu \mathrm{s}$ |
| Output Enable Time | SC to Any Data Output, $\overline{\mathrm{OE}}=0, \overline{\mathrm{P}} / \mathrm{S}=0$ |  |  | 1.0 | $\mu \mathrm{s}$ |
| Output Disable Time | SC to Any Dața Output, $\overline{\mathrm{OE}}=0, \overline{\mathrm{P}} / \mathrm{S}=0$ |  |  | 2.4 | $\mu \mathrm{s}$ |
| Prop. Delay Serial Clock | SCLK to POL/SDO |  |  | 0.6 | $\mu \mathrm{s}$ |
| Conversion Time | Full Scale |  |  | 8966/f | sec |
| Conversion Time | 100\% Overrange |  |  | 13062/f | sec |
| Maximum Clock Frequency | CLK, Pin 27 | 500 | 1000 |  | kHz |
| Maximum Serial Clock Frequency | SCLK, Pin 1 | 500 | 1000 |  | kHz |

## block diagram

Digital Control Integrated Circuit


## connection diagram



Order Number ADB1200PCN See NS Package N28A

## functional description

## OPERATION

The ADB1200 is designed for use with the LF13300 analog front end. Four control signals are supplied to the LF13300 and 1 control signal is required from the LF13300. The conversion cycle is composed of 5 distinct phases. They are: Phase I - Offset Correct; Phase II - Polarity Detect; Phase III - Initialization; Phase IV - Ramp Unknown; Phase V - Ramp Reference.

## Phase I - Offset Correct (256 Clock Periods)

This phase is initiated by taking the Start Conversion
 At this time, Offset Correct (OC) will be a logic " 1 ". The LF13300 requires this phase to correct any intrinsic offset voltage errors prior to the polarity detect phase.

## Phase II - Polarity Detect (256 Clock Periods)

This phase is used to determine polarity of the analog input. At the midpoint of this phase, COMP from the LF13300 is examined for polarity. If COMP = logic " 1 ", then the input voltage is positive. If COMP = logic " 0 ", then the input is negative. The Polarity Detect signal (PD/RU+) will be at a logic " 1 " during this entire phase. The above operation is also necessary to determine which integrator input (positive or negative) of the LF13300 should be used for proper A/D conversion (see LF13300 data sheet).

## Phase III - Initialization (256 Clock Periods)

This phase is identical to Phase I and is used by the LF13300 to eliminate any offsets induced as a result of the Polarity Detect Phase. Offset Correct (OC) will be at a logic " 1 ".

## Phase IV - Ramp Unknown (4096 Clock Periods)

The unknown input voltage is integrated for a fixed time, 4096 clock periods, during this phase. The result of the Phase II Polarity Detect Cycle determines whether PD/RU+ or RU- will be at logic " 1 ". If Phase II indicates a positive input, the PD/RU+ signal will be a logic " 1 ". If phase II indicates a negative input, Ramp Negative
(RU-) will be a logic " 1 ". These 2 signals will never be at logic " 1 " simultaneously.

## Phase V - Ramp Reference

This phase is a variable length phase depending on the magnitude of the analog input voltage. During this time, Ramp Reference (RR) will be in the logic " 1 " state. When COMP goes to a logic " 0 " state, or when the internal counter reaches $100 \%$ of full scale ( 8192 clock periods), the Ramp Reference (RR) signal goes to the logic " 0 " state, the counter output is loaded into the output register, and the End of Conversion (EOC) signal goes to a logic " 1 ". The Polarity Bit will reflect whatever value was determined during Phase II. The output register will hold the data until a new conversion is completed and new data is loaded into the register. The $\overline{\mathrm{OE}}$ line must be low in the logic " 0 " state and SC must be high in the logic " 1 " state to enable the outputs.

## DATA OUTPUTS

Both serial and parallel outputs are available. In either case, $\overline{\mathrm{OE}}$ must be low and SC must be high to enable the outputs. For parallel output, the $\overline{\mathrm{P}} / \mathrm{S}$ line must be low in the fogic " 0 " state. For serial outputs, the $\bar{P} / \mathrm{S}$ line must be high. In the serial mode, the data is shifted out of the Polarity/Serial Output (POL/SDO) line and all other data outputs' are in the high impedance state. Each Serial Clock (SCLK) will right shift the output register one bit. Thus, 13 clock pulses are required to fully shift out the data. The data will be shifted out in the following order: Polarity, Overrange, MSB, 2SB, $3 S B, \ldots$, LSB. If $\overline{O E}$ and $\bar{P} / S$ are in the logic " 0 " state and SC in the logic " 1 " state, all outputs will momentarily go to the logic " 1 " state for 1 clock period immediately preceding EOC.

## CONTINUOUS CONVERT MODE

In this mode, the End of Conversion (EOC) output is connected to the $\overline{\mathrm{OE}}$ input. As long as SC is in the logic " 1 " state, then each EOC will initiate a new conversion. The data outputs will be disabled for the first 5 clock cycles after EOC goes high.
truth table

| INPUT | SC | OE | P/S | LSB |  |  |  |  |  |  |  |  |  |  | MSB | OVERRANGE | POLARITY |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 100\% Full Scale | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1. | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| Full Scale | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1. | 0 | 1 |
| Zero | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 |
| Zero | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| -Full Scale | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 |
| -100\% Full Scale | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 |
| Any | 1 | 1 | X | Z | Z | z | z | Z | z | z | Z | z | z | z | $z$ | Z | Z |
| Any | 1 | 0 | 1 | z | $z$ | z | Z | z | Z | z | z | z | z | Z | z | Z | Serial Output |
| Any | 0 | $\times$ | X | Z | Z | z | Z | Z | Z | Z | Z | Z | Z | Z | Z | Z | z |
| 1 = High |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| 0 = Low |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| $\mathbf{Z}=$ High Impedance |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| X = Don't Care |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |

## timing diagrams



FIGURE 1. Parallel Data

Serial Output


FIGURE 2. Serial Data
timing diagrams (Continued)

Positive Input


FIGURE 3. Continuous Conversion Mode


FIGURE-4. $i^{\text {th }}$ A/D Converter Data Retrieval Sequence

Multi A/D Converter System on Common Bus

$i^{\text {th }}$ A/D Converter


CONTROL AND POWER BUS

[^2]
## National <br> General Description

 Semiconductor ADC0800(MM4357B/MM5357B) 8-Bit A/D ConverterThe ADC0800 is an 8 -bit monolithic A/D converter using P-channel ion-implanted MOS technology. It contains a high input impedance comparator, 256 series resistors and analog switches, control logic and output latches. Conversion is performed using a successive approximation technique where the unknown analog voltage is compared to the resistor tie points using analog switches. When the appropriate tie point voltage matches the unknown voltage, conversion is complete and the digital outputs contain an 8 -bit complementary binary word corresponding to the unknown. The binary output is TRI-STATE ${ }^{\circledR}$ to permit bussing on common data lines.

The ADC0800PD is specified over $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ and the ADC0800PCN and ADC0800PCD are specified over $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$.

## Features

- Low cost
- $\pm 5 \mathrm{~V}, 10 \mathrm{~V}$ input ranges
- No missing codes
- Ratiometric conversion
- TRI-STATE outputs
- Fast
- Contains output latches
- TTL compatible
- Supply voltages
- Resolution
- Linearity
- Conversion speed
- Clock range
$\mathrm{T}_{\mathrm{C}}=50 \mu \mathrm{~s}$
$5 V_{D C}$ and $-12 V_{D C}$ 8 bits
$\pm 1$ LSB
40 clock periods
50 to 800 kHz


## Block Diagram


(00000000 = +full-scale)

## Absolute Maximum Ratings

Supply Voltage (VDD)
Supply Voltage (VGG)
Voltage at Any Input
Storage Temperature
Operating Temperature ADC0800PD
ADC0800PCN, ADC0800PCD
Lead Temperature (Soldering, 10 seconds)

VSS-22V
VSS-22V
$\mathrm{V}_{\mathrm{SS}}+0.3 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{SS}}-22 \mathrm{~V}$ $150^{\circ} \mathrm{C}$
$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
$0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ $300^{\circ} \mathrm{C}$

## Electrical Characteristics

These specifications apply for $V_{S S}=5.0 V_{D C}, V_{G G}=-12.0 V_{D C}, V_{D D}=0 V_{D C}$, a reference voltage of $10.000 V_{D C}$ across the on-chip R-network (VR-NETWORK TOP $=5.000 \mathrm{~V}_{\text {DC }}$ and $\mathrm{V}_{\text {R-NETWORK }}$ BOTTOM $=-5.000 \mathrm{VDC}$ ), and a clock frequency of 800 kHz . For all tests, a $475 \Omega$ resistor is used from pin 5 to ground. Unless otherwise noted, these specifications apply over an ambient temperature range of $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ for the ADC0800PD and $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ for the ADC0800PCN and the ADC0800PCD.

| PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Non-Linearity | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, (Note 1) |  |  | $\pm 1$ | LSB |
|  | Over Temperature, (Note 1) |  |  | $\pm 2$ | LSB |
| Differential Non-Linearity |  |  |  | $\pm 1 / 2$ | LSB |
| Zero Error |  |  |  | $\pm 2$ | LSB |
| Zero Error Temperature Coefficient | (Note 2) |  |  | 0.01 | \%/ ${ }^{\circ} \mathrm{C}$ |
| Full-Scale Error |  |  |  | $\pm 2$ | LSB |
| Full-Scale Error Temperature Coefficient | (Note 2) |  |  | 0.01 | $\% /{ }^{\circ} \mathrm{C}$ |
| Input Leakage |  |  |  | - 1 | $\mu \mathrm{A}$ |
| Logical "1" Input Voltage | All Inputs | $\mathrm{V}_{\text {SS }}{ }^{-1.0}$ |  | VSS | V |
| Logical "0" Input Voltage | All Inputs | VGG |  | $V_{S S}{ }^{-4.2}$ | V |
| Logical Input Leakage | $\begin{aligned} & \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \text {, All Inputs, } \mathrm{V}_{\mathrm{IL}}= \\ & \mathrm{V}_{\mathrm{SS}}-10 \mathrm{~V} \end{aligned}$ |  |  | 1 | $\mu \mathrm{A}$ |
| Logical "1" Output Voltage | All Outputs, $\mathrm{IOH}^{\prime}=100 \mu \mathrm{~A}$ | 2.4 |  |  | V |
| Logical "0' Output Voltage | All Outputs, $\mathrm{I}_{\mathrm{OL}}=1.6 \mathrm{~mA}$ |  | , | 0.4 | V |
| Disabled Output Leakage | $\begin{aligned} & T_{A}=25^{\circ} \mathrm{C} \text {, All Outputs, } \mathrm{V}_{\mathrm{OL}}= \\ & \mathrm{V}_{\mathrm{SS}} @ 10 \mathrm{~V} \end{aligned}$ |  |  | 2 | $\mu \mathrm{A}$ |
| Clock Frequency | $0^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+70^{\circ} \mathrm{C}$ | 50 | . | 800 | kHz |
|  | $-55^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+125^{\circ} \mathrm{C}$ | 100 |  | 500 | kHz |
| Clock Pulse Duty Cycle |  | 40 |  | 60 | \% |
| TRI-STATE Enable/Disable Time |  |  |  | 1 | $\mu \mathrm{s}$ |
| Start Conversion Pulse | (Note 3) | 1 |  | $31 / 2$ | Clock |
|  |  |  |  |  | Periods |
| Power Supply Current | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  |  | 15 | mA |

Note 1: Non-linearity specifications are based on best straight line.
Note 2: Guaranteed by design only.
Note 3: Start conversion pulse duration greater than $31 / 2$ clock periods will cause conversion errors.

## Timing Diagram



Data is complementary binary (full scale is all " 0 ' s " output).

## Application Hints

## OPERATION

The ADC0800 contains a network with 256-300 resistors in series. Analog switch taps are made at the junction of each resistor and at each end of the network. In operation, a reference (10.00V) is applied across this network of 256 resistors. An analog input ( $V_{\text {IN }}$ ) is first compared to the center point of the ladder via the appropriate switch. If $\mathrm{V}_{\text {IN }}$ is larger than $V_{\text {REF }} / 2$, the internal logic changes the switch points and now compares $V_{I N}$ and $3 / 4 V_{\text {REF }}$. This process, known as successive approximation, continues until the best match of $\mathrm{V}_{\text {iN }}$ and $\mathrm{V}_{\text {REF }} / \mathrm{N}$ is made. N now defines a specific tap on the resistor network. When the conversion is complete, the logic. loads a binary word corresponding to this tap into the output latch and an end of conversion (EOC) logic level appears. The output latches hold this data valid until a new conversion is completed and new data is loaded into the latches. The data transfer occurs in about 200 ns so that valid data is present virtually all the time. Conversion requires 40 clock periods. The device may be operated in the free running mode by connecting the Start Conversion line to the End of Conversion line. However, to ensure start-up under all possible conditions, an external Start Conversion pulse is required during power up conditions.

## REFERENCE

The reference applied across the 256 resistor network determines the analog input range. $\mathrm{V}_{\mathrm{REF}}=10.00 \mathrm{~V}$ with the top of the R-network connected to 5 V and the bottom connected to -5 V gives a $\pm 5 \mathrm{~V}$ range. The reference can be level shifted between $\mathrm{V}_{\mathrm{SS}}$ and $\mathrm{V}_{\mathrm{GG}}$. However, the voltage, which is applied to the top of the R-network (pin 15), must not exceed VSS to prevent forward biasing the on-chip parasitic silicon diode which exists between the P-diffused resistors (pin 15) and the N -type body, (pin $10, \mathrm{~V}_{\mathrm{SS}}$ ). Use of a standard logic power supply for $V_{S S}$ can cause problems, both due to initial voltage tolerance and changes over temperature. A solution is to power the VSS line $(15 \mathrm{~mA}$ max drain) from the output of the op amp which is used to bias the top of the R-network (pin 15). The analog input voltage and the voltage which is applied to the bottom of the R-network (pin 5) must be at
least 7 V above the $-V_{D D}$ supply voltage to insure adequate voltage drive to the analog switches .

Other reference voltages may be used (such as 10.24 V ). If a 5 V reference is used, the analog range will be 5 V and accuracy will be reduced by a factor of 2 . Thus, for maximum accuracy, it is desirable to operate with at least a 10 V reference. For TTL logic levels, this requires 5 V and -5 V for the R-network. CMOS can operate at the $10 V_{D C} V_{S S}$ level and a single $10 V_{D C}$ reference can be used. All digital voltage levels for both inputs and outputs will be from ground to VSS.

## ANALOG INPUT AND SOURCE RESISTANCE CONSIDERATIONS

The lead to the analog input (pin 12) should be kept as short as possible. Both noise and digital clock coupling to this input can cause conversion errors. To minimize any input errors, the following source resistance considerations should be noted:

For $R_{s} \leq 5 k \quad$ No analog input bypass capacitor required, although a $0.1 \mu \mathrm{~F}$ input bypass capacitor will prevent pickup due to unavoidable series lead inductance.

For $5 k<R_{S} \leq 20 k$ A $0.1 \mu \mathrm{~F}$ capacitor from the input (pin 12) to ground should be used.

For $\mathrm{R}_{\mathrm{S}}>20 \mathrm{k}$ - Input buffering is necessary.
If the overall converter system requires lowpass filtering of the analog input signal, use a $20 \mathrm{k} \Omega$ or less series resistor for a passive RC section or add an op amp RC active lowpass filter (with its inherent low output resistance) to insure accurate conversions.

## CLOCK COUPLING

The clock lead should be kept away from the analog input line to reduce coupling.

## LOGIC INPUTS

The logical " 1 " input voltage swing for the Clock, Start Conversion and Output Enable should be (VSS - 1.0V).

## Application Hints (Continued)

CMOS will satisfy this requirement but a pull-up resistor should be used for TTL logic inputs.

## RE-START AND DATA VALID AFTER EOC

The EOC line (pin 9) will be in the low state for a maximum of 40 clock periods to indicate "busy". A START pulse which occurs while the $A / D$ is BUSY will reset the SAR and start a new conversion with the EOC signal remaining in the low state until the end of this new conversion. When the conversion is complete, the EOC line will go to the high voltage state. An additional 4 clock periods must be allowed to elapse after EOC goes high, before a new conversion cycle is requested. Start Conversion pulses which occur during this last 4 clock period interval may be ignored (see Figures 1 and 2 for high speed operation). This is only a problem for high conversion rates and keeping the number of conversions per second less than $(1 / 44) \times{ }^{\text {f CLOCK }}$ automatically guarantees proper operation. For example, for an 800 kHz clock, 18,000 conversions per second are allowed. The transfer of the new digital data to the output is initiated when EOC goes to the high voltage state.

## POWER SUPPLIES

Standard supplies are $\mathrm{V}_{\mathrm{SS}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{GG}}=-12 \mathrm{~V}$ and $V_{D D}=0 V$. Device accuracy is dependent on stability of the reference voltage and has slight sensitivity to $V_{S S}-V_{G G} . V_{D D}$ has no effect on accuracy. Noise spikes on the $V_{\text {SS }}$ and $V_{\text {GG }}$ supplies can cause improper conversion; therefore, filtering each supply with a $4.7 \mu \mathrm{~F}$ tantalum capacitor is recommended.

CONTINUOUS CONVERSIONS AND LOGIC CONTROL

Simply tying the EOC output to the Start Conversion input will allow continuous conversions, but an oscillation on this line will exist during the first 4 clock periods after EOC goes high. Adding a D flip-flop between EOC (D input) to Start Conversion (Q output) will prevent the oscillation and will allow a stop/continuous control via the "clear" input.

To prevent missing a start pulse which may occur after EOC goes high and prior to the required 4 clock period time interval, the circuit of Figure 1 can be used. The RS latch can be set at any time and the 4 -stage shift register delays the application of the start pulse to the $A / D$ by 4 clock periods. The RS latch is reset 1 clock period after the A/D EOC signal goes to the low voltage state. This circuit also provides a Start Conversion pulse to the A/D which is 1 clock period wide.

A second control logic application circuit is shown in Figure 2.. This allows an asynchronous start pulse of arbitrary length less than TC, continuously converts for a fixed high level and provides a single clock period start pulse to the A/D. The binary counter is loaded with a count of 11 when the start pulse to the A/D appears. Counting is inhibited until the EOC signal from the $A / D$ goes high. A carry pulse is then generated 4 clock periods after EOC goes high and is used to reset the input RS latch. This carry pulse can be used to indicate that the conversion is complete, the data has transferred to the output buffers and the system is ready for a new conversion cycle.


FIGURE 1. Delaying an Asynchronous Start Pulse


FIGURE 2. A/D Control Logic

## Application Hints (Continued)

## ZERO AND FULL-SCALE ADJUSTMENT

Zero Adjustment: This is the offset voltage required at the bottom of the R-network (pin 5) to make the 11111111 to 11111110 transition when the input voltage is $1 / 2 \mathrm{LSB}$ ( 20 mV for a 10.24 V scale). In most cases, this can be accomplished by having a $1 \mathrm{k} \Omega$ pot on pin 5. A resistor of $475 \Omega$ can be used as a non-adjustable best approximation from pin 5 to ground.

## Typical Applications

## General Connection



Hi-Voltage CMOS Output Levels


Full-Scale Adjustment: This is the offset voltage required at the top of the R-network (pin 15) to make the 00000001 to 00000000 transition when the input voltage is $11 / 2$ LSB from full-scale ( 60 mV less than full-scale for a 10.24 V scale). This voltage is guaranteed to be within 2 LSB for the ADC0800. In most cases, this can be accomplished by having a $1 \mathrm{k} \Omega$ pot on pin 15.

## Ratiometric Input Signal with Tracking Reference



0 V to $10 \mathrm{~V} \mathrm{~V}_{\text {IN }}$ range
0 V to 10 V output levels

## Level Shifted Zero and Full-Scale for Transducers

Level Shifted Input Signal Range



Typical Applications (Continued)
$V_{\text {REF }}=10 V_{D C}$ With TTL Logic Levels


- Permits TTL compatible outputs with 0 V to 10 V input range ( 0 V to -10 V input range achieved by reversing polarity of zener diodes and returning the 6.8 k resistor to $\mathrm{V}^{-}$).


## MICROPROCESSOR INTERFACE

Figure 3 and the following sample program are included to illustrate both hardware and software requirements to allow output data from the ADC0800 to be loaded into the memory of a microprocessor system. For this example, National's INS8060, SC/MP II, microprocessor has been used.

The sample program, as shown, will start the converter, load the converter's output data into the accumulator, keep track of the number of data bytes entered, complement the data and store this data into sequential memory locations. After 256 bytes have been entered, the control jumps to the user's program where proces-

## Typical Applications (Continued)

sing of the data entered will be implemented. A more practical program whereby each data byte entered will be processed before another entry is made can easily be done by jumping back to the user's program at the end of the interrupt routine (where the data is loaded into the accumulator and stored in memory). The end of the user's program should provide a jump back to the INITIALIZE statement to start a new conversion and generate a new data entry.

The following arbitrarily chosen addresses and pointer assignments are used in this example:

Pointer 1 - WORD COUNT (ADDR:0100)
Also used to point to the A/D converter at address 0500 for this example when data is to be entered.

$$
\begin{aligned}
& \text { Pointer } 2 \text { - } \text { ENTERED DATA (ADDR's: } 0200 \rightarrow 02 F F \text { ) } \\
& \text { Data is stored in } 2 \text { 's complement binary } \\
& \text { form, i.e, } 01111111 \rightarrow \text { +full-scale and } \\
& 10000000 \rightarrow-\text { full-scale. } \\
& \text { Pointer } 3 \text { - } \text { LOAD DATA SUBROUTINE (starts at } \\
& \text { ADDR:0300) } \\
& \begin{array}{l}
\text { Executed when an EOC signal generates an } \\
\text { interrupt request via sense A after an IEN } \\
\text { (interrupt enable) instruction. }
\end{array}
\end{aligned}
$$

The address for the converter (0500) is unique for this particular sample program but may not be in a user's system so a different converter address must be used. Note that in Figure 3 ADX and ADY for the address decode circuitry would be address bits ADB10 and ADB8 (pins 35 and 33 on the SC/MP II package) for converter address 0500.

## SAMPLE PROGRAM TO LOAD DATA INTO MEMORY WITH SC/MP II.

| 0001 | 08 | START: | NOP |  |
| :---: | :---: | :---: | :---: | :---: |
| 0002 | C4 01 |  | LDIX'01 | , |
| 0004 | 35 |  | XPAH 1 |  |
| 0005 | C4 00 |  | LDIX'00 | , . |
| 0007 | 31 |  | XPAL 1 | ; P1 = 0100 |
| 0008 | C4 02 |  | LDIX'02 |  |
| 000A. | 36 |  | XPAH 2 |  |
| 000B | C4 00 |  | LDIX'00 |  |
| 000D | C9 00 |  | ST(P1) | ; Zero word count (P1) |
| 000F | 32 |  | XPAL 2 | ; P2 = 0200 |
| 0010 | C4 03 |  | LDIX'03 |  |
| 0012 | 37 |  | XPAH 3 |  |
| 0013 | 08 | INITIALIZE: | NOP |  |
| 0014 | C4 00 |  | LDIX'00 |  |
| 0016 | 33 |  | XPAL 3 | ; P3 = 0300 |
| 0017 | C4 01 |  | LDIX'01 |  |
| 0019 | 07 |  | CAS | ; Starts converter via flag 0 |
| 001A | C1 00 |  | LD (P1) |  |
| 001C | F4 FF |  | XRIX'FF | ' |
| 001E | 9805 |  | JZ DTA IN | ; Test to see if word count is FF. if so, jump to DTA IN |
| 0020 | 05 |  | IEN | ; Enables INTERRUPT |
| 0021 | 08 | LOOP: | NOP |  |
| 0022 | 90 FE |  | JMP LOOP | ; Loop until EOC |
| 0024 | 08 | DTA IN: | NOP |  |

; User program to process data
:DATA ENTRY SUBROUTINE
030008 DATA INSR: NOP

|  | 0 | DATANSR. | NOP |  |
| :---: | :---: | :---: | :---: | :---: |
| 0301 | A9 00 |  | ILD (P1) | ; Increment word count |
| 0303 | C4 05 |  | LDIX'05 |  |
| 0305 | 35 |  | XPAH 1 | ; P1 will point to converter |
| 0306 | C1 00 |  | LD ( $\mathrm{P}_{1}$ ) | ; Converter data loaded into accumulator |
| 0308 | F4 7F |  | XRIX'7F | ; Put data in 2's complement form |
| 030A | CE 07 |  | ST @ 1(P2) | ; Store data |
| 030C | C4 00 |  | LDIX'00 |  |
| 030E | 07 |  | CAS | ; Resets flag 0 |
| 030F | C4 01 |  | LDIX'01 |  |
| 0311 | 35 |  | XPAH 1 | ; Resets P1 to point at word count |
| 0312 | C4 13 |  | LDIX'13 |  |
| 0314 | 33 |  | XPAL 3 |  |
| 0315 | 3F |  | XPPC 3 | ; Return to INITIALIZE to start a new conversion |

## Typical Applications



- Setting flag 0 ( $F L G O=1$ ) with software, starts conversion (FLGO must be cleared before another conversion can be initiated)
- With interrupt enabled an EOC will force an interrupt. Interrupt subroutine should load converter data into the accumulator.
- Output data is in complementary offset binary form
- Numbers in parentheses denote pin numbers of SC/MP chip
* ADX and ADY can be any of the address lines but they must be high only at the time the converter output data is to be put on the data bus (i.e., the converter must have its own unique address)

FIGURE 3. Interfacing to the SC/MP II Microprocessor

## Typical Applications <br> (Continued)

## TESTING THE A/D CONVERTER

There are many degrees of complexity associated with testing an A/D converter. One of the simplest tests is to apply a known analog input voltage to the converter and use LED's to display the resulting digital output code as shown in Figure 4. Note that the LED drivers invert the digital output of the $A / D$ converter to provide a binary display. A lab:DVM can be used if a precision voltage source is not available. After adjusting the zero and full-scale, any number of points can be checked, as desired.

For ease of testing, a $10.24 \mathrm{~V}_{\mathrm{DC}}$ reference is recommended for the A/D converter. This provides an LSB of $40 \mathrm{mV}(10.240 / 256)$. To adjust the zero of the A/D, an analog input voltage of $1 / 2 \mathrm{LSB}$ or 20 mV should be
applied and the zero adjust potentiometer should be set to provide a flicker on the LSB LED readout with all the other display LEDs OFF.

To adjust the full-scale adjust potentiometer, an analog input which is $11 / 2$ LSB less than the reference (10.2400.060 or $10.180 \mathrm{~V}_{\mathrm{DC}}$ ) should be applied to the analog input and the full-scale adjusted for a flicker on the LSB LED, but this time with all the other LEDs ON.

A complete circuit for a simple A/D tester is shown in Figure 5. Note that the clock input voltage swing and the digital output voltage swings are from OV to 10.24 V . The MM74C901 provides a voltage translation to 5 V operation and also the logic inversion so the readout LEDs are in binary.


FIGURE 4. Basic A/D Tester


FIGURE 5. Complete Basic Tester Circuit

## Typical Applications (Continued)

The digital output LED display can be decoded by dividing the 8 bits into the 4 most significant bits and 4 least significant bits. Table 1 shows the fractional binary equivalent of these two 8 -bit groups. By adding the decoded voltages which are obtained from the column: "Input Voltage Value with a $10.240 \mathrm{~V}_{\text {REF" }}$ of both the MS and LS groups, the value of the digital display can be determined. For example, for an output LED display of "1011 0110" or "B6" (in hex) the voltage values from the table are $7.04+0.24$ or
7.280 VDC. These voltage values represent the center values of a perfect $A / D$ converter. The input voltage has to change by $\pm 1 / 2$ LSB ( $\pm 20 \mathrm{mV}$ ), the "quantization uncertainty" of an A/D, to obtain an output digital code change. The effects of this quantization error have to be accounted for in the interpretation of the test results. A plot of this natural error source is shown in Figure 6 where, for clarity, both the analog input voltage and the error voltage are normalized to LSBs.

TABLE I. DECODING THE DIGITAL OUTPUT LEDs

| HEX | BINARY | FRACTIONAL BINARY VALUE FOR |  | INPUT VOLTAGE VALUE WITH $10.24 V_{\text {REF }}$ |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MS GROUP | LS GROUP | MS GROUP | LS GROUP |
| F | $\begin{array}{llll}1 & 1 & 1 & 1\end{array}$ | 15/16 | 15/256 | 9.600 | 0.600 |
| E | 1110 | 7/8 | 7/128 | 8.960 | 0.560 |
| D | $1 \begin{array}{llll}1 & 1 & 0 & 1\end{array}$ | 13/16 | 13/256 | 8.320 | 0.520 |
| C | 1100 | 3/4 | 3/64 | 7.680 | 0.480 |
| B | $1 \begin{array}{llll}1 & 0 & 1 & 1\end{array}$ | 11/16 | 11/256 | 7.040 | 0.440 |
| A | 10010 | 5/8 | 5/128 | 6.400 | 0.400 |
| 9 | $1 \begin{array}{llll}1 & 0 & 0 & 1\end{array}$ | 9/16 | 9/256 | 5.760 | 0.360 |
| 8 | $1 \begin{array}{llll}1 & 0 & 0 & 0\end{array}$ | 1/2 | 1/32 | 5.120 | 0.320 |
| 7 | $\begin{array}{llll}0 & 1 & 1 & 1\end{array}$ | 7/16 | 7/256 | 4.480 | 0.280 |
| 6 | $0 \begin{array}{llll}0 & 1 & 1 & 0\end{array}$ | 3/8 | 3/128 | 3.840 | 0.240 |
| 5 | $0 \begin{array}{llll}0 & 1 & 0 & 1\end{array}$ | 5/16 | 5/256 | 3.200 | 0.200 |
| 4 | 00100 | 1/4 | 1/64 | 2.560 | 0.160 |
| 3 | $\begin{array}{llll}0 & 0 & 1 & 1\end{array}$ | 3/16 | 3/256 | 1.920 | 0.120 |
| 2 | $0 \begin{array}{llll}0 & 0 & 1 & 0\end{array}$ | 1/8 | 1/128 | 1.280 | 0.080 |
| 1 | 0 | 1/16 | 1/256 | 0.640 | 0.040 |
| 0 | $0 \quad 0 \quad 0$ |  |  | 0 | 0 |



FIGURE 6. Error Plot of a Perfect A/D Showing Effects of Quantization Error

## Typical Applications (Continued)

A low speed ramp generator can also be used to sweep the analog input voltage and the LED outputs will provide a binary counting sequence from zero to fullscale.

The techniques described so far are suitable for an engineering evaluation or a quick check on performance. For a higher speed test system, or to obtain plotted data, a digital-to-analog converter is needed for the test set-up. An accurate 10 -bit DAC can serve as the precision voltage source for the $A / D$. Errors of the $A / D$ under test can be provided as either analog voltages or differences in two digital words.

A basic A/D tester which uses a DAC and provides the error as an analog output voltage is shown in Figure 7. The 2 op amps can be eliminated if a lab DVM with a numerical subtraction feature is available to directly readout the difference voltage, " $\mathrm{A}-\mathrm{C}$ ". The analog
input voltage can be supplied by a low frequency ramp generator and an $\mathrm{X}-\mathrm{Y}$ plotter can be used to provide analog error ( $Y$ axis) versus analog input ( $X$ axis). The construction details of a tester of this type are provided in the NSC application note AN-179, "Analog-toDigital Converter Testing".

For operation with a microprocessor or a computerbased test system, it is more convenient to present the errors digitally. This can be done with the circuit of Figure 8 where the output code transitions can be detected as the 10 -bit DAC is incremented. This provides $1 / 4$ LSB steps for the 8 -bit A/D under test. If the results of this test are automatically plotted with the analog input on the X axis and the error (in LSB's) as the Y axis, a useful transfer function of the A/D under test results. For acceptance testing, the plot is not necessary and the testing speed can be increased by establishing internal limits on the allowed error for each code.


FIGURE 7. A/D Tester with Analog Error Output


FIGURE 8. Basic "Digital" A/D Tester

Connection Diagram


## ADC0808, ADC0809 Single Chip Data Acquisition System

## General Description

The ADC0808, ADC0809 data acquisition components are monolithic CMOS devices with an 8 -bit analog-todigital converter, 8 -channel multiplexer and microprocessor compatible control logic. The 8 -bit A/D converter uses successive approximation as the conversion technique. The converter features a high impedance chopper stablilzed comparator, a 256R voltage divider with analog switch tree and a successive approximation register. The 8 -channel multiplexer can directly access any one of 8 -single-ended analog signals.

The device eliminates the need for external zero and full-scale adjustments and features an absolute accuracy $\leq 1$ LSB including quantizing error. Easy interfacing to microprocessors is provided by the latched and decoded address inputs and latched TTL TRI-STATE ${ }^{\oplus}$ outputs.

The design of the ADC0808, ADC0809 has been optimized by incorporating the most desirable aspects of several A/D conversion techniques. The ADC0808, ADC0809 offers high speed, high accuracy, minimal temperature dependence, excellent long-term accuracy and repeatability, and consumes minimal power. These
features make this device ideally suited to applications such as process control, industrial control, and machine control. For 16 -channel multiplexer with common output (sample/hold port) see ADC0816 data sheet.

## Features

- Total unadjusted error $< \pm 1 / 2$ LSB
- Linearity error $< \pm 1 / 2$ LSB
- No missing codes
- Guaranteed monotonicity
- No offset adjust required
- No scale adjust required
- Conversion time of $100 \mu \mathrm{~s}$
- Easy microprocessor interface
- Latched TRI-STATE output
- Latched address input
- Ratiometric conversion
- Single 5V supply
- Low power consumption- 15 mW
- Full $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ operation available


## Block Diagram


ADC0809

Absolute Maximum Ratings (Notes 1 and 2)
Voltage at Any Pin Except Control Inputs
Voltage at Control Inputs
(Start, TRI-STATE, Clock, ALE, ADD A, ADD B, ADD C)
Operating Temperature Range
ADC0808CCN, ADC0809CCN
ADC0808CD
Storage Temperature Range
$-0.3 V$ to $V_{C C}+0.3 V$
$-0.3 V$ to $+15 V$

Package Dissipation (at $25^{\circ} \mathrm{C}$ )
Operating $V_{C C}$ Range
$-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
500 mW
4.5 V to 6 V

Absolute Maximum $V_{C C}$
: 6.5 V
Lead Temperature (Soldering, 10 seconds) : $300^{\circ} \mathrm{C}$

## DC Electrical Characteristics

## ADC0808CCN, ADC0809CCN

$4.75 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 5.25 \mathrm{~V},-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}$ unless otherwise noted, (Note 2)
ADC0808CD
$4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 5.5 \mathrm{~V},-55^{\circ} \mathrm{C} \leq \mathrm{T} \mathrm{A} \leq+125^{\circ} \mathrm{C}$ unless otherwise noted, (Note 2)

|  | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| VIN(1) | Logical "1" Input Voltage | $V_{C C}=5 \mathrm{~V}$ | $V_{C C}{ }^{-1.5}$ |  |  | V |
| VIN(0) | Logica! "0' Input Voltage | $V_{C C}=5 \mathrm{~V}$. |  |  | 1.5 | V |
| VOUT(1) | Logical "1" Output Voltage | $\begin{aligned} & I_{O}=-360 \mu \mathrm{~A} @ T_{A}=85^{\circ} \mathrm{C} \\ & I_{O}=-300 \mu \mathrm{~A} @ T_{A}=125^{\circ} \mathrm{C} \end{aligned}$ | $V_{C C}-0.4$ |  |  | V |
| VOUT(0) | Logical "0' Output Voltage | $\mathrm{I} \mathrm{O}=1.6 \mathrm{~mA}$ |  |  | 0.45 | V |
| VOUT(0) | Logical '"0' Output Voltage EOC | $\mathrm{I}_{\mathrm{O}}=1.2 \mathrm{~mA}$ |  |  | 0.45 | V |
| IIN(1) | Logical " 1 " Input Current (The Control Inputs) | $V_{\text {IN }}=15 \mathrm{~V}$ |  |  | 1.0 | $\mu \mathrm{A}$ |
| $1 / \mathrm{N}(0)$ | Logical "0'" Inpụt Current (The Control Inputs) | $V_{\text {IN }}=0$ | -1.0 |  |  | $\mu \mathrm{A}$ |
| ICC | Supply Current | $\begin{aligned} & \text { Clock Frequency }=500 \mathrm{kHz} \\ & @ \mathrm{~T}_{\mathrm{A}}=85^{\circ} \mathrm{C}, \\ & @ T_{A}=125^{\circ} \mathrm{C} \end{aligned}$ |  | 300 | $\begin{aligned} & 1000 \\ & 3000 \end{aligned}$ | $\mu \mathrm{A}$ $\mu \mathrm{A}$ |
| IOUT | TRI-STATE Output Current | $\begin{aligned} & V_{O}=5 \mathrm{~V} \\ & V_{O}=0 \end{aligned}$ | -3 |  | 3 | $\mu \mathrm{A}$ $\mu \mathrm{A}$ |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: All voltages measured with respect to GND unless otherwise specified.
Note 3: Non-linearity error is the maximum deviation from a straight line through the end points of the A/D transfer characteristic, (Figure 2).
Note 4: Zero error is the difference between the output of an ideal and the actual A/D for zero input voltage, (Figure 2).
Note 5: Full-scale error is the difference between the output of an ideal and the actual A/D for full-scale input voltage, (Figure 2).
Note 6: Total unadjusted error is the maximum sum of non-linearity, zero and full-scale errors, (Figure 3).
Note 7: Quantization error is the $\pm 1 / 2$ LSB uncertainty caused by the converter's finite resolution, (Figure 3).
Note 8: Absolute Accuracy describes the difference between the actual input voltage and the full-scale weighted equivalent of the binary output code; included are quantizing and all other errors. Although rarely provided on data sheets, it is the best indication of a converter's true performance, (Figure 3).
Note 9: Supply rejection relates to the ability of an ADC to maintain accuracy as the supply voltage varies. The supply and $V_{\text {REF }}(+)$ are varied together and the change in accuracy is measured with respect to full-scale.
Note 10: Comparator input current is a bias current into or out of the chopper stabilized comparator. The bias current varies directly with clock frequency and has little temperature dependence, (Figure 5).

DC Electrical Characteristics (Continued)

## ANALOG MULTIPLEXER

ADC0808CCN, ADC0809CCN $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}$ unless otherwise noted.
ADC0808CD $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ unless otherwise noted.

| , | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| RON | Analog Multiplexer ON <br> Resistance | (Any Selected Channel) |  |  |  |  |
|  |  | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k}$ |  | 1.5 | 3 | k $\Omega$ |
|  |  | $\mathrm{T}_{\mathrm{A}}=85^{\circ} \mathrm{C}$ |  |  | 6 | k $\Omega 2$ |
|  |  | $\mathrm{T}_{\mathrm{A}}=125^{\circ} \mathrm{C}$ |  |  | 9 | $k \Omega$. |
| $\triangle \mathrm{RON}$ | $\triangle$ ON Resistance Between Any 2 Channels | (Any Selected Channel) |  | 75 |  | $\Omega$ |
|  |  | $R_{L}=10 \mathrm{k}$ |  |  |  |  |
| $\operatorname{loFF}(+)$ | OFF Channel Leakage Current | $V_{C C}=5 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=5 \mathrm{~V}$, |  | 10 | 200 | $n \mathrm{~A}$ |
|  |  | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  |  | 200 | $n \mathrm{~A}$ |
|  |  | ADC0808CD @ $\mathrm{T}_{\mathrm{A}}=125^{\circ} \mathrm{C}$ |  |  | 400 | $n \mathrm{~A}$ |
| IOFF(-) | OFF Channel Leakage Current | $V_{C C}=5 \mathrm{~V}, V_{\text {IN }}=0$, | -200 | -10 |  | nA |
|  |  | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | -200 |  |  | nA |
|  |  | ADC0808CD @ $T_{\text {A }}=125^{\circ} \mathrm{C}$ | -400 |  |  | nA |

CONVERTER SECTION $C C=V_{R E F(+)}=5 V, V_{\text {REF }(-)}=G N D, V_{I N}=V_{\text {COMPARATOR }} I N, f_{C}=640 \mathrm{kHz}$
ADC0808CCN $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}$ unless otherwise noted.
ADC0808CD $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ unless otherwise noted.

| PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Resolution |  | 8 |  |  | Bits |
| Non-Linearity | (Note 3) |  | $\pm 1 / 4$ | $\pm 1 / 2$ | LSB |
| Zero Error | (Note 4) |  | $\pm 1 / 4$ | $\pm 1 / 2$ | LSB |
| Full-Scale Error | (Note 5) |  | $\pm 1 / 4$ | $\pm 1 / 2$ | LSB |
| Total Unadjusted Error | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Note 6) |  | $\pm 1 / 4$ | $\pm 1 / 2$ | LSB |
|  | ADC0808CD |  | $\pm 1 / 4$ | $\pm 1 / 2$ | LSB |
|  | , ADC0808CCN |  | $\pm 1 / 4$ | $\pm 3 / 4$ | LSB |
| Quantization Error | (Note 7) |  |  | $\pm 1 / 2$ | LSB |
| Absolute Accuracy | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Note 8) |  | $\pm 3 / 4$ | $\pm 1$ | LSB |
|  | ADC0808CD |  | $\pm 3 / 4$ | $\pm 1$ | LSB |
|  | ADC0808CCN |  | $\pm 3 / 4$ | $\pm 11 / 4$ | LSB |

ADC0809CCN TA $=25^{\circ} \mathrm{C}$

| PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Resolution |  | 8 | , |  | Bits |
| Non-Linearity | (Note 3) |  | $\pm 1 / 2$ | $\pm 1$ | LSB |
| Zero Error | (Note 4) |  | $\pm 1 / 4$ | $: \pm 1 / 2$ | LSB |
| Full-Scale Error | (Note 5) |  | $\pm 1 / 4$ | $\pm 1 / 2$ | LSB |
| Total Unadjusted Error | (Note 6) |  | $\pm 1 / 2$ | $\pm 1$ | LSB |
| Quantization Error | (Note 7) | - |  | $\pm 1 / 2$ | LSB |
| Absolute Accuracy | (Note 8) |  | $\pm 1$ | $\pm 1$ 1/2 | LSB |

ADC0808CCN $-40^{\circ} \mathrm{C} \leq T_{A} \leq+85^{\circ} \mathrm{C}$, ADC0809CCN $T_{A}=25^{\circ} \mathrm{C}$
ADC0808CD $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$

| PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Power Supply Rejection | $4.75 \mathrm{~V} \leq V_{C C}=V_{R E F}(+) \leq 5.25 \mathrm{~V}$ <br> (Note 9) |  | 0.05 | 0.15 | \%/V |
| Comparator Input Current | $\mathrm{f}_{\mathrm{C}}=640 \mathrm{kHz}$, (Note 10) | -2 | $\pm 0.5$ | 2 | $\mu \mathrm{A}$ |
| Ladder Resistance | From Ref( + ) to $\operatorname{Ref}(-)$ | 1 | 4.5 |  | $k \Omega$ |

DC Electrical Characteristics (Continued)

## DESIGN GUIDELINES

| PARAMETER |  | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Voltage Across Laḍder | From Ref(t) to Ref( - ) | 0.512 | 5.12 | 5.25 | V |
| $V_{\text {REF }}(+)$ | Voltage, Top of Ladder | Measured at $\operatorname{Ref}(+)$ |  | $V_{C C}{ }^{\circ}$ | $V_{C C}{ }^{+0.1}$ | V |
| $\frac{V_{R E F}(+)+V_{\text {REF }}(-)}{2}$ | Voltage, Center of Ladder | Measured at RLADDER/2 | $\frac{V_{C C}}{2}-0.1$ | $\frac{V_{C C}}{2}$ | ${\frac{V_{C C}}{}}_{2}-0.1$ | V |
| $V_{\text {REF }}(-)$ | Voltage, Bottom of Ladder | Measured at $\operatorname{Ref}(-)$ | -0.1 | 0 |  | V |

## AC Electrical Characteristics

$T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\mathrm{REF}(+)}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{REF}(-)}=\mathrm{GND}$

|  | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| tws | Start Pulse Width | (Figure 5) | 200 | 100 |  | ns |
| tWALE | Minimum ALE Pulse | (Figure 5) | 200 | 100 | , | ns |
|  | Width |  |  |  |  |  |
| $\mathrm{t}_{\text {s }}$ | Address Set-Úp Time | (Figure 5) | 50 | 25 |  | ns |
| $\mathrm{th}^{\text {H}}$ | Address Hold Time | (Figure 5) | 50 | 25 |  | ns |
| tD | Analog MUX Delay Time From ALE | $\begin{aligned} & \mathrm{R}_{\mathrm{S}}+\mathrm{R}_{\mathrm{ON}} \leq 5 \mathrm{k} \Omega, \\ & \mathrm{CL}_{\mathrm{L}}=10 \mathrm{pF} \end{aligned}$ |  | 1 | 2.5 | $\mu \mathrm{s}$ |
| ${ }_{\text {the }}$, t H0 | TRI-STATE Control to Q Logic State | $C_{L}=50 \mathrm{pF}$ |  | 125 | 250 | ns |
| $\mathrm{t}_{1} \mathrm{H}, \mathrm{t}_{0} \mathrm{H}$ | TRI-STATE Control to $\mathrm{Hi}-\mathrm{Z}$ | $C_{L}=10 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k}$ |  | 125 | 250 | ns |
| $\mathrm{t}_{\mathrm{c}}$ | Conversion Time | $\mathrm{f}_{\mathrm{C}}=640 \mathrm{kHz}$, (Figure 5) (Note 11) | 90 | 100 | 114 | $\mu \mathrm{s}$ |
| $\dagger_{C}$ | Clock Frequency |  | 10 | 640 | 1200 | kHz |
| tEOC | EOC Delay Time | (Figure 5) | 1 |  | 8 | Clock |
|  |  |  |  |  |  | Periods |
| CIN | Input Capacitance | At Control Inputs |  | 10 | 15 | pF |
|  |  | At MUX Inputs |  | 5 | 7.5 | pF |
| COUT | TRI-STATE Output Capacitance | At TRI-STATE Outputs, (Note 12) |  | 5 | 7.5 | pF |

Note 11: The outputs of the data register are updated one clock cycle before the rising edge of EOC.
Note 12: Capacitance guaranteed by periodic testing.

## Timing Diagram



FIGURE 5

## Typical Performance Characteristics



FIGURE 6. Comparator IIN vs Vin $\left(V_{C C}=V_{\text {REF }}=5 \mathrm{~V}\right)$


FIGURE 7. Multiplexer RON vs VIN $\left(\mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\mathrm{REF}}=5 \mathrm{~V}\right)$

Functional Description

Multiplexer: The device contains an 8 -channel singleended analog signal multiplexer. A particular input channel is selected by using the address decoder. Table I shows the input states for the address lines to select any channel. The address is latched into the decoder on the low-to-high transition of the address latch enable signal.

TABLE I

| SELECTED <br> ANALOG CHANNEL | ADDRESS LINE |  |  |
| :---: | :---: | :---: | :---: |
|  | C | B | A |
| INO | L | L | L |
| IN1 | L | L | H |
| IN2 | L | H | L |
| IN3 | L | H | H |
| IN4 | H | L | L |
| IN5 | H | L | H |
| IN6 | H | H | L |
| IN7 | H | H | H |

## CONVERTER CHARACTERISTICS

## The Converter

The heart of this single chip data acquisition system is its 8 -bit analog-to-digital converter. The converter is designed
to give fast, accurate, and repeatable conversions over a wide range of temperatures. The converter is partitioned into 3 major sections: the 256R ladder network, the successive approximation register, and the comparator. The converter's digital outputs are positive true.

The 256R ladder network approach '(Figure 1) was chosen over the conventional R/2R ladder because of its inherent monotonicity, which guarantees no missing digital codes. Monotonicity is particularly important in closed loop feedback control systems. A non-monotonic relationship can cause oscillations that will be catastrophic for the system. Additionally, the 256R network does not cause load variations on the reference voltage.

The bottom resistor and the top resistor of the ladder network in Figure 1 are not the same value as the remainder of the network. The difference in these resistors causes the output characteristic to be symmetrical with the zero and full-scale points of the transfer curve. The first output transition occurs when the analog signal has reached $+1 / 2$ LSB and succeeding output transitions occur every 1 LSB later up to full-scale.

The successive approximation register (SAR) performs 8 iterations to approximate the input voltage. For any SAR type converter, $n$-iterations are required for an n-bit converter. Figure 2 shows a typical example of a 3 -bit converter. In the ADC0808, ADC0809, the approximation technique is extended to 8 bits using the 256R network.


FIGURE 1. Resistor Ladder and Switch Tree

## Functional Description (Continued)

The A/D converter's successive approximation register (SAR) is reset on the positive edge of the start conversion (SC) pulse. The conversion is begun on the falling edge of the start conversion pulse. A conversion in process will be interrupted by receipt of a new start conversion pulse. Continuous conversion may be accomplished by tying the end-of-conversion (EOC) output to the SC input. If used in this mode, an external start conversion pulse should be applied after power up. End-of-conversion will go low between 1 and 8 clock pulses after the rising edge of start conversion.

The most important section of the $A / D$ converter is the comparator. It is this section which is responsible for the ultimate accuracy of the entire converter. It is also the comparator drift which has the greatest influence on the
repeatability of the device. A chopper-stabilized comparator provides the most effective method of satisfying all the converter requirements.

The chopper-stabilized comparator converts the DC input signal into an AC signal. This signal is then fed through a figh gain AC amplifier and has the DC level restored. This technique limits the drift component of the amplifier since the drift is a DC component which is not passed by the AC amplifier. This makes the entire A/D converter extremely insensitive to temperature, long term drift and input offset errors.

Figure 4 shows a typical error curve for the ADC0808 as measured using the procedures outlined in AN-179. The characteristic is generated with the analog input signal applied to the comparator input.

FIGURE 3. 3-Bit A/D Absolute Accuracy Curve



FIGURE 4. Typical Error Curve

## Connection Diagrams



## Applications Information

## OPERATION

## Ratiometric Conversion

The ADC0808, ADC0809 is designed as a complete Data Acquisition System (DAS) for ratiometric conversion systems. In ratiometric systems, the physical variable being measured is expressed as a percentage of full-scale which is not necessarily related to an absolute standard. The voltage input to the ADC0808 is expressed by the equation

$$
\begin{aligned}
& \frac{V_{I N}}{V_{f s}-V_{Z}}=\frac{D}{D_{M A X}-D_{M I N}} \\
& V_{I N}=\text { Input voltage into the ADC0808 } \\
& V_{f s}=\text { Full-scale voltage } \\
& V_{Z}=\text { Zero voltage } \\
& D_{X}=\text { Data point being measured } \\
& D_{M A X}=\text { Maximum data limit } \\
& D_{M I N}=\text { Minimum data limit }
\end{aligned}
$$

A good example of a ratiometric transducer is a potentiometer used as a position sensor. The position of the wiper is directly proportional to the output voltage which is a ratio of the full-scale voltage across it. Since the data is represented as a proportion of full-scale, reference requirements are greatly reduced, eliminating a large source of error and cost for many applications. A major advantage of the ADC0808, ADC0809 is that the input voltage range is equal to the supply range so the transducers can be connected directly across the supply and their outputs connected directly into the multiplexer inputs, (Figure 8).

Ratiometric transducers such as potentiometers, strain gauges, thermistor bridges, pressure transducers, etc., are suitable for measuring proportional relationships; however; many types of measurements must be referred to an absolute standard such as voltage or current. This means a system reference must be used which relates the full-scale voltage to the standard volt. For example, if $\mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\text {REF }}=5.12 \mathrm{~V}$, then the full-scale range is divided into 256 standard steps. The smallest standard step is 1 LSB which is then 20 mV .

## Resistor Ladder Limitations

$\therefore$;

The voltages from the resistor ladder are compared to the selected input 8 times in a conversion. These voltages are coupled to the comparator via an analog switch tree which is referenced to the supply. The voltages at the top, center and bottom of the ladder must be controlled to maintain proper operation.

The top of the ladder, $\operatorname{Ref}(+)$, should not be more positive than the supply, and the bottom of the ladder $\operatorname{Ref}(-)$ should not be more negative than ground. The center of the ladder voltage must also be near the center of the supply because the analog switch tree changes from N -channel switches to P -channel switches.

These limitations are automatically satisfied in ratiometric systems and can be easily met in ground referenced systems.

Figure 9 shows a ground referenced system with a separate supply and reference. In this system, the supply must be trimmed to match the reference voltage. For instance, if a 5.12 V reference is used, the supply should be adjusted to the same voltage within 0.1 V .

The ADC0808 needs less than a milliamp of supply current so developing the supply from the reference is readily accomplished. In Figure 10 a ground referenced system is shown which generates the supply from the reference. The buffer shown can be an op amp of sufficient drive to supply the milliamp of supply current and the desired bus drive, or if a capacitive bus is driven by the outputs a large capacitor will supply the transient supply current as seen in Figure 11. The LM301 is overcompensated to insure stability when loaded by the $10 \mu \mathrm{~F}$ output capacitor.

The top and bottom ladder voltages cannot exceed $\mathrm{V}_{\mathrm{CC}}$ and ground, respectively; but they can be symmetrically less than $V_{C C}$ and greater than ground. The center of the ladder voltage should always be near the center of the supply. The sensitivity of the converter can be increased, (i.e., size of the LSB steps decreased) by using a symmetrical reference system. In Figure 12, a 2.5 V reference is symmetrically centered about $\mathrm{V}_{\mathrm{CC}} / 2$ since the same current flows in identical resistors. This system with a 2.5 V reference allows the LSB bit to be half the size of a 5 V reference system.

## Converter Equations

The transition between adjacent codes N and $\mathrm{N}+1$ is given by:

$$
\begin{equation*}
V_{I N}=V_{\text {REF }(+)}\left[\frac{N}{256}+\frac{1}{512}\right] \pm V_{\text {TUE }} \tag{2}
\end{equation*}
$$

The center of an output code $N$ is given by:

$$
\begin{equation*}
V_{I N}=V_{R E F}(+)\left[\frac{N}{256}\right] \pm V_{T U E} \tag{3}
\end{equation*}
$$

The output code N for an arbitrary input are the integers within the range:

$$
\begin{equation*}
N=\frac{\operatorname{ViN}}{V_{\text {REF }}(+)} \times 256 \pm \text { Absolute Accuracy } \tag{4}
\end{equation*}
$$

where: $\mathrm{V}_{\text {IN }}=$ Voltage at comparator input
$\mathrm{VREF}_{\mathrm{R}}(+)=$ Voltage at $\operatorname{Ref}(+)$
$\operatorname{VREF}(-)=$ GND
VTUE $=$ Total unadjusted error voltage (typically $\left.V_{\text {REF }}(+) / 512\right)$

## Applications Information（Continued）



FIGURE 9．Ground Referenced Conversion System Using Trimmed Supply


$$
\begin{aligned}
& \text { QOUT }=\frac{V_{\text {IN }}}{V_{\text {REF }}} \\
& 4.75 \mathrm{~V} \leq V_{\text {CC }}=V_{\text {REF }} \leq 5.25 \mathrm{~V}
\end{aligned}
$$

FIGURE 10．Ground Referenced Conversion System with Reference Generating VCC Supply


FIGURE 11．Typical Reference and Supply Circuit

$R_{A}=R_{B}$
＊Ratiometric transducers
FIGURE 12．Symmetrically Centered Reference

## Typical Application


*Address latches needed for 8085 and SC/MP interfacing the ADC0808 to a microprocessor

MICROPROCESSOR INTERFACE TABLE

| PROCESSOR | $\overline{\text { READ }}$ | WRITE | INTERRUPT (COMMENT) |
| :---: | :---: | :---: | :---: |
| $\begin{aligned} & 8080 \\ & 8085 \\ & Z-80 \\ & S C \subset / M P \\ & 6800 \end{aligned}$ | $\overline{M E M R}$ $\overline{R D}$ $\overline{R D}$ NRDS VMA $\cdot \phi 2 \cdot R / W$ | $\begin{aligned} & \overline{M E M W} \\ & \overline{W R} \\ & \overline{W R} \\ & \text { NWDS } \\ & V M A \cdot \phi 2 \cdot \overline{R / W} \end{aligned}$ | INTR (Thru RST Circuit) <br> INTR (Thru RST Circuit) <br> INT (Thru RST Circuit, Mode 0) <br> SA (Thru Sense A) <br> $\overline{1 R Q A}$ or $\overline{\mathrm{RQB}}$ (Thru PIA) |

## Ordering Information

| ORDER NUMBER | TEMPERATURE RANGE | $25^{\circ} \mathrm{C}$ TOTAL <br> UNADJUSTED ERROR | SEE NS PACKAGE <br> NUMBER |
| :---: | :---: | :---: | :---: |
| ADC0808CD | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $\pm 1 / 2 \mathrm{LSB}$ | D28A |
| ADC0809CCN | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $\pm 1 / 2 \mathrm{LSB}$ | N28A |
| ADC0809CCN | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $\pm 1 \mathrm{LSB}$ | N28A |

## ADC0816, ADC0817 Single Chip Data Acquisition System

## General Description

The ADC0816, ADC0817 (MM74C948) data acquisition components are monolithic CMOS devices with an 8 -bit analog-to-digital converter, a 16 -channel multiplexer and microprocëssor compatible control logic. The 8 -bit A/D converter uses successive approximation as the conversion technique. The converter features a high impedance chopper stabilized comparator, a 256R voltage divider with analog switch tree and a successive approximation register. The 16 -channel multiplexer can directly access any one of 16 single-ended analog signals and provides the logic for additional channel expansion. Signal conditioning of any analog input signal is eased by direct access to the input of the 8 -bit $A / D$ converter.

The device eliminates the need for external zero and full-scale adjustments and features an absolute accuracy $\leq 1$ LSB including quantizing error. Easy interfacing to microprocessors is provided by the latched and decoded address inputs and latched TTL TRI-STATE ${ }^{\circledR}$ outputs.

The design of the ADC0816, ADC0817 has been optimized by incorporating the most desirable aspects of several $A / D$ conversion techniques. The $A D C 0816$, ADC0817 offers high speed, high accuracy, minimal temperature dependence, excellent long-term accuracy
and repeatability, and consumes minimal power. These features make this device ideally suited to applications such as process control, industrial control, and machine control. For similar performance except 8 -channel multiplexer in a 28 -pin package, see ADC0808 data sheet.

## Features

- Total unadjusted error $< \pm 1 / 2$ LSB
- Linearity error < $\pm 1 / 2$ LSB
- No missing codes
- Guaranteed monotonicity
- No offset adjust required
- No scale adjust required
- Conversion time of $100 \mu \mathrm{~s}$
- Easy microprocessor interface
- Latched TRI-STATE output
- Latched address input
- Ratiometric conversion
- Single 5V supply
- Low power consumption-15 mW
- Full military temperature range available


## Block Diagram



## Absolute Maximum Ratings (Notes 1 and 2 )

Voltage at Any Pín Except Control Inputs
Voltage at Control Inputs
(Start, TRI-STATE, Clock, ALE, ADD A,
ADD B, ADD C, ADD D, Expansion Control)
Operating Temperature Range
ADC0816CCN, ADC0817CCN
ADC0816CD
Storage Temperature Range
Package Dissipation (at $25^{\circ} \mathrm{C}$ )
Operating $V_{\mathrm{CC}}$ Range
Absolute Maximum $V_{C C}$
Lead Temperature (Soldering, 10 seconds)

$$
-0.3 \mathrm{~V} \text { to } \mathrm{VCC}^{2}+0.3 \mathrm{~V}
$$

$$
-0.3 \mathrm{~V} \text { to }+15 \mathrm{~V}
$$

$$
-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C}
$$

$$
-55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C}
$$

$$
-65^{\circ} \mathrm{C} \text { to }+150^{\circ} \mathrm{C}
$$

$$
500 \mathrm{~mW}
$$

4.5 V to 6 V
6.5 V
$300^{\circ} \mathrm{C}$

## DC Electrical Characteristics

## ADC0816CCN, ADC0817CCN

$4.75 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 5.25 \mathrm{~V},-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}$ unless otherwise noted, (Note 2)
ADC0816CD
$4.5 \mathrm{~V} \leq \mathrm{V} \mathrm{CC} \leq 5.5 \mathrm{~V},-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ unless otherwise noted, (Note 2)

|  | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| VIN(1) | Logical " 1 " Input Voltage | $V_{C C}=5 \mathrm{~V}$ | $V_{C C}{ }^{-1.5}$ |  |  | V |
| VIN(0) | Logical "0" Input Voltage | $V_{C C}=5 \mathrm{~V}$ |  |  | : 1.5 | V |
| VOUT(1) | Logical "1" Output Voltage | $\begin{aligned} & I_{O}=-360 \mu \mathrm{~A} @ \mathrm{~T}_{\mathrm{A}}=85^{\circ} \mathrm{C} \\ & I_{O}=-300 \mu \mathrm{~A} @ \mathrm{~T}_{\mathrm{A}}=125^{\circ} \mathrm{C} \end{aligned}$ | $V_{C C}{ }^{-0.4}$ |  |  | V |
| VOUT(0) | Logical "0" Output Voltage | $\mathrm{I}^{\circ}=1.6 \mathrm{~mA}$ |  | . | 0.45 | V |
| VOUT(0) | Logiçal "0" Output Voltage EOC | $\mathrm{I}^{\mathrm{O}}=1.2 \mathrm{~mA}$ |  |  | 0.45 | $V$ |
| IIN(1) | Logical " 1 " Input Current (The Control Inputs) | $V_{\text {IN }}=15 \mathrm{~V}$ |  |  | 1.0 | $\mu \mathrm{A}$ |
| $\operatorname{IIN}(0)$ | Logical " 0 " Input Current (The Control Inputs) | $V_{\text {IN }}=0$ | -1.0 |  |  | $\mu \mathrm{A}$ |
| ${ }^{1} \mathrm{CC}$ | Supply Current | . Clock Frequency $=500 \mathrm{kHz}$ <br> @ $T_{A}=85^{\circ} \mathrm{C}$ <br> @ $T_{A}=125^{\circ} \mathrm{C}$ |  | 300 | $\begin{aligned} & 1000 \\ & 3000 \end{aligned}$ | $\mu A$ $\mu A$ |
| IOUT | TRI-STATE Output Current | $\begin{aligned} & V_{O}=5 \mathrm{~V} \\ & V_{O}=0 \end{aligned}$ | -3 |  | 3 | $\mu \mathrm{A}$ $\mu \mathrm{A}$ |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: All voltages measured with respect to GND unless otherwise specified.
Note 3: Non-linearity error is the maximum deviation from a straight line through the end points of the A/D transfer characteristic, (Figure 2).
Note 4: Zero error is the difference between the output of an ideal and the actual A/D for zero input voltage, (Figure 2).
Note 5: Full-scale error is the difference between the output of an ideal and the actual A/D for full-scale input voltage, (Figure 2).
Note 6: Total unadjusted error is the maximum sum of non-linearity, zero and full-scale errors, (Figure 3).
Note 7: Quantization error is the $\pm 1 / 2$ LSB uncertainty caused by the converter's finite resolution, (Figure 3).
Note 8: Absolute Accuracy describes the difference between the actual input voltage and the full-scale weighted equivalent of the binary output code; included are quantizing and all other errors. Although rarely provided on data sheets, it is the best indication of a converter's true performance, (Figure 3).
Note 9: Supply rejection relates to the ability of an ADC to maintain accuracy as the supply voltage varies. The supply and $V_{R E F}(+)$ are varied together and the change in accuracy is measured with respect to full-scale.
Note 10: Comparator input current is a bias current into or out of the chopper stabilized comparator. The bias current varies directly with clock frequency and has little temperature dependence, (Figure 5).

## DC Electrical Characteristics (Continued)

## ANALOG MULTIPLEXER

ADC0816CCN, ADC0817CCN $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}$ unless otherwise noted
ADC0816CD $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ unless otherwise noted

|  | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Ron | Analog Multiplexer ON | (Any Selected Channel) |  |  |  |  |
|  | Resistance | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k}$ |  | 1.5 | 3 | $k \Omega$ |
|  |  | $\mathrm{T}_{\mathrm{A}}=85^{\circ} \mathrm{C}$ |  |  | 6 | $k \Omega$ |
|  |  | $\mathrm{T}^{\prime} \mathrm{A}=125^{\circ} \mathrm{C}$ |  |  | 9 | k $\Omega$ |
| $\triangle \mathrm{RON}$ | $\triangle$ ON Resistance Between Any | (Any Selected Channel) |  | 75 |  | $\Omega$ |
|  | 2 Channels | $\mathrm{R}_{\mathrm{L}}=10 \mathrm{k}$ |  |  |  |  |
| IOFF( + ) | OFF Channel Leakage Current | $V_{C C}=5 \mathrm{~V}, \mathrm{~V}_{1 N}=5 \mathrm{~V}$, |  | 10 | 200 | $n \mathrm{~A}$ |
|  |  | $\mathrm{T}_{A}=25^{\circ} \mathrm{C}$ |  |  | 200 | nA |
|  |  | ADC0816CD @ $T_{A}=125^{\circ} \mathrm{C}$ |  |  | 400 | nA |
| IOFF(-) | OFF Channel Leakage Current | $V_{C C}=5 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=0$, | -200 | -10 |  | nA |
|  |  | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | -200 |  |  | nA |
|  |  | ADC0816CD @ $T_{A}=125^{\circ} \mathrm{C}$ | -400 |  |  | nA |

CONVERTER SECTION $C C=V_{\text {REF }(+)}=5 \mathrm{~V}, V_{\text {REF }}(-)=G N D, V_{I N}=V_{\text {COMPARATOR }} I N, f_{C}=640 \mathrm{kHz}$
ADC0816CCN $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}$ unless otherwise noted
ADC0816CD $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ unless otherwise noted

| PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Resolution |  | 8 |  |  | Bits |
| Non-Linearity | (Note 3) |  | $\pm 1 / 4$ | $\pm 1 / 2$ | LSB |
| Zero Error | (Note 4) |  | $\pm 1 / 4$ | $\pm 1 / 2$ | LSB |
| Full-Scale Error | (Note 5) |  | $\pm 1 / 4$ | $\pm 1 / 2$ | LSB |
| Total Unadjusted Error | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Note 6) |  | $\pm 1 / 4$ | $\pm 1 / 2$ | LSB |
|  | ADC0816CD |  | $\pm 1 / 4$ | $\pm 1 / 2$ | LSB |
|  | ADC0816CCN |  | $\pm 1 / 4$ | $\pm 3 / 4$ | LSB |
| Quantization Error | (Note 7) |  |  | $\pm 1 / 2$ | LSB |
| Absolute Accuracy | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Note 8) |  | $\pm 3 / 4$ | $\pm 1$ | LSB |
|  | ADC0816CD |  | $\pm 3 / 4$ | $\pm 1$ | LSB |
|  | ADC0816CCN |  | $\pm 3 / 4$ | $\pm 11 / 4$ | LSB |

ADC0817CCN $T_{A}=25^{\circ} \mathrm{C}$

| PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Resolution |  | 8 |  |  | Bits |
| Non-Linearity | (Note 3) |  | $\pm 1 / 2$ | $\pm 1$ | LSB |
| Zero Error | (Note 4) |  | $\pm 1 / 4$ | $\pm 1 / 2$ | LSB |
| Full-Scale Error | (Note 5) |  | $\pm 1 / 4$ | $\pm 1 / 2$ | LSB |
| Total Unadjusted Error | (Note 6) |  | $\pm 1 / 2$ | $\pm 1$. | LSB |
| Quantization Error | (Note 7) |  |  | $\pm 1 / 2$ | LSB |
| Absolute Accuracy | (Note 8) |  | $\pm 1$ | $\pm 11 / 2$ | LSB |

ADC0816CCN $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}$, ADC0817CCN $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$
ADC0816CD $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$

| PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Power Supply Rejection | $4.75 \mathrm{~V} \leq \mathrm{V}_{C C}=\mathrm{V}_{R E F}(+) \leq 5.25 \mathrm{~V},$ <br> (Note 9) |  | 0.05 | 0.15 | \%/V |
| Comparator Input Current | $\mathrm{f}_{\mathrm{C}}=640 \mathrm{kHz}$, (Note 10) | -2 | $\pm 0.5$ | 2 | $\mu \mathrm{A}$ |
| Ladder Resistance | From Ref( + ) to Ref( -1 | 1 | 4.5 |  | $k \Omega$ |

DC Electrical Characteristics (Continued)

DESIGN GUIDELINES

| PARAMETER |  | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{\text {LAD }}$ | Voltage Across Ladder | From Ref( + ) to $\operatorname{Ref}(-)$ | 0.512 | 5.12 | 5.25 | V |
| VREF(+) | Voltage, Top of Ladder | Measured at Ref( + ) |  | $V_{C C}$ | $\mathrm{V}_{\mathrm{CC}}+0.1$ | V |
| $\frac{V_{R E F(+)}+V_{\text {REF }}(-)}{2}$ | Voltage, Center of Ladder | Measured at RLADDER/2 | $\frac{V_{\text {CC }}}{2}-0.1$ | $\frac{V_{C C}}{2}$ | $\frac{V_{C C}}{2}+0.1$ | V |
| $V_{\text {REF ( }-1}$ | Voltage, Bottom of Ladder | Measured at $\operatorname{Ref}(-)$ | -0.1 | 0 |  | V |

## AC Electrical Characteristics

$T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\mathrm{REF}(+)}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{REF}(-)}=\mathrm{GND}$

|  | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| tWS | Start Pulse Width | (Figure 5) | 200 | 100 |  | .. ns |
| tWALE | Minimum ALE Pulse | (Figure 5) | 200 | 100 | . | ns |
|  | Width |  |  |  |  |  |
| $\mathrm{t}_{\mathrm{S}}$ | Address Set-Up Time | (Figure 5) | 50 | 25 |  | ns |
|  | Address Hold Time | (Figure 5) | 50 | 25 |  | ns |
| ${ }^{t} \mathrm{D}$ | Analog MUX Delay Time | Common Tied to Comparator |  | 1 | 2.5 | $\mu \mathrm{s}$ |
|  | From ALE | $\text { In } R_{S}+R_{O N} \leq 5 k \Omega$ |  |  |  | . |
|  |  | $\mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}$ |  |  |  |  |
| th1, th0 | TRI-STATE Control to Q Logic State | $C_{L}=50 \mathrm{pF}$ |  | 125 | 250 | ns |
| ${ }^{\mathrm{t}} 1 \mathrm{H}, \mathrm{t} 0 \mathrm{H}$ | TRI-STATE Control to $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{C}_{\mathrm{L}}=.10 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k}$ |  | 125 | 250 | ns |
| ${ }^{\text {c }}$ C | Conversion Time | $\mathrm{f}_{\mathrm{C}}=640 \mathrm{kHz}$, (Figure 5) (Note 11) | 90 | 100 | 114 | $\mu \mathrm{s}$ |
| $\mathrm{f}_{\mathrm{C}}$ | Clock Frequency |  | 10 | 640 | 1200 | kHz |
| tEOC | EOC Delay Time | (Figure 5) | 1 |  | 8 | Clock |
|  | ' |  |  |  | , | Periods |
| CIN | Input Capacitance | At Control Inputs |  | 10 | 15 | pF |
|  |  | At MUX Inputs . |  | 5 | 7.5 | pF |
| COUT | TRI-STATE Output Capacitance | At TRI-STATE Outputs, (Note 12) |  | 5 | 7.5 | pF |

Note 11: The outputs of the data register are updated one clock cycle before the rising edge of EOC.
Note 12: Capacitance guaranteed by periodic testing.

## Timing Diagram



FIGURE 5

## Typical Performance Characteristics



FIGURE'6. Comparator IIN vs VIN $\left(\mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\mathrm{REF}}=5 \mathrm{~V}\right)$


FIGURE 7. Multiplexer RON vs VIN $\left(V_{C C}=V_{\text {REF }}=5 \mathrm{~V}\right)$

## Functional Description

Multiplexer: The device contains a 16 -channel singleended analog signal multiplexer. A particular input channel is selected by using the address decoder. Table I shows the input states for the address line and the expansion control line to select any channel. The address is latched into the decoder on the low-to-high transition of the address latch enable signal.

Additional single-ended analog signals can be multiplexed to the $A / D$ converter by disabling all the multiplexer inputs. The additional external signals are connected to the comparator input and the device ground. Additional signal conditioning (i.e., prescaling, sample and hold, instrumentation amplification, ett.) may also be added between the analog input signal and the comparator input.

TABLE I

| SELECTED | ADDRESS LINE |  |  | EXPANSION |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | D | C | B | A | CONTROL |
| IN0 | L | L | L | L | H |
| IN1 | L | L | L | H | H |
| IN2 | L | L | H | L | H |
| IN3 | L | L | H | H | H |
| IN4 | L | H | L | L | H |
| IN5 | L | H | L | H | H |
| IN6 | L | H | H | L | H |
| IN7 | L | H | H | H | H |
| IN8 | H | L | L | L | H |
| IN9 | H | L | L | H | H |
| IN10 | H | L | H | L | H |
| IN11 | H | L | H | H | H |
| IN12 | H | H | L | L | H |
| IN13 | H | H | L | H | H |
| IN14 | H | H | H | L | H |
| IN15 | H | H | H | H | H |
| AlI Channels OFF | X | X | X | X | L |

## CONVERTER CHARACTERISTICS

## The Converter

The heart of this single chip data acquisition system is its 8 -bit analog-to-digital converter. The converter is designed to give fast, accurate, and repeatable conversions over.a wide range of temperatures. The converter is partitioned into 3 major sections: the 256R ladder network, the successive approximation register, and the comparator. The converter's digital outputs are positive true.

The 256R ladder network approach (Figure 1) was chosen over the conventional R/2R ladder because of its inherent monotonicity, which guarantees no missing digital codes. Monotonicity is particularly important in closed loop feedback control systems. A non-monotonic relationship can cause oscillations that will be catastrophic for the system. Additionally, the 256R network does not cause load variations on the reference voltage.

The bottom resistor and the top resistor of the ladder network in Figure 1 are not the same value as the remainder of the network. The difference in these resistors causes the output characteristic to be symmetrical with the zero and full-scale points of the transfer curve. The first output transition occurs when the analog signal has reached $+1 / 2$ LSB and succeeding output transitions occur every 1 LSB later up to full-scale.

The successive approximation register (SAR) performs 8 iterations to approximate the input voltage. For any SAR type converter, n -iterations are required for an n -bit converter. Figure 2 shows a typical example of a 3 -bit converter. In the ADC0816, ADC0817, the approximation technique is extended to 8 bits using the 256R network.
$X=$ don't care


FIGURE 1. Resistor Ladder and Switch Tree

## Functional Description (Continued)

The A/D converter's successive approximation register (SAR) is reset on the positive edge of the start conversion (SC) pulse. The conversion is begun on the falling edge of the start conversion pulse. A conversion in process will be interrupted by receipt of a new start conversion pulse. Continuous conversion may be accomplished by tying the end-of-conversion (EOC) output to the SC input. If used in this mode, an external start conversion pulse should be applied after power up. End-of-conversion will go low between 1 and 8 clock pulses after the rising edge of start conversion.

The most important section of the $A / D$ converter is the comparator. It is this section which is responsible for the ultimate accuracy of the entire converter. It is also the comparator drift which has the greatest influence on the
repeatability of the device. A chopper-stabilized comparator provides the most effective method of satisfying all the converter requirements.

The chopper-stabilized comparator converts the DC input' signal into an AC signal. This signal is then fed through a high gain $A C$ amplifier and has the DC level restored. This technique limits the drift component of the amplifier since the drift is a DC component which is not passed by the $A C$ amplifier. This makes the entire A/D converter extremely insensitive to temperature, long term drift and input offset errors.

Figure 4 shows a typical error curve for the ADC0816 as measured using the procedures outlined in AN-179. The characteristic is generated with the analog input signal applied to the comparator input.


FIGURE 2. 3-Bit A/D Transfer Curve


FIGURE 3. 3-Bit A/D Absolute Accuracy Curve


FIGURE 4. Typical Error Curve

## Connection Diagram



## Applications Information

OPERATION

## Ratiometric Conversion

The ADC0816, ADC0817 is designed as a complete Data Acquisition System (DAS) for ratiometric conversion systems. In ratiometric systems, the physical variable being measured is expressed as a percentage of full-scale which is not necessarily related to an absolute standard. The voltage input to the ADC0816 is expressed by the equation
$\frac{V_{I N}}{V_{f s}-V_{z}}=\frac{D X}{D_{\text {MAX }}-D_{\text {MIN }}}$
$\mathrm{V}_{\text {IN }}=$ Input voltage into the ADC0816
$V_{f s}=$ Full-scale voltage .
$V_{Z}=$ Zero voltage
$\mathrm{DX}=$ Data point being measured
$\mathrm{D}_{\text {MAX }}=$ Maximum data limit
$\mathrm{D}_{\text {MIN }}=$ Minimum data limit

A good example of a ratiometric transducer is a potentiometer used as a position sensor. The position of the wiper is directly proportional to the output voltage which is a ratio of the full-scale voltage across it. Since the data is represented as a proportion of full-scale, reference requirements are greatly reduced, eliminating a large source of error and cost for many applications. A major advantage of the ADC0816, ADC0817 is that the input voltage range is equal to the supply range so the transducers can be connected directly across the supply and their outputs connected directly into the multiplexer inputs, (Figure 8).

Ratiometric transducers such as potentiometers, strain gauges, thermistor bridges, pressure transducers, etc.,. are suitable for measuring proportional relationships; however, many types of measurements must be referred to an absolute standard such as voltage or current. This means a system reference must be used which relates the full-scale voltage to the standard volt. For example, if $\mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\mathrm{REF}}=5.12 \mathrm{~V}$, then the full-scale range is divided into 256 standard steps. The smallest standard step is 1 LSB which is then 20 mV .

## Resistor Ladder Limitations

The voltages from the resistor ladder are compared to the selected input 8 times in a conversion. These voltages are coupled to the comparator via an analog switch tree which is referenced to the supply. The voltages at the top, center and bottom of the ladder must be controlled to maintain proper operation.

The top of the ladder, $\operatorname{Ref}(t)$, should not be more positive than the supply, and the bottom of the ladder $\operatorname{Ref}(-)$ should not be more negative than ground. The center of the ladder voltage must also be near the center of the supply because the analog switch tree changes from N -channel switches to P -channel switches.

These limitations are automatically satisfied in ratiometric systems and can be easily met in ground referenced systems.

Figure 9 shows a ground referenced system with a separate supply and reference. In this system, the supply must be trimmed to match the reference voltage. For instance, if a 5.12 V reference is used, the supply should be adjusted to the same voltage within 0.1 V :

The ADC0816 needs less than a milliamp of supply current so developing the supply from the reference is readily accomplished. In Figure 10 a ground referenced system is shown which generates the supply from the reference. The buffer shown can be an op amp of sufficient drive to supply the milliamp of supply current and the desired bus drive, or if a capacitive bus is driven by the outputs a large capacitor will supply the transient supply current as seen in Figure 11. The LM301 is overcompensated to insure stability when loaded by the $10 \mu \mathrm{~F}$ output capacitor.

The top and bottom ladder voltages cannot exceed VCC and ground, respectively, but they can be symmetrically less than $V_{C C}$ and greater than ground. The center of the ladder voltage should always be near the center of the supply. The sensitivity of the converter can be increased, (i.e., size of the LSB steps decreased) by using a symmetrical reference system. In Figure 12, a 2.5 V reference is symmetrically centered about $\mathrm{V}_{\mathrm{CC}} / 2$ since the same current flows in identical resistors. This system with a 2.5 V reference allows the LSB bit to be half the size of a 5 V , reference system.

## Converter Equations

The transition between adjacent codes N and $\mathrm{N}+1$ is given by:

$$
\begin{equation*}
V_{I N}=V_{R E F}(+)\left[\frac{N}{256}+\frac{1}{512}\right] \pm V_{T U E} \tag{2}
\end{equation*}
$$

The center of an output code N is given by:

$$
\begin{equation*}
V_{I N}=V_{R E F}(+)\left[\frac{N}{256}\right] \pm V_{\text {TUE }} \tag{3}
\end{equation*}
$$

The output code N for an arbitrary input are the integers within the range:

$$
\begin{equation*}
N=\frac{V_{\text {IN }}}{V_{\operatorname{REF}(+)}} \times 256 \pm \text { Absolute Accuracy } \tag{4}
\end{equation*}
$$

where: $\mathrm{V}_{\text {IN }}=$ Voltage at comparator input
$\mathrm{V}_{\text {REF }(+)}=$ Voltage at $\operatorname{Ref}(+)$
$\operatorname{VREF}(-)=$ GND
$\mathrm{V}_{\text {TUE }}=$ Total unadjusted error voltage(typically
$\left.\mathrm{V}_{\mathrm{REF}}(+)^{\prime} / 512\right)$

## Applications Information (Continued)


$Q_{\text {OUT }}=\frac{V_{\text {IN }}}{V_{\text {REF }}}=\frac{V_{\text {IN }}}{V_{C C}}$
$4.75 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\text {REF }} \leq 5.25 \mathrm{~V}$
*Ratiometric transducers
FIGURE 8. Ratiometric Conversion System


$$
\begin{aligned}
& Q_{\text {OUT }}=\frac{V_{I N}}{V_{\text {REF }}} \\
& 4.75 \mathrm{~V} \leq V_{C C}=V_{\text {REF }} \leq 5.25 \mathrm{~V}
\end{aligned}
$$

FIGURE 10. Ground Referenced Conversion System with Reference Generating VCC Supply


$$
\begin{aligned}
& Q_{\text {OUT }}=\frac{V_{\text {IN }}}{V_{\text {REF }}} \\
& 4.75 \mathrm{~V} \leq V_{\text {CC }}=V_{\text {REF }} \leq 5.25 \mathrm{~V}
\end{aligned}
$$

FIGURE 9. Ground Referenced Conversion System Using Trimmed Supply

FIGURE 11. Typical Reference and Supply Circuit

$R_{A}=R_{B}$
*Ratiometric transducers
FIGURE 12. Symmetrically Centered Reference

Typical Application

*Address latches needed for 8085 and SC/MP interfacing the ADC0816 to a microprocessor

MICROPROCESSOR INTERFACE TABLE

| PROCESSOR | $\overline{\text { READ }}$ | $\overline{\text { WRITE }}$ | INTERRUPT (COMMENT) |
| :--- | :--- | :--- | :--- |
| 8080 | $\overline{M E M R}$ | $\overline{M E M W}$ | INTR (Thru RST Circuit) |
| 8085 | $\overline{R D}$ | $\overline{W R}$ | INTR (Thru RST Circuit) |
| $2-80$ | $\overline{R D}$ | $\overline{W R}$ | $\overline{\text { INT }}$ (Thru RST Circuit, Mode 0 ) |
| SC/MP | NRDS | NWDS | SA (Thru Sense A) |
| 6800. | VMA $\cdot \phi 2 \cdot R / W$ | VMA $\cdot \phi 2 \cdot \overline{R N W}$ | $\overline{\text { IRQA or } \overline{\text { IRQB }} \text { (Thru PIA) }}$ |

## Ordering Information

| ORDER NUMBER | TEMPERATURE RANGE | $25^{\circ} \mathrm{C}$ TOTAL <br> UNADJUSTED ERROR | SEE NS PACKAGE <br> NUMBER |
| :---: | :---: | :---: | :---: |
| ADC0816CD | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $\pm 1 / 2 \mathrm{LSB}$ | D40D |
| ADC0816CCN | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $\pm 1 / 2 \mathrm{LSB}$ | N40A |
| ADC0817CD | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $\pm 1 \mathrm{LSB}$ | D 40 D |
| ADC0817CCN | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $\pm 1 \mathrm{LSB}$ | N40A |

## ADC1210, ADC1211 12-Bit CMOS A/D Converters

## general description

The ADC1210, ADC1211 are low power, medium speed, 12-bit successive approximation, analog-to-digital converters. The devices are complete converters requiring only the application of a reference voltage and a clock for operation. Included within the device are the successive approximation logic, CMOS analog switches, precision laser trimmed thin film R-2R ladder network and FET input comparator.

The ADC1210 offers 12 -bit resolution and 12 -bit accuracy, and the ADC1211 offers 12 -bit resolution with 10 -bit accuracy. The inverted binary outputs are directly compatible with CMOS logic. The ADC1210, ADC1211 will operate over a wide supply range, convert both bipolar and unipolar analog inputs, and operate in either a continuous conversion mode or logic-controlled

START-STOP conversion mode. The devices are capable of making a 12 -bit conversion in $100 \mu \mathrm{~s}$ typ, and can be connected to convert 10 bits in $30 \mu \mathrm{~s}$.

Both devices are available in military and industrial temperature ranges.

## features

- 12-bit resolution
- $\pm 1 / 2$ LSB linearity
- Single +5 V to $\pm 15 \mathrm{~V}$ supply range
a $100 \mu \mathrm{~s} 12$-bit, $30 \mu \mathrm{~s} 10$-bit conversion rate
- CMOS compatible outputs
- Bipolar or unipolar analog inputs
- $200 \mathrm{k} \Omega$ analog input impedance
- Low cost


## block diagram



## connection diagram


absolute maximum ratings

| Maximum Reference Supply Voltage $\left(\mathrm{V}^{+}\right)$ | 16 V |
| :--- | ---: |
| Maximum Negative Supply Voltage $\left(\mathrm{V}^{-}\right)$ | -20 V |
| Voltage At Any Logic Pin | $\mathrm{V}^{+}+0.3 \mathrm{~V}$ |
| Analog Input Voltage | $\pm 15 \mathrm{~V}$ |
| Maximum Digital Output Current | $\pm 10 \mathrm{~mA}$ |
| Maximum Comparator Output Current | 50 mA |
| Comparator Output Short-Circuit Duration | 5 Seconds |


| Power Dissipation | See Curves |
| :--- | ---: |
| Operating Temperature Range | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| ADC1210HD, ADC1211HD | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| ADC1210HCD, ADC1211HCD | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $300^{\circ} \mathrm{C}$ |

dc electrical characteristics (Notes 1 and 2)

ac electrical characteristics $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, (Notes 1 and 2 )

| - PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Conversion Time |  |  | 100 | 200 | $\mu \mathrm{s}$ |
| Maximum Clock Frequency | - |  | 130 | 65 | kHz |
| Maximum Clock Pulse Width |  | 100 | - 50 |  | ns |
| Propagation Delay From Clock to Data Output (Q0 to Q11) | $\mathrm{tr}_{\mathrm{r}} \leq \mathrm{tf}_{\mathrm{f}} \leq 10 \mathrm{~ns}$ | - | 60 | 150 | ns |
| Propagation Delay From Clock to Conversion Complete | $\mathrm{tr}_{\mathrm{r}} \leq \mathrm{tf} \leq 10 \mathrm{~ns}$ |  | 60 | 150 | ${ }^{\text {ns }}$ |
| Clock Rise and Fall Time |  | , |  | 5 | $\mu \mathrm{s}$ |
| Input Capacitance <br> Start Conversion Set-Up Time |  | $30^{*}$ | 10 |  | pF |

[^3]
## schematic diagram




Power Dissipation vs
Temperature

## applications information

## THEORY OF OPERATION

The ADC1210, ADC1211 are successive approximation analog-to-digital converters, i.e., the conversion takes place 1 bit at a time by comparing the output of the internal D/A to the (unknown) input voltage. The START input (pin 13), when taken low, causes the register to reset synchronously on the next CLOCK low-to-high transition. The MSB, Q11 is set to the low state, and the remaining bits, 00 through Q10, will be set to the high state. The register will remain in this state until the $\overline{\mathrm{SC}}$ input is taken high. When START goes high, the conversion will begin on the low-to-high transition of the CLOCK pulse. Q11 will then assume the state of pin 23 . If pin 23 is high, $\mathbf{Q} 11$ will be high; if pin 23 is low, Q11 will remain low. At the same time, the next bit, Q 10 is set low. All remaining bits, $\mathrm{Q} 0-\mathrm{Q} 9$
will remain unchanged (high). This process will continue until the LSB (OO) is found. When the. conversion process is completed, it is indicated by CONVERSION COMPLETE ( $\overline{\mathrm{CC}}$ ) (pin 14) going low. The logic levels at the data output pins (pins $1-12$ ) are the complementedbinary representation of the converted analog signal with 011 being the MSB and Q0 being the LSB. The register will remain in the above state until the $\overline{\mathrm{SC}}$ is again taken low.

An application example is shown in Figure 1. In this case, a 0 to -10.2375 V input is being converted using the ADC 1210 with $\mathrm{V}^{+}=10.240 \mathrm{~V}, \mathrm{~V}^{-}=-15 \mathrm{~V}$. Figure $1 b$ is the timing diagram for full scale input. Figure $1 c$ is the timing diagram for zero scale input, Figure $1 d$ is the timing diagram for -3.4125 V input ( $010101010101=$ output).
Supply Current vs
Supply Voltage
applications information (Continued)


FIGURE 1a. ADC1210 Connected for 0 V to $\mathbf{- 1 0 . 2 3 7 5 V}$ (Natural Binary Output)


FIGURE 1b. Timing Diagram for $V_{\text {IN }}=$ Full Scale Input

## applications information (Continued)



FIGURE 1c. Timing Diagram for $\mathrm{V}_{\mathbf{I N}}=$ Zero Scale


FIGURE 1d. Timing Diagram for $V_{I N}=-3.4125 V(010101010101)$
applications information (Continued) .
TABLE I. Pin Assignmentṣ and Explanations

| PIN NUMBER | MNEMONIC | FUNCTION |
| :---: | :---: | :---: |
| 1-12 | Q11-00 | Digital (data) output pins. This information is a parallel 12-bit complemented binary representation of the converted analog signal. All data is valid when "Conversion Complete" goes low. Logic levels are ground and $\mathrm{V}^{+}$. |
| 13 |  | Start Conversion is a logic input which causes synchronous reset of the successive approximation register and initiates conversion. Logic levels are ground and $\mathrm{V}^{+}$. , |
| 14 | $\overline{\mathrm{CC}}$ | "Conversion Complete" is a digital output signal which indicates the status of the converter. When $\overline{\mathrm{CC}}$ is high, conversion is taking place, when low conversion is completed. Logic levels are ground and $\mathrm{V}^{+}$. |
| 15, 16 | R27, R28 | R27 and R28 are two application resistors connected to the comparator non-inverting input. The resistors may be used in various modes of operation. Their nominal values are $20 \mathrm{k} \Omega$ each. See Applications section. |
| 17 | +IN | Non-inverting input of the analog comparator. This node is used in various configurations and for compensation of the loop. See Applications section. |
| 18, 19 | R25, R26 | R25 and R26 are two application resistors that are tied internally to the inverting input of the comparator. Their nominal values are $200 \mathrm{k} \Omega$ each. See Applications section. The R-2R ladder network will have the same temperature coefficient as these resistors. |
| 20 | $\mathrm{v}^{-}$ | Negative supply voltage for bias of the analog comparator. Optionally may be grounded or operated with voltages to -20 V . |
| 21 | GND | Ground for both digital and analog signals. |
| 22 | $\mathrm{V}^{+}\left(\mathrm{V}_{\text {REF }}\right)$ | , $\mathrm{V}^{+}$sets both maximum full scale and input and output logic levels. |
| 23 | CO | Comparator output. |
| 24 | CP | Clock is an input which causes the successive approximation (shift) register to advance through the conversion sequence. Logic levels are ground and $\mathrm{V}^{+}$. |

## POWER SUPPLY CONSIDERATIONS AND DECOUPLING

Pin 22 is both the positive supply and voltage reference input to the ADC1210, ADC1211. The magnitude of $\mathrm{V}^{+}$ determines the input logic. " 1 " threshold and the output voltage from the CMOS SAR. The device will operate over a range of $\mathrm{V}^{+}$from 5 V to 15 V . However, in order to preserve 12 -bit accuracy, $\mathrm{V}^{+}$should be well regulated $(0.01 \%)$ and isolated from external switching transients. It is therefore recommended that pin 22 be decoupled with a $4.7 \mu \mathrm{~F}$ tantalum capacitor in parallel with a $0.1 \mu \mathrm{~F}$ ceramic disc capacitor.

The $\mathrm{V}^{-}$supply ( pin 20 ) provides negative bias for the FET comparator. Although pin 20 may be grounded in some applications, it must be at least 2 V more negative than the most negative analog input signal. When a negative supply is used, pin 20 should also be bypassed with $4.7 \mu \mathrm{~F}$ in parallel with $0.1 \mu \mathrm{~F}$.

Grounding and circuit layout are extremely important in preserving 12 -bit accuracy. The user is advised to employ separate digital and analog returns, and to make these PC board traces as "heavy" as practical.

## SHORT CYCLE FOR IMPROVED CONVERSION TIME (FIGURE 2)

The ADC1210, ADC1211 counting sequence may be truncated to decrease conversion time. For example, when using the ADC1211, 2 clock intervals may be
"saved" if 10 -bit conversion accuracy is taking place. The Q2 output should be "OR'd" with CONVERSION COMPLETE ( $\overline{\mathrm{CC}}$ ) in order to ensure that the register does not lock-up upon power turn-on.


FIGURE 2. Short Cycling the ADC1211 to Improve 10-Bit Conversion Time (Continuous Conversion)

## LOGIC COMPATIBILITY

The ADC1210, ADC1211 is intended to interface with CMOS logic levels: i.e., the logic inputs and outputs are directly compatible with series 54C/74C and CD4000 family of logic components. The outputs of the ADC1210, ADC1211 will not drive LPTTL, TTL or PMOS logic directly without degrading accuracy. Various recommended interface techniques are shown in Figures 3 and 4.

## OPERATING CONFIGURATIONS

Several recommended operating configurations are shown in Figure 5.

## applications information (Continued)



FIGURE 3. Interfacing an ADC1210, ADC1211 Running on $\mathrm{V}^{+}>\mathrm{V}_{\text {CC }}$. Example: $\mathrm{V}^{+}=10.24 \mathrm{~V}$, System $\mathrm{V}_{\mathbf{C C}}=5 \mathrm{~V}$


FIGURE 4. Interfacing an ADC1210, ADC1211. Running on $\mathrm{V}^{+}<\mathrm{V}_{\mathrm{CC}}$. Example: $\mathrm{V}^{+}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=15 \mathrm{~V}$

## OFFSET AND FULL SCALE ADJUST

A variety of techniques may be employed to adjust Offset and Full Scale on the ADC1210, ADC1211. A straight-forward Full Scale Adjust is to incrementally vary $\mathrm{V}^{+}\left(\mathrm{V}_{\text {REF }}\right)$ to match the analog input voltage. A recommended technique is shown in Figure 6. An LM199 and low drift op amp (e.g., the LHOO44) are used to provide the precision reference. The ADC1210, ADC1211 is put in the continuous convert mode by shorting pins 13 and 14 . An analog voltage equal to $V_{\text {REF }}$ minus $11 / 2$ LSB ( 10.23625 V ) is applied to pins 18 and 19, and R1 is adjusted until the LSB flickers equally between logic " 1 " and logic " 0 " (all other out-
puts must be stable logic " 0 "). Offset Null is accomplished by then applying an analog input voltage equal to $1 / 2$ LSB at pins 18 and 19 . R2 is adjusted until the LSB output flickers equally between logic " 1 " and logic " 0 " (all other bits are stable). In the circuit of Figure 6, the ADC1210, ADC1211 is configured for Complementary Binary logic and the values shown are for $\mathrm{V}^{+}=10.240 \mathrm{~V}, \mathrm{~V}_{\mathrm{FS}}=10.2375 \mathrm{~V}, \mathrm{LSB}=2.5 \mathrm{mV}$.

An alternate technique is shown in Figure 7. In this instance, an LH0071 is used to provide the reference voltage. An analog input voltage equal to $V_{\text {REF }}$ minus $11 / 2$ LSB ( 10.23625 V ) is applied to pins 18 and 19.

## applications information (Continued)



FIGURE 5b. High Voltage CMOS Compatible, OV to 10 V Input, Straight Binary Output


## applications information (Continued)



R1 is adjusted until the LSB output flickers equally between logic " 1 " and logic " 0 " (all other outputs must be a stable logic " 0 "). For Offset Null, an analog voltage equal to $1 / 2$ LSB $(1.25 \mathrm{mV})$ is then applied to pins 18 and 19 , and R2, is adjusted until the LSB output flickers equally between logic " 1 " and " 0 ".


FIGURE 7. Offset and Full-Scale Adjustment Technique Using LH0071
In both techniques shown, adjusting the Full-Scale first and then Offset minimizes adjustment interaction. At least one iteration is recommended as a self-check.

## DEFINITION OF TERMS

Resolution: The Resolution of an $A / D$ is an expression of the smallest change in input which will increment (or decrement) the output from one code to the next adjacent code. It is defined in number of bits, or 1 part in $2^{\mathrm{n}}$. The ADC1210 and ADC1211 have a resolution of 12 bits or 1 part in 4,096 ( $0.0244 \%$ ).

Quantization Uncertainty: Quantization Uncertainty is a direct consequence of the resolution of the converter. All analog voltages within a given range are represented by a single digital output code. There is, therefore, an inherent conversion error even for a perfect A/D. As an example, the transfer characteristic of a perfect 3 -bit A/D is shown in Figure 8.

As can be seen, all input voltages between 0 V and 1 V are represented by an output code of 000 . All input voltages between 1 V and 2 V are represented by an output code of 001 , etc. If the midpoint of the range is assumed to be the nominal value (e.g., 0.5 V ), there is an Uncertainty of $\pm 1 / 2$ LSB. It is common practice to


FIGURE 8. Quantization Uncertainty of a Perfect 3-Bit A/D
offset the converter $1 / 2$ LSB in order to reduce the Uncertainty to $\pm 1 / 2$ LSB as shown in Figure 9. Rather than $+1,-0$ bit shown in Figure 8. Quantization Uncertainty can only be reduced by increasing Resolution. It is expressed as $\pm 1 / 2 \mathrm{LSB}$ or as an error percentage of full scale ( $\pm 0.0122 \%$ FS for the ADC1210).


FIGURE 9. Transfer Characteristic Offset 1/2 LSB to Minimize Quantizing Uncertainty
Linearity Error: Linearity Error is the maximum deviation from a straight line passing through the end points of the A/D transfer characteristic. It is measured after calibrating Zero and Full Scale Error. The Linearity Error of the ADC1210 is guaranteed to be less than $\pm 1 / 2$ LSB or $\pm 0.0122 \%$ of FS and $\pm 0.0488 \%$ of FS for the AD1211. Linearity is a performance characteristic intrinsic to the device and cannot be externally adjusted.

Zero Scale Error (or Offset): Zero Scale Error is a measure of the difference between the output of an ideal and the actual $A / D$ for zero input voltage. As shown in Figure 10, the effect of Zero Scale Error is to shift the transfer characteristic to the right or left along the abscissa. Any voltage more negative than the LSB transition gives an output code of 000 . In practice, therefore, the voltage at which the 000 to 001 transition

## applications information (Continued)

takes place is ascertained, this input voltage's departure from the ideal value is defined as the Zero Scale Error (Offset) and is expressed as a percentage of FS. In the example of Figure 10, the offset is 2 LSB's or $0.286 \%$ of FS.

The Zero Scale Error of the ADC1210, ADC1211 is caused primarily by offset voltage in the comparator. Because it is common practice to offset the A/D 1/2 LSB to minimize Quantization Error, the offsetting techniques described in the Applications Section may be used to null Zero Scale Error and accomplish the $1 / 2$ LSB offset at the same time.

Full Scale Error (or Gain Error): Full Scale Error is a measure of the difference between the output of an ideal $A / D$ converter and the actual $A / D$ for an input voltage equal to full scale. As shown in Figure 11, the Full Scale Error effect is to rotate the transfer characteristic angularly about the origin. Any voltage more positive than the Full Scale transition gives an output code of 111. In practice, therefore, the voltage at which the transition from 111 to 110 occurs is ascertained. The input voltage's departure from the ideal value is defined as Full Scale Error and is expressed as a percentage of FS. In the example of Figure 11, Full Scale Error is $11 / 2$ LSB's, or $0.214 \%$ of FS.

Full Scale Error of the ADC1210, ADC1211 is due primarily to mismatch in the R-2R ladder equivalent


FIGURE 10. A/D Transfer Characteristic with Offset
output impedance and input resistors R25, R26, R27, and R28. The gain error may be adjusted to zero as outlined in the Applications section.

Monotonicity and Missing Codes: Monotonicity is a property of a D/A which requires an increasing or constant output voltage for an increasing digital input code. Monotonicity of a D/A converter does not, in itself, guarantee that an A/D built with that D/A will not have missing codes. However, the ADC1210 and ADC1211 are guaranteed to have no missing codes.

Conversion Time: The ADC1210, ADC1211 are successive approximation $A / D$ converters requiring 13 clock intervals for a conversion to specified accuracy for the ADC1210 and 11 clocks for the ADC1211. There is a trade-off between accuracy and clock frequency due to settling time of the ladder and propagation delay through the comparator. By modifying the hysteresis network around the comparator, conversions with 10bit accuracy can be made in $30 \mu \mathrm{~s}$. Replace $\mathrm{R}_{\mathrm{A}}, \mathrm{R}_{\mathrm{B}}$ and $C_{A}$ in Figure 5 with a $10 \mathrm{M} \Omega$ resistor between pin 23 (Comparator Output) and pin 17 (+ IN), and increase the clock rate to 366 kHz .

In order to prevent errors during conversion, the analog input voltage should not be allowed to change by more than $\pm 1 / 2$ LSB. This places a maximum slew rate of $12.5 \mu \mathrm{~V} / \mu \mathrm{s}$ on the analog input voltage. The usual solution to this restriction is to place a Sample and Hold in front of the A/D. See AN-154 for additional information.


FIGURE 11. Full Scale (Gain Error)

## ordering information

| PART NUMBER | OPERATING TEMPERATURE <br> RANGE | $\mathbf{2 5}{ }^{\circ} \mathrm{C}$ <br> LINEARITY |
| :---: | :---: | :---: |
| ADC1210HD, ADC 1210 HN | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $0.01 \%$ |
| ADC $1210 \mathrm{HCD}, \mathrm{ADC} 1210 \mathrm{HCN}$ | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $0.01 \%$ |
| ADC1211HD, ADC1211HN | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $0.05 \%$ |
| ADC1211HCD, ADC1211HCN | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $0.05 \%$ |

See NS Package D24A or N24A

* ational

Analog-to-Digital Converters jemiconductor

## ADC3511 31⁄2-Digit

Micrepre 3ssor Compatible A/D Converter

## ADC , 711 3 $3 / 4$-Digit

Microprocessor Compatible A/D Converter

## Gener: Description

The ADC3t : 1 and ADC3711 (MM74C937-1, MM74C9381) monolith:c $A / D$ converter circuits are manufactured using standard complementary MOS (CMOS) technology. A pulse modulation analog-to-digital conversion technique is used and requires no external precision components. In addition, this technique allows the use of a reference voltage that is the same polarity as the input voltage.

One 5V (TTL) power supply is required. Operating with an isolated supply allows the conversion of positive as well as negative voltages. The sign of the input voltage is automatically determined and indicated on the sign pin. If the power supply is not isolated, only one polarity of voltage may be converted.

The conversion rate is set by an internal oscillator. The frequency of the oscillator can be set by an external RC network or the oscillator can be driven from an external frequency source. When using the external RC network, a square wave output is available.

The ADC3511 and ADC3711 have been designed to provide addressed BCD data and are intended for use with microprocessors and other digital systems. BCD digits are selected on demand via 2 Digit Select (D0, D1) inputs. Digit Select inputs are latched by a low-to-high transition on the Digit Latch Enable (DLE) input and will remain latched as long as DLE remains high. A start
conversion input and a conversion complete output are included on both the ADC3511 and the ADC3711.

## Features

- Operates from single 5 V supply
- ADC3511 converts 0 to $\pm 1999$ counts
- ADC3711 converts 0 to $\pm 3999$ counts
- Addressed BCD outputs
- No external precision components necessary
- Easily interfaced to microprocessors or other digital systems
- Medium speed-200 ms/conversion
- TTL compatible
a Internal clock set with RC network or driven externally
- Overflow indicated by hex "EEEE" output reading as well as an overflow output


## Applications

- Low cost analog-to-digital converter
- Eliminate analog multiplexing by using remote $A / D$ converters
■. Convert analog transducers (temperature, pressure, displacement, etc.) to digital transducers


## Connection Diagram

Dual-In-Line Package


## Absolute Maximum Ratings (Note 1)

Voltage at Any Pin
Operating Temperature Range ( $T_{A}$ )
Package Dissipation at $T_{A}=25^{\circ} \mathrm{C}$
Operating $V_{C C}$ Range
Absolute Maximum $V_{C C}$
Storage Temperature Range
Lead Temperature (Soldering, 10 seconds)
-0.3 V to $\mathrm{V} \mathrm{CC}+0.3 \mathrm{~V}$
. $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ .500 mW
4.5 V to 6.0 V 6.5 V
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
$300^{\circ} \mathrm{C}$

DC Electrical Characteristics ADC3511CC, ADC3711CC
$4.75 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 5.25 \mathrm{~V},-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}$, unless otherwise specified.

|  | PARAMETER | CONDITIONS | MIN | $\begin{gathered} \text { TYP } \\ \text { (Note 2) } \end{gathered}$ | $N / \Delta x$ | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\operatorname{VIN}(1)$ | Logical " 1 " Input Voltage (Except fiN) |  | $\mathrm{V}_{C C}{ }^{-1.5}$ |  |  | V |
| VIN(0) | Logical " 0 " Input Voltage (Except fin) |  |  |  | 1.5 | V |
| VIN(1) | Logical "1" Input Voltage ( $\mathrm{f}, \mathrm{N}$ ) |  | $\mathrm{V}_{\mathrm{CC}}{ }^{-0.6}$ |  |  | V |
| VIN(0) | Logical " 0 " Input Voltage (fin) |  |  |  | 0.6 | V |
| VOUT(1) | Logical " 1 " Output Voltage (Except $2^{0}, 2^{1}, 2^{2}, 2^{3}$ ) | $10=360 \mu \mathrm{~A}$ | $V_{C C}-0.4$ |  |  | V |
| VOUT(1) | Logical " 1 " Output Voltage $\left(2^{0}, 2^{1}, 2^{2}, 2^{3}\right)$ | $10=360 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{CC}}{ }^{-1.0}$ |  |  | V |
| VOUT(0) | Logical "0" Output Voltage | $\mathrm{I}^{\mathrm{O}}=1.6 \mathrm{~mA}$ |  |  | 0.4 | V |
| $\operatorname{IIN}(1)$ | Logical " 1 " Input Current (SC, DLE, D0, D1) | $V_{\text {IN }}=V_{\text {CC }}$ |  | 0.005 | 1.0 | $\mu \mathrm{A}$ |
| IIN(0) | Logical " 0 " Input Current (SC, DLE, D0, D1) | $V_{I N}=0 \mathrm{~V}$ | -1.0 | -0.005 |  | $\mu \mathrm{A}$ |
| ICC | Supply Current | All Outputs Open |  | 0.5 | 5.0 | mA |

## AC Electrical Characteristics ADC3511CC, ADC3711CC

$V_{C C}=5 \mathrm{~V} ; T_{A}=25^{\circ} \mathrm{C} ; \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} ; \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=20 \mathrm{~ns}$; unless otherwise specified.

|  | PARAMETER | CONDITIONS | MIN | TYP <br> (Note 2) | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| fosc <br> fin <br> fCONV | Oscillator Frequency <br> Clock Frequency <br> Conversion Rate |  |  | 0.6/RC |  | Hz |
|  |  |  | 100 |  | 640 | kHz |
|  |  | ADC3511CC |  | IN/64,512 |  | conversions/sec |
|  |  | ADC3711CC |  | IN/129,02 |  | conversions/sec |
| tSCPW | Start Conversion Pulse Width |  | 200 |  | DC | ns |
| ${ }^{\text {tpdo }}$, tpd1 | Propagation Delay $\text { DO, D1, to } 2^{0}, 2^{1}, 2^{2}, 2^{3}$ | $D L E=0 V$ |  | 2.0 | 5.0 | $\mu \mathrm{s}$ |
| $t_{p d 0}, t_{p d 1}$ | Propagation Delay DLE to $2^{0}, 2^{1}, 2^{2}, 2^{3}$ |  |  | 2.0 | 5.0 | $\mu \mathrm{s}$ |
| tSET-UP | Set-Up Time D0, D1, to DLE | tHOLD $=0 \mathrm{~ns}$ |  | 100 | 200 | ns |
| tPWDLE | Minimum Pulse Width Digit Latch Enable (Low) |  |  | 100 | 200 | ns |

Converter Characteristics ADC3511CC, ADC3711CC $4.75 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 5.25 \mathrm{~V} ;-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}$, $\mathrm{f}_{\mathrm{C}}=5$ conv. $/ \mathrm{sec}$ (ADC3511CC); 2.5 conv./sec (ADC3711CC); unless otherwise specified.

| PARAMETER | CONDITIONS | MIN | TYP <br> (Note 2) | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Norl-Linearity | $V_{\text {IN }}=0-2 V$ Full Scale <br> VIN $=0-200 \mathrm{mV}$ Full Scale | -0.05 | $\pm 0.025$ | +0.05 | \% of Full-Scale (Note 3) |
| Quantization Error |  | -1 |  | +0 | Counts |
| Offset Error | $V I N=O V$ | -0.5 | +1.0 | +3.0 |  |
| Rollover Error |  | -0 |  | +0 | Counts |
| V́IN+, VIN- Analog Input Current | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | -5 | $\pm 1$ | +5 | nA |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditionsfor actual device operation.
Note 2: All typicals are given for $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
Note 3: For the ADC3511CC: full-scale $=1999$ counts; therefore $0.025 \%$ of full-scale $=1 / 2$ count and $0.05 \%$ of full-scale $=1$ count. For the ADC3711CC: full-scale $=3999$ counts; therefore $0.025 \%$ of full-scale $=1$ count and $0.05 \%$ of full-scale $=2$ count.
Note 4: For full-scale $=2.000 \mathrm{~V}: 1 \mathrm{mV}=1$ count for the $\mathrm{ADC3511CC} ; 1 \mathrm{mV}=2$ counts for the ADC3711CC.

## Block Diagram

ADC3511 3 1/2-Digit A/D (*ADC3711 3 3/4-Digit A/D)


## Applications Information

## THEORY OF OPERATION

A schematic for the analog loop is shown in Figure 1. The output of SW1 is either at VREF or zero volts, depending on the state of the $D$ flip-flop. If $Q$ is at a high level, $\mathrm{V}_{\text {OUT }}=\mathrm{V}_{\text {REF }}$ and if Q is at a low level $\mathrm{V}_{\text {OUT }}$ $=0 \mathrm{~V}$. This voltage is then applied to the low pass filter comprised of R1 and C1. The output of this filter, $\mathrm{V}_{\mathrm{FB}}$, is connected to the negative input of the comparator, where it is compared to the analog input voltage, VIN. The output of the comparator is connected to the $D$ input of the D flip-flop. Information is then transferred from the D input to the Q and $\overline{\mathrm{Q}}$ outputs on the positive edge of clock. This loop forms an oscillator whose duty cycle is precisely related to the analog input voltage, VIN.

An example will demonstrate this relationship. Assume the input voltage is equal to 0.500 V . If the Q output of the $D$ flip-flop is high then VOUT will equal $V_{\text {REF }}$ (2.000V) and $V_{F B}$ will charge toward 2 V with a time constant equal to R1C1. At some time $V_{F B}$ will exceed 0.500 V and the comparator output will switch to 0 V . At the next clock rising edge the Q output of the D flipflop will switch to ground, causing VOUT to switch to $0 V$. At this time, $V_{F B}$ will start discharging toward $O V$ with a time constant R1C1. When VFB is less than 0.5 V the comparator output will switch high. On the rising edge of the next clock the Q output of the D flip-flop will switch high and the process will repeat. There exists at the output of SW1 a square wave pulse train with positive amplitude $\mathrm{V}_{\text {REF }}$ and negative amplitude 0 V .

The DC value of this pulse train is:

$$
V_{\text {OUT }}=V_{\text {REF }} \frac{\text { tON }}{\text { tON }+ \text { tOFF }}=V_{\text {REF }} \text { (duty cycle) }
$$

The lowpass filter will pass the DC value and then:

$$
V_{F B}=V_{\text {REF }} \text { (duty cycle) }
$$

Since the closed loop system will always force $V_{F B}$ to equal $V_{I N}$, we can then say that:

$$
V_{I N}=V_{F B}=V_{\text {REF }} \text { (duty cycle) }
$$

or

$$
\frac{V_{\text {IN }}}{V_{\text {REF }}}=\text { (duty ciccle) }
$$

The duty cycle is logically ANDed with the input frequency $f i N$. The resultant frequency $f$ equals:

$$
f=(\text { duty cycle }) \times(f, N)
$$

Frequency $f$ is accumulated by counter no. 1 for a time determined by counter no. 2. The count contained in counter no. 1 is then:

$$
\begin{aligned}
(\text { count }) & =\frac{f}{(f \mid N) / N}=\frac{(\text { duty cycle) } \times(f / N)}{(f \mid N) / N} \\
& =\frac{V_{I N}}{V_{R E F}} \times N
\end{aligned}
$$

For the $A D C 3511 \mathrm{~N}=2000$.
For the $\operatorname{ADC} 3711 \mathrm{~N}=4000$.


FIGURE 1. Analog Loop Schematic Pulse Modulation A/D Converter

## Applications Information (Continued)

## GENERAL INFORMATION

The timing diagram, shown in Figure 2, gives operation for the free running mode. Free running operation is obtained by connecting the Start Conversion input to logic " 1 " (VCC). In this mode the analog input is continuously converted and the digit latches are updated at a rate equal to $64,512 \times 1 / \mathrm{f} / \mathrm{N}$ for the ADC3511, or 129,024 for the ADC3711.

The rising edge of the Conversion Complete output indicates that new information has been transferred from the internal counter to the digit latches. This information will "remain in the digit latches until the next low-to-high transition of the Conversion Complete output. A logic " 1 " will be maintained on the Conversion Complete output for a time equal to $64 \times 1 / \mathrm{fiN}$ on the ADC3511, or $128 \times 1 / \mathrm{f} / \mathrm{N}$ on the ADC3711.

Figure 3 gives the operation using the Start Conversion input. It is important to note that the Start Conversion input and Conversion Complete output do not influence the actual analog-to-digital conversion in any way. Internally the ADC3511 and ADC3711 are always continuously converting the analog voltage present at their inputs. The Start Conversion input is used to control the transfer of information from the internal counter to the digit latches.

An RS latch on the Start Conversion input allows a broad range of input pulse widths to be used on this signal. As shown in Figure 3, the Conversion Complete output goes to a logic " 0 " on the rising edge of the Start Conversion pulse and goes to a logic " 1 " some time later when the new conversion is transferred from the internal counter to the display latch. Since the Start Conversion pulse can occur at any time during the conversion cycle, the amount of time from Start Conversion to Conversion Complete will vary. The maximum time is $64,512 \times 1 / \mathrm{f} / \mathrm{N}(129,024 \times 1 / \mathrm{f} / \mathrm{N}$ for the ADC3711) and the minimum time is $256 \times 1 / \mathrm{fIN}$ ( 512 $\times 1 / \mathrm{f} / \mathrm{N}$ for the ADC3711).

## SYSTEM DESIGN CONSIDERATIONS

The ADC3511 and ADC3711 have reduced the problem of high resolution, high accuracy analog-to-digital conversion to nearly the level of simplicity, economy, and compactness usually associated with digital logic circuitry. However, they are truly high precision analog devices, and require the same kind of design considerations given to all analog circuits. While great care has been taken in the design of the ADC3511 and ADC3711 to make their application as easy as possible, in order to utilize them to their full performance potential, good grounding, power supply distribution, decoupling, and regulation techniques should be exercised.


FIGURE 2. Conversion Cycle Timing Diagram for Free Running Operation (Times Shown in Parentheses are for the ADC3711)


FIGURE 3. Conversion Cycle Timing Diagram Operating with Start Conversion Input

## Truth Table

| DIGIT SELECT INPUTS |  |  | SELECTED DIGIT |
| :--- | :---: | :---: | :--- |
| DLE | D1 | DO |  |
| L | L | L | Digit 0 (LSD) |
| L | L | H | Digit 1 |
| L | H | L | Digit 2 |
| L | H | H | Digit 3 (MSD) |
| H | X | X | Unchanged |

$L=$ Low logic level
$H=$ High logic level
$X=$ Irrelevant logic level

The value of the Selected Digit is presented at the $2^{3}, 2^{2}, 2^{1}$ and $2^{0}$ outputs in BCD format.

Note 1: If the value of a digit changes while it is selected, that change will be reflected at the outputs.
Note 2: An overflow condition will be indicated by a high level on the OVERFLOW output (pin 5) and E16 in all digits.
Note 3: The sign of the input voltage, when these devices are operated in the bipolar mode, is indicated by the SIGN output (pin 8). A high level indicates a positive voltage, a low level a negative.

## Timing Diagrams



## Typical Applications

Figure 4 shows the ADC3511 and ADC3711 connected to convert 0 to +2.000 volts full scale operating from a non-isolated power supply. (Note that the ADC3511 converts 0 to +1999 counts full scale, while the ADC3711 converts 0 to +3999 counts full scale.) In this configuration the SIGN output (pin 8) should be ignored. Higher voltages can, of course, be converted by placing fixed dividers in the inputs, while lower voltages can be converted by placing fixed dividers in the feedback loop, as shown in Figure 6.

Figures 5 and 6 show systems operating with isolated supplies that will convert both polarities of inputs. 60 Hz common-mode noise can become a problem in these
configurations, so shielded transformers have been shown in the figures. The necessity for, and the type of shielding needed depends on the performance requirements, and the actual applications.

The filter capacitors connected to $\mathrm{V}_{\mathrm{FB}}$ (pin 12) and $V_{\text {FILTER ( }}$ in 11) should be of a low leakage variety. In the examples shown every 1.0 nA of leakage will cause approximately 0.1 mV error ( $1.0 \times 10^{-9} \mathrm{~A} \times$ $100 \mathrm{k} \Omega=0.1 \mathrm{mV}$ ). If the currents in both capacitors are exactly equal however, little error will result since the source impedances driving both capacitors are approximately matched.
Typical Applications (Continued)

FIGURE 4.3 1/2-Digit A/D; +1999 Counts, +2.000 Volts Full Scale (3 3/4-Digit A/D; +3999 Counts, +2.000 Volts Full Scale)

FIGURE 5. 3 1/2-Digit A/D; $\pm 1999$ Counts, $\pm 2.000$ Volts Full Scale (3 3/4-Digit A/D; $\pm 3999$ Counts, $\pm 2.000$ Volts Full Scale)


Note 1: All resistórs $1 / 4$ watt, and $\pm 5 \%$, unless otherwise specified.
Note 2: All capacitors $\pm 10 \%$.
Note 3: Low leakage capacitor.
Note 4: $\quad R_{3}=\frac{R 1 R 2}{R 1+R 2} \pm 50 \Omega$.
Note 5: R4 $=900 \mathrm{k} \pm 1 \%$ for the ADC3511CC, 200.0 mV Full-Scale. $R 4=400 \mathrm{k} \pm 1 \%$ for the ADC3711CC, 400.0 mV Full-Scale.

FIGURE 6.3 1/2-Digit A/D; $\pm 1999$ Counts, $\pm 200.0 \mathrm{mV}$ Full Scale (3 3/4-Digit A/D; $\pm 3999$ Counts, $\pm 400.0 \mathrm{mV}$ Full-Scale)


## LF13300 Integrating A/D Analog Building Block

## General Description

The LF13300 is the analog section of a precision integrating analog-to-digital (A/D) system. JFET and bipolar transistors ( $\mathrm{BI}-\mathrm{FET}$ ) are combined on the same chip to provide a high input impedance unity gain buffer, comparator and integrator, along with 9 JFET analog switches. The LF13300 has sufficient resolution to construct up to a $41 / 2$-digit Digital Panel Meter (DPM) or a 12 -bit (plus sign) Data Acquisition System and is specifically designed for use with either the ADB4511 D.PM digital building block or the ADB1200 (MM5863)* 12-bit binary building block.
*See ADB1200 (MM5863) data sheet for more information.

## Features

- Rugged JFETs allow blow-out free handling
- High input impedance $10,000 \mathrm{M} \Omega$ typ
- Automatic offset correction
- Analog circuitry can be physically and electrically isolated from high noise digital circuits
- Analog input range of $\pm 11 \mathrm{~V}$ with $\pm 15 \mathrm{~V}$ supplies
- Wide power supply voltage range $\pm 5 \mathrm{~V}$ to $\pm 18 \mathrm{~V}$
- TTL and CMOS compatible logic
- Can interface directly with microprocessors

■ Versatile: can be used as a 12 -bit plus sign binary A/D, 4 1/2-digit, 3 3/4-digit and 3 1/2-digit Digital Panel Meter (DPM)

- Low cost


## Block and Connection Diagrams




Order Number LF13300D See NS Package D18A

## Absolute Maximum Ratings

Supply Voltage
Power Dissipation, (Note 1)
Junction Temperature
Storage Temperature Range
Operating Temperature Range
Lead Temperature (Soldering, 10 seconds)

$$
\begin{array}{r} 
\pm 18 \mathrm{~V} \\
570 \mathrm{~mW} \\
110^{\circ} \mathrm{C} \\
-65^{\circ} \mathrm{C} \text { to }+150^{\circ} \mathrm{C} \\
0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \\
300^{\circ} \mathrm{C}
\end{array}
$$

Electrical Characteristics $\left(\mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\right.$, unless otherwise noted)

| PARAMETER | CONDITIONS | TEST CIRCUIT | LF13300 |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP | MAX |  |
| Analog Input Current, IIN | $V_{X}=0$ | 1, 2 |  | 80 | 500 | pA |
|  | $T_{\text {MIN }} \leq T_{A} \leq T_{\text {MAX }}$ |  |  |  | 5 | nA |
|  | $V_{X}= \pm 11 \mathrm{~V}$ |  |  |  | 10 | nA |
| Analog Input Voltage Range |  | 1, 2 |  |  | $\pm 11$ | $\checkmark$ |
| Analog Input Resistance | $V_{X}=0$ | 1,2 |  | 10,000 |  | $\mathrm{M} \Omega$ |
| Reference Input Currents, IR | $V_{R}=10 \mathrm{~V}$ |  |  | 0.1 | 100 | nA |
|  | $T_{\text {MIN }} \leq T_{A} \leq T_{\text {MAX }}$ | 3 |  |  | 10 | $\mu \mathrm{A}$ |
|  | $V_{R}=11 \mathrm{~V}$ |  |  |  | 10 | $\mu \mathrm{A}$ |
| Reference Input Voltage Range |  | 3 | 0 |  | 11 | V |
| Reference Input Resistance | $V_{R}=10 \mathrm{~V}$ | 3 |  | 1000 |  | $\mathrm{M} \Omega$ |
| Offset Correction Voltage, - $\mathrm{V}_{\mathrm{B}}$ |  | 4 | . | -12 |  | $\checkmark$ |
| Offset Correction |  | 5 |  | 20 | 2000 | pA |
| Input Current, IOC | $T_{\text {MIN }} \leq \mathrm{T}_{\text {A }} \leq \mathrm{T}_{\text {MAX }}$ | 5 |  |  | 20 | nA |
| Op Amp Slew Rate |  | 6 |  | 10 |  | $\mathrm{V} / \mu \mathrm{s}$ |
| Op Amp Bandwidth |  | 7 |  | 3 |  | MHz |
| Buffer Slew Rate |  | 9 |  | 25 |  | $\mathrm{V} / \mu \mathrm{s}$ |
| Comparator Response Time | $200 \mu \mathrm{~V}$ Input Stop, $100 \mu \mathrm{~V}$ Overdrive | 11 |  | 2.5 |  | $\mu \mathrm{s}$ |
| Comparator Output Saturation | $V_{C C}=5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=2 \mathrm{k}$, | 11 |  | 0.25 | 0.4 | V |
| Voltage ' . | $T_{\text {MIN }} \leq \mathrm{T}_{\text {A }} \leq \mathrm{T}_{\text {MAX }}$ |  |  |  |  |  |
| Logic " 1 " Input Voltage | All Switching Input Pins 5, 6, |  | 2.0 |  | 5.0 | V |
|  | $7,8, \mathrm{~T}_{\text {MIN }} \leq \mathrm{T}_{\mathrm{A}} \leq \mathrm{T}_{\text {MAX }}$ | : |  |  |  |  |
| Logic "0' Input Voltage | All Switching Input Pins 5, 6, |  | $-2.0$ |  | 0.8 | V |
|  | $7,8, \mathrm{~T}_{\text {MIN }} \leq \mathrm{T}_{\text {A }} \leq \mathrm{T}_{\text {MAX }}$ |  |  |  |  |  |
| Logic Input Current | All Switching Input Pins 5, 6, |  |  | 15 | 50 | $\mu \mathrm{A}$ |
|  | $7,8,0 \leq \mathrm{V}_{\mathrm{L}} \leq 5 \mathrm{~V}, \mathrm{~T}_{\mathrm{MIN}} \leq$ |  |  |  |  |  |
|  | $\mathrm{T}_{\mathrm{A}} \leq \mathrm{T}_{\text {MAX }}$ |  |  |  |  |  |
| Power Supply Voltage Range $\pm \mathrm{V}_{\text {S }}$ | $V_{R} \leq V^{+}-3 V, V_{1 N}=0 V$ |  | $\pm 4.75$ |  | $\pm 18$ | V |
| Power Supply Current |  |  |  | 3.0 |  | mA |
|  |  |  |  | $-5.5$ |  | mA |
|  | $\mathrm{T}_{\mathrm{MIN}} \leq \mathrm{T}_{\mathrm{A}} \leq \mathrm{T}_{\text {MAX }}$ |  |  |  | $\pm 11$ | mA |

Note 1: For operating at elevated temperatures, the LF13300 in the dual-in-line package must be derated based on the thermal resistance of $100^{\circ} \mathrm{C} / \mathrm{W}$ junction to ambient.

## Typical Performance Characteristics



The offset voltages are assigned as follows: VOS1 - the input offset voltage of the buffer; $\mathrm{V}_{\mathrm{OS} 2}$ - the input offset voltage of A1; VOS3 - the input offset voltage of A2; VOS4 - the input offset voltage of the comparator.

S5 grounds the input of the buffer so that its output voltage is simply $\mathrm{V}_{\mathrm{OS} 1}$. S6 bypasses R to keep the integration time constant, RC, from affecting the circuit operation. S4 makes the total equivalent input voltage to A1 be -VOS1 - VOS2. S7 puts the op amp in a unity gain configuration with respect to the input of A2. S8 keeps the output voltage of the op amp at $-\mathrm{V}_{\mathrm{B}}+\mathrm{V}_{\mathrm{OS} 4}=-\mathrm{V}_{\mathrm{B}^{\prime}}$ (the Offset Correction potential) since the comparator is placed inside the loop. C3 samples the output of the $-V_{B}$ generator. The voltage at the non-inverting input of $A 2$ is $-V_{B}-V_{O S 1}-$

## Functional Description (Continued)

$V_{\text {OS2 }}-V_{\text {OS3 }}+V_{\text {OS4 }}=V 1$. Thus, the sum of the offsets is stored on C 1 , and the differential voltage across the comparator is zero.

## Polarity Determination (Figure 2)

The simplified diagram of the LF13300 in the Polarity Determination state is shown in Figure 2. S5 and S3 are closed during this period. S 5 grounds the buffer input and $V_{X}$ (the unknown voltage) is applied through $S 3$ to the non-inverting input of $A 1$. The equation that describes the op amp output voltage is given in Figure 2. When $V_{X}$ is applied to $A 1$ at $t_{1}$, the output of the op amp slews to $V_{X}$ and is integrated until $t_{2}$, when S 3 opens and $S 4$ closes. At $t_{2}, V_{\text {OUT }}$ slews down by $-V_{X}$
leaving $\frac{1}{R C} \int_{t_{2}}^{t_{2}} V_{X d t}-V_{B^{\prime}}$ at the op amp output.
Just before $\mathrm{t}_{2}$, the comparator senses the op amp output with respect to $-V_{B}$; the comparator output goes high if $\mathrm{V}_{\mathrm{X}}>0$ and remains low if $\mathrm{V}_{\mathrm{X}} \leq 0$.

Initialization (Figure 1)
During initialization, the configuration is the same way as it is in the Offset Correction state and the op amp output is brought back to the Offset Correction potential $-V_{B^{\prime}}$.

## Ramp Unknown (Figures 2 and 3)

In the Ramp Unknown state, if $\mathrm{V}_{\mathrm{X}} \geq 0, \mathrm{~S} 3$ and S 5 are closed, as shown in Figure 2, and $\mathrm{V}_{\mathrm{X}}$ is applied to the

+ input of the integrator. If $V_{X}<0$, the device is connected as in Figure 3 with S 2 and S 4 closed. $\mathrm{V}_{\mathrm{X}}$ is now applied through the buffer to the - input of the integrator. In either Ramp Unknown case, the op amp output ramps in the positive direction and $\mathrm{V}_{\mathrm{X}}$ is applied to a high impedance JFET input.


## Ramp Reference (Figure 4)

In this state, the LF13300 is configured with switches S1 and S4 closed. The reference voltage, $\mathrm{V}_{\mathrm{R}}$, a positive voltage, is applied to the buffer input and the op amp output ramps down until $\mathrm{V}_{\text {OUT }}=-\mathrm{V}_{\mathrm{B}}$ where the comparator will trip.

If $V_{X}$ and $V_{R}$ are assumed to be constant over their respective integration periods, the integrals of Figure 4 are reduced to,

$$
\frac{V_{X}\left(t_{4}-t_{3}\right)}{R C}=\frac{V_{R}\left(t_{5}-t_{4}\right)}{R C}
$$

or

$$
\frac{V_{X}}{V_{R}}=\frac{t_{5}-t_{4}}{t_{4}-t_{3}}
$$

Since $t_{4}-t_{3}=4096$ clock periods and $t_{5}-t_{4}$ can be measured in clock periods, $\mathrm{V}_{\mathrm{X}} / \mathrm{V}_{\mathrm{R}}=\mathrm{X} / \mathbf{2}^{12}$, where X is a digital binary output representing an analog input $V_{X}$ with respect to $V_{R}$.


FIGURE 1. Offset Correction Circuit

Functional Description (Continued)

$$
\begin{array}{ll}
V_{\text {OUT }}= & -V_{B}^{\prime}+V_{X}+\frac{1}{R C} \int_{t_{3}}^{t_{4}} V_{X} d t: \text { Ramp Unknown for } V_{X} \geq 0 \\
& -V_{B^{\prime}}+V_{X}+\frac{1}{R C} \int_{t_{1}}^{t_{2}} V_{X} d t: \text { Polarity Determination }
\end{array}
$$



FIGURE 2. Polarity Determination Circuit or Ramp Unknown Circuit for $\mathbf{V}_{\mathbf{X}} \geq \mathbf{0}$


FIGURE 3. Ramp Unknown for $\mathbf{V}_{\mathbf{X}}<\mathbf{0}$

Functional Description (Continued)

$$
v_{\text {OUT }}{ }^{*}=-V_{B^{\prime}}+\frac{1}{R C} \quad\left(\int_{t_{3}}^{t_{4}} v_{X} d t-\int_{t_{4}}^{t_{5}} v_{R} d t\right)
$$


*More accurately
$V_{\text {OUT }}=-V_{B^{\prime}}+\frac{1}{R C}\left(\int_{t_{4}}^{t_{5}+\Delta} V_{R d t}+\int_{t_{3}}^{t_{4}} v_{X d t}\right)+\delta$
Where $\delta$ is the incremental voltage overdrive needed to fully switch the comparator and $\Delta$ is the sum of the additional time required to develop $\delta$ and the comparator propagation delay.
figure 4. Ramp Reference Circuit

## 12-Bit A/D Converter Electrical Characteristics

12-bit plus sign. (LF13300 with ADB1200 (MM5863)). ( $V_{R}=10.000 \mathrm{~V}, \mathrm{~F}_{\mathrm{C}}=250 \mathrm{kHz}, 0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}$ unless otherwise noted.)

| PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Resolution (Note 3) | $\mathrm{V}_{\mathrm{R}}=5.000 \mathrm{~V},-10 \mathrm{~V} \leq \mathrm{V}_{\mathrm{X}} \leq+10 \mathrm{~V}$ | 13 |  |  | Bits |
|  | $\mathrm{F}_{\mathrm{C}}=125 \mathrm{kHz}, \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | 14 |  |  | Bits |
| Non-Linearity |  |  | $\pm 1 / 8$ | $\pm 1 / 2$ | LSB |
| Ratiometric Gain Error (Def.) | $V_{X}= \pm 10.000 \mathrm{~V}, \mathrm{~T}_{A}=25^{\circ} \mathrm{C}$, (Note 2) |  | $\pm 1 / 2$ | $\pm 2$ | - LSB |
| Gain Error Drift | $V_{X}=10.000 V$ |  | $\pm 1$ |  | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
| Zero Reading Drift | $V_{X}=0 \mathrm{~V}$ |  | $\pm 0.5$ |  | ppm/ ${ }^{\circ} \mathrm{C}$ |
| Analog Input Voltage Range |  | $\pm 11$ | $\pm 12$ |  | $\checkmark$ |
| Analog Input Leakage Current | $V_{X}=0 V, T_{A}=25^{\circ} \mathrm{C}$ |  | 80 | 500 | pA |
| Analog Input Resistance | $V_{X}=0.1 T_{A}=25^{\circ} \mathrm{C}$ | 100 | 1000 |  | $\mathrm{M} \Omega$ |
| Reference Input Voltage Range | $V_{R}$ Varied, $T_{A}=25^{\circ} \mathrm{C}$ | 4 |  | 12 | V |
| Reference Input Leakage Current | $V_{R}=10.000 \mathrm{~V}, \mathrm{~T}_{A}=25^{\circ} \mathrm{C}$ |  | 0.1 | 100 | $n A$ |
| Reference Input Resistance | $V_{R}=10.000 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | 100 | 1000 |  | $M \Omega$ |
| Start Conversion Pulse Width | $\mathrm{V}_{\mathrm{SC}}=2.4 \mathrm{~V}$ | 2.4 |  |  | $\mu \mathrm{s}$ |
| Conversion Time | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=10.000 \mathrm{~V} \\ & \mathrm{t}_{\mathrm{C}}=8960 / \mathrm{F} \end{aligned}$ |  |  | 36 | ms |
| 15 V Supply Currents | LF13300, $\mathrm{V}^{+}$Current |  |  | 11 | mA |
| -15V Supply Currents | LF13300, V- Current, ADB1200 (MM5863), VGG Current |  | 27 | 45 | mA |
| 5V Supply Currents | $V_{\text {IN }}=0 V$, ADB1200 (MM5863), <br> $V_{\text {SS }}$ Current |  | 23 | 39 | mA |

Note 2: The A/D converter system must have been operational for a minimum of 30 seconds before this measurement is made. This is to relax the dielectric absorption effects of the integration capacitor, $C$.
Note 3: Polarity and Overrange outputs are considered as additional output bits.

## 12-Bit A/D Converter Circuit and Timing Diagrams




[^4]FIGURE 5.

## Application Hints

Increasing the Input Impedance of the LF.13300, MM5863 12-Bit A/D Converter

The input impedance of the LF13300, ADB1200 (MM5863) A/D converter can be increased 1 to 2 orders of magnitude over the typical $1000 \mathrm{M} \Omega$ cited in the 12 -bit $A / D$ specifications by insuring that the signals that switch the LF13300 do not overlap. A circuit that eliminates switching overlap by introducing a Delay $\left(\mathrm{t}_{\mathrm{d}}\right) \approx 3.3 \mathrm{k} \times 100 \mathrm{pF} \approx 300 \mathrm{~ns}$ to the rising edge of the signals from the ADB1200 (MM5863) is shown in Figure 6. Figure 7 shows the operation of this circuit. The total delay time $t_{r}$ ' of the output will be equal to the inherent gate rise time, $t_{r}$, plus the $R C$ delay, $t_{d}$. The fall time, $\mathrm{t}_{\mathrm{f}}$ will'be the basic gate delay.

## Nulling the Residual Offset

The residual offset is $<200 \mu \mathrm{~V}$ which is negligible for most applications. This can be reduced to $<40 \mu \mathrm{~V}$ by lowering the clock frequency from 250 kHz to about 75 kHz . If a lower residual offset is required, we may trim out the remainder as shown in Figure 8. This circuit applies a negative step to the offset correction capacitor, $\mathrm{COC}_{\mathrm{OC}}$, by means of a variable capacitor which is adjusted until charge injection imbalance of the offset correction switches are cancelled.


FIGURE 6. Overlap Elimination Circuit


## Eliminating Errors Due to Power Supply Noise

For many applications, power supply noise ( $f \geq 10 \mathrm{~Hz}$ ) causes errors which reduces the accuracy of the system. In most applications, noise can be adequately eliminated by putting a series resistor $(100 \Omega)$ in the power supply line with a $10 \mu \mathrm{~F}$ tantalum capacitor connected at the power supply pins (Figure 9). The $10 \mu \mathrm{~F}$ capacitor is, in addition to the normal $0.1 \mu \mathrm{~F}$ ceramic disc capacitors, used as supply bypass capacitors.

Errors caused by noise on the negative supply, $-V_{S}$, can be further reduced by replacing, $\mathrm{C}_{\mathrm{OC}} 3$ with a $10 \mu \mathrm{~F}$ low leakage tantalum capacitor. Since $-\mathrm{V}_{\mathrm{B}}$ is $3 V$ above $-V_{S}$, any noise appearing at $-V_{S}$ appears at $-V_{B}$; the $10 \mu \mathrm{~F}$ capacitor eliminates this noise.

## Continuous Conversion Mode

For using the MM5863 in the continuous conversion mode, connect the end of conversion output, EOC (pin 23), to the output enable input, $O E$ ( $\operatorname{pin} 3$ ), and connect the start conversion input, SC (pin 2) to 5 V .

## Miscellaneous

Since none of the output pins employ short-circuit protection, extreme care should be taken when breadboarding or troubleshooting with the power ON.


FIGURE 7. Rise Time Delay Circuit


FIGURE 9. Power Supply Noise Reduction Circuit

## Typical Applications


*SC at logic " 1 " for continuous conversion mode


FIGURE 10. Continuous Conversion 12-Bit Plus Sign Serial Output A/D Using the LF13300 and the MM5863

Typical Applications (Continued)


FIGURE 11. 12-Bit Plus Sign A/D in Command Conversion Mode

4-Channel Differential Multiplexer with Autozeroed Instrumentation Amplifier and 12-Bit A/D Converter

Figure 12 shows a low speed, high accuracy, data acquisition unit where the analog input signal is acquired differentially and preconditioned through an LF352 monolithic instrumentation amplifier. To eliminate amplifier offset errors, autozeroing circuitry is added around the LF352 and is timed through the ADB1200 and flip-flop C. Flip-flops A and B form a 2-bit up counter for channel select.

The instrumentation amplifier is zeroed at power-up and after each conversion as shown in the timing diagram;
during autozero the multiplexer is disabled. When the system does polarity detection and $A / D$ conversion, the LF352 is active and the multiplexer is enabled. The zeroing cycle for the LF13300 and the LF352 lasts for 256 clock periods, so the maximum clock frequency will depend upon the required accuracy and the minimum zeroing time of the instrumentation amplifier. Notice here that the system accuracy will be less than 12 bits since it will be affected by the gain linearity of the instrumentation amplifier.

For more details concerning data acquisition, see AN-156 and LF11508/LF11509 data sheet. For details on the instrumentation amplifier, see the LF352 data sheet.

Typical Applications (Continued)


FIGURE 12. 4-Channel Differential Multiplexer with Autozeroed Instrumentation Amplifier and 12-Bit A/D Converter


FIGURE 13. Timing Diagram for Figure 12

Typical Applications (Continued)


FIGURE 14. 4 1/2 Digit DPM

## 41⁄2-Digit DPM Electrical Characteristics

$41 / 2$-digit + sign ( $\pm 19,999$ counts) $D P M$ system circuit as shown in Figure $14, \mathrm{~V}_{\mathrm{S}}= \pm 15 \mathrm{~V}, \mathrm{~V}_{\mathrm{REF}}=2 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ unless otherwise specified.

| PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Resolution | $-2 \mathrm{~V} \leq \mathrm{V} \leq \leq 2 \mathrm{~V}$ | 20,000 |  |  | Counts |
| Non-Linearity | $V_{X}= \pm 1.9999 . V$ |  | $\pm 1 / 2$ | $\pm 1$ | Counts |
| Ratiometric Gain Error | $V_{X}=V_{\text {REF }}$ |  | $\pm 1 / 2$ | $\pm 1$ | Counts |
| Gain Error Drift | $V_{X}=V_{\text {REF }}, 0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+7.0^{\circ} \mathrm{C}$ |  | $\cdot \pm 1 / 2$ |  | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
| Zero Reading Drift | $V_{X}=0,0^{\circ} \mathrm{C} \leq \mathrm{T}_{A} \leq+70^{\circ} \mathrm{C}$. |  | $\pm 1 / 4$ |  | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
| Analog Input Voltage Range |  |  |  | $\pm 2$ | $\checkmark$ |
| Reference Input Voltage Range | Reference Varied | 0 |  | 12 | V |
| Analog Input Leakage Current | $V \mathrm{X}=0$ |  |  | 500 | pA |
| Reference Input Leakage Current | $V \mathrm{X}=2 \mathrm{~V}$ |  |  | 100 | nA |
| Analog Input Resistance | $V_{X}=0$ |  | 1000 |  | $\mathrm{M} \Omega$ |
| Conversion Time | $V_{X}=V_{\text {REF }}, \mathrm{f}_{\text {CLK }}=95 \mathrm{kHz}$ |  |  | 0.505 | Sec |

## 4 1/2-Digit DPM (20,000 Count System, > 14 Bits)

The circuit in Figure 14 shows a complete $41 / 2$-digit DPM using the LF13300 and ADB4511. The ADB4511 provides the control logic to run the LF13300. It also provides the interface and drive to. a $41 / 2$-digit multiplexed LED display.

Features include extremely high input impedance, $>1000 \mathrm{M} \Omega$ and auto-zeroing of all offset voltages in the LF13300's integrator, comparator and buffer amplifiers.

The timing waveforms for this system are the same as those shown in Figure 5.

The time for each phase of integration is listed below:

| PHASE | NO. OF CLOCK <br> PULSES |
| :--- | :--- |
| OC | 2,000 |
| $\mathrm{PD}_{\mathrm{R}} \mathrm{RU}^{+}$ | 2,010 |
| $\mathrm{RU}^{-}$ | 20,000 |
| RR | $\leq 20,000$ |

## Construction and Calibration Hints

Extreme care must be taken in the following areas:
Grounds: No digital currents should flow in the analog ground; that is, the analog and digital grounds must be single point connected right at the power supply ground terminal.

Reference: The reference must be accurate and stable to within $100 \mu \mathrm{~V}$. It must also be well bypassed for noise. Notice that with a 2 V reference the resolution is $100 \mu \mathrm{~V}$.

Clock: The RCLK and CCLK pins of the ADB4510 are very high impedance nodes, so the clock components must be mounted as close as possible to these pins.

## Calibration Procedure

Calibration in this system is a 2 step procedure: reference, and full-scale adjust.

Step 1: Adjust the reference voltage for exactly 2.0000 V . This voltage adjustment must be accurate to within $\pm 50 \mu \mathrm{~V}$.
Step 2: With $V_{X}$ (input voltage) equal to near full-scale, $\approx \pm 1.9990 \mathrm{~V}$, adjust C 5 to obtain correct reading.

## Decimal Point Programming

The decimal point is programmed in the following manner:


## Calculating the Integration Components

$R_{i}, C_{i}$

Proper selection of the integration components, $\mathbf{R}_{\mathbf{i}}$, $\mathrm{C}_{\mathrm{i}}$, is mandatory. $\mathrm{R}_{\mathrm{i}}$, must be small enough to minimize a slight error due to the integrators bias current, but at the same time $R_{j} \times C_{j}$ must be large enough to keep the integrator within its output swing range. The ( $R_{i} \times C_{j}$ ) min , (fastest integration), can be calculated as follows:


- $V_{O}(M A X)$ is $\approx 3 V_{B E}+1 V_{S A T}$ below $V_{S}{ }^{+} \approx\left(V_{S^{+}}{ }^{+} 2.6 \mathrm{~V}\right)$
- $-V_{B}$ is typically 3 V above $\mathrm{V}_{\mathrm{S}}{ }^{-}$. Assume 3.5 V to be maximum
- $\quad \therefore \min \mathrm{V}_{\mathrm{O}}$ swing $=\left[\left(\mathrm{V}_{\mathrm{S}}{ }^{+}-2.6 \mathrm{~V}\right)+\left(\mathrm{V}_{\mathrm{S}}^{-}+3.5 \mathrm{~V}\right)\right]$
- $V_{O(R U+)}$ SWING $=V_{I N}+\frac{1}{R C} \int_{0}^{t} V_{I N d t} t=\frac{1}{f_{C L K}} \cdot 20,000$ $V_{I N}=2 V_{\text {max }}$
- Equating min $\mathrm{V}_{\mathrm{O}}$ (SWING) and $\mathrm{V}_{\mathrm{O}(\mathrm{RU}+)}$ SWING $\mathrm{R}_{i} \mathrm{C}_{\mathrm{i}}$ min can be solved for:
$\left(\mathrm{R}_{\mathrm{i}} \times \mathrm{C}_{\mathrm{i}}\right) \min =\frac{1826}{\mathrm{f}_{\mathrm{CLK}}} ; \mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}$


FIGURE 15. PC Board for 4 1/2-Digit DPM (Foil Side)


FIGURE 16. Stuffing Diagram for 4 1/2-Digit DPM (Component Side)

Typical Applications (Continued)

FIGURE 17. Power Supply for 4 1/2-Digit DPM


FIGURE 18. PC Board for 4 1/2-Digit Power Supply Stuffing Diagram (Component Side Shown)

Typical Applications (Continued)


Note 3: Circuit drawn for 8 V full scale operation input scaling not shown.
Note 4: Inductive components U4X003 or Microtran PC6714.

## Typical Applications (Continued)

## 3 3/4 Plus Digit ( $\pm 8191$ Counts)/3 1/2-Digit ( $\pm 1999$ Counts) DPM

In this circuit of Figure 19, the LF13300 and ADB1200 interact as previously described. The CMOS counter (MM74C926, MM74C928) is connected to count clock pulses during, the ramp reference cycle. The counts are latched into the display when the comparator output trips, (goes low), as shown in the timing diagram Figure 20.

The RC network consisting of R1 and C1 is a low pass filter that prohibits the fast transients that occur on the comparator output during Offset Correction from loading any erroneous counts into the counter.

The DPM is able to operate from a single 15 V power supply with the aid of a dc-dc converter. The LM555 generates the negative voltages required in the circuit and also doubles as the clock. The combination of Q1, R2, R3 and R4 forms a level shift to convert the output swing of the LM555 to a $0 \mathrm{~V}-5 \mathrm{~V}$ swing that is compatible with the logic. The LM340-5 drops the incoming 15 V to 5 V for use by the logic circuits and the LED display.

This circuit can be a $33 / 4$ plus digit DPM if the MM74C926 is used or a $31 / 2$-digit DPM if the MM74C928 is used. These counters are pin compatible and physically interchangeable.


## 33/4-Digit DPM Electrical Characteristics

3 3/4 plus digits plus sign ( $\pm 8191$ counts) DPM system characteristics.
(Circuit as in Figure $18, \mathrm{~V}_{\mathrm{S}}= \pm 15 \mathrm{~V}, \mathrm{~V}_{\mathrm{R}}=4.096 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted).

| PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Resolution | $-8.2 \mathrm{~V} \leq \mathrm{V} \mathrm{X} \leq+8.2 \mathrm{~V}$ | 16,382 |  |  | Counts |
| Nonlinearity | $V_{\text {IN }}=4.000 \mathrm{~V}$ |  | $\pm 1 / 8$ | $\pm 1 / 2$ | Counts |
| Ratiometric Gain Error | $\mathrm{V}_{1} \mathrm{~N}=4.000 \mathrm{~V}$ |  | $\pm 1 / 2$ | $\pm 2$ | Counts |
| Gain Error Drift | $V_{\text {IN }}=4.000 \mathrm{~V}, 0^{\circ} \mathrm{C} \leq \mathrm{T} \mathrm{S} \leq+70^{\circ} \mathrm{C}$ |  | $\pm 1$. |  | ppm/ ${ }^{\circ} \mathrm{C}$ |
| Zero Reading Drift | $V_{\text {IN }}=0 \mathrm{~V}$ |  | $\pm 1$ - |  | ppm/ ${ }^{\circ} \mathrm{C}$ |
| Analog Input Voltage Range |  |  |  | $\pm 11$ | $v$. |
| Reference Input Voltage Range | Reference Varied | 0 |  | +12 | V |
| Analog Input Leakage Current | $V_{\text {IN }}=0 \mathrm{~V}$ |  | 80 | 500 | pA |
| Reference Input Leakage Current |  |  | 0.1 | 100 | nA |
| Analog Input Resistance | $V_{\text {IN }}=0 \mathrm{~V}$ | $\because$ | 1000 |  | MS |
| Conversion Time | $\mathrm{V}_{\text {IN }}=4.000 \mathrm{~V}, \mathrm{f} \mathrm{C}=125 \mathrm{kHz}$ |  |  | 74 | ms |



FIGURE 21. PC Board for 3 3/4 Plus ( $\pm 8191$ Counts) and 3 1/2-Digit DPM


FIGURE 22. Stuffing Diagram for 3 3/4 Plus ( $\pm 8191$ Counts) and $3 \mathbf{1 / 2}$-Digit DPM

## AC Test Circuits

Test Circuit 1
Analog Input Characteristics Test with RU - High


Test Circuit 3
Reference Input Characteristic Test with RR High


Test Circuit 5
Offset Correction Input Current, IOC Test


Test Circuit 2
Analog Input Characteristics Test with PD/RU+ High


Test Circuit 4
-VB Voltage Measurement Test


Test Circuit 6 Op Amp Slew Rate Test


## AC Test Circuits (Continued)

Test Circuit 7
Frequency Response Test


Test Circuit 8
Open Loop Gain Test


Test Circuit 9
Buffer Slew Rate Test




National Semiconductor

## LM131A/LM131, LM231A/LM231, LM331A/LM331 Precision Voltage-to-Frequency Converters

## General Description

The LM131/LM231/LM331 family of voltage-tofrequency converters are ideally suited for use in simple low-cost circuits for analog-to-digital conversion, precision frequency-to-voltage conversion, long-term. integration, linear frequency modulation or demodulation, and many other functions. The output when used as a voltage-to-frequency converter is a pulse train at a frequency precisely proportional to the applied input voltage. Thus, it provides all the inherent advantages of the voltage-to-frequency conversion techniques, and is easy to apply in all standard voltage-to-frequency converter applications. Further, the LM131A/LM231A/ LM331A attains a new high level of accuracy versus temperature which could only be attained with expensive voltage-to-frequency modules. Additionally the LM131 is ideally suited for use in digital systems at low power supply voltages and can provide low-cost analog-to-digital conversion in microprocessor-controlled systems. And, the frequency from a battery powered voltage-to-frequency converter can be easily channeled through a simple photoisolator to provide isolation against high common mode levels.

The LM131/LM231/LM331 utilizes a new temperaturecompensated band-gap reference circuit, to provide excellent accuracy over the full operating temperature range, at power supplies as low as 4.0 V . The precision timer circuit has low bias currents without degrading
the quick response necessary for 100 kHz voltage-tofrequency conversion. And the output is capable of driving 3 TTL loads, or a high voltage output up to 40 V , yet is short-circuit-proof against $\mathrm{V}_{\mathrm{CC}}$.

## Features

- Guaranteed linearity 0.01\% max
- Improved performance in existing voltage-to-frequency conversion applications
- Split or single supply operation
- Operates on single 5 V supply
- Pulse output compatible with all logic forms
- Excellent temperature stability, $\pm 50 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ max
- Low power dissipation, 15 mW typical at 5 V
- Wide dynamic range, 100 dB min at 10 kHz full scale frequency
- Wide range of full scale frequency, 1 Hz to 100 kHz
- Low cost


## Typical Applications


*Use stable components with low temperature coefficients. Sèe applications notes.
FIGURE 1. Simple Stand-Alone Voltage-to-Frequency Converter with $\pm 0.03 \%$ Typical Linearity ( $f=10 \mathrm{~Hz}$ to 11 kHz )

## Absolute Maximum Ratings

|  | LM131A/LM131 | LM231A/LM231 | LM331A/LM331 |
| :---: | :---: | :---: | :---: |
| Supply Voltage | 40 V | 40 V | 40 V |
| Output Short Circuit to Ground | Continuous | Continuous | Continuous |
| Output Short Circuit to VCC | Continuous | Continuous | Continuous |
| Input Voltage | -0.2 V to $+\mathrm{V}_{\mathrm{S}}$ | -0.2 V to $+\mathrm{V}_{\mathrm{S}}$ | -0.2 V to $+\mathrm{V}_{\mathrm{S}}$ |
|  | $\mathrm{T}_{\text {MIN }} \quad \mathrm{T}_{\text {MAX }}$ | $\mathrm{T}_{\text {MIN }} \mathrm{T}_{\text {MAX }}$ | $\mathrm{T}_{\text {MIN }} \mathrm{T}_{\text {MAX }}$ |
| Operating Ambient Temperature Range | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| Power Dissipation ( $\mathrm{P}_{\mathrm{D}}$ at $25^{\circ} \mathrm{C}$ ) and Thermal Resistance ( $\theta \mathrm{j} \mathrm{A}$ ) |  |  |  |
| $\begin{array}{ll} \text { (H Package) } & \mathrm{P}_{\mathrm{D}} \\ \theta_{\mathrm{j}} \end{array}$ | $\begin{aligned} & 670 \mathrm{~mW} \\ & 150^{\circ} \mathrm{C} / \mathrm{W} \end{aligned}$ | $\begin{aligned} & 570 \mathrm{~mW} \\ & 150^{\circ} \mathrm{C} / \mathrm{W} \end{aligned}$ | $\begin{aligned} & 570 \mathrm{~mW} \\ & 150^{\circ} \mathrm{C} / \mathrm{W} \end{aligned}$ |
| ( N Package) $\begin{array}{ll} & \mathrm{P}_{\mathrm{D}} \\ & \theta_{\mathrm{j} A}\end{array}$ | , | $\begin{aligned} & 500 \mathrm{~mW} \\ & 155^{\circ} \mathrm{C} / \mathrm{W} \end{aligned}$ | $\begin{aligned} & 500 \mathrm{~mW} \\ & 155^{\circ} \mathrm{C} / \mathrm{W} \end{aligned}$ |

Electrical Characteristics $T_{A}=25^{\circ} \mathrm{C}$ unless otherwise specified. (Note 1)

| PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| VFC Non-Linearity (Note 2) | $4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{S}} \leq 20 \mathrm{~V}$ |  | $\pm 0.003$ | $\pm 0.01$ | \% Full. |
|  |  |  |  |  | Scale |
|  | $\mathrm{T}_{\mathrm{MIN}} \leq \mathrm{T}_{\mathrm{A}} \leq \mathrm{T}_{\text {MAX }}$ |  | $\pm 0.006$ | $\pm 0.02$ | \% Full. |
|  |  |  |  |  | Scale |
| In Circuit of Figure 1 | $V_{S}=15 \mathrm{~V}, \mathrm{f}=10 \mathrm{~Hz}$ to 11 kHz |  | $\pm 0.024$ | $\pm 0.14$ | \% Full. |
|  |  |  |  |  | Scale |
| Conversion Accuracy Scale Factor | $V_{I N}=-10 \mathrm{~V}, \mathrm{R}_{\mathrm{S}}=14 \mathrm{k} \Omega$ |  |  |  |  |
| (Gain) |  |  |  |  |  |
| LM131, LM131A, LM231, LM231A |  | 0.95 | 1.00 | 1.05 | kHz/V , |
| LM331, LM331A |  | 0.90 | 1.00 | 1.10 | kHz/V |
| Temperature Stability of Gain | $\mathrm{T}_{\mathrm{MIN}} \leq \mathrm{T}_{\mathrm{A}} \leq \mathrm{T}_{\mathrm{MAX}}, 4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{S}} \leq 20 \mathrm{~V}$ |  |  |  |  |
| LM131/LM231/LM331 |  |  | $\pm 30$ | $\pm 150$ | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
| LM131A/LM231A/LM331A |  |  | $\pm 20$ | $\pm 50$ | ppm/ ${ }^{\circ} \mathrm{C}$ |
| Change of Gain with $V_{S}$ | $4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{S}} \leq 10 \mathrm{~V}$ | , | 0.01 | 0.1 | $\% / V$ |
|  | $10 \mathrm{~V} \leq \mathrm{V}_{\mathrm{S}} \leq 40 \mathrm{~V}$ |  | 0.006 | 0.06 | $\% / \mathrm{V}$ |
| Rated Full-Scale Frequency | $V_{\text {IN }}=-10 \mathrm{~V}$ | 10.0 |  |  | kHz |
| Overrange (Beyond Full-Scale) | $V_{\text {IN }}=-11 \mathrm{~V}$ | 10 |  |  | \% |
| Frequency |  |  |  |  |  |
| INPUT COMPARATOR |  |  |  |  |  |
| Offset Voltage |  |  | $\pm 3$ | $\pm 10$ | mV |
| LM131/LM231/LM331 | $\mathrm{T}_{\text {MIN }} \leq \mathrm{T}_{\text {A }} \leq \mathrm{T}_{\text {MAX }}$ | . | $\pm 4$ | $\pm 14$ | mV |
| LM131A/LM231A/LM331A | $\mathrm{T}_{\text {MIN }} \leq \mathrm{T}_{\text {A }} \leq \mathrm{T}_{\text {MAX }}$ |  | $\pm 3$ | $\pm 10$ | mV |
| Bias Current |  |  | -80 | -300 | nA |
| Offset Current |  |  | $\pm 8$ | $\pm 100$ | nA |
| Common-Mode Range | $T_{\text {MIN }} \leq T_{\text {A }} \leq T_{\text {MAX }}$ | -0.2 |  | $\mathrm{V}_{\mathrm{CC}}-2.0$ | V |
| TIMER |  |  |  |  |  |
| Timer Threshold Voltage, Pin 5 |  | 0.63 | 0.667 | 0.70 | $\times \mathrm{V}_{\text {S }}$ |
| Input Bias Current, Pin 5 | $V_{S}=15 \mathrm{~V}$ |  |  |  |  |
| All Devices | $0 \mathrm{~V} \leq \mathrm{VPIN}_{5} \leq 9.9 \mathrm{~V}$ |  | $\pm 10$ | $\pm 100$ | nA |
| LM131/LM231/LM331 | VPIN $5=10 \mathrm{~V}$ |  | 200 | 1000 | nA |
| LM131A/LM231A/LM331A | VPIN $5=10 \mathrm{~V}$ |  | 200 | 500 | nA |
| VSAT PIN 5 (Reset) | $\mathrm{l}=5 \mathrm{~mA}$ |  | 0.22 | 0.5 | V |

Electrical Characteristics
(Continued) $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ unless otherwise specified (Note 1)

| PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| CURRENT SOURCE (Pin 1) |  |  |  |  |  |
| Output Current | $\mathrm{R}_{\text {S }}=14 \mathrm{k} \Omega, \mathrm{V}_{\text {PIN }} 1=0$ |  | . |  |  |
| LM131, LM131A, LM231, LM231A |  | 126 | 135 | 144 | $\mu \mathrm{A}$ |
| LM331, LM331A |  | 116 | 136 | 156 | $\mu \mathrm{A}$ |
| Change with Voltage | $0 \mathrm{~V} \leq \mathrm{VPIN} 1 \leq 10 \mathrm{~V}$ |  | 0.2 | 1.0 | $\mu \mathrm{A}$ |
| Current Source OFF Leakage |  |  |  |  |  |
| LM131, LM131A |  |  | 0.01 | 1.0 | nA |
| LM231, LM231A, LM331, LM331A |  |  | 0.02 | 10.0 | nA |
| All Devices | $T_{A}=T_{M A X}$ |  | 2.0 | 50.0 | $n \mathrm{~A}$ |
| Operating Range of Current (Typical) |  |  | (10 to 500) |  | $\mu \mathrm{A}$ |
| REFERENCE VOLTAGE (Pin 2) |  |  |  |  |  |
| LM131, LM131A, LM231, LM231A |  | 1.76 | 1.89 | 2.02 | VDC. |
| LM331, LM331A |  | 1.70 | 1.89 | 2.08 | $V_{D C}$ |
| Stability vs Temperature |  |  | $\pm 60$ |  | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
| Stability vs Time, 1000 Hours | . |  | $\pm 0.1$ |  | \% |
| LOGIC OUTPUT (Pin 3) |  |  |  |  |  |
| $V_{\text {SAT }}$ | $\mathrm{I}=5 \mathrm{~mA}$ |  | 0.15 | 0.50 | V |
|  | $1=3.2 \mathrm{~mA}$ ( 2 TTL Loads), $T_{M I N} \leq T_{A} \leq T_{M A X}$ |  | 0.10 | 0.40 | V |
| OFF Leakage |  |  | $\pm 0.05$ | 1.0 | $\mu \mathrm{A}$ |
| SUPPLY CURRENT |  |  |  |  |  |
| LM131, LM131A, LM231. | $\mathrm{V}_{\mathrm{S}}=5 \mathrm{~V}$ | 2.0 | 3.0 | 4.0 | mA |
| LM231A - | $\mathrm{V}_{\mathrm{S}}=40 \mathrm{~V}$ | 2.5 | 4.0 | 6.0 | mA |
| LM331, LM331A | $V_{S}=5 \mathrm{~V}$ | 1.5 | 3.0 | 6.0 | $m A$ |
|  | $V_{S}=40 \mathrm{~V}$ | 2.0 | 4.0 | 8.0 | mA |

Note 1: All specifications apply in the circuit of Figure 3, with $4.0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{S}} \leq 40 \mathrm{~V}$, unless otherwise noted.
Note 2: Nonlinearity is defined as the deviation of foUT from $V_{I N} \times\left(10 \mathrm{kHz} /-10 V_{D C}\right)$ when the circuit has been trimmed for zero error at 10 Hz and at 10 kHz , over the frequency range 1 Hz to 11 kHz . For the timing capacitor, $\mathrm{C}_{\mathrm{T}}$, use NPO ceramic, Teflon*, or polystyrene.

## Funčtional Block Diagram



[^5]
## Typical Performance Characteristics

(All electrical characteristics apply for the circuit of Figure 3, unless otherwise noted.)


## Typical Applications (Continued)

## PRINCIPLES OF OPERATION OF A SIMPLIFIED VOLTAGE-TO-FREQUENCY CONVERTER

The LM131 is a monolithic circuit designed for accuracy and versatile operation when applied as a voltage-tofrequency ( V -to-F) converter or as a frequency-tovoltage ( F -to-V) converter. A simplified block diagram of the LM131 is shown in Figure 2 and consists of a switched current source, input comparator, and 1 -shot timer.

The operation of these blocks is best understood by going through the operating cycle of the basic V-to-F converter, Figure 2, which consists of the simplified block diagram of the LM131 and the various resistors and capacitors connected to it.

The voltage comparator compares a positive input voltage, V 1 , at pin 7 to the voltage, $\mathrm{V}_{\mathrm{x}}$, at pin 6 . If V 1 is greater, the comparator will trigger the 1 -shot timer. The output of the timer will turn ON both the frequency output transistor and the switched current source for a period $t=1.1 R_{t} C_{t}$. During this period, the current i will flow out of the switched current source and provide a fixed amount of charge, $Q=i \times t$, into the capacitor, $C_{L}$. This will normally charge $V_{x}$ up to a higher level than V 1 . At the end of the timing period, the current i will turn OFF, and the tımer will reset itself.

Now there is no current flowing from pin 1, and the capacitor $C_{L}$ will be gradually discharged by $R_{L}$ until $V_{X}$ falls to the level of $\mathrm{V}_{1}$. Then the comparator will trigger the timer and start another cycle.

The current flowing into $C_{L}$ is exactly IAVE $=i x$ (1.1 $\times R_{t} C_{t}$ ) $\times f$, and the current flowing out of $C_{L}$ is exactly $V_{X} / R_{L} \cong V_{I N} / R_{L}$. If $V_{I N}$ is doubled, the frequency will double to maintain this balance. Even a simple V-to-F converter can provide a frequency precisely proportional to its input voltage over a wide range of frequencies.


FIGURE 2. Simplified Block Diagram of Stand-Alone Voltage-to-Frequency Converter Showing LM131 and External Components

DETAIL OF OPERATION, FUNCTIONAL BLOCK DIAGRAM (FIGURE 1a)

The block diagram shows a band gap reference which provides a stable $1.9 \mathrm{~V}_{\mathrm{DC}}$ output. This 1.9 VDC is well regulated over a $\mathrm{V}_{\mathrm{S}}$ range of 3.9 V to 40 V . It also has a flat, low temperature coefficient, and typically changes less than $1 / 2 \%$ over a $100^{\circ} \mathrm{C}$ temperature change.

The current pump circuit forces the voltage at pin 2 to be at 1.9 V , and causes a current $\mathrm{i}=1.90 \mathrm{~V} / \mathrm{R}_{\mathrm{S}}$ to flow. For $R_{S}=14 \mathrm{k}, \mathrm{i}=135 \mu \mathrm{~A}$. The precision current reflector provides a current equal to $i$ to the current switch. The current switch switches the current to pin 1 or to ground depending on the state of the RS flip-flop.

The timing function consists of an RS flip-flop, and a timer comparator connected to the external $R_{t} C_{t}$ network. When the input comparator detects a voltage at pin 7 higher than pin 6, it sets the RS flip-flop which turns ON the current switch and the output driver transistor. When the voltage at pin 5 rises to $2 / 3 \mathrm{~V}_{\mathrm{CC}}$, the timer comparator causes the RS flip-flop to reset. The reset transistor is then turned ON and the current switch is turned OFF.

However, if the input comparator still detects pin 7 higher than pin 6 when pin 5 crosses $2 / 3 V_{C C}$, the flip-flop will not be reset, and the current at pin 1 will continue to flow, in its attempt to make the voltage at pin 6 higher than pin 7. This condition will usually apply under start-up conditions or in the case of an overload voltage at signal input. It should be noted that during this sort of overload, the output frequency will be 0 ; as soon as the signal is restored to the working range, the output frequency will be resumed.

The output driver transistor acts to saturate pin 3 with an ON resistance of about $50 \Omega$. In case of overvoltage, the output current is actively limited to less than 50 mA .

The yoltage at pin 2 is regulated at $1.90 \mathrm{~V}_{\mathrm{DC}}$ for all values of $i$ between $10 \mu \mathrm{~A}$ to $500 \mu \mathrm{~A}$. It can be used as a voltage reference for other components, but care must be taken to ensure that current is not taken from it which could reduce the accuracy of the converter.

## PRINCIPLES OF OPERATION OF BASIC VOLTAGE-TO-FREQUENCY CONVERTER (FIGURE 1)

The simple stand-alone V -to-F converter shown in Figure 1 includes all the basic circuitry of Figure 2 plus a few components for improved performance.

A resistor, $\mathrm{R}_{1 \mathrm{~N}}=100 \mathrm{k} \Omega \pm 10 \%$, has been added in the path to pin 7, so that the bias current at pin $7(-80 \mathrm{nA}$ typical) will cancel the effect of the bias current at pin 6 and help provide minimum frequency offset.

The resistance $R_{s}$ at pin 2, is made up of a $12 \mathrm{k} \Omega$ fixed resistor plus a $5 \mathrm{k} \Omega$ (cermet, preferably) gain adjust rheostat. The function of this adjustment is to trim out the gain tolerance of the LM131, and the tolerance of $\mathrm{R}_{\mathrm{t}}, \mathrm{R}_{\mathrm{L}}$ and $\mathrm{C}_{\mathrm{t}}$. For best results, all the components

## Typical Applications (Continued)

should be stable low-temperature-coefficient components, such as metal-film resistors. The capacitor should have low dielectric absorption; depending on the temperature characteristics desired, NPO ceramic, polystyrene, Teflon* or polypropylene are best suited.

A capacitor is added from pin 7 to ground to act as a filter for $V_{I N}$. A value of $0.01 \mu \mathrm{~F}$ to $0.1 \mu \mathrm{~F}$ will be adequate in most cases; however, in cases where better filtering is required, a $1 \mu \mathrm{~F}$ capacitor can be used. When the RC time constants are matched at pin 6 and pin 7, a voltage step at VIN will cause a step change in fOUT. If $C_{I N}$ is much less than $C_{L}$, a step at $V_{I N}$ may cause fOUT to stop momentarily.

A $47 \Omega$ resistor, in series with the $1 \mu \mathrm{~F} \mathrm{C}_{\mathrm{L}}$, is added to give hysteresis effect which helps the input comparator provide the excellent linearity ( $0.03 \%$ typical).

## DETAIL OF OPERATION OF PRECISION V-TO-F CONVERTER (FIGURE 3)

In this circuit, integration is performed by using a conventional operational amplifier and feedback capacitor, $C_{F}$. When the integrator's output crosses the nominal threshold level at pin 6 of the LM131, the timing cycle is

* Registered trademark of DuPont
initiated. The average current fed into the op amp's summing point (pin 2) is i $\times\left(1.1 R_{t} C_{t}\right) \times f$ which is perfectly balanced with $-V_{I N} / R_{I N}$. In this circuit, the voltage offset of the LM131 input comparator does not affect the offset or accuracy of the V-to-F converter as it does in the stand-alone V -to- F converter, nor does the LM131 bias current or offset current. Instead, the offset voltage and offset current of the operational amplifier are the only limits on how small the signal can be accurately converted. Since op amps with voltage offset well below 1 mV and offset currents well below 2 nA are available at low cost, this circuit is recommended for best accuracy for small signals. This circuit also responds immediately to any change of input signal (which a stand-alone circuit does not) so that the output frequency will be an accurate representation of $V_{I N}$, as quickly as 2 output pulses' spacing can be measured.

In the precision mode, excellent linearity is obtained because the current source (pin 1) is always at ground potential and that voltage does not vary with VIN or fOUT. (In the stand-alone V-to-F converter, a major cause of non-linearity is the output impedance at pin 1 which causes $i$ to change as a function of $V_{\text {IN }}$ ).

The circuit of Figure 4 operates in the same way as Figure 3, but with the necessary changes for high speed operation.


* Use stable components with low temperature coefficients. See applications notes.
** This resistor can be $5 \mathrm{k} \Omega$ or $10 \mathrm{k} \Omega$ for $\mathrm{V}_{\mathrm{S}}=8 \mathrm{~V}$ to 22 V , but must be $10 \mathrm{k} \Omega$ for $\mathrm{V}_{\mathrm{S}}=4.5 \mathrm{~V}$ to 8 V .
***Use low offset voltage and low offset current op amps for A1: recommended types LM108, LM308A, LF351B
FIGURE 3. Standard Test Circuit and Applications Circuit, Precision Voltage-to-Frequency Converter


## Typical Applications

## DETAILS OF OPERATION, FREQUENCY-TOVOLTAGE CONVERTERS (FIGURES 5 AND 6)

In these applications, a pulse input at $\mathrm{f} / \mathrm{N}$ is differentiated by a C-R network and the negative-going edge at pin 6 causes the input comparator to trigger the timer circuit. Just as with a V-to-F converter, the average current flowing out of pin 1 is IAVERAGE $=i x$ $\left(1.1 R_{t} C_{t}\right) \times f$.

In the simple circuit of Figure 5, this current is filtered in the network $R_{\mathrm{L}}=100 \mathrm{k} \Omega$ and $1 \mu \mathrm{~F}$. The ripple will be less than 10 mV peak, but the response will be slow,
with a 0.1 second time constant, and settling of 0.7 second to $0.1 \%$ accuracy.

In the precision circuit, an operational amplifier provides a buffered output and also acts as a 2 -pole filter. The ripple will be less than 5 mV peak for all frequencies above 1 kHz , and the response time will be much quicker than in Figure 5. However, for input frequencies below 200 Hz , this, circuit will have worse ripple than Figure 5. The engineering of the filter time-constants to get adequate response and small enough ripple simply requires a study of the compromises to be made. Inherently, V-to-F converter response can be fast, but F-to-V response can not.

*Use stable components with low temperature coefficients. See applications notes.
**This resistor can be $5 \mathrm{k} \Omega$ or $10 \mathrm{k} \Omega$ for $\mathrm{V}_{\mathrm{S}}=8 \mathrm{~V}$ to 22 V , but must be $10 \mathrm{k} \Omega$ for $\mathrm{V}_{\mathrm{S}}=4.5 \mathrm{~V}$ to 8 V .
***Use low offset voltage and low offset current op amps for A1: recommended types LF351B or LF356.
FIGURE 4. Precision Voltage-to-Frequency Converter, 100 kHz Full-Scale, $\pm 0.03 \%$ Non-Linearity

$V_{\text {OUT }}=f_{I N} \times 2.09 \mathrm{~V} \times \frac{R_{L}}{R_{S}} \times\left(R_{1} C_{1}\right)$
*Use stable components with low temperature coefficients.
FIGURE 5. Simple Frequency-to-Voltage Converter, 10 kHz Full-Scale, $\pm \mathbf{0 . 0 6 \%}$ Non-Linearity


SELECT $\mathrm{Rx}=\frac{\left(\mathrm{V}_{\mathrm{S}}-2 \mathrm{~V}\right)}{0.2 \mathrm{~mA}}$
*Use stable components with low temperature coefficients.
FIGURE 6. Precision Frequency-to-Voltage Converter, 10 kHz Full-Scale with 2-Pole Filter, $\pm \mathbf{0 . 0 1 \%}$ Non-Linearity Maximum

Typical Applications (Continued)

Light Intensity to Frequency Converter


Temperature to Frequency Converter


Long-Term Digital Integrator Using VFC


Basic Analog-to-Digital Converter Using Voltage-to-Frequency Converter


Typical Applications (Continued)

Analog-to-Digital Converter with Microprocessor


Remote Voltage-to-Frequency Converter with 2-Wire Transmitter and Receiver


Voltage-to-Frequency Converter with Square-Wave Output Using $\div 2$ Flip-Flop


Voltage-to-Frequency Converter with Isolators



Voltage-to-Frequency Converter with Isolators


Voltage-to-Frequency Converter with Isolators


## Connection Diagrams



Order Number LM131AH, LM131H, LM231AH, LM231H, LM331AH or LM331H See NS Package H08B


Order Number LM231AN, LM231N, LM331AN, or LM331N See NS Package N08A

LM131A/131,
231A/231, 331A/331


# National Semiconductor 

 TP3000 CODEC System (TP3001 $\mu$-Law, TP3002 A-Law)
## General Description

The TP3001 and TP3002 are Pulse Code Modulation (PCM) systems for the digital coding and decoding of analog signals in the voice frequency band. The TP3001 system utilizes $\mu$-law coding of the analog signals while the TP3002 is an A-law system. Each system consists of 2 IC packages. The TP3001 system uses linear part LF3700 and CMOS part MM58100. The TP3002 system uses the same linear part and a different CMOS part (MM58150). Each system samples a filtered ( $300 \mathrm{~Hz} \leq$ $\mathrm{f} \leq 3.4 \mathrm{kHz}$ ) analog signal at an 8 kHz rate, converts this sampled voltage to an 8 -bit companded digital code ( $\mu$-law or A-law) and loads this code into a high speed serial output buffer. This output buffer will operate at any speed between 64 and 2100 kilobits per second. Either system will also accept an incoming 8-bit. PCM word (again, at any speed between 64 and 2100 kilobits per second) and will automatically interrupt the encode cycle to decode the PCM word and update the CODEC output sample and hold. After decoding, the systems will automatically return to the encoding cycle. This interrupt capability allows either CODEC system to send and receive PCM data asynchronously. These systems were specifically designed for low cost "per line" or per channel CODEC applications.

These IC's contain all the necessary elements required for a complete CODEC system-both the input and output sample and hold, comparator, stable voltage reference, non-linear D/A converter, successive approximation logic, control logic and digital input and output PCM buffers. The user must provide an input aliasing filter ( $300 \mathrm{~Hz} \leq \mathrm{f} \leq 3.4 \mathrm{kHz}$ ) such as the AF133 or similar filter. The AF134, or similar filter, is available for use as the output filter ( $300 \mathrm{~Hz} \leq \mathrm{f} \leq 3.4 \mathrm{kHz}$ ) which is needed to reject sidebands around 8 kHz and provide correction for the $\sin x / x$ frequency distortion introduced by the output sample and hold.

A special auto-zero circuit insures an extremely low idle channel noise and low crosstalk enhancement. During the decode cycle, the non-linear D/A converter is shifted $1 / 2$ LSB, thereby achieving a typical signal to total distortion performance of at least 3 dB better than the D3 channel bank specifications.

The TP3001 system also includes 4 pins for the insertion and extraction of the signaling bits required for D3 channel bank operation.

## Features

- TP3001 uses the standard $\mu$ - 255 code
- TP3002 uses the standard A-law code
- Each 2-chip system includes:
- Non-linear D/A converter
- Voltage reference with excellent long term stability
- Comparator
- Successive approximation logic
- Input digital buffer
- Output digital buffer
- Input sample and hold
- Output sample and hold
- Auto-zero circuit
- Control logic
- TP3001 system meets or exceeds all relevant D3 channel bank specifications
- Both systems meet or exceed all relevant CCITT specifications
- Analog input range of $\pm 5 \mathrm{~V}$
- Analog output range of $\pm 5 \mathrm{~V}$
- Input and output PCM words can be clocked at 64 to 2100 kilobits per second
- Incoming PCM word may be asynchronous
- Provision for the insertion ánd extraction of signaling bits in the TP3001 system
- Open drain PCM out for TRI-STATE ${ }^{\circledR}$ capability


## Applications

- Use with digital switching systems in telephone central office or private branch exchange
- Replace 24 or 32 -channel shared CODEC in telephone channel bank
- Use to digitize voice and similar analog signals for low noise transmission and reception


## Simplified Block Diagram



## Absolute Maximum Ratings

$\mathrm{V}^{+}$to Gnd
$V^{-}$to Gnd
Voltage at Any Pin Except Digital
Inputs or Digital Outputs
Voltage at Any Digital Input or Output
Operating Temperature Range
Storage Temperature
Lead Temperature (Soldering, 10 seconds)

$$
\begin{array}{r}
15 \mathrm{~V} \\
-15 \mathrm{~V} \\
\mathrm{~V}^{+} \text {to } \mathrm{V} \\
-0.3 \text { to }+5.5 \mathrm{~V} \\
0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \\
-65^{\circ} \mathrm{C} \text { to }+150^{\circ} \mathrm{C} \\
300^{\circ} \mathrm{C}
\end{array}
$$

## Electrical Characteristics

$\mathrm{V}^{+}=12 \mathrm{~V}, \mathrm{~V}^{-}=-12 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=-12 \mathrm{~V}$ ( Note 4) over operating temperature range, unless otherwise specified.


Electrical Characteristics (Continued)
$\mathrm{V}^{+}=12 \mathrm{~V}, \mathrm{~V}^{-}=-12 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=-12 \mathrm{~V}$ (Note 4) over operating temperature range, unless otherwise specified.

| PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Interchannel Crosstalk (TP3001 Only) | Level at Decoder Output When a $-80 \mathrm{dBm0}$ Signal is Applied to Encoder Input (Figure 11) |  | -83 |  | dBm0 |
| Analog Output Frequency Response | $300 \leq \mathrm{f} \leq 3.4 \mathrm{kHz}$ |  | $\pm 0.05$ |  | dB Deviation <br> From Theoretical <br> $\sin x / x$ Response <br> (Figure 3) |
| Logical "1" Input Voltage | (Note 5) | 4.0 |  |  | V |
| Logical "1" Input Current | Digital $\mathrm{V}_{1 N}=5 \mathrm{~V}$ |  |  | 1 | $\mu \mathrm{A}$ |
| Logical " 0 ' Input Voltage |  |  |  | 0.8 | V |
| Logical " 0 " Input Current | Digital $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ |  |  | -1 | $\mu \mathrm{A}$ |
| Master Clock Frequency, $\mathrm{F}_{\mathrm{c}}$ | For Proper Operation: <br> Duty Cycle $=50 \% \pm 10 \%$ |  | 128 |  | kHz |
| Input and Output PCM Buffer Clocks ( $F_{b o}$ and $F_{b i}$ ) | $F_{o}$ and $F_{i}=8 \mathrm{kHz}$ <br> $F_{\text {bo }}, F_{\text {bi }}$ Duty $C y c l e=40-60 \%$ | 64 |  | 2100 | kHz |
| Propagation Delay F bo to Valid PCM Out |  | 50 | 150 | 250 | ns |
| PCM Out Pin Capacitance |  |  | 4 |  | pF |
| PCM Out Fall Time | $1 \mathrm{k} \Omega$ Resistor to VDD |  | 50 | 150 | ns |
| - | 100 pF Capacitor to VSS |  |  |  | - |
| System Power Dissipation | $\mathrm{F}_{\text {bo }}, \mathrm{F}_{\mathrm{bi}}=1.544 \mathrm{MHz}$ |  | 250 | 300 | mW |
| Shutdown Mode (LF3701 Only) | Pin 3 at Logic High |  | 10 | 20 | mW |

Note 1: The relationship between the digital coding and the relative audio signal level is fixed as follows: a sine wave of 1 kHz and a nominal level of 0 dBmO should be present at the audio output of the decoder when the appropriate character sequence shown below is applied to the decoder input.

| TP3001 SYSTEM |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mu$-LAW |  |  |  |  |  |  |  |  |
| MSB | $\mathbf{2}$ | $\mathbf{3}$ | 4 | $\mathbf{5}$ | $\mathbf{6}$ | $\mathbf{7}$ | LSB |  |
| 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 |  |
| 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 |  |
| 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 |  |
| 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 |  |
| 1 | 0 | 0 | 1 | 1 | 1 | 1 | 0 |  |
| 1 | 0 | 0 | 0 | 1 | 0 | 1 | 1 |  |
| 1 | 0 | 0 | 0 | 1 | 0 | 1 | 1 |  |
| 1 | 0 | 0 | 1 | 1 | 1 | 1 | 0 |  |


| TP3002 SYSTEM |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | $\mathbf{A}$ LAW |  |  |  |  |  |  |
| MSB | $\mathbf{2}$ | $\mathbf{3}$ | $\mathbf{4}$ | $\mathbf{5}$ | $\mathbf{6}$ | $\mathbf{7}$ | LSB |
| 0 | 0 | 1 | 1 | 0 | 1 | 0 | 0 |
| 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 |
| 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 |
| 0 | 0 | 1 | 1 | 0 | 1 | 0 | 0 |
| 1 | 0 | 1 | 1 | 0 | 1 | 0 | 0 |
| 1 | 0 | 1 | 0 | 0 | 0 | 0 | 1 |
| 1 | 0 | 1 | 0 | 0 | 0 | 0 | 1 |
| 1 | 0 | 1 | 1 | 0 | 1 | 0 | 0 |

The resulting theoretical load capacity ( $T_{M A X}$ ) is $3.17 \mathrm{dBm0}$ for the TP3001 system ( $\mu$-law) and $3.14 \mathrm{dBm0}$ for the TP3002 system (A-law).
Note 2: The PCM transmit filter must be AC coupled to the CODEC and a resistor of $24 \mathrm{k} \Omega$ or lower must be tied between analog in and analog ground. CODEC input impedance will then appear as $24 \mathrm{k} \Omega$.
Note 3: PCM OUT and $S_{i}$ are open drain outputs and will require external pull-up resistors to $+\dot{6} \mathrm{~V}$ maximum. $1 \mathrm{k} \Omega$ for PCM OUT and $10 \mathrm{k} \Omega 2$ for $S_{i}$ are recommended when $F_{b o}=F_{b i}=2.1 \mathrm{MHz}$.
Note 4: Special care must be taken to assure that the substrate to ground pn junction is never forward biased. In cases where the negative power must be open circuited, it is recommended that a high current diode ( 1 amp Schottky) be placed between $\mathrm{V}^{-}$and ground. It is further recommended that the power supply turn-on sequence be as follows: $\mathrm{V}^{-}$or ground first, followed by $\mathrm{V}^{+}$. Power supply turn-off should reverse the procedure.
Note 5: For TTL or LS compatibility, external pull-up resistors are required between the digital inputs and the TTL or LS logic power supply.

## System Description (Refer to block diagrams)

The master clock for the system is $\mathrm{F}_{\mathrm{C}}$ and must be run at 128 kHz which divides the $125 \mu \mathrm{~s}(1 / 8 \mathrm{kHz})$ time-frame into 16 time slots. The rising edge of the Output Sync ( $F_{0}$ ) initiates the encoding cycle. The Input Sample and Hold Control (IN S/H CNTL) will go high for $19 \mu \mathrm{~s}$ thereby causing the input sample and hold to acquire a new input analog voltage. This acquired analog voltage is presented to a UNITY GAIN BUFFER located on the CMOS chip and then forwarded to the positive comparator input on the linear chip. The successive approximation will then begin. The SUCCESSIVE APPROXIMATION REGISTER will first load a zero code into the NON-LINEAR D/A CONVERTER. The output of the D/A converter goes to a second unity gain buffer and then to the negative input of the comparator on the linear chip. The comparator will then decide if the sampled analog voltage is positive or negative. If the analog input voltage is positive, the CONTROL LOGIC will pull the polarity control line high, which in turn will cause the voltage reference on the linear chip to deliver a positive reference voltage to the NON-LINEAR D/A CONVERTER. Conversely, if the analog input voltage is negative, a negative reference voltage will be applied to the NON-LINEAR D/A. The successive approximation will turn ON the second bit to the NON-LINEAR D/A CONVERTER and a decision is made to either leave that bit ON, or turn it OFF. The logic will then turn ON the third bit and make a decision to leave that bit ON or turn it OFF. In this way, the analog input voltage can be converted into the standard 8 -bit $\mu$-law or A-law code in 8 clock cycles.

At the end of the encode cycle the 8 -bit code is loaded into the OUTPUT PCM BUFFER. The word is read out serially (MSB first) on PCM OUT by the Output Clock ( $F_{\text {bo }}$ ) and the Output Sync ( $F_{o}$ ).

The incoming PCM word is read in serially (MSB first) on the PCM IN line by the Input Clock ( $\mathrm{F}_{\mathrm{bi}}$ ) and the Input Sync ( $F_{i}$ ). When the input word has been read in and $F_{i}$ goes low, the system will immediately switch over to the decode mode. The current status of the successive approximation is temporarily stored while the decode word is delivered to the NON-LINEAR D/A CONVERTER. During decode, the ladder is shifted the required $1 / 2$ LSB to minimize distortion. The CONTROL LOGIC will then raise the Output S/H Control line so that the Output Sample and Hold will acquire this new output voltage. After 4 clock cycles the circuit will return to the encode mode. The analog output of the system will therefore be a staircase type output with the associated $\sin x / x$ frequency distortion, (Figure 3).

The system incorporates an AUTO-ZERO circuit to ensure a low DC offset for the encoding process, and very low idle channel noise. The encoded MSB (the sign bit) is latched on the MSB OUT pin. This signal then is fed to a simple external low pass RC filter (with a time constant of about 100 ms to 1 sec ) and then to the AUTO-ZERO pin on the LF3700. The DC voltage on this pin will adjust the offset of the input sample and hold to correct for any offset voltage in the encoding path. This will also correct for up to $\pm 20 \mathrm{mV}$ DC offset voltage present in the analog input signal. This scheme simply forces equal numbers of positive and negative voltages over the long term.

There are 4 pins available in the TP3001 system for the insertion and extraction of signaling bits. The operation of these pins is covered in the timing diagrams.

## System Block Diagrams



Note. Pin 3 of the LF3700 should be connected to analog ground. Pin 3 of the LF3701 is a power down control; logic high (5V) is the power down standby mode for the TP3000 systems.

TP3002 System


Note. Pin 3 of the LF3700 should be connected to analog ground. Pin 3 of the LF3701 is a power down control; logic high (5V) is the power down standby mode for the TP3000 systems.

## Ordering Information

| SYSTEM | ORDER LINEAR PART: | AND CMOS PART: |
| :---: | :---: | :---: |
| TP3001 ( $\mu$-law) | LF3700D (D20A) | MM58100D (D28D) |
| TP3002 (A-law) | LF3700D (D20A) | MM58150D (D22B) |

## Description of Pin Functions

CMOS PIN FUNCTIONS:

| MM58100 | MM58150 |  |
| :---: | :---: | :--- |
| PIN | PIN | NAME |
| NO. | NO. |  |
| 1 | 1 | $F_{i}$ |
|  |  | (INPUT <br> SYNC) |

$$
2 \quad F_{b i}
$$

IINPUT
PCM
CLOCK)

$$
3
$$

$$
-F_{s i}
$$

(MM58100 INPUT SIG. NALING ENABLE)

4
$-\quad S_{i}$
(MM58100 INPUT SIG. NALING BIT)

## FUNCTION <br> When this line goes high, the data

 on the PCM IN line is shifted into the INPUT PCM BUFFER by $\mathrm{F}_{\mathrm{bi}}$ (INPUT CLOCK). This line must be high for 8 clock pulses of $\mathrm{F}_{\mathrm{bi}}$. When $F_{i}$ goes low, the incoming PCM word is loaded into the NONLINEAR D/A CONVERTER and the OUTPUT SAMPLE AND HOLD is placed in the acquire mode. During decode, the D/A converter is shifted $1 / 2$ LSB. After the decode is complete, the successive approximation will resume.The leading edges of this clock will serially shift the data on the PCM IN line into the INPUT PCM BUF. FER when the $\mathrm{F}_{\mathrm{i}}$ (INPUT SYNC) line is high.
When this line is high, the falling edge of $F_{i}$ (INPUT SYNC) will transfer the LSB on the incoming PCM word to $\mathrm{S}_{\mathrm{i}}$ (INPUT SIGNALING BIT). The PCM word is then decoded as a 7 -bit code.
When $F_{\text {si }}$ (INPUT SIGNALING ENABLE) is high, the LSB of the incoming PCM word is transferred to this line and latched by the falling edge of $\mathrm{F}_{\mathrm{i}}$ (INPUT SYNC). An external pull-up resistor of 10 k to the digital positive supply is required.

CMOS PIN FUNCTIONS: (Continued)

| MM58100 MM58150 |
| :--- |
| PIN |
| NO. |

5

## Description of Pin Functions

(Continued)

CMOS PIN FUNCTIONS: (Continued)
MM58100 MM58150
PIN
NO.
13

## LINEAR PIN FUNCTIONS:

| LF3700 |  |  |
| :---: | :---: | :---: |
| PIN | NAME | FUNCTION |
| NO. |  |  |
| 1 | +COMP IN | This is tied to the +COMP IN pin on the |
|  | (NON-INVERT. | CMOS chip. |
|  | ING COMPAR- |  |
|  | ATOR (NPUT) |  |
| 2 | -COMP IN | This is tied to the D/A OUT pin on the |
|  | (INVERTING | CMOS chip and the OUTPUT SAMPLE |
|  | COMPARATOR | AND HOLD INPUT pin on the linear |
|  | INPUT) | chip. |
| 3 | POWER DOWN | Connect to Analog Gnd: - LF3700 (LF3701 see note System Block Diagram). |
| 4 | IN S/H CNTL | This is tied to the IN S/H CNTL pin on |
|  | IINPUT SAM. | the CMOS chip. |
|  | PLE AND HOLD |  |
|  | CONTROL) |  |
| 5 | COMP OUT | This is tied to the COMP OUT pin on the |
|  | (COMPARATOR | CMOS chip. |
|  | OUTPUT) |  |
| 6 | POL CNTL | This is tied to the POL CNTL pin on the |
|  | (POLARITY | CMOS chip. |
|  | CONTROL) |  |
| 7 | VREF | This is tied to VREF on the CMOS chip. |
| 8 | OUT S/H | This is the analog input to the OUTPUT |
|  | INPUT IINPUT | SAMPLE AND HOLD. This should be |
|  | TO OUTPUT | connected to the D/A OUT pin on the |
|  | SAMPLE AND | CMOS chip and the inverting comparator |
|  | HOLD) | input pin on the linear chip. |
| 9 | A GND | All analog signals should be referenced to |
|  | (ANALOG GROUND) |  |
| 10 | OUT S/H CAP | A low leakage, 200 pF capacitor should |
|  | IOUTPUT SAM. | be connected from this line to ANALOG |
|  | PLE AND HOLD | GROUND. |
|  | CAPACITOR) |  |
| 11 | A OUT | This is the output of the OUTPUT |
|  | (ANALOG | SAMPLE AND HOLD. |
|  | OUT) |  |
| 12 | OUT S/H | This is tied to the OUT S/H CNTL pin |
|  | CNTL IOUTPUT | on the CMOS chip. . |
|  | SAMPLE AND |  |
|  | HOLD CONTROL) |  |
| 13 | D GND | All digital signals should be referenced to |
|  | (DIGITAL | this line. |
|  | GROUND) |  |
| 14 | AUTO Z | This is connected to the MSB OUT line |
|  | - (AUTO ZERO) | of the CMOS chip after an external low pass filter. |
| 15 | A IN | This is the appropriately filtered analog |
|  | (ANALOG IN) | input. |
| 16 | $\mathrm{V}^{+}$ | This is the positive supply voltage for the |
| 17 | IN S/H OUT. | This is the analog output voltage of the |
|  | PUT IOUTPUT | INPUT SAMPLE AND HOLD. This is |
|  | OF INPUT | tied to the IN S/H OUT pin on the CMOS |
|  | SAMPLE AND | chip. |
|  | HOLD) |  |
| 18 | IN S/H CAP (INPUT SAM. |  |
|  | (INPUT SAM. <br> PLE AND HOLD | be connected from this line to analog ground. |
|  | CAPACITOR) |  |
| 19 | $V_{\text {DD }}$ | This is the positive supply voltage for |
|  |  | the CMOS chip. |
| 20 | $\mathrm{v}^{-}$ | This is the negative supply for the linear |
|  |  | chip. |

## Typical Performance Characteristics



FIGURE 1. Typical Signal/ Total Distortion Ratio as a Function of Input Level with a White Noise Source


FIGURE 2. Maximum Gain Tracking Error ( $\Delta$ Gain) as a Function of Input Level with a White Noise Source


FIGURE 3. Output $\sin x / x$
Frequency Response


The Marconi TF2807A's noise output has a probability distribution of amplitude approximating a Gaussian distribution which is band limited to conform with the latest CCITT recommendations.

Switch position A - Perfect encode; decode TP3000
Switch position B - Encode TP3000; perfect decode
FIGURE 4. Test Set-Up for Signal-to-Distortion and Gain Tracking Using a Noise Source


Switch position A - Perfect encode; decode TP3000
Switch position B - Encode TP3000; perfect decode
FIGURE 5. Test Set-Up for Signal-to-Distortion Using a 1020 Hz Signal

[^6]Test Set-Up Diagrams* (Continued)


Switch position A - Perfect encode; decode TP3000
Switch position B - Encode TP3000; perfect decode
FIGURE 6. Test Set-Up for Gain Tracking Using 1020 Hz Signal


Determine the 0 dBmO level on the HP3555B and then measure the idle channel noise with the HP3555B in the C-MSG-mode. The noise in dBrnc0 is $90 \mathrm{dBmO}-\mathrm{A}$, where $A$ is the idle channel noise measurement down from the 0 level (in $d B$ ).

FIGURE 7. Test Set-Up for Idle Channel Noise

[^7]
## Test Set-Up Diagrams* (Continued)



The output at any frequency (except 1020 Hz ) should be at least 40 dB down. The two frequencies of interest are the second and third harmonics $(2040 \mathrm{~Hz}$ and 3060 Hz )

Switch position A -- Perfect encode; decode TP3000
Switch position B - Encode TP3000; perfect decode
FIGURE 8. Test Set-Up for Single Frequency Distortion


FIGURE 9. Test Set-Up for Go-to-Return Crosstalk

[^8]Test Set-Up Diagrams* (Continued)


FIGURE 10. Test Set-Up for Return-to-Go Crosstalk


Switch position A - Perfect encode; decode TP3000
Switch position B - Encode TP3000; perfect decode
FIGURE 11. Test Set-Up for Interchannel Crosstalk

[^9]
## Timing Diagrams

## SYSTEM TIMING

$\mathrm{F}_{\mathrm{O}}, \mathrm{F}_{\text {bo }}$ and PCM OUT Relationships

$F_{i}, F_{b i}$ and PCM IN Relationships


Timing Diagrams (Continued)

$\mathrm{F}_{\mathbf{s i}}, \mathbf{S}_{\mathbf{i}}, \mathrm{F}_{\mathbf{i}}$ Timing Relationships


PCM IN



Timing Generator Outputs



## Section 3 <br> Digital-to-Analog Converters

## AD7520 10-Bit Binary Multiplying D/A Converter AD7521 12-Bit Binary Multiplying D/A Converter

## General Description

The AD7520 and the AD7521 are, respectively, 10 and 12 -bit binary multiplying digital-to-analog converters. A deposited thin film R-2R resistor ladder divides the reference current and provides the circuit with excellent temperature tracking characteristics (typically $0.0002 \%{ }^{\circ}{ }^{\circ}$ C linearity error temperature coefficient). The circuit uses CMOS current switches and drive circuitry to achieve low power consumption ( 30 mW max) and low leakages ( 200 nA max). The digital inputs are compatible with DTL/TTL logic levels as well as full CMOS logic level swings. This part, combined with an external amplifier and voltage reference, can be used as a standard D/A converter; however, it is also very attractive for multiplying applications (such as digitally controlled gain blocks) since its linearity error is essentially independent of the voltage reference.

This part is available with 10 -bit ( $0.05 \%$ ); 9-bit ( $0.10 \%$ ), and 8 -bit ( $0.20 \%$ ) non-linearity. The AD7520L, AD7520K, and AD7520J are direct replacements for
the 10 -bit resolution AD7520 and AD7530 family. The AD7521K, AD7521J and AD7521L are direct replacements for the 12 -bit resolution AD7521 and AD7531 family. For more information, see DAC1020 data sheet.

## Features

- Integrated thin film on CMOS structure
- 10-bit or 12 -bit resolution
- Low power dissipation 10 mW @ 15 V typ
- Accepts variable or fixed reference $-25 \mathrm{~V} \leq \mathrm{V}_{\text {REF }} \leq$ $+25 \mathrm{~V}$
a 4-quadrant multiplying capability
- Interfaces directly with DTL, TTL and CMOS
- Fast settling time-600 ns typ
- Low feedthrough error-1/2 LSB @ 100 kHz typ


## Equivalent Circuit



## Connection Diagrams

AD7520
Dual-In-Line Package


AD7521
Dual-In-Line Package


Ordering Information

| 10-Bit D/A Converter |  |  |
| :---: | :---: | :---: |
| ACCURACY | OPERATING TEMPERATURE RANGE |  |
|  | $-\mathbf{5 5}{ }^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ | $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+\mathbf{7 0} 0^{\circ} \mathrm{C}$ |
| $0.05 \%$ | AD7520UD | AD7520LD |
| $0.10 \%$ | AD7520TD | AD7520KD |
| $0.20 \%$ | AD7520SD | AD7520JD |

*See NS Package D16C

| 12-Bit D/A Converter |  |  |  |
| :---: | :---: | :---: | :---: |
| ACCURACY OPERATING TEMPERATURE RANGE  <br>  $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+\mathbf{7 0} 0^{\circ} \mathrm{C}$ <br> $005 \%$ AD7521UD AD7521LD <br> $0.10 \%$ AD7521TD AD7521KD <br> $0.20 \%$ AD7521SD AD7521JD |  |  |  |

*See NS Package D18A

## Absolute Maximum Ratings

## Operating Temperature Range

|  |  |
| :--- | ---: |
| $V^{+}$to Gnd | 17 V |
| $V_{\text {REF }}$ to Gnd | $\pm 25 \mathrm{~V}$ |
| Digital Input Voltage Range | $\mathrm{V}^{+}$to Gnd |
| DC Voltage at Pin 1 or Pin 2 (Note 3) | -100 mV to $\mathrm{V}^{+}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 10 seconds) | $300^{\circ} \mathrm{C}$ |


|  | MIN | MAX | UNITS |
| :---: | :---: | :---: | :---: |
| Temperature (TA) |  |  |  |
| AD7520L, AD7520K | 0 | +70 | ${ }^{\circ} \mathrm{C}$ |
| AD7520J, AD7521L | 0 | +70 | ${ }^{\circ} \mathrm{C}$ |
| AD7521K, AD7521J | 0 | +70 | ${ }^{\circ} \mathrm{C}$ |
| AD7520S, AD7520T | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| AD7520U, AD7521S | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| AD7521T, AD7521U | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |

Electrical Characteristics $\left(\mathrm{V}^{+}=15 \mathrm{~V}, \mathrm{~V}_{\mathrm{REF}}=10.000 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\right.$ unless otherwise specified)


Note 1: $\mathrm{V}_{\text {REF }}= \pm 10 \mathrm{~V}$ and $\mathrm{V}_{\text {REF }}= \pm 1 \mathrm{~V}$.
Note 2: Using internal feedback resistor.
Note 3: Both IOUT1 and IOUT2 must go to ground or the virtual ground of an operational amplifier. For every millivolt offset between IOUT1 or IOUT2, $0.005 \%$ linearity error will be introduced.

## DAC0800(LMDAC08) 8-Bit Digital-to-Analog Converter

## general description

The DAC08 is a monolithic 8 -bit high-speed currentoutput digital-to-analog converter (DAC) featuring typical settling times of 100 ns. When used as a multiplying DAC, monotonic performance over a 40 to 1 reference current range is possible. The DAC08 also features high compliance complementary current outputs to allow differential output voltages of $20 \mathrm{Vp}-\mathrm{p}$ with simple resistor loads as shown in Figure 1. The reference-to-full-scale current matching of better than $\pm 1$ LSB eliminates the need for full scale trims in most applications while the nonlinearities of better than $\pm 0.1 \%$ over temperature minimizes system error accumulations.

The noise immune inputs of the DACO8 will accept TTL levels with the logic threshold pin, $\mathrm{V}_{\mathrm{LC}}$, pin 1 grounded. Simple adjustments of the VLC potential allow direct interface to all logic families. The performance and characteristics of the device are essentially unchanged over the full $\pm 4.5 \mathrm{~V}$ to $\pm 18 \mathrm{~V}$ power supply range; power dissipation is only 33 mW with $\pm 5 \mathrm{~V}$ supplies and is independent of the logic input states.

The DAC0800L, DAC0802L, DAC0800LC, DAC0801LC and DAC0802LC are a direct replacement for the DAC08, DAC08A, DAC08C, DAC08E and DAC08H, respectively.

## features

| - | Fast settling output current | 100 ns |
| :--- | ---: | ---: |
| - Full scale error | $\pm 1 \mathrm{LSB}$ |  |
| - Nonlinearity over temperature | $\pm 0.1 \%$ |  |
| a Full scale current drift | $\pm 10 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |  |
| a High output compliance | -10 V to +18 V |  |
| a Complementary current outputs |  |  |
| - Interface directly with TTL, CMOS, PMOS and |  |  |
| others |  |  |
| a 2 quadrant wide range multiplying capability |  |  |
| - Wide power supply range | $\pm 4.5 \mathrm{~V}$ to $\pm 18 \mathrm{~V}$ |  |
| a Low power consumption | 33 mW at $\pm 5 \mathrm{~V}$ |  |
| - Low cost |  |  |

## typical applications



FIGURE 1. $\pm \mathbf{2 0}$ Vp-p Output Digital-to-Analog Converter

## connection diagram



## ordering information

| NON LINEARITY | TEMPERATURE RANGE | ORDER NUMBERS* |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | D PACKAGE (D16C) |  | J PACKAGE (J16A) |  | N PACKAGE (N16A) |  |
| $\pm 0.1 \%$ FS | $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\text {A }} \leq+125^{\circ} \mathrm{C}$ | DAC0802LD | LMDAC08AD | DAC0800LAJ | LMDAC08J |  |  |
| $\pm 0.1 \%$ FS | $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}$ |  |  | DAC0802LCJ | LMDAC08HJ | DAC0802LCN | LMDAC08HN |
| $\pm 0.19 \%$ FS | $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ | DAC0800LD | LMDAC08D | DAC0800LJ | LMDAC08J |  |  |
| $\pm 0.19 \%$ FS | $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}$ |  | . | DAC0800LCJ | LMDAC08EJ | DAC0800LCN | LMDAC08EN |
| $\pm 0.39 \%$ FS | $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}$ |  |  | DAC0801LCJ | LMDAC08CJ | DAC0801I.CN | LMDAC08CN |

[^10]absolute maximum ratings

| Supply Voltage | $\pm 18 \mathrm{~V}$ or 36 V |
| :--- | ---: |
| Power Dissipation (Note 1) | 500 mW |
| Reference Input Differential Voltage (V14 to V15) | $\mathrm{V}^{-}$to $\mathrm{V}^{+}$ |
| Reference Input Common-Mode Range (V14, V15) | $\mathrm{V}^{-}$to $\mathrm{V}^{+}$ |
| Reference Input Current | 5 mA |
| Logic Inputs | $\mathrm{V}^{-}$to $\mathrm{V}^{-}$plus 36 V |
| Analog Current Outputs | Figure $24-$ |
| Storage Temperature | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 10 seconds) | $300^{\circ} \mathrm{C}$ |

## operating conditions

|  | MIN | MAX | UNITS |
| :--- | :---: | :--- | :--- |
| Temperature (TA) |  |  |  |
| DAC0802LA, LMDAC08A | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| DAC0800L, LMDAC08 | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| DAC0800LC, LMDAC08E, | 0 | +70 | ${ }^{\circ} \mathrm{C}$ |
| DAC0801LC, LMDAC08C, | 0 | +70 | ${ }^{\circ} \mathrm{C}$ |
| DAC0802LC, LMDAC08H | 0 | +70 | ${ }^{\circ} \mathrm{C}$ |

electrical characteristics $1 V_{S}= \pm 15 \mathrm{~V}, \mathrm{I}_{\mathrm{REF}}=2 \mathrm{~mA}, T_{M I N} \leq T_{A} \leq T_{M A X}$ unless otherwise specified.
Output characteristics refer to both IOUT and IOUT.)


Note 1: The maximum junction temperature of the DAC0800, DAC0801 and DAC0802 is $100^{\circ} \mathrm{C}$. For operating at elevated temperatures, devices in the dual-in-line $J$ or $D$ package must be derated based on a thermal resistance of $100^{\circ} \mathrm{C} / \mathrm{W}$, junction to ambient, $175^{\circ} \mathrm{C} / \mathrm{W}$ for the molded dual-in-line $N$ package.
block diagram


## equivalent circuit



FIGURE 2
typical performance characteristics


Note. Positive common-mode range is always ( $\mathrm{V}+$ ) -1.5 V .

FIGURE 6



Curve 1: $\mathrm{C}_{\mathrm{C}}=15 \mathrm{pF}, \mathrm{V}_{\mathrm{IN}}=2 \mathrm{Vp}-\mathrm{p}$ centered at 1 V .
Curve 2: $\mathrm{C}_{\mathrm{C}}=15 \mathrm{pF}, \mathrm{V}_{\mathrm{IN}}=50 \mathrm{mVp}$-p centered at 200 mV .
Curve 3: $\mathrm{C}_{\mathrm{C}}=0 \mathrm{pF}, \mathrm{V}_{\mathrm{IN}}=100 \mathrm{mVp}$-p at 0 V and applied through $50 \Omega$ connected to pin 14. 2V applied to R14.

FIGURE 5


FIGURE 8

Bit Transfer Characteristics

$V_{L}$ - LOGIC INPUT VOLTAGE (V)
Note. B1-B8 have identical transfer characteristics. Bits are fully switched with less than $1 / 2$ LSB error, at less than $\pm 100 \mathrm{mV}$ from actual threshold. These switching points are guaranteed to lie between 0.8 and 2 V over the operating temperature range ( $\mathrm{V}_{\mathrm{LC}}=0 \mathrm{~V}$ ).

## typical performance characteristics（Continued）



FIGURE 15．Basic Positive Reference Operation

$I_{F S} \approx \frac{-V_{\text {REF }}}{R_{\text {REF }}} \times \frac{255}{256} \quad \begin{aligned} & \text { Note．R REF sets } I_{F S} ; R 15 \text { is } \\ & \text { for bias current cancellation }\end{aligned}$
FIGURE 17．Basic Negative Reference Operation


|  | B1 | B2 | B3 | B4 | B5 | B6 | B7 | B8 | IO mA | $\overline{\text { IO }_{\mathbf{O}} \mathrm{mA}}$ | EO | $\overline{E_{0}}$ |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Full Scale | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1.992 | 0.000 | -9.960 | 0.000 |
| Full Scale－LSB | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1.984 | 0.008 | -9.920 | -0.040 |
| Half Scale＋LSB | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1.008 | 0.984 | -5.040 | -4.920 |
| Half Scale | 1. | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1.000 | 0.992 | -5.000 | -4.960 |
| Half Scale－LSB | 0 | 1. | 1 | 1 | 1 | 1 | 1 | 1 | 0.992 | 1.000 | -4.960 | -5.000 |
| Zero Scale＋LSB | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0.008 | 1.984 | -0.040 | -9.920 |
| Zero Scale | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0.000 | 1.992 | 0.000 | -9.960 |

FIGURE 18．Basic Unipolar Negative Operation

## typical applications (Continued)



|  | B1 | B2 | B3 | B4 | B5 | B6 | B7 | B8 | $\mathbf{E}_{\mathbf{O}}$ | $\overline{\mathbf{E}_{\mathbf{O}}}$ |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Pos. Full Scale | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | -9.920 | +10.000 |
| Pos. Full Scale-LSB | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | -9.840 | +9.920 |
| $\quad$ Zero Scale+LSB | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | -0.080 | +0.160 |
| Zero Scale | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0.000 | +0.080 |
| $\quad$ Zero Scale-LSB | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | +0.080 | 0.000 |
| Neg. Full Scale+LSB | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | +9.920 | -9.840 |
| Neg. Full Scale | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | +10.000 | -9.920 |

FIGURE 19. Basic Bipolar Output Operation


If $R_{L}=\overline{R_{L}}$ within $\pm 0.05 \%$, output is symmetrical about ground

|  | B1 | B2 | B3 | B4 | B5 | B6 | B7 | B8 | EO |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Pos. Full Scale | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | +9.920 |
| Pos. Full Scale-LSB | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | +9.840 |
| $\quad$ (+) Zero Scale | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | +0.040 |
| (-) Zero Scale | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | -0.040 |
| Neg. Full Scale+LSB | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | -9.840 |
| Neg. Full Scale | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | -9.920 |

FIGURE 20. Symmetrical Offset Binary Operation


For complementary output (operation as negative logic DAC), connect inverting input of op amp to $\bar{I}_{\mathrm{O}}$ (pin 2), connect $\mathrm{I}_{\mathrm{O}}(\mathrm{pin} 4)$ to ground.

FIGURE 21. Positive Low Impedance Output Operation


For complementary output (operation as a negative logic DAC) connect non-inverting input of op amp to $\bar{I}_{0}$ (pin 2); connect $I_{0}$ (pin 4) to ground.

FIGURE 22. Negative Low Impedance Output Operation

## typical applications (Continued)



Note. Do not exceed negative logic input range of DAC.

FIGURE 23. Interfacing with Various Logic Families
FIGURE 24. Pulsed Reference Operation

(a) $I_{\text {REF }} \geq$ peak negative swing of IIN

(b) $+V_{\text {REF }}$ must be above peak positive swing of $V_{\text {IN }}$

FIGURE 25. Accomodating Bipolar References


FIGURE 26. Settling Time Measurement
typical applications (Continued)

'figure 27. A Complete $2 \mu$ s Conversion Time, 8-Bit A/D Converter

## Digital-to-Analog Converters

## features

- Relative accuracy: $\pm 0.19 \%$ error maximum (DAC0808)
- Full scale current match: $\pm 1$ LSB typ
- 7 and 6 -bit accuracy available (DAC0807, DAC0806)
- Fast settling time: 150 ns typ
- Noninverting digital inputs are TTL and CMOS compatible
- High speed multiplying input slew rate: $8 \mathrm{~mA} / \mu \mathrm{s}$
- Power supply voltage range: $\pm 4.5 \mathrm{~V}$ to $\pm 18 \mathrm{~V}$
- Low power consumption: $33 \mathrm{~mW} @ \pm 5 \mathrm{~V}$


## typical application



FIGURE 1. $\pm$ 10V Output Digital to Analog Converter

## ordering information

| ACCURACY | OPERATING TEMPERATURE RANGE | ORDER NUMBERS* |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | DPACKAGE (D16C) |  | JPACKAGE (J16A) |  | N PACKAGE (N16A) |  |
| 8 -bit | $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{A} \leq+125^{\circ} \mathrm{C}$ | DAC0808LD | LM1508D-8 | DAC0808LJ | LM1508J-8 |  |  |
| 8 -bit | $0^{\circ} \mathrm{C} \leq \mathrm{T}_{A} \leq+75^{\circ} \mathrm{C}$ |  |  | DAC0808LCJ | LM1408J-8 | DAC0808LCN | LM1408N-8 |
| 7-bit | $0^{\circ} \mathrm{C} \leq T_{\text {A }} \leq+75^{\circ} \mathrm{C}$ |  |  | DAC0807LCJ | LM1408J-7 | DAC0807LCN | LM 1408N-7 |
| 6-bit | $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+75^{\circ} \mathrm{C}$ |  |  | DAC0806LCJ | LM1408J.6 | DAC0806LCN | LM1408N-6 |

[^11]absolute maximum ratings $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ unless otherwise noted)

| Power Supply Voltage |  |
| :---: | :---: |
| $V_{\text {CC }}$ | 5.5 $V_{\text {DC }}$ |
| $V_{\text {EE }}$ | -16.5 V ${ }_{\text {DC }}$ |
| Digital Input Voltage, V5-V12 | $-10 V_{\text {DC }}$ to $+18 V_{\text {DC }}$ |
| Applied Output Voltage, $\mathrm{V}_{\mathrm{O}}$ | $-11 V_{D C}$ to $+18 V_{D C}$ |
| Reference Current, I 14 | 5 mA |
| Reference Amplifier Inputs, V14, V15 | $\mathrm{V}_{\text {CC }}, \mathrm{V}_{\text {EE }}$ |


| Power. Dissipation (Package Limitation) | $\ddots$ | 1000 mW |
| :--- | ---: | ---: |
| Cavity Package |  |  |
| Derate above $T_{A}=25^{\circ} \mathrm{C}$ | $6.7 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ |  |
| Operating Temperature Range |  |  |
| DAC0808L | $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ |  |
| DAC0808LC Series | $0 \leq \mathrm{T}_{\mathrm{A}} \leq+75^{\circ} \mathrm{C}$ |  |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |  |

## electrical characteristics

$\left(V_{C C}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=-15 \mathrm{~V} D C, \mathrm{~V}_{\text {REF }} / \mathrm{R} 14=2 \mathrm{~mA}, \mathrm{DAC} 0808 \mathrm{~L}: \mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}\right.$ to $+125^{\circ} \mathrm{C}, \mathrm{DAC0808LC}, \mathrm{DAC} 0807 \mathrm{LC}$, DAC0806LC, $\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$, and all digital inputs at high logic level unless otherwise noted.)


Note 1: All current switches are tested to guarantee at least 50\% of rated current.
Note 2: All bits switched.
Note 3: Range control is not required.

## typical performance characteristics

$V_{C C}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=-15 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted








[^12]DAC0808, DAC0807, DAC0806


FIGURE 2. Equivalent Circuit of the DAC0808 Series

## test circuits


$V_{1}$ and $I_{1}$ apply to inputs A1-A8.
The resistor tied to pin 15 is to temperature compensate the bias current and may not be necessary for all applications.

$$
I_{O}=K\left(\frac{A 1}{2}+\frac{A 2}{4}+\frac{A 4}{16}+\frac{A 5}{32}+\frac{A 6}{64}+\frac{A 7}{128}+\frac{A 8}{256}\right)
$$

$$
\text { where } K \cong \frac{V_{\text {REF }}}{R 14}
$$

and $A_{N}=" 1$ " if $A_{N}$ is at high level
$A_{N}=$ " $O$ " if $A_{N}$ is at low level

FIGURE 3. Notation Definitions Test Circuit


FIGURE 4. Relative Accuracy Test Circuit

test circuits (Continued)


FIGURE 6. Reference Current Slew Rate Measurement


FIGURE 8. Negative $V_{\text {REF }}$


FIGURE 9. Programmable Gain Amplifier or Digital Attenuator Circuit

## application hints

## REFERENCE AMPLIFIER DRIVE AND COMPENSATION

The reference amplifier provides a voltage at pin 14 for converting the reference voltage to a current, and a turn-around circuit or current mirror for feeding the ladder. The reference amplifier input current, $\mathrm{I}_{14}$, must always flow into pin 14, regardless of the set-up method or reference voltage polarity.

Connections for a positive voltage are shown in Figure 7. The reference voltage source supplies the full current
114. For bipolar reference signals, as in the multiplying mode, R15 can be tied to a hegative voltage corresponding to the minimum input level. It is possible to eliminate R15 with only a small sacrifice in accuracy and temperature drift.

The compensation capacitor value must be increased with increases in R14 to maintain proper phase margin; for R14 values of $1,2.5$ and $5 \mathrm{k} \Omega$, minimum capacitor values are 15,37 and 75 pF . The capacitor may be tied to either VEE or ground, but using VEE increases negative supply rejection.

## application hints (Continued)

A negative reference voltage may be used if R14 is grounded and the reference voltage is applied to R15 as shown in Figure 8. A high input impedance is the main advantage of this method. Compensation involves a capacitor to VEE on pin 16, using the values of the previous paragraph. The negative reference voltage must be at least 4 V above the VEE supply. Bipolar input signals may be handled by connecting R14 to a positive reference voltage equal to the peak positive input level at pin 15.

When a DC reference voltage is used, capacitive bypass to ground is recommended. The 5 V logic supply is not recommended as a reference voltage. If a well regulated 5 V supply which drives logic is to be used as the reference, R14 should be decoupled by connecting it to 5 V through another resistor and bypassing the junction of the 2 resistors with $0.1 \mu \mathrm{~F}$ to ground. For reference voltages greater than 5 V , a clamp diode is recommended between pin 14 and ground.

If pin 14 is driven by a high impedance such as a transistor current source, none of the above compensation methods apply and the amplifier must be heavily compensated, decreasing the overall bandwidth.

## OUTPUT VOLTAGE RANGE

The voltage on pin 4 is restricted to a range of -0.6 to 0.5 V when $\mathrm{V}_{\mathrm{EE}}=-5 \mathrm{~V}$ due to the current switching methods employed in the DAC0808.

The negative output voltage compliance of the DAC0808 is extended to -5 V where the negative supply voltage is more negative than -10 V . Using a full-scale current of 1.992 mA and load resistor of $2.5 \mathrm{k} \Omega$ between pin 4 and ground will yield a voltage output of 256 levels between 0 and -4.980 V . Floating pin 1 does not affect the converter speed or power dissipation. However, the value of the load resistor determines the switching time due to increased voltage swing. Values of $R_{L}$ up to $500 \Omega$ do not significantly affect performance, but a $2.5 \mathrm{k} \Omega$ load increases worst-case settling time to $1.2 \mu \mathrm{~s}$ (when all bits are switched ON). Refer to the subsequent text section on Settling Time for more details on output loading.

## OUTPUT CURRENT RANGE

The output current maximum rating of 4.2 mA may be used only for negative supply voltages more negative than -7 V , due to the increased voltage drop across the resistors in the reference current amplifier.

## ACCURACY

Absolute accuracy is the measure of each output current level with respect to its intended value, and is dependent upon relative accuracy and full-scale current drift. Relative accuracy is the measure of each output current level as a fraction of the full-scale current. The relative accuracy of the DAC0808 is essentially constant with temperature due to the excellent temperature tracking
of the monolithic resistor ladder. The reference current may drift with temperature, causing a change in the absolute accuracy of output current. However, the DAC0808 has a very low full-scale current drift with temperature.

The DAC0808 series is guaranteed accurate to within $\pm 1 / 2$ LSB at a full-scale output current of 1.992 mA . This corresponds to a reference amplifier output current drive to the ladder network of 2 mA , with the loss of 1 LSB $(8 \mu \mathrm{~A})$ which is the ladder remainder shunted to ground. The input current to pin 14 has a guaranteed value of between 1.9 and 2.1 mA , allowing some mismatch in the NPN current source pair. The accuracy test circuit is shown in Figure 4. The 12 -bit converter is calibrated for a full-scale output current of 1.992 mA . This is an optional step since the DAC0808 accuracy is essentially the same between 1.5 and 2.5 mA . Then the DAC0808 circuits' full-scale current is trimmed to the same value with R14 so that a zero value appears at the error amplifier output. The counter is activated and the error band may be displayed on an oscilloscope, detected by comparators, or stored in a peak detector.

Two 8 -bit D-to-A converters may not be used to construct a 16 -bit accuracy D -to-A converter. 16 -bit accuracy implies a total error of $\pm 1 / 2$ of one part in 65,536 , or $\pm 0.00076 \%$, which is much more accurate than the $\pm 0.019 \%$ specification provided by the DAC0808.

## MULTIPLYING ACCURACY

The DAC0808 may be used in the multiplying mode with 8 -bit accuracy when the reference current is varied over a range of $256: 1$. If the reference current in the multiplying mode ranges from $16 \mu \mathrm{~A}$ to 4 mA , the additional error contributions are less than $1.6 \mu \mathrm{~A}$. This is well within 8 -bit accuracy when referred to full-scale.

A monotonic converter is one which supplies an increase in current for each increment in the binary word. Typically, the DAC0808 is monotonic for all values of reference current above 0.5 mA . The recommended range for operation with a DC reference current is 0.5 to 4 mA .

## SETTLING TIME

The worst-case switching condition occurs when all bits are switched ON, which corresponds to a low-to-high transition for all bits. This time is typically 150 ns for settling to within $\pm 1 / 2$ LSB, for 8 -bit accuracy, and 100 ns to $1 / 2$ LSB for 7 and 6 -bit accuracy. The turn OFF is typically under 100 ns . These times apply when $R_{L} \leq 500 \Omega$ and $\mathrm{C}_{\mathrm{O}} \leq 25 \mathrm{pF}$.

Extra care must be taken in board layout since this is usually the dominant factor in satisfactoy test results when measuring settling time. Short leads, $100 \mu \mathrm{~F}$ supply bypassing for low frequencies, and minimum scope lead length are all mandatory.

2
National Digital-to-Analog Converters Semiconductor

## DAC1020 10-Bit Binary Multiplying D/A Converter DAC1220 12-Bit Binary Multiplying D/A Converter

## General Description

The DAC1020 and the DAC1220 are, respectively, 10 and 12 -bit binary multiplying digital-to-analog converters. A deposited thin film R-2R resistor ladder divides the reference current and provides the circuit with excellent temperature tracking characteristics ( $0.0002 \%$ / ${ }^{\circ} \mathrm{C}$ linearity error temperature coefficient maximum). The circuit uses CMOS current switches and drive circuitry to achieve low power consumption ( 30 mW max) and low output leakages ( 200 nA max). The digital inputs are compatible with DTL/TTL logic levels as well as full CMOS logic level swings. This part, com: bined with an external amplifier and voltage reference, can be used as a standard D/A converter; however, it is also very attractive for multiplying applications ' (such as digitally controlled gain blocks) since its linearity error is essentially independent of the voltage reference. All inputs are protected from damage due to static discharge by diode clamps to $\mathrm{V}^{+}$and ground.

This part is available with 10 -bit ( $0.05 \%$ ), 9 -bit ( $0.10 \%$ ), and 8 -bit ( $0.20 \%$ ) non-linearity guarenteed over temperature (note 1 of electrical characteristics). The

DAC1020, DAC1021, and DAC1022 are direct replacements for the 10 -bit resolution AD7520 and AD7530 family. The DAC1220, DAC1221, and DAC1222 are direct replacements for the 12 -bit resolution AD7521 and AD.7531 family.

## Features

- Non-linearity guaranteed over temperature
- Integrated thin film on CMOS structure
- 10-bit or 12-bit resolution
- Low power dissipation 10 mW @ 15 V typ
- Accepts variable or fixed reference $-25 \mathrm{~V} \leq \mathrm{V}_{\text {REF }} \leq$ $+25 \mathrm{~V}$
- 4-quadrant multiplying capability
- Interfaces directly with DTL, TTL and CMOS
- Fast settling time-500 ns typ
- Low feedthrough error-1/2 LSB @ 100 kHz typ

Equivalent Circuit


Connection Diagrams


Ordering Information

| ACCURACY | ORDERING INFORMATION* |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
|  | TEMPERATURE RANGE |  |  |  |
|  | $0^{\circ} \mathrm{C} \mathrm{TO}+70^{\circ} \mathrm{C}$ |  | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  |
| 0.05\% | DAC1020LCD | AD7520LD | DAC1020LD | AD7520UD |
| 0.10\% | DAC1021LCD | AD7520KD | DAC1021LD | AD7520TD |
| 0.20\% | DAC1022LCD | AD7520JD | DAC1022LD | AD7520SD |

*See NS Package D16C

| ACCURACY | ORDERING INFORMATION* |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
|  | TEMPERATURE RANGE |  |  |  |
|  | $0^{\circ} \mathrm{C}$ TO $+70^{\circ} \mathrm{C}$ |  | $-55^{\circ} \mathrm{C}$ TO $+125^{\circ} \mathrm{C}$ |  |
| 0.05\% ${ }^{\prime}$ | DAC1220LCD | AD7521LD | DAC1220LD | AD7521UD |
| 0.10\% | DAC1221LCD | AD7521KD | DAC1221LD | AD7521TD |
| 0.20\% | DAC1222LCD | AD7521JD | DAC1222LD | AD7521SD |

*See NS Package D18A
D18A
Note. Devices may be ordered by either part number.

## Absolute Maximum Ratings

|  |  |
| :--- | ---: |
| $V^{+}$to Gnd | 17 V |
| $V_{\text {REF to Gnd }}$ | $\pm 25 \mathrm{~V}$ |
| Digital Input Voltage Range | $\mathrm{V}^{+}$to Gnd |
| DC Voltage at Pin 1 or Pin 2（Note 3） | -100 mV to $\mathrm{V}^{+}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$, to $+150^{\circ} \mathrm{C}$ |
| Lead Temperature（Soldering， 10 seconds） | $300^{\circ} \mathrm{C}$ |

## Operating Conditions

|  | MIN | MAX | UNITS |
| :---: | :---: | :---: | :---: |
| Temperature（ $\mathrm{T}_{\mathrm{A}}$ ） |  |  |  |
| DAC1020LD，DAC1021LD， DAC1022LD，DAC1220LD， DAC1221LD，DAC1222LD | $-55^{\circ} \mathrm{C}$ | ＋125 | ${ }^{\circ} \mathrm{C}$ |
| DAC1020LCD，DAC1021LCD， DAC1022LCD，DAC1220LCD， DAC1221LCD，DAC1222LCD | 0 | ＋70 | ${ }^{\circ} \mathrm{C}$ |

## Electrical Characteristics

$\left(\mathrm{V}^{+}=15 \mathrm{~V}, \mathrm{~V}_{\text {REF }}=10.000 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\right.$ unless otherwise specified）


Electrical Characteristics (Continued)
( $\mathrm{V}^{+}=15 \mathrm{~V} ; \mathrm{V}_{\text {REF }}=10.000 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ unless otherwise specified)

| PARAMETER | CONDITIONS | $\begin{gathered} \text { DAC1020, DAC1021 } \\ \text { DAC1022 } \end{gathered}$ |  |  | $\begin{gathered} \text { DAC1220, DAC1221 } \\ \text { DAC1222 } \end{gathered}$ |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| Digital Input Current | $\mathrm{T}_{\text {MIN }} \leq \mathrm{T}_{\mathrm{A}} \leq \mathrm{T}_{\text {MAX }}$ <br> Digital Input High <br> Digital Input Low |  | 1 -50 | 100 -200 |  | 1 -50 | $\begin{array}{r\|r} 100 \\ -200 \end{array}$ | $\begin{aligned} & \mu \mathrm{A} \\ & \mu \mathrm{~A} \end{aligned}$ |
| Supply Current | All Digital Inputs High All Digital Inputs Low |  | $\begin{aligned} & 0.2 \\ & 0.6 \end{aligned}$ | $\begin{aligned} & 1.6 \\ & 2 \end{aligned}$ |  | $\begin{aligned} & 0.2 \\ & 0.6 \end{aligned}$ | $\begin{aligned} & 1.6 \\ & 2 \end{aligned}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ |
| Operating Power Supply Range | (Figures 1 and 2) | 5 |  | 15 | 5 |  | 15 | v |

Note 1: $V_{R E F}= \pm 10 \mathrm{~V}$ and $\mathrm{V}_{\text {REF }}= \pm 1 \mathrm{~V}$. A linearity error temperature coefficient of $0.0002 \% \mathrm{FS}$ for a $45^{\circ} \mathrm{C}$ rise only guarantees $0.009 \%$ maximum change in linearity error. For instance, if the linearity error at $25^{\circ} \mathrm{C}$ is $0.045 \% \mathrm{FS}$ it could increase to $0.054 \%$ at $70^{\circ} \mathrm{C}$ and the DAC will be no longer a 10 -bit part. Note, however, that the linearity error is specified over the device full temperature range which is a more stringent but otherwise more useful specification since it includes the linearity error temperature coefficient.
Note 2: Using internal feedback resistor as shown in Figure 3.
Note 3: Both IOUT 1 and IOUT 2 must go to ground or the virtual ground of an operational amplifier. For every millivolt offset between IOUT 1 or IOUT 2, $\mathbf{0 . 0 0 5 \%}$ linearity error will be introduced.

## Typical Performance Characteristics



FIGURE 1. Digital Input Threshold vs Ambient Temperature


FIGURE 2. Gain Error Variation vs $\mathrm{V}^{+}$

## Typical Applications

The following applications are also valid for 12 －bit systems using the DAC1220 and 2 additional digital inputs．

## Operational Amplifier Bias Current（Figure 3）

The op amp bias current，$\left.\right|_{b}$ ，flows through the 10 k internal feedback resistor．BI－FET op amps have low $\mathrm{I}_{\mathrm{b}}$ and，therefore，the $10 \mathrm{k} \times \mathrm{I}_{\mathrm{b}}$ error they introduce is negligible；they are strongly recommended for the DAC1020 applications．The $\mathrm{I}_{\mathrm{b}}$ of the LM741 type bipolar op amps is of the order of $200 \mu \mathrm{~A}$ and if a $\mathrm{V}_{\text {REF }} \leq 10 \mathrm{~V}$ is used，bias current cancellation schemes are recommended．

## Vos Considerations

The output impedance，ROUT，of the DAC is modu－ lated by the digital input code which causes a modulation of the operational amplifier output offset．It is therefore recommended to adjust the op amp VOS．ROUT is
$\sim 10 \mathrm{k}$ if more than 4 digital inputs are high；ROUT is $\sim 30 \mathrm{k}$ if a single digital input is high，and ROUT approaches infinity if all inputs are low．

## Operational Amplifier VOS Adjust（Figure 3）

Connect all digital inputs，A1－A10，to ground and adjust the potentiometer to bring the op amp VOUT pin to within $\pm 1 \mathrm{mV}$ from ground potential．If $V_{R E F}$ is less than 10 V ，a finer $\mathrm{V}_{\mathrm{OS}}$ adjustment is required．It is helpful to increase the resolution of the VOS adjust procedure by connecting a $1 \mathrm{k} \Omega$ resistor between the inverting input of the op amp to ground．After $V_{\text {OS }}$ has been adjusted，remove the $1 \mathrm{k} \Omega$ ．

## Full－Scale Adjust（Figure 4）

Switch high all the digital inputs，A1－A10，and measure the op amp output voltage．Use a $500 \Omega$ potentiometer， as shown，to bring \｜VOUT\｜to a voltage equal to $V_{\text {REF }} \times$ 1023／1024．

SELECTING AND COMPENSATING THE OPERATIONAL AMPLIFIER

| OP AMP FAMILY | $\mathbf{C F}_{\mathbf{F}}$ | $\mathbf{R}_{\mathbf{i}}$ | P | $\mathrm{V}_{\mathrm{w}}$ | CIRCUIT SETTLING <br> TIME， $\mathrm{t}_{\mathbf{s}}$ | CIRCUIT SMALL <br> SIGNAL BW |
| :---: | :--- | :--- | :---: | :---: | :---: | :---: |
| LM357 | 10 pF | 2.4 k | 25 k | $\mathrm{V}^{+}$ | $1.5 \mu \mathrm{~s}$ | 1 M |
| LM356 | 22 pF | $\infty$ | 25 k | $\mathrm{V}^{+}$ | $3 \mu \mathrm{~s}$ | 0.5 M |
| LF351 | 24 pF | $\infty$ | 10 k | $\mathrm{V}^{-}$ | $4 \mu \mathrm{~s}$ | 0.5 M |
| LM741 | 0 | $\infty$ | 10 k | $\mathrm{V}^{-}$ | $40 \mu \mathrm{~s}$ | 200 kHz |



FIGURE 3．Basic Connection：Unipolar or 2－Quadrant Multiplying Configuration（Digital Attenuator）

Typical Applications (Continued)


FIGURE 4: Full-Scale Adjust


FIGURE 5. Alternate Full-Scale Adjust: (Allows Increasing or Decreasing the Gain)

$V_{\text {OUT2 }}=V_{\text {REF }} \quad\left(\frac{A 1}{2}+\frac{A 2}{4}+\frac{A 3}{8}+\ldots \frac{A 10}{1024}\right) \times\left(\frac{B 1}{2}+\frac{B 2}{4}+\frac{B 3}{8}+\ldots \frac{B 10}{1024}\right)$
where $V_{\text {REF }}$ can be an $A C$ signal
FIGURE 6. Precision Analog-to-Digital Multiplier


COMPLEMENTARY OFFSET BINARY （BIPOLAR）OPERATION

| DIGITAL INPUT |  |  |  |  |  |  |  | VOUT |  |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| 0 | 0 | 9 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | $+V_{\text {REF }}$ |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | $V_{\text {REF }} \times 1022 / 1024$ |
| 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | $V_{\text {REF }} \times 2 / 1024$ |
| 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | $-V_{\text {REF }} \times 2 / 1024$ |
| 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | $-V_{\text {REF }}(1022 / 1024)$ |

Note that：
－IOUT $1+$ IOUT $2=\frac{V_{\text {REF }}}{\text { RLADDER }} \times\left(\frac{1023}{1024}\right)$
$V_{\text {OUT }}=-V_{\text {REF }}\left(\frac{A 1}{2}+\frac{A 2}{4}+\ldots+\frac{A 10}{1024}-\frac{1}{1024}\right)$
where：$A N=+1$ if $A_{N}$ input is high
$A N=-1$ if $A_{N}$ input is low

## Operational Amplifiers $\mathrm{V}_{\text {OS }}$ Adjust（Figure 7）

a）Switch all the digital inputs high；adjust the $V_{O S}$ potentiometer of op amp B to bring its output to a value equal to $-\left(\mathrm{V}_{\mathrm{REF}} / 1024\right)(\mathrm{V})$ ．
b）Switch the MSB high and the remaining digital inputs low．Adjust the $\mathrm{V}_{\mathrm{OS}}$ potentiometer of op amp $A$ ，to bring its output value to within a 1 mV from ground potential．For $V_{\text {REF }}<10 \mathrm{~V}$ ，a finer adjust is necessary，as already mentioned in the previous application．


TRUE OFFSET BINARY OPERATION

| DIGITAL INPUT |  |  |  |  |  |  |  | VOUT |  |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | V $_{\text {REF }} \times 1022 / 1024$ |
| 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | $-V_{\text {REF }}$ |

$\mathrm{t}_{\mathrm{s}}=1.8 \mu \mathrm{~s}$
use LM336 for a voltage reference

FIGURE 8．Bipolar Configuration with a Single Op Amp

## Gain Adjust（Full－Scale Adjust）

Assuming that the external 10 k resistors are matched to better than $0.1 \%$ ，the gain adjust of the circuit is the same with the one previously discussed．

－$R 4=\left(2 A V^{-}-1\right) R, \frac{R 2}{R 1}=\frac{A V^{-}}{A_{V}^{-}-1}$ ．

$$
R 3+R 1 \| R 2=R ; A_{V}^{-}=\frac{V_{\text {OUT }}(P E A K)}{V_{R E F}}, R=20 k
$$

－Example： $\mathrm{V}_{\mathrm{REF}}=2 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}$（swing）$\simeq \pm 10 \mathrm{~V}: \mathrm{AV}^{-}=5 \mathrm{~V}$ Then R4 $=9 R, R 1=0.8 R 2$ ．If $R 1=0.2 R$ then $R 2=0.25 R$ ， $R 3=0.64 R$

FIGURE 9．Bipolar Configuration with Increased Output Swing

Typical Applications (Continued)

$V_{\text {OUT }}=\frac{-V_{\text {REF }}}{\left(\frac{A 1}{2}+\frac{A 2}{4}+\frac{A_{3}}{8}+\ldots \frac{A 10}{1024}\right)}$
where: $V_{\text {REF }}$ can be an $A C$ signal

- By connecting the DAC in the feedback loop of an operational amplifier a linear digitally control gain block can be realized
- Note that with all digital inputs low, the gain of the amplifier is infinity, that is, the op amp will saturate. In other words, we cannot divide the $V_{\text {REF }}$ by zero!

FIGURE 10. Analog-to-Digital Divider (or Digitally Gain Controlled Amplifier)


FIGURE 11. Digitally Controlled Amplifier-Attenuator

## Typical Applications（Continued）


－Output frequency $=\frac{{ }^{f} \mathrm{CLK}}{512} ; \mathrm{f}_{\mathrm{MAX}} \cong 2 \mathrm{kHz}$
－Output voltage range $=0 \mathrm{~V}-10 \mathrm{~V}$ peak
－THD $<0.2 \%$
－Excellent amplitude and frequency stability with temperature
－Low pass filter shown has a 1 kHz corner（for output frequencies below 10 Hz ，filter corner should be reduced）
－Any periodic function can be implemented by modifying the contents of the look up table ROM
－No start up problems

FIGURE 12．Precision Low Frequency Sine Wave Oscillator Using Sine Look－Up ROM

## Typical Applications (Continued)



FIGURE 13. A Useful Digital Input Code Generator for DAC Attenuator or Amplifier Circuits

## Definition Of Terms

Resolution: Resolution is defined as the reciprocal of the number of discrete steps in the D/A output. It is directly related to the number of switches or bits within the D/A. For example, the DAC1020 has $2^{10}$ or 1024 steps while the DAC1220 has $2^{12}$ or 4096 steps. Therefore, the DAC1020 has 10 -bit resolution, while the DAC1220 has 12 -bit resolution.

Linearity Error: Linearity error is the maximum deviation from a straight line passing through the endpoints of the D/A transfer characteristic. It is measured after calibrating for zero (see VOS adjust in typical applications) and full-scale. Linearity error is a design parameter intrinsic to the device and cannot be externally adjusted.

Power Supply. Sensitivity: Power supply sensitivity is a measure of the effect of power supply changes on the D/A full-scale output:

Settling Time: Full-scale settling time requires a zero to full-scale or full-scale to zero output change. Settling time is the time required from a code transition until the $D / A$ output reaches within $\pm 1 / 2$ LSB of final output value.
Full-Scale Error: Full-scale error is a measure of the output error between an ideal $D / A$ and the actual device output. Ideally, for the DAC1020 full-scale is $V_{\text {REF }}$ 1 LSB. For $V_{\text {REF }}=10 \mathrm{~V}$ and unipolar operation, $V_{\text {FULL-SCALE }}=10.0000 \mathrm{~V}-9.8 \mathrm{mV}=9.9902 \mathrm{~V}$. Full-scale error is adjustable to zero as shown in Figure 5.

(a) End point test after zero and full-scale adjust. The DAC has 1 LSB linearity error
(b) By shifting the full-scale calibration on of the DAC of Figure (b1) we could pass the "best straight line" (b2) test and meet the $\pm 1 / 2$ LSB linearity error specification

Note. (a), (b1) and (b2) above illustrate the difference between "end point" National's linearity test (a) and "best straight line" test. Note that both devices in (a) and (b2) meet the $\pm 1 / 2$ LSB linearity error specification but the end point test is a more "real life" way of characterizing the DAC.
$V$
National Semiconductor

## Digital-to-Analog Converters

## DAC1200/DAC1201 <br> 12-Bit (Binary) Digital-to-Analog Converters DAC1202/DAC1203 3-Digit (BCD) Digital-to-Analog Converters

## General Description

The DAC1200 series of D/A converters is a family of precision low-cost converter building blocks intended to fulfill a wide range of industrial and military D/A applications. These devices are complete functional blocks requiring only application of power for operation. The design combines a precision 12 -bit weighted current source ( 12 current switches and 12 -bit thin-film resistor network); a rapid-settling operational amplifier, and 10.24 V (for binary series) or 10.00 V (for BCD series) buffered reference.
Input coding options include complementary binary and complementary BCD formats. In all instances, a logic "low" ( $\leqslant 0.8 \mathrm{~V}$ ) turns a given bit ON, and a logic "high" $\geqslant 2.0 \mathrm{~V}$ ) turns the bit OFF. Output format may be programmed for bipolar ( $\pm 10 \mathrm{~V}$ ) or unipolar ( 0 to 10 V ) operation using internally supplied thin-film resistor pin strap options. Current mode operation is also available from 0 to 2 mA (for binary) or 0 to 1.25 mA (for BCD).
The entire series is available in hermetically sealed 24 lead DIP.

## Features

- Circuit completely self-contained
- Both current and voltage-mode outputs
- Standard power supplies: $\pm 15 \mathrm{~V}$ and +5 V
- Internal buffered reference: 10.24 V for binary 10.00 V for BCD
- 0 to $2 \mathrm{~mA}, \pm 10 \mathrm{~V}$ or 0 to 10 V output by strapping internal resistors; other scales by external resistors
- $\pm 1 / 2$ LSB (binary) or $\pm 1 / 10$ LSD (BCD) linearity
- Fast settling time: $1.5 \mu \mathrm{~s}$ in current mode
$2.5 \mu \mathrm{~s}$ in voltage mode
- High slew rate: $15 \mathrm{~V} / \mu \mathrm{s}$
- TTL and CMOS compatible complementary binary or BCD input logic format
- 12 bit linearity
- Standard dual-width DIP package


## Block and Connection Diagrams



## Absolute Maximum Ratings

Supply Voltage ( $\mathrm{V}^{+} \& \mathrm{~V}^{-}$)

$$
\begin{array}{r} 
\pm 18 \mathrm{~V} \\
+10 \mathrm{~V} \\
-0.7 \mathrm{~V} \text { to }+18 \mathrm{~V} \\
-0 \mathrm{~V},+18 \mathrm{~V} \\
\text { (see graphs) } \\
\text { Continuous }
\end{array}
$$

Logic Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ )
Logic Input Voltage
Reference Input Voltage
Power Dissipation
Short Circuit Duration (pins 18, 19 \& 21)
Operating Temperature Range
DAC1200HD, DAC1201HD, DAC1202HD, DAC1203HD
DAC1200HCD, DAC1201HCD, DAC1202HCD, DAC1203HCD
Storage Temperature Range
Lead Temperature (soldering, 10 sec. )

$$
\begin{array}{r}
-55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\
-25^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\
-65^{\circ} \mathrm{C} \text { to }+150^{\circ} \mathrm{C} \\
300^{\circ} \mathrm{C}
\end{array}
$$

## DC Electrical Characteristics DAC1200/1201 Binary D/A (Notes 1, 2)

| PARAMETER | CONDITIONS |  | DAC1200/1200C |  |  | DAC1201/1201C |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| Resolution | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 12 |  |  | 12 |  |  | Bits |
| Linearity Error (Note 3) |  |  |  | $\pm 0.0122$ |  |  | $\pm 0.0488$ | \% FS |  |
|  |  |  |  | $\pm 0.0244$ |  |  | $\pm 0.0976$ | \% FS |  |
| Offset Voltage | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  |  | 1 | 5 |  | 1 | 10 | mV |
|  |  |  |  | 10 |  |  | 15 | mV |  |
| Voltage Mode Full-Scale Error (Note 3) | $V_{\text {REF }}=10.240 \mathrm{~V}$ |  |  | 0.01 | 0.1 |  | 0.02 | 0.2 | \% FS |
| Voltage Mode Full Scale Error | Pin 21 connected to Pin $14, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  |  | 0.1 | 0.6 |  | 0.1 | 0.7 | \% FS |
| Monotoncity (Notes 3, 4) |  |  | Guaranteed over the temperature range |  |  |
| Voltage Mode Power Supply | $\Delta V^{+}= \pm 2 \mathrm{~V}$ | $\mathrm{T}_{\text {A }}=25^{\circ} \mathrm{C}$ |  |  | 0.002 | 0.02 |  | 0.002 | 0.02 | \% FS/V |
| Sentage Mode Power Supply | $\Delta V^{-}= \pm 2 \mathrm{~V}$ | $\mathrm{V}^{\mathrm{A}} \mathrm{CF}=10.240 \mathrm{~V}$ |  |  | 0.002 | 0.02 |  | 0.002 | 0.02 | \% FS/V |
|  | $\Delta V_{C C}= \pm 1 \mathrm{~V}$ | $V_{\text {REF }}=10.240 \mathrm{~V}$ |  |  | 0.002 | 0.02 |  | 0.002 | 0.02 | \% FS/V |
| Output Voltage Range | $R_{1}=5 k$ |  | $\pm 10.5$ | $\pm 12$ |  | $\pm 10.5$ | $\pm 12$ |  | v |
| Voltage Mode Output Short Circuit Current Limit | $T_{A}=25^{\prime \prime} \mathrm{C}$ |  |  | 20 | 50 |  | 20 | 50 | mA |
| Current Mode Voltage Compliance | (Note 6) |  | $\pm 2.5$ |  |  | $\pm 2.5$ |  |  | $\checkmark$ |
| Current Mode Output Impedance | $0 \mathrm{~mA} \leqslant 1$ REF $\leqslant 2 \mathrm{~mA}, \mathrm{~T}^{\prime}=25^{\circ} \mathrm{C}$ |  |  | 15 |  |  | 15 |  | kS |
| Reference Voltage |  |  | 10.190 | 10.240 | 10.290 | 10.190 | 10.240 | 10.290 | $v$ |
| Logic "1" Input Voltage (Bit OFF) |  |  | 2.0 |  |  | 2.0 |  |  | v |
| Logic "0" Input Voltage (Bit ON) |  |  |  |  | 0.8 |  |  | 0.8 | v |
| Logic. "1" Input Current (Bit OFF). | $\mathrm{V}_{\text {IN }}=2.5 \mathrm{~V}$ |  |  | 1 | 10 |  | 1 | 10 | $\mu \mathrm{A}$ |
| Logic " 0 " Input Current (Bit ON) | $\mathrm{V}_{1} \mathrm{~N}=0 \mathrm{~V}$ |  |  | - 10 | -100 |  | -10 | -100 | $\mu \mathrm{A}$ |
| $1^{+}$ | $\mathrm{V}^{+}=15.0 \mathrm{~V}$ |  |  | 10 | 15 |  | 10 | 15 | mA |
| Power Supply Current $1^{-}$ | $\mathrm{V}^{-}=-15.0 \mathrm{~V}$ | $\mathrm{T}_{\mathrm{A}}=25 \mathrm{C}$ |  | 25 | 30 |  | 25 | . 30 | mA |
| ICC | $V_{C C}=5.0 \mathrm{~V}$ |  |  | 20 | 25 |  | 20 | 25 | mA |

DC Electrical Characteristics DAC1202/1203 3-Digit BCD D/A (Notes 1, 2)

| PARAMETER | CONDITIONS |  | DAC1202/1202C |  |  | DAC1203/1203C |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| Resolution | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 3 |  |  | 3 |  | - , | Digits. |
| Linearity Error (Note 5) |  |  |  | 0.01 |  |  | 0.05 | \% FS |  |
|  |  |  |  | 0.02 | , |  | 0.1 | \% FS |  |
| Offset Voltage | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  |  | 1 | 5 |  | 1 | 10 | mV |
|  |  |  |  | 10 |  |  | 15 | mV . |  |
| Voltage Mode Full Scale Error (Note 5) | $\mathrm{V}_{\text {REF }}=10.000 \mathrm{~V}$ |  |  | 0.01 | 0.1 |  | 0.02 | 0.2 | \% FS |
| Voltage Mode Full-Scale Error | Pin 21 connected to Pin 14, $\mathrm{T}_{A}=25^{\circ} \mathrm{C}$ |  |  | 0.5 | 0.6 |  |  | 0.7 | \% FS |
| Monotonicity (Notes 4, 5) |  |  | Guaranteed over the temperature range |  |  |
|  | $3 \mathrm{~V}^{+}= \pm 2 \mathrm{~V}$ |  |  | $\pm 10.5$ | 0.002 | 0.02 | $\pm 10.5$ | 0.002 | 0.02 | \% FS/V |
| Voltage Mode Power Supply | dV ${ }^{-}=+2 V$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ V PEF $=10.000 \mathrm{~V}$ |  |  | 0.002 | 0.02 |  | 0.002 | 0.02 | \%FS/V |
|  | $\Delta \mathrm{VCC}= \pm 1 \mathrm{~V}$ |  |  |  | 0.002 | 0.02 |  | 0.002 | 0.02 | \%FS/V |
| Voltage Mode Output Voltage Range | $\mathrm{R}_{\mathrm{L}}=5 \mathrm{k}$ |  | $\pm 12$ |  | 50 | $\pm 12$ |  |  | v |
| Voltage Mode Output Short Circuit Limit | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\pm 2.5$ | 20 |  |  | 20 | 50 | mA |
| Current Mode Compliance | (Note 6) |  |  |  |  | $\pm 2.5$ |  |  | $v$ |
| Current Mode Output Impedance |  |  |  | 10 |  |  | 10 |  | k $\Omega$ |
| Reference Voltage | $0 \leqslant I_{\text {REF }} \leqslant 2 \mathrm{~mA}, \mathrm{~T}_{\text {A }}=25^{\circ} \mathrm{C}$ |  | 9.950 | 10.000 | 10.050 | 9.950 | 10.000 | 10.050 | V . |
| Logic " 1 " Input Voltage (Bit OFF) |  |  | 2.0 |  |  | 2.0 |  |  | $v$ |
| Logic "0" Input Voltage (Bit ON) |  |  |  |  | 0.8 |  |  | 0.8 | $v$ |
| Logic " 1 " Input Current (Bit OFF) | $V_{I N}=2.5 \mathrm{~V}$ |  |  | 1 | 10 |  | 1 | 10 | $\mu \mathrm{A}$ |
| Logic " 0 " Input Current (Bit ON) | $V_{\text {IN }}=0 \mathrm{~V}$ |  |  | -10 | -100 |  | -10 | -100 | $\mu A^{*}$ |
| $1^{+}$ | $\mathrm{V}^{+}=15.0 \mathrm{~V}$ |  |  | 10 | 15 |  | 10 | 15 | mA |
| Power Supply Current $1^{-}$ | $\mathrm{V}^{-}=-15.0 \mathrm{~V}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 25 | 30 |  | 25 | 30 | mA |
| ICC | $V_{C C}=5.0 \mathrm{~V}$ |  |  | 20 | 25 |  | 20 | 25 | mA |

## AC Electrical Characteristics DAC1200/1201/1202/1203

| PARAMETER | CONDITIONS ( $\mathrm{TA}_{\text {A }}=25^{\circ} \mathrm{C}$ ) | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Voltage Mode $\pm 1$ LSB Settling Time (Note 6) | $\begin{aligned} & \text { DAC1200/1202, } V_{\epsilon} \leqslant 1.25 \mathrm{mV} \\ & \text { DAC1201/1203, } V_{\epsilon} \leqslant 5.0 \mathrm{mV} \end{aligned}$ |  |  | $\begin{aligned} & 3.0 \\ & 3.0 \end{aligned}$ | ${ }^{\prime} \mu \mathrm{s}$ $\mu \mathrm{s}$ |
| Voltage Mode Full-Scale Change Settling Time (Note 6) | $\begin{aligned} & \text { DAC1200/1202, } V_{\epsilon} \leqslant 1.25 \mathrm{mV} \\ & \text { DAC1 }^{201 / 1203,} V_{\epsilon} \leqslant 5.0 \mathrm{mV} \end{aligned}$ |  | $\begin{aligned} & 2.5 \\ & 2.0 \end{aligned}$ | 5.0 5.0 | $\mu \mathrm{s}$ $\mu \mathrm{s}$ |
| Current Mode <br> Full-Scale Settling Time <br> Voltage Mode Slew Rate | $\begin{aligned} & R_{L}=1 \mathrm{k} \Omega, C_{L} \leqslant 20 \mathrm{pF} \\ & 0 \leqslant \Delta \mathrm{I}_{\mathrm{OUT}} \leqslant 2 \mathrm{~mA} \\ & -10 \mathrm{~V} \leqslant \Delta V_{\text {OUT }} \leqslant+10 \mathrm{~V} \end{aligned}$ |  | 1.5 15 |  |  |

Note 1: Unless otherwise noted, these specifications apply for $\mathrm{V}^{+}=15.0 \mathrm{~V}, \mathrm{~V}^{-}=-15.0 \mathrm{~V}$, and $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ over the temperature range $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ for the DAC1200HD/1201/1202/1203 and $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ for the DAC1200HCD/1201/1202/1203.
Note 2: All typical values are for $T_{A}=25^{\circ} \mathrm{C}$.
Note 3: Unless otherwise noted, this specification applies for $V_{R E F}=10.24 \mathrm{~V}$, and over the temperature range $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$. Testing conditions include adjustment of offset to OV and full-scale to 10.2375 V .
Note 4: The DAC1200, DAC1202 and DAC1203 are tested for monotonicity by stimulating all bits; the DAC1201 is tested for monotonicity by stimulating only the 10 MSBs and holding the 2 LSBs at 2.0 V (i.e., 2 LSBs are OFF).
Note 5: Unless otherwise noted, this specification applies for $V_{R E F}=10.000 \mathrm{~V}$, and over the temperature range $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$. Testing conditions include adjustment' of offset to 0 V and full-scale to 9.990 V .
Note 6: Not tested - guaranteed by design.
Note 7: $\left(\Delta V_{\text {OUT }}=10 \mathrm{~V}\right)$

## Typical Performance Characteristics



## Applications Information

## 1. Introduction

The DAC1200 series D/A converters are designed to minimize adjustments and user-supplied external components. For example, included in the package are a buffered reference, offset nulled output amplifier, and application resistors as well as the basic 12 -bit current mode D/A.
However, the DAC1200 series is a sophisticated building block. Its principles of operation and the following applications information should be read before applying power to the device.

The user is referred to National Semiconductor Application Notes $\mathrm{AN}-156$ and $\mathrm{AN}-157$ for additional information.

## 2. Power Supply Selection \& Decoupling

Selection of power supplies is important in applications requiring $0.01 \%$ accuracy. The $\pm 15 \mathrm{~V}$ supplies should be well regulated ( $\pm 15 \mathrm{~V} \pm 0.1 \%$ ) with less than 0.5 mVrms of output noise and hum.

To realize the full speed capability of the device, all three power supply leads should be bypassed with $1 \mu \mathrm{~F}$ tantalum electrolytic capacitors in shunt with $0.01 \mu \mathrm{~F}$ ceramic disc capacitors no farther than $1 / 2$ inch from the device package.

## 3. Unipolar and Bipolar Operation

The DAC1200 series D/A's may be configured for either unipolar or bipolar operation using resistors provided with the device. Figures 1 A and 1 B illustrate the proper connection for binary and BCD unipolar operation. Bipolar operation is accomplished by offsetting the output amplifier A3 as shown in figures 2A and 2B.


* $V_{O U T}=(I$ ZERO to IFULLSCALE $)\left(\frac{R 21 \cdot R 22}{R 21+R 22}\right)$
$=(0 \mathrm{~mA}$ to 2.0475 mA$)(5 \mathrm{k} \Omega)\rangle$
$=0 \mathrm{~V}$ to +10.2375 V
*Values shown are for $V_{R E F}=10.240 \mathrm{~V}$.
1 LSB Voltage Step $=\frac{10.240 \mathrm{~V}}{4096}=2.5 \mathrm{mV}$.
1 LSB Current Step $=\frac{2.5 \mathrm{mV}}{5.0 \mathrm{k} \Omega}=0.5 \mu \mathrm{~A}$
FIGURE 1A. DAC1200/DAC1201 Unipolar Operation

* $V_{\text {OUT }}=\left(I_{\text {ZERO }}\right.$ to IFULLSCALE $)\left(\frac{R 21 \cdot R 22}{R 21+R 22}\right)$
$=(0$ to 1.24875 mA$)(8 \mathrm{kS})$
$=0 \mathrm{~V}$ to 9.990 V
*Values shown are for $\breve{V}_{\text {REF }}=10.000 \mathrm{~V}$.
1 LSD Voltage Step $=\frac{10.000}{1000}=10 \mathrm{mV}$
1 LSD Current Step $=\frac{10 \mathrm{mV}}{8 \mathrm{k} \Omega}=1.25 \mu \mathrm{~A}$

FIGURE 1B. DAC1202/DAC1203 Unipolar Operation

${ }^{*} V_{\text {OUT }}=(0$ to 2.0475 mA$)$ R22 $-\frac{V_{\text {REF }}}{\text { R22 }}$ R21
$=(0$ to 2.0475 mA$) \mathrm{R} 22-\mathrm{V}_{\text {REF }}, \mathrm{R} 21 \equiv \mathrm{R} 22$
$=-10.240$ to +10.235 V
*Values shown are for $V_{\text {REF }}=10.240 \mathrm{~V}$
$1 \mathrm{LSB}=5 \mathrm{mV}$.
FIGURE 2A. DAC1200/DAC1201 Bipolar Operation


FIGURE 2B. DAC1202/DAC1203 Bipolar Operation
External resistors may be used to achieve alternate zero and full-scale voltages. It is advantageous to utilize R21 and R22 even in these applications since they are closely matched in TCR and temperature to the internal array. Figure 3 illustrates the recommended circuit for zero to 5 V operation. REXT should be of metal film or wirewound construction with a TCR of less than $10 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$.

$R_{\text {TOTAL }}=(R 21)\|(R 22)\|\left(R_{E X T}\right)=\frac{V_{F U L L S C A L E ~}}{2.0475 \mathrm{~mA}}=2.5 \mathrm{k} \Omega$.
FIGURE 3. DAC1200 0 to 5.120 V Operation

## 4. Offset and Full-Scale Adjust

If higher precision is required in the zero and full-scale, external adjustments may be made. The circuit of figure 4 illustrates the recommended circuit to adjust offset and full-scale of the DAC1200 series. The circuit will work equally well for unipolar or bipolar operation.

In bipolar operation, the offset is adjusted at minus fullscale; in the unipolar case at zero scale.


FIGURE 4. Offset \& Full-Scale Adjust

For the values shown in figure 4, R1 will allow a $\pm 7 \mathrm{mV}$, offset adjustment for the unipolar case and $\pm 15 \mathrm{mV}$ for the bipolar case. R2 will allow a $\pm 50 \mathrm{mV}$ adjustment of full scale.

## 5. Current Mode Operation

Access to the summing. junction of A3 affords current mode operation either with a resistive load or to drive a fast-settling external operational amplifier. The loop around A3 should not be closed in current mode operation. There is a $\pm 2.5 \mathrm{~V}$ maximum compliance voltage at A2's output (pin 18) which restricts the maximum size of the load resistor; i.e., $R_{L} \times \operatorname{IFULLSCALE} \leqslant 2.5 \mathrm{~V}$.

Note: IFULLSCALE $\approx 2 \mathrm{~mA}$ for DAC1200/DAC1201 and $\approx 1.25 \mathrm{~mA}$ for DAC1202/DAC1203.

## 6. Settling Time \& Glitch Minimization

The settling time of the DAC1200 series and the glitch which occurs between major input code changes may be improved by placing a 10 to 30 pF capacitor between pins 18 (current-mode output) and 19 (voltage mode output). The capacitor is used to cancel output capacitance of the current mode D/A and stray capacitance at pin 18.

## 7. Current Output Boosting

The DAC1200 series may be operated as a "power D/A" by including a current buffer such as the LHOOO2 or LH0063 in the loop with. A3 as shown in figure 5.


FIGURE 5. Current Boosted Output

## 8. Logic Input Coding

The sense of the logic inputs to the DAC1200 series is complementary; i.e., a given bit is turned ON by an 'active "low" input. Table I summarizes input status for the unipolar and bipolar complementary binary and BCD codes.
Other, input codes may also be used. For example, the twos complement code, which is used extensively in computer and microprocessor applications, may be converted to the DAC1200 complementary bipolar format by inverting all bits except the MSB. The inversion may be accomplished in the microprocessor by software control, or by hardware using standard hex-inverters.

## 9. Reference Voltage

External reference voltages may be used with the DAC1200 series. Voltages other than 10.240 or 10.000 V in the range of +5.0 V to 11 V will work satisfactorily. for voltage mode operation. Full-scale voltage is always $V_{\text {REF }}-1$ LSB where 1 LSB $=V_{\text {REF }} / 4096$ (binary) or $V_{R E F} / 1000$ ( $B C D$ ). Full-scale current (for binary) may be predicted by:

$$
I_{\text {FULLSCALE }}=\left(V_{\text {REF }}\right)(0.19995117) \mathrm{mA}
$$

| CODE TYPE | (Note 8) INPUT CODE |  |  | OUTPUT STATE | OUTPUT VOLTAG (Note 9) | output current |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | MSB |  | LSB |  |  |  |
| Unipolar Complementary Binary | 0000 | 0000 | 0000 | Full-Scale | +10.2375V | 2.0475 mA |
|  | 1111 | 1111 | 1110 | 1 LSB ON | $+2.500 \mathrm{mV}$ | $0.500 \mu \mathrm{~A}$ |
|  | 1111 | 1111 | 1111 | Zero Scale | Zero | Zero |
| Bipolar Complementary Binary | 0000 | 0000 | 0000 | Full-Scale | +10.235 V | $+1.0235 \mathrm{~mA}$ |
|  | 0111 | 1111 | 1111 | Half Full-Scale | -0.000V | 0.000 mA |
|  | 1111 | 1111 | 1110 | 1 LSB ON | $-10.235 \mathrm{~V}$ | $-1.0235 \mathrm{~mA}$ |
|  | 1111 | , 1111 | 1111 | Zero Scale | -10.240V | $-1.0240 \mathrm{~mA}$ |
| Unipolar Complementary BCD | 0110 | 0110 | 0110 | Full.Scale | +9.990V | 1.24875 mA |
|  | 1111 | 1111 | 1110 | 1 LSB ON | 10.000 mV | $1.250 \mu \mathrm{~A}$ |
|  | 1111 | 1111 |  | Zero Scale | Zero | Zero |
| Bipolar Complementary BCD | 0110 | 0110 |  | Full-Scale | 9.980 V | $+0.62375 \mathrm{~mA}$ |
|  | 1010 | ¢ 1111 |  | Half Full-Scale | 0.000 V | Zero |
|  | 1111 | 1111 | 1110 | 1 LSB ON | $-9.980 \mathrm{~V}$ | -0.62375mA |
|  | 1111 | 1111 | 1111 | Zero Scale | -10.00V | -0.625 mA |

Note 8: Logic input sense is such that an active low $\left(V_{I N} \leqslant 0.8 \mathrm{~V}\right)$ turns a given bit $O N$ and is represented as a logic " 0 " in the table.
Note 9: $\quad V_{R E F}=10.240 \mathrm{~V}$ for the DAC1200/1201 and 10.000V for the DAC1202/1203.

## Definition of Terms

## Resolution

Resolution is defined as the reciprocal of the number of discrete steps in the D/A output (as designed). It is directly related to the number of switches or bits within the D/A. For example, the DAC1200 has $2^{12}$ or 4096 steps. Resolution may therefore be expressed variously as 12 bits, as 1 part in 212 , as 1 part in 4096 , or as a percentage $(1 / 4096 \times 100=0.0244 \%)$. The DAC1202 has 1000 steps and 3 BCD digits. Resolution may be expressed as $0.1 \%$ or 3 BCD digits.

## Linearity Error

Linearity error is the maximum deviation from a straight line passing through the endpoints of the D/A transfer characteristic. It is measured after calibrating for zero and full-scale. The linearity error of the DAC1200 series is guaranteed to be less than $\pm 1 / 2$ LSB or $0.0122 \%$ of $F$.S. for the DAC1200/1200C and $\pm 0.0488 \%$ of F.S. for the DAC1201/DAC1201C. Linearity error is a design parameter intrinsic to the device and cannot be externally adjusted.

## Offset Voltage

Offset voltage is an output voltage other than zero volts for unipolar operation (and other than minus full-scale for bipolar operation) with all bits turned OFF. In the DAC1200 series this error resides primarily in the output amplifier, A3. Offset voltage is adjustable to zero as discussed in the applications section.

## Power Supply Sensitivity

Power supply sensitivity is a measure of the effect of power supply changes on the D/A full-scale output.

## Settling Time

Two settling time parameters are specified for the DAC1200 series. Full-scale settling time requires a zero to full-scale or full-scale to zero output change. One LSB settling time requires one LSB output change. In both instances, settling time is the time required from a code transition until the D/A output reaches within $\pm 1 / 2$ LSB of final output value.

## Monotonicity

Monotonicity is a characteristic of the D/A which requires a non-negative output step for an increasing input digital code. Monotonicity, therefore, demands no back steps or changes in sign of the slope of the D/A transfer characteristic.

## Full-Scale Error

Full-scale error is a measure of the output error between an ideal $D / A$ and the actual device output. Ideally, for the DAC1200 full-scale is $V_{\text {REF }}-1 \mathrm{LSB}$. For $\mathrm{V}_{\text {REF }}=$ 10.240 V and unipolar operation, $\mathrm{V}_{\text {FULLSCALE }}=$ $10.240 \mathrm{~V}-2.5 \mathrm{mV}=10.2375 \mathrm{~V}$. Departures from this value include internal gain, scaling, and reference errors. Full-scale error is adjustable to zero as discussed in the Applications section.

## Typical Application



## DC Test Circuit


*LHOO7O for DAC1 202/1203
$\mathrm{C} 1=\mathrm{C} 2=\mathrm{C} 3=4.7 \mu \mathrm{~F}$ (solid tantalum) in parallel with a $0.01 \mu \mathrm{~F}$ ceramic disc
Ordering Information

| PART NUMBER |  | PACKAGE |  | OPERATING TEMPERATURE RANGE |
| :---: | :---: | :---: | :---: | :---: |
| BINARY | BCD |  |  |  |
| DAC1200HD | DAC1202HD | Ceramic DIP | 0.01\% | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| DAC1201HD | DAC1203HD | Ceramic DIP | 0.05\% | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| DAC1200HCD | DAC1202HCD | Ceramic DIP | 0.01\% | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| DAC1201HCD | DAC1203HCD | Ceramic DIP | 0.05\% | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |

[^13]
## DAC1280，DAC1285 12－Bit（Binary） DAC1286，DAC1287 3－Digit（BCD） Digital－to－Analog Converters

## General Description

The DAC1280 series is a family of precision，low cost， fully self－contained digital－to－analog converters．The devices include 12 precision current switches，a 12 －bit thin film resistor network，output amplifier，buffered internal reference，and several precision resistors，which allow the user to tailor his system needs to accommodate a variety of bipolar and unipolar output voltage and current ranges．Logic inputs are TTL，DTL and CMOS compatible，and are available in complementary binary （CBI）and complementary BCD （CCD）coding formats． In all instances，a logic low（ $\leq 0.8 \mathrm{~V}$ ）turns a given bit ON ，and a logic high（ $\geq 2 \mathrm{~V}$ ）turns a given bit OFF． Internally supplied resistor options provide low drift bipolar output voltage ranges of $\pm 2.5 \mathrm{~V}, \pm 5 \mathrm{~V}, \pm 10 \mathrm{~V}$ ， and unipolar ranges of 0 to 5 V or 0 to 10 V ．Current mode output is also available 0 to 2 mA （binary models） and 1.25 mA （BCD models）．

## Features

－Completely self－contained with no external com－ ponents required
－$\pm 1 / 2$ LSB linearity
－Standard power supplies： $\pm 15 \mathrm{~V}, 5 \mathrm{~V}$
－TTL，DTL，CMOS compatible binary or BCD
－ $\pm 2.5 \mathrm{~V}, \pm 5 \mathrm{~V}, \pm 10 \mathrm{~V}, 0$ to $5 \mathrm{~V}, 0$ to 10 V voltage outputs
－ 0 to $2 \mathrm{~mA}, 0$ to 1.25 mA current output
－Internal reference
－Fast settling time： 300 ns current mode， $2.5 \mu \mathrm{~s}$ voltage mode
－Pin compatible with DAC80 and DAC85 series
－Full military temperature range operation

The entire series is available in a rugged side－brazed ceramic 24 －lead DIP．

## Block Diagram



Absolute Maximum Ratings
Supply Voltage ( $\mathrm{V}+$ and $\mathrm{V}-$ )
$\pm 18 \mathrm{~V}$
Logic Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ )
10 V
Logic Input Voltage
$-0.7 \mathrm{~V}, 18 \mathrm{~V}$
Reference Input Voltage (VREF)
Power Dissipation
Short-Circuit Duration (Pins 15, 20 and 24)
Operating Temperature Range
DAC1285HD; DAC1286HD
DAC1285HCD, DAC1286HCD,
DAC1280HCD, DAC1287HCD
Storage Temperature Range
Lead Temperature (Soldering, 10 seconds)
(See graph)
Continuous

$$
\begin{array}{r}
-55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\
-25^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\
-65^{\circ} \mathrm{C} \text { to }+150^{\circ} \mathrm{C} \\
300^{\circ} \mathrm{C}
\end{array}
$$

## DC Electrical Characteristics DAC1285H, DAC1285HC, DAC1280HC Binary D/A (Notes 1 and 2)

| PARAMETER | CONDITIONS | DAC1285HD |  |  | DAC1285HCD |  |  | DAC1280HCD |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX |  |
| Resolution |  | 12 |  |  | 12 |  |  | 12 |  |  | Bits |
| Linearity Error | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  |  | $\pm 1 / 2$ |  |  | $\pm 1 / 2$ |  |  | $\pm 1$ | LSB |
|  | $\mathrm{T}_{\text {MIN }} \leq \mathrm{T}_{\text {A }} \leq \mathrm{T}_{\text {MAX }}$ ( Note 3) . |  |  | $\pm 1 / 2$ |  |  | $\pm 1 / 2$ |  |  | $\pm 2$ | LSB |
| Differential Non-Linearity |  |  | $\pm 1 / 2$ |  |  | $\pm 1 / 2$ |  |  | $\pm 1 / 2$ |  | LSB |
| Zero-Scale Error (Offset) | (Notes 4 and 5) |  | $\pm 0.05$ |  |  | $\pm 0.05$ |  |  | $\pm 0.05$ |  | \% FSR |
| Zero-Scale Drift (Offset Drift) | Unipolar, $\mathrm{T}_{\mathrm{MIN}} \leq \mathrm{T}_{\mathrm{A}} \leq \mathrm{T}_{\mathrm{MAX}}$ <br> Bipolar, $\mathrm{T}_{\mathrm{MIN}} \leq \mathrm{T}_{\mathrm{A}} \leq \mathrm{T}_{\mathrm{MAX}}$ |  | $\pm 1$ $\pm 3$ | $\pm 10$ | : | $\pm 1$ $\pm 3$ | $\pm 15$ |  | $\pm 1$ $\pm 10$ | , | ppm of FSR $/{ }^{\circ} \mathrm{C}$ ppm of FSR $/{ }^{\circ} \mathrm{C}$ |
| Full-Scale Error (Gain Error) | (Note 5) |  | $\pm 0.1$ |  |  | $\pm 0.1$ |  |  | $\pm 0.1$ |  | \% of FSR |
| Full-Scale Drift (Gain Drift) | $\mathrm{T}_{\text {MIN }} \leq \mathrm{T}_{\text {A }} \leq \mathrm{T}_{\text {MAX }}$. |  |  | $\pm 20$ |  |  | $\pm 30$. |  | $\pm 10$ |  | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
| Output Voltage Range | Using Internally Supplied Resistors | $\pm 2.5, \pm 5.0, \pm 10,0$ to $+5,0$ to +10 |  |  |  |  |  |  |  |  | V |
| Output Voltage Swing | $\mathrm{R}_{\mathrm{L}} \geq 5 \mathrm{k} \Omega$, Pin 15 | $\pm 10$ | $\pm 12$ |  | $\pm 10$ | $\pm 12$ |  | $\pm 10$ | $\pm 12$ |  | V |
| Output Short-Circuit Current | Pin 15 |  | $\pm 20$ |  |  | $\pm 20$ |  |  | $\pm 20$ |  | mA |
| Output Impedance , | Pin 15, Closed Loop. |  | 0.05 |  |  | 0.05 |  |  | 0.05 |  | $\Omega$ |
| Current Mode Output Range | Unipolar, Pin 20 | 0 to - 2 mA |  |  |  |  |  |  |  |  | mA |
|  | Bipolar, Pin 20 | $\pm 1.0$ |  |  |  |  |  |  |  |  |  |
| Current Mode Compliance | . | $\pm 2.5$ |  |  | $\pm 2.5$ |  |  | $\pm 2.5$ |  |  | V |
| Current Mode Output | Unipolar |  | 15 |  |  | 15 |  |  | 15 |  | $k \Omega$ |
| Impedance | Bipolar |  | 4.4 |  | . | 4.4 |  |  | 4.4 |  | $k \Omega$ |
| Reference Voltage | $-2 \mathrm{~mA} \leq \mathrm{I}_{\text {REF }} \leq 2 \mathrm{~mA}$ | 6.0 | 6.3 | 6.6 | 6.0 | 6.3 | 6.6 |  | 6.3 |  | V |
| Logic "1" Input Voltage (Bit OFF) | - ' | 2.0 | . |  | 2.0 | , |  | 2.0 |  |  | V |
| Logic "0" Input Voltage (Bit ON) | 1 |  |  | 0.8 |  |  | 0.8 |  |  | 0.8 | V |
| Logic "1" Input Current | $\mathrm{V}_{\text {IN }}=2.5 \mathrm{~V}$ |  | 1 | 10 |  | 1 | 10 |  | 1 | 10 | $\mu \mathrm{A}$ |
| Logic " 0 " Input Current | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ |  | -10 | -100 |  | -10 | -100 |  | -10 | -100 | $\mu \mathrm{A}$ |
| Power Supply Current | $1+$ |  | 10 |  |  | 10 |  |  | 10 |  | mA |
|  | 1- |  | 25 |  |  | 25 |  |  | 25 |  | mA |
|  | ICC | : | 20 |  |  | 20 |  |  | 20 |  | mA |
| Power Supply Sensitivity | . |  | 0.002 |  |  | 0.002 |  |  | 0.002 |  | \% of FSR/\%V |

DC Electrical Characteristics DAC1286H, DAC1286HC, DAC1287HC BCD D/A (Notes 1 and 2)

| PARAMETER | CONDITIONS | DAC1286HD |  |  | DAC1286HCD |  |  | DAC1287HCD |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX |  |
| Resolution |  | 3 |  |  | 3 |  |  | 3 |  |  | Digits |
| Linearity Error | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  |  | $\pm 1 / 2$ |  |  | $\pm 1 / 2$ |  |  | $\pm 1$ | LSB |
|  | $\mathrm{T}_{\text {MIN }} \leq \mathrm{T}_{\text {A }} \leq \mathrm{T}_{\text {MAX }}$ ( Note 3) |  |  | $\pm 1 / 2$ |  |  | $\pm 1 / 2$ |  |  | $\pm 1$ | LSB |
| Differential Non-Linearity |  |  | $\pm 1 / 2$ |  |  | $\pm 1 / 2$ |  |  | $\pm 1 / 2$ |  | LSB |
| Zero-Scale Error (Offset Error) | (Notes 4 and 5) |  | $\pm 0.05$ |  |  | $\pm 0.05$ |  |  | $\pm 0.05$ |  | \% FSR |
| Zero-Scale Drift (Offset Drift) | Unipolar, $\mathrm{T}_{\mathrm{MIN}} \leq \mathrm{T}_{\mathrm{A}} \leq \mathrm{T}_{\text {MAX }}$ |  | $\pm 1$ |  |  | $\pm 1$ |  |  | $\pm 1$ |  | ppm of FSR/ ${ }^{\circ} \mathrm{C}$ |
| Full-Scale Error (Gain Error) | (Note 5) |  | $\pm 0.1$ |  | . | $\pm 0.1$ |  |  | $\pm 0.1$ |  | \% of FSR |
| Full-Scale Drift (Gain Drift) | $T_{\text {MIN }} \leq T_{\text {A }} \leq T_{\text {MAX }}$ |  |  | $\pm 20$ |  |  | $\pm 30$ |  | $\pm 10$ |  | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
| Output Voltage Range | Using Internally Supplied Resistors | 0 to +10 |  |  |  |  |  |  |  |  | V |
| Output Voltage Swing | $R_{L} \geq 5 \mathrm{k} \Omega$ | $\pm 10$ | $\pm 12$ |  | $\pm 10$ | $\pm 12$ |  | $\pm 10$ | $\pm 12$ |  | V |
| Output Short-Circuit Current |  |  | $\pm 20$ |  |  | $\pm 20$ |  |  | $\pm 20$ |  | mA |
| Output impedance | Pin 15, Closed Loop |  | 0.05 |  | . | 0.05 |  |  | 0.05 |  | $\Omega$ |
| Current Mode Output Range | Unipolar, Pin 20 | 0 to -1.25 |  |  |  |  |  |  |  |  | mA |
| Current Mode Compliance |  | $\pm 2.5$ |  |  | $\pm 2.5$ |  |  | $\pm 2.5$ |  |  | V |
| Current Mode Output Impedance |  | , | 15 |  |  | 15 |  |  | 15 |  | $k \Omega$ |
| Reference Voltage | $-2 \mathrm{~mA} \leq 1 \mathrm{REFF} \leq 2 \mathrm{~mA}$ | 6.0 | 6.3 | 6.6 | 6.0 | 6.3 | 6.6 |  | 6.3 |  | V |
| Logic."1" Input Voltage (Bit OFF) | [- | 2.0 |  |  | 2.0 |  |  | 2.0 |  |  | V |
| Logic "0" Input Voltage (Bit ON) | - |  |  | 0.8 |  |  | 0.8 |  | . | 0.8 | V |
| Logic "1" Input Current | $V_{1 N}=2.5 \mathrm{~V}$ |  | 1 | 10 |  | 1 | 10 |  | 1 | 10 | $\mu \mathrm{A}$ |
| Logic " 0 " Input Current | $V_{\text {IN }}=0 \mathrm{~V}$ |  | -10 | -100 |  | $-10$ | -100 |  | -10 | -100 | $\mu \mathrm{A}$ |
| Power Supply Current | $1+$ |  | 10 |  |  | 10 |  |  | 10 |  | mA |
|  | 1- |  | 25 |  |  | 25 |  |  | 25 |  | mA |
|  | 1 CC |  | 20 |  |  | 20 |  |  | 20 |  | mA |
| Power Supply Sensitivity | - |  | 0.002 |  |  | 0.002 |  |  | 0.002 |  | $\begin{array}{r} \% \text { of } \\ \text { FSR } / \% V \end{array}$ |

Note 1: Unless otherwise specified, these specifications apply for $\mathrm{V}^{+}=15 \mathrm{~V}, \mathrm{~V}^{-}=-15 \mathrm{~V}$ and $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ over the entire temperature range $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ for DAC1285HD and DAC1286HD, and $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ for DAC1285HCD, DAC1280HCD, DAC1286HCD and DAC1287HCD. For specified operation, the internal reference (pin 24) must be connected to the reference input (pin 16). The specifications are guaranteed after 30 seconds of warm-up after power turn-on.
Note 2: All typical values are for $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
Note 3: These specifications apply to the limited temperature range $T_{M I N}=-25^{\circ} \mathrm{C}$ to $T_{M A X}=+85^{\circ} \mathrm{C}$ for DAC1285HD and DAC1286HD, and $T_{M I N}=0^{\circ} \mathrm{C}$ to $T_{M A X}=+70^{\circ} \mathrm{C}$ for DAC1285HCD, DAC1280HCD, DAC1286HCD and DAC1287HCD. For the entire temperature range, double the above specifications.
Note 4: FSR means "full-scale range" and is 20 V for $\pm 10 \mathrm{~V}$ range, 10 V for $\pm 5 \mathrm{~V}$, etc.
Note 5: Externally adjustable to zero.

## AC Electrical Characteristics $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, (Note 6)

| PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Voltage Mode $\pm 1$ LSB Settling Time DAC1285, DAC1286 | $V_{E} \leq 1 \mathrm{mV}$. |  | 1.5 | 3.0 | $\mu \mathrm{s}$ |
| DAC1280C | $\mathrm{VE}_{\mathrm{E}} \leq 5 \mathrm{mV}$ |  | 1.5 | 3.0 | $\mu \mathrm{s}$ |
| Voltage Mode Full-Scale Settling Time | $V_{E} \leq 1 \mathrm{mV}$. |  | 2.5 | 5.0 | $\mu \mathrm{s}$ |
| Current Mode Full-Scale Settling Time | $\mathrm{R}_{\mathrm{L}}=100 \Omega$ |  | 300 |  | ns |
| Voltage Mode Slew Rate | $-10 \mathrm{~V} \leq \mathrm{V}_{\text {OUT }} \leq+10 \mathrm{~V}$ |  | 20 |  | $\mathrm{V} / \mu \mathrm{s}$ |

Note 6: Not tested, guaranteed by design.

Connection Diagram


## Typical Performance Characteristics



## Functional Description

The DAC1280 series is a sophisticated D/A building block. The user is encouraged to read the following applications information before applying power to the device. Refer to National Semiconductor Application Notes AN-156 and AN-159 for additional applications information.

Selection of power supplies is important in applications requiring $0.01 \%$ accuracy. The $\pm 15 \mathrm{~V}$ supplies should be well regulated $( \pm 15 \mathrm{~V} \pm 0.1 \%$ with less than 0.5 mVrms of output noise and ripple.

To realize full speed capability of the device, all 3 power supply leads should be bypassed no further than $1 / 2$ inch
from the device, with $1 \mu \mathrm{~F}$ tantalum electrolytic capacitors in parallel with $0.01 \mu \mathrm{~F}$ ceramic disc capacitors.

## VOLTAGE MODE OPERATION

The DAC1280, DAC1285 binary and DAC1286, DAC1287 BCD D/A's provide internal scaling resistors which permit a wide range of bipolar and unipolar output configurations. Bipolar output formats of $\pm 2.5 \mathrm{~V}$, $\pm 5 \mathrm{~V}, \pm 10 \mathrm{~V}$ and unipolar formats of 0 to 5 V and 0 to 10 V are possible using resistor strap options included within the device. Table I and Figures $1-4$ summarize the proper pin connections required for these formats.

Functional Description (Continued)
TABLE I. Output Voltage/Current Ranges for DAC1280 Series

| OUTPUT <br> VOLTAGE <br> RANGE | DIGITAL INPUT <br> CODE | CONNECT <br> PIN 15 TO | CONNECT <br> PIN 16 TO | CONNECT <br> PIN 17 TO | CONNECT <br> PIN 19 TO |
| :--- | :--- | :---: | :---: | :---: | :---: |
| $\pm 10 \mathrm{~V}$ | Complementary Offset Binary | 19 | 24 | 20 | 15 |
| $\pm 5 \mathrm{~V}$ | Complementary Offset Binary | 18 | 24 | 20 | NC |
| $\pm 2.5 \mathrm{~V}$ | Complementary Offset Binary | 18 | 24 | 20 | 20 |
| +10 V | Complementary Binary | 18 | 24 | $21^{*}$ | NC |
| +5 V | Complementary Binary | 18 | 24 | $21^{*}$ | 20 |
| $\pm 1 \mathrm{~mA}$ | Complementary Offset Binary | NC | 24 | 20 | NC |
| -2 mA | Complementary Binary | NC | 24 | $21^{*}$ | NC |
| +10 V | Complementary BCD | 19 | 24 | NC | 15 |
| -1.25 mA | Complementary BCD | NC | 24 | NC | NC |

[^14]
\[

$$
\begin{aligned}
V_{\text {OUT }} & =(0 \text { to } 1.9995 \mathrm{~mA})(R 20+\mathrm{R} 21)-(6.3 \mathrm{~V} / \mathrm{R} 23)(\mathrm{R} 21+\mathrm{R} 22) \\
& =(0 \text { to } 1.9995 \mathrm{~mA})(10 \mathrm{k})-(1 \mathrm{~mA})(10 \mathrm{k}) \\
& =-10 \mathrm{~V} \text { to }+9.995 \mathrm{~V} \\
1 \mathrm{LSB} & =20 \mathrm{~V} / 4096=4.88 \mathrm{mV}
\end{aligned}
$$
\]

FIGURE 1. $\pm 10 \mathrm{~V}$ Bipolar Operation

$V_{\text {OUT }}=(0$ to 1.9995 mA$)(R 20)-(R 20 / R 23)(6.3 \mathrm{~V})$
$=(0$ to 1.9995 mA$)(5 \mathrm{k})-(5 \mathrm{k} / 6.3 \mathrm{k})(6.3 \mathrm{~V})$
$=-5 \mathrm{~V}$ to 4.9975 V
$1 \mathrm{LSB}=10 \mathrm{~V} / 4096=2.44 \mathrm{mV}$
FIGURE 2. $\pm 5 \mathrm{~V}$ Bipolar Operation

Functional Description (Continued)


FIGURE 3. 10V Unipolar Operation


FIGURE 4. 10V BCD Operation

## CURRENT MODE OPERATION

Current mode applications which make use of an external op amp, comparator, or a resistive load are possible with the DAC1280 series using pin 20. When an external op amp is used, the internal scaling resistors should be utilized to minimize full-scale drift. Configurations shown in Table 1 apply directly., Figure 5 shows one application using an external fast operational amplifier.

Current mode operation into a resistive load should also utilize the internally supplied resistors. A compliance restriction of $\pm 2.5 \mathrm{~V}$ at pin 20 is required for operation in the current output mode.

## OFFSET AND FULL-SCALE ADJUST

The DAC1280 series may be offset and full-scale adjusted using the circuit shown in Figure 6. Offset voltage should be adjusted first. A logic " 1 " $(\geq 2 \mathrm{~V}$ ) should be
applied to all logic inputs. In bipolar mode, the offset is adjusted to equal minus full-scale. In unipolar mode, the offset is adjusted to read OV at the output. Fullscale is then adjusted by applying a logic " 0 " $(\leq 0.8 \mathrm{~V})$ to all inputs for binary operation. For $B C D$, apply 011001100110 input coding. The range of R1 and R2 shown in Figure 6 is approximately $\pm 0.2 \%$ of full-scale for the values shown.
A. 30 second "warm-up" period should be allowed (after power turn-on) before making the above adjustments.

## LOGIC INPUT CODING

The logic inputs to the DAC1280 series are complementary; i.e., a given bit is turned ON by an active low input. Table II summarizes input status for unipolar and bipolar codes.

## Functional Description (Continued)

## REFERENCE SUPPLY

The DAC1280 series is supplied with an internal 6.3V reference supply voltage (pin 24). In order to obtain the specified performance, pin 24 should be connected to the Reference Voltage Input (pin 16). Since the reference is buffered by an op amp, the reference may be used externally at currents up to 5 mA . The reference output is short-circuit limited to a nominal 20 mA . An external reference voltage may be used with the DAC1280 series. Voltage values between 5 V and 11 V will work satisfactorily. Full-scale current may be predicted by:

## LOGIC INPUT COMPATIBILITY

The design of the current mode switches in the DAC1280 series give the device true TTL compatibility. It is TTL compatible over the entire operating temperature range and is independent of the reference voltage and VCC. Furthermore, since the input breakdown ratings are in excess of 18 V , the DAC1280 series may be driven directly from high (or low) voltage CMOS.

TABLE II

| CODE TYPE | MSB |  |  | INPUT CODE (Note 7) |  |  |  |  |  |  |  | LSB | OUTPUT STATE | UNIPOLAR OUTPUT RANGES |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  |  |  |  |  |  | 0 to 10V |  |  | 0 to 5V | $\begin{gathered} 0-2 \mathrm{~mA} \\ 0-1.25 \mathrm{~mA} \end{gathered}$ |
| Unipolar | 0 | 0 |  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Full-Scale | 9.9976 V | 4.9988 V | -1.9995 mA |
| Complementary | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 LSB ON | 0.0024 V | 0.0012 V | 0.0005 mA |
| Binary | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | Zero-Scale | 0.0000 V | - 0.0000 V | 0.0000 mA |
| Unipolar | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | Full-Scale | 9.990 V |  | 1.2488 mA |
| Complementary |  | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 LSB ON | 0.010 V |  | 0.00125 mA |
| BCD | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | Zero-Scale | 0.000 V |  | 0.0000 mA |


| CODE TYPE | INPUT CODE (Note 7) |  |  |  |  |  |  |  |  |  |  |  | OUTPUT STATE | BIPOLAR OUTPUT VOLTAGE RANGES |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | MSB |  |  | LSB |  |  |  |  |  |  |  |  |  | $\pm 10 \mathrm{~V}$ | $\pm 5 \mathrm{~V}$ | $\pm 2.5 \mathrm{~V}$ | $\pm 1 \mathrm{~mA}$ |
| Bipolar | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Full-Scale | 9.9951 V | 4.9976 V | 2.4988 V | -0.9995 mA |
| Complementary | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | Half-Scale | 0.0000 V | 0.0000 V | 0.0000 V | 0.0000 mA |
| Binary | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 LSB ON | -9.9951V | -4.9976V | -2.4988V | 0.9995 mA |
|  | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | Zero-Scale | -10.0000V | $-5.0000 \mathrm{~V}$ | -2.5000V | 1.0000 mA |

Note 7: Logic input sense is such that an active low ( $V_{I N} \leq 0.8 V$ ) turns a given bit $O N$ and is represented as a logic " 0 " in the table.


FIGURE 5. $\pm 10 \mathrm{~V}$ Bipolar Operation with External Operational Amplifier

Functional Description (Continued)


## Ordering Information

| PART NUMBER |  | $25^{\circ} \mathrm{C}$ <br> LINEARITY | PACKAGE | TEMPERATURE <br> RANGE |
| :---: | :---: | :---: | :---: | :---: |
| BINARY | BCD |  | DIP | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| DAC1285HD | DAC1286HD | $0.01 \%$ | DIP |  |
| DAC1285HCD | DAC1286HCD | $0.01 \%$ | DIP | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| DAC1280HCD | DAC1287HCD | $0.025 \%$ | DIP | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |

[^15]
## National Semiconductor <br> LM1508/LM1408 8-Bit D/A Converter

 Digital-to-Analog Converters
## general description

The LM1508/LM1408 is an 8 -bit monolithic digital-toanalog converter (DAC) featuring a full scale output current settling time of 150 ns while dissipating only 33 mW with $\pm 5 \mathrm{~V}$ supplies. No reference current (IREF) trimming is required for most applications since the full scale output current is typically $\pm 1$ LSB of 255 IREF/ 256. Relative accuracies of better than $\pm 0.19 \%$ assure 8 -bit monotonicity and linearity while zero level output current of less than $4 \mu \mathrm{~A}$ provides 8 -bit zero accuracy for $I_{\text {REF }} \geq 2 \mathrm{~mA}$. The power supply currents of the LM1508/LM1408 are independent of bit codes, and exhibits essentially constant device characteristics over the entire supply voltage range.

The LM1508/LM1408 will interface directly with popular TTL, DTL or CMOS logic levels, and is a direct replacement for the MC1508/MC1408. For higher speed
applications, see DAC0800 data sheet. For more information, see DAC0808 data sheet.

## features

- Relative accuracy: $\pm 0.19 \%$ error maximum LM1508-8 and LM1408-8
- Full scale current match: $\pm 1$ LSB typ
- 7 and 6-bit accuracy available
- Fast settling time: 150 ns typ
- Noninverting digital inputs are TTL and CMOS compatible
- High speed multiplying input slew rate: $8 \mathrm{~mA} / \mu \mathrm{s}$
- Power supply voltage range: $\pm 4.5 \mathrm{~V}$ to $\pm 18 \mathrm{~V}$
- Low power consumption: $33 \mathrm{~mW} @ \pm 5 \mathrm{~V}$
block and connection diagrams




## typical application



FIGURE 1. $\pm 10 \mathrm{~V}$ Output Digital to Analog Converter

## ordering information

| ACCURACY | OPERATING TEMPERATURE <br> RANGE | ORDER NUMBERS* |  |  |
| :---: | :---: | :---: | :---: | :---: |
|  |  | HERMETIC <br> PACKAGE (D16C) | HERMETIC <br> PACKAGE (J16A) | PLASTIC <br> PACKAGE (N16A) |
|  | $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ | LM1508D-8 | LM1508J-8 |  |
| 8-Bit | $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+75^{\circ} \mathrm{C}$ |  | LM1408J-8 | LM1408N-8 |
| 7-Bit | $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+75^{\circ} \mathrm{C}$ |  | LM1408J-7 | LM1408N-7 |
| 6-Bit | $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A} \leq+75^{\circ} \mathrm{C}}$ |  | LM1408J-6 | LM1408N-6 |

[^16]absolute maximum ratings : $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ unless otherwise noted)

Power Supply Voltage
$V_{C C}$
$V_{E E}$

Digital Input Voltage, V5-V12
Applied Output Voltage, $\mathrm{V}_{\mathrm{O}}$
Reference Current, I 14
Reference Amplifier Inputs, V14; V15


$$
\begin{array}{r}
5.5 V_{D C} \\
-16.5 V_{D C}
\end{array}
$$

$$
-10 \vee_{D C} \text { to }+18 \vee_{D C}
$$

$$
-11 V_{D C} \text { to }+18 V_{D C}
$$

$$
v_{\mathrm{CC}}, \mathrm{v}_{\mathrm{EE}}
$$

Power Dissipation (Package Limitation) Cavity Package

1000 mW
Derate above $\dagger_{A}=25^{\circ} \mathrm{C}$
Operating Temperature Range LM1508-8
LM1408-8 Series
Storage Temperature Range
$-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ $0 \leq T_{A} \leq+75^{\circ} \mathrm{C}$ $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$

## electrical characteristics

$\left(V_{C C}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=-15 \mathrm{~V}_{\mathrm{DC}}, \mathrm{V}_{\text {REF }} / \mathrm{R} 14=2 \mathrm{~mA}, \mathrm{LM} 1508-8: \mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}\right.$ to $+125^{\circ} \mathrm{C}$; LM1408-8, LM1408-7, LM1408-6, $\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$, and all digital inputs at high logic level unless otherwise noted.)


Note 1: All current switches are tested to guarantee at least $50 \%$ of rated current.
Note 2: All bits switched.
Note 3: Range control is not required.

Section 4
Data Acquisition
Systems

## ADS1216HC 16-Channel, 12-Bit Data Acquisition System with Memory

## General Description

The ADS1216HC is a complete 16 -channel (differential 8 -channel) data acquisition system with 12 -bit linearity and resolution. It features on-card memory and micro or mini-computer TTL bus driving capability. The system contains a 16 -channel or differential 8 -channel multiplexer; programmable gain amplifier with program memory loaded by software; sample-and-hold amplifier; 12-bit analog-to-digital converter, TRI-STATE ${ }^{\circledR}$ TTL bus drivers; and all timing, control, and interface circuits necessary for interfacing any micro or mini-computer. The system operates in a continuous, asynchronous, sequential scanning mode, updating the self-contained RAM upon completion of each data conversion. In this way, latest data for all channels is always resident in RAM. The system is memory-mapped so it appears to the computer exactly like main memory. The interface presents selected channel data to the data bus within 220 ns after data is requested; therefore data is accessible at main memory access speed. The system will operate with any of the popular computer systems by selection of appropriate off-card strap connections.

## Features

- 16 single-ended, 16 quasi-differential, or 8 differential channels
- 12-bit resolution and linearity
- 220 ns data access time
- 16 channels of on-card memory
- Memory-mapped interface
- On-card precision gain-set network for gains of 1,2, 2 1/2, 5, 10, 20, 50, 100
- Full-scale ranges $0-100 \mathrm{mV}$ to $\pm 10 \mathrm{~V}$ including $1-5 \mathrm{~V}$
- Gain program memory provides any of 4 selected gains at any of 16 channels
- Internal precision reference divider for calibration at $0.1,1,5,10 \mathrm{~V}$
- Internal 10.24 V reference
- Drives fully loaded TTL data bus
- Continuous sequential channel scanning
- Supplied with mating card-edge connectors
- Operates with all TTL compatible 8 -bit or 16 -bit processors.

Functional Block Diagram


## Preliminary Specifications

ANALOG INPUTS

| Data Channels | 16 single-ended, 16 pseudo- <br> differential, or 8 differential |
| :--- | :--- |
| Full Scale Range |  |
|  | $\pm 10.24 \mathrm{~V}, 0-10.24 \mathrm{~V}$ |
|  | $\pm 5.12 \mathrm{~V}, 0-5.12 \mathrm{~V}, 1-5.096 \mathrm{~V}$ |
|  | $\because 4.096 \mathrm{~V}, 0-4.096 \mathrm{~V}$ |
|  | $\pm 2.048 \mathrm{~V}, 0-2.048 \mathrm{~V}$ |
|  | $\pm 1.024 \mathrm{~V}, 0-1.024 \mathrm{~V}$ |
|  | $\pm 512 \mathrm{mV}, 0-512 \mathrm{mV}$ |
|  | $\pm 205 \mathrm{mV}, 0-205 \mathrm{mV}$ |
|  | $\pm 102 \mathrm{mV}, 0-102 \mathrm{mV}$ |

Absolute Maximum, $\mathrm{V}_{1 \mathrm{~N}} \pm 15 \mathrm{~V}$
Input Leakage'Currènt
$\leq 10 \mathrm{nA} @ 25^{\circ} \mathrm{C}$
$\leq 60 \mathrm{nA}-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Input Bias Current
$25 \mathrm{nA} @ 25^{\circ} \mathrm{C}$
of S\&H Amplifier
Input:Capacitance
$75 n \mathrm{~A}-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
$\leq 100 \mathrm{pF}$ for ON channel
$\leq 10 \mathrm{pF}$ for OFF channel
Input Channel MUX Switches ON for Power OFF
SIGNAL DYNAMICS

| Throughput Rate | $8000 \mathrm{ch} / \mathrm{sec}$ (scans each of <br>  <br>  <br> S \& H Feedthrough |
| :--- | :--- |
| $\leq-80 \mathrm{~dB} @ 1 \mathrm{kHz}$ <br> Crosstalk, OFF to ON | $\leq-80 \mathrm{~dB} @ 1 \mathrm{kHz}$ |
| Channel |  |
| Differential Amp CMRR | $\geq 60 \mathrm{~dB} @ \mathrm{f}=0-1 \mathrm{kHz}$, |
|  | Gain $=1-100$ |

ACCURACY
Resolution
Quantizing Error
Linearity Error
Full Scale Error*

Zero Scale Error*
12 bits
$\pm 1 / 2$ LSB
$\leq \pm 1 / 2$ LSB $25^{\circ} \mathrm{C}$
$\leq \pm 1 \mathrm{LSB}-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
$\leq \pm 1 / 2$ LSB $25^{\circ} \mathrm{C}$
$\leq \pm 1 \mathrm{LSB}-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
$\leq \pm 1 / 2$ LSB $25^{\circ} \mathrm{C}$
$\leq \pm 1$ LSB $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
$\begin{aligned} & \text { Power Supply Sensitivity* } \leq \pm 1 / 2 \text { LSB, } V \mathrm{~S}=14-16 \mathrm{~V} \text {, } \\ &-25^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C}\end{aligned}$
3 Sigma Noise Peak-Peak* $\leq \pm 1 / 2$ LSB, $0-3 \mathrm{kHz}$
No Missing Codes*
Amplifier Gain
1, 2, 2.5, $5 \pm 0.05 \%$; 10, 20, $50 \pm 0.1 \%, 100 \pm 0.25 \%$

## REFERENCE

Voltage

Reference Divider Ratio
$10.240 \pm 0.015 \mathrm{~V} @ 25^{\circ} \mathrm{C}$ $10.240 \pm 0.020 \mathrm{~V}-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
$\pm 0.05 \%$; $0.100 \pm 0.1 \%$

## DATA OUTPUT

Standard TTL Levels
TRI-STATE Bus Drivers
10 Standard TTL Loads
Bus Structure
8 -bit double byte right-justified or 16 -bit single byte right or left-justified data.

[^17]
## Block Diagram



Timing Diagrams


Connection Tables
digital/bus connections
Pin listing for Eurocard Version. Mating connector for Eurocard Version is Elco No. 8257-096-648-123.

| POSITION | ROW A | ROW B | ROW C | POSITION | ROW A | ROW B | ROW C |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | 5 V | 5 V | 5 V | 17 | BA16 | LO | T16 |
| 2 | BIN | CODE | COMP | 18 | BA15 | LO | T15 |
| 3 | VL | VL | READY | 19 | BA14 | LO | T14 |
| 4 | BD8 | VL | BDO | 20 | BA13 | LO | T13 |
| 5 | BD9 | VL | BD1 | 21 | BA12 | LO | T12 |
| 6 | BD10 | VL | BD2 | 22 | BA11 | LO | T11 |
| 7 | BD11 | VL | BD3 | 23 | BA2 | LO | BA3 |
| 8 | BD12 | VL | BD4 | 24 | BA1 | LO | BA4 |
| 9 | BD13 | VL | BD5 | 25 | BA10 | LO | T10 |
| 10 | BD14 | VL | BD6 | 26 | BA9 | L0 | T9 |
| 11 | BD15 | VL | BD7 | 27 | BA8 | LO | T8 |
| 12 | READ | VL | TREAD | 28 | BA7 | LO | T7 |
| 13 | BAO | VL | T0 | 29 | BA6 | ADRS | T6 |
| 14 ' | WRITE | VL | TWRITE | 30 | BA5 | NINIT | T5 |
| 15 | MEMSEL | D12 | TMEM | 31 | MUX SEL | $8-\mathrm{CH}$ | $16 . \mathrm{CH}$ |
| 16 | NRY | SEL RY | RY | 32 | GND | GND | GND |

DIGITAL/BUS CONNECTIONS
Pin listing for $L$ Version. Mating connector for $L$ Version is Elco No. 6307-072-472-001.

| POSITION |  | POSITION |  | POSITION |  | POSITION |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | 5V | 19 | BD13 | 37 | BA16 | 55 | BA9 |
| 2 | 5 V | 20 | BD5 | 38 | T16 | 56 | T9 |
| 3 | COMP | 21 | BD14 | 39 | BA15 | 57 | BA8 |
| 4 | 5 V | 22 | BD6 | 40 | T15 | 58 | T8 |
| 5 | BIN | 23 | BD15 | 41 | BA14 | 59 | BA7 |
| 6 | CODE | 24 | BD7 | 42 | T14 | 60 | T7 |
| 7 | VL | 25 | READ | 43 | BA13 | 61 | BA6 |
| 8 | READY | 26 | TREAD | 44 | T13 | 62 | T6 |
| 9 | BD8 | 27 | BAO | 45 | BA12 | 63 | BA5 |
| 10 | BDO | 28 | T0 | 46 | T12 | 64 | T5 |
| 11 | BD9 | 29 | WRITE | 47 | BA11 | 65 | ADRS |
| 12 | BD1 | 30 | TWRITE | 48 | T11 | 66 | INIT |
| 13 | BD10 | 31 | MEMSEL | 49 | BA2 | 67 | $8-\mathrm{CH}$ |
| 14 | BD2 | 32 | TMEM | 50 | BA3 | 68 | $16 . \mathrm{CH}$ |
| 15 | BD11 | 33 | SEL RY | 51 | BA1 | 69 | MUX SEL |
| 16 | BD3 | 34 | D12 | 52 | BA4 | 70 | GND |
| 17 | BD12 | 35 | NRY | 53 | BA10 | 71 | GND |
| . 18 | BD4 | 36 | RY | 54 | T10 | 72 | GND |

ANALOG CONNECTIONS
Mating connector for either format is the Elco No. 6042-072-000-002 or Continental 600-121-72XA.

| POSITION |  | POSITION |  | POSITION |  | POSITION |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | +15V | 19 | G5 | 37 | MUX 9-16 | 55 | CH 11 |
| 2 | +15V | 20 | V10 | 38 | AMP HI | 56 | COM 11 |
| 3 | -15V | 21 | G2 1/2 ${ }^{\text { }}$ | 39 | ANA COM | 57 | COM 6 |
| 4 | -15V | 22 | TP3 | 40 | MUX 1-8 | 58 | CH 6 |
| 5 | PS COM | 23 | G2 | 41 | COM 8 | 59 | CH 14 |
| 6 | PS COM | 24 | TP2 | 42 | CH 8 | 60 | COM 14 |
| 7 | REF. IN | 25 | G. 1 | 43 | CH 16 | 61 | COM 5 |
| 8 | ADC IN | 26 | TP1 | 44 | COM 16 | 62 | CH 5 |
| 9 | REF OUT | 27 | TPO | 45 | COM 4 | 63 | CH 13 |
| 10 | OFFSET | 28 | AMP OUT | .. 46 | CH 4 | 64 | COM 13 |
| 11 | G100 | 29 | ANA GND | 47 | CH 12 | 65 | COM 2 |
| 12 | S\&H OUT | 30 | S\&H IN | 48 | COM 12 | 66 | CH 2 |
| 13 | G50 | 31 | A3 | 49 | COM 7 | 67 | CH 10 |
| 14 | V0. 1 | 32 | A4 | 50 | CH 7 | 68 | COM 10 |
| 15 | G20 | 33 | A1 | 51 | CH 15 | 69 | COM 1 |
| 16 | V1 | 34 | A2 | 52 | COM 15 | 70 | CH 1 |
| 17 | G10 | 35 | AMP LO | 53 | COM 3 | 71 | CH 9 . |
| 18 | V5 | 36 | REF 1 | 54 | CH 3 | 72 | COM 9 |

## Applications Information

## ANALOG INPUTS

Sixteen pairs of input terminals are provided. Those marked CH 1 to CH 8 are multiplexed by an 8 -channel multiplexer to MUX 1-8. Those marked CH 9 to CH 16 are multiplexed by another 8 -channel multiplexer to MUX 9-16. Sixteen additional terminals, marked COM 1 to COM 16 are not multiplexed, but are connected to ANA COM. These are normally connected to the transducer or signal common lines except when multiplexing differential signals. The card connections are flexible enough to permit 16 -channel single-ended, 16 -channel quasi-differential or 8 -channel differential connections.

## 8-Channel Differential Connection

Connect channel 1 signal high and low inputs to CH 1 and CH 9 , respectively. Repeat with channels $2-8$ high and low to $\mathrm{CH} 2-\mathrm{CH} 8$ and $\mathrm{CH} 10-\mathrm{CH} 16$, respectively. Connect MUX 1-8 to AMP HI and MUX 9-16 to AMP LO; also connect REF 1 to AMP LO as shown in Figure 1. The data out will represent the difference in signal levels as seen by MUX 1-8 and MUX 9-16; that is, $\mathrm{V}_{\mathrm{O}}=\mathrm{CH} 1-\mathrm{CH} 9$ and so forth to $\mathrm{CH} 8-\mathrm{CH} 16$. Input signals must be somewhere referenced to ANA GND to insure that the input signals are within the $\pm 10 \mathrm{~V}$ common-mode voltage range of the system. To set the multiplexer logic to the differential mode, it is necessary to strap MUX SEL to $8-\mathrm{CH}$.

## 16-Channel Single-Ended Connection

Connect channel 1 signal high through channel 16 signal high to $\mathrm{CH} 1-\mathrm{CH} 16$, respectively. Connect channel 1 signal low through channel 16 signal low to COM 1COM 16 as in Figure 2. Interconnect ANA GND, ANA COM, AMP LO, and REF 1; interconnect MUX 1-8, MUX 9-16 and AMP HI. Also strap MUX SEL to $16-\mathrm{CH}$.

## 16-Channel Quasi-Differential Connection

Connect all 16 pairs of signal lines as for 16 -channel single-ended connection. Strap ANA COM, AMP LO, and REF 4 as in Figure 3, interconnect MUX 1-8, MUX 9-16 and AMP HI: Do not connect signals to ANA GND, however, signals must somewhere be referenced to ANA GND. Also strap MUX SEL to 16-CH.

## AMPLIFIER

## Gain

The amplifier gain may be set to any of the following values on a per-channel basis; 1, 2, $21 / 2,5,10,20$, 50, 100. Up to 4 different gains may be selected for use with any of the 16 data channels.. Gain is selected by strapping the gain select terminals $\mathrm{A} 1-\mathrm{A} 4$, to the gain set terminals G1-G100. For example, gain 4 is set to 100 in Figure 4 by strapping A4 to G100, gain 2 is set to unity by strapping A2 to G1, gain 3 is set to 2 by strapping A3 to G2, and gain 1 is set to 2.5 by strapping A1 to G2 $1 / 2$. If all channels have a range of $0-10.2375 \mathrm{~V}$, the amplifier need not be used at all unless desired. In this case, strap AMP. LO, AMP HI and REF 1 to ANA GND; and strap MUX 1-8, MUX 9-16, and S\&H IN, thus bypassing the amplifier as in Figure 5a.

An alternate connection will provide more precise gain accuracy when a unity gain, single-ended amplifier is required. The connection shown in Figure $5 b$ bypasses the programmable gain amplifier, but retains a precise, unity gain, FET input, buffer amplifier. With this connection, it may be necessary to readjust the ADC zero. Do not change the AMP zero control.

An on-card memory must be loaded with the gain program for each channel from software control in the computer program. Gain A1 is selected by writing XXX316 into each desired channel at the selected channel addresses. Gain A2-A4 are selected by writing XXX2, XXX1 and XXX0, respectively.

## Offset

When analog input signals range from zero upward or $\pm$ from zero, the amplifier should not be offset. Connecting REF 1, AMP LO, ANA COM, and ANA GND provides no offset. However, when analog input signals have a fixed minimum value and it is desired to utilize the entire scale range (e.g., $V_{I N}=1-5 \mathrm{~V}$ ), AMP LO can be offset by connecting to any of the reference voltages available from the on-card reference divider. These voltages are $0.1,1,5$ and 10 V ; they are available at terminals V0.1, V1, V5 and V10. AMP LO can be offset to one value for gains A2-A4, and REF 1 can be offset to another value for gain A1. Perhaps, most common usage would be with only gain A1 offset, say to 1 V for full scale range of $1-5 \mathrm{~V}$ on A 1 and zero referenced signals on the other gain settings. To effect this schedule, connect AMP LO to ANA GND and connect REF 1 to V 1 as shown in Figures 4, 6 and 7. The AMP LO terminal is common for gains selected by A2-A4, while REF 1 is the equivalent AMP LO terminal for gain A1.

## SAMPLE AND HOLD

The sample and hold circuit may be bypassed by connecting the AMP OUT and ADC IN terminals directly, as in Figure 8. If the sample and hold circuit is to be used, strap AMP OUT to S\&H IN and strap S\&H OUT to ADC IN, as in Figure 7. Since the S\&H amplifier exhibits some offset and a slight gain error, both controls on the ADC for offset and full-scale may need readjustment if the S\&H is bypassed. These 2 controls are factory adjusted for use with the S\&H amplifier in the circuit.

## ANALOG-TO-DIGITAL CONVERTER CONNECTIONS

The ADC may be used for either positive unipolar or for bipolar signals. When bipolar signals are to be coded, strap OFFSET to REF IN, strap CODE to COMP and strap D12 to BD11, as in Figure 8. This offsets the ADC range so that -10.240 V is zero.scale or F 80016 and 10.2375 V is full-scale or $07 \mathrm{FF}_{16}$ in a 2 's complement binary code with extended sign bit. If desired to use an offset binary code on bipolar signals, strap OFFSET to REF IN, CODE to BIN and D12 to LO, as in Figure 11. The result will be $0000_{16}$ for -10.240 V input and OFFF 16 for 10.2375 V input. To obtain extended sign, strap D12 to BD11 instead of LO.

## Applications Information (Continued)

Channel Selection Logic

| BA4 | BA3 | BA2 | BA1 | 16-CH | 8-CH |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | 1 | $1-9$ |
| 0 | $\cdots$ | 0 | 1 | 2 | $2-10$ |
| 0 | 0 | 1 | 0 | 3 | $3-11$ |
| 0 | 0 | 1 | 1 | 4 | $4-12$ |
| 0 | $\cdots$ | 1 | 0 | 0 | 5 |
| 0 | 1 | 0 | 1 | 6 | $6-13$ |
| 0 | 1 | 1 | 0 | 7 | $7-14$ |
| 0 | 1 | 1 | 1 | 8 | $8-16$ |
| 1 | 0 | 0 | 0 | 9 | None |
| 1 | 0 | 0 | 1 | 10 | None |
| 1 | 0 | 1 | 0 | 11 | None |
| 1 | 0 | 1 | 1 | 12 | None |
| 1 | 1 | 0 | 0 | 13 | None |
| 1 | 1 | 0 | 1 | 14 | None |
| $\cdots 1$ | 1 | 1 | 0 | 15 | None |
| $\cdots 1$ | 1 | 1 | 1 | 16 | None |

When using unipolar positive signals, strap OFFSET to ADC. IN, strap CODE to BIN, and strap D12 to LO, as in Figure 12 to obtain $0000_{16}$ at OV input and OFFF16 at 10.2375 V input.

In all cases, the analog signal from the S\&H is applied to the ADC by strapping S\&H OUT to ADC IN.

## REFERENCE

To use the internal reference, strap REF OUT to REF IN, as in Figures 10 and 12. To use an external 10.24 V reference, connect the external reference positive to REF IN and negative to ANA GND, as in Figure 10. To use an external 10.00 V reference, connect as for external 10.24 V reference and also strap REF IN to V 10 . When using an external. reference, it may be necessary to readjust the full-scale potentiometer which is factory set for the internal reference.

## CHANNEL SELECTION

Channel selection is made by applying the appropriate digital code to terminals BA1 through BA4 in the following manner:

For 16 channel, strap MUX SEL to $16-\mathrm{CH}$. For 8 channel differential, strap MUX SEL to $8-\mathrm{CH}$.

Loading an address location with a gain-set data word (see AMPLIFIER, Gain, on previous page) will set the MUX to the addressed channel and initiate a conversion. The new data will be available approximately $120 \mu \mathrm{~s}$ later. By repeated (or selective) write gain operations, a desired channel may be repeatedly (or selectively) commanded to generate new data if desired.

## ADDRESS DECODING

The data acquisition card is memory mapped and data is accessible by a memory read instruction at normal memory speeds. The system will work with either a 16 or an 8 -bit data bus; addressing connections are slightly different for the two.

The BA terminals and the $T$ terminals are compared to select the appropriate address code. For example, if a code of 0111 is desired, set the T terminals to code 0111.

The logic signals presented to address lines BAO-BA4 must remain stable during the data read or write access period. However, it is possible to latch address lines BA5-BA16 on a rising edge at the ADRS line. When no latching is required, strap ADRS to LO.

## CONTROL BUS CONNECTIONS

The control bus connections are ADRS, MEMSEL, READ, WRITE, READY, and NINIT. READY is an output signal to the processor, and the other 5 are inputs to the data acquisition card. Logic sense select pins are also available as TMEM, TREAD and TWRITE. The sense of the READY signal may also be strap selected. These sense selections allow use of the card with almost any processor bus.

## NINIT

An initializing signal from, the processor at time of power-up or whenever commanded will initialize the data acquisition card by resetting the internal address counter to channel 1. This must be a negative true signal.

## Applications Information (Continued)

| CONNECT TERMINAL | $\begin{aligned} & \text { FOR 16-BIT } \\ & \text { DATA } \\ & \text { BUS } \end{aligned}$ | $\left\{\begin{array}{l} \text { FOR } \\ \text { 8-BIT } \\ \text { DATA } \\ \text { BUS } \end{array}\right.$ | STRAP FOR 8-BIT DATA BUS |
| :---: | :---: | :---: | :---: |
| T0 | LO | VL | BD0 to BD8 |
| BAD | LO | ADRO | $B D 1$ to BD9 |
| BA1 | ADRO | ADR1 | BD2 to 8D10 |
| BA2 | ADR1 | ADR2 | BD3 to BD11 |
| BA3 | ADR2 | ADR3 | BD4 to BD12 |
| BA4 | ADR3 | ADR4 | BD5 to BD13 |
| BA5 | ADR4 | ADR5 | BD6 to BD14 |
| BA6 | ADR5 | ADR6 | BD7 to BD15 |
| BA7 | ADR6 | ADR7 | . |
| BA8 | ADR7 | ADR8 |  |
| BA9 | ADR8 | ADR9 |  |
| BA10 | ADR9 | ADR10 | Note. See |
| BA11 | ADR10 | ADR11 | Figures 13-16 |
| BA12 | ADR11 | ADR12 | for examples |
| BA13 | ADR12 | ADR13 |  |
| BA14 | ADR13 | ADR14 |  |
| BA15 | ADR14 | ADR15 |  |
| BA16 | ADR15 | LO |  |
| T16 | LO or VL | LO |  |
| T5-T15 | LO or VL | LO or VL |  |

## MEMSEL

This input must be true to select the data card; it is normally connected to a memory select line or a memory/IO line. For positive true select, strap TMEM to LO. For zero true select, strap TMEM to VL. If there is no processor line of similar function, MEMSEL is strapped to READ and TMEM is strapped to WRITE. This insures that the on-card clock will be interrupted for the minimum possible period corresponding to the actual READ time.

## READ

This input must be true to read data from the card, it is normally connected to a memory read control line. For positive true read, strap TREAD to VL. For zero true read, strap TREAD to LO.

## WRITE

This input must be true to write a gain program into the card; it is normally connected to a memory write control line. For positive true write, strap TWRITE to LO. For zero true write, strap TWRITE to VL.

## READ/WRITE

For use with processors having a single READ/WRITE control line, strap the READ and WRITE lines together and connect to the processor read/write line. For READ/ WRITE operation, strap both TREAD and TWRITE to VL. For ` $\overline{R E A D} / W R I T E$ operation, strap both TREAD and TWRITE to VO.

## ADRS

The ADRS line may be used to latch address data presented to inputs BA5-BA16. Data is latched on a rising (trailing) edge and is unlatched on the next falling edge. There is no latching capability at any other input. In most applications, the ADRS line is strapped to LO; and no latching takes place. However, there are some processors such as the PACE which utilize a single set of lines for both address and data. In these systems,
an interface latch must be provided to hold the address data during the data transmission period. Using this card with a PACE system requires only a single 4 -bit latch to hold address bits applied at BA1-BA4.

## READY

The ready output signal indicates to the processor that the data card is ready to accept data in the write mode or that valid data will be on the bus in the read mode; it is normally connected to the processor ready or wait control line. In the read mode, the READY output will be available by 120 ns after a read command is received by the card; data will be on the bus by 220 ns after the read command. In the write mode, READY will be available by 850 ns after the write signal is received. The processor will not have to enter a wait cycle in the read mode; however, a wait cycle is necessary in the write mode due to internal timing requirements on the data card. To obtain a positive true READY signal, strap SEL RY to RY. To obtain a zero true READY signal, strap SEL RY to NRY.

## DATA LINES

The data card may be used with either 8 or 16 -bit data busses. For 16 -bit busses, all 16 data lines are available. For 8 -bit busses, the lower 8 bits must be paralleled with the upper 8 bits. Connect BD0 to BD8, BD1 to BD9, and so forth through BD7 to BD15. See under heading Analog-to-Digital Converter Connections for consideration of bits $12-15$. The 12 -bit data appears right justified on a 16 -bit data field. For 2 's complement bipolar data, the sign bit is extended to the 4 most significant bits. For binary data, the 4 most significant bits are zeros. All data is positive true. By reconnecting or reassigning data bus terminals, it is possible to connect for left-justified data on a 16 -bit data bus. This is not possible for an 8 -bit data bus. In this case, connect the CODE terminal to LO to set the 4 unused bits to zero, per Figure 10.

Applications Information (Continued)


FIGURE 1. 8-Channel Differential Connection


FIGURE 2. 16-Channel Single-Ended Connection


FIGURE 3. 16-Channel Quasi-Differential Connection

## Applications Information (Continued)



$$
\begin{array}{llll}
\text { A4 } & \text { Gain }=100 & \text { Range }=0-102.375 \mathrm{mV} & 1 \mathrm{LSB}=25 \mu \mathrm{~V} \\
\text { A2 } & \text { Gain }=1 & \text { Range }=0-10.2375 \mathrm{~V} & 1 \mathrm{LSB}=2.5 \mathrm{mV} \\
\text { A3 } & \text { Gain }=2 & \text { Range }=0-5.11875 \mathrm{~V} & 1 \mathrm{LSB}=1.25 \mathrm{mV} \\
\text { A1 } & \text { Gain }=21 / 2 \text { Range }=1-5.095 \mathrm{~V} & 1 \mathrm{LSB}=1 \mathrm{mV}
\end{array}
$$

FIGURE 4. Gain and Offset Connections, An. Example (See Page 5)



FIGURE 5a. Amplifier Completely Bypassed


FIGURE 5b. Amplifier Bypassed Except for Single-Ended,Precise Unity-Gain FET Buffer
uffer

Applications Information (Continued)

| Ch $13=0 \mathrm{~V}$ REF | A4 | Gain $=100$ | Range $=0-102.375 \mathrm{mV}$ | $1 \mathrm{LSB}=25 \mu \mathrm{~V}$ |
| :--- | :--- | :--- | :--- | :--- |
| Ch $14=5 \mathrm{~V}$ REF | A2 | Gain $=1$ | Range $=0-10.2375 \mathrm{~V}$ | $1 \mathrm{LSB}=2.5 \mathrm{mV}$ |
| Ch $15=1 \mathrm{~V}$ REF | A3 | Gain $=2$. | Range $=0-5.11875 \mathrm{~V}$ | $1 \mathrm{LSB}=1.25 \mathrm{mV}$ |
| Ch $16=100 \mathrm{mV}$ REF | A1 | Gain $=21 / 2$ | Range $=1-5.095 \mathrm{~V}$ | $1 \mathrm{LSB}=1 \mathrm{mV}$ |

FIGURE 7. Example of Analog Connection with Multiplexed Reference
Voltages for Calibration Purposes (Consider Accuracy of Internal REF If Used)

## Applications Information (Continued)



FIGURE 11. ADC, CODE and Logic Connections for Bipolar Inputs with External REF; Offset Binary Output Code Data is Right-Justified, Bits 12-15 are Zeros. For Left-Justified Data on a 16-Bit Data Bus, Reassign Data Bits 12-15 as Bits 0-3.


FIGURE 12. ADC, CODE and Logic Connections for Unipolar Inputs with Internal REF; Binary Output Code Data is Right-Justified, Bits 12-15 are Zeros.


FIGURE 13. Bus and Logic Connections for 80/10 System

Applications Information (Continued)


FIGURE 14. Bus and Logic Connections for 6800 System

*To LO when all address bits are latched on the CPU card

FIGURE 15. Bus and Logic Connections for PACE

## Applications Information (Continued)



Physical Dimensions inches (millimeters)


Eurocard Version
Order Number ADS 1216 HCE


L Version Order Number ADS1216HCL

Section 5
Digital Voltmeters

Digital Voltmeters

## Features

- Complete controller for low cost 4 1/2-digit dual slope DPM
- Minimum external parts count
- Complements LF13300 analog building block
- Drives large LED segments directly
- Polarity indication
- Overrange indication
- Auto zero control
- Single 5V supply
- On-chip clock oscillator

Note. See LF13300 data sheet for additional information.

## Block Diagram

4 1/2-Digit Panel Meter Controller


Absolute Maximum Ratings (Note 1)

## Operating Conditions



Electrical Characteristics (Notes 3 and 4 )


Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: $V_{C C 2}$ supply is connected to $\mathrm{RV}_{\mathrm{CC}}$ pin on package through a protection resistor, which dissipates power external to the package, according to the graph (Figure 3).
Note 3: Unless otherwise specified, $\min /$ max limits apply across the $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ range for the device. All typicals are given for $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ and $T_{A}=25^{\circ} \mathrm{C}$.
Note 4: All currents into device pins shown as positive, out of device as negative, all voltages referenced to ground unless otherwise noted. All values shown as max or min on absolute value basis.
Note 5: Only one output at a time should be shorted.
Note 6: The current/segment specified is peak current for a 5 -digit multiplexed system, which works out to be $15 \mathrm{~mA} /$ segment average DC current.

## Functional Description

## OPERATION

The ADB4511 is designed for use with the LF13300 dual slope DVM analog front end. Four control signals are supplied to the LF13300 and one control signal is required from the LF13300. The conversion cycle is composed of 5 distinct phases (Figure 4):

Phase I - Polarity Determination
Phase II - Initialization
Phase III - Ramp Unknown
Phase IV - Ramp Reference
Phase V - Offset Correction and Standby

## Phase I - Polarity Determination (2,010 Clock Periods)

This phase is initiated by taking the start $A / D$ conversion (SAD) input to a logic " 1 " momentarily $(\geq 1 C P$ ). It is used to determine polarity of the analog input. At the 2000th clock period, COMP from the LF13300 is examined for polarity. If COMP = logic " 1 ", then the input voltage is positive. If COMP = logic " 0 ", then the input is negative. The polarity determination signal (PD/RU+) will be at a logic " 1 " during this entire phase. The above operation is also necessary to determine which integrator input (positive or negative) of the LF 13300 should be used for proper A/D conversion (see LF13300 data sheet).

## Phase II - Initialization (4000 Clock Periods)

This phase is identical to Phase V and is used by the LF13300 to eliminate any offsets induced as a result of the Polarity Detect Phase. Offset Correction (OC) will be at a logic " 1 ".

## Phase III - Ramp Unknown (20,000 Clock Periods)

The unknown input voltage is integrated for a fixed time, 20,000 clock periods, during this phase. The result of the Phase I Polarity Detect Cycle determines whether PD/RU+ or RU- will be at logic " 1 ". If Phase I indicates a positive input, the PD/RU+ signal will be a logic " 1 ". If Phase I indicates a negative output, Ramp Negative (RU-) will be a logic " 1 ". These 2 signals will never be at logic " 1 " simultaneously.

## Phase IV - Ramp Reference

This phase is a variable length phase depending on the magnitude of the analog input voltage. During this time, Ramp Reference (RR) will be in the logic " 1 " state. When COMP goes to a logic " 0 ' state, or when the internal counter reaches $100 \%$ of full-scale $(20,000$ periods), the Ramp Reference (RR) signal goes to the logic " 0 " state and the counter output is loaded into the output register. The Polarity Bit will reflect whatever
value was determined during Phase I. The output register. will hold the data until a new conversion is completed and new data is loaded into the register. "EEEE" will be displayed in case of overrange.

Phase V - Offset Correction (2000 Clock Periods)
The LF13300 requires this phase to correct any intrinsic offset voltage errors prior to the polarity detect phase. The end of conversion (EOC) goes to logic " 1 " after this cycle and the system goes into the Standby mode.

Offset Correction (OC) output remains at logic " 1 " after OEC, thus the system is continuously corrected during the Standby mode.

Clock Generator: The ADB4511 has an on-chip clock generator whose frequency is adjustable by external ROSC and COSC components. An external clock could be used with COSC as the clock input.

Counters: The ADB4511 has four $\div 10$ counters and one $\div 2$ counter for a count of 20,000 clock pulses. The counters advance at the negative-going clock edge.

Decimal Point: The decimal point output is a constant current source. Decimal point inputs 1 and 2 are decoded to drive either of the 4 positions MSD, SSD, ThSD, FSD (most, second third and fourth significant digits). The decimal point inputs are CMOS and TTL compatible.

Digit Drivers: The digit drive buffers are multiplexed emitter follower outputs. The modulo 5 multiplex counter is triggered by the positive-going clock edge, making, the multiplex rate $1 / 320$ of the clock frequency. One-eighth of each digit ON interval is blanked, to avoid ghosting.

Segment Outputs: The 7 -segment outputs are multi.plexed in a similar fashion to the digit outputs. These outputs are constant current sources, and are programmable with one external resistor, Rp, (Figure 2). The most significant digit ( +1 ) is also decoded to be displayed with the same 7 -segment outputs.

Power Supply: Only one supply is required for the system. Two supply pins are provided on the chip in order to make the interface between the digital and analog chip noise-free and to lower the power dissipation on-chip. $R V_{C C}$ is connected to the output segment source drivers through an external resistor, REX, to reduce on-chip power dissipation (Figure 3).

## Typical Performance Characteristics



FIGURE 1. Capacitor vs Clock Frequency


FIGURE 2. Program Resistor vs Peak Current/Segment


IPEAK $=$ No. of digits multiplexed $\times$ DC current/segment
Note. REX should be $\pm 1 \mathrm{~W}$, $\pm 5 \%$ tolerance. .

FIGURE 3. Resistance vs Peak Current/ Segment

## Timing Diagram



FIGURE 4


Connection and Schematic Diagrams

Decimal Point Addressing

| DP 1 | DP 2 | DIGIT <br> POSITION |
| :---: | :---: | :--- |
| 0 | 0 | D4, FSD |
| 1 | 0 | D3, ThSD |
| 0 | 1 | D2, SSD |
| 1 | 1 | D1, MSD |



Order Number ADB4511N
See NS Package N28A

Segment Outputs


Digit Outputs

Control Outputs
End of Conversion (EOC)
Ramp Unknown (RU)
Ramp Reference (RR)
Polarity Determination (PD) Offset Correction (OC)


National Semiconductor

## ADD3501 3½ Digit DVM with Multiplexed 7-Segment Output

## general description

The ADD3501 (MM74C935-1) monolithic DVM circuit is manufactured using standard complementary MOS (CMOS) technology. A pulse modulation analog-todigital conversion technique is used and requires no external precision components. In addition, this technique allows the use of a reference voltage that is the same polarity as the input voltage.

One 5 V (TTL) power supply is required. Operating with an isolated supply allows the conversion of positive as well as negative voltages. The sign of the input voltage is automatically determined and output on the sign pin. If the power supply is not isolated, only one polarity of voltage may be converted.

The conversion rate is set by an internal oscillator. The frequency of the oscillator can be set by an external RC network or the oscillator can be driven from an external frequency source. When using the external RC network, a square wave output is available. It is important to note that great care has been taken to synchronize digit multiplexing with the $A / D$ conversion timing to eliminate noise due to power supply transients.

The ADD3501 has been designed to drive 7 -segment multiplexed LED displays directly with the aid of external digit buffers and segment resistors. Under condition of overrange, the overflow output will go high and the display will read +OFL or -OFL, depending on whether the input voltage is positive or negative. In addition to this, the most significant digit is blanked when zero.

A start conversion input and a conversion complete output are included on all 4 versions of this product.

## features

- Operates from single 5 V supply
- Converts OV to $\pm 1.999 \mathrm{~V}$
- Multiplexed 7 -segment
- Drives segments directly
- No external precision component necessary
- Accuracy specified over temperature
- Medium speed - 200 ms /conversion
- Internal clock set with RC network or driven externally
- Overrange indicated by +OFL or -OFL display reading and OFLO output
- Analog inputs in applications shown can withstand $\pm 200$ Volts


## applications

- Low cost digital power supply readouts
- Low cost digital multimeters
- Low cost digital panel meters
- Eliminate analog multiplexing by using remote $A / D$ converters
- Convert analog transducers (temperature, pressure, displacement, etc.) to digital transducers


## connection diagram (Top View)


absolute maximum rating (Note 1)
Voltage at Any Pin
Operating Temperature Range ( $T_{A}$ )
Package Dissipation at $T_{A}=25^{\circ} \mathrm{C}$

$$
-0.3 V \text { to } V_{C C}+0.3 V
$$

$-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ 800 mW
derate at $\theta_{\mathrm{JA}(\text { MAX })}=125^{\circ} \mathrm{C} / \mathrm{Watt}$ above $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$
Operating $V_{C C}$ Range
4.5 V to 6.0 V

Absolute Maximum $\mathrm{V}_{\mathrm{cc}}$
6.5 V

Lead Temperature (Soldering, 10 seconds) $300^{\circ} \mathrm{C}$
Storage Temperature Range $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
electrical characteristics $4.75 \mathrm{~V} \leqslant \mathrm{~V}_{\mathrm{CC}} \leqslant 5.25 \mathrm{~V},-40^{\circ} \mathrm{C} \leqslant T_{A} \leqslant+85^{\circ} \mathrm{C}$, unless otherwise specified.
ADD3501

|  | PARAMETER | CONDITIONS | MIN | TYP (2). | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{\text {IN(1) }}$ | Logical "1" Input Voltage |  | $\mathrm{V}_{\mathrm{cc}}-1.5$ |  |  | V |
| $V_{\text {IN }}(0)$ | Logical " 0 " Input Voltage |  |  |  | 1.5 | V |
| $V_{\text {OUT(0) }}$ | Logical "0" Output Voltage (All Digital Outputs except Digit Outputs) | $\mathrm{I}_{\mathrm{O}}=1.1 \mathrm{~mA}$ |  | , | 0.4 | V |
| $V_{\text {OUt }}(0)$ | Logical "0" Output Voltage (Digit Outputs) | $\mathrm{I}_{0}=0.7 \mathrm{~mA}$ |  |  | 0.4 | V |
| $\mathrm{V}_{\text {OUT(1) }}$ | Logical " 1 " Output Voltage (All Segment Outputs) | $\begin{aligned} & I_{0}=50 \mathrm{~mA} @ T_{J}=25^{\circ} \mathrm{C} V_{\mathrm{CC}}=5 \mathrm{~V} \\ & I_{0}=30 \mathrm{~mA} @ T_{J}=100^{\circ} \mathrm{C} \end{aligned}$ | $\begin{aligned} & V_{c c}-1.6 \\ & V_{c c}-1.6 \end{aligned}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{cc}}-1.3 \\ & \mathrm{~V}_{\mathrm{cc}}-1.3 \end{aligned}$ | $\cdots$ | v v |
| $V_{\text {OUT(1) }}$ | Logical " 1 " Output Voltage (All Digital Outputs except Segment Outputs) | $I_{0}=500 \mu \mathrm{~A}$ (Digit Outputs) <br> $I_{0}=360 \mu \mathrm{~A}$ (Conv. Complete, <br> $+/-$ Oflo Outputs) | $\mathrm{V}_{\mathrm{cc}}-0.4$ |  |  | V |
| I Source | Output Source Current (Digit Outputs) | $\mathrm{V}_{\text {OUT }}=1.0 \mathrm{~V}$ | 2.0 |  |  | mA |
| $I_{\text {IN(1) }}$ | Logical " 1 " Input Current (Start Conversion) | $V_{\text {IN }}=1.5 \mathrm{~V}$ |  |  | 1.0 | $\mu \mathrm{A}$ |
| 1 IN(0) | L_ogical " 0 " Input Current (Start Conversion) | $V_{\text {IN }}=0 \mathrm{~V}$ | -1.0 | ; |  | $\mu \mathrm{A}$ |
| $I_{\text {cc }}$ | Supply Current | Segments and Digits Open |  | 0.5 | 10 | mA |
|  | Oscillator Frequency |  |  | 0.6/RC |  | kHz |
| $\mathrm{f}_{\mathrm{IN}}$ | Clock Frequency |  | 100 |  | 640 | kHz |
| $\mathrm{f}_{\mathrm{C}}$ | Conversion Rate |  |  | $\mathrm{f}_{\mathrm{IN}} / 64,512$ |  | conv./sec |
| $\mathrm{f}_{\text {Mux }}$ | Digit Mux Rate |  |  | $\mathrm{f}_{\mathrm{IN}} / 256$ |  | Hz |
| $t_{\text {blank }}$ | Inter Digit Blanking Time |  |  | $1 /\left(32 f_{M \cup X}\right)$ |  | sec |
| $\mathrm{t}_{\text {SCPW }}$ | Start Conversion Pulse Width |  | 200 |  | DC | ns |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: All typicals given for $\mathrm{T}_{\mathrm{A}}=\mathbf{2 5}{ }^{\circ} \mathrm{C}$.
electrical characteristics ADD3501
$\mathrm{t}_{\mathrm{c}}=5$ conversions/second, $0^{\circ} \mathrm{C} \leqslant \mathrm{T}_{\mathrm{A}} \leqslant 70^{\circ} \mathrm{C}$, unless otherwise specified.

| Non-Linearity | $\begin{aligned} & V_{I N}=0-2 V \text { Full Scale } \\ & V_{I N}=0-200 \mathrm{~m} V \text { Full Scale } \end{aligned}$ | -0.05 | $\pm 0.025$ | +0.05 | \% of full scale |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Quantization Error |  | -1 |  | +0. | counts |
| Offset Error, $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ |  | -0.5 | +1.5 | +3 | mV |
| Rollover Error |  | -0 |  | +0 | counts |
| Analog Input Current $\left(V_{I N^{+}}, V_{1 N^{-}}^{-}\right)$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | -5 | $\pm 0.5$ | +5 | $n \mathrm{~A}$ |

## block diagram



## theory of operation

A schematic for the analog loop is shown in figure 1. The output of SW1 is either at $\mathrm{V}_{\text {REF }}$ or zero volts, depending on the state of the $D$ flip-flop. If $Q$ is at a high level $\mathrm{V}_{\text {OUT }}=\mathrm{V}_{\text {REF }}$ and if Q is at a low level $\mathrm{V}_{\text {OUT }}$ $=0 \mathrm{~V}$. This voltage is then applied to, the low pass filter comprised of R1 and C1. The output of this filter, $\mathrm{V}_{\mathrm{FB}}$, is connected to the negative input of the comparator, where it is compared to the analog input voltage, $\mathrm{V}_{\text {IN }}$. The output of the comparator is connected to the D input of the D flip-flop. Information is then transferred from the $D$ input to the $Q$ and $Q$ outputs on the positive edge of clock. This loop forms an oscillator whose duty cycle is precisely related to the analog input voltage, $\mathrm{V}_{\text {IN }}$.

An example will demonstrate this relationship. Assume the input voltage is equal to 0.500 V . If the Q output of the $D$ flip-flop is high then $V_{\text {OUT }}$ will equal $V_{\text {REF }}$ $(2.000 \mathrm{~V})$ and $\mathrm{V}_{\mathrm{FB}}$ will charge toward 2 V with a time constant equal to $R_{1} C_{1}$. At some time $\cdot V_{F B}$ will exceed 0.500 V and the comparator output will switch to 0 V . At the next clock rising edge the Q output of the D flipflop will switch to ground, causing $V_{\text {OUT }}$ to switch to $O V$. At this time $\vee_{F B}$ will start discharging toward $O V$ with a time constant $R_{1} C_{1}$. When $V_{F B}$ is less than 0.5 V the comparator output will switch high. On the rising edge of the next clock the Q output of the D flip-flop will switch high and the process will repeat. There exists at the output of SW1 a square wave pulse train with positive amplitude $\mathrm{V}_{\mathrm{REF}}$ and negative amplitude OV .

The DC value of this pulse train is:

$$
V_{\text {OUT }}=V_{\text {REF }}\left(\frac{T_{\text {ON }}}{}\right)=V_{\text {OEF }} \text { (duty cycle) }
$$

The lowpass filter will pass the DC value and then:

$$
V_{F B}=V_{R E F} \text { (duty cycle) }
$$

Since the closed loop system will always force $V_{F B}$ to equal $V_{\mathbb{I N}}$, we can then say that:

$$
V_{I N}=V_{F B}=V_{R E F} \text { (duty cycle) }
$$

or

$$
\frac{V_{I N}}{V_{\text {REF }}}=\text { (duty cycle) }
$$

The duty cycle is logically ANDed with the input frequency $f_{I N}$. The resultant frequency $f$ equals:

$$
\mathrm{f}=\text { (duty cycle) } \times \text { (clock) }
$$

Frequency $f$ is accumulated by counter no. 1 for a time determined by counter no. 2. The count contained in counter no. 1 is then:

$$
\begin{aligned}
(\text { count }) & =\frac{f}{(\text { clock }) / N}=\frac{(\text { duty cycle) } \times(\text { clock })}{(\text { clock }) / \mathrm{N}} \\
& =\frac{V_{I N}}{V_{\text {REF }}} \times N
\end{aligned}
$$

For the ADD3501, $\mathrm{N}=2000$.

## schematic diagram



Figure 1. Analog Loop Schematic Pulse Modulation A/D Converter

## general information

The timing diagram, shown in figure 2, gives operation for the free running mode. Free running operation is obtained by connecting the Start Conversion input to logic " 1 " ( $\mathrm{V}_{\mathrm{cc}}$ ). In this mode the analog input is continuously converted and the display is updated at a rate equal to $64,512 \times 1 / \mathrm{f}_{\mathrm{IN}}$.

The rising edge of the Conversion Complete output indicates that new information has been transferred from the internal counter to the display latch. This information will remain in the display latch until the next low-to-high transition of the Conversion Complete output. A logic " 1 " will be maintained on the Conversion Complete output for a time equal to $64 \times 1 / \mathrm{f}_{1 \mathrm{~N}}$.

Figure 3 gives the operation using the Start Conversion input. It is important to note that the Start Conversion input and Conversion Complete output do not influence the actual analog-to-digital conversion in any way.

Internally the ADD3501 is always continuously converting the analog voltage present at its inputs. The Start Conversion input is used to control the transfer of information from the internal counter to the display latch.

An RS latch on the Start Conversion input allows a broad range of input pulse widths to be used on this signal. As shown in figure 3, the Conversion Complete output goes to a logic " 0 " on the rising edge of the Start Conversion pulse and goes to a logic " 1 " some time later when the new conversion is transferred from the internal counter to the display latch. Since the Start Conversion pulse can occur at any time during the conversion cycle, the amount of time from Start Conversion to Conversion Complete will vary. The maximum time is $64,512 \times 1 / \mathrm{f}_{\mathrm{IN}}$ and the minimum time is $256 \times 1 / \mathrm{f}_{\mathrm{IN}}$.

## timing waveforms



Figure 2. Conversion Cycle Timing Diagram for Free Running Operation

CONVERSION CYCLE (INTERNAL SIGNAL)


Figure 3. Conversion Cycle Timing Diagram Operating with Start Conversion Input

## applications

## SYSTEM DESIGN CONSIDERATIONS

Perhaps the most important thing to consider when designing a system using the ADD3501 is power supply noise on the $\mathrm{V}_{\mathrm{cc}}$ and ground lines. Because a single power supply is used and currents in the 300 mA range are being switched, good circuit layout techniques cannot be overemphasized. Great care has been exercised in the design of the ADD3501 to minimize these problems but poor printed circuit layout can negate these features.

Figures 4, 5 , and 6 show schematics of DVM systems. An attempt has been made to show, on these schematics, the proper distribution for ground and $\mathrm{V}_{\mathrm{cc}}$. To help isolate digital and analog portions of the circuit, the analog $V_{c c}$ and ground have been separated from the digital $\mathrm{V}_{\mathrm{cc}}$ and ground. Care must be taken to eliminate high current from flowing in the analog $V_{c c}$ and ground wires. The most effective method of accomplishing this is to use a single ground point and a single $\mathrm{V}_{\mathrm{cc}}$ point where all wires are brought together. In addition to this the conductors must be of sufficient size to prevent significant voltage drops.

To prevent switching noise from causing jitter problems, a voltage regulator with good high frequency response is necessary. The LM309 and the LM340-5 voltage regulators both function well and are shown in figures 4,5 , and 6 . Adding more filtering than is shown will in general increase the jitter rather than decrease it. The
most important characteristic of transients on the $\mathrm{V}_{\mathrm{Cc}}$ line is the duration of the transient and not its amplitude.

Figure 4 shows a DPM system which converts $O V$ to 1.999 V operating from a non-isolated power supply. In this configuration the sign output could be + (logic " 1 ") or - (logic " 0 ") and it should be ignored. Higher voltages could be converted by placing a fixed divider on the input; lower voltages could be converted by placing a fixed divider on the feedback, as shown in figure 6.

Figures 5 and 6 show systems operating with an isolated supply that will convert positive and negative inputs. 60 Hz common mode input becomes a problem in this configuration and a transformer with an electrostatic shield between primary and secondary windings is shown. The necessity for using a shielded transformer depends on the performance requirements and the actual application.

The filter capacitors connected to $\mathrm{V}_{\mathrm{FB}}$ (pin 14) and $V_{\text {FLT }}$ (pin 11) should be low leakage. In the application examples shown every 1.0 nA of leakage current will cause 0.1 mV error $\left(1.0 \times 10^{-9} \mathrm{~A} \times 100 \mathrm{k} \Omega=0.1 \mathrm{mV}\right)$. If the leakage current in both capacitors is exactly the same no error will result since the source impedances driving them are matched.


Figure 4. $3 ½$-Digit DPM, +1.999 Volts Full Scale
LOSEAOV


Figure 5. $3 ½$-Digit DPM, $\pm 1.999$ Volts Full Scale


Figure 6. $31 / 2$-Digit DVM, Four Decade, $\pm 0.2 \mathrm{~V}, \pm 2 \mathrm{~V}, \pm 20 \mathrm{~V}$ and $\pm 200 \mathrm{~V}$ Full Scale

# ADD3701 33/4 Digit DVM with Multiplexed 7-Segment Output 

## General Description

The ADD3701 (MM74C936-1) monolithic DVM circuit is manufactured using standard complementary MOS (CMOS) technology. A pulse modulation analog-to-digital conversion technique is used and requires no external precision components. In addition, this technique allows the use of a reference voltage that is the same polarity as the input voltage.

One 5 V (TTL) power supply is required. Operating with an isolated supply allows the conversion of positive as well as negative voltages. The sign of the input voltage is automatically determined and output on the sign pin. If the power supply is not isolated, only one polarity of voltage may be converted.

The conversion rate is set by an internal oscillator. The frequency of the oscillator can be set by an external RC network or the oscillator can be driven from an external frequency source. When using the external RC network, a square wave output is available. It is important to note that great care has been taken to synchronize digit multiplexing with the A/D conversion timing to eliminate noise due to power supply transients.

The ADD3701 has been designed to drive 7 -segment multiplexed LED displays directly with the aid of external digit buffers and segment resistors. Under condition of overrange, the overflow output will go high and the display will read +OFL or -OFL, depending on whether the input voltage is positive or negative. In addition to this, the most significant digit is blanked when zero.

A start conversion input and a conversion complete output are included.

## Features

- Operates from single 5 V supply
- Converts 0 to $\pm 3999$ counts
- Multiplexed 7 -segment
- Drives segments directly
- No external precision components necessary
- Accuracy specified over temperature
- Medium speed $-400 \mathrm{~ms} /$ conversion
- Internal clock set with RC network or driven externally
- Overrange indicated by +OFL or -OFL display reading and OFLO output
- Analog inputs in applications shown can withstand $\pm 200$ Volts


## Applications

- Low cost digital power supply readouts
- Low cost digital multimeters
- Low cost digital panel meters
- Eliminate analog multiplexing by using remote $A / D$ converters
- Convert analog transducers (temperature, pressure, displacement, etc.) to digital transducers
- Indicators and displays requiring readout up to 3999 counts


## Connection Diagram. (Top View)



## Absolute Maximum Ratings

(Note 1)
Voltage at Any Pin
Operating Temperature Range ( $T_{A}$ )
Package Dissipation at $T_{A}=25^{\circ} \mathrm{C}$
Operating $V_{c c}$ Range
Absolute Maximum $\mathrm{V}_{\mathrm{cc}}$
Lead Temperature (Soldering, 10 seconds)
Storage Temperature Range

$$
\begin{array}{r}
-0.3 \mathrm{~V} \text { to } \mathrm{V}_{\mathrm{CC}}+0.3 \mathrm{~V} \\
-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\
800 \mathrm{~mW} \\
4.5 \mathrm{~V} \text { to } 6.0 \mathrm{~V} \\
6.5 \mathrm{~V} \\
300^{\circ} \mathrm{C} \\
-65^{\circ} \mathrm{C} \text { to }+150^{\circ} \mathrm{C}
\end{array}
$$

## Electrical Characteristics ADD3701

$4.75 \mathrm{~V} \leqslant \mathrm{~V}_{\mathrm{CC}} \leqslant 5.25 \mathrm{~V},-40^{\circ} \mathrm{C} \leqslant \mathrm{T}_{\mathrm{A}} \leqslant+85^{\circ} \mathrm{C}$, unless otherwise specified.


Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: All typicals given for $T_{A}=25^{\circ} \mathrm{C}$.
Note 3: Full scale $=4000$ counts; therefore $0.025 \%$ of full scale $=1$ count and $0.05 \%$ of full scale $=2$ counts:
Note 4: For 2.000 Volts full scale, $1 \mathrm{mV}=2$ counts.

Electrical Characteristics ADD3701
$\mathrm{t}_{\mathrm{C}}=2.5$ conversions/second, $0^{\circ} \mathrm{C} \leqslant \mathrm{T}_{\mathrm{A}} \leqslant+70^{\circ} \mathrm{C}$, unless otherwise specified.

| Parameter | Conditions | Min | Typ ${ }^{2}$ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Non-Linearity of Output Reading | $V_{\text {IN }}=0-2 \mathrm{~V}$ Full Scale <br> $V_{\text {IN }}=0-200 \mathrm{mV}$ Full Scale | -0.05 | $\pm 0.025$ | +0.05 | \% full. scale (Note 3) |
| Quantization Error |  | -1 |  | +0 | counts |
| Offset Error, $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$ |  | -0.5 | +1.5 | +3 | mV (Note 4) |
| Rollover Error |  | -0 |  | +0 | counts |
| Analog Input Current $\left(V_{I N^{+}}, V_{I N^{-}}\right)$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | -5 | $\pm 1$ | +5 | nA |

## Block Diagram



## Theory of Operation

A schematic for the analog loop is shown in figure 1. The output of SW1 is either at $\mathrm{V}_{\text {REF }}$ or zero volts, depending on the state of the $D$ flip-flop. If $Q$ is at a high level, $\mathrm{V}_{\text {OUT }}=\mathrm{V}_{\text {REF }}$ and if Q is at a low level $\mathrm{V}_{\text {OUT }}$ $=0 \mathrm{~V}$. This voltage is then applied to the low pass filter comprised of R1 and C1. The output of this filter, $\mathrm{V}_{\mathrm{FB}}$, is connected to the negative input of the comparator, where it is compared to the analog input voltage, $V_{\text {IN }}$. The output of the comparator is connected to the $D$ input of the D flip-flop. Information is then transferred from the D input to the Q and Q outputs on the positive edge of clock. This loop forms an oscillator whose duty cycle is precisely related to the analog input voltage, $V_{\text {IN }}$.

An example will demonstrate this relationship. Assume the input voltage is equal to 0.500 V . If the Q output of the $D$ flip-flop is high then $V_{\text {OUT }}$ will equal $V_{\text {REF }}$ $(2.000 \mathrm{~V})$ and $\mathrm{V}_{\mathrm{FB}}$ will charge toward 2 V with a time constant equal to $R_{1} C_{1}$. At some time $V_{F B}$ will exceed 0.500 V and the comparator output will switch to 0 V . At the next clock rising edge the $Q$ output of the $D$ flipflop will switch to ground, causing $\mathrm{V}_{\text {OUT }}$ to switch to 0 V . At this time $\mathrm{V}_{\mathrm{FB}}$ will start discharging toward 0 V with a time constant $R_{1} C_{1}$. When $\mathrm{V}_{\mathrm{FB}}$ is less than 0.5 V the comparator output will switch high. On the rising edge of the next clock the Q output of the D flip-flop will switch high and the process will repeat. There exists at the output of SW1 a square wave pulse train with positive amplitude $\mathrm{V}_{\text {REF }}$ and negative amplitude 0 V .

The DC value of this pulse train is:

$$
V_{\text {OUT }}=V_{\text {REF }} \frac{t_{O N}}{t_{O N}+t_{\text {OFF }}}=V_{\text {REF }} \text { (duty cycle) }
$$

The lowpass. filter will pass the DC value and then:

$$
V_{F B}=V_{R E F} \text { (duty cycle) }
$$

Since the closed loop system will always force $V_{F B}$ to equal $\mathrm{V}_{\text {IN }}$, we can then say that:

$$
V_{I N}=V_{F B}=V_{\text {REF }} \text { (duty cycle) }
$$

or

$$
\frac{V_{I N}}{V_{\text {REF }}}=\text { (duty cycle) }
$$

The duty cycle is logically ANDed with the input frequency $f_{I N}$. The resultant frequency $f$ equals:

$$
f=\text { (duty cycle) } \times \text { (clock) }
$$

Frequency f is accumulated by counter no. 1 for a time determined by counter no. 2. The count contained in counter no. 1 is then:

$$
\begin{aligned}
(\text { count }) & =\frac{f}{(\text { clock }) / N}=\frac{(\text { duty cycle }) \times(\text { clock })}{(\text { clock }) / \mathrm{N}} \\
& =\frac{V_{I N}}{V_{\text {REF }}} \times \mathrm{N}
\end{aligned}
$$

For the ADD3701 $\mathrm{N}=4000$.

## Schematic Diagram



Figure 1. Analog Loop Schematic Pulse Modulation A/D Converter

## General Information

The timing diagram, shown in figure 2, gives operation for the free running mode. Free running operation is obtained by connecting the Start Conversion input to logic " 1 " ( $\mathrm{V}_{\mathrm{cc}}$ ). In this mode the analog input is continuously converted and the display is updated at a rate equal to $129,024 \times 1 / \mathrm{f}_{\mathrm{IN}}$.
The rising edge of the Conversion Complete output indicates that new information has been transferred from the internal counter to the display latch. . This information will remain in the display latch until the next low-to-high transition of the Conversion Complete output. A logic " 1 " will be maintained on the Conversion Complete output for a time equal to $128 \times 1 / \mathrm{f}_{\mathrm{IN}}$.

Figure 3 gives the operation using the Start Conversion input. It is important to note that the Start Conversion input and Conversion Complete output do not influence the actual analog-to-digital conversion in any way.

Internally the ADD3701 is always continuously converting the analog voltage present at its inputs. The Start Conversion input is used to control the transfer of information from the internal counter to the display latch.

An RS latch on the Start Conversion input allows a broad range of input pulse widths to be used on this signal. As shown in figure 3, the Conversion Complete output goes to a logic " 0 ' on the rising edge of the Start Conversion pulse and goes to a logic " 1 " some time later when the new conversion is transferred from the internal counter to the display latch. Since the Start Conversion pulse can occur at any time during the conversion cycle, the amount of time from Start Conversion to Conversion Complete will vary. The maximum time is $129,024 \times 1 / \mathrm{f}_{\mathrm{IN}}$ and the minimum time is $512 \times 1 / \mathrm{f} \mathrm{IN}$.

## Timing Waveforms



Figure 2. Conversion Cycle Timing Diagram for Free Running Operation


Figure 3. Conversion Cycle Timing Diagram Operating with Start Conversion Input

## Applications

## SYSTEM DESIGN CONSIDERATIONS

Perhaps the most important thing to consider when designing a system using the ADD3701 is power supply noise on the $\mathrm{V}_{\mathrm{CC}}$ and ground lines. Because a single power supply is used and currents in the 300 mA range are being switched, good circuit layout techniques cannot be overemphasized. Great care has been exercised in the design of the ADD3701 to minimize these problems but poor printed circuit layout can negate these features.

Figures 4, 5, and 6 show schematics of DVM systems. An attempt has been made to show, on these schematics, the proper distribution for ground and $\mathrm{V}_{\mathrm{cc}}$. To help isolate digital. and analog portions of the circuit, the analog $\mathrm{V}_{\mathrm{cc}}$ and ground have been separated from the digital $V_{C C}$ and ground. Care must be taken to eliminate high current from flowing in the analog $V_{c c}$ and ground wires. The most effective method of accomplishing this is to use a single ground point and a single $V_{c c}$ point where all wires are brought together. In addition to this the conductors must be of sufficient size to prevent significant voltage drops.

To prevent switching noise from causing jitter problems, a voltage régulator with good high frequency response is necessary. The LM309 and the LM340-5 voltage regulators all function well and are shown in figures 4, 5 , and 6 . Adding more filtering than is shown will in general increase the jitter rather than decrease it.

The most important characteristic of transients on the $V_{C C}$ line is the duration of the transient and not its amplitude.

Figure 4 shows a DPM system which converts 0 to +3.999 counts operating from a non-isolated power supply. In this configuration the sign output could be + (logic " 1 ") or - (logic " 0 ") and it should be ignored. Higher voltages could be converted by placing a fixed divider on the input; lower voltages could be converted by placing a fixed divider on the feedback, as shown in figure 5.

Figures 5 and 6 show systems operating with an isolated supply that will convert positive and negative inputs. 60 Hz common mode input becomes a problem in this configuration and a transformer with an electrostatic shield between primary and secondary windings is shown. The necessity for using a shielded transformer depends on the performance requirements and the actual application.

The filter capacitors connected to $\mathrm{V}_{\mathrm{FB}}$ (pin 14) and $\mathrm{V}_{\text {FLT }}$ (pin 11) should be low leakage. In the application examples shown every 1.0 nA of leakage current will cause 0.1 mV error ( $1.0 \times 10^{-9} \mathrm{~A} \times 100 \mathrm{k} \Omega=0.1 \mathrm{mV}$ ). If the leakage current in both capacitors is exactly the same no error will result since the source impedances driving them are matched.


Figure 4. 33/4-Digit DPM, +3.999 Count Full Scale


Figure 5. $33 / 4$-Digit DPM, $\pm 3.999$ Counts Full Scale


Figure 6. $3 \not 3 /$-Digit DVM, Four Decade, $\pm 0.4 \mathrm{~V}, \pm 4 \mathrm{~V}, \pm 40 \mathrm{~V}$, and $\pm 400 \mathrm{~V}$ Full Scale


Figure 7. ADD3701 Driving Liquid Crystal Display


## LF13300 Integrating A/D Analog Building Block

## General Description

The LF13300 is the analog section of a precision integrating analog-to-digital (A/D)'system. JFET and bipolar transistors (BI-FET) are combined on the same chip to provide a high input impedance unity gain buffer; comparator and integrator, along with 9 JFET analog switches. The LF1:3300 has sufficient resolution to construct up to a $41 / 2$-digit Digital Panel Meter (DPM) or a 12 -bit (plus sign) Data Acquisition System and is specifically designed for use with either the ADB4511 DPM digital building block or the ADB1200 (MM5868) 12-bit binary building block.


Features


- High input irmptdarce 10 pen $\Omega$ typ
- Automarepfset corration
- Aparad duuitr (ata ex physically and electrically

- Arifog iof rainge of $\pm 11 \mathrm{~V}$ with $\pm 15 \mathrm{~V}$ supplies
* Wides poverouply voltage range $\pm 5 \mathrm{~V}$ to $\pm 18 \mathrm{~V}$

電 dideMOS compatible logic

- Gan 1 terface directly with microprocessors

Hersatile: can be used as a 12 -bit plus sign binary A/D, $41 / 2$-digit, 3 3/4-digit and $31 / 2$-digit Digital Panel Meter (DPM)

- Low cost


## Block and Confection bitagrams



## NOU『

Section 6
Voltage References
6

National

## LH0070 Series Precision BCD Buffered Reference LH0071 Series Precision Binary Buffered Reference

## General Description

The LH0070 and LH0071 are precision, three terminal, voltage references consisting of a temperature compensated zener diode driven by a current regulator and a buffer amplifier. The devices provide an accurate reference that is virtually independent of input voltage, load current, temperature and time. The LH0070 has a 10.000 V nominal output to provide equal step sizes in BCD applications. The LH0071 has a 10.240 V nominal output to provide equal step sizes in binary applications.

The output voltage is established by trimming ultrastable, low temperature drift, thin film resistors under actual operating circuit conditions. The devices are shortcircuit proof in both the current sourcing and sinking directions.

The LHOO7O and LH0071 series combine excellent long term stability, ease of application, and low cost,
making them ideal choices as reference voltages in precision $D$ to $A$ and $A$ to $D$ systems.

## Features

- Accurate output voltage

LH0070
$10 \mathrm{~V} \pm 0.01 \%$
LH0071
$10.24 \mathrm{~V} \pm 0.01 \%$

- Single supply operation 12.5 V to 40 V
- Low output impedance $0.1 \Omega$
- Excellent line regulation
$0.1 \mathrm{mV} / \mathrm{V}$
- Low zener noise
$100 \mu \mathrm{Vp}-\mathrm{p}$
- 3-lead TO-5 (pin compatible with the LM109)
- Short circuit proof
- Low standby current

3 mA

## Equivalent Schematic



## Connection Diagram

TO-5 Metal Can Package

bottom view
Order Number LH0070-OH, LH0071-OH, LH0070-1H, LH0071-1H, LH0070-2H or LH0071-2H See NS Package H03B

*Nóte. The output of the LH0O7O and LH0071 may be adjusted to a precise voltage by using the above circuit since the supply current of the devices is relatively small and constant with temperature and input voltage. For the circuit shown, supply sensitivities are degraded slightly to $0.01 \% / \mathrm{V}$ change in ${ }^{\prime \prime}$ VOUT for changes in $V_{I N}$ and $V$-.

An additional temperature drift of $0.0001 \% /$ ${ }^{\circ} \mathrm{C}$ is added due to the variation of supply current with temperature of the LH0070 and LH0071. Sensitivity to the value of R1, R2 and R3 is less than $0.001 \% / \%$.

## Absolute Maximum Ratings

Supply Voltage
Power Dissipation (See Curve)
Short Circuit Duration
Output Current
Operating Temperature 'Range
Storage Temperature Range
Lead Temperature (Soldering, 10 seconds)

40 V
600 mW
Continuous
$\pm 20 \mathrm{~mA}$
$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
$300^{\circ} \mathrm{C}$

Electrical Characteristics (Note 1)

| PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Output Voltage | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  |  |  |  |
| LH0070 |  | - | 10.000 |  | V |
| LH0071 |  |  | 10.240 |  | V |
| Output Accuracy | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  |  |  |  |
| -0, -1 |  |  | $\pm 0.03$ | $\pm 0.1$ | \% |
| -2 |  |  | $\pm 0.02$ | $\pm 0.05$ | \% |
| Output Accuracy | '. |  |  |  |  |
| -0, -1 |  | . |  | $\pm 0.3$ | \% |
| -2 |  | . |  | $\pm 0.2$, | \% |
| Output Voltage Change With | (Note 2) |  |  |  |  |
| Temperature |  |  |  |  |  |
| -0 |  |  |  | $\pm 0.2$ | \% |
| -1 |  |  | $\pm 0.02$ | $\pm 0.1$ | \% |
| -2 |  |  | $\pm 0.01$ | $\pm 0.04$ | \% |
| Line Regulation | $13 \mathrm{~V} \leq \mathrm{V}_{\text {IN }} \leq 33 \mathrm{~V}, \mathrm{~T}^{\text {C }}=25^{\circ} \mathrm{C}$ |  |  |  |  |
| -0, -1 |  |  | 0.02 | 0.1 | \% |
| ,-2 |  |  | 0.01 | 0.03 | \% |
| Input Voltage Range |  | 12.5 |  | 40 | V |
| Load Regulation | $0 \mathrm{~mA} \leq 1 \mathrm{OUT} \leq 5 \mathrm{~mA}$ |  | 0.01 | 0.03 | \% |
| Quiescent Current . . $\quad$ - | $13 \mathrm{~V} \leq \mathrm{V}$ IN $\leq 33 \mathrm{~V}, \mathrm{IOUT}=0 \mathrm{~mA}$ | 2 | 3 | 5 | mA |
| Change In Quiescent Current | $\Delta V_{\text {IN }}=20 \mathrm{~V}$ From 13 V To 33V |  | 0.75 | 1.5 | mA |
| Output Noise Voltage | $B W=0.1 \mathrm{~Hz}$ To $10 \mathrm{~Hz}, \mathrm{~T}_{A}=25^{\circ} \mathrm{C}$ |  | 20 |  | $\mu \vee p$-p |
| Ripple Rejection | $f=120 \mathrm{~Hz}$ |  | 0.01 |  | $\% / V \mathrm{p}$-p |
| Output Resistance |  |  | 0.2 | 1 | $\Omega$ |
| Long Term Stability | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, (Note 3) |  |  |  |  |
| -0, - |  |  |  | $\pm 0.2$ | \%/yr. |
| -2 |  |  |  | $\pm 0.05$ | \%/yr. |

Note 1: Unless otherwise specified, these specifications apply for $V_{I N}=15.0 \mathrm{~V}, R_{L}=10 \mathrm{k} \Omega$, and over the temperature range of $-55^{\circ} \mathrm{C} \leq T_{A} \leq$ $+1^{1} 5^{\circ} \mathrm{C}$.
Note 2: This specification is the difference in output voltage measured at $T_{A}=85^{\circ} \mathrm{C}$ and $T_{A}=25^{\circ} \mathrm{C}$ or $T_{A}=25^{\circ} \mathrm{C}$ and $\mathrm{T}_{A}=-25^{\circ} \mathrm{C}$ with readings taken after test chamber and device-under-test stabilization at temperature using a suitable precision voltmeter.
Note 3: This parameter is guaranteed by design and not tested.

## Typical Performance Characteristics



Quiescent Current vs Input Voltage


Normalized Output Voltage vs Temperature


Output Short Circuit Characteristics


Noise Voltage

$\mathrm{BW}=0.1 \mathrm{~Hz} \mathrm{TO} 10 \mathrm{~Hz}$
Typical Applications (Continued)


Expanded Scale AC Voltmeter

Typical Applications (Continued)


Precision Process Control Interface

## LM103 Reference Diode**

## general description

The LM103 is a two-terminal monolithic reference diode electrically equivalent to a breakdown diode. The device makes use of the reverse punch-through of double-diffused transistors, combined with active circuitry, to produce a breakdown characteristic which is, ten times sharper than single-junction zener diodes at low voltages. Breakdown voltages from 1.8 V to 5.6 V are available; and, although the design is optimized for operation between $100 \mu \mathrm{~A}$ and 1 mA , it is completely specified from $10 \mu \mathrm{~A}$ to 10 mA . Noteworthy features of the device are:

- Exceptionally sharp breakdown
- Low dynamic impedance from $10 \mu \mathrm{~A}$ to 10 mA
- Performance guaranteed over full military temperature range
- Planar, passivated junctions for stable operation
- Low capacitance.

The LM103, packaged in a hermetically sealed, modified TO-46 header is useful in a wide range of circuit applications from level shifting to simple voltage regulation. It can also be employed with operational amplifiers in producing breakpoints to generate nonlinear transfer functions. Finally, its unique characteristics recommend it as a reference element in low voltage power supplies with input voltages down to 4 V .

## schematic and connection diagrams

Metal Can Package

Note: Pin 2 connected to case. TOP VIEW
Order Number LM103H See NS Package H02A


## typical applications

## Saturating Servo Preamplifier

with Rate Feedback


[^18]

## absolute maximum ratings

Power Dissipation (note 1)
250 mW
Reverse Current
Forward Current
Operating Temperature Range
Storage Temperature Range Lead Temperature (soldering, 60 sec )
250 mW
20 mA
100 mA
$-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$
$-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$
$300^{\circ} \mathrm{C}$
electrical characteristics (Note 2)

| $\because$ PARAMETER | $\therefore \quad$ CONDITIONS | MIN | TYP. | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Reverse Breakdown Voltage Change <br> Reverse Dynamic Impedance (Note 3) | $10 \mu \mathrm{~A} \leq \mathrm{I}_{\mathrm{R}} \leq 100 \mu \mathrm{~A}$ |  | 60 | 120 | mV |
|  | $100 \mu \mathrm{~A} \leq \mathrm{I}_{\mathrm{R}} \leq 1 \mathrm{~mA}$ |  | 15 | 50 | mV |
|  | $1 \mathrm{~mA} \leq \mathrm{I}_{\mathrm{R}} \leq 10 \mathrm{~mA}$ | . | 50 | 150 | . mV |
|  | $\mathrm{I}_{\mathrm{R}}=3 \mathrm{~mA}$ |  | 5 | 25 | $\Omega$ |
|  | $\mathrm{I}_{\mathrm{R}}=0.3 \mathrm{~mA}$ |  | 15 | 60 | $\Omega$ |
| Reverse Leakage Current | $\mathrm{V}_{\mathrm{R}}=\mathrm{V}_{\mathrm{Z}}-0.2 \mathrm{~V}$ |  | 2 | 5 | $\mu \mathrm{A}$ |
| Forward Voltage Drop | $\mathrm{I}_{\mathrm{F}}=10 \mathrm{~mA}$ | 0.7 | 0.8 | 1.0 | V |
| Peak-to-Peak Broadband Noise Voltage | $10 \mathrm{~Hz} \leq \mathrm{f} \leq 100 \mathrm{kHz}, \mathrm{I}_{\mathrm{R}}=1 \mathrm{~mA}$ |  | 300 |  | $\mu \mathrm{V}$ |
| Reverse Breakdown Voltage Change with Current (Note 4) | $10 \mu \mathrm{~A} \leq \mathrm{I}_{\mathrm{R}} \leq 100 \mu \mathrm{~A}$ |  |  | 200 | mV |
|  | $100 \mu \mathrm{~A} \leq \mathrm{I}_{\mathrm{R}} \leq 1 \mathrm{~mA}$ |  |  | 60 | mV |
|  | $1 \mathrm{~mA} \leq \mathrm{I}_{\mathrm{R}} \leq 10 \mathrm{~mA}$ |  |  | 200 | mV |
| Breakdown Voltage Temperature Coefficient (Note 4) | $100 \mu \mathrm{~A} \leq 1_{\mathrm{R}} \leq 1 \mathrm{~mA}$ |  | -5.0 |  | $\mathrm{mV} /{ }^{\circ} \mathrm{C}$ |

Note 1: For operating at elevated temperatures, the device must be derated based on a $150^{\circ} \mathrm{C}$ maximum junction temperature and a thermal resistance of $80^{\circ} \mathrm{C} / \mathrm{W}$ junction to case or $440^{\circ} \mathrm{C} / \mathrm{W}$ junction to ambient (see curve).
Note 2: These specifications apply for $T_{A}=25^{\circ} \mathrm{C}$ and $1.8 \mathrm{~V}<\mathrm{V}_{Z}<5.6 \mathrm{~V}$ unless stated otherwise. The diode should not be operated with shunt capacitances between 100 pF and $0.01 \mu \mathrm{~F}$, unless isolated by at least a $300 \Omega$ resistor, as it may oscillate at some currents.
Note 3: Measured with the peak-to peak change of reverse current equal to $10 \%$ of the $D C$ reverse current.
Note 4: These specifications apply for $-55^{\circ} \mathrm{C}<\mathrm{T}_{A}<+125^{\circ} \mathrm{C}$.

## guaranteed reverse characteristics




## typical performance characteristics




## LM113/LM313 Reference Diode

## general description

The LM113/LM313 are temperature compensated, low voltage reference diodes. They feature ex-tremely-tight regulation over a wide range of operating currents in addition to an unusually-low breakdown voltage and good temperature stability.

The diodes are synthesized using transistors and resistors in a monolithic integrated circuit. As such, they have the same low noise and long term stability as modern IC op amps. Further, output voltage of the reference depends only on highlypredictable properties of components in the IC; so they can be manufactured and supplied to tight tolerances. Outstanding features include:

- Low breakdown voltage: 1.220 V
- Dynamic impedance of $0.3 \Omega$ from $500 \mu \mathrm{~A}$ to 20 mA
- Temperature stability typically $1 \%$ over $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ range (LM113), $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ (LM313)
- Tight tolerance: $\pm 5 \%$ standard, $\pm 2 \%$ and $\pm 1 \%$ on special order.
The characteristics of this reference recommend it for use in bias-regulation circuitry, in low-voltage power supplies or in battery powered equipment. The fact that the breakdown voltage is equal to a physical property of silicon-the energy-band-gap voltage-makes it useful for many temperaturecompensation and temperature-measurement functions.


## schematic and connection diagrams



Metal Can Package


Note: Pin 2 connected to case TOP VIEW

Order Number LM113H or LM313H See NS Package H02A

## typical applications

Level Detector for Photodiode


Low Voltage Regulator


## absolute maximum ratings

Power Dissipation (Note 1)
Reverse Current
Forward Current
Storage Temperature Range
Lead Temperature (Soldering, 10 seconds)
operating conditions

| MIN | MAX | UNITS |
| :---: | :---: | :---: |
| -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| 0 | 70 | ${ }^{\circ} \mathrm{C}$ |

electrical characteristics (Note2)

| PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Reverse Breakdown Voltage |  |  |  |  |  |
| LM113/LM313 | $\mathrm{I}_{\mathrm{R}}=1 \mathrm{~mA}$ | $\begin{aligned} & 1.160 \\ & 1.210 \\ & 1.195 \end{aligned}$ | 1.220 | 1.280 | V |
| LM113-1 |  |  | 1.22 | 1.232 | V |
| LM113-2 |  |  | 1.22 | 1.245 | V |
| Reverse Breakdown Voltage Change | $0.5 \mathrm{~mA} \leq \mathrm{I}_{\mathrm{R}} \leq 20 \mathrm{~mA}$ |  | 6.0 | 15 | mV |
| Reverse Dynamic Impedance | $\begin{aligned} & I_{R}=1 \mathrm{~mA} \\ & I_{R}=10 \mathrm{~mA} \end{aligned}$ |  | 0.2 | 1.0 | $\Omega$ |
|  |  |  | 0.25 | 0.8 | $\Omega$ |
| Forward Voltage Drop | $\mathrm{I}_{\mathrm{F}}=1.0 \mathrm{~mA}$ |  | 0.67 | 1.0 | V |
| RMS Noise Voltage | $\begin{aligned} & 10 \mathrm{~Hz} \leq \mathrm{f} \leq 10 \mathrm{kHz} \\ & \mathrm{I}_{\mathrm{R}}=1 \mathrm{~mA} \end{aligned}$ |  | 5 |  | $\mu \mathrm{V}$ |
| Reverse Breakdown Voltage Change with Current | $\begin{aligned} & 0.5 \mathrm{~mA} \leq \mathrm{I}_{\mathrm{R}} \leq 10 \mathrm{~mA} \\ & \mathrm{~T}_{\text {MIN }} \leq \mathrm{T}_{\mathrm{A}} \leq \mathrm{T}_{\text {MAX }} \end{aligned}$ |  |  | 15 | mV |
| Breakdown Voltage Temperature Coefficient | $\begin{aligned} & 1.0 \mathrm{~mA} \leq \mathrm{I}_{R} \leq 10 \mathrm{~mA} \\ & \mathrm{~T}_{\text {MIN }} \leq \mathrm{T}_{A} \leq \mathrm{T}_{\text {MAX }} \end{aligned}$ |  | 0.01 |  | \%/ ${ }^{\circ} \mathrm{C}$ |

Note 1: For operating at elevated temperatures, the device must be derated based on a $150^{\circ} \mathrm{C}$ maximum junction and a thermal resistance of $80^{\circ} \mathrm{C} / \mathrm{W}$ junction to case or $440^{\circ} \mathrm{C} / \mathrm{W}$ junction to ambient,
Note 2: These specifications apply for $T_{A}=25^{\circ} \mathrm{C}$, unless stated otherwise. At high currents, breakdown voltage should be measured with lead lengths less than $1 / 4$ inch. Kelvin contact sockets are also recommended. The diode should not be operated with shunt capacitances between 200 pF and $0.1 \mu \mathrm{~F}$, unless isolated by at least a $100 \Omega$ resistor, as it may oscillate at some currents.

## typical performance characteristics


typical performance characteristics (con't)



Amplifier Biasing for Constant Gain with Temperature


Constant Current Source


# LM129, LM329 Precision Reference 

## general description

The LM129 and LM329 family are precision multicurrent temperature compensated 6.9 V zener references with dynamic impedances a factor of 10 to 100 less than discrete diodes. Constructed in a single silicon chip, the LM129 uses active circuitry to buffer the internal zener allowing the device to operate over a 0.5 mA to 15 mA range with virtually no change in performance. The LM129 and LM329 are available with selected temperature coefficients of $0.001,0.002,0.005$ and $0.01 \% /{ }^{\circ} \mathrm{C}$. These new references also have excellent long term stability and low noise.

A new subsurface breakdown zener used in the LM129 gives lower noise and better long term stability than conventional IC zeners. Further the zener and temperature compensating transistor are made by a planar process so they are immune to problems that plague ordinary zeners. For example, there is virtually no voltage shifts in zener voltage due to temperature cycling and the device is insensitive to stress on the leads.

The LM129 can be used in place of conventional zeners with improved performance. The low dynamic impedance
simplifies biasing and the wide operating current allows the replacement of many zener types.

The LM129 is packaged in a 2 -lead TO-46 package and is rated for operation over a $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range. The LM329 for operation over $0-70^{\circ} \mathrm{C}$ is available in both a hermetic TO-46 package and a TO-92 epoxy package.

## features

- 0.6 mA to 15 mA operating current
- $0.6 \Omega$ dynamic impedance at any current

【 Available with temperature coefficients of $0.001 \% /{ }^{\circ} \mathrm{C}$

- $7 \mu \mathrm{~V}$ wideband noise
- $5 \%$ initial tolerance
- $0.002 \%$ long term stability
- Low cost
- Subsurface zener


## typical applications

Low Cost 0-25V Regulator


Simple Reference


Adjustable Bipolar Output Reference


## absolute maximum ratings

Reverse Breakdown Current
Forward Current . 2 mA
Operating Temperature Range

LM129
LM329
Storage Temperature Range
Lead Temperature (Soldering, 10 seconds)

```
30 mA
    2 mA
-55 ' C to +125 %
    0. C to +70 %
-55 ' C to +150 %
    300 %
```

electrical characteristics (Note 1)

| PARAMETER | CONDITIONS | LM129A, B, C |  |  | LM329B, C, D |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| Reverse Breakdown Voltage | $\begin{aligned} & \mathrm{T}_{A}=25^{\circ} \mathrm{C} \\ & 0.6 \mathrm{~mA} \leq \mathrm{I}_{\mathrm{R}} \leq 15 \mathrm{~mA} \end{aligned}$ | 6.7 | 6.9 | 7.2 | 6.6 | 6.9 | 7.25 | V |
| Reverse Breakdown Change with Current | $\begin{aligned} & \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \\ & 0.6 \mathrm{~mA} \leq \mathrm{I}_{\mathrm{R}} \leq 15 \mathrm{~mA} \end{aligned}$ |  | 9 | 14 |  | 9 | $20^{\prime \prime}$ | mV |
| Reverse Dynamic Impedance | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{R}}=1 \mathrm{~mA}$ |  | 0.6 | 1 |  | 0.8 | 2 | $\Omega$ |
| RMS Noise | $\begin{aligned} & \mathrm{T}_{A}=25^{\circ} \mathrm{C} \\ & 10 \mathrm{~Hz} \leq \mathrm{F} \leq 10 \mathrm{kHz} \end{aligned}$ |  | 7 | 20 |  |  | 100 | - $\mu \mathrm{V}$ |
| Long Term Stability | $\begin{aligned} & \mathrm{T}_{\mathrm{A}}=45^{\circ} \mathrm{C} \pm 0.1^{\circ} \mathrm{C} ; \\ & \mathrm{I}_{\mathrm{R}}=1 \mathrm{~mA} \pm 0.3 \% \end{aligned}$ |  | 20 |  |  | 20 |  | . ppm |
| Temperature Coefficient LM129A | $\mathrm{I}_{\mathrm{R}}=1 \mathrm{~mA}$ |  | 6 | 10 |  |  |  | ppm $/{ }^{\circ} \mathrm{C}$ |
| LM129B, LM329B |  |  | 15 | 20 |  | 15 | 20 | ppm/ ${ }^{\circ} \mathrm{C}$ |
| LM129C, LM329C |  |  | 30 | 50 |  | 30 | 50 | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
| LM329D |  |  |  |  |  |  |  | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
| Change In Reverse Breakdown Temperature Coefficient | $1 \mathrm{~mA} \leq \mathrm{I}_{\mathrm{R}} \leq 15 \mathrm{~mA}$ |  | 1 |  |  | 1 |  | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
| Reverse Breakdown Change with Current | $1 \mathrm{~mA} \leq \mathrm{I}_{\mathrm{R}} \leq 15 \mathrm{~mA}$ |  | 12 |  |  | 12 |  | mV |
| Reverse Dynamic Impedance | $1 \mathrm{~mA} \leq \mathrm{I}_{\mathrm{R}} \leq 15 \mathrm{~mA}$ |  | 0.8 |  |  | 1 |  | $\Omega$ |

Note 1:These specifications apply for $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ for the LM 129 and $0^{\circ} \mathrm{C} \leq T_{A} \leq+70^{\circ} \mathrm{C}$ for the LM329 unless otherwise specified. The maximum junction temperature for an LM129 is $150^{\circ} \mathrm{C}$ and LM329 is $100^{\circ} \mathrm{C}$. For operating at elevated temperature, devices in TO-46 package must be derated based on a thermal resistance of $440^{\circ} \mathrm{C} / \mathrm{W}$ junction to ambient or $80^{\circ} \mathrm{C} / \mathrm{W}$ junction to case. For the TO-92 package, the derating is based on $180^{\circ} \mathrm{C} / \mathrm{W}$ junction to ambient with $0.4^{\prime \prime}$ leads from a PC board and $160^{\circ} \mathrm{C} / \mathrm{W}$ junction to ambient with $0.125^{\prime \prime}$ lead length to a PC board.


External Reference for Temperature Transducer

typical applications (con't)

Positive Current Source


Buffered Reference with Single Supply


## connection diagrams

Metal Can Package


BOTTOM VIEW
Order Number LM129AH, LM129BH LM129CH, LM329BH, LM329CH or LM329DH
See NS Package H02A

Plastic Package


BOTTOM VIEW
Order Number LM329BZ, LM329CZ or LM329DZ
See NS Package Z03A

## typical performance characteristics



Reverse Characteristic



National Semiconductor
LM134/LM234/LM334 3-Terminal

## Adjustable Current Sources

## General Description

The LM134/LM234/LM334 are 3-terminal adjustable current sources featuring 10,000:1 range in operating current, excellent current regulation and a wide dynamic voltage range of 1 V to 40 V . Current is established with one external resistor and no other parts are required. Initial current accuracy is $\pm 3 \%$. The LM134/LM234/ LM334 are true floating current sources with no separate power supply connections. In addition, reverse applied voltages of up to 20 V will draw only a few microamperes of current, allowing the devices to act as both a rectifier and current source in AC applications.

The sense voltage used to establish operating current in the LM134 is 64 mV at $25^{\circ} \mathrm{C}$ and is directly proportional to absolute temperature ( ${ }^{\circ} \mathrm{K}$ ). The simplest one external resistor connection, then, generates a current with $\approx+0.33 \% /{ }^{\circ} \mathrm{C}$ temperature dependence. Zero drift operation can be obtained by adding one extra resistor and a diode.

Applications for the new current sources include bias networks, surge protection, low power reference, ramp generation. LED driver, and temperature sensing. The

LM134-3/LM234-3 and LM134-6/LM234-6 are specified as true temperature sensors with guaranteed initial accuracy of $\pm 3^{\circ} \mathrm{C}$ and $\pm 6^{\circ} \mathrm{C}$, respectively. These devices are ideal in remote sense applications because series resistance in long wire runs does not affect accuracy. In addition, only 2 wires are required.

The LM134 is guaranteed over a temperature range of $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$, the L'M234 from $-25^{\circ} \mathrm{C}$ to $+100^{\circ} \mathrm{C}$ and the LM334 from $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$. These devices are available in TO-46 hermetic and TO-92 plastic packages.

## Features

- Operates from 1 V to 40 V
- $0.02 \% / V$ current regulation
- Programmable from $1 \mu \mathrm{~A}$ to 10 mA
- True 2-terminal operation
- Available as fully specified temperature sensor
- $\pm 3 \%$ initial accuracy


## Typical Applications



## Absolute Maximum Ratings

| V + to $V^{-}$Forward Voltage |  |
| :--- | ---: |
| LM134／LM234 | 40 V |
| LM334／LM134－3／LM134－6／LM234－3／LM234－6 | 30 V |
| $\mathrm{~V}^{+}$to $\mathrm{V}^{-}$Reverse Voltage | 20 V |
| R Pin to $\mathrm{V}^{-}$Voltage | 5 V |
| Set Current | 10 mA |
| Power Dissipation | 200 mW |
| Operating Temperature Range |  |
| LM134／LM134－3／LM134－6 | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| LM234／LM234－3／LM234－6 | $-25^{\circ} \mathrm{C}$ to $+100^{\circ} \mathrm{C}$ |
| LM334 | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| Lead Temperature（Soldering， 10 seconds） | $300^{\circ} \mathrm{C}$ |

Electrical Characteristics（Note 1）


Note 1：Unless otherwise specified，tests are performed at $T_{j}=25^{\circ} \mathrm{C}$ with pulse testing so that junction temperature does not change during test．
Note 2：Set current is the current flowing into the $V^{+}$pin．It is determined by the following formula：ISET $=67.7 \mathrm{mV} / \mathrm{R}_{\mathrm{SET}}$（＠ $25^{\circ} \mathrm{C}$ ）．Set current error is expressed as a percent deviation from this amount．ISET increases at $0.336 \% /{ }^{\circ} \mathrm{C} @ \mathrm{~T}_{\mathrm{j}}=25^{\circ} \mathrm{C}$ ．
Note 3：ISET is directly proportional to absolute temperature（ $\left.{ }^{\circ} \mathrm{K}\right)^{\circ}$ ．I $\mathrm{I}_{\mathrm{SET}}$ at any temperature can be calculated from：$I_{S E T}=I_{0}\left(T / T_{0}\right)$ where $I_{0}$ is ISET measured at $T_{0}$（ ${ }^{\circ} \mathrm{K}$ ）．

Electrical Characteristics (Continued) (Note 1)

| PARAMETER | CONDITIONS | LM134-3, LM234-3 |  |  | LM134-6, LM234-6 |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| Set Current Error, $\mathrm{V}^{+}=2.5 \mathrm{~V}$, <br> (Note 2) | $\begin{aligned} & 100 \mu \mathrm{~A} \leq \mathrm{ISET} \leq 1 \mathrm{~mA} \\ & \mathrm{~T}_{\mathrm{j}}=25^{\circ} \mathrm{C} \end{aligned}$ |  |  | $\pm 1$ |  |  | $\pm 2$ | \% |
| Equivalent Temperature Error |  |  |  | $\pm 3$ |  |  | $\pm 6$ | ${ }^{\circ} \mathrm{C}$ |
| Ratio of Set Current to $\mathrm{V}^{-}$ Current | $100 \mu \mathrm{~A} \leq 1 \mathrm{SET} \leq 1 \mathrm{~mA}$ | 14 | 18 | 26 | 14 | 18 | 26 |  |
| Minimum Operating Voltage | $100 \mu \mathrm{~A}$ ISET $\leq 1 \mathrm{~mA}$ |  | 0.9 |  |  | 0.9 |  | V |
| Average Change in Set Current with Input Voltage | $\begin{aligned} & 1.5 \leq \mathrm{V}^{+} \leq 5 \mathrm{~V} \\ & 100 \mu \mathrm{~A} \leq \mathrm{I}_{\mathrm{SET}} \leq 1 \mathrm{~mA} \end{aligned}$ |  | 0.02 | 0.05 |  | 0.02 | 0.1 | \%/V |
|  | $5 \mathrm{~V} \leq \mathrm{V}^{+} \leq 30 \mathrm{~V}$ |  | 0.01 | 0.03 |  | 0.01 | 0.05 | \%/V |
| Temperature Dependence of Set Current (Note 3) and | $100 \mu \mathrm{~A} \leq \mathrm{ISET} \leq 1 \mathrm{~mA}$ | 0.98T | T | 1.02 T | 0.97T | T | 1.03 T |  |
| Equivalent Slope Error |  |  |  | $\pm 2$ |  |  | $\pm 3$ | \% |
| Effective Shunt Capacitance |  |  | 15 |  |  | 15 |  | pF |

## Typical Performance Characteristics



## Typical Performance Characteristics（Continued）



## Application Hints

The LM134 has been designed for ease of application， but a general discussion of design features is presented here to familiarize the designer with device characteris－ tics which may not be immediately obvious．These include the effects of slewing，power dissipation，capa－ citance，noise，and contact resistance．

## SLEW RATE

At slew rates above a given threshold（see curve），the LM134 may exhibit non－linear current shifts．The slew－ ing rate at which this occurs is directly proportional to ISET．At ISET $=10 \mu \mathrm{~A}$ ，maximum $\mathrm{dV} / \mathrm{dt}$ is $0.01 \mathrm{~V} / \mu \mathrm{s}$ ； at ISET $=1 \mathrm{~mA}$ ，the limit is $1 \mathrm{~V} / \mu \mathrm{s}$ ．Slew rates above the limit do not harm the LM134，or cause large currents to flow．

## THERMAL EFFECTS

Internal heating can have a significant effect on current regulation for ISET greater than $100 \mu \mathrm{~A}$ ．For example， each 1 V increase across the L＇M134 at ISET $=1 \mathrm{~mA}$ will increase junction temperature by $\approx 0.4^{\circ} \mathrm{C}$ in still air． Output current（ISET）has a temperature coefficient of $\approx 0.33 \% /{ }^{\circ} \mathrm{C}$ ，so the change in current due to temperature rise will be $(0.4)(0.33)=0.132 \%$ ．This is a $10: 1$ degrada－ tion in regulation compared to true electrical effects． Thermal effects，therefore，must be taken into account when DC regulation is critical and ISET exceeds $100 \mu \mathrm{~A}$ ． Heat sinking of the TO－46 package or the TO－92 leads can reduce this effect by more than $3: 1$ ．

## SHUNT CAPACITANCE

In certain applications，the 15 pF shunt capacitance of the LM134 may have to be reduced，either because of loading problems or because it limits the AC output impedance of the current source．This can be easily accomplished by buffering the LM134 with an FET as shown in the applications．This can reduce capacitance to less than 3 pF and improve regulation by at least an order of magnitude．DC characteristics（with the excep－ tion of minimum input voltage），are not affected．

## NOISE

Current noise generated by the LM134 is approximately 4 times the shot noise of a transistor．If the LM134 is used as an active load for a transistor amplifier，input

referred noise will be increased by about 12 dB ．In many cases，this is acceptable and a single stage amplifier can be built with a voltage gain exceeding 2000 ．

## LEAD RESISTANCE

The sense voltage which determines operating current of the LM134 is less than 100 mV ．At this level，thermo－ couple or lead resistance effects should be minimized by locating the current setting resistor physically close to the device．Sockets should be avoided if possible． It takes only $0.7 \Omega$ contact resistance to reduce output current by $1 \%$ at the 1 mA level．

## SENSING TEMPERATURE

The LM134 makes an ideal remote temperature sensor because its current mode operation does not lose accuracy over long wire runs．Output current is directly proportional to absolute temperature in degrees Kelvin， according to the following formula：


Calibration of the LM134 is greatly simplified because of the fact that most of the initial inaccuracy is due to a gain term（slope error）and not an offset．This means that a calibration consisting of a gain adjustment only will trim both slope and zero at the same time．In addi－ tion，gain adjustment is a one point trim because the output of the LM134 extrapolates to zero at $0^{\circ} \mathrm{K}$ ， independent of RSET or any initial inaccuracy．


This property of the LM134 is illustrated in the accom－ panying graph．Line abc is the sensor current before

## Application Hints (Continued)

trimming. Line $\mathrm{a}^{\prime} \mathrm{b}^{\prime} \mathrm{c}^{\prime}$ is the desired output. A gain trim done at T2 will move the output from $b$ to $b^{\prime}$ and will simultaneously correct the slope so that the output at T1 and T3 will be correct. This gain trim can be done on RSET or on the load resistor used to terminate the LM134. Slope error after trim will normally be less than $\pm 1 \%$. To maintain this accuracy, however, a low temperature coefficient resistor must be used for RSET:

A $33 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ drift of RSET will give a $1 \%$ slope error because the resistor will normally see about the same temperature variations as the LM134. Separating RSET from the LM134 requires 3 wires and has lead resistance problems, so is not normally recommended. Metal film resistors with less than $20 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ drift are readily available. Wire wound resistors may also be used where best stability is required.

Typical Applications (Continued)

Low Output Impedance Thermometer


* Output impedance of the LM134 at the "R" pin is approximately $-R_{0} / 16 \Omega$, where $R_{0}$ is the equivalent external resistance connected to the $\mathrm{V}^{-}$pin. This negative resistance can be reduced by a factor of 5 or more by inserting an equivalent resistor in series with the output.


Higher Output Current


## Typical Applications（Continued）

Micropower Bias




1．2V Reference Operates on $10 \mu \mathrm{~A}$ and 2V


[^19]1．2V Regulator with 1.8 V Minimum Input


[^20]Typical Applications (Continued)


FET Cascoding for Low Capacitance and/or Ultra High Output Impedance

${ }^{*}$ Select Q 1 or Q 2 to ensure at least 1 V across the LM134. $\mathrm{V}_{\mathrm{p}}\left(1-I_{\mathrm{SET}} / \mathrm{I}_{\mathrm{DSS}}\right) \geq 1.2 \mathrm{~V}$.

Generating Negative Output Impedance

${ }^{*} Z_{\text {OUT }} \approx-16 \cdot R 1$ (R1/VIN must not exceed ISET)

In-Line Current Limiter

*Use minimum value required to ensure stability of protected device. This minimizes inrush current to a direct short.

## Schematic and Connection Diagrams




BOTTOM VIEW
Pin 3 is electrically connected to case
Order Number LM134H, LM134H-3, LM134H-6, LM234H, LM234H-3, LM234H-6 or LM334H See NS Package H03H

TO.92
Plastic Package


Order Number LM334Z, LM234Z-3 or LM234Z-6
See NS Package 203A

## LM136/LM236/LM336 2.5V Reference Diode

## General Description

The LM136/LM236 and LM336 integrated circuits are precision 2.5 V shunt regulator diodes. These monolithic IC voltage references operate as a low temperature coefficient 2.5 V zener with $0.2 \Omega$ dynamic impedance. A third terminal on the LM136 allows the reference voltage and temperature coefficient to be trimmed easily.

The LM136 series is useful as a precision 2.5 V low voltage reference for digital voltmeters, power supplies or op amp circuitry. The 2.5 V make it convenient to obtain a stable reference from 5 V logic supplies. Further, since the LM136 operates as a shunt regulator, it can be used as either a positive or negative voltage reference.

The LM136 is rated for operation over $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ while the LM236 is rated over a $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
temperature range. Both are packaged in a TO-46 package. The LM336 is rated for operation over a $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range and is available in either a three lead TO-46 package or a TO-92 plastic package.

## Features

m Low temperature coefficient

- Wide operating current of $300 \mu \mathrm{~A}$ to 10 mA
- $0.2 \Omega$ dynamic impedance
- $\pm \uparrow \%$ initial tolerance available
- Guaranteed temperature stability
- Easily trimmed for minimum temperature drift
- Fast turn-on
- Three lead transistor package
m. 5.0V device also available-LM336-5.0


## Schematic Diagram



Typical Applications
2.5V Reference
2.5V Reference with Minimum Temperature Coefficient

Wide Input Range Reference


## Absolute Maximum Ratings

| Reverse Current | 15 mA |
| :--- | ---: |
| Forward Current | 10 mA |
| Storage Temperature | $-60^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Operating Temperature | $-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| LM136 | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| LM236 | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| LM336 | $300^{\circ} \mathrm{C}$ |

Electrical Characteristics (Note 1)

| PARAMETER | CONDITIONS | LM136A/LM236A <br> LM136/LM236 |  |  | LM336B <br> LM336 |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| Reverse Breakdown Voltage | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{R}}=1 \mathrm{~mA}$ <br> LM136/LM236/LM336 <br> LM136A/LM236A, LM336B | $\begin{aligned} & 2.440 \\ & 2.465 \end{aligned}$ | 2.490 | 2.540 2.515 | 2.390 2.440 | 2.490 2.490 | $\begin{aligned} & 2.590 \\ & 2.540 \end{aligned}$ | V |
| Reverse Breakdown Change With Current | $\begin{aligned} & \mathrm{T}_{A}=25^{\circ} \mathrm{C} \\ & 400 \mu \mathrm{~A} \leq 1 \mathrm{R} \leq 10 \mathrm{~mA} \end{aligned}$ |  | 2.6 | 6 |  | 2.6 | 10 | mV |
| Reverse Dynamic Impedance | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{R}}=1 \mathrm{~mA}$ |  | 0.2 | 0.6 |  | 0.2 | 1 | $\Omega$ |
| Temperature Stability | $V_{R}$ Adjusted to 2.490 V <br> $\mathrm{I}_{\mathrm{R}}=1 \mathrm{~mA}$, (Figure 2) <br> $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 70^{\circ} \mathrm{C}$ (LM336) <br> $-25^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}$ (LM236) <br> $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ (LM136) |  | $\begin{aligned} & 3.5 \\ & 12 \end{aligned}$ | $\begin{aligned} & 9 \\ & 18 \end{aligned}$ |  | 1.8 | 6 | $\begin{aligned} & \mathrm{mV} \\ & \mathrm{mV} \\ & \mathrm{mV} \end{aligned}$ |
| Reverse Breakdown Change With Current | $400 \mu \mathrm{~A} \leq \mathrm{I}_{\mathrm{R}} \leq 10 \mathrm{~mA}$ | , | 3 | 10 |  | 3 | 12 | mV |
| Reverse Dynamic Impedance | , $\mathrm{I}_{\mathrm{R}}=1 \mathrm{~mA}$ |  | 0.4 | 1 |  | 0.4 | 1.4 | $\Omega$ |
| Long Term Stability | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \pm 0.1^{\circ} \mathrm{C}, I_{R}=1 \mathrm{~mA}$ |  | 20 |  |  | 20 |  | ppm |

Note 1: Unless otherwise specified, the LM136 is specified from $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$, the LM 236 from $-25^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}$ and the LM 336 from $0^{\circ} \mathrm{C} \leq T_{A} \leq+70^{\circ} \mathrm{C}$. The maximum junction temperature of the LM136 is $150^{\circ} \mathrm{C}, \mathrm{LM} 236$ is $125^{\circ} \mathrm{C}$ and the LM336 is $100^{\circ} \mathrm{C}$. For elevated junction temperature, devices in the TO-46 package should be derated based on a thermal resistance of $440^{\circ} \mathrm{C} / \mathrm{W}$ junction to ambient or $80^{\circ} \mathrm{C} / \mathrm{W}$ junction to case. For the TO-92 package, the derating is based on $180^{\circ} \mathrm{C} / \mathrm{W}$ junction to ambient with $0.4^{\prime \prime}$ leads from a PC board and $160^{\circ} \mathrm{C} / \mathrm{W}$ junction to ambient with $0.125^{\prime \prime}$ lead length to a PC board.

## Typical Performance Characteristics





## Typical Performance Characteristics (Continued)






## Application Hints

The LM136 series voltage references are much easier to use than ordinary zener diodes. Their low impedance and wide operating current range simplify biasing in almost any circuit. Further, either the breakdown voltage or the temperature coefficient can be adjusted to optimize circuit performance.

Figure 1 shows an LM136 with a 10k potentiometer for adjusting the reverse breakdown voltage. With the addition of R1 the breakdown voltage can be adjusted without affecting the temperature coefficient of the device. The adjustment range is usually sufficient to

adjust for both the initial device tolerance and inaccuracies in buffer circuitry.

If minimum temperature coefficient is desired, two diodes can be added in series with the adjustment potentiometer as shown in Figure 2. When the device is adjusted to 2.490 V the temperature coefficient is minimized. Almost any silicon signal diode can be used for this purpose such as a 1 N914, 1N4148 or a 1N457. For proper temperature compensation the diodes should be in the same thermal environment as the LM136. It is usually sufficient to mount the diodes near the LM136 on the printed circuit board. The absolute resistance of R 1 is not critical and any value from 2 k to 20 k will work.

FIGURE 1. LM136 With Pot for Adjustment of Breakdown Voltage

FIGURE 2. Temperature Coefficient Adjustment


Typical Applications (Continued)


Precision Power Regulator with Low Temperature Coefficient


Trimmed 2.5V Reference with Temperature Coefficient Independent of Breakdown Voltage

*Does not affect temperature coefficient

Typical Applications (Continued)


Bipolar Output Reference

2.5V Square Wave Calibrator


## Typical Applications (Continued)

## 5V Buffered Reference



Low Noise Buffered Reference


TO. 46
Metal Can Package

bottom view

Order Number LM136H, LM236H, LM336H, LM136AH, LM236AH or LM336BH See NS Package H03B

National
Voltage References Semiconductor

## LM199/LM299/LM399 Precision Reference

## general description

The LM199/LM299/LM399 are precision, temperaturestabilized monolithic zeners offering temperature coefficients a factor of ten better than high quality reference zeners. Constructed on a single monolithic chip is a temperature stabilizer circuit and an active reference zener. The active circuitry reduces the dynamic impedance of the zener to about $0.5 \Omega$ and allows the zener to operate over 0.5 mA to 10 mA current range with essentially no change in voltage or temperature coefficient. Further, a new subsurface zener structure gives low noise and excellent long term stability compared to ordinary monolithic zeners. The package is supplied with a thermal shield to minimize heater power and improve temperature regulation.

The LM199 series references are exceptionally easy to use and free of the problems that are often experienced with ordinary zeners. There is virtually no hysteresis in reference voltage with temperature cycling. Also, the LM199 is free of voltage shifts due to stress on the leads. Finally, since the unit is temperature stabilized, warm up time is fast.

The LM199 can be used in almost any application in place of ordinary zeners with improved performance. Some ideal applications are analog to digital converters,
calibration standards, precision voltage or current sources or precision power supplies. Further in many cases the LM199 can replace references'in existing equipment with a minimum of wiring changes.

The LM199 series devices are packaged in a standard hermetic TO-46 package inside a thermal shield. The LM199 is rated for operation from $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ while the LM299 is rated for operation from $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ and the LM399 is rated from $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$.

## features

- Guaranteed $0.0001 \% /{ }^{\circ} \mathrm{C}$ temperature coefficient
- Low dynamic impedance $-0.5 \Omega$
- Initial tolerance on breakdown voltage $-2 \%$
- Sharp breakdown at $400 \mu \mathrm{~A}$
- Wide operating current $-500 \mu \mathrm{~A}$ to 10 mA
- Wide supply range for temperature stabilizer
- Guaranteed low noise
- Low power for stabilization - 300 mW at $25^{\circ} \mathrm{C}$
- Long term stability - 20 ppm


## schematic diagrams



## connection diagram

## Métal Can Package


top view
Order Number LM199H, LM299H or LM399H
See NS Package H04A or H04D

functional block diagram


## absolute maximum ratings

| Temperature Stabilizer Voltage | 40 V |
| :--- | ---: |
| Reverse Breakdown Current | 20 mA |
| Forward Current | 1 mA |
| Reference to Substrate Voltage $\mathrm{V}_{(\text {(RS) }}$ (Note 1) | 40 V |
|  | -0.1 V |
| Operating Temperature Range | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| LM199 | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| LM299 | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| LM399 | $-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $300^{\circ} \mathrm{C}$ |

electrical characteristics (Note 2)

| PARAMETER | CONDITIONS | LM199/LM299 |  |  | L.M399 |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| Reverse Breakdown Voltage | $0.5 \mathrm{~mA} \leq \mathrm{I}_{\mathrm{R}} \leq 10 \mathrm{~mA}$ | 6.8 | 6.95 | 7.1 | 6.6 | 6.95 | 7.3 | $v$ |
| Reverse Breakdown Voltage Change With Current | $0.5 \mathrm{~mA} \leq 1 \leq 10 \mathrm{~mA}$ |  | 6 | 9 |  | 6 | 12 | mV |
| Reverse Dynamic Impedance | $\begin{array}{ll} \left.\begin{array}{l} \mathrm{I}_{R}=1 \mathrm{~mA} \\ -55^{\circ} \mathrm{C} \leq \mathrm{T}_{A} \leq 85^{\circ} \mathrm{C} \\ 85^{\circ} \mathrm{C} \leq \mathrm{T}_{A} \leq 125^{\circ} \mathrm{C} \end{array}\right\} & \text { LM199 } \\ -25^{\circ} \mathrm{C} \leq T_{A} \leq 85^{\circ} \mathrm{C} & \text { LM299 } \\ 0^{\circ} \mathrm{C} \leq \mathrm{T}_{A} \leq 70^{\circ} \mathrm{C} & \text { LM399 } \end{array}$ |  | 0.5 | 1 |  | 0.5 | 1.5 | $\Omega$ |
| Reverse Breakdown . |  |  | 0.00003 | 0.0001 |  |  |  | $\% /{ }^{\circ} \mathrm{C}$ |
| Temperature Coefficient |  |  | 0.0005 | 0.0015 |  |  |  | $\%{ }^{\circ} \mathrm{C}$ |
|  |  |  | 0.00003 | 0.0001 |  |  |  | $\% \rho^{\circ} \mathrm{C}$ |
|  |  |  |  |  |  | 0.00003 | 0.0002 | $\% /{ }^{\circ} \mathrm{C}$ |
| RMS Noise | $10 \mathrm{~Hz} \leq \mathrm{f} \leq 10 \mathrm{kHz}$ <br> Stabilized, $22^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 28^{\circ} \mathrm{C}$, <br> 1000 Hours, $\mathrm{I}_{\mathrm{R}}=1 \mathrm{~mA} \pm 0.1 \%$ |  | 7 | 20 |  | 7. | 50 | $\mu \mathrm{V}$ |
| Long Term Stability |  |  | 20 |  |  | 20 |  | ppm |
| Temperature Stabilizer | $\begin{aligned} & T_{A}=25^{\circ} \mathrm{C} \text {, Still Air, } V_{S}=30 \mathrm{~V} \\ & T_{A}=-55^{\circ} \mathrm{C} \end{aligned}$ |  | 8.5 | 14 |  | 8.5 | 15 | mA |
| Supply Current |  |  | 22 | 28 |  |  |  |  |
| Temperature Stabilizer | ( Note 3) | 9 |  | 40 | 9 |  | 40 | v |
| Supply Voltage |  |  |  |  |  |  |  |  |
| Warm-Up Time to 0.05\% | $\begin{aligned} & V_{S}=30 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \\ & 9 \leq \mathrm{V}_{S} \leq 40, T_{A}=25^{\circ} \mathrm{C},(\text { Note } 3) \end{aligned}$ |  | 3 |  |  | 3 |  | Seconds |
| Initial Turn-on Current |  |  | 140 | 200 |  | 140 | 200 | mA |

Note 1: The substrate is electrically connected to the negative terminal of the temperature stabilizer. The voltage that can be applied to either terminal of the reference is 40 V more positive or 0.1 V more negative than the substrate.
Note 2: These specifications apply for 30 V applied to the temperature stabilizer and $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ for the $\mathrm{LM} 199 ;-25^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}$ for the LM299 and $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}$ for the LM399.
Note 3: This initial current can be reduced by adding an appropriate resistor and capacitor to the heater circuit. See the performance characteristic graphs to determine values.

## typical performance characteristics



Heater Surge Limit Resistor vs
Minimum Supply Voltage at
Various Minimum Temperatures

${ }^{*}$ Heater must be bypassed with a $2 \mu \mathrm{~F}$ or larger tantalum capacitor if maximum value resistors are used. Otherwise, $30 \%$ to $50 \%$ smaller values must be used. If heater oscillates, resistor value may be too small.


## typical applications



Split Supply Operation


66\&W7/66てWา/66เWา


Positive Current Source


$14 \vee$ Reference


Precision Clamp*


## typical applications (con't)

0 V to 20 V Power Reference


Bipolar Output Reference


## LM199A/LM299A/LM399A Precision Reference

## general description

The LM199A/LM299A/LM399A are precision, tempera-ture-stabilized monolithic zeners offering temperature coefficients a factor of ten better than high quality reference zeners. Constructed on a single monolithic chip is a temperature stabilizer circuit and an active reference zener. The active circuitry reduces the dynamic impedance of the zener to about $0.5 \Omega$ and allows the zener to operate over 0.5 mA to 10 mA current range with essentially no change in voltage or temperature coefficient. Further, a new subsurface zener, structure gives low noise and excellent long term stability compared to ordinary monolithic zeners. The package is supplied with a thermal shield to minimize heater power and improve temperature regulation.
The LM199A series references are exceptionally easy to use and free of the problems that are often experienced with ordinary zeners. There is virtually no hysteresis in reference voltage with temperature cycling. Also, the LM199A is free of voltage shifts due to stress on the leads. Finally, since the unit is temperature stabilized, warm up time is fast.
The LM199A can be used in almost any application in place of ordinary zeners with improved performance. Some ideal applications are analog to digital converters, calibration standards, precision voltage or current sources or precision power supplies. Further in many cases the LM199A can replace references in existing equipment with a minimum of wiring changes.

The LM199A series devices are packaged in a standard hermetic TO-46 package inside a thermal shield. The LM199 is rated for operation from $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ while the LM299A is rated for operation from $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ and the LM399A is rated from $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$.

## Certified Long Term Stability Devices

All devices are tested for 1000 hours minimum at $25^{\circ} \mathrm{C}$ ambient temperature with temperature stabilizer operating. All devices shipped with long term data which certifies a maximum drift for the 1000 hours of 20 ppm or 50 ppm .

## features

- Guaranteed $0.00005 \% /{ }^{\circ} \mathrm{C}$ temperature coefficient
- Low dynamic impedance - $0.5 \Omega$
- Initial tolerance on breakdown voltage $-2 \%$
- Sharp breakdown at $400 \mu \mathrm{~A}$
- Wide operating current $-500 \mu \mathrm{~A}$ to 10 mA
- Wide supply range for temperature stabilizer
- Guaranteed low noise
- Low power for stabilization - 300 mW at $25^{\circ} \mathrm{C}$
- Long term stability - 20 ppm
- Certified long term stability available


## schematic diagrams


connection diagram

functional block diagram


TOP VIEW
Order Number LM199AH, LM299AH or LM399AH
See NS Package H04A or H04D


Note 1: The substrate is electrically connected to the negative terminal of the temperature stabilizer. The voltage that can be applied to either terminal of the reference is 40 V more positive or 0.1 V more negative than the substrate.
Note 2: These specifications apply for 30 V applied to the temperature stabilizer and $-55^{\circ} \mathrm{C} \leq \top_{A} \leq+125^{\circ} \mathrm{C}$ for the LM199A; $-25^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq$ $+85^{\circ} \mathrm{C}$ for the LM299A and $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}$ for the LM399A.
Note 3: This initial current can be reduced by adding an appropriate resistor and capacitor to the heater circuit. See the performance characteristic graphs to determine values.

## typical applications

For typical applications, see LM199 data sheet on preceding pages.
typical performance characteristics



Initial Heater Current




## Heater Current



Dynamic Impedance



## Voltage References

## general description

The LM3999 is a precision, temperature-stabilized monolithic zener offering temperature coefficients a factor of ten better than high quality reference zeners. Constructed on a single monolithic chip is a temperature stabilizer circuit and an active reference zener. The active circuitry reduces the dynamic impedance of the zener to about $0.5 \Omega$ and allows the zener to operate over 0.5 mA to 10 mA current range with essentially no change in voltage or temperature coefficient. Further, a new subsurface zener structure gives low noise and excellent long term stability compared to ordinary monolithic zeners.

The LM3999 reference is exceptionally easy to use and free of the problems that are often experienced with ordinary zeners. There is virtually no hysteresis in reference voltage with temperature cycling. Also, the LM3999 is free of voltage shifts due to stress on the leads. Finally, since the unit is temperature stabilized, warm up time is fast.

The LM3999 can be used in almost any application in place of ordinary zeners with improved performance.

Some ideal applications are analog to digital converters, precision voltage or current sources or precision power supplies. Further, in many cases, the LM3999 can replace references in existing equipment with a minimum of wiring changes.

The LM3999 is packaged in a standard TO. 92 package and is rated from $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$.

## features

- Guaranteed $0.0005 \% /{ }^{\circ} \mathrm{C}$ temperature coefficient
- Low dynamic impedance $-0.5 \Omega$
- Initial tolerance on breakdown voltage - $5 \%$
- Sharp breakdown at $400 \mu \mathrm{~A}$
. Wide operating current $-500 \mu \mathrm{~A}$ to 10 mA
- Wide supply range for temperature stabilizer
- Low power for stabilization -400 mW at $25^{\circ} \mathrm{C}$
- Long term stability - 20 ppm
functional block diagram



## typical applications



## absolute maximum ratings

Temperature Stabilizer Voltage
Reverse Breakdown Current
Forward Current
Operating Temperature Range
Storage Temperature Range
Lead Temperature (Soldering, 10 seconds)

$$
\begin{array}{r}
36 \mathrm{~V} \\
20 \mathrm{~mA} \\
0.1 \mathrm{~mA} \\
0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \\
-55^{\circ} \mathrm{C} \text { to }+150^{\circ} \mathrm{C} \\
300^{\circ} \mathrm{C}
\end{array}
$$

electrical characteristics (Note 1)

| PARAMETER | CONDITIONS . $\because$ | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Reverse Breakdown Voltage | $0.6 \mathrm{~mA} \leq 1 \mathrm{R} \leq 10 \mathrm{~mA}$ | 6.6 | 6.95$\vdots$ | 7.3 | V |
| Reverse Breakdown Voltage | $0.6 \mathrm{~mA} \leq 1 \leq 10 \mathrm{~mA}$ |  |  |  |  |
| Change With Current |  |  | 6 | 20 | mV |
| Reverse Dynamic Impedance | $I_{R}=1 \mathrm{~mA}$ |  | 0.6 | 2.2 | $\Omega$ |
| Reverse Breakdown Temperature |  |  |  | , |  |
| Coefficient | $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 70^{\circ} \mathrm{C}$ |  | 0.0002 | 0.0005 | \%/ ${ }^{\circ} \mathrm{C}$ |
| RMS Noise | $10 \mathrm{~Hz} \leq \mathrm{f} \leq 10 \mathrm{kHz}$ |  | 7 |  | $\mu \mathrm{V}$ |
| Long Term Stability | - Stabilized, $22^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 28^{\circ} \mathrm{C}$ - ${ }^{\text {, }}$, |  |  |  |  |
|  | 1000 Hours, $\mathrm{I}_{\mathrm{R}}=1 \mathrm{~mA} \pm 0.1 \%$ |  | 20 |  | ppm |
| Temperature Stabilizer | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, Still Air, $\mathrm{V}_{S}=30 \mathrm{~V}$ |  | 12 | 18 | mA |
| Temperature Stabilizer Supply | $\because \cdot$ ' |  |  |  |  |
| Voltage . |  |  |  | 36 | V |
| Warm-Up Time to 0.05\% | $V_{S}=30 V_{,} T_{A}=25^{\circ} \mathrm{C}$ |  | 5 |  | Seconds |
| Initial Turn-on Current | $9 \leq V_{S} \leq 40, T_{A}=25^{\circ} \mathrm{C}$ |  | 140 | 200 | mA |

Note 1: These specifications apply for 30 V applied to the temperature stabilizer and $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}$.

## typical performance characteristics



## typical performance characteristics (con't)



Heater Current (To Limit This Surge, See Next Graph)

Heater Surge Limit Resistor vs
Minimum Supply Voltage at
Various Minimum Temperatures


* Heater must be bypassed with a $2 \mu \mathrm{~F}$ tantalum capacitor if maximum value resistors are used. Otherwise 30\% to $50 \%$ smaller values must be used.If heater voltage oscillates under any condition, temperature is not at control point.




## typical applications (con't)



## typical applications (con't)


*Clamp will sink 5 mA when input goes more positive than reference.

*Warm-up time 10 seconds; intermittent operation does not degrade long term stability.

## Section 7

Analog Switches/ Multiplexers

Analog Switches/Multiplexers

AH0014/AH0014C DPDT TTL/DTL Compatible MOS Analog Switches
AH0015/AH0015C Quad SPST TTL/DTL Compatible MOS Analog Switches
AH0019/AH0019C Dual DPST TTL/DTL Compatible MOS Analog Switches

## general description

This series of TTL/DTL compatible MOS analog switches feature high speed with internal level shifting and driving. The package contains two monolithic integrated circuit chips: the MOS ana$\log$ chip is similar to the MM450 type which consists of four MOS analog switch transistors; the second chip is a bipolar I.C. gate and level shifter. The series is available in both hermetic dual-in-line package and flatpack.

## features

m Large analog voltage switching ' $\pm 10 \mathrm{~V}$

- Fast switching speed 500 ns
- Operation over wide range of power supplies
- Low ON resistance
$200 \Omega$
- High OFF resistance
$10^{11} \Omega$
- Fully compatible with DTL or TTL logic
- Includes gating and level shifting

These switches are particularly suited for use in both military and industrial applications such as commutators in data acquisition systems, multiplexers, $A / D$ and $D / A$ converters, long time constant integrators, sample and hold circuits, modulators/demodulators, and other analog signal switching applications. For information on other National analog switches and analog interface elements, see listing on last page.
The AH0014, AH0015 and AH0019 are specified for operation over the $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ military temperature range. The AH0014C, AH0015C and AH0019C are specified for operation over the $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ temperature range.

## block and connection diagrams



Order Number AH0014D or AH0014CD


Order Number AH0015D or AH0015CD See NS Package D14A

## typical applications


*Previously called NH0014/NH0014C and NH0019/NH0019C


Order Number AH0019D or AH0019CD
See NS Package D14A

Reset Stabilized Amplifier

absolute maximum ratings

| V Supply Voltage | 7.0 V |
| :--- | ---: |
| $\mathrm{~V}^{\text {S }}$ Supply Voltage | -30 V |
| $\mathrm{~V}^{+}$Supply Voltage | +30 V |
| $\mathrm{~V}^{+} / \mathrm{V}^{-}$Voltage Differential | 40 V |
| Logic Input Voltage | 5.5 V |
| Storage Temperature Range |  |
| Operating Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| AHOO14, AHOO15, AH0019 | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| AH0014C, AH0015C, AH0019C | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 10 seC ) | $300^{\circ} \mathrm{C}$ |

electrical characteristics (Notes 1 and 2)

| PARAMETER - . | CONDITIONS | MIN | TYP. | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Logical "1" Input Voltage |  |  |  |  |  |
| Logical 1 Input Voltage | $V_{C C}=4.5 \mathrm{~V}$ | 2.0 |  |  | V |
| Logical " 0 " Input Voltage | $V_{C C}=4.5 \mathrm{~V}$ | . |  | 0.8 | V |
| Logical '1" Input Current | $V_{C C}=5.5 \mathrm{~V} \quad V_{\text {IN }}=2.4 \mathrm{~V}$ |  |  | 5. | $\mu \mathrm{A}$ |
| Logical "1" Input Current | $V_{C C}=5.5 \mathrm{~V} \quad V_{\text {IN }}=5.5 \mathrm{~V}$ | . | - | 1. | mA |
| Logical '0' Input Current | $V_{\text {CC }}=5.5 \mathrm{~V} \quad V_{\text {iN }}=0.4 \mathrm{~V}$ | . ${ }^{\text {+ }}$ | 0.2 | 0.4 | mA |
| Power Supply Current Logical '1'" | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V} \quad \mathrm{~V}_{\text {IN }}=4.5 \mathrm{~V}$ |  | 0.85 | 1.6 | mA |
| Input - each gate (Note 3) | - |  |  |  | $\cdots$ |
| Power Supply Current Logical "0" | $V_{\text {CC }}=5.5 \mathrm{~V} \quad V_{\text {IN }}=0 \mathrm{~V}$ |  |  |  |  |
| Input - each gate (Note 3) |  |  | $\cdots$ |  |  |
| AH0014, AH0014C |  |  | 1.5 | 3.0 | mA |
| AH0015, AH0015C . |  |  | 0.22 | 0.41 | $m A$ |
| AH0019, AH0019C |  |  | 0.22 | 0.41 | mA |
| Analog Switch ON Resistance - each gate | $V_{\text {IN }}($ Analog $)=+10 \mathrm{~V}$ |  | 75 | 200 | , $\Omega$ |
|  | $\mathrm{V}_{\text {IN }}($ Analog $)=-10 \mathrm{~V}$ |  | 150 | 600 | $\Omega$ |
| Analog Switch OFF Resistance |  |  | $10^{11}$ |  | $\Omega$ |
| Analog Switch Input Leakage Current each input (Note 4) | $V_{\text {IN }}=-10 \mathrm{~V}$ |  |  |  |  |
| AH0014, AH0015, AH0019 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 25 | 200 | pA |
|  | $\mathrm{T}_{\mathrm{A}}=125^{\circ} \mathrm{C}$ |  | 25 | 200 | nA |
| AH0014C, AH0015C, AH0019C | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 0.1 | 10 | $n A$ |
|  | $\mathrm{T}_{\mathrm{A}}=70^{\circ} \mathrm{C}$ |  | 30 | 100 | nA |
| Analog Switch Output Leakage | $V_{\text {OUT }}=-10 \mathrm{~V}$ | ; |  |  | - |
| Current - each output (Note 4) |  |  |  |  |  |
| AH0014, AH0015, AH0019 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 40 | 400 | pA |
|  | $T_{A}=125^{\circ} \mathrm{C}$ |  | 40 | 400 | nA |
| AH0014C, AH0015C, AH0019C | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 0.05 | 10 | nA |
|  | $\mathrm{T}_{\mathrm{A}}=70^{\circ} \mathrm{C}$ |  | 4 | 50 | nA |
| Analog Input (Drain) Capacitance | 1 MHz @ Zero Bias |  | 8 | 10 | pF |
| Output Source Capacitance | 1 MHz @ Zero Bias |  | 11 | 13 | $\mathrm{pF}{ }^{\prime}$ |
| Analog Turn OFF Time - ${ }_{\text {OFF }}$ | See test circuit; $\mathrm{T}_{A}=25^{\circ} \mathrm{C}$ |  | 760 | 600 | ns |
| Analog Turn-ON Time - ton | See test circuit; $\mathrm{T}_{A}=25^{\circ} \mathrm{C}$ |  |  |  |  |
| AH0014, AH0014C .. |  |  | 350 | 425 | ns |
| AH0015, AH0015C |  |  | 100 | 150 | ns |
| AH0019, AH0019C |  |  | 100 | 150 | ns |

Note 1: Min/max limits apply across the guaranteed temperature range of $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ for AH0014. AH0015. AH0019 and $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ for AH0014C, AH0015C, AH0019C. $\mathrm{V}^{-}=-20 \mathrm{~V}$. $\mathrm{V}^{+}=+10 \mathrm{~V}$ and an analog test current of 1 mA unless otherwise specified.
Note 2: All typical values are measured at $T_{A}=25^{\circ} \mathrm{C}$ with $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~V}^{+}=+10 \mathrm{~V}, \mathrm{~V}^{-}=-22 \mathrm{~V}$.
Note 3: Current measured is drawn from $V_{C C}$ supply.
Note 4: All analog switch pins except measurement pin are tied to $\mathrm{V}^{+}$.

## analog switch characteristics (Note 2)



Schematic (Single Driver Gate and MOS Switch Shown)

Analog Switching Time Test Circuit

## selecting power supply voltage

The graph shows the boundary conditions which must be used for proper operation of the unit. The range of operation for power supply $\mathrm{V}^{-}$is shown on the $X$ axis. It must be between -25 V and -8 V . The allowable range for power supply $\mathrm{V}^{+}$is governed by supply $\mathrm{V}^{-}$. With a value chosen for $\mathrm{V}^{-}, \mathrm{V}^{+}$may be selected as any value along a vertical line passing through the $\mathrm{V}^{-}$value and terminated by the boundaries of the operating region. A voltage difference between power supplies of at least 5 V should be maintained for adequate signal swing.


2National Semiconductor

## AH0120/AH0130/AH0140/AH0150/AH0160 Series Analog Switches

## general description

The AH0100 series represents a complete family of junction FET analog switches. The inherent flexibility of the family allows the designer to tailor the device selection to the particular application. Switch configurations available include dual DPST, dual SPST, DPDT, and SPDT. $\mathrm{r}_{\text {ds }}(\mathrm{ON}$ ) ranges from 10 ohms through 100 ohms. The series is available in both 14 lead flat pack and 14 lead cavity DIP. Important design features include:

- TTL/D.TL and RTL compatible logic inputs
- Up to 20 V p-p analog input signal
- $r_{\text {ds(ON) }}$ less than $10 \Omega$ (AH0140, AH0141, AH0145, AH0146)
- Analog signals in excess of 1 MHz
- "OFF" power less than 1 mW
- Gate to drain bleed resistors eliminated
- Fast switching, toN is typically $0.4 \mu \mathrm{~s}$, toff is $1.0 \mu \mathrm{~s}$
- Operation from standard op amp supply voltages, $\pm 15 \mathrm{~V}$, available (AH0150/AH0160 series)
- Pin compatible with the popular DG 100 series

The AH0100 series is designed to fulfill a wide variety of analog switching applications including commutators, multiplexers, D/A converters, sample and hold circuits, and modulators/demodulators. The AH0100 series is guaranteed over the temperature range $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$; whereas, the AH0100C series is guaranteed over the temperature range $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$

## schematic diagrams



Note: Dotted line portions are not applicable to the dual SPST.

DPDT (diff.) and SPDT (diff.)


Note: Dotted line portions are not applicable to the SPDT (differential).

Order any of the devices below using the part number with a D or F suffix. See NS Packages D14A or F14A. AH0133C, AH0134C, AH0151C, AH0152C available in N Package also.

## logic and connection diagrams


absolute maximum ratings

|  | High <br> Level | Medium Level |
| :---: | :---: | :---: |
| Total Supply Voltage ( $\mathrm{V}^{+}-\mathrm{V}^{-}$) | 36 V | 34 V |
| Analog Signal Voltage ( $\mathrm{V}^{+}-\mathrm{V}_{\mathrm{A}}$ or $\mathrm{V}_{\mathrm{A}}-\mathrm{V}^{-}$) | 30 V | 25 V |
| Positive Supply Voltage to Reference ( $\mathrm{V}^{+}-\mathrm{V}_{\mathrm{R}}$ ) | 25 V | 25 V |
| Negative Supply Voltage to Reference ( $\mathrm{V}_{\mathrm{R}}-\mathrm{V}^{-}$) | 22 V | 22 V |
| Positive Supply Voltage to Input ( $\mathrm{V}^{+}-\mathrm{V}_{\text {IN }}$ ) | 25 V | 25 V |
| Input Voltage to Reference ( $\mathrm{V}_{\text {IN }}-\mathrm{V}_{\mathrm{R}}$ ) | $\pm 6 \mathrm{~V}$ | $\pm 6 \mathrm{~V}$ |
| Differential Input Voltage ( $\mathrm{V}_{\text {IN }}-\mathrm{V}_{\text {IN } 2}$ ) | $\pm 6 \mathrm{~V}$ | $\pm 6 \mathrm{~V}$ |
| Input Current, Any Terminal | 30 mA | 30 mA |
| Power Dissipation | See Curve |  |
| Operating Temperature Range AH0100 Series | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  |
| AH0100C Series | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |  |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |  |
| Lead Temperature (Soldering, 10 sec ) | $300^{\circ} \mathrm{C}$ |  |

electrical characteristics for "HIGH LEVEL" Switches (Note 1)


Note 1: Unless otherwise specified these limits apply for $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ for the AH 0100 series and $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ for the AH 0100 C series. All typical values are for $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.

Note 2: For the DPST and Dual DPST, the ON condition is for $V_{I N}=2.5 \mathrm{~V}$; the OFF condition is for $V_{I N}=0.8 \mathrm{~V}$. For the differential switches and $S W 1$ and $2 \mathrm{ON}, \mathrm{V}_{1 N 2}=2.5 \mathrm{~V}, \mathrm{~V}_{1 N 1}=3.0 \mathrm{~V}$. For SW 3 and $4 \mathrm{ON}, \mathrm{V}_{\text {IN2 }}=2.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN} 1}=2.0 \mathrm{~V}$.
AH0120/AH0130/AHO140/
AH0150/AH0160 Series
electrical characteristics for "MEDIUM LEVEL" Switches (Note 1)


Note 1: Unless otherwise specified, these limits apply for $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ for the AH 0100 series and $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ for the AH 0100 C series. All typical values are for $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
Note 2: For the DPST and Dual DPST, the ON condition is for $\dot{V}_{I N}=2.5 \mathrm{~V}$; the OFF condition is for $V_{I N}=0.8 \mathrm{~V}$. For the differential switches and $S W 1$ and $2 O N, V_{I N 2}=2.5 \mathrm{~V}, V_{I N 1}=3.0 \mathrm{~V}$. For SW 3 and $4 \mathrm{ON}, \mathrm{V}_{\mathrm{IN} 2}=2.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN} 1}=2.0 \mathrm{~V}$.

## typical performance characteristics





## switching time test circuits

Single Ended Input



Differential Input



## applications information

## 1. INPUT LOGIC COMPATIBILITY

## A. Voltage Considerations

In general, the AH0100 series is compatible with most DTL, TTL, and RTL logic families. The ONinput threshold is determined by the $\mathrm{V}_{\mathrm{BE}}$ of the inpuit transistor plus the $\mathrm{V}_{\mathrm{f}}$ of the diode in the emitter leg, plus $1 \times R_{1}$, plus $V_{R}$. At room temperature and $\mathrm{V}_{\mathrm{R}}=0 \mathrm{~V}$, the nominal ON threshold is: $0.7 \mathrm{~V}+0.7 \mathrm{~V}+0.2 \mathrm{~V},=1.6 \mathrm{~V}$. Over temperature and manufacturing tolerances, the threshold may be as high as 2.5 V and as low as 0.8 V . The rules for proper operation are:
$V_{I N}-V_{R} \geq 2.5 V$ All switches ON
$V_{I N}-V_{R} \leq 0.8 V$ All switches OFF


## B. Input Current Considerations

IIN(ON), the current drawn by the driver with $\mathrm{V}_{\text {IN }}=2.5 \mathrm{~V}$ is typically $20 \mu \mathrm{~A}$ at $25^{\circ} \mathrm{C}$ and is guaranteed less than $120 \mu \mathrm{~A}$ over temperature. DTL, such as the DM930 series can supply $180 \mu \mathrm{~A}$ at logic " 1 " voltages in excess of 2.5 V . TTL output levels are comparable at $400 \mu \mathrm{~A}$. The DTL and TTL can drive the AH0100 series directly. However, at low temperature, DC noise margin in the logic " 1 " state is eroded with DTL. A pull-up resistor of $10 \mathrm{k} \Omega$ is recommended when using DTL over military temperature range.

If more than one driver is to be driven by a DM930 series ( 6 K ) gate, an external pull-up resistor should be added. The value is given by:

$$
R_{P}=\frac{11}{N-1} \text { for } N>2
$$

where:
$R_{P}=$ value of the pull-up resistor in $k \Omega$
$N=$ number of drivers.

## C. Input Slew Rate

The slew rate of the logic input must be in excess of $0.3 \mathrm{~V} / \mu \mathrm{s}$ in order to assure proper operation of the analog switch. DTL, TTL, and RTL output rise times are far in excess of the minimum slew rate requirements. Discrete lógic designs, however, should include consideration of input rise time.

## 2. ENABLE CONTROL

The application of a positive signal at the $\mathrm{V}_{\mathrm{R}}$
terminal will open all switches. The $\mathrm{V}_{\mathrm{R}}$ (ENABLE) signal must be capable of rising to within 0.8 V of $V_{\text {IN(ON) }}$ in the OFF state and of sinking $I_{\text {R(ON) }}$ milliamps in the $O N$ state (at $V_{\text {INION) }}-V_{R}>$ 2.5 V ). The $\mathrm{V}_{\mathrm{R}}$ terminal can be driven from most TTL and DTL gates.

## 3. DIFFERENTIAL INPUT CONSIDERATIONS

The differential switch driver is essentially a differential amplifier. The input requirements for proper operation are:

$$
\begin{aligned}
& \left|V_{I N 1}-V_{I N 2}\right| \geq 0.3 V \\
& 2.5 \leq\left(V_{I N 1} \text { or } V_{I N 2}\right)-V_{R} \leq 5 V
\end{aligned}
$$

The differential driver may be furnished by a DC level as shown below. The level mav be derived from à voltage divider to $\mathrm{V}^{+}$or the $5 \mathrm{~V} \mathrm{~V}_{\mathrm{cc}}$ of the DTL logic. In order to assure proper operation, the divider should be "stiff" with respect to IIN2. Bypassing R1 with a $0.1 \mu \mathrm{~F}$ disc capacitor will prevent degradation of $t_{O N}$ and $t_{\text {OFF }}$.


Alternatively, the differential driver may be driven from a TTL flip-flop or inverter.


Connection of a 1 mA current source between $\mathrm{V}_{\mathrm{R}}$ and $\mathrm{V}^{-}$will allow operation over a $\pm 10 \mathrm{~V}$ common mode range. Differential input voltage must be less than the 6 V breakdown, and input threshold of 2.5 V and 300 mV differential overdrive still prevail.


## 4. ANALOG VOLTAGE CONSIDERATIONS

The rules for operating the AH 0100 series at supply voltages other than those specified essentially breakdown into OFF and ON considerations. The OFF considerations are dictated by the maximum negative swing of the analog signal and the pinch off of the JFET switch. In the OFF state, the gate of the FET is at $\mathrm{V}^{-}+\mathrm{V}_{B E}+\mathrm{V}_{S A T}$ or about 1.0 V above the $\mathrm{V}^{-}$potential. The maximum $V_{p}$ of the FET switches is 7 V . The most negative analog voltage, $V_{A}$, swing which can be accomodated for any given supply voltage is:

$$
\begin{aligned}
& \left|V_{A}\right| \leq\left|V^{-}\right|-V_{P}-V_{B E}-V_{S A T} \text { or } \\
& \left|V_{A}\right| \leq\left|V^{-}\right|-8.0 \text { or }\left|V^{-}\right| \geq\left|V_{A}\right|+8.0 V
\end{aligned}
$$

For the standard high level switches, $V_{A} \leq 1-18 \mid$ $+8=-10 \mathrm{~V}$. The value for $\mathrm{V}^{+}$is dictated by the maximum positive swing of the analog input voltage. Essentially the collector to base junction of the turn-on PNP must remain reversed biased for all positive value of analog input voltage. The base of the PNP is at $\mathrm{V}^{+}-\mathrm{V}_{S A T}-\mathrm{V}_{B E}$ or $\mathrm{V}^{+}-1.0 \mathrm{~V}$. The PNP's collector base junction should have at - least 1.0 V reverse bias. Hence, the most positive analog voltage swing which may be accommodated for a given value of $\mathrm{V}^{+}$is:

$$
\begin{aligned}
& \mathrm{V}_{\mathrm{A}} \leq \mathrm{V}^{+}-\mathrm{V}_{\mathrm{SA}}-\mathrm{V}_{\mathrm{BE}}-1.0 \mathrm{~V} \text { or } \\
& \mathrm{V}_{\mathrm{A}} \leq \mathrm{V}^{+}-2.0 \mathrm{~V} \text { or } \mathrm{V}^{+} \geq \mathrm{V}_{\mathrm{A}}+2.0 \mathrm{~V}
\end{aligned}
$$

For the standard high level switches, $\mathrm{V}_{\mathrm{A}}=12-$ $2.0 \mathrm{~V}=+10 \mathrm{~V}$.

## 5. SWITCHING TRANSIENTS

Due to charge stored in the gate-to-source and gate-to-drain capacitances of the FET switch, transients may appear in the output during switching. This is particularly true during the OFF to ON transition. The magnitude and duration of the transient may be minimized by making source and load impedance levels as small as practical.


Furthermore, transients may be minimized by operating the switches in the differential mode; i.e., the charge delivered to the load during the ON to OFF transition is, to a large extent, cancelled by the OFF to ON transition.

## typical applications

Programmable One Amp Power Supply


Four to Ten Bit D to A Converter (4 Bits Shown)


## typical applications (con't)

Four Channel Differential Transducer Commutator


Delta Measurement System for Automatic Linear Circuit Tester


Note: S1 must be open for $50 \mu \mathrm{~s}$ min to take first reading with $I_{t}=50 \mathrm{~mA}$. Second reading is
taken with S2 closed. With S1 and other set-up forcing functions under computer control, system
will measure line and load regulation on voltage regulators, voltage gain, offset current, CMRR and
PSRR on op amps as well as other crrcuits requiring measurement of the change of a parameter
with the change of a forcing function.
Precision Long Time Constant Integrator with Reset


Four Channel Commutator


National
Analog Switches／Multiplexers Semiconductor

## AH2114／AH2114C DPST Analog Switch

## General Description

The AH2114 is a DPST analog switch circuit com－ prised of two junction FET switches and their associated driver．The AH2114 is designed to fulfill a wide variety of high level analog switching appli－ cations including multiplexers，$A$ to $D$ Converters， integrators，and choppers．Design features include：
－Low ON resistance，typically $75 \Omega$
－High OFF resistance，typically $10^{11} \Omega$
－Large output voltage swing，typically $\pm 10 \mathrm{~V}$
－Powered from standard op－amp supply voltages of $\pm 15 \mathrm{~V}$
－Input signals in excess of 1 MHz
－Turn－ON and turn－OFF times typically $1 \mu \mathrm{~s}$

The AH2114 is guaranteed over the temperature range $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ whereas the AH 2114 C is guaranteed over the temperature range $0^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ ．

## Schematic and Connection Diagrams



AC Test Circuit and Waveforms
figure 1.



Order Number AH2114H or AH2114CH See NS Package H12C


FIGURE 2.

## Absolute Maximum Ratings



## Electrical Characteristics (Notes 1 and 2 )



Note 1: Unless otherwise specified these specifications apply for pin 12 connected to +15 V , pin 2 connected to $-15 \mathrm{~V},-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ for the AH 2114 , and $0^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ for the AH 2114 C .
Note 2: All typical values are for $T_{A}=25^{\circ} \mathrm{C}$.
Note 3: Derate linearly at $100^{\circ} \mathrm{C} / \mathrm{W}$ above $25^{\circ} \mathrm{C}$.

## Monolithic N-Channel Junction FET Switches with High Speed Drivers

AM181/AM281, AM182/AM282 dual driver with SPST switches AM184/AM284; AM185/AM285 dual driver with DPST switches AM187/AM287, AM188/AM288 single driver with SPDT switches AM190/AM290, AM191/AM291 dual driver with SPDT switches

## General Description

These devices combine N-channel junction FETs and bipolar transistors on a single chip for the first time in a new N -channel Bi-FET process.

This technology provides the industry's only low "ON" resistance, high speed, monolithic N -channel junction FET analog switch. Unique circuit techniques are employed to achieve break-before-make switching action and constant "ON" resistance over the analog voltage range. The switch can block 20 V peak-to-peak signals, and because of the driver design, an "OFF" isolation greater than 60 dB is achieved at 10 MHz .

## Features

- Interfaces with standard DTL, TTL and CMOS
- Constant "ON" resistance with signals to $\pm 10 \mathrm{~V}$
- "ON" resistance match $2 \Omega$ typ
- "OFF" isolation and crosstalk less than -60 dB at 10 MHz (typ)
- tON/tOFF = $105 \mathrm{~ns} / 95$ ns typ
- Break-before-make action


## Applications

- A-to-D/D-to-A converters
- Data acquisition
- Signal multiplexers
- Sample and hold
- Video switch

Schematic Diagram (Typical Channel)


## Application Hints*

| VCC <br> Positive Supply Voltage (V) | VEE <br> Negative Supply Voltage (V) | $V_{L}$ <br> Logic Supply Voltage (V) | $V_{R}$ <br> Reference Supply Voltage (V) | VIN <br> Logic Input Voltage $V_{\text {INH }}$ Min/ VINL Max(V) | 100 <br> Series $V_{S}$ Analog Voltage Range (V) | 200 <br> Series $V_{S}$ Analog Signal Range (V) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| +15** | -15 | +5 | Gnd | 2.0/0.8 | -7.5 to +15 | -10 to +15 |
| +10 | -20 | +5 | Gnd | 2.0/0.8 | -12.5 to +10 | -15 to +10 |
| +12 | -12 | +5 | Gnd | 2.0/0.8 | -4.5 to +12 | -7 to +12 |

*Applications Hints are for design aid only, not guaranteed and not subject to production testing
**Electrical Parameter Chart based on $\mathrm{V}_{\mathrm{CC}}{ }^{+}$ $15 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=-15 \mathrm{~V}, \mathrm{~V}_{\mathrm{L}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{R}}=\mathrm{Gnd}$

Absolute Maximum Ratings

Storage Temperature
Operating Temperature
Power Dissipation**
Metal Can**.
14-Pin DIP***
16-Pin DIP***

* All leads soldered to PC board
** Derate $6 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $75^{\circ} \mathrm{C}$
*** Derate $11 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $75^{\circ} \mathrm{C}$
***** $^{* *}$ Derate $12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $75^{\circ} \mathrm{C}$
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
450 mW
825 mW
900 mW


## Connection Diagrams

AM181/AM281, AM182/AM282 ${ }^{4}$

Metal Can Package See NS Package H10A Order by Part Number Followed by H Suffix


Switch states are for logical " 1 " input

top view

Dual-In-Line Package See NS Package D14A Order by Part Number. Followed by D Suffix

AM184/AM284, AM185/AM285 ${ }^{\text { }}$

Switch states are for logical " 0 " input
TOP VIEW
AM187/AM287, AM188/AM288*

Metal Can Package See NS Package H10A Order by Part Number Followed by H Suffix


Switch states are for logical "1" input


TOP VIEW

Dual-In-Line Package See NS Package D16A Order by Part Number Followed by D Suffix

Dual-In-Line Package See NS Package D14A Order by Part Number Followed by D Suffix

Dual-In-Line Package See NS Package D16A Order by Part Number Followed by D Suffix


TOP VIEW

[^21]
## Electrical Characteristics AM181/AM281, AM182/AM282

dc parameters are $100 \%$ tested at $25^{\circ} \mathrm{C}$; ac parameters, high and low temperatures, and tON, tOFF are sampled to ensure conformance with specifications.

| PARAMETER |  | TEST CONDITIONS, UNLESS NOTED:$V_{C C}=15 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=-15 \mathrm{~V}, \mathrm{~V}_{\mathrm{L}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{R}}=0$ |  | MAX LIMITS |  |  |  |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | AM181 | AM281 |  |  |  |
|  |  | $-55^{\circ} \mathrm{C}$ | $25^{\circ} \mathrm{C}$ | $125^{\circ} \mathrm{C}$ | $-20^{\circ} \mathrm{C}$ | $25^{\circ} \mathrm{C}$ | $85^{\circ} \mathrm{C}$ |  |
| ros(ON) | Drain-Source "ON" Resistance |  |  | $\mathrm{IS}=-10 \mathrm{~mA}, \mathrm{~V}_{\mathrm{IN}}=0.8 \mathrm{~V}$ | $V_{D}=-7.5 \mathrm{~V}$ | 30 | 30 | 60 | 50 | 50 | 75 | $\Omega$ |
| IS(OFF) | Source "OFF" <br> Leakage Current |  |  | $V_{\text {IN }}=2 \mathrm{~V}$ | $\begin{aligned} & V_{S}=10 \mathrm{~V}, V_{D}=-10 \mathrm{~V}, \\ & V_{C C}=10 \mathrm{~V}, V_{E E}=-20 \mathrm{~V} \end{aligned}$ |  | 1 | 100 |  | 5 | 100 | $n \mathrm{~A}$ |
|  |  | $\mathrm{V}_{\mathrm{S}}=7.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=-7.5 \mathrm{~V}$ |  |  | 1 | 100 |  | 5 | 100 |  |  |
| ID(OFF) | Drain "OFF" <br> Leakage Current | $\begin{aligned} & V_{D}=10 \mathrm{~V}, V_{S}=-10 \mathrm{~V} \\ & V_{C C}=10 \mathrm{~V}, V_{E E}=-20 \mathrm{~V} \end{aligned}$ |  |  | 1 | 100 |  | 5 | 100 |  |  |
|  |  | $\mathrm{V}_{\mathrm{D}}=7.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{S}}=-7.5 \mathrm{~V}$ |  |  | 1 | 100 |  | 5 | 100 |  |  |
| ID(ON) + IS(ON) | Channel "ON" <br> Leakage Current | $\mathrm{V}_{\text {IN }}=0.8 \mathrm{~V}$ | $V_{D}=V_{S}=-7.5 \mathrm{~V}$ |  | -2 | -200 |  | -10 | -200 |  |  |
| IINL | Input Current, Input Voltage Low | $V_{\text {IN }}=0$ |  | -250 | -250 | -250 | --250 | -250 | -250 | $\mu \mathrm{A}$ |  |
| IINH | Input Current, Input Voltage High | $V_{\text {IN }}=5 \mathrm{~V}$ |  | , | 10 | 20 |  | 10 | 20 |  |  |
| ton | Turn "ON" Time | See Switching Time Test Circuit |  |  | 150 |  |  | 180 |  | ns |  |
| toff | Turn "OFF" Time |  |  |  | 130 |  |  | 150 |  |  |  |
| PARAMETER |  | TEST CONDITIONS, UNLESS NOTED:$V_{C C}=15 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=-15 \mathrm{~V}, \mathrm{~V}_{\mathrm{L}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{R}}=0$ |  | MAX LIMITS |  |  |  |  |  | UNITS |  |
|  |  | AM182 | AM282 |  |  |  |  |
|  |  | $-55^{\circ} \mathrm{C}$ | $25^{\circ} \mathrm{C}$ | $125^{\circ} \mathrm{C}$ | $-20^{\circ} \mathrm{C}$ | $25^{\circ} \mathrm{C}$ | $85^{\circ} \mathrm{C}$ |  |  |
| rDS(ON) | Drain-Source "ON" Resistance |  |  | $\mathrm{IS}=-10 \mathrm{~mA}, \mathrm{~V}_{\text {IN }}=0.8 \mathrm{~V}$ | $V_{D}=-10 \mathrm{~V}$ | 75 | 75 | 100 | 100 | 100 | 150 | $\Omega$ |
| IS(OFF) | Source "OFF" <br> Leakage Current |  |  | $V_{1 N}=2 V$ | $\begin{aligned} & V_{S}=10 \mathrm{~V}, V_{D}=-10 \mathrm{~V} \\ & V_{C C}=10 \mathrm{~V}, V_{E E}=-20 \mathrm{~V} \end{aligned}$ |  | 1 . | 100 |  | 5 | 100 | nA |
|  |  | $\mathrm{V}_{S}=10 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=-10 \mathrm{~V}$ |  |  | 1 | 100 |  | 5 | 100 |  |  |
| ID(OFF) | Dran "OFF" <br> Leakage Current | $\begin{aligned} & V_{D}=10 \mathrm{~V}, V_{S}=-10 \mathrm{~V}, \\ & V_{C C}=10 \mathrm{~V}, V_{E E}=-20 \mathrm{~V} \end{aligned}$ |  |  | 1 | 100 |  | 5 | 100 |  |  |
|  |  | $V_{D}=10 \mathrm{~V}, \mathrm{~V}_{S}=-10 \mathrm{~V}$ |  |  | 1 | 100 |  | 5 | 100 |  |  |
| ID(ON) + IS $(O N)$ | Channel "ON" <br> Leakage Current | $\mathrm{V}_{\text {IN }}=0.8 \mathrm{~V}$ | $V_{D}=V_{S}=-10 \mathrm{~V}$ |  | -2 | -200 |  | -10 | -200 |  |  |
| IINL | Input Current, Input Voltage Low | $V_{\text {IN }}=0$ |  | -250 | -250 | -250 | -250 | -250 | -250 | $\mu \mathrm{A}$ |  |
| IINH | Input Current, Input <br> Voltage High | $\mathrm{V}_{\text {IN }}=5 \mathrm{~V}$ |  |  | 10 | 20 |  | 10 | 20 |  |  |
| ton | Turn "ON" Time | See Switching Time Test Circuit |  |  | 250 |  |  | 300 |  | ns |  |
| toFF | Turn "OFF" Time |  |  |  | 130 |  |  | 150 |  |  |  |
| PARAMETER |  | TEST CONDITIONS, UNLESS NOTED:$V_{C C}=15 \mathrm{~V}, V_{E E}=-15 \mathrm{~V}, V_{\mathrm{L}}=5 \mathrm{~V}, V_{R}=0$ |  | MAX LIMITS |  |  |  |  |  | UNITS |  |
|  |  | AM181, AM182 | AM281, AM282 |  |  |  |  |
|  |  | $-55^{\circ} \mathrm{C}$ | $25^{\circ} \mathrm{C}$ | $125^{\circ} \mathrm{C}$ | $-20^{\circ} \mathrm{C}$ | $25^{\circ} \mathrm{C}$ | $85^{\circ} \mathrm{C}$ |  |  |
| CS(OFF) | Source "OFF" Capacitance |  |  | $\mathrm{f}=1 \mathrm{MHz}$ | $V_{S}=-5 V, I_{D}=0$ | 9 Typical, (Note 1) |  |  |  |  |  | pF |
| $\mathrm{C}_{\text {D ( }}$ FFF) | Drain "OFF' Capacitance |  |  | $V_{D}=-5 \mathrm{~V}$, IS $=0$ | 6 Typical, (Note 1) |  |  |  |  |  |  |
| $\mathrm{C}_{\mathrm{D}(\mathrm{ON})+\mathrm{C}_{\text {S }}(\mathrm{ON})}$ | Channel "ON' Capacitance | $V_{D}=V_{S}=0$ | 14 Typical, (Note 1) |  |  |  |  |  |  |  |
|  | "OFF" Isolation | $\mathrm{R}_{\mathrm{L}}=75 \Omega$ |  |  | $>60 \mathrm{~dB}$ at 10 MHz Typical, (Note 1) |  |  |  |  |  |  |  |
| ICC | Positive Supply Current | Both $\mathrm{V}_{\text {IN }}=0$, All Channels "ON" |  |  |  | 0.1 |  |  | 0.1 |  | mA |  |
| ${ }^{\text {I E E }}$ | Negative Supply Current |  |  |  | -5 |  |  | -5 |  |  |  |  |
| $\mathrm{I}_{\mathrm{L}}$ | Logic Supply Current |  |  |  | 4.5 |  |  | 4.5 |  |  |  |  |
| $I_{R}$ | Reference Supply Current |  |  |  | -2 |  |  | -2 |  |  |  |  |
| ICC | Positive Supply Current | Both $\mathrm{V}_{\text {IN }}=5 \mathrm{~V}$, All Channels "OFF" |  |  | 0.1 |  |  | 0.1 |  |  |  |  |
| IEE | Negative Supply Current |  |  |  | -5 |  |  | -5 |  |  |  |  |
| IL | Logic Supply Current |  |  |  | 4.5 |  |  | 4.5 |  |  |  |  |
| $\mathrm{I}_{\mathrm{R}}$ | Reference Supply Current |  |  |  | -2 |  |  | -2 |  |  |  |  |

Note 1: Typical values are for Design Aid only, not guaranteed and not subject to production testing.

Electrical Characteristics AM184/AM284, AM185/AM285
dc parameters are $100 \%$ tested at $25^{\circ} \mathrm{C}$; ac parameters, high and low temperatures, and tON , tOFF are sampled to ensure conformance with specifications.

| PARAMETER |  | TEST CONDITIONS, UNLESS NOTED:$V_{C C}=15 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=-15 \mathrm{~V}, \mathrm{~V}_{\mathrm{L}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{R}}=0$ |  | MAX LIMITS |  |  |  |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | AM184 | AM284 |  |  |  |
|  |  | $-55^{\circ} \mathrm{C}$ | $25^{\circ} \mathrm{C}$ | $125^{\circ} \mathrm{C}$ | $-20^{\circ} \mathrm{C}$ | $25^{\circ} \mathrm{C}$ | $85^{\circ} \mathrm{C}$ |  |
| rDS(ON) | Drain-Source ON Resistance |  |  | $\mathrm{I}^{\prime}=-10 \mathrm{~mA}, \mathrm{~V}_{1 \mathrm{~N}}=2 \mathrm{~V}$ | $\mathrm{V}_{\mathrm{D}}=-7.5 \mathrm{~V}{ }^{\prime}$ | 30 | 30 | 60 | 50 | 50 | 75 | $\Omega$ |
| IS(OFF) | Source OFF <br> Leakage Current |  |  | $\mathrm{V}_{\text {IN }}=0.8 \mathrm{~V}$ | $\begin{aligned} & V_{S}=10 \mathrm{~V}, V_{D}=-10 \mathrm{~V} \\ & V_{C C}=10 \mathrm{~V}, V_{E E}=-20 \mathrm{~V} \end{aligned}$ |  | 1 | 100 |  | 5 | 100 | nA |
|  |  | $\mathrm{V}_{\mathrm{S}}=7.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=-7.5 \mathrm{~V}$ |  |  | 1 | 100 |  | 5 | 100 |  |  |
| ID(OFF) | Drain OFF <br> Leakage Current | $\begin{aligned} & V_{D}=10 \mathrm{~V}, V_{S}=-10 \mathrm{~V}, \\ & V_{C C}=10 \mathrm{~V}, V_{E E}=-20 \mathrm{~V} \end{aligned}$ |  |  | 1 | 100 |  | 5 | 100 |  |  |
|  |  | $V_{D}=7.5 \mathrm{~V}, \mathrm{~V}_{S}=-7.5 \mathrm{~V}$ |  |  | 1 | 100 |  | 5 | 100 |  |  |
| ID(ON) + IS(ON) | Channel ON <br> Leakage Current | $V_{I N}=2 \mathrm{~V}$ | $V_{D}=V_{S}=-7.5 \mathrm{~V}$ |  | -2 | -200 |  | -10 | -200 |  |  |
| IINL | Input Current, Input Voltage Low | $V_{I N}=0$ |  | -250 | -250 | -250 | -250 | -250 | -250 | $\mu \mathrm{A}$ |  |
| IINH | Input Current, Input Voltage High | $V_{\text {IN }}={ }^{6} 5 \mathrm{~V}$ |  |  | 10 | 20 |  | 10 | 20 |  |  |
| ton | Turn ON Time | See Switching Time Test 'ircuit |  |  | 150 |  | , | 180 |  | ns |  |
| tofF | Turn OFF Time |  |  |  | 130 |  |  | 150 |  |  |  |
| PARAMETER |  | TEST CONDITIONS, UNLESS NOTED:$V_{C C}=15 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=-15 \mathrm{~V}, \mathrm{~V}_{\mathrm{L}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{R}}=0$ |  | MAX LIMITS |  |  |  |  |  | UNITS |  |
|  |  | AM185 | AM285 |  |  |  |  |
|  |  | $-55^{\circ} \mathrm{C}$ | $25^{\circ} \mathrm{C}$ | $125^{\circ} \mathrm{C}$ | $-20^{\circ} \mathrm{C}$ | $25^{\circ} \mathrm{C}$ | $85^{\circ} \mathrm{C}$ |  |  |
| rDS(ON) | Drain-Source <br> ON Resistance |  |  | $I S=-10 \mathrm{~V}, \mathrm{VIN}=2 \mathrm{~V}$ | $V_{D}=-10 \mathrm{~V}$ | 75 | 75 | 150 | 100 | 100 | 150 | $\Omega$ |
| IS(OFF) | Source OFF <br> Leakage Current |  |  | $\mathrm{V}_{\text {IN }}=0.8 \mathrm{~V}$ | $\begin{aligned} & V_{S}=10 \mathrm{~V}, V_{D}=-10 \mathrm{~V} \\ & V_{C C}=10 \mathrm{~V}, V_{E E}=-20 \mathrm{~V} \end{aligned}$ |  | 1 | 100 |  | 5 | 100 | $n \mathrm{~A}$ |
|  |  | $\mathrm{V}_{\mathrm{S}}=10 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=-10 \mathrm{~V}$ |  |  | 1 | 100 |  | 5 | 100 |  |  |
| ${ }^{\prime} \mathrm{D}(\text { OFF })^{\prime}$ | Drain OFF <br> Leakage Current | $\begin{aligned} & V_{D}=10 \mathrm{~V}, V_{S}=-10 \mathrm{~V} \\ & V_{C C}=10 \mathrm{~V}, V_{E E}=-20 \mathrm{~V} \end{aligned}$ |  |  | 1 | 100 |  | 5 | 100 |  |  |
|  |  | $\mathrm{V}_{\mathrm{D}}=10 \mathrm{~V}, \mathrm{~V}_{\mathrm{S}}=-10 \mathrm{~V}$ |  |  | 1 | 100 |  | 5 | 100 |  |  |
| ID(ON) + IS(ON) | Channel ON <br> Leakage Current | $\mathrm{V}_{\text {IN }}=2 \mathrm{~V}$ | $\mathrm{V}_{\mathrm{D}}=\mathrm{V}_{\mathrm{S}}=-10 \mathrm{~V}$ |  | -2 | -200 |  | - 10 | -200 |  |  |
| 'INL | Input Current, Input Voltage Low | $V_{\text {IN }}=0$ |  | -250 | -250 | -250 | -250 | -250 | -250 | $\mu \mathrm{A}$ |  |
| IINH | Input Current, inpuit Voltage High | $V_{I N}=5 \mathrm{~V}$ |  |  | 10 | 20 |  | 10 | 20 |  |  |
| ton | Turn ON Time | See Switching Time Test Circuit |  |  | 250 |  |  | 300 |  | ns |  |
| toff | Turn OFF Time |  |  |  | 130 |  |  | 150 |  |  |  |
| PARAMETER |  | TEST CONDITIONS, UNLESS NOTED:$V_{C C}=15 \mathrm{~V}, V_{E E}=-15 \mathrm{~V}, V_{\mathrm{L}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{R}}=0$ |  | MAX LIMITS |  |  |  |  |  | UNITS |  |
|  |  | AM184, AM185 | AM284, AM285 |  |  |  |  |
|  |  | $-55^{\circ} \mathrm{C}$ | $25^{\circ} \mathrm{C}$ | $125^{\circ} \mathrm{C}$ | $-20^{\circ} \mathrm{C}$ | $25^{\circ} \mathrm{C}$ | $85^{\circ} \mathrm{C}$ |  |  |
| CS(OFF) | Source OFF Capacitance |  |  | $\mathrm{f}=1 \mathrm{MHz}$ | $V_{S}=-5 V, I_{D}=0$ | 9 Typical, (Note 1) |  |  |  |  |  | pF |
| $\mathrm{C}_{\text {D (OFF) }}$ | Drain OFF Capacitance |  |  | $V_{D}=-5 V, I_{S}=0$ | 6 Typical, (Note 1) |  |  |  |  |  |  |
| $\mathrm{C}_{\mathrm{D}(\mathrm{ON})}+\mathrm{C}_{\text {S }}(\mathrm{ON})$ | Channel ON Capacitance | $V_{D}=V_{S}=0$ | 14 Typıcal, (Note 1) |  |  |  |  |  |  |  |
|  | "OFF" Isolation | $\mathrm{R}_{\mathrm{L}}=75 \Omega$ |  |  | $>60 \mathrm{~dB}$ at 10 MHz Typical, (Note 1) |  |  |  |  |  |  |  |
| ICC | Positive Supply Current | Both VIN $=5 \mathrm{~V}$, All Channels "ON" |  |  |  | 0.1 |  |  | 0.1 |  | mA . |  |
| IEE | Negative Supply Current |  |  |  | -4 |  |  | -4 |  |  |  |  |
| $\mathrm{I}_{\mathrm{L}}$ | Logic Supply Current |  |  |  | 4.5 |  |  | 4.5 |  |  |  |  |
| IR | Reference Supply Current |  |  |  | -2 |  |  | -2 |  |  |  |  |
| ICC | Positive Supply Current | Both VIN $=0$, All Channels "OFF" |  |  | 0.1 |  |  | 0.1 |  |  |  |  |
| IEE | Negative Supply Current |  |  |  | $-5.5$ |  |  | -5.5 |  |  |  |  |
| $\mathrm{I}_{\mathrm{L}}$ | Logic Supply Current |  |  |  | 4.5 |  |  | 4.5 |  |  |  |  |
| $I_{R}$ | Reference Supply Current |  |  |  | -2 |  |  | -2 |  |  |  |  |

Note 1: Typical values are for Design Aid only, not guaranteed and not subject to production testing.

## Electrical Characteristics AM187/AM287, AM188/AM288

dc parameters are $100 \%$ tested at $25^{\circ} \mathrm{C}$; ac parameters, high and low temperatures, and tON, tOFF are sampled to ensure conformance with specifications.

| PARAMETER |  | TEST CONDITIONS, UNLESS NOTED:$V_{C C}=15 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=-15 \mathrm{~V}, \mathrm{~V}_{\mathrm{L}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{R}}=0$ |  | MAX LIMITS |  |  |  |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | AM187 | AM287 |  |  |  |
|  |  | $-55^{\circ} \mathrm{C}$ | $25^{\circ} \mathrm{C}$ | $125^{\circ} \mathrm{C}$ | $-20^{\circ} \mathrm{C}$ | $25^{\circ} \mathrm{C}$ | $85^{\circ} \mathrm{C}$ |  |
| ros(on) | Drain-Source <br> "ON" Resistance |  |  | $\begin{aligned} & \text { IS }=-10 \mathrm{~mA}, \mathrm{~V}_{\text {IN }}=2 \mathrm{~V} . \mathrm{Ch} .1 \text { "ON". } \\ & \mathrm{V}_{\text {IN }}=0.8 \mathrm{~V}, \mathrm{Ch} .2 \text { "ON" } \end{aligned}$ | $V_{D}=-7.5 \mathrm{~V}$ | 30 | 30 | 60 | 50 | 50 | 75 | $\Omega$ |
| IS(OFF) | Source "OFF" <br> Leakage Current |  |  | $\begin{aligned} & V_{I N}=2 \mathrm{~V}, \mathrm{Ch} .2 \text { "OFF" } \\ & V_{I N}=0.8 \mathrm{~V}, \mathrm{Ch} .1 \text { "OFF" } \end{aligned}$ | $\begin{aligned} & V_{S}=10 \mathrm{~V}, V_{D}=-10 \mathrm{~V}, \\ & V_{C C}=10 \mathrm{~V}, V_{E E}=-20 \mathrm{~V} \end{aligned}$ |  | 1 | 100 |  | 5 | 100 | nA |
|  |  | $\mathrm{V}_{\mathrm{S}}=7.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=-7.5 \mathrm{~V}$ |  |  | 1 | 100 |  | 5 | 100 |  |  |
| ID(OFF) | Drain "OFF" <br> Leakage Current | $\begin{aligned} & V_{D}=10 \mathrm{~V}, V_{S}=-10 \mathrm{~V}, \\ & V_{C C}=10 \mathrm{~V}, V_{E E}=-20 \mathrm{~V} \end{aligned}$ |  |  | 1 | 100 |  | 5 | 100 |  |  |
|  |  | $\mathrm{V}_{\mathrm{D}}=7.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{S}}=-7.5 \mathrm{~V}$ |  |  | 1 | 100 |  | 5 | 100 |  |  |
| ID(ON) + IS(ON) | Channel "ON" <br> Leakage Current | $\begin{aligned} & V_{\text {IN }}=2 \mathrm{~V}, \mathrm{Ch} .1 \text { "ON" } \\ & V_{\text {IN }}=0.8 \mathrm{~V}, \mathrm{Ch} .2{ }^{\prime \prime} \mathrm{ON} " \end{aligned}$ | $\mathrm{V}_{\mathrm{D}}=\mathrm{V}_{\mathrm{S}}=-7.5 \mathrm{~V}$ |  | -2 | -200 |  | -10 | -200 |  |  |
| IINL | Input Current, Input Voltage Low | $\mathrm{V}_{\text {IN }}=0$ |  | -250 | -250 | $-250$ | -250 | -250 | -250 |  |  |
| IINH | Input Current, Input Voltage High | $V_{\text {IN }}=5 \mathrm{~V}$ |  |  | 10 | 20 |  | 10 | 20 |  |  |
| ton | Turn "ON" Time |  |  |  | 150 |  |  | 180 |  |  |  |
| tofF | Turn "OFF" Time | Swithing Time Test Circuit |  |  | 130 |  |  | 150 |  |  |  |
|  |  |  |  |  |  | MAX L | Imits |  |  |  |  |
| PARAM | EtER |  |  |  | AM188 |  |  | AM288 |  | UNITS |  |
|  |  |  |  | $-55^{\circ} \mathrm{C}$ | $25^{\circ} \mathrm{C}$ | $125^{\circ} \mathrm{C}$ | $-20^{\circ} \mathrm{C}$ | $25^{\circ} \mathrm{C}$ | $85^{\circ} \mathrm{C}$ |  |  |
| rDS(ON) | Drain-Source "ON" Resistance | $\begin{aligned} & \mathrm{IS}=-10 \mathrm{~mA}, \mathrm{~V}_{1 \mathrm{~N}}=0.8 \mathrm{~V}, \mathrm{Ch} .2 \\ & { }^{\prime O} \mathrm{ON} ", \mathrm{~V}_{\mathrm{IN}}=2 \mathrm{~V}, \mathrm{Ch} .1 \text { "ON" } \end{aligned}$ | $V_{D}=-10 \mathrm{~V}$ | 75 | 75 | 150 | 100 | 100 | 150 | $\Omega$ |  |
| IS(OFF) | Source "OFF" <br> Leakage Current |  | $\begin{aligned} & V_{S}=10 \mathrm{~V}, V_{D}=-10 \mathrm{~V}, \\ & V_{C C}=10 \mathrm{~V}, V_{E E}=-20 \mathrm{~V} \end{aligned}$ |  | 1 | 100 |  | 5 | 100 |  |  |
|  |  | $\mathrm{V}_{\text {IN }}=0.8 \mathrm{~V}$, Ch. 1 "OFF" | $V_{S}=10 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=-10 \mathrm{~V}$ |  | 1 | 100 |  | 5 | 100 |  |  |
| ID(OFF) | Drain "OFF" <br> Leakage Current | $V_{\text {IN }}=2 \mathrm{~V}, \mathrm{Ch} .2$ "OFF" | $\begin{aligned} & V_{D}=10 \mathrm{~V}, V_{S}=-10 \mathrm{~V}, \\ & V_{C C}=10 \mathrm{~V}, V_{E E}=-20 \mathrm{~V} \end{aligned}$ |  | 1 | 100 |  | 5 | 100 | nA |  |
|  |  |  | $V_{D}=10 \mathrm{~V}, V_{S}=-10 \mathrm{~V}$ |  | 1 | 100 |  | 5 | 100 |  |  |
| ID(ON) + IS(ON) | Channel "ON" <br> Leakage Current | $\begin{aligned} & V_{I N}=2 \mathrm{~V}, \mathrm{Ch} .1 \text { "ON" } \\ & \mathrm{V}_{\mathrm{IN}}=0.8 \mathrm{~V}, \mathrm{Ch} .2 \text { "ON" } \end{aligned}$ | $V_{D}=V_{S}=-10 \mathrm{~V}$ |  | -2 | -200 |  | -10 | -200 |  |  |
| IINL | Input Current, Input Voltage Low | $V_{\text {IN }}=0$ |  | -250 | -250 | -250 | -250 | -250 | -250 |  |  |
| IINH | Input Current, Input Voltage High | $V_{\text {IN }}=5 \mathrm{~V}$ |  |  | 10 | 20 |  | 10 | 20 |  |  |
| ton | Turn "ON" Time |  |  |  | 250 |  |  | 300 |  |  |  |
| tofF | Turn "OFF" Time | See Swiching Time Test Circuit |  |  | 130 |  |  | 150 |  |  |  |
|  |  |  |  |  |  | MAX | imits |  |  |  |  |
|  | RAMETER |  |  |  | 87, AM |  | AM | 87, AM |  | UNITS |  |
|  |  |  |  | $-55^{\circ} \mathrm{C}$ | $25^{\circ} \mathrm{C}$ | $125^{\circ} \mathrm{C}$ | $-20^{\circ} \mathrm{C}$ | $25^{\circ} \mathrm{C}$ | $85^{\circ} \mathrm{C}$ |  |  |
| $\mathrm{C}_{\text {S (OFF) }}$ | Source "OFF" Capacıtance |  | $\mathrm{V}_{\mathrm{S}}=-5 \mathrm{~V}, 1 \mathrm{D}=0$ |  |  | Typical | (Note 1 |  |  |  |  |
| CD(OFF) | Drain "OFF" Capacitance | $\mathrm{f}=1 \mathrm{MHz}$ | $V_{D}=5 \mathrm{~V}, \mathrm{I}_{\mathrm{S}}=0$ |  |  | Typical | ( Note 1 |  |  | pF |  |
| $\mathrm{CD}_{\mathrm{D} \text { (ON) }}+\mathrm{C}_{\text {S }}(\mathrm{ON})$ | Channel 'OON" Capacitance |  | $V_{D}=V_{S}=0$ |  |  | 4 Typical | , (Note |  |  |  |  |
|  | "OFF" Isolation | $R_{L}=75 \Omega$ |  |  | 60 dB | t 10 MH | Typical | (Note |  |  |  |
| ${ }^{1} \mathrm{Cc}$ | Positive Supply Current |  |  |  | 0.1 |  |  | 0.1 |  |  |  |
| IEE | Negative Supply Current | = Ch. 2 "ON", Ch. 1 "OFF |  |  | -3 |  |  | -3 |  |  |  |
| IL | Logic Supply Current | $V_{\text {IN }}=0, \mathrm{Ch}$.2 ON.Ch. 1 Orf |  |  | 3.2 |  |  | 3.2 |  |  |  |
| $\mathrm{I}_{\mathrm{R}}$ | Reference Suppiy Current |  |  |  | -2 |  |  | -2 |  |  |  |
| ${ }^{\text {ICC }}$ | Positive Supply Current |  |  |  | 0.1 |  |  | 0.1 |  |  |  |
| IEE | Negative Supply Current | = 5V, Ch. 2 "OFF" Ch. 1 "ON" |  |  | -3 |  |  | -3 |  |  |  |
| $\mathrm{I}_{\mathrm{L}}$ | Logic Supply Current | $V_{\text {IN }}=5 \mathrm{C}, \mathrm{Ch} .2$ Ofr |  |  | 3.2 |  |  | 3.2 |  |  |  |
| IR | Reference Supply Current |  |  |  | -2 |  |  | -2 |  |  |  |

Note 1: Typical values are for Design Aid only, not guaranteed and not subject to production testing.
AM181/281, 182/282, 184/284, 185/285, 187/287, 188/288, 190/290, 191/291 Electrical Characteristics AM190/AM290, AM191/AM291
dc parameters are $100 \%$ tested at $25^{\circ} \mathrm{C}$; ac parameters, high and low temperatures, and tON, tOFF are sampled to ensure conformance with specifications.

| PARAMETER, |  | TEST CONDITIONS, UNLESS NOTED:$V_{C C}=15 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=-15 \mathrm{~V}, \mathrm{~V}_{\mathrm{L}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{R}}=0$ |  | MAX LIMITS |  |  |  |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | AM190 | AM290 |  |  |  |
|  |  | $-55^{\circ} \mathrm{C}$ | $25^{\circ} \mathrm{C}$ | $125^{\circ} \mathrm{C}$ | $-20^{\circ} \mathrm{C}$ | $25^{\circ} \mathrm{C}$ | $85^{\circ} \mathrm{C}$ |  |
| 'DS(ON) | Drain-Source <br> ON Resistance |  |  | $\begin{aligned} & I S=-10 \mathrm{~mA}, \mathrm{~V}_{\mathrm{IN}}=2 \mathrm{~V}, \mathrm{Ch} .1 \text { and } 2 \\ & " \mathrm{ON} ", V_{I N}=0.8 \mathrm{~V}, \mathrm{Ch} .3 \text { and } 4 \text { "ON" } \end{aligned}$ | $\mathrm{V}_{\mathrm{D}}=-7.5 \mathrm{~V}$ | 30 | 30 | 60 | 50 | 50 | 75 | $\Omega$ |
| IS(OFF) | Source OFF Leakage Current |  |  | $\begin{aligned} & V_{I N}=2 \mathrm{~V} . \mathrm{Ch} .3 \text { and } 4 \text { "OFF" } \\ & V_{I N}=0.8 \mathrm{~V}, \mathrm{Ch} .1 \text { and } 2 \text { "OFF" } \end{aligned}$ | $\begin{aligned} & V_{S}=10 \mathrm{~V}, V_{D}=-10 \mathrm{~V}, \\ & V_{C C}=10 \mathrm{~V}, V_{E E}=-20 \mathrm{~V} \end{aligned}$ |  | 1 | 100 |  | 5 | 100 | $n \mathrm{~A}$ |
|  |  | $\mathrm{V}_{\mathrm{S}}=7.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=-7.5 \mathrm{~V}$ |  |  | 1 | 100 |  | 5 | 100 |  |  |
| 'dofe) | Drain OFF <br> Leakage Current | $\begin{aligned} & V_{D}=10 \mathrm{~V}, V_{S}=-10 \mathrm{~V}, \\ & V_{C C}=10 \mathrm{~V}, V_{E E}=-20 \mathrm{~V} \end{aligned}$ |  |  | 1 | 100 | - | 5 | 100 |  |  |
|  |  | $\mathrm{V}_{\mathrm{D}}=7.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{S}}=-7.5 \mathrm{~V}$ |  |  | 1 | 100 |  | 5 | 100 |  |  |
| ID(ON) + IS ION $^{\text {a }}$ | Channel ON <br> Leakage Current | $\mathrm{V}_{\mathrm{IN}}=2 \mathrm{~V}, \mathrm{Ch} .1$ and 2 " ON " <br> $\mathrm{V}_{\mathrm{IN}}=0.8 \mathrm{~V}, \mathrm{Ch} .3$ and 4 "ON" | $\mathrm{V}_{\mathrm{D}}=\mathrm{V}_{\mathrm{S}}=-7.5 \mathrm{~V}$ |  | -2 | -200 |  | -10 | -200 |  |  |
| IINL. | Input Current, Input Voltage Low | $V_{I N}=0$ |  | -250 | -250 | -250 | -250 | -250 | -250 | $\mu \mathrm{A}$ |  |
| IINH | Input Current, Input Voltage High | $V_{\text {IN }}=5 \mathrm{~V}$ |  |  | 10 | 20 |  | 10 | 20 |  |  |
| ton | Turn ON Time | See Switching Time Test Circuit |  | , | 150 |  |  | 180 |  | ns |  |
| tof | Turn OFF Time |  |  | . . | 130 |  |  | 150 |  |  |  |
| PARAMETER |  | test conditions, unless noted:$V_{C C}=15 \mathrm{~V}, V_{E E}=-15 \mathrm{~V}, \mathrm{~V}_{\mathrm{L}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{R}}=0$ |  | MAX LIMITS |  |  |  |  |  | UNITS |  |
|  |  | AM191 | AM291 |  |  |  |  |
|  |  | $-55^{\circ} \mathrm{C}$ | $25^{\circ} \mathrm{C}$ | $125^{\circ} \mathrm{C}$ | $-20^{\circ} \mathrm{C}$ | $25^{\circ} \mathrm{C}$ | $85^{\circ} \mathrm{C}$ |  |  |
| rDS(ON) | Dran-Source <br> ON Resistance |  |  | $\begin{aligned} & \text { IS }=-10 \mathrm{~mA}, V_{I N}=0.8 \mathrm{~V}, \mathrm{Ch} .3 \text { and } \\ & 4 \text { "ON", } V_{I N}=2 \mathrm{~V}, \mathrm{Ch} .1 \text { and } 2 \text { "ON" } \end{aligned}$ | $V_{D}^{\prime}=-10 \mathrm{~V}$ | 75 | 75 | 150 | 100 | 100 | 150 | $\Omega$ |
| 'S(OFF) | Source OFF <br> Leakage Current |  |  | $\mathrm{V}_{\text {IN }}=-0.8 \mathrm{~V}, \mathrm{Ch} .1$ and 2 "OFF" <br> $V_{I N}=2 V, C h 3$ and 4 "OFF" | $\begin{aligned} & V_{S}=10 \mathrm{~V}, V_{D}=-10 \mathrm{~V} \\ & V_{C C}=10 \mathrm{~V}, V_{E E}=-20 \mathrm{~V} \end{aligned}$ |  | 1 | 100 |  | 5 | 100 | nA |
|  |  | $\mathrm{V}_{S}=10 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=-10 \mathrm{~V}$ |  |  | 1 | 100 |  | 5 | 100 |  |  |
| ID(OFF) | Drain OFF Leakage Current | $\begin{aligned} & V_{D}=10 \mathrm{~V}, V_{S}=-10 \mathrm{~V}, \\ & V_{C C}=10 \mathrm{~V}, V_{E E}=-20 \mathrm{~V} \end{aligned}$ |  |  | 1 | 100 | , | 5 | 100 |  |  |
|  |  | $\mathrm{V}_{\mathrm{D}}=10 \mathrm{~V}, \mathrm{~V}_{\mathrm{S}}=-10 \mathrm{~V}$ |  |  | 1 | 100 |  | 5 | 100 |  |  |
| ${ }^{\text {I }}$ (ON) + IS(ON) | Channel ON <br> Leakage Current | $\mathrm{V}_{\mathrm{IN}}=0.8 \mathrm{~V}, \mathrm{Ch} .3$ and 4 "ON" $V_{\text {IN }}=2 V, C h .1$ and 2 "ON" | $V_{D}=V_{S}=-10 \mathrm{~V}$ |  | -2 | -200 |  | -10 | -200 |  |  |
| $I_{I N L}$ | Input Current, Input Voltage Low | $V_{\text {IN }}=0$ |  | -250 | -250 | -250 | -250 | -250 | -250 | $\mu \mathrm{A}$ |  |
| IINH | Input Current, Input Voltage High | $\mathrm{V}_{\text {IN }}=5 \mathrm{~V}$ |  | - | 10 | 20 |  | 10 | 20 |  |  |
| ton | Turn ON Time | See Switching Time Test Circuit |  | - | 250 |  |  | 300 |  | ns |  |
| toff | Turn OFF Time |  |  |  | 130 |  | , | 150 |  |  |  |
| PARAMETER |  | TEST CONDITIONS, UNLESS NOTED:$V_{C C}=15 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=-15 \mathrm{~V}, \mathrm{~V}_{\mathrm{L}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{R}}=0 .$ |  | MAX LIMITS |  |  |  |  |  | UNITS |  |
|  |  | \|r|c| | 190, AM191 |  | AM290, AM291 |  |  |  |  |
|  |  | $25^{\circ} \mathrm{C}$ | $125^{\circ} \mathrm{C}$ | $-20^{\circ} \mathrm{C}$ | $25^{\circ} \mathrm{C}$ | $85^{\circ} \mathrm{C}$ |  |  |
| CS(OFF) | Source OFF Capacitance |  | $f=1 \mathrm{MHz}$ | $\mathrm{V}_{\mathrm{S}}=-5 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=0$ | 9 Typical, (Note 1) |  |  |  |  |  | pF |  |
| CD(OFF) | Drain OFF Capacitance | $V_{D}=5 \mathrm{~V}, \mathrm{I}_{\mathrm{S}}=0$ |  | 6 Typical, (Note 1) |  |  |  |  |  |  |  |  |
| $\mathrm{CD}_{\mathrm{D}(\mathrm{ON})+\mathrm{C}_{\text {S }}(\mathrm{ON})}$ | Channel ON Capacitance | $V_{D}=V_{S}=0$ |  | 14 Typical, (Note 1) |  |  |  |  |  |  |  |  |
|  | "OFF" Isolation | $R_{L}=75 \Omega 2$ |  | $>60 \mathrm{~dB}$ at 10 MHz Typical, (Note 1) |  |  |  |  |  |  |  |  |
| ${ }^{1} \mathrm{CC}$ | Positive Supply Current | $V_{I N}=0 . C h .3$ and 4 "ON", Ch. 1 and 2 "OFF" |  |  | 0.1 |  |  | 0.1 |  | mA |  |  |
| ${ }^{\text {I E E }}$ | Negative Supply Current |  |  |  | -5 |  |  | -5 |  |  |  |  |
| $\mathrm{I}_{\mathrm{L}}$ | Logic Supply Current |  |  |  | 4.5 |  |  | 4.5 |  |  |  |  |
| $I_{R}$ | Reference Supply Current |  |  |  | -2 |  |  | -2 |  |  |  |  |
| ${ }^{1} \mathrm{CC}$ | Positive Supply Current | $V_{\text {IN }}=5 \mathrm{~V}, \mathrm{Ch} .3$ and 4 "OFF", Ch. 1 and 2."ON" |  |  | 0.1 |  |  | 0.1 |  |  |  |  |
| IEE | Negative Supply Current |  |  |  | -5 |  |  | -5 |  |  |  |  |
| $I_{L}$ | Logic Supply Current |  |  |  | 4.5 |  |  | 4.5 |  |  |  |  |
| ${ }^{1} \mathrm{R}$ | Reference Supply Current |  |  |  | -2 |  |  | -2 |  |  |  |  |

Note 1: Typical values are for Design Aid only, not guaranteed and not subject to production testing.

Typical Performance Characteristics $\mathrm{V}_{\mathrm{CC}}=15 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=-15 \mathrm{~V}, \mathrm{~V}_{\mathrm{L}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{R}}=0$ unless otherwise noted. Typical delay, rise, fall, settling times, and switching transients in


If $R_{G E N}, R_{L}$ or $C_{L}$ is increased there will be proportional increases in rise and/or fall RC times.


## Switching Time Test Circuit

Switch output waveform shown for $\mathrm{V}_{\mathrm{S}}=$ constant with logic input waveform as shown. Note that $V_{S}$ may be + or - as per switching time test circuit. $V_{O}$ is the steady
state output with switch "ON". Feedthrough via gate capacitance may result in spikes at leading and trailing edge of output waveform.


Typical Applications

## Low Drift-Compensated Sample and Hold



- Input impedance $5 \mathrm{k} \Omega$
- Slew rate limiting and 3 dB point: 20 V swing: 3.2 K C ; 5 V swing: 12 K C ; small signal: 21 K C
- Droop rate @ $25^{\circ} \mathrm{C} 0.5 \mathrm{nV}$ per $\mu \mathrm{s}$
- Sample to hold offset adjustable to zero
- Acquisition time-98 $\mu \mathrm{s}$
- Aperture time-80 ns
- Aperture uncertainty-2 ns

Video Switch with Very High "OFF" Isolation ( $f=d c$ to $10 \mathbf{M H z}$ )


- 116 dB isolation at 10 MHz , "OFF" camera to "ON" camera
- 98 dB isolation at 10 MHz , load from each camera when both cameras are "OFF"
- $<1 \mathrm{~dB}$ on insertion loss

Typical Applications (Continued)

## A 16-Channel Data Acquisition Unit with Second Level Multiplexing



- Maximum A/D clock frequency: 4.5 MHz
- Maximum throughput rate: 31.25 k samples/sec
- Minimum switch "ON" time for the 2-channel MUX: $\mathrm{t} \mathrm{ON}(\min ) \leq 1 / 4.5 \mathrm{MHz}$
- Maximum input signal bandwidth 15.6 kHz
- Maximum input signal variation during conversion for 8-bit accuracy and 10 V full scale: $\Delta V / \mathrm{N} / \Delta T=19.5 \mathrm{mV} / \mu \mathrm{s}$


## Timing Diagram




## AM2009/AM2009C, MM4504/MM5504 6-Channel MOS Multiplex Switches

## General Description

The AM2009/AM2009C/MM4504/MM5504 are six channel multiplex switches constructed on a single silicon chip using low threshold P-channel MOS process. The gate of each MOS device is protected by a diode circuit.

## Features

- Typical low "on" resistance . $150 \Omega$
- Typical low "off" leakage " 100 pA
- Typical large analog voltage range $\pm 10 \mathrm{~V}$
- Zero inherent offset voltage
- Normally off with zero gate voltage

The AM2009/AM2009C/MM4504/MM5504 are designed for applications such as time division multiplexing of analog or digital signals. Switching speeds are primarly determined by conditions external to the device such as signal source impedance, capacitive loading and the total number of channels used in parallel.

The AM2009/MM4504 are specified for operation over the $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ military temperature range. The AM2009C/MM5504 are specified for operation over the $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ temperature range.

## Schematic Diagrams



Typical Applications


TTL Compatible 6 Channel MUX


32 Channel MUX

## Absolute Maximum Ratings ( $\mathrm{V}_{\mathrm{BULK}}=\mathrm{oV}$ )

| Voltage on Any Source or Drain | -30V | Total Power Dissipation (at $\mathrm{T}_{A^{\prime}}=\mathbf{2 5}{ }^{\circ} \mathrm{C}$ ) | 900 mW |
| :---: | :---: | :---: | :---: |
| Voltage on Any Gate | -35V | Power Dissipation - each gate circuit | 150 mW |
| Positive Voltage on Any Pin | +0.3V | Operating Temperature Range AM2009 | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Source or Drain Current | 50 mA | AM2009C | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Gate Current (forward direction of zener clamp) | 0.1 mA | Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
|  |  | Lead Temperature (Soldering, 10 sec ) | $300^{\circ} \mathrm{C}$ |

Electrical Characteristics (Note 1)


Note 1: Ratings apply over the specified temperature range and $V_{B U L}=0$, unless otherwise specified
Note 2: All other pins grounded.
Note 3: Capacitance measured on dual-in-line package between pin under measurement to all other pins. Capacitances are guaranteed by design.

## Typical Performance Characteristics



## AM3705/AM3705C 8-Channel MOS Analog Multiplexer

## General Description

The AM3705/AM3705C is an eight-channel MOS analog multiplex switch. TTL compatible logic inputs that require no level shifting or input pull-up resistors and operation over a wide range of supply voltages is obtained by constructing the device with low threshold P-channel enhancement MOS technology. To simplify external logic requirements, a one-of-eight decoder and an output enable are included in the device.

Important design features include:

- TTL/DTL compatible input logic levels
- Operation from standard +5 V and -15 V supplies
- Wide analog voltage range $- \pm 5 \mathrm{~V}$
- One-of-eight decoder on chip
- Output enable control
- Low ON resistance - $150 \Omega$
- Input gate protection
- Low leakage currents - 0.5 nA

The AM3705/AM3705C is designed as a low cost analog multiplex switch to fulfill a wide variety of data acquisition and data distribution applications including cross-point switching, MUX front ends for A/D converters, process controllers, automatic test gear, programmable power supplies and other military or industrial instrumentation applications.

The AM3705 is specified for operation over the $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ military temperature range. The AM3705C is specified for operation over the $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ temperature range.



Order Number AM3705D or AM3705CD See NS Package D16A Order Number AM3705F or AM3705CF See NS Package F16A

Block Diagram (MIL-STD-806B)


Truth Table

| LOGIC INPUTS |  |  |  | CHANNEL |
| :---: | :---: | :---: | :---: | :---: |
| $2^{\circ}$ | . $2^{1}$ | $2^{2}$ | OE | ON |
| L | L | L | H | $\mathrm{S}_{1}$ |
| H | L | L | H | - $\mathrm{S}_{2}$ |
| L | H | L | H | $\mathrm{S}_{3}$ |
| H | H | L | H | $\mathrm{S}_{4}$ |
| L | L | H | H | $\mathrm{S}_{5}$ |
| H | L | H | H | $\mathrm{S}_{6}$ |
| L | H | H | H | S , |
| H | H | - H | H | $\mathrm{S}_{8}$ |
| X | $\times$ | X | L | OFF |

Typical Application
Buffered 8-Channel Multiplex, Sample and Hold


## Absolute Maximum Ratings

Positive Voltage on Any Pin (Note 1)
Negative Voltage on Any Pin (Note 1)
Source to Drain Current
Logic Input Current
Power Dissipation (Note 2)
Operating Temperature Range AM3705
AM3705C
Storage Temperature Range
Lead Temperature (Soldering, 10 sec )
+0.3 V
-35 V
$\pm 30 \mathrm{~mA}$
$\pm 0.1 \mathrm{~mA}$
500 mW
$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
$-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
$300^{\circ} \mathrm{C}$

Electrical Characteristics (Note 3)

| PARAMETER | SYMBOL | CONDITIONS | LIMITS |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP | MAX |  |
| ON Resistance | $\mathrm{R}_{\text {ON }}$ | $V_{\text {IN }}=V_{\text {SS }}$; $I_{\text {OUT }}=100 \mu \mathrm{~A}$ |  | 80 | 250 | $\Omega$ |
| ON Resistance | $\mathrm{R}_{\text {ON }}$ | $V_{\text {IN }}=-5 V$; I IOUT $=-100 \mu \mathrm{~A}$ |  | 160 | 400 | $\Omega$ |
| ON Resistance | $\mathrm{R}_{\text {ON }}$ | $V_{\text {IN }}=-5 V$; $I_{\text {OUT }}=-100 \mu \mathrm{~A}$ |  |  |  |  |
| AM3705 |  | $\mathrm{T}_{\mathrm{A}}=+125^{\circ} \mathrm{C}$ |  |  | 400 | $\Omega$ |
| AM3705C |  | $\mathrm{T}_{\mathrm{A}}=+70^{\circ} \mathrm{C}$. |  |  | 400 | $\Omega$ |
| ON Resistance | $\mathrm{R}_{\text {ON }}$ | $V_{1 N}=+5 \mathrm{~V} ; \mathrm{V}_{\text {OD }}=-15 \mathrm{~V}$; |  |  |  |  |
|  |  | $\mathrm{I}_{\text {OUT }}=100 \mu \mathrm{~A}$ |  | 100 |  | $\Omega$ |
| ON Resistance | $\mathrm{R}_{\text {ON }}$ | $V_{\text {IN }}=0 \mathrm{~V}, \mathrm{~V}_{\text {DD }}=-15 \mathrm{~V}$. |  |  |  |  |
|  |  | $\mathrm{I}_{\text {OUT }}=-100 \mu \mathrm{~A}$ |  | 150 |  | $\Omega$ |
| ON Resistance | $\mathrm{R}_{\text {ON }}$ | $V_{\text {IN }}=-5 \mathrm{~V}$; $\mathrm{V}_{\text {DD }}=-15 \mathrm{~V}$; |  |  |  |  |
|  |  | IOUT $=-100 \mu \mathrm{~A}$ |  | 250 |  | $\Omega$ |
| OFF Resistance | $\mathrm{R}_{\text {OFF }}$ |  |  | 1010 |  | $\Omega$ |
| Output Leakage Current | lo | $V_{\text {SS }}-V_{\text {OUT }}=15 \mathrm{~V}$ |  | 0.5 | 10 | nA |
| AM3705 | ILO | $V_{\text {SS }}-V_{\text {OUT }}=15 \mathrm{~V} ; \mathrm{T}_{\text {A }}=125^{\circ} \mathrm{C}$ |  | 150 | 500 | nA |
| AM3705C | ILO | $V_{\text {SS }}-V_{\text {OUT }}=15 \mathrm{~V} ; \mathrm{T}_{\text {A }}=70^{\circ} \mathrm{C}$ |  | 35 | 500 | $n \mathrm{~A}$ |
| Data Input Leakage Current | ILDi | $V_{S S}-V_{1 N}=15 \mathrm{~V}$ |  | 0.1 | 3.0 | nA |
| AM3705 | ILDI | $V_{S S}-V_{\text {IN }}=15 \mathrm{~V} ; \mathrm{T}_{A}=125^{\circ} \mathrm{C}$ |  | 25 | 500 | $n \mathrm{~A}$ |
| AM3705C | - ILOI | $V_{S S}-V_{I N}=15 \mathrm{~V} ; \mathrm{T}_{\text {A }}=70^{\circ} \mathrm{C}$ |  | 0.5 | 500 | nA |
| Logic Input Leakage Current | ${ }^{\text {L }}$ I | $V_{S S}-V_{\text {Logic in }}=15 \mathrm{~V}$ |  | . 001 | 1 | $\mu \mathrm{A}$ |
| AM3705 | $I_{L I}$ | $V_{\text {SS }}-V_{\text {Logic in }}=15 \mathrm{~V} ; \mathrm{T}_{\text {A }}=125^{\circ} \mathrm{C}$ |  | . 05 | 10 | $\mu \mathrm{A}$ |
| AM3705C | $I_{\text {LI }}$ | $V_{S S}-V_{\text {Logic In }}=15 \mathrm{~V} ; T_{A}=70^{\circ} \mathrm{C}$ |  | . 05 | $10^{\prime}$ | $\mu \mathrm{A}$ |
| Logic Input LOW Level | $V_{\text {IL }}$ | $V_{\text {SS }}=+5.0 \mathrm{~V}$ |  | 0.5 | 1.0 | V |
| Logic Input LOW Level | $V_{\text {IL }}$ |  | $V_{D O}$ |  | $V_{S S}-4.0$ | $\checkmark$ |
| Logic Input HIGH Level | $V_{1 H}$ | $V_{S S}=+5.0 \mathrm{~V}$ | 3.0 | 3.5 |  | V |
| Logic Input HIGH Level | $V_{1 H}$ |  | $V_{S S}-2.0$ |  | $\mathrm{V}_{\mathrm{SS}}+0.3$ | V |
| Channel Switching Time-Positive | $t^{+}$ | \| Switching Tıme |  | 300 |  | ns |
| Channel Switching Time-Negative | $t^{-}$ | \| Test Circuit |  | 600 |  | ns |
| Channel Separation |  | $\mathrm{f}=1 \mathrm{kHz}$ |  | 62 |  | dB |
| Output Capacitance | $\mathrm{C}_{\mathrm{db}}$ | $V_{\text {SS }}-V_{\text {OUT }}=0 ; f=1 \mathrm{MHz}$ |  | 35 |  | pF |
| Data Input Capacitance | $\mathrm{C}_{\text {s }}$ | $V_{S S}-V_{\text {DIP }}=0 ; f=1 \mathrm{MHz}$ |  | 6.0 |  | pF |
| Logic Input Capacitance | $\mathrm{C}_{\mathrm{cg}}$ | $V_{\text {SS }}-V_{\text {Logic }}$ In $=0 ; f=1 \mathrm{MHz}$ |  | 6.0 |  | pF |
| Power Dissipation | $P_{\text {D }}$ | $V_{D D}=-31 \mathrm{~V}, \mathrm{~V}_{S S}=0 \mathrm{~V}$ |  | 125 | 175 | mW |

Note 1: All voltages referenced to $V_{S S}$.
Note 2: Ratings applies for ambient temperatures to $+25^{\circ} \mathrm{C}$, derate linearly at $3 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ for ambient temperatures above $+25^{\circ} \mathrm{C}$.
Note 3: Specifications apply for $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C},-24 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD}} \leq-20 \mathrm{~V}$, and $+5.0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{SS}} \leq+7.0 \mathrm{~V}$; unless otherwise specified (all voltages are referenced to ground).

## Typical Performance Characteristics



ON Resistance vs Analog Input Voltage


Output Leakage Current vs Ambient Temperature


## Switching Time Test Circuit



Typical Applications (Continued)

Differential Input MUX


8-Channel Demultiplexer with Sample and Hold


16-Channel Commutator


Wide Input Range Analog Switch


AM9709/AM97C09/AH5009 Series Monolithic Analog Current Switches

## General Description

A versatile family of monolithic JFET analog switches designed to economically fulfill a wide variety of multiplexing and analog switching applications.

Even numbered switches may be driven directly from standard 5V logic, whereas the odd numbered switches are intended for applications utilizing 10 V or 15 V logic. The monolithic construction guarantees tight resistance match and track.

The AM97C09 series is specifically intended to be driven from CMOS providing the best performance at lowest cost.

## Applications

- AD/DA converters
- Micropower convérters
- Industrial controllers
- Position controllers
- Data acquisition
- Active filters
- Signal multiplexers/demultiplexers
- Multiple channel AGC
- Quad compressors/expanders
- Choppers/demodulators
- Programmable gain amplifiers
- High impedance voltage buffer
- Sample and hold


## Features

- Interfaces with standard TTL and CMOS
- On-resistance match

2 ohms

- Low "ON" resistance

100 ohms

- Very low leakage

50 pA

- Large analog signal range $\pm 10 \mathrm{~V}$ peak
- High switching speed

150 ns

- Excellent isolation between 80 dB channels
at 1 kHz


## Connection Diagrams



Order Number AM9709CN, AM9710CN, AM97C09CN, AM97C10CN, AH5009CN, AH5010CN, AH5013CN or AH5014CN
See NS Package N14A

Dual-In-Line Package


Order Number AM9711CN, AM9712CN, AM97C09CN, AM97C10CN, AH5011CN, AH5012CN, AH5015CN or AH5016CN
See NS Package N16A

Functional and Schematic Diagrams (Additional type on other pages)


## Absolute Maximum Ratings

Input Voltage
AM9709-12CN, AH5009-24CǸ 30V
AM97C09-12CN 25V
Positive Analog Signal Voltage 30V
Negative Analog Signal Voltage . ${ }^{-15 V}$
Diode Current . 10 mA
Drain Current 30 mA
Power Dissipation
Operating Temperature Range
500 mW

Storage Temperature Range
Lead Temperature (Soldering, 10 seconds)
$-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
$300^{\circ} \mathrm{C}$

## Electrical Characteristics

AM9709, AM97C09, AH5009 (Notes 1 and 2)


Note 1: Test conditions $25^{\circ} \mathrm{C}$ unless otherwise noted.
Note 2: "OFF" and "ON" notation refers to the conduction state of the FET switch.

Electrical Characteristics (Continued)

|  | PARAMETER | CONDITIONS | 15V TTL |  | 15 V TTL |  | 10-15V CMOS |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | AM9709CN AM9711CN |  | $\begin{aligned} & \text { AH5009-15 } \\ & \text { (ODD SERIES) } \end{aligned}$ |  | AM97C09CN AM97C11CN |  |  |
| . |  |  | TYP | MAX | TYP | MAX | TYP | MAX |  |
| $\operatorname{los} x$ | Input Current "OFF" | $\begin{aligned} & V_{G D}=11 \mathrm{~V}, V_{S O}=0.7 \mathrm{~V} \\ & T_{A}=85^{\circ} \mathrm{C} \end{aligned}$ | 0.01 | $\begin{aligned} & 2 \\ & 100 \end{aligned}$ | 0.01 | $\begin{aligned} & 0.2 \\ & 10 \end{aligned}$ |  |  | $\begin{aligned} & \mathrm{nA} \\ & \mathrm{nA} \end{aligned}$ |
| IGSx | Input Curient "OFF" | $\begin{aligned} & V_{G D}=15 \mathrm{~V}, V_{S D}=0.7 \mathrm{~V} \\ & T_{A}=85^{\circ} \mathrm{C} \end{aligned}$ |  |  |  |  | 0.01 | $\begin{aligned} & 2 \\ & 100 \end{aligned}$ | nA <br> nA |
| Idioff) | Leakage Current "OFF" | $\begin{aligned} & V_{S D}=0.7 \mathrm{~V}, \mathrm{~V}_{\mathrm{GS}}=9.3 \mathrm{~V} \\ & T_{A}=85^{\circ} \mathrm{C} \end{aligned}$ |  |  |  |  | 0.01 | $\begin{aligned} & 2 \\ & 100 \end{aligned}$ | $\begin{aligned} & \text { nA } \\ & \text { nA } \end{aligned}$ |
| I Dioff | Leakage Current "OFF" | $\begin{aligned} & V_{S D}=0.7 \mathrm{~V}, V_{G S}=10.3 \mathrm{~V} \\ & T_{A}=85 \mathrm{C} \end{aligned}$ | 0.01 | $\begin{aligned} & 2 \\ & 10 \end{aligned}$ | 0.01 | $\begin{aligned} & 0.2 \\ & 10 \end{aligned}$ |  |  | nA nA |
| IGION | Leakage Current "ON" | $\begin{aligned} & V_{G D}=0 \mathrm{~V}, \mathrm{I}_{\mathrm{S}}=1 \mathrm{~mA} \\ & T_{A}=85^{\circ} \mathrm{C} \end{aligned}$ | 0.04 | $\begin{aligned} & 0.5 \\ & 100 \end{aligned}$ | 0.04 | $\begin{aligned} & 0.5 \\ & 100 \end{aligned}$ | 0.04 | $\begin{aligned} & 0.5 \\ & 100 \end{aligned}$ | nA nA |
| IGION) | Leakage Current "ON" | $\begin{aligned} & V_{G D}=0 \mathrm{~V}, \mathrm{I}_{\mathrm{S}}=2 \mathrm{~mA} \\ & \mathrm{~T}_{\mathrm{A}}=85^{\circ} \mathrm{C} \end{aligned}$ | 0.07 | $2$ |  | $\begin{aligned} & 2 \\ & 2 \end{aligned}$ | 0.07 | $\begin{aligned} & 2 \\ & 1 \end{aligned}$ | nA $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {GION }}$ | Leakage Current "ON" | $\begin{aligned} & V_{G D}=0 \mathrm{~V}, I_{\mathrm{S}}=-2 \mathrm{~mA} \\ & T_{A}=85^{\circ} \mathrm{C} \end{aligned}$ | 0.05 | $5$ |  | $\begin{aligned} & 100 \\ & 20 \end{aligned}$ | 0.05 | $\begin{aligned} & 5 \\ & 2 \end{aligned}$ | nA <br> $\mu \mathrm{A}$ |
| rosion) | Drain-Source Resistance | $\begin{aligned} & V_{G S}=0 \mathrm{~V}, \mathrm{I}_{\mathrm{S}}=2 \mathrm{~mA} \\ & \mathrm{~T}_{\mathrm{A}}=85^{\circ} \mathrm{C} \end{aligned}$ |  |  |  |  | 60 | $\begin{aligned} & 100 \\ & 160 \end{aligned}$ | $\begin{aligned} & \Omega \\ & \Omega \end{aligned}$ |
| rosion) | Draın-Source Resistance | $\begin{aligned} & V_{G S}=1.5 \mathrm{~V}, \mathrm{I}_{\mathrm{S}}=2 \mathrm{~mA} \\ & \mathrm{~T}_{\mathrm{A}}=85^{\circ} \mathrm{C} \end{aligned}$ | 60 | $\begin{aligned} & 100 \\ & 160 \end{aligned}$ | 60. | $\begin{aligned} & 100 \\ & 160 \end{aligned}$ |  |  | $\begin{aligned} & \Omega \\ & \Omega \end{aligned}$ |
| V DIODE | Forward Diode Drop | $\mathrm{I}_{\mathrm{D}}=0.5 \mathrm{~mA}$ |  | 0.8 |  |  |  | 0.8 | V |
| $\mathrm{r}_{\text {DSISN }}$ | Match | $V_{G S}=0, I_{D}=1 \mathrm{~mA}$ | 2 | 10 |  | 50 | 2 | 10 | $\Omega$ |
| Ton | Turn "ON" Time | See ac Test Circuit | 150 | 500 | $\cdot 150$ | 500 | 150 | 500 | ns |
| Toff | Turn "OFF" Time | See ac Test Circuit | 300 | 500 | 300 | 500 | 300 | 500 | ns |
| CT | Cross Talk | See ac Test Circuit | 120 |  | 120 |  | 120 |  | dB |

## Schematic Diagrams and Pin Connections

Four Channel


AM97C11CN (RDS(ON) $\leq 100 \Omega, 10-15 \mathrm{~V}$ CMOS) AM97C12CN (RDS(ON) $\leq 150 \Omega, 5-10 \mathrm{~V}$ CMOS) AM9711CN, AH5011CN (RDS(ON) $\leq 100 \Omega, 15 \mathrm{~V}$ TTL) AM9712CN, AH5012CN ( $\mathrm{R}_{\mathrm{DS}}(\mathrm{ON}) \leq 150 \Omega, 5 \mathrm{~V}$ TTL)


16-Pin DIP
Three-Channel
AH5013CN (R $\mathrm{RSS}_{\mathrm{DS}}(\mathrm{ON}) \leq 100 \Omega, 15 \mathrm{~V}$ TTL) AH5014CN (R $\mathrm{DS}(\mathrm{ON}) \leq 150 \Omega, 5 \mathrm{~V}$ TTL)

14.Pin DIP

AH5015CN (R $\left.\mathrm{RSS}_{\mathrm{DN}}\right) \leq 100 \Omega, 15 \mathrm{~V}$ TTL) AH5016CN $\left(R_{D S}(O N) \leq 150 \Omega, 5 V T T L\right)$


16-Pin DIP

## Test Circuits and Switching Time Waveforms



## Typical Performance Characteristics



Cross Talk, CT vs Frequency


Leakage Current, ID(OFF)
vs Temperature


Leakage Current vs
Drain-Gate Voltage


On Resistance, rDS(ON) vs Temperature


Transconductance vs Drain Current



GATESOURCE VOLTAGE (V)

## Applications Information

## Theory of Operation

The $A M / A H$ series of analog switches are primarily intended for operation in current mode switch applications; i.e., the drains of the FET switch are held at or near ground by operating into the summing junction of an operational amplifier. Limiting the drain voltage to under a few hundred millivolts eliminates the need for a special gate driver, allowing the switches to be driven directly by standard TTL (AM9710), 5V-10V CMOS
(AM97C10), open collector 15 V TTL (AM9709), and $10-15 \mathrm{~V}$ CMOS (AM97C09).

Two basic switch configurations are available: multiple independent switches ( N by SPST) and multiple pole switches used for multiplexing (NPST-MUX). The MUX versions such as the AM9709 offer common drains and include a series FET operated at $\mathrm{V}_{\mathrm{GS}}=0 \mathrm{~V}$. The additional FET is placed in feedback path in order to compensate for the "ON" resistance of the switch FET as shown in Figure 1.

## Applications Information

(Continued)
The closed-loop gain of Figure 1 is:

$$
A_{\mathrm{VCL}}=\frac{R 2+r_{\text {DSSONIO2 }}}{R 1+r_{\text {OSION)Q1 }}}
$$

For R1 = R2, gain accuracy is determined by 'the ros'oni match between Q1 and Q2. Typical match between Q 1 and Q 2 is 4 ohms resulting in a gain accuracy of $0.05 \%$ (for R1 $=R 2=10 \mathrm{k} \Omega 2$ ).

## Noise Immunity

The switches with the source diodes grounded exhibit improved noise immunity for positive analog signals in the "OFF" state. With $\mathrm{V}_{\mathrm{IN}}=15 \mathrm{~V}$ and the $\mathrm{V}_{\mathrm{A}}=10 \mathrm{~V}$, the source of Q 1 is clamped to about 0.7 V by the diode ( $\mathrm{V}_{\mathrm{GS}}=14.3 \mathrm{~V}$ ) ensuring that ac signals imposed on the 10 V will not gate the FET "ON."

## Selection of Gain Setting Resistors

Since the AM/AH series of analog switches are operated current mode, it is generally advisable to make the signal current as large as possible. However, current through the FET switch tends to forward bias the source to gate junction and the signal shunting diode resulting in leakage through these junctions. As shown in Figure 2, $I_{G(O N)}$ represents a finite error in the current reaching the summing junction of the op amp.

Secondly, the rosion) of the FET begins to "round" as $I_{S}$ approaches $I_{\text {DSS }}$. A practical rule of thumb is to maintain $I_{s}$ at less than $1 / 10$ of $I_{\text {DSs }}$.

Combining the criteria from the above discussion yields:

$$
\begin{equation*}
R 1_{(M I N)} \geq \frac{V_{A(M A X)} A_{D}}{I_{G(O N)}} \tag{2a}
\end{equation*}
$$

or:

$$
\begin{equation*}
\geq \frac{V_{\mathrm{A}(\mathrm{MAX})}}{I_{\mathrm{DSS}} / 10} \tag{2b}
\end{equation*}
$$

whichever is worse.
Where: $V_{A(M A X)}=$ Peak amplitude of the analog input signal
$A_{D} \quad=$ Desired accuracy
$I_{G(O N)}=$ Leakage at a given $I_{S}$
$I_{\text {DSS }}=$ Saturation current of the FET switch
$\cong 20 \mathrm{~mA}$

In a typical application, $\mathrm{V}_{\mathrm{A}}$ might $= \pm 10 \mathrm{~V}, \mathrm{~A}_{\mathrm{D}}=0.1 \%$, $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 85^{\circ} \mathrm{C}$. The criterion of equation (2b) predicts:

$$
R 1_{(\mathrm{MIN})} \geq \frac{10 \mathrm{~V}}{\frac{20 \mathrm{~mA}}{10}}=5 \mathrm{k} \Omega
$$

For R1 $=5 \mathrm{k}, \mathrm{I}_{\mathrm{s}} \cong 10 \mathrm{~V} / 5 \mathrm{k}$ or 2 mA . The electrical characteristics guarantee an $\mathrm{I}_{\mathrm{G}(\mathrm{ON})} \leq 1 \mu \mathrm{~A}$ at $85^{\circ} \mathrm{C}$ for the AM9710. Per the criterion of equation (2a):

$$
R 1_{\text {(MIN })} \geq \frac{(10 \mathrm{~V})\left(10^{-3}\right)}{1 \times 10^{-6}} \geq 10 \mathrm{k} \Omega
$$

Since equation (2a) predicts a higher value, the 10 k resistor should be used.

The "OFF". condition of the FET also affects gain accuracy. As shown in Figure 3, the leakage across Q2, $I_{D(O F F)}$ represents a finite error in the current arriving at the sumining junction of the op amp.

Accordingl\%:

$$
R 1_{(M A X)} \leq \frac{V_{A(M \mid N)} A_{D}}{(N) I_{D(O F F)}}
$$

Where: $V_{A(M I N)}=$ Minimum value for the analog input signal
A, $\quad=$ Desired accuracy
$\mathrm{N} \quad=$ Number of channels
lof $_{\text {D FF })}=\begin{gathered}\text { "OFF" leakage of a given FET } \\ \\ \text { switch }\end{gathered}$

As an example, if $N=10 ; A_{D}=0.1 \%$, and $I_{D(O F F)}$ $\leq 10 \mathrm{nA}$. at $85^{\circ} \mathrm{C}$ for the AM9709, R1 (MAX) is:

$$
R 1_{\text {(MAX })} \leq \frac{(1 \mathrm{~V})\left(10^{-3}\right)}{(10)\left(10 \times 10^{-9}\right)}=10 \mathrm{k}
$$

Selection of R2, of course, depends on the gain desired and for unity gain R1 $=R 2$.

Lastly, the foregoing discussion has ignored resistor tolerances, input bias current and offset voltage of the op amp-all of which should be considered in setting the overall gain accuracy of the circuit.


FIGURE 1. Use of Compensation FET


FIGURE 2. On Leakage Current, IG(ON)

## Applications Information (Continued)

## TTL Compatibility

Two input logic drive versions of $A M / A H$ series are available: the even numbered part types are specified to be driven from standard 5V-TTL logic and the odd numbered types from 15 V open collector TTL.

Standard TTL gates pull-up to about 3.5 V (no load). In order to ensure turn-off of the even numbered switches such as AM9710, a pull-up resistor, $R_{E X T}$, of at least $10 \mathrm{k} \Omega$ should be placed between the $5 \mathrm{~V} \mathrm{~V}_{\mathrm{CC}}$ and the gate output as shown in Figure 4.

Likewise, the open-collector, high voltage TTL outputs should use a pull-up resistor as shown in Figure 5. In
both cases, $t_{(O F F)}$ is improved for lower values of $R_{E X T}$ and the expense of power dissipation in the low state.

CMOS Compatibility
The cost effective AM97C09 series of switches is optimized for CMOS drive without resistor pull-up. The AM97C10's and AM97C12's are specified for 5V-10V operation while the AM97C09's and AM97C11's are specified for $10 \mathrm{~V}-15 \mathrm{~V}$ operation.

## Definition of Terms

The terms referred to in the electrical characteristics tables are as defined in Figure 6.

figure 3.


FIGURE 4. Interfacing with +5 V TTL


FIGURE 5. Interfacing with +15V Open Collector TTL

Applications Information (Continued)


FIGURE 6. Definition of Terms
Typical Applications
Gain Programmable Amplifier


## Typical Applications (Continued)

16-Channel Multiplexer


Typical Applications (Continued)

8-Bit Binary (BCD) Multiplying D/A Converter


## CD4016M/CD4016C Quad Bilateral Switch

## general description

The CD4016M/CD4016C is a quad bilateral switch which utilizes P-channel and N-channel complementary MOS (CMOS) circuits to provide an extremely high "OFF" resistance and low "ON" resistance switch. The switch will pass signals in either direction and is extremely useful in digital switching.

## features

- Wide supply voltage range

3 V to 15 V

- High noise immunity
- Wide range of digital and analog levels
- Low "ON" resistance
- Matched switch characteristics
- High "ON/OFF" output voltage ratio
- High degree of linearity
$\Delta R_{O N}=40 \Omega$ typ. 65 dB typ.
@ $\mathrm{f}_{\text {is }}=10 \mathrm{kHz}$

$$
R_{L}=10 k
$$

$0.45 \mathrm{~V}_{\mathrm{CC}}$ typ. $\pm 7.5$ V PEAK
$300 \Omega$ typ.
$V_{D D}-V_{S S}=15 \mathrm{~V}$

5\% distortion typ.
@ $f_{\text {is }}=1 \mathrm{kHz}$

- Extremely low leakage

$$
\begin{array}{r}
V_{\text {is }}=5 V_{p-p} \\
V_{D D}-V_{S S}=10 \mathrm{~V} \\
R_{L}=10 \mathrm{k} \Omega
\end{array}
$$

- Transmits frequencies up to 10 MHz


## applications

- Analog signal switching/multiplexing
- Signal gating
- Squelch control
- Chopper
- Modulator
- Demodulator
- Commutating switch
- Digital signal switching/multiplexing
- CMOS logic implementation
- Analog to digital/digital to analog conversion
- Digital control of frequency, impedance, phase, and analog-signal gain


## schematic and connection diagrams



Note 1: All switch P-channel substrates are internally connected to terminal No. 14
Note 2: All switch $N$-channel substrates are internally connected to terminal No. 7.

Normal operation: Control-line biasing, switch ON $V_{C} " 1 "=V_{D D}$, switch OFF $V_{C} " 0 "=V_{S S}$


Order Number CD4016MD or CD4016CD See NS Package D14A

Order Number CD4016MF or CD4016CF See NS Package F14A

Order Number CD4016MJ or CD4016CJ See NS Package J14A

Order Number CD4016MN or CD4016CN See NS Package N14A

Order Number CD4016MW or CD4016CW
See NS Package W14A
absolute maximum ratings



electrical characteristics CD4016C


SIGNAL INPUTS（ $V_{5}$ ）AND OUTPUTS（ $V_{05}$ ）


## typical ON resistance characteristics

| Characteristic* | SUPPLY CONDITIONS |  | LOAD CONDITIONS |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ |  | $\mathrm{H}_{\mathrm{L}}=10 \mathrm{k} \Omega$ |  | $\mathrm{R}_{\mathrm{L}}=100 \mathrm{k} \Omega$ |  |
|  | $V_{D D}$ <br> (V) | $v_{\mathrm{ss}}$ (v) | Value <br> ( $\Omega$ ) | $\begin{aligned} & v_{s} \\ & \text { (v) } \end{aligned}$ | value <br> ( $\Omega$ ) | $\begin{aligned} & \hline v_{\text {is }} \\ & \text { (V) } \end{aligned}$ | value ( $\Omega$ ) | $\begin{aligned} & V_{\text {Is }} \\ & \text { (V) } \end{aligned}$ |
| Ron | +15 | 0 | 200 | +15 | 200 | +15 | 180 | +15 |
|  |  |  | 200 | 0 | 200 | 0 | 200 | 0 |
| $\mathrm{R}_{\text {ON }}$ (max.) | +15 | 0 | 300 | +11 | 300 | +9.3 | 320 | +9.2 |
| Ron | +10 | 0 | 290 | +10 | 250 | +10 | 240 | +10 |
|  |  |  | 290 | 0 | 250 | 0 | 300 | 0 |
| Ron (max.) | +10 | 0 | 500 | +7.4 | 560 | +5.6 | 610 | +5.5 |
| $\mathrm{R}_{\mathrm{ON}}$ | +5 | 0 | 860 | +5 | 470 | +5 | 450 | +5 |
|  |  |  | 600 | 0 | 580 | 0 | 800 | 0 |
| R On (max.) $^{\text {a }}$ | +5 | 0 | 1.7 k | +4.2 | 7 k | +2.9 | 33k | +2.7 |
| Ron | +7.5 | -7.5 | 200 | +7.5 | 200 | +7.5 | 180 | +7.5 |
|  |  |  | 200 | -7.5 | 200 | -7.5 | 180 | -7.5 |
| $R_{\text {ON }}($ max $)$ | +7.5 | -7.5 | 290 | $\pm 0.25$ | 280 | $\pm 25$ | 400 | $\pm 0.25$ ' |
| $\mathrm{R}_{\text {ON }}$ | + 5 | -5 | 260 | +5 | 250 | +5 | 240 | +5 |
|  |  |  | 310 | -5 | 250 | -5 | 240 | -5 |
| Ron (max.) | +5 | -5 | 600 | $\pm 0.25$ | 580 | $\pm 0.25$ | 760 | $\pm 0.25$ |
| Ron | +2.5 | -2.5 | 590 | +2.5 | 450 | +2.5 | 490 | +2.5 |
|  |  |  | 720 | -2.5 | 520 | -2.5 | 520 | -2.5 |
| RON (max.) | +2.5 | -2.5 | 232k | $\pm 0.25$ | 300k | $\pm 0.25$ | 870k | $\pm 0.25$ |

*Variation from a perfect switch: $\mathrm{R}_{\mathrm{ON}}=0 \Omega$.

## general description

These analog multiplexers/demultiplexers are digitally controlled analog switches having low "ON" impedance and very low "OFF' leakage currents. Control of analog signals up to $15 \mathrm{Vp}-\mathrm{p}$ can be achieved by digital signal amplitudes of $3-15 \mathrm{~V}$. For example, if $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$, $V_{S S}=0 \mathrm{~V}$ and $\mathrm{V}_{\mathrm{EE}}=-5 \mathrm{~V}$, analog signals from -5 V to +5 V can be controlled by digital inputs of $0-5 \mathrm{~V}$. The multiplexer circuits dissipate extremely low quiescent power over the full $V_{D D}-V_{S S}$ and $V_{D D}-V_{E E}$ supply voltage ranges, independent of the logic state of the control signals. When a logical " 1 " is present at the inhibit input terminal all channels are "OFF."

CD4051BM/CD4051BC is a single 8-channel multiplexer having three binary control inputs, $A, B$ and $C$, and an inhibit input. The three binary signals select 1 of 8 channels to be turned "ON" and connect the input to the output.

CD4052BM/CD4052BC is a differential 4 -channel multiplexer having two binary control inputs, $A$ and $B$, and an inhibit input. The two binary input signals select 1 of 4 pairs of channels to be turned on and connect the differential analog inputs to the differential outputs.

CD4053BM/CD4053BC is a triple 2-channel multiplexer having three separate digital control inputs, $A, B$ and $C$, and an inhibit input. Each control input selects one of a pair of channels which are connected in a single-pole double-throw configuration.

## features

- Wide range of digital and analog signal levels: digital 3-15V, analog to $15 \mathrm{Vp}-\mathrm{p}$
- Low "ON" resistance: $80 \Omega$ (typ) over entire 15 Vp -p signal-input range for $\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{E E}=15 \mathrm{~V}$
m High "OFF" resistance: channel leakage of $\pm 10 \mathrm{pA}$ (typ) at $V_{D D}-V_{E E}=10 \mathrm{~V}$
a Logic level conversion for digital addressing signals of $3-15 \mathrm{~V}\left(\mathrm{~V}_{D D}-\mathrm{V}_{S S}=3-15 \mathrm{~V}\right)$ to switch analog signals to $15 \mathrm{Vp}-\mathrm{p}\left(\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\mathrm{EE}}=15 \mathrm{~V}\right)$
- Matched switch characteristics: $\Delta \mathrm{R}_{\mathrm{ON}}=5 \Omega$ (typ) for $V_{D D}-V_{E E}=15 \mathrm{~V}$
- Very low quiescent power dissipation under all digital-control input and supply conditions: $1 \mu \mathrm{~W}$ (typ) at $V_{D D}-V_{S S}=V_{D D}-V_{E E}=10 \mathrm{~V}$
- Binary address decoding on chip


## connection diagrams



Order Number CD4051BMD or CD4051BCD See NS Package D16A
Order Number CD4051BMF or CD4051BCF
See NS Package F16A
Order Number CD4051BMJ or CD4051BCJ
See NS Package J16A


Order Number CD4052BMD or CD4052BCD
See NS Package D16A
Order Number CD4052BMJ or CD4052BCJ See NS Package J16A Order Number CD4052BMN or CD4052BCN See NS Package N16A Order Number CD4052BMW or CD4052BCW
See NS Package W16A

absolute maximum rating
$\begin{array}{llr}V_{D D} & \text { DC Supply Voltage } & -0.5 \mathrm{Vdc} \text { to }+18 \mathrm{Vdc} \\ \mathrm{V}_{\text {IN }} & \text { Input Voltagé } & -0.5 \mathrm{Vdc} \text { to } \mathrm{V}_{\mathrm{DD}}+0.5 \mathrm{Vdc} \\ T_{S} & \text { Storage Temperature Range } & -65^{\circ} \mathrm{C} \text { to }+150^{\circ} \mathrm{C} \\ \mathrm{P}_{\mathrm{D}} & \text { Package Dissipation } & 500 \mathrm{~mW} \\ T_{L} & \text { Lead Temperature (soldering, } 10 \text { seconds) } & 300^{\circ} \mathrm{C}\end{array}$

## recommended operating conditions

$V_{D D}$ DC Supply Voltage
$V_{\text {IN }}$ Input Voltage
$\mathrm{T}_{\mathrm{A}}$ Operating Temperature Range 4051BM/4052BM/4053BM 4051BC/4052BC/4053BC
+5 Vdc to +15 Vdc 0 V to $\mathrm{V}_{\mathrm{DD}} \mathrm{Vdc}$
$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
dc electrical characteristics
(Note 2)

Signal Inputs ( $\mathrm{V}_{\text {IS }}$ ) and Outputs ( $\mathrm{V}_{\text {OS }}$ )


[^22]Note 2: All voltages measured with respect to $\mathrm{V}_{\text {SS }}$ unless otherwise specified.

|  | Parameter | Conditions |  | $-40^{\circ} \mathrm{C}$ |  | $+25^{\circ} \mathrm{C}$ |  | $+85^{\circ} \mathrm{C}$ |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min. | Max | Min | Typ | Max | Min | Max |  |
| IDD | Quiescent Device Current | $\begin{aligned} & V_{D D}=5 \mathrm{~V} \\ & V_{D D}=10 \mathrm{~V} \\ & V_{D D}=15 \mathrm{~V} \end{aligned}$ |  |  | $\begin{aligned} & 20 \\ & 40 \\ & 80 \end{aligned}$ |  |  | $\begin{aligned} & 20 \\ & 40 \\ & 80 \end{aligned}$ |  | $\begin{aligned} & 150 \\ & 300 \\ & 600 \end{aligned}$ | $\begin{aligned} & \mu \mathrm{A} \\ & \mu \mathrm{~A} \\ & \mu \mathrm{~A} \end{aligned}$ |
| Signal Inputs ( $\mathrm{V}_{\text {IS }}$ ) and Outputs ( $\mathrm{V}_{\text {OS }}$ ) |  |  |  |  |  |  |  |  |  |  |  |
| RON | "ON" Resistance (Peak for $V_{E E} \leqslant V_{\text {IS }} \leqslant V_{D D}$ ) | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega \\ & \text { (any channel } \\ & \text { selected) } \end{aligned}$ | $\begin{aligned} & V_{D D}=2.5 \mathrm{~V}, \\ & V_{E E}=-2.5 \mathrm{~V} \\ & \text { or } V_{D D}=5 \mathrm{~V}, \\ & V_{E E}=0 \mathrm{~V} \\ & \hline V_{D D}=5 \mathrm{~V}, \\ & V_{E E}=-5 \mathrm{~V} \\ & \text { or } V_{D D}=10 \mathrm{~V}, \\ & V_{E E}=0 \mathrm{~V} \\ & \hline V_{D D}=7.5 \mathrm{~V}, \\ & V_{E E}=-7.5 \mathrm{~V} \\ & \text { or } V_{D D}=15 \mathrm{~V}, \\ & V_{E E}=0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $2100$ <br> 330 <br> 230 |  | 270 <br> 120 <br> 80 | $\begin{array}{r} 2500 \\ 400 \\ 280 \end{array}$ |  | 3200 <br> 520 <br> 360 | $\Omega$ <br> $\Omega$ <br> $\Omega$ |
| $\triangle \mathrm{R}_{\text {ON }}$ | $\triangle$ "ON" Resistance Between Any Two Channels | $R_{L}=10 \mathrm{k} \Omega$ (any channel selected) | $\begin{array}{\|l} \hline V D=2.5 \mathrm{~V}, \\ V_{E E}=-2.5 \mathrm{~V} \\ \text { or } V_{D D}=5 \mathrm{~V}, \\ V_{E E}=0 \mathrm{~V} \\ \hline V_{D D}=5 \mathrm{~V} \\ V_{E E}=-5 \mathrm{~V} \\ \text { or } V_{D D}=10 \mathrm{~V}, \\ V_{E E}=0 \mathrm{~V} \\ \hline V_{D D}=7.5 \mathrm{~V}, \\ V_{E E}=-7.5 \mathrm{~V} \\ \text { or } V_{D D}=15 \mathrm{~V}, \\ V_{E E}=0 \mathrm{~V} \\ \hline \end{array}$ |  |  |  | 10 <br> 10 <br> 5 |  |  |  | $\Omega$ <br> $\Omega$ <br> $\Omega$ |
|  | "OFF" Channel Leakage Current, any channel "OFF" <br> "OFF" Channel Leakage Current, all channels "OFF" (Common OUT/IN) | $\begin{aligned} & \mathrm{VDD}=7.5 \mathrm{~V}, \\ & \mathrm{O} / \mathrm{I}= \pm 7.5 \mathrm{~V}, \mathrm{I} \\ & \hline \text { Inhibit }=7.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{DD}}=7.5 \mathrm{~V}, \\ & \mathrm{VEE}=-7.5 \mathrm{~V}, \\ & \mathrm{O} / 1=0 \mathrm{~V} \\ & \mathrm{I} / \mathrm{O}= \pm 7.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & V E E=-7.5 \mathrm{~V} \\ & 1 / O=0 \mathrm{~V} \\ & \hline \mathrm{CD} 4051 \\ & C D 4052 \\ & C D 4053 \end{aligned}$ | - | $\begin{aligned} & \pm 50 \\ & \pm 200 \\ & \pm 200 \\ & \pm 200 \end{aligned}$ |  | $\begin{aligned} & \pm 0.01 \\ & \pm 0.08 \\ & \pm 0.04 \\ & \pm 0.02 \end{aligned}$ | $\begin{aligned} & \pm 50 \\ & \pm 200 \\ & \pm 200 \\ & \pm 200 \end{aligned}$ |  | $\begin{aligned} & \pm 500 \\ & \pm 2000 \\ & \pm 2000 \\ & \pm 2000 \end{aligned}$ | nA <br> nA nA nA |
| Control Inputs A, B, C and Inhibit |  |  |  |  |  |  |  |  |  |  |  |
| VIL | Low Level Input Voltage | $\begin{aligned} & V_{E E}=V_{S S} R \\ & I_{I S}<2 \mu A \text { on } \\ & V_{I S}=V D D \text { thr } \\ & V_{D D}=5 \mathrm{~V} \\ & V_{D D}=10 \mathrm{~V} \\ & V_{D D}=15 \mathrm{~V} \end{aligned}$ | $\mathrm{L}=1 \mathrm{k} \Omega$ to $\mathrm{V}_{\mathrm{SS}}$ all OFF Channels ru $1 \mathrm{k} \Omega$ |  | $\begin{aligned} & 1.5 \\ & 3.0 \\ & 4.0 \end{aligned}$ |  |  | $\begin{aligned} & 1.5 \\ & 3.0 \\ & 4.0 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 1.5 \\ & 3.0 \\ & 4.0 \\ & \hline \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \\ & \hline \end{aligned}$ |
| $V_{1 H}$ | High Level Input Voltage | $\begin{aligned} & V_{D D}=5 \\ & V_{D D}=10 \\ & V_{D D}=15 \end{aligned}$ |  | 3.5 7 11 |  | $\begin{aligned} & \hline 3.5 \\ & 7 \\ & 11 \end{aligned}$ |  |  | $\begin{aligned} & 3.5 \\ & 7 \\ & 11 \end{aligned}$ |  | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| IIN | Input Current | $\begin{aligned} & V_{D D}=15 \mathrm{~V}, \\ & V_{I N}=0 \mathrm{~V} \\ & V_{D D}=15 \mathrm{~V}, \\ & V_{I N}=15 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & V_{E E}=0 V \\ & V_{E E}=O V \end{aligned}$ |  | $\begin{array}{r} -0.1 \\ 0.1 \end{array}$ |  | $\begin{array}{r} -10^{-5} \\ 10^{-5} \end{array}$ | $\begin{array}{r} -0.1 \\ 0.1 \end{array}$ |  | $\begin{array}{r} -1.0 \\ 1.0 \end{array}$ | $\mu \mathrm{A}$ $\mu \mathrm{A}$ |

Note 1: "Absolute Maximum Ratings' are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: All voltages measured with respect to $V_{S S}$ unless otherwise specified.
ac electrical characteristics
$T_{A}=25^{\circ} \mathrm{C}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=20 \mathrm{~ns}$, unless otherwise specified.

| Parameter |  | Conditions | $V_{p p}$ | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \text { tPZH, } \\ & \text { tPZL } \end{aligned}$ | Propagation Delay Time from Inhibit to Signal Output (channel turning on) | $\begin{aligned} & V_{E E}=V_{S S}=0 \mathrm{~V} \\ & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{aligned}$ | $\begin{array}{r} 5 \mathrm{~V} \\ 10 \mathrm{~V} \\ 15 \mathrm{~V} \end{array}$ |  | $\begin{aligned} & 600 \\ & 225 \\ & 160 \end{aligned}$ | $\begin{aligned} & 1200 \\ & 450 \\ & 320 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\begin{aligned} & \text { tphz } \\ & \text { tpLZ } \end{aligned}$ | Propagation Delay Time from Inhibit to Signal Output (channel turning off) | $\begin{aligned} & V_{E E}=V_{S S}=0 \mathrm{~V} \\ & R_{L}=1 \mathrm{k} \Omega \\ & C_{L}=50 \mathrm{pF} \end{aligned}$ | $\begin{array}{r} 5 \mathrm{~V} \\ 10 \mathrm{~V} \\ 15 \mathrm{~V} \end{array}$ |  | $\begin{aligned} & 210 \\ & 100 \\ & 75 \end{aligned}$ | $\begin{aligned} & 420 \\ & 200 \\ & 150 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| CIN | Input Capacitance Control Input Signal Input (IN/OUT) | . |  |  | $\begin{aligned} & 5 \\ & 10 \end{aligned}$ | $\begin{aligned} & 7.5 \\ & 15 \end{aligned}$ | $\begin{aligned} & \mathrm{pF} \\ & \mathrm{pF} \end{aligned}$ |
| COUT. | Output Capacitance (common OUT/IN) | - |  |  |  |  | ; |
|  | $\begin{aligned} & \text { CD4051 } \\ & \text { CD4052 } \\ & \text { CD4053 } \end{aligned}$ | $V_{E E}=V_{S S}=0 \mathrm{~V}$ | $\begin{aligned} & \hline 10 \mathrm{~V} \\ & 10 \mathrm{~V} \\ & 10 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 30 \\ & 15 \\ & 8 \end{aligned}$ |  | $\begin{aligned} & \mathrm{pF} \\ & \mathrm{pF} \\ & \mathrm{pF} \end{aligned}$ |
| CIOS | Feedthrough Capacitance |  |  |  | 0.2 |  | pF |
| $\mathrm{CPD}{ }^{\text {. }}$ | Power Dissipation Capacitance |  |  |  |  |  |  |
|  | CD4051 CD4052 CD4053 |  |  |  | $\begin{aligned} & 110 \\ & 140 \\ & 70 \end{aligned}$ |  | pF pF pF |

Signal Inputs ( $\mathrm{V}_{\text {IS }}$ ) and Outputs ( $\mathrm{V}_{\text {OS }}$ )

|  | Sine Wave Response (Distortion) | $\begin{aligned} & R_{L}=10 \mathrm{k} \Omega \\ & f_{I S}=1 \mathrm{kHz} \\ & V_{I S}=5 V_{p-p} \\ & V_{E E}=V_{S I}=0 \mathrm{~V} \end{aligned}$ | 10 V | 0.04 |  | \% |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Frequency Response, Channel "ON" (Sine Wave Input) | $R_{L}=1 \mathrm{k} \Omega, V_{E E}=V_{S S}=0 V, V_{I S}=5 V_{p-p}$ $20 \log _{10} \mathrm{~V}_{\mathrm{OS}} / \mathrm{V}_{\mathrm{IS}}=-3 \mathrm{~dB}$ | 10 V | 40 |  | MHz |
|  | Feedthrough, Channel "OFF' | $\begin{aligned} & R_{L}=1 \mathrm{k} \Omega, V_{E E}=V_{S S}=0 V, V_{I S}=5 V_{p-p} \\ & 20 \log _{10} V_{O S} / V_{I S}=-40 \mathrm{~dB} \end{aligned}$ | 10 V | 10 |  | MHz |
|  | Crosstalk Between Any Two Channels (frequency at 40 dB ) | $\begin{aligned} & R_{L}=1 \mathrm{k} \Omega, V_{E E}=V_{S S}=0 \mathrm{~V}, \mathrm{~V}_{I S}(\mathrm{~A})=5 \mathrm{~V}_{\mathrm{p}-\mathrm{p}} \\ & 20 \log _{10} \mathrm{~V}_{\mathrm{OS}}(\mathrm{~B}) / \mathrm{V}_{I S}(\mathrm{~A})=-40 \mathrm{~dB}(\text { Note } 3) \end{aligned}$ | 10 V | 3 |  | MHz |
| tPHL, tPLH | Propagation Delay Signal Input to Signal Output | $\begin{aligned} & V_{E E}=V_{S S}=0 \mathrm{~V} \\ & C_{L}=50 \mathrm{pF} \end{aligned}$ | $\begin{array}{r} 5 \mathrm{~V} \\ 10 \mathrm{~V} \\ 15 \mathrm{~V} \end{array}$ | $\begin{aligned} & 25 \\ & 15 \\ & 10 \\ & \hline \end{aligned}$ | $\begin{aligned} & 55 \\ & 35 \\ & 25 \\ & \hline \end{aligned}$ |  |

Control Inputs, A, B, C and Inhibit

|  | Control Input to Signal Crosstalk | $\mathrm{V}_{\mathrm{EE}}=\mathrm{V}_{\mathrm{SS}}=0 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ at both ends of channel. <br> Input Square Wave Amplitude $=10 \mathrm{~V}$ | 10 V |  | 65 |  | mV (peak) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| tPHL, tPLH | Propagation Delay Time from <br> Address to Signal Output <br> (channels "ON" or "OFF") | $\begin{aligned} & V_{E E}=V_{S S}=0 \mathrm{~V} \\ & C_{L}=50 \mathrm{pF} \end{aligned}$ | $\begin{gathered} 5 \mathrm{~V} \\ 10 \mathrm{~V} \\ 15 \mathrm{~V} \end{gathered}$ | . | $\begin{aligned} & 500 \\ & 180 \\ & 120 \end{aligned}$ | $\begin{aligned} & 1000 \\ & 360 \\ & 240 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |

Note 3: A, B are two arbitrary channels with A turned "ON" and B "OFF".
block diagrams


block diagram (cont)


| INPUT STATES |  |  |  | 'ON" CHANNELS |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| INHIBIT | C | B | A | CD4051B | CD4052B | CD4053B |
| 0 | '0 | 0 | 0 | 0 | OX, OY | cx, bx, ax |
| 0 | 0 | 0 | 1 | 1 | $1 \mathrm{X}, 1 \mathrm{Y}$ | cx, bx, ay |
| 0 | 0 | 1 | 0 | 2 | $2 \mathrm{X}, 2 \mathrm{Y}$ | cx, by, ax |
| 0 | 0 | 1 | 1 | 3 | $3 \mathrm{X}, 3 \mathrm{Y}$ | cx, by, ay |
| 0 | 1 | 0 | 0 | 4 |  | cy, bx, ax |
| 0 | 1 | 0 | 1 | - 5 |  | cy, bx, ay |
| 0 | 1 | 1 | 0 | 6 |  | cy, by, ax |
| 0 | 1 | 1 | 1 | 7 |  | cy, by, ay |
| 1 | * | * | * | NONE | NONE | NONE |

* Don't Care condition.

CD4051BM/CD4051BC, CD4052BM/
CD4052BC, CD4053BM/CD4053BC


## special considerations

In certain applications the external load-resistor current may include both $V_{D D}$ and signal-line components. To avoid drawing $V_{D D}$ current when switch current flows into IN/OUT pin, the voltage drop across the bidirec-

## typical performance characteristics


tional switch must not exceed 0.6 V at $\mathrm{T}_{\mathrm{A}} \leqslant 25^{\circ} \mathrm{C}$, or 0.4 V at $\mathrm{T}_{\mathrm{A}}>25^{\circ} \mathrm{C}$ (calculated from $\mathrm{R}_{\mathrm{ON}}$ values shown). No $V_{D D}$ current will flow through $R_{L}$ if the switch current flows into OUT/IN pin.

"ON" Resistance as a
Function of Temperature for
$V_{D D}-V_{E E}=5 V$


Analog Switches/Multiplexers

## CD4066BM/CD4066BC Quad Bilateral Switch

## general description

The CD4066BM/CD4066BC is a quad bilateral switch intended for the transmission or multiplexing of analog or digital signals. It is pin-for-pin compatible with CD4016BM/CD4016BC, but has a much lower "ON" resistance, and "ON" resistance is relatively constant over the input-signal range.

## features

■ Wide supply voltage range

- High noise immunity
- Wide range of digital and analog switching
- "ON" resistance for 15 V operation
- Matched "ON" resistance over 15 V signal input
- "ON" resistance flat over peak-to-peak signal range
- High "ON"/"OFF" output voltage ratio 65 dB typ $@ f_{i s}=10 \mathrm{kHz}, R_{\mathrm{L}}=10 \mathrm{k} \Omega$
a High degree of linearity
$<0.4 \%$ distortion typ $@ f_{i s}=1 \mathrm{kHz}, V_{\text {is }}=5 \mathrm{Vp}-\mathrm{p}$, $V_{D D}-V_{S S}=10 \mathrm{~V}, R_{L}=10 \mathrm{k} \Omega$
- Extremely low "'OFF" switch leakage 0.1 nA typ $\begin{aligned} @ V_{D D}-V_{S S} & =10 \mathrm{~V}, \\ T_{A} & =25^{\circ} \mathrm{C}\end{aligned}$ $10^{12} \Omega$ typ
- Extremely high control input impedance
- Low crosstalk between switches -50 dB typ $@ \mathrm{f}_{\mathrm{is}}=0.9 \mathrm{MHz}, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$
- Frequency response, switch "ON" $\quad 40 \mathrm{MHz}$ typ


## applications

- Analog signal switching/multiplexing
- Signal gating
- Squelch control
- Chopper
- Modulator/Demodulator
- Commutating switch
- Digital signal switching/multiplexing
- CMOS logic implementation
- Analog-to-digital/digital-to-analog conversion
- Digital control of frequency, impedance, phase, and analog-signal gain


## schematic and connection diagrams



Dual-In-Line Package


Order Number CD4066BMD or CD4066BCD See NS Package D14A
Order Number CD4066BMF or CD4066BCF See NS Package F14A
Order Number CD4066BMJ or CD4066BCJ See NS Package J14A
Order Number CD4066BMN or CD4066BCN See NS Package N14A
Order Number CD4066BMW or CD4066BCW See NS Package W14A

## absolute maximum ratings

(Notes 1 and 2)
$V_{D D}$ Supply Voltage
-0.5 V to +18 V
$V_{\text {IN }}$ Input Voltage
TS Storage Temperature Range
$P_{D}$ Package Dissipation
$T_{L}$ Lead Temperature (Soldering, 10 seconds)
-0.5 V to $\mathrm{V}_{D D}+0.5 \mathrm{~V}$
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ 500 mW $300^{\circ} \mathrm{C}$
recommended operating conditions
(Note 2)
$V_{\text {DD }}$ Supply Voltage
3 V to 15 V $0 V$ to $V_{D D}$
$\mathrm{T}_{\mathrm{A}}$ Operating Temperature Range CD4066BM
CD4066BC
$55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
dc electrical characteristics CD4066BM (Note 2)

| Paramer | Conditions | $-55^{\circ} \mathrm{C}$ |  | $25^{\circ} \mathrm{C}$ |  |  | $125^{\circ} \mathrm{C}$ |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Parameter |  | Min | Max | Min | Typ | Max | Min | Max |  |
| IDD Quiescent Device Current | $V V_{D D}=5 \mathrm{~V}$ |  | 0.25 |  | 0.01 | 0.25 |  | 7.5 | $\mu \mathrm{A}$ |
|  | $V_{D D}=10 \mathrm{~V}$ |  | 0.5 |  | 0.01 | 0.5 |  | 15 | $\mu \mathrm{A}$ |
|  | $V_{D D}=15 \mathrm{~V}$ |  | 1.0 |  | 0.01 | 1.0 |  | 30 | $\mu \mathrm{A}$ |
| Signal Inputs and Outputs |  |  |  |  |  |  |  |  |  |
| RON "ON" Resistance | $R_{L}=10 \mathrm{k} \Omega \text { to } \frac{V_{D D}-V_{S S}}{2}$ |  |  |  |  |  |  |  |  |
|  | $V_{C}=V_{D D}, V_{I S}=V_{S S}$ to $V_{D D}$ $V_{D D}=5 V$ |  | 2000 |  | 270 | 2500 |  | 3500 | $\Omega$ |
|  | $V_{D D}=10 \mathrm{~V}$ |  | 400 |  | 120 | 500 |  | 550 | $\dot{\Omega}$ |
|  | $V_{D D}=15 \mathrm{~V}$ |  | 220 |  | 80 | 280 |  | 320 | $\Omega$ |
| $\triangle R_{\text {ON }} \quad \triangle$ "ON" Resistance Between any 2 of 4 Switches | $R_{L}=10 \mathrm{k} \Omega$ to $\frac{V_{D D}-V_{S S}}{2}$ |  |  |  |  |  |  |  |  |
|  | $\begin{aligned} & V_{C}=V_{D D}, V_{I S}=V_{S S} \text { to } V_{D D} \\ & V_{D D}=10 V \end{aligned}$ |  |  | . | 10 |  |  |  | $\Omega$ |
|  | $V_{D D}=15 \mathrm{~V}$ |  |  |  | 5 |  |  |  | $\Omega$ |
| IIS Input or Output Leakage Switch "OFF" | $\begin{aligned} & V_{C}=0 \\ & V_{I S}=15 \mathrm{~V} \text { and } 0 \mathrm{~V}, \end{aligned}$ |  | $\pm 50$ |  | $\pm 0.1$ | $\pm 50$ |  | $\pm 500$ | nA |
|  | $V_{O S}=0 \mathrm{~V} \text { and } 15 \mathrm{~V}$ |  |  |  |  |  |  |  |  |
| Control Inputs |  |  |  |  |  |  |  |  |  |
| VILC Low Level Input Voltage | $\begin{aligned} & V_{I S}=V_{S S} \text { and } V_{D D} \\ & V_{O S}=V_{D D} \text { and } V_{S S} \\ & I S S= \pm 10 \mu \mathrm{~A} \\ & V_{D D}=5 \mathrm{~V} \\ & V_{D D}=10 \mathrm{~V} \\ & V_{D D}=15 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 3.5 \\ & 7.0 \\ & 11.0 \end{aligned}$ | $\begin{aligned} & 1.5 \\ & 3.0 \\ & 4.0 \end{aligned}$ | $\begin{aligned} & 3.5 \\ & 7.0 \\ & 11.0 \end{aligned}$ | $\begin{aligned} & 2.25 \\ & 4.5 \\ & 6.75 \end{aligned}$ | 1.53.04.0 | $\begin{aligned} & 3.5 \\ & 7.0 \\ & 11.0 \end{aligned}$ | $\begin{aligned} & 1.5 \\ & 3.0 \\ & 4.0 \end{aligned}$ | VVv |
|  |  |  |  |  |  |  |  |  |  |
|  |  |  |  |  |  |  |  |  |  |
|  |  |  |  |  |  |  |  |  |  |
|  |  |  |  |  |  |  |  |  |  |
|  |  |  |  |  |  |  |  |  |  |
| High Level Input Voltage | $V_{D D}=5 \mathrm{~V}$ |  | $\pm 0.1$ |  | 2.75 |  |  |  | v |
|  | $V_{D D}=10 \mathrm{~V}$ (see note 6) |  |  |  | 5.5 |  |  |  | v |
|  | $V_{D D}=15 \mathrm{~V}$ |  |  |  | 8.25 |  |  |  | v |
| INN Input Current | $V_{D D}-V_{S S}=15 \mathrm{~V}$ |  |  |  | $\pm 10-5$ | $\pm 0.1$ |  | $\pm 1.0$ | $\mu \mathrm{A}$ |
|  | $\mathrm{V}_{\mathrm{DD}} \geqslant \mathrm{v}_{\mathrm{IS}} \geqslant \mathrm{v}_{\mathrm{SS}}$ |  |  |  |  |  |  |  |  |
|  | $\mathrm{V}_{\text {DD }} \geqslant \mathrm{V}_{\mathrm{C}} \geqslant \mathrm{V}_{\text {SS }}$ |  |  |  |  |  |  |  |  |

dc electrical characteristics CD4066BC (Note 2)

| Parameter |  | Conditions |  | $-40^{\circ} \mathrm{C}$ |  | $25^{\circ} \mathrm{C}$ |  |  | $85^{\circ} \mathrm{C}$ |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Max | Min | Typ | Max | Min | Max |  |
| IDD | Quiescent Device Current |  |  | $\begin{aligned} & V_{D D}=5 \mathrm{~V} \\ & V_{D D}=10 \mathrm{~V} \\ & V_{D D}=15 \mathrm{~V} \end{aligned}$ | , |  | 1.0 |  | 0.01 | 1.0 |  | 7.5 | $\mu \mathrm{A}$ $\mu \mathrm{A}$ $\mu \mathrm{A}$ |
|  |  |  | 2.0 |  |  |  | 0.01 | 2.0 |  | 15 |  |  |
|  |  |  | 4.0 |  |  |  | 0.01 | 4.0 |  | 30 |  |  |

dc electrical characteristics (Continued) CD4066BC (Note 2)

| Parameter | Conditions | $-40^{\circ} \mathrm{C}$ |  | $25^{\circ} \mathrm{C}$ |  |  | $85^{\circ} \mathrm{C}$ |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Max | Min | Typ | Max | Min | Max |  |
| Signal Inputs and Outputs |  |  |  |  |  |  |  |  |  |
| RON "ON" Resistance | $\begin{aligned} & R_{L}=10 \mathrm{k} \Omega \text { to } \frac{V_{D D}-V_{S S}}{2} \\ & V_{C}=V_{D D}, V_{S S} \text { to } V_{D D} \\ & V_{D D}=5 \mathrm{~V} \\ & V_{D D}=10 \mathrm{~V} \\ & V_{D D}=15 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 2000 \\ & 450 \\ & 250 \end{aligned}$ |  | $\begin{aligned} & 270 \\ & 120 \\ & 80 \end{aligned}$ | $\begin{aligned} & 2500 \\ & 500 \\ & 280 \end{aligned}$ |  | $\begin{aligned} & 3200 \\ & 520 \\ & 300 \end{aligned}$ | $\begin{aligned} & \Omega \\ & \Omega \\ & \Omega \end{aligned}$ |
| $\triangle \mathrm{RON}_{\mathrm{ON}} \quad \mathrm{D}^{\prime} \mathrm{ON} "$ Resistance Between Any 2 of 4 Switches | $\begin{aligned} & R_{L}=10 \mathrm{k} \Omega \text { to } \frac{V_{D D}-V_{S S}}{2} \\ & V_{C C}=V_{D D}, V_{I S}=V_{S S} \text { to } V_{D D} \\ & V_{D D}=10 \mathrm{~V} \\ & V_{D D}=15 \mathrm{~V} \end{aligned}$ |  | . |  | $\begin{aligned} & 10 \\ & 5 \end{aligned}$ |  |  |  | $\begin{aligned} & \Omega \\ & \Omega \end{aligned}$ |
| IIS Input or Output Leakage Switch "OFF" | $V_{C}=0$ |  | $\pm 50$ |  | $\pm 0.1$ | $\pm 50$ |  | $\pm 200$ | $n \mathrm{~A}$ |


| Control Inputs |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| VILC | Low Level Input Voltage | $V_{\text {IS }}=V_{S S}$ and $V_{D D}$ | . |  |  |  |  |  |
|  |  | $V_{O S}=V_{D D}$ and $V_{S S}$ |  |  |  |  |  |  |
|  |  | $I_{\text {IS }}= \pm 10 \mu \mathrm{~A}$ |  |  |  |  |  |  |
|  |  | $V_{D D}=5 \mathrm{~V}$ | 1.5 |  | 2.25 | 1.5 | 1.5 | V |
|  |  | $V_{D D}=10 \mathrm{~V}$ | 3.0 |  | 4.5 | 3.0 | 3.0 | V |
|  |  | $V_{D D}=15 \mathrm{~V}$ | 4.0 |  | 6.75 | 4.0 | 4.0 | V |
| VIHC | High Level Input Voltage | $V_{D D}=5 \mathrm{~V}$ | 3.5 | 3.5 | 2.75 | - | 3.5 | V |
|  |  | $V_{D D}=10 \mathrm{~V}$ (See note 6) | 7.0 | 7.0 | 5.5 |  | 7.0 | V |
|  |  | $V_{D D}=15 \mathrm{~V}$ | 11.0 | 11.0 | 8.25 |  | 11.0 | V |
| IIN | Input Current | $V_{D D}-V_{S S}=15 \mathrm{~V}$ | $\pm 0.3$ |  | $\pm 10^{-5}$ | $\pm 0.3$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}} \geqslant \mathrm{~V}_{I S} \geqslant \mathrm{~V}_{\mathrm{SS}} \\ & \mathrm{~V}_{\mathrm{DD}} \geqslant \mathrm{~V}_{\mathrm{C}} \geqslant \mathrm{~V}_{\mathrm{SS}} \end{aligned}$ |  |  |  |  |  |  |

ac electrical characteristics $T_{A}=25^{\circ} \mathrm{C}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=20 \mathrm{~ns}$ and $\mathrm{V}_{\mathrm{SS}}=0 \mathrm{~V}$ unless otherwise specified

|  | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| tPHL, tPLH | Propagation Delay Time Signal Input to Signal Output | $\begin{aligned} & V_{C}=V_{D D}, C_{L}=50 \mathrm{pF}, \text { (Figure 1) } \\ & R_{L}=200 \mathrm{k} \\ & V_{D D}=5 \mathrm{~V} \\ & V_{D D}=10 \mathrm{~V} \\ & V_{D D}=15 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 25 \\ & 15 \\ & 10 \end{aligned}$ | $\begin{aligned} & 55 \\ & 35 \\ & 25 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| tPZH, tPZL. | Propagation Delay Time Control Input to Signal Output High Impedance to Logical Level | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1.0 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \text {, (Figures } 2 \\ & \text { and 3) } \\ & \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{DD}}=10 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{DD}}=15 \mathrm{~V} \end{aligned}$ |  |  | $\begin{aligned} & 125 \\ & 60 \\ & 50 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| tPHZ, tPLZ | Propagation Delay Time Control Input to Signal Output Logical Level to High Impedance | $\mathrm{R}_{\mathrm{L}}=1.0 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$, (Figures 2 and 3) $\begin{aligned} & V_{D D}=5 \mathrm{~V} \\ & V_{D D}=10 \mathrm{~V} \\ & V_{D D}=15 \mathrm{~V} \end{aligned}$ |  |  | $\begin{aligned} & 125 \\ & 60 \\ & 50 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
|  | Sine Wave Distortion | $\begin{aligned} & V_{C}=V_{D D}=5 \mathrm{~V}, V_{S S}=-5 \mathrm{~V} \\ & R_{L}=10 \mathrm{k} \Omega, V_{I S}=5, V_{p-p}, f=1 \mathrm{kHz}, \\ & \text { (Figure 4) } \end{aligned}$ |  | 0.4 |  | \% |
|  | Frequency Response-Switch "ON" (Frequency at -3 dB ) | $\begin{aligned} & V_{C}=V_{D D}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=-5 \mathrm{~V}, \\ & R_{\mathrm{L}}=1 \mathrm{k} \Omega, \mathrm{~V}_{I S}=5 \mathrm{~V}_{\mathrm{p}-\mathrm{p}}, \\ & 20 \text { Log } 10 \mathrm{~V}_{\mathrm{OS}} / \mathrm{V}_{\mathrm{OS}}(1 \mathrm{kHz})-\mathrm{dB}, \\ & \text { (Figure 4) } \end{aligned}$ |  | 40 |  | MHz |

## ac electrical characteristics (Continued)

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=20 \mathrm{~ns}$ and $\mathrm{V}_{\mathrm{SS}}=0 \mathrm{~V}$ unless otherwise specified

|  | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Feedthrough - Switch "OFF" <br> (Frequency at -50 dB) | $\begin{aligned} & V_{D D}=5 \mathrm{~V}, V_{C}=V_{S S}=-5 \mathrm{~V} \\ & R_{L}=1 \mathrm{k} \Omega, V_{I S}=5 V_{p-p}, 20 \log 10 . \\ & V_{O S} / V_{I S}=-50 \mathrm{~dB},(\text { Figure 4) } \end{aligned}$ |  | 1.25 |  |  |
|  | Crosstalk Between Any Two Switch (Frequency at -50 dB ) | $\begin{aligned} & V_{D D}=V_{C(1)}=5 \mathrm{~V} ; V_{S S}=V_{C(2)}=-5 \mathrm{~V}, \\ & R_{L}=1 \mathrm{k} \Omega, V_{I S}(A)=5 V_{p-p .20} \log 10 \\ & V_{O S(2)} / V_{I S}(1)=-50 \mathrm{~dB}, \\ & \text { (Figure } 5 \text { ) } \end{aligned}$ |  | $0.9$ | 1 | MHz |
|  | Crosstalk; Control Input to Signal Output | $\begin{aligned} & V_{D D}=10 \mathrm{~V}, R_{L}=10 \mathrm{k} \Omega \\ & R_{I N}=1 \mathrm{k} \Omega, V_{C C}=10 \mathrm{~V} \text { Square Wave, } \\ & C_{L}=50 \mathrm{pF} \end{aligned}$ <br> (Figure 6) |  | 150 |  | $m V_{p-p}$ |
|  | Maximum Control Input | $\begin{aligned} & R_{L}=1 \mathrm{k} \Omega, C_{L}=50 \mathrm{pF}, \text { (Figure 7) } \\ & V_{O S}(f)=1 / 2 V_{O S}(1 \mathrm{kHz}) \\ & V_{D D}=5 \mathrm{~V} \\ & V_{D D}=10 \mathrm{~V} \\ & V_{D D}=15 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 6.0 \\ & 8.0 \\ & 8.5 \end{aligned}$ |  | $\begin{aligned} & \mathrm{MHz} \\ & \mathrm{MHz} \\ & \mathrm{MHz} \end{aligned}$ |
| $\mathrm{Cis}_{\text {i }}$ | Signal Input Capacitance |  |  | 8 |  | pF |
| COS | Signal Output Capacitance | $V_{D D}=10 \mathrm{~V}$ |  | 8 |  | pF |
| $\mathrm{C}_{\text {ios }}$ | Feedthrough Capacitance | $V_{C}=0 \mathrm{~V}$ |  | 0.5 |  | pF |
| CIN | Control Input Capacitance |  |  | 5 | 7.5 | pF |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the devices should be operated at these limits. The tables of "Recommended Operating Conditions" and "Electrical Characteristics" provide conditions for actual device operation.
Note 2: $\mathrm{V}_{\mathrm{SS}}=0 \mathrm{~V}$ unless otherwise specified.
Note 3: These devices should not be connected to circuits with the power "ON".
Note 4: In all cases, there is approximately 5 pF of probe and jig capacitance on the output; however, this capacitance is included in $\mathrm{C}_{\mathrm{L}}$ wherever it is specified.
Note 5: $V_{1 S}$ is the voltage at the in/out pin and $V_{O S}$ is the voltage at the out/in pin. $V_{C}$ is the voltage at the control input.
Note 6: Conditions for $V_{1} \mathrm{HC}$ :
a) $\mathrm{V}_{\text {IS }}=\mathrm{V}_{\mathrm{DD}} \cdot \mathrm{I}_{\mathrm{OS}}=$ standard B series $\mathrm{I}_{\mathrm{OH}} \quad$ b) $\mathrm{V}_{\mathrm{IS}}=0 \mathrm{~V}, \mathrm{I}_{\mathrm{OS}}=$ standard B series ${ }^{1} \mathrm{OL}$

## ac test circuits and switching time waveforms



FIGURE 1. tphl, tplH Propagation Delay Time Signal Input to Signal Output


FIGURE 2. tPZH, tPHZ Propagation Delay Time Control to Signal Output


FIGURE 3. tPZL, tPLZ Propagation Delay Time Control to Signal Output
ac test circuits and switching time waveforms (Continued)


$V_{C}=V_{D D}$ for distortion and frequency response tests $V_{C}=V_{S S}$ for feedthrough test

FIGURE 4. Sine Wave Distortion, Frequency Response and Feedthrough


FIGURE 5. Crosstalk Between Any Two Switches


FIGURE 6. Crosstalk: Control Input to Signal Output


Vos


FIGURE 7. Maximum Control Input Frequency

## typical performance characteristics


"ON" Resistance as a Function of Temperature for $V_{D D}-V_{S S}=10 V$


## special considerations

In applications where separate power sources are used to drive $V_{D D}$ and the signal input, the $V_{D D}$ current capability should exceed $V_{D D} / R_{L}\left(R_{L}=\right.$ effective external load of the 4 CD4066BM/CD4066BC bilateral switches). This provision avoids any permanent current flow or clamp action on the VDD supply when power is applied or removed from CD4066BM/CD4066BC.

In certain applications, the external load-resistor current may include both VDD and signal-line components. To

"ON" Resistance as a Function of Temperature for $V_{D D}-V_{S S}=15 V$
"ON" Resistance as a Function of Temperature for
$\mathbf{V}_{\mathbf{D D}}-\mathbf{V}_{\mathbf{S S}}=\mathbf{5 V}$
avoid drawing VDD current when switch current flows into terminals $1,4,8$ or 11 , the voltage drop across the bidirectional switch must not exceed 0.6 V at $\mathrm{T}_{\mathrm{A}} \leq 25^{\circ} \mathrm{C}$, or 0.4 V at $\mathrm{T}_{\mathrm{A}}>25^{\circ} \mathrm{C}$ (calculated from RON values shown).

No $V_{D D}$ current will flow through $R_{L}$ if the switch current flows into terminals $2,3,9$ or 10 .

Analog Switches/Multiplexers

## CD4529BM/CD4529BC Dual 4-Channel or Single 8-Channel Analog Data Selector

## General Description

The CD4529B is a dual 4-channel or a single 8-channel analog data selector, implemented with complementary MOS (CMOS) circuits constructed with N and P -channel enhancement mode transistors. Dual 4 -channel or 8 channel mode operation is selected by proper input coding, with outputs Z and W tied together for the single 8 -bit mode. The device is suitable for digital as well as analog applications, including various 1 -of-4 and 1 -of-8 data selector functions. Since the device is analog and bidirectional, it can also be used for dual binary to 1 -of-4 or single binary to 1 -of- 8 decoder applications.

## Connection Diagram

Dual-In-Line Package


Order Number CD4529BMJ or CD4529BCJ See NS Package J16A
Order Number CD4529BMN or CD4529BCN See NS Package N16A

## Truth Table

| STX | STY | B | A | Z | W |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | 1 | 0 | 0 | $\times 0$ | YO | $\left\{\begin{array}{l}\text { Dual } \\ \text { 4-Channel } \\ \text { Mode } \\ 2 \text { Outputs }\end{array}\right.$ |
| 1 | 1 | 0 | 1 | X1 | Y1 |  |
| 1 | 1 | 1 | 0 | X2 | Y2 |  |
| 1 | 1 | 1 | 1 | X3 | Y3 |  |
| 1 | 0 | 0 | 0 | X0 |  |  |
| 1 | 0 | 0 | 1 | $\times 1$ |  |  |
| 1 | 0 | 1 | 0 | X2 |  | Single |
| 1 | 0 | 1 | 1 | X3 |  | 1 Output ( $Z$ and $W$ tied together) |
| 0 | 1 | 0 | 0 | Yo |  |  |
| 0 | 1 | 0 | 1 | Y1 |  |  |
| 0 | 1 | 1 | 0 | Y2 |  |  |
| 0 | 1 | 1 | 1 | Y3 |  |  |
| 0 | 0 | X | X |  |  |  |
|  |  |  |  |  | dance ATE ${ }^{\text {® }}$ |  |

[^23]
## Features

- Wide supply voltage range
3.0 V to 15 V
- High noise immunity 0.45 V DD typ
- Low quiescent $0.005 \mu \mathrm{~W} /$ package typical @ $5 \mathrm{~V}_{\mathrm{DC}}$
- 10 MHz frequency operation (typical)
- Data paths are bidirectional
- Linear ON resistance (120 typical @ 15V)
- TRI-STATE ${ }^{\circledR}$ outputs (high impedance disable strobe)
- Plug-in replacement for MC14529B


## Logic Diagram



## Absolute Maximum Ratings

(Notes 1 and 2)
$V_{D D}$ DC Supply Voltage
$V_{\text {IN }}$ Input Voltage
$\mathrm{T}_{S}$ Storage Temperature Range
$P_{D}$ Package Dissipation
$T_{\mathrm{L}}$ Lead Temperature (Soldering, 10 seconds)
-0.5 V to $\mathrm{V}_{\mathrm{DD}}+0.5 \mathrm{~V}$
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ 500 mW $300^{\circ} \mathrm{C}$

Recommended Operating Conditions
(Note 2)
$V_{D D}$ DC Supply Voltage
$V_{\text {IN }}$ Input Voltage
$\mathrm{T}_{\mathrm{A}}$ Operating Temperature Range CD4529BM CD4529BC

3 V to 15 V
0 to $V_{D D}$
$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
$-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$

## DC Electrical Characteristics CD45298M (Note 2)



## DC Electrical Characteristics CD4529BC (Note 2)



Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The tables of "Recommended Operating Conditions" and "Electrical Characteristics" provide conditions for actual device operation.
Note 2: $\mathrm{V}_{\mathrm{SS}}=0 \mathrm{~V}$ unless otherwise specified.
Note 3: Switch OFF is defined as $\|_{\mathrm{O}} \mathrm{I} \leq 10 \mu \mathrm{~A}$, switch ON as defined by R $\mathrm{R}_{\mathrm{ON}}$ specification.

| PARAMETER |  | CONDITIONS | MIN | TYP | MAX | UNITS, |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| tPLH, tPHL | $V_{\text {IN }}$ to V OUT Propagation Delay | $\begin{aligned} & V_{S S}=0 \mathrm{~V}, C_{L}=50 \mathrm{pF} \\ & V_{D D}=5 \mathrm{~V} \\ & V_{D D}=10 \mathrm{~V} \\ & V_{D D}=15 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 20 \\ & 10 \\ & 8 \end{aligned}$ | $\begin{aligned} & 40 \\ & 20 \\ & 15 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| tPLH, tPHL | Control to Output Propagation Delay | $\begin{aligned} & V_{I N}=V_{D D} \text { or } V_{S S}, C_{L}=50 \mathrm{pF}, \\ & V_{I N} \leq 10 \mathrm{~V} \\ & V_{D D}=5 \mathrm{~V} \\ & V_{D D}=10 \mathrm{~V} \\ & V_{D D}=15 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 200 \\ & 80 \\ & 50 \end{aligned}$ | $\begin{aligned} & 400 \\ & 160 \\ & 120 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $f_{\text {max }}$ | Maximum Control Input Puilse Frequency | $\begin{aligned} & V_{S S}=0 \mathrm{~V}, C_{L}=50 \mathrm{pF} \\ & V_{D D}=5 \mathrm{~V} \\ & V_{D D}=10 \mathrm{~V} \\ & V_{D D}=15 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 5 \\ & 10 \\ & 12 \end{aligned}$ |  | MHz <br> MHz <br> MHz |
|  | Crosstalk, Control to Output | $\begin{aligned} & R_{\text {OUT }}^{*}=10 \mathrm{k} \Omega, C_{L}=50 \mathrm{pF}, \mathrm{~V}_{S S}=0 \\ & \mathrm{~V}_{D D}=5 \mathrm{~V} \\ & \mathrm{~V}_{D D}=10 \mathrm{~V} \\ & \mathrm{~V}_{D D}=15 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 5.0 \\ & 5.0 \\ & 5.0 \end{aligned}$ |  | mV <br> mV <br> mV |
|  | Noise Voltage | $\begin{aligned} & f=100 \mathrm{~Hz}, \mathrm{VSS}=0 \mathrm{~V} \\ & V_{D D}=5 \mathrm{~V} \\ & V_{D D}=10 \mathrm{~V} \\ & V_{D D}=15 \mathrm{~V} \\ & f=100 \mathrm{kHz}, V_{S S}=0 \mathrm{~V} \\ & V_{D D}=5 \mathrm{~V} \\ & V_{D D}=10 \mathrm{~V} \\ & V_{D D}=15 \mathrm{~V} \end{aligned}$ |  | 24 <br> 25 <br> 30 <br> 12 <br> 12 <br> 15 |  | $\mathrm{nV} / \sqrt{\text { cycle }}$ <br> $\mathrm{nV} / \sqrt{\text { cycle }}$ <br> $\mathrm{nV} / \sqrt{\text { cycle }}$ <br> $n V / \sqrt{\text { cycle }}$ <br> $\mathrm{nV} / \sqrt{\text { cycle }}$ <br> $\mathrm{nV} / \sqrt{\text { cycle }}$ |
|  | Sine Wave (Distortion) | $\begin{aligned} & V_{I N}=1.77 \mathrm{~V} \mathrm{rms} \text { Centered } \\ & \text { at } 0 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega, \mathrm{f}=1 \mathrm{kHz}, \\ & V_{S S}=-5 \mathrm{~V}, V_{D D}=5 \mathrm{~V} \end{aligned}$ |  | 0.36 |  | \% |
| ILOSS | Insertion Loss, $\text { ILOSS }=20 \log _{10} \frac{V_{\text {OUT }}}{V_{\text {IN }}}$ | $\begin{aligned} & V_{I N}=1.77 \mathrm{~V} \text { rms Centered } \\ & \text { at } 0 V, V_{S S}=-5 \mathrm{~V}, V_{D D}=5 \mathrm{~V} \\ & R_{L}=1 \mathrm{k} \Omega \\ & R_{L}=10 \mathrm{k} \Omega \\ & R_{L}=100 \mathrm{k} \Omega \\ & R_{L}=1 \mathrm{M} \Omega \end{aligned}$ | - | $\begin{aligned} & 2.0 \\ & 0.8 \\ & 0.25 \\ & 0.01 \end{aligned}$ |  | dB <br> dB <br> dB <br> dB |
|  | Bandwidth, -3 dB | $\begin{aligned} & V_{I N}=1.77 \mathrm{~V} \text { rms Centered } \\ & \text { at } 0 \mathrm{Vdc}, \mathrm{~V}_{\mathrm{SS}}=-5 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=5 \mathrm{~V} \\ & R_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & R_{\mathrm{L}}=10 \mathrm{k} \Omega \\ & R_{\mathrm{L}}=100 \mathrm{k} \Omega \\ & R_{\mathrm{L}}=1 \mathrm{M} \Omega \end{aligned}$ | $\begin{aligned} & 35 \\ & 28 \\ & 27 \\ & 26 \end{aligned}$ |  |  | MHz <br> MHz <br> MHz <br> MHz |
|  | Feedthrough and Crosstalk, $20 \log _{10} \frac{V_{\text {OUT }}}{V_{\text {IN }}}=-50 \mathrm{~dB}$ | $\begin{aligned} & V_{S S}=-5 \mathrm{~V}, V_{D D}=5 \mathrm{~V} \\ & R_{L}=1 \mathrm{k} \Omega \\ & R_{L}=10 \mathrm{k} \Omega \\ & R_{L}=100 \mathrm{k} \Omega \\ & R_{L}=1 \mathrm{M} \Omega \end{aligned}$ | $\begin{aligned} & 850 \\ & 100 \\ & 12 \\ & 1.5 \end{aligned}$ |  |  | kHz <br> . kHz <br> kHz <br> kHz |

Test Circuits and Switching Time Waveforms

Output Voltage


RON Characteristics
Noise Voltage


Frequency Response



Propagation Delay


Turn-ON Delay Time

CD4529BM/CD4529BC


Typical Noise Characteristics


Typical Insertion Loss/ Bandwidth Characteristics

fin - infut frequency (hz)

## Quad SPST JFET Analog Switches

LF11331/LF12331/LF13331
LF11332/LF12332/LF13332
LF11333/LF 12333/LF13333
LF11201/LF12201/LF13201
LF11202/LF12202/LF13202 general description

These devices are a monolithic combination of bipolar and JFET technology producing the industry's first one chip quad JFET switch. A unique circuit technique is employed to maintain a constant resistance over the analog voltage range of $\pm 10 \mathrm{~V}$. The input is designed to operate from minimum TTL levels, and switch operation also ensures a break-before-make action.

## features

- Analog signals are not loaded
- Constant "ON" resistance for signals up to $\pm 10 \mathrm{~V}$ and 100 kHz
- Pin compatible with CMOS switches with the advantage of blow out free handling
connection diagrams (Dual-In-Line Packages) (All Switches Shown are For Logical " 0 ")



## test circuit and schematic diagram



FIGURE 1. Typical Circuit for One Switch
FIGURE 2. Schematic Diagram (Normally Open)


## absolute maximum ratings

| Positive Supply - Negative Supply ( $\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}$ ) |  | 36 V |
| :---: | :---: | :---: |
| Reference Voltage |  | $\leq \mathrm{V}_{\mathrm{R}} \leq \mathrm{V}_{\mathrm{cc}}$ |
| Logic Input Voltage | $\mathrm{V}_{\mathrm{R}}-$ | $\leq \mathrm{V}_{\mathrm{R}}+6.0 \mathrm{~V}$ |
| - Analog Voltage | $\mathrm{V}_{\mathrm{EE}} \leq \mathrm{V}_{\mathrm{A}} \leq \mathrm{V}_{\mathrm{C}}$ | $\leq \mathrm{V}_{\text {EE }}+36 \mathrm{~V}$ |
| Analog Current |  | $\mathrm{I}_{\mathrm{A}} \mathrm{K}<20 \mathrm{~mA}$ |
| Power Dissipation (Note 1) |  |  |
| Molded DIP (N Suffix) |  | 500 mW |
| Cavity DIP (D Suffix) |  | 900 mW |

Operating Temperature Range
LF11201, 2 and LF11331, 2, 3
LF12201, 2 and LF12331, 2, 3
LF13201, 2 and LF13331, 2, 3
Storage Temperature
Lead Temperature (Soldering, 10 seconds)
$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
$-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
$0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
$300^{\circ} \mathrm{C}$
electrical characteristics (Notes 2,7)


Note 1: For operating at high temperature the molded DIP products must be derated based on a $+100^{\circ} \mathrm{C}$ maximum junction temperature and a thermal resistance of $+150^{\circ} \mathrm{C} / \mathrm{W}$, devices in the cavity DIP are based on a $+150^{\circ} \mathrm{C}$ maximum junction temperature and are derated at $+100^{\circ} \mathrm{C} / \mathrm{W}$. Note 2: Unless otherwise specified, $V_{C C}=+15 \mathrm{~V}, V_{E E}=-15 \mathrm{~V}, \mathrm{~V}_{\mathrm{R}}=0 \mathrm{~V}$, and limits apply for $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ for the LF11331,2,3 and the LF11201,2, $-25^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}$ for the LF12331,2,3 and the LF12201,2, and $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}$ for the LF13331,2,3 and the LF13201, 2.
Note 3: These parameters are limited by the pin to pin capacitance of the package.
Note 4: This is the analog signal slew rate above which the signal is distorted as a result of finite internal slew rates.
Note 5: All switches in the device are turned "OFF" by saturating a transistor at the disable node as shown in Figure 5. The delay times will be approximately equal to the tON or tOFF plus the delay introduced by the external transistor.
Note 6: This graph indicates the analog current at which $1 \%$ of the analog current is lost when the drain is positive with respect to the source.

## test circuit and typical performance curves

Delay Time, Rise Time, Settling Time, and Switching Transients


## additional test circuits



FIGURE 3. ${ }^{\text {t }}$ ON, t OFF Test Circuit and Waveforms for a Normally Open Switch


FIGURE 4. "OFF" Isolation, Crosstalk, Small Signal Response
LF11331, LF11332, LF11333,
LF11201, LF11202 Series

## typical performance characteristics






Crosstalk and "OFF" Isolation vs Frequency Using Test Circuit of Figure 5








Slew Rate of Analog Voltage
Above Which Signal Loading Occurs


## Small Signal Response



Maximum Accurate Analog
Current vs Temperature


## application hints

## GENERAL INFORMATION

These devices are monolithic quad JFET analog switches with "ON" resistances which are essentially independent of analog voltage or analog current. The leakage currents are typically less than 1 nA at $25^{\circ} \mathrm{C}$ in both the "OFF" and "ON" switch states and introduce negligible errors in most applications. Each switch is controlled by minimum TTL logic levels at its input and is designed to turn "OFF" faster than it will turn "ON." This prevents two analog sources from being transiently connected together during switching. The switches were designed for applications which require break-before-make action, no analog current loss, medium speed switching times and moderate analog currents.

Because these analog switches are JFET rather than CMOS, they do not require special handling.

## LOGIC INPUTS

The logic input (IN), of each switch, is referenced to two forward diode drops ( 1.4 V at $25^{\circ} \mathrm{C}$ ) from the reference supply ( $\mathrm{V}_{\mathrm{R}}$ ) which makes it compatible with DTL, RTL, and TTL logic families. For normal operation, the logic " 0 " voltage can range from 0.8 V to -4.0 V with respect to $\mathrm{V}_{\mathrm{R}}$ and the logic " 1 " voltage can range from 2.0 V to 6.0 V with respect to $\mathrm{V}_{\mathrm{R}}$, provided $\mathrm{V}_{\mathrm{IN}}$ is not greater than ( $\mathrm{V}_{\mathrm{cc}}-2.5 \mathrm{~V}$ ). If the input voltage is greater than ( $\mathrm{V}_{\mathrm{cc}}-2.5 \mathrm{~V}$ ), the input current will increase. If the input voltage exceeds 6.0 V or -4.0 V with respect to $V_{R}$, a resistor in series with the input should be used to limit the input current to less than $100 \mu \mathrm{~A}$.

## ANALOG VOLTAGE AND CURRENT <br> Analog Voltage

Each switch has a constant "ON" resistance ( $\mathrm{R}_{\mathrm{ON}}$ ) for analog voltages from. $\left(V_{E E}+5 \mathrm{~V}\right)$ to ( $\left.\mathrm{V}_{\mathrm{CC}}-5 \mathrm{~V}\right)$. For analog voltages greater than ( $\mathrm{V}_{\mathrm{cc}}-5 \mathrm{~V}$ ), the switch will remain ON independent of the logic input voltage. For analog voltages less than ( $\mathrm{V}_{\mathrm{EE}}+5 \mathrm{~V}$ ), the ON resistance of the switch will increase. Although the switch will not operate normally when the analog voltage is out of the previously mentioned range, the source voltage can go to either $\left(V_{E E}+36 V\right)$ or $\left(V_{C C}+6 V\right)$, whichever is more positive, and can go as negative as $\mathrm{V}_{\mathrm{EE}}$ without destruction. The drain (D) voltage can also go to either $\left(V_{E E}+36 \mathrm{~V}\right)$ or $\left(\mathrm{V}_{\mathrm{CC}}+6 \mathrm{~V}\right)$, whichever is more positive, and can go as negative as ( $\mathrm{V}_{\mathrm{cc}}-36 \mathrm{~V}$ ) without destruction.

## Analog Current

With the source (S) positive with respect to the drain (D), the $R_{\text {ON }}$ is constant for low analog currents, but will increase at higher currents ( $>5 \mathrm{~mA}$ ) when the FET enters the saturation region. However, if the drain is positive with respect to the source and a small analog current loss at high analog currents (Note 6) is tolerable, a low $\mathrm{R}_{\mathrm{ON}}$ can be maintained for analog currents greater than 5 mA at $25^{\circ} \mathrm{C}$.

## LEAKAGE CURRENTS

The drain and source leakage currents, in both the ON and the OFF states of each switch, are typically less than 1 nA at $25^{\circ} \mathrm{C}$ and less than 100 nA at $125^{\circ} \mathrm{C}$. As shown in the typical curves, these leakage currents are dependent on power supply voltages, analog voltage, analog current and the source to drain voltage.

## DELAY TIMES

The delay time OFF ( $t_{\text {OFF }}$ ) is essentially independent of both the analog voltage and temperature. The delay time $\mathrm{ON}\left(\mathrm{t}_{\mathrm{ON}}\right)$ will decrease as either ( $\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{A}}$ ) decreases or the temperature decreases.

## POWER SUPPLIES

The voltage between the positive supply ( $V_{\mathrm{cc}}$ ) and either the negative supply ( $\mathrm{V}_{\mathrm{EE}}$ ) or the reference supply $\left(V_{R}\right)$ can be as much as 36 V . To accommodate variations in input logic reference voltages, $\mathrm{V}_{\mathrm{R}}$ can range from $V_{E E}$ to ( $\mathrm{V}_{\mathrm{CC}}-4.5 \mathrm{~V}$ ). Care should be taken to ensure that the power supply leads for the device never become reversed in polarity or that the device is never inadvertantly installed backwards in a test socket. If one of these conditions occurs, the supplies would zener an interal diode to an unlimited current; and result in a destroyed device.

## SWITCHING TRANSIENTS

When a switch is turned OFF or ON, transients will appear at the load due to the internal transient voltage at the gate of the switch JFET being coupled to the drain and source by the junction capacitances of the JFET. The magnitude of these transients is dependent on the load. A lower value $R_{L}$ produces a lower transient voltage. A negative transient occurs during the delay time ON, while a positive transient occurs during the delay time OFF. These transients are relatively small when compared to faster switch families.

## DISABLE NODE.

This node can be used, as shown in Figure 5, to turn all the switches in the unit off independent of logic inputs. Normally, the node floats freely at an internal diode drop $(\approx 0.7 \mathrm{~V})$ above $\mathrm{V}_{\mathrm{R}}$. When the external transistor in Figure 5 is saturated, the node is pulled very close to $V_{R}$ and the unit is disabled. Typically, the current from the node will be less than 1 mA . This feature is not available on the LF11201 or LF11202 series.

typical applications


Programmable Inverting Non-Inverting Operational Amplifier


LF11331, LF11332, LF11333,
LF11201, LF11202 Series
typical applications (con't)

Chopper Channel Amplifier


Self-Zeroing Operational Amplifier


LF11331, LF11332, LF11333,
LF11201, LF11202 Series


National
Analog Switches/Multiplexers

LF11508/LF12508/LF13508 8-Channel Analog Multiplexer LF11509/LF12509/LF13509 4-Channel Differential Analog Multiplexer


## general description

The LF11508/LF12508/LF13508 is an 8-channel analog multiplexer which connects the output to 1 of the 8 analog inputs depending on the state of a 3 -bit binary address. An enable control allows disconnecting the output, thereby providing a package select function.

This device is fabricated with National's BI-FET technology which provides ion-implanted JFETs for the analog switch on the same chip as the bipolar decode and switch drive circuitry. This technology makes possible low constant "ON" resistance with analog input voltage variations. This device does not suffer from latch-up problems or static charge blow-out problems associated with similar CMOS parts. The digital inputs are designed to operate from both TTL and CMOS levels while always providing a definite break-before-make action.

The LF11509/LF12509/LF13509 is a 4 -channel differential analog multiplexer. A 2-bit binary address will
connect a pair of independent analog inputs to one of any 4 pairs of independent analog outputs. The device has all the features of the LF11508 series and should be used whenever differential analog inputs are required.

## features

- JFET switches rather than CMOS
- No static discharge blow-out problem
- No SCR latch-up problems
- Analog signal range $11 \mathrm{~V},-15 \mathrm{~V}$
- Constant "ON" resistance for analog signals between -11 V and 11 V
- "ON" resistance $380 \Omega$ typ
- Digital inputs compatible with TTL and CMOS
- Output enable control
- Break-before-make action: tOFF $=0.2 \mu \mathrm{~s}$; tON $=$ $2 \mu \mathrm{~s}$ typ
- Lower leakage devices available


## functional diagrams and truth tables

LF11508/LF12508/LF13508


| EN | A2 | A1 | A0 | SWITCH <br> ON |
| :---: | :---: | :---: | :---: | :---: |
| $H$ | L | L | L | S1 |
| $H$ | L | L | H | S2 |
| $H$ | L | $H$ | L | S3 |
| $H$ | L | $H$ | $H$ | S4 |
| $H$ | $H$ | L | L | S5 |
| $H$ | $H$ | L | $H$ | S6 |
| $H$ | $H$ | $H$ | L | S7 |
| $H$ | $H$ | $H$ | $H$ | S8 |
| L | X | X | X | NONE |

LF11509/LF12509/LF13509


| EN | A1 | A0 | SWITCH |
| :---: | :---: | :---: | :---: |
| PAIR ON |  |  |  |
| L | X | X | None |
| H | L | L | S1 |
| $H$ | L | H | S2 |
| $H$ | $H$ | L | S3 |
| $H$ | $H$ | $H$ | S4 |

## absolute maximum ratings

| - | LF11508, LF11509 | LF12508, LF12509 | LF13508, <br> LF13509 |
| :---: | :---: | :---: | :---: |
| Positive Supply - Negative Supply ( $\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}$ ) | 36 V | 36 V | 36 V |
| Positive Analog Input Voltage (Note 1) | $V_{C C}$ | $V_{C C}$ | $V_{C C}$ |
| Negative Analog Input Voltage (Note 1) | $-V_{E E}$ | $-V_{E E}$ | $-V_{E E}$ |
| Positive Digital Input Voltage | $V_{C C}$ | $V_{\text {CC }}$ | $V_{\text {CC }}$ |
| Negative Digital Input Voltage | -5V | $-5 \mathrm{~V}$ | -5V |
| Analog Switch Current | IIS l < 10 mA | $\left\|\mathrm{IS}^{\prime}\right\|<10 \mathrm{~mA}$ | $\mid$ S ${ }^{\text {l }}<10 \mathrm{~mA}$ |
| Power Dissipation ( $\mathrm{P}_{\mathrm{D}}$ at $25^{\circ} \mathrm{C}$ ) and Thermal |  |  |  |
| Resistance ( $\theta_{\mathrm{j}} \mathrm{l}$ ), (Note 2) |  |  |  |
| Molded DIP (N) $P_{\text {D }}$ | - | - | 500 mW |
| ${ }_{\theta j}{ }_{\text {A }}$ | - | - | $150^{\circ} \mathrm{C} / \mathrm{W}$ |
| Cavity DIP (D) $P_{\text {D }}$ | 900 mW | 900 mW | 900 mW |
| $\cdots \theta_{j} A$ | $100^{\circ} \mathrm{C} / \mathrm{W}$ | $100^{\circ} \mathrm{C} / \mathrm{W}$ | $100^{\circ} \mathrm{C} / \mathrm{W}$ |
| Maximum Junction Temperature ( $\mathrm{T}_{\mathrm{jMAX}}$ ) | $150^{\circ} \mathrm{C}$ | $110^{\circ} \mathrm{C}$ | $100^{\circ} \mathrm{C}$ |
| Operating Temperature Range | $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ | $-25^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}$ | $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 60 seconds) ${ }^{\text {c }}$ | $300^{\circ} \mathrm{C}$ | $300^{\circ} \mathrm{C}$ | $300^{\circ} \mathrm{C}$ |

electrical characteristics (Note 3)

| SYMBOL | PARAMETER | CONDITIONS |  | LF11508, LF11509 |  |  | LF12508, LF12509, LF13508, LF13509 |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| RON | "ON" Resistance | VOUT $=0 \mathrm{~V}, \mathrm{IS}=100 \mu \mathrm{~A}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 380 | 500 |  | 380 | 650 | $\Omega$ |
|  |  |  |  |  | 600 | 750 |  | 500 | 850 | $\Omega$ |
| $\triangle \mathrm{RON}^{\prime}$ | $\triangle R_{\text {ON }}$ with Analog Voltage Swing | $-10 \mathrm{~V} \leq \mathrm{V}_{\text {OUT }} \leq+10 \mathrm{~V}, \mathrm{IS}=100 \mu \mathrm{~A}$ | $\mathrm{T}^{\prime}=25^{\circ} \mathrm{C}$ |  | 0.01 | 1 |  | 0.01 | 1 | \% |
| RON Match | RON Match Between Switches | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}, \mathrm{IS}=100 \mu \mathrm{~A}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 20 | 100 |  | 20 | 150 | $\Omega$ |
| IS(OFF) | Source Current in "OFF" Condition | Switch "OFF", $V_{S}=11, V_{D}=-11$. (Note 4) | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  |  | 1 |  |  | 5 | nA |
|  |  |  |  |  | 10 | 50 |  | 0.09 | 50 | nA |
| ID(OFF) | Drain Current in "OFF" Condition | Switch "OFF", $V_{S}=11, V_{D}=-11$, <br> (Note 4) | $T_{A}=25^{\circ} \mathrm{C}$ |  | $\cdots$ | 10 |  |  | 20. | nA |
|  |  |  |  |  | 25 | 500 |  | 0.6 | 500 | nA |
| ${ }^{1} \mathrm{D}(\mathrm{ON})$ | Leakage Current in "ON" Condition | Switch "ON" VD $=11 \mathrm{~V}$, (Note 4) | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | - | 10 |  |  | 20 | $n \mathrm{~A}$ |
|  |  |  |  | '. | 35 | 500 |  | 1 | 500 | nA |
| $\mathrm{V}_{\text {INH }}$ | Digital "1" Input Voltage |  |  | 2.0 |  |  | 2.0 |  |  | V |
| VINL | Digital " 0 " Input Voltage | - |  |  |  | 0.7 |  |  | 0.7 | V |
| IINL | Digital "0" Input Current | $V_{I N}=0.7 V$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 1.5 | 20 |  | 1.5 | 30 | $\mu \mathrm{A}$ |
|  |  |  |  |  |  | 40 |  |  | 40 | $\mu \mathrm{A}$ |
| IINL(EN) | Digital " 0 " Enable Current | $V_{E N}=0.7 \mathrm{~V}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 1.2 | 20 |  | 1.2 | 30 | $\mu \mathrm{A}$ |
|  |  |  |  |  |  | 40 |  |  | 40 | $\mu \mathrm{A}$ |
| tTRAN . | Switching Time of Multiplexer | (Figure 1), (Note 5) | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 2.0 | 3 |  | 1.8 |  | $\mu \mathrm{s}$ |
| tOPEN | Break-Before-Make | (Figure 3) | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 1.6 |  |  | 1.6 |  | $\mu \mathrm{s}$ |
| ton(EN) | Enable Delay "ON" | (Figure 2) | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 1.6 |  |  | 1.6 |  | $\mu \mathrm{s}$. |
| toFF(EN) | Enable Delay "OFF" | (Figure 2) | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 0.2 |  |  | 0.2 |  | $\mu \mathrm{s}$. |
| ISO(OFF) | "OFF" Isolation | (Note 6) | $T_{A}=25^{\circ} \mathrm{C}$ |  | -66 |  |  | -66 |  | dB |
| CT | Crosstalk | LF11509 Series, (Note 6) | $T_{A}=25^{\circ} \mathrm{C}$ |  | -66 |  |  | -66 |  | dB |
| $\mathrm{C}_{\text {S }}(\mathrm{OFF})$ | Source Capacitance ("OFF") | Switch "OFF", $V_{\text {OUT }}=0 \mathrm{~V}$, $\mathrm{V}_{\mathrm{S}}=0 \mathrm{~V}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 2.2 |  |  | 2.2 |  | pF |
| CD(OFF) | Drain Capacitance ("OFF') | $\begin{aligned} & \text { Switch "OFF", } V_{O U T}=0 \mathrm{~V} \\ & V_{S}=0 \mathrm{~V} \end{aligned}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 11.4 |  |  | 11.4 |  | pF |
| ICC | Positive Supply Current | All Digital Inputs Grounded | $T_{A}=25^{\circ} \mathrm{C}$ |  | 7.4 | 10 |  | 7.4 | 12 | mA |
|  |  |  |  |  | 9.2 | 13 |  | 7.9 | 15 | mA |
| IEE | Negative Supply Current | All Digital Inputs Grounded | $T_{A}=25^{\circ} \mathrm{C}$ |  | 2.7 | 4.5 |  | 2.7 | 5 | mA |
|  |  |  |  |  | 2.9 | 5.5 |  | 2.8 | 6 | mA |

## notes

Note 1: If the analog input voltage exceeds this limit, the input current should be limited to less than 10 mA .
Note 2: The maximum power dissipation for these devices must be derated at elevated temperatures and is dictated by $T_{j M A X}, \theta_{j A}$, and the ambient temperature, $T_{A}$. The maximum available power dissipation at any temperature is $P_{D}=\left(T_{j M A X}-T_{A}\right) / \theta_{j A}$ or the $25^{\circ} \mathrm{C} \mathrm{P}_{\mathrm{DM}}$ 位, which ever is less.
Note 3: These specifications apply for $V_{S}= \pm 15 \mathrm{~V}$ and over the absolute maximum operating temperature range ( $T_{L} \leq T_{A} \leq T_{H}$ ) unless otherwise noted.
Note 4: Conditions applied to leakage tests insure worse case leakages. Exceeding 11 V on the analog input may cause an "OFF" channel to turn "ON".
Note 5: Lots are sample tested to this parameter. The measurement conditions of Figure 1 insure worse case transition time.
Note 6: "OFF" isolation is measured with all switches "OFF" and driving a source. Crosstalk is measured with a pair of switches "ON", driving channel $A$ and measuring channel $B . R_{L}=200, C_{L}=7 \mathrm{pF}, V_{S}=3 \mathrm{Vrms}, f=500 \dot{\mathrm{kHz}}$.

## connection diagrams



FIGURE 1. Transition Time
LF11508/LF12508/LF13508,
ac test circuits and switching time waveforms (Continued)


FIGURE 3. Break-Before-Make
INPUT QRIVE

transition times and transients

$1 \mu \mathrm{~S} / \mathrm{DIV}$

$1 \mu \mathrm{~S} / \mathrm{DIV}$

$1 \mu \mathrm{~S} / \mathrm{DIV}$


## typical performance characteristics



Switching Times
(Figures 1 and 3)




Switch Leakage Currents


Enable Delay Times
(Figure 2)


Supply Currents


## application hints

The LF11508 series is an 8-channel analog multiplexer which allows the connection of a single load to 1 of 8 different analog inputs. These multiplexers incorporate JFETs in a switch configuration'which insures a constant "ON" resistance over the analog voltage range of the device. Four TTL compatible inputs are provided; a 3 -bit binary decode to select a particular channel and an enable input used as a package select. The switches operate with a break-before-make action preventing the temporary connection of 2 analog inputs during switching. Because these multiplexers are fabricated with the BI-FET process rather than CMOS, they do not require special handling.

The LF11509 series is a 4-channel differential multiplexer which allows two loads to be connected to 1 of 4 different pairs of analog inputs. The LF11509 series also has all the features of the LF11508.

## ANALOG VOLTAGE AND CURRENT

The "ON" resistance, RON, of the analog switches is constant over a wide input range from positive ( $\mathrm{V}_{\mathrm{CC}}$ ) supply to negative ( $-V_{E E}$ ) supply.

The analog input should not exceed either positive or negative supply without limiting the current to less than 10 mA ; otherwise the multiplexer may get damaged. For proper operation, however, the positive analog voltage should be kept equal to or less than $\mathrm{V}_{\mathrm{CC}}-4 \mathrm{~V}$ as this will increase the switch leakage in both "ON" and "OFF" state and it may also cause a false turn "ON" of a normally "OFF" switch. This limit applies over the full temperature range.

The maximum allowable switch "ON" voltage (the drop across the switch in the " ON " condition) is $\pm 0.4 \mathrm{~V}$ over temperature. If this number is to exceed the input current should be limited to 10 mA .

The "ON" resistance of the multiplexing switches varies slightly with analog current because they are JFETs running at $O V$ gate to source. The JFET characteristics shown in Figure 4 indicates how RON tends to vary with current. A lower RON is possible when the source voltage is negative with respect to the drain voltage because the JFET becomes enhanced. Caution should be used when operating in this mode as this may forward-bias an internal transistor and cause high currents to flow in the switches. Thus, the drain voltage should never be greater than 0.4 V positive with respect

to the source voltage without limiting the drain current to less than 10 mA .

## LEAKAGE CURRENTS

Leakage currents will remain within the specified value as long as the drain and source remain within the specified analog voltage range. As the switch terminals exceed the positive analog voltage range "ON" and "OFF" leakage currents increase. The "ON" leakage increases due to an internal clamp required by the switch structure. The "OFF" leakage increases because the gate to source reverse bias has been decreased to the point where the switch becomes active. Leakage currents vary slightly with analog voltage and will approximately double for every $10^{\circ} \mathrm{C}$ rise in temperature.

## SWITCHING TIMES AND TRANSIENTS

These multiplexers operate with a break-before-make switch action. The turn off time is much faster than the turn on time to guarantee this feature over the full range of analog input voltage and temperature. Switching transients are introduced when a switch is turned "OFF". The amplitude of these transients may be reduced by increasing the load capacitance or decreasing the load resistance. The actual charge transfer in the transient may be reduced by operating on reduced power supplies. Examples of switching times and transients are shown in the typical characteristic curves. The enable function switching times are specified separately from switch-to-switch transition times and may be thought of as package-to-package transition times.

## LOGIC INPUTS AND ENABLE INPUT

Switch selection in the LF11508 series is accomplished by using a 3-bit binary decode while the LF1 1509 series uses a 2 -bit decode. These binary logic inputs are compatible with both TTL and CMOS logic voltage levels. The maximum positive voltage applied to these inputs may exceed $V_{C C}$ but should not exceed $-V_{E E}+36 \mathrm{~V}$. The maximum negative voltage should not be less than 4 V below ground as this will cause an internal device to zener and all the switches will turn "ON".

As shown in the schematic diagram, the logic low bias current will flow until the PNP input is raised above the 3 diode reference ( $\approx 2.1 \mathrm{~V}$ ). Above this'voltage the input device becomes reverse biased and the input current drops to the leakage of the reverse biased junction (<0.1 $\mu \mathrm{A}$ ).


## typical applications

## A SIMPLIFIED SYSTEM DISCUSSION

Analog multiplexers (MUX) are usually used for multichannel Data Acquisition Units (DAU). Figure 5 shows a system in which 8 different analog inputs are sampled and converted into digital words for further processing. The sample and hold circuit is optional, depending on input speed requirements and on A/D converter speed.

Parameters characterizing the system are:
System Channels: The number of multiplexer channels. Accuracy: The conversion accuracy of each individual sample with the system operating at the throughput rate. Speed or Throughput Rate: Number of samples/second/ channel the system can handle.

For a discussion on system structure, addressing mode and processor interfacing, see application note AN-159.

## A. ACCURACY CONSIDERATIONS

1. Multiplexer's Influence on System Accuracy. (Figure 6).
a. The error, ( $E$ ), caused by the finite " ON " resistance, RON, of the multiplexing switches is given by:

$$
E(\%)=\frac{100}{1+R_{I N} /\left(R_{O N}+R_{S}+\Delta R_{O N}\right)} \text { where: }
$$

$R_{I N}=$ following stage input impedance
$\Delta \mathrm{R}_{\mathrm{ON}}=$ "ON" resistance modulation which is negligible for JFET switches like the LF11508

Example: Let $\mathrm{R}_{\mathrm{ON}}=450 \Omega, \Delta \mathrm{R}_{\mathrm{ON}}=0, \mathrm{R}_{\mathrm{S}}=0$, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ and allowable $E=0.01 \%$ which is equivalent to $1 / 2$ LSB in a 12 -bit system:

$$
\left.\mathrm{R}_{1 \mathrm{~N}}\right|_{\min }=\frac{\mathrm{R}_{\mathrm{ON}}(100-E)}{E}=4.5 \mathrm{M} \Omega
$$

Note that if temperature effects are included, some gain (or full scale) drift will occur; but effects on linearity are small.
b. Multiplexer settling time ( $\mathrm{t}_{\mathrm{s}}$ ):
$\mathrm{t}_{\mathrm{s}}(\mathrm{ON})$ : is the time required for the MUX output to settle within a predetermined accuracy, as shown in Table I.
CS (Figure 6): MUX output capacitance + following stage input capacitance + any stray capacitance at this node.


FIGURE 5. Random-Addressed, Multiplexed DAU

TABLE 1.

| ERROR \% | BITS | $\begin{gathered} \mathrm{t}_{\mathrm{s}}(\mathrm{ON}) \\ \text { TO } 1 / 2 \mathrm{LSB} \end{gathered}$ |
| :---: | :---: | :---: |
| 0.2 | 8 | 6.2 t |
| 0.05 | 10 | 7.6t |
| 0.01 | 12 | 9 t |
| 0.0008 | 16 | 11.8t |

$\mathrm{t}_{\mathrm{s}}(\mathrm{OFF})$ : is the time it takes to discharge $\mathrm{CS}_{\mathrm{S}}$ within a tolerable error. The "OFF" settling time should be taken into account for bipolar inputs where its effects will appear as a worse case doubling of the $\mathrm{t}_{\mathrm{s}}(\mathrm{ON})$.
2. Sample and Hold Influence on System Accuracy

The sample and hold, if used, also introduces errors into the system accuracy due to:

- Offset voltage of sample and hold
- Droop rate in the Hold mode
- TA: Aperture time or time delay between the time of a digital Hold command and the actual Hold occurance
- Taq: Acquisition time or time it takes to acquire an analog input and settle within a predetermined error band
- Hold step: Error created during the Sample to Hold mode caused by an undesirable charge injected into the Hold capacitor $\mathrm{C}_{\mathrm{h}}$.

For more details on sample and hold errors, see the LF198/LF298/LF398 data sheet.
3. $A / D$ Converter Influence on System Accuracy The "accuracy" of the A/D converter is the best possible system accuracy. In most data acquisition systems, the A/D converter is the most expensive single component, so its error will often dominate system error. Care should be taken that MUX, S/H and input source errors do not exceed system error requirements when added to $A / D$ errors. For instance, if an 8 -bit accuracy system is desired and an 8 -bit A/D converter is used, the accuracy of the MUX and. S/H should be far better than 8 bits.

For details on $A / D$ converter specifications, see AN-156.


FIGURE 6. 8-Channel MUX
typical applications (Continued)

## B. SPEED CONSIDERATIONS

In the system of Figure 5 with the $\mathrm{S} / \mathrm{H}$ omitted, if n -bit accuracy is desired, the change of the analog input voltage should be less than $\pm 1 / 2$ LSB over the A/D conversion time $T_{C}$. In other words, the analog input slew rate, (rate of change of input voltage), will cause a slewinduced error and its magnitude, with respect to the total system error, will depend on the particular application.

$$
\left.\frac{\Delta \mathrm{V}_{\text {IN }}}{\Delta \mathrm{t}}\right|_{\max }<\frac{ \pm 1 / 2 \mathrm{LSB}}{\mathrm{~T}_{\mathrm{C}}}=\frac{\mathrm{V}_{\mathrm{FS}}}{2^{\mathrm{n}} \times \mathrm{T}_{\mathrm{C}}}
$$

where $V_{F S}$ is the full scale voltage of the A/D. Note that slew induced errors are not affected by the MUX switch time since we can let the unit settle before starting conversion.

Example:Let $\mathrm{T}_{\mathrm{C}}=40 \mu \mathrm{~s}$ (MM4357), $\mathrm{V}_{\mathrm{FS}}=10 \mathrm{~V}$ and $\mathrm{n}=8$.

$$
\left.\frac{\Delta V_{\mathrm{IN}}}{\Delta \mathrm{t}}\right|_{\max }<\frac{1 \mathrm{mV}}{\mu \mathrm{~s}}
$$

which is a very small number. A $10 \mathrm{Vp}-\mathrm{p}$ sine wave of a frequency greater than 32 Hz will have higher slew rate than this. The maximum throughput rate of the above 8 -channel system would be calculated using both the $A / D$ conversion time and the sum of MUX switch "ON" time and settling time, i.e.:

$$
\begin{aligned}
& T h .\left.R\right|_{\max }=\frac{1}{8\left(T_{C}+T_{M U X}\right)}=\underset{\text { channel }}{3 k \text { samples } / \mathrm{sec} /} \\
& T_{M U X}=T_{O N}+T_{S}(O N)
\end{aligned}
$$

Also notice that Nyquist sampling criteria would allow each channel to have a signal bandwidth of 1.5 kHz max, while the slew limit dictates a maximum frequency of 32 Hz . If the input signal has a peak-to-peak voltage less than 10 V , the allowable maximum input frequency can be calculated by:

$$
\mathrm{f}_{\text {MAX }}=\frac{(\text { Slew Rate })_{\text {max }}}{\pi V p-p}
$$

On the other hand, if the input voltage is not bandlimited a low pass filter with an attenuation of 30 dB or better at 1.5 kHz , should be connected in front of the MUX.

1. Improving System Speed with a Sample and Hold

The system speed can be improved by using the S/H shown in Figure 5. This allows a much greater rate of change of $V_{I N}$.

$$
\left.\frac{\Delta V_{I N}}{\Delta t}\right|_{\max }<\frac{V_{F S}}{2^{n} \times T_{A}}
$$

where $T_{A}$ is the aperture time of the $S / H$. This represents an input slew rate improvement by a factor: $T_{C} / T_{A}$. Here again, the slew rate error is not affected by the acquisition time of the Sample and Hold since conversion will start after the S/H has settled. An important thing to notice is that the sample and hold errors will add to the total system error budget; therefore, the inequality of the $\Delta V / \mathbb{N} / \Delta t$ expression should become more stringent.

Example: $T_{C}=40 \mu \mathrm{~s}, \mathrm{~T}_{\mathrm{A}}=0.5 \mu \mathrm{~s}, \mathrm{n}=8: \mathrm{T}_{\mathrm{C}} / \mathrm{T}_{\mathrm{A}}=80$

So the use of a $\mathrm{S} / \mathrm{H}$ allows a speed improvement by nearly two orders of magnitude.

The maximum throughput rate can be calculated by:

$$
\text { Th. }\left.\mathrm{R}\right|_{\max }=\frac{1}{8\left(T_{A}+T_{a q}+T_{C}\right)}
$$

Notice that $T_{M U X}$ does not affect the $\Delta V_{\text {IN }} / \Delta t$ expression nor the throughput rate of the system since it may be switched and settled while the Sample and Hold is in the Hold mode. This is true, provided that: $T_{M U X}<T_{A}+T_{C}$.

## C. SYSTEM EXAMPLE (Figure 7)

The LF398 S/H with a 1000 pF hold capacitor, has an acquisition time of $4 \mu \mathrm{~s}$ to $0.1 \%$ ( $1 / 4$ LSB error for 8 bits) and an aperture time of less than $200 \mu \mathrm{~s}$. On the other hand, after the hold command, the output will settle to $\pm 0.05 \mathrm{mV}$ in $1 \mu \mathrm{~s}$. This, together with the acquisition time, introduces approximately a $\pm 1 / 4$ LSB error. Allowing another $1 / 4$ LSB error for hold step and gain non-linearity, the maximum slew error ( $\Delta \mathrm{V}_{1 \mathrm{~N}}$ / $\Delta t$ ) should not exceed $1 / 4$ LSB or:

$$
\frac{\Delta V_{I N}}{\Delta t} \leq \frac{1}{4} \times \frac{1}{256} \times \frac{1}{T_{A}} \approx 5 \mathrm{mV} / \mu \mathrm{s}
$$

(which is the maximum slew rate of a 5 V peak sine wave. Also notice that, due to the above input slew restrictions, the analog delay caused by the finite BW of the $\mathrm{S} / \mathrm{H}$ and the digital delay caused by the response time of the controller will be negligible. The maximum throughput rate of the system is:

Th. $\left.R\right|_{\max }=\frac{1}{8(5+40) 10^{-6}}=2800$ samples $/ \mathrm{sec} /$

If the system speed requirements are relaxed, but the A/D converter is still too slow, then an inexpensive S/H can be built by using just a capacitor and a low cost FET input op amp as shown in Figure 8.

typical applications (Continued)

## D. DOUBLING THE SYSTEM CHANNEL CAPABILITY

This is done in two different ways. First, we can use second level multiplexing with speed benefits, as shown in Figure 9. A fast 2 -channel multiplexer, made by the dual analog switch AM182, accepts the outputs of each 8 -channel MUX, LF13508, and then feeds them sequentially into an 8 -bit successive approximation $A / D$ converter. With this technique, the throughput rate of the system can again be made independent of the the LF13508 speed. Looking at the timing diagram, when the $A / D$ converter converts the analog value of an upper multiplexer channel," we switch channels in the lower multiplexer for the next conversion. This can be done provided that: '

$$
T_{M U X} \leq T_{C}+1 C P
$$

The LF356 connected as unity gain buffers are used because of the low input impedance of the A/D; they are connected between multiplexers for speed optimization. With a maximum clock frequency of 4.5 MHz :

Th. $R=\frac{10^{6}}{16 \times 2}=31.25 \mathrm{k}$ samples $/ \mathrm{sec} /$ channel

An alternate way to increase the system channel is shown in Figure 10, where the enable pins are used to disable one MUX while the other is sampling. With this method, many 8 -channel multiplexers can be connected, but the parasitic capacitance at the common output node will keep increasing and will eventually degrade the settling time, $\mathrm{t}_{5}(\mathrm{ON})$. Also, the MUX speed will now affect the system throughput. If, for instance, this method was used instead of second level multiplexing, the system of Figure 9 will lose half of its speed. If, however, speed is not the prime system requirement, the approach of Figure 10 is more cost effective.

## E. DIFFERENTIAL INPUT SYSTEMS

Systems operating in industrial environments may require an instrumentation amplifier to separate the desired analog signal from any common-mode signal present. The LF11509 was designed to provide 4 pairs of differential input signals to the input of an instrumentation amplifier, for further process. A 4 -channel preconditioning circuit is shown in Figure 11 and a complete system is shown in Figure 12.
and

$$
\left.\frac{\Delta V_{\mathrm{IN}}}{\Delta \mathrm{t}}\right|_{\max } ^{<} \frac{10}{256} \times \frac{1}{2 \mu \mathrm{~s}}=19.5 \mathrm{mV} / \mu \mathrm{s} \text { for } 10 \mathrm{~V}_{\mathrm{FS}}
$$



FIGURE 8. Inexpensive Sample and Hold

FIGURE 9a. A Fast 16-Channel DAU with Second Level Multiplexing



FIGURE 9b. Timing Diagram
typical applications (Continued)


FIGURE 10. A 16-Channel Multiplexer with Sequential Multiplexing


- Differential multiplexer disabled during auto zeroing
- Minimum zeroing pulse width will depend upon the integrator R1C
- This scheme provides input offset adjust especially useful with high gain connections. The device, LF352, provides pins for output offset adjust. For more details, see LF352 data sheet.


LF11508/LF12508/LF13508, LF11509/LF12509/LF13509


$\because$
i . i i

Section 8
Sample and Hold

## National Semiconductor <br> LF198／LF298／LF398 Monolithic Sample and Hold Circuits

## general description

The LF198／LF298／LF398 are monolithic sample and hold circuits which utilize BI－FET technology to obtain ultra－high dc accuracy with fast acquisition of signal and low droop rate．Operating as a unity gain follower，dc gain accuracy is $0.002 \%$ typical and acquisition time is as low as $6 \mu \mathrm{~s}$ to $0.01 \%$ ．A bipolar input stage is used to achieve low offset voltage and wide bandwidth．Input offset adjust is accomplished with a single pin and does not degrade input offset drift．The wide bandwidth allows the LF198 to be included inside the feedback loop of 1 MHz op amps without having stability problems．Input impedance of $10^{10} \Omega$ allows high source impedances to be used without degrading accuracy．

P－channel junction FET＇s are combined with bipolar devices in the output amplifier to give droop rates as low as $5 \mathrm{mV} / \mathrm{min}$ with a $1 \mu \mathrm{~F}$ hold capacitor．The JFET＇s have much lower noise than MOS devices used in pre－ vious designs and do not exhibit high temperature instabilities．The overall design guarantees no feed－ through from input to output in the hold mode even for input signals equal to the supply voltages．


# absolute maximum ratings 

Supply Voltage

Power Dissipation (Package Limitation) (Note 1)
Operating Ambient Temperature Range
LF198'
LF298
LF398
Storage Temperature Range

Input Voltage
Logic To Logic Reference Differential Voltag (Note 2)
Output Short Circuit Duration Indefinite
Hold Capacitor Short Circuit Duration
Lead Temperature (Soldering, 10 seconds)
Equal to Supply Voltage

500 mW
$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
$-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
$0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
electrical characteristics (Note 3)


Note 1: The maximum junction temperature of the LF198 is $150^{\circ} \mathrm{C}$, for the LF298, $115^{\circ} \mathrm{C}$, and for the LF398, $100^{\circ} \mathrm{C}$. When operating at elevated ambient temperature, the TO-5 package must be derated based on a thermal resistance $\left(\Theta_{\mathrm{j}} \mathrm{A}\right)$ of $150^{\circ} \mathrm{C} / \mathrm{W}$.
Note 2: Although the differential voltage may not exceed the limits given, the common-mode voltage on the logic pins may be equal to the supply voltages without causing damage to the circuit. For proper logic operation, however, one of the logic pins must always be at least 2 V below the positive supply and 3 V above the negative supply.
Note 3: Unless otherwise specified, the following conditions apply. Unit is in "sample" mode, $\mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}, \mathrm{~T}_{\mathrm{j}}=25^{\circ} \mathrm{C},-11.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{IN}} \leq+11.5 \mathrm{~V}$, $C_{h}=0.01 \mu \mathrm{~F}$, and $\mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$. Logic reference voltage $=0 \mathrm{~V}$ and logic voltage $=2.5 \mathrm{~V}$.
Note 4: Hold step is sensitive to stray capacitive coupling between input logic signals and the hold capacitor. 1 pF , for instance, will create an additional 0.5 mV step with a 5 V logic swing and a $0.01 \mu \mathrm{~F}$ hold capacitor. Magnitude of the hold step is inversely proportional to hold capacitor value.
Note 5: Leakage current is measured at a junction temperature of $25^{\circ} \mathrm{C}$. The effects of junction temperature rise due to power dissipation or elevated ambient can be calculated by doubling the $25^{\circ} \mathrm{C}$ value for each $11^{\circ} \mathrm{C}$ increase in chip temperature. Leakage is guaranteed over full input signal range.
Note 6: These parameters guaranteed over a supply voltage range of $\pm 5$ to $\pm 18 \mathrm{~V}$.

## typical performance characteristics

*See definition







Phase and Gain (Input to Output,



Feedthrough Rejection Ratio (Hold Mode)





## application hints

## Hold Capacitor

Hold step, acquisition time, and droop rate are the major trade-offs in the selection of a hold capacitor value. Size and cost may also become important for larger values. Use of the curves included with this data sheet should be helpful in selecting a reasonable value of capacitance: Keep in mind that for fast repetition rates or tracking fast signals, the capacitor drive currents may cause a significant temperature rise in the LF198.

A significant source of error in an accurate sample and hold circuit is dielectric absorption in the hold capacitor. A mylar cap, for instance, may "sag back" up to 0.2\% after a quick change in voltage. A long "soak" time is required before the circuit can be put back into the hold mode with this type of capacitor. Dielectrics with, very low hysteresis are polystyrene, polypropylene, and Teflon. Other types such as mica and polycarbonate are not nearly as good. Ceramic is unusable with > $1 \%$ hysteresis. The advantage of polypropylene over polystyrene is that it extends the maximum ambient temperature from $85^{\circ} \mathrm{C}$ to $100^{\circ} \mathrm{C}$. For more exact data, see the curve labeled dielectric absorption error vs sample time. The hysteresis numbers on the curve are final values, taken after full relaxation. The hysteresis error can be: significantly reduced if the output of the LF198 is digitized quickly after the hold mode is initiated. The hysteresis relaxation time constant in polypropylene, for instance, is $10-50 \mathrm{~ms}$. If A-to-D conversion can be made within 1 ms , hysteresis error will be reduced by a factor of ten.

## DC and AC Zeroing

DC zeroing is accomplished by connecting the offset adjust pin to the wiper of a $1 \mathrm{k} \Omega$ potentiometer which has one end tied to $\mathrm{V}^{+}$and the other end tied through a resistor to ground. The resistor should be selected to give $\approx 0.6 \mathrm{~mA}$ through the 1 k potentiometer.

AC zeroing (hold step zeroing) can be obtained by adding an inverter with the adjustment pot tied input to output. A 10 pF capacitor from the wiper to the hold capacitor will give $\pm 4 \mathrm{mV}$ hold step adjustment with a $0.01 \mu \mathrm{~F}$ hold capacitor and 5 V logic supply. For larger logic swings, a smaller capacitor ( $<10 \mathrm{pF}$ ) may be used.

## Logic Rise Time

For proper operation, logic signals into the LF198 must have a minimum $\mathrm{dV} / \mathrm{dt}$ of $0.2 \mathrm{~V} / \mu \mathrm{s}$. Slower signals will cause excessive hold step. If a R/C network is used in front of the logic input for signal delay, calculate the slope of the waveform at the threshold point to ensure that it is at least $0.2 \mathrm{~V} / \mu \mathrm{s}$.

## Sampling Dynamic Signals

Sample error due to moving input signals probably causes more confusion among sample-and-hold users 'than any other parameter. The primary reason for this is that many users make the assumption that the sample and hold amplifier is truly locked on to the input signal while in the sample mode. In actuality, there are finite phase delays through the circuit creating an input-output
differential for fast moving signals. In addition, although the output may have settled, the hold capacitor has an additional lag due to the $300 \Omega$ series resistor on the chip. This means that at the moment the "hold" command arrives, the hold capacitor voltage may be somewhat different than the actual analog input. The effect of these delays is opposite to the effect created by delays in the logic which switches the circuit from sample to hold. For example, consider an analog input of $20 \mathrm{Vp}-\mathrm{p}$ at 10 kHz . Maximum $\mathrm{dV} / \mathrm{dt}$ is $0.6 \mathrm{~V} / \mu \mathrm{s}$. With no analog phase delay and 100 ns logic delay, one could expect up to $(0.1 \mu \mathrm{~s})(0.6 \mathrm{~V} / \mu \mathrm{s})=60 \mathrm{mV}$ error if the "hold" signal arrived near maximum $\mathrm{dV} / \mathrm{dt}$ of the input. $A$ positive-going input would give a $\pm 60 \mathrm{mV}$ error. Now assume a $1 \mathrm{MHz}(3 \mathrm{~dB})$ bandwidth for the overall analog loop. This generates a phase delay of 160 ns . If the hold capacitor sees this exact delay, then error due to analog delay will be $(0.16 \mu \mathrm{~s})(0.6 \mathrm{~V} / \mu \mathrm{s})=-96 \mathrm{mV}$. Total output error is +60 mV (digital) -96 mV (analog) for a tôtal of -36 mV . To add to the confusion, analog delay is proportional to hold capacitor value while digital delay remains constant. A family of curves (dynamic sampling error) is included to help estimate errors.

A curve labeled Aperture Time has been included for sampling conditions where the input is steady during the sampling period, but may experience a sudden change nearly coincident with the "hold" command. This curve is based on a 1 mV . error fed into the output.

A second curve, Hold Settling Time indicates the time required for the output to settle to 1 mV after the "hold" command.

## Digital Feedthrough

Fast rise time logic signals can cause hold errors by feeding externally into the analog input at the same time the amplifier is put into the hold mode. To minimize this problem, board layout should keep logic lines as far as possible from the analog input. Grounded guarding traces may also be used around the input line, especially if it is driven from a high impedance source. Reducing high amplitude logic signals to 2.5 V will also help.

logic input configurations

typical applications (con't)

*For lower gains, the LM108 must be frequency compensated
Use $\approx \frac{100}{A_{V}} p F$ from comp 2 to ground


Output Holds at Average of
Sampled Input


Select $\left(R_{h}\right)\left(C_{h}\right) \ggg \frac{1}{2 \pi f_{I N}(M i n)}$


## typical applications（con＇t）




## typical applications (con't)



## connection diagram

Dual-In-Line Package


Order Number LF198J, LF298J or LF398J See NS Package J08A
Order Number LF398N See NS Package N08B

Metal Can Package


TOP VIEW
Order Number LF198H, LF298H or LF398H See NS Package H08C

## LH0023/LH0023C, LH0043/LH0043C Sample and Hold Circuits

## general description

The LH0023/LH0023C and LH0043/LH0043C are complete sample and hold circuits including input buffer amplifier, FET output amplifier, analog signal sampling gate, TTL compatible logic circuitry and level shifting. They are designed to operate from standard $\pm 15 \mathrm{~V}$ DC supplies, but provision is made on the LH0023/LH0023C for connection of a separate +5 V logic supply in minimum noise applications. The principal difference between the LH0023/LH0023C and the LH0043/LH0043C is a 10:1 trade-off in performance on sample accuracy vs sample acquisition time. Devices are pin compatible except that TTL logic is inverted between the two types.

## features

LH0023/LH0023C

- Sample accuracy-0.01\% max
- Hold drift rate- $0.5 \mathrm{mV} / \mathrm{sec}$ typ
- Sample acquisition time-100 $\mu \mathrm{s}$ max for 20 V
- Aperture time-150 ns typ
- Wide analog range $- \pm 10 \mathrm{~V}$ min
- Logic input-TTL/DTL
- Offset adjustable to zero with single 10k pot
- Output short circuit proof

The LH0023/LH0O23C and LH0043/LH0043C are ideally suited for a wide variety of sample and

## block and connection diagrams

hold applications .including data acquisition, analog to digital conversion, synchronous demodulation, and automatic test setup. They offer significant cost and size reduction over equivalent module or discrete designs. Each device is available in a hermetic TO-8 package and are completely specified over both full military and instrument temperature ranges.
The LH0023 and LH0043 are specified for operation over the $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ military temperature range. The LHOO23C and LH0043C are specified for operation over the $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ temperature range.

## features

LH0043/LH0043C

- Sample acquisition time-15 $\mu \mathrm{s}$ max for 20 V
$4 \mu \mathrm{~s}$ typ for 5 V
- Aperture time-20 nS typ
- Hold drift rate-1 mV/sec typ
- Sample accuracy-0.1\% max
- Wide analog range $- \pm 10 \mathrm{~V}$ min
- Logic input-TTL/DTL
- Offset adjustable to zero with single 10k pot
- Output short circuit proof



## absolute maximum ratings

| Supply Voltage ( $\mathrm{V}^{+}$and $\mathrm{V}^{-}$) | $\pm 20 \mathrm{~V}$ |  |
| :--- | ---: | ---: |
| Logic Supply Voltage $\left(\mathrm{V}_{\mathrm{cc}}\right)$ | LH0023, LH0023C | +7.0 V |
| Logic Input Voltage $\left(\mathrm{V}_{6}\right)$ |  | +5.5 V |
| Analog Input Voltage $\left(\mathrm{V}_{5}\right)$ |  | $\pm 15 \mathrm{~V}$ |
| Power Dissipation |  | See graph |
| Output Short Circuit Duration |  | Continuous |
| Operating Temperature Range | LH0023, LH0043 | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
|  | LH0023C, LH0043C | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Storage Temperature Range |  | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead Soldering (10 sec) |  | $300^{\circ} \mathrm{C}$ |

electrical characteristics LH0023/LH0O23C (Note 1)


Note 1: Unless otherwise noted, these specifications apply for $\mathrm{V}^{+}=+15 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=+5 \mathrm{~V}, \mathrm{~V}^{-}=-15 \mathrm{~V}$, pin 9 grounded, a $0.01 \mu \mathrm{~F}$ capacitor connected between pin 1 and ground over the temperature range $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ for the LH 0023 , and $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ for the LH0023C. All typical values are for $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
electrical characteristics LH0043/LHOO43C: (Note 2)

| PARAMETER | CONDITIONS | LIMITS |  |  |  |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | LH0043 |  |  | LH0043C |  |  |  |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| Hold (Logic " 1 ") Input Voltage | $\mathrm{V}_{6}=2.4 \mathrm{~V}$ | 2.0 | $\pm 11$ | 5.0 | 2.0 | $\pm 11$ | 5.0 | V |
| Hold (Logic " 1 ") Input Current |  |  |  |  |  |  |  | $\mu \mathrm{A}$ |
| Sample (Logic " 0 ") Input Voltage |  |  |  | 0.8 |  |  | 0.8 | V |
| Sample (Logic " 0 ") Input Current | $V_{6}=0.4 \mathrm{~V}$ |  |  | 1.5 |  |  | 1.5 | mA |
| Analog Input |  | $\pm 10$ |  |  | $\pm 10$ |  |  | V |
| Voltage Range |  |  |  |  |  |  |  |  |
| Supply Current | $V_{5}=0 \mathrm{~V}, \mathrm{~V}_{6}=2 \mathrm{~V}, \mathrm{~V}_{11}=0 \mathrm{~V}$ |  | 20 | 22 |  | 20 | 22 | mA |
|  | $\begin{aligned} & V_{5}=0 \mathrm{~V}, V_{6}=0.4 \mathrm{~V} \\ & V_{11}=0 \mathrm{~V} \end{aligned}$ |  | 14 | 18 |  | 14 | 18 | mA |
| Sample Accuracy | $\mathrm{V}_{\text {OUT }}= \pm 10 \mathrm{~V}$ (Full Scale) |  | 0.02 | 0.1 |  | 0.02 | 0.3 | \% |
| DC Input Resistance | $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ | $10^{10}$ | $10^{12}$ |  | $10^{10}$ | $10^{12}$ |  | $\Omega$ |
| Input Current - $\mathrm{I}_{5}$ |  |  | 1.0 | 5.0 |  | 2.0 | 10.0 | nA |
| Input Capacitance |  |  | 1.5 |  |  | 1.5 |  | pF |
| Leakage Currentpin 1 | $\begin{aligned} & V_{5}= \pm 10 \mathrm{~V} ; V_{11}= \pm 10 \\ & T_{C}=25^{\circ} \mathrm{C} \end{aligned}$ |  | 10 | 25 |  | 20 | 50 | pA |
|  | $\mathrm{V}_{5}= \pm 10 \mathrm{~V} ; \mathrm{V}_{11}= \pm 10 \mathrm{~V}$ |  | 10 | 25 |  | 2 | 5 | $n \mathrm{~A}$ |
| Drift Rate | $\begin{aligned} & \mathrm{V}_{\mathrm{OUT}}= \pm 10 \mathrm{~V}, \mathrm{C}_{\mathrm{S}}=0.001 \mu \mathrm{~F}, \\ & \mathrm{~T}_{\mathrm{C}}=25^{\circ} \mathrm{C} \end{aligned}$ |  | 10 | 25 |  | 20 | 50 | $\mathrm{mV} / \mathrm{s}$ |
| Drift Rate | $\mathrm{V}_{\text {OUT }}= \pm 10 \mathrm{~V}, \mathrm{C}_{\text {S }}=0.001 \mu \mathrm{~F}$ |  | 10 | 25 |  | 2 | 5 | $\mathrm{mV} / \mathrm{ms}$ |
| Drift Rate | $\begin{aligned} & \mathrm{V}_{\text {OUT }}= \pm 10 \mathrm{~V}, \mathrm{C}_{\mathrm{S}}=0.01 \mu \mathrm{~F}, \\ & \mathrm{~T}_{\mathrm{C}}=25^{\circ} \mathrm{C} \end{aligned}$ |  | 1 | 2.5 |  | 2 | 5 | $\mathrm{mV} / \mathrm{s}$ |
| Drift Rate | $\mathrm{V}_{\text {OUT }}= \pm 10 \mathrm{~V}, \mathrm{C}_{\text {S }}=0.01 \mu \mathrm{~F}$ |  | 1 | 2.5 |  | 0.2 | 0.5 | $\mathrm{mV} / \mathrm{ms}$ |
| Aperture Time |  |  | 20 | 60 |  | 20 | 60 | ns |
| Sample Acquisition | $\Delta \mathrm{V}_{\text {OUT }}=20 \mathrm{~V}, \mathrm{C}_{\mathrm{S}}=0.001 \mu \mathrm{~F}$ |  | 10 | 15 | $\cdot$ | 10 | 15 | $\mu \mathrm{s}$ |
| Time | $\Delta V_{\text {OUT }}=20 \mathrm{~V}, \mathrm{C}_{\text {S }}=0.01 \mu \mathrm{~F}$ |  | 30 | 50 |  | 30 | 50 | $\mu \mathrm{s}$ |
| , | $\Delta \mathrm{V}_{\text {OUT }}=5 \mathrm{~V}, \mathrm{C}_{\text {S }}=0.001 \mu \mathrm{~F}$ |  | 4 |  |  | 4 |  | $\mu \mathrm{s}$ |
| Output Amplifier Slew Rate | $\mathrm{V}_{\text {OUT }}=5 \mathrm{~V}, \mathrm{C}_{\text {S }}=0.001 \mu \mathrm{~F}$ | 1.5 | 3.0 |  | 1.5 | 3.0 |  | $\mathrm{V} / \mu \mathrm{s}$ |
| Output Offset Voltage (without null) | $\mathrm{R}_{\mathrm{S}} \leq 10 \mathrm{k}, \mathrm{V}_{5}=0 \mathrm{~V}, \mathrm{~V}_{6}=0 \mathrm{~V}$ |  |  | $\pm 40$ |  |  | $\pm 40$ | mV |
| Analog Voltage Output Range | $R_{L} \geq 1 \mathrm{k}, \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ $\mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k}$ | $\begin{aligned} & \pm 10 \\ & \pm 10 \end{aligned}$ | $\pm 11$ $\pm 12$ |  | $\begin{aligned} & \pm 10 \\ & \pm 10 \end{aligned}$ | $\begin{aligned} & \pm 11 \\ & \pm 12 \end{aligned}$ |  | v |

Note 2: Unless otherwise noted, these specifications apply for $\mathrm{V}^{+}=+15 \mathrm{~V}, \mathrm{~V}^{-}=-15 \mathrm{~V}$, pin 9 grounded, a 5000 pF capacitor connected between pin 1 and ground over the temperature range $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ for the LH 0043 , and $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ for the LH0043C. All typical values are for $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$.

## typical performance characteristics



## typical applications



## typical applications (con't)



Forcing Function Setup for Automatic Test Gear

*See op amp selection guide for details. Most popular types include LH0052, LH175, LM108, LM112 and LM116.
Data Acquisition System


Single Pulse Sampler


Two Channel Double Sideband Demodulator
schematic diagrams
LH0043/LH0043C


LH0023/LH0023C


## applications information

### 1.0 Drift Error Minimization

In order to minimize drift error, care in selection of $\mathrm{C}_{\mathrm{S}}$ and layout of the printed circuit board is required. The capacitor should be of high quality Teflon, polycarbonate, or polystyrene construction. Board cleanliness and layout are critical particularly at elevated temperatures. See AN-63 for detailed recommendations. A guard conductor connected to the output surrounding the storage node (pin 1) will be helpful in meeting severe environmental conditions which would otherwise cause leakage across the printed circuit board.

### 2.0 Capacitor Selection

The size of the capacitor is dictated by the required drift rate and acquisition time. The drift is determined by the leakage current at pin 1 and may be calculated by $\frac{d V}{d t}=\frac{I_{L}}{C_{S}}$, where $I_{L}$ is the total leakage current at pin 1 of the device, and $\mathrm{C}_{\mathrm{S}}$ is the value of the storage capacitor. •

### 2.1 Capacitor Selection - LH0023

At room temperature leakage current for the LH0023 is approximately 100 pA. A drift rate of $10 \mathrm{mV} / \mathrm{sec}$ would require a $0.01 \mu \mathrm{~F}$ capacitor.

For values of $\mathrm{C}_{\mathrm{S}}$ up to $0.01 \mu \mathrm{~F}$ the acquisition time is limited by the slew rate of the input buffer amplifier, A1, typically $0.5 \mathrm{~V} / \mu \mathrm{s}$. Beyond this point, current availability to charge $\mathrm{C}_{\mathrm{S}}$ also enters the picture. The acquisition time is given by:

$$
\mathrm{t}_{\mathrm{A}} \cong \sqrt{\frac{2 \Delta \mathrm{e}_{\mathrm{O}} R \mathrm{C}_{\mathrm{S}}}{0.5 \times 10^{6}}}=2 \times 10^{-3} \sqrt{\Delta \mathrm{e}_{\mathrm{O}} R \mathrm{C}_{\mathrm{S}}}
$$

where: $R=$ the internal resistance in series with $C_{S}$

$$
\Delta e_{\mathrm{O}}=\text { change in voltage sampled }
$$

An average value for $R$ is approximately 600 ohms. The expression for $t_{A}$ reduces to:

$$
t_{A} \cong \frac{\sqrt{\Delta e_{O} C_{S}}}{20}
$$

For $a-10 \mathrm{~V}$ to +10 V change and $\mathrm{C}_{\mathrm{S}}=.05 \mu \mathrm{~F}$, acquisition time is typically $50 \mu \mathrm{~s}$.

### 2.2 Capacitor Selection-LH0O43

At $25^{\circ} \mathrm{C}$ case temperature, the leakage current for the LH0043G is approximately 10 pA , so a drift rate of $5 \mathrm{mV} / \mathrm{s}$ would require a capacitor of $\mathrm{C}_{\mathrm{S}}=10 \cdot 10^{-12} / 5 \cdot 10^{-3}=2000 \mathrm{pF}$ or larger.

For values of $\mathrm{C}_{\mathrm{S}}$ below about 5000 pF , the acquisition time of the LH0043G will be limited by the slew rate of the output amplifier (the signal will be acquired, in the sense that the voltage
will be stored on the capacitor, in much less time as dictated by the slew rate and current capacity of the input amplifier, but it will not be available at the output). For larger values of storage capacitance, the limitation is the current sinking capability of the input amplifier, typically 10 mA . With $\mathrm{C}_{\mathrm{S}}=0.01 \mu \mathrm{~F}$, the slew rate can be estimated by $\frac{\mathrm{dV}}{\mathrm{dt}}=\frac{10 \cdot 10^{-3}}{0.01 \cdot 10^{-6}}=1 \mathrm{~V} / \mu \mathrm{s}$ or a slewing time for a 5 volt signal change of $5 \mu \mathrm{~s}$.

### 3.0 Offset Null

Provision is made to null both the LH0023 and LH0043 by use of a 10 k pot between pins 3 and 4 . Offset null should be accomplished in the sample mode at one half the input voltage range for minimum average error.

### 4.0 Switching Spike Minimization-LH0043

A capacitive divider is formed by the storage capacitor and the capacitance of the internal FET switch which causes a small error current to be injected into the storage capacitor at the termination of the sample interval. This can be considered a negative DC offset and nulled out as described in (3.0), or the transient may be nulled by coupling an equal but opposite signal to the storage capacitor. This may be accomplished by connecting a capacitor of about 30 pF (or a trimmer) between the logic input (pin 6) and the storage capacitor (pin 1). Note that this capacitor must be chosen as carefully as the storage capacitor itself with respect to leakage. The LHOO23 has switch spike minimization circuitry built into the device.

### 5.0 Elimination of the 5V Logic Supply-LH0023

The 5V logic supply may be eliminated by shorting pin 7 to pin 8 which connects a 10 k dropping resistor between the +15 V and $V_{C}$. Decoupling pin 8 to ground through $0.1 \mu \mathrm{~F}$ disc. capacitor is recommended in order to minimize transients in the output.

### 6.0 Heat Sinking

The LH0023 and LH0043G may be operated without damage throughout the military temperature range of -55 to $+125^{\circ} \mathrm{C}\left(-25\right.$ to $+85^{\circ} \mathrm{C}$ for the LH0023CG and LH0043CG) with no explicit heat sink, however power dissipation will cause the internal temperature to rise above ambient. A simple clip-on heat sink such as Wakefield \#215-1.9 or equivalent will reduce the internal temperature about $20^{\circ} \mathrm{C}$ thereby cutting the leakage current and drift rate by one fourth at max. ambient. There is no internal electrical connection to the case, so it may be mounted directly to a grounded heat sink.

### 7.0 Theory of Operation-LH0023

The LH0023/LH0023C is comprised of input buffer amplifier, A1, analog switches, S1 and S2, a

## applications information (con't)

TTL to MOS level translator, and output buffer amplifier, A2. In the "sample" mode, the logic input is raised to logic " 1 " $\left(\mathrm{V}_{6} \leq 2.0 \mathrm{~V}\right)$ which closes S1 and opens S2. Storage capacitor, $\mathrm{C}_{\mathrm{S}}$, is charged to the input voltage through S1 and the output slews to the input voltage. In the "hold" mode, the logic input is lowered to logic " 0 " ( $\mathrm{V}_{6} \leq 0.8 \mathrm{~V}$ ) opening S 1 and closing $\mathrm{S} 2 . \mathrm{C}_{\mathrm{S}}$ retains the sample voltage which is applied to the output via A2. Since S1 is open, the input signal is overridden, and leakage across the MOS switch is therefore minimized. With S1 open, drift is primarily determined by input bias current of $A 2$, typically 100 pA at $25^{\circ} \mathrm{C}$.

### 7.1 Theory of Operation-LH0043

The LH0043/LH0043C is comprised of input buffer amplifier A1, FET switch S1 operated by a TTL compatible level translator, and output buffer amplifier A2. To enter the "sample" mode, the logic input is taken to the TTL logic " 0 " state ( $\mathrm{V}_{6}=0.8 \mathrm{~V}$ ) which commands the switch S1

closed and allows A1 to make the storage capacitor voltage equal to the analog input voltage. In the "hold" mode ( $\mathrm{V}_{6}=2.0 \mathrm{~V}$ ), S1 is opened isolating the storage capacitor from the input and leaving it charged to a voltage equal to the last analog input voltage before entering the hold mode. The storage capacitor voltage is brought to the output by low leakage amplifier A2.

### 8.0 Definitions

$\mathrm{V}_{5}$ : The voltage at pin 5, e.g., the analog input voltage.
$\mathrm{V}_{6}$ : The voltage at pin 6, e.g., the logic control input signal.
$\mathrm{V}_{11}$ : The voltage at pin 11, e.g., the output signal.
$T_{A}$ : The temperature of the ambient air.
$T_{C}$ : The temperature of the device case at the center of the bottom of the header.

## Acquisition Time:

The time required for the output (pin 11) to settle within the rated accuracy after a specified input change is applied to the input (pin 5) with the logic input (pin 6) in the low state.
Aperture Time:
The time indeterminacy when switching from sample mode to hold including the delay from the time the mode control signal (pin 6) passes through its threshold ( 1.4 volts) to the time the circuit actually enters the hold mode.

## Output Offset Voltage:

The voltage at the output terminal (pin 11) with the analog input (pin 5) at ground and logic input (pin 6) in the "sample" mode. This will always be adjustable to zero using a 10k pot between pins 3 and 4 with the wiper arm returned to $\mathrm{V}^{-}$.

## LH0053/LH0053C High Speed Sample and Hold Amplifier

## general description

The LH0053/LH0053C is a high speed sample and hold circuit capable of acquiring a 20 V step signal in under $5.0 \mu \mathrm{~s}$.

The device is ideally suited for a variety of high speed data acquisition applications including analog buffer memories for $A$ to $D$ conversion and synchronous demodulation.

An auxiliary switch within the device extends its usefulness in applications such as preset integrators.

## features

- Sample acquisition time $10 \mu \mathrm{~s}$ max for 20 V signal
- FET switch for preset or reset function
- Sample accuracy null
- Offset adjust to OV
- DTL/TTL compatible FET gate
- Single storage capacitor
schematic and connection diagrams


rop view
Order Number LH0053H or LH0053CH See NS Package H12B
ac test circuit


Acquisition Time Test Circuit

## absolute maximum ratings

| Supply Voltage $\left(\mathrm{V}^{+}\right.$and $\left.\mathrm{V}^{-}\right)$ | $\pm 18 \mathrm{~V}$ |
| :--- | ---: |
| Gate Input Voltage $\left(\mathrm{V}_{6}\right.$ and $\left.\mathrm{V}_{7}\right)$ | $\pm 20 \mathrm{~V}$ |
| Analog Input Voltage $\left(\mathrm{V}_{4}\right)$ | $\pm 15 \mathrm{~V}$ |
| Input Current $\left(\mathrm{I}_{8}\right.$ and $\left.\mathrm{I}_{5}\right)$ | $\pm 10 \mathrm{~mA}$ |
| Power Dissipation | 1.5 W |
| Output Short Circuit Duration | Continuous |
| Operating Temperature Range |  |
| $\quad$ LH0053 | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| $\quad$ LH0053C | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 10 seconds) | $300^{\circ} \mathrm{C}$ |

electrical characteristics (Note 1)

| PARAMETER | CONDITIONS | LIMITS |  |  |  |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | LH0053 |  |  | LH0053C |  |  |  |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| $\begin{aligned} & \text { Sample (Gate " } 0 \text { ") } \\ & \text { Input Voltage } \end{aligned}$ | $1$ |  |  | 0.5 |  |  | 0.5 | V |
| Sample (Gate "0'') | $V_{6}=0.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | , |  | -5.0 |  |  | -5.0 | $\mu \mathrm{A}$ |
| Input Current | $V_{6}=0.5$ |  |  | $-100$ |  |  | -100 | $\mu \mathrm{A}$ |
| Hold (Gate " 1 ") Input Voltage |  | 4.5 | . |  | 4.5 |  |  | V |
| "Hold (Gate "1") | $V_{6}=4.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  |  | 1.0 |  |  | 1.0 | $n \mathrm{~A}$ |
| Input Current | $V_{6}=4.5 \mathrm{~V}$ |  |  | 1.0 |  |  | 1.0 | $\mu \mathrm{A}$ |
| Analog Input Voltage Range |  | $\pm 10$ | $\pm 11$ |  | $\pm 10$ | $\pm 11$ |  | V |
| Supply Current | $\begin{aligned} & V_{4}=0 \mathrm{~V} \\ & V_{6}=0.5 \mathrm{~V} \end{aligned}$ |  | 13 | 18 |  | 13 | 18 | mA |
| Input Bias Current $\left(I_{4}\right)$ | $\mathrm{V}_{4}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 120 | 250 | - | 150 | 500 | nA |
| Input Resistance |  | 9.0 | 10 | 11 | 9.0 | 10 | 11. | $k \Omega$ |
| Analog Output <br> Voltage Range | $\mathrm{R}_{\mathrm{L}}=2.0 \mathrm{k}$ | $\pm 10$ | $\pm 12$ | '. | $\pm 10$ | $\pm 12$ |  | V |
| Output Offset | $V_{4}=0 \mathrm{~V}, \mathrm{~V}_{6}=0.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 5.0 | $7.0$ |  | 5.0 | $10$ | $m V$ |
| Voltage | $V_{4}=0 \mathrm{~V}, V_{6}=0.5 \mathrm{~V}$ |  |  | $10$ |  |  | $15$ | $\mathrm{mV}$ |
| Sample Accuracy <br> (Note 2) | $V_{4}= \pm 10 \mathrm{~V}, \mathrm{~V}_{6}=0.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 0.1 | 0.2 |  | 0.1 | 0.3 | \% |
| Aperture Time | $\Delta V_{6}=4.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | , 10 | 25 |  | 10 | 25 | ns |
| Sample Acquisition Time | $\begin{aligned} & V_{4}= \pm 10 \mathrm{~V}, \mathrm{~T}_{A}=25^{\circ} \mathrm{C} \\ & C_{F}=1000 \mathrm{pF}, V_{6}=0 \mathrm{~V} \end{aligned}$ |  | 5.0 | 10 |  | 8.0 | 15 | $\mu \mathrm{s}$ |
| Sample Acquișition Time | $\begin{aligned} & V_{4}= \pm 10 \mathrm{~V}, T_{A}=25^{\circ} \mathrm{C}, \\ & C_{F}=100 \mathrm{pF}, V_{6}=0 \mathrm{~V} \end{aligned}$ |  | 4.0 |  |  | 4.0 |  | $\mu \mathrm{s}$ |
| Output Slew Rate | $\begin{aligned} & \Delta \mathrm{V}_{I N}= \pm 10 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \\ & \mathrm{C}_{\mathrm{F}}=1000 \mathrm{pF} \end{aligned}$ |  | 20 | - |  | 20 |  | $\mathrm{V} / \mu \mathrm{s}$ |
| Large Signal Bandwidth | $\begin{aligned} & V_{4}= \pm 10 \mathrm{~V}, \mathrm{~T}_{A}=25^{\circ} \mathrm{C}, \\ & C_{F}=1000 \mathrm{pF} \end{aligned}$ |  | 200 |  |  | 200 |  | kHz |
| Leakage Current ( P in 5) | $\begin{aligned} & V_{4}= \pm 10 \mathrm{~V}, \mathrm{~T}_{A}=25^{\circ} \mathrm{C}, \\ & V_{4}= \pm 10 \mathrm{~V} \end{aligned}$ | 1 | 6.0 | $\begin{aligned} & 30 \\ & 30 \end{aligned}$ |  | 10 | $\begin{aligned} & 50 \\ & 3.0 \end{aligned}$ | pA <br> nA |
| Drift Rate | $\begin{aligned} & V_{4}= \pm 10 \mathrm{~V}, T_{A}=25^{\circ} \mathrm{C}, \\ & C_{F}=1000 \mathrm{pF} \end{aligned}$ |  | 6.0 | 30 |  | 10 | 50 | $\mathrm{mV} / \mathrm{s}$ |
| Drift Rate | $V_{4}= \pm 10 \mathrm{~V}, \mathrm{C}_{\mathrm{F}}=1000 \mathrm{pF}$ |  |  | 30 |  | - | 3.0 | $\mathrm{V} / \mathrm{s}$ |
| Q2 Switch ON Resistance | $V_{7}=0.5 \mathrm{~V}, \mathrm{I}_{8}=1.0 \mathrm{~mA}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 100 | 300 | , | 100 | 300 | $\Omega$ |

Note 1: Unless otherwise noted, these specifications apply for ${ }^{\prime} / \mathrm{S}= \pm 15 \mathrm{~V}$, pin 9 grounded, a 1000 pF capacitor between pin 5 and pin 11, pin 3 shorted to pin 11 , over the temperature range $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ for the LH0053 and $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ for the LH0053C. All typical values are for $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
Note 2: Sample accuracy may be nulled by inserting a potentiometer in the feedback loop. This compensates for source impedance and feedback resistor tolerances.
typical performance characteristics


## typical applications



## typical applications (con't)



## applications information

## SOURCE IMPEDANCE COMPENSATION

The gain accuracy (linearity) of the LH0053/ LH0053C is set by two internal precision resistors. Circuit applications in which the source impedance is non-zero will result in a closed loop gain error, e.g. if $R_{S}=10 \Omega$, a gain error of $0.1 \%$ results. Figure 1 and 2 show methods for accommodating non-zero source impedance.

## DRIFT ERROR MINIMIZATION

In order to minimize drift error, care in selection $\mathrm{C}_{\mathrm{F}}$ and layout of the printed circuit board is required. The capacitor should be of high quality teflon, polycarbonate or polystyrene construction. Board layout and clean lines are critical particularly at elevated temperature.

A ground guard (shield) surrounding pin 5 will minimize leakage currents to and from the summing junction, arising from extraneous signals. See AN-63 for detailed recommendations.

## CAPACITOR SELECTION

The size of the capacitor is determined by the required drift rate usually at the expense of acquisition time.

The drift is dictated by leakage current at pin 5 and is given by:

$$
\frac{d v}{d t}=\frac{I_{L}}{C_{F}}
$$

Where $I_{L}$ is the leakage current at pin 5 and $C_{F}$ is the value of the capacitance. The room temperature leakage of the LH0053 is typical 6.0 pA , and a 1000 pF capacitor will yield a drift rate of 6.0 mV per second.

For values of $\mathrm{C}_{\mathrm{F}}$ below 1000 pF acquisition for the LH0053 is primarily governed by the slew rate of the input amplifier ( $20 \mathrm{~V} / \mu \mathrm{s}$ ) and the setting time of output amplifier ( $\cong 1.0 \mu \mathrm{~s}$ ). For values above $C_{F}=1000 \mathrm{pF}$, acquisition time is given by:

$$
t_{a}=\frac{C_{F} \Delta V}{I_{D S S}}+t_{s 2}
$$

Where:

$$
C_{F}=\text { The value of the capacitor }
$$

$$
\begin{aligned}
\Delta V & =\text { The magnitude of the input step; } \\
& e . g .20 \mathrm{~V} \\
\mathrm{I}_{\mathrm{DSS}} & =\text { The } \mathrm{ON} \text { current of switch } 01 \\
& \cong 5.0 \mathrm{~mA} \\
\mathrm{t}_{\mathrm{S} 2} & =\text { The setting time of output amplifier } \\
& \cong 1.0 \mu \mathrm{~s}
\end{aligned}
$$



FIGURE 1. Non-Zero Source Impedance Compensation


FIGURE 2. Non-Zero Source Impedance Buffering

## GATE INPUT CONSIDERATIONS

### 5.0V TTL Applications

The LH0053 Gate inputs Gate 1 (pin 6) and Gate 2 (pin 7) will interface directly with 5.0 V TTL. However, TTL gates typically pull up to 2.5 V in the logic " 1 " state. It is therefore advisable to use a 10 k pull-up resistor between the $5.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}$, and the output of the gate as shown in Figure 3. To obtain the highest speed and fastest acquisition time, the gate drive shown in Figure 6 is recommended.


FIGURE 3. TTL Logic Compatibility

## CMOS Applications

The LH0053 gate inputs may be interfaced directly with 74C, CMOS operating off of $\mathrm{V}_{\mathrm{Cc}}$ 's from 5.0 V to 15 V . However transient currents of several milliamps can flow on the rising and falling edges of the input signal. It is, therefore, advisable to parallel the outputs of two 54C/74C gates as shown in Figure 4.

It should be noted that leakage at pin 5 in the hold mode will be increased by a factor of 2 to 3 when operating into 15 V logic levels.

## Unused Switch, Q2

In applications when switch Q2 is not used the logic input (pin 7) should be returned to $+5: 0 \mathrm{~V}$ (or +15 V for HTL applications) through a $10 \mathrm{k} \Omega$ resistor: Analog Input, preset (pin 8) should be grounded.


FIGURE 4. CMOS Logic Compatibility

## HEAT SINKING

The LH0053 may be operated over the military temperature range, $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$, without incurring damage to the device. However, a clip on heat sink such as the Wakefield 215 Series or Thermolloy 2240 will reduce the internal temperature rise by about $20^{\circ} \mathrm{C}$. The result is a two-fold improvement in drift rate at temperature.

## applications information (con't)

Since the case of the device is electrically isolated from the circuit, the LHOO53 may be mounted directly to a grounded heat sink.

## POWER SUPPLY DECOUPLING

Amplifiers A1 and A2 within the LH0053 are very wide band devices and are sensitive to power supply inductance. It is advisable to by-pase $\mathrm{V}^{+}$(pin 12) and $\mathrm{V}^{-}$(pin 10) to ground with $0.1 \mu \mathrm{~F}$ disc


FIGURE 5. Offset Null Circuit

## definition of terms

Voltage, $\mathbf{V}_{\mathbf{4}}$ : The voltage at pin 4, i.e., the analog input voltage.

Voltage, $\mathbf{V}_{\mathbf{6}}$ : The voltage at pin 6, i.e., the logic control signal. A logic " 1 " input, $\mathrm{V}_{6} \leq 4.5 \mathrm{~V}$, places the LHOO53 in the HOLD mode; a logic " 0 ". input ( $V_{6} \leq 0.5 \mathrm{~V}$ ) places the device in sample mode.

Acquisition Time: The time required for the output (pin 11) to settle within the rated accuracy after a specified input change is applied to Analog Input 1
capacitors in order to prevent oscillation. Should this procedure prove inadequate, the disc capacitors should be paralled with $4.7 \mu \mathrm{~F}$ solid tantalum electrolytic capacitors.

## DC OFFSET ADJUST

Output offset error may be adjusted to zero using the circuit shown in Figure 5. Offset null should be accomplished in the sample mode ( $\mathrm{V}_{6} \leq 0.5 \mathrm{~V}$ ) and analog input ( $\operatorname{pin} 4$ ) equal to zero volts.


FIGURE 6. High Speed Drive Circuit
(pin 4) with logic input, Gate 1, (pin 6) in the logic " 0 " state.

Aperture Time: The time indeterminacy when switching from the "sample" mode to the HOLD mode measured from time the logic input passes through it's threshold ( 2.0 V ) to the time the device actually enters the HOLD mode.

Sample Accuracy: Difference between input voltage and output voltage while in the sample mode, expressed as a percent of input voltage.

Section 9
Amplifiers


National Semiconductor

## LF152/LF252/LF352 FET Input Instrumentation Amplifier



## general description

The LF152 series is the first monolithic JFET input instrumentation amplifier. The well-matched high voltage JFET input devices provide very high input impedance and extremely low bias currents, making the LF152 ideal in applications where high source impedances are encountered.

The LF152 very accurately amplifies a differential input.signal and rejects common-mode signal and noise. It is not an op amp, but operates with an internal closed loop gain connection which allows good linearity with no external feedback. The LF152 eliminates the need for extremely precise resistor matching to obtain high common-mode rejection (CMR) and provides high input impedance as compared to the use of conventional op amps connected as a difference amplifier.

The LF152 utilizes internal differential current feedback eliminating the need for precision external feedback components. The amplifier gain can be easily adjusted from 1 to 1000 by changing the value of a single resistor. The transfer function for the LF152 is highly
accurate because it has a very low initial gain error and non-linearity. The bandwidth and slew rate are externally controlled and the sense input and device output are pinned out separately for added versatility.

## features

- JFET inputs
- High input impedance $2 \times 10^{12} \Omega$
- Low bias currents 3 pA
- Low noise currents
0.01 pA rms
- Low gain nonlinearity 0.02\%
a High common-mode rejection ratio $\quad 110 \mathrm{~dB}$ min
$(\mathrm{G}=100)$
- Single resistor gain adjust
- External compensation for extended gain and frequency ranges
- Both input and output offset adjust capability to allow a change of gain without rezeroing
』. Low supply current
1 mA


## connection diagram



Order Number LF152D, LF252D
or LF352D

See NS Package D16A
simplified schematic

typical circuit


FIGURE 1
FIGURE 2
absolute maximum ratings

Supply Voltage
LF152
LF252
LF352

Differential Input Voltage $\pm 22 \mathrm{~V}$
$\pm 44 \mathrm{~V}$
$\pm 22 \mathrm{~V}$
Output Short Circuit Duration
Power Dissipation and Thermal Resistance (Note 1)

Maximum Junction Temperature Operating Temperature Range
Storage Temperature Range
Lead Temperature (Soldering, 60 seconds)

$$
\begin{gathered}
-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C} \\
-65^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+150^{\circ} \mathrm{C} \\
300^{\circ} \mathrm{C}
\end{gathered}
$$

900 mW
$100^{\circ} \mathrm{C} / \mathrm{W}$
$+110^{\circ} \mathrm{C}$
$-25^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}$
$-65^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+150^{\circ} \mathrm{C}$
$300^{\circ} \mathrm{C}$
900 mW
$100^{\circ} \mathrm{C} / \mathrm{W}$
$+100^{\circ} \mathrm{C}$
$0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}$
$-65^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+150^{\circ} \mathrm{C}$
$300^{\circ} \mathrm{C}$
dc electrical characteristics (Notes 2 and 3)

ac electrical characteristics (Notes 2 and 3)


Note 1: The maximum power dissipation for these devices must be derated at elevated temperatures and is dictated by $T_{j} M A X, \theta_{j A}$, and the ambient temperature, $T_{A}$. The maximum available power dissipation at any temperature is $P_{D}=\left(T_{J} M A X-T_{A}\right) / \theta_{j A}$ or the $25^{\circ} \mathrm{C} P_{D} M A X$, whichever is less.
Note 2: These specifications apply for $V_{S}= \pm 15 \mathrm{~V}$ and over the absolute maximum operating temperature range ( $T_{L} \leq T_{A} \leq T_{H}$ ) unless otherwise noted. Parameters are specified for $R_{C}=160 \Omega, C_{C}=0.002 \mu \mathrm{~F}$, and a proper layout such as the PC board in Figure 7 , which is laid out for Figure 2 and Figure 4.
Note 3: If $V_{O O S}$ adjust is not used, pins $\mathbf{1 , 2}$ and $\mathbf{1 6}$ MUST be shorted to $V_{C C}$.
Note 4: Referred to input (RTI). May be referred to output by subtracting gain in dB.
Note 5: Referred to input (RTI). May be referred to output by multiplying by gain G.

## typical performance characteristics




Frequency Response


Small Signal Pulse Response
( $\mathrm{G}=1$ )


TIME ( $5 \mu \mathrm{~s} /$ DIV)


TIME ( $\left.100{ }_{\mu s} / \mathrm{DIV}\right)$

Common-Mode Rejection
Ratio (RTI)


Positive Power Supply Rejection
Ratio (RTI)


Small Signal Pulse Response
( $G=10$ )


TIME ( $5 \mu \mathrm{~s} / \mathrm{DIV}$ )

Large Signal Pulse Response
( $G=1$ )


TIME (20 $\mu \mathrm{s} / \mathrm{DIV}$ )

Common-Mode Rejection
Ratio (RTI)


Negative Power Supply Rejection
Ratio (RTI)


Small Signal Pulse Response ( $\mathrm{G}=100$ )


TIME (20 $2 \mathrm{~s} / \mathrm{DIV})$

Large Signal Puise Response ( $\mathbf{G}=10$ )


TIME ( $20 \mu \mathrm{~S} / \mathrm{DIV}$ )

## typical performance characteristics (con't)

## application hints

## BASIC OPERATION

The LF152 is. a monolithic JFET input differential current feedback instrumentation amplifier. The BIFET process used to fabricate the LF152 makes it possible to take advantage of JFETs throughout the design. In the simplified schematic of Figure 1, the differential input voltage is impressed across resistor $\mathrm{R}_{\mathrm{G}}$ via the input JFETs, while the difference between the sense and reference voltages is impressed across the resistor $\mathrm{R}_{\mathrm{S}}$. The gain of the amplifier is determined by the ratio of resistor $\mathrm{R}_{\mathrm{S}}$ to resistor $\mathrm{R}_{\mathrm{G}}\left(\mathrm{G}=\mathrm{R}_{\mathrm{S}} / \mathrm{R}_{\mathrm{G}}\right)$. (For clarity let's follow a signal through the amplifier:)

In Figure 1, let $\mathrm{R}_{\mathrm{G}}=\mathrm{R}_{\mathrm{S}}=1 \mathrm{M} \Omega$, the ( - ) input be grounded, and the ( + ) input be 1 V ; the output should be 1 V . The 1 V signal applied developes $1 \mu \mathrm{~A}$ through $\mathrm{R}_{\mathrm{G}}$ from right to left and unbalances the current drive to the second stage amplifier. The additional current driven into the $(+)$ input of the second stage amplifier causes the output to increase. As $\mathrm{V}_{\mathrm{O}}$ increases, the sense input voltage increases and the left side of RS also increases. When the sense input has risen $1 \mathrm{~V}, 1 \mu \mathrm{~A}$ will flow through RS from left to right and, thus, subtract $1 \mu \mathrm{~A}$ from $1_{1}$. An opposite action simultaneously occurs in 12 which brings the currents into the second stage and thus the system back into balance.

The LF152 series is designed to optimize key parameters in instrumentation amplifiers. The device has very high
common-mode rejection, low gain non-linearity, extremely low bias currents and very high .input impedance.

## INPUTS

The P-channel JFET input devices of the LF152 series provide very low bias currents and very high input impedances.

The maximum differential input voltage is independent of the supply voltages, however, neither of the input voltages should be allowed to exceed the negative supply, as this will cause large currents to flow, which can result in a destroyed unit.

Exceeding the negative voltage range on either input will cause a reversal of phase to the output and force the amplifier output to the corresponding high or low state. Exceeding the negative input voltage range on both inputs will force the amplifier output to a high state. Exceeding the positive input voltage range on a single input will not change the phase of the output; however, gain linearity will degrade. If both inputs exceed the positive input voltage range, the output of the amplifier will be forced to a high state.

The common-mode slew rate of the inputs should be limited to $5 \mathrm{~V} / \mu \mathrm{s}$ to insure low input bias currents.

## application hints (con't)

## USING THE SENSE, REFERENCE, AND OUTPUT PINS

The sense input and the output of the device are pinned out separately to allow increased flexibility in system designs (see applications). The reference input allows biasing of the output voltage, from +10 V to --10 V . The ac input resistance of both the sense and reference inputs is unusually high because their input currents are forced to be constant with voltage (typically $20 \mu \mathrm{~A}$ ).

The maximum linear output swing is determined by the magnitude of resistor $\mathrm{R}_{\mathrm{S}}$ :
$\left|V_{\text {OMAX }}\right|=10 \mu \mathrm{~A}$ (RS)
If the output of the amplifier is to be abruptly changed more than 6V, a PNP transistor should be connected, as shown in Figure 3, to prevent the slew rate of the output from exceeding the slew rate of the sense stage. If this precaution is not taken, the base-emitter junction of the input transistor in the sense stage will transiently break down and its $\beta$ will degrade, resulting in a permanent negative shift in output offset voltage.


FIGURE 3. Large Signal Transient Suppression

## OFFSET VOLTAGE

Because of the two stage design of the instrumentation amplifier, there are two independent contributors to offset voltage ( $V_{\mathrm{OS}}$ ). The output offset ( $\mathrm{VOOS}^{\text {) }}$ is


FIGURE 4. Input Offset Adjust
independent of gain while the input offset ( $\mathrm{V}_{\mathrm{IOS}}$ ) is multiplied by the gain of the amplifier to the output.
$V_{O S}=V_{\text {IOS }}(G)+V_{\text {OOS }}$
The output offset of the LF152 can be adjusted as shown in Figure 2. In addition, the LF152 features input offset adjust which is not common to monolithic instrumentation amplifiers and is normally available only on expensive modules. The simple adjust scheme shown in Figure 5 has only a slight increase in non-linearity compared to that of Figure 4 and is recommended for most applications. Nulling both input and output offset makes the overall offset zero, independent of gain.

The output offset is affected by adjustment of the input offset. For every mV of input offset adjust, the output offset will change by approximately 32 mV . Adjustment of the output offset has no effect on the input offset, so it should always be done last.

Offset adjustment changes the temperature coefficient of the $V_{\text {OS }}$ drift. The typical input offset drift of the unadjusted device is $-10 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$. If the input offset is adjusted, the V IOS drift increases by approximately
$\mathrm{V}_{\text {IOS }}$ drift $\approx-10 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}+2 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C} /(\mathrm{mV}$ of adjustment)
The VOOS drift will be improved by output offset adjust because the magnitudes of the current sources adjusted become less sensitive to $\mathrm{V}_{\mathrm{BE}}$ variations. If $V_{\text {OOS }}$ adjust is not used, pins 1,2 and 16 must be shorted to the positive supply for circuit operation.

## OFFSET VOLTAGE ADJUSTMENT PROCEDURE

For gains less than 100, only output offset adjustment is needed. For gains greater than 100 , input offset adjust is usually necessary since the input offset voltage amplified to the output may be out of the range of the output offset adjust. Input offset adjust is also needed if zero overall offset is desired while varying the amplifier gain.


FIGURE 5. Simple Input Offset Adjust

## application hints（con＇t）

To adjust the input offset，the following procedure should be used：

The effective input offset voltage appears directly across $\mathrm{R}_{\mathrm{G}}$ when both inputs are connected to ground， and can be measured by a voltmeter referenced to ground．This offset error across $\mathrm{R}_{\mathrm{G}}$ can be zeroed by the input offset adjustment circuit shown in Figure 4 or 5．The remaining error at the output is strictly due to the output offset voltage which can then be nulled out with the circuit shown in Figure 2．The amplifier is now offset nulled independent of gain．

## COMPENSATION

The variable bandwidth and slew rate of the LF152 are controlled by an RC network between the compensa－ tion pins of the amplifier as shown in Figure 2．RC and $\mathrm{C}_{\mathrm{C}}$ may be varied for optimum operating characteristics in a particular application．

Layout of accompanying circuitry may influence the value of this RC network．The lead lengths to resistors
$\mathrm{R}_{\mathrm{S}}$ and $\mathrm{R}_{\mathrm{G}}$ should be minimized and the capacitance from these nodes should also be minimized for optimum frequency response．If $R_{C}=160 S 2$ and $C_{C}=0.002 \mu \mathrm{~F}$ in the printed circuit board of Figure 7，the amplifier will be compensated for all gains from 1 to 1000．Gains from 0.1 to 10,000 may be obtained with different compensation．

## GAIN ERROR AND NONLINEARITY

Gain error of the LF152 is the error between the average slope of the transfer function compared to the slope of $\mathrm{R}_{\mathrm{S}} / \mathrm{R}_{\mathrm{G}}$ ．In the LF152，the small gain error is essentially constant with gain and may be nulled out by trim－ ming Rs．

Of the existing monolithic instrumentation amplifiers， the LF152 is among the lowest in gain nonlinearity error．Gain nonlinearity is the curvature of the transfer function from the theoretically perfect function as shown in Figure 6.

FIGURE 6．Gain Error and Nonlinearity



## typical applications

Automatic $V_{10 S}$ Adjust ( $G \geq 100$ )


Minimum pulse width to drive $V_{O}$ to zero is $400 \mu \mathrm{~s}$.

General Purpose Instrumentation Amplifier

$v_{O}=\left(v_{a}-v_{b}\right) \frac{R_{S}}{R_{G}}+v_{R E F}$
For $\frac{R_{S}}{R_{G}}=1$
$V_{O}=V_{a}+V_{R E F}-V_{b}$
IO SOURCE OR SINK $\leq 5 \mathrm{~mA}$




Under balanced conditions, $V_{\text {SENSE }}-V_{\text {REF }}$ appears across $R_{S}, V_{a}-V_{b}$ appears across $R_{G}$ and $I_{R G}=I_{R S}$.
$\frac{v_{a}-v_{b}}{R_{G}}=\frac{v_{\text {SENSE }}}{R_{S}}$ or $v_{a}-v_{b}=V_{\text {SENSE }} \frac{R_{G}}{R_{S}}$
$V_{\text {SENSE }}$ is fixed by the temperature control resistor and $R_{G} / R_{S}$ is constant. The LF152 is used as a comparator with a feedback loop closed through the heater and the temperature dependent resistor. If $\mathrm{V}_{\mathrm{a}}-\mathrm{V}_{\mathrm{b}}>$ $V_{\text {SENSE }} R_{G} / R_{S}$. The output goes high turning "ON" the heater. If $V_{a}-V_{b}<V_{S E N S E} R_{G} / R_{S}$. The output goes low turning "OFF" the heater.

## Alternate Input Offset ( $\mathrm{V}_{\text {IOS }}$ ) Adjust Scheme



## definition of terms

G Closed loop gain. $G=R_{S} / R_{G}$
$G_{E}$ Gain error. A rotational error of the transfer function about the origin.

GNL Gain nonlinearity. Curvature of the transfer function.
VOS Offset voltage. Voltage offset of the transfer function at the origin $\mathrm{V}_{\mathrm{OS}}=\mathrm{V}_{\mathrm{OSS}}(\mathrm{G})+\mathrm{V}_{\mathrm{OOS}}$

## LF155/LF156/LF157 Series Monolithic JFET Input Operational Amplifiers



LF155, LF155A, LF255, LF355, LF355A, LF355B low supply current
LF156, LF156A, LF256, LF356, LF356A, LF356B wide band
LF157, LF157A, LF257, LF357, LF357A, LF357B wide band decompensated ( $A V_{\text {MIN }}=5$ )

## General Description

These are the first monolithic JFET input operational amplifiers to incorporate well matched, high voltage JFETs on the same chip with standard bipolar transistors (BI-FET Technology). These amplifiers feature low input bias and offset currents, low offset voltage and offset voltage drift, coupled with offset adjust which does not degrade drift or common-mode rejection. The devices are also designed for high slew rate, wide bandwidth, extremely fast settling time, low voltage and current noise and a low $1 / \mathrm{f}$ noise corner.

## Advantages

- Replace expensive hybrid and module FET op amps
- Rugged JFETs allow blow-out free handling compared with MOSFET input devices
- Excellent for low noise applications using either high or low source impedance-very low $1 / \mathrm{f}$ corner
- Offset adjust does not degrade drift or common-mode rejection as in most monolithic amplifiers
- New output stage allows use of large capacitive loads $(10,000 \mathrm{pF})$ without stability problems
- Internal compensation and large differential input voltage capability


## Applications

- Precision high speed integrators
- Fast D/A and $A / D$ converters
- High impedance buffers
- Wideband, low noise, low drift amplifiers
- Logarithmic amplifiers
- Photocell amplifiers
- Sample and Hold circuits


## Common Features

(LF155A, LF156A, LF157A)

- Low input bias current 30 pA
- Low input offset current 3 pA
- High input impedance $10^{12} \Omega$
- Low input offset voltage

1 mV

- Low input offset voltage temperature $\quad 3 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ drift
- Low input noise current
$0.01 \mathrm{pA} / \sqrt{\mathrm{Hz}}$
- High common-mode rejection ratio 100 dB
- Large dc voltage gain 106 dB


## Uncommon Features

LF155A LF156A
LF157A $\quad$ UNITS
$\left(A_{V}=5\right)^{*}$

- Extremely $4 \quad 1.5 \quad 1.5 \quad \mu \mathrm{~s}$ fast settling time to 0.01\%
- Fast slew $\begin{array}{lllll}\text { rate } & 5 & 12 & 50 & \mathrm{~V} / \mu \mathrm{s}\end{array}$
- Wide gain | - | 2.5 | 5 | 20 | MHz |
| :--- | :--- | :--- | :--- | :--- | bandwidth
- Low input 20 noise voltage


## Simplified Schematic



## Absolute Maximum Ratings

LF155A/6A/7A
Supply Voltage
$\pm 22 \mathrm{~V}$

## LF155/6/7 <br> $\pm 22 \mathrm{~V}$

Power Dissipation ( $\mathrm{P}_{\mathrm{d}}$ at $25^{\circ} \mathrm{C}$ ) and Thermal Resistance ( $\theta_{\mathrm{jA}}$ ) (Note 1)

TjMAX

| (H and J Package) |  | $150^{\circ} \mathrm{C}$ |
| :---: | :---: | :---: |
| ( N Package) |  |  |
| (H Package) | $P_{d}$ | 670 mW |
|  | $\theta_{j} \mathrm{~A}$ | $150^{\circ} \mathrm{C} / \mathrm{W}$ |
| (J Package) | ,$P_{\text {d }}$ | 670 mW |
|  | $\theta_{\mathrm{j} A}$ | $140^{\circ} \mathrm{C} / \mathrm{W}$ |
| (N Package) | $P_{\text {d }}$ |  |
|  | $\theta_{j} \mathrm{~A}$ |  |
| ferential Input Voltage |  | $\pm 40 \mathrm{~V}$ |
| ut Voltage Range (Note 2) |  | $\pm 20 \mathrm{~V}$ |
| tput Short Circuit Duration |  | Continuous |
| rage Temperature Range |  | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| ad Temperature (Soldering, 10 seconds) |  | $300^{\circ} \mathrm{C}$ |

$150^{\circ} \mathrm{C}$
670 mW
$150^{\circ} \mathrm{C} / \mathrm{W}$
670 mW
$140^{\circ} \mathrm{C} / \mathrm{W}$

$\pm 40 \mathrm{~V}$
$\pm 20 \mathrm{~V}$
Continuous
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
$300^{\circ} \mathrm{C}$

| $115^{\circ} \mathrm{C}$ | $115^{\circ} \mathrm{C}$ |
| :---: | :---: |
| $100^{\circ} \mathrm{C}$ | $100^{\circ} \mathrm{C}$ |
| 570 mW | 570 mW |
| $150^{\circ} \mathrm{C} / \mathrm{W}$ | $150^{\circ} \mathrm{C} / \mathrm{W}$ |
| 570 mW | 570 mW |
| $140^{\circ} \mathrm{C} / \mathrm{W}$ | $140^{\circ} \mathrm{C} / \mathrm{W}$ |
| 500 mW | 500 mW |
| $155^{\circ} \mathrm{C} / \mathrm{W}$ | $155^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\pm 40 \mathrm{~V}$ | $\pm 30 \mathrm{~V}$ |
| $\pm 20 \mathrm{~V}$ | $\pm 16 \mathrm{~V}$ |
| Continuous | Continuous |
| $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| $300^{\circ} \mathrm{C}$ | $300^{\circ} \mathrm{C}$ |

## DC Electrical Characteristics (Note 3)



AC Electrical Characteristics $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}$

| SYMBOL | PARAMETER | CONDITIONS | LF155A/355A |  |  | LF156A/356A |  |  | LF157A/357A |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP | MAX | MIN | TYP | MAX | MIN | - TYP | MAX |  |
| SR | Slew Rate | $L F 155 A / 6 A ; A V=1$, <br> LF157A; AV $=5$ | 3 | 5 |  | 10 | 12 |  | 40 | 50 |  | $\begin{aligned} & \mathrm{V} / \mu \mathrm{s} \\ & \mathrm{~V} / \mu \mathrm{s} \end{aligned}$ |
| GBW | Gain Bandwidth Product |  |  | 2.5 |  | 4 | 4.5 |  | 15 | 20, |  | MHz |
|  |  |  |  |  |  |  |  |  |  |  |  |  |
| $\mathrm{t}_{5}$ | Settling Time to 0.01\% | (Note 7) |  | 4 |  |  | 1,5 |  |  | 1.5 |  | $\mu \mathrm{s}$. |
| $e_{n}$ | Equivalent Input Noise Voltage | $\begin{aligned} & R_{S}=100 \Omega \\ & f=100 \mathrm{~Hz} \\ & f=1000 \mathrm{~Hz} \\ & f=100 \mathrm{~Hz} \\ & f=1000 \mathrm{~Hz} \end{aligned}$ |  | . |  |  | - |  |  |  |  |  |
|  |  |  |  | 25 |  |  | . 15 |  |  | 15 |  | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ |
|  |  |  |  | 25 |  |  | 12. |  |  | 12 |  | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ |
| $i_{n}$ | Equivalent Input Noise Current |  |  | 0.01 |  |  | 0.01 |  |  | 0.01 |  | $\mathrm{pA} / \sqrt{\mathrm{Hz}}$ |
|  |  |  |  | 0.01 |  |  | 0.01 |  |  | 0.01 |  | $\mathrm{pA} / \sqrt{\mathrm{Hz}}$ |
| $\mathrm{CiN}^{\text {N }}$ | Input Capacitance |  |  |  |  |  | 3 |  |  | 3 |  | pF |

## DC Electrical Characteristics（Note 3）

| SYMBOL | PARAMETER | CONDITIONS | LF155／6／7 |  |  | LF255／6／7LF355B／6B／7B |  |  | LF355／6／7 |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX |  |
| Vos | Input Offset Voltage | $\mathrm{R}_{\mathrm{S}}=50 \Omega, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ <br> Over Temperature |  | 3 | $\begin{aligned} & 5 \\ & 7 \end{aligned}$ |  | 3 | $\begin{aligned} & 5 \\ & 6.5 \end{aligned}$ |  | 3 | $\begin{aligned} & 10 \\ & 13 \end{aligned}$ | $\begin{aligned} & \mathrm{mV} \\ & \mathrm{mV} \end{aligned}$ |
| $\Delta V_{\text {OS }} / \Delta \mathrm{T}$ | Average TC of Input Offset Voltage | $R_{S}=50 \Omega$ |  | 5 |  |  | 5 |  |  | 5 |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| $\Delta T C / \Delta V_{\text {OS }}$ | Change in Average TC with $V_{\text {OS }}$ Adjust | $\mathrm{R}_{\mathrm{S}}=50 \Omega$ ，（ Note 4） |  | 0.5 |  |  | 0.5 |  |  | 0.5 |  | $\begin{array}{r} \mu \mathrm{V} /{ }^{\circ} \mathrm{C} \\ \text { per } \mathrm{mV} \end{array}$ |
| Ios | Input Offset Current | $\begin{aligned} & T_{j}=25^{\circ} \mathrm{C},(\text { Notes } 3,5) \\ & T_{j} \leq T_{\text {HIGH }} \end{aligned}$ |  | 3 | $\begin{aligned} & 20 \\ & 20 \end{aligned}$ |  | 3 | $\begin{aligned} & 20 \\ & 1 \end{aligned}$ |  | 3 | $\begin{aligned} & 50 \\ & 2 \end{aligned}$ | pA |
| IB | Input Bias Current | $\begin{aligned} & T_{J}=25^{\circ} \mathrm{C},(\text { Notes } 3,5) \\ & T_{J} \leq T_{\text {HIGH }} \end{aligned}$ |  | 30 | $\begin{aligned} & 100 \\ & 50 \end{aligned}$ |  | 30 | $\begin{aligned} & 100 \\ & 5 \end{aligned}$ |  | 30 | $\begin{aligned} & 200 \\ & 8 \end{aligned}$ | nA |
| RIN | Input Resistance | $T_{J}=25^{\circ} \mathrm{C}$ |  | $10^{12}$ |  |  | $10^{12}$ |  |  | $10^{12}$ |  | $\Omega$ |
| $A^{\prime} \mathrm{OLL}^{\text {l }}$ | Large Signal Voltage Gain | $\begin{aligned} & V_{S}= \pm 15 \mathrm{~V}, T_{A}=25^{\circ} \mathrm{C} \\ & V_{O}= \pm 10 \mathrm{~V}, R_{L}=2 k \end{aligned}$ | 50 | 200 |  | 50 | 200 |  | 25 | 200 |  | $\mathrm{V} / \mathrm{mV}$ |
|  |  | Over Temperature | 25 |  |  | 25 |  |  | 15 |  |  | $\mathrm{V} / \mathrm{mV}$ |
| Vo | Output Voltage Swing | $V_{S}= \pm 15 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k}$ ． | $\pm 12$ | $\pm 13$ |  | $\pm 12$ | $\pm 13$ |  | $\pm 12$ | $\pm 13$ |  | V |
|  |  | $\mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=2 \mathrm{k}$ | $\pm 10$ | $\pm 12$ |  | $\pm 10$ | $\pm 12$ |  | $\pm 10$ | $\pm 12$ |  | V |
| $\mathrm{V}_{\text {CM }}$ | Input Common－Mode Voltage Range | $\mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}$ | $\pm 11$ | $\begin{aligned} & +15.1 \\ & -12 \end{aligned}$ |  | $\pm 11$ | $\begin{aligned} & +15.1 \\ & -12 \end{aligned}$ |  | $\pm 10$ | $\begin{aligned} & +15.1 \\ & -12 \end{aligned}$ |  | V V |
| CMRR | Common－Mode Rejec－ tion Ratio |  | 85 | 100 |  | 85 | 100 |  | 80 | 100 |  | dB |
| PSRR | Supply Voltage Rejec－ <br> Ratio | （Note 6） | 85 | 100 |  | 85 | 100 |  | 80 | 100 |  | dB |

DC Electrical Characteristics $T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}$

| PARAMETER | $\begin{gathered} \text { LF155A/155, } \\ \text { LF255, } \\ \text { LF355A/355B } \end{gathered}$ |  | LF355 |  | LF156A／156， <br> LF256／356B |  | LF356A／356 |  | LF157A／157LF257／357B |  | LF357A／357 |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | TYP | MAX | TYP | MAX | TYP | MAX | TYP | MAX | TYP | MAX | TYP | MAX |  |
| Supply Current | 2 | 4 | 2 | 4 | 5 | 7 | 5 | 10 | 5 | 7 | 5 | 10 | mA |

## Notes for Electrical Characteristics

Note 1: The maximum power dissipation for these devices must be derated at elevated temperatures and is dictated by $T_{j M A X}, \theta_{j A}$, and the ambient temperature, $T_{A}$. The maximum available power dissipation at any temperature is $P_{d}=\left(T_{j M A X}-T_{A}\right) / \theta_{j A}$ or the $25^{\circ} \mathrm{C} P_{d M A X}$, whichever is less.
Note 2: Unless otherwise specified the absolute maximum negative input voltage is equal to the negative power supply voltage.
Note 3: Unless otherwise stated, these test conditions apply:

| . | LF155A/6A/7A <br> LF155/6/7 | LF255/6/7 | LF355A/6A/7A | LF355B/6B/7B | LF355/6/7 |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply Voltage, $\mathrm{V}_{\mathrm{S}}$ $T_{A}$ $\mathrm{T}_{\mathrm{HIGH}}$ | $\begin{aligned} & \pm 15 \mathrm{~V} \leq V_{S} \leq \pm 20 \mathrm{~V} \\ & -55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C} \\ & +125^{\circ} \mathrm{C} \end{aligned}$ | $\begin{aligned} & \pm 15 \mathrm{~V} \leq \mathrm{V}_{S} \leq \pm 20 \mathrm{~V} \\ & -25^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C} \\ & +85^{\circ} \mathrm{C} \end{aligned}$ | $\begin{aligned} & \pm 15 \mathrm{~V} \leq \mathrm{V}_{\mathrm{S}} \leq \pm 18 \mathrm{~V} \\ & 0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C} \\ & +70^{\circ} \mathrm{C} \end{aligned}$ | $\begin{aligned} & \pm 15 \mathrm{~V} \leq \mathrm{V}_{\mathrm{S}} \pm 20 \mathrm{~V} \\ & 0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C} \\ & +70^{\circ} \mathrm{C} \end{aligned}$ | $\begin{aligned} & V_{S}= \pm 15 \mathrm{~V} \\ & 0^{\circ} \mathrm{C} \leq T_{\mathrm{A}} \leq+70^{\circ} \mathrm{C} \\ & +70^{\circ} \mathrm{C} \end{aligned}$ |

and $V_{O S}, I_{B}$ and $I_{O S}$ are measured at $V_{C M}=0$.
Note 4: The Temperature Coefficient of the adjusted input offset voltage changes only a small amount ( $0.5 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ typically) for each mV of adjustment from its original unadjusted value. Common-mode rejection and open loop voltage gain are also unaffected by offset adjustment. Note 5: The input bias currents are junction leakage currents which approximately double for every $10^{\circ} \mathrm{C}$ increase in the junction temperature, $\mathrm{T}_{J}$. Due to limited production test time, the input bias currents measured are correlated to junction temperature. In normal operation the junction temperature rises above the ambient temperature as a result of internal power dissipation, $\mathrm{Pd}_{\mathrm{d}} \mathrm{T}_{\mathrm{j}}=\mathrm{T}_{\mathrm{A}}+\Theta_{j A} \mathrm{Pd}$ where $\Theta_{j A}$ is the thermal resistance from junction to ambient. Use of a heat sink is recommended if input bias current is to be kept to a minimum.
Note 6: Supply Voltage Rejection is measured for both supply magnitudes increasing or decreasing simultaneously, in accordance with common practice.
Note 7: Settling time is defined here, for a unity gain inverter connection using $2 \mathrm{k} \Omega$ resistors for the LF155/6. It is the time required for the error voltage (the voltage at the inverting input pin on the amplifier) to settle to within $0.01 \%$ of its final value from the time a 10 V step input is applied to the inverter. For the LF157, $A_{V}=-5$, the feedback resistor from output to input is $2 \mathrm{k} \Omega 2$ and the output step is 10 V (See Settling Time Test Circuit, page 9).

## Typical DC Performance Characteristics

Curves are for LF155, LF156 and LF157 unless otherwise specified.


Typical DC Performance Characteristics


## Typical AC Performance Characteristics



LF155 Small Signal Pulse Response，
$A_{V}=+1$


TIME（ $0.5 \mu \mathrm{~s} / \mathrm{DIV}$ ）

LF155 Large Signal Pulse Response， $A_{V}=+1$


TIME（1 $\mu \mathrm{s} / \mathrm{DIV}$ ）

Gain Bandwidth


LF156 Small Signal Pulse Response， $A_{V}=+1$


TIME（ $0.5 \mu \mathrm{~s} / \mathrm{DIV})$

LF156 Large Signal Pulse Response， $A_{V}=+1$


TIME（1 $\mu \mathrm{s} /$ DIV）



LF 157 Small Signal Pulse Response， $A_{V}=+5$


TIME（ $0.1 \mu \mathrm{~s} / \mathrm{DIV}$ ）

LF157 Large Signal Pulse Response， $A_{V}=+5$


TIME（ $0.5 \mu \mathrm{~s} / \mathrm{DIV}$ ）

## Typical AC Performance Characteristics (Continued)




Common-Mode Rejection Ratio





Power Supply Rejection Ratio



Open Loop Frequency Response



Power Supply Rejection Ratio


Equivalent Input Noise
Voltage (Expanded Scale)



Detailed Schematic


Connection Diagrams (Top Views)


Note 4: Pin 4 connected to case.

## Application Hints

The LF155/6/7 series are op amps with JFET input devices. These JFETs have large reverse breakdown voltages from gate to source and drain eliminating the need for clamps across the inputs. Therefore large differential input voltages can easily be accomodated without a large increase in input current. The maximum differential input voltage is independent of the supply voltages. However, neither of the input voltages should be allowed to exceed the negative supply as this will cause large currents to flow. which can result in a destroyed unit.

Exceeding the negative common-mode limit on either input will.cause a reversal of the phase to the output and force the amplifier output to the corresponding high or low state. Exceeding the negative common-mode limit on both inputs will force the amplifier output to a high state. In neither case does a latch occur since raising the input back within the common-mode range again puts the input stage and thus the amplifier in a normal operating mode.

Exceeding the positive common-mode limit on a single input will not change the phase of the output however, if both inputs exceed the limit, the output of the amplifier will be forced to a high state.

These amplifiers will operate with the common-mode input voltage equal to the positive supply. In fact, the common-mode voltage can exceed the positive supply by approximately 100 mV independent of supply voltage and over the full operating temperature range. The positive supply can therefore be used as a reference on an input as, for example, in a supply current monitor and/or limiter.

Precautions should be taken to ensure that the power supply for the integrated circuit never becomes reversed
in polarity or that the unit is not inadvertently installed backwards in a socket as an unlimited current" surge through the resulting forward diode within the IC could cause fusing of the internal conductors and result in a destroyed unit.

Because these amplifiers are JFET rather than MOSFET input op amps they do not require special handling.

All of the bias currents in these amplifiers are set by FET current sources. The drain currents for the amplifiers are therefore essentially independent of supply voltage.

As with most amplifiers, care should be taken with lead dress, component placement and supply decoupling in order to ensure stability. For example, resistors from the output to an input should be placed with the body close to the input to minimize "pickup" and maximize the frequency of the feedback pole by minimizing the capacitance from the input to ground.

A feedback pole is created when the feedback around any amplifier is resistive. The parallel resistance and capacitance from the input of the device (usually the inverting input) to ac ground set the frequency of the pole. In many instances the frequency of this pole is much greater than the expected 3 dB frequency of the closed loop gain and consequently there is negligible effect on stability margin. However, if the feedback pole is less than approximately six times the expected 3 dB frequency a lead capacitor should be placed from the output to the input of the op amp. The value of the added capacitor should be such that the RC time constant of this capacitor and the resistance it parallels is greater than or equal to the original feedback pole time constant.

## Typical Circuit Connections

VOS Adjustmost


- $\mathrm{V}_{\mathrm{OS}}$ is adjusted with a 25 k potentiometer
- The potentiometer wiper is connected to $\mathrm{V}^{+}$
- For potentiometers with temperature coefficient of $100 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ or less the additional drift with adjust is $\approx 0.5 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C} / \mathrm{mV}$ of adjustment
- Typical overall drift: $5 \mu \mathrm{~V} /$ ${ }^{\circ} \mathrm{C} \pm\left(0.5 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C} / \mathrm{mV}\right.$ of adj.)

Driving Capacitive Loads

*LF155/6 R $=5 \mathrm{k}$
LF157 R $=1.25 k$
Due to a unique output stage design, these amplifiers have the ability to drive large capacitive loads and still maintain stability. $\mathrm{C}_{\mathrm{L}}(\mathrm{MAX}) \cong 0.01 \mu \mathrm{~F}$.
Overshoot $\leq 20 \%$
Settling time $\left(\mathrm{t}_{\mathrm{s}}\right) \cong 5 \mu \mathrm{~s}$

LF157. A Large Power BW Amplifier


For distortion $\leq 1 \%$ and a 20 Vp-p VOUT swing; power bandwidth is: 500 kHz .

## Typical Applications

Large Signal Inverter Output, VOUT (from Settling Time Circuit)


- Settling time is tested with the LF155/6 connected as unity gain inverter and LF157 connected for $A_{V}=-5$
- FET used to isolate the probe capacitance
- Output $^{\text {- }} 10 \mathrm{~V}$ step
- $A_{V}=-5$ for LF157


Low Drift Adjustable Voltage Reference


- $\Delta V_{\text {OUT }} / \Delta T= \pm 0.002 \% /{ }^{\circ} \mathrm{C}$
- All resistors and potentiometers should be wire-wound
- P1: drift adjust
- P2: VOUT adjust
- Use LF155 for
- Low $I_{B}$
- Low drift

4 Low supply current

Typical Applications (Continued)
Fast Logarithmic Converter

$\left|V_{\text {OUT }}\right|=\left[1+\frac{R 2}{R_{T}}\right] \frac{k T}{q}$ In $V_{i}\left[\frac{R_{r}}{V_{R E F} R_{i}}\right]=\log V_{i} \frac{1}{R_{i} I_{r}} \quad R 2=15.7 k, R_{T}=1 k, 0.3 \% /^{\circ}{ }^{\circ} \mathrm{C}$ (for temperature compensation)

Precision Current Monitor


- $\mathrm{V}_{\mathrm{O}}=5 \mathrm{R} 1 / \mathrm{R} 2\left(\mathrm{~V} / \mathrm{mA}\right.$ of $\left.\mathrm{I}_{\mathrm{S}}\right)$.
- R1, R2, R3: 0.1\% resistors
- Use LF155 for.

ム Common-mode range to supply range

- Low ín
A. Low Vós
- Low supply current

8-Bit D/A Converter with Symmetrical Offset Binary Operation


- R1, R2 should be matched within $\pm 0.05 \%$
- Full-scale response time: $3 \mu \mathrm{~s}$

| $\mathbf{E}_{\mathbf{O}}$ | B1 | B2 | B3 | B4 | B5 | B6 | B7 | B8 | COMMENTS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :--- |
| +9.920 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | Positive Full-Scale |
| +0.040 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | $(+)$ Zero-Scale |
| -0.040 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | $(-)$ Zero-Scale |
| -9.920 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Negative Full-Scale |

## Typical Applications (Continued)

Wide BW Low Noise, Low Drift Amplifier


- Power BW: $f_{\text {MAX }}=\frac{S_{r}}{2 \pi V_{p}} \cong 240 \mathrm{kHz}$
- Parasitic input capacitance $\mathbf{C 1} \cong \mathcal{1 3} \mathrm{pF}$ for LF155, LF156 and LF157 plus any additional layout capacitance) interacts with feedback elements and creates undesirable high frequency pole. To compensate add C2 such that: R2C2 $\cong$ R1C1.

Boosting the LF156 with a Current Amplifier


- IOUT(MAX) $\cong 150 \mathrm{~mA}$ (will drive $R_{L} \geq 100 \Omega$ )
- $\frac{\Delta V_{O U T}}{\Delta T}=\frac{0.15}{10^{-2}} \mathrm{~V} / \mu \mathrm{s}$ (with $C_{L}$ shown)
- No additional phase shift added by the current amplifier

$f=\frac{V_{C}(R 8+R 7)}{\left[8 V_{P U} R 8 R 1\right] C}, 0 \leq V_{C} \leq 30 \mathrm{~V}, 10 \mathrm{~Hz} \leq f \leq 10 \mathrm{kHz}$ R1, R4 matched. Linearity $0.1 \%$ over 2 decades.

Isolating Large Capacitive Loads


- $\mathrm{t}_{\mathrm{s}} 10 \mu \mathrm{~s}$
- When driving large $C_{L}$, the VOUT slew rate determined by $C_{L}$ and IOUT(MAX):
$\frac{\Delta V_{\mathrm{OUT}}}{\Delta \mathrm{T}}=\frac{\mathrm{I}_{\mathrm{OUT}}}{\mathrm{C}_{\mathrm{L}}} \cong \frac{0.02}{0.5} \mathrm{~V} / \mu \mathrm{s}=0.04 \mathrm{~V} / \mu \mathrm{s}$ (with $\mathrm{C}_{\mathrm{L}}$ shown)

Low Drift Peak Detector


- By adding D1 and $R_{f}, V_{D 1}=0$ during hold mode. Leakage of $D 2$ provided by feedback path through $R_{f}$.
- Leakage of circuit is essentially $I_{b}$ (LF155, LF156) plus capacitor leakage of CP .
- Diode D3 clamps $V_{O U T}(A 1)$ to $V_{I N}-V_{D 3}$ to improve speed and to limit reverse bias of D2.
- Maximum input frequency should be $\ll 1 / 2 \pi R_{f} C_{D 2}$ where $C_{D 2}$ is the shunt capacitance of D2.

Non-Inverting Unity Gain Operation for LF157


Inverting Unity Gain for LF157


Typical Applications (Continued)
High Impedance, Low Drift Instrumentation Amplifier

$\bullet V_{\text {OUT }}=\frac{R 3}{R}\left[\frac{2 R 2}{R 1}+1\right] \Delta V, V^{-}+2 V \leq V_{I N}$ common-mode $\leq V^{+}$

- System $V_{\text {OS }}$ adjusted via A2 $V_{\text {OS }}$ adjust
- Trim R3 to boost up CMRR to $120 \mathbf{d B}$. Instrumentation amplifier Resistor array RA201 (National Semiconductor) recommended

- Both amplifiers (A1, A2) have feedback loops individually closed with stable responses fover'shoot negligible)
- Acquisition time $T_{A}$, estimated by:
$T_{A} \cong\left[\frac{2 R_{O N}, V_{I N}, C_{h}}{S_{r}}\right] \frac{1 / 2}{\text { provided that: }}$
$V_{I N}<2 \pi S_{r} R_{O N} C_{h}$ and $T_{A}>\frac{V_{1 N} C_{h}}{\text { IOUT(MAX) }}, \tilde{R_{O N}}$ is of SW1
If inequality not satisfied: $T_{A} \cong \frac{V_{I N} C_{h}}{20 m A}$
- LF156 developes full $S_{r}$ output capability for $V_{I N} \geq 1 \mathrm{~V}$
- Addition of SW2 improves accuracy by putting the voltage drop across SW1 inside the feedback loop
- Overall accuracy of system determined by the accuracy of both amplifiers, A1 and A2

Typical Applications (Continued)
High Accuracy Sample and Hold


- By closing the loop through A2, the VOUT accuracy will be determined uniquely by A1. No $V_{O S}$ adjust required for A2.
- TA can be estimated by same considerations as previously but, because of the added propagation delay in the feedback loop (A2) the overshoot is not negligible.
- Overall system slower than fast sample and hold
- $\mathrm{R} 1, \mathrm{C}_{\mathrm{C}}$ : additional compensation
- Use LF156 for
- Fast settling time
- Low $\mathrm{V}_{\mathrm{OS}}$

High $\mathbf{Q}$ Band Pass Filter


- By adding positive feedback (R2) Q increases to 40
- $f_{B P}=100 \mathrm{kHz}$

$$
\frac{V_{\text {OUT }}}{V_{\text {IN }}}=10 \sqrt{\bar{Q}}
$$

- Clean layout recommended
- Response to a $1 \mathrm{Vp}-\mathrm{p}$ tone burst: $300 \mu \mathrm{~s}$


## General Description

The LF347 is a low cost, high speed quad JFET input operational amplifier with an internally trimmed input offset voltage (BI-FET IITM technology). The device requires a low supply current and yet maintains a large gain bandwidth product and a fast slew rate. In addition, well matched high voltage JFET input devices provide very low input bias and offset currents. The LF347 is pin compatible with the standard LM348. This feature allows designers to immediately upgrade the overall performance of existing LF348 and LM324, designs.

The LF347 may be used in applications such as high speed integrators, fast D/A converters, sample-and-hold circuits and many other circuits requiring low input offset voltage, low input bias current, high input impedance, high slew rate and wide bandwidth. The device has low noise and offset voltage drift.

## Amplifiers



## Features

m Internally trimmed offset voltage 2 mV

- Low input bias current
- Low input noise voltage

50 pA

- Low input noise current
$16 \mathrm{nV} / \sqrt{\mathrm{Hz}}$
- Wide gain bandwidth
$0.01 \mathrm{pA} / \sqrt{\mathrm{Hz}}$
- High slew rate $13 \mathrm{~V} / \mu \mathrm{s}$

■ Low supply current • 7.2 mA

- High input impedance $10^{12 \Omega}$
v Low total harmonic distortion $A V=10, \quad<0.02 \%$
$R_{\mathrm{L}}=10 \mathrm{k}, \mathrm{V}_{\mathrm{O}}=20 \mathrm{Vp}-\mathrm{p}, \mathrm{BW}=20 \mathrm{~Hz}-20 \mathrm{kHz}$
- Low 1/f noise corner 50 Hz

Fast settling time to $0.01 \%$. $2 \mu \mathrm{~s}$

## Simplified Schematic



## Connection Diagram




## AC Electrical Characteristics (Note 4) .

| SYMBOL | PARAMETER | CONDITIONS | LF347A |  |  | LF347B |  |  | LF347 |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX |  |
| $\because$ | Amplifier to Amplifier Coupling | $\begin{aligned} & T_{A}=25^{\circ} \mathrm{C}, \\ & f=1 \mathrm{~Hz}-20 \mathrm{kHz} \\ & \text { (Input Referred) } \end{aligned}$ |  | -120 |  |  | -120 |  |  | -120 |  | dB |
| SR | Slew Rate | $V_{S}= \pm 15 \mathrm{~V}, \mathrm{~T}_{A}=25^{\circ} \mathrm{C}$ |  | 13 |  |  | 13 |  |  | 13 |  | $\mathrm{V} / \mathrm{\mu s}$ |
| GBW | Gain-Bandwidth Product | $V_{S}= \pm 15 \mathrm{~V}, T_{A}=25^{\circ} \mathrm{C}$ |  | 4 |  |  | 4 |  |  | 4 |  | MHz |
| $e_{n}$ | Equivalent Input Noise Voltage | $\begin{aligned} & T_{A}=25^{\circ} \mathrm{C}, \mathrm{R}_{S}=100 \Omega, \\ & f=1000 \mathrm{~Hz} \end{aligned}$ | . | 16 | - |  | 16 |  |  | 16 |  | $n \mathrm{~V} / \sqrt{\mathrm{Hz}}$ |
| in | Equivalent Input Noise Current | $\mathrm{T}_{\mathrm{j}}=25^{\circ} \mathrm{C}, \mathrm{f}=1000 \mathrm{~Hz}$ |  | 0.01 |  |  | 0.01 |  |  | 0.01 |  | $\mathrm{pA} / \sqrt{\mathrm{Hz}}$ |

Note 1: For operating at elevated temperature, the device must be derated based on a thermal resistance of $125^{\circ} \mathrm{C} / \mathrm{W}$ junction to ambient or $95^{\circ} \mathrm{C} / \mathrm{W}$ junction to case.
Note 2: Unless otherwise specified the absolute maximum negative input voltage is equal to the negative power supply voltage.
Note 3: $P_{D}$ max rating cannot be exceeded.
Note 4: These specifications apply for $V_{S}= \pm 15 \mathrm{~V}$ and $0^{\circ} \mathrm{C} \leq T_{A} \leq+70^{\circ} \mathrm{C} . V_{O S}, I_{B}$ and $I_{O S}$ are measured at $V_{C M}=0$.
Note 5: The input bias currents are junction leakage currents which approximately double for every $10^{\circ} \mathrm{C}$ increase in the junction temperature, $T_{j}$. Due to limited production test time, the input bias currents measured are correlated to junction temperature. In normal operation the junction temperature rises above the ambient temperature as a result of internal power dissipation, $P_{D} . T_{j}=T_{A}+\Theta_{j A} P_{D}$ where $\Theta_{j A}$ is the thermal resistance from junction to ambient. Use of a heat sink is recommended if input bias current is to be kept to a minimum.
Note 6: Supply voltage rejection ratio is measured for both supply magnitudes increasing or decreasing simultaneously in accordance with common practice.

Typical Performance Characteristics


## Typical Performance Characteristics (Continued)




Open Loop Voltage Gain (V/V)


Undistorted Output Voltage Swing


Power Supply Rejection
Ratio




## Equivalent Input Noise Voltage



## Pulse Response



## Application Hints

The LF347 is an op amp with an internally trimmed input offset vol tage and JFET input devices (BI-FET IITM). These JFETs have large reverse breakdown voltages from gate to source and drain eliminating the need for clamps across the inputs. Therefore, large differential input voltages can easily be accommodated without a large increase in input current. The maximum differential input voltage is independent of the supply voltages. However, neither of the input voltages should be
allowed to exceed the negative supply as this will cause large currents to flow which can result in a destroyed unit.

Exceeding the negative common-mode limit on either input will cause a reversal of the phase to the output and force the amplifier output to the corresponding high or low state. Exceeding the negative common-mode limit on both inputs will force the amplifier output to a

## Application Hints (Continued)

high state. In neither case does a latch occur since raising the input back within the common-mode range again puts the input stage and thus the amplifier in a normal operating mode.

Exceeding the positive common-mode limit on a single input will not change the phase of the output; however, if both inputs exceed the limit, the output of the amplifier will be forced to a high state.

The amplifiers will operate with a common-mode input voltage equal to the positive supply; however, the gain bandwidth and slew rate may be decreased in this condition. When the negative common-mode voltage swings to within 3V of the negative supply, an increase in input offset voltage may occur.

Each amplifier is individually biased by a zener reference which allows normal circuit operation on $\pm 4 \mathrm{~V}$ power supplies. Supply voltages less than these may result in lower gain bandwidth and slew rate.

The LF347 will drive a $2 \mathrm{k} \Omega$ load resistance to $\pm 10 \mathrm{~V}$ over the full temperature range of $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$. If the amplifier is forced to drive heavier load currents, however, an increase in input offset voltage may occur on the negative voltage swing and finally reach an active current limit on both positive and negative swings.

Precautions should be taken to ensure that the power supply for the integrated circuit never becomes reversed in polarity or that the unit is not inadvertently installed
backwards in a socket as an unlimited current surge through the resulting forward diode within the IC could cause fusing of the internal conductors and result in a destroyed unit.

Because these amplifiers are JFET rather than MOSFET input op amps they do not require special handling.

As with most amplifiers, care should be taken with lead dress, component placement and supply decoupling in order to ensure stability. For example, resistors from the output to an input should be placed with the body close to the input to minimize "pick-up" and maximize the frequency of the feedback pole by minimizing the capacitance from the input to ground.

A feedback pole is created when the feedback around any amplifier is resistive. The parallel resistance and capacitance from the input of the device (usually the inverting input) to AC ground set the frequency of the pole. In many instances the frequency of this pole is much greater than the expected 3 dB frequency of the closed loop gain and consequently there is negligible effect on stability margin. However, if the feedback pole is less than approximately 6 times the expected 3 dB frequency a lead capacitor should be placed from the output to the input of the op amp. The value of the added capacitor should be such that the RC time constant of this capacitor and the resistance it parallels is greater than or equal to the original feedback pole time constant.

## Detailed Schematic




Long Time Integrator with Reset, Hold and Starting Threshold Adjustment


- VOUT starts from zero and is equal to the integral of the input voltage with respect to the threshold voltage:

$$
V_{\text {OUT }}=\frac{1}{R C} \int_{0}^{t}\left(V_{I N}-V_{T H}\right) d t
$$

- Output starts when $V_{\text {IN }} \geq V_{\text {TH }}$
- Switch S 1 permits stopping and holding any output value
- Switch S2 resets system to zero


## Typical Applications <br> (Continued)



For circuit shown:
$f_{0}=3 \mathrm{kHz}, \mathrm{f}_{\mathrm{NOTCH}}=9.5 \mathrm{kHz}$
$\mathrm{Q}=3.4$
Passband gain:
Highpass - 0.1
Bandpass - 1
Lowpass - 1
Notch - 10

- $f_{0} \times 0 \leq 200 \mathrm{kHz}$
- 10 V peak sinusoidal output swing without slew limiting to 200 kHz
- See LM348 data sheet for design equations


## General Description

The LF351 is a low cost high speed JFET input operational amplifier with an internally trimmed input offset voltage (BI-FET II ${ }^{\text {TM }}$ technology). The device requires a low supply current and yet maintains a large gain bandwidth product and a fast slew rate. In addition, well matched high voltage JFET input devices provide very low input bias and offset currents. The LF351 is pin compatible with the standard LM741 and uses the same offset voltage adjustment circuitry. This feature allows designers to immediately upgrade the overall performance of existing LM741 designs.

The LF351 may be used in applications such as high speed integrators, fast D/A converters, sample-and-hold circuits and many other circuits requiring low input offset voltage, low input bias current, high input impedance, high slew rate and wide bandwidth. The device has low noise and offset voltage drift, but for applica-
tions where these requirements are critical, the LF356 is recommended. If maximum supply current is important, however, the LF351 is the better choice.

## Features

- Internally trimmed offset voltage 2 mV
- Low input bias current 50 pA
- Low input noise voltage $16 \mathrm{nV} / \sqrt{\mathrm{Hz}}$
- Low input noise current $0.01 \mathrm{pA} / \sqrt{\mathrm{Hz}}$
- Wide gain bandwidth

4 MHz

- High slew rate $13 \mathrm{~V} / \mu \mathrm{s}$
- Low supply current 1.8 mA
- High input impedance $10^{12} \Omega$
- Low total harmonic distortion $A V=10, \quad<0.02 \%$ $R_{L}=10 \mathrm{k}, \mathrm{V}_{\mathrm{O}}=20 \mathrm{Vp}-\mathrm{p}, \mathrm{BW}=20 \mathrm{~Hz}-20 \mathrm{kHz}$
- Low 1/f noise corner 50 Hz
- Fast settling time to $0.01 \%$. $2 \mu \mathrm{~s}$

Typical Connection


Simplified Schematic


Connection Diagrams (Top Views)


Note. Pin 4 connected to case.


Dual-In-Line Package


## Absolute Maximum Ratings

| Supply Voltage | $\pm 18 \mathrm{~V}$ |
| :--- | ---: |
| Power Dissipation (Note 1) | 500 mW |
| Operating Temperature Range | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| $\mathrm{T}(\mathrm{MAX}$ ) | $115^{\circ} \mathrm{C}$ |
| Differential Input Voltage | $\pm 30 \mathrm{~V}$ |
| Input Voltage Range (Note 2) | $\pm 15 \mathrm{~V}$ |
| Output Short Circuit Duration | Continuous |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 10 seconds) | $300^{\circ} \mathrm{C}$ |

DC Electrical Characteristics
(Note 3)

| SYMBOL | PARAMETER | CONDITIONS | LF351A |  |  | LF351B |  |  | LF351 |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX |  |
| VOS | Input Offset Voltage | $\mathrm{R}_{\mathrm{S}}=10 \mathrm{k} \Omega, \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 1 | 2 |  | 3 | 5 |  | 5 | 10 | $m \mathrm{~V}$ |
|  |  | Over Temperature |  |  | 4 |  |  | 7 |  |  | 13 | mV |
| $\Delta \mathrm{VOS}^{\prime} / \Delta \mathrm{T}$ | Average TC of Input Offset Voltage | $\mathrm{RS}_{\mathrm{S}}=10 \mathrm{k} \Omega$ |  | 10 |  |  | 10 |  |  | 10 |  | $\mu \vee{ }^{\circ} \mathrm{C}$ |
|  |  |  |  |  |  |  |  |  |  |  |  |  |
| 105 | Input Offset Current | $\mathrm{T}_{\mathrm{j}}=25^{\circ} \mathrm{C}$, (Notes 3, 4) |  | 25 | 50 |  | 25 | 100 |  | 25 | 100 | pA |
|  |  | $\mathrm{T}_{\mathrm{j}} \leq 70^{\circ} \mathrm{C}$ |  |  | 2 |  |  | 4 |  |  | 4 | $n \mathrm{~A}$ |
| ${ }^{18}$ | Input Bias Current | $\mathrm{T}_{\mathrm{j}}=25^{\circ} \mathrm{C}$, (Notes 3, 4) |  | 50 | 100 |  | 50 | 200 |  | 50 | 200 | pA |
|  |  | $\mathrm{T}_{\mathrm{j}} \leq 70^{\circ} \mathrm{C}$ |  |  | 4 |  |  | 8 |  |  | 8 | nA |
| RIN | Input Resistance | $\mathrm{T}_{\mathrm{j}}=25^{\circ} \mathrm{C}$ |  | 1012 |  |  | 1012 |  |  | 1012 |  | $\Omega$ |
| AVOL | Large Signal Voltage Gain | $V_{S}= \pm 15 \mathrm{~V}, T_{A}=25^{\circ} \mathrm{C}$ | 50 | 100 |  | 50 | 100 |  | 25 | 100 |  | $\mathrm{V} / \mathrm{mV}$ |
|  |  | $V_{O}= \pm 10 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$ |  |  |  |  |  |  |  |  |  |  |
|  |  | Over Temperature | 25 |  |  | 25 |  |  | 15 |  |  | $\mathrm{V} / \mathrm{mV}$ |
| $V_{0}$ | Output Voltage Swing | $V_{S}= \pm 15 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ | $\pm 12$ | $\pm 13.5$ |  | $\pm 12$ | $\pm 13.5$ |  | $\pm 12$ | $\pm 13.5$ |  | $v$ |
| VCM | Input Common-Mode Voltage |  | : | +15 |  |  | +15 |  |  | +15 |  | V |
|  | Range $\quad$, | $\mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}$ | $\pm 11$ | -12 |  | $\pm 11$ | -12 |  | $\pm 11$ | -12 |  | V |
| CMRR | Common-Mode Rejection Ratio | $\mathrm{R}_{\mathrm{S}} \leq 10 \mathrm{k} \Omega$ | 80 | 100. |  | 80 | 100 |  | 70 | 100 |  | dB |
| PSRR | Supply Voltage Rejection Ratio | (Note 5) | 80 | 100 |  | 80 | 100 |  | 70 | 100 |  | dB |
| Is | Supply Current |  |  | 1.8 | 2.8 |  | 1.8 | 2.8 |  | 1.8 | 3.4 | mA |

## AC Electrical Characteristics

(Note 3)

| SYMBOL | PARAMETER | CONDITIONS | LF351A |  |  | LF351B |  |  | LF351 |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX |  |
| SR | Slew Rate | $V_{S}= \pm 15 \mathrm{~V}, \mathrm{~T}_{A}=25^{\circ} \mathrm{C}$ |  | 13 |  |  | 13 |  | , | 13 |  | $\mathrm{V} / \mu \mathrm{s}$ |
| GBW | Gain Bandwidth Product | $V_{S}= \pm 15 \mathrm{~V}, \mathrm{~T}_{A}=25^{\circ} \mathrm{C}$ |  | 4 |  |  | 4 |  |  | 4 |  | MHz |
| $e_{n}$ | Equivalent Input Noise Voltage | $\begin{aligned} & T_{A}=25^{\circ} \mathrm{C}, \mathrm{R}_{S}=100 \Omega, \\ & f=1000 \mathrm{~Hz} \end{aligned}$ |  | 16 |  |  | 16 |  |  | 16 | . | $n \mathrm{~V} / \sqrt{\mathrm{Hz}}$ |
| $i_{n}$ | Equivalent Input Noise Current | $\mathrm{T}_{\mathrm{j}}=25^{\circ} \mathrm{C}, f=1000 \mathrm{~Hz}$ |  | 0.01 |  |  | 0.01 |  |  | 0.01 |  | $\mathrm{pA} / \sqrt{\mathrm{Hz}}$ |

Note 1: For operating at elevated temperature, the device must be derated based on a thermal resistance of $150^{\circ} \mathrm{C} / \mathrm{W}$ junction to ambient or $45^{\circ} \mathrm{C} / \mathrm{W}$ junction to case.
Note 2: Unless otherwise specified the absolute maximum negative input voltage is equal to the negative power supply voltage.
Note 3: These specifications apply for $V_{S}= \pm 15 \mathrm{~V}$ and $0^{\circ} \mathrm{C} \leq T_{A} \leq+70^{\circ} \mathrm{C} . V_{O S}, I_{B}$ and $I_{O S}$ are measured at $V_{C M}=0$.
Note 4: The input bias currents are junction leakage currents which approximately double for every $10^{\circ} \mathrm{C}$ increase in the junction temperature, $\mathrm{T}_{\mathrm{j}}$. Due to limited production test time, the input bias currents measured are correlated to junction temperature. In normal operation the junction temperature rises above the ambient temperature as a result of internal power dissipation, $P_{D} \cdot T_{j}=T_{A}+\Theta_{j A} P_{D}$ where $\Theta_{j A}$ is the thermal resistance from junction to ambient: Use of a heat sink is recommended if input bias current is to be kept to a minimum.
Note 5: Supply voltage rejection ratio is measured for both supply magnitudes increasing or decreasing simultaneously in accordance with common practice.

Typical Performance Characteristics


Positive Common-Mode Input Voltage Limit



Gain Bandwidth


Input Bias Current


Negative Common-Mode Input Voltage Limit



Bode Plot


Supply Current



Output Voltage Swing



Typical Performance Characteristics (Continued)



Open Loop Voltage Gain (V/V)



Power Supply Rejection Ratio




## Pulse Response



## Application Hints

The LF351 is an op amp with an internally trimmed input offset voltage and JFET input devices (BI-FET $I^{T M}$ ). These JFETs have large reverse breakdown voltages from gate to source and drain eliminating the need for clamps across the inputs. Therefore, large differential input voltages can easily be accommodated without a large increase in input current. The maximum differential input voltage is independent of the supply voltages. However, neither of the input voltages should be
allowed to exceed the negative supply as this will cause large currents to flow which can result in a destroyed unit.

Exceeding the negative common-mode limit on either input will cause a reversal of the phase to the output and force the amplifier output to the corresponding high or low state. Exceeding the negative common-mode limit on both inputs will force the amplifier output to a

## Application Hints (Continued)

high state. In neither case does a latch occur since raising the input back within the common-mode range again puts the input stage and thus the amplifier in a normal operating mode.

Exceeding the positive common-mode limit on a single input will not change the phase of the output; however, if both inputs exceed the limit, the output of the amplifier will be forced to a high state.

The amplifier will operate with a common-mode input voltage equal to the positive supply; however, the gain bandwidth and slew rate may be decreased in this condition. When the negative common-mode voltage swings to within 3 V of the negative supply, an increase in input offset voltage may occur.

The LF351 is biased by a zener reference which allows normal circuit operation on $\pm 4 \mathrm{~V}$ power supplies. Supply voltages less than these may result in lower gain bandwidth and slew rate.

The LF351 will drive a $2 \mathrm{k} \Omega$ load resistance to $\pm 10 \mathrm{~V}$ over the full temperature range of $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$. If the amplifier is forced to drive heavier load currents, however, an increase in input offset voltage may occur on the negative voltage swing and finally reach an active current limit on both positive and negative swings.

Precautions should be taken to ensure that the power supply for the integrated circuit never becomes reversed in polarity or that the unit is not inadvertently installed
backwards in a socket as an unlimited current surge through the resulting forward diode within the IC could cause fusing of the internal conductors and result in a destroyed unit.

Because these amplifiers are JFET rather than MOSFET input op amps they do not require special handling.

As with most amplifiers, care should be taken with lead dress, component placement and supply decoupling in order to ensure stability. For example, resistors from the output to an input should be placed with the body close to the input to minimize "pick-up" and maximize the frequency of the feedback pole by minimizing the capacitance from the input to ground.

A feedback pole is created when the feedback around any amplifier is resistive. The parallel resistance and capacitance from the input of the device (usually the inverting input) to $A C$ ground set the frequency of the pole. In many instances the frequency of this pole is much greater than the expected 3 dB frequency of the closed loop gain and consequently there is negligible effect on stability margin. However, if the feedback pole is less than approximately 6 times the expected 3 dB frequency a lead capacitor should be placed from the output to the input of the op amp. The value of the added capacitor should be such that the RC time constant of this capacitor and the resistance it parallels is greater than or equal to the original feedback pole time constant.

Detailed Schematic


## Typical Applications

## Supply Current Indicator/Limiter



- $V_{\text {OUT }}$ switches high when $R_{S} l_{S}>V_{D}$

Hi-Z IN Inverting Amplifier


Parasitic input capacitance $\mathbf{C 1} \cong(3 \mathrm{pF}$ for LF351 plus any additional layout capacitance) interacts with feedback elements and creates undesirable high frequency pole. To compensate, add C2 such that: R2C2 $\cong$ R1C1.

Ultra-Low (or High) Duty Cycle Pulse Generator
Long Time Integrator


- tOUTPUT HIGH $\approx$ R1C $\ln \frac{4.8-2 V_{S}}{4.8-V_{S}}$
- toutput Low $\approx$ R2C $\ln \frac{2 V_{S}-7.8}{V_{S}-7.8}$
where $V_{S}=V^{+}+\mathrm{V}^{-} \mid$
*low leakage capacitor


## National Semiconductor LF353，LF354 Wide Bandwidth Dual JFET Input Operational Amplifiers



## General Description

These devices are low cost，high speed，dual JFET input operational amplifiers with an internally trimmed input offset voltage（BI－FET IITM technology）．They require low supply current yet maintain a large gain bandwidth product and fast slew rate．In addition，well matched high voltage JFET input devices provide very low input bias and offset currents．The LF353 is pin compatible with the standard LM1558 allowing designers to imme－ diately upgrade the overall performance of existing LM1558 and LM358 designs．The LF354 is pin com－ patible with the LM747 and is identical in performance to the LF353 with the additional feature of offset nulling capability．

These amplifiers may be used in applications such as high speed integrators，fast D／A converters，sample and hold circuits and many other circuits requiring low input offset voltage，low input bias current，high input
impedance，high slew rate and wide bandwidth．The devices also exhibit low noise and offset voltage drift．

## Features

－Internally trimmed offset voltage 2 mV
－Low input bias current 50 pA
－Low input noise voltage $16 \mathrm{nV} / \sqrt{\mathrm{Hz}}$
－Low input noise current $0.01 \mathrm{pA} / \sqrt{\mathrm{Hz}}$
－Wide gain bandwidth 4 MHz
－High slew rate $13 \mathrm{~V} / \mu \mathrm{s}$
－Low supply current ． 3.6 mA
－High input impedance ． $10^{12} \Omega$
－Low total harmonic distortion $A V=10, \quad<0.02 \%$ $R_{L}=10 \mathrm{k}, \mathrm{V}_{\mathrm{O}}=20 \mathrm{Vp}-\mathrm{p}, \mathrm{B} . \mathrm{W}=20 \mathrm{~Hz}-20 \mathrm{kHz}$
－Low 1／f noise corner 50 Hz
－Fast settling time to $0.01 \% \quad 2 \mu \mathrm{~s}$

Typical Connection


## Simplified Schematic



## Connection Diagrams

LF353H Metal Can Package（Top View）


Order Number LF353AH or LF353BH See NS Package H08C

LF353N Dual－In－Line Package（Top View）


## Absolute Maximum Ratings

Supply Voltage
Power Dissipation (Note 1)
Operating Temperature Range
$\mathrm{T}_{\mathrm{j}}(\mathrm{MAX})$
Differential Input Voltage
Input Voltage Range (Note 2)
Output Short Circuit Duration (Note 3)
Storage Temperature Range
Lead Temperature (Soldering; 10 seconds)
$\pm 18 \mathrm{~V}$
500 mW
$0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
$115^{\circ} \mathrm{C}$
$\pm 30 \mathrm{~V}$
$\pm 15 \mathrm{~V}$
Continuous
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
$300^{\circ} \mathrm{C}$

## DC Electrical Characteristics (Note 4)

| SYMBOL | PARAMETER | CONDITIONS | LF353A, LF354A |  |  | LF353B, LF354B |  |  | LF353, |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX |  |
| Vos | Input Offset Voltage | $\mathrm{R}_{\mathrm{S}}=10 \mathrm{k} \Omega, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ <br> Over Temperature |  | 1 | $\begin{aligned} & 2 \\ & 4 \end{aligned}$ |  | 3 | $\begin{aligned} & 5 \\ & 7 \end{aligned}$ | . | 5 | $\begin{aligned} & 10 \\ & 13 \end{aligned}$ | $\begin{aligned} & \mathrm{mV} \\ & \mathrm{mV} \end{aligned}$ |
| $\Delta \mathrm{V}_{\text {OS }} / \Delta \mathrm{T}$ | Average TC of Input Offset Voltage | $\mathrm{R}_{\mathrm{S}}=10 \mathrm{k} \Omega$ |  | 10 |  |  | 10 |  |  | 10 |  | $\underline{\mu V}{ }^{\circ} \mathrm{C}$ |
| IOS | Input Offset Current | $\begin{aligned} & T_{j}=25^{\circ} \mathrm{C},(\text { Notes } 4,5) . \\ & T_{j} \leq 70^{\circ} \mathrm{C} \end{aligned}$ |  | 25 | $\begin{aligned} & 50 \\ & 2 \end{aligned}$ |  | 25 | $\begin{aligned} & 100 \\ & 4 \end{aligned}$ |  | 25 | 100 4 | pA |
| IB | Input Bias Current | $\begin{aligned} & T_{j}=25^{\circ} \mathrm{C},(\text { Notes } 4,5) \\ & T_{j} \leq 70^{\circ} \mathrm{C} \end{aligned}$ |  | 50 | 100 4 |  | 50 | 200 8 |  | 50 | 200 8 | nA |
| Rin | Input Resistance | $\mathrm{T}_{\mathrm{j}}=25^{\circ} \mathrm{C}$ |  | 1012 |  |  | $10^{12}$ |  |  | 1012 |  | $\Omega$ |
| AVOL | Large Signal Voltage Gain | $\begin{aligned} & V_{S}= \pm 15 \mathrm{~V}, T_{A}=25^{\circ} \mathrm{C} \\ & V_{O}= \pm 10 \mathrm{~V}, R_{L}=2 \mathrm{k} \Omega \end{aligned}$ <br> Over Temperature | 50 25 | 100 |  | 50 25 | 100 |  | 25 15 | 100 |  | $\mathrm{V} / \mathrm{mV}$ $\mathrm{V} / \mathrm{mV}$ |
| Vo | Output Voltage Swing | $\mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ | $\pm 12$ | $\pm 13.5$ |  | $\pm 12$ | $\pm 13.5$ |  | $\pm 12$ | $\pm 13.5$ |  | $v$ |
| $V_{\text {CM }}$ | Input Common-Mode Voltage Range | $V_{S}= \pm 15 \mathrm{~V}$ | $\pm 11$ | $\begin{aligned} & +15 \\ & -12 \end{aligned}$ |  | $\pm 11$ | $\begin{aligned} & +15 \\ & -12 \end{aligned}$ |  | $\pm 11$ | $\begin{aligned} & +15 \\ & -12 \end{aligned}$ |  | V V |
| CMRR | Common-Mode Rejection Ratio | $\mathrm{R}_{\mathrm{S}} \leq 10 \mathrm{k} \Omega$ | 80 | 100 |  | 80 | 100 |  | 70 | 100 |  | dB |
| PSRR | Supply Voltage Rejection Ratio | (Noṭe 6) | 80 | 100 |  | 80 | 100 |  | 70 | 100 |  | dB |
| Is | Supply Current |  |  | 3.6 | 5.6 |  | 3.6 | 5.6 |  | 3.6 | 6.5 | . mA |

## AC Electrical Characteristics (Note 4)

| SYMBOL | PARAMETER | CONDITIONS | LF353A, LF354A |  |  | LF353B, LF354B |  |  | LF353, LF354 |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX |  |
|  | Amplifier to Amplifier Coupling | $T_{A}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{~Hz}$ <br> 20 kHz (Input Referred) |  | -120 | $\cdots$ |  | -120 |  |  | -120 |  | dB |
| SR | Slew Rate | $V_{S}= \pm 15 \mathrm{~V}, T_{A}=25^{\circ} \mathrm{C}$ |  | 13 |  |  | 13 |  |  | 13 |  | $\mathrm{V} / \mathrm{\mu s}$ |
| GBW | Gain-Bandwidth Product | $V_{S}= \pm 15 \mathrm{~V}, T_{A}=25^{\circ} \mathrm{C}$ |  | 4 |  |  | 4 |  |  | 4 |  | MHz |
| $e_{n}$ | Equivalent Input Noise Voltage | $\begin{aligned} & T_{A}=25^{\circ} \mathrm{C}, \mathrm{R}_{S}=100 \Omega, \\ & f=1000 \mathrm{~Hz} \end{aligned}$ |  | 16 |  | - | 16 |  |  | 16 |  | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ |
| $i_{n}$ | Equivalent Input Noise Current | $\mathrm{T}_{\mathrm{j}}=25^{\circ} \mathrm{C}, \mathrm{f}=1000 \mathrm{~Hz}$ |  | 0.01 |  |  | 0.01 |  |  | 0.01 |  | $\mathrm{pA} / \sqrt{\mathrm{Hz}}$ |

[^24]Typical Performance Characteristics


Positive Common-Mode Input Voltage Limit



Gain Bandwidth



Negative Common-Mode Input Voltage Limit




## Bode Plot

Supply Current




## Typical Performance Characteristics (Continued)





Undistorted Output Voltage Swing


Power Supply Rejection Ratio


Output Impedance


Open Loop Frequency Response


Equivalent Input Noise Voltage


Pulse Response


## Application Hints

These devices are op amps with an internally trimmed input offset voltage and JFET input devices. (BI-FET II). These JFETs have large reverse breakdown voltages from gate to source and drain eliminating the need for clamps across the inputs. Therefore, large differential input voltages can easily be accommodated without a large increase in input current. The maximum differential input voltage is independent of the supply voltages. However, neither of the input voltages should be
allowed to exceed the negative supply as this will cause large currents to flow which can result in a destroyed unit.

Exceeding the negative common-mode limit on either input will cause a reversal of the phase to the output and force the amplifier output to the corresponding high or low state. Exceeding the negative common-mode limit on both inputs will force the amplifier output to a

## Application Hints (Continued)

high state. In neither case does a latch occur since raising the input back within the common-mode range again puts the input stage and thus the amplifier in a normal operating mode.

Exceeding the positive common-mode limit on a single input will not change the phase of the output; however, if both inputs exceed the limit, the output of the amplifier will be forced to a high state:

The amplifiers will operate with a common-mode input voltage equal to the positive supply; however, the gain bandwidth añd. slew rate may be decreased in this condition. When the negative common-mode voltage swings to within 3 V of the negative supply, an increase in input offset voltage may occur.

Each amplifier is individually biased by a zener reference which allows normal circuit operation on $\pm 4 \mathrm{~V}$ power supplies. Supply voltages less than these may result in lower gain bandwidth and slew rate:

The amplifiers will drive a $2 \mathrm{k} \Omega$ load resistance to $\pm 10 \mathrm{~V}$ over the full temperature rarige of $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$. If theamplifier is forced to drive heavier load currents, however, an increase in input offset voltage may occur on the negative voltage swing and finally reach an active current limit on both positive and negative swings.

Precautions should be taken to ensure that the power supply for the integrated circuit never becomes reversed in polarity or that the unit is not inadvertently installed
backwards in a socket as an unlimited current surge through the resulting forward diode within the IC could cause fusing of the internal conductors and result in a destroyed unit.

Because these amplifiers are JFET rather than MOSFET input op amps they do not require special handling.

As with most amplifiers, care should be taken with lead dress, componen't placement and supply decoupling in order to ensure stability. For example, resistors from the output to an input should be placed with the body close to the input to minimize "pick-up" and maximize the frequency of the feedback pole by minimizing the capacitance from the input to ground.

A feedback pole is created when the feedback around any amplifier is resistive. The parallel resistance and capacitance from the input of the device (usually the inverting input) to $A C$ ground set the frequency of the pole. In many instances the frequency of this pole is much greater than the expected 3 dB frequency of the closed loop gain and consequently there is negligible effect on stability margin. However, if the feedback pole is less than approximately 6 times the expected 3 dB frequency a lead capacitor should be placed from the output to the input of the op amp. The value of the added capacitor should be such that the RC time constant of this capacitor and the resistance it parallels is greater than or equal to the original feedback pole time constant.

## Detailed Schematic



## Typical Applications



Note 1: All controls flat.
Note 2: Bass and treble boost, mid flat.
Note 3: Bass and treble cut, mid flat.
Note 4: Mid boost, bass and treble flat
Note 5: Mid cut, bass and treble flat.

- All potentiometers are linear taper
- Use the LF347 Quad for stereo applications

Typical Applications (Continued)


Fourth Order Low Pass Butterworth Filter


- Corner frequency $\left(f_{c}\right)=\sqrt{\frac{1}{R 1 R^{\prime} 2 C C 1}} \cdot \frac{1}{2 \pi}=\sqrt{\frac{1}{R^{\prime} R^{\prime} 2^{\prime} C C 1}} \cdot \frac{1}{2 \pi}$
- Passband gain $\left(\mathrm{H}_{\mathrm{O}}\right)=(1+\mathrm{R} 4 / \mathrm{R} 3)\left(1+\mathrm{R} 4^{\prime} / \mathrm{R} 3^{\prime}\right)$
- First stage $Q=1.31$
- Second stage $\mathrm{Q}=0.541$
- Circuit shown uses nearest $5 \%$ tolerance resistor values for a filter with a corner frequency of $\mathbf{1 0 0 ~ H z}$ and a passband gain of 100
- Offset nulling necessary for accurate DC performance

Fourth Order High Pass Butterworth Filter


- Corner frequency $\left(f_{c}\right)=\sqrt{\frac{1}{R 1 R_{2} C^{2}}} \cdot \frac{1}{2 \pi}=\sqrt{\frac{1}{R_{1}^{\prime} R^{\prime} C^{2}}} \cdot \frac{1}{2 \pi}$
- Passband gain $\left(H_{O}\right)=(1+R 4 / R 3)\left(1+R 4^{\prime} / R 3^{\prime}\right)$
- First stage $Q=1.31$
- Second stage $\mathrm{Q}=0.541$
- Circuit shown uses closest $5 \%$ tolerance resistor values for a filter with a corner frequency of 1 kHz and a passband gain of 10

Ohms to Volts Converter


$$
V_{O}=\frac{1 V}{R_{\text {LADDER }}} \times R_{X}
$$

Where R LADDER is the resistance from switch S1 pole to pin 10 of the LF354. LFT155/LFT156, LFT355/LFT356 Low Offset Monolithic JFET Input Operational Amplifiers

## General Description

These monolithic JFET input operational amplifiers have guaranteed low offset voltage and offset voltage drift along with high common-mode rejection which allows their use in applications requiring precision to $0.01 \%$. In addition, they have the same low bias and offset currents, high slew rate, wide bandwidth, extremely fast settling time, low voltage and current noise and low 1/f corner as do the normal LF155/LF156 BI-FET operational amplifier families.

## Advantages

- Ultra-low offset-12-bit accuracy without adjust
- Rugged JFETs allow blow-out free handling compared with MOSFET input devices
- Excellent for low noise applications using either high or low source impedance-very low 1/f corner
- Offset adjust does not degrade drift or common-mode rejection as in most monolithic amplifiers
- New output stage allows use of large capacitive loads $(10,000 \mathrm{pF})$ without stability problems
- Internal compensation and large differential input voltage capability


## Applications

- Output amplifiers in 10 and 12 -bit current mode D/A converters
- Data acquisition front-end amplifiers: (DC coupled difference amplifier, buffer)
- Output buffer in S/H circuits
- Low pass filters with DC gain
- Amplifier for auto-zeroing loops
- Long time integrators
- Precise analog computer amplifiers and integrators
- Replace op amps in existing systems requiring:
- Offset voltage adjustment
- Drift selection
- Fast settling
- Low noise
- Low bias current


## Features

## LFT155/LFT156

- Low input offset voltage
0.5 mV max
- Low input offset voltage temperature $5 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ max drift
- Low input bias current

50 pA max

- Low input offset current
- High common-mode rejection ratio 10 pA max
95 dB min
- High input impedance $10^{12 \Omega}$
- Low input noise current
$0.01 \mathrm{pA} / \sqrt{\mathrm{Hz}}$
- Large DC voltage gain 106 dB


## LFT156/LFT356

- Fast slew rate
※ Wide gain bandwidth
- Extremely fast settling
$10 \mathrm{~V} / \mu \mathrm{s} \min$
4 MHz min
- Low input noise voltage
$1.5 \mu \mathrm{~s}$ to $0.01 \%$
$12 \mathrm{nV} / \sqrt{\mathrm{Hz}}$


## Typical Applications

12-Bit Accurate Buffer


Greater than 12-bit accuracy without adjustment

Simplified Schematic


## Absolute Maximum Ratings

Supply Voltage
Power Dissipation ( $\mathrm{P}_{\mathrm{d}}$ at $25^{\circ} \mathrm{C}$ )
and Thermal Resistance $\left(\theta_{\mathrm{j}} \mathrm{A}\right)$ (Note 1)
TjMAX
Differential Input Voltage
Input Voltage Range (Note 2)
Output Short-Circuit Duration
Storage Temperature Range
Lead Temperature (Soldering, 10 seconds)

## LFT155/LFT156

$\pm 22 \mathrm{~V}$
670 mW
$150^{\circ} \mathrm{C} / \mathrm{W}$
$150^{\circ} \mathrm{C}$
$\pm 40 \mathrm{~V}$
$\pm 20 \mathrm{~V}$
Continuous
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ $300^{\circ} \mathrm{C}$

LFT355/LFT356
$\pm 18 \mathrm{~V}$
570 mW
$150^{\circ} \mathrm{C} / \mathrm{W}$ $115^{\circ} \mathrm{C}$ $\pm 30 \mathrm{~V}$
$\pm 16 \mathrm{~V}$
Continuous $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ $300^{\circ} \mathrm{C}$

DC Electrical Characteristics (Note 3)

| SYMBOL | PARAMETER | CONDITIONS | LFT155/LFT156 LFT355/LFT356 |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP | MAX |  |
| VOS | Input Offset Voltage | $\mathrm{R}_{\mathrm{S}}=50 \Omega, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ <br> Over Temperature |  | 3 | $\begin{aligned} & 0.5 \\ & 1.0 \end{aligned}$ | mV mV |
| $\Delta V_{\text {OS }} / \Delta T$ | Average TC of Input Offset Voltage | $\mathrm{R}_{S}=50 \Omega$ |  |  | 5 | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| $\Delta T C / \Delta V_{\text {OS }}$ | Change in Average TC with Vos Adjust | $R_{S}=50 \Omega,($ Note 4) |  | 0.5 |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ <br> per mV |
| Ios | Input Offset Current | $\mathrm{T}_{\mathrm{j}}=25^{\circ} \mathrm{C}$, (Notes 3,5) |  | 3 | $10$ | $\mathrm{pA}$ |
|  |  | $\mathrm{T}_{\mathrm{j}} \leq \mathrm{T}_{\text {HIGH }}$ |  |  | 1 |  |
| ${ }^{\prime} \mathrm{B}$ | Input Bias Current | $\mathrm{T}_{\mathrm{j}}=25^{\circ} \mathrm{C}$, (Notes 3,5) |  | 30 | 50 | pA |
|  |  | $\mathrm{T}_{\mathrm{j}} \leq$ THIGH |  |  | 5 | nA |
| RIN | Input Resistance | $\mathrm{T}_{\mathrm{j}}=25^{\circ} \mathrm{C}$ |  | $10^{12}$ |  | $\Omega$ |
| AVOL | Large Signal Voltage Gain | $\begin{aligned} & V_{S}= \pm 15 \mathrm{~V}, T_{A}=25^{\circ} \mathrm{C} \\ & V_{O}= \pm 10 \mathrm{~V}, R_{L}=2 \mathrm{k} \end{aligned}$ | 50 | 200 |  | $\mathrm{V} / \mathrm{mV}$ |
|  |  | Over Temperature | 25 |  |  | $\mathrm{V} / \mathrm{mV}$ |
| $\mathrm{V}_{0}$ | Output Voltage Swing | $V_{S}= \pm 15 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k}$ | $\pm 12$ | $\pm 13$ |  | V |
|  |  | $\mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=2 \mathrm{k}$ | $\pm 10$ | $\pm 12$ |  | V |
| $\mathrm{V}_{\mathrm{CM}}$ | Input Common-Mode Voltage Range | $\mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}$ | $\pm 11$ |  |  | v |
|  |  |  |  | -12 |  | V |
| CMRR | Common-Mode Rejection Ratio |  | 95 |  |  | dB |
| PSRK | Supply Voltage Rejection Ratio | (Note 6) | 85 | 100 |  | dB |

$T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}$

| SYMBOL | PARAMETER | LFT155, LFT355 |  |  | LFT156, LFT356 |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| Is | Supply Current |  | 2 | 4 |  | 5 | 7 | mA |

AC Electrical Characteristics $T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}$


## Notes for Electrical Characteristics

Note 1: The maximum power dissipation for these devices must be derated at elevated temperatures and is dictated by $T_{j M A X}, \theta_{j A}$, and the ambient temperature, $T_{A}$. The maximum available power dissipation at any temperature is $P_{d}=\left(T_{j M A X}-T_{A}\right) / \theta_{j A}$ or the $25^{\circ} C P_{d M A X}, w h i c h-$ ever is less.
Note 2: Unless otherwise specified the absolute maximum negative input voltage is equal to the negative power supply voltage.
Note 3: Unless otherwise stated, these test conditions apply:

|  | LFT155/LFT156 | LFT355/LFT356 |
| :--- | :--- | :--- |
| Supply Voltage, $\mathrm{V}_{\mathrm{S}}$ | $\pm 15 \mathrm{~V} \leq \mathrm{V}_{\mathrm{S}} \leq \pm 20 \mathrm{~V}$ | $\pm 15 \mathrm{~V} \leq \mathrm{V}_{\mathrm{S}} \leq \pm 18 \mathrm{~V}$ |
| $\mathrm{~T}_{\mathrm{A}}$ | $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ | $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {HIGH }}$ | $+125^{\circ} \mathrm{C}$ | $+70^{\circ} \mathrm{C}$ |

and $\mathrm{V}_{\mathrm{OS}}, \mathrm{I}_{\mathrm{B}}$ and $\mathrm{I}_{\mathrm{OS}}$ are measured at $\mathrm{V}_{\mathrm{CM}}=0$.
Note 4: The Temperature Coefficient of the adjusted input offset voltage changes only a small amount ( $0.5 \mu \mathrm{~V} / \rho \mathrm{C}$ typically) for each mV of adjustment from its original unadjusted value. Common-mode rejection and open loop voltage gain are also unaffected by offset adjustment.
Note 5: The input bias currents are junction leakage currents which approximately double for every $10^{\circ} \mathrm{C}$ increase in the junction temperature, $\mathrm{T}_{\mathrm{j}}$. Due to limited production test time, the input bias currents measured are correlated to junction temperature. In normal operation the junction temperature rises above the ambient temperature as a result of internal power dissipation, $P_{d}$. $T_{j}=T_{A}+\Theta_{j A} P_{d}$ where $\Theta_{j A}$ is the thermal resistance from junction to ambient. Use of a heat sink is recommended if input bias current is to be kept to a minimum.
Note 6: Supply Voltage Rejection is measured for both supply magnitudes increasing or decreasing simultaneously, in accordance with common practice.
Note 7; Settling time is defined here, for a unity gain inverter connection using $2 \mathrm{k} \Omega$ resistors. It is the time required for the error voltage (the voltage at the inverting input pin on the amplifier) to settle to within $0.01 \%$ of its final value from the time a 10 V step input is applied to the inverter.

## Typical DC Performance Characteristics

Curves are for LFT155 and LFT156 unless otherwise specified.



Negative Current Limit


Input Bias Current



Positive Current Limit




Supply Current


Positive Common-Mode Voltage Limit Input


## Typical DC Performance Characteristics (Continued)



Typical AC Performance Characteristics


LFT155 Small Signal Pulse Response, $A V=1$


LFT156 Large Signal Pulse Response,
$A V=1$



LFT156 Smaill Signal Pulse Response, $A V=1$


LFT155 Large Signal Pulse Response, $A V=1$


Typical AC Performance Characteristics (Continued)


Power Supply Rejection Ratio



Inverter Settling Time


Output Impedance


Power Supply Rejection Ratio


Equivalent Input Noise


Inverter Settling Time


Common-Mode Rejection Ratio



Equivalent Input Noise Voltage (Expanded Scale)


## Detailed Schematic



## Connection Diagram

## Metal Can Package



Note. Pin 4 connected to case.

Order Number LFT155H, LFT156H,

## LFT355H or LFT356H

See NS Package H08B

## Application Hints

The LFT155/6 series are op amps with JFET input devices. These JFETs have large reverse breakdown voltages from gate to source and drain eliminating the need for clamps across the inputs. Therefore large differential input voltages can easily be accomodated without a large increase in input current. The maximum differential input voltage is independent of the supply voltages. However, neither of the input voltages should be allowed to exceed the negative supply as this will cause large currents to flow which can result in a destroyed unit.

Exceeding the negative common-mode limit on either input will cause a reversal of the phase to the output and force the amplifier output to the corresponding high or low state. Exceeding the negative common-mode limit on both inputs will force the amplifier output to a high state. In neither case does a latch occur since raising the input back within the common-mode range again puts the input stage and thus the amplifier in a normal operating mode.

Exceeding the positive common-mode limit on a single input will not change the phase of the output however, if both inputs exceed the limit, the output of the amplifier will be forced to a high state.

These amplifiers will operate with the common-mode input voltage equal to the positive supply. In fact, the common-mode voltage can exceed the positive supply by approximately 100 mV independent of supply voltage and over the full operating temperature range. The positive supply can therefore be used as a reference on an input as, for example, in a supply current monitor and/or limiter.

Precautions should be taken to ensure that the power supply for the integrated circuit never becomes reversed in polarity or that the unit is not inadvertently installed backwards in a socket as an unlimited current surge through the resulting forward diode within the IC could cause fusing of the internal conductors and result in a destroyed unit.

## Application Hints (Continued)

Because these amplifiers are JFET rather than MOSFET. input op amps they do not require special handling.

All of the bias currents in these amplifiers are set by FET current sources. The drain currents for the amplifiers are therefore essentially independent of supply voltage.

As with most amplifiers, care should be taken with lead dress, component placement and supply decoupling in order to ensure stability. For example, resistors from the output to an input should be placed with the body close to the input to minimize "pickup" and maximize the frequency of the feedback pole by minimizing the capacitance from the input to ground.

Typical Applications (Continued)

A feedback pole is created when the feedback around any amplifier is resistive. The parallel resistance and capacitance from the input of the device (usually the inverting input) to ac ground set the frequency of the pole. In'many instances the frequency of this pole is much greater than the expected 3 dB frequency of the closed loop gain and consequently there is negligible effect on stability margin. However, if the feedback pole is less than approximately six times the expected 3 dB frequency a lead capacitor should be placed from the output to the input of the op amp. The value of the added capacitor should be such that the RC time constant of this capacitor and the resistance it parallels is greater than or equal to the original feedback pole time constant.

Vos Adjustment (Usually Not Needed)


- $V_{\text {OS }}$ is adjusted with a 25 k potentiometer
- The potentiometer wiper is connected to $\mathrm{V}^{+}$
- For potentiometers with temperature coefficient of $100 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ or less the additional drift with adjust is $\approx 0.5 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C} / \mathrm{mV}$ of adjustment
- Typical overall drift: $5 \mu \mathrm{~V} /$ ${ }^{\circ} \mathrm{C} \pm(0.5 \quad \mu \mathrm{~V} P \mathrm{C} / \mathrm{mV}$ of adj.)

Driving Capacitive Loads


Due to a unique output stage design, these amplifiers have the ability to drive large capacitive loads and still maintain stability. $\mathrm{C}_{\mathrm{L}}(\mathrm{MAX}) \cong 0.01 \mu \mathrm{~F}$.
Overshoot $\leq \mathbf{2 0 \%}$
Settling time $\left(\mathrm{t}_{\mathrm{s}}\right) \cong 5 \mu \mathrm{~s}$

## Typical Applications (Continued)

Errors Created by VOS, IB, IOS, CMRR, AOL in Some Basic Op Amp Circuits and How the LFTXXX Series Minimizes Them

$1.01 \mathrm{mV}-\frac{38 \mu \mathrm{~V}}{\mathrm{~V}_{\text {OUT }}} \geq \epsilon \geq-1.01 \mathrm{mV}-\frac{58 \mu \mathrm{~V}}{\mathrm{~V}_{\text {OUT }}}$

$1.4 \mathrm{mV}+\frac{1.1 \mathrm{mV}}{10 \mathrm{~ms}}>\epsilon>-1.6 \mathrm{mV}-\frac{1.1 \mathrm{mV}}{10 \mathrm{~ms}}$


- EX: LFT356A, $A_{V}=10, R 2=10 \mathrm{k}, 0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 70^{\circ} \mathrm{C}, \delta=0.01 \%$ $11.01 \mathrm{mV} \geq \epsilon \geq-11.01 \mathrm{mV}, \epsilon^{\prime}= \pm 0.02 \%$, CMR (Circuit) $\left.\right|_{\text {MIN }}=85.3 \mathrm{~dB}$

Typical Applications (Continued)
High CMRR, Low Drift Instrumentation Amplifier with Floating Input Stage


GAIN SET-UP

| Input Stage Gain | Output Stage Gain | Overall Gain | Jumper Pins <br> on RA201 | Expected Minimum <br> CMRR (Overall Circuit) |
| :---: | :---: | :---: | :--- | :--- |
| 1 | 1 | 1 |  | 83.4 |
| 1 | 2 | 2 | 5 to 7,12 to 10 | 82 |
| 10 | 5 | 5 | 6 to 7,11 to 10 | 86 |
| 10 | 1 | 10 | 2 to 15 | 103.4 |
| 10 | 2 | 20 | 2 to 15,5 to 7,12 to 10 | 102 |
| 100 | 5 | 50 | 2 to 15,6 to 7,11 to 10 | 106 |
| 100 | 1 | 100 | 1 to 16 | 123.4 |
| 100 | 2 | 200 | 1 to 16,5 to 7,12 to 10 | 122 |
| 199 | 5 | 500 | 1 to 16,6 to 7,11 to 10 | 126 |

[^25]

- $V_{O S}, \frac{\Delta V_{O S}}{\Delta T}$ of the circuit: The $V_{O S}$ and drift of the LFT355.
- Speed of the circuit: The GBW product and $\mathrm{t}_{\mathrm{s}}$ of the LHOO32.
- The circuit can also be used for inverters and integrators applications.
- Due to the ultra high speed of the LHOO32C proper layout is recommended.
- Compensation capacitor $\mathrm{C}_{\mathrm{C}}$ is not needed for gains above 50. For more details see LH0032 data sheet.
- By adjusting of the $V_{O S}$ of the LFT we adjust the $\mathrm{V}_{\mathrm{OS}}$ of the whole circuit.

Typical Applications (Continued)

## Settling Time Test Circuit



- Settling time is tested with the LF155/6 connected as unity gain inverter and LF157 connected for $A_{V}=-5$
- FET used to isolate the probe capacitance
- Output $=10 \mathrm{~V}$ step
- $A V=-5$ for LF157

Large Signal Inverter Output, VOUT (from Settling Time Circuit)

LFT355

$2 \mu s / D I V$

Isolating Large Capacitive Loads


- Overshoot 6\%
- $\mathrm{t}_{\mathrm{s}} 10 \mu \mathrm{~s}$
- When driving large $C_{L}$, the VOUT slew rate determined by $C_{L}$ and IOUT(MAX):
$\frac{\Delta V_{\text {OUT }}}{\Delta T}=\frac{\mathrm{l}_{\mathrm{OUT}}}{\mathrm{C}_{\mathrm{L}}} \cong \frac{0.02}{0.5} \mathrm{~V} / \mu \mathrm{s}=0.04 \mathrm{~V} / \mu \mathrm{s}$ (with $\mathrm{C}_{\mathrm{L}}$ shown)

LFT356

$1 \mu \mathrm{~s} /$ DIV

Boosting the LFT156 with a Current Amplifier

- IOUT(MAX) $\cong 150 \mathrm{~mA}$ (will drive $R_{L} \geq 100 \Omega$ )
- $\frac{\Delta V_{\mathrm{OUT}}}{\Delta T}=\frac{0.15}{10^{-2}} \mathrm{~V} / \mu \mathrm{s}$ (with $\mathrm{C}_{\mathrm{L}}$ shown)
- No additional phase shift added by the current amplifier

Amplifiers

## LH0036/LHOO36C Instrumentation Amplifier

## general description

The LH0036/LH0036C is a true micro power instrumentation amplifier designed for precision differential signal processing. Extremely high accuracy can be obtained due to the $300 \mathrm{M} \Omega$ input impedance and excellent 100 dB common mode rejection ratio. It is packaged in a hermetic TO-8 package. Gain is programmable with one external resistor from 1 to 1000 . Power supply operating range is between $\pm 1 \mathrm{~V}$ and $\pm 18 \mathrm{~V}$. Input bias current and output bandwidth are both externally adjustable or can be set by internally set values. The LH0036 is specified for operation over the $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range and the

LH0036C is specified for operation over the $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ temperature range.

## features

- High input impedance $300 \mathrm{M} \Omega$
- High CMRR 100 dB
- Single resistor gain adjust 1 to 1000
- Low power $90 \mu \mathrm{~W}$
- Wide supply range $\pm 1 \mathrm{~V}$ to $\pm 18 \mathrm{~V}$
- Adjustable input bias current
- Adjustable output bandwidth
- Guard drive output


## equivalent circuit and connection diagrams



TOP VIEW
Order Number LH0036H or LH0036CH See NS Package H12B

## absolute maximum ratings

| Supply Voltage | $\pm 18 \mathrm{~V}$ |
| :--- | ---: |
| Differential Input Voltage | $\pm 30 \mathrm{~V}$ |
| Input Voltage Range | $\pm \mathrm{V}_{S}$ |
| Shield Drive Voltage | $\pm \mathrm{V}_{S}$ |
| CMRR Preset Voltage | $\pm \mathrm{V}_{S}$ |
| CMRR Trim Voltage | $\pm \mathrm{V}_{S}$ |
| Power Dissipation (Note 3) | 1.5 W |


| Short Circuit Duration | Continuous |
| :--- | ---: |
| Operating Temperature Range | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| LH0036 | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| LH0036C | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $300^{\circ} \mathrm{C}$ |

electrical characteristics (Notes 1 and 2)


Note 1: Unless otherwise specified, all specifications apply for $V_{S}= \pm 15 \mathrm{~V}$, Pins 1,3 , and 9 grounded, $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ for the LH0036C and $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ for the LH0036.
Note 2: All typical values are for $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
Note 3: The maximum junction temperature is $150^{\circ} \mathrm{C}$. For operation at elevated temperature derate the $G$ package on a thermal resistance of $90^{\circ} \mathrm{C} / \mathrm{W}$, above $25^{\circ} \mathrm{C}$.
typical performance characteristics




Peak to Peak Output Voltage Swing vs $R_{L}$
 LOAD RESISTANCE ( $\Omega$ )

Closed Loop Voltage Gain


CMRR vs Frequency


## Output Voltage Swing vs

 Frequency

Output Voltage Swing vs Supply Voltage


Closed Loop Voltage Gain vs Frequency


Common Mode Voltage vs Supply Voltage

typical applications



* $\mathrm{R}_{\mathrm{gm}}$ and $\mathrm{R}_{\mathrm{s}}$ are optional bandwidth ano input bias current

Instrumentation Amplifier with Logic Controlled Shut-Down

Pre MUX Signal Conditioning


Isolation Amplifier for Medical Telemetry


Thermocouple Amplifier with Cold Junction Compensation


Process Control Interface


$F_{H}=A$ FUNCTION of SELECTED $A_{\text {veL }}, R_{B}$ AND $R_{\text {aw }}$
High Pass Filter

## applications information

## THEORY OF OPERATION



FIGURE 1. Simplified LH0036
The LHOO36 is a 2 stage amplifier with a high input impedance gain stage comprised of $A_{1}$ and $A_{2}$ and a differential to single-ended unity gain stage, $A_{3}$. Operational amplifier, $A_{1}$, receives differential input signal, $\mathrm{e}_{1}$, and amplifies it by a factor equal to $\left(\mathrm{R} 1+\mathrm{R}_{\mathrm{G}}\right) / \mathrm{R}_{\mathrm{G}}$.
$A_{1}$ also receives input $e_{2}$ via $A_{2}$ and $R 2$. $e_{2}$ is seen as an inverting signal with a gain of $\mathrm{R} 1 / \mathrm{R}_{\mathrm{G}} . \mathrm{A}_{1}$ also receives the common mode signal $\mathrm{e}_{\mathrm{CM}}$ and processes it with a gain of +1 .
Hence:
$V_{1}=\frac{R 1+R_{G}}{R_{G}} e_{1}-\frac{R 1}{R_{G}} e_{2}+e_{C M}$
By similar analysis $V_{2}$ is seen to be:
$V_{2}=\frac{R 2+R_{G}}{R_{G}} e_{2}-\frac{R 2}{R_{G}} e_{1}+e_{C M}$
For R1 $=$ R2:
$V_{2}-V_{1}=\left[\left(\frac{2 R 1}{R_{G}}\right)+.1\right]\left(e_{2}-e_{1}\right)$
Also, for $R 3=R 5=R 4=R 6$, the gain of $A_{3}=1$, and:
$e_{0}=(1)\left(V_{2}-V_{1}\right)=\left(e_{2}-e_{1}\right)\left[1+\left(\frac{2 R 1}{R_{G}}\right)\right]$
As can be seen for identically matched resistors, $\mathbf{e}_{\mathrm{CM}}$ is cancelled out, and the differential gain is dictated by equation (4).
For the LH0036, equation (4) reduces to:
$A_{V C L}=\frac{e_{0}}{e_{2}-e_{1}}=1+\frac{50 k}{R_{G}}$
The closed loop gain may be set to any value from $1\left(R_{G}=\infty\right)$ to $1000\left(R_{G} \cong 50 \Omega\right)$. Equation (5a) re-arranged in more convenient form may be used to select $R_{G}$ for a desired gain:
$R_{G}=\frac{50 k}{A_{V C L}-1}$

## USE OF.BANDWIDTH CONTROL (pin 1)

In the standard configuration, pin 1 of the LH0036 is simply grounded. The amplifier's slew rate in this configuration is typically $0.3 \mathrm{~V} / \mu \mathrm{s}$ and small
signal bandwidth 350 kHz for $\mathrm{A}_{\mathrm{VCL}}=1$. In some applications, particularly at low frequency, it may be desirable to limit bandwidth in order to minimize the overall noise bandwidth of the device. A resistor $R_{B W}$ may be placed between pin 1 and ground to accomplish this purpose. Figure 2 shows typical small signal bandwidth versus $\mathrm{R}_{\mathrm{Bw}}$.


FIGURE 2. Bandwidth vs R $_{\text {BW }}$
It also should be noted that large signal bandwidth and slew rate may be adjusted down by use of $R_{B W}$. Figure 3 is plot of slew rate versus $R_{B W}$.

figure 3. Output Slew Rate vs RBW

## CMRR CONSIDERATIONS

## Use of Pin 9, CMRR Preset

Pin 9 should be grounded for nominal operation. An internal factory trimmed resistor, R6, will yield a CMRR in excess of 80 dB (for $A_{V C L}=100$ ). Should a higher CMRR be desired, pin 9 should be left open and the procedure, in this section followed.

## DC Off-set Voltage and Common Mode Rejection Adjustments

Off-set may be nulled using the circuit shown in Figure 4.


FIGURE 4. Vos Adjustment Circuit
Pin 8 is also used to improve the common mode rejection ratio as shown in Figure 5. Null is

## applications information (con't)

achieved by alternately applying $\pm 10 \mathrm{~V}$ (for $\mathrm{V}^{+}$\& $\mathrm{V}^{-}=15 \mathrm{~V}$ ) to the inputs and adjusting R1 for minimum change at the output.


FIGURE 5. CMRR Adjustment Circuit
The circuits of Figure 4 and 5 may be combined as shown in Figure 6 to accomplish both $V_{O S}$ and CMRR null. However, the $\mathrm{V}_{\mathrm{O}}$ and CMRR adjustment are interactive and several iterations are required. The procedure for null should start with the inputs grounded.


FIGURE 6. Combined CMRR, VOS Adjustment Circuit
$R 2$ is adjusted for $V_{0 S}$ null. An input of +10 V is then applied and R1 is adjusted for CMRR null. The procedure is then repeated until the optimum is achieved.

A circuit which overcomes adjustment interaction is shown in Figure 7. In this case, R2 is adjusted first for output null of the LH0036. R1 is then adjusted for output null with +10 V input. It is always a good idea to check CMRR null with a -10 V input. The optimum null achievable will yield the highest CMRR over the amplifiers common mode range.


FIGURE 7. Improved VOS, CMRR Nulling Circuit

## AC CMRR Considerations

The ac CMRR may be improved using the circuit of Figure 8.


FIGURE 8. Improved AC CMRR Circuit
After adjusting R1 for best dc CMRR as before, R2 should be adjusted for minimum peak-to-peak voltage at the output while applying an ac common mode signal of the maximum amplitude and frequency of interest.

## INPUT BIAS CURRENT CONTROL

Under nominal operating conditions (pin 3 grounded), the LHOO36 requires input currents of 40 nA . The input current may be reduced by inserting a resistor $\left(R_{B}\right)$ between 3 and ground or, alternatively, between 3 and $V^{-}$. For $R_{B}$ returned to ground, the input bias current may be predicted by:
$\mathrm{I}_{\mathrm{BIAS}} \cong \frac{\mathrm{V}^{+}-0.5}{4 \times 10^{8}+800 \mathrm{R}_{\mathrm{B}}}$
or
$R_{B}=\frac{\mathrm{V}^{+}-05-\left(4 \times 10^{8}\right)\left(I_{B I A S}\right)}{800 I_{B I A S}}$
Where:

$$
\begin{aligned}
& I_{B I A S}=\text { Input Biás Current (nA) } \\
& R_{B}=\text { External Resistor connected between } \\
& \text { pin } 3 \text { and ground (Ohms) } \\
& \mathrm{V}^{+}=\text {Positive Supply Voltage (Volts) }
\end{aligned}
$$

Figure 9 is a plot of input bias current versus $\mathrm{R}_{\mathrm{B}}$.


FIGURE 9. Input Bias Current as a Function of $\mathbf{R}_{B}$
As indicated above, $R_{B}$ may be returned to the negative supply voltage. Input bias current may then be predicted by:
$I_{B I A S} \cong \frac{\left(V^{+}-V^{-}\right)-0.5}{4 \times 10^{8}+800 R_{B}}$

## applications information (con't)

or
$R_{B} \cong \frac{\left(V^{+}-V^{-}\right)-0.5-\left(4 \times 10^{8}\right)\left(I_{B I A S}\right)}{800 I_{B I A S}}$
Where:

$$
\begin{aligned}
& \mathrm{I}_{\mathrm{BIAS}}=\text { Input Bias Current (nA) } \\
& \mathrm{R}_{\mathrm{B}}=\text { External resistor connected between } \\
& \quad \text { pin } 3 \text { and } \mathrm{V}^{-} \text {(Ohms) } \\
& \mathrm{V}^{+}=\text {Positive Supply Voltage (Volts) } \\
& \mathrm{V}^{-}=\text {Negative Supply Voltage (Volts) }
\end{aligned}
$$



FIGURE 10. Input Bias Current as a Function of R $_{B}$
Figure 10 is a plot of input bias current versus $\mathrm{R}_{\mathrm{B}}$ returned to $\mathrm{V}^{-}$it should be noted that bandwidth is affected by changes in $R_{B}$. Figure 11 is a plot of bandwidth versus $\mathrm{R}_{\mathrm{B}}$.


FIGURE 11. Unity Gain Bandwidth as a Function of $R_{B}$

## BIAS CURRENT RETURN PATH CONSIDERATIONS

The LH0036 exhibits input bias currents typically in the 40 nA region in each input. This current must flow through $\mathrm{R}_{\text {ISO }}$ as shown in Figure 12.


FIGURE 12. Bias Current Return Path

In a typical application, $\mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}, \mathrm{I}_{\mathrm{B} 1} \cong \mathrm{I}_{\mathrm{B} 2} \cong$ 40 nA , the total current, $\mathrm{I}_{\mathrm{T}}$, would flow through $\mathrm{R}_{\text {ISO }}$ causing a voltage rise at point $A$. For values of $R_{\text {ISO }} \geq 150 \mathrm{M} \Omega$, the voltage at point $A$ exceeds the +12 V common range of the device. Clearly, for $\mathrm{R}_{\text {ISO }}=\infty$, the LH0036 would be driven to positive saturation.

The implication is that a finite impedance must be supplied between the input and power supply ground. The value of the resistor is dictated by the maximum input bias current, and the common mode voltage. Under worst case conditions:
$R_{\text {ISO }} \leq \frac{V_{C M R}-V_{C M}}{I_{T}}$
Where:

$$
\begin{aligned}
& V_{C M R}=\text { Common Mode Range (10V for } \\
& \text { the LH0036) } \\
& V_{C M}=\text { Common Mode Voltage } \\
& I_{T}=I_{B 1}+I_{B 2}
\end{aligned}
$$

In applications in which the signal source is floating, such as a thermocouple, one end of the source may be grounded directly or through a resistor.

## GUARD OUTPUT

Pin 2 of the LHOO36 is provided as a guard drive pin in those stringent applications which require very low leakage and minimum input capacitance. Pin 2 will always be biased at the input common mode voltage. The source impedance looking into pin 2 is approximately $15 \mathrm{k} \Omega$. Proper use of the guard/shield pin is shown in Figure 13.


FIGURE 13. Use of Guard
For applications requiring a lower source impedance than $15 \mathrm{k} \Omega$, a unity gain buffer, such as the LH0002 may be inserted between pin 2 and the input shields as shown in Figure 14.


FIGURE 14. Guard Pin With Buffer

## LH0037/LH0037C Low Cost Instrumentation Amplifier

## general description

The LH0037/LH0037C is a true instrumentation amplifier designed for precision differential signal processing. Extremely high accuracy can be obtained due to the $300 \mathrm{M} \Omega$ input impedance and excellent 100 dB common-mode rejection ratio. It is packaged in a hermetic TO-8 package. Gain is programmable with one external resistor from 1 to 1000 . Power supply operating range is between $\pm 5 \mathrm{~V}$ and $\pm 22 \mathrm{~V}$.

The LH0037 is specified for operation over the $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range and the LH0037C
is specified for operation over the $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ temperature range.

## features

- High input impedance $300 \mathrm{M} \Omega$
- High CMRR
- Single resistor gain adjust 100 dB
1 to 1000
- Low power 250 mW
- Wide supply range
- Guard drive output
equivalent circuit and connection diagrams



## typical applications



Isolation Amplifier for Medical Telemetry

## absolute maximum ratings

| Supply Voltage | $\pm 22 \mathrm{~V}$ |
| :--- | ---: |
| Differential Input Voltage. | $\pm 30 \mathrm{~V}$ |
| Input Voltage Range | $\pm V_{s}$ |
| Shield Drive Voltage | $\pm V_{s}$ |
| CMRR Preset Voltage | $\pm V_{s}$ |
| CMRR Trim Voltage | $\pm V_{s}$ |
| Power Dissipation (Note 3) | $\mathbf{1 . 5 W}$ |

Short Circuit Duration
Operating Temperature Range
LHOO37

LH0037C
Storage Temperature Range
Lead Temperature (Soldering, 10 seconds)
Continuous
$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
$300^{\circ} \mathrm{C}$
electrical characteristics (Notes 1 and 2 )


[^26] for the LH0037.
Note 2: All typical values are for $\mathrm{T}_{A}=25^{\circ} \mathrm{C}$.
Note 3: The maximum junction temperature is $150^{\circ} \mathrm{C}$. For operation at elevated temperature derate the G package on a thermal resistance of $90^{\circ} \mathrm{C} / \mathrm{W}$, above $25^{\circ} \mathrm{C}$.

## typical performance characteristics




## typical applications (con't)



Thermocouple Amplifier with Cold Junction Compensation


$F_{\mathrm{C}}+\frac{1}{2 \pi \mathrm{R}_{\mathrm{G}} \mathrm{C}_{\mathrm{G}}}$
$F_{H}:$ a function of selected $A_{\mathrm{vCl}}$

# LH0044 Series Precision Low Noise Operational Amplifiers 

## general description

The LH0044 Series is a low noise，ultra－stable，high gain， precision operational amplifier family intended to replace either chopper－stabilized monolithic or modular ampli－ fiers．The devices are particularly suited for differential mode，inverting，and non－inverting mode applications requiring very low initial offset，low offset drift，very high gain，high CMRR，and high PSRR．In addition， the LH0044 Series＇low initial offset and offset drift eliminate costly and time consuming null adjustments at the systems level．The superior performance afforded by the LHOO44 Series is made possible by advanced processing and testing techniques，as well as active laser trim of critical metal film resistors to minimize offset voltage and drift．Unique construction eliminates thermal feedback effects．

The LHOO44 Series is an excellent choice for a wide range of precision applications including strain gauge bridges，thermocouple amplifiers，and ultrastable refer－ ence amplifiers．The LHOO44 and LH0044A are
guaranteed over the temperature range of $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ ，and the LH0044AC，LH0044B，and LHOO44C are guaranteed from $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ ．The device is available in standard TO－5 op amp pin out and is compatible with LM108A，LM725，and LM741 type amplifiers．

## features

－Low input offset voltage
$25 \mu \mathrm{~V}$ max
－Excellent long－term stability
－Low offset drift $0.7 \mu \mathrm{Vp}-\mathrm{p} \max 0.1 \mathrm{~Hz}$ to 10 Hz
－Very low noise
－High CMRR and PSRR
120 dB min
－High open loop gain
120 dB min
－Wide common－mode range
$\pm 13 \mathrm{~V}$ min
－Wide supply voltage range
$\pm 2 \mathrm{~V}$ to $\pm 20 \mathrm{~V}$
equivalent circuit and connection diagram


Metal Can Package


TOP VIEW
Case is efectrically isolated
Note：Compensation is not normally required．However，for maximum stability，a $0.01 \mu \mathrm{~F}$ capacitor should be placed between pins 7 and 8 when device is used below closed loop gains of 10 ．

TO－5 Metal Can Package（H）
Order Number LH0044AH or LH0044H $\left(-55^{\circ} \mathrm{C}\right.$ to $\left.+125^{\circ} \mathrm{C}\right)$
Order Number LH0044ACH，LH0044BH or L．H0044CH $\left(-25^{\circ} \mathrm{C}\right.$ to $\left.+85^{\circ} \mathrm{C}\right)$

See NS Package H08B

## absolute maximum ratings

Supply Voltage
Power Dissipation
Differential Input Voltage (Note 4)
Input Voltage (Note 5)
Output Short-Circuit Duration
$\pm 20 \mathrm{~V}$ 600 mW

Continuous

Operating Temperature Range LH0044, LH0044A
LH0044AC, LH0044B, LH0044C
Storage Temperature Range
Lead Temperature (Soldering, 10 seconds)
$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
$-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
$300^{\circ} \mathrm{C}$
dc electrical characteristics (Note 1)

| PARAMETER | CONDITIONS | LIMITS |  |  |  |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | LH0044A/LH0044AC |  |  | LH0044/LH0044B/LH0044C |  |  |  |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| Input Offset Voltage | $\begin{aligned} & T_{A}=25^{\circ} \mathrm{C}, R_{S}=50 \Omega, V_{C M}=0 \mathrm{~V} \\ & \text { LH0044C Only } \end{aligned}$ |  | 8 | 25 |  | 12 | $\begin{aligned} & 50 \\ & 100 \end{aligned}$ | $\begin{aligned} & \mu V \\ & \mu V \end{aligned}$ |
| Input Offset Voltage | $\mathrm{R}_{\mathrm{S}}=50 \Omega, \mathrm{~V}_{\mathrm{CM}}=0 \mathrm{~V}$ <br> LH0044A and LH0044B Only |  |  | $\begin{aligned} & 50 \\ & 75 \end{aligned}$ |  |  | 150 75 | $\begin{aligned} & \mu V \\ & \mu V \end{aligned}$ |
| A'verage Input Offset Voltage Drift | $T_{\text {MIN }} \leq T_{A} \leq T_{\text {MAX }}$ <br> LH0044B Only |  | 0.1 | 0.5 |  | 0.2 | $\begin{aligned} & 1.3 \\ & 0.5 \end{aligned}$ | $\mu \mathrm{V} \rho \mathrm{C}$ <br> $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Long-Term Stability | (Note 2) |  | 0.2 | 1 |  | 0.3 | 2 | $\mu \mathrm{V} /$ month |
| Input Noise Voltage (Note 3) | $\begin{aligned} & \mathrm{BW}=0.1 \mathrm{~Hz} \text { to } 10 \mathrm{~Hz}, \mathrm{R}_{\mathrm{S}}=50 \Omega \\ & \mathrm{R}_{\mathrm{S}}=10 \mathrm{k} \Omega \text { imbalance } \end{aligned}$ | : | 0.35 0.50 | 0.7 0.9 |  | 0.35 0.50 | $\begin{aligned} & 0.8 \\ & 1.0 \end{aligned}$ | $\begin{aligned} & \mu \vee p-p \\ & \mu \vee p-p \end{aligned}$ |
| Thermal Feedback Coefficient |  |  | 0.005 |  |  | 0.005 |  | $\mu \mathrm{V} / \mathrm{mW}$ |
| Open Loop Voltage Gain | $\mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ | 120 | 145 |  | 114 | 140 |  | dB |
| Common-Mode Rejection Ratio | $-10 \mathrm{~V} \leq \mathrm{V}_{\text {CM }} \leq+10 \mathrm{~V}$ | 120 | 145 | . | 114 | 140 |  | dB |
| Power Supply Rejection Ratio. | $\pm 3 \mathrm{~V} \leq \mathrm{V}_{\mathrm{S}} \leq \pm 18 \mathrm{~V}$ | 120 | 145 |  | 114. | 140 |  | dB |
| Input Voltage Range |  | $\pm 13$ | $\pm 13.8$ |  | $\pm 12$ | $\pm 13.5$ |  | V |
| Output Voltage Swing | $\mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ | $\pm 13$ | $\pm 13.7$ |  | $\pm 12$ | $\pm 13.5$ |  | $V$ |
| Input Offset Current | $\begin{aligned} & 25^{\circ} \mathrm{C} \leq \mathrm{T}_{A} \leq \mathrm{T}_{\text {MAX }} \\ & \mathrm{T}_{\text {MIN }} \leq \mathrm{T}_{A}<25^{\circ} \mathrm{C} \end{aligned}$ |  | 1,0 | $\begin{aligned} & 2.5 \\ & 5.0 \end{aligned}$ |  | 1.5 | $\begin{aligned} & 5.0 \\ & 10.0 \end{aligned}$ | $\begin{aligned} & n A \\ & n A \end{aligned}$ |
| Average Input Offset Current Drift |  |  | 5 | 40 |  | 15 | 80 | $\mathrm{pA} /{ }^{\circ} \mathrm{C}$ |
| Input Bias Current | $\begin{aligned} & 25^{\circ} \mathrm{C} \leq \mathrm{T}_{A} \leq \mathrm{T}_{\text {MAX }} \\ & \mathrm{T}_{\text {MIN }} \leq \mathrm{T}_{A}<25^{\circ} \mathrm{C} \end{aligned}$ |  | 8.5 | $\begin{aligned} & 15 \\ & 50 \end{aligned}$ |  | 10 | $\begin{aligned} & 30 \\ & 100 \end{aligned}$ | $\begin{aligned} & \mathrm{nA} \\ & \mathrm{nA} \end{aligned}$ |
| Average Input Bias Current Drift |  |  | 50 | 300 |  | 100 | 600 | $\mathrm{pA} /{ }^{\circ} \mathrm{C}$ |
| Differential Input Impedance |  | 5 | 10 |  | 2.5 | 8 |  | $\mathrm{M} \Omega$ |
| Common-Mode Input impedance |  |  | $2 \times 10^{11}$ |  |  | $2 \times 10^{11}$ |  | $\Omega$ |
| Supply Current | $I_{L}=0$ |  | 0.9 | 3.0 |  | 1.0 | 4.0 | mA |
| Power Dissipation |  |  | 27 | 90 |  | 30 | 120 | mW |

ac electrical characteristics $T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}$

| PARAMETER | CONDITIONS | TYP | UNITS |  |
| :---: | :---: | :---: | :---: | :---: |
| Input Noise Voltage | $\begin{aligned} & R_{S}=1 \mathrm{k} \Omega, f_{0}=10 \mathrm{~Hz} \\ & R_{S}=1 \mathrm{k} \Omega, f_{0}=1 \mathrm{kHz} \end{aligned}$ | $\begin{gathered} 11 \\ 9 \end{gathered}$ | $\begin{aligned} & \mathrm{nV} / \sqrt{\mathrm{Hz}} \\ & \mathrm{nV} / \sqrt{\mathrm{Hz}} \end{aligned}$ |  |
| Slew Rate | $A_{V}=+1, \quad R_{L}=10 \mathrm{k} \Omega, \quad V_{I N}= \pm 10 \mathrm{~V}$ | 0.06 | $V / \mu \mathrm{s}$ |  |
| Large Signal Bandwidth | $A_{V}=+1, \quad R_{L}=10 \mathrm{k} \Omega, V_{I N}= \pm 10 \mathrm{~V}$ | 1 | kHz |  |
| Overload Recovery Time | $A_{V}=+100, V_{\text {IN }}=-100 \mathrm{mV}, \Delta V_{I N}=200 \mathrm{mV}$ | 5 | $\mu \mathrm{s}$ |  |
| Small Signal Bandwidth | $A_{V}=+1, \quad R_{L}=10 \mathrm{k} \Omega$ | 400 | kHz |  |
| Small Signal Rise Time | $A_{V}=+1, \quad R_{L}=10 \mathrm{k} \Omega, \quad V_{\text {IN }}=10 \mathrm{mV}$ | 2.5 | $\mu s$ |  |
| Overshoot | $A_{V}=+1, \quad R_{L}=10 \mathrm{k} \Omega, V_{1 N}=10 \mathrm{mV}, C_{L}=100 \mathrm{pF}$ | 10 | \% |  |

Note 1: All specifications apply for all device grades, at $V_{S}= \pm 15 \mathrm{~V}$, and from $T_{M I N}$ to $T_{M A X}$ unless otherwise specified. TMIN is $-55^{\circ} \mathrm{C}$ and $T_{\text {MAX }}$ is $+125^{\circ} \mathrm{C}$ for the LHOO44A and LH0044. TMIN is $-25^{\circ} \mathrm{C}$ and TMAX is $^{2} 85^{\circ} \mathrm{C}$ for the LH0044AC, LHOO44B and LHOO44C. Typicals are given for $T_{A}=25^{\circ} \mathrm{C}$.
Note 2: This parameter is not $100 \%$ tested; however, $90 \%$ of the devices are guaranteed to meet this specification after one month of operation and after initial turn-on stabilization.
Note 3: Noise is $100 \%$ tested on the LH0044A, LH0044AC and LH0044B only. $90 \%$ of the LH0044 and LH0044C devices are guaranteed to meet this specification.
Note 4: The inputs are shunted by back-to-back diodes for over-voltage protection. Excessive current will flow for differential input voltages in excess of 1 V . Input current should be limited to less than 1 mA .
Note 5: For supply voltages less than $\pm 15 \mathrm{~V}$, the absolute maximum input voltage is equal to the supply voltage.

## typical performance characteristics



Input Bias Current vs CommonMode Input Voltage


Large Signal Voltage Response




Supply Current vs Supply Voltage





Open Loop Frequency Response


Large Signal Pulse Response


## applications information

## LOW DRIFT CONSIDERATIONS

Achieving ultra-low drift in practical applications requires strict attention to board layout, thermocouple effects, and input guarding. For specific recommendations refer to AN-63 and AN-79.

A point worth stressing with regard to low drift specifications is testing of the LHOO44. Simply stated-it is virtually impossible to test the device using a thermoprobe or other form of local heating. A one degree centigrade temperature gradient can account for tens of microvolts of virtual offset (or drift). The test circuit of Figure 1 is recommended for use in a stabilized oven or continuously stirred oil bath with the entire circuit inside the oven or bath. Isothermal layout of the resistors is advised in order to minimize thermocouple induced EMF's.


FIGURE 1. LH0044 Temperature Test Circuit

## OVER COMPENSATION

The LH0044 may be overcompensated in order to minimize noise bandwidth by paralleling the internal 100 pF capacitor with an external capacitor connected between pins 1 and 6. Unity gain frequency may be predicted by:

$$
f=\frac{4 \times 10^{-5}}{100 p F+C_{e x t} p F}(H z)
$$

## COMPENSATION

For closed loop gains in excess of 10, no external components are required for frequency stability. However, for gains of 10 or less, a $0.01 \mu \mathrm{~F}$ disc capacitor is recommended between pin $7\left(\mathrm{~V}^{+}\right)$and pin 8 (Comp). An improvement in ac PSRR will also be realized by use of the $0.01 \mu \mathrm{~F}$ capacitor.

## OFFSET NULL

In general, further nulling of LH0O44 is neither necessary nor recommended. For most applications the specified initial-offset is sufficient.

However, for those applications requiring additional null, an obvious temptation might be to place a pot between pins 1 and 8 with the wiper returned to $\mathrm{V}^{+}$. This technique will usually result in reduced gain and increased offset drift due to mismatch in the TCR of the pot and R1 and R2. The technique is, therefore, not generally recommended.

The recommended technique for offset nulling the LH0044 is shown in Figure 2. Null is accomplished in $\mathrm{A}_{2}$ and all errors are divided by the closed loop gain of the LHOO44. Additional offset and drift incurred due to use of $\mathrm{A}_{2}$ is less than $1 \mu \mathrm{~V} / \mathrm{V}$ for $\mathrm{V}^{+}$and $\mathrm{V}^{-}$changes and $0.01 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ drift for the values shown in Figure 2.


FIGURE 2. LH0044 Null Technique

## typical applications



Buffered Output for Heavy Loads


X1000 Instrumentation Amp

## typical applications (con't)



10 V Reference Supply

Precision Dual Tracking Regulator

(All Resistors are Part of National's RA201 Resistor Array).

| OVERALL GAIN | INPUT STAGE GAIN | OUTPUT STAGE GAIN | JUMPER PINS ON RA201 |
| :---: | :---: | :---: | :---: |
| X1 | X1 | $\times 1$ | - |
| X2 | X1 | $\times 2$ | 5 to 7,12 to 10 |
| X5 | X1 | $\times 5$ | 6 to 7,11 to 10 |
| $\times 10$ | $\times 10$ | $\times 1$ | 2 to 15 |
| $\times 20$ | $\times 10$ | $\times 2$ | 2 to 15,5 to 7,12 to 10 |
| $\times 50$ | $\times 10$ | X5 | 2 to 15,6 to 7,11 to 10 |
| X100 | $\times 100$ | $\times 1$ | 1 to 16 |
| $\times 200$ | $\times 100$ | X2 | 1 to 16,5 to 7,12 to 10 |
| X500 | $\times 100$ | $\times 5$ | 1 to 16,6 to 7,11 to 10 |
| X995 | $\times 199$ | X5 | 1 to 14,6 to 7,11 to 10 |

Precision Instrumentation Amplifier
noise test circuit


## General Description

The LM146 series of quad op amps consists of four independent，high gain，internally compensated，low power，programmable amplifiers．Two external resistors （RSET）allow the user to program the gain bandwidth product，slew rate，supply current，input bias current， input offset current and input noise．For example，the user can trade－off supply current for bandwidth or optimize noise figure for a given source resistance．In a similar way，other amplifier characteristics can be tailored to the application．Except for the two program－ ming pins at the end of the package，the LM146 pin－out is the same as the LM124 and LM148．

Features（ISET $=10 \mu \mathrm{~A})$
－Programmable electrical characteristics
－Battery－powered operation
－Low supply current
$350 \mu \mathrm{~A}$ amplifier
－Guaranteed gain bandwidth product 0.8 MHz min
－Large DC voltage gain
120 dB
－Low noise voltage
$28 \mathrm{nV} / \sqrt{\mathrm{Hz}}$
－Wide power supply range
$\pm 1.5 \mathrm{~V}$ to $\pm 22 \mathrm{~V}$
－Class $A B$ output stage－no crossover distortion
－Ideal pin out for Biquad active filters
－Input bias currents are temperature compensated

Connection Diagrams（Dual－In－Line Packages，Top Views）


Order Number LM146J，LM246J or LM346J See NS Package J16A

Order Number LM246N or LM346N See NS Package N16A


PROGRAMMING EQUATIONS

Total Supply Current $=1.4 \mathrm{~mA}\left(I_{\text {SET }} / 10 \mu \mathrm{~A}\right)$ Gain Bandwidth Product $=1 \mathrm{MHz}\left(I_{S E T} / 10 \mu \mathrm{~A}\right)$ Slew Rate $=0.4 \mathrm{~V} / \mu \mathrm{s}\left(I_{\mathrm{SET}} / 10 \mu \mathrm{~A}\right)$ Input Bias Current $\simeq 50 \mathrm{nA}$（ $\mathrm{ISET}^{2} / 10 \mu \mathrm{~A}$ ）
ISET＝Current into pin 8，pin 9 （see schematic－ diagram）
$I_{S E T}=\frac{V^{+}-V^{-}-0.6 V}{R_{S E T}}$


## Absolute Maximum Ratings <br> (Note 1)

Supply Voltage

Differential Input Voltage (Note 1)
CM Input Voltage (Note 1)
Power Dissipation (Note 2)
Output Short-Circuit Duration (Note 3)
Operating Temperature Range
Maximum Junction Temperature
Storage Temperature Range
Lead Temperature (Soldering, 10 seconds)
Thermal Resistance ( $\theta_{\mathrm{j} A}$ ), (Note 2)
$\begin{array}{ll}\text { Cavity DIP (D) (J) } & \mathrm{P}_{\mathrm{d}} \\ & \theta_{\mathrm{jA}} \\ \text { Molded DIP (N) } & \begin{array}{l}\mathrm{P}_{\mathrm{d}} \\ \\ \\ \\ \\ \theta_{\mathrm{jA}}\end{array}\end{array}$

| LM146 | LM246 | LM346 |
| :---: | :---: | :---: |
| $\pm 22 \mathrm{~V}$ | $\pm 18 \mathrm{~V}$ | $\pm 18 \mathrm{~V}$ |
| $\pm 30 \mathrm{~V}$ | $\pm 30 \mathrm{~V}$ | $\pm 30 \mathrm{~V}$ |
| $\pm 15 \mathrm{~V}$ | $\pm 15 \mathrm{~V}$ | $\pm 15 \mathrm{~V}$ |
| 900 mW | 500 mW | 500 mW |
| Indefinite | Indefinite | Indefinite |
| $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| $150^{\circ} \mathrm{C}$ | $110^{\circ} \mathrm{C}$ | $100^{\circ} \mathrm{C}$ |
| $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| $300^{\circ} \mathrm{C}$ | $300^{\circ} \mathrm{C}$ | $300^{\circ} \mathrm{C}$ |
|  |  |  |
| 900 mW | 900 mW | 900 mW |
| $90^{\circ} \mathrm{C} / \mathrm{W}$ | $90^{\circ} \mathrm{C} / \mathrm{W}$ | $90^{\circ} \mathrm{C} / \mathrm{W}$ |
|  |  | 500 mW |
|  |  | $140^{\circ} \mathrm{C} / \mathrm{W}$ |

DC Electrical Characteristics $\left(\mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}, \mathrm{ISET}=10 \mu \mathrm{~A}\right.$, Note 4$)$

| PARAMETER | CONDITIONS | LM146 |  |  | LM246/LM346 |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| Input Offset Voltage | $V_{C M}=0 V, R_{S} \leq 50 \Omega, T_{A}=25^{\circ} \mathrm{C}$ |  | 0.5 | 5 |  | 0.5 | 6 | mV |
| Input Offset Current | $V_{C M}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | . | 2 | 20 |  | 2 | 100 | $n A$ |
| Input Bias Current | $V_{C M}=0 V, T_{A}=25^{\circ} \mathrm{C}$ | $\because$ | 50 | 100 |  | 50 | 250 | $n A$ |
| Supply Current (4 Op Amps) | $T_{A}=25^{\circ} \mathrm{C}$ |  | 1.4 | 2.0 |  | 1.4 | 2.5 | mA |
| Large Signal Voltage Gain | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega, \Delta \mathrm{~V}_{\mathrm{OUT}}= \pm 10 \mathrm{~V} \\ & \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \end{aligned}$ | 100 | 1000 |  | 50 , | 1000 |  | $\mathrm{V} / \mathrm{mV}$ |
| Input CM Range | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | $\pm 13.5$ | $\pm 14$ |  | $\pm 13.5$ | $\pm 14$ |  | $V$ |
| CM Rejection Ratio | $R_{S} \leq 10 \mathrm{k} \Omega, \mathrm{T}_{A}=25^{\circ} \mathrm{C}$ | 80 | 100 |  | 70 | 100 |  | - dB |
| Power Supply Rejection | $\mathrm{R}_{\mathrm{S}} \leq 10 \mathrm{k} \Omega, \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | 80 | 100 |  | 74 | 100 |  | dB |
| Ratio |  |  |  |  |  |  |  |  |
| Output Voltage Swing | $\mathrm{R}_{\mathrm{L}} \geq 10 \mathrm{k} \Omega, \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | $\pm 12$ | $\pm 14$ |  | $\pm 12$. | $\pm 14$ |  | . V |
| Short-Circuit Current | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | 5 | 20 | 30 | 5 | 20 | 30 | mA |
| Gain Bandwidth Product | $T_{A}=25^{\circ} \mathrm{C}$ | 0.8 | 1.2 | . | 0.5 | 1.2 |  | MHz |
| Phase Margin | $T_{A}=25^{\circ} \mathrm{C}$ |  | 60 | .. | , | 60 |  | Deg |
| Slew Rate | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 0.4 |  |  | 0.4 |  | $\mathrm{V} / \mu \mathrm{s}$ |
| Input Noise Voltage | $f=1 \mathrm{kHz}, \mathrm{T}_{A}=25^{\circ} \mathrm{C}$ |  | 28 |  |  | 28 |  | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ |
| Channel Separation | $\begin{aligned} & R_{L}=10 \mathrm{k} \Omega, \Delta V_{O U T}=0 \mathrm{~V} \text { to } \\ & \pm 12 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \end{aligned}$ |  | 120 |  |  | 120 |  | dB |
| Input Resistance | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 1.0 | . |  | 1.0 |  | $\mathrm{M} \Omega$ |
| Input Capacitance | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 2.0 | . |  | 2.0 | - | pF |
| Input Offset Voltage | $\mathrm{V}_{C M}=0 \mathrm{~V}, \mathrm{RS} \leq 50 \Omega$ | , | 0.5 | 6 | . | 0.5 | 7.5 | mV |
| Input Offset Current | $V_{C M}=0 \mathrm{~V}$ |  | 2 | 25 |  | 2 | 100 | $n \mathrm{~A}$ |
| Input Bias Current | $V_{C M}=0 \mathrm{~V}$ |  | 50 | 100 |  | 50 | 250 | nA |
| Supply Current (40p Amps) |  | . | 1.5 | 2.0 |  | 1.5 | 2.5 | mA |
| Large Signal Voltage Gain. | $\mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega, \Delta \mathrm{V}_{\mathrm{OUT}}= \pm 10 \mathrm{~V}$ | 50 | 1000 |  | $\cdots 25$ | 1000 |  | $\mathrm{V} / \mathrm{mV}$ |
| Input CM Range |  | $\pm 13.5$ | $\pm 14$. |  | $\pm 13.5$ | $\pm 14$ |  | V |
| CM Rejection Ratio | RS $\leq 50 \Omega$ | 70 | 100 |  | 70 | 100 |  | dB |
| Power Supply Rejection | $\mathrm{R}_{S} \leq 50 \Omega$ | 76 | 100 |  | 74 | 100 | , | dB |
| Ratio , |  |  |  |  |  |  |  |  |
| Output Voltage Swing | $R_{L} \geq 10 \mathrm{k} \Omega$ | $\pm 12$ | $\pm 14$ |  | $\pm 12$ | $\pm 14$ |  | V |

DC Electrical Characteristics $\left(\mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}, \mathrm{ISET}=1 \cdot \mu \mathrm{~A}\right)$

| PARAMETER | CONDITIONS | LM146 |  |  | LM246/LM346 |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| Input Offset Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{CM}}=0 \mathrm{~V}, \mathrm{R}_{\mathrm{S}} \leq 50 \Omega, \\ & \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \end{aligned}$ |  | 0.5 | 5 |  | 0.5 | 7 | mV |
| Input Bias Current | $V_{C M}=O V, T_{A}=25^{\circ} \mathrm{C}$ | . | 7.5 | 20 |  | 7.5 | 100 | nA |
| Supply Current (40p <br> Amps) | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 140 | 250 |  | 140 | 300 | $\mu \mathrm{A}$ |
| Gain Bandwidth Product | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | 80 | 100 |  | 50 | 100 |  | kHz |

DC Electrical Characteristics $\left(V_{S}= \pm 1.5 \mathrm{~V}, 1 \mathrm{SET}=10 \mu \mathrm{~A}\right)$

| PARAMETER | CONDITIONS | LM146 |  |  | LM246/LM346 |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| Input Offset Voltage | $\begin{aligned} & V_{C M}=0 \mathrm{~V}, R_{S} \leq 50 \Omega, \\ & T_{A}=25^{\circ} \mathrm{C} \end{aligned}$ |  | 0.5 | 5 |  | 0.5 | 7 | mV |
| Input CM Range | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | $\pm 0.7$ | . |  | $\pm 0.7$ |  |  | V |
| CM Rejection Ratio | $R_{S} \leq 50 \Omega, T_{A}=25^{\circ} \mathrm{C}$ |  | 80 |  |  | 80 |  | dB |
| Output Voltage Swing | $R_{L} \geq 10 \mathrm{k} \Omega, \mathrm{T}_{A}=25^{\circ} \mathrm{C}$ | $\pm 0.6$ |  |  | $\pm 0.6$ |  |  | V |

Note 1: For supply voltages less than $\pm 15 \mathrm{~V}$, the absolute maximum input voltage is equal to the supply voltage.
Note 2: The maximum power dissipation for these devices must be derated at elevated temperatures and is dictated by $T_{j M A X}, \theta_{j A}$, and the ambient temperature, $T_{A}$. The maximum available power dissipation at any temperature is $P_{d}=\left(T_{j M A X}-T_{A}\right) / \theta_{j A}$ or the $25^{\circ} \mathrm{C} P_{d M A X}$, whichever is less.
Note 3: Any of the amplifier outputs can be shorted to ground indefinitely; however, more than one should not be simultaneously shorted as the maximum junction temperature will be exceeded.
Note 4: These specifications apply over the absolute maximum operating temperature range unless otherwise noted.

## Typical Performance Characteristics



Typical Performance Characteristics (Continued)

 SUPPLY VOLTAGE ( $\pm$ V)

Common-Mode Rejection Ratio vs ISET


Input Voltage Range vs Supply Voltage
 SUPPLY VOLTAGE ( $\pm$ V)

Input Offset Current vs
Temperature


Power Supply Rejection Ratio vs ISET


Input Bias Current vs Input Common-Mode Voltage



## Typical Performance Characteristics（Continued）




Transient Response Test Circuit


## Application Hints

Avoid reversing the power supply polarity, the device will fail.

Common-Mode Input Voltage: The negative commonmode voltage limit is one diode drop above the negative supply voltage. Exceeding this limit on either input will result in an output phase reversal. The positive commonmode limit is typically 1 V below the positive supply voltage. No output phase reversal will occur if this limit is exceeded by either input.

Output Voltage Swing vs ISET: For a desired output voltage swing the value of the minimum load depends on the positive and negative output curent capability of the op amp. The maximum available positive output current, (ICL+), of the device increases with ISET whereas the negative output current (ICL-) is independent of ISET. Figure 1 illustrates the above.


FIGURE 1. Output Current Limit vs ISET

Input Capacitance: The input capacitance, $\mathrm{C}_{\text {IN }}$, of the LM146 is approximately 2 pF ; any stray capacitance, $\mathrm{C}_{\mathrm{S}}$, (due to external circuit circuit layout) will add to $\mathrm{C}_{\text {IN }}$. When resistive or active feedback is applied, an additional pole is added to the open loop frequency response of the device. For instance with resistive feedback (Figure 2), this pole occurs at $1 / 2 \pi(R 1 \| R 2)$ ( $C_{\text {IN }}+C_{S}$ ). Make sure that this pole occurs at least 2 octaves beyond the expected -3 dB frequency corner of the closed loop gain of the amplifier; if not, place a lead capacitor in the feedback such that the time constant of this capacitor and the resistance it parallels is equal to the. $R_{1}\left(C_{S}+C_{I N}\right)$, where $R_{1}$ is the input resistance of the circuit.


FIGURE 2
Temperature Effect on the GBW: The GBW (gain bandwidth product), of the LM146 is directly proportional to ISET and inversely proportional to the absolute temperature. When using resistors to set the bias current, ISET, of the device, the GBW product will decrease with increasing temperature. Compensation can be provided by creating an ISET current directly proportional to temperature (see typical applications).

Isolation Between Amplifiers: The LM146 die is isothermally layed out such that crosstalk between all 4 amplifiers is in excess of -105 dB (DC). Optimum isolation (better than -110 dB ) occurs between amplifiers $A$ and $D, B$ and $C$; that is, if amplifier $A$ dissipates power on its output stage, amplifier $D$ is the one which will be affected the least, and vice versa. Same argument holds for amplifiers B and C.

LM146 Typical Performance Summary: The LM146 typical behavior is shown in Figure 3. The device is fully predictable. As the set current, ISET, increases, the speed, the bias current, and the supply current increase while the noise power decreases proportionally and the $\mathrm{V}_{\text {os }}$ remains constant. The usable GBW range of the op amp is 10 kHz to $3.5-4 \mathrm{MHz}$.


FIGURE 3. LM146 Typical Characteristics
Low Power Supply Operation: The quad op amp operates down to $\pm 1.3 \mathrm{~V}$ supply. Also, since the internal circuitry is biased through programmable current sources, no degradation of the device speed will occur.

Speed vs Power Consumption: LM146 vs LM4250 (single programmable). Through Figure 4, we observe that the LM146's power consumption has been optimized for GBW products above 200 kHz , whereas the LM4250 will reach a GBW of no more than 300 kHz , for GBW products below 200 kHz , the LM4250 will consume less.


FIGURE 4. LM146 vs LM4250

Dual Supply or Negative Supply Biasing


$$
I_{S E T} \simeq \frac{\left|V^{-}\right|-0.6 \mathrm{~V}}{R_{S E T}}
$$

Current Source Biasing with Temperature Compensation


$$
\mathrm{I}_{\mathrm{SET}}=\frac{67.7 \mathrm{mV}}{\mathrm{R}_{\mathrm{SET}}}
$$

- The LM334 provides an ISET directly proportional to absolute temperature. This cancels the slight GBW product temperature coefficient of the LM346.

Single (Positive) Supply Biasing

$I_{S E T} \simeq \frac{\mathrm{~V}^{+}-0.6 \mathrm{~V}}{R_{S E T}}$

Biasing all 4 Amplifiers with Single Current Source


$$
\frac{I_{S E T} 1}{I_{S E T}}=\frac{R 2}{R 1}, I_{S E T} 1+I_{S E T 2}=\frac{67.7 \mathrm{mV}}{R_{S E T}}
$$

- For ISET1 $\simeq I_{S E T 2}$ resistors R1 and R2 are not required if a slight error between the 2 set currents can be tolerated. If not, then use R1 $=$ R2 to create a 100 mV drop across these resistors.


## Active Filters Applications

Basic (Non-Inverting "State Variable") Active Filter Building Block



- The LM146 quad programmable op amp is especially suited for active filters because of their adequate GBW product and low power consumption.
Circuit synthesis equations (for circuit analysis equations, consult with the AF100 and LM148 data sheet).
Need to know desired: $\quad f_{0}=$ center frequency measured at the BP output
$\mathrm{Q}_{\mathrm{o}}=$ quality factor measured at the BP output
$H_{0}=$ gain at the output of interest (BP or HP or LP or all of them)

4. Relation between different gains: $H_{O}(B P)=0.316 \times \mathrm{O}_{\mathrm{O}} \times \mathrm{H}_{\mathrm{O}}(L P) ; \mathrm{H}_{\mathrm{O}}(L P)=10 \times H_{O}(H P)$

4 $\mathrm{R} \times \mathrm{C}=\frac{5.033 \times 10^{-2}}{\mathrm{f}_{\mathrm{O}}}(\mathrm{sec})$
A. For BP output: $R_{Q}=\left(\frac{3.478 Q_{0}-H_{0}(B P)}{10^{5}}-\frac{H_{0}(B P)}{10^{5} \times 3.478 \times Q_{0}}\right)^{-1} ; R_{I N}=\frac{\left(\frac{3.478 Q_{0}}{H_{O}(B P)}-1\right)}{\frac{1}{R O}+10^{-5}}$
$\wedge$ For $H P$ output: $R_{Q}=\frac{1.1 \times 10^{5}}{3.478 \mathrm{Q}_{\mathrm{O}}\left(1.1-H_{O}(H P)\right)-H_{O}(H P)} ; R_{I N}=\frac{\frac{1.1}{H_{O}(H P)}-1}{\frac{1}{R Q}+10^{-5}}$
Note. All resistor values are given in ohms.

- For $L P$ output: $\mathrm{R}_{\mathrm{Q}}=\frac{11 \times 10^{5}}{3.478 \mathrm{Q}_{\mathrm{O}}\left(11-\mathrm{H}_{\mathrm{O}}(L P)\right)-\mathrm{H}_{\mathrm{O}}(L P)} ; \mathrm{R}_{I N}=\frac{\frac{11}{\mathrm{H}_{\mathrm{O}}(L P)}-1}{\frac{1}{\mathrm{RQ}}+10^{-5}}$.
4.For BR (notch) output: Use the 4th amplifier of the LM146 to sum the LP and HP outputs of the basic filter.


$$
\sqrt{\frac{R_{H}}{R_{L}}}=0.316 \frac{f_{\text {notch }}}{f_{o}}
$$ Determine $R_{F}$ according to the desired gains: $H_{0}(B R)_{f \ll f_{\text {notch }}}=\frac{R_{F}}{R_{L}} H_{O}(L P), H_{o}(B R)_{f \gg f_{\text {notch }}}=\frac{R_{F}}{R_{H}} H_{O}(H P)$

- Where to use amplifier C: Examine the above gain relations and determine the dynamics of the filter. Do not allow slew rate limiting in any output ( $V_{H P}, V_{B P}, V_{L P}$ ), that is:

$$
V_{I N(\text { peak })}<63.66 \times 10^{3} \times \frac{\text { ISET }}{10 \mu \mathrm{~A}} \times \frac{1}{f_{0} \times H_{0}}(\text { Volts })
$$

If necessary, use amplifier C, biased at higher ISET, where you get the largest output swing.
Deviation from Theoretical Predictions: Due to the finite GBW products of the op amps the $f_{0}, Q_{0}$ will be slightly different from the theoretical predictions.
$f_{\text {real }} \simeq \frac{f_{o}}{1+\frac{2 f_{o}}{G B W}}, Q_{\text {real }} \simeq \frac{Q_{o}}{1-\frac{3.2 f_{o} \times Q_{o}}{G B W}}$

## Active Filters Applications（Continued）

A Simple－to－Design BP，LP Filter Building Block

－If resistive biasing is used to set the LM346 performance，the $Q_{0}$ of this filter building block is nearly insensitive to the op amp＇s GBW product temperature drift；it has also better noise performance than the state variable filter．

Circuit Synthesis Equations
$H_{O}(B P)=Q_{0} H_{O}(L P) ; R \times C=\frac{0.159}{f_{O}} ; R_{Q}=Q_{O} \times R ; R_{I N}=\frac{R_{Q}}{H_{O}(B P)}=\frac{R}{H_{O}(L P)}$
－For the eventual use of amplifier C ，see comments on the previous page．

A 3－Amplifier Notch Filter（or Elliptic Filter Building Block）


Circuit Synthesis Equations
$R \times C=\frac{0.159}{f_{O}} ; R_{Q}=Q_{O} \times R ; R_{I N}=\frac{0.159 \times f_{0}}{C^{\prime} \times f^{2}{ }_{\text {notch }}}$
$\left.H_{o(B R)}\right|_{f \ll f_{\text {notch }}}=\left.\frac{R}{R_{I N}} H_{o(B R)}\right|_{f \gg f_{\text {notch }}}=\frac{C^{\prime}}{C}$
－For nothing but a notch output：$R_{I N}=R, C^{\prime}=C$ ．

Active Filters Applications (Continued)


- This is a BP, LP, BR filter. The filter characteristics are created by using the tunable frequency response of the LM346.
- Limitations: $\mathrm{O}_{0}<10, \mathrm{f}_{\mathrm{o}} \times \mathrm{o}_{0}<1.5 \mathrm{MHz}$, output voltage should not exceed Vpeak(out) $\leq \frac{63.66 \times 10^{3}}{\mathrm{f}_{\mathrm{o}}} \times \frac{\mathrm{ISET}(\mu \mathrm{A})}{10 \mu \mathrm{~A}}$ (V)
- Design equations: $a=\frac{R 6+R 5}{R 6}, b=\frac{R 2}{R 1+R 2}, c=\frac{R 3}{R 3+R 4}, d=\frac{R 7}{R 8+R 7}, e=\frac{R 10}{R 9+R 10}, f_{o}(B P)=f u \sqrt{\frac{b}{a}}, H_{o}(B P)=a \times c$,
$H_{o(L P)}=\frac{c}{b}, Q_{0}=\sqrt{a \times b}$
$f_{o(B R)}=f_{o(B P)}\left(1-\frac{c}{b}\right) \simeq f_{O}(B P)(c \ll 1)$ provided that $d=H_{O}(B P) \times e, H_{O}(B R)=\frac{R 10}{R 9}$.
- Advantage: $f_{0}, Q_{0}, H_{0}$ can be independently adjusted; that is, the filter is extremely easy to tune.
- Tuning procedure (ex. BP tuning)

1. Pick up a convenient value for $b$; $(b<1)$
2. Adjust $Q_{0}$ through R5
3. Adjust $H_{o}(B P)$ through R4
4. Adjust $f_{o}$ through R RET

$E x: f_{c}=20 \mathrm{kHz}, H_{0}$ (gain of the filter) $=1, \mathrm{Q}_{\mathrm{o} 1}=0.541, \mathrm{Q}_{\mathrm{o} 2}=1.306$.

- Since for this filter the GBW product of all 4 amplifiers has been designed to be the same $(\sim 1 \mathrm{MHz})$ only one current source can be used to bias the circuit. Fine tuning can be further accomplished through $\mathrm{R}_{\mathrm{b}}$.


## Miscellaneous Applications

A Unity Gain Follower with Bias Current Reduction

Circuit Shutdown

－For better performance，use a matched NPN pair．

Voice Activated Switch and Amplifier


Miscellaneous Applications (Continued)
X10 Micropower Instrumentation Amplifier with Buffered Input Guarding


Section 10
Resistor Arrays

## RA201 Precision Instrumentation Amplifier Resistor Network

## General Description

The RA201 is a family of precision instrumentation amplifier networks. This device, when combined with 3 operational amplifiers, provides a precision instrumentation amplifier with common-mode rejection up to 100 dB . All gain setting resistors are provided within the device. This feature assures excellent thermal tracking and thermal matching of all resistors. This network is manufactured using a high stability thin-film technology. Thin-film resistors provide tracking temperature coefficients of better than $5 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$. The thin-film resistors are laser trimmed to guarantee resistor matching to $0.05 \%$ for the RA201-2, and 0.1\% for the RA201-1.

Other applications include process control interfacing and precision decade dividers.

## Features

- Gain programmable
- Matching accuracies to $0.05 \%$.
- Matching temperature coefficient to $5 \mathrm{ppm} / /^{\circ} \mathrm{C}$.
- Absolute temperature coefficient to $80 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$
- Close thermal proximity of all resistors
- Standard dual-in-line package
- Low-cost


## Connection Diagram



| $R 1=252.525 \ldots \Omega$ | $R 3: R 2=9: 1$ |
| :--- | :--- |
| $R 2=2.777 \ldots k \Omega$ | $R 3: R 1=99: 1$ |
| $R 3=25 k$ | $R 3!\mid R 2=2.50 k$ |
| $R 4=25 k$ | $R 3 \\| R 1=250.0 \Omega$ |
| $R 5=25 k$ | $R 51 \\| R 6=5.0 k$ |
| $R 6=6.25 k$ |  |
| $R 7=25 k$ |  |
| $R 8=252.525 \ldots \Omega$ |  |
| $R 9=2.777 \ldots k \Omega$ |  |
| $R 10=25 k$ |  |
| $R 11=25 k$ |  |
| $R 12=25 k$ |  |
| $R 13=6.25 k$ |  |
| $R 14=25 k$ |  |

Typical Application


| Overall Gain | Input Stage Gain | Output Stage Gain | Jumper Pins on RA201 |
| :---: | :---: | :---: | :---: |
| X1 | X1 | $\times 1$ |  |
| X2 | X1 | X2 | 5 to 7, 12 to 10 |
| X5 | X1 | X5 | 6 to 7,11 to 10 |
| $\times 10$ | $\times 10$ | X1 | 2 to 15 |
| $\times 20$ | $\times 10$ | X2 | 2 to 15,5 to 7,12 to 10 |
| $\times 50$ | $\times 10$ | X5 | 2 to 15,6 to 7,11 to 10 |
| X100 | X100 | X1 | 1 to 16 |
| X200 | X100 | X2 | 1 to 16,5 to 7,12 to 10 |
| X500 | X100 | X5 | 1 to 16,6 to 7,11 to 10 |
| X995 | $\times 199$ | X5 | 1 to 14,6 to 7,11 to 10 |

## Absolute Maximum Ratings

Rated Voltage Between Sections
Rated Voltage Across Resistors
Package Power Dissipation at $25^{\circ} \mathrm{C}$ (See Curve)
Individual Resistor Power at $25^{\circ} \mathrm{C}$
Operating Temperature Range
RA201-1N, RA201-2N
RA201-1D, RA201-2D
Storage Temperature Range
Lead Temperature (Soldering, 10 seconds)

200 V
(Note 1)
2.0W
$0.25 W^{\prime}$
$-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
$-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
$300^{\circ} \mathrm{C}$

## Electrical Characteristics $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Note 2)

| PARAMETER | CONDITIONS; RESISTORS TESTED | TYP | $\begin{aligned} & \text { RA201-2 } \\ & \text { MAX } \end{aligned}$ | $\begin{aligned} & \text { RA201-1 } \\ & \text { MAX } \end{aligned}$ | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Input Stage $\times 10$ | R2:R3 | 1:9 | $\pm 0.05$ | $\pm 0.1$ | \% |
|  | (R2\||R9):(R3||R10) | 1:9 | $\pm 0.05$ | $\pm 0.1$ | \% |
| Input Stage $\times 100$ | R1:R3 | 1:99 | $\pm 1$ | $\pm 1$ | \% |
|  | (R8\||R1):(R3||R10) | 1:99 | $\pm 1$ | $\pm 1$ | \% |
| Output Stage $\times 1$ | R7:R5 | 1:1 | $\pm 0.05$ | $\pm 0.1$ | \% |
|  | R14:R12 | 1:1 | $\pm 0.05$ | $\pm 0.1$ | \% |
| Output Stage $\times 2$ | (R4\||R5):R7 | 1:2 | $\pm 0.05$ | $\pm 0.1$ | \% |
|  | (R12\||R11):R14 | 1:2 | $\pm 0.05$ | $\pm 0.1$ | \% |
| Output Stage $\times 5$ | (R6i\|R5) : $\mathrm{R}^{7}$ | 1:5 | $\pm 0.05$ | $\pm 0.1$ | \% |
|  | (R12\||R13): R14 | 1:5 | $\pm 0.05$ | $\pm 0.1$ | \% |
| Output Stage CMRR | (R7:R5):(R14:R12), (Note 3) | 1:1 | $\pm 0.05$ | $\pm 0.1$ | \% |
| Absolute Tolerance | R3 | $25 \mathrm{k} \Omega$ | $\pm 5$ | $\pm 5$ | \% |
| Absolute Tempco |  | 80 |  |  | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |

Note 1: Rated voltage is limited by the individual resistor power rating of 0.25 W . For example, a 25 k resistor could withstand a maximum of $V=\sqrt{(0.25)(25,000)}=79 \mathrm{~V}$. This rating may need to be reduced to be consistent with maximum package power if several resistors are dissipating power simultaneously.
Note 2: Resistor ratios shown apply at $T_{A}=25^{\circ} \mathrm{C}$; for $T_{M I N} \leq T_{A} \leq T_{M A X}$ the ratio tolerances are double the specifications shown.
Note 3: This test guarantees the CMRR contributed by resistance mismatch. In low gain applications, all 3 amplifiers contribute strongly to the overall CMRR. In high gain applications, the degradation due to resistor mismatch and output stage CMRR are divided by the gain of the input stage.

## Typical Performance Characteristics



## Applications Information



RA201 Process Control Interface No. 1


RA201 Process Control Interface No. 2

## Applications Information (Continued)



Precision Decade Divider

Section 11
Active Filters
11
,

## AF100 Universal Active Filter

## general description

The AF100 state variable active filter is a general second order lumped RC network. Only four external resistors program the AF100 for specific second order functions. Lowpass, highpass, and bandpass functions are available simultaneously at separate outputs. Notch and allpass functions are available by summing the outputs in the uncommitted output summing amplifier. Higher order systems are realized by cascading AF100 active filters with appropriate programming resistors.

Any of the classical filter configurations, such as Butterworth, Bessel, Cauer, and Chebyshev can be formed.

## features

- Military or commercial specifications
- Independent Q , frequency, gain adjustments

凹 Low sensitivity to external component variation

- Separate lowpass, highpass, bandpass outputs
- Inputs may be differential, inverting, or non-inverting
- Allpass and notch outputs may be formed using uncommitted amplifier
- Operates to 10 kHz
- Q range to 500
- Power supply range
$\pm 5 \mathrm{~V}$ to $\pm 18 \mathrm{~V}$
- Frequency accuracy $\pm 1 \%$ unadjusted


## connection diagrams



Metal Can Package

Order Number AF100HY
See NS Package H12A

## absolute maximum ratings

| Supply Voltage | $\pm 18 \mathrm{~V}$ |
| :--- | ---: |
| Power Dissipation | $900 \mathrm{~mW} /$ Package ( $500 \mathrm{~mW} / \mathrm{Amp}$ ) |
| Differential Input Voltage | $\pm 36 \mathrm{~V}$ |
| Output Short Circuit Duration (Note 1) | Infinite |
| Lead Temperature (Soldering, 10 seconds) | $300^{\circ} \mathrm{C}$ |


| Operating Temperature |  |
| :--- | :--- |
| AF100-1CJ/AF $100-2 \mathrm{CJ} /$ AF 100-1CG/AF100-2CG | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| AF100-1G, AF $100-2 \mathrm{G}$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Storage Temperature |  |
| AF100-1G, AF100-2G, | $-65^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| AF100-1CG, AF100-2CG |  |
| AF100-1CJ, AF100-2CJ | $-25^{\circ} \mathrm{C}$ to $+100^{\circ} \mathrm{C}$ |

electrical characteristics (Complete Active Filter) (Note 2)

| PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Frequency Range | $\mathrm{f}_{\mathrm{C}} \times \mathrm{Q} \leq 50,000$ |  |  | 10k | Hz |
| O Range | $\mathrm{f}_{\mathrm{C}} \times \mathrm{Q} \leq 50,000$ |  |  | 500 | $\mathrm{Hz} / \mathrm{Hz}$ |
| $f_{0}$ Accuracy |  |  |  |  |  |
| - AF100-1, AF 100-1C | $\mathrm{f}_{\mathrm{C}} \times \mathrm{Q} \leq 10,000, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  |  | $\pm 2.5$ | \% |
| AF100-2, AF100-2C | $\mathrm{f}_{C} \times \mathrm{Q} \leq 10,000, \mathrm{~T}_{A}=25^{\circ} \mathrm{C}$ |  |  | $\pm 1.0$ | \% |
| $f_{0}$ Temperature Coefficient |  |  | $\pm 50$ | $\pm 150$ | ppm/ ${ }^{\circ} \mathrm{C}$ |
| Q Accuracy | $\mathrm{f}_{\mathrm{C}} \times \mathrm{O} \leq 10,000, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  |  | $\pm 7.5$ | \% |
| Q Temperature Coefficient |  | , | $\pm 300$ | $\pm 750$ | ppm/ ${ }^{\circ} \mathrm{C}$ |
| Power Supply Current | $V_{S}= \pm 15 \mathrm{~V}$ |  | 2.5 | 4.5 | mA |

electrical characteristics (Internal Op Amp) (Note 3)

| PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Input Offset Voltage | . $\mathrm{S}_{\mathrm{S}} \leq 10 \mathrm{k} \Omega$ |  | 1.0 | 6.0 | mV |
| Input Offset Current |  |  | 4 | 50 | nA |
| Input Bias Current |  |  | 30 | 200 | nA |
| Input Resistance |  |  | 2.5 |  | $\mathrm{M} \Omega$ |
| Large Signal Voltage Gain | $\begin{aligned} & \mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \\ & \mathrm{~V}_{\text {OUT }}= \pm 10 \mathrm{~V} \end{aligned}$ | 25 | 160 |  | $\mathrm{V} / \mathrm{mV}$ |
| Output Voltage Swing | $\mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ | $\pm 12$ | $\pm 14$ |  | $v$ |
|  | $\mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$ | $\pm 10$ | $\pm 13$ |  | $v$ |
| Input Voltage Range |  | $\pm 12$ |  |  | v |
| Common Mode Rejection Ratio | $\mathrm{R}_{\mathrm{S}} \leq 10 \mathrm{k} \Omega$ | 70 | 90 |  | dB |
| Supply Voltage Rejection Ratio | $\mathrm{R}_{\mathrm{S}} \leq 10 \mathrm{k} \Omega$ | 77 | 96 |  | dB |
| Output Short Circuit Current |  |  | 25 |  | mA |
| Slew Rate (Unity Gain) |  |  | 0.6 |  | $\mathrm{V} / \mathrm{s}^{\text {s }}$ |
| Small Signal Bandwidth |  |  | 1 |  | MHz |
| Phase Margin |  |  | 60 |  | Degrees |

Note 1: Any of the amplifiers can be shorted to ground indefinitely, however more than one should not be simultaneously shorted as the maximum junction temperature will be exceeded.
Note 2: Specifications apply for $V_{S}= \pm 15 \mathrm{~V}$, over $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ for the AF100-1C and AF100-2C and over $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ for the $\mathrm{AF} 100-1$ and AF100-2, unless otherwise specified.
Note 3: Specifications apply for $V_{S}= \pm 15 \mathrm{~V}, T_{A}=25^{\circ} \mathrm{C}$.


FIGURE 1. AF100 Schematic

## CIRCUIT DESCRIPTION AND OPERATION

A schematic of the AF100 is shown in Figure 1. Amplifier A1 is a summing amplifier with inputs from integrator A2 to the non-inverting input and integrator A3 to the inverting input. Amplifier A4 is an uncommitted amplifier.

By adding external resistors the circuit can be used to generate the second order system

$$
T(s)=\frac{a_{3} s^{2}+a_{2} s+a_{1}}{s^{2}+b_{2} s+b_{i}}
$$

The denominator coefficients determine the complex pole pair location and the quality of the poles where

$$
\begin{aligned}
& \omega_{0}=\sqrt{\mathrm{b}_{1}}=\text { the radian center frequency } \\
& \mathrm{Q}=\frac{\omega_{0}}{\mathrm{~b}_{2}}=\text { the quality of the complex pole pair }
\end{aligned}
$$

If the output is taken from the output of $A 1$, numerator coefficients $a_{1}$ and $a_{2}$ equal zero, and the transfer function becomes:

$$
T(s)=\frac{a_{3} s^{2}}{s^{2}+\frac{\omega_{0}}{Q} s+\omega_{0}^{2}}
$$

(highpass)

If the output is taken from the output of A2, numerator coefficients $a_{1}$ and $a_{3}$ equal zero and the transfer function becomes:

$$
T(s)=\frac{a_{2} s}{s^{2}+\frac{\omega_{0}}{Q} s+\omega_{0}^{2}}
$$

(bandpass)

If the output is taken from the output of A3, numerator coefficients $a_{3}$ and $a_{2}$ equal zero and the transfer function becomes:

$$
T(s)=\frac{a_{1}}{s^{2}+\frac{\omega_{0}}{Q} s+\omega_{0}^{2}}
$$

Using proper input and output connections the circuit can also be used to generate the transfer functions for a notch and allpass filter.

In the transfer function for a notch function $a_{2}$ becomes zero, $a_{1}$ equals 1 , and $a_{3}$ equals $\omega_{z}{ }^{2}$. The transfer function becomes:

$$
T(s)=\frac{s^{2}+\omega_{z}^{2}}{s^{2}+\frac{\omega_{0}}{Q} s+\omega_{0}^{2}}
$$

(notch)

In the allpass transfer function $a_{1}=1, a_{2}=-\omega_{0} / Q$ and $a_{3}=\omega_{0}{ }^{2}$. The transfer function becomes:

$$
T(s)=\frac{s^{2}-\frac{\omega_{0}}{Q} s+\omega_{0}^{2}}{s^{2}+\frac{\omega_{0}}{Q} s+\omega_{0}^{2}}
$$

(allpass)

## COMMON CONFIGURATIONS

The specific transfer functions for some of the most useful circuit configurations using the AF100 are illustrated in Figures 2 through 8. Also included are the gain equations for each transfer function in the frequency band of interest, the Q equation, center frequency equation and the Q . determining resistor equation.

FIGURE 2. Non-inverting Input $\left(\mathrm{Q}>\mathrm{Q}_{\mathrm{MIN}}\right.$,
See Q Tuning Section)


## applications information (con't)

a) Non-inverting input (Figure 2) transfer equations are:

$$
\begin{aligned}
& \frac{e_{h}}{e_{I N}}= s^{2}\left[\frac{1.1}{1+\frac{R_{1 N}}{10^{5}}+\frac{R_{1 N}}{R Q}}\right] \\
&-s \omega_{1}\left[\frac{1.1}{1+\frac{R_{I N}}{10^{5}}+\frac{R_{I N}}{R Q}}\right] \\
& \frac{e_{b}}{e_{I N}}= \text { (highpass) } \\
& \frac{e_{1}}{e_{I N}}= \omega_{1} \omega_{2}\left[\frac{1.1}{\left.1+\frac{R_{1 N}}{10^{5}}+\frac{R_{I N}}{R Q}\right]}\right. \text { (bandpass) } \\
& \frac{\Delta}{\Delta}
\end{aligned}
$$

$$
\omega_{1}=\frac{10^{9}}{R_{F 1}} \quad \omega_{2}=\frac{10^{9}}{R_{F 2}}
$$

where

$$
\Delta=s^{2}+s\left[\frac{1.1}{1+\frac{10^{5}}{R Q}+\frac{10^{5}}{R_{1 N}}}\right] \omega_{1}+0.1 \omega_{1} \omega_{2}
$$

$$
\left.\frac{e_{\iota}}{e_{I N}}\right|_{s \rightarrow 0}=\frac{11}{\left(1+\frac{R_{I N}}{10^{5}}+\frac{R_{I N}}{R Q}\right)}
$$

$$
\left.\frac{e_{h}}{e_{I N}}\right|_{\mathrm{s} \rightarrow \infty}=\frac{1.1}{\left(1+\frac{R_{I N}}{10^{5}}+\frac{R_{I N}}{R Q}\right)}
$$

$$
\frac{e_{b}}{e_{I N}} \left\lvert\, \omega=\omega_{0}=-\frac{\left(1+\frac{10^{5}}{R Q}+\frac{10^{5}}{R_{I N}}\right)}{\left(1+\frac{R_{1 N}}{10^{5}}+\frac{R_{I N}}{R Q}\right)}\right.
$$

$$
\omega_{0}=\sqrt{0.1 \omega_{1} \omega_{2}}
$$

$$
\dot{\mathrm{Q}}=\left(\frac{1+\frac{10^{5}}{\mathrm{R}_{1 \mathrm{~N}}}+\frac{10^{5}}{\mathrm{RQ}}}{1.1}\right) \cdot \sqrt{0.1\left(\frac{\omega_{2}}{\omega_{1}}\right)}
$$

$$
\mathrm{RQ}=\frac{10^{5}}{\left(\frac{1.10}{\sqrt{0.1 \frac{\omega_{2}}{\omega_{1}}}}\right)-1-\frac{10^{5}}{R_{1 \mathrm{~N}}}}
$$



External components
FIGURE 3. Non-Inverting Input ( $\mathbf{Q}<\mathbf{Q}_{\text {MIN }}$. See $\mathbf{Q}$ Tuning Section)
b) Non-inverting input (Figure 3) transfer equations are:

$$
\frac{e_{h}}{e_{I N}}=\frac{s^{2}\left[\frac{1,1+\frac{10^{4}}{R O}}{1+\frac{R_{I N}}{10^{5}}}\right]}{\Delta}
$$

(highpass)

$$
\left.\frac{-s \omega_{1}\left[\frac{1.1+\frac{10^{4}}{R Q}}{e_{\mathrm{b}}}\right.}{1+\frac{R_{I N}}{10^{5}}}\right]
$$

(bandpass)

(lowpass)

$$
\omega_{1}=\frac{10^{9}}{R_{F 1}} \quad \omega_{2}=\frac{10^{9}}{R_{F 2}}
$$

where

$$
\begin{aligned}
& \Delta=s^{2}+s \omega_{1}\left[\frac{1.1+\frac{10^{4}}{R Q}}{1+\frac{10^{5}}{R_{I N}}}\right]+0.1 \omega_{1} \omega_{2} \\
& \left.\frac{\mathbf{e}_{\ell}}{\mathbf{e}_{I N}}\right|_{s \rightarrow 0}=\frac{1.1+\frac{10^{4}}{R Q}}{0.1\left(1+\frac{R_{I N}}{10^{5}}\right)}
\end{aligned}
$$

$$
\left.\frac{e_{h}}{e_{I N}}\right|_{S \rightarrow \infty}=\frac{1.1+\frac{10^{4}}{R Q}}{1+\frac{R_{\mathrm{IN}}}{10^{5}}}
$$

$$
\left.\frac{e_{b}}{e_{I N}}\right|_{\omega=\omega_{0}}=-\frac{1+\frac{10^{5}}{R_{I N}}}{1+\frac{R_{I N}}{10^{5}}}
$$

$$
\omega_{0}=\sqrt{0: 1 \omega_{1} \omega_{2}}
$$

$$
\mathrm{Q}=\left[\frac{1+\frac{10^{5}}{\mathrm{R}_{1 \mathrm{~N}}}}{1.1+\frac{10^{4}}{\mathrm{RQ}}}\right] \sqrt{0.1 \frac{\omega_{2}}{\omega_{1}}}
$$

$$
\mathrm{RQ}=\frac{10^{4}}{\left(1+\frac{10^{5}}{R_{1 \mathrm{I}}}\right)\left(\frac{\sqrt{0.1 \frac{\omega_{2}}{\omega_{1}}}}{\mathrm{Q}}\right)-1.1}
$$



FIGURE 4. Inverting Input
c) Inverting input (Figure 4) transfer function equations are:
$\frac{e_{h}}{e_{I N}}=\frac{-s^{2} \frac{10^{4}}{R_{I N}}}{\Delta}$
(highpass)
$\frac{e_{b}}{e_{I N}}=\frac{s \omega_{1} \frac{10^{4}}{R_{I N}}}{\Delta}$
(bandpass)
$\frac{e_{\ell}}{e_{I N}}=\frac{-\omega_{1} \omega_{2} \frac{10^{4}}{R_{I N}}}{\Delta}$
(lowpass)
$\omega_{1}=\frac{10^{9}}{R_{F 1}} \quad \omega_{2}=\frac{10^{9}}{R_{F 2}}$
where
$\Delta=s^{2}+s \omega_{1}\left[\frac{1.1+\frac{10^{4}}{R_{1 N}}}{1+\frac{10^{5}}{R_{Q}}}\right]+0.1 \omega_{1} \omega_{2}$
$\left.\frac{e_{\ell}}{e_{I N}}\right|_{s \rightarrow 0}=-\frac{10^{5}}{R_{I N}} \quad$ (lowpass)
$\left.\frac{e_{h}}{e_{I N}}\right|_{s \rightarrow \infty}=-\frac{10^{4}}{R_{I N}} \quad$ (highpass)
$\left.\frac{e_{b}}{e_{I N}}\right|_{\omega=\omega_{0}}=\frac{\frac{10^{4}}{R_{I N}}\left(1+\frac{10^{5}}{R Q}\right)}{1.1+\frac{10^{4}}{R_{I N}}}$ (bandpass)
$\omega_{0}=\sqrt{0.1 \omega_{2} \omega_{2}}$
$\mathrm{Q}=\left[\frac{1+\frac{10^{5}}{\mathrm{RO}}}{1.1+\frac{10^{4}}{\mathrm{R}_{\mathrm{IN}}}}\right] \sqrt{0.1 \frac{\omega_{2}}{\omega_{1}}}$
$R Q=\frac{10^{5}}{\frac{Q}{\sqrt{0.1 \frac{\omega_{2}}{\omega_{1}}}}\left(1.1+\frac{10^{4}}{R_{\text {IN }}}\right)-1}$


FIGURE 5. Differential Input
d) Differential input (Figure 5) transfer function equations are:
$\frac{e_{h}}{e_{I N}}=\frac{s^{2} \frac{10^{4}}{R_{I N 2}}}{\Delta} \quad \quad$ (highpass)
$\frac{e_{\mathrm{b}}}{e_{\text {IN }}}=\frac{-s \omega_{1} \frac{10^{4}}{R_{\text {IN } 2}}}{\Delta} \quad$ (bandpass)
$\frac{e_{\ell}}{e_{\mathrm{IN}}}=\frac{\omega_{1} \omega_{2} \frac{10^{4}}{R_{\mathrm{IN} 2}}}{\Delta} \quad$ (lowpass)
$\omega_{1}=\frac{10^{9}}{\mathrm{R}_{\mathrm{F} 1}} \quad \omega_{2}=\frac{10^{9}}{\mathrm{R}_{\mathrm{F} 2}}$

$$
\begin{aligned}
& \text { where } \\
& \qquad \begin{aligned}
\Delta & =s^{2}+s \omega_{1}\left[\frac{1.1+\frac{10^{4}}{R_{I N 2}}}{1+\frac{10^{5}}{R Q}+\frac{10^{5}}{R_{1 N 1}}}\right]+0.1 \omega_{1} \omega_{2} \\
\left.\frac{e_{\ell}}{e_{I N}}\right|_{s \rightarrow 0} & =\frac{10^{5}}{R_{I N 2}} \ldots \\
\left.\frac{e_{\mathrm{h}}}{e_{I N}}\right|_{s \rightarrow \infty} & =\frac{10^{4}}{R_{\mathrm{IN} 2}}
\end{aligned}
\end{aligned}
$$

$$
\left.\frac{e_{\mathrm{b}}}{\mathrm{e}_{\mathrm{IN}}}\right|_{\omega=\omega_{0}}=\frac{\frac{10^{4}}{R_{I N 2}}\left(1+\frac{10^{5}}{R_{I N 1}}+\frac{10^{5}}{\mathrm{RQ}}\right)}{\left(1.1+\frac{10^{4}}{R_{I N 2}}\right)}
$$

$$
Q=\left[\frac{1+\frac{10^{5}}{R Q}+\frac{10^{5}}{R_{1 N 1}}}{1.1+\frac{10^{4}}{R_{1 \mathrm{~N} 2}}}\right] \sqrt{0.1 \frac{\omega_{2}}{\omega_{1}}}
$$

$$
\mathrm{RO}=\frac{10^{5}}{\frac{\mathrm{Q}}{\sqrt{0.1 \frac{\omega_{2}}{\omega_{1}}}}\left(1.1+\frac{10^{4}}{\mathrm{R}_{\mathrm{IN} 2}}\right)-1-\frac{10^{5}}{\mathrm{R}_{\mathrm{IN} 1}}}
$$

applications information (con't)


FIGURE 6. Output Notch Using All Four Amplifiers
e) Output notch (Figure 6) transfer function equations are:

$$
\begin{aligned}
& \frac{e_{I N}}{e_{n}}=\frac{\frac{-C_{z}}{10^{-9}}\left[s^{2}+\omega_{z}^{2}\right]}{s^{2}+s \omega_{1}\left[\frac{1.1 R Q}{10^{5}+R Q}\right]+\omega_{0}^{2}} \\
& \omega_{1}=\frac{.10^{9}}{R_{F 1}} \quad \omega_{2}=\frac{10^{9}}{R_{F 2}} . \\
& \omega_{z}=\omega_{0} \sqrt{\frac{R F 2 \times 10^{-9}}{R_{z} C_{z}}} \quad \omega_{0}=\sqrt{0.1 \omega_{1} \omega_{2}} \\
& \left.\frac{e_{n}}{e_{I N}}\right|_{\omega \rightarrow 0}=-\frac{R_{F 2}}{R_{Z}} . \\
& \left.\frac{e_{n}}{e_{I N}}\right|_{\omega \rightarrow \infty}=-\frac{C_{z}}{10^{-9}}
\end{aligned}
$$



FIGURE 8. Allpass
g) Allpass (Figure 8) transfer function equations are:

$$
\begin{aligned}
& \frac{e_{0}}{e_{1 N}}=-\left[\frac{s^{2}-s \omega_{1}\left[\frac{1.1}{2+\frac{R_{1 N}}{R Q}}\right]+\omega_{0}^{2}}{s^{2}+s \omega_{1}\left[\frac{1.1}{2+\frac{R_{1 N}}{R Q}}\right]+\omega_{0}^{2}}\right] \\
& Q=\frac{2+\frac{10^{5}}{R Q}}{1.1} \sqrt{0.1 \frac{\omega_{2}}{\omega_{1}}} \\
& \omega_{1}=\frac{10^{9}}{R_{F 1}} \quad \omega_{2}=\frac{10^{9}}{R_{F 2}} \\
& \omega_{0}=\sqrt{0.1 \omega_{1} \omega_{2}}
\end{aligned}
$$

Time delay at $\omega_{0}=\frac{20}{\omega_{0}}$ seconds

## FREQUENCY TUNING

To tune the AF100 two resistors are required for frequencies between 200 Hz and 10 kHz . For lower frequencies " $T$ " tuning or addition of external capacitors

## applications information (con't)

is required. Using external capacitors allows the user to go as low in frequency as he desires. " T " tuning and external capacitors can be used together.

Two resistor tuning for 200 Hz to 10 kHz

$$
R_{f}=\frac{50.33 \times 10^{6}}{f_{o}} \Omega
$$



FIGURE 9. Resistive Tuning
GRAPH A. Resistive Tuning

" $T$ " resistive tuning for $\mathrm{f}_{\mathrm{O}}<200 \mathrm{~Hz}$

$$
R_{s}=\frac{R_{t}^{2}}{R_{f}-2 R_{t}} \quad R_{t}<\frac{R_{F}}{2}
$$



FIGURE 10. T Tuning


RC tuning for $\mathrm{f}_{\mathrm{O}}<200 \mathrm{~Hz}$

$$
R_{f}=\frac{0.05033}{f_{o}\left(C+1 \times 10^{-9}\right)}
$$



FIGURE 11. Low Frequency RC Tuning

## Q TUNING

To tune the Q of an AF100 requires one resistor from pins 1 or 2 to ground. The value of the Q tuning resistor depends on the input connection and input resistance as well as the value of the Q . The Q of the unit is inversely proportional to resistance to ground at pin 1 and directly proportional to resistance to ground from pin 2.


For $\mathrm{Q}>\mathrm{Q}_{\text {MIN }}$ in non-inverting mode:

$$
\mathrm{RQ}=\frac{10^{5}}{3.48 \mathrm{Q}-1-\frac{10^{5}}{\mathrm{R}_{\mathrm{IN}}}}
$$



FIGURE 12. Q Tuning for $\mathrm{Q}>\mathrm{Q}_{\text {MIN }}$. Non-Inverting Input
applications information (con't)


For $\mathrm{Q}<\mathrm{Q}_{\text {MIN }}$ in non-inverting mode:


FIGURE 13. $Q$ Tuning for $\mathbf{Q}<\mathbf{Q}_{\text {MIN }}$, Non-Inverting Input


For any $\mathbf{Q}$ in inverting mode:



FIGURE 14. Q Tuning Inverting Input

GRAPH F. Q Tuning, Inverting Input


## NOTCH TUNING

Two methods to generate notches are the RC input and lowpass/highpass summing. The RC input method requires adding a capacitor and resistor connected to the two integrator inputs. The capacitor connects to "Int 1" and the resistor connects to "Int 2." The output summing. requires two resistors connected to the lowpass and highpass output.
For input RC notch tuning:

$$
R_{Z}=C_{Z} R_{F} \times 10^{9} \cdot\left(\frac{f_{0}}{f_{z}}\right)^{2}
$$



FIGURE 15. Input RC Notch


For output notch tuning:

$$
R_{H P}=\left(\frac{f_{Z}}{f_{O}}\right)^{2} \frac{R_{L P}}{10}
$$



FIGURE 16. Output Notch

## applications information (con't)

GRAPH H. Output Notch


## TUNING TIPS

In applications where 2 to $3 \%$ accuracy is not sufficient to provide the required filter response, the AF100 stages can be tuned by adding trim pots or trim resistors in series or parallel with one of the frequency determining resistors and the Q determining resistor.

When tuning a filter section, no matter what output configuration is to be used in the circuit, measurements are made between the input and the bandpass (pin 13) output.

Before any tuning is attempted the lowpass (pin 7) output should be checked to see that the output is not clipping. At the center frequency of the section the lowpass output is 10 dB higher than the bandpass output and 20 dB higher than the highpass. This should be kept in mind because if clipping occurs the results obtained when tuning will be incorrect.

## Frequency Tuning

By adjusting the resistance between pins 7 and 13 the center frequency of a section can be adjusted. If the input is through pin 1 the phase shift at center frequency will be $180^{\circ}$ and if the input is through pin 2 the phase shift at center frequency will be $0^{\circ}$. Adjusting center frequency by phase is the most accurate but tuning for maximum gain is also correct.

## " Q " Tuning

The " Q " is tuned by adjusting the resistance between pin 1 or 2 and ground. Low $Q$ tuning resistors will be from pin 2 to ground ( $\mathrm{Q}<0.6$ ). High Q tüning resistors will be from pin 1 to ground. To tune the $Q$ correctly the signal source must have an output impedance very much lower than the input resistance of the filter since the input resistance affects the Q . The input must be driven through the same resistance the circuit will see to obtain precise adjustment.

The lower $3 \mathrm{~dB}\left(45^{\circ}\right)$ frequency, $f_{L}$, and the upper $3 \mathrm{~dB}\left(45^{\circ}\right)$ frequency, $f_{H}$, can be calculated by the following equations:

$$
f_{H}=\left(\frac{1}{2 \ddot{Q}}+\sqrt{\left(\frac{1}{2 Q}\right)^{2}+1}\right) \times\left(f_{O}\right)
$$

where $\mathrm{f}_{\mathrm{O}}=$ center frequency

$$
f_{L}=\left(\sqrt{\left(\frac{1}{2 O}\right)^{2}+1}-\frac{1}{2 O}\right) \times\left(f_{O}\right)
$$

When adjusting the $Q$, set the signal source to either $f_{H}$ or $f_{L}$ and adjust for $45^{\circ}$ phase change or a 3 dB gain change.

## Notch Tuning

If a circuit has a.jw axis zero pair the notch can be tuned by adjusting the ratio of the summing resistors (lowpass/highpass summing) or the input resistance (input RC).

In either case the signal is connected to the input and the proper resistor is adjusted for a null at the output.

## Special Cases

When using the input RC notch the unit cannot be tuned through the normal input so an additional 100 k resistor can be added at pin 1 and the unit can be tuned normally. Then the 100k input resistor should be grounded and the notch tuned through the normal RC input.

An alternative way of tuning is to tune using the Q resistor as the input. This requires the Q resistor be lifted from ground and connecting the signal source to the normally grounded end of the Q resistor. This has the problem that when the Q resistor is grounded after tuning, its value is decreased by the output impedance of the source. This technique has the advantage of not requiring an additional resistor.

## TUNING PROCEDURE (See Figure 17)

## Center Frequency Tuning

Set oscillator to center frequency desired for the filter section, adjust amplitude and check that clipping does not occur at the lowpass output pin 5 (AF100J).

Adjust the resistance between pins 13 and 7 until the phase shift between input and bandpass output is $180^{\circ}$.

## Q Tuning

Set oscillator to upper or lower $45^{\circ}$ frequency (see tuning tips) and tune the O resistor until the phase shift is $135^{\circ}$ (upper $45^{\circ}$ frequency) or $225^{\circ}$ (lower $45^{\circ}$ frequency).

## Zero Tuning

Set the oscillator output to the zero frequency and tune the zero resistor for a null at the output of the summing amplifier.

## Gain Adjust

Set the oscillator to any desired frequency and the gain can be adjusted by measuring the output of the summing amplifier and adjusting the feedback resistance.


FIGURE 17. Filter Tuning Setup


FIGURE 18. Single Power Supply Connection Using Uncommitted Amplifier to Split:Supply


FIGURE 19. Single Power Supply Connection Using Resistive Dividers


4th Order. 1010 Hz Notch


FIGURE 20. 1010 Hz Notch-Telephone Holding Tone Reject Filter

## FILTER DESIGN

Since most filter tables are in terms of a normalized lowpass prototype, the filter to be designed is usually reduced to a lowpass prototype. After the lowpass
transfer function is found, it is transformed to obtain the transfer function for the actual filter desired. Graph I shows the lowpass amplitude response which can be defined by four quantities.

## applications information (con't)

GRAPH I. Lowpass Prototype Response

log frequency
$A_{\text {MAX }}=$ the maximum peak to peak ripple in the passband.
$A_{\text {MIN }}=$ the minimum attenuation in the stopband.
$\mathrm{f}_{\mathrm{C}} \quad=$ the passband cutoff frequency.
$f_{S}=$ the stopband start frequency.
By defining these four quantities for the lowpass prototype the normalized pole and zero locations and the Q \{quality) of the poles can be determined from tables or by computer programs.

To obtain the lowpass prototype for the highpass filter (Graph J) $A_{\text {MAX }}$ and $A_{\text {MIN }}$ are the same as for the lowpass case but $f_{C}=1 / f_{2}$ and $f_{S}=1 / f_{i}$.

GRAPH J. Highpass Response


To obtain the lowpass prototype for a bandpass filter (Graph K) $A_{\text {MAX }}$ and $A_{\text {MIN }}$ are the same as for the lowpass case but

$$
f_{c}=1 f_{S}=\frac{f_{5}-f_{1}}{f_{4}-f_{2}}
$$

where $f_{3}=\sqrt{f_{1} f_{5}}=\sqrt{f_{2} f_{4}}$ i.e. geometric symmetry
$f_{5}-f_{1}=$ A MIN bandwidth
$f_{4}-f_{2}=$ Ripple bandwidth

GRAPH K. Bandpass Response


To obtain the lowpass prototype for the notch filter (Graph L) $\mathrm{A}_{\text {MAX }}$ and $\mathrm{A}_{\text {MIN }}$ are the same as for the lowpass case and

$$
f_{C}=1 \quad f_{S}=\frac{f_{5}-f_{1}}{f_{4}-f_{2}}
$$

where

$$
f_{3}=\sqrt{f_{1} f_{5}}=\sqrt{f_{2} f_{4}}
$$

GRAPH L. Notch Response


Normalized Lowpass Transformed To Un-Normalized Lowpass

The normalized lowpass filter has the passband edge normalized to unity. The un-normalized lowpass filter instead has the passband edge at $f_{C}$. The normalized and un-normalized lowpass filters are related by the transformation $s=s \omega_{c}$. This transforms the normalized passband edge $s=j$ to the un-normalized passband edge $s=j \omega_{C}$.

## Normalized Lowpass Transformed To Un-Normalized Highpass

The transformation that can be used for lowpass to highpass is $S=\omega_{\mathrm{C}} / \mathrm{s}$. Since S is inversely proportional to $s$, the low frequency and high frequency responses are interchanged. The normalized lowpass $1 /\left(S^{2}+S / Q+1\right)$ transforms to the un-normalized highpass

$$
\frac{s^{2}}{s^{2}+\frac{\omega_{C}}{Q} s+\omega_{C}^{2}}
$$

Normalized Lowpass Transformed To Un-Normalized Bandpass

The transformation that can be used for lowpass to bandpass is $S=\left(s^{2}+\omega_{0}^{2}\right) /$ BWs where $\omega_{0}^{2}$ is the center frequency of the desired bandpass filter and BW is the ripple bandwidth.

Normalized Lowpass Transformed To Un-Normalized Bandstop (Or Notch)

The bandstop filter has a reciprocal response to a bandpass filter. Therefore a bandstop filter can be obtained by first transforming the lowpass prototype to a highpass and then performing the bandpass transformation.

## SELECTION OF TRANSFER FUNCTION

The selection of a function which approximates the shape of the response desired is a complicated process. Except in the simplest cases it requires the use of tables or computer programs. The form of the transfer function desired is in terms of the pole and zero locations. The most common approximations found in tables are Butterworth, Tschebycheff, Elliptic, and Bessel. The decision as to which approximation to use is usually a function of the requirements and system objectives. Butterworth filters are the simplest but have the disadvantage of requiring high order transfer functions to obtain sharp roll-offs.

## applications information (con't)

The Tschebycheff function is a min/max approximation in the passband. This approximation has the property that it is equiripple which means that the error oscillates between maximums and minimums of equal amplitude in the passband. The Tschebycheff approximation, because of its equiripple nature, has a much steeper transition region than the Butterworth approximation.

The elliptic filter, also known as Cauer or Zolotarev filters, are equiripple in the passband and stopband and have a steeper transition region than the Butterworth or the Tschebycheff.

For a specific lowpass filter three quantities can be used to determine the degree of the transfer function: the maximum passband ripple, the minimum stopband attenuation, and the transition ratio ( $\mathrm{tr}=\omega_{\mathrm{S}} / \omega_{\mathrm{C}}$ ). Decreasing $A_{\text {MAX }}$, increasing $A_{\text {MIN }}$, or decreasing tr will increase the degree of the transfer function. But for the same requirements the elliptic filter will require the lowest order transfer function. Tables and graphs are available in reference books such as "Reference Data for Radio Engineers," Howard W. Sams \& Co., Inc., 5th Edition, 1970 and Erich Christian and Egon Eisenmann, "Filter Design Tables and Graphs," John Wiley and Sons, 1966.

- For specific transfer functions and their pole locations such text as Louis Weinberg, "Network Analysis and Synthesis," McGraw Hill Book Company, 1962 and Richard W. Daniels, "Approximation Methods for Electronic Filter Design," McGraw-Hill Book Company, 1974, are available.


## DESIGN OF CASCADED MULTISECTION FILTERS

The first step in designing is to define the response required and define the performance specifications:

1. Type of filter: Lowpass, highpass, bandpass, notch, allpass
2. Attenuation and frequency response
3. Performance

Center frequency/corner frequency plus tolerance and stability

Insertion loss/gain plus tolerance and stability
Source impedance
Load impedance-
Maximum output noise
Power consumption

## Power supply voltage

Dynamic range
Maximum output level
Second step is to find the pole and zero location for the transfer function which meet the above requirements. This can be done by using tables and graphs or network synthesis. The form of the transfer function which is easiest to convert to a cascaded filter is a product of first and second order terms in these forms:

$$
\begin{aligned}
& \begin{array}{cc}
\text { First Order } \\
\frac{K}{s+\omega_{R}} \cdot \frac{K}{} \quad \frac{K}{s^{2}+\frac{\omega_{0}}{Q} s+\omega_{0}^{2}} \quad \text { (low pass) }
\end{array} \\
& \frac{K s}{s+\omega_{R}} \quad \frac{K s^{2}}{s^{2}+\frac{\omega_{0}}{Q} s+\omega_{0}^{2}} \quad \text { (highpass) } \\
& \text { Ks } \\
& s^{2}+\frac{\omega_{0}}{\mathrm{Q}} s+\omega_{0}{ }^{2} \\
& \frac{K\left(s^{2}+\omega_{z}{ }^{2}\right)}{\omega_{0}} \text { (notch) } \\
& s^{2}+\frac{\omega_{0}}{Q} s+\omega_{0}^{2} \\
& s^{2}-\frac{\omega_{0}}{\mathrm{Q}} \mathrm{~s}+\omega_{0}{ }^{2} \\
& s^{2}+\frac{\omega_{0}}{Q} s+\omega_{0}^{2} \\
& \text { (bandpass) } \\
& \text { (allpass) }
\end{aligned}
$$

Each of the second order functions is realizable by tuning an AF100 stage. By cascading these stages the desired transfer function is realized.

## CASCADING SECOND ORDER STAGES

The primary concern in cascading second order stages is to minimize the maximum difference in amplitude from input to output over the frequencies of interest. A computer program is probably required in very complicated cases but some general rules that can be used that will usually give satisfactory results are:

GRAPH M. Generalized Model Response


## applications information (con't)

1. The highest " $Q$ " pole pair should be paired with the zero pair closest in frequency.
2. If highpass and lowpass stages are cascaded the lowpass sections should be the higher frequency and highpass sections the lower frequency.
3. In cascaded filters of more than two sections the first section should be the section with " Q " closest to 0.707 and then additional stages should be added in order of least difference between first stage Q and their Q .


Lowpass Elliptic Filter

$$
\begin{aligned}
& F_{C}=1 \\
& F_{S}=1.3 \\
& A_{M A X}=0.1 \mathrm{~dB} \\
& A_{M 1 N}=40 \mathrm{~dB} \\
& \mathrm{~N}=6 \\
& f_{O 1}=1.0415 \quad Q_{1}=7.88 \quad f_{Z 1}=1.329 \quad f_{Z} / f_{O}=1.28 \quad\left(\frac{f_{Z}}{f_{O}}\right)^{2}=1.63 \\
& f_{O 2}=0.9165 \quad Q_{2}=1.79 \quad f_{Z 2}=1.664 \quad f_{Z} / f_{O}=1.82 \quad\left(\frac{f_{Z}}{f_{O}}\right)^{2}=3.30 \\
& f_{O 3}=0.649 \quad Q_{3}=0.625 \quad f_{Z 3}=4.1285 \quad f_{Z} / f_{O}=6.36\left(\frac{f_{Z}}{f_{O}}\right)^{2}=40.5 \\
& R_{F 1}=\frac{(503.3)}{f_{O 1} \times f_{C}} \times 10^{5} \quad R_{F 2}=\frac{(503.3)}{f_{O 2} \times f_{C}} \times 10^{5} \quad R_{F 3}=\frac{(503.3)}{f_{O 3} \times f_{C}} \\
& \text { at } 1000 H z=f_{C} \quad \\
& R_{F 1}=48.3 k
\end{aligned}
$$



FIGURE 21. Lowpass Elliptic Filter Example


FIGURE 22. Switchable Filter Example: $500 \mathrm{~Hz} / 1000 \mathrm{~Hz}$ Butterworth Lowpass

## applications information (con't)



FIGURE 23. EEG Delta Filter-3 Hz Lowpass


## applications information (con't)



FIGURE 25. Test Circuit Block Diagram

## COMPUTER AIDED DESIGN EXAMPLE*

This design is an example of a 60 Hz notch filter. The response is to have the following specifications:

Maximum passband ripple 0.1 dB
Minimum rejection 35 dB
0.1 dB bandwidth 15 Hz max
-35 dB bandwidth 1.5 Hz min

The steps in the design of this filter are:

1. Design a lowpass "prototype" for the filter.
2. Transformation of the lowpass prototype into a notch filter design.
3. Using the pole and zero locations found in step two calculate the value of the resistors required to build the filter.
4. Draw a schematic of filter using values obtained in step three.

* Computer programs shown are user interactive. Underlined copy is user input, non-underlined copy is computer response, and line indications in parenthesis are included for easy identification of data common to several programs.

PROGRAM NO. 1

```
RUN
THIS PROGRAM DESIGNS BUTTERWORTH CHEBYCHEFF OR ELLIPTIC NORMALIZED
LOWPASS FILTERS
WHAT TYPE OF FILTER? B-C-E
ELLIPTIC
    DO YOU KNOW THE ORDER OF THE FILTER? Y/N
?NO
INPUT FC,FS,AMAX,AMIN
? 1,10,.1,35
\begin{tabular}{lr} 
FC & 1.000 \\
FS & 10.000 \\
AMAX & .100 \\
AMIN & 35.000 \\
N & 2.000 \\
ATT AT FS & -35.671
\end{tabular}
                                    (ATTENUATION IN dB)
IS THIS SATISFACTORY ? Y/N
? YES
F Q
    1.823(Line 1.1) . }775\mathrm{ (Line 1.2)
Z
14.124 (Line 1.3)
```


## applications information (con't)

PROGRAM NO. 2
(DETERMINES UN-NORMALIZED POLE + ZERO LOCATIONS OF FIRST SECTION) (DATA ENTERED FROM PROGRAM NO. 1)
RUN
WHAT TYPE FILTER BANDPASS OR NOTCH
? NOTCH
ENTER \#OF POLE PAIRS? 1
ENTER \# OF JW AXIS ZEROS? 1
ENTER \#OF REAL POLES? Q
ENTER \# OF ZEROS AT ZERO? $\underline{0}$.
ENTER \#OF COMPLEX ZEROS? 0
ENTER \#OF REAL ZEROS? $\underline{0}$
ENTER F \& Q OF EACH POLE PAIR
? 1.823, 775 (FROM LINE 1.1 AND LINE 1.2)
ENTER VALUES OF JW AXIS ZEROS
? 14.124 (FROM LINE 1.3)

ENTER FREQUENCY SCALING FACTOR
? 1 ENTER THE \# OF FILTERS TO BE DESIGNED
? 1 ENTER THE C.F. AND BW OF EACH FILTER
? 60,15

OUTPUT OF PROGRAM NO. 2 TRANSFORMED POLE/ZERO LOCATIONS FIRST SECTION

POLE LOCATIONS CENTER FREQ.

0

| 56.93601 | (From Line 2.3) | 11.31813 | (From Line 2.4) |
| :--- | :--- | ---: | :--- |
| 63.228877 | (From Line 2.5) | 11.31813 | (From Line 2.6) |
|  | JW AXIS ZEROS |  |  |

59.471339 (From Line 2.1)
60.533361 (From Line 22

PROGRAM NO. 3
(CHECK OF FILTER RESPONSE USING PROGRAM NO. 2 DATA BASE)

RUN

NUMERATOR 〈ZEROS〉
$A(1) S \wedge 2+R(1) S+Z(1) \wedge 2$

| 1 | 0 | 59.471339 | (From Line 2.1) |
| :--- | :--- | :--- | :--- |
| 1 | 0 | 60.533361 | (From Line 2.2) |
| REAL POLE |  |  |  |
| COMPLEX POLE PAIRS |  |  |  |
|  | F | Q |  |
| 1 | 56.93601 | 11.31813 | (From Lines 2.3 and 2.4) |
| 2 | 63.228877 | 11.31813 | (From Lines 2.5 and 2.6) |


| RUN |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| FREQUENCY | NOR. GAIN (DB) | PHASE | DELAY | NOR. DELAY | FREQUENCY | NOR. GAIN (DB) | PHASE | DELAY | NOR. DELAY |
| 40.000 | . 032 | 347.69 | . 002275 | 5.847169 | 60.600 | -47.102 | 169.17 | . 050801 | 108.232021 |
| 45.000 | . 060 | 342.20 | . 004107 | 8.749738 | 60.800 | -33.650 | 165.48 | . 051677 | 110.096278 |
| 50.000 | . 100 | 330.70 | . 009983 | 21.268142 | 61.000 | -27.577 | 161.72 | . 052809 | 112.508334 |
| 55.000 | -. 795 | 290.54 | . 046620 | 99.324027 | 61.200 | -23.418 | 157.87 | . 054167 | 115.403169 |
| 56.000 | -2.298 | 270.61 | . 063945 | 136.234562 | 61.400 | -20.198 | 153.92 | . 055712 | 118.694436 |
| 57.000 | -5.813 | 245.51 | . 072894 | 155.299278 | 61.600 | -17.554 | 149.85 | . 057391 | 122.270086 |
| 58.000 | -12.748 | 220.19 | . 065758 | 140.096912 | 61.800 | -15.308 | 145.65 | . 059136 | 125.989157 |
| 58.200 | -14.740 | 215.54 | . 063369 | - 135.006390 | 62.000 | -13.362 | 141.33 | . 060869 | 129.681062 |
| 58.400 | -17.032 | 211.06 | . 060979 | 129.914831 | 63.000 | -6.557 | 118.23 . | . 065975 | 140.559984 |
| 58.600 | -19.722 | 206.76 | . 058692 | 125.043324 | 64.000 | -2.936 | 95.30 | . 059402 | 126.556312 |
| 58.800 | -22.983 | 202.61 | . 056588 | 120.561087 | 65.000 | -1.215 | 76.38 | . 045424 | 96.774832 |
| 59.000 | -27.172 | 198.60 | . 054724 | 116.589928 | 66.000 | -. 463 | 62.43 | . 032614 | 69.484716 |
| 59.200 | -33.235 | 194.72 | . 053139 | 1,13.212012 | 67.000 | -. 138 | 52.44 | . 023498 | 50.062947 |
| 59.400 | -46.300 | 190.94 | . 051856 | 110.478482 | 70.000 | . 091 | 35.43 | . 010452 | 22.267368 |
| 59.600 | -42.909 | 7.24 | . 050888 | 108.417405 | 75.000 | . 085 | 23.44 | . 004250 | 9.054574 |
| 59.800 | -36.897 | 3.60 | . 050242 | 107.040235 | 80.000 | . 060 | 17.80 | . 002310 | 4.921727 |
| 60.00 | -35.567 | 360.00 | . 049916 | 106.346516 | 85.000 | . 043 | 14.50 | :001460 | 3.110493 |
| 60.200 | -36.887 | 356.41 | . 049907 | 106.326777 | 90.000 | . 032 | 12.31 | . 001011 | 2.154297 |
| 60.400 | -42.757 | 352.81 | . 050206 | 106.963750 |  |  |  |  |  |

## applications information (con't)

PROGRAM NO. 4
DESIGN OF FIRST SECTION

```
\RUN
WHICH FILTER AF100 -J OR G ?
? J
WHAT TYPE OF FILTER SECTION? HIGHPASS-BANDPASS-LOWPASS-NOTCH-ALLPASS
? NOTCH
INPUT FC AND Q VALUES
? 56.93601, 11.31813 (FROM LINES 2.3 AND 2.4)
INPUT REAL POLE AND CAPACITOR VALUES IF NONE ENTER 0
?0
INPUT ZERO LOCATION
? 59.471339 (FROM LINE 2.1)
ARE TUNING INSTRUCTIONS REQUIRED ?
?YES
```


## TUNING INSTRUCTION

PHASE SHIFT FROM INPUT TO PIN 13 SHOULD BE 180 DEG. AT 56.93601 HZ . IF TUNING IS REQUIRED, RF2 FROM PINS 7 TO 13 SHOULD BE ADJUSTED. PHASE SHIFT FROM INPUT TO PIN 13 SHOULD BE 135 DEG. AT 59.506798 HZ . OR 225 DEG. AT 54.476284 HZ .
IF TUNING IS REQUIRED RQ FROM 1 OR 2 TO GROUND SHOULD BE ADJUSTED GAIN AT PIN 11 AT 59.471339 SHOULD BE 0 IF NOT ADJUST RHP FROM PIN 3 TO 10 FOR NULL

| $\mathrm{FC}=56.93601$ | $Q=11.31813$ | $F\langle L-3 D B\rangle=54.476284$ | $F\langle H-3 D B\rangle=59.506798$ |
| :---: | :---: | :---: | :---: |
| GAIN AT F ) $\mathrm{FC}=$. | .00DB |  |  |
| FUNCTION |  | CONNECTION | VALUE OF EXTERNAL |
|  | FROM | TO | RESISTORS IN OHMS |
| R IN | INPUT | 1 | 100000.000 |
| RQ | 1 | GND | 2675.931 |
| RF1 | 3 | 14 | 883960.996 |
| RF2 | 7 | 13 | 883960.996 |
| RLP | 5 | 10 | 100000.000 |
| RHP | 3 | 10 | 10910.418 |
| RG | 10 | 11 | 357910.697 |
| +V |  | 4 |  |
| $-\mathrm{V}$ |  | 12 |  |
| GND |  | 9 |  |
| GND |  | 6 |  |

[^27]
## applications information (con't)

PROGRAM NO. 4 DESIGN OF SECOND SECTION

```
WHAT TYPE OF FILTER SECTION? HIGHPASS-BANDPASS-LOWPASS-NOTCH-ALLPASS
? NOTCH
INPUT FC AND Q VALUES
? 63.228877, 11.31813 (FROM LINES 2.5 AND 2.6)
INPUT REAL POLE AND CAPACITOR VALUES IF NONE ENTER 0
?O
INPUT ZERO LOCATION
?60.533361 (FROM LINE 2.2)
ARE TUNING INSTRUCTIONS REQUIRED ?
? YES
```

TUNING INSTRUCTION
PHASE SHIFT FROM INPUT TO PIN 13 SHOULD BE 180 DEG. AT 63.228877 HZ . IF TUNING IS REQUIRED RF2 FROM PINS 7 TO 13 SHOULD BE ADJUSTED PHASE SHIFT FROM INPUT TO PIN 13 SHOULD BE 135 DEG. AT 66.083802 HZ . OR 225 DEG. AT 60.497289 HZ .
IF TUNING IS REQUIRED RQ FROM 1 OR 2 TO GROUND SHOULD BE ADJUSTED GAIN AT PIN 11 AT60.533361 SHOULD BE 0 IF NOT ADJUST RHP FROM PIN 3 TO 10 FOR NULL
$\mathrm{FC}=63.228877 \quad \mathrm{Q}=11.31813 \quad \mathrm{~F}\langle\mathrm{~L}-3 \mathrm{DB}\rangle=60.497289 \quad \mathrm{~F}\langle\mathrm{H}-3 \mathrm{DB}\rangle=66.083802$

GAIN AT F $\langle\langle\mathrm{FC}=$.OODB

| FUNCTION | CONNECTION |  | VALUE OF EXTERNAL RESISTORS IN OHMS |
| :---: | :---: | :---: | :---: |
|  | FROM | TO |  |
| R IN | INPUT | 1 | 100000.000 |
| RO | 1 | GND | 2675.931 |
| RF1 | 3 | 14 | 795984.596 |
| RF2 | 7 | 13 | 795984.596 |
| RLP | 5 | 10 | 100000.000 |
| RHP | 3 | 10 | 9165.552 |
| RG | 10 | 11 | 328044.920 |
| +V |  | 4 | , |
| $-\mathrm{V}$ |  | 12. |  |
| GND |  | 9 |  |
| GND |  | 6 |  |
| OUTPUT | N 11 |  |  |

## TEST PROCEDURE (Ref. Figure 24)

## Center Frequency

The center frequency is measured by adjusted the signal generator for a $180^{\circ}$ phase shift and then reading the input frequency on the counter.

## 0

The $Q$ is measured by measuring the bandwidth and dividing by the center frequency. To measure the bandwidth, increase the frequency of the signal generator until the phase shift reads $180^{\circ}-45^{\circ} \cdot\left(135^{\circ}\right)$ and read the frequency on the frequency counter. This is $f_{-45^{\circ}}$. Decrease the frequency of the signal generator until the phase meter reads $180^{\circ}+45\left(225^{\circ}\right)$ and read the frequency on the frequency counter. This is $f_{+45^{\circ}}$.

To calculate the Q :
$Q=\frac{f_{O} \text { (center frequency) }}{f_{-45^{\circ}}-f_{+45^{\circ}}(B W)}$

## Gain

To measure the gain, set the amplitude of the signal generator to 1 V RMS ( 0 dBV ) and set the frequency to the center frequency of the filter. Then read the output on the ac voltmeter. The output amplitude at highpass output is $-10 \mathrm{dBV} \pm 0.15 \mathrm{~dB}$, which equals 0.316 V $\pm 0.006 \mathrm{~V}$ RMS. The output amplitude at bandpass output is $0 \mathrm{dBV} \pm 0.15 \mathrm{~dB}$, which equals 1.000 V $\pm 0.017 \mathrm{~V}$ RMS. The output amplitude at lowpass output is $+10 \mathrm{dBV} \pm 0.15 \mathrm{~dB}$, which equals $3.16 \mathrm{~V} \pm 0.06 \mathrm{~V}$ RMS. The output at the amplifier output is $0 \mathrm{dBV} \pm 0.1 \mathrm{~dB}$, which equals $1 \mathrm{~V} \pm 0.01 \mathrm{~V}$ RMS.

## DC Offset

The dc offset is measured with the DVM connected to the lowpass output by setting the input signal level to zero and reading the DVM.

## PS Current

The power supply current is measured by connecting the DVM across a $10 \Omega$ resistor in the positive power supply lead with the input level set to zero. The DVM should read less than 45 mV .

## applications information (con't)

## DEFINITION OF TERMS

$\mathrm{A}_{\text {MAX }}$ Maximum passband peak-to-peak ripple
$A_{\text {MIN }}$ Minimum stopband loss
$\mathrm{f}_{\mathrm{z}} \quad$ Frequency of $j w$ axis pair
$f_{0} \quad$ Frequency of complex pole pair
Q Quality of pole
$f_{C} \quad$ Passband edge.
$f_{S} \quad$ Stopband edge
$A_{H P} \quad$ Gain from input to highpass output
$A_{B P} \quad$ Gain from input to bandpass output
ALP Gain from input to lowpass output
A AMP $\quad$ Gain from input to output of amplifier
$R_{f} \quad$ Pole frequency determining resistance
$\mathrm{R}_{\mathrm{z}} \quad$ Zero Frequency determining resistance
$\mathrm{R}_{\mathrm{Q}} \quad$ Pole Quality determining resistance
$\mathrm{f}_{\mathrm{H}} \quad$ Frequency above center frequency at which the gain decreases by 3 dB for a bandpass filter
$f_{L} \quad$ Frequency below center frequency at which the gain decreases by 3 dB for a bandpass filter
BW The bandwidth of a bandpass.filter
$\mathrm{N} \quad$ Order of the denominator of a transfer function

## BIBLIOGRAPHY:

R. W. Daniels: "Approximation Methods for Electronic Filter Design," McGraw-Hill Book Co., New York, 1974
G. S. Moschytz: "Linear Integrated Networks Design," Van Norstrand Reinhold Co., New York, 1975
E. Christian and E. Eisenmann, "Filter Design Tables and Graphs," John Wiley \& Sons, New York, 1966
A. I. Zverev, "Handbook of Filter Synthesis," John Wiley \& Sons, New York, 1967

Burr-Brown Research Corp., "Handbook of Operational Amplifier Design and Applications," McGraw-Hill Book Co., New York, 1971
G. J. Estep, "The State Variable Active Filter Configuration Handbook," Second Edition, Agoura, Ca., 1974.

## AF150 Úniversal Wideband Active Filter

## General Description

The AF150 wide band active filter is a general second order lumped RC network. Only four external resistors are required to program the AF150 for specific second order functions. Low pass, high pass and band pass functions are available simultaneously at separate outputs. Notch and all pass functions can be formed by summing the outputs with an external amplifier. Higher order filters are realized by cascading AF150 active filters with appropriate programming resistors.

Any of the classical filter configurations, such as Butterworth, Bessel, Cauer and Chebyshev can be formed.

## Features

- Independent $Q$, frequency, gain adjustments
- Low sensitivity to external component variation
- Separate low pass, high pass, band pass outputs.
- Inputs may be differential, inverting or non-inverting
- All pass and notch outputs may be formed
- Operates to 100 kHz
- Q range to 500
- Power supply range
$\pm 5 \mathrm{~V}$ to $\pm 18 \mathrm{~V}$
- High accuracy $\pm 1 \%$ unadjusted
- Q frequency product $2 \times 10^{5}$


## Connection Diagram



## Absolute Maximum Ratings

Supply Voltage
Power Dissipation (Note 1)
Differential Input Voltage
Output Short-Circuit Duration (Note 1)
Operating Temperature
Storage Temperature
Lead Temperature (Soldering, 10 seconds)
$\pm 18 \mathrm{~V}$
$900 \mathrm{~mW} /$ Package ( $500 \mathrm{~mW} /$ Amp)
$\pm 36 \mathrm{~V}$
Infinite
$-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
$-25^{\circ} \mathrm{C}$ to $+100^{\circ} \mathrm{C}$
$300^{\circ} \mathrm{C}$

Electrical Characteristics Specifications apply for $V_{S}= \pm 15 \mathrm{~V}$, over $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ unless otherwise specified.

| SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Frequency Range | $\mathrm{f}_{\mathrm{c}} \times \mathrm{Q} \leq 2 \times 10^{5}$ | 100k |  |  | Hz |
|  | Q Range | $\mathrm{f}_{\mathrm{c}} \times \mathrm{Q} \leq 2 \times 10^{5}$ | 500 |  |  | $\mathrm{Hz} / \mathrm{Hz}$ |
|  | $\mathrm{fo}_{0}$ Accuracy |  |  |  |  |  |
|  | AF150-1C | $\mathrm{f}_{\mathrm{C}} \times \mathrm{Q} \leq 5 \times 10^{4}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  |  | $\pm 2.5$ | \% |
|  | AF150-2C | $\mathrm{f}_{\mathrm{C}} \times \mathrm{Q} \leq 5 \times 10^{4}, T_{A}=25^{\circ} \mathrm{C}$ |  |  | $\pm 1.0$ | \% |
| $\Delta \mathrm{f}_{\mathrm{O}} / \Delta T$ | fo Temperature Coefficient |  |  | $\pm 50$ | $\pm 150$ | ppm $/{ }^{\circ} \mathrm{C}$ |
|  | Q Accuracy | $\mathrm{f}_{\mathrm{C}} \times \mathrm{Q} \leq 5 \times 10^{4}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  |  | $\pm 7.5$ | \% |
| $\Delta Q / \Delta T$ | Q Temperature Coefficient |  |  | $\pm 300$ | $\pm 750$ | ppm/ $/{ }^{\circ} \mathrm{C}$ |
| PSRR | Power Supply Rejection Rațio |  | 80 | 100 |  | dB |
| CMRR | Common-Mode Rejection |  | 80 | 100 |  | dB |
| Ios | Input Offset Current | $\mathrm{T}_{\mathrm{j}}=25^{\circ} \mathrm{C}$ |  | 3 | 50 | pA |
| $I_{B}$ | Input Bias Current | $\mathrm{T}_{\mathrm{j}}=25^{\circ} \mathrm{C}$ |  | 30 | 200 | pA |
| $V_{C M}$ | Input Common-Mode Voltage Range | $\mathrm{V}_{S}= \pm 15 \mathrm{~V}$ | $\pm 11$ | $\pm 12$ |  | $v$ |
| $I_{\text {S }}$ | Power Supply Current | $V_{S}= \pm 15 \mathrm{~V}, \mathrm{~T}_{A}=25^{\circ} \mathrm{C}$ |  | 15 | 30 | mA |

Note 1: Any of the amplifier's outputs can be shorted to ground indefinitely; however, more than one should not be simultaneously shorted as the maximum package power dissipation will be exceeded.

## Applications Information

## CIRCUIT DESCRIPTION AND OPERATION

A schematic of the AF150 is shown in Figure 1. Amplifier A1 is a summing amplifier with inputs from integrator A2 to the non-inverting input and integrator $A 3$ to the inverting input.

By adding external resistors the circuit can be used to generate the second order transfer function:

$$
T(s)=\frac{a_{3} s^{2}+a_{2} s+a_{1}}{s^{2}+b_{2} s+b_{1}}
$$

The denominator coefficients determine the complex pole pair location and the quality of the poles where

$$
\begin{aligned}
& \omega_{0}=\sqrt{b_{1}}=\text { the radian center frequency } \\
& \mathrm{Q}=\frac{\omega_{0}}{\mathrm{~b}_{2}}=\text { the quality of the complex pole pair }
\end{aligned}
$$

If the output is taken from the output of A1, numerator coefficients $a_{1}$ and a2 equal zero, and the transfer function becomes:

$$
T(s)=\frac{a_{3} s^{2}}{s^{2}+\frac{\omega_{0}}{Q} s+\omega_{o}^{2}}
$$

(high pass)

If the output is taken from the output of A2, numerator coefficients $a_{1}$ and a3 equal zero and the transfer function becomes:

$$
T(s)=\frac{a_{2} s}{s^{2}+\frac{\omega_{0}}{Q} s+\omega_{o}^{2}}
$$

## Applications Information (Continued)



FIGURE 1. AF150 Schematic

If the output is taken from the output of A3, numerator coefficients $a_{3}$ and $a_{2}$ equal zero and the transfer function becomes:

$$
T(s)=\frac{a_{1}}{s^{2}+\frac{\omega_{0}}{Q} s+\omega_{o}^{2}}
$$

(low pass)

Using. an external op amp and the proper input and output connections, the circuit can also be used to generate the transfer functions for a notch and all pass filter.

In the transfer function for a notch function a2 becomes zero, a1 equals $\omega_{z}{ }^{2}$ and a3 equals 1 . The transfer function becomes:

$$
T(s)=\frac{s^{2}+\omega_{z}^{2}}{s^{2}+\frac{\omega_{0}}{Q} s+\omega_{o}^{2}}
$$

(notch)

In the all pass transfer function $a_{3}=1, a_{2}=-\omega_{0} / Q$ and $\mathrm{a}_{1}=\omega_{\mathrm{o}}{ }^{2}$. The transfer function becomes:
$T(s)=\frac{s^{2}-\frac{\omega_{o}}{Q} s+\omega_{o}^{2}}{s^{2}+\frac{\omega_{o}}{Q} s+\omega_{o}^{2}}$
(all pass)

The relationships between the generalized coefficients and the external resistors will be found in the appendix. It is not, however, necessary to use these theoretical, if not "messy", equations to solve for the proper external resistor values. In general, it is assumed that the user has knowledge of the frequency and Q of the specific filter he is designing. For higher order filters of various types, the reader is directed to any of the available texts on filters (see bibliography) for information and tables concerning the location of the poles and zeros. Once the specifics of the filter are found from the tables, it is simply a matter of cascading the sections with proper attention to some general guidelines which are included later in the application section.

The following discussion gives a step-by-step procedure for designing filters with several examples given for clarity.

## FREQUENCY TUNING

Two equal value frequency setting resistors are required for frequencies above 1 kHz . For lower frequencies. T tuning or the addition of external capacitors is required. Using external capacitors allows the user to go as low in frequency as he desires. $T$ tuning and external capacitors can be used together.

Two resistor tuning for 1 kHz to 100 kHz

$$
\begin{equation*}
R_{f}=\frac{228.8 \times 10^{6}}{f_{o}} \Omega \tag{1}
\end{equation*}
$$

GRAPH A. Resistive Tuning

$T$ resistive tuning for $\mathrm{f}_{\mathrm{O}}<1 \mathrm{kHz}$

$$
\begin{equation*}
R_{S}=\frac{R_{T}^{2}}{R_{f}-2 R_{T}} \tag{2}
\end{equation*}
$$

$R_{f}$ from equation 1.


FIGURE 3. T Tuning


If external capacitors are used for $f_{o}<1 \mathrm{kHz}$, then equation 3 should be used.

$$
\begin{equation*}
R_{f}=\frac{0.05033}{f_{0}\left(C+220 \times 10^{-12}\right)} \Omega \tag{3}
\end{equation*}
$$



FIGURE 4. Low Frequency RC Tuning

## Q DETERMINATION

Setting the $Q$ requires one resistor from either pin 1 or pin 2 to ground. The value of the Q setting resistor depends on the input connection and input resistance as well as the value of the Q . The Q will be inversely proportional to the resistance from pin 1 to ground and directly proportional to resistance from pin 2 to ground.

## NON-INVERTING CONNECTION*

To determine the Q resistor, choose a value of input resistor, RIN. (Figures 5 and 6) and calculate $\mathrm{Q}_{\mathrm{MIN}}$ (graph C).

$$
\mathrm{Q}_{\text {MIN }}=\frac{1+\frac{10^{4}}{R_{I N}}}{3.48}
$$

If the $Q$ required in the circuit is greater than $Q_{\text {MIN }}$, use the circuit configuration shown in Figure 5 and equation 4 to calculate $R_{Q}$; the Q resistor. If the Q of the circuit is less than $Q_{\text {MIN }}$, use the circuit configuration shown in Figure 6 and equation 5.
*The discussion of "non-inverting" and "inverting" has to do with the phase relationship between the input port and the low pass output port. Refer' to Figure 1 for other output port phase relationships.

GRAPH C. $Q_{\text {MIN }}$. Non-Inverting Input


## Applications Information (Continued)

For $\mathrm{Q}>\mathrm{Q}_{\text {MIN }}$ in non-inverting mode:


FIGURE 5. $Q$ Tuning for $Q>Q_{\text {MIN }}$, Non-Inverting Input

GRAPH D. $\mathbf{R}_{\mathbf{Q}}$ for $\mathbf{Q}>\mathbf{Q}_{\text {MIN }}$. Non-Inverting Input


For $\mathrm{Q}<\mathrm{Q}_{\text {MIN }}$ in non-inverting mode:


FIGURE 6. $\mathbf{Q}$ Tuning for $\mathbf{Q}<\mathbf{Q}_{\text {MIN }}$. Non-Inverting Input

GRAPH E. $\mathrm{R}_{\mathrm{Q}}$ for $\mathbf{Q}<\mathrm{Q}_{\text {MIN }}$,
Non-Inverting Input


INVERTING CONNECTION*
For any Q in inverting mode:
6)


FIGURE 7. Q Tuning, Inverting Input

*The discussion of "non-inverting" and "inverting" has" to do with the phase relationship between the input port and the low pass output port. Refer to Figure 1 for other output port phase relationships.

## DESIGN EXAMPLE

## Non-Inverting Band Pass Filter

Center frequency $38 \mathrm{kHz}=\mathrm{f}_{\mathrm{o}}, 10 \mathrm{~Hz} / \mathrm{Hz}=\mathrm{Q}, 10 \mathrm{k}=$ RIN.


Using equation 1

$$
\begin{aligned}
& R_{f}=\frac{228.8 \times 10^{6}}{f_{0}} \Omega \\
& R_{f}=\frac{228.8 \times 10^{6}}{38 \times 10^{3}}=6020 \Omega
\end{aligned}
$$

## Applications Information <br> (Continued)

Using equation 6

$R_{Q}=250 \Omega$

From equation 33, the center frequency gain is found to be $6.3 \mathrm{~V} / \mathrm{V}(16 \mathrm{~dB})$. If the center frequency gain is to be adjusted, equation 33 can be solved for $\mathrm{R}_{\mathrm{Q}}$ in terms of $R_{I N}$ and this substituted into equation 6 to find the required $R_{I N}$ and $R_{Q}$.

## NOTCH FILTERS

Notches can be generated by two simple methods: using RC input (Figure 8) or low pass/high pass summing (Figure 9). The RC input method requires adding a capacitor to pin 14 and a resistor connects to pin 7. The summing method requires two resistors connected to the low pass and high pass output.

The difference between the two possible methods of generating a notch is that the capacitor connection requires a high quality precision capacitor and the gain of the circuit is difficult to adjust because the gain and zero location are both dependent on $\mathrm{CZ}_{\mathrm{Z}}$ and $\mathrm{R}_{\mathrm{Z}}$. The amplifier summing method requires 3 precision resistors and an external operational amplifier. However, the gain can be adjusted independent of the notch frequency.

For input RC notch tuning:
$R_{Z}=\frac{C_{Z} R_{f} \times 10^{12}}{220}\left(\frac{f_{o}}{f_{z}}\right)^{2} \Omega$
$f_{z}=$ frequency of notch (zero location)



For the low pass/high pass summing technique,

$$
\begin{equation*}
R_{h}=\left(\frac{f_{z}}{f_{o}}\right)^{2} \cdot \frac{R_{L}}{10} \tag{8}
\end{equation*}
$$



FIGURE 9. Output Notch


DESIGN EXAMPLE
19 kHz notch using RC input.

| Center frequency 19 kHz | $\mathrm{fo}_{\mathrm{o}}$ |
| :--- | :--- |
| Zero frequency | 19 kHz |
| fZ |  |
| 20 | Q |



## Applications Information

Using equation 1 :

$$
\begin{aligned}
R_{f} & =\frac{228.8 \times 10^{6}}{f_{0}} \cdot \Omega \\
S R_{f} & =12,040 \Omega
\end{aligned}
$$

Using equation 4 with RIN $=\infty$ :

$$
\begin{aligned}
& \mathrm{R}_{\mathrm{Q}}=\frac{10^{4}}{3.48 \mathrm{Q}-1-\frac{10^{4}}{\mathrm{R}_{\mathrm{IN}}}} \Omega \\
& \mathrm{R}_{\mathrm{Q}}=146 \Omega
\end{aligned}
$$

Using equation 7:

$$
R_{Z}=\left(\frac{C_{Z} R_{F} \times 10^{12}}{220}\right)\left(\frac{f_{0}}{f_{Z}}\right)^{2}
$$

$$
\mathrm{R}_{\mathrm{Z}}=12,040 \Omega
$$

## DESIGN EXAMPLE

19 kHz notch using low pass/high pass summing

$$
\begin{array}{lll}
\text { Center frequency } & 19 \mathrm{kHz} & \mathrm{f}_{\mathrm{O}} \\
\text { Zero frequency } & 19 \mathrm{kHz} & \mathrm{fZ}^{2} \\
& 20 & \mathrm{Q}
\end{array}
$$

Using equation 1 :

$$
R_{f}=\frac{228.8 \times 10^{6}}{f_{o}} \Omega
$$

$$
R_{f}=12,040 \Omega
$$

Using equation 4, choose $R_{I N}=10 \mathrm{k} \Omega$ :

$$
\begin{aligned}
& \mathrm{R}_{\mathrm{Q}}=\frac{10^{4}}{3.48 \mathrm{Q}-1-\frac{10^{4}}{\mathrm{R}_{1 \mathrm{~N}}} \Omega} \\
& \mathrm{R}_{\mathrm{Q}}=148 \Omega
\end{aligned}
$$

Using equation 8 :

$$
R_{h}=\left(\frac{f_{Z}}{f_{o}}\right)^{2} \cdot \frac{R_{L}}{10}
$$

## TRIALS, TRIBULATIONS AND TRICKS

Certainly, there is no substitute for experience when applying active filters, working with op amps or riding a bicycle. However, the following section will discuss some of the finer points in more detail, and hopefully alleviate some of the fears and problems that might be encountered.

## TUNING TIPS

In applications where 2 to $3 \%$ accuracy is not sufficient to provide the required filter response, the AF150 stages can be tuned by adding trim pots or trim resistors in series or parallel with one of the frequency determining resistors and the $Q$ determining resistor.

When tuning a filter section, no matter what output configuration is to be used in the circuit, measurements are made between the input and the band pass (pin 13) output.

Before any tuning is attempted the low pass (pin 5) output should be checked to see that the output is not clipping. At the center frequency of the section the low pass output is 10 dB higher than the band pass output and 20 dB higher than the high pass. This should be kept in mind because if clipping occurs the results obtained when tuning will be incorrect.

## Frequency Tuning

By adjusting the resistance between pins 7 and 13 the center frequency of a section can be adjusted. If the input is through pin 1 the phase shift at center frequency will be $180^{\circ}$ and if the input is through pin 2 the phase shift at center frequency will be $0^{\circ}$. Adjusting center frequency by phase is the most accurate but tuning for maximum gain is also correct.

## Q Tuning

The Q is tuned by adjusting the resistance between pin 1 or pin 2 and ground. Low Q tuning resistors will be from pin 2 to ground ( $\mathrm{Q}<0.6$ ). High Q tuning resistors will be from pin 1 to ground. To tune the Q correctly, the signal source must have an output impedance very much lower than the input resistance of the filter since

Choose $R_{L}=20 k$, then $R_{h}=2 k$


## Applications Information (Continued)

the input resistance affects the Q . The input must be driven through the same resistance the circuit will see to obtain precise adjustment:

The lower $3 \mathrm{~dB}\left(45^{\circ}\right)$ frequency, $\mathrm{f} L$, and the upper 3 dB $\left(45^{\circ}\right)$ frequency; $\mathrm{f}_{\mathrm{H}}$, can be calculated by the following equations:

$$
\begin{aligned}
& f_{H}=\left(\frac{1}{2 Q}+\sqrt{\left(\frac{1}{2 Q}\right)^{2}+1}\right), x\left(f_{0}\right) \\
& f_{L}=\left(\sqrt{\left(\frac{1}{2 Q}\right)+1}-\frac{1}{20}\right) \times\left(f_{0}\right)
\end{aligned}
$$

where $f_{O}=$ center frequency

When adjusting the Q , set the signal source to either $\mathrm{f}_{\mathrm{H}}$ or $f_{L}$ and adjust for $45^{\circ}$ phase change or a 3 dB gain change.

## Notch Tuning

If.a circuit has a jw axis zero pair the notch can be tuned by adjusting the ratio of the summing resistors (low pass/high pass summing) or the input resistance (input RC ).

In either case the signal is connected to the input and the proper resistor is adjusted for a null at the output.

## Special Cases

When using the input RC notch the unit cannot be tuned through the normal input so an additional 100k resistor can be added at pin 1 and the unit can be tuned normally. Then the 100 k input resistor should be grounded and the notch tuned through the normal RC input.

An alternative way of tuning, is to tune using the Q resistor as the input. This requires the Q resistor be lifted from ground and connecting the signal source to the normally grounded end of the Q resistor. This has the problem that when the Q resistor is grounded after tuning, its value is decreased by the output impedance of the source. This technique has the advantage of not requiring an additional resistor.

## TUNING PROCEDURE

## Center Frequency Tuning

Set oscillator to center frequency desired for the filter
section, adjust amplitude and check that clipping does not occur at the low pass output pin 5.

Adjust the resistance between pins 13 and 7 until the phase shift between input and band pass output is $180^{\circ}$.

## Q Tuning

Set oscillator to upper or lower $45^{\circ}$ frequency (see tuning tips) and tune the Q resistor until the phase shift is $135^{\circ}$ (upper $45^{\circ}$ frequency) or $225^{\circ}$ (lower $45^{\circ}$ frequency).

## Zero Tuning

Set the oscillator output to the zero frequency and tune the zero resistor for a null at the output of the summing amplifier.

## FILTER DESIGN

Since most filter tables are in terms of a normalized low pass prototype, the filter to be designed is usually reduced to a low pass prototype. After the low pass transfer function is found, it is transformed to obtain the transfer function for the actual filter desired.' The low pass amplitude response which can be defined by four quantities, defined below:


| A MAX | $=$ the maximum peak-to-peak ripple in the pass |
| ---: | :--- |
| band |  |
| A MIN | $=$ the minimum attenuation in the stop band |
| $f_{C}$ | $=$ the pass band cutoff frequency |
| $f_{S}$ | $=$ the stop band start frequency |

By defining these four quantities for the low pass prototype the normalized pole and zero locations and the Q (quality) of the poles can be determined from tables or by computer programs.

To obtain the high pass from the low pass filter tables, AMAX and AMIN are the same as for the low pass case, but $\mathrm{f}_{\mathrm{c}}=1 / \mathrm{f}_{2}$ and $\mathrm{f}_{\mathrm{s}}=1 / \mathrm{f}_{1}$.


To obtain the band pass from the low pass filter tables, AMAX and AMIN are the same as for the low pass case, but:

$$
f_{C}=1
$$

$$
f_{s}=\frac{f_{5}-f_{1}}{f_{4}-f_{2}}
$$

where $f_{3}=\sqrt{f_{1} \cdot f_{5}}=\sqrt{f_{2} \cdot f_{4}}$ i.e., geometric symmetry
$\mathrm{f}_{5}-\mathrm{f}_{1}=$ AMIN bandwidth
$f_{4}-f_{2}=$ Ripple bandwidth


To obtain the notch from the low pass filter tables, AMAX and AMIN are the same as for the low pass case and

$$
f_{c}=1, \quad f_{s}=\frac{f_{5}-f_{1}}{f_{4}-f_{2}}
$$

where $f_{3}=\sqrt{f_{1} \cdot f_{5}}=\sqrt{f_{2} \cdot f_{4}}$


## Normalized Low Pass Transformed to Un-Normalized Low Pass

The normalized low pass filter has the pass band edge normalized to unity. The un-normalized low pass filter instead has the pass band edge at $\mathrm{f}_{\mathrm{c}}$. The normalized and un-normalized low pass filters are related by the transformation $s=s \omega_{\mathrm{c}}$. This transforms the normalized pass band edge $s=j$ to the un-normalized pass band edge $s=j \omega_{\mathrm{C}}$.

## Normalized Low Pass Transformed to Un-Normalized High Pass

The transformation that can be used for low pass to high pass is $S=\omega_{\mathrm{C}} / \mathrm{s}$. Since $S$ is inversely proportional to s ,
the low frequency and high frequency responses are interchanged. The normalized low pass $1 /\left(S^{2}+S / Q+1\right)$ transforms to the un-normalized high pass:

$$
\frac{s^{2}}{s^{2}+\frac{\omega_{c}}{Q} s+\omega_{c}^{2}}
$$

## Normalized Low Pass Transformed to Un-Normalized Band Pass

The transformation that can be used for low pass to band pass is:

$$
S=\frac{s^{2}+\omega_{0}^{2}}{B W \cdot s}
$$

where $\omega_{\mathrm{o}}{ }^{2}$ is the center frequency of the desired band pass filter and BW is the ripple bandwidth.

## Normalized Low Pass Transformed to Un-Normalized Band Stop (Or Notch)

The bandstop filter has a reciprocal response to a band pass filter. Therefore, a bandstop filter can be obtained by first transforming the low pass prototype to a high pass and then performing the band pass transformation.

## SELECTION OF TRANSFER FUNCTION

The selection of a function which approximates the shape of the response desired is a complicated process. Except in the simplest cases, it requires the use of tables or computer programs. The form of the transfer function desired is in terms of the pole and zero locations. The most common approximations found in tables are Butterworth, Chebychev, Elliptic and Bessel. The decision as to which approximation to use is usually a function of the requirements and system objectives. Butterworth filters are the simplest but have the disadvantage of requiring high order transfer functions to obtain sharp roll-offs.

The Chebychev function is a $\mathrm{min} / \mathrm{max}$ approximation in the pass band. This approximation has the property that it is equiripple which means that the error oscillates between maximums and minimums of equal amplitude in the pass band. The Chebychev approximation, because of its equiripple nature, has a much steeper transition region than the Butterworth approximation.

The elliptic filter, also known as Cauer or Zolotarev filters, are equiripple in the pass band and stop band and have a steeper transition region than the Butterworth or the Chebychev.

For a specific low pass filter three quantities can be used to determine the degree of the transfer function: the maximum pass band ripple, the minimum stop band attenuation, and the transition ratio ( $\mathrm{tr}=\omega_{\mathrm{S}} / \omega_{\mathrm{C}}$ ). Decreasing $A_{M A X}$, increasing $A_{M I N}$, or decreasing tr will increase the degree of the transfer function. But for

## Applications Information (Continued)

the same requirements the elliptic filter will require the lowest order transfer function. Täbles and graphs are available in reference books such as "Reference Data for Radio Engineers", Howard W. Sams \& Co., Inc., 5th Edition, 1970 and Erich Christian and Egon Eisenmann, "Filter Design Tables and Graphs", John Wiley and Sons, 1966.

For specific transfer functions and their pole locations such text as Louis Weinberg, "Network Analysis and Synthesis", McGraw Hill Book Company, 1962 and Richard W. Daniels, "Approximation Methods for Electronic Filter Design", McGraw-Hill Book Company, 1974, are available.

## DESIGN OF CASCADED MULTISECTION FILTERS

The first step in designing is to define the response required and define the performance specifications:

1. Type of filter:

Low pass, high pass, band pass, notch, all pass
2. Attenuation and frequency response
3. Performance

Center frequency/corner frequency plus tolerance and stability
Insertion loss/gain plus tolerance and stability
Source impedance
Load impedance
Maximum output noise
Power consumption
Power supply voltage
Dynamic range
Maximum output level
Second step is to find the pole and zero location for the transfer function which meet the above requirements. This can be done by using tables and graphs or network synthesis. The form of the transfer function which is easiest to convert to a cascaded filter is a product of first and second order terms in these forms:

| First Order $\dot{K}$ | Second Order K | (low pass) |
| :---: | :---: | :---: |
| $s+\omega_{r}$ | $s^{2}+\frac{\omega_{o}}{Q} s+\omega_{o}{ }^{2}$ |  |
| Ks | Ks 2 | (high pass) |
| $\overline{s+\omega_{r}}$ | $s^{2}+\frac{\omega_{o}}{0} s+\omega_{o}^{2}$ |  |
|  | Ks | (band pass) |
|  | $s^{2}+\frac{\omega_{o}}{0} s+\omega_{o}^{2}$ |  |
|  | $K\left(s^{2}+\omega_{z}{ }^{2}\right)$ | (notch) |
|  | $s^{2}+\frac{\omega_{\mathrm{o}}}{\mathrm{Q}} \mathrm{~s}+\omega_{\mathrm{o}}^{2}$ |  |

$$
\frac{s^{2}-\frac{\omega_{\mathrm{o}}}{Q} s+\omega_{o}^{2}}{s^{2}+\frac{\omega_{\mathrm{o}}}{Q} s+\omega_{o}^{2}}
$$

(all pass)

Each of the second order functions is realizable by using an AF150 stage. By cascading these stages the desired transfer function is realized.

## CASCADING SECOND ORDER STAGES

The primary concern in cascading second order stages is to minimize the difference in amplitude from input to output over the frequencies of interest. A computer program is probably required in very complicated cases but some general rules that can be used that will usually give satisfactory results are:

1. The highest $Q$ pole pair should be paired with the zero pair closest in frequency.
2. If high pass and low pass stages are cascaded, the low pass sections should be the higher frequency and high pass sections the lower frequency.
3. In cascaded filters of more than two sections, the first section should be the section with Q closest to 0.707 and then additional stages should be added in order of least difference between first stage $Q$ and their $Q$.

## DESIGN EXAMPLES OF CASCADE CONNECTIONS

## Example 1.

Consider a 4th order Butterworth low pass filter with a 10 kHz cutoff ( -3 dB ) frequency and input impedance $\geq 30 \mathrm{k} \Omega$.

From tables, the normalized filter parameters are:

$$
\begin{array}{ll}
F_{1}=1.0 & \mathrm{Q} 1=0.541 \\
F_{2}=1.0 & \mathrm{O} 2=1.306
\end{array}
$$

Thus, relative to the design required

$$
\begin{aligned}
& F 1=(1.0)(10 \mathrm{kHz})=10 \mathrm{kHz} \\
& F 2=(1.0)(10 \mathrm{kHz})=10 \mathrm{kHz}
\end{aligned}
$$

## Section 1

$F=10 \mathrm{kHz}, \mathrm{Q}=1.306$

$$
R_{f}=\frac{228.8 \times 10^{6}}{f_{o}} \cdot \Omega
$$

(Using equation 1)
$R_{f}=22,880 \Omega$

Select input resistor $31.6 \mathrm{k} \Omega$

$$
\begin{aligned}
Q_{\text {MIN }} & =\frac{1+\frac{10^{4}}{R_{I N}}}{3.48} \\
Q_{\text {MIN }} & =0.378
\end{aligned}
$$

## Applications Information (Continued)

Thus, $\mathrm{Q}>\mathrm{Q}_{\mathrm{MIN}}$
Therefore:

$$
\mathrm{R}_{\mathrm{Q}}=\frac{10^{4}}{3.48 \mathrm{Q}-1-\frac{10^{4}}{\mathrm{R}_{I N}}} \Omega
$$

(Using equation 4)
$R_{Q}=3097 \Omega$

First Stage


Section 2
$f_{O}=10 k, Q=0.541$
Since $f_{o}$ is the same as for the first section:

$$
R_{f}=22.88 \mathrm{k} \Omega
$$

Select $R_{\mathrm{IN}}=31.6 \mathrm{k} \Omega$

$$
\mathrm{R}_{\mathrm{Q}}=\frac{10^{4}}{3.48 \mathrm{Q}-1-\frac{10^{4}}{\mathrm{R}_{\mathrm{IN}}}} \Omega
$$

(Using equation 4)
$R_{Q}=17,661 \Omega$


Example 2.
Consider the design of a low pass filter with the following performance:

$$
\begin{aligned}
& \mathrm{f}_{\mathrm{C}}=10 \mathrm{kHz} \\
& \mathrm{f}_{\mathrm{S}}=11 \mathrm{kHz} \\
& \text { AMAX }=1 \mathrm{~dB} \\
& \text { A MIN }^{2}=40 \mathrm{~dB}
\end{aligned}
$$

It is found that a 6 th order elliptic filter will satisfy the above requirements. The parameters of the design are:

| STAGE | $\mathbf{f}_{\mathbf{0}}(\mathbf{k H z})$ | $\mathbf{Q}$ | $\mathbf{f}_{\mathbf{z}}(\mathbf{k H z})$ |
| :---: | :---: | :---: | :---: |
| 1 | 5.16 | 0.82 | 29.71 |
| 2 | 8.83 | 3.72 | 13.09 |
| 3 | 10.0 | 20.89 | 11.15 |

## Stage 1

a) From equation $1, R_{F}$ is found to be 44.34 k
b) From equation $4, \mathrm{R}_{\mathrm{Q}}$ is found to be 11.72 k , assuming $\mathrm{R}_{\mathrm{IN}}$ (arbitrary) is $10 \mathrm{k} \Omega$.

To create the transmission zero; $\mathrm{f}_{\mathrm{Z}}$, at 29.71 kHz , use equation 8.

$$
R_{h}=\left(\frac{f_{Z}}{f_{O}}\right)^{2} \frac{R_{L}}{10}, \text { or } R_{h}=\left(\frac{29.71}{5.16}\right)^{2} \frac{R_{L}}{10}
$$

Thus,

$$
R_{h}=3.315 R_{L}
$$

If $R_{\mathrm{L}}$ is arbitrarily chosen as $10 \mathrm{k} \Omega, \mathrm{R}_{\mathrm{h}}=33.15 \mathrm{k}$.

Thus, the design of the first stage is:

where the feedback resistor, $R$, around the external op amp may be used to adjust the gain.

## Applications Information (Continued)

## Stage 2

The second stage design follows exactly the same procedure as the first stage design. The results are:
a) From equation $1, R_{f}=25.91 \mathrm{k}$
b) From equation $4, \mathrm{R}_{\mathrm{Q}}=913.6 \Omega$, again assuming $\mathrm{R}_{\mathrm{IN}}$ is arbitrarily 10 k .
c) $R_{h}=\left(\frac{13.09}{8.83}\right)^{2} \frac{R_{L}}{10}$ or $R_{h}=0.22 R_{L}$

Selecting $R_{L}=10 k$, then $R_{h}=2.2 k$, the second stage design is shown below.

## Stage 3

The third stage design, again, is identical to the first 2 stages and the results are (for $\mathrm{R}_{\mathrm{IN}}=10 \mathrm{k}$ ):

$$
\begin{aligned}
& R_{f}=\frac{228.8 \times 10^{6}}{f_{o}}=22.88 \mathrm{k} \\
& R_{Q}=\frac{10^{4}}{3.480-1-\frac{10^{4}}{R_{I N}}}=141.4 \Omega \\
& R_{h}=\left(\frac{f_{z}}{f_{o}}\right)^{2} \frac{R_{L}}{10}=\left(\frac{11.5}{10}\right)^{2} \cdot \frac{R_{L}}{10} \quad R_{h}=0.124 R_{L}
\end{aligned}
$$

$$
\text { Let } R_{L}=20 \mathrm{k}, R_{h}=2.48 \mathrm{k}
$$



Filter for Example 2


## Applications Information (Continued)

From equation 13 , the DC gain of the first section is

$$
\begin{aligned}
& A_{V_{1}}=\frac{11}{1+\frac{R_{1 N}}{10^{4}}+\frac{R_{1 N}}{R_{Q}}} \\
& A_{V_{1}}=\frac{11}{1+\frac{10^{4}}{10^{4}}+\frac{10^{4}}{11.72 \times 10^{3}}}=3.86 \mathrm{~V} / \mathrm{V}
\end{aligned}
$$

Similarly, the DC gain of the second and third sections are:

$$
\begin{aligned}
& A V 2=0.850 \\
& A \vee 3=0.151
\end{aligned}
$$

Therefore, the overall DC gain is 0.495 and can be adjusted by selecting R1 with respect to 10k, R2 with respect to 10 k or R 3 with respect to 20 k .

For convenience, a standard resistor value table is given below.

Standard Resistance Values are obtained from the Decade Table by multiplying by multiples of 10 . As an example, 1.33 can represent $1.33 \Omega, 133 \Omega, 1.33 \mathrm{k} \Omega, 13.3 \mathrm{k} \Omega, 133 \mathrm{k} \Omega, 1.33 \mathrm{M} \Omega$.

Standard 5\% and 2\% Resistance Values

| OHMS | OHMS | OHMS | OHMS | OHMS | OHMS | OHMS | OHMS | OHMS | OHMS | OHMS | MEGOHMS |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 10 | 27 | 68 | 180 | 470 | 1,200 | 3,300 | 8,200 | 22,000 | 56,000 | 150,000 | 0.24 | 0.62 |
| 11 | 30 | 75 | 200 | 510 | 1,300 | 3,600 | 9,100 | 24,000 | 62,000 | 160,000 | 0.27 | 0.68 |
| 12 | 33 | 82 | 220 | 560 | 1,500 | 3,900 | 10,000 | 27,000 | 68,000 | 180,000 | 0.30 | 0.75 |
| 13 | 36 | 91 | 240 | 620 | 1,600 | 4,300 | 11,000 | 30,000 | 75,000 | 200,000 | 0.33 | 0.82 |
| 15 | 39 | 100 | 270 | 680 | 1,800 | 4,700 | 12,000 | 33,000 | 82,000 | 220,000 | 0.36 | 0.91 |
| 16 | 43 | 110 | 300 | 750 | 2,000 | 5,100 | 13,000 | 36,000 | 91,000 |  | 0.39 | 1.0 |
| 18 | 47 | 120 | 330 | 820 | 2,200 | 5,600 | 15,000 | 39,000 | 100,000 |  | 0.43 | 1.1 |
| 20 | 51 | 130 | 360 | 910 | 2,400 | 6,200 | 16,000 | 43,000 | 110,000 |  | 0.47 | 1.2 |
| 22 | 56 | 150 | 390 | 1.000 | 2,700 | 6,800 | 18,000 | 47,000 | 120,000 |  | 0.51 | 1.3 |
| 24 | 62 | 160 | 430 | 1,100 | 3,000 | 7,500 | 20,000 | 51,000 | 130,000 |  | 0.56 | 1.5 |

Decade Table Determining 1/2\% and 1\% Standard Resistance Values

| 1.00 | 1.21 | 1.47 | 1.78 | 2.15 | 2.61 | 3.16 | 3.83 | 4.64 | 5.62 | 6.81 | 825 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1.02 | 1.24 | 1.50 | 1.82 | 2.21 | -2.67 | 3.24 | 3.92 | 4.75 | 5.76 | 6.98 | 8.45 |
| 1.05 | 1.27 | 1.54 | 1.87 | 2.26 | 2.74 | 3.32 | 4.02 | 4.87 | 5.90 | 7.15 | 8.66 |
| 1.07 | 1.30 | 1.58 | 1.91 | 2.32 | 2.80 | 3.40 | 4.12 | 4.99 | 6.04 | 7.32 | 8.87 |
| 1.10 | 1.33 | 1.62 | 1.96 | 2.37 | 2.87 | 3.48 | 4.22 | 5.11 | 6.19 | 7.50 | 9.09 |
| 1.13 | 1.37 | 1.65 | - 2.00 | 2.43 | 2.94 | 357 | 4.32 | 5.23 | 6.3 .4 | 7.68 | 9.31 |
| 1.15 | 1.40 | 1.69 | 2.05 | 2.49 | 3.01 | 3.65 | 4.42 | 5.36 | 6.49 | 7.87 | 9.53 |
| 1.18 | 1.43 | 1.74 | 2.10 | 2.55 | 3.09 | 3.74 | 4.53 | 5.49 | 6.65 | 8.06 | 9.76 |

Appendix (See footnote)
The specific transfer functions for some of the most useful circuit configurations using the AF150 are illustrated in Figures 10 through 16. Also included are the gain equations for each transfer function in the frequency band of interest, the Q equation, center frequency equation and the O determining resistor equation. $Q_{\text {MIN }}$ is a function of $R_{I N}$ (see graph $C$ ).
a) Non-inverting input (Figure 10) transfer equations are:

$$
\begin{align*}
& \frac{e_{h}}{e_{I N}}=\frac{s^{2}\left[\frac{1.1}{1+\frac{R_{I N}}{10^{4}}+\frac{R_{I N}}{R_{Q}}}\right]_{\text {(high pass) }}^{\Delta}}{\frac{e_{b}}{e_{I N}}=\frac{s \omega_{1}\left[\frac{1.1}{1+\frac{R_{1 N}}{10^{4}}+\frac{R_{I N}}{R_{Q}}}\right]_{\text {(band pass) }}}{\Delta}} .
\end{align*}
$$

$$
\begin{equation*}
\frac{e_{l}}{e_{I N}}=\frac{\omega_{1} \omega_{2}\left[\frac{1.1}{1+\frac{R_{I N}}{10^{4}}+\frac{R_{I N}}{R_{Q}}}\right]}{\Delta} \text { (Iow pass) } \tag{11}
\end{equation*}
$$

$$
\begin{equation*}
\left.\frac{e_{h}}{e_{I N}}\right|_{s \rightarrow \infty}=\frac{1.1}{\left(1+\frac{R_{I N}}{10^{4}}+\frac{R_{I N}}{R_{Q}}\right)} \tag{14}
\end{equation*}
$$

(High Freq. Gain)

$$
\begin{equation*}
\left.\frac{e_{\ell}}{e_{I N}}\right|_{s \rightarrow 0}=\frac{11}{\left(1+\frac{R_{I N}}{10^{4}}+\frac{R_{I N}}{R_{Q}}\right)} \text { (DC Gain) } \tag{13}
\end{equation*}
$$

$$
\begin{align*}
& \frac{e_{b}}{e_{I N}} \int_{\omega=\omega_{0}}=-\frac{\left(1+\frac{10^{4}}{R_{Q}}+\frac{10^{4}}{R_{I N}}\right)}{\left(1+\frac{R_{I N}}{10^{4}}+\frac{R_{I N}}{R_{Q}}\right)} \text { (Center } \text { Freg. Gain) }  \tag{15}\\
& \omega_{1}=\frac{10^{12}}{R_{\mathrm{f} 1} \cdot 220} \quad \omega_{2}=\frac{10^{12}}{R_{\mathrm{f} 2} \cdot 220}
\end{align*}
$$

where

$$
\omega_{0}=\sqrt{0.1 \omega_{1} \omega_{2}},(\text { see footnote })
$$

$Q=\left(\frac{1+\frac{10^{4}}{R_{1 N}}+\frac{10^{4}}{R_{Q}}}{1.1}\right) \quad \sqrt{0.1\left(\frac{\omega_{2}}{\omega_{1}}\right)}$
where
$\Delta=s^{2}+s\left[\frac{1.1}{1+\frac{10^{4}}{R_{Q}}+\frac{10^{4}}{R_{1 N}}}\right] \omega_{1}+0.1 \omega_{1} \omega_{2}$

$$
\begin{equation*}
\mathrm{R}_{\mathrm{Q}}=\frac{10^{4}}{\left(\frac{1.10}{\sqrt{0.1 \frac{\omega_{2}}{\omega_{1}}}}\right)-1-\frac{10^{4}}{\mathrm{R}_{1 \mathrm{~N}}}} \tag{12}
\end{equation*}
$$


*External components
FIGURE 10. Non-Inverting Input ( $\alpha>\mathrm{a}_{\text {MIN }}$ )

## FOOTNOTE:

It shouid be noted that in the text of this paper, $\omega_{1}$ and $\omega_{\mathbf{2}}$ have been assumed equal, and hence $\mathrm{R}_{\mathrm{f} 1}=\mathrm{R}_{\mathrm{f} 2}$. No generality is lost in this assumption and it facilitates the
design. However, for completeness, the equations given are exact.

## Appendix (Continued)

b) Non-inverting input (Figure 11) transfer equations are:

$$
\begin{align*}
\frac{e_{h}}{e_{I N}}= & s^{2}\left[\frac{1.1+\frac{2 \times 10^{3}}{R_{Q}}}{1+\frac{R_{I N}}{10^{4}}}\right]_{\text {(high pass) }}  \tag{18}\\
\frac{e_{b}}{e_{I N}}= & -s \omega_{1}\left[\frac{1.1+\frac{2 \times 10^{3}}{R_{Q}}}{1+\frac{R_{I N}}{10^{4}}}\right]_{\text {(band pass) }}^{\Delta} \tag{19}
\end{align*}
$$

$$
\begin{align*}
& \left.\frac{e_{\ell}}{e_{I N}}\right|_{s \rightarrow 0}=\frac{1.1+\frac{2 \times 10^{3}}{R_{Q}}}{0.1\left(1+\frac{R_{I N}}{10^{4}}\right)}  \tag{22}\\
& \left.\frac{e_{h}}{e_{I N}}\right|_{s \rightarrow \infty}=\frac{1.1+\frac{2 \times 10^{3}}{R_{Q}}}{1+\frac{R_{I N}}{10^{4}}}
\end{align*}
$$

$$
\begin{equation*}
\left.\frac{e_{b}}{e_{I N}}\right|_{\omega=\omega_{0}}=-\frac{1+\frac{10^{4}}{R_{I N}}}{1+\frac{R_{I N}}{10^{4}}} \tag{24}
\end{equation*}
$$

$$
\omega_{1}=\frac{10^{12}}{R_{f 1} \cdot 220} \cdot \omega_{2}=\frac{10^{12}}{R_{f 2} \cdot 220}
$$

$$
\frac{e_{\ell}}{e_{I N}}=\frac{\omega_{1} \omega_{2}\left[\frac{1.1+\frac{2 \times 10^{3}}{R_{Q}}}{1+\frac{R_{I N}}{10^{4}}}\right]}{\Delta} \text { (low pass) }_{\Delta}
$$

(20)
where

$$
\begin{equation*}
\Delta=s^{2}+s \omega_{1}\left[\frac{1.1+\frac{2 \times 10^{3}}{R_{Q}}}{1+\frac{10^{4}}{R_{I N}}}\right]+0.1 \omega_{1} \omega_{2} \tag{21}
\end{equation*}
$$

$$
\begin{align*}
& \omega_{0}=\sqrt{0.1 \omega_{1} \omega_{2}} \\
& Q=\left[\frac{1+\frac{10^{4}}{R_{1 N}}}{1.1+\frac{2 \times 10^{3}}{R_{Q}}}\right] \sqrt{0.1 \frac{\omega_{2}}{\omega_{1}}} \tag{25}
\end{align*}
$$

Appendix (Continued)
c) Inverting input (Figure 12) transfer function equations are:

$$
\begin{align*}
& \frac{e_{h}}{e_{I N}}=\frac{-s^{2}\left(\frac{2 \times 10^{3}}{R_{I N}}\right)}{\Delta} \text { (high pass) }  \tag{32}\\
& \frac{e_{b}}{e_{I N}}=\frac{s \omega_{1}\left(\frac{2 \times 10^{3}}{R_{I N}}\right)_{\text {(band pass) }}^{\Delta}}{\frac{e_{\ell}}{e_{I N}}=\frac{-\omega_{1} \omega_{2}\left(\frac{2 \times 10^{3}}{R_{1 N}}\right)}{\Delta} \text { (low pass) }}  \tag{33}\\
& \omega_{1}=\frac{10^{12}}{R_{f 1} \cdot 220}, \omega_{2}=\frac{10^{12}}{R_{f 2} \cdot 220}
\end{align*}
$$

(27) $\left.\frac{e_{h}}{e_{I N}}\right|_{s \rightarrow \infty}=-\frac{2 \times 10^{3}}{R_{I N}}$ (high pass) (high freq. gain)
(28)
$\left.\frac{e_{\ell}}{e_{I N}}\right|_{s \rightarrow 0}=\frac{2 \times 10^{4}}{R_{I N}}$ (low pass) (DC gain)
$\omega_{0}=\sqrt{0.1 \omega_{1} \omega_{2}}$
(29)

$$
\mathrm{Q}=\left[\frac{1+\frac{10^{4}}{R_{Q}}}{1.1+\frac{10^{4}}{R_{I N}}}\right] \quad \sqrt{0.1 \frac{\omega_{2}}{\omega_{1}}}
$$

where

$$
\begin{equation*}
\Delta=s^{2}+s \omega_{1}\left[\frac{1.1+\frac{2 \times 10^{3}}{R_{1 N}}}{1+\frac{10^{4}}{R_{Q}}}\right]+0.1 \omega_{1} \omega_{2} \tag{30}
\end{equation*}
$$

$$
\begin{equation*}
\mathrm{R}_{\mathrm{Q}}=\frac{10^{4}}{\frac{\mathrm{Q}}{\sqrt{0.1 \frac{\omega_{2}}{\omega_{1}}}} \cdot\left(1.1+\frac{2 \times 10^{3}}{\mathrm{R}_{1 \mathrm{~N}}}\right)-1} \tag{35}
\end{equation*}
$$


*External components
FIGURE 12. Inverting Input, Any $Q$

## Appendix (Continued)

d) Differential input (Figure 13) transfer function equations are:
$\frac{e_{h}}{e_{I N}}=\frac{s^{2}\left(\frac{2 \times 10^{3}}{R_{I N 2}}\right)}{\Delta} \quad$ (high pass) $\left.\quad \frac{e_{\ell}}{e_{I N}}\right|_{s \rightarrow 0}=\frac{2 \times 10^{4}}{R_{I N 2}}$ (D6) gain) (low pass)
$\frac{e_{b}}{e_{I N}}=\frac{-s \omega_{1}\left(\frac{2 \times 10^{3}}{R_{I N}}\right)}{\Delta}$ (band pass)
$\frac{e_{\ell}}{e_{I N}}=\frac{\omega_{1} \omega_{2}\left(\frac{2 \times 10^{3}}{R_{\text {IN } 2}}\right)}{\Delta} \quad$ (low pass)
$\omega_{1}=\frac{10^{12}}{R_{f 1} \cdot 220}, \omega_{2}=\frac{10^{12}}{R_{f 2} \cdot 220}$
where
$\Delta=s^{2}+s \omega_{1}\left[\frac{1.1+\frac{2 \times 10^{3}}{R_{1 N 2}}}{1+\frac{10^{4}}{R_{Q}}+\frac{10^{4}}{R_{1 N 1}}}\right]+0.1 \omega_{1} \omega_{2}$ (39)

$$
\begin{equation*}
\left.\frac{e_{h}}{e_{I N}}\right|_{s \rightarrow \infty}=\frac{2 \times 10^{3}}{R_{I N 2}} \text { (high freq. gain) (high pass) } \tag{37}
\end{equation*}
$$

$\left.\frac{e_{b}}{e_{I N}}\right|_{\omega=\omega_{0}} \frac{\frac{2 \times 10^{3}}{R_{I N 2}}\left(1+\frac{10^{4}}{R_{I N 1}}+\frac{10^{4}}{R_{Q}}\right)}{\left(1.1+\frac{2 \times 10^{3}}{R_{I N 2}}\right) \quad \text { (center freq. gain) }}$ (band pass). (42)

$$
\mathrm{Q}=\left[\frac{1+\frac{10^{4}}{R_{Q}}+\frac{10^{4}}{R_{I N 1}}}{1.1+\frac{2 \times 10^{3}}{R_{\text {IN } 2}}}\right] \sqrt{0.1 \frac{\omega_{2}}{\omega_{1}}}
$$




## Appendix (Continued)

e) Notch filter (Figure 14) transfer function equations

$$
\begin{align*}
& \text { are: } \\
& \frac{e_{n}}{e_{I N}}=\frac{\left(s^{2}+\omega_{z}{ }^{2}\right\rangle\left[\frac{1.1}{1+\frac{R_{I N}}{10^{4}}+\frac{R_{I N}}{R_{Q}}}\right] \frac{R_{g}}{R_{h}}}{s^{2}+s \omega_{1}\left[\frac{1.1}{1+\frac{10^{4}}{R_{Q}}+\frac{10^{4}}{R_{I N}}}\right]+0.1 \omega_{1} \omega_{2}} \text { (45) } \\
& \left.\frac{e_{n}}{e_{I N}}\right|_{s \rightarrow 0}=\frac{11}{\left(1+\frac{R_{I N}}{10^{4}}+\frac{R_{I N}}{R_{Q}}\right)} \frac{R_{g}}{R_{L}} \text { (DC gain) (46) } \\
& \omega_{1}=\frac{10^{12}}{R_{f 1} \cdot 220}, \omega_{2}=\frac{10^{12}}{R_{f 2} \cdot 220}, \omega_{0}=\sqrt{0.1 \omega_{1} \omega_{2}} \\
& \omega_{\mathrm{Z}}=\omega_{0} \sqrt{\frac{10 R_{\mathrm{h}}}{R_{\mathrm{L}}}} .  \tag{48}\\
& \left.\frac{e_{n}}{e_{I N}}\right|_{s \rightarrow \infty}=\frac{1.1}{\left(1+\frac{R_{I N}}{10^{4}}+\frac{R_{I N}}{R_{Q}}\right)} \frac{R_{g}}{R_{h}} \text { (high freq. gain) (47) } \\
& \left.\frac{e_{n}}{e_{I N}}\right|_{\omega=\omega_{Z}}=0
\end{align*}
$$



FIGURE 14. Notch Filter Using an External Amplifier

## Appendix (Continued)

j) Input notch filter (Figure 15) transfer function equations are:
$\frac{e_{1 N}}{e_{n}}=-\frac{\frac{C_{Z}}{220 \times 10^{-12}}\left[s^{2}+\omega z^{2}\right]}{s^{2}+s \omega_{1}\left[\frac{1.1 R_{Q}}{10^{4}+R_{Q}}\right]+\omega 0^{2}}$
(49) $\left.\frac{e_{n}}{e_{I N}}\right|_{\omega \rightarrow 0}=\frac{-R_{F 2}}{R_{Z}}$
$\left.\frac{e_{n}}{e_{I N}}\right|_{\omega \rightarrow \infty}=-\frac{C_{Z}}{220 \times 10^{-12}}$
g) All pass (Figure 16) transfer function equations are:

$$
\begin{equation*}
\mathrm{Q}=\left[\frac{2+\frac{10^{4}}{\mathrm{RQ}_{\mathrm{Q}}}}{1.1}\right] \sqrt{0.1 \frac{\omega_{2}}{\omega_{1}}} \tag{54}
\end{equation*}
$$

$\frac{e_{0}}{e_{I N}}=-\left[\frac{s^{2}-s \omega_{1}\left[\frac{1.1}{2+\frac{R_{I N}}{R_{Q}}}\right]+\omega_{0}^{2}}{s^{2}+s \omega_{1}\left[\frac{1.1}{2+\frac{R_{I N}}{R_{Q}}}\right]+\omega_{0}^{2}}\right]$

$$
\omega_{1}=\frac{10^{12}}{R_{f 1} \cdot 220}, \omega_{2}=\frac{10^{12}}{R_{f 2} \cdot 220}
$$

(53)

$$
\omega_{0}=\sqrt{0.1 \omega_{1} \omega_{2}}
$$

$$
\text { Time delay at } \omega_{0} \text { is } \frac{2 Q}{\omega_{0}} \text { seconds }
$$



$$
\begin{equation*}
\omega_{Z}=\omega_{0} \sqrt{\frac{R_{f} 2 \cdot 220 \times 10^{-12}}{R_{Z} C_{Z}}}, \omega_{0}=\sqrt{0.1 \omega_{1} \omega_{2}} \tag{50}
\end{equation*}
$$

$\omega_{1}=\frac{10^{12}}{R_{\mathrm{f} 1} \cdot 220}, \omega_{2}=\frac{10^{12}}{R_{\mathrm{f} 2} \cdot 220}$

*External components
FIGURE 15. Input Notch Filter Using 3 Amplifiers
*External components
FIGURE 16. All Pass

## Definition of Terms

$\therefore$
Maximum pass band peak-to-peak ripple
AMIN Minimum stop band loss
$f_{Z} \quad$ Frequency of $j w$ axis pole pair
$f_{o} \quad$ Frequency of complex pole pair
Q Quality of pole
$f_{C} \quad$ Pass band edge
$\mathrm{f}_{\mathrm{S}} \quad$ Stop band edge
$R_{f} \quad$ Pole frequency determining resistance
$R_{Z} \quad$ Zero Frequency determining resistance
$\mathrm{R}_{\mathrm{Q}} \quad$ Pole quality determining resistance
$\mathrm{f}_{\mathrm{H}} \quad$ Frequency above center frequency at which the gain decreases by 3 dB for a band pass filter
$f_{L} \quad$ Frequency below center frequency at which the gain decreases by 3 dB for a band pass filter

## Bibliography

R.W. Daniels: "Approximation Methods for Electronic Filter Design", McGraw-Hill Book Co., New York, 1974
G.S. Moschytz: "Linear Integrated Networks Design", Van Norstrand Reinhold Co., New York, 1975
E. Christian and E. Eisenmann, "Filter Design Tables and Graphs", John Wiley \& Sons, New York, 1966
A.I. Zverev, "Handbook of Filter Syinthesis", John Wiley \& Sons, New York, 1967

## Active Filters

## AF151 Dual Universal Active Filter

## General Description

The AF151 consists of 2 general purpose state variable active filters in a single package. By using only 4 external resistors for each section, various second order functions may be formed. Low pass, high pass and band pass functions are available simultaneously at separate outputs. In addition, there are 2 uncommitted operational amplifiers which are available for buffering or for forming all pass and notch functions. Any of the classical filter configurations, such as Butterworth, Bessel, Cauer and Chebyshev can be easily formed.
Features
m Independent Q , frequency and gain adjustment

- Very low sensitivity to external component variation
- Separate low pass, high pass and band pass outputs
- Operation to 10 kHz
- Q range to 500
- Wide power supply range $- \pm 5 \mathrm{~V}$ to $\pm 18 \mathrm{~V}$
- Accuracy- $\pm 1 \%$
- Fourth order functions in one package


## Circuit Diagrams



Order Number AF151HY
See NS Package HY24A

## Absolute Maximum Ratings

Supply Voltage
Power Dissipation
Differential Input Voltage
Output Short-Circuit Duration (Note 1)
Operating Temperature
Storage Temperature
Lead Temperature (Soldering, 10 seconds)
$\pm 18 \mathrm{~V}$
$900 \mathrm{~mW} /$ Package
$\pm 36 \mathrm{~V}$
Infinite
$-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
$-25^{\circ} \mathrm{C}$ to $+100^{\circ} \mathrm{C}$
$300^{\circ} \mathrm{C}$
$\pm 18 \mathrm{~V}$ $\pm 36 \mathrm{~V}$ Infinite
$-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
$300^{\circ} \mathrm{C}$

Electrical Characteristics (Complete Active Filter)
Specifications apply for $\mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}$ and over $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ unless otherwise specified. (Specifications apply for each section).

| PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS |
| :--- | :--- | :---: | :---: | :---: | :---: |
| Frequency Range | $\mathrm{f}_{\mathrm{C}} \times \mathrm{Q} \leq 50,000$ |  |  | 10 k | Hz |
| Q Range | $\mathrm{f}_{\mathrm{C}} \times \mathrm{O} \leq 50,000$ |  |  | 500 | $\mathrm{~Hz} / \mathrm{Hz}$ |
| $\mathrm{f}_{\mathrm{O}}$ Accuracy |  |  |  |  |  |
| AF151-1C | $\mathrm{f}_{\mathrm{C}} \times \mathrm{Q} \leq 10,000, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  |  | $\pm 2.5$ | $\%$ |
| AF151-2C | $\mathrm{f}_{\mathrm{C}} \times \mathrm{Q} \leq 10,000, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  |  | $\pm 1.0$ | $\%$ |
| $\mathrm{f}_{\mathrm{O}}$ Temperature Coefficient |  |  | $\pm 50$ | $\pm 150$ | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
| Q Accuracy | $\mathrm{f}_{\mathrm{C}} \times \mathrm{Q} \leq 10,000, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  |  | $\pm 7.5$ | $\%$ |
| Q Temperature Coefficient |  |  | $\pm 300$ | $\pm 750$ | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
| Power Supply Current | $V_{S}= \pm 15 \mathrm{~V}$ |  | 2.5 | 4.5 | mA |

Electrical Characteristics (Internal Op Amp) (Note 2)

| PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Input Offset Voltage | $\mathrm{R}_{\mathrm{S}} \leq 10 \mathrm{k} \Omega$ |  | 1.0 | 6.0 | mV |
| Input Offset Current |  |  | 4 | 50 | $n \mathrm{~A}$ |
| Input Bias Current |  |  | 30 | 200 | $n \mathrm{~A}$ |
| Input Resistance |  |  | 2.5 | , | $\mathrm{M} \Omega$ |
| Large Signal Voltage Gain | $\mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k}, \mathrm{V}_{\text {OUT }}= \pm 10 \mathrm{~V}$ | 25 | 160 |  | $\mathrm{V} / \mathrm{mV}$ |
| Output Voltage Swing | $\mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ | $\pm 12$ | $\pm 14$ |  | $v$ |
|  | $\mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$ | $\pm 10$ | $\pm 13$ |  | $\checkmark$ |
| Input Voltage Range |  | $\pm 12$ |  |  | $\checkmark$ |
| Common-Mode Rejection Ratio | $\mathrm{RS} \leq 10 \mathrm{k} \Omega$ | 70 | 90 |  | dB |
| Supply Voltage Rejection Ratio | $\mathrm{R}_{\mathrm{S}} \leq 10 \mathrm{k} \Omega$ | 77 | 96 |  | dB |
| Output Short-Circuit Current | - |  | 25 |  | mA |
| Slew Rate (Unity Gain) |  |  | 0.6 |  | $\mathrm{V} / \mu \mathrm{s}$ |
| Small Signal Bandwidth |  |  | 1 |  | MHz |
| Phase Margin |  |  | 60 |  | Degrees |

Note 1: Any of the amplifiers can be shorted to ground indefinitely; however, more than one should not be simultaneously shorted as the maximum juriction temperature will be exceeded.
Note 2: Specifications apply for $V_{S}= \pm 15 \mathrm{~V}, \mathrm{~T}_{A}=25^{\circ} \mathrm{C}$.

## Applications Information

The AF151 consists of 2 identical filter sections and 2 uncommitted op amps. The op amps may be used for buffering inputs and outputs, summing amplifiers (for notch filter generation), adjusting gain through the filter sections, additional passive networks to create higher order filters, or simply used elsewhere in the user's system.

The design equations given apply to both sections; however, for clarity, only the pin designations for section 1 will be shown in the examples and discussion.

See the AF100 data sheet for additional information on this type of filter.

The design equations assume that the user has knowledge of the frequency and $Q$ values for the particular design to be synthesized. If this is not the case, various references and texts are available to help the user in determining these parameters. A bibliography of recommended texts can also be found in the AF100 data sheet.

## CIRCUIT DESCRIPTION AND OPERATION

A schematic of one section of the AF151 is shown in Figure 1. Amplifier A 1 is a summing amplifier with inputs from integrator $A 2$ to the non-inverting input and integrator A3 to the inverting input. Amplifier A4 is an uncommitted amplifier.

By adding external resistors the circuit can be used to generate the second order system.
$T(s)=\frac{a_{3} s^{2}+a_{2} s+a_{1}}{s^{2}+b_{2} s+b_{1}}$

The denominator coefficients determine the complex pole pair location and the quality of the poles where

$$
\begin{aligned}
& \omega_{0}=\sqrt{b_{1}}=\text { the radian center frequency } \\
& \mathrm{Q}=\frac{\omega_{0}}{\mathrm{~b}_{2}}=\text { the quality of the complex pole pair }
\end{aligned}
$$

If the output is taken from the output of A1, numerator coefficients $a_{1}$ and a2 equal zero, and the transfer function becomes:

$$
T(s)=\frac{a_{3} s^{2}}{s^{2}+\frac{\omega_{o}}{Q} s+\omega_{o}^{2}}
$$

(high pass)

If the output is taken from the output of A2, numerator coefficients $a_{1}$ and a3 equal zero and the transfer functions becomes:

$$
T(s)=\frac{a_{2} s}{s^{2}+\frac{\omega_{0}}{Q} s+\omega_{o}^{2}}
$$

(band pass)

If the output is taken from the output of A3, numerator coefficients $a_{3}$ and $a_{2}$ equal zero and the transfer function becomes:

$$
T(s)=\frac{a_{1}}{s^{2}+\frac{\omega_{0}}{Q} s+\omega_{o}^{2}}
$$

(low pass)

Using proper input and output connections the circuit can also be used to generate the transfer functions for a notch and all pass filter.

In the transfer function for a notch function a 2 becomes zero, $a_{1}$ equals $\omega_{z}{ }^{2}$ and a3 equals 1 . The transfer function becomes:
$T(s) \frac{s^{2}+\omega_{z}^{2}}{s^{2}+\frac{\omega_{0}}{Q} s+\omega_{o}{ }^{2}}$
(notch)

In the all pass transfer function $a_{1}=\omega_{0}{ }^{2}, a_{2}=-\omega_{0} / Q$ and $\mathrm{a}_{3}=1$. The transfer function becomes:

$$
T(s) \frac{s^{2}-\frac{\omega_{o}}{Q} s+\omega_{o}^{2}}{s^{2}+\frac{\omega_{o}}{Q} s+\omega_{o}^{2}}
$$



FIGURE 1. AF151 Schematic (Section 1)

## Applications Information (Continued)

## FREQUENCY CALCULATIONS

For operation above 200 Hz , the frequency of each section of the AF151 is set by 2 equal valued resistors. These resistors couple the output of the first op amp (pin 2) to the input of the second op amp (pin 1) and the output of the second op amp ( pin 23 ) to the input of the third op amp (pin 22).

The value for $R_{f}$ is given by:

$$
\begin{equation*}
R_{f}=\frac{50.33 \times 10^{6}}{f_{o}} \Omega \tag{1}
\end{equation*}
$$

For operation below 200 Hz , " $T$ " tuning should be used as shown in Figure 3.

For this configuration,

$$
\begin{equation*}
R_{S}=\frac{R_{T}{ }^{2}}{R_{f}-2 R_{T}} \tag{2}
\end{equation*}
$$

where $R_{T}$ or $R_{S}$ can be chosen arbitrarily, once $R_{f}$ is found from equation 1 .

## Q CALCULATIONS

To set the Q of each section of the AF151, one resistor is required. The value of the O setting resistor depends on the input connection (inverting or non-inverting) and the input resistance. Because the input resistance does affect the Q , it is often desirable to use one of the uncommitted op amps to provide a buffer between the signal source impedance and the input resistor used to set the Q .

To determine which connection is required for a particular Q, arbitrarily select a value of RIN (Figure 4) and calculate $\mathrm{Q}_{\mathrm{MIN}}$ according to equation 3 .

$$
\begin{equation*}
Q_{M I N}=\frac{1+\frac{10^{5}}{R_{I N}}}{3.48} \tag{3}
\end{equation*}
$$

If the Q required for the circuit is greater than $\mathrm{Q}_{\text {MIN }}$, use equation 4 to calculate the value of $\mathrm{R}_{\mathrm{Q}}$ and the connection shown in Figure 4.

$$
\begin{equation*}
\mathrm{R}_{\mathrm{Q}}=\frac{10^{5}}{3.48 \mathrm{Q}-1-\frac{10^{5}}{\mathrm{R}_{I N}}} \tag{4}
\end{equation*}
$$

If the $Q$ required for the circuit is less than $Q_{M I N}$, use equation 5 to calculate the value of $\mathrm{R}_{\mathrm{Q}}$ and the connection shown in Figure 5.

$$
\begin{equation*}
R_{Q}=\frac{10^{4}}{\frac{0.3162}{Q}\left(1+\frac{10^{5}}{R_{I N}}\right)-1.1} \tag{5}
\end{equation*}
$$

Both connections shown in Figures 4 and 5 are "noninverting" relative to the phase relationship between the input signal and the low pass output.

For any Q, equation 6 may be used with the "inverting" connection shown in Figure 6.

$$
\begin{equation*}
\mathrm{R}_{\mathrm{Q}}=\frac{10^{5}}{3.16 \mathrm{Q}\left(1.1+\frac{10^{4}}{\mathrm{R}_{I N}}\right)-1} \tag{6}
\end{equation*}
$$



FIGURE 4. Connection for $\mathrm{Q}>\mathrm{Q}_{\text {MIN }}$


FIGURE 5. Connection for $\mathbf{Q}<\mathbf{Q}_{\text {MIN }}$


FIGURE 6. Connection for Any Q, Inverting

## NOTCH TUNING

When the low pass output and the high pass output are summed together, the result is a notch (Figure 7).


FIGURE 7. Notch Filter
The relationship between $R_{L P}, R_{H P}, f_{o}$ and $f_{Z}$, the location of the notch, is given by equation 7 .

$$
\begin{equation*}
R_{H P}=\left(\frac{f_{z}}{f_{0}}\right)^{2} \frac{R_{L P}}{10} \tag{7}
\end{equation*}
$$

Again, it is advantageous to use one of the uncommitted op amps to perform this summing function to prevent loading of this stage or the resistors R LP and RHP from effecting the Q of subsequent stages. Resistor R can be used to set the gain of the filter section.

## GAIN CALCULATIONS

The following list of equations will be helpful in calculating the relationship between the external components and various important parameters. The following definitions are use:
$A_{L}$ - Gain from input to low pass output at DC
$A_{H}$ - Gain from input to high pass output at high frequency
$A_{B}$ - Gain from input to band pass output at center frequency

For Figure 4:
$A_{L}=\frac{11}{\Delta}$
$A_{H}=\frac{1.1}{\Delta}$
$A_{B}=\frac{-\left(1+\frac{10^{5}}{R_{Q}}+\frac{10^{5}}{R_{1 N}}\right)}{\Delta}$
$\Delta=1+\frac{R_{\text {IN }}}{10^{5}}+\frac{R_{\text {IN }}}{R_{Q}}$

## For Figure 5:



$$
\begin{aligned}
& A_{B}=\frac{-\left(1+\frac{10^{5}}{R_{I N}}\right)}{\Delta} \\
& \Delta=1+\frac{R_{I N}}{10^{5}}
\end{aligned}
$$

For Figure 6:

$$
\begin{aligned}
A_{L} & =-\frac{10^{5}}{R_{1 N}} \\
A_{H} & =-\frac{10^{4}}{R_{I N}} \\
A_{B} & =\frac{\frac{10^{5}}{R_{I N}}\left(1+\frac{10^{5}}{R_{Q}}\right)}{11+\frac{10^{5}}{R_{I N}}}
\end{aligned}
$$

For Figure 7:
At low frequency, when $f_{0}<f_{Z}$, the gain to the output of the summing op amp is:

$$
A_{L}=\frac{11\left(\frac{R}{R_{L P}}\right)}{\left(1+\frac{R_{I N}}{10^{5}}+\frac{R_{I N}}{R_{Q}}\right)}
$$

At high frequency, when $f_{0}>f_{z}$, the gain to the output of the summing op amp is:

$$
A_{H}=\frac{1.1\left(\frac{R}{R_{H P}}\right)}{\left(1+\frac{R_{I N}}{10^{5}}+\frac{R_{I N}}{R_{Q}}\right)}
$$

At the notch, ideally the gain is zero (0).

## TUNING TIPS

In applications where $2 \%$ to $3 \%$ accuracy is not sufficient to provide the required filter response, the AF151 stages can be tuned by adding trim pots or trim resistors in series or parallel with one of the frequency determining resistors and the Q determining resistor.

When tuning a filter section, no matter what output configuration is to be used in the circuit, measurements are made between the input and the band pass output.'

Before any tuning is attempted, the low pass output should be checked to see that the output is not clipping. At the center frequency of the section, the low pass output is 10 dB higher than the band pass output and 20 dB higher than the high pass. This should be kept in mind because if clipping occurs, the results obtained when tuning will be incorrect.

## Applications Information (Continued)

## Frequency Tuning

By adjusting resistor $R_{f}$, center frequency of a section can be adjusted. Adjusting center frequency by phase is the most accurate but tuning for maximum gain is also correct.

## Q Tuning

The $Q$ is tuned by adjusting the $R_{Q}$ resistor. To tune the Q correctly, the signal source must have an output impedance very much lower than the input resistance of the filter since the input resistance affects the Q . The input must be driven through the same resistance the circuit will "see" to obtain precise adjustment.

The lower $3 \mathrm{~dB}\left(45^{\circ}\right)$ frequency, $\mathrm{f}_{\mathrm{L}}$, and the upper $3 \mathrm{~dB}\left(45^{\circ}\right)$ frequency, fH , can be calculated by the following equations:

$$
f_{H}=\left(\frac{1}{2 Q}+\sqrt{\left(\frac{1}{2 Q}\right)^{2}+1}\right) \times\left(f_{0}\right)
$$

where $\mathrm{f}_{\mathrm{O}}=$ center frequency

$$
f_{L}=\left(\sqrt{\left(\frac{1}{20}\right)^{2}+1} \cdots \frac{1}{20}\right) \times\left(f_{o}\right)
$$

When adjusting the Q , set the signal source to either $\mathrm{f}_{\mathrm{H}}$ or $f_{L}$ and adjust for $45^{\circ}$ phase change or a 3 dB gain change.

## Notch Tuning

If a circuit has a jw axis zero pair, the notch can be tuned by adjusting the ratio of the summing resistors (low pass/high pass summing).

In either case, the signal is connected to the input and the proper resistor is adjusted for a null at the output.

## TUNING PROCEDURE

## Center Frequency Tuning

Set oscillator to center frequency desired for the filter section, adjust amplitude and check that clipping does not occur at the low pass output.

Adjust the $R_{f}$ resistor until the phase shift between input and band pass output is $180^{\circ}$ or $0^{\circ}$, depending upon the connection.

## 0 Tuning

Set oscillator to upper or lower $45^{\circ}$ frequency (see tuning tips) and tune the O resistor until the phase shift is $135^{\circ}$ (upper $45^{\circ}$ frequency) or $225^{\circ}$ (lower $45^{\circ}$ frequency).

## Zero Tuning (Notch Tuning)

Set the oscillator output to the zero frequency and tune one of the summing resistors for a null at the output of the summing amplifier.

## Gain Adjust

Set the oscillator to any desired frequency and the gain can be adjusted by measuring the output of the summing amplifier and adjusting the feedback resistance.

## DESIGN EXAMPLE

Assume 2 band pass filters are required to separate. FSK daṭa.

$$
\begin{aligned}
& \mathrm{f} 1=800 \mathrm{~Hz}, \mathrm{Q}=40 \\
& \mathrm{f} 2=1000 \mathrm{~Hz}, \mathrm{Q}=50
\end{aligned}
$$

The gain through each filter is to be $10 \mathrm{~V} / \mathrm{V}(20 \mathrm{~dB})$.
Since the design is similar for both sections, only the first section design will be shown for the example.
(a) From equation 1

$$
R_{f}=\frac{50.33 \times 10^{6}}{f_{0}}=\frac{50.33 \times 10^{6}}{800}
$$

$$
R_{\mathrm{f}}=62.9 \mathrm{k}
$$

(b) Checking $\mathrm{Q}_{\text {MIN }}$ from equation 3, arbitrarily let $R_{I N}=300 k$.

$$
Q_{M I N}=\frac{1+\frac{10^{5}}{R_{I N}}}{3.48}=\frac{1+\frac{10^{5}}{3 \times 10^{5}}}{3.48}=0.383
$$

Since the $Q$ required for the design ( $Q=40$ ), is greater than $\mathrm{Q}_{\mathrm{MIN}}$, the circuit of Figure 4 or Figure 6 may be used. 'Arbitrarily we shall select the circuit of Figure 4.
(c) From equation $4, R_{Q}$ is found to be

$$
\begin{aligned}
& \mathrm{R}_{\mathrm{Q}}=\frac{10^{5}}{3.48 \mathrm{Q}-1-\frac{10^{5}}{\mathrm{R}_{I N}}}=\frac{10^{5}}{(3.48)(40)-1-\frac{10^{5}}{3 \times 10^{5}}} \\
& \text { or } \mathrm{R}_{\mathrm{Q}}=725 \Omega
\end{aligned}
$$

(d) Calculate the center frequency gain for Figure 4.

$$
A_{B}=\frac{-\left(1+\frac{10^{5}}{R_{Q}}+\frac{10^{5}}{R_{I N}}\right)}{\left(1+\frac{R_{I N}}{10^{5}}+\frac{R_{I N}}{R_{Q}}\right)}=\frac{-(1+137.9+0.333)}{(1+3.0+414)}
$$

$$
A_{B}=0.333 \mathrm{~V} / \mathrm{V}
$$

Since the gain at $f_{0}$ is $0.333 \mathrm{~V} / \mathrm{V}$, a gain of $10 \mathrm{~V} / \mathrm{V}$ can be obtained by using the uncommitted operational amplifier with a gain of 30.03 as shown in Figure 8.

## Applications Information (Continued)



FIGURE 8. Dual Band Pass Filter
FIGURE 9. Telephone Multifrequency (MF) Band Pass Filter

| FREQ | BW | $\mathrm{f}_{\mathbf{c}}$ | $\mathbf{f 1}$ | Q1 \& Q2 | $\mathbf{f 2}$ | RF1 | RF2 | RQ |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 700 | 75 | 698.4 | 665.6 | 17 | 732.8 | 75.62 k | 68.68 k | 1.749 k |
| 900 | 75 | 898.7 | 865.8 | 21.8 | 932.9 | 58.13 k | 53.95 k | 1.354 k |
| 1100 | 75 | 1098.8 | 1065.7 | 26.7 | 1132.9 | 47.23 k | 44.43 k | 1.100 k |
| 1300 | 75 | 1298.9 | 1265.8 | 31.6 | 1332.9 | 39.76 k | 37.76 k | $926.2 \Omega$ |
| 1500 | 75 | 1499.0 | 1465.8 | 36.4 | 1532.9 | 34.34 k | 32.83 k | $802.1 \Omega$ |
| 1700 | 75 | 1699.1 | 1665.9 | 41.3 | 1733.0 | 30.21 k | 29.04 k | $705.6 \Omega$ |



FIGURE 10. MF Tone Receiver

Cutoff 1270 Hz
Stop Band Edge 2025 Hz Band Pass Ripple 1.5 dB Rejection 59 dB

| $\mathrm{f}_{\mathrm{c} 1}$ | 876.3 Hz | $\mathrm{f}_{\mathrm{c}} 2$ | 1254.8 Hz |
| :--- | :--- | :--- | :--- |
| Q 1 | 1.75 | Q 2 | 8.21 |
| $\mathrm{f}_{\mathrm{z} 1}$ | 3201.7 Hz | $\mathrm{f}_{\mathrm{z} 2}$ | 2113.3 Hz |



FIGURE 11. Low Pass Low Speed Asynchronous FSK Modem Filter

Applications Information (Continued)


FIGURE 12. High Pass Low Speed Asynchronous FSK Modem Filter

Standard Resistance Values are obtained from the Decade Table by multiplying by multiples of 10. As an example, 1.33 can represent $1.33 \Omega, 133 \Omega, 1.33 \mathrm{k} \Omega, 13.3 \mathrm{k} \Omega, 133 \mathrm{k} \Omega 1.33 \mathrm{M} \Omega$.

Standard 5\% and 2\% Resistance Values

| OHMS | OHMS | OHMS | OHMS | OHMS | OHMS | OHMS | OHMS | OHMS | OHMS | OHMS | MEGOHMS |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 10 | 27 | 68 | 180 | 470 | 1,200 | 3,300 | 8,200 | 22,000 | 56,000 | 150,000 | 0.24 | 0.62 |
| 11 | 30 | 75 | 200 | 510 | 1,300 | 3,600 | 9,100 | 24,000 | 62,000 | 160,000 | 0.27 | 0.68 |
| 12 | 33 | 82 | 220 | 560 | 1,500 | 3,900 | -10,000 | 27,000 | 68,000 | 180,000 | 0.30 | 0.75 |
| 13 | 36 | 91 | 240 | 620 | 1,600 | 4,300 | 11,000 | 30,000 | 75,000 | 200,000 | 0.33 | 0.82 |
| - 15 | 39 | 100 | 270 | 680 | 1,800 | 4,700 | 12,000 | 33,000 | 82,000 | 220,000 | 0.36 | 0.91 |
| 16 | 43 | 110 | 300 | 750 | 2,000 | 5,100 | 13,000 | 36,000 | 91,000 |  | 0.39 | 1.0 |
| 18 | 47 | 120 | 330 | 820 | 2,200 | 5,600 | 15,000 | 39,000 | 100,000 |  | 0.43 | 1.1 |
| 20 | 51 | 130 | 360 | 910 | 2,400 | 6,200 | 16,000 | 43,000 | 110,000 |  | 0.47 | 1.2 |
| 22 | 56 | 150 | 390 | 1,000 | 2,700 | 6,800 | 18,000 | 47,000 | 120.000 |  | 0.51 | 1.3 |
| 24 | 62 | 160 | 430 | 1,100 | 3,000 | 7,500 | 20,000 | 51,000 | 130,000 |  | 0.56 | 1.5 |

Decade Table Determining $\mathbf{1 / 2 \%}$ and $\mathbf{1 \%}$ Standard Resistance Values

| 1.00 | 1.21 | 1.47 | 1.78 | 2.15 | 2.61 | 3.16 | 3.83 | 4.64 | 5.62 | 6.81 | 8.25 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| 1.02 | 1.24 | 1.50 | 1.82 | 2.21 | 2.67 | 3.24 | 3.92 | 4.75 | 5.76 | 6.98 | 8.45 |
| 1.05 | 1.27 | 1.54 | 1.87 | 2.26 | 2.74 | 3.32 | 4.02 | 4.87 | 5.90 | 7.15 | 8.66 |
| 1.07 | 1.30 | 1.58 | 1.91 | 2.32 | 2.80 | 3.40 | 4.12 | 4.99 | 6.04 | 7.32 | 8.87 |
| 1.10 | 1.33 | 1.62 | 1.96 | 2.37 | 2.87 | 3.48 | 4.22 | 5.11 | 6.19 | 7.50 | 9.09 |
| 1.13 | 1.37 | 1.65 | 2.00 | 2.43 | 2.94 | 3.57 | 4.32 | 5.23 | 6.34 | 7.68 | 9.31 |
| 1.15 | 1.40 | 1.69 | 2.05 | 2.49 | 3.01 | 3.65 | 4.42 | 5.36 | 6.49 | 7.87 | 9.53 |
| 1.18 | 1.43 | 1.74 | 2.10 | 2.55 | 3.09 | 3.74 | 4.53 | 5.49 | 6.65 | 8.06 | 9.76 |

## Section 12 <br> Successive Approximation Registers

## DM2502, DM2503, DM2504

## Successive Approximation Registers

## general description

The DM2502, DM2503 and DM2504 are 8-bit and 12-bit TTL registers designed for use in successive approximation A/D converters. These devices contain all the logic and control circuits necessary in combination with a D/A converter to perform successive approximation analog-to-digital conversions.

The DM2502 has 8 bits with serial capability and is not expandable.

The DM2503 has 8 bits and is expandable without serial capability.

The DM2504 has 12 bits with serial capability and expandability.

All three devices are available in ceramic DIP, ceramic flatpak, and molded Epoxy-B DIPs. The DM2502,

DM2503 and DM2504 operate over $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$; the DM2502C, DM2503C and DM2504C operate over $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$.

## features

- Complete logic for successive approximation $A / D$ converters
- 8 -bit and 12 -bit registers
- Capable of short cycle or expanded operation
- Continuous or start-stop operation
- Compatible with D/A converters using any logic code
- Active low or active high logic outputs
- Use as general purpose serial-to-parallel converter or ring counter


## logic diagram


connection diagrams (Dual-In-Line and Flat Packages)


Order Number DM2502J. DM2502CJ, DM2503J
or DM2503CJ
See NS Package J16A
Order Number DM2502CN or DM2503CN
See NS Package N16A
Order Number DM2502W, DM2502CW, DM2503W, or DM2503CW
See NS Package W16A

DM2504

top view
Order' Number DM2504F or DM2504CF See NS PackageF24A

Order Number DM2504J or DM2504CJ
See NS Package J24A
Order Number DM2504CN
See NS Package N24A

|  | . | - | MIN | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply Voltage | 7 V | Supply Voltage, VCC |  |  |  |
| Input Voltage | 5.5 V | DM2502C, DM2503C, | 4.75 | 5.25 | V |
| Output Voltage | . 5.5 V | DM2504C |  |  |  |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ | DM2502, DM2503, | 4.5 | 5.5 | V |
| Lead Temperature (Soldering, 10 seconds) | $300^{\circ} \mathrm{C}$ | DM2504 |  |  |  |
| - . . |  | Temperature, $\mathrm{T}_{\mathrm{A}}$ |  |  |  |
| $\cdots$. | $\cdots$ | DM2502C, DM2503C, DM2504C | 0 | +70 | ${ }^{\circ} \mathrm{C}$ |
|  |  | DM2502, DM2503, DM2504 | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |

electrical characteristics (Notes 2 and 3) $V_{C C}=5.0 \mathrm{~V}, T_{A}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$, unless otherwise specified.


Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: Unless otherwise specified $\min /$ max limits apply across the $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range for the DM2502, DM2503 and DM2504, and across the $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ range for the DM2502C, DM2503C and DM2504C. All typicals are given for $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
Note 3: All currents into device pins shown as positive, out of device pins as negative, all voltages referenced to ground unless otherwise noted. All values shown as max or min on absolute value basis.
Note 4: Only one output at a time should be shorted.

## application information

## OPERATION

The registers consist of a set of master latches that act as the control elements in the device and change state on the input clock high-to-low transition and a set of slave latches that hold the register data and change on the input clock low-to-high transition. Externally the device acts as a special purpose serial-to-parallel converter that accepts data at the D input of the register and sends the data to the appropriate slave latch to appear at the register output and the DO output on the DM2502 and DM2504 when the clock goes from low-to-high. There are no restrictions on the data input; it can change state at any time except during a short interval centered about the clock low-to-high transition. At the same time that data enters the register bit the next less significant bit register is set to a low ready for the next iteration.

The register is reset by holding the $\overline{\mathrm{S}}$ (Start) signal low during the clock low-to-high transition. The register synchronously resets to the state Q7 (11) low, and all the remaining register outputs high. The $\mathrm{Q}_{\mathrm{Cc}}$ (Conversion Complete) signal is also set high at this time. The $\overline{\mathrm{S}}$ signal should not be brought back high until after the clock low-to-high transition in order to guarantee correct resetting. After the clock has gone high resetting the register, the $\overline{\mathrm{S}}$ signal must be removed. On the next clock low-to-high transition the data on the D input is set into the Q7 (11) register bit and the Q6 (10) register bit is set to a low ready for the next clock cycle. On the next clock low-to-high transition data enters the Q6 (10) register bit and Q 5 (9) is set to a low. This operation is repeated for each register bit in turn until the register has been filled. When the data goes into QO , the $\mathrm{Q}_{\mathrm{CC}}$ signal goes low, and the register is inhibited from further change until reset by á Start signal.

The DM2502, DM2503 and DM2504 have a specially tailored two-phase clock generator to provide nonoverlapping two-phase clock pulses (i.e., the clock waveforms intersect below the thresholds of the gates
they drive). Thus, even at very slow $\mathrm{dV} / \mathrm{dt}$ rates at the clock input (such as from relatively weak comparator outputs), improper logic operation will not result.

## LOGIC CODES

All three registers can be operated with various logic codes. Two's complement code is used by offsetting the comparator $1 / 2$ full range $+1 / 2$ LSB and using the complement of the MSB ( $\overline{\mathrm{Q}} 7$ or $\overline{\mathrm{Q}} 11$ ) with a binary $\mathrm{D} / \mathrm{A}$ converter. Offset binary is used in the same manner but with the MSB (Q7 or Q11). BCD D/A converters can be used with the addition of illegal code suppression logic.

## ACTIVE HIGH OR ACTIVE LOW LOGIC

The register can be used with either D/A converters that require a low voltage level to turn on, or D/A converters that require a high voltage level to turn the switch on. If D/A converters are used which turn on with a low logic level, the resulting digital output from the register is active low. That is, a logic " 1 " is represented as a low voltage level. If D/A converters are used that turn on with a high logic level then the digital output is active high; a logic " 1 " is represented as a high voltage level.

## EXPANDED OPERATION

An active low enable input, $\bar{E}$, on the DM2503 and DM2504 allows registers to be connected together to form a longer register by connecting the clock, D, and $\overline{\mathrm{S}}$ inputs in parallel and connecting the $\mathrm{Q}_{\mathrm{Cc}}$ output of one register to the $\overline{\mathrm{E}}$ input of the next less significant register. When the start signal resets the register, the $\bar{E}$ signal goes high, forcing the Q7 (11) bit high and inhibiting the register from accepting data until the previous register is full and its $\mathrm{Q}_{\mathrm{CC}}$ goes low. If only one register is used the $\bar{E}$ input should be held at a low logic level.

## timing diagram

DM2502, DM2503


## application information (con't)

## short cycle

If all bits are not required, the register may be truncated and conversion time saved by using a register output going low rather than the $\mathrm{Q}_{\mathrm{CC}}$ signal to indicate the end of conversion. If the register is truncated and operated in the continuous conversion mode, a lock-up condition may occur on power turn-on. This condition can be avoided by making the start input the OR function of $\mathrm{Q}_{\mathrm{cc}}$ and the appropriate register output.

## COMPARATOR BIAS

To minimize the digital error below $\pm 1 / 2$ LSB, the comparator must be biased. If a D/A converter is used which requires a low voltage level to turn on, the comparator should be biased $+1 / 2$ LSB. If the $D / A$ converter requires a high logic level to turn on, the comparator must be biased -1/2 LSB.

## definition of terms

CP: The clock input of the register.
D: The serial data input of the register.
DO: The serial data out. (The D input delayed one bit). $\overline{\mathrm{E}}$ : The register enable. This input is used to expand the length of the register and when high forces the $\mathbf{Q 7}$ (11) register output high and inhibits conversion. When not used for expansion the enable is held at a low logic level (ground).
$\mathrm{Q}_{\mathbf{i}} \mathbf{i}=\mathbf{7 ( 1 1 )}$ to 0 : The outputs of the register.
$\mathrm{Q}_{\mathbf{c c}}$ : The conversion complete output. This output remains high during a conversion and goes low when a cónversion is complete.
07 (11): The true output of the MSB of the register.
$\overline{\mathbf{0}} 7$ (11): The complement output of the MSB of the register.
$\overline{\mathbf{S}}$ : The start input. If the start input is held low for at least a clock period the register will be reset to $\mathrm{Q7}$ (11) low and all the remaining outputs high. A start pulse that is low for a shorter period of time can be used if it meets the set-up time requirements of the $\overline{\mathrm{S}}$ input.

## truth table

DM2502, DM2503

| TIME | INPUTS |  |  | OUTPUTs ${ }^{1}$ |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{n}$ | D | $\overline{\mathbf{S}}$ | $\bar{E}^{2}$ | D0 ${ }^{3}$ | 07 | Q6 | 05 | Q4 | Q3 | 02 | 01 | 00 | $\mathrm{O}_{\mathrm{cc}}$ |
| 0 | $\cdots$ | L | L | X | X | X | x | X | X | x | X | X | X |
| 1 | D7 | H | L | X | L | H | H | H | H | H | H | H | H |
| 2 | D6 | H | L | D7 | D7 | L | H | H | H | H | H | H | H |
| 3 | D5 | H | L | D6 | D7 | D6 | L | H | H | H | H | H | H |
| 4 | D4 | H | L | D5 | D7 | D6 | D5 | L | H | H | H | H | H |
| 5 | D3 | H | L | D4 | D7 | D6 | D5 | D4 | L | H | H | H | H |
| 6 | D2 | H | L | D3 | D7 | D6 | D5 | D4 | D3 | L | H | H | H |
| 7 | D1 | H | L | D2 | D7 | D6 | D5 | D4 | D3 | D2 | L | H | H |
| 8 | D0 | H | $L$ | D1 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | L | H |
| 9 | X | H | L | D0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | L |
| 10 | X | X | L | x | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | L |
|  | X | $x$ | H | $x$ | H | NC | NC | NC | NC | NC | NC | NC | NC |

Note 1: Truth table for DM2504 is extended to include 12 outputs.
H = High Voltage Level
Note 2: Truth table for DM2502 does not include $\bar{E}$ column or last line in truth table shown. $L=$ Low Voltage Level,
Note 3: Truth table for DM2503 does not include DO column.
$X=$ Don't Care
$N C=$ No Change

## typical applications



Active High


Active Low

[^28]
## typical applications (con't)

High Speed 12-Bit A/D Converter

switching time waveforms


Successive Approximation

The MM54C905/MM74C905 CMOS 12-bit successive approximation register contains all the digit control and storage necessary for successive approximation analog-to-digital conversion. Because of the unique capability of CMOS to switch to each supply rail without any offset voltage, it can also be used in digital systems as the control and storage element in repetitive routines.

## features

- Wide supply voltage range
3.0 V to 15 V
- Guaranteed noise margin
- High noise immunity . $0.45 \mathrm{~V}_{\mathrm{cc}}$ typ
- Low power TTL compatibility
fan out of 2 driving 74L
-. Provision for register extension or truncation
- Operates in START/STOP or continuous conversion mode
- Drive ladder switches directly. For 10 bits or less with $50 \mathrm{k} / 100 \mathrm{k}$ R/2R ladder network


## connection diagram


truth table

| TIME | INPUTS |  |  | OUTPUTS |  |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{n}$ | D | S | $\overline{\mathrm{E}}$ | D0 | Q11 | Q10 | Q9. | Q8 | Q7 | Q6 | Q5 | Q4 | Q3 | Q2 | Q1 | Q0 | $\overline{\mathrm{CC}}$ |
| 0 | $X$ | L. | L | $x$ | $x$ | $\times$ | X | X | X | X | X | X | X | X | - $\times$ | X | $\times$ |
| 1 | D11 | H | L | $X$ | L | H | H | H | H | H | H | H | H | H | H | H | H |
| 2 | D10 | H | L | D11 | D11 | L | $\mathrm{H}^{-}$ | H | H | H | H | H | H | H | H | H | H |
| 3 | D9 | H | L | D10 | D11 | D10 | L | H | H | H | H | * H | H | H | H | H | H |
| 4 | D8 | H | L | D9 | D11 | D10 | D9 | L | $\mathrm{H}^{\circ}$ | H | H | H | H | H | H | H | H |
| 5 | D7 | H | L | D8 | D11 | D10 | D9 | D8 | L: | H | H | H | H | H | H | H | H |
| 6 | D6 | H | L | D7 | D11 | D10 | D9 | D8 | D7 | L. | H | H | H | H | H | H | H |
| 7 | D5 | H | L' | D6 | D11 | D10 | D9 | D8 | D7 | D6 | L | H | H | H | H | H | H |
| 8 | D4 | H | L | D5 | D11 | D10 | -D9 | D8 | D7 | D6 | D5 | L | H | H | H | H | H |
| - 9 | D3 | H | L | D4 | - D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | L | H | H | H | H |
| 10 | D2 | H | L | D3 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | L | H | H | H |
| 11 | D1 | H | L | D2 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | L. | H | H |
| 12 | D0 | H | L | D1 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | L | H |
| 13 | X | H | L | D0 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | DO | L |
| 14 | $x$ | X | L | X | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | DO | L |
|  | X | X | H | X | H | NC | NC | NC | NC | NC | NC | NC | NC | NC | NC | NC | NC |

$H=$ High level
$L=$ Low level
X = Don't care
NC $=$ No change

| absolute maximum ratings (Note 1$)$ |  |
| :--- | ---: |
| Voltage at Any Pin | -0.3 V to $\mathrm{V}_{\mathrm{cc}}+0.3 \mathrm{~V}$ |
| Operating Temperature Range | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| MM54C905 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| MM 74 C 905 | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Storage Temperature Range | 500 mW |
| Package Dissipation | 3.0 V to 15 V |
| Operating $\mathrm{V}_{\mathrm{cc}}$ Range | 16 V |
| Absolute Maximum $V_{\mathrm{CC}}$ | $300^{\circ} \mathrm{C}$ |

dc electrical characteristics Min/max limits apply across temperature range, unless otherwise noted.

| PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| CMOS TO CMOS |  |  |  |  |  |
| Logical " 1 " Input Voltage ( $\mathrm{V}_{\mathrm{iN}(1)}$ ) | $\begin{aligned} & V_{c c}=5.0 \mathrm{~V} \\ & V_{c c}=10 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 3.5 \\ & 8.0 \end{aligned}$ |  |  | $\begin{aligned} & V \\ & V \end{aligned}$ |
| Logical " 0 ' Input Voltage ( $\mathrm{V}_{\mathrm{IN}(0)}$ ) | $\begin{aligned} & V_{\mathrm{cc}}=5.0 \mathrm{~V} \\ & V_{\mathrm{cc}}=10 \mathrm{~V} \end{aligned}$ |  |  | $\begin{aligned} & 1.5 \\ & 2.0 \end{aligned}$ | $\begin{aligned} & V \\ & V \end{aligned}$ |
| Logical " 1 " Output Voltage ( $\mathrm{V}_{\text {Out(1) }}$ ) | $\begin{aligned} & V_{C C}=5.0 \mathrm{~V}, \mathrm{I}_{\mathrm{O}}=-10 \mu \mathrm{~A} \\ & V_{c \mathrm{C}}=10 \mathrm{~V}, \mathrm{I}_{\mathrm{O}}=-10 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 4.5 \\ & 9.0 \end{aligned}$ |  |  | $\begin{aligned} & V \\ & V \end{aligned}$ |
| Logical " 0 " Output Voltage ( $\mathrm{V}_{\text {OUT }}(0)$ ) | $\begin{aligned} & V_{C C}=5.0 \mathrm{~V}, I_{0}=10 \mu \mathrm{~A} \\ & V_{C C}=10 \mathrm{~V}, I_{O}=10 \mu \mathrm{~A} \end{aligned}$ |  |  | $\begin{aligned} & 0.5 \\ & 1.0 \end{aligned}$ | $\begin{aligned} & V \\ & V \end{aligned}$ |
| Logical " 1 " Input Current ( $I_{\text {IN(1) }}$ ) | $V_{C C}=15 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=15 \mathrm{~V}$ |  | 0.005 | 1.0 | $\mu \mathrm{A}$ |
| Logical " 0 " Input Current ( $\mathrm{I}_{\mathrm{N}(0)}$ ) | $V_{C C}=15 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=0 \mathrm{~V}$ | -1.0 | -0.005 |  | $\mu \mathrm{A}$ |
| Supply Current ( ${ }_{\text {cc }}$ ) | $V_{C C}=15 \mathrm{~V}$ |  | 0.05 | 300 | $\mu \mathrm{A}$ |
| CMOS/LPTTL INTERFACE |  |  |  |  |  |
| ```Logical. "1" Input Voltage (VIN(1) MM54C905 MM74C905``` | $\begin{aligned} & V_{\mathrm{Cc}}=4.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{Cc}}=4.75 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & V_{C C^{-1}} 1.5 \\ & V_{C C^{-1}} 1.5 \end{aligned}$ | $\cdot$ |  | $\begin{aligned} & V \\ & V \end{aligned}$ |
| ```Logical "0" Input Voltage (VIN(0) MM54C905 MM74C905``` | $\begin{aligned} & V_{c c}=4.5 \mathrm{~V} \\ & V_{c c}=4.75 \mathrm{~V} \end{aligned}$ |  | . | $\begin{aligned} & 0.8 \\ & 0.8 \end{aligned}$ | $\begin{aligned} & V \\ & V \end{aligned}$ |
| ```Logical "1" Output Voltage (V (VUT(1) MM54C905 MM74C905``` | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{I}_{\mathrm{O}}=-360 \mu \mathrm{~A} \\ & \mathrm{~V}_{\mathrm{CC}}=4.75 \mathrm{~V}, \mathrm{I}_{\mathrm{O}}=-360 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.4 \\ & 2.4 \end{aligned}$ |  |  | $\begin{aligned} & V \\ & v \end{aligned}$ |
| ```Logical "0' Output Voltage (V Vut(0) MM54C905 MM74C905``` | $\begin{aligned} & V_{c c}=4.5 \mathrm{~V}, \quad I_{O}=360 \mu \mathrm{~A} \\ & V_{C c}=4.75 \mathrm{~V}, I_{O}=360 \mu \mathrm{~A} \end{aligned}$ |  |  | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & V \\ & V \end{aligned}$ |

OUTPUT DRIVE (See 54C/74C Family Characteristics Data Sheet)

| Output Source Current (I ${ }_{\text {SOURCE }}$ ) <br> (F.Channel) | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=0 \mathrm{~V} \\ & T_{\mathrm{A}}=25^{\circ} \mathrm{C} \end{aligned}$ | $-1.75$ | $-3.3$ |  | mA |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Output Source Current (I ${ }_{\text {Source }}$ ) <br> (P-Channel) | $\begin{aligned} & V_{C C}=10 \mathrm{~V}, V_{\text {OUT }}=0 \mathrm{~V} \\ & T_{A}=25^{\circ} \mathrm{C} \end{aligned}$ | -8.0 | $-15$ |  | mA |
| Output Sink Current (ISINK) (N-Channel) | $\begin{aligned} & V_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{OUT}}=\mathrm{V}_{\mathrm{CC}} \\ & T_{\mathrm{A}}=25^{\circ} \mathrm{C} \end{aligned}$ | 1.75 | 3.6 |  | mA |
| Output Sink Current ( $I_{\text {Sink }}$ ) ( N -Channel) | $\begin{aligned} & V_{C C}=10 \mathrm{~V}, V_{\text {OUT }}=V_{C C} \\ & T_{A}=25^{\circ} \mathrm{C} \end{aligned}$ | 8.0 | 16 |  | mÁ |
| Q11-Q0 Outputs $\mathrm{R}_{\text {source }}$ | $\begin{aligned} & V_{C C}=10 \mathrm{~V} \pm 5 \% \\ & V_{\text {OUT }}=\mathrm{V}_{\text {CC }}-0.3 \mathrm{~V} \\ & T_{A}=25^{\circ} \mathrm{C} \end{aligned}$ | 150 | - | 350 | $\Omega$ |
| $\mathrm{R}_{\text {SINK }}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=10 \mathrm{~V} \pm 5 \% \\ & \mathrm{~V}_{\text {OUT }}=0.3 \mathrm{~V} \\ & T_{A}=25^{\circ} \mathrm{C} \end{aligned}$ | 80 |  | 230 | $\Omega$ |

ac electrical characteristics $T_{A}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$, unless otherwise specified.

| PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Propagation Delay Time From Clock | $\mathrm{V}_{\mathrm{cc}}=5.0 \mathrm{~V}$ | 1 | 200 | 350 | ns |
| Input To Outputs ( $00-\mathrm{Q11}$ ) ( $\mathrm{t}_{\mathrm{pd}(0)}$ ) | $V_{c c}=10 \mathrm{~V}$ |  | 80 | 150 | ns |
| Propagation Delay Time From Clock | $\mathrm{V}_{\mathrm{cc}}=5.0 \mathrm{~V}$ |  | 180 | 325 | ns |
| Input To $\mathrm{D}_{\mathrm{O}}\left(\mathrm{t}_{\mathrm{pd}\left(\mathrm{D}_{\mathrm{O}}\right)}\right)$ | $V_{C C}=10 \mathrm{~V}$ |  | 70 | 125 | ns |
| Propagation Delay Time From Register | $\mathrm{V}_{\mathrm{cc}}=5.0 \mathrm{~V}$ |  | 190 | 350 | ns |
| Enable ( $\overline{\mathrm{E}}$ ) To Output (Q11) ( $\mathrm{t}_{\text {pr }(\overline{\mathrm{E}})}$ ) | $V_{C C}=10 \mathrm{~V}$ |  | 75 | 150 | ns |
| Propagation Delay Time From Clock | $\mathrm{V}_{\mathrm{cc}}=5.0 \mathrm{~V}$ |  | 190 | 350 | ns |
| To $\overline{\mathrm{CC}}\left(\mathrm{t}_{\mathrm{pd}(\overline{\mathrm{CC}})}\right)$ | $V_{c c}=10 \mathrm{~V}$ |  | 75 | 0.50 | ns |
| Data Input Set-Up Time ( $\mathrm{t}_{\mathrm{DS}}$ ) | $\mathrm{V}_{\mathrm{cc}}=5.0 \mathrm{~V}$ | 80 |  |  | ns |
|  | $V_{C C}=10 \mathrm{~V}$ | 30 |  |  | ns |
| Start Input Set-Up Time ( $\mathrm{t}_{\text {ss }}$ ) | $\mathrm{V}_{\mathrm{cc}}=5.0 \mathrm{~V}$ | 80 |  |  | ns |
|  | $V_{C C}=10 \mathrm{~V}$ | 30 |  |  | ns |
| Minimum Clock Pulse Width ( $\mathrm{t}_{\text {PWL }}, \mathrm{t}_{\text {PWH }}$ ) | $\mathrm{V}_{C C}=5.0 \mathrm{~V}$ | 250 | 125 |  | ns |
|  | $V_{C C}=10 \mathrm{~V}$ | 100 | 50 |  | ns |
| Maximum Clock Rise and Fall Time ( $\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}$ ) | $\mathrm{V}_{\mathrm{cc}}=5.0 \mathrm{~V}$ |  |  | 15 | $\mu \mathrm{s}$ |
|  | $V_{C C}=10 \mathrm{~V}$ |  |  | 5 | $\mu \mathrm{s}$ |
| Maximum Clock Frequency ( $\mathrm{f}_{\text {MAX }}$ ) | $\mathrm{V}_{\mathrm{cc}}=5.0 \mathrm{~V}$ | 2 | 4 |  | MHz |
|  | $\mathrm{V}_{C C}=10 \mathrm{~V}$ | 5 | 10 |  | MHz |
| Clock Input Capacitance ( $\mathrm{C}_{\text {cLK }}$ ) | Clock Input (Note 2) |  | 10 |  | pF |
| Input Capacitance ( $\mathrm{C}_{1 \mathrm{~N}}$ ) | Any Other Input (Note 2) |  | 5 |  | pF |
| Power Dissipation Capacitance ( $\mathrm{CPD}^{\text {) }}$ | (Note 3) |  | 100 |  | pF |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: Capacitance is guaranteed by periodic testing.
Note 3: CPD determines the no load ac power consumption of any CMOS device. For complete explanation see 54C/74C Family Characteristics application note, AN-90.

## typical performance characteristics




## timing diagram


switching time waveforms


## USER NOTES FOR A/D CONVERSION

The register can be used with either current switches that require a low voltage level to turn the switch ON or current switches that require a high voltage level to turn the switch ON. If current switches are used which turn ON with a low logic level, the resulting digit output from the register is active low. That is, a logic " 1 " is represented as a low voltage level. If current switches are used which turn ON with a high logic level, the resulting digit output is active high. A logic " 1 " is represented as a high voltage level.

For a maximum error of $\pm 1 / 2$ LSB, the comparator must be biased. If current switches that require a high voltage level to turn ON are used, the comparator should be biased $+1 / 2$ LSB and if the current switches require a low logic level to turn ON, then the comparator must be biased -1/2 LSB.

The register can be used to perform 2's complement conversion by offsetting the comparator one half full
range $+1 / 2$ LSB and using the complement of the MSB 011 as the sign bit.

If the register is truncated and operated in the continuous conversion mode, a lock-up condition may occur on power-ON. This situation can be overcome by making the START input the "OR" function of $\overline{\mathrm{CC}}$ and the appropriate register output.

The register, by suitable selection of register ladder network, can be used to perform either binary or $B C D$ conversion.

The register outputs can drive the 10 bits or less with $50 \mathrm{k} / 100 \mathrm{k} \mathrm{R} / 2 \mathrm{R}$ ladder network directly for $\mathrm{V}_{\mathrm{CC}}=10 \mathrm{~V}$ or higher. In order to drive the 12 -bit $50 \mathrm{k} / 100 \mathrm{k}$ ladder network and have the $\pm 1 / 2$ LSB resolution, the MM54C902/MM74C902 or MM54C904/MM74C904 is used as buffers, three buffers for MSB (Q11), two buffers for Q10, and one buffer for Q9.

## typical applications

12-Bit Successive Approximation A-to-D Converter, Operating in Continuous Mode, Drives the 50k/100k Ladder Network Directly

12-Bit Successive Approximation A-to-D Converter Operating in Continuous 8-Bit Truncated Mode



## definition of terms

CP: Register clock input.
$\overline{\mathbf{C C}}$ : Conversion complete-this output remains at $\mathrm{V}_{\text {OUT(1) }}$ during a conversion and goes to $\mathrm{V}_{\text {OUT(0) }}$ when conversion is compiete.
D: Serial data input-connected to comparator output in A-to-D applications.
$\overline{\mathrm{E}}$ : Register enable-this input is used to expand the length of the register. When $\bar{E}$ is at $V_{I N(1)}$ Q11 is forced to $\mathrm{V}_{\text {OUT(1) }}$ and inhibits conversion. When not used for expansion $E$ must be connected to $\mathrm{V}_{\text {IN }}(0)$ (GND).
Q11: True register MSB output.
$\overline{\mathrm{Q}} 11$ : Complement of register MSB output.
Qi ( $\mathrm{i}=0$ to 11 ): Register outputs.
$\overline{\mathrm{S}}$ : Start input-holding start input at $\mathrm{V}_{\mathrm{IN}(0)}$ for at least one clock period will initiate a conversion by setting MSB (O11) at $\mathrm{V}_{\text {OUt(0) }}$ and all other output ( $\mathrm{Q} 10-\mathrm{Q0}$ ) at $\mathrm{V}_{\text {OUT(1) }}$. If set-up time requirements are met, a conversion may be initiated by holding start input at $\mathrm{V}_{\text {IN }}(0)$ for less than one clock period.

DO: Serial data output-D input delayed by one clock period.

Section 13
Functional Blocks

## LH0091 True rms to DC Converter

general description
The LH0091, rms to dc converter, generates a dc output equal to the rms value of any input per the transfer function:

$$
E_{\text {OUT }}(D C)=\sqrt{\frac{1}{T} \int_{0}^{T} E_{1 N^{2}}(t) d t}
$$

The device provides rms conversion to an accuracy of $0.1 \%$ of reading using the external trim procedure. It is possible to trim for maximum accuracy $(0.5 \mathrm{mV}$ $\pm 0.05 \%$ typ) for decade ranges i.e., $10 \mathrm{mV} \rightarrow 100 \mathrm{mV}$, $0.7 \mathrm{~V} \rightarrow 7 \mathrm{~V}$, etc

## features

- Low cost
- True rms conversion
- $0.5 \%$ of reading accuracy untrimmed
a $0.05 \%$ of reading accuracy with external trim
- Minimum component count
- Input voltage to $\pm 15 \mathrm{~V}$ peak for $\mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}$
- Uncommitted amplifier for filtering, gain, or high crest factor configuration
- Military or commercial temperature range.

Dual-In-Line Package


Order Number LH0091HY See NS Package HY16B or HY16C
simplified schematic


Note: Dotted lines denote external connections.

## absolute maximum ratings

Supply Voltage
Input Voltage
Output Short Circuit Duration
Operating Temperature Range
LH0091
LH0091C
Storage Temperature Range LH0091
LH0091C
Lead Temperature (Soldering, 10 seconds)
$\pm 22 \mathrm{~V}$
$\pm 15 \mathrm{~V}$ peak
Continuous
TMIN TMAX
$-55^{\circ} \mathrm{C} \quad 125^{\circ} \mathrm{C}$
$-25^{\circ} \mathrm{C} \quad 85^{\circ} \mathrm{C}$
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
$300^{\circ} \mathrm{C}$
electrical characteristics $V_{S}= \pm 15 \mathrm{~V}, T_{A}=25^{\circ} \mathrm{C}$, unless otherwise specified.

Transfer Function $=E_{O(D C)}=\sqrt{\frac{1}{T} \int_{0}^{T} E_{I N}{ }^{2}(t) d t}$

| PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ACCURACY (See Definition of Terms) |  |  |  |  |  |
| Total Unadjusted Error <br> Total Adjusted Error <br> Total Unadjusted Error vs Temperature <br> Total Unadjusted Error vs Supply Voltage | $\begin{aligned} & 50 \mathrm{mVrms} \leq \mathrm{V}_{\mathrm{IN}} \leq 7 \mathrm{Vrms} \text { (Figure 1) } \\ & 50 \mathrm{mVrms} \leq \mathrm{V}_{\mathrm{IN}} \leq 7 \mathrm{Vrms} \text { (Figure 3) } \\ & -25^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C} \end{aligned}$ |  | $\begin{gathered} 20, \pm 0.5 \\ 0.5, \pm 0.05 \\ 0.25, \pm 0.02 \% \\ 1 \end{gathered}$ | $\begin{gathered} 40, \pm 1.0 \\ 1, \pm 0.2 \end{gathered}$ | $\begin{array}{r} \mathrm{mV}, \% \\ \mathrm{mV}, \% \\ \mathrm{mV}, \% /{ }^{\circ} \mathrm{C} \\ \mathrm{mV} / \mathrm{V} \end{array}$ |
| AC PERFORMANCE |  |  |  |  |  |
| Frequency for Specified Adjusted Error <br> Frequency for 1\% Additional Error <br> Bandwidth ( 3 dB ) <br> Crest Factor | Input $=7 \mathrm{Vrms}$, Sinewave (Figure 3) <br> Input $=0.7 \mathrm{Vrms}$, Sinewave (Figure 3) <br> Input $=0.1 \mathrm{Vrms}$, Sinewave (Figure 3) <br> Input $=7 \mathrm{~V}$ Vms, Sinewave (Figure 3) <br> Input $=0.7 \mathrm{Vrms}$, Sinewave (Figure 3) <br> Input $=0.1 \mathrm{Vrms}$, Sinewave (Figure 3) <br> Input $=7 \mathrm{Vrms}$, Sinewave (Figure 3) <br> Input $=0.7 \mathrm{Vrms}$, Sinewave (Figure 3) <br> Input $=0.1 \mathrm{Vrms}$, Sinewave (Figure 3) <br> Rated Adjusted Accuracy Using the High <br> Crest Factor Circuit (Figure 5) | 30 <br> 100 <br> 5 | $\begin{aligned} & 70 \\ & 40 \\ & 20 \\ & 200 \\ & 75 \\ & 50 \\ & 2 \\ & 1.5 \\ & 0.8 \\ & 10 \end{aligned}$ | . | $\begin{aligned} & \mathrm{kHz} \\ & \mathrm{kHz} \\ & \mathrm{kHz} \\ & \mathrm{kHz} \\ & \mathrm{kHz} \\ & \mathrm{kHz} \\ & \mathrm{MHz} \\ & \mathrm{MHz} \\ & \mathrm{MHz} \end{aligned}$ |
| INPUT CHARACTERISTICS |  |  |  |  |  |
| Input Voltage Range Input Impedance | For Rated Performance ' . | $\begin{gathered} \pm 0.05 \\ 4.5 \end{gathered}$ | 5 | $\pm 11$ | Vpeak $k \Omega$ |
| OUTPUT CHARACTERISTICS |  |  |  |  |  |
| Rated Output Voltage <br> Output Short Circuit Current <br> Output Impedance | $\mathrm{R}_{\mathrm{L}} \geq 2.5 \mathrm{k} \Omega$ | 10 | $\begin{gathered} 22 \\ 1 \end{gathered}$ |  | $V$ mA $\Omega$ |
| POWER SUPPLY REQUIREMENTS |  |  |  |  |  |
| Operating Range <br> Quiescent Current | $\mathrm{V}_{S}= \pm 15 \mathrm{~V}$ | $\pm 5$. | 14 | $\begin{array}{r}  \pm 20 \\ 18 \end{array}$ | $V$ $m A$ |

op amp electrical characteristics $\mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ unless otherwise specified

|  | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Vos | Input Offset Voltage | $\mathrm{RS} \leq 10 \mathrm{k} \Omega$ |  | 1.0 | 10 | mV |
| los | Input Offset Current |  |  | 4.0 | 200 | $n \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{B}}$ | Input Bias Current |  |  | 30 | 500 | nA |
| RIN | Input Resistance |  |  | 2.5 |  | $\mathrm{M} \Omega$ |
| AOL | Large Signal Voltage Gain | $V_{\text {OUT }}= \pm 10 \mathrm{~V}, \mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega$ | 15 | 160 |  | $\mathrm{V} / \mathrm{mV}$ |
| $\mathrm{v}_{0}$ | Output Voltage Swing | $\mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ | $\pm 10$ | $\pm 13$ |  | $v$ |
| $v_{1}$ | Input Voltage Range |  | $\pm 10$ |  |  | V |
| CMRR | Common-Mode Rejection Ratio | $\mathrm{RS} \leq 10 \mathrm{k} \Omega$ |  | 90 |  | dB |
| PSRR | Supply Voltage Rejection Ratio | $\mathrm{R}_{\mathrm{S}} \leq 10 \mathrm{k} \Omega$ |  | 96 |  | dB |
| ISC | Output Short-Circuit Current |  |  | 25 |  | mA |
| $\mathrm{S}_{\mathrm{r}}$ | Slew Rate (Unity Gain) |  |  | 0.5 |  | $\mathrm{V} / \mathrm{\mu s}$ |
| BW | Small Signal Bandwidth |  |  | 1.0 |  | MHz |

## typical performance characteristics


typical applications (All applications require power supply by-pass capacitors.)
$C_{E X T} \geq 1 \mu \mathrm{~F} ;$ frequency $\geq 1 \mathrm{kHz}$
FIGURE 1. LH0091 Basic Connection (No Trim)

## typical applications (con'd)



Note. The easy trim procedure is used for ac coupled input signals. It involves two trims and can achieve accuracies of $2 \mathbf{m V}$ offset $\pm 0.1 \%$ reading.

Procedure:

1. Apply 100 mV rms (sine wave) to input, adjust R3 until the output reads 100 mV DC.
2. Apply $5 \mathrm{~V}_{\text {rms }}$ (sine wave) to input, adjust R 4 until the output reads 5 VDC.
3. Repeat steps 1 and 2 until the desired initial accuracy is achieved.

FIGURE 2. LH0091 "Easy Trim" (For ac Inputs Only)


Note. This procedure will give accuracies of 0.5 mV offset $\pm 0.05 \%$ reading for inputs from 0.05 V . peak to 10 V peak.

Procedure:

1. Apply 50 mV DC to the input. Read and record the output.
2. Apply $-50 \mathrm{~m} V_{D C}$ to the input. Use $R 2$ to adjust for an output of the same magnitude as in step 1.
3. Apply 50 mV to the input. Use R3 to adjust the output for 50 mV .
4. Apply -50 mV to input. Use R 2 to adjust the output for 50 mV .
5. Apply $\pm 10 \mathrm{~V}$ alternately to the input. Adjust R1 until the output readings for both polarities are equal (not necessary that they be exactly 10 V ).
6. Apply 10 V to the input. Use R4 to adjust for 10 V at the output.
7. Repeat this procedure to obtain the desired accuracy.

FIGURE 3. LH0091 Standard dc Trim Procedure


Note. The additional op amp in the LH0091 may be used as a low pass filter as shown in Figure 4.


FIGURE 4. Output Filter Connection Using the Internal Op Amp

## typical applications (con'd)



Note. When converting signals with a crest factor $\geq 2$, the LH0091 should be connected as shown. Note that this circuit utilizes a 20 k resistor to drop the input current by a factor of five. The frequency response will correspond to a voltage which is $1 / 5 \mathrm{e} / \mathrm{N}$.

Note that the extra op amp in the LH0091 may be used to build a gain of 5 amplifier to restore the output voltage.


Note. Response time of the dc output voltage is dominated by the RC time constant consisting of the total resistance between pins 9 and 10 and the external capacitor, $C_{E X}$.

FIGURE 5. High Crest Factor Circuit

## definition of terms

True rms to dc Converter: A device which converts any signal ( $\mathrm{ac}, \mathrm{dc}, \mathrm{ac}+\mathrm{dc}$ ) to the dc equivalent of the rms value.

Error: is the amount by which the actual output differs from the theoretical value. Error is defined as a sum of a fixed term and a percent of reading term. The fixed term remains constant, regardless of input while the percent of reading term varies with the input.

Total Unadjusted Error: The total error of the device without any external adjustments.

Bandwidth: The frequency at which the output dc voltage drops to 0.707 of the dc value at low frequency.

Frequency for Specified Error: The error at low frequency is governed by the size of the external averaging capacitor. At high frequencies, error is dependent on the frequency response of the internal circuitry. The frequency for specified error is the maximum input frequency for which the output will be within the specified error band (i.e., frequency for $1 \%$ error means the input frequency must be less than 200 kHz to maintain an output with an error of less than $1 \%$ of the initial reading.

Crest Factor: is the peak value of a waveform divided by the rms value of the same waveform. For high crest factor signals, the performance of the LH0091 can be improved by using the high crest factor connection.

## LH0094 Multifunction Converter

## General Description

The LH0094 multifunction converter generates an output voltage per the transfer function:

$$
E_{\mathrm{O}}=V_{Y}\left(\frac{V_{Z}}{V_{X}}\right)^{m}, 0.1 \leq m \leq 10, \underset{\text { adjustable }}{m} \text { continuously }
$$

m is set by 2 resistors.

## Features

- Low cost
- Versatile
- High accuracy-0.05\%
- Wide supply range $- \pm 5 \mathrm{~V}$ to $\pm 22 \mathrm{~V}$
- Minimum component count
- Internal matched resistor pair for setting $m=2$ and $\mathrm{m}=0.5$


## Applications

- Precision divider, multiplier
- Square root
- Square
- Trigonometric function generator
- Companding
- Linearization
- Control systems
- Log amp


## Block and Connection Diagrams

Dual-In-Line Package



TOP VIEW
Order Number LH0094HY See NS Package HY16B

## Simplified Schematic



## Absolute Maximum Ratings

| Supply Voltage | $\pm 22 \mathrm{~V}$ |
| :--- | ---: |
| Input Voltage | $\pm 22 \mathrm{~V}$ |
| Output Short-Circuit Duration | Continuous |
| Operating Temperature Range |  |
| $\quad$ LH0094CD | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| LH0094D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |


| Storage Temperature Range |  |
| :--- | ---: |
| LH0094D | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| LH0094CD | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 10 seconds) | $300^{\circ} \mathrm{C}$ |

## Electrical Characteristics

$V_{S}= \pm 15 \mathrm{~V}, T_{A}=25^{\circ} \mathrm{C}$ unless otherwise specified. Transfer function: $E_{O}=V_{y}\left(\frac{V_{z}}{V_{x}}\right)^{m} ; 0.1 \leq m \leq 10 ; 0 V \leq V_{x}, V_{y}, V_{z} \leq 10 V$

| PARAMETER | CONDITIONS | LH0094 |  |  | LH0094C |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| ACCURACY |  |  |  |  |  |  |  |  |
| Multiply <br> Untrimmed External Trim | $E_{0}=\frac{V_{z} V_{y}}{10}\left(0.03 \leq V_{y} \leq 10 V ; 0.01 \leq V_{z} \leq 10 V\right)$ <br> (Figure 2) <br> (Figure 3) <br> vs Temperature |  | 0.25 0.10 0.2 | 0.45 |  | 0.45 0.1 0.2 | 0.9 | $\begin{gathered} \% \text { F.S. } \\ \text { (10V) } \\ \% \text { F.S. } \\ \mathrm{mV} /{ }^{\circ} \mathrm{C} \end{gathered}$ |
| Divide <br> Untrimmed External Trim | $\begin{aligned} & \mathrm{E}_{\mathrm{O}}=10 \mathrm{~V}_{\mathrm{z}} / \mathrm{V}_{\mathrm{x}} \\ & \text { (Figure 4), }\left(0.5 \leq \mathrm{V}_{\mathrm{x}} \leq 10 ; 0.01 \leq \mathrm{V}_{\mathrm{z}} \leq 10\right) \\ & \text { (Figure 5); }\left(0.1 \leq \mathrm{V}_{\mathrm{x}} \leq 10 ; 0.01 \leq \mathrm{V}_{\mathrm{z}} \leq 10\right) \\ & \text { vs Temperature } \end{aligned}$ |  | $\begin{aligned} & 0.25 \\ & 0.10 \\ & 0.2 \end{aligned}$ | 0.45 |  | 0.45 0.1 0.2 | 0.9 | $\begin{aligned} & \text { \% F.S. } \\ & \text { \% F.S. } \\ & \mathrm{mV} /{ }^{\circ} \mathrm{C} \end{aligned}$ |
| Sq. Root <br> Untrimmed <br> External Trim | $\begin{aligned} & E_{0}=10 \sqrt{V_{\mathrm{z}} / 10} \\ & \text { (Figure 8), }\left(0.03 \leq \mathrm{V}_{\mathrm{z}} \leq 10\right) \\ & \text { (Figure 9), }\left(0.01 \leq \mathrm{V}_{\mathrm{z}} \leq 10\right) \end{aligned}$ |  | $\begin{aligned} & 0.25 \\ & 0.15 \end{aligned}$ | 0.45 |  | $\begin{aligned} & 0.45 \\ & 0.15 \end{aligned}$ | 0.9 | $\begin{aligned} & \text { \% F.S. } \\ & \text { \% F.S. } \end{aligned}$ |
| Square <br> Untrimmed External Trim | $E_{0}=10\left(V_{z} / 10\right)^{2}\left(0.1 \leq V_{z} \leq 10\right)$ <br> (Figure 6) <br> (Figure 7 ) |  | $\begin{aligned} & 0.5 \\ & 0.15 \end{aligned}$ | 1.0 |  | 1.0 0.15 | 2.0 | $\begin{aligned} & \text { \% F.S. } \\ & \text { \% F.s. } \end{aligned}$ |
| Low Level <br> Sq. Root | $E_{0}=\sqrt{10 V_{z}} ; 5 \mathrm{mV} \leq V_{z} \leq 10 V$ <br> (Figure 10) |  | 0.05 |  |  | 0.05 |  | \% F.S. |
| Exponential Circuits | $\begin{aligned} & m=0.2 \quad E_{0}=10\left(\mathrm{~V}_{\mathrm{z}} / 10\right)^{2} \\ & (\text { Figure } 11),\left(0.1 \leq \mathrm{V}_{\mathrm{z}} \leq 10\right) \\ & m=5 \quad \mathrm{E}_{\mathrm{O}}=10\left(\mathrm{~V}_{\mathrm{z}} / 10\right)^{5} \\ & \text { (Figure 11), }\left(1 \leq \mathrm{V}_{\mathrm{z}} \leq 10\right) \end{aligned}$ |  | $\begin{aligned} & 0.05 \\ & 0.05 \end{aligned}$ |  |  | $\begin{aligned} & 0.08 \\ & 0.08 \end{aligned}$ |  | \% F.S. <br> \% F.S. |

## OUTPUT OFFSET



## INPUT CHARACTERISTICS

| Input Voltage <br> Input Impedance | (For Rated Performance) <br> (All Inputs) | 98 | 100 | 10 | $\begin{aligned} & 0 \\ & 98 \end{aligned}$ | 100 | 10 | $\begin{gathered} v \\ k \Omega \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| OUTPUT CHARACTERISTICS |  |  |  |  |  |  |  |  |
| Output Swing <br> Output Impedance <br> Supply Current | $\begin{aligned} & \left(R_{L} \geq 10 \mathrm{~K}\right) \\ & \left(\mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}\right), \text { Note } 1 \end{aligned}$ | 10 | 12 1 3 | 5 | 10 | 12 1 3 | 5 | $V$ $\Omega$ mA |

Applications Information

## GENERAL INFORMATION

Power supply bypass capacitors ( $0.1 \mu \mathrm{~F}$ ) are recommended for all applications.

The LH0094 series is designed for positive input signals only. However, negative input up to the supply voltage will not damage the device.

A clamp diode (Figure 1) is recommended for those applications in which the inputs may be subjected to open circuit or negative input signals.

For basic applications (multiply, divide, square, square root) it is possible to use the device without any external adjustments or components. Two matched resistors are provided internally to set m for square or square root.

When using external resistors to set $m$, such resistors should be as close to the device as possible.

## SELECTION OF RESISTORS TO SET m

## Internal Matched Resistors

$R_{A}$ and $R_{B}$ are matched internal resistors. They are $100 \Omega \pm 10 \%$, but matched to $0.1 \%$.
(a) $m=2^{*}$

(b) $m=0.5^{*}$

*No external resistors required, strap as indicated

## External Resistors

The exponent is set by 2 external resistors or it may be continuously varied by a single trim pot. (R1 + $R 2 \leq 500 \Omega$.
(a) $m=1$

(b) $m<1$


$$
m=\frac{R 2}{R 1+R 2} \quad R 1+R 2 \approx 200 \Omega
$$

(c) $m>1$


$$
m=\frac{R 1+R 2}{R 2}
$$

## ACCURACY (ERROR)

The accuracy of the LH0094 is specified for both externally adjusted and unadjusted cases.

Although it is customary to specify the errors in percent of full-scale ( 10 V ), it is seen from the typical performance curves that the actual errors are in percent of reading. Thus, the specified errors are overly conservative for small input voltages. An example of this is the LH0094 used in the multiplication mode. The specified typical error is $0.25 \%$ of full-scale ( 25 mV ). As seen from the curve, the unadjusted error is $\approx 25 \mathrm{mV}$ at 10 V input, but the error is less than 10 mV for inputs up to 1 V . Note also that if either the multiplicand or the multiplier is at less than 10 V , ( 5 V for example) the unadjusted error is less. Thus, the errors specified are at full-scale-the worst case.

The LH0094 is designed such that the user is able to externally adjust the gain and offset of the devicethus trim out all of the errors of conversion. In most applications, the gain adjustment is the only external trim needed for super accuracy-except in division mode, where a denominator offset adjust is needed for small denominator voltages.

## EXPONENTS

The LH0094 is capable of performing roots to 0.1 and powers up to 10. However, care should be taken when applying these exponents-otherwise, results may be misinterpreted. For example, consider the $1 / 10$ th power of a number: i.e., 0.001 raised to 0.1 power is $0.5011 ; 0.1$ raised to the 0.1 power is 0.7943 ; and 10 raised to the 0.1 power is 1.2589 . Thus, it is seen that while the input has changed 4 decades, the output has only changed a little more than a factor of 2 . It is also seen that with as little as 1 mV of offset, the output will also be greater than zero with.zero input.

## Applications Information (Continued)

## 1. CLAMP DIODE CONNECTION



$$
\begin{aligned}
& E_{o}=V_{y}\left(\frac{v_{z}}{V_{x}}\right)^{m} \\
& 0.1 \leq m \leq 10
\end{aligned}
$$

Note. This clamp diode connection is recommended for those applications in which the inputs may be subject to open circuit or negative signals.

FIGURE 1. Clamp Diode Connection

## 2. MULTIPLY



FIGURE 2a. LH0094 Used to Multiply (No External Adjustment)


FIGURE 2b. Typical Performance of LH0094 in Multiply Mode Without External Adjustment


FIGURE 3. Precision Multiplier ( $0.02 \%$ Typ) with 1 External Adjustment

Applications Information (Continued)


FIGURE 4a. LH0094 Used to Divide (No External Adjustment)


FIGURE 4b. Typical Performance, Divide Mode, Without External Adjustments

## Trim Procedures

Apply 10 V to $\mathrm{V}_{\mathrm{y}}, 0.1 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{x}}$ and $\mathrm{V}_{\mathrm{z}}$. Adjust R3 until $E_{\mathrm{O}}=10.000 \mathrm{~V}$.
Apply 10.000 V to all inputs.
Adjust R2 until $E_{0}=10.000 \mathrm{~V}$
Repeat procedure.


FIGURE 5. Precision Divider (0.05\% Typ)
4. SQUARE


FIGURE 6a. Basic Connection of LH0094 (m $=2$ ) without External Adjustment Using Internal Resistors to Set m


FIGURE 6b. Squaring Mode without External Adjustment

## Applications Information. (Continued)

4. SQUARE (Continued)


FIGURE 7. Precision Square Rooter ( $0.15 \%$ Typ)

## 5. SQUARE ROOT



FIGURE 8a. Basic Connection of LH0094 ( $\mathrm{m}=0.5$ ) without External Adjustment Using Internal Resistors to Set m


FIGURE 8b. Typical Performance Curve Square Root, No External Adjustment


FIGURE 9. Precision Squaring Circuit (0.15\% Typ)

Applications Information (Continued)
6. LOW LEVEL SQUARE ROOT


FIGURE 10. 3-Decade Precision Square Root Circuit Using the LH0094 with $m=1$

## Typical Applications



FIGURE 11. Precision Exponentiator ( $m=0.2$ to 5 )

Typical Applications (Continued)


Note. The LH0094 may be used to generate a voltage equivalent to:

$$
\begin{aligned}
& V 0=\sqrt{V 1^{2}+V 2^{2}} \\
& V 0=V 2+\frac{V 1^{2}}{V 0+V 2} \\
& V 0^{2}+V 0 V 2=V 2 V 0+V_{2} V^{2}+V 1^{2} \\
& V 0^{2}=V 1^{2}+V 2^{2} \\
& \therefore \quad V 0=\sqrt{V 1^{2}+V 2^{2}} \quad V 1, V 20 \rightarrow 10 V \\
& R \approx 10 k \\
& \text { National Semiconductor resistor array RA08-10k is recommended }
\end{aligned}
$$

FIGURE 12. Vector Magnitude Function


Note. The LH0094 may be used in direct measurement of gas flow.
Flow $=k \sqrt{\frac{P \Delta P}{T}}$
$E_{0}=10 \frac{V_{P}}{V_{T}} \times \frac{V_{\Delta P}}{E_{0}}$
$E_{0} 2=10 \frac{V_{P} V_{\Delta P}}{V_{T}}$
$E_{0}=\sqrt{10 \frac{V_{P} V_{\Delta} P}{V_{T}}}$
P=Absolute pressure
$T=$ Absolute temperature
$\Delta P=$ Pressure drop
FIGURE 13. Mass Gas Flow Circuit

Typical Applications (Continued)



Note. The LH0094 may also be used to generate the Log of a ratio of 2 voltages. The output is taken from pin 14 of the LH0094 for the Log application.
$E_{\text {LOG }}=K 1 \frac{K T}{q} \ln \frac{V_{z}}{V_{x}}$
where $K 1=\frac{R 1+R 2}{R 2}$
If $K 1=\frac{1}{K T / q \ln 10}$
then $E_{\text {LOG }}=\log _{10} \frac{V_{Z}}{V_{x}}$
$R 1=15.9 R 2$
$R 2 \approx 400 \Omega$
R2 must be a thermistor with a tempco of $\approx 0.33 \% /^{\circ} \mathrm{C}$ to be compensated over temperature.

FIGURE 14. Log Amp Application

## MM74C925, MM74C926, MM74C927, MM74C928 4-Digit Counters with Multiplexed 7-Segment Output Drivers

## general description

These CMOS counters consist of a 4-digit counter, an internal output latch, NPN output sourcing drivers for a 7 -segment display, and an internal multiplexing circuitry with four multiplexing outputs. The multiplexing circuit has its own free-running oscillator, and requires no external clock. The counters advance on negative edge of clock. A high signal on the Reset input will reset the counter to zero, and reset the carryout low. A low signal on the Latch Enable input will latch the number in the counters into the internal output latches. A high signal on Display Select input will select the number in the counter to be displayed; a low level signal on the Display Select will select the number in the output latch to be displayed.

The MM74C925 is a 4-decade counter and has Latch Enable, Clock and Reset inputs.

The MM74C926 is like the MM74C925 except that it has a display select and a carry-out used for cascading counters. The carry-out signal goes high at 6000, goes back low at 0000 .

The MM74C927 is like the MM74C926 except the second most significant digit divides by 6 rather than 10 . Thus, if the clock input frequency is 10 Hz , the display would read tenths of seconds and minutes (i.e., 9:59.9).

The MM74C928 is like the MM74C926 except the most significant digit divides by 2 rather than 10 and the
carry-out is an overflow indicator which is high at 2000, and it goes back low only when the counter is reset. Thus, this is a $31 / 2$-digit counter.

## features

- Wide supply voltage range

3 V to 6 V

- Guaranteed noise margin 1V
- High noise immunity
$0.45 \mathrm{~V}_{\mathrm{Cc}}$ typ
- High segment sourcing current 40 mA
$@ V_{c c}-1.6 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V}$
- Internal multiplexing circuitry


## design considerations

Segment resistors are desirable to minimize power dissipation and chip heating. The DM75492 serves as a good digit driver when it is desired to drive bright displays. When using this driver with a 5 V supply at room temperature, the display can be driven without segment resistors to full illumination. The user must use caution in this mode however, to prevent overheating of the device by using too high a supply voltage or by operating at high ambient temperatures.

The input protection circuitry consists of a series resistor, and a diode to ground. Thus input signals exceeding $V_{\text {CC }}$ will not be clamped. This input signal should not be allowed to exceed 15 V .

## connection diagrams

Dual-in-Line Package


Order Number MM74C925N See NS Package N16A

## functional description

Reset - Asynchronous, active high

Display Select - High, displays output of counter Low, displays output of latch

Latch Enable

- High, flow through condition Low, latch condition
- Negative edge sensitive


Order Number MM74C926N, MM74C927N or MM74C928N See NS Package N18A

Segment Output - Current sourcing with 80 mA @ $V_{\text {OUT }}=V_{C C}-1.6 \mathrm{~V}$ typical. Also, sink capability $=2$ LTTL loads
Digit Output

Carry-out - 2 LTTL loads. See carry-out waveforms.

| Voltage at Any Output Pin | Gnd -0.3V to $\mathrm{V}_{\mathrm{cc}}+0.3 \mathrm{~V}$ |
| :---: | :---: |
| Voltage at Any Input Pin | Gnd -0.3 V to +15 V |
| Operating Temperature Range ( $\mathrm{T}_{\mathrm{A}}$ ) | - $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Package Dissipation R | Refer to $\mathrm{P}_{\text {D(MAX) }}$ vs $\mathrm{T}_{\mathrm{A}}$ Graph |
| Operating $\mathrm{V}_{\mathrm{cc}}$ Range | 3 V to 6V |
| $\mathrm{V}_{\mathrm{cc}}$ | 6.5 V |
| Lead Temperature (Soldering, 10 seconds) | s) $300^{\circ} \mathrm{C}$ |

dc electrical characteristics Min/max limits apply at $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{j}} \leq+85^{\circ} \mathrm{C}$, unless otherwise noted.

|  | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| CMOS TO CMOS |  |  |  |  |  |  |
| $V_{\text {IN(1) }}$ | Logical "1" Input Voltage | $\mathrm{V}_{\mathrm{cc}}=5.0 \mathrm{~V}$ | 3.5 | - |  | V |
| $V_{\text {IN }}(0)$ | Logical " 0 " Input Voltage | $\mathrm{V}_{\text {cc }}=5.0 \mathrm{~V}^{\circ}$ |  |  | 1.5 | V |
| $V_{\text {OUT(1) }}$ | Logical "1" Output Voltage (Carry-out and Digit Output Only) | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{I}_{\mathrm{O}}=-10 \mu \mathrm{~A}$ | 4.5 |  | . | V |
| $V_{\text {Out(0) }}$ | Logical "0" Output Voltage | $V_{C C}=5.0 \mathrm{~V}, \mathrm{I}_{\mathrm{O}}=10 \mu \mathrm{~A}$ |  | . | 0.5 | V |
| $I_{\text {IN(1) }}$ | Logical '"1" Input Current | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=15 \mathrm{~V}$ | . | 0.005 | 1.0 | $\mu \mathrm{A}$ |
| $1 / 1 N(0)$ | Logical "0' Input Current | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=0 \mathrm{~V}$ | $-1.0$ | -0.005 |  | $\mu \mathrm{A}$ |
| $I_{\text {cc }}$ | Supply Current | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \text { Outputs Open Circuit, } \\ & \mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V} \text { or } 5 \mathrm{~V} \end{aligned}$ |  | 20 | 1000 | $\mu \mathrm{A}$ |

CMOS/LPTTL INTERFACE


Note 1: "Absolute Maximum Ratings" are those values beyind which the safety of the device cannot be guaranteed. Except for "Operating Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: Capacitance is guaranteed by periodic testing.
Note 3: . CPD determines the no load ac power consumption of any CMOS device. For complete explanation see 54C/74C Family Characteristics application note, AN-90.
Note 4: $\theta_{\mathrm{jA}}$ measured in free-air with device soldered into printed circuit board.
ac electrical characteristics $T_{j}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$, unless otherwise specified

|  | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $f_{\text {MAX }}$ | Maximum Clock Frequency | $\mathrm{V}_{\mathrm{cc}}=5.0 \mathrm{~V}$ <br> Square Wave Clock | $\begin{aligned} \mathrm{T}_{\mathrm{j}} & =25^{\circ} \mathrm{C} \\ \mathrm{~T}_{\mathrm{j}} & =100^{\circ} \mathrm{C} \end{aligned}$ | $\begin{aligned} & 2 \\ & 1.5 \end{aligned}$ | $4$ |  | $\begin{aligned} & \mathrm{MHz} \\ & \mathrm{MHz} \end{aligned}$ |
| $t_{r}, t_{\text {f }}$ | Maximum Clock Rise or Fall Time | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ |  |  |  | 15 | $\mu \mathrm{s}$ |
| $t_{\text {WR }}$ | Reset Pulse Width | $V_{\text {cc }}=5.0 \mathrm{~V}$ | $\begin{aligned} T_{j} & =25^{\circ} \mathrm{C} \\ T_{j} & =100^{\circ} \mathrm{C} \end{aligned}$ | $\begin{aligned} & 250 \\ & 320 \end{aligned}$ | $\begin{aligned} & 100 \\ & 125 \end{aligned}$ |  | ns |
| $t_{\text {WLE }}$ | Latch Enable Pulse Width | $V_{C C}=5.0 \mathrm{~V}$ | $\begin{aligned} & T_{j}=25^{\circ} \mathrm{C} \\ & T_{j}=100^{\circ} \mathrm{C} \end{aligned}$ | $\begin{aligned} & 250 \\ & 320 \end{aligned}$ | $\begin{aligned} & 100 \\ & 125 \end{aligned}$ |  | ns |
| $\mathrm{t}_{\text {SET(CK,LE) }}$ | Clock to Latch Enable Set-Up Time | $\mathrm{V}_{\mathrm{Cc}}=5.0 \mathrm{~V}$ | $\begin{aligned} T_{j} & =25^{\circ} \mathrm{C} \\ T_{j} & =100^{\circ} \mathrm{C} \end{aligned}$ | $\begin{aligned} & 2500 \\ & 3200 \end{aligned}$ | $\begin{aligned} & 1250 \\ & 1600 \end{aligned}$ |  | , ns |
| $\mathrm{t}_{\text {LR }}$ | Latch Enable to Reset Wait Time | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ | $\begin{aligned} & T_{\mathrm{j}}=25^{\circ} \mathrm{C} \\ & T_{\mathrm{j}}=100^{\circ} \mathrm{C} \end{aligned}$ | 0 0 | $\begin{aligned} & -100 \\ & -100 \end{aligned}$ |  | ns ns |
| $t_{\text {SET }}$ (R,LE) | Reset to Latch Enable Set-Up Time | $V_{C C}=5.0 \mathrm{~V}$ | $\begin{aligned} & T_{1}=25^{\circ} \mathrm{C} \\ & T_{j}=100^{\circ} \mathrm{C} \end{aligned}$ | $\begin{aligned} & 320 \\ & 400 \end{aligned}$ | $\begin{aligned} & 160 \\ & 200 \end{aligned}$ |  | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{f}_{\text {Mux }}$ | Multiplexing Output Frequency | $V_{c c}=5.0 \mathrm{~V}$ |  |  | 1000 |  | Hz |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance | Any Input (Note 2) |  |  | 5 |  | pF |

## typical performance characteristics



Typical Average Segment Current vs Segment Resistor Value


Note. $\mathrm{V}_{\mathrm{D}}=$ Voltage across digit driver.
logic and block diagrams


MM74C927


MM74C926


MM74C928



Input Protection

switching time waveforms


National Semiconductor

## NSB5388 3 1/2-Digit 0.5 Inch LED Display

## General Description

The NSB5388 is a $31 / 2$-digit, 0.5 inch high GaAsP LED display. Basically a common cathode multiplexed display, the NSB5388 features separate access to the $\pm$ sign and decimal points and is directly compatible with the ADD3500, ADD3501 DVM circuit. Electrical connection is by PCB type terminals on the edge of the display.

The optical design of this unit creates a distinct, easy to read display with a wide viewing angle, excellent ON/ OFF contrast and segment uniformity. The NSB5388 provides the designer with an effective, easy to implement answer to the need for an inexpensive large numeric display.

## Recommended Display Processing

The multidigit series display is constructed on a standard printed circuit board substrate and covered with a plastic lens. The edge connector tab will stand $230^{\circ} \mathrm{C}$ for 5 seconds. Permanent damage to the display will result if lens temperature exceeds $70^{\circ} \mathrm{C}$. Since the display is not hermetic, immersion of the entire package during flux and clean operation may cause condensation of flux or cleaner on the underside of the lens. Only the edge connectors should be immersed.

Rosin core solder, solid core solder, and low activity organic fluxes are recommended. Freon TF, Isopropanol, Methanol or Ethanol solvents are recommended only at room temperature and for short periods. The use of other solvents or elevated temperature use of the recommended solvents may cause permanent damage to the lens or display.

## Applications

- Digital instrumentation

Power supply readouts
Multimeters
Panel meters

## Absolute Ratings

| Average Current per Segment | 20 mA max |
| :--- | ---: |
| Peak Current per Segment | 75 mA max |
| Reverse Voltage per Segment | 3.0 V max |
| Operating and Storage Temperature | $-20^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| Relative Humidity at $35^{\circ} \mathrm{C}$ | $98 \%$ |
| Lead Temperature (Soldering, |  |
| 5 seconds) | $230^{\circ} \mathrm{C}$ |

## Electrical and Optical Characteristics $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

| PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Segment Light Intensity (Peak) | $10 \mathrm{~mA} /$ Seg. Peak | 0.10 | 0.20 |  | mcd |
| Digit and D.P. Light Intensity (Peak) | $10 \mathrm{~mA} /$ Seg. Peak | $\dot{0} 80$ | 1.6 |  | mcd |
| Segment Forward Voltage | $10 \mathrm{~mA} /$ Seg. Peak |  | 1.7 | 2.0 | V |
| Segment Reverse Voltage | $100 \mu \mathrm{~A} /$ Seg. | 3.0 | 8.0 | . | V |
| Peak Wavelength |  |  | 660 |  | nm |
| Spectral Width, Half-Intensity |  |  | 40 |  | nm |
| Viewing Angle, Off Axis | * |  | 60 |  | degrees |
| Intensity Matching | $10 \mathrm{~mA} /$ Seg. Avg. |  | $\checkmark 33$ |  | \% |




Pin Connections

| PIN NO. | ELECTRICAL <br> CONNECTION |
| :---: | :--- |
| 1 | Digit No. 1 Segment G Anode |
| 2 | Digit No. 1 Segment G Cathode |
| 3 | Digit No. 1 Segment H Anode* |
| 4 | Digit No. 1 Segment J Cathode* |
| 5 | Digit No. 1 Segment DP Anode |
| 6 | Digit No. 2 Segment DP Anode |
| 7 | Digit No. 3 Segment DP Anode |
| 8 | Digit No. 4 Segment DP Anode |
| 9 | Segment D Anode |
| 10 | Segment C Anode |
| 11 | Segment B Anode |
| 12 | Segment A Anode |
| 13 | Segment E Anode |
| 14 | Segment F Anode |
| 15 | Segment G Anode |
| 16 | Digit No. 1 Cathode |
| 17 | Digit No. 2 Cathode |
| 18 | NC |
| 19 | Digit No. 3 Cathode |
| 20 | Digit No. 4 Cathode |

*Segments H and J internally connected in series

## Physical Dimensions inches (millimeters)



Note 1: Material: super-punch circuit board or approved equivalent 0.062 thick. Note 2: All tolerances are 0.015 (0.38).

National

## NSB5918 3 3/4-Digit 0.5 Inch LED Display

## General Description

The NSB5918 is a $33 / 4$-digit, 0.5 inch high GaAsP LED display. Basically a common cathode multiplexed display, the NSB5918 features separate access to the $\pm$ sign and decimal points and is directly compatible with the ADD3701 DVM circuit. Electrical connection is by PCB type terminals on the edge of the display: The $33 / 4$-digit is distinguished from $31 / 2$ and $41 / 2$-digit designs by the fact that the overflow sign is followed by 4 full 7 -segment digits.

The optical design of this unit creates a distinct, easy to read display with a wide viewing angle, excellent ON/ OFF contrast and segment uniformity. The NSB5918 provides the designer with an effective, easy to implement answer to the need for an inexpensive large numeric display.

## Recommended Display Processing

The multidigit series display is constructed on a standard printed circuit board substrate and covered with a plastic lens. The edge connector tab will stand $230^{\circ} \mathrm{C}$ for 5 seconds. Permanent damage to the display will result if lens temperature exceeds $70^{\circ} \mathrm{C}$. Since the display is not hermetic, immersion of the entire package during flux and clean operation may cause condensation
of flux or cleaner on the underside of the lens. Only the edge connectors should be immersed.

Rosin core solder, solid core solder, and low activity organic fluxes are recommended. Freon TF, Isopropanol, Methanol or Ethanol solvents are recommended only at room temperature and for short periods. The use of other solvents or elevated temperature use of the recommended solvents may cause permanent damage to the lens or display.

## Applications

- Digital instrumentation

Power supply readouts
Multimeters
Panel meters

## Absolute Ratings

| Average Current per Segment | 20 mA max |
| :--- | ---: |
| Peak Current per Segment | 75 mA max |
| Reverse Voltage per Segment | 3.0 V max |
| Operating and Storage Temperature | $-20^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| Relative Humidity at $35^{\circ} \mathrm{C}$ | $98 \%$ |
| Lead Temperature (Soldering, |  |
| 5 seconds) | $230^{\circ} \mathrm{C}$ |

## Electrical and Optical Characteristics $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

| PARAMETER | - CONDITIONS | MIN | TYP | MAX | UNITS |
| :--- | :--- | :---: | :---: | :---: | :---: |
| Segment Light Intensity | $10 \mathrm{~mA} /$ Seg. Avg. | 0.10 | 0.20 |  | mcd |
| Digit and D.P. Light Intensity | $10 \mathrm{~mA} /$ Seg. Avg. | 0.80 | 1.6 |  | mcd |
| Segment Forward Voltage | $10 \mathrm{~mA} /$ Seg. |  | 1.7 | 2.0 | V |
| Segment Reverse Voltage | $100 \mu \mathrm{~A} /$ Seg. | 3.0 | 8.0 |  | V |
| Peak Wavelength |  |  | 660 |  | nm |
| Spectral Width, Half-Intensity |  |  | 40 |  | nm |
| Viewing Angle, Off Axis |  |  | 60 |  | degrees |
| Intensity Matching | $10 \mathrm{~mA} /$ Seg. Avg. |  | $\pm 33$. |  | $\%$ |




Pin Connections

| PIN NO. | ELECTRICAL CONNECTION |
| :---: | :---: |
| 1 | Digit No. 1 Segment G Anode |
| 2 | Digit No. 1 Segment G Cathode |
| 3 | Digit No. 1 Segment H Anode* |
| 4 | Digit No. 1 Segment J Cathode* |
| 5 | Digit No. 2 Segment DP Anode |
| 6 | Digit No. 3 Segment DP Anode |
| 7 | Digit No. 4 Segment DP Anode |
| 8 | Digit No. 5 Segment DP Anode |
| 9 | Segment D Anode |
| 10 | Segment C Anode |
| 11 | Segment B Anode |
| 12 | Segment A Anode |
| 13 | Segment E Anode |
| 14 | Segment F Anode |
| 15 | Segment G Anode |
| 16 | Digit No. 2 Cathode |
| 17 | Digit No. 3 Cathode |
| 18 | NC |
| 19 | Digit No. 4 Cathode. |
| 20 | Digit No. 5 Cathode |

* Segments H and J internally connected in series

Physical Dimensions inches (millimeteis)


Note 1: Material: super-punch circuit board or approved equivalent 0.062 thick.
Note 2: All tolerances are 0.015 ( 0.38 ).

Section 14
Application Notes
14

## Specifying A/D and D/A Converters

The specification or selection of analog-to-digital (A/D) or digital-to-analog (D/A) converters can be a chancey thing unless the specifications are understood by the person making the selection. Of course, you know you want an accurate converter of specific resolution; but how do you insure that you get what you want? For example, 12 switches, 12 arbitrarily valued resistors, and a reference will produce a 12 -bit DAC exhibiting $12{ }^{\circ}$ quantum steps of output voltage. In all probability, the user wants something better than the expected performance of such a DAC. Specifying a 12 -bit DAC or an ADC must be made with a full understanding of accuracy, linearity, differential linearity, monótonicity, scale, gain, offset, and hysteresis errors.
This note explains the meanings of and the relationships between the various specifications encountered in A/D and $D / A$ converter descriptions. It is intended that the meanings be presented in the simplest and clearest practical terms. Included are transfer curves showing the several types of errors discussed. Timing and control signals and several binary codes are described as they relate to $A / D$ and $D / A$ converters.

## MEANING OF PERFORMANCE SPECS

Resolution describes the smallest standard incremental change in output voltage of a DAC or the amount of input voltage change required to increment the output of an ADC between one code change and the next adjacent code change. A converter with $n$ switches can resolve 1 part in $2^{\text {n }}$. The least significant increment is then $2^{-n}$, or one least significant bit (LSB). In contrast, the most significant bit (MSB) carries a weight of $2^{-1}$. Resolution applies to DACs and ADCs, and may be expressed in percent of full scale or in binary bits. For example, an ADC with 12-bit resolution could resolve 1 part in 212 ( 1 part in 4096) or $0.0245 \%$ of full scale. A converter with 10 V full scale could resolve a 2.45 mV input change. Likewise, a 12 -bit DAC would exhibit an output voltage change of $0.0245 \%$ of full scale when the binary input code is incremented one binary bit (1 LSB). Resolution is a design parameter rather than a performance specification; it says nothing about accuracy or linearity.

Accuracy is sometimes considered to be a non-specific term when applied to $D / A$ or $A / D$ converters. A linearity spec is generally considered as more descriptive. An accuracy specification describes the worst case deviation of the DAC output voltage from a straight line drawn between zero and full scale; it includes all errors. A 12-bit DAC could not have a conversion accuracy better than $\pm 1 / 2$ LSB or $\pm 1$ part in $2^{12+1}( \pm 0.0122 \%$ of full scale due to finite resolution). This would be the case in figure 1 if there were no errors. Actually, $\pm 0.0122 \%$ FS represents a deviation from $100 \%$ accuracy; therefore accuracy should be specified as $99.9878 \%$. However, convention would dictate $0.0122 \%$ as being an accuracy spec rather than an inaccuracy (tolerance or error) spec.
Accuracy as applied to an ADC would describe the difference between the actual input voltage and the fullscale weighted equivalent of the binary output code; included are quantizing and all other errors. If a 12 -bit ADC is stated to be $\pm 1$ LSB accurate, this is equivalent to $\pm 0.0245 \%$ or twice the minimum possible quantizing error of $0.0122 \%$. An accuracy spec describes the maximum șum of all errors including quantizing error, but is rarely provided on data sheets as the several errors are listed separately.


FIGURE 1. Linear DAC Transfer Curve Showing Minimum Resolution Error and Best Possible Accuracy

Quantizing Error is the maximum deviation from a straight line transfer function of a perfect ADC. As, by its very nature, an ADC quantizes the analog input into a finite number of output codes, only an infinite resolution ADC would exhibit zero quantizing error. A perfect ADC, suitably offset $1 / 2$ LSB at zero scale as shown in figure 2, exhibits only $\pm 1 / 2$ LSB maximum output error. If not offset, the error will be $\mp \hat{+1}$ LSB as shown in figure 3. For example, a perfect 12-bit ADC will show a $\pm 1 / 2$ LSB error of $\pm 0.0122 \%$ while the quantizing error of an 8 -bit $A D C$ is $\pm 1 / 2$ part in $2^{8}$ or $\pm 0.195 \%$ of full scale. Quantizing error is not strictly applicable to a DAC; the equivalent effect is more properly a resolution error.


FIGURE 2. ADC Transfer Curve, $1 / 2$ LSB Offset at Zero


FIGURE 3. ADC Transfer Curve, No Offset

Scale Error (full scale error) is the departure from design output voltage of a DAC for a given input code, usually full-scale code. (See figure 4.) In an ADC it is the departure of actual input voltage from design input voltage for a full-scale output code. Scale errors can be caused by errors in reference voltage, ladder resistor values, or amplifier gain, et. al. (See Temperature Coefficient.) Scale errors may be corrected by adjusting output amplifier gain or reference voltage. If the transfer curve resembles that of figure 7 , a scale adjustment at $3 / 4$ scale could improve the overall $\pm$ accuracy compared to an adjustment at full scale.


FIGURE 4. Linear, 1 LSB Scale Error

Gain Error is essentially the same as scale error for an ADC. In the case of a DAC with current and voltage mode outputs, the current output could be to scale while the voltage output could exhibit a gain error. The amplifier feedback resistors would be trimmed to correct the gain error.
Offset Error (zero error) is the output voltage of a DAC with zero code input, or it is the required mean value of input voltage of an ADC to set zero code out. (See figure 5.) Offset error is usually caused by amplifier or comparator input offset voltage or current; it can usually be trimmed to zero with an offset zero adjust potentiometer external to the DAC or ADC. Offset error may be expressed in \% FS or in fractional LSB.


FIGURE 5. Linear, $1 / 2$ LSB Offset Error

Hysteresis Error in an ADC causes the voltage at which a code transition occurs to be dependent upon the direction from which the transition is approached. This is usually caused by hysteresis in the comparator inside an ADC. Excessive hysteresis may be reduced by design; however, some slight hysteresis is inevitable and may be objectionable in converters if hysteresis approaches $1 / 2$ LSB.

Linearity, or, more accurately, non-linearity specifications describe the departure from a linear transfer curve for either an ADC or a DAC. Linearity error does not include quantizing, zero, or scale errors. Thus, a specifi-
cation of $\pm 1 / 2$ LSB linearity implies error in addition to the inherent $\pm 1 / 2$ LSB quantizing or resolution error. In reference to figure 2, showing no errors other than quantizing error, a linearity error allows for one or more of the steps being greater or less than the ideal shown.
Figure 6 shows a 3-bit DAC transfer curve with no more than $\pm 1 / 2$ LSB non-linearity, yet one step shown is of zero amplitude. This is within the specification, as the maximum deviation from the ideal straight line is $\pm 1$ LSB ( $1 / 2$ LSB resolution error plus $1 / 2$ LSB non-linearity). With any linearity error, there is a differential non-linearity (see below). A $\pm 1 / 2$ LSB linearity spec guarantees monotonicity (see below) and $\leqslant \pm 1$ LSB differential nonlinearity (see below). In the example of figure 6, the code transition from 100 to 101 is the worst possible non-linearity, being the transition from 1 LSB high at code 100 to 1 LSB low at 110 . Any fractional nonlinearity beyond $\pm 1 / 2$ LSB will allow for a non-monotonic transfer curve. Figure 7 shows a typical non-linear curve; non-linearity is $11 / 4$ LSB yet the curve is smooth and monotonic.


FIGURE 6. $\pm 1 / 2$ LSB Non-Linearity (Implies 1 LSB Possible Error), 1 LSB Differential Non-Linearity (Implies Monotonicity)


FIGURE 7. $11 / 4$ LSB Non-Linear, $1 / 2$ LSB Differential NonLinearity

Linearity specs refer to either ADCs or to DACs, and do not include quantizing, gain, offset, or scale errors. Linearity errors are of prime importance along with differential linearity in either ADC or DAC specs, as all other errors (except quantizing, and temperature and long-term drifts) may be adjusted to zero. Linearity errors may be expressed in \% FS or fractional LSB.

Differential Non-Linearity indicates the difference between actual analog voltage change and the ideal (1 LSB) voltage change at any code change of a DAC. For example, a DAC with a 1.5 LSB step at a code change would be said to exhibit $1 / 2$ LSB differential nonlinearity (see figures 6 and 7). Differential non-linearity may be expressed in fractional bits or in \% FS.
Differential linearity specs are just as important as linearity specs because the apparent quality of a converter curve can be significantly affected by differential nonlinearity even though the linearity spec is.good. Figure 6 shows a curve with a $\pm 1 / 2$ LSB linearity and $\pm 1$ LSB differential non-linearity while figure 7 shows a curve with $+11 / 4$ LSB linearity and $\pm 1 / 2$ LSB differential nonlinearity. In many user applications, the curve of figure 7 would be preferred over that of figure 6 because the curve is smoother. The differential non-linearity spec describes the smoothness of a curve; therefore it is of great importance to the user. A gross example of differential non-linearity is shown in figure 8 where the linearity spec is $\pm 1$ LSB and the differential linearity spec is $\pm 2$ LSB. The effect is to allow a transfer curve with grossly degraded resolution; the normal 8 -step curve is reduced to 3 steps in figure 8. Similarly, a 16 -step curve (4-bit converter) with only 2 LSB differential nonlinearity could be reduced to 6 steps (a 2.6 -bit converter?). The real message is, "Beware of the specs." Do not ignore or omit differential linearity characteristics on a converter unless the linearity spec is tight enough to guarantee the desired differential linearity. As this characteristic is impractical to measure on a production basis, it is rarely, if ever, specified, and linearity is the primary specified parameter. Differential non-linearity can always be as much as twice the non-linearity, but no more.


FIGURE 8. $\pm 1$ LSB Linear, $\pm 2$ LSB Differential Non-Linear

Monotonicity. A monotonic curve has no change in sign of the slope; thius all incremental elements of a monotonically increasing curve will have positive or zero, but never negative slope. The converse is true for decreasing curves. The transfer curve of a monotonic DAC will contain steps of only positive or zero height, and no negative steps. Thus a smooth line connecting all output voltage points will contain no peaks or dips. The transfer function of a monotonic ADC will provide no decreasing output code for increasing input voltage.

Figure 9 shows a non-monotonic DAC transfer curve. For the curve to be non-monotonic, the linearity error must exceed $\pm 1 / 2$ LSB no matter by how little. The greater the linearity error, the more significant the negative step might be. A non-monotonic curve may not be a special disadvantage in some systems; however, it is a disaster in closed-loop servo systems of any type (including a DAC-controlled ADC). A $\pm 1 / 2$ LSB maximum linearity spec on an $n$-bit converter guarantees monotonicity to $n$ bits. A converter exhibiting more than $\pm 1 / 2$ LSB non-linearity may be monotonic, but is not necessarily monotonic. For example, a 12 -bit DAC with $\pm 1 / 2$ bit linearity to 10 bits (not $\pm 1 / 2$. LSB) will be monotonic at 10 bits but may or may not be monotonic at 12 bits unless tested and guaranteed to be 12 -bit monotonic.


FIGURE 9. Non-Monotonic (Must be $> \pm 1 / 2$ LSB Non-Linear)

Settling Time is the elapsed time after a code transition for DAC output to reach final value within specified limits, usually $\pm 1 / 2$ LSB. (See also Conversion Rate below.) Settling time is often listed along with a slew rate specification; if so, it may not include slew time. If no slew rate spec is included, the settling time spec must be expected to include slew time. Settling time is usually summed with slew time to obtain total elapsed time for the output to settle to final value. Figure 10 delineates that part of the total elapsed time which is considered to be slew and that part which is settling time. It is. apparent from this figure that the total time is greater for a major than for a minor code change due to amplifier slew limitations, but settling time may also be different depending upọn amplifier overload recovery characteristics.

Slew Rate is an inherent limitation of the output amplifier in a DAC which limits the rate of change of output voltage after code transitions. Slew rate is usually anywhere from 0.2 to several hundred volts $/ \mu \mathrm{s}$. Delay in reaching final value of DAC output voltage is the sum of slew time and settling time as shown in figure 10.
Overshoot and Glitches occur whenever a code transition occurs in a DAC. There are two causes. The current output of a DAC contains switching glitches due to possible asynchronous switching of the bit currents (expected to be worst at half-scale transition when all

(a) Full-Scale Step

(b) 1 LSB Step

FIGURE 10. DAC Slew and Settling Time
bits are switched). These glitches are normally of extremely short duration but could be of $1 / 2$ scale amplitude. The current switching glitches are generally somewhat attenuated at the voltage output of the DAC because the output amplifier is unable to slew at a very high rate; they are, however, partially coupled around the amplifier via the amplifier feedback network and seen at the output. The output amplifier introduces overșhoot and some non-critically damped ringing which may be minimized but not entirely eliminated except at the expense of slew rate and settling time.
Temperature Coefficient of the various components of a DAC or ADC can produce or increase any of the several errors as the operating temperature varies. Zero scale offset error can change due to the TC of the amplifier and comparator input offset voltages and currents. Scale error can occur due to shifts in the reference, changes in ladder resistance or non-compensating RC product shifts in dual-slope ADCs, changes in beta or reference current in current switches, changes in amplifier bias current, or drift in amplifier gain-set resistors. Linearity and monotonicity of the DAC can be affected by differential temperature drifts of the ladder resistors and switches. Overshoot, settling time, and slew rate can be affected by temperature due to internal change in amplifier gain and bandwidth. In short, every specification except resolution and quantizing error can be affected by temperature changes.'

Long-Term Drift, due mainly to resistor and semiconductor aging can affect all those characteristics which temperature change can affect. Characteristics most commonly affected are linearity, monotonicity, scale, and offset. Scale change due to reference aging is usually the most important change.
Supply Rejection relates to the ability of a DAC or ADC to maintain scale, offset, TC, slew rate, and linearity when the supply voltage is varied. The reference must, of course, remain constant unless considering a multiplying DAC. Most affected are current sources (affecting linearity and scale) and amplifiers or comparators (affecting offset and slew rate). Supply rejection is usually specified only as a \% FS change at or near full scale at $25^{\circ} \mathrm{C}$.
Conversion Rate is the speed at which an ADC or DAC can make repetitive data conversions. It is affected by propagation delay in counting circuits, ladder switches and comparators; ladder RC and amplifier settling times; amplifier and comparator slew rates; and integrating time of dual-slope converters. Conversion rate is specified as a number of conversions per second, or conversion time is specified as a number of microseconds to complete one conversion (including the effects of settling time). Sometimes, conversion rate is specified for less than full resolution, thus showing a misleading (high) rate.
Clock Rate is the minimum or maximum pulse rate at which ADC counters may be driven. There is a fixed relationship between the minimum conversion rate and the clock rate depending upon the converter accuracy and type. All factors which affect conversion rate of an ADC limit the clock rate.
Input Impedance of an ADC describes the load placed on the analog source.
Output Drive Capability describes the digital load driving capability of an ADC or the analog load driving capacity of a DAC; it is usually given as a current level or a voltage output into a given load.

## CODES

Several types of DAC input or ADC output codes are in common use. Each has its advantages depending upon the system interfacing the converter. Most codes are binary in form; each is described and compared below.
Natural Binary (or simply Binary) is the usual $2^{n}$ code with $2,4,8,16, \ldots, 2^{n}$ progression. An input or output high or " 1 " is considered a signal, whereas a " 0 " is considered an absence of signal. This is a positive true binary signal. Zero scale is then all "zeros" while full scale is all "ones."
Complementary Binary (or Inverted Binary) is the negative true binary system. It is identical to the binary code except that all binary bits are inverted. Thus, zero scale is all "ones" while full scale is all "zeros."
Binary Coded Decimal ( $B C D$ ) is the representation of decimal numbers in binary form. It is useful in ADC systems intended to drive decimal displays. Its advantage over decimal is that only 4 lines are needed to represent 10 digits. The disadvantage of coding DACs or ADCs in BCD is that a full 4 bits could represent 16 digits while only 10 are represented in BCD. The full-scale resolution of a BCD coded system is less than that of a binary
coded system. For example, a 12 -bit BCD system has a resolution of only 1 part in 1000 compared to 1 part in 4096 for a binary system. This represents a loss in resolution of over 4:1.
Offset Binary is a natural binary code except that it is offset (usually $1 / 2$ scale) in order to represent negative and positive values. Maximum negative scale is represented to be all "zeros" while maximum positive scale is represented as all "ones." Zero scale (actually center scale) is then represented as a leading "one" and all remaining "zeros." The comparison with binary is shown in figure 11.

Twos Complement Binary is an alternate and more widely used code to represent negative values. With this code, zero and positive values are represented as in natural binary while all negative values are represented in a twos complement form. That is, the twos complement of a number represents a negative value so that interface to a computer or microprocessor is simplified. The twos complement is formed by complementing each bit and then adding a 1; any overflow is neglected. The decimal number -8 is represented in twos complement as follows: start with binary code of decimal 8 loff scale for $\pm$ representation in 4 bits so not a valid code in the $\pm$ scale of 4 bits) which is 1000 ; complement it to 0111 ; add 0001 to get 1000 . The comparison with offset binary is shown in figure 11. Note that the offset binary representation of the $\pm$ scale differs from the twos complement representation only in that the MSB is complemented. The conversion from offset binary to twos complement only requires that the MSB be inverted.

(a) Zero to + Full-Scale

(b) $\pm$ Full-Scale

FIGURE 11. ADC Codes

Sign Plus Magnitude coding contains polarity information in the MSB (MSB = 1 indicates a negative sign); all other bits represent magnitude only. This code is compared to offset binary and twos complement in figure 11. Note that one code is used up in providing a double code for zero. Sign plus magnitude code is used in certain instrument and audio systems; its advantage is that only one bit need be changed for small scale changes in the vicinity of zero; and plus and minus scales are symmetrical: A DVM might be an example of its use.

## CONTROL

Each ADC must accept and/or provide digital control signals telling it and/or the external system what to do and when to do it. Control signals should be compatible with one or more types of logic in common use. Control signal timing must be such that the converter or connected system will accept the signals. Common control signals are listed below.

Start Conversion (SC) is a digital signal to an ADC which initiates a single conversion cycle. Typically, an SC signal must be present at the fall (or rise) of the clock waveform to initiate the cycle. A DAC needs no SC signal; however, such could be provided to gate digital inputs to a DAC.
End of Conversion (EOC) is a digital signal from an ADC which informs the external system that the digital output
data is valid. Typically, an EOC output can be connected to an SC input to cause the ADC to operate in continuous conversion mode. In non-continuous conversion systems, the SC signal is a command from the system to the ADC. A DAC does not supply an EOC signal.
Clock signals are required or must be generated within an ADC to control counting or successive approximation registers. The clock controls the conversion speed within the limitations of the ADC. DACs do not require clock signals.

## CONCLUSION

Once the user has a working knowledge of DAC or ADC characteristics and specifications, he should be able to select a converter to suit a specific system need. The likelihood of overspecification, and therefore an unnecessarily high cost, is likewise reduced. The user will also be aware that specific parameters, test conditions, test circuits, and even definitions may vary from manufacturer to manufacturer. For practical production reasons, parameters may not be tested in the same manner for all converter types, even those supplied by the same manufacturer. Using information in this note, the user should, however, be able to sort out and understand those specifications (from any manufacturer) pertinent to his needs.

# Data Acquisition System Interface to Computers 

## INTRODUCTION

The need of interfacing several analog data channels to computers has not escaped the attention of the data system firms. There are presently available a number of data acquisition units (DAUs) which will directly interface 8-64 analog data channels to one or more types of computers or microcomputers, and more appear on the market almost monthly. Some of these DAUs are even constructed to plug into the mainframe of the computer for which they are designed. Nearly all of these commercially available DAUs are of more or less conventional design, operating in either a random channel address or sequential address mode. Figure 1 shows a typical functional diagram of such a random channel address DAU. Its advantages are simplicity, straightforward design, and comparatively low cost (depending upon performance and special features). In operation, the computer addresses a specific channel, the analog multiplexer (MUX) is set to the desired channel, a sample and hold (S\&H) circuit acquires and holds the analog signal, an analog-to-digital converter (ADC) digitizes the signal, a ready signal is returned to the computer, and the data is presented to the data bus via TRI-STATE ${ }^{\circledR}$ bus drivers. If the data is 12 -bit and the data bus is 8 -bit, the data word must be broken into two bytes and addressed separately. The prime disadvantage of these DAU designs is that the computer must either enter a wait mode while data is readied or it can proceed with its assigned task, watch for a data-ready flag signal, and return for the data.

From the standpoint of microprocessor system design, it is clearly desirable to access input data as if it were main memory. It is further desirable that input data access time be equivalent to that of main memory so that the processor need not enter a wait mode while data is readied for input. One attractive method of accomplishing this is to use one A/D converter (of a type containing TRI-STATE output data latches) on each input data channel. Henceforth I shall refer to this as parallel conversion. Figure 2 shows such a system containing only an address decoder and multiple $A / D$ converters with all outputs wired in parallel onto the data bus.' Note the absence of $\mathrm{S} \& \mathrm{H}$ modules.

The advantages of this DAU system are the immediate data access and its simplicity. However; one's first thought on considering a parallel-conversion system might be that the cost of ADCs would exclude their consideration on a one-per-channel basis. But, although this may have been true in the past, currently available monolithic and hybrid ADCs are priced such that this system concept is entirely feasible. Furthermore, the converter price trend is definitely downward as more monolithic units are released, so the economic feasibility can only improve in the next few years, thus extending the application to an ever larger segment of the market. The ideal converter for use in the system of Figure 1 includes converter, comparator, and buffered TRI-STATE output data latches in one package. The unit would



FIGURE 2. Parallel Data Conversion Concept
operate in the continuous convert mode with the last data remaining in the output latches until the next completed conversion shifts new data into the latches. Valid latest data is thus always available for readout on the data bus except for a brief period when the data is being updated. In contrast, a converter without buffered output latches does not hold data after a start-conversion signal and so must be operated in the command mode with a wait for data after the converter is started.
In spite of the advantages of the parallel-conversion DAU, there is (at present ADC prices) a more costeffective way of providing the same immediate memoryaccess mode of operation, particularly for 12-bit data. Figure 3 shows a multiplexed DAU with self-contained memory which will interface to computer systems in the memory-access mode without a wait period.
The total package count of this system is lower than that of the parallel-conversion DAU, the cost/channel is lower, and the required space and power is lower. A disadvantage is that the accessed data may be as much as $800 \mu \mathrm{~s}$ old, compared to a possible $1-4 \mu \mathrm{~s}$ with parallel conversion. The key to the success of the system is the dedicated on-card $16 \times 12$ RAM. Neither does the system require a special ADC design with buffered output data latches. Main memory could, of course, be used instead, but then some machine time would be utilized as memory write time. This way, the latest data is always ready and waiting in the DAU (peripheral) memory, and software is considerably simplified.
Before exploring any of the three systems in more detail, it is worth considering the system limitations, the economics, and the probable market segment which could be served by the three types of DAU described.
The required data bandwidth has obvious strong effects on system cost and realization. The bandwidth of a sampled data system is limited by Shannon's sampling criterion and other practical considerations to, say,
$f_{\max }=\frac{1}{5 t_{\text {conversion }}}$
which is 4 kHz for a $50 \mu \mathrm{~s}$ conversion cycle time. However, when no $S \& H$ module is used ahead of the

ADC, as in a parallel-conversion DAU, conversion must take place within the time it takes the input signal to change by $\pm 1 / 2$ LSB or 1 part in $2^{n+1}$. For sine waves, the maximum rate of change is determined as follows:
$\frac{\Delta v}{\Delta t}=\omega v_{p k}$,
but
$v_{\text {max }}=\frac{2 v_{p k}}{2^{n+1}}$
.therefore
$\frac{2 v_{p k}}{2^{n+1} \Delta t}=2 \pi f_{m a x} \cdot v_{p k}$
and
$f_{\max }=\frac{2^{-(n+1)}}{\pi \mathrm{t}_{\text {conv }}}$.
For the same $50 \mu$ s conversion time and an 8-bit accuracy requirement of $\pm 1 / 2 \mathrm{LSB}, f_{\max }$ is 12 Hz . Figure 4 compares data bandwidth of 8 - to 14 -bit systems with and without S\&H. The economic effect of adding an S\&H module ahead of each ADC in a parallel-conversion DAU is obvious (possibly doubling the cost per channel of an 8 -bit system) as is the cost of significantly increasing conversion speed except by use of tracking converters (advantageous only in parallel-conversion systems).
The conventional random-addressed DAU can serve any part of the data acquisition market where the task of the computer is light enough that the system can afford to enter a wait mode at data request. This wait period can be as low as $10-20 \mu$ s if sufficient money is available for fast $\mathrm{S} \& \mathrm{H}$ - circuits and fast ADCs, as high-speed components are traditionally quite expensive. Lower cost systems may require a wait period of $100-200 \mu$ s before data is available. At the expense of more complex software, the computer could remain busy during the period of data preparation, and would return for the data when it was made ready. The data bandwidth may be deter-


FIGURE 3. Multiplexed Immediate-Data-Access DAU
mined from Figure 4. Sixteen channels of 10 Hz data could be available if each channel were sampled once every 20 ms . This is a data throughput rate of 16 ch x $1 / 20 \mathrm{~ms}=800 \mathrm{~Hz}$. The higher cost DAUs of this type have capability of $50-100 \mathrm{kHz}$ throughput rates. However, if the computer waits while data is made ready, it will be completely occupied with gathering data when the maximum throughput rate is utilized.
The parallel conversion DAU without S\&H circuits is destined to operate on low-bandwidth data as indicated in Figure 4. To be economically feasible the ADCs must be of low cost. This means an 8 - or 10 -bit successive approximation register (SAR) or a 12 -bit integrating monolithic ADC must be used. New ADC designs using tracking counters could increase data bandwidth capability over that possible with SAR counters. For purely economic reasons, then, use of parallel-conversion DAU systems will be limited to low bandwidth data $-10-30 \mathrm{~Hz}$ on 8 -bit, $2-5 \mathrm{~Hz}$ on 10 -bit, and less than 1 Hz on 12 -bit systems. These bandwidth figures for 8 - to 10 -bit systems could be considerably improved, say by $8-10$ times, if tracking converters were used in place of SAR converters. This definitely suggests that there is a need for low-cost tracking converters. Note that S\&H circuits are not needed in the parallel-conversion systems.
The multiplexed DAU with memory can serve any segment of the data market. It is limited in bandwidth


FIGURE 4. Data Bandwidth vs. Conversion Time
or data throughput rate principally by the S\&H and ADC operating times, its cost per channel is only slightly higher than that of the conventional DAU, and it allows the computer to operate in the most efficient manner.
A comparison of system costs must include the following for a 16 -channel system.

| Parallel Conversion | Random Addressed Multiplexed | Multiplexed with Memory |  |
| :--- | :--- | :--- | :--- |
| 16 A/D Converters | 1 A/D Converter | 1 A/D Converter |  |
| 16 Anti-Aliasing Filters | 1 S\&H Module | 1 S\&H Module |  |
| Control Circuits | 116 -Channel Multiplexer | 116 -Channel Multiplexer |  |
| Additional power for extra converters | 16 Anti-Aliasing Filters | 16 Anti-Aliasing Filters |  |
| Lower data bandwidth | $\ddots$ | More complex control circuits | $116 \times 12$ RAM |
| Simple software | Longer data access time | More complex control circuits |  |
|  |  | Possibly more complex software | High-speed data access |
|  |  |  | Simple Software |



FIGURE 5. Conventional DAU for 8080

The future trends in DAU designs will include an increasing number of parallel-conversion DAUs, especialIy as cost reductions appear on monolithic ADCs with TRI-STATE output circuits (or latches). We should also start to see some tracking converters in the low-cost monolithics with TRI-STATE output data latches. Expect to see multiplexed DAUs with memory appearing in the near future. Its simplicity from a circuit and software standpoint cannot long go unnoticed.

## RANDOM ADDRESSED DATA ACQUISITION UNIT

A conventional, random-addressed, 16-channel, 12 -bit DAU is diagrammed in Figure 5. The analog section contains a 16 -channel analog multiplexer, a sample-andhold block, and a 12 -bit ADC. A more complete system might contain a differential multiplexer and/or a differential (or instrumentation) amplifier preceding the S\&H block. The data output circuits are arranged to interface an 8 -bit data bus as found on an 8080 or 6800 microcomputer ( $\mu \mathrm{C}$ ). Since the data word is 12 bits, the $\mu \mathrm{C}$ must accept it in two 8 -bit bytes. Normally the $\mu \mathrm{C}$ would address the DAU with two consecutive address locations corresponding to a 0 and a 1 at the address LSB to load the two bytes of data. The DM8123 multiplexers are ideally suited to this use. They have TRI-STATE output circuits, and the channel-select input may be directly driven from the address LSB. If a 16 -bit address bus were being interfaced, such as in the PACE $\mu \mathrm{C}$; the output multiplexers would be replaced with DM8097 or equivalent TRI-STATE output buffers (see Figure 11). In both instances, low-power versions of these parts, the DM81L23 and DM80L97, could be used to drive a lightly loaded data bus.
The address decoding is accomplished with a DM8161 6 -bit magnitude comparator looking at the six most significant address bits. These 6 bits are compared with an address code hard wired into a DIP header which can be different for each DAU card in a system. Comparing only 6 address bits allows a possible 64 cards in a
single system and uses up to 64 pages of memory position. If this is not satisfactory, two address comparators ORed together (DM8163) could select from 12 bits of address. The magnitude comparator(s) plus the four address lines to the 16 -ch MUX make up the complete address decoding. The output of the magnitude comparator(s) indicates when this DAU has been addressed, and the four address lines to the MUX select the 1 -of-16 channels of this DAU.
This circuit is designed to interface the $8080 \mu \mathrm{C}$. Thus, a memory read command $\overline{M R D C}$ must be received, and an acknowledgement $\overline{\mathrm{XACK}}$ must be issued to indicate when data is ready. Operation is as follows: A valid address on address lines A-F causes comparator output $\overline{\mathrm{Q}}$ to go low. This gates the inputs of the quad D latch to accept the 1-of-16 address word from address lines 1-4. At the occurrence of $\overline{M R D C}$ the address is clocked into the quad $D$ latch and presented to the 16 -ch MUX which selects the addressed channel. When $\overline{\mathrm{Q}}$ and $\overline{\mathrm{MRDC}}$ are both low, the output of ' OR gate A goes low, which enables the XACK signal buffer. If the address LSB is 0 (byte 1 of a 2 -byte data request), OR gate $B$ output goes low to trigger a one-shot.
The one-shot circuits are a simple means of timing the sample period and the converter start commands. There are other methods (see Figure 15) of accomplishing this timing without the hazards associated with one-shot circuits; however, the simplicity of this scheme lends itself to easy understanding of the timing required. The first one-shot generates a sample pulse of $5-30 \mu \mathrm{~s}$ as required for the S\&H to acquire and settle to $0.01 \%$ of value. Its $\overline{\mathrm{Q}}$ output presets the single D latch $(\overline{\mathrm{Q}}=1)$. The trailing edge of this pulse returns the S\&H to HOLD condition and triggers the next one-shot to generate a start conversion command of about $3 \mu \mathrm{~s}$. When the ADC completes conversion, its $\overline{\mathrm{CC}}$ output goes low, thus clocking a 0 into the single $D$ latch to reset its $Q$ output low. Both inputs to OR gate $C$ now being low will enable the output MUX and return a low on the $\overline{\text { XACK }}$
line indicating to the $\mu \mathrm{C}$ that data is ready. Address LSB $=0$ selects the 8 LSB of the data word for presentation to the data bus. A subsequent address with LSB $=1$ selects the 8 MSB of the data word, but will not trigger the one-shot or preset the $D$ latch because the output of OR gate $B$ will remain high. Since the output of OR gates $A$ and $C$ will be low, $\overline{X A C K}$ is returned and the output MUXs are enabled to present byte 2 of the data word on the data bus. When MRDC returns high, the output circuits are disabled. If the 6 -bit comparator does not see a valid address, no action is taken by the DAU.

This represents the simplest possible DAU for interfacing to computers. The interface to the 8080 is one of the simplest. Only minor modifications are required to interface, for example, the 6800 or PACE $\mu \mathrm{Cs}$ (see Figures 9 and 11). The only timing anomaly in the logic system shown is that when the $\overline{\text { XACK }}$ buffer is enabled there will be a $10-40 \mathrm{~ns}$ pulse of 0 output. The computer, however, does not act on an XACK signal at this time and so will enter a wait mode until XACK is returned later on.

The analog signal section has purposely been omitted from this discussion of interfacing to processors because its details will depend upon analog signal levels, the possible requirement for differential channels, the possible need of an instrumentation amplifier following the multiplexer, and S\&H timing requirements. The analog section of the DAU may be made up of various components, depending upon the required performance and operating conditions. A pair of 8 -channel multiplexers will give the flexibility of connecting as differential 8 -channel or as single ended 16 -channel whereas a single 16 -channel MUX with space and wiring on the board for another 16 -channel MUX would allow for either 32 channels or 16 differential channels. A pair of AM3705s could be used for lowest cost where analog signals are no greater than $\pm 5 \mathrm{~V}$. The $\mathrm{S} \& \mathrm{H}$ circuit could be monolithic LF198, hybrid LH0023, LH0043 or LH0053, made up of individual discrete and integrated circuits, or it could be any of several available modules.

The ADC used in this system may be of a conventional design with speed and accuracy being the only important technical considerations. No special TRI-STATE output or output data latches are needed as the data is latched in the register until a new start conversion (SC) command is given. The ADC could be made up of an AD1200 ADC building block plus DM2504 or MM74C905 successiveapproximation register, it could be an AD1210 plus LH0071 reference and appropriate MOS-TTL and TTLMOS buffers, or it could be any one of a number of other ADCs on the market.

Total power is about 2.8 watts and cost is about $\$ 9.50$ per channel for components as indicated in Table 1. Note that output drivers are standard TTL circuits whereas low power TTL may be used for lower power dissipation where a lightly loaded data bus is to be driven.

## PARALLEL-CONVERSION DATA ACQUISITION UNIT

Parallel data conversion is likely the simplest possible $\mu \mathrm{C}$ data system concept which will effect immediate access to latest input data as if it were main memory. It may be treated as main memory by the processor and is only slightly more complex than the simplified system of Figure 2. The individual ADCs in Figure 2 include TRISTATE output for direct wire ORing on the data bus. However, to make each capable of driving a heavily loaded system bus would require significant and unnecessary power dissipation in each ADC. Accordingly, except in minimally loaded systems, a separate set of TRI-STATE TTL output data buffers would be added to Figure 2. Small differences in the address decoder and control circuits will exist, depending upon which $\mu \mathrm{C}$ system will be used.
The control circuits are exceptionally simple, being required primarily to accept the memory read command and to return a memory ready signal. The most complex part of the control circuits is that required of $\mu \mathrm{C}$ systems which accept data in two 8 -bit bytes rather than in one 16 -bit byte, yet even this added complexity is minimal.

Table 1. Conventional DAU Power \& Cost

|  |  | $\mathrm{P}_{\mathrm{D}}(\mathrm{mW})$ | \$ (100s) |
| :---: | :---: | :---: | :---: |
| $1-$ | 16-Channel MUX | 300 | 19.55 |
| 1 - | S\&H | 500 | 74.50 |
| 1 - | ADC | 600 | 40.00 |
| 2 - DM8123 | Quad 2-Input MUX | 800 | 2.56 |
| 1 - DM8161 | Hex Comparator | 250 | 2.56 |
| 1 - DM86L13 | Quad D-Latch | 30 | 1.28 |
| 1 - DM74LS221 | Dual One-Shot | 30 | 3.00 |
| 1 - DM74LS132 | Quad Schmidt NAND | 60 | 2.00 |
| 1 - DM7432 | Quad OR Gate | 100 | . 49 |
| 1 - DM74LS74 | Dual D F-F | 20 | 3.00 |
| 1 - DM8094 | TRI-STATE $4 \times$ Buffer | 144 | . 71 |
|  |  | 2834 | 150.05 |
|  |  |  | Channel |

Table 2. Microprocessor System Characteristics

|  | 8080 | ... PACE | 6800 | SC/MP |
| :---: | :---: | :---: | :---: | :---: |
| Address Word Length | 16-bit | 16-bit data/address bus | 16-bit | 12- or 16-bit |
| Data Word Length | 8-bit |  | 8-bit | 8-bit |
| Address \& Data Polarity | All chips are $1=$ true; however, if Intel system bus drivers and receivers are used, 8080 system data and address bits are $0=$ true. |  |  |  |
| Address Strobe | None | NADS $=0$ to set memory address latches | $V M A=1$ <br> (concurrent with) | NADS $=0$ |
| Memory Read Strobe | MRDC $=0$ to read data | IDS = 1 to input data | $\mathrm{R} / \mathrm{W}=1$ to read data | NRDS $=0$ to read data |
| Maximum Clock Rate | 2 MHz | 2 MHz | 1 MHz | 1 MHz |

Since $\mu \mathrm{C}$ systems differ somewhat from one another, it is worth our effort to look at the hardware and software details and the system timing requirements of several of them when considering a DAU interface. From this consideration we can establish the desired function and characteristics of the ADCs, DACs, address decoders, control components, and $\mu \mathrm{C}$ interface signals. The following exercises include interfacing parallel conversion DAUs of 8 - and 12 bits to the Intel 8080, the National PACE, and the Motorola 6800 microcomputer systems. Interface to other systems such as National's SC/MP will be similar. All request, control, and answer signals are considered along with the required signal polarities and timing relationships. Table 2 summarizes the important characteristics of these three systems.

## 8080 Interface

The 16 -channel, 8 -bit parallel-conversion DAU shown in Figure 6 will interface with an $8080 \mu \mathrm{C}$ system without a wait period in the memory-read cycle. This system can be built with existing components for about $\$ 10$ per
channel. It is a minimal system, capable of driving only a lightly loaded data bus, as the MM5357 ADCs can drive but a single TTL load. When heavier loads must be driven, two quad TRI-STATE output buffers will be needed. The address decoding uses a 4 -line to 16 -line decoder which selects the addressed channel from the four least significant (LSB) of -address bits. A 6-bit address comparator compares the six most significant (MSB) address bits with a code hard-wired into the code-select-header. The comparator output gates the $4: 16$ decoder only if the proper memory page ( 1 of 64) is addressed. The comparator output, gated by the memory read command $\overline{M R D C}$, inhibits the clock to prevent data change in the output latches during the data access period. Concurrence of the correct address and $\overline{M R D C}$ also returns a data-ready acknowledgement to the $\mu \mathrm{C}$ via the TRI-STATE output of a buffer. No other logic is required; however, inverters are necessary in the ADC enable lines due to a sense mismatch in the 4:16 decoder output and the ADC enable inputs. The system is truly as uncomplicated as indicated in Figure 2.


FIGURE 6. $\mathbf{1 6 - C h}, \mathbf{8}$-Bit Parallel-Conversion DAU for $\mathbf{8 0 8 0}$


FIGURE 7. $16-\mathrm{Ch}, 12$-Bit Parallel-Conversion DAU for 8080

As 12 -bit data is likely of greater interest in the market, the remainder of the discussion will consider the logic necessary to handle 12 -bit data. Accordingly, Figure 7 shows a 16 -channel, 12 -bit parallel-conversion DAU for the 8080 . No part number designation appears on the ADCs because they are hypothectical units possessing the characteristics considered desirable in this application. The converters contain the DAC switches, ladder network, comparator, up/down counter (for tracking conversion), control logic, and TRI-STATE buffered outputs. They operate continuously with the output data buffer updated at the end of each conversion. Such a converter containing CMOS logic could settle in less than $1-4 \mu \mathrm{~s}$ (after an initial but longer acquisition period) without being costly to construct, and would thus provide 12 -bit accuracy to $\pm 1 / 2$ LSB at a data bandwidth of $10-20 \mathrm{~Hz}$. A single external buffered reference could suffice for all converter channels. An external gated clock could drive all converters. Address decoding is the same as outlined for the 8 -bit system. The LSB address bit is used to select byte 1 or byte 2 of the 12 -bit
output data word by means of the two DM8123 quad, TRI-STATE, 2 -input multiplexers. Address bits $1-4$ are decoded into 1 -of- 16 select bits to enable the TRISTATE output of the selected ADC. Since the 1 -of- 16 output select of the DM75L154A decoder is 0 true, it is desirable that the ADC enable input be 0 true. Otherwise, 16 inverters would be required. The control timing may be considered in reference to the 8080 timing requirements shown in Figure 8.

The DM8131 address comparator provides an output to gate the $4: 16$ decoder and to enable the DM8093 quad TRI-STATE line driver. This occurs ( +30 ns ) only if the address is valid for this data card. If the address is valid, the $4: 16$ decoder accepts the address and the DM8093 is set to accept the MRDC command at inputs 5 and 6 ( +250 ns). The decoder output to the ADC enable lines is available ( +180 ns ), and valid data is available from the selected ADC ( +330 ns ). As the data card must return a data ready signal ( +440 ns ) to prevent extending the memory access cycle, the DM8093 transmits the $\overline{\text { MRDC }}$


FIGURE 8. Timing and Control for 8080
back out to the $\mu \mathrm{C}$ on the XACK line ( +300 ns ) in advance of the time required. AO is placed on the XACK line for the duration of the MRDC command. The MRDC signal also enables the output multiplexer enable lines ( +300 ns) via the DM8093. This signal also interrupts the clock drive to the ADCs to prevent a change in data output during the remainder of the memory read cycle. A desirable built-in design feature of the ADC for this application might be a clock inhibit or data transfer inhibit operating from the $\overline{E N}$ input: Valid data is present on the data bus ( +460 ns ) at least 200 ns before it is required. Valid data remains stable until the end of the MRDC command when XACK and data output lines return to their normal high-impedance states.

Data is placed on the data bus in two 8-bit bytes as controlled by the LSB address code. A 0 selects the 8 LSB data, and a 1 selects the MSB data. Two consecutive
memory addresses will then read the entire data word in two bytes. As there are only 12 data bits, zeros are placed on the remaining data lines. For 2 s complement binary data coding of $\pm$ input analog signals, the 12 th bit would be inverted and extended to the remaining data lines so that signals would appear as valid data to the microprocessor.

Total address decode, control, clock, and output drive logic circuitry is contained in six DIP circuits (only one of 24 pins). To this must be added a code-select header, a reference, and 16 converters. Total power required is 4.2 watts for 16 channels of 12 -bit data from $\pm 5 \mathrm{~V}$ analog signals of 10 Hz bandwidth (see Table 3). Low Power TTL output drive capability would reduce power drain by 370 mW . Total cost of parts (assuming a future price of $\$ 25 / A D C$ ) would run to about $\$ 26$ per channel (see Table 4).

Table 3. Power Required, 16-Channel, 12-Bit

|  |  |  | $P_{D}(m W)$ |  |
| :---: | :---: | :---: | :---: | :---: |
|  |  | 8080 | 6800 | PACE |
| 16 - | ADC |  | 3200 |  |
| 1 - LH0071 | Reference |  | 45 |  |
| 1 - DM74LS132 | $4 \times 2$-Input NAND Schmidt | $\checkmark$ | 60 |  |
| 1 - DM74L154A | 4:16 Decoder |  | 24 |  |
| 1 - DM8131 | 6-Bit Comparator |  | 250 |  |
| 1 - DM8093 | $4 \times$ Buffer | 170 |  |  |
| or 1-DM8099 | $6 \times$ NAND Buffer |  | 175 |  |
| or 3-DM8097 | $6 \times$ Buffer |  |  | 975 |
| 2 - DM8123 | $4 \times 2$-Input MUX | 400 | 400 |  |
| or 1-DM86L13 | $4 \times$ D-Latch |  |  | 30 |
|  |  | 4199 | 4154 | 4584 |

Table 4. Cost of Components, 16-Channel, 12-Bit


## 6800 Interface

For other $\mu \mathrm{C}$ systems, the logic will change slightly. Figure 9 shows the logic section of the DAU of Figure 7 modified as necessary to interface with the $6800 \mu \mathrm{C}$. The 6800 timing and control signals are shown in Figure 10. With the 6800, the address information, the valid memory address VMA signal, and the read/write W/R signal all come up approximately simultaneously and remain for about one clock period of $1 \mu \mathrm{~s}$ (min.). The data need not appear on the data bus until 100 ns thereafter. The valid address decoding is accomplished
by ANDing the VMA and R/W signals together in a TRI-STATE 2 -input AND gate. When enabled by the comparator output, this gate returns a READY signal to the $\mu \mathrm{C}$ and enables the output multiplexers. The appropriate data byte is selected by the LSB address bit as with the 8080 system. The necessary 10 ns data hold time is provided by the ADC and output multiplexer disable delays. The remainder of the DAU is identical to that of Figure 7. Cost and power required are also similar to those of the 8080 system interface.


FIGURE 9. 16-Ch, 12-Bit Parallel-Conversion DAU for 6800


## PACE Interface

Figure 11 shows the logic section of the DAU of Figure 7 modified to interface with a PACE $\mu \mathrm{C}$. The PACE timing is shown in Figure 12. Since the PACE $\mu \mathrm{C}$ has but a single address/data bus, address latches are required for address decoding. The DM8131 address comparator contains : output latches, but the DM74L154A 4:16 decoder does not, so a quad latch is inserted ahead of the 4:16 decoder. The latches all set on the rising edge of the NADS signal provided by PACE during the time that address information is on the bus, and drop out on the next NADS signal. Comparator output applied to gate the $4: 16$ decoder provides an enable ADC signal lasting until the falling edge of the next NADS pulse. The IDS signal ANDed with the comparator output enables the TRI-STATE output buffers and inhibits the clock. An additional MSB inverter would be needed for $\pm$ analog signals in order to provide the 2 s complement code. Total address decode, control, clock, and output drive circuitry is contained in seven DIP packages, one more than required for the 8080 system interface. Total power and cost are comparable to those given for the 8080 system interface.

## ADC CHARACTERISTICS

The ADC for use on a parallel-conversion DAU must contain TRI-STATE output data latches. Otherwise it may be conventional. The MM5357 was designed for direct connection to a data bus, therefore it contains the necessary output latches. At this writing there are other ADCs with the TRI-STATE output latches appearing on the market, and more can be expected. The MM5357 is nearly ideal for use in an 8 -bit parallel-conversion DAU. It would be even more suitable to this use if it were a tracking converter, and the polarity of its enable input and of its data output were of opposite polarity. The data polarity is of lesser importance as the bus drivers probably needed may as well be inverting as non-inverting except for common usage. The enable polarity should match the decoder output to obviate the need for 16 inverters ( 3 logic packages, though of little cost). See the later discussion of ADC hardware for additional thoughts on this subject.

This parallel-conversion data system has data bandwidth limited to about 10 Hz for 8 -bit SAR converters, but may be increased to $150-300 \mathrm{~Hz}$ with 8 -bit tracking


FIGURE 11. 16-Ch, 12-Bit Parallel-Conversion DAU for PACE


FIGURE 12. Timing and Control for PACE
converters. 12-bit data bandwidth will be $1 / 16$ that of the 8 -bit systems. On the other hand, no $\mathrm{S} \& \mathrm{H}$ module is required. Data rates could be considerably increased if S\&H modules were added to each channel; however; costs per channel would more than double. For use with S\&H modules, SAR logic converters would be faster than tracking types, allowing data bandwidths of over 600 Hz /channel for 12 -bit data.

## MULTIPLEXED DATA ACQUISITION UNIT WITH MEMORY

A multiplexed data acquisition system containing memory is probably the most cost-effective way of providing an immediate data-access interface to processors. The processor may address the peripheral dataacquisition unit to obtain immediate data without entering a wait mode, just as if it were accessing main memory. Latest valid data is always present within the DAU memory which is updated at a rate determined by the channel multiplexer rate and ADC conversion speed. There is no need to write subroutines into processor software or firmware to address and request data from the peripheral, resume its assigned processing task while
watching for a flag set by the peripheral indicating that data is ready, and returning to accept data from the peripheral.
The multiplexed DAU with memory shown in Figure 3 takes care of routinely updating its memory by sequentially sampling each data channel, digitizing the channel signals, and writing data into its self-contained memory. When the DAU is interrogated, the sequential process is momentarily interrupted, the RAMs are addressed by the processor, and data is read out to the data bus. The memory can be three each DM8599 16x4-bit RAMs. These have TRI-STATE outputs, so can connect directly to the data bus. Note that the RAM inverts the data bits from the ADC. The RAMs are available in low-power TTL to drive a lightly loaded data bus, or they are available in Schottky versions for driving higher speed systems. In fact, almost the entire logic system could be realized in Schottky circuits, which should allow interfacing even the new fast bipolar $\mu \mathrm{Cs}$ without a wait cycle.
The MUX sequencing circuits are shown in Figure 13. When the $\mu \mathrm{C}$ is not accessing memory on the DAU, the 16 data channels are scanned in continuous sequence.


FIGURE 13. Sequencing Logic with OS


Data on each channel is sampled and held in the S\&H module while the ADC converts the analog data to digital. At the completion of conversion, the digital output of the ADC is written into the RAMs before the multiplexer selects the next channel. The timing and sequencing of channels is accomplished with a 4 -bit binary ( $\div 16$ ) counter and three one-shot pulse generators. Where one-shots are undesirable, an alternate approach using shift register timing could provide the same function. A valid address output from the address comparator switches the RAM address input from the $\div 16$ counter to the address bus input, thereby addressing the RAM to the desired channel for data readout. If the data conversion sequence is in the memory write condition, the gate applied to WE prevents switching the MUX to the address bus or returning an XACK signal until the memory tras been loaded. Thereupon, the sequence is interrupted as outlined above. The interruption of the sequence lasts for about 1300 ns ( 8080 system) while the address is valid.
The sequential data conversion cycle is shown in the timing signals of Figure 14. The conversion-complete $\overline{C C}$ output of the ADC triggers a one-shot to generate a 200 ns memory write pulse. The trailing edge of this. pulse advances the address $\div 16$ counter to the next channel and triggers a second one-shot to produce a $10 \mu \mathrm{~s}$ sample period. At the completion of the sample period, the S\&H goes into hold mode and a third one-shot generates a $3 \mu \mathrm{~s}$ start conversion $\overline{\mathrm{SC}}$ pulse. When the DAU is in the command read mode, a 0 appears at $B$.
trigger input to the first one-shot. If a $\overline{\mathrm{CC}}$ signal occurs during the time the 0 is present on the B input, the oneshot will not be triggered until the $B$ input returns to a 1 .

An alternate sequencing circuit without one-shot circuits is shown in Figure 15 with timing relationships in Figure 16. It makes use of a shift register and exclusiveOR gates to generate the gates needed to write into memory, sample and hold, and start conversion. The ADC clock is generated at twice the desired clock frequency and divided by 2 in a $D$ flip-flop. In this manner, the minimum gate width is $1 / 4$ of the ADC clock period ( 620 ns in this example). The $\overline{\mathrm{CC}}$ signal is clocked into a D flip-flop with a delay of 620 ns . The delayed output clears the shift register (SR) and is clocked into the SR after an additional 620 ns delay. An exclusive-OR of the SR input and Q1 output generates a 620 ns gate to write data into the RAMs. The trailing edge of this $\overline{W E}$ gate clocks the $\div 16$ counter to advance the MUX and RAM address to the next channel. Exclusive-ORing of SR Q1 and O7 produces an $8.75 \mu$ s sample gate. (If the acquisition and settling time of the S\&H is greater than $8.75 \mu \mathrm{~s}$, additional circuit complexity is required.) Exclusive-ORing of Q7 and Q8 produces a synchronized $1.25 \mu$ s gate to start the ADC. This circuit may not be the most versatile or elegant for the purpose. For those applications with longer S\&H acquisition times or other requirements, some alternate circuit may be designed if that of Figure 15 is unacceptable.


FIGURE 15. Sequencing Logic with SR


FIGURE 16. Timing for S-R Sequencing

The $\mu$-computer interfaces shown in Figures 17 and 18 are similar to that of Figure 5. The PACE interface is seen to be slightly less complex than that of Figure 17 for 8 -bit data-bus machines. A single DAU card with plug-in or strap options could be built to interface any of the three $\mu \mathrm{Cs}$ considered. Such a universal circuit is shown in Figure 19. This circuit also includes an option to provide binary output for unipolar analog signals or complementary binary output for $\pm$ signals. In the case of binary output, the $13-16$ th data bits are set to 0 . In the case of complementary binary, the sign bit is ${ }^{-}$ extended to the 13-16thdata bits for valid recognition by the $\mu \mathrm{C}$.
The total dissipation is 3.5 watts and cost is $\$ 11$ per channel as shown in Table 5. Both are only slightly greater than those for the conventional DAU.

The ADC desired for this application is similar to the conventional ADC except that the ADC data output should be complementary to compensate for the data inversion within the RAMs. The AD1210 or AD1200 are thus ideal choices for an ADC in the multiplexed DAU with memory.

## CONVERTER CHARACTERISTICS

Each approach to the DAU requires different characteristics of the ADC. Table 6 summarizes the requirements for each of the three DAU types. The sequential or addressed DAU types require similar ADCs. If the conventional addressed DAU must utilize bus drivers, the desired ADC characteristics are identical to those for the sequential DAU with memory. Only the parallelconversion DAU is seen to require buffered TRI-STATE output latches.
By far the most important characteristic of an ADC for use in a parallel-conversion DAU is that it have buffered TRI-STATE output latches. It is desirable that it also have the other characteristics checked in Table 6. Items 1 and 2 are by far the most important of the desired characteristics. The need for item 1 has been discussed. TTL compatible control and data signals are desirable so that TTL-MOS and MOS-TTL interface buffers are not . required between the ADC and the rest of the system. Dual output strobing makes it possible to wire-OR interface directly to an 8 -bit data bus or to use only an 8 -line buffer without the need for the output multi-


FIGURE 17. Address Comparator and Control for 8080 (6800)

AN-159 Data Acquisition System Interface to Computers


FIGURE 19. Multiplexed Immediate-Data-Access DAU

Table 5. Power \& Cost, 16-Channel, 12-Bit Sequential with Memory

plexers shown in Figure 5 et. al., although a separate buffer is required in most systems. Tracking operation provides the higher speed useful in a conversion circuit without an S\&H. Inhibiting data transfer to output data latches when the output is enabled prevents changing the output code while data is being read from the data bus. This function can be accomplished with an external gate, but could be convenient if handled within the ADC logic. Straight binary (not complemented) output is desired for all $\mu \mathrm{C}$ interfaces (except the 8080 when operating with Intel system bus drivers and receivers). As it may be necessary to add TRI-STATE line drivers to drive the data bus, data inversion can be handled by inverting buffers when required. The availability of both Q and $\overline{\mathrm{Q}}$ outputs on the MSB simplifies data readout as binary or 2 s complement without adding an external inverter. Table 6 has been arranged in the approximate order of preference for parallel-conversion DAU use; the preference will be different for multiplexed data.

The National MM5357 is the choice for an 8-bit ADC having buffered TRI-STATE output latches and TTL compatibility when converting $\pm 5$ or $0-5 \mathrm{~V}$ analog inputs. If converting $0-10 \mathrm{~V}$ inputs, it becomes 10 V CMOS: compatible. Several monolithic ADCs of 8 to 12 bits have been announced. These monolithic converters and future versions of them promise to bring converter prices down to a level which will make parallel-conversion economically feasible. Several hybrid converters have also been announced with attractive prices; however, it is the monolithics which promise the lowest ultimate cost. Features of several of these new products are compared in Table 7. Although only the MM5357 and the AD7550 are suitable in present form, their prices and characteristics show that the desired attributes are and will be possible at the needed prices.

The future ADC most suited for use in a parallelconversion DAU might appear as in Figure 20. This

Table 6. Desired A/D Converter Characteristics

|  | Parallel Conversion | Sequential w/ Memory | Addressed w/o Memory |
| :---: | :---: | :---: | :---: |
| Buffered TRI-STATE Output Data Latches | x |  | : |
| TTL-Compatible Control \& Data Signals | . x | x | x |
| Dual Output-Enable (Bits 0-7 \& Bits 8-11) | x |  | x |
| Counter Logic | UP/DN | SAR | SAR |
| Internal Comparator | x | x | x |
| Both Q \& $\overline{\mathrm{Q}}$ Outputs on MSB | x | $\times$ | x |
| Binary Output Polarity | Data* | $\overline{\text { Data }}$ | Data* |
| Busy Output (TRI-STATE w/ Enable) | ? |  | x |
| Internal Clock |  | x | x |
| Continuous Recycle when $\mathrm{CC}=\mathrm{SC}$ | x |  |  |
| Inhibit Data XFR to Latches when Enabled | x |  |  |
| * Unimportant if Buss drivers used. |  |  |  |

Table 7. Low-Cost Monolithic and Hybrid ADCs

|  | National MM5357 | Analog Devices AD7570L | Teledyne 8702 | National AD1210 (Hybrid) | Analog Devices AD7550 |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Number of Bits | 8 | 10 | 12 | 12 | 13 |
| Cost (in 100s). | \$7.95 | \$69.00 (1-49) | \$29.50 | \$24.95 | \$25.00 |
| Conversion Method | Potentiometric | R-2R | Differential Charge Balancing | R-2R | Integrating |
| Logic Type | PMOS SAR | CMOS SAR | CMOS Integrating | CMOS SAR | CMOS Quad Slope |
| Conversion Time | $25 \mu \mathrm{~s}$ | $20 \mu \mathrm{~s}+\text { Comp. }$ <br> Settling | 20 ms | $130 \mu \mathrm{~s}$ | 40 ms |
| Logic Interface at 5V <br> Analog Sig. 0-10V | TTL CMOS | TTL <br> TTL/CMOS | $\begin{aligned} & \text { TTL } \\ & \text { TTL } \end{aligned}$ | TTL CMOS | TTL <br> TTL/CMOS |
| External Circuits Required | Ref + Clock | Ref + Comparator | Ref | Ref + Clock | Ref |
| Output Buffered Latch? | Yes | No | Yes | No | Yes |
| TRI-STATE Output? | Yes | Yes | No | No | Yes |
| Separate Output Enables? | NA | Yes | Not Strobed | No | Yes |
| Output Code | Inverted | Normal | Normal | Inverted | 2s Complement |
| Power Dissipation | 170mW Dynamic | 10 mW Standby <br> + Dynamic <br> + Comparator | 20 mW Dynamic | 140 mW Dynamic | 10 mW Dynamic |

AN-159


FIGURE 20. Tracking ADC for Parallel-Conversion DAU
design meets all the goals of Table 6. It could run at a clock rate of $0.25-1 \mathrm{MHz}$ ( $1-4 \mu \mathrm{~s}$ conversion time) because it is a tracking converter, it contains TRISTATE buffered output data latches, the separate high and low bit-enable lines allow two-byte operation of an 8 -bit data bus, the output latches will not change state when the output is enabled, and the $\overline{C C}$ and $\overline{S C}$ terminals may be strapped for continuous conversion without missing a clock period. An 8 - or 10 -bit converter and possibly a 12 -bit converter of this type could be built on a single chip without much difficulty. If not, a hybrid or two-chip design is practical. Where speed is not of importance, monolithic 10 - or 12 -bit converters can be built with integrating or voltage-to-frequency conversion techniques. The integrating technique possibly allows the greatest accuracy with the least circuitry, and is a prime contender for the application. As the integrating ADC utilizes both linear and digital circuits, it is normally of multi-chip design. However, as technology advances, it will become increasingly practical to produce the low-drift, low-offset amplifiers, integrators, and current sources required of a 12 -bit ADC on a single reasonably small chip along with the necessary logic.

A two-chip approach would likely be the choice today. We will certainly see some of these desired design features appearing on ADCs in the near future.

As far as ADCs and DACs are concerned, the entire makeup of their internal logic sections is different from that of conventional converters of today (except for the MM5357 and AD7550). Tables 6 and 8 outline the desired characteristics of ADCs and DACs for parallelconversion and multiplexed systems. Figures 20 and 21 indicate the logic required. The ADC of Figure 20 is suitable for relatively high speed data acquisition without S\&H circuits, while that of Figure 21 is suitable for slowly varying data only.

## DATA DISTRIBUTION SYSTEMS

Until now, the discussion has centered entirely around the data acquisition end of the system. At first thought, the data distribution may seem almost trivial. However, there is still the address recognition and decoding plus the control functions. The conventional data distribution unit (DDU) has used a single DAC, a multi-channel analog demultiplexer, low-pass filters and possibly S\&H

Table 8. Desired D/A Converter Characteristics

Hi-Z Digital Input Circuits
Strobed Data Input Latches
Dual Input Data Strobes (Bits 0-7 \& Bits 8-11)
Optional Internal Inversion of MSB
Internal Output Amp \& FB Resistors Internal Reference
Parallel
Conversion

| x | x |
| :---: | :---: |
| x | x |
| x | x |
| x | x |
| x | $?$ |
| $?$ | x |



FIGURE 21. V-F ADC for Parallel-Conversion DAU
circuits on each channel reconverted to analog form. Such a system could benefit from a DAC with input data latches and separate (double-byte) input gating or strobing controls while a parallel-conversion DDU has even more need of these input characteristics.
The parallel-conversion DDU shown in Figure 22 would, if constructed with available DACs, require 12 -bit input data latches ahead of each DAC. The characteristics desired of a DAC for this use are listed in Table 8. High impedance digital inputs prevent loading the data bus while a strobed input data latch allows entering data only in the addressed DAC and holding it until updated (thus performing the function of DAC and S\&H). Separate input data strobes for low and high bits are used for the same reason as with the ADC, for alternate enabling on successive input data bytes. Figure 23 outlines the desired DAC for use in a parallel-conversion DDU.
The DDU address decoding and complexity is similar to that of the DAU. Input data strobing separated as 8 LSB and the remaining MSB is an advantage when used on 8 -bit data bus systems. The cost per channel is essentially that of the DAC used. Likewise, for power dissipation. Practicality will be entirely dependent on ultimate cost of the converters. Advantages over a demultiplexed system are that only minimal output filters are required and that an output amplifier per channel is not required (already exists in each DAC).

## CONCLUSION

Each type of DAU described exhibits unique advantages as indicated in the comparisons of Table 9.

Further reduction in the costs of monolithic converters will make the parallel-conversion type of DAU attractive where low-speed data is handled. For 8 -bit data, this
type of DAU is extremely attractive at this time because the DAU cost per channel is essentially that of an ADC which is as low as $\$ 8$ in lots of 100.
It would seem that the multiplexed DAU with memory exhibits all of the advantages of the conventional random-addressed DAU plus all those of the parallel data conversion DAU except that the data in any specific channel may be older. Offsetting this single comparative disadvantage are significantly lower cost per channel, lower power requirements, and no requirement for special ADCs with buffered output latches. The multiplexed approach with memory is only slightly more complex or costly than a standard DAU, yet it brings the great advantage of high-speed immediate data access with significant cost savings over the parallel conversion technique.
Although the character of an ADC or DAC used in a parallel-conversion data system differs markedly from those used in the usual multiplexed data system, the processor interface requirements are similar or identical. The sense of $\mu \mathrm{C}$ bus control signals is of relatively minor importance so long as they are standardized among the several $\mu \mathrm{C}$ units available. Positive-true data and address signals are possibly a slight advantage over zero-true signals when TRI-STATE circuits are used. For the multiplexed system described, data inversion through the RAM would suggest the advantage of complementary binary output data from an ADC.
Conventional ADCs and DACs available today (except the MM5357 and AD7550) do not have the characteristics needed for parallel-conversion systems. However, this picture is changing as more units are designed for direct data bus interface. Fortunately, however, the multiplexed DAU with memory does not require the bus oriented type of ADC. There is at least one available DAC which includes the dual-strobed input data latches suggested for direct data bus interface; I would expect to see others appearing in future designs, both monolithic and hybrid.


## IC Voltage Reference has 1 ppm per Degree Drift

A new linear IC. now provides the ultimate in highly stable voltage references. Now, a new monolithic IC the LM199, out-performs zeners and can provide a 6.9 V reference with a temperature drift of less than $1 \mathrm{ppm} /{ }^{\circ}$ and excellent long term stability. This new IC, uses a unique subsurface zener to achieve low noise and a highly stable breakdown. Included is an on-chip temperature stabilizer which holds the chip temperature at $90^{\circ} \mathrm{C}$, eliminating the effects of ambient temperature changes on reference voltage.

The planar monolithic IC offers superior performance compared to conventional reference diodes. For example, active circuitry buffers the reverse current to the zener giving a dynamic impedance of $0.5 \Omega$ and allows the LM199 to operate over a 0.5 mA to 10 mA current range with no change in performance. The low dynamic impedance, coupled with low operating current significantly simplifies the current drive circuitry needed for operation. Since the temperature coefficient is independent of operating current, usually a resistor is all that is needed.

Previously, the task of providing a stable, low temperature coefficient reference voltage was left to a discrete zener diode. However, these diodes often presented significant problems. For example, ordinary zeners can show many millivolts change if there is a temperature gradient across the package due to the zener and temperature compensation diode not being at the same temperature. A $1^{\circ} \mathrm{C}$ difference may cause a 2 mV shift in reference voltage. Because the on-chip temperature stabilizer maintains constant die temperature, the IC reference is free of voltage shifts due to temperature gradients. Further, the temperature stabilizer, as well as eliminating drift, allows exceptionally fast warm-up over conventional diodes. Also, the LM199 is insensitive to stress on the leads-another source of error with ordinary glass diodes. Finally, the LM199 shows virtually no hysteresis in reference voltage when subject to temperature cycling over a wide temperature range. Temperature cycling the LM199 between $25^{\circ} \mathrm{C}, 150^{\circ} \mathrm{C}$ and back to $25^{\circ} \mathrm{C}$ causes less than $50 \mu \mathrm{~V}$ change in reference voltage. Standard reference diodes exhibit shifts of 1 mV to 5 mV under the same conditions.

## SUB SURFACE ZENER IMPROVES STABILITY

Previously, breakdown references made in monolithic IC's usually used the emitter-base junction of an NPN transistor as a zener diode. Unfortunately, this junction breaks down at the surface of the silicon and is therefore susceptible to surface effects. The breakdown is noisy, and cannot give long-term stabilities much better than about $0.3 \%$. Further, a surface zener is especially sensitive to contamination in the oxide or charge on the surface of the oxide which can cause short-term instability or turn-on drift.

The new zener moves the breakdown below the surface of the silicon into the bulk yielding a zener that is stable with time and exhibits very low noise. Because the new zener is made with well-controlled diffusions in a planar structure, it is extremely reproducible with an initial $2 \%$ tolerance on breakdown voltage.

A cut-away view of the new zener is shown in Figure 1. First a small deep P+ diffusion is made into the surface of the silicon. This is then covered by the standard base diffusion. The $\mathrm{N}+$ emitter diffusion is then made completely covering the $\mathrm{P}+$ diffusion. The diode then breaks down where the dopant concentration is greatest, that is, between the $\mathrm{P}+$ and $\mathrm{N}+$. Since the $\mathrm{P}+$ is completely covered by $\mathrm{N}+$ the breakdown is below the surface and at about 6.3V. One connection to the diode is to the $\mathrm{N}+$ and the other is to the P base diffusion. The current flows laterally through the base to the $\mathrm{P}+$ or cathode of the zener. Surface breakdown does not occur since the base P to $\mathrm{N}+$ breakdown voltage is greater than the breakdown of the buried device. The buried zener has been in volume production since 1973 as the reference in the LX5600 temperature transducer.

## CIRCUIT DESCRIPTION

The block diagram of the LM199 is shown in Figure 2. Two electrically independent circuits are included on the same chip-a temperature stabilizer and a floating active zener. The only electrical connection between the two


FIGURE 1. Subsurface Zener Construction
FIGURE 2. Functional Block Diagram
circuits is the isolation diode inherent in any junctionisolated integrated circuit. The zener may be used with or without the temperature stabilizer powered. The only operating restriction is that the isolation diode must never become forward biased and the zener must not be biased above the 40 V breakdown of the isolation diode.

The actual circuit is shown in Figure 3. The temperature stabilizer is composed of Q1 through O9. FET Q9 provides current to zener D2 and Q8. Current through Q8 turns a loop consisting of D1, Q5, Q6, Q7, R1 and R2. About 5 V is applied to the to of R1 from the base of Q7. This causes $400 \mu \mathrm{~A}$ to flow through the divider R1, R2. Transistor 07 has a controlled gain of 0.3 giving Q7 a total emitter current of about $500 \mu \mathrm{~A}$. This flows through the emitter of Q6 and drives another controlled gain PNP transistor 05 . The gain of Q 5 is about 0.4 so D1 is driven with about $200 \mu \mathrm{~A}$. Once current flows through Q5, Q8 is reverse biased and the loop is selfsustaining. This circuitry ensures start-up.

The resistor divider applies 400 mV to the base of Q 4 while Q7 supplies $120 \mu \mathrm{~A}$ to its collector. At temperatures below the stabilization point, 400 mV is insufficient to cause Q4 to conduct. Thus, all the collector current from

Q7 is provided as base drive to a Darlington composed of Q1 and Q2.' The Darlington is connected across the supply and initially draws 140 mA (set by current limit transistor Q3). As the chip heats, the turn on voltage for Q4 decreases and Q 4 starts to conduct. At about $90^{\circ} \mathrm{C}$ the current through $\mathbf{Q 4}$ appreciably increases and less drive is applied to Q1 and Q2. Power dissipation decreases to whatever is necessary to hold the chip at the stabilization temperature. In this manner, the chip temperature is regulated to better than $2^{\circ} \mathrm{C}$ for a $100^{\circ} \mathrm{C}$ temperature range.

The zener section is relatively straight-forward. A buried zener D3 breaks down biasing the base of transistor Q13. Transistor Q13 drives two buffers Q12 and Q11. External current changes through the circuit are fully absorbed by the buffer transistors rather than D3. Current through D3 is held constant at $250 \mu \mathrm{~A}$ by a 2 k resistor across the emitter base of Q13 while the emitter-base voltage of Q13 nominally temperature compensates the reference voltage.

The other components, Q14, Q15 and Q16 set the operating current of Q13. Frequency compensation is accomplished with two junction capacitors.


FIGURE 3. Schematic Diagram of LM199 Precision Reference

## PERFORMANCE

A polysulfone thermal shield, shown in Figure 4, is supplied with the LM199 to minimize power dissipation and improve temperature regulation. Using a thermal shield as well as the small, high thermal resistance TO-46 package allows operation at low power levels without the problems of special IC packages with built-in thermal isolation. Since the LM199 is made on a standard IC assembly line with standard assembly techniques, cost is significantly lower than if special techniques were used. For temperature stabilization only 300 mW are required at $25^{\circ} \mathrm{C}$ and 660 mW at $-55^{\circ} \mathrm{C}$.


FIGURE 4. Polysulfone Thermal Shield
Temperature stabilizing the device at $90^{\circ} \mathrm{C}$ virtually eliminates temperature drift at ambient temperatures less than $90^{\circ} \mathrm{C}$. The reference is nominally temperature compensated and the thermal regulator further decreases the temperature drift. Drift is typically only $0.3 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$. Stabilizing the temperature at $90^{\circ} \mathrm{C}$ rather than $125^{\circ} \mathrm{C}$ significantly reduces power dissipation but still provides very low drift over a major portion of the operating temperature range. Above $90^{\circ} \mathrm{C}$ ambient, the temperature coefficient is only $15 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$.

A low drift reference would be virtually useless without equivalent performance in long term stability and low noise. The subsurface breakdown technology yields both of these. Wideband and low frequency noise are both exceptionally low. Wideband noise is shown in Figure 5 and low frequency noise is shown over a 10 minute period in the photograph of Figure 6. Peak to peak noise over a 0.01 Hz to 1 Hz bandwidth is only about $0.7 \mu \mathrm{~V}$.

Long term stability is perhaps one of the most difficult measurements to make. However, conditions for longterm stability measurements on the LM199 are considerably more realistic than for commercially available certified zeners. Standard zeners are measured in $\pm 0.05^{\circ} \mathrm{C}$ temperature controlled both at an operating current of $7.5 \mathrm{~mA} \pm 0.05 \mu \mathrm{~A}$. Further, the standard devices must have stress-free contacts on the leads and the test must not be interrupted during the measurement interval. In contrast, the LM199 is measured in still air of $25^{\circ} \mathrm{C}$ to $28^{\circ} \mathrm{C}$ at a reverse current of $1 \mathrm{~mA} \pm 0.5 \%$. This is more typical of actual operating conditions in instruments.

When a group of 10 devices were monitored for longterm stability, the variations all correlated, which indicates changes in the measurement system (limitation of $20 \mathrm{ppm})$ rather than the LM199.


FIGURE 5. Wideband Noise of the LM199 Reference


FIGURE 6. Low'Frequency Noise Voltage
Because the planar structure does not exhibit hysteresis with temperature cycling, long-term stability is not impaired if the device is switched on and off.'

The temperature stabilizer heats the small thermal mass of the LM199 to $90^{\circ} \mathrm{C}$ very quickly. Warm-up time at $25^{\circ} \mathrm{C}$ and $-55^{\circ} \mathrm{C}$ is shown in Figure 7. This fast warm-up is significantly less than the several minutes needed by ordinary diodes to reach equilibrium. Typical specifications are shown in Table.I.


FIGURE 7. Fast Warmup Time of the LM199

Table I. Typical Specifications for the LM199

| Reverse Breakdown Voltage | 6.95 V |
| :--- | ---: |
| Operating Current | 0.5 mA to 10 mA |
| Temperature Coefficient | $0.3 \mathrm{ppm} /^{\circ} \mathrm{C}$ |
| Dynamic Impedance | $0.5 \Omega$ |
| RMS Noise ( 10 Hz to 10 kHz ) | $7 \mu \mathrm{~V}$ |
| Long-Term Stability | $\leq 20 \mathrm{ppm}$ |
| Temperature Stabilizer Operating Voltage | 9 V to 40 V |
| Temperature Stabilizer Power Dissipation |  |
| $\quad\left(25^{\circ} \mathrm{C}\right)$ | 300 mW |
| Warm-up Time | 3 Seconds |

## APPLICATIONS

The LM199 is easier to use than standard zeners, but the temperature stability is so good-even better than precision resistors-that care must be taken to prevent external circuitry from limiting performance. Basic operation only requires energizing the temperature stabilizer from a 9 V to 40 V power source and biasing the reference with between 0.5 mA to 10 mA of current. The low dynamic impedance minimizes the current regulation required compared to ordinary zeners.

The only restriction on biasing the zener is the bias applied to the isolation diode. Firstly, the isolation diode must not be forward biased. This restricts the voltage at either terminal of the zener to a voltage equal to or greater than the $\mathrm{V}^{-}$.

A dc return is needed between the zener and heater to insure the voltage limitation on the isolation diodes are not exceeded. Figure 8 shows the basic biasing of the LM199.

The active circuitry in the reference section of the LM199 reduces the dynamic impedance of the zener to about $0.5 \Omega$. This is especially useful in biasing the reference. For example, a standard reference diode such as a 1 N829 operates at 7.5 mA and has a dynamic impedance of $15 \Omega$. A $1 \%$ change in current $(75 \mu \mathrm{~A})$ changes the reference voltage by 1.1 mV . Operating the LM199 at 1 mA with the same $1 \%$ change in operating current $(10 \mu \mathrm{~A})$ results in a reference change of only $5 \mu \mathrm{~V}$. Figure 9 shows reverse voltage change with current.

Biasing current for the reference can be anywhere from 0.5 mA to 10 mA with little change in performance. This wide current range allows direct replacement of most zener types with no other circuit changes besides the temperature stabilizer connection. Since the dynamic impedance is constant with current changes regulation


FIGURE 9. The LM199 Shows Excellent Regulation Against Current Changes
is better than discrete zeners. For optimum regulation, lower operating currents are preferred since the ratio of source resistance to zener impedance is higher, and the attenuation of input changes is greater. Further, at low currents, the voltage drop in the wiring is minimized.

Mounting is an important consideration for optimum performance. Although the thermal shield minimizes the heat low, the LM199 should not be exposed to a direct air flow such as from a cooling fan. This can cause as much as a $100 \%$ increase in power dissipation degrading the thermal regulation and increasing the drift. Normal conviction currents do not degrade performance.

Printed circuit board layout is also important. Firstly, four wire sensing should be used to eliminate ohmic drops in pc traces. Although the voltage drops are small the temperature coefficient of the voltage developed along a copper trace can add significantly to the drift. For example, a trace with $1 \Omega$ resistance and 2 mA current flow will develop $2 \cdot \mathrm{mV}$ drop. The TC of copper is $0.004 \% /{ }^{\circ} \mathrm{C}$ so the 2 mV drop will change at $8 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$, this is an additional 1 ppm drift error. Of course, the effects of voltage drops in the printed circuit traces are eliminated with 4 -wire operation. The heater current also should not be allowed to flow through the voltage reference traces. Over a $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature


FIGURE 8. Basic Biasing of the LM199
range the heater current will change from about 1 mA to over 40 mA . These magnitudes of current flowing reference leads or reference ground can cause huge errors compared to the drift of the LM199.

Thermocouple effects can also cause errors. The kovar leads from the LM199 package form a thermocouple with copper printed circuit board traces. Since the package of the 199 is heated, there is a heat flow along the leads of the LM199 package. If the leads terminate into unequal sizes of copper on the p.c. board greater heat will be absorbed by the larger copper trace and a temperature difference will develop. A temperature difference of $1^{\circ} \mathrm{C}$ between the two leads of the reference will generate about $30 \mu \mathrm{~V}$. Therefore, the copper traces to the zener should be equal in size. This will generally keep the errors due to thermocouple effects under about $15 \mu \mathrm{~V}$.

The LM199 should be mounted flush on the p.c. board with a minimum of space between the thermal shield and the boards. This minimizes air flow across the kovar leads on the board surface which also can cause thermocouple voltages. Air currents across the leads usually appear as ultra-low frequency noise of about $10 \mu \mathrm{~V}$ to $20 \mu \mathrm{~V}$ amplitude.

It is usually necessary to scale and buffer the output of any reference to some calibrated voltage. Figure 10 shows a simple buffered reference with a 10 V output. The reference is applied to the non-inverting input of the LM108A. An RC rolloff can be inserted in series with the input to the LM108A to roll-off the high frequency noise. The zener heater and op amp are all.powered
from a single 15 V supply. About $1 \%$ regulation on the input supply is adequate contributing less than $10 \mu \mathrm{~V}$ of error to the output. Feedback resistors around the LM308 scale the output to 10 V .

Although the absolute values of the resistors are not extremely important, tracking of temperature coefficients is vital. The $1 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ drift of the LM199 is easily exceeded by the temperature coefficient of most resistors. Tracking to better than 1 ppm is also not easy to obtain. Wirewound types made of Evenohm or Mangamin are good and also have low thermoelectric effects. Film types such as Vishay resistors are also good. Most potentiometers do not track fixed resistors so it is a good idea to minimize the adjustment range and therefore minimize their effects on the output TC. Overall temperature coefficient of the circuit shown in Figure 10 is worst case $3 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$. About 1 ppm is due to the reference, 1 ppm due to the resistors and 1 ppm due to the op amp.

Figure 11 shows a standard cell replacement with a 1.01 V output. A LM321 and LM308 are used to minimize op amp drift to less than $1 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$. Note the adjustment connection which minimizes the TC effects of the pot. Set-up for this circuit requires nulling the offset of the op amp first and then adjusting for proper output voltage.

The drift of the LM321 is very predictable and can be used to eliminate overall drift of the system. The drift changes at $3.6 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ per millivolt of offset so 1 mV to 2 mV of offset can be introduced to minimize the overall TC.


FIGURE 10. Buffered 10V Reference


For circuits with a wide input voltage range, the reference can be powered from the output of the buffer as is shown in Figure 12. The op amp supplies regulated voltage to the resistor biasing the reference minimizing changes due to input variation. There is some change due to variation of the temperature stabilizer voltage so extremely wide range operation is not recommended for highest precision. An additional resistor (shown $80 \mathrm{k} \Omega$ ) is added to the unregulated input to insure the circuit starts up properly at the application of power.

A precision power supply is shown in Figure 13. The output of the op amp is buffered by an IC power transistor the LM395. The LM395 operates as an .NPN power device bút requires only $5 \mu \mathrm{~A}$ base current. Full overload protection inherent in the LM395 includes current limit, safe-area protection, and thermal limit.

A reference which can supply either a positive or a negative continuously variable output is shown in Figure 14. The reference is biased from the $\pm 15 \mathrm{~V}$ input supplies
as was shown earlier. A ten-turn pot will adjust the output from $+\mathrm{V}_{\mathrm{Z}}$ to $-\mathrm{V}_{\mathrm{Z}}$ continuously. For negative output the op amp operates as an inverter while for positive outputs it operates as a non-inverting connection.

Op amp choice is important for this circuit. A low drift device such as the LM108A or a LM108-LM121 combination will provide excellent performance. The pot should be a precision wire wound 10 turn type. It should be. noted that the output of this circuit is not linear.

## CONCLUSIONS

A new monolithic reference which exceeds the performance of conventional zeners has been developed. In fact, the LM199 performance is limited more by external components than by reference drift itself. Further, many of the problems associated with conventional zeners such as hysteresis, stress sensitivity and temperature gradient sensitivity have also been eliminated. Finally, long-term stability and noise are equal of the drift performance of the new device.


FIGURE 12. Wide Range Input Voltage Reference


FIGURE 13. Precision Power Supply


FIGURE 14. Bipolar Output Reference

IC Zener Eases Reference Design

## description

A new IC Zener with low dynamic impedance and wide operating current range significantly simplifies reference or regulator circuit design. The low dynamic impedance provides better regulation against operating current changes, easing the requirements on the biasing supply. Further, the temperature coefficient is independent of operating current, so that the LM129 can be used at any convenient current level. Other characteristics such as temperature coefficient, noise and long term stability are equal to or better than good quality discrete Zeners.

The LM129 uses a new subsurface breakdown IC Zener combined with a buffer circuit to lower dynamic impedance. The new subsurface Zener has low noise and excellent long term stability since the breakdown is in the bulk of the silicon. Circuitry around the Zener supplies internal biasing currents and buffers external current changes from the Zener. The overall breakdown is about 6.9 V with devices selected for temperature coefficients.
The Zener is relatively straightforward. A buried Zener D1 breaks down biasing the base of transistor Q1. Transistor Q1 drives two buffers Q2 and Q3. External current changes through the circuit are fully absorbed by the buffer transistors rather than by D1. Current through D 1 is held constant at $250 \mu \mathrm{~A}$ by a 2 k resistor across the emitter base of Q1 while the emitter-base voltage of Q1 nominally temperature compensates the reference voltage.


National Semiconductor Application Note 173
Robert C. Dobkin
November 1976


The other components, Q4, Q5 and Q6, set the operating current of Q1. Frequency compensation is accomplished with two junction capacitors.

All that is needed for biasing in most applications is a resistor as shown in figure 2. Biasing current can be anywhere from 0.6 mA to 15 mA with little change in performance. Optimally, however, the biasing current should be as low as possible for the best regulation. The dynamic impedance of the LM129 is about $1 \Omega$ and is independent of current. Therefore, the regulation of the LM129 against voltage changes is $1 /$ Rs.

Lower currents or higher Rs give better regulation. For example, with a 15 V supply and 1 mA operating current, the reference change for a $10 \%$ change in the 15 V supply is $180 \mu \mathrm{~V}$. If the LM129 is run at 5 mA , the change is $900 \mu \mathrm{~V}$ or 5 times worse. By comparison, a standard IN821 Zener will change about 17 mV . All discrete Zeners have about the same regulation since their dynamic impedance is inversely proportional to operating current.
If the Zener does not have to be grounded, a bridge compensating circuit can be used to get virtually perfect regulation, as shown in figure 3. A small compensating voltage is generated across R1, which matches the dynamic impedance of the LM129. Since the dynamic impedance of the LM129 is linear with current, this circuit will work even with large changes in the unregulated input voltage.


Other output voltages are easily obtained with the simple op-amp circuit shown in figure 4. A simple noninverting amplifier is used to boost and buffer the Zener to 10 V . The reference is run directly from the input power rather than the output of the op-amp. When the Zener is powered from the op-amp, special starting circuitry is sometimes necessary to insure the output comes up in the right polarity. For outputs lower than the breakdown of the LM129 a divider can be connected across the Zener to drive the op-amp.


FIGURE 3. Bridge Compensation for Line Changes


FIGURE 5. Bipolar Output Reference

An AC square wave or bipolarity output reference can easily be made with an op-amp and FET switch as shown in figure 5. When Q1 is "ON," the LM108 functions as a normal inverting op-amp with a gain of -1 and an output of -6.9 V . With 01 "OFF" the op-amp acts as a giving 6.9 V at the output. Some non-symmetry will occur from loading change on the LM129 in the different states and mismatch of R1 and R2. Trimming either R1 or R2 can make the output exactly symmetrical around ground.


FIGURE 4. 10 Volt Buffered Output Reference


FIGURE 6. High Stability 10 V Regulator

By combining the LM129 with an LM117 three-terminal regulator a high stability power regulator can be made. This is shown in figure 6. Resistor R1 biases the LM129 at about 1 mA from the 1.25 V reference in the LM117. The voltage of the LM129 is added to the 1.25 V of the LM117 to make a total reference voltage of 8.1 V . The output voltage is then set at 10 V by R 2 and R 3 . Since the internal reference of the LM117 contributes only about $20 \%$ of the total refererice voltage, regulation and drift are essentially those of the external Zener. The regulator has $0.2 \%$ load and line regulation and if a low drift Zener such as the LM129A is used overall temperature coefficient is less than $0.002 \% /{ }^{\circ} \mathrm{C}$.

The new Zener can be used as the reference for conventional IC voltage regulators for enhanced performance. Noise is lower, time stability is better, and temperature coefficient can be better depending on the device selected. Further, the output voltage is independent of power changes in the regulator.,

Figure 7 shows an LM723 using an external LM129 reference. The internal 7 V reference is not used and a single resistor biases the LM129 as the reference. The 5 k resistor chosen provides sufficient operating current for the Zener over the 10 V to 40 V input voltage range of the LM723. Since the dynamic impedance of the LM129 is so low, the reference regulation against line changes is only $0.02 \% / \mathrm{V}$. This is small compared to the regulation of $0.1 \% / \mathrm{V}$ for the LM723; however, the resistor can be replaced by a 1 mA to 5 mA FET used as a constant current source for improved regulation. When the FET
is used reference regulation is easily $0.001 \% / \mathrm{V}$. Output voltage is set in the standard manner except that for low output voltages sufficient current must be run through the Zener to power the voltage divider supplying the reference to the LM723.

An overload protected power shunt regulator is shown in figure 8. The output voltage is about 7.8 V - the 7 V breakdown of the LM129 plus the 0.8 V emitter-base voltage of the LM395. The LM395 is an IC, 1.5 A power transistor with complete overload protection on the chip. Included on the chip are current limiting and thermal limiting, making the device virtually blowoutproof. Further, the base current is only $5 \mu \mathrm{~A}$, making it easy to drive as a shunt regulator. As the input voltage rises, more drive is applied to the base of the LM395, turning it on harder and dropping more voltage across the series resistance. Should the input voltage rise too high, the LM395 will current limit or thermal limit, protecting itself.

The new IC Zener can replace existing Zeners in just about any application with improved performance and simpler external circuitry. As with any Zener reference, devices are selected for temperature coefficient and operating temperature range. Since the devices are made by a standard integrated circuit process, cost is low and good reproducibility is obtained in volume production.

Finally, since the device is actually an IC, it is packaged in a rugged TO-46 metal can package or a 3-lead plastic transistor package.


FIGURE 7. External Reference For IC


FIGURE 8. Power Shunt Regulator

## A/D Converter Testing

Attempting to test an analog-to-digital converter can be a challenging and rewarding experience. The recent increased interest in converter products has spawned renewed interest in test equipment dedicated to testing converters. Unfortunately, the broad range of converter products available makes testing by a single piece of equipment difficult at best.

A crude method of testing would be to monitor an analog signal at the converter input using a precision DVM and compare that with the converter output. This is simple enough to do, but in most cases this would prove impractical. For a 10 -bit converter, this would require plotting 1,024 such readings. Automatic equipment can be used, but in all cases will require some sophisticated interface hardware and software routines. A person favoring auto test equipment can expect to pay around $\$ 10,000$ for the hardware and at least that much for the software. What will be described is a method which costs a couple hundred dollars in components and which gives a device characteristic in a relatively short time period.

National Semiconductor Application Note 179 Dennis Dauenhauer Doung Falco April 1977


Because very little standardization has occurred for converter products, the user must adhere to the old adage "caveat emptor" or "buyer beware". The only universal statement that can be made for definitions of terms characterizing converter products is that they are univessally inconsistent. For this reason, this application note will provide a simple method of providing a very graphic means of testing several of National's A/D converter products. It is also recommended that the reader refer to Application Note AN-156 forr additional information concerning converter products definitions. Specific parameters which will be focused on in this paper are zero error, scale error, non-linearity error, differential non-linearity, monotonicity, total unadjusted error and quantizing error.

The block diagram of Figure 1 shows the basic blocks of the complete test circuit of Figure 2. A storage scope is required to provide a continuous display. A Tektronix 7633 or equivalent is recommended. A typical characteristic for the ADC0800 shown in Figure 3.


FIGURE 1. Block Diagram for A/D Tester


6u!łsəュ дәృəлuoう G/V 6LL-NV

The ramp generator provides a linear output voltage from 0 V to 10 V . This voltage is used as a) the horizontal amplifier input to the scope b) as a reference voltage to the difference amplifier and c) as the analog input voltage to the device under test.

The storage scope is used as an X-Y display with the horizontal input functioning as an input amplifier. The vertical input (Y-direction) displays the difference between the converter's analog input voltage and the equivalent output voltage of the same converter. The equivalent output voltage is generated by the 12 -bit digital-to-analog converter (DAC1200). The horizontal input (X-direction) displays the difference voltage over the entire analog input voltage range. For a reference voltage set to 10.24 V , the range is 0 V to 10.24 V . In the case of an 8 -bit $A / D$, there would be 256 different voltages displayed across the entire range of the reference.

The test circuit shown in Figure 2 can be used to test the ADC0800, ADC1211 or the ADC1210. These are 8 -bit, 10 -bit and 12 -bit analog-to-digital converters.

Zero and full scale adjustment circuits are provided to allow a more accurate computation of non-linearity error.

The DAC1200D is a 12 -bit D/A converter. It is quite adequate for the 8 -bit and 10 -bit parts but may be replaced by a higher resolution part if testing 12 -bit A/D converters. The LH0044AH is a precision low noise amplifier and the LHOOO2CH is a buffer amplifier. The output of the reference must be adjusted to the full scale input voltage to assure proper output from the DAC1200. This is done by adjusting R-100.

## TESTING

Figure 3 shows a typical output characteristic for the ADC0800, an 8 -bit A/D converter. The reference line is set by switching the vertical channel ( Y -axis amplifier) to dc and triggering the ramp generator. The adjustment is made using the horizontal positioning. The vertical range should be set to $5 \mathrm{~V} / \mathrm{division}$. The $50 \mathrm{mV} /$ division shown is the effective range of the channel taking into the account that the difference amplifier has a gain of 100 .

When the initial set-up is completed, it is relatively easy to get readings for zero error, scale error, non-linearity error, differential non-linearity error, quantizing error, and to detect missing codes.

Zero error is simply the deviation from the reference line to the middle of the quantizing error when the input voltage is zero. All errors can be expressed as percent of full scale of in LSB's (least significant bits). For a 0 V to 10.24 V analog input 8 -bit converter;

1. $L S B=\frac{10 \mathrm{~V}}{2^{8}}=40 \mathrm{mV}=0.40 \% \mathrm{FS}$

Scale error is the same as the zero error except that it occurs when the analog input voltage is at full scale.

In most applications, it is not the non-linearity in itself which is important, but rather the slope of the non-linearity. For instance, in an application using an $A / D$ to sense gas in a tank and then to compute the remaining miles or time based on the current rate of usage, you do not want a large non-linearity slope. This gives the typical analog gas gauge effect of getting what appears to be good mileage over a certain range and poorer mileage over another range. Specifying nonlinearity error and differential non-linearity error provides an error band around which to limit this change in slope or rate of change.

Non-linearity error can be defined in either of 2 ways. Shown in Figure 3 is the "best straight line" definition for non-linearity. This is the more traditional definition for non-linearity and is the one use for the ADC0800 because of the inherent unidirectional nature of the error. A more conservative definition of "ideal straight line linearity" or more appropriately "total error" is twice that of the best straight line error. This linearity error is the maximum deviation from a straight line drawn between zero and full scale. The ADC1210 and ADC1211, 12 -bit and 10 -bit $A / D$ converters, use this definition of non-linearity because the deviation can be in either direction.


FIGURE 3. Typical Output Characteristic for the ADC0800

Differential non-linearity is most noticeable in converters using the successive approximation technique for conversion. It occurs when switching in a new resistance value for approximating the analog input voltage. It is the amount of change in the input voltage required to get a change in the digital output. On the scope it shows up as a change in non-linearity at one point. Differential non-linearity with this test method can be used to check for "no missing codes". "No missing codes" means that over the reference range, the converter will provide $2^{n}$ digital output codes, where $N$ is the resolution of the converter.

Total unadjusted error is the maximum deviation from an ideal transfer function for an A/D converter. This error does not include quantizing error. The non-linearity error of an unadjusted ADC0800 is in a direction so as to decrease the total error. Therefore, the total unadjusted error for the ADC0800 will be either the zero error or, the scale error, whichever is greater. This
characteristic is only peculiar to this form of successive approximation type of converter.

Quantizing is inherent in the nature of the device. An 8 -bit converter can make only 256 changes in the output regardless of the input voltage range. Therefore, for any converter there is always 1 LSB of quantizing error. This would appear as $\pm 1 / 2$ LSB of error around a straight line approximation of the output characteristic.

Monotonicity is the ability of the converter to give a digital output which is always in the same direction as the analog input voltage. The ADC0800 is inherently monotonic.

This paper has focused on the parameters peculiar to A/D converter products. It should give the user of any manufacturer's A/D converter a method for easily testing and comparing the characteristics of a particular A/D converter. It provides a low cost means of testing parameters which have historically been difficult to test.

| TOP | bottom |
| :---: | :---: |
| conductar | CONOUCTOR |
| GND | GND |
| HORIZ OUT |  |
| VERT OUT |  |
| $\therefore 15 \mathrm{~V}$ | +15V |
| $\begin{aligned} & \text { EXT CLOCK } \\ & \text { IN } \\ & \times \text { ANALOG } \\ & \text { IV } \end{aligned}$ |  |

FIGURE 4. "Component Piacement" on Component Side of P.C. Board


FIGURE 5. Component Side of P.C. Board Layout

FIGURE 6. Backside of P.C. Board Layout

## References for A/D Converters

Interfacing between digital and analog signals is becoming increasingly important with the proliferation of digital signal processing. System accuracy is often limited by the accuracy of the converter and a limitation of the converter is the voltage reference. Design can be difficaul if the reference is external.

The accuracy of any converter is limited by the temperature dirft or long term drift of the voltage reference, even if conversion linearity is perfect. Assuming that the voltage reference is allowed to add $1 / 2$ least significant bit error (LSB) to the converter, it is surprising how good the reference must be when even small temperature excursions are considered. When temperature changes are large, the reference design is a major problem. Table I shows the reference requirements for different converters while Table II shows how the same problems exist with digital panel meters.

The voltage reference circuitry is required to do several functions to maintain a stable output. First, input power supply changes must be rejected by the reference circuitry. Secondly, the zener used in the reference must be biased properly, while other parts of circuitry scale the typical zener voltage and provides a low impedance output. Finally, the reference circuitry must reject ambient temperature changes so that the temperature drift of the reference circuitry plus the drift of the zener does not exceed the desired drift limit.

While zener temperature coefficient is obviously critical to reference performance, other sources of drift can easily add as much error as zener - even in voltage references with modest performance of $20 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ temperature drift. Zener drift and op amp drift add directly to the drift error, while resistor error is only a function of how well the scaling resistors track. Resistors which have a high TC can be used if they track.

National Semiconductor
Application Note 184
Robert C. Dobkin
July 1977

For a 10 V output with a 6.9 V zener, the drift contribution of resistor mistracking is about 0.4 since the gain is 1.4 . The range of temperature coefficient errors for different components used to make a 10 V reference from a 6.9 V zener are shown in Table III. Another potential source of error, input supply variations, are negligible if the input is $1 \%$ regulated, and the resistor feeding the zener is stable to $1 \%$.

Less frequently specified sources of error in voltage reference zeners are hysteresis and stress sensitivity. Stress on either a zener-diode junction or the series-temperature-compensating junction will cause voltage shifts. The axial leads on discrete devices can transmit stress from outside the package to the junction, causing 1 mV to 5 mV shifts.

Temperature cycling the discrete zener can also induce non-reversible changes in zener voltage. If a zener is heated from $25^{\circ} \mathrm{C}$ to $100^{\circ} \mathrm{C}$ and then back to $25^{\circ} \mathrm{C}$, the zener voltage may not return to its original value. This is because the temperature cycle has permanently changed the stress in the die, changing the voltage. This effect can be as high as 5 mV in some diodes and may be cumulative with many temperature cycles. The new planar IC zeners, such as the LM199 (temperature stabilized) or the LM129 are insensitive to stress and show only about $50 \mu \mathrm{~V}$ of hysteresis for a $150^{\circ} \mathrm{C}$ temperature cycle since the package .does not stress the silicon chip.

## DESIGNING THE REFERENCE

If moderate temperature performance such as $20 \mathrm{ppm} /$ ${ }^{\circ} \mathrm{C}$ is all that is needed, 2 different approaches can be used in the reference design. In the first, the temperature drift error is split equally between the zener and the amplifier or scaling resistors. This requires a moderately low drift zener and op amp with 10 ppm resistors.

TABLE I. Maximum Allowable Reference Drift for $\mathbf{1 / 2}$ Least Significant Bits Error of Binary Coded Converter

| TEMP CHANGE | BITS |  |  |  |  |  |
| :---: | :--- | :--- | :--- | :--- | :--- | :--- |
|  | $\mathbf{6}$ | $\mathbf{8}$ | $\mathbf{1 0}$ | $\mathbf{1 2}$ | $\mathbf{1 4}$ |  |
| $25^{\circ} \mathrm{C}$ | 310 | 80 | 20 | 5 | 1.25 | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
| $50^{\circ} \mathrm{C}$ | 160 | 40 | 10 | 2.5 | 0.6 | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
| $100^{\circ} \mathrm{C}$ | 80 | 20 | 5 | 1.2 | 0.3 | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
| $125^{\circ} \mathrm{C}$ | 63 | 16 | 3 | 1 | 0.2 | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |

TABLE II. Maximum Allowable Reference Drift for 1/2 Digit Error of Digital Meters

| TEMP CHANGE | DIGITS |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | 2 | $\mathbf{2 1 / 2}$ | $\mathbf{3}$ | $\mathbf{3 1 / 2}$ | $\mathbf{4}$ | $\mathbf{4 1 / 2}$ | $\mathbf{5}$ | $\mathbf{5 1 / 2}$ |  |
| $25^{\circ} \mathrm{C}$ | 200 | 100 | 20 | 10 | 2 | 1 | 0.2 | 0.1 | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
| $5^{\circ} \mathrm{C}$ |  |  | 100 | 50 | 10 | 5 | 1 | 0.5 | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |

[^29]TABLE III. Drift Error Contribution From Reference Components for a 10 V Reference

| DEVICE | ERROR | 10V <br> OUTPUT DRIFT |
| :--- | :--- | :--- |
| Zener | Zener Drift |  |
| LM199A | $0.5 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ | $0.5 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
| LM199, LM399A | $1 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ | $1 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
| LM399 | $2 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ | $2 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
| 1N829, LM3999 | $5 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ | $5 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
| LM129, 1N823A, 1N827A, LM329A | $10-50 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ | $10-50 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
| LM329, 1N821, 1N825 | $20-100 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ | $20-100 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
| Op Amp | Offset Voltage Drift |  |
| LM725, LH0044, LM121 | $1 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ | $0.15 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
| LM108A, LM208A, LM308A | $5 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ | $0.7 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
| LM741, LM101A | $15 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ | $2 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
| LM741C, LM301A, LM308 | $30 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ | $4 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
| Resistors | Resistance Ratio Drift |  |
| 1\% (RN55D) | $50-100$ ppm | $20-40 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
| $0.1 \%$ (Wirewound) | $5-10$ | $2-4 \mathrm{ppm}$ |
| Tracking 1 ppm Film or Wirewound | - | $0.4 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |

The second approach uses a very low drift zener and allows the buffer amplifier or scaling resistor to cause most of the drift error. This type of design is now made economical by the availability of low cost temperature stabilized IC zeners with virtually no TC. Further, the temperature coefficient of this reference is easily upgraded, if necessary. The 2 reference circuits are shown in Figure 1a and Figure 1b.

In Figure 1a, an LM308 op amp is used to increase the typical zener output to 10 V while adding a worst-case drift of $4 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ to the $10 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ of the zener. Resistors R3 and R4 should track to better than 10 ppm bringing the total error so far to 18 ppm . Since the output must be adjusted to eliminate the initial zener tolerance, a pot, R5 and R2 have been added. The loading on the pot by R2 is small, and there is no tracking requirement between the pot and R2. It is necessary for R2 to track R3 and R4 within 50 ppm .

In Figure 1b, a low drift reference and op amp are used to give a total drift, exclusive of resistors of $3 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$. Now the resistor tracking requirement is relaxed to about 50 ppm , allowing ordinary $1 \%$ resistors to be used. The circuit in Figure $1 b$ is modified easily for applications requiring $3 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ to $5 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ overall drift by tightening the tracking of the resistors. For more accurate applications, the Kelvin sensing for both output and ground should be used. For even lower drifts, substituting a $1 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ op amp, 1 ppm tracking resistors and an LM199A zener, overall drifts of $1 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ can be achieved. In both of the circuits, it is important to remember that the tracking of resistors can, at worstcase, be twice temperature drift of either resistance.

In both circuits, the zener is biased by a single resistor from the supply, rather than from the reference output. This eliminates possible start-up problems and, because of the $1 \Omega$ dynamic impedance of the IC zeners, only


FIGURE 1a. 10V, 20 ppm Reference Using a Low Cost Zener and Low Drift Resistors


FIGURE 1b. 10V Reference has Low Drift Reference and Standard 1\% Resistors. Kelvin Sensing is Shown with Compensation for Line Changes.


FIGURE 2. Low Voltage Reference
adds about $20 \mu \mathrm{~V}$ of error. Compensation for input changes is shown in Figure 1b. Conventional zeners do not allow this biasing. A conventional 5 ppm reference such as the 1 N829 has a dynamic impedance of about $15 \Omega$. If it is biased from a resistor from a $1 \%$ regulated 15 V supply, the operating current can change by $1.7 \%$ or $127 \mu \mathrm{~A}$. This will shift the zener voltage by 1.9 mV or 60 ppm . With the IC zeners operating at 1 mA , a $1 \%$ shift in the supply will change the reference by $20 \mu \mathrm{~V}$ or 3 ppm . Further, power dissipation in the IC is only 7 mW , giving low warm-up drift compared to 7.5 mA zeners. The biasing resistor for the IC zener need not be any better than an ordinary $1 \%$ resistor since performance is independent of current.

When output voltages less than the zener voltage are desired, the IC zeners significantly simplify circuit design since no auxiliary regulator is needed for biasing. Figure 2 shows a 5 V reference circuit for use with a 15 V input.

In this case, zener drift contributes proportionally to the output drift while op amp offset drift adds a greater rate. With the 10 V reference, $15 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ from the op amp contributed $2 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ drift, but for the 5 V reference, $15 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ adds $3 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$. This makes op amp choice more important as the output voltage is lowered. Of course, if a high .output impedance is tolerable, the op amp can be eliminated.

## APPROACHING THE ULTIMATE DRIFT

To obtain the lowest possible drifts, temperature coefficient trimming is necessary. With discrete zeners, the operating current can sometimes be trimmed to change the TC of the reference; however, the temperature coefficient is not always linear or predictable. With the new IC zeners, TC is independent of operating current so trimming must be done elsewhere in the circuit. The lowest drift components should be used since

trimming can only remove a linear component of drift. High TC devices can have a highly non-linear drift, making trimming difficult.

Figure 3 shows a circuit suitable for trimming. An LM199A reference with $0.5 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ drift is used with a $121 / 108 \mathrm{op} \mathrm{amp}$. Resistors should be 1 ppm tracking to give overall untrimmed drifts of about 0.9 ppm . The $121 / 108$ is a low drift amplifier combination where drift is predictably proportional to offset voltage. An offset can be set for the 108/121 combination to cancel the measured drift with 1 pass calibration.

Trimming procedure is as follows: the zener is disconnected and the input of the op amp grounded. Then the offset of the op amp is nulled out to zero. Reconnecting the zener, the output is adjusted to precisely 10 V . A temperature run is made and the drift noted. The op amp will drift $3.6 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ for every 1 mV of offset, so for every $5 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ drift at the output, the offset of the op amp is adjusted $1 \mathrm{mV}(1.4 \mathrm{mV}$ measured at the output) in the opposite direction. The output is readjusted to 10 V and the drift checked.

Although this trimming scheme was chosen since only a single adjustment is usually required, compensation is not always perfect. Hysteresis effects can appear in resistors or op amps as well as zeners. Best results can be obtained by cycling the circuit to temperature a few times before taking data to relieve assembly stresses on the components. Also, oven testing can sometimes cause thermal gradients across circuits, giving $50 \mu \mathrm{~V}$ to $100 \mu \mathrm{~V}$ of error. However, with careful layout and trimming, overall reference drifts of $0.1 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ to $0.2 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ can be achieved.

There are 2 other possible problem areas to be considered before final layout. Good single point grounding is important. Traces on a PC board can easily have $0.1 \Omega$ and only 10 mA will cause a 1 mV shift. Also, since these references are close to high-speed digital circuitry, shielding may be necessary to prevent pick-up at the inputs of the op amp. Transient response to pick-up or rapid loading changes can sometimes be improved by a large capacitor ( $1 \mu \mathrm{~F}-10 \mu \mathrm{~F}$ ) directly on the op amp output; but this will depend on the stability of the op amp.

## CMOS A/D Converter Chips Easily Interface to 8080A Microprocessor Systems

## SUMMARY

This paper describes techniques for interfacing National Semiconductor's new ADC3511 and ADC3711 microprocessor compatible analog-to-digital converter chips to 8080 A microprocessor systems. The hardware interface and the software interrupt service routine will be described for single and multiple $A / D$ converter data acquisition systems.

## INTRODUCTION

The recent introduction of monolithic digital voltmeter chips has encouraged designers to consider their use as analog-to-digital converters in data acquisition systems. While the high accuracy afforded at low cost was attractive, certain difficulties in applying these devices in digital systems were encountered. Most of these difficulties were due to the DVM chip's output structure being oriented towards driving 7 -segment displays with internally generated digit scanning rates. National Semiconductor has recently introduced a family of monolithic CMOS A/D converters-2 of these devices are directed towards LED display DPM and DVM applications (ADD3501 3-1/2-digit DPM and ADD3701 3 3/4-digit DPM) while the other 2 (ADC3511 3 1/2. digit $A / D$ and ADC3711 3 3/4-digit A/D) have addressable BCD outputs. These last 2 devices allow easy interface to microprocessor and calculator-oriented (COPS) systems.

National Semiconductor Application Note 200


Single or multiple channel monitoring of physical variables can be achieved with high accuracy despite the lack of complexity and low overall cost.

## A/D CONVERSION

All A/D converters in this family operate from a single 5 V supply and convert inputs from 0 to $\pm 2 \mathrm{~V}$. The converters use a pulse-width modulation technique which requires no precision components and exhibits low offset, low drift, high linearity and no rollover error. An additional advantage is that the voltage reference is of the same polarity as the supply.

Two resolutions are offered: the $31 / 2$-digit types divide the input into 2,000 counts plus sign, while the $33 / 4$ digit types provide 4,000 counts plus sign which is roughly equivalent to the resolution of a 12 -bit plus sign binary converter. The $31 / 2$-digit converters require 200 ms per conversion; $33 / 4$-digit types require 400 ms .

The converters handle negative inputs by internally switching the inputs and forcing the sign bit low. While this technique allows conversion of positive and negative inputs with only a single supply, the supply must be isolated from the inputs. Without an isolated supply, only positive voltages may be converted.

The basic converter is shown in Figure 1. The actual conversion technique is described in Appendix A.


FIGURE 1. Basic A/D Converter

## BCD OUTPUT DESCRIPTION

The ADC3511 and ADC3711 present the output data in $B C D$ form on a single 4 －line output port，plus a separate sign output．The desired digit is selected by a 2 －bit address which is latched by a high level at the Digit Latch Enable input（DLE）；a low level at DLE allows flow thru operation．Since the output is BCD，it is compatible with many standard instruments and can easily be converted into binary by the processor if this format should be desired．Overrange inputs are indicated by a hexidecimal＂EEEE＂plus an Overflow output．

A new conversion is begun by a positive pulse or high level at the Start Conversion（SC）input．The analog section of the converter continuously tracks the analog input．The Start Conversion command controls only the transfer of new data to the output latches，consequently the delay from the SC pulse to the Conversion Complete （CC）signal may vary from several milliseconds to several hundred milliseconds．In interrupt driven systems the delay is no problem，since the processor does not exe－ cute delay instructions while waiting for the data．How－ ever，if in－line or program I／O is used where the program waits for the data to be ready，the maximum delay between SC and CC must be programmed into the wait routine．This type of $\mathrm{I} / \mathrm{O}$ is therefore not as efficient as interrupt I／O．

The CC output goes low immediately after the SC pulse． At the end of a conversion，CC goes high and remains high until a new conversion is initiated．Continuous conversion operation is obtained by tying the SC input to $\mathrm{V}_{\mathrm{CC}}$ ．

## REFERENCE VOLTAGE

The 2.000 V reference is derived from the LM336， a recently announced monolithic reference which provides 2.5 V with low drift at low cost．This active reference is adjusted for minimum thermal drift of about $20 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ by using a third terminal on the device to adjust its output to 2.490 V ．

Total reference current consumption is low，as the LM336 requires only 1 mA of bias current，and the resistor divider about 2 mA ．The reference circuit is


FIGURE 2．A／D Converter Reference．The 10k Pot is Adjusted to a Voltage of 2.49 V on the Output；at this Voltage Minimum Drift Occurs．The Reference can Supply up to 8 A／D Converters．
shown in Figure 2．One reference can be used for many A／D＇s．The value of the upper series resistor R1 depends on the number of converters used．

## A SINGLE CHANNEL CONVERTER

A complete $A / D$ port is seen in Figures 3 and 4．Figure 3 shows a Dual Polarity converter and Figure 4 a Positive Only Polarity converter．Each port contains an A／D converter，TRI－STATE ${ }^{\circledR}$ bus driver，and 2 gates to con－ trol I／O．This A／D port is easily used in single or multi－ channel systems．In multichannel systems a converter is used on every channel allowing digital multiplexing of the outputs．

Data from the A／D converter in a single channel system is easily processed using an OUT command to start a conversion and $I N$ commands to read the data after the microprocessor has been interrupted by a Conver－ sion Complete．

As seen in Figure 5，a single channel A／D port uses a 6 －bit bus comparator to decode its assigned peripheral address from the lower address bits of the 8080A address bus．

When an interrupt is received，the present status of the processor is stored on the stack memory by a series of push commands．The interrupt is serviced by reading digit 4 （MSD）into the processor and checking the overflow bit．If the overflow bit is high，the converter input has exceeded its range and an error signal is generated，indicating that scaling must be done to attenuate the input signal．If the OFL is low，the sign bit is then checked to determine the polarity of the conversion．If the sign bit is low，a＂ 1 ＂is added to the MSB of digit 4．Since this bit would normally be low，（maximum converter range allows $\mathrm{MSB} \leq 3$ or 0011）a＂ 1 ＂in this position is used to denote a negative input voltage．The 4 bits of digit 4 which now include the sign are shifted into the upper half of the first byte and the 4 bits of digit 3 are packed into the lower half．Similarly，digits 2 and 1 are packed into the second byte and both bytes stored in memory．

Figure 6 and routine 1 are the flow chart and assembly language routine used to implement this action．

## 8－CHANNEL A／D WITH SOFTWARE PRIORITY

The basic $A / D$ port can easily be expanded to multiple channel systems．An 8－channel system is seen in Figure 7. This system interrupts the processor when one of the Conversion Complete outputs goes high．The processor saves the current status and reads the status word of the $A / D$ system．The status word is then compared to a priority table．Each level in the table corresponds to a priority level with high priority converters which are first in the table．If 2 or more converters have the same priority and are ready at the same time，the converter with the highest number gets serviced first．

The program determines which service routine to use by the bit position of＂ 1 ＇$s$＂in the status word．The routine loads the address pointer to digit 4 of the selected converter．The program then calls a subroutine which
goes through the process of checking overflow, sign and packs 4 BCD digits into 2 bytes. These 2 bytes are then stored in a table in the memory directly above the converter addresses. After a channel is serviced, the
original processor status is restored and the interrupt enabled. If additional channels need service, they immediately interrupt so the new status word is then read and a new priority established.


FIGURE 3. Dual Polarity A/D Requires that Inputs are Isolated from the Supply. Input Range is $\pm 1.999 \mathrm{~V}$.


FIGURE 4. Positive Polarity A/D Operating from 5V Supply. Input Range is +1.999 V .


FIGURE 5. Single Channel A/D Interface with Peripheral Mapped I/O


FIGURE 6. Flow Chart for Single Channel A/D Converter

Routine 1. Single Channel Interrupt Service Routine


FIGURE 7. 8-Channel A/D System with Maskable Priority Interrupt Using Memory Mapped I/O


FIGURE 8. Flow Charts of A/D Routines


FIGURE 8. Flow Charts of A/D Routines (Continued)


| LABEL | OPCODE | OPERAND | COMMENT | LABEL | OPCODE | OPERAND | COMMENT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PRTBL： | DB | 10 H | ；Q0010000 AD5 |  | MOV | B，A | ；save in B |
|  |  |  | lowest priority |  | DCR | H | ；point to LSD＋ 1 |
| RTBL： | DW | 1000H | ；routine for A／D 1 |  | MOV | A，M | ；input LSD＋ 1 |
|  | DW | 100 CH | ；routine for A／D 2 |  | MOV | A，M | ；delay |
|  | ． |  |  |  | RAL |  | ；rotate |
|  | ． |  |  |  | RAL |  | ；into |
|  |  |  |  |  | RAL |  | ；upper |
|  | DW | 1060H | ；routine for A／D 8 |  | RAL |  | ； 4 bits |
| ADIN： | MOV | A，M | ；input MSD plus |  | ANI | FO | ；mask lower bits |
|  |  |  | OFL \＆SIGN |  | MOV | C，A | ；save in C |
|  | MOV | A，M | ；delay |  | DCR | H | ；point to LSD |
|  | ORA | A | ；reset carry |  | MOV | A，M | ；input LSD |
|  | RAL |  | ；rotate left thru |  | MOV | A，M | ；delay |
|  |  |  | carry，OFL |  | ANI | OF | ；mask upper bits |
|  | JC | OFL | ；jump to overflow |  | OR | C | ；pack |
|  |  |  | if set |  | MOV | C，A | ；save in C |
|  | RAL |  | ；rotate left thru |  | SHLD | TEMP | ；store HL in temp |
|  |  |  | carry，sign |  | MOV | A，L | ；move L in accum． |
|  | JC | PLUS | ；jump to plus if set |  | ACl | 64 | ；generate lower |
|  | OR1 | 20 H | ；OR1 into BCD， |  |  |  | address |
|  | RAL |  | MSB for minus |  | MOV | L，A， | ；above memory |
| PLUS： | ANI | FO | ；mask lower order |  | ACl | $\bigcirc$ | ；include carry |
|  |  |  | bits |  | MOV | H，A | ；to upper bits |
|  | MOV | B，A | ；save in B |  | MOV | M，C | ；store C |
|  | DCR | H | ；point to MSD－1 |  | INX | H | ；then |
|  | MOV | A，M | ；input MSD－1 |  | MOV | M，B | ；store B |
|  | MOV | A，M | ；delay |  | LHLD | TEMP | ；retrieve HL |
|  | ANI | OF， | ；mask higher 4 bits |  | RET |  | ；return |

## Routine 2．8－Channel Interrupt Service Routine with Software Priority（Continued）

## ADJUSTMENT AND TESTING

Adjustment and testing of a single channel A／D is done by monitoring the memory space where the interrupt routine stores the data word．The microprocessor is forced to loop around a section of program with inter－ rupts enabled．As the input voltage of the converter is changed，this data word should also change as the con－ verter updates it．A precision voltage reference is con－ nected to the input of the $A / D$ and incremental voltage steps are applied．The A／D data word should also change according to the voltage steps．

At full－scale input voltage，the data word should be at its maximum value．If not，check the full－scale adjust on the $A / D$ by adjusting it so the OFL bit goes high when the input is exactly 2.000 V ．

Multichannel systems are more difficult to check．Start by individually checking the full－scale adjustments so the converters overflow at 2.000 V ．Check the software priority routine by forcing all status bits of the status word high．This corresponds to all converters being ready at the same time，a very unlikely worst－case condition．The microprocessor should respond by out－ putting the address of all 4 digits of the A／D port with the highest priority along with the memR strobes， then with a memW strobe to start a new conversion． The next highest priority converter should then receive its addresses and memR strobes and so on down the line．

Once the priority routine has been debugged，each data word is monitored as the input to its converter is adjusted． Since a common input routine is used，once 1 channel operates，all the other channels should also．

Debugging may most easily be done by single stepping through the program at these critical areas．No timing problems should be encountered since the $A / D$ port appears to be a standard peripheral or memory．In the ADC3511 and ADC3711 the desired output is merely addressed the same as a memory location．

The memory requirements of the interface depends， of course，on the complexity of the system．The single channel converter requires approximately 60 bytes of program storage plus 2 bytes for data storage and 4 peripheral addresses．

The multichannel system requires about 40 bytes for the priority routine and 10 bytes of program for each converter routine．The common input routine requires about－ 50 bytes of program and is used by all the con－ verter routines in the form of a subroutine．

Memory mapped I／O causes 64 memory locations to be used to input an 8 －channel system．The data space is located directly above the address space for the con－ verters and 16 memory locations are used to store the data for 8 converters．

## CONCLUSION

The ADC3511 and ADC3711 microprocessor compatible A／D converters eliminate the difficulties previously encountered in applying DPM chips to microprocessor systems．The low parts count and low cost per channel make distributed or remote A／D conversion practical for a variety of data acquisition applications．

## APPENDIX A

## THEORY OF OPERATION

A schematic for the analog loop is shown in Figure A1. The output of SW 1 is either at $V_{\text {REF }}$ or $O V$, depending on the state of the $D$ flip-flop. If $Q$ is at a high level, $V_{\text {OUT }}=V_{\text {REF }}$ and if $Q$ is at a low level $V_{\text {OUT }}=0 \mathrm{~V}$. This voltage is then applied to the low pass filter comprised of R1 and C1. The output of this filter, $\mathrm{V}_{\mathrm{FB}}$, is connected to the negative input of the comparator, where it is compared to the analog input voltage, VIN. The output of the comparator is connected to the D input of the D flip-flop. Information is then transferred from the D input to the Q and $\overline{\mathrm{Q}}$ outputs on the positive edge of clock. This loop forms an oscillator whose duty cycle is precisely related to the analog input voltage, VIN.
An example will demonstrate this relationship. Assume the input voltage is equal to 0.500 V . If the Q output of the $D$ flip-flop is high, then $V_{\text {OUT }}$ will equal $V_{\text {REF }}$ ( 2.000 V ) and VFB will charge toward 2 V with a time constant equal to R1C1. At some time $\mathrm{V}_{\mathrm{FB}}$ will exceed 0.500 V and the comparator output will switch to 0 V . At the next clock rising edge, the Q output of the D flip-flop will switch to ground, causing VOUT to switch to OV. At this time, VFB will start discharging toward 0 V with a time constant R1C1. When $\mathrm{V}_{\mathrm{FB}}$ is less than 0.5 V , the comparator output will switch high. On the rising edge of the next clock, the Q output of the D flip-flop will switch high and the process will repeat. There exists at the output of SW 1 a square wave pulse train with positive amplitude $V_{\text {REF }}$ and negative amplitude OV.

The DC value of this pulse train is:


The low pass filter will pass the DC value and then:
$\mathrm{V}_{\mathrm{FB}}=\mathrm{V}_{\mathrm{REF}}$ (duty cycle)
Since the closed loop system will always force VFB to equal $V_{I N}$, we can then say that:

$$
V_{I N}=V_{F B}=V_{\text {REF }} \text { (duty cycle) }
$$

or

$$
\frac{V_{\text {IN }}}{V_{\text {REF }}}=\text { (duty cycle) }
$$

The duty cycle is logically ANDed with the input frequency fiN. The resultant frequency $f$ equals:

$$
f=(\text { duty cycle }) \times(f \mid N)
$$

Frequency $f$ is accumulated by counter no. 1 for a time determined by counter no. 2. The count contained in counter no. 1 is then:

$$
\text { count }=\frac{f}{(f \mid N) / N}=\frac{(\text { duty cycle) } \times(f \mid N)}{(f \mid N) / N}=\frac{V_{I N}}{V_{\text {REF }}} \times N
$$

For the $A D C 3511 \mathrm{~N}=2000$.
For the ADC3711 $\mathrm{N}=4000$.


FIGURE A1. Analoǵ Loop Schematic Pulse Modulation A/D Converter

## ELECTRICAL CHARACTERISTICS

ADC3511CC, ADC3711CC $4.75 \leq \mathrm{V}_{\mathrm{CC}} \leq 5.25 \mathrm{~V} ;-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}}+85^{\circ} \mathrm{C}, \mathrm{f}_{\mathrm{C}}=5$ conv. $/ \mathrm{sec}$
(ADC3511CC): 2.5 conv./sec (ADC3711CC); unless otherwise specified.

| PARAMETER |  | CONDITIONS | MIN | TYP <br> (Note 2) | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Non-Linearity |  | (Note 3) | -0.05 | $\pm 0.025$ | 0.05 | \% of Full-Scale |
|  |  | $V_{\text {IN }}=0-2 V$ Full-Scale <br> ViN $=0-200 \mathrm{mV}$ Full-Scale |  |  |  |  |
|  | Organization Error |  | -1 |  | 0 | Counts |
|  | Offset Error | $V_{\text {IN }}=0 \mathrm{~V}$, (Note 4) | -0.5 | 1.0 | 3.0 | mV |
|  | Rollover Error |  | -0 |  | 0 | Counts |
| $\mathrm{VIN}_{+}, \mathrm{V}_{\text {IN- }}$ | Analog Input Current ${ }^{\text {' }}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | -5 | 1 | 5 | $n \mathrm{~A}$ |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics"' provides conditions for actual device operation.
Note 2: All typicals are given for $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
Note 3: For the ADC3511CC: full-scale $=1999$ counts; therefore, $0.025 \%$ of full-scale $=1 / 2$ counts and $0.05 \%$ of full-scale $=1$ count.
For the ADC 3711 CC : full-scale $=3999$ counts; therefore, $0.025 \%$ of full-scale $=1$ count and $0.05 \%$ of full-scale $=2$ counts.
Note 4: For full-scale $=2.000 \mathrm{~V}: 1 \mathrm{mV}=1$ count for the $\mathrm{ADC} 3511 \mathrm{CC} ; 1 \mathrm{mV}=2$ counts for the ADC3711CC.


FIGURE A2. ADC3511 3 1/2-Digit A/D (*ADC3711 3 3/4-Digit A/D) Block Diagram

## A Digital Multimeter Using the ADD3501

## INTRODUCTION

National Semiconductor's ADD3501 is a monolithic CMOS IC designed for use as a $31 / 2$-digit digital voltmeter. The IC makes use of a pulse-modulation analog-to-digital conversion scheme that operates from a 2 V reference voltage, functions with inputs between OV and $\pm 1.999 \mathrm{~V}$ and operates from a single supply.

The conversion rate is set by an external resistor/capacitor combination, which controls the frequency of an on-chip oscillator. The ADD3501 directly drives 7 -segment multiplexed LED displays, aided only by segment resistors and external digit buffers. The ADD3501 blanks the most significant digit whenever the MSD is zero; and, during overrange conditions, the display will read either +OFL or -OFL (depending on the polarity of the input).

These characteristics make the ADD3501 suitable for use in low-cost instrumentation. An example of such use is the inexpensive, accurate, digital multimeter (DMM) presented here-an instrument that measures $A C$ and $D C$ voltages and currents, and resistance.

## CIRCUIT DESCRIPTION

Figure 1 shows the circuit diagram of the ADD3501based DMM, and Table I summarizes its measurement capabilities. Since the accuracy of the ADD3501 is $\pm 0.05 \%$, the DMM's performance is mainly determined by the choice of discrete components.

Supporting the ADD3501 is a DS75492 digit driver, an NSB5388 LED display, and an LM340 regulator for the VCC supply. A 2 V reference voltage-derived from the LM336 reference-diode circuitry-permits the $31 / 2$-digit system a $1 \mathrm{mV} / \mathrm{LSD}$ resolution. (i.e., the ADD3501's full-scale count of 1999 or 1999 mV ).

DC Voltage Measurement. The DMM's user places the $(+)$ and $(-)$ probes across the voltage to be measured, and sets the voltage range switch as necessary. This switch scales the input voltage, dividing it down so that the maximum voltage across the ADD3501's VIN and $V_{\text {IN }}$ - pins is limited to 2 V full-scale on each input range. The ADD3501 performs an A/D conversion, and displays the value of the DMM's input voltage. The instrument's input impedance is at least $10 \mathrm{M} \Omega$ on all DC voltage ranges. Except for the 2 V range, the DMM's survival voltage-the maximum safe DC input-is in excess of 1 kV . On the 2 V range, the maximum allowable input is 700 V .

AC Voltage Measurement. Switching the DMM to its AC VOLTS mode brings the circuit of Figure 2 into function. This circuit operates as an averaging filter to generate a DC output proportional to the value of the rectified AC input; this value, in turn, is "tapped down" by R5 to a level equivalent to the input's rms value, which is the value displayed by the DMM.

National Semiconductor Application Note 202
Carson Chen
July 1978


Op amp A3 is simply a voltage follower that lowers the input-attenuator's source impedance to a value suitable to drive into A4. This impedance conversion helps eliminate some of the possible offset-voltage problems (the A4 input-offset-current source impedance IR drop, for example) and noise susceptibility problems as well. C1 blocks the DC offset voltage generated by A3.

A4 and A5 comprise the actual AC-to-DC converter; to see how it works refer again to Figure 2, and consider first its operation on the negative portion of an AC input signal. At the output of A4 are 2 diodes, D1 and D2, which act as switches. For a negative input to A4's inverting input, D1 turns on and clamps A4's output to 0.7 V , while D2 opens, disconnecting A4's output from A5's summing point (the inverting input). A5 now operates as a simple inverter: R2 is its input resistor, R5 its feedback resistor, and its output is positive.

Now consider what happens during the positive portion. of an AC input. A4's output swings negative, opening D1 and closing D2, and the op amp operates as an inverting unity-gain amplifier. Its input resistor is R1, its feedback resistor is R3, and its output now connects to A5's summing point through R4. D2 does not affect A4's accuracy because the diode is inside the feedback loop.

A positive input to A4 causes it to pull a current from A5's summing point through R4 and D2; the positive input also causes a current to be supplied to the A5 summing point through R2. Because A4 is a unitygain inverter, the voltage drops across R2 and R4 are equal, but opposite in sign. Since the value of R2 is double that of R4, the net input current at A5's summing point is equal to, but opposite, the current through R2. A5 now operates as a summing inverter, and yields-again-a positive output. (R6 functions simply to reduce output errors due to input offset currents.)

Thus, the positive and negative portions of the DMM's $A C$ voltage input both yield positive DC outputs from A5. With C2 connected across R5 as shown, the circuit becomes an averaging filter. As already mentioned, the tap on R5 is set so that the circuit's DC output is equivalent to the rms value of the DMM's AC voltage input, which is the value converted and displayed by the ADD3501.

DC Current Measurement. To make a DC current measurement, the user inserts the DMM's probes in series with the circuit current to be measured and selects a suitable scale. On any scale range, the DMM loads the measured circuit with a 2 V drop for a full-scale


input.* The ADD3501 simply converts and displays the voltage drop developed across the DMM's currentsensing resistor.

AC Current Measurement. AC current measurements are made in a way similar to DC current measurements. The DMM is switched to its AMPS and AC settings. The in-circuit current is again measured by a drop across the DMM's current-sensing resistor, but now the AC voltage developed across this resistor is processed by A3, A4, and A5-exactly as described for AC voltage measurements-before being transferred to theADD3501. Again, the DMM displays an rms value appropriate for the AC signal current being measured.

Resistance Measurement. This DMM measures resistance in the same way as do most multimeters: it measures the voltage drop developed across the unknown resistance by forcing a known, constant-current through it. Suitable scale calibration translates the voltage drop to a resistance value.

The resistance measurement requires the generation of a constant-current source that is independent of changes in $V_{\mathrm{CC}}$, using the 2 V , ground-referred reference voltage. The circuit of Figure 3 accomplishes this.

In Figure 3, A1 establishes a constant-current sink by forcing node $A$ to VREF, the voltage level at A1's non-inverting input. With' node $A$ held constant at $V_{\text {REF }}(2.000 \mathrm{~V})$, current through R 2 is also fixed-

[^30]since Q 1 's collector current is determined by the $\alpha_{\mathrm{I}} \mathrm{E}$ product- thus establishing V1 as
\[

$$
\begin{equation*}
\mathrm{V} 1=\mathrm{V}_{\mathrm{CC}}-\alpha\left(\mathrm{V}_{\mathrm{REF}} / \mathrm{R} 1\right) \mathrm{R} 2 \tag{1}
\end{equation*}
$$

\]

Note that $V_{\text {REF }}$ is derived from the LM336-a precision voltage source. Equation (1) shows, then, that (all else remaining constant) V1 varies directly with changes in $\mathrm{V}_{\mathrm{C}}$; i.e., V 1 tracks $\mathrm{V}_{\mathrm{C}}$. The $\mathrm{A} 1 / \mathrm{Q} 1$ pair thus establishes a voltage across R2 that floats, independent of changes in the ground-referenced potentials (VCC and $V_{R E F}$ ) that define it.

Now look at the A2/Q2 circuitry. The closed-loop operation of A2 tries to maintain a zero differential voltage between its input terminals. A2's non-inverting input is held' at V 1 ; thus, A2's inverting input is driven to V 1 . The current through $\mathrm{R}_{\mathrm{L}}$ (O2's emitter current) is therefore $\left(V_{C C}-V_{1}\right) R_{L}$. Since $V_{1}$ tracks $V_{C C}$, then ( $\mathrm{V}_{\mathrm{CC}}-\mathrm{V} 1$ ) - the voltage drop across $\mathrm{R}_{\mathrm{L}}$-is constant, thus producing ISOURCE (Figure 3)-the constant source current needed for the resistance measurement.

Note, that varying RX will not affect ISOURCE so long as the voltage drop across $\mathrm{R}_{\mathrm{X}}$ is less than (V1 VBE2). Should VRX exceed (V1 - VBE2), 02 would saturate, invalidating the measurement. The ADD3501 eliminates this worry, however, because as soon as the drop across RX equals or exceeds the 2 V full-scale input voltage the ADD3501 will display an OFL condition.

Finally, SW1 (Figure 3) is required as part of the VOLTS/AMPS/OHMS mode selection circuitry; in the VOLTS/AMPS position it prevents Q2's base-emitter junction pulling the V -supply to ground through A2.

TABLE I. DMM PERFORMANCE

| Measurement Mode | Range |  |  |  |  | Frequency <br> Response | Accuracy | Overrange Display |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | 0.2 | 2 | 20 | 200 | 2000 |  |  |  |
| DC Volts | - | V | V | V | V | - | $\leq 1 \%$ F.S. | $\pm$ OFLO |
| AC Volts | - | $V_{\text {RMS }}$ | VRMS | VRMS | $V_{\text {RMS }}$ | 40 Hz to 5 kHz | $\leq 1 \%$ F.S. | + OFLO |
| DC Amps | mA | mA | mA | mA | mA |  | $\leq 1 \%$ F.S. | $\pm$ OFLO |
| AC Amps | mARMS | mARMS | mARMS | mARMS | mARMS | 40 Hz to 5 kHz | $\leq 1 \%$ F.S. | +OFLO |
| Ohms | $k \Omega$ | $k \Omega$ | $\mathrm{k} \Omega$ | $k \Omega$ | $k \Omega$ | - | $\leq 1 \%$ F.S. | +OFLO |



FIGURE 2. AC/DC Converter


FIGURE 3. Constant-Current Source

## CALIBRATION

Calibrate the DMM according to the following sequence of operations:

DC Volts 2V Range

DC Volts 2V Range

Ohms $2 \mathrm{M} \Omega$ Range

AC Volts 2V Range

1. Adjust P1 until the cathode voltage of the reference diode, LM336, equals 2.49 V . This reduces the diode's temperature coefficient to its minimum value.
2. Short the $(+)$ and ( - ) probe inputs of the ADD3501 and adjust P2 until the display reads 0000 .
3. Apply 1.995 volts across the ( + ) and ( - ) probe inputs and adjust P3 until the display reads 1.995.
4. Select a precision resistor with a value near full-scale or the $2 \mathrm{M} \Omega$ range, and adjust P4 until the appropriate value is displayed.
5. Apply a known $1.995 \mathrm{~V}_{\text {rms }}$ sinewave signal to the DMM and adjust P5 until the display reads the same.
provements to the basic circuit of Figure 1 are possible in the following areas:
6. Expand the VOLTS mode to include a 200 mV full-scale range;
7. Decrease the full-scale current-measurement loading voltage from 2 V to 200 mV ; and,
8. Provide a true-rms measurement capability.
9. Increase resolution by substituting the ADD37013 3/4-digit DVM chip-which is interchangeable and provides a maximum display count of 3.999.

The first 2 improvements involve a dividing down of the ADD3501 feedback loop by a ratio of $10: 1$, which reduces the 2 V full-scale input requirement to 200 mV . This not only allows a 200 mV signal between the ADD3501's VIN+ and VIN- inputs to display a full-scale reading, but implies that the maximum voltage dropped across the current-measuringmode resistance also will be 200 mV . Note, though, that the values of the current-measurement resistors must be scaled down by a factor of ten.

Additionally, a 200 mV full-scale input implies a resolution of $100 \mu \mathrm{~V} / \mathrm{LSD}$. At such low input levels, the DMM may require some clever circuitry to eliminate the gain and linearity distortions that can arise from the offset currents in the AC-to-DC converter.

The third possible improvement-the reading of truerms values-can be implemented by replacing the AC-to-DC converter of Figure 2 with National's LH0091, a true-rms-to-DC converter, and appropriate interface circuitry.

## REFERENCES:

1. ADD3501 Data Sheet.
2. Application Note AN-20.
3. LH0091 Data Sheet.
4. ADD3701 Data Sheet.
5. LM336 Data Sheet.

## PC BOARD LAYOUT

It is imperative to have only one, single-point, analog signal ground connection for the entire system. In a multi-ground layout, the presence of ground-loop resistances will cause the op amps' offset currents and AC response to have a devastating effect on system gain, linearity, and display LSD flicker. Similar precautions must also be taken in the layout of the analog and high-switching-current (digital) paths of the ADD3501.

## A FINAL NOTE

The digital multimeter described in this note was developed with the goals of accuracy and low cost. For the high-end DMM market segments, however, im-

Section 15
Physical Dimensions
15






NS Package D28A
28-Lead Cavity DIP (D)


NS Package D28D
28-Lead Cavity DIP (D)


 16-Lead DIP (J) (Hybrid)




NS Package N24A 24-Lead Molded DIP (N)


NS Package N28A
28-Lead Molded DIP (N)




# The Data Bookshelf: Tools For The Design Engineer 

National Semiconductor's Data Bookshelf is a compendium of information about a product line unmatched in its breadth in the industry. The many Data Books referenced here represent National's entire line of devices, devices that span the entire spectrum of semiconductor processes, and that range from the simplest of discrete transistors to microprocessors - those most-sophisticated marvels of modern integrated-circuit technology.

Active and passive devices and circuits; hybrid and monolithic structures; discrete and integrated components . . . Complete electrical and mechanical specifications; charts, graphs, and tables; test circuits and waveforms; design and application information . . . Whatever you need you'll find in the designer's ultimate reference source - National Semiconductor's Data Bookshelf.

## Ordering Information

All orders must be prepaid. Domestic orders must be accompanied by a check or a money order made payable to National Semiconductor Corp.; orders destined for shipment outside of the U.S. must be accompanied by U.S. funds. Orders will be shipped by postage-paid Third Class mail. Please allow approximately 6-8 weeks for domestic delivery, longer for delivery outside of the U.S.

Please send me the volumes of the National Semiconductor DATA BOOKSHELF that I have selected below. I have enclosed a check or money order for the total amount of the order, made payable to National Semiconductor Corp.

Name $\qquad$ Purchase Order \# $\qquad$
Street Address


Send a facsimile of the above form to:
National Semiconductor Corp., c/o Mike Smith
P.O. Box 60876, Sunnyvale, CA 94088

Postage will be paid by National Semiconductor Corp. Please allow four to six weeks for delivery.

[^31]National Semiconductor Corporation
2900 Semiconductor Drive
Santa Clara, California 95051
Tel: (408) 737-5000
TWX: (910) 339-9240
National Semiconductor GmbH
8000 München 21
Eisenheimerstrasse 61/2
West Germany
Tel: 089/9 15027
Telex: 05-22772
NS International Inc., Japan
Miyake Building
1-9 Yotsuya, Shinjuku-ku 160
Tokyo, Japan
Tel: (03) 355-3711
TWX: 232-2015 NSCJ-J
National Semiconductor (Hong Kong) Ltd.
8th Floor,
Cheung Kong Electronic Bldg.
4 Hing Yip Street
Kwun Tong
Kowloon. Hong Kong
Tel: 3-411241-8
Telex: 73866 NSEHK HX
Cable: NATSEMI
NS Electronics Do Brasil
Avda Brigadeiro Faria Lima 844
11 Andar Conjunto 1104
Jardim Paulistano
Sao Paulo, Brasil
Telex: 1121008 CABINE SAO PAULO

## NS Electronics Pty. Ltd.

Cnr. Stud Rd. \& Mtn. Highway
Bayswater, Victoria 3153
Australia
Tel: 03-729-6333
Telex: 32096
National Semiconductor France
Expansion 10000
28, rue de la Redoute
92-260 Fontenay aux Roses
France
Tel: 660.81 .40
Telex: NSF $25956 \mathrm{~F}+$
National Semiconductor SRL
Via Alberto Mario 26
20146 Milano
Haly
Tel: (02) 46928 64/469 2341
Telex: 36540

## Mexicana de Electronica

Industrial S.A.
Tlacoquemecatl No. 139-401
Esquina Adolfo Prieto
Mexico 12. D.F
Tel: 575-78-68, 575-79-24
National Semiconductor (Pty.) Ltd.
No. 1100 Lower Delta Road
Singapore 3
Tel: 2700011
Telex: NAT SEMI RS 21402

## National Semiconductor Sweden

Algrytevagen 23
S-127 32 Skarholmen
Sweden
Tel: (8) 970835
Telex: 10731
National Semiconductor (Taiwan) Ltd.
Rm. B, 3rd Floor
Ching Lin Bldg.
No. 9, Ching Tao E. Road
P.O. Box 68-332 or 39-1176 Taipei

Tel: 3917324-6
Telex: 22837 NSTW
Cable: NSTW TAIPEI
National Semiconductor (UK) Ltd.
19 Goldington Road
Bedford
United Kingdom
Tel: 0234-211262
Telex: 826209

## National Semiconductor

District Sales Office
345 Wilson Avenue, Suite 404
Downsview, Ontario M3H 5W1
Canada
Tel: (416) 635-7260
National Semiconductor (Hong Kong) Ltd.
Korea Liaison Office
Rm. 607, 615 Seoul Bldg.
6, 2 Ka Huehyun-Dong Bldg.
C.P.O. Box 7941

Jung Ku, Seoul 100
Korea
Tel: 28-4746
Telex: K28589 WY PARK


[^0]:    *Devices are specified for operation over entire $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ range.

[^1]:    ${ }^{\dagger}$ Reference pressure for LX1601A and LX1701A is 10 psia.

[^2]:    ${ }^{*}$ May be common or separate. Care should be taken to avoid ground currents
    ** Direct or multiplexed access to the processor
    Note. This application is related to Figure 4 of timing diagrams

[^3]:    Note 1: Unless otherwise noted, these specifications apply for $\mathrm{V}^{+}=10.240 \mathrm{~V}, \mathrm{~V}^{-}=-15 \mathrm{~V}$, over the temperature range $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ for the ADC1210HD, ADC1211 HD, and $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ for the ADC1210HCD, ADC1211 HCD.
    Note 2: All typical values are for $\mathrm{T}_{\mathrm{A}}=\mathbf{2 5}{ }^{\circ} \mathrm{C}$.
    Note 3: Unless otherwise noted, this speçification applies over the temperature range $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$. Provision is made to adjust zero scale error to OV and full-scale to 10.2375 V during testing. Standard linearity test circuit is shown in Figure 5a.

[^4]:    *Note. All TTL signal level.

[^5]:    *Registered trademark of DuPont

[^6]:    *Perfect encode or decode is $\mu$-law when testing TP3001 and A-law when testing TP3002

[^7]:    *Perfect encode or decode is $\mu$-law when testing TP3001 and A-law when testing TP3002

[^8]:    *Perfect encode or decode is $\mu$-law when testing TP3001 and A-law when testing TP3002

[^9]:    *Perfect encode or decode is $\mu$-law when testing TP3001 and A-law when testing TP3002

[^10]:    *Note. Devices may be ordered by using either order number.

[^11]:    *Note. Devices may be ordered by using either order number.

[^12]:    Unless otherwise specified: R14 = $\mathrm{R} 15=1 \mathrm{k} \Omega, \mathrm{C}=15 \mathrm{pF}$, pin 16 to $\mathrm{V}_{\mathrm{EE}}$; $R_{L}=50 \Omega$, pin 4 to ground.
    Curve A: Large Signal Bandwidth
    Method of Figure 7, VREF $=2 \mathrm{Vp}-\mathrm{p}$
    offset 1 V above ground
    Curve B: Small Signal Bandwidth Method of Figure 7, $R_{L}=250 \Omega$, $V_{\text {REF }}=50 \mathrm{mVp}$-p offset 200 mV above ground.
    Curve C: Large and Small Signal Bandwidth Method of Figure 9 (no op amp, $R_{L}=50 \Omega$ ), $R_{S}=50 \Omega$, $V_{\text {REF }}=2 \mathrm{~V}, \mathrm{~V}_{\mathrm{S}}=100 \mathrm{mVp-p}$ cen. tered at OV.

[^13]:    *See NS Package HY24A

[^14]:    *Optional, no connection necessary

[^15]:    *See NS Package HY24A

[^16]:    *Note. Devices may be ordered by using either order number.

[^17]:    *Amplifier gain $=1$

[^18]:    **Covered by U.S. Patent Number 3,571,630

[^19]:    ＊Select ratio of R1 to R2 to obtain zero temperature drift

[^20]:    ＊Select ratio of R1 to R2 for zero temperature drift

[^21]:    ${ }^{4}$ Consult local sales representative or factory for information concerning the 14-pin flat package

[^22]:    Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of, "Electrical Characteristics" provides conditions for actual device operation.

[^23]:    $X=$ Don't care

[^24]:    Note 1: For operating at elevated temperature, the device must be derated based on a thermal resistance of $160^{\circ} \mathrm{C} / \mathrm{W}$ junction to ambient for the N package, and $150^{\circ} \mathrm{C} / \mathrm{W}$ junction to ambient for the H package.
    Note 2: Unless otherwise specified the absolute maximum negative input voltage is equal to the negative power supply voltage.
    Note 3: The power dissipation limit, however, cannot be exceeded.
    Note 4: These specifications apply for $V_{S}= \pm 15 \mathrm{~V}$ and $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C} . \mathrm{V}_{\mathrm{OS}}, I_{\mathrm{B}}$ and $\mathrm{I}_{\mathrm{OS}}$ are measured at $V_{\mathrm{CM}}=0$.
    Note 5: The input bias currents are junction leakage currents which approximately double for every $10^{\circ} \mathrm{C}$ increase in. the junction temperature, $\mathrm{T}_{\mathrm{j}}$. Due to limited production test time, the input bias currents measured are correlated to junction temperature. In normal operation the junction temperature rises above the ambient temperature as a result of internal power dissipation, $P_{D} . T_{j}=T_{A}+\Theta_{j A} P_{D}$ where $\Theta_{j A}$ is the thermal resistance from junction to ambient. Ușe of a heat sink is recommended if input bias current is to be kept to a minimum.
    Note 6: Supply voltage rejection ratio is measured for both supply magnitudes increasing or decreasing simultaneously in accordance with common practice.

[^25]:    - Gain error: $\pm 0.01 \%$ on the output stage, $\pm 0.01 \%$ on the input stage for a gain of 10 , and $\pm 1 \%$ for a gain of 199 .

[^26]:    Note 1: Unless otherwise specified, all specifications apply for $\mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}$, pin 9 grounded, $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ for the LH 0037 C and $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$

[^27]:    OUTPUT

[^28]:    BCD Illegal Code Suppression

[^29]:    ${ }^{*} 0.01 \% /{ }^{\circ} \mathrm{C}=100 \mathrm{ppm} /{ }^{\circ} \mathrm{C}, 0.001 \% /{ }^{\circ} \mathrm{C}=10 \mathrm{ppm} /{ }^{\circ} \mathrm{C}, 0.0001 \% /{ }^{\circ} \mathrm{C}=1 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$

[^30]:    *This drop may be reduced to 200 mV ; refer to the last section of this application note.

[^31]:    *San Francisco Bay Area residents add 6½\% Sales Tax.

