USER EUIDE

A Schlumberger Company

## Fairchild F9450 User Guide

February 1986
Microcontroller Division
¡opyright © 1986, Fairchild Semiconductor Corp. All rights reserved. No iart of this book may be reproduced, transmitted, transcribed, stored in any etrieval system, or translated into any language or computer language, in iny form or by any means, electronic, mechanical, magnetic, optical, hemical, manual, or otherwise, without the prior written permission of firchild Camera and Instrument Corp., 450 National Avenue, Mountain w, California 94043, U.S.A.

Table of Contents
Section 1. General Description ..... 1-3
MIL-STD-1750A ISA Advantages ..... 1-3
About This Book ..... 1-3
Section 2. Register Set ..... 2-3
General Registers ..... 2-3
Pending Interrupt and Mask Registers ..... 2-4
Fault Register ..... 2-4
Instruction Counter ..... 2-4
Status Word Register ..... 2-4
System Configuration Register ..... 2-5
Timers ..... 2-6
Section 3. Data Organization and Addressing ..... 3-3
Data Types ..... 3-3
Addressing Modes and Instruction Formats ..... 3-3
Address Space Implementation ..... 3-5
Stack Management ..... 3-7
Floating-Point Arithmetic ..... 3-8
Section 4. Initialization and Exception Processing
Self-Test and Initialization ..... 4-34-3
Fault and Error Handling ..... 4-3
Instruction Abort ..... 4-5
Interrupts
Executive Call ..... 4-7Context Switches
4-9
Context Swiches
Privileged Instructions ..... 4-10
Arithmetic Exceptions ..... 4-10
Section 5. Console Operation ..... 5-3
Entering Console Mode ..... 5-3
Sequence of Console Operations ..... 5-3
Notes on Console Use ..... 5-3
Exiting Console Mode ..... 5-6
Section 6. F9450 Processor Characteristics ..... 6-3
Internal Organization ..... 6-3
Signal Descriptions ..... 6-3
Bus Transactions ..... 6-9
Device Timing Characteristics ..... 6-11
External Coprocessors ..... 6-11
Bus Arbitration with Multiprocessors ..... 6-17
Memory Expansion and Protection ..... 6-19
Section 7. F9450 Environment ..... 7-3
Power Requirements ..... 7-3
Absolute Minimum/Maximum Ratings ..... 7-3
Packaging Information ..... 7-3
Section 8. F9451 Memory Management Unit ..... 8-3
Functional Description ..... 8-3
Page Registers ..... 8-3
Page Register Manipulation ..... 8-5
Address Translation and Protection Mechanism ..... 8-5
Wait States ..... 8-9
Signal Descriptions ..... 8-9
Timing Characteristics ..... 8-9
Absolute Minimum/Maximum Ratings ..... 8-10
Recommended Operating Ranges ..... 8-10
Power Requirements ..... 8-10
Package Information ..... 8-20
Section 9. F9452 Block Protect Unit ..... 9-3
Functional Description ..... 9-3
Block Protect Mechanism ..... 9-3
Basic System Configurations ..... 9-4
Instructions for Map Manipulation ..... 9-5
Wait States ..... 9-5
Signal Descriptions ..... 9-5
Timing Characteristics ..... 9-11
Absolute Minimum/Maximum Ratings ..... 9-11
Recommended Operating Ranges ..... 9-11
DC Characteristics ..... 9-11
Package Information ..... 9-17
Section 10. Development Tools ..... 10-3
SBC-50 Single Board Computer ..... 10-3
MACRO-50 Macro Assembler ..... 10-4
Fairchild C Compiler ..... 10-4
Other Sources ..... 10-5
Appendix A F9450 Instruction Set ..... A1-3
Mnemonics as Related to Addressing Modes ..... A1-3
Register Transfer Notation ..... A1-3
Operation Codes ..... A1-4
Instruction Set ..... A1-4
Integer Arithmetic/Logic ..... A2-3
Floating Point ..... АЗ-3
Bit Operations ..... A4-3
Shift Operations ..... A5-3
Load/Store/Exchange ..... A6-3
Multiple Load/Store ..... A7-3
Program Control ..... A8-3
Input/Output ..... A9-3
Index to Instructions ..... A10-3
Appendix B IEEE 1750A Cross-Reference ..... B-3
Appendix C F9450 Instruction Execution Times ..... C-3
Appendix D Signal Functions and Connection ..... D-3
Index


| General Description | 1 |
| :---: | :---: |
| Register Set | 2 |
| Data Organizing and Addressing | 3 |
| Initialization and Exception Processing | 4 |
| Console Operation | 5 |
| F9450 Processor Characteristics | 6 |
| F9450 Environment | 7 |
| F9451 Memory Management Unit | 8 |
| F9452 Block Protect Unit | 9 |
| F9450 Development Tools | 10 |
| Appendix A F9450 Instruction Set | A1 |
| Integer Arithmetic/Logic | A2 |
| Floating Point | A3 |
| Bit Operations | A4 |
| Shift Operations | A5 |
| Load/Store/Exchange | A6 |
| Multiple Load/Store | A7 |
| Program Control | A8 |
| Input/Output | A9 |
| Index to instructions | A10 |
| IEEE 1750A Cross-Reférence | B |
| F9450 Instruction Execution Times | C |
| Signal Functions and Connection Diagrams | D |

## FAIRCHILD

## General Description

A Schlumberger Company

This manual is an introduction and guide to the Fairchild F9450, a 16-bit high-performance control processor.

The F9450 is the center of a family of high-speed devices intended for commercial and military applications requiring sophisticated real-time processing. The F9450 instruction set is optimized for this purpose, and implements the complete MIL-STD-1750A Instruction Set Architecture (ISA) on a single chip.

The F9450 executes instructions at extremely high speed: for example, 0.25 microseconds for an ADD, 1.85 microseconds for an integer multiply. Its overall instruction throughput is 1.5 MIPS. It is also remarkably small, contained on a 0.6 -inch-width 64 -pin DIP package. The chip, which drives standard TTL I/O components, uses $\mathrm{I}^{3} \mathrm{~L}$ bipolar technology. The advantages of ${ }^{3} \mathrm{~L}$ are high immunity to radiation effects, an operating temperature range of $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$, and operating speeds up to 20 MHz .

The F9450 possesses, on chip, complete floating-point capabilities without the use of a math coprocessor. Other on-chip facilities that make the F9450 particularly well suited for real-time applications are a 16-leve! prioritized interrupt structure, comprehensive fault handling, and two user-programmable timers. Multiprocessing is supported by flexible bus arbitration and process synchronization.

The basic F9450 can be augmented with two subsidiary microcontrollers that implement optional enhancements to the MIL-STD-1750A environment. The Fairchild F9451 Memory Management Unit (MMU) provides memory expansion capabilities allowing up to 16M of random-access memory. The Fairchild F9452 Block Protect Unit (BPU) permits 1 K pages of memory to be selectively write-protected. These two controllers can be configured to operate either separately or together in connection with an F9450.

Fairchild furnishes programming software and other development aids for the F9450. The basic software component is the MACRO-50 macro assembler, a cross-assembler currently available for VAX/VMS and under development for the IBM PC. Early in 1986, Fairchild will release a full Kernighan and Ritchie standard C compiler for the F9450 that runs on the VAX/VMS, and a DoDvalidated Ada compiler is tentatively planned for release
in 1986. As to hardware aids, Fairchild manufactures the SBC-50 single-board computer, an evaluation and development board centered around the F9450. The U. S. government and other vendors also provide a wealth of design aids, including development systems, compilers, and real-time operating executives.

## MIL-STD-1750A ISA Advantages

The F9450 microprocessor implements the standard government-mandated 1750A Instruction Set Architecture. The military and its suppliers have a significant commitment to the 1750A technology. As a result, the availability of design aids is guaranteed, and an extensive set of utilities for 1750A processors has evolved under the direction of the federal government. A considerable body of software with full documentation is available free of charge from the USAF Language Control Facility.

The 1750A standard was developed to fulfill a very broad set of military requirements for embedded control computers. The flexibility, standardization, and power of 1750A and the small size and high performance of the Fairchild F9450 make it suitable for both military and commercial controller applications.

## About This Book

This User Guide describes the Fairchild F9450 microprocessor and associated products. The terms F9450 and 1750A are to a large extent interchangeable, inasmuch as the F9450 is a total embodiment of the standard. Throughout this book, the term 1750A refers to the government standard and the environment it defines, while F9450 refers specifically to the Fairchild product that implements that standard. MIL-STD-1750A can be obtained without charge from the U. S. Department of Defense, Washington, D. C. 20360. Where conflicts arise between this book and the standard, the standard should be assumed to be correct.

Chapters Two through Seven present engineering information suitable for system designers, organized into a logical progression of topics. Chapters Eight and Nine describe the optional F9451 Memory Management Unit and the F9452 Block Protect Unit, respectively. Chapter Ten discusses development tools-both hardware and software-available as of this writing from Fairchild. Four appendices furnish details regarding the F9450 instruction set, instruction execution times, and pinouts.

| General Description | 1 |
| :---: | :---: |
| Register Set | 2 |
| Data Organizing and Addressing | 3 |
| Thitailzation and Exception Processing ${ }^{\text {a }}$ | 4 |
| Console Operation | 5 |
| F9450 Processor Characterstics | 6 |
| F9450 Environment | 7 |
| F9451 Memory Management Unit | 8 |
| F9452 Block Protect Unit, , , \% , \% | 9 |
| F9450 Development Tools | 10 |
| Appendix A F9450 lnstruction Set, \% | A1 |
| Integer Arithmeticlogic | A2 |
| Floating Point | A3 |
| Bit Operations | A4 |
| Shift Operations | A5 |
| Load Store Exchange | A6 |
| Multiple Load/Store | A7 |
| Program Control | A8 |
| loputoutput, | A9 |
| Index to Instructions | A10 |
| IEEE 1750A Cross-Reference | B |
| F9450 Instruction Execution Times | C |
| Signal Functions and Connection Diagrams | D |

# Register Set 

Table 2.2 Fault Register Bit Assignments

| Bit | Fault | M | U | W |
| :---: | :---: | :---: | :---: | :---: |
| 0 | CPU Memory Protect Error Data Cycle Instruction Fetch | X | X |  |
| 1 | Non-CPU Memory Protect Error |  |  | X |
| 2 | Memory Parity Error Data Cycle Instruction Fetch |  | X | X |
| 3 | Spare (always 0) |  |  |  |
| 4 | Spare (always 0) |  |  |  |
| 5 | Illegal I/O Address | X |  |  |
| 6 | Spare (always 0) |  |  |  |
| 7 | System Fault 0 |  |  | X |
| 8 | Illegal Memory Address Data Cycle Instruction Fetch | X | X |  |
| 9 | Illegal Instruction |  | X |  |
| 10 | Privileged Instruction | X |  |  |
| 11 | Address State Error |  | X |  |
| 12 | Spare (always 0) |  |  |  |
| 13 | BITE (Built-In Test) or System Fault 1 Unclassified |  |  | X |
| 14 | Spare (always 0) |  |  |  |
| 15 | System Fault 1 |  |  | X |

Table 2.3 Flags in SW Register

| Flag | Bit | Purpose |
| :--- | :---: | :--- |
| C | 0 | Carry |
| P | 1 | Positive |
| Z | 2 | Zero |
| N | 3 | Negative |

The reserved field (SW bits 4-7) is always zero-filled. Programmers should not attempt to use these bits for any purpose.

The Access Key/Processor State (AK/PS) bits serve two purposes:

- Determine the legal/illegal criteria for privileged instructions. A privileged instruction is executed with PS $=0$ only. An attempt to execute a privileged instruction with PS not equal to 0 causes a Major Error, sets bit 10 in the Fault Register, and causes an instruction abort.
- Define the Access Key that is used in systems with an MMU to match an Access Lock.

Address State (AS) defines a page register group in the F9451 MMU. For configurations without an MMU, an Address State fault is generated (bit 11 in the Fault Register is set) for any operations attempting to modify the AS field to a nonzero value. This condition is also tested during interrupt processing. An interrupt service status word (where the new AS does not equal 0 ) is aborted if the MMU bit of the System Configuration Register is not set. To implement the AS bits as an extension of the address field in configurations without an MMU, the processor must be initialized upon reset with the System Configuration Register indicating the presence of an MMU.

All usable bits of the status word can be modified under program control or from the console.

## System Configuration Register (SCR)

The first five bits of the SCR define to the F9450 internal control circuitry the configuration of the external system connected to the CPU. The remaining eleven bits are unused. MIL-STD-1750A does not define this register, and as a result there are no programming instructions for reading or manipulating it.

In order to load the SCR, external hardware must respond to an I/O Read request at I/O address $8410_{16}$ during either Reset initialization or the execution of a breakpoint (BPT) instruction. If any of the following configuration options is active, the responding external device at $8410_{16}$ must furnish a 1 -bit in the appropriate position. Table 2.4 shows the meaning of each bit.

## Register Set

Table 2.4 SCR Bits

| Bit | Meaning |
| :---: | :--- |
| 0 | Memory Management Unit Present $=1$ if <br> an F9451 MMU is connected in the <br> system. This must be set if the application <br> ever requires AS not equal to 0. (Use of <br> the AS bits to extend address field <br> requires that this bit be set.) |
| 1 | Block Protect Unit Present $=1$ if an <br> F9452 BPU is connected in the system. |
| 2 | Console Present $=1$ if a console is <br> connected in the system. <br> Coprocesssor $=1$ if a coprocessor is <br> connected in the system. If this bit is a 0, <br> the "Built-In Function" (BIF) instruction is <br> illegal. |
| 4 | Interrupt Mode. This bit selects the <br> interrupt mode for the Power Down and <br> User 1 through User 5 signals: 1 is level- <br> sensitive, 0 is edge-sensitive (low to <br> high). |

## Timer A and Timer B

The F9450 has two 16 -bit timers that are loaded, started, read, and halted under software control. Timer A "ticks" at 100 kHz and Timer B at 10 kHz . Both timers count up. When Timer A and Timer B reach their terminal counts (roll over from OFFFF hex to zero), they set the corresponding bit in the PIR, thus generating an interrupt.

Although implemented in the F9450 as registers, the timers appear within the 1750A instruction set as external devices and are thus managed through I/O instructions.

The recommended method for starting a timer is:

1. Determine what time interval you need in terms of 10 kHz or 100 kHz .
2. Load the complement of the interval into RO.
3. Issue an XIO to load the selected timer with the value in R0 and start it running. These instructions are:

XIO RO,OTA To load and start Timer A
XIO RO,OTB To load and start Timer B
Both timers halt when the CPU enters console mode and continue when program execution resumes.

# Register Set 

48-bit object beginning in R15 concatenates to R0 and R1, in that order. The register address is the register where the object begins; in the preceding example, instructions referring to the 48-bit object would give its location as R15.

## Pending Interrupt Register (PIR)

## Mask Register (MK)

The F9450 has sixteen levels of on-chip prioritized interrupts, of which:

- Nine are external (PIR0, PIR2, PIR8, PIR10-PIR15) with:
- Two level-sensitive (I/O Levels 1 and 2).
- Seven level- OR edge-sensitive (User 1 - User 5 and Power Down). Level or edge sensitivity is set via the interrupt mode bit in the SCR.
- Seven are internal (PIR1, PIR3-PIR7, PIR9).

An interrupt signals the F9450 for service by latching its associated bit in the PIR. The highest-level interrupt corresponds to the most significant bit of the PIR (bit 0), with priorities descending to bit 15 . Table 2.1 maps interrupts to PIR bit positions. The programmer can elect to ignore one or more types of interrupts by loading a mask into the MK, subject to the limitations noted in Table 2.1. A 0-bit in the MK masks the PIR interrupt associated with that bit position.

The F9450 interrupt servicing routine automatically saves the MK register before activating the interrupt handler. Chapter Four discusses interrupts in more detail.

Except for I/O Levels 1 and 2, all external interrupts have hysteresis circuitry for noise immunity.

## Fault Register (FT)

The Fault Register serves as a source of additional information when a Machine Error interrupt occurs. In effect, the Machine Error interrupt is notification of an exception condition, and the FT shows what happened. Three levels of severity are recorded in the FT: major (M), unrecoverable (U), and unclassified (W). Table 2.2. shows the FT bit assignment and severity level for each type of fault. See Chapter 5 for a more comprehensive description of this register and its role.

Table 2.1 Pending Interrupt and Mask Registers

| Interrupt | PIR/MK bit | Source |
| :--- | :---: | :--- |
| Power Down ${ }^{1}$ | 0 | External |
| Machine Error $^{2}$ | 1 | Internal |
| User 0 | 2 | External |
| Floating-Point Overflow | 3 | Internal |
| Fixed-Point Overflow | 4 | Internal |
| Executive Call |  |  |
| Floating-Point Underflow | 5 | Internal |
| Timer A | 6 | Internal |
| User 1 | 7 | Internal |
| Timer B | 8 | External |
| User 2 | 9 | Internal |
| User 3 | 10 | External |
| I/O Level 1 | 11 | External |
| User 4 | 12 | External |
| I/O Level 2 | 13 | External ${ }^{3}$ |
| User 5 | 14 | External |

## Instruction Counter (IC)

The Instruction Counter Register holds the address of the next instruction to be executed. During interrupt servicing and subroutine calls, the content of this register is saved in memory so that it can later be fetched and restored to the IC Register, thereby resuming execution where it left off. The F9450 interrupt servicing routine automatically saves the IC register before activating an interrupt handler.

## Status Word Register (SW)

The Status Word Register contains flags and control information. Its configuration is:

| 34 |  | 78 |  |
| :---: | :---: | :---: | :---: |
| Flags | Reserved | AK(PS) | AS |

The flags reflect the results of the most recent arithmetic operation as shown in Table 2.3.

[^0]
## FAIRCHILD

 Register SetA Schlumberger Company

## Introduction

The F9450 contains the 24 programmer-accessible registers shown in Figure 2-1. R0 through R15 are 16-bit general-purpose registers. The other registers are for dedicated:

- Pending Interrupt Register (PIR).
- Mask Register (MK).
- Fault Register (FT).
- Instruction Counter (IC).
- Status Word Register (SW).
- System Configuration Register (SCR).
- Two Timers (A and B).

The PIR, MK and FT are described in detail in connection with interrupts in Chapter Four. The others are described in this chapter.

In addition, the F9450 has six temporary registers (A1, A2, D01, D02, Q1, and Q2) internal to the operation of the F9450 and accessible only from the console. These are excluded from the programmers' model.

Register bits are numbered $0-15$, with 0 the most significant bit.

## General Registers

All F9450 general registers can be used as 16 -bit accumulators. In addition, certain registers have attributes that enable them to be used for special applications, as follows:

- R1 through R15 can be index registers. R0 cannot.
- R12 through R15 can be base registers for instructions using Base Relative addressing.
- R15 is the implicit stack pointer for the PSHM and POPM (push and pop multiple) instructions.
- Register pair R0, R1 act as the accumulator for double precision and floating point.
- R2 is the accumulator for single precision, and single precision multiply and divide in Base Relative mode use R3 as well.

Data objects larger than sixteen bits occupy adjacent registers in left-to-right order with the most significant bits on the left. Thus, 32-bit objects take two adjacent registers and 48 -bit objects, three registers. The register set can wrap, with R15 wrapping to R0. For example, a

| R0 |
| :---: |
| R1 |
| R2 |
| R3 |
| R4 |
| R5 |
| R6 |
| R7 |
| R8 |
| R9 |
| R10 |
| R11 |
| R12 |
| R13 |
| R14 |
| R15 |



FAULT REGISTER (FT)

INSTRUCTION COUNTER (IC)

STATUS WORD (SW)

SYSTEM CONFIGURATION REGISTER (SCR)


Figure 2.1 F9450 Programmer's Register Model

## Data Organization and Addressing

writing the appropriate values into ADDR. Note that the instruction does not save old pointers prior to the jump. This is an efficient method for branching to a different address space when no return is desired.

## Stack Management

The F9450 supports stacks in user memory for two purposes: temporary storage of register contents, and calling and returning from subroutines.

A stack is a LIFO (last-in, first-out) data structure that grows downward in memory as items are added, and shrinks upward as they are removed. A stack pointer is a general register assigned by the programmer to keep track of the stack. This register always points to the item most recently pushed onto the stack, or to the start of the stack (its highest memory address plus one) if the stack contains nothing. When an item, always a 16 -bit word, is pushed onto the stack, the stack pointer decrements, then furnishes its contents as the write address. When an item is popped off the stack, the item is copied into an instruction-designated register from the address indicated by the stack pointer, and then the stack pointer increments. A stack is always in the active address space indicated by the AS bits in the SW register.

## Push/pop multiple

One type of stack operation is the saving and retrieving of multiple general registers, accomplished with the PSHM and POPM instructions respectively. Because these instructions use R15 as the implied stack pointer, the programmer must ensure that R15 points to a valid stack area at least large enough to hold the number of register words to be pushed/popped. The instructions loop internally to copy the specified registers, repeating the steps described in the preceding paragraph.

The format of the push instruction, which copies registers onto the stack, is:

PSHM RA, RB
The range of registers RA through RB may be specified in either order, and the instruction wraps around the register set according to the following rules:

- When RA $\leq$ RB, the contents of RB through RA move to the stack.
- When RA > RB, the order of copying is RB through R0, then R15 through RA.

In both cases, R15 decrements by one for each register pushed and ends up pointing to the last item, which is a copy of RA. The effect of this scheme is that successive increasing addresses on the stack correspond to successive increasing register numbers, except that there is a discontinuity between R15 and R0 when the sequence wraps.

The format of the POPM instruction, which removes multiple entries from the stack and copies them into a series of registers, is:

## POPM RA, RB

The following rules apply:

- If RA $\leq R B$, registers RA through RB are loaded sequentially from the stack.
- When RA > RB, registers RA through R14, then R0 through RB are copied from the stack in order.

Note that R15 is not overlaid in the second case. It is valid to copy R15 to the stack with the PSHM instruction; the POPM algorithm later retrieves the pushed copy of this register, but it effectively disregards it and fetches the next (RO) value without corrupting the stack pointer.

R15 increments by one for each word popped from the stack. After the instruction completes execution, R15 points to the new "top" of the stack, which contains the item most recently pushed onto the stack before the push/pop sequence occurred.

## Subroutine calls/returns

The second stack mechanism involves calling and returning from subroutines, accomplished by the SJS and URS instructions, respectively. These are considerably simpler operations than those just described. They are also more flexible, in that any register R0-R15 can be used as the stack pointer. In fact, a complex program might use several stacks and assign a different register to each. The programmer selects the desired stack by coding the appropriate register name in stack-affecting instructions.

# Data Organization and Addressing 

The SJS instruction is a mnemonic for "Stack IC and jump to subroutine." It is similar to the CALL instruction in many other assembly languages. It takes two forms:

## SJS RA,LABEL

## SJS RA,LABEL,RX

The first is a direct jump, the second indexed-direct. RA is the stack pointer and indicates a memory address one word above the location where the current content of the IC register is to be saved. In a direct call, the stack pointer RA decrements, the IC register is pushed onto the stack at the address indicated by RA, and the address of LABEL (the entry point of the subroutine) is loaded into the IC. Execution continues from that point.

The indexed-direct call is slightly more complex. In this case, RX holds an offset that, when added to LABEL, results in a derived address that is the entry point of the subroutine. This permits a form of vectoring. An unusual feature of the 1750A instruction set allows the programmer to use the same register as both stack pointer and index register. The rationale is that one could push the return address into the word immediately preceding the entry point of the subroutine. Because the derived address is calculated before decrementing the stack pointer, the result is a correctly-positioned return address and a correctly-computed entry point. Subroutines called with this technique are necessarily non-reentrant, since any call overlays the return address of the previous caller.

The URS ("Unstack IC and return to subroutine") instruction is similar to the RET instruction in many other assembly languages. Its form is:

## URS RA

in which RA is the stack pointer. It is assumed to point to the valid return address for the currently-executing subroutine.

## Floating-Point Arithmetic

The F9450 carries out floating-point arithmetic on-chip and possesses a rich set of mathematical instructions for doing so. There is a choice of two formats: singleprecision and extended-precision. These formats are depicted in Figures 3.1 and 3.2.

All floating-point arithmetic operations occur in concatenated registers, since the float types occupy two or three words. The register address of a floating-point object is the name of the register in which the object originates, i.e. its high-order or leftmost register.

Both float types are normalized, meaning that the most significant 1 -bit of the mantissa appears in the most significant numeric bit of the field, with the exponent adjusted appropriately. The processor performs normalization automatically. The single-precision mantissa consists of 23 numeric bits and a sign; extended-precision is 39 numeric bits and a sign. The exponent field of both types is an 8 -bit sign-extended integer expressing a power of two in the range -128 through +127 . This provides a range of absolute numeric values from $\left|2.4652 \times 10^{-39}\right|$ to $\left|1.4272 \times 10^{38}\right|$ for both types. Sin-gle-precision expresses approximately nine decimal digits of numeric accuracy, while extended-precision expresses approximately seventeen.

A Schlumberger Company

## Data Organization and Addressing

This chapter discusses data formats, memory addressing, stack management, and other matters related to the movement of data objects in F9450 systems. It does not cover systems implementing the F9451 Memory Management Unit; Chapter Eight treats that subject.

## Data Types

The F9450 instruction set provides for operations on six types of data:

- Bit
- Byte (8 bits)
- Word (16 bits)
- Double word (32 bits)
- Single-precision floating point (32 bits)
- Extended-precision floating point (48 bits)

The basic unit of data is a 16 -bit word. All registers and memory locations are this size, and all data bus transactions take sixteen bits. Therefore, bits and bytes are submultiples of the F9450 16-bit data unit, and double words and floating point numbers are multiples of it.

A word is synonymous with an integer or a single-precision fixed-point number and occupies one memory location. A double word corresponds to a long integer or a double-precision fixed-point number; it consists of two concatenated words. All F9450 data formats are in two's complement form, and all words and word-multiple types have a sign in the most significant bit position, where 0 is positive and 1 is negative. The exception to this rule is when two bytes are packed into a word; character data are unsigned. In a double word, the sign appears in the high-order bit of the most significant word.

The number of a bit position is inverse to its significance. Bit 0 is the MSB, and bit 15 is the LSB.

The F9450 performs on-chip floating point and has an extensive instruction set in support of floating-point arithmetic. Two formats are available: single-precision and extended-precision. Figures 3.1 and 3.2 show these formats. Floating-point numbers are represented by a fractional two's complement mantissa ( 24 bits for single-precision and 40 bits for extended-precision) and an 8 -bit two's complement exponent. Mantissas are normalized.

F9450 floating-point arithmetic is discussed in greater detail later in this chapter.

Figure 3.1 Single-Precision Floating-Point Format


Figure 3.2 Extended-Precision Floating-Point Format

| $\mathrm{S}_{\mathrm{m}}$ | Mantissa ${ }_{\text {Ms }}$ | $\mathrm{S}_{\mathrm{e}}$ | Expon | Mantissa $\mathrm{L}_{\text {s }}$ |
| :---: | :---: | :---: | :---: | :---: |
| 0 |  |  | 2531 |  |

## Addressing Modes and Instruction Formats

The F9450 uses ten addressing modes. Because the smallest addressable unit of memory is a 16 -bit word, a 16 -bit pointer allows direct addressing of 64 K words. This can be expanded to 2 M words, as described later in this chapter under Address Space Implementation. There is no restriction on the location of double-word operands in memory, i.e. a double word may be aligned on an odd-numbered memory address.

Instruction formats for the following addressing modes are given in Table 3.1.

## Register Direct (R)

The instruction directly specifies the register(s) containing and/or receiving the data object.

## Memory Direct (D)

The instruction specifies the memory address of the operand.

## Memory Direct-Indexed (DX)

The memory address of the required operand is derived by adding the contents of an index register to the instruction's address field. Registers R1 through R15 may serve as index registers.

## Data Organization and Addressing

Table 3.1 F9450 Addressing Modes and Instruction Formats


## Notes:

1. $-128 \leq \mathrm{DU} \leq 127$.
2. Base registers: $B R=R 12, R 13, R 14$, and $R 15$.
3. $0 \leq \mathrm{DU} \leq 255$.
4. Extended-precision floating-point instructions require addressing of three operands located at DA, DA +1, and $D A+2$

# Data Organization and Addressing 

Any attempt to modify the AS bits without setting this configuration bit causes an Address State Fault (bit 11 in the Fault Register). Once the SCR is initialized, the AS bits can be toggled without generation of an Address State Fault. Thereafter, any of the three following methods may be used to change the AS bits.

## Method A: BEX n instruction

This is the preferred way to change the AS bits. The BEX (BRANCH TO EXECUTIVE) instruction generates a special kind of interrupt (Executive Call, PIR bit 5) described in detail in Chapter Four. Briefly, the vector entry for BEX contains IC settings for up to sixteen executive routines, as Figure 3.3 shows. The ' $n$ ' field of the BEX instruction specifies which IC entry to use. On executing a BEX, the F9450 saves the current contents of the MK, SW, and IC registers in the area of page 0 pointed to by the linkage pointer. The service pointer indicates the location of the new MK and SW. The BEX interrupt processor goes to the nth IC location to obtain the address of the desired routine.


Figure 3.3 BEX n
The service linkage values replace the contents of the MK, SW, and IC registers. The programmer can specify the bit patterns of these new register contents. If the AS
field of the new SW register contains a valid "page segment," that segment is automatically and immediately selected. The new IC value should contain the offset of the routine being entered within the new address space.

Note that interrupts are automatically disabled when the BEX instruction is executed, and the programmer must explicitly re-enable them after entering the new routine.

The best way to return is via the LS (Load Status) instruction, which restores the MK, SW, and IC contents saved when the BEX instruction executed.

## Method B: XIO RA,WSW

This instruction (EXECUTE INPUT/OUTPUT, WRITE STATUS WORD) copies the contents of a general register into the SW. As soon as it executes, the value in the AS field becomes the currently-active address space, superseding that which prevailed at the start of the instruction's execution cycle.

This method has several problems. The basic purpose of this particular instruction is to set/clear the flags and AK(PS) bits in the SW register, not to change the AS bits. As a result, it offers no provision for saving and replacing the current processor status; if a return is desired at some future point, the programmer must explicitly change the processor status prior to issuing the instruction. Secondly and more importantly, it allows no control over the IC, which remains the same plus one. Therefore, the program continues execution in a new memory segment, but at the same offset (IC) as in the previous segment. For example, suppose the active address space is 0000 and the IC contains 34FAH when the XIO instruction loads 0001 into the AS bits of the SW register. The next instruction to execute will be at 34FBH, but in address space 0001. This method requires that the programmer have non-dynamic memory organization.

## Method C: LST ADDR

Designed to be used for an unconditional jump, the LOAD STATUS instruction loads a new MK, SW, and IC from the specified memory location ADDR, and begins execution based on these new pointers. In Method $A$ above, this instruction was recommended as the best way to accomplish a return. It can also jump unconditionally to a different address space and IC simply by

## Data Organization <br> and Addressing

## Memory Indirect (I)

The instruction-specified memory address contains the address of the operand.

## Memory Indirect with Pre-Indexing (IX)

The contents of an index register plus the instruction's address field specify a memory address that contains the address of the operand. Registers R1 through R15 may be used for pre-indexing.

## Immediate Long (IM)

One method of Immediate Long addressing allows indexing and one does not. If the specified index register field (RX) contains a reference to any register except RO, the content of the index register is added to the immediate field to form the operand. Otherwise, the RX field contains all zeros, and the immediate field is the operand without modification. This is because R0 cannot be used as an index register.

## Immediate Short (IS)

The required 4 -bit operand is contained within the instruction. Immediate Short Positive (ISP) treats the immediate' operand as a positive integer between 1 and 16. Immediate Short Negative (ISN) treats the immediate operand as a negative integer between 1 and 16.

## Instruction Counter Relative (ICR)

16 -bit branch instructions use this mode. The content of the instruction counter minus one (i.e., the address of the current instruction) is added to the sign extended 8bit displacement field of the instruction. The sum points to the memory address to which control will transfer. This mode allows addressing within a region of -128 to +127 words, relative to the address of the current instruction.

## Base Relative (B)

The contents of the specified base register are added to the 8 -bit displacement field of the instruction. The displacement field is a positive number between 0 and 255. The sum points to the memory address of the operand. This mode allows addressing within a memory region of 256 words, beginning at the address pointed to by the base register. Registers R12 through R15 can function as base registers.

## Base Relative-Indexed (BX)

The sum of the contents of an index register and a base register is the address of the required operand. Registers R1 through R15 can act as index registers, and R12 through R15 as base registers.

## Address Space Implementation

In compliance with MIL-STD-1750A, the F9450 uses sixteen address lines and a Data/Instruction ( $\mathrm{D} / \mathrm{I}$ ) line to differentiate between data and instruction addresses. Sixteen address lines provide 64 K words of address space; the D/I line has the effect of adding another address line, thus providing 128 K addressable words, 64 K of data and 64 K of instructions.

In addition to these address lines, the 1750A standard calls for four Address State (AS) lines to implement extended addressing. The Fairchild F9451 Memory Management Unit utilizes the AS lines. In the absence of an MMU, these four lines can be used directly as address lines. This makes a total of 21 address lines, effectively increasing the F9450's addressable range to 2 M words: 1 M of data and 1 M of instructions.

The 1750A architecture stipulates that the AS bits select memory "pages" or "segments," and must be explicitly changed in the AS field of the SW Register to enter a different address space.

If the application does not require conformance with the 1750A specification, there are three ways to extend the addressing range of an F9450 to a maximum of 2 M words without utilizing an F9451 MMU. In all cases, note that: A) Fairchild does not certify these non-standard uses of the circuitry; B) most interpretations of 1750A do not permit extended address space without an MMU, and; C) the methods described here require that the CPU be initialized as though attached to an MMU.

On initialization after RESET, the processor performs a complete test of all major functions and initializes its internal registers in accordance with available information. (See Self-Test and Initialization in Chapter Four.) Since all extensions to the normal addressing range rely on the use of the AS bits in the SW register, the F9450 must be initialized as though attached to an MMU, by setting bit 0 in the SCR as described in Chapter Two.

| General Description | 1 |
| :---: | :---: |
| Pegister Set | 2 |
| Data Organizing and Addressing \% | 3 |
| Initialization and Exception Processing | 4 |
| Console Operation | 5 |
| F9450 Processor Characteristics | 6 |
| F9450 Environment | 7 |
| F9451 Memory Management Unit | 8 |
|  | 9 |
| F9450 Development Tools N | 10 |
| Appendix $A$ F9450 Instruction Set | A1 |
| Integer Arithmetic Logic | A2 |
| Floating Point | A3 |
| Bit Operations | A4 |
|  | A5 |
| Load/Store Exchange | A6 |
| Muitiple Load Store wa, | A7 |
| Program Control | A8 |
| Thput/Output | A9 |
| Index to Instructions | A10 |
| IEEE 1750A Cross Reterence | B |
|  | C |
| Signal Functions and Connection Diagrams W | D |

## FAIRCHILD

A Schlumberger Company

## Initialization and Exception Processing

## Introduction

This chapter covers a number of F9450 operations that come under the general heading of exceptions: that is, deviations from normal processing, such as errors and interrupts. It discusses how the F9450 responds to exceptions and the implications for system designers and programmers. Exceptions in general come to the attention of the processor via the Pending Interrupt Register (PIR).

Covered here also is self-test and initialization. Whereas this is not an interrupt signaled via the PIR, it does cause the F9450 to abort current activity and is thus in the class of an exception.

## Self-Test and Initialization

The self-test and initialization sequence, whose flowchart is shown in Figure 4.1, begins by assertion ofRESET signal (pin 5). This is normally high, so RESET is signaled by driving it low. This forces the processor into an S5 (idle) state on the next rising edge of the CPU clock, regardless of all other inputs. The processor remains in the S 5 state until $\overline{\mathrm{RESET}}$ again goes high, at which time the self-test sequence begins.

The self-test functions are as follows:

1. Reads and writes all registers in the register file.
2. Verifies ALU functions.
3. Checks multiplication hardware by performing a multiply.
4. Checks division hardware by performing a divide.
5. Checks ALU shifter in both directions by multiply and divide.
6. Verifies ROM constants can be addressed and used.
7. Verifies that the IC and MAR can be addressed and incremented.

As Figure 4.1 shows, the FT initially contains all zeros. If the self-test completes successfully, the processor sets the NML PWRUP discrete output on pin 6. Otherwise, FT bit 13 is set any time the self-test detects a failure. Note that any external fault occurring prior to assertion of normal power-up causes a fault to be pending on the completion of self-test. From normal power-up to the end of initialization, the number of clock cycles can be determined from the figure. This includes additional clock cycles spent initializing the F9451 MMU and/or the F9452 BPU, providing they are part of the system.

Any faults that occur during self-test, such as EXT ADR $\overline{\mathrm{ER}}$, are indicated by the appropriate FT bits on completion of the self-test and cause a machine error interrupt.

On successful completion of the self-test, the initialization procedure reads the system configuration from I/O address 8410 into the SCR to ascertain the presence or absence of a memory management unit, block protect unit, console, and coprocessor. It also establishes the interrupt mode and initializes the system to the values given in Table 4.1.

## Table 4.1 System Initialization Values

## CPU

| Instruction Counter (IC) | All zeros |
| :--- | :--- |
| Status Word (SW) | All zeros |
| Fault register (FT) | All zeros |
| Pending Interrupt Register | All zeros |
| (PIR) | All zeros |
| Interrupt Mask (MK) | Disabled |
| Interrupts | Disabled |
| DMA Enable | All zeros, |
| Timers A and B | counting up |
|  | Pulsed |
| Trigger Go Reset |  |
| (TRIGO RST) | High |
| Normal Power Up (NML |  |
| PWRUP) |  |
| MMU |  |
| Page Registers | All zeros |
| AL Field | All zeros |
| W Field | All zeros |
| E Field | All zeros |
| PPA Field | Logical to physical |

BPU

| CPU Write Protect Registers | All zeros |
| :--- | :--- |
| DMA Write Protect Registers | All zeros |
| Global Memory Protect | Enabled |

## Fault and Error Handling

The extensive fault handling that real-time applications demand involves the FT, interrupt priority processing, and the abort scheme.

## Initialization and

 Exception Processing

Figure 4.1 Self-Test and Initialization Sequence

# Initialization and Exception Processing 

The heart of F9450 fault handling is the FT register. The FT records unrecoverable, major, and unclassified errors from violations internal and external to the CPU. The meaning of each FT bit is shown in Table 4.2. Whenever a bit is set in the FT, PIR bit 1 is also set, generating a machine error interrupt that cannot be disabled.

Four levels of severity exist for faults and errors:

- Unrecoverable Errors-Errors with fatal implications for program execution. This class is recorded in the FT and generates a machine error interrupt (PIR level 1) that cannot be disabled. The five unrecoverable errors are:
- Illegal instruction
- Memory Protect error on an instruction fetch
- Parity error on an instruction fetch
- External address error on an instruction fetch
- Address state fault
- Major Errors-Errors without fatal implications for program execution, but which are nonetheless intolerable. This class is recorded in the FT and results in a machine error interrupt (PIR level 1) after the instruction has completed. The three types of major errors are:
- Privileged instruction violation
- Memory protect or parity error on a CPU-initiated memory data bus cycle
- External address error on a CPU-initiated data bus (memory or I/O) read cycle
- Unclassified Errors-These errors, which are in the nature of warnings, are recorded in the FT and generate a machine error interrupt (PIR level 1).
- Arithmetic Errors-Errors resulting from arithmetic exceptions (overflow and underflow) are not recorded in the FT, but rather in the PIR to generate low-priority interrupts.

There are three methods for clearing the FT register after intercepting a fault:

- The XIO instruction CLIR (CLear Interrupt Request), which reinitializes both the FT and the PIR.
- The XIO instruction RCFR (Read and Clear Fault Register). This instruction copies the content of the FT to a designated general register, clears the FT, and resets PIR bit 1.

Table 4.2 Fault Register Bit Assignments

| Bit | Fault | M | U | W |
| :---: | :---: | :---: | :---: | :---: |
| 0 | CPU Memory Protect Error Data Cycle Instruction Fetch |  | X |  |
| 1 | Non-CPU Memory Protect Error |  |  | X |
| 2 | Parity Error Data Cycle Instruction Fetch |  | X | X |
| 3 | Spare (always 0) |  |  |  |
| 4 | Spare (always 0) |  |  |  |
| 5 | Illegal I/O Address | X |  |  |
| 6 | Spare (always 0) |  |  |  |
| 7 | System Fault 0 |  |  | X |
| 8 | Illegal Memory Address Data Cycle | X |  |  |
|  | Instruction Fetch |  | X |  |
| 9 | Illegal Instruction |  | X |  |
| 10 | Privileged Instruction | X |  |  |
| 11 | Address State ErrorT |  | X |  |
| 12. | Spare (always 0) |  |  |  |
| 13 | BITE (Built-In Test) or System Fault 1 Unclassified |  |  | X |
| 14 | Spare (always 0) |  |  |  |
| 15 | System Fault 1T |  |  | X |
| $M \doteq$ Major error <br> $\mathrm{U}=$ Unrecoverable error <br> $\mathrm{W}=$ Unclassified error (warning) |  |  |  |  |

- The console command EXAMINE AND CLEAR FAULT REGISTER.


## Instruction Abort

An instruction aborts because of any of three major errors:

- Memory protect error (MEM PRT ER)
- Parity error (PAR ER)


# Initialization and Exception Processing 

- External address error ( $\overline{E X T}$ ADR ER $)$ on a CPUinitiated data bus (memory or I/O) read cycle.

An aborted instruction completes execution but inhibits modification of internal registers. Erroneous information may, however, be written into memory or I/O locations during completion of an aborted instruction cycle. Outputs UNRCV ER (pin 8) and MAJ ER (pin 31) may be OR-wired together to form the ABORT input for the F9451 MMU (pin 13) and/or the F9452 BPU (pin 11), if these peripherals are part of the system. This external ABORT signal may be connected to the Power Down Interrupt (PWRDN INT) input (pin 33) to ensure proper handling of major and unrecoverable error conditions, even if PIR bit 1 is masked.

Three conditions cause an effective NOP; i.e. the current instruction is not executed and the next instruction is fetched:

- Illegal instruction.
- Address state fault.
- Privileged instruction violation

These conditions set the appropriate bits in the FT and initiate a machine error interrupt.

Under certain circumstances, an instruction cannot be fetched:

- Memory protect error.
- Parity error.
- External address error.

All three conditions cause a machine error interrupt. Because of the F9450 pipeline architecture, faults that occur during an instruction fetch result in an internal machine error interrupt before the instruction can be executed, providing PIR bit 1 is not masked. The user should make provisions to handle these faults in the interrupt service routine.

## Interrupts

The F9450 has sixteen levels of on-chip prioritized interrupts, of which:

- Nine are external ( PIR0, PIR2, PIR8, PIR10-PIR15) with:
- Two level-sensitive (1/O Levels 1 and 2 ).
- Seven level- OR edge-sensitive (User 1 - User 5 and Power Down). Level or edge is set via the interrupt mode bit in the SCR.
- Seven are internal (PIR1, PIR3-PIR7, PIR9).

An interrupt signals the F9450 for service by latching its associated bit in the PIR. The highest-level interrupt corresponds to the most significant bit of the PIR (bit 0), with priorities descending to bit 15. Table 4.3 maps interrupts to PIR bit positions.

The programmer can elect to ignore one or more types of interrupts by loading a mask into the MK, subject to the limitations noted in the table. Each 0-bit in the MK masks the PIR interrupt associated with that bit position. The F9450 interrupt servicing routine automatically saves the MK register before activating the interrupt handler, as described below.

Except for I/O Levels 1 and 2, all external interrupts have hysteresis circuitry for noise immunity.

Table 4.3 Pending Interrupt and Mask Registers

| Interrupt | PIR/MK bit | Source |
| :--- | :---: | :--- |
| Power Down ${ }^{1}$ | 0 | External |
| Machine Error $^{2}$ | -1 | Internal |
| User 0 | 2 | External |
| Floating-Point Overflow | 3 | Internal |
| Fixed-Point Overflow | 4 | Internal |
| Executive Call |  |  |
| Floating-Point Underflow | 5 | Internal |
| Timer A | 6 | Internal |
| User 1 | 7 | Internal |
| Timer B | 8 | External |
| User 2 | 9 | Internal |
| User 3 | 10 | External |
| I/O Level 1 | 11 | External |
| User 4 | 12 | External ${ }^{3}$ |
| I/O Level 2 | 13 | External ${ }^{3}$ |
| User 5 | 14 | External |

## Note

1. Cannot be masked via the MK register or disabled with the DSBL instruction.
2. Cannot be disabled with DSBL.
3. Level-sensitive only.

# Initialization and Exception Processing 

When an interrupt occurs during execution of an instruction, that instruction completes. If two or more interrupts occur during an instruction cycle, the one with the highest priority (and that is not masked) gains control upon completion of the current instruction and invokes its handler. The F9450 proceeds as follows in response to an interrupt, and Figure 4.2 depicts this sequence:

1. Further interrupts are disabled.
2. The AS bits in the SW register are ignored, coercing the processor to memory page 0 .
3. The F9450 internally stores the current MK, SW, and IC (the 'old processor status').
4. The processor fetches Service Pointer ' $n$ ' (where ' $n$ ' corresponds to the PIR bit number). From the threeword area pointed to by the service pointer, the F9450 retrieves and loads the new MK, SW, and IC.
5. The processor fetches Linkage Pointer ' $n$ ' from the interrupt vector. It stores the old MK, SW, and IC contents starting at the address pointed to by the linkage pointer. This address is within the address space given by the AS bits of the new SW.
6. Execution then commences at the point indicated by the IC within the new page segment. This is the entry into a handler appropriate for the interrupt being serviced.

The F9450 interrupt vector must begin at address $20_{16}$ and extend through $3 \mathrm{~F}_{16}$ within page segment 0 . The linkage and service pointers indicate three-word areas. The service pointers must point to areas within page 0 containing images of the MK, SW, and IC registers. The linkage pointers indicate uninitialized areas within the target page segments. It is the programmer's responsibility to:

- Initialize the interrupt vector pointers.
- Initialize the areas pointed to by the service pointers so that the registers are properly set up to enter the appropriate handler.

NOTE: The area indicated by Service Pointer 5 (Executive Call) differs from other areas, and is discussed below.

The F9450 acknowledges an interrupt by resetting the acknowledged bit in the PIR and executing an I/O cycle, during which it sends the complement of the interrupt bit
pattern to $/ / O$ device address $1000_{16}$. For example, to acknowledge interrupt level 11, the CPU writes to I/O address $1000_{16}$ data equal to FFEF (bit $11=0$, all other bits $=1$ ). Interrupt requests must be removed within two machine cycles after their acknowledge cycle (IOW cycle). If an additional delay in removing the interrupt request is required, the delay is extended by inserting wait states.

After invoking a handler, the disabling of interrupts remains in effect. It is the programmer's responsibility to re-enable interrupts via the ENBL instruction. This allows the processor to act on any interrupts not masked out by the MK register.

The PIR can be loaded via the privileged XIO instruction SPI to generate a simulated interrupt. If the bit set by SPI is not masked via the MK register and interrupts are enabled, the indicated interrupt occurs at the end of the next instruction cycle.

## Executive Call

The BEX (Branch to Executive) instruction provides a means to make controlled, protected calls to any of sixteen executive routines or program segments, which may be in other address spaces. The form of the instruction is:

## BEX $n$

where ' $n$ ' is a number in the range $0-15$ specifying which of the possible sixteen entry points is desired. This instruction sets bit 5 in the PIR (which cannot be masked or disabled), thereby generating a special interrupt referred to as an Executive Call.

What makes BEX special is its service vector. When BEX executes, the F9450 saves the old MK, SW, and IC in the same manner as for any other interrupt; i.e. in the three-word area within the new address space pointed to by Linkage Pointer 5. The service pointer, however, points to an 18 -word programmer-initialized area within page 0 , structured as follows:

[^1]
## Initialization and Exception Processing



ADDRESS STATE BITS (AS) $=0000$
Figure 4.2 Interrupt Linkage

# Initialization and Exception Processing 

In processing an Executive Call, the F9450 saves the old processor status in the new address space and loads the new MK and SW as described above. It then goes to the nth IC entry (where n is the constant specified in the BEX instruction) to obtain the new Instruction Counter. This value is the entry point of the desired code segment within the address space defined by the AS bits of the new SW. The next instruction to be executed is the first in the new routine.

The LST (Load STatus) instruction furnishes the means to return from a routine called with BEX. It can also be used to make an unconditional jump within an address space or to another address space. This privileged instruction has two forms:

## LST ADDR

## LST ADDR, RX

(Note: the examples given here are for direct addressing mode; there is also an LSTI for indirect addressing.) The first form uses the given address. The second derives an address by adding ADDR to the contents of an index register.

In either case, LST goes to the three-word derived address and loads the MK, SW, and IC registers from three sequential memory words. The next instruction to execute will be the one indicated by the new IC, within the address space given by the AS bits of the newlyloaded SW.

Note that the address for LST must be consistent. If BEX was used to call the routine, Linkage Pointer 5 (in the interrupt vector in page 0 ) must point to the same address that LST refers to in retrieving the old processor status, assuming that the programmer wishes to resume at the instruction following the invoking BEX. If not-that is, the code segment being exited is not a subroutine, and control is now moving on to another code seg-ment-LST should load from a different three-word area containing the appropriate images for the new processor status.

## Context Switches

A context switch occurs when one interrupt vector structure replaces another, thereby dramatically altering the context in which the system operates by changing the way it responds to interrupts and executive calls. This is accomplished by a simple MOV that overlays the present interrupt vector with the new one. There are a few factors that the programmer must consider when planning a context switch.

The first is the format of the interrupt vector. The only ironclad rules are that the sixteen pairs of linkage and service pointers must begin at address $20_{16}$ in page 0 , and must point to three-word areas (except for the Executive Call vector) within the same memory page. In order to keep the context switch as uncomplicated as possible, it makes sense to organize the elements of the interrupt table in a contiguous 146 -word memory area as shown in Table 4.4., so that the entire image of an interrupt structure can be moved with a single MOV instruction.

Table 4.4 Recommended Interrupt Vector Map

| Address <br> (hex) | Content |
| :---: | :--- |
| $20-3 F$ | Sixteen prioritized pairs of linkage and <br> service pointers (mandatory location) |
| $40-6 F$ | Sixteen linkage vectors: Three-word <br> uninitialized save areas for old MK, SW, |
| IC. |  |
| $70-9 F$ | Sixteen service vectors: Three-word <br> initialized areas containing new MK, SW, |
| A0-B1 | IC. <br> Executive Call: new MK and SW, sixteen <br> new IC values. |

The second consideration is that a disruptive interrupt can occur during the context switch. MOV is the only F9450 instruction that suspends operation upon interrupt; all other instructions complete before the processor acts on the interrupt. This is a potentially disastrous situation, since an interrupt could occur while its service vector is in transition. The result would be a branch Off Yonder Somewhere, with a loss of program integrity.

## Initialization and Exception Processing

To protect against this contingency, disable interrupts just before altering the interrupt vector, and re-enable them immediately afterward. Because DSBL and ENBL are privileged instructions, this suggests that an executive routine might be the best approach to handling context switches, invoked either through BEX or via a simulated interrupt using one of the USER vectors.

The third consideration is self-evident, but easy to overlook; there must be a way to recover the previous processor context when a switch-back is appropriate. After disabling interrupts and before activating the new vector, the present vector should be transferred to a 146-byte save area allocated in page 0 using the MOV instruction. It can later be fetched from the save area and restored.

For the sake of consistency, it is advisable to have different executive routines to activate Vector 1 and Vector 2, but accessible through the same call in either vector. For example, Vector 1 might use BEX 12 to activate Vector 2, while Vector 2 uses BEX 12 to activate Vector 1. Where three or more contexts exist, a more complex approach will need to be developed.

In summary, the following is a suggested method for performing a context switch:

1. Set aside 146 -word memory areas containing initialized images of each contiguous interrupt vector. These areas can later be used to save their assigned vectors when being switched out.
2. Disable interrupts.
3. Copy the current vector to its save area.
4. Copy the new vector from its save area into the reserved location starting at $20_{16}$.
5. Re-enable interrupts.
6. Branch to the entry point of the new context.

## Privileged Instructions

The 1750A ISA identifies certain instructions as privileged; i.e., as having the ability to corrupt data areas and I/O devices used by other subprograms. The F9450 provides a safeguard mechanism to prevent privileged instructions from executing under inopportune conditions.

For a privileged instruction to execute, the AK(PS) bits in the SW register must all be set to zeros. An attempt to execute a privileged instruction when any 1-bits are present in the AK(PS) field causes a Machine Error (PIR 1), sets bit 10 in the FT register, and causes the instruction to abort.

There are 47 privileged instructions in the F9450 instruction set: LST, VIO, and the 45 instructions covered by XIO.

## Arithmetic Exceptions

The 1750A ISA provides limited facilities for detecting arithmetic exceptions. Three types of exception signals are furnished:

- Fixed-point overflow.
- Floating-point overflow.
- Floating-point underflow.

These exceptions latch PIR bits 4, 3, and 6 respectively, thereby generating an interrupt.

A fixed-point overflow occurs when an arithmetic operation on integers produces a result greater than $7 \mathrm{FFF}_{16}$ or less than $8000_{16}$ in single-precision (16-bit) format, or when the result is greater than 7FFF FFFF 16 or less than $80000000_{16}$ in double-precision (32-bit) format. In the event of a fixed-point overflow, the instruction completes and leaves the 16 or 32 least-significant bits of the result in the affected register(s). Division by zero produces a fixed-point overflow, but clears the affected register(s).

Floating-point overflow and underflow occur when the exponent exceeds the numeric capacity of the 8-bit signed exponent field with a value greater than $7 \mathrm{~F}_{16}$ or less than $80_{16}$. Overflow returns the largest possible absolute value to the affected registers and sets the sign to that of the result. Underflow sets the affected registers to zero. Floating-point division by zero produces an overflow.

| General Description | 1 |
| :---: | :---: |
| Register Set | 2 |
| Data Organizing and Addressing | 3 |
| Initialization and Exception Processing | 4 |
| Console Operation | 5 |
| F9450 Processor Characteristics | 6 |
| F9450 Environment | 7 |
| F9451 Memory Management Unit | 8 |
| F9452 Block Protect Unit | 9 |
| F9450 Development Tools | 10 |
| Appendix A F9450 Instruction Set | A1 |
| Integer Arithmetic/Logic | A2 |
| Floating Point | A3 |
| Bit Operations | A4 |
| Shift Operations | A5 |
| Load/Store/Exchange | A6 |
| Multiple Load/Store | A7 |
| Program Control | A8 |
| Input/Output | A9 |
| Index to Instructions | A10 |
| IEEE 1750A Cross-Reference | B |
| F9450 Instruction Execution Times | C |
| Signal Functions and Connection Diagrams | D |

## FAIRCHILD

## Console Operation

A Schlumberger Company

The F9450 provides a feature unusual among microprocessors: the ability to interface directly to an external console. This console enables the operator to examine and change the contents of CPU registers, memory, and I/O subsystems.

The F9450 conducts all console transactions via three I/O addresses:

$$
\begin{array}{ll}
\text { Address: } & \text { Console function: } \\
8400_{16} & \text { Command input } \\
8401_{16} & \text { Data input (from switches) } \\
0400_{16} & \text { Data output (to a display) }
\end{array}
$$

## Entering Console Mode

There are two ways to enter console mode:

1. By driving the $\overline{C O N R E Q}$ input low. When this happens, the CPU completes the current instruction and then executes an I/O cycle to read the console command from I/O address $8400_{16}$. The console command can be any of those shown in Table 5.1.
2. By executing the BPT (breakpoint) instruction. Upon encountering a BPT, the CPU reads the system configuration bits from I/O address $8410_{16}$. If the console bit is zero, the CPU treats the BPT instruction as a NOP; otherwise, it enters console mode and waits for a command to be entered at $8400_{16}$.

While in console mode, the F9450 executes each command and then goes into a loop, waiting for assertion of the $\overline{C O N R E Q}$ signal.

## Sequence of Console Operations

This section generally describes the events depicted in Figure 5.1, Console Handshake Sequence.

1. The user activates the Console Request ( $\overline{\text { CONREQ }}$ ) input (pin 2), which has a lower priority than interrupts. It is sampled on entry to the last micro-cycle of each instruction.
2. The F9450, on completing the instruction and recognizing the console request, enters console mode.
3. Timers $A$ and $B$ are automatically halted. They resume counting from the same point when the CPU exits from console mode.
4. The CPU reads I/O address $8400_{16}$. At this time the user should deactivate the CONREQ signal and place the console command on the bus.
5. The CPU, on decoding the command, proceeds through the requisite steps to execute it. This usually includes additional I/O cycles that either read data entered from the console at I/O address $8401_{16}$, or that write output data to the console via I/O address $0400_{16}$.
6. After executing a console command, the CPU enters an idling loop and waits for CONREQ to be reasserted.

## Notes on Console Use

MIL-STD-1750A describes the console as optional and defines data transfer to the console as byte operations. Since the F9450 uses full 16-bit word transfers, Fairchild selected the console I/O addresses from the available spare addresses defined by the Military Standard.

During console commands that generate a bus cycle, the state of the $\mathrm{D} / \mathrm{l}$ line is 1 (Data cycle). An illegal console command is treated as a NOP instruction and the CPU waits for another console request.

Since one of the main purposes of the console is to permit programmers to observe their software in action and debug it, single-stepping is an important aspect of console operation. In order to perform the single step operation, the user should provide the CONTINUE command, and then activate the $\overline{\text { CONREQ }}$ signal immediately on recognizing the second fetch from instruction space in the system memory. The user cannot single step the processor by maintaining an active CONREQ signal and repeatedly responding to the I/O read at $8400_{16}$ with the CONTINUE command. If this is done, the CPU recognizes $\overline{\text { CONREQ }}$ before executing the instruction and never exits from Console Mode.

If an external fault ( $\overline{\text { EXT ADR ER, }} \overline{\text { PRT ER, }}$, or $\overline{\text { PAR ER }}$ ) occurs during console operation, the register file is protected in the same manner as if an instruction were in process when the fault occurred. Because alteration of registers is inhibited following an external fault, the user cannot modify any of the sixteen general purpose registers or the six temporary registers until the processor is taken out of console mode as described in the next section.

## Console Operation

Table 5.1 Console Command Formats


## Notes:

1. Bits 8 and 9 are always "Don't Care."
2. The (1) and (2) designations indicate a 1 - or 2 -word-long console command:
(1) indicates command only
(2) indicates command and data
3. For commands that do not require a register address, bits 10 through 15 are "Don't Care."
4. In executing the DEPOSIT REGISTER command ( 61 Hex), only bits $9,10,11$, and 13 of the Data Word can be deposited into the FT register. These four bits are user-specified with the inverted polarity. The remaining 12 bits are Don't Care; e.g., to set bits $10,11,13$ to a one and bit 9 to a zero, Data Word XXXX XXXX X100 X0XX must be supplied from I/O location 8401.
5. Only the EXAMINE REGISTER command applies to the Status Word (SW) and Instruction Counter (IC) registers. To deposit (load) the IC with a 16 -bit value, the EXAMINE MEMORY console command is used. The address specified in this command (the second word) is automatically loaded into the IC.

## Console Operation

The DEPOSIT MEMORY command moves input data from I/O address $8401{ }_{16}$ into the memory location indicated by the IC register. When DEPOSIT NEXT executes, the F9450 increments the IC and stores the next item of user-provided data into the memory location pointed to by the new value of the IC.

The EXAMINE XIO command reads an I/O address from A1, which is an F9450 internal scratchpad register, and fetches the value found at that I/O address. This command expects the I/O address to be preloaded in register A1 by the DEPOSIT REGISTER console command.

When executing the EXAMINE NEXT XIO and DEPOSIT NEXT XIO console commands, the F9450 increments register A1 and performs the appropriate transfer with the I/O location pointed to by the new value of A1. Although the most significant bit (MSB) of the I/O address normally indicates direction (read or write), this is not true for the four console commands EXAMINE XIO, EXAMINE NEXT XIO, DEPOSIT XIO, and DEPOSIT NEXT XIO.

Figure 5.1 is a flow chart that maps the handshake sequence between the F9450 console port and the processor's console control logic. This external logic first sets up the I/O communications registers $\left(8400_{16}\right.$ and $8401_{16}$ ) and then generates a CONREQ input to the CPU when a pre-specified condition is satisfied. The flow chart depicts a sequence of two console commands: a general console command followed by a CONTINUE console command.

## Exiting Console Mode

There are two ways to exit from console mode:

1. If an interrupt is pending when the CPU exits a DISABLE command, the CPU services the interrupt and then returns to the normal mode of operation, fetching and executing instructions from the system memory. If an interrupt is not pending, the CPU remains in an intermediate state, alternately checking for pending interrupts or a console request.
2. By having the CPU execute a console CONTINUE command.

## Console Operation

Figure 5.1 F9450 Console Handshake Sequence

General Description whyw
Register Set
Data Organizing and Addressing


| Console Operation | 5 |
| :---: | :---: |
| F9450 Processor Characteristics | 6 |
| F9450 Environment | 7 |
| F9451 Memory Management Unit | 8 |
| F9452 Block Protect Unit | 9 |
| F9450 Development Tools | 10 |
| Appendix A F9450 instruction Set | A1 |
| Integer Arithmetictogic | A2 |
| Floating Point | A3 |
| Bit Operations | A4 |


| Shift Operations | A5 |
| :---: | :---: |
| Load/Store Exchange | A6 |
| Multiple Load/Store | A7 |
| Program Control | A8 |
| inputioutput | A9 |
| Index to instructions | A10 |
| IEEE 1750 A Cross-Reference | B |

F9450 instruction Execution Times

## FAIRCHILD

A Schlumberger Company

## F9450 Processor Characteristics

This chapter, describing the operating characteristics of the F9450 microprocessor, is most useful to engineers who design systems that incorporate the F9450.

## Processor Internal Organization

The F9450 microprocesor architecture is organized into five functional sections. Figure 6.1 illustrates the relationships of these components, which are:

- Data processor
- Microprogrammed control
- Address processor
- Interrupt and fault processor
- Timing unit


## Data Processor

The 16 -bit wide data processor section performs all data manipulations in the CPU. It is organized into nine functional blocks:

- 17-bit Arithmetic/Logic Unit (ALU)
- Shifter
- 16 general-purpose registers (R0-R15)
- Six temporary (internal) registers
- Memory Data Register (MDR)
- Two timers
- Constants ROM
- Status Register (SR)
- Pre-shifter and mask


## Microprogrammed Control

The F9450 is governed by a microprogrammed control section with two levels of pipelining. The microcode resides in an on-chip ROM.

As the processor runs, it fetches the next instruction from the memory location indicated by the IC register and loads it into the CPU's internal instruction register. Microcode then decodes the instruction and feeds the mapping PLA, which generates the pointers necessary for both execution and the effective address routines that reside in the microcontrol store. The microcontrol store writes three output fields to the microregister. Two of these-Address Field and Branch Field-determine the subsequent microaddress. The third field controls the operation of all CPU components.

## Address Processor

The address processor consists of an Instruction Counter (IC) and a Memory Address Register (MAR) that determine the addresses for instructions and data operands, respectively. Also included in the Address Processor is an independent incrementer that performs IC and MAR updates in parallel with data processor operation.

## Interrupt and Fault Processor

All faults and interrupts, whether generated internally or externally, are handled by the Interrupt and Fault Processor as described in detail in Chapter Four. This CPU section consists of the Pending Interrupt Register (PIR), Mask Register (MK), Fault Register (FT), interrupt enabling logic, and a priority encoder, as well as abort condition detection and activation logic.

## Timing Unit

The Timing Unit generates the internal and external strobes required for internal CPU operation and the bus transactions. A basic machine cycle can comprise three, four, or five CPU clock cycles (states), as follows:

- A 3-state cycle (S0, S4, S5) for pure internal ALU operations.
- A 4-state cycle (S0, S1, S2, S3) for minimum length bus cycles.
- A 5-state cycle (S0, S1, S2, S3, S3A or S0, S4, S5, S5A, S5B) applies to cycles that use the result of the current ALU operation to determine the next address in the microprogrammed control store.

Every timing cycle starts with state S0, in which the timing unit receives the control information needed to initiate a bus cycle or a short ALU cycle.

## Signal Descriptions

Table 6.1 details the F 9450 signal descriptions. These signals are arranged in the table by function rather than by pin number.

## F9450 Processor Characteristics



Figure 6.1 F9450 Block Diagram

F9450 Processor

## Characteristics



Figure 6.2 F9450 Timing Generator State Diagram

Table 6.1 F9450 Signal Descriptions

| Mnemonic | Pin No. | Clock | Description |
| :---: | :---: | :---: | :---: |
| CLOCKS |  |  |  |
| CPU CLK | 51 | CPU Clock | Input clock signal (0-20 MHz). |
| TIMER CLK | 17 | Timer Clock | Input signal ( 100 kHz ) that provides the clock for Timer A and Timer B. |
| EXTERNAL REQUESTS |  |  |  |
| RESET | 5 | Reset | An active low input that initializes the MPU. |
| CONREQ | 2 | Console | An active low input that initiates the CPU Request console operations after the current instruction. This signal is syncronized internally with NRCK. If CONREQ is latched on entering the last machine cycle of an instruction, the F9450 enters console mode immediately after completing that instruction. Note that pending interrupts always take precedence over the console. The CONREQ should be held active until the CPU executes an I/O read at address $8400_{16}$ to engage console mode. |

## INTERRUPTS

| PWRDN INT | 33 | Power Down Interrupt | An input signal that is active on the positive-going edge or the high level, according to the interrupt mode bit in the configuration register. This is the highest-priority interrupt. |
| :---: | :---: | :---: | :---: |
| USR $\mathrm{R}_{0}$ INTUSR ${ }_{5}$ INT | 34-39 | User Interrupt | Input signals that are active on the positive-going edge or high level, according to the interrupt mode bit in the configuration register. |
| $\begin{aligned} & 1 \mathrm{OL}_{1} \mathrm{INT}- \\ & 1 \mathrm{OL}_{2} \mathrm{INT} \end{aligned}$ | 40,41 | I/O Level Interrupts | Active high inputs that can be used to expand the number of user interrupts. |
| FAULTS |  |  |  |
| $\overline{M E M ~ P R T ~ E R ~}$ | 26 | Memory <br> Protect Error | An active low input generated by the MMU or BPU, or both, and sampled by the BUS BUSY signal into the Fault Register (bit 0 if CPU bus cycle, bit 1 if non-CPU bus cycle). |
| $\overline{\text { PAR ER }}$ | 27 | Parity Error | An active low input sampled by the $\overline{\mathrm{BUS} \text { BUSY (on ALL Bus Cycles) }}$ signal into bit 2 of the Fault Register. |
| $\overline{\text { EXT ADR ER }}$ |  | External <br> Address Error | An active-low input sampled by the $\overline{\mathrm{BUS} B U S Y}$ signal into Fault Register bit 5 or 8 , depending on the cycle (memory or I/O). |
| SYSFLT 0 SYSFLT $_{1}$ | 29, 30 | System Fault 0 System Fault 1 | Asynchronous, positive-edge-sensitive inputs to the F9450 that set bit 7 (SYSFLT ${ }_{0}$ ) or bits 13 and $15\left(\right.$ SYSFLT $\left._{1}\right)$ in the Fault Register. These inputs are protected from system noise through hysteresis circuitry. |

## F9450 Processor Characteristics

Table 6.1 F9450 Signal Descriptions (Continued)

| Mnemonic | Pin No. | Clock |
| :--- | :--- | :--- |

INFORMATION
BUS
$\mathrm{IB}_{0}-\mathrm{IB}_{15}$

STATUS BUS
$\mathrm{AK}_{0}-\mathrm{AK}_{3}$
$\mathrm{AS}_{0}-\mathrm{AS}_{3}$
42-45 Address State
9-18 Information Bus 20-25

47-50 Access Key

ERROR
CONTROL

| UNRCV ER | 8 | Unrecoverable <br> Error |
| :---: | :---: | :--- |
| MAJ ER | 31 | Major Error |

DISCRETE CONTROL

DMA EN

| NML PWRUP | 6 | Normal Power <br> Up |
| :--- | :---: | :--- |
| SNEW | 63 | Start New |
| TRIGO RST | 4 | Trigger <br> Go Reset |

UNRCV ER

MAJ ER
31 Major Error

3 Direct Memory Access Enable

Active-high outputs used to match the Access Lock in the MMU for memory accesses (a mismatch is one of several possible situations that cause the MMU to pull the PRT ER signal low). These signals are three-state during bus cycles not assigned to this CPU.
Active-high outputs that select the page register group in the MMU; three-state during bus cycles not assigned to this CPU. These outputs together with D/I can be used to expand the F9450's direct addressing range to 2 M words (See Chapter 3).

An active high output indicating that DMA is enabled. It is disabled when the CPU initializes ( $\overline{\mathrm{RESET}}$ ) and is enabled under program control.
An active high output set when the CPU successfully completes the built-in test in the initialization sequence.
An active high output that indicates a new instruction will execute in the next cycle; useful for tracing instructions.
An active low discrete output. This signal can be pulsed low under program control. Also goes low on the completion of self-test.

# F9450 Processor Characteristics 

Table 6.1 F9450 Signal Descriptions (Continued)

| Mnemonic | Pin No. | Clock | Description |
| :---: | :---: | :---: | :---: |
| BUS CONTROL |  |  |  |
| D/İ | 58 | Data or Instruction | An output signal indicating if the current bus cycle access is for data (high) or instruction (low); three-state during bus cycles not assigned to this CPU. This line indicates instruction space any time the F9450 is fetching an instruction from memory. This is true for all words of an instruction as defined in the MIL-STD-1750A; i.e. an immediate operand is defined as a part of the instruction, whereas an indirect address is considered to be data. This line can be used as an additional memory address bit for systems that require separate data and program memory. |
| $\mathrm{R} \bar{W}$ | 57 | Read or Write | An output signal indicating the direction of data flow with respect to the current bus master: a high indicates a read or input operation, a low indicates a write or output operation. This signal is three-state during bus cycles not assigned to this CPU. |
| M/ $\overline{10}$ | 59 | Memory or I/O | Output signal indicating whether the current bus cycle is Memory (high) or I/O output (low). This signal is three-state during bus cycles not assigned to this CPU. |
| STRBA | 52 | Address Strobe | An active high output that latches the Memory or I/O address in an external latch at the high-to-low transition of the strobe. The signal is three-state during bus cycles not assigned to this CPU. |
| RDYA | 55 | Address Ready | An active high input available to extend the address phase of a bus cycle. When RDYA is not active, wait states are inserted to accommodate slower memory or I/O devices. |
| $\overline{\text { STRBD }}$ | 53 | Data Strobe | An active low output that strobes data in memory and XIO cycles. This signal is three-state during bus cycles not assigned to this CPU. |
| RDYD | 56 | Data Ready | An active high input that extends the data phase of a bus cycle. When RDYD is not active, wait states are inserted to accommodate slower memory or I/O devices. |

## BUS

ARBITRATION
$\overline{B U S ~ R E Q}$
54 Bus Request

BUS GNT 61 Bus Grant
An active low output indicating that the CPU requires the bus; becomes inactive when the CPU has acquired the bus and started the bus cycle.
An active low input from an external arbiter indicating that the CPU currently has the highest priority bus request. If the bus is not locked, the CPU may begin a bus cycle, commencing with the next CPU pclock cycle. If the CPU locks the bus, $\overline{B U S}$ GNT is ignored.

## F9450 Processor Characteristics

Table 6.1 F9450 Signal Descriptions (Continued)

| Mnemonic | Pin No. | Clock | Description |
| :---: | :---: | :---: | :---: |
| $\overline{\text { BUS BUSY }}$ | 60 | Bus Busy | An active low bidirectional signal that establishes the beginning and end of a bus cycle. The trailing edge (low-to-high transition) is used for sampling bits into the Fault Register. It is three-state in bus cycles not assigned to this CPU; however, the CPU monitors this line for latching non-CPU bus-cycle faults into the Fault Register. This signal toggles on every bus cycle. |
| $\overline{\text { BUS LOCK }}$ | 62 | Bus Lock | An active low, bidirectional signal that locks the bus for successive bus cycles. The CPU only locks the bus during "read-modify-write" instructions: INCM, DECM, SB (all addressing modes except R); RB (all addressing modes except R); TSB (locks bus for 5 machine. cycles); SRM; STUB; and STLB. During non-locked bus cycles; the $\overline{B U S}$ LOCK signal mimics the BUS BUSY signal, and as an input it operates the same as BUS GNT. It is three-state during bus cycles not assigned to this CPU. |
| POWER* |  |  |  |
| $\mathrm{V}_{\text {cc }}$ | 64 | Power Supply | +2V, 1.1 Amp power supply. |
| GND | 1,32 | Ground | OV reference. These pins should be tied together as close to the chip as possible. |
| $\mathrm{I}_{\text {INJ1 }}$, $\mathrm{I}_{\text {INJ2 }}$ | $\begin{aligned} & 19 \\ & 46 \end{aligned}$ | Injector Current | Current source provide bias for the injection logic. These pins should be tied together as close to the chip as possible. |

## Bus Transactions

The design of the F9450 permits it to operate both as a standalone processor and in a multi-processor environment where two or more CPU's-F9450 or otherwisework in tandem with a bus arbiter resolving conflicts. The characteristics of its bus transactions reflect this design flexibility.

Bus arbitration with multiprocessors is discussed is more detail later in this chapter.

F9450 bus transactions are four or five states long, with each state being equivalent to one CPU clock period. Memory and $I / O$ cycles have identical timing requirements and are distinguished by the status of the $\mathrm{M} / \overline{\mathrm{O}}$ line, as Table 6.1 indicates.

[^2]As Figure 6.3 illustrates, the F9450 notifies the external arbiter that it needs the bus by activating $\overline{B U S}$ REQ during the SO state. At the end of state SO , it samples the BUS GNT and BUS LOCK inputs. If BUS GNT is active and BUS LOCK inactive, the F9450 enters state S1. Otherwise, the CPU enters high-impedance state Sz and waits for BUS GNT to go active and BUS LOCK to go inactive. Because there is no arbiter in a single-processor system, the BUS GNT pin should be wired low and BUS LOCK permanently pulled high by a resistor to $\mathrm{V}_{\mathrm{cc}}$ to simulate bus mastership for a standalone F9450.

Entering S1, the F9450 makes the BUS REQ signal inactive. This allows bus contenders to bid early for the next bus cycle. The F9450 then activates the BUS $\overline{B U S Y}, \overline{B U S}$ LOCK, and status signals, and sends the

## F9450 Processor Characteristics



Figure 6.3 Bus Access Signal Requirements
address after a delay measured from the start of the S1 state. At the end of S1, the CPU samples the RDYA input to determine if the address is ready. If not (indicated by RDYA low), the CPU stays in the S1 state, extending the address phase on the bus. Otherwise, or when RDYA goes high, it proceeds to state S2.

Once in state S2, the CPU drives the STRBA output low. This signal can be used to latch the address in an external device. For read cycles, the F9450 also activates the STRBD output, where it prepares to receive data by turning the address/data bus around. For write cycles, the CPU starts driving the bus with the write data immediately after the address.

The STRBD signal is always activated during S3. It furnishes a reasonable time for set-up after the falling edge and a reasonable hold time to write data prior to the rising edge. The F9450 samples the RDYD signal at the
end of S3 and terminates the bus cycle when RDYD is high; otherwise, it remains in the S3 state until RDYD clears.

At the end of the bus cycle, all CPU outputs are threestate. Note that the STRBA, STRBD, and $\mathrm{IB}_{0}-\mathrm{IB}_{15}$ signals for the Write cycles are actively driven through S0 of the next cycle.

All XIO/VIO output commands and internal input commands (e.g. move contents of a special-purpose register to a general register) echo back externally in the form of an I/O Write cycle. The address is the command itself, and the write data is the result of the execution phase, if applicable. The system must provide the RDYA and RDYD signals in these cycles.

## F9450 Processor Characteristics

Table 6.2 gives typical memory subsystem access times required by the F9450 at various operating frequencies. The access time includes address latches, address decoder delays, and system memory chip enable access.

Table 6.2 Typical Memory Subsystem Access Time Requirements

|  | System Memory Address Access Time |  |  |  |  |
| :---: | ---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  |

## Device Timing Characteristics

Figures 6.4 through 6.14 furnish information concerning device timing characteristics related to F9450 I/O and control signals, and Figure 6.15 shows typical schematics for switching time test circuits.

Throughout these figures, the abbreviated symbol convention used for timing parameters is $\operatorname{TAb}(\mathrm{C})_{\mathrm{d}}$, in which:

- Timing symbols all begin with the letter " T ". The mnemonic in the position represented by " $A$ " indicates the signal node beginning the interval.
- The mnemonic in the position represented by "b" defines the direction of signal transition at the beginning node, pif such definition is necessary; the new state of the signal may be low (I), high (h), 3-state $(z)$, don't care ( x ), or valid ( v ).
- The mnemonic in the position represented by "(C)", which always appears in parentheses, indicates the signal node ending the interval.
- The mnemonic in the position represented by "d" is the same as "b", but refers to the state of the signal at the node indicated by the mnemonic in position "(C)".
- The mnemonics in the positions represented by "b" and " $d$ " are not used for reference to the CPU CLK signal, which is assumed to be on the rising edge.

For example, $\mathrm{TF}_{1}(\mathrm{BB})_{h}$ is the setup time from a valid fault ( $\overline{E X T}$ ADR ER, $\overline{M E M ~ P R T ~ E R, ~} \overline{\text { PAR ER }}$ ) input to $\overline{B U S ~ B U S Y}$ high.

## External Coprocessors

The Built-In Function (BIF) is an escape code in the F9450 instruction set that provides for user-defined instructions to control up to four external, loosely-coupled coprocessors. MIL-STD-1750A (notice 1) permits implementors to establish their own formats for BIF; this section discusses the Fairchild format, which is supported both by the F9450 chip and the MACRO-50 assembler.

Fairchild implements BIF as a three-word sequence in which:

- The first eight bits contain the value $4 \mathrm{~F}_{16}$ in compliance with MIL-STD-1750A.
- Bit 9 is always set to indicate a three-word command sequence.
- Bits 10 and 11 contain a digit 0-3 indicating the coprocessor being addressed.
- Bits 12-15 specify an index register by number (zero means not indexed). The index register contains an offset to the data address given in the third word of the sequence.
- Word 1 (bits 16-31) contains the coprocessor ma-chine-language instruction to be executed.
- Word 2 (bits 32-47) points to the address from which the coprocessor is to fetch data.

In MACRO-50, BIF occupies three lines of source code. It has two possible formats, depending on whether the indexed or non-indexed mode is used. For non-indexed, the instruction format is:

```
BIF <n>
<coprocessor instruction>
<data address>
```

where $<\mathrm{n}>$ is the coprocessor selector ( $0-3$ ) and the coprocessor instruction is specified as a numeric value. The form for indexed is:

$$
\begin{aligned}
& \text { BIFI <n>; Rx } \\
& \text { <coprocessor instruction> } \\
& \text { <data address> }
\end{aligned}
$$

## F9450 Processor Characteristics



Figure 6.4 Minimum Write Bus Cycle Timing Diagram

## F9450 Processor Characteristics



Figure 6.5 Minimum Read Bus Cycle Timing Diagram

## F9450 Processor

 Characteristics

Figure 6.6 RDYA Signal Timing Diagram


Figure 6.7 RDYD Signal-Read Bus Cycle Timing Diagram


Figure 6.8 RDYD Signal-Write Bus Cycle Timing Diagram

Figure 6.16 illustrates two typical configurations incorporating a coprocessor, which is a bus contender under control of the bus arbiter. If the system includes an MMU, an additional latch is added to provide an Address State (AS) and Access Key (AK) for the coprocessor.

In executing a BIF, the F9450 sends the instruction and derived data address directly to the coprocessor via two cycles of the instruction bus.

The method by which the coprocessor returns its result to the F9450 is highly application-dependent and subject to a number of design trade-offs. Perhaps the simplest method is to have the coprocessor write its result to a fixed memory location, from which the F9450 can subsequently fetch it. This solution only works, of course, if the F9450 gives the coprocessor enough time to perform the computation and write the result. A more failsafe method is to have steering logic associated with the coprocessor initiate a user interrupt after the result has been saved; the F9450 can then run a handler that copies the result into the appropriate program workspace and sets a flag, thereby giving assurance that the value is available when needed.

F9450 Processor

## Characteristics



Figure 6.12 DMA EN Discrete Timing Diagram

## F9450 Processor Characteristics



Figure 6.9 Signal Requirements for Bus Access


Figure 6.11 TRIGO RST Discrete Timing Diagram

Figure 6.10 SNEW Discrete Timing Diagram


Figure 6.13 Normal Power Up Discrete Timing Diagram

## Bus Arbitration with Multiprocessors

The F9450 employs a simple bus arbitration scheme involving three bus control signals:

- $\overline{B U S ~ R E Q}-B u s ~ r e q u e s t ~ g e n e r a t e d ~ b y ~ a n y ~ m a s t e r ~$ requiring control of the bus.
- BUS GNT-Bus grant issued by the arbiter to the requestor with the highest priority.
- BUS LOCK-Generated by the master currently in control of the bus, to indicate that the bus is unavailable to other contenders.

This bus arbitration scheme considers three levels of priority as follows:

1. CPU/DMA-controller arbitration

In a single CPU/DMA-controller configuration, depicted by Figure 6.17, the DMA device has the higher priority while enabled by the CPU. The F9450 has access to the bus only while the DMA controller does not require access.
2. Dual CPU's

In a dual-CPU configuration, shown in Figure 6.18, one CPU has a higher priority than the other, and the lower-priority processor only obtains access to the bus while the higher-priority device does not need it.
3. Multiple processors with arbitrated priority

Figure 6.19 illustrates a system with three bus masters, of which two are F9450 CPU's synchronized by a common system clock and one is an asynchronous DMA controller (this system could be expanded to include up to seven F9450's operating in tandem). Each CPU has an assigned priority. Because DMA controllers are generally asynchronous, and since the DMA REQ signal is the highest-priority bus request, the DMA controller must either keep its request active as long as it is using the bus or, after acquiring control of the bus, must assert the BUS LOCK signal before relinquishing the request. In this design, the DMA controller always has precedence over any CPU, as long as one of the CPU's has its DMA EN signal active.

## F9450 Processor Characteristics

A) Edge-Sensitive Interrupts and Faults (SYSFLT0, SYSFLT $_{1}$ ) Min. Pulse Width

B) Level-Sensitive Interrupts

C) Level-Sensitive Faults


Figure 6.14 External Faults and Interrupts Timing Diagram

## F9450 Processor Characteristics



OPEN-COLLECTOR OUTPUT


THREE-STATE


Figure 6.15 Switching Time Test Circuits

## Memory Expansion and Protection

The F9451 Memory Management Unit (MMU) and F9452 Block Protect Unit (BPU) facilitate system memory expansion and provide comprehensive memory protection.

The MMU does logical-to-physical address translation for a system consisting of up to 16M words of memory (1M words for MIL-STD-1750A applications). It also supplies the logic that allows execute protection in the instruction space and write protection in the data space.
(a) No MMU



Figure 6.16 F9450/Coprocesor Configurations

The BPU provides supplementary protection capability by allowing separate write protection in 1KW blocks for both CPU and DMA access. This protection is based on a 20 -bit physical address for the data space.

Chapters Eight and Nine discuss these devices.

## F9450 Processor Characteristics



Figure 6.17 Single CPU/DMA Controller System with External Arbiter

## F9450 Processor Characteristics



Figure 6.18 Dual CPU with External Arbiter

## F9450 Processor Characteristics



Figure 6.19 Multiple Processors with Prioritized Arbitration

| General Description , |  |
| :---: | :---: |
| Register Set |  |
| Data Organizing and Addressing |  |
| Initialization and Exception Processing ${ }^{\text {a }}$ |  |
| Console Operation | 5 |
| F9450 Processor Characteristics | 6 |
| F9450 Environment | 7 |
| F9451 Memory Management Unit | 8 |
| F9452 Block Protect Unit | 9 |
| F9450 Development Tools | 10 |
| Appendix A F9450 Instruction Sel | A1 |
| Integer Arithmetic/Logic | A2 |
| Floating Point | A3 |
| Bit Operations | A4 |
| Shift Operations | A5 |
| Load/Store/Exchange | A6 |
|  |  |
| Program Control, |  |
| Inputoutput, |  |
| Index to Instructions |  |
| IEEE 1750A Cross-Reference , , B |  |
| F9450 Instruction Execution Times | C |
| Signal Functions and Connection Diagrams | D |

## FAIRCHILD

## F9450 Environment

A Schlumberger Company

In July of 1984, the U. S. Department of Defense validated the Fairchild F9450 for being in total compliance with MIL-STD-1750A and all other applicable military standards. This chapter describes the F9450's environmental characteristics for designers utilizing it.

The information presented in this chapter is complete and current as of the time this book was written. It should be recognized, however, that while the contents of the book are static, the part itself is undergoing a continuous process of refinement and improvement. Consequently, this information is subject to change without notice. When basing detailed engineering decisions on the data given here, it is advisable to verify the values in question. This can be done by contacting your Fairchild representative.

## Power Requirements

The collector power supply $\left(\mathrm{V}_{\mathrm{CC}}\right)$ is an input to pin 64 on the F9450. See Table 6.1 for specifics.

The chip is grounded to 0 V reference via pins 1 and 32. In order to avoid power imbalance within the chip's internal circuitry, these pins should be tied together as close to the chip as possible and with conductors of equal length.

Similarly, the injector pins $\mathrm{I}_{\text {INJ1 }}$ and $\mathrm{I}_{\mathrm{INJ2}}$ (pins 19 and 46 respectively) should be tied together symmetrically under the chip socket to prevent current hogging.

The F9450 requires 1.1 amp current supply at $I_{\mathrm{INJ}}$, with a tolerance of $\pm 5 \%$. The maximum allowable current level at $\mathrm{I}_{\mathrm{INJ}}$ is 2.0 amps . Note that the chip may fail to operate at such a high current level, but will resume operation upon return to $1.1 \mathrm{amp} \pm 5 \%$. A sustained current in excess of 2.0 amps may impair the reliability of the device. The maximum allowable voltage at $I_{\mathbb{N J}}$ is 2.0 V , and any voltage in excess of that level will destroy the part. As a result, input to pins 19 and 46 should be clamped at 2.0 volts and 2.0 amps .

Table 7.1 describes other DC characteristics of the F9450.

## Absolute Minimum/Maximum Ratings

The absolute minimum and maximum ratings of the F9450 are as follows:

$$
\begin{array}{lc}
\text { Storage temperature } & -65^{\circ} \mathrm{C},+150^{\circ} \mathrm{C} \\
\text { Operating temperature under bias } & -55^{\circ} \mathrm{C},+125^{\circ} \mathrm{C} \\
\mathrm{~V}_{\mathrm{CC}} \text { pin potential to ground pin } & -0.5 \mathrm{~V},+6.0 \mathrm{~V} \\
\text { Input voltage } & -0.5 \mathrm{~V},+5.5 \mathrm{~V} \\
\text { Input current } & -20 \mathrm{~mA},+5 \mathrm{~mA} \\
\text { Output voltage (output high) } & -0.5 \mathrm{~V},+5.5 \mathrm{~V} \\
\text { Output current (dc output low) } & +20 \mathrm{~mA} \\
\text { Injector current (liNJ) } & 2.0 \mathrm{~A}
\end{array}
$$

These are stress ratings only, and do not imply functional operation at these ratings or under any other extreme conditions. Exposure to the absolute rating conditions for extended periods may impair the reliability of the device, and exceeding these ratings may cause permanent damage.

Table 7.2 furnishes recommended operating ranges for the F9450.

## Packaging

The F9450 comes in two standard packages, one for DIP mounting, the other a surface-mount gull wing configuration. Figures 7.1 and 7.2 furnish details of the standard packages, and Table 7.3 provides operating ranges for the case configurations.

The F9450 is available with 100 percent screening and quality conformance inspection required by MIL-STD883.

## F9450 Environment

Table 7.1 F9450 DC Characteristics

| Symbol | Characteristic | Min | Typ | Max | Unit | Test Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IH }}$ | Input High Level | 2.0 |  |  | V | Guaranteed Input High |
| $\mathrm{V}_{\text {IL }}$ | Input Low Level |  |  | 0.8 | V | Guaranteed Input Low |
| $\mathrm{V}_{\mathrm{T}+}$ | Positive-Going Threshold Voltage USR $_{0}$ INT-USR ${ }_{5}$ INT, SYSFLT ${ }_{0}$, SYSFLT ${ }_{1}$, PWRDN INT | 1.5 | 1.8 | 2.0 | V | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \\ & \mathrm{I}_{\mathrm{NJ}}=\mathrm{Typ} . \end{aligned}$ |
| $\mathrm{V}_{\text {T- }}$ | Negative-Going Threshold Voltage USR $_{0}$ INT-USR $_{5}$ INT, SYSFLT ${ }_{0}$, SYSFLT $_{1}$, PWRDN INT | 0.6 | 0.95 | 1.1 | V | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \\ & \mathrm{I}_{\mathrm{NJ}}=\text { Typ. } \end{aligned}$ |
| $\left(V_{T+}\right)-\left(V_{T-}\right)$ | Hysteresis, USR ${ }_{0}$ INT-USR ${ }_{5}$ INT, SYSFLT $_{0}$-SYSFLT ${ }_{1}$, PWRDN INT | 0.4 | 0.8 |  | V | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \\ & \mathrm{l}_{\mathrm{NJ}}=\mathrm{Typ} . \end{aligned}$ |
| $\mathrm{V}_{\mathrm{CD}}$ | Input Clamp Voltage |  | -0.9 | -1.5 | V | $\begin{aligned} & \mathrm{I}_{\mathrm{IN}}=-18 \mathrm{~mA} \\ & \mathrm{~V}_{\mathrm{CC}}=\mathrm{Min} . \\ & \mathrm{I}_{\mathrm{INJ}}=\text { Typ. } \\ & \hline \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | 2.4 | 3.2 |  | V | $\begin{aligned} & \mathrm{I}_{\mathrm{OH}}=-0.4 \mathrm{~mA} \\ & \mathrm{~V}_{\mathrm{CC}}=\mathrm{Min} . \\ & \mathrm{I}_{\mathrm{INJ}}=\mathrm{Typ} . \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Low Voltage |  | 0.25 | 0.5 | V | $\begin{aligned} & \mathrm{I}_{\mathrm{OL}}=8.0 \mathrm{~mA} \\ & \mathrm{~V}_{\mathrm{CC}}=\mathrm{Min} . \\ & \mathrm{I}_{\mathrm{INJ}}=\mathrm{Typ} . \\ & \hline \end{aligned}$ |
| IIH | Input High Current Except $\mathrm{IB}_{0}-\mathrm{IB}_{15}$, BUS BUSY, BUS LOCK |  |  | 40 | $\mu \mathrm{A}$ | $\begin{aligned} & \mathrm{V}_{\text {IN }}=2.7 \mathrm{~V} \\ & \mathrm{I}_{\text {INJ }}=\mathrm{Typ}^{2} . \end{aligned}$ |
| $\mathrm{IIH}^{\text {H}}$ | Input High Current $\mathrm{IB}_{0}-\mathrm{IB}_{15}$, BUS BUSY, $\overline{B U S}$ LOCK |  |  | 100 | $\mu \mathrm{A}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=2.7 \mathrm{~V} \\ & \mathrm{I}_{\mathrm{INJ}}=\mathrm{Typ} . \end{aligned}$ |
| $\mathrm{IIH}^{\text {H}}$ | Input High Current All Inputs |  |  | 1.0 | mA | $\begin{aligned} & V_{I N}=V_{C C} \text { Max. } \\ & I_{I N J}=T y p . \end{aligned}$ |
| IIL | Input Low Current |  | -200 | -400 | $\mu \mathrm{A}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=0.4 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=\mathrm{Max} . \\ & \mathrm{I}_{\mathrm{INJ}}=\mathrm{Typ} . \end{aligned}$ |
| Iozh | Output 3-State Current $\mathrm{IB}_{0}-\mathrm{IB}_{15}$, BUS BUSY, $\overline{B U S ~ L O C K ~}$ |  |  | 140 | $\mu \mathrm{A}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=2.4 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=\mathrm{Max} . \\ & \mathrm{I}_{\mathrm{INJ}}=\text { Typ. } \end{aligned}$ |
| lozh | Output 3-State Current $\mathrm{AK}_{0}-\mathrm{AK}_{3}$, $A S_{0}-A S_{3}, R / \bar{W}, M / \bar{O}, D \bar{I}$, STRBA, $\overline{S T R B D}$ |  |  | 100 | $\mu \mathrm{A}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=2.4 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=\mathrm{Max} . \\ & \mathrm{I}_{\mathrm{INJ}}=\text { Typ. } \end{aligned}$ |

Table 7.1 F9450 DC Characteristics (Continued)

| Symbol | Characteristic | Min | Typ | Max | Unit | Test Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Iozl | Output 3-State Current $\mathrm{IB}_{0}-\mathrm{IB}_{15}$, BUS BUSY, BUS LOCK |  |  | -500 | $\mu \mathrm{A}$ | $\begin{aligned} & \mathrm{V}_{\text {OUT }}=0.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=\mathrm{Max} . \\ & \mathrm{I}_{\mathrm{NJ}}=\text { Typ. } \end{aligned}$ |
| $\mathrm{I}_{\text {OzL }}$ | Output 3-State Current $\mathrm{AK}_{0}-\mathrm{AK}_{3}$, $A_{0}-A_{3}, R / W, M / I O, D / I, S T R B A$, STRBD |  |  | -100 | $\mu \mathrm{A}$ | $\begin{aligned} & \mathrm{V}_{\text {OUT }}=0.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=\mathrm{Max} . \\ & \mathrm{I}_{\text {INJ }}=\text { Typ. } \end{aligned}$ |
| IOSH | Output Short Circuit* | -15 |  | -100 | mA | $\begin{aligned} & \mathrm{V}_{\mathrm{OUT}}=0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=\mathrm{Max} . \\ & \mathrm{I}_{\mathrm{INJ}}=\mathrm{Typ} . \end{aligned}$ |
| $I_{\text {cc }}$ | Power Supply Current |  | 230 | 350 | mA | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=\text { Max. } \\ & \mathrm{I}_{\mathrm{INJ}}=\mathrm{Typ} . \end{aligned}$ |
| $\mathrm{V}_{\text {INJ }}$ | Injector Voltage | 1.2 | 1.4 | 1.6 | V | $\mathrm{I}_{\mathrm{INJ}}=$ Max. |

* Not more than one output shorted at one time.

Table 7.2 Recommended Operating Ranges

| Part Number | Supply Voltage (VCC) (Volts) |  |  | Injector Current (liNJ) (Amps) |  |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min | Typ | Max | Min | Typ | Max | Case <br> Temperature ( $\left.{ }^{\circ} \mathrm{C}\right)$ |
| F9450DC | 4.75 | 5.0 | 5.25 | 1.0 | 1.1 | 1.2 | 0 to +85 |
| F9450DM | 4.75 | 5.0 | 5.25 | 1.0 | 1.1 | 1.2 | -55 to +125 |
| F9450GC | 4.75 | 5.0 | 5.25 | 1.0 | 1.1 | 1.2 | 0 to +85 |
| F9450GM | 4.75 | 5.0 | 5.25 | 1.0 | 1.1 | 1.2 | -55 to +125 |

Table 7.3 Case Operating Ranges

| Order Code | Case Temperature (TC) <br> Operating Range $\left({ }^{\circ} \mathrm{C}\right)$ | Package Type |
| :--- | :---: | :--- |
| F9450DC | 0 to +85 | Ceramic DIP |
| F9450GC | 0 to +85 | Gull Wing Surface Mount |
| F9450-15DC | 0 to +85 | Hermetic DIP |
| F9450-20DC | 0 to +85 | Hermetic DIP |
| F9450-15GC | 0 to +85 | Hermetic Gull Wing Surface Mount |
| F9450-20GC | 0 to +85 | Hermetic Gull Wing Surface Mount |
| F9450-15DM | -55 to +125 | Hermetic DIP |
| F9450-20DM | -55 to +125 | Hermetic DIP |
| F9450-15GM | -55 to +125 | Hermetic Gull Wing Surface Mount |
| F9450-20GM | -55 to +125 | Hermetic Gull Wing Surface Mount |

## F9450 Environment



## F9450 Environment



Figure 7.2 Gull-Wing Package


$$
\gamma
$$

## FAIRCHILD

A Schlumberger Company

## F9451 Memory Management Unit

MIL-STD-1750A describes an optional scheme to extend memory addressing beyond 64K words. The F9451 Memory Management Unit (MMU) is a monolithic implementation of this option. It allows addressing of up to 1 M word of memory with access lock/access key comparison, execute, and write protection complying with the Military Standard. In addition, applications not requiring adherence to the standard can use the F9451 MMU to address up to 16 M words by utilizing 1750A-reserved bits in the physical page address.

Designed to work in conjunction with the F9450 CPU, the F9451 performs such memory management functions as logical-to-physical address translation, protection of logical space in 4 K word granularity, on-chip address cache, and two translation maps (instructions and data).

Like the F9450 CPU and the F9452 Block Protect Unit, the F9451 is fabricated using the high-performance Isoplanar Integrated Injection Logic ( $I^{3} \mathrm{~L}$ ) technology.

## Functional Description

Figure 8.1 shows the block diagram of the F9451, and Figure 8.2 illustrates the relationship of an MMU and an F9450 CPU.

During memory cycles, the F9451 generates the addresses and controls for the memory-map RAMs, which in turn generate the eight most significant bits of the physical address. This address is stable from the assertion of the ADD VAL signal until the end of the cycle. The F9451 reads back five bits of protective information (Access Lock and Execute/Write protect bits) in order to detect addressing violations.

To avoid map RAM access on every memory cycle, the F9451 employs on-chip cache mechanisms. It stores the AL (Access Lock) and E/W (Execute/Write) bits from the last map RAM access into cache latches for use in following cycles, in case of a cache hit. There are two cache latches, one each for instruction and data. The F9451 determines cache hit/miss conditions by comparing the Address State (AS) bits and the four most significant logical address bits used in the last map RAM access with the current AS and logical address. Separate latches for instructions and data are used to store the logical address bits used for the last map RAM access.

During execution of $I / O$ instructions that manipulate the page registers, data transfers directly to and from the map RAMs through the 54F245 bidirectional buffers shown in Figure 8.2. The F9451 generates the address for the map RAMs and the controls for both the RAMs and the buffers.

The CPU/MMU configuration in Figure 8.2 provides a 1M word memory space, with access lock/access key, execute, and write protection. The MMU indicates the validity of the eight extended address bits (concatenated with the twelve least significant bits of the address to constitute the 20-bit physical address) by activating ADD VAL, pin 12. It also holds the RDYA input to the CPU low until the extended address bits are valid.

Any protection violation is reported to the CPU to initiate the fault handling process by pulling the MEM PRT ER pin low. The two 54F245 octal buffers provide a data path between the map SRAMs and the CPU.

The CPU/MMU/BPU configuration in Figure 8.3 provides a 1 M word addressing space with 4 K page protection in logical space for lock/key, write, and execute protection, as well as 1 K page write protection in the physical space. In this case, the RDYA and MEM PRT ER inputs to the CPU are wired-OR between the MMU and the BPU.

## Page Registers

Page registers reside in external $256 \times 9$-bit static RAMs, labeled in Figure 8.2 as Fairchild F93479
SRAMs. The page register organization, depicted in Figure 8.4, is as follows:

- Physical page address (PPA) in the low byte (bits 8-15).
- Three 1750A-reserved bits in the lower section of the upper byte (Bits 5-7).*
- Execute/Write protect (E/W) in bit 4.
- Access Lock (AL) in the upper nibble of the high byte (bits 0-3).

[^3]
## F9451 Memory

 Management Unit

Figure 8.1 $\quad$ F9451 MMU Block Diagram

## F9451 Memory Management Unit



Figure 8.2 CPU/MMU Configuration

## Page Register Manipulation

The F9450 CPU directly controls its associated MMU. Page register manipulation in the F9451 occurs as a result of the F9450 executing one of the instructions shown in Table 8.1, which are specific to the MMU. These instructions belong to the XIO class and are thus privileged.

## Address Translation and Protection Mechanism

Figure 8.5 shows the mapping structure of the F9451 MMU, which is an exact implementation of memory paging as described in MIL-STD-1750A. Figure 8.6 furnishes details for interconnection of the mapping components.

Table 8.1 Page Register Manipulation Instructions

| Mnemonic | I/O command | Effect |
| :--- | :---: | :--- |
| WIPR | 51 XY | Write Instruction <br> Page Register <br> Write Operand |
| WOPR | $52 X Y$ | Page Register <br> Read Instruction |
| RIPR | D1XY | Page Register <br> Read Operand <br> Page Register |

X is the page register group
$Y$ is the register within that group

## F9451 Memory

Management Unit


Figure 8.3 CPU/MMU/BPU Configuration

## F9451 Memory <br> Management Unit



Figure 8.4 Page Register Format


Figure 8.5 MMU Mapping Structure

## F9451 Memory <br> Management Unit



Figure 8.6 F9451 Map Interface

# F9451 Memory Management Unit 

The memory is mapped in 4 K word pages. The mapping mechanism incorporates 512 page registers that are organized into 32 groups: 16 for instruction space and 16 for data. Each group contains 16 page registers, accommodating a total of 256 registers apiece.

Any of the 32 groups is selected by the combination of the four AS bits from the F9450 SW register and the Data/Instruction (D/I) bit. The four most significant bits of the logical address identify the page register within the selected group. The eight bits of the physical page address (PPA) within the page register are then concatenated with the 12 least significant bits of the logical address, to become 20 bits of physical address.

Applications not requiring conformance with MIL-STD1750A can use the page register's three reserved bits (5-7) as additional address bits, thus expanding addressable memory up to 8 M words of data and 8 M of instruction space.

The F9451 MMU employs two means to check for protection violations. It compares the Access Key (AK) from the CPU to the Access Lock (AL) field in the page register. It also examines the write protect (W) bit in the page register if data space is addressed, or the execute protect ( $E$ ) bit in the page register if instruction space is addressed. If a violation occurs, it asserts the Memory Protect Error signal. Page registers are read or written by means of XIO instructions.

The access key (AK) furnished by the CPU consists of four bits, in which:

- Lock $0 F_{16}$ is an "unlocked" lock and allows all keys.
- Key $00_{16}$ is the "master" key and is acceptable to all access lock codes.
- Keys $01_{16}$ through $0 \mathrm{E}_{16}$ are acceptable only to their own matched locks or the "unlocked" lock $0 F_{16}$. For example, if the AK from the CPU equals $0 \mathrm{~A}_{16}$, the Access Lock in the page register must be either $0 \mathrm{~A}_{16}$ or $0 \mathrm{~F}_{16}$, or else the MMU asserts the Memory Protect Error output.
- Key $0 F_{16}$ is acceptable only to the lock $0 F_{16}$.

Table 8.2 maps the relationships of MMU locks to CPU keys.

Table 8.2 Correlation of Locks and Keys

| Lock | Key | Lock | Key |
| :---: | :--- | :---: | :---: |
| 00 | 00 | 08 | 00,08 |
| 01 | 00,01 | 09 | 00,09 |
| 02 | 00,02 | 0 A | $00,0 \mathrm{~A}$ |
| 03 | 00,03 | 0 B | $00,0 \mathrm{~B}$ |
| 04 | 00,04 | 0 C | $00,0 \mathrm{C}$ |
| 05 | 00,05 | $0 D$ | $00,0 \mathrm{D}$ |
| 06 | 00,06 | 0 E | $00,0 \mathrm{E}$ |
| 07 | 00,07 | OF | All keys |

## Wait States

Table 8.3 shows the number of wait states introduced by the F9451 MMU and F9452 BPU, and the setting of their SPEED pins as a function of input clock frequency.

## Signal Descriptions

Table 8.4 describes all the F9451 MMU input and output signals.

## Timing Characteristics

Figures 8.7 through 8.11 depict the timing characteristics of the F9451 MMU, and Figure 8.12 provides schematics of switching time test circuits.

Note the following signal directions and conditions:

- The signals CPU CLK, BUS BUSY, $\mathrm{IB}_{0}-1 \mathrm{IB}_{15}$, and STATUS come from the CPU.
- The STATUS signals for the MMU include M/IO, $\mathrm{R} \overline{\mathrm{W}}, \mathrm{D} / \mathrm{I}, \mathrm{AS}_{0}-\mathrm{AS}_{3}$, and $\mathrm{AK}_{0}-\mathrm{AK}_{3}$.
Timing for the CPU signals referred to here is defined in the F9450 timing characteristics (Chapter 6).

The abbreviated symbol convention used for timing parameters in this book is $\operatorname{TAb}(C) d$, where:

- Timing symbols all begin with the letter " $T$ ". The mnemonic in the position represented by " $A$ " indicates the signal node beginning the interval.


## F9451 Memory Management Unit

Table 8.3 MMU/BPU Wait States

| Clock Rate | $\begin{gathered} 15-20 \\ \mathrm{MHz} \end{gathered}$ |  | $\begin{gathered} \text { 12-15 } \\ \mathrm{MHz} \end{gathered}$ |  | $\begin{gathered} \text { 10-12 } \\ \text { MHz } \end{gathered}$ |  | $\begin{aligned} & \text { 8-10 } \\ & \text { MHz } \end{aligned}$ |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| MMU Speed (pin 8) | 1 |  | 1 |  | 1 |  | 0 |  |
| $\begin{aligned} & \text { BPU Speed } \\ & 1,2 \\ & \text { (pins } 9,10 \text { ) } \end{aligned}$ | 11 |  | 10 |  | 01 |  | 01 |  |
| Cycle | S1 | S3 | S1 | S3 | S1 | S3 | S1 | S3 |
| I/O |  |  |  |  |  |  |  |  |
| To MMU | 4 | 2 | 4 | 2 | 4 | 2 | 1 | 0 |
| To other devices | 2 | 0 | 2 | 0 | 2 | 0 | 1 | 0 |
|  |  |  |  |  |  |  |  |  |
| MMU/BPU: MMU Hit | 2 | 0 | 2 | 0 | 2 | 0 | 1 | 0 |
| MMU/BPU: MMU |  |  |  |  |  |  |  |  |
| Miss | 4 | 0 | 4 | 0 | 4 | 0 | 2 | 0 |
| Memory Write |  |  |  |  |  |  |  |  |
| MMUBPU |  |  |  |  |  |  |  |  |
| Hit Hit | 4 | 0 | 3 | 0 | 2 | 0 | 1 | 0 |
| Hit Miss | 5 | 0 | 4 | 0 | 3 | 0 | 2 | 0 |
| Miss Hit | 4 | 0 | 4 | 0 | 4 | 0 | 2 | 0 |
| Miss Miss | 5 | 0 | 4 | 0 | 4 | 0 | 2 | 0 |
| MMU Only |  |  |  |  |  |  |  |  |
| Hit | 2 | 0 | 2 | 0 | 2 | 0 | 1 | 0 |
| Miss | 4 | 0 | 4 | 0 | 4 | 0 | 2 | 0 |

- The mnemonic in the position represented by " b " defines the direction of signal transition at the beginning node, if such definition is necessary; the new state of the signal may be low (I), high (h), threestate (z), don't care (x), or valid (v).
- The mnemonic in the position represented by "(C)", which always appears in parentheses, indicates the signal node ending the interval.
- The mnemonic in the position represented by "d" is the same as " b ", but refers to the state of the signal
at the node indicated by the mnemonic in position "(C)".
- The mnemonics in the positions represented by "b" and " d " are not used for reference to the CPU CLK signal, as it is assumed to be active on the rising edge.

For example, $\operatorname{TSA}(\mathrm{RA})_{1}$ is the propagation delay time from the STRBA to the RDYA low.

## Absolute Minimum/Maximum Ratings

The following are the absolute minimum and maximum ratings of the F9451 MMU:

| Storage Temperature | $-65^{\circ} \mathrm{C},+150^{\circ} \mathrm{C}$ |
| :---: | :---: |
| Ambient Temperature Under Bias | $-55^{\circ} \mathrm{C},+125^{\circ} \mathrm{C}$ |
| $V_{c c}$ Pin Potential to Ground Pin | $-0.5 \mathrm{~V},+6.0 \mathrm{~V}$ |
| Input Voltage (dc) | $-0.5 \mathrm{~V},+5.5 \mathrm{~V}$ |
| Input Current (dc) | $-20 \mathrm{~mA},+5 \mathrm{~mA}$ |
| Output Voltage (output "High" state) | $-0.5 \mathrm{~V},+5.5 \mathrm{~V}$ |
| Output Current (dc) (output "low" state) +20 mA |  |
| Injector Current ( $\mathrm{I}_{\mathrm{N}, ~}$ ) | $+500 \mathrm{~mA}$ |
| Injector Voltage ( $\mathrm{V}_{\text {INJ }}$ ) | $-0.5 \mathrm{~V},+2.0 \mathrm{~V}$ |

These are stress ratings only, and functional operation at or beyond these or any other ratings in this book is neither implied nor recommended. Exposure to the absolute rating conditions for extended period of time may affect device reliability, and exposure to stresses greater than those listed may cause permanent damage to the device.

## Recommended Operating Ranges

Table 8.5 lists the recommended operating ranges for the Fairchild F9451 MMU.

## Power Requirements

Table 8.6 describes the F9451's DC power and signal requirements.

## F9451 Memory Management Unit

Table 8.4 F9451 Memory Management Unit Signal Descriptions

| Mnemonic | Pin No. | Name | Description |
| :---: | :---: | :---: | :---: |
| CPU CLK | 49 | CPU Clock | System clock input to the F9451; a low to high transition causes a change of state in the F9451. The frequency range is $0-20 \mathrm{MHz}$. No data is lost when the clock frequency is 0 . |
| RESET | 17 | Reset | An active low system input used to initialize the MMU at power up. Proper initialization requires that the RESET signal be asserted for at least four clock cycles. A low indicates reset, and a high, normal operation. |
| BUS LINES |  |  |  |
| $\mathrm{AK}_{0}-\mathrm{AK}_{3}$ | 14,15, | Access Key | Four inputs from the CPU (or any other bus master) that convey the memory access key. The MMU compares them with the lock from the selected page register and asserts the MEM PTR ER signal in case of a mismatch. |
| $\mathrm{AS}_{0}-\mathrm{AS}_{3}$ | 20-23 | Address State Bus | Four inputs used by the F9451 to select the page group in the MMU memory map. |
| $\mathrm{IB}_{0}-\mathrm{IB}_{15}$ | $\begin{aligned} & 24-31 \\ & 33-40 \end{aligned}$ | Information Bus | A 16-bit input from the main Address/Data bus on which the F9451 receives address or I/O commands from the CPU during the address phase of a bus cycle. |
| TIMING and STATUS |  |  |  |
| STRBA | 50 | Address Strobe | An active-high input indicating the address phase of a memory or I/O cycle. A high-to-low transition latches the address. |
| RDYA | 42 | Address Ready | An open-collector output used by the F9451 to extend the address phase of a memory or I/O cycle. The F9451 pulls RDYA low prior to the beginning of a bus cycle and releases it after a variable number of S1 states. Other devices can insert additional S1 states with a wired-OR connection pbetween their open-collector RDYA outputs and this pin. |
| $\overline{\text { STRBD }}$ | 51 | Data Strobe | An active-low input representing the Data phase of a bus cycle. A low-to-high transition signals termination of the $\overline{\overline{O E E}}$ or $\overline{\mathrm{IWE}}$ signals. |
| RDYD | 43 | Data Ready | An active-high three-state output to the CPU, used to extend the data phase of I/O cycles when the CPU is writing to map RAMs. This signal inserts additional S3 states; it is not enabled during memory cycles or non-MMU I/O cycles. A high input means ready, a low signifies another S3 state. |
| $\mathrm{R} / \bar{W}$ | 44 | Read/Write | An input that specifies the direction of data transfer during memory or I/O cycles. A high moves data from an I/O device or memory to the CPU or other bus master; a low moves data from the CPU or bus master to the I/O device or memory. |
| $\mathrm{M} / \overline{\mathrm{IO}}$ | 46 | Memory-1/O | An input from the CPU to specify the cycle type. A high indicates memory cycle, a low indicates I/O. |

AK $-A K_{3}$
14,15, Access Key memory access key. The MMU compares them with the lock from the selected page register and asserts the $\overline{M E M ~ P T R ~ E R ~ s i g n a l ~ i n ~ c a s e ~}$ of a mismatch.

Four inputs used by the F9451 to select the page group in the MMU memory map.

A 16-bit input from the main Address/Data bus on which the F9451 receives address or I/O commands from the CPU during the address phase of a bus cycle.
-

An active-low input representing the Data phase of a bus cycle. A low-to-high transition signals termination of the $\overline{\mathrm{IOE}}$ or $\overline{\mathrm{IWE}}$ signals.
An active-high three-state output to the CPU, used to extend the data phase of I/O cycles when the CPU is writing to map RAMs. This signal inserts additional S3 states; it is not enabled during memory cycles or non-MMU I/O cycles. A high input means ready, a low signifies another S3 state.

An input that specifies the direction of data transfer during memory or cycles. A high moves data from an I/O device or memory to the CPU or other bus master, a low moves data from the CPU or bus master to the I/O device or memory.

# F9451 Memory Management Unit 

Table 8.4 F9451 Memory Management Unit Signal Descriptions (Continued)

| Mnemonic | Pin No. | Name | Description |
| :---: | :---: | :---: | :---: |
| D/İ | 45 | Data/Instruction | An input from the CPU that specifies the memory cycle type. A high means data reference, while a low signifies a CPU instruction fetch. This pin can be used as an additional address bit in non-MIL-STD segmented memory applications. This pin will always be high for I/O operations. |
| $\overline{\text { BUS BUSY }}$ | 47 | Bus Busy | An active-low input from the CPU or any other bus master. A low-tohigh transition marks the end of the current bus cycle; a high indicates the bus is idle or being rearbitrated. |
| MMU MAP RAM INTERFACE |  |  |  |
| $\mathrm{PA}_{0}-\mathrm{PA}_{3}$ | 60-63 | Page Address Bus | The four outputs from the MMU to the four MSB address inputs of the $256 \times 9$-bit MMU'map SRAMS: directly related to $\mathrm{AS}_{0}-\mathrm{AS}_{3}$. |
| $\mathrm{DA}_{0}-\mathrm{DA}_{3}$ | 52-55 | Data Address Bus | The four outputs used to address the four LSB address inputs of the two map SRAMs used during data references. |
| $I A_{0}-I A_{3}$ | 56-59 | Instruction <br> Address Bus | Four outputs from the F9451 used as the four LSB address inputs to the two MMU map SRAMs used for instruction references. |
| $\frac{\overline{\mathrm{DWE}}}{\overline{\mathrm{IWE}}}$ | $\begin{array}{r} 7 \\ 10 \end{array}$ | Data Write, Instruction Write Enable | The two outputs used to control the writing of the MMU map SRAMs by the CPU or any other bus master. A low means write, a high indicates read. |
| $\overline{\overline{\mathrm{DOE}}}$ | $\begin{aligned} & 6 \\ & 9 \end{aligned}$ | Data Output, Instruction Output Enable | The two outputs used to control the output-enables of the two groups of MMU map SRAMs for data references and instruction fetches, respectively. Active also during I/O cycles that read the contents of the RAMs to the CPU. A low signifies enable, a high means disable. |
| $R A L_{0}-R A L_{3}$ | 1-4 | RAM Access Lock | Four inputs to the MMU from the MMU map SRAMs to convey the lock loaded in the map for the current AS and the page of memory the user is addressing. This signal is compared to the access key bus to generate the MEM PRT ER signal, if a violation has occurred. |
| $E / \bar{W}$ | 5 | Execute/ Write Protect | An input from the MMU map SRAMs that signifies whether the CPU is allowed to fetch an instruction from the addressed area of memory, or is allowed to alter the memory. A high means a protect, a low means an access. |

## MISCELLANEOUS CONTROL SIGNALS

$\overline{\mathrm{BOE}}$
11 Buffer Output Enable

An active-low output used to control a 16-bit bidirectional bus transceiver between the information bus and the map RAMs. This buffer is enabled during I/O operations to the MMU map RAMs. The direction input of this buffer is driven directly from the R/W signal. A low indicates enable, a high, disable (normal).

# F9451 Memory Management Unit 

Table 8.4 F9451 Memory Management Unit Signal Descriptions (Continued)

| Mnemonic | Pin No. | Name | Description |
| :---: | :---: | :---: | :---: |
| ABORT | 13 | Aborted Cycle | An active-high input from the system (logical-OR of MAJ ER, UNRCV ER) used by the F9451 to inhibit alteration of any of its registers during aborted cycles initiated by the CPU. This forces the RDYA signal high after the current S1 state. A high = abort cycle, a low $=$ normal operation. |
| $\overline{\text { MEM PRT ER }}$ | 41 | Memory Protect Error | An active-low open-collector output to the CPU, memory, and other circuits signifying that the user's Access Key signal did not match the Access Lock signal. It can also indicate that the user was attempting to execute an instruction from an execution-protected area of memory, or attempting to write into a write-protected area of memory. This signal is stable prior to the high-to-low transition of the STRBD signal. A low signals a violation, and a high that the memory reference is valid. This signal is latched into the CPU Fault Register on the low-to-high transtion of the BUS BUSY signal. |
| ADD VAL | 12 | Address Valid | An active-high output to the F9452 BPU and other circuits. A low-tohigh transition signifies that the Extended Address signal from the MMU map SRAMs is stable; a high-to-low transition follows the STRBA signal. |
| SPEED | 8 | Speed Select | An active-high input used to indicate the speed range of the CPU clock. A high signifies a 10 to 20 MHz clock, and a low indicates a clock of less than 10 MHz . This input should be tied to ground or through a 1 K ohm resister to $\mathrm{V}_{\mathrm{Cc}}$. |
| POWER |  |  |  |
| $\mathrm{V}_{\text {cc }}$ | 64 | Power Supply | +5 V (DC) power supply. This powers the F9451 TTL I/O circuits. |
| GND | 16,48 | Ground | 0 V reference. These pins should be tied together as close to the chip as possible. |
| $\mathrm{I}_{\text {INJ }}$ | 32 | Injector Current | Current source to provide bias for the Injection Logic. Typical value $=$ 100 mA . |

Table 8.5 F9451 Recommended Operating Ranges

| Part <br> Number | Min | Supply Voltage (Vc) <br> Typ <br> (V) | Max | Min | Injector Current <br> Typ <br> ( $\mathbf{m A}$ ) | Max | Case Temperature <br> ( ${ }^{\circ} \mathrm{C}$ ) |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| F9451DC | 4.75 | 5.0 | 5.25 | 90 | 100 | 120 | 0 to +85 |
| F9451DM | 4.50 | 5.0 | 5.50 | 90 | 100 | 120 | -55 to +125 |
| F9451GC | 4.75 | 5.0 | 5.25 | 90 | 100 | 120 | 0 to +85 |
| F9451GM | 4.50 | 5.0 | 5.50 | 90 | 100 | 120 | -55 to +125 |

## F9451 Memory Management Unit

## Table 8.6 F9451 DC Characteristics

| Symbol | Characteristic | Min | TYP | Max | Units | Test Condition |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Level | 2.0 |  |  | $\therefore \mathrm{V}$ | Guaranteed Input High |
| $\mathrm{V}_{\text {IL }}$ | Input Low Level |  |  | 0.8 | V | Guaranteed Input Low |
| $V_{C D}$ | Input Clamp Voltage |  | -0.9 | -1.5 | V | $\begin{aligned} & \mathrm{I}_{\mathbb{N}}=-18 \mathrm{~mA} \\ & \mathrm{~V}_{\mathrm{CC}}=\mathrm{Min} . \\ & \mathrm{I}_{\mathbb{N J}}=\mathrm{Min} . \end{aligned}$ |
| $\mathrm{I}_{\mathrm{IH}}$ | Input High Current |  |  | 40 | $\mu \mathrm{A}$ | $\begin{aligned} & V_{I N}=2.7 \mathrm{~V} \\ & V_{C C}=\operatorname{Max} \\ & I_{I N J}=\operatorname{Min} . \end{aligned}$ |
| $I_{1 H}$ | Input High Current |  |  | 1 | mA | $\begin{aligned} & \mathrm{V}_{\mathbb{N}}=\mathrm{VCC} \\ & \mathrm{~V}_{\mathrm{CC}}=\mathrm{Max} . \\ & \mathrm{I}_{\mathbb{N J},}=\operatorname{Min} . \end{aligned}$ |
| $1 / 1$ | Input Low Current |  | -200 | $-400$ | $\mu \mathrm{A}$ | $\begin{aligned} & \mathrm{V}_{\mathbb{N}}=0.4 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=\mathrm{Max} . \\ & \mathrm{I}_{\mathbb{N J}}=\mathrm{Min} . \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage Except MEM PRT ER, RDYA | 2.4 | 3.2 |  | V | $\begin{aligned} & \mathrm{I}_{\mathrm{OH}}=-0.4 \mathrm{~mA} \\ & \mathrm{~V}_{\mathrm{CC}}=\mathrm{MIN} . \\ & \mathrm{I}_{\mathrm{INJ}}=\mathrm{Min} . \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Low Voltage |  | 0.2 | 0.5 | V | $\begin{aligned} & \mathrm{I}_{\mathrm{OL}}=8.0 \mathrm{~mA} \\ & \mathrm{~V}_{\mathrm{CC}}=\mathrm{Min} . \\ & \mathrm{I}_{\mathrm{INJ}}=\mathrm{Min} . \end{aligned}$ |
| IOSH | Output Short-Circuit Current* | -15 |  | -100 | mA | $\mathrm{V}_{\text {out }}=0 \mathrm{~V}$ |
| $\mathrm{I}_{\text {OzH }}$ | Output 3-State Current RDYA |  |  | 100 | $\mu \mathrm{A}$ | $\begin{aligned} & V_{\text {OUT }}=2.4 \mathrm{~V} \\ & V_{\mathrm{CC}}=M a x . \\ & \mathrm{I}_{\mathrm{NJ}}=\mathrm{Min} . \end{aligned}$ |
| $\mathrm{I}_{\text {OZL }}$ | Output 3-State Current RDYA |  |  | $-100$ | $\mu \mathrm{A}$ | $\begin{aligned} & V_{\text {OUT }}=0.5 \mathrm{~V} \\ & V_{C C}=M a x . \\ & I_{\mathbb{I N J}=}=\operatorname{Min} . \end{aligned}$ |
| ILOH | O.C. Output Leakage MEM PRT ER, RDYA |  |  | 1.0 | mA | $\begin{aligned} & \mathrm{V}_{\mathrm{OH}}=\mathrm{V}_{\mathrm{CC}} \\ & \mathrm{~V}_{\mathrm{CC}}=\mathrm{Min} . \\ & \mathrm{I}_{\mathrm{INJ}}=\mathrm{Min} . \end{aligned}$ |
| $\mathrm{I}_{\mathrm{CC}}$ | Power Supply Current |  | 120 | . | mA | $\begin{aligned} & V_{C C}=\text { Max. } \\ & I_{\mathbb{N J}}=\text { Min. } \end{aligned}$ |
| $\mathrm{V}_{\text {INJ }}$ | Injector Voltage |  | 1.2 |  | V | $\begin{aligned} & V_{C C}=\text { Max. } \\ & I_{I N J}=\text { Min. } \end{aligned}$ |

[^4]
## F9451 Memory

 Management UnitFigure 8.7 F9451 MMU Minimum Timing (Page Boundary Not Crossed, Cache Hit)


Table 8.7 Case Operating Ranges

| Order Code | Case Temperature $\left(\mathbf{T}_{\mathbf{C}}\right)$ <br> Operating Range $\left({ }^{\circ} \mathbf{C}\right)$ | Package Type |
| :--- | :---: | :--- |
|  |  |  |
| F9451DC | 0 to +85 | Hermetic DIP <br> F9451GC |
|  | 0 to +85 | Hermetic Gull Wing Surface Mount |
| F9451DM | -55 to +125 | Hermetic DIP <br> F9451GM |

## F9451 Memory Management Unit



Figure 8.8 F9451 MMU Timing (Page Boundary Crossed, Cache Miss)

F9451 Memory
Management Unit


Figure 8.9 F9451 Write Timing for XIO, WIPR, and WOPR

## F9451 Memory <br> Management Unit



Figure 8.10 F9451 Read Timing for XIO, RIPR, and ROPR

## F9451 Memory

 Management Unit

Figure 8.11 F9451 I/O Timing for XIO to Other Devices

## F9451 Memory Management Unit

STANDARD OUTPUT


OPEN-COLLECTOR OUTPUT


THREE-STATE


Figure 8.12 Switching Time Test Circuits

## Package Information

The F9451 comes in two standard packages, one for DIP mounting, the other a surface-mount gull wing configuration. Figures 8.12 and 8.13 furnish details of the standard packages, and Table 8.7 provides operating ranges for the case configurations.

The F9451 is available with 100 percent screening and quality conformance inspection required by MIL-STD883.

## F9451 Memory Management Unit



Figure 8.13 DIP-Mount Package


Figure 8.14 Gull-Wing Package

| General Description | 1 |
| :---: | :---: |
| Register Set | 2 |
| Data Organzing and Addressing | 3 |
| Initialization and Exception Processing | 4 |
| Console Operation, , , , | 5 |
| F9450 Processor Characteristics | 6 |
| F9450 Environment | 7 |
| F9451 Memory Management Unit | 8 |
| F9452 Block Protect Unit | 9 |
| F9450 Development Tools | 10 |
| Appendix A F9450 instruction Set | A1 |
| Integer Arithmetichogic | A2 |
| Floating Point | A3 |
| Bit Operations | A4 |
| Shilt Operations | A5 |
| Load/Store/ Exchange | A6 |
| Muttiple Load/Store | A7 |
| Program Control , , , , \% | A8 |
| Inputoutput | A9 |
| Index to Instructions | A10 |
| LEEE 1750 A Cross-Reference, $\quad$, \% | B |
| F9450 Instruction Execution Times | C |
| Signal Functions and Connection Diagrams | D |

## FAIRCHILD

## F9452 Block Protect Unit

A Schlumberger Company

## Description

The Fairchild F9452 Block Protect Unit (BPU) provides write protection in 1 K page granularity for up to 1 M word of physical memory for both CPU and DMA access. The BPU works with the F9450 CPU, either alone or in concert with the F9451 Memory Management Unit (MMU) to implement the optional memory block protection functions described in MIL-STD-1750A, sections 4.5.4 and 5.1.

A complete BPU consists of an F9452 BPU chip and one F93479 or equivalent static RAM. The SRAM stores CPU and DMA protection tables separately. Global write protection is provided from reset until memory writes are enabled.

Like the other members of the F9450 family, the F9452 is fabricated using Fairchild's high-performance $I^{3} L$ technology for reliable operation over the entire military temperature range. It is driven by a clock at up to 20 MHz , and uses TTL-compatible inputs and outputs.

## Functional Description

The BPU is composed of the F9452 and one F93479 or equivalent SRAM serving as a look-up table. Each bit in the look-up table represents a 1 K word page in physical memory. Figure 9.1 depicts the organization of the BPU with the $256 \times 9$ SRAM.

The F9452 employs an on-chip cache mechanism to speed access operations during memory cycles. In the cache register, it stores the last 16-bit write protect word (representing 16K words) read from the look-up table RAM. The BPU uses this information in subsequent memory write cycles to detect protection violations in case of a cache hit. It evaluates cache hit/miss situations by comparing the DMA ACK and EXT ADD $D_{0}$ - EXT $\mathrm{ADD}_{5}$ bits used to address the look-up table during the last access with the current values of those bits. A cache hit saves one cycle of look-up table access.

The BPU communicates with the look-up table SRAM in bytes. On a cache miss, it reads/writes the first byte of the 16 -bit protection word during the address phase of
the cycle, and the second byte during the data phase. These bytes can be either the high or low bytes of a 16bit protection word, depending on the physical memory address. During I/O instructions that read the look-up table, the BPU assembles the two bytes in the cache register and transfers them to the CPU. During instructions that write into the look-up table, the BPU first loads data into the cache register and then writes to the SRAM in two byte transfers.

## Block Protect Mechanism

The BPU divides the physical memory into 1 K word pages, with each page to be write-protected represented by a 1 -bit in the look-up table. Figure 9.2 shows the BPU look-up table structure. The structure consists of 128 16-bit registers: 64 for CPU access, and 64 for DMA controller access (DMA ACK $=0$ or 1 , respectively.)

The F9452 offers write protection for two different configuration options:

## - MMU Absent

In the CPU/BPU configuration shown in Figure 9.3, the $\mathrm{IB}_{0}$ and $\mathrm{IB}_{1}$ bits select one of four protection words each for CPU and DMA access. The 16 bits within each word are addressed by $\mathrm{IB}_{2}$ through $\mathrm{IB}_{5}$, making the maximum block-protected memory space 64 K words.

- MMU present

In a CPU/MMU/BPU configuration, as illustrated by Figure 9.4, the MMU generates extended address bits 0 through 5 , which select one of 64 protection words each for CPU or DMA controller access. Each word contains 16 bits; one of these bits is selected via extended address bits 6 and 7 and information bus bits 4 and 5 . The BPU ignores $\mathrm{IB}_{0}$ through $\mathrm{IB}_{3}$. Thus, the maximum block-protected memory space is up to 1 M words, with separate protection for CPU and DMA access.

The four most significant bits of the extended address inputs should be connected to ground or, for segmented memory systems, to $\mathrm{AS}_{0}$ through $\mathrm{AS}_{3}$ of the CPU .


Figure 9.1 F9452 BPU Block Diagram

## Basic System Configurations

The basic system configurations using the F9450 CPU and F9452 BPU are shown in Figures 9.3 and 9.4. In a CPU/BPU configuration, the BPU provides write protection for 1 K word pages. The protection is available for the CPU memory space and the DMA memory space, as determined by the DMA ACK input. As long as the BPU is not enabled, the GLOB PRT EN output provides global memory write protection. The BPU drives the

RDYA input high when it is ready and reports a write protect error by driving the MEM PRT ER output low.

The CPU/MMU/BPU configuration provides up to 1 M of addressable memory with 4K-page protection in logical space for lock/key, write, and execute protection, as well as 1K word write protection in the physical space. In this case, the RDYA and MEM PRT ER inputs to the CPU are wired-OR between the MMU and BPU.

## F9452 Block Protect Unit



Figure 9.3 CPU/BPU Configuration


Figure 9.2 F9452 BPU Look-Up Table Structure

## Instructions for Map Manipulation

The F9450 CPU instructions for manipulating the RAM map are show in Table 9.1. Figure 9.5 illustrates the BPU map interface.

Table 9.1 F9450 Map Manipulation Instructions

| MMU Control | 1/O <br> Command | Manipulation |
| :--- | :---: | :--- |
| LMP | $50 X X$ | Load Memory <br> RMP |
| DOXX | Protect RAM <br> Read Memory <br> Protect RAM <br> Memory Protect <br> Enable |  |
| XX | 4003 |  |

XX is the look-up table address, $00_{16}-\mathrm{FF}_{16}$

## Wait States

Table 9.2 lists the number of wait states introduced by the F9452 BPU and the F9451 MMU.

Table 9.2 MMU/BPU Wait States

| Clock Rate | $\begin{gathered} \text { 15-20 } \\ \text { MHz } \end{gathered}$ |  | $\begin{gathered} \text { 12-15 } \\ \text { MHz } \end{gathered}$ |  | $\begin{gathered} \text { 10-12 } \\ \text { MHz } \end{gathered}$ |  | $\begin{aligned} & \text { 8-10 } \\ & \text { MHz } \end{aligned}$ |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| MMU Speed (pin 8) | 1 |  | 1 |  | 1 |  | 0 |  |
| $\begin{aligned} & \text { BPU Speed } \\ & 1,2 \\ & \text { (pins } 9,10 \text { ) } \end{aligned}$ | 11 |  | 10 |  | 01. |  | 01 |  |
| Cycle | S1 | S3 | S1 | S3 | S1 | S3 | S1 | S3 |
| 1/0 |  |  |  |  |  |  |  |  |
| To BPU | 2 | 8 | 2 | 6 | 2 | 6 | 1 | 6 |
| To Other |  |  |  |  |  |  |  |  |
| Devices | 2 | 0 | 2 | 0 | 2 | 0 | 1 | 0 |
| Memory Read MMU/BPU: |  |  |  |  |  |  |  |  |
|  |  |  |  |  |  |  |  |  |
| MMU Hit | 2 | 0 | 2 | 0 | 2 | 0 | 1 | 0 |
| MMU/BPU: |  |  |  |  |  |  |  |  |
| MMU Miss | 4 | 0 | 4 | 0 | 4 | 0 | 2 | 0 |
| BPU | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 |
| Memory Write |  |  |  |  |  |  |  |  |
| MMU BPU |  |  |  |  |  |  |  |  |
| Hit Hit | 4 | 0 | 3 | 0 | 2 | 0 | 1 | 0 |
| Hit Miss | 5 | 0 | 4 | 0 | 3 | 0 | 2 | 0 |
| Miss Hit | 4 | 0 | 4 | 0 | 4 | 0 | 2 | 0 |
| Miss Miss | 5 | 0 | 4 |  | 4 | 0 | 2 | 0 |
| BPU Only |  |  |  |  |  |  |  |  |
| Hit | 2 | 0 | 2 | 0 | 2 | 0 | 1 | 0 |
| Miss | 3 | 0 | 2 | 0 | 2 | 0 | 1 | 0 |

## Signal Descriptions

Table 9.3 describes F9452 input and output signals.


Figure $9.4 \mathrm{CPU} / \mathrm{MMU} / \mathrm{BPU}$ Configuration

## F9452 Block Protect Unit

Table 9.3 BPU Signal Descriptions

| Mnemonic | Pin No. | Name | Description |
| :--- | :---: | :--- | :--- |
| CPU CLK | 49 | CPU Clock | An active-high single-phase clock input; a low-to-high transition <br> causes a change of state in the F9452. Frequency range is 0 to rated <br> clock speed. |
| $\overline{\text { RESET }}$ | 17 | Reset | An active-low system input used to initialize the internal circuitry and <br> to disable the memory protection mechanism. Asserts the GLOB PRT <br> EN signal. |

## BUS LINES

| $\mathrm{IB}_{0}-\mathrm{IB}_{15}$ | $24-31$ | Information |
| :--- | :---: | :--- |
|  | $33-40$ | Bus |
| EXT $\mathrm{ADD}_{0}-$ | 14,15 | Extended |
| EXT $\mathrm{ADD}_{7}$ | $18-23$ | Address |

An active-high bidirectional 16-bit bus used for communication between the various system components.
Active-high 8 -bit extended address input from the MMU subsystem. If an MMU is not used in the system, these lines must be provided from some other source (See Basic System Configurations elsewhere in this chapter).

TIMING AND STATUS

| STRBA | 50 | Address Strobe | An active-high input used to latch the memory or I/O address from the information bus on a high-to-low transition. |
| :---: | :---: | :---: | :---: |
| RDYA | 42 | Address Ready | An active-high open-collector used by the BPU to insert additional S1 states. |
| $\overline{\text { STRBD }}$ | 51 | Data Strobe | An active-low input used as a strobe for the data phase of the information bus. |
| RDYD | 43 | Data Ready | An active-high three-state output to the CPU used to extend the data phase of I/O cycles when the CPU is writing to the look-up tables. This inserts additional S3 states; it is not enabled during memory cycles or non-BPU I/O cycles. A high input = ready, a low = another S3 state.* |
| $R / \bar{W}$ | 44 | Read/Write | An input from the CPU or DMA controller that specifies the direction of data transfer during memory or I/O cycles. A high moves data from the I/O device or memory to the CPU or DMA controller; a low moves data from the CPU or DMA controller to the BPU. |
| M/ID | 46 | Memory-1/O | An input from the CPU that specifies memory or I/O cycle type: High $=$ Memory, Low $=1 / 0$. |
| $\overline{\text { BUS BUSY }}$ | 47 | Bus Busy | An active-low input from the CPU or any other bus master that indicates a bus cycle is in progress. |

## RAM INTERFACE

| $\mathrm{A}_{0}-\mathrm{A}_{7}$ | $56-63$ | RAM Address |
| :---: | :---: | :--- |
| $\mathrm{D}_{0}-\mathrm{D}_{7}$ | $1-8$ | RAM Data |

An 8-bit active-high bus output of address for the look-up table RAM.
An 8 -bit active-high bidirectional bus carrying data between the BPU and the look-up table RAM.

## F9452 Block Protect Unit

Table 9.3 BPU Signal Descriptions (Continued)

| Mnemonic | Pin No. | Name | Description |
| :---: | :---: | :---: | :---: |
| $\overline{\text { RWE }}$ | 54 | RAM Write Enable | An active-low output that provides a write enable signal to the look-up table RAM. |
| $\overline{\text { ROE }}$ | 53 | RAM Output Enable | An active-low output that controls the output enable of the look-up table RAM: low = enable, high = disable. |
| GENERAL-PURPOSE CONTROLS |  |  |  |
| $\overline{\text { MEM PRT ER }}$ | 41 | Memory Protect Error | An active-low open collector output indicating that a memory write was attempted to a protected location. |
| GLOB PRT EN | 55 | Global Memory Protect Enable | An active-high output indicating that memory is to be globally writeprotected. It is set by the RESET signal, and reset by executing the MPEN instruction. |
| ABORT | 11 | Aborted Cycle | An active-high input indicating that the cycle is aborted (logical-OR of MAJ ER, UNRCV ER in the F9450 CPU). Writing to the look-up table RAM is inhibited for the current cycle. The ABORT signal also forces a cache miss. The signal is latched and is cleared by either the next memory write or $\overline{R E S E T}$ signal. |
| DMA ACK | 13 | Direct Memory <br> Access <br> Acknowledgement | An active-high input from the arbiter used to select the appropriate bank in the memory look-up table; High = DMA, Low = CPU. |
| ADD VAL | 12 | Address Valid | An active-high output from the MMU that is used to indicate that the extended address is valid. |
| SPEED $_{1}$ SPEED $_{2}$ | 9,10 | Clock Speed Data | Active-high inputs used to control the number of wait states introduced by the BPU as a function of the clock frequency range (see the "wait states" section). These inputs must be tied to ground or through a 1 K ohm resister to $\mathrm{V}_{\mathrm{CC}}$. |
| POWER |  |  |  |
| $\mathrm{V}_{\text {cc }}$ | 64 | Power Supply | + 5 V (dc) power supply. |
| GND | 16,48 | Ground | 0 V reference. These pins should be tied together as close to the chip as possible. |
| IINJ | 32 | Injector Current | Current source to provide bias for the injection logic. |

## F9452 Block Protect Unit



Figure 9.5 BPU Map SRAM Interface

## F9452 Block Protect Unit

## Timing Characteristics

Figures 9.6 through 9.12 illustrate the F9452 timing characteristics, and Figure 9.13 furnishes switching time test circuits.

Note the following signal directions and conditions:

- The signals BUS BUSY, $\mathrm{IB}_{0}-\mathrm{IB}_{15}$, and STATUS come from the CPU.
- The STATUS signal for the BPU includes M/IO and R/W.
- Timing for the CPU signals referred to here is defined in Chapter Six, Figures 6.4 through 6.15.

The abbreviated symbol convention used for timing parameters in this book is $\operatorname{TAb}(C) d$, where:

- Timing symbols all begin with the letter " T ". The mnemonic in the position represented by "A" indicates the signal node beginning the interval.
- The mnemonic in the position represented by "b" defines the direction of signal transition at the beginning node, if such definition is necessary; the new state of the signal may be low(l), high(h), 3-state(z), don't care(x), or valid(v).
- The mnemonic in the position represented by "(C)", which always appears in parentheses, indicates the signal node ending the interval.
- The mnemonic in the position represented by "d" is the same as " b ", but refers to the state of the signal at the node indicated by the mnemonic in position "(C)".
- The mnemonics in the positions represented by "b" and "d" are not used for reference to the CPU CLK signal, as it is assumed to be active on the rising edge.

For example, $\operatorname{TADV}(S A)$ is the setup time from ADD VAL to STRBA low.

## Absolute Minimum/Maximum Ratings

The absolute Minimum and maximum ratings of the Fairchild F9452 are as follows:

| Storage Temperature | $-65^{\circ} \mathrm{C},+150^{\circ} \mathrm{C}$ |
| :--- | ---: |
| Ambient Temperature Under | $-55^{\circ} \mathrm{C},+125^{\circ} \mathrm{C}$ |
| $\quad$ Bias | $-0.5 \mathrm{~V},+6.0 \mathrm{~V}$ |
| $\mathrm{~V}_{\mathrm{Cc}}$ Pin Potential to Ground | $-0.5 \mathrm{~V},+5.5 \mathrm{~V}$ |
| Pin | $-20 \mathrm{~mA},+5 \mathrm{~mA}$ |
| Input Voltage (dc) | $-0.5 \mathrm{~V},+5.5 \mathrm{~V}$ |
| Input Current (dc) | +20 mA |
| Output Voltage (output High) | +500 mA |
| Output Current (dc) (Output | $-0.5 \mathrm{~V},+2.0 \mathrm{~V}$ |

These are stress ratings only, and functional operation at or beyond these or any other ratings for this product is neither implied nor recommended. Exposure to the absolute rating conditions for prolonged times may affect device reliability, and exposure to stresses greater than those listed may cause permanent damage to the device.

## Recommended Operating Ranges

Table 9.4 lists the recommended operating ranges for the BPU.

## DC Characteristics

Table 9.5 describes the dc characteristics of the F9452 BPU.

Table 9.4 F9452 Recommended Operating Ranges

| Part <br> Number | Supply Voltage ( $\mathrm{V}_{\mathrm{cc}}$ ) |  |  | Injector Current ( $\mathrm{I}_{\mathrm{NJ}}$ ) |  |  | Case Temperature ( ${ }^{\circ} \mathrm{C}$ ) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min | Typ <br> (V) | Max | Min | $\begin{gathered} \text { Typ } \\ (\mathrm{mA}) \end{gathered}$ | Max |  |
| F9452DC | 4.75 | 5.0 | 5.25 | 190 | 200 | 230 | 0 to +85 |
| F9452DM | 4.50 | 5.0 | 5.50 | 190 | 200 | 230 | -55 to +125 |
| F9452GC | 4.75 | 5.0 | 5.25 | 190 | 200 | 230 | 0 to +85 |
| F9452GM | 4.5 | 5.0 | 5.5 | 190 | 200 | 230 | -55 to +125 |



Figure 9.6 F9452 Memory Write Cycle Timing with Memory Protect Error and Internal Cache Hit

F9452 Block Protect Unit


Figure 9.8 F9452 Memory Read Cycle Timing


Figure 9.9 F9452 Timing for XIO to Other Devices


Figure 9.10 F9452 Timing for XIO MPEN

## F9452 Block Protect Unit



Figure 9.7 F9452 Memory Write Cycle Timing with Memory Protect Error and Internal Cache Miss

## F9452 Block Protect Unit

Table 9.5 F9452 DC Characteristics (Continued)

| Symbol | Characteristic | Min. | Typ. | Max. | Units |
| :--- | :--- | :--- | :---: | :---: | :---: |$\quad$ Test Condition.

[^5]Figure 9.11 F9452 Timing for XIO Read Memory Protect (RMP)


## F9452 Block Protect Unit

## Table 9.5 F9452 DC Characteristics

| Symbol | Characteristic | Min. | Typ. | Max. | Units | Test Condition |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Level | 2.0 |  |  | V | Guaranteed Input High |
| $\mathrm{V}_{\mathrm{IL}}$ | Input Low Level |  |  | 0.8 | V | Guaranteed Input Low |
| $V_{C D}$ | Input Clamp Voltage |  | -0.9 | -1.5 | V | $\begin{aligned} & \mathrm{I}_{\mathbb{N}}=-18 \mathrm{~mA} \\ & \mathrm{~V}_{\mathrm{CC}}=\mathrm{Min} . \\ & \mathrm{I}_{\mathrm{INJ}}=\mathrm{Min} . \end{aligned}$ |
| $\mathrm{I}_{\mathrm{H}}$ | Input High Current (Except $\mathrm{D}_{0}-\mathrm{D}_{7}$, $\mathrm{IB}_{0}-\mathrm{IB}_{15}$ ) |  |  | 40 | $\mu \mathrm{A}$ | $\begin{aligned} & V_{\mathrm{IN}}=2.7 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{cC}}=\operatorname{Max} . \\ & \mathrm{I}_{\mathrm{INJ}}=\operatorname{Min} . \end{aligned}$ |
| $\mathrm{I}_{\mathrm{H}}$ | Input High Current $\left(\mathrm{D}_{0}-\mathrm{D}_{7}, \mathrm{IB}_{0}-\mathrm{IB}_{15}\right)$ |  |  | 140 | $\mu \mathrm{A}$ | $\begin{aligned} & V_{\mathbb{I N}}=2.7 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=\operatorname{Max} . \\ & \mathrm{I}_{\mathrm{INJ}}=\operatorname{Min} . \end{aligned}$ |
| $\mathrm{I}_{\mathrm{H}}$ | Input High Current |  |  | 1 | mA | $\begin{aligned} & V_{\mathbb{I N}}=V_{C C} \\ & V_{C C}=M a x . \\ & I_{\mathbb{N J}}=\text { Min. } \end{aligned}$ |
| IIL | Input Low Current |  | -200 | -400 | $\mu \mathrm{A}$ | $\begin{aligned} & \mathrm{V}_{\mathbb{I N}}=0.4 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=\mathrm{Max} . \\ & \mathrm{I}_{\mathbb{N J}}=\mathrm{Min} . \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage Except MEM PRT ER, RDYA | 2.4 | 3.2 |  | v | $\begin{aligned} & \mathrm{I}_{\mathrm{OH}}=-0.4 \mathrm{~mA} \\ & \mathrm{~V}_{\mathrm{CC}}=\mathrm{Min} . \\ & \mathrm{I}_{\mathrm{NJ},}=\mathrm{Min} . \end{aligned}$ |
| $\mathrm{V}_{\text {OL }}$ | Output Low Voltage |  | 0.2 | 0.5 | V | $\begin{aligned} & \mathrm{I}_{\mathrm{OL}}=8.0 \mathrm{~mA} \\ & \mathrm{~V}_{\mathrm{CC}}=\mathrm{Min} . \\ & \mathrm{I}_{\mathrm{NJ}}=\mathrm{Min} . \end{aligned}$ |
| losh | Output <br> Short-Circuit** Current | -15 |  | -100 | mA | $\begin{aligned} & V_{\text {OUT }}=0 V \\ & V_{C C}=M a x . \\ & I_{\text {INJ }}=\operatorname{Min} . \end{aligned}$ |
| $\mathrm{I}_{\mathrm{OzH}}$ | Output 3-State Current RDYD, $\mathrm{D}_{0}-\mathrm{D}_{7}, \mid \mathrm{BB}_{0}-\mathrm{IB}_{15}$ |  |  | 100 | $\mu \mathrm{A}$ | $\begin{aligned} & V_{\text {OUT }}=2.4 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=\mathrm{Max} . \\ & \mathrm{I}_{\mathrm{NJ}}=\mathrm{Min} . \end{aligned}$ |
| $\mathrm{I}_{\text {OzL }}$ | Output 3-State Current $\mathrm{D}_{0}-\mathrm{D}_{7}$, $\mathrm{IB}_{0}-\mathrm{IB}_{15}$ |  |  | $-500$ | $\mu \mathrm{A}$ | $\begin{aligned} & \mathrm{V}_{\text {OUT }}=0.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=\mathrm{Max} . \\ & \mathrm{I}_{\mathrm{NJ}}=\text { Min. } \end{aligned}$ |
| $\mathrm{I}_{\text {OzL }}$ | Output 3-State Current RDYD |  |  | -100 | $\mu \mathrm{A}$ | $\begin{aligned} & V_{\text {OUT }}=0.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=\mathrm{Max} . \\ & \mathrm{I}_{\mathrm{NJ}}=\mathrm{Min.} . \end{aligned}$ |

## Package Information

The F9452 comes in two standard packages, one for DIP mounting, the other a surface-mount gull wing configuration. Figures 9.14 and 9.15 furnish details of the standard packages, and Table 9.6 provides operating ranges for the case configurations.

The F9452 is available with 100 percent screening and quality conformance inspection required by MIL-STD883.


Figure 9.12 F9452 Timing for XIO Load Memory Protect (LMP)

F9452 Block Protect Unit

Table 9.6 Case Operating Ranges

| Order Code | Case Temperature $\left(\mathbf{T}_{\mathbf{C}}\right)$ <br> Operating Range $\left({ }^{\circ} \mathbf{C}\right)$ | Package Type |
| :--- | :---: | :--- |
| F9452DC | 0 to +85 | Hermetic DIP |
| F9452GC | 0 to +85 | Hermetic Gull Wing Surface Mount |
|  | -55 to +125 | Hermetic DIP |
| F9452DM | -55 to +125 | Hermetic Gull Wing Surface Mount |
| F9452GM |  |  |

Figure 9.13 Switching Time Test Circuits

STANDARD OUTPUT


OPEN-COLLECTOR OUTPUT


THREE-STATE


## F9452 Block Protect Unit



Figure 9.14 DIP-Mount Package


Figure 9.15 Gull-Wing Package

| General Description | 1 |
| :--- | :--- |
| Register Set |  |
| Data Organizing and Addressing | 2 |
| Initialization and Exception Processing | 3 |
| Console Operation | 4 |
| F9450 Processor Characteristics | 5 |
| F9450 Environment | 6 |
| F9451 Memory Management Unit | 7 |
| F9452 Block Protect Unit | 8 |
| F9450 Development Tools | 9 |
| Appendix A F9450 Instruction Set | 10 |
| Integer Arithmetic/Logic | A1 |


| Floating Point | A3 |
| :--- | :--- |
| Bit Operations | A4 |
| Shift Operations | A5 |
| Load/Store/Exchange | A6 |
| Multiple Load/Store | A7 |
| Program Control | A8 |
| Input/Output | A9 |


| Index to Instructions | A10 |
| :--- | :--- |

IEEE 1750A Cross-Reference $\quad$ B

## FAIRCHILD

An important factor in the success of any processor, including the F9450 family, is the availability of tools for designing the device in products. Recognizing this, Fairchild provides high-quality development tools to support the F9450. This chapter describes the tools available from Fairchild as of late 1985.

Fairchild continues to investigate support products useful to F9450 customers. For example, the introduction of a DoD-validated Ada compiler for the F9450 is contemplated for 1986; other programming languages are also under consideration.

Because MIL-STD-1750A is a government-mandated technology, numerous vendors have added to the government's offerings of 1750A development tools applicable to the F9450. This chapter makes no attempt to give an exhaustive list of those tools or to represent them as to quality and applicability. It does, however, identify sources of which Fairchild is now aware.

## SBC-50 Single Board Computer

The Fairchild SBC-50 is a single board computer based on the F9450 microprocessor, designed to function as an evaluation and prototyping tool. The SBC-50 operates either as a serial-port attachment to a general-purpose host computer such as an IBM PC or a DEC VAX, or as a stand-alone system to which the user connects a terminal. The basic SBC-50 includes an F9450 CPU, 64 K words of RAM, EPROM-resident systems software, and dual RS232 asynchronous ports capable of operating at up to 19.2 K bps. External interfaces provide for memory and I/O expansion, as well as the addition of an optional F9451 MMU and/or F9452 BPU. The SBC-50 system bus is compatible with IEEE 796 (Multibus).

The systems software furnished on-board includes two EPROM-based programs. The first, SBC50TEST, is a self-test program that reports on the operating status of the board via a single-digit hex display included with the board, and also by means of signals sent to the host through one of the serial ports. This diagnostic program runs automatically when the SBC-50's manual RESET button is operated, and on command from the host.

The other resident program is SBC-50 MONITOR, which lets the user interact with the board. It communicates with the host or terminal in downloading user-written
programs to the SBC-50, running them, setting breakpoints, stepping and tracing through machine code, examining registers and memory locations, and other debugging tasks.

These resident programs occupy two of the SBC-50's four 28 -pin EPROM sockets. The other two sockets are available for insertion of user-developed firmware.

The SBC-50 has two on-board manual switches. One mentioned earlier is a RESET, which causes the SBC-50 to terminate the current activity, reinitialize, and perform self-test. The other switch, when depressed, generates a power-down interrupt to the F9450.

Six connectors allow for customization of the SBC-50 through attachment of external devices. These connectors and their purposes are as follows:

- P1: An 86-pin edge connector for IEEE 796 bus signals.
- P2: A 60-pin edge connector for extended Multibus signals.
- J1: A 60-pin header connector for interfacing with the F9451 MMU and/or F9452 BPU (available on a separate option board).
- J2: A 44-pin header connector for the iSBX bus, providing I/O expansion through multimodule plug-on boards.
- J3: A 26-pin header connector for two RS-232 serial ports.
- J4: A 60 -pin header connector for F9450 Native Bus signals, through which external high-speed devices such coprocessors, other SBC-50's, etc., can gain direct access to the system bus.

The SBC-50's high-speed on-board RAM can be addressed at any clock speed of which the F9450 is capable, without wait states. The SBC-50 CPU can address on-board memory, memory on the Native Bus, and memory modules connected with the Multibus. During a memory operation initiated either by the F9450 or by a Native Bus master, a 20 -bit physical memory address is developed on the SBC-50. This address consists of an 8 -bit block address and a 12 -bit word address. The block address selects a 4 K word page, and the word address defines the specific 16 -bit word within that block.

## F9450 Development Tools

By assembling components around an SBC-50 board, the user can readily simulate proposed designs for testing and software development.

## Operating conditions:

$$
\text { Power: } \quad \begin{aligned}
& +5 \mathrm{VDC} \pm 5 \% @ 11.0 \mathrm{~A} \max . \\
& +12 \mathrm{VDC} \pm 5 \% @ 25 \mathrm{~mA} \max . \\
& -12 \mathrm{VDC} \pm 5 \% @ 25 \mathrm{~mA} \max .
\end{aligned}
$$

Clock DC to maximum clock speed for frequency: the F9450 over the specified temperature and supply range.
Temperature: $\quad 20^{\circ} \mathrm{C}$ to $55^{\circ} \mathrm{C}$.
Humidity: $\quad 0$ to $90 \%$ non-condensing.

## SBC-50 dimensions:

| Height: | 10.30 inches $(26.3 \mathrm{~cm})$ |
| :--- | :--- |
| Width: | 12.00 inches $(30.5 \mathrm{~cm})$ |
| Depth: | 00.65 inches $(1.9 \mathrm{~cm})$ |
| Weight: | $1 \mathrm{lb} ., 4 \mathrm{oz}$. |

## MACRO-50 Macro Assembler

Fairchild's MACRO-50 is an assembly-language development system for the F9450. It supports all 1750A mnemonics including the optional instructions implemented in the F9450 family. A cross-assembler, it runs on the DEC VAX/VMS Version 3.2 or later. An IBM PC version is scheduled for release early in 1986.

The assembler possesses full macro definition and expansion capabilities, and allows named operations with parameter-passing in the manner of high-level languages. Conditional assembly is supported, and the program assembles subprogram modules into object form for later inclusion in libraries.

MACRO-50 furnishes a rich set of pseudo-ops for memory allocation and initialization, listing control, symbol table manipulation, interprogram communications, and repetitive or conditional assembly. In addition, programmers can define operation codes and new instruction mnemonics.

MACRO-50 comes with the RELOAD-50 linker and several utilities. RELOAD-50 accommodates both absolute and relocatable code, linkage of separate subprogram
modules, and library searches. The LIBEDIT utility program manages libraries through simple interactive commands. Two object code convertors enable programmers to change MACRO-50 object modules to and from the .LDM format compatible with MSS, the governmentsupplied 1750A simulator/debugger.

After assembling and linking a program with MACRO-50, the executable result can be downloaded to the target F9450 system or "burned" onto a PROM destined for the target system.

## Fairchild C Compiler

The Fairchild C Compiler is a full implementation of the Kernighan and Ritchie standard, hosted on the VAX/ VMS Version 3.2 or later. The $C$ language generates optimized code comparable in execution speed with assembly language code, while greatly increasing programmer productivity through the power of a high-level language.

The compiler accepts source code written in C and generates a file of optimized F9450 assembly language. This output flows into the MACRO-50 Macro Assembler (included with the C Compiler system) for assembly and linkage. The executable module can then be downloaded to a target F9450 machine or written to a PROM. The C programmer controls whether the code is relocatable or absolute.

The Fairchild C.Compiler supports all the standard data types including bit fields. Types float and double correspond to the native F 9450 single-precision and ex-tended-precision floating point, and all floating-point operations are carried out using F9450 on-chip capabilities. Although the basic 1750A data element is a 16 -bit word, the Fairchild C compiler packs character arrays with two bytes per word to conserve memory and builds in appropriate routines to extract the desired upper or lower word half when indexing the array. The compiler permanently reserves six F9450 general registers for register variables, thereby ensuring highly efficient loop control.

The C Compiler encourages modular programming and the accumulation of subprogram libraries. Included are macros for interfacing modules written in C and in

## F9450 Development Tools

F9450 assembly language, as well as all the MACRO-50 utilities.

## Other Sources

As a service to readers, Fairchild lists the following companies as additional sources of development tools known as of this writing. No representation is made or implied concerning the 1750A products they sell. If any 1750A vendors are omitted here, we apologize; the omission is not intentional.

The most authoritative source of information concerning 1750A-related products and vendors is the Defense Department's Language Control Facility, operated in cooperation with Softech, Inc. The LCF sponsors a 1750A Users' Group that holds periodic meetings and publishes a bulletin. The LCF also makes public-domain software tools and other design aids available for a nominal fee. Their address is:

Language Control Facility
ASD/ADOL
Wright-Patterson AFB, Ohio 45433
Following is a list of suppliers known to Fairchild and organized by product categories. Contact information and updates to the list can be obtained from the LCF.

| Hardware development systems: | Tektronix Hewlett-Packard |
| :---: | :---: |
| Operating systems: | Hunter and Ready Proprietary Software Systems |
| JOVIAL: | LCF <br> Software Engineering Associates <br> Proprietary Software Systems Softech Advanced Computer Techniques |
| FORTRAN: | Advanced Computer Techniques |
| Assemblers: | Fairchild <br> LCF <br> Advanced Computer <br> Techniques <br> Proprietary Software <br> Systems <br> Intermetrics <br> McDonnell-Douglas |
| C compiler: | Fairchild |
| Ada: | Boeing <br> Softech <br> Westinghouse |
| Simulators/debuggers: | LCF <br> McDonnell-Douglas <br> Proprietary Software <br> Systems |


| General Description | 1 |
| :---: | :---: |
| Begister Set | 2 |
| Data Organizing and Addressing | 3 |
| Initialization and Exception Processing | 4 |
| Console Operation, | 5 |
| F9450 Processor Characteristics, | 6 |
| F9450 Environment | 7 |
|  | 8 |
| F9452 Block Protect Unit , \%, | 9 |
| F9450 Development Tools, | 10 |
| Appendix A F9450 Instruction Set | A1 |
| Integer Arithmetic/Logic, | A2 |
| Floating Point | A3 |
| Bit Operations | A4 |
| Shift Operations, | A5 |
| Load/Store/Exchange | A6 |
| Multiple Load/Store, $\quad$, | A7 |
|  | A8 |
| Input/Output, | A9 |
| Index to Instructions | A10 |
| IEEE 1750A Cross-Reference ${ }^{\text {a }}$, | B |
| F9450 Instruction Execution Times , way | C |
| Signal Functions and Connection Diagrans, | D |

A Schlumberger Company

## Appendix A <br> F9450 Instruction Set

## Introduction

This appendix describes each instruction implemented on the Fairchild F9450 microprocessor. The F9450 instruction set fully conforms to MIL-STD-1750A notice 1, MILITARY STANDARD SIXTEEN BIT COMPUTER INSTRUCTION SET ARCHITECTURE, 21 May 1982.

Fairchild's MACRO-50 Assembler utilizes the 1750A mnemonics. For those readers employing an assembler that utilizes IEEE mnemonics, the descriptions give the corresponding IEEE instruction. In addition, Appendix B furnishes a table for translating from IEEE to 1750A.

## Mnemonics as Related to Addressing Modes

The 1750A instruction set is highly complex, non-orthogonal, and especially suited for real-time control applications. In general, the following convention is used to "build up" mnemonics for applicable addressing modes (where ' $m$ ' is the basic memory-direct mnemonic):

## Mnemonic

m
mX
ml
mIX
mIM
mIMX
mISP
mISN
mICR
mB
mBX
mR
mS

## Addressing mode

Memory direct
Memory direct indexed
Memory indirect
Memory indirect indexed Immediate long Immediate long indexed Immediate short positive Immediate short negative Instruction-counter relative Base relative Base relative indexed
Register direct
Special

## Register Transfer Notation

In the instruction descriptions that comprise the bulk of this appendix, the following abbreviations and symbols are used to define the applicable register transfer language:

## CPU Registers

R0, R1, ..., R15
The sixteen 16 -bit general registers

IC
SW
Instruction Counter Register
Status Word Register

CS

## Data Quantities

MSH, LSH

MSB, LSB
S.P., D.P.

Ft.P., E.F.P.

MO

EO

MA

EA

RQ, MP, MQ, RR

## Miscellaneous

(X,X + 1)

Entities used for register level transfer description clarification. These registers are not part of the general register set. $\mathrm{Q}=$ quotient, $\mathrm{P}=$ product, $\mathrm{R}=\mathrm{re}$ mainder.
Condition Status; the flags field within the F9450 SW register
Linkage Pointer
Stack Pointer; implicitly R15 for the PSHM (Push Multiple) and POPM (Pop Multiple) instructions.
Service Pointer
Interrupt Mask Register
Pending Interrupt Register
An unspecified general register

Most Significant Half, Least Significant Half (bytes within a word)
Most Significant Bit, Lease Significant Bit

Single Precision, Double Precision
Floating Point, Extended Floating Point
Floating point derived operand mantissa (fractional part)
Floating point eight-bit 2's complement derived operand characteristic (exponent)
Floating point register accumulator mantissa
Floating point register accumulator exponent

家

## Contents of Register X

Contents of concatenated Registers X and $\mathrm{X}+1$

## Appendix A F9450 Instruction Set



## Appendix A

F9450 Instruction Set

Table A-1 F9450 Operation Code Matrix

*These order types represent instructions which have "extended" operation codes and are fully described in the instruction specifications and in Table A-2.
\#Privileged instructions
**User Defined Built-In Function Opcode.

# Appendix A <br> F9450 Instruction Set 

Table A-2 Extended Operation Codes Opcode Extension (see below for location)

| MSH | Format | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | A | B | C | D | E | $F$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 40 | $\begin{array}{\|l\|l\|} \text { BRX } \\ \text { BR12 } \end{array}$ | LBX | DLBX | StBX | DSTX | $A B X$ | SBBX | MBX | DBX | FABX | FSBX | FMBX | FDBX | CBX | FCBX | ANDX | ORBX |
| 41 | $\begin{aligned} & \text { BRX } \\ & \text { BR13. } \end{aligned}$ | LBX | DLBX | STBX | DSTX | $A B X$ | SBBX | MBX | DBX | FABX | FSBX | FMBX | FDBX | CBX | FCBX | ANDX | ORBX |
| 42 | $\begin{aligned} & \text { BRX } \\ & \text { BR14 } \end{aligned}$ | LBX | DLBX | StBX | DSTX | $A B X$ | SBBX | MBX | DBX | FABX | FSBX | FMBX | FDBX | CBX | FCBX | ANDX | ORBX |
| 43 | BRX BR15 | LBX | DLBX | StBX | DSTX | ABX | SBBX | MBX | DBX | FABX | FSBX | FMBX | FDBX | CBX | FCBX | ANDX | ORBX |
| 4A | IMML |  | AIM | SIM | MIM | MSIM | DIM | DVIM | ANDM | ORIM | XORM | CIM | NIM |  |  |  |  |

*MSH (Most Significant Half)
**Base Relative Indexed Format
**Immediate Opcode Extension Format


16
Operand

These Extended Operation Codes do not include those for Built-In Function (BIF).
The Extended Operation Codes for these instructions are within each instruction's definition.

## Notice

Timing characteristics for the devices discussed in this book are typical and should not be regarded as absolute inasmuch as revision levels of the products differ slightly in their timing characteristics. For exact timing information, see the current product Data Sheet, or contact the Fairchild Microcontroller Division, your Fairchild Product Specialist, or Sales Office.

A Schlumberger Company

## Integer Arithmetic/Logic

A, AB, ABX, AIM, AISP, AR

## Single Precision Integer Add

DESCRIPTION: THE DERIVED OPERAND (DO) is added to the contents of the RA register. The result (a 2's complement sum) is stored in register RA. The Condition Status (CS) is set based on the result in register RA and carry. A fixed point overflow occurs if both operands are of the same sign and the sum is of opposite sign.

| Mil Std Mnemonic <br> (IEEE Mnemonic) | Addr <br> Mode | Format/Opcode |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |

## Register Transfer Description:

$(\mathrm{RA})^{2} \leftarrow(\mathrm{RA})^{1}+\mathrm{DO}$;
$\mathrm{PI}_{4} \leftarrow 1, \mathrm{IF}\left(\mathrm{RA}_{0}\right)^{1}=\mathrm{DO}_{0}$ and $\left(\mathrm{RA}_{0}\right)^{1} \neq\left(\mathrm{RA}_{0}\right)^{2}$
$(\mathrm{CS}) \leftarrow 0010$ if carry $=0$ and $(\mathrm{RA})=0$;
(CS) $\leftarrow 0001$ if carry $=0$ and (RA) $<0$;
(CS) $\leftarrow 0100$ if carry $=0$ and (RA) $>0$;
(CS) $\leftarrow 1010$ if carry $=1$ and (RA) $=0$;
$(\mathrm{CS}) \leftarrow 1001$ if carry $=1$ and (RA) $<0$;
$(\mathrm{CS}) \leftarrow 1100$ if carry $=1$ and $(\mathrm{RA})>0$;

## Registers Affected:

RA, CS, PI

## Integer Arithmetic/Logic

## DA, DAR

## Double Precision Integer Add

DESCRIPTION: The double precision Derived Operand (DO) is added to the contents of registers RA and RA +1 .
The result (a 2's complement 32-bit sum) is stored in registers RA and RA +1 . The MSH is in RA. The condition status (CS) is set based on the double precision results in RA and RA +1 , and carry. A fixed point overflow occurs if both operands are of the same sign and the sum is of opposite sign.

| Mil Std Mnemonic <br> (IEEE Mnemonic) | Addr <br> Mode | Format/Opcode |
| :--- | :--- | :--- | :---: | :---: | :---: |

Register Transfer Description:
$(\mathrm{RA}, \mathrm{RA}+1)^{2} \leftarrow(\mathrm{RA}, \mathrm{RA}+1)^{1}+\mathrm{DO} ;$
$\mathrm{PI}_{4} \leftarrow 1$, if $\left(\mathrm{RA}_{0}\right)^{1}=\mathrm{DO}_{0}$ and $\left(\mathrm{RA}_{0}\right)^{1} \neq\left(\mathrm{RA}_{0}\right)^{2}$
$(\mathrm{CS}) \leftarrow 0010$ if carry $=0$ and $(\mathrm{RA}, \mathrm{RA}+1)=0$;
$(\mathrm{CS}) \leftarrow 0001$ if carry $=0$ and $(\mathrm{RA}, \mathrm{RA}+1)<0$;
$(\mathrm{CS}) \leftarrow 0100$ if carry $=0$ and $(\mathrm{RA}, \mathrm{RA}+1)>0$;
$(\mathrm{CS}) \leftarrow 1010$ if carry $=1$ and $(\mathrm{RA}, \mathrm{RA}+1)=0$;
$(\mathrm{CS}) \leftarrow 1001$ if carry $=1$ and $($ RA,RA +1$)<0$;
$(\mathrm{CS}) \leftarrow 1100$ if carry $=1$ and $($ RA,RA +1$)>0$;

## Registers Affected:

RA, RA + 1, CS, PI

| General Description, | 1 |
| :---: | :---: |
| Register Set | 2 |
| Data Organizing and Addressing | 3 |
| Initallzation and Exception Processing | 4 |
| Console Operation | 5 |
| F9450 Processor Characteristics | 6 |
| F9450 Environment | 7 |
| F9451 Memory Management Unit | 8 |
| F9452 Block Protect Unit | 9 |
| F9450 Development Tools | 10 |
| Appendix A F9450 Instruction Set | A1 |
| Integer Arithmetic/Logic | A2 |
| Floating Point | A3 |
| Bit Operations | A4 |
| Shif Operations | A5 |
| Load/ Store/Exchange | A6 |
| Multiple LoadStore | A7 |
| Frogram Control | A8 |
| Input Output | A9 |
| Index to Instructions | A10 |
| IEEE 1750A Cross-Reference | B |
| F9450 instruction Execution Times | C |
| Signal Functions and Connection Diag |  |

## Integer Arithmetic/Logic

S, SBB, SBBX, SIM, SISP, SR

## Single Precision Integer Subtract

DESCRIPTION: The Derived Operand (DO) is subtracted from the contents of the RA register. The result, a 2's complement difference, is stored in RA. The condition status (CS) is set based on the result in register RA and carry. A fixed point overflow occurs if both operands are of opposite signs and the derived operand is the same as the sign of the difference.

Mil Std Mnemonic
(IEEE Mnemonic)

Addr
Mode Format/Opcode

Clock Cycles,

| S | RA,ADDR |  |  |  |  |  |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: | :---: |
| (SUB | addr,Ra) <br> adr, | D |  |  |  |  |
| S |  |  |  |  |  |  |
| (SUB | RA,ADDR,RX <br> addr(Rx),Ra) | DX | 8 | 4 | 16 | $13,02,01$ |


| SBB | BR,DSPL |
| :--- | :--- |
| (SUB | dspl(Br),R2) |

## B



$$
\begin{aligned}
& 12 \leq \mathrm{BR} \leq 15 \\
& \mathrm{BR}^{\prime}=\mathrm{BR}-12 \\
& \mathrm{RA}=\mathrm{R} 2
\end{aligned}
$$

$\begin{array}{ll}\text { SBBX } & \text { BR,RX } \\ \text { (SUB } & \text { (Rx)(Br),R2) }\end{array}$
BX


$$
12 \leq B R \leq 15
$$

$$
\mathrm{BR}^{\prime}=\mathrm{B} \overline{\mathrm{R}}-12
$$

$$
\mathrm{RA}=\mathrm{R} 2
$$

| SIM | RA,DATA |
| :--- | :--- |
| (SUB | \#data,Ra) |

IM


| 16 |
| :---: |
| DATA |


| SISP | RA,N |
| :--- | :--- |
| (SUB4 | \#data,Ra) |

ISP

| 8 | 4 | 4 |
| :---: | :---: | :---: |
| B2 | RA | $\mathrm{N}-1$ |

$$
1 \leq N \leq 16
$$

| SR | RA,RB | R |
| :--- | :--- | :--- |
| (ADD | Rb,Ra) |  |


| 8 | 4 | 4 |
| :---: | :---: | :---: |
| B1 | RA | RB |

## Register Transfer Description:

$(R A)^{2} \leftarrow(R A)^{1}-$ DO, i.e., $(R A)-$ DO means $\{(R A)+D O\}+1$;
$\mathrm{PI}_{4} \leftarrow 1$, if $\left(\mathrm{RA}_{0}\right)^{1} \neq \mathrm{DO}_{0}$ AND $\left(\mathrm{RA}_{0}\right)^{2}=\mathrm{DO}_{0}$
$(\mathrm{CS}) \leftarrow 0010$ if carry $=0$ and $(\mathrm{RA})=0$;
$(\mathrm{CS}) \leftarrow 0001$ if carry $=0$ and $($ RA $)<0$;
(CS) $\leftarrow 0100$ if carry $=0$ and (RA) $>0$;
$(\mathrm{CS}) \leftarrow 1010$ if carry $=1$ and $(\mathrm{RA})=0$;
$(\mathrm{CS}) \leftarrow 1001$ if carry $=1$ and $(\mathrm{RA})<0$;
(CS) $\leftarrow 1100$ if carry $=1$ and $($ RA $)>0$;

## Registers Affected:

RA, CS, PI

## Integer Arithmetic/Logic

DS, DSR

## Double Precision Integer Subtract

DESCRIPTION: The double precision Derived Operand, DO, is subtracted from the contents of registers RA and $R A+1$. The result, a 2 's complement 32 -bit difference, is stored in registers RA and RA +1 . The MSH is RA. The condition status (CS) is set based on the double precision results in RA and RA + 1, and carry. A fixed point overflow occurs if both operands are of opposite sign and the derived operand is the same as the sign of the difference.

| Mil Std Mnemonic <br> (IEEE Mnemonic) | Addr <br> Mode | Format/Opcode |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |

## Register Transfer Description:

$(\text { RA }, R A,+1)^{2} \leftarrow(\text { RA }, R A+1)^{1}-$ DO, i.e., $(R A, R A+1)-$ DO means $\{(R A, R A+1)+\overline{\mathrm{DO}}\}+1$;
$\mathrm{PI}_{4} \leftarrow 1$, if $\left(\mathrm{RA}_{0}\right)^{1} \neq \mathrm{DO}_{0}$ and $\left(\mathrm{RA}_{0}\right)^{2}=\mathrm{DO}_{0} ;$
$(\mathrm{CS}) \leftarrow 0010$ if carry $=0$ and $($ RA,RA +1$)=0$;
(CS) $\leftarrow 0001$ if carry $=0$ and (RA,RA +1 ) $<0$;
$(\mathrm{CS}) \leftarrow 0100$ if carry $=0$ and $(\mathrm{RA}, \mathrm{RA}+1)>0$;
$(\mathrm{CS}) \leftarrow 1010$ if carry $=1$ and $($ RA,RA +1$)=0$;
$(\mathrm{CS}) \leftarrow 1001$ if carry $=1$ and $($ RA, RA +1$)<0$;
$(\mathrm{CS}) \leftarrow 1100$ if carry $=1$ and $($ RA,RA +1$)>0$;

## Registers Affected:

RA, RA +1 , CS, PI

## Integer Arithmetic/Logic <br> NEG

## Single Precision Negate Register

DESCRIPTION: The negative (i.e., the 2's complement) of the Derived Operand, DO (i.e., the contents of register RB), is stored into register RA. The condition status, CS, is set based on the result in register RA.

Note: The negative of zero is zero.
The negative of a number with a 1 in the sign bit and all other bits zero is the same word, and causes fixed point overflow to occur.

| Mil Std Mnemonic <br> (IEEE Mnemonic) | Addr <br> Mode | Format/Opcode |
| :--- | :--- | :--- | :--- | :--- | :--- |

Register Transfer Description:
$(\mathrm{RA}) \leftarrow-\mathrm{DO}$;
$\mathrm{PI}_{4} \leftarrow 1$, exit, if $\mathrm{DO}=8000_{16} ;$
$(\mathrm{CS}) \leftarrow 0010$ if $(\mathrm{RA})=0$;
$(\mathrm{CS}) \leftarrow 0001$ if $(\mathrm{RA})<0$;
$(\mathrm{CS}) \leftarrow 0100$ if $(\mathrm{RA})>0$;
Registers Affected:
RA, CS, PI

## Integer Arithmetic/Logic

## DNEG

## Double Precision Negate Register

DESCRIPTION: The negative (i.e., the 2's complement) of the Derived Operand, DO (i.e., the contents of register $R B$ and $R B+1$ ), is stored into register $R A$ and $R A+1$ such that register RA contains the MSH of the result. The condition status, CS, is set based on the result in register RA and RA+1.

Note: The negative of zero is zero.
The negative of a number with a 1 in the sign bit and all other bits zero is the same word, and causes fixed point overflow to occur.

| Mil Std Mnemonic <br> (IEEE Mnemonic) | Addr <br> Mode | Format/Opcode |
| :--- | :--- | :--- | :---: | :---: |

Register Transfer Description:
$(\mathrm{RA}, \mathrm{RA}+1) \leftarrow-\mathrm{DO}$;
$\mathrm{PI}_{4} \leftarrow 1$, exit, if $\mathrm{DO}=80000000_{16} ;$
$(\mathrm{CS}) \leftarrow 0010$ if $(\mathrm{RA}, \mathrm{RA}+1)=0$;
$(\mathrm{CS}) \leftarrow 0001$ if $(\mathrm{RA}, \mathrm{RA}+1)<0$;
$(\mathrm{CS}) \leftarrow 0100$ if $(\mathrm{RA}, \mathrm{RA}+1)>0$;
Registers Affected:
RA, RA + 1, CS, PI

## Integer Arithmetic/Logic

## DM, DMR

## Double Precision Integer Multiply

DESCRIPTION: The double precision Derived Operand, DO, a 32-bit 2's complement number, is multiplied by the contents of registers RA and RA + 1, a 32-bit 2's complement number, with the MSH in RA. The LSH of the product is retained in RA and RA +1 as a 32 -bit 2's complement number. The MSH is lost. The Condition Status, CS, is set based on the double precision result in registers RA and RA +1. A fixed point overflow occurs if (1) both operands are of the same sign and the MSH of the product is not zero, or the sign bit of the LSH is not zero, or (2) if the operands are of opposite sign and the MSH of the product is not FFFF $\mathrm{FFFF}_{16}$, or the sign bit of the LSH is not one. A fixed point overflow does not occur if either of the operands is zero.

## Register Transfer Description:

$(\mathrm{RQ}, \mathrm{RQ}+1, \mathrm{RQ}+2, \mathrm{RQ}+3) \leftarrow(\mathrm{RA}, \mathrm{RA}+1)^{1} \times \mathrm{DO} ;$
$(\mathrm{RA}, \mathrm{RA},+1)^{2} \leftarrow(\mathrm{RQ}+2, \mathrm{RQ}+3)$;
$\mathrm{PI}_{4} \leftarrow 1$, if $\left\{\left(\mathrm{RA}_{0}\right)^{1}=\mathrm{DO}_{0}\right.$ and $\left\{(\mathrm{RQ}, \mathrm{RQ}+1) \neq 0\right.$ or $\left.\left.\left(\mathrm{RQ}+2_{0}\right)=1\right\}\right\}$ or $\left\{\left(\mathrm{RA}_{0}\right)^{1} \neq \mathrm{DO}_{0}\right.$ and $\left\{(\mathrm{RQ}, \mathrm{RQ}+1) \neq \operatorname{FFFF} \mathrm{FFFF}_{16}\right.$ or $\left.\left(\mathrm{RQ}+2_{0}\right)=0\right\}$ and $\left\{(\mathrm{RA})^{1} \neq 0\right.$ and $\left.\mathrm{DO} \neq 0\right\} ;$;
(CS) $\leftarrow 0010$ if $($ RA, RA +1$)=0$;
(CS) $\leftarrow 0001$ if $($ RA,RA +1$)<0$;
$(\mathrm{CS}) \leftarrow 0100$ if $($ RA,RA +1$)>0$;
Registers Affected:
RA, RA + 1, CS, PI

## Integer Arithmetic/Logic

## DISN, DISP, DV, DVIM, DVR

## Single Precision Integer Divide with 16-Bit Dividend

DESCRIPTION: The contents of register RA are divided by the Derived Operand, DO, a single precision, 2's complement number. The result is stored in registers RA and RA +1 such that RA stores the single precision integer quotient and RA +1 stores the remainder. The Condition Status, CS, is set based on the result in RA. A fixed point overflow occurs if the divisor, DO , is zero, or if the dividend is $8000_{16}$ and the divisor is $\mathrm{FFFF}_{16}$.

Note: The sign of the non-zero remainder is the same as the sign of the dividend.

| Mil Std Mnemonic (IEEE Mnemonic) |  | Addr <br> Mode | Format/Opcode |  |  | Clock Cycles, <br> Instruction Fetch Bus Cycles, Operand Bus Cycles |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \text { DISN } \\ & \text { (DIV4S } \end{aligned}$ | RA,N <br> \#data,Ra) | ISN | 8 | 4 | 4 |  |  |
|  |  |  | D3 | RA | N-1 | $1 \leq \mathrm{N} \leq 16$ | 98,01,00 |
| $\begin{aligned} & \text { DISP } \\ & \text { (DIV4S } \end{aligned}$ | RA,N \#data,Ra) | ISP | 8 | 4 | 4 |  |  |
|  |  |  | D2 | RA | N-1 | $1 \leq \mathrm{N} \leq 16$ | 98,01,00 |
| DV <br> (DIVS <br> DV <br> (DIVS | RA,ADDR addr,Ra) RA,ADDR,RX $\operatorname{addr}(\mathrm{Rx}), \mathrm{Ra})$ | D | 8 | 4 | 4 | 16 | 103,02,01 |
|  |  | DX | DO | RA | RX | ADDR | 103,02,01 |
| DVIM (MULS | RA,DATA \#data,Ra) | IM | 8 | 4 | 4 | 16 |  |
|  |  |  | 4A | RA | 6 | DATA | 102,02,00 |
| $\begin{aligned} & \text { DVR } \\ & \text { (DIVS } \end{aligned}$ | $\begin{aligned} & \text { RA,RB } \\ & \text { Rb,Ra) } \end{aligned}$ | R | 8 | 4 | 4 |  |  |
|  |  |  | D1 | RA | RB |  | 98,01,00 |

Register Transfer Description:
$(\mathrm{RA}, \mathrm{RA}+1) \leftarrow(\mathrm{RA}) / \mathrm{DO}$;
$\mathrm{PI}_{4} \leftarrow 1$, if $\mathrm{DO}=0$ or $\left\{\mathrm{RA}=8000_{16}\right.$ and $\left.\mathrm{DO}=\mathrm{FFFF}_{16}\right\} ;$
$(\mathrm{CS}) \leftarrow 0010$ if $(\mathrm{RA})=0 ;$
$(\mathrm{CS}) \leftarrow 0001$ if $(\mathrm{RA})<0$;
$(\mathrm{CS}) \leftarrow 0100$ if $(\mathrm{RA})>0$;

## Registers Affected:

RA, RA + 1, CS, PI

## Integer Arithmetic/Logic

 MISN, MISP, MS, MSIM, MSR
## Single Precision Integer Multiply with 16-Bit Product

DESCRIPTION: The Derived Operand, DO, is multiplied by the contents of register RA. The LSH of the result, a 16bit, 2's complement integer, is stored in register RA. The Condition Status, CS, is set based on the result in register RA. A fixed point overflow occurs if (1) both operands are of the same sign and the MSH of the product is not zero, or the sign bit of the LSH is not zero, or (2) if the operands are of opposite sign and the MSH of the product is not FFFF $_{16}$ or the sign bit of the LSH is not one. A fixed point overflow does not occur if either of the operands is zero.

| Mil Std Mnemonic (IEEE Mnemonic) |  | Addr <br> Mode | Format/Opcode |  |  | Clock Cycles, Instruction Fetch Bus Cycles, Operand Bus Cycles |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| MISN (MUL4S | RA,N <br> \#data,Ra | ISN | 8 | 4 | 4 | $1 \leq \mathrm{N} \leq 16$ | 42,01,00 |
|  |  |  | C3 | RA | $\mathrm{N}-1$ |  |  |
| MISP (MUL4 | RA,N <br> \#data,Ra) | ISP | 8 | 4 | 4 | $1 \leq \mathrm{N} \leq 16$ | 42,01,00 |
|  |  |  | C2 | RA | $\mathrm{N}-1$ |  |  |
| MS (MUL4S MS (MULS | RA,ADDR \#data,Ra) RA,ADDR,RX addr,(Rx),Ra) | D | 8 | 4 | 4 | 16 | 47,02,01 |
|  |  | DX | C0 | RA | RX | ADDR | 47,02,01 |
| MSIM (MULS | RA,DATA <br> \#data,Ra) | IM | 8 | 4 | 4 | 16 | 46,02,00 |
|  |  |  | 4A | RA | 4 | DATA |  |
| MSR (MULS | RA,RB $\mathrm{Rb}, \mathrm{Ra})$ | R | 8 | 4 | 4 |  |  |
|  |  |  | C1 | RA | RB |  | 39,01,00 |

## Register Transfer Description:

$(\mathrm{RQ}, \mathrm{RQ}+1) \leftarrow(\mathrm{RA})^{1} \times \mathrm{DO}$;
$(\mathrm{RA})^{2} \leftarrow(\mathrm{RQ}+1) ;$
$\mathrm{PI}_{4} \leftarrow 1$, if $\left\{\left(\mathrm{RA}_{0}\right)^{1}=\mathrm{DO}_{0}\right.$ and $\left.\left\{(\mathrm{RQ}) \neq 0 \mathrm{OR}\left(\mathrm{RQ}+1_{0}\right)=1\right\}\right\}$ or $\left\{\left(\mathrm{RA}_{0}\right)^{1} \neq \mathrm{DO}_{0}\right.$ and $\left\{(\mathrm{RQ}) \neq \mathrm{FFFF}_{16}\right.$ or $\left.\left(\mathrm{RQ}+1_{0}\right)=0\right\}$ and $\left\{(R A)^{1} \neq 0\right.$ and $\left.D O \neq 0\right\} ;$
$(\mathrm{CS}) \leftarrow 0010$ if $(\mathrm{RA})=0$;
(CS) $\leftarrow 0001$ if $($ RA $)<0$;
$(C S) \leftarrow 0100$ if $(R A)>0$;
Registers Affected:
D, CS, PI

## Integer Arithmetic/Logic

## M, MB, MBX, MIM, MR

Single Precision Integer Multiply with 32-Bit Product
DESCRIPTION: The Derived Operand, DO, is multiplied by the contents of register RA. The result, a 32-bit, 2's complement integer, is stored in registers RA and RA + 1 with the MSH of the product in register RA. The Condition Status, CS, is set based on the result in registers RA and RA +1 .

SPECIAL CASE: $D O=(R A)=8000$ (the largest negative number), then $D O \times(R A)=40000000$.

Clock Cycles,

Mil Std Mnemonic (IEEE Mnemonic)

Addr
Mode Format/Opcode

Instruction Fetch Bus Cycles,
Operand Bus Cycles

|  | RA,ADDRR | D |  |  |  | 4 | 4 | 16 | 45,02,01 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| (MUL | addr,Ra) | DX | C4 |  |  | RA | RX | ADDR |  |
|  |  |  | 4 | 2 | 2 | 8 |  | $\begin{aligned} & 12 \leq \mathrm{BR} \leq 15 \\ & \mathrm{BR}^{\prime}=\mathrm{BR}-12 \\ & \mathrm{RA}=\mathrm{R} 2 \end{aligned}$ |  |
| (MUL | dsp1(Br),R2) | B | 1 | 2 | BR' | DSPL |  |  | 44,01,01 |
| $\begin{aligned} & \text { MBX } \\ & \text { (MUL } \end{aligned}$ | $\begin{aligned} & B R, R X \\ & (R x)(B r), R 2) \end{aligned}$ | BX | 4 | 2 | 2 | 4 | 4 | $\begin{aligned} & 12 \leq N \leq 15 \\ & B R^{\prime}=\mathrm{BR}-12 \\ & \mathrm{RA}=\mathrm{R} 2 \end{aligned}$ | 44,01,01 |
|  |  |  | 4 | 0 | $\mathrm{BR}^{\prime}$ | 6 | RX |  |  |
| MIM (MUL | RA,DATA \#data Ra) | IM | 8 |  |  | 4 |  | 16 | 44,02,00 |
|  |  |  | 4A |  |  | RA | 3 | DATA |  |
| MR | RB | R | 8 |  |  | 4 |  |  |  |
| (MUL | Rb,Ra) |  | C5 |  |  | RA | RB |  | 37,01,00 |

Register Transfer Description:
$(\mathrm{RA}, \mathrm{RA}+1) \leftarrow(\mathrm{RA}) \times \mathrm{DO}$;
$(\mathrm{CS}) \leftarrow 0010$ if $(\mathrm{RA}, \mathrm{RA}+1)=0$;
(CS) $\leftarrow 0001$ if (RA,RA +1 ) $<0$;
$(\mathrm{CS}) \leftarrow 0100$ if $(\mathrm{RA}, \mathrm{RA}+1)>0$;

## Registers Affected:

RA, RA +1 , CS

## Integer Arithmetic/Logic

## D, DB, DBX, DIM, DR

## Single Precision Integer Divide with 32-Bit Dividend

DESCRIPTION: The contents of registers RA and RA + 1, a double precision 2's complement number, are divided by the Derived Operand, DO, a single precision, 2's complement number. RA contains the MSH of the 32-bit dividend. The result is stored in registers RA and RA +1 such that RA stores the single precision integer quotient and RA +1 stores the remainder. The Condition Status, CS, is set based on the result in RA. A fixed point overflow occurs if the divisor equals zero or if a positive quotient exceeds $7 \mathrm{FFF}_{16}$ or a negative quotient is less than $8000_{16}$.

Note: The sign of the non-zero remainder is the same as that of the dividend.

| Mil Std Mnemonic <br> (IEEE Mnemonic) | Addr <br> Mode | Format/Opcode |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |

## Register Transfer Description:

$(\mathrm{RQ}, \mathrm{RQ}+1, \mathrm{RR}) \leftarrow(\mathrm{RA}, \mathrm{RA}+1) / \mathrm{DO} ;$
$\mathrm{PI}_{4} \leftarrow 1$, if $\mathrm{DO}=0$ or $(\mathrm{RQ}, \mathrm{RQ}+1)>00007 \mathrm{FFF}_{16}$ or $(\mathrm{RQ}, \mathrm{RQ}+1)<\mathrm{FFFF} 8000_{16}$
$(\mathrm{RQ}) \leftarrow(\mathrm{RQ}+1)$
$(\mathrm{RA}+1) \leftarrow(\mathrm{RR})$
$(\mathrm{CS}) \leftarrow 0010$ if $(\mathrm{RA})=0$;
$(\mathrm{CS}) \leftarrow 0001$ if $(\mathrm{RA})<0$;
$(\mathrm{CS}) \leftarrow 0100$ if $(\mathrm{RA})>0$;

## Registers Affected:

RA, RA + 1, CS, PI

# Integer Arithmetic/Logic DD, DDR 

## Double Precision Integer Divide

DESCRIPTION: The contents of registers RA and RA + 1, a double precision 2 's complement number, are divided by the Derived Operand, DO, a double precision 2's complement number. RA contains the MSH of the 32-bit dividend. The quotient part of the integer result is stored in registers RA and RA + 1 (with MSH in RA) and the remainder is lost. The Condition Status, CS, is set based on the results in registers RA and RA +1. A fixed point overflow occurs if the divisor, DO, is zero, or if the dividend is $80000000_{16}$ and the divisor is FFFF $\mathrm{FFFF}_{16}$.

| Mil Std Mnemonic <br> (IEEE Mnemonic) | Addr <br> Mode | Format/Opcode |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |

## Register Transfer Description:

$(\mathrm{RA}, \mathrm{RA}+1) \leftarrow(\mathrm{RA}, \mathrm{RA}+1) / \mathrm{DO} ;$
$\mathrm{PI}_{4} \leftarrow 1$, if $\mathrm{DO}=0$ or $\left\{\mathrm{RA}, \mathrm{RA}+1=80000000_{16}\right.$ and $\mathrm{DO}=\mathrm{FFFF}_{\mathrm{FFFF}}^{16}$ \};
$(\mathrm{CS}) \leftarrow 0010$ if $(\mathrm{RA}, \mathrm{RA}+1)=0$;
$(\mathrm{CS}) \leftarrow 0001$ if $(\mathrm{RA}, \mathrm{RA}+1)<0$;
$(\mathrm{CS}) \leftarrow 0100$ if $(\mathrm{RA}, \mathrm{RA}+1)>0$;

## Registers Affected:

RA, RA + 1, CS, PI

## Integer Arithmetic/Logic

## INCM

## Increment Memory by a Positive Integer

DESCRIPTION: The contents of the memory location specified by the Derived Address, DA, is incremented by N, where N is an integer, $1 \leq \mathrm{N} \leq 16$. This instruction adds a positive constant to memory. The condition status, CS, is set based on the results of the addition and carry. A fixed point overflow occurs if the operand in memory is positive and the result is negative. The memory location specified is updated to contain the result of the addition process even if a fixed point overflow occurs.

| Mil Std Mnemonic (IEEE Mnemonic) |  | Addr <br> Mode | Format/Opcode |  |  | Instruction Fetch Bus Cycles, Operand Bus Cycles |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| INCM | N, ADDR | D | 8 | 4 | 4 | 16 | 17,02,02 |
| (ADD4 INCM | \#data,addr) <br> N,ADDR RX | DX | A3 | $\mathrm{N}-1$ | RX | ADDR |  |
| (ADD4 | \#data, $\operatorname{addr}(\mathrm{Rx})$ ) |  |  |  |  |  | 17,02,02 |

## Register Transfer Description:

$[\mathrm{DA}]^{2} \leftarrow[\mathrm{DA}]^{1}+\mathrm{N}$, where $1<\mathrm{N}<16$;
$\mathrm{PI}_{4} \leftarrow 1$, if $[\mathrm{DA}]^{2}<0<[\mathrm{DA}]^{1} ;$
(CS) $\leftarrow 0010$ if carry $=0$ and [DA] $=0$;
$(\mathrm{CS}) \leftarrow 0001$ if carry $=0$ and [DA] $<0$;
(CS) $\leftarrow 0100$ if carry $=0$ and [DA] $>0$;
(CS) $\leftarrow 1010$ if carry $=1$ and [DA] $=0$;
(CS) $\leftarrow 1001$ if carry $=1$ and [DA] $<0$;
(CS) $\leftarrow 1100$ if carry $=1$ and $[\mathrm{DA}]>0$;
Registers Affected:
CS, PI

## Integer Arithmetic/Logic

## DECM

## Decrement Memory by a Positive Integer

DESCRIPTION: The contents of the memory location specified by the Derived Address, DA, are decremented by N, where N is an integer, $1 \leq \mathrm{N} \leq 16$. This is the equivalent of a "subtract-from-memory instruction." The condition status, CS, is set based on the results of the subtraction and carry. A fixed point overflow occurs if the operand in memory is negative and the result is positive. The memory location specified is updated to contain the result of the subtraction process even if a fixed point overflow occurs.

| Mil Std Mnemonic <br> (IEEE Mnemonic) | Addr <br> Mode | Format/Opcode |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |

## Register Transfer Description:

$[\mathrm{DA}]^{2} \leftarrow[\mathrm{DA}]^{1}-\mathrm{N}$, where $1 \leq \mathrm{N} \leq 16 ;$
$\mathrm{PI}_{4} \leftarrow 1$, if $[\mathrm{DA} 0]^{1}<0<[\mathrm{DA} 0]^{2} ;$
$(\mathrm{CS}) \leftarrow 0010$ if carry $=0$ and $[\mathrm{DA}]=0$;
$(\mathrm{CS}) \leftarrow 0001$ if carry $=0$ and $[\mathrm{DA}]<0$;
$(\mathrm{CS}) \leftarrow 0100$ if carry $=0$ and $[\mathrm{DA}]>0$;
$(\mathrm{CS}) \leftarrow 1010$ if carry $=1$ and $[\mathrm{DA}]=0$;
(CS) $\leftarrow 1001$ if carry $=1$ and $[\mathrm{DA}]<0$;
(CS) $\leftarrow 1100$ if carry $=1$ and $[\mathrm{DA}]>0$;
Registers Affected:
CS, PI

## Integer Arithmetic/Logic

## DABS

## Double Precision Absolute Value of Register

DESCRIPTION: If the sign bit of the double precision Derived Operand, DO (i.e., the sign bit of register (RB, RB +1 )), is a one, its negative or 2 's complement is stored into register RA and RA +1 , such that register RA contains the MSH of the result. However, if the sign bit of DO is a zero, it is stored, unchanged, into RA and RA +1. The condition status, CS, is set based on the result in register RA and RA +1 .

Note: RA may equal RB.
The absolute value of a number with a 1 in the sign bit and all other bits zero is the same word, and causes fixed point overflow to occur.

| Mil Std Mnemonic <br> (IEEE Mnemonic) | Addr <br> Mode | Format/Opcode |  | Clock Cycles, |
| :--- | :---: | :---: | :---: | :---: |
| DABS | RA,RB | R | 8 | 4 | | Instruction Fetch Bus Cycles, |
| ---: |
| Operand Bus Cycles |

> Register Transfer Description:
> $(\mathrm{RA}, \mathrm{RA}+1) \leftarrow|\mathrm{DO}| ;$
> $\mathrm{PI}_{4} \leftarrow 1$, exit, if DO $=80000000_{16} ;$
> $(\mathrm{CS}) \leftarrow 0001$ if $($ RA,RA +1$)=80000000_{16} ;$
> $(\mathrm{CS}) \leftarrow 0010$ if $($ RA,RA +1$)=0 ;$
> $(\mathrm{CS}) \leftarrow 0100$ if $($ RA,RA +1$)>0 ;$

Registers Affected:
RA, RA +1 , CS, PI

## Integer Arithmetic/Logic

## ABS

## Single Precision Absolute Value of Register

DESCRIPTION: If the sign bit of the Derived Operand, DO (i.e., the sign bit of register RB), is a one, its negative or 2's complement is stored into register RA. However, if the sign bit of DO is a zero, it is stored, unchanged, into RA. The condition status, CS, is set based on the result in register RA.

Note: RA may equal RB.
The absolute value of a number with a 1 in the sign bit and all other bits zero is the same word, and causes fixed point overflow to occur.

| Mil Std Mnemonic <br> (IEEE Mnemonic) | Addr <br> Mode | Format/Opcode | $r$ <br> Clock Cycles, <br> ABS <br> RA,RB <br> (ABS | Rb,Ra) |
| :--- | :--- | :--- | :---: | :---: |

## Register Transfer Description:

$(\mathrm{RA}) \leftarrow|\mathrm{DO}| ;$
$\mathrm{PI}_{4} \leftarrow 1$, exit, if $\mathrm{DO}=8000_{16} ;$
$(C S) \leftarrow 0001$ if $(R A)=8000_{16}$;
$(C S) \leftarrow 0010$ if $(R A)=0$;
$(C S) \leftarrow 0100$ if $(R A)>0$;

## Registers Affected:

RA, CS, PI

## Integer Arithmetic/Logic

ANDR, ANDB, ANDX, AND, ANL

## Logical AND

DESCRIPTION: The Derived Operand, DO, is bit-by-bit ANDed with the contents of register RA. The result is stored in register RA. The condition status, CS, is set based on the result in register RA.

| Mil Std Mnemonic <br> (IEEE Mnemonic) | Addr <br> Mode | Format/Opcode |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |

Register Transfer Description:
$(\mathrm{RA}) \leftarrow(\mathrm{RA}) \uparrow \mathrm{DO} ;$
$(C S) \leftarrow 0010$ if $($ RA $)=0$;
(CS) $\leftarrow 0001$ if (RA) $<0$;
(CS) $\leftarrow 0100$ if (RA) $>0$;
Registers Affected:
RA, CS

## Integer Arithmetic/Logic <br> N, NIM, NR

## Logical NAND

DESCRIPTION: The Derived Operand, DO, is bit-by-bit logically NANDed with the contents of register RA. The result is stored in RA.

Note: The logical NOT of a register can be attained with a NR instruction with $\mathrm{RA}=\mathrm{RB}$.

Clock Cycles,

| Mil Std Mnemonic <br> (IEEE Mnemonic) | Addr <br> Mode | Format/Opcode |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |

Register Transfer Description:
$(\mathrm{RA}) \leftarrow(\mathrm{RA}) \uparrow \mathrm{DO} ;$
$(\mathrm{CS}) \leftarrow 0010$ if $(\mathrm{RA})=0$;
$(\mathrm{CS}) \leftarrow 0001$ if $(\mathrm{RA})<0$;
$(\mathrm{CS}) \leftarrow 0100$ if $(\mathrm{RA})>0$;

## Registers Affected:

RA, CS

## Integer Arithmetic/Logic <br> XOR, XORM, XORR

## Exclusive Logical OR

DESCRIPTION: The Derived Operand, DO, is bit-by-bit exclusively ORed with the contents of RA. The result is stored in RA. The condition status, CS, is set based on the result in RA.

| Mil Std Mnemonic <br> (IEEE Mnemonic) | Addr <br> Mode | Format/Opcode |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |

Register Transfer Description:
$(\mathrm{RA}) \leftarrow(\mathrm{RA}) \oplus \mathrm{DO} ;$
$(\mathrm{CS}) \leftarrow 0010$ if $(\mathrm{RA})=0$;
$(\mathrm{CS}) \leftarrow 0001$ if $(\mathrm{RA})<0$;
$(\mathrm{CS}) \leftarrow 0100$ if $(\mathrm{RA})>0$;
Registers Affected:
RA, CS

## Integer Arithmetic/Logic

## ORR, ORB, ORBX, OR, ORIM

## Inclusive Logical OR

DESCRIPTION: The Derived Operand, DO, is bit-by-bit inclusively ORed with the contents of RA. The result is stored in register RA. The condition status, CS, is set based on the result in register RA.

| Mil Std Mnemonic (IEEE Mnemonic) |  | Addr <br> Mode | Format/Opcode |  |  |  |  | Clock Cycles, Instruction Fetch Bus Cycles, Operand Bus Cycles |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| OR <br> (OR <br> OR <br> (OR | RA,ADDR <br> addr,Ra) <br> RA,ADDR,RX <br> $\operatorname{addr}(R x), R a)$ | D | 8 |  |  | 4 4 |  | 16 | 12,02,01 |
|  |  | DX | E0 |  |  | RA | RX | ADDR | 12,02,01 |
| $\begin{aligned} & \text { ORB } \\ & \text { (OR } \end{aligned}$ | BR,DSPL <br> dspl(Br),R2) | B | 4 | 2 | 2 |  |  | $12 \leq \mathrm{BR} \leq 15$ |  |
|  |  |  | 3 | 0 | BR' |  |  | $\begin{aligned} & \mathrm{BR}^{\prime}=\mathrm{BR}-12 \\ & \mathrm{RA}=\mathrm{R} 2 \end{aligned}$ | 11,01,01 |
| $\begin{aligned} & \text { ORBX } \\ & \text { (OR } \end{aligned}$ | $\begin{aligned} & \mathrm{BR}, \mathrm{RX} \\ & \text { (Rx)(Br),R2) } \end{aligned}$ | BX | 4 | 2 | 2 | 4 | 4 | $12 \leq \mathrm{BR} \leq 15$ |  |
|  |  |  | 4 | 0 | BR' | F | RX | $\begin{aligned} & \mathrm{BR}^{\prime}=\mathrm{BR}-12 \\ & \mathrm{RA}=\mathrm{R} 2 \end{aligned}$ | 11,01,01 |
| ORIM (OR | RA,DATA \#data,Ra) | IM | 8 |  |  | 4 | 4 | 16 |  |
|  |  |  | 4A |  |  | RA | 8 | DATA | 11,02,00 |
| $\begin{aligned} & \text { ORR } \\ & \text { (OR } \end{aligned}$ | RA,RB $R b, R a)$ | R | 8 |  |  | 4 | 4 |  |  |
|  |  |  |  |  |  | RA | RB |  | 04,01,00 |

## Register Transfer Description:

$(\mathrm{RA}) \leftarrow(\mathrm{RA})$ v DO;
$(\mathrm{CS}) \leftarrow 0010$ if $(\mathrm{RA})=0$;
$(\mathrm{CS}) \leftarrow 0001$ if $(\mathrm{RA})<0$;
$(\mathrm{CS}) \leftarrow 0100$ if $(\mathrm{RA})>0$;

## Registers Affected:

RA, CS

## Integer Arithmetic/Logic

C, CB, CBX, CIM, CISP, CISN, CR

## Single Precision Compare

DESCRIPTION: The single precision Derived Operand, DO, is compared to the contents of RA. Then, the Condition Status, CS, is set based on whether the contents of RA is less than, equal to; or greater than the DO. The contents of RA are unchanged.

| Mil Std Mnemonic (IEEE Mnemonic) |  | Addr <br> Mode | Format/Opcode |  |  |  |  | Clock Cycles, Instruction Fetch Bus Cycles, Operand Bus Cycles |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| C | RA,ADDR | D | 8 |  |  | 4 4 |  | 16 | 16,02,01 |
|  | RA,ADDR,RX | DX | F0 |  |  | RA | RX | ADDR |  |
| (CMP | Ra, $\operatorname{addr}(\mathrm{Rx})$ ) |  |  |  |  |  |  |  | 16,02,01 |
| $\begin{aligned} & \mathrm{CB} \\ & \text { (CMP } \end{aligned}$ | BR,DSPL <br> R2,dspl(Br)) | B | $4 \quad 2$ |  | 2 | 8 |  | $\begin{aligned} & 12 \leq \mathrm{BR} \leq 15 \\ & \mathrm{BR}^{\prime}=\mathrm{BR}-12 \\ & \mathrm{RA}=\mathrm{R} 2 \end{aligned}$ | 15,01,01 |
|  |  |  | 3 | 2 | BR' |  |  |  |  |
|  |  | BX | 4 | 2 | 2 | 4 | 4 | $\begin{aligned} & 12 \leq B R \leq 15 \\ & B R^{\prime}=B R-12 \\ & R A=R 2 \end{aligned}$ | 15,01,01 |
| (CMP | $\mathrm{R} 2,(\mathrm{Rx})(\mathrm{Br}))$ |  | 4 | 0 | BR' | C | RX |  |  |


| CIM | RA,DATA |
| :--- | :--- |
| (CMP | Ra,\#data) |


| CISP | RA,N |
| :--- | :--- |
| (CMP4 | Ra,\#data) |



| 16 |
| :---: |
| DATA |



R

| 8 | 4 | 4 |
| :---: | :---: | :---: |
| F1 | RA | RB |

Register Transfer Description:
(RA) : DO;
(CS) $\leftarrow 0010$ if (RA) $=$ DO;
(CS) $\leftarrow 0001$ if (RA) < DO;
(CS) $\leftarrow 0100$ if (RA) $>$ DO;

## Registers Affected:

CS

## Integer Arithmetic/Logic DC,DCR

## Double Precision Compare

DESCRIPTION: The double precision Derived Operand, DO, is compared to the contents of registers RA and RA +1 where RA contains the MSH of a double precision word. Then, the Condition Status, CS, is set based on whether the contents of RA, RA +1 is less than, equal to, or greater than the DO. The contents of RA and RA +1 are unchanged.

| Mil Std Mnemonic <br> (IEEE Mnemonic) | Addr <br> Mode | Format/Opcode |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |

## Register Transfer Description:

(RA,RA +1) : DO;
(CS) $\leftarrow 0010$ if (RA,RA +1 ) $=$ DO;
(CS) $\leftarrow 0001$ if $($ RA, RA +1$)<$ DO;
$(\mathrm{CS}) \leftarrow 0100$ if $($ RA, RA +1$)>$ DO
Registers Affected:
CS

## Integer Arithmetic/Logic

## CBL

## Compare Between Limits

DESCRIPTION: The contents of register RA are compared to two (2) different sixteen bit derived operands, DO1 and DO2. The derived operands, DO1 and DO2 are located at DA and DA +1 , respectively, and their values are defined such that $\mathrm{DO} 1 \leq \mathrm{DO}$. The CS is set based on the results. If the values for DO 1 and DO 2 are defined incorrectly (that is, DO1 > DO2), then CS is set to 1000 .

| Mil Std Mn (IEEE Mne | monic monic | Addr <br> Mode | /Op |  |  |  | Clock Cycles, Instruction Fetch Bus Cycles, Operand Fetch Bus Cycles |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| CBL <br> (CMPRNG <br> CBL <br> (CMPRNG | RA,ADDR Ra,addr) | D | 8 | 4 | 4 | 16 | (RA<DO1) | 30,02,02 |
|  |  |  |  |  |  |  | (DO1<RA $<\mathrm{DO} 2$ ) | 43,02,02 |
|  |  |  |  |  |  |  | $(\mathrm{RA}>\mathrm{DO} 2)$ | 40,02,02 |
|  | $\begin{aligned} & \text { RA,ADDR,RX } \\ & \text { Ra, } \operatorname{addr}(\mathrm{Rx}) \text { ) } \end{aligned}$ |  | F4 | RA | RX | ADDR | (RA<DO1) | 30,02,02 |
|  |  |  |  |  |  |  | $(\mathrm{DO} 1<\mathrm{RA}<\mathrm{DO} 2)$ | 43,02,02 |
|  |  |  |  |  |  |  | $(\mathrm{RA} \times \mathrm{DO} 2)$ | 40,02,02 |

## Register Transfer Description:

(CS) $\leftarrow 1000$ if DO1 > DO2, exit;
$(\mathrm{CS}) \leftarrow 0001$ if $($ RA $)<$ DO1;
$(\mathrm{CS}) \leftarrow 0010$ if $\mathrm{DO} 1 \leq(\mathrm{RA}) \leq \mathrm{DO} 2 ;$
$(\mathrm{CS}) \leftarrow 0100$ if $(\mathrm{RA})>$ DO2
Registers Affected:
CS

## General Description



| Initialization and Exception Processing | 4 |
| :--- | :--- |
| Console Operation | 4 |

F9450 Processor Characteristics, 6
F9450 Environment $\quad$, 7
F9451 Memory Management Unit. $\quad 8$

| F9452 Block Protect Unit, | 9 |
| :--- | :--- |
| F9450 Development Tools | 10 |

Appendix A F9450 Instruction Set , A1


| Integer Arithmetic/Logic, | A2 |
| :--- | :--- |
| Floating Point | A3 |
| Bit Operations | A4 |
| Shift Operations | A5 |
| Load/StorelExchange | A6 |


| Multiple Load/Store, | A7 |
| :--- | :--- |
| Program Control |  |
| Input/Output | A8 |
| Index to Instructions, | A9 |
| IEEE 1750 A Cross-Reterence | A10 |
| F9450 Instruction Execution Times | B |
| Signal Functions and Connection Diagrams | C |

Floating Point
FA, FAB, FABX, FAR

## Floating Point Add

DESCRIPTION: The floating point Derived Operand, DO, is floating point added to the contents of registers RA and $R A+1$. The result is stored in registers $R A$ and $R A+1$. The process of this operation is as follows: the mantissa of the number with the smaller algebraic exponent is shifted right and the exponent incremented by one for each bit shifted until the exponents are equal. The mantissas are then added. If the sum overflows the 24-bit mantissa, then the sum is shifted right one position, the sign bit restored, and the exponent incremented by one. If the exponent exceeds $7 \mathrm{~F}_{16}$ as a result of this incrementation, overflow occurs and the operation is terminated. If the sum does not result in exponent overflow, the result is normalized. If in the normalization process the exponent is decremented below $80_{16}$, then underflow occurs and a zero is inserted for the result.

Clock Cycles*,

| Mil Std Mnemonic (IEEE Mnemonic) |  | Addr <br> Mode | Format/Opcode |  |  |  |  | Instruction Fetch Bus Cycles, Operand Bus Cycles |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| FA | RA,ADDRR | D | 8 |  |  | 4 4 |  | 16 | 68,02,02 |
|  | RA,ADDR,RX | DX | A8 |  |  | RA | RX | ADDR | 68,02,02 |
|  |  |  | 4 | 2 | 2 | 8 |  | $12 \leq \mathrm{BR} \leq 15$ |  |
| (ADDF | dspl(Br),RO) | B | 2 | 0 | BR' | DSPL |  | $\begin{aligned} & \mathrm{BR}^{\prime}=\mathrm{B} \overline{\mathrm{R}}-12 \\ & \mathrm{RA}=\mathrm{R} 0 \end{aligned}$ | 67,01,02 |
| FABX (ADDF | $\begin{aligned} & \mathrm{BR}, \mathrm{RX} \\ & (\mathrm{Rx})(\mathrm{Br}), \mathrm{RO}) \end{aligned}$ | BX | 4 | 2 | 2 | 4 | 4 | $\begin{aligned} & 12 \leq \mathrm{BR} \leq 15 \\ & \mathrm{BR}^{\prime}=\mathrm{BR}-12 \\ & \mathrm{RA}=\mathrm{R} 0 \end{aligned}$ | 67,01,02 |
|  |  |  | 4 | 0 | BR' | 8 | RX |  |  |
| FAR (ADDF | RA,RB ( $\mathrm{Rb}, \mathrm{Ra}$ )) | R | 8 |  |  | 4 | 4 |  |  |
|  |  |  |  |  |  | RA | RB |  | 62,01,00 |

* Clock cycles assume no shifts in exponent adjust and no shifts in normalization


## Register Transfer Description:

$\mathrm{N}=\mathrm{EA}$ - EO;
$\mathrm{EA} \leftarrow \mathrm{EO}$, if $\mathrm{MA}=0 ;$
$\mathrm{MO} \leftarrow \mathrm{MO}$ Shifted Right Arithmetic n positions, if $\mathrm{n}>0$ and MA $\neq 0$;
MA $\leftarrow$ MA Shifted Right Arithmetic - n positions, EA $\leftarrow E O$, if $\mathrm{n}<0$ and $\mathrm{MO} \neq 0$;
$\mathrm{MA} \leftarrow \mathrm{MA}+\mathrm{MO} ;$
MA $\leftarrow$ MA Shifted Right Arithmetic 1 position, $\mathrm{MA}_{0} \leftarrow \overline{\mathrm{MA}}_{0}$, EA $\leftarrow \mathrm{EA}+1$, if $\mathrm{OVM}=1$;
$\mathrm{PI}_{3} \leftarrow 1, \mathrm{EA} \leftarrow 7 \mathrm{~F}_{16}, \mathrm{MA} \leftarrow 7 \mathrm{FFF} \mathrm{FF}_{16}$, exit, if $\mathrm{EA}>7 \mathrm{~F}_{16}$ and $\mathrm{MA}_{0}=0$;
$\mathrm{PI}_{3} \leftarrow 1, \mathrm{EA} \leftarrow 7 \mathrm{~F}_{16}, \mathrm{MA} \leftarrow 800000_{16}$, exit, if $\mathrm{EA}>7 \mathrm{~F}_{16}$ and $\mathrm{MA}_{0}=1$;

EA, MA $\leftarrow$ normalized EA, MA;
$\mathrm{PI}_{6} \leftarrow 1, \mathrm{EA} \leftarrow 0, \mathrm{MA} \leftarrow 0$, if $\mathrm{EA}<80_{16} ;$
$(\mathrm{CS}) \leftarrow 0010$ if $(\mathrm{RA}, \mathrm{RA}+1)=0$;
$(\mathrm{CS}) \leftarrow 0001$ if $(\mathrm{RA}, \mathrm{RA}+1)<0$;
$(\mathrm{CS}) \leftarrow 0100$ if $(\mathrm{RA}, \mathrm{RA}+1)>0$;

## Registers Affected:

RA, RA + 1, CS, PI

## Floating Point

EFA, EFAR

## Extended Precision Floating Point Add

DESCRIPTION: The extended precision floating point Derived Operand, DO, is extended floating point added to the contents of register RA, RA +1, and RA +2 . The result is stored in register RA, RA +1 , and RA +2 . The process of this operation is as follows: the mantissa of the number with the smaller algebraic exponent is shifted right and the exponent is incremented by one for each bit shifted. When the exponents are equal, the mantissas are added. If the sum overflows the 39 -bit mantissa, then the sum is shifted right one position, the sign bit restored, and the exponent is incremented by one. If the exponent exceeds $7 \mathrm{~F}_{16}$ as a result of this incrementation, overflow occurs and the operation is terminated. If the sum does not result in exponent overflow, the result is normalized. If in the normalization process the exponent is decremented below $80_{16}$, then underflow occurs and a zero is inserted for the result.

Clock Cycles*,
Mil Std Mnemonic

## Addr

(IEEE Mnemonic)
Mode
Format/Opcode
Instruction Fetch Bus Cycles,

| EFA | RA,ADDRR | D | 8 | 4 | 4 | 16 | $\begin{aligned} & 78,02,03 \\ & 78,02,03 \end{aligned}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| EFA | RA,ADDR,RX | DX | AA | RA | RX | ADDR |  |
|  |  |  | 8 | 4 | 4 |  |  |
| (ADDX | $\mathrm{Rb}, \mathrm{Ra})$ | R | AB | RA | RB |  | 71,01,00 |

* Clock cycles assume no shifts in exponent adjust and no shifts in normalization


## Register Transfer Description:

$\mathrm{n}=\mathrm{EA}$ - EO ;
EA $\leftarrow \mathrm{EO}$, if $M A=0$;
MO $\leftarrow$ MO Shifted Right Arithmetic n positions, if $\mathrm{n}>0$ and MA $\neq 0$;
MA $\leftarrow$ MA Shifted Right Arithmetic -n positions, EA $\leftarrow E O$, if $\mathrm{n}<0$ and MO $\neq 0$;
$\mathrm{MA} \leftarrow \mathrm{MA}+\mathrm{MO}$;
MA $\leftarrow$ MA Shifted Right Arithmetic 1 position, $\mathrm{MA}_{0}, \leftarrow \overline{\mathrm{MA}}_{0}, \mathrm{EA} \leftarrow \mathrm{EA}+1$, if $\mathrm{OVM}=1$;
$\mathrm{PI}_{3} \leftarrow 1, \mathrm{EA} \leftarrow 7 \mathrm{~F}_{16}, \mathrm{MA} \leftarrow 7 \mathrm{FFF} \mathrm{FF} \mathrm{FFFF}_{16}$, exit, if $\mathrm{EA}>7 \mathrm{~F}_{16}$ and $\mathrm{MA}_{0}=0$;
$\mathrm{PI}_{3} \leftarrow 1, \mathrm{EA} \leftarrow 7 \mathrm{~F}_{16}, \mathrm{MA} \leftarrow 8000000_{0000_{16}}$, exit, if $\mathrm{EA}>7 \mathrm{~F}_{16}$ and $\mathrm{MA}_{0}=1$;
EA, MA $\leftarrow$ normalized EA, MA;
$\mathrm{PI}_{6} \leftarrow 1, \mathrm{EA} \leftarrow 0, \mathrm{MA} \leftarrow 0$, if $\mathrm{EA}<80_{16} ;$
$(\mathrm{CS}) \leftarrow 0010$ if $(\mathrm{RA}, \mathrm{RA}+1, \mathrm{RA}+2)=0$;
$(\mathrm{CS}) \leftarrow 0001$ if $($ RA, RA $+1, \mathrm{RA}+2)<0$;
$(\mathrm{CS}) \leftarrow 0100$ if $(\mathrm{RA}, \mathrm{RA}+1, \mathrm{RA}+2)>0$;

## Registers Affected:

RA, RA + 1, RA + 2, CS, PI

## Floating Point Absolute Value of Register

DESCRIPTION: If the sign bit of the mantissa of the Derived Operand, DO (i.e. the contents of registers RB and $R B+1$ ) is a one, its floating point negative is stored in registers RA and RA +1 . The negative of DO is computed by taking the 2 's complement of the mantissa and leaving the exponent unchanged. Exceptions to this are negative powers of two: $-1.0 \times 20,-1.0 \times 21, \ldots$. The absolute value of these are: $0.5 \times 2^{1}, 0.5 \times 2^{2}, \ldots$; in other words, the DO mantissa is shifted logically right one position and the exponent incremented. A floating point overflow shall occur if DO is the smallest negative number, $-1.0 \times 2^{127}$. If the sign bit of DO is a zero, it is stored unchanged into RA and RA +1 . The condition status, CS, is set based on the result in register RA and RA +1 .

Note: RA may equal RB.
DO is assumed to be a normalized number or floating point zero.

| Mil Std Mnemonic <br> (IEEE Mnemonic) | Addr <br> Mode | Format/Opcode |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |

## Register Transfer Description:

$\mathrm{EA} \leftarrow \mathrm{EA}+1, \mathrm{MA} \leftarrow 400000_{16}$, if $\mathrm{MO}=800000_{16}$;
$\mathrm{PI}_{3} \leftarrow 1, \mathrm{EA} \leftarrow 7 \mathrm{~F}_{16}, \mathrm{MA} \leftarrow 7 \mathrm{FFF} \mathrm{FF}_{16}$, exit, if $\mathrm{EA}>7 \mathrm{~F}_{16} ;$
$\mathrm{EA} \leftarrow \mathrm{EO}, \mathrm{MA} \leftarrow-\mathrm{MO}$, if $\mathrm{MO}<0, \mathrm{MO} \neq 800000_{16} ;$
$\mathrm{EA} \leftarrow \mathrm{EO}, \mathrm{MA} \leftarrow \mathrm{MO}$, if $\mathrm{MO}>0 ;$
$(\mathrm{CS}) \leftarrow 0010$ if $(\mathrm{RA}, \mathrm{RA}+1)=0$;
$(\mathrm{CS}) \leftarrow 0001$ if $(\mathrm{RA}, \mathrm{RA}+1)<0$;
$(\mathrm{CS}) \leftarrow 0100$ if $(\mathrm{RA}, \mathrm{RA}+1)>0$;

## Registers Affected:

RA, RA + 1, CS, PI

# Floating Point 

FS, FSB, FSBX, FSR

## Floating Point Subtract

DESCRIPTION: The floating point Derived Operand, DO, is floating point subtracted from the contents of registers RA and RA +1 . The result is stored in registers RA and RA +1 . The process of this operation is as follows: the mantissa of the number with the smaller algebraic exponent is shifted right and the exponent incremented by one for each bit shifted until the exponents are equal. The mantissa of the DO is then subtracted from (RA,RA +1 ). If the difference overflows the 24 -bit mantissa, then it is shifted right one position, the sign bit restored and the exponent incremented by one. If the exponent exceeds $7 \mathrm{~F}_{16}$ as a result of this incrementation, overflow occurs and the operation is terminated. If the sum does not result in exponent overflow, the result is normalized. If during the normalization process the exponent is decremented below $80_{16}$, then underflow occurs and a zero is inserted for the result.

Register Transfer Description:
$\mathrm{n}=\mathrm{EA}$ - EO ;
$E A \leftarrow E O$, if $M A=0$;
MO $\leftarrow$ MO Shifted Right Arithmetic $\mathbf{n}$ positions, if $\mathrm{n}>0$ and MA $\neq 0$;
MA $\leftarrow$ MA Shifted Right Arithmetic -n positions, EA $\leftarrow$ EO, if $\mathrm{n}<0$ and $\mathrm{MO} \neq 0$;
$M A \leftarrow M A-M O ;$
MA $\leftarrow$ MA Shifted Right Arithmetic 1 position, $\mathrm{MA}_{0} \leftarrow \overline{\mathrm{MA}}_{0}, \mathrm{EA} \leftarrow \mathrm{EA}+1$, if $\mathrm{OVM}=1$;
$\mathrm{PI}_{3} \leftarrow 1, \mathrm{EA} \leftarrow 7 \mathrm{~F}_{16}, \mathrm{MA} \leftarrow 7 \mathrm{FFF} \mathrm{FF}_{16}$, exit, if $\mathrm{EA}>7 \mathrm{~F}_{16}$ and $\mathrm{MA}_{0}=0$;
$\mathrm{PI}_{3} \leftarrow 1, \mathrm{EA} \leftarrow 7 \mathrm{~F}_{16}, \mathrm{MA} \leftarrow 800000_{16}$, exit, if $\mathrm{EA}>7 \mathrm{~F}_{16}$ and $\mathrm{MA}_{0}=1$;

## Floating Point

## FS, FSB, FSBX, FSR

EA, MA $\leftarrow$ normalized EA, MA;
$\mathrm{PI}_{6} \leftarrow 1, \mathrm{EA} \leftarrow 0, \mathrm{MA} \leftarrow 0$, if $\mathrm{EA}<80_{16} ;$
$(\mathrm{CS}) \leftarrow 0010$ if $(\mathrm{RA}, \mathrm{RA}+1)=0$;
$(\mathrm{CS}) \leftarrow 0001$ if $(\mathrm{RA}, \mathrm{RA}+1)<0$;
$(\mathrm{CS}) \leftarrow 0100$ if $($ RA, RA +1$)>0$;
Registers Affected:
RA, RA + 1, CS, PI

## Extended Precision Floating Point Subtract

DESCRIPTION: The extended precision floating point Derived Operand, DO, is extended floating point subtracted from the contents of register RA, RA +1 , and RA +2 . The result is stored in register RA, RA +1 , and RA +2 . The process of this operation is as follows: the mantissa of the number with the smaller algebraic exponent is shifted right and the exponent is incremented by one for each bit shifted. When the exponents are equal, the mantissas are subtracted. If the difference overflows the 39 -bit mantissa, then the difference is shifted right one position, the sign bit restored, and the exponent is incremented. If the exponent exceeds $7 \mathrm{~F}_{16}$ as a result of this incrementation, overflow occurs and the operation is terminated. If the difference does not result in exponent overflow, the result is normalized. If during in the normalization process the exponent is decremented below $80_{16}$, then underflow occurs and a zero is inserted for the result.

Mil Std Mnemonic

## Addr

(IEEE Mnemonic)
Mode Format/Opcode
Clock Cycles*,

| EFS (SUBX | RA,ADDR | D | 8 | 4. | 4 | 16 | $\begin{gathered} 78,02,03 \\ 78,02,03 \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| EFS | RA,ADDR,RX | DX | BA | RA | RX | ADDR |  |
| EFSR | RA,RB |  | 8 | 4 | 4 |  |  |
| (SUBX | $\mathrm{Rb}, \mathrm{Ra})$ | R | BB | RA | RB |  | 71,01,00 |

* Clock cycles assume no shifts for exponent and no shifts for normalization


## Register Transfer Description:

$\mathrm{n}=\mathrm{EA}$ - EO;
$\mathrm{EA} \leftarrow \mathrm{EO}$, if $\mathrm{MA}=0$;
MO $\leftarrow$ MO Shifted Right Arithmetic n positions, if $\mathrm{n}>0$ and MA $\neq 0$;
MA $\leftarrow$ MA Shifted Right Arithmetic -n positions, $\mathrm{EA} \leftarrow$ EO, if $\mathrm{n}<0$ and MO $\neq 0$;
MA $\leftarrow$ MA - MO; MA $\leftarrow$ MA Shifted Right Arithmetic 1 position, $\mathrm{MA}_{0} \leftarrow \overline{\mathrm{MA}}_{0}, \mathrm{EA} \leftarrow \mathrm{EA}+1$, if $\mathrm{OVM}=1$;
$\mathrm{PI}_{3} \leftarrow 1$, $\mathrm{EA} \leftarrow 7 \mathrm{~F}_{16}$, MA $\leftarrow 7 \mathrm{FFF}$ FF $\mathrm{FFFF}_{16}$, exit, if $\mathrm{EA}>7 \mathrm{~F}_{16}$ and $\mathrm{MA}_{0}=0$;
$\mathrm{PI}_{3} \leftarrow 1, \mathrm{EA} \leftarrow 7 \mathrm{~F}_{16}, \mathrm{MA} \leftarrow 8000000000_{16}$, exit, if $\mathrm{EA}>7 \mathrm{~F}_{16}$ and $\mathrm{MA}_{0}=1$;
EA, MA $\leftarrow$ normalized EA, MA;
$\mathrm{PI}_{6} \leftarrow 1$, $\mathrm{EA} \leftarrow 0$, MA $\leftarrow 0$, if $\mathrm{EA}<80_{16} ;$
$(\mathrm{CS}) \leftarrow 0010$ if $(\mathrm{RA}, \mathrm{RA}+1, \mathrm{RA}+2)=0$;
$(\mathrm{CS}) \leftarrow 0001$ if $($ RA, RA $+1, \mathrm{RA}+2)<0$;
$(\mathrm{CS}) \leftarrow 0100$ if $(\mathrm{RA}, \mathrm{RA}+1, \mathrm{RA}+2)>0$;

## Registers Affected:

RA, RA +1 , RA +2 , CS, PI

## Floating Point

## FNEG

## Floating Point Negate Register

DESCRIPTION: The 24-bit mantissa of the Derived Operand, DO, i.e. the floating point number in registers RB and RB +1 , is 2 's complemented. The exponent remains unchanged. The result, the negative of the original number, is stored in RA and RA+1. The 2's complement of a floating point zero is a floating point zero. Exceptions to this are all powers of two: $-1.0 \times 2^{n}$ and $0.5 \times 2^{n-1}$; i.e. when the mantissa is either $800000_{16}$ or $400000_{16}$. The negation of $0.5 \times 2^{n}$ is $-1.0 \times 2^{\mathrm{n}-1}$; i.e. the mantissa is shifted left one position and the exponent decremented by one. Conversely, the negation of $-1.0 \times 2^{\mathrm{n}}$ is $0.5 \times 2^{\mathrm{n}+1}$; i.e. the mantissa is shifted right one position and the exponent is incremented by one. A floating point overflow occurs for the negation of the smallest negative number, $-1.0 \times 2^{127}$. A floating point underflow occurs for the negation of the smallest positive number, $0.5 \times 2^{128}$, and causes the result to be zero. The conditon status, CS , is set based on the result in registers RA and RA+1.

Note: RA may equal RB.

| Mil Std Mnemonic (IEEE Mnemonic) | Addr <br> Mode | Format/Opcode |  |  | Clock Cycles, Instruction Fetch Bus Cycles, Operand Bus Cycles |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | R | 8 | 4 | 4 |  |
| FNEG $R A, R B$ <br> (NEGF $R b, R a)$ |  | BC | RA | RB | 56,01,00 |

## Register Transfer Description:

$\mathrm{PI}_{3} \leftarrow 1, \mathrm{EA} \leftarrow 7 \mathrm{~F}_{16}, \mathrm{MO} \leftarrow 7 \mathrm{FFF} \mathrm{FF}_{16}$, exit, if $\mathrm{DO}=8000007 \mathrm{~F}_{16}$;
$\mathrm{PI}_{6} \leftarrow 1, \mathrm{EA} \leftarrow 0, \mathrm{MA} \leftarrow 0$, exit, if $\mathrm{DO}=40000080_{16} ;$
$\mathrm{EA} \leftarrow \mathrm{EO}+1, \mathrm{MA} \leftarrow 400000_{16}$, if $\mathrm{MO}=800000_{16} ;$
$\mathrm{EA} \leftarrow \mathrm{EO}-1, \mathrm{MA} \leftarrow 800000_{16}$, if $\mathrm{MO}=400000_{16} ;$
$\mathrm{EA} \leftarrow \mathrm{EO}, \mathrm{MA} \leftarrow-\mathrm{MO}$, if $\mathrm{MO} \neq 800000_{16}$ or $400000_{16} ;$
$(\mathrm{CS}) \leftarrow 0010$ if $(\mathrm{RA}, \mathrm{RA}+1)=0$;
$(\mathrm{CS}) \leftarrow 0001$ if $(\mathrm{RA}, \mathrm{RA}+1)<0$;
$(\mathrm{CS}) \leftarrow 0100$ if $(\mathrm{RA}, \mathrm{RA}+1)>0$;
Registers Affected:
RA, RA + 1, CS, PI

# Floating Point 

FM, FMB, FMBX, FMR

## Floating Point Multiply

DESCRIPTION: The floating point Derived Operand, DO, is floating point multiplied by the contents of registers RA and RA +1 . The result is stored in registers RA and $R A+1$. The process of the operation is as follows: the exponents of the operands are added. If the sum exceeds $7 \mathrm{~F}_{16}$, a floating point overflow occurs. If the sum is less than $80_{16}$ then underflow occurs and the result set to zero. The operand mantissas are multiplied and the result normalized and stored in RA and RA +1 . An exceptional case is when both operands are negative powers of two: $\left(-1.0 \times 2^{\mathrm{n}}\right) \times\left(-1.0 \times 2^{\mathrm{m}}\right)$; the result is a $0.5 \times 2^{n+m+1}$. If $n+m=7 F_{16}$, this shall yield an exponent overflow, floating point overflow occurs. Also, it is possible that the normalization process may yield an exponent underflow; if this occurs, then the result is forced to zero. The condition status, CS, is set based on the result in RA and RA +1 .

| Mil Std Mnemonic <br> (IEEE Mnemonic) | Addr <br> Mode | Format/Opcode |
| :--- | :--- | :--- | :--- | :--- | :--- |

* Clock cycles assume no shifts for exponent and no shifts for normalization


## Register Transfer Description:

$\mathrm{n}=\mathrm{EA}+\mathrm{EO} ;$
$\mathrm{PI}_{3} \leftarrow 1, \mathrm{EA} \leftarrow 7 \mathrm{~F}_{16}, \mathrm{MA} \leftarrow 7 \mathrm{FFF} \mathrm{FF}_{16}$, exit, if $\mathrm{n}>7 \mathrm{~F}_{16}$ and $\mathrm{MA}_{0}=\mathrm{MO}_{0} ;$
$\mathrm{PI}_{3} \leftarrow 1, \mathrm{EA} \leftarrow 7 \mathrm{~F}_{16}, \mathrm{MA} \leftarrow 800000_{16}$, exit, if $\mathrm{n}>7 \mathrm{~F}_{16}$ and $\mathrm{MA}_{0} \neq \mathrm{MO}_{0} ;$
$\mathrm{PI}_{6} \leftarrow 1, \mathrm{EA} \leftarrow 0, \mathrm{MA} \leftarrow 0$, exit, if $\mathrm{n}<80_{16} ;$
MP $\leftarrow$ MA $\times$ MO; (integer multiply)
MP $\leftarrow$ MP shift left 1 position;
$\mathrm{n} \leftarrow \mathrm{n}+1, \mathrm{MP}_{0-23} \leftarrow 40000_{16}$, if $\mathrm{MP}_{0-23}=800000_{16} ;$

## Floating Point

FM, FMB, FMBX, FMR
$\mathrm{PI}_{3} \leftarrow 1, \mathrm{EA} \leftarrow 7 \mathrm{~F}_{16}, \mathrm{MA} \leftarrow 7 \mathrm{FFF} \mathrm{FF}_{16}$, exit, if $\mathrm{n}>7 \mathrm{~F}_{16}$ and $\mathrm{MP}_{0}=0$;
$\mathrm{PI}_{3} \leftarrow 1, \mathrm{EA} \leftarrow 7 \mathrm{~F}_{16}, \mathrm{MA} \leftarrow 800000_{16}$, exit, if $\mathrm{n}>7 \mathrm{~F}_{16}$ and $\mathrm{MP}_{0}=1$;
n, MP $\leftarrow$ normalized $n$, MP;
$\mathrm{PI}_{6} \leftarrow 1, \mathrm{EA} \leftarrow 0, \mathrm{MA} \leftarrow 0$, exit, if $\mathrm{n}<80_{16} ;$
$\mathrm{EA} \leftarrow \mathrm{n} ;$
$\mathrm{MA} \leftarrow \mathrm{MP}_{0-23} ;$
(CS) $\leftarrow 0010$ if (RA, RA +1 ) $=0$;
(CS) $\leftarrow 0001$ if (RA, RA +1) $<0$;
$(\mathrm{CS}) \leftarrow 0100$ if $(\mathrm{RA}, \mathrm{RA}+1)>0$;
Registers Affected:
RA, RA + 1, CS, PI

## Floating Point

## EFM, EFMR

## Extended Precision Floating Point Multiply

DESCRIPTION: The extended precision floating Derived Operand, DO, is extended floating point multiplied by the contents of registers RA, RA +1 and RA +2 . The result is stored in reigsters RA, RA +1 and RA +2 . The process of the operation is as follows: the exponent of the operands are added. If the sum exceeds $7 \mathrm{~F}_{16}$, a floating point overflow occurs. If the sum is less than $80_{16}$, then underflow occurs and the result set to zero. The operand mantissas are multiplied and the result normalized and stored in RA, RA +1 and RA +2 . The condition status, CS, is set based on the result in RA, RA +1 and RA +2 .

| Mil Std Mnemonic (IEEE Mnemonic) | Addr <br> Mode | Format/Opcode |  |  | Clock Cycles*, Instruction Fetch Bus Cycles, Operand Bus Cycles |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| EFM RA,ADDR <br> (MULX addr,Ra) <br> EFM RA,ADDR,RX <br> (MULX addr(Rx),Ra) | D | 8 | 4 | 4 | 16 | 258,02,03 |
|  | DX | CA | RA | RX | ADDR | 258,02,03 |
| $\begin{array}{ll} \text { EFMR } & \text { RA,RB } \\ \text { (MULX } & \text { Rb,Ra) } \end{array}$ | R | 8 |  |  |  | 251,01,00 |
|  |  | CB | RA | RB |  |  |
| * Clock cycles assume no shifts for exponent and no shifts for normalization |  |  |  |  |  |  |
| Register Transfer Description:$\mathrm{n}=\mathrm{EA}+\mathrm{EO}$ |  |  |  |  |  |  |
| $\mathrm{PI}_{3} \leftarrow 1, \mathrm{EA} \leftarrow 7 \mathrm{~F}_{16}, \mathrm{MA} \leftarrow 7 \mathrm{FFF} \mathrm{FF} \mathrm{FFFF}_{16}$, exit, if $\mathrm{n}>7 \mathrm{~F}_{16}$ and $\mathrm{MA}_{0}=\mathrm{MO}_{0}$; |  |  |  |  |  |  |
| $\mathrm{PI}_{3} \leftarrow 1, \mathrm{EA} \leftarrow 7 \mathrm{~F}_{16}, \mathrm{MA} \leftarrow 8000000000_{16}$, exit, if $\mathrm{n}>7 \mathrm{~F}_{16}$ and $\mathrm{MA}_{0} \neq \mathrm{MO}_{0} ;$ |  |  |  |  |  |  |
| $\mathrm{PI}_{6} \leftarrow 1, \mathrm{EA} \leftarrow 0, \mathrm{MA} \leftarrow 0$, exit, if $\mathrm{n}<80_{16} ;$ |  |  |  |  |  |  |
| MP $\leftarrow$ MA $\times$ MO; (integer multiply) |  |  |  |  |  |  |
| MP $\leftarrow$ MP shift left 1 position; |  |  |  |  |  |  |
| $\mathrm{n} \leftarrow \mathrm{n}+1, \mathrm{MP}_{0-39} \leftarrow 4000000000_{16}$, if $\mathrm{MP}_{0-39}=8000000000_{16}$; |  |  |  |  |  |  |
| $\mathrm{PI}_{3} \leftarrow 1, \mathrm{EA} \leftarrow 7 \mathrm{~F}_{16}, \mathrm{MA} \leftarrow 7 \mathrm{FFF} \mathrm{FF} \mathrm{FFFF}_{16}$, exit, if $\mathrm{n}>7 \mathrm{~F}_{16}$ and $\mathrm{MP}_{0}=0$; |  |  |  |  |  |  |
| $\mathrm{PI}_{3} \leftarrow 1, \mathrm{EA} \leftarrow 7 \mathrm{~F}_{16}, \mathrm{MA} \leftarrow 8000000000_{16}$, exit, if $\mathrm{n}>7 \mathrm{~F}_{16}$ and $\mathrm{MP}_{0}=1 ;$ |  |  |  |  |  |  |
| $\mathrm{n}, \mathrm{MP} \leftarrow$ normalized n , MP |  |  |  |  |  |  |

## Floating Point

## EFM, EFMR

$\mathrm{PI}_{6} \leftarrow 1, \mathrm{EA} \leftarrow 0, \mathrm{MA} \leftarrow 0$, if $\mathrm{n}<80_{16} ;$
$\mathrm{EA} \leftarrow \mathrm{n} ;$
$\mathrm{MA} \leftarrow \mathrm{MP}_{0-39} ;$
$(\mathrm{CS}) \leftarrow 0010$ if $(\mathrm{RA}, \mathrm{RA}+1, \mathrm{RA}+2)=0$;
$(\mathrm{CS}) \leftarrow 0001$ if $(\mathrm{RA}, \mathrm{RA}+1, \mathrm{RA}+2)<0$;
$(\mathrm{CS}) \leftarrow 0100$ if $(\mathrm{RA}, \mathrm{RA}+1, \mathrm{RA}+2)>0$;
Registers Affected:
RA, RA + 1, RA + 2, CS, PI

## Floating Point

FD, FDB, FDBX, FDR

## Floating Point Divide

DESCRIPTION: The floating point number in registers RA and RA +1 is divided by the floating point Derived Operand, DO. The result is stored in register RA and RA +1 . A floating point overflow occurs if the exponent result exceeds $7 \mathrm{~F}_{16}$ at any point in the calculation process. Underflow occurs if the exponent result is less than $80_{16}$ at any point in the process. If underflow occurs, then the quotient is forced to zero. A divide by zero yields a floating point overflow.

| Mil Std Mnemonic (IEEE Mnemonic) |  | Addr <br> Mode | Format/Opcode |  |  |  |  | Clock Cycles, Instruction Fetch Bus Cycles, Operand Bus Cycles |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| FD (DIVF | RA,ADDRR | D | 8 |  |  | 4 4 |  | 16 | 240,02,02 |
| FD <br> (DIVF | RA,ADDR,RX $\operatorname{addr}(\mathrm{Rx}), \mathrm{Ra})$ | DX | D8 |  |  | RA | RX | ADDR | 240,02,02 |
|  |  |  | 4 | 2 | 2 | 8 |  | $12 \leq \mathrm{BR} \leq 15$ |  |
| (DIVF | dspl(Br),RO) | B | 2 | 3 | BR' | DSPL |  | $\begin{aligned} & \mathrm{BR}^{\prime}=\mathrm{BR}-12 \\ & \mathrm{RA}=\mathrm{R} 0 \end{aligned}$ | 239,01,02 |
| FDBX (DIVF | $\begin{aligned} & \mathrm{BR}, \mathrm{RX} \\ & \text { (Rx)(Br),RO) } \end{aligned}$ | BX | 2 |  |  | 4 | 4 | $\begin{aligned} & 12 \leq \mathrm{BR} \leq 15 \\ & \mathrm{BR}=\mathrm{BR}-12 \\ & \mathrm{RA}=\mathrm{R} \mathbf{0} \end{aligned}$ |  |
|  |  |  | 4 | 0 | BR' | B | RX |  | 239,01,02 |
| FDR (DIVF | RA,RB $\mathrm{Rb}, \mathrm{Ra})$ | R | 8 |  |  | 4 | 4 |  |  |
|  |  |  | D9 |  |  | RA | RB |  | 234,01,00 |

## Register Transfer Description:

$\mathrm{n}=\mathrm{EA}$ - EO;
$\mathrm{n} \leftarrow 0$, if $\mathrm{MA}=0$
$\mathrm{PI}_{3} \leftarrow 1$, $\mathrm{EA} \leftarrow 7 \mathrm{~F}_{16}$, MA $\leftarrow 7 \mathrm{FFF}_{\mathrm{FF}}^{16}$, exit, if $\mathrm{MA}_{0}=\mathrm{MO}_{0}$; and $\left\{\mathrm{n}>7 \mathrm{~F}_{16}\right.$ or $\left.\mathrm{DO}=0\right\}$;
$\mathrm{PI}_{3} \leftarrow 1$, $\mathrm{EA} \leftarrow 7 \mathrm{~F}_{16}$, MA $\leftarrow 800000_{16}$, exit, if $\mathrm{MA}_{0} \neq \mathrm{MO}_{0}$; and $\left\{\mathrm{n}>7 \mathrm{~F}_{16}\right.$ or $\left.\mathrm{DO}=0\right\}$;
$\mathrm{PI}_{6} \leftarrow 1, \mathrm{EA} \leftarrow 0, \mathrm{MA} \leftarrow 0$, exit, if $\mathrm{n}<80_{16} ;$
MQ $\leftarrow$ MA / MO;
MQ $\leftarrow$ MQ Shift Right Arithmetic 1 position, $\mathrm{n} \leftarrow \mathrm{n}+1$ if $|\mathrm{MQ}| \geq 1.0$;
$\mathrm{PI}_{3} \leftarrow 1, \mathrm{EA} \leftarrow 7 \mathrm{~F}_{16}, \mathrm{MA} \leftarrow 7 \mathrm{FFF} \mathrm{FF}_{16}$, exit, if $\mathrm{n}>7 \mathrm{~F}_{16}$ and $\mathrm{MQ}_{0}=0$;

## Floating Point

FD, FDB, FDBX, FDR

$$
\begin{aligned}
& \mathrm{PI}_{3} \leftarrow 1, \mathrm{EA} \leftarrow 7 \mathrm{~F}_{16}, \mathrm{MA} \leftarrow 800000_{16}, \text { exit, if } \mathrm{n}>7 \mathrm{~F}_{16} \text { and } \mathrm{MQ}_{0}=1 ; \\
& \mathrm{EA} \leftarrow \mathrm{n} ; \\
& \mathrm{MA} \leftarrow \mathrm{MP}_{0-23} ; \\
& \\
& (\mathrm{CS}) \leftarrow 0010 \text { if }(\mathrm{RA}, \mathrm{RA}+1)=0 ; \\
& (\mathrm{CS}) \leftarrow 0001 \text { if }(\mathrm{RA}, \mathrm{RA}+1)<0 ; \\
& (\mathrm{CS}) \leftarrow 0100 \text { if }(\mathrm{RA}, \mathrm{RA}+1)>0 ;
\end{aligned}
$$

Registers Affected:
RA, RA + 1 , CS, PI

## Floating Point

## Extended Precision Floating Point Divide

DESCRIPTION: The contents of registers RA, RA +1 , and RA +2 are extended precision floating point divided by the extended precision floating point Derived Operand, DO. The result is stored in register RA, RA +1 , RA +2 . A floating point overflow occurs if the exponent result exceeds $7 \mathrm{~F}_{16}$ at any point in the calculation process. Underflow occurs if the exponent result is less than $80_{16}$ at any point in the process. If underflow occurs, then the quotient is forced to zero. A divide by zero yields a floating point overflow.

| Mil Std Mnemonic <br> (IEEE Mnemonic) | Addr <br> Mode | Format/Opcode |
| :--- | :--- | :--- | :---: | :---: | :---: |

## Register Transfer Description:

$$
\begin{aligned}
& \mathrm{n}=\mathrm{EA}-\mathrm{EO} ; \\
& \mathrm{n} \leftarrow 0 \text {, if } \mathrm{MA}=0
\end{aligned}
$$

$\mathrm{PI}_{3} \leftarrow 1, \mathrm{EA} \leftarrow 7 \mathrm{~F}_{16}, \mathrm{MA} \leftarrow 7 \mathrm{FFF}$ FF $\mathrm{FFFF}_{16}$, exit, if $\mathrm{MA}_{0}=\mathrm{MO}_{0} ;$ and $\left\{\mathrm{n}>7 \mathrm{~F}_{16}\right.$ or $\left.\mathrm{DO}=0\right\}$;
$\mathrm{PI}_{3} \leftarrow 1, \mathrm{EA} \leftarrow 7 \mathrm{~F}_{16}, \mathrm{MA} \leftarrow 8000000000_{16}$, exit, if $\mathrm{MA}_{0} \neq \mathrm{MO}_{0} ;$ and $\left\{\mathrm{n}>7 \mathrm{~F}_{16}\right.$ or $\left.\mathrm{DO}=0\right\}$;
$\mathrm{PI}_{6} \leftarrow 1, \mathrm{EA} \leftarrow 0, \mathrm{MA} \leftarrow 0$, exit, if $\mathrm{n}<80_{16} ;$
$\mathrm{MQ} \leftarrow \mathrm{MA} / \mathrm{MO} ;$
$\mathrm{MQ} \leftarrow \mathrm{MQ}$ shift Right Arithmetic 1 position, $\mathrm{n} \leftarrow \mathrm{n}+1$ if $|\mathrm{MQ}| \geq 1.0$;
$\mathrm{PI}_{3} \leftarrow 1, \mathrm{EA} \leftarrow 7 \mathrm{~F}_{16}, \mathrm{MA} \leftarrow 7 \mathrm{FFF} \mathrm{FF} \mathrm{FFFF}_{16}$, exit, if $\mathrm{n}>7 \mathrm{~F}_{16}$ and $\mathrm{MQ}_{0}=0 ;$
$\mathrm{PI}_{3} \leftarrow 1, \mathrm{EA} \leftarrow 7 \mathrm{~F}_{16}, \mathrm{MA} \leftarrow 8000000000_{16}$, exit, if $\mathrm{n}>7 \mathrm{~F}_{16}$ and $\mathrm{MQ}_{0}=1$;
$\mathrm{EA} \leftarrow \mathrm{n} ;$
$\mathrm{MA} \leftarrow \mathrm{MQ}_{0-39} ;$
(CS) $\leftarrow 0010$ if (RA, RA $+1, R A+2$ ) $=0$;
(CS) $\leftarrow 0001$ if (RA, RA $+1, \mathrm{RA}+2$ ) $<0$;
$(\mathrm{CS}) \leftarrow 0100$ if $(\mathrm{RA}, \mathrm{RA}+1, \mathrm{RA}+2)>0$;

## Registers Affected:

RA, RA + 1, CS, PI

## Floating Point

## FC, FCB, FCBX, FCR

## Floating Point Compare

DESCRIPTION: The floating point number in registers RA and RA +1 is compared to the floating point Derived Operand, DO. Then, the Condition Status, CS, is set based on whether the contents of RA, RA +1 is less than, equal to, or greater than the DO. The contents of RA and RA +1 are unchanged.

Note: This instruction does not cause an overflow to occur.

| Mil Std Mnemonic (IEEE Mnemonic) |  | Addr <br> Mode <br> D | Format/Opcode |  |  | $\cdots$ |  | Clock Cycles, Instruction Fetch Bus Cycles, Operand Bus Cycles |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | RA,ADDR |  | 8 |  |  | 4 | 4 | 16 | 58,02,02 |
| $\begin{aligned} & \text { (CMPF } \\ & \text { FC } \end{aligned}$ | RA,addr) RA,ADDR,RX | DX | F8 |  |  | RA | RX | ADDR |  |
| (CMPF | $\mathrm{Ra}(\mathrm{Rx}), \mathrm{addr})$ |  |  |  |  |  |  |  |  |
| FCB (CMPF | BR,DSPL RO(Br),dspl) | B | 2 |  |  | 8 |  | $\begin{aligned} & 12 \leq \mathrm{BR} \leq 15 \\ & \mathrm{BR}^{\prime}=\mathrm{BR}-12 \\ & \mathrm{RA}=\mathrm{R} 0 \end{aligned}$ |  |
|  |  |  | 3 | 3 | BR' | DSPL |  |  | 57,01,02 |
| FCBX (CMPF | $\begin{aligned} & \mathrm{BR}, \mathrm{RX} \\ & \text { (RO)(Br),Rx) } \end{aligned}$ | BX | 4 | 2 | 2 | 4 | 4 | $\begin{aligned} & 12 \leq \mathrm{BR} \leq 15 \\ & \mathrm{BR}^{\prime}=\mathrm{BR}-12 \\ & \mathrm{RA}=\mathrm{R} 0 \end{aligned}$ | 57,01,02 |
|  |  |  | 4 | 0 | BR' | D | RX |  |  |
|  |  | R | 8 |  |  | 4 | 4 |  |  |
| (CMPF | $\mathrm{Ra}, \mathrm{Rb}$ ) |  |  |  |  | RA | RB |  | 52,01,00 |

## Register Transfer Description:

(RA, RA +1) : DO;
(CS) $\leftarrow 0010$ if $($ RA, RA +1$)=$ DO;
(CS) $\leftarrow 0001$ if (RA, RA +1 ) < DO;
$(\mathrm{CS}) \leftarrow 0100$ if $(\mathrm{RA}, \mathrm{RA}+1)>$ DO;
Registers Affected:
CS

## Floating Point <br> EFC, EFCR

## Extended Precision Floating Point Compare

DESCRIPTION: The extended precision floating Derived Operand, DO, is compared to the contents of registers RA, RA +1 , and RA +2 where RA contains the most significant 16 bits of the extended precision floating point word. The condition status, $C S$, is set based on whether the contents of RA, RA +1 , and RA +2 are less than, equal to or greater than the DO. The contents of RA, RA +1 , and RA +2 are unchanged.

Note: This instruction does not cause overflow to occur.

| Mil Std Mnemonic <br> (IEEE Mnemonic) | Addr <br> Mode | Format/Opcode |
| :--- | :--- | :--- | :--- | :--- | :--- |

Register Transfer Description:
(RA, RA + 1, RA + 2) : DO;
$(\mathrm{CS}) \leftarrow 0010$ if $(\mathrm{RA}, \mathrm{RA}+1, \mathrm{RA}+2)=\mathrm{DO}$;
(CS) $\leftarrow 0001$ if (RA, RA +1, RA +2 ) $<\mathrm{DO}$;
$(\mathrm{CS}) \leftarrow 0100$ if $(\mathrm{RA}, \mathrm{RA}+1, \mathrm{RA}+2)>\mathrm{DO}$;

## Registers Affected:

CS

## Floating Point FIX

## Convert Floating Point to 16-Bit Integer

DESCRIPTION: The integer portion of the floating point Derived Operand, DO (i.e., the contents of registers RB and $R B+1)$ is stored into register RA. If the actual value of the DO floating point exponent is greater than $0 F_{16}$, then RA remains unchanged and a fixed point overflow occurs. The condition status, CS, is set based on the result in RA.

Note: The algorithm truncates toward zero.

| Mil Std Mnemonic <br> (IEEE Mnemonic) | Addr <br> Mode | Format/Opcode |
| :--- | :--- | :--- | :---: | :---: |

Register Transfer Description:
$\mathrm{PI}_{4} \leftarrow 1$, exit, if $\mathrm{EO}>0 \mathrm{~F}_{16}$;
(RA) : Integer portion of DO;
$(\mathrm{CS}) \leftarrow 0010$ if $(\mathrm{RA})=0$;
$(C S) \leftarrow 0001$ if (RA) $<0$;
$(\mathrm{CS}) \leftarrow 0100$ if $($ RA $)>0$;
Registers Affected:
RA, CS, PI

## Floating Point

## FLT

## Convert 16-Bit Integer to Floating Point

DESCRIPTION: The integer Derived Operand, DO (i.e., the contents of register RB), is converted to Single Precision floating point format and stored in register RA and RA +1 . The condition status, CS, is set based on the results in RA and RA +1 . The operation process is as follows: The exponent is initially considered to be $0 \mathrm{~F}_{16}$. The integer value in RB is normalized, i.e., the number is left shifted and the exponent decremented for each shift until the sign bit and the next MSB are unequal, and the exponent and mantissa stored in the proper fields of RA and RA +1 .

Note: RA may equal RB.

| Mil Std Mnemonic <br> (IEEE Mnemonic) | Addr <br> Mode | Format/Opcode |
| :--- | :---: | :---: | :---: | :---: | :---: |

Register Transfer Description:
$\mathrm{EA} \leftarrow 0$, MA $\leftarrow 0$, exit, if $(\mathrm{RB})=0$;
$\mathrm{EA} \leftarrow 0 \mathrm{~F}_{16} ;$
$\mathrm{MA} \leftarrow(\mathrm{RB}) ;$
EA, MA $\leftarrow$ normalize EA, MA;
(CS) $\leftarrow 0010$ if $(\mathrm{RA}, \mathrm{RA}+1)=0$;
$(\mathrm{CS}) \leftarrow 0001$ if $(\mathrm{RA}, \mathrm{RA}+1)<0$;
$(\mathrm{CS}) \leftarrow 0100$ if $(\mathrm{RA}, \mathrm{RA}+1)>0$;
Registers Affected:
RA, RA + 1 , CS

## Floating Point

EFIX

## Convert Extended Precision Floating Point to 32-Bit Integer

DESCRIPTION: The integer portion of the floating point Derived Operand, DO (i.e., the contents of registers RB, $R B+1$, and $R B+2$ ) is stored into register RA and RA +1 . If the actual value of the DO floating point exponent is greater than $1 \mathrm{~F}_{16}$ then RA and RA +1 remain unchanged and a fixed point overflow occurs. The condition status, CS, is set based on the result in RA and RA +1 .

Note: The algorithm truncates toward zero.

| Mil Std Mnemonic (IEEE Mnemonic) | Addr <br> Mode | Format/Opcode |  |  | Clock Cycles, Instruction Fetch Bus Cycles, Operand Bus Cycles |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | 8 | 4 | 4 |  |
| (INTGRX Rb,Ra) | R | EA | RA | RB | 21,01,00 |

Register Transfer Description:
$\mathrm{PI}_{4} \leftarrow 1$, exit, if $\mathrm{EO}>1 \mathrm{~F}_{16}$;
(RA, RA +1$) \leftarrow$ Integer portion of DO;
$(\mathrm{CS}) \leftarrow 0010$ if $($ RA, RA +1$)=0$;
$(\mathrm{CS}) \leftarrow 0001$ if $($ RA, RA +1$)<0$;
$(C S) \leftarrow 0100$ if $($ RA, RA +1$)>0$;

## Registers Affected:

RA, RA +1 , CS, PI

## Floating Point

## EFLT

Convert 32 Bit Integer to Extended Precision Floating Point
DESCRIPTION: The double precision integer Derived Operand, DO (i.e., the contents of register RB and RB +1 ), is converted to Extended Precision floating point format and stored in register RA, RA + 1, and RA +2 . The condition status, CS, is set based on the result in RA, RA +1 , and RA +2 . The operation process is as follows: The exponent is initially considered to be $1 \mathrm{~F}_{16}$. The integer value in RB, RB +1 is normalized, i.e., the number is left shifted and the exponent decremented for each shift until the sign bit and the next MSB are unequal, and the exponent and mantissa stored in the proper field of RA, RA +1 , and RA +2 .

Note: RA may equal RB.

| Mil Std Mnemonic <br> (IEEE Mnemonic) | Addr <br> Mode | Format/Opcode |
| :--- | :--- | :--- | :---: | :---: | :---: |

Register Transfer Description:
$\mathrm{EA} \leftarrow 0, \mathrm{MA} \leftarrow 0$, exit, if $(\mathrm{RB}, \mathrm{RB}+1)=0$;
$\mathrm{EA} \longleftarrow 1 \mathrm{~F}_{16}, \mathrm{MA} \leftarrow(\mathrm{RB}, \mathrm{RB}+1) ;$
EA, MA $\leftarrow$ normalize EA, MA;
$(\mathrm{CS}) \leftarrow 0010$ if $(\mathrm{RA}, \mathrm{RA}+1, \mathrm{RA}+2)=0$;
$(\mathrm{CS}) \leftarrow 0001$ if $(\mathrm{RA}, \mathrm{RA}+1, \mathrm{RA}+2)<0$;
$(\mathrm{CS}) \leftarrow 0100$ if $(\mathrm{RA}, \mathrm{RA}+1, \mathrm{RA}+2)>0$;

## Registers Affected:

RA, RA $+1, \mathrm{RA}+2, \mathrm{CS}$


A Schlumberger Company

## Bit Operations <br> SB, SBI, SBR

## Set Bit

DESCRIPTION: Bit number N of the Derived Operand, DO, is set to one. The MSB is designated bit number zero and the LSB is designated bit number fifteen.

| Mil Std Mnemonic <br> (IEEE Mnemonic) | Addr <br> Mode | Format/Opcode |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |

Register Transfer Description:
$\mathrm{DO}_{\mathrm{N}} \leftarrow 1$;
Registers Affected:

## Bit Operations

RB, RBI, RBR

## Reset Bit

DESCRIPTION: Bit number N of the Derived Operand, DO, is set to zero. The MSB is designated bit number zero and the LSB is designated bit number fifteen.

| Mil Std Mnemonic <br> (IEEE Mnemonic) | Addr <br> Mode | Format/Opcode |
| :--- | :--- | :--- | :--- | :---: | :---: | :---: |

Register Transfer Description:
$\mathrm{DO}_{\mathrm{N}} \leftarrow 0$;
Registers Affected:
RB

## Bit Operations

TB, TBI, TBR

## Test Bit

DESCRIPTION: Bit number $\mathrm{N}(0 \leq \mathrm{N} \leq 15)$ of the Derived Operand, DO, is tested. Then the Condition Status, CS, is set to indicate non-zero if bit number N of the DO contains a one. Otherwise CS is set to indicate zero. The MSB of the DO is designated bit number zero and the LSB of the DO is designated bit number fifteen.

Clock Cycles,


Register Transfer Description:
(CS) $\leftarrow 0010$ if $\mathrm{DO}_{\mathrm{N}}=0$ and $0 \leq \mathrm{N} \leq 15$;
$(\mathrm{CS}) \leftarrow 0001$ if $\mathrm{DO}_{\mathrm{N}}=1$ and $\mathrm{N}=0$;
$(\mathrm{CS}) \leftarrow 0100$ if $\mathrm{DO}_{\mathrm{N}}=1$ and $1 \leq \mathrm{N} \leq 5$;

## Registers Affected:

CS

## Bit Operations <br> TSB

## Test and Set Bit

DESCRIPTION: Bit number $\mathrm{N}(0 \leq \mathrm{N} \leq 15)$ of the Derived Operand, DO, is tested and set to one. The CS is set according to the test.

Test: External memory accesses shall be inhibited until this instruction is complete.


## Register Transfer Description:

$(\mathrm{CS}) \leftarrow 0010$ and $\left(\mathrm{DO}_{\mathrm{N}}\right) \leftarrow 1$ if $\mathrm{DO}_{\mathrm{N}}=0$ and $0 \leq \mathrm{N} \leq 15$;
$(\mathrm{CS}) \leftarrow 0001$ if $\left(\mathrm{DO}_{\mathrm{N}}\right)=1$ and $\mathrm{N}=0$;
$(\mathrm{CS}) \leftarrow 0100$ if $\left(\mathrm{DO}_{\mathrm{N}}\right)=1$ and $1 \leq \mathrm{N} \leq 15$;

## Registers Affected:

CS

## Bit Operations

SVBR

## Set Variable Bit in Register

DESCRIPTION: Bit number $\mathrm{N}(0 \leq \mathrm{N} \leq 15)$ of the register RB is set to one where the least significant four bits of the contents of register RA is $N$. Bits (RA) $)_{0-11}$ have no effect on the operation. If $R A=R B$, then the count is determined first and then the appropriate bit is changed.

| Mil St | Mnemonic nemonic) | AddrMode |  |  |  | Clock Cycles, Instruction Fetch Bus Cycles, Operand Bus Cycles |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \text { SVBR } \\ & \text { (SETI } \end{aligned}$ |  | R | 8 | 4 | 4 | 07,01,00 |
|  | $\mathrm{Ra}, \mathrm{Rb})$ |  | 59 | N | RX |  |

Register Transfer Description:
$(\mathrm{RB})_{\mathrm{N}} \leftarrow 1$ where $\mathrm{N}=(\mathrm{RA})_{12-15}$

Registers Affected:
RB

## Bit Operations

## RVRB

## Reset Variable Bit in Register

DESCRIPTION: Bit number $\mathrm{N}(0 \leq \mathrm{N} \leq 15)$ of the register RB is set to zero where the least significant four bits of the contents of register RA is $N$. Bits ( $R A)_{0-11}$ have no effect on the operation. If $R A=R B$, then the count is determined first and then the appropriate bit is changed.

| Mil Std Mnemonic <br> (IEEE Mnemonic) | Addr <br> Mode | Format/Opcode |
| :--- | :--- | :--- | :---: | :---: | :---: |

Register Transfer Description:
$(\mathrm{RB})_{\mathrm{N}} \leftarrow 0$ where $\mathrm{N}=(\mathrm{RA})_{12-15} ;$
Registers Affected:
RB

## Bit Operations

TVBR

## Test Variable Bit in Register

DESCRIPTION: Bit number $\mathrm{N}(0 \leq \mathrm{N} \leq 15)$ of the register RB is tested where the least significant four bits of the contents of register RA is N . The Condition Status, CS, is then set to indicate non-zero if bit number N of register RB is a one. Otherwise, CS is set to indicate zero.

| Mil Std Mnemonic <br> (IEEE Mnemonic) | Addr <br> Mode | Format/Opcode | Clock Cycles, | Instruction Fetch Bus Cycles, <br> Operand Bus Cycles |
| :--- | :--- | :--- | :---: | :---: |
| TVBR | RA,RB <br> (TESTI <br> Ra,Rb) | R | 8 | 4 |

Register Transfer Description:
$\mathrm{N}=(\mathrm{RA})_{12-15}$
(CS) $\leftarrow 0010$ if $\left(\mathrm{RB}_{\mathrm{N}}\right)=0$ and $0 \leq \mathrm{N} \leq 15$;
$(C S) \leftarrow 0001$ if $\left(R B_{N}\right)=1$ and $N=0$;
$(\mathrm{CS}) \leftarrow 0100$ if $\left(\mathrm{RB}_{\mathrm{N}}\right)=1$ and $1 \leq \mathrm{N} \leq 15$;

## Registers Affected:

CS

| General Description | 1 |
| :---: | :---: |
| Register Set | 2 |
| Data Organizing and Addressing | 3 |
| Initalization and Exception Processing | 4 |
| Console Operation | 5 |
| F9450 Processor Characteristics | 6 |
| F9450 Environment | 7 |
| F9451 Memory Management Unit | 8 |
| F9452 Block Protect Unit | 9 |
| F9450 Development Tools | 10 |
| Appendix A F9450 Instruction Set | A1 |
| Integer Arithmetic/Logic | A2 |
| Floating Point | A3 |
| Bit Operations | A4 |
| Shift Operations | A5 |
| Load/Store/Exchange | A6 |
| Multiple Load'Store | A7 |
| Program Control | A8 |
| Input Output | A9 |
| Index to Instructions | A10 |
| IEEE 1750 A Cross-Reference | B |
| F9450 Instruction Execution Times | C |
| Signal Functions and Connection Diagrams | D |

A Schlumberger Company

## Shift Left Logical

DESCRIPTION: The contents of the Derived Address, DA (i.e., the contents of register RB) are shifted left logically N positions. The shifted result is stored in RB. The logical shift left operation is as follows: zeros enter the least significant bit position (bit 15) and bits shifted out of the sign bit position (bit 0 ) are lost. The condition status, CS, is set based on the result in register RB.

Note: $\mathrm{N}-1=0$ represents a shift of one positon.
$\mathrm{N}-1=15$ represents a shift of sixteen positions.

## Example:

RB Before Shift

RB After Shift ( $\mathrm{N}=4$ )


| defg | hijk | lmnp | 0000 |
| :--- | :--- | :--- | :--- |

Clock Cycles,

| Mil <br> (IEE | Mnemonic nemonic) | Addr <br> Mode |  |  |  | Instru | h Bus Cycles, nd Bus Cycles |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | 8 | 4 | 4 |  |  |
| (SHL | \#data, Rb) | R | 60 | N-1 | RB | $1 \leq \mathrm{N} \leq 16$ | $3 N+4,01,00$ |

Register Transfer Description:
$(\mathrm{RB}) \leftarrow(\mathrm{RB})$ Shifted left logically by N positions;
$(\mathrm{CS}) \leftarrow 0010$ if $(\mathrm{RB})=0$;
$(\mathrm{CS}) \leftarrow 0001$ if $(\mathrm{RB})<0$;
$(\mathrm{CS}) \leftarrow 0100$ if $(\mathrm{RB})>0$;

## Registers Affected:

RB, CS

## Shift Operations

## SRL

## Shift Right Logical

DESCRIPTION: The contents of the Derived Address, DA (i.e., the contents of register RB), are shifted right logically $\mathbf{N}$ positions. The shifted result is stored in RB. The logical shift right operation is as follows: zeros enter the sign bit position (bit 0 ) and bits shifted out of the least significant bit position (bit 15 ) are lost. The condition status, CS, is set based on the result in register RB.

Note: $\quad \mathrm{N}-1=0$ represents a shift of one position.
$\mathrm{N}-1=15$ represents a shift of sixteen positions.

## Example:

RB Before Shift


RB After Shift (N = 4)

| 0000 | sabc | defg | hijk |
| :---: | :---: | :---: | :---: |

Mil Std Mnemonic
(IEEE Mnemonic)

Addr
Mode Format/Opcode

Clock Cycles, Instruction Fetch Bus Cycles, Operand Bus Cycles

| SRL <br> (SHR |  | R | 8 | 4 | 4 | $1 \leq \mathrm{N} \leq 16$ | $3 \mathrm{~N}+4,01,00$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | \#data,Rb) |  | 61 | $\mathrm{N}-1$ | RB |  |  |

R
$3 N+4,01,00$

## Register Transfer Description:

$(\mathrm{RB}) \leftarrow(\mathrm{RB})$ Shifted right logically by N positions;
$(\mathrm{CS}) \leftarrow 0010$ if $(\mathrm{RB})=0$;
(CS) $\leftarrow 0001$ if (RB) $<0$;
$(\mathrm{CS}) \leftarrow 0100$ if $(\mathrm{RB})>0$;

## Registers Affected:

RB, CS

## Shift Operations <br> SRA

## Shift Right Arithmetic

DESCRIPTION: The contents of the Derived Address, DA (i.e., the contents of register RB), are shifted right arithmetically $N$ positions. The shifted result is stored in RB. The arithmetic right shift operation is as follows: the sign bit, which is not changed, is copied into the next positon for each position shifted and bits shifted out of the least significant bit position (bit 15) are lost. The condition status, CS, is set based on the result in register RB.

Note: $\mathrm{N}-1=0$ represents a shift of one positon.
$\mathrm{N}-1=15$ represents a shift of sixteen positions.

## Example:

## RB Before Shift



RB After Shift ( $\mathrm{N}=4$ )


| Mil Std Mnemonic (IEEE Mnemonic) |  | Addr <br> Mode | Format/Opcode |  |  | Clock Cycles, Instruction Fetch Bus Cycles, Operand Bus Cycles |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | 8 | 4 | 4 |  |  |
| (SHRA | \#data, Rb) | R | 62 | N-1 | RB | $1 \leq \mathrm{N} \leq 16$ | $3 N+4,01,00$ |

Register Transfer Description:
(RB) : (RB) Shifted right arithmetically by N positions;
$(\mathrm{CS}) \leftarrow 0010$ if $(\mathrm{RB})=0$;
$(\mathrm{CS}) \leftarrow 0001$ if $(\mathrm{RB})<0$;
$(\mathrm{CS}) \leftarrow 0100$ if $(\mathrm{RB})>0$;

## Registers Affected:

RB, CS

## Shift Operations <br> SLC

## Shift Left Cyclic

DESCRIPTION: The contents of the Derived Address, DA (i.e., the contents of register RB), are shifted left cyclically
N positions. The shifted result is stored in RB. The cyclic left shift operation is as follows: bits shifted out of the sign bit position (bit 0 ) enter the least significant bit position (bit 15) and, consequently, no bits are lost. The conditions status, CS, is set based on the result in RB.

Note: $\quad \mathrm{N}-1=0$ represents a shift of one position.
$\mathrm{N}-1=15$ represents a shift of sixteen positions.

## Example:

RB Before Shift


RB After Shift ( $\mathrm{N}=4$ )

| defg | hijk | lmnp | sabc |
| :--- | :--- | :--- | :--- |

Clock Cycles,

| Mil Std Mnemónic (IEEE Mnemonic) |  | Addr <br> Mode | Format/Opcode |  |  | Instruction Fetch Bus Cycles, Operand Bus Cycles |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | 8 | 4 | 4 |  |  |
| $\begin{aligned} & \text { SLC } \\ & \text { (ROL } \end{aligned}$ | \#data,Rb) | R | 63 | N-1 | RB | $1 \leq \mathrm{N} \leq 16$ | $3 N+4,01,00$ |

## Register Transfer Description:

$(R B) \leftarrow(R B)$ Shifted left cyclically by N positions;
$(\mathrm{CS}) \leftarrow 0010$ if $(\mathrm{RB})=0$;
$(\mathrm{CS}) \leftarrow 0001$ if $(\mathrm{RB})<0$;
$(\mathrm{CS}) \leftarrow 0100$ if $(\mathrm{RB})>0$;

Registers Affected:
RB, CS

## Shift Operations <br> DSLL

## Double Shift Left Logical

DESCRIPTION: The concatenated contents of the Derived Address, DA, and DA +1 (i.e. the concatenated contents of RB and RB +1 ), are shifted left logically N positions. The shifted results are stored in RB and RB +1 . The double left shift logical operation is as follows: zeros enter the least significant bit position of RB +1 , bits shifted out of the sign bit position of RB +1 enter the least significant bit of RB and bits shifted out of the sign bit position of RB are lost. The condition status, CS , is set based on the result in registers RB and RB +1 .

Note: $\mathrm{N}-1=0$ represents a shift of one position.
$\mathrm{N}-1=15$ represents a shift of sixteen positions.

## Example:

RB, RB + 1 Before Shift


RB, RB +1 After Shift ( $\mathrm{N}=4$ )


| Mil Std Mnemonic <br> (IEEE Mnemonic) | Addr <br> Mode | Format/Opcode |
| :--- | :--- | :---: | :---: | :---: |

Clock Cycles,
Mil Std Mnemonic
Addr
ormat/Opcode
Instruction Fetch Bus Cycles, Operand Bus Cycles

## Register Transfer Description:

(RB,RB +1$) \leftarrow($ RB, RB +1$)$ Shifted left logically by N positions;
$(\mathrm{CS}) \leftarrow 0010$ if $(\mathrm{RB}, \mathrm{RB}+1)=0$;
$(\mathrm{CS}) \leftarrow 0001$ if $(\mathrm{RB}, \mathrm{RB}+1)<0$;
$(C S) \leftarrow 0100$ if $(R B, R B+1)>0$;
Registers Affected:
RB, RB +1, CS

## Shift Operations <br> DSRL

## Double Shift Right Logical

DESCRIPTION: The concatenated contents of the Derived Address, DA, and DA +1 (i.e. the concatenated contents of $R B$ and $R B+1$ ), are shifted right logically $N$ positions. The shifted results are stored in $R B$ and $R B+1$. The double logical right shift operation is as follows: zeros enter the sign bit positon of RB, bits shifted out of the least significant bit position of RB enter the sign bit position of $\mathrm{RB}+1$ and bits shifted out of the least significant bit position of $\mathrm{RB}+1$ are lost. The condition status, CS , is set based on the result in registers RB and $\mathrm{RB}+1$.

Note: $\quad \mathrm{N}-1=0$ represents a shift of one position.
$\mathrm{N}-1=15$ represents a shift of sixteen positions.

## Example:

RB, RB + 1 Before Shift


| Mil Std Mnemonic (IEEE Mnemonic) | Addr <br> Mode | Format/Opcode |  |  | Instruction Fetch Bus Cycles, Operand Bus Cycles |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | 8 | 4 | 4 | $1 \leq \mathrm{N} \leq 16$ | $6 \mathrm{~N}+10,01,00$ |
| (SHRL \#data,Rb) | R | 66 | $\mathrm{N}-1$ | RB |  |  |

## Register Transfer Description:

$(R B, R B+1) \leftarrow(R B, R B+1)$ Shifted right logically by $N$ positions;
$(\mathrm{CS}) \leftarrow 0010$ if $(\mathrm{RB}, \mathrm{RB}+1)=0$;
$(\mathrm{CS}) \leftarrow 0001$ if $(\mathrm{RB}, \mathrm{RB}+1)<0$;
$(\mathrm{CS}) \leftarrow 0100$ if $(\mathrm{RB}, \mathrm{RB}+1)>0$;

## Registers Affected:

RB, RB + 1 , CS

## Shift Operations

DSRA

## Double Shift Right Arithmetic

DESCRIPTION: The concatenated contents of the Derived Address, DA, and DA +1 (i.e. the concatenated contents of RB and $R B+1$ ), are shifted right arithmetically $N$ positions. The shifted results are stored in $R B$ and $R B+1$. The double right shift arithmetic operation is as follows: the sign bit of RB , which is not changed, is copied into the next position for each position shifted, bits shifted out of the least significant position of RB enter the sign bit position of RB +1 , and bits shifted out of the least significant bit position of $\mathrm{RB}+1$ are lost. The condition status, CS , is set based on the result in register $R B$ and $R B+1$.

Note: $\quad \mathrm{N}-1=0$ represents a shift of one position.
$\mathrm{N}-1=15$ represents a shift of sixteen positions.

## Example:

RB, RB + 1 Before Shift


RB, RB + 1 After Shift ( $\mathrm{N}=4$ )


| Mil Std Mnemonic <br> (IEEE Mnemonic) | Addr <br> Mode | Format/Opcode |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |

## Register Transfer Description:

$(R B, R B+1) \leftarrow(R B, R B+1)$ Shifted right arithmetically by $N$ positions;
$(\mathrm{CS}) \leftarrow 0010$ if $(\mathrm{RB}, \mathrm{RB}+1)=0$;
$(\mathrm{CS}) \leftarrow 0001$ if $(\mathrm{RB}, \mathrm{RB}+1)<0$;
$(\mathrm{CS}) \leftarrow 0100$ if $(\mathrm{RB}, \mathrm{RB}+1)>0$;

## Registers Affected:

RB, RB + 1, CS

## Shift Operations

DSLC

## Double Shift Left Cyclic

DESCRIPTION: The concatenated contents of the Derived Address, DA, and DA +1 (i.e. the concatenated contents of RB and RB+1), are shifted left cyclically N positions. The shifted results are stored in RB and RB +1 . The double left shift cyclic operation is as follows: bits shifted out of the sign bit position of RB enter the least significant bit position of RB +1 , bits shifted out of the sign bit position of RB +1 enter the least significant bit position of RB, and consequently no bits are lost. The condition status, CS , is set based on the result in RB and RB +1 .

Note: $\mathrm{N}-1=0$ represents a shift of one position.
$\mathrm{N}-1=15$ represents a shift of sixteen positions.

## Example:

RB, RB + 1 Before Shift


Clock Cycles,

Mil Std Mnemonic (IEEE Mnemonic)

Addr
Mode Format/Opcode

Instruction Fetch Bus Cycles,
Operand Bus Cycles

|  |  |  | 8 | 4 | 4 |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| (ROLL | \#data,Rb) | R | 68 | $\mathrm{N}-1$ | RB | $1 \leq \mathrm{N} \leq 16$ | $9 \mathrm{~N}+10,01,00$ |

## Register Transfer Description:

(RB,RB +1$) \leftarrow($ RB, RB +1$)$ Shifted left cyclically by $N$ positions;
(CS) $\leftarrow 0010$ if $(\mathrm{RB}, \mathrm{RB}+1)=0$;
$(\mathrm{CS}) \leftarrow 0001$ if $(\mathrm{RB}, \mathrm{RB}+1)<0$;
$(\mathrm{CS}) \leftarrow 0100$ if $(\mathrm{RB}, \mathrm{RB}+1)>0$;

## Registers Affected:

RB, RB +1, CS

## Shift Operations

## SLR

## Shift Logical, Count in Register

DESCRIPTION: The contents of register RA are shifted logically N positions, where N is the contents of register RB.
If N is positive $\left(\left(\mathrm{RB}_{0}\right)=0\right)$, then the shift direction is left; if N is negative $\left(2\right.$ 's complement notation, $\left.\left(\mathrm{RB}_{0}\right)=1\right)$, then the shift direction is right. The condition status, CS, is set based on the result in RA.

Note: $\quad \mathrm{N}=0$ represents a shift of zero positions.
If $|\mathrm{N}|>16$, the fixed point overflow occurs, no shifting takes place, and this instruction is treated as a NOP. (See NOP)
The contents of $R B$ remain unchanged, unless $R A=R B$; in this event the contents are shifted $N$ positions.
(See "Description" of the logical shift instructions, SLL and SRL for the definition of shift operations.)
Clock Cycles,

| Mil Std Mnemonic <br> (IEEE Mnemonic) | Addr <br> Mode | Format/Opcode |
| :--- | :--- | :--- | :--- | :---: | :---: |

$(\mathrm{CS}) \leftarrow 0010$ if $(\mathrm{RA})=0$;
(CS) $\leftarrow 0001$ if $(\mathrm{RA})<0$;
$(\mathrm{CS}) \leftarrow 0100$ if $(\mathrm{RA})>0$;

## Registers Affected:

RA, RB, CS, PI

## Shift Operations

SAR

## Shift Arithmetic, Count in Register

DESCRIPTION: The contents of register RA are shifted arithmetically N positions, where N is the contents of register RB. If $N$ is positive $\left(\left(\mathrm{RB}_{0}\right)=0\right)$, then the shift direction is left; if N is negative ( 2 's complement notation, $\left.\left(\mathrm{RB}_{0}\right)=1\right)$, then the shift direction is right. The condition status, CS, is set based on the result in RA.

Note: $\mathrm{N}=0$ represents a shift of zero positions.
If $|\mathbf{N}|>16$, a fixed point overflow occurs, no shifting takes place, and this instruction is treated as a NOP. (See NOP)
The contents of RB remain unchanged, unless $\mathrm{RA}=\mathrm{RB}$; in this event, the contents are shifted N positions.
(See "Description" of the arithmetic shift instruction, SRA for definition of the right shift operation. Left shift causes "zeros" to be shifted into low order position of result.)

Fixed point overflow occurs if the sign bit changes during a left shift.

| Mil Std Mnemonic <br> (IEEE Mnemonic) | Addr <br> Mode | Format/Opcode |
| :--- | :---: | :---: | :---: | :---: |

Clock Cycles,

## Register Transfer Description:

$\mathrm{PI}_{4} \leftarrow 1$, exit, if $|\mathrm{N}|>16$;
$($ RA $) \leftarrow$ (RA) Shifted left arithmetically (RB) positions.
if $16 \geq(\mathrm{RB}) \geq 0$;
$($ RA $) \leftarrow($ RA) Shifted right arithmetically $-(R B)$ positions.
if $0>(\mathrm{RB}) \geq-16$;
$\mathrm{PI}_{4} \leftarrow 1$, if $\left(\mathrm{RA}_{0}\right)$ changes during the shift.
$(\mathrm{CS}) \leftarrow 0010$ if $(\mathrm{RA})=0$;
$(\mathrm{CS}) \leftarrow 0001$ if $(\mathrm{RA})<0$;
$(\mathrm{CS}) \leftarrow 0100$ if $(\mathrm{RA})>0$;
Registers Affected:
RA, RB, CS, PI

## Shift Operations SCR

## Shift Cyclic, Count in Register

DESCRIPTION: The contents of register RA are shifted cyclically N positions, where N is the contents of register RB. If $N$ is positive $\left(\left(R B_{0}\right)=0\right)$, then the shift direction is left; if $N$ is negative ( 2 's complement notation, $\left(\left(R B_{0}\right)=1\right)$, then the shift direction is right. The condition status, CS, is set based on the result in RA.

Note: $\mathrm{N}=0$ represents a shift of zero positions.
If $|\mathbf{N}|>16$, the fixed point overflow occurs, no shifting takes place, and this instruction is treated as a NOP. (See NOP)
(See "Description" of the cyclic shift instruction, SLC, for definition of shift operations.)
The contents of $R B$ remain unchanged, unless $R A=R B$; in this event the contents are shifted $N$ positions.

| Mil Std Mnemonic (IEEE Mnemonic) | Addr <br> Mode | Format/Opcod |  |  | Instruction | Clock Cycles, ch Bus Cycles, nd Bus Cycles |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SCR RA,RB <br> (ROLR Rb,Ra) | R | 8 | 4 | 4 |  |  |
|  |  | 6 C | RA | RB | $\|(R B)\| \leq 16$ |  |
|  |  |  |  |  | $\overline{\text { if }}\left(\left(\mathrm{RB}_{0}\right)=1\right)$ <br> if $\mathrm{N}=0$ | $\begin{array}{r} 3 N+18,01,00 \\ 11,01,00 \end{array}$ |
| Register Transfer Description: |  |  |  |  |  |  |
| $\mathrm{PI}_{4} \leftarrow 1$, exit, if $\|\mathrm{N}\|>16$ |  |  |  |  |  |  |
| $($ RA $) \leftarrow($ RA $)$ Shifted left cyclically by (RB) positions. if $0<(R B) \leq 16$; |  |  |  |  |  |  |
| $($ RA $) \leftarrow($ RA) Shifted right cyclically by $-($ RB $)$ positions. if $0>(R B) \geq-16$; |  |  |  |  |  |  |
| $(\mathrm{CS}) \leftarrow 0010$ if $(\mathrm{RA})=0$; |  |  |  |  |  |  |
| $(\mathrm{CS}) \leftarrow 0001$ if $(\mathrm{RA})<0$; |  |  |  |  |  |  |
| $(\mathrm{CS}) \leftarrow 0100$ if $(\mathrm{RA})>0$; |  |  |  |  |  |  |

## Registers Affected:

RA, RB, CS, PI

## Shift Operations

## DSLR

## Double Shift Logical, Count in Register

DESCRIPTION: The concatenated contents of register RA and RA +1 are shifted logically N positions where register $R B$ contains the count, $N$. If the count is positive $\left(\left(R B_{0}\right)=0\right)$, then the shift direction is left. If the count is negative ( 2 's complement notation, $\left.\left(\mathrm{RB}_{0}\right)=1\right)$, then the shift direction is right. The condition status, CS , is set based on the result in RA and RA +1 .

Note: $\mathrm{N}=0$ represents a shift of zero positions.
If $|\mathrm{N}|>32$, a fixed point overflow occurs, no shifting takes place, and this instruction is treated as a NOP. (See NOP)
(See "Description" of the double shift logical instructions, DSRL and DSLL, for definition of shift operations.)
The contents of $R B$ remain unchanged, unless $R A=R B$; in this event, the contents are shifted $N$ positions.

Clock Cycles,
Mil Std Mnemonic
Addr
Mode Format/Opcode Instruction Fetch Bus Cycles,
(IEEE Mnemonic)
Operand Bus Cycles

|  | R | 8 | 4 | 4 |
| :---: | :---: | :---: | :---: | :---: |
| (SHLRL Rb,Ra) |  | 6D | RA | RB |

$$
\begin{array}{lr}
\text { if }\left(\left(\mathrm{RB}_{0}\right)=0\right) & 8 \mathrm{~N}+36,01,00 \\
|(\mathrm{RB})| & \\
\hline \text { if }\left(\left(\mathrm{RB}_{0}\right)=1\right) & 6 \mathrm{~N}+24,01,00 \\
\text { if } \mathrm{N}=0 & 11,01,00
\end{array}
$$

## Register Transfer Description:

$\mathrm{PI}_{4} \leftarrow 1$, exit, if $|\mathrm{N}|>32$;
$\begin{aligned}(R A, R A+1) & \leftarrow(R A, R A+1) \text { Shifted left logically by }(R B) \text { positions. } \\ & \text { if } 32 \geq(R B) \geq 0 ;\end{aligned}$
if $32 \geq(R B) \geq 0$;
$($ RA,$R A+1) \leftarrow($ RA, RA +1$)$ Shifted right logically by $-(R B)$ positions.
if $0>(R B) \geq-32$;
$(\mathrm{CS}) \leftarrow 0010$ if $(\mathrm{RA}, \mathrm{RA}+1)=0$;
(CS) $\leftarrow 0001$ if $($ RA,$R A+1)<0$;
$(\mathrm{CS}) \leftarrow 0100$ if $(\mathrm{RA}, \mathrm{RA}+1)>0$;
Registers Affected:
RA, RA + 1, RB, CS, PI

## Shift Operations

DSAR

## Double Shift Arithmetic, Count in Register

DESCRIPTION: The concatenated contents of register RA and RA+1 are shifted arithmetically N positions where register RB contains the count, N. If the count is positive $\left(\left(\mathrm{RB}_{0}\right)=0\right)$, then the shift direction is left. If the count is negative ( 2 's complement notation, $\left(\mathrm{RB}_{0}\right)=1$ ), then the shift direction is right. The condition status, CS , is set based on the result in RA and RA+1.

Note: $\mathrm{N}=0$ represents a shift of zero positions.
If $|\mathrm{N}|>32$, a fixed point overflow occurs, no shifting occurs, and this instruction is treated as a NOP. (See NOP)
The contents of RB remain unchanged, unless $\mathrm{RA}=\mathrm{RB}$; in this event the contents are shifted N positions.
(See "Description" of the double shift arithmetic instruction, DSRA, for the definition of the right shift operation. Left shift causes "zeros" to be shifted into low order position of result.)

Fixed point overflow occurs if the sign bit is changed during a left shift.

| Mil Std Mnemonic <br> (IEEE Mnemonic) | Addr <br> Mode | Format/Opcode |
| :--- | :--- | :--- | :--- | :--- | :--- |

## Register Transfer Description:

$\mathrm{PI}_{4} \leftarrow 1$, exit, if $|\mathbf{N}|>32$;
$($ RA,$R A+1) \leftarrow(R A, R A+1)$ Shifted left arithmetically by (RB) positions. if $32 \geq(R B)>0$;
$($ RA, RA +1$) \leftarrow($ RA, RA +1$)$ Shifted right arithmetically by $-(R B)$ positions. if $0>(\mathrm{RB}) \geq-32$;
$\mathrm{PI}_{4} \leftarrow 1$, if $\left(\mathrm{RA}_{0}\right)$ changes during the shift;
$(\mathrm{CS}) \leftarrow 0010$ if $($ RA,RA +1$)=0$;
$(\mathrm{CS}) \leftarrow 0001$ if $(\mathrm{RA}, \mathrm{RA}+1)<0$;
$(\mathrm{CS}) \leftarrow 0100$ if $(\mathrm{RA}, \mathrm{RA}+1)>0$;

## Registers Affected:

RA, RA $+1, \mathrm{RB}, \mathrm{CS}, \mathrm{PI}$

## Shift Operations <br> DSCR

## Double Shift Cyclic, Count in Register

DESCRIPTION: The concatenated contents of register RA and RA +1 are shifted cyclically N positions, where register $R B$ contains the count, $N$. If the count is positive $\left(\left(R B_{0}\right)=0\right)$, the shift direction is left. If the count is negative (2's complement notation, $\left.\left(\mathrm{RB}_{0}\right)=1\right)$, the shift direction is right. The condition status, CS , is set based on the result in RA and $\mathrm{RA}+1$.

Note: $\mathrm{N}=0$ represents a shift of zero positions.
If $|\mathrm{N}|>32$, the fixed point overflow occurs, no shifting takes place, and this instruction is treated as a NOP. (See NOP)
(See "Description" of the double shift cyclic instructions, DSLC, Tfor the definition of shift operations.)
The contents of $R B$ remain unchanged, unless $R A=R B$; in this event Tthe contents are shifted $N$ positions.
Clock Cycles,
Mil Std Mnemonic
Addr (IEEE Mnemonic)

## Mode Format/Opcode

|  | R | 8 | 4 | 4 |
| :---: | :---: | :---: | :---: | :---: |
| (ROLRL Rb,Ra) |  | 6F | RA | RB |

## Register Transfer Description:

$\mathrm{PI}_{4} \leftarrow 1$, exit, if $|\mathrm{N}|>32$;
$\begin{aligned}(\text { RA }, R A+1) & \leftarrow(R A, R A+1) \text { Shifted left cyclically by }(R B) \text { positions. } \\ & \text { if } 32 \geq(R B)>0 ;\end{aligned}$
$($ RA,$R A+1) \leftarrow($ RA,$R A+1)$ Shifted right cyclically by $-(R B)$ positions.
if $0>(\mathrm{RB}) \geq-32$;
(CS) $\leftarrow 0010$ if $($ RA,RA +1$)=0$;
$(\mathrm{CS}) \leftarrow 0001$ if $($ RA,RA +1$)<0$;
$(\mathrm{CS}) \leftarrow 0100$ if $(\mathrm{RA}, \mathrm{RA}+1)>0$;
Registers Affected:
RA, RA + 1, RB, CS, PI

| General Description | 1 |
| :---: | :---: |
| Register Set | 2 |
| Data Organizing and Addressing | 3 |
| Initialization and Exception Processing | 4 |
| Console Operation | 5 |
| F9450 Processor Characteristics | 6 |
| F9450 Environment | 7 |
| F9451 Memory Management Unit | 8 |
| F9452 Block Protect Unit | 9 |
| F9450 Development Tools | 10 |
| Appendix A F9450 Instruction Set | A1 |
| Integer Arithmetic/Logic | A2 |
| Floating Point | A3 |
| Bit Operations | A4 |
| Shift Operations | A5 |
| Load/Store/Exchange | A6 |
| Multiple Load/Store | A7 |
| Program Control | A8 |
| Input/Output | A9 |
| Index to Instructions | A10 |
| IEEE 1750A Cross-Reference | B |
| F9450 instruction Execution Times | C |
| Signal Functions and Connection Diagrams | D |

Load/Store/Exchange
L, LB, LBX, LI, LIM, LISN, LISP, LR
A Schlumberger Company

Single Precision Load
DESCRIPTION: The single precision Derived Operand, DO, is loaded into the register RA. The Condition Status, CS, is set based on the result in register RA.

Clock Cycles*,

Mil Std Mnemonic (IEEE Mnemonic)

Addr
Mode Format/Opcode

Instruction Fetch Bus Cycles,

Operand Bus Cycles
L RA,ADDR
(LD addr,Ra)
L RA,ADDR,RX
(LD $\quad \operatorname{addr}(\mathrm{Rx}), \mathrm{Ra})$
LB BR,DSPL
(LD dspl(Br), R2)
B
D
DX


| 16 |
| :---: |
| ADDR |

12,02,01
12,02,01

LBX BR,RX
(LD $\quad(\mathrm{Rx})(\mathrm{Br}), \mathrm{R} 2)$
$\begin{array}{lll}\text { LI } & \text { RA,ADDR } \\ \text { (LD } & \text { @addr,Ra) } & \text { I }\end{array}$
LI RA,ADDR,RX
(LD Addr(Rx)@,Ra)
LIM RA,DATA
(LD \#data,Ra)
LIM RA,DATA,RX
(LD \#data(Rx),Ra)

LISN RA,N
(LD4 \#data,Ra)
ISN


$$
1 \leq \mathrm{N} \leq 16
$$

07,01,00

| 8 | 4 | 4 |
| :---: | :---: | :---: |
| 82 | RA | $\mathrm{N}-1$ |

$$
1 \leq N \leq 16
$$

07,01,00

LR RA,RB
(MOV Rb,Ra)
R

| 8 | 4 |  |
| :---: | :---: | :---: |
| 81 | RA | RB |

04,01,00

## Register Transfer Description:

$(\mathrm{RA}) \leftarrow \mathrm{DO}$;
$(\mathrm{CS}) \leftarrow 0010$ if $(\mathrm{RA})=0$;
$(\mathrm{CS}) \leftarrow 0001$ if $($ RA $)<0$;
$(\mathrm{CS}) \leftarrow 0100$ if $($ RA $)>0$;

## Registers Affected:

RA, CS

## Load/Store/Exchange <br> DL,DLB,DLBX,DLI,DLR

## Double Precision Load

DESCRIPTION: The double precision Derived Operand, DO, is loaded into the register RA and RA +1 such that the MSH of DO is in RA. The Condition Status, CS, is set based on the result in RA and RA+1.

Clock Cycles,


Register Transfer Description:
$($ RA, $\mathrm{RA}+1) \leftarrow \mathrm{DO}$;
(CS) $\leftarrow 0010$ if (RA,RA +1$)=0$; (Double fixed point zero);
(CS) $\leftarrow 0001$ if (RA,RA +1$)<0$;
$(C S) \leftarrow 0100$ if $(R A, R A+1)>0$;
Registers Affected:
RA, RA +1 , CS

## Load/Store/Exchange EFL

## Extended Precision Floating Point Load

DESCRIPTION: The extended precision floating point Derived Operand, DO, is loaded into registers RA, RA +1 and RA +2 such that the most significant 16 -bits of the word are loaded into register RA. The condition status, CS, is set based on the results in registers RA, RA +1 and RA +2 .

| Mil Std Mnemonic <br> (IEEE Mnemonic) | Addr <br> Mode | Format/Opcode |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |

## Register Transfer Description:

$(\mathrm{RA}, \mathrm{RA}+1, \mathrm{RA}+2) \leftarrow \mathrm{DO} ;$
$(\mathrm{CS}) \leftarrow 0010$ if $(\mathrm{RA}, \mathrm{RA}+1, \mathrm{RA}+2)=0$;
$(\mathrm{CS}) \leftarrow 0001$ if $(\mathrm{RA}, \mathrm{RA}+1, \mathrm{RA}+2)<0$;
$(\mathrm{CS}) \leftarrow 0100$ if $(\mathrm{RA}, \mathrm{RA}+1, \mathrm{RA}+2)>0$;
-Registers Affected:
RA, RA $+1, \mathrm{RA}+2, \mathrm{CS}$

# Load/Store/Exchange <br> LUB, LUBI 

## Load From Upper Byte

DESCRIPTION: The MSH (upper byte) of the Derived Operand, DO, is loaded into the LSH (lower byte) of register RA. The MSH (upper byte) of RA is unaffected. The condition status, CS, is set based on the result in RA.

| Mil Std Mnemonic <br> (IEEE Mnemonic) | Addr <br> Mode | Format/Opcode |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |

Register Transfer Description:
(RA) 8-15 $\leftarrow \mathrm{DO}_{0-7}$;
$(\mathrm{CS}) \leftarrow 0010$ if $(\mathrm{RA})=0$;
$(\mathrm{CS}) \leftarrow 0001$ if $(\mathrm{RA})<0$;
$(\mathrm{CS}) \leftarrow 0100$ if $(\mathrm{RA})>0$;
Registers Affected:
RA, CS

# Load/Store/Exchange <br> LLB, LLBI 

## Load From Lower Byte

DESCRIPTION: The LSH (lower byte) of the Derived Operand, DO, is loaded into the LSH (lower byte) of register RA. The MSH (upper byte) of RA is unaffected. The condition status, CS, is set based on the result in RA.

Clock Cycles,

| Mil Std Mnemonic <br> (IEEE Mnemonic) | Addr <br> Mode | Format/Opcode |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |

Register Transfer Description:
$(\mathrm{RA})_{8-15} \leftarrow \mathrm{DO}_{8-15}$;
(CS) $\leftarrow 0010$ if $(\mathrm{RA})=0$;
$(\mathrm{CS}) \leftarrow 0001$ if $(\mathrm{RA})<0$;
$(\mathrm{CS}) \leftarrow 0100$ if $(\mathrm{RA})>0$;
Registers Affected:
RA, CS

## Load/Store/Exchange ST, STB, STBX, STI

## Single Precision Store

DESCRIPTION: The contents of the register RA are stored into the Derived Address, DA.
Clock Cycles,


Register Transfer Description:
$[\mathrm{DA}] \leftarrow(\mathrm{RA})$;

## Registers Affected:

None

## Load/Store/Exchange

## STC, STCI, STZ, STZI

## Store A Non-Negative Constant

DESCRIPTION: The constant N , where N is an integer $(0 \leq \mathrm{N} \leq 15)$ is stored at the Derived Address, DA. For the special case of storing zero into memory the mnemonics

STZ ADDR, RX for direct addressing and STZI ADDR, RX for indirect addressing
may be used. In this special case, the $\mathbf{N}$ field equals 0.

| Mil Std Mnemonic <br> (IEEE Mnemonic) | Addr <br> Mode | Format/Opcode |
| :--- | :--- | :--- | :--- | :--- | :--- |

## Register Transfer Description: <br> [DA] $\leftarrow \mathrm{N}$, where $0 \leq \mathrm{N} \leq 15$;

Registers Affected:
None

## Load/Store/Exchange <br> DST, DSTB, DSTI, DSTX

Double Precision Store
DESCRIPTION: The contents of registers RA and RA +1 are stored at the Derived Address, DA, and DA +1 , respectively.

| Mil Std Mnemonic (IEEE Mnemonic) |  | Addr <br> Mode | Format/Opcode |  |  |  |  | Clock Cycles, Instruction Fetch Bus Cycles, Operand Bus Cycles |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DST | RA,ADDR | D | 8 |  |  | 4 4 |  | 16 | 16,02,02 |
| $\begin{aligned} & \text { (STL } \\ & \text { DST } \end{aligned}$ | RA,ADDR,RX | DX | 96 |  |  | RA | RX | ADDR |  |
| (STL | $\mathrm{Ra}, \operatorname{addr}(\mathrm{Rx}))$ |  |  |  |  |  |  |  | 16,02,02 |
| $\begin{aligned} & \text { DSTB } \\ & \text { (STL } \end{aligned}$ | BR,DSPL <br> Ro,dspl(Br)) | B | 4 | 2 | 2 | 8 |  | $\begin{aligned} & 12 \leq B R \leq 15 \\ & B R^{\prime}=B R-12 \\ & R A=R 0 \end{aligned}$ | 15,01,02 |
|  |  |  | 0 | 3 | $\mathrm{BR}^{\prime}$ |  |  |  |  |
| DSTI | RA,ADDR | I | 8 |  |  | 4 | 4 | 16 | 20,02,03 |
| DSTI | RA,ADDR,RX | IX | 98 |  |  | RA | RX | ADDR |  |
| $\begin{aligned} & \text { DSTX } \\ & \text { (STL } \end{aligned}$ |  | BX | 4 | 2 | 2 | 4 | 4 | $12 \leq \mathrm{BR} \leq 15$ |  |
|  | $\mathrm{RO},(\mathrm{Rx})(\mathrm{Br}))$ |  | 4 | 0 | BR' | 3 | RX | $\begin{aligned} & \mathrm{BR}^{\prime}=\mathrm{B} \overline{\mathrm{R}}-12 \\ & \mathrm{RA}=\mathrm{R} 0 \end{aligned}$ | 15,01,02 |

Register Transfer Description:
$[\mathrm{DA}, \mathrm{DA}+1] \leftarrow(\mathrm{RA}, \mathrm{RA}+1)$;
Registers Affected:
None

## Load/Store/Exchange

## SRM

## Store Register Through Mask

DESCRIPTION: The contents of register RA are stored into the Derived Address, DA, through the mask in register RA +1 . For each position in the mask that is a one, the corresponding bit of register RA is stored into the corresponding bit of the DA. For each position in the mask that is a zero no change is made to the corresponding bit stored in the DA.

| Mil Std Mnemonic <br> (IEEE Mnemonic) | Addr <br> Mode | Format/Opcode |
| :--- | :--- | :--- | :---: | :---: | :---: |

## Register Transfer Description:

$[\mathrm{DA}] \leftarrow\{[\mathrm{DA}] \uparrow(\overline{\mathrm{RA}+1})\} \mathrm{v}\{[\mathrm{RA}] \uparrow[\mathrm{RA}+1]\} ;$
$($ RA +1$)=$ MASK, $($ RA $)=$ DATA;
or, equivalently,
$(\mathrm{RQ}) \leftarrow[\mathrm{DA}] ;$
$(\mathrm{RQ})_{\mathrm{i}} \leftarrow(\mathrm{RA})_{\mathrm{i}}$ if $(\mathrm{RA}+1)_{\mathrm{i}}=1$ for $\mathrm{i}=0,1, \ldots, 15 ;$
$[\mathrm{DA}] \leftarrow(\mathrm{RQ})$;
Registers Affected:
None

## Load/Store/Exchange

## EFST

Extended Precision Floating Point Store
DESCRIPTION: The contents of registers RA, RA +1 , RA +2 are stored at the Derived Address, DA, DA + 1, and DA +2 .

| Mil Std Mnemonic <br> (IEEE Mnemonic) | Addr <br> Mode | Format/Opcode |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |

Register Transfer Description:
$[\mathrm{DA}, \mathrm{DA}+1, \mathrm{DA}+2] \leftarrow(\mathrm{RA}, \mathrm{RA}+1, \mathrm{RA}+2) ;$
Registers Affected:
None

## Load/Store/Exchange <br> STUB, SUB

## Store into Upper Byte

DESCRIPTION: The LSH (lower byte) of register RA is stored into the MSH (upper byte) of the Derived Address, DA. The LSH (lower byte) of the DA is unchanged.

| Mil Std Mnemonic <br> (IEEE Mnemonic) | Addr <br> Mode | Format/Opcode |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |

Register Transfer Description:
$[\mathrm{DA}]_{0-7} \leftarrow(\mathrm{RA})_{8-15} ;$
Registers Affected:
None

## Load/Store/Exchange <br> SLBI, STLB

## Store into Lower Byte

DESCRIPTION: The LSH (lower byte) of register RA is stored into the LSH (lower byte) of the Derived Address, DA. The MSH (upper byte) of the DA is unchanged.

| Mil Std Mnemonic <br> (IEEE Mnemonic) | Addr <br> Mode | Format/Opcode |
| :--- | :--- | :--- | :---: | :---: | :---: |

Register Transfer Description:
$[\mathrm{DA}]_{8-15} \leftarrow(\mathrm{RA})_{8-15}$;
Registers Affected:
None

## Load/Store/Exchange <br> XBR

## Exchange Bytes in Register

DESCRIPTION: The upper byte of register RA is exchanged with the lower byte of register RA. The CS is set based on the result in register RA.

| Mil Std Mnemonic (IEEE Mnemonic) | Addr <br> Mode | Format/Opcode |  |  | Clock Cycles, Instruction Fetch Bus Cycles, Operand Bus Cycles |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | S | 8 | 4 | 4 | 07,01,00 |
| (XCHB Ra) |  | EC | RA | 0 |  |

Register Transfer Description:
(RA) $)_{0-7} \leftrightarrow(\mathrm{RA})_{8-15}$;
$(\mathrm{CS}) \leftarrow 0010$ if $(\mathrm{RA})=0$;
(CS) $\leftarrow 0001$ if (RA) $<0$;
$(\mathrm{CS}) \leftarrow 0100$ if $($ RA $)>0$;
Registers Affected:
RA, CS

## Load/Store/Exchange <br> XWR

## Exchange Words in Registers

DESCRIPTION: The contents of register RA are exchanged with the contents of register RB. The CS is set based on the result in register RA.

| Mil Std Mnemonic (IEEE Mnemonic) |  | AddrMode |  |  |  | Clock Cycles, Instruction Fetch Bus Cycles, Operand Bus Cycles |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \mathrm{XWR} \\ & \text { (XCH } \end{aligned}$ |  | R | 8 | 4 | 4 |  |
|  | $\mathrm{Rb}, \mathrm{Ra}$ ) |  | ED | RA | RB | 10,01,00 |

Register Transfer Description:
(RA) $\leftrightarrow$ (RB);
$(\mathrm{CS}) \leftarrow 0010$ if $(\mathrm{RA})=0$;
(CS) $\leftarrow 0001$ if (RA) $<0$;
$(\mathrm{CS}) \leftarrow 0100$ if $(\mathrm{RA})>0$;
Registers Affected:
RA, RB, CS


A Schlumberger Company

## Push Multiple Registers onto the Stack

DESCRIPTION：For RA $<$ RB，the contents of RB through RA are pushed onto a stack in memory using R15 as the stack pointer．As each register contents are pushed onto the memory stack，R15 is decremented by one word for each word pushed．On completion，R15 points to the last item on the stack，the contents of RA．

For RA $>\mathrm{RB}$ ，the contents of RB through R0，and then the contents of R15 through RA，are pushed onto the stack． On completion，R15 points to the last item on the stack，the contents of RA．

In both cases，successive increasing addresses on the stack correspond to successive increasing register addresses，with a point discontinuity between R15 and R0 in the latter case．

| Example： | PSHMR3，R5 resultsin |  |
| :--- | :--- | :--- |
|  | $(\mathrm{R} 15) \longrightarrow$ | $(\mathrm{R} 3)$ |
| $(\mathrm{R} 4)$ |  |  |
|  | $(\mathrm{R} 5)$ |  |

PSHM R14，R2 resultsin

$(\mathrm{R} 15) \rightarrow$| $(\mathrm{R} 14)$ |
| :---: |
| $(\mathrm{R} 15)$ |
| $(\mathrm{R} 0)$ |
| $(\mathrm{R} 1)$ |
| $(\mathrm{R} 2)$ |

## Register Transfer Description：

if $\mathrm{RA} \leq \mathrm{RB}$ then
for $\mathrm{i}=0$ thru RB - RA do
begin
$($ R15 $) \leftarrow($ R15 $)-1 ;$
$[(\mathrm{R} 15)] \leftarrow(\mathrm{RB})-\mathrm{i})$ ；
end；
else
begin
for $\mathrm{i}=0$ thru RB do
begin
$($ R15 $) \leftarrow($ R15 $)-1 ;$
$[(\mathrm{R} 15)] \leftarrow(\mathrm{RB}-\mathrm{i})$ ；
end；
for $\mathrm{i}=0$ thru $15-$ RA do
begin
$($ R15 $) \leftarrow($ R15 $)-1 ;$
$[(\mathrm{R} 15)] \leftarrow(\mathrm{R} 15-\mathrm{i})$ ；
end；
end；
Registers Affected：
R15

## Multiple Load/Store <br> POPM

## Pop Multiple Registers Off the Stack

DESCRIPTION: For RA $\leq$ RB, registers RA through RB are loaded sequentially from a stack in memory using R15 as the stack pointer.

For RA $>\mathrm{RB}$, registers RA through R14 and then R0 through RB are loaded sequentially from the stack.
In both cases,
a. as each word is popped from the stack, R15 is incremented by one;
b. if R15 is included in the transfer, then it is effectively ignored;
c. on completion, R15 points to top word of the stack remaining.

| MilStdMnemonic <br> (IEEE Mnemonic) | Addr <br> Mode | Format/Opcode |
| :--- | :--- | :--- |

Clock Cycles, Instruction Fetch Bus Cycles,

| POPM (POPM | RA,RB @R15,Ra,Rb) | S | 8 | 4 | 4 | $16 \mathrm{~N}^{*}+4,01, \mathrm{~N}^{*}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | 8 F | RA | RB |  |

* $\mathrm{N}=$ Number of registers manipulated.

```
Register Transfer Description:
if RA }\leq\mathrm{ RB then
for i = 0 thru RB - RA do
    begin
    if RA + i f 15 then (RA + i) \leftarrow[(R15)];
    (R15)}\leftarrow(\textrm{R}15)+1
    end;
else
    begin
    for i = 0 thru 15-RA do
    begin
    if RA + i # 15 then (RA + i) \leftarrow[(R15)];
    (R15) \leftarrow(R15) + 1;
    end;
for i = 0 thru RB do
    begin
    (i) \leftarrow[(R15)];
    (R15) \leftarrow(R15) + 1;
    end;
end;
```


## Registers Affected:

RA through R14, R0 through RB, R15

## Multiple Load/Store

LM

## Load Multiple Registers

DESCRIPTION: The contents of the Derived Address, DA, are loaded into register R0, then the contents of the $\mathrm{DA}+1$ are loaded into register $\mathrm{R} 1, \ldots$, finally, the contents of $\mathrm{DA}+\mathrm{N}$ are loaded into RN . Effectively, this instruction allows the transfer of $(\mathrm{N}+1)$ words from memory to the register file.

| MilStdMnemonic <br> (IEEE Mnemonic) | Addr <br> Mode | Format/Opcode |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |

Register Transfer Description:
(R0) $\leftarrow[\mathrm{DA}]$;
$(\mathrm{R} 1) \leftarrow[\mathrm{DA}+1] ;$
$(\mathrm{R} 2) \leftarrow[\mathrm{DA}+2]$;
$(\mathrm{RN}) \leftarrow[\mathrm{DA}+\mathrm{N}] ;$
Registers Affected:
R0 through RN

## Multiple Load/Store <br> STM

## Store Multiple Registers

DESCRIPTION: The contents of register R0 are stored into the Derived Address, DA; then the contents of R1 are stored into $\mathrm{DA}+1 ; \ldots$; finally the contents of RN are stored into $\mathrm{DA}+\mathrm{N}$ where N is an integer, $0 \leq \mathrm{N} \leq 15$. Effectively, this instruction allows the transfer of $(\mathrm{N}+1)$ words from the register file to memory.

| MilStdMnemonic <br> (IEEE Mnemonic) | Addr <br> Mode | Format/Opcode |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |

Register Transfer Description:
[DA] $\leftarrow(\mathrm{R} 0)$;
$[\mathrm{DA}+1] \leftarrow(\mathrm{R} 1) ;$
$[\mathrm{DA}+2] \leftarrow(\mathrm{R} 2) ;$
$[\mathrm{DA}+\mathrm{N}] \leftarrow(\mathrm{RN}) 0 \leq \mathrm{N} \leq 15 ;$
Registers Affected:
None


A Schlumberger Company

## Program Control <br> $\mathrm{JC}, \mathrm{JCl}$

## Jump On Condition

DESCRIPTION: This is a conditional jump instruction wherein the instruction sequence jumps to the Derived Address, DA, if a logical one results from the following operation:
(1) The 4-bit C field is bit-by-bit ANDed with the 4-bit condition status, CS
(2) The resulting 4-bits are ORed together
(3) or if $C=7$ or $C=F$.

Otherwise, the next sequential instruction is executed.


## Program Control

## JC, JCI

| Mil Std Mnemonic (IEEE Mnemonic) |  | Addr <br> Mode | Format/Opcode |  |  | Clock Cycles, Instruction Fetch Bus Cycles, Operand Bus Cycles |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \mathrm{JC} \\ & \text { (** } \\ & \text { JC } \\ & \text { (** } \end{aligned}$ | $\begin{aligned} & \text { C,LABEL } \\ & \text { addr) } \\ & \text { C,LABEL,RX } \\ & \text { addr(Rx)) } \end{aligned}$ | D | 8 | 4 | 4 | 16 | WO/JMP 09,02,00 W/JMP 17,03,00 |
|  |  | DX | 70 | C | RX | LABEL | $\begin{array}{r} \text { WO/JMP 09,02,00 } \\ \text { W/JMP 17,03,00 } \end{array}$ |
|  |  |  |  |  |  |  |  |
| JCI <br> (** <br> JCI <br> (** | C,ADDR @addr) C,ADDR,RX Addr(Rx)@) | I | 8 | 4 | 4 | 16 | WO/JMP 13,02,00 <br> W/JMP 21,03,00 |
|  |  |  | 71 | C | RX | ADDR | W/JMP 21,03,00 WO/JMP 13,02,00 |
|  |  | IX |  |  |  |  | W/JMP 21,03,00 |

Register Transfer Description:

$$
\begin{array}{ll}
(\text { IC }) \leftarrow \text { DA } & \text { if } C=7, \text { or } \\
& \text { if } C=F, \text { or } \\
& \text { if }\left(C_{0} \uparrow \mathrm{CS}_{0}\right) v\left(C_{1} \uparrow \mathrm{CS}_{1}\right) v\left(\mathrm{C}_{2} \uparrow \mathrm{CS}_{2}\right) v\left(\mathrm{C}_{3} \uparrow \mathrm{CS}_{3}\right)=1 ;
\end{array}
$$

Registers Affected:
IC (if jump is executed)

[^6]
## Program Control

## JS

## Jump To Subroutine

DESCRIPTION: The value of the instruction counter (the address of the next sequential instruction) is stored into register RA. Then, the IC is set to the derived address, DA, thus effecting the jump. This sets up the return from subroutine to the address stored in the register RA, i.e., an indexed unconditional jump from location zero using RA as the index register shall transfer control to the instruction following the JS instruction.

Note: If RA = RX, then the derived address, DA, is calculated before the IC is stored in RA.

| Mil Std Mnemonic <br> (IEEE Mnemonic) | Addr <br> Mode | Format/Opcode |
| :--- | :--- | :--- | :--- | :---: | :---: | :---: |

Register Transfer Description: (RA) $\leftarrow$ (IC);
(IC) $\leftarrow$ DA;
Registers Affected:
RA, IC

## Program Control <br> SOJ

## Subtract One And Jump

DESCRIPTION: The 16 -bit contents of register RA are decremented by one. Then if the content of register RA is zero, the next sequential instruction is executed. If the content of register RA is non-zero, then a jump to the Derived Address, DA, occurs.

Note: If RA $=$ RX, then the derived address, DA, is calculated before RA is decremented.
Clock Cycles,

| Mil Std Mnemonic (IEEE Mnemonic) |  | Addr <br> Mode | Format/Opcode |  |  | Instruction Fetch Bus Cycles, Operand Bus Cycles |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SOJ | RA,LABEL | D | 8 | 4 | 4 | 16 | WO/JMP 13,02,00 W/JMP 17,03,00 |
| SOJ | RA,LABEL,RX |  | 73 | RA | RX | LABEL | W/JMP 17,03,00 WO/JMP 13,02,00 |
| (DECBNZ | $\mathrm{Ra}, \mathrm{addr}(\mathrm{Rx})$ ) | DX |  |  |  |  | W/JMP 17,03,00 |

## Register Transfer Description:

$($ RA $) \leftarrow($ RA $)-1 ;$
$($ IC $) \leftarrow$ DA if $($ RA $) \neq 0$;
$(C S) \leftarrow 0010$ if $(R A)=0$;
(CS) $\leftarrow 0001$ if (RA) $<0$;
$(C S) \leftarrow 0100$ if $($ RA $)>0$;
Registers Affected:
RA, CS, IC (if the jump is executed)

## Program Control

BR

## Branch Unconditionally

DESCRIPTION: A program branch is made to LABEL, i.e., the Derived Address, DA.

| Mil <br> (IEE | Mnemonic nemonic) | Addr <br> Mode | Format/Opcode |  | Clock Cycles, Instruction Fetch Bus Cycles, Operand Bus Cycles |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \text { BR } \\ & \text { (BR } \end{aligned}$ | LABEL \%addr) | ICR | 8 | 8 |  |
|  |  |  | 74 | D* | 14,02,00 |
|  |  |  |  |  |  |

Register Transfer Description:
(IC) $\leftarrow$ DA;
Registers Affected:
IC

## Program Control

BEZ

## Branch if Equal To (Zero)

DESCRIPTION: A program branch is made to LABEL, i.e., the Derived Address, DA, if the condition status, CS, indicates that the previous result set the CS is equal to (zero). Otherwise, the next sequential instruction is executed.

| Mil Std Mnemonic <br> (IEEE Mnemonic) | Addr <br> Mode | Format/Opcode | Clock Cycles, |
| :--- | :--- | :--- | :--- |
| BEZ | LABEL <br> \%adruction Fetch Bus Cycles, <br> Operand Bus Cycles |  |  |
| (BE | \%addr) |  |  |

## Register Transfer Description:

(IC) $\leftarrow$ DA if (CS) $=$ X010;

## Registers Affected:

IC (if the jump is executed)

## Program Control

## BLT

Branch if Less Than (Zero)
DESCRIPTION: A program branch is made to LABEL, i.e., the Derived Address, DA, if the condition status, CS, indicates that the previous result which set the CS is less than (zero). Otherwise, the next sequential instruction is executed.

Clock Cycles,

Mil Std Mnemonic (IEEE Mnemonic)

Addr
Mode Format/Opcode

Instruction Fetch Bus Cycles, Operand Bus Cycles

| BLT | LABEL <br> (BN | \%addr) <br> (BLT | ICR | 8 |  |
| :--- | :--- | :---: | :---: | :---: | :---: |

Register Transfer Description:
(IC) $\leftarrow$ DA if (CS) $=\mathrm{X} 001$;
Registers Affected:
IC (if the jump is executed)

## Program Control <br> BLE

## Branch if Less Than or Equal to (Zero)

DESCRIPTION: A program branch is made to LABEL, i.e., the Derived Address, DA, if the condition status, CS, indicates that the previous result which set the CS is less than or equal to (zero). Otherwise, the next sequential instruction is executed.

| Mil Std Mnemonic (IEEE Mnemonic) |  | AddrMode |  |  | Clock Cycles, Instruction Fetch Bus Cycles, Operand Bus Cycles |
| :---: | :---: | :---: | :---: | :---: | :---: |
| BLE (BLE (BNP |  | ICR | 8 | 8 | WO/BRANCH 04,01,00 W/BRANCH 15,03,00 |
|  | LABEL <br> \%addr) |  | 78 | D* |  |
|  | \%addr) |  |  |  |  |

Register Transfer Description:
(IC) $\leftarrow$ DA if $(\mathrm{CS})=\mathrm{X} 010$ or $(\mathrm{CS})=\mathrm{X} 001$;
Registers Affected:
IC (if the jump is executed)

## Program Control

BGT

## Branch if Greater Than (Zero)

DESCRIPTION: A program branch is made to LABEL, i.e., the Derived Address, DA, if the condition status, CS, indicates that the previous result which set the CS is greater than (zero). Otherwise, the next sequential instruction is executed.

| Mil Std Mnemonic (IEEE Mnemonic) |  | AddrMode |  |  | Clock Cycles, Instruction Fetch Bus Cycles, Operand Bus Cycles |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \text { BGT } \\ & \text { (BGT } \\ & \text { (BP } \end{aligned}$ |  | ICR | 8 | 8 | WO/BRANCH 04,01,00 W/BRANCH 15,03,00 |
|  | \%addr) |  | 79 | D* |  |
|  | \%addr) |  |  |  |  |

Register Transfer Description:
(IC) $\leftarrow$ DA if (CS) $=$ X100;

## Registers Affected:

IC (if the jump is executed)

## Program Control

## BNZ

## Branch if Not Equal To (Zero)

DESCRIPTION: A program branch is made to LABEL, i.e., the Derived Address, DA, if the condition status, CS, indicates that the previous result which set the CS is not equal to (zero). Otherwise, the next sequential instruction is executed.

| Mil Std Mnemonic (IEEE Mnemonic) |  | AddrMode Format/Opcode |  |  | Clock Cycles, Instruction Fetch Bus Cycles, Operand Bus Cycles |
| :---: | :---: | :---: | :---: | :---: | :---: |
| BNZ <br> (BNE <br> (BNZ |  | ICR | 8 | 8 | WO/BRANCH 04,01,00 W/BRANCH 15,03,00 |
|  | LABEL <br> \%addr) |  | 7A | D* |  |
|  | \%addr) |  |  |  |  |

Register Transfer Description:
$(\mathrm{IC}) \leftarrow$ DA if $(\mathrm{CS})=\mathrm{X} 100$ or $(\mathrm{CS})=\mathrm{X} 001$;

## Registers Affected:

IC (if the jump is executed)

## Program Control <br> BGE

Branch if Greater Than Or Equal To (Zero)
DESCRIPTION: A program branch is made to LABEL, i.e., the Derived Address, DA, if the condition status, CS, indicates that the previous result which set the CS is greater than or equal to (zero). Otherwise, the next sequential instruction is executed.

| Mil St <br> (IEEE | Mnemonic nemonic) | Addr <br> Mode | pco |  | Clock Cycles, Instruction Fetch Bus Cycles, Operand Bus Cycles |
| :---: | :---: | :---: | :---: | :---: | :---: |
| BGE (BGE <br> (BNN |  | ICR | 8 | 8 | WO/BRANCH 04,01,00 W/BRANCH 15,03,00 |
|  | \%addr) |  | 7B | D* |  |
|  | \%addr) |  |  |  |  |

Register Transfer Description:
$(\mathrm{IC}) \leftarrow \mathrm{DA}$ if $(\mathrm{CS})=\mathrm{X} 100$ or $(\mathrm{CS})=\mathrm{X} 010$;

## Registers Affected:

IC (if the jump is executed)

## Program Control

## BEX

## Branch To Executive

DESCRIPTION: This instruction provides a means to jump to a routine in another address state, AS. It is typically used to make controlled, protected calls to an executive. The 4-bit literal N selects one of 16 executive entry points to be used. Execution of this instruction causes an interrupt to occur using the EXEC call interrupt vector (interrupt 5). The new IC is loaded from the Nth location following the SW in the new processor state. The linkage pointer (LP), service pointer (SVP), and the new processor state (new MK, new SW, and new IC) are fetched from address state zero. The current processor state (old MK, old SW, and old IC) are stored in the address state specified by the new SW AS field. Interrupts are disabled when BEX is executed. The EXEC call interrupt cannot be masked or disabled. Arguments associated with the BEX instruction are passed by software convention. The processor lock and key function is ignored when this instruction is executed. An attempt to branch into an execute protected area of memory shall result in $\mathrm{FT}_{0}$ being set to 1 .

| Mil Std Mnemonic <br> (IEEE Mnemonic) | Addr <br> Mode | Format/Opcode |
| :--- | :--- | :--- | :---: | :---: | :---: |

## Register Transfer Description:

(RQ,RQ + 1,RQ+2) $\leftarrow(M K, S W, I C) ;$
$(\mathrm{SVP}) \leftarrow\left[2 \mathrm{~B}_{16}\right]$, where $\mathrm{AS}=0$;
$\mathrm{PI}_{5} \leftarrow 1 ;$
$(\mathrm{MK}, \mathrm{SW}, \mathrm{IC}) \leftarrow[(\mathrm{SVP}),(\mathrm{SVP})+1,(\mathrm{SVP})+2+\mathrm{N})]$, where $\mathrm{AS}=0 ;$
$(\mathrm{LP}) \leftarrow\left[2 \mathrm{~A}_{16}\right]$, where AS $=0$;
$[(\mathrm{LP}),(\mathrm{LP})+1,(\mathrm{LP})+2] \leftarrow(\mathrm{RQ}, \mathrm{RQ}+1, \mathrm{RQ}+2)$, where $\mathrm{AS}=\mathrm{SW}_{12-15} ;$

## Registers Affected: <br> MK, SW, IC, PI

## Program Control

## LST, LSTI

## Load Status

DESCRIPTION: The contents of the Derived Address, DA, and DA + 1, and DA + 2 are loaded into the Interrupt Mask register, Status Word register and Instruction Counter, respectively. This is a privileged instruction.

Note: This instruction is an unconditional jump and is typically used to exit from an interrupt routine. DA, DA +1 , and DA +2 , in this typical case, contain the Interrupt Mask, Status Word, and Instruction Counter values for the interrupted program and the execution of LST causes the program to return to its status prior to being interrupted.

| Mil Std Mnemonic (IEEE Mnemonic) |  | Addr <br> Mode | Format/Opcode |  |  | Clock Cycles, Instruction Fetch Bus Cycles, Operand Bus Cycles |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| LST | ADDR | D | 8 | 4 | 4 | 16 | W/ MMU <br> W/O MMU <br> W/ MMU <br> W/O MMU | $\begin{aligned} & 42,03,03 \\ & 47,03,03 \\ & 42,03,03 \\ & 47,03,03 \end{aligned}$ |
| (LD | addr,STATUS |  |  | 0000 |  |  |  |  |
| LST | ADDR,RX | DX | 7D |  | RX | ADDR |  |  |
| (LD | addr(Rx),STATUS) |  |  |  |  |  |  |  |
| LSTI ADDR <br> (LD @addr,STATUS <br> LSTI ADDR,RX <br> (LD $\quad \operatorname{addr}(\mathrm{Rx}) @$,STATUS) |  | I | 8 | 4 | 4 | 16 | W/ MMU W/O MMU W/ MMU W/O MMU | 46,03,04 |
|  |  |  |  | 51,03,04 |  |  |  |  |
|  |  | IX | 7C | 0000 | RX | ADDR |  | 46,03,04 |
|  |  | 51,03,04 |  |  |  |  |  |  |

Register Transfer Description:
(MK, SW, IC) $\leftarrow[\mathrm{DA}, \mathrm{DA}+1, \mathrm{DA}+2]$;

## Registers Affected:

MK, SW, IC

## Program Control

## SJS

## Stack IC And Jump To Subroutine

DESCRIPTION: The contents of register RA are decremented by one. The address of the instruction following the SJS instruction is stored into the memory location pointed to by RA. Program control is then transferred to the instruction at the Derived Address, DA. RA is the stack pointer and can be selected by the programmer as any one of the 16 general registers.

Note: If $\mathrm{RA}=\mathrm{RX}$, then the derived address, DA , is calculated before RA is decremented.


## Register Transfer Description:

$($ RA $) \leftarrow($ RA $)-1$;
$[($ RA $)] \leftarrow($ IC $) ;$
(IC) $\leftarrow$ DA;

## Registers Affected:

IC, RA

## Program Control <br> URS

## Unstack IC And Return From Subroutine

DESCRIPTION: The contents of the memory location pointed to by register RA is loaded into the instruction counter, IC. RA is then incremented by one. Any one of the 16 general registers may be designated as the stack pointer. This instruction is the subroutine return for SJS, Stack and Jump to Subroutine.


## Register Transfer Description:

(IC) $\leftarrow[(\mathrm{RA})]$;
$(\mathrm{RA}) \leftarrow(\mathrm{RA})+1 ;$

## Registers Affected:

RA, IC

## Program Control

 NOPNo Operation
DESCRIPTION: No operation is performed.

| Mil Std Mnemonic <br> (IEEE Mnemonic) | Addr <br> Mode | Format/Opcode | 4 | Instruction Fetch Bus Cycles, <br> Operand Bus Cycles |
| :--- | :---: | :---: | :---: | :---: |
| NOP <br> (NOP) | S | 8 | 4 |  |
| FF | 0 | 0 | $09,01,00$ |  |

Register Transfer Description:
None

Registers Affected:
None

## Program Control

BPT

## Break Point

DESCRIPTION: This instruction is typically used for halting the processor during maintenance and diagnostic procedures when the maintenance console is connected to the system. If the console is not connected, this instruction is treated as a NOP. Restarting the processor after a BPT can only be done by: the maintenance console or the power on sequence.

| Mil Std Mnemonic (IEEE Mnemonic) | Addr <br> Mode | Format/Opcode |  |  | Clock Cycles, Instruction Fetch Bus Cycles, Operand Bus Cycles |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | S | 8 | 4 | 4 | *27,01,01 |
| BPT <br> (HALT) |  | FF | F | F |  |

Register Transfer Description:
None

Registers Affected:
None

## Program Control

## BIF

## Built-In-Function

DESCRIPTION: This instruction invokes special operations defined by the user. Note that this instruction may use one or more additional words immediately following it, the number and interpretation of which are determined by the Op.
Ex.
The F9450 implements Built-In-Function as a three (3) word instruction. The MSH of word 0 contains 4F per 1750A (notice 1), and the format of the remaining 40 bits is as follows:

| BIT\# | DESCRIPTION |
| :--- | :--- |
| 8 | *Indicates immediate(0)/direct(1) <br> (refering to coprocessor command) <br> *Indicates 2 word( 0 )/3 word (1) command <br> (must be (1), if (0), bit 9 of FT is set) <br> *Indicates coprocessor number <br> ( $00=0,01=1,10=2,11=3$ ) (The F9450 will support 4 <br> coprocessors) |
| 10,11 | *Indicates Index Register number <br> ( 0 thru 16, $0=$ no index register) |
| $12,13,14,15$ | coprocessor command <br> coprocessor data address |
| $16 \rightarrow 31$ |  |

[^7]| Mil Std Mnemonic (IEEE Mnemonic) | Addr <br> Mode | Format/Opcode |  |  |  |  |  | Instruction Fetch Bus Cycles, Operand Bus Cycles |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| BIF Op. Ex.,Addrl,Addr2 | S <br> (D) | 8 | 112 |  |  | 4 | 16 | 16 | 34,03,02 |
|  |  | 4F | 0 | 1 | XX | $0 \rightarrow \mathrm{~F}$ | Addr1 | Addr2 |  |
| [BIF] | (DX) |  |  |  |  |  |  |  | 34,03,02 |
|  | (I) |  |  |  |  |  |  |  | *38,03,03 |
| [BIFI] |  | 4F | 1 | 1 | XX | $0 \rightarrow \mathrm{~F}$ | Addr1 | Addr2 |  |

## Program Control

## BIF

[^8]
## Registers Affected:

User Defined

| General Description , | 1 |
| :---: | :---: |
| Register Set | 2 |
| Data Organizing and Addressing | 3 |
| Initialization and Exception Processing | 4 |
| Console Operation | 5 |
| F9450 Processor Characteristics | 6 |
| F9450 Environment | 7 |
| F9451 Memory Management Unit | 8 |
| F9452 Block Protect Unit | 9 |
| F9450 Development Tools | 10 |
| Appendix A F9450 instruction Set | A1 |
| Integer Arithmetic/Logic | A2 |
| Floating Point | A3 |
| Bit Operations | A4 |
| Shitt Operations | A5 |
| Load/Store/Exchange | A6 |
| Multiple Load/Store | A7 |
| Program Control | A8 |
| Input/Output | A9 |
| Index to lnstructions | A10 |
| IEEE 1750 A Cross-Reference | B |
| F9450 Instruction Execution Times | C |
| Signal Functions and Connection Diagrams. | D |

Input/Output

## Execute Input/Output

DESCRIPTION: The input/output instruction transfers data between an external/internal device and the register RA. The Derived Operand, DO, specifies the operation to be performed or the device to be addressed. The immediate operand field may be viewed as an operation code extension field. Note that if indexing is specified, then the input/output operation or device address is formed by summing the contents of the register RX and the immediate field. This is a privileged instruction.

The mandatory and optional input/output immediate command fields are listed below.

| Mil Std Mnemonic <br> (IEEE Mnemonic) | Addr <br> Mode | Format/Opcode |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |

Mandatory XIO Command Fields and Mnemonics

2000 SMK Set Interrupt Mask: This command outputs the 16-bit contents of the register RA to the interrupt mask register. A " 1 " in the corresponding bit position allows the interrupt to occur and a " 0 " prevents the interrupt from occurring except for those interrupts that are defined such that they cannot be masked.

IM 25,02,01
IMX 28,02,01
(vio) D 65,02,02
(vio) DX 68,02,02

2001 CLIR
Clear Interrupt Request: All interrupts are cleared (i.e., the pending interrupt register is cleared to all zeros) and the contents of the fault register are reset to zero.

IM 28,02,01
IMX 31,02,01
(vio) D 68,02,02
(vio) DX 71,02,02

2002 ENBL
Enable Interrupts: This command enables all interrupts which are not masked out. The enable operation takes place after execution of the next instruction.

IM 26,02,01
IMX 29,02,01
(vio) D 66,02,02
(vio) DX 69,02,02

## Input/Output <br> XIO

2003 DSBL

2004 RPI

2005 SPI

200E WSW

Disable Interrupts: This command disables all interrupts (except those that are defined such that they cannot be disabled) at the beginning of the execution of the DSBL instruction.

IM 26,02,01
IMX 29,02,01
(vio) D 66,02,02
(vio) DX 69,02,02

Reset Pending Interrupt: The individual interrupt bit to be reset shall be designated in register RA as a right justified four bit code. ( $0_{16}$ represents interrupt number $0, \mathrm{~F}_{16}$ represents interrupt number 15 ). If interrupt $1_{16}$ is to be cleared, then the contents of the fault register shall also be set to zero.

IM 36,02,01
IMX 39,02,01
(vio) D 76,02,02
(vio) DX 79,02,02

Set Pending Interrupt Register: This command ORs the 16 -bit contents of RA with the pending interrupt register. If there is a one in the corresponding bit position of the interrupt mask (same bit set in both the PI and the MK), and the interrupts are enabled, then an interrupt shall occur after execution of the next instruction. If $\mathrm{PI}_{5}$ is set to 1 , then N is assumed to be 0 (see set bit instructions).

IM 25,02,01
IMX 28,02,01
(vio) D 65,02,02
(vio) DX 68,02,02

Write Status Word: This command transfers the contents of RA to the status word.

W/MMU IM 33,02,01
WO/MMU IM 38,02,01
W/MMU IMX 36,02,01
WO/MMU IMX 41,02,01
W/MMU (vio) D 73,02,02
WO/MMU (vio) D 78,02,02
W/MMU (vio) DX 76,02,02
WO/MMU (vio) DX 81,02,02

## Input/Output <br> XIO

A000 RMK | Read Interrupt Mask: The current interrupt mask is transferred into register RA. The |
| :--- |
| interrupt mask is not altered. |
| IM $31,02,01$ |
| IMX $34,02,01$ |
| (vio) D $78,02,02$ |
| (vio) DX $81,02,02$ |
| A004 RPIR |
| Read Pending Interrupt Register: This command transfers the contents of the pending |
| interrupt register into RA. The pending interrupt register is not altered. |
| IM $31,02,01$ |
| IMX $34,02,01$ |
| (vio) $78,02,02$ |
| (vio) DX $81,02,02$ |

A00E RSW $\quad$| Read Status Word: This command transfers the 16-bit status word into register RA. The |
| :--- |
| status word remains unchanged. |

IM $31,02,01$
IMX $34,02,01$
(vio) D $78,02,02$

(vio) DX $81,02,02$$\quad$| Read and Clear Fault Register: This command inputs the 16-bit fault register to register RA. |
| :--- |

Optional XIO Command Fields And Mnemonics Implemented Directly On The F9450

200A RNS
Reset Normal Power Up Discrete: This command resets the normal power up discrete bit.
IM 26,02,01
IMX 29,02,01
(vio) D 66,02,02
(vio) DX 69,02,02

## Input/Output

$\overline{\mathrm{XIO}}$

| 4003 MPEN | Memory Protect Enable: This command allows the memory protect RAM to control memory protection. |
| :---: | :---: |
|  | IM 26,02,01 <br> IMX 29,02,01 <br> (vio) D 66,02,02 <br> (vio) DX 69,02,02 |
| 4006 DMAE | Direct Memory Access Enable: This command enables direct memory access (DMA). |
|  | IM 26,02,01 <br> IMX 29,02,01 <br> (vio) D 66,02,02 <br> (vio) DX 69,02,02 |
| 4007 DMAD | Direct Memory Access Disable: This command disables DMA. |
|  | IM 26,02,01 <br> IMX 29,02,01 <br> (vio) D 66,02,02 <br> (vio) DX 69,02,02 |
| 4008 TAS | Timer A, Start: This command starts timer A from its current state. The timer is incremented every 10 microseconds. |
|  | IM 26,02,01 <br> IMX 29,02,01 <br> (vio) D 66,02,02 <br> (vio) DX 69,02,02 |
| 4009 TAH | Timer A, Halt: This command halts timer A at its current state. |
|  | IM 26,02,01 <br> IMX 29,02,01 <br> (vio) D 66,02,02 <br> (vio) DX 69,02,02 |

## Input/Output

XIO

C00E ITB
Input Timer B: This command inputs the 16 -bit contents of timer B into register RA. Bit fifteen is the least significant bit and represents a time increment of one hundred microseconds.

IM $34,02,01$
IMX 37,02,01
(vio) D 84,02,02
(vio) DX 87,02,02
Optional XIO Command Fields And Mnemonics Implemented Directly On The F9451 And F9452

D0XX RMP Read Memory Protect RAM (D000 + RAM Address): This command inputs the appropriate memory protect word into register RA. A " 1 " in a bit provides write protection and a " 0 " in a bit permits writing to the corresponding 1024 word physical memory block. The RAM words MSB (bit 0 ) represents the lowest number block and the RAM word LSB (bit 15) represents the highest block (i.e., bit 0 represents locations 0 throught 1023 and bit 15 represents locations 15360 through 16383 for word zero). Each word represents consecutive 16 K blocks of physical memory. The RAM words of 0 through 63 apply to processor write protect and words 64 through 127 apply to DMA write protect.

IM 31,02,01
IMX 34,02,01
(vio) D 69,02,02
(vio) DX 72,02,02

D1XY RIPR

D2XY ROPR

Read Instruction Page Register: This command transfers the 16-bit contents of the page register Y of the instruction set of group X to register RA.

IM 31,02,01
IMX 34,02,01
(vio) D 69,02,02
(vio) DX 72,02,02

Read Operand Page Register: This command transfers the 16-bit contents of page register Y of the operand set of group $X$ to register RA.

IM 31,02,01
IMX 34,02,01
(vio) D 69,02,02
(vio) DX 72,02,02

## Input/Output

## XIO

## Optional XIO CommandFields And Mnemonics Implementable Externally To The F9450

OYXX PO

2008 OD

4000 CO

4001 CLC

4004 ESUR

Programmed Output: This command outputs 16 -bits of data from RA to a programmed I/O port. Y may be from 0 through 3.

IM 26,02,01
IMX 29,02,01
(vio) D 66,02,02
(vio) DX 69,02,02

Output Discretes: This command outputs the 16-bit contents of the register RA to the discrete output buffer. A " 1 " indicates an "on" condition and a " 0 " indicates an "off" condition.

IM 26,02,01
IMX 29,02,01
(vio) D 66,02,02
(vio) DX 69,02,02

Console Output: The 16-bit contents ( 2 bytes) of register RA are output to the console. The eight most significant bits (byte) are sent first. If no console is present, then this command is treated as a NOP.

IM 26,02,01
IMX 29,02,01
(vio) D 66,02,02
(vio) DX 69,02,02

Console: This command clears the console interface.

IM 26,02,01
IMX 29,02,01
(vio) D 66,02,02
(vio) DX 69,02,02

Enable Start Up ROM: This command enables the start up ROM (i.e.,the ROM overlays main memory).

IM 26,02,01
IMX 29,02,01
(vio) D 66,02,02
(vio) DX 69,02,02

## Input/Output

## XIO

400A OTA

400B GO

400C TBS

400D TBH

400E OTB

Output Timer A: The contents of register RA are loaded (ie., jam transferred) into timer A and the timer automatically starts operation by incrementing from the loaded timer in steps of ten microseconds. Bit fifteen is the least significant bit and shall represent ten microseconds.

IM 28,02,01
IMX 31,02,01
(vio) D 68,02,02
(vio) DX 71,02,02

Trigger Go Indicator: This command restarts a counter which is connected to a discrete output. The period of time from restart to time-out shall be determined by the system requirements. When the Go timer is started, the discrete output shall go high and remain high for TBD milliseconds, at which time the output shall go low unless another Go is executed. The Go discrete output signal may be used as a software fault indicator.

IM 26,02,01
IMX 29,02,01
(vio) D 66,02,02
(vio) DX 69,02,02

Timer B, Start: This command starts timer B from its current state. The timer is incremented every 100 microseconds.

IM 26,02,01
IMX 29,02,01
(vio) D 66,02,02
(vio) DX 69,02,02

Timer B, Halt: This command halts timer B at its current state.
IM 26,02,01
IMX 29,02,01
(vio) D 66,02,02
(vio) DX XXXX2,02

Output Timer B: The contents of register RA are loaded (i.e., jam transferred) into timer B and the timer automatically starts operation by incrementing from the loaded timer in steps of one hundred microseconds. Bit fifteen is the least significant bit and shall represent one hundred microseconds.

IM 28,02,01
IMX 31,02,01
(vio) D 68,02,02
(vio) DX 71,02,02

## Input/Output

XIO

## 50XX LMP

## 51XY WIPR

## 52XY WOPR

Load Memory Protect RAM (5000 + RAM address): This command outputs the 16-bit contents of register RA to the memory protect RAM. A " 1 " in a bit provides write protection and a " 0 " in a bit permits writing the corresponding 1024 word physical memory block. The RAM word MSB (bit 0 ) represents the lowest number block and the RAM word LSB (bit 15) represents the highest block (i.e., bit 0 represents locations 0 through 1023 and bit 15 represents locations 15360 through 16383 for word zero). Each word represents consecutive 16 K blocks of physical memory. The RAM words of 0 through 63 apply to processor write protect and words 64 through 127 apply to DMA write protect.

IM 26,02,01
IMX 29,02,01
(vio) D 66,02,02
(vio) DX 69,02,02

Write Instruction Page Register: This command transfers the contents of register RA to page register Y of the instruction set of group X.

IM 26,02,01
IMX 29,02,01
(vio) D 66,02,02
(vio) DX 69,02,02

Write Operand Page Register: This command transfers the contents of register RA to page register Y of the operand set of group X.

IM 26,02,01
IMX 29,02,01
(vio) D 66,02,02
(vio) DX 69,02,02

## C00A ITA

Input Timer A: This command inputs the 16 -bit contents of timer A into register RA. Bit fifteen is the least significant bit and represents a time increment of ten microseconds.

IM $34,02,01$
IMX 37,02,01
(vio) D 84,02,02
(vio) DX 87,02,02

## Input/Output XIO

4005 DSUR Disable Start Up ROM: This command disables the start up ROM.
IM 26,02,01
IMX 29,02,01
(vio) D 66,02,02
(vio) DX 69,02,02

8YXX PI

A001 RIC1

A002 RIC2

A008 RDOR
Programmed Input: This command inputs 16 -bits of data into RA from the programmed I/O port. Y may be from 0 through 3 .

IM 31,02,01
IMX 34,02,01
(vio) D 65,02,02
(vio) DX 72,02,02

Read Input/Output Interrupt Code, Level 1: This command inputs the contents of the level 1 IOIC register into register RA. The channel number is right justified.

IM $31,02,01$
IMX 34,02,01
(vio) D 65,02,02
(vio) DX 72,02,02

Read Discrete Output Register: This command inputs the 16 -bit discrete output buffer into register RA.

IM 31,02,01
IMX 34,02,01
(vio) D 65,02,02
(vio) DX 72,02,02

## Input/Output

XIO

## A009 RDI

Read Discrete Input: This command inputs the 16 -bit discrete input word into register RA. A " 1 " indicates an "on" condition and a " 0 " indicates an "off" condition.

IM 31,02,01
IMX 34,02,01
(vio) D 65,02,02
(vio) DX 72,02,02

## A00B TPIO

A00D RMFS
Test Programmed Output: This command inputs the 16-bit contents of the programmed output buffer into register RA. This command may be used to test the PIO channel by means of a wrap around test.

IM 31,02,01
IMX 34,02,01
(vio) D 65,02,02
(vio) DX 72,02,02

Read Memory Fault Status: This command transfers the 16-bit contents of the memory fault status register to RA. The fields within the memory fault status register shall delineate memory related fault types and shall provide the page register designators associated with the designated fault.

IM 31,02,01
IMX 34,02,01
(vio) D 65,02,02
(vio) DX 72,02,02

## C000 CI

C001 RCS
Console Input: This command inputs the 16-bits ( 2 bytes) from the console into register RA. The eight most significant bits of RA shall represent the first byte.

IM 31,02,01
IMX 34,02,01
(vio) D 65,02,02
(vio) DX 72,02,02
Read Console Status: This command inputs the console interface status into register RA. The status is right justified.

IM 31,02,01
IMX 34,02,01
(vio) D 65,02,02
(vio) DX 72,02,02

## Register Transfer Description:

Varies depending on the command field.

## Registers Affected:

Varies depending on the command field.

## Vectored Input/Output

DESCRIPTION: The vectored input/output instruction performs the I/O operation as specified by the input/output vector table starting at the derived address, DA, as shown below:


The input/output operation or device address is specified by the sum of the CMD and the product of the bit number of the bit set in the vector select times the contents of RA. This device address is then interpreted as specified by the XIO instruction (see paragraph 5.1) with the exception that I/O data is transferred to or from DA $+2+\mathrm{i}$ rather than RA (where i starts at zero and is incremented after each transfer). This is a privileged instruction. If an illegal XIO command is encountered as part of a VIO chain, the following actions occur:
a. The illegal I/O command bit of the fault register $\left(\mathrm{FT}_{5}\right)$ is set to a one.
b. The VIO chain is terminated, and the illegal XIO is treated as a NOP. This termination shall not affect execution of preceding XIO commands which are part of the VIO chain being executed.

Clock Cycles,

| Mil Std Mnemonic <br> (IEEE Mnemonic) | Addr <br> Mode | Format/Opcode |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |

## Register Transfer Description:

Step 1. $\mathrm{n} \leftarrow 0$ and $\mathrm{i} \leftarrow 0$;
Step 2. if $[\mathrm{DA}+1]_{\mathrm{n}}=1$, then $\mathrm{I} / \mathrm{O}$ command $=[\mathrm{DA}]+\mathrm{n} \times(\mathrm{RA})$;
Step 3. $\mathrm{FT}_{5} \leftarrow 1$, exit, if XIO $=$ illegal command;
Step 4. if $[\mathrm{DA}+1]_{\mathrm{n}}=1$, then I/O data $=[\mathrm{DA}+2+\mathrm{i}]$;
Step 5. if $[\mathrm{DA}+1]_{1}=1$, then $\mathrm{i} \leftarrow \mathrm{i}+1$;
Step $6 . \mathrm{n} \leftarrow \mathrm{n}+1$, exit, if $\mathrm{n}=16$;
Step 7. go to step 2;

## Registers Affected:

None

| General Description , | 1 |
| :---: | :---: |
| Register Set | 2 |
| Date Organizing and Addressing | 3 |
| Initialization and Exception Processing | 4 |
| Console Operation | 5 |
| F9450 Processor Characteristics | 6 |
| F9450 Environment , \% | 7 |
| F9451 Memory Management Unit | 8 |
| F9452 Block Protect Unit | 9 |
| F9450 Development Tools | 10 |
| Appendix A F9450 listruction Set | A1 |
| Integer Arithmetic/Logic | A2 |
| Floating Point | A3 |
| Bit Operations | A4 |
| Shit Operations | A5 |
| Load/Store/Exchange | A6 |
| Multiple Load/Store | A7 |
| Program Control | A8 |
| Input/Output | A9 |
| Index to Instructions | A10 |
| IEEE 1750A Cross-Reference | B |
| F9450 Instruction Execution Times | C |
| Signal Functions and Connection Diagrams | D |

## Index to Instructions

| Key: SP = Single Pr <br> DP = Double P <br> FP $=$ Single Pre <br> XP = Extended <br> Mnemonic | ing Point loating Point Addressing Mode | Function | Page |
| :---: | :---: | :---: | :---: |
| STC,STCI,STZ,STZI | D,DX,I,IX | Store a non-negative constant | A6-9 |
| STLB,SLBI | I,IX,D,DX | Store into lower byte | A6-14 |
| STM | D,DX | Store multiple registers | A7-6 |
| STUB,SUB | D,DX,I,IX | Store into upper byte | A6-13 |
| XBR | S | Exchange bytes in register | A6-15 |
| XWR | R | Exchange words in registers | A6-16 |
| Program Control |  |  |  |
| BEX | S | Branch to executive | A8-14 |
| BEZ | ICR | Branch if equal to | A8-8 |
| BGE | ICR | Branch if greater than or equal to | A8-13 |
| BGT | ICR | Branch if greater than | A8-11 |
| BIF | S | Built-in function (for coprocessor) | A8-20 |
| BLE | ICR | Branch if less than or equal to | A8-10 |
| BLT | ICR | Branch if less than | A8-9 |
| BNZ | ICR | Branch if not equal to | A8-12 |
| BPT | S | Breakpoint | A8-19 |
| BR | ICR | Branch unconditionally | A8-7 |
| JC,JCI | D,DX,I,IX | Jump on condition | A8-3 |
| JS | D,DX | Jump TO subroutine | A8-5 |
| LST,LSTI | D,DX, I,IX | Load status | A8-15 |
| NOP | S | No operation | A8-18 |
| SJS | D,DX | Stack IC and jump to subroutine | A8-16 |
| SOJ | D,DX | Subtract one and jump | A8-6 |
| URS | S | Unstack IC and return from subroutine | A8-17 |
| Input/Output |  |  |  |
| VIO | D,DX | Vectored input/output | A9-13 |
| XIO | IM,IMX | Execute input/output | A9-3 |
| Command fields for XIO: |  |  |  |
| Cl |  | Console Input | A9-12 |
| CLC |  | Clear console | A9-10 |
| CLIR |  | Clear interrupt request | A9-3 |
| CO |  | Console Output | A9-10 |
| DMAD |  | DMA disable | A9-6 |
| DMAE |  | DMA enable | A9-6 |
| DSBL |  | Disable interrupts | A9-4 |

## Index to Instructions

| $\text { Key: } \begin{aligned} & \mathrm{SP}= \\ & \mathrm{DP}= \\ & \mathrm{FP}= \\ & \mathrm{XP}= \end{aligned}$ <br> Mnemonic | it <br> ing Point oating Point Addressing Mode | Function | Page |
| :---: | :---: | :---: | :---: |
| DSUR |  | Disable startup ROM | A9-11 |
| ENBL |  | Enable interrupts | A9-3 |
| ESUR |  | Enable startup ROM | A9-10 |
| GO |  | Reset Trigger Go indicator | A9-7 |
| ITA |  | Input Timer A | A9-8 |
| ITB |  | Input Timer B | A9-9 |
| LMP |  | Load memory protect RAM | A9-8 |
| MPEN |  | Memory protect enable | A9-6 |
| OD |  | Output discretes | A9-10 |
| OTA |  | Output Timer A | A9-7 |
| OTB |  | Output Timer B | A9-7 |
| PI |  | Programmed input | A9-11 |
| PO |  | Programmed output | A9-10 |
| RCFR |  | Read and clear fault register | A9-5 |
| RCS |  | Read console status | A9-12 |
| RDI |  | Read discrete input | A9-12 |
| RDOR |  | Read discrete output register | A9-11 |
| RIC1 |  | Read I/O interrupt code, level 1 | A9-11 |
| RIC2 |  | Read I/O interrupt code, level 2 | A9-11 |
| RIPR |  | Read instruction page register | A9-9 |
| RMFS |  | Read memory fault status | A9-12 |
| RMK |  | Read interrupt mask | A9-5 |
| RMP |  | Read memory protect RAM | A9-9 |
| ROPR |  | Read operand page register | A9-9 |
| RPI |  | Reset pending interrupt | A9-4 |
| RPIR |  | Read pending interrupt register | A9-5 |
| RNS |  | Reset normal power-up discrete | A9-5 |
| RSW |  | Read status word register | A9-5 |
| SMK |  | Set interrupt mask | A9-3 |
| SPI |  | Set pending interrupt register | A9-4 |
| TAH |  | Timer A halt | A9-6 |
| TAS |  | Timer A start | A9-6 |
| TBH |  | Timer B halt | A9-7 |
| TBS |  | Timer B start | A9-7 |
| TPIO |  | Test programmed output | A9-12 |
| WIPR |  | Write instruction page register | A9-8 |
| WOPR |  | Write operand page register | A9-8 |
| WSW |  | Write status word | A9-4 |

## Index to Instructions

## NOTICE

Timing characteristics for the devices discussed in this book are typical and should not be regarded as absolute inasmuch as revision levels of the products differ slightly in their timing characteristics. For exact timing information, see the current product Data Sheet, or contact the Fairchild Microcontroller Division, your Fairchild Product Specialist, or Sales Office.


A Schlumberger Company
Cross-Reference

This appendix cross-references IEEE mnemonics to their corresponding 1750A instructions. It is included as a convenience to developers working with an assembler that utilizes IEEE mnemonics.

| Mnemonic | IEEE Operand | Addressing Mode | MIL-STD |  |
| :---: | :---: | :---: | :---: | :---: |
| ABS | Rb,Ra | R | ABS | RA, RB |
| ABSF | $\mathrm{Rb}, \mathrm{Ra}$ | R | FABS | RA,RB |
| ABSL | Rb, Ra | R | DABS | RA,RB |
| ADD | \#data,Ra | IM. | AIM | RA,DATA |
| ADD | ( Rx ) ( $\mathrm{Br}^{\text {r }}$, R 2 | BX | ABX | BR, RX |
| ADD | $\mathrm{Rb}, \mathrm{Ra}$ | R | AR | RA,RB |
| ADD | addr( $\mathrm{P} \times$ ), Ra | DX | A | RA,ADDR,RX |
| ADD | dspl( Br ), R2 | B | AB | BR,DSPL |
| ADD4 | \#data, Ra | ISP | AISP | RA,N |
| ADD4 | \#data,addr(Rx) | DX | INCM | N,ADDR,RX |
| ADDF | ( Rx ) (Br), RO | BX | FABX | BR,RX |
| ADDF | $\mathrm{Rb}, \mathrm{Ra}$ | h | FAR | RA,RB |
| ADDF | addr( $\mathrm{P} \times$ ), Ra | DX | FA | RA,ADDR,RX |
| ADDF | dspl(Br),R0 | B | FAB | BR,DSPL |
| ADDL | $\mathrm{Rb}, \mathrm{Ra}$ | R | DAR | RA,RB |
| ADDL | addr(Rx), Ra | DX | DA | RA,ADDR,RX |
| ADDX | $\mathrm{Rb}, \mathrm{Ra}$ | R | EFAR | RA,RB |
| ADDX | addr(Rx), Ra | DX | EFA | RA,ADDR,RX |
| AND | \#data,Ra | IM | ANDM | RA,DATA |
| AND | (Rx)(Br), R 2 | BX | ANDX | BR,RX |
| AND | $\mathrm{Rb}, \mathrm{Ra}$ | R | ANDR | RA,RB |
| AND | addr (Rx), Ra | DX | AND | RA,ADDR,RX |
| AND | dspl(Br), R2 | B | ANDB | BR,DSPL |
| BC | addr (Rx) | DX | JC | 8,LABEL, RX |
| BC | addr(Rx) a | IX | JCl | 8,LABEL,RX |
| BCE | addr ( Rx ) | DX | JC | 10,LABEL,RX |
| BCE | addr(Rx) ${ }^{\text {a }}$ | IX | JCl | 10,LABEL,RX |
| BCGE | addr (Rx) | DX | JC | 14,LABEL,RX |
| BCGE | addr $\mathrm{Rx} \times$ @ | IX | JCl | 14,LABEL,RX |
| BCGT | addr (Rx) | DX | JC | 12,LABEL,RX |
| BCGT | addr $\mathrm{Rx} \times$ @ | IX | JCI | 12,LABEL,RX |
| BCLE | addr (Rx) | DX | JC | 11,LABEL,RX |
| BCLE | addr $\mathrm{Rx} \times$ @ | IX | JCl | 11,LABEL,RX |
| BCLT | addr (Rx) | DX | JC | 9,LABEL,RX |
| BCLT | addr $($ Rx) @ | IX | JCl | 9,LABEL,RX |
| BCN | $\operatorname{addr}(\mathrm{Rx})$ | DX | JC | 9,LABEL, RX |
| BCN | addr(Rx) @ | IX | JCI | 9,LABEL,RX |
| BCNE | addr (Rx) | DX | JC | 13,LABEL,RX |
| BCNE | addr (Rx) ${ }^{\text {a }}$ | IX | JCl | 13,LABEL,RX |
| BCNN | addr (Rx) | DX | JC | 14,LABEL,RX |
| BCNN | addr $(\mathrm{Rx})$ @ | IX | JCl | 14,LABEL,RX |
| BCNP | addr (Rx) | DX | JC | 11,LABEL,RX |
| BCNP | addr $(\mathrm{Rx})$ a | IX | JCl | 11,LABEL,RX |
| BCNZ | addr (Rx) | DX | JC | 13,LABEL,RX |
| BCNZ | addr $\mathrm{Rx} \times$ @ | IX | JCl | 13,LABEL,RX |
| BCP | addr $(\mathrm{Rx})^{\text {a }}$ | DX | JC | 12,LABEL,RX |
| BCP | addr(Rx)@ | IX | JCl | 12,LABEL,RX |
| BCZ | addr $(\mathrm{Rx})$ | DX | JC | 10,LABEL,RX |
| BCZ | addr(Rx)@ | IX | JCl | 10,LABEL,RX |
| BE | \%addr | ICR | BEZ | LABEL |
| BE | addr(Rx) | DX | JC | 2,LABEL, RX |
| BE | addr(Rx) ${ }^{\text {a }}$ | IX | JCl | 2,LABEL,RX |
| BGE | \%addr | ICR | BGE | LABEL |
| BGE | addr(Rx) | DX | JC | 6,LABEL,RX |
| BGE | addr(Rx)@ | IX | JCl | 6,LABEL,RX |
| BGT | \%addr | ICR | BGT | LABEL |
| BGT | addr(Rx) | DX | JC | 4,LABEL,RX |
| BGT | addr(Rx)@ | IX | JCl | 4,LABEL,RX |
| BLE | \%addr | ICR | BLE. | LABEL |
| BLE | addr ( $(\mathrm{Rx})$ | DX | JC | 3,LABEL,RX |
| BLE | addr(Rx)@ | IX | JCl | 3,LABEL,RX |
| BLT | \%addr | ICR | BLT | LABEL |


| Mnemonic | IEEE Operand | Addressing Mode | MIL-STD |  |
| :---: | :---: | :---: | :---: | :---: |
|  |  |  | Mnemonic | Operand |
| BLT | addr (Rx) | DX | JC | 1,LABEL, RX |
| BLT | addr(Rx) @ | IX | JCI | .1,LABEL,RX |
| BN | \%addr | ICR | BLT | LABEL |
| BN | addr( Rx ) | DX | JC | 1,LABEL,RX |
| BN | addr(Rx)@ | IX | JCl | 1,LABEL,RX |
| BNE | \%addr | ICR | BNZ | LABEL |
| BNE | addr ( Bx ) | DX | JC | 5,LABEL,RX |
| BNE | addr $\left(\right.$ Rx) ${ }^{\text {a }}$ | IX | JCI | 5,LABEL,RX |
| BNN | \%addr | ICR | BGE | LABEL |
| BNN | - $\operatorname{addr}(\mathrm{Rx}$ ) | DX | JC | 6,LABEL,RX |
| BNN | addr $(\mathrm{Rx})$ (a) | IX | JCl | 6,LABEL,RX |
| BNP | \%addr | ICR | BLE | LABEL |
| BNP | addr ( Xx ) | DX | JC | 3,LABEL,RX |
| BNP | addr $(\mathrm{Rx})$ a | IX | JCI | 3,LABEL,RX |
| BNZ | \%addr | ICR | BNZ | LABEL |
| BNZ | addr( Rx ) | DX | JC | 5,LABEL,RX |
| BNZ | addr $($ Rx $)$ @ | IX | JCl | 5,LABEL,RX |
| BP | \%addr | ICR | BGT | LABEL |
| BP | addr(Rx) | DX | JC | 4,LABEL,RX |
| BP | addr $\left(\right.$ Rx) ${ }^{\text {a }}$ | IX | JCI | 4,LABEL,RX |
| BR | \%addr | ICR | BR | LABEL |
| BR | addr( Rx ) | DX | JC | 15,LABEL,RX |
| BR | addr $\mathrm{RX} \times$ @ | IX | JCl | 15,LABEL,RX |
| BRK | \#data | S | BEX |  |
| BZ | \%addr | ICR | BEZ | LABEL |
| BZ | addr( Px ) | DX | JC | 2,LABEL,RX |
| BZ | addr(Rx) ${ }^{\text {a }}$ | IX | JCl | 2,LABEL,RX |
| CALL | (a-Ra,addr (Rx) | DX | SJS | RA,LABEL, RX |
| CALL | Ra,addr $(\mathrm{Rx}$ ) | DX | JS | RA,LABEL, RX |
| CLRI | \#data,Rb | R | RBR | N,RB |
| CLRI | \#data,addr(Rx) | DX | RB | N,ADDR,RX |
| CLRI | \#data,addr(Rx)@ | IX | RBI | N,ADDR,RX |
| CLRI | Ra,Rb | R | RVBR | RA,RB |
| CMP | R2, $(\mathrm{Rx})(\mathrm{Br})$ ) | BX | CBX | BR,RX |
| CMP | R2,dspl(Br) | B | CB | BR,DSPL |
| CMP | Ra,\#data | IM | CIM | RA,DATA |
| CMP | $\mathrm{Ra}, \mathrm{Rb}$ | R | CR | RA,RB |
| CMP | Ra,addr(Rx) | DX | C | RA,ADDR, RX |
| CMP4 | Ra,\#data | ISN | CISN | RA,N |
| CMP4 | Ra, \#data | ISP | CISP | RA,N |
| CMPF | R0, $(\mathrm{Rx})(\mathrm{Br})$ | BX | FCBX | BR,RX |
| CMPF | R0, $\mathrm{dsp}_{\mathrm{P}}(\mathrm{Br})$ | B | FCB | BR,DSPL |
| CMPF | $\mathrm{Ra}, \mathrm{Rb}$ | R | FCR | RA,RB |
| CMPF | Ra,addr(Rx) | DX | FC | RA,ADDR,RX |
| CMPL | Ra,Rb | R | DCR | RA,RB |
| CMPL | Ra,addr(Rx) | DX | DC | RA,ADDR, RX |
| CMPPNG | Ra,addr(Rx) | DX | CBL | RA,ADDR,RX |
| CMPX | $\mathrm{Ra}, \mathrm{Rb}$ | R | EFCR | RA,RB |
| CMPX | Ra,addr(Rx) | DX | EFC | RA,ADDR,RX |
| DECBNZ | Ra,addr Rx ) | DX | SOJ | RA,LABEL,RX |
| DIV | \#data,Ra | IM | DIM | RA,DATA |
| DIV | ( Rx )( $\mathrm{Br}^{\text {r }}$,R2 | BX | DBX | BR,RX |
| DIV | $\mathrm{Rb}, \mathrm{Ra}$ | R | DR | RA, RB |
| DIV | addr (Rx), Ra | DX | D | RA,ADDR,RX |
| DIV | dspl(Br),R2 | B | DB | BR,DSPL |
| DIV4S | \#data, Ra | ISN | DISN | RA,N |
| DIV4S | \#data,Ra | ISP | DISP | RA,N |
| DIVF | (Rx)(Br), RO | BX | FDBX | BR,RX |
| DIVF | $\mathrm{Rb}, \mathrm{Ra}$ | R | FDR | RA,RB |
| DIVF | addr (Rx), Ra | DX | FD | RA,ADDR,RX |
| DIVF | dspl(Br),RO. | B | FDB | BR,DSPL |
| DIVLS | $\mathrm{Rb}, \mathrm{Ra}$ | R | DDR | RA,RB |

IEEE 1750A
Cross-Reference

| Mnemonic | IEEE Operand | Addressing Mode | MIL-STD |  |
| :---: | :---: | :---: | :---: | :---: |
|  |  |  | Mnemonic | Operand |
| DIVLS | addr(Rx), Ra | DX | DD | RA,ADDR,RX |
| DIVS | \#data,Ra | IM | DVIM | RA,DATA |
| DIVS | $\mathrm{Rb}, \mathrm{Ra}$ | R | DVR | RA,RB |
| DIVS | addr(Rx),Ra | DX | DV | RA,ADDR,RX |
| DIVX | Rb,Ra | R | EFDR | RA,RB |
| DIVX | addr(Rx),Ra | DX | EFD | RA,ADDR,RX |
| FLOAT | $\mathrm{Rb}, \mathrm{Ra}$ | R | FLT | RA,RB |
| FLOATL | $\mathrm{Rb}, \mathrm{Ra}$ | R | EFLT | RA,RB |
| HALT |  | S | BPT |  |
| INTGR | Rb,Ra | R | FIX | RA,RB |
| INTGRX | Rb,Ra | R | EFIX | RA,RB |
| LD | \#data(Rx),Ra | IMX | LIM | RA,DATA, RX |
| LD | \#data,Ra | IM | LIM | RA,DATA |
| LD | ( Rx ) ( Br ), R2 | BX | LBX | BR,RX |
| LD | addr $(\mathrm{Rx}), \mathrm{Ra}$ | DX | L | RA,ADDR,RX |
| LD | addr(Rx),STATUS | DX | LST | ADDR,RX |
| LD | addr(Rx)@,Ra | IX | LI | RA,ADDR, RX |
| LD | addr(Rx)@,STATUS | IX | LSTI | ADDR,RX |
| LD | dspl(Br),R2 | B | LB | BR,DSPL |
| LD4 | \#data,Ra | ISN | LISN | RA,N |
| LD4 | \#data,Ra | ISP | LISP | RA,N |
| LDL | ( $R x$ ) ( $\mathrm{Br}_{\mathrm{r}}$, R 0 | BX | DLBX | BR,RX |
| LDL | addr (Rx), Ra | DX | DL | RA,ADDR,RX |
| LDL | addr(Rx)@,Ra | IX | DLI | RA,ADDR,RX |
| LDL | dspl(Br), RO | B | DLB | BR,DSPL |
| LDLB | addr $(\mathrm{Rx}) \mathrm{Ra}$ | DX | LLB | RA,ADDR,RX |
| LDLB | addr(Rx)@,Ra | IX | LLBI | RA,ADDR,RX |
| LDM | \#data,addr(Rx),R0 | DX | LM | N,ADDR,RX |
| LDUB | addr( $R \mathrm{R}$ ), Ra | DX | LUB | RA,ADDR,RX |
| LDUB | addr $(\mathrm{Rx}) \times \mathrm{a}, \mathrm{Ra}$ | IX | LUBI | RA,ADDR,RX |
| LDX | addr (Rx), Ra | DX | EFL | RA,ADDR,RX |
| MOV | \#data,addr(Rx) | DX | STC | N,ADDR,RX |
| MOV | \#data,addr(Rx)@ | IX | STCl | N,ADDR,RX |
| MOV | $\mathrm{Rb}, \mathrm{Ra}$ | R | LR | RA,RB |
| MOVBK | $@ \mathrm{Rb}, @ \mathrm{Ra}$ | S | MOV | RA,RB |
| MOVL | $\mathrm{Rb}, \mathrm{Ra}$ | R | DLR | RA,RB |
| MUL | \#data,Ra | IM | MIM | RA,DATA |
| MUL | ( Rx ) ( Br ), R2 | BX | MBX | BR,RX |
| MUL | $\mathrm{Rb}, \mathrm{Ra}$ | R | MR | RA,RB |
| MUL | addr (Rx), Ra | DX | M | RA,ADDR,RX |
| MUL | dspl(Br),R2 | B | MB | BR,DSPL |
| MUL 4 S | \#data, Ra | ISN | MISN | RA,N |
| MUL4S | \#data,Ra | ISP | MISP | RA,N |
| MULF | ( $R x$ ) ( $\mathrm{Br}^{\text {r }}$, RO | BX | FMBX | BR,RX |
| MULF | $\mathrm{Rb}, \mathrm{Ra}$ | R | FMR | RA,RB |
| MULF | addr $(\mathrm{Rx}), \mathrm{Ra}$ | DX | FM | RA,ADDR,RX |
| MULF | dspl( $\mathrm{Br}^{\text {r }}$, R0 | B | FMB | BR,DSPL |
| MULLS | Rb,Ra | R | DMR | RA,RB |
| MULLS | addr $(\mathrm{Rx}), \mathrm{Ra}$ | DX | DM | RA,ADDR,RX |
| MULS | \#data,Ra | IM | MSIM | RA, DATA |
| MULS | $\mathrm{Rb}, \mathrm{Ra}$ | R | MSR | RA,RB |
| MULS | addr(Rx),Ra | DX | MS | RA,ADDR,RX |
| MULX | $\mathrm{Rb}, \mathrm{Ra}$ | $\stackrel{R}{\text { R }}$ | EFMR | RA,RB |
| MULX | addr(Rx),Ra | DX | EFM | RA,ADDR,RX |
| NAND | \#data,Ra | IM | NIM | RA,DATA |
| NAND | $R \mathrm{R}, \mathrm{Ra}$ | R | NR | RA,RB |
| NAND | addr(Rx),Ra | DX | $N$ | RA,ADDR,RX |
| NEG | $\mathrm{Rb}, \mathrm{Ra}$ | R | NEG | RA,RB |
| NEGF | $\mathrm{Rb}, \mathrm{Ra}$ | R | FNEG | RA,RB |
| NEGL | $\mathrm{Rb}, \mathrm{Ra}$ | R | DNEG | RA,RB |
| NOP |  | S | NOP |  |
| OR | \#data,Ra | IM | ORIM | RA,DATA |
| OR | ( Rx )( Br ), R2 | BX | ORBX | BR,RX |
| OR | $\mathrm{Rb}, \mathrm{Ra}$ | R | ORR | RA,RB |
| OR | addr (Rx), Ra | DX | OR | RA,ADDR,RX |
| OR | dspl(Br),R2 | B | ORB | BR,DSPL |


| Mnemonic | IEEE <br> Operand | Addressing Mode | Mnemonic | STD Operand |
| :---: | :---: | :---: | :---: | :---: |
| POPM | (aR15,Ra,Rb | S | POPM | RA,RB |
| PUSHM | Ra,Rb,@R15 | S | PSHM | RA,RB |
| RET | @Ra+ | S | URS |  |
| RET | Rx | DX | JC | 15,0,RX |
| RET | addr(Rx)@ | IX | JCl | 15,LABEL,RX |
| ROL | \#data,Rb | R | SLC | RB,N |
| ROLL | \#data,Rb | R | DSLC | RB,N |
| ROLR | $\mathrm{Rb}, \mathrm{Ra}$ | R | SCR | RA,RB |
| ROLRL | Rb, RA | R | DSCR | RA,RB |
| SETI | \#data,Rb | R | SBR | N,RB |
| SETI | \#data,addr(Rx) | DX | SB | N,ADDR,RX |
| SETI | \#data, addr (Rx) @ | IX | SBI | N,ADDR,RX |
| SETI | $\mathrm{Ra}, \mathrm{Rb}$ | R | SVBR | RA,RB |
| SHL | \#data,Rb | R | SLL | RB,N |
| SHLL | \#data,Rb | R | DSLL. | RB,N |
| SHLR | $\mathrm{Rb}, \mathrm{Ra}$ | R | SLR | RA,RB |
| SHLRA | $\mathrm{Rb}, \mathrm{Ra}$ | R | SAR | RA,RB |
| SHLRAL | $\mathrm{Rb}, \mathrm{Ra}$ | R | DSAR | RA,RB |
| SHLRL | $\mathrm{Rb}, \mathrm{Ra}$ | R | DSLR | RA,RB |
| SHR | \#data,Rb | R | SRL | RB,N |
| SHRA | \#data,Rb | R | SRA | RB, $N$ |
| SHRAL | \#data,Rb | R | DSRA | RB, $N$ |
| SHRL | \#data,Rb | R | DSRL | RB,N |
| ST | R2,(Rx)(Br) | BX | STBX | BR,RX |
| ST | R2,dspl(Br) | B | STB | BR,DSPL |
| ST | Ra,addr( Rx ) | DX | ST | RA,ADDR,RX |
| ST | Ra,addr( Rx ) ${ }_{\text {a }}$ | ${ }_{\text {IX }} \mathrm{X}$ | STI | RA,ADDR,RX |
| STL | R0,(Rx)(Br) | BX | DSTX | BR,RX |
| STL | R0,dspl(Br) | B | DSTB | BR,DSPL |
| STL | Ra,addr (Rx) | DX | DST | RA,ADDR,RX |
| STL | Ra,addr(Rx) ( | ${ }_{\text {IX }}$ XX | DSTI | RA,ADDR,RX |
| STLB | Ra,addr(Rx) | DX | STLB | RA,ADDR,RX |
| STLB | Ra,addr(Rx) @ | IX | SLBI | RA,ADDR,RX |
| STM | \#data,R0,addr(Rx) | DX | STM | N,ADDR,RX |
| STMI | Ra,addr(Rx) | DX | SRM | RA,ADDR,RX |
| STUB | Ra,addr(Rx) | DX | STUB | RA,ADDR,RX |
| STUB | Ra,addr(Rx) @ | IX | SUBI | RA,ADDR,RX |
| STX | Ra,addr(Rx) | DX | EFST | RA,ADDR,RX |
| SUB | \#data,Ra | M | SIM | RA,DATA |
| SUB | ( Rx )( Br ), R2 | BX | SBBX | BR,RX |
| SUB | $\mathrm{Rb}, \mathrm{Ra}$ | R | SR | RA,RB |
| SUB | addr( Rx ), Ra | DX | S | RA,ADDR,RX |
| SUB | dspl(Br),R2 | B | SBB | BR,DSPL |
| SUB4 | \#data,Ra | ISP | SISP | RA,N |
| SUB4 | \#data,addr(Rx) | DX | DECM | N,ADDR,RX |
| SUBF | (Rx) $(\mathrm{Br}), \mathrm{RO}$ | BX | FSBX | BR,RX |
| SUBF | $\mathrm{Rb}, \mathrm{Ra}$ | R | FSR | RA,RB |
| SUBF | addr( Rx ), Ra | DX | FS | RA,ADDR,RX |
| SUBF | dspl(Br),R0 | B | FSB | BR,DSPL |
| SUBL | Rb,RA | R | DSR | RA,RB |
| SUBL | addr(Rx),Ra | DX | DS | RA,ADDR,RX |
| SUBX | Rb,Ra | $\stackrel{R}{\text { R }}$ | EFSR | RA,RB |
| SUBX | addr(Rx),Ra | DX | EFS | RA,ADDR,RX |
| TESTI | \#data,Rb | R | TBR | N,RB |
| TESTI | \#data,addr(Rx) | DX | TB | N,ADDR,RX |
| TESTI | \#data,addr(Rx)@ | IX | TBI | N,ADDR,RX |
| TESTI | Ra,Rb | R | TVBR | RA,RB |
| TESTSETI | \#data,addr(Rx) | DX | TSB | N,ADDR,RX |
| XCH | $\mathrm{Rb}, \mathrm{Ra}$ | R | XWR | RA,RB |
| XCHB | Ra | S | XBR | RA |
| X10 | Ra,\#data | M | XIO | RA,CMD |
| XIO | Ra,\#data(Rx) | IMX | XIO | RA,CMD,RX |
| XIOM | Ra, addr(Rx) | DX | VIO | RA,ADDR,RX |
| XOR | \#data,Ra | IM | XORM | RA,DATA |
| XOR | $\mathrm{Rb}, \mathrm{Ra}$ | R | XORR | RA,RB |
| XOR. | addr(Rx),Ra | DX | XOR | RA,ADDR,RX |


| General Description | 1 |
| :---: | :---: |
| Register Set | 2 |
| Data Organizing and Addressing | 3 |
| Initialization and Exception Processing | 4 |
| Console Operation | 5 |
| F9450 Processor Characteristics | 6 |
| F9450 Environment | 7 |
| F9451 Memory Management Unit | 8 |
| F9452 Block Protect Unit | 9 |
| F9450 Development Tools | 10 |
| Appendix A F9450 Instruction Set | A1 |
| Integer Arithmetic/Logic | A2 |
| Floating Point | A3 |
| Bit Operations | A4 |
| Shift Operations | A5 |
| Load/Store/Exchange | A6 |
| Multiple Load/Store | A7 |
| Program Control | A8 |
| Input/Output | A9 |
| Index to Instructions | A10 |
| IEEE 1750A Cross-Reference | B |
| F9450 Instruction Execution Times | C |
| Signal Functions and Connection Diagrams | D |

A Schlumberger Company

## F9450 Instruction Execution Times

The tables in this appendix furnish execution times in microseconds for a core instruction set of the F9450. All times are at 20 MHz with no wait states, running on the "D-step" chip.

Note that execution times increase in inverse linear relationship to the clock speed. For example, if an instruction executes in 2.0 usec at 20 MHz , it will take 3.0 usec at 15 MHz and 4.0 usec at 10 MHz , assuming no wait states are inserted.

Blanks in the tables indicate that the addressing mode is not available for the type of operation.

## NOTICE

Timing characteristics for the devices discussed in this book are typical and should not be regarded as absolute inasmuch as revision levels of the products differ slightly in their timing characteristics. For exact timing information, see the current product Data Sheet, or contact the Fairchild Microcontroller Division, your Fairchild Product Specialist, or Sales Office.

Table C. 1 Single Precision

|  | Load/ <br> store | Add/ <br> sub | Multiply | Divide | Compare | Set/reset <br> bit |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Register | 0.2 | 0.25 | 1.85 | 4.85 | 0.4 | 0.35 |
| Direct | 0.6 | 0.65 | 2.25 | 5.1 | 0.8 | 0.8 |
| Direct indexed | 0.6 | 0.65 | 2.25 | 5.1 | 0.8 | 0.8 |
| Indirect | 0.8 |  |  |  |  | 1.0 |
| Immediate | 0.55 | 0.6 | 2.2 | 5.1 | 0.75 |  |
| Immediate short | 0.35 | 0.4 |  |  | 0.55 |  |
| Base relative | 0.55 | 0.6 | 2.2 | 5.05 | 0.75 |  |
| Base relative indexed | 0.55 | 0.6 | 2.2 | 5.05 | 0.75 |  |

## F9450 Instruction Execution Times

Table C. 2 Double Precision

|  | Load | Store | Add/sub | Multiply | Divide | Compare |
| :--- | :---: | :--- | :---: | :---: | :---: | :---: |
| Register | 0.8 |  |  |  |  |  |
| Direct | 1.1 | 0.8 | 1.2 | 6.3 | 11.95 | 1.05 |
| Direct indexed | 1.1 | 0.8 | 1.2 | 6.6 | 12.25 | 1.35 |
| Indirect | 1.3 | 1.0 |  |  | 1.35 |  |
| Base relative | 1.05 | 0.75 |  |  |  |  |
| Base relative indexed | 1.05 | 0.75 |  |  |  |  |

Table C. 3 Single-Precision Floating Point

|  | Add/ <br> sub* | Multiply* | Divide* | Compare |
| :---: | :---: | :---: | :---: | :---: |
| Register | 3.1 | 6.0 | 11.7 | 2.6 |
| Direct | 3.4 | 6.3 | 12.0 | 2.9 |
| Direct indexed | 3.4 | 6.3 | 12.0 | 2.99 |
| Base relative | 3.35 | 6.25 | 11.95 | 2.85 |
| Base relative indexed | 3.35 | 6.25 | 11.95 | 2.85 |

Table C. 4 Extended-Precision Floating Point

|  | Load | Store | Add/sub | Multiply | Divide $^{*}$ | Compare $^{*}$ |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| Register |  |  |  |  |  |  |
| Direct | 1.3 | 1.0 | 3.55 | 12.55 | 24.0 | 2.6 |
| Direct indexed | 1.3 | 1.0 | 3.9 | 12.9 | 24.35 | 3.25 |


| General Description | 1 |
| :---: | :---: |
| Register Set | 2 |
| Data Organizing and Addressing | 3 |
| Initialization and Exception Processing | 4 |
| Console Operation | 5 |
| F9450 Processor Characteristics | 6 |
| F9450 Environment | 7 |
| F9451 Menory Management Unit | 8 |
| F9452 Block Protect Unit | 9 |
| F9450 Development Tools | 10 |
| Appendix A F9450 Instruction Set | A1 |
| Integer Arithmeticlogic | A2 |
| Floating Point | A3 |
| Bit Operations | A4 |
| Shift Operations | A5 |
| Load Storefexchange : | A6 |
| Multiple Load Store | A7 |
| Program Control | A8 |
|  | A9 |
| Index to instructions, , , , \% | A10 |
| IEEE 1750A Cross Reference | B |
| F9450 Instruction Execution Times | C |
| Signal Functions and Connection Diagrams | D |

## Signal Functions and Connection Diagrams

This appendix furnishes diagrams illustrating the signal functions and pin assignments for the members of the F9450 family.


Figure D-1 F9450 CPU Signal Functions


Figure D-2 F9450 CPU Connection Diagram

## Signal Functions and Connection Diagrams



Figure D-3 F9451 MMU Signal Functions


Figure D-4 F9451 MMU Connection Diagram

## Signal Functions and Connection Diagrams



Figure D-5 F9452 BPU Signal Functions


Figure D-6 F9452 BPU Connection Diagram

FAIRCHILD

## Index

A Schlumberger Company
abort, instruction 4-5, 4-6, 4-10, 8-13, 9-9
absolute minimum/maximum ratings
F9450 7-3
F9451 8-10
F9452 9-11
Access Key (AK) 2-4, 2-5, 3-6, 4-10, 6-7, 6-14, 8-9, 8-11
Access Lock (AL) 8-3, 8-9, 8-11
access, bus 6-7, 6-8, 6-10
accuracy of numeric representation 3-8
acknowledgement, DMA 9-3, 9-9
interrupt 4-6
Ada (programming language) 1-3, 10-3, 10-5
addressing modes 3-3, 3-4
address space See address state
address state 2-5, 3-3, 3-5, 4-7, 6-7, 6-11, 8-3, 8-9, 8-11, 9-3
address translation 8-5, 8-9
AK See Access Key
AL See Access Lock
ALU See Arithmetic/Logic Unit
arbitration, bus 6-8, 6-9, 6-14, 6-17
Arithmetic/Logic Unit (ALU) 6-3
AS See address state
assembler 10-4, 10-5

BEX (Branch to EXecutive) instruction 3-6, 4-7, 4-9
BIF (Built In Function) instruction 6-11, 6-14
Block Protect Unit 1-3, 2-6, 4-3, 6-6, 6-19, 8-3, 8-6, 8-9, 8-10, 8-13, 9-3, 10-3 See also F9452.
Boeing 10-5
BPT (Breakpoint) instruction 5-3
BPU See F9452 and Block Protect Unit
breakpoint See BPT
bus, address 8-3, 8-11, 9-3, 9-8
arbitration See arbitration
information 6-7, 8-9, 8-11, 9-8
signals 6-8, 6-10, 6-17, 8-9, 8-11
status 6-7, 8-11
transactions 6-9
byte (data type) 3-3

C programming language 10-4
cache, address 8-3, 9-3
carry flag 2-4, 2-5
cases, chip 7-5, 8-15, 8-20, 9-17, 9-18
character data 3-3
check, machine See machine error
clamp, voltage 7-3, 8-10, 9-11
classifications, error 4-5
clock 4-3, 6-3, 6-6, 6-11, 8-9, 9-3, 9-5, 9-8, 10-3
command, console 4-5, 5-3, 6-6
compilers 1-3, 10-4, 10-5
concatenation, of registers 2-3
of addresses 8-3, 8-9
configuration register (SCR) 2-3, 2-5, 3-5, 4-3
console 2-3, 2-6, 4-5, 5-3, 6-6
context switches 4-9
coprocessor 2-6, 4-3, 6-11
current, F9450 6-9, 7-3, 7-4
F9451 8-10, 8-13, 8-14
F9452 9-9, 9-11, 9-15
dc See power, current
DEC (Digital Equipment Corporation) 10-3, 10-4
decoder, instruction 6-3
Defense, Department of 1-3, 7-3, 10-3, 10-5
development systems 10-3, 10-4, 10-5
DIP Mount Package 7-6, 8-21, 9-19
direct addressing modes 3-3
DMA (Direct Memory Addressing) 4-3, 6-7, 6-16, 6-17, 6-19, 9-3, 9-4, 9-8, 9-9
edge-sensitive interrupts 2-4, 2-6, 4-6
errors, addressing 8-9, 9-9
handling of 4-3, 4-5
instruction abort 4-5, 4-6
machine 2-4, 6-3, 6-6
privileged instruction 4-10
signals 6-6
exceptions 4-3
executive, branch to See BEX
exponent 3-3, 3-8. 4-10
extended precision floating point 3-3, 3-8
external abort 4-6
console 5-3
coprocessors 6-11
faults 4-5, 4-6, 6-3

F9451 Memory Management Unit (MMU) 1-3, 2-5, 2-6, 3-5, 4-3, 4-6, 6-6, 6-7, 6-14, 6-19, 8-3, 9-3, 9-4, 9-8, 9-9, 10-3
F9452 Block Protect Unit (BPU) 1-3, 2-6, 4-3, 6-6, 6-19, 8-3, 8-9, 9-3, 10-3
fatal errors 4-5
fault register 2-4, 2-5, 4-5, 4-10, 6-3, 6-6
faults See errors
fixed-point formats 3-3
overflow 2-4, 4-6, 4-10

## Index

flags, status 2-4, 2-5
floating point 1-3, 2-3, 2-4, 3-3, 3-8, 4-6, 4-10, 10-4
FORTRAN programming language 10-5
fractional mantissa 3-3
FT register See Fault register
general-purpose registers 2-3
global memory protection 9-3, 9-4
Government, U. S. 1-3
ground 6-9, 7-3, 8-13, 9-9
gull-wing package 7-7, 8-21, 9-19
handler, interrupt See interrupt
handshake, console 5-3, 5-5, 5-6
Hewlett-Packard 10-5
hogging, current 7-3
Hunter \& Ready 10-5
hysteresis circuitry 2-4, 4-6, 6-6
IBM (Corporation) 1-3, 10-4
illegal instruction error 2-5, 4-5, 4-6
immediate addressing modes 3-5
immunity, noise See hysteresis circuitry
indexed addressing modes 3-3, 3-5
indirect addresssing modes 3-5
initialization, MMU 8-11
MPU 6-6
processor 3-5, 4-3, 6-7
configuration register 2-5, 3-6
injector current 6-9, 7-3, 7-5, 8-13, 9-9, 9-11
instruction index See Appendix A10
integer format 3-3
Intermetrics 10-5
interrupt, BEX 3-6, 4-7
disable/enable 4-10
during self-test 4-3
handling of 4-6, 6-3
machine error 2-4, 4-3, 4-5, 4-6
pins 6-6
priorities 2-4, 4-6
register (PIR) 2-3, 2-4
timer 2-6
vector 4-7, 4-9, 4-10
IS (Immediate Short) addressing modes 3-5
JOVIAL (programming language) 10-5
LCF (Language Control Facility, U. S. Air Force) 10-5 libraries, subprogram 10-4
linkage pointers 3-6, 4-7, 4-8
LST instruction 3-6, 4-9, 4-10
MACRO-50 Macro Assembler 1-3, 10-4
mantissa 3-3, 3-8
map, MMU page register 8-5, 8-7, 8-9
BPU page table 9-3, 9-5
MAR (Memory Address) register 4-3, 6-3
Mask Register 2-3, 2-4, 3-6, 4-6, 4-7, 4-9
McDonnell-Douglas 10-5
memory addressing 3-3, 3-5
errors 2-5, 4-5, 4-6
extended addressing 8-3
management unit See F9451
protection unit See F9452
memory management unit See F9451
microcode 6-3
microprogrammed control 6-3
MIL-STD-1750A 1-3, 3-5, 5-3, 6-11, 7-3, 8-3, 8-5, 8-9, 9-3, 10-3, 10-5
MMU See F9451
MOV instruction 4-9
Multibus 10-3
multiprocessors 6-9, 6-17
negative flag 2-4, 2-5
NML PWRUP signal 4-3, 6-7
normalization of floating-point numbers 3-3, 3-8
operating power 6-9, 7-3, 7-5, 8-13, 8-14, 9-9, 9-14
systems 10-5
temperature 7-3, 7-5, 8-10, 8-13, 8-15, 9-11, 9-18
overflow 2-4, 4-6, 4-10
package 7-3, 7-5, 7-6, 7-7, 8-15, 8-20, 8-21, 9-17, 9-18, 9-19
page address 8-3
granularity 9-3
logical 8-3
protection 9-3
register 8-3, 8-5, 8-7
parity error 2-5, 4-5, 6-6
Pending Interrupt Register See interrupt
pipelining 4-6, 6-3
PIR register See interrupt
PLA (programmable logic array) 6-3
POPM instruction 3-7
port, console 5-6
SBC-50 10-3

## Index

positive flag 2-4, 2-5
power See current, operating power precision See single precision, extended precision prioritized interrupts See interrupt privileged instruction 2-5, 4-5, 4-10 protection, block 9-3
errors 2-5, 4-5, 4-6, 6-6, 8-13, 9-9
execute 6-19, 8-3, 8-9
write 6-19, 8-3, 8-9, 9-3
PSHM instruction 3-7
PWRDN (power down) interrupt 4-6, 6-6
PWRUP See NML PWRUP
radiation hardness 1-3
RAM See memory
RDYA signal 6-8, 6-10, 8-3, 8-10, 8-11, 9-4, 9-8, 9-15
RDYD signal 6-10, 8-11, 9-8, 9-15
reentrant subroutines 3-8
registers (See specific register types)
relocatable software modules 10-4
RESET signal 3-5, 4-3, 6-6, 8-11, 9-8, 9-9
RET, equivalent to 3-8
ROM (read-only memory) 4-3, 6-3
RS232 interface 10-3

SBC-50 board 1-3, 10-3
SCR See Configuration register.
severity of exceptions 2-4, 2-5, 4-5
sign bit 3-3
signals 6-6, 8-11, 9-8
simulators 10-4, 10-5
single precision floating point 3-3, 3-8
SNEW signal 6-7
Softech 10-5
SRAM 8-3, 8-12, 8-13, 9-3
stack 2-3, 3-7
Status Word (SW) register 2-4, 2-5
steering logic 6-14

STRBA 6-8, 6-10, 8-11, 8-13, 9-8, 9-11
STRBD 6-8, 6-10, 8-11, 8-13, 9-8
SW See Status Word register
switching time test circuits 6-19, 8-20, 9-18
Tektronix 10-5
temperature ranges 1-3, 7-3, 7-5, 8-13, 8-15, 9-11, 9-18
temporary registers 2-3
timers 2-6
trigger See TRIGO RST
TRIGO RST signal 4-3, 6-7
TTL 1-3, 9-3
two's complement notation 3-3
unclassified errors 2-4, 2-5, 4-5
underflow 2-4, 4-6
unrecoverable errors 2-4, 4-5, 6-7, 8-13, 9-9
unsigned data 3-3
USER interrupts 2-4, 4-6
VAX (DEC computer) 1-3, 10-3, 10-4
vector See interrupt
vectored I/O See VIO
VIO (vectored input/output) instruction 4-10, 6-10
violations See errors
VMS See VAX
voltage See current, operating power
wait states 4-7, 6-8, 8-9, 9-5
warnings 2-4, 4-5
See also errors
Westinghouse 10-5
Wright-Patterson Air Force Base 10-5
XIO instruction 2-6, 4-7, 4-10, 5-6, 6-8, 8-5
zero flag 2-4, 2-5

## NOTES

NOTES

## NOTES

## FAIRCHILD

A Schlumberger Company


[^0]:    Note

    1. Cannot be masked via the MK register or disabled with the DSBL instruction.
    2. Cannot be disabled with DSBL
    3. Level-sensitive only.
[^1]:    New MK
    New SW
    New ICO
    New IC1
    New IC15

[^2]:    *See Chapter Seven for detailed power specifications

[^3]:    *For other than Mil-Std applications, the reserved bits may be used for additional address bits in the PPA to increase the address range of the system.

[^4]:    *Not more than one output shorted at one time.

[^5]:    * Not more than one output shorted at one time.

[^6]:    ** See previous page for IEEE menmonic based on value of C

[^7]:    * $=$ Bits in Op. Ex.

[^8]:    Register Transfer Description: if $\mathrm{IR}_{9}=0$, set FT9, exit Temp $\leftarrow 0800$ $\mathrm{Temp}_{6,7} \leftarrow \mathrm{IR}_{10,11}$ IMMEDIATE no index reg. $\mathrm{IR}_{16 \rightarrow 31} \rightarrow$ [Temp] DIRECT no index reg. $\left[\mathrm{IR}_{16 \rightarrow 31}\right] \rightarrow$ [Temp] IMMEDIATE with index $\mathrm{Rx}+\mathrm{IR}_{16 \rightarrow 31} \rightarrow$ [Temp] DIRECT with index
    $\left[\mathrm{Rx}+\mathrm{IR}_{16 \rightarrow 31}\right] \rightarrow$ [Temp] Temp $=$ Temp +1
    $\mathrm{IR}_{32 \rightarrow 47} \rightarrow$ Temp

