# FAIRCHILD SEMICONDUCTOR ### THE VOLTAGE REGULATOR APPLICATIONS HANDBOOK # THE VOLTAGE REGULATOR APPLICATIONS HANDBOOK Prepared by Linear Applications Staff Fairchild Semiconductor 464 Ellis Street, Mountain View, California 94042 | | • | | | V | | | |-------------|--------------|------------|-------|------|-------|---| | CONTENTS | AND SECTION | ON SELEC | TOR | 1773 | | | | INTRODUCTI | ON | | | | | 1 | | 7800 AND 7 | 8MOO POSITIV | Æ REGULAT | ORS | | | 2 | | 7800 AND 7 | 8M00 REGUL | ATOR APPLI | CATIC | )NS | | 3 | | 79E00 NEG/ | TIVE REGULA | TORS | | | | 4 | | 79E00 REGI | LATOR APPL | CATIONS | | | | 5 | | 78LOO AND | 7600 VOLTAG | E REGULAT | ORS | | | 6 | | JA723 PREC | ISION VOLTA | GE REGULA | TOR | | | 7 | | µA723 REGU | LATOR APPL | cations | | | | 8 | | 104, 105 AN | D 109 VOLTA | GE REGULA | TORS | | | 9 | | SWITCHING | REGULATOR | DESIGN | | APP | ENDIX | Α | | POWER SUP | PLY DESIGN | | | APP | ENDIX | В | POWER TRANSISTORS ### **CONTENTS** ### **CHAPTER 1** | INTRODUCTION INTRODUCTION SPECIFICATIONS AND PARAMETERS SELECTION GUIDE | 1-3 | |-------------------------------------------------------------------------|--------| | CHAPTER 2 | | | 7800/78M00 POSITIVE, 3-TERMINAL VOLTAGE REGULATORS | | | INTRODUCTION | 2-3 | | VOLTAGE REFERENCE | | | ERROR AMPLIFIER | 2-4 | | THERMAL OVERLOAD PROTECTION | 2-4 | | FUNCTIONAL DESCRIPTION | | | TESTING PHILOSOPHY | | | CONDENSED SPECIFICATIONS | | | TYPICAL PERFORMANCE CURVES | | | TYPICAL ELECTRICAL CHARACTERISTICS | | | PACKAGING AND CONNECTION DIAGRAMS | | | ORDERING INFORMATION | . 2-12 | | | | | CHAPTER 3 | , | | 7800/78M00 POSITIVE, 3-TERMINAL VOLTAGE REGULATOR APPLICATIONS | | | BYPASSING | | | THERMAL CONSIDERATIONS | | | Heat Sink Selection | _ | | Package/Heat Sink Nomograph | | | TYPICAL APPLICATIONS | | | Fixed Output Regulator | | | Negative Output Voltage Regulators | | | Current Regulator | | | Variable Output Voltage Regulators | | | Dual Polarity Regulators | | | Switching Regulators | | | Controlling Hogalatoro | 0 0 | | CHAPTED 4 | | | CHAPTER 4 | | | 79E00 NEGATIVE, 3-TERMINAL VOLTAGE REGULATORS (To be Announced) | | | INTRODUCTION | | | FUNCTIONAL DESCRIPTION | | | TYPICAL PERFORMANCE CHARACTERISTICS | | | PACKAGING AND CONNECTION DIAGRAMS | 4-4 | | CHAPTER 5 | | | 79E00 NEGATIVE, 3-TERMINAL VOLTAGE REGULATOR APPLICATIONS | : | | BYPASSING | 5-3 | | THERMAL CONSIDERATIONS | | | | | | C | HAPTER 5 | PAGE | |-------------------------------------------------------------------------|-----------------------------------------|------------| | Basic 3-Terminal Regulator | | 5-3<br>5-3 | | High Current Negative Voltage Regulators | | 5-3 | | | | | | | HAPTER 6 | | | 78L00 LOW CURRENT, POSITIVE VOLTAGE 7600 DUAL POLARITY TRACKING VOLTAGE | E REGULATORS (To be Announced) | | | | | 6-3 | | | | | | 7600 DESCRIPTION | | 6-4 | | | | | | | HAPTER 7 | | | µA723 PRECISION VOLTAGE REGULATOR | | | | | | | | | IANCE CURVES | | | | | | | | | | | | | | | C | HAPTER 8 | | | μΑ723 PRECISION VOLTAGE REGULATOR | APPLICATIONS | | | | | 8-3 | | | hift as a Function of Frequency | | | | | | | | | | | | | | | | | | | | | | | | • • • • • • • • • • • • • • • • • • • • | | | | | | | | | | | | | | | | | | | | | | | | ential | | | | | | | | urrent | | | Negative Shunt Regulator | | . 8-10 | | | | | | | | | | | | | | _ <del>_</del> _ <del>_</del> <del>_</del> | | | | • | | | | | r | | | | Alanmana Mathad | | | | , Alternate Method | | | | | | | | | | | | d | | | | | | | | | | | | | | | Resistor Values for Standard Output Voltages | · · · · · · · · · · · · · · · · · · · | . 8-17 | | | | | ### **CHAPTER 9** | 104, 105 AND 109 VOLTAGE REGULATORS | PAGE | |--------------------------------------------------|------| | INTRODUCTION | | | 104 FAMILY | | | TYPICAL PERFORMANCE CURVES | | | ELECTRICAL CHARACTERISTICS | | | PACKAGING AND CONNECTION DIAGRAM | | | BASIC APPLICATIONS | | | Floating Regulator | | | High Current Regulator | | | Switching Regulator | | | 105 FAMILY | | | TYPICAL PERFORMANCE CURVES | | | ELECTRICAL CHARACTERISTICS | | | PACKAGING AND CONNECTION DIAGRAM | | | 109 FAMILY | | | TYPICAL PERFORMANCE CURVES | | | ELECTRICAL CHARACTERISTICS | | | PACKAGING AND CONNECTION DIAGRAM | | | | | | APPENDIX A | | | SWITCHING REGULATOR DESIGN | | | INTRODUCTION | A-3 | | CIRCUIT OPERATION | A-3 | | DESIGN EXAMPLE | A-4 | | POWER LOSSES | A-4 | | | | | APPENDIX B | | | POWER SUPPLY DESIGN | | | INTRODUCTION | B-3 | | DEFINITION OF TERMS | В-З | | SINGLE PHASE, HALF WAVE RECTIFIER | В-З | | HALF WAVE RECTIFIER WITH SERIES INDUCTIVE FILTER | | | SINGLE PHASE, FULL WAVE RECTIFIER | | | Design Example | B-5 | | LC SECTION FILTER | | | Design Example | | | SWINGING CHOKE LC SECTION FILTER | | | CAPACITIVE INPUT FILTER CHARACTERISTICS | | | PRE-REGULATORS | | | COMPLETE CIRCUITS | | | REFERENCES | B-11 | | APPENDIX C | | | POWER TRANSISTORS | | | INTRODUCTION | C-3 | | SAFE AREA CONSIDERATIONS | | | FORWARD BIASED AREA | | | Safe Area Limiting Factors | | | The Thermal Limitation | | | Heat Sinking | | | The Second Breakdown Limitation | | | Factors Influencing Second Breakdown Capability | C-5 | | Power Device Technology | | | Pulsed Operation | | | REVERSE BIASED SAFE AREA | C-6 | | Inductive Loads | | | Current Concentration During Reverse Bias | | | Factors Influencing Reverse Bias Safe Area | | | Specification of Reverse Bias Safe Area | | | SILICON POWER TRANSISTORS | | | POWER TRANSISTOR SELECTION CHART | C-/ | | CONTENTS AND SECTION SELECTOR | |---------------------------------------| | INTRODUCTION | | | | 7800 AND 78M00 POSITIVE REGULATORS | | | | 7800 AND 78M00 REGULATOR APPLICATIONS | | | | 79E00 NEGATIVE REGULATORS | | | | 79E00 REGULATOR APPLICATIONS | | | | 78L00 AND 7600 VOLTAGE REGULATORS | | | | µA723 PRECISION VOLTAGE REGULATOR | | PA723 REGULATOR APPLICATIONS | | | | 104: 105 AND 109 VOLTAGE REGULATORS | | | | SWITCHING REGULATOR DESIGN APPENDIX | | | | POWER SUPPLY DESIGN APPENDIX | | | APPENDIX POWER TRANSISTORS ### **IN THIS CHAPTER:** - INTRODUCTION - SPECIFICATIONS AND PARAMETERS - SELECTION GUIDE ### **CHAPTER 1** ### Introduction In spite of the common, almost universal, use of regulated power supplies in systems design, they are still one of the factors most likely to be compromised in terms of engineering effort and design time. This is due to the wide variety of system power requirements. The main purpose of this handbook, then, is to provide the power supply designer with a complete, practical reference for voltage regulators and thus contribute to a shorter, more efficient design cycle. Monolithic voltage regulators have improved tremendously, both in performance and reliability, since 1967. One of the most significant steps was the introduction of the 3-terminal, fully protected regulator in 1969. The industry's first (and present) standard voltage regulator is the $\mu A723$ . This device and its wide scope of applications is discussed in Chapter 8. In direct contrast, 3-terminal regulators, such as the Fairchild $\mu A7800$ series, are designed for specific fixed-voltage applications. These devices require very few external components, are essentially blow-out proof, and are low in cost. With these features it is difficult, if not impossible, to justify building discrete component regulators, particularly for local on-card applications. This handbook devotes two chapters to each major regulator family. Specifically covered are the µA7800, µA78M00, μA7600, μA79E00, and the μA723. The first chapters describe the internal design of the devices and their electrical characteristics. The subsequent chapters discuss electrical and thermal considerations useful as guidelines in device application, and a brief description of the primary circuit applications. Because there are many different types of regulators, more than one circuit approach to a particular system requirement is quite likely. In such cases, a value judgement must be made to select the optimum approach for that application. Later chapters describe new regulator developments at Fairchild and list some currently available secondsource devices. An aid in the successful application of voltage regulators is a selection guide covering the complete regulator line. Also included in this handbook are appendices covering switching regulator and power supply design, and a guide to the selection and operation of suitable power transistors. A major premise of this handbook is that the reader is familiar with the basic operation of IC voltage regulators. Briefly stated: a temperature-compensated reference voltage is developed on-chip and is compared with the derived output voltage present in an error amplifier. This amplifier requires both high gain and wide bandwidth to ensure good regulation characteristics and fast transient response. It must also have low temperature drift to maintain a high order of output voltage stability under changing temperature conditions. The error amplifier drives the output stage, consisting of a Darlington pair. Also located on the chip are the necessary bias supplies, and various protection circuits. Unless otherwise stated, line and load regulation characteristics are specified at a junction temperature of 25°C. This ensures that the specification limits represent true regulation limits unmasked by thermal effects. Therefore, to test for these characteristics, it is necessary to use a low duty cycle input signal to minimize device dissipation. Internal device heating during production testing is prevented by programming the automatic test equipment for very short test times (the entire regulator test cycle is completed in less than one second). Throughout this book equivalent metric dimensions have been derived from the original inch dimensions. ### SPECIFICATIONS AND PARAMETERS — Some general comments on voltage regulator specifications and parameter definitions follow. AVERAGE TEMPERATURE COEFFICIENT OF OUTPUT VOLTAGE — The percent change in output voltage for a specified ambient temperature change. DROPOUT VOLTAGE — The input-to-output differential voltage at which the circuit ceases to regulate against further input voltage reductions. INPUT VOLTAGE RANGE — The range of dc input voltage within which the regulator operates to tolerance. INPUT-TO-OUTPUT VOLTAGE DIFFERENTIAL — The range between the input and output voltages outside of which the regulator does not operate to tolerance. LINE REGULATION — The percent change in output voltage for a specified change in input voltage. LOAD REGULATION — The percent change in output voltage for a specified change in load current. LONG TERM STABILITY — Output voltage stability under accelerated life test conditions measured after 1000 hours at maximum rated voltage/power dissipation. OUTPUT NOISE VOLTAGE — The rms value of noise voltage measured at the output with a constant load current and no input ripple. OUTPUT RESISTANCE — The resistance, at a specified value of load current, seen at the output terminal. OUTPUT VOLTAGE RANGE — The range of regulated output voltages over which certain specifications apply. QUIESCENT CURRENT — That part of the regulator input current not delivered to the load. RIPPLE REJECTION — The ratio of peak-to-peak input ripple voltage to peak-to-peak output ripple voltage. SHORT-CIRCUIT CURRENT LIMIT — The output current of the regulator measured with the output shorted to the negative supply. STANDBY CURRENT DRAIN — The supply current drawn by the regulator under no output load and no reference voltage load. TEMPERATURE STABILITY — The percent change in output voltage over a specified ambient temperature range. With respect to the output voltage temperature coefficient, particularly in the case of 3-terminal regulators, the relevant temperature is the junction temperature, not the ambient temperature. This means an estimate must be made of worst-case operating junction temperatures for each application. Fortunately, these devices are well-characterized by their thermal characteristics, simplifying this task. Operation of a regulator at, or near, its dropout voltage — or minimum permissible input-to-output voltage differential — must take into account the absolute worst-case minimum input voltage, including any ripple voltage present. All currently used 3-terminal regulators provide internal protection to guard against the more commonly experienced failure modes. These are discussed in Chapter 2. In extraordinary situations, however, certain additional precautions are essential to avoid damage to the device. A voltage supply connected to the output which exceeds the input voltage is one such situation. If the input shorts to ground, the larger voltage supply at the output causes a reversed current flow through the regulator, probably destroying the device. If using an auxilliary supply at the output of a regulator, it may be necessary to isolate the input from a possible short with a series diode. It is also essential that the normal output voltage of the regulator be greater than the second power source. For the 723 regulator, ripple rejection is specified over a 50 Hz to 10 kHz frequency range; but 120 Hz only for all 3-terminal regulators. Characteristic curves, however, are included to indicate the ripple rejection expected at any specific frequency up to 100 kHz. Note also that ripple rejection for the 3-terminal regulators is specified at a relatively high load current when compared to their allowed maximum. A particularly important point is that some 3-terminal devices exhibit a ripple rejection figure which degrades considerably as the load current is increased. This is due to self-heating of the monolithic chip which has an adverse effect on the regulator reference voltage. Since the chip thermal time constant is comparable to the ripple voltage period, ripple rejection is degraded. In the chip layout of Fairchild regulators, care was taken to ensure minimal thermal interaction from high dissipation areas of the chip to critical areas such as the voltage reference supply and the error amplifier input. For fixed voltage applications, the preferred device is a 3-terminal regulator, from the 78L, 78M or 7800 series exhibiting the lowest current/power ratings consistent with worst-case requirements of the application. The 7600 series offers the most economical means of powering small and medium size analog computing systems, and the 79E series effectively covers the needs of emitter-coupled logic systems. The universal 723 is not only capable of giving precision regulator performance in all the above applications, but can be equally efficient in more unusual applications; e.g., both positive and negative, high voltage regulators, very high line rejection regulators, low input/output differential voltage regulators, and many others detailed in Chapter 8. | TYPE NO. | PACKAGE | MAX LOAD<br>CURRENT<br>A | OUTPUT<br>VOLTAGE<br>V | P <sub>D(MAX)</sub><br>FREE AIR<br>W | PD(MAX)<br>INF. HEAT SINK<br>W | MAX LOAD<br>REGULATION<br>(ZERO TO<br>MAX I <sub>L</sub> ) | MAX LINE<br>REGULATION<br>(OVER A NOMINAL<br>V <sub>IN</sub> RANGE) | |----------------------------|--------------------------------------|----------------------------------|--------------------------|--------------------------------------|--------------------------------|------------------------------------------------------------|---------------------------------------------------------------------| | 78XX<br>78XXC<br>78XXC | TO-3<br>TO-3<br>TO-220 | 1.0 | Fixed<br>(See p 2-12) | 3.5<br>3.0<br>2.0 | 15<br>15<br>15 | 1%<br>2%<br>2% | 1%<br>2%<br>2% | | 78MXX<br>78MXXC<br>78MXXC | TO-39<br>TO-39<br>TO-220 | 0.5 | Fixed<br>(See p 2-12) | 1.0<br>1.0<br>1.0 | 5.0<br>5.0<br>5.0 | 1%<br>2%<br>2% | 1%<br>2%<br>2% | | 78LXXC<br>78LXXC | TO-92<br>TO-39 | 0.1 | Fixed | 0.7<br>0.8 | 1.7<br>2.8 | 2%<br>2% | 2%<br>2% | | 79EXX<br>79EXXC | TO-3<br>TO-3 | 3.0 | Fixed (Negative) | 3.5<br>3.0 | 15<br>15 | 1%<br>1% | 1%<br>1% | | 76XX<br>76XX | TO-100<br>Power DIP | 0.15 | Fixed/Adj | 0.8<br>2.3 | <b>2.0</b><br>5.0 | 2%<br>2% | 2%<br>2% | | 723<br>723<br>723C<br>723C | TO-100<br>TO-116<br>TO-100<br>TO-116 | 0.15 | Adjustable | 0.85<br>1.00<br>0.85<br>1.00 | 2.5<br>2.5 | 0.5%<br>0.5%<br>0.6%<br>0.6% | 0.2%<br>0.2%<br>0.5%<br>0.5% | | 104<br>304 | TO-100<br>TO-100 | 0.025 | Adjustable<br>(Negative) | 0.5<br>0.5 | | 0.1%<br>0.1% | 1%<br>1% | | 105<br>305<br>305A<br>376 | TO-99<br>TO-99<br>TO-99<br>Mini-DIP | 0.045<br>0.045<br>0.045<br>0.025 | Adjustable | 0.5<br>0.5<br>0.5<br>0.45 | | 0.2%<br>0.2%<br>0.2%<br>0.2% | 1%<br>1%<br>1%<br>1% | | 109<br>209<br>309 | TO-3<br>TO-3<br>TO-3 | 1.0 | 5.0 | 3.5<br>3.5<br>3.0 | 20<br>20<br>20 | 2%<br>2%<br>2% | 1%<br>1%<br>1% | Table 1-1 Monolithic IC Voltage Regulators Selection Guide CONTENTS AND SECTION SELECTOR | 7800 AND 78M00 POSITIVE REGULATORS | 2 | |---------------------------------------|---| | | | | 7800 AND 78M00 REGULATOR APPLICATIONS | 3 | | 79E00 NEGATIVE REGULATORS | 4 | | 79E00 REGULATOR APPLICATIONS 111 | 5 | | 78LOO AND 7600 VOLTAGE REGULATORS | 6 | | JA723 PRECISION VOLTAGE REGULATOR | 7 | | HA723 REGULATOR APPLICATIONS | 8 | | 104, 105 AND 109 VOLTAGE REGULATORS | 9 | | SWITCHING REGULATOR DESIGN | Α | | POWER SUPPLY DESIGN 11 APPENDIX | В | POWER TRANSISTORS ### IN THIS CHAPTER: - INTRODUCTION - VOLTAGE REFERENCE - ERROR AMPLIFIER - THERMAL OVERLOAD PROTECTION - FUNCTIONAL DESCRIPTION - TESTING PHILOSOPHY - CONSENSED SPECIFICATIONS - TYPICAL PERFORMANCE CURVES - TYPICAL ELECTRICAL CHARACTERISTICS - PACKAGING AND CONNECTION DIAGRAMS - ORDERING INFORMATION ### **CHAPTER 2** ### 7800/78M00 Positive, 3-Terminal Voltage Regulators #### INTRODUCTION The 7800 series circuits are self contained, 3-terminal regulators specifically intended for use in a wide variety of fixed output voltage applications. The combination of internal current limiting, safe area compensation, and thermal shutdown makes these devices immune to the failure modes normally associated with power regulator applications. Two families of positive 3-terminal regulators are available differing only in their maximum output current rating. - 78M00 series in a hermetic TO-39 package, or molded TO-220 package, rated at 0.5 A. - 7800 series in a hermetic TO-3 package, or molded TO-220 package, rated at 1.0 A. Since the electrical characteristics of the two families are virtually identical, only the 7800 series is described. Regulators are available in fixed output voltage options from 5 to 24 V. These options are first determined during the manufacturing process by the selection of an internal resistor matrix, RA, in the block diagram of *Figure 2-1* and, second, for an operating junction temperature range of –55 to +150°C for the 7800 or 0 to +125°C for the 7800C. Fig. 2-1 Block Diagram of the 3-Terminal Regulator Output voltages are specified at approximately ±4% of the nominal voltage. In applications where closer tolerance outputs are required, external components may be added allowing the output voltage to be adjusted precisely. External pass transistors may be added to increase the current handling capabilities of the regulator. These, and other applications are illustrated in Chapter 3. ### **VOLTAGE REFERENCE** Temperature compensated Zener diodes are normally used as reference elements in IC voltage regulators; however, these diodes exhibit breakdown voltages above 6 V, thus imposing a lower limit on the input voltage to the regulator. Zeners also require excessively tight process controls to maintain a satisfactory tolerance for any nonadjustable (3-terminal) application. A voltage reference which does not use a Zener diode has been developed from the predictable temperature, current and voltage relationships in an emitter base junction. To obtain a temperature compensated reference voltage, the positive temperature coefficient of an emitter base voltage differential between two transistors operated at different current densities is added to the negative temperature coefficient of emitter base voltage. Figure 2-2 shows such a reference. Transistor Q1 operates at a considerably higher current level than Q2 and the emitter base voltage differential is amplified by the voltage gain of transistor Q2. Fig. 2-2 Voltage Reference Based on Base-Emitter Voltage The reference voltage can be expressed as follows. $$\begin{split} & V_{REF} = V_{BE3} + I_{CQ2} \ R2 + I_{BQ3} \ R2 \\ & V_{REF} = V_{BE3} + \frac{R2}{R3} \ (\triangle V_{BE}) + I_{BQ3} \ R2 \\ & V_{REF} = V_{BE3} + \frac{R2}{R3} \ \left(\frac{KT}{q} \ Ln \ \frac{J1}{J2}\right) \ + I_{BQ3} \ R2 \\ & V_{REF} \cong V_{BE3} + \frac{R2}{R3} \ \left(\frac{KT}{q} \ Ln \ \frac{R2}{R1}\right) \end{split}$$ where J is current density. By selecting the resistor ratios R2:R3 and R2:R1, a low voltage, temperature compensated reference is obtained. Figure 2-3 shows a simplified schematic of the actual circuit used in the regulator. Transistors Q4, Q5 and Q6 are added to increase the reference level to 5 V. Fig. 2-3 Simplified Circuit for the Regulator The reference then becomes: $$V_{REF} = (V_{BE3} + V_{BE4} + V_{BE5} + V_{BE6}) + \frac{R2}{R3} \left( \frac{KT}{q} Ln \frac{R2}{R1} \right)$$ Resistors R1, R2 and R3 are selected so that the reference voltage is constant over the temperature range and also has a nominal value of 5 V at room temperature. An extremely tight reference voltage tolerance is, therefore, obtained without special process controls. This is because base emitter characteristics are better understood and more predictable than Zener references. Also, monolithic circuits lend themselves more readily to resistor and transistor matching. An external adjustment to trim output voltage is unnecessary in most applications. An additional benefit is that this reference has low noise output compared to a Zener reference, thus eliminating the need for a large bypass capacitor to remove noise. ### **ERROR AMPLIFIER** An error amplifier (see *Figure 2-1*) compares the output feed-back signal with the voltage reference and corrects the output by the amount of the error. The regulator circuit shown in *Figure 2-3* has the error amplifier combined with the voltage reference. The advantage is that noise at the regulator output is minimized since the amplifier and reference are no longer separate sources of noise. In *Figure 2-3*, transistor Q3 is used as the error amplifier; and at the same time, its base emitter voltage is used as part of the reference. A current source is used as the active load to the error amplifier. A negative feedback path is provided through feedback resistors R1 and R2. If the voltage at the output increases due to a reduction in load current, that voltage change is transmitted to the base of transistor Q3. Transistor Q3, then, conducts more, effectively reducing the base drive to the output transistor by current steering. The result is a decrease in output voltage, and this tends to correct the change in output voltage due to the load current change. As the loop settles, an equilibrium value at the output is reached. The output voltage is derived using the following formula. Output Voltage = $$V_{REF} \left( \frac{R1 + R2}{R2} \right)$$ Varying the resistor ratio R1 + R2:R2 yields different fixed output voltages. #### THERMAL OVERLOAD PROTECTION One of the benefits of including the series pass transistor on the chip is that it is then possible to incorporate both thermal and current overload protection. Low power IC regulators usually rely on current limiting for overload protection as there is no practical way to sense junction temperature in a separate pass transistor. Excessive heating of the pass transistor, then, becomes one of the primary failure mechanisms of these solid state regulators. A thermal overload protection circuit in a monolithic regulator which contains the pass transistor limits the maximum temperature of the transistor junction. This limiting is independent of input voltage and the type of overload/degree of package heat sinking. The base emitter junction of a transistor limiter is used to sense the temperature of the chip. The temperature limiter normally is biased below its activation threshold so that it does not affect circuit operation. If the chip temperature rises to its maximum limit due to a load fault or other conditions, the temperature limiter turns on. This removes the base drive to the output transistors and shuts down the regulator, preventing further chip heating. ### **FUNCTIONAL DESCRIPTION** Figure 2-4 shows the equivalent schematic diagram of the IC regulator. Transistors Q1 through Q6 and resistors R1, R2 and R3 constitute a 5 V, temperature compensated internal voltage reference for the regulator. The base emitter voltages of transistors Q3, Q4, Q5 and Q6 provide the negative temperature coefficient component of the output voltage. The voltage drop across R2 is the positive temperature coefficient component. This is derived from the differential base emitter voltages across transistors Q1 and Q2, which operate at a current ratio of $\approx$ 20 to 1. The output voltage of the regulator is determined by selecting a ratio from a resistor matrix which multiplies the reference voltage. The current required by the load is supplied from the input terminal through the series pass transistor Q17, driven by transistor Q16. Transistor Q3 is the gain stage providing regulation. Its effective gain is increased by the pnp transistor Q11 which acts as a buffer to drive the active collector load formed by the pnp current source transistor pair, Q8 and Q9. The current from Q8 and Q9 is set up by the current through resistor R1. During regulator turn on, the current in R1 flows first through transistor Q13 — part of a start up circuit containing Zener diode D1, transistors Q12 and Q13, and resistors R5, R6 and R7. After the device is in regulation, Q13 is biased off and the regulator takes over setting the current in R1, which now flows through Q5 and Q10. This start up circuit is required since the regulator which eventually is to supply the current in R1 is off during initial device turn on. Thermal limiting is accomplished by transistor Q14. The base of Q14 is clamped to $\approx\!0.4$ V by the resistive divider string R5, R6 and R7 in the start up circuit. As the junction temperature rises, the turn on threshold of Q14 decreases. At a junction temperature of $\approx\!175^{\circ}\text{C}$ , transistor Q14 turns on and the base current drive to the drive transistor is removed. This shuts down the pass transistor and prevents further increases in chip temperature. Fig. 2-4 Circuit Schematic of the 3-Terminal Regulator Whereas this form of thermal protection is effective for *persistent* overloads which would cause excessive chip temperature, it is ineffective against *instantaneous* overloads which could result in a secondary breakdown of the pass transistor or damage to metal interconnections due to abnormally high current density. Transistor Q15 and resistor R11 protect against instantaneous overloads by limiting output current. If the output current rises to a high level, the current through R11 will turn on Q15, thus shunting base current away from the driver transistor and preventing further increases in output current. To ensure that the output transistor operates within its forward safe area, a compensating network is included to limit the instantaneous power in the output transistor. When the voltage across the pass transistor exceeds 8 V, current through resistor R13 and diode D2 reduces the limiting current. As illustrated in *Figure 2-5*, the higher the voltage across the pass transistor, the lower the limiting current. Fig. 2-5 Input-Output Differential vs Current Limit An MOS capacitor of 30 pF is incorporated on the chip to ensure stable operation without the need for a bypass capacitor on the output. Table 2-1 shows the typical performance characteristics of the regulator. | PARAMETER | TEST CONDITIONS $(V_{OUT} = 5 \text{ V, T}_{J} = 25^{\circ}\text{C, V}_{IN} = 10 \text{ V}$ AND $I_{OUT} = 500 \text{ mA UNLESS}$ | CHARACTERISTICS | | | |-----------------------|-----------------------------------------------------------------------------------------------------------------------------------|-----------------|-----------------|--| | | OTHERWISE SPECIFIED) | 7805 | 78M05 | | | OUTPUT TOLERANCE | | ±4% | ±4% | | | QUIESCENT CURRENT | | 4.2 mA | 4.5 mA | | | OUTPUT RESISTANCE | f = 1 kHz | 20 m $\Omega$ | 20 m Ω | | | LINE REGULATION | 7 V ≤ V <sub>IN</sub> ≤ 25 V | 0.005%/V | .0033%/V | | | TEMPERATURE DRIFT | -20°C ≤ T <sub>J</sub> ≤ 125°C | 0.022%/°C | 0.02%/°C | | | MINIMUM INPUT VOLTAGE | I <sub>OUT</sub> = 1A (.5 A for 78MO5) | 7.0 V | 7.0 V | | | OUTPUT NOISE VOLTAGE | 10 Hz ≤ f ≤ 100 kHz | 40 μV | 40 μV | | | RIPPLE REJECTION | f = 120 Hz | 78 dB | 80 dB | | | THERMAL RESISTANCE | TO-3 PACKAGE | 4°C/W | | | | (JUNCTION TO CASE) | TO-220 PACKAGE TO-39 PACKAGE | 4°C/W | 5°C/W<br>20°C/W | | Table 2-1 Typical Characteristics (7805 and 78M05) ### **TESTING PHILOSOPHY** The 7800 series device is tested in a manner reflecting its intended usage. The input/output voltage differential used to test each device in the series takes into account all the variations in a nominal, unregulated dc source. For example, the 7812 is tested with a $7\ V$ input/output differential which considers the following parameters and their variations. - Minimum device input/output differential - Power supply ripple - Line voltage tolerance - Diode drop variation and source impedance variations Table 2-2 presents the considerations resulting from the combination of all these factors and tolerances. Therefore, not only is the 7812 tested with an additional guard band of 0.5 V (19 V total), but the input voltage range used for testing allows greater input voltage variation than found in actual use conditions. Other devices in the 7800 series are tested with the same practical considerations. ### **CONDENSED SPECIFICATIONS** The electrical characteristics listed below pertain specifically to the 7800 and 7800C series regulators. The 78M00 and 78M00C series have similar characteristics except that nominal and peak output currents are 200 mA and 750 mA respectively, instead of 500 mA and 2.2 A for the 7800 and 7800C. | V <sub>O(max)</sub> = | 12.5 V | |-------------------------------------|--------| | V <sub>IN</sub> – V <sub>O</sub> | 2 V | | Total | 14.5 V | | Line Variation = (10%) | 1.4 V | | Total | 15.9 V | | Ripple = (10%) | 1.6 V | | Total | 17.5 V | | R <sub>s</sub> and V <sub>d</sub> = | 1.0 V | | Total | 18.5 V | | | | | | | Table 2-2 Derivation of Test Voltage ### **ABSOLUTE MAXIMUM RATINGS (7800, 7800C)** | Input Voltage (5 V through 18 V) | 35 V | |-----------------------------------------------------------------|--------------------| | (24 V) | 40 V | | Internal Power Dissipation (Note 1) | Internally Limited | | Storage Temperature Range | −65°C to +150°C | | Operating Junction Temperature Range 7800 | −55°C to +150°C | | 7800C | 0°C to +125°C | | Lead Temperature (Soldering, 60 second time limit) TO-3 Package | 300°C | | (Soldering, 10 second time limit) TO-220 Package | 230°C | ### **ABSOLUTE MAXIMUM RATINGS (78M00, 78M00C)** | Input Voltage (5 V through 15 V) | 35 V | |------------------------------------------------------------------|------------------------| | (20 V, 24 V) | 40 V | | Internal Power Dissipation (Note 1) | Internally Limited | | Storage Temperature Range | -65°C to +200°C | | Operating Junction Temperature Range | | | Military (78M00) | −55°C to +175°C | | Commercial (78M00C) | 0°C to +175°C (TO-39), | | | 0°C to +125°C (TO-220) | | Lead Temperature (Soldering, 60 second time limit) TO-39 Package | 300°C | | (Soldering, 10 second time limit) TO-220 Package | 230°C | | NOTE 1: Thermal resistance of the packages (without a heat sink) | | | | | | |------------------------------------------------------------------|-----------------------|--|--|--|--| | Junction-to-Case | Junction-to-Ambient | | | | | | TO-3 Package4°C/W | TO-3 Package35°C/W | | | | | | TO-220 Package | TO-220 Package50°C/W | | | | | | TO-39 Package20°C/W | TO-39 Package 150°C/W | | | | | Fig. 2-6 Typical Performance Curves For 7800 Series $V_{IN}$ = 10 V, $I_{OUT}$ = 500 mA, $-55^{\circ}$ C $\leq$ T $_{J}$ $\leq$ 150 $^{\circ}$ C (7805) $0^{\circ}$ C $\leq$ T $_{J}$ $\leq$ 125 $^{\circ}$ C (7805C) unless otherwise specified | DADAMETED | | | CONDITIONS | | 7805 | | | 7805C | | LINITE | |------------------------------|-------------------------------------|---------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|----------|------|------|------|-------|------|----------| | PARAMETER | | | CONDITIONS | MIN | TYP | MAX | MIN | TYP | MAX | UNITS | | Output Voltage | | T <sub>J</sub> = 25°C | | 4.8 | 5.0 | 5.2 | 4.8 | 5.0 | 5.2 | V | | Line Regulation | | T <sub>J</sub> = 25°C | 7.0 V ≤ V <sub>IN</sub> ≤ 25V | | 3.0 | 50 | | 3.0 | 100 | mV | | Line negulation | 'J - | | 8.0 V ≤ V <sub>IN</sub> ≤ 12 V | | 1.0 | 25 | | 1.0 | 50 | mV | | Load Regulation | | T <sub>J</sub> = 25°C | 5.0 mA ≤ I <sub>OUT</sub> ≤ 1.5 A | | 15 | 50 | | 15 | 100 | mV | | Load negulation | | 1 3 - 23 0 | 250 mA ≤ I <sub>OUT</sub> ≤ 750 mA | <u> </u> | 5.0 | 25 | | 5.0 | 50 | mV | | | | 8.0 V (7.0 V | / for 7805C) ≤ V <sub>IN</sub> ≤ 20 V | ŀ | | | | | | | | Output Voltage | | 5.0 mA ≤ I <sub>OUT</sub> ≤ 1.0 A | | 4.65 | | 5.35 | 4.75 | | 5.25 | V | | | F | | | <u> </u> | | | | | | <u> </u> | | Quiescent Current | T <sub>J</sub> = 25° | | | 1 | 4.2 | 6.0 | | 4.2 | 8.0 | mA | | Quiescent Current Changes | with line | 8.0 V (7.0 V | / for 7805C) ≤ V <sub>IN</sub> ≤ 25 V | | | 0.8 | | | 1.3 | mA | | Quiescent Current Changes | with load | 5.0 mA ≤ I | OUT ≤ 1.0 A | | | 0.5 | | | 0.5 | mA | | Output Noise Voltage | | $T_A = 25^{\circ}C$ | 10 Hz ≤ f ≤ 100 kHz | | 40 | | | 40 | | μV | | Long Term Stability | | | | | | 20 | | | 20 | mV | | Ripple Rejection | | f = 120 Hz, | 8.0 V ≤ V <sub>IN</sub> ≤ 18 V | 68 | 78 | | 62 | 78 | | dB | | Dropout Voltage | - | I <sub>OUT</sub> = 1.0 | A, $T_{J} = 25^{\circ}C$ | | 2.0 | | | 2.0 | | V | | Output Resistance | | f = 1.0 kHz | | | 17 | | | 17 | | mΩ | | Short Circuit Current | | T <sub>J</sub> = 25° C | | | 750 | | | 750 | | mA | | Peak Output Current | Output Current $T_J = 25^{\circ} C$ | | | | 2.2 | | | 2.2 | | Α | | Average TC of Output Volt | 200 | I <sub>OUT</sub> = 5.0 | mA, $0^{\circ}$ C $\leq$ T <sub>J</sub> $\leq$ 150 $^{\circ}$ C (7800) | | -1.1 | | | | | mV/°C | | Average TC of Output Voltage | | $I_{OUT} = 5.0 \text{ mA}, 0^{\circ} \text{C} \le T_{J} \le 125^{\circ} \text{C} (7800 \text{C})$ | | | | | | -1.1 | | mV/°C | ### **ELECTRICAL CHARACTERISTICS** $V_{IN}$ = 11 V, $I_{OUT}$ = 500 mA, $-55^{\circ}C \le T_{J} \le 150^{\circ}C$ (7806) $0^{\circ}C \le T_{J} \le 125^{\circ}C$ (7806C) unless otherwise specified | DADAMETED | | • | CONDITIONS | | 7806 | | | 7806C | | LINITO | | |---------------------------|-------------------|-----------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|------|------|------|------|-------|-----------|--------|--| | PARAMETER | | | CONDITIONS | MIN | TYP | MAX | MIN | TYP | MAX | UNITS | | | Output Voltage | | T <sub>J</sub> = 25°C | | 5.75 | 6.0 | 6.25 | 5.75 | 6.0 | 6.25 | V | | | Line Regulation | · | T <sub>J</sub> = 25°C | 8.0 V ≤ V <sub>IN</sub> ≤ 25 V | | | 5.0 | | | 120 | mV | | | | | | 9.0 V ≤ V <sub>IN</sub> ≤ 13 V | | | 1.5 | | | 60 | mV | | | Load Regulation | | T」= 25°C | 5.0 mA ≤ I <sub>OUT</sub> ≤ 1.5 A | | | 14 | | | 120<br>60 | mV | | | | | | 250 mA ≤ I <sub>OUT</sub> ≤ 750 mA | | | 4.0 | | | 60 | mV | | | Output Voltage | | 9.0 V (8.0 V for 7806C) $\leq$ V <sub>IN</sub> $\leq$ 21 V<br>5.0 mA $\leq$ I <sub>OUT</sub> $\leq$ 1.0 A | | 5.65 | | 6.35 | 5.7 | | 6.3 | V | | | | | P≤ 15 W | | | | | | | | | | | Quiescent Current | Quiescent Current | | | | 4.3 | 6.0 | | 4.3 | 8.0 | mA | | | Quiescent Current Change | with line | 9.0 V (8.0 V | V for 7806C) ≤ V <sub>IN</sub> ≤ 25 V | | | 0.8 | · | | 1.3 | mA | | | Quiescent Current Change | with load | $5.0 \text{ mA} \leq I_{OUT} \leq 1.0 \text{ A}$ | | | | 0.5 | | | 0.5 | mA | | | Output Noise Voltage | , | $T_A = 25^{\circ}C$ , 10 Hz $\leq$ f $\leq$ 100 kHz | | | 45 | | | 45 | | μV | | | Long Term Stability | | | | | | 24 | | | 24 | mV | | | Ripple Rejection | | f = 120 Hz, 9.0 V ≤ V <sub>IN</sub> ≤ 19 V | | | 75 | | 59 | 75 | | dB | | | Dropout Voltage | | I <sub>OUT</sub> = 1.0 A, T <sub>J</sub> = 25°C | | | 2.0 | | | 2.0 | | V | | | Output Resistance | | f = 1.0 kHz | | | 19 | | | 19 | | mΩ | | | Short Circuit Current | | TJ = 25°C | | | 550 | | | 550 | | mA | | | Peak Output Current | | TJ = 25°C | | | 2.2 | | | 2.2 | | Α | | | Average TC of Output Volt | | I <sub>OUT</sub> = 5.0 | mA, $0^{\circ}$ C $\leq$ T <sub>J</sub> $\leq$ 150 $^{\circ}$ C (7806) | | -0.8 | | | | | mV/°C | | | Average TC of Output Volt | age | $I_{OUT} = 5.0 \text{ mA}, 0^{\circ}\text{C} \le T_{J} \le 125^{\circ}\text{C} (7806\text{C})$ | | | | | | -0.8 | | mV/°C | | $V_{IN} = 14 \text{ V, I}_{OUT} = 500 \text{ mA, } -55^{\circ}\text{C} \leqslant \text{T}_{J} \leqslant 150^{\circ}\text{C (7808) } 0^{\circ}\text{C} \leqslant \text{T}_{J} \leqslant 125^{\circ}\text{C (7808C)} \quad \text{unless otherwise specified}$ | DADAMETED | | | CONDITIONS | | 7808 | | | 7808C | | LINUTE | |---------------------------|------------------------------|------------------------|------------------------------------------------------------------------------------------------------------------------|-----|------|-----|-----|-------|----------|--------| | PARAMETER | | | CONDITIONS | MIN | TYP | MAX | MIN | TYP | MAX | UNITS | | Output Voltage | | T <sub>J</sub> = 25°C | | 7.7 | 8.0 | 8.3 | 7.7 | 8.0 | 8.3 | V | | Line Decutation | | T 25°C | $10.5 \text{ V} \le \text{V}_{\text{IN}} \le 25 \text{ V}$<br>$11 \text{ V} \le \text{V}_{\text{IN}} \le 17 \text{ V}$ | | 6.0 | 80 | | 6.0 | 160 | mV | | Line Regulation | | | | | 2.0 | 40 | | 2.0 | 80 | mV | | Load Regulation | ulation T. = 25°C | | 5.0 mA < IOUT < 1.5 A | | 12 | 80 | | 12 | 160 | mV | | Load Negulation | 1 J = 25 C | | 250 mA ≤ I <sub>OUT</sub> ≤ 750 mA | | 4.0 | 40 | | 4.0 | 80 | mV | | | | 11.5 V (10. | 5 V for 7808C) ≤ V <sub>IN</sub> ≤ 23 V | | | | | | | | | Output Voltage | Output Voltage 5.0 mA ≤ I | | OUT ≤ 1.0 A | 7.6 | | 8.4 | 7.6 | | 8.4 | V | | | | P ≤ 15 W | | | | | | | | | | Quiescent Current | | $T_J = 25^{\circ}C$ | | ì | 4.3 | 6.0 | | 4.3 | 8.0 | mA | | Quiescent Current Change | with line | 11.5 V (10. | 5 V for 7808C) ≤ V <sub>IN</sub> ≤ 25 V | | | 0.8 | | | 1.0 | mA | | | with load | 5.0 mA ≤ I | OUT ≤ 1.0 A | | | 0.5 | | | 0.5 | mA | | Output Noise Voltage | | $T_A = 25^{\circ}C$ | 19 Hz ≤ f ≤ 100 kHz | | 52 | , | | 52 | | μV | | Long Term Stability | | | | | | 32 | | | 32 | mV | | Ripple Rejection | | f = 120 Hz, | 11.5 $V \le V_{1N} \le 21.5 V$ | 62 | 72 | | 56 | 72 | | dB | | Dropout Voltage | | I <sub>OUT</sub> = 1.0 | A, $T_J = 25^{\circ} C$ | | 2.0 | | | 2.0 | <u> </u> | V | | Output Resistance | | f = 1.0 kHz | | İ | 16 | | | 16 | | mΩ | | Short Circuit Current | | T <sub>J</sub> = 25°C | | | 450 | | | 450 | | mA | | Peak Output Current | | T <sub>J</sub> = 25°C | | | 2.2 | | , | 2.2 | | Α | | Average TC of Output Volt | A TO . ( O ) / . ! | | mA, $0^{\circ}$ C $\leq$ T <sub>J</sub> $\leq$ 150° C (7808) | | -0.8 | | | | | mV/°C | | Average 10 of Output Voit | Average TC of Output Voltage | | mA, $0^{\circ}$ C $\leq$ T <sub>J</sub> $\leq$ 125 $^{\circ}$ C (7808C) | | | | | -0.8 | | mV/°C | ### **ELECTRICAL CHARACTERISTICS** $V_{IN}$ = 19 V, $I_{OUT}$ = 500 mA, $-55^{\circ}C \le T_{J} \le 150^{\circ}C$ (7812) $0^{\circ}C \le T_{J} \le 125^{\circ}C$ (7812C) unless otherwise specified | PAD AMETED | | | CONDITIONS | | 7812 | | | 7812C | | UNITS | |---------------------------|-----------|------------------------|-------------------------------------------------------------------------|------|------|------|---------|-------|------|-------| | PARAMETER | | | CONDITIONS | MIN | TYP | MAX | MIN | TYP | MAX | UNITS | | Output Voltage | | T၂ = 25° C | | 11.5 | 12 | 12.5 | 11.5 | 12 | 12.5 | V | | Line Beer feeten | | T 05°0 | 14.5 V ≤ V <sub>IN</sub> ≤ 30 V | | 10 | 120 | | 10 | 240 | mV | | Line Regulation | | $T_J = 25^{\circ} C$ | 16 V ≤ V <sub>IN</sub> ≤ 22 V | | 3.0 | 60 | | 3.0 | 120 | mV | | Load Regulation | | T <sub>J</sub> = 25°C | 5.0 mA ≤ I <sub>OUT</sub> ≤ 1.5 A | | 12 | 120 | | 12 | 240 | mV | | Load Negulation | | | 250 mA ≤ I <sub>OUT</sub> ≤ 750 mA | | 4.0 | 60 | | 4.0 | 120 | mV | | • | Į | 15.5 V (14. | 5 V for 7812C) ≤ V <sub>IN</sub> ≤ 27 V | | | | | | | ļ | | Output Voltage | | 5.0 mA ≤ I | OUT ≤ 1.0 A | 11.4 | | 12.6 | 11.4 | | 12.6 | V | | | | P ≤ 15 W | | | | | | | | | | Quiescent Current | | T <sub>J</sub> = 25°C | | | 4.3 | 6.0 | | 4.3 | 8.0 | mA | | Quiescent Current Change | with line | 15 V (14.5 | V for 7812C) ≤ V <sub>IN</sub> ≤ 30 V | | | 0.8 | | | 1.0 | mA | | Quiescent Current Change | with load | 5.0 mA ≤ I | OUT ≤ 1.0 A | | | 0.5 | | | 0.5 | mA | | Output Noise Voltage | | $T_A = 25^{\circ}C$ | 10 Hz ≤ f ≤ 100 kHz | | 75 | | | 75 | | μΑ | | Long Term Stability | | | | | | 48 | | | 48 | mA | | Ripple Rejection | | f = 120 Hz, | 15 V ≤ V <sub>IN</sub> ≤ 25 V | 61 | 71. | | 55 | 71 | | dB | | Dropout Voltage | | I <sub>OUT</sub> = 1.0 | A, T <sub>J</sub> = 25°C | | 2.0 | | | 2.0 | | V | | Output Resistance | | f = 1.0 kHz | | | 18 | | | 18 | | mΩ | | Short Circuit Current | | T <sub>J</sub> = 25°C | | | 350 | | | 350 | | mA | | Peak Output Current TJ | | T <sub>J</sub> = 25°C | | | 2.2 | | | 2.2 | | Α | | Average TC of Output Volt | 200 | | mA, $0^{\circ}$ C $\leq$ TJ $\leq$ 150 $^{\circ}$ C (7812) | | -1.0 | | <u></u> | | | mV/°C | | Average 10 of Output voit | ayc | I <sub>OUT</sub> = 5.0 | mA, $0^{\circ}$ C $\leq$ T <sub>J</sub> $\leq$ 125 $^{\circ}$ C (7812C) | | | | , | -1.0 | | mV/°C | $V_{1N} = 23 \text{ V}, I_{OUT} = 500 \text{ mA}, -55^{\circ}\text{C} \leqslant T_{J} \leqslant 150^{\circ}\text{C} (7815) \ 0^{\circ}\text{C} \leqslant T_{J} \leqslant 125^{\circ}\text{C} (7815C)$ unless otherwise specified | DADAMETED | | | CONDITIONS | | 7815 | | | 7815C | | UNITS | |---------------------------|------------|-------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|-------|------|-------|-------|-------|-------|-------| | PARAMETER | • | | CONDITIONS | MIN | TYP | MAX | MIN | TYP | MAX | UNITS | | Output Voltage | | T <sub>J</sub> = 25°C | | 14.4 | 15 | 15.6 | 14.4 | 15 | 15.6 | V | | Line Demulation | | T <sub>J</sub> = 25°C | 17.5 V ≤ V <sub>IN</sub> ≤ 30 V | | 11 | 150 | | 11 | 300 | mV | | Line Regulation | | 1j - 25 C | 20 V ≤ V <sub>IN</sub> ≤ 26 V | | 3.0 | 75 | , | 3.0 | 150 | mV | | Load Regulation | | T_j = 25°C | 5.0 mA ≤ I <sub>OUT</sub> ≤ 1.5 A | | 12 | 150 | | 12 | 150 | mV | | Load Negulation | | 1j - 25 C | 250 mA ≤ I <sub>OUT</sub> ≤ 750 mA | | 4.0 | 75 | | 4.0 | 75 | mV | | | | 18.5 V (17.5 V for 7815 C) ≤ V <sub>IN</sub> ≤ 30 V | | | | | | | | | | Output Voltage | | 5.0 mA ≤ I <sub>OUT</sub> ≤ 1.0 A | | 14.25 | | 15.75 | 14.25 | | 15.75 | v | | | | P ≤ 15 W | | - | | | | | | | | Quiescent Current | | T <sub>J</sub> = 25°C | | | 4.4 | 6.0 | | 4.4 | 8.0 | mA | | Outorout Comment Change | with line | 18.5 V (17.5 V for 7815C) ≤ V <sub>IN</sub> ≤ 30 V | | | | 0.8 | | | 1.0 | mA | | Quiescent Current Change | with load | 5.0 mA ≤ I | OUT ≤ 1.0 A | | | 0.5 | | | 0.5 | mA | | Output Noise Voltage | , | T <sub>A</sub> = 25°C, | 10 Hz ≤ f ≤ 100 kHz | | 90 | | | 90 | | μV | | Long Term Stability | | | | | | 60 | | | 60 | mV | | Ripple Rejection | | f = 120 Hz, 18.5 V ≤ V <sub>IN</sub> ≤ 28.5 V | | 60 | 70 | | . 54 | 70 | | dB | | Dropout Voltage | | I <sub>OUT</sub> = 1.0 A, T <sub>J</sub> = 25°C | | | 2.0 | , | | 2.0 | | V | | Output Resistance f | | f = 1.0 kHz | | | 19 | | | 19 | | mΩ | | Short Circuit Current | rrent Tj = | | $T_J = 25^{\circ}C$ | | 230 | | | 230 | | mA | | Peak Output Current | | T」= 25°C | | | 2.1 | | | 2.1 | | Α | | Average TC of Output Volt | 900 | $I_{OUT} = 5.0 \text{ mA}, 0^{\circ} \text{C} \le T_{\text{J}} \le 150^{\circ} \text{C} (7815)$ | | | -1.0 | | | | | mV/°C | | Average 10 of Output Voit | aye | IOUT = 5.0 | I <sub>OUT</sub> = 5.0 mA, 0°C ≤ T <sub>J</sub> ≤ 125°C (7815C) | | | | | -1.0 | | mV/°C | ### **ELECTRICAL CHARACTERISTICS** $V_{IN}$ = 27 V, $I_{OUT}$ = 500 mA, $-55^{\circ}C \le T_{J} \le 150^{\circ}C$ (7818) $0^{\circ}C \le T_{J} \le 125^{\circ}C$ (7818C) unless otherwise specified | PARAMETER | | | CONDITIONS | | 7818 | | | 7818C | | UNITS | |------------------------------|-----------|------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|------|------|------|------|-------|------|-------| | PARAMETER | | - | CONDITIONS | MIN | TYP | MAX | MIN | TYP | MAX | UNITS | | Output Voltage | | T <sub>J</sub> = 25°C | | | 18 | 18.7 | 17.3 | 18 | 18.7 | V | | Line Regulation | | T. = 25°C | $21 \text{ V} \le \text{V}_{1\text{N}} \le 33 \text{ V}$<br>$24 \text{ V} \le \text{V}_{1\text{N}} \le 30 \text{ V}$ | | 15 | 180 | | 15 | 360 | mV | | Line Regulation | | 1 J = 25 C | 24 V ≤ V <sub>IN</sub> ≤ 30 V | | 5.0 | 90 | | 5.0 | 180 | mV | | Load Regulation | | T 1 = 25°C | 5.0 mA < I <sub>OUT</sub> < 1.5 A | | 12 | 180 | | 12 | 360 | mV | | Load Tregalation | | . j - 25 C | 250 mA ≤ I <sub>OUT</sub> ≤ 750 mA | | 4.0 | 90 | | 4.0 | 180 | mV | | | | 22 V (21 V for 7818C) ≤ V <sub>IN</sub> ≤ 33 V | | | | | | | | | | Output Voltage | | 5.0 mA ≤ I <sub>OUT</sub> ≤ 1.0 A | | 17.1 | | 18.9 | 17.1 | | 18.9 | V | | | | P ≤ 15 W | | | | | | | | | | Quiescent Current | | $T_J = 25^{\circ}C$ | | | 4.5 | 6.0 | | 4.5 | 8.0 | mA | | Ovices and Commont Change | with line | 22 V (21 V | for 7818 C) ≤ V <sub>IN</sub> ≤ 33 V | | | 0.8 | | | 1.0 | mA | | Quiescent Current Change | with load | 5.0 mA ≤ I | OUT ≤ 1.0 A | | | 0.5 | | | 0.5 | mA | | Output Noise Voltage | | $T_A = 25^{\circ}C$ , 10 Hz $\leq f \leq 100$ kHz | | | 110 | | | 110 | | μΑ | | Long Term Stability | | | | | | 72 | | | 72 | mV | | Ripple Rejection | | f = 120 Hz, 22 V ≤ V <sub>IN</sub> ≤ 32 V | | 59 | 69 | | 53 | 69 | | dB | | Dropout Voltage | | I <sub>OUT</sub> = 1.0 A, T <sub>J</sub> = 25°C | | | 2.0 | | | 2.0 | | V | | Output Resistance | | f = 1.0 kHz | | | 22 | | | 22 | | mΩ | | Short Circuit Current | | T <sub>J</sub> = 25°C | | | 200 | | | 200 | | mA | | Peak Output Current | | Tj = 25°C | | | 2.1 | | | 2.1 | | Α | | A | | | mA, $0^{\circ}$ C $\leq$ T <sub>J</sub> $\leq$ 150 $^{\circ}$ C (7818) | | -1.0 | | | | | mV/°C | | Average TC of Output Voltage | | I <sub>OUT</sub> = 5.0 mA, 0°C less T <sub>J</sub> less 125°C (7818C) | | | | | | -1.0 | | mV/°C | $V_{IN} = 33 \text{ V, I}_{OUT} = 500 \text{ mA, } -55^{\circ}\text{C} \le \text{T}_{J} \le 150^{\circ}\text{C} (7824) \ 0^{\circ}\text{C} \le \text{T}_{J} \le 125^{\circ}\text{C} (7824\text{C})$ unless otherwise specified | PARAMETER | | | CONDITIONS | | 7824 | | | 7824C | | UNITS | |----------------------------|-----------|----------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|----------|------|------|------|-------|------|-------| | TANAMETER | | | CONDITIONS | MIN | TYP | MAX | MIN | TYP | MAX | UNITS | | Output Voltage | | T <sub>J</sub> = 25°C | | 23 | 24 | 25 | 23 | 24 | 25 | V | | Line Regulation | | T <sub>J</sub> = 25°C | 27 V ≤ V <sub>IN</sub> ≤ 38 V | <u> </u> | 18 | 240 | | 18 | 480 | mV | | Line negulation | | 11-25 C | 30 V ≤ V <sub>IN</sub> ≤ 36 V | | 6.0 | 120 | | 6.0 | 240 | mV | | Load Regulation | | T <sub>J</sub> = 25°C | 5.0 mA ≤ I <sub>OUT</sub> ≤ 1.5 A | | 12 | 240 | | 12 | 480 | mV | | Load Regulation | | 11-25 C | 250 mA ≤ I <sub>OUT</sub> ≤ 750 mA | | 4.0 | 120 | | 4.0 | 240 | mV | | | | 28 V (27 V for 7824C) ≤ V <sub>IN</sub> ≤ 38 V | | | | | | | | | | Output Voltage | | 5.0 mA ≤ I <sub>OUT</sub> ≤ 1.0 A | | 22.8 | | 25.2 | 22.8 | | 25.2 | v | | | | P ≤ 15 W | | 1 | ļ | | | | | | | Quiescent Current | | T <sub>J</sub> = 25°C | | | 4.6 | 6.0 | | 4.6 | 8.0 | mA | | Quiescent Current Change | with line | 28 V (27 V | for 7824C) ≤ V <sub>IN</sub> ≤ 38 V | | | 0.8 | | | 1.0 | mA | | Quiescent Current Change | with load | 5.0 mA ≤ I | OUT ≤ 1.0 A | | | 0.5 | | | 0.5 | mA | | Output Noise Voltage | | $T_A = 25^{\circ}C$ | 10 Hz ≤ f ≤ 100 kHz | | 170 | | | 170 | | μV | | Long Term Stability | | ĺ | | | | 96 | | | 96 | mV | | Ripple Rejection | | f = 120 Hz, | 28 V ≤ V <sub>IN</sub> ≤ 38 V | 56 | 66 | | 50 | 66 | | dB | | Dropout Voltage | | IOUT = 1.0 | $A, T_J = 25^{\circ}C$ | | 2.0 | | | 2.0 | | V | | Output Resistance | | f = 1.0 kHz | | | 28 | | | 28 | | mΩ | | Short Circuit Current | | T <sub>J</sub> = 25°C | | | 150 | | | 150 | | mA | | Peak Output Current | | T <sub>J</sub> = 25°C | | | 2.1 | | | 2.1 | | Α | | Average TC of Output Volta | 200 | IOUT = 5.0 | mA, $0^{\circ}$ C $\leq$ T <sub>J</sub> $\leq$ 150 $^{\circ}$ C (7824) | | -1.5 | | | | | mV/°C | | Average 10 of Output Volta | age | $I_{OUT} = 5.0 \text{ mA}, 0^{\circ} \text{C} \leq T_{J} \leq 125^{\circ} \text{C} (7824\text{C})$ | | 1 | | | | -1.5 | | mV/°C | Fig. 2-7 JEDEC TO-3 Fig. 2-8 JEDEC TO-220 Fig. 2-9 JEDEC TO-39 | - | OUTPUT | OUTPUT TO-3 TO-3 | | | | , TO-220 | | | |-------------|---------|------------------|----------|-------|----------|----------|----------|--| | | VOLTAGE | TYPE | PART NO. | TYPE | PART NO. | TYPE | PART NO. | | | | 5 V | 7805 | 7805KM | 7805C | 7805KC | 7805C | 7805UC | | | 7800/7800C | 6 V | 7806 | 7806KM | 7806C | 7806KC | 7806C | 7806UC | | | 7000/ 7000C | 8 V | 7808 | 7808KM | 7808C | 7808KC | 7808C | 7808UC | | | | 12 V | 7812 | 7812KM | 7812C | 7812KC | 7812C | 7812UC | | | | 15 V | 7815 | 7815KM | 7815C | 7815KC | 7815C | 7815UC | | | | 18 V | 7818 | 7818KM | 7818C | 7818KC | 7818C | 7818UC | | | | 24 V | 7824 | 7824KM | 7824C | 7824KC | 7824C | 7824UC | | Fig. 2-10 Ordering Information | | OUTPUT | OUTPUT TO-39 TO-39 | | | )-39 | то | -220 | |-------------------|---------|--------------------|----------|--------|----------|--------|----------| | | VOLTAGE | TYPE | PART NO. | TYPE | PART NO. | TYPE | PART NO. | | | 5 V | 78M05 | 78M05HM | 78M05C | 78M05HC | 78M05C | 78M05UC | | 78M00/78M00C | 6 V | 78M06 | 78M06HM | 78M06C | 78M06HC | 78M06C | 78M06UC | | 76IVIOU/ 76IVIOUC | 8 V | 78M08 | 78M08HM | 78M08C | 78M08HC | 78M08C | 78M08UC | | | 12 V | 78M12 | 78M12HM | 78M12C | 78M12HC | 78M12C | 78M12UC | | | 15 V | 78M15 | 78M15HM | 78M15C | 78M15HC | 78M15C | 78M15UC | | | 20 V | 78M20 | 78M20HM | 78M20C | 78M20HC | 78M20C | 78M20UC | | | 24 V | 78M24 | 78M24HM | 78M24C | 78M24HC | 78M24C | 78M24UC | | | | | | | | | | Fig. 2-11 Ordering Information NOTE: For more detailed information on the 78M00 Series Voltage Regulators — refer to the 78M00 Data Sheet. CONTENTS AND SECTION SELECTOR 7800 AND 78M00 REGULATOR APPLICATIONS 79E00 NEGATIVE REGULATORS 79E00 REGULATOR APPLICATIONS 78L00 AND 7600 VOLTAGE REGULATORS µA723 PRECISION VOLTAGE REGULATOR µA723 REGULATOR APPLICATIONS 104, 105 AND 109 VOLTAGE REGULATORS SWITCHING REGULATOR DESIGN APPENDIX POWER SUPPLY DESIGN APPENDIX POWER TRANSISTORS APPENDIX ### IN THIS CHAPTER: - BYPASSING - THERMAL CONSIDERATIONS - TYPICAL APPLICATIONS ### **CHAPTER 3** ### 7800/78M00 Positive, 3-Terminal Voltage Regulator Applications #### **BYPASSING** The monolithic 3-terminal regulator is particularly attractive in providing local on-card regulation because of the small number of external components required by the regulator. In the simplest, fixed output voltage application, a bypass capacitor of at least 0.22 $\mu\text{F}$ placed across the regulator input terminals is all that is required to ensure stable operation. The regulator output does not require bypassing for normal operation, although additional capacitance does improve the transient response of the supply. The regulator output impedance, typically less than 50 m $\Omega$ up to 1 kHz, increases as a function of frequency above 10 kHz. This is due to the gain of the regulator error amplifier rolling off above this frequency. A large tantalum capacitor of 47 $\mu\text{F}$ connected across the regulator output terminals will maintain a low output impedance up to 1 MHz. If fast switching loads are to be driven, a ceramic capacitor should be placed in parallel across the tantalum to compensate for the rising impedance of the tantalum above 1 MHz. If such switching loads are distributed over a large area, the ceramic bypasses should also be distributed to minimize the isolating effects of wire inductance. #### THERMAL CONSIDERATIONS The thermal characteristics of the voltage regulator chips and packages determine that some form of heat sinking is mandatory whenever the power dissipation exceeds 1 W for the TO-39 package, 2 W for the TO-220 package, or 3 W for the TO-3 package. These basic characteristics are listed in *Table 3-1* and are shown graphically in *Figure 3-1*. From the table, maximum permissible dissipation without a heat sink is derived by $$\frac{\mathsf{T}_{\mathsf{J}\;(\mathsf{max})}-\mathsf{T}_{\mathsf{A}}}{\mathsf{\Theta}_{\mathsf{J}\mathsf{A}}}$$ where $T_A$ is the maximum ambient operating temperature. If the average dissipation of the device in question exceeds this figure, a heat sink will be required. The thermal resistance necessary for the heat sink may be found from $$\Theta_{HS} = \frac{T_{J \text{ (max)}} - T_{A}}{P_{D}} - \Theta_{JC}$$ where $T_A$ is the maximum ambient operating temperature and $P_D$ is the maximum average dissipation of the device in no case to exceed $P_{D(max)}$ . $\Theta_{HS}$ is the thermal resistance of the heat sink to ambient, and includes the package/heat sink interface. Commercially available heat sinks are usually well characterized for this information. However, if a chassis or other convenient surface is to be used as the heat sink, use *Figure 3-2* to estimate the required surface area for a variety of commonly used materials. Surface area refers to both sides of the heat sink material. As a further aid in determining which package/heat sink combination is best suited to a given application, the following nomograph (Figure 3-3) solves for $\Theta_{JA}$ from basic current, input/output voltage differential and ambient temperature information. The package thermal resistances have been | | | | | | | | ı | |--------------------------------------------------------|------|-------|--------|-------|--------|--------|-------| | SERIES | 7800 | 7800C | 7800C | 78M00 | 78M00C | 78M00C | | | PACKAGE | то-з | TO-3 | TO-220 | TO-39 | TO-39 | TO-220 | Units | | Maximum Junction Temp-<br>erature, T <sub>J(max)</sub> | 150 | 125 | 125 | 175 | 175 | 125 | °C | | Minimum Ambient Temp-<br>erature, T <sub>J(min)</sub> | -55 | O | 0 | -55 | 0 | 0 | °C | | Thermal Resistance, Junction-to-Case, $\Theta_{JC}$ | 4 | 4 | 4 | 20 | 20 | 5 | °C/W | | Thermal Resistance, Junction-to-Ambient, $\Theta_{JA}$ | 35 | 35 | 50 | 150 | 150 | 50 | °C/W | | Maximum Allowable Dissipation, PD (max) | 15 | 15 | 15 | 5 | 5 | 5 | w | Temperatures shown in the table are operating temperatures. Storage temperatures are -65°C to 150°C for 7800 and 7800C, -65°C to 200°C for 78M00 and 78M00C Table 3-1 Basic Thermal Characteristics # MAXIMUM AVERAGE POWER DISSIPATION AS A FUNCTION OF AMBIENT TEMPERATURE ## MAXIMUM AVERAGE POWER DISSIPATION AS A FUNCTION OF AMBIENT TEMPERATURE ### MAXIMUM AVERAGE POWER DISSIPATION AS A FUNCTION OF AMBIENT TEMPERATURE # MAXIMUM AVERAGE POWER DISSIPATION AS A FUNCTION OF AMBIENT TEMPERATURE (TO-39, 78M00) # MAXIMUM AVERAGE POWER DISSIPATION AS A FUNCTION OF AMBIENT TEMPERATURE (TO-39, 78M00C) # MAXIMUM AVERAGE POWER DISSIPATION AS A FUNCTION OF AMBIENT TEMPERATURE (TO-220, 78M00C) Fig. 3-1 Maximum Average Power Dissipation Fig. 3-2 Heat Sink Material Selection Guide superimposed on the $\theta_{JA}$ line E. If the required $\theta_{JA}$ is less than $\theta_{JC}$ for a package, then that package cannot be considered; for even if an infinite heat sink were possible, the junction temperature would exceed 125°C. If the required $\theta_{JA}$ is greater than $\theta_{JA}$ for a package, that package may be used without a heat sink. In all other cases a package/heat sink combination is necessary. Subtract $\theta_{JC}$ for the preferred package from the required $\theta_{JA}$ to arrive at the necessary heat sink thermal resistance $\theta_{HS}$ . The nomograph is based on a maximum junction temperature of 125°C. This will result in conservative figures for $\theta_{JA}$ for the 78M00 and 78M00C in the TO-39 package as junction temperatures up to 175°C are permissible in these cases. To use the nomograph, select the maximum load current on Line A and the maximum input/output voltage differential on Line D. The line joining these points intersects Line B at a point representing the maximum power dissipation. Join this Line B intersection to a point on Line C representing the maximum expected ambient temperature. Extend this line so it intersects Line E. The Line E intersection represents Fig. 3-3 Package/Heat Sink Nomograph the total junction-to-ambient thermal resistance required for the particular application. If the Line E intersection falls above the junction-to-ambient thermal resistance, $\theta_{JA}$ , no heat sink is required. To determine the thermal resistance of a heat sink, subtract the junction-to-case thermal resistance, $\theta_{JC}$ , of the selected package from the line E intersection: - For TO-39, subtract 20°C/W - For TO-3, subtract 4°C/W - For TO-220, subtract 4°C/W ### Example Choose a regulator to supply 275 mA (max) with an input/output voltage differential of 6 V (max) at an ambient temperature of 50°C (max). Join the 275 mA point on Line A to the 6 V point on Line D. The intersection with Line B gives a power dissipation of 1.7 W. Join 1.7 W to the 50°C point on Line C and extrapolate to an intersection with Line E. This gives a total junction-to-ambient thermal resistance requirement of 45°C/W. There are three regulator package choices. - A TO-39 package with a heat sink of 25°C/W thermal resistance (subtract 20°C/W θ<sub>JC</sub>) - A TO-220 package with a heat sink of 41°C/W thermal resistance (subtract 4°C/W Θ<sub>JC</sub>) - A TO-3 package with no heat sink (45°C/W falls above O<sub>JA</sub> for the TO-3). ### **TYPICAL APPLICATIONS** The versatility of the 7800 family of regulators may be increased beyond the basic 3-terminal use by the addition of external components. The following applications contain circuits which cover the range of 0.5 V to 30 V output, and output currents in excess of 10 A. Note that apart from power considerations, the 7800 and 78M00 devices are interchangeable in all applications. #### **Fixed Output Regulator** In this basic application, *Figure 3-4*, the last two digits of the device code specify the nominal output voltage. The insulating washer normally used when heat-sinking a power transistor may be omitted when mounting the regulator since the case of the device is at ground potential here. This is true unless circulating ground currents are a problem. Fig. 3-4 Basic Fixed Output Regulator ### **Negative Output Voltage Regulators** If a fully floating transformer/rectifier/filter is available, the 3-terminal regulator may be used to supply a negative output voltage simply by grounding lead 2 and taking the output voltage from lead 3. In this case an insulating washer is required when mounting the regulator onto a grounded heat sink or chassis, since the case is at the same potential as the output voltage. (See *Figure 3-5a.*) When a floating input is not available, the circuit shown in *Figure 3-5b* supplies a negative output voltage from bipolar supplies. The positive voltage source must be able to provide the base current requirements of the npn series pass device. If this current requirement is excessive, a Darlington npn series pair should be used to reduce the current requirement to acceptable levels. With this approach, very high currents can be regulated with a minimum of parts by using the full output current of the 3-terminal device and scaling the current and power capabilities of the other active devices accordingly. Fig. 3-5 Negative Output Configurations #### **Current Regulator** The circuit shown in *Figure 3-6* supplies a regulated current to a load, its value being determined by an external resistor. The minimum input/output differential in this application is (minimum regulator input/output differential voltage) + (maximum regulator output voltage). For currents up to 1 A, 0°C to 70°C, this voltage is typically 2.2 V + 5.25 V, or 7.45 V. Fig. 3-6 Basic Current Regulator ### **High Current Voltage Regulators** Currents in excess of the output capabilities of the basic regulator can be obtained with the circuit shown in *Figure 3-7a*. The value of R1 determines the point at which Q1 begins to conduct and hence bypasses the regulator. This supply can be protected against a short circuit load by adding a short circuit sense resistor, R2, and a pnp transistor Q2, as in *Figure 3-7b*. In this circuit Q2 must be able to handle the short circuit current of the regulator, since when Q1 is bypassed, the regulator goes into its short-circuit mode. Foldback current limiting may be provided for the external power device by adding resistors R3 and R4 (Figure 3-7c). Fig. 3-7 High Current Regulators ### Variable Output Voltage Regulators In Figure 3-8a a voltage pedestal is developed across R2, which is then added to the normal regulated output $V_{\chi\chi}$ , such that $$V_0 = V_{XX} \left( 1 + \frac{R^2}{R^1} \right) + I_0R^2$$ The current through R1 should be set much higher than the quiescent current $I_Q$ to minimize the effects of the change in $I_Q$ which occurs with a change in $V_{IN}$ . Fig. 3-8a Basic Application A modification (*Figure 3-8b*) provides a continuously variable output in the range of 7 to 30 V. A $\mu$ A741 amplifier buffers the pedestal voltage across R2 from the regulator quiescent current. This removes the interaction of I<sub>O</sub> and V<sub>O</sub>. $$V_O = V_{XX} \left( 1 + \frac{R2}{R1} \right)$$ , i.e. $V_O = 5 \left( 1 + \frac{R2}{R1} \right) V$ . Supply regulation is the same percentage per parameter change as for the basic 3-terminal device used. Care must be exercised under heavy load/short circuit conditions because it is possible for the regulator output to become reverse-biased with the internal thermal shutdown feature inoperable. Fig. 3-8b 7-To-30 V Regulator For adjustable outputs in the range 0.5 to 10 V, *Figure 3-8c* may be used. A negative supply, $-V_{IN}$ , is required to allow adjustment to the lower output voltages. $$V_{O} = V_{XX} \left( \frac{R1 + R2}{11 R1} \right)$$ or 0.45 $\left( 1 + \frac{R2}{R1} \right) V$ . Fig. 3-8c 0.5-To-10 V Regulator #### **Dual Polarity Regulators** Dual polarity regulators supply both positive and negative output voltages from either positive, negative, or single floating input voltages. In Figure 3-9a, a 7800 or 78M00 series regulator establishes the positive output voltage. A $\mu\text{A}741$ operational amplifier is then used as an inverting amplifier to provide the negative output voltage. It is necessary to have bipolar input supplies referenced to the common terminal. The $\mu\text{A}741$ always drives the negative output to a voltage that maintains the junction of R1 and R2 very close to zero volts, $$-V_0 = -\left(\frac{R2}{R1}\right)\left(+V_0\right)$$ As shown, in *Figure 3-9a*, with R1 = R2 = 4.7 k $\Omega$ equal bipolar output voltages will be generated. Note that the negative output will track the positive output (that is, any change occurring at the positive output will appear, inverted, at the negative output), but the positive output will not track changes generated at the negative output. This unidirectional tracking is also common to all monolithic IC tracking regulators, such as the 7600 series. An improved, dual polarity regulator is shown in *Figure 3-9b*. Here a 7800 or 78M00 series regulator provides the total output voltage from a single, floating input. A µA741 operational amplifier with a complementary emitter follower output stage connected as a voltage follower is then used to generate a common output line at a level set by R1 and R2. $$\frac{+V_0}{-V_0} = \frac{R1}{R2}$$ Again, with R1 = R2 = 4.7 k $\Omega$ as shown, equal positive and negative outputs are obtained. With this circuit, either output tracks changes occurring on the other. A limitation of this circuit is that the differential output current, i.e., that current which flows into or out of the common terminal, is limited to (Q1/Q2 hFE) x ( $\mu$ A741 maximum current). However, since with the components shown, this limit is typically in excess of 750 mA, and most loads exhibit a considerable degree of balance, which minimizes the differential current, this limitation is rarely met in practice. Another improvement in performance of this circuit over that of 3.9a is the superior line regulation on the negative output, due to the $\mu$ A741 being supplied by a well regulated voltage. In Figure 3-9a the $\mu$ A741 is supplied directly from -VIN. Fig. 3-9a Dual Polarity Regulator Fig. 3-9b Dual Polarity Regulator ### **Switching Regulators** A switching regulator may be used in those cases where the dissipation of a linear regulator is excessive. *Figure 3-10* shows that when power if first applied, current flows through R3 and the 7800 device to the output. As soon as the current generates a voltage drop sufficient to forward bias Q1's base emitter junction, Q1 is driven toward saturation. The increase in voltage at the collector applies power through L1 to the load and provides positive feedback through R1 and R2 to assure a full switching action. As the output voltage ap- proaches the sum of the 7800 regulated output plus the voltage developed across R2, current flow through the 7800 decreases. Input voltages in excess of the maximum input voltage rating of the regulator may be accommodated by the inclusion of a voltage dropping Zener (D1). This reduces the voltage appearing across leads 1 and 3 of the 7800 to an acceptable level. When the base current drops below the level required to keep Q1 in saturation, the collector voltage starts to decrease and the positive feedback loop completes the switching action. Fig. 3-10 Switching Regulator CONTENTS AND SECTION SELECTOR | 化环苯基甲基乙二代亚二十基甲基甲基甲基甲基甲基甲基甲基甲基甲基甲基甲基甲基甲基甲基甲基甲基甲基甲基甲 | and the state of the state of | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|----| | 79E00 NEGATIVE REGULATORS | 144 (15 p. 17 ) (15 4) (15 p. 17 ) | 4 | | 79E00 REGULATOR APPLICATIONS | | 5 | | | | | | 78L00 AND 7600 VOLTAGE REGULATORS | | 6 | | μΑ723 PRECISION VOLTAGE REGULATOR | | 7 | | µA723 REGULATOR APPLICATIONS | | 8 | | 104, 105 AND 109 VOLTAGE REGULATORS | | 9 | | SWITCHING REGULATOR DESIGN | APPENDIX | Α | | POWER SUPPLY DESIGN | APPENDIX | °В | | POWER TRANSISTORS | APPENDIX | C | | The state of s | | | ### IN THIS CHAPTER: - INTRODUCTION - FUNCTIONAL DESCRIPTION - TYPICAL PERFORMANCE CHARACTERISTICS - PACKAGING AND CONNECTION DIAGRAMS ### **CHAPTER 4** ### 79E00 Negative 3-Terminal Voltage Regulators ### INTRODUCTION The 79E00 series devices are 3-terminal negative voltage regulators specifically designed for emitter coupled logic (ECL) systems. Output voltages of -2.0 V (79E02) and -5.2 V (79E05) are available. Each series is capable of providing output currents to 3 A, assuming adequate heat sinking. The output voltage is internally trimmed to a ±0.5% initial tolerance, and maintains better than ±2% for normally expected combinations of line, load and temperature variations. Complete protection is built into the 79E00 series through current limiting, thermal shutdown, and output transistor safe area protection. Internal trimming is accomplished by adjusting R1, part of a resistor network, which divides the output voltage down to the voltage reference level of 1.3 V (Figure 4-1). The 79E00 is available in the TO-3 package for both military and commercial operating temperature ranges. Fig. 4-1 79E00 Block Diagram ### **FUNCTIONAL DESCRIPTION** The equivalent schematic diagram of the 79E00 is shown in Figure 4-2. A forward biased diode reference circuit was selected for this regulator because of its low operating voltage when compared with a Zener reference — therefore allowing a lower input voltage to be used. The high predictability of this type of reference also helps minimize the trimming required to achieve the specified output tolerance during manufacture. A very low voltage temperature coefficient is achieved by matching the amplified positive temperature coefficient of a differential base emitter voltage to the negative temperature coefficient of a base emitter voltage. The -1.3 V generated by the reference circuit is compared by the error amplifier to the voltage at the R27/R28 junction, which is proportional to the output voltage. The stringent performance characteristics required of the negative regulator necessitates a multistage error amplifier with an open loop gain of 100 dB. The schematic of the error amplifier (*Figure 4-2*), in fact, closely resembles that of the $\mu$ A741 high performance operational amplifier. In addition to its high gain, it exhibits low offset voltage and offset voltage drift, low bias and offset currents and is frequency compensated by a single 30 pF capacitor. The error amplifier output drives the power Darlington transistors Q23 and Q24, designed for peak currents of up to 4 A. Short circuit current limiting is provided by Q22, which begins to conduct when a sufficiently high voltage is developed across R20 by the output current, and diverts the drive current away from the base of Q23. Q21 senses the temperature of the chip and, at a junction temperature of approximately 165°C, its base emitter threshold voltage Fig. 4-2 79E00 Equivalent Schematic equals the pre-biased voltage generated across R14. As Q21 begins to conduct, it also removes base drive from Q23 and prevents further heating of the device. A safe area compensation circuit is also incorporated on the chip to prevent secondary breakdown of the power transistor. As the collector emitter voltage of Q24 increases, Zener diode D3 will begin conducting. The current through D3, at a level set by R21, provides a pre-biased level to the base of current sense transistor Q22. This lowers the current limit as a function of input/output differential voltage. | | PARTS AV | AILABILITY — TO-3 | |-------------------|----------|--------------------------------| | OUTPUT<br>VOLTAGE | TYPE | CONDITIONS | | -2.0 V | 79E02 | Operating junction temperature | | -5.2 V | 79E05 | -55 to 150°C | | -2.0 V | 79E02C | Operating junction temperature | | -5.2 V | 79E05C | 0 to 150°C | | Typical Performance | Characteristics 79E02 and 79E05, | T <sub>J</sub> = 25°C, V <sub>IN</sub> = - | $-8.5 \text{ V, I}_{OUT} = 2 \text{ A, unles}$ | s otherwise noted. | |---------------------|----------------------------------|--------------------------------------------|------------------------------------------------|--------------------| | | | | | | | PARAMETERS | CONDITIONS | TYPICAL | UNITS | |------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|--------| | INPUT VOLTAGE | | -7.5 TO -15.0 | V | | OUTPUT VOLTAGE CHANGE | $-7.5 \text{ V} \leqslant \text{V}_{\text{IN}} \leqslant -9.5 \text{ V}$ $1 \text{ A} \leqslant \text{I}_{\text{OUT}} \leqslant 2 \text{ A}$ $25^{\circ}\text{C} \leqslant \text{T}_{\text{J}} \leqslant 125^{\circ}\text{C}$ | ±100 | mV | | LINE REGULATION | -7.5 V ≤ V <sub>IN</sub> ≤ -9.5 V | 2 | mV | | LOAD REGULATION | 1 A ≤ I <sub>OUT</sub> ≤ 2 A | 10 | mV | | OUTPUT VOLTAGE TEMPCO. | 25°C ≤ T <sub>J</sub> ≤ 125°C | .005 | %/°C | | QUIESCENT CURRENT | | 10 | mA | | OUTPUT NOISE VOLTAGE | 100 Hz ≤ f ≤ 100 kHz | 100 | μV rms | | OUTPUT CURRENT, (MAX) | | 3 | Α | Table 4-1 Performance Characteristics of the 79E00 Regulators Fig. 4-3 JEDEC TO-3 CONTENTS AND SECTION SELECTOR | 79E00 REGULATOR APPLICATIONS | 5 | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---| | | | | 78L00 AND 7600 VOLTAGE REGULATORS | 6 | | | | | pA723 PRECISION VOLTAGE REGULATOR | 7 | | | | | µA723 REGULATOR APPLICATIONS | 8 | | | | | 104, 105 AND 109 VOLTAGE REGULATORS | 9 | | Carrier and the company of compa | | | SWITCHING REGULATOR DESIGN | Α | | | | | POWER SUPPLY DESIGN | В | | | | POWER TRANSISTORS APPENDIX ### IN THIS CHAPTER: - BYPASSING - THERMAL CONSIDERATIONS - TYPICAL APPLICATIONS # **CHAPTER 5** # 79E00 Negative 3-Terminal Voltage Regulator Applications #### **BYPASSING** Since the 79E00 series of regulators uses an npn transistor as the internal series pass device (a configuration with voltage gain), external compensation is required. The minimum requirement to ensure stability is a 10 $\mu$ F tantalum capacitor placed across the regulator output terminals. When ECL systems are used without transmission lines, it is normal to have the complementary outputs loaded with pull down resistors, typically 510 $\Omega$ to –5.2 V. In this case, logic One and logic Zero load currents are approximately 8.7 mA and 7.0 mA, respectively. However, due to the excellent matching between the complementary outputs, the power supply drain remains essentially constant regardless of the logic state or speed of operation. Small systems may be adequately bypassed by a 10 $\mu\text{F}$ tantalum capacitor placed across the power supply input. The capacitor across the output of the regulator will serve this purpose in on-card regulator applications. Larger systems require ceramic capacitors distributed among the ECL devices, typically 0.01 $\mu\text{F}$ to 0.1 $\mu\text{F}$ every four or five packages. ECL systems used with transmission lines have effective loads of typically $50\,\Omega$ to a separate $-2.0\,V$ supply. This represents a 22 mA load current in the logic One state, and 6 mA in logic Zero state. This 16 mA differential current between the two states can produce significant load current transients. In such systems it is recommended that ceramic bypass capacitors, $0.01~\mu F$ to $0.1~\mu F$ are used every four or five ECL packages on both the -2.0~V and -5.2~V supplies. This is in addition to the $10~\mu F$ tantalum capacitor across the output of an on-card regulator. ### THERMAL CONSIDERATIONS The thermal characteristics of the 79E00 series devices are very similar to those of the 78XX series regulators in the TO-3 package, and information contained in Chapter 3 is applicable to heat sink design for 79E00 regulators as well. A further consideration is that the case of the 79E00 regulator is at the most negative potential available, i.e., the input; therefore, an insulating washer must be used when mounting the package to a grounded heat sink. #### **TYPICAL APPLICATIONS** #### **Basic 3-Terminal Regulator** Figure 5-1 illustrates the minimum external compensation necessary to ensure stability. With adequate heat sinking, the regulator has a useful output current range of 50 mA to 3 A at input/output differential voltages up to 5 V which drops to 1 A at input/output differential voltages of 15 V due to safe area compensation. The 0.47 $\mu F$ input bypass capacitor is required if the regulator is located some distance from the filter capacitors of the dc supply, $-V_{\mbox{\footnotesize{IN}}}$ . Fig. 5-1 3-Terminal Regulator #### **High Current Negative Voltage Regulators** Higher output current may be obtained by adding an npn bypass transistor, as in *Figure 5-2*; circuit 5-2b incorporates short circuit protection for the bypass transistor. Resistor R1 sets the point at which transistor Q1 conducts and bypasses the regulator. As shown in circuit 5-2b, resistor R2 sets the point at which Q2 begins to conduct, bypassing Q1, thus limiting the current that can be drawn by the load. With a short circuit load, Q1 is cut off and the regulator will supply its short circuit current to the load. Transistor Q2 must be capable of supplying this current to the regulator. Fig. 5-2 High Current Negative Voltage Regulators CONTENTS AND SECTION SELECTOR 78L00 AND 7600 VOLTAGE REGULATORS µA723 PRECISION VOLTAGE REGULATOR µA723 REGULATOR APPLICATIONS 104, 105 AND 109 VOLTAGE REGULATORS SWITCHING REGULATOR DESIGN APPENDIX POWER SUPPLY DESIGN APPENDIX POWER TRANSISTORS APPENDIX # **IN THIS CHAPTER:** - INTRODUCTION - 78L00 DESCRIPTION - 7600 DESCRIPTION # **CHAPTER 6** # 78L00 Low Current Positive Voltage Regulators 7600 Dual Polarity Tracking Voltage Regulators #### INTRODUCTION The 0.5 A (78M00), 1.0 A (7800) and negative (79E00) regulators described in previous sections fulfill a large portion of central and remote on-card power supply applications. However, as further applications demand it, Fairchild will extend the 7800 family. For example, the first such series will be the 78L00 series of positive regulators covering low current applications up to 100 mA, and the 7600 series of dual polarity tracking regulators. #### **78L00 DESCRIPTION** The 78L00 series of regulators employs circuitry similar to the 78M00 series except that the series pass transistor is smaller due to the lower current handling capability required. The resulting smaller chip size enables the 78L00 to be packaged in the TO-92 case. This is a popular, low cost molded package borrowed from the discrete transistor line. It will also be available in a metal can similar to TO-39. As with the 78M00 series, the 78L00 includes output current limiting and chip temperature limiting features. Useful output current extends to 100 mA. Initial output voltage toler- ance is similar to the 78M00 series. Typical output voltage change is 1.0% with input voltage variations, and 1.0% with 5 mA to 100 mA load variation. Available output voltages include 5.0 V, 12.0 V and 15.0 V for applications in test equipment, digital panel meters, and general purpose industrial and consumer small system power supply applications. Output voltages of 2.6 V and 6.2 V are also available for low cost Zener diode/resistor combination replacement. In this application, the 78L00 provides superior performance to the standard 400/500 mW ranges of Zener diodes (IN746 series and IN5221 series). A comparison is made in *Figure 6-1*. Note that a Zener diode/resistor combination can supply a load current of 17 mA with a quiescent current of 20 mA, whereas the 78L00 can supply up to 100 mA load current with a quiescent current of 5 mA. The effective output impedance of the 78L00 is typically two orders lower than that of the Zener diode. At $I_Z = 5$ mA, the temperature coefficient of the 78L00 is equal to, or better than, that of the Zener diode, and output noise voltage is reduced when using the 78L00. | V <sub>O</sub> | Z <sub>O</sub> (typ)<br>I <sub>Z</sub> = 20 mA | Z <sub>O</sub> (typ)<br>I <sub>Z</sub> = 5 mA | TC(typ)<br>I <sub>Z</sub> = 5 mA | |----------------|------------------------------------------------|-----------------------------------------------|----------------------------------| | 2.7 | 17 | 70 | -1.5 to - 2.5 | | 6.2 | 5 | 9 | +1 to + 3 | | 12 | 8 | 27 | +5 to +10 | | 15 | 10 | 40 | +6 to +12 | | ٧ | Ω | Ω | mV/°C | | V <sub>O</sub> (nom) | Z <sub>O</sub> (max)<br>I <sub>Q</sub> = 5 mA | TC(typ)<br>I <sub>Q</sub> = 5 mA | |----------------------|-----------------------------------------------|----------------------------------| | 2.6 | 0.3 | ± 3 | | 6.2 | 1.2 | ±.3 | | 12 | 2.5 | ± 3 | | 15 | 3.0 | ± 3 | | V | Ω | mV/°C ` | NOTE: For more detailed data on the 78L00 Series devices — please refer to the 78L00 Data Sheet. Fig. 6-1 78L00 as a Resistor/Zener Diode Replacement #### **7600 DESCRIPTION** The 7600 series of dual polarity tracking regulators provides positive and negative regulated output voltages at currents up to 100 mA. The principle of operation is illustrated in the block diagram, *Figure 6-3*. A temperture stabilized, negative biased reference voltage, -V<sub>R</sub>, is applied to the negative error amplier, connected in a non-inverting mode such that its output, $$-V_{O} = \begin{pmatrix} \frac{R1 + R2}{R1} \end{pmatrix} -V_{R}$$ The positive error amplifier is used in an inverting mode, referenced to ground, with $-V_O$ as its input, and its output $$+V_O = -\left(\frac{R3}{R4}\right) \left(-V_O\right)$$ Devices are available with output voltages preset to $\pm 5$ V, $\pm 12$ V, $\pm 15$ V, $\pm 18$ V, $\pm 12/-6$ V, $\pm 5/-9$ V, and $\pm 5/-12$ V. Presetting is achieved by internally trimming resistors R2, R3 or R4 during manufacture. In addition, outputs are adjustable over a $\pm 10\%$ range by use of external components to shunt R1, R2, R3 or R4. The output stage of each error amplifier is capable of supplying output current up to 150 mA and incorporates current limiting circuitry to protect the device against current overloads. If necessary, the output current may be boosted by external npn power transistors. Thermal protection is also included on the chip to shut down the negative error amplifier. This in turn, shuts down the positive error amplifier if dangerous chip temperatures are reached. Both error amplifiers are internally frequency compensated to ensure stable operation. The 7600 devices are intended for use as on-card regulators wherever dual polarity supplies are required. External components have been reduced to a minimum; in fact, the typical application requires one 7600 regulator, two 10 $\mu F$ input capacitors, and two 0.5 $\mu F$ output capacitors. With their load and line regulation of $\pm$ 1%, they are well suited to supply power to operational amplifiers in precision analog systems. Other dual supply requirements include MOS systems and interface circuitry. Package availability includes the 10-lead TO-5 and the 14-lead power DIP. Fig. 6-2 7600 Block Diagram | A | | | | INCHE | S | MILLIMETERS | | | | |-----------------------------------------------|----------------------------------------------------------------|-----|-------|-------|-------|-------------|------|-------|--| | В | | DIM | MIN | TYP | MAX | MIN | TYP | MAX | | | SEATING | | A | 0.175 | | 0.205 | 4.45 | | 5.20 | | | PLANE | | В | 0.170 | | 0.210 | 4.32 | | 5.33 | | | C I I I I I I I I I I I I I I I I I I I | NOTES: | С | 0.500 | | | 12.70 | | | | | <u>. </u> | Leads are tin-plated kovar Package material is transfer molded | D | 0.016 | | 0.019 | 0.406 | | 0.483 | | | F - E - | thermosetting plastic | E | 0.135 | | | 0.343 | | | | | · G | Package weight is 0.25 gram | F | | 0.100 | 1 | | 2.54 | | | | | | G | Ì | 0.050 | ) | | 1.27 | | | | H (-9-9-9-) | | Н | 0.125 | | 0.165 | 3.18 | | 4.19 | | | 2 3 1 | | 1 | 0.080 | | 0.105 | 2.03 | | 2.67 | | | | | J | 0.080 | | 0.105 | 2.03 | | 2.67 | | Fig. 6-3 JEDEC TO-92 (78L00) Fig. 6-4 Low-Profile TO-39 (78L00) CONTENTS AND SECTION SELECTOR μΑ723 PRECISION VOLTAGE REGULATOR μΑ723 REGULATOR APPLICATIONS 104-105 AND 109 VOLTAGE REGULATORS SWITCHING REGULATOR DESIGN APPENDIX A POWER SUPPLY DESIGN APPENDIX POWER TRANSISTORS APPENDIX # IN THIS CHAPTER: - INTRODUCTION - FUNCTIONAL DESCRIPTION - CONDENSED SPECIFICATIONS AND PERFORMANCE CURVES - ELECTRICAL CHARACTERISTICS - PACKAGING AND CONNECTION DIAGRAMS # **CHAPTER 7** # μΑ723 Precision Voltage Regulator ## INTRODUCTION The $\mu$ A723 is commonly regarded as a universal building block in power supply design. This section outlines the block diagram and those parts of the internal design which result in the flexibility required for this "universal" label. In Figure 7-1a is the block diagram of the $\mu$ A723 illustrating the various features which have been incorporated into the device — they are as follows. - The internally generated reference voltage is directly available in buffered form. - Both inputs of the error amplifier are available for use with other than positive grounded configurations. - The collector of the internal series pass device is available at a separate lead on the package (V<sub>C</sub>). - Voltage level shifting is available (V<sub>Z</sub> output) through an internal Zener diode (14-lead DIP version only). Fig. 7-1 µA723 Precision Voltage Regulator #### **FUNCTIONAL DESCRIPTION** Circuit operation may best be described with the aid of the simplified schematic in *Figure 7-1b*. Bias supplies for the entire circuit are obtained by first generating a stabilized voltage with respect to the V+ line across Zener diode D1, which is supplied with a constant current $I_1$ . This voltage is then used to derive the bias voltage which controls current sources $I_2$ and $I_3$ . The basic reference element of the voltage reference supply is the Zener diode D2 which has a typical breakdown voltage of 6.2 V at 200 $\mu A$ and a typical temperature coefficient of +2.4 mV/°C. Its operating current is set by R8. However, V<sub>REF</sub> actually consists of D2 breakdown voltage plus the base emitter voltage of Q6. From the basic relationship between the base emitter voltage of a transistor and its collector current, it is found that the temperature coefficient of base emitter voltage is a function of collector current. Therefore, in the voltage reference supply, the temperature coefficient of Q6 base emitter voltage is set by current source l2 to cancel the temperature coefficient of D2, giving a typical reference voltage of 7.15 V with a nominal temperature coefficient of zero. In addition to providing current for D2, transistor Q5 provides the necessary buffering to allow current to be taken from the V<sub>REF</sub> terminal for certain applications. In the error amplifier, Q11 and Q12 form a differential pair of transistors driven by a current source 2 x I3. The active load for Q12 is a pnp current source I3; therefore, in a balanced condition, i.e., when Q11 and Q12 base voltages are equal, Q11 and Q12 collector currents are both equal to la. Q11 collector is returned to a stabilized voltage source in the reference supply to maintain high line rejection in the amplifier. I3 is set to approximately 160 µA. In operation V<sub>REF</sub>, or a voltage derived from V<sub>REF</sub>, is applied to the non-inverting input (Q11 base) and a voltage proportional to the desired output voltage is applied to the inverting input (Q12 base). When the feedback loop is closed via the µA723 output stage and external bypass transistors, if used, the two error amplifier inputs are forced to a condition of balance, thus defining the output voltage in terms of VRFF and the appropriate resistor ratios. The output stage consists of a double emitter follower (Q14-Q15) to prevent excessive loading on Q12 collector. This, in conjunction with the high impedance of the active load (I<sub>3</sub>), allows adequate gain to be obtained from the single stage amplifier. This also simplifies frequency compensation with a single capacitor connected from Q12 collector (COMP terminal) to either Q12 base or ground being sufficient to provide stable operation in all applications. D3, a 6.2 V Zener diode, is available in the dual in-line package for level shifting purposes. The allowable voltage range at Q12 collector to maintain liAear operation is from $V_{\mbox{\footnotesize INV}}$ to a maximum voltage (V– plus 2 V). $V_{\mbox{\footnotesize\footnotesize INV}}$ is also limited to a minimum voltage (V+ minus 1 V). In some applications the $\mu A723$ output voltage is required to be below this range, in which case D3 may be used to bring Q12 collector back into its linear region. Q16 is available for current limiting purposes. When Q16 base emitter junction becomes forward biased at a particular level of load current by means of an external current sensing resistor, Q16 collector sinks most of the available current from the current source I<sub>3</sub>. This tends to cut off the output stage, and limit output current. The equivalent schematic of *Figure 7-1c* shows the implementation of these functions. Q1 is an n-channel FET made with technology compatible with normal integrated circuit components. The use of an FET has two advantages. First, the line regulation is greatly improved because the current drawn by Q1 is independent of power supply variations. Second, the power dissipation is minimized because the current drawn does not appreciably increase at large supply voltages. Fig. 7-2a Diode Connected Transistor Current Source Fig. 7-2b Logarithmic Current Source Fig. 7-2c High Output Impedance Current Source Transistors Q2, Q7 and Q8 form the current sources previously discussed. The normal method of biasing these current sources is to use either a diode connected transistor (Figure 7-2a) or a logarithmic relationship as shown in Figure 7-2b. For this design, however, a very high output impedance is required to provide high line rejection and increase the gain of the error amplifier. In the configuration shown in Figure 7-2c, $$I_{C2} = \frac{V_{BE1} + I_1R1 - V_{BE2}}{R2}$$ In this case, a change in $V_{BE}$ has only a small effect on the voltage across R2 and the collector current has been stabilized against changes in collector-to-emitter voltage. This then provides the necessary high output impedance. The current source produced by Q7 is "mirrored" by Q10 and Q13 to provide a current sink of value 2 x $I_3$ for the error amplifier. To achieve a low $V_{REF}$ output impedance, transistor Q5 in Figure 7-1b has been replaced with a Darlington pair, Q4 and Q5. Resistor R7 and MOS capacitor C1 are included on the chip to eliminate the need for an external compensation of the voltage reference loop. The power output transistor Q15 is a multiple device using individual emitter current balancing resistors. This technique increases the safe operating area and extends the output current capability to 150 mA. # CONDENSED SPECIFICATIONS AND PERFORMANCE CURVES The following electrical characteristics and typical performance curves are based on the test circuit in *Figure 7-3*. Note that CL refers to Current Limit, CS to Current Sense, and the sense voltage referred to in the performance curves is the voltage difference between terminals CL and CS. Fig. 7-3 Basic Test Circuit #### **Absolute Maximum Ratings** Pulse Voltage from V+ to V-, (50 ms) (723 only) Continuous Voltage from V+ to VInput/Output Voltage Differential Voltage Between Non Inverting Input and VCurrent from VZ Current from VREF Internal Power Dissipation\* Metal Can DIP Storage Temperature Range Operating Temperature Range Military (723) Commercial (723C) Lead Temperature (Soldering, 60 seconds) 50 V 40 V ±5 V +8 V 25 mA 15 mA 1000 mW 300°C -55°C to +125°C 0°C to +70°C -65°C to +150°C \*Rating applies to ambient temperatures up to 25°C. Above 25°C ambient derate linearly at 6.8 mW/°C for the Metal Can. For the DIP, derate linearly at 80 mW/°C above 25°C for 723C, above 50°C for 723. #### **ELECTRICAL CHARACTERISTICS (See Note)** | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNITS | |---------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|------|-------|-------|--------------------| | Character and the other | V <sub>IN</sub> = 12V to V <sub>IN</sub> = 15V | | 0.01 | 0.1 | % V <sub>OUT</sub> | | Line Regulation | V <sub>IN</sub> = 12 V to V <sub>IN</sub> = 40 V | | 0.02 | 0.2 | %V <sub>OUT</sub> | | | $V_{IN} = 12V \text{ to } V_{IN} = 40V$<br>-55°C $\leq T_A \leq +125$ °C, $V_{IN} = 12V \text{ to } V_{IN} = 15V$ | | | 0.3 | % V <sub>OUT</sub> | | Load Regulation | I <sub>L</sub> = 1 mA to I <sub>L</sub> = 50 mA | | 0.03 | 0.15 | %V <sub>OUT</sub> | | Load Negulation | $-55^{\circ}$ C $\leq$ T <sub>A</sub> $\leq$ +125° C, I <sub>L</sub> = 1 mA to I <sub>L</sub> = 50 mA | | | 0.6 | %V <sub>OUT</sub> | | Ripple Rejection | f = 50 Hz to 10 kHz | | 74 | | dB | | nipple nejection | f = 50 Hz to 10 kHz, C <sub>REF</sub> = 5 μF | | 86 | | dB | | Average Temperature Coefficient of Output Voltage | _55°C≤T <sub>A</sub> ≤+125°C | | 0.002 | 0.015 | %/°C | | Short Circuit Current Limit | $R_{SC} = 10 \Omega$ , $V_{OUT} = 0$ | | 65 | | mA | | Reference Voltage | | 6.95 | 7.15 | 7.35 | V | | Output Naine Walters | BW = 100 Hz to 10 kHz, C <sub>RFF</sub> = 0 | | 20 | | μV <sub>rms</sub> | | Output Noise Voltage | BW = 100 Hz to 10 kHz, C <sub>RFF</sub> = 5 μF | | 2.5 | | μV <sub>rms</sub> | | Long Term Stability | | | 0.1 | | %/1000 hrs | | Standby Current Drain | I <sub>1</sub> = 0, V <sub>IN</sub> = 30 V | | 2.3 | 3.5 | mA | | Input Voltage Range | No. 11.7 | 9.5 | | 40 | V | | Output Voltage Range | | 2.0 | | 37 | V | | Input/Output Voltage Differential | | 3.0 | | 38 | V | ## μA723C ### **ELECTRICAL CHARACTERISTICS** (See Note) | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNITS | |---------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|------|-------|-------|--------------------------------| | | V <sub>IN</sub> = 12V to V <sub>IN</sub> = 15V | | 0.01 | 0.1 | <sup>%∨</sup> ou⊤ | | Line Regulation | $V_{IN} = 12V \text{ to } V_{IN} = 40V$<br>$0^{\circ} C \le T_{A} \le 70^{\circ} C, V_{IN} = 12V \text{ to } V_{IN} = 15V$ | | 0.1 | 0.5 | <sup>%∨</sup> ouт | | | $0^{\circ} C \le T_{A} \le 70^{\circ} C$ , $V_{IN} = 12 V$ to $V_{IN} = 15 V$ | | | 0.3 | %V <sub>OUT</sub> | | Load Regulation | I <sub>L</sub> = 1 mA to I <sub>L</sub> = 50 mA | | 0.03 | 0.2 | <sup>®</sup> %∨ <sub>OUT</sub> | | Load Hegulation | $0^{\circ}$ C $\leq$ T <sub>A</sub> $\leq$ $70^{\circ}$ C, I <sub>L</sub> = 1 mA to I <sub>L</sub> = 50 mA | | | 0.6 | <sup>%∨</sup> ou⊤ | | Ripple Rejection | f = 50 Hz to 10 kHz | | 74 | | dB | | hippie nejection | $f = 50 \text{ Hz to } 10 \text{ kHz}, C_{REF} = 5 \mu F$ | | 86 | | dB | | Average Temperature Coefficient of Output Voltage | 0°C≤T <sub>A</sub> ≤70°C | | 0.003 | 0.015 | %/°C | | Short Circuit Current Limit | R <sub>SC</sub> = 10 Ω, V <sub>OUT</sub> = 0 | | 65 | | mA | | Reference Voltage | | 6.80 | 7.15 | 7.50 | V | | Output Noise Voltage | BW = 100 Hz to 10 kHz, C <sub>REF</sub> = 0 | | 20 | | μV <sub>rms</sub> | | Output Noise Voltage | BW = 100 Hz to 10 kHz, C <sub>REF</sub> = 5 μF | | 2.5 | | μV <sub>rms</sub> | | Long Term Stability | | | 0.1 | | %/1000 hrs | | Standby Current Drain | I <sub>1</sub> = 0, V <sub>IN</sub> = 30 V | | 2.3 | 4.0 | mA | | Input Voltage Range | | 9.5 | | 40 | V | | Output Voltage Range | | 2.0 | | 37 | V | | Input/Output Voltage Differential | | 3.0 | | 38 | V | ### NOTE: Unless otherwise specified, $T_A = 25^{\circ}C$ , $V_{IN} = V_{T} = V_{C} = 12$ V, $V_{T} = 0$ , $V_{OUT} = 5.0$ V, $I_{L} = 1.0$ mA, $R_{SC} = 0$ , $C_{I} = 100$ pF, $C_{REF} = 0$ and divider impedance as seen by error amplifier $\leq 10$ k $\Omega$ connected. Line and load regulation specifications are given for the condition of constant chip temperature. Temperature drifts must be taken into account separately for high dissipation conditions. Fig. 7-4 Typical Performance Curves for 723 Fig. 7-5 Typical Performance Curves for 723C Fig. 7-6 Typical Performance Curves for 723 and 723C Fig. 7-7 JEDEC TO-100 Fig. 7-8 JEDEC TO-116 CONTENTS AND SECTION SELECTOR POWER TRANSISTORS | | 97 | |-------------------------------------|-----| | μΑ723 REGULATOR APPLICATIONS | 8 | | | 16, | | 104, 105 AND 109 VOLTAGE REGULATORS | 9 | | | | | SWITCHING REGULATOR DESIGN | Α | | | | | POWER SUPPLY DESIGN APPENDIX | В | THE STATES # IN THIS CHAPTER: - FREQUENCY COMPENSATION - THERMAL CONSIDERATIONS - FUNCTIONAL TEST CIRCUIT - TYPICAL APPLICATIONS # **CHAPTER 8** # µA723 Precision Voltage Regulator Applications #### FREQUENCY COMPENSATION The stability of any power supply configuration can be assured by two steps. First, consider the dc and ac performance of both the internal gain stage of the $\mu A723$ and all other active stages used. Then, provide the necessary compensation using standard operational amplifier techniques. # μΑ723 Open Loop Voltage Gain and Phase Shift as a Function of Frequency Figure 8-1 shows the open loop frequency response of the $\mu$ A723 voltage gain stage. The increase in the rate of phase shift seen in Figure 8-1 is due to the Beta fall off of the output stage at higher frequencies. This increasing phase shift rate requires that the $\mu$ A723 be compensated whether or not the device is used with external components. - OPEN LOOP PHASE SHIFT OPEN LOOP VOLTAGE GAIN GAIN WITH 5000 pF, COMP TO COMMON - 5. GAIN WITH 0.02 μF, COMP TO COMMOI Fig. 8-1 μA723 Open Loop Voltage Gain and Phase Shift as a Function of Frequency Recommended frequency compensation for the unity gain is either a 5000 pF capacitor from the compensation terminal to the V- terminal or a 20 pF Miller compensation capacitor connected from the frequency compensation terminal to the inverting input. To allow proper operation when using the Miller compensation, the inverting input must be isolated from the remaining circuitry by some impedance. This is illustrated in *Figure 8-8a*. For output voltages greater than $V_{REF}$ , the closed loop gain will be greater than unity. If higher closed loop gains are used, the compensation capacitor can be reduced in direct proportion to the increase in gain. When using an external series pass device, the 3 dB bandwidth of this device must also be considered, particularly since the majority of these devices have a much lower bandwidth than the µA723. For instance, if a 2N3055 is selected as the series pass device to be used in a unity gain configuration power supply, this device has a minimum f<sub>T</sub> of 800 kHz and a maximum Beta of 70. This introduces a 3 dB point in the overall loop gain at approximately 11 kHz, which means that heavier frequency compensation of the regulator is required to assure stability. Since the first break point of 11 kHz is due to the external power device, the regulator should have less than unity gain at the second break point. The second break point is the first break point of the µA723 gain stage, which occurs at approximately 80 kHz as shown in Figure 8-1. Adequate compensation is provided by a 0.02 µF capacitor from the compensation terminal to common - or by a 40 pF Miller capacitor from the compensation terminal to the inverting input. As before, for any increase from unity gain, there can be a proportional reduction in the compensation capacitor. However, the value of the Miller capacitor may not be reduced in direct proportion to the standard compensation reduction; this is to allow for gain variations in the μA723 and for parasitic capacitances. Extra capacitance may be required at both the input and the output of any power supply due to the inductive effects of long lines. Adding output capacitance provides the additional benefit of reducing the output impedance occurring at higher frequencies. #### THERMAL CONSIDERATIONS ### μΑ723 Load Current Capabilities Figure 8-2 provides a quick reference to the allowable power dissipation of the $\mu$ A723 in terms of the input/output differential voltage and load current. Figure 8-2a is for the $\mu$ A723C in the TO-100 package (10-lead metal can); Figure 8-2b is for the $\mu$ A723/ $\mu$ A723C in the TO-116 package (14-lead, hermetic dual in-line); and Figure 8-2c refers to the MIL temperature range $\mu$ A723 in the metal can package. Fig. 8-2 µA723 Load Current Capabilities for Maximum Load Current as a Function of Input/Output Voltage Differential #### µA723 Maximum Power Dissipation in Free Air The previous curves are based on the free-air dissipation ratings shown in Figure 8-3 below. The thermal derating factor is 6.8 mW/°C for the TO-100 metal can and 8 mW/°C for the TO-116 hermetic DIP. When it is necessary to heat sink the TO-100 package, a thermal resistance of 50°C/W, junction-to-case may be used. Fig. 8-3 µA723 Maximum Power Dissipation in Free Air The relationship between power dissipation PD, maximum ambient temperature TA, and thermal resistance from caseto-ambient $\Theta_{CA}$ , is then: $$P_D = \left(\frac{150^{\circ}C - T_A}{50^{\circ}C/W - \theta_{CA}}\right)W$$ , or $\theta_{CA} = \left(\frac{150^{\circ}C - T_A}{P_D}\right) - 50^{\circ}C/W$ These equations may be used to calculate the maximum allowable power dissipation, PD, or the maximum allowable heat sink resistance, $\Theta_{CA}$ , from a given set of conditions. ## **FUNCTIONAL TEST CIRCUIT** #### Simplified Tester Schematic A simplified functional test circuit for the µA723 is given in Figure 8-4. The output voltage is set for a nominal +5.0 V. The basic test steps are as follows. Load Regulation at 50 mA, Close S1 Measure output voltage change with S2 open and closed, (a load current change of 50 mA). 2. Line Regulation, Open S2 Measure output voltage change resulting from a change in input voltage VIN. 3. Short Circuit Current, Open S1 and S2 Measure output current when the output is shorted to ground. Fig. 8-4 Simplified Tester Schematic #### **TYPICAL APPLICATIONS** #### Introduction The required output voltage for the following µA723 applications can be calculated from the equation accompanying each circuit. In all cases the resulting resistor values are assumed to include any potentiometer resistance used. In addition, Table 8-1 is included at the end of the section and affords a quick reference for many standard output voltage requirements. The previous section on frequency compensation gives guidance to the suitable values of compensating capacitors used in the various applications. Specific transistor types are not included in this section. However, Appendix C includes a discussion of the selection of power devices and a list of preferred types. In the following applications, the µA723 is represented in a number of ways. In those circuits where the regulator operation is very basic, the symbol of Figure 8-5 is used. Lead functions can be identified by referring to Figure 7-1. Fig. 8-5 µA723 Symbol Fig. 8-6 µA723 Functional Symbol In those applications where the circuit operation is clarified by the use of a functional schematic of the $\mu$ A723, Figure 8-6 is used. This block bears a close resemblance to the simplified schematic of Figure 7-1. In some cases the individual components of this block may be rearranged in order to simplify a particular schematic. The reference voltage is represented by a single Zener diode, nominal voltage 7.15 V supplied from a constant current source. The output Zener diode, $V_{OUT}$ to $V_{Z}$ , is shown only in the required applications. Fig. 8-7 Output Configurations #### **Output Configurations** Many of the applications use internal Zener diodes for level shifting or for the generation of stabilized voltages. An explanation of where these diodes exist in the $\mu$ A723 circuit may help to avoid any problems arising from improper biasing. The $\mu$ A723 output stage schematic is reproduced in *Figure 8-7a*. The V<sub>Z</sub> terminal provides direct access to a 6.2 V Zener diode whose cathode is internally connected to V<sub>OUT</sub>. Provided the internal current limit transistor is not required for output short circuit protection, its base emitter junction provides another 6.2 V Zener diode (See *Figure 8-7b*). Note, however, that the anode of this diode, terminal CL, is connected internally by the collector base junction diode to the base of the output drive transistor. When using the CL – CS Zener diode, the collector base diode must always be reverse biased. Maximum permissible CL – CS Zener current is 5 mA. Correct biasing is assured in *Figure 8-7c* by interconnecting the V<sub>OUT</sub> and CL terminals to provide both positive and negative 6.2 V Zener diodes referenced to the V<sub>OUT</sub> terminal. #### Positive Regulators, 150 mA Maximum Figure 8-8a shows the basic low voltage configuration suitable for output voltages ranging from 2 to 7 V. The reference voltage, $V_{REF}$ , is first divided down by R1, R2 and, if desired, potentiometer P1. Then it is applied to the non-inverting input of the error amplifier. $C_{REF}$ may be added if ripple rejection greater than that specified for the $\mu$ A723 (74 dB) is required. The presence of $C_{REF}$ also reduces the regulated output noise voltage considerably. Capacitor C1 provides frequency compensation. C1 is isolated from the low impedance output by R3 which also balances the error amplifier source impedances to give minimum temperature drift. To minimize component count at the expense of temperature drift, R3 may be omitted. In this case, C1 cannot be used for frequency compensation. Instead, C2 may be used from the compensation terminal to ground as shown in Figure 8-8b. To minimize power dissipation, the V+ and VC terminals may be supplied separately, with V+ requiring a minimum of 9.5 V, while the VC supply may be as low as 3 V above the regulated output voltage. The schematics shown in Figure 8-8a and 8-8b have output voltages given by $$V_0 = \left(\frac{R2}{R1 + R2}\right) V_{REF}$$ where $(R1 + R2) > 1.5 \text{ k}\Omega$ Output voltages from 7 to 37 V are obtainable with Figure 8-8c in which $$V_0 = \left(\frac{R1 + R2}{R2}\right) V_{REF}$$ If the reference bypass capacitor is required in this circuit, it should be connected from the non-inverting input to ground using R3 to increase the reference source impedance and improve the effectiveness of the reference capacitance. A 150 mA output current is available with $R_{SC}$ set to zero. When short circuit current limiting is desired, $R_{SC}$ may be used to limit the maximum output current to $$I_{LIMIT} = \frac{V_{SENSE}}{R_{SC}}$$ where V<sub>SENSE</sub> (the sense voltage, or the voltage between terminals CL and CS) is given in *Figure 8-8d*. The resulting output current limit has a temperature coefficient of -0.3%/°C. Fig. 8-8 Basic Regulator Configurations #### Positive Regulators, High Output Current In Figure 8-9a, an npn transistor, Q1, boosts the available output current beyond the capability of the $\mu$ A723. Q1 can consist of several transistors cascaded to satisfy very high current requirements. In this circuit, one V<sub>BE</sub> voltage must be added to the 3 V minimum input/output differential requirement for each transistor added. Depending on the type of transistor used for Q1, R3 should be added giving I<sub>CBO</sub> compensation, and alleviating the safe area limitation of the output device. With R<sub>SC</sub> set to zero the maximum output current capability is (Q1 Beta) x (150 mA). R<sub>SC</sub> may be used to limit the short circuit current to any desired value up to this maximum in the same manner as outlined previously in Figure 8-8. An alternate circuit is shown in *Figure 8-9b*. Using an external pnp transistor, maximum output current is again (Q1 Beta) x (150 mA). One V<sub>BE</sub> should be added to the minimum input/output differential voltage requirement for each ad- ditional transistor. The circuits in *Figure 8-9* may supply outputs in the range of 2 to 37 V by selecting the appropriate feedback network. *Figure 8-9a* is shown for output voltages from 7 to 37 V, whereas *Figure 8-9b* is shown for output voltages from 2 to 7 V. If it is required to vary the output continuously over a 10 to 1 range, it is necessary first to attenuate $V_O$ so that $V_{INV}$ never exceeds $V_{REF}$ even when $V_O$ is at its maximum value, then provide a potentiometer adjustment from $V_{REF}$ to the non-inverting input. This is illustrated in *Figure 8-9c*, where $V_O$ is attenuated by a ratio of 5.2:1. Maximum permissible $V_O$ is then 35 V (giving a $V_{INV}$ of 6.8 V), which requires 38.6 V $\leq$ $V_{IN}$ $\leq$ 40 V. Minimum $V_O$ is determined by the minimum value for $V_{INV}$ . The specified minimum $V_{INV}$ is 2 V; however, it will be found that typically $V_{INV}$ may be reduced to approximately 0.72 V before the circircuit no longer regulates. This corresponds to a $V_O$ of 3.7 V. Fig. 8-9 High Current Regulators Other 10 to 1 voltage ranges may be obtained by varying the attenuation ratio, (R3 + R4)/R4, from 5.2 to, say, 1.4. Then $V_O$ range will be 1 V to 10 V (13.6 V $\leq$ $V_{IN} \leq$ 39 V). Figure 8-9c, $$V_0 = V_{REF} \left( \frac{R2}{R4} \right) \left( \frac{R3 + R4}{R1 + R2} \right)$$ or, with the values of R3 and R4 as shown, $$V_0 = 5.2 V_{REF} \left( \frac{R2}{R1 + R2} \right)$$ #### **Positive Shunt Regulator** The $\mu$ A723 may be used in a shunt regulating mode by adding an external transistor, Q1. Special attention should be paid to ensure that the series limiting resistor, R4, is capable of handling the high power dissipation inherent in this mode of operation. *Figure 8-10a* is used with the 14-lead DIP version of the $\mu$ A723. When the 10-lead metal can is used, however, it is necessary to add a 6.2 V Zener diode externally, as in *Figure 8-10b*. Fig. 8-10 Positive Shunt Regulators #### Positive Regulators, High Line Rejection As shown in *Figure 8-11a* and *8-11b*, the circuits each use the internal current limit transistor to preregulate the V+ supply, thereby increasing the line rejection to more than 100 dB. The CS – CL terminals provide a 6.2 V Zener diode referenced to the output voltage, which is then used to supply V+. In these applications R3 must be chosen so that the current into the CS terminal is limited to 5 mA maximum. Fig. 8-11 High Line Rejection #### Positive Regulators, High Input Voltage Input voltages greater than 40 V may be applied when the $\mu$ A723 is connected as shown in *Figure 8-12a*. The regulated output voltage must remain less than 38 V to protect the regulator. R3 may be replaced with a FET current source in those cases where the variation of input voltage imposes excessive power dissipation in the internal series pass device. Q2 provides short circuit protection, if required (the internal current limit transistor cannot be used in this application). The maximum input voltage is determined by the breakdown characteristics of Q1. When using the $\mu$ A723 DIP version, D1 may be omitted and the V<sub>Z</sub> terminal grounded; in this case V<sub>REF</sub> must be resistively divided by two before being applied to the inverting input. Note that in this type of application where the $\mu$ A723 output stage is used as an additional inverting amplifier rather than the usual emitter follower, V<sub>REF</sub> must be connected to the inverting input of the error amplifier to maintain correct phase relationships around the regulating loop, i.e., negative feedback from the output. When using a pnp series pass device, high input voltages may be tolerated by using a Zener diode to reduce the voltage appearing across the $\mu A723$ , as in Figure 8-12b. For example, if D1 is a 20 V Zener diode, input voltages to 60 V are permissible. D1 must be selected such that no more than 40 V is applied to the $\mu A723$ V+ and VC terminals under maximum input voltage conditions. Similarly, the regulated output voltage must not exceed 37 V to maintain the specified input-to-output differential. Fig. 8-12 High Input Voltage #### Positive Regulator, Floating The $\mu$ A723 may be used to directly regulate hundreds of volts using the configuration shown in *Figure 8-13*, in which a floating power source is provided for the regulator by D1. The series pass transistor becomes the only limiting factor in determining the maximum voltage and current which may be controlled. The V<sub>REF</sub> terminal supplies all the current drawn by the sensing resistors and the total current must not exceed 5 mA. R5 must be selected to provide sufficient current to bias D1 and to supply the $\mu$ A723 standby current at the minimum input voltage condition. D2, D3 and D4 are for protection purposes; fast switching diodes should be used. If Q1 is a high $f_T$ device, it may be necessary to add C2 to reduce the output noise level. If $V_{IN}$ is switched on and off, causing a very high $dV_{IN}/dt$ to appear at the $\mu A723$ terminals, C3 may be added to ensure correct biasing throughout the circuit. In normal use when on/off switching takes place before the usual rectifier/filter supply for $V_{IN}$ , C3 is not necessary. It will be noted from Figure 8-13 that $$V_0 = V_{REF} \left[ \left( \frac{R2}{R1} \right) - \left( \frac{R3}{R1} \right) \left( \frac{R1 + R2}{R3 + R4} \right) \right]$$ If R3 and R4 are made equal, $$V_0 = \frac{V_{REF}}{2} \left( \frac{R2 - R1}{R1} \right)$$ The normal minimum regulated output voltage limitation of 2 V for the $\mu$ A723 does not apply to this circuit, output voltages down to zero volts being readily obtainable. Fig. 8-13 Floating Positive Regulator Assuming the regulator is operating correctly, then the INV input will equal the NON-INV input, i.e., $$(V_{O} + V_{REF}) \left( \frac{R2}{R1 + R2} \right) = (V_{REF}) \left( \frac{R3}{R3 + R4} \right) + V_{O}$$ $$V_{O} \left( \frac{R2}{R1 + R2} - 1 \right) = V_{REF} \left[ \left( \frac{R3}{R3 + R4} \right) - \left( \frac{R2}{R1 + R2} \right) \right]$$ $$V_{O} = V_{REF} \left[ \left( \frac{R2}{R1} \right) - \left( \frac{R3}{R1} \right) \left( \frac{R1 + R2}{R3 + R4} \right) \right]$$ ## Positive Regulators, Low Input/Output Differential Either of the two circuits shown will allow an input-to-output voltage difference close to the saturation point of the series pass device. As in all applications, the $V_{IN(2)}$ of Figure 8-14b Fig. 8-14 Low Input/Output Differential must be 9.5 V minimum. The 7.5 V Zener diode may be eliminated (See *Figure 8-14a*) when using the dual in-line package by grounding the $V_Z$ terminal and reducing the $V_{REF}$ to 3 V by a 4.7 k $\Omega$ /3.3 k $\Omega$ voltage divider to the non-inverting input of the $\mu$ A723. ### Positive Regulators, Marginal Input Voltage The two circuits shown in *Figure 8-15* offer some relief from the 9.5 V minimum V+ voltage when regulating lower voltages. In those cases where the average voltage applied to the input is greater than the required minimum — but the negative ripple peaks are lower — a diode/capacitor peak detector will provide the solution (*Figure 8-15a*). *Figure 8-15b* shows one method of using a voltage doubler to assure that using a minimum of external components, the proper bias voltage is applied to the V+ terminal. Fig. 8-15 Marginal Input Voltage ### Negative Regulators, Medium/High Output Current This configuration (Figure 8-16a) will regulate any negative voltage between -9.5 V and -40 V. Since the uA723 is operated between ground and the regulated output, the maximum unregulated input voltage is determined by the voltage breakdown and power dissipation capabilities of the pnp series pass device, Q1. Base current for Q1 is supplied through resistor R5 such that the minimum input-to-output differential is controlled both by the base current required by Q1 and the value of R5. A Darlington connection may be used for Q1 to reduce the base current requirement (Figure 8-16b) and to increase the output current capability. Either the complementary Darlington as shown, or a standard pnp pair may be used. For output voltages in the range -2~V to -9.5~V, the output voltage alone is insufficient to bias the $\mu A723$ in Figure 8-16a. This condition is satisfied in Figure 8-16c by an external, regulated or unregulated, positive voltage applied to the V+ and V<sub>C</sub> terminals. The maximum limit of 40 V between the V+ and V- terminals must be observed. Maximum values for $-V_{IN(2)}$ and the input-to-output differential are determined as for Figure 8-16a. In all cases, a through c, if the $V_Z$ terminal is unavailable, then the $V_{OUT}$ terminal may be used with a series 6.2 V Zener diode. Fig. 8-16 Medium/High Output Current #### **Negative Shunt Regulator** For low to medium output currents the series pass transistor of the previous circuits may be omitted. However, special attention must be paid to the dissipation of D1 and R5, and the internal dissipation of the $\mu$ A723. Maximum permissible current shunted to ground via the $V_{OUT}$ terminal is 150 mA. Figure 8-17 as shown in suitable for output voltages in the range –9.5 V to –40 V. By removing the V+ and V<sub>C</sub> terminals from ground and supplying them with a low value positive voltage as in Figure 8-16c, output voltages from –2 V to –9.5 V are obtainable. Total voltage from V– to V+ of 9.5 V minimum and 40 V maximum must be observed. If the maximum current from the V<sub>OUT</sub> terminal is less than 20 mA in a particular application, then D1 may be omitted and the output connected to V<sub>Z</sub> instead of V<sub>OUT</sub>. Fig. 8-17 Negative Shunt Fig. 8-18 Negative High Line Rejection #### Negative Regulator, High Line Rejection In the negative regulators with a series pass device, the only variation seen by the control circuitry under varying input conditions is the current variation caused by the fixed resistance across the series transistor's collector-base junction. By replacing the resistor with a FET current source in *Figure 8-18*, the line rejection is greatly improved, typically exceeding 100 dB. Output voltage range is –9.5 V to –40 V, extendable down to –2 V by the addition of a positive supply as in *Figure 8-16c*. R5 and Q2 must be selected to provide sufficient base current for Q1 under worst case conditions. A good choice for Q2 would be a 2N5484 with R5 equal to zero, since its IDSS (zero gate voltage drain current) of 1 to 5 mA will provide sufficient base current for Q1 in most applications. #### **Negative Regulator, Floating** When the desired output voltage exceeds the 40 V maximum which may be applied across the device, then a Zener diode should be used to limit the voltage, as shown (Figure 8-19). The actual Zener voltage selected may be between 9.5 V and 40 V with little change in performance. This circuit is the complement of 8-13. R6 must be selected to provide sufficient current to bias D1 and to supply the µA723 standby current under minimum input voltage conditon. Select R5 according to the requirements outlined in Figure 8-16b. Fig. 8-19 Negative Floating #### **Current Regulators** In Figure 8-20a the regulator will force a voltage to appear across $R_{\rm p}$ which is equal to the voltage existing across R2. The resulting current is summed with the regulator's standby current, $I_{\rm SB}$ , and the current through R2, to provide a regulated current, $I_{\rm L}$ , into the load, $R_{\rm L}$ . Due to this summation, line regulation decreases for output currents below 10 mA. The input voltage must be greater than I<sub>L</sub> R<sub>L(max)</sub> +9.5 V to ensure sufficient voltage across the $\mu A723$ . Figure 8-20a is shown sourcing current from a positive voltage +V<sub>IN</sub>. V<sub>IN</sub> can, of course, be grounded while returning R<sub>L</sub> to a negative voltage. Similarly, the output terminal may be grounded or taken to a negative voltage when the V<sub>IN</sub> terminal will provide a regulated current sink of magnitude I<sub>L</sub>. In no case may the voltage from V– to V+ exceed 40 V. $$I_{L} = \left(\frac{R2}{R1+R2}\right)\left(\frac{V_{REF}}{R_{P}}\right) + I_{SB} + I_{R2} = \left(\frac{V_{REF}}{R1+R2}\right)\left(1 + \frac{R2}{R_{P}}\right) + I_{SB}$$ for output currents in excess of 10 mA, this approximates to: $$I_L = \left(\frac{R2}{R1+R2}\right) \left(\frac{V_{REF}}{R_P}\right) + I_{SB} \simeq \left(\frac{3000}{R_{P(\Omega)}}\right) + I_{SB MA}$$ with the values of R1 and R2 shown. If a voltage compliance greater than 40 V is required, or if the regulation of *Figure 8-20a* is insufficient, the configuration in *Figure 8-20b* may be used. It is a precision floating current source capable of 0.05% regulation. In this circuit a floating 20 V supply (typically a half wave rectified output from a separate transformer winding of the main supply) is used to power the $\mu$ A723, such that standby and reference currents do not add to the programmed output current. $$I_L = \left(\frac{R2}{R1 + R2}\right) \left(\frac{V_{REF}}{R_P}\right).$$ If P1 is adjusted so that $V_{R2}$ = 3.0 V, as indicated in the schematic, then $$I_L = \frac{3000}{R_P(\Omega)} mA$$ . Both output current and voltage compliance are limited by the capabilities of the series pass device Q1. Diodes D2 through D4 are protection diodes which should be included whenever $V_{\text{IN}}$ exceeds 40 V. Fig. 8-20 Current Regulators #### **Precision Voltage Regulator** Figure 8-21 uses the same principle as the previous circuit to give a voltage output capable of 0.005% load regulation. Output voltage range is from zero volts up to the series pass device limit. Output current is also limited only by the series pass device; short circuit protection is available in this configuration by selecting $R_{SC}$ as previously described. Protection diodes D2, D3, and D4 should be added whenever $V_{IN}$ exceeds 40 V. $$V_0 = \left(\frac{R2 - R1}{R1}\right) \frac{V_{REF}}{2}$$ With the component values shown, this gives an output voltage range of zero to 100 V. Fig. 8-21 Precision Voltage Regulator #### **Foldback Current Limiting** Foldback current limiting is a superior alternative to standard current limiting techniques particularly where intolerable output device power dissipation is a problem. Typically, this is a consequence of device/heat sink limitations under short circuit conditions. In the following discussions it is assumed that a regulated output voltage is available up to a maximum output current $I_{M}.$ The output current then folds back with decreasing load resistance to a value of $I_{SC}$ (with a short-circuit load). The "knee" of the current limiting characteristic will be similar to that shown in Chapter 7 (Figure 7-8d and h) for normal current limiting. The regulation degrades considerably as $I_{M}$ is approached, and in a practical regulator the useful output current may be limited to approximately 80% of $I_{M}.$ A minimum parts/cost method for providing the positive feedback required for foldback action is shown in Figures 8-22a and b. This technique introduces positive feedback by increased current flow through R1 and R2 under short circuit conditions. This forward biases the sensing transistor's basemitter junction. The final percentage of foldback depends on the relative contributions of the voltage drop across R2, and $R_{SC}$ to the base current of the sensing transistor. In the active region where the voltage buildup of R2 and $R_{SC}$ provides base current to the sensing transistor, recovery of the full output capability will take place whenever a short circuit is removed from the output. As soon as there is no voltage buildup across R<sub>SC</sub> providing a portion of the base current, 100% positive feedback has been realized and a reset is required to restore normal operation once the short is removed. In Figures 8-22a and b, the input to the current limit transistor is $(V_{RSC} + V_{R2})$ , leading to $$I_{SC} = \frac{V_{SENSE}}{R_{SC}} \left( \frac{R1 + R2}{R1} \right) - \frac{V_{IN}}{R_{SC}} \left( \frac{R2}{R1} \right) \text{ and}$$ $$I_{M} = I_{SC} + \frac{V_{O}}{R_{SC}} \left( \frac{R2}{R1} \right)$$ Design equations to give a desired $I_{\mbox{\scriptsize M}}$ with approximately zero $I_{\mbox{\scriptsize SC}}$ are R1 (k $$\Omega$$ ) = V<sub>IN</sub> - V<sub>SENSE</sub> (V) R2 (k $\Omega$ ) = V<sub>SENSE</sub> (V) (i.e. R2 = 620 $\Omega$ ) and R<sub>SC</sub> = $$\frac{V_O}{I_M}$$ $\left(\frac{R2}{R1}\right)$ , or R<sub>SC</sub> = $\frac{V_O}{I_M}$ $\left(\frac{V_{SENSE}}{V_{IN} - V_{SENSE}}\right)$ Fig. 8-22a Foldback Current Limiting Positive Regulator In Figure 8-22b it is recommended to use a Darlington configuration for the bypass transistors, Q1 and Q2. This enables R5 to be a relatively high value, typically >50 K, which requires Q3 to sink a low current under short circuit conditions. Fig. 8-22b Foldback Current Limiting Negative Regulator As R5 is reduced the current through it increases drastically when -V<sub>O</sub> goes to zero volts, and Q3 base current increases to a point where the foldback circuit is no longer operative. From the start of base emitter conduction of the sense transistor to the full shut off of the power supply's series pass devices requires a 2 $\mu$ A base current. This represents a 10 mV increase in base emitter voltage over the base emitter zero current threshold. The latch condition, or 100% positive feedback, is generated by any change in the input voltage which increases the voltage drop across R2 past the 10 mV window with a short circuit applied, and can only be removed by breaking the positive feedback path by some manual reset to allow the series pass devices to once more be driven in a normal fashion. The addition of an external transistor Q1 in *Figure 8-22c* provides the same foldback limiting as *Figure 8-22a* but allows the extension of the active recovery region by several times that of the basic approach. Fig. 8-22c Foldback Current Limiting (Modified) Latch problems are due to saturation of the current sensing transistor. Because the additional circuitry shown operates as an antisaturation circuit, it bypasses base current above a value set by the voltage divider R3, R4 and the base emitter threshold of Q1. This additional transistor acts as a $V_{BE}$ voltage regulator and, assuming a good thermal link, temperature tracks the threshold changes of the current sensing transistor, tending to keep the foldback current drive at a constant level Foldback resistors R1 and R2 are calculated using the equation of *Figure 8-22a*. The 2N3641 used for Q1 was selected for both high base emitter diode conductivity and reasonable Beta at 2 $\mu$ A collector current. Final adjustment under short circuit conditions occurs when R4 in *Figure 8-22c* is set just above the point of minimum output current under short circuit load and high acline operation. An alternate method of providing foldback current limiting is illustrated in Figures 8-22d and 8-22e. Here, the base of the current limit transistor is fed from a potential divider from $V_{OUT}$ to ground. The input to this transistor now equals ( $V_{RSC} - V_{R3}$ ), which leads to: $$I_{SC} = \frac{V_{SENSE}}{R_{SC}} \left( \frac{R3 + R4}{R4} \right) \text{ and } I_{M} = I_{SC} + \frac{V_{O}}{R_{SC}} \left( \frac{R3}{R4} \right)$$ To determine the resistor values required to give a short circuit current $I_{SC}$ and a maximum output current of $I_M$ , first determine the ratio of R3 to (R3 + R4): $$\frac{R3}{(R3 + R4)} = a = \left(\frac{I_{M}}{I_{SC}} - 1\right) \quad \frac{V_{SENSE}}{V_{O}}$$ Now set R4 (k $\Omega$ ) equal to V $\Omega$ (V), then R3 = $$\left(\frac{a}{1-a}\right)$$ R4 and R<sub>S/C</sub> = $\frac{V_{SENSE}}{I_{SC}}$ $\left(\frac{1}{1-a}\right)$ Obviously, $\alpha$ must lie between zero (R3—short circuit) and unity (when R4—short circuit). This controls the range of the ratio $I_{M}/I_{SC}$ such that its upper limit is approximately 1.5 x $V_{O}$ . For a 5 V regulator, for instance, maximum value for $I_{M}/I_{SC}$ is about 7.5; for a 12 V regulator it is about 18. This indicates that there is a restriction on obtaining very low short circuit currents with the figures of 8-22d and 8-22e. By contrast, note that Figures 8-22a and b are designed to give approximately zero short circuit current. Fig. 8-22d Foldback Current Limiting Positive Regulator (Alternate Method) Fig. 8-22e Foldback Current Limiting Negative Regulator (Alternate Method) Another approach to low power dissipation under short circuit condition is shown in *Figure 8-22f*. This circuit does not follow the decreasing current, decreasing voltage load line which occurs with the standard foldback technique. Instead, under a short circuit, the output voltage decreases in a normal current limiting fashion, i.e., at a constant high output current until the output voltage is below that necessary to keep the FET pinched off. As soon as the output voltage reaches the pinch off voltage, a low impedance path is established around the drivers and the output device, which turns off the compound followers. Fig. 8-22f Foldback Current Limiting (FET) A voltage across the normal load resistor exceeding the pinch off voltage of the FET whenever the short is removed, provides recovery. Bypass resistor R1 supplies this voltage. The FET should be selected with a maximum pinch off voltage approximately two-thirds the value of $V_{\mbox{O}}$ . Its minimum pinch off voltage should not be so low as to demand excessive safe area requirements in the $\mu A723$ output stage. #### **Short Circuit Sensing, Low Loss** In high current power supplies, the 0.5 V necessary to sense the current limit point leads to a considerable power loss. In Figure 8-23 a higher overall power supply efficiency is achieved by requiring a much lower sense voltage. The current limit point is determined by the portion of the $\mu A777s$ output swing applied as positive feedback, which in turn is determined by the ratio between R1 and R2. In the example shown, the ratio is 1000-to-1. The voltage swing at the output is approximately 13 V, so the sense voltage threshold is 13 mV. When this threshold is exceeded by a voltage developed across $R_{SC}$ , the current sense resistor, the $\mu A777$ is driven from its reset state (output high) to its active state (output low), this, in turn, shuts off the power supply by pulling the compensation terminal toward ground. The reset button restores normal operation. Fig. 8-23 Low Loss Short Circuit Sensing #### **Short Circuit Sensing, Temperature Stabilized** This circuit modification takes advantage of the internal temperature tracking which occurs in an integrated circuit. Since the current limit transistor and the internal series pass devices are at the same temperature and were fabricated at the same time, their base emitter temperature coefficients will be approximately the same. In Figure 8-24 the current limit transistor is connected in a manner such that the temperature coefficients cancel. This is accomplished with a bridge circuit via resistors R4 and R5 which reduce the voltage drop (and therefore the temperature coefficient) to a 1 diode drop level. This voltage, appearing across R4, is balanced by an equal and opposite voltage developed across R3 by a FET current source. The current limit transistor is connected across these two voltages, plus the voltage across RSC due to the output current. At room temperature the current source is adjusted by P2 such that there is zero voltage between points A and B. Therefore, at room temperature, the current limit transistor is activated when the µA723 sense voltage is developed across R<sub>SC</sub>, the voltages across R3 and R4 cancelling each other. Fig. 8-24 Temperature Stabilized Short Circuit Sensing The threshold of the current limit transistor will tend to track the voltage across R4 with temperature. Therefore, providing the current source remains constant with temperature, current limit set by $\rm R_{SC}$ also remains constant with temperature. Figure 8-24 is shown for an output voltage of 15 V from a 25 V unregulated input. A higher breakdown FET will be required for use with higher input voltages. #### **Remote Shutdown** A $\mu$ A723 regulator may be turned off by pulling down the compensation terminal, thereby shunting the drive current for the output stage to ground. The simplest method of achieving this in a positive regulator is shown in *Figure 8-25a*. When the current limiting function is required, an external transistor may be substituted (Q1 in *Figure 8-25b*). The logic input may be from any positive voltage source, e.g., TTL or CMOS, capable of driving greater than 100 uA into the CL terminal or Q1 base. Typically, R3 may be 3.0 k $\Omega$ from a 5 V TTL system, or 10 k $\Omega$ from a 10 V CMOS system. To protect the output stage from excessive reverse base emitter voltage transients during the shutdown, D1 should be included when the output voltage $V_{\mbox{\scriptsize O}}$ is greater than 10 V. R4 reduces the peak current that flows when Q1 saturates. Fig. 8-25 Remote Shutdown Remote shutdown, when applied to a negative regulator, requires the additional circuitry to the right of the dashed line in *Figure 8-25c*. In operation, a logic Low input, V<sub>IL(max)</sub>, will hold Q3 off, disabling the shutdown circuit. A logic High input, V<sub>IH(min)</sub>, from a TTL or CMOS gate turns Q3 on with the base drive limited by R8. Resistor R5 is calculated in the normal worst case manner for the series pass devices selected. $$R5 = \frac{(V_{IN(min)} - V_O - 2V_{BE*})}{Q2I_{B(max)}}$$ \*(This term becomes 3VBE is D2 is included.) When Q3 is turned on, D1 is forward biased at a current limited by R7. The ratio of R5 and R7 is calculated such that the output of the supply is always at ground when the logic input is High. $$\frac{R7}{R5} = \frac{V_{IH(min)}}{V_{IN(max)}},$$ The formula shown guarantees that the junction of R5 and R7 is always positive during shutdown — R8 = 10 R7, to give a forced $\beta$ of 10 for Q3, fully saturating that device. Diode D2 protects the output devices from reverse base emitter transient voltages, and should be included when the output voltage is greater than the combined base emitter breakdown voltages of the series pass devices. ## **Overvoltage Crowbar Protection** Figure 8-26 shows a $\mu$ A723 used as a latched comparator and SCR driver. It also provides the temperature compensated reference necessary for accurate overvoltage sensing. In normal operation, P1 is adjusted so that the voltage at point A is more negative than the reference voltage, V<sub>REF</sub> (typically 7.15 V). Therefore, the voltage across R2 will bias the comparator (the $\mu$ A723 error amplifier) such that its output, V<sub>OUT</sub> is driven toward V–, and the internal 6.2 V Zener diode is cut off. Hence no gate current is able to flow into the SCR D2, which remains in an OFF state. Diode D1 blocks the positive feedback path in this condition, therefore, no current flows through R4. By "crowbar" action, the comparator changes its state as soon as the voltage across R2 reverses polarity, that is, as soon as the voltage at point A becomes more positive than $V_{REF}$ . Potentiometer P1 is set so that this occurs at the desired overvoltage trip point, typically ( $V_{O}$ + 10%). When the comparator switches, $V_{OUT}$ is pulled up toward V+, and the SCR is fired with gate current limited by R5. When $V_{OUT}$ exceeds $V_{REF}$ the positive feedback loop R4/D1 latches the comparator into its switched state. The action of firing the SCR places a low impedance across the unregulated supply to ground, and this blows fuse F1. From the initial overvoltage to the SCR clamping takes approximately 1 $\mu s$ ; if required the switching action may be made slower by a capacitor from the $\mu A723$ COMP terminal to the inverting input. #### Over/Under Voltage Monitoring There are many systems where it is important that, when the regulated supply lines deviate from their nominal values, an alarm is indicated and some action, such as system shutdown or system changeover, is initiated. Such a fault detection system requires overvoltage and undervoltage monitors for both positive and negative power supplies. The µA723 may be used very effectively in this application and provides a TTL-compatible output signal. Figure 8-27a gives an indication of an undervoltage on a positive supply line. The internal reference voltage of the $\mu A723$ , $V_{REF}$ , is used to generate a threshold voltage of 2.0 V across R4. The voltage to be monitored, $V_{M}$ , is divided down by $R_{M}$ and R1. The voltage across R1 is compared to the threshold voltage across R4 by the $\mu A723$ error amplifier. When $V_{M}$ is at its nominal value, the output of the $\mu A723$ is in its high state, which is set at approximately 3.3 V by clamping the COMP terminal to the junction of R2 and R3 on the $V_{REF}$ voltage divider. Current drain from $V_{OUT}$ through R6 is nominally 15 mA. If the monitored supply, $V_{M}$ , should fall by a predetermined amount, the error amplifier changes state, and the output voltage $V_{O}$ assumes its low state. R6 is able to drive one TTL load (1.6 mA at 0.4 $V_{max}$ $V_{O}$ ). Positive switching action is assured by the hysteresis applied through R5. $R_{M}$ is adjusted so that the voltage across R1 equals the threshold voltage (2.0 V) when $V_{M}$ is at the desired undervoltage trip level. This circuit will give an overvoltage indication on a positive supply line by interchanging the amplifier inputs as shown by the dashed lines. Figure 8-27b performs the same functions for a negative supply line. The monitored supply voltage, $-V_M$ , is referenced to $V_{REF}$ in this circuit, to provide the level shifting from any negative input to the +2.0 V threshold voltage. Response times for these monitor circuits are typically less than 1 $\mu s. \label{eq:constraint}$ Fig. 8-26 Crowbar Protection Fig. 8-27 Positive/Negative Supply Undervoltage Monitors Switching Regulators Figure 8-28a is a positive switching regulator; Figure 8-28b is a negative output version. The principles of operation of switching regulators and design equations are given in Appendix A. Referring to Figure 8-28a and Figure 8-28b, $$V_O = \left(\frac{R2}{R1 + R2}\right) V_{REF}$$ and $-V_O = -\left(\frac{R1 + R2}{R1}\right) \frac{V_{REF}}{2}$ Other gain setting configurations may be used, such as those used in the linear regulators to extend the output voltage range. R6 (Figure 8-28a) limits the base drive to Q2 to approximately 10 mA by using the internal current limit transistor in the $\mu$ A723. The efficiency of these circuits is typically 75% at 1 A output current, and 73% at 2 A output current. If the $\rm V_Z$ terminal is not available (*Figure 8-28b*), a 6.2 V Zener diode can be used in series with $\rm V_{OUT}$ . As in the linear negative voltage regulators, the minimum output voltage using this configuration is –9.5 V. Voltages between –2 V and –9.5 V are obtained by supplying a positive voltage to the V+ and $\rm V_C$ terminals such that the range of voltage applied between the V- and V+ terminals is between 9.5 V and 40 V. Values for R4, L1 and C1 are calculated from design information given in Appendix A. One method of providing short circuit protection for the positive switching regulator is shown in *Figure 8-28c*, a modification of *Figure 8-28a*. The internal current limiting transistor is used to sense the voltage across $R_{SC}$ in the same manner as linear regulators. For output voltages above 5 V, D2 and D3 should be added to protect the error amplifier input stage from excessive voltages during output short circuit conditions. Fig. 8-28 Switching Regulators The voltage necessary to turn on the current limiting transistor is the sum of $V_{SENSE}$ (the $V_{BE}$ of the current limiting transistor) and the voltage across R9. Then, as shown in the formula below, $$V_{RSC} = V_{SENSE} + (V_{IN} - V_O) \left(\frac{R9}{R8 + R9}\right) \text{ , and}$$ $$I_{LIMIT} = \left(\frac{V_{SENSE}}{R_{SC}}\right) + \frac{(V_{IN} - V_O)}{R_{SC}} \left(\frac{R9}{R8 + R9}\right)$$ R8 and R9 are included to supply positive feedback and, hence, maintain switching action even under short circuit conditions. This prevents over-dissipation if the regulator were allowed to go into a linear mode. Typically, R8 may be 3 k $\Omega$ and R9 30 $\Omega$ so that to a first approximation, current limit is derived as follows: $$I_{LIMIT} = \left(\frac{V_{SENSE}}{R_{SC}}\right) + \frac{(V_{IN} - V_{O})}{100 R_{SC}}$$ | OUTPUT<br>VOLTAGE | APPLICABLE<br>CIRCUITS | OUT | KED<br>PUT | | OUTPUT<br>JUSTAB<br>±10% | | OUTPUT<br>VOLTAGE | APPLICABLE<br>CIRCUITS | OUT | KED<br>PUT<br>5% | _ | UTPUT<br>USTAB<br>±10% | | |-------------------|------------------------|------|------------|-----|--------------------------|-----|-------------------|------------------------|------|------------------|-----|------------------------|-----| | | (Note 1) | R1 | R2 | R1 | P1 | R2 | | | R1 | R2 | R1 | P1 | R2 | | 3.0 | ን 8-8 a,b | 4.12 | 3,01 | 1.8 | 0.5 | 1.2 | 100 | Ì 8-13 | 3.57 | 102 | 2.2 | 10 | 91 | | 3.6 | (8-9a)8-9b<br>8-10 | 3.57 | 3.65 | 1.5 | 0.5 | 1.5 | 250 | 8-21 | 3.57 | 255 | 2.2 | 10 | 240 | | 5.0 | 8-11b<br>(8-12) | 2.15 | 4.99 | .75 | 0.5 | 2.2 | -6<br>(Note 2) | | 3.57 | 2.43 | 1.2 | 0.5 | .75 | | 6.0 | 8-15<br>8-28a | 1.15 | 6.04 | 0.5 | 0.5 | 2.7 | _9 | 8-16 | 3.48 | 5.36 | 1.2 | 0.5 | 2.0 | | 9.0 | 8-8c | 1.87 | 7.15 | .75 | 1.0 | 2.7 | -12 | 8-17<br>8-18 | 3.57 | 8.45 | 1.2 | 0.5 | 3.3 | | 12 | 8-9a(8-9b)<br>(8-10) | 4.87 | 7.15 | 2.0 | 1.0 | 3.0 | <b>–15</b> | 8-28b | 3.65 | 11.5 | 1.2 | 0.5 | 4.3 | | 15 | 8-11a<br>8-12 | 7.87 | 7.15 | 3.3 | 1.0 | 3.0 | -28 | J | 3.57 | 24.3 | 1.2 | 0.5 | 10 | | 28 | (8-28a) | 21.0 | 7.15 | 5.6 | 1.0 | 2.0 | -45 | ] | 3.57 | 41.2 | 2.2 | 10 | 33 | | 45 | 8-13 | 3.57 | 48.7 | 2.2 | 10 | 39 | -100 | 8-19 | 3.57 | 97.6 | 2.2 | 10 | 91 | | 75 | 8-21 | 3.57 | 78.7 | 2.2 | 10 | 68 | -250 | J | 3.57 | 249 | 2.2 | 10 | 240 | NOTES: Table 8-1 Resistor Values for Standard Output Voltages <sup>1.</sup> Circuits in parenthesis may be used if R1/R2 divider is placed on opposite side of error amplifier. <sup>2.</sup> V<sup>+</sup> must be connected to a +3.5 V or greater supply. CONTENTS AND SECTION SELECTOR SWITCHING REGULATOR DESIGN 104, 105 AND 109 VOLTAGE REGULATORS APPENDIX A POWER SUPPLY DESIGN APPENDIX POWER TRANSISTORS APPENDIX 9-1 # IN THIS CHAPTER: - INTRODUCTION - 104 FAMILY - TYPICAL PERFORMANCE CURVES - ELECTRICAL CHARACTERISTICS - PACKAGING AND CONNECTION DIAGRAM - BASIC APPLICATIONS - 105 FAMILY - TYPICAL PERFORMANCE CURVES - ELECTRICAL CHARACTERISTICS - PACKAGING AND CONNECTION DIAGRAM - 109 FAMILY - TYPICAL PERFORMANCE CURVES - ELECTRICAL CHARACTERISTICS - PACKAGING AND CONNECTION DIAGRAM # **CHAPTER 9** # 104, 105 and 109 Voltage Regulators #### INTRODUCTION In addition to the proprietary regulators described in previous sections, Fairchild also second sources a number of other popular regulator lines, the 104, 105 and 109 families. The 104 family devices are adjustable negative regulators, the 105 family devices are adjustable positive regulators. Both have excellent regulation characteristics but limited output current capability. The 376 regulator, based on the 105 series, is presently the only regulator available in the mini-DIP package. The 109 family is specifically for 5 V logic power supplies, and its electrical characteristics have been designed to complement the requirements of the DTL and TTL logic series. Devices in the 109 regulator family are fully protected against usual power supply failure modes. They have internal current limiting, thermal shutdown, and safe area compensation. Condensed specifications, typical performance curves, and basic applications information are as follows. #### 104 FAMILY Devices in the 104 family of voltage regulators may be programmed by a single external resistor to supply any voltage from 0 V to -30 V from a single, negative unregulated supply. The basic regulator can supply up to 25 mA output current, which may be increased by the addition of external bypass transistors. Other applications include switching regulators and a floating regulator, requiring a separate bias supply, which provides 0.01% regulation at output voltages limited only by the breakdown of the external bypass device. Fig. 9-1 Equivalent Circuit of the 104 Voltage Regulator ### **ABSOLUTE MAXIMUM RATINGS** Innut Valtage See page 9-6 for notes. | input voltage | | |------------------------------------------|-----------------| | 104 | -50 V | | 304 | -40 V | | Input/Output Voltage Differential | | | 104 | -50 V | | 304 | -40 V | | Power Dissipation (Note 1) | 500 mW | | Operating Temperature Range | | | Military grade (104) | -55°C to +125°C | | Commercial grade (304) | 0°C to +70°C | | Storage Temperature Range | -65°C to +150°C | | Lead Temperature (Soldering, 10 seconds) | 300°C | | | | Fig. 9-2 Typical Performance Curves for 104 Fig. 9-3 Typical Performance Curves for 304 Fig. 9-4 Typical Performance Curves for 104 & 304 **ELECTRICAL CHARACTERISTICS** ( $V_{IN} = -50 \text{ V to } -8.0 \text{ V}$ , $T_A = -55^{\circ}\text{C}$ to $125^{\circ}\text{C}$ , unless otherwise specified), Note 2. See Figure 9-6 | PARAMETER | CON | DITIONS | ; | MIN | TYP | MAX | UNITS | |--------------------------------------------|------------------------------|--------------------------------------------------------|------------------------|-----|-------|--------|-------| | Input Voltage Range | | | | -50 | | -8.0 | V | | Output Voltage Range | | | | -40 | | -0.015 | V | | Output/Input Voltage Differential (Note 3) | I <sub>L</sub> = 20 mA | | | 2.0 | | 50 | V | | | I <sub>L</sub> = 5 mA | | | 0.5 | | 50 | ٧ | | Load Regulation (Note 4) | 0 ≤ I <sub>L</sub> ≤ 20 m/ | | 1.0 | 5.0 | mV | | | | Line Regulation (Note 5) | $V_0 \leq -5 V$ , $\Delta V$ | | 0.056 | 0.1 | % | | | | Ripple Rejection | $C_2 = 10 \mu\text{F}$ | $C_2 = 10 \mu\text{F}, \qquad V_{1N} \ge -15 \text{V}$ | | | 0.2 | 0.5 | mV/V | | | f = 120 Hz, | -7 V ≥ V <sub>IN</sub> ≥ -15 V | | | 0.5 | 1.0 | mV/V | | Output Voltage Scale Factor VO/R2 | R1 = 2.4 kΩ | | | 1.8 | 2.0 | 2.2 | V/kΩ | | Temperature Stability | V <sub>O</sub> ≤ −1 V, −5 | 55°C ≤ T | <sub>A</sub> ≤ 125° C | | 0.3 | 1.0 | % | | Output Noise Voltage | 10 Hz ≤ f ≤ 10 | kHz, | C2 = 0 | | 0.007 | | % | | | $V_0 \leq -5 V$ , | | C2 = 10 μF | | 15 | | μV | | Standby Current Drain | 1 5 m A | V <sub>O</sub> = | 0 | | 1.7 | 2.5 | mA | | | IL = 5 mA | V <sub>O</sub> = | V <sub>O</sub> = -40 V | | 3.6 | 5.0 | mA | | Long Term Stability | V <sub>O</sub> ≤ −1 V | ·· | | | 0.1 | 1.0 | % | **ELECTRICAL CHARACTERISTICS** ( $V_{IN} = -40 \text{ V}$ to -8.0 V, $T_A = 0^{\circ}\text{C}$ to $70^{\circ}\text{C}$ , unless otherwise specified), Note 2. See Figure 9-6 304 | PARAMETER | CONI | S | MIN | TYP | MAX | UNITS | | |--------------------------------------------|--------------------------------------------|--------------------------------|------------|-------|-------|--------|------| | Input Voltage Range | | | <u> </u> | -40 | | -8.0 | V | | Output Voltage Range | | | | -30 | | -0.035 | V | | Output/Input Voltage Differential (Note 3) | I <sub>L</sub> = 20 mA | | | 2.0 | ,,,, | 40 | V | | | I <sub>L</sub> = 5 mA | | | 0.5 | | 40 | V | | Load Regulation (Note 4) | 0 ≤ I <sub>L</sub> ≤ 20 mA | 15 Ω | | 1.0 | 5.0 | mV | | | Line Regulation (Note 5) | $V_0 \leq -5 V, \Delta V$ | I V <sub>IN</sub> | | 0.056 | 0.1 | % | | | Ripple Rejection | $C2 = 10 \mu\text{F}, \qquad V_{1N} < -15$ | | < -15 V | | 0.2 | 0.5 | mV/V | | | f = 120 Hz, | -7 V ≥ V <sub>IN</sub> ≥ -15 V | | | 0.5 | 1.0 | mV/V | | Output Voltage Scale Factor VO/R2 | R1 = 2.4 kΩ | | | 1.8 | 2.0 | 2.2 | V/kΩ | | Temperature Stability | V <sub>O</sub> ≤ −1 V, 0°C | 2 ≤ T <sub>A</sub> : | ≤ 70° C | | 0.3 | 1.0 | % | | Output Noise Voltage | 10 Hz ≤ f ≤ 10 H | cΗz, | C2 = 0 | | 0.007 | | % | | <u> </u> | $V_0 \leq -5 V$ , | | C2 = 10 μF | , | 15 | | μV | | Standby Current Drain | L - E A | V <sub>O</sub> = 0 | | | 1.7 | 2.5 | mA | | | I <sub>L</sub> = 5 mA | Vo | o = -30 V | | 3.6 | 5.0 | mA | | Long Term Stability | V <sub>0</sub> ≤ −1 V | | | | 0.1 | 1.0 | % | #### NOTES - 1. Rating applies to ambient temperatures up to 70°C. Above 70°C ambient derate linearly at 6.3 mW/°C. - 2. The load and line regulation specifications are for constant junction temperature. Temperature drift effects must be taken into account separately when the unit is operating under conditions of high dissipation. - 3. When external booster transistors are used, the minimum output-input voltage differential is increased, in the worst case, by approximately 1 V. - 4. The output currents given, as well as the load regulation, can be increased by the addition of external transistors. The improvement factor will be roughly equal to the composite current gain of the added transistors. - 5. With zero output, the dc line regulation is determined from the ripple rejection. Hence, with output voltages between 0 V and -5V, a dc output variation, determined from the ripple rejection, must be added to find the worst-case line regulation. Fig. 9-5 Connection Diagram and Package Outline (TO-100 Package) #### **Basic Regulator Application (Figure 9-6)** The output voltage is proportional to R2; the exact scale factor may be set by adjusting R1. Short circuit current is set by the following equation $$I_{SC} = \frac{V_{SENSE}}{R_{SC}}$$ C1 should be at least 1 $\mu F$ , preferably solid tantalum, to prevent oscillations. A 0.01 $\mu F$ capacitor may be required across the input if long leads are used from the unregulated power source. Line transient response, noise and ripple rejection may be improved by shunting R2 with a 10 $\mu F$ capacitor C2, as indicated in the performance curves. #### **High Current Regulator** Figure 9-7 illustrates the use of external bypass transistors in Fig. 9-6 Basic Application Fig. 9-7 High Current Regulator the construction of a 2 A, 10 V power supply. #### Floating Regulator If $V_{BIAS}$ in *Figure 9-8* is a pre-regulated floating supply, 0.01% regulation may be achieved with this circuit. Since terminals 8 and 9 are shorted in this application, the feedback factor of one-half ( $\frac{R16}{R15+R16}$ Figure 9-1) no longer applies and the output voltage scale factor changes to V $_{O}$ (V) = R2 (k $\Omega$ ). #### **Switching Regulator** Figure 9-9 shows a -5 V switching regulator for output currents up to 3 A. C2 is added to reduce the transients that appear across R2 which might cause erratic switching. Fig. 9-8 Floating Regulator Fig. 9-9 Switching Regulator Fig. 9-10 Equivalent Circuit Of The 105 Voltage Regulator #### 105 FAMILY The 105, 305, and 305A adjustable voltage regulators supply up to 45 mA at output voltages of 4.5 to 40 V (30 V for the 305). The 376, packaged in an 8-lead mini-DIP, supplies a maximum of 25 mA. ### **ABSOLUTE MAXIMUM RATINGS** | Input Voltage | | |-------------------------------------|-----------------| | 105, 305A | 50 V | | 305, 376 | 40 V | | Input/Output Voltage Differential | 40 V | | Internal Power Dissipation (Note 1) | • | | 105, 305, 305A | 500 mW | | 376 | 450 mW | | Operating Temperature Range | | | Military (105) | -55°C to +125°C | | Commercial (305, 305A, 376) | 0°C to +70°C | | Storage Temperature Range | | | Metal Can | -65°C to +150°C | | Mini DIP | −55°C to +125°C | | Lead Temperature | | | Metal Can (Soldering, 60 seconds) | 300°C | | Mini DIP (Soldering, 10 seconds) | 260°C | See page 9-11 for notes. Fig. 9-11 Typical Performance Curves for 105/305/305A Fig. 9-12 Typical Performance Curves for 376 ## **ELECTRICAL CHARACTERISTICS** (T<sub>A</sub> = 25°C unless otherwise specified) Note 2 | PARAMETER | C | CONDITIONS | MIN | TYP | MAX | UNITS | |-----------------------------------|----------------------------|--------------------------------------------------------|------|-------|------|----------| | Input Voltage Range | | | 8.5 | | 50 | V | | Output Voltage Range | | | 4.5 | | 40 | ٧ | | Output/Input Voltage Differential | | | 3.0 | | 30 | V | | | | $R_{SC} = 10\Omega$ , $T_A = 25^{\circ}C$ | | 0.02 | 0.05 | % | | Load Regulation (Note 3) | 0 ≤ I <sub>L</sub> ≤ 12 mA | R <sub>SC</sub> = 10Ω, T <sub>A</sub> = 125°C | | 0.03 | 0.1 | % | | | | $R_{SC} = 10\Omega$ , $T_A = -55^{\circ}C$ | | 0.03 | 0.1 | % | | Line Deculation | | V <sub>1N</sub> - V <sub>O</sub> ≤ 5 V | | 0.025 | 0.06 | %/V | | Line Regulation | | $V_{IN} - V_O > 5 V$ | 1 | 0.015 | 0.03 | %/V | | Ripple Rejection | | C <sub>REF</sub> = 10 μF, f = 120 Hz | | 0.003 | 0.01 | %/V | | Temperature Stability | | -55°C ≤ T <sub>A</sub> ≤ 125°C | | 0.3 | 1.0 | % | | Feedback Sense Voltage | | | 1.63 | 1.7 | 1.81 | <b>V</b> | | Output Naise Voltage | 10 Hz ≤ f ≤ 10 kHz | C <sub>REF</sub> = 0 | | 0.005 | | % | | Output Noise Voltage | 10 HZ @ 1 @ 10 KHZ | C <sub>REF</sub> > 0.1 μF | | 0.002 | | % | | Current Limit Sense Voltage | | $R_{SC} = 10\Omega, T_A = 25^{\circ}C,$<br>$V_O = 0 V$ | 225 | 300 | 315 | mV | | Standby Current Drain | | V <sub>IN</sub> = 50 V | | 0.8 | 2.0 | mA | | Long Term Stability | | | | 0.1 | 1.0 | % | 305 # **ELECTRICAL CHARACTERISTICS** (T<sub>A</sub> = 25°C unless otherwise specified) Note 2 | PARAMETER | С | ONDITIONS | MIN | TYP | MAX | UNITS | |-----------------------------------|--------------------|-------------------------------------------------------|------|-------|------|-------| | Input Voltage Range | | | 8.5 | | 40 | V | | Output Voltage Range | | | 4.5 | | 30 | V | | Output/Input Voltage Differential | | | 3.0 | | 30 | V | | | | $R_{SC} = 10\Omega$ , $T_A = 25^{\circ}C$ | | 0.02 | 0.05 | % | | Load Regulation (Note 3) | 0 ≤ I L ≤ 12 mA | $R_{SC} = 15\Omega, T_A = 70^{\circ}C$ | | 0.03 | 0.1 | % | | | | $R_{SC} = 10\Omega$ , $T_A = 0^{\circ}C$ | | 0.03 | 0.1 | % | | Line Regulation | | $V_{IN} - V_O \le 5 V$ | | 0.025 | 0.06 | %/V | | Line Regulation | | $V_{IN} - V_O > 5 V$ | | 0.015 | 0.03 | %/V | | Ripple Rejection | | C <sub>REF</sub> = 10 μF, f = 120 Hz | | 0.003 | 0.01 | %/V | | Temperature Stability | | 0°C ≤ T <sub>A</sub> ≤ 70°C | | 0.3 | 1.0 | % | | Feedback Sense Voltage | | | 1.63 | 1.7 | 1.81 | V | | Output Naiss Valtage | 10 Hz ≤ f ≤ 10 kHz | C <sub>REF</sub> = 0 | | 0.005 | | % | | Output Noise Voltage | IO HZ & T & TO KHZ | C <sub>REF</sub> > 0.1 μF | · | 0.002 | | % | | Current Limit Sense Voltage | | $R_{SC} = 10\Omega, T_A = 25^{\circ}C$<br>$V_O = 0 V$ | 225 | 300 | 315 | mV | | Standby Current Drain | | V <sub>IN</sub> = 40 V | | 0.8 | 2.0 | mA | | Long Term Stability | | | | 0.1 | 1.0 | % | #### NOTES: - Rating applies to ambient temperatures up to 70°C. Above 70°C ambient derate linearly at 6.3 mW/°C for the metal can and 5.6 mW/°C for the mini Dip. - 2. These specifications apply for input and output voltages within the ranges given, and for a divider impedance seen by the feedback terminal of 2 k $\Omega$ , unless otherwise specified. The load and line regulation specifications are for constant junction temperature. Temperature drift effects must be taken into account separately when the unit is operating under conditions of high dissipation. - 3. The output currents given, as well as the load regulation, can be increased by the addition of external transistors. The improvement factor will be roughly equal to the composite current gain of the added transistors. - 4. With no external pass transistor. 305A ### **ELECTRICAL CHARACTERISTICS** (T<sub>A</sub> = 25°C unless otherwise specified) Note 2 | PARAMETER | С | ONDITIONS | MIN | TYP | MAX | UNITS | |-----------------------------------------|-------------------------------------|--------------------------------------------------------|------|-------|------|-------| | Input Voltage Range | | | 8.5 | · | 50 | V | | Output Voltage Range | | | 4.5 | | 40 | V | | Output/Input Voltage Differential | | | 3.0 | | 30 | V | | | | $R_{SC} = 0\Omega$ , $T_A = 25^{\circ}C$ | | 0.02 | 0.2 | % | | Load Regulation (Note 3) | 0 ≤ IL ≤ 45 mA | $R_{SC} = 0\Omega$ , $T_A = 70^{\circ}C$ | | 0.03 | 0.4 | % | | | | $R_{SC} = 0\Omega T_A = 0^{\circ}C$ | | 0.03 | 0.4 | % | | Line Regulation | | $V_{IN} - V_O \le 5 V$ | | 0.025 | 0.06 | %/V | | Line regulation | n a serio del Karana a la como a la | V <sub>IN</sub> - V <sub>O</sub> > 5 V | | 0.015 | 0.03 | %/V | | Ripple Rejection | | C <sub>REF</sub> = 10 μF, f = 120 Hz | | 0.003 | | %/V | | Temperature Stability | | 0°C ≤ T <sub>A</sub> ≤ 70°C | | 0.3 | 1.0 | % | | Feedback Sense Voltage | | | 1.55 | 1.7 | 1.85 | V | | | 10.11- < 6 < 10.111- | C <sub>REF</sub> = 0 | Ţ | 0.005 | | % | | Output Noise Voltage | 10 Hz ≤ f ≤ 10 kHz | C <sub>REF</sub> > 0.1 μF | | 0.002 | | % | | Current Limit Sense Voltage<br>(Note 4) | | $R_{SC} = 10\Omega, T_A = 25^{\circ}C,$<br>$V_O = 0 V$ | 225 | 300 | 375 | mV | | Standby Current Drain | | V <sub>IN</sub> = 50 V | - | 0.8 | 2.0 | mA | | Long Term Stability | | | | 0.1 | 1.0 | % | #### 376 # ELECTRICAL CHARACTERISTICS $0^{\circ}C \le T_{A} \le 70^{\circ}C$ | PARAMETER | C | CONDITIONS | MIN | TYP | MAX | UNITS | |-----------------------------------|----------------------------|-----------------------------------------------|------|-------|------|-------------| | Input Voltage Range | | | 9.0 | | 40 | V | | Output Voltage Range | | | 5.0 | | 37 | V | | Output/Input Voltage Differential | | | 3.0 | | 30 | V | | | | $R_{SC} = 0\Omega$ , $T_A = 25^{\circ}C$ | | | 0.2 | % | | Load Regulation | 0 ≤ I <sub>L</sub> ≤ 25 mA | $R_{SC} = 0\Omega$ , $T_A = 70^{\circ}C$ | | | 0.5 | % | | | | $R_{SC} = 0\Omega$ , $T_A = 0^{\circ}C$ | | | 0.5 | % | | Line Regulation | | T <sub>A</sub> = 25°C | | | 0.03 | %/V | | Line regulation | | | | | 0.1 | %/V | | Ripple Rejection | | f = 120 Hz, T <sub>A</sub> = 25°C | | | 0.1 | %/ <b>V</b> | | Standby Current Drain | | V <sub>IN</sub> = 30 V, T <sub>A</sub> = 25°C | | | 2.5 | mA | | Reference Voltage | | | 1.60 | 1.72 | 1.80 | ٧ | | Current Limit Sense Voltage | | | | 0.360 | | ٧ | #### NOTES: - 1. Rating applies to ambient temperatures up to 70°C. Above 70°C ambient derate linearly at 6.3 mW/°C for the metal can and 5.6 mW/°C for the mini Dio. - 2. These specifications apply for input and output voltages within the ranges given, and for a divider impedance seen by the feedback terminal of 2 k $\Omega$ , unless otherwise specified. The load and line regulation specifications are for constant junction temperature. Temperature drift effects must be taken into account separately when the unit is operating under conditions of high dissipation. - 3. The output currents given, as well as the load regulation, can be increased by the addition of external transistors. The improvement factor will be roughly equal to the composite current gain of the added transistors. - 4. With no external pass transistor. Fig. 9-13 Connection Diagram and Package Outline for 105/305/305A (TO-99 Package) Fig. 9-14 Connection Diagram and Package Outline for 376 (Mini Dip Package) Fig. 9-15 Basic Positive Regulator and Test Circuit #### 109 FAMILY The 109, 209, and 309 are 3-terminal 5 V regulators which can provide over 1 A output current with adequate heat sinking. They employ internal current limiting, thermal shutdown and safe area compensation, making them virtually indestructible. Fig. 9-16 Basic 5 V Regulator Fig. 9-17 Equivalent Circuit of the 109 Voltage Regulator ### **ABSOLUTE MAXIMUM RATINGS** | Input Voltage | 35 V | |------------------------------------------|--------------------| | Internal Power Dissipation | Internally Limited | | Storage Temperature Range | -65°C to +150°C | | Operating Junction Temperature Range | | | 109 | -55°C to +150°C | | 209 | -25°C to +150°C | | 309 | 0°C to +125°C | | Lead Temperature (Soldering, 60 seconds) | 300°C | Fig. 9-18 Typical Performance Curves for 109 & 209 Fig. 9-19 Typical Performance Curves for 309 #### **ELECTRICAL CHARACTERISTICS:** $(T_J = -55^{\circ} \text{C to } +150^{\circ} \text{C for } 109, -25^{\circ} \text{C to } +150^{\circ} \text{C for } 209, 0^{\circ} \text{C to } +125^{\circ} \text{C for } 309, V_{IN} = 10 \text{ V}, I_L = 0.5 \text{ A, unless otherwise specified})$ | PARAMETER | | CONDITIONS | MIN | TYP | MAX | UNITS | |--------------------------------------|-----------|-------------------------------------------------------------------|------|------|------|----------| | Output Voltage | | T <sub>J</sub> = 25°C 109, 209 | 4.7 | 5.05 | 5.3 | V | | | | 309 | 4.8 | 5.05 | 5.2 | V | | Line Regulation | | $T_J = 25^{\circ} C$ , 7.0 $V \le V_{IN} \le 25 V$ | | 4.0 | 50 | mV | | Load Regulation | | $T_J = 25^{\circ} C$ , 5.0 mA $\leq I_L \leq 1.5 A$ | | 15 | 100 | mV | | Output Voltage | | 109, 209 | | 1 | | <u> </u> | | | | $8.0 \text{ V} \leq \text{V}_{1N} \leq 20 \text{ V},$ | 4.6 | | 5.4 | V | | | | $5.0 \text{ mA} \leq I_L \leq 1.0 \text{ A, P} \leq 20 \text{ W}$ | | | | | | | | 309 | | | | | | | | $7.0 \text{ V} \le \text{V}_{1N} \le 25 \text{ V}$ | 4.75 | | 5.25 | V | | | | 5.0 mA $\leq$ I $_{L} \leq$ 1.0 A, P $\leq$ 20 W | 1 | | | | | Quiescent Current | * | 7.0 V ≤ V <sub>IN</sub> ≤ 25 V | | 4.2 | 10 | mA | | Quiescent Current Change | with Line | 8.0 V ≤ V <sub>IN</sub> ≤ 25 V | | | 0.5 | mA | | • | with Load | 5.0 mA ≤ I <sub>L</sub> ≤ 1.0 A | | | 0.8 | mA | | Output Noise Voltage | | $T_A = 25^{\circ}C$ , 10 Hz $\leq$ f $\leq$ 100 kHz | | 40 | | μV | | Long Term Stability | | 109, 209 | | | 10 | mV | | | | 309 | | | 20 | mV | | Thermal Resistance Junction (Note 1) | to Case | | | 3.0 | | °C/W | Note 1. Without a heat sink, the thermal resistance is approximately 35°C/W. With a heat sink, the effective thermal resistance can only approach the values specified, depending on the efficiency of the sink. Fig. 9-20 TO-3 Outline And Connection Diagram CONTENTS AND SECTION SELECTOR SWITCHING REGULATOR DESIGN APPENDIX POWER SUPPLY DESIGN **APPENDIX** **POWER TRANSISTORS** APPENDIX # **IN THIS APPENDIX:** - INTRODUCTION - **CIRCUIT OPERATION** - DESIGN EXAMPLE - POWER LOSSES # **APPENDIX A** # **Switching Regulator Design** #### INTRODUCTION The switching mode voltage regulator offers the advantage of high efficiency over the more common series or shunt regulation schemes. This is particularly apparent when there is a large difference between the input voltage and the regulated output voltage. Consider, for example, a voltage regulator with 28 V input and an output of 5 V at 1 A. A conventional series regulator would require a drop of 23 V across the pass transistor. Thus, 23 W are wasted, and the efficiency is only 18%. Switching regulators, however, can be simply designed to give efficiencies greater than 75% under the same input and output restrictions. Switching regulators are also useful in applications where cost, rather than efficiency, is the prime design criterion. The designer may trade the cost of a high power series pass transistor for a slight increase in circuit complexity that allows the use of lower power switching transistors. One area of caution when using switching regulators is the generation of electromagnetic and radio frequency interference (EMI and RFI). Solutions to these problems generally revolve around the use of feed-through low pass filters isolating the lines to the regulator, and careful mechanical design to suppress radiated interference. #### **CIRCUIT OPERATION** ## **Basic Switching Regulator** Referring to Figure A-1, the operation of a switching regulator depends upon a duty cycle generated by switch Q1 and integrated by choke L1, capacitor C1 and freewheeling diode D1, to transfer the power efficiently from a higher input voltage to a lower output voltage at a ratio determined by the duty cycle. Diode D1 conducts during the time switch Q1 is open to provide a current path for the choke L1 to maintain current flow into capacitor C1. Conversely, when Q1 closes, the diode must recover in the shortest possible time to optimize the overall circuit efficiency. The switch transistor Q1 is operated only in saturation or in cut-off so that power dissipation is kept to a minimum. Fig. A-1 Basic Switching Regulator When Q1 closes, the current flowing through L1 will increase linearly according to the equation shown. $$V_{IN} - V_{OUT} = L1 \frac{\Delta I_L}{t_{on}}$$ This current supplies the load $R_L$ and charges capacitor C1. The voltage at the non-inverting input of the error amplifier is given approximately by the following formula. $$V'_{REF} = V_{REF} + V_{IN} \left(\frac{R1}{R2}\right)$$ (assuming R2 >> R1). $V_{IN}$ (R1/R2) is equal to the hysteresis $V_{H}$ introduced to the error amplifier to assure a switching mode of operation. When $V_{O}$ reaches $V_{REF}^{\prime}$ , the error amplifier turns off transistor Q1. The current in L1 starts to decrease, causing the voltage at point A to swing negatively until D1 is forward biased. The inductor current now flows through D1, and decreases at a rate approximated by: $$V_0 = L1 \frac{\Delta I_L}{t_{off}}$$ When the inductor current falls below the load current, the output capacitor starts to discharge and $\rm V_O$ decreases. When $\rm V_O$ falls to a level slightly less than $\rm V_{REF}$ , the error amplifier turns Q1 back on and the cycle is repeated. The output from the regulator ripples above and below a dc level set by $\rm V_{REF}$ . The peak-to-peak ripple is slightly greater than $\rm V_H$ because inductor current continues to charge the capacitor for a short time after Q1 is switched off. The pertinent voltage and current switching waveforms are shown in Figure A-2. Fig. A-2 Switching Waveforms #### **DESIGN EXAMPLE** All of the elements needed to control the operation of a switching regulator are contained in IC voltage regulators; this makes them ideal for use as control circuits in switching regulators. Using the $\mu A723$ in the construction of a 5 V, 2 A regulator from a 28 V input illustrates the design of such a regulator. Maximum inductor current is 2.1 A, maximum peak-to-peak output ripple ( $\Delta V_O$ ) 40 mV, and the switching frequency 20 kHz. #### Step 1 — Select VH Controlling the hysteresis provides a convenient means for trimming the operating frequency as well as supplying positive feedback to enhance switching action. A reasonable value for $V_H$ is 10 to 20 mV below the allowable peak-to-peak value of the output ripple. If $V_H$ = 30 mV is selected and $$V_H=V_{IN}\bigg(\frac{R1}{R2}\bigg) \text{(where R1< then, if R1 = 1 k $\Omega$ , R2 = $\frac{28(10^3)}{30(10^{-3})}\cong 1\,\text{M}\Omega$$$ #### Step 2 — Calculate L1 L1 may be calculated using the following relationship. $$L1 = \frac{(V_{IN} - V_{O})t_{on}}{2(I_{MAX} - I_{OUT})}$$ where: $$t_{on} = \left(\frac{V_O}{V_{IN}}\right) \frac{1}{f}$$ then: L1 = $$\frac{(28-5)}{2(2.1-2)} \bullet \frac{5}{28} \bullet \frac{1}{2 \times 10^4} = 1.025 \text{ mH}$$ #### Step 3 — Calculate C1 C1 may be calculated as follows. C1 = $$\frac{(V_{IN} - V_O) V_O}{8Lf^2 V_{IN} (\Delta V_O - V_H)}$$ then: C1 = $$\frac{(28-5)5}{8(1.025\times10^{-3})(2\times10^4)^228(40-30)(10^{-3})}$$ C1 = 125 $\mu$ F The final circuit configuration (*Figure A-3*, Positive Switching Regulator) uses L1 = 1 mH and C1 = 100 $\mu$ F. $$V_{O} = V_{REF} \left( \frac{R2}{R1 + R2} \right) = 5.0 \text{ V}$$ This circuit is further explained in Chapter 8, (Figure 8-25a). The efficiency of this circuit is 75% at 1 A output and 73% at 2 A output current. Fig. A-3 Circuit Configuration #### **POWER LOSSES** Power is lost in a switching regulator through conduction and switching losses. The conduction loss in the switch transistor is a function of $V_{CE(sat)}$ , $I_{OUT}$ , and the fraction of a full cycle that the transistor is conducting. The power loss is given by: $$\left( \text{VCE(sat)} \right) \left( \text{IOUT} \right) \left( \frac{t_{OI}}{t_{OI} + t_{Off}} \right) \cong \left( \text{VCE(sat)} \right) \left( \text{IOUT} \right) \left( \frac{\text{VO}}{\text{VIN}} \right)$$ The diode D1 conducts during the time the switch transistor is off. The conduction loss of the diode is determined by the forward drop of the diode $V_F$ , $I_{OUT}$ , and the fraction of a cycle that the diode conducts. This conduction loss is given $$V_{F}I_{OUT}$$ $\left(\frac{t_{off}}{t_{off}+t_{on}}\right) \cong V_{F}I_{OUT}\left(\frac{V_{IN}-V_{O}}{V_{IN}}\right)$ Switching losses contribute substantially to the total power loss. The highest peak powers are dissipated when Q1 begins to turn on. Current from the transistor must remove the charge stored in D1, which is still in forward conduction. A transient current, limited primarily by the drive capability of Q1, flows for a time equal to the reverse recovery time of D1. During this interval the full input voltage appears across Q1, and the peak dissipation is quite high. To minimize the power loss due to this current spike, D1 should be a fast recovery power diode. Ordinary power devices, not intended for switching operation, seriously degrade the regulator efficiency. Some power is lost during the rise and fall times of the switching transistor, but this loss is negligible if high frequency switching transistors are used as bypass devices. Some power is lost due to the quiescent current in the IC regulator, and is to be considered in a detailed efficiency calculation. The greatest power losses, however, are attributable to the switching losses outlined above. CONTENTS AND SECTION SELECTOR POWER SUPPLY DESIGN **APPENDIX** POWER TRANSISTORS APPENDIX # IN THIS APPENDIX: - INTRODUCTION - DEFINITION OF TERMS - SINGLE PHASE, HALF WAVE RECTIFIER - HALF WAVE RECTIFIER WITH SERIES INDUCTIVE FILTER - SINGLE PHASE, FULL WAVE RECTIFIER - LC SECTION FILTER - SWINGING CHOKE LC SECTION FILTER - ELECTRICAL REFERENCES TABLE - CAPACITIVE INPUT FILTER CHARACTERISTICS - PRE-REGULATORS - COMPLETE CIRCUITS #### **REFERENCES** - Schade, O.H., "Analysis of Rectifier Operation," Proc IRE, July 1943, Vol. 31, #7, pp. 341-361. - Ryder, John D., "Electronic Engineering Principles," Prentice Hall, Inc., 1947, pp. 94-125. - 3. Martin, Thomas L., Jr., "Electronic Circuits," Prentice Hall, Inc., 1955, pp. 506-541. - 4. Seeley, Samuel, "Electron Tube Circuits," McGraw-Hill, 1958, pp. 194-230. - Gray, Truman, S., "Applied Electronics," John Wiley & Sons, Inc., 1954 pp. 250-277. # **APPENDIX B** # **Power Supply Design** #### INTRODUCTION In many power supply designs a means of converting an ac input voltage to a suitable dc voltage level is required. This is in addition to the voltage regulators discussed in this handbook. Appendix B discusses the performance characteristics of the most common forms of rectifier/filter combinations, and provides appropriate design equations for any output voltage and current. #### **DEFINITION OF TERMS** The following list covers those terms and definitions used in this Appendix. | Parameter | ``<br>Definition | |------------------|---------------------------------------------------------------------------------------------------------------------------------------------------| | | | | VM | peak input voltage | | $v_{O}$ | dc output voltage | | $V_{pk}$ | transformer peak voltage | | $v_S$ | ac input voltage | | F | form factor of the load current = $\frac{I_{rms}}{I_{O}}$ | | l <sub>ac</sub> | effective value of all alternating components of load current, i.e., the current reading on an ac meter | | IM | peak current through each rectifier | | lo | average value of the load current, the reading on a dc meter | | I <sub>rms</sub> | effective value of the total load current $\sqrt{I_{ac}^2 + I_0^2}$ | | P <sub>in</sub> | ac input power | | PO | dc output power | | $R_{L}$ | load resistance | | R <sub>S</sub> | total series resistance, or the source resistance plus any added resistance plus the diode series resistance | | γ | ripple factor in all charts normalized as 100% equal to 1, $ \gamma = (F^2 - 1) = \left[ \left( \frac{I_{rms}}{I_O} \right)^2 - 1 \right]^{1/2} $ | | | | | $\eta_{R}$ | rectification efficiency or $\frac{P_0}{P_{in}}$ x 100% | | $\omega$ | $2 \pi f$ where f = line frequency | ### SINGLE PHASE, HALF WAVE RECTIFIER Figure B-1 is a half wave rectifier and capacitor filter. Without the capacitor, peak current is $$I_{M} = \frac{V_{M}}{R_{S} + R_{L}}$$ on the positive half cycle (or forward conduction cycle) of the input voltage. Some additional electrical characteristics follow. $$\eta_{R} = \frac{I_{M}}{2}$$ $$\eta_{R} = \frac{40.6}{\left(1 + \frac{R_{S}}{R_{L}}\right)}$$ $$\eta_{R} = \frac{40.6}{\left(1 + \frac{R_{S}}{R_{L}}\right)}$$ $$\gamma = 1.21$$ Fig. B-1 Half Wave Rectifier Circuit with Capacitive Filtering Note that for a resistive load, the maximum ripple factor is 121% which, under most circumstances, requires filtering. When the capacitor is added across the load resister, the ripple is reduced proportionate to the R<sub>L</sub>C product as shown in *Figure B-2*. Fig. B-2 Ripple Factor vs ωR<sub>L</sub>C One possible problem with any capacitive filter is the high peak current drawn due to the diode back-bias present throughout most of the input cycle. This is a result of the voltage stored across the filter capacitor. The rectifier conducts only during that short period of time when the input voltage exceeds the capacitor voltage by one diode drop. During conduction, the rectifier must supply the capacitor with sufficient energy to hold the ripple within specification until the next conduction cycle. Figure B-3 is a plot of the I<sub>M</sub>/I<sub>O</sub> ratio versus the R<sub>L</sub>C product with the R<sub>S</sub>/R<sub>L</sub> ratio as a variable. Notice that the surge-to-dc ratio of current increases as a function of both increasing capacitor value and of a reduced source-to-load impedance ratio. Fig. B-3 I<sub>M</sub>/I<sub>O</sub> vs R<sub>L</sub>C Plot When the ripple factor, load impedance, and $\omega$ are known, the required capacitance can be determined from Figure B-2. Because of the high turn on surge, an external series limiting resistor is normally needed. Figure B-4 is a plot of the dc-to-peak voltage ratio with the filter product as the X axis and the source/load impedance ratio as the third parameter. Note that the dc output-to-peak input voltage ratio approaches unity as the filter factor goes up and also as the source-to-load impedance ratio decreases. Fig. B-4 DC-to-Peak Ratio Plot Because of the relatively large value of the filter capacitor required for a given ripple factor, the use of the half wave capacitor filter is usually limited to low current applications such as the subsidiary power supply for the $\mu$ A723 in a floating regulator configuration. # HALF WAVE RECTIFIER WITH SERIES INDUCTIVE FILTER Fig. B-5 Half Wave Rectifier Figure B-5 is a half wave rectifier with series inductive filtering. The inductor, in series with the load, prevents any rapid changes in the current flow and thus reduces the ripple factor by acting as an energy storage device. When the current flow is above the average current required, energy is stored in the inductor and, when the current is below the average, the stored energy is released. *Figure B-6* is the plot of ripple factor versus filter product for the inductor input filter. Fig. B-6 Ripple Factor vs Filter Product Plot Because of the energy storage available with an inductor, the peak current through the rectifier is little more than the average current. However, the peak inverse voltage PIV seen by the rectifier is simply $V_M$ , the peak input voltage. Figure B-7 is a plot of the $V_O/V_M$ ratio as a function of the inductive filter product. Fig. B-7 V<sub>O</sub>/V<sub>M</sub> Ratio Plot ### SINGLE PHASE FULL WAVE RECTIFIER Fig. B-8 Basic Full Wave Rectifier Figure B-8, a basic full wave rectifier, has the following electrical characteristics. $$I_{rms} = \frac{I_{M}}{\sqrt{2}}$$ $$I_{O} = \frac{2^{I}M}{\pi}$$ $$P_{O} = \left(\frac{2}{\pi}\right)^{2} \frac{V_{M}^{2}R_{L}}{(R_{S} + R_{L})^{2}}$$ $$\eta_{R} = \frac{81.2}{\left(1 + \frac{R_{S}}{R_{L}}\right)}$$ $$\gamma = 0.48$$ There are two interesting features. Efficiency has doubled, as can be expected when doubling the number of rectifiers. In addition, the ripple factor has decreased from 121% to 48% in comparison with the half wave circuit. Even with ripple reduction, a 48% factor is normally too high to be useful and must be filtered. *Figure B-9* is the filter product plot for both capacitive and inductive filters, assuming $R_S \ll R_L$ . Fig. B-9 Filter Product Plot High peak currents are always associated with capacitive filters and *Figure B-10* plots the ratio of peak-to-dc current as a function of the filter product. Fig. B-10 Peak-to-DC Ratio Plot The relationship between the filter product, the $R_S/R_L$ ratio and the dc output-to-peak input voltage is given in *Figure B-11* for the capacitive input filter. Load regulation may also be determined from *Figure B-11* by using the high and low limits for $R_L$ . Fig. B-11 Load Regulation #### **Design Example** If a full wave circuit is required with the following characteristics, $$V_0$$ = 20 $V$ $I_0$ = 1 $A$ $\gamma$ < 0.1 with R<sub>S</sub> = 1 $\Omega$ then: Step 1 Find the filter product from Figure B-9 for $$\gamma$$ < 0.1. ( $\omega$ R<sub>L</sub>C = 10) Step 2 Calculate R<sub>L</sub> $$R_L = \frac{20}{1} = 20 \Omega$$ Step 3 Calculate C $$C = \frac{10}{\omega R_L} = \frac{10}{120 \times 20 \,\pi} = \frac{1}{240 \,\pi} = 1300 \,\mu F$$ Step 4 Calculate $\frac{R_S}{R_L}$ $$\frac{R_S}{R_L} = \frac{1}{20} = 5\%$$ Step 5 Find the transformer peak input voltage from the following. $V_{pk}$ = diode forward voltage. One diode forward voltage drop for a center tapped full wave input, two diode forward voltage drops for a full wave bridge $$+\frac{V_0}{V_0/V_M}$$ using the filter values from Figure B-11. $$V_{pk} = 0.7 + \frac{20}{0.82}$$ (intersection of 5% $\frac{R_S}{R_L}$ and $\omega$ R<sub>L</sub>C = 10 from *Figure B-11*.) Step 6 Check peak diode current from *Figure B-10*. For this example at a filter product of 10, the peak current is seven times the dc current, or 7 A. #### **LC SECTION FILTER** The LC section filter is one method of reducing ripple levels without the need for single, large value filter components. The basic circuit is shown in *Figure B-12*. Fig. B-12 LC Filter As a general rule, the capacitive reactance should always be less than 10% of the load resistance at the second harmonic of the incoming frequency. All the succeeding information is based upon this ratio. The ripple factor for an L-section filter has the form: $$\gamma = \frac{0.47}{4\omega^2 LC - 1}$$ or, if n L-section filters are cascaded, then the ripple factor is: $$\gamma = \frac{0.47}{(4\omega^2 \text{L1C1} - 1) (4\omega^2 \text{L2C2} - 1) - (4\omega^2 \text{L}_n \text{C}_n - 1)}$$ Figure B-13 is a plot of the filter factor versus the $\omega^2 LC$ product. Fig. B-13 Filter Factor vs ω<sup>2</sup> LC The one additional requirement is continuous current flow through the inductance. This says, in effect, that there is a critical inductor size. To assure this continuous current flow, a bleeder resistor ${\sf R}_{\mbox{\scriptsize K}}$ must be used at the filter output. The critical value of inductance is: $$L_C = \frac{R_S + R_{ef}}{6\pi f}$$ where: $$R_{eff} = \frac{R_K R_{L(max)}}{R_K + R_{L(max)}}$$ and: $$R_K = \frac{V_O}{I_K}$$ Either $I_K$ may be assumed to be 10% of minimum load current or, if this is not a practical value, then some reasonable minimum bleeder current is selected. Once the critical inductance is found, then the capacitor value may be determined by: Step 1 Set L = $2 L_C$ Step 2 Determine $\omega^2$ LC from Figure B-13 for the required ripple factor Step 3 Solve for C from $\omega^2$ LC = X where X is the product from *Figure B-13* The peak rectifier currents depend upon the size of the inductor selected such that if L = $L_C$ then $I_M$ = 2 $I_L$ and if L = $_2$ 2 $L_C$ then $I_M$ = 1.5 $I_L$ . The transformer secondary voltage is given by: $$V_{rms} = 1.11 \left[ V_{O} + R_{S} (I_{L(max)} + I_{K}) \right]$$ and the minimum PIV for the rectifier is 1.57 $V_{O(max)}$ for a full wave bridge rectifier. For minimum power dissipation, $R_K$ should be as large as possible. In some cases, since the value of critical inductance is proportional to the value of the bleeder resistor, the selection of a high value results in an inductance too large to be practical. In this case, a swinging choke or a choke whose inductance decreases with increasing current flow, is needed. #### **Design Example** Full wave, single section, choke input filter design, $$V_O = 50 \text{ V}$$ $I_O = 1 \text{ A}$ $I_K = 100 \text{ mA}$ $R_S = 10 \Omega$ $\gamma = 1\%$ Step 1 Calculate RK $$R_{K} = \frac{V_{O}}{I_{K}} = \frac{50 \text{ V}}{100 \text{ mA}} = 500 \Omega$$ Step 2 Calculate Reff $$R_{eff} = \frac{R_K R_L(max)}{R_K + R_L(max)} = 500 \ \Omega \ (R_L(max) = \infty)$$ Step 3 Calculate LC $$L_C = \frac{R_{eff} + R_S}{6\pi f} = \frac{500 + 10}{1130} = \frac{510}{1130} \approx 0.5 \text{ H}$$ $$C = \frac{12}{\omega^2 L_C} = \frac{12}{(120\pi)^2 0.5} =$$ $$\frac{12}{142 \times 10^3 \times 0.5}$$ = 0.169 × 10<sup>-3</sup> = 169 $\mu$ F Step 5 Calculate IM Since $$L = L_C$$ then $$I_M = 2 (I_O + I_K)$$ Step 6 Calculate voltage drop both at no load and full load a. $$V_D$$ no load = $I_K$ (R<sub>S</sub>) = 0.1 x 10 = 1 V b. $$V_D$$ full load = $(I_O + I_K) R_S = 1.1 \times 10 = 11 V$ Step 7 Calculate transformer minimum rms voltages $$V_{rms} = 1.11 \left[ V_{O} + R_{S} (I_{O(max)} + I_{K}) \right]$$ $$V_{rms} = 1.11 (50 + 10 \times 1.1)$$ Step 8 Calculate maximum output voltage $$V_{O(max)} = \frac{V_{rms}}{1.11} - I_{K}R_{S}$$ $$V_{O(max)} = \frac{67.5}{1.11} - 0.1 \times 10 = 61 - 1 = 60 \text{ Vdc}$$ Step 9 Calculate PIV rating req@ired PIV = (1.57) $$V_{O(max)}$$ (See Table B-1) PIV = 1.57 x 60 = 94 V The transformer ratios are determined from Table B-1. #### **SWINGING CHOKE LC SECTION FILTER** When designing a swinging choke section filter, the inductance required at the minimum and maximum output currents can be determined as follows. 1. Find L<sub>C</sub> (critical inductance) $$L_{C} = \frac{R_{S} + R_{eff}}{6\pi f}$$ where, as before: $$R_{eff} = \frac{R_K R_{L(max)}}{R_K + R_{L(max)}}$$ 2. Find L2 (inductance at maximum load current) $$L2 = \frac{R_S + R_{eff2}}{6\pi f}$$ where: $$R_{eff2} = \frac{R_{L(min)} R_{K}}{R_{L(min)} + R_{K}}$$ When $L_{\mbox{\scriptsize C}}$ has been determined, then the capacitor value may be calculated as before. The condition $\omega^2 L_C \le 1/4$ should be avoided due to possible filter instabilities. Fig. B-14 Rectifier Circuits Wave Shapes | Characteristic | Load | Single Phase<br>Half Wave<br>(See 1-A) | Single Phase<br>Full Wave<br>Center-Tap<br>(See 1-B) | Single Phase<br>Full Wave<br>Bridge<br>(See 1-C) | Three Phase<br>Star<br>(Half Wave)<br>(See 1-D) | Three Phase<br>Full Wave<br>Bridge<br>(See 1-E) | Six-Phase<br>Star<br>(Three Phase<br>Diametric)<br>(See 1-F) | Three Phase<br>Double Wave<br>With<br>Interphase<br>Transformer<br>(See 1-G) | | |---------------------------------------------------|-----------------------------|----------------------------------------|------------------------------------------------------|--------------------------------------------------|-------------------------------------------------|-------------------------------------------------|--------------------------------------------------------------|------------------------------------------------------------------------------|--| | R.M.S.<br>Input Voltage<br>Per Transformer<br>Leg | Resistive &<br>Inductive | 2.22 V <sub>O</sub> | 1.11 V <sub>O</sub> | 1.11 V <sub>O</sub> | 0.855 V <sub>O</sub> | 0.428 V <sub>O</sub> | 0.741 V <sub>O</sub> | 0.855 V <sub>O</sub> | | | (V <sub>1</sub> ) | Capacitive | 0.707 V <sub>O</sub> | 0.707 V <sub>O</sub> | 0.707 V <sub>O</sub> | 0.707 V <sub>O</sub> | 0.408 V <sub>O</sub> | 0.707 V <sub>O</sub> | 0.707 V <sub>O</sub> | | | Peak<br>Inverse<br>Voltage<br>Per Rectifier | R&L | 3.14 V <sub>O</sub> | 3.14 V <sub>O</sub> | 1.57 V <sub>O</sub> | 2.09 V <sub>O</sub> | 1.05 V <sub>O</sub> | 2.09 V <sub>O</sub> | 2.09 V <sub>O</sub> | | | (P.I.V.) | С | 2.00 V <sub>O</sub> | 2.00 V <sub>O</sub> | 1.00 V <sub>O</sub> | 2.00 V <sub>O</sub> | 1.00 V <sub>O</sub> | 2.00 V <sub>O</sub> | 2.00 V <sub>O</sub> | | | Average<br>Current<br>Through<br>Rectifier I F | R.L.<br>& C | 1.00 I <sub>O</sub> | 0.50 I <sub>O</sub> | 0.50 I <sub>O</sub> | 0.333 I <sub>O</sub> | 0.333 I <sub>O</sub> | 0.167 l <sub>O</sub> | 0.167 I <sub>O</sub> | | | Peak | R | 3.14 I <sub>O</sub> | 1.57 I <sub>O</sub> | 1.57 l <sub>O</sub> | 1.21 I <sub>O</sub> | 1.05 I <sub>O</sub> | 1.05 I <sub>O</sub> | 0.525 I <sub>O</sub> | | | Current<br>Through | L | | 1.00 I <sub>O</sub> | 1.00 I <sub>O</sub> | 1.00 I <sub>O</sub> | 1.00 I <sub>O</sub> | 1.00 I <sub>O</sub> | 0.500 I <sub>O</sub> | | | Rectifier IM | С | Depends on Size of Capacitor | | | | | | | | | Transformer<br>Total<br>Secondary | Sine Wave | 3.49 P <sub>O</sub> | 1.75 P <sub>O</sub> | 1.23 P <sub>O</sub> | 1.50 P <sub>O</sub> | 1.05 P <sub>O</sub> | 1.81 P <sub>O</sub> | 1.49 P <sub>O</sub> | | | VA | Sq. Wave | 3.14 P <sub>O</sub> | 1.57 P <sub>O</sub> | 1.11 P <sub>O</sub> | 1.48 P <sub>O</sub> | 1.05 P <sub>O</sub> | 1.81 P <sub>O</sub> | 1.48 P <sub>O</sub> | | | Transformer<br>Total<br>Primary | Sine Wave | 3.49 P <sub>O</sub> | 1.23 P <sub>O</sub> | 1.23 P <sub>O</sub> | 1.23 P <sub>O</sub> | 1.05 P <sub>O</sub> | 1.28 P <sub>O</sub> | 1.06 P <sub>O</sub> | | | VA | Sq. Wave | 3.14 P <sub>O</sub> | 1.11 P <sub>O</sub> | 1.11 P <sub>O</sub> | 1.21 P <sub>O</sub> | 1.05 P <sub>O</sub> | 1.28 P <sub>O</sub> | 1.05 P <sub>O</sub> | | | % Ripple | Sine Wave<br>Resistive Load | 121% | 47% | 47% | 17% | 4% | 4% | 4% | | | Lowest<br>Ripple Frequency | _ | 1 F <sub> </sub> | 2 F <sub> </sub> | 2 F <sub> </sub> | 3 F <sub>1</sub> | 6 F <sub>1</sub> | 6 F <sub>i</sub> | 6 F <sub>I</sub> | | | Conversion<br>Efficiency | _ | 40.6% | 81.2% | 81.2% | 97% | 99.5% | 99.5% | 99.5% | | Table B-1 Electrical Reference Table Fig. B-15 Rectifier Circuits Wave Shapes | Characteristic | Single Phase<br>Half Wave<br>(See 2-A) | Single Phase<br>Full Wave<br>Center-Tap<br>(See 2-B) | Single Phase<br>Full Wave<br>Bridge<br>(See 2-C) | Single Phase<br>Full Wave<br>Voltage Double<br>(See 2-D) | |-----------------------|----------------------------------------|------------------------------------------------------|--------------------------------------------------|----------------------------------------------------------| | V <sub>I</sub> | 0.910 V <sub>O</sub> | 0.825 V <sub>O</sub> | 0.805 V <sub>O</sub> | 0.552 V <sub>O</sub> | | PIV | 2.56 V <sub>O</sub> | 2.34 V <sub>O</sub> | 1.14 V <sub>O</sub> | 1.56 V <sub>O</sub> | | Ripple | 0.12 V <sub>O</sub> | 0.06 V <sub>O</sub> | 0.06 V <sub>O</sub> | 0.09 V <sub>O</sub> | | I <sub>M</sub> /Rect. | 7.80 I <sub>O</sub> | 4.75 I <sub>O</sub> | 4.75 I <sub>O</sub> | 3.00 I <sub>O</sub> | | IRMS/Rect. | 2.50 I <sub>O</sub> | 1.33 I <sub>O</sub> | 1.33 I <sub>O</sub> | 1.10 I <sub>O</sub> | | SEC VA | 2.35 P <sub>O</sub> | 2.16 P <sub>O</sub> | 2.16 P <sub>O</sub> | 1.22 P <sub>O</sub> | | PRI VA | 2.35 P <sub>O</sub> | 3.05 P <sub>O</sub> | 2.16 P <sub>O</sub> | 1.72 P <sub>O</sub> | Table B-2 Capacitive Input Filter Characteristics #### **CAPACITIVE INPUT FILTER CHARACTERISTICS** - $R_S/R_{L(min)} = 0.02$ - $\omega CR_{L(min)} = 12$ When the voltage and current levels are known, Table B-2 can be used to select the optimum configuration and determine transformer and rectifier characteristics. #### **PRE-REGULATORS** Pre-regulators for use in power supplies take one of two forms. Fixed output circuit for use with limited output adjustment range supplies (Figure B-16). Fig. B-16 Fixed Output Circuit Tracking pre-regulators which maintain a fixed minimum input/output differential (Figure B-17). In both cases this circuitry operates by holding the SCR gates at some dc potential which fires the forward biased (anode to cathode) device whenever the ripple voltage on the filter capacitor drops to a level sufficient to exceed the gate-to-cathode threshold of the SCR. Two precautions are necessary when either pre-regulator circuit is used. - The firing of the SCR is done on a dc drive basis, and represents a "soft fire" condition, i.e., no gate overdrive; this should be considered when selecting power devices. - RFI should be considered in the application of these circuits as the SCRs operate effectively as phase control devices. Fig. B-17 Fixed Input/Output Differential #### **COMPLETE CIRCUITS** Two circuits are included to show combinations of several of the circuit techniques previously presented. Figure B-18 is a grounded, tracking pre-regulator design adjustable from 3 to 25 V using the transformer shown with the minimum input/output differential set by the 1N749 Zener diode. The power for the regulator control portion is provided by a separate voltage source to insure efficient operation at low output voltages, while maintaining a voltage greater than the 9.5 V minimum specified for the $\mu\text{A723}$ internal circuitry. Figure B-19 again provides a controlled voltage across the series pass device. But, due to the floating configuration, the device is capable of regulation from 0 to 150 V using the specified isolation transformers. In this example, the power for the integrated circuit is provided by the combination of the voltage doubler C1, C2, D1, D2 and transistor buffered Zener diode which provides approximately 20 V for the regulator. In both *Figures B-18* and *B-19*, the maximum output capability is limited by the power components; therefore the selection of a heavy duty transformer, diodes, SCRs and output devices allows power capability expansion of the basic circuitry to fit almost any requirement. Fig. B-18 Tracking Pre-Regulator Fig. B-19 High Voltage Tracking Regulator CONTENTS AND SECTION SELECTOR POWER TRANSISTORS APPENDIX # **IN THIS APPENDIX:** - INTRODUCTION - SAFE AREA CONSIDERATIONS - FORWARD BIASED AREA - REVERSE BIASED SAFE AREA - SILICON POWER TRANSISTORS - POWER TRANSISTOR SELECTION CHART # **APPENDIX C** # **Power Transistors** #### INTRODUCTION To assure the reliable design of a regulator involving power transistors, the designer must be fully aware of the capabilities and limitations of these components. The object of this appendix is to enhance the designer's understanding of the mechanisms affecting the performance of power transistors under conditions of high electrical and thermal stress. A selection guide of Fairchild power transistors is included. Full specifications, characteristic curves and package dimensions are available in the Fairchild Discrete Products Databook. #### SAFE AREA CONSIDERATIONS Power transistors are normally operated under high current/voltage/temperature conditions. These conditions, separately or in combination, can be destructive. Care must, therefore, be exercised to ensure that the device selected for a particular application is capable of safely withstanding all operating conditions that will be imposed. Safe area curves provide a means for determining this capability. These curves specify the limits within which each device can be safely operated without failure or degradation. There are two basic safe area operation modes: the forward biased mode and the reverse biased mode. Bias here refers to the bias of the emitter base junction. A typical example of forward biased operation occurs during Class A operation of a power amplifier. A typical example of reverse biased operation occurs during the turn off of a hammer driver switch. #### **FORWARD BIASED AREA** A typical safe area plot for dc forward biased operation is shown in Figure C-1. Maximum permissible power dissipation $P_D$ is shown as a function of collector-to-emitter voltage $V_{CE}$ and case temperature $T_C$ . Note that the plot is actually a composite of several safe areas, each corresponding to a different case temperature. This can be most easily understood by referring to Figure C-2, which illustrates the safe area that applies for a case temperature of $100^{\circ}C$ . Operation at any point (any combination of voltage and power dissipation) within the area indicated is safe. For example, $30\,W$ can be safely dissipated when case temperature is $100^{\circ}C$ and collector voltage is $50\,V$ . Fig. C-1 Typical Safe Area Plot Fig. C-2 Forward Biased Safe Area, dc #### **Safe Area Limiting Factors** The basic factors limiting the dc forward biased safe area of a power transistor are indicated in *Figure C-3*. The left hand boundary represents the maximum rated collector current I<sub>C</sub>. Operation to the left of this boundary may cause melting of the emitter lead wire, lifting of the lead wire bonds, or damage to the chip itself. The top boundary represents the thermal limitation. Operation above this boundary, at a specified case temperature, causes overheating of the chip which might impair reliability or, for some devices, melt the die attach solder. Fig. C-3 Safe Area Limiting Factors The inclined portion of the right hand boundary represents the second breakdown. Operation to the right of this boundary causes second breakdown which might destroy the device due to localized overheating. The vertical portion of the right hand boundary represents the primary voltage breakdown limitation $V_{\text{CEO(sus)}}$ . Operation to the right of this boundary results in voltage breakdown and excess current which can destroy the device. #### The Thermal Limitation The thermal limits placed on power dissipation, indicated by the upper boundaries of the safe area curves, are established to prevent overheating of the chip, and depend upon the junction-to-case thermal resistance $\Theta_{JC}$ of the device. This resistance determines how readily the heat generated in the chip during operation is conducted to the outside surface of the case (package). It is measured by comparing, at a known level of power dissipation, the temperature of the chip — specifically, the temperature of the collector base junction — with the temperature of the case. It is expressed in units of degrees centigrade (temperature difference) per watt (of power dissipation). The industry specifies a maximum permissible junction temperature of 200°C for most power devices. Based on this limit and the $\theta_{JC}$ value, maximum allowable power dissipation in the thermally limited region can be determined for any case temperature. #### **Heat Sinking** In general two types of heat sink are used. The commercial heat sink with a specified thermal resistance, and the available or added piece of metal whose thermal resistance can be determined through the use of the chart, *Figure 3-2*, Chapter 3. Note that thermal resistance decreases as the thickness of the mounting material increases. Once the heat sink thermal resistance is known, then for any maximum ambient temperature, the maximum available power dissipation for a given device may be calculated using the following formula: $$P_{D(max)} = \frac{T_{J(max)} - T_{A(max)}}{\theta_{JC} + \theta_{CHS} + \theta_{HSA}}$$ Where: $\Theta_{JC}$ = Thermal resistance from junction to case. $\Theta_{CHS}$ = Thermal resistance from case to heat sink. $\Theta_{HSA}$ = Thermal resistance from heat sink to ambient. The $\Theta_{CHS}$ varies with the device mounting method, the use or absence of an alumina filled silicone grease to help remove the voids in the case-to-heat sink interface, the inclusion or absence of an electrical isolating mica, beryllia, or anodized aluminum washer between the device and heat sink and finally, the degree of mounting pressure which is applied through the device hold-down mechanism. Applicable package torque specifications should be observed to further minimize the case-to-heat sink thermal resistance. The results of using a silicone grease to help remove the voids in the case-to-heat sink interface is shown in Table C-1. | Thermal Re | sistance for TO-3 | B Package Outline | | |--------------|------------------------------|-------------------------------------------------|--| | Washer | θ <sub>CHS</sub> Dry<br>°C∕W | Θ <sub>CHS</sub> with Silicone<br>Grease*, °C/W | | | None | 0.2 | 0.1 | | | Mica | 0.8 | 0.4 | | | Anodized Al. | 0.4 | 0.3 | | <sup>\*</sup>Grease applied to both sides of washer. Table C-1 Silicon Grease Characteristics Using the above information, the maximum power dissipation available can be calculated for the following device and ambient conditions: Power device 2N3055 Maximum ambient temperature 65°C Heat sink thermal resistance (Thermal resistance decreases slightly with increasing power dissipation) Mica washer with silicone grease Maximum power dissipation is: $$P_{D(max)} = \frac{200^{\circ}C - 65^{\circ}C}{1.5 + 0.4 + 2.4} = \frac{135}{4.4} = 30.7 \text{ W}$$ Similarly, if the heat sink thermal resistance is required for the following conditions: $$\Theta_{JC} = 3^{\circ}C/W$$ $T_{J(max)} = 200^{\circ}C$ $T_{A(max)} = 55^{\circ}C$ $P_D = 15 W$ Anodized aluminum washer with silicone grease then: $$\Theta_{HSA} = \frac{T_{J(max)} - T_{A}}{P_{D}} - (\Theta_{JC} + \Theta_{CHS})$$ $$= \frac{200 - 55}{15} - (3 + 0.3) = 9.7 - 3.3 = 6.4^{\circ}\text{C/W}$$ For TO-5 devices, and others without heat sinks, another thermal resistance value must be considered: case-to-ambient thermal resistance, $\theta_{CA}$ . This resistance is typically much greater than $\theta_{JC}$ since the mode of heat transfer is by convection and radiation into the surrounding ambient air, rather than by direct conduction. The total resistance to heat transfer out of the chip is the sum of $\theta_{JC}$ and $\theta_{CA}$ . This sum is junction-to-ambient thermal resistance $\theta_{JA}$ . A typical value for a TO-5 device is 175°C/W. #### The Second Breakdown Limitation As indicated in *Figure C-3*, maximum power dissipation at relatively high voltages is limited not by thermal resistance, but by second breakdown. Second breakdown is a phenomenon wherein non-uniform current distribution in a transistor causes localized "hot spots". In a regenerative cycle, this further increases current concentration until, in the absence of controlling mechanisms, melting of the silicon in the area(s) of current concentration causes failure. Failure is characterized by a sharp decrease in collector-to-emitter voltage combined with a sharp increase in collector current. Second breakdown is so named to distinguish it from primary voltage breakdown BVCEO. The non-uniform current densities that initiate the second breakdown cycle are unavoidable. This is because forward biasing of the emitter base junction induces a transverse electric field in the base which causes current flow to concentrate in the area under the edge of the emitter periphery. Current density concentration in the area under the center of the emitter is minimal (see Figure C-4). As this concentrated current flows from the base through the collector base junction, localized heating is produced at a rate proportional to the product of collector voltage and current density. Note that some heat is also generated at the emitter base junction; however the voltage across the emitter base junction is usually much smaller than the voltage across the collector base junction, thus this heat is usually negligible. Fig. C-4 Current Concentration During Forward Bias Operation The next step in the second breakdown cycle occurs when the heat from the collector base hot spots radiates upward, correspondingly causing hot spots at the emitter base junction. These hot spots cause localized reductions in the emitter base junction barrier, automatically developed at a junction, and must be overcome by forward bias voltage to induce current flow. This effectively increases forward bias in the hot spot areas, and this further intensifies current concentration. If unchecked, this cycle — current concentration causing hot spots which further increase current concentration — leads to thermal runaway and second breakdown (see *Figure C-5*). Fig. C-5 Thermal Runaway Cycle Which Causes Second Breakdown #### **Factors Influencing Second Breakdown Capability** Two key factors that improve the second breakdown capability of a power device are wide base widths and uniform base resistance (uniform dopant concentration). Wide base widths improve second breakdown capability in three ways. First, wide base widths reduce the intensity of the transverse electric field, thus reducing initial current concentration. Second, a wide base promotes fanning out of current before it reaches the collector base junction — tending to eliminate generation of hot spots. Third, a wide base acts to thermally isolate the emitter base junction from the hot spots generated in the collector base region, thus tending to prevent thermal runaway. Uniform base doping, such as obtained by the Fairchild Bime- sar<sup>TM</sup> process utilizing epitaxial base material, improves second breakdown capability by reducing the intensity of the transverse electric field, thus reducing initial current concentration. #### Fairchild Power Device Technology Fairchild uses three basic power transistor chip technologies to span the power applications spectrum. The Bimesar process uses two epitaxial layers to form the collector and base regions, a mesa etch to define the collector base junction, and Planar processing to form the emitter base junction. This produces low cost, high current devices with excellent safe area capabilities. When compared to conventional single diffused devices, Bimesar transistors exhibit higher working voltage capabilities, lower saturation voltages, and lower leakage currents. Beta linearity is also improved and npn and pnp complementary devices are readily produced. Maximum current ratings extend to 30 A and f<sub>T</sub> ratings to 10 MHz. Double diffused power transistors employ base and emitter diffusions into an epitaxial collector region. Collector base and emitter base junctions are Planar passivated to ensure low leakage currents and optimum stability. Double diffused Planar epitaxial devices are primarily used in high frequency, high reliability switching and amplifying applications with f<sub>T</sub> ratings greater than 30 MHz and maximum collector current ratings up to 30 A. The triple diffused planar technology uses base and emitter diffusions and a heavily doped collector diffusion into a high resistivity silicon wafer. Junctions are then Planar passivated to minimize leakage currents. The high resistivity material used in these devices provides high voltage capability (to 350 V), while the heavily doped collector gives good saturation characteristics. Triple diffused Planar devices are used in high voltage switching and amplifying applications and have collector current ratings up to 15 A with f<sub>T</sub> ratings from 10 MHz to 50 MHz. #### **Pulsed Operation** So far, discussion of forward biased safe area has been limited to dc operation. One other forward bias operating mode, namely, pulsed operation, must be considered. A typical safe area plot for pulsed operation is shown in *Figure C-6*. In this case, the vertical scale specifies collector current $I_C$ , rather than power dissipation $P_D$ . Each curve is labeled as to the duration of the on pulse — from the worst case dc condition to a minimum duration of 5 $\mu$ s — and applies for a case temperature of 100°C and a duty cycle of 1%. Very high peak power dissipation is possible during pulsed operation. In Figure C-6, for example, peak power of 360 W at 60 V is permissible for a pulse width of 0.1 ms, compared with maximum power of only about 115 W at 60 V for dc conditions. This high peak power capability arises from the inherent thermal capacitance of the device which enables it to absorb short bursts of energy without exceeding the maximum junction temperature or going into second breakdown. If the time between power pulses is relatively long (low duty cycle), most of the stored thermal energy is dissipated before the next power pulse arrives; thus, temperature build-up in the device is prevented. As indicated in Figure C-6, allowable peak power increases as pulse width decreases. This follows from the fact that total energy absorbed is equal to the product of power and time. If the time duration of the pulse decreases, peak power can increase without increasing total energy absorbed. Fig. C-6 Typical Safe Area Plot for Pulsed Forward Biased Operation #### **REVERSE BIASED SAFE AREA** When the emitter base junction of a transistor is reverse biased, the device begins to turn off. The power which must be dissipated during turn off depends on the external circuitry, particularly the collector load. Where the load is resistive or capacitive, current quickly decays to zero while collector voltage rises to the value of the supply voltage. Power dissipated is minimal and little reverse biased safe area is required. Fig. C-7 (a) Inductive Load Circuit (Unclamped); (b) V<sub>CF</sub> vs I<sub>C</sub> Load Line Traversed During Turn Off #### **Inductive Loads** Where the load is inductive, high levels of power dissipation may be encountered during turn off (see Figure C-7). Note that as soon as the device is reverse biased, the inductor attempts to maintain constant current, and in doing so, drives the transistor into breakdown BV<sub>CEX</sub> forcing current to continue to flow. Collector current continues to flow, at a decreasing rate, as the stored inductive energy is discharged. When the inductive energy is fully discharged, collector voltage falls back to approximately V<sub>CC</sub> and current is approximately zero (there is, of course, some leakage current). The total energy dissipated by the transistor during turn off is approximately equal to the stored energy in the inductor. #### **Current Concentration During Reverse Bias** Reverse biased operation is thus similar to pulsed forward biased operation, since high energy pulses of relatively short duration must be sustained. However, power capability in this mode is generally lower then in the pulsed forward biased mode. This is because the direction of the transverse electric field in the base is reversed during reverse bias. This concentrates current into a small area under the center of the emitter, rather than into the relatively large area under the emitter periphery where current concentrates during forward bias. Since current concentration tends to be greater, power capability is generally lower. Failure occurs when excessive heat build-up melts or degrades the silicon in the area of current concentration. #### Factors Influencing Reverse Bias Safe Area The reverse biased safe area of a device is improved by any change that reduces current concentration. This includes device design factors as well as circuit factors. Regarding device design, safe area is generally improved by increasing base width and/or by increasing emitter area; both changes encourage current spreading. Regarding circuit factors, safe area is improved by reducing the input circuit turn off voltage $V_{BB}$ and/or by increasing the base emitter resistance $R_{BE}$ ; both changes reduce the intensity of the transverse base field, thus reducing current concentration. Major improvements in overall power capability can be obtained by providing a clamping circuit which, set to trigger at some value below the breakdown voltage of the transistor, shunts current away from the transistor during turn off. # Specification of Reverse Bias Safe Area Reverse biased safe area is usually specified in terms of the total energy that can be safely dissipated during turn off. A typical rating is: $E_{SB} = 8.0$ mJ, I = 4 A, L = 1 mH, $R_{BE} = 100\Omega$ , and $V_{BB} = -2$ V. This rating means that, for the specified values of L, $R_{BE}$ , and $V_{BB}$ , the transistor can safely switch 4 A. $E_{SB}$ stands for "energy of second breakdown" and is equal to the stored inductive energy ½ $LI^2$ which must be dissipated by the transistor during turn off (note that ½ x 1 mH x (4 A)² = 8 mJ). #### **SILICON POWER TRANSISTORS** The following lists of preferred power transistors are grouped by package type, from 6 W TO-5 to 200 W TO-3. Within each group, devices are listed in order of increasing breakdown voltage $BV_{CEO}$ . # POWER TRANSISTOR SELECTION CHART | Davi | 01 | Samulament IV | | | h <sub>FE</sub> | | | CE(sa | at) | P <sub>D</sub> | f <sub>T</sub><br>Min | | |------------------|------------------|-------------------|--------------------------|---------------------------------------|-----------------|----------------|------------|--------|---------------------|----------------------------|-----------------------|--| | Device | Complement | LV <sub>CEO</sub> | I <sub>C(max)</sub><br>A | Min-Max | @ | I <sub>C</sub> | Max<br>V | @ | I <sub>C</sub><br>A | T <sub>C</sub> = 25°C<br>W | MHz | | | PNP TO-22 | 20 | | L | · · · · · · · · · · · · · · · · · · · | | | | | | <u> </u> | <u> </u> | | | 2N6132 | 2N6129 | 40 | 7.0 | 20 - 100 | @ | 2.5 | 1.4 | @ | 7.0 | 50 | 2.5 | | | 2N6124 | 2N6121 | 45 | 4.0 | 25 - 100 | @ | 1.5 | 0.6 | @ | 1.5 | 40 | 2.5 | | | 2N6125 | 2N6122 | 60 | 4.0 | 25 - 100 | @ | 1.5 | 0.6 | @ | 1.5 | 40 | 2.5 | | | 2N6133 | 2N6130 | 60 | 7.0 | 20 - 100 | @ | 2.5 | 1.4 | @ | 7.0 | 50 | 2.5 | | | 2N6126 | 2N6123 | 80 | 4.0 | 20 - 80 | @ | 1.5 | 0.6 | @ | 1.5 | 40 | 2.5 | | | 2N6134 | 2N6131 | 80 | 7.0 | 20 - 100 | @ | 2.5 | 1.8 | @ | 7.0 | 50 | 2.5 | | | NPN TO-3 | | • | | | | | | | | | | | | 2N5067 | 2N4901 | 40 | 5.0 | 20 - 80 | @ | 1.0 | 1.5 | @ | 5.0 | 87.5 | 4.0 | | | 2N4913 | 2N4904 | 40 | 5.0 | 25 - 100 | @ | 2.5 | 1.5 | @ | 5.0 | 87.5 | 4.0 | | | 2N5301 | 2N4398 | 40 | 30.0 | 15 - 60 | @ | 15.0 | 2.0 | @ | 20.0 | 200.0 | 2.0 | | | 2N5068 | 2N4902 | 60 | 5.0 | 20 - 80 | @ | 1.0 | 1.5 | @ | 5.0 | 87.5 | 4.0 | | | 2N4914 | 2N4905 | 60 | 5.0 | 25 - 100 | @ | 2.5 | 1.5 | @ | 5.0 | 87.5 | 4.0 | | | 2N5873 | 2N5871 | 60 | 7.0 | 20 - 100 | @ | 2.5 | 1.0 | @ | 4.0 | 115.0 | 4.0 | | | 2N5877 | 2N5875 | 60 | 8.0 | 20 - 100 | @ | 4.0 | 1.0 | @ | 5.0 | 150.0 | 4.0 | | | 2N3713 | 2N3789 | 60 | 10.0 | 25 - 90 | @ | 1.0 | 1.0 | @ | 5.0 | 150.0 | 2.5 | | | 2N3715<br>2N3715 | 2N3791 | 60 | 10.0 | 50 - 150 | @ | 1.0 | 0.8 | @ | 5.0 | 150.0 | 2.5 | | | 2N5881 | 2N5879 | 60 | 12.0 | 20 - 100 | @ | 6.0 | 1.0 | @ | 7.0 | 160.0 | 4.0 | | | 2N3055 | | 60 | 15.0 | 20 - 70 | @ | 4.0 | 1.1 | @ | 4.0 | 117.0 | 0.8 | | | 2N5885 | 2N5883 | 60 | 20.0 | 20 - 100 | @ | 10.0 | 1.0 | @ | 15.0 | 200.0 | 4.0 | | | 2N5303 | 2N4399 | | | 15 - 60 | @ | | | @ | | | | | | | | 60 | 30.0 | 20 - 80 | | 15.0 | 2.0 | _ | 20.0 | 200.0 | 2.0 | | | 2N5069 | 2N4903 | 80 | 5.0 | 25 - 100 | @ | 1.0 | 1.5 | @ | 5.0 | 87.5 | 4.0 | | | 2N4915 | 2N4906 | 80 | 5.0 | | @ | 2.5 | 1.5 | @ | 5.0 | 87.5 | 4.0 | | | 2N5874 | 2N5872 | 80 | 7.0 | 20 - 100 | @ | 2.5 | 1.0 | @ | 4.0 | 115.0 | 4.0 | | | 2N5878 | 2N5876 | 80 | 8.0 | 20 - 100 | @ | 4.0 | 1.0 | @ | 5.0 | 150.0 | 4.0 | | | 2N3714 | 2N3790 | 80 | 10.0 | 25 - 90 | @ | 1.0 | 1.0 | @ | 5.0 | 150.0 | 2.5 | | | 2N3716 | 2N3792 | 80 | 10.0 | 50 - 150 | @ | 1.0 | 0.8 | @ | 5.0 | 150.0 | 2.5 | | | 2N5882 | 2N5880 | 80 | 12.0 | 20 - 100 | @ | 6.0 | 1.0 | @ | 7.0 | 160.0 | 4.0 | | | 2N5886 | 2N5884 | 80 | 20.0 | 20 - 100 | @ | 10.0 | 1.0 | @ | 15.0 | 200.0 | 4.0 | | | 2N5303 | _ | 80 | 30.0 | 15 - 60 | @ | 10.0 | 2.0 | @ | 20.0 | 200.0 | 2.0 | | | FT410 | _ | 200 | 7.5 | 30 - 90 | @ | 1.0 | 5.0 | @ | 7.5 | 100 | 5.0 | | | FT411 | | 300 | 7.5 | 30 - 90 | @ | 1.0 | 5.0 | @ | 7.5 | 100 | 5.0 | | | FT401 | | 400 | 2.0 | 20 - 100 | @ | 5.0 | 0.8 | @ | 0.5 | 100 | 2.0 | | | FT402 | _ | 400 | 2.0 | 20 - 100 | @ | 5.0 | 2.0 | @ | 3.0 | 100 | 2.0 | | | FT413 | _ | 400 | 7.5 | 20 - 80 | @ | 0.5 | 0.8 | @ | 0.5 | 100 | 5.0 | | | FT423 | _ | 400 | 7.5 | 30 - 90 | @ | 1.0 | 0.8 | @ | 1.0 | 100 | 5.0 | | | FT430 | _ | 400 | 10.0 | 15 - 45 | @ | 2.5 | 0.9 | @ | 2.5 | 125 | 5.0 | | | FT431 | _ | 400 | 10.0 | 15 - 35 | @ | 2.5 | 0.7 | @ | 2.5 | 125 | 5.0 | | | PNP TO-3 | <u> </u> | | | | | | | | | | | | | 2N4901 | 2N5067 | 40 | 5.0 | 20 - 80 | @ | 1.0 | 1.5 | @ | 5.0 | 87.5 | 4.0 | | | 2N4904 | 2N4913 | 40 | 5.0 | 25 - 100 | @ | 2.5 | 1.5 | @ | 5.0 | 87.5 | 4.0 | | | 2N4907 | - | 40 | 10.0 | 20 - 80 | @ | 4.0 | 2.0 | @ | 10.0 | 150.0 | 4.0 | | | 2N4398 | 2N5301 | 40 | 30.0 | 15 - 60 | @ | 15.0 | 2.0 | @ | 20.0 | 200.0 | 4.0 | | | 2N4902 | 2N5068 | 60 | 5.0 | 20 - 80 | <u>@</u> | 1.0 | 1.5 | e e | 5.0 | 87.5 | 4.0 | | | 2N4905 | 2N4914 | 60 | 5.0 | 25 - 100 | @ | 2.5 | 1.5 | @ | 5.0 | 87.5 | 4.0 | | | 2N5871 | 2N5873 | 60 | 7.0 | 20 - 100 | @ | 2.5 | 1.0 | @ | 4.0 | 115.0 | 4.0 | | | 2N5875 | 2N5877 | 60 | 8.0 | 20 - 100 | @ | 4.0 | 1.0 | @ | 5.0 | 150.0 | 4.0 | | | 2N3675<br>2N3789 | 2N3713 | 60 | | 15 | @<br>@ | | | | 4.0 | 150.0 | 4.0 | | | 2N4908 | 2113/13 | 60 | 10.0<br>10.0 | 20 - 80 | @<br>@ | 3.0<br>4.0 | 1.0<br>2.0 | @<br>@ | 4.0<br>10.0 | 150.0 | 4.0 | | | | 2012715 | | l | 1 | | | | | | | 1 | | | 2N3791<br>2N5879 | 2N3715 | 60 | 10.0 | 50 - 150 | @ | 1.0 | 1.0 | @ | 5.0 | 150.0 | 4.0 | | | | 2N5881 | 60 | 12.0 | 20 - 100 | @ | 6.0 | 1.0 | @ | 7.0 | 160.0 | 4.0 | | | 2N5883 | 2N5885 | 60 | 20.0 | 20 - 100 | @ | 10.0 | 1.0 | @ | 15.0 | 200.0 | 4.0 | | | 2N4399 | 2N5302 | 60 | 30.0 | 15 - 60 | @ | 15.0 | 2.0 | @ | 20.0 | 200.0 | 4.0 | | | 2N4903 | 2N5069 | 80 | 5.0 | 20 - 80 | @ | 1.0 | 1.5 | @ | 3.0 | 87.5 | 4.0 | | | 2N4906 | 2N4915 | 80 | 5.0 | 25 - 100 | @ | 2.5 | 1.5 | @ | 5.0 | 87.5 | 4.0 | | | 2N5872 | 2N5874 | 80 | 7.0 | 20 - 100 | @ | 2.5 | 1.0 | @ | 4.0 | 115.0 | 4.0 | | | 2N5876 | 2N5878 | 80 | 8.0 | 20 - 100 | @ | 4.0 | 1.0 | @ | 5.0 | 150.0 | 4.0 | | | 2N3790 | 2N3714 | 80 | 10.0 | 25 - 90 | @ | 1.0 | 1.0 | @ | 5.0 | 150.0 | 4.0 | | | 2N4909 | _ | 80 | 10.0 | 20 - 80 | @ | 1.0 | 2.0 | @ | 10,0 | 150.0 | 4.0 | | | 2N3792 | 2N3716 | 80 | 10.0 | 30 | @ | 3.0 | 1.0 | @ | 5.0 | 150.0 | 4.0 | | | | | | 1 40 0 | 00 400 | _ | ~ ~ | 1 1 0 | • | 7.0 | 1600 | 1 40 | | | 2N5880<br>2N5884 | 2N5882<br>2N5886 | 80<br>80 | 12.0<br>20.0 | 20 - 100<br>20 - 100 | @ | 6.0<br>10.0 | 1.0 | @ | 7.0<br>15.0 | 160.0<br>200.0 | 4.0<br>4.0 | | # POWER TRANSISTOR SELECTION CHART | Device | Complement | LV <sub>CEO</sub> | I <sub>C(max)</sub><br>A | Min-Max | FE<br>@ | I <sub>C</sub> | Max<br>V | CE(sa<br>@ | it)<br>I <sub>C</sub><br>A | P <sub>D</sub><br>T <sub>C</sub> = 25°C<br>W | f <sub>T</sub><br>Min<br>MHz | | |--------------------------------------------------------------------|--------------------------------------------------------------------|------------------------------------------|----------------------------------------|----------------------------------------------------------------------------------|-------------|------------------------------------------------------|----------------------------------------|-------------|------------------------------------------------------|----------------------------------------------|-------------------------------------|--| | NPN TO-5 | , , , , , , , , , , , , , , , , , , , | | | | | | <u> </u> | | | | <del> </del> | | | 2N4237<br>2N5321<br>2N5334<br>2N4238<br>2N4895 | 2N4234<br>2N5323<br>—<br>2N4235 | 40<br>50<br>60<br>60<br>60 | 1.0<br>2.0<br>3.0<br>1.0<br>5.0 | 30 - 150<br>40 - 250<br>30 - 150<br>30 - 150<br>40 - 120 | 0000 | 0.25<br>0.50<br>1.00<br>0.25<br>2.00 | 0.6<br>0.8<br>0.7<br>0.6<br>1.0 | 00000 | 1.00<br>0.50<br>2.00<br>1.00<br>5.00 | 6<br>10<br>6<br>6<br>7 | 2<br>50<br>40<br>2<br>50 | | | 2N4896<br>2N5320<br>2N4239<br>2N5335<br>2N4897 | _<br>2N5322<br>2N4236<br>_<br>_ | 60<br>75<br>80<br>80<br>80 | 5.0<br>2.0<br>1.0<br>3.0<br>5.0 | 100 - 300<br>30 - 130<br>30 - 150<br>30 - 150<br>40 - 120 | 00000 | 2.00<br>0.50<br>0.25<br>1.00<br>2.00 | 1.0<br>0.5<br>0.6<br>0.7<br>1.0 | 00000 | 5.00<br>0.50<br>1.00<br>2.00<br>5.00 | 7<br>10<br>6<br>6<br>7 | 80<br>50<br>2<br>40<br>50 | | | 2N5336<br>2N5337<br>2N5681<br>2N5338<br>2N5339 | 2N5679<br>—<br>— | 80<br>80<br>100<br>100<br>100 | 5.0<br>5.0<br>1.0<br>5.0<br>5.0 | 30 - 120<br>60 - 240<br>40 - 150<br>30 - 120<br>60 - 240 | 00000 | 2.00<br>2.00<br>0.25<br>2.00<br>2.00 | 0.7<br>0.7<br>1.0<br>0.7<br>0.7 | 00000 | 2.00<br>2.00<br>0.50<br>2.00<br>2.00 | 6<br>6<br>10<br>6<br>6 | 30<br>30<br>30<br>30<br>30 | | | 2N5682<br>2N3440<br>2N3439 | 2N5680<br><br> | 120<br>250<br>350 | 1.0<br>0.1<br>0.1 | 40 - 150<br>40 - 160<br>40 - 160 | @<br>@ | 0.25<br>0.02<br>0.02 | 1.0<br>0.5<br>0.5 | @<br>@ | 0.50<br>0.05<br>0.05 | 10<br>10<br>10 | 30<br>15<br>15 | | | PNP TO-5 | PNP TO-5 | | | | | | | | | | | | | 2N4234<br>2N5323<br>2N4235<br>2N5322<br>2N4236<br>2N5679<br>2N5680 | 2N4237<br>2N5321<br>2N4238<br>2N5320<br>2N4239<br>2N5681<br>2N5682 | 40<br>50<br>60<br>75<br>80<br>100<br>120 | 1.0<br>2.0<br>1.0<br>2.0<br>1.0<br>1.0 | 30 - 150<br>40 - 250<br>30 - 150<br>30 - 130<br>30 - 150<br>40 - 150<br>40 - 150 | 000000 | 0.25<br>0.50<br>0.25<br>0.50<br>0.25<br>0.25<br>0.25 | 0.6<br>1.2<br>0.6<br>0.7<br>0.5<br>1.0 | 000000 | 1.00<br>0.50<br>1.00<br>0.50<br>1.00<br>0.50<br>0.50 | 6<br>10<br>6<br>10<br>6<br>10 | 3<br>50<br>3<br>50<br>3<br>30<br>30 | | | NPN TO-66 | 6 | | | | | | | | | | | | | 2N4910<br>2N4231<br>2N3054<br>2N4911<br>2N3766 | 2N4898<br>-<br>-<br>2N4899<br>- | 40<br>40<br>55<br>60<br>60 | 1.0<br>4.0<br>4.0<br>1.0<br>3.0 | 20 - 100<br>25 - 100<br>25 - 100<br>20 - 100<br>40 - 160 | 0000 | 0.50<br>1.50<br>0.50<br>0.50<br>0.50 | 0.6<br>0.7<br>1.0<br>0.5<br>1.0 | 00000 | 1.00<br>1.50<br>0.50<br>1.00<br>0.50 | 25<br>35<br>25<br>25<br>20 | 3<br>4<br>1<br>3 | | | 2N4232<br>2N4912<br>2N3767<br>2N4233<br>2N6233 | 2N4900<br>-<br>-<br>-<br>- | 60<br>80<br>80<br>80<br>225 | 4.0<br>1.0<br>3.0<br>4.0<br>5.0 | 25 - 100<br>20 - 100<br>40 - 100<br>25 - 100<br>25 - 125 | 0000 | 1.50<br>0.50<br>0.50<br>1.50<br>1.00 | 0.7<br>0.6<br>1.0<br>0.7<br>0.5 | 00000 | 1.50<br>1.00<br>0.50<br>1.50<br>1.00 | 35<br>25<br>20<br>35<br>50 | 4<br>3<br>10<br>4<br>20 | | | 2N6234<br>SE9051<br>2N6235<br>SE9052 | _<br>_<br>_ | 275<br>275<br>325<br>325 | 5.0<br>10.0<br>5.0<br>10.0 | 25 - 125<br>20 - 100<br>25 - 125<br>20 - 100 | @<br>@<br>@ | 1.00<br>1.00<br>1.00<br>1.00 | 0.5<br>1.0<br>0.5<br>1.0 | @<br>@<br>@ | 1.00<br>5.00<br>1.00<br>5.00 | 50<br>50<br>50<br>50 | 20<br>20<br>20<br>20<br>20 | | | PNP TO-66 | | | | T | | | | | | T | T | | | 2N4898<br>2N4899<br>2N3740<br>2N4900<br>2N3741 | 2N4910<br>2N4911<br>—<br>2N4912<br>— | 40<br>60<br>60<br>80<br>80 | 1.0<br>1.0<br>1.0<br>1.0<br>1.0 | 20 - 100<br>20 - 100<br>30 - 100<br>20 - 100<br>30 - 100 | 00000 | 0.50<br>0.50<br>0.25<br>0.50<br>0.25 | 0.6<br>0.6<br>0.6<br>0.6<br>0.6 | 0000 | 1.00<br>1.00<br>1.00<br>1.00<br>1.00 | 25<br>25<br>25<br>25<br>25<br>25 | 3<br>3<br>4<br>3<br>4 | | | NPN TO-22 | 20 | | | | | | 1 | | | | | | | 2N6129<br>2N6121<br>2N6122<br>2N6130<br>SE9300 | 2N6132<br>2N6124<br>2N6125<br>2N6133 | 40<br>45<br>60<br>60 | 7.0<br>4.0<br>4.0<br>7.0<br>10.0 | 20 - 100<br>25 - 100<br>25 - 100<br>20 - 100<br>1000 | 00000 | 2.5<br>1.5<br>1.5<br>2.5<br>4.0 | 1.4<br>0.6<br>0.6<br>1.4<br>2.0 | 00000 | 7.0<br>1.5<br>1.5<br>7.0<br>4.0 | 50<br>40<br>40<br>50<br>70 | 2.5<br>2.5<br>2.5<br>2.5<br>1.0 | | | SE9303<br>2N6123<br>2N6131<br>SE9301<br>SE9304 | 2N6126<br>2N6134<br>-<br>- | 60<br>80<br>80<br>80<br>80 | 10.0<br>4.0<br>7.0<br>10.0<br>10.0 | 1000<br>20 - 80<br>20 - 100<br>1000<br>1000 | 00000 | 4.0<br>1.5<br>2.5<br>4.0<br>4.0 | 2.0<br>0.6<br>2.0<br>2.0<br>2.0 | 0000 | 4.0<br>1.5<br>7.0<br>4.0<br>4.0 | 100<br>40<br>50<br>70<br>100 | 1.0<br>2.5<br>2.5<br>1.0<br>1.0 | | | SE9302<br>SE9305 | | 100<br>100 | 10.0<br>10.0 | 1000<br>1000 | @<br>@ | 4.0<br>4.0 | 2.0<br>2.0 | @<br>@ | 4.0<br>4.0 | 70<br>100 | 1.0<br>1.0 | | # **FAIRCHILD SALES OFFICES** # DOMESTIC \* HUNTSVILLE, ALABAMA 3322 So. Memorial Parkway 35801 Suite 92 Tel: 205-883-7020 TWX: 810-726-2214 PHOENIX, ARIZONA 4414 N. 19th Avenue 85015 Suite G Tel: 602-264-4948 TWX: 910-951-1544 \* SAN FRANCISCO, CALIFORNIA Village Corner, Suite L El Camino and San Antonio Rds. Los Altos, California 94022 Tel: 415-941-3150 TWX: 910-370-7952 \* LOS ANGELES, CALIFORNIA 6922 Hollywood Blvd. 90028 Suite 818 Tel: 213-466-8393 TWX: 910-321-3009 \* SANTA ANA, CALIFORNIA 2101 East Fourth St. 92705 Bldg. B, Suite 185 Tel: 714-558-1881 TWX: 910-595-1109 SAN DIEGO, CALIFORNIA 8333 Clairmont Mesa Blvd 92111 Suite 109 Tel: 714-279-6021 \* DENVER, COLORADO 5115 South Valley Highway Greenwood Gardens, Suite 240 Englewood, Colo. 80110 Tel: 303-770-2884 TWX: 910-935-0708 \* STAMFORD, CONNECTICUT 2777 Summers Street 06905 Tel: 203-348-7701 TWX: 710-474-1763 \* FT. LAUDERDALE, FLORIDA 3440 N.E. 12th Avenue 33308 Room 2 Tel: 305-566-7414 TWX: 510-955-9840 TAMPA, FLORIDA 12945 Seminole Blvd. Florida Twin Towers Bldg. 2, Room 6 Largo, Florida 33540 Tel: 813-585-3892 ORLANDO, FLORIDA 251 Maitland Avenue Suite 307 Altamonte Springs, Florida 32701 Tel: 305-834-7000 TWX: 810-850-0152 CHICAGO, ILLINOIS 9950 W. Lawrence Avenue Room 311 Schiller Park, III. 60176 Tel: 312-671-4660 TWX: 910-227-0051 \* INDIANAPOLIS, INDIANA 7202 N. Shadeland 46150 Suite B2 Tel: 312-849-5412 TWX: 810-341-3432 FORT WAYNE, INDIANA 2118 Inwood Drive 46805 Suite 111 Suite 111 Tel: 219-483-6453 TWX: 810-332-1507 KANSAS CITY, KANSAS Foxridge Towers 5700 Broadmoor Suite 214 Mission, Ks. 66202 Tel: 913-432-7878 **BLADENSBURG, MARYLAND** 5801 Annapolis Road 20710 Suite 500 Tel: 301-779-0954 TWX: 710-826-9654 \* BOSTON MASSACHUSETTS 888 Worcester Street Wellesley Hills, Mass. 02181 Tel: 617-237-3400 TWX: 710-348-0424 DETROIT, MICHIGAN Westland Office Plaza 33 300 Warren Avenue Suite 101 Westland, Mich. 48185 Tel: 313-425-3250 TWX: 810-242-2973 MINNEAPOLIS, MINNESOTA 7600 Parklawn Ave. Room 251 Edina, Minn. 55435 Tel: 612-920-1030 TWX: 910-576-2944 WAYNE, NEW JERSEY 580 Valley Road 07490 Suite 1 Tel: 201-696-7070 **ALBUQUERQUE, NEW MEXICO**First National Bank, Bldg. E, Suite 1507 5301 Central N.E. 87108 Tel: 505-265-5601 TWX: 910-989-1186 **BINGHAMTON, NEW YORK** 3215 E. Main St. Suite 7 Endwell, N.Y. 13760 Tel: 607-754-1094 \* MELVILLE, NEW YORK 275 Broadhollow Road 11746 Tel: 516-293-2900 TWX: 510-224-6480 POUGHKEEPSIE, NEW YORK 15 College View Ave. 12603 Tel: 914-452-4200 TWX: 510-248-0030 ROCHESTER, NEW YORK 600 Kreag Rd. Pittsford, N.Y. 14534 Tel: 716-385-1130 SYRACUSE, NEW YORK 333 E. Onondaga Street 13202 Tel: 315-472-3391 TWX: 710-541-0499 CLEVELAND, OHIO 6151 Wilson Mills Rd. Suite 102 Highland Heights, Ohio 44143 Tel: 216-461-8288 DAYTON, OHIO DATION, OHIO 4812 Frederick Road 45414 Suite 101 Tel: 513-278-8278 TWX: 810-459-1803 TULSA, OKLAHOMA 5321 S. Sheridan Road 74145 Suite 15 Tel: 918-663-7131 \* PHILADELPHIA, PENNSYLVANIA Fort Washington Industrial Park 500 Center Fort Washington, Pennsylvania 19034 Tel: 215-886-6623 TWX: 510-665-1654 \* DALLAS, TEXAS 725 So. Central Expressway Suite B-6 Richardson, Texas 75080 Tel: 214-234-3391 TWX: 910-867-4757 \* HOUSTON, TEXAS 6430 Hillcroft 77036 Suite 102 Tel: 713-771-3547 TWX: 910-881-6278 SEATTLE, WASHINGTON 700 108th Avenue Northeast Suite 211 Bellevue, Washington 98004 Tel: 206-454-4946 TWX: 910-443-2318 MILWAUKEE, WISCONSIN 1810 S. Calhoun New Berlin, Wisconsin 53151 Tel: 414-782-8270 \* Denotes offices having resident Field Applications Engineer. ### INTERNATIONAL AUSTRALIA Fairchild Australia Pty. Ltd. 420 Mt. Dandenong Road P.O. Box 151 Croydon, Victoria Tel: 723-4131 Telex: 79030846 BRAZIL BHAZIL Fairchild Electronica Ltd. Rua Da Consolacao 3542 Caixa Postal 30.407 Sao Paulo S.P., Brazil Tel: 33-5891 33-2765 TWX: NBR 021-261 Toronto Regional Office FSC 1590 Matheson Blvd. Unit 26 Mississauga, Ontario L4W 1J1 Tel: 416-625-7070 TWX: 610-492-4311 Fairchild Semiconductor 1385 Mazurette Suite 3 Montreal 355, Quebec Tel: 514-382-2552 FRANCE Fairchild Semiconducteurs, S.A. 11, Rue Sainte Felicite Tel: 828-4294 Telex: 842-20614 GERMANY Fairchild Halbleiter GmbH European Headquarters 6202 Wiesbaden Biebrich Postfach 4559 Hagenauer Strasse 38 Tel: 06121/2051 TWX: 041-86588 Fairchild Halbleiter GmbH 8000 Munchen 2 Bayerstr. 15 Tel: 0811/593632 Telex: 0524831 Fairchild Halbleiter GmbH 3000 Hannover Konigsworther Str. 23 Tel: (0511) 1 78 44 Telex: 092-2922 Fairchild Halbleiter GmbH 7000 Stuttgart-Nord Parler Strasse 65 Tel: (0711) 22 35 75 Telex: 072-2644 HONG KONG Fairchild Semicond 135 Hoi Bun Road P.O. Box 9575 iconductor (HK) Ltd. Kwun Tong, Kowloon Tel: 89 0271 Telex: 780-3531 Fairchild Semiconducttori, S.p.A. Via Citta' Di Castello 13 00191 Rome Tel: 06-3274006 Fairchild Semiconducttori, S.p.A. Via Rosellini, 12 20124 Milano Tel: 02-688-7451 JAPAN TDK-Fairchild Sanyo Kokusaku Bldg. 2nd Fl. 7-8 Shiguya 1-Chrome Shibuya-ku, Tokyo 106, Japan Tel: (03) 400-8351 TWX: 2424173 MEXICO Fairchild Mexicana S/A Blvd. Presidente Adolfo Lopez Mateos 163 Col. Mixcoac, Mexico 19, D.F. Tel: 563-5411 Telex: 0071-71-038 SWEDEN Fairchild Semiconductor AB Svartensgatan 6, S-11620 Stockholm Tel: 08-449255 Telex: 17759 THE NETHERLANDS Fairchild Semiconductor Paradijslaan 39 Eindhoven Tel: 0314067727 Telex: 04451024 UNITED KINGDOM Fairchild Semiconductor Ltd. Kingmaker House, Station Road New Barnet, Herts EN5 INX Tel: 0441/4407311 Telex: 051-262 835