# mach64 **VGA Register Guide Technical Reference Manuals** P/N: VGA-S00700-05 ATI Technologies Inc. 33 Commerce Valley Drive East Thornhill, Ontario

Canada L3T 7N6 Offices: Fax: BBS:

Developer Support: 905-882-2600 ext.6000 905-882-2600 905-882-2620 905-764-9404

P/N: VGA-S00700-05 RELEASE 5.0

© Copyright 1993, 1994 ATI Technologies, Inc.

The information contained in this document has been carefully checked and is believed to be entirely reliable. No responsibility is assumed for inaccuracies. ATI reserves the right to make changes at any time to improve design and supply the best product possible.

All rights reserved. This document is subject to change without notice and is not to be reproduced or distributed in any form or by any means without prior permission in writing from ATI Technologies Inc.

ATI, VGAWonder, mach8, mach32, mach64, 8514 ULTRA, GRAPHICS ULTRA, GRAPHICS VANTAGE, GRAPHICS ULTRA+, and GRAPHICS ULTRA PRO are trademarks of ATI Technologies Inc. All other trademarks and product names are properties of their respective owners.

# **Systems Publication Index**

### **Technical Manuals**

•*mach64* Graphics Controller Specifications (GCS-C015XX1-05)

•mach64 Programmer's Guide (PRG-S00700-05)

•mach64 VGA Register Guide (VGA-S00700-05)

•mach64 Register Reference (RRG-S00700-05)

•*mach64* BIOS Kit (BIO-C012XX1-05)

### **Record of Revisions**

| Release | Date   | Description of changes |
|---------|--------|------------------------|
| 01      | 93 Oct | PRELIMINARY            |
| 03      | 94 Feb | BETA RELEASE           |
| 04      | 94 May | BETA RELEASE           |
| 05      | 94 Oct | RELEASE                |

# Contents

### Chapter 1 About This Manual

| Features             | 1- | -2 |
|----------------------|----|----|
| Notation Conventions |    | -3 |

### Chapter 2 Introduction

| VGA Controller               | 2-1 |
|------------------------------|-----|
| Configurable Memory Aperture | 2-1 |
| DACs                         | 2-2 |
| Hardware Cursor              | 2-2 |
| mach64 VGA Variations        | 2-2 |
| Power-on Setup Registers     | 2-5 |
| EISA Bus POS Registers       | 2-5 |
| PCI Configuration Registers  | 2-9 |

### Chapter 3 Overview

| IBM-Compatible Modes            |
|---------------------------------|
| High-Resolution and             |
| Wide-Column Graphics/Text Modes |
| VGA Memory Organization         |
| Memory Maps                     |
| Functional Blocks               |
| Address Decoder                 |
| Sequencer Controller            |
| CRT Controller                  |
| Graphics Controller             |
| Attribute Controller            |
| VGA Display Modes               |
| VGA Alphanumeric Modes (A/N)    |
| VGA Graphics Modes (APA)        |
| Host Address Space/Host Window  |
| Packed vs. Planar Pixels        |
| Display Memory Plane Selection  |
| Display Memory Paging           |
| Emulations                      |
| Extended Display Modes          |
| Mode Setting by BIOS Call       |
| Summary of Display Modes        |
| Display Memory Organization     |
| Extended Text Modes             |

| Extended Graphics Modes                      |
|----------------------------------------------|
| Chapter 4 Overview                           |
| VGA Compatible Registers — By I/O Port       |
| Chapter 5 Configuring VGA Extended Registers |
| VGA Extended Registers — By Name5-2          |
| Appendix A BIOS Function Calls               |

Index

# Chapter 1 Introduction

# About This Manual

This manual is a register description for OEM designers and developers who wish to integrate ATI's *mach64* graphics controller accelerators in their hardware. This book covers the VGA portion of the *mach64*GX, CX, EX, and CT. It is also for programmers who wish to program directly to hardware registers, in order to optimize graphics performance. A working knowledge of the 80x86 family of PCs, Assembler, "C", and 2D graphics is assumed.

This manual consists of five chapters and an index.

- Chapter 1, Introduction Lists the *mach64* graphics controller's features, and describes the notation conventions used in this book.
- Chapter 2, Programmer's Overview Provides a programmer's overview of the *mach64* and its capabilities. Power-on setup registers and Peripheral Component Interconnect (PCI) configuration registers are described.
- Chapter 3, VGA Controller Describes the VGA controller, VGA display modes, and display memory organization.
- Chapter 4, VGA-Compatible Registers Discusses the VGA-compatible registers.
- Chapter 5, VGA Register Extensions Introduces ATI's VGA register extensions.

### Features

- •Low-cost, high-performance, single-chip graphics solution
- Suitable for board- or system-level implementations
- •100% register-level hardware compatible with the IBM VGA
- I/O Bus Types: ISA (8- and 16-bit), EISA (32-bit)
- •Local Buses: 486, 386DX, 386SX, VESA VL-bus, and PCI
- Fully programmable direct memory interface
- •Memory Types: VRAM 256Kx4, 256Kx16; DRAM 256Kx4, 256Kx16
- •Memory Sizes: 512K, 1M, 2M, 4M, and 8M
- •Colors/Resolutions:

4 and 8 bpp (Bits Per Pixel) to 1280x1024 16 bpp to 1280x1024 24 bpp to 1280x1024

- High-speed, point-to-point line draw; coprocessor supports up to 32 bpp modes
- Supports memory-mapped registers
- Supports overscan
- •Hardware cursor: 64x64x2
- High-speed polygon fill
- Hardware-assisted line and polygon pre-clipping
- Support for packed bitmap data transfers
- •32, 8-bit pixel color pattern registers
- •32, 1-bit monochrome pattern registers
- Enhanced bit block transfer (blit) operation to allow for better off-screen memory management
- Extended 16-entry data FIFO
- Improved FIFO status registers providing dramatic improvements in data throughput
- Card ID feature supports up to seven display adapters simultaneously in a system
- •0.7 micron CMOS VLSI technology
- 208-pin PQFP

### Notation Conventions

Mnemonics are used throughout this manual in place of hardware register names. The naming convention for registers and/or bit fields is as follows:

- •Register\_Mnemonic
- •Register\_Mnemonic[Bit\_Numbers or Field\_Name]

The mnemonic for the Miscellaneous Output register is:

#### GENMO

The following examples describe the same entity in two different ways — as bits 2 and 3, and as the Clock\_Select field of the GENMO register. Note that *square brackets* [] are used.

#### GENMO[3:2] or

#### GENMO[CLOCK\_SELECT]

The convention for naming signals is similar to that used for naming hardware registers.

#### Signal\_Name

When several signals of an identical function are described, the part of the signal name that differs may be shown in parentheses (). For example, the four Select signals — SEL0#, SEL1#, SEL2#, and SEL3# — may be represented as follows.

SEL(0:3)#

This page intentionally left blank.

# Chapter 2 Programmer's Overview

# Introduction

The *mach64* is a VLSI graphics controller chip consisting of a 64-bit GUI accelerator and a VGA-compatible graphics controller. The accelerator is also known as the **coprocessor** or the **draw engine**. This chip may be used to implement board- or system-level solutions supporting a range of I/O bus types, memory types, memory sizes, screen resolutions, and color depths. In addition, the chip supports a number of extended registers and enhancements.

# VGA Controller

The built-in VGA controller can be disabled to allow the accelerator to coexist with an alternate external VGA. This manual focuses on programming the VGA controller; for coprocessor operation, refer to the *mach64 Programmer's Guide*.

# Configurable Memory Aperture

A configurable linear memory aperture is available for all modes, including VGA. In real mode, it may be configured as either a 64K aperture at A000h or two 32K apertures at A000h and A800h, depending on the graphics mode (as will be described later). In protected mode, it may be configured to 1M-paged or 8M-linear on any 4M or 8M boundry. The aperture is primarily used for increasing throughput on host-to-screen and screen-to-host data transfers.

Screen memory can be shared between the VGA and the GUI engine. *mach64*-aware applications may reconfigure the memory boundary (register) dynamically to give more or less memory to the VGA or the accelerator.

# DACs

Since *mach64* boards may be equipped with a number of different DACs, a protocol has been established for accelerator mode switching by ROM calls. VGA mode switching is accomplished with the standard INT 10h interface.

The VGA and accelerator should be treated as two logically-separate entities. Bus type and memory type should be transparent to application programmers.

# Hardware Cursor

A variable-size hardware cursor is available for all non-VGA modes. This cursor may be composed of two colors, transparent or complement.

### mach64 VGA Variations

The *mach64* X-series of chips (GX, CX, EX) have full featured VGA controllers on-chip, compatible with the ATI28800 super VGA controller. The T-series (CT) chips have a basic VGA with VESA extensions on-chip. The T-series also include an internal DAC and an internal PLL.



Figure 2-1. mach64GX, CX, and EX Drawing Coprocessor



Figure 2-2. mach64CT Drawing Coprocessor

# **Power-on Setup Registers**

# EISA Bus POS Registers

These registers only exist in *mach64*'s which support EISA bus. POS register address for EISA are from 0zC80h to 0zC87h, inclusive. The input signal AEN must be "0" for these registers to be accessed. The "z" in the address represents the bus slot number.

|     | EISA Setup Mode ID Byte 1 Register |   |   |   |   |   |   |   |
|-----|------------------------------------|---|---|---|---|---|---|---|
|     | SETUP_ID1, EISA I/O:0zC80 (R)      |   |   |   |   |   |   |   |
|     | 7                                  | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| VGA | a                                  |   |   |   |   |   |   |   |

|           | DESCRIPTION                                            |
|-----------|--------------------------------------------------------|
| а         | SETUP_ID1(EISA)<br>Setup Identification byte 1 is 06h. |
| Note: The | "z" in the address is the bus slot number.             |

|     | EISA Setup Mode ID Byte 2 Register |   |       |   |   |     |   |   |  |
|-----|------------------------------------|---|-------|---|---|-----|---|---|--|
|     | SETUP_ID2, EISA I/O:0zC81 (R)      |   |       |   |   |     |   |   |  |
|     | 7                                  | 6 | 5     | 4 | 3 | 2   | 1 | 0 |  |
| VGA |                                    | L | ····· | a | l | - L | • |   |  |

|           | DESCRIPTION                                            |
|-----------|--------------------------------------------------------|
| а         | SETUP_ID2(EISA)<br>Setup Identification byte 2 is 89h. |
| Note: The | e "z" in the address is the bus slot number.           |

|          |                              |         | EISA Se  | tup Mode | D Byte 3 | B Register | ······ |          |
|----------|------------------------------|---------|----------|----------|----------|------------|--------|----------|
|          | SETUP_ID3, EISA VO:0zC82 (R) |         |          |          |          |            |        |          |
|          | 7                            | 6       | 5        | 4        | 3        | 2          | 1      | 0        |
| <b>N</b> |                              | <u></u> | <b>1</b> | а        | ,<br>I   |            |        | <b>.</b> |

VGA

|           | DESCRIPTION                                            |
|-----------|--------------------------------------------------------|
| а         | SETUP_ID3(EISA)<br>Setup Identification byte 3 is 44h. |
| Note: The | e "z" in the address is the bus slot number.           |

|     | EISA Setup Mode ID Byte 4 Register |   |   |   |   |   |   |   |  |
|-----|------------------------------------|---|---|---|---|---|---|---|--|
|     | SETUP_ID4, EISA VO:0zC83 (R)       |   |   |   |   |   |   |   |  |
|     | 7                                  | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |
| VGA |                                    | L |   |   | 3 |   | L |   |  |

| 1000                                                 | DESCRIPTION                                            |  |  |  |  |
|------------------------------------------------------|--------------------------------------------------------|--|--|--|--|
| а                                                    | SETUP_ID4(EISA)<br>Setup Identification byte 4 is 00h. |  |  |  |  |
| Note: The "z" in the address is the bus slot number. |                                                        |  |  |  |  |

|     | EISA Setup Mode Option Select Register |      |    |             |    |   |   |   |
|-----|----------------------------------------|------|----|-------------|----|---|---|---|
|     |                                        | SETU | VC | ):0zC84 (R/ | W) |   |   |   |
|     | 7                                      | 6    | 5  | 4           | 3  | 2 | 1 | 0 |
| VGA |                                        |      |    |             |    |   |   | а |

|           | DESCRIPTION                                                                                                                                  |
|-----------|----------------------------------------------------------------------------------------------------------------------------------------------|
| а         | <ul> <li>SETUP_OPT(EISA)</li> <li>0 = Video adapter disabled — responds only toPOS registers.</li> <li>1 = Video adapter enabled.</li> </ul> |
| Note: The | "z" in the address is the bus slot number.                                                                                                   |

|     | EISA ROM Base Address Setup Register |                 |          |   |   |   |             |        |
|-----|--------------------------------------|-----------------|----------|---|---|---|-------------|--------|
|     |                                      | ROM_SETUP, EISA |          |   |   |   | 'O:0zC85 (V | ()<br> |
|     | 7                                    | 6               | 5        | 4 | 3 | 2 | 1           | 0      |
| VGA | b                                    |                 | <u>.</u> |   | а |   | <u> </u>    |        |

|                                                      | DESCRIPTION                                                                                                           |  |  |  |  |
|------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| а                                                    | <b>SETUP_ROMADOR (EISA)</b><br>Setting of ROM base address corresponding to CPU addresses A17:A11, in 8514 only mode. |  |  |  |  |
| b                                                    | SETUP_ROMEN (EISA)<br>0 = BIOS ROM decodes disabled.<br>1 = BIOS ROM decodes enabled.                                 |  |  |  |  |
| Note: The "z" in the address is the bus slot number. |                                                                                                                       |  |  |  |  |

|     |               |          | EIS | A Setup B | yte 1 Reg | gister   |             |           |
|-----|---------------|----------|-----|-----------|-----------|----------|-------------|-----------|
|     | SETUP_1, EISA |          |     |           |           |          | 'O:0zC86 (\ | <b>N)</b> |
|     | 7             | 6        | 5   | 4         | 3         | 2        | 1           | 0         |
| VGA |               | <b>1</b> |     | 8         | 1         | <b>.</b> | <u> </u>    |           |

|          | DESCRIPTION                                                                                      |
|----------|--------------------------------------------------------------------------------------------------|
| а        | SETUP_1(EISA)<br>General purpose R/W register. The value of this register is read back at 52EEh. |
| Note: Th | e "z" in the address is the bus slot number.                                                     |

|   |   |        | EIS      | A Setup B | yte 2 Regi | ster |            |          |
|---|---|--------|----------|-----------|------------|------|------------|----------|
|   |   | SETUP_ | _2, EISA |           |            | V    | 0:0zC87 (\ | N)       |
|   | 7 | 6      | 5        | 4         | 3          | 2    | 1          | 0        |
| A |   |        | L        | á         | 3          |      | ·          | <b>.</b> |

VGA

|           | DESCRIPTION                                                                                      |
|-----------|--------------------------------------------------------------------------------------------------|
| а         | SETUP_2(EISA)<br>General purpose R/W register. The value of this register is read back at 52EFh. |
| Note: The | "z" in the address is the bus slot number.                                                       |

# PCI Configuration Registers

These registers only exist in *mach64*'s which support the Intel Peripheral Component Interconnect (PCI) local bus. Please refer to the *PCI Local Bus Specification* for detailed descriptions of the PCI Configuration Space registers. A brief summary follows:

| Address | Bits | R/W | Functions                         | Power-Up Default                                          |
|---------|------|-----|-----------------------------------|-----------------------------------------------------------|
| Oh      | 15:0 | R   | Vendor ID                         | 1002                                                      |
| 2h      | 15:0 | R   | Device ID                         | 4758 (GX) or<br>4358 (CX) or<br>4558 (EX) or<br>4354 (CT) |
| 4h      | 0    | R/W | I/O Access Enable                 | 0 (Disabled)                                              |
|         | 1    | R/W | Memory Access<br>Enable           | 0 (Disabled)                                              |
|         | 2    | R   | Bus Master Enable                 | 0 Always (Disabled)                                       |
|         | 3    | R   | Special Cycle Enable              | 0 Always (Disabled)                                       |
|         | 4    | R   | Mem. Write &<br>Invalidate Enable | 0 Always (Disabled)                                       |
|         | 5    | R/W | Palette Snooping<br>Enable        | 0 (Disabled)                                              |
|         | 6    | R   | Parity Error Enable               | 0 Always (Disabled)                                       |
|         | 7    | R/W | Read Wait Cycle<br>Control        | 1 (Add 1WS)                                               |
|         | 8    | R   | SERR# Enable                      | 0 Always (Disabled)                                       |
|         | 15:9 | -   | Reserved                          | 0                                                         |
| 6h      | 8:0  | -   | Reserved                          | 0                                                         |
|         | 10:9 | R   | DEVSEL Timing                     | 1 (Medium)                                                |
|         | 11   | R/W | Signaled Target Abort             | 0 (No Target Abort)                                       |
|         | 12   | R   | Received Target<br>Abort          | 0 Always (Inactive)                                       |
|         | 13   | R   | Received Master<br>Abort          | 0 Always (Inactive)                                       |
|         | 14   | R   | Signaled System<br>Error          | 0 Always (Inactive)                                       |
|         | 15   | R   | Parity Error Detected             | 0 Always (Inactive)                                       |

| Address | Bits  | R/W | Functions                                   | Power-Up Default                              |
|---------|-------|-----|---------------------------------------------|-----------------------------------------------|
| 8h      | 7:0   | R   | Revised ID                                  | 0                                             |
| 9h      | 7:0   | R   | Register-Level<br>Prog. Interface           | 0                                             |
| Ah      | 7:0   | R   | Sub-Class<br>Code/Programmable<br>Interface | 00 (VGA Comp. Device)<br>80 (VGA Disabled)    |
| Bh      | 7:0   | R   | Base-Class Code                             | 03 (Display Controller)                       |
| Ch      | 7:0   | R   | Cache Line Size                             | 0 (Not Used)                                  |
| Dh      | 7:0   | R   | Latency Timer                               | 0 (Not Used)                                  |
| Eh      | 7:0   | R   | Header Type                                 | 0                                             |
| Fh      | 7:0   | R   | BIST                                        | 0 (Not Used)                                  |
| 10h     | 21:0  | R   | Mem. Aperture                               | 0                                             |
|         | 31:22 | R/W | Base Address                                |                                               |
| 2F:14h  | -     | -   | Reserved                                    | 0 Always                                      |
| 30h     | 0     | R/W | BIOS ROM Enable                             | 0                                             |
|         | 7:1   | R   | Reserved                                    | 0 Always                                      |
| 31h     | 7:0   | R   | Reserved                                    | 0 Always                                      |
| 32h     | 15:0  | R/W | BIOS ROM<br>Base Address                    | 0                                             |
| 3B:34h  | -     | -   | Reserved                                    | 0                                             |
| 3Ch     | 7:0   | R/W | Interrupt Line                              | 0                                             |
| 3Dh     | 7:0   | R   | Interrupt Pin                               | 1                                             |
| 3F:3Eh  | -     | -   | Reserved                                    | 0                                             |
| 40h     | 1:0   | R/W | I/O Base                                    | 0 = 2EC<br>1 = 1CC<br>2 = 1C8<br>3 = Reserved |
| FF:41h  | -     | -   | Reserved                                    | 0                                             |

# Chapter 3 VGA Controller

### **Overview**

The VGA Controller registers are completely hardware-compatible with the registers of the IBM Video Graphics Array (VGA) adapter. They are also fully hardware-register-compatible with the IBM Color Graphics Adapter (CGA). In addition, the VGA Controller provides a full set of extended registers for enhanced features and performance.

The ATI controller is not only fast, it is also capable of displaying colors and resolutions beyond VGA in interlaced and non-interlaced modes. It supports 8-/16-bit ROM and I/O operations, 8-/16-bit video RAM data transfers, and zero-wait-state BIOS and video memory operations.

This chapter provides specific details on each mode — resolution and color support, horizontal/vertical sync and polarities, pixel clock rates, and interlacing (all modes are non-interlaced unless otherwise indicated).

The following VGA functional blocks are integrated within the VGA portion of the *mach64*:

- Address Decoder
- Sequencer Controller
- •CRT Controller
- Graphics Controller
- Attribute Controller.

# **IBM-Compatible Modes**

### •CGA

40x25(16-color text) 80x25(16-color text) 320x200(2 sets of 4-color graphics) 640x200(2-color graphics)

•VGA

40x25(16/256K color text) 80x25(2/ or 16/256K color text) 320x200(4/,16/,or 256/256K color graphics) 640x200(2/,4/, or 16/256K color graphics) 640x350(2/ or 16/256K color graphics) 640x480(2/ or 16/256K color graphics)

# High-Resolution and Wide-Column Graphics/Text Modes

- Super VGA Graphics Modes 640x480(16 or 256/256K) 800x600(16 or 256/256K) 1024x768(16 or 256/256K color)
- *Text Modes* 132x25(2 or 16/64 color) 132x44(2 or 16 color)

### VGA Memory Organization

The segment base address of video display buffers in the *mach64* graphics controller is configurable as required by the emulated video standard. The size of this buffer depends on the selected display mode — higher resolution requires a larger memory buffer.

| Standard | Size | Memory Segment Base Address   |
|----------|------|-------------------------------|
|          |      | B8000 (Color Text)            |
| VGA/EGA  | 128K | B0000 (Mono Text)             |
|          |      | A0000 (Graphics)              |
| CGA      | 32K  | B8000 (Color Text & Graphics) |
| MDA      | 32K  | B0000 (Mono Text)             |

Memory organization affects how the video data of each supported display mode is written or read:

- A/N mode is alphanumeric (text).
- APA mode is All-Planes-Addressable (graphics).
- Modes 0 13 are 100% compatible with the modes available in the various IBM display adapters.

The display buffer can be stored as **page** or **map** memory.

- **Page memory access** is reading and writing the video data one map (byte) at a time.
- Map memory access is applying the same CPU address to multiple maps (parallel locations) of video memory for data on one pixel — each map contributes its portion of color/attribute specifications. The processing of map data uses a set of four, 8-bit latches that correspond to the maps. Mode 13 uses a type of page memory access called **packed pixel format**.

### Memory Maps

In display mode 0, the buffer size is 2K, and the actual amount required for a full screen is 2000 bytes. The base address of the video buffer can start at either B8000, B8800, or B9000, etc. Mode 0 uses two bytes to describe each pixel, as follows — the first byte of the buffer is for character code, the second byte is for attribute, the third byte is for character code, and the fourth byte is for attribute, and so on.

When a display mode requires more than 64K of data to paint a full screen, as in display mode 62, the display buffer will map to multiple pages.

# **Functional Blocks**

The VGA Controller has five major functional blocks:

- •Address Decoder
- Sequencer Controller
- CRT Controller
- Graphics Controller
- Attribute Controller.

These are illustrated below, including the control and data paths. Also shown are the connections to the video memory and video DAC. Data and addresses enter via the CPU bus on the left side.

Video output in the form of RGB analog signals is available at the video DAC on the right side. The five functional blocks of this chip are described in detail in the following sections.



Figure 3-1. VGA Functional Block Diagram

### Address Decoder

The address decoder is the top-level interface between the CPU and the Controller. Addresses and data from the input bus are decoded for each module. The starting address of video memory is programmable as VGA or CGA, for 100% adapter compatibility.

### Sequencer Controller

The sequencer controller generates all timing signals for the video RAMs and all control signals for the other modules within the Controller. It prioritizes CRT and CPU accesses to the video memory.

Map mask register (plane mask register) Video memory is protected from alteration by selectively masking out CPU writes to memory planes through the **map mask register** (also called the **plane mask register**).

### **CRT** Controller

The CRT controller (CRTC) generates horizontal and vertical sync signals for the monitor interface, timings for cursor and underline attributes, timings for addressing the regenerative display buffer, and timings for refreshing the video RAM. CRT controller registers are user-programmable for controlling the display screen size, cursor type and position, character size, split screen, byte panning, and smooth scrolling.

### **Graphics** Controller

The graphics controller handles data transfer between the CPU and video memory, with different types of pixel/data mappings for read and write operations. It is also the interface for latching display data from video memory to the attribute controller during the display cycles. Video memory data is sent to the attribute controller as 8-bit parallel data on alphanumeric modes, but as converted serial bit-plane data in graphics modes.

The graphics controller supports 8-bit and 16-bit bus operations. It also provides color comparators for applications such as color filling and boundary detection.

### Attribute Controller

The attribute controller receives data from the graphics controller.

- In text modes, it generates video signals using the character generator and the attribute code.
- In graphics modes, it formats the video data into 1-, 2-, 4-, or 8-pixel streams, as required by the selected mode.

In either case, the video data is then passed through the internal 16/64 color palette registers and further processed to select a color value from the color palette register.

The output of the color register is then converted by a Digital to Analog Converter (DAC) to signals of the three primary colors, to drive a display device. The attribute controller also supports logic for blinking, underline, and horizontal pixel panning.

# VGA Display Modes

The mach64 chip supports alphanumeric or graphics display modes.

- Modes 0 to 6 are emulations of CGA modes. (Modes 0, 2, and 4 are identical to modes 1, 3, and 5, except that on the CGA adapter, modes 0, 2, and 4 have color burst turned off color burst is not supported in the ATI68800 controller.)
- Modes with an asterisk (\*) following their mode numbers are enhanced EGA modes, namely 0\* to 3\*.
- Modes with a plus symbol (<sup>+</sup>) are enhanced VGA modes. They are  $0^+$ ,  $1^+$ ,  $2^+$ ,  $3^+$ , and  $7^+$ .

The standard and extended modes are fully described in the next section. Descriptions include character box size, screen resolution, and color/palettes.

### VGA Alphanumeric Modes (A/N)

This section describes the supported A/N modes: IBM compatible modes 0, 1, 2, 3, 7, and ATI extended modes 23, 27, 33, and 37. Mode numbers are expressed as hexadecimal numbers.

- In A/N mode, the CPU transfers the character code for that mode into map 0, and attribute data into map 1. The CPU also transfers from ROM, the character patterns for that mode into map 2.
- Data from maps 0 and 1 are combined, one byte at a time, and read by the CRT controller.
- The CRTC then addresses the character generators in map 2. Dot patterns generated there are sent to the palette register, where a color value is assigned.
- •According to this value, the DAC then produces the three RGB analog signals to drive the display.

Character byte and Attribute byte The character byte describes the displayed character. The attribute byte describes color, intensity, etc. The four most significant bits (MSB) of the attribute byte define the background, and the other four bits describe the foreground (character).

> Bit 3 of the attribute byte may also be used together with two 3-bit pointers in the Character Map Select register to produce a total of 512 characters and two separate character sets. If the video palette is changed, different colors will be generated. The attribute byte description is as follows:

| Bit | "["                                              | <b></b> 0,,                              |
|-----|--------------------------------------------------|------------------------------------------|
| 7   | Foreground Blinking                              | Background Highlighted                   |
| 6   | Background Red on                                | Background Red off                       |
| 5   | Background Green on                              | Background Green off                     |
| 4   | Background Blue on                               | Background Blue off                      |
| 3   | Foreground<br>Highlighted<br>Enable SEQ03[5,3,2] | Foreground Normal<br>Enable SEQ03[4,1,0] |
| 2   | Foreground Red on                                | Foreground Red off                       |
| 1   | Foreground Green on                              | Foreground Green off                     |
|     | Foreground Blue on                               | Foreground Blue off                      |

| Bit 7 | , |   |   |   |   |   | Bit 0 |
|-------|---|---|---|---|---|---|-------|
| В     | R | G | В | Ι | R | G | B     |

\* The mode's default value is set by the BIOS. SEQ03[x,x] refers to bits xx of the SEQ03 register in the VGA graphics controller.

Each character on the screen is defined using two bytes of read/write memory. For example, on a 40x25 character page, a buffer memory of 2000 bytes is required. If each of the 40x25 characters has a resolution (box size) of 9x16 pixels, the page has a resolution of 360x400.

Video data in A/N modes is addressed one character at a time. See the following tables for descriptions of each supported mode.

|          | Mode     | es 0 <sup>+</sup> and 1 <sup>+</sup> |         |
|----------|----------|--------------------------------------|---------|
| Standard | Box Size | Char x Row                           | Colors  |
| VGA      | 9x16     | 40x25                                | 16/256K |

|          | Moo      | des 0 and 1 |        |
|----------|----------|-------------|--------|
| Standard | Box Size | Char x Row  | Colors |
| CGA      | 8x8      | 40x25       | 16     |

|          | Mod      | es 2 <sup>+</sup> and 3 <sup>+</sup> |         |
|----------|----------|--------------------------------------|---------|
| Standard | Box Size | Char x Row                           | Colors  |
| VGA      | 9x16     | 80x25                                | 16/256K |

| Shifty by Constrainty States (see Space)<br>States - Shifty States - Shifty States<br>States - Shifty States - Shifty States | Mod      | es 2 <sup>+</sup> and 3 <sup>+</sup> |        |
|------------------------------------------------------------------------------------------------------------------------------|----------|--------------------------------------|--------|
| Standard                                                                                                                     | Box Size | Char x Row                           | Colors |
| CGA                                                                                                                          | 8x8      | 80x25                                | 16     |

|          | M        | ode 7 <sup>+</sup> |        |
|----------|----------|--------------------|--------|
| Standard | Box Size | Char x Row         | Colors |
| VGA      | 9x16     | 80x25              | 2/256K |

|          | 1        | Mode 7     |        |
|----------|----------|------------|--------|
| Standard | Box Size | Char x Row | Colors |
| MDA      | 9x14     | 80x25      | Mono   |

|          | Modes 23, | 27, 33, and 37 |        |
|----------|-----------|----------------|--------|
| Standard | Box Size  | Char x Row     | Colors |
| 23       | 8x16      | 132x25         | 16/64  |
| 27       | 8x16      | 132x25         | Mono   |
| 33       | 8x8       | 132x44         | 16     |
| 37       | 8x8       | 132x44         | Mono   |

### VGA Graphics Modes (APA)

This section describes the supported APA modes: IBM-compatible modes 4, 5, 6, D, E, F, 10, 11, 12, 13, and ATI extended modes 54, 55, 62, 63, and 64. Mode numbers are expressed in hexadecimal numbers.

| Standard | Modes 4<br>Pels | and 5<br>Colors |
|----------|-----------------|-----------------|
| VGA      | 320x200         | 4/256K          |
| CGA      | 320x200         | 4 (two sets)    |

|          | Mode    | 6      |  |
|----------|---------|--------|--|
| Standard | Pels    | Colors |  |
| VGA      | 640x200 | 2/256K |  |
| CGA      | 640x200 | 2      |  |

| Mode D   |         |         |  |  |
|----------|---------|---------|--|--|
| Standard | Pels    | Colors  |  |  |
| VGA      | 320x200 | 16/256K |  |  |

|          | M       | ode E   |
|----------|---------|---------|
| Standard | Pels    | Colors  |
| VGA      | 640x200 | 16/256K |

|          | Mo      | de F   |
|----------|---------|--------|
| Standard | Pels    | Colors |
| VGA      | 640x350 | 2/256K |

|          | Mode 1  | 0       |   |
|----------|---------|---------|---|
| Standard | Pels    | Colors  | • |
| VGA      | 640x350 | 16/256K |   |

| Standard | Mod<br>Pels | e 11<br>Colors |
|----------|-------------|----------------|
| VGA      | 640x480     | 2/256K         |

| Standard | Mode<br>Pels | 12<br>Colors |
|----------|--------------|--------------|
| VGA      | 640x480      | 16/256K      |

|          | Mo      | ode 13                                 |
|----------|---------|----------------------------------------|
| Standard | Pels    | Colors                                 |
| VGA      | 320x200 | 256/256K<br>(mono - 64 shades of gray) |

|          | Mo      | ode 54  |
|----------|---------|---------|
| Standard | Pels    | Colors  |
| 54       | 800x600 | 16/256K |

| Standard | Mod<br>Pels | le 55<br>Colors |
|----------|-------------|-----------------|
| 55       | 1024x768    | 16/256K         |

|          | Mode    | 62       |
|----------|---------|----------|
| Standard | Pels    | Colors   |
| 62       | 640x480 | 256/256K |

|          | Moo     | le 63    |
|----------|---------|----------|
| Standard | Pels    | Colors   |
| 63       | 800x600 | 256/256K |

|          | Mod      | e 64     |
|----------|----------|----------|
| Standard | Pels     | Colors   |
| 64       | 1024x768 | 256/256K |

### Host Address Space/Host Window

VGA drawing operations are performed by the system processor, which reads data from and writes data to the on-screen display memory. To accomplish this, the display memory is mapped to a specific segment (or segments) of the host processor memory address space. This is sometimes referred to as the **host window** to display memory.

Standard memory organization of the 80x86 processor with 1 Megabyte of addressable memory is illustrated in table 3-1.

| Address   | Content                              |
|-----------|--------------------------------------|
| F000:FFFF |                                      |
| F000:0000 | BIOS ROM                             |
| E000:0000 |                                      |
|           | LAN, Tape Backup, EMS,               |
| CC00:0000 |                                      |
| C800:0000 | XT Disk BIOS                         |
| C000:0000 | VGA/EGA BIOS ROM                     |
| B800:0000 | CGA Display Memory                   |
| B000:0000 | MDA Display Memory                   |
| A000:0000 | VGA/EGA Display Memory               |
|           | Transient Program Area (User memory) |
|           | Resident part of COMMAND.COM         |
|           | Disk buffers, Installable Drivers,   |
|           | DOS Kernel                           |
| 0000:0400 | BIOS Data Area                       |
| 0000:0000 | Interrupt Vectors                    |

Table 3-1.PC Memory Map

The host window used by the VGA varies depending on the mode of operation. Table 3-2 contains the standard host windows, and sample modes using each window.

| Content                                          | Host Address Window     |
|--------------------------------------------------|-------------------------|
| BIOS ROM                                         | C000:0000h - C000:7FFFh |
| Display RAM Color Text (Mode 3)                  | B800:0000h - B800:7FFFh |
| Display RAM Monochrome Text (Mode 7)             | B000:0000h - B000:7FFFh |
| Display RAM VGA Graphics<br>(Modes F, 10,)       | A000:0000h - A000:FFFFh |
| Display RAM Extended Graphics                    | A000:0000h - A000:FFFFh |
| Display RAM Extended Graphics (128K addressable) | A000:0000h - B000:FFFFh |

Table 3-2. VGA Host Windows

In text modes, which require relatively little data to be moved, a 32K space is used. In graphics modes, where much more data is required, a 64K space is used. When all four VGA color planes are used, the processor can access 256K of display memory ( $4 \times 64$ K).

As the screen resolution and number of colors increase, the amount of display memory that must be accessed by the processor also increases. In some high resolution modes, more than 256K of display memory must be accessed.

A simple way to gain access to more display memory is to increase the size of the host memory space used by the VGA from 64K to 128K, using the memory address space from A000:0 to B000:FFFF. This standard VGA option, which is selected via the Miscellaneous Register of the Graphics Controller, is both convenient and efficient. However, it has the limitation in that it interferes with other co-resident display adapters such as MDA, CGA, or Hercules.

None of the standard modes on the *mach64* uses a 128K host window; 64K windows are used instead. An alternative way to access more than 64K is to use a display **memory mapping** mechanism, as discussed later in this chapter.

### Packed vs. Planar Pixels

The color of each picture element (PEL or pixel) is determined by several bits in display memory (2, 4, or 8 bits, depending on the display mode). Two basic types of display memory organization are used to define pixels:

- Planar organization (color planes). Most VGA graphics modes (Dh, Eh, Fh, 10h, 11h and 12h) use color planes.
- Packed pixel organization. CGA modes 4,5,6 and VGA mode 13 use packed pixels.

### Planar Modes

In planar modes, each pixel on the screen corresponds to a set of four bits (one bit in each plane), as shown in figure 3-2.



Figure 3-2. Planar Pixels

### Packed Pixel Modes

For packed pixel modes, all bits of a pixel are packed into one or more bytes of display memory. In some modes, a byte holds more than one pixel: in 32K color modes, two bytes contain one pixel. In 256 color modes, a byte contains only one pixel, as shown in figure 3-3.



Figure 3-3. Packed Pixels

### **Display Memory Plane Selection**

This display adapter can be configured with 256K, 512K, or 1M of display memory. Application programs access display memory via a 64K host window; to permit host access to all of the available display memory, the *mach64* contains two different memory mapping mechanisms that map the 64K host window to a selected 64K portion of display memory.

One memory mapping mechanism, which is standard on all VGA products, utilizes the planar organization of VGA memory. For a detailed explanation of the VGA memory planes see the text, *Programmer's Guide to the*  $EGA/VGA^{1}$ . Planar memory mapping, illustrated in figure 3-4, allows access to 256K of display memory (four planes of 64K).

Planar organization of VGA memory



Figure 3-4. Plane Selection

<sup>1.</sup> Richard F. Ferraro, *Programmer's Guide to the EGA/VGA*, (Ontario:Allison-Welesy Publishing Co. Inc, 1990)

### **Display Memory Paging**

To give the processor access to a greater amount of display memory, the *mach64* also contains a number of display memory paging mechanisms that map selected portions of the display memory to the host window. **Page** is defined as a section of display memory which is addressed by the CPU through A000:0000. Typically, the page size is 64K, but it in certain cases it may be 32K. It is similar in operation to EMS/LIM memory expansion boards.

The method for changing the page which is mapped to the host window is different for packed pixel and planar modes on the *mach64*. In packed pixel modes, data is read from and written to the screen at a selected page through small dual paged apertures. These apertures are 32K in size and are located at segment base addresses A000h and A800h. The read and write page of each aperture may be set independently. For a more detailed description of the small dual paged apertures and how to set their read and write pages, refer to the *mach64 Programmer's Guide*.

The method for changing the read or write page in planar modes varies depending on the type of *mach64* controller. For the *mach64GX*, *mach64CX*, and *mach64EX*, an application must first select the desired page by loading a page select register. Data within that memory page may then be accessed in the host window. Figure 3-3 illustrates this process. Each mode computes the page number and screen offset differently. Currently, the *mach64* supports up to 16 pages.



1. PAGE SELECT

Figure 3-5. Page Selection

The page select register is part of a VGA extended register set contained within the *mach64GX*, *mach64CX*, and *mach64EX*. These registers are fully described in Chapter 5. To select a display memory page, set the appropriate bit in the extended register ATI32.
Since the *mach64*CT does not contain the set of VGA extended registers contained in the other series of *mach64* controllers, extended register ATI32 cannot be used to select the read or write page. For the *mach64CT*, the small dual paged apertures described earlier must be used to access the display memory in planar modes. See the *mach64 Programmer's Guide* for an explanation of how to modify the read or write page while using the small apertures in a planar mode.

## Emulations

The *mach64* is compatible with software written for the Color Graphics Adapter (CGA). This compatibility is achieved by special registers that allow the *mach64* to emulate the CGA.

# **Extended Display Modes**

In addition to total VGA compatibility, the *mach64* provides new enhanced display modes with higher resolutions and more colors than standard VGA display modes. The number of extended modes supported by the BIOS depends on the amount of memory available and the hardware revision.

- Modes that display 132 columns of text are useful for spreadsheets and similar applications.
- High-resolution graphics modes with 256 simultaneous color capability can be used to present full color photographic images with impressive fidelity.
- Modes that offer 16 colors at higher resolutions than the IBM VGA are popular for applications that involve fine visual details, such as CAD/CAM and desktop publishing.

Since the new modes were developed as extensions to the basic VGA, the programming models for these modes resemble the standard VGA modes. This means the effort required to become familiar with a new mode, and to modify existing software to utilize a new mode, is usually minimal. Table 3-3 lists the extended display modes supported by the *mach64*.

| Mode | Туре     | Resolution                        | Colors      | Memory<br>Required |
|------|----------|-----------------------------------|-------------|--------------------|
| 23h  | Text     | 132 cols x 25 rows,<br>8x14 cell  | 16          | 256K               |
| 27h  | Text     | 132 cols x 25 rows,<br>8x14 cell  | mono        | 256K               |
| 33h  | Text     | 132 cols x 44 rows,<br>8x8 cell   | 16          | 256K               |
| 37h  | Text     | 132 cols x 44 rows,<br>8x8 cell   | mono        | 256K               |
| 54h  | Graphics | 800 horizontal<br>x 600 vertical  | 16          | 256K               |
| 55h  | Graphics | 1024 horizontal<br>x 768 vertical | 16 (planar) | 512K               |
| 62h  | Graphics | 640 horizontal<br>x 480 vertical  | 256         | 512K               |
| 63h  | Graphics | 800 horizontal<br>x 600 vertical  | 256         | 512K               |
| 64h  | Graphics | 1024 horizontal<br>x 768 vertical | 256         | 1M                 |

Table 3-3. Extended Display Modes

### Mode Setting by BIOS Call

BIOS function 0, Mode Select, can be used to initialize any extended mode of the *mach64*. For example, to invoke mode 62(hex) the following code can be used:

| MOV AH, 0   | ;Load BIOS function code |
|-------------|--------------------------|
| MOV AL, 62h | ;Load mode number        |
| INT 10H     | ;Select mode             |

It is important to verify that the display being used is capable of supporting the colors and resolution of the selected display mode, and that the *mach64* has been properly configured for that display type. Otherwise, the mode select function may not initialize the mode properly.

Several of the extended modes require 512K or 1024K bytes of display memory to operate properly. To determine if a display mode is supported for a particular configuration, BIOS service 12h, subfunction 6 can be used.

This function returns a pointer in ES:BP to the standard VGA BIOS Video Parameter Table. BP is initially set to an invalid value before the function is called. Its value is checked after the function call to determine if the mode is supported. If BP is unchanged, then the mode is assumed to be unsupported. This procedure is illustrated in the following example:

Input Parameters:

AH = 12hBL = 6

BH = 55h

AL = mode\_number

SI = 0 (only used to determine if SI has changed)

BP = FFFFh (only used to determine if BP has changed)

Return Value:

ES:BP = pointer to parameter table

If register BP is unchanged, then the mode is not supported in the current configuration.

Example:

| MOV | AH, 12h         |
|-----|-----------------|
| MOV | BX, 5506h       |
| MOV | AL, mode_number |
| MOV | BP, 0FFFFh      |
| XOR | SI, SI          |
| INT | 10h             |
| СМР | BP, 0FFFFh      |
| JE  | bad_mode        |

## Summary of Display Modes

Extended text and graphics display modes of the *mach64* are summarized below.

#### Mode 23h - 132 x 25 Color Text

132-column text modes are useful for wide text displays such as spreadsheets. This mode uses the standard VGA 8x14 character set, and drives the display at a resolution of 1056 x 350 pixels. To support this mode, the display must be capable of displaying a horizontal resolution of 1056 pixels. While this exceeds the published specifications for most popular displays, acceptable results can still be achieved with many displays.

#### Mode 27h - 132 x 25 Monochrome Text

Mode 27h is the monochrome equivalent to mode 23h. It uses the same character set, and operates at the same resolution.

#### Mode 33h - 132 x 44 Color Text

A smaller character set is used in this text mode in order to display more information on the screen; the 8x8 character set used is not as readable as the 8x14 character set used in modes 23h and 27h. As with other 132-column modes, the screen operates at a resolution of 1056 x 350 pixels. Most displays will show acceptable results at this resolution.

#### Mode 37h - 132 x 44 Monochrome Text

Mode 37h is the monochrome equivalent to mode 33h.

#### Mode 54h - 800 x 600 16 Color Graphics

800x600 is the highest 16-color resolution that can be supported using only 256K bytes of display memory. It is also the highest 16-color resolution that can be supported without utilizing display memory paging. This resolution is also the upper limit of resolution on many popular displays.

#### Mode 55h - 1024 x 768 16 Color Graphics

Only the highest frequency VGA displays can operate in this mode, which is the highest resolution mode of the *mach64* VGA. 512K bytes of display memory are required. Display memory paging is used to make the full display memory available to the processor.

This resolution is becoming a standard for medium cost displays (640x480 being the previous standard), and has been added to many popular monitors to support the interlaced 8514/A adapter. The *mach64* VGA is capable of operating in this mode with interlaced as well as non-interlaced displays, and will automatically select the best one, based on the attached display (indicated by configuration settings). Programming in this mode can be

accomplished through a 128K aperture located at address A000h (on ATI28800-5 chips and above).

#### Mode 62h - 640 x 480 256 Color Graphics

This resolution is popular because it equals the highest standard VGA resolution, but has added 256 color capability, and is supported by all low cost analog monitors. This mode requires 512K of display memory. Display memory paging is needed to make the larger display memory available to the processor.

#### *Mode 63h - 800 x 600 256 Color Graphics*

Mode 63h operates at the highest resolution that is available on the majority of multi-frequency (multi-scanning) monitors. Full color photographic images can be displayed with remarkable fidelity at this resolution. This mode requires 512K of display memory. Display memory paging is required to make the full display memory available to the processor.

#### *Mode* 64*h* - 1024 *x* 768 256 *Color Graphics*

Mode 64h operates at the highest resolution that is available on the majority of multi-frequency (multi-scanning) monitors. Full color photographic images can be displayed with remarkable fidelity at this resolution. This mode requires 1M bytes of display memory. Display memory paging is required to make the full display memory available to the processor.

# **Display Memory Organization**

Drawing algorithms for a given display mode are largely dictated by the organization of display memory (the organization of a pixel in memory and the mapping of display memory to the screen) for that mode. This section provides detailed descriptions of display memory organization for all extended modes.

• For extended modes 54h, 55h, and 62h-64h, display memory organization is patterned after one of the standard IBM VGA modes.

## **Extended Text Modes**

#### Modes 23h, 27h, 33h, and 37h

These modes utilize memory maps similar to those used in standard text modes (VGA modes 2, 3 and 7), except that the number of characters per line is increased from 80 to 132. Thus, the number of bytes used per text line increases from 160 to 264 (each character requires one ASCII character byte and one attribute byte). ASCII code is stored at even memory addresses, and attribute data is stored at odd memory addresses.

Table 3-4 shows the standard IBM color text attributes. In 16 color text mode, D7 is defined as foreground blinking, and D3 is the intensity bit. It allows one of sixteen colors for foreground and one of eight colors for the background. In addition, the character can be blinked.

Table 3-5 shows the standard IBM monochrome text attributes. D7 and D3 control the blinking and intensity respectively. Reverse video occurs only when bits 4-6 is one and bits 2-0 is zero. The organization of display memory for all extended text modes can be seen in figure 3-6. The character is stored in plane 0, and the attribute in plane 1. The ROM character patterns are transferred in plane 2 and addressed by the CRT Controller.

| Attribute | Standard<br>Color | Attribute | Intensified Color |
|-----------|-------------------|-----------|-------------------|
| 000       | Black             | 1000      | Gray              |
| 001       | Blue              | 1001      | Light Blue        |
| 010       | Green             | 1010      | Light Green       |
| 011       | Cyan              | 1011      | Light Cyan        |
| 100       | Red               | 1100      | Light Red         |
| 101       | Magenta           | 1101      | Light Magenta     |
| 110       | Brown             | 1110      | Yellow            |
| 111       | Gray              | 1111      | White             |

Table 3-4. Standard Color Text Attributes

Table 3-5. Standard Monochrome Text Attributes

| Attribute | Color                                 |
|-----------|---------------------------------------|
| 00000000  | Blank                                 |
| 00000111  | Normal                                |
| 10000111  | Blinking                              |
| 00001111  | Intensified                           |
| 10001111  | Blinking and Intensified              |
| 00000001  | Underlined                            |
| 10000001  | Blinking and Underlined               |
| 00001001  | Intensified and Underlined            |
| 10001001  | Blinking, Intensified, and Underlined |
| 01110000  | Reverse Video                         |
| 11110000  | Reverse Video and Blinking            |



Figure 3-6. Display Memory Organization in Extended Text Modes

## **Extended Graphics Modes**

#### Modes 54h - 800 x 600 (16 colors)

Memory organization for this mode resembles VGA mode 12h (640 x 480 16 color planar graphics), except that both the number of pixels per scan line and the number of scan lines increase. Display memory is organized as four color planes of 64K each. Each pixel consumes one bit position in each color plane (Plane Selection). The most significant bit in each byte (bit D7) corresponds to the leftmost pixel for that byte. One hundred consecutive bytes are used for each raster line.

For 600 lines, 60,000 bytes are required in each plane, which is less than the 64K that are addressable within the host window, so no display memory paging is required. Only 256K of display memory are required to support this mode.

Default colors are the same as the standard VGA colors (see table 3-4). To change colors in this mode, use the palette registers of the Attribute Controller.



Figure 3-7. Memory Organization - Mode 54h

| Index | Color             |
|-------|-------------------|
| 0000  | Black             |
| 0001  | Blue              |
| 0010  | Green             |
| 0011  | Cyan              |
| 0100  | Red               |
| 0101  | Magenta           |
| 0110  | Brown             |
| 0111  | White             |
| 1000  | Dark Gray         |
| 1001  | Light Blue        |
| 1010  | Light Green       |
| 1011  | Light Cyan        |
| 1100  | Light Red         |
| 1101  | Light Magenta     |
| 1110  | Yellow            |
| 1111  | Intensified White |

| Table 3-6. Standard VGA | Color Palette - J | 16 Color | Graphics |
|-------------------------|-------------------|----------|----------|
|-------------------------|-------------------|----------|----------|

#### Mode 55h - 1024 x 768 (16 colors)

Memory organization for this mode resembles VGA mode 12h (640 x 480 16 color planar graphics), except that both the number of pixels per scan line and the number of scan lines increase. Display memory is organized as two pages, with four color planes in each page, and 64K in each plane. Each pixel consumes one bit position in each color plane (see figure 3-2).

The most significant bit in each byte (bit D7) corresponds to the leftmost pixel for that byte. Each raster line uses 128 consecutive bytes. For 768 lines this requires 98,304 bytes in each plane, which is addressable in two, 64K pages in the host window. 512K of display memory are required to support this mode.

Default colors are the same as the standard VGA colors (see figure 3-4). To change colors in this mode, use the DAC registers.



Figure 3-8. Display Memory Organization - Mode 55h

#### Mode 62h - 640 x 480 (256 colors)

Display memory organization for this mode resembles VGA mode 13h (320 x 200 256 color packed pixel graphics), except that the number of pixels per scan line is doubled and the number of scan lines is increased. Each pixel requires one byte of display memory. Each raster scan line uses 640 consecutive bytes. For 480 lines this requires 307.2K (five 64K pages) of display memory. The adapter requires 512K bytes of memory. The memory map for this mode can be seen in figure 3-9.

Default colors are the same as for mode 13h. To change the default colors, use the DAC registers; the palette registers in the Attribute Controller should not be modified.



Figure 3-9. Display Memory Organization - Mode 62h

#### Mode 63h - 800 x 600 (256 colors)

Display memory organization for this mode resembles VGA mode 13h (320 x 200 256 color packed pixel graphics), except that the number of pixels per scan line and number of scan lines are both increased. Each pixel requires one byte of display memory. Each raster scan line uses 800 consecutive bytes. For 600 lines this requires 480,000 bytes (eight 64K pages) of display memory. The adapter requires 512K bytes of memory. The memory map for this mode can be seen in figure 3-10.

Default colors are the same as for mode 13h. To change the default colors, use the DAC registers; the palette registers in the Attribute Controller should not be modified.



Figure 3-10. Display Memory Organization - Mode 63h

#### Mode 64h - 1024 x 768 (256 colors)

Display memory organization for this mode resembles VGA mode 13h. Each pixel requires one byte of display memory and 1024 byte per scanline. The total display memory required for 768 lines is 786,432 bytes (12 64K pages). This mode works with an adapter of 1M memory only. The memory map for this mode is drawn in figure 3-11

Default colors are the same as for mode 13h. To change the default colors, use the DAC registers; the palette registers in the Attribute Controller should not be modified.



Figure 3-11. Display Memory Organization - Mode 64h

| Mode            | Box<br>Size | PELs     | Colors     | Horiz.<br>Sync<br>(KHz) | Vertical<br>Sync<br>(Hz) | H/V<br>Polarities | Dot<br>Clock<br>(MHz) |
|-----------------|-------------|----------|------------|-------------------------|--------------------------|-------------------|-----------------------|
| 0+/VGA          | 9x16        | 360x400  | 16/256K    | 31.47                   | 70                       | -/+               | 28.3                  |
| 1+/VGA          | 9x16        | 360x400  | 16/256K    | 31.47                   | 70                       | -/+               | 28.3                  |
| 0/CGA           | 8x8         | 320x200  | 16         | 31.47                   | 70                       | -/+               | 25.2                  |
| 1/CGA           | 8x8         | 320x200  | 16         | 31.47                   | 70                       | -/+               | 25.2                  |
| 2+/VGA          | 9x16        | 720x400  | 16/256K    | 31.47                   | 70                       | -/+               | 28.3                  |
| 3+/VGA          | 9x16        | 720x400  | 16/256K    | 31.47                   | 70                       | -/+               | 28.3                  |
| 2/CGA           | 8x8         | 640x200  | 16         | 31.47                   | 70                       | -/+               | 25.2                  |
| 3/CGA           | 8x8         | 640x200  | 16         | 31.47                   | 70                       | -/+               | 25.2                  |
| 4/VGA           | 8x8         | 320x200  | 4/256K     | 31.47                   | 70                       | -/+               | 25.2                  |
| 4/CGA           | 8x8         | 320x200  | 4 (2 sets) | 31.47                   | 70                       | -/+               | 25.2                  |
| 5/VGA           | 8x8         | 320x200  | 4/256K     | 31.47                   | 70                       | -/+               | 25.2                  |
| 5/CGA           | 8x8         | 320x200  | 4 (2 sets) | 31.47                   | 70                       | -/+               | 25.2                  |
| 6/VGA           | 8x8         | 640x200  | 2/256K     | 31.47                   | 70                       | -/+               | 25.2                  |
| 6/CGA           | 8x8         | 640x200  | 2          | 31.47                   | 70                       | -/+               | 25.2                  |
| 7+/VGA          | 9x16        | 720x400  | 2/256K     | 31.47                   | 70                       | -/+               | 28.3                  |
| 7/MDA           | 9x14        | 720x350  | Mono       | 31.47                   | 70                       | +/-               | 28.3                  |
| D/VGA           | 8x8         | 320x200  | 16/256K    | 31.47                   | 70                       | -/+               | 25.2                  |
| E/VGA           | 8x8         | 640x200  | 16/256K    | 31.47                   | 70                       | -/+               | 25.2                  |
| F/VGA           | 8x14        | 640x350  | 2/256K     | 31.47                   | 70                       | +/-               | 25.2                  |
| 10/VGA          | 8x14        | 640x350  | 16/256K    | 31.47                   | 70                       | +/-               | 25.2                  |
| 11/VGA          | 8x16        | 640x480  | 2/256K     | 31.47                   | 60                       | -/-               | 25.2                  |
| 12/VGA          | 8x16        | 640x480  | 16/256K    | 31.47                   | 60                       | -/-               | 25.2                  |
| 12/VGA          | 8x16        | 640x480  | 16/256K    | 37.73                   | 72.15                    | -/-               | 32                    |
| 13/VGA          | 8x8         | 320x200  | 256/256K   | 31.47                   | 70                       | -/+               | 25.2                  |
| 23              | 8x16        | 1056x400 | 16/64      | 31.47                   | 70                       | -/+               | 40                    |
| 27              | 8x16        | 1056x400 | Mono       | 31.47                   | 70                       | -/+               | 40                    |
| 33              | 8x8         | 1056x352 | 16         | 31.47                   | 70                       | -/+               | 40                    |
| 37              | 8x8         | 1056x352 | Mono       | 31.47                   | 70                       | -/+               | 40                    |
| 55 <sup>1</sup> | 8x16        | 1024x768 | 16/256K    | 35.52                   | 86                       | +/+               | 45                    |

 Table 3-7.
 Display Mode Specifications - PS/2 (Analog) Monitors

| Mode            | Box<br>Size | PELs     | Colors   | Horiz.<br>Sync<br>(KHz) | Vertical<br>Sync<br>(Hz) | H/V<br>Polarities | Dot<br>Clock<br>(MHz) |
|-----------------|-------------|----------|----------|-------------------------|--------------------------|-------------------|-----------------------|
| 55              | 8x16        | 1024x768 | 16/256K  | 48.36                   | 60                       | -/-               | 65                    |
| 55              | 8x16        | 1024x768 | 16/256K  | 56.47                   | 70                       | -/-               | 75                    |
| 55              | 8x16        | 1024x768 | 16/256K  | 57.87                   | 72                       | -/-               | 75                    |
| 62              | 8x16        | 640x480  | 256/256K | 31.47                   | 60                       | -/-               | 25                    |
| 62              | 8x16        | 640x480  | 256/256K | 72.15                   | 72                       | -/-               | 32                    |
| 64 <sup>I</sup> | 8x16        | 1024x768 | 256/256K | 35.52                   | 87                       | +/+               | 45                    |
| 64              | 8x16        | 1024x768 | 256/256K | 48.36                   | 60                       | +/+               | 65                    |
| 64              | 8x16        | 1024x768 | 256/256K | 56.48                   | 70                       | -/-               | 75                    |
| 64              | 8x16        | 1024x768 | 256/256K | 57.87                   | 72                       | -/-               | 75                    |

Table 3-7. Display Mode Specifications - PS/2 (Analog) Monitors

#### Note:

I = Interlaced mode, 8514/A monitors only

| Mode   | Box<br>Size | PELs     | Colors     | Hor.<br>Sync<br>(KHz | Vert<br>Sync.<br>(Hz) | H/V<br>Polarities | Dot<br>Clock<br>(MHz) |
|--------|-------------|----------|------------|----------------------|-----------------------|-------------------|-----------------------|
| 0+/VGA | 9x16        | 360x400  | 16/256K    | 31.47                | 70                    | -/+               | 28.3                  |
| 1+/VGA | 9x16        | 360x400  | 16/256K    | 31.47                | 70                    | -/+               | 28.3                  |
| 0/CGA  | 8x8         | 320x200  | 16         | 31.47                | 70                    | -/+               | 25.2                  |
| 1/CGA  | 8x8         | 320x200  | 16         | 31.47                | 70                    | -/+               | 25.2                  |
| 2+/VGA | 9x16        | 720x400  | 16/256K    | 31.47                | 70                    | -/+               | 28.3                  |
| 3+/VGA | 9x16        | 720x400  | 16/256K    | 31.47                | 70                    | -/+               | 28.3                  |
| 2/CGA  | 8x8         | 640x200  | 16         | 31.47                | 70                    | -/+               | 25.2                  |
| 3/CGA  | 8x8         | 640x200  | 16         | 31.47                | 70                    | -/+               | 25.2                  |
| 4/VGA  | 8x8         | 320x200  | 4/256K     | 31.47                | 70                    | -/+               | 25.2                  |
| 4/CGA  | 8x8         | 320x200  | 4 (2 sets) | 31.47                | 70                    | -/+               | 25.2                  |
| 5/VGA  | 8x8         | 320x200  | 4/256K     | 31.47                | 70                    | -/+               | 25.2                  |
| 5/CGA  | 8x8         | 320x200  | 4 (2 sets) | 31.47                | 70                    | -/+               | 25.2                  |
| 6/VGA  | 8x8         | 640x200  | 2/256K     | 31.47                | 70                    | -/+               | 25.2                  |
| 6/CGA  | 8x8         | 640x200  | 2          | 31.47                | 70                    | -/+               | 25.2                  |
| 7+/VGA | 9x16        | 720x400  | 2/256K     | 31.47                | 70                    | -/+               | 28.3                  |
| 7/MDA  | 9x14        | 720x350  | Mono       | 31.47                | 70                    | +/-               | 28.3                  |
| D/VGA  | 8x8         | 320x200  | 16/256K    | 31.47                | 70                    | -/+               | 25.2                  |
| E/VGA  | 8x8         | 640x200  | 16/256K    | 31.47                | 70                    | -/+               | 25.2                  |
| F/VGA  | 8x14        | 640x350  | 2/256K     | 31.47                | 70                    | +/-               | 25.2                  |
| 10/VGA | 8x14        | 640x350  | 16/256K    | 31.47                | 70                    | +/-               | 25.2                  |
| 11/VGA | 8x16        | 640x480  | 2/256K     | 31.47                | 60                    | -/-               | 25.2                  |
| 12/VGA | 8x16        | 640x480  | 16/256K    | 31.47                | 60                    | -/-               | 25.2                  |
| 12/VGA | 8x16        | 640x480  | 16/256K    | 37.73                | 72.15                 | -/-               | 32                    |
| 13/VGA | 8x8         | 320x200  | 256/256K   | 31.47                | 70                    | -/+               | 25.2                  |
| 23     | 8x16        | 1056x400 | 16/64      | 31.47                | 70                    | -/+               | 40                    |
| 27     | 8x16        | 1056x400 | Mono       | 31.47                | 70                    | -/+               | 40                    |
| 33     | 8x8         | 1056x352 | 16         | 31.47                | 70                    | -/+               | 40                    |
| 37     | 8x8         | 1056x352 | Mono       | 31.47                | 70                    | -/+               | 40                    |
| 54     | 8x14        | 800x600  | 16/256K    | 35.16                | 56                    | -/-               | 36                    |

 Table 3-8.
 Display Mode Specifications - Multisync Monitors

| Mode            | Box<br>Size | PELs     | Colors   | Hor.<br>Sync<br>(KHz | Vert<br>Sync.<br>(Hz) | H/V<br>Polarities | Dot<br>Clock<br>(MHz) |
|-----------------|-------------|----------|----------|----------------------|-----------------------|-------------------|-----------------------|
| 54 <sup>v</sup> | 8x14        | 800x600  | 16/256K  | 35.16                | 56                    | +/+               | 36                    |
| 54              | 8x14        | 800x600  | 16/256K  | 37.87                | 60                    | +/+               | 40                    |
| 54              | 8x14        | 800x600  | 16/256K  | 44.19                | 70                    | +/+               | 45                    |
| 55 <sup>1</sup> | 8x16        | 1024x768 | 16/256K  | 35.52                | 86                    | +/+               | 45                    |
| 55              | 8x16        | 1024x768 | 16/256K  | 48.36                | 60                    | -/-               | 65                    |
| 55              | 8x16        | 1024x768 | 16/256K  | 56.47                | 70                    | -/-               | 75                    |
| 55              | 8x16        | 1024x768 | 16/256K  | 57.87                | 72                    | -/-               | 75                    |
| 62              | 8x16        | 640x480  | 256/256K | 31.47                | 60                    | -/-               | 25                    |
| 62              | 8x16        | 640x480  | 256/256K | 72.15                | 72                    | -/-               | 32                    |
| 63              | 8x14        | 800x600  | 256/256K | 35.16                | 56                    | -/-               | 36                    |
| 63 <sup>v</sup> | 8x14        | 800x600  | 256/256K | 35.16                | 56                    | +/+               | 36                    |
| 63              | 8x14        | 800x600  | 256/256K | 37.88                | 60                    | +/+               | 40                    |
| 63              | 8x14        | 800x600  | 256/256K | 48.04                | 72                    | +/+               | 50                    |
| 64 <sup>I</sup> | 8x16        | 1024x768 | 256/256K | 35.52                | 87                    | +/+               | 45                    |
| 64              | 8x16        | 1024x768 | 256/256K | 48.36                | 60                    | +/+               | 65                    |
| 64              | 8x16        | 1024x768 | 256/256K | 56.48                | 70                    | -/-               | 75                    |
| 64              | 8x16        | 1024x768 | 256/256K | 57.87                | 72                    | -/-               | 75                    |

 Table 3-8.
 Display Mode Specifications - Multisync Monitors

#### Notes:

I = Interlaced mode

 $\mathbf{V}$  = Applicable to VESA-compatible monitors.

This page intentionally left blank.

# Chapter 4 VGA-Compatible Registers

## **Overview**

VGA registers in *mach64* controllers are fully hardware-compatible with registers in the IBM VGA video adapter. (See *Chapter 2, Programmer's Overview.*) In addition to the compatible registers, ATI's controllers also contain many extended-VGA registers that support higher resolutions, faster video modes, and enhanced features. These registers are described in *Chapter 5, VGA Register Extensions*.

Both VGA extended and compatible registers are listed in the *Index*. For convenience, they are also listed by I/O Port addresses on the following page. This chapter contains detailed descriptions of the compatible registers, arranged by function, as follows:

| Register Classes                        | Page |
|-----------------------------------------|------|
| General Registers (GENxx)               | 4-5  |
| DAC Registers (DACxx)                   | 4-13 |
| Sequencer Registers (SEQxx)             | 4-15 |
| CRT Controller Registers (CRTxx)        | 4-20 |
| Graphics Controller Registers (GRAxx)   | 4-40 |
| Attribute Controller Registers (ATTRxx) | 4-51 |

# VGA Compatible Registers — By I/O Port

| Port | Туре | Mnemonic    | Register Name                       | Page |
|------|------|-------------|-------------------------------------|------|
| 0102 | R/W  | GENVS       | VGA Sleep                           | 4-10 |
| 03?4 | R/W  | CRTX        | CRTC Index                          | 4-20 |
| 03?5 | R/W  | CRT00       | Horizontal Total                    | 4-20 |
| 03?5 | R/W  | CRT01       | Horizontal Display Enable           | 4-21 |
| 03?5 | R/W  | CRT02       | Start Horizontal Blanking           | 4-21 |
| 03?5 | R/W  | CRT03       | End Horizontal Blanking             | 4-22 |
| 03?5 | R/W  | CRT04       | Start Horizontal Retrace            | 4-23 |
| 03?5 | R/W  | CRT05       | End Horizontal Retrace              | 4-23 |
| 03?5 | R/W  | CRT06       | Vertical Total                      | 4-24 |
| 03?5 | R/W  | CRT07       | CRTC Overflow                       | 4-24 |
| 03?5 | R/W  | CRT08       | Preset Row Scan                     | 4-26 |
| 03?5 | R/W  | CRT09       | Maximum Scan Line                   | 4-27 |
| 03?5 | R/W  | CRT0A       | Cursor Start                        | 4-28 |
| 03?5 | R/W  | CRT0B       | Cursor End                          | 4-29 |
| 03?5 | R/W  | CRT0C       | Start Address (High Byte)           | 4-30 |
| 03?5 | R/W  | CRT0D       | Start Address (Low Byte)            | 4-30 |
| 03?5 | R/W  | CRT0E       | Cursor Location (High Byte)         | 4-31 |
| 03?5 | R/W  | CRT0F       | Cursor Location (Low Byte)          | 4-31 |
| 03?5 | R/W  | CRT10       | Start Vertical Retrace              | 4-32 |
| 03?5 | R/W  | CRT11       | End Vertical Retrace                | 4-33 |
| 03?5 | R/W  | CRT12       | Vertical Display Enable End         | 4-34 |
| 03?5 | R/W  | CRT13       | Offset                              | 4-34 |
| 03?5 | R/W  | CRT14       | Underline Location                  | 4-35 |
| 03?5 | R/W  | CRT14       | Start Vertical Blanking             | 4-36 |
| 03?4 | R/W  | CRT16       | End Vertical Blanking               | 4-36 |
| 03?5 | R/W  | CRT17       | CRT Mode                            | 4-37 |
| 03?5 | R/W  | CRT18       | Line Compare                        | 4-39 |
| 03?8 | R/W  | GENMC       | Mode Control Register (GENMC)       | 4-8  |
| 03CA | W    | GENFC       | Feature Control                     | 4-6  |
| 03?A | R    | GENS1       | Input Status 1                      | 4-7  |
| 03?B | R/W  | GENLPC      | Light Pen Clear                     | 4-12 |
| 03B9 | R    | GENLPS      | Light Pen Set (CGA) - Also see 03DC | 4-12 |
| 03C0 | W    | ATTRX       | Attribute Controller Index          | 4-51 |
| 03C0 | W    | ATTR(00:0F) | Palette (00 to 0F)                  | 4-52 |
| 03C0 | W    | ATTR10      | Mode Control                        | 4-53 |
| 03C0 | W    | ATTR11      | Overscan Color                      | 4-54 |
| 03C0 | W    | ATTR12      | Color Map Enable                    | 4-55 |
| 03C0 | W    | ATTR13      | Horizontal PEL Panning              | 4-56 |
| 03C0 | W    | ATTR14      | Color Select                        | 4-57 |
| 03C0 | R    | ATTRX       | Attribute Controller Index          | 4-51 |
| 03C1 | R    | ATTR(00:0F) | Palette (00 to 0F)                  | 4-52 |

© 1994 ATI Technologies Inc. Proprietary and Confidential

| Port | Туре | Mnemonic    | Register Name                          | Page |
|------|------|-------------|----------------------------------------|------|
| 03C1 | R    | ATTR10      | Mode Control                           | 4-53 |
| 03C1 | R    | ATTR11      | Overscan Color                         | 4-54 |
| 03C1 | R    | ATTR12      | Color Map Enable                       | 4-55 |
| 03C1 | R    | ATTR13      | Horizontal PEL Panning                 | 4-56 |
| 03C1 | R    | ATTR14      | Color Select                           | 4-57 |
| 03C2 | W    | GENMO       | Miscellaneous Output                   | 4-5  |
| 03C2 | R    | GENSO       | Input Status 0                         | 4-6  |
| 03C3 | R    | GENENB      | VGA Subsystem Enable (Board)           | 4-9  |
| 03C4 | R/W  | SEQX        | Sequencer Index                        | 4-15 |
| 03C5 | R/W  | SEQ00       | Reset                                  | 4-15 |
| 03C5 | R/W  | SEQ01       | Clocking Mode                          | 4-16 |
| 03C5 | R/W  | SEQ02       | Map Mask                               | 4-17 |
| 03C5 | R/W  | SEQ03       | Character Map Select                   | 4-18 |
| 03C5 | R/W  | SEQ04       | Memory Mode                            | 4-19 |
| 03C6 | R/W  | DAC_MASK    | DAC Mask Register                      | 4-13 |
| 03C7 | R/W  | DAC_R_INDEX | DAC Read Current Color Index Register  | 4-13 |
| 03C8 | R/W  | DAC_W_INDEX | DAC Write Current Color Index Register | 4-14 |
| 03C9 | R/W  | DAC_DATA    | DAC Data Register                      | 4-13 |
| 03CA | R    | GENFC       | Feature Control                        | 4-6  |
| 03CC | R    | GENMO       | Miscellaneous Output                   | 4-5  |
| 03CE | R/W  | GRAX        | Graphics Controller Index              | 4-39 |
| 03CF | R/W  | GRA00       | Set/Reset                              | 4-40 |
| 03CF | R/W  | GRA01       | Enable Set/Reset                       | 4-41 |
| 03CF | R/W  | GRA02       | Color Compare                          | 4-42 |
| 03CF | R/W  | GRA03       | Data Rotate                            | 4-43 |
| 03CF | R/W  | GRA04       | Read Map Select                        | 4-44 |
| 03CF | R/W  | GRA05       | Graphics Mode                          | 4-45 |
| 03CF | R/W  | GRA06       | Graphics Miscellaneous                 | 4-47 |
| 03CF | R/W  | GRA07       | Color Don't Care                       | 4-48 |
| 03CF | R/W  | GRA08       | Bit Mask                               | 4-49 |
| 03D9 | R/W  | GENB        | Border - Palette (CGA)                 | 4-11 |
| 03DC | W    | GENLPS      | Light Pen Set (CGA) - Also see 03B9    | 4-12 |
| 46E8 | W    | GENENA      | VGA Subsystem Enable (Add-On)          | 4-9  |

# **Register Legend**





Register Class - Can be one of the register classes described on page 4-1.

Chip Type - Can be one of the following:

| Chip Type | Description                                     | Applicable Chip(s)  |
|-----------|-------------------------------------------------|---------------------|
| CGA       | CGA compatible register                         | CGA, GX, CX, EX     |
| VGA       | VGA compatible register                         | VGA, GX, CX, EX, CT |
| ATI VGA   | VGA register extension on<br>ATI specific chips | GX, CX, EX          |

I/O Address & Index - Indicates the read and write address of the register. The index is also shown if the register is accessible indirectly

|     | GENERAL REGISTERS                                                |   |   |   |   |   |   |   |
|-----|------------------------------------------------------------------|---|---|---|---|---|---|---|
|     | Miscellaneous Output Register (GENMO) VO:3CCh (R)<br>VO:3CCh (W) |   |   |   |   |   |   |   |
|     | 7                                                                | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| VGA | (                                                                | e | d |   |   | C | b | а |

|                     | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| а                   | <ul> <li>I/O Address Select</li> <li>0 = Addressing for monochrome emulation.</li> <li>1 = Addressing for color/graphic emulation.</li> </ul>                                                                                                                                                                                                                                                                                                                                                     |
| b                   | Video RAM Enable<br><b>0</b> = Disables CPU access to video RAM.<br><b>1</b> = Enables CPU access to video RAM.                                                                                                                                                                                                                                                                                                                                                                                   |
| С                   | Clock Select<br><b>00</b> = 25.1744 MHz (640 PELs).<br><b>01</b> = 28.3212 MHz (720 PELs).<br><b>10</b> = <i>Reserved</i> .<br><b>11</b> = <i>Reserved</i> .<br>To change these two bits, SEQ0[0:1] must first be set to zero.                                                                                                                                                                                                                                                                    |
| d                   | Even/Odd Mode Page Select<br>This bit is used in Even/Odd display modes (A/N modes: 0, 1, 2, 3, and 7). This<br>bit is ignored when bit GRA06[1] or SEQ4[3] is enabled.<br>0 = Selects even (low) video memory locations.<br>1 = Selects odd (high) video memory locations.                                                                                                                                                                                                                       |
| e                   | Dual purpose bits used to select screen size and retrace sync polarity. (x=Bit<br>not used for selection)<br>Screen Size:<br><b>00</b> = <i>Reserved</i> .<br><b>01</b> = Screen size is 400 lines.<br><b>10</b> = Screen size is 350 lines.<br><b>11</b> = Screen size is 480 lines.<br>Sync Polarity:<br><b>x0</b> = H Retrace pulse is active high.<br><b>x1</b> = H Retrace pulse is active low.<br><b>0x</b> = V Retrace pulse is active high.<br><b>1x</b> = V Retrace pulse is active low. |
| Note: In V<br>selee | /GA mode, this register controls I/O port and video buffer addressing, and cts the dot clock frequency.                                                                                                                                                                                                                                                                                                                                                                                           |

|     |                                  | GENERAL REGISTERS |   |   |   |                              |   |   |  |  |
|-----|----------------------------------|-------------------|---|---|---|------------------------------|---|---|--|--|
|     | Feature Control Register (GENFC) |                   |   |   | ) | I/O:3CAH (R)<br>I/O:3?AH (W) |   |   |  |  |
|     | 7                                | 6                 | 5 | 4 | 3 | 2                            | 1 | 0 |  |  |
| VGA |                                  |                   |   |   | а |                              | 1 |   |  |  |

|                                                                                                          | DESCRIPTION                                                                                                                     |  |  |  |  |  |  |  |
|----------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| а                                                                                                        | Vertical Sync Select:<br><b>0</b> = Normal vertical sync.<br><b>1</b> = Sync is `vertical sync' ORed `vertical display enable'. |  |  |  |  |  |  |  |
| Note: ? = B when GENMO[0]=0 (Monochrome emulation).<br>? = D when GENMO[0]=1 (Color/Graphics emulation). |                                                                                                                                 |  |  |  |  |  |  |  |

|     | GENERAL REGISTERS               |   |   |   |              |                                                |   |   |  |
|-----|---------------------------------|---|---|---|--------------|------------------------------------------------|---|---|--|
|     | Input Status 0 Register (GENS0) |   |   |   | l/O:3C2h (R) |                                                |   |   |  |
|     | 7                               | 6 | 5 | 4 | 3            | 2                                              | 1 | 0 |  |
| VGA | b                               |   |   | а |              | l<br>La la compañía de la<br>La compañía de la |   |   |  |

|   | DESCRIPTION                                                                                                                                                         |
|---|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| а | Switch Sense:<br><b>0</b> = Output state of the DAC Lookup Table Comparators is inactive.<br><b>1</b> = Output state of the DAC Lookup Table Comparators is active. |
| b | CRT Interrupt:<br><b>0</b> = Vertical retrace interrupt is cleared.<br><b>1</b> = Vertical retrace interrupt is pending.                                            |

|     |                                 | GENERAL REGISTERS |   |   |              |   |   |   |  |  |
|-----|---------------------------------|-------------------|---|---|--------------|---|---|---|--|--|
|     | Input Status 1 Register (GENS1) |                   |   |   | I/O:3?Ah (R) |   |   |   |  |  |
|     | 7                               | 6                 | 5 | 4 | 3            | 2 | 1 | 0 |  |  |
| VGA |                                 |                   |   | C | b            |   |   | а |  |  |

|     |                                                                                                                                                                                                                                                                                                 | DESCRIPTION                                                                                                                                        |  |  |  |  |  |  |
|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
|     | a                                                                                                                                                                                                                                                                                               | Display Enable:<br><b>0</b> = Enables display of video data.<br><b>1</b> = Disables display of video data.                                         |  |  |  |  |  |  |
|     | b                                                                                                                                                                                                                                                                                               | Vertical Retrace Status:<br><b>0</b> = V Retrace pulse is inactive.<br><b>1</b> = V Retrace pulse is in progress.                                  |  |  |  |  |  |  |
|     | <ul> <li>Diagnostic Bits 0, 1 respectively:<br/>These two bits are connected to two of the eight color outputs (P7:P0) attribute controller. Connections are controlled by ATTR12[5,4] as follow</li> <li>00 = P2, P0</li> <li>01 = P5, P4</li> <li>10 = P3, P1</li> <li>11 = P7, P6</li> </ul> |                                                                                                                                                    |  |  |  |  |  |  |
| Not | es:                                                                                                                                                                                                                                                                                             |                                                                                                                                                    |  |  |  |  |  |  |
| 1.  | <ul> <li>? = B when GENMO[0]=0 (Monochrome emulation).</li> <li>? = D when GENMO[0]=1 (Color/Graphics emulation).</li> </ul>                                                                                                                                                                    |                                                                                                                                                    |  |  |  |  |  |  |
| 2.  | Bits 0<br>scree                                                                                                                                                                                                                                                                                 | Bits 0 and 3 can be used to synchronize the video buffer updates with the screen refresh cycles to minimize interference with the displayed image. |  |  |  |  |  |  |

|     | GENERAL REGISTERS             |   |   |   |   |                |   |   |
|-----|-------------------------------|---|---|---|---|----------------|---|---|
|     | Mode Control Register (GENMC) |   |   |   |   | l/O:3D8h (R/W) |   |   |
|     | 7                             | 6 | 5 | 4 | 3 | 2              | 1 | 0 |
| CGA |                               |   | f | е | d | с              | b | а |

| ne seguine<br>Pole operation | DESCRIPTION                                                                                                                |
|------------------------------|----------------------------------------------------------------------------------------------------------------------------|
| а                            | 0 = 40x25 Text.<br>1 = 80x25 Text.                                                                                         |
| b                            | <ul><li>0 = Text mode.</li><li>1 = Graphics mode.</li></ul>                                                                |
| С                            | 0 = Color mode<br>1 = B/W mode                                                                                             |
| d                            | 1 = Enables video                                                                                                          |
| е                            | 1 = Enables 640x200 B/W mode                                                                                               |
| f                            | <ul> <li>0 = Keeps background intensity attribute bit.</li> <li>1 = Changes background intensity attribute bit.</li> </ul> |

|     |                                                      |                                       | GI | ENERAL | REGISTER | RS            |   |   |
|-----|------------------------------------------------------|---------------------------------------|----|--------|----------|---------------|---|---|
|     | Video Subsystem Enable (Add-On) Register<br>(GENENA) |                                       |    |        |          | I/O:46E8h (W) |   |   |
|     | 7                                                    | 6                                     | 5  | 4      | 3        | 2             | 1 | 0 |
| VGA |                                                      | I<br>San Angelander<br>San Angelander |    | b      | a        |               |   |   |

|   | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |
|---|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| a | VGA Enable:<br><b>0</b> = Puts VGA video subsystem into sleep mode, during which, the VGA<br>video subsystem only responds to memory read operations to the BIOS ROM,<br>and I/O writes to register 102h. All other I/O or video memory read/write<br>operations are suspended.<br><b>1</b> = Enables I/O and memory address decoding of the VGA video subsystem,<br>if GENVS[0] is also a logical one. |  |  |  |  |  |
| b | GENVS[0] Enable:<br><b>0</b> = Disables I/O write to GENVS (0102).<br><b>1</b> = Enables I/O write to GENVS (0102).                                                                                                                                                                                                                                                                                     |  |  |  |  |  |

|     |                                                    |   | G |   | REGISTER | S            |   |   |
|-----|----------------------------------------------------|---|---|---|----------|--------------|---|---|
|     | Video Subsystem Enable(Board) Register<br>(GENENB) |   |   |   |          | I/O:3C3h (R) |   |   |
|     | 7                                                  | 6 | 5 | 4 | 3        | 2            | 1 | 0 |
| VGA |                                                    |   |   |   |          |              |   | а |

|   | DESCRIPTION                                         |
|---|-----------------------------------------------------|
| а | VGA Enable:<br>Read back status of GENVS[0] (0102). |

|     | GENERAL REGISTERS                      |                                                           |                                                                                                            |                                                                           |                                                                |                                        |                              |                       |
|-----|----------------------------------------|-----------------------------------------------------------|------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|----------------------------------------------------------------|----------------------------------------|------------------------------|-----------------------|
|     |                                        | VGA Slee                                                  | I/O:102                                                                                                    | 2h (R/W)                                                                  |                                                                |                                        |                              |                       |
|     | 7                                      | 6                                                         | 5                                                                                                          | 4                                                                         | 3                                                              | 2                                      | 1                            | 0                     |
| VGA |                                        |                                                           |                                                                                                            |                                                                           |                                                                |                                        |                              | а                     |
|     |                                        |                                                           |                                                                                                            | DESCE                                                                     |                                                                |                                        | and second                   | and the second second |
|     | a<br>Notes:<br>1. Writ<br>2. Exa<br>Mo | tes to this reg<br>mple — to e<br>DV DX, 46E<br>DV AL, 10 | ep:<br>bles VGA vic<br>onds to mem<br>read/write op<br>bles VGA vid<br>gister are cor<br>nable the VG<br>8 | leo subsystory read of<br>erations an<br>eo subsyst<br>ntrolled by<br>GA: | tem (contro<br>perations to<br>re suspende<br>tem.<br>GENENA[4 | oller). The V<br>o the BIOS<br>ed.<br> | /GA video su<br>ROM. All oth | bsystem<br>er I/O or  |

|     | GENERAL REGISTERS                |   |   |   |   |                |   |   |
|-----|----------------------------------|---|---|---|---|----------------|---|---|
|     | Border (Palette) Register (GENB) |   |   |   |   | l/O:3D9h (R/W) |   |   |
|     | 7                                | 6 | 5 | 4 | 3 | 2              | 1 | 0 |
| CGA |                                  |   | f | е | d | С              | b | а |

|            | DESCRIPTION                                                                                                        |
|------------|--------------------------------------------------------------------------------------------------------------------|
| а          | Selects a blue border in 40x25, 80x25 text modes; 16-Color 320x200, 16-Color 640x200 graphics modes.               |
|            | Selects a blue background in 4-Color 320x200, 4-Color 640x200 graphics modes.                                      |
|            | Selects blue as foreground in 640x200 B/W mode.                                                                    |
| b          | Selects a green border in 40x25, 80x25 text modes; 16-Color 320x200, 16-Color 640x200 graphics modes.              |
|            | Selects a green background in 4-Color 320x200, 4-Color 640x200 graphics modes.                                     |
|            | Selects green as foreground in 640x200 B/W mode.                                                                   |
| С          | Selects a red border in 40x25, 80x25 text modes; 16-Color 320x200, 16-Color 640x200 graphics modes.                |
|            | Selects a red background in 4-Color 320x200, 4-Color 640x200 graphics modes.                                       |
|            | Selects red as foreground in 640x200 B/W mode.                                                                     |
| d          | Selects an intensified border color in 40x25, 80x25 text modes; 16-Color 320x200, 16-Color 640x200 graphics modes. |
|            | Selects an intensified background color in 4-Color 320x200, 4-Color 640x200 graphics modes.                        |
|            | Selects an intensified foreground color in 640x200 B/W mode.                                                       |
| е          | Selects an intensified set of foreground colors in 4-Color 320x200 or 4-Color 640x200 graphics mode.               |
| f          | Selects an active set of colors in 4-Color 320x200 or 4-Color 640x200 graphics mode.                               |
| Note: This | s register is used in CGA emulation mode.                                                                          |

|     |                                 |                                       | ( | ENERAL P | REGISTER     | IS | 21+++ 21+ |   |
|-----|---------------------------------|---------------------------------------|---|----------|--------------|----|-----------|---|
|     | Light Pen Set Register (GENLPS) |                                       |   |          | l/0:3DCh (W) |    |           |   |
|     | 7                               | 6                                     | 5 | 4        | 3            | 2  | 1         | 0 |
| CGA |                                 | · · · · · · · · · · · · · · · · · · · |   | 6        | 1            | ·  | •         |   |

|            | DESCRIPTION                                                              |
|------------|--------------------------------------------------------------------------|
| а          | Reading or writing at this I/O location sets the Light Pen Set register. |
| Note: This | s register is used in CGA emulation mode.                                |

|     |                                   |   |                                       | GENERAL F | REGISTE       | RS |   |   |
|-----|-----------------------------------|---|---------------------------------------|-----------|---------------|----|---|---|
|     | Light Pen Clear Register (GENLPC) |   |                                       |           | VO:3DBh (R/W) |    |   |   |
|     | 7                                 | 6 | 5                                     | 4         | 3             | 2  | 1 | 0 |
| CGA |                                   | 1 | · · · · · · · · · · · · · · · · · · · | ê         | l             |    | L | L |

|                                                     | DESCRIPTION                                                                  |  |  |  |  |
|-----------------------------------------------------|------------------------------------------------------------------------------|--|--|--|--|
| а                                                   | Reading or writing at this I/O location clears the Light Pen Clear register. |  |  |  |  |
| Note: This register is used in CGA emulation modes. |                                                                              |  |  |  |  |

|     |   | DAC REGISTERS |             |                 |   |    |   |   |  |  |  |
|-----|---|---------------|-------------|-----------------|---|----|---|---|--|--|--|
|     | D | AC Data R     | Register (D | I/O:03C9h (R/W) |   |    |   |   |  |  |  |
|     | 7 | 6             | 5           | 4               | 3 | 2  | 1 | 0 |  |  |  |
| VGA |   | •             |             |                 | a | ·• |   |   |  |  |  |

|   | DESCRIPTION          |
|---|----------------------|
| а | DAC_DATA<br>DAC data |

|     | DAC REGISTERS |           |             |                 |   |   |   |   |  |
|-----|---------------|-----------|-------------|-----------------|---|---|---|---|--|
|     | De            | AC Mask R | legister (D | I/O:03C6h (R/W) |   |   |   |   |  |
|     | 7             | 6         | 5           | 4               | 3 | 2 | 1 | 0 |  |
| VGA |               | •         |             | 8               | 1 |   |   | • |  |

|   | DESCRIPTION                                                            |
|---|------------------------------------------------------------------------|
| а | DAC_MASK                                                               |
|   | Participating bit positions in the mask for DAC lookup are set to one. |

|     |     |                  |                       | DAC REC          | GISTERS |         |           |   |
|-----|-----|------------------|-----------------------|------------------|---------|---------|-----------|---|
|     | DAC | Read Curr<br>(DA | ent Color<br>C_R_INDI | Index Reg<br>EX) | rister  | I/O:030 | 27h (R/W) |   |
|     | 7   | 6                | 5                     | 4                | 3       | 2       | 1         | 0 |
| VGA |     | *,,,,,,,,,       |                       |                  | ì       |         |           |   |

|   | DESCRIPTION                                                                                                                       |
|---|-----------------------------------------------------------------------------------------------------------------------------------|
| а | DAC_R_INDEX                                                                                                                       |
|   | The current read index for a DAC operation — increments after every third read of DAC_DATA (03C9h). Also see DAC_W_INDEX (03C8h). |

#### DAC Write Current Color Index Register (DAC\_W\_INDEX)

|     |     | DAC REGISTERS    |                       |                 |    |     |   |   |  |  |  |
|-----|-----|------------------|-----------------------|-----------------|----|-----|---|---|--|--|--|
|     | DAC | Read Curr<br>(DA | rent Color<br>C_R_IND | I/O:03C7h (R/W) |    |     |   |   |  |  |  |
|     | 7   | 6                | 5                     | 4               | 3  | 2   | 1 | 0 |  |  |  |
| VGA |     |                  | 1                     | ·               | a. | - L |   | I |  |  |  |

DESCRIPTION

Note: Only bit 0 of this register is readable. Writing the DAC at 03C8h results in a read-back value of 0. Writing the DAC at 03C7h results in a read-back value of 1.

|     |     | DAC REGISTERS      |                       |         |   |   |   |   |  |  |  |  |
|-----|-----|--------------------|-----------------------|---------|---|---|---|---|--|--|--|--|
|     | DAC | Write Curi<br>(DAC | rent Color<br>C_W_IND | 1/0:03C |   |   |   |   |  |  |  |  |
|     | 7   | 6                  | 5                     | 4       | 3 | 2 | 1 | 0 |  |  |  |  |
| VGA |     | a                  |                       |         |   |   |   |   |  |  |  |  |

|   | DESCRIPTION                                                            |
|---|------------------------------------------------------------------------|
| а | DAC_W_INDEX                                                            |
|   | Current write index for a DAC operation. Also see DAC_R_INDEX (03C7h). |

|     |                                               | SEQUENCER REGISTERS |   |   |   |   |   |   |  |  |  |
|-----|-----------------------------------------------|---------------------|---|---|---|---|---|---|--|--|--|
|     | Sequencer Index Register (SEQX) VO:3C4h (R/W) |                     |   |   |   |   |   |   |  |  |  |
|     | 7                                             | 6                   | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |
| VGA |                                               |                     |   |   |   |   | а | 1 |  |  |  |

|   | DESCRIPTION                                                                                                                                                                      |
|---|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| а | This index points to one of the sequencer registers (SEQ) at I/O port address 3C5h, for the next SEQ read/write operation. These registers are described on the following pages. |

|     |   | SEQUENCER REGISTERS |                            |   |   |   |   |   |  |  |  |
|-----|---|---------------------|----------------------------|---|---|---|---|---|--|--|--|
|     |   | Reset R             | I/O:3C5h (R/W)<br>INDEX:00 |   |   |   |   |   |  |  |  |
|     | 7 | 6                   | 5                          | 4 | 3 | 2 | 1 | 0 |  |  |  |
| VGA |   |                     |                            |   |   |   | b | а |  |  |  |

|                    | DESCRIPTION                                                                                                                                                                                                         |  |  |  |  |  |  |
|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| a                  | Synchronous Reset Bit 0:<br>0 = Follows SEQ00[1].<br>1 = Allows the sequencer to run unless<br>SEQ00[1] is zero.                                                                                                    |  |  |  |  |  |  |
| b                  | <ul> <li>Synchronous Reset Bit 1:</li> <li>0 = Disable character clock, and display requests to the video memory and H/V sync signals.</li> <li>1 = Allows the sequencer to run unless SEQ00[0] is zero.</li> </ul> |  |  |  |  |  |  |
| Notes:             |                                                                                                                                                                                                                     |  |  |  |  |  |  |
| 1. Bits (<br>are c | Bits 0 and 1 must both be zero (sequencer halted) before any clock select bits are changed; for example, clock selects GENMO[3:2] or SEQ01[0:3].                                                                    |  |  |  |  |  |  |
| 2. The s           | The SEQ00[0:1] bits must both be set to one for normal operation.                                                                                                                                                   |  |  |  |  |  |  |

|     | SEQUENCER REGISTERS         |                                              |   |          |   |                             |   |   |  |
|-----|-----------------------------|----------------------------------------------|---|----------|---|-----------------------------|---|---|--|
|     | Clock Mode Register (SEQ01) |                                              |   |          |   | I/O:03C5h (R/W)<br>INDEX:01 |   |   |  |
|     | 7                           | 6                                            | 5 | 4        | 3 | 2                           | 1 | 0 |  |
| VGA |                             |                                              | d |          | b |                             |   | а |  |
|     | <u></u>                     | <u>,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,</u> |   | <u> </u> | с |                             |   |   |  |

|                                                                          | DESCRIPTION                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |
|--------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| а                                                                        | <ul> <li>8/9 Dot Clocks:</li> <li>0 = Selects 9-dot character clocks.</li> <li>1 = Selects 8-dot character clocks.</li> <li>Modes 0, 1, 2, 3, 7 use 9-dot characters. To change bit 0, GENVS[0] must be logical zero.</li> </ul>                                                                                      |  |  |  |  |  |
| b                                                                        | <ul> <li>Shift 4, Shift Load bits:</li> <li>00 = Loads video serializers every character clock.</li> <li>01 = Loads video serializers every other character clock.</li> <li>10 = Loads video serializers every fourth character clock.</li> <li>11 = Loads video serializers every fourth character clock.</li> </ul> |  |  |  |  |  |
| С                                                                        | Dot Clock:<br><b>0</b> = Indicates dot clock is Master clock.<br><b>1</b> = Indicates dot clock is Master clock divided by 2.<br>Typically, 320 and 360 horizontal modes use divide-by-2 to provide 40-column<br>displays.<br>To change this bit, SEQ00[0:0] must first be set to zero.                               |  |  |  |  |  |
| d                                                                        | Screen Off:<br><b>0</b> = Allows CPU:CRT interleaved access to video memory.<br><b>1</b> = Blanks the screen and disables video-generation logic access to video<br>memory. Allows CPU uninterrupted access to video memory.                                                                                          |  |  |  |  |  |
| Note: To change this register, SEQ00[1 or 0] must first be logical zero. |                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |

|     |                           | SEQUENCER REGISTERS |   |   |   |                            |   |   |  |  |
|-----|---------------------------|---------------------|---|---|---|----------------------------|---|---|--|--|
|     | Map Mask Register (SEQ02) |                     |   |   |   | I/O:3C5h (R/W)<br>INDEX:02 |   |   |  |  |
|     | 7                         | 6                   | 5 | 4 | 3 | 2                          | 1 | 0 |  |  |
| VGA | d c b a                   |                     |   |   |   |                            |   |   |  |  |

|     |                                                                                                                                                                                                  | DESCRIPTION                                                                                                                                               |  |  |  |  |  |
|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
|     | a                                                                                                                                                                                                | Enable Map 0:<br><b>0</b> = Disables write access to memory map 0.<br><b>1</b> = Enables write access to memory map 0.                                    |  |  |  |  |  |
|     | <ul> <li>b Enable Map 1:</li> <li>0 = Disables write access to memory map 1.</li> <li>1 = Enables write access to memory map 1.</li> </ul>                                                       |                                                                                                                                                           |  |  |  |  |  |
|     | Enable Map 2:<br><b>0</b> = Disables write access to memory map 2.<br><b>1</b> = Enables write access to memory map 2.                                                                           |                                                                                                                                                           |  |  |  |  |  |
|     | d                                                                                                                                                                                                | Enable Map 3:<br><b>0</b> = Disables write access to memory map 3.<br><b>1</b> = Enables write access to memory map 3.                                    |  |  |  |  |  |
| Not | tes:                                                                                                                                                                                             |                                                                                                                                                           |  |  |  |  |  |
| 1.  | ln 4 b<br>(0Fh)                                                                                                                                                                                  | it per PEL graphics modes, when the value of this register is set to '1111'<br>, the processor can complete a 32-bit write operation in one memory cycle. |  |  |  |  |  |
| 2.  | In text modes, the CPU only needs to access maps 0 and 1; therefore, this register should have a value of 03h.                                                                                   |                                                                                                                                                           |  |  |  |  |  |
| 3.  | When in odd/even modes, the map mask value for maps 0 and 1 should be same as the map mask value for maps 2 and 3.                                                                               |                                                                                                                                                           |  |  |  |  |  |
| 4.  | Memory map updating such as bit map layering can be selectively enabled or disabled using bits in this register. For pixel-oriented operations, the graphics controller provides better control. |                                                                                                                                                           |  |  |  |  |  |

|     | SEQUENCER REGISTERS |             |                            |   |   |   |   |   |
|-----|---------------------|-------------|----------------------------|---|---|---|---|---|
|     | Chara               | icter Map S | 1/0:3C5h (R/W)<br>INDEX:03 |   |   |   |   |   |
|     | 7                   | 6           | 5                          | 4 | 3 | 2 | 1 | 0 |
| VGA |                     |             | b                          | а |   | b |   | a |

|        | i den de la compañía                   |                                                                                                                                                                          | DESCRI                                                      | PTION                                                                 |  |  |  |  |  |
|--------|----------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|-----------------------------------------------------------------------|--|--|--|--|--|
|        | a                                                                                                                                | Character Map Select B Bits 2:0.                                                                                                                                         |                                                             |                                                                       |  |  |  |  |  |
|        | b Character Map Select A Bits 2:0.                                                                                               |                                                                                                                                                                          |                                                             |                                                                       |  |  |  |  |  |
| Notes: |                                                                                                                                  |                                                                                                                                                                          |                                                             |                                                                       |  |  |  |  |  |
| 1.     | 1. The above register may seem unusual in that bit 0-3 is identical to bit 4-5. This is correct and the above notation is valid. |                                                                                                                                                                          |                                                             |                                                                       |  |  |  |  |  |
| 2.     | Exter<br>other                                                                                                                   | ded memory SEC<br>wise, the first 8K                                                                                                                                     | Q04[1] must be loo<br>of map 2 is always                    | gical in order to enable this select function;<br>s selected.         |  |  |  |  |  |
| 3.     | Any c<br>on the                                                                                                                  | hanges made to<br>e display.                                                                                                                                             | this register take e                                        | effect at the start of the next character line                        |  |  |  |  |  |
| 4.     | *Bit F<br>0 0 0<br>0 1 0<br>0 1 0<br>1 0 0<br>1 1 0<br>1 1 0                                                                     | Pattern     M       )     ()       1     -       )     2       1     -       )     4       )     4       )     4       )     4       )     4       )     6       i     5 | <b>Iap Selected</b><br>0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | Offset into Map<br>OK<br>16K<br>32K<br>48K<br>8K<br>24K<br>40K<br>56K |  |  |  |  |  |
|     |                                                                    | SEQUENCER REGISTERS |   |   |   |   |    |   |
|-----|--------------------------------------------------------------------|---------------------|---|---|---|---|----|---|
|     | Memory Mode Register (SEQ04)       I/O:3C5h (R/W)         INDEX:04 |                     |   |   |   |   | W) |   |
|     | 7                                                                  | 6                   | 5 | 4 | 3 | 2 | 1  | 0 |
| VGA |                                                                    |                     |   |   | С | b | а  |   |

|   | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| а | Extended Memory<br>Indicates 256K of video memory is present. Also enables character map<br>selection in SEQ03.                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| b | Odd/Even<br><b>0</b> = Uses the LSB CPU address bit A0 to select which memory map to<br>access. Even CPU addresses access maps 0 and 2; odd addresses access<br>maps 1 and 3.<br><b>1</b> = Enables sequential access to video data maps for odd/even modes. Map<br>Mask register bits SEQ02[0:3] identify which maps are to be accessed for<br>each CPU address.                                                                                                                                                                                                        |
| c | Chain<br><b>0</b> = Enables sequential data access within a bit map. Map Mask register bits<br>SEQ02[0:3] identify which maps are to be accessed at any one time.<br><b>1</b> = In 256-color modes map select is by CPU address bits A0 and A1:<br><b>A1, A0 Map Selected</b><br>0 0 0<br>0 1 1<br>1 0 2<br>1 1 3<br>When Chain is logical one, it takes priority over odd/even mode bits SEQ04[2]<br>and GRA05[4]. Unlike odd/even mode, SEQ04[2] is the only bit used to enable<br>chain mode (double odd/even).<br>Chain does not affect CRTC access to video memory. |
|   | Odd/even bit SEQ04[2] should be the opposite of GRA05[4].                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |

|     | CRT CONTROLLER REGISTERS |                |   |   |   |   |   |   |
|-----|--------------------------|----------------|---|---|---|---|---|---|
|     |                          | I/O:3?4h (R/W) |   |   |   |   |   |   |
|     | 7                        | 6              | 5 | 4 | 3 | 2 | 1 | 0 |
| VGA |                          |                |   |   |   | a | 1 | I |

| а                                                   | This index points to one of the internal registers of the CRT controller (CRTC) at address 3?5h, for the next CRTC read/write operation. These registers are described on the following pages. |  |  |  |  |
|-----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Note: ? = B when GENMO[0]=0 (Monochrome emulation). |                                                                                                                                                                                                |  |  |  |  |

Note: **?** = B when GENMO[0]=0 (Monochrome emulation). **?** = D when GENMO[0]=1 (Color/Graphics emulation).

|     | CRT CONTROLLER REGISTERS                                  |   |           |   |   |          |          |    |
|-----|-----------------------------------------------------------|---|-----------|---|---|----------|----------|----|
|     | Horizontal Total Register (CRT00) VO:3?5h (R.<br>INDEX:00 |   |           |   |   |          |          | W) |
|     | 7                                                         | 6 | 5         | 4 | 3 | 2        | 1        | 0  |
| VGA |                                                           | L | 1 <i></i> | а | I | <u> </u> | <u>.</u> |    |

|                                                                                                          | DESCRIPTION                                                                                                                                                                        |  |  |  |  |  |
|----------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| а                                                                                                        | These bits define the active horizontal display in a scan line, including the retrace period. The value is five less than the total number of displayed characters in a scan line. |  |  |  |  |  |
| Note: ? = B when GENMO[0]=0 (Monochrome emulation).<br>? = D when GENMO[0]=1 (Color/Graphics emulation). |                                                                                                                                                                                    |  |  |  |  |  |

|     | CRT CONTROLLER REGISTERS                          |   |   |   |   |                           |   |   |
|-----|---------------------------------------------------|---|---|---|---|---------------------------|---|---|
|     | Horizontal Display Enable End Register<br>(CRT01) |   |   |   |   | VO:3?5h (R/W)<br>INDEX:01 |   |   |
|     | 7                                                 | 6 | 5 | 4 | 3 | 2                         | 1 | 0 |
| VGA |                                                   | J |   |   | 1 | -                         |   | 1 |

|                  | DESCRIPTION                                                                                                                                         |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| а                | These bits define the active horizontal display in a scan line. The value is one less than the total number of displayed characters in a scan line. |
| Note: ? =<br>? = | B when GENMO[0]=0 (Monochrome emulation).<br>D when GENMO[0]=1 (Color/Graphics emulation).                                                          |

|     | CRT CONTROLLER REGISTERS                                 |   |          |   |   |          |          |    |
|-----|----------------------------------------------------------|---|----------|---|---|----------|----------|----|
|     | Start Horizontal Blanking Register (CRT02) VO:3?5h (R/W) |   |          |   |   |          |          | N) |
|     | 7                                                        | 6 | 5        | 4 | 3 | 2        | INDEX:02 | 0  |
| VGA |                                                          | J | <u> </u> | a | l | <u> </u> |          | L  |

|                  | DESCRIPTION                                                                                                                                                                                                                                           |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| a                | These bits define the horizontal character count that represents the character count in the active display area plus the right border. In other words, the count is from the start of active display to the start of triggering the H blanking pulse. |
| Note: ? =<br>? = | B when GENMO[0]=0 (Monochrome emulation).<br>D when GENMO[0]=1 (Color/Graphics emulation).                                                                                                                                                            |

Γ

|     | CRT CONTROLLER REGISTERS                 |   |   |   |   |   |                            |   |  |
|-----|------------------------------------------|---|---|---|---|---|----------------------------|---|--|
|     | End Horizontal Blanking Register (CRT03) |   |   |   |   | V | I/O:3C5h (R/W)<br>INDEX:03 |   |  |
|     | 7                                        | 6 | 5 | 4 | 3 | 2 | 1                          | 0 |  |
| VGA | с                                        |   | b |   |   | а | 4                          |   |  |

|                  | DESCRIPTION                                                                                                                                                                                                                                                                                                           |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| а                | H Blanking End bits 4-0, respectively.<br>These are the five low-order (of six bits in total) of horizontal character count<br>for triggering the end of the horizontal blanking pulse. The sixth bit is CRT05[7].<br>The character count is equal to the sum of "H blanking start" plus "H blanking<br>pulse width". |
| b                | Display Enable Skew:<br><b>00</b> = Zero-character-clock skew.<br><b>01</b> = One-character-clock skew.<br><b>10</b> = Two-character-clock skew.<br><b>11</b> = Three-character-clock skew.                                                                                                                           |
| С                | Compatibility Read<br><b>0</b> = Enables write-only to CRT10 and CRT11.<br><b>1</b> = Enables read/write access to both vertical retrace start/end registers<br>CRT10 and CRT11.                                                                                                                                      |
| Note: ? =<br>? = | B when GENMO[0]=0 (Monochrome emulation).<br>D when GENMO[0]=1 (Color/Graphics emulation).                                                                                                                                                                                                                            |

|     |                                                                  |          | CRT | CONTROL | LER REGI | STERS |   |    |
|-----|------------------------------------------------------------------|----------|-----|---------|----------|-------|---|----|
|     | Start Horizontal Retrace Register (CRT04) VO:3?5h (R/W) INDEX:04 |          |     |         |          |       |   | W) |
|     | 7                                                                | 6        | 5   | 4       | 3        | 2     | 1 | 0  |
| VGA |                                                                  | <b>.</b> | L   |         | a        | 1     |   |    |

|                  | DESCRIPTION                                                                                            |
|------------------|--------------------------------------------------------------------------------------------------------|
| а                | These bits define the horizontal character count at which the horizontal retrace pulse becomes active. |
| Note: ? =<br>? = | B when GENMO[0]=0 (Monochrome emulation).<br>D when GENMO[0]=1 (Color/Graphics emulation).             |

|     | CRT CONTROLLER REGISTERS                                        |   |   |   |   |   |                         |    |
|-----|-----------------------------------------------------------------|---|---|---|---|---|-------------------------|----|
|     | End Horizontal Retrace Register (CRT05) VO:3?5h (R.<br>INDEX:05 |   |   |   |   |   | /0:3?5h (R/<br>INDEX:05 | W) |
|     | 7                                                               | 6 | 5 | 4 | 3 | 2 | 1                       | 0  |
| VGA | с                                                               | b |   | а |   |   |                         |    |

|                  | DESCRIPTION                                                                                                                                                                                                                                             |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| а                | H Retrace End bits.<br>This is the 5-bit result from the sum of CRT04 plus the width of the horizontal<br>retrace pulse, in the character clock units.                                                                                                  |
| b                | <ul> <li>H Retrace Delay bits:</li> <li>These two bits skew the Horizontal Retrace pulse.</li> <li>00 = Zero character clocks.</li> <li>01 = One character clocks.</li> <li>10 = Two character clocks.</li> <li>11 = Three character clocks.</li> </ul> |
| С                | H Blanking End Bit 5.<br>This is bit 5 of the 6-bit character count for the H blanking end pulse. The other<br>five low-order bits are CRT03[4:0].                                                                                                      |
| Note: ? =<br>? = | B when GENMO[0]=0 (Monochrome emulation).<br>D when GENMO[0]=1 (Color/Graphics emulation).                                                                                                                                                              |

.

|     | CRT CONTROLLER REGISTERS        |                                       |   |   |   |                            |                                         |   |
|-----|---------------------------------|---------------------------------------|---|---|---|----------------------------|-----------------------------------------|---|
|     | Vertical Total Register (CRT06) |                                       |   |   |   | I/O:3?5h (R/W)<br>INDEX:06 |                                         |   |
|     | 7                               | 6                                     | 5 | 4 | 3 | 2                          | 1                                       | 0 |
| VGA |                                 | · · · · · · · · · · · · · · · · · · · |   | а |   |                            | • • · · · · · · · · · · · · · · · · · · |   |

|                  | DESCRIPTION                                                                                                                                      |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| а                | These are the eight low-order bits of the 10-bit vertical register. The two high-order bits are CRT07[0:5] in the CRTC overflow register.        |
|                  | The value of this register represents the total number of H raster scans plus vertical retrace (active display, blanking), minus two scan lines. |
| Note: ? =<br>? = | B when GENMO[0]=0 (Monochrome emulation).<br>D when GENMO[0]=1 (Color/Graphics emulation).                                                       |

|     |    |           | CRT        | CONTROLL | ER REGI                   | STERS |   |   |
|-----|----|-----------|------------|----------|---------------------------|-------|---|---|
|     | Cl | RTC Overf | low Regist | 7)       | VO:3?5h (R/W)<br>INDEX:07 |       |   |   |
|     | 7  | 6         | 5          | 4        | 3                         | 2     | 1 | 0 |
| VGA | h  | g         | f          | е        | d                         | С     | b | а |

|   | DESCRIPTION                                                                                                                                |
|---|--------------------------------------------------------------------------------------------------------------------------------------------|
| а | V Total Bit 8 (CRT06).<br>Bit 8 of 10-bit vertical count for V Total (for functional description see CRT06 register).                      |
| b | End V Display Bit 8 (CRT12).<br>Bit 8 of 10-bit vertical count for V Display enable end (for functional description see CRT12 register).   |
| С | Start V Retrace Bit 8 (CRT10).<br>Bit 8 of 10-bit vertical count for V Retrace start. For functional description see<br>CRT10 register.    |
| d | Start V Blanking Bit 8 (CRT15).<br>Bit 8 of 10-bit vertical count for V Blanking start (for functional description see<br>CRT15 register). |
|   | Continued on Next Page                                                                                                                     |

|     |    |           | CRT        | CONTROLI                   | ER REGI | STERS |   |   |
|-----|----|-----------|------------|----------------------------|---------|-------|---|---|
|     | CI | RTC Overf | low Regist | I/O:3?5h (R/W)<br>INDEX:07 |         |       |   |   |
|     | 7  | 6         | 5          | 4                          | 3       | 2     | 1 | 0 |
| VGA | h  | g         | f          | е                          | d       | c     | b | а |

|     |                                                                                                                              | DESCRIPTION                                                                                                                              |  |  |  |  |
|-----|------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
|     | e                                                                                                                            | Line Compare Bit 8 (CRT18).<br>Bit 8 of 10-bit vertical count for Line Compare (for functional description see<br>CRT18 register).       |  |  |  |  |
|     | f                                                                                                                            | V Total Bit 9 (CRT06).<br>Bit 9 of 10-bit vertical count for V Total (for functional description see CRT06 register).                    |  |  |  |  |
|     | g                                                                                                                            | End V Display Bit 9 (CRT12).<br>Bit 9 of 10-bit vertical count for V Display enable end (for functional description see CRT12 register). |  |  |  |  |
|     | h                                                                                                                            | Start V Retrace Bit 9 (CRT10).<br>Bit 9 of 10-bit vertical count for V Retrace start (for functional description see<br>CRT10 register). |  |  |  |  |
| Not | es:                                                                                                                          |                                                                                                                                          |  |  |  |  |
| 1.  | <ol> <li>? = B when GENMO[0]=0 (Monochrome emulation).</li> <li>? = D when GENMO[0]=1 (Color/Graphics emulation).</li> </ol> |                                                                                                                                          |  |  |  |  |
| 2.  | Vario                                                                                                                        | us bits in this register are functionally part of other CRTC registers.                                                                  |  |  |  |  |

|     |      | CRT CONTROLLER REGISTERS                                |   |   |   |   |   |   |  |
|-----|------|---------------------------------------------------------|---|---|---|---|---|---|--|
|     | Pres | Preset Row Scan Register (CRT08) VO:3?5h (R/W) INDEX:08 |   |   |   |   |   |   |  |
|     | 7    | 6                                                       | 5 | 4 | 3 | 2 | 1 | 0 |  |
| VGA |      | b                                                       |   | a |   |   |   |   |  |

|                  | DESCRIPTION                                                                                                                                                                                                            |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| a                | Preset Row Scan bits 4:0.<br>This register is used for software-controlled vertical scrolling in text or graphics<br>modes. The value specifies the first line to be scanned after a V Retrace (in<br>the next frame.) |
|                  | Each H Retrace pulse increments the counter by 1, up to the Maximum Scan Line value programmed by CRT09, then the counter is cleared.                                                                                  |
| b                | Byte Panning Control Bits 1 and 0, respectively.<br>Bits 6 and 5 extend the capability of byte panning (shifting) by up to three<br>characters (for description see <i>H PEL Panning register ATTR13</i> ).            |
| Note: ? =<br>? = | B when GENMO[0]=0 (Monochrome emulation)<br>D when GENMO[0]=1 (Color/Graphics emulation)                                                                                                                               |

|     |                                    |   | CRT | CONTROL | LER REGI | STERS                     |   |   |
|-----|------------------------------------|---|-----|---------|----------|---------------------------|---|---|
|     | Maximum Scan Line Register (CRT09) |   |     |         |          | VO:3?5h (R/W)<br>INDEX:09 |   |   |
|     | 7                                  | 6 | 5   | 4       | 3        | 2                         | 1 | 0 |
| VGA | d                                  | С | b   |         | _1       | а                         |   |   |

|                                                                                                        | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |
|--------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| а                                                                                                      | Maximum Scan Line bits.<br>These bits define a value that is the actual number of scan lines per character<br>minus one.                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |
| b                                                                                                      | Start V Blanking bit 9 (CRT15).<br>Bit 9 of 10-bit vertical count for V blanking start (for functional description see <i>CRT15 register</i> ).                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |
| С                                                                                                      | Line Compare bit 9 (CRT18).<br>Bit 9 of 10-bit vertical count for line compare (for functional description see <i>CRT18 register</i> ).                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |
| d                                                                                                      | <ul> <li>200-/400-Line Scan:</li> <li>0 = Counter is incremented per scan line.</li> <li>1 = Clock pulses to the row scan counter are divided by two. Effectively, this allows the lines in 200-line mode to be displayed twice before the row scan counter is incremented once.</li> <li>Note: H/V display and blanking timings etc. (in CRT00-CRT06 registers) are not affected by these bits.</li> <li>In ATI extended modes, scan function is configured in ATI31[5:3]</li> </ul> |  |  |  |  |  |
| Note: ? = B when GENMO[0]=0 (Monochrome emulation)<br>? = D when GENMO[0]=1 (Color/Graphics emulation) |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |

|     |                               |   | CRT | CONTROLI | ER REG     | ISTERS                     |   |   |
|-----|-------------------------------|---|-----|----------|------------|----------------------------|---|---|
|     | Cursor Start Register (CRT0A) |   |     |          |            | I/O:3?5h (R/W)<br>INDEX:0A |   |   |
|     | 7                             | 6 | 5   | 4        | 3          | 2                          | 1 | 0 |
| VGA |                               |   | b   |          | - <u> </u> | а                          |   |   |

|                                                                                                          | DESCRIPTION                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |
|----------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| а                                                                                                        | Cursor Start bits 4-0, respectively.<br>These bits define a value that is the starting scan line (on a character row) for<br>the line cursor. The five-bit value is equal to the actual number minus one. This<br>value is used together with Cursor End bits CRT0B[4:0] to determine the height<br>of the cursor. |  |  |  |  |  |
|                                                                                                          | The cursor height in VGA does not wrap around (as in EGA) and is actually absent when the 'end' value is less than the 'start' value. In EGA, when the 'end' value is less, the cursor is a full block cursor, which is the same height as the character cell.                                                     |  |  |  |  |  |
| b                                                                                                        | Cursor On/Off<br><b>0</b> = Cursor on.<br><b>1</b> = Cursor off.                                                                                                                                                                                                                                                   |  |  |  |  |  |
| Note: ? = B when GENMO[0]=0 (Monochrome emulation).<br>? = D when GENMO[0]=1 (Color/Graphics emulation). |                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |

|     |                             | CRT CONTROLLER REGISTERS |   |   |   |                            |   |   |  |
|-----|-----------------------------|--------------------------|---|---|---|----------------------------|---|---|--|
|     | Cursor End Register (CRT0B) |                          |   |   |   | I/O:3?5h (R/W)<br>INDEX:0B |   |   |  |
|     | 7                           | 6                        | 5 | 4 | 3 | 2                          | 1 | 0 |  |
| VGA |                             | ł                        | 0 |   |   | а                          |   |   |  |

|                                                                                                          | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |
|----------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| а                                                                                                        | Cursor End Bits 4-0, respectively.<br>These bits define the ending scan row (on a character line) for the line cursor.<br>In EGA, this 5-bit value is equal to the actual number of lines plus one.<br>The cursor height in VGA does not wrap around (as in EGA) and is actually<br>absent when the 'end' value is less than the 'start' value. In EGA when the 'end'<br>value is less, the cursor is a full block cursor, which is the same height as the<br>character cell.  |  |  |  |  |  |
| b                                                                                                        | Cursor Skew Bits 1 and 0, respectively.<br>These bits define the number of characters the cursor is to be shifted to the<br>right (skewed) from the character pointed at by the cursor location registers<br>(CRT0E and CRT0F), in VGA mode. Skew values when in EGA mode are<br>enclosed in brackets.<br><b>00</b> = Zero(zero) character skew.<br><b>01</b> = One (zero) character skew.<br><b>10</b> = Two (one) character skew.<br><b>11</b> = Three (two) character skew. |  |  |  |  |  |
| Note: ? = B when GENMO[0]=0 (Monochrome emulation).<br>? = D when GENMO[0]=1 (Color/Graphics emulation). |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |

|     |                                                     |   | CRT | CONTROLI | ER REG | STERS |                         |    |
|-----|-----------------------------------------------------|---|-----|----------|--------|-------|-------------------------|----|
|     | Start Address (High Byte) Register (CRT0C) 1/0:3?5h |   |     |          |        |       | 0:3?5h (R/\<br>INDEX:0C | N) |
|     | 7                                                   | 6 | 5   | 4        | 3      | 2     | 1                       | 0  |
| VGA |                                                     | 4 |     |          | 3      |       | ·                       |    |

| а | SA bits 15:8.<br>These are the eight high-order bits of the 16-bit display buffer start location.<br>The low-order bits are contained in CRT0D. |
|---|-------------------------------------------------------------------------------------------------------------------------------------------------|
|   | In split screen mode, CRT0C + CRT0D points to the starting location of screen A (top half.) The starting address for screen B is always zero.   |

#### Notes:

? = B when GENMO[0]=0 (Monochrome emulation).
 ? = D when GENMO[0]=1 (Color/Graphics emulation).

2. \*ATI Extended modes have additional SA bits: ATI30[6], ATI23[4].

|     |         |           | CRT        | CONTROL                               | LER REG | ISTERS |                        |           |
|-----|---------|-----------|------------|---------------------------------------|---------|--------|------------------------|-----------|
|     | Start A | ddress (L | ow Byte) R | egister (C                            | RTOD)   |        | 0:3?5h (R/<br>INDEX:0D | <b>W)</b> |
|     | 7       | 6         | 5          | 4                                     | 3       | 2      | 1                      | 0         |
| VGA |         |           |            | · · · · · · · · · · · · · · · · · · · | a       | ···•   | <u></u>                |           |

|     | in in          | DESCRIPTION                                                                                                                                                                                                                                                                                      |
|-----|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     | a              | SA bits 7:0.<br>These are the eight low-order bits of the 16-bit display buffer start location. The<br>high-order bits are contained in CRT0C.<br>In split screen mode, CRT0C+CRT0D points to the starting location of screen<br>A (top half.) The starting address for screen B is always zero. |
| Not | tes:           |                                                                                                                                                                                                                                                                                                  |
| 1.  | ? = E<br>? = C | 3 when GENMO[0]=0 (Monochrome emulation).<br>0 when GENMO[0]=1 (Color/Graphics emulation).                                                                                                                                                                                                       |
| 2.  | *ATI           | Extended modes have additional SA bits: ATI30[6], ATI23[4].                                                                                                                                                                                                                                      |

|     |          |             | CRT        | CONTROL                    | ER REGIS | STERS |   |                                         |
|-----|----------|-------------|------------|----------------------------|----------|-------|---|-----------------------------------------|
|     | Cursor 1 | Location (I | High Byte) | I/O:3?5h (R/W)<br>INDEX:OE |          |       |   |                                         |
|     | 7        | 6           | 5          | 4                          | 3        | 2     | 1 | 0                                       |
| VGA |          | <u> </u>    | <u> </u>   |                            | 1        |       |   | • · · · · · · · · · · · · · · · · · · · |

|    |                | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                |
|----|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|    | a              | CA bits 15:8.<br>These are the eight high-order bits of the 16-bit cursor start address. The<br>low-order CA bits are contained in CRT0F. This address is relative to the start<br>of physical display memory address pointed to by CRT0C+CRT0D. In other<br>words, if CRT0C+CRT0D is changed, the cursor still points to the same<br>character as before. |
| No | tes:           |                                                                                                                                                                                                                                                                                                                                                            |
| 1. | ? = E<br>? = C | 8 when GENMO[0]=0 (Monochrome emulation)<br>9 when GENMO[0]=1 (Color/Graphics emulation)                                                                                                                                                                                                                                                                   |
| 2. | *ATI           | Extended modes use additional CA bits: ATI30[2], ATI23[3].                                                                                                                                                                                                                                                                                                 |

|     |                                                                    |   | CRT | CONTROL | ER REGIS | TERS |    |   |
|-----|--------------------------------------------------------------------|---|-----|---------|----------|------|----|---|
|     | Cursor Location (Low Byte) Register (CRT0F) VO:3?5h (R/W) INDEX:0F |   |     |         |          |      | W) |   |
|     | 7                                                                  | 6 | 5   | 4       | 3        | 2    | 1  | 0 |
| VGA |                                                                    |   | L   |         | 1l       |      | L  | I |

|     |                | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                          |
|-----|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     | a              | CA bits 7:0.<br>These are the eight low-order bits of the 16-bit cursor start address. The<br>high-order CA bits are contained in CRT0E. This address is <i>relative</i> to the start<br>of the physical display memory address pointed to by CRT0C+CRT0D. In other<br>words, if CRT0C+CRT0D is changed, the cursor still points to the same<br>character as before. |
| Not | es:            |                                                                                                                                                                                                                                                                                                                                                                      |
| 1.  | ? = B<br>? = D | when GENMO[0]=0 (Monochrome emulation).<br>when GENMO[0]=1 (Color/Graphics emulation).                                                                                                                                                                                                                                                                               |
| 2.  | *ATI E         | Extended modes use additional CA bits: ATI30[2], ATI23[3].                                                                                                                                                                                                                                                                                                           |

|     |                                                                 |   | CRT  | CONTROL | LER REG | ISTERS |   |           |
|-----|-----------------------------------------------------------------|---|------|---------|---------|--------|---|-----------|
|     | Start Vertical Retrace Register (CRT10) I/O:3?5h (R/W) INDEX:10 |   |      |         |         |        |   | <b>N)</b> |
|     | 7                                                               | 6 | 5    | 4       | 3       | 2      | 1 | 0         |
| VGA |                                                                 | H | Lean | i       | a       |        | L | ·         |

|     |                                                                                                                                                                         | DESCRIPTION |  |  |  |  |  |
|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|--|--|--|
|     | Bits CRT10[7:0] are the eight low-order bits of the 10-bit vertical retrace start count. The two high-order bits are CRT07[2:7], located in the CRTC overflow register. |             |  |  |  |  |  |
|     | These bits define the horizontal scan count that triggers the V retrace pulse.                                                                                          |             |  |  |  |  |  |
| Not | tes:                                                                                                                                                                    |             |  |  |  |  |  |
| 1.  | <ol> <li>? = B when GENMO[0]=0 (Monochrome emulation).</li> <li>? = D when GENMO[0]=1 (Color/Graphics emulation).</li> </ol>                                            |             |  |  |  |  |  |
| 2.  | This register is read/write enabled if CRT03[7] is set to one. It is write-only enabled if CRT03[7] is set to zero.                                                     |             |  |  |  |  |  |

|     |                                       |   | CRT | CONTROLI | LER REGI | STERS                      |   |   |
|-----|---------------------------------------|---|-----|----------|----------|----------------------------|---|---|
|     | End Vertical Retrace Register (CRT11) |   |     |          |          | I/O:3?5h (R/W)<br>INDEX:11 |   |   |
|     | 7                                     | 6 | 5   | 4        | 3        | 2                          | 1 | 0 |
| VGA | d                                     |   | С   | b        |          | 4                          | a |   |

|      |                                                                                                                            | DESCRIPTION                                                                                                                                                                                                                                            |  |  |  |  |  |
|------|----------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| ŧ    | a                                                                                                                          | V Retrace End Bits 3-0.<br>Bits CRT11[0-3] define the horizontal scan count that triggers the end of the V<br>Retrace pulse.                                                                                                                           |  |  |  |  |  |
| k    | C                                                                                                                          | V Retrace Interrupt Set:<br><b>0</b> = V Retrace interrupt cleared.                                                                                                                                                                                    |  |  |  |  |  |
| C    | 0                                                                                                                          | V Retrace Interrupt Disabled:<br><b>0</b> = Enable V Retrace interrupt.                                                                                                                                                                                |  |  |  |  |  |
| C    | đ                                                                                                                          | <ul> <li>Write Protect (CRT00-CRT07):</li> <li>0 = Enables normal read/write of CRT00 to CRT07.</li> <li>1 = Write protect registers CRT00 to CRT07 when in VGA mode as follows:<br/>All register bits except CRT07[4] are write protected.</li> </ul> |  |  |  |  |  |
| Note | es:                                                                                                                        |                                                                                                                                                                                                                                                        |  |  |  |  |  |
| 1.   | <ul> <li>? = B when GENMO[0]=0 (Monochrome emulation)</li> <li>? = D when GENMO[0]=1 (Color/Graphics emulation)</li> </ul> |                                                                                                                                                                                                                                                        |  |  |  |  |  |
| 2.   | This r<br>enabl                                                                                                            | register is read/write enabled if CRT07[7] is set to one. It is write-only ed if CRT03[7] is set to zero.                                                                                                                                              |  |  |  |  |  |

|     |                                              |   | CRT      | CONTROL | LER REGI | STERS |                            |   |  |
|-----|----------------------------------------------|---|----------|---------|----------|-------|----------------------------|---|--|
|     | Vertical Display Enable End Register (CRT12) |   |          |         |          |       | I/O:3?5h (R/W)<br>INDEX:12 |   |  |
|     | 7                                            | 6 | 5        | 4       | 3        | 2     | 1                          | 0 |  |
| VGA |                                              | I | <b>_</b> |         | a        | 4     | •                          |   |  |

| а         | These are the eight low-order bits of the 10-bit register containing the horizontal scan count indicating where the active display on the screen should end. The high-order bits are CRT07[1:6] in the CRT overflow register. |
|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Note: ? = | B when GENMO[0]=0 (Monochrome emulation).                                                                                                                                                                                     |
| ? =       | D when GENMO[0]=1 (Color/Graphics emulation).                                                                                                                                                                                 |

|     | CRT CONTROLLER REGISTERS                          |     |   |   |   |   |       |                                        |
|-----|---------------------------------------------------|-----|---|---|---|---|-------|----------------------------------------|
|     | Offset Register (CRT13) VO:3?5h (R/W)<br>INDEX:13 |     |   |   |   |   |       |                                        |
|     | 7                                                 | 6   | 5 | 4 | 3 | 2 | 1     | 0                                      |
| VGA |                                                   | · L |   | a |   |   | - 4 , | L ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, |

|                  | DESCRIPTION                                                                                                                                                                                            |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| а                | These bits define an offset value, equal to the logical line width of the screen (from the first character of the current line to the first character of the next line).                               |
|                  | Memory organization is dependent on the video mode. Bit CRT17[6] selects byte or word mode. Bit CRT14[6], which overrides the byte/word mode setting, selects Double-Word mode when it is logical one. |
|                  | The first character of the next line is specified by the start address (CRT0C+CRT0D) plus the offset. The offset for byte mode is 2x CRT13; for word mode, 4x; for double word mode, 8x.               |
| Note: ? =<br>? = | B when GENMO[0]=0 (Monochrome emulation).<br>D when GENMO[0]=1 (Color/Graphics emulation).                                                                                                             |

|     |                                             |   | CRT | CONTROL | LER REGI | STERS |                        |              |  |
|-----|---------------------------------------------|---|-----|---------|----------|-------|------------------------|--------------|--|
|     | Underline Location Register (CRT14) VO:3?5h |   |     |         |          |       | O:3?5h (R/<br>INDEX:14 | (R/W)<br>:14 |  |
|     | 7                                           | 6 | 5   | 4       | 3        | 2     | 1                      | 0            |  |
| VGA |                                             | С | b   |         |          | a     | - <b>I</b>             | <b>.</b>     |  |

|                  | DESCRIPTION                                                                                                                                                                                                                                                                                                                            |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| а                | H Row Scan Bits 4-0.<br>These bits define the horizontal scan row from the top of the character line that<br>should be used for underlining. The 5-bit value is equal to the actual number<br>minus one.                                                                                                                               |
| b                | <ul> <li>Count-by-4:</li> <li>O = Character clock is used unmodified at the memory address counter, for byte addressing.</li> <li>1 = Character clock is divided-by-4 at the clock input to the Memory address counter. Count-by-4 clocks are used for double-word addressing. This bit overrides divide-by-2 bit CRT17[3].</li> </ul> |
| C                | <ul> <li>Double-Word Mode:</li> <li>0 = Allows addressing mode to be selected by CRT17[6].</li> <li>1 = Enables double-word addressing mode.<br/>This bit overrides byte/word bit CRT17[6].</li> </ul>                                                                                                                                 |
| Note: ? =<br>? = | B when GENMO[0]=0 (Monochrome emulation).<br>D when GENMO[0]=1 (Color/Graphics emulation).                                                                                                                                                                                                                                             |

|   |       | CRT CONTROLLER REGISTERS                                        |   |   |   |   |   |   |  |  |  |  |
|---|-------|-----------------------------------------------------------------|---|---|---|---|---|---|--|--|--|--|
|   | Start | Start Vertical Blanking Register (CRT15) VO:3?5h (R/W) INDEX:15 |   |   |   |   |   |   |  |  |  |  |
|   | 7     | 6                                                               | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |  |
| A | a ·   |                                                                 |   |   |   |   |   |   |  |  |  |  |

|                  | DESCRIPTION                                                                                                                                                                              |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| а                | These are the eight low-order bits of the 10-bit vertical blanking start register.<br>Bit 9 is CRT09[5]; bit 8 is CRT07[3].                                                              |
|                  | The 10 bits specify the starting location of the vertical blanking pulse, in units of horizontal scan lines. The value is equal to the actual total number of displayed lines minus one. |
| Note: ? =<br>? = | B when GENMO[0]=0 (Monochrome emulation).<br>D when GENMO[0]=1 (Color/Graphics emulation).                                                                                               |

|     |        | CRT CONTROLLER REGISTERS                                         |   |   |   |   |   |   |  |  |  |  |
|-----|--------|------------------------------------------------------------------|---|---|---|---|---|---|--|--|--|--|
|     | End Ve | End Vertical Blanking Register (CRT16) /O:3?5h (R/W)<br>INDEX:16 |   |   |   |   |   |   |  |  |  |  |
|     | 7      | 6                                                                | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |  |
| VGA |        |                                                                  | 1 |   | а |   | I |   |  |  |  |  |

|                  | DESCRIPTION                                                                                                                                                                   |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| а                | These bits define the point at which to trigger the end of the vertical blanking pulse. The location is specified in units of horizontal scan lines.                          |
|                  | The value to be stored in this register is the seven low-order bits of the sum of "pulse width count" plus the content of Start Vertical Blanking register (CRT15) minus one. |
| Note: ? =<br>? = | B when GENMO[0]=0 (Monochrome emulation).<br>D when GENMO[0]=1 (Color/Graphics emulation).                                                                                    |

|     |   | CRT CONTROLLER REGISTERS |            |            |   |                           |   |   |  |  |  |  |  |
|-----|---|--------------------------|------------|------------|---|---------------------------|---|---|--|--|--|--|--|
|     |   | CRT Mod                  | le Registe | er (CRT17) |   | VO:3?5h (R/W)<br>INDEX:17 |   |   |  |  |  |  |  |
|     | 7 | 6                        | 5          | 4          | 3 | 2                         | 1 | 0 |  |  |  |  |  |
| VGA | g | f                        | е          |            | d | с                         | b | а |  |  |  |  |  |

|   | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| а | Compatibility Mode:<br><b>0</b> = Substitutes row scan counter bit 0 as bit 13 of CRTC output during active<br>display time. For example, this allows for compatibility with the6845controller<br>or CGA APA modes.<br><b>1</b> = Enables row scan counter bit 13 as bit 13 of CRTC output.                                                                                                                                                                  |
| Ь | Select Row Scan Counter:<br>0 = Selects row scan counter bit 1 (RA1) as bit 14 at the CRTC output during<br>active display time. This substitution allows for compatibility with Hercules<br>graphics and other 400-line graphics modes.<br>1 = Selects row scan counter bit 14 (RA14) as bit 14 at the CRTC output.                                                                                                                                         |
| С | Vertical-by-2:<br>0 = Increments the vertical timing counter for every horizontal retrace.<br>1 = Increments the vertical timing counter for every two horizontal retrace<br>pulses. It effectively doubles the vertical resolution by two, for example, to<br>2048 horizontal scan lines in VGA, and 1024 in EGA.<br>Note: When bit 2 is logical one, other vertical register values should be<br>adjusted as well (CRT06, CRT10, CRT12, CRT15, and CRT18). |
| d | Count-by-2:<br><b>0</b> = Increments the memory address counter for every character clock.<br><b>1</b> = Increments the memory address counter for every two character clocks.                                                                                                                                                                                                                                                                               |
| e | Address Wrap:<br><b>0</b> = Indicates only 64K video memory is to be addressed:<br>In word mode, address counter bits are left shifted once, so bit 13 (MA13) is<br>wrapped around to bit 0 position at the CRTC output.<br><b>1</b> = Enables 256K video memory addressing:<br>In word mode, address counter bits are rotated left by one, so bit 15 (MA15) is<br>wrapped around to bit 0 position at the CRTC output.                                      |
| f | Byte/Word Mode:<br><b>0</b> = Selects word mode memory addressing. The memory address is rotated<br>left by one.<br><b>1</b> = Selects byte mode memory addressing.                                                                                                                                                                                                                                                                                          |
| g | <ul> <li>H/V Retrace Enable:</li> <li>0 = Disables horizontal and vertical retrace.</li> <li>1 = Enables horizontal and vertical retrace.</li> </ul>                                                                                                                                                                                                                                                                                                         |
|   | (Continued on next page)                                                                                                                                                                                                                                                                                                                                                                                                                                     |

## CRT Mode Register (CRT17)

|     | , | CRT CONTROLLER REGISTERS |           |   |                            |   |   |   |  |  |  |  |
|-----|---|--------------------------|-----------|---|----------------------------|---|---|---|--|--|--|--|
|     |   | CRT Mod                  | e Registe |   | I/O:3?5h (R/W)<br>INDEX:17 |   |   |   |  |  |  |  |
|     | 7 | 6                        | 5         | 4 | 3                          | 2 | 1 | 0 |  |  |  |  |
| VGA | g | f                        | e         |   | d                          | с | b | а |  |  |  |  |

### DESCRIPTION

### Notes:

- ? = B when GENMO[0]=0 (Monochrome emulation).
   ? = D when GENMO[0]=1 (Color/Graphics emulation).
- 2. 640x200 mode is programmed for 100 horizontal scan lines with two row scan addresses per character row. Odd scan lines are offset in the display memory by 8K bytes.

|     |   | CRT CONTROLLER REGISTERS |             |            |   |                           |   |   |  |  |  |  |
|-----|---|--------------------------|-------------|------------|---|---------------------------|---|---|--|--|--|--|
|     | L | Line Compo               | are Registe | er (CRT18) | ) | VO:3?5h (R/W)<br>INDEX:18 |   |   |  |  |  |  |
|     | 7 | 6                        | 5           | 4          | 3 | 2                         | 1 | 0 |  |  |  |  |
| VGA | a |                          |             |            |   |                           |   |   |  |  |  |  |

|                  | DESCRIPTION                                                                                                                                                                                                                                                                                                                                       |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| а                | These bits are the eight low-order of the 10-bit line compare register. Bit 8 is CRT07[4], bit 9 is CRT09[6]. The value of this register is used to disable scrolling on a portion of the display screen, as when the split screen is active. When the vertical counter reaches this value, the memory address and row scan counters are cleared. |
|                  | The screen area above the line specified by this register is commonly called screen A. The screen below is screen B. Screen B cannot be scrolled, but it can be panned only together with screen A, controlled by the PEL panning compatibility bit ATTR10[5]. (For a description of this control bit see <i>ATTR10[5]</i> .)                     |
| Note: ? =<br>? = | B when GENMO[0]=0 (Monochrome emulation).<br>D when GENMO[0]=1 (Color/Graphics emulation).                                                                                                                                                                                                                                                        |

|     |        | GRAPHICS CONTROLLER REGISTERS |             |                |   |   |   |                                       |  |  |  |  |
|-----|--------|-------------------------------|-------------|----------------|---|---|---|---------------------------------------|--|--|--|--|
|     | Graphi | cs Control                    | ler Index I | I/O:3CEh (R/W) |   |   |   |                                       |  |  |  |  |
|     | 7      | 6                             | 5           | 4              | 3 | 2 | 1 | 0                                     |  |  |  |  |
| VGA |        |                               |             |                |   | 1 | а | · · · · · · · · · · · · · · · · · · · |  |  |  |  |

|   | DESCRIPTION                                                                                                                                                 |
|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| а | This index is used to address one of the internal registers of the graphics controller (GRAC) at I/O port 3CFh. These are described on the following pages. |

|     |   | GRAPHICS CONTROLLER REGISTERS |            |        |                            |   |   |   |  |  |  |
|-----|---|-------------------------------|------------|--------|----------------------------|---|---|---|--|--|--|
|     |   | Set/Reset                     | Register ( | GRA00) | I/O:3CFh (R/W)<br>INDEX:00 |   |   |   |  |  |  |
|     | 7 | 6                             | 5          | 4      | 3                          | 2 | 1 | 0 |  |  |  |
| VGA |   |                               |            |        | d                          | с | b | а |  |  |  |

|   | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                       |
|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| a | Set/Reset Map 0:<br>0 = All eight bits of buffer map 0 are to be written with zeros during CPU write if write mode is 0 (See write mode bits GRA05[1:0]), and if the enable set/reset bit GRA01[0] is a logical one. $1 = All eight bits of buffer map 1 are to be written with ones during CPU write if write mode is 0 or 3 (See write mode bits GRA05[1:0]), and if the enable set/reset bit GRA01[0] is a logical one.$       |
| b | Set/Reset Map 1:<br>0 = All eight bits of buffer map 1 are to be written with zeros during CPU write if write mode is 0 (See write mode bits GRA05[1:0]), and if the enable set/reset bit GRA01[1] is a logical one. $1 = All eight bits of buffer map 1 are to be written with ones during CPU write if write mode is 0 or 3 (See write mode bits GRA05[1:0]), and if the enable set/reset bit GRA01[1] is a logical one.$       |
| c | Set/Reset Map 2:<br>$0 = All eight bits of buffer map 2 are to be written with zeros during CPU write if write mode is 0 (See write mode bits GRA05[1:0]), and if the enable set/reset bit GRA01[2] is a logical one. 1 = \text{All eight bits of buffer map 2 are to be written with ones during CPU write if write mode is 0 or 3 (See write mode bits GRA05[1:0]), and if the enable set/reset bit GRA01[2] is a logical one.$ |
| d | Set/Reset Map 3:<br>$0 = All eight bits of buffer map 3 are to be written with zeros during CPU write if write mode is 0 (See write mode bits GRA05[1,0]), and if the enable set/reset bit GRA01[3] is a logical one. 1 = \text{All eight bits of buffer map 3 are to be written with ones during CPU write if write mode is 0 or 3 (See write mode bits GRA05[1:0]), and if the enable set/reset bit GRA01[3] is a logical one.$ |

|     |    | GRAPHICS CONTROLLER REGISTERS                                           |   |   |   |   |   |   |  |  |  |
|-----|----|-------------------------------------------------------------------------|---|---|---|---|---|---|--|--|--|
|     | En | Enable Set/Reset Register (GRA01)       I/O:3CFh (R/W)         INDEX:01 |   |   |   |   |   |   |  |  |  |
|     | 7  | 6                                                                       | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |
| VGA |    |                                                                         |   |   | d | с | b | а |  |  |  |

|                    | DESCRIPTION                                                                                                                                                                                                                           |  |  |  |  |  |  |  |
|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| a                  | Enable Set/Reset Map 0:<br><b>0</b> = If write mode is 0 (GRA05[1:0]=0) CPU data is written to memory map 0.<br><b>1</b> = If write mode is 0 (GRA05[1:0]=0) GRA00[0] is written to all eight bits of<br>memory map 0.                |  |  |  |  |  |  |  |
| b                  | <ul> <li>Enable Set/Reset Map 1:</li> <li>0 = If write mode is 0 (GRA05[1:0]=0) CPU data is written to memory map 1.</li> <li>1 = If write mode is 0 (GRA05[1:0]=0) GRA00[1] is written to all eight bits of memory map 1.</li> </ul> |  |  |  |  |  |  |  |
| С                  | <ul> <li>Enable Set/Reset Map 2:</li> <li>0 = If write mode is 0 (GRA05[1:0]=0) CPU data is written to memory map 2.</li> <li>1 = If write mode is 0 (GRA05[1:0]=0) GRA00[2] is written to all eight bits of memory map 2.</li> </ul> |  |  |  |  |  |  |  |
| d                  | <ul> <li>Enable Set/Reset Map 3:</li> <li>0 = If write mode is 0 (GRA05[1:0]=0) CPU data is written to memory map 3.</li> <li>1 = If write mode is 0 (GRA05[1:0]=0)GRA00[3] is written to all eight bits of memory map 3.</li> </ul>  |  |  |  |  |  |  |  |
| Note: This<br>writ | Note: This register has no effect on data source select when the video memory map write mode is 1, 2, or 3.                                                                                                                           |  |  |  |  |  |  |  |

|     |   | GRAPHICS CONTROLLER REGISTERS |            |                             |   |   |   |   |  |  |  |
|-----|---|-------------------------------|------------|-----------------------------|---|---|---|---|--|--|--|
|     | C | olor Comp                     | are Regist | ) VO:3CFh (R/W)<br>INDEX:02 |   |   |   |   |  |  |  |
|     | 7 | 6                             | 5          | 4                           | 3 | 2 | 1 | 0 |  |  |  |
| VGA |   |                               |            |                             |   | a |   |   |  |  |  |

| а | Color Compare Map bits 3-0.<br>In Read mode (GRA05[3] being logical one), the four bits from this register are<br>compared with the 4-bit PEL value (made up of one bit from each map), from<br>bit positions 0 to 7. |
|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|   | As long as the Color Don't Care bits (GRA07[0:3]) for the respective maps are logical ones, the compare takes place only on those bits of the PEL value, and the CPU reads a one for a match in that bit position.    |
|   | If the Color Don't Care bit for one map is logical zero, the latched data from that map is excluded from the compare, and only the remaining three bits are compared to generate the bus data.                        |

|     | GRAPHICS CONTROLLER REGISTERS |   |   |   |   |   |   |                         |  |  |  |
|-----|-------------------------------|---|---|---|---|---|---|-------------------------|--|--|--|
|     | Data Rotate Register (GRA03)  |   |   |   |   |   |   | :3CFh (R/W)<br>INDEX:03 |  |  |  |
|     | 7                             | 6 | 5 | 4 | 3 | 2 | 1 | 0                       |  |  |  |
| VGA |                               |   |   | b |   | a |   |                         |  |  |  |

|   | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| а | <ul> <li>Rotate Count Bits 2-0.</li> <li>Specifies the number of bit positions the CPU data is to be rotated to the right.</li> <li>This is done before doing the function selected by bits 3 and 4 above and subsequent bit mask select and write operations.</li> <li>Rotation is carried out only in write modes 0 and 3. In these two modes, the CPU data is rotated first, then operated on by the function bits GRA03[4:3], then updated by the bit mask register GRA05.</li> </ul> |
| b | <ul> <li>Function Select Bits 1 and 2:</li> <li>00 = CPU data replaces latched data.</li> <li>01 = CPU data ANDed with latched data.</li> <li>10 = CPU data ORed with latched data.</li> <li>11 = CPU data XORed with latched data.</li> <li>These functions are performed on the CPU data before the selected bits are updated by the bit mask register, and then written to the display buffers.</li> </ul>                                                                             |

this register is ignored.

|     | GRAPHICS CONTROLLER REGISTERS |           |    |                            |   |   |   |   |  |  |
|-----|-------------------------------|-----------|----|----------------------------|---|---|---|---|--|--|
|     | Red                           | ad Map Se | VC | I/O:3CFh (R/W)<br>INDEX:04 |   |   |   |   |  |  |
|     | 7                             | 6         | 5  | 4                          | 3 | 2 | 1 | 0 |  |  |
| VGA |                               |           |    |                            |   |   |   | a |  |  |

| 7 |                | A. 200 A. 200 A. 20 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
|---|----------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|
|   |                |                     | and a subscript of the second s |                                        |
|   | 10000 40.2     | AN 1 10 1 1 1       | 200 200 200                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 5 AN X X 4000                          |
|   | and the second |                     | ···· 200 200                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 5 600 2 x 4 6000                       |
|   | . and the W    | ~,                  | 200008 503                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | . ° . a                                |
|   |                |                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                        |

A state of the sta

|     | a                                                                                 | Bits 1 and 2, respectively.<br>Read mode 0 only: GRA controller returns the contents of one of the four<br>latched buffer bytes to the CPU each time a CPU read loads the latches. These<br>two bits (0 and 1) define a value that represents the bit map where the CPU is<br>to read data — this is useful in transferring bit map data between the maps<br>and system RAM. |  |  |  |  |
|-----|-----------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Not | es:                                                                               |                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |
| 1.  | In Odd/Even modes, the value may be binary 00 or 01 for chained bit maps 0 and 1. |                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |
| 2.  | In mode 13h, where all maps are chained to form one map, and in read mode 1,      |                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |

|     |     | GRAPHICS CONTROLLER REGISTERS                         |                                          |   |   |   |   |   |  |  |  |
|-----|-----|-------------------------------------------------------|------------------------------------------|---|---|---|---|---|--|--|--|
|     | Gro | Graphic Mode Register (GRA05) I/O:3CFh (R/W) INDEX:05 |                                          |   |   |   |   |   |  |  |  |
|     | 7   | 6                                                     | 5                                        | 4 | 3 | 2 | 1 | 0 |  |  |  |
| VGA |     | C                                                     | di d | с | b |   |   | а |  |  |  |

|   | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|---|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| a | <ul> <li>Write Mode:</li> <li><b>00</b> = The CPU data byte can be written to video buffers map data latches in two dimensions:</li> <li>1) Byte-oriented: to update any or all maps.</li> <li>2) Pixel-oriented: to update any or all eight pixels using a predefined pixel value Updates are controlled using values in the internal registers of this graphics controller, namely GRA00-GRA08.</li> <li>If enable set/reset bits are all zeros, CPU data updates the latches according to the function bits GRA03[4:3], and each map is updated as masked by GRA08[7:0].</li> <li><b>01</b> = Each map is written with the contents of its respective latches. These latches are loaded by a previous CPU memory read operation.</li> <li><b>10</b> = Pixel-oriented: The four low-order bits of the CPU data are combined with the pixel values from the maps according to the functions specified by GRA03[4:3], and each map is updated as masked by GRA03[4:3], and each map is updated as masked by GRA08[7:0].</li> <li><b>11</b> = Pixel-oriented, write mode 3 involves the following data manipulations:</li> <li>1) CPU data is rotated by GRA03[2:0], then logical ANDed with the Bit Mask register bits GRA08[7:0]. The result is an 8-bit mask for use in write mode 3, to determine which pixels (from step 2 below) are to be updated by the set/reset value, and which pixels are updated directly from the latches.</li> <li>2) The set/reset pixel values are produced as follows: The set/reset bits GRA03[4:3].</li> </ul> |
| b | <ul> <li>Read Mode:</li> <li><b>0</b> =Byte-oriented: CPU reads the memory map specified by the Read Map Select register GRA04 unless SEQ04[3] is logical one(Chain). In the case where SEQ04[3] is logical one, CPU address bits A0 and A1 are used to read the specified memory map.</li> <li><b>1</b> =Pixel-oriented, 4-bit value: The value is made up of one bit from each map. CPU reads the result of the comparison of this pixel value ANDed with the 4-bit color compare register value. If a bit in the Color Don't Care register (GRA07) is zero, that bit position is excluded from the compare. A match causes that position in the byte to be read out by the CPU as a one. This process is repeated for all eight pixels.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|   | Continued on next page                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |

### Graphic Mode Register (GRA05)

|     |   | GRAPHICS CONTROLLER REGISTERS |             |            |   |   |                        |           |  |
|-----|---|-------------------------------|-------------|------------|---|---|------------------------|-----------|--|
|     | G | raphic Mo                     | ode Registe | er (GRA05) | ) |   | 0:3CFh (R/<br>INDEX:05 | <b>W)</b> |  |
|     | 7 | 6                             | 5           | 4          | 3 | 2 | 1                      | 0         |  |
| VGA |   |                               | d           | с          | b |   |                        | a         |  |

|   | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| С | Odd/Even Addressing Enable<br>Used to enable CGA emulation, this bit enables the odd/even addressing mode<br>when it is logical one. Normally, this bit and memory mode bit SEQ04[2] are<br>set to agree with each other in enabling odd/even mode emulation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| d | Bit 6 = 256-color Mode.<br>Bit 5 = Shift Register Mode.<br>These bits control how data from memory is loaded into the shift registers.<br>M0D0:M0D7, M1D0:M1D7, M2D0:M2D7, and M3D0:M3D7 are<br>representations of this data.<br>The LSB bits are shifted out first:<br><b>00</b> =<br>MSB LSB O/P<br>M0D0 M0D1 M0D2 M0D3 M0D4 M0D5 M0D6 M0D7 -> C0<br>M1D0 M1D1 M1D2 M1D3 M1D4 M1D5 M1D6 M1D7 -> C1<br>M2D0 M2D1 M2D2 M2D3 M2D4 M2D5 M2D6 M2D7 -> C2<br>M3D0 M3D1 M3D2 M3D3 M3D4 M3D5 M3D6 M3D7 -> C3<br><b>01</b> =<br>MSB LSB O/P<br>M1D0 M1D2 M1D4 M1D6 M0D0 M0D2 M0D4 M0D6 -> C0<br>M1D1 M1D3 M1D5 M1D7 M0D1 M0D3 M0D5 M0D7 -> C1<br>M3D0 M3D2 M3D4 M3D6 M2D0 M2D2 M2D4 M2D6 -> C2<br>M3D1 M3D3 M3D5 M3D7 M2D1 M2D3 M2D5 M0D7 -> C3 |
|   | <b>10</b> =<br>When GRA05[6] = 1, bit 5 is ignored — maps 0:3 data is consequently read<br>as packed pixels.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|   | <b>11</b> =<br>When GRA05[6] = 1, bit 5 is ignored — maps 0:3 data is consequently read<br>as packed pixels.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |

|     | GRAPHICS CONTROLLER REGISTERS           |   |   |   |   |                            |   |   |  |  |
|-----|-----------------------------------------|---|---|---|---|----------------------------|---|---|--|--|
|     | Graphics Miscellaneous Register (GRA06) |   |   |   |   | I/O:3CFh (R/W)<br>INDEX:06 |   |   |  |  |
|     | 7                                       | 6 | 5 | 4 | 3 | 2                          | 1 | 0 |  |  |
| VGA |                                         |   |   |   |   | c                          | b | а |  |  |

|   | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                  |
|---|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| а | <ul> <li>Graphics/Alphanumeric Mode:</li> <li>0 = Selects A/N (alphanumeric mode): display data bypasses the graphics controller and latches into the attribute controller.</li> <li>1 = Selects APA (graphics) mode: color data is serialized in the shift registers before it is passed to the attribute controller.</li> </ul>                                                            |
| b | Chain Odd Maps to Even:<br>1 = CPU address bit A0 is replaced by a higher order address bit. Even maps<br>(0 and 2) are selected when A0 = zero; odd maps are selected when A0 = one.                                                                                                                                                                                                        |
| c | Memory Map Read Bits 1 and 0, respectively:<br><b>00</b> = Maps the display buffer into processor address A0000h for 128K bytes.<br><b>01</b> = Maps the display buffer into processor address A0000h for 64K bytes.<br><b>10</b> = Maps the display buffer into processor address B0000h for 32K bytes.<br><b>11</b> = Maps the display buffer into processor address B8000h for 32K bytes. |

|     |                                  | GRAPHICS CONTROLLER REGISTERS |   |   |    |                            |   |   |  |
|-----|----------------------------------|-------------------------------|---|---|----|----------------------------|---|---|--|
|     | Color Don't Care Register (GRA07 |                               |   |   | 7) | I/O:3CFh (R/W)<br>INDEX:07 |   |   |  |
|     | 7                                | 6                             | 5 | 4 | 3  | 2                          | 1 | 0 |  |
| VGA |                                  |                               |   |   | d  | с                          | b | а |  |

| - 12 - 1- 13<br>- 12 - 14 - 14 - 14 - 14 - 14 - 14 - 14 | DESCRIPTION   |
|---------------------------------------------------------|---------------|
| а                                                       | Ignore Map 0. |
| b                                                       | Ignore Map 1. |
| С                                                       | Ignore Map 2. |
| d                                                       | Ignore Map 3. |

### Notes:

- 1. A byte is latched from each memory map in a CPU read, mode 1. The color value of a pixel (PEL) is made up of a bit from each map. The 4-bit PEL value is ANDed with the four bits from this register.
- 2. Any bit (map x) indicated by a logical zero in this register causes the corresponding bit in the PEL value to exclude itself from the comparison with the color compare bits. The remaining bits are ANDed with the 4-bit color compare register, where a match produces a logical one for that bit position in the CPU data byte as read data.
- **3.** For example, if register value is "1111", the entire 4-bit PEL value is compared with the color compare bits. If any bit position matches, a logical one in the corresponding bit position is generated, as the CPU reads the data.

|     |   | GRAPHICS CONTROLLER REGISTERS |            |   |                           |   |   |   |  |
|-----|---|-------------------------------|------------|---|---------------------------|---|---|---|--|
|     |   | Bit Mask                      | Register ( |   | VO:3CFh (R/W)<br>INDEX:08 |   |   |   |  |
|     | 7 | 6                             | 5          | 4 | 3                         | 2 | 1 | 0 |  |
| VGA |   | 4 <u></u>                     |            | a |                           |   |   |   |  |

|   | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                   |
|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| a | 0 = Data is from latches: Logical zero in a bit position preserves the memory content of the four maps in the same bit position.<br>1 = Data is from CPU byte: Logical one in a bit position allows updating of the four map bits that are in the same bit position. This register is used directly in write modes 0-2 only. Bit masking in write mode 3 involves the CPU data, which is described in <i>register GRA05</i> . |

|         |       | GRAPHICS CONTROLLER REGISTERS |            |                          |   |   |                                       |            |  |  |
|---------|-------|-------------------------------|------------|--------------------------|---|---|---------------------------------------|------------|--|--|
|         | Exten | ded I/O B                     | ase Addre. | I/O:3CFh (W)<br>INDEX:50 |   |   |                                       |            |  |  |
|         | 7     | 6                             | 5          | 4                        | 3 | 2 | 1                                     | 0          |  |  |
| ATI VGA |       |                               | L          |                          | a | L | · · · · · · · · · · · · · · · · · · · | - <b>1</b> |  |  |

| ALC: PRINT                         | DESCRIPTION                                                                                                                                                                                                              |
|------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| а                                  | This register contains the low eight bits (A7:A0) of the base I/O address of the ATI extended VGA registers.                                                                                                             |
| Note:                              |                                                                                                                                                                                                                          |
| This regis<br>mach640<br>cannot be | ster only exists on the <i>mach64</i> GX-0 and the <i>mach64</i> GX-1. For the <i>mach64</i> GX-2, CX, and <i>mach64</i> EX chips, the ATI register address is fixed at 1CE and 1CF and e programmed to other addresses. |

|         | GRAPHICS CONTROLLER REGISTERS          |   |   |   |   |                         |   |   |  |
|---------|----------------------------------------|---|---|---|---|-------------------------|---|---|--|
|         | Extended I/O Base Address High (GRA51) |   |   |   |   | VO:3CFh (W)<br>INDEX:51 |   |   |  |
|         | 7                                      | 6 | 5 | 4 | 3 | 2                       | 1 | 0 |  |
| ATI VGA | b                                      | ) |   |   |   | I                       | а |   |  |

|                                                                                                                                                                                                                                                         | DESCRIPTION                                                                                                                                                                                                                  |  |  |  |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| а                                                                                                                                                                                                                                                       | The high four bits (A11:A8) of the base I/O address of the ATI extended VGA registers.                                                                                                                                       |  |  |  |  |
| b                                                                                                                                                                                                                                                       | This two bit field is the index offset match field for the ATI extended VGA registers. The high two bits of the indices wrtten to the ATI extended VGA index register must match this field in order for the VGA to respond. |  |  |  |  |
| Note:                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                              |  |  |  |  |
| This register only exists on the <i>mach64</i> GX-0 and the <i>mach64</i> GX-1. For the <i>mach64</i> GX-2, <i>mach64</i> CX, and <i>mach64</i> EX chips, the ATI register address is fixed at 1CE and 1CF and cannot be programmed to other addresses. |                                                                                                                                                                                                                              |  |  |  |  |

|     |   |                             | ATTRIBU | TE CONTR | OLLER F | EGISTERS |                              |   |  |
|-----|---|-----------------------------|---------|----------|---------|----------|------------------------------|---|--|
|     | I | ATTR Index Register (ATTRX) |         |          |         |          | I/O:3C0h (R)<br>I/O:3C0h (W) |   |  |
|     | 7 | 6                           | 5       | 4        | 3       | 2        | 1                            | 0 |  |
| VGA |   |                             | b       |          | 1       | а        | I                            | L |  |

|               |                                                                                                                               | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
|---------------|-------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
|               | а                                                                                                                             | ATTR Index Bits 4-0.<br>This index points to one of the internal registers of the attribute controller<br>(ATTR) at addresses 3C1h/3C0h, for the next ATTR read/write operation.<br>Since both the index and data registers are at the same I/O port, a pointer to<br>the registers is necessary. This pointer can be initialized to point to the index<br>register by a read instruction to the GENS1 register. |  |  |  |  |
| b F<br>C<br>1 |                                                                                                                               | <ul> <li>Palette Address Source:</li> <li>0 = Allows the processor to load the color palette registers.</li> <li>1 = Allows memory data to access the color palette registers.</li> <li>After loading the color palette, this bit should be set to logical one.</li> </ul>                                                                                                                                       |  |  |  |  |
| Not           | Notes:                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |
| 1.            | 1. After initialization, OUT commands toggle between writing to the ATTRX and the indexed Attribute registers.                |                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |
| 2.            | <ol> <li>The Attribute registers operate with the Palette registers to establish the video<br/>DAC PEL definition.</li> </ol> |                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |

|     |    |              | ATTRIBUT                              | E CONTR  | OLLER R | EGISTERS |                                        |   |
|-----|----|--------------|---------------------------------------|----------|---------|----------|----------------------------------------|---|
|     | Pa | lette Regist | ers 0-F (A                            | TTR00-01 | F)      |          | I/O:3C1h (R<br>I/O:3C0h (W<br>INDEX:0F |   |
|     | 7  | 6            | 5                                     | 4        | 3       | 2        | 1                                      | 0 |
| VGA |    |              | · · · · · · · · · · · · · · · · · · · |          | ·       | а        |                                        |   |

| а | Color Index.                                                                       |
|---|------------------------------------------------------------------------------------|
|   | This field maps the text attribute or graphic color input value to a display color |
|   | on the screen. Color is disabled for those bits that are set to logical zero, and  |
|   | enabled for those bits set to logical one.                                         |

#### Notes:

- 1. The two high-order bits of a 6-bit palette register content are stored in ATTR14[3:2].
- 2. Color bits 4 and 5 are substituted by ATTR14[1:0] when color source select ATTR10[7] is logical one.
- 3. In all modes except 256-color mode, pre-mapped 4-bit pixel values are used as addresses into the 16 ATTR palette registers. These internal registers allow 16 colors to be displayed simultaneously. The actual color output is the content of these registers.
- 4. In 256-color mode, where 256 colors can be displayed simultaneously, these registers are used only to index into the external registers, also called the DAC color table, where the color output values are stored.
- 5. Modification of these 16 internal palette registers enables the user to access 64 different addresses in the DAC color table.

|     | ATTRIBUTE CONTROLLER REGISTERS |            |            |             |   |   |                                      |   |
|-----|--------------------------------|------------|------------|-------------|---|---|--------------------------------------|---|
|     | M                              | lode Contr | ol Registe | er (ATTR10) | 1 |   | /0:3C1h (R<br>/0:3C0h (W<br>INDEX:10 |   |
|     | 7                              | 6          | 5          | 4           | 3 | 2 | 1                                    | 0 |
| VGA | g                              | f          | е          |             | d | С | b                                    | а |

|   | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| а | Graphics/*Alphanumeric Mode:<br>1 = Selects monochrome display.<br>0 = Selects A/N: alphanumeric mode.<br>1 = Selects APA: graphics mode.                                                                                                                                                                                                                                                                                                                   |
| b | Monochrome/*Color Attributes Select:<br><b>0</b> = Selects color display.<br><b>1</b> = Graphics/*Alphanumeric Mode                                                                                                                                                                                                                                                                                                                                         |
| с | <ul> <li>Line Graphics Enable:</li> <li>0 = Sets the ninth dot to the background color: mandatory for character fonts that do not use the line graphics character codes (C0h-DFh).</li> <li>1 = Enables the special line graphics character codes for monochrome emulation, and sets the ninth dot of a line graphics character to be the same as the eighth dot.</li> </ul>                                                                                |
| d | <ul> <li>Blink Enable/*Background Intensity:</li> <li>0 = Allows bit 7 of the character attribute to control background intensity.</li> <li>1 = Allows bit 7 of the character attribute to control blinking.</li> </ul>                                                                                                                                                                                                                                     |
| e | <ul> <li>PEL Panning Compatibility:</li> <li><b>0</b> = Allows both halves of a split screen to pan together by preventing a line compare split screen function from affecting the output of PEL panning register ATTR13 and byte panning bits CRT08[6:5].</li> <li><b>1</b> = For panning only the top half of a split screen: by forcing ATTR13 output to zero until the start of the next V sync pulse when line compare condition is "true".</li> </ul> |
| f | <ul> <li>PEL Clock Select:</li> <li>0 = Shift registers are clocked every dot clock.</li> <li>1 = For 256-color mode 13h: eight bits of video data are packed to form a pixel.</li> </ul>                                                                                                                                                                                                                                                                   |
| g | <ul> <li>Alternate Color Source:</li> <li>0 = Selects palette register bits 4 and 5 (in ATTR00-0F) as source for color output bits P4 and P5.</li> <li>1 = Selects ATTR14[1:0] as source for color output bits P4 and P5, respectively.</li> </ul>                                                                                                                                                                                                          |

Γ

|     |    |           | ATTRIBU      | TE CONTR  | OLLER R | EGISTERS |                                        |           |
|-----|----|-----------|--------------|-----------|---------|----------|----------------------------------------|-----------|
|     | Ov | erscan Co | olor Registe | er (ATTR1 | 1)      |          | I/O:3C1h (F<br>I/O:3C0h (M<br>INDEX:11 |           |
|     | 7  | 6         | 5            | 4         | 3       | 2        | 1                                      | 0         |
| VGA |    |           | I            | 8         | 1       | Ie= · ,  | - <b>L</b>                             | J <u></u> |

|     |                                                                                                                                         | DESCRIPTION                                                                                                                                                        |  |  |  |  |
|-----|-----------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
|     | а                                                                                                                                       | Overscan Color                                                                                                                                                     |  |  |  |  |
| Not | Notes:                                                                                                                                  |                                                                                                                                                                    |  |  |  |  |
| 1.  | 1. These bits define the color of the border (overscan) area in 80-column modes. Overscan borders are not supported in 40-column modes. |                                                                                                                                                                    |  |  |  |  |
| 2.  | Refer<br>regare<br>and b                                                                                                                | to the description and notes for registers ATTR00-0F for information ding how the color bits are substituted: bits 6 and 7, ATTR14[3:2], its 4 and 5, ATTR14[1:0]. |  |  |  |  |
|     |                                    | ATTRIBUTE CONTROLLER REGISTERS |   |   |                                          |            |   |   |
|-----|------------------------------------|--------------------------------|---|---|------------------------------------------|------------|---|---|
|     | Color Map Enable Register (ATTR12) |                                |   |   | I/O:3C1h (R)<br>I/O:3C0h (W)<br>INDEX:12 |            |   |   |
|     | 7                                  | 6                              | 5 | 4 | 3                                        | 2          | 1 | 0 |
| VGA |                                    |                                | k | ) |                                          | . <b>I</b> | а |   |

|   | DESCRIPTION                                                                                                                                                                                                                    |
|---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| а | <ul> <li>Enable Color Map bits 3-0:</li> <li>0 = Disables data from maps 3-0 to be used for video output.</li> <li>1 = Enables data from a specific map, maps 3-0, to be used for video output.</li> </ul>                     |
| b | Video Status Mux bits 0-1.<br>These are control bits for the multiplexer on color bits P0-P7. The bit selection<br>is also indicated at GENS1[5,4] as follows:<br>00 = P2, P0.<br>01 = P5, P4.<br>10 = P3, P1.<br>11 = P7, P6. |

|     |                                       | ATTRIBUTE CONTROLLER REGISTERS |   |   |   |                                                |   |   |
|-----|---------------------------------------|--------------------------------|---|---|---|------------------------------------------------|---|---|
|     | Horizontal PEL Panning Register (ATTR |                                |   |   |   | TR13) I/O:3C1h (R)<br>I/O:3C0h (W)<br>INDEX:13 |   |   |
|     | 7                                     | 6                              | 5 | 4 | 3 | 2                                              | 1 | 0 |
| VGA |                                       |                                |   |   |   | ·                                              | а |   |

|                           |                          |                                             | DESCRIPTION                                       |                                 |                              |
|---------------------------|--------------------------|---------------------------------------------|---------------------------------------------------|---------------------------------|------------------------------|
| а                         | Shif<br>The              | t Count Bits 3<br>shift count va            | -0.<br>alue (0-8) indicates how n                 | nany pixel posi                 | tions to shift left.         |
|                           |                          | COUNT<br>VALUE                              | MODES<br>0+, 1+, 2+, 3+, 7, 7+                    | MODE 13                         | ALL OTHER<br>MODES           |
|                           |                          | 0                                           | 1                                                 | 0                               | 0                            |
|                           |                          | 1                                           | 2                                                 | -                               | 1                            |
|                           |                          | 2                                           | 3                                                 | 1                               | 2                            |
|                           |                          | 3                                           | 4                                                 | -                               | 3                            |
|                           |                          | 4                                           | 5                                                 | 2                               | 4                            |
|                           |                          | 5                                           | 6                                                 | -                               | 5                            |
|                           |                          | 6                                           | 7                                                 | 3                               | 6                            |
|                           |                          | 7                                           | 8                                                 | -                               | 7                            |
|                           |                          | 8                                           | 0                                                 | -                               | -                            |
|                           |                          |                                             |                                                   |                                 |                              |
| Note: A/N<br>resc<br>scre | mode<br>plution<br>en re | es 0+, 1+, 2+,<br>. A/N mode 7<br>solution. | 3+, and 7+ are enhance<br>has a 9x14 box size. AP | d modes with 9<br>A mode 13 has | 9x16 box size<br>s a 320x200 |

|     |                                | ATTRIBUTE CONTROLLER REGISTERS |   |   |                                          |   |   |   |
|-----|--------------------------------|--------------------------------|---|---|------------------------------------------|---|---|---|
|     | Color Select Register (ATTR14) |                                |   |   | I/O:3C1h (R)<br>I/O:3C0h (W)<br>INDEX:14 |   |   |   |
|     | 7                              | 6                              | 5 | 4 | 3                                        | 2 | 1 | 0 |
| VGA |                                |                                |   |   |                                          | b |   | a |

|   | DESCRIPTION                                                                                                                                                                                                                                         |
|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| а | Color bits P5 and P6, respectively. These bits are the color output bits (instead of bits 5 and 4 of the internal palette registers ATTR00-0F) when alternate color source, bit ATTR10[7], is logical one.                                          |
| b | Color bits P7 and P6, respectively. These two bits are the two high-order bits of the 8-bit color, used for rapid color set switching (addressing different parts of the DAC color look up table). The lower order bits are in registers ATTR00-0F. |

This page intentionally left blank.

# Chapter 5 VGA Register Extensions

## Configuring VGA Extended Registers

The *mach64GX*, *mach64CX*, and *mach64EX* VGA controllers provide a full set of VGA extended registers for enhanced features and performance. These registers are fully described in this chapter.

The *mach64*CT does not contain the VGA extended registers. Programs which use these registers, for instance to switch pages through extended register ATI32, will not operate properly on the *mach64*CT. These programs must use the small dual page apertures on the *mach64*CT to read and write data to the screen in real mode. For a description of the small dual page apertures and how to change pages while using them, refer to the *mach64 Programmer's Guide*. Also, see CRTC\_GEN\_CNTL in the *mach64 Register Reference Guide* for miscellaneous bits which may be used to control the accelerator CRT controller.

For the *mach64*GX-0 and *mach64*GX-1, the I/O address and offset for ATI's VGA extended registers are user-selectable. This feature allows users to pick an unoccupied I/O address for the extended registers when there is an I/O port conflict with other peripheral hardware. On system reset, the BIOS normally writes the values for *I/O Address* (A11:A0) and *Offset* (O1:O0) to locations 3CEh offset 50h and 51h. These registers are write-only.

The default values for address and offset are "1CE" and "2" respectively, as illustrated below:

Address: 3CEh Offset: 50h

| Bit 7 |    |    |    |    |    |    | Bit 0 |  |
|-------|----|----|----|----|----|----|-------|--|
| A7    | A6 | A5 | A4 | A3 | A2 | A1 | A0    |  |

Address: 3CEh Offset: 51h

Bit 7 Bit 0

O1 O0 "0" "0" A11 A10 A9 A8

The following code will program "1CE" as the I/O address, and "2" as the index offset:

| MOV DX, 3CE  |                                            |
|--------------|--------------------------------------------|
| MOV AX, CE50 | ; $CE = address bits A7 to A0.$            |
| OUT DX, AX   |                                            |
| MOV AX, 8151 | ; $81 = offset bits 1, 0 and address bits$ |
|              | ; A11 to A8.                               |
| OUT DX, AX   |                                            |

For the *mach64*GX-2, *mach64*CX, and *mach64*EX chips, the ATI register address is fixed at 1CE and 1CF and cannot be programmed to other addresses.

### VGA Extended Registers — By Name

The following table lists all ATI's VGA extended registers and the page numbers of their descriptions.

| Name  | Туре | Description     | Page |
|-------|------|-----------------|------|
| ATIX  | R/W  | ATI Index       | 5-4  |
| ATI01 | R/W  | ATI Register 1  | •    |
| ATI02 | R/W  | ATI Register 2  | -    |
| ATI03 | R/W  | ATI Register 3  | -    |
| ATI04 | R/W  | ATI Register 4  | -    |
| ATI05 | R/W  | ATI Register 5  | 5-5  |
| ATI06 | R/W  | ATI Register 6  | 5-6  |
| ATI20 | R/W  | ATI Register 20 | 5-7  |
| ATI23 | R/W  | ATI Register 23 | 5-8  |
| ATI24 | R/W  | ATI Register 24 | 5-9  |
| ATI25 | R/W  | ATI Register 25 | 5-10 |
| ATI26 | R/W  | ATI Register 26 | 5-11 |
| ATI28 | R    | ATI Register 28 | 5-12 |
| ATI29 | R    | ATI Register 29 | 5-13 |
| ATI2B | R/W  | ATI Register 2B | 5-14 |
| ATI2D | R/W  | ATI Register 2D | -    |
| ATI2E | R/W  | ATI Register 2E | -    |
| ATI30 | R/W  | ATI Register 30 | 5-15 |
| ATI31 | R/W  | ATI Register 31 | 5-16 |
| ATI32 | R/W  | ATI Register 32 | 5-17 |
| ATI33 | R/W  | ATI Register 33 | 5-18 |

| Name  | Туре | Description     | Page |
|-------|------|-----------------|------|
| ATI34 | R/W  | ATI Register 34 | 5-19 |
| ATI35 | R/W  | ATI Register 35 | 5-20 |
| ATI36 | R/W  | ATI Register 36 | 5-21 |
| ATI37 | R    | ATI Register 37 | -    |
| ATI38 | R/W  | ATI Register 38 | 5-22 |
| ATI39 | R/W  | ATI Register 39 | 5-23 |
| ATI3A | R/W  | ATI Register 3A | -    |
| ATI3B | R/W  | ATI Register 3B | 5-24 |
| ATI3C | R    | ATI Register 3C | 5-25 |
| ATI3D | R/W  | ATI Register 3D | 5-26 |
| ATI3E | R/W  | ATI Register 3E | 5-27 |
| ATI3F | R/W  | ATI Register 3F | 5-28 |

|         |                           |   | ATI | EXTENDE | D REGIST | ERS               |   |   |
|---------|---------------------------|---|-----|---------|----------|-------------------|---|---|
|         | ATI Index Register (ATIX) |   |     |         |          | 1/0:* (R/W) INDEX |   |   |
|         | 7                         | 6 | 5   | 4       | 3        | 2                 | 1 | 0 |
| ATI VGA | h                         | g | f   | е       | d        | с                 | b | а |

|   | DESCRIPTION   |
|---|---------------|
| а | Index Bit I0  |
| b | Index Bit I1  |
| C | Index Bit I2  |
| d | Index Bit I3  |
| е | Index Bit I4  |
| f | Index Bit I5  |
| g | Offset Bit O0 |
| h | Offset Bit O1 |

\*The I/O address and offset is programmed as illustrated on page 5-1. ATI Extended registers must have both I/O address and offset configured before being accessed.

Note:

• Assuming that the I/O address for the extended registers has been configured as illustrated in the example at the beginning of this chapter, (i.e., an address of 1CEh with an index offset of 2h), the steps for writing a value of "FF" to the extended register at index "3E" (ATI3E) are as follows:

(a) Obtain the offset for ATI3E by concatenating the index offset "2" (bits O1-O0) to the register index "3E" (bits I5-I0). For this example, it is "1011 1110" (BE):

#### Address: 1CEh Offset: 2h

Bit 0

| 01 | 00 | 15 | I4 | I3 | I2 | I1 | I0 |
|----|----|----|----|----|----|----|----|
| l  |    |    |    |    |    |    |    |

(b) Write "FF" to the extended register ATI3E by specifying "FFBE" in the program code as follows:

MOV DX, 1CE MOV AX, FFBE OUT DX, AX

|         | ATI EXTENDED REGISTERS             |   |   |   |   |   |       |        |
|---------|------------------------------------|---|---|---|---|---|-------|--------|
|         | ATI Register 5 (ATI05) I/O:* (R/W) |   |   |   |   |   | (R/W) | INDEX: |
|         | 7                                  | 6 | 5 | 4 | 3 | 2 | 1     | 0      |
| ATI VGA | b                                  | а |   |   |   |   |       |        |

|   | DESCRIPTION                                                                                                    |
|---|----------------------------------------------------------------------------------------------------------------|
| а | Delay latch memory read data in VGA planar mode by half the period of the memory clock.                        |
| b | Cursor blink rate select:<br><b>0</b> = Normal blink rate (VGA standard)<br><b>1</b> = Half normal blink rate. |

- 1. \*The port address of ATI Extended registers is user-programmable. Refer to *Note* on page 5-4 for details.
- 2. ATI05[3:0] can be programmed only when ATI2E[4] is logical zero.

|         | ATI EXTENDED REGISTERS |       |        |   |   |   |   |   |
|---------|------------------------|-------|--------|---|---|---|---|---|
|         |                        | I/O:* | INDEX: |   |   |   |   |   |
|         | 7                      | 6     | 5      | 4 | 3 | 2 | 1 | 0 |
| ATI VGA |                        |       |        |   |   |   | а |   |

| а | Text mode character FIFO depth. Power-up default is 2. |
|---|--------------------------------------------------------|
|   | DESCRIPTION                                            |

|         | ATI EXTENDED REGISTERS  |   |   |   |   |                    |     |   |
|---------|-------------------------|---|---|---|---|--------------------|-----|---|
|         | ATI Register 20 (ATI20) |   |   |   |   | I/O:* (R/W) INDEX: |     |   |
|         | 7                       | 6 | 5 | 4 | 3 | 2                  | 1   | 0 |
| ATI VGA |                         |   | c | b | J | а                  | - L |   |

|   | DESCRIPTION                                                                                                                                                                              |
|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| а | Display FIFO Bits 3:0.<br>These bits select the video FIFO depth at which Display Request changes from<br>low priority to high priority in the memory controller. Power-up default is 8. |
| b | 16-bit ROM Access:<br>1 = Enables 16-bit ROM access.                                                                                                                                     |
| c | DAC extended address select bits RS3:2.                                                                                                                                                  |

|         | ATI EXTENDED REGISTERS  |   |   |   |   |                    |   |   |
|---------|-------------------------|---|---|---|---|--------------------|---|---|
|         | ATI Register 23 (ATI23) |   |   |   |   | 1/0:* (R/W) INDEX: |   |   |
|         | 7                       | 6 | 5 | 4 | 3 | 2                  | 1 | 0 |
| ATI VGA |                         |   |   | b |   |                    | а |   |

|   | DESCRIPTION                                                                                                                                                                                                                                                                  |
|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| a | GX-0/GX-1:<br>16-Bit ROM Access Bits 2:0.<br>ROM Access Time bit (in single ROM, 16-bit mode).<br>CX/EX/GX-2:<br>Horizontal sync skew:<br>0 = No skew<br>1 = Skew by 1 character clock<br>2 = Skew by 2 character clocks<br>3 = Skew by 3 character clocks<br>4-7 = Reserved |
| b | ATI-Ext CRTC SA Bit 17.<br>This is bit 17 of the display buffer start address (SA) when in ATI extended<br>modes. See CRT0E and CRT0F for descriptions.                                                                                                                      |

|         |   |        | ATI          | EXTENDE            | D REGIST | ERS |   |   |
|---------|---|--------|--------------|--------------------|----------|-----|---|---|
|         |   | ATI Re | gister 24 (/ | I/O:* (R/W) INDEX: |          |     |   |   |
|         | 7 | 6      | 5            | 4                  | 3        | 2   | 1 | 0 |
| ATI VGA | h | g      | f            | е                  | d        | с   | b | а |

|   | DESCRIPTION       |
|---|-------------------|
| а | ROM Page 0 Bit 0. |
| b | ROM Page 0 Bit 1. |
| С | ROM Page 0 Bit 2. |
| d | ROM Page 0 Bit 3. |
| е | ROM Page 1 Bit 0. |
| f | ROM Page 1 Bit 1. |
| g | ROM Page 1 Bit 2. |
| h | ROM Page 1 Bit 3. |

|         | ATI EXTENDED REGISTERS  |   |   |   |   |       |        |   |
|---------|-------------------------|---|---|---|---|-------|--------|---|
|         | ATI Register 25 (ATI25) |   |   |   |   | 1/0:* | INDEX: |   |
|         | 7                       | 6 | 5 | 4 | 3 | 2     | 1      | 0 |
| ATI VGA | h                       | g | f | е | d | С     | b      | а |

|   | DESCRIPTION       |
|---|-------------------|
| а | ROM Page 2 Bit 0. |
| b | ROM Page 2 Bit 1. |
| С | ROM Page 2 Bit 2. |
| d | ROM Page 2 Bit 3. |
| е | ROM Page 3 Bit 0. |
| f | ROM Page 3 Bit 1. |
| g | ROM Page 3 Bit 2. |
| h | ROM Page 3 Bit 3. |

|         | ATI EXTENDED REGISTERS              |   |   |   |   |   |        |   |
|---------|-------------------------------------|---|---|---|---|---|--------|---|
|         | ATI Register 26 (ATI26) I/O:* (R/W) |   |   |   |   |   | INDEX: |   |
|         | 7                                   | 6 | 5 | 4 | 3 | 2 | 1      | 0 |
| ATI VGA | b                                   | а |   |   |   |   |        |   |

|   | DESCRIPTION                                                                                                                                                            |
|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| а | Solid Underline:<br><b>0</b> = Dashed underline in monochrome text mode.<br><b>1</b> = Solid Underline in monochrome text mode.                                        |
| b | <ul> <li>Forced Read 3CCh:</li> <li>0 = Normal read back operation.</li> <li>1 = Force data bits GENMO[7:1] to logical 0<br/>during read operation of 3CCh.</li> </ul> |

|         | ATI EXTENDED REGISTERS  |   |   |   |   |       |        |   |
|---------|-------------------------|---|---|---|---|-------|--------|---|
|         | ATI Register 28 (ATI28) |   |   |   |   | I/O:' | INDEX: |   |
|         | 7                       | 6 | 5 | 4 | 3 | 2     | 1      | 0 |
| ATI VGA |                         |   |   |   |   |       | b      | а |

|   | DESCRIPTION                  |
|---|------------------------------|
| а | Vertical Line Counter Bit 8. |
| b | Vertical Line Counter Bit 9. |

|         |                         |   | ATI | EXTENDE | D REGIS | TERS   |   |   |
|---------|-------------------------|---|-----|---------|---------|--------|---|---|
|         | ATI Register 29 (ATI29) |   |     |         | l/O     | INDEX: |   |   |
|         | 7                       | 6 | 5   | 4       | 3       | 2      | 1 | 0 |
| ATI VGA |                         |   | 3   | a       | 1       | · · ·  |   |   |

|   | DESCRIPTION                     |
|---|---------------------------------|
| а | Vertical Line Counter Bits 7:0. |

|         | ATI EXTENDED REGISTERS  |   |   |   |   |                 |   |   |
|---------|-------------------------|---|---|---|---|-----------------|---|---|
|         | ATI Register 2B (ATI2B) |   |   |   |   | I/O:* (R/W) INC |   |   |
|         | 7                       | 6 | 5 | 4 | 3 | 2               | 1 | 0 |
| ATI VGA |                         |   |   | е | d | с               | b | а |

|   | DESCRIPTION                                                                                 |
|---|---------------------------------------------------------------------------------------------|
| а | Video Zero Wait-State Enable:<br>1 = Enable zero wait-state support for video memory write. |
| b | BIOS Zero Wait-State Enable:<br>1 = Enable zero wait-state support for BIOS read.           |
| С | I/O Zero Wait State Enable:<br>1 = Enable I/O zero wait state.                              |
| d | Double scan lock enable:<br>1 = Lock the CRTC9[7] bit from being altered.                   |
| е | Lock DAC Write:<br>1 = Lock DAC write select signal.                                        |

|         |                         |   | ATI | EXTENDE | D REGIS | TERS             |   |   |
|---------|-------------------------|---|-----|---------|---------|------------------|---|---|
|         | ATI Register 30 (ATI30) |   |     |         |         | I/O:* (R/W) INDE |   |   |
|         | 7                       | 6 | 5   | 4       | 3       | 2                | 1 | 0 |
| ATI VGA |                         | d | C   | b       | а       |                  |   |   |

|   | DESCRIPTION                                                                                                                                             |
|---|---------------------------------------------------------------------------------------------------------------------------------------------------------|
| а | 1M Memory Support:<br>1 = Indicates 1M video RAM is reserved for VGA.                                                                                   |
| b | Video Memory Size:<br>0 = 256K video RAM is reserved for VGA.<br>1 = 512K video RAM is reserved for VGA.                                                |
| С | ATI-Ext 256-Color Mode Select:<br>1 = Enables 256-color mode in ATI extended mode.                                                                      |
| d | ATI-Ext CRTC SA Bit 16:<br>This is bit 16 of the display buffer start address (SA) when in ATI extended<br>modes. See CRT0C and CRT0D for descriptions. |

|         | ATI EXTENDED REGISTERS  |   |   |   |            |        |   |   |
|---------|-------------------------|---|---|---|------------|--------|---|---|
|         | ATI Register 31 (ATI31) |   |   |   | l/0:* (    | INDEX: |   |   |
|         | 7                       | 6 | 5 | 4 | 3          | 2      | 1 | 0 |
| ATI VGA |                         | b |   | а | - <b>L</b> |        |   |   |

|   | DESCRIPTION                                                                                                                                                                                                                                                                                                                 |
|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| а | <ul> <li>Scan Function Bits 2:0.</li> <li>000 = Normal scanning.</li> <li>001 = APA mode: Enables double scanning in lieu of CRT09[7].</li> <li>010 = APA mode: Enables 3 of 4 scanning.</li> <li>101 = A/N mode: Enables double scanning in lieu of CRT09[7].</li> <li>110 = A/N mode: Enables 3 of 4 scanning.</li> </ul> |
| b | V Timings Divide-by-2:<br><b>0</b> = Vertical timings at current clock rate.<br><b>1</b> = Divides vertical timing parameters by 2.                                                                                                                                                                                         |

|         | ATI EXTENDED REGISTERS  |   |   |   |   |       |        |   |
|---------|-------------------------|---|---|---|---|-------|--------|---|
|         | ATI Register 32 (ATI32) |   |   |   |   | I/O:* | INDEX: |   |
|         | 7                       | 6 | 5 | 4 | 3 | 2     | 1      | 0 |
| ATI VGA |                         | с | · |   | I | b     |        | а |

| afa si s | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| а        | CPU Address Read Paging bit — used with bits 7:5, must be set to logical zero.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| b        | 0000 = 1st 64K block or 1st 128K block.<br>0001 = 2nd 64K block or 2nd 128K block.<br>0010 = 3rd 64K block or 3rd 128K block.<br>0011 = 4th 64K block or 4th 128K block.<br>0100 = 5th 64K block.<br>0101 = 6th 64K block.<br>0110 = 7th 64K block.<br>0111 = 8th 64K block.<br>1000 = 9th 64K block.<br>CPU Address Write Paging bits 3:0.<br>If ATI3E[3] is logical zero, bits ATI32[3:1] are used to control both CPU read                                                                                                                                                                                                                                                                                                                                                       |
|          | and write paging.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| C        | $\begin{array}{l} \textbf{000} = 1 \text{st } 64 \text{K } \text{block or } 1 \text{st } 128 \text{K } \text{block.} \\ \textbf{001} = 2 \text{nd } 64 \text{K } \text{block or } 2 \text{nd } 128 \text{K } \text{block.} \\ \textbf{010} = 3 \text{rd } 64 \text{K } \text{block or } 3 \text{rd } 128 \text{K } \text{block.} \\ \textbf{011} = 4 \text{th } 64 \text{K } \text{block or } 4 \text{th } 128 \text{K } \text{block.} \\ \textbf{100} = 5 \text{th } 64 \text{K } \text{block.} \\ \textbf{101} = 6 \text{th } 64 \text{K } \text{block.} \\ \textbf{110} = 7 \text{th } 64 \text{K } \text{block.} \\ \textbf{111} = 8 \text{th } 64 \text{K } \text{block.} \\ \textbf{CPU} \text{ Address } \text{Read } \text{Paging } \text{bits } 2 \text{:} 0. \end{array}$ |
|          | If ATI3E[3] is logical one, bits ATI32[5:7] are used to control CPU read paging;<br>while ATI32[1:3] are used to control CPU write paging.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|          | Read/write bit. Any status can be stored here and read back later.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |

- 1.\*The port address of ATI Extended registers is user-programmable. Refer to *Note* on page 5-4 for details.
- 2. CPU page addressing control is affected by ATI3D[2], which is for enabling 128K CPU addressing.

|         | ATI EXTENDED REGISTERS  |   |   |   |   |       |        |   |
|---------|-------------------------|---|---|---|---|-------|--------|---|
|         | ATI Register 33 (ATI33) |   |   |   |   | I/O:* | INDEX: |   |
|         | 7                       | 6 | 5 | 4 | 3 | 2     | 1      | 0 |
| ATI VGA | b                       | а |   |   |   |       |        |   |

|   | DESCRIPTION                                                                                                                                                              |
|---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| а | 4-bit PEL, 1 bit/map:<br>1 = Enables map memory mapping for 16-color 1024x768 mode 55h.                                                                                  |
| b | Double Scan Enable:<br><b>0</b> = Scans at the selected clock rate.<br><b>1</b> = Enables double scanning when the screen size is programmed to be<br>between 150 lines. |

|         |                         |   | ATI | EXTENDE | D REGIST | ERS             |   |   |
|---------|-------------------------|---|-----|---------|----------|-----------------|---|---|
|         | ATI Register 34 (ATI34) |   |     |         |          | I/O:* (R/W) IND |   |   |
|         | 7                       | 6 | 5   | 4       | 3        | 2               | 1 | 0 |
| ATI VGA | g                       | f | е   | d       | с        | b               |   | а |

|   | DESCRIPTION                                                                                                                                                                                 |
|---|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| a | Enable CGA Emulation<br><b>1</b> = Enables CGA emulation.                                                                                                                                   |
| b | Write Protect CRT09[0:4, 7]<br><b>1</b> = Write-protects registers CRT09[0:4, 7].                                                                                                           |
| С | Write-Protect V Timing Registers<br>1 = Write-protects all vertical timing<br>related registers:<br>CRT06<br>CRT07[0-3,5-7]<br>CRT09[5]<br>CRT10,<br>CRT11[0-3]<br>CRT12<br>CRT15<br>CRT16. |
| d | Write-Protect CRT0A-CRT0B<br><b>1</b> = Write protects the cursor start/end registers CRT0A/CRT0B.                                                                                          |
| e | Write-Protect CRT00-CRT07<br><b>1</b> = Replaces CRT11[7] as the write-protect bit for registers CRT00-CRT07<br>(except bit 4 of CRT07, which is not protected).                            |
| f | Write-Protect CRT08[0-6], CRT14[0-4]<br><b>1</b> = Write-protects registers CRT08[0:6] and CRT14[0:4].                                                                                      |
| g | CRT11[7] Override<br>1 = Write-protect bit CRT11[7] is ignored.<br>See CRT11[7] for a list of registers to protect from a write operation.                                                  |

|         | ATI EXTENDED REGISTERS  |   |   |   |   |                    |   |   |
|---------|-------------------------|---|---|---|---|--------------------|---|---|
|         | ATI Register 35 (ATI35) |   |   |   |   | I/O:* (R/W) INDEX: |   |   |
|         | 7                       | 6 | 5 | 4 | 3 | 2                  | 1 | 0 |
| ATI VGA | f                       | е | d | С |   |                    | b | а |

|   | DESCRIPTION                                                                                                                                                                                          |
|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| а | Blanking Signal Select:<br>1 = Selects the Display Enable signal as the output blanking signal.                                                                                                      |
| b | Blanking Polarity Invert:<br>1 = Inverts polarity of blanking signal BLANKB.                                                                                                                         |
| С | Anti-alias Fonts Enable:<br>1 = Enables eight simultaneous fonts.                                                                                                                                    |
| d | Cursor Blinking Disable:<br>1 = Disables cursor blinking                                                                                                                                             |
| e | CGA Cursor Start/End Address:<br>1 = Adds a value of `5' to both cursor start/end registers, for CGA emulation.                                                                                      |
| f | <ul> <li>VGA Overscan Output Enable:</li> <li>1 = Used as an overlay input signal to the DAC to generate an overscan feature that is independent of the DAC palette values. (ATI68800-6).</li> </ul> |

|         | ATI EXTENDED REGISTERS  |   |   |   |   |                   |   |   |
|---------|-------------------------|---|---|---|---|-------------------|---|---|
|         | ATI Register 36 (ATI36) |   |   |   |   | I/O:* (R/W) INDEX |   |   |
|         | 7                       | 6 | 5 | 4 | 3 | 2                 | 1 | 0 |
| ATI VGA | е                       | d | С |   |   | b                 |   | а |

|   | DESCRIPTION                                                                                                                                                                                                                                       |
|---|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| а | CRTC Display Address Counter Enable:<br><b>1</b> = Enables VGA CRTC display address counter above 64K address space.                                                                                                                              |
| b | Linear Addressing, 256-color Mode:<br>1 = Selects linear addressing, 256-color mode.                                                                                                                                                              |
| С | Vertical Interrupt Enable:<br><b>1</b> = Enables vertical interrupt.                                                                                                                                                                              |
| d | Linear Addressing, Text Mode:<br><b>1</b> = Selects linear addressing, text mode.                                                                                                                                                                 |
| е | Screen Blanking Disable (CGA/Hercules Modes):<br><b>1</b> = Disables function of bit 3 in the CGA and in the Hercules mode control<br>registers GENMC (at I/O ports 3D8h & 3B8h respectively, to prevent screen<br>blanking when in these modes). |

|         | ATI EXTENDED REGISTERS  |   |   |   |   |                   |   |   |
|---------|-------------------------|---|---|---|---|-------------------|---|---|
|         | ATI Register 38 (ATI38) |   |   |   |   | I/O:* (R/W) INDEX |   |   |
|         | 7                       | 6 | 5 | 4 | 3 | 2                 | 1 | 0 |
| ATI VGA | f                       | е |   |   | d | c                 | b | а |

|   | DESCRIPTION                                                                                                                                                                                                                      |
|---|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| а | Write-Protect ATTR00 - 0F.<br>1 = Disable I/O writes to ATTR00 - 0F palette registers.                                                                                                                                           |
| b | Write-Protect ATTR11.<br>1 = Disable I/O writes to ATTR11 overscan register.                                                                                                                                                     |
| С | <ul> <li>Write-protect VGA registers.</li> <li>1 = Disable I/O writes to all VGA registers except:<br/>CRTC0C, CRTC0D (Start Address registers).<br/>CRTC0A (Cursor Start register)<br/>CRTC0B (Cursor End register).</li> </ul> |
| d | Write Protect Register at I/O port 3C2h.<br>1 = Disable I/O writes to 3C2h register.                                                                                                                                             |
| е | <ul> <li>0 = Input video clock undivided.</li> <li>1 = Input video clock divided by 2.</li> </ul>                                                                                                                                |
| f | General Purpose Read/Write bit.                                                                                                                                                                                                  |

|         |                         | ATI EXTENDED REGISTERS |   |   |   |                    |   |   |  |
|---------|-------------------------|------------------------|---|---|---|--------------------|---|---|--|
|         | ATI Register 39 (ATI39) |                        |   |   |   | I/O:* (R/W) INDEX: |   |   |  |
|         | 7                       | 6                      | 5 | 4 | 3 | 2                  | 1 | 0 |  |
| ATI VGA | d                       |                        | c |   |   | b                  | а |   |  |

|   | DESCRIPTION                                                                                                                                                                                                                                                                                            |
|---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| а | Clock Frequency Synthesizer select bit 2 (See ATI3E).                                                                                                                                                                                                                                                  |
| b | <ul> <li>ROM Address Decode Bits 1 and 0, respectively:</li> <li>00 = Enables 32K BIOS size, starting at C0000h.</li> <li>01 = Enables 28K BIOS size, starting at C0000h.</li> <li>10 = Enables 24K BIOS size, starting at C0000h.</li> <li>11 = Enables 24K BIOS size, starting at C0000h.</li> </ul> |
| С | General Purpose Read/Write bit.                                                                                                                                                                                                                                                                        |
| d | Write Protects CRT18 (Line Compare):<br>1 = Disables write to CRT18 (Line Compare register).                                                                                                                                                                                                           |

|         | ATI EXTENDED REGISTERS  |   |   |   |   |             |   |   |
|---------|-------------------------|---|---|---|---|-------------|---|---|
|         | ATI Register 3B (ATI3B) |   |   |   |   | I/O:* (R/W) |   |   |
|         | 7                       | 6 | 5 | 4 | 3 | 2           | 1 | 0 |
| ATI VGA | /GA a                   |   |   |   |   |             |   |   |

|   | DESCRIPTION                             |
|---|-----------------------------------------|
| а | General Purpose Read/Write bits 7 to 0. |

|         | ATI EXTENDED REGISTERS                |                                        |        |   |   |      |        |   |
|---------|---------------------------------------|----------------------------------------|--------|---|---|------|--------|---|
|         | ATI Register 3C (ATI3C)               |                                        |        |   |   | I/O: | INDEX: |   |
|         | 7                                     | 6                                      | 5      | 4 | 3 | 2    | 1      | 0 |
| ATI VGA | · · · · · · · · · · · · · · · · · · · | ······································ | ······ | 8 | 1 |      |        |   |

|   | DESCRIPTION             |
|---|-------------------------|
| a | ASIC test control bits. |

|         | ATI EXTENDED REGISTERS  |   |   |   |   |     |          |        |
|---------|-------------------------|---|---|---|---|-----|----------|--------|
|         | ATI Register 3D (ATI3D) |   |   |   |   | ١/O | :* (R/W) | INDEX: |
|         | 7                       | 6 | 5 | 4 | 3 | 2   | 1        | 0      |
| ATI VGA |                         |   |   |   | С | b   |          | а      |

|   | DESCRIPTION                                                                                                                                                           |
|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| а | Composite Sync Polarity Select:<br><b>1</b> = Selects Composite Sync Polarity output                                                                                  |
| b | 128K CPU Address:<br><b>1</b> = Enables CPU addressing of 128K from A0000h to BFFFFh; all CPU Adrs<br>Read page control bits in ATI32 have 128K per block operations. |
| C | Composite Sync Select:<br><b>1</b> = Selects Composite Sync output instead of Horizontal Sync.                                                                        |

|         |                         | •• <b>-</b> | ATI E | XTENDE | D REGIS | TERS              |   |   |
|---------|-------------------------|-------------|-------|--------|---------|-------------------|---|---|
|         | ATI Register 3E (ATI3E) |             |       |        |         | I/O:* (R/W) INDEX |   |   |
|         | 7                       | 6           | 5     | 4      | 3       | 2                 | 1 | 0 |
| ATI VGA |                         |             |       | d      | с       |                   | b | а |

|   | DESCRIPTION                                                                                                                                                                                    |
|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| а | R/W V Display End Register:<br><b>1</b> = Allows programming of register CRT12 (Vertical Display End); even in<br>Double Scan mode.                                                            |
| b | Interlace Operation:<br><b>1</b> = Enables interlace operation.                                                                                                                                |
| С | <ul> <li>Read/Write Paging Select:</li> <li>0 = Selects CPU read/write paging, as defined in ATI32[1:3].</li> <li>1 = Selects CPU read/write paging, as defined in ATI32[1:3, 5:7].</li> </ul> |
| d | Clock Frequency Synthesizer Select bit 3 (See ATI39).                                                                                                                                          |

|         |                                                                                                        |   | ITA | EXTENDE | D REGIS     | TERS | <b></b> |   |
|---------|--------------------------------------------------------------------------------------------------------|---|-----|---------|-------------|------|---------|---|
|         | ATI Register 3F (ATI3F)                                                                                |   |     |         | I/O:* (R/W) |      | INDEX:  |   |
|         | 7                                                                                                      | 6 | 5   | 4       | 3           | 2    | 1       | 0 |
| ATI VGA | panie 2200 mary 1993.<br>Protection (1997)<br>Anna (1997)<br>Anna (1997)<br>Anna (1997)<br>Anna (1997) |   |     |         |             | b    |         | а |

|   | DESCRIPTION                                                                                                                 |
|---|-----------------------------------------------------------------------------------------------------------------------------|
| а | 1 = Disables zero wait state in planar mode.                                                                                |
| b | <b>1</b> = Selects the number of MCLK delay in 16-bit Planar mode memory opera-<br>tion before latching the first CPU data. |

# Appendix A

# **BIOS Function Calls**

### **VGA Controller**

#### AH = 0 ; set video mode (AL = video mode)

#### AL MODE/TYPE RESOLUTION DIM/COLOR START ADDRESS

#### **IBM Compatible Modes:**

| 00h | color/alpha    | 640x200 | 40x25/BW  | B800h:0 |
|-----|----------------|---------|-----------|---------|
| 01h | color/alpha    | 640x200 | 40x25/16  | B800h:0 |
| 02h | color/alpha    | 640x200 | 80x25/BW  | B800h:0 |
| 03h | color/alpha    | 640x200 | 80x25/16  | B800h:0 |
| 04h | color/graphics | 320x200 | 40x25/4   | B800h:0 |
| 05h | color/graphics | 320x200 | 40x25/BW  | B800h:0 |
| 06h | color/graphics | 320x200 | 80x25/BW  | B800h:0 |
| 07h | mono/alpha     | 720x350 | 80x25/BW  | B000h:0 |
| 0Dh | color/graphics | 320x200 | 40x25/16  | A000h:0 |
| 0Eh | color/graphics | 640x200 | 80x25/16  | A000h:0 |
| 0Fh | mono/graphics  | 640x350 | 80x25/BW  | A000h:0 |
| 10h | color/graphics | 640x350 | 80x25/16  | A000h:0 |
| 11h | color/graphics | 640x480 | 80x30/BW  | A000h:0 |
| 12h | color/graphics | 640x480 | 80x30/16  | A000h:0 |
| 13h | color/graphics | 320x200 | 80x25/256 | A000h:0 |

AL

MODE/TYPE

| AT  | I Enhanced Modes: |          |            |         |
|-----|-------------------|----------|------------|---------|
| 21h | color/alpha       | 800x400  | 100x25     | B800h:0 |
| 22h | color/alpha       | 800x480  | 100x30     | B800h:0 |
| 23h | color/alpha       | 1056x200 | 132x25/16  | B800h:0 |
| 33h | color/alpha       | 1056x352 | 132x44/16  | B800h:0 |
| 55h | color/graphics    | 1024x768 | 128x48/16  | A000h:0 |
| 61h | color/graphics    | 640x400  | 80x25/256  | A000h:0 |
| 62h | color/graphics    | 640x480  | 80x30/256  | A000h:0 |
| 63h | color/graphics    | 800x600  | 100x42/256 | A000h:0 |
| 64h | color/graphics    | 1024x768 | 128x48/256 | A000h:0 |
| 6Ah | color/graphics    | 800x600  | 100x42/16  | A000h:0 |

RESOLUTION

DIM/COLOR START ADDRESS

| AH = 1 | ; set cursor type                                    |
|--------|------------------------------------------------------|
|        | CH = start line of cursor                            |
|        | CL = end line of cursor                              |
|        | CX = 1F00h to turn off cursor                        |
| AH = 2 | ; set current cursor position                        |
|        | BH = page number of the desired page                 |
|        | DH, DL = row and column of cursor                    |
| AH = 3 | ; read current cursor position at the specified page |
|        | BH = page number of the desired page                 |
|        | on exit:                                             |
|        | CH, CL = cursor type                                 |
|        | DH, DL = row, column of cursor at the specified page |
|        |                                                      |

| AH = 4        | ; read current light pen position (VGA does not support light pen)                                                                                                                                                                                                                              |
|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AH = 5        | ; select active display page                                                                                                                                                                                                                                                                    |
|               | AL = page number to be active                                                                                                                                                                                                                                                                   |
| <b>AH = 6</b> | ; scroll active page up                                                                                                                                                                                                                                                                         |
|               | <ul> <li>AL = number of lines to be scrolled</li> <li>= 0 ; blanks the whole window</li> <li>BH = attribute of blanked line</li> <li>CH, CL = row, column of upper left hand corner of scrolling window</li> <li>DH, DL = row, column of lower right hand corner of scrolling window</li> </ul> |
| AH = 7        | ; scroll active page down                                                                                                                                                                                                                                                                       |
|               | <ul> <li>AL = number of lines to be scrolled</li> <li>= 0 ; blanks the whole window</li> <li>BH = attribute of blanked line</li> <li>CH, CL = row, column of upper left hand corner of scrolling window</li> <li>DH, DL = row, column of lower right hand corner of scrolling window</li> </ul> |
| AH = 8        | ; read character/attribute at current active cursor position                                                                                                                                                                                                                                    |
|               | BH = page number of the desired page<br>on exit:<br>AL = character<br>AH = attribute (for text mode only)                                                                                                                                                                                       |
| AH = 9        | ; write character/attribute at current cursor position of a specified page                                                                                                                                                                                                                      |
|               | <ul> <li>AL = character to be written</li> <li>BL = attribute of character</li> <li>BH = page number</li> <li>CX = count of character to write</li> </ul>                                                                                                                                       |
| AH = 0Ah      | ; write character at current cursor position of a specified page                                                                                                                                                                                                                                |
|               | AL = character to be written<br>BH = page number<br>CX = count of character to write                                                                                                                                                                                                            |
| AH = 0Bh      | ; set color palette, valid for modes 4 and 5 only                                                                                                                                                                                                                                               |
|               | BH = 0 ; selects the background color<br>BL = color value used with that color id<br>= 1 ; selects the palette to be used<br>BL = 0 ; palette value is GREEN(1)/RED(2)/BROWN(3)<br>= 1 ; palette value is CYAN(1)/MAGENTA(2)/WHITE(3)                                                           |
| AH = 0Ch      | ; write dot (graphics mode)                                                                                                                                                                                                                                                                     |
|               | BH = page number<br>DX, CX = row, column of dot position                                                                                                                                                                                                                                        |

|          | AL = color value of dot (if bit 7 of AL is ON, the color value will be XOR'd with the<br>current<br>value of the dot)      |  |  |  |  |
|----------|----------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| AH = 0Dh | ; read dot (graphics mode)                                                                                                 |  |  |  |  |
|          | BH = page number                                                                                                           |  |  |  |  |
|          | DX, CX = row, column of dot position                                                                                       |  |  |  |  |
|          | on exit                                                                                                                    |  |  |  |  |
|          | AL = color value of dot                                                                                                    |  |  |  |  |
| AH = 0Eh | ; write teletype to active page                                                                                            |  |  |  |  |
|          | AL = character to write                                                                                                    |  |  |  |  |
|          | BL = foreground color in graphics mode                                                                                     |  |  |  |  |
| AH = 0Fh | ; return current video setting                                                                                             |  |  |  |  |
|          | on exit:                                                                                                                   |  |  |  |  |
|          | AL = current mode                                                                                                          |  |  |  |  |
|          | AH = number of column (in characters) on screen                                                                            |  |  |  |  |
|          | BH = current active display page                                                                                           |  |  |  |  |
| AH = 10h | ; set palette registers                                                                                                    |  |  |  |  |
|          | AL = 0; set individual palette register                                                                                    |  |  |  |  |
|          | BL = palette register                                                                                                      |  |  |  |  |
|          | BH = palette value                                                                                                         |  |  |  |  |
|          | AL = 1; set overscan register                                                                                              |  |  |  |  |
|          | $\Delta I = 2$ : set all palette and overscap registers                                                                    |  |  |  |  |
|          | FXE = 2, set an parette and oversean registers<br>ES:DX = pointer to palette value table (17 bytes long), bytes 0 - 15 are |  |  |  |  |
|          | palette                                                                                                                    |  |  |  |  |
|          | values for 16 palette registers, byte 16 is palette value for the                                                          |  |  |  |  |
|          | overscan register                                                                                                          |  |  |  |  |
|          | AL = 3; toggle between intensity/blinking bit                                                                              |  |  |  |  |
|          | BL = 0; set intensity on<br>BL = 1, set blinking on                                                                        |  |  |  |  |
|          | AI = 7 ; read individual palette register                                                                                  |  |  |  |  |
|          | BL = palette register                                                                                                      |  |  |  |  |
|          | on exit:                                                                                                                   |  |  |  |  |
|          | BH = palette value                                                                                                         |  |  |  |  |
|          | AL = 8; read overscan register                                                                                             |  |  |  |  |
|          | on exit:                                                                                                                   |  |  |  |  |
|          | BH = overscan value                                                                                                        |  |  |  |  |
|          | AL = 9, read an parente and overscan registers<br>FS:DX = pointer to 17-byte buffer                                        |  |  |  |  |
|          | on exit:                                                                                                                   |  |  |  |  |
|          | ES:DX = pointer to palette value table (17 bytes long), bytes 0 - 15 are                                                   |  |  |  |  |
|          | palette                                                                                                                    |  |  |  |  |
|          | values for 16 palette registers, byte 16 is palette value for the                                                          |  |  |  |  |
overscan register AL = 10h; set a color register BX = color registerDH = red valueCH = green valueCL = blue valueAL = 12h; set a block of color registers BX = first color register to be setCX = total number of color registers to be setES:DX = pointer to table of color register values in red, green, blue, red,green, blue .... format AL = 13h; set color pages (only valid for 16 color modes) BL = 0; select color page mode ; select 4 pages of 64 color registers each BH = 0BH = 1; select 16 pages of 16 color registers each BL = 1; select color page BH = color page numberAL = 15h; read a color register BX = color registeron exit: DH = red valueCH = green valueCL = blue value; read a block of color registers AL = 17hBX = first color register to be setCX = total number of color registers to be setES:DX = pointer to buffer to store the color register valueson exit: ES:DX = pointer to table of color register values in red, green, blue, red, green, blue, ..., format AL = 1Ah; read current color page information BL = current color page modeBH = current color pageAL = 1Bh; change color values to gray shades BX = first color register to be changedCX = total number of color registers to be changed; character generator routines AL = 00; load user specified character set ES:BP = pointer to character tableCX = number of characters to be stored DX = character of offset into current tableBL = block to load BH = bytes per character

AH=11h

| AL = 01           | ; load 8x14 character set                                                      |
|-------------------|--------------------------------------------------------------------------------|
|                   | BL = block to load                                                             |
| AL = 02           | ; load 8x8 character set                                                       |
|                   | BL = block to load                                                             |
| AL = 03           | ; set block specifier                                                          |
|                   | BL = character generator block specifier                                       |
| AL = 04           | ; load 8x16 character set                                                      |
|                   | BL = block to load                                                             |
| The function      | AL = 1? is similar in function to $AL = 0$ ? except the number of rows on the  |
| screen is rec     | alculated.                                                                     |
| AL = 10h          | ; load user specified character set                                            |
|                   | ES:BP = pointer to character table                                             |
|                   | CX = number of characters to be stored                                         |
|                   | DX = character of offset into current table                                    |
|                   | BL = block to load                                                             |
|                   | BH - hytes per character                                                       |
| $\Delta I = 11h$  | : load 8x14 character set                                                      |
| AL = IIII         | BI - block to load                                                             |
| AI - 12h          | · load 8x8 character set                                                       |
| AL = 12II         | DI - black to load                                                             |
| AT 141.           | BL = block to load                                                             |
| AL = 14n          | ; load 8x10 character set                                                      |
|                   | BL = block to load                                                             |
| AL = 20h          | ; update alternative character generator pointer (INT IF)                      |
|                   | ES:BP = pointer to table                                                       |
| AL = 21h          | ; update alternative character generator pointer (INT 43)                      |
|                   | ES:BP = pointer to table                                                       |
|                   | CX = bytes per character                                                       |
|                   | BL = row specifier                                                             |
|                   | = 0; DL = rows                                                                 |
|                   | = 1; rows $= 14$                                                               |
|                   | = 2; rows $= 25$                                                               |
|                   | = 3; rows $= 43$                                                               |
| AL = 22h acter    | ; update alternative character generator pointer (INT 43) with the 8x14 char-  |
|                   | : generator in ROM                                                             |
| AL = 23h          | : update alternative character generator pointer (INT 43) with the 8x8 charac- |
| ter               | ,                                                                              |
|                   | ; generator in ROM                                                             |
| AL = 24h<br>acter | ; update alternative character generator pointer (INT 43) with the 8x16 char-  |
| -                 | : generator in ROM                                                             |
| AL = 30h          | : return EGA character generator information                                   |
|                   | BH = 0 : return current INT 1F pointer                                         |
|                   | = 1 : return current INT 43 pointer                                            |
|                   | = 2 : return pointer to 8x14 character generator                               |
|                   | - 3 : return pointer to 8x8 character generator (lower)                        |
|                   | -3, return pointer to 8x8 character generator (upper)                          |
|                   | - $+$ , return pointer to one entracter generator (upper)                      |

= 5; return pointer to alternate 9x14 alpha = 6; return pointer to 8x16 character generator = 7; return pointer to alternate 9x16 alpha on exit: ES:BP = pointer to table as requestedCX = points (pixel column per char) DL = rows (scan line per char) ; return current EGA settings/print screen routine selection BL = 10h; return EGA information on exit: BH = 0; color mode in effect = 1 ; monochrome mode in effect BL = 3; 256k video memory installed (always return 3) CH = simulated value of feature bits CL = simulated EGA/VGA dip switch setting BL = 20h: select alternate print screen routine for EGA graphics mode ; select number of scan lines for alpha modes BL = 30hAL = 0; 200 scan lines = 1; 350 scan lines = 2; 400 scan lines on exit: AL = 12h; function supported ; default palette loading during mode set BL = 31hAH = 0AL = 0; enable = 1; disable on exit: AL = 12h; function supported BL = 32h; video controller AL = 0; enable video controller = 1; disable video controller on exit: AL = 12h; function supported BL = 33h; summing of color registers to gray shades AL = 0; enable summing = 1; disable summing on exit: AL = 12h; function supported BL = 34h; cursor emulation AL = 0; enable cursor emulation = 1; disable cursor emulation on exit: AL = 12h; function supported ; video screen on/off BL = 36hAL = 0; video screen on = 1; video screen off on exit:

AH = 12h

AL = 12h ; function supported BX=5506h ; VGAWONDER BIOS extension AL = video mode BP = 0FFFFh DI = 0 SI = 0 on exit: if BP is not equal to 0FFFFh then ES:BP = pointer to parameter table if SI is not equal to 0 then ES:SI = pointer to parameter table supplement

AH = 13h ; write string to specified page

ES:BP = pointer to stringCX = length of stringBH = page numberDH.DL =starting row and column of cursor in which the string is placed AL = 0; cursor is not moved BL = attributestring = (char, char, char, char, ...); cursor is moved AL = 1BL = attributestring = (char, char, char, char, ...) ; cursor is not moved AL = 2string = (char, attr, char, attr, ...) AL = 3; cursor is moved string = (char, attr, char, attr, ...) ; read display combination code AL = 0; read current display combination information on exit

- AL = 1Ah
- BL = current active display code
- BH = alternate display code
- Display codes
- 00 No display
- 01 MDA mode
- 02 CGA mode
- 04 EGA in color mode
- 05 EGA in monochrome mode
- 07 VGA with analog monochrome monitor
- 08 VGA with analog color monitor

AH=1Bh ; return VGA functionality and state information

BX = 0

ES:DI = pointer to buffer used to store the functionality and state informa-

tion

AH=1Ah

(mininum 64 bytes) on exit: AL = 1BhES:DI = pointer to buffer with functionality and state information [DI+00h] word = offset to static functionality information [DI+02h] word = segment to static functionality information [DI+04h] byte = current video mode [DI+05h] word = character columns on screen [DI+07h] word = page size in number of bytes [DI+09h] word = starting address of current page [DI+0Bh] word = cursor position for eight display pages [DI+1Bh] word = current cursor type [DI+1Dh] byte = current active page [DI+1Eh] word = current CRTC address [DI+20h] byte = current 3x8 register setting [DI+21h] byte = current 3x9 register setting [DI+22h] byte = number of character rows on screen [DI+23h] word = number of scan lines per character [DI+25h] byte = active display combination code [DI+26h] byte = alternate display combination code [DI+27h] word = number of colors supported in current mode [DI+29h] byte = number of pages supported in current mode [DI+2Ah] byte = 0 ; 200 scan lines in current mode ; 350 scan lines in current mode = 1 = 2 ; 400 scan lines in current mode = 3 ; 480 scan lines in current mode [DI+2Bh] byte = *Reserved* [DI+2Ch] byte = *Reserved* [DI+2Dh] byte = miscellaneous state information bits 7, 6 = Reservedbit 5 = 0; background intensity = 1; blinking bit 4 = 1; cursor emulation active bit 3 = 1; mode set default palette loading disabled bit 2 = 1; monochrome display attached bit 1 = 1; summing active bit 0 = 1; all modes on all display active [DI+2Eh] byte = Reserved [DI+2Fh] byte = Reserved [DI+30h] byte = Reserved [DI+31h] byte = 3; 256Kb of video memory available [DI+32h] byte = save pointer information bits 7, 6 = Reservedbit 5 = 1; DCC extension active bit 4 = 1; palette override active bit 3 = 1; graphics font override active bit 2 = 1; alpha font override active bit 1 = 1; dynamic save area active

bit 0 = 1; 512 character set active [DI+33h] 13 bytes = Reserved static functionality table format 0 - function not supported 1 - supported function [00h] byte = supported video mode bit 7 = mode 07hbit 6 = mode 06hbit 5 = mode 05hbit 4 = mode 04hbit 3 = mode 03hbit 2 = mode 02hbit 1 = mode 01hbit 0 = mode 00h[01h] byte = supported video mode bit 7 = mode 0Fhbit 6 = mode 0Ehbit 5 = mode 0Dhbit 4 = mode 0Chbit 3 = mode 0Bhbit 2 = mode 0Ahbit 1 = mode 09hbit 0 = mode 08h[02h] byte = supported video mode bits 7 to 4 = Reservedbit 3 = mode 13hbit 2 = mode 12hbit 1 = mode 11hbit 0 = mode 10h[03h] to [06h] = *Reserved* [07h] = scan lines availabe in text modes bits 7 to 3 = Reservedbit 2 = 400 scan lines bit 1 = 350 scan lines bit 0 = 200 scan lines [08h] = number of character fonts available in text modes [09h] = maximum number of character fonts that can be active in text modes [0Ah] byte = miscellaneous functions bit 7 = color pagingbit 6 = color palette (color register)bit 5 = EGA palette bit 4 = cursor emulation bit 3 = default palette loading when mode set bit 2 = character font loading bit 1 = color palette summingbit 0 =all modes supported on all displays [0Bh] = scan lines availabe in text modes

bits 7 to 4 = *Reserved* bit 3 = DCC supported bit 2 = background intensity/blinking control bit 1 = save/restore supported [0Ch] to [0Dh] = *Reserved* [0Eh] = save pointer fucntions bits 7 to 6 = *Reserved* bit 5 = DCC extension supported bit 4 = palette override bit 3 = graphics font override bit 2 = alpha font override bit 1 = dynamic save area bit 0 = 512-character set [0Fh] = *Reserved* 

#### AH=1Ch ; save and restore video state

; return video save state bufffer size requirement AL = 0CX = requested states bit 0 = video hardware state bit 1 = video BIOS data area bit 2 = video DAC state and color registers on exit: AL = 1ChBX = number of 64 bytes block required for the states requested in CX AL = 1; save video state CX = requested states (see AL=0) ES:BX=pointer to buffer to store the video states information on exit: AL = 1Ch; restore video state AL = 2CX = requested states (see AL=0) ES:BX = pointer to buffer with previous saved video states information on exit: AL = 1Ch

This page intentionally left blank.

# Index

#### **Numerics**

Modes, display Modes 0/1 3-8 Modes 2/3 3-8 Modes 4/5 3-10 Mode 6 3-10 Mode 7 3-9 Mode D 3-10 Mode E 3-10 Mode F 3-10 Mode 10 3-10 Mode 11 3-11 Mode 12 3-11 Mode 13 3-11 Mode 23 3-9 Mode 27 3-9 Mode 33 3-9 Mode 37 3-9 Mode 54 3-11 Mode 55 3-11 Mode 62 3-11 Mode 63 3-11 Mode 64 3-11 Registers by address zC80-R SETUP\_ID1, EISA 2-5 zC81-R SETUP\_ID2, EISA 2-5 zC82-R SETUP\_ID3, EISA 2-6 zC83-R SETUP\_ID4, EISA 2-6 zC84-RW SETUP\_OPT, EISA 2-6 zC85-W ROM SETUP, EISA 2-7 zC86-W SETUP\_1, EISA 2-7 zC87-W SETUP\_2, EISA 2-8

#### A

Address decoder 3-5 ATI Enhanced Modes A-2 ATI Extended registers

ATI Register 25 (ATI25) 5-10 ATI register 26 (ATI26) 5-11 ATI register 28 5-12 ATI register 29 (ATI29) 5-13 ATI register 2B (ATI2B) 5-14 ATI register 30 (ATI30) 5-15 ATI register 31 (ATI31) 5-16 ATI register 32 (ATI32) 5-17 ATI register 33 (ATI33) 5-18 ATI register 34 (ATI34) 5-19 ATI register 35 (ATI35) 5-20 ATI register 36 (ATI36) 5-21 ATI register 38 (ATI38) 5-22, 5-24 ATI register 39 (ATI39) 5-23 ATI register 3C (ATI3C) 5-25 ATI register 3D (ATI3D) 5-26 ATI register 3E (ATI3E) 5-27 ATI register 3F (ATI3F) 5-28 ATI extended registers ATI index register (ATIX) 5-4 ATI register 20 (ATI20) 5-7 ATI register 23 (ATI23) 5-8 ATI register 24 (ATI24) 5-9 ATI register 5 (ATI05) 5-5 ATI register 6 (ATI06) 5-6 ATIxx VGA-extended registers start from page 5-4, 5-5, 5-6, 5-7, 5-8, 5-9 ATTR index register 4-51, 4-52 Attribute byte 3-7 Attribute controller 3-6 ATTRxx VGA attribute controller registers start from page 4-51

#### B

Bit mask register 4-49, 4-50 Block diagrams, VGA 3-4 Border (palette) register 4-11

# С

Character generator 3-7 Character generator routines A-5 Character map select register 4-18 Clock mode register 4-16 Clocks 3-30, 3-32 Color compare register 4-42 Color don't care register 4-48 Color map enable register 4-55 Color select register 4-57 Components, VGA 3-4 Configurable memory aperture 2-1 Configuring ATI VGA extended registers 5-1 CRT controller 3-5 CRT mode register 4-37 **CRTC 3-5** CRTC index register 4-20 CRTC overflow register 4-24 CRTxx VGA CRTC registers start from page 4-20 Cursor end register 4-29 Cursor location (high byte) register 4-31 Cursor location (low byte) register 4-31 Cursor start register 4-28

### D

DAC 3-4, 3-6 DAC data register 4-13 DAC mask register 4-13 DAC read current color index register 4-13 DAC write current color index register 4-14 DACs 2-2 Data rotate register 4-43 Display memory Organization 3-22 Display memory paging 3-16 Display memory plane selection 3-15 Display modes Mode resolutions and colors 3-2 Summary 3-20

### E

EISA bus POS registers 2-5 Emulations 3-17 Enable set/reset register 4-41 End horizontal blanking register 4-22 End horizontal retrace register 4-23 End vertical blanking register 4-36 End vertical retrace register 4-33 Extended display modes 3-17

#### F

Feature control register 4-6 Features 1-2

## G

GENxx VGA general registers start from page 4-5 Graphic mode register 4-45 Graphics controller 3-5 Graphics controller index register 4-39 Graphics miscellaneous register 4-47 GRAxx VGA graphics controller registers start from page 4-39

#### H

Hardware cursor 2-2 High-resolution and wide-column graphics/ text modes 3-2 Horizontal display enable end register 4-21 Horizontal PEL panning register 4-56 Horizontal scan rates 3-30 Horizontal sync 3-30, 3-32 Horizontal total register 4-20 Host address space/host window 3-12

#### Ι

IBM Compatible Modes A-1 Input status 0 register 4-6 Input status 1 register 4-7

### L

Light pen clear register 4-12 Light pen set register 4-12 Line compare register 4-39

#### М

mach64 Configurable memory aperture 2-1 DACs 2-2 Features 1-2 Functional blocks 3-4 Address decoder 3-5 Attribute controller 3-6

> © 1994 ATI Technologies Inc. Proprietary and Confidential

CRT controller 3-5 Graphics controller 3-5 Sequencer controller 3-5 Hardware cursor 2-2 Programmer's overview 2-1 VGA controller 2-1 Map mask register 4-17 Maximum scan line register 4-27 Memory maps 3-3 Memory mode register 4-19 Memory start addresses 3-3 Miscellaneous output register 4-5 Mode control register 4-8, 4-53 Modes Graphics Extended 3-24 Setting by BIOS call 3-18 Text Extended 3-22

#### 0

Offset register 4-34 Overscan color register 4-54

#### P

PCI configuration registers 2-9 Pixels Packed vs. planar 3-14 Power-on setup registers 2-5 EISA bus POS registers 2-5 Preset row scan register 4-26 Print screen routine selection A-7 Programmer's overview 2-1

### R

Read character/attribute A-3 Read current cursor position A-2 Read current light pen position A-3 Read display combination code A-8 Read dot A-4 Read map select register 4-44 Register listings VGA compatible registers 4-2 VGA extended registers 5-2 Registers by address 0102-RW GENVS 4-10 03B4-RW CRTX 4-20 03B5-RW CRT(00:18) 4-20

03B9-R GENLPS 4-12 03BA-R GENS1 4-7 03BA-W GENFC 4-4, 4-6 03BB-RW GENLPC 4-12 03C0-W ATTR(00:0F) 4-52 03C0-W ATTRX 4-51 03C1-R ATTR(00:0F) 4-52 03C1-R ATTRX 4-51 03C2-R GENS0 4-6 03C2-W GENMO 4-5 03C3-R GENENB (On-Board) 4-9 03C4-RW SEQX 4-15 03C5-RW SEQ(00:04) 4-15 03C6-RW DAC\_MASK 4-13 03C7-RW DAC R INDEX 4-13 03C8-RW DAC\_W\_INDEX 4-14 03C9-RW DAC\_DATA 4-13 03CA-R GENFC 4-4, 4-6 03CC-R GENMO 4-5 03CE-RW GRAX 4-39 03CF-RW GRA(00:08) 4-40 03D4-RW CRTX 4-20 03D5-RW CRT(00:18) 4-20 03D9-RW GENB 4-11 03DA-R GENS1 4-7 03DA-W GENFC 4-4, 4-6 03DB-RW GENLPC 4-12 03DC-W GENLPS 4-12 46E8-W GENENA (Add-On) 4-9 Reset register 4-15 Return current EGA settings A-7 Return current video setting A-4 Return VGA functionality and state information A-8 ROM\_SETUP, EISA 2-7

#### S

Save and restore video state A-11 Scroll active page down A-3 Scroll active page up A-3 Select active display page A-3 Sequencer controller 3-5 Sequencer index register 4-15 SEQxx VGA sequencer registers start from page 4-15 Set color palette A-3 Set current cursor position A-2 Set cursor type A-2 Set palette registers A-4 Set video mode A-1 Set/reset register 4-40 SETUP\_1, EISA 2-7 SETUP\_2, EISA 2-8 SETUP\_ID1, EISA 2-5 SETUP\_ID2, EISA 2-5 SETUP\_ID3, EISA 2-6 SETUP\_ID4, EISA 2-6 SETUP\_OPT, EISA 2-6 Start address (high byte) register 4-30 Start address (low byte) register 4-30 Start horizontal blanking register 4-21 Start horizontal retrace register 4-23 Start vertical blanking register 4-36 Start vertical retrace register 4-32 Sync signal/polarity 3-30

#### U

Underline location register 4-35

#### V

Vertical display enable end register 4-34 Vertical scan rates 3-30 Vertical sync 3-30, 3-32 Vertical total register 4-24 VGA alphanumeric modes 3-7 Character byte and Attribute byte 3-7 VGA Controller A-1 VGA controller 2-1, 3-1 High-resolution and wide-column graphics/text modes 3-2 IBM-compatible modes 3-2 Memory maps 3-3 **Overview 3-1** VGA memory organization 3-3 VGA display modes 3-7 alphanumeric modes 3-7 graphics modes 3-10 VGA memory organization 3-3 VGA register extensions 5-1 Configuring 5-1 VGA sleep register 4-10 VGA-compatible registers 4-1 Video subsystem enable (add-on) register 4-9 Video subsystem enable (board) register 4-9

#### W

Write character at current cursor position A-3 Write character/attribute A-3 Write dot A-3 Write string to specified page A-8 Write teletype to active page A-4



# **User Response Form**

In our continuing effort to improve our products and documentation, ATI Technologies Inc. is anxious to obtain your feedback on this manual. Using a scale of 1 to 5, with 5 representing the most favorable, and 1 the least favorable, please circle the number that best reflects your opinion. Everyone who completes and returns this questionnaire will receive an ATI souvenir (e.g. golf shirt, mug etc.) depending on availability.

| Name and Organization                                                   |                   |   |   |   |   |  |  |
|-------------------------------------------------------------------------|-------------------|---|---|---|---|--|--|
| Title                                                                   | Years in position |   |   |   |   |  |  |
| Name of Manual mach64 VGA Register Guide                                | Release No        |   |   |   |   |  |  |
| How do you rate the manual, generally?                                  | 1                 | 2 | 3 | 4 | 5 |  |  |
| Is the technical level of the manual appropriate?                       | 1                 | 2 | 3 | 4 | 5 |  |  |
| Are operating instructions clear and complete?                          | 1                 | 2 | 3 | 4 | 5 |  |  |
| Are terms and concepts explained clearly?                               | 1                 | 2 | 3 | 4 | 5 |  |  |
| Is the manual well organized?                                           | 1                 | 2 | 3 | 4 | 5 |  |  |
| Are the tables easy to understand?                                      | 1                 | 2 | 3 | 4 | 5 |  |  |
| Is the artwork clear and easy to understand?                            | 1                 | 2 | 3 | 4 | 5 |  |  |
| How helpful is the index?                                               | 1                 | 2 | 3 | 4 | 5 |  |  |
| How does this manual compare with other, similar manuals you have used? | 1                 | 2 | 3 | 4 | 5 |  |  |
| Comments                                                                |                   |   |   |   |   |  |  |
| What did you like best about this manual ?                              |                   |   |   |   |   |  |  |
| What did you like least about this manual ?                             |                   |   |   |   |   |  |  |
| Are there any errors/omissions in the manual?                           |                   |   |   |   |   |  |  |

**THANK YOU FOR YOUR COMMENTS!** Please mail to: ATI Technologies Inc., 33 Commerce Valley Drive East, Thornhill, Ontario, Canada L3T 7N6. You may also fax this to (905) 882-2620 (attn: Technical Publications)



This page intentionally left blank

.



# Perfecting the PC

Printed in Canada