Personal Computer Hardware Reference Library # Technical Reference #### LIMITED WARRANTY The International Business Machines Corporation warrants this IBM Personal Computer Product to be in good working order for a period of 90 days from the date of purchase from IBM or an authorized IBM Personal Computer dealer. Should this Product fail to be in good working order at any time during this 90-day warranty period, IBM will, at its option, repair or replace this Product at no additional charge except as set forth below. Repair parts and replacement Products will be furnished on an exchange basis and will be either reconditioned or new. All replaced parts and Products become the property of IBM. This limited warranty does not include service to repair damage to the Product resulting from accident, disaster, misuse, abuse, or non-IBM modification of the Product Limited Warranty service may be obtained by delivering the Product during the 90-day warranty period to an authorized IBM Personal Computer dealer or IBM Service Center and providing proof of purchase date. If this Product is delivered by mail, you agree to insure the Product or assume the risk of loss or damage in transit, to prepay shipping charges to the warranty service location and to use the original shipping container or equivalent. Contact an authorized IBM Personal Computer dealer or write to IBM Personal Computer, Sales and Service, P.O. Box 1328-W, Boca Raton, Florida 33432, for further information. ALL EXPRESS AND IMPLIED WARRANTIES FOR THIS PRODUCT INCLUDING THE WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE, ARE LIMITED IN DURATION TO A PERIOD OF 90 DAYS FROM THE DATE OF PURCHASE, AND NO WARRANTIES, WHETHER EXPRESS OR IMPLIED, WILL APPLY AFTER THIS PERIOD. SOME STATES DO NOT ALLOW LIMITATIONS ON HOW LONG AN IMPLIED WARRANTY LASTS, SO THE ABOVE LIMITATIONS MAY NOT APPLY TO YOU. IF THIS PRODUCT IS NOT IN GOOD WORKING ORDER AS WARRANTED ABOVE, YOUR SOLE REMEDY SHALL BE REPAIR OR REPLACEMENT AS PROVIDED ABOVE. IN NO EVENT WILL IBM BE LIABLE TO YOU FOR ANY DAMAGES, INCLUDING ANY LOST PROFITS, LOST SAVINGS OR OTHER INCIDENTAL OR CONSEQUENTIAL DAMAGES ARISING OUT OF THE USE OF OR INABILITY TO USE SUCH PRODUCT, EVEN IF IBM OR AN AUTHORIZED IBM PERSONAL COMPUTER DEALER HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES, OR FOR ANY CLAIM BY ANY OTHER PARTY. SOME STATES DO NOT ALLOW THE EXCLUSION OR LIMITATION OF INCIDENTAL OR CONSEQUENTIAL DAMAGES FOR CONSUMER PRODUCTS, SO THE ABOVE LIMITATIONS OR EXCLUSIONS MAY NOT APPLY TO YOU. THIS WARRANTY GIVES YOU SPECIFIC LEGAL RIGHTS, AND YOU MAY ALSO HAVE OTHER RIGHTS WHICH MAY VARY FROM STATE TO STATE. # Technical Reference ## Federal Communications Commission Radio Frequency Interference Statement **WARNING:** This equipment has been certified to comply with the limits for a Class B computing device, pursuant to Subpart J of Part 15 of FCC rules. Only peripherals (computer input/output devices, terminals, printers, etc.) certified to comply with the Class B limits may be attached to this computer. Operation with non-certified peripherals is likely to result in interference to radio and TV reception. If peripherals not offered by IBM are used with this equipment, it is suggested to use shielded grounded cables with in-line filters if necessary. Notice: As sold by the manufacturer, the Prototype card does not require certification under the FCC's rules for Class B devices. The user is responsible for any interference to radio or TV reception which may be caused by a user-modified prototype card. **CAUTION:** This product is equipped with a UL-listed and CSA-certified plug for the user's safety. It is to be used in conjunction with a properly grounded receptacle to avoid electrical shock. #### Revised Edition (April 1983) Changes are periodically made to the information herein; these changes will be incorporated in new editions of this publication. Products are not stocked at the address below. Requests for copies of this product and for technical information about the system should be made to your authorized IBM Personal Computer dealer. A Reader's Comment Form is provided at the back of this publication. If this form has been removed, address comments to: IBM Corp., Personal Computer, P.O. Box 1328-C, Boca Raton, Florida 33432. IBM may use or distribute any of the information you supply in any way it believes appropriate without incurring any obligations whatever. <sup>©</sup> Copyright International Business Machines Corporation, 1981, 1982, 1983 ## **PREFACE** The IBM Personal Computer Technical Reference manual describes the hardware design and provides interface information for the IBM Personal Computer. This publication also has information about the basic input/output system (BIOS) and programming support. The information in this publication is both introductory and for reference, and is intended for hardware and software designers, programmers, engineers, and interested persons who need to understand the design and operation of the computer. You should be familiar with the use of the Personal Computer, and you should understand the concepts of computer architecture and programming. #### This manual has two sections: "Section 1: Hardware" describes each functional part of the system. This section also has specifications for power, timing, and interface. Programming considerations are supported by coding tables, command codes, and registers. "Section 2: ROM BIOS and System Usage" describes the basic input/output system and its use. This section also contains the software interrupt listing, a BIOS memory map, descriptions of vectors with special meanings, and a set of low memory maps. In addition, keyboard encoding and usage is discussed. The publication has seven appendixes: Appendix A: ROM BIOS Listings Appendix B: 8088 Assembly Instruction Set Reference Appendix C: Of Characters, Keystrokes, and Color Appendix D: Logic Diagrams Appendix E: Specifications Appendix F: Communications Appendix G: Switch Settings A glossary and bibliography are included. Prerequisite Publication: Guide to Operations for the IBM Personal Computer Part Number 6025000 Suggested Reading: BASIC for the IBM Personal Computer Part Number 6025010 Disk Operating System (DOS) for the IBM Personal Computer Part Number 6024061 Hardware Maintenance and Service for the IBM Personal Computer Part Number 6025072 MACRO Assembler for the IBM Personal Computer Part Number 6024002 Related publications are listed in the bibliography. ## **TABLE OF CONTENTS** | C - 4: | 1 . | TT 1 | |---------|-----|----------| | Section | | Hardware | | | | | | IBM Personal Computer System Unit | 1-3 | |-----------------------------------------------|-------------| | IBM Personal Computer Math Coprocesser | | | IBM Keyboard | 1-73 | | IBM Expansion Unit | 1-79 | | IBM 80 CPS Printers | | | IBM Printer Adapter | 1-117 | | IBM Monochrome Display and Printer Adapter | 1-123 | | IBM Monochrome Display | 1-13 | | IBM Color/Graphics Display Adapter | 1-133 | | IBM Color Display | 1-157 | | IBM 5-1/4" Diskette Drive Adapter | 1-159 | | IBM 5-¼" Diskette Drive | 1-183 | | Diskettes | | | IBM Fixed Disk Drive Adapter | | | IBM 10MB Fixed Disk Drive | | | IBM Memory Expansion Options | | | IBM Game Control Adapter | | | IBM Prototype Card | | | IBM Asynchronous Communications Adapter | | | IBM Binary Synchronous Communications Adapter | 1-251 | | IBM Synchronous Data Link Control (SDLC) | | | Communication Adapter | 1-271 | | IBM Communications Adapter Cable | 1-301 | | Section 2: ROM BIOS and System Usage | | | ROM BIOS | 2-2 | | Keyboard Encoding and Usage | | | BIOS Cassette Logic | 2-21 | | Appendix A: ROM BIOS Listings | <b>A</b> -1 | | System BIOS | A-2 | | Fixed Disk BIOS | A-85 | | Appendix B: 8088 Assembly Instruction | | | Set Reference | B-1 | | Appendix C: Of Characters, Keystrokes, | | |-------------------------------------------|------| | and Colors | C-1 | | Appendix D: Logic Diagrams | D-1 | | System Board (16/64K) | D-2 | | System Board (64/256K) | D-12 | | Keyboard - Type 1 | D-22 | | Keyboard - Type 2 | D-24 | | Expansion Board | D-25 | | Extender Card | D-26 | | Receiver Card | D-29 | | Printer | D-32 | | Printer Adapter | D-35 | | Monochrome Display Adapter | D-36 | | Color/Graphics Monitor Adapter | D-46 | | Color Display | D-52 | | Monochrome Display | D-54 | | 5-¼ Inch Diskette Drive Adapter | D-55 | | 5-¼ Inch Diskette Drive – Type 1 | D-59 | | 5-¼ Inch Diskette Drive – Type 2 | D-62 | | Fixed Disk Drive Adapter | D-64 | | Fixed Disk Drive – Type 1 | D-70 | | Fixed Disk Drive – Type 2 | D-73 | | 32K Memory Expansion Option | D-76 | | 64K Memory Expansion Option | D-79 | | 64/256K Memory Expansion Option | D-82 | | Game Control Adapter | D-86 | | Prototype Card | D-87 | | Asynchronous Communications Adapter | D-88 | | Binary Synchronous Communications Adapter | D-89 | | SDLC Communications Adapter | D-91 | | Appendix E: Specifications | E-1 | | Appendix F: Communications | F-1 | | Appendix G: Switch Settings | G-1 | | Glossary | H-1 | | Index | T 1 | ## INDEX TAB LISTING Section 1: Hardware ..... Section 2: ROM BIOS and System Usage ..... Appendix A: ROM BIOS Listings ..... Appendix C: Of Characters, Keystrokes, ..... and Color Appendix D: Logic Diagrams ..... | Appendix G: Switch Settings | | |-----------------------------|-----| | Glossary | | | Bibliography | 0 1 | | Indexiv | | Appendix E: Specifications ..... Appendix F: Communications ..... ## **SECTION 1: HARDWARE** | IBM Personal Computer System Unit | 1-3 | |-----------------------------------------------|-------| | IBM Personal Computer Math Coprocesser | 1-33 | | IBM Keyboard | 1-73 | | IBM Expansion Unit | 1-79 | | IBM 80 CPS Printers | 1-91 | | IBM Printer Adapter | 1-117 | | IBM Monochrome Display and Printer Adapter | 1-123 | | IBM Monochrome Display | 1-131 | | IBM Color/Graphics Display Adapter | 1-133 | | IBM Color Display | 1-157 | | IBM 5-¼" Diskette Drive Adapter | 1-159 | | IBM 5-¼" Diskette Drive | 1-183 | | Diskettes | 1-185 | | IBM Fixed Disk Drive Adapter | 1-187 | | IBM 10MB Fixed Disk Drive | 1-203 | | IBM Memory Expansion Options | 1-205 | | IBM Game Control Adapter | 1-211 | | IBM Prototype Card | 1-217 | | IBM Asynchronous Communications Adapter | 1-223 | | IBM Binary Synchronous Communications Adapter | 1-251 | | IBM Synchronous Data Link Control (SDLC) | | | Communication Adapter | 1-271 | | IBM Communications Adapter Cable | | System Block Diagram ## IBM Personal Computer System Unit The system unit is the standalone tabletop unit that contains the power supply, the speaker, and the system board. The system unit contains one of two system boards. One system board supports 16K to 64K of read/write memory. The other system board supports 64K to 256K of read/write memory. Both system boards are functionally identical. The power supply provides dc voltage to the system board and the internal drive(s). ## System Board The system board fits horizontally in the base of the system unit and is approximately 8-1/2 by 12 inches. It is a multilayer, single-land-per-channel design with ground and internal planes provided. DC power and a signal from the power supply enter the board through two six-pin connectors. Other connectors on the board are for attaching the keyboard, audio cassette, and speaker. Five 62-pin card edge-sockets are also mounted on the board. The I/O channel is bussed across these five I/O slots. Two dual-in-line package (DIP) switches (two eight-switch packs) are mounted on the board and can be read under program control. The DIP switches provide the system software with information about the installed options, how much storage the system board has, what type of display adapter is installed, what operation modes are desired when power is switched on (color or black-and-white, 80- or 40-character lines), and the number of diskette drives attached. The system board consists of five functional areas: the processor subsystem and its support elements, the read-only memory (ROM) subsystem, the read/write (R/W) memory subsystem, integrated I/O adapters, and the I/O channel. All are described in this section The heart of the system board is the Intel 8088 microprocessor. This processor is an 8-bit external bus version of Intel's 16-bit 8086 processor, and is software-compatible with the 8086. Thus, the 8088 supports 16-bit operations, including multiply and divide, and supports 20 bits of addressing (1 megabyte of storage). It also operates in maximum mode, so a co-processor can be added as a feature. The processor operates at a 4.77 MHz. This frequency, which is derived from a 14.31818-MHz crystal, is divided by 3 for the processor clock, and by 4 to obtain the 3.58-MHz color burst signal required for color televisions. At the 4.77-MHz clock rate, the 8088 bus cycles are four clocks of 210 ns, or 840 ns. I/O cycles take five 210-ns clocks or 1.05 microseconds. The processor is supported by a set of high-function support devices providing four channels of 20-bit direct-memory access (DMA), three 16-bit timer-counter channels, and eight prioritized interrupt levels. Three of the four DMA channels are available on the I/O bus and support high-speed data transfers between I/O devices and memory without processor intervention. The fourth DMA channel is programmed to refresh the system dynamic memory. This is done by programming a channel of the timer-counter device to periodically request a dummy DMA transfer. This action creates a memory-read cycle, which is available to refresh dynamic storage both on the system board and in the system expansion slots. All DMA data transfers, except the refresh channel, take five processor clocks of 210 ns, or 1.05 $\mu$ s if the processor-ready line is not deactivated. Refresh DMA cycles take four clocks or 840 ns. The three programmable timer/counters are used by the system as follows: Channel 0 is used as a general-purpose timer providing a constant time base for implementing a time-of-day clock; Channel 1 is used to time and request refresh cycles from the DMA channel; and Channel 2 is used to support the tone generation for the audio speaker. Each channel has a minimum timing resolution of 1.05 us. Of the eight prioritized levels of interrupt, six are bussed to the system expansion slots for use by feature cards. Two levels are used on the system board. Level 0, the highest priority, is attached to Channel 0 of the timer/counter and provides a periodic interrupt for the time-of-day clock. Level 1 is attached to the keyboard adapter circuits and receives an interrupt for each scan code sent by the keyboard. The non-maskable interrupt (NMI) of the 8088 is used to report memory parity errors. The system board supports both ROM and R/W memory. It has space for 48K x 8 of ROM or EPROM. Six module sockets are provided, each of which can accept an 8K by 8 byte device. Five of the sockets are populated with 40K bytes of ROM. This ROM contains the cassette BASIC interpreter, cassette operating system, power-on self-test, I/O drivers, dot patterns for 128 characters in graphics mode, and a diskette bootstrap loader. The ROM is packaged in 24-pin modules and has an access time of 250 ns and a cycle time of 375 ns. The difference between the R/W memory on the two system boards is shown in the following chart. | System Board | Minimum<br>Storage | Maximum<br>Storage | Memory<br>Modules | Soldered<br>(Bank 0) | Pluggable<br>(Bank 1-3) | |--------------|--------------------|--------------------|-------------------|----------------------|-------------------------| | 16/64K | 16K | 64K | 16K by<br>1 Bit | 1 Bank<br>of 9 | 3 Banks<br>of 9 | | 64/256K | 64K | 256K | 64K by<br>1 Bit | 1 Bank<br>of 9 | 3 Banks<br>of 9 | Memory greater than either system board's maximum is obtained by adding memory cards in the expansion slots. All memory is parity-checked and consists of dynamic 16K by 1 bit or (64K by 1 bit) chips with an access time of 250 ns and a cycle time of 410 ns. The system board contains circuits for attaching an audio cassette. the keyboard, and the speaker. The cassette adapter allows the attachment of any good quality audio cassette through the earphone output and either the microphone or auxiliary inputs. The system board has a jumper for either input. This interface also provides a cassette motor control line for transport starting and stopping under program control. This interface reads and writes the audio cassette at a data rate of between 1,000 and 2.000 baud. The baud rate is variable and dependent on data content, because a different bit-cell time is used for 0's and 1's. For diagnostic purposes, the tape interface can loop read to write for testing the system board's circuits. The ROM cassette software blocks cassette data and generates a cyclic redundancy check (CRC) to check this data. The system board contains the adapter circuits for attaching the serial interface from the keyboard. These circuits generate an interrupt to the processor when a complete scan code is received. The interface can request execution of a diagnostic test in the kevboard. Both the keyboard and cassette interfaces are 5-pin DIN connectors on the system board that extend through the rear panel of the system unit. The system unit has a 2-1/4 inch audio speaker. The speaker's control circuits and driver are on the system board. The speaker connects through a 2-wire interface that attaches to a 3-pin connector on the system board. The speaker drive circuit is capable of approximately 1/2 watt of power. The control circuits allow the speaker to be driven three different ways: 1.) a direct program control register bit may be toggled to generate a pulse train; 2.) the output from Channel 2 of the timer counter may be programmed to generate a waveform to the speaker; 3.) the clock input to the timer counter can be modulated with a program-controlled I/O register bit. All three methods may be performed simultaneously. | Number | Usage | |--------|-----------------------------------------| | NMI | Parity | | 0 | Timer | | 1 | Keyboard | | 2 | Reserved | | 3 | Asynchronous Communications (Secondary) | | | SDLC Communications | | | BSC (Secondary) | | 4 | Asynchronous Communications (Primary) | | | SDLC Communications | | | BSC (Primary) | | 5 | Fixed Disk | | 6 | Diskette | | 7 | Printer | | | | 8088 Hardware Interrupt Listing | Hex<br>Port<br>Number<br>0060 | N<br>P<br>U<br>T | Reserved (SW1—2) System Board Read/Write *(SW1—3) Memory Size System Board Read/Write *(SW1—4) Or Memory Size +Display Type 1 **(SW1—5) +Display Type 2 **(SW1—6) | |-------------------------------|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0061 | U<br>T<br>P<br>U<br>T | +Timer 2 Gate Speaker +Speaker Data +(Read Read/Write Memory Size) or (Read Spare Key) +Cassette Motor Off -Enable Read/Write Memory -Enable I/O Channel Check -Hold Keyboard Clock Low -(Enable Keyboard) or + (Clear Keyboard and Enable Sense Switches) | | 0062 | N<br>P<br>U<br>T | I/O Read/Write Memory (Sw2—1) I/O Read/Write Memory (Sw2—2) I/O Read/Write Memory (Sw2—3) I/O Read/Write Memory (Sw2—4) +Cassette Data In +Timer Channel 2 Out +I/O Channel Check +Read/Write Memory Parity Check | | 0063 | Comm | nd/Mode Register | | | | Hex 99 | | | Mode | egister Value 7 6 5 4 3 2 1 0 | | | | 1 0 0 1 1 0 0 1 | | * | PA3<br>Sw1—4<br>0<br>0<br>1 | PA2 Amount of Memory Sw1—3 Located on System Board 0 16K 1 32K 0 48K 1 64 to 256K | | ** | PA5<br>Sw1—6<br>0<br>0<br>1 | PA4 Sw1—5 0 Reserved 1 Color 40 X 25 (BW Mode) 0 Color 80 X 25 (BW Mode) 1 IBM Monochrome (80 X 25) | | *** | PA7<br>Sw1—8<br>0<br>0<br>1 | PA6 Number of 5-1/4" Drives Sw1—7 in System 0 1 1 2 0 3 1 4 | | Note: | A minus | indicates a bit value of 1 performs the specified function.<br>(-) indicates a bit value of 0 performs the specified function.<br>I implies switch "ON." PA bit = 1 implies switch "OFF." | ## 8255A I/O Bit Map ## 1-12 System Unit | Start A | Address | | |---------|---------|------------------------------| | Decimal | Hex | Function | | | | | | 0 | 00000 | 1C to CAK Dood (Mrite Mamor) | | 16K | 04000 | 16 to 64K Read/Write Memory | | 32K | 08000 | on System Board | | 48K | 00000 | | | 64K | 10000 | | | 80K | 14000 | | | 96K | 18000 | | | 112K | 1C000 | | | 128K | 20000 | | | 144K | 24000 | | | 160K | 28000 | | | 176K | 2C000 | | | 192K | 30000 | | | 208K | 34000 | | | 224K | 38000 | | | 240K | 3C000 | Up to 576K Read/Write | | 256K | 40000 | Memory in I/O Channel | | 272K | 44000 | • | | 288K | 48000 | | | 304K | 4C000 | ! | | 320K | 50000 | | | 336K | 54000 | | | 352K | 58000 | | | 368K | 5C000 | | | 384K | 60000 | | | 400K | 64000 | | | 416K | 68000 | | | 432K | 6C000 | | | 448K | 70000 | | | 464K | 74000 | | | 480K | 78000 | | | 496K | 7C000 | | | 512K | 80000 | | | 528K | 84000 | | | 544K | 88000 | | | 560K | 8C000 | | | 576K | 90000 | | | 592K | 94000 | | | 608K | 98000 | | | 624K | 9C000 | | | L | | | System Memory Map for 16/64K System Board (Part 1 of 2) | Start A | ddrocs | | | |------------------------------|----------------------------------|------------------------------------------------|--| | Start Address<br>Decimal Hex | | Function | | | 640K<br>656K<br>672K<br>688K | A0000<br>A4000<br>A8000<br>AC000 | 128K Reserved | | | 704K | B0000 | Monochrome | | | 720K | B4000 | | | | 736K | B8000 | Color/Graphics | | | 752K | BC000 | | | | 768K<br>784K | C0000<br>C4000 | | | | 800K | C8000 | Fixed Disk Control | | | 816K | CC000 | | | | 832K<br>848K<br>864K<br>880K | D0000<br>D4000<br>D8000<br>DC000 | 192K Read Only Memory<br>Expansion and Control | | | 896K<br>912K<br>928K<br>944K | E0000<br>E4000<br>E8000<br>EC000 | | | | 960K | F0000 | Reserved | | | 976K<br>992K<br>1008K | F4000<br>F8000<br>FC000 | 48K Base System ROM | | System Memory Map for 16/64K System Board (Part 2 of 2) | Start Address | | | |------------------------------|----------------------------------|-------------------------------------------------| | Decimal | Hex | Function | | 0<br>16K<br>32K | 00000<br>04000<br>08000 | | | 64K<br>80K<br>96K<br>112K | 10000<br>14000<br>18000<br>1C000 | | | 128K<br>144K<br>160K<br>176K | 20000<br>24000<br>28000<br>2C000 | 64 to 256K Read/Write Memory<br>on System Board | | 192K<br>208K<br>224K<br>240K | 30000<br>34000<br>38000<br>3C000 | | | 256K<br>272K<br>288K<br>304K | 40000<br>44000<br>48000<br>4C000 | | | 320K<br>336K<br>352K<br>368K | 50000<br>54000<br>58000<br>5C000 | | | 384K<br>400K<br>416K<br>432K | 60000<br>64000<br>68000<br>6C000 | Up to 384K Read/Write<br>Memory in I/O Channel | | 448K<br>464K<br>480K<br>496K | 70000<br>74000<br>78000<br>7C000 | Up to 384K in I/O Channel | | 512K<br>528K<br>544K<br>560K | 80000<br>84000<br>88000<br>8C000 | | | 576K<br>592K<br>608K<br>624K | 90000<br>94000<br>98000<br>9C000 | | System Memory Map for 64/256K System Board (Part 1 of 2) | Start A | ddress<br>Hex | Function | | |------------------------------|----------------------------------|------------------------------------------------|--| | 640K<br>656K<br>672K<br>688K | A0000<br>A4000<br>A8000<br>AC000 | 128K Reserved | | | 704K | B0000 | Monochrome | | | 720K<br>736K<br>752K | B4000<br>B8000<br>BC000 | Color/Graphics | | | 768K<br>784K | C0000<br>C4000 | | | | 800K | C8000 | Fixed Disk Control | | | 816K | CC000 | | | | 832K<br>848K<br>864K<br>880K | D0000<br>D4000<br>D8000<br>DC000 | 192K Read Only Memory<br>Expansion and Control | | | 896K<br>912K<br>928K<br>944K | E0000<br>E4000<br>E8000<br>EC000 | | | | 960K | F0000 | Reserved | | | 976K<br>992K<br>1008K | F4000<br>F8000<br>FC000 | 48K Base System ROM | | System Memory Map for 64/256K System Board (Part 2 of 2) ## System Board Switch Settings All system board switch settings for total system memory, number of diskette drives, and type of display adapter are located in "Appendix G: Switch Settings." ## I/O Channel The I/O channel is an extension of the 8088 microprocessor bus. It is, however, demultiplexed, repowered, and enhanced by the addition of interrupts and direct memory access (DMA) functions. The I/O channel contains an 8-bit, bidirectional data bus, 20 address lines, 6 levels of interrupt, control lines for memory and I/O read or write, clock and timing lines, 3 channels of DMA control lines, memory refresh timing control lines, a channel-check line, and power and ground for the adapters. Four voltage levels are provided for I/O cards: +5 Vdc, -5 Vdc, +12 Vdc, and -12 Vdc. These functions are provided in a 62-pin connector with 100-mil card tab spacing. A 'ready' line is available on the I/O channel to allow operation with slow I/O or memory devices. If the channel's ready line is not activated by an addressed device, all processor-generated memory read and write cycles take four 210-ns clock or 840-ns/byte. All processor-generated I/O read and write cycles require five clocks for a cycle time of 1.05 $\mu$ s/byte. All DMA transfers require five clocks for a cycle time of 1.05 $\mu$ s/byte. Refresh cycles occur once every 72 clocks (approximately 15 $\mu$ s) and require four clocks or approximately 7% of the bus bandwidth. I/O devices are addressed using I/O mapped address space. The channel is designed so that 512 I/O device addresses are available to the I/O channel cards. A 'channel check' line exists for reporting error conditions to the processor. Activating this line results in a Non-Maskable Interrupt (NMI) to the 8088 processor. Memory expansion options use this line to report parity errors. The I/O channel is repowered to provide sufficient drive to power all five system unit expansion slots, assuming two low-power Schottky loads per slot. The IBM I/O adapters typically use only one load. The following pages describe the system board's I/O channel. I/O Channel Diagram ## 1-18 System Unit ## I/O Channel Description The following is a description of the IBM Personal Computer I/O Channel. All lines are TTL-compatible. | Signal | I/O | Description | |-----------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | OSC | 0 | Oscillator: High-speed clock with a 70-ns period (14.31818 MHz). It has a 50% duty cycle. | | CLK | 0 | System clock: It is a divide-by-three of the oscillator and has a period of 210 ns (4.77 MHz). The clock has a 33% duty cycle. | | RESET DRV | O | This line is used to reset or initialize system logic upon power-up or during a low line voltage outage. This signal is synchronized to the falling edge of clock and is active high. | | A0-A19 | O | Address bits 0 to 19: These lines are used to address memory and I/O devices within the system. The 20 address lines allow access of up to 1 megabyte of memory. A0 is the least significant bit (LSB) and A19 is the most significant bit (MSB). These lines are generated by either the processor or DMA controller. They are active high. | | D0-D7 | I/O | Data Bits 0 to 7: These lines provide data bus bits 0 to 7 for the processor, memory, and I/O devices. D0 is the least significant bit (LSB) and D7 is the most significant bit (MSB). These lines are active high. | ## Signal I/O Description I ### ALE O Address Latch Enable: This line is provided by the 8288 Bus Controller and is used on the system board to latch valid addresses from the processor. It is available to the I/O channel as an indicator of a valid processor address (when used with AEN). Processor addresses are latched with the failing edge of ALE. ## **I/O CH CK** -I/O Channel Check: This line provides the processor with parity (error) information on memory or devices in the I/O channel. When this signal is active low, a parity error is indicated. #### I/O CH RDY I I/O Channel Ready: This line, normally high (ready), is pulled low (not ready) by a memory or I/O device to lengthen I/O or memory cycles. It allows slower devices to attach to the I/O channel with a minimum of difficulty. Any slow device using this line should drive it low immediately upon detecting a valid address and a read or write command. This line should never be held low longer than 10 clock cycles. Machine cycles (I/O or memory) are extended by an integral number of CLK cycles (210 ns). ## IRQ2-IRQ7 I Interrupt Request 2 to 7: These lines are used to signal the processor that an I/O device requires attention. They are prioritized with IRQ2 as the highest priority and IRQ7 as the lowest. An Interrupt Request is generated by raising an IRQ line (low to high) and holding it high until it is acknowledged by the processor (interrupt service routine). | Signal | I/O | Description | |-----------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ĪŌR | O | -I/O Read Command: This command line instructs an I/O device to drive its data onto the data bus. It may be driven by the processor or the DMA controller. This signal is active low. | | ĪŌW | O | -I/O Write Command: This command line instructs an I/O device to read the data on the data bus. It may be driven by the processor or the DMA controller. This signal is active low. | | MEMR | O | Memory Read Command: This command line instructs the memory to drive its data onto the data bus. It may be driven by the processor or the DMA controller. This signal is active low. | | MEMW | 0 | Memory Write Command: This command line instructs the memory to store the data present on the data bus. It may be driven by the processor or the DMA controller. This signal is active low. | | DRQ1-DRQ3 | I | DMA Request 1 to 3: These lines are asynchronous channel requests used by peripheral devices to gain DMA service. They are prioritized with DRQ3 being the lowest and DRQ1 being the highest. A request is generated by bringing a DRQ line to an active level (high). A DRQ line must be held high until the corresponding DACK line goes active. | | DACK0-<br>DACK3 | 0 | -DMA Acknowledge 0 to 3: These lines are used to acknowledge DMA requests (DRQ1-DRQ3) and to refresh system dynamic memory (DACK0). They are active low. | ### Signal I/O Description **AEN** O Address Enable: This line is used to de-gate the processor and other devices from the I/O channel to allow DMA transfers to take place. When this line is active (high), the DMA controller has control of the address bus, data bus, read command lines (memory and I/O), and the write command lines (memory and I/O). T/C O Terminal Count: This line provides a pulse when the terminal count for any DMA channel is reached. This signal is active high. The following voltages are available on the system board I/O channel: - +5 Vdc $\pm 5\%$ , located on 2 connector pins - -5 Vdc $\pm 10\%$ , located on 1 connector pin - $+12 \text{ Vdc} \pm 5\%$ , located on 1 connector pin - $-12 \text{ Vdc} \pm 10\%$ , located on 1 connector pin - GND (Ground), located on 3 connector pins ## Speaker Interface The sound system has a small, permanent-magnet, 2-1/4 inch speaker. The speaker can be driven from one or both of two sources: - An 8255A-5 PPI output bit. The address and bit are defined in the "I/O Address Map." - A timer clock channel, the output of which is programmable within the functions of the 8253-5 timer when using a 1.19-MHz clock input. The timer gate also is controlled by an 8255A-5 PPI output-port bit. Address and bit assignment are in the "I/O Address Map." #### Speaker Drive System Block Diagram ``` Channel 2 (Tone generation for speaker) Gate 2 — Controller by 8255A-5 PPI Bit (See I/O Map) Clock In 2 — 1.19318 - MHz OSC Clock Out 2 — Used to drive speaker ``` #### Speaker Tone Generation The speaker connection is a 4-pin Berg connector. See "System Board Component Diagram," earlier in this section, for speaker connection or placement. | Pin | Function | | |-----|----------|--| | 1 | Data | | | 2 | Key | | | 3 | Ground | | | 4 | +5 Volts | | ## **Power Supply** The system power supply is located at the right rear of the system unit. It is designed to be an integral part of the system-unit chassis. Its housing provides support for the rear panel, and its fan furnishes cooling for the whole system. It supplies the power and reset signal necessary for the operation of the system board, installable options, and the keyboard. It also provides a switched ac socket for the IBM Monochrome Display and two separate connectors for power to the 5-1/4 inch diskette drives It is a dc-switching power supply designed for continuous operation at 63.5 watts. It has a fused 120-Vac input and provides four regulated dc output voltages: 7 A of +5 Vdc, 2 A of +12 Vdc, 0.3 A of -5 Vdc, and 0.25 A of -12 Vdc. These outputs are over-voltage, over-current, open-circuit, and short-circuit protected. If a dc overload or over-voltage condition occurs, all dc outputs are shut down as long as the condition exists. The +5 Vdc powers the logic on the system board and the diskette drives and allows approximately 4 A of +5 Vdc for the adapters in the system-unit expansion slots. The +12 Vdc power level is designed to power the system's dynamic memory and the two internal 5-1/4 inch diskette drive motors. It is assumed that only one drive is active at a time. The -5 Vdc level is designed for dynamic memory bias voltage; it tracks the +5 Vdc and +12 Vdc very quickly at power-on and has a longer decay on power-off than the +5 Vdc and +12 Vdc outputs. The +12 Vdc and -12 Vdc are used for powering the EIA drivers on the communications adapters. All four power levels are bussed across the five system-unit expansion slots. ## **Operating Characteristics** ## Input Requirements The following are the input requirements for the system unit power supply. | · | Voltage (Vac) | | Frequency<br>(Hz) | Current<br>(Amps) | |---------|---------------|---------|-------------------|-------------------| | Nominal | Minimum | Maximum | +/- 3Hz | Maximum | | 120 | 104 | 127 | 60 | 2.5 at 104 Vac | ### Vdc Output The following are the dc outputs for the system unit power supply. | Voltage<br>(Vdc) | Curren | t (Amps) | Regulation | (Tolerance) | |--------------------------------|--------------------------|---------------------------|--------------------|------------------| | Nominal | Minimum | Maximum | +% | -% | | +5.0<br>-5.0<br>+12.0<br>-12.0 | 2.3<br>0.0<br>0.4<br>0.0 | 7.0<br>0.3<br>2.0<br>0.25 | 5<br>10<br>5<br>10 | 4<br>8<br>4<br>9 | ### Vac Output The power supply provides a filtered, ac output that is switched on and off with the main power switch. The maximum current available at this output is 0.75 A. The recepticle provided at the rear of the power supply for this ac output is a nonstandard connector designed to be used only for the IBM Monochrome Display. # Power Supply Connectors and Pin Assignments The power connector on the system board is a 12-pin male connector that plugs into the power-supply connectors. The pin configurations and locations are shown below: **Power Supply and Connectors** ### 1-26 System Unit ## Over-Voltage/Over-Current Protection The system power supply employs protection features which are described below. ## Primary (Input) The following table describes the primary (input voltage) protection for the system-unit power supply. | Voltage (Nominal Vac) | Type Protection | Rating (Amps) | |-----------------------|-----------------|---------------| | 120 | Fuse | 2 | ### Secondary (Output) On over-voltage, the power supply is designed to shut down all outputs when either the +5 Vdc or the +12 Vdc output exceeds 200% of its maximum rated voltage. On over-current, the supply will turn off if any output exceeds 130% of its nominal value. ## Power-Good Signal When the power supply is turned on after it has been off for a minimum of 5 seconds, it generates a power-good signal which indicates that there is adequate power for processing. When the four output voltages are above the minimum sense levels, as described below, the signal sequences to a TTL-compatible up level (2.4 Vdc to 5.5 Vdc), which is capable of sourcing 60 $\mu$ A. When any of the four output voltages is below its minimum sense level or above its maximum sense level, the power good signal will be a TTL-compatible down level (0.0 Vdc to 0.4 Vdc) capable of sourcing 500 µA. The power good signal has a turn-on delay of 100 ms after the output voltages have reached their respective minimum sense levels. | Output<br>Voltage | Under-Voltage<br>Nominal Sense Level | Over-Voltage<br>Nominal Sense Level | |-------------------|--------------------------------------|-------------------------------------| | +5 Vdc | +4.0 Vdc | +5.9 Vdc | | -5 Vdc | -4.0 Vdc | -5.9 Vdc | | +12 Vdc | +9.6 Vdc | +14.2 Vdc | | -12 Vdc | -9.6 Vdc | -14.2 Vdc | ## Cassette Interface The cassette interface is controlled through software. An output from the 8253 timer controls the data to the cassette recorder through pin 5 of the cassette DIN connector at the rear of the system board. The cassette input data is read by an input port bit of the 8255A-5 programmable peripheral interface (8255A-5 PPI). This data is received through pin 4 of the cassette connector. Software algorithms are used to generate and read cassette data. The cassette drive motor is controlled through pins 1 and 3 of the cassette connector. The drive motor on/off switching is controlled by an 8255A-5 PPI output-port bit (hex 61, bit 3). The 8255A-5 address and bit assignments are defined in "I/O Address Map" earlier in this section. A 2 by 2 Berg pin and a jumper are used on the cassette 'data out' line. The jumper allows use of the 'data out' line as a 0.075-Vdc microphone input when placed across the M and C pins of the Berg connector. A 0.68-Vdc auxiliary input to the cassette recorder is available when the jumper is placed across the A and C pins of the Berg connector. The "System Board Component Diagram" shows the location of the cassette Berg pins. # Cassette Circuit Block Diagrams Circuit block diagrams for the cassette-interface read hardware, write hardware, and motor control are illustrated below. Cassette Interface Read Hardware Block Diagram Cassette Interface Write Hardware Block Diagram Cassette Motor Control Block Diagram | Pin | Signal | Electrical Characteristics | | | | | |-----|---------------------------------------|---------------------------------------------|--|--|--|--| | 1 | Motor Control | Common from Relay | | | | | | 2 | Ground | | | | | | | 3 | Motor Control | Relay N.O. (6 Vdc at 1A) | | | | | | 4 | Data In | 500nA at $\pm 13$ V - at 1,000 - 2,000 Baud | | | | | | 5 | Data Out (Microphone or<br>Auxiliary) | 250 μA at 0.68 Vdc<br>or **<br>0.075 Vdc | | | | | <sup>\*</sup>All voltages and currents are maximum ratings and should not be exceeded. Interchange of these voltages on the cassette recorder could lead to damage of recorder inputs. #### **Cassette Interface Connector Specifications** <sup>\*\*</sup>Data out can be chosen using a jumper located on the system board. (Auxiliary → 0.68 Vdc or Microphone → 0.075 Vdc). # Notes: # IBM Personal Computer Math Coprocessor The IBM Personal Computer Math Coprocessor enables the IBM Personal Computer to perform high speed arithmetic, logarithmic functions, and trigonometric operations with extreme accuracy. The coprocessor works in parallel with the processor. The parallel operation decreases operation time by allowing the coprocessor to do mathematical calculations while the processor continues to do other functions. The first five bits of every instruction opcode for the coprocessor are identical (11011 binary). When the processor and the coprocessor see this instruction opcode, the processor calculates the address, of any variables in memory, while the coprocessor checks the instruction. The coprocessor will then take the memory address from the processor if necessary. To access locations in memory, the coprocessor takes the local bus from the processor when the processor finishes its current instruction. When the coprocessor is finished with the memory transfer, it returns the local bus to the processor. The IBM Math Coprocessor works with seven numeric data types divided into the three classes listed below. - Binary integers (3 types) - Decimal integers (1 type) - Real numbers (3 types) # **Programming Interface** The coprocessor extends the data types, registers, and instructions to the processor. The coprocessor has eight 80-bit registers which provide the equivalent capacity of 40 16-bit registers found in the processor. This register space allows constants and temporary results to be held in registers during calculations, thus reducing memory access and improving speed as well as bus availability. The register space can be used as a stack or as a fixed register set. When used as a stack, only the top two stack elements are operated on: when used as a fixed register set, all registers are operated on. The Figure below shows representations of large and small numbers in each data type. | Data Type | Bits | Significant<br>Digits (Decimal) | Approximate Range (decimal) | | | |----------------|------|---------------------------------|----------------------------------------------------------|--|--| | Word Integer | 16 | 4 | -32,768 ≤X≤+32,767 | | | | Short Integer | 32 | 9 | $-2x10^9 \leqslant X \leqslant +2x10^9$ | | | | Long Integer | 64 | 18 | $-9x10^{18} \le X \le +9x10^{18}$ | | | | Packed Decimal | 80 | 18 | -9999 ≤X≤+9999 (18 digits | | | | Short Real* | 32 | 6-7 | $8.43 \times 10^{-37} \le X \le 3.37 \times 10^{38}$ | | | | Long Real* | 64 | 15-16 | $4.19 \times 10^{-307} \le X \le 1.67 \times 10^{308}$ | | | | Temporary Real | 80 | 19 | $3.4 \times 10^{-4932} \le X \le 1.2 \times 10^{4932}$ | | | <sup>\*</sup>The short and long real data types correspond to the single and double precision data types **Data Types** # Hardware Interface The coprocessor utilizes the same clock generator and system bus interface components as the processor. The coprocessor is wired directly into the processor, as shown in the coprocessor interconnection diagram. The processor's queue status lines (QS0 and QS1) enable the coprocessor to obtain and decode instructions simultaneously with the processor. The coprocessor's busy signal informs the processor that it is executing; the processor's WAIT instruction forces the processor to wait until the coprocessor is finished executing (wait for NOT BUSY). When an incorrect instruction is sent to the coprocessor (for example; divide by zero or load a full register), the coprocessor can signal the processor with an interrupt. There are three conditions that will disable the coprocessor interrupt to the processor: - 1. Exception and Interrupt Enable bits of the control word are set to 1's. - 2. System board switch block 1 switch 2 set in the On position. - 3. NMI Mask REG is set to zero. At power-on time the NMI Mask REG is cleared to disable the NMI. Any software using the coprocessor's interrupt capability must ensure that conditions 2 and 3 are never met during the operation of the software or an "Endless Wait" will occur. An "Endless Wait" will have the processor waiting for the "Not Busy" signal from the coprocessor while the coprocessor is waiting for the processor to interrupt. Because a memory parity error may also cause an interrupt to the 8088 NMI line, the program should check that a parity error did not occur (by reading the 8255 port), then clear exceptions by executing the FNSAVE or the FNCLEX instruction. In most cases, the status word would be looked at, and the exception would be identified and acted upon. The NMI Mask REG and the coprocessors interrupt are tied to the NMI line through the NMI interrupt logic. Minor conversions of software designed for use with an 8087 must be made before existing software will be compatible with the IBM Personal Computer Math Coprocessor. **Coprocessor Interconnection** # Control Unit The control unit (CU) of the coprocessor and the processor fetch all instructions at the same time, as well as every byte of the instruction stream at the same time. The simultaneous fetching allows the coprocessor to know what the processor is doing at all times. This is necessary to keep a coprocessor instruction from going unnoticed. Coprocessor instructions are mixed with processor instructions in a single data stream. To aid the coprocessor in tracking the processor, nine status lines are interconnected (QS0, QS1, and S0 through S6). Coprocessor Block Diagram # Register Stack Each of the eight registers in the coprocessor's register stack is 80 bits wide, and each is divided into the "fields" shown in the figure below. The format in the figure below corresponds to the coprocessor's temporary real data type that is used for all calculations. The ST field in the status word identifies the current top-of-stack register. A load ("push") operation decreases ST by 1 and loads a new value into the top register. A store operation stores the value from the current top register and then increases ST by 1. Thus, the coprocessor's register stack grows "down" toward lower-addressed registers. Instructions may address registers either implicitly or explicitly. Instructions that operate at the top of the stack, implicitly address the register pointed to by ST. The instruction, FSQRT, replaces the number at the top with its square root; this instruction takes no operands, because the top-of-stack register is implied as the operand. Other instructions specify the register that is to be used. Explicit register addressing is "top-relative." The expression, ST, denotes the current stack top, and ST(i) refers to the ith register from the ST in the stack. If ST contains "binary 011" (register 3 is at the top of the stack), the instruction, FADD ST,ST(2), would add registers 3 and 5. Passing subroutine parameters to the register stack eliminates the need for the subroutine to know which registers actually contain the parameters. This allows different routines to call the same subroutine without having to observe a convention for passing parameters in dedicated registers. As long as the stack is not full, each routine simply loads the parameters to the stack and calls the subroutine. Register Structure # Status Word The status word reflects the overall condition of the coprocessor. It may be stored in memory with a coprocessor instruction then inspected with a processor code. The status word is divided into the fields shown in the figure below. Bit 15 (BUSY) indicates when the coprocessor is executing an instruction (B=1) or when it is idle (B=0). Several instructions (for example, the comparison instructions) post their results to the condition code (bits 14 and 10 through 8 of the status word). The main use of the condition code is for conditional branching. This may be accomplished by first executing an instruction that sets the condition code, then storing the status word in memory, and then examining the condition code with processor instructions. Bits 13 through 11 of the status word point to the coprocessor register that is the current stack top (ST). Bit 7 is the interrupt request field, and bits 5 through 0 are set to indicate that the numeric execution unit has detected an exception while executing the instruction. Status Word Format # **Control Word** The coprocessor provides several options that, are selected by loading a control word register. **Control Word Format** # Tag Word The tag word marks the content of each register, as shown in the Figure below. The main function of the tag word is to optimize the coprocessor's performance under certain circumstances, and programmers ordinarily need not be concerned with it. | 15 | | | | 7 | | | 0 | |--------|--------|--------|--------|--------|--------|--------|--------| | TAG(7) | TAG(6) | TAG(5) | TAG(4) | TAG(3) | TAG(2) | TAG(1) | TAG(0) | Tag values: 00 = Valid (Normal or Unnormal) 01 = Zero (True) 10 = Special (Not-A-Number, $\infty$ , or Denormal) 11 = Empty Tag Word Format # **Exception Pointers** The exception pointers in the figure below are provided for user-written exception handlers. When the coprocessor executes an instruction, the control unit saves the instruction address and the instruction opcode in the exception pointer registers. An exception handler subroutine can store these pointers in memory and determine which instruction caused the exception. <sup>(1)20-</sup>bit physical address **Exception Pointers Format** <sup>(2)11</sup> least significant bits of opcode: 5 most significant bits are always COPROCESSOR HOOK (11011B) # **Number System** The figure below shows the basic coprocessor real number system on a real number line (decimal numbers are shown for clarity, although the coprocessor actually represents numbers in binary). The dots indicate the subset of real numbers the coprocessor can represent as data and final results of calculations. The coprocessor's range is approximately $\pm 4.19 \times 10^{307}$ to $\pm 1.67 \times 10^{308}$ The coprocessor can represent a great many of, but not all, the real numbers in its range. There is always a "gap" between two adjacent coprocessor numbers, and the result of a calculation may fall within this space. When this occurs, the coprocessor rounds the true result to a number it can represent. The coprocessor actually uses a number system that is a superset of that shown in the figure below. The internal format (called temporary real) extends the coprocessor's range to about $\pm 3.4 \times 10^{4932}$ to $\pm 1.2 \times 10^{4932}$ , and its precision to about 19 (equivalent decimal) digits. This format is designed to provide extra range and precision for constants and intermediate results, and is not normally intended for data or final results. Coprocessor Number System # Instruction Set On the following pages are descriptions of the operation for the coprocessor's 69 instructions. An instruction has two basic types of operands – sources and destinations. A source operand simply supplies one of the "inputs" to an instruction; it is not altered by the instruction. A destination operand may also provide an input to an instruction. It is distinguished from a source operand, however, because its content can be altered when it receives the result produced by that operation; that is the destination is replaced by the result. The operands of any instructions can be coded in more than one way. For example, FADD (add real) may be written without operands, with only a source, or with a destination and a source operand. The instruction descriptions use the simple convention of separating alternative operand forms with slashes; the slashes, however, are not coded. Consecutive slashes indicate there are no explicit operands. The operands for FADD are thus described as: source/destination, source This means that FADD may be written in any of three ways: **FADD** **FADD** source FADD destination, source It is important to bear in mind that memory operands may be coded with any of the processor's memory addressing modes. #### **FABS** FABS (absolute value) changes the top stack element to its absolute value by making its sign positive. | FABS (no operands) | | | Exceptions: I | | | | |--------------------|---------|--------|---------------|----------------|------|--| | Operands | Executi | Trans- | Bytes | Coding Example | | | | | Typical | Range | fers<br>8088 | | | | | (no operands) | 14 | 10-17 | 0 | 2 | FABS | | #### **FADD** Addition FADD / / source/destination, source FADDP destination, source #### FIADD source The addition instructions (add real, add real and pop, integer add) add the source and destination operands and return the sum to the destination. The operand at the stack top may be doubled by coding FADD ST,ST(0). | FADD | | | Exceptions: I, D, O, U, P | | | | | |------------------------------------------------|------------------------|----------------------------------|---------------------------|-----------------|-------------------------------------------------------|--|--| | Operands | Execution Clocks | | Trans- | Bytes | | | | | - | Typical | Range | fers<br>8088 | | Coding Example | | | | //ST,ST(i)/ST(i),ST<br>short-real<br>long-real | 85<br>105+EA<br>110+EA | 70-100<br>90-120+EA<br>95-125+EA | 0<br>4<br>8 | 2<br>2-4<br>2-4 | FADD ST,ST(4)<br>FADD AIR_TEMP [SI]<br>FADD [BX],MEAN | | | | FADDP | D, O, U, P | | | | | |----------|------------|------------|--------------|-------|----------------| | Operands | Execut | ion Clocks | Trans- | Bytes | Coding Example | | | Typical | Range | fers<br>8088 | | | | ST(I),ST | 90 | 75-105 | 0 | 2 | FADD ST(2), ST | | FIADD | Exceptions: I, D, O, P | | | | | | | |-------------------------------|------------------------|--------------------------|----------------|------------|------------------------------------------------|--|--| | Operands | Execution Clocks | | Trans-<br>fers | Bytes | Coding Example | | | | | Typical | Range | 8088 | | County Example | | | | word-integer<br>short-integer | 120+EA<br>125+EA | 102-137+EA<br>108-143+EA | 2<br>4 | 2-4<br>2-4 | FIADD DISTANCE_TRAVELLED FIADD PULSE_COUNT[SI] | | | ## **FBLD** # **FBLD Source** FBLD (packed decimal BCD) load)) converts the content of the source operand from packed decimal to temporary real and loads (pushes) the result onto the stack. The packed decimal digits of the source are assumed to be in the range X '0-9H'. | FBLD | | | Excepti | ons: 1 | | | |----------------|------------------|------------|--------------|--------|----------------|--| | Operands | Execution Clocks | | Trans- | Bytes | Coding Example | | | | Typical | Range | fers<br>8088 | | | | | packed-decimal | 300+EA | 290-310+EA | 10 | 2-4 | FBLD YTD_SALES | | #### **FBSTP** #### **FBSTP** destination FBSTP (packed decimal (BCD) store and pop) performs the inverse of FBLD, where the stack top is stored to the destination in the packed-decimal data type. | FBSTP | | | Excepti | ons: I | | | |----------------|------------------|------------|--------------|--------|--------------------|--| | Operands | Execution Clocks | | Trans- | Bytes | 0 11 5 | | | | Typical | Range | fers<br>8088 | | Coding Example | | | packed-decimal | 530+EA | 520-542+EA | 12 | 2-4 | FBSTP [BX].FORCAST | | #### **FCHS** FCHS (change sign) complements (reverses) the sign of the top stack element. | FCHS (no opera | Exceptions: I | | | | | | |----------------|---------------|----------|--------------|-------|----------------|--| | Operands | Executio | n Clocks | Trans- | Bytes | | | | | Typical | Range | fers<br>8088 | | Coding Example | | | (no operands) | 15 | 10-17 | 0 | 2 | FCHS | | # FCLEX/FNCLEX FCLEX/FNCLEX (clear exceptions) clears all exception flags, the interrupt request flag, and the busy flag in the status word. | FCLEX/FNCL | rands) | Exceptions: None | | | | | |---------------|----------|------------------|--------------|-------|----------------|--| | Operands | Executio | n Clocks | Trans- | Bytes | 0-4: 51- | | | | Typical | Range | fers<br>8088 | | Coding Example | | | (no operands) | 5 | 2-8 | 0 | 2 | FNCLEX | | ## **FCOM** ## FCOM//source FCOM (compare real) compares the stack top to the source operand. This results in the setting of the condition code bits. | FCOM | Exceptions: I, D | | | | | | | |------------|------------------|----------|----------------|-------|------------------------|--|--| | Operands | Execution Clocks | | Trans-<br>fers | Bytes | Coding Example | | | | | Typical | Range | 8088 | | County Example | | | | //ST(i) | 45 | 40-50 | 0 | 2 | FCOM ST(1) | | | | short-real | 65+EA | 63-70+EA | 4 | 2-4 | FCOM [BP.] UPPER_LIMIT | | | | long-real | 70+EA | 65-75+EA | 8 | 2-4 | FCOM WAVELENGTH | | | | C3 | CO | Order | |----|----|-------------| | 0 | 0 | ST>source | | 0 | 1 | ST < source | | 1 | 0 | ST = source | | 1 | 1 | ST ? source | NANS and ∞ (projective) cannot be compared and return C3=C0=1 as shown above. # **FCOMP** FCOMP//source FCOMP (compare real and pop) operates like FCOM, and in addition pops the stack | FCOMP | | Exceptions: I, D | | | | | | | |------------|----------|------------------|--------------|-------|-----------------------|--|--|--| | Operands | Executio | n Clocks | Trans- | Bytes | Cadina Essenale | | | | | | Typical | Range | fers<br>8088 | | Coding Example | | | | | //ST(i) | 47 | 42-52 | 0 | 2 | FCOMP ST(2) | | | | | short-real | 68+EA | 63-73+EA | 4 | 2-4 | FCOMP [BP].N_READINGS | | | | | long-real | 72+EA | 67-77+EA | 8 | 2-4 | FCOMP DENSITY | | | | #### **FCOMPP** #### FCOMPP//source FCOMPP (compare real and pop twice) operates like FCOM and, additionally, pops the stack twice, discarding both operands. The comparison is of the stack top to ST(1); no operands may be explicitly coded. | FCOMPP (no o | Exception | Exceptions: I, D | | | | |---------------|------------------|------------------|--------------|-------|----------------| | Operands | Execution Clocks | | Trans- | Bytes | Cadian Faranda | | | Typical | Range | fers<br>8088 | | Coding Example | | (no operands) | 50 | 45-55 | 0 | 2 | FCOMPP | ## **FDECSTP** FDECSTP (decrement stack pointer) subtracts 1 from ST, the stack top pointer in the status word. | FDECSTP (no operands) | | | Exceptions: None | | | |-----------------------|------------------|-------|------------------|-------|----------------| | Operands | Execution Clocks | | Trans-<br>fers | Bytes | Coding Example | | | Typical | Range | 8088 | | County Example | | (no operands) | 9 | 6-12 | 0 | 2 | FDECSTP | # FDISI/FNDISI FDISI/FNDISI (disable interrupts) sets the interrupt enable mask in the control word. | FDISI/FNDISI | Exceptions: None | | | | | |---------------|------------------|-------|----------------|-------|----------------| | Operands | Execution Clocks | | Trans-<br>fers | Bytes | Coding Example | | | Typical | Range | 8088 | | County Example | | (no operands) | 5 2-8 | | 0 | 2 | FDISI | # 1-48 Coprocessor ## **FDIV** Normal division FDIV / /source/ destination, source FDIVP destination, source ## FIDIV source The normal division instructions (divide real, divide real and pop, integer divide) divide the destination by the source and return the quotient to the destination. | FDIV Exceptions: I, D, Z, O, U, P | | | | | | | | |-----------------------------------|------------------|------------|--------------|-------|----------------|--|--| | Operands | Execution Clocks | | Trans- | Bytes | | | | | | Typical | Range | fers<br>8088 | | Coding Example | | | | //ST(i),ST | 198 | 193-203 | 0 | 2 | FDIV | | | | short-real | 220+EA | 215-225+EA | 4 | 2-4 | FDIV DISTANCE | | | | long-real | 225+EA | 220-230+EA | 8 | 2-4 | FDIV ARC[DI] | | | | FDIVP | Exceptions: I, D, Z, O, U, P | | | | | | | |----------|------------------------------|---------|----------------|-------|-----------------|--|--| | Operands | ls Execution Clocks | | Trans-<br>fers | Bytes | Cadina Evenala | | | | | Typical | Range | 8088 | | Coding Example | | | | ST(i),ST | 202 | 197-207 | 0 | 2 | FDIVP ST(4), ST | | | | FIDIV | Exceptions: I, D, Z, O, U, P | | | | | | | | |-------------------------------|------------------------------|--------------------------|--------------|------------|-------------------------------------------------------|--|--|--| | Operands | Execution | on Clocks | Trans- | Bytes | | | | | | | Typical | Range | fers<br>8088 | | Coding Example | | | | | word-integer<br>short-integer | 230+EA<br>236+EA | 224-238+EA<br>230-243+EA | 2<br>4 | 2-4<br>2-4 | FIDIV SURVEY.OBSERVATIONS<br>FIDIV RELATIVE_ANGLE[DI] | | | | ## **FDIVR** Reversed Division FDIVR / /source/ destination, source FDIVRP destination, source ## FIDIVR source The reversed division instructions (divide real reversed, divide real reversed and pop, integer divide reversed) divide the source operand by the destination and return the quotient to the destination. | FDIVR | FDIVR Exceptions: I, D, Z, Q, U, P | | | | | | | | |---------------------|------------------------------------|-------------|--------------|-------|--------------------------|--|--|--| | Operands | Execu | tion Clocks | Trans- | Bytes | Ouding Francis | | | | | | Typical | Range | fers<br>8088 | | Coding Example | | | | | //ST,ST(i)/ST(i),ST | 199 | 194-204 | 0 | 2 | FDIVR ST(2), ST | | | | | short-real | 221+EA | 216-226+EA | 6 | 2-4 | FDIVR [BX] PULSE_RATE | | | | | long-real | 226+EA | 221-231+EA | 8 | 2-4 | FDIVR RECORDER.FREQUENCY | | | | | FDIVRP | Exceptions: I, D, Z, O, U, P | | | | | | | |----------|------------------------------|-------------------------|------|-------|------------------|--|--| | Operands | Execution | Execution Clocks Trans- | | Bytes | Coding Example | | | | | Typical | Range | 8088 | | Coung Example | | | | ST(i),ST | 203 | 198-208 | 0 | 2 | FDIVRP ST(1), ST | | | | FIDIVR Exceptions: I, D, Z, O, U, P | | | | | | | |-------------------------------------|------------------|--------------------------|--------|------------|-----------------------------------------|--| | Operands | Execution Clocks | | Trans- | Bytes | Coding Example | | | | Typical | fers<br>al Range 8088 | | | | | | word-integer<br>short-integer | 230+EA<br>237+EA | 225-239+EA<br>231-245+EA | _ | 2-4<br>2-4 | FIDIVR [BP].X_COORD<br>FIDIVR FREQUENCY | | ## FENI/FNENI FENI/FNENI (enable interrupts) clear the interrupt enable mask in the control word. | FENI/FNENI (no operands) | | | Exceptions: None | | | |--------------------------|------------------|-------|------------------|-------|----------------| | Operands | Execution Clocks | | Trans- | Bytes | | | | Typical | Range | fers<br>8088 | | Coding Example | | (no operands) | 5 | 2-8 | 0 | 2 | FNENI | ## **FFREE** ## FFREE destination FFREE (free register) changes the destination register's tag to empty; the content of the register is not affected. | FFREE | | Exceptions: None | | | | | | | |----------|------------------|------------------|----------------|-------|----------------|--|--|--| | Operands | Execution Clocks | | Trans-<br>fers | Bytes | Coding Example | | | | | | Typical | Range | 8088 | | County Example | | | | | ST(i) | 186 | 9-16 | 0 | 2 | FFREE ST(1) | | | | # **FICOM** #### FICOM source FICOM (integer compare) compares the source to the stack top. | FICOM | OM Exceptions: I, D | | | | | | | | |---------------|---------------------|----------|--------------|-------|--------------------------|--|--|--| | Operands | Execution Clocks | | Trans- | Bytes | 0.45 | | | | | | Typical | Range | fers<br>8088 | - | Coding Example | | | | | word-integer | 80+EA | 72-86+EA | 2 | 2-4 | FICOM TOOL.N_PASSES | | | | | short-integer | 85+EA | 78-91+EA | 2 | 2-4 | FICOM [BP+41].PARM_COUNT | | | | # **FICOMP** # FICOMP source FICOMP (integer compare and pop) operates the same as FICOM and additionally pops the stack. | FICOMP | | ons: I, D | : I, D | | | | |--------------|-----------|-----------|--------------|-------|------------------------|--| | Operands | Execution | on Clocks | Trans- | Bytes | Coding Example | | | | Typical | Range | fers<br>8088 | | | | | word-integer | 82+EA | 74-88+EA | 2 | 2-4 | FICOMP [BP].LIMIT [SI] | | | short-inter | 87+EA | 80-93+EA | 4 | 2-4 | FICOMP N_SAMPLES | | ## **FILD** #### FILD source FILD (integer load) loads (pushes) the source onto the stack. | FILD | ILD Exceptions: I | | | | | | | | |---------------|-------------------|----------|----------------|-------|---------------------|--|--|--| | Operands | Execution Clocks | | Trans-<br>fers | Bytes | Coding Example | | | | | | Typical | Range | 8088 | | County Example | | | | | word-integer | 50+EA | 46-54+EA | 2 | 2-4 | FILD [BX].SEQUENCE | | | | | short-integer | 56+EA | 52-60+EA | 4 | 2-4 | FILD STANDOFF[DI] | | | | | long-integer | 64+EA | 60-68+EA | 8 | 2-4 | FILD RESPONSE.COUNT | | | | # **FINCSTP** FINCSTP (increment stack pointer) adds 1 to the stack top pointer (ST) in the status word. | FINCSTP (no | FINCSTP (no operands) | | | | Exceptions: None | | | | |---------------|-----------------------|----------|--------|-------|------------------|--|--|--| | Operands | Executio | n Clocks | Trans- | Bytes | Coding Example | | | | | | Typical | Range | 8088 | | | | | | | (no operands) | 9 | 6-12 | 0 | 2 | FINCSTP | | | | # 1-52 Coprocessor # FINIT/FNINIT FINIT/FNINIT (initialize processor) performs the functional equivalent of a hardware RESET. | FINIT/FNINIT | ds) | Exceptions: None | | | | |---------------|------------------|------------------|--------------|-------|----------------| | Operands | Execution Clocks | | Trans- | Bytes | | | | Typical | Range | fers<br>8088 | | Coding Example | | (no operands) | 5 | 2-8 | 0 | 2 | FINIT | | Field | Value | Interpretation | |-----------------------|--------|-----------------------| | Control Word | | | | Infinity Control | 0 | Projective | | Rounding Control | 00 | Round to nearest | | Precision Control | 11 | 64 bits | | Interrupt-enable Mask | 1 | Interrupts disabled | | Exception Masks | 111111 | All exceptions masked | | Status Word | | | | Busy | 0 | Not Busy | | Condition Code | ???? | (Indeterminate) | | Stack Top | 000 | Empty stack | | Interrupt Request | 0 | No interrupt | | Exception Flags | 000000 | No exceptions | | Tag Word | | | | Tags | 11 | Empty | | Registers | N.C. | Not changed | | Exception Pointers | | | | Instruction Code | N.C. | Not changed | | Instruction Address | N.C. | Not changed | | Operand Address | N.C. | Not changed | # **FIST** # FIST destination FIST (integer store) stores the stack top to the destination in the integer format. | FIST Exceptions: I, P | | | | | | | | |-------------------------------|------------------|----------------------|--------------|------------|----------------------------------------------|--|--| | Operands | Execution Clocks | | Trans- | Bytes | 0.11.5 | | | | | Typical | Range | fers<br>8088 | | Coding Example | | | | word-integer<br>short-integer | 86+EA<br>88+EA | 80-90+EA<br>82-92+EA | 4<br>6 | 2-4<br>2-4 | FIST OBS.COUNT[SI] FIST [BP].FACTORED_PULSES | | | # **FISTP** ## FISTP destination FISTP (integer store and pop) operates like FIST and also pops the stack following the transfer. The destination may be any of the binary integer data types. | FISTP Exceptions: I, P | | | | | | | | |------------------------|-----------|-----------|--------------|-------|----------------------------|--|--| | Operands | Execution | on Clocks | Trans- | Bytes | 0 - 1 | | | | | Typical | Range | fers<br>8088 | | Coding Example | | | | word-integer | 88+EA | 82-92+EA | 4 | 2-4 | FISTP [BX].ALPHA_COUNT[SI] | | | | short-integer | 90+EA | 84-94+EA | 6 | 2-4 | FISTP CORRECTED_TIME | | | | long-integer | 100+EA | 94-105+EA | 10 | 2-4 | FISTP PANEL.N_READINGS | | | # **FLD** ## FLD source FLD (load real) loads (pushes) the source operand onto the top of the register stack. | FLD | FLD Exceptions: I, D | | | | | | | | |------------|----------------------|----------|--------------|-------|--------------------------|--|--|--| | Operands | Execution Clocks | | Trans- | Bytes | Ondian Francis | | | | | | Typical | Range | fers<br>8088 | | Coding Example | | | | | ST(i) | 20 | 17-22 | 0 | 2 | FLD ST(0) | | | | | short-real | 43+EA | 38-56+EA | 4 | 2-4 | FLD READING[SI].PRESSURE | | | | | long-real | 46+EA | 40-60+EA | 8 | 2-4 | FLD [BP].TEMPERATURE | | | | | temp-real | 57+EA | 53-65+EA | 10 | 2-4 | FLD SAVEREADING | | | | # **FLDCW** ## FLDCW source FLDCW (load control word) replaces the current processor control word with the word defined by the source operand. | FLDCW | Exceptions: None | | | | | | | | |----------|------------------|----------|--------------|-----|--------------------|--|--|--| | Operands | Executio | n Clocks | | | 0 17 5 1 | | | | | | Typical | Range | fers<br>8088 | | Coding Example | | | | | 2-bytes | 10+EA | 7-14+EA | 2 | 2-4 | FLDCW CONTROL_WORD | | | | ## **FLDENV** ## FLDENV source FLDENV (load environment) reloads the coprocessor environment from the memory area defined by the source operand. | FLDENV Exceptions: None | | | | | | | |--------------------------|---------|-----------|----------------|-----|----------------|--| | Operands Execution Clock | | on Clocks | Trans-<br>fers | | 0.4: | | | | Typical | Range | 8088 | | Coding Example | | | 14-bytes | 40+EA | 35-45+EA | 14 | 2-4 | FLDENV [BP+6] | | # FLDLG2 FLDLG2 (load log base 10 of 2) loads (pushes) the value of LOG<sub>10</sub>2 onto the stack. | FLDLG2 (no operands) Exceptio | | | ns: I | | | |-------------------------------|------------------|-------|----------------|-------|----------------| | Operands | Execution Clocks | | Trans-<br>fers | Bytes | Coding Example | | | Typical | Range | 8088 | | County Example | | (no operands) | 21 | 18-24 | 0 | 2 | FLDLG2 | # FLDLN2 FLDLN2 (load log base e of 2) loads (pushes) the value of LOG<sub>e</sub>2 onto the stack. | FLDLN2 (no operands) Exceptions: I | | | | | | | |------------------------------------|----------|----------|--------------|---|-----------------|--| | Operands | Executio | n Clocks | Trans- Bytes | | Cadina Evanonia | | | | Typical | Range | 8088 | | Coding Example | | | (no operands) | 20 | 17-23 | 0 | 2 | FLDLN2 | | # 1-56 Coprocessor # FLDL2E FLDL2E (load log base 2 of e) loads (pushes) the value $LOG_2e$ onto the stack. | FLDL2E (no operands) Exception | | | | ıs: I | | |--------------------------------|----------|----------|--------|-------|----------------| | Operands | Executio | n Clocks | Trans- | Bytes | Coding Example | | | Typical | Range | 8088 | | Courny Example | | (no operands) | 18 | 15-21 | 0 | 2 | FLDL2E | # FLDL2T FLDL2T (load log base 2 of 10) loads (pushes) the value of LOG<sub>2</sub>10 onto the stack. | FLDL2T (no operands) | | | Exceptions: I | | | | |----------------------|------------------|-------|----------------|-------|----------------|--| | Operands | Execution Clocks | | Trans-<br>fers | Bytes | Coding Example | | | | Typical | Range | 8088 | | County Example | | | (no operands) | 19 | 16-22 | 0 | 2 | FLDL2T | | ## **FLDPI** FLDPI (load $\pi$ ) loads (pushes) $\pi$ onto the stack. | FLDPI (no ope | FLDPI (no operands) Exc | | | | eptions: I | | | |---------------|-------------------------|-------|--------|-------|----------------|--|--| | Operands | Execution Clocks | | Trans- | Bytes | Coding Example | | | | | 1 1 | | 8088 | | County Example | | | | (no operands) | 19 | 16-22 | 0 | 2 | FLDPI | | | # **FLDZ** FLDZ (load zero) loads (pushes) +0.0 onto the stack. | FLDZ (no operands) Exceptions: I | | | | | | |----------------------------------|------------------|-------|--------------|-------|----------------| | Operands | Execution Clocks | | Trans- | Bytes | | | | Typical | Range | fers<br>8088 | - | Coding Example | | (no operands) | 14 | 11-17 | 0 | 2 | FLD1 | # FLD1 FLD1 (load one) loads (pushes) +1.0 onto the stack. | FLD1 (no operands) Exceptions: I | | | | | | |----------------------------------|------------------|-------|--------|-------|----------------| | Operands | Execution Clocks | | Trans- | Bytes | Coding Example | | | Typical | Range | 8088 | | Coding Example | | (no operands) | 18 | 15-21 | 0 | 2 | FLDZ | # **FMUL** Multiplication FMUL / /source/destination,source FMULP destination, source #### FIMUL source The multiplication instructions (multiply real, multiply real and pop, integer multiply) multiply the source and destination operands and return the product to the destination. Coding FMUL ST,ST(0) square the content of the stack top. | FMUL | | | Exceptions: I, D, O, U, P | | | | |------------------------|------------------|------------|---------------------------|-------|-------------------|--| | Operands | Execution Clocks | | Trans- | Bytes | | | | | Typical | Range | fers<br>8088 | | Coding Example | | | //ST(i),ST/ST,ST(i)1 | 97 | 90-105 | 0 | 2 | FMUL ST,ST(3) | | | //ST(i),ST/ST,ST(i) | 138 | 130-145 | 0 | 2 | FMUL ST,ST(3) | | | short-real | 118+EA | 110-125+EA | 4 | 2-4 | FMUL SPEED_FACTOR | | | long-real <sup>1</sup> | 120+EA | 112-126+EA | 8 | 2-4 | FMUL [BP].HEIGHT | | | long-real | 161+EA | 154-168+EA | 8 | 2-4 | FMUL [BP].HEIGHT | | occurs when one or both operands is "short" - it has 40 trailing zeros in its fraction. | MULP | MULP Exceptions: I, D, O, U, P | | | | | | |-----------------------|--------------------------------|---------|--------------|-------|----------------|--| | Operands | Execution Clocks | | Trans- | Bytes | | | | | Typical | Range | fers<br>8088 | | Coding Example | | | ST(i),ST <sup>1</sup> | 100 | 94-108 | 0 | 2 | FMULP ST(1),ST | | | ST(i),ST | 142 | 134-148 | 0 | 2 | FMULP ST(1),ST | | | FIMUL | JL Exceptions: I, D, O, P | | | | | | |---------------|---------------------------|------------|------------------------|-------|----------------------|--| | Operands | Execution | on Clocks | Trans-<br>fers<br>8088 | Bytes | Outing Formula | | | Ī | Typical | Range | | | Coding Example | | | word-integer | 130+EA | 124-138+EA | 2 | 2-4 | FIMUL BEARING | | | short-integer | 136+EA | 130-144+EA | 4 | 2-4 | FIMUL POSITION.Z_AXI | | #### **FNOP** FNOP (no operation) stores the stack top to the stack top (FST ST,ST(0)) and thus effectively performs no operation. | FNOP (no oper | rands) | Exception | ıs: Non | e | | |---------------------------|---------|-----------|--------------|---|----------------| | Operands Execution Clocks | | Trans | Bytes | | | | | Typical | Range | fers<br>8088 | | Coding Example | | (no operands) | 13 | 10-16 | 0 | 2 | FNOP | #### **FPATAN** FPATAN (partial arctangent) computes the function $\theta = ARCTAN$ (Y/X). X is taken from the top stack element and Y from ST(1). Y and X must observe the inequality $0 < Y < X < \infty$ . The instruction pops the stack and returns $\theta$ to the (new) stack top, overwriting the Y operand. | FPATAN (no o | | Exceptions: U, P (operands not checked) | | | | |---------------|----------|-----------------------------------------|--------------|-------|----------------| | Operands | Executio | n Clocks | Trans- | Bytes | | | | Typical | Range | fers<br>8088 | | Coding Example | | (no operands) | 650 | 250-800 | 0 | 2 | FPATAN | # **FPREM** FPREM (partial remainder) performs modulo division on the top stack element by the next stack element, that is, ST(1) is the modulus. | FPREM (no operands) | | | Exceptions: I, D, U | | | | |---------------------|------------------|--------|---------------------|-------|----------------|--| | Operands | Execution Clocks | | Trans- | Bytes | | | | | Typical | Range | fers<br>8088 | İ | Coding Example | | | (no operands) | 125 | 15-190 | 0 | 2 | FPREM | | #### **FPTAN** FPTAN (partial tangent) computes the function $Y/X = TAN(\theta)$ . $\theta$ is taken from the top stack element; it must lie in the range $0 < \theta < \pi/4$ . The result of the operation is a ratio; Y replaces $\theta$ in the stack and X is pushed, becoming the new stack top. | FPTAN | Exceptions: I, P (operands not checked) | | | | | | | |---------------|-----------------------------------------|----------|--------------|-------|----------------|--|--| | Operands | Executio | n Clocks | Trans- | Bytes | 0-1: 51- | | | | | Typical | Range | fers<br>8088 | | Coding Example | | | | (no operands) | 450 | 30-540 | 0 | 2 | FPTAN | | | #### FRNDINT FRNDINT (round to integer) rounds the top stack element to an integer. | FRNDINT (no operands) | | | Exceptions: I, P | | | |-----------------------|---------|-------|------------------|-------|----------------| | Operands | | | 1 | Bytes | C-4: F | | | Typical | Range | fers<br>8088 | | Coding Example | | (no operands) | 45 | 16-50 | 0 | 2 | FRNDINT | ## **FRSTOR** #### FRSTOR source FRSTOR (restore state) reloads the coprocessor from the 94-byte memory area defined by the source operand. | FRSTOR | Exceptions: None | | | | | | |----------|------------------|------------|--------------|-------|-----------------|--| | Operands | Execution Clocks | | Trans- | Bytes | Cadina Evernale | | | | Typical | Range | fers<br>8088 | | Coding Example | | | 94-bytes | 210+EA | 205-215+EA | 96 | 2-4 | FRSTOR [BP] | | ## FSAVE/FNSAVE # FSAVE/FNSAVE destination FSAVE/FNSAVE (save state) writes the full coprocessor state – environment plus register stack – to the memory location defined by the destination operand. | FSAVE/FNSA | FSAVE/FNSAVE | | | Exceptions: None | | | |------------|--------------|-----------------|--------------|------------------|----------------|--| | Operands | Execution | n Clocks Trans- | | Bytes | Coding Evenne | | | | Typical | Range | fers<br>8088 | | Coding Example | | | 94-bytes | 210+EA | 205-215+EA | 94 | 2-4 | FSAVE [BP] | | # **FSCALE** FSCALE (scale) interprets the value contained in ST(1) as an integer, and adds this value to the exponent of the number in ST. This is equivalent to: $$ST \leftarrow ST \cdot 2^{ST(1)}$$ Thus, FSCALE provides rapid multiplication or division by integral powers of 2. | FSCALE (no operands) Excep | | | | ptions: I, O, U | | | |----------------------------|----------|----------|--------------|-----------------|----------------|--| | Operands | Executio | n Clocks | Trans- | Bytes | 0 !: " . | | | | Typical | Range | fers<br>8088 | | Coding Example | | | (no operands) | 35 | 32-38 | 0 | 2 | FSCALE | | # **FSQRT** FSQRT (square root) replaces the content of the top stack element with its square root. Note: the square root of -0 is defined to be -0. | FSQRT (no operands) Exceptions: I, D, P | | | | P | | |-----------------------------------------|----------|----------|--------------|---|----------------| | Operands | Executio | n Clocks | | | 0 !: - | | | Typical | Range | fers<br>8088 | | Coding Example | | (no operands) | 183 | 180-186 | 0 | 2 | FSQRT | # 1-62 Coprocessor ## **FST** # FST destination FST (store real) transfers the stack top to the destination, which may be another register on the stack or long real memory operand. | FST | Exceptions: I, O, U, P | | | | | | |------------|------------------------|-----------|--------------|-----|----------------------|--| | Operands | Execution Clocks | | | | Cadina Euromala | | | | Typical | Range | fers<br>8088 | | Coding Example | | | ST(i) | 18 | 15-22 | 0 | 2 | FST ST(3) | | | short-real | 87+EA | 84-90+EA | 6 | 2-4 | FST CORRELATION [DI] | | | long-real | 100+EA | 96-104+EA | 10 | 2-4 | FST MEAN_READING | | ## FSTCW/FNSTCW ## FSTCW/FNSTCW destination FSTCW/FNSTCW (store control word) writes the current processor control word to the memory location defined by the destination. | FSTCW/FNSTCW Exceptions | | | | ıs: Non | e | | |-------------------------|-----------|-----------|----------------|---------|--------------------|--| | Operands | Execution | on Clocks | Trans-<br>fers | Bytes | Coding Example | | | | Typical | Range | 8088 | | Coung Example | | | 2-bytes | 15+EA | 12-18+EA | 4 | 2-4 | FSTCW SAVE_CONTROL | | # FSTENV/FNSTENV ## FSTENV/FNSTENV destination FSTENV/FNSTENV (store environment) writes the coprocessor's basic status – control, status and tag words, and exception pointers – to the memory location defined by the destination operand. | FSTENV/FNSTENV I | | | Exceptions: None | | | | |------------------|-----------|-----------|------------------|-----|----------------|--| | Operands | Execution | on Clocks | | | Coding Example | | | | Typical | Range | fers<br>8088 | | Coung Example | | | 14-bytes | 45+EA | 40-50+EA | 16 | 2-4 | FSTENV [BP] | | ## **FSTP** #### **FSTP** destination FSTP (store real and pop) operates the same as FST, except that the stack is popped following the transfer. | FSTP | Exceptions: I, O, U, P | | | | | | | |------------|------------------------|-----------|--------------|-------|------------------------|--|--| | Operands | Execution Clocks | | Trans- | Bytes | Coding Foreste | | | | | Typical | Range | fers<br>8088 | | Coding Example | | | | ST(i) | 20 | 17-24 | 0 | 2 | FSTP ST(2) | | | | short-real | 89+EA | 86-92+EA | 6 | 2-4 | FSTP [BX].ADJUSTED_RPM | | | | long-real | 102+EA | 98-106+EA | 10 | 2-4 | FSTP TOTAL_DOSAGE | | | | temp-real | 55+EA | 52-58+EA | 12 | 2-4 | FSTP REG_SAVE[SI] | | | ### FSTSW/FNSTSW ### FSTSW/FNSTSW destination FSTSW/FNSTSW (store status word) writes the current value of the coprocessor status word to the destination operand in memory. | FSTSW/FNSTSW | | | Exceptions: None | | | | |--------------|-----------|-------------------|-------------------|-------|-------------------|--| | Operands | Execution | ion Clocks Trans- | | Bytes | Coding Example | | | | Typical | Range | fers<br>ange 8088 | | | | | 2-by tes | 14+EA | 12-18+EA | 4 | 2-4 | FSTSW SAVE_STATUS | | ### **FSUB** Subtraction FSUB / /source/destination,source FSUBP destination, source #### FISUB source The normal subtraction instructions (subtract real, subtract real and pop, integer subtract) subtract the source operand from the destination and return the difference to the destination. | FSUB | FSUB Exceptions: I, D, O, U, P | | | | | | | |---------------------|--------------------------------|-----------|--------------|-------|-------------------|--|--| | Operands | Execution Clocks | | Trans- | Bytes | 0.17 5. 1 | | | | | Typical | Range | fers<br>8088 | | Coding Example | | | | //ST,ST(i)/ST(i),ST | 85 | 70-100 | 0 | 2 | FSUB ST,ST(2) | | | | short-real | 105+EA | 90-120+EA | 4 | 2-4 | FSUB BASE_VALUE | | | | long-real | 110+EA | 95-125+EA | 8 | 2-4 | FSUB COORDINATE.X | | | | FSUBP | Exceptions: I, D, O, U, P | | | | | | |----------|---------------------------|--------------------|--------------|-------|----------------|--| | Operands | Execution | tion Clocks Trans- | | Bytes | | | | | Typical | Range | fers<br>8088 | | Coding Example | | | ST(i),ST | 90 | 75-105 | 0 | 2 | FSUBP ST(2),ST | | | FISUB | Exceptions: I, D, O, P | | | | | | | |-------------------------------|------------------------|--------------------------|----------------|------------|-------------------------------------------|--|--| | Operands | Execution Clocks | | Trans-<br>fers | Bytes | Coding Example | | | | | Typical | Range | 8088 | | County Example | | | | word-integer<br>short-integer | 120+EA<br>125+EA | 102-137+EA<br>108-143+EA | | 2-4<br>2-4 | FISUB BASE_FREQUENCY FISUB TRAIN_SIZE[DI] | | | ### **FSUBR** Reversed Subtraction FSUBR / /source/destination,source FSUBRP destination, source FISUBR source The reversed subtraction instructions (subtract real reversed, subtract real reversed and pop, integer subtract reversed) subtract the destination from the source and return the difference to the destination. | FSUBR Exceptions: I, D, O, U, P | | | | | | | |------------------------------------------------|------------------------|----------------------------------|--------------|-----------------|--------------------------------------------------------|--| | Operands | Execution Clocks | | Trans- | Bytes | | | | | Typical | Range | fers<br>8088 | | Coding Example | | | //ST,ST(i)/ST(i),ST<br>short-real<br>long-real | 87<br>105+EA<br>110+EA | 70-100<br>90-120+EA<br>95-125+EA | | 2<br>2-4<br>2-4 | FSUBR ST,ST(1)<br>FSUBR VECTOR[SI]<br>FSUBR [BX].INDEX | | | FSUBRP | Exceptions: I, D, O, U, P | | | | | | | |----------|---------------------------|----------|--------------|-------|-----------------|--|--| | Operands | Execution | n Clocks | Trans- | Bytes | 0.4: 5 | | | | | Typical | Range | fers<br>8088 | | Coding Example | | | | ST(i),ST | 90 | 75-105 | 0 | 2 | FSUBRP ST(1),ST | | | | FISUBR | | Exceptions: I, D, O, P | | | | | | |-------------------------------|------------------|--------------------------|--------------|------------|-----------------------------------------|--|--| | Operands | Executi | Execution Clocks | | Bytes | | | | | | Typical | Range | fers<br>8088 | | Coding Example | | | | word-integer<br>short-integer | 120+EA<br>125+EA | 103-139+EA<br>109-144+EA | | 2-4<br>2-4 | FISUBR FLOOR(BX) [SI]<br>FISUBR BALANCE | | | ### **FTST** FTST (test) tests the top stack element by comparing it to zero. The result is posted to the condition codes. | FTST (no oper | | Exceptions: I, D | | | | |---------------|----------|------------------|--------------|-------|----------------| | Operands | Executio | on Clocks Trans- | | Bytes | | | | Typical | Range | fers<br>8088 | | Coding Example | | (no operands) | 42 | 38-48 | 0 | 2 | FTST | | C3 | CO | Result | |----|----|----------------------------------| | 0 | 0 | ST is positive and nonzero | | 0 | 1 | ST is negative and nonzero | | 1 | 0 | ST is zero (+ or -) | | 1 | 1 | ST is not comparable (that | | | | is, it is a NAN or projective ∞) | #### **FWAIT** FWAIT (processor instruction) FWAIT is not actually a coprocessor instruction, but an alternate mnemonic for the processor WAIT instruction. The FWAIT mnemonic should be coded whenever the programmer wants to synchronize the processor to the coprocessor, that is, to suspend further instruction decoding until the coprocessor has completed the current instruction. | FWAIT (no ope | FWAIT (no operands) | | | Exceptions: Non (CPU instruction) | | | |---------------|---------------------|-------|--------------|-----------------------------------|----------------|--| | Operands | | | Trans- | Bytes | | | | | Typical | Range | fers<br>8088 | | Coding Example | | | (no operands) | 3+5n | 3+5n | 0 | 1 | FWAIT | | #### **FXAM** FXAM (examine) reports the content of the top stack element as positive/negative and NAN/unnormal/denormal/normal/zero, or empty. | FXAM | Exceptions: None | | | | | | |---------------|------------------|------------------|--------------|-------|----------------|--| | Operands | Executio | Execution Clocks | | Bytes | | | | | Typical | Range | fers<br>8088 | | Coding Example | | | (no operands) | 17 | 12-23 | 0 | 2 | FXAM | | | C | Conditio | on Cod | | | |----|----------|--------|----|----------------| | C3 | C2 | C1 | CO | Interpretation | | 0 | 0 | 0 | 0 | + Unnormal | | 0 | 0 | 0 | 1 | + NAN | | 0 | 0 | 1 | 0 | — Unnormal | | 0 | 0 | 1 | 1 | – NAN | | 0 | 1 | 0 | 0 | + Normal | | 0 | 1 | 0 | 1 | +∞ | | 0 | 1 | 1 | 0 | - Normal | | 0 | 1 | 1 | 1 | _∞ | | 1 | 0 | 0 | 0 | +0 | | 1 | 0 | 0 | 1 | Empty | | 1 | 0 | 1 | 0 | <b>– 0</b> | | 1 | 0 | 1 | 1 | Empty | | 1 | 1 | 0 | 0 | + Denormal | | 1 | 1 | 0 | 1 | Empty | | 1 | 1 | 1 | 0 | - Denormal | | 1 | 1 | 1 | 1 | Empty | ### **FXCH** ### FXCH//destination FXCH (exchange registers) swaps the contents of the destination and the stack top registers. If the destination is not coded explicitly, ST(1) is used. | FXCH | | Exceptions: I | | | | | |----------|----------|------------------|--------------|-------|----------------|--| | Operands | Executio | Execution Clocks | | Bytes | | | | | Typical | Range | fers<br>8088 | | Coding Example | | | //ST(i) | 12 | 10-15 | 0 | 2 | FXCH ST(2) | | #### **FXTRACT** FXTRACT (extract exponent and significant) "decomposes" the number in the stack top into two numbers that represent the actual value of the operand's exponent and significand fields contained in the stack top and ST(1). | FXTRACT | Exceptions: I | | | | | | |---------------|---------------|----------|----------------|-------|----------------|--| | Operands | Executio | n Clocks | Trans-<br>fers | Bytes | Coding Example | | | | Typical | Range | 8088 | | Couing Example | | | (no operands) | 50 | 27-55 | 0 | 2 | FXTRACT | | ### FYL2X FYL2X (Y log base 2 of X) calculates the function $Z=Y \cdot LOG_2$ . X is taken from the stack top and Y from ST(1). The operands must be in the ranges $0 < X < \infty$ and $-\infty < Y < +\infty$ . The instruction pops the stack and returns Z at the (new) stack top, replacing the Y operand. $$LOG_n 2 \cdot LOG_2 X$$ | FYL2X | Exceptions: P (operands not checked) | | | | | |---------------|--------------------------------------|-----------------|--------------|-------|----------------| | Operands | Execution | n Clocks Trans- | | Bytes | | | | Typical | Range | fers<br>8088 | | Coding Example | | (no operands) | 950 | 900-1100 | 0 | 2 | FYL2X | #### FYL2XP1 FYL2XP1 (Y log base 2 of (X+1)) calculates the function $Z = Y \cdot LOG_2(X+1)$ . X is taken from the stack top and must be in the range $0 < |X| < (1-(\sqrt{2/2}))$ . Y is taken from ST(1) and must be in the range $-\infty < Y < \infty$ . FYL2XP1 pops the stack and returns Z at the (new) stack top, replacing Y. | FYL2XP1 | Exceptions: P (operands not checked) | | | | | |---------------|--------------------------------------|-----------|-----------------|----------------|---------------| | Operands | Execution | on Clocks | fers Coding Exa | Coding Example | | | | Typical | Range | | | Coung Example | | (no operands) | 850 | 700-1000 | 0 | 2 | FYL2XP1 | ### F2XM1 F2XM1 (2 to the X minus 1) calculates the function $Y=2^x-1$ . X is taken from the stack top and must be in the range $0 \le X \le 0.5$ . The result Y replaces the stack top. This instruction is designed to produce a very accurate result even when X is close to zero. To obtain $Y=2^x$ , add 1 to the result delivered by F2XM1. | F2XM1 | Exceptions: U, P (operands not checked) | | | | | | |---------------|-----------------------------------------|------------|--------------|-------|----------------|--| | Operands | Executio | n Clocks | Trans- Bytes | 1 1 1 | | | | | Typical | Range 8088 | | | Coding Example | | | (no operands) | 500 | 310-630 | 0 | 2 | F2XM1 | | # Notes: # IBM Keyboard The keyboard has a permanently attached cable that connects to a DIN connector at the rear of the system unit. This shielded four-wire cable has power (+5 Vdc), ground, and two bidirectional signal lines. The cable is approximately 6-feet long and is coiled, like that of a telephone handset. The keyboard uses a capacitive technology with a microcomputer (Intel 8048) performing the keyboard scan function. The keyboard has three tilt positions for operator comfort (5-, 7-, or 15-degree tilt orientations). The keyboard has 83 keys arranged in three major groupings. The central portion of the keyboard is a standard typewriter keyboard layout. On the left side are 10 function keys. These keys are user-defined by the software. On the right is a 15-key keypad. These keys are also defined by the software, but have legends for the functions of numeric entry, cursor control, calculator pad, and screen edit. The keyboard interface is defined so that system software has maximum flexibility in defining certain keyboard operations. This is accomplished by having the keyboard return scan codes rather than American Standard Code for Information Interchange (ASCII) codes. In addition, all keys are typematic and generate both a make and a break scan code. For example, key 1 produces scan code hex 01 on make and code hex 81 on break. Break codes are formed by adding hex 80 to make codes. The keyboard I/O driver can define keyboard keys as shift keys or typematic, as required by the application. The microcomputer (Intel 8048) in the keyboard performs several functions, including a power-on self-test when requested by the system unit. This test checks the microcomputer ROM, tests memory, and checks for stuck keys. Additional functions are: keyboard scanning, buffering of up to 16 key scan codes, maintaining bidirectional serial communications with the system unit, and executing the hand-shake protocol required by each scan-code transfer. The following pages have figures that show the keyboard, the scan codes, and the keyboard interface connector specifications. Keyboard Interface Block Diagram Note: Nomenclature is on both the top and front face of the keybutton as shown. The number to the upper left designates the button position. | Key Position | Scan Code in Hex | Key Position | Scan Code in Hex | |--------------|------------------|--------------|------------------| | 1 | 01 | 43 | 2B | | 2 | 02 | 44 | 2C | | 3 | 03 | 45 | 2D | | 4 | 04 | 46 | 2E | | 5 | 05 | 47 | 2F | | 6 | 06 | 48 | 30 | | 7 | 07 | 49 | 31 | | 8 | 08 | 50 | 32 | | 9 | 09 | 51 | 33 | | 10 | 0A | 52 | 34 | | 11 | ОВ | 53 | 35 | | 12 | ос | 54 | 36 | | 13 | OD | 55 | 37 | | 14 | 0E | 56 | 38 | | 15 | OF | 57 | 39 | | 16 | 10 | 58 | 3A | | 17 | 11 | 59 | 3B | | 18 | 12 | 60 | 3C | | 19 | 13 | 61 | 3D | | 20 | 14 | 62 | 3E<br>3F | | 21<br>22 | 15<br>16 | 63<br>64 | 40 | | 23 | 17 | 65 | 40 | | 23 | 18 | 66 | 42 | | 25 | 19 | 67 | 43 | | 26 | 1A | 68 | 44 | | 27 | 1B | 69 | 45 | | 28 | 1C | 70 | 46 | | 29 | 1D | 71 | 47 | | 30 | 1E | 72 | 48 | | 31 | 1F | 73 | 49 | | 32 | 20 | 74 | 4A | | 33 | 21 | 75 | 4B | | 34 | 22 | 76 | 4C | | 35 | 23 | 77 | 4D | | 36 | 24 | 78 | 4E | | 37 | 25 | 79 | 4F | | 38 | 26 | 80 | 50 | | 39 | 27 | 81 | 51 | | 40 | 28 | 82 | 52 | | 41 | 29 | 83 | 53 | | 42 | 2A | | | **Keyboard Scan Codes** | Pin | TTL Signal | Signal Level | |-----|----------------------------------------|--------------| | 1 | +Keyboard Clock | +5 Vdc | | 2 | +Keyboard Data | +5 Vdc | | 3 | -Keyboard Reset (Not used by keyboard) | | | | Power Supply Voltages | Voltage | | 4 | Ground | 0 | | 5 | +5 Volts | +5 Vdc | **Keyboard Interface Connector Specifications** # **Expansion Unit** The expansion unit option upgrades the IBM Personal Computer by adding expansion slots in a separate unit. This option consists of an extender card, an expansion cable, and the expansion unit. The expansion unit contains a power supply, an expansion board, and a receiver card. This option utilizes one expansion slot in the system unit to provide seven additional expansion slots in the expansion unit. ### **Expansion Unit Cable** The expansion unit cable consists of a 56-wire, foil-shielded cable terminated on each end with a 62-pin D-shell male connector. Either end of the expansion unit cable can be plugged into the extender card or the receiver card. ### **Expansion Board** The expansion board is a support board that carries the I/O channel signals from the option adapters and receiver card. These signals, except 'osc,' are carried over the expansion cable. Because 'osc' is not sent over the expansion cable, a 14.31818-MHz signal is generated on the expansion board. This signal may not be in phase with the 'osc' signal in the system unit. Decoupling capacitors provided on the expansion board aid in noise filtering. **Expansion Board Block Diagram** ### **Expansion Channel** All signals found on the system unit's I/O channel will be provided to expansion slots in the expansion unit, with the exception of the 'osc' signal and the voltages mentioned previously. A 'ready' line on the expansion channel makes it possible to operate with slow I/O or memory devices. If the channel's 'I/O ch rdy' line is not activated by an addressed device, all processorgenerated memory cycles take five processor clock cycles per byte for memory in the expansion unit. The following table contains a list of all the signals that are redriven by the extender and receiver cards, and their associated time delays. The delay times include the delay due to signal propagation in the expansion cable. Assume a nominal cable delay of 3 ns. As such, device access will be less than 260 ns. | | Nominal<br>Delay | Maximum<br>Delay | | |-----------------|------------------|------------------|---------------| | Signal | (ns) | (ns) | Direction (*) | | A0 - A19 | 27 | 39 | Output | | AEN | 27 | 39 | Output | | DACKO - DACK3 | 27 | 39 | Output | | MEMR | 27 | 39 | Output | | MEMW | 51 | 75 | Output | | IOR | 51 | 75 | Output | | IOW | 27 | 39 | Output | | ALE | 27 | 39 | Output | | CLK | 27 | 39 | Output | | T/C | 27 | 39 | Output | | RESET | 27 | 39 | Output | | IRQ2 - IRQ7 | 36 | (**) | Input | | DRQ1 - DRQ3 | 36 | (**) | Input | | I/O CH RDY | 36 | 51 | Input | | I/O CH CK | 36 | 51 | Input | | DO - D7 (Read) | 84 | 133 | Input | | DO - D7 (Write) | 19 | 27 | Output | <sup>(\*)</sup> With respect to the system unit. <sup>(\*\*)</sup> Asynchronous nature of interrupts and other requests are more dependent on processor recognition than electrical signal propagation through expansion logic. ### **Power Supply** The expansion unit dc power supply is a 130-watt, 4 voltage level switching regulator. It is integrated into the expansion unit and supplies power for the expansion unit, and its options. The supply provides 15 A of +5 Vdc, plus or minus 5%, 4.2A of +12 Vdc, plus or minus 5%, 300 mA of -5 Vdc, plus or minus 10%, and 250 mA of -12 Vdc, plus or minus 10%. All power levels are regulated with over-voltage and over-current protection. The input is 120 Vac and fused. If dc over-load or over-voltage conditions exist, the supply automatically shuts down until the condition is corrected. The supply is designed for continuous operation at 130 watts. The power supply is located at the right rear of the expansion unit. It supplies operating voltages to the expansion board, and provides two separate connections for power to the fixed disk drives. The nominal power requirements and output voltages are listed in the following tables: | (V | Voltage<br>(Vac at 50 ∕ 60 Hz) | | | Current<br>(Amps) | |---------|--------------------------------|---------|----------|-------------------| | Nominal | Minimum | Maximum | +/- 3 Hz | Maximum | | 110 | 90 | 137 | 50/60 | 4.1 at 90 Vac | #### Input Requirements | Voltage<br>(Vdc) | | rent<br>nps) | 1 | lation<br>ance) | |------------------|---------|--------------|----|-----------------| | Nominal | Minimum | Maximum | +% | -% | | +5.0 | 2.3 | 15.0 | 5 | 4 | | -5.0 | 0.0 | 0.3 | 10 | 8 | | +12.0 | 0.4 | 4.2 | 5 | 4 | | -12.0 | 0.0 | 0.25 | 10 | 9 | #### Vdc Output | Voltage<br>(Vac) | Current<br>(Amps) | | Voltage Limits<br>(Vac) | | |------------------|-------------------|---------|-------------------------|---------| | Nominal | Minimum | Maximum | Minimum | Maximum | | 120 | 0.0 | 1.0 | 88 | 137 | #### Vac Output ### 1-82 Expansion Unit ### Power Supply Connectors and Pin Assignments The power connector on the expansion board is a 12-pin male connector that plugs into the power-supply connectors. The pin configurations and locations are shown below: **Power Supply and Connectors** ### Over-Voltage/Over-Current Protection | Voltage Nominal Vac | Type Protection | Rating Amps | |---------------------|-----------------|-------------| | 110 | Fuse | 5 | Power On/Off Cycle: When the supply is turned off for a minimum of 1.0 second, and then turned on, the power-good signal will be regenerated. The power-good signal indicates that there is adequate power to continue processing. If the power goes below the specified levels, the power-good signal triggers a system shutdown. This signal is the logical AND of the dc output-voltage sense signal and the ac input voltage fail signal. This signal is TTL-compatible up-level for normal operation or down-level for fault conditions. The ac fail signal causes power-good to go to a down-level when any output voltage falls below the regulation limits. The dc output-voltage sense signal holds the power-good signal at a down level (during power-on) until all output voltages have reached their respective minimum sense levels. The power-good signal has a turn-on delay of at least 100 ms but no greater than 500 ms. The sense levels of the dc outputs are: | Output<br>(Vdc) | Minimum<br>(Vdc) | Sense Voltage Nominal<br>(Vdc) | Maximum<br>(Vdc) | |-----------------|------------------|--------------------------------|------------------| | +5 | +4.5 | + 5.0 | +5.5 | | -5 | -4.3 | -5.0 | -5.5 | | +12 | +10.8 | +12.0 | +13.2 | | -12 | -10.2 | -12.0 | -13.2 | ### **Extender Card** The extender card is a four-plane card. The extender card redrives the I/O channel to provide sufficient power to avoid capacitive effects of the cable. The extender card presents only one load per line of the I/O channel. The extender card has a wait-state generator that inserts a wait-state on 'memory read' and 'memory write' operations (except refreshing) for all memory contained in the expansion unit. The address range for wait-state generation is controlled by switch settings on the extender card. The DIP switch on the extender card should be set to indicate the maximum contiguous read/write memory housed in the system unit. The extender card switch settings are located in "Appendix G: Switch Settings." Switch positions 1 through 4 correspond to address bits hex A19 to hex A16, respectively. The switch settings determine which address segments have a wait state inserted during 'memory read' and 'memory write' operations. Wait states are required for any memory, including ROM on option adapters, in the expansion unit. Wait states are not inserted in the highest segment, hex addresses F0000 to FFFFF (segment F). ### **Extender Card Programming Considerations** Several registers associated with the expansion option are programmable and readable for diagnostic purposes. The following figure indicates the locations and functions of the registers on the extender card. | Location | Function | | | |---------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Memory FXXXX(*)<br>Port 210<br>Port 210 | Write to memory to latch address bits Write to latch expansion bus data (ED0 - ED7) Read to verify expansion bus data (ED0 - ED7) | | | | Port 211 | Read high-order address bits (A8 - A15) | | | | Port 211<br>Port 212 | Write to clear wait test latch<br>Read low-order address bits (AO - A7) | | | | Port 213 | Write 00 to disable expansion unit | | | | Port 213<br>Port 213 | Write 00 to disable expansion unit Write 01 to enable expansion unit Read status of expansion unit D0 = enable/disable D1 = wait-state request flag D2-D3 = not used D4-D7 = switch position 1 = Off 0 = On | | | | (*) Example: Write to memory location F123:4=00 Read Port 211 = 12 Read Port 212 = 34 | | | | | (All values in hex) | | | | The expansion unit is automatically enabled upon power-up. The extender card and receiver card will both be written to, if the expansion unit is not disabled when writing to FXXXX. However, the system unit and the expansion unit are read back separately. **Extender Card Block Diagram** ### Receiver Card The receiver card is a four-plane card that fits in expansion slot 8 of the expansion unit. The receiver card redrives the I/O channel to provide sufficient power for additional options and to avoid capacitive effects. Directional control logic is contained on the receiver card to resolve contention and direct data flow on the I/O channel. Steering signals are transmitted back over the expansion cable for use on the extender card. ### **Receiver Card Programming Considerations** Several registers associated with the expansion option are programmable and readable for diagnostic purposes. The following figure indicates the locations and functions of the registers on the receiver card. | Location | Function | | |----------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Memory FXXXX(*) Port 214 Port 214 Port 215 Port 216 | Write to memory to latch address bits Write to latch data bus bits (D0 - D7) Read data bus bits (D0 - D7) Read high-order address bits (A8 - A15) Read low-order address bits (A0 - A7) | | | (*) Example: Write to memory location F123:4=00 Read Port 215 =12 Read Port 216 =34 (All values in hex) | | | The expansion unit is automatically enabled upon power-up. The expansion unit and the system unit will be written to, if the expansion unit is not disabled when writing to FXXXX. However, the system unit and the expansion unit are read back separately. Receiver Card Block Diagram # **Expansion Unit Interface Information** The extender card and receiver card rear-panel connectors are the same. Pin and signal assignments for the extender and receiver cards are shown below. | 21<br>42<br>62<br>(a) (a) (a) (a) (a) (a) (a) (a) (a) (a) | | | | | | | |-----------------------------------------------------------|---------------|-----|----------|-----|---------------|--| | Pin | Signal | Pin | Signal | Pin | Signal | | | 1 | +E IRQ6 | 22 | +E D5 | 43 | +E IRQ7 | | | 2 | +E DRQ2 | 23 | +E DRQ1 | 44 | +E D6 | | | 3 | +E DIR | 24 | +E DRQ3 | 45 | +E I/O CH RDY | | | 4 | +E ENABLE | 25 | RESERVED | 46 | +E IRQ3 | | | 5 | +E CLK | 26 | +E ALE | 47 | +E D7 | | | 6 | -E MEM IN EXP | 27 | +E T∕C | 48 | +E D1 | | | 7 | +E A17 | 28 | +E RESET | 49 | -E I/O CH CK | | | 8 | +E A16 | 29 | +E AEN | 50 | +E IRQ2 | | | 9 | +E A5 | 30 | +E A19 | 51 | +E DO | | | 10 | -E DACKO | 31 | +E A14 | 52 | +E D2 | | | 11 | +E A15 | 32 | +E A12 | 53 | +E D4 | | | 12 | +E A11 | 33 | +E A18 | 54 | +E IRQ5 | | | 13 | +E A10 | 34 | -E MEMR | 55 | +E IRQ4 | | | 14 | +E A9 | 35 | -E MEMW | 56 | +E D3 | | | 15 | +E A1 | 36 | +E AO | 57 | GND | | | 16 | +E A3 | 37 | -E DACK3 | 58 | GND | | | 17 | -E DACK1 | 38 | +E A6 | 59 | GND | | | 18 | +E A4 | 39 | -E IOR | 60 | GND | | | 19 | -E DACK2 | 40 | +E A8 | 61 | GND | | | 20 | -E IOW | 41 | +E A2 | 62 | GND | | | 21 | +E A13 | 42 | +E A7 | | , | | E = Extended #### **Connector Specifications** ### **IBM 80 CPS Printers** The IBM 80 CPS (characters-per-second) Printers are self-powered, stand-alone, tabletop units. They attach to the system unit through a parallel signal cable, 6 feet in length. The units obtain ac power from a standard wall outlet (120 Vac). The printers are 80 cps, bidirectional, wire-matrix devices. They print characters in a 9 by 9 dot matrix with a 9-wire head. They can print in a compressed mode of 132 characters per line, in a standard mode of 80 characters per line, in a double width, compressed mode of 66 characters per line, and in a double width mode of 40 characters per line. The printers can print double-size characters and double-strike characters. The printers print the standard ASCII, 96-character, uppercase and lowercase character sets. A printer without an extended character set also has a set of 64 special block graphic characters. The IBM 80 CPS Graphics Printer has additional capabilities including: an extended character set for international languages, subscript, superscript, an underline mode, and programmable graphics. The printers can also accept commands setting the line-feed control desired for the application. They attach to the system unit through the printer adapter or the combination monochrome display and printer adapter. The cable is a 25-lead shielded cable with a 25-pin D-shell connector at the system unit end, and a 36-pin connector at the printer end. | $\Gamma$ | | | | | |----------|------------------------------|------------------------------------|--------------------------|--| | (1) | Print Method: | Serial-impact dox | matrix | | | (2) | Print Speed: | 80 cps | | | | (3) | Print Direction: | Bidirectional with logical seeking | | | | (4) | Number of Pins in Head: | 9 | | | | (5) | Line Spacing: | 1/16 inch (4.23 m | m) or programmable | | | (6) | Printing Characteristics | | | | | | Matrix: | 9 x 9 | | | | | Character Set: | Full 96-character | ASCII with descenders | | | } | | plus 9 internationa | al characters/symbols. | | | | Graphic Character: | See "Additional Pr | inter Specifications" | | | (7) | Printing Sizes | | | | | | | | Maximum | | | | | Characters | characters | | | | | per inch | per inch | | | | Normal: | 10 | 80 | | | | Double Width: | 5 | 40 | | | | Compressed: | 16.5 | 132 | | | | Double Width-Compressed: | 8.25 | 66 | | | (8) | Media Handling | | | | | `-' | Paper Feed: | Adjustable sprocke | et pin feed | | | | Paper Width Range: | • | to 10 inch (254 mm) | | | | Copies: | One original plus t | wo carbon copies (total | | | | | thickness not to ex | ceed 0.012 inch (0.3 | | | | | mm)). Minimum pa | aper thickness is 0.0025 | | | | | inch (0.064 mm). | | | | | Paper Path: | Rear | | | | (9) | Interfaces | | | | | | Standard: | Parallel 8-bit | | | | | | Data and Control L | ines | | | (10) | Inked Ribbon | | | | | | Color: | Black | | | | | Type: | Cartridge | | | | | Life Expectancy: | 3 million characte | rs | | | (11) | Environmental Conditions | | | | | | Operating Temperature Range: | 41 to 95°F (5 to 3! | 5°C) | | | | Operating Humidity: | 10 to 80% non-co | ndensing | | | (12) | Power Requirement | | | | | | Voltage: | 120 Vac, 60 Hz | | | | 1 | Current: | 1 A maximum | | | | Ι. | Power Consumption: | 100 VA maximum | | | | (13) | Physical Characteristics | | | | | | Height: | 4.2 inches (107 m | | | | | Width: | 14.7 inches (374 r | | | | | Depth: | 12.0 inches (305 r | | | | | Weight: | 12 pounds (5.5 kg) | ) | | ### **Printer Specifications** | (6) | Printing Characteristics IBM 80 CPS Matrix Printer Graphics: | 64 block characters. | | |-----|---------------------------------------------------------------------------|------------------------------------------|--------------------------------------------------------------------------------------------| | | | | | | (6) | Printing Characteristics IBM 80 CPS Graphics Printer Extra Character Set: | • | aracters. Numbers 176<br>nic characters. Numbers<br>relected Greek<br>s 240 to 255 contain | | | | | 2 are ASCII numbers 3,<br>Il numbers 128 to 175<br>aracters. | | | Graphics: | There are 20 block of programmable graph | | | (7) | Printing Sizes | Characters<br>per inch | Maximum<br>characters<br>per line | | | Subscript:<br>Superscript: | 10<br>10 | 80<br>80 | ### **Additional Printer Specifications** ### Setting the DIP Switches There are two DIP switches on the control circuit board. In order to satisfy the user's specific requirements, desired control modes are selectable by the DIP switches. The functions of the switches and their preset conditions at the time of shipment are as shown in the following figures. Location of Printer DIP Switches | Switch<br>Number | Function | On | Off | Factory-Set<br>Condition | |------------------|---------------------|------------|-------------------------------|--------------------------| | 1-1 | Not Applicable | _ | _ | On | | 1-2 | CR | Print Only | Print &<br>Line Feed | On | | 1-3 | Buffer Full | Print Only | Print &<br>Line Feed | Off | | 1-4 | Cancel Code | Invalid | Valid | Off | | 1-5 | Delete Code | Invalid | Valid | On | | 1-6 | Error Buzzer | Sounds | Does Not<br>Sound | On | | 1-7 | Character Generator | N.A. | Graphic<br>Patterns<br>Select | Off | | 1-8 | SLCT IN Signal | Fixed | Not Fixed | On | Functions and Conditions of DIP Switch 1 (Matrix) #### 1-94 Printers | Switch<br>Number | Function | On | Off | Factory-Set<br>Condition | |------------------|---------------------|---------------------|-------------------------|--------------------------| | 2-1 | Not Applicable | _ | _ | On | | 2-2 | Not Applicable | | _ | On | | 2-3 | Auto Feed XT Signal | Fixed<br>Internally | Not Fixed<br>Internally | Off | | 2-4 | Coding Table Select | N.A. | Standard | Off | ### Functions and Conditions of DIP Switch 2 (Matrix) | Switch<br>Number | Function | On | Off | Factory-Set<br>Condition | |------------------|---------------------|---------------------|-------------------------|--------------------------| | 1-1 | Not Applicable | _ | _ | On | | 1-2 | CR | Print Only | Print &<br>Line Feed | On | | 1-3 | Buffer Full | Print Only | Print &<br>Line Feed | Off | | 1-4 | Cancel Code | Invalid | Valid | Off | | 1-5 | Not Applicable | | | On | | 1-6 | Error Buzzer | Sound | Does Not<br>Sound | On | | 1-7 | Character Generator | Set 2 | Set 1 | Off | | 1-8 | SLCT IN Signal | Fixed<br>Internally | Not Fixed<br>Internally | On | ### Functions and Conditions of DIP Switch 1 (Graphics) | Switch<br>Number | Function | On | Off | Factory-Set<br>Condition | |------------------|------------------------------|---------------------|-------------------------|--------------------------| | 2-1 | Form Length | 12 Inches | 11 Inches | Off | | 2-2 | Line Spacing | 1/8 Inch | 1/6 Inch | Off | | 2-3 | Auto Feed XT Signal | Fixed<br>Internally | Not Fixed<br>Internally | Off | | 2-4 | 1 Inch Skip Over Perforation | Valid | Not Valid | Off | ### Functions and Conditions of DIP Switch 2 (Graphics) ### Parallel Interface Description ### Specifications: - Data transfer rate: 1000 cps (maximum) - Synchronization: By externally-supplied STROBE pulses. - Handshaking ACKNLG or BUSY signals. - Logic level: Input data and all interface control signals are compatible with the TTL level. Connector: Plug: 57-30360 (Amphenol) Connector pin assignment and descriptions of respective interface signals are provided on the following pages. #### Data transfer sequence: Parallel Interface Timing Diagram | Signal<br>Pin No. | Return<br>Pin No. | Signal | Direction | Description | |-------------------|-------------------|--------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | 19 | STROBE | In | STROBE pulse to read data in. Pulse width must be more than 0.5 $\mu$ s at receiving terminal. The signal level is normally "high"; read-in of data is performed at the "low" level of this signal. | | 2 | 20 | DATA 1 | In | These signals represent | | 3 | 21 | DATA 2 | In | information of the 1st to | | 4 | 22 | DATA 3 | In | 8th bits of parallel data | | 5 | 23 | DATA 4 | In | respectively. Each signal | | 6 | 24 | DATA 5 | In | is at ''high'' level when | | 7 | 25 | DATA 6 | In | data is logical "1" and | | 8 | 26 | DATA 7 | In | ''low'' when logical ''0.'' | | 9 | 27 | DATA 8 | In | | | 10 | 28 | ACKNLG | Out | Approximately 5 $\mu$ s pulse; "low" indicates that data has been received and the printer is ready to accept other data. | | 11 | 29 | BUSY | Out | A "high" signal indicates that the printer cannot receive data. The signal becomes "high" in the following cases: 1. During data entry. 2. During printing operation. 3. In "offline" state. 4. During printer error status. | Connector Pin Assignment and Descriptions of Interface Signals (Part 1 of 3) | Signal<br>Pin No. | Return<br>Pin No. | Signal | Direction | Description | |-------------------|-------------------|-----------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 12 | 30 | PE | Out | A "high" signal indicates that the printer is out of paper. | | 13 | · <u></u> | SLCT | Out | This signal indicates that the printer is in the selected state. | | 14 | _ | AUTO<br>FEED XT | In | With this signal being at "low" level, the paper is automatically fed one line after printing. (The signal level can be fixed to "low" with DIP SW pin 2-3 provided on the control circuit board.) | | 15 | _ | NC | | Not used. | | 16 | _ | 0V | | Logic GND level. | | 17 | <del></del> | CHASSIS-<br>GND | _ | Printer chassis GND. In<br>the printer, the chassis<br>GND and the logic GND<br>are isolated from each<br>other. | | 18 | _ | NC | _ | Not used. | | 19-30 | | GND | _ | ''Twisted-Pair Return''<br>signal; GND level. | | 31 | _ | INIT | In | When the level of this signal becomes "low" the printer controller is reset to its initial state and the print buffer is cleared. This signal is normally at "high" level, and its pulse width must be more than 50 $\mu$ s at the receiving terminal. | Connector Pin Assignment and Descriptions of Interface Signals (Part 2 of 3) | Signal<br>Pin No. | Return<br>Pin No. | Signal | Direction | Description | | | |-------------------|-------------------|---------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 32 | | ERROR | Out | The level of this signal becomes "low" when the printer is in "Paper End" state, "Offline" state and "Error" state. | | | | 33 | | GND | _ | Same as with pin numbers 19 to 30. | | | | 34 | | NC | | Not used. | | | | 35 | | | | Pulled up to +5 Vdc<br>through 4.7 k-ohms<br>resistance. | | | | 36 | _ | SLCT IN | In | Data entry to the printer is possible only when the level of this signal is "low." (Internal fixing can be carried out with DIP SW 1-8. The condition at the time of shipment is set "low" for this signal.) | | | **Notes:** 1. "Direction" refers to the direction of signal flow as viewed from the printer. - "Return" denotes "Twisted-Pair Return" and is to be connected at signal-ground level. - When wiring the interface, be sure to use a twisted-pair cable for each signal and never fail to complete connection on the return side. To prevent noise effectively, these cables should be shielded and connected to the chassis of the system unit and printer, respectively. - 3. All interface conditions are based on TTL level. Both the rise and fall times of each signal must be less than 0.2 $\mu$ s. - 4. Data transfer must not be carried out by ignoring the ACKNLG or BUSY signal. (Data transfer to this printer can be carried out only after confirming the ACKNLG signal or when the level of the BUSY signal is "low.") # Connector Pin Assignment and Descriptions of Interface Signals (Part 3 of 3) # Printer Modes for the IBM 80 CPS Printers The IBM 80 CPS Graphics Printer can use any of the combinations listed below, and the print mode can be changed at any place within a line. The IBM 80 CPS Matrix Printer cannot use the Subscript, Superscript, or Underline print modes. The Double Width print mode will affect the entire line with the matrix printer. The allowed combinations of print modes that can be selected are listed in the following table. Modes can be selected and combined if they are in the same vertical column. | Printer Modes | | | | | | | | | | | | |---------------|---|---|---|--|---|---|---|---|---|---|---| | Normal | X | Х | х | | | | | | | | | | Compressed | | | | | Х | х | Х | | | ľ | | | Emphasized | | | | | | | | | x | Х | X | | Double Strike | Х | | | | Х | | | | x | | | | Subscript | İ | X | | | | Х | | | | x | | | Superscript | | ĺ | X | | | | Х | | | 1 | Х | | Double Width | X | X | x | | x | x | Х | i | Х | Х | X | | Underline | x | Х | х | | х | х | Х | | Х | х | Х | ## **Printer Control Codes** On the following pages you will find complete codes for printer characters, controls, and graphics. You may want to keep them handy for future reference. The printer codes are listed in ASCII decimal numeric order (from NUL which is 0 to DEL which is 127). The examples given in the Printer Function descriptions are written in the BASIC language. The "input" description is given when more information is needed for programming considerations. ASCII decimal values for the printer control codes can be found under "Printer Character Sets." The descriptions that follow assume that the printer DIP switches have not been changed from their factory settings. | · · · · · · · · · · · · · · · · · · · | | |---------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Printer | Duinton Franction | | Code | Printer Function | | NUL | Null Used with ESC B and ESC D as a list terminator. NUL is also used with other printer control codes to select options (for example, ESC S). Example: LPRINT CHR\$ (0); | | BEL | <b>Bell</b> Sounds the printer buzzer for 1 second. Example: LPRINT CHR\$ (7); | | нт | Horizontal Tab Tabs to the next horizontal tap stop. Tab stops are set with ESC D. No tab stops are set when the printer is powered on. (Graphics Printer sets a tab stop every 8 columns when powered on.) Example: LPRINT CHR\$ (9); | | LF | Line Feed Spaces the paper up one line. Line spacing is 1/6-inch unless reset by ESC A, ESC 0, ESC 1, ESC 2 or ESC 3. Example: LPRINT CHR\$(10); | | VT | Vertical Tab Spaces the paper to the next vertical tab position. (Graphics Printer does not allow vertical tabs to be set; therefore, the VT code is treated as LF.) Example: LPRINT CHR\$ (11); | | FF | Form Feed Advances the paper to the top of the next page. Note: The location of the paper, when the printer is powered on, determines the top of the page. The next top of page is 11 inches from that position. ESC C can be used to change the page length. Example: LPRINT CHR\$ (12); | | CR | Carriage Return Ends the line that the printer is on and prints the data remaining in the printer buffer. (No Line Feed operation takes place.) Note: IBM Personal Computer BASIC adds a Line Feed unless 128 is added [for example, CHR\$ (141)]. Example: LPRINT CHR\$ (13); | | Printer | | |---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Code | Printer Function | | so | Shift Out (Double Width) Changes the printer to the Double Width print mode. Note: A Carriage Return, Line Feed or DC4 cancels Double Width print mode. Example: LPRINT CHR\$(14); | | SI | Shift In (Compressed) Changes the printer to the Compressed Character print mode. Example: LPRINT CHR\$(15); | | DC1 | Device Control 1 (Printer Selected) (Graphics Printer ignores DC1) Printer accepts data from the system unit. Printer DIP switch 1-8 must be set to the Off position. Example: LPRINT CHR\$(17); | | DC2 | Device Control 2 (Compressed Off) Stops printing in the Compressed print mode. Example: LPRINT CHR(18); | | DC3 | Device Control 3 (Printer Deselected) (Graphics Printer ignores DC3) Printer does not accept data from the system unit. The system unit must have the printer select line low, and DIP switch 1-8 must be in the Off position. Example: LPRINT CHR\$(19); | | DC4 | Device Control 4 (Double Width Off) Stops printing in the Double Width print mode. Example: LPRINT CHR\$(20); | | CAN | Cancel Clears the printer buffer. Control codes, except SO, remain in effect. Example: LPRINT CHR\$ (24); | | ESC | Escape Lets the printer know that the next data sent is a printer command. (See the following list of commands.) Example: LPRINT CHR\$(27); | | Printer<br>Code | Printer Function | |-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ESC - | Escape Minus (Underline) Format: ESC -;n; (Graphics Printer only) ESC - followed by a 1, prints all of the following data with an underline. ESC - followed by a 0 (zero), cancels the Underline print mode. Example: LPRINT CHR\$(27);CHR\$(45);CHR\$(1); | | ESC 0 | Escape Zero (1/8-Inch Line Feeding) Changes paper feeding to 1/8 inch. Example: LPRINT CHR\$(27);CHR\$(48); | | ESC 1 | Escape 1 (7/72-Inch Line Feeding) Changes paper feed to 7/72 inch. Example: LPRINT CHR\$(27);CHR\$(49); | | ESC 2 | Escape Two (Starts Variable Line Feeding) ESC 2 is an execution command for ESC A. If no ESC A command has been given, line feeding returns to 1/6-inch. Example: LPRINT CHR\$(27);CHR\$(50); | | ESC 3 | Escape Three (Variable Line Feeding) Format: ESC 3;n; (Graphics Printer only) Changes the paper feeding to n/216-inch. The example below sets the paper feeding to 54/216 (1/4) inch. The value of n must be between 1 and 255. Example: LPRINT CHR\$(27);CHR\$(51);CHR\$(54); | | ESC 6 | Escape Six (Select Character Set 2) (Graphics Printer only) Selects character set 2. (See "Printer Character Set 2.") Example: LPRINT CHR\$(27);CHR\$(54); | | ESC 7 | Escape Seven (Select Character Set 1.) (Graphics Printer only) Selects character set 1. (See "Printer Character Set 1.") Character set 1 is selected when the printer is powered on or reset. Example: LPRINT CHR\$(27);CHR\$(55); | | ESC 8 | Escape Eight (Ignore Paper End) Allows the printer to print to the end of the paper. The printer ignores the Paper End switch. Example: LPRINT CHR\$(27);CHR\$(56); | | Printer<br>Code | Printer Function | |-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ESC 9 | Escape Nine (Cancel Ignore Paper End) Cancels the Ignore Paper End command. ESC 9 is selected when the printer is powered on or reset. Example: LPRINT CHR\$(27);CHR\$(57); | | ESC < | Escape Less Than (Home Head) (Graphics Printer only) The print head will return to the left margin to print the line following ESC <. This will occur for one line only. Example: LPRINT CHR\$(27);CHR\$(60); | | ESC A | Escape A (Sets Variable Line Feeding) Format: ESC A;n; Escape A sets the line-feed to n/72-inch. The example below tells the printer to set line feeding to 24/72-inch. ESC 2 must be sent to the printer before the line feeding will change. For example, ESC A;24 (text) ESC 2 (text). The text following ESC A;24 will space at the previously set line-feed increments. The text following ESC 2 will be printed with new line-feed increments of 24/72-inch. Any increment between 1/72 and 85/72 may be used. Example: LPRINT CHR\$(27);CHR\$(65);CHR\$(24);CHR\$(27);CHR\$(50); | | ESC B | Escape B (Set Vertical Tabs) Format: ESC B;n <sub>1</sub> ;n <sub>2</sub> ;n <sub>k</sub> ;NUL; (Graphics Printer ignores ESC B) Sets vertical tab stop positions. Up to 64 vertical tab stop positions are recognized by the printer. The n's, in the format above, are used to indicate tab stop positions. Tab stop numbers must be received in ascending numeric order. The tab stop numbers will not become valid until the NUL code is entered. Once vertical tab stops are established, they will be valid until new tab stops are specified. (If the printer is reset or powered Off, set tab stops are cleared.) If no tab stop is set, the Vertical Tab command behaves as a Line Feed command. ESC B followed only by NUL will cancel tab stops. The form length must be set by the ESC C command prior to setting tabs. Example: LPRINT CHR\$(27);CHR\$(66);CHR\$(10);CHR\$(20);CHR\$(40);CHR\$(0); | | Printer<br>Code | Printer Function | |-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ESC C | Escape C (Set Lines per Page) | | | Format: ESC C;n; Sets the page length. The ESC C command must have a value following it to specify the length of page desired. (Maximum form length for the printer is 127 lines.) The example below sets the page length to 55 lines. The printer defaults to 66 lines per page when powered on or reset. Example: LPRINT CHR\$(27);CHR\$(67);CHR\$(55); | | | Escape C (Set Inches per Page) Format: ESC C;n;m; (Graphics Printer only) Escape C sets the length of the page in inches. This command requires a value of 0 (zero) for n, and a value between 1 and 22 for m. Example: LPRINT CHR\$(27);CHR\$(67);CHR\$(0);CHR\$(12); | | ESC D | Escape D (Set Horizontal Tab Stops) Format: ESC D;n <sub>1</sub> ;n <sub>2</sub> ;n <sub>k</sub> ;NUL; Sets the horizontal tab stop positions. The example below shows the horizontal tab stop positions set at printer column positions of 10, 20, and 40. They are followed by CHR\$(0), the NUL code. They must also be in ascending numeric order as shown. Tab stops can be set between 1 and 80. When in the Compressed print mode, tab stops can be set up to 132. The maximum number of tabs that can be set is 112. The Graphics Printer can have a maximum of 28 tab stops. The HT (CHR\$(9)) is used to execute a tab operation. Example: LPRINT CHR\$(27);CHR\$(68);CHR\$(10)CHR\$(20)CHR\$(40);CHR\$(0); | | ESC E | Escape E (Emphasized) Changes the printer to the Emphasized print mode. The speed of the printer is reduced to half speed during the Emphasized print mode. Example: LPRINT CHR\$(27);CHR\$(69); | | ESC F | Escape F (Emphasized Off) Stops printing in the Emphasized print mode. Example: LPRINT CHR\$(27);CHR\$(70); | | ESC G | Escape G (Double Strike) Changes the printer to the Double Strike print mode. The paper is spaced 1/216 of an inch before the second pass of the print head. Example: LPRINT CHR\$(27);CHR\$(71); | | Printer<br>Code | Printer Function | | | | | | | | | |-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--| | ESC H | Escape H (Double Strike Off) Stops printing in the Double Strike mode. Example: LPRINT CHR\$(27);CHR\$(72); | | | | | | | | | | ESC J | Escape J (Set Variable Line Feeding) Format: ESC J;n; (Graphics Printer only) When ESC J is sent to the printer, the paper will feed in increments of n/216 of an inch. The value of n must be between 1 and 255. The example below gives a line feed of 50/216-inch. ESC J is canceled after the line feed takes place. Example: LPRINT CHR\$(27);CHR\$(74);CHR\$(50); | | | | | | | | | | ESC K | Escape K (480 Bit-Image Graphics Mode) Format ESC K;n <sub>1</sub> ;n <sub>2</sub> ;v <sub>1</sub> ;v <sub>2</sub> ;v <sub>k</sub> ; (Graphics Printer only) Changes from the Text mode to the Bit-Image Graphics mode. n <sub>1</sub> and n <sub>2</sub> are one byte, which specify the number of bit-image data bytes to be transferred. v <sub>1</sub> through v <sub>k</sub> are the bytes of the bit-image data. The number of bit-image data bytes (k) is equal to n <sub>1</sub> +256n <sub>2</sub> and cannot exceed 480 bytes. At every horizontal position, each byte can print up to 8 vertical dots. Bit-image data may be mixed with text data on the same line. | | | | | | | | | | | Note: Assign values to n <sub>1</sub> and n <sub>2</sub> as follows: n <sub>1</sub> represents values from 0 - 255. n <sub>2</sub> represents values from 0 - 1 x 256. MSB is most significant bit and LSB is least significant bit. | | | | | | | | | | | MSB LSB | | | | | | | | | | | 15 14 13 12 11 10 9 8<br>2 2 2 2 2 2 2 2 | | | | | | | | | | | n <sub>1</sub> | | | | | | | | | | | MSB LSB | | | | | | | | | | | 2 2 2 2 2 2 2 | | | | | | | | | Data sent to the printer. | Text (20 characters) | ESC | Κ | n=360 | Bit-image data | Next data | |----------------------|-----|---|-------|----------------|-----------| | | | | | | | In text mode, 20 characters in text mode correspond to 120 bit-image positions ( $20 \times 6 = 120$ ). The printable portion left in Bit-Image mode is 360 dot positions (480 - 120 = 360). Data sent to the printer. #### Example: #### TYPE B:GRAPH.TXT - 1 OPEN PRINTER IN RANDOM MODE WITH LENGTH OF 255 - 2 OPEN "LPT1:" AS #1 - 3 WIDTH "LPT1:",255 - 4 PRINT #1,CHR\$(13);CHR\$(10); - 5 SLASH\$=CHR\$(1)+CHR\$(02)+CHR\$(04)+CHR\$(08) - 6 SLASH\$=SLASH\$+CHR\$(16)+CHR\$(32)+CHR\$(64)+CHR\$(128)+CHR\$(0) - 7 GAP\$=CHR\$(0)+CHR\$(0) - 8 NDOTS=480 - 9 'ESC K N1 N2 - 10 PRINT #1,CHR\$(27);"K";CHR\$(NDOTS MOD 256);CHR\$(FIX (NDOTS/256)); - 11 'SEND NDOTS NUMBER OF BIT IMAGE BYTES - 12 FOR I=1 TO NDOTS/12 'NUMBER OF SLASHES TO PRINT USING GRAPHICS - 13 PRINT #1, SLASH\$; GAP\$; - 14 NEXT I - 15 CLOSE - 16 END This example will give you a row of slashes printed in the 480 Bit-Image mode. | Printer<br>Code | Printer Function | |-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ESC L | Escape L (960 Bit-Image Graphics Mode) | | | Format: ESC L;n <sub>1</sub> ;n <sub>2</sub> ;v <sub>1</sub> ;v <sub>2</sub> ;v <sub>k</sub> ; (Graphics Printer only) Changes from the Text mode to the Bit-Image Graphics mode. The input is similar to ESC K. The 960 Bit-Image mode prints at half the speed of the 480 Bit-Image Graphics mode, but can produce a denser graphic image. The number of bytes of bit-image Data (k) is n <sub>1</sub> + 256n <sub>2</sub> but cannot exceed 960. n <sub>1</sub> is in the range of 0 to 255. | | ESC N | Escape N (Set Skip Perforation) Format ESC N;n; (Graphics Printer only) Sets the Skip Perforation function. The number following ESC N sets the value for the number of lines of Skip Perforation. The example shows a 12-line skip perforation. This will print 54 lines and feed the paper 12 lines. The value of n must be between 1 and 127. ESC N must be reset anytime the page length (ESC C) is changed. Example: CHR\$(27);CHR\$(78);CHR\$(12); | | ESC O | Escape O (Cancel Skip Perforation) (Graphics Printer only) Cancels the Skip Perforation function. Example: LPRINT CHR\$(27);CHR\$(79); | | ESC S | Escape S (Subscript/Superscript) Format: ESC S;n; (Graphics Printer only) Changes the printer to the Subscript print mode when ESC S is followed by a 1, as in the example below. When ESC S is followed by a 0 (zero), the printer will print in the Superscript print mode. Example: LPRINT CHR\$(27);CHR\$(83);CHR\$(1); | | ESCT | Escape T (Subscript/Superscript Off) (Graphics Printer only) The printer stops printing in the Subscript or Superscript print mode. Example: LPRINT CHR\$(27);CHR\$(84); | | ESC U | Escape U (Unidirectional Printing) Format: ESC U;n; (Graphics Printer only) The printer will print from left to right following the input of ESC U;1. When ESC U is followed by a 0 (zero), the left to right printing operation is canceled. The Unidirectional print mode (ESC U) ensures a more accurate print-start position for better print quality. Example: LPRINT CHR\$(27);CHR\$(85);CHR\$(1); | | Printer<br>Code | Printer Function | |-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ESC W | Escape W (Double Width) Format: ESC W;n; (Graphics Printer only) Changes the printer to the Double Width print mode when ESC W is followed by a 1. This mode is not canceled by a line-feed operation and must be canceled with ESC W followed by a 0 (zero). Example: LPRINT CHR\$(27);CHR\$(87);CHR\$(1); | | ESC Y | Escape Y (960 Bit-Image Graphics Mode Normal Speed) Format: ESC Y n <sub>1</sub> ;n <sub>2</sub> ;v <sub>1</sub> ,v <sub>2</sub> ;v <sub>k</sub> ; (Graphics Printer only) Changes from the Text mode to the 960 Bit-Image Graphics mode. The printer prints at normal speed during this operation and cannot print dots on consecutive dot positions. The input of data is similar to ESC L. | | ESC Z | Escape Z (1920 Bit-Image Graphics Mode) Format: ESC Z;n <sub>1</sub> ;n <sub>2</sub> ;v <sub>1</sub> ;v <sub>2</sub> ;v <sub>k</sub> ; (Graphics Printer only) Changes from the Text mode to the 1920 Bit-Image Graphics mode. The input is similar to the other Bit-Image Graphics modes. ESC Z can print only every third dot position. | | DEL | Delete (Clear Printer Buffer) (Graphics Printer ignores DEL) Clears the printer buffer. Control codes, except SO, still remain in effect. DIP switch 1-5 must be in the Off position. Example: LPRINT CHR\$(127); | | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | |-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | NUL | | | | | | | BEL | | нт | | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | | LF | VT | FF | CR | SO | SI | | DC1 | DC2 | DC3 | | 20 | 21 | 22 | 23 | 24 | 25 | 26 | 27 | 28 | 29 | | DC4 | | | | CAN | | | ESC | | | | 30 | 31 | 32 | 33 | 34 | 35 | 36 | 37 | 38 | 39 | | | | SP | ! | " | # | \$ | % | & | • | | 40 | 41 | 42 | 43 | 44 | 45 | 46 | 47 | 48 | 49 | | ( | ) | * | + | , | | | / | 0 | 1 | | 50 | 51 | 52 | 53 | 54 | 55 | 56 | 57 | 58 | 59 | | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | : | ; | | 60 | 61 | 62 | 63 | 64 | 65 | 66 | 67 | 68 | 69 | | < | = | > | ? | ට | Α | В | С | D | Е | | 70 | 71 | 72 | 73 | 74 | 75 | 76 | 77 | 78 | 79 | | F | G | Н | 1 | J | K | L | М | N | 0 | | 80 | 81 | 82 | 83 | 84 | 85 | 86 | 87 | 88 | 89 | | Р | Q | R | S | T | U | V | W | X | Y | | 90 | 91 | 92 | 93 | 94 | 95 | 96 | 97 | 98 | 99 | | Z | | \ | ] | ^ | | • | а | b | С | | 100 | 101 | 102 | 103 | 104 | 105 | 106 | 107 | 108 | 109 | | d | е | f | g | h | i | j | k | 1 | m | | 110 | 111 | 112 | 113 | 114 | 115 | 116 | 117 | 118 | 119 | | n | o | р | q | r | S | t | u | V | W | | 120 | 121 | 122 | 123 | 124 | 125 | 126 | 127 | 128 | 129 | | x | у | z | { | 1 | } | ~ | DEL | NUL | | Matrix Printer Character Set (Part 1 of 2) Matrix Printer Character Set (Part 2 of 2) | _ 0 | _1_, | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | |-----|------|-----|-----|-----|------|-----|-----|-----|-----| | NUL | | | | | | | BEL | | нт | | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | | LF | VT | FF | CR | 80 | SI | | | DC2 | | | 20 | 21 | 22 | 23 | 24 | 25 | 26 | 27 | 28 | 29 | | DC4 | | | | CAN | | | ESC | | | | 30 | 31 | 32 | 33 | 34 | 35 | 36 | 37 | 38 | 39 | | | | SP | ! | ,, | # | \$ | % | & | • | | 40 | 41 | 42 | 43 | 44 | 45 | 46 | 47 | 48 | 49 | | ( | ) | * | + | , | | | / | 0 | 1 | | 50 | 51 | 52 | 53 | 54 | 55 | 56 | 57 | 58 | 59 | | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | : | ; | | 60 | 61 | 62 | 63 | 64 | 65 | 66 | 67 | 68 | 69 | | ٦ | | 02 | | | - 03 | | T | | ٦ | | < | = | > | ? | ට | Α | В | С | D | Е | | 70 | 71 | 72 | 73 | 74 | 75 | 76 | 77 | 78 | 79 | | F | G | Η | | J | K | L | М | N | 0 | | 80 | 81 | 82 | 83 | 84 | 85 | 86 | 87 | 88 | 89 | | Р | Q | R | S | T | U | V | W | X | Y | | 90 | 91 | 92 | 93 | 94 | 95 | 96 | 97 | 98 | 99 | | Z | [ | \ | ] | ^ | | • | а | b | С | | 100 | 101 | 102 | 103 | 104 | 105 | 106 | 107 | 108 | 109 | | d | е | f | g | h | i | j | k | 1 | m | | 110 | 111 | 112 | 113 | 114 | 115 | 116 | 117 | 118 | 119 | | n | o | р | q | r | s | t | u | v | w | | 120 | 121 | 122 | 123 | 124 | 125 | 126 | 127 | 128 | 129 | | x | у | z | { | | } | ~ | | NUL | | **Graphics Printer Character Set 1 (Part 1 of 2)** Graphics Printer Character Set 1 (Part 2 of 2) | NUL | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-----|-----|----------|----------|----------|----------|----------|-----|-----| | LF VT FF CR SO SI DC2 20 21 22 23 24 25 26 27 28 29 DC4 S CAN ESC L L L L L L L L L L L L L L L L L L L L L L L L L L L L L L L L L L L L L L L L L L L L L L L L L L L L L L L L L L L L L L L L L L L L L L L L L L L L L L L L L L L <td>NUL</td> <td></td> <td></td> <td><b>Y</b></td> <td><b>♦</b></td> <td><b>.</b></td> <td><b>^</b></td> <td>BEL</td> <td></td> <td>нт</td> | NUL | | | <b>Y</b> | <b>♦</b> | <b>.</b> | <b>^</b> | BEL | | нт | | CAN ESC | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | | DC4 S | LF | VT | FF | CR | SO | SI | | | DC2 | | | 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 ( ) * + , - . / 0 1 50 51 52 53 54 55 56 57 58 59 2 3 4 5 6 7 8 9 : ; 60 61 62 63 64 65 66 67 68 69 C = > ? 3 A B C D E 70 71 72 73 74 75 76 77 78 79 F G H J J K L M N O 80 81 82 83 84 85 86 87 88 89 P Q R S T | 20 | 21 | 22 | 23 | 24 | 25 | 26 | 27 | 28 | 29 | | SP ! '' # \$ % & ' 40 41 42 43 44 45 46 47 48 49 ( ) * + , — . / O 1 50 51 52 53 54 55 56 57 58 59 2 3 4 5 6 7 8 9 : ; 60 61 62 63 64 65 66 67 68 69 < = > ? | DC4 | δ | | | CAN | | | ESC | | | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | 30 | 31 | 32 | 33 | 34 | 35 | 36 | 37 | 38 | 39 | | | | | SP | ! | ,, | | \$ | % | | | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | 40 | 41 | 42 | 43 | 44 | 45 | 46 | 47 | 48 | 49 | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | ( | ) | * | + | , | | • | / | 0 | 1 | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | 50 | 51 | 52 | 53 | 54 | 55 | 56 | 57 | 58 | 59 | | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | : | ; | | - - ? 3 A B C D E 70 71 72 73 74 75 76 77 78 79 F G H I J K L M N O 80 81 82 83 84 85 86 87 88 89 P Q R S T U V W X Y 90 91 92 93 94 95 96 97 98 99 Z [ \ ] \ \ a b c 100 101 102 103 104 105 106 107 108 109 d e f g h i j k I m 110 111 112 113 114 115 116 117 118 119 n o p q r s <td>60</td> <td>61</td> <td>62</td> <td>63</td> <td>64</td> <td>65</td> <td>66</td> <td>67</td> <td>68</td> <td>69</td> | 60 | 61 | 62 | 63 | 64 | 65 | 66 | 67 | 68 | 69 | | F G H I J K L M N O 80 81 82 83 84 85 86 87 88 89 P Q R S T U V W X Y 90 91 92 93 94 95 96 97 98 99 Z [ \ ] \ ] \ \ _ \ \ a b c 100 101 102 103 104 105 106 107 108 109 d e f g h i j k I m 110 111 112 113 114 115 116 117 118 119 n o p q r s t u v w 120 121 122 123 124 125 126 127 128 129 | < | II | ^ | - | | | _ | С | D | Ε | | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | 70 | 71 | 72 | 73 | 74 | 75 | 76 | 77 | 78 | 79 | | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | F | G | Н | 1 | J | K | L | M | N | Ο | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | 80 | 81 | 82 | 83 | 84 | 85 | 86 | 87 | 88 | 89 | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | Ĺ <u> </u> | | | | • | ) | | | | | | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | 90 | 91 | 92 | 93 | 94 | 95 | 96 | 97 | 98 | 99 | | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | | | \ | | | | | | | | | n o p q r s t u v w | 100 | 101 | 102 | 103 | 104 | 105 | 106 | 107 | 108 | 109 | | n o p q r s t u v w | d | е | f | g | h | i | j | k | 1 | m | | 120 121 122 123 124 125 126 127 128 129 | 110 | 111 | 112 | 113 | 114 | 115 | 116 | 117 | 118 | 119 | | | | | | i - | <u> </u> | | | | | | | x y z { ; } ~ ç ü | 120 | 121 | 122 | 123 | 124 | 125 | 126 | 127<br>T | 128 | 129 | | | 1 | 1 | 1 | ا د | ١. | ر ا | ۱ | 1 | 1 | ١ ا | Graphics Printer Character Set 2 (Part 1 of 2) Graphics Printer Character Set 2 (Part 2 of 2) ## IBM Printer Adapter The printer adapter is specifically designed to attach printers with a parallel port interface, but it can be used as a general input/output port for any device or application that matches its input/output capabilities. It has 12 TTL-buffer output points, which are latched and can be written and read under program control using the processor In or Out instruction. The adapter also has five steady-state input points that may be read using the processor's In instructions. In addition, one input can also be used to create a processor interrupt. This interrupt can be enabled and disabled under program control. Reset from the power-on circuit is also ORed with a program output point, allowing a device to receive a power-on reset when the processor is reset. The input/output signals are made available at the back of the adapter through a right-angled, PCB-mounted, 25-pin, D-shell connector. This connector protrudes through the rear panel of the system or expansion unit, where a cable may be attached. When this adapter is used to attach a printer, data or printer commands are loaded into an 8-bit, latched, output port, and the strobe line is activated, writing data to the printer. The program then may read the input ports for printer status indicating when the next character can be written, or it may use the interrupt line to indicate "not busy" to the software. The output ports may also be read at the card's interface for diagnostic loop functions. This allows faults to be isolated between the adapter and the attaching device. This same function is also part of the combination IBM Monochrome Display and Printer Adapter. A block diagram of the printer adapter is on the next page. Printer Adapter Block Diagram ## **Programming Considerations** The printer adapter responds to five I/O instructions: two output and three input. The output instructions transfer data into 2 latches whose outputs are presented on pins of a 25-pin D-shell connector. Two of the three input instructions allow the processor to read back the contents of the two latches. The third allows the processor to read the real time status of a group of pins on the connector. A description of each instruction follows. | IBM Monochrome Display &<br>Printer Adapter | | | | Printer . | Adapter | | | |---------------------------------------------|-------|-------|---------------------------|-----------|---------|-------|-------| | Output to address hex 3BC | | | Output to address hex 378 | | | | | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit O | | Pin 9 | Pin 8 | Pin 7 | Pin 6 | Pin 5 | Pin 4 | Pin 3 | Pin 2 | The instruction captures data from the data bus and is present on the respective pins. These pins are each capable of sourcing 2.6 mA and sinking 24 mA. It is essential that the external device not try to pull these lines to ground. | IBM Monochrome Dis<br>Printer Adapter | | Printer / | Adapter | | | |---------------------------------------|---------------|---------------------------|---------|--------|-------| | Output to address hex 3BE | | Output to address hex 37A | | | | | | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit O | | | IRQ<br>Enable | Pin 17 | Pin 16 | Pin 14 | Pin 1 | This instruction causes the latch to capture the five least significant bits of the data bus. The four least significant bits present their outputs, or inverted versions of their outputs, to the respective pins shown above. If bit 4 is written as 1, the card will interrupt the processor on the condition that pin 10 transitions high to low. These pins are driven by open collector drivers pulled to +5 Vdc through 4.7 k-ohm resistors. They can each sink approximately 7 mA and maintain 0.8 volts down-level. | IBM Monochrome Display &<br>Printer Adapter | Printer Adapter | |---------------------------------------------|----------------------------| | Input from address hex 3BC | Input from address hex 378 | This command presents the processor with data present on the pins associated with the out to hex 3BC. This should normally reflect the exact value that was last written to hex 3BC. If an external device should be driving data on these pins (in violation of usage ground rules) at the time of an input, this data will be ORed with the latch contents. | IBM Monochrome Display &<br>Printer Adapter | Printer Adapter | |---------------------------------------------|----------------------------| | Input from address hex 3BD | Input from address hex 379 | This command presents realtime status to the processor from the pins as follows. | 1 | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit O | |---|--------|--------|--------|--------|--------|-------|-------|-------| | | Pin 11 | Pin 10 | Pin 12 | Pin 13 | Pin 15 | _ | _ | _ | | IBM Monochrome Display & Printer Adapter | Printer Adapter | |------------------------------------------|----------------------------| | Input from address hex 3BE | Input from address hex 37A | This instruction causes the data present on pins 1, 14, 16, 17, and the IRQ bit to read by the processor. In the absence of external drive applied to these pins, data read by the processor will exactly match data last written to hex 3BE in the same bit positions. Note that data bits 0-2 are not included. If external drivers are dotted to these pins, that data will be ORed with data applied to the pins by the hex 3BE latch. | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit O | |-------|-------|-------|---------------|--------|--------|--------|-------| | | | | IRQ<br>Enable | Pin 17 | Pin 16 | Pin 14 | Pin 1 | | | | | Por=0 | Por=1 | Por=0 | Por=1 | Por=1 | These pins assume the states shown after a reset from the processor. | Δ | at Standard TTL Levels | | | |---------|------------------------|------------|---------| | | Signal | Adapter | | | | Name | Pin Number | | | | - Strobe | 1 | | | | +Data Bit 0 | 2 | | | | +Data Bit 1 | 3 | ] | | | +Data Bit 2 | 4 | | | | +Data Bit 3 | 5 | | | | +Data Bit 4 | 6 | | | | +Data Bit 5 | 7 | Printer | | Γ | +Data Bit 6 | 8 | | | Printer | +Data Bit 7 | 9 | | | | - Acknowledge | 10 | Adapter | | Γ | +Busy | 11<br>12 | | | | +P.End (out of paper) | | | | | +Select | 13 | } | | | - Auto Feed | 14 | ] | | | – Error | 15 | | | | - Initialize Printer | 16 | | | Ī | - Select Input | 17 | ] | | | Ground | 18-25 | ] | | | | | | **Connector Specifications** ### 1-122 Printer Adapter # IBM Monochrome Display and Printer Adapter This chapter has two functions. The first is to provide the interface to the IBM Monochrome Display. The second provides a parallel interface for the IBM 80 CPS Printer. This second function is fully discussed in the "IBM Printer Adapter" section. The monitor adapter is designed around the Motorola 6845 CRT controller module. There are 4K bytes of static memory on the adapter which is used for the display buffer. This buffer has two ports and may be accessed directly by the processor. No parity is provided on the display buffer. Two bytes are fetched from the display buffer in 553 ns, providing a data rate of 1.8M bytes/second. The monitor adapter supports 256 different character codes. An 8K-byte character generator contains the fonts for the character codes. The characters, values, and screen characteristics are given in "Appendix C: Of Characters, Keystrokes, and Color." This monitor adapter, when used with a display containing P39 phosphor, will not support a light pen. Where possible, only one low-power Schottky (LS) load is present on any I/O slot. Some of the address bus lines have two LS loads. No signal has more than two LS loads. Characteristics of the monitor adapter are listed below: - 80 by 25 screen - Direct-drive output - 9 by 14 character box - 7 by 9 character - 18 kHz monitor - Character attributes IBM Monochrome Display Adapter Block Diagram ## **Programming Considerations** The following table summarizes the 6845 internal data registers, their functions, and their parameters. For the IBM Monochrome Display, the values must be programmed into the 6845 to ensure proper initialization of the device. | Register<br>Number | Register<br>File | Program<br>Unit | IBM Monochrome<br>Display<br>(Address in hex) | |--------------------|------------------------------|-----------------|-----------------------------------------------| | RO | Horizontal Total | Characters | 61 | | R1 | Horizontal Displayed | Characters | 50 | | R2 | Horizontal Sync Position | Characters | 52 | | R3 | Horizontal Sync Width | Characters | F | | R4 | Vertical Total | Character Rows | 19 | | R5 | Vertical Total Adjust | Scan Line | 6 | | R6 | Vertical Displayed | Character Row | 19 | | R7 | Vertical Sync Position | Character Row | 19 | | R8 | Interlace Mode | | 02 | | R9 | Maximum Scan Line<br>Address | Scan Line | D | | R10 | Cursor Start | Scan Line | В | | R11 | Cursor End | Scan Line | С | | R12 | Start Address (H) | | 00 | | R13 | Start Address (L) | | 00 | | R14 | Cursor (H) | | 00 | | R15 | Cursor (L) | | 00 | | R16 | Reserved | | | | R17 | Reserved | | | To ensure proper initialization, the first command issued to the attachment must be to send to CRT control port 1 (hex 3B8), a hex 01, to set the high-resolution mode. If this bit is not set, then the processor access to the monochrome adapter must never occur. If the high-resolution bit is not set, the processor will stop running. System configurations that have both an IBM Monochrome Display Adapter and Printer Adapter, and an IBM Color/Graphics Monitor Adapter, must ensure that both adapters are properly initialized after a power-on reset. Damage to either display may occur if not properly initialized. The IBM Monochrome Display and Printer Adapter supports 256 different character codes. In the character set are alphanumerics and block graphics. Each character in the display buffer has a corresponding character attribute. The character code must be an even address, and the attribute code must be an odd address in the display buffer. The adapter decodes the character attribute byte as defined above. The blink and intensity bits may be combined with the foreground and background bits to further enhance the character attribute functions listed below. | Background<br>R G B | Foreground<br>R G B | Function | |---------------------|---------------------|----------------------------------| | 0 0 0 | 0 0 0 | Non-Display | | 0 0 0 | 0 0 1 | Underline | | 0 0 0 | 1 1 1 | White Character/Black Background | | 1 1 1 | 0 0 0 | Reverse Video | The 4K display buffer supports one screen of 25 rows of 80 characters, plus a character attribute for each display character. The starting address of the buffer is hex B0000. The display buffer can be read from using DMA; however, at least one wait-state will be inserted by the processor. The duration of the wait-state will vary, because the processor/monitor access is synchronized with the character clock on this adapter. Interrupt level 7 is used on the parallel interface. Interrupts can be enabled or disabled through the printer control port. The interrupt is a high-level active signal. The figure below breaks down the functions of the I/O address decode for the adapter. The I/O address decode is from hex 3B0 through hex 3BF. The bit assignment for each I/O address follows: | I/O Register<br>Address | Function | |-------------------------|----------------------| | 3B0 | Not Used | | 3B1 | Not Used | | 3B2 | Not Used | | 3B3 | Not Used | | 3B4* | 6845 Index Register | | 3B5* | 6845 Data Register | | 3B6 | Not Used | | 3B7 | Not Used | | 3B8 | CRT Control Port 1 | | 3B9 | Reserved | | 3ВА | CRT Status Port | | 3BB | Reserved | | 3BC | Parallel Data Port | | 3BD | Printer Status Port | | 3BE | Printer Control Port | | 3BF | Not Used | <sup>\*</sup>The 6845 Index and Data Registers are used to program the CRT controller to interface the high-resolution IBM Monochrome Display. I/O Address and Bit Map | Bit<br>Number | Function | |---------------|-----------------------| | 0 | +High Resolution Mode | | 1 | Not Used | | 2 | Not Used | | 3 | +Video Enable | | 4 | Not Used | | 5 | +Enable Blink | | 6,7 | Not Used | #### 6845 CRT Control Port 1 (Hex 3B8) | Bit<br>Number | Function | |---------------|--------------------| | 0 | +Horizontal Drive | | 1 | Reserved | | 2 | Reserved | | 3 | +Black/White Video | #### 6845 CRT Status Port (Hex 3BA) At Standard TTL Levels Ground 1 Ground 2 3 Not Used Not Used 4 IBM IBM Monochrome Not Used 5 Monochrome Display and Display 6 +Intensity Printer Adapter 7 +Video +Horizontal 8 - Vertical 9 Note: Signal voltages are 0.0 to 0.6 Vdc at down level and $\pm$ 2.4 to 3.5 Vdc at high level. #### **Connector Specifications** # Notes: ## IBM Monochrome Display The high-resolution IBM Monochrome Display attaches to the system unit through two cables approximately 3 feet (914 millimeters) in length. One cable is a signal cable that contains the direct drive interface from the IBM Monochrome Display and Printer Adapter. The second cable provides ac power to the display from the system unit. This allows the system-unit power switch to also control the display unit. An additional benefit is a reduction in the requirements for wall outlets to power the system. The display contains an 11-½ inch (283 millimeters), diagonal 90° deflection CRT. The CRT and analog circuits are packaged in an enclosure so the display may either sit on top of the system unit or on a nearby tabletop or desk. The unit has both brightness and contrast adjustment controls on the front surface that are easily accessible to the operator. ## **Operating Characteristics** #### Screen - High-persistence green phosphor (P 39). - Etched surface to reduce glare. - Size is 80 characters by 25 lines. - Character box is 9 dots wide by 14 dots high. ### Video Signal Maximum bandwidth of 16.257 MHz. #### Vertical Drive • Screen refreshed at 50 Hz with 350 lines of vertical resolution and 720 lines of horizontal resolution. #### Horizontal Drive Positive-level, TTL-compatibility at a frequency of 18.432 kHz. # IBM Color/Graphics Monitor Adapter The IBM Color/Graphics Monitor Adapter is designed to attach to the IBM Color Display, to a variety of television-frequency monitors, or to home television sets (user-supplied RF modulator is required for home television sets). The adapter is capable of operating in black-and-white or color. It provides three video interfaces: a composite-video port, a direct-drive port, and a connection interface for driving a user-supplied RF modulator. In addition, a light pen interface is provided. The adapter has two basic modes of operation: alphanumeric (A/N) and all-points-addressable graphics (APA). Additional modes are available within the A/N and APA modes. In the A/N mode, the display can be operated in either a 40-column by 25-row mode for a low-resolution monitor or home television, or in an 80-column by 25-row mode for high-resolution monitors. In both modes, characters are defined in an 8-wide by 8-high character box and are 7-wide by 7-high, with one line of descender for lowercase characters. Both uppercase and lowercase characters are supported in all modes. The character attributes of reverse video, blinking, and highlighting are available in the black-and-white mode. In the color mode, sixteen foreground and eight background colors are available for each character. In addition, blinking on a per-character basis is available. The monitor adapter contains 16K bytes of storage. As an example, a 40-column by 25-row display screen uses 1000 bytes to store character information, and 1000 bytes to store attribute/color information. This would mean that up to eight display screens can be stored in the adapter memory. Similarly, in an 80-column by 25-row mode, four display screens may be stored in the adapter. The entire 16K bytes of storage on the display adapter are directly addressable by the processor, which allows maximum software flexibility in managing the screen. In A/N color modes, it is also possible to select the color of the screen's border. One of sixteen colors can be selected. In the APA mode, there are two resolutions available: a medium-resolution color graphics mode (320 PELs by 200 rows) and a high-resolution black-and-white graphics mode (640 PELs by 200 rows). In the medium-resolution mode, each picture element (PEL) may have one of four colors. The background color (color 0) may be any of the 16 possible colors. The remaining three colors come from one of the two software-selectable palettes. One palette contains green/red/brown; the other contains cyan/magenta/white. The high-resolution mode is available only in black-and-white because the entire 16K bytes of storage in the adapter is used to define the on or off of the PELs. The adapter operates in noninterlace mode at either 7 or 14 MHz, depending on the mode of operation selected. In the A/N mode, characters are formed from a ROM character generator. The character generator contains dot patterns for 256 different characters. The character set contains the following major groupings of characters: - 16 special characters for game support - 15 characters for word-processing editing support - 96 characters for the standard ASCII graphics set - 48 characters for foreign-language support - 48 characters for business block-graphics support (allowing drawing of charts, boxes, and tables using single and double lines) - 16 selected Greek characters - 15 selected scientific-notation characters The color/graphics monitor adapter function is packaged on a single card. The direct-drive and composite-video ports are right-angle mounted connectors on the adapter, and extend through the rear panel of the unit. The direct-drive video port is a 9-pin D-shell female connector. The composite-video port is a standard female phono-jack. The display adapter is implemented using a Motorola 6845 CRT controller device. This adapter is highly programmable with respect to raster and character parameters. Therefore, many additional modes are possible with clever programming of the adapter. Color/Graphics Monitor Adapter Block Diagram # **Descriptions of Major Components** #### Motorola 6845 CRT Controller This device provides the necessary interface to drive a raster-scan CRT. ## Mode Set Register This is a general-purpose, programmable, I/O register. It has I/O ports that may be individually programmed. Its function in this attachment is to provide mode selection and color selection in the medium-resolution color-graphics mode. ## **Display Buffer** The display buffer resides in the processor-address space, starting at address hex B8000. It provides 16K bytes of dynamic read/write memory. A dual-ported implementation allows the processor and the graphics control unit to access the buffer. The processor and the CRT control unit have equal access to this buffer during all modes of operation, except in the high-resolution alphanumeric mode. In this mode, only the processor should access to this buffer during the horizontal-retrace intervals. While the processor may write to the required buffer at any time, a small amount of display interference will result if this does not occur during the horizontal-retrace intervals. #### **Character Generator** This attachment utilizes a ROM character generator. It consists of 8K bytes of storage that cannot be read from or written to under software control. This is a general-purpose ROM character generator with three different character fonts. Two character fonts are used on the color/graphics adapter: a 7-high by 7-wide double-dot font and a 5-wide by 7-high single-dot font. The font is selected by a jumper (P3). The single-dot font is selected by inserting the jumper; the double-dot font is selected by removing the jumper. ### **Timing Generator** This generator produces the timing signals used by the 6845 CRT controller and by the dynamic memory. It also resolves the processor/graphic controller contentions for accessing the display buffer ### **Composite Color Generator** This generator produces base band video color information. # Alphanumeric Mode Every display-character position in the alphanumeric mode is defined by two bytes in the regen buffer (a part of the monitor adapter), not the system memory. Both the color/graphics and the monochrome display adapter use the following 2-byte character/attribute format. | | Display-Character Code Byte | | | | | | <br>Attribute Byte | | | | | | | | | | |---|-----------------------------|---|---|---|---|---|--------------------|---|---|---|---|---|---|---|---|--| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | The functions of the attribute byte are defined by the following table: | Attribute Function | Attribute Byte | | | | | | | | | |--------------------|----------------|-----|------|-----|------------|---|---|---|--| | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | В | R | G | В | 1 | R | G | В | | | | FG | Bac | kgro | und | Foreground | | | | | | Normal | В | 0 | 0 | 0 | ı | 1 | 1 | 1 | | | Reverse Video | В | 1 | 1 | 1 | 1 | 0 | 0 | 0 | | | Nondisplay (Black) | В | 0 | 0 | 0 | 1 | 0 | 0 | 0 | | | Nondisplay (White) | В | 1 | 1 | 1 | - 1 | 1 | 1 | 1 | | I = Highlighted Foreground (Character) B = Blinking Foreground (Character) The attribute byte definitions are: In the alphanumeric mode, the display mode can be operated in either a low-resolution mode or a high-resolution mode. The low-resolution alphanumeric mode has the following features: - Supports home color televisions or low-resolution monitors - Displays up to 25 rows of 40 characters each - ROM character generator that contains dot patterns for a maximum of 256 different characters - Requires 2,000 bytes of read/write memory (on the adapter) - Character box is 8-high by 8-wide - Two jumper-controlled character fonts are available: 5-wide by 7-high single-dot character font with one descender 7-wide by 7-high double-dot character font with one descender - One character attribute for each character The high-resolution alphanumeric mode has the following features: - Supports the IBM Color Display or other color monitor with direct-drive input capability - Supports a black-and-white composite-video monitor - Displays up to 25 rows of 80 characters each - ROM displays generator that contains dot patterns for a maximum of 256 different characters - Requires 4,000 bytes of read/write memory (on the adapter) - Character box is 8-high by 8-wide - Two jumper-controlled character fonts are available: 5-wide by 7-high single-dot character font with one descender 7-wide by 7-high double-dot character font with one descender - One character attribute for each character # Monochrome vs Color/Graphics Character Attributes Foreground and background colors are defined by the attribute byte of each character, whether using the IBM Monochrome Display and Printer Adapter or the IBM Color/Graphics Monitor Adapter. The following table describes the colors for each adapter: | | | ribut | • | | 1 | n | | | Color/Graphics | | | | |-----|----------|-------------------------|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | U | <u> </u> | 4 | <u> </u> | | <u> </u> | U | ызріау | Auapter | MIDILITOR | Auapter | | | | R | G | В | 1 | R | G | В | Background | Character | Background | Character | | | | Bac | kgro | und | F | oreg | roun | d | Color | Color | Color | Color | | | | 0 | 0 | 0 | ı | 1 | 1 | 1 | Black | White | Black | White | | | | 1 | 1 | 1 | 1 | 0 | 0 | 0 | White | Black | White | Black | | | | 0 | 0 | 0 | 1 | 0 | 0 | 0 | Black | Black | Black | Black | | | | 1 | 1 | 1 | | 1 | 1 | 1 | White | White | White | White | | | | | 0<br>1 | 6 5 R G Backgro 0 0 1 1 | 6 5 4 R G B Background 0 0 0 1 1 1 | 6 5 4 3 R G B I Background F 0 0 0 I 1 1 1 I | R G B I R | 6 5 4 3 2 1 R G B I R G Background Foreground 0 0 0 I 1 1 1 1 1 1 I 0 0 0 | 6 5 4 3 2 1 0 R G B I R G B Background 0 0 0 I 1 1 1 1 1 1 1 I 0 0 0 0 | R G B I R G B Background Color Background Color 0 0 0 I 1 1 1 Black 1 1 1 1 1 1 Black 0 0 0 0 0 Black 0 0 0 0 0 Black | R G B I R G B Background Color Character Color 0 0 0 I 1 1 1 Black White Black 1 1 1 1 0 0 White Black Black 0 0 0 0 0 Black Black | 6 5 4 3 2 1 0 Display Adapter Monitor R 6 B I R G B Background Color Character Color Background Color 0 0 0 I 1 1 1 Black White Black 1 1 1 1 0 0 0 White Black White 0 0 0 0 0 Black Black Black | | | The monochrome display adapter will produce white characters on a white background with any other code. The color/graphics adapter will change foreground and background colors according to the color value selected. The color values for the various red, green, blue, and intensity bit settings are given in the following table. | R | G | В | ı | Color | |---|---|---|---|------------------------| | 0 | 0 | 0 | 0 | Black | | 0 | 0 | 1 | 0 | Blue | | 0 | 1 | 0 | 0 | Green | | 0 | 1 | 1 | 0 | Cyan | | 1 | 0 | 0 | 0 | Red | | 1 | 0 | 1 | 0 | Magenta | | 1 | 1 | 0 | 0 | Brown | | 1 | 1 | 1 | 0 | White | | 0 | 0 | 0 | 1 | Gray | | 0 | 0 | 1 | 1 | Light Blue | | 0 | 1 | 0 | 1 | Light Green | | 0 | 1 | 1 | 1 | Light Cyan | | 1 | 0 | 0 | 1 | Light Red | | 1 | 0 | 1 | 1 | Light Magenta | | 1 | 1 | 0 | 1 | Yellow | | 1 | 1 | 1 | 1 | White (High Intensity) | Code written with an underline attribute for the IBM Monochrome Display, when executed on a color/graphics monitor adapter, will result in a blue character where the underline attribute is encountered. Also, code written on a color/graphics monitor adapter with blue characters will be displayed as white characters on a black background, with a white underline on the IBM Monochrome Display. Remember that not all monitors recognize the intensity (I) bit. # Graphics Mode The IBM Color/Graphics Monitor Adapter has three modes available within the graphics mode. They are low-resolution color graphics, medium-resolution color graphics, and high-resolution color graphics. However, only medium- and high-resolution graphics are supported in ROM. The following table summarizes the three modes. | Mode | Horizontal<br>(PELs) | Vertical<br>(Rows) | Number of Colors Available (Includes Background Color) | |----------------------|----------------------|--------------------|--------------------------------------------------------------------------------------------------------------| | Low Resolution | 160 | 100 | 16 (Includes black-and-white) | | Medium<br>Resolution | 320 | 200 | 4 Colors Total<br>1 of 16 for Background and<br>1 of Green, Red, or Brown or<br>1 of Cyan, Magenta, or White | | High Resolution | 640 | 200 | Black-and-white only | ## Low-Resolution Color-Graphics Mode The low-resolution mode supports home television or color monitors. This mode is not supported in ROM. It has the following features: - Contains a maximum of 100 rows of 160 PELs, with each PEL being 2-high by 2-wide - Specifies 1 of 16 colors for each PEL by the I, R, G, and B bits - Requires 16,000 bytes of read/write memory (on the adapter) - Uses memory-mapped graphics # Medium-Resolution Color-Graphics Mode The medium-resolution mode supports home televisions or color monitors. It has the following features: - Contains a maximum of 200 rows of 320 PELs, with each PEL being 1-high by 1-wide - Preselects one of four colors for each PEL - Requires 16,000 bytes of read/write memory (on the adapter) - Uses memory-mapped graphics • Formats 4 PELs per byte in the following table: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------------|------|----|-------------|-------------------|------|-------------------|------| | C1 | C0 | C1 | CO | C1 | CO | C1 | CO | | Firs<br>Dis<br>PEL | play | | ond<br>play | Thi<br>Dis<br>PEL | play | Fou<br>Dis<br>PEL | play | • Organizes graphics storage in two banks of 8,000 bytes, using the following format: | Function | |------------------------------------------| | runction | | | | Even Scans | | (0,2,4,198) | | 8,000 bytes | | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | | | | Not Used | | | | Odd Scans | | (1,3,5199) | | 8,000 Bytes | | J. J | | | | Not Used | | | | | Address hex B8000 contains PEL instruction for the upper-left corner of the display area. • Color selection is determined by the following logic: | C1 | CO | Function | |----|----|-----------------------------------------------------------------| | 0 | 0 | Dot takes on the color of 1 of 16 preselected background colors | | 0 | 1 | Selects first color of preselected Color Set 1 or Color Set 2 | | 1 | 0 | Selects second color of preselected Color Set 1 or Color Set 2 | | 1 | 1 | Selects third color of preselected Color Set 1 or Color Set 2 | C1 and C0 will select 4 of 16 preselected colors. This color selection (palette) is preloaded in an I/O port. Tow two colors sets are: | Color Set 1 | Color Set 2 | | | | | |------------------|--------------------|--|--|--|--| | Color 1 is Green | Color 1 is Cyan | | | | | | Color 2 is Red | Color 2 is Magenta | | | | | | Color 3 is Brown | Color 3 is White | | | | | The background colors are the same basic 8 colors as defined for low-resolution graphics, plus 8 alternate intensities defined by the intensity bit, for a total of 16 colors, including black and white. # High-Resolution Black-and-White Graphics Mode The high-resolution mode supports color monitors. This mode has the following features: - Contains a maximum of 200 rows of 640 PELs, with each PEL being 1-high by 1-wide. - Supports black-and-white mode only. - Requires 16,000 bytes of read/write memory (on the adapter). - Addressing and mapping procedures are the same as medium-resolution color graphics, but the data format is different. In this mode, each bit in memory is mapped to a PEL on the screen. - Formats 8 PELs per byte in the following manner: # **Description of Basic Operations** In the alphanumeric mode, the adapter fetches character and attribute information from its display buffer. The starting address of the display buffer is programmable through the 6845, but it must be an even address. The character codes and attributes are then displayed according to their relative positions in the buffer. The processor and the display control unit have equal access to the display buffer during all the operating modes, except the high-resolution alphanumeric mode. During this mode, the processor should access the display buffer during the vertical retrace time. If it does not, the display will be affected with random patterns as the processor is using the display buffer. In the alphanumeric mode, the characters are displayed from a prestored ROM character generator that contains the dot patterns of all the displayable characters. In the graphics mode, the displayed dots and colors (up to 16K bytes) are also fetched from the display buffer. The bit configuration for each graphics mode is explained in "Graphics Mode." | I | R | G | В | Color | |-----|---|---|---|----------------------| | 0 | 0 | 0 | 0 | Black | | 0 | 0 | 0 | 1 | Blue | | 0 0 | 0 | 1 | 0 | Green | | | 0 | 1 | 1 | Cyan | | 0 | 1 | 0 | 0 | Red | | 0 | 1 | 0 | 1 | Magenta | | 0 | 1 | 1 | 0 | Brown | | 0 | 1 | 1 | 1 | White | | 1 | 0 | Ö | 0 | Gray | | 1 | 0 | 0 | 1 | Light Blue | | 1 | 0 | 1 | 0 | Light Green | | 1 | 0 | 1 | 1 | Light Cyan | | 1 | 1 | 0 | 0 | Light Red | | 1 | 1 | 0 | 1 | Light Magenta | | 1 | 1 | 1 | 0 | Yellow | | 1 | 1 | 1 | 1 | High Intensity White | Note: "I" provides extra luminance (brightness) to each available shade. This results in the light colors listed above, except for monitors that do not recognize the "I" bit. Summary of Available Colors # **Programming Considerations** # Programming the 6845 CRT Controller The 6845 has 19 accessible internal registers, which are used to define and control a raster-scan CRT display. One of these registers, the Index register, is actually used as a pointer to the other 18 registers. It is a write-only register, which is loaded from the processor by executing an 'out' instruction to I/O address hex 3D4. The five least significant bits of the I/O bus are loaded into the Index register. In order to load any of the other 18 registers, the Index register is first loaded with the necessary pointer; then the Data Register is loaded with the information to be placed in the selected register. The Data Register is loaded from the processor by executing an Out instruction to I/O address hex 3D5. The following table defines the values that must be loaded into the 6845 CRT Controller registers to control the different modes of operation supported by the attachment: | Address<br>Register | Register<br>Number | Register<br>Type | Units | 1/0 | 40 by 25<br>Alpha-<br>numeric | 80 by 25<br>Alpha-<br>numeric | Graphic<br>Modes | |---------------------|--------------------|---------------------------------|------------------|----------------|-------------------------------|-------------------------------|------------------| | 0 | R0 | Horizontal<br>Total | Character | Write<br>Only | 38 | 71 | 38 | | 1 | R1 | Horizontal<br>Displayed | Character | Write<br>Only | 28 | 50 | 28 | | 2 | R2 | Horizontal<br>Sync Position | Character | Write<br>Only | 2D | 5A | 2D | | 3 | R3 | Horizontal<br>Sync Width | Character | Write<br>Only | 0A | 0A | 0A | | 4 | R4 | Vertical Total | Character<br>Row | Write<br>Only | 1F | 1F | 7F | | 5 | R5 | Vertical Total<br>Adjust | Scan<br>Line | Write<br>Only | 06 | 06 | 06 | | 6 | R6 | Vertical<br>Displayed | Character<br>Row | Write<br>Only | 19 | 19 | 64 | | 7 | R7 | Vertical<br>Sync Position | Character<br>Row | Write<br>Only | 1C | 1C | 70 | | 8 | R8 | Interlace<br>Mode | - | Write<br>Only | 02 | 02 | 02 | | 9 | R9 | Maximum<br>Scan Line<br>Address | Scan<br>Line | Write<br>Only | 07 | 07 | 01 | | Α | R10 | Cursor Start | Scan<br>Line | Write<br>Only | 06 | 06 | 06 | | В | R11 | Cursor End | Scan<br>Line | Write<br>Only | 07 | 07 | 07 | | С | R12 | Start<br>Address (H) | <del>-</del> | Write<br>Only | 00 | 00 | 00 | | D | R13 | Start<br>Address (L) | -<br>- | Write<br>Only | 00 | 00 | 00 | | E | R14 | Cursor<br>Address (H) | - | Read/<br>Write | XX | XX | XX | | F | R15 | Cursor<br>Address (L) | - | Read/<br>Write | XX | XX | XX | | 10 | R16 | Light Pen (H) | - | Read<br>Only | XX | XX | XX | | 11 | R17 | Light Pen (L) | - | Read<br>Only | XX | XX | XX | | Note: Al | l register | values are giver | in hexadecim | al | - | | | #### 6845 Register Description # 1-148 Color/Graphics Adapter # Programming the Mode Control and Status Register The following I/O devices are defined on the color/graphics adapter. | Hex<br>Address | <b>A</b> 9 | <b>A8</b> | <b>A7</b> | <b>A6</b> | <b>A</b> 5 | <b>A4</b> | A3 | A2 | A1 | AO | Function of Register | |----------------|------------|-----------|-----------|-----------|------------|-----------|----|----|----|----|----------------------------| | 3D8 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | Mode Control Register (D0) | | 3D9 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | Color Select Register (D0) | | 3DA | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 0 | Status Register (D1) | | 3DB | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | Clear Light Pen Latch | | 3DC | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | Preset Light Pen Latch | | 3D4 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | Z | Z | 0 | 6845 Index Register | | 3D5 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | Z | Z | 1 | 6845 Data Register | | 3D0 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | Z | Z | 0 | 6845 Registers | | 3D1 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | Z | Z | 1 | 6845 Registers | Z = don't care condition ## Color-Select Register This is a 6-bit output-only register (cannot be read). Its I/O address is hex 3D9, and it can be written to by using the 8088 I/O Out command. | Selects B (Blue) Border Color in 40 x 25 Alphanumeric Mode<br>Selects B (Blue) Background Color in 320 x 200 Graphics Mode<br>Selects B (Blue) Foreground Color in 640 x 200 Graphics Mode | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Selects G (Green) Border Color in 40 x 25 Alphanumeric Mode<br>Selects G (Green) Background Color in 320 x 200 Graphics Mode<br>Selects G (Green) Foreground Color in 640 x 200 Graphics Mode | | Selects R (Red) Border Color in 40 x 25 Alphanumeric Mode<br>Selects R (Red) Background Color in 320 x 200 Graphics Mode<br>Selects R (Red) Foreground Color in 640 x 200 Graphics Mode | | Selects I (Intensified) Border Color in 40 x 25 Alphanumeric Mode<br>Selects I (Intensified) Background Color in 320 x 200 Graphics Mode<br>Selects I (Intensified) Foreground Color in 640 x 200 Graphics Mode | | Selects Alternate, Intensified Set of Colors in Graphics Mode<br>Selects Background Colors in the Alphanumeric Mode | | Selects Active Color Set in 320 x 200 Graphics Mode | | Not Used | | Not Used | | | - Bits 0, 1, 2, 3 These bits select the screen's border color in the 40 by 25 alphanumeric mode. They select the screen's background color (C0-C1) in the medium-resolution (320 by 200) color-graphics mode. - Bits 4 This bit, when set, will select an alternate, intensified set of colors. Selects background colors in the alphanumeric mode. - Bit 5 This bit is only used in the medium-resolution (320 by 200) color-graphics mode. It is used to select the active set of screen colors for the display. When bit 5 is set to 1, colors are determined as follows: | C1 | CO | Set Selected | |----|----|--------------------------------------------------| | 0 | 0 | Background (Defined by bits 0-3 of port hex 3D9) | | 0 | 1 | Cyan | | 1 | 0 | Magenta | | 1 | 1 | White | When bit 5 is set to 0, colors are determined as follows: | C1 | CO | Set Selected | |----|----|--------------------------------------------------| | 0 | 0 | Background (Defined by bits 0-3 of port hex 3D9) | | 0 | 1 | Green | | 1 | 0 | Red | | 1 | 1 | Brown | # Mode-Select Register This is a 6-bit output-only register (cannot be read). Its I/O address is hex 3D8, and it can be written to using the 8088 I/O Out command. The following is a description of the register's functions: | Bit 0 | 80 x 25 Alphanumeric Mode | |-------|----------------------------------------------| | Bit 1 | Graphics Select | | Bit 2 | Black/White Select | | Bit 3 | Enable Video Signal | | Bit 4 | High-Resolution (640 x 200) Black/White Mode | | Bit 5 | Change Background Intensity to Blink Bit | | Bit 6 | Not Used | | Bit 7 | Not Used | - Bit 0 A 1 selects 80 by 25 alphanumeric mode A 0 selects 40 by 25 alphanumeric mode - Bit 1 A 1 selects 320 by 200 graphics mode A 0 selects alphanumeric mode - Bit 2 A 1 selects black-and-white mode A 0 selects color mode - Bit 3 A 1 enables the video signal at certain times when modes are being changed. The video signal should be disabled when changing modes. Bit 4 A 1 selects the high-resolution (640 by 200) black-and-white graphics mode. One color of 8 can be selected on direct-drive sets in this mode by using register hex 3D9 Bit 5 When on, this bit will change the character background intensity to the blinking attribute function for alphanumeric modes. When the high-order attribute bit is not selected, 16 background colors (or intensified colors) are available. For normal operation, this bit should be set to 1 to allow the blinking function. #### Mode Register Summary z = don't care condition **Note:** The low-resolution (160 by 100) mode requires special programming and is set up as the 40 by 25 alphanumeric mode. ## Status Register The status register is a 4-bit read-only register. Its I/O address is hex 3DA, and it can be read using the 8088 I/O In instruction. The following is a description of the register functions: | 5:.0 | B: 1 F 11 | |-------|-----------------------| | Bit 0 | Display Enable | | Bit 1 | Light-Pen Trigger Set | | Bit 2 | Light-Pen Switch Made | | Bit 3 | Vertical Sync | | Bit 4 | Not Used | | Bit 5 | Not Used | | Bit 6 | Not Used | | Bit 7 | Not Used | - Bit 0 This bit, when active, indicates that a regen buffer memory access can be made without interfering with the display. - Bit 1 This bit, when active, indicates that a positive-going edge from the light-pen has set the light pen's trigger. This trigger is reset upon power-on and may also be cleared by performing an I/O Out command to hex address 3DB. No specific data setting is required; the action is address-activated. - Bit 2 The light-pen switch status is reflected in this status bit. The switch is not latched or debounced. A 0 indicates that the switch is on. - Bit 3 This bit, when active, indicates that the raster is in a vertical retrace mode. This is a good time to perform screen-buffer updating. # Sequence of Events for Changing Modes - 1. Determine the mode of operation. - 2. Reset 'video enable' bit in mode-select register. - 3. Program 6845 to select mode. - 4. Program mode/color select registers including re-enabling video. # **Memory Requirements** The memory used by this adapter is self-contained. It consists of 16K bytes of memory without parity. This memory is used as both a display buffer for alphanumeric data and as a bit map for graphics data. The regen buffer's address starts at hex B8000. Connector Specifications (Part 1 of 2) #### **RF Modulator Interface** Light Pen Interface Connector Specifications (Part 2 of 2) # IBM Color Display The IBM Color Display attaches to the system unit by a signal cable that is approximately 5 feet (1.5 meters) in length. This signal cable provides a direct-drive interface from the IBM Color/Graphics Monitor Adapter. A second cable provides ac power to the display from a standard wall outlet. The display has its own power control and indicator. The display will accept either 120-volt 60-Hz, or 220-volt 50-Hz power. The power supply in the display automatically switches to match the applied power. The display has a 13-inch (340 millimeters) CRT. The CRT and analog circuits are packaged in an enclosure so the display may sit either on top of the system unit or on a nearby tabletop or desk. Front panel controls and indicators include: Power-On control, Power-On indicator, Brightness and Contrast controls. Two additional rear-panel controls are the Vertical Hold and Vertical Size controls. # **Operating Characteristics** #### Screen - High contrast (black) screen. - Displays up to 16 colors, when used with the IBM Color/Graphics Monitor Adapter. - Characters defined in an 8-high by 8-wide matrix. #### Video Signal - Maximum video bandwidth of 14 MHz. - Red, green, and blue video signals and intensity are all independent. #### Vertical Drive • Screen refreshed at 60 Hz with 200 vertical lines of resolution. #### Horizontal Drive Positive-level, TTL-compatibility, at a frequency of 15.75 kHz. # IBM 5-1/4" Diskette Drive Adapter The 5-1/4 inch diskette drive adapter fits into one of the expansion slots in the system unit. It attaches to one or two diskette drives through an internal, daisy-chained flat cable that connects to one end of the drive adapter. The adapter has a connector at the other end that extends through the rear panel of the system unit. This connector has signals for two additional external diskette drives; thus the 5-1/4 inch diskette drive adapter can attach four 5-1/4 inch drives – two internal and two external. The adapter is designed for double-density, MFM-coded, diskette drives and uses write precompensation with an analog phase-lock loop for clock and data recovery. The adapter is a general-purpose device using the NEC $\mu$ PD765 compatible controller. Therefore, the diskette drive parameters are programmable. In addition, the attachment supports the diskette drive's write-protect feature. The adapter is buffered on the I/O bus and uses the system board's direct memory access (DMA) for record data transfers. An interrupt level is also used to indicate when an operation is complete and that a status condition requires processor attention. In general, the 5-1/4 inch diskette drive adapter presents a high-level command interface to software I/O drivers. A block diagram of the 5-1/4 inch diskette drive adapter is on the following page. 5-1/4 Inch Diskette Drive Adapter Block Diagram # **Functional Description** From a programming point of view, this attachment consists of an 8-bit digital-output register in parallel with an NEC $\mu$ PD765 or equivalent floppy disk controller (FDC). In the following description, drive numbers 0, 1, 2, and 3 are equivalent to drives A, B, C, and D. # Digital-Output Register The digital-output register (DOR) is an output-only register used to control drive motors, drive selection, and feature enable. All bits are cleared by the I/O interface reset line. The bits have the following functions: Bits 0 and 1 These bits are decoded by the hardware to select one drive if its motor is on: | Bit | 1 | 0 | <u>Drive</u> | |-----|---|---|--------------| | | 0 | 0 | 0 (A) | | | 0 | 1 | 1 (B) | | | 1 | 0 | 2 (C) | | | 1 | 1 | 3 (D) | Bit 2 The FDC is held reset when this bit is clear. It must be set by the program to enable the FDC. Bit 3 This bit allows the FDC interrupt and DMA requests to be gated onto the I/O interface. If this bit is cleared, the interrupt and DMA request I/O interface drivers are disabled. Bits 4, 5, 6, and 7 These bits control, respectively, the motors of drives 0, 1, 2 (A, B, C), and 3 (D). If a bit is clear, the associated motor is off, and the drive cannot be selected. ## Floppy Disk Controller The floppy disk controller (FDC) contains two registers that may be accessed by the main system processor: a status register and a data register. The 8-bit main status register contains the status information of the FDC and may be accessed at any time. The 8-bit data register (actually consisting of several registers in a stack with only one register presented to the data bus at a time) stores data, commands, parameters, and provides floppy disk drive (FDD) status information. Data bytes are read from or written to the data register in order to program or obtain results after a particular command. The main status register may only be read and is used to facilitate the transfer of data between the processor and FDC. The bits in the main status register (hex 34F) are defined as follows: | Bit<br>Number | Name | Symbol | Description | |---------------|-----------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | DB0 | FDD A Busy | DAB | FDD number 0 is in the Seek mode. | | DB1 | FDD B Busy | DBB | FDD number 1 is in the Seek mode. | | DB2 | FDD C Busy | DCB | FDD number 2 is in the Seek mode. | | DB3 | FDD D Busy | DDB | FDD number 3 is in the Seek mode. | | DB4 | FDC Busy | СВ | A read or write command is in process. | | DB5 | Non-DMA<br>Mode | NDM | The FDC is in the non-DMA mode. | | DB6 | Data Input/<br>Output | DIO | Indicates direction of data transfer between FDC and processor. If DIO = "1," then transfer is from FDC data register to the processor. If DIO = "0," then transfer is from the processor to FDC data register. | | DB7 | Request for<br>Master | RQM | Indicates data register is ready to send or receive data to or from the processor. Both bits DIO and RQM should be used to perform the handshaking functions of "ready" and "direction" to the processor. | The FDC is capable of performing 15 different commands. Each command is initiated by a multi-byte transfer from the processor. and the result after execution of the command may also be a multi-byte transfer back to the processor. Because of this multi-byte interchange of information between the FDC and the processor, it is convenient to consider each command as consisting of three phases: #### **Command Phase** The FDC receives all information required to perform a particular operation from the processor. #### **Execution Phase** The FDC performs the operation it was instructed to do. #### Result Phase After completion of the operation, status and other housekeeping information is made available to the processor. # **Programming Considerations** The following tables define the symbols used in the command summary, which follows. | Symbol | Name | Description | |--------|------------------|-------------------------------------------------------------------------------------------------------------------------------| | AO | Address Line 0 | A0 controls selection of main status register (A0 = 0) or data register (A0 = 1). | | С | Cylinder Number | C stands for the current/selected cylinder (track) number of the medium. | | D | Data | D stands for the data pattern that is going to be written into a sector. | | D7-D0 | Data Bus | 8-bit data bus, where D7 stands for a<br>most significant bit, and D0 stands for a<br>least significant bit. | | DTL | Data Length | When N is defined as 00, DTL stands for the data length that users are going to read from or write to the sector. | | EOT | End of Track | EOT stands for the final sector number on a cylinder. | | GPL | Gap Length | GPL stands for the length of gap 3 (spacing between sectors excluding VCO sync field). | | Н | Head Address | H stands for head number 0 or 1, as specified in ID field. | | HD | Head | HD stands for a selected head number 0 or 1. (H = HD in all command words.) | | HLT | Head Load Time | HLT stands for the head load time in the FDD (4 to 512 ms in 4-ms increments). | | HUT | Head Unload Time | HUT stands for the head unload time after a read or write operation has occurred (0 to 480 ms in 32-ms increments). | | MF | FM or MFM Mode | If MF is low, FM mode is selected; if it is high, MFM mode is selected only if MFM is implemented. | | MT | Multi-Track | If MT is high, a multi-track operation is to<br>be performed. (A cylinder under both HDO<br>and HD1 will be read or written.) | | N | Number | N stands for the number of data bytes written in a sector. | Symbol Descriptions (Part 1 of 2) | Symbol | Name | Description | |------------------------------|----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NCN | New Cylinder<br>Number | NCN stands for a new cylinder number,<br>which is going to be reached as a result<br>of the seek operation. (Desired position of<br>the head.) | | ND | Non-DMA Mode | ND stands for operation in the non-DMA mode. | | PCN | Present Cylinder<br>Number | PCN stands for cylinder number at the completion of sense-interrupt-status command indicating the position of the head at present time. | | R | Record | R stands for the sector number, which will be read or written. | | R/W | Read/Write | R/W stands for either read (R) or write (W) signal. | | SC | Sector | SC indicates the number of sectors per cylinder. | | SK | Skip | SK stands for skip deleted-data address mark. | | SRT | Step Rate Time | SRT stands for the stepping rate for the FDD (2 to 32 ms in 2-ms increments). | | ST 0<br>ST 1<br>ST 2<br>ST 3 | Status O<br>Status 1<br>Status 2<br>Status 3 | ST 0-3 stand for one of four registers that store the status information after a command has been executed. This information is available during the result phase after command execution. These registers should not be confused with the main status register (selected by A0 =0). ST 0-3 may be read only after a command has been executed and contain information relevant to that particular command. | | STP | Scan Test | During a scan operation, if STP =1, the data in contiguous sectors is compared byte-by-byte with data sent from the processor (or DMA), and if STP =2, then alternate sectors are read and compared. | | USO,<br>US1 | Unit Select | US stands for a selected drive number encoded the same as bits 0 and 1 of the digital output register (DOR). | Symbol Descriptions (Part 2 of 2) # **Command Summary** In the following table, 0 indicates "logical 0" for that bit, 1 means "logical 1," and X means "don't care." | | | | | | Data | Bus | | | | | |-----------|----------|------|----|-----|-------|---------|------|-----|------------|-----------------------| | Phase | R/W | D7 | D6 | D5 | | | | D1 | D0 | Remarks | | | İ | | | | Read | Data | | | | | | Command | W | | MF | SK | 0 | 0 | 1 | 1 | 0 | Command Codes | | | W | X | Х | Х | Х | Х | HD | US1 | US0 | | | | W | | | | | 2 | | | | Sector ID information | | | W | | | | | + | | | | prior to command | | | l W<br>W | | | | | ₹ | | | | execution. | | | W | | | | | N<br>TC | | | | | | | l w | | | | | PL | | | | | | | l w | | | | | TL | | | | | | Execution | ** | | | | | 1. | | | | Data transfer | | Execution | | | | | | | | | | between the FDD | | | = | | | | | | | | | and main system. | | Result | R | | | | S1 | ГО | | | | Status information | | | R | | | | S1 | T 1 | | | | after command | | | R | | | | ST | 2 | | | | execution. | | | R | | | | ( | 2 | | | | Sector ID information | | | R | | | | ŀ | 4 | | | | after command | | | R | R | | | | | | | execution. | | | | R | | | | 1 | N . | | | | | | 1 | | | | Rea | d Del | eted | Data | | | | | Command | W | МТ | MF | | 0 | 1 | 1 | 0 | 0 | Command Codes | | | W | X | Х | Х | Х | Х | HD | US1 | US0 | | | | W | | | | ( | | | | | Sector ID information | | | W | | | | - | 1 | | | | prior to command | | | W | | | | | ₹ | | | | execution. | | | l w | | | | | N<br>TC | | | | | | | w | ļ | | | | PL | | | | | | | W | | | | _ | TL | | | | | | Execution | ** | | | | | | | | | Data transfer | | ZXOGGETON | | | | | | | | | | between the FDD | | | | | | | | | | | | and main system. | | Result | R | | | | ST | 0 | | | | Status information | | | R | ST 1 | | | | | | | | after command | | | R | ST 2 | | | | | | | | execution. | | | R | C | | | | | | | | Sector ID information | | | R | 1 | | | | 4 | | | | after command | | | R | | | | - | 3 | | | | execution. | | | R | | | | | ٧<br> | | | | | | | | | | | Data | Bus | | | | | |-----------|------|------|----|------|--------|---------------|------|-----|---------------|-----------------------| | Phase | R/W | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Remarks | | | | l | | | Write | | | | | | | Command | W | ı | MF | 0 | 0 | 0 | 1 | 0 | 1 | Command Codes | | | W | X | Х | Х | Х | Х | HD | US1 | US0 | | | | W | | | | | 2 | | | | Sector ID information | | | W | | | | | + | | | | to command | | | W | | | | | ₹ | | | | execution. | | | l w | ļ | | | | N<br>TC | | | | | | | l w | | | | | PL | | | | | | | l w | | | | | TL | | | | | | Execution | 1 '' | | | | | | | | | Data transfer | | | | | | | | | | | | between the main | | | | | | | | | | | | system and FDD. | | Result | R | | | | S | ГΟ | | | | Status information | | | R | | | | S | Γ1 | | | | after command | | | R | | | | S | Γ2 | | | | execution. | | | R | ĺ | | | ( | 2 | | | | Sector ID information | | | R | | | | ı | 4 | | | | after command | | | R | İ | R | | | | | | | execution. | | | R | | | | | ٧ | | | | | | | | | | Writ | te Del | eted | Data | | | | | Command | l w | MT | | 0 | 0 | 1 | 0 | 0 | 1 | Command Codes | | | W | X | Х | Х | Х | X | HD | US1 | US0 | | | | W | | | | | 2 | | | | Sector ID information | | | W | | | | | 4 | | | | prior to command | | | W | | | | | ₹<br><b>V</b> | | | | execution. | | | l w | | | | | N<br>OT | | | | | | | Ιŵ | | | | | PL | | | | ł | | | Ιw | | | | | TL | | | | | | Execution | '' | | | | | - | | | | Data transfer | | | [ | | | | | | | | | between FDD and | | | | | | | | | | | | main system. | | Result | R | | | | ST | ГО | | | | Status ID information | | | R | ST 1 | | | | | | | after command | | | | R | ST 2 | | | | | | | execution. | | | ! | R | | C | | | | | | | Sector ID information | | | R | 1 | | | | + | | | | after command | | | R | | | | | ₹ | | | | execution. | | | R | | | | 1 | V | | | | | | | ĺ | Ī | | | | | | | | | |-----------|--------|----------|----|----|------------|--------------------|----|-----|--------------------|-------------------------------------| | Phase | R/W | D7 | D6 | D5 | Data<br>D4 | | | D1 | D0 | Remarks | | | | | | | | | | | | | | Command | W | 0 | MF | SK | 0 | 0 | 0 | 1 | 0 | Command Codes | | | Ŵ | X | Х | Х | X | Х | HD | US1 | US0 | | | | W | | | | ( | | | | | Sector ID information | | | W | | | | H | | | | | prior to command | | | W | | | | F | | | | | execution. | | | W | l | | | 1 | - | | | | | | | W | | | | EC | | | | | | | | W | l | | | Gi<br>D | | | | | | | Execution | l vv | | | | U | ! L | | | | Data transfer | | Execution | | l | | | | | | | | between the FDD | | | | Ì | | | | | | | | and main system. | | | | ł | | | | | | | | FDC reads all of | | | | | | | | | | | | cylinder's contents | | | | l | | | | | | | | from index hole to | | | | İ | | | | | | | | EOT. | | Result | R | ł | | | ST | - | | | | Status information | | | R | İ | | | ST | - | | | | after command | | | R | ļ | | | ST | _ | | | | execution. | | | R<br>R | | | | (<br> - | | | | | Sector ID information after command | | | R | | | | F | - | | | | execution. | | | R | | | | , | - | | | | execution. | | | | <u> </u> | | | Read | 4 ID | | | | | | Command | W | 0 | MF | 0 | 0 | 1 | 0 | 1 | 0 | Command Codes | | | W | х | Х | Х | Χ | Х | HD | US1 | US0 | | | Execution | | ĺ | | | | | | | | The first correct ID | | | | 1 | | | | information on the | | | | | | | | [ | | | | | | | | cylinder is stored in | | | _ | | | | | | | | | data register. | | Result | R | ST 0 | | | | | | | Status information | | | | R<br>R | ST 1 | | | | | | | | after command execution. | | | R | ST 2 | | | | | | | | Sector ID information | | | R | C<br>H | | | | | | | | during execution | | | R | | | | F | - | | | | phase. | | | R | 1 | | | 1 | | | | | • | | | | | | | | Bus | | | | | |-----------|--------|----------------------|--------|----|------|----------|---------------|-----------------------|-----------------------|----------------------------------------| | Phase | R/W | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Remarks | | | | ŀ | | Fo | rmat | a Tra | ıck | | | | | Command | W | 0 | MF | 0 | 0 | 1 | 1 | 0 | 0 | Command Codes | | | W | X X X X X HD US1 US0 | | | | | | | | | | | W | l | | | | V | | | | Bytes/Sector | | | W | i | | | | C | | | | Sector/Track | | | W | | | | _ | PL | | | | Gap 3 | | _ | W | | | | [ | ) | | | | filler byte. | | Execution | | | | | | | | | | FDC formats an | | Result | _ | | | | 0.7 | 0 | | | | entire cylinder.<br>Status information | | Result | R | | | | | Γ1 | | | | after command | | | R | | | | - | ιι<br>Γ2 | | | | execution. | | | R | l | | | - | _ | | | | In this case, the ID | | | R | | C<br>H | | | | | | | information has no | | | R | 1 | R R | | | | | | | meaning. | | | R | N | | | | | | mouning. | | | | | | <u> </u> | | | | | | | | | | Command | w | Scan Equal | | | | | 1 | Command Codes | | | | Communa | w | X X X X X HD US1 US0 | | | | | Communa codes | | | | | | w | C C | | | | | | Sector ID information | | | | | w | l ŭ | | | | | | prior to command | | | | | w | R | | | | | | execution. | | | | | w | N. | | | | | | | | | | | W | | EOT | | | | | | | | | | W | GPL | | | | | | | | | | | W | 1 | | | S | TP | | | | | | Execution | | | | | | | | | | Data compared | | | | | | | | | | | | between the FDD | | | _ | and the main system. | | | | | | | | | | Result | R | ST 0 | | | | | | | Status information | | | | R | ST 1 | | | | | | | | after command | | | R | ST 2 | | | | | | | | execution. | | | R<br>R | C | | | | | | | Sector ID information | | | | R | H<br>R | | | | | | after Command | | | | | R | R<br>N | | | | | | execution. | | | | | П | l | | | [ | V | | | | | | Phase | R/W | D7 | D6 | D5 | Data<br>D4 | _ | | Ď1 | D0 | Remarks | |-----------|-----|----------|-----|------------|------------|--------|---------------------|-----------------------|--------------------|-----------------------| | 11100 | | - | | | | | | | | Homano | | Command | w | МТ | MF | SCar<br>SK | Low<br>1 | or E | : <b>qua</b> i<br>O | 0 | 1 | Command Codes | | Command | l w | X | X | X | X | X | - | | US0 | Command Codes | | | w | ^ | ^ | ^ | ^ ( | | טח | 031 | 030 | Sector ID information | | | w | İ | | | | ,<br>1 | | | | prior to command | | | l w | | | | | | | | | execution. | | | Ιŵ | | | R<br>N | | | | | | execution. | | 1 | l w | | EOT | | | | | | | | | | l ŵ | | | | GI | | | | | | | - | l w | | | | | ΓP | | | | | | Execution | " | ĺ | | | J | | | | | Data compared | | ZXCCULION | | | | | | | | | | between the FDD | | | | | | | | | | | | and main system. | | Result | R | İ | | | ST | 0 | | | | Status information | | | R | | | | ST | | | | | after command | | | R | | | | ST | 2 | | | | execution. | | | R | C | | | | | | | | Sector ID information | | | R | н | | | | | | | after command | | | | R | R | | | | | | | | execution. | | Ì | R | İ | | | ١ | ١ | | | | | | | | | | Scar | High | or E | gual | | | | | Command | l w | МТ | MF | SK | 1 | 1 | 1 | 0 | 1 | Command Codes | | | w | x | Х | Х | X | X | HD | | USO | | | ŀ | l w | C C | | | | | | Sector ID information | | | | | w | н | | | | | | prior to command | | | | | w | ĺ | | | F | 3 | | | | execution. | | | w | | | | 1 | ١ | | | | | | | W | | | | EC | TC | | | | | | | w | ŀ | | | GI | PL | | | | | | | w | | | | S | ГР | | | | | | Execution | | İ | | | | | | | | Data compared | | | | | | | | | | | | between the FDD | | | | 1 | | | | | | | | and main system. | | Result | R | ST 0 | | | | | | | Status information | | | | R | ST 1 | | | | | | | after command | | | | R | ST 2 | | | | | | | execution. | | | J | R | C | | | | | | Sector ID information | | | | 1 | R | <u> </u> | | | | | | after command | | | | | R | R<br>N | | | | | | execution. | | | | L | R | | | | | ٧ | | | | | | Phase | R/W | D7 | D6 | D5 | | Bus | | D1 | DO | Remarks | |---------------------------------|----------------------------------------|---------------------------------|------------------------------|----------------|-------------------------|--------------------------|--------------------|----------------------------------------------------------|-------------------------------|-----------------------------------------------------------------------------| | 1 Huse | 117 00 | | | | | | | | | Hemaiks | | Command | w<br>w | 0<br>X | 0<br>X | 0<br>X | O<br>X | librat<br>0<br>X | <b>e</b><br>1<br>0 | 1<br>US1 | 1<br>US0 | Command Codes | | Execution<br>No Result<br>Phase | | | | | | | | | | Head retracted to track 0 | | Command<br>Result | W<br>R<br>R | 0 | 0 | Sense<br>O | 0<br>S1 | errupi<br>1<br>FO<br>CN | O O | t <b>us</b><br>O | 0 | Command Codes Status information at the end of seek operation about the FDC | | Command | W<br>W<br>W | 0 | 0<br>SRT | | 0 | cify<br>O | 0 | 1<br>·HUT | 1<br>——<br>-ND | Command Codes | | No Result<br>Phase | | | | | | | | | | | | Command | W<br>W | 0<br>X | 0<br>X | Sen:<br>0<br>X | se <b>D</b> r<br>0<br>X | ive <b>S</b> 1<br>0<br>X | 1 | 0<br>US1 | 0 | Command Codes | | Result | R | | X X X X X HD US1 US0<br>ST 3 | | | | | | Status information about FDD. | | | Command | \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\ | 0<br>X | 0<br>X | 0<br>X | 0<br>X | ek<br>1<br>X | 1<br>HD | 1<br>US1 | 1<br>US0 | Command Codes | | Execution No Result Phase | VV | | | | NO | JN. | | | | Head is positioned over proper cylinder on diskette. | | Command | W | <b>Invalid</b><br>Invalid Codes | | | | | | Invalid command<br>codes (NoOp - FDC<br>goes into standy | | | | Result | R | | | | ST | 0 | | | | state).<br>ST 0 = 80. | | | Bit | | | |----------|--------------------------------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | No. | Name | Symbol | Description | | D7 | Interrupt<br>Code | IC | D7 = 0 and D6 = 0 Normal termination of command (NT). Command was completed and properly executed. | | D6 | | | D7 = 0 and D6 = 1 Abnormal termination of command (AT). Execution of command was started, but was not successfully completed. D7 = 1 and D6 = 0 Invalid command issue (IC). Command that was issued was never started. D7 = 1 and D6 = 1 Abnormal termination because, during command execution, the ready signal from FDD changed state. | | D5 | Seek End | SE | When the FDC completes the seek command, this flag is set to 1 (high). | | D4 | Equipment<br>Check | EC | If a fault signal is received from the FDD, or if the track 0 signal fails to occur after 77 step pulses (recalibrate command), then this flag is set. | | D3 | Not Ready | NR | When the FDD is in the not-ready state and a read or write command is issued, this flag is set. If a read or write command is issued to side 1 of a single-sided drive, then this flag is set. | | D2 | Head Address | HD | This flag is used to indicate the state of the head at interrupt. | | D1<br>D0 | Unit Select 1<br>Unit Select 0 | US 1<br>US 0 | These flags are used to indicate a drive unit number at interrupt. | #### Command Status Register 0 | | Bit | | | |-----|----------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | No. | Name | Symbol | Description | | D7 | End of<br>Cylinder | EN | When the FDC tries to access a sector beyond the final sector of a cylinder, this flag is set. | | D6 | | | Not used. This bit is always 0 (low). | | D5 | Data Error | DE | When the FDC detects a CRC error in either the ID field or the data field, this flag is set. | | D4 | Over Run | OR | If the FDC is not serviced by the main<br>system during data transfers within a<br>certain time interval, this flag is set. | | D3 | . — | _ | Not used. This bit is always 0 (low). | | D2 | No Data | ND | During execution of a read data, write deleted data, or scan command, if the FDC cannot find the sector specified in the ID register, this flag is set. During execution of the read ID command, if the FDC cannot read the ID field without an error, then this flag is set. During the execution of the read a cylinder command, if the starting sector cannot be found, then this flag is set. | | D1 | Not Writable | NW | During execution of a write data, write deleted data, or format-a-cylinder command, if the FDC detects a write-protect signal from the FDD, then this flag is set. | | D0 | Missing<br>Address<br>Mark | MA | If the FDC cannot detect the ID address<br>mark, this flag is set. Also, at the same<br>time, the MD (missing address mark in<br>the data field) of status register 2 is set. | ### Command Status Register 1 | | Bit | | | |-----|------------------------------------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | No. | Name | Symbol | Description | | D7 | | | Not used. This bit is always 0 (low). | | D6 | Control Mark | СМ | During execution of the read data or scan command, if the FDC encounters a sector that contains a deleted data address mark, this flag is set. | | D5 | Data Error in<br>Data Field | DD | If the FDC detects a CRC error in the data, then this flag is set. | | D4 | Wrong<br>Cylinder | wc | This bit is related to the ND bit, and when the contents of C on the medium are different from that stored in the ID register, this flag is set. | | D3 | Scan Equal<br>Hit | SH | During execution of the scan command, if<br>the condition of "equal" is satisfied, this<br>flag is set. | | D2 | Scan Not<br>Satisfied | SN | During execution of the scan command, if the FDC cannot find a sector on the cylinder that meets the condition, then this flag is set. | | D1 | Bad Cylinder | BC | This bit is related to the ND bit, and when the contents of C on the medium are different from that stored in the ID register, and the contents of C is FF, then this flag is set. | | DO | Missing<br>Address Mark<br>in Data Field | MD | When data is read from the medium, if the FDC cannot find a data address mark or deleted data address mark, then this flag is set. | ### Command Status Register 2 | | Bit | | | |-----|--------------------|--------|--------------------------------------------------------------------| | No. | Name | Symbol | Description | | D7 | Fault | FT | This bit is the status of the fault signal from the FDD. | | D6 | Write<br>Protected | WP | This bit is the status of the write-protected signal from the FDD. | | D5 | Ready | RY | This bit is the status of the ready signal from the FDD. | | D4 | Track O | ТО | This bit is the status of the track 0 signal from the FDD. | | D3 | Two Side | TS | This bit is the status of the two-side signal from the FDD. | | D2 | Head Address | HD | This bit is the status of the side-select signal from the FDD. | | D1 | Unit Select 1 | US 1 | This bit is the status of the unit-select-1 signal from the FDD. | | D0 | Unit Select 0 | US 0 | This bit is the status of the unit-select-0 signal from the FDD. | ### Command Status Register 3 # **Programming Summary** | FDC Data F | Register | I/O Addr | ess Hex 3F5 | |-------------------------------------|---------------------------------------------------------------------------------------------------|--------------------------------------------|-------------| | FDC Main | Status Register | I/O Addr | ess Hex 3F4 | | Digital Out | put Register | I/O Addr | ess Hex 3F2 | | Bit 0<br>1<br>2<br>3<br>4<br>5<br>6 | Drive Select Not FDC Reset Enable INT & I Drive A Motor Drive B Motor Drive C Motor Drive D Motor | DMA Requests<br>Enable<br>Enable<br>Enable | 11: DR #D | | All bit | s cleared with ch | nannel reset. | | #### **DPC** Registers ### FDC Constants (in hex) N: 02 GPL Format: 05 SC: 08 GPL R/W: 2A HUT: F HLT: 01 SRT: C (6 ms track-to-track) #### **Drive Constants** Head Load 35 ms Head Settle 15 ms Motor Start 250 ms #### Comments - Head loads with drive select, wait HD load before R/W. - Following access, wait HD settle time before R/W. - Drive motors should be off when not in use. Only A or B and C or D may run simultaneously. Wait motor start time before R/W. - Motor must be on for drive to be selected. - Data errors can occur while using a home television as the system display. Locating the TV too close to the diskette area can cause this to occur. To correct the problem, move the TV away from, or to the opposite side of the system unit. # System I/O Channel Interface #### All signals are TTL-compatible: Most Positive Up Level 5.5 Vdc Least Positive Up Level 2.7 Vdc Most Positive Down Level 0.5 Vdc Least Positive Down Level -0.5 Vdc The following lines are used by this adapter. - +D0-7 (Bidirectional, load: 1 74LS, driver: 74LS 3-state). These eight lines form a bus by which all commands, status, and data are transferred. Bit 0 is the low-order bit. - +A0-9 (Adapter input, load: 1 74LS) These ten lines form an address bus by which a register is selected to receive or supply the byte transferred through lines D0-7. Bit 0 is the low-order bit. - +AEN (Adapter input, load: 1 74LS) The content of lines A0-9 is ignored if this line is active. - -IOW (Adapter input, load: 1 74LS) The content of lines D0-7 is stored in the register addressed by lines A0-9 or DACK2 at the trailing edge of this signal. - -IOR (Adapter input, load: 1 74LS) The content of the register addressed by lines A0-9 or DACK2 is gated onto lines D0-7 when this line is active. - -DACK2 (Adapter input, load: 2 74LS) This line being active degates output DRQ2, selects the FDC data register as the source/destination of bus D0-7, and indirectly gates T/C to IRQ6. - +T/C (Adapter input, load: 4 74LS) This line and DACK2 being active indicates that the byte of data for which the DMA count was initialized is now being transferred. - +RESET (Adapter input, load: 1 74LS) An up level aborts any operation in process and clears the digital output register (DOR). +DRQ2 (Adapter output, driver: 74LS 3-state) This line is made active when the attachment is ready to transfer a byte of data to or from main storage. The line is made inactive by DACK2 becoming active or an I/O read of the FDC data register. +IRQ6 (Adapter output, driver: 74LS 3-state) This line is made active when the FDC has completed an operation. It results in an interrupt to a routine which should examine the FDC result bytes to reset the line and determine the ending condition. ### Drive A and B Interface All signals are TTL-compatible: Most Positive Up Level 5.5 Vdc Least Positive Up Level 2.4 Vdc Most Positive Down Level 0.4 Vdc Least Positive Down Level -0.5 Vdc All adapter outputs are driven by open-collector gates. The drive(s) must provide termination networks to Vcc (except motor enable, which has a 2000-ohm resistor to Vcc). Each adapter input is terminated with a 150-ohm resistor to Vcc. ### **Adapter Outputs** -Drive Select A and B (Driver: 7438) These two lines are used by drives A and B to degate all drivers to the adapter and receivers from the attachment (except motor enable) when the line associated with a drive is inactive. -Motor Enable A and B (Driver: 7438) The drive associated with each of these lines must control its spindle motor such that it starts when the line becomes active and stops when the line becomes inactive. -Step (Driver: 7438) The selected drive moves the read/write head one cylinder in or out per the direction line for each pulse present on this line. -Direction (Driver: 7438) For each recognized pulse of the step line, the read/write head moves one cylinder toward the spindle if this line is active, and away from the spindle if inactive. -Head Select (Driver: 7438) Head 1 (upper head) will be selected when this line is active (low). -Write Data (Driver: 7438) For each inactive to active transition of this line while write enable is active, the selected drive causes a flux change to be stored on the diskette. -Write Enable (Driver: 7438) The drive disables write current in the head unless this line is active. ### **Adapter Inputs** -Index The selected drive supplies one pulse per diskette revolution on this line. -Write Protect The selected drive makes this line active if a write-protected diskette is mounted in the drive. -Track 0 The selected drive makes this line active if the read/write head is over track 0. -Read Data The selected drive supplies a pulse on this line for each flux change encountered on the diskette. Note: Lands 1-33 (odd numbers) are on the back of the board. Lands 2-34 (even numbers) are on the front, or component side. | | At Standard TTL Levels | Land Num | ber | |----------|---------------------------|----------|---------| | | Ground-Odd Numbers | 1-33 | | | | Unused | 2,4,6 | } | | | Index | 8 | | | | Motor Enable A | 10 | } | | | Drive Select B | 12 | | | | Drive Select A | 14 | | | | Motor Enable B | 16 | | | | Direction (Stepper Motor) | 18 | | | Diskette | Step Pulse | 20 | Drive | | Drives | Write Data | 22 | Adapter | | | Write Enable | 24 | | | | Track 0 | 26 | | | | Write Protect | 28 | | | | Read Data | 30 | | | | Select Head 1 | 32 | | | | Unused | 34 | ] | | | | | | Connector Specifications (Part 1 of 2) Connector Specifications (Part 2 of 2) # IBM 5-1/4" Diskette Drive The system unit has space and power for one or two 5-1/4 inch diskette drives. A drive can be single-sided or double-sided with 40 tracks for each side, is fully self-contained, and consists of a spindle drive system, a read positioning system, and a read/write/erase system. The diskette drive uses modified frequency modulation (MFM) to read and write digital data, with a track-to-track access time of 6 milliseconds. To load a diskette, the operator raises the latch at the front of the diskette drive and inserts the diskette into the slot. Plastic guides in the slot ensure the diskette is in the correct position. Closing the latch centers the diskette and clamps it to the drive hub. After 250 milliseconds, the servo-controlled dc drive motor starts and drives the hub at a constant speed of 300 rpm. The head positioning system, which consists of a 4-phase stepper-motor and band assembly with its associated electronics, moves the magnetic head so it comes in contact with the desired track of the diskette. The stepper-motor and band assembly uses one-step rotation to cause a one-track linear movement of the magnetic head. No operator intervention is required during normal operation. During a write operation, a 0.013-inch (0.33 millimeter) data track is recorded. then tunnel-erased to 0.012 inch (0.030 millimeter). If the diskette is write-protected, a write-protect sensor disables the drive's circuitry, and an appropriate signal is sent to the interface. Data is read from the diskette by the data-recovery circuitry, which consists of a low-level read amplifier, differentiator, zero-crossing detector, and digitizing circuits. All data decoding is done by an adapter card. The diskette drive also has the following sensor systems: 1. The track 00 switch, which senses when the head/carriage assembly is at track 00. - 2. The index sensor, which consists of an LED light source and phototransistor. This sensor is positioned so that when an index hole is detected, a digital signal is generated. - 3. The write-protect sensor disables the diskette drive's electronics whenever a write-protect tab is applied to the diskette. For interface information, refer to "IBM 5-1/4" Diskette Drive Adapter" earlier in this section. | Media | Industry-compatible 5-1/4 inch diskette | |-------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------| | Tracks per inch | 48 | | Number of tracks | 40 | | Dimensions<br>Height<br>Width<br>Depth<br>Weight | 3.38 inches (85.85 mm)<br>5.87 inches (149.10 mm)<br>8.00 inches (203.2 mm)<br>4.50 pounds (2.04 kg) | | Temperature<br>(Exclusive of media)<br>Operating<br>Non operating | 50°F to 112°F (10°C to 44°C)<br>-40°F to 140°F (-40°C to 60°C) | | Relative humidity<br>(Exclusive of media)<br>Operating<br>Non operating | 20% to 80% (non condensing)<br>5% to 95% (non condensing) | | Seek Time | 6 ms track-to-track | | Head Settling Time | 15 ms (last track addressed) | | Error Rate | 1 per 10 <sup>9</sup> (recoverable)<br>1 per 10 <sup>12</sup> (non recoverable)<br>1 per 10 <sup>6</sup> (seeks) | | Head Life | 20,000 hours (normal use) | | Media Life | 3.0 x 10 <sup>6</sup> passes per track | | Disk Speed | 300 rpm +/- 1.5% (long term) | | Instantaneous Speed Variation | +/- 3.0% | | Start/Stop Time | 250 ms (maximum) | | Transfer Rate | 250K bits/sec | | Recording Mode | MFM | | Power | +12 Vdc +/- 0.6 V, 900 mA average<br>+5 Vdc +/- 0.25 V, 600 mA average | #### Mechanical and Electrical Specifications #### 1-184 Diskette Drive ### **Diskettes** The IBM 5-1/4" Diskette Drive uses a standard 5.25-inch (133.4-millimeter) diskette. For programming considerations, single-sided, double-density, soft-sectored diskettes are used for single-sided drives. Double-sided drives use double-sided, double-density, soft-sectored diskettes. The figure below is a simplified drawing of the diskette used with the diskette drive. This recording medium is a flexible magnetic disk enclosed in a protective jacket. The protected disk, free to rotate within the jacket, is continuously cleaned by the soft fabric lining of the jacket during normal operation. Read/write/erase head access is made through an opening in the jacket. Openings for the drive hub and diskette index hole are also provided. **Recording Medium** # Notes: # IBM Fixed Disk Drive Adapter The fixed disk drive adapter attaches to one or two fixed disk drive units, through an internal daisy-chained flat cable (data/control cable). Each system supports a maximum of one fixed disk drive adapter and two fixed disk drives. The adapter is buffered on the I/O bus and uses the system board direct memory access (DMA) for record data transfers. An interrupt level also is used to indicate operation completion and status conditions that require processor attention. The fixed disk drive adapter provides automatic 11-bit burst error detection and correction in the form of 32-bit error checking and correction (ECC). The device level control for the fixed disk drive adapter is contained on a ROM module on the adapter. A listing of this device level control can be found in "Appendix A: ROM BIOS Listings." **WARNING:** The last cylinder on the fixed disk drive is reserved for diagnostic use. Diagnostic write tests will destroy any data on this cylinder. ## Fixed Disk Controller The disk controller has two registers that may be accessed by the main system processor: a status register and a data register. The 8-bit status register contains the status information of the disk controller, and can be accessed at any time. The 8-bit data register (actually consisting of several registers in a stack with only one register presented to the data bus) stores data, commands, parameters, and provides the disk controller's status information. Data bytes are read from, or written to the data register in order to program or obtain the results after a particular command. The status register is a read-only register, and is used to help the transfer of data between the processor and the disk controller. The controller-select pulse is generated by writing to port address hex 322. Fixed Disk Drive Adapter Block Diagram # **Programming Considerations** ## Status Register At the end of all commands from the system board, the disk controller returns a completion status byte back to the system board. This byte informs the system unit if an error occurred during the execution of the command. The following shows the format of this byte. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|---|---|---|---|---|---|---|---| | | 0 | 0 | d | 0 | 0 | 0 | е | 0 | Bits 0, 1, 2, 3, 4, 6, 7 These bits are set to zero. Bit 1 When set, this bit shows an error has occurred during command execution. Bit 5 This bit shows the logical unit number of the drive. If the interrupts are enabled, the controller sends an interrupt when it is ready to transfer the status byte. Busy from the disk controller is unasserted when the byte is transferred to complete the command. ### **Sense Bytes** If the status register receives an error (bit 1 is set), then the disk controller requests four bytes of sense data. The format for the four bytes is as follows: | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|------------------|---------|------|---------------|-----------------|---|---|---| | Byte 0 | Address<br>Valid | 0 | Erro | r Type | Type Error Code | | | | | Byte 1 | 0 | 0 | d | Head Number | | | | _ | | Byte 2 | Cylind | ler Hig | h | Sector Number | | | | | | Byte 3 | | | | Cylinde | r Low | | | | Remarks d = drive Byte 0 Bits 0, 1, 2, 3 Error code.Byte 0 Bits 4, 5 Error type.Byte 0 Bit 6 Set to 0 (spare). Byte 0 Bit 7 The address valid bit. Set only when the previous command required a disk address, in which case it is returned as a 1; otherwise, it is a 0. The following disk controller tables list the error types and error codes found in byte 0: | | Error | Туре | Er | ror | Со | de | | |------|-------|------|----|-----|----|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bits | 5 | 4 | 3 | 2 | 1 | 0 | Description | | | 0 | 0 | 0 | 0 | 0 | 0 | The controller did not detect any error during the execution of the previous operation. | | | 0 | 0 | 0 | 0 | 0 | 1 | The controller did not detect an index signal from the drive. | | | 0 | 0 | 0 | 0 | 1 | 0 | The controller did not get a seek-complete signal from the drive after a seek operation (for all non-buffered step seeks). | | | 0 | 0 | 0 | 0 | 1 | 1 | The controller detected a write fault from the drive during the last operation. | | | 0 | 0 | 0 | 1 | 0 | 0 | After the controller selected the drive, the drive did not respond with a ready signal. | | | 0 | 0 | 0 | 1 | 0 | 1 | Not used. | | | 0 | 0 | 0 | 1 | 1 | 0 | After stepping the maximum number of cylinders, the controller did not receive the track 00 signal from the drive. | | | 0 | 0 | 0 | 1 | 1 | 1 | Not used. | | | 0 | 0 | 1 | 0 | 0 | 0 | The drive is still seeking. This status is reported by the Test Drive Ready command for an overlap seek condition when the drive has not completed the seek. No time-out is measured by the controller for the seek to complete. | | | Error | Туре | Er | ror | Со | de | | |------|-------|------|----|-----|----|----|--------------------------------------------------------------------------------------------------------------------------------------------| | Bits | 5 | 4 | 3 | 2 | 1 | 0 | Description | | | 0 | 1 | 0 | 0 | 0 | 0 | ID Read Error: The controller detected an ECC error in the target ID field on the disk. | | | 0 | 1 | 0 | 0 | 0 | 1 | Data Error: The controller detected an uncorrectable ECC error in the target sector during a read operation. | | | 0 | 1 | 0 | 0 | 1 | 0 | Address Mark: The controller did not detect the target address mark (AM) on the disk. | | | 0 | 1 | 0 | 0 | 1 | 1 | Not used. | | | 0 | 1 | 0 | 1 | 0 | 0 | Sector Not Found: The controller found the correct cylinder and head, but not the target sector. | | | 0 | 1 | 0 | 1 | 0 | 1 | Seek Error: The cylinder or head address<br>(either or both) did not compare with the<br>expected target address as a result of a<br>seek. | | | 0 | 1 | 0 | 1 | 1 | 0 | Not used. | | | 0 | 1 | 0 | 1 | 1 | 1 | Not used. | | | 0 | 1 | 1 | 0 | 0 | 0 | Correctable Data Error: The controller detected a correctable ECC error in the target field. | | | 0 | 1 | 1 | 0 | 0 | 1 | Bad Track: The controller detected a bad<br>track flag during the last operation. No<br>retries are attempted on this error. | | | Error Type | Error Code | | |------|------------|------------|--------------------------------------------------------------------------------------------| | Bits | 5 4 | 3 2 1 0 | Description | | | 1 0 | 0000 | Invalid Command: The controller has received an invalid command from the system unit. | | | 1 0 | 0 0 0 1 | Illegal Disk Address: The controller detected an address that is beyond the maximum range. | | | Error | Туре | Er | Error Code | | de | | |------|-------|------|----|------------|---|----|-------------------------------------------------------------------------------------------------------------------------------| | Bits | 5 | 4 | 3 | 2 | 1 | 0 | Description | | | 1 | 1 | 0 | 0 | 0 | 0 | RAM Error: The controller detected a data error during the RAM sector-buffer diagnostic test. | | | 1 | 1 | 0 | 0 | 0 | 1 | Program Memory Checksum Error: During this internal diagnostic test, the controller detected a program-memory checksum error. | | | 1 | 1 | 0 | 0 | 1 | 0 | ECC Polynominal Error: During the controller's internal diagnostic tests, the hardware ECC generator failed its test. | ### **Data Register** The processor specifies the operation by sending the 6-byte device control block (DCB) to the controller. The figure below shows the composition of the DCB, and defines the bytes that make up the DCB. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---------------------------|-----------------|---|---------------|---------|--------|-----|---| | Byte O | ( | Comman<br>Class | d | | | Opcode | | | | Byte 1 | 0 | 0 | d | | He | ad Num | ber | | | Byte 2 | Cylinde | er High | | Sector Number | | | | | | Byte 3 | Cylinder Low | | | | | | | | | Byte 4 | Interleave or Block Count | | | | | | | | | Byte 5 | | | | Contro | l Field | | | | - Byte 0 Bits 7, 6, and 5 identify the class of the command. Bits 4 through 0 contain the Opcode command. - Byte 1 Bit 5 identifies the drive number. Bits 4 through 0 contain the disk head number to be selected. Bits 6 and 7 are not used. - Byte 2 Bits 6 and 7 contain the two most significant bits of the cylinder number. Bits 0 through 5 contain the sector number. - Byte 3 Bits 0 through 7 are the eight least significant bits of the cylinder number. - Byte 4 Bits 0 through 7 specify the interleave or block count. - Byte 5 Bits 0 through 7 contain the control field. ### **Control Byte** Byte 5 is the control field of the DCB and allows the user to select options for several types of disk drives. The format of this byte is as follows: | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|---|---|---|---|---| | | r | а | 0 | 0 | 0 | s | s | s | Remarks r = retries s = step option a = retry option on data ECC error - Bit 7 Disables the four retries by the controller on all disk-access commands. Set this bit only during the evaluation of the performance of a disk drive. - Bit 6 If set to 0 during read commands, a reread is attempted when an ECC error occurs. If no error occurs during reread, the command will complete with no error status. If this bit is set to 1, no reread is attempted. - Bits 5, 4, 3 Set to 0. - Bits 2, 1, 0 These bits define the type of drive and select the step option. See the following figure. | Bits 2, 1, 0 | | |--------------|----------------------------------------------------------------------| | 0 0 0 | This drive is not specified and defaults to 3 milliseconds per step. | | 0 0 1 | N/A | | 0 1 0 | N/A | | 0 1 1 | N/A | | 1 0 0 | 200 microseconds per step. | | 1 0 1 | 70 microseconds per step (specified by BIOS). | | 1 1 0 | 3 milliseconds per step. | | 1 1 1 | 3 milliseconds per step. | # **Command Summary** | Command | | Data Control Block | Remarks | |---------------|--------|--------------------|--------------------------| | Test Drive | Bit | 7 6 5 4 3 2 1 0 | d = drive (0 or 1) | | Ready | Byte 0 | 0 0 0 0 0 0 0 | x = don't care | | (Class 0, | Byte 1 | 0 0 d x x x x x | Bytes 2, 3, 4, 5 = don't | | Opcode 00) | | | care | | Recalibrate | Bit | 7 6 5 4 3 2 1 0 | d = drive (0 or 1) | | (Class 0, | Byte 0 | 0 0 0 0 0 0 0 1 | x = don't care | | Opcode 01) | Byte 1 | 0 0 d x x x x x | r = retries | | | Byte 5 | r 0 0 0 0 s s s | s = Step Option | | | | | Bytes 2, 3, 4 = don't | | | | | care | | | | | ch = cylinder high | | Reserved | | | This Opcode is not | | (Class 0, | | | used. | | Opcode 02) | | | | | Request Sense | Bit | 7 6 5 4 3 2 1 0 | d = drive (0 or 1) | | Status | Byte O | 0 0 0 0 0 0 1 1 | x = don't care | | (Class 0, | Byte 1 | 0 0 d x x x x x | Bytes 2, 3, 4, 5 = don't | | Opcode 03) | a . | | care | | Format Drive | Bit | 7 6 5 4 3 2 1 0 | d = drive (0 or 1) | | (Class 0, | Byte 0 | 0 0 0 0 0 1 0 0 | r = retries | | Opcode 04) | Byte 1 | O O d Head Number | s = step option | | | Byte 2 | ch 0 0 0 0 0 0 | ch = cylinder high | | | Byte 3 | Cylinder Low | | | | Byte 4 | 0 0 0 Interleave | Interleave: 1 to 16 | | | Byte 5 | r 0 0 0 0 s s s | for 512-byte sectors. | | Ready Verify | Bit | 7 6 5 4 3 2 1 0 | d = drive (0 or 1) | | (Class 0, | Byte 1 | 0 0 0 0 0 1 0 1 | r = retries | | Opcode 05) | Byte 1 | 0 0 d Head Number | s = step option | | | Byte 2 | ch Sector Number | a = retry option on | | | Byte 3 | Cylinder Low | data ECC | | | Byte 4 | Block Count | ch = cylinder high | | | Byte 5 | r a 0 0 0 s s s | | | Command | | Data Control Block | Remarks | |--------------|----------|--------------------|----------------------| | | | | | | Format Track | Bit | 7 6 5 4 3 2 1 0 | d = drive (0 or 1) | | (Class 0, | Byte 0 | 0 0 0 0 0 1 1 0 | r = retries | | Opcode 06) | Byte 1 | 0 0 d Head Number | s = step option | | | Byte 2 | ch 0 0 0 0 0 0 | ch =cylinder high | | | Byte 3 | Cylinder Low | | | | Byte 4 | 0 0 0 Interleave | Interleave: 1 to 16 | | | Byte 5 | r 0 0 0 0 s s s | for 512-byte sectors | | _ | ΓΞ. | | | | Format Bad | Bit | 7 6 5 4 3 2 1 0 | d = drive (0 or 1) | | Track | Byte 0 | 0 0 0 0 0 1 1 1 | r = retries | | (Class 0, | Byte 1 | 0 0 d Head Number | s = step option | | Opcode 07) | Byte 2 | ch 0 0 0 0 0 0 | ch = cylinder high | | | Byte 3 | Cylinder Low | | | | Byte 4 | 0 0 0 Interleave | Interleave: 1 to 16 | | 1 | Byte 5 | r 0 0 0 0 s s s | for 512-byte sectors | | | <u> </u> | | | | Read | Bit | 7 6 5 4 3 2 1 0 | d = drive (0 or 1) | | (Class 0, | Byte 0 | 0 0 0 0 1 0 0 0 | r = retries | | Opcode 08) | Byte 1 | 0 0 d Head Number | a = retry option on | | | Byte 2 | ch Sector Number | data ECC error | | | Byte 3 | Cylinder Low | s = step option | | | Byte 5 | r a 0 0 0 s s s | ch =cylinder high | | Reserved | | | This Opcode is not | | (Class 0, | | | used | | (Opcode 09) | | | used | | (Opcode ob) | | | | | Write | Bit | 7 6 5 4 3 2 1 0 | d = drive (0 or 1) | | (Class 0, | Byte 0 | 0 0 0 0 1 0 1 0 | r = retries | | Opcode 0A) | Byte 1 | 0 0 d Head Number | s = step option | | ' | Byte 2 | ch Sector Number | ch = cylinder high | | | Byte 3 | Cylinder Low | on symmetring: | | | Byte 4 | Block Count | | | | Byte 5 | r 0 0 0 0 s s s | | | | <u> </u> | L | | | Seek | Bit | 7 6 5 4 3 2 1 0 | d = drive (0 or 1) | | (Class 0, | Byte 0 | 0 0 0 0 1 0 1 1 | r = retries | | Opcode 0B) | Byte 1 | O O d Head Number | s = step option | | | Byte 2 | ch 0 0 0 0 0 0 | x = don't care | | | Byte 3 | Cylinder Low | ch = cylinder high | | | Byte 4 | x x x x x x x x | | | - | Byte 5 | r 0 0 0 0 s s s | | | | | | | # 1-196 Fixed Disk Adapter | Command | Data Control Block | Remarks | |------------------------------------------------------------|----------------------------------------|-----------------------------------------| | Initialize Drive Characteristics* (Class 0, Opcode OC) | Bit 7 6 5 4 3 2 1 Byte 0 0 0 0 0 1 1 0 | Bytes 1, 2, 3, 4, 5 = don't care | | Read ECC Burst<br>Error Length<br>(Class O,<br>Opcode OD) | Bit 7 6 5 4 3 2 1 Byte 0 0 0 0 0 1 1 0 | Bytes 1, 2, 3, 4, 5 = don't care | | Read Data from<br>Sector Buffer<br>(Class 0,<br>Opcode 0E) | Bit 7 6 5 4 3 2 1 Byte 0 0 0 0 0 1 1 1 | Bytes 1, 2, 3, 4, 5 = don't care | | Write Data to<br>Sector Buffer<br>(Class 0,<br>Opcode 0F) | Bit 7 6 5 4 3 2 1 Byte 0 0 0 0 0 1 1 1 | Bytes 1, 2, 3, 4, 5 = don't care | | RAM Diagnostic (Class 7, Opcode 00) | Bit 7 6 5 4 3 2 1 Byte 0 1 1 1 0 0 0 0 | 0<br>0 Bytes 1, 2, 3, 4, 5 = don't care | | Reserved<br>(Class 7,<br>Opcode 01) | | This Opcode is not used | | Reserved<br>(Class 7,<br>Opcode 02) | | This Opcode is not used | \*Initialize Drive Characteristics: The DCB must be followed by eight additional bytes. | Maximum number of cylinders | (2 bytes) | |--------------------------------------|-----------| | Maximum number of heads | (1 byte) | | Start reduced write current cylinder | (2 bytes) | | Start write precompensation cylinder | (2 bytes) | | Maximum ECC data burst length | (1 byte) | | Command | Data Control Block | Remarks | |------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------| | Drive Diagnostic (Class 7, Opcode 03) | Bit 7 6 5 4 3 2 1 0 Byte 0 1 1 1 1 0 0 0 1 1 Byte 1 0 0 d x x x x x Byte 2 x x x x x x x x Byte 3 x x x x x x x x Byte 4 x x x x x x x x Byte 5 r 0 0 0 0 s s s | d = drive (0 or 1) s = step option r = retries x = don't care | | Controller Internal Diagnostics (Class 7, Opcode 04) | Bit 7 6 5 4 3 2 1 0 Byte 0 1 1 1 0 0 1 0 0 | Bytes 1, 2, 3, 4, 5 = don't care | | Read Long*<br>(Class 7,<br>Opcode 05) | Bit 7 6 5 4 3 2 1 0 Byte 0 1 1 1 1 0 0 1 0 1 Byte 1 0 0 d Head Number Byte 2 ch Sector Number Byte 3 Cylinder Low Byte 4 Block Count Byte 5 r 0 0 0 0 s s s | d = drive (0 or 1) s = step option r = retries ch = cylinder high | | Write Long**<br>(Class 7,<br>Opcode 06) | Bit 7 6 5 4 3 2 1 0 Byte 0 1 1 1 0 0 1 1 0 Byte 1 0 0 d Head Number Byte 2 ch Sector Number Byte 3 Cylinder Low Byte 4 Block Count Byte 5 r 0 0 0 s s | d = drive (0 or 1) s = step option r = retries ch = cylinder high | <sup>\*</sup>Returns 512 bytes plus 4 bytes of ECC data per sector. <sup>\*\*</sup>Requires 512 bytes plus 4 bytes of ECC data per sector. ## **Programming Summary** The two least-significant bits of the address bus are sent to the system board's I/O port decoder, which has two sections. One section is enabled by the I/O read signal (-IOR) and the other by the I/O write signal (-IOW). The result is a total of four read/write ports assigned to the disk controller board. The address enable signal (AEN) is asserted by the system board when DMA is controlling data transfer. When AEN is asserted, the I/O port decoder is disabled. The following figure is a table of the four read/write ports: | R/W | Port Address | Function | |---------------|--------------|-------------------------------------------------------------------| | Read | 320 | Read data (from controller to system unit). | | Write | 320 | Write data (from system unit to controller). | | Read | 321 | Read controller hardware status. | | Write | 321 | Controller reset. | | Read | 322 | Reserved. | | Write | 322 | Generate controller-select pulse. | | Read<br>Write | 323<br>323 | Not used.<br>Write pattern to DMA and interrupt mask<br>register. | # System I/O Channel Interface The following lines are used by the disk controller: | A0-A19 | Positive true 20-bit address. The least-significant 10 | |--------|--------------------------------------------------------| | | bits contain the I/O address within the range of hex | | | 320 to hex 323 when an I/O read or write is | | | executed by the system unit. The full 20 bits are | | | decoded to address the read-only memory (ROM) | | | between the addresses of hex C8000 and C9FFF. | D0-D7 Positive 8-bit data bus over which data and status information is passed between the system board and the controller. Negative true signal that is asserted when the system board reads status or data from the controller under either programmed I/O or DMA control. Negative true signal that is asserted when the system board sends a command or data to the controller under either programmed I/O or DMA control. AEN Positive true signal that is asserted when the DMA in the system board is generating the I/O Read (-IOR) or I/O Write (-IOW) signals and has control of the address and data buses. RESET Positive true signal that forces the disk controller to its initial power-up condition. IRQ 5 Positive true interrupt request signal that is asserted by the controller, when enabled to interrupt the system board on the return ending status byte from the controller. DRQ 3 Positive-true DMA-request signal that is asserted by the controller when data is available for transfer to or from the controller under DMA control. This signal remains active until the system board's DMA channel activates the DMA-acknowledge signal (-DACK 3) in response. DACK 3 This signal is true when negative, and is generated by the system board DMA channel in response to a DMA request (DRQ 3). Fixed Disk Adapter Interface Specifications #### 1-202 Fixed Disk Adapter ## IBM 10MB Fixed Disk Drive The disk drive is a random-access storage device that uses two non-removable 5-1/4 inch disks for storage. Each disk surface employs one movable head to service 306 cylinders. The total formatted capacity of the four heads and surfaces is 10 megabytes (17 sectors per track with 512 bytes per sector and a total of 1224 tracks). An impact-resistant enclosure provides mechanical and contamination protection for the heads, actuator, and disks. A self-contained recirculating system supplies clean air through a 0.3-micron filter. Thermal isolation of the stepper and spindle motor assemblies from the disk enclosure results in a very low temperature rise within the enclosure. This isolation provides a greater off-track margin and the ability to perform read and write operations immediately after power-up with no thermal stabilization delay. | Media | Rigid media disk | |-------|------------------| | | | Number of Tracks 1224 Track Density 345 tracks per inch Dimensions Height 3.25 inches (82.55 mm) Width 5.75 inches (146.05 mm) Depth 8.0 inches (203.2 mm) Weight 4.6 lb (2.08 kg) Temperature Operating 40°F to 122°F (4°C to 50°C) Non operating -40°F to 140°F (-40°C to 60°C) Relative Humidity Operating 8% to 80% (non condensing) Maximum Wet Bulb 78°F (26°C) Shock Operating 10 Gs Non operating 20 Gs Access Time 3 ms track-to-track Average Latency 8.33 ms **Error Rates** Soft Read Errors 1 per 10<sup>10</sup> bits read Hard Read Errors 1 per 10<sup>12</sup> bits read Seek Errors 1 per 10<sup>6</sup> seeks Design Life 5-years (8,000 hours MTF) Disk Speed $3600 \text{ rpm} \pm 1\%$ Transfer Rate 5.0 M bits/sec Recording Mode MFM Power $+12 \text{ Vdc} \pm 5\% 1.8 \text{ A (4.5 A maximum)}$ $\pm 5$ Vdc $\pm$ 5% 0.7 A (1.0 A maximum) Maximum Ripple 1% with equivalent resistive load #### **Mechanical and Electrical Specifications** # **IBM Memory Expansion Options** Three memory expansion options (32KB, 64KB, and 64/256KB) and two memory module kits (16KB and 64KB) are available for the IBM Personal Computer. Memory expansion is described in the following chart: | | Minimum<br>Memory | Maximum<br>Memory | Number of<br>16K Memory<br>Module Kits | Number of<br>64K Memory<br>Module Kits | Memory<br>Module<br>Type | |--------------------------|-------------------|-------------------|----------------------------------------|----------------------------------------|------------------------------------| | 16/64K<br>System Board | 16K | 64K | 1, 2, or 3 | | 16K by 1 Bit,<br>16 pin | | 64/256K<br>System Board | 64K | 256K | | 1, 2, or 3 | 64K by 1 Bit,<br>16 pin | | 64/256K<br>Memory Option | 64K | 256K | | 1, 2, or 3 | 64K by 1 Bit,<br>16 pin | | 32K<br>Memory Option | 32K | | | | 16K by 1 Bit,<br>16 pin | | 64K<br>Memory Option | 64K | | | | Stacked 32K<br>by 1 Bit,<br>18 pin | The system board must be fully populated before any memory expansion options can be installed. An expansion option must be configured to reside at a sequential 32K or 64K memory address boundary within the system address space. This is done by setting the DIP switches on the option. All memory expansion options are parity checked. If a parity error is detected, a latch is set and an I/O channel check line is activated, indicating an error to the processor. In addition to the memory modules, the memory expansion options contain the following circuits: bus buffering, dynamic memory timing generation, address multiplexing, and card-select decode logic. Dynamic-memory refresh timing and address generation are functions performed on the system board and made available in the I/O channel for all devices. To allow the system to address 32K, 64K, or 64/256K memory expansion options, refer to "Appendix G: Switch Settings" for the proper memory expansion option switch settings. # **Operating Characteristics** The system board operates at a frequency of 4.77 MHz, which results in a clock cycle of 210 ns. Normally four clock cycles are required for a bus cycle so that an 840-ns memory cycle time is achieved. Memory-write and memory-read cycles both take four clock cycles, or 840 ns. General specifications for memory used on all cards are: | | 16K by 1 Bit | 32K by 1 Bit | 64K by 1 Bit | |--------|--------------|--------------|--------------| | Access | 250 ns | 250 ns | 200 ns | | Cycle | 410 ns | 410 ns | 345 ns | ## Memory Module Description Both the 32K and the 64K options contain 18 dynamic memory modules. The 32K memory expansion option utilizes 16K by 1 bit modules, and the 64K memory expansion option utilizes 32K by 1 bit modules. The 64/256K option has four banks of 9 pluggable sockets. Each bank will accept a 64K memory module kit, consisting of 9 (64K by 1) modules. The kits must be installed sequentially into banks 1, 2, and 3. The base 64/256K option comes with modules installed in bank 0, providing 64K of memory. One, two, or three 64K bits may be added, upgrading the option to 128K, 192K, or 256K of memory. The 16K by 1 and the 32K by 1 modules require three voltage levels: +5 Vdc, -5 Vdc, and +12 Vdc. The 64K by 1 modules require only one voltage level of +5 Vdc. All three memory modules require 128 refresh cycles every 2 ns. Absolute maximum access times are: | | 16K by 1 Bit | 32K by 1 Bit | 64K by 1 Bit | |----------|--------------|--------------|--------------| | From RAS | 250 ns | 250 ns | 200 ns | | From CAS | 165 ns | 165 ns | 115 ns | | Pin | 16K by 1 Bit Module<br>(used on 32K option<br>and 16/64K<br>system board) | 32K by 1 Bit Module<br>(used on 64K option) | 64K by 1 Bit Module<br>(used on 64/256K option<br>and 64/256K<br>system board) | |-----|---------------------------------------------------------------------------|---------------------------------------------|--------------------------------------------------------------------------------| | 1 | -5 Vdc | -5 Vdc | N/C | | 2 | Data In** | Data In** | Data In*** | | 3 | -Write | -Write | -Write | | 4 | -RAS | -RAS 0 | -RAS | | 5 | A0 | -RAS 1 | AO | | 6 | A2 | A0 | A2 | | 7 | A1 | A2 | A1 | | 8 | +12 Vdc | A1 | +5 Vdc | | 9 | +5 Vdc | +12 Vdc | A7 | | 10 | A5 | +5 Vdc | A5 | | 11 | Α4 | A5 | A4 | | 12 | A3 | A4 | A3 | | 13 | A6 | A3 | A6 | | 14 | Data Out** | A6 | Data Out*** | | 15 | -CAS | Data Out** | -CAS | | 16 | GND | -CAS 1 | GND | | 17 | * | -CAS 0 | * | | 18 | * | GND | * | <sup>\*16</sup>K by 1 and 64K by 1 bit modules have 16 pins. #### Memory Module Pin Configuration <sup>\*\*</sup>Data In and Data Out are tied together (three-state bus), <sup>\*\*\*</sup>Data In and Data Out are tied together on Data Bits 0-7 (three-state bus). # Switch-Configurable Start Address Each card has a small DIP module, that contains eight switches. The switches are used to set the card start address as follows: | Number | 32K and 64K Options | 64/256K Options | |--------|----------------------------|-----------------------| | 1 | ON: A19=0; OFF: A19=1 | ON: A19=0; OFF: A19=1 | | 2 | ON: A18=0; OFF: A18=1 | ON: A18=0; OFF: A18=1 | | 3 | ON: A17=0; OFF: A17=1 | ON: A17=0; OFF: A17=1 | | 4 | ON: A16=0: OFF: A16=1 | ON: A16=0; OFF: A16=1 | | 5 | ON: A15=0; OFF: A15=1* | ON: Select 64K | | 6 | Not used | ON: Select 128K | | 7 | Not used | ON: Select 192K | | 8 | Used only in 64K RAM Card* | ON: Select 256K | <sup>\*</sup>Switch 8 may be set on the 64K memory expansion option to use only half the memory on the card (that is, 32K). If switch 8 is on, all 64K is accessible. If switch 8 is off, address bit A15 (as set by switch 5) is used to determine which 32K are accessible, and the 64K option behaves as a 32K option. **DIP Module Start Address** # Memory Option Switch Settings Switch settings for all memory expansion options are located in "Appendix G: Switch Settings." The following method can be used to determine the switch settings for the 32K memory expansion option. Starting Address = xxxK =Decimal value 32K Convert decimal value to binary Bit. . . . . . . . . 4 3 2 1 0 Bit value . . . 16 8 4 2 1 #### Switch The following method can be used to determine the switch settings for the 64K memory expansion option. Starting Address = xxxK =Decimal value 64K Convert decimal value to binary Bit...... 3 2 1 0 Bit value . . . 8 4 2 1 #### Switch The following method can be used to determine the switch settings for the 64/256K memory expansion option. Starting Address = xxxK=Decimal value 64K xxxK Convert decimal value to binary Bit. . . . . . . . 3 2 1 0 Bit value . . . 8 4 2 1 Switch **Amount of memory** installed on option - 256K - 192K (on = logical 1) 128K 64K bit 1 - 2 (off = logical 1) # IBM Game Control Adapter The game control adapter allows up to four paddles or two joy sticks to be attached to the system. This card fits into one of the system board's or expansion board's expansion slots. The game control interface cable attaches to the rear of the adapter. In addition, four inputs for switches are provided. Paddle and joy stick positions are determined by changing resistive values sent to the adapter. The adapter plus system software converts the present resistive value to a relative paddle or joy stick position. On receipt of an output signal, four timing circuits are started. By determining the time required for the circuit to time-out (a function of the resistance), the paddle position can be determined. This adapter could be used as a general purpose I/O card with four analog (resistive) inputs plus four digital input points. Game Control Adapter Block Diagram # **Functional Description** #### Address Decode The select on the game control adapter is generated by two 74LS138s as an address decoder. AEN must be inactive while the address is hex 201 in order to generate the select. The select allows a write to fire the one-shots or a read to give the values of the trigger buttons and one-shot outputs. ### Data Bus Buffer/Driver The data bus is buffered by a 74LS244 buffer/driver. For an In from address hex 201, the game control adapter will drive the data bus; at all other times, the buffer is left in the high impedance state. ### **Trigger Buttons** The trigger button inputs are read by an In from address hex 201. A trigger button is on each joy stick or paddle. These values are seen on data bits 7 through 4. These buttons default to an open state and are read as "1." When a button is pressed, it is read as "0." Software should be aware that these buttons are not debounced in hardware. ## Joy Stick Positions The joy stick position is indicated by a potentiometer for each coordinate. Each potentiometer has a range from 0 to 100 k-ohms that varies the time constant for each of the four one-shots. As this time constant is set at different values, the output of the one-shot will be of varying durations. All four one-shots are fired at once by an Out to address hex 201. All four one-shot outputs will go true after the fire pulse and will remain high for varying times depending on where each potentiometer is set. These four one-shot outputs are read by an In from address hex 201 and are seen on data bits 3 through 0. ### 1-212 Game Control Adapter # I/O Channel Description A9-A0: Address lines 9 through 0 are used to address the game control adapter. D7-D0: Data lines 7 through 0 are the data bus. IOR, IOW: I/O read and I/O write are used when reading from or writing to an adapter (In, Out). AEN: When active, the adapter must be inactive and the data bus driver inactive. +5 Vdc: Power for the game control adapter. GND: Common ground. A19-A10: Unused. MEMR, MEMW: Unused. DACK0-DACK3: Unused. IRQ7-IRQ2: Unused. DRQ3-DRQ1: Unused. ALE, T/C: Unused. CLK, OSC: Unused. I/O CH CK: Unused. I/O CH RDY: Unused. RESET DRV: Unused. -5 Vdc, +12 Vdc, -12 Vdc: Unused. # Interface Description The game control adapter has eight input lines, four of which are digital inputs and 4 of which are resistive inputs. The inputs are read with one In from address hex 201. The four digital inputs each have a 1 k-ohm pullup resistor +5 Vdc. With no drives on these inputs, a 1 is read. For a 0 reading, the inputs must be pulled to ground. The four resistive pullups, measured to +5 Vdc, will be converted to a digital pulse with a duration proportional to the resistive load, according to the following equation: Time = $$24.2 \, \mu \text{sec} + 0.011 \, (r) \, \mu \text{sec}$$ The user must first begin the conversation by an Out to address hex 201. An In from address hex 201 will show the digital pulse go high and remain high for the duration according to the resistance value. All four bits (bit 3-bit 0) function in the same manner; their digital pulse will all go high simultaneously and will reset independently according to the input resistance value. The typical input to the game control adapter is a set of joy sticks or game paddles. The joy sticks will typically be a set of two (A and B). These will have one or two buttons each with two variable resistances each, with a range from 0 to 100 k-ohms. One variable resistance will indicate the X-coordinate and the other variable resistance will indicate the Y-coordinate. This should be attached to give the following input data: | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----------------|-------|-------|-------|-------|-------|-------------------|-------------------| | B-#2<br>Button | | | | | | A-Y<br>Coordinate | A-X<br>Coordinate | | | | | | | | | | The game paddles will have a set of two (A and B) or four (A, B, C, and D) paddles. These will have one button each and one variable resistance each, with a range of 0 to 100 k-ohms. This should be attached to give the following input data: | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit O | |--------|--------|--------|--------|------------|------------|------------|------------| | D | С | В | Α | D | С | В | Α | | Button | Button | Button | Button | Coordinate | Coordinate | Coordinate | Coordinate | Refer to "Joy Stick Schematic Diagram" for attaching game controllers. 15-Pin Male D-Shell Connector Note: Potentiometer for X- and Y-Coordinates has a range of 0 to 100 k-ohms. Button is normally open; closed when pressed. Joy Stick Schematic Diagram At Standard TTL Levels **Connector Specifications** # IBM Prototype Card The prototype card is 4.2 inches (106.7 millimeters) high by 13.2 inches (335.3 millimeters) long and plugs into an expansion unit or system unit expansion slot. All system control signals and voltage requirements are provided through a 2 by 31 position card-edge tab. The card contains a voltage bus (+5 Vdc) and a ground bus (0 Vdc). Each bus borders the card, with the voltage bus on the back (pin side) and the ground bus on the front (component side). A system interface design is also provided on the prototype card. The prototype card can also accommodate a D-shell connector if it is needed. The connector size can range from a 9 to a 37 position connector. Note: Install all components on the component side of the prototype card. The total width of the card including components should not exceed 0.500 inch (12.7 millimeters). If these specifications are not met, components on the prototype card may touch other cards plugged into adjacent slots. **Prototype Card Block Diagram** ## I/O Channel Interface The prototype card has two layers screened onto it (one on the front and one on the back). It also has 3,909 plated through-holes that are 0.040 inch (10.1 millimeters) in size and have a 0.060 inch (1.52 millimeters) pad, which is located on a 0.10 inch (2.54 millimeters) grid. There are 37 plated through-holes that are 0.048 inch (1.22 millimeters) in size. These holes are located at the rear of the card (viewed as if installed in the machine). These 37 holes are used for a 9 to 37 position D-shell connector. The card also has 5 holes that are 0.125 inch (3.18 millimeters) in size. One hole is located just above the two rows of D-shell connector holes, and the other four are located in the corners of the board (one in each corner). ## **Prototype Card Layout** The component side has the ground bus [0.05 inch (1.27 millimeters) wide] screened on it and card-edge tabs that are labeled A1 through A31. Component Side The component side also has a silk screen printed on it that is used as a component guide for the I/O interface. #### **Component Side** The pin side has a +5 Vdc bus [0.05 inch (1.27 millimeters) wide] screened onto it and card-edge tabs that are labeled B1 through B31. Pin Side Each card-edged tab is connected to a plated through-hole by a 0.012-inch (0.3-millimeter) land. There are three ground tabs connected to the ground bus by three 0.012-inch (0.3-millimeter) lands. Also, there are two +5 Vdc tabs connected to the voltage bus by two 0.012-inch (0.3-millimeter) lands. For additional interfacing information, refer to "I/O Channel Description" and "I/O Channel Diagram" in this manual. Also, the "Prototype Card Interface Logic Diagram" is in Appendix D of this manual. If the recommended interface logic is used, the list of TTL type numbers listed below will help you select the necessary components. | Component | TTL Number | Description | |------------|------------|--------------------------------------------| | U1 | 74LS245 | Octal Bus Transceiver | | U2, U5 | 74LS244 | Octal Buffers Line Driver/Line Receivers | | U4 | 74LS04 | Hex Inverters | | U3 | 74LS08 | Quadruple 2 - Input<br>Positive - AND Gate | | U6 | 74LS02 | Quadruple 2 - Input<br>Positive - NOR Gate | | U7 | 74LS21 | Dual 4 - Input<br>Positive - AND Gate | | C1 | | 10.0 μF Tantalum Capacitor | | C2, C3, C4 | | 0.047 μF Ceramic Capacitor | # System Loading and Power Limitations Because of the number of options that may be installed in the system, the I/O bus loading should be limited to one Schottky TTL load. If the interface circuitry on the card is used, then this requirement is met. Refer to the power supply information in this manual for the power limitations to be observed. # Prototype Card External Interface If a connector is required for the card function, then you should purchase one of the recommended connectors (manufactured by Amp) or equivalent listed below: | Connector Size | Part Number (Amp) | |-------------------------|-------------------| | 9-pin D-shell (Male) | 205865-1 | | 9-pin D-shell (Female) | 205866-1 | | 15-pin D-shell (Male) | 205867-1 | | 15-pin D-shell (Female) | 205868-1 | | 25-pin D-shell (Male | 205857-1 | | 25-pin D-shell (Female) | 205858-1 | | 37-pin D-shell (Male) | 205859-1 | | 37-pin D-shell (Female) | 205860-1 | The following example shows a 15-pin, D-shell, female connector attached to a prototype card. Component Side # IBM Asynchronous **Communications Adapter** The asynchronous communications adapter system control signals and voltage requirements are provided through a 2 by 31 position card-edge tab. Two jumper modules are provided on the adapter. One jumper module selects either RS-232C or current-loop operation. The other jumper module selects one of two addresses for the adapter, so two adapters may be used in one system. The adapter is fully programmable and supports asynchronous communications only. It will add and remove start bits, stop bits, and parity bits. A programmable baud rate generator allows operation from 50 baud to 9600 baud. Five, six, seven or eight bit characters with 1, 1-1/2, or 2 stop bits are supported. A fully prioritized interrupt system controls transmit, receive, error, line status and data set interrupts. Diagnostic capabilities provide loopback functions of transmit/receive and input/output signals. The heart of the adapter is a INS8250 LSI chip or functional equivalent. Features in addition to those listed above are: - Full double buffering eliminates need for precise synchronization. - Independent receiver clock input. - Modem control functions: clear to send (CTS), request to send (RTS), data set ready (DSR), data terminal ready (DTR), ring indicator (RI), and carrier detect. - False-start bit detection. - Line-break generation and detection. All communications protocol is a function of the system microcode and must be loaded before the adapter is operational. All pacing of the interface and control signal status must be handled by the system software. The following figure is a block diagram of the asynchronous communications adapter. Asynchronous Communications Adapter Block Diagram # **Modes of Operation** The different modes of operation are selected by programming the 8250 asynchronous communications element. This is done by selecting the I/O address (hex 3F8 to 3FF primary, and hex 2F8 to 2FF secondary) and writing data out to the card. Address bits A0, A1, and A2 select the different registers that define the modes of operation. Also, the divisor latch access bit (bit 7) of the line control register is used to select certain registers. | I/O Deco | de (in Hex) | | | |--------------------|----------------------|------------------------------------------------|-------------------------| | Primary<br>Adapter | Alternate<br>Adapter | Register Selected | DLAB State | | 3F8 | 2F8 | TX Buffer | DLAB=0 (Write) | | 3F8<br>3F8 | 2F8<br>2F8 | RX Buffer<br>Divisor Latch LSB | DLAB=0 (Read)<br>DLAB=1 | | 3F9<br>3F9 | 2F9<br>2F9 | Divisor Latch MSB<br>Interrupt Enable Register | DLAB=1 | | 3FA | 2FA | Interrupt Identification Registers | | | 3FB<br>3FC | 2FB<br>2FC | Line Control Register Modem Control Register | | | 3FD | 2FD | Line Status Register | | | 3FE | 2FE | Modem Status Register | | #### I/O Decodes | | Hex Address 3F8 to 3FF and 2F8 to 2FF | | | | | | | | | | | |----|---------------------------------------|----|----|----|----|----|----|----|----|------|------------------------------------------------------------| | Α9 | A8 | Α7 | Α6 | Α5 | Α4 | А3 | A2 | Α1 | A0 | DLAB | Register | | 1 | 1/0 | 1 | 1 | 1 | 1 | 1 | х | х | х | | | | | | | | | | | 0 | 0 | 0 | 0 | Receive Buffer (read),<br>Transmit<br>Holding Reg. (write) | | | | | | | | | 0 | 0 | 1 | 0 | Interrupt Enable | | | | | | | | | 0 | 1 | 0 | х | Interrupt Identification | | | | | | | | | 0 | 1 | 1 | x | Line Control | | | | | | | | | 1 | 0 | 0 | х | Modem Control | | | | | | | | | 1 | 0 | 1 | x | Line Status | | | | | | | | | 1 | 1 | 0 | x | Modem Status | | | | | | | | | 1 | 1 | 1 | x | None | | | | | | | | | 0 | 0 | 0 | 1 | Divisor Latch (LSB) | | | | | | | | | 0 | 0 | 1 | 1 | Divisor Latch (MSB) | Note: Bit 8 will be logical 1 for the adapter designated as primary or a logical 0 for the adapter designated as alternate (as defined by the address jumper module on the adapter). A2, A1 and A0 bits are "don't cares" and are used to select the different register of the communications chip. #### Address Bits ## Interrupts One interrupt line is provided to the system. This interrupt is IRQ4 for a primary adapter or IRQ3 for an alternate adapter, and is positive active. To allow the communications card to send interrupts to the system, bit 3 of the modem control register must be set to 1 (high). At this point, any interrupts allowed by the interrupt enable register will cause an interrupt. The data format will be as follows: Data bit 0 is the first bit to be transmitted or received. The adapter automatically inserts the start bit, the correct parity bit if programmed to do so, and the stop bit (1, 1-1/2, or 2 depending on the command in the line-control register). # Interface Description The communications adapter provides an EIA RS-232C-like interface. One 25-pin D-shell, male type connector is provided to attach various peripheral devices. In addition, a current loop interface is also located in this same connector. A jumper block is provided to manually select either the voltage interface, or the current loop interface. The current loop interface is provided to attach certain printers provided by IBM that use this particular type of interface. Pin 18 + receive current loop data Pin 25 — receive current loop return Pin 9 + transmit current loop return Pin 11 — transmit current loop data #### **Current Loop Interface** The voltage interface is a serial interface. It supports certain data and control signals, as listed below. - Pin Transmitted Data - Pin 3 Received Data - Request to Send Pin 4 - Pin 5 Clear to Send - Pin 6 Data Set Ready - Pin 7 Signal Ground - Pin 8 Carrier Detect - Pin 20 Data Terminal Ready - Pin 22 Ring Indicator The adapter converts these signals to/from TTL levels to EIA voltage levels. These signals are sampled or generated by the communications control chip. These signals can then be sensed by the system software to determine the state of the interface or peripheral device. ## Voltage Interchange Information | Interchange Voltage | Binary State | Signal Condition | Interface<br>Control Function | |---------------------|--------------|------------------|-------------------------------| | Positive Voltage = | Binary (0) | = Spacing | =On | | Negative Voltage = | Binary (1) | = Marking | =Off | | | Invalid Levels | |---------|----------------| | +15 Vdc | | | | On Function | | +3 Vdc | | | 0 Vdc | Invalid Levels | | -3 Vdc | | | 4=1// | Off Function | | -15 Vdc | | | | Invalid Levels | The signal will be considered in the "marking" condition when the voltage on the interchange circuit, measured at the interface point, is more negative than -3 Vdc with respect to signal ground. The signal will be considered in the "spacing" condition when the voltage is more positive than +3 Vdc with respect to signal ground. The region between +3 Vdc and -3 Vdc is defined as the transition region, and considered an invalid level. The voltage that is more negative than -15 Vdc or more positive than +15 Vdc will also be considered an invalid level. During the transmission of data, the "marking" condition will be used to denote the binary state "1" and "spacing" condition will be used to denote the binary state "0." For interface control circuits, the function is "on" when the voltage is more positive than +3 Vdc with respect to signal ground and is "off" when the voltage is more negative than -3 Vdc with respect to signal ground. # INS8250 Functional Pin Description The following describes the function of all INS8250 input/output pins. Some of these descriptions reference internal circuits. Note: In the following descriptions, a low represents a logical 0 (0 Vdc nominal) and a high represents a logical 1 (+2.4 Vdc nominal). ## **Input Signals** Chip Select (CS0, CS1, $\overline{CS2}$ ), Pins 12-14: When CS0 and CS1 are high and $\overline{CS2}$ is low, the chip is selected. Chip selection is complete when the decoded chip select signal is latched with an active (low) address strobe (ADS) input. This enables communications between the INS8250 and the processor. Data Input Strobe (DISTR, DISTR) Pins 22 and 21: When DISTR is high or DISTR is low while the chip is selected, allows the processor to read status information or data from a selected register of the INS8250. Only an active DISTR or DISTR input is required to transfer data from the INS8250 during a read operation. Therefore, tie either the DISTR input permanently low or the DISTR input permanently high, if not used. Data Output Strobe (DOSTR, DOSTR), Pins 19 and 18: When DOSTR is high or DOSTR is low while the chip is selected, allows the processor to write data or control words into a selected register of the INS8250. Note: Only an active DOSTR or DOSTR input is required to transfer data to the INS8250 during a write operation. Therefore, tie either the DOSTR input permanently low or the DOSTR input permanently high, if not used. Address Strobe (ADS), Pin 25: When low, provides latching for the register select (A0, A1, A2) and chip select (CS0, CS1, CS2) signals. Note: An active $\overline{ADS}$ input is required when the register select (A0, A1, A2) signals are not stable for the duration of a read or write operation. If not required, tie the $\overline{ADS}$ input permanently low. Register Select (A0, A1, A2), Pins 26-28: These three inputs are used during a read or write operation to select an INS8250 register to read from or write to as indicated in the table below. Note that the state of the divisor latch access bit (DLAB), which is the most significant bit of the line control register, affects the selection of certain INS8250 registers. The DLAB must be set high by the system software to access the baud generator divisor latches. | DLAB | A2 | A1 | Α0 | Register | |------|-----|----|----|-----------------------------------------------------------------| | 0 | 0 | 0 | 0 | Receiver Buffer (Read), Transmitter<br>Holding Register (Write) | | . 0 | 0 | 0 | 1 | Interrupt Enable | | × | 0 | 1 | 0 | Interrupt Identification (Read Only) | | x | 0 | 1 | 1 | Line Control | | × | 1 | 0 | 0 | Modem Control | | X | 1 | 0 | 1 | Line Status | | × | 1 . | 1 | 0 | Modem Control Status | | × | 1 | 1 | 1 | None | | 1 | 0 | 0 | 0 | Divisor Latch (Least Significant Bit) | | 1 | 0 | 0 | 1 | Divisor Latch (Most Significant Bit) | Master Reset (MR), Pin 35: When high, clears all the registers (except the receiver buffer, transmitter holding, and divisor latches), and the control logic of the INS8250. Also, the state of various output signals (SOUT, INTRPT, OUT 1, OUT 2, RTS, DTR) are affected by an active MR input. Refer to the "Asynchronous Communications Reset Functions" table. Receiver Clock (RCLK), Pin 9: This input is the 16 x baud rate clock for the receiver section of the chip. Serial Input (SIN), Pin 10: Serial data input from the communications link (peripheral device, modem, or data set). Clear to Send (CTS), Pin 36: The CTS signal is a modem control function input whose condition can be tested by the processor by reading bit 4 (CTS) of the modem status register. Bit 0 (DCTS) of the modem status register indicates whether the CTS input has changed state since the previous reading of the modem status register. **Note:** Whenever the CTS bit of the modem status register changes state, an interrupt is generated if the modem status interrupt is enabled. Data Set Ready (DSR), Pin 37: When low, indicates that the modem or data set is ready to establish the communications link and transfer data with the INS8250. The DSR signal is a modem-control function input whose condition can be tested by the processor by reading bit 5 (DSR) of the modem status register. Bit 1 (DDSR) of the modem status register indicates whether the DSR input has changed since the previous reading of the modem status register. **Note:** Whenever the DSR bit of the modem status register changes state, an interrupt is generated if the modem status interrupt is enabled. Received Line Signal Detect (RLSD), Pin 38: When low, indicates that the data carrier had been detected by the modem or data set. The RLSD signal is a modem-control function input whose condition can be tested by the processor by reading bit 7 (RLSD) of the modem status register. Bit 3 (DRLSD) of the modem status register indicates whether the RLSD input has changed state since the previous reading of the modem status register. **Note:** Whenever the RLSD bit of the modem status register changes state, an interrupt is generated if the modem status interrupt is enabled. Ring Indicator ( $\overline{RI}$ ), Pin 39: When low, indicates that a telephone ringing signal has been received by the modem or data set. The $\overline{RI}$ signal is a modem-control function input whose conditon can be tested by the processor by reading bit 6 (RI) of the modem status register. Bit 2 (TERI) of the modem status register indicates whether the $\overline{RI}$ input has changed from a low to high state since the previous reading of the modem status register. Note: Whenever the RI bit of the modem status register changes from a high to a low state, an interrupt is generated if the modem status register interrupt is enabled. VCC, Pin 40: +5 Vdc supply. VSS, Pin 20: Ground (0 Vdc) reference. ## Output Signals Data Terminal Ready ( $\overline{DTR}$ ), Pin 33: When low, informs the modem or data set that the INS8250 is ready to communicate. The DTR output signal can be set to an active low by programming bit 0 (DTR) of the modem control register to a high level. The $\overline{DTR}$ signal is set high upon a master reset operation. Request to Send (RTS), Pin 32: When low, informs the modem or data set that the INS8250 is ready to transmit data. The RTS output signal can be set to an active low by programming bit 1 (RTS) of the modem control register. The RTS signal is set high upon a master reset operation. Output 1 (OUT 1), Pin 34: User-designated output that can be set to an active low by programming bit 2 (OUT 1) of the modem control register to a high level. The OUT 1 signal is set high upon a master reset operation. Output 2 (OUT 2), Pin 31: User-designated output that can be set to an active low by programming bit 3 (OUT 2) of the modem control register to a high level. The OUT 2 signal is set high upon a master reset operation. Chip Select Out (CSOUT), Pin 24: When high, indicates that the chip has been selected by active CS0, CS1, and $\overline{CS2}$ inputs. No data transfer can be initiated until the CSOUT signal is a logical 1. Driver Disable (DDIS), Pin 23: Goes low whenever the processor is reading data from the INS8250. A high-level DDIS output can be used to disable an external transceiver (if used between the processor and INS8250 on the D7-D0 data bus) at all times, except when the processor is reading data. Baud Out (BAUDOUT), Pin 15: 16 x clock signal for the transmitter section of the INS8250. The clock rate is equal to the main reference oscillator frequency divided by the specified divisor in the baud generator divisor latches. The BAUDOUT may also be used for the receiver section by typing this output to the RCLK input of the chip. Interrupt (INTRPT), Pin 30: Goes high whenever any one of the following interrupt types has an active high condition and is enabled through the IER: receiver error flag, received data available, transmitter holding register empty, or modem status. The INTRPT signal is reset low upon the appropriate interrupt service or a master reset operation. Serial Output (SOUT), Pin 11: Composite serial data output to the communications link (peripheral, modem, or data set). The SOUT signal is set to the marking (logical 1) state upon a master reset operation. ## Input/Output Signals Data Bus (D7-D0), Pins 1-8: This bus comprises eight tri-state input/output lines. The bus provides bidirectional communications between the INS8250 and the processor. Data, control words, and status information are transferred through the D7-D0 data bus. External Clock Input/Output (XTAL1, XTAL2), Pins 16 and 17: These two pins connect the main timing reference (crystal or signal clock) to the INS8250. # **Programming Considerations** The INS8250 has a number of accessible registers. The system programmer may access or control any of the INS8250 registers through the processor. These registers are used to control INS8250 operations and to transmit and receive data. A table listing and description of the accessible registers follows. | Register/Signal | Reset Control | Reset State | |--------------------------------------|---------------------------|-----------------------------------------------------------------| | Interrupt Enable Register | Master Reset | All Bits Low (0-3 Forced and<br>4-7 Permanent) | | Interrupt Identification<br>Register | Master Reset | Bit 0 is High, Bits 1 and 2 Low<br>Bits 3-7 are Permanently Low | | Line Control Register | Master Reset | All Bits Low | | Modem Control Register | Master Reset | All Bits Low | | Line Status Register | Master Reset | Except Bits 5 and 6 are High | | Modem Status Register | Master Reset | Bits 0-3 Low<br>Bits 4-7 - Input Signal | | SOUT | Master Reset | High | | INTRPT (RCVR Errors) | Read LSR/MR | Low | | INTRPT (RCVR Data Ready) | Read RBR/MR | Low | | INTRPT (RCVR Data Ready) | Read IIR/<br>Write THR/MR | Low | | INTRPT (Modem Status<br>Changes) | Read MSR/MR | Low | | OUT 2 | Master Reset | High | | RTS | Master Reset | High | | DTR | Master Reset | High | | OUT 1 | Master Reset | High | **Asynchronous Communications Reset Functions** ## Line-Control Register The system programmer specifies the format of the asynchronous data communications exchange through the line-control register. In addition to controlling the format, the programmer may retrieve the contents of the line-control register for inspection. This feature simplifies system programming and eliminates the need for separate storage in system memory of the line characteristics. The contents of the line-control register are indicated and described below. Line-Control Register (LCR) **Bits 0 and 1:** These two bits specify the number of bits in each transmitted or received serial character. The encoding of bits 0 and 1 is as follows: | Bit 1 | Bit 0 | Word Length | |-------|-------|-------------| | 0 | 0 | 5 Bits | | 0 | 1 | 6 Bits | | 1 | 0 | 7 Bits | | 1 | 1 | 8 Bits | - Bit 2: This bit specifies the number of stop bits in each transmitted or received serial character. If bit 2 is a logical 0, one stop bit is generated or checked in the transmit or receive data, respectively. If bit 2 is logical 1 when a 5-bit word length is selected through bits 0 and 1, 1-1/2 stop bits are generated or checked. If bit 2 is logical 1 when either a 6-, 7-, or 8-bit word length is selected, two stop bits are generated or checked. - Bit 3: This bit is the parity enable bit. When bit 3 is a logical 1, a parity bit is generated (transmit data) or checked (receive data) between the last data word bit and stop bit of the serial data. (The parity bit is used to produce an even or odd number of 1's when the data word bits and the parity bit are summed.) - **Bit 4:** This bit is the even parity select bit. When bit 3 is a logical 1 and bit 4 is a logical 0, an odd number of logical 1's is transmitted or checked in the data word bits and parity bit. When bit 3 is a logical 1 and bit 4 is a logical 1, an even number of bits is transmitted or checked. - Bit 5: This bit is the stick parity bit. When bit 3 is a logical 1 and bit 5 is a logical 1, the parity bit is transmitted and then detected by the receiver as a logical 0 if bit 4 is a logical 1, or as a logical 1 if bit 4 is a logical 0. - Bit 6: This bit is the set break control bit. When bit 6 is a logical 1, the serial output (SOUT) is forced to the spacing (logical 0) state and remains there regardless of other transmitter activity. The set break is disabled by setting bit 6 to a logical 0. This feature enables the processor to alert a terminal in a computer communications system. - Bit 7: This bit is the divisor latch access bit (DLAB). It must be set high (logical 1) to access the divisor latches of the baud rate generator during a read or write operation. It must be set low (logical 0) to access the receiver buffer, the transmitter holding register, or the interrupt enable register. ## Programmable Baud Rate Generator Divisor Latch Least Significant Bit (DLL) Divisor Latch Most Significant Bit (DLM) The following figure illustrates the use of the baud rate generator with a frequency of 1.8432 MHz. For baud rates of 9600 and below, the error obtained is minimal. Note: The maximum operating frequency of the baud generator is 3.1 MHz. In no case should the data rate be greater than 9600 baud. | Desired<br>Baud<br>Rate | Divisor<br>to Gene<br>16x Clo | Percent Error<br>Difference Between<br>Desired and Actual | | |-------------------------|-------------------------------|-----------------------------------------------------------|--------------| | | (Decimal) | (Hex) | | | 50 | 2304 | 900 | _ | | 75 | 1536 | 600 | _ | | 110 | 1047 | 417 | 0.026 | | 134.5 | 857 | 359 | 0.058 | | 150 | 768 | 300 | _ | | 300 | 384 | 180 | | | 600 | 192 | 0C0 | <del></del> | | 1200 | 96 | 060 | · .— | | 1800 | 64 | 040 | <del></del> | | 2000 | 58 | 03A | 0.69 | | 2400 | 48 | 030 | _ | | 3600 | 32 | 020 | <del>-</del> | | 4800 | 24 | 018 | | | 7200 | 16 | 010 | _ | | 9600 | 12 | 00C | _ | Baud Rate at 1.843 MHz ### Line Status Register This 8-bit register provides status information on the processor concerning the data transfer. The contents of the line status register are indicated and described below: Line Status Register (LSR) - **Bit 0:** This bit is the receiver data ready (DR) indicator. Bit 0 is set to a logical 1 whenever a complete incoming character has been received and transferred into the receiver buffer register. Bit 0 may be reset to a logical 0 either by the processor reading the data in the receiver buffer register or by writing a logical 0 into it from the processor. - Bit 1: This bit is the overrun error (OE) indicator. Bit 1 indicates that data in the receiver buffer register was not read by the processor before the next character was transferred into the receiver buffer register, thereby destroying the previous character. The OE indicator is reset whenever the processor reads the contents of the line status register. - Bit 2: This bit is the parity error (PE) indicator. Bit 2 indicates that the received data character does not have the correct even or odd parity, as selected by the even parity-select bit. The PE bit is set to a logical 1 upon detection of a parity error and is reset to a logical 0 whenever the processor reads the contents of the line status register. - Bit 3: This bit is the framing error (FE) indicator. Bit 3 indicates that the received character did not have a valid stop bit. Bit 3 is set to a logical 1 whenever the stop bit following the last data bit or parity is detected as a zero bit (spacing level). - Bit 4: This bit is the break interrupt (BI) indicator. Bit 4 is set to a logical 1 whenever the received data input is held in the spacing (logical 0) state for longer than a full word transmission time (that is, the total time of start bit + data bits + parity +stop bits). **Note:** Bits 1 through 4 are the error conditions that produce a receiver line status interrupt whenever any of the corresponding conditions are detected. - Bit 5: This bit is the transmitter holding register empty (THRE) indicator. Bit 5 indicates that the INS8250 is ready to accept a new character for transmission. In addition, this bit causes the INS8250 to issue an interrupt to the processor when the transmit holding register empty interrupt enable is set high. The THRE bit is set to a logical 1 when a character is transferred from the transmitter holding register into the transmitter shift register. The bit is reset to logical 0 concurrently with the loading of the transmitter holding register by the processor. - Bit 6: This bit is the transmitter shift register empty (TSRE) indicator. Bit 6 is set to a logical 1 whenever the transmitter shift register is idle. It is reset to logical 0 upon a data transfer from the transmitter holding register to the transmitter shift register. Bit 6 is a read-only bit. - Bit 7: This bit is permanently set to logical 0. ## Interrupt Identification Register The INS8250 has an on-chip interrupt capability that allows for complete flexibility in interfacing to all the popular microprocessors presently available. In order to provide minimum software overhead during data character transfers, the INS8250 prioritizes interrupts into four levels: receiver line status (priority 1), received data ready (priority 2), transmitter holding register empty (priority 3), and modem status (priority 4). Information indicating that a prioritized interrupt is pending and the type of prioritized interrupt is stored in the interrupt identification register. Refer to the "Interrupt Control Functions" table. The interrupt identification register (IIR), when addressed during chip-select time, freezes the highest priority interrupt pending, and no other interrupts are acknowledged until that particular interrupt is serviced by the processor. The contents of the IIR are indicated and described below. Interrupt Identification Register (IIR) Bit 0: This bit can be used in either a hard-wired prioritized or polled environment to indicate whether an interrupt is pending and the IIR contents may be used as a pointer to the appropriate interrupt service routine. When bit 0 is a logical 1, no interrupt is pending and polling (if used) is continued. **Bits 1 and 2:** These two bits of the IIR are used to identify the highest priority interrupt pending as indicated in the "Interrupt Control Functions" table. Bits 3 through 7: These five bits of the IIR are always logical 0. | Interrupt ID<br>Register | | | Interrupt Set and Reset Functions | | | | |--------------------------|-------|-------|-----------------------------------|---------------------------------------------|-------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------| | Bit 2 | Bit 1 | Bit O | Priority<br>Level | Interrupt<br>Type | Interrupt<br>Source | Interrupt<br>Reset Control | | 0 | 0 | 1 | _ | None | None | _ | | 1 | 1 | 0 | Highest | Receiver<br>Line Status | Overrun Error<br>or<br>Parity Error<br>or<br>Framing Error<br>or<br>Break Interrupt | Reading the<br>Line Status<br>Register | | 1 | 0 | 0 | Second | Received<br>Data Available | Receiver<br>Data Available | Reading the<br>Receiver Buffer<br>Register | | 0 | 1 | 0 | Third | Transmitter<br>Holding<br>Register<br>Empty | Transmitter<br>Holding<br>Register<br>Empty | Reading the IIR Register (if source of interrupt) or Writing into the Transmitter Holding Register | | 0 | 0 | 0 | Fourth | Modem<br>Status | Clear to Send<br>or<br>Data Set Ready<br>or<br>Ring Indicator<br>or<br>Received Line<br>Signal Direct | Reading the<br>Modem Status<br>Register | **Interrupt Control Functions** ## Interrupt Enable Register This eight-bit register enables the four types of interrupt of the INS8250 to separately activate the chip interrupt (INTRPT) output signal. It is possible to totally disable the interrupt system by resetting bits 0 through 3 of the interrupt enable register. Similarly, by setting the appropriate bits of this register to a logical 1, selected interrupts can be enabled. Disabling the interrupt system inhibits the interrupt identification register and the active (high) INTRPT output from the chip. All other system functions operate in their normal manner, including the setting of the line status and modem status registers. The contents of the interrupt enable register are indicated and described below: Interrupt Enable Register (IER) Bit 0: This bit enables the received data available interrupt when set to logical 1. Bit 1: This bit enables the transmitter holding register empty interrupt when set to logical 1. Bit 2: This bit enables the receiver line status interrupt when set to logical 1. Bit 3: This bit enables the modem status interrupt when set to logical 1. Bits 4 through 7: These four bits are always logical 0. ## Modem Control Register This eight-bit register controls the interface with the modem or data set (or peripheral device emulating a modem). The contents of the modem control register are indicated and described below: Modem Control Register (MCR) Bit 0: This bit controls the data terminal ready $(\overline{DTR})$ output. When bit 0 is set to logical 1, the $\overline{DTR}$ output is forced to a logical 0. When bit 0 is reset to a logical 0, the $\overline{DTR}$ output is forced to a logical 1. Note: The $\overline{DTR}$ output of the INS8250 may be applied to an EIA inverting line driver (such as the DS1488) to obtain the proper polarity input at the succeeding modem or data set. Bit 1: This bit controls the request to send $(\overline{RTS})$ output. Bit 1 affects the $\overline{RTS}$ output in a manner identical to that described above for bit 0. - Bit 2: This bit controls the output 1 (OUT 1) signal, which is an auxiliary user-designated output. Bit 2 affects the OUT 1 output in a manner identical to that described above for bit 0. - Bit 3: This bit controls the output 2 (OUT 2) signal, which is an auxiliary user-designated output. Bit 3 affects the OUT 2 output in a manner identical to that described above for bit 0. - Bit 4: This bit provides a loopback feature for diagnostic testing of the INS8250. When bit 4 is set to logical 1, the following occurs: the transmitter serial output (SOUT) is set to the marking (logical 1) state; the receiver serial input (SIN) is disconnected; the output of the transmitter shift register is "looped back" into the receiver shift register input; the four modem control inputs (CTS, DRS, RLSD, and RI) are disconnected; and the four modem control outputs (DTR, RTS, OUT 1, and OUT 2) are internally connected to the four modem control inputs. In the diagnostic mode, data that is transmitted is immediately received. This feature allows the processor to verify the transmit- and receive-data paths of the INS8250. In the diagnostic mode, the receiver and transmitter interrupts are fully operational. The modem control interrupts are also operational but the interrupts' sources are now the lower four bits of the modem control register instead of the four modem control inputs. The interrupts are still controlled by the interrupt enable register. The INS8250 interrupt system can be tested by writing into the lower four bits of the modem status register. Setting any of these bits to a logical 1 generates the appropriate interrupt (if enabled). The resetting of these interrupts is the same as in normal INS8250 operation. To return to normal operation, the registers must be reprogrammed for normal operation and then bit 4 of the modem control register must be reset to logical 0. Bits 5 through 7: These bits are permanently set to logical 0. ## Modem Status Register This eight-bit register provides the current state of the control lines from the modem (or peripheral device) to the processor. In addition to this current-state information, four bits of the modem status register provide change information. These bits are set to a logical 1 whenever a control input from the modem changes state. They are reset to logical 0 whenever the processor reads the modem status register. The content of the modem status register are indicated and described below: Modem Status Register (MSR) Bit 0: This bit is the delta clear to send (DCTS) indicator. Bit 0 indicates that the CTS input to the chip has changed state since the last time it was read by the processor. Bit 1: This bit is the delta data set ready (DDSR) indicator. Bit 1 indicates that the $\overline{DRS}$ input to the chip has changed since the last time it was read by the processor. Bit 2: This bit is the trailing edge of ring indicator (TERI) detector. Bit 2 indicates that the $\overline{RI}$ input to the chip has changed from an on (logical 1) to an off (logical 0) condition. Bit 3: This bit is the delta received line signal detector (DRLSD) indicator. Bit 3 indicates that the RLSD input to the chip has changed state. Note: Whenever bit 0, 1, 2, or 3 is set to a logical 1, a modem status interrupt is generated. Bit 4: This bit is the complement of the clear to send $(\overline{CTS})$ input. If bit 4 (LOOP) of the MCR is set to a logical 1, this is equivalent to RTS in the MCR. Bit 5: This bit is the complement of the data set ready $(\overline{DSR})$ input. If bit 4 of the MCR is set to a logical 1, this bit is equivalent to DTR in the MCR. Bit 6: This bit is the complement of the ring indicator $(\overline{RI})$ input. If bit 4 of the MCR is set to a logical 1, this bit is equivalent to OUT 1 in the MCR. Bit 7: This bit is the complement of the received line signal detect (RLSD) input. If bit 4 of the MCR is set to a logical 1, this bit is equivalent to OUT 2 of the MCR. ## Receiver Buffer Register The receiver buffer register contains the received character as defined below: Receiver Buffer Register (RBR) Bit 0 is the least significant bit and is the first bit serially received. ## Transmitter Holding Register The transmitter holding register contains the character to be serially transmitted and is defined below: Transmitter Holding Register (THR) Bit 0 is the least significant bit and is the first bit serially transmitted. # Selecting the Interface Format and Adapter Address The voltage or current loop interface and adapter address are selected by plugging the programmed shunt modules with the locator dots up or down. See the figure below for the configurations. | | Description | Pin | | |----------|-------------------------------|-----|----------------| | | NC | 11 | | | | Transmitted Data | 2 | | | | Received Data | 3 _ | | | | Request to Send | 4 | | | | Clear to Send | 5 | | | | Data Set Ready | 6 | | | | Signal Ground | 7 | | | | Received Line Signal Detector | 8 | | | | +Transmit Current Loop Data | 9 | | | | NC | 10 | | | | -Transmit Current Loop Data | 11 | | | | NC | 12 | Asynchronous | | External | NC | 13 | Communications | | Device | NC | 14 | Adapter | | | NC | 15 | (RS-232C) | | | NC | 16 | | | | NC | 17 | | | | +Receive Current Loop Data | 18 | | | | NC | 19 | | | | Data Terminal Ready | 20 | | | | NC | 21 | | | | Ring Indicator | 22 | | | | NC | 23 | | | | NC | 24 | | | | -Receive Current Loop Return | 25 | | | | | | L | Note: To avoid inducing voltage surges on interchange circuits, signals from interchange circuits shall be used to drive inductive devices, such as relay coils. #### **Connector Specifications** #### 1-250 Asynchronous Adapter ## Binary Synchronous Communications Adapter The binary synchronous communication (BSC) adapter is a 4-inch high by 7.5-inch wide card that provides an RS232C-compatible communication interface for the IBM Personal Computer. All system control, voltage, and data signals are provided through a 2- by 31-position card-edge tab. External interface is in the form of EIA drivers and receivers connected to an RS232C, standard 25-pin, D-shell connector. The adapter is programmed by communication software to operate in binary synchronous mode. Maximum transmission rate is 9600 bits per second (bps). The heart of the adapter is an Intel 8251A Universal Synchronous/Asynchronous Receiver/Transmitter (USART). An Intel 8255A-5 programmable peripheral interface (PPI) is also used for an expanded modem interface, and an Intel 8253-5 programmable interval timer provides time-outs and generates interrupts. The following is a block diagram of the BSC adapter. **BSC Adapter Block Diagram** ## **Functional Description** ## 8251A Universal Synchronous/Asynchronous Receiver/Transmitter The 8251A operational characteristics are programmed by the system unit's software, and it can support virtually any form of synchronous data technique currently in use. In the configuration being described, the 8251A is used for IBM's binary synchronous communications (BSC) protocol in half-duplex mode. Operation of the 8251A is started by programming the communications format, then entering commands to tell the 8251A what operation is to be performed. In addition, the 8251A can pass device status to the system unit by doing a Status Read operation. The sequence of events to accomplish this are mode instruction, command instruction, and status read. Mode instruction must follow a master reset operation. Commands can be issued in the data block at any time during operation of the 8251A. #### A block diagram of the 8251A follows: 8251A Block Diagram #### Data Bus Buffer The system unit's data bus interfaces the 8251A through the data bus buffer. Data is transferred or received by the buffer upon execution of input or output instructions from the system unit. Control words, command words, and status information are also transferred through the data bus buffer. #### Read/Write Control Logic The read/write control logic controls the transfer of information between the system unit and the 8251A. It consists of pins designated as RESET, CLK, WR, RD, C/D, and CS. **RESET:** The Reset pin is gated by Port B, bit 4 of the 8255, and performs a master reset of the 8251A. The minimum reset pulse width is 6 clock cycles. Clock-cycle duration is determined by the oscillator speed of the processor. CLK (Clock): The clock generates internal device timing. No external inputs or outputs are referenced to CLK. The input is the system board's bus clock of 4.77 MHz. WR (Write): An input to WR informs the 8251A that the system unit is writing data or control words to it. The input is the WR signal from the system-unit bus. RD (Read): An input to RD informs the 8251A that the processing unit is reading data or status information from it. The input is the RD signal from the system-unit bus. C/D (Control/Data): An input on this pin, in conjunction with the WR and RD inputs, informs the 8251A that the word on the data bus is either a data character, a control word, or status information. The input is the low-order address bit from the system board's address bus. CS (Chip Select): A low on the input selects the 8251A. No reading or writing will occur unless the device is selected. An input is decoded at the adapter from the address information on the system-unit bus. #### **Modem Control** The 8251A has the following input and output control signals which are used to interface the transmission equipment selected by the user. **DSR** (Data Set Ready): The DSR input port is a general-purpose, 1-bit, inverting input port. The 8251A can test its condition with a Status Read operation. CTS (Clear to Send): A low on this input enables the 8251A to transfer serial data if the TxEnable bit in the command byte is set to 1. If either a TxEnable off or CTS off condition occurs while the transmitter is in operation, the transmitter will send all the data in the USART that was written prior to the TxDisable command, before shutting down. DTR (Data Terminal Ready): The DTR output port is a general-purpose, 1-bit, inverting output port. It can be set low by programming the appropriate bit in the command instruction word. RTS (Request to Send): The RTS output signal is a general-purpose, 1-bit, inverting output port. It can be set low by programming the appropriate bit in the Command Instruction word. #### Transmitter Buffer The transmitter buffer accepts parallel data from the data-bus buffer, converts it to a serial bit stream, and inserts the appropriate characters or bits for the BSC protocol. The output from the transmit buffer is a composite serial stream of data on the falling edge of Transmit Clock. The transmitter will begin transferring data upon being enabled, if CTS = 0 (active). The transmit data (TxD) line will be set in the marking state upon receipt of a master reset, or when transmit enable/CTS is off and the transmitter is empty (TxEmpty). #### Transmitter Control Transmitter control manages all activities associated with the transfer of serial data. It accepts and issues the following signals, both externally and internally, to accomplish this function: TxRDY (Transmitter Ready): This output signals the system unit that the transmitter is ready to accept a data character. The TxRDY output pin is used as an interrupt to the system unit (Level 4) and is masked by turning off Transmit Enable. TxRDY is automatically reset by the leading edge of a WR input signal when a data character is loaded from the system unit. TxE (Transmitter Empty): This signal is used only as a status register input. TxC (Transmit Clock): The Transmit Clock controls the rate at which the character is to be transmitted. In synchronous mode, the bit-per-second rate is equal to the TxC frequency. The falling edge of TxC shifts the serial data out of the 8251A. #### Receiver Buffer The receiver accepts serial data, converts it to parallel format, checks for bits or characters that are unique to the communication technique, and sends an "assembled" character to the system unit. Serial data input is received on the RxD (Receive Data) pin, and is clocked in on the rising edge of RxC (Receive Clock). #### Receiver Control This control manages all receiver-related activites. The parity-toggle and parity-error flip-flop circuits are used for parity-error detection, and set the corresponding status bit. RxRDY (Receiver Ready): This output indicates that the 8251A has a character that is ready to be received by the system unit. RxRDY is connected to the interrupt structure of the system unit (Interrupt Level 3). With Receive Enable off, RxRDY is masked and held in the reset mode. To set RxRDY, the receiver must be enabled, and a character must finish assembly and be transferred to the data output register. Failure to read the received character from the RxData output register before the assembly of the next RxData character will set an overrun-condition error, and the previous character will be lost. RxC (Receiver Clock): The receiver clock controls the rate at which the character is to be received. The bit rate is equal to the actual frequency of RxC. SYNDET (Synchronization Detect): This pin is used for synchronization detection and may be used as either input or output, programmable through the control word. It is reset to output-mode-low upon reset. When used as an output (internal synchronization mode), the SYNDET pin will go to 1 to indicate that the 8251A has found the synchronization character in the receive mode. If the 8251A is programmed to use double synchronization characters (bisynchronization as in this application), the SYNDET pin will go to 1 in the middle of the last bit of the second synchronization character. SYNDET is automatically reset for a Status Read operation. ## 8255A-5 Programmable Peripheral Interface The 8255A-5 is used on the BSC adapter to provide an expanded modem interface and for internal gating and control functions. It has three 8-bit ports, which are defined by the system during initialization of the adapter. All levels are considered plus active unless otherwise indicated. A detailed description of the ports is in "Programming Considerations" in this section. ## 8253-5 Programmable Interval Timer The 8253-5 is driven by a divided-by-two system-clock signal. Its outputs are used as clocking signals and to generate inactivity timeout interrupts. These level 4 interrupts occur when either of the timers reaches its programmed terminal counts. The 8253-5 has the following outputs: Timer 0: Not used for synchronous-mode operation. Timer 1: Connected to port A, bit 7 of the 8255 and Interrupt Level 4. Timer 2: Connected to port A, bit 6 of the 8255 and Interrupt Level 4. ## **Operation** The complete functional definition of the BSC adapter is programmed by the system software. Initialization and control words are sent out by the system to initialize the adapter and program the communications format in which it operates. Once programmed, the BSC Adapter is ready to perform its communication functions. #### **Transmit** In synchronous transmission, the TxD output is continuously at a mark level until the system sends its first character, which is a synchronization character to the 8251A. When the CTS line goes on, the first character is serially transmitted. All bits are shifted out on the falling edge of TxC. When the 8251A is ready to receive another character from the system for transmission, it raises TxRDY, which causes a level-4 interrupt. Once transmission has started, the data stream at the TxD output must continue at the TxC rate. If the system does not provide the 8251A with a data character before the 8251A transmit buffers become empty, the synchronization characters will be automatically inserted in the TxD data stream. In this case, the TxE bit in the status register is raised high to signal that the 8251A is empty and that synchronization characters are being sent out. (Note that this TxE bit is in the status register, and is not the TxE pin on the 8251A). TxE does not go low when SYNC is being shifted out. The TxE status bit is internally reset by a data character being written to the 8251A. #### Receive In synchronous reception, the 8251A will achieve character synchronization, because the hardware design of the BSC adapter is intended for internal synchronization. Therefore, the SYNDET pin on the 8251A is not connected to the adapter circuits. For internal synchronization, the Enter Hunt command should be included in the first command instruction word written. Data on the RxD pin is then sampled in on the rising edge of RxC. The content of the RxD buffer is compared at every bit boundary with the first SYNC character until a match occurs. Because the 8251A has been programmed for two synchronization characters (bisynchronization), the next received character is also compared. When both SYNC characters have been detected, the 8251A ends the hunt mode and is in character synchronization. The SYNDET bit in the status register (not the SYNDET pin) is then set high, and is reset automatically by a Status Read. Once synchronization has occurred, the 8251A begins to assemble received data bytes. When a character is assembled and ready to be transferred to memory from the 8251A, it raises RxRDY, causing an interrupt level 3 to the system. If the system has not fetched a previous character by the time another received character is assembled (and an interrupt-level 3 issued by the adapter), the old character will be overwritten, and the overrun error flag will be raised. All error flags can be reset by an error reset operation. ## **Programming Considerations** Before starting data transmission or reception, the BSC adapter is programmed by the system unit to define control and gating ports, timer functions and counts, and the communication environment in which it is to operate. ## Typical Programming Sequence The 8255A-5 programmable peripheral interface (PPI) is initialized for the proper mode by selecting address hex 3A3 and writing the control word. This defines port A as an input, port B as an output for modem control and gating, and port C for 4-bit input and 4-bit output. The bit descriptions for the 8255A-5 are shown in the following figures. Using an output to port C, the adapter is then set to wrap mode, disallow interrupts, and gate external clocks (address=3A2H, data=0DH). The adapter is now isolated from the communication interface, and initialization continues. Through bit 4 of 8255 Port B, the 8251A reset pin is brought high, held, then dropped. This resets the internal registers of the 8251A. The 8253-5 programmable interval timer is used in the synchronous mode to provide inactivity time-outs to interrupt the system unit after a preselected period of time has elapsed from the start of a communication operation. Counter 0 is not used for synchronous operation. Counters 1 and 2 are connected to interrupt-level 4, and are programmed to terminal-count values, which will provide the desired time delay before a level-4 interrupt is generated. These interrupts will indicate to the system software that a predetermined period of time has elapsed without a TxRDY (level 4) or RxRDY (level 3) interrupt being sent to the system unit. #### 1-260 BSC Adapter The modes for each counter are programmed by selecting each timer-register address and writing the correct control word for counter operation to the adapter. The mode for counters 1 and 2 is set to 0. The terminal-count values are loaded using control-word bits D4 and D5 to select "load." The 8253-5 Control Word format is shown in the following chart. | Control Word Format Address hex 3A7 | | | | | | | | |----------------------------------------------------------|----------------|----------------|--------------------------------------------------------------------|----------------|-------------------|----------------|----------------| | D <sub>7</sub> | D <sub>6</sub> | D <sub>5</sub> | D <sub>4</sub> | D <sub>3</sub> | D <sub>2</sub> | D <sub>1</sub> | D <sub>0</sub> | | SC1 | SC0 | RL1 | RL0 | M2 | M1 | МО | BCD | | Definition of Control SC — Select Counter: SC1 SC0 | | | | | | | | | 0 | | 0 | | Selec | t Coun | ter O | | | 0 | | 1 | | Selec | t Coun | ter 1 | | | 1 | | 0 | | Selec | t Coun | ter 2 | | | 1 | | 1 | | Illega | 1 | | | | RL - Read/Load: RL1 RL0 0 0 Counter Latching operation | | | | | | | | | | 0 | | Counter Latching operation Read/Load most significant byte only | | | | | | 0 | 1 | | Read/Load least significant byte only | | | | | | 1 | 1 | Read | Read/Load least significant byte first, then most significant byte | | | | | | M – Mode: | | | | | | | | | M2 | M1 | MO | | | | | | | 0 | 0 | 0 | Mode | 01 | ermina<br>nterrup | | t | | BCD: | | | | | | | | | 0 | | Binary | Counter 16-bits | | | | | | 1 Binary<br>(4 Dec | | | Coded Decimal (BCD) Counter ades) | | | | | 8253-5 Control Word Format ## 8251A Programming Procedures After the support devices on the BSC adapter are programmed, the 8251A is loaded with a set of control words that define the communication environment. The control words are split into two formats, mode instruction, and command instruction. Both the mode and command instructions must conform to a specified sequence for proper device operation. The mode instruction must be inserted immediately after a reset operation, before using the 8251A for data communications. The required synchronization characters for the defined communications technique are next loaded into the 8251A (usually hex 32 for BSC). All control words written to the 8251A after the mode instruction will load the command instruction. Command instructions can be written to the 8251A at any time in the data block during the operation of the 8251A. To return to the mode instruction format, the master reset bit in the command instruction word can be set to start an internal reset operation which automatically places the 8251A back into the mode instruction format. Command instructions must follow the mode instructions or synchronization characters. The following diagram is a typical data block, showing the mode instruction and command instruction. **Typical Data Block** #### Mode Instruction Definition The mode instruction defines the general operational characteristics of the 8251A. It follows a reset operation (internal or external). Once the mode instruction has been written to the 8251A by the system unit, synchronization characters or command instructions may be written to the device. The following figure shows the format for the mode instruction. - Bit 0 Not used; always = 0 - Bit 1 Not used; always = 0 - Bit 2 These two bits are used together to define the character and length. With 0 and 1 as inputs on bits 2 and 3, - Bit 3 character lengths of 5, 6, 7, and 8 bits can be established, as shown in the preceding figure. - Bit 4 In the synchronous mode, parity is enabled from this bit. A 1 on this bit sets parity enable. - Bit 5 The parity generation/check is set from this bit. For BSC, even parity is used by having bit 5 = 1. - Bit 6 External synchronization is set by this bit. A 1 on this bit establishes synchronization detection as an input. - Bit 7 This bit establishes the mode of character synchronization. A 0 is set on this bit to give double character synchronization. #### Command-Instruction Format The command-instruction format defines a status word that is used to control the actual operation of the 8251A. Once the mode instruction has been written to the 8251A, and SYNC characters loaded, all further "Control Writes" to I/O address hex 3A9 or hex 389 will load a command instruction. Data is transferred by accessing two I/O ports on the 8251A, ports 3A8 and 388. A byte of data can be read from port 3A8 and can be written to port 388. #### Command Instruction Format - Bit 0 The Transmit Enable bit sets the function of the 8251A to either enabled (1) or disabled (0). - Bit 1 The Data Terminal Ready bit, when set to 1 will force the data terminal output to 0. This is a one-bit inverting output port. - Bit 2 The Receive Enable bit sets the function to either enable the bit (1), or to disable the bit (0). - Bit 3 The Send Break Character bit is set to 0 for normal BSC operation. - Bit 4 The Error Reset bit is set to 1 to reset error flags from the command instruction. - Bit 5 A 1 on the Request to Send bit will set the output to 0. This is a one-bit inverting output port. #### 1-264 BSC Adapter - Bit 6 The Internal Reset bit when set to 1 returns the 8251A to mode-instruction format. - Bit 7 The Enter Hunt bit is set to 1 for BSC to enable a search for synchronization characters. #### Status Read Definition In telecommunication systems, the status of the active device must often be checked to determine if errors or other conditions have occurred that require the processor's attention. The 8251A has a status read facility that allows the system software to read the status of the device at anytime during the functional operation. A normal read command is issued by the processor with I/O address hex 3A9 for BSC, and hex 389 for Alternate BSC to perform a status read operation. The format for a status read word is shown in the figure below. Some of the bits in the status read format have the same meanings as external output pins so the 8251A can be used in a completely polled environment or in an interrupt-driven environment. | | Address: Hex 3A9 for BSC<br>Hex 389 for Alternate BSC | | | | | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|--|--|--|--| | Bits | 0 | | | | | | | 1 → RxRDY | | | | | | | 2 ───── TxEmpty | | | | | | | 3 → Parity Error (PE Flag On when a Parity Error Occurs) | | | | | | | 4 ——— Overrun Error (OE Flag On when Overrun Error Occurs) | | | | | | | 5 | | | | | | | 6 <del>→</del> SYNDET | | | | | | | 7 — → Data Set Ready (Indicates that DSR is at 0 Level) | | | | | | Note: TxRDY status bit does not have the same meaning as the 8251A TxRDY output pin. The former is not conditioned by CTS and TxEnable. The latter is conditioned by both CTS and TxEnable. | | | | | | #### Status Read Format - Bit 0 See the Note in the preceding chart. - Bit 1 An output on this bit means a character is ready to be received by the computers 8088 microprocessor. - Bit 2 A 1 on this bit indicates the 8251A has no characters to transmit. - Bit 3 The Parity Error bit sets a flag when errors are detected. It is reset by the error reset in the command instruction. - Bit 4 This bit sets a flag when the computers 8088 microprocessor does not read a character before another one is presented. The 8251A operation is not inhibited by this flag, but the overrun character will be lost. - Bit 5 Not used - Bit 6 SYNDET goes to 1 when the synchronization character is found in receive mode. For BSC, SYNDET goes high in the middle of the last bit of the second synchronization character. - Bit 7 The Data Set Ready bit is a one bit inverting input. It is used to check modem conditions, such as data-set ready. ## **Interface Signal Information** The BSC adapter conforms to interface signal levels standardized by the Electronics Industry Association (EIA) RS232C Standard. These levels are shown in the following figure. Additional lines, not standardized by the EIA, are pins 11, 18, and 25 on the interface connector. These lines are designated as Select Standby, Test, and Test Indicate. Select Standby is used to support the switched network backup facility of a modem that provides this option. Test and Test Indicate support a modem wrap function on modems that are designated for business-machine, controlled-modem wraps. | Driver | EIA RS232C/CCITT V24-V28 Signal Levels | | | | | | |------------------|----------------------------------------|--|--|--|--|--| | +15 Vdc — | Active/Data = 0 | | | | | | | +5 Vdc <b>—</b> | | | | | | | | +5 Vdc — | | | | | | | | | Invalid Level | | | | | | | -5 Vdc 🔔 | | | | | | | | -5 Vdc 🗝 | | | | | | | | | Inactive/Data = 1 | | | | | | | -15 Vdc 🕳 | | | | | | | | | | | | | | | | Receiver | EIA RS232C/CCITT V24-V28 Signal Levels | | | | | | | +25 Vdc <i>-</i> | | | | | | | | | | | | | | | | | Active/Data = 0 | | | | | | | +3 Vdc — | | | | | | | | +3 Vdc — | | | | | | | | -3 Vdc | Invalid Level | | | | | | | -3 Vdc 👅 | | | | | | | | | | | | | | | | | Inactive/Data = 1 | | | | | | | -25 Vdc — | | | | | | | | | | | | | | | Interface Voltage Levels ## **Interrupt Information** Interrupt Level 4: Transmitter Ready Counter 1 Counter 2 Interrupt Level 3: Receiver Ready | Hex Address | | | | | | |----------------------------------------------------------------------------------|----------------------------------------------------------------------------------|--------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Primary | Alternate | Device | Register Name | Function | | | 3A0<br>3A1<br>3A2<br>3A3<br>3A4<br>3A4<br>3A5<br>3A5<br>3A6<br>3A6<br>3A6<br>3A7 | 380<br>381<br>382<br>383<br>384<br>384<br>385<br>385<br>386<br>386<br>386<br>387 | 8255<br>8255<br>8255<br>8255<br>8253<br>8253<br>8253<br>8253 | Port A Data Port B Data Port C Data Mode Set Counter 0 LSB Counter 0 MSB Counter 1 LSB Counter 1 MSB Counter 2 LSB Counter 2 MSB Mode Register Data Select | Internal/External Sensing External Modem Interface Internal Control 8255 Mode Initialization Not Used in Synch Mode Not Used in Synch Mode Inactivity Time-Outs B253 Mode Set Data | | | 3A9 | 389 | 8251 | Command/Status | Mode/Command<br>USART Status | | **Device Address Summary** | Receiver Signal Element Timing | 17 | |--------------------------------|----| | Test (IBM Modems Only)* | 18 | | No Connection | 19 | | Data Terminal Ready | 20 | | No Connection | 21 | | Ring Indicator | 22 | | Data Signal Rate Selector | 23 | | No Connection | 24 | <sup>\*</sup>Not standardized by EIA (Electronics Industry Association). Test Indicate (IBM Modems Only)\* #### **Connector Specifications** 25 ## Notes: # IBM Synchronous Data Link Control (SDLC) Communications Adapter The SDLC communications adapter system control, voltage, and data signals are provided through a 2 by 31 position card edge tab. Modem interface is in the form of EIA drivers and receivers connecting to an RS232C standard 25-pin, D-shell, male connector. The adapter is programmed by communications software to operate in a half-duplex synchronous mode. Maximum transmission rate is 9600 bits per second, as generated by the attached modem or other data communication equipment. The SDLC adapter utilizes an Intel 8273 SDLC protocol controller and an Intel 8255A-5 programmable peripheral interface for an expanded external modem interface. An Intel 8253 programmable interval timer is also provided to generate timing and interrupt signals. Internal test loop capability is provided for diagnostic purposes. The figure below is a block diagram of the SDLC communications adapter. **SDLC Communications Adapter Block Diagram** The 8273 SDLC protocol control module has the following key features: - Automatic frame check sequence generation and checking. - Automatic zero bit insertion and deletion. - TTL compatibility. - Dual internal processor architecture, allowing frame level command structure and control of data channel with minimal system processor intervention. The 8273 SDLC protocol controller operations, whether transmission, reception, or port read, are each comprised of three phases: Command Commands and/or parameters for the required operation are issued by the processor. Execution Executes the command, manages the data link, and may transfer data to or from memory utilizing direct memory access (DMA), thus freezing the processor except for minimal interruptions. Result Returns the outcome of the command by returning interrupt results. Support of the controller operational phases is through internal registers and control blocks of the 8273 controller. #### 8273 Protocol Controller Structure The 8273 module consists of two major interfaces: the processor interface and the modem interface. A block diagram of the 8273 protocol controller module follows. 8273 SDLC Protocol Control Block Diagram #### **Processor Interface** The processor interface consists of four major blocks: the control/read/write logic (C/R/W), internal registers, data transfer logic, and data bus buffers. #### Control/Read/Write Logic The control/read/write logic is used by the processor to issue commands to the 8273. Once the 8273 receives and executes a command, it returns the results using the C/R/W logic. The logic is supported by seven registers which are addressed by A0, A1, RD, and WR, in addition to CS. A0 and A1 are the two low-order bits of the adapter address-byte. RD and WR are the processor read and write signals present on the system control bus. CS is the chip select, also decoded by the adapter address logic. The table below shows the address of each register using the C/R/W logic. | Address Inputs | | Control Inputs | | | Register | |----------------|----|----------------|----|----|-----------| | A0 | A1 | cs | WR | RD | | | 0 | 0 | 0 | 0 | 1 | Command | | 0 | 0 | 0 | 1 | 0 | Status | | 0 | 1 | 0 | 0 | 1 | Parameter | | 0 | 1 | 0 | 1 | 0 | Result | | 1 | 0 | 0 | 0 | 1 | Reset | | 1 | 0 | 0 | 1 | 0 | TxI/R | | 1 | 1 | 0 | 0 | 1 | None | | 1 | 11 | 0 | 1 | 0 | RxI/R | 8273 SDLC Protocol Controller Register Selection #### 8273 Control/Read/Write Registers Command Operations are initialized by writing the appropriate command byte into this register. Status This register provides the general status of the 8273. The status register supplies the processor/adapter handshaking necessary during various phases of the 8273 operation. Parameter Additional information that is required to process the command is written into this register. Some commands require more than one parameter. Immediate Result (Result) Commands that execute immediately produce a result byte in this register, to be read by the processor. Transmit Interrupt Results (TxI/R) Results of transmit operations are passed to the processor from this register. This result generates an interrupt to the processor when the result becomes available. Receiver Interrupt Results (Rx/I/R) Results of receive operations are passed to the processor from this register. This result generates an interrupt to the processor when the result becomes available. Reset This register provides a software reset function for the 8273. The other elements of the C/R/W logic are the interrupt lines (RxINT and TxINT). Interrupt priorities are listed in the "Interrupt Information" table in this section. These lines signal the processor that either the transmitter or the receiver requires service (results should be read from the appropriate register), or a data transfer is required. The status of each interrupt line is also reflected by a bit in the status register, so non-interrupt driven operation is also possible by the communication software examining these bits periodically. #### **Data Interfaces** The 8273 supports two independent data interfaces through the data transfer logic: received data and transmitted data. These interfaces are programmable for either DMA or non-DMA data transfers. Speeds below 9600 bits-per-second may or may not require DMA, depending on the task load and interrupt response time of the processor. The processor DMA controller is used for management of DMA data transfer timing and addressing. The 8273 handles the transfer requests and actual counts of data-block lengths. DMA level 1 is used to transmit and receive data transfers. Dual DMA support is not provided. #### Elements of Data Transfer Interface TxDRQ/RxDRQ This line requests a DMA to or from memory and is asserted by the 8273. TxDACK/RxDACK This line notifies the 8273 that a request has been granted and provides access to data regions. This line is returned by the DMA controller (DACK1 on the system unit control bus is connected to TxDACK/RxDACK on the 8273). RD (Read) This line indicates data is to be read from the 8273 and placed in memory. It is controlled by the processor DMA controller. WR (Write) This line indicates if data is to be written to the 8273 from memory and is controlled by the processor DMA controller. To request a DMA transfer, the 8273 raises the DMA request line. Once the DMA controller obtains control of the system bus, it notifies the 8273 that the DRQ is granted by returning DACK, and WR or RD, for a transmit or receive operation, respectively. The DACK and WR or RD signals transfer data between the 8273 and memory, independent of the 8273 chip-select pin (CS). This "hard select" of data into the transmitter or out of the receiver alleviates the need for the normal transmit and receive data registers, addressed by a combination of address lines, CS, and WR or RD. #### 1-276 SDLC Adapter #### Modem Interface The modem interface of the 8273 consists of two major blocks: the modem control block and the serial data timing block. #### Modem Control Block The modem control block provides both dedicated and user-defined modem control function. EIA inverting drivers and receivers are used to convert TTL levels to EIA levels. Port A is a modem control input port. Bits PA0 and PA1 have dedicated functions. Bit PA0 This bit reflects the logical state of the clear to send (CTS) pin. The 8273 waits until CTS is active before it starts transmitting a frame. If CTS goes inactive while transmitting, the frame is aborted and the processor is interrupted. A CTS failure will be indicated in the appropriate interrupt-result register. Bit PA1 This bit reflects the logical state of the carrier detect pin (CD). CD must be active in sufficient time for reception of a frame's address field. If CD is lost (goes inactive) while receiving a frame, an interrupt is generated with a CD failure result. Bit PA2 This bit is a sense bit for data set ready (DSR). Bit PA3 This bit is a sense bit to detect a change in CTS. Bit PA4 This bit is a sense bit to detect a change in data set ready. Bits PA5 to PA7 These bits are not used and each is read as a 1 for a read port A command. Port B is a modem control output port. Bits PB0 and PB5 are dedicated function pins. Bit PB0 This bit represents the logical state of request to send (RTS). This function is handled automatically by the 8273. Bit PB1 Reserved. Bit PB2 Used for data terminal ready. Bit PB3 Reserved. Bit PB4 Reserved. Bit PB5 This bit reflects the state of the flag detect pin. This pin is activated whenever an active receiver sees a flag character. Bit PB6 Not used. Bit PB7 Not used. #### Serial Data Timing Block The serial data timing block is comprised of two sections: the serial data logic and the digital phase locked loop (DPLL). Elements of the serial data logic section are the data pins TxD (transmitted data output) and RxD (received data input), and the respective clocks. The leading edge of TxC generates new transmitted data and the trailing edge of RxC is used to capture the received data. The figure below shows the timing for these signals. 8273 SDLC Protocol Controller Transmit/Receive Timing The digital phase locked loop provided on the 8273 controller module is utilized to capture looped data in proper synchronization during wrap operations performed by diagnostics. # 8255A-5 Programmable Peripheral Interface The 8255A-5 contains three 8-bit ports. Descriptions of each bit of these ports are as follows: ## 8253-5 Programmable Interval Timer The 8253-5 is driven by a processor clock signal divided by two. It has the following output: - Timer 0 Programmed to generate a square wave signal, used as an input to timer 2. Also connected to 8253 port C, bit 5. - Timer 1 Connected to 8255 port A, bit 7, and interrupt level 4. - Timer 2 Connected to 8255 port A, bit 6, and interrupt level 4. ## **Programming Considerations** only three are used. The software aspects of the 8273 involve the communication of both commands from the processor to the 8273 and the return of results of those commands from the 8273 to the processor. Due to the internal processor architecture of the 8273, this system unit/8273 communication is basically a form of interprocessor communication, and must be considered when programming for the SDLC communications adapter. The protocol for this interprocessor communication is implemented through use of handshaking supplied in the 8273 status register. The bit defintions of this register are shown below. - Bit 0 This bit is the transmitter interrupt result available (TxIRA) bit. This bit is set when the 8273 places an interrupt-result byte in the TxI/R register, and reset when the processor reads the TxI/R register. - Bit 1 This bit is the receiver interrupt result available (RxIRA) bit. It is the corresponding result-available bit for the receiver. It is set when the 8273 places an interrupt-result byte in the RxI/R register and reset when the processor reads the register. - Bit 2 This bit is the transmitter interrupt (TxINT) bit and reflects the state of the TxINT pin. TxINT is set by the 8273 whenever the transmitter needs servicing, and reset when the processor reads the result or performs the data transfer. - Bit 3 This bit is the receiver interrupt (RxINT) bit and is identical to the TxINT, except action is initiated based on receiver interrupt-sources. - Bit 4 This bit is the command result buffer full (CRBF) bit. It is set when the 8273 places a result from an immediate-type command in the result register, and reset when the processor reads the result or performs the data transfer. - Bit 5 This bit is the command parameter buffer full (CPBF) bit and indicates that the parameter register contains a parameter. It is set when the processor deposits a parameter in the parameter register, and reset when the 8273 accepts the parameter. - Bit 6 This bit is the command buffer full (CBF) bit and, when set, it indicates that a byte is present in the command register. This bit is normally not used. - Bit 7 This bit is the command busy (CBSY) bit and indicates when the 8273 is in the command phase. It is set when the processor writes a command into the command register, starting the command phase. It is reset when the last parameter is deposited in the parameter register and accepted by the 8273, completing the command phase. ## Initializing the Adapter (Typical Sequence) Before initialization of the 8273 protocol controller, the support devices on the card must be initialized to the proper modes of operation. Configuration of the 8255A-5 programmable peripheral interface is accomplished by selecting the mode-set address for the 8255 (see the "SDLC Communications Adapter Device Addresses" table later in this section) and writing the appropriate control word to the device (hex 98) to set ports A, B, and C to the modes described previously in this section. Next, a bit pattern is output to port C which disallows interrupts, sets wrap mode on, and gates the external clock pins (address = hex 382, data = hex 0D). The adapter is now isolated from the communications interface. Using bit 4 of port B, the 8273 reset line is brought high, held and then dropped. This resets the internal registers of the 8273. The 8253-5's counter 1 and 2 terminal-count values are now set to values which will provide the desired time delay before a level 4 interrupt is generated. These interrupts may be used to indicate to the communication software that a pre-determined period of time has elapsed without a result interrupt (interrupt level 3). The terminal count-values for these counters are set for any time delay which the programmer requires. Counter 0 is also set at this time to mode 3 (generates square wave signal, used to drive counter 2 input). To setup the counter modes, the address for the 8253 counter mode register is selected (see the "SDLC Communications Adapter Device Addresses" table, later in this section), and the control word for each individual counter is written to the device separately. The control-word format and bit definitions for the 8253 are shown below. Note that the two most-significant bits of the control word select each individual counter, and each counter mode is defined separately. Once the support devices have been initialized to the proper modes and the 8273 has been reset, the 8273 protocol controller is ready to be configured for the operating mode that defines the communications environment in which it will be used. #### **Control Word Format** | D <sub>7</sub> | $D_6$ | $D_5$ | $D_4$ | $D_3$ | $D_2$ | $D_1$ | $D_0$ | | |----------------|-------|-------|-------|-------|-------|-------|-------|---| | SC1 | SC0 | RL1 | RLO | M2 | M1 | MO | BCD | 1 | #### **Definitions of Control** #### SC - Select Counter: SC1 SC0 | 0 | 0 | Select Counter 0 | |---|---|------------------| | 0 | 1 | Select Counter 1 | | 1 | 0 | Select Counter 2 | | 1 | 1 | Illegal | #### RL - Read/Load: RL1 RL0 | 0 | 0 | Counter Latching operation | |---|---|---------------------------------------------------------------------| | 1 | 0 | Read/Load most significant byte (MSB) | | 0 | 1 | Read/Load least significant byte (LSB) | | 1 | 1 | Read/Load least significant byte first, then most significant byte. | #### M - Mode: | M2 | M1 | MO | Mode | |----|----|----|--------| | 0 | 0 | 0 | Mode 0 | | 0 | 0 | 1 | Mode 1 | | Х | 1 | 0 | Mode 2 | | Х | 1 | 1 | Mode 3 | | 1 | 0 | 0 | Mode 4 | | 1 | 0 | 1 | Mode 5 | #### BCD: | 0 | Binary Counter 16-bits | |---|------------------------------------------------| | 1 | Binary Coded Decimal (BCD) Counter (4 Decades) | #### 8253-5 Programmable Interval Timer Control Word ## Initialization/Configuration Commands The initialization/configuration commands manipulate internal registers of the 8273, which define operating modes. After chip reset, the 8273 defaults to all 1's in the mode registers. The initialization/configuration commands either set or reset specified bits in the registers depending on the type of command. One parameter is required with the commands. The parameter is actually the bit pattern (mask) used by the set or reset command to manipulate the register bits. Set commands perform a logical OR operation of the parameter (mask) of the internal register. This mask contains 1's where register bits are to be set. Zero (0's) in the mask cause no change to the corresponding register bit. Reset commands perform a logical AND operation of the parameter (mask) and internal register. The mask 0 is reset to register bit, and 1 to cause no change. The following are descriptions of each bit of the operating, serial I/O, one-bit delay, and data transfer mode registers. #### **Operating Mode Register** - Bit 0 If bit 0 is set to a 1, flags are sent immediately if the transmitter was idle when the bit was set. If a transmit or transmit-transparent command was active, flags are sent immediately after transmit completion. This mode is ignored if loop transmit is active or the one-bit-delay mode register is set for one-bit delay. If bit 0 is reset (to 0), the transmitter sends idles on the next character boundary if idle or, after transmission is complete, if the transmitter was active at bit-0 reset time. - Bit 1 If bit 1 is set to a 1, the 8273 sends two characters before the first flag of a frame. These characters are hex 00 if NRZI is set or hex 55 if NRZI is not set. (See "Serial I/O Mode Register," for NRZI encoding mode format.) - Bit 2 If bit 2 is set to a 1, the 8273 buffers the first two bytes of a received frame (the bytes are not passed to memory). Resetting this bit (to 0) causes these bytes to be passed to and from memory. - Bit 3 This bit indicates to the 8273 when to generate an end-of-frame interrupt. If bit 3 is set, an early interrupt is generated when the last data character has been passed to the 8273. If the processor responds to the early interrupt with another transmit command before the final flag is sent, the final-flag interrupt will not be generated and a new frame will begin when the current frame is complete. Thus, frames may be sent separated by a single flag. A reset condition causes an interrupt to be generated only following a final flag. - Bit 4 This is the EOP-interrupt-mode function and is not used on the SDLC communications adapter. This bit should always be in the reset condition. - Bit 5 This bit is always reset for SDLC operation, which causes the 8273 protocol controller to recognize eight ones (0 1 1 1 1 1 1 1 1) as an abort character. ### Serial I/O Mode Register - Bit 0 Set to 1, this bit specifies NRZI encoding and decoding. Resetting this bit specifies that transmit and receive data be treated as a normal positive-logic bit stream. - Bit 1 When bit 1 is set to 1, the transmit clock is internally routed to the receive-clock circuitry. It is normally used with the loopback bit (bit 2). The reset condition causes the transmit and receive clocks to be routed to their respective 8273 I/O pins. - Bit 2 When bit 2 is set, the transmitted data is internally routed to the received data circuitry. The reset condition causes the transmitted and received data to be routed to their respective 8273 I/O pins. ### Data Transfer Mode Register When the data transfer mode register is set, the 8273 protocol controller will interrupt when data bytes are required for transmission, or are available from a reception. If a transmit or receive interrupt occurs and the status register indicates that there is no transmit or receive interrupt result, the interrupt is a transmit or receive data request, respectively. Reset of this register causes DMA requests to be performed with no interrupts to the processor. #### One-Bit Delay Mode Register When one-bit delay is set, the 8273 retransmits the received data stream one-bit delayed. Reset of this bit stops the one-bit delay mode. The table below is a summary of all set and reset commands associated with the 8273 mode registers. The set or reset mask used to define individual bits is treated as a single parameter. No result or interrupt is generated by the 8273 after execution of these commands | Register | Command | Hex<br>Code | Parameter | |--------------------|---------|-------------|------------| | One-Bit Delay Mode | Set | A4 | Set Mask | | | Reset | 64 | Reset Mask | | Data Transfer Mode | Set | 97 | Set Mask | | | Reset | 57 | Reset Mask | | Operating Mode | Set | 91 | Set Mask | | | Reset | 51 | Reset Mask | | Serial I/O Mode | Set | A0 | Set Mask | | | Reset | 60 | Reset Mask | 8273 SDLC Protocol Controller Mode Register Commands #### **Command Phase** Although the 8273 is a full duplex device, there is only one command register. Thus, the command register must be used for only one command sequence at a time and the transmitter and receiver may never be simultaneously in a command phase. The system software starts the command phase by selecting the 8273 command register address and writing a command byte into the register. The following table lists command and parameter information for the 8273 protocol controller. If further information is required by the 8273 prior to execution of the command, the system software must write this information into the parameter register. | Command Description | Command<br>(Hex) | Parameter | Results | Result<br>Port | Completion<br>Interrupt | |-------------------------------|------------------|-----------------|-------------------|----------------|-------------------------| | Set One-Bit Delay | A4 | Set Mask | None | _ | No | | Reset One-Bit Delay | 64 | Reset Mask | None | _ | No | | Set Data Transfer<br>Mode | 97 | Set Mask | None | _ | No | | Reset Data Transfer<br>Mode | 57 | Reset Mask | None | _ | No | | Set Operating Mode | 91 | Set Mask | None | | No | | Reset Operating Mode | 51 | Reset Mask | None | _ | No | | Set Serial I/O Mode | A0 | Set Mask | None | _ | No | | Reset Serial I/O Mode | 60 | Reset Mask | None | _ | No | | General Receive | C0 | 80,81 | RIC,R0,R1,<br>A,C | RXI/R | Yes | | Selective Receive | C1 | 80,81,A1,<br>A2 | RIC,R0,R1,<br>A,C | RXI/R | Yes | | Receive Disable | C5 | None | None | _ | No | | Transmit Frame | C8 | L0,L1,A,C | TIC | TXI/R | Yes | | Transmit Transparent | C9 | L0,L1 | TIC | TXI/R | Yes | | Abort Transmit Frame | CC | None | TIC | TXI/R | Yes | | Abort Transmit<br>Transparent | CD | None | TIC | TXI/R | Yes | | Read Port A | 22 | None | Port Value | Result | No | | Read Port B | 23 | None | Port Value | Result | No | | Set Port B Bit | А3 | Set Mask | None | _ | No | | Reset Port B Bit | 63 | Reset Mask | None | | No | #### 8273 Command Summary Key - **BO** Least significant byte of the receiver buffer length. - B1 Most significant byte of the receiver buffer length. - **LO** Least significant byte of the Tx frame length. - L1 Most significant byte of the Tx frame length. - A1 Receive frame address match field one. - A2 Receive frame address match field two. - A Address field of received frame. If non-buffered mode is specified, this result is not provided. - Control field of received frame. If non-buffered mode is specified, this result is not provided. - **RXI/R** Receive interrupt result register. - **TXI/R** Transmit interrupt result register. - **RO** Least significant byte of the length of the frame received. - R1 Most significant byte of the length of the frame received. - **RIC** Receiver interrupt result code. - **TIC** Transmitter interrupt result code. A flowchart of the command phase is shown below. Handshaking of the command and parameter bytes is accomplished by the CBSY and CPBF bits of the status register. A command may not be written if the 8273 is busy (CBSY = 1). The original command will be overwritten if a second command is issued while CBSY = 1. The flowchart also indicates a parameter buffer full check. The processor must wait until CPBF = 0 before writing a parameter to the parameter register. Previous parameters are overwritten and lost if a parameter is written while CPBF = 1. 8273 SDLC Protocol Controller Command Phase Flowchart #### **Execution Phase** During the execution phase, the operation specified by the command phase is performed. If DMA is utilized for data transfers, no processor involvement is required. For interrupt-driven transfers the 8273 raises the appropriate INT pin (TxINT or RxINT). When the processor responds to the interrupt, it must determine the cause by examining the status register and the associated IRA (interrupt result available) bit of the status register. If IRA = 0, the interrupt is a data transfer request. If IRA = 1, an operation is complete and the associated interrupt result register must be read to determine completion status. #### Result Phase During the result phase, the 8273 notifies the processor of the outcome of a command execution. This phase is initiated by either a successful completion or error detection during execution. Some commands such as reading or writing the I/O ports provide immediate results. These results are made available to the processor in the 8273 result register. Presence of a valid immediate result is indicated by the CRBF (command result buffer full) bit of the status register. Non-immediate results deal with the transmitter and receiver. These results are provided in the TxI/R (transmit interrupt result) or RxI/R (receiver interrupt result) registers, respectively. The 8273 notifies the processor that a result is available with the TxIRA and RxIRA bits of the status register. Results consist of one-byte result interrupt code indicating the condition for the interrupt and, if required, one or more bytes supplying additional information. The "Result Code Summary" table later in this section provides information on the format and decode of the transmitter and receiver results. The following are typical frame transmit and receive sequences. These examples assume DMA is utilized for data transfer operations. #### **Transmit** Before a frame can be transmitted, the DMA controller is supplied, by the communication software, the starting address for the desired information field. The 8273 is then commanded to transmit a frame (by issuing a transmit frame command). After a command, but before transmission begins, the 8273 needs some more information (parameters). Four parameters are required for the transmit frame command; the frame address field byte, the frame control field byte, and two bytes which are the least significant and most significant bytes of the information field byte length. Once all four parameters are loaded, the 8273 makes RTS (request to send) active and waits for CTS (clear to send) to go active from the modem interface. Once CTS is active, the 8273 starts the frame transmission. While the 8273 is transmitting the opening flag, address field, and control field, it starts making transmitter DMA requests. These requests continue at character (byte) boundaries until the pre-loaded number of bytes of information field have been transmitted. At this point, the requests stop, the FCS (frame check sequence) and closing flag are transmitted, and the TxINT line is raised, signaling the processor the frame transmission is complete and the result should be read. Note that after the initial command and parameter loading, no processor intervention was required (since DMA is used for data transfers) until the entire frame was transmitted. #### General Receive Receiver operation is very similar. Like the initial transmit sequence, the processor's DMA controller is loaded with a starting address for a receive data buffer and the 8273 is commanded to receive. Unlike the transmitter, there are two different receive commands; a general receive, where all received frames are transferred to memory, and selective receive, where only frames having an address field matching one of two preprogrammed 8273 address fields are transferred to memory. (This example covers a general receive operation.) After the receive command, two parameters are required before the receiver becomes active; the least significant and most significant bytes of the receiver buffer length. Once these bytes are loaded, the receiver is active and the processor may return to other tasks. The next frame appearing at the receiver input is transferred to memory using receiver DMA requests. When the closing flag is received, the 8273 checks the FCS and raises its RxINT line. The processor can then read the results, which indicate if the frame was error-free or not. (If the received frame had been longer than the pre-loaded buffer length, the processor would have been notified of that occurrence earlier with a receiver error interrupt. Like the transmit example, after the initial command, the processor is free for other tasks until a frame is completely received. #### Selective Receive In selective receive, two parameters (A1 and A2) are required in addition to those for general receive. These parameters are two address match bytes. When commanded to selective receive, the 8273 passes to memory or the processor only those frames having an address field matching either A1 or A2. This command is usually used for secondary stations with A1 designating the secondary address and A2 being the "all parties" address. If only one match byte is needed, A1 and A2 should be equal. As in general receive, the 8273 counts the incoming data bytes and interrupts the processor if the received frame is larger than the preset receive buffer length. ## **Result Code Summary** | | Hex Code | Result | Status After Interrupt | |---|----------|-----------------------------|------------------------| | Т | ос | Early Transmit Interrupt | Transmitter Active | | r | OD | Frame Transmit Complete | ldle or Flags | | а | OE | DMA Underrun | Abort | | n | OF | Clear to Send Error | Abort | | s | 10 | Abort Complete | ldle or Flags | | m | | | | | i | | | | | t | | | | | | XO | A1 Match or General Receive | Active | | R | X1 | A2 Match | Active | | е | 03 | CRC Error | Active | | С | 04 | Abort Detected | Active | | е | 05 | Idle Detected | Disabled | | i | 06 | EOP Detected | Disabled | | v | 07 | Frame Less Than 32 Bits | Active | | е | 08 | DMA Overrun | Disabled | | | 09 | Memory Buffer Overflow | Disabled | | | 0A | Carrier Detect Failure | Disabled | | | ОВ | Receiver Interrupt Overrun | Disabled | Note: X decodes to number of bits in partial byte received. The first two codes in the receive result code table result from the error free reception of a frame. Since SDLC allows frames of arbitrary length (>32 bits), the high order bits of the receive result report the number of valid received bits in the last received information field byte. The chart below shows the decode of this receive result bit. | Х | Bits Received in Last Byte | |---|-----------------------------| | Е | All Eight Bits of Last Byte | | 0 | BitO Only | | 8 | Bit1-Bit0 | | 4 | Bit2-Bit0 | | С | Bit3-Bit0 | | 2 | Bit4-Bit0 | | Α | Bit5-Bit0 | | 6 | Bit6-Bit0 | ## Address and Interrupt Information The following tables provide address and interrupt information for the SDLC adapter: | Hex Code | Device | Register Name | Function | |----------|--------|---------------------|------------------------------| | 380 | 8255 | Port A Data | Internal/External Sensing | | 381 | 8255 | Port B Data | External Modem Interface | | 382 | 8255 | Port C Data | Internal Control | | 383 | 8255 | Mode Set | 8255 Mode Initialization | | 384 | 8253 | Counter 0 LSB | Square Wave Generator | | 384 | 8253 | Counter 0 MSB | Square Wave Generator | | 385 | 8253 | Counter 1 LSB | Inactivity Time-Outs | | 385 | 8253 | Counter 1 MSB | Inactivity Time-Outs | | 386 | 8253 | Counter 2 LSB | Inactivity Time-Outs | | 386 | 8253 | Counter 2 MSB | Inactivity Time-Outs | | 387 | 8253 | Mode Register | 8253 Mode Set | | 388 | 8273 | Command/Status | Out=Command In=Status | | 389 | 8273 | Parameter/Result | Out=Parameter In=Status | | 38A | 8273 | Transmit INT Status | DMA/INT | | 38B | 8273 | Receive INT Status | DMA/INT | | 38C | 8273 | Data | DPC (Direct Program Control) | #### **SDLC Communications Adapter Device Addresses** | Interrupt Level 3 | Transmit/Receive Interrupt | |-------------------|-------------------------------------------------| | Interrupt Level 4 | Timer 1 Interrupt Timer 2 Interrupt | | | Clear to Send Changed<br>Data Set Ready Changed | | DMA Level One is | used for Transmit and Receive | #### Interrupt Information ## **Interface Information** The SDLC communications adapter conforms to interface signal levels standardized by the Electronics Industries Association RS-232C Standard. These levels are shown in the figure below. Additional lines used but not standardized by EIA are pins 11, 18, and 25. These lines are designated as select standby, test and test indicate, respectively. Select Standby is used to support the switched network backup facility of a modem providing this option. Test and test indicate support a modem wrap function on modems which are designed for business machine controlled modem wraps. Two jumpers on the adapter (P1 and P2) are used to connect test and test indicate to the interface, if required (see Appendix D for these jumpers). <sup>\*</sup>Not standardized by EIA (Electronics Industry Association). #### **Connector Specifications** # Notes: ## IBM Communications Adapter Cable The IBM Communications Adapter Cable is a ten foot cable for connection of an IBM communications adapter to a modem or other RS-232C DCE (data communications equipment). It is fully shielded and provides a high quality, low noise channel for interface between the communications adapter and DCE. The connector ends are 25-pin D-shell connectors. All pin connections conform with the EIA RS-232C standard. In addition, connection is provided on pins 11, 18 and 25. These pins are designated as select standby, test and test indicate, respectively, on some modems. Select standby is used to support the switched network backup facility, if applicable. Test and test indicate support a modern wrap function on moderns designed for business machine controlled modem wraps. The IBM Communications Adapter Cable connects the following pins on the 25-pin D-shell connectors. | Communications Adapter Connector Pin # | Name | Modem<br>Connector<br>Pin # | |----------------------------------------|------------------------------------|-----------------------------| | NC | Outer Cable Shield | 1 | | 2 | Transmitted Data | 2 | | 3 | Received Data | 3 | | 4 | Request to Send | 4 | | 5 | Clear to Send | 5 | | 6 | Data Set Ready | 6 | | 7 | Signal Ground (Inner Lead Shields) | 7 | | 8 | Received Line Signal Detector | 8 | | NC | ! | NC | | NC | | NC | | 11 | Select Standby | 11 | | NC | | NC | | NC | | NC | | NC NC | | NC | | 15 | Transmitter Signal Element Timing | 15 | | NC | | NC | | 17 | Receiver Signal Element Timing | 17 | | 18 | Test | 18 | | NC | | NC | | 20 | Data Terminal Ready | 20 | | NC | | NC | | 22 | Ring Indicator | 22 | | 23 | Data Signal Rate Selector | 23 | | NC | | NC | | 25 | Test Indicate | 25 | #### **Connector Specifications** #### 1-302 Communications Cable # BIOS # SECTION 2: ROM BIOS AND SYSTEM USAGE | ROM BIOS | 2-2 | |-----------------------------|------| | Keyboard Encoding and Usage | 2-11 | | BIOS Cassette Logic | 2-21 | # Notes: ## **ROM BIOS** The basic input/output system (BIOS) resides in ROM on the system board and provides device level control for the major I/O devices in the system. Additional ROM modules may be located on option adapters to provide device level control for that option adapter. BIOS routines enable the assembly language programmer to perform block (disk and diskette) or character-level I/O operations without concern for device address and operating characteristics. System services, such as time-of-day and memory size determination, are provided by the BIOS. The goal is to provide an operational interface to the system and relieve the programmer of the concern about the characteristics of hardware devices. The BIOS interface insulates the user from the hardware, thus allowing new devices to be added to the system. vet retaining the BIOS level interface to the device. In this manner, user programs become transparent to hardware modifications and enhancements. The IBM Personal Computer MACRO Assembler manual and the IBM Personal Computer Disk Operating System (DOS) manual provide useful programming information related to this section. A complete listing of the BIOS is given in Appendix A. ## Use of BIOS Access to BIOS is through the 8088 software interrupts. Each BIOS entry point is available through its own interrupt, which can be found in the "8088 Software Interrupt Listing." The software interrupts, hex 10 through hex 1A, each access a different BIOS routine. For example, to determine the amount of memory available in the system, INT 12H will invoke the BIOS routine for determining memory size and will return the value to the caller. ## **Parameter Passing** All parameters passed to and from the BIOS routines go through the 8088 registers. The prolog of each BIOS function indicates the registers used on the call and the return. For the memory size example, no parameters are passed. The memory size, in 1K byte increments, is returned in the AX register. If a BIOS function has several possible operations, the AH register is used at input to indicate the desired operation. For example, to set the time of day, the following code is required: | MOV | AH,1 | ;function is to set time of day. | |-----|---------------|----------------------------------| | MOV | CX,HIGH_COUNT | establish the current time. | | MOV | DX,LOW_COUNT | | | INT | 1AH | ;set the time. | To read the time of day: | MOV | AH,0 | ;function is to read time of | |-----|------|------------------------------| | | | day. | | INT | 1AH | ;read the timer. | Generally, the BIOS routines save all registers except for AX and the flags. Other registers are modified on return only if they are returning a value to the caller. The exact register usage can be seen in the prolog of each BIOS function. | Address<br>(Hex) | Interrupt<br>Number | Name | BIOS Entry | |------------------|---------------------|----------------------|-----------------------| | | | | | | 0-3 | 0 | Divide by Zero | D_EOI | | 4-7 | 1 | Single Step | D_EOI | | 8-B | 2 | Nonmaskable | NMI_INT | | C-F | 3 | Breakpoint | D_EOI | | 10-13 | 4 | Overflow | D_EOI | | 14-17 | 5 | Print Screen | PRINT_SCREEN | | 18-1B | 6 | Reserved | D_EOI | | 1D-1F | 7 | Reserved | D_EOI | | 20-23 | 8 | Time of Day | TIMER_INT | | 24-27 | 9 | Keyboard | KB_INT | | 28-2B | А | Reserved | D_EOI | | 2C-2F | В | Communications | D_EOI | | 30-33 | С | Communications | D_EOI | | 34-37 | D | Disk | D_EOI | | 38-3B | E | Diskette | DISK_INT | | 3C-3F | F | Printer | D_EOI | | 40-43 | 10 | Video | VIDEO_IO | | 44-47 | 11 | Equipment Check | EQUIPMENT | | 48-4B | 12 | Memory | MEMORY_SIZE_DETERMINE | | 4C-4F | 13 | Diskette/Disk | DISKETTE_IO | | 50-53 | 14 | Communications | RS232_IO | | 54-57 | 15 | Cassette | CASSETTE_IO | | 58-5B | 16 | Keyboard | KEYBOARD_IO | | 5C-5F | 1 ' | | PRINTER_IO | | 60-63 | 18 | Resident BASIC | F600:0000 | | 64-67 | 19 | Bootstrap | BOOT_STRAP | | 68-6B | 1A | Time of Day | TIME_OF_DAY | | 6C-6F | 1B | Keyboard Break | DUMMY_RETURN | | 70-73 | 1C | Timer Tick | DUMMY_RETURN | | 74-77 | 1D | Video Initialization | VIDEO_PARMS | | 78-7B | 1E | Diskette Parameters | DISK_BASE | | 7C-7F | 1F | Video Graphics Chars | 0 | 8088 Software Interrupt Listing ## Vectors with Special Meanings ## Interrupt Hex 1B - Keyboard Break Address This vector points to the code to be exercised when the Ctrl and Break keys are pressed on the keyboard. The vector is invoked while responding to the keyboard interrupt, and control should be returned through an IRET instruction. The power-on routines initialize this vector to point to an IRET instruction, so that nothing will occur when the Ctrl and Break keys are pressed unless the application program sets a different value. Control may be retained by this routine, with the following problems. The Break may have occurred during interrupt processing, so that one or more End of Interrupt commands must be sent to the 8259 controller. Also, all I/O devices should be reset in case an operation was underway at that time. ## Interrupt Hex 1C - Timer Tick This vector points to the code to be executed on every systemclock tick. This vector is invoked while responding to the timer interrupt, and control should be returned through an IRET instruction. The power-on routines initialize this vector to point to an IRET instruction, so that nothing will occur unless the application modifies the pointer. It is the responsibility of the application to save and restore all registers that will be modified. ## Interrupt Hex 1D – Video Parameters This vector points to a data region containing the parameters required for the initialization of the 6845 on the video card. Note that there are four separate tables, and all four must be reproduced if all modes of operation are to be supported. The power-on routines initialize this vector to point to the parameters contained in the ROM video routines. ## Interrupt Hex 1E - Diskette Parameters This vector points to a data region containing the parameters required for the diskette drive. The power-on routines initialize the vector to point to the parameters contained in the ROM diskette routine. These default parameters represent the specified values for any IBM drives attached to the machine. Changing this parameter block may be necessary to reflect the specifications of the other drives attached. ## Interrupt Hex 1F – Graphics Character Extensions When operating in the graphics modes of the IBM Color/Graphics Monitor Adapter (320 by 200 or 640 by 200), the read/write character interface will form the character from the ASCII code point, using a set of dot patterns. The dot patterns for the first 128 code points are contained in ROM. To access the second 128 code points, this vector must be established to point at a table of up to 1K bytes, where each code point is represented by eight bytes of graphic information. At power-on, this vector is initialized to 000:0, and it is the responsibility of the user to change this vector if the additional code points are required. ## Interrupt Hex 40 – Reserved When an IBM Fixed Disk Drive Adapter is installed, the BIOS routines use interrupt hex 40 to revector the diskette pointer. ## Interrupt Hex 41 – Fixed Disk Parameters This vector points to a data region containing the parameters required for the fixed disk drive. The power-on routines initialize the vector to point to the parameters contained in the ROM disk routine. These default parameters represent the specified values for any IBM Fixed Disk Drives attached to the machine. Changing this parameter block may be necessary to reflect the specifications of the other fixed disk drives attached. ## Other Read/Write Memory Usage The IBM BIOS routines use 256 bytes of memory starting at absolute hex 400 to hex 4FF. Locations hex 400 to 407 contain the base addresses of any RS-232C cards attached to the system. Locations hex 408 to 40F contain the base addresses of the printer adapter. Memory locations hex 300 to 3FF are used as a stack area during the power-on initialization, and bootstrap, when control is passed to it from power-on. If the user desires the stack in a different area, the area must be set by the application. | Address<br>(Hex) | Interrupt<br>(Hex) | Function | |------------------|--------------------|------------------------------------------| | 80-83 | 20 | DOS Program Terminate | | 84-87 | 21 | DOS Function Call | | 88-8B | 22 | DOS Terminate Address | | 8C-8F | 23 | DOS Ctrl Break Exit Address | | 90-93 | 24 | DOS Fatal Error Vector | | 94-97 | 25 | DOS Absolute Disk Read | | 98-9B | 26 | DOS Absolute Disk Write | | 9C-9F | 27 | DOS Terminate, Fix In Storage | | A0-FF | 28-3F | Reserved for DOS | | 100-17F | 40-5F | Reserved | | 180-19F | 60-67 | Reserved for User Software Interrupts | | 1A0-1FF | 68-7F | Not Used | | 200-217 | 80-85 | Reserved by BASIC | | 218-3C3 | 86-F0 | Used by BASIC Interpreter while BASIC is | | | | running | | 3C4-3FF | F1-FF | Not Used | BASIC and DOS Reserved Interrupts | Address<br>(Hex) | Mode | Function | |------------------|----------|----------------------------------------------| | 400-48F | ROM BIOS | See BIOS Listing | | 490-4EF | | Reserved | | 4F0-4FF | | Reserved as Intra-Application | | | | Communication Area for any application | | 500-5FF | | Reserved for DOS and BASIC | | 500 | DOS | Print Screen Status Flag Store | | | | 0-Print Screen Not Active or Successful | | | | Print Screen Operation | | | | 1-Print Screen In Progress | | | | 255-Error Encountered during Print Screen | | | | Operation | | 504 | DOS | Single Drive Mode Status Byte | | 510-511 | BASIC | BASIC's Segment Address Store | | 512-515 | BASIC | Clock Interrupt Vector Segment: Offset Store | | 516-519 | BASIC | Break Key Interrupt Vector Segment: Offset | | | | Store | | 51A-51D | BASIC | Disk Error Interrupt Vector Segment: Offset | | | | Store | #### **Reserved Memory Locations** ## If you do DEF SEG (Default workspace segment): | | Offset<br>(Hex Value) | Length | |-----------------------------------------------------------------------------------------------------------------|-----------------------|--------| | Line number of current line being executed | 2E | 2 | | Line number of last error | 347 | 2 | | Offset into segment of start of program text | 30 | 2 | | Offset into segment of start of variables (end of program text 1-1) | 358 | 2 | | Keyboard buffer contents<br>if 0-no characters in buffer<br>if 1-characters in buffer | 6A | 1 | | Character color in graphics mode Set to 1, 2, or 3 to get text in colors 1 to 3. Do not set to 0. (Default = 3) | 4E | 1 | | Example | | | | 100 Print PEEK (&H2E) + 256*PEEK (&H2F) | ) | | | L H | | | | 100 Hex 64 Hex 00 | | | **BASIC** Workspace Variables #### Starting Address in Hex | 00000 | BIOS<br>Interrupt<br>Vectors | |-------|-----------------------------------| | 00080 | Available<br>Interrupt<br>Vectors | | 00400 | BIOS<br>Data<br>Area | | 00500 | User<br>Read/Write<br>Memory | | C8000 | Disk<br>Adapter | | F0000 | Read<br>Only<br>Memory | | FE000 | Bios<br>Program<br>Area | **BIOS Memory Map** ## **BIOS Programming Hints** The BIOS code is invoked through software interrupts. The programmer should not "hard code" BIOS addresses into applications. The internal workings and absolute addresses within BIOS are subject to change without notice. If an error is reported by the disk or diskette code, you should reset the drive adapter and retry the operation. A specified number of retries should be required on diskette reads to ensure the problem is not due to motor start-up. When altering I/O port bit values, the programmer should change only those bits which are necessary to the current task. Upon completion, the programmer should restore the original environment. Failure to adhere to this practice may be incompatible with present and future applications. # Adapter Cards with System-Accessible ROM Modules The ROM BIOS provides a facility to integrate adapter cards with on board ROM code into the system. During the POST, interrupt vectors are established for the BIOS calls. After the default vectors are in place, a scan for additional ROM modules takes place. At this point, a ROM routine on the adapter card may gain control. The routine may establish or intercept interrupt vectors to hook themselves into the system. The absolute addresses hex C8000 through hex F4000 are scanned in 2K blocks in search of a valid adapter card ROM. A valid ROM is defined as follows: Byte 0: Hex 55 Byte 1: Hex AA Byte 2: A length indicator representing the number of 512 byte blocks in the ROM (length/512). A checksum is also done to test the integrity of the ROM module. Each byte in the defined ROM is summed modulo hex 100. This sum must be 0 for the module to be deemed valid. When the POST identifies a valid ROM, it does a far call to byte 3 of the ROM (which should be executable code). The adapter card may now perform its power-on initialization tasks. The feature ROM should return control to the BIOS routines by executing a far return. # Notes: ## **Keyboard Encoding and Usage** ## Encoding The keyboard routine provided by IBM in the ROM BIOS is responsible for converting the keyboard scan codes into what will be termed "Extended ASCII." Extended ASCII encompasses one-byte character codes with possible values of 0 to 255, an extended code for certain extended keyboard functions, and functions handled within the keyboard routine or through interrupts. ### Character Codes The following character codes are passed through the BIOS keyboard routine to the system or application program. A "-1" means the combination is suppressed in the keyboard routine. The codes are returned in AL. See Appendix C for the exact codes. Also, see "Keyboard Scan Code Diagram" in Section 1. | Key<br>Number | Base Case | Upper Case | Ctrl | Alt | |---------------|-----------------|-----------------------|------------------|--------| | - 1 | Esc | Esc | Esc | -1 | | 2 | 1 | 1 | -1 | Note 1 | | 3 | 2 | @ | Nul (000) Note 1 | Note 1 | | 4 | 3 | # | -1 | Note 1 | | 5 | 4 | \$ | -1 | Note 1 | | 6 | 5 | % | -1 | Note 1 | | 7 | 6 | ٨ | RS(030) | Note 1 | | 8 | 7 | & | -1 | Note 1 | | 9 | 8 | * | -1 | Note 1 | | 10 | 9 | ( | -1 | Note 1 | | 11 | 0 | ) | -1 | Note 1 | | 12 | - | . — | US(031) | Note 1 | | 13 | = | + | -1 | Note 1 | | 14 | Backspace (008) | Backspace (008) | Del (127) | -1 | | 15 | <del></del> | <del>→</del> (Note 1) | -1 | -1 | | 16 | q · | a | DC1 (017) | Note 1 | | 17 | . w | W | ETB (023) | Note 1 | Character Codes (Part 1 of 3) | | | | <u> </u> | <u> </u> | |---------------|--------------|--------------|--------------|--------------| | Key<br>Number | Bass Cass | Umman Casa | Ctrl | Alt | | | Base Case | Upper Case | | | | 18 | е | E | ENQ (005) | Note 1 | | 19 | r | R | DC2 (018) | Note 1 | | 20 | t | Т | DC4 (020) | Note 1 | | 21 | У | Υ | EM (025) | Note 1 | | 22 | u | U | NAK (021) | Note 1 | | 23 | i | l | HT (009) | Note 1 | | 24 | О | 0 | SI (015) | Note 1 | | 25 | р | P | DLE (016) | Note 1 | | 26 | [ | { | Esc (027) | -1 | | 27 | ] | } | GS (029 | -1 | | 28 | CR | CR | LF (010) | -1 | | 29 Ctrl | -1 | -1 | -1 | -1 | | 30 | а | Α | SOH (001) | Note 1 | | 31 | s | S | DC3 (019) | Note 1 | | 32 | d | D | EOT (004) | Note 1 | | 33 | f | F | ACK (006) | Note 1 | | 34 | g | G | BEL (007) | Note 1 | | 35 | h | н | BS (008) | Note 1 | | 36 | j | J | LF (010) | Note 1 | | 37 | k | К | VT (011) | Note 1 | | 38 | I | L | FF (012) | Note 1 | | 39 | ; | : | -1 | -1 | | 40 | , | " | -1 | -1 | | 41 | , | · ~ | -1 | -1 | | 42 Shift | -1 | -1 | -1 | -1 | | 43 | \ | - | FS (028) | -1 | | 44 | z | Z | SUB (026) | Note 1 | | 45 | x | X | CAN (024) | Note 1 | | 46 | С | С | ETX (003) | Note 1 | | 47 | v | V | SYN (022) | Note 1 | | 48 | b | В | STX (002) | Note 1 | | 49 | n | N | SO (014) | Note 1 | | 50 | m | М | CR (013) | Note 1 | | 51 | , | < | -1 | -1 | | 52 | | > | -1 | -1 | | 53 | / | ? | -1 | -1 | | 54 Shift | -1 | -1 | -1 | -1 | | 55 | * | (Note 2) | (Note 1) | -1 | | 56 Alt | -1 | -1 | -1<br> | -1 | | 57 | SP | SP | SP | SP | | 58 Caps Lock | -1 | -1 | -1 | -1 | | 59 | Nul (Note 1) | Nul (Note 1) | Nul (Note 1) | Nul (Note 1) | | 60 | Nul (Note 1) | Nul (Note 1) | Nul (Note 1) | Nul (Note 1) | | 61 | Nul (Note 1) | Nul (Note 1) | Nul (Note 1) | Nul (Note 1) | | 62 | Nul (Note 1) | Nul (Note 1) | Nul (Note 1) | Nul (Note 1) | | 63 | Nul (Note 1) | Nul (Note 1) | Nul (Note 1) | Nul (Note 1) | | 64 | Nul (Note 1) | Nul (Note 1) | Nul (Note 1) | Nul (Note 1) | Character Codes (Part 2 of 3) ## 2-14 Keyboard Encoding | Key<br>Number | Base Case | Upper Case | Ctrl | Alt | |----------------|--------------|--------------|----------------|--------------| | 65 | Nul (Note 1) | Nul (Note 1) | Nul (Note 1) | Nul (Note 1) | | 66 | Nul (Note 1) | Nul (Note 1) | Nul (Note 1) | Nul (Note 1) | | 67 | Nul (Note 1) | Nul (Note 1) | Nul (Note 1) | Nul (Note 1) | | 68 | Nul (Note 1) | Nul (Note 1) | Nul (Note 1) | Nul (Note 1) | | 69 Num Lock | -1 | -1 | Pause (Note 2) | -1 | | 70 Scroll Lock | -1 | -1 | Break (Note 2) | -1 | Notes: 1. Refer to "Extended Codes" in this section. 2. Refer to "Special Handling" in this section. #### Character Codes (Part 3 of 3) Keys 71 to 83 have meaning only in base case, in Num Lock (or shifted) states, or in Ctrl state. It should be noted that the shift key temporarily reverses the current Num Lock state. | Key<br>Number | 1 | | Alt | Ctrl | |---------------|---|--------------------|--------|-----------------------| | | | | | | | 71 | 7 | Home (Note 1) | -1 | Clear Screen | | 72 | 8 | (Note 1) | -1 | -1 | | 73 | 9 | Page Up (Note 1) | -1 | Top of Text and Home | | 74 | - | | -1 | -1 | | 75 | 4 | ← (Note 1) | -1 | Reverse Word (Note 1) | | 76 | 5 | -1 | -1 | -1 | | 77 | 6 | → (Note 1) | -1 | Advance Word (Note 1) | | 78 | + | + | -1 | -1 | | 79 | 1 | End (Note 1) | -1 | Erase to EOL (Note 1) | | 80 | 2 | (Note 1) | -1 | -1 | | 81 | 3 | Page Down (Note 1) | -1 | Erase to EOS (Note 1) | | 82 | 0 | Ins | -1 | -1 | | 83 | | Del (Notes 1,2) | Note 2 | Note 2 | Notes: 1. Refer to "Extended Codes" in this section. 2. Refer to "Special Handling" in this section. #### **Extended Codes** #### **Extended Functions** For certain functions that cannot be represented in the standard ASCII code, an extended code is used. A character code of 000 (Nul) is returned in AL. This indicates that the system or application program should examine a second code that will indicate the actual function. Usually, but not always, this second code is the scan code of the primary key that was pressed. This code is returned in AH. | Second Code | Function | | |-------------|----------------------------------------------------|--| | 3 | Nul Character | | | 15 | <del></del> | | | 16-25 | Alt Q, W, E, R, T, Y, U, I, O, P | | | 30-38 | Alt A, S, D, F, G, H, J, K, L | | | 44-50 | Alt Z, X, C, V, B, N, M | | | 59-68 | F1 to F10 Function Keys Base Case | | | 71 | Home | | | 72 | <b> </b> | | | 73 | Page Up and Home Cursor | | | 75 | <del></del> | | | 77 | <b>→</b> | | | 79 | End | | | 80 | <b>\</b> | | | 81 | Page Down and Home Cursor | | | 82 | Ins (Insert) | | | 83 | Del (Delete) | | | 84-93 | F11 to F20 (Uppercase F1 to F10) | | | 94-103 | F21 to F30 (Ctrl F1 to F10) | | | 104-113 | F31 to F40 (Alt F1 to F10) | | | 114 | Ctrl PrtSc (Start/Stop Echo to Printer) | | | 115 | Ctrl <del>←</del> (Reverse Word) | | | 116 | Ctrl → (Advance Word) | | | 117 | Ctrl End [Erase to End of Line (EOL)] | | | 118 | Ctrl PgDn [Erase to End of Screen (EOS)] | | | 119 | Ctrl Home (Clear Screen and Home) | | | 120-131 | Alt 1, 2, 3, 4, 5, 6, 7, 8, 9, 0, -, = (Keys 2-13) | | | 132 | Ctrl PgUp (Top 25 Lines of Text and Home Cursor) | | **Keyboard Extended Functions** #### **Shift States** Most shift states are handled within the keyboard routine, transparent to the system or application program. In any case, the current set of active shift states are available by calling an entry point in the ROM keyboard routine. The following keys result in altered shift states: #### Shift This key temporarily shifts keys 2-13, 15-27, 30-41, 43-53, 55, and 59-68 to upper case (base case if in Caps Lock state). Also, the Shift key temporarily reverses the Num Lock or non-Num-Lock state of keys 71-73, 75, 77, and 79-83. #### Ctrl This key temporarily shifts keys 3, 7, 12, 14, 16-28, 30-38, 43-50, 55, 59-71, 73, 75, 77, 79, and 81 to the Ctrl state. Also, the Ctrl key is used with the Alt and Del keys to cause the "system reset" function, with the Scroll Lock key to cause the "break" function, and with the Num Lock key to cause the "pause" function. The system reset, break, and pause functions are described in "Special Handling" on the following pages. #### Alt This key temporarily shifts keys 2-13, 16-25, 30-38, 44-50, and 59-68 to the Alt state. Also, the Alt key is used with the Ctrl and Del keys to cause the "system reset" function described in "Special Handling" on the following pages. The Alt key has another use. This key allows the user to enter any character code from 0 to 255 into the system from the keyboard. The user holds down the Alt key and types the decimal value of the characters desired using the numeric keypad (keys 71-73, 75-77, and 79-82). The Alt key is then released. If more than three digits are typed, a modulo-256 result is created. These three digits are interpreted as a character code and are transmitted through the keyboard routine to the system or application program. Alt is handled internal to the keyboard routine. #### Caps Lock This key shifts keys 16-25, 30-38, and 44-50 to upper case. A second depression of the Caps Lock key reverses the action. Caps Lock is handled internal to the keyboard routine. #### Scroll Lock This key is interpreted by appropriate application programs as indicating use of the cursor-control keys should cause windowing over the text rather than cursor movement. A second depression of the Scroll Lock key reverses the action. The keyboard routine simply records the current shift state of the Scroll Lock key. It is the responsibility of the system or application program to perform the function. #### Shift Key Priorities and Combinations If combinations of the Alt, Ctrl, and Shift keys are pressed and only one is valid, the precedence is as follows: the Alt key is first, the Ctrl key is second, and the Shift key is third. The only valid combination is Alt and Ctrl, which is used in the "system reset" function. ## Special Handling ### System Reset The combination of the Alt, Ctrl, and Del keys will result in the keyboard routine initiating the equivalent of a "system reset" or "reboot." System reset is handled internal to the keyboard. #### Break The combination of the Ctrl and Break keys will result in the keyboard routine signaling interrupt hex 1A. Also, the extended characters (AL = hex 00, AH = hex 00) will be returned. #### Pause The combination of the Ctrl and Num Lock keys will cause the kevboard interrupt routine to loop, waiting for any key except the Num Lock key to be pressed. This provides a system- or application-transparent method of temporarily suspending list. print, and so on, and then resuming the operation. The "unpause" key is thrown away. Pause is handled internal to the keyboard routine #### Print Screen The combination of the Shift and PrtSc (key 55) keys will result in an interrupt invoking the print screen routine. This routine works in the alphanumeric or graphics mode, with unrecognizable characters printing as blanks. #### Other Characteristics The keyboard routine does its own buffering. The keyboard buffer is large enough to support a fast typist. However, if a key is entered when the buffer is full, the key will be ignored and the "bell" will be sounded. Also, the keyboard routine suppresses the typematic action of the following keys: Ctrl, Shift, Alt, Num Lock, Scroll Lock, Caps Lock, and Ins. # Keyboard Usage This section is intended to outline a set of guidelines of key usage when performing commonly used functions. | Function | Key(s) | Comment | |--------------------------------------------------------------|-------------------------|-------------------------------------| | Home Cursor | Home | Editors; word processors | | Return to outermost menu | Home | Menu driven applications | | Move cursor up | † | Full screen editor, word processor | | Page up, scroll backward 25 lines and home | PgUp | Editors; word processors | | Move cursor left | ← Key 75 | Text, command entry | | Move cursor right | <b>-</b> | Text, command entry | | Scroll to end of text<br>Place cursor at end of line | End | Editors; word processors | | Move cursor down | + | Full screen editor, word processor | | Page down, scroll forward<br>25 lines and home | Pg Dn | Editors; word processors | | Start/Stop insert text at cursor, shift text right in buffer | Ins | Text, command entry | | Delete character at cursor | Del | Text, command entry | | Destructive backspace | ← Key 14 | Text, command entry | | Tab forward | <b>†</b> | Text entry | | Tab reverse | <b>T</b> | Text entry | | Clear screen and home | Ctrl Home | Command entry | | Scroll up | 1 | In scroll lock mode | | Scroll down | + | In scroll lock mode | | Scroll left | + | In scroll lock mode | | Scroll right | - | In scroll lock mode | | Delete from cursor to EOL | Ctrl End | Text, command entry | | Exit/Escape | Esc | Editor, 1 level of menu, and so on | | Start/Stop Echo screen to printer | Ctrl Prt Sc<br>(Key 55) | Any time | | Delete from cursor to EOS | Ctrl PgDn | Text, command entry | | Advance word | Ctrl → | Text entry | | Reverse word | Ctrl <del>←</del> | Text entry | | Window Right | Ctrl → | When text is too wide to fit screen | | Window Left | Ctrl ← | When text is too wide to fit screen | | Enter insert mode | Ins | Line editor | Keyboard - Commonly Used Functions (Part 1 of 2) #### 2-20 Keyboard Encoding | Function | Key(s) | Comment | |---------------------------------|-------------------------------------------|---------------------------------------------------------------------| | Exit insert mode | Ins | Line editor | | Cancel current line | Esc | Command entry, text entry | | Suspend system (pause) | Ctrl<br>Num Lock | Stop list, stop program, and so on<br>Resumes on any key | | Break interrupt | Ctrl Break | Interrupt current process | | System reset | Alt Ctrl<br>Del | Reboot | | Top of document and home cursor | Ctrl PgUp | Editors, word processors | | Standard function keys | F1-F10 | Primary function keys | | Secondary function keys | Shift F1-F10<br>Ctrl F1-F10<br>Alt F1-F10 | Extra function keys if 10 are not sufficient | | Extra function keys | Alt Keys<br>2-13<br>(1-9,0,-,=) | Used when stickers are put along top of keyboard | | Extra function keys | Alt A-Z | Used when function starts with same letter as one of the alpha keys | Keyboard - Commonly Used Functions (Part 2 of 2) | Function | Key | |--------------------------------|---------------| | Carriage return | ٠-, | | Line feed | Ctrl ← | | Bell | Ctrl G | | Home | Home | | Cursor up | . <b>↑</b> | | Cursor down | ↓' | | Cursor left | <b>-</b> | | Cursor right | <b>→</b> | | Advance one word | Ctrl → | | Reverse one word | Ctrl ← | | Insert | Ins | | Delete | Del | | Clear screen | Ctrl Home | | Freeze output | Ctrl Num Lock | | Tab advance | →- | | Stop execution (break) | Ctrl Break | | Delete current line | Esc | | Delete to end of line | Ctrl End | | Position cursor to end of line | End | #### **BASIC Screen Editor Special Functions** | Function | Key | | | |-------------------------------|--------------------|--|--| | Suspend | Ctrl Num Lock | | | | Echo to printer | Ctrl PrtSc | | | | | (Key 55 any case) | | | | Stop echo to printer | Ctrl PrtSc | | | | | (Key 55 any case) | | | | Exit current function | Ctrl | | | | (break) | Break | | | | Backspace | ← Key 14 | | | | Line feed | Ctrl ← | | | | Cancel line | Esc | | | | Copy character | F1 or <del>→</del> | | | | Copy until match | F2 | | | | Copy remaining | F3 | | | | Skip character | Del | | | | Skip until match | F4 | | | | Enter skip mode | Ins | | | | Exit insert mode | Ins | | | | Make new line the template | F5 | | | | String separator in REPLACE | F6 | | | | End of file in keyboard input | F6 | | | **DOS Special Functions** # **BIOS** Cassette Logic # Software Algorithms – Interrupt Hex 15 The cassette routine will be called by the request type in AH. The address of the bytes to be read from or written to the tape will be specified by ES:BX and the number of bytes to be read or written will be specified by CX. The actual number of bytes read will be returned in DX. The read block and write block will automatically turn the cassette motor on at the start and off at the end. The request types in AH and the cassette status descriptions follow: | Request Type | Function | | | | |--------------|--------------------------------------------------------|--|--|--| | AH = 0 | Turn Cassette Motor On | | | | | AH = 1 | Turn Cassette Motor Off | | | | | AH = 2 | Read Tape Block | | | | | | Read CX bytes into memory starting at Address ES:BX | | | | | | Return actual number of bytes read in DX | | | | | | Return Cassette Status in AH | | | | | AH = 3 | Write Tape Block | | | | | | Write CX bytes onto cassette starting at Address DS:BX | | | | | 1 | Return Cassette Status in AH | | | | | Cassette Status | Status Description | | | | |------------------------------------------------|---------------------------------------------------|--|--|--| | AH = 00 | No Errors | | | | | AH = 01 | Cyclic Redundancy Check (CRC) Error in Read Block | | | | | AH = 02 | No Data Transitions | | | | | AH = 04 | No Leader | | | | | AH = 80 | Invalid Command | | | | | Note: The carry flag will be set on any error. | | | | | #### Cassette Write The write-block routine writes a tape block onto the cassette tape. The block is described in "Data Record Architecture" later in this section. The write-block routine turns on the cassette drive motor and a synchronization bit (0) and then writes the leader (256 bytes of all 1's) to the tape. Next, the routine writes the number of data blocks specified by CX. After each data block of 256 bytes, a 2-byte cyclic redundancy check (CRC) is written. The data bytes are taken from the memory location pointed at by ES. The write-byte routine disassembles and writes the byte a bit at a time to the cassette. The method used is to set Timer 2 to the period of the desired data bit. The timer is set to a period of 1.0 millisecond for a 1 bit and 0.5 millisecond for a 0 bit. The timer is set to mode 3, which means the timer outputs a square wave with a period given by its counter register. The timer's period is changed on the fly for each data bit written to the cassette. If the number of data bytes to be written is not an integral multiple of 256, then, after the last desired data byte from memory has been written, the data block is extended to 256 bytes of writing multiples of the last data byte. The last block is closed with two CRC bytes as usual. After the last data block, a trailer consisting of four bytes of all 1 bits is written. Finally, the cassette motor is turned off, if there are no errors reported by the routine. #### Cassette Read The read-block routine turns on the cassette drive motor and then delays for approximately 0.5 second to allow the motor to come up to speed. The read-block routine then searches for the leader and must detect all 1 bits for approximately 1/4 of the leader length before it can look for the sync (0) bit. After the sync bit is detected, the sync byte (ASCII character hex 16) is read. If the sync byte is read correctly, the data portion can be read. If a correct sync byte is not found, the routine goes back and searches for the leader again. The data is read a bit at a time and assembled into bytes. After each byte is assembled, it is written into memory at location ES:BX and BX is incremented by 1. After each multiple of 256 data bytes is read, the CRC is read and compared to the CRC generated. If a CRC error is detected, the routine will exit with the carry flag set to indicate an error and the status of AH set to hex 01. DX will contain the number of bytes written memory. The time of day interrupt (IRQ0) is disabled during the cassetteread operation. #### **Data Record Architecture** The write-block routine uses the following format to record a tape block onto a cassette tape: | Component | Description | | | | | |-------------|-----------------------------|--|--|--|--| | Leader | 256 Bytes (of All 1's) | | | | | | Sync Bit | One 0 Bit | | | | | | Sync Byte | ASCII Character Hex 16 | | | | | | Data Blocks | 256 Bytes in Length | | | | | | CRC | 2 Bytes for each Data Block | | | | | **Data Record Components** ## Error Recovery Error recovery is handled through software. A CRC is used to detect errors. The polynomial used is $G(X) = X^{16} + X^{12} + X^5 + 1$ , which is the polynomial used by the synchronous data link control interface. Essentially, as bits are written to or read from the cassette tape, they are passed through the CRC register in software. After a block of data is written, the complemented value of the calculcated CRC register is written on the tape. Upon reading the cassette data, the CRC bytes are read and compared to the generated CRC value. If the read CRC does not equal the generated CRC, the processor's carry flag is set and the status of AH is set to hex 01, which indicates a CRC error has occurred. Also, the routine is exited on a CRC error. # APPENDIX A: ROM BIOS LISTINGS | | Page | Line<br>Number | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|-----------------------------------------------------------------------------| | System ROM BIOS | | | | Equates 8088 Interrupt Locations Stack Data Areas Power-On Self-Test Boot Strap Loader I/O Support Asynchronous Communications (RS-232C) Keyboard Diskette Printer Display System Configuration Analysis | A-22<br>A-26<br>A-36<br>A-46<br>A-47 | 12<br>34<br>66<br>74<br>229<br>1493<br>1551<br>1818<br>2426<br>3201<br>3327 | | Memory Size Determination Equipment Determination Cassette I/O Support Graphics Character Generator Time of Day Print Screen | A-73<br>A-73<br>A-74<br>A-80<br>A-82<br>A-84 | 5177<br>5208<br>5253<br>5769<br>5903<br>6077 | | Fixed Disk ROM BIOS | | | | Fixed Disk I/O Interface | | 1<br>399 | ``` LOC OBJ LINE SOURCE $TITLE(BIOS FOR IBM PERSONAL COMPUTER) THE BIOS ROUTINES ARE MEANT TO BE ACCESSED THROUGH SOFTWARE INTERRUPTS ONLY. ANY ADDRESSES PRESENT IN THE LISTINGS ARE INCLUDED ONLY FOR COMPLETENESS, NOT FOR REFERENCE. APPLICATIONS WHICH REFERENCE ABSOLUTE ADDRESSES WITHIN THE CODE SEGMENT VIOLATE THE STRUCTURE AND DESIGN OF BIOS. 10 11 FQUATES 13 14 1_____ PORT_A EQU 60H ; 8255 PORT A ADDR ; 8255 PORT B ADDR ; 8255 PORT C ADDR 0060 15 PORT B EQU 61H 16 PORT_C EQU 62H 0062 17 CMD_PORT EQU 63H EQU 20H 0063 18 0020 19 INTAGO : 8259 PORT INTA01 EQU 21H ; 8259 PORT EQU 20H 0020 21 0040 TIMER EQU 40H 22 TIM_CTL EQU : 8253 TIMER CONTROL PORT ADDR 0043 23 43H 0040 24 TIMERO EQU 40H : 8253 TIMER/CNTER O PORT ADDR 01 0001 TMINT EQU ; TIMER O INTR RECVD MASK 26 DMA08 EQU 80 ; DMA STATUS REG PORT ADDR 0000 00 ; DMA CHANNEL O ADDR REG PORT ADDR 27 DMA EQU MAX_PERIOD MAX_PERIOD EQU MIN_PERIOD EQU 540H 0540 28 0410 29 410H 0060 KBD_IN EQU 60H ; KEYBOARD DATA IN ADDR PORT ; KEYBOARD INTR MASK 0002 31 KBDINT EQU 02 KB_DATA 60H ; KEYBOARD SCAN CODE PORT 0060 EQU 32 61H 0061 33 KB_CTL EQU ; CONTROL BITS FOR KB SENSE DATA 34 ; 8088 INTERRUPT LOCATIONS 36 ABS0 SEGMENT AT 0 37 0000 38 STG_LOC0 LABEL BYTE 0008 39 ORG 2*4 NMI_PTR LABEL 0014 41 ORG 0014 42 INT5_PTR LABEL WORD 0020 43 OPG 8*4 0020 44 INT_ADDR LABEL MORD 0020 INT_PTR LABEL DWORD 0040 46 ORG 10H*4 VIDEO_INT LARFI MORD 0040 47 0074 48 ORG 1DH*4 0074 49 PARM_PTR LABEL DWORD ; POINTER TO VIDEO PARMS ORG 51 BASIC PTR LABEL WORD ; ENTRY POINT FOR CASSETTE BASIC 0060 01EH*4 : INTERRUPT 1FH 0078 52 ORG 0078 53 DISK_POINTER LABEL DWORD 007C ORG ; LOCATION OF POINTER 01FH*4 007C EXT_PTR LABEL DWORD ; POINTER TO EXTENSION 0100 56 ORG 040H*4 ; ROUTINE 0100 ???? 57 IO ROM INIT nω 0102 ???? 58 IO_ROM_SEG DW ; OPTIONAL ROM SEGMENT 0400 59 ORG 400H 0400 DATA_AREA LABEL BYTE ; ABSOLUTE LOCATION OF DATA SEGMENT DATA_WORD 0400 61 LABEL WORD 7C00 ORG 62 7C00H 7000 63 BOOT_LOCK LABEL FAR 64 ABS0 ENDS 65 66 STACK -- USED DURING INITIALIZATION ONLY 67 ;----- SEGMENT AT 30H DW 128 DUP(?) 2222 0100 71 TOS LABEL WORD 72 STACK 73 75 ; ROM BIOS DATA ÂREAS DATA SEGMENT AT 40H ``` | L0C ( | OBJ | LINE | SOURCE | | | | | | |-------|------------|------------|---------------------------|------------|------------|-----------|----|------------------------------------------------------| | 0000 | (4<br>???? | 78 | RS232_BASE | DM | 4 DUP(? | ) | ; | ADDRESSES OF RS232 ADAPTERS | | | 1 | | | | | | | | | 0008 | (4<br>???? | 79 | PRINTER_BASE | DM | 4 DUP(? | , | , | ADDRESSES OF PRINTERS | | 0010 | , | 80 | EQUIP_FLAG | DH | ? | | ţ | INSTALLED HARDWARE | | 0012 | | 81 | MFG_TST | DB | ? | | | INITIALIZATION FLAG | | 0013 | ???? | 82 | MEMORY_SIZE | DW<br>DW | ? | | 3 | MEMORY SIZE IN K BYTES | | 0015 | ???? | 83 | IO_RAM_SIZE | DM | ? | | ; | MEMORY IN I/O CHANNEL | | | | 84 | ; | | | | | | | | | 85 | ; KEYBO | | | | : | | | | | 86 | ; | | | | | | | 0017 | ?? | 87<br>88 | KB_FLAG | DB | ? | | | | | | | 89 | ; SHIFT FLA | AG FOLIATI | FS WITHT | N KR FLAG | 5 | | | | | 90 | , | | | | | | | 008 | 80 | 91 | INS_STATE | EQU | 80H | | | INSERT STATE IS ACTIVE | | 004 | | 92 | CAPS_STATE | EQU | 40H | | | CAPS LOCK STATE HAS BEEN TOGGLED | | 002 | 20 | 93 | NUM_STATE | EQU | 20H | | ; | NUM LOCK STATE HAS BEEN TOGGLED | | 00 | 10 | 94 | | EQU | 10H | | ; | SCROLL LOCK STATE HAS BEEN TOGGLED | | 000 | 08 | 95 | ALT_SHIFT | EQU | 08H | | | ALTERNATE SHIFT KEY DEPRESSED | | 000 | 04 | 96 | CTL_SHIFT | EQU | 04H | | | CONTROL SHIFT KEY DEPRESSED | | 000 | | 97 | LEFT_SHIFT | EQU | 02H | | | LEFT SHIFT KEY DEPRESSED | | 000 | 01 | 98 | RIGHT_SHIFT | EQU | 01H | | , | RIGHT SHIFT KEY DEPRESSED | | 0018 | ?? | 99<br>100 | KB_FLAG_1 | DB | ? | | ; | SECOND BYTE OF KEYBOARD STATUS | | | | 101 | | | | | | | | 000 | | 102 | INS_SHIFT | EQU | 80H | | | INSERT KEY IS DEPRESSED | | 00: | | 103<br>104 | _ | EQU<br>EQU | 40H | | | CAPS LOCK KEY IS DEPRESSED NUM LOCK KEY IS DEPRESSED | | 00 | | 104 | NUM_SHIFT<br>SCROLL_SHIFT | EQU | 20H<br>10H | | | SCROLL LOCK KEY IS DEPRESSED | | 00 | | 106 | HOLD_STATE | EQU | 08H | | | SUSPEND KEY HAS BEEN TOGGLED | | | | 107 | | | •• | | • | | | 0019 | ?? | 108 | ALT_INPUT | DB | ? | | , | STORAGE FOR ALTERNATE KEYPAD ENTRY | | | ???? | 109 | BUFFER_HEAD | DM | ? | | | POINTER TO HEAD OF KEYBOARD BUFFER | | | ???? | 110 | BUFFER_TAIL | DW | ? | | | POINTER TO TAIL OF KEYBOARD BUFFER | | 001E | ???? | 111 | KB_BUFFER | DM | 16 DUP( | ?) | ; | ROOM FOR 15 ENTRIES | | 003E | ) | 112 | KB_BUFFER_END | LADEL | WORD | | | | | 0035 | | 113 | VO_DOLLEK_END | LABEL | MURD | | | | | | | 114 | ; HEAD = TA | ATI TNDTI | CATES TH | AT THE RI | ΙF | FFR IS EMPTY | | | | 115 | , | | | | • | | | 004 | 45 | 116 | NUM_KEY | EQU | 69 | | ; | SCAN CODE FOR NUMBER LOCK | | 004 | 46 | 117 | | EQU | 70 | | | SCROLL LOCK KEY | | 00 | 38 | 118 | ALT_KEY | EQU | 56 | | ; | ALTERNATE SHIFT KEY SCAN CODE | | 00 | 10 | 119 | CTL_KEY | EQU | 29 | | ; | SCAN CODE FOR CONTROL KEY | | 00 | | 120 | | EQU | | | | SCAN CODE FOR SHIFT LOCK | | 00: | | 121 | LEFT_KEY | | 42 | | | SCAN CODE FOR LEFT SHIFT | | 00 | | 122 | RIGHT_KEY | EQU | 54 | | | SCAN CODE FOR RIGHT SHIFT | | 00 | | 123<br>124 | INS_KEY | EQU | 82<br>83 | | | SCAN CODE FOR INSERT KEY<br>SCAN CODE FOR DELETE KEY | | 00 | 53 | 124 | DEL_KEY | EQU | 83 | | , | SCAN CODE FOR DELETE KET | | | | 126 | ; | | | | | | | | | 127 | ; DISKETT | E DATA A | REAS | | : | | | | | 128 | ; | | | | | | | 003E | ?? | 129 | SEEK_STATUS | DB | ? | | | DRIVE RECALIBRATION STATUS | | | | 130 | ; | | | BIT 3-0 | = | DRIVE 3-0 NEEDS RECAL BEFORE | | | | 131 | ; | | | | | NEXT SEEK IF BIT IS = 0 | | 004 | | 132 | | EQU | 080Н | | | INTERRUPT OCCURRENCE FLAG | | 003F | ** | 133<br>134 | MOTOR_STATUS | DB | ? | DTT 7 0 | | MOTOR STATUS DRIVE 3-0 IS CURRENTLY RUNNING | | | | 135 | , | | | | | CURRENT OP IS A WRITE, REQUIRES DELAY | | 0040 | ?? | 136 | MOTOR_COUNT | DB | ? | | | TIME OUT COUNTER FOR DRIVE TURN OFF | | 00: | | 137 | MOTOR_WAIT | EQU | 37 | | | THO SEC OF COUNT FOR MOTOR TURN OFF | | | | 138 | | | | | | | | 0041 | | 139 | DISKETTE_STATUS | | ? | | | BYTE OF RETURN CODE INFO FOR STATUS | | 008 | | 140 | TIME_OUT | | 80H | | | ATTACHMENT FAILED TO RESPOND | | 004 | | 141 | BAD_SEEK | EQU | 40H | | | SEEK OPERATION FAILED | | 00: | | 142 | | EQU | 20H | | | NEC CONTROLLER HAS FAILED | | 00 | | 143 | BAD_CRC | EQU | 10H | | | BAD CRC ON DISKETTE READ | | 001 | | 144<br>145 | DMA_BOUNDARY | EQU<br>EQU | 09H | | | ATTEMPT TO DMA ACROSS 64K BOUNDARY | | 001 | | 146 | BAD_DMA<br>RECORD_NOT_FND | | 08H<br>04H | | | DMA OVERRUN ON OPERATION REQUESTED SECTOR NOT FOUND | | 001 | | 147 | WRITE_PROTECT | EQU | 04H | | | WRITE ATTEMPTED ON WRITE PROT DISK | | 00 | | 148 | BAD_ADDR_MARK | EQU | 02H | | | ADDRESS MARK NOT FOUND | | | | | | | | | | | ``` LOC OBJ LINE SOURCE 149 BAD CMD EQU 01H ; BAD COMMAND PASSED TO DISKETTE I/O 150 0042 17 NEC_STATUS DB 7 DUP(?) STATUS BYTES FROM NEC ?? 152 153 1----- 154 ; VIDEO DISPLAY DATA AREA 155 0049 ?? CRT_MODE DB ? 156 ; CURRENT CRT MODE ? ; NUMBER OF COLUMNS ON SCREEN ? ; LENGTH OF REGEN IN BYTES ? ; STATTIMG ADDRESS IN REGEN BUFFER 8 DUP(?) ; CURSOR FOR EACH OF UP TO 8 PAGES CRT_COLS CRT_LEN CRT_START 004A ???? 157 DM 004C ???? 158 CRT_START DW CURSOR_POSN DW 004E ???? 159 0050 (8 ???? 0060 ???? 161 CURSOR_MODE DW ; CURRENT CURSOR MODE SETTING 0062 ?? ACTIVE_PAGE DB ? ; CURRENT PAGE BEING DISPLAYED 3 BASE ADDRESS FOR ACTIVE DISPLAY CARD 0063 ???? 163 ADDR_6845 DW ? 164 CRT_MODE_SET DB 0065 ?? CURRENT SETTING OF THE 3X8 PEGISTED 0066 ?? 165 CRT_PALETTE DB ; CURRENT PALETTE SETTING COLOR CARD 167 168 ; CASSETTE DATA AREA 169 :----- 0067 ???? 170 0069 ???? 171 006B ?? 172 173 174 TIMER DATA AREA 176 TIMER_LOW DM ? ; LOW WORD OF TIMER COUNT TIMER_HIGH DM ? ; HIGH WORD OF TIMER COUNT TIMER_OFL DB ? ; TIMER HAS ROLLED OVER SINCE LAST READ 006C ???? 177 006E ???? 178 0070 ?? 179 COUNTS_SEC EQU 18 COUNTS_MIN EQU 1092;COUNTS_HOUR EQU 65543 181 182 COUNTS_DAY EQU 1573040 = 1800B0H 183 184 SYSTEM DATA AREA 186 :----- 187 0071 ?? BIOS_BREAK DB ? ; BIT 7 = 1 IF BREAK KEY MAS DEPRESSED RESET_FLAG DW ? ; WORD = 1234H IF KB RESET UNDERMAY 188 0072 ???? 189 190 191 ; FIXED DISK DATA AREA 192 ;----- 0074 ???? 193 DM 0076 ???? 194 DW 195 196 : PRINTER AND RS232 TIMEOUT CTPS : 197 0078 14 198 PRINT_TIM_OUT DB 4 DUP(?) ; PRINTER TIME OUT COUNTER ?? 007C (4 199 RS232_TIM_OUT DB 4 DUP(?) ; RS232 TIME OUT COUNTER ?? 200 ; EXTRA KEYBOARD DATA AREA 201 ;----- 202 BUFFER_START DW ? 0080 ???? 203 DATA ENDS 0082 ???? 204 205 206 207 EXTRA DATA AREA 208 .----- XXDATA SEGMENT AT 50H 209 0000 ?? STATUS_BYTE DB ? 211 XXDATA ENDS 212 213 214 WIDEO DISPLAY BUFFER 216 VIDEO_RAM SEGMENT AT 0B800H ``` ``` LOC OBJ LINE SOURCE LABEL BYTE LABEL WORD DB 16384 DUP(?) 0000 217 DECEN REGENW 0000 218 0000 (16384 219 ?? ) 220 VIDEO RAM ENDS 221 ; ROM RESIDENT CODE 222 223 1----- 224 CODE SEGMENT AT OFOODH 0000 (57344 ; FILL LOWEST 56K DB 57344 DUP(?) ?? 1 226 DB E000 31353031343736 227 '1501476 COPR. IBM 1951' : COPYRIGHT NOTICE 20434F50522E20 49424D20313938 228 230 ; INITIAL RELIABILITY TESTS -- PHASE 1 231 _____ ASSUME CS:CODE,SS:CODE,ES:ABSO,DS:DATA 232 233 ;----- DATA DEFINITIONS ;----- 235 C1 DW C11 : PETIEN ANDRESS F016 D1F0 236 237 239 THIS SUBROUTINE PERFORMS A READ/WRITE STORAGE TEST ON 240 A 16K BLOCK OF STORAGE. : ENTRY REQUIREMENTS: 241 ES = ADDRESS OF STORAGE SEGMENT BEING TESTED 242 DS = ADDRESS OF STORAGE SEGMENT BEING TESTED 244 WHEN ENTERING AT STGTST_CNT, CX MUST BE LOADED WITH 245 . THE BYTE COUNT. ; EXIT PARAMETERS: 246 247 ; ZERO FLAG = 0 IF STORAGE ERROR (DATA COMPARE OR PARITY CHECK. AL = 0 DENOTES A PARITY CHECK. ELSE AL=XOR'ED BIT 248 249 PATTERN OF THE EXPECTED DATA PATTERN VS THE ACTUAL DATA READ. 251 AX,BX,CX,DX,DI, AND SI ARE ALL DESTROYED. 252 1----- 253 F018 254 STGTST PROC NEAR E018 B90040 MOV CX,4000H ; SETUP CNT TO TEST A 16K BLK FOIR 256 STGTST_CNT: FOIR FC : SET DIR FLAG TO INCREMENT 257 CID FOIC ARDS 258 MOV BY.CY ; SAVE BYTE CHT (4K FOR VIDEO OR 16K) FOIF BRAAAA 259 MOV HAAAAA . XA ; GET DATA PATTERN TO WRITE DX,0FF55H E021 BA55FF 260 MOV ` ; SETUP OTHER DATA PATTERNS TO USE E024 2BFF DI,DI ; DI = OFFSET O RELATIVE TO ES REG 261 SUB E026 F3 STOSB : WRITE STORAGE LOCATIONS 262 REP E027 AA E028 263 E028 4F DEC ; POINT TO LAST BYTE JUST WRITTEN 264 DI F029 FD SET DIR FLAG TO GO BACKWARDS 265 STD FO2A 266 ra: E02A 8BF7 267 MOV ST.DT E02C 8BCB 268 CX,BX ; SETUP BYTE CHT E02E 269 C5: ; INNER TEST LOOP ; READ OLD TST BYTE FROM STORAGE [SI]+ E02E AC 270 LODSB E02E 32C4 271 XUB AL,AH ; DATA READ AS EXPECTED ? E031 7525 JNE C7 ; NO - GO TO ERROR ROUTINE 272 E033 8AC2 273 MOV AL,DL ; GET NEXT DATA PATTERN TO WRITE E035 AA STOSB ; WRITE INTO LOCATION JUST READ [DI]+ 274 E036 F2F6 275 LOOP C5 ; DECREMENT BYTE COUNT AND LOOP CX 276 E038 22E4 277 AND AH,AH ; ENDING ZERO PATTERN WRITTEN TO STG ? E03A 7416 C6X ; YES - RETURN TO CALLER WITH AL=0 278 JZ ; SETUP NEW VALUE FOR COMPARE ED3C BAED 279 MOV AH.AI ; MOVE NEXT DATA PATTERN TO DL E03F 86F2 280 XCHG DH.DI E040 22E4 281 AND AH,AH ; READING ZERO PATTERN THIS PASS ? E042 7504 282 C6 ; CONTINUE TEST SEQUENCE TILL ZERO DATA E044 8AD4 283 MOV DL,AH ; ELSE SET ZERO FOR END READ PATTERN E046 EBEO : AND MAKE FINAL BACKWARDS PASS 284 JMP C3 F048 285 C6: ``` ``` LOC OBJ LINE SOURCE E048 FC 286 ; SET DIR FLAG TO GO FORWARD ; SET POINTER TO BEG LOCATION E049 47 INC ПT 287 ; READ/WRITE FORWARD IN STG F044 74DF 288 .17 04 : ADJUST POINTER ENAC AE 289 DEC DТ E04D BA0100 290 MOV DX,00001H ; SETUP 01 FOR PARITY BIT ; AND 00 FOR END E050 EBD6 292 JMP ; READ/WRITE BACKWARD IN STG C6X: E052 293 F052 F462 294 TN AL, PORT_C ; DID A PARITY ERROR OCCUR ? ; ZERO FLAG WILL BE OFF PARITY ERROR E054 24C0 AND AL,0COH 295 ; AL=O DATA COMPARE OK E056 B000 296 AL.OOOH C7: E058 297 ENER EC 298 CID : SET DEFAULT DIRCTN FLAG BACK TO THE E059 C3 299 RET 300 STGTST ENDP 301 302 ADAA PROCESSOR TEST 303 ; DESCRIPTION 304 VERIFY 8088 FLAGS, REGISTERS AND CONDITIONAL JUMPS 306 ASSUME CS:CODE,DS:NOTHING,ES:NOTHING,SS:NOTHING E05B ORG OF OSBH 307 RESET LABEL FAR F05B 308 F05B 309 START: EOSB FA 310 CLI ; DISABLE INTERRUPTS E05C B4D5 AH,OD5H ; SET SF, CF, ZF, AND AF FLAGS ON MOV 311 FOSE OF SAHE 312 E05E 734C 313 JNC FRR01 ; GO TO ERR ROUTINE IF CF NOT SET E061 754A 314 JNZ ERR01 ; GO TO ERR ROUTINE IF ZF NOT SET E063 7B48 315 JNP ; GO TO ERR ROUTINE IF PF NOT SET ; GO TO ERR ROUTINE IF SF NOT SET E065 7946 316 JNS ERR01 : LOAD FLAG IMAGE TO AH E067 9F 317 LAHE E068 B105 318 MOV CL.5 ; LOAD CNT REG WITH SHIFT CNT ; SHIFT AF INTO CARRY BIT POS E06A D2EC 319 SHR E06C 733F 320 JNC ERR01 ; GO TO ERR ROUTINE IF AF NOT SET SET THE OF FLAG ON E06F B040 321 MOV A1.40H E070 D0E0 322 SHL AL,1 ; SETUP FOR TESTING E072 7139 323 JNO ERR01 ; GO TO ERR ROUTINE IF OF NOT SET E074 32E4 324 XOR ; SET AH = 0 AH AH E076 9E 325 SAHF ; CLEAR SF, CF, ZF, AND PF E077 7634 326 JBE ERR01 ; GO TO ERR ROUTINE IF CF ON OR TO TO ERR ROUTINE IF ZF ON 327 E079 7832 JS ERR01 ; GO TO ERR ROUTINE IF SF ON 328 E07B 7A30 329 JP ERR01 ; GO TO ERR ROUTINE IF PF ON E07D 9F 330 LAHE ; LOAD FLAG IMAGE TO AH F07F B105 331 MOV CL . 5 : LOAD CUT REG WITH SHIET CUT E080 D2EC 332 SHR AH,CL ; SHIFT 'AF' INTO CARRY BIT POS 333 JC ERR01 ; GO TO ERR ROUTINE IF ON E084 D0E4 SHL ; CHECK THAT 'OF' IS CLEAR 334 AH,1 E086 7025 FPP01 : GO TO ERR ROUTINE TE ON 335 .ın 336 337 ;---- READ/WRITE THE 8088 GENERAL AND SEGMENTATION REGISTERS WITH ALL ONE'S AND ZEROES'S. 338 339 E088 B8FFFF MOV AX.OFFFFH : SETUP ONE'S PATTERN IN AX 340 FORR FO 341 STC EOSC 342 ca: EO8C 8ED8 343 MOV ; WRITE PATTERN TO ALL REGS EOSE SCDB 344 BX,DS MOV E090 8FC3 345 MOV FS.BX FD92 ACC1 346 MOV CY. FS E094 8ED1 347 MOV ss.cx E096 8CD2 348 MOV E098 8BE2 349 MOV SP,DX E09A 8BEC 350 MOV BP.SP E09C 8BF5 351 MOV SI,BP E09E 8BFE MOV E0A0 7307 353 JNC C9 : TST1A ; PATTERN MAKE IT THRU ALL REGS AX.DI E0A2 33C7 354 XOR E0A4 7507 355 JNZ ERR01 ; NO - GO TO ERR ROUTINE E046 F8 356 CLC EOA7 EBE3 357 JMP C8 E0A9 358 C9: EOA9 OBC7 OR 359 ; ZERO PATTERN MAKE IT THRU? E0AB 7401 360 JΖ ; YES - GO TO NEXT TEST EOAD F4 361 ERRO1: HLT : HALT SYSTEM 362 ``` ``` 363 ROS CHECKSUM TEST I 364 ; DESCRIPTION 365 ; A CHECKSUM IS DONE FOR THE 8K ROS MODULE 366 CONTAINING POD AND BIOS. 367 ..... FOAF 368 369 ; ZERO IN AL ALREADY EOAE E6A0 370 OUT DAOH,AL ; DISABLE NMI INTERRUPTS E0B0 E683 371 OUT 83H,AL ; INITIALZE DMA PAGE REG FOR2 BADSO3 372 MOV DX,3D8H EOB5 EE 373 OUT DX,AL ; DISABLE COLOR VIDEO EOB6 FECO 374 INC E0B8 B2B8 375 DL,0B8H MOV FORA FF : DISABLE B/W VIDEO.EN HIGH RES 376 OUT DX.AL E0BB B099 377 MOV AL,99H SET 8255 A,C-INPUT,B-OUTPUT E0BD E663 378 OUT CMD_PORT,AL ; WRITE 8255 CMD/MODE REG EOBF BOFC 379 MOV AL, OFCH ; DISABLE PARITY CHECKERS AND PORT_B,AL E0C1 E661 380 OUT GATE SNS SWS.CASS MOTOR OFF E0C3 8CC8 381 MOV AX,CS ; SETUP SS SEG REG EOC5 8ED0 382 MOV SS,AX 383 ; SET UP DATA SEG TO POINT TO 384 : ROM ADDRESS 385 ASSUME SS:CODE EOC9 B7E0 386 MOV BH,0E0H ; SETUP STARTING ROS ADDR (E0000) EOCB BC16E0 387 MOV SP,OFFSET C1 ; SETUP RETURN ADDRESS 388 ROS_CHECKSUM EOD1 389 C11: E0D1 75DA 390 JNE FRR01 : HALT SYSTEM IF ERROR 391 8237 DMA INITIALIZATION CHANNEL REGISTER TEST 393 ; DESCRIPTION 394 DISABLE THE 8237 DMA CONTROLLER. VERIFY THAT TIMER 1 395 FUNCTIONS OK. WRITE/READ THE CURRENT ADDRESS AND WORD 396 COUNT REGISTERS FOR ALL CHANNELS. INITIALIZE AND 397 START DMA FOR MEMORY REFRESH. 398 F0D3 R004 ; DISABLE DMA CONTROLLER 399 MOV 41.04 E0D5 E608 400 OUT DMA08,AL 401 402 ;---- VERIFY THAT TIMER 1. FUNCTIONS OK 403 E0D7 B054 ; SEL TIMER 1,LSB,MODE 2 404 MOV AL,54H E0D9 E643 405 OUT TIMER+3,AL EODB 8AC1 MOV AL,CL ; SET INITIAL TIMER CNT TO 0 E0DD E641 407 OUT TIMER+1,AL EODF 408 : TIMERI BITS ON E00F B040 409 MOV AL,40H ; LATCH TIMER 1 COUNT E0E1 E643 410 OUT TIMER+3,AL E0E3 80FBFF 411 CMP ; YES - SEE IF ALL BITS GO OFF 412 JE ; TIMERI BITS OFF E0E8 E441 413 AL,TIMER+1 IN READ TIMER 1 COUNT EOEA OADS 414 OR BL,AL ; ALL BITS ON IN TIMER EOEC E2F1 415 LOOP ; TIMER1_BITS_ON EOEE F4 ; TIMER 1 FAILURE, HALT SYS 417 C13: ; TIMER1_BITS_OFF EOEF 8AC3 418 MOV AL BI ; SET TIMER 1 CNT EOF1 2BC9 419 SUB cx,cx E0F3 E641 420 OUT TIMER+1,AL E0F5 421 ; TIMER LOOP E0F5 B040 422 MOV AL,40H ; LATCH TIMER 1 COUNT E0F7 E643 423 OUT TIMER+3,AL E0F9 90 424 NOP ; DELAY FOR TIMER E0FA 90 425 NOP E0FB E441 426 AL,TIMER+1 IN ; READ TIMER 1 COUNT E0FD 22D8 427 AND BL,AL E0FF 7403 428 JZ C15 ; GO TO WRAP_DMA_REG E101 E2F2 429 LOOP ; TIMER_LOOP E103 F4 430 HLT ; TIMER ERROR - HALT SYSTEM 431 432 ;---- INITIALIZE TIMER 1 TO REFRESH MEMORY 433 E104 434 C15: ; WRAP_DMA_REG E104 B012 435 MOV AL,18 ; SETUP DIVISOR FOR REFRESH E106 E641 436 OUT TIMER+1,AL ; WRITE TIMER 1 CNT REG DMA+ODH,AL E108 E60D 437 OUT ; SEND MASTER CLEAR TO DMA 438 ``` ``` ;---- WRAP DMA CHANNELS ADDRESS AND COUNT REGISTERS 439 440 3" WRITE PATTERN FF TO ALL REGS EIOA BOFF 441 AL.OFFH E10C 442 C16: MOV : SAVE PATTERN FOR COMPARE FIRC SADS 443 BI . A1 FIOF SAFS 444 MOV BH.AL E110 B90800 445 VOM CX,8 ; SETUP LOOP CHT F113 2BD2 446 ; SETUP I/O PORT ADDR OF REG (0000) 447 C17: F115 F115 FF 448 OUT DY. AL : MOTTE PATTEON TO DEG. ISR AX E116 50 440 PUSH E117 EE 450 OUT DX,AL ; MSB OF 16 BIT REG E118 B80101 451 MOV AX.0101H ; AX TO ANOTHER PAT BEFORE RD E11B EC 452 IN AL.DX ; READ 16-BIT DMA CH REG, LSB ; SAVE LSB OF 16-BIT REG FIIC SAFO MOV 453 AH.AI READ MSB OF DMA CH REG EIIE EC 454 TN AL, DX EllF 3BD8 455 СМР BX,AX ; PATTERN READ AS WRITTEN? F121 7401 456 JE C18 : YES - CHECK NEXT REG E123 F4 ; NO - HALT THE SYSTEM 457 HLT F124 458 CIA 3 NXT_DMA_CH E124 42 459 TNC DΥ ; SET I/O PORT TO NEXT CH REG E125 E2EE 460 LOOP ; WRITE PATTERN TO NEXT REG E127 FECO 461 INC ; SET PATTERN TO 0 AL. E129 74E1 JZ : WRITE TO CHANNEL REGS 462 C16 463 464 ;---- INITIALIZE AND START DMA FOR MEMORY REFRESH. 465 E12B 8EDB 466 MOV DS.BX SET UP ABSO INTO DS AND ES F12D AFC3 467 MOV ES.BX 468 ASSUME DS:ABS0,ES:ABS0 469 E12F B0FF 470 AL,OFFH SET CHT OF 64K FOR RAM REFRESH MOV E131 E601 471 OUT DMA+1.41 F133 50 479 PUSH AV E134 E601 473 OUT DMA+1.AL E136 B20B 474 MOV DL.OBH ; DX=000B E138 B058 475 MOV AL,058H ; SET DMA MODE, CH 0, READ, AUTOINT 476 OUT DX,AL ; WRITE DMA MODE REG E13A EE E13B B000 477 MOV AL.B ; ENABLE DMA CONTROLLER E13D E608 478 ; SETUP DMA COMMAND REG OUT DMA+8.AL E13F 50 479 PUSH AX E140 E60A DMA+10,AL : ENABLE CHANNEL O FOR REFRESH 480 OUT F142 R103 481 MOV CL.3 E144 B041 482 MOV AL,41H ; SET MODE FOR CHANNEL 1 E146 483 E146 EE 484 OUT DX.AL E147 FECO 485 INC A L I POINT TO NEXT CHANNEL F149 F2FR 486 LOOP C18A 487 488 BASE 16K READ/WRITE STORAGE TEST 489 : DESCRIPTION WRITE/READ/VERIFY DATA PATTERNS FF,55,AA,01, AND 00 490 491 TO 1ST 16K OF STORAGE. VERIFY STORAGE ADDRESSABILITY. 492 INITIALIZE THE 8259 INTERRUPT CONTROLLER CHIP FOR CHECKING MANUFACTURING TEST 2 MODE. 493 . 494 495 ;---- DETERMINE MEMORY SIZE AND FILL MEMORY WITH DATA 496 497 E14B BA1302 498 MOV DX,0213H ; ENABLE EXPANSION BOX F14F B001 499 MOV AL, O1H E150 EE 500 OUT DX,AL E151 8B2E7204 BP,DATA_MORD[OFFSET RESET_FLAG] ; SAVE 'RESET_FLAG' IN BP 501 MOV E155 81FD3412 502 CMP ; WARM START? BP+1234H E159 740A 503 JE C18B : BYPASS STG TST. FISH BC41F000 504 MOV SP,OFFSET C2 E15F E9B6FE 505 JMP STGTST 506 E162 7401 507 JE C18B ; PROCEED IF STGTST OK E164 F4 508 HLT : HALT IF NOT F165 509 CIAR: E165 2BFF 510 SUB DI,DI E167 E460 511 IN AL, PORT A ; DETERMINE BASE RAM SIZE E169 240C 512 AND AL, OCH : ISOLATE RAM SIZE SWS F16B 0404 513 ADD AL, 4 : CALCULATE MEMORY SIZE ``` 514 MOV CL, 12 E16D B10C LUCUBI CUIRCE LINE ``` LOC OBJ LINE SOURCE F16F D3F0 515 SHL AX, CL E171 8BC8 516 MOV CX. AX E173 FC ; SET DIR FLAG TO INCR CID 517 E174 518 C19: E174 AA 519 STOSB ; FILL BASE RAM WITH DATA ; LOOP TIL ALL ZERO E175 E2FD 520 LOOP E177 892E7204 521 MOV DATA WORDLOFFSET RESET_FLAG1,BP 522 523 :---- DETERMINE IO CHANNEL RAM SIZE 524 E17B B0F8 525 AL,0F8H ; ENABLE SWITCH 5 PORT B.AL F17D F661 526 OUT F17F F462 527 TN AL, PORT C : READ SWITCHES E181 2401 528 AND AL,00000001B ; ISOLATE SWITCH 5 529 MOV CL,12D E185 D3C0 530 ROL AX,CL AL . DECH ; DISABLE SW. 5 FIRT BOEC 531 MOV F189 F661 532 OUT PORT_B,AL E18B E462 533 AL, PORT_C TN E18D 240F 534 AND AL, OFH E18F OAC4 : COMBINE SWITCH VALUES 535 OR AL, AH FIGI AADA 536 MOV BI.AI : SAVE E193 B420 537 MOV AH . 32 E195 F6E4 538 MUL AH ; CALC. LENGTH E197 A31504 539 MOV DATA_WORD[OFFSET IO_RAM_SIZE],AX SAVE IT F194 7418 540 C21 .17 : SEGMENT FOR I/O PAM E19C BA0010 541 MOV DY. LOOOH E19F 8AE0 542 MOV AH.AL E1A1 B000 543 E1A3 544 C20: ; FILL IO: ELA3 SEC2 MOV FS.DX 545 E1A5 B90080 546 MOV CX.8000H ; FILL 32K BYTES E1A8 2BFF 547 SUB nt.nt ELAA F3 548 STOSB E1AB AA FIAC SICONOS 549 ADD DX.800H : NEXT SEGMENT VALUE FIBO FECB 550 DEC р. E1B2 75EF 551 JNZ C20 ; FILL_IO 552 553 ; INITIALIZE THE 8259 INTERRUPT CONTROLLER CHIP 554 E1B4 555 C21: E1B4 B013 556 MOV ; ICW1 - EDGE, SNGL, ICW4 AL,13H E1B6 E620 557 OUT INTA00,AL ; SETUP ICW2 - INT TYPE 8 (8-F) E1B8 B008 558 MOV AL.8 F184 F621 559 OUT INTA01,AL E1BC B009 560 MOV AL,9 ; SETUP ICW4 - BUFFRD,8086 MODE INTA01,AL E1BE E621 561 OUT E1CO 2BCO SUB AX.AX ; POINT ES TO BEGIN 562 FIC2 AFCO MOV 563 FS.AY : OF R/W STORAGE 564 565 CHECK FOR MANUFACTURING TEST 2 TO LOAD TEST PROGRAMS FROM KEYBOARD.: 566 567 568 ;---- SETUP STACK SEG AND SP 569 E1C4 B83000 570 AX,STACK ; GET STACK VALUE E1C7 8ED0 SET THE STACK UP 571 MOV SS,AX ; STACK IS READY TO GO SP,OFFSET TOS F109 B00001 572 MOV E1CC 81FD3412 573 CMP BP,1234H ; RESET_FLAG SET? E1D0 7425 574 JE C25 ; YES - SKIP MFG TEST E1D2 2BFF 575 SUB DI,DI E1D4 SEDF 576 MOV DS, DI E106 BB2400 577 MOV BX. 24H E1D9 C70747FF 578 MOV WORD PTR [BX], OFFSET D11 ; SET UP KB INTERRUPT E1DD 43 579 INC EIDE 43 580 INC ВX FIDE 8COF 581 MOV [BX1.CS E1E1 E85F04 582 CALL KBD_RESET ; READ IN KB RESET CODE TO BL E1E4 80FB65 583 CMP BL,065H ; IS THIS MANUFACTURING TEST 2? E1E7 750E 584 JNZ C25 ; JUMP IF NOT MAN. TEST F1F9 B2FF DI .255 : READ IN TEST PROGRAM 585 MOV FIFR 586 C22: E1EB E86204 587 CALL SP_TEST E1EE 8AC3 588 MOV AL,BL E1FO AA 589 STOSB ``` ``` LOC OBJ LINE SOURCE E1F1 FECA 590 DEC пı ; JUMP IF NOT DONE YET E1F3 75F6 591 JNZ C22 E1F5 CD3E 592 ; SET INTERRUPT TYPE 62 ADDRESS F8H F1F7 593 C25: 594 :---- SET UP THE BIOS INTERRUPT VECTORS TO TEMP INTERRUPT 505 596 E1F7 B92000 597 MOV ; FILL ALL 32 INTERRUPTS ; FIRST INTERRUPT LOCATOIN E1FA 2BFF 598 SUB DI.DI FIFC 500 n3: FIFC B847FF 600 MOV AX, OFFSET D11 ; MOVE ADDR OF INTR PROC TO TBL E1FF AB 601 STOSM E200 8CC8 ; GET ADDR OF INTR PROC SEG 602 MOV AX.CS STOSM F202 AB 603 F203 F2F7 604 LOOP nз : VECTRIO 605 :---- SET UP OTHER INTERRUPTS AS NECESSARY 606 607 E205 C7060800C3E2 NMI PTR-OFFSET NMI INT : NMI INTERPUPT 608 MOV E20B C706140054FF 609 MOV INT5_PTR,OFFSET PRINT_SCREEN ; PRINT SCREEN E211 C706620000F6 ; SEGMENT FOR CASSETTE BASIC MOV BASIC PTR+2,0F600H 611 612 613 8259 INTERRUPT CONTROLLER TEST 614 ; DESCRIPTION 615 READ/WRITE THE INTERRUPT MASK REGISTER (IMR) WITH ALL 616 ONES AND ZEROES. ENABLE SYSTEM INTERRUPTS. MASK DEVICE : INTERRUPTS OFF. CHECK FOR HOT INTERRUPTS (UNEXPECTED). : 617 618 619 ;---- TEST THE IMR REGISTER 620 621 ; POINT INTR. CHIP ADDR 21 F217 BA2100 622 MOV DX.0021H E21A B000 623 MOV SET IMR TO ZERO E21C EE 624 оит DX.AI E21D EC 625 IN AL . DX : READ TMR F21F DACO 626 nΒ AL,AL ; IMR = 0? F220 7515 627 JNZ D6 ; GO TO ERR ROUTINE IF NOT 0 E222 B0FF AL, OFFH 628 MOV ; DISABLE DEVICE INTERRUPTS E224 EE 629 OUT DX,AL ; WRITE TO IMR E225 EC ; READ IMR 630 IN AL.DX E226 0401 631 ADD AL,1 ; ALL IMR BIT ON? E228 750D 632 JNZ D6 ; NO - GO TO ERR ROUTINE 633 ;---- CHECK FOR HOT INTERRUPTS 634 635 636 ;---- INTERRUPTS ARE MASKED OFF. CHECK THAT NO INTERRUPTS OCCUR. 637 E22A 32E4 638 XOR AH . AH ; CLEAR AH REG E22C FB STT : FNARLE EXTERNAL INTERPLIPTS 639 E22D 2BC9 640 SUB CX.CX ; WAIT 1 SEC FOR ANY INTRS THAT E22F 641 D4: E22F E2FE 642 LOOP ; MIGHT OCCUR E231 643 D5: E231 E2FE LOOP 644 ns. E233 0AE4 645 OR AH,AH ; DID ANY INTERRUPTS OCCUR? E235 7408 ; NO - GO TO NEXT TEST F237 647 D6: E237 BA0101 MOV DX.101H : BEEP SPEAKER IF ERROR 648 F234 F89203 649 CALL ERR_BEEP ; GO TO BEEP SUBROUTINE E23D FA 650 CLI E23E F4 651 ; HALT THE SYSTEM 652 653 8253 TIMER CHECKOUT ; DESCRIPTION 654 655 VERIFY THAT THE SYSTEM TIMER (0) 656 DOESN'T COUNT TOO FAST OR TOO SLOW. 657 E23F 658 N7: E23F B0FE 659 MOV AL, OFEH ; MASK ALL INTRS EXCEPT LVL 0 E241 EE 660 OUT ; WRITE THE 8259 IMR E242 B010 661 MOV AL,00010000B ; SEL TIM 0, LSB, MODE 0, BINARY TIM_CTL,AL ; WRITE TIMER CONTROL MODE REG F244 F643 662 OUT E246 B91600 663 MOV CX,16H ; SET PGM LOOP CNT E249 8AC1 MOV SET TIMER O CHT REG AL,CL E24B E640 OUT ; WRITE TIMER O CHT REG ``` ``` LOC OBJ LINE SOURCE E24D 666 D8: E24D F6C4FF 667 TEST AH, OFFH ; DID TIMER 0 INTERRUPT OCCUR? F250 7504 668 JNZ D9 ; YES - CHECK TIMER OP FOR SLOW TIME LOOP E252 E2F9 669 ; WAIT FOR INTR FOR SPECIFIED TIME E254 EBE1 670 JMP D6 ; TIMER 0 INTR DIDN'T OCCUR - ERR F256 671 no: F256 B112 672 MOV CL . 18 ; SET PGM LOOP CNT E258 B0FF 673 MOV AL, OFFH ; WRITE TIMER O CHT REG E25A E640 674 OUT TTMFDO.AL AY. DEFH F25C BAFFOO 675 MOV E25F EE 676 OUT DX.AI D10: E260 677 F260 F6C4FF 67A TEST AH - OFFH : DID TIMER 0 INTERRUPT OCCUR? E263 75D2 679 JNZ ; YES - TIMER CHTING TOO FAST, ERR E265 E2F9 680 LOOP ; WAIT FOR INTR FOR SPECIFIED TIME 681 ---- ESTABLISH BIOS SUBPOLITINE CALL INTERPLIET VECTORS 682 683 E267 1E 684 PUSH ; SAVE POINTER TO DATA AREA E268 BF4000 685 MOV DI.OFFSET VIDEO INT ; SETUP ADDR TO INTR AREA E26B 0E PUSH 686 CS E26C 1F : SETUP ADDR OF VECTOR TABLE 687 POP ns E26D BE03FF90 688 MOV SI, OFFSET VECTOR_TABLE+16 ; START WITH VIDEO ENTRY 689 690 ;---- SETUP TIMER 0 TO MODE 3 691 692 E274 B0FF 693 MOV AL,OFFH ; DISABLE ALL DEVICE INTERRUPTS E276 EE 694 E277 B036 695 MOV AL,36H : SEL TIM 0.LSB.MSB.MODE 3 TIMER+3,AL F279 F643 696 OHIT : WRITE TIMER MODE REG F278 B000 697 MOV AL,0 E27D E640 TIMER,AL ; WRITE LSB TO TIMER 0 REG 698 OUT E27F 699 E27F A5 700 MOVSW MOVE VECTOR TABLE TO RAM F280 47 701 TNC nт : MOVE PAST SEGMENT POINTER E281 47 702 TNC nт 703 LOOP EIA E284 E640 OUT TIMER, AL : WRITE MSB TO TIMER O REG 704 F286 1F 705 POP ns RECOVER DATA SEG POINTER 706 707 ;---- SETUP TIMER 0 TO BLINK LED IF MANUFACTURING TEST MODE 708 F287 F88903 709 CALL KRD DESET : SEND SOFTWARE DESET TO KEYROD F284 SOFB44 710 CMP BL, OAAH ; SCAN CODE 'AA' RETURNED? E28D 741E 711 JΕ E6 ; YES - CONTINUE (NON MFG MODE) E28F B03C AL,3CH ; EN KBD, SET KBD CLK LINE LOW MOV E291 E661 713 OUT PORT B.AL : WRITE 8255 PORT B E293 90 NOP 714 E294 90 715 NUB E295 E460 716 IN AL,PORT_A ; WAS A BIT CLOCKED IN? E297 24FF 717 AND AL, OFFH E299 750E JNZ 718 F2 : YES - CONTINUE (NON MEG MODE) DATA_AREALOFFSET MFG_TST] ; ELSE SET SW FOR MFG TEST MODE INT_ADDR,OFFSET BLINK_INT ; SETUP TIMER INTR TO BLINK LED F298 FF061204 719 TNC E29F C70620006DE6 720 MOV E2A5 BOFE 721 MOV AL, OFEH ; ENABLE TIMER INTERRUPT E2A7 E621 722 INTA01,AL OUT E2A9 E2: 723 ; JUMPER_NOT_IN: E2A9 BOCC ; RESET THE KEYBOARD 724 MOV AL, OCCH E2AB E661 725 OUT PORT B,AL 726 727 728 INITIALIZE AND START CRT CONTROLLER (6845) 729 TEST VIDEO READ/WRITE STORAGE. ; DESCRIPTION 731 RESET THE VIDEO ENABLE SIGNAL. SELECT ALPHANIMEDIC MODE, 40 + 25, R & N. 732 733 : READ/WRITE DATA PATTERNS TO STG. CHECK STG 734 ADDRESSABILITY. 735 E2AD 736 E6: AL, PORT_A E2AD E460 737 IN : READ SENSE SWITCHES E2AF B400 738 MOV AH.O E2B1 A31004 739 DATA_WORD[OFFSET EQUIP_FLAG],AX ; STORE SENSE SW INFO MOV E2B4 740 E6A: E2B4 2430 741 AND AL.30H : ISOLATE VIDEO SWS E2B6 7529 742 INT E7 ; VIDEO SWS SET TO 0? ``` ``` LOC OBJ LINE SOURCE ``` ``` E2B8 C706400053FF 743 MOV VIDEO_INT,OFFSET DUMMY_RETURN F2RF F9A200 744 IMD SKIP VIDEO TESTS FOR BURN-IN 745 F2C3 746 0E2C3H NMI_INT PROC 747 NEAR E2C3 50 748 : SAVE ORTS CONTENTS OF AY PUSH ΔX F2C4 F462 749 TN AL, PORT C F2C6 A8C0 750 TEST ; PARITY CHECK? E2C8 7415 751 .17 ; NO, EXIT FROM ROUTINE E2CA BEDAFF90 SI OFFSET DI 752 MOV : ADDR OF ERROR MSG F2CF 4840 753 TEST AL,40H ; I/O PARITY CHECK E2D0 7504 754 JNZ D13 ; DISPLAY ERROR MSG 755 MOV SI,OFFSET D2 HUST BE PLANAR F206 756 D13: F206 28C0 757 SI IB AX.AX ; INIT AND SET MODE FOR VIDEO INT F2D8 CD10 758 1.04 ; CALL VIDEO_IO PROCEDURE E2DA E8DD03 759 ; PRINT ERROR MSG CALL P_MSG 760 CLI E2DE F4 761 HLT : HALT SYSTEM F2DF 762 D14: E2DF 58 POP ; RESTORE ORIG CONTENTS OF AX 763 F2F0 CF 764 IRET NMI_INT ENDP 765 F2F1 766 ; TEST_VIDEO: E2E1 3C30 767 CMP AL,30H ; B/W CARD ATTACHED? E2E3 7408 768 JE ; YES - SET MODE FOR B/W CARD E2E5 FEC4 769 INC AH SET COLOR MODE FOR COLOR CD E2E7 3C20 770 CMP AL.20H ; 80X25 MODE SELECTED? F2F9 7502 771 INF FA ; NO - SET MODE FOR 40X25 E2EB B403 772 MOV AH,3 SET MODE FOR 80X25 773 E2ED 86E0 774 XCHG AH.AL ; SET MODE E2EF 50 775 PUSH ΔX ; SAVE VIDEO MODE ON STACK F2F0 24F4 776 SUB АН.АН ; INITIALIZE TO ALPHANUMERIC MD E2F2 CD10 777 INT 10H ; CALL VIDEO_IO 778 POP AX : RESTORE VIDEO SENSE SWS IN AH F2F5 50 779 PUSH ΔY ; RESAVE VALUE E2F6 BB00B0 780 MOV BX,0B000H ; BEG VIDEO RAM ADDR B/W CD E2F9 BAB803 781 MOV ; MODE REG FOR B/W ; RAM BYTE CNT FOR B/W CD 782 MOV CX,4096 E2FF B001 783 MOV AL,1 SET MODE FOR BW CARD E301 80FC30 ; B/W VIDEO CARD ATTACHED? 784 CMP AH,30H E304 7408 785 JE E9 ; YES - GO TEST VIDEO STG 786 MOV вн,ован ; BEG VIDEO RAM ADDR COLOR CD ; MODE REG FOR COLOR CD DL.OD8H E308 B2D8 787 MOV F304 R540 788 MOV CH,40H ; RAM BYTE CNT FOR COLOR CD E30C FEC8 789 DEC ; SET MODE TO 0 FOR COLOR CD 790 ; TEST_VIDEO_STG: E30E EE 791 OUT DX.AL ; DISABLE VIDEO FOR COLOR CD F30F 81F03412 792 CMP BP. 1234H ; POD INITIATED BY KBD RESET? E313 8EC3 793 MOV ES,BX ; POINT ES TO VIDEO RAM STG E315 7407 794 JE E10 ; YES - SKIP VIDEO RAM TEST 795 MOV DS,BX ; POINT DS TO VIDEO RAM STG ASSUME DS:NOTHING,ES:NOTHING 796 F319 FAFFEC CALL STGTST_CNT 797 ; GO TEST VIDEO R/W STG E31C 7532 798 JNE ; R/W STG FAILURE - BEEP SPK 800 SETUP VIDEO DATA ON SCREEN FOR VIDEO LINE TEST. 801 : DESCRIPTION 802 ENABLE VIDEO SIGNAL AND SET MODE. 803 DISPLAY A HORIZONTAL BAR ON SCREEN. 804 ;----- E31E 805 E31E 58 806 ; GET VIDEO SENSE SWS (AH) E31F 50 PUSH ; SAVE IT 807 E320 B400 808 MOV AH,0 ; ENABLE VIDEO AND SET MODE ; VIDEO E322 CD10 809 INT 10H F324 B82070 810 MOV AX,7020H ; WRT BLANKS IN REVERSE VIDEO E327 2BFF 811 SUB DI,DI ; SETUP STARTING LOC E329 B92800 812 MOV CX,40 ; NO. OF BLANKS TO DISPLAY E32C F3 813 REP STOSW ; WRITE VIDEO STORAGE F32D AR 814 815 ; CRT INTERFACE LINES TEST 816 ; DESCRIPTION 817 SENSE ON/OFF TRANSITION OF THE VIDEO ENABLE ``` ``` 818 AND HODIZONTAL SYNC LINES. 819 E32E 58 820 F32F 50 821 PUSH ΔX ; SAVE IT ; B/W CARD ATTACHED? ; SAVE IT F330 80FC30 822 CMD AH. TOH ; B/W CARD ATTACHED: ; SETUP ADDR OF BW STATUS PORT E333 BABA03 823 MOV DX,03BAH E336 7402 824 JE F11 ; YES - GO TEST LINES DL,0DAH E338 B2DA MOV ; COLOR CARD IS ATTACHED 825 E11: I I THE TST: 826 FXXA E33A B408 827 MOV 8, HA 828 E12: ; OFLOOP_CNT: E33C E33C 2BC9 829 cx,cx 830 E13: E33E TN : READ CRT STATUS PORT E33E EC 831 AI .DX E33F 22C4 832 AND AL.AH : CHECK VIDEO/HORZ LINE JNZ E14 ; ITS ON - CHECK IF IT GOES OFF F341 7504 834 LOOP E13 ; LOOP TILL ON OR TIMEOUT E343 E2F9 JMP SHORT F17 : GO PRINT FRROR MSG E345 EB09 A35 E347 836 E14: E347 2BC9 837 SUB CX,CX 838 E349 EC 839 IN AL,DX ; READ CRT STATUS PORT E34A 22C4 840 AND # CHECK VIDEO/HORZ LINE AL.AH E34C 740A 841 17 E16 : ITS ON - CHECK NEXT LINE E34E E2F9 842 LOOP E15 ; LOOP IF OFF TILL IT GOES ON E350 843 ; CRT_ERR E350 BA0201 844 MOV DX.102H F353 F87902 845 CALL ERR BEEP 3 GO BEEP SPEAKER E356 EB06 846 JMP SHORT E18 E358 847 * NXT LINE E358 B103 848 MOV CL.3 GET NEXT BIT TO CHECK E35A D2EC 849 SHP AH.CI E35C 75DE 850 JNZ F12 ; GO CHECK HORIZONTAL LINE FISE 851 E18: ; DISPLAY_CURSOR: E35E 58 852 POP AX ; GET VIDEO SENSE SWS (AH) E35F B400 MOV AH,0 ; SET MODE AND DISPLAY CURSOR 853 E361 CD10 854 INT 1 OH : CALL VIDEO I/O PROCEDURE 855 856 F363 BA00C0 857 MOV DX,0C000H E184: E366 858 F366 RFDA MOV 859 ns.ny F368 2BDB 860 SUB BX,BX E36A 8B07 MOV ; GET FIRST 2 LOCATIONS AX,[BX] E36C 53 862 PUSH BX E36D 5B 863 POP ; LET BUS SETTLE BX E36E 3D55AA 864 CMP AX, DAA55H ; PRESENT? E371 7505 865 JNZ ; NO? GO LOOK FOR OTHER MODULES E373 E80E03 CALL ROM_CHECK ; GO SCAN MODULE 866 E376 EB04 JMP SHORT E18C 867 F378 868 E18B: E378 81C2800C 869 ADD DX,0080H $ POINT TO NEXT 2K BLOCK E37C 870 E18C: E37C 81FA00C8 871 DX,0C800H ; TOP OF VIDEO ROM AREA YET? E380 7CE4 872 .11 : GO SCAN FOR ANOTHER MODULE F184 873 874 ; EXPANSION I/O BOX TEST ; CHECK TO SEE IF EXPANSION BOX PRESENT - IF INSTALLED, 875 876 TEST DATA AND ADDRESS BUSES TO I/O BOX. 877 ; ERROR='1801' 878 879 880 ;---- DETERMINE IF BOX IS PRESENT 881 E382 882 EXP_IO: : (CARD WAS ENABLED FARITED) E382 BA1002 MOV 883 DX,0210H ; CONTROL PORT ADDRESS F385 B85555 884 MOV AX,5555H ; SET DATA PATTERN E388 EE 885 OUT DX,AL E389 B001 886 MOV AL,01H E38B EC 887 IN AL,DX : RECOVER DATA E38C 3AC4 888 CMP AL, AH : REPLY? E38E 7534 889 JNE E19 ; NO RESPONSE, GO TO NEXT TEST E390 F7D0 890 NOT ; MAKE DATA=AAAA E392 EE 891 OUT DX.AL E393 B001 892 MOV AL . OTH E395 EC 893 IN AL,DX 3 RECOVER DATA E396 3AC4 CMP 894 AL,AH ``` ``` E398 752A 895 JNE E19 ; NO ANSWER=NEXT TEST 896 A97 :---- CHECK ADDRESS AND DATA BUS 898 E39A 8BD8 900 MOV BX.AX E39C BA1402 901 MOV DX.0214H : LOAD DATA REG ADDRESS E39F 2E8807 902 MOV CS:[BX].AL : MRITE ADDRESS F0000+BX 903 ; WRITE DATA OUT F343 90 904 NOP E3A4 FC 905 TN AL .DX : READ DATA E3A5 3AC7 906 CMP AL,BH E3A7 7514 907 JNE EXP_ERR ; DX=215H (ADDR. HI REG) 908 INC F3AA FC 909 TN AI.DX : COMPARE TO HI ADDRESS E3AB 3AC4 910 CMP ALAH E3AD 750E 911 INF EXP_ERR E3AF 42 ; DX-216H (ADDR. LOW REG) 912 INC E3B0 EC 913 IN AL,DX : ADDR. LOW OK? E3B1 3AC4 914 CMP AL.AH E3B3 7508 915 INF EXP_ERR E3B5 F7D0 916 NOT ; INVERT AX AX F3B7 3CAA 917 CMP AL, OAAH ; BACK TO STARTING VALUE (AAAA) YET E3B9 7409 JE ; GO ON TO NEXT TEST IF SO 918 E19 : LOOP BACK THROUGH WITH DATA OF 5555 FIRE FROD 919 IMD EYP1 F 3RD 920 EXP_ERR: E3BD BEEDFE90 921 SI,OFFSET F3B E3C1 E8F602 922 CALL P. MSG 923 924 ADDITIONAL READ/WRITE STORAGE TEST 925 ; DESCRIPTION 926 WRITE/READ DATA PATTERNS TO ANY READ/WRITE STORAGE AFTER THE BASIC 16K. STORAGE ADDRESSABILITY IS CHECKED. : 927 928 929 ASSUME DS:DATA E3C4 930 931 ;---- DETERMINE RAM SIZE ON PLANAR BOARD 932 933 F3C4 F8771B 934 CALL MOV E3C7 A01000 AL, BYTE PTR EQUIP_FLAG ; GET SENSE SWS INFO 935 E3CA 240C 936 AND AL, OCH ; ISOLATE RAM SIZE SWS E3CC B404 937 MOV AH,4 F3CF F6F4 938 MIII ΔН E3D0 0410 939 ADD AL,16 ; ADD BASIC 16K E3D2 8BD0 940 MOV ; SAVE PLANAR RAM SIZE IN DX E3D4 8BD8 941 MOV BX.AX ; AND IN BX 942 943 ;---- DETERMINE IO CHANNEL RAM SIZE 944 E3D6 A11500 945 AX,IO_RAM_SIZE ; GET IO CHANNEL RAM SIZE E3D9 83FB40 ; PLANAR RAM SIZE = 64K? 946 CMP BX,40H E3DC 7402 ; YES - ADD IO CHN RAM SIZE 947 JE E20 E3DE 2BC0 948 SUB AX,AX ; NO - DON'T ADD ANY IO RAM 949 E20: E3E0 ; ADD IO SIZE: E3E0 03C3 950 Ann ; SUM TOTAL RAM SIZE E3E2 A31300 MEMORY_SIZE,AX MOV : SETUP MEMORY SIZE PARM 951 ; POD INITIATED BY KBD RESET? F3F5 81FD3412 952 CMP BP,1234H E3E9 1E 953 PUSH DS ; SAVE DATA SEGMENT E3EA 744F 954 JE TST12 ; YES - SKIP MEMORY TEST 955 956 ;---- TEST ANY OTHER READ/WRITE STORAGE AVAILABLE 957 E3EC BB0004 958 MOV BX,400H E3EF B91000 959 E3F2 960 : ANY MORE STG TO BE TESTED? E3F2 3BD1 961 CMP DX,CX E3F4 762D 962 JBE E23 ; NO - GO TO NEXT TEST E3F6 8EDB 963 MOV DS,BX ; SETUP STG ADDR IN DS AND ES E3F8 8EC3 964 E3FA 83C110 965 ; INCREMENT STG BYTE COUNTER ADD CX . 16 ; SET POINTER TO NEXT 16K BLK E3FD 81C30004 966 ADD BX,400H E401 51 967 PUSH CX ; SAVE REGS PUSH 969 PUSH пx E403 52 ; GO TEST A 16K BLK OF STG E404 E811FC STGTST 970 CALL POP E407 5A 971 nx ``` LOC OBJ LINE SOURCE ``` E408 5B 972 POP вх ; RESTORE REGS F409 59 973 POP СĀ : CHECK IF MORE STG TO TEST E40A 74E6 974 JE F21 975 ;---- PRINT FAILING ADDRESS AND XOR'ED PATTERN IF DATA COMPARE ERROR 976 977 E40C 8CDA DX.DS : CONVERT FAILING HIGH-ORDER 978 MOV ; SAVE FAILING BIT PATTERN FAOF BAEB 979 MOV CHAL E410 8AC6 980 MOV AL, DH ; GET FAILING ADDR E412 E81002 981 XPC BYTE ; CONVERT AND PRINT CODE CALL MOV AL CH : GET FAILING BIT PATTERN F415 8405 982 F417 F80B02 983 CALL XPC BYTE ; CONVERT AND PRINT CODE E41A BE67FA90 984 MOV SI,OFFSET E1 ; SETUP ADDRESS OF ERROR MSG E41E E89902 985 CALL P_MSG ; PRINT ERROR MSG F22: F421 986 SHORT TST12 : GO TO NEXT TEST F421 FR18 987 JMP E423 988 F23: ; STG_TEST_DONE 989 POP ; POINT DS TO DATA SEGMENT E423 1F E424 1E PUSH DX.IO_RAM_SIZE ; GET IO CHANNEL RAM SIZE E425 8B161500 991 MOV F429 NRD2 992 UB nx.nx : SET FLAG RESULT E42B 740E 993 .17 TST12 ; NO ID RAM, GO TO NEXT TEST F42D B90000 994 MOV CX.0 E430 81FB0010 CMP BX,1000H ; HAS IO RAM BEEN TESTED 995 F434 7705 996 .14 TST12 : YES - GO TO NEXT TEST E436 BB0010 997 MOV BX,1000H ; SETUP BEG LOC FOR IO RAM JMP E439 EBB7 998 E21 ; GO TEST IO CHANNEL RAM 999 1000 ; KEYBOARD TEST 1001 ; DESCRIPTION RESET THE KEYBOARD AND CHECK THAT SCAN CODE 'AA' IS RETURNED TO THE CPU. CHECK FOR STUCK : 1003 1004 KEYS. 1005 1006 ASSUME DS:DATA E43B TST12: F43B 1F 1008 POP ns E43C 803E120001 1009 CMD MFG_TST,1 ; MANUFACTURING TEST MODE? F441 7424 1010 JE F7 ; YES - SKIP KEYBOARD TEST ; ISSUE SOFTWARE RESET TO KEYBRD E443 E8FD01 1011 CALL KBD_RESET E446 E31E 1012 ; PRINT ERR MSG IF NO INTERRUPT F6 E448 B04D AL,4DH 1013 MOV : ENABLE KEYBOARD E44A E661 1014 OUT PORT_B,AL E44C 80FBAA 1015 CMP ; SCAN CODE AS EXPECTED? BL, OAAH E44F 7515 1016 JNE ; NO - DISPLAY ERROR MSG 1017 1018 :---- CHECK FOR STUCK KEYS 1019 E451 B0CC 1020 AL, OCCH ; CLR KBD, SET CLK LINE HIGH E453 E661 1021 OUT PORT_B,AL E455 B04C 1022 MOV AL ACH : FNARIE KRD.CIK TH NEXT BYTE F457 F661 1023 OUT PORT_B,AL F459 2BC9 1024 cx,cx SUB E45B 1025 ; KBD_WAIT E45B F2FE 1026 LOOP ; DELAY FOR A WHILE F5 AL,KBD_IN E45D E460 1027 ; CHECK FOR STUCK KEYS IN E45E 3000 1028 CMP AL,0 ; SCAN CODE = 0? E461 740A 1029 JE ; YES - CONTINUE TESTING E463 E8BF01 1030 CALL XPC_BYTE ; CONVERT AND PRINT E466 BE33FF90 1031 F6: MOV SI-OFFSET F1 ; GET MSG ADDR E46A F84D02 1032 CALL P_MSG ; PRINT MSG ON SCREEN 1033 1034 ;---- SETUP INTERRUPT VECTOR TABLE 1035 E46D 1036 F7: ; SETUP_INT_TABLE: E46D 2BC0 1037 SUB AX.AX E46F SECO 1038 MOV ES.AX E471 B90800 1039 MOV GET VECTOR CNT CX,8 E474 1E PUSH DS ; SAVE DATA SEGMENT E475 0E 1041 PUSH cs : SETUP DS SEG PEG E476 1F 1042 POP ns F477 RFF3FF90 1043 MOV SI, OFFSET VECTOR_TABLE E47B BF2000 1044 MOV DI,OFFSET INT_PTR E47E 1045 E47E A5 1046 MOVSW E47F 47 E480 47 1047 INC DI : SKIP OVER SEGMENT ``` DI ``` E481 E2FB 1049 LOOP F7A 1050 1051 CASSETTE DATA WRAP TEST 1052 : DESCRIPTION TURN CASSETTE MOTOR OFF. WRITE A BIT OUT TO THE : 1053 CASSETTE DATA BUS. VERIFY THAT CASSETTE DATA 1054 1055 READ IS WITHIN A VALID RANGE. 1056 1057 ;---- TURN THE CASSETTE MOTOR OFF 1058 1059 F483 1060 TST13: E483 1F 1061 POP DS E484 1E 1062 PUSH E485 B04D 1063 MOV AL . DADH ; SET TIMER 2 SPK OUT, AND CASST E487 E661 OUT PORT_B,AL OUT BITS ON, CASSETTE MOT OFF 1064 1065 ;---- WRITE A BIT 1066 1067 E489 B0FF ; DISABLE TIMER INTERRUPTS AL, OFFH 1068 MOV E48B E621 1069 OUT TNTA01,AL E48D B0B6 1070 MOV AL,0B6H ; SEL TIM 2, LSB, MSB, MD 3 F48F F643 1071 TIMER+3.AL ; WRITE 8253 CMD/MODE REG E491 B8D304 1072 MOV AX,1235 OUT TIMER+2,AL SET TIMER 2 CNT FOR 1000 USEC ; WRITE TIMER 2 COUNTER REG F494 F642 1073 F496 8404 1074 MOV A1.AH : WRITE MSB E498 E642 1075 OUT TIMER+2,AL 1076 ;---- READ CASSETTE INPUT 1077 1078 READ VALUE OF CASS IN BIT F494 F462 1079 IN AL, PORT_C AND ; ISOLATE FROM OTHER BITS E49C 2410 1080 E49E A26B00 1081 MOV LAST_VAL,AL F441 F80514 READ HALF BIT 1082 CALL CALL E4A4 E8D214 1083 READ_HALF_BIT JCXZ F8 E4A7 E30C 1084 ; CAS_ERR E4A9 81FB4005 1085 CMP BX, MAX_PERIOD E4AD 7306 1086 JNC ; CAS_ERR F8 E4AF 81FB1004 1087 CMP BX.MIN PERIOD JNC E4B3 7307 1088 ROM_SCAN GO TO NEXT TEST IF OK E4B5 ; CAS_ERR 1089 E4B5 BE39FF90 1090 MOV SI,OFFSET F2 ; CASSETTE WRAP FAILED CALL P_MSG E4B9 E8FE01 1091 GO PRINT ERROR MSG 1092 1093 CHECK FOR OPTIONAL ROM FROM C8000->F4000 IN 2K INCREMENTS 1094 (A VALID MODULE HAS '55AA' IN THE FIRST 2 LOCATIONS, LENGTH 1095 INDICATOR (LENGTH/512) IN THE 3RD LOCATION AND TEST/INIT. 1096 CODE STARTING IN THE 4TH LOCATION.) 1097 _____ F4RC 1098 E4BC BA00C8 ; SET BEGINNING ADDRESS E4BF 1100 ROM SCAN 1: E4BF 8EDA 1101 DS.DX MOV E4C1 2BDB 1102 SUB BX.BX ; SET BX=0000 AX,[BX] E4C3 8B07 1103 MOV ; GET 1ST WORD FROM MODULE ; = TO ID WORD? E4C5 3D55AA 1104 CMP AX,0AA55H JNZ NEXT_ROM CALL ROM_CHECK PROCEED TO NEXT ROM IF NOT F4C8 7505 1105 ; GO DO CHECKSUM AND CALL E4CA E8B701 1106 SHORT ARE_WE_DONE E4CD EB04 ; CHECK FOR END OF ROM SPACE 1107 JMP E4CF 1108 NEXT_ROM: ADD 1109 DX,0080H ; POINT TO NEXT 2K ADDRESS ARE_WE_DONE: E4D3 1110 E4D3 81FA00F6 1111 CMP DX,0F600H ; AT F6000 YET? E4D7 7CE6 ROM_SCAN_1 ; GO CHECK ANOTHER ADD. IF NOT 1112 JL E4D9 EB0190 1113 JMP BASE_ROM_CHK ; GO CHECK BASIC ROM 1114 1115 ROS CHECKSUM II 1116 ; DESCRIPTION A CHECKSUM IS DONE FOR THE 4 ROS 1117 1118 MODULES CONTAINING BASIC CODE 1119 E4DC BASE_ROM_CHK: 1120 F4DC 1121 E4DC 2BDB SUB BX,BX SETUP STARTING ROS ADDR MOV DS,DX CALL ROS_CHECKSUM ; CHECK ROS E4DE 8EDA 1123 E4E0 E86907 1124 ``` ``` LINE SOURCE LOCOBL E4E3 7403 1125 JE F5 CONTINUE TE OK CALL F4F5 F82103 1126 ROM ERR : POST ERROR F4F8 1127 E5: E4E8 80C602 1128 ADD DH,02H 3 POINT TO NEXT 8K MOCDULE E4EB 80FEFE 1129 CMP DH.OFFH E4EE 75EC ; YES - CONTINUE 1130 IMZ EΔ FAFO 1F 1131 POP ns ; RECOVER DATA SEG PTR 1132 1133 DISKETTE ATTACHMENT TEST 1134 : DESCRIPTION 1135 CHECK IF IPL DISKETTE DRIVE IS ATTACHED TO SYSTEM. IF ATTACHED, : VERIFY STATUS OF NEC FDC AFTER A RESET. ISSUE A RECAL AND SEEK : 1137 CMD TO FDC AND CHECK STATUS. COMPLETE SYSTEM INITIALIZATION ; 1138 . THEN PASS CONTROL TO THE BOOT LOADER PROGRAM. 1139 ·---- F9: F4F1 1140 E4F1 A01000 1141 AL, BYTE PTR EQUIP_FLAG ; GET SENSE SWS INFO E4F4 A801 1142 TEST AL . OIH : IPI DISKETTE DRIVE ATTCH? E4F6 750A JNZ 1143 F10 ; NO -SKIP THIS TEST E4F8 803E120001 1144 CMD MFG_TST,1 ; MANUFACTURING TEST MODE? F4FD 7530 JNE ; NO - GO TO BOOT LOADER 1145 F15A E4FF E959FB 1146 JMP START ; YES - LOOP POWER-ON-DIAGS E502 1147 F10: F502 F421 1148 TN AL, INTA01 ; DISK_TEST E504 24BF 1149 DMA ; ENABLE DISKETTE INTERRUPTS AL, OBFH E506 E621 1150 OUT TNTA01.AL E508 B400 MOV 1151 AH.O RESET NEC FOC FERA RADA 1152 MOV DI.AH ( POINT TO DISKETTE) EEOC CD13 1153 TNT 1 3H ; VERIFY STATUS AFTER RESET E50E 7221 1154 JC F13 1155 1156 :---- TURN DRIVE 0 MOTOR ON 1157 E510 BAF203 1158 MOV DX,03F2H ; GET ADDR OF FDC CARD E513 52 1159 PUSH ; SAVE IT E514 B01C MOV 1160 AL,1CH ; TURN MOTOR ON, EN DMAZINT E516 EE 1161 OUT NY.AI ; WRITE FDC CONTROL REG E517 2BC9 CX,CX 1162 F519 F11: ; MOTOR_WAIT: 1163 E519 E2FE LOOP F11 ; WAIT FOR 1 SECOND 1164 FSIR 1165 F12: ; MOTOR_WAIT1: E51B E2FE LOOP F12 1166 E51D 33D2 1167 XOR DX,DX ; SELECT DRIVE 0 E51F B501 MOV CH.1 ; SELECT TRACK 1 1168 E521 88163E00 1169 MOV SEEK STATUS,DL E525 E85509 1170 CALL SEEK ; RECALIBRATE DISKETTE E528 7207 1171 ; GO TO ERR SUBROUTINE IF ERR MOV CH,34 ; SELECT TRACK 34 E52A B522 1172 FESC FRAFIG 1173 CALL SEEK : SEEK TO TRACK 34 JNC E52F 7307 1174 F14 ; OK, TURN MOTOR OFF F13: ; DSK_ERR: E531 1175 E531 BEEAFF90 1176 MOV SI,OFFSET F3 GET ADDR OF MSG ; GO PRINT ERROR MSG E535 E88201 1177 CALL P MSG 1178 ;---- TURN DRIVE 0 MOTOR OFF 1179 1180 ; DRO_OFF: E538 1181 F14: ; TURN DRIVE 0 MOTOR OFF MOV F538 B00C 1182 AL, OCH E53A 5A 1183 POP nγ : PECOVER FOR CTI ADDRESS E53B EE 1184 OUT DX,AL 1185 ;---- SETUP PRINTER AND RS232 BASE ADDRESSES IF DEVICE ATTACHED 1186 1187 E53C 1188 F15A: MOV SI,OFFSET KB_BUFFER E53C BE1E00 1189 MOV BUFFER HEAD, SI ; SETUP KEYBOARD PARAMETERS E53F 89361A00 1190 E543 89361C00 1191 MOV BUFFER TAIL, SI E547 89368000 1192 MOV BUFFER_START,SI I DEFAULT TO STANDARD BUFFER E54B 83C620 1193 ADD SI,32 ; (38 BYTES LONG) E54E 89368200 1194 MOV BUFFER_END,SI AL, INTA01 E552 E421 1195 IN F554 24FC AL DECH ; ENABLE TIMER AND KBD INTS 1196 AND E556 E621 1197 OUT INTAO1.AL 1198 MOV BP,OFFSET F4 ; PRT_SRC_TBL E558 BD3DE690 E55C 2BF6 1199 SUB E55E 1200 F16: ; PRT_BASE: MOV DX,CS:[BP] ; GET PRINTER BASE ADDR E55F 2E8B5600 1201 ``` ``` LOC OBJ LINE SOURCE E562 BOAA 1202 MOV AL, OAAH : WRITE DATA TO PORT A E564 EE 1203 OUT DX,AL E565 52 1204 PUSH 1205 ; READ PORT A E566 EC IN AL.DX 1206 E567 5A POP צמ E568 3CAA 1207 CMP AL, OAAH 3 DATA PATTERN SAME I NO - CHECK NEXT PRT CD JNE E56C 895408 1209 MOV PRINTER_BASE(SI),DX ; YES - STORE PRT BASE ADDR 1210 F56F 46 TNC SI ; INCREMENT TO NEXT WORD E570 46 1211 INC E571 1212 F17: ; NO_STORE: 1213 ; POINT TO NEXT BASE ADDR F572 45 TNC ВP 1214 E573 81FD43E6 1215 CMP BP,OFFSET F4E : ALL POSSIBLE ADDRS CHECKED? E577 75E5 1216 JNE F16 : PRT BASE E579 2BDB 1217 SUB BX.BX ; POINTER TO RS232 TABLE E57B BAFA03 1218 MOV DX,3FAH ; CHECK IF RS232 CD 1 ATTCH? ; READ INTR ID REG 1219 AL,DX 1220 TEST E57F A8F8 AL,0F8H F581 7506 1221 JNZ F18 E583 C707F803 1222 MOV RS232_BASE[BX],3F8H ; SETUP RS232 CD #1 ADDR E587 43 1223 INC E588 43 1224 1225 F18: E589 E589 B602 1226 MOV DH - 02H : CHECK IF RS232 CD 2 ATTCH (AT 2FA) E58B EC 1227 IN AL,DX ; READ INTERRUPT ID REG E58C A8F8 1228 TEST AL,0F8H E58E 7506 1229 JNZ F19 ; BASE END E590 C707F802 1230 MOV RS232_BASE[BX1,2F8H ; SETUP RS232 CD #2 E594 43 1231 INC BV E595 43 1232 INC вх 1233 ;---- SET UP EQUIP FLAG TO INDICATE NUMBER OF PRINTERS AND RS232 CARDS 1234 1235 ; BASE_END: E596 1236 ; SI HAS 2* NUMBER OF RS232 1237 AX,SI E598 B103 1238 MOV CL,3 ; SHIFT COUNT 1239 ROR ; ROTATE RIGHT 3 POSITIONS E59A D2C8 AL,CL E59C DAC3 1240 OR AL,BL OR IN THE PRINTER COUNT BYTE PTR EQUIP_FLAG+1,AL ; STORE AS SECOND BYTE E59E A21100 E5A1 B201 1242 MOV DL,01H ; DX=201 1243 E5A3 EC IN AL.DX E5A4 A80F 1244 TEST AL.OFH E5A6 7505 1245 JNZ F20 ; NO_GAME_CARD E5A8 800E110010 1246 BYTE PTR EQUIP_FLAG+1,16 1247 F20: 1248 ;---- SET DEFAULT TIMEOUT VALUES FOR PRINTER AND RS232 1249 1250 1251 E5AE 07 1252 POP ES DI,OFFSET PRINT_TIM_OUT E5AF BF7800 1253 HOV 1254 E582 B81414 MOV ; PRINTER DEFAULTS (COUNT=20) E5B5 AB 1255 STOSW E5B6 AB 1256 STOSW E587 B80101 1257 MOV AX,0101H ; RS232 DEFAULTS=01 E5BA AB 1258 STOSW E5BB AB 1259 STOSW 1260 1261 ;---- ENABLE NMI INTERRUPTS 1262 ; ENABLE NMI INTERRUPTS E58C B080 1263 MOV 1264 OAOH,AL E5C0 803E120001 1265 MFG_TST,1 ; MFG MODE? E5C5 7406 1266 JE F21 : LOAD BOOT STRAP DX,1 ERR_BEEP E5C7 BA0100 1267 MOV E5CA E80200 1268 CALL ; BEEP 1 SHORT TONE 1269 FSCD 1270 ; LOAD BOOT STRAP: 1271 INT 19H ; BOOTSTRAP 1272 1273 INITIAL RELIABILITY TEST -- SUBROUTINES 1275 1276 ASSUME CS:CODE,DS:DATA 1277 ; SUBROUTINES FOR POWER ON DIAGNOSTICS 1278 ``` ``` LINE SOURCE THIS PROCEDURE WILL ISSUE ONE LONG TONE (3 SECS) AND ONE OR 1279 MORE SHORT TONES (1 SEC) TO INDICATE A FAILURE ON THE PLANAR 1280 1281 . BOARD, A BAD RAM MODULE, OR A PROBLEM WITH THE CRT. 1282 : ENTRY PARAMETERS: DH = NUMBER OF LONG TONES TO BEEP DL = NUMBER OF SHORT TONES TO BEEP 1284 1285 FSCF ERR_BEEP PROC NEAR 1286 PUSHF FSCF 9C 1287 ; SAVE FLAGS ESDO FA 1288 ; DISABLE SYSTEM INTERRUPTS E5D1 1E 1289 PUSH DS : SAVE DS REG CONTENTS CALL F502 F86919 1290 nns ESDS OAF6 1291 ΩP DH,DH ; ANY LONG ONES TO BEEP F507 7418 1292 ; NO, DO THE SHORT ONES E509 G1: 1293 : LONG BEEP: F5D9 B306 MOV ; COUNTER FOR BEEPS 1294 BI - 6 ; DO THE BEEP F5DB F82500 1295 CALL BEEP ESDE E2FE 1296 G2: LOOP G2 ; DELAY BETWEEN BEEPS ESEO FECE 1297 DEC ; ANY MORE TO DO E5E2 75F5 G1 ; DO IT 1298 JNZ ; MFG TEST MODE? E5E4 803E120001 1299 CMP MFG_TST,1 E5E9 7506 1300 INF G3 : YES - CONTINUE BEEPING SPEAKER E5EB BOCD MOV ; STOP BLINKING LED 1301 AL, OCDH E5ED E661 1302 OUT PORT_B,AL ESEF EBE8 1303 JMP SHORT 61 ESE1 : SHORT BEEP: 1304 63: 1305 E5F1 B301 MOV BI . 1 ; COUNTER FOR A SHORT BEEP E5F3 E80D00 ; DO THE SOUND 1306 CALL 1307 E5F6 E2FE LOOP 1308 G4 : DELAY BETWEEN BEEPS ESEA FECA 1309 DEC nı : DONE WITH SHORTS ESFA 75F5 1310 JNZ G3 ; DO SOME MORE ESEC 65: 1311 E5FC E2FE LOOP ; LONG DELAY BEFORE RETURN 1312 ESFE 66: 1313 FSFF F2FF 1314 LOOP GA. E600 1F 1315 POP : RESTORE ORIG CONTENTS OF DS E601 9D 1316 POPF ; RESTORE FLAGS TO ORIG SETTINGS E602 C3 RET RETURN TO CALLER 1317 ERR BEEP 1318 ENDP 1319 ;---- ROUTINE TO SOUND BEEPER 1321 E603 BEEP PROC NEAR 1322 FART BORA 1323 MOV AL,10110110B ; SEL TIM 2,LSB,MSB,BINARY TIMER+3,AL E605 E643 1324 OUT ; WRITE THE TIMER MODE REG E607 B83305 ; DIVISOR FOR 1000 HZ 1325 MOV AX - 533H E60A E642 1326 OUT TIMER+2,AL ; WRITE TIMER 2 CNT - LSB FAOC BACA 1327 MOV AL,AH TIMER+2,AL F60F F642 1328 OUT ; MRITE TIMER 2 CNT - MSB E610 E461 AL, PORT_B 1329 IN : GET CURRENT SETTING OF PORT E612 8AE0 1330 MOV AH . AI : SAVE THAT SETTING E614 OC03 1331 OR AL.03 ; TURN SPEAKER ON 1332 PORT_B,AL E616 E661 OUT E618 2BC9 1333 SUB CX,CX ; SET CNT TO WAIT 500 MS 1334 1335 E61A E2FE LOOP G7 ; DELAY BEFORE TURNING OFF BL E61C FFCB 1336 DEC ; DELAY CNT EXPIRED? E61E 75FA 1337 JNZ AL, AH ; NO - CONTINUE BEEPING SPK E620 8AC4 1338 MOV ; RECOVER VALUE OF PORT E622 E661 1339 OUT PORT_B,AL E624 C3 1340 DFT RETURN TO CALLER 1341 REEP FNDP 1342 1343 1344 ; CONVERT AND PRINT ASCII CODE 1345 ; AL MUST CONTAIN NUMBER TO BE CONVERTED. : 1346 AX AND BX DESTROYED. 1347 1348 XPC BYTE PROC NEAR E625 50 1349 PUSH RESAVE FOR LOW NIBBLE DISPLAY AX 1350 F626 B104 MOV CL,4 ; SHIFT COUNT SHR NIBBLE SWAP F628 D2F8 1351 AL,CL CALL XLAT_PR POP AX AND AL, OFH XLAT_PR ; DO THE HIGH NIBBLE DISPLAY E62A E80300 1352 E62D 58 1353 ; RECOVER THE NIBBLE E62E 240F 1354 ; ISOLATE TO LOW NIBBLE 1355 ; FALL INTO LOW NIBBLE CONVERSION ``` LOCOBL ``` LOC OBJ LINE SOURCE XLAT_PR PROC 1356 NEAR ; CONVERT 00-OF TO ASCII CHARACTER E630 0490 1357 ADD AL,090H : ADD FIRST CONVERSION FACTOR E632 27 1358 DAA ADJUST FOR NUMERIC AND ALPHA RANGE 1359 F633 1440 ADC AL.040H ; ADD CONVERSION AND ADJUST LOW NIBBLE F435 27 1360 DAA ; ADJUST HI NIBBLE TO ASCII RANGE E636 1361 PRT HEX PROC 1362 F636 B40F MOV AH,14 ; DISPLAY CHAR, IN AL E638 B700 1363 1364 MOV BH.0 E63A CD10 TNT 1 OH ; CALL VIDEO_IO E63C C3 1365 RET PRT_HEX ENDP 1366 1367 XLAT PR ENDP 1368 XPC_BYTE FNDP 1369 1370 LABEL WORD ; PRINTER SOURCE TABLE E63D BC03 DW 1371 звсн E63F 7803 378H 1372 DM E641 7802 1373 DW 278H F4E E643 1374 LABEL WORD 1375 1376 1377 THIS PROCEDURE WILL SEND A SOFTWARE RESET TO THE KEYBOARD. 1378 SCAN CODE 'AA' SHOULD BE RETURNED TO THE CPU. 1379 KBD_RESET E643 1380 1381 E643 B00C MOV AL, OCH ; SET KBD CLK LINE LOW PORT_B,AL CX,10582 F645 F661 1382 OUT ; WRITE 8255 PORT B 1383 E647 B95629 MOV ; HOLD KBD CLK LOW FOR 20 MS 1384 1385 E64A E64A E2FE LOOP ; LOOP FOR 20 MS 1386 FAAC BOCC MOV AL, OCCH ; SET CLK, ENABLE LINES HIGH PORT_B,AL E64E E661 1387 OUT 1388 E650 SP_TEST: ; ENTRY FOR MANUFACTURING TEST 2 E650 B04C 1389 1390 MOV AL,4CH ; SET KBD CLK HIGH, ENABLE LOW PORT_B.AL F652 F661 OUT 1391 E654 B0FD MOV AL, OF DH ; ENABLE KEYBOARD INTERRUPTS E656 E621 1392 OUT INTA01,AL ; WRITE 8259 IMR E658 FB 1393 STI ; ENABLE SYSTEM INTERRUPTS E659 B400 1394 1395 MOV AH.O ; RESET INTERRUPT INDICATOR SUB F65B 2BC9 CX,CX ; SETUP INTERRUPT TIMEOUT CNT F650 1396 69: AH,OFFH E65D F6C4FF 1397 TEST ; DID A KEYBOARD INTR OCCUR? E660 7502 1398 ; YES - READ SCAN CODE RETURNED JNZ G10 1399 F662 F2F9 LOOP : NO - LOOP TILL TIMEOUT E664 1400 610: E664 E460 1401 IN AL,PORT_A ; READ KEYBOARD SCAN CODE E666 8AD8 1402 MOV BL,AL ; SAVE SCAN CODE JUST READ E668 B0CC 1403 MOV AL, OCCH : CLEAR KEYBOARD E66A E661 1404 OUT PORT_B,AL F66C C3 1405 RET ; RETURN TO CALLER KBD_RESET ENDP 1406 1407 1408 !---- 1409 BLINK LED PROCEDURE FOR MFG BURN-IN AND RUN-IN TESTS 1410 IF LED IS ON, TURN IT OFF. IF OFF, TURN ON. 1411 PROC NEAR E66D 1412 BLINK INT STI F66D FB 1413 ; SAVE AX REG CONTENTS ; READ CURRENT VAL OF PORT B 1414 1415 E66E 50 PUSH AX AL, PORT_B E66F E461 IN 1416 £671 8AE0 MOV AH,AL 1417 1418 E673 F6D0 TOM AL ; FLIP ALL BITS AL,01000000B E675 2440 AND ; ISOLATE CONTROL BIT AND AH,10111111B ; MASK OUT OF ORIGINAL VAL F677 ANFARE 1419 E67A DAC4 1420 OR AL,AH ; OR NEW CONTROL BIT IN E67C E661 1421 OUT PORT B.AL 1422 MOV E67E B020 AL, EOI 1423 INTAGG AL E680 E620 OUT E682 58 AX RESTORE AX PER 1424 POP E683 CF 1425 IRET 1426 BLINK_INT 1427 ;---- CHECKSUM AND CALL INIT CODE IN OPTIONAL ROMS 1428 1429 1430 ROH_CHECK PROC E684 B84000 MOV AX,DATA ; SET ES=DATA ``` 1432 MOV ES,AX E687 8EC0 ``` LOC OBJ LINE SOURCE E689 2AE4 1433 SUB AH,AH ; ZERO OUT AH AL,[BX+2] : GET LENGTH THRICATOR F68B 844702 1434 MOV F68F B109 1435 MOV CL,09H ; MULTIPLY BY 512 E690 D3E0 1436 SHL AX,CL E692 8BC8 1437 MOV CX,AX E694 51 1438 PHISH CX E695 B104 1439 MOV CL.4 F697 N3FR 1440 SHD AX.CL E699 03D0 1441 ADD DX,AX SET POINTER TO NEXT MODULE E69B 59 1442 POP 1443 E69C E8B005 1444 CALL ROS CHECKSUM CNT : DO CHECKSUM E69F 7405 1445 JZ ROM_CHECK_1 E6A1 E86501 1446 CALL ROM_ERR ; PRINT ERROR INFO SHORT ROM CHECK END F644 EB13 1447 JMP E646 1448 ROM_CHECK_1: E6A6 52 1449 PUSH ; SAVE POINTER ES:IO_ROM_INIT,0003H ; LOAD OFFSET ; LOAD SEGMENT E6A7 26C70600010300 1450 MOV E6AE 268C1E0201 1451 ES:IO ROM SEG.DS MOV ; CALL INIT RTN. DWORD PTR ES: IO_ROM_INIT F6B3 26FF1E0001 1452 CALL F6B8 5A 1453 POP nх E6B9 ROM_CHECK_END: E6B9 C3 1455 RET 1456 ROM CHECK ENDP 1457 1458 1459 ; THIS SUBROUTINE WILL PRINT A MESSAGE ON THE DISPLAY : 1460 1461 : ENTRY REQUIREMENTS: SI = OFFSET(ADDRESS) OF MESSAGE BUFFER 1462 CX = MESSAGE BYTE COUNT 1464 MAXIMUM MESSAGE LENGTH IS 36 CHARACTERS 1465 P_MSG PROC F6BA 1466 NEAR E684 E88118 1467 CALL nns E6BD 803E120001 CMP MFG_TST,1 ; MFG TEST MODE? 1468 E6C2 7505 1469 JNE G12 ; NO - DISPLAY ERROR MSG ; YES - SETUP TO BEEP SPEAKER F6C4 B601 1470 MOV DH . 1 ERR_BEEP ; YES - BEEP SPEAKER E6C6 E906FF 1471 JMP E6C9 1472 G12: ; WRITE_MSG: E6C9 2E8A04 1473 MOV AL,CS:[SI] ; PUT CHAR IN AL E6CC 46 1474 INC SI ; POINT TO NEXT CHAR E6CD 50 1475 PUSH : SAVE PRINT CHAR AX FACE FRASFE 1476 CALL PRT_HEX ; CALL VIDEO IO E6D1 58 1477 POP AX ; RECOVER PRINT CHAR E6D2 3COA CMP AL,10 ; WAS IT LINE FEED 1478 E6D4 75F3 ; NO, KEEP PRINTING STRING 1479 JNE 612 F606 C3 1480 PFT 1481 P_MSG ENDP 1482 E6D7 20524F4D 1483 F3A DB ' ROM',13,10 FARR OR E6DC OA 1484 E6DD 1485 D_EOI PROC NEAR E60D 50 1486 PUSH ΔX E6DE B020 1487 MOV AL,20H E6E0 E620 1488 20H, AL E6E2 58 1489 POP AX E6E3 CF 1490 IRET 1491 D_EOI ENDP 1492 1493 1494 ; BOOT STRAP LOADER IF A 5 1/4" DISKETTE DRIVE IS AVAILABLE ON THE SYSTEM, : 1495 1496 TRACK 0, SECTOR 1 IS READ INTO THE BOOT LOCATION 1497 (SEGMENT 0, OFFSET 7C00) AND CONTROL IS TRANSFERRED 1498 1499 1500 ; IF THERE IS NO DISKETTE DRIVE, OR IF THERE IS A 1501 HARDWARE ERROR CONTROL IS TRANSFERRED TO THE RESIDENT 1502 BASIC ENTRY POINT. 1503 1504 : IPL ASSUMPTIONS: 1505 8255 PORT 60H BIT 0 = 1 IF IPL FROM DISKETTE 1506 1507 ASSUME CS:CODE,DS:ABSO ``` ``` LOC OBJ LINE SOURCE 1508 1509 :---- IPL WAS SUCCESSFUL F6F4 1511 E6E4 EA007C0000 JMP BOOT LOCK 1512 F6F2 1513 OPG 0E6F2H F6F2 1514 BOOT_STRAP PROC NEAR E6F2 FB 1515 STI : ENABLE INTERRUPTS E6F3 2BC0 1516 SUB AX,AX FAFS AFDA 1517 MOV DS.AX 1518 1519 ;---- RESET DISKETTE PARAMETER TABLE VECTOR 1520 F6F7 C7067800C7FF WORD PTR DISK POINTER, OFFSET DISK BASE 1521 MOV FAED SCOF7ADD 1522 MOV WORD PTR DISK POINTER+2,CS E701 A11004 1523 MOV AX, DATA_WORD[OFFSET EQUIP_FLAG]; GET THE EQUIPMENT SWITCHES ; ISOLATE IPL SENSE SWITCH E704 A801 1524 TEST AL.1 ``` ; GO TO CASSETTE BASIC ENTRY POINT E706 741E 1525 JZ нз 1526 1527 ;---- MUST LOAD SYSTEM FROM DISKETTE -- CX HAS RETRY COUNT E708 B90400 1529 MOV CX.4 ; SET RETRY COUNT F 70B 1530 H1: ; IPL SYSTEM E70B 51 1531 DUSH CY ; SAVE RETRY COUNT E70C B400 1532 MOV AH,0 ; RESET THE DISKETTE SYSTEM E70E CD13 1533 ; DISKETTE\_IO : TE ERROR. TRY AGAIN F710 720F 1534 JIC. H2 AX,201H F712 B80102 1535 MOV ; READ IN THE SINGLE SECTOR F715 2RD2 1536 SUB DX,DX E717 8EC2 1537 MOV E719 BB007C 1538 MOV BX, OFFSET BOOT\_LOCK E71C B90100 1539 MOV CX.1 ; SECTOR 1, TRACK 0 E71F CD13 1540 TNT 1 3H ; DISKETTE IO E721 59 1541 H2: POP СX ; RECOVER RETRY COUNT E722 73C0 1542 JNC Н4 ; CF SET BY UNSUCCESSFUL READ E724 E2E5 1543 LOOP ; DO IT FOR RETRY TIMES Н1 1544 1545 ;---- UNABLE TO IPL FROM THE DISKETTE 1546 1550 E726 1547 H3: ; CASSETTE\_JUMP: E726 CD18 1548 INT 18H ; USE INTERRUPT VECTOR TO GET TO BASIC 1549 BOOT STRAP ENDP ;----INT 14-----1552 ; RS232 IO 1553 THIS ROUTINE PROVIDES BYTE STREAM I/O TO THE COMMUNICATIONS 1554 PORT ACCORDING TO THE PARAMETERS: 1555 (AH)=0 INITIALIZE THE COMMUNICATIONS PORT 1556 (AL) HAS PARAMETERS FOR INITIALIZATION 1557 1558 -PARITY--1559 ---- BAUD RATE --STOPBIT --WORD LENGTH--: XO - NONE 000 - 110 0 - 1 10 - 7 BITS 1560 001 - 150 01 - ODD 1 - 2 11 - 8 BITS 1561 1562 010 - 300 11 - EVEN 011 - 600 1563 1564 100 - 1200 1565 101 - 2400 1566 110 - 4800 1567 111 - 9600 1568 ON RETURN, CONDITIONS SET AS IN CALL TO COMMO STATUS (AH=3) 1570 (AH)=1 SEND THE CHARACTER IN (AL) OVER THE COMMO LINE 1571 (AL) REGISTER IS PRESERVED 1572 ON EXIT, BIT 7 OF AH IS SET IF THE ROUTINE WAS UNABLE 1573 TO TRANSMIT THE BYTE OF DATA OVER THE LINE. 1574 IF BIT 7 OF AH IS NOT SET, THE REMAINDER OF AH 1575 IS SET AS IN A STATUS REQUEST, REFLECTING THE CURRENT STATUS OF THE LINE. 1576 (AH)=2 RECEIVE A CHARACTER IN (AL) FROM COMMO LINE BEFORE 1577 1578 RETURNING TO CALLER ON EXIT, AH HAS THE CURRENT LINE STATUS, AS SET BY THE : 1580 THE STATUS ROUTINE, EXCEPT THAT THE ONLY BITS 1581 LEFT ON ARE THE ERROR BITS (7,4,3,2,1) 1582 IF AH HAS BIT 7 ON (TIME OUT) THE REMAINING 1583 BITS ARE NOT PREDICTABLE. THUS, AH IS NON ZERO ONLY WHEN AN ERROR ``` 1585 OCCURRED. (AH)=3 RETURN THE COMMO PORT STATUS IN (AX) 1586 1587 AH CONTAINS THE LINE STATUS 1588 BIT 7 = TIME OUT BIT 6 = TRANS SHIFT REGISTER EMPTY 1590 BIT 5 = TRAN HOLDING REGISTER EMPTY 1591 RTT 4 = RDFAK DETECT 1592 BIT 3 = FRAMING ERROR 1593 BIT 2 = PARITY ERROR BIT 1 = OVERRUN ERROR 1595 BIT 0 = DATA READY 1596 AL CONTAINS THE MODEM STATUS 1597 BIT 7 = RECEIVED LINE SIGNAL DETECT BIT 6 = RING INDICATOR 1598 1599 BIT 5 = DATA SET READY 1600 BIT 4 = CLEAR TO SEND 1601 BIT 3 = DELTA RECEIVE LINE SIGNAL DETECT 1602 BIT 2 = TRAILING EDGE RING DETECTOR 1603 BIT 1 = DELTA DATA SET READY 1604 1 BIT 0 = DELTA CLEAR TO SEND 1605 1606 (DX) = PARAMETER INDICATING WHICH RS232 CARD (0,1 ALLOWED) ; DATA AREA RS232 BASE CONTAINS THE BASE ADDRESS OF THE 8250 ON THE 1608 CARD LOCATION 400H CONTAINS UP TO 4 RS232 ADDRESSES POSSIBLE 1609 1610 DATA AREA LABEL RS232_TIM_OUT (BYTE) CONTAINS OUTER LOOP COUNT : VALUE FOR TIMEOUT (DEFAULT=1) ; OUTPUT 1612 AX MODIFIED ACCORDING TO PARMS OF CALL 1613 1614 ALL OTHERS UNCHANGED 1615 1616 ASSUME CS:CODE,DS:DATA E729 1617 ORG 0F729H A1 LABEL WORD : TABLE OF INIT VALUE E729 1618 E729 1704 1619 DW 1047 ; 110 BAUD E72B 0003 DW ; 150 E72D 8001 DW 384 ; 300 1621 E72F C000 1622 DW 192 : 600 E731 6000 1623 nω 96 ; 1200 E733 3000 1624 DW 48 ; 2400 E735 1800 1625 DM : 4800 E737 0C00 DW ; 9600 1626 12 1627 E739 1628 RS232_IO PROC FAR 1629 ;---- VECTOR TO APPROPRIATE ROUTINE 1630 1631 E739 FB : THTERRUPTS BACK ON 1632 STT F734 1F 1633 PUSH ns ; SAVE SEGMENT E73B 52 1634 PUSH DX E73C 56 1635 PUSH SI E73D 57 PUSH 1636 DI F73F 51 1637 PHISH ΓY E73F 53 1638 PUSH ВX E740 8BF2 1639 MOV SI,DX RS232 VALUE TO SI E742 8BFA 1640 MOV DI,DX E744 D1E6 1641 : WORD OFFSET SHL SI,1 F746 F8F517 1642 CALL nns E749 8B14 1643 MOV DX,RS232_BASE[SI] ; GET BASE ADDRESS E74B 0BD2 OR 1644 DX.DX ; TEST FOR 0 BASE ADDRESS E74D 7413 1645 .17 4.3 RETURN F74F DAF4 1646 OR AH,AH ; TEST FOR (AH)=0 E751 7416 1647 JΖ Α4 ; COMMUN INIT E753 FECC 1648 DEC ΑH ; TEST FOR (AH)=1 E755 7445 1649 .17 45 ; SEND AL E757 FECC 1650 DEC AH ; TEST FOR (AH)=2 E759 746A 1651 JΖ A12 ; RECEIVE INTO AL F758 1652 A2: E75B FECC 1653 DEC AH ; TEST FOR (AH)=3 E75D 7503 1654 JNZ A3 E75F E98300 1655 JMP A18 ; COMMUNICATION STATUS F762 1656 ; RETURN FROM RS232 E762 5B 1657 POP вх E763 59 POP 1658 cx E764 5F 1659 POP nτ F765 5F 1660 POP SI E766 5A 1661 POP DХ ``` ``` LOC OBJ LINE SOURCE F767 1F 1662 POP 1663 IRET RETURN TO CALLER, NO ACTION 1664 ;---- INITIALIZE THE COMMUNICATIONS PORT 1665 1666 E769 1667 E769 8AE0 MOV AH,AL ; SAVE INIT PARMS IN AH 1668 F76B 83C203 : POINT TO 8250 CONTROL REGISTER 1669 ADD nv. 3 F76F B080 1670 MOV AL.80H F770 FF 1671 OUT DX.AL ; SET DLAB=1 1672 1673 :---- DETERMINE BAUD PATE DIVISOR 1674 E771 8AD4 1675 ; GET PARMS TO DL E773 B104 1676 MOV CL,4 E775 D2C2 1677 ROL DL.CL F777 81F20F00 1678 ٨ND DY. OFH ; ISOLATE THEM DI,OFFSET A1 F77B BF29F7 1679 MOV ; BASE OF TABLE E77E 03FA 1680 ADD DI,DX ; PUT INTO INDEX REGISTER E780 8B14 1681 MOV DX,RS232_BASE[SI] ; POINT TO HIGH ORDER OF DIVISOR E782 42 1682 INC DX E783 2E8A4501 1683 MOV AL,CS:[DI]+1 ; GET HIGH ORDER OF DIVISOR E787 EE 1684 OUT DX,AL ; SET MS OF DIV TO 0 E788 4A 1685 DEC E789 2E8A05 1686 AL,CS:[DI] MOV GET LOW ORDER OF DIVISOR E78C EE 1687 OUT DX.A1 ; SET LOW OF DIVISOR F78D 83C203 1688 ADD DX,3 E790 8AC4 1689 MOV AL,AH ; GET PARMS BACK F792 241F 1690 AND AL,01FH ; STRIP OFF THE BAUD BITS E794 EE 1691 DY.AI OUT ; LINE CONTROL TO 8 BITS F795 44 1692 DEC nν E796 4A 1693 DEC DХ E797 B000 1694 AL.O E799 EE 1695 OUT ; INTERRUPT ENABLES ALL OFF DX,AL E79A EB49 1696 JMP SHORT A18 ; COM STATUS 1697 ;---- SEND CHARACTER IN (AL) OVER COMMO LINE 1698 1699 F790 1700 45: E79C 50 1701 PUSH AX ; SAVE CHAR TO SEND E79D 83C204 1702 ADD DX,4 ; MODEM CONTROL REGISTER E7A0 B003 1703 MOV AL,3 ; DTR AND RTS E7A2 EE 1704 OUT DX,AL ; DATA TERMINAL READY, REQUEST TO SEND ; MODEM STATUS REGISTER E7A3 42 1705 INC DX F744 42 1706 TNC nx E7A5 B730 1707 вн,30Н ; DATA SET READY & CLEAR TO SEND MOV E7A7 E84800 1708 CALL WAIT FOR STATUS ; ARE BOTH TRUE E7AA 7408 1709 A9 : YES, READY TO TRANSMIT CHAR JE F7AC 1710 E7AC 59 1711 POP СХ E7AD 8AC1 1712 AL,CL ; RELOAD DATA BYTE 1713 E7AF F7AF ADCCAD 1714 αn AH. SOH ; INDICATE TIME OUT E7B2 EBAE 1715 JMP A3 ; RETURN E7B4 1716 A9: ; CLEAR_TO SEND E7B4 4A 1717 DEC ; LINE STATUS REGISTER E7B5 1718 A10: ; WAIT SEND MOV BH , 20H : IS TRANSMITTER READY E7B5 B720 1719 E7B7 E83800 1720 CALL WAIT_FOR_STATUS : TEST FOR TRANSMITTER READY E7BA 75F0 1721 ; RETURN WITH TIME OUT SET JNZ A11: ; OUT_CHAR E7BC 1722 E7BC 83EA05 1723 SUB DX.5 : DATA PORT E7BF 59 1724 POP СX ; RECOVER IN CX TEMPORARILY E7C0 8AC1 1725 MOV AL,CL ; MOVE CHAR TO AL FOR OUT, STATUS IN AH E7C2 EE 1726 OUT DX,AL ; OUTPUT CHARACTER F7C3 FB9D 1727 : RETURN .IMP 43 1728 1729 :---- RECEIVE CHARACTER FROM COMMO LINE 1730 E7C5 1731 E7C5 83C204 1732 ADD DX.4 # MODEM CONTROL REGISTER F7C8 B001 1733 MOV AL.1 ; DATA TERMINAL READY E7CA EE 1734 OUT DX,AL E7CB 42 INC ; MODEM STATUS REGISTER E7CC 42 1736 INC DХ E7CD 1737 A13: : WAIT DSR E7CD B720 MOV BH - 20H ; DATA SET READY 1738 ``` ``` E7CF F82000 1739 CALL WAIT FOR STATUS : TEST FOR DSR F7D2 75DB 1740 JNZ AR : RETURN WITH ERROR E7D4 1741 A15: ; WAIT_DSR_END F704 44 1742 DEC ; LINE STATUS REGISTER E 7D 5 1743 : WATT RECV A16: ; RECEIVE BUFFER FULL F705 B701 1744 MOV BH . 1 WAIT_FOR_STATUS E7D7 E81800 1745 CALL ; TEST FOR REC. BUFF. FULL ; SET TIME OUT ERROR F7DA 75D3 1746 JNZ E7DC 1747 A17: ; GET CHAR AH,00011110B ; TEST FOR ERR CONDITIONS ON RECV CHAR E70C 90E41E 1748 AND E7DF 8B14 1749 MOV DX,RS232_BASE[SI] ; DATA PORT E7E1 EC 1750 IN AL, DX ; GET CHARACTER FROM LINE E7E2 E970FF 1751 JMP A3 : RETURN 1752 ;---- COMMO PORT STATUS ROUTINE 1753 1754 E7E5 1755 A18: F7F5 8814 1756 MOV DX,RS232_BASE[SI] E7E7 83C205 1757 ADD DX,5 ; CONTROL PORT E7EA EC 1758 IN AL,DX ; GET LINE CONTROL STATUS E7EB 8AE0 1759 MOV AH,AL ; PUT IN AH FOR RETURN F7FD 42 1760 THE ; POINT TO MODEM STATUS REGISTER ny EZEE EC 1761 IN AL .DX : GET MODEM CONTROL STATUS JMP E7EF E970FF 1762 A3 ; RETURN 1763 1764 ; WAIT FOR STATUS ROUTINE 1765 1766 ; ENTRY: 1767 BH=STATUS BIT(S) TO LOOK FOR, 1768 DX=ADDR. OF STATUS REG : FXTT: 1769 1770 ZERO FLAG ON = STATUS FOUND 1771 ZERO FLAG OFF = TIMEOUT. 1772 AH=LAST STATUS READ 1773 E7F2 1774 WAIT_FOR_STATUS PROC NEAR F7F2 8A5D7C 1775 MOV BL,RS232_TIM_OUT[DI] ; LOAD OUTER LOOP COUNT F7F5 1776 WFS0: E7F5 2BC9 1777 cx,cx E7F7 1778 WFS1: F7F7 FC 1779 TN AL .DX ; GET STATUS E7F8 8AE0 1780 MOV AH,AL ; MOVE TO AH E7FA 22C7 1781 AND AL,BH ; ISOLATE BITS TO TEST E7FC 3AC7 1782 CMP AL,BH ; EXACTLY = TO MASK F7FF 7408 1783 WFS_END : PETIEN WITH ZERO FLAG ON JF E800 F2F5 1784 LOOP WES1 : TRY AGAIN E802 FECB 1785 DEC BL. E804 75EF 1786 JNZ WFS0 E806 OAFF 1787 ; SET ZERO FLAG OFF OR BH,BH WFS_END: E808 1788 E808 C3 1789 RET 1790 WAIT_FOR_STATUS ENDP 1791 RS232_IO 1792 1793 1794 ; PRINT ADDRESS AND ERROR MESSAGE FOR ROM CHECKSUM ERRORS 1795 E809 1796 ROM_ERR PROC E809 52 1797 PUSH ; SAVE POINTER DX E80A 50 1798 PUSH AX FROR ACDA 1799 MOV DX.DS ; GET ADDRESS POINTER E80D 81F400C8 1800 CMP DX,0C800H E811 7E13 1801 JLE ROM_ERR_BEEP ; SPECIAL ERROR INDICATION E813 8AC6 1802 MOV AL, DH FA15 FADDEE 1803 CALL XPC BYTE ; DISPLAY ADDRESS E818 8AC2 1804 MOV AL,DL E81A E808FE 1805 CALL XPC_BYTE E81D BED7E6 1806 MOV SI,OFFSET F3A ; DISPLAY ERROR MSG E820 E897FE 1807 CALL P_MSG ROM ERR END: E823 1808 FA23 58 1809 POP AX E824 5A 1810 POP DХ RET E825 C3 1811 ROM_ERR_BEEP: E826 1812 ; BEEP 1 LONG, 2 SHORT E826 BA0201 1813 MOV DX.0102H E829 E8A3FD 1814 CALL ERR_BEEP E82C EBF5 1815 JMP SHORT ROM_ERR_END ``` ``` LOC OBJ ``` LINE SOURCE ``` ROM_ERR ENDP 1816 1817 -- INT 16 ----- ; KEYBOARD I/O 1819 THESE ROUTINES PROVIDE KEYBOARD SUPPORT 1820 1821 (AH)=0 READ THE NEXT ASCII CHARACTER STRUCK FROM THE KEYBOARD : RETURN THE RESULT IN (AL), SCAN CODE IN (AH) 1823 1824 (AH)=1 SET THE Z FLAG TO INDICATE IF AN ASCII CHARACTER IS 1825 AVAILABLE TO BE READ. 1826 (ZF)=1 -- NO CODE AVAILABLE (ZF)=0 -- CODE IS AVAILABLE IF ZF = 0, THE NEXT CHARACTER IN THE BUFFER TO BE READ : 1828 1829 IS IN AX. AND THE ENTRY REMAINS IN THE BUFFER 1830 (AH)=2 RETURN THE CURRENT SHIFT STATUS IN AL REGISTER 1831 THE BIT SETTINGS FOR THIS CODE ARE INDICATED IN THE THE EQUATES FOR KB_FLAG 1833 ; OUTPUT AS NOTED ABOVE, ONLY AX AND FLAGS CHANGED 1834 1835 ALL REGISTERS PRESERVED 1837 ASSUME CS:CODE,DS:DATA E82E 1838 ORG OE82FH F82F 1839 KEYBOARD_IO PROC FAR STI E82E FB 1840 ; INTERRUPTS BACK ON E82F 1E PUSH ; SAVE CURRENT DS E830 53 1842 PUSH ; SAVE BX TEMPORARILY BX F831 F80A17 1843 CALL DDS E834 0AF4 1844 OR AH,AH ; AH=0 ; ASCII_READ E836 740A 1845 JZ K1 E838 FECC 1846 DEC AH ; AH=1 E83A 741E 1847 JZ K2 ; ASCII STATUS E83C FECC 1848 DEC ΔH : AH=2 E83E 742B 1849 JZ К3 ; SHIFT_STATUS E840 EB2C 1850 JMP SHORT INTIO_END 1851 ;---- READ THE KEY TO FIGURE OUT WHAT TO DO 1852 1853 E842 1854 K1: E842 FB 1855 STI ; INTERRUPTS BACK ON DURING LOOP E843 90 1856 NOP ; ALLOW AN INTERRUPT TO OCCUR E844 FA 1857 CLI ; INTERRUPTS BACK OFF E845 8B1E1A00 1858 MOV BX,BUFFER HEAD ; GET POINTER TO HEAD OF BUFFER BX,BUFFER_TAIL E849 3B1E1C00 1859 CMP ; TEST END OF BUFFER E84D 74F3 1860 JZ K1 ; LOOP UNTIL SOMETHING IN BUFFFR E84F 8B07 1861 MOV AX.[BX] ; GET SCAN CODE AND ASCII CODE E851 E81000 1862 CALL KΔ ; MOVE POINTER TO NEXT POSITION BUFFER_HEAD, BX E854 891E1A00 1863 MOV ; STORE VALUE IN VARIABLE E858 EB14 1864 JMP ; RETURN 1865 1866 :---- ASCIT STATUS 1867 E85A 1868 E85A FA 1869 : INTERRUPTS OFF E85B 8B1E1A00 1870 MOV BX,BUFFER HEAD ; GET HEAD POINTER E85F 3B1E1C00 1871 CMP BX,BUFFER_TAIL ; IF EQUAL (Z=1) THEN NOTHING THERE E863 8807 1872 MOV AX,[BX] E865 FB 1873 STI ; INTERRUPTS BACK ON E866 5B 1874 POP ВX ; RECOVER REGISTER E867 1F 1875 POP DS ; RECOVER SEGMENT E868 CA0200 1876 RET ; THROW AWAY FLAGS 1877 1878 ;---- SHIFT STATUS 1879 E86B 1880 K3: E86B A01700 1881 MOV AL,KB_FLAG ; GET THE SHIFT STATUS FLAGS E86E 1882 INT10_END: E86E 5B ; RECOVER REGISTER E86F 1F 1884 POP DS ; RECOVER REGISTERS E870 CF 1885 IRET ; RETURN TO CALLER 1886 KEYBOARD_IO ENDP 1887 1888 ;---- INCREMENT A BUFFER POINTER 1889 E871 1890 K4 PROC NEAR E871 43 1891 INC RY ; MOVE TO NEXT WORD IN LIST ``` INC BX E872 43 | LOC OBJ | LINE | SOURCE | | | |--------------------|--------------|-----------|----------------------|--------------------------------------| | E873 381E8200 | 1893 | CMP | BX,BUFFER_END | ; AT END OF BUFFER? | | E877 7504 | 1894 | JNE | K5 | ; NO, CONTINUE | | E879 8B1E8000 | 1895 | MOV | BX,BUFFER_START | ; YES, RESET TO BUFFER BEGINNING | | E87D | 1896 | K5: | | • | | E87D C3 | 1897 | RET | | | | | 1898 | K4 ENDP | | | | | 1899 | | | | | | 1900 | ; TABLE ( | OF SHIFT KEYS AND MA | SK VALUES | | | 1901 | | | | | E87E | 1902 | K6 LABEL | BYTE | | | E87E 52 | 1903 | DB | INS_KEY | ; INSERT KEY | | E87F 3A | 1904 | DB | CAPS_KEY,NUM_KEY, | SCROLL_KEY,ALT_KEY,CTL_KEY | | E880 45 | | | | | | E881 46 | | | | | | E882 38 | | | | | | E883 1D | | | | | | E884 2A | 1905 | DB | LEFT_KEY,RIGHT_KE | Y | | E885 36 | | | | | | 8000 | 1906 | K6L EQU | \$-K6 | | | | 1907 | | 410V T101F | | | | 1908<br>1909 | ; SHIFT I | MAJIN TABLE | | | E886 | 1910 | K7 LABEL | BYTE | | | E886 80 | 1911 | DB DB | INS_SHIFT | ; INSERT MODE SHIFT | | E887 40 | 1912 | DB | | IFT,SCROLL_SHIFT,ALT_SHIFT,CTL_SHIFT | | E888 20 | | | | | | E889 10 | | | | | | E88A 08 | | | | | | E88B 04 | | | | | | E88C 02 | 1913 | DB | LEFT_SHIFT,RIGHT_ | SHIFT | | E88D 01 | | | | | | | 1914 | | | | | | 1915 | ; SCAN C | DDE TABLES | | | | 1916 | | | | | E88E 1B | 1917 | К8 | DB 27,-1,0,- | 1,-1,-1,30,-1 | | E88F FF | | | | | | E890 00 | | | | | | E891 FF | | | | | | E892 FF<br>E893 FF | | | | | | E894 1E | | | | | | E895 FF | | | | | | E896 FF | 1918 | | DB -1,-1,-1, | 31,-1,127,-1,17 | | E897 FF | 1710 | | ., ., ., | 32, 2,20, 2,20 | | E898 FF | | | | | | E899 1F | | | | | | E89A FF | | | | | | E89B 7F | | | | | | E89C FF | | | | | | E89D 11 | | | | | | E89E 17 | 1919 | | DB 23,5,18,2 | 0,25,21,9,15 | | E89F 05 | | | | | | E8A0 12 | | | | | | E8A1 14 | | | | | | E8A2 19 | | | | | | E8A3 15 | | | | | | E8A4 09<br>E8A5 OF | | | | | | E8A5 UF<br>E8A6 10 | 1920 | | DB 16,27,29, | 10,-1,1,19 | | E8A7 1B | 1720 | | 55 10,27,29, | **, *,*,*, | | E8A8 1D | | | | | | E8A9 OA | | | | | | E8AA FF | | | | | | EBAB 01 | | | | | | E8AC 13 | | | | | | ESAD 04 | 1921 | | DB 4,6,7,8,1 | 0,11,12,-1,-1 | | EBAE 06 | | | | | | E8AF 07 | | | | | | E8B0 08 | | | | | | E8B1 0A | | | | | | E8B2 0B | | | | | | E8B3 0C | | | | | | E8B4 FF | | | | | | E8B5 FF | | | | | | E8B6 FF<br>E8B7 FF | 1922 | | DB -1,-1,28, | 26,24,3,22,2 | | E887 FF<br>E888 1C | | | | | | C000 IC | | | | | | L0C 0 | ВЈ | LINE | SOURCE | | | |------------------------------------------------------|--------------------------------------------|------|-------------|------|-----------------------------------------| | E8B9 | 1A | | | | | | E8BA | | | | | | | E8BB | | | | | | | E8BC | | | | | | | E8BD | | | | | | | E8BE | | 1923 | | DB | 14,13,-1,-1,-1,-1,-1 | | E8BF | OD | | | | | | E8C0 | FF | | | | | | E8C1 | FF | | | | | | E8C2 | FF | | | | | | E8C3 | FF | | | | | | E8C4 | FF | | | | | | E8C5 | FF | | | | | | E8C6 | 20 | 1924 | | DB | ' ',-1 | | E8C7 | FF | | | | | | | | 1925 | ; CTL TABLE | SCAN | | | E8C8 | | 1926 | K9 LABEL | BYTE | | | E8C8 | | 1927 | | DB | 94,95,96,97,98,99,100,101 | | E8C9 | | | | | | | E8CA | | | | | | | E8CB | | | | | | | E8CC | | | | | | | E8CD | | | | | | | E8CE | | | | | | | E8CF | | | | | | | E8D0 | | 1928 | | DB | 102,103,-1,-1,119,-1,132,-1 | | E8D1 | | | | | | | E8D2 | | | | | | | E8D3 | | | | | | | E8D4 | | | | | | | E8D5<br>E8D6 | | | | | | | E8D7 | | | | | | | E8D8 | | 1929 | | DB | 115,-1,116,-1,117,-1,118,-1 | | E8D9 | | 1,2, | | 00 | 113,-1,110,-1,117,-1,110,-1 | | E8DA | | | | | | | E8DB | | | | | | | EBDC | | | | | | | EBDD | | | | | | | E8DE | | | | | | | E8DF | | | | | | | E8E0 | FF | 1930 | | DB | -1 | | | | 1931 | ; LC TABLE | | | | E8E1 | | 1932 | K10 LABEL | BYTE | | | E8E1 | 1B | 1933 | | DB | 01BH,'1234567890-=',08H,09H | | E8E2 | 31323334353637 | | | | | | | 3839302D3D | | | | | | E8EE | | | | | | | E8EF | 09 | | | | | | | 71776572747975 | 1934 | | DB | 'qwertyuiop[]',0DH,-1,'asdfghjkl;',027H | | | 696F705B5D | | | | | | E8FC | | | | | | | E8FD | | | | | | | | 6173646667686A | | | | | | | 6B6C3B | | | | | | E908 | | 1075 | | | | | E909<br>E90A | | 1935 | | DB | 60H,-1,5CH,'zxcvbnm,./',-1,'*',-1,' | | E90A | | | | | | | | 7A786376626E6D | | | | | | | 2C2E2F | | | | | | E916 | | | | | | | E917 | | | | | | | E918 | | | | | | | E919 | | | | | | | E91A | | 1936 | | DB | -1 | | - | | | ; UC TABLE | | = | | E91B | | | K11 LABEL | | | | | 10 | 1939 | | | 27,'!@#\$',37,05EH,'&*()_+',08H,0 | | E91B | 10 | | | - | | | E91B | 21402324 | | | | | | E91B | 21402324 | | | | | | E91B<br>E91C | 21402324<br>25 | | | | | | E91B<br>E91C<br>E920<br>E921 | 21402324<br>25 | | | | | | E91B<br>E91C<br>E920<br>E921<br>E922<br>E928 | 21402324<br>25<br>5E<br>262A28295F2B<br>08 | | | | | | E91B<br>E91C<br>E920<br>E921<br>E922<br>E928 | 21402324<br>25<br>5E<br>262A28295F2B<br>08 | | | | | | E91B<br>E91C<br>E920<br>E921<br>E922<br>E928<br>E929 | 21402324<br>25<br>5E<br>262A28295F2B<br>08 | 1940 | | DB | 'QHERTYUIOP(}',ODH,-1,'ASDFGHJKL:"' | ``` LOC OBJ LINE SOURCE E936 OD E937 FF E938 4153444647484A 4B4C3A22 07EH,-1,'|ZXCVBNM<>?',-1,0,-1,' ',-1 E943 7F 1941 nn. E944 FF E945 7C5A584356424E 4D3C3E3F EGEN EE E951 00 E952 FF E953 20 E954 FF 1942 ;---- UC TABLE SCAN K12 LABEL BYTE F955 1943 E955 54 1944 DB 84,85,86,87,88,89,90 E956 55 F957 56 E958 57 E959 58 E95A 59 E95B 5A E95C 5B 1945 DB 91,92,93 E950 5C E95E 5D 1946 ;---- ALT TABLE SCAN E95F 1947 K13 LABEL BYTE E95F 68 1948 DB 104,105,106,107,108 E960 69 E961 6A E962 6B E963 6C E964 6D 1949 DВ 109.110.111.112.113 E965 6E E966 6F E967 70 E968 71 1950 ;---- NUM STATE TABLE F969 1951 K14 LABEL BYTE E969 3738392D343536 1952 DB '789-456+1230.' 2B313233302E 1953 ;---- BASE CASE TABLE E976 1954 K15 LABEL BYTE E976 47 1955 nn 71,72,73,-1,75,-1,77 E977 48 E978 49 E979 FF F974 4B E97B FF E97C 4D E97D FF 1956 DB -1,79,80,81,82,83 E97E 4F F97F 50 E980 51 E981 52 E982 53 1957 ;---- KEYBOARD INTERRUPT ROUTINE 1958 1959 E987 1960 ORG 0E987H KB_INT PROC E987 1961 FAR F987 FB 1962 STI : ALLOW FURTHER INTERRUPTS E988 50 1963 PUSH AX E989 53 1964 PUSH вх E98A 51 1965 PUSH СX F98R 52 1966 PUSH ny E98C 56 1967 PUSH ST E98D 57 1968 PUSH DI E98E 1E 1969 PUSH E98F 06 1970 PUSH ES E990 FC 1971 CLD : FORWARD DIRECTION F991 F84415 1972 CALL DDS E994 E460 1973 IN AL,KB_DATA ; READ IN THE CHARACTER E996 50 1974 PUSH ; SAVE IT AX E997 E461 1975 IN AL,KB_CTL GET THE CONTROL PORT E999 8AE0 ; SAVE VALUE 1976 MOV AH,AL E99B 0C80 1977 OR AL,80H ; RESET BIT FOR KEYBOARD ``` ``` LOC OBJ LINE SOURCE E99D E661 1978 OUT KB CTL,AL E99F 86F0 1979 XCHG AH . A1 # GET BACK ORIGINAL CONTROL E9A1 E661 1980 OUT KB_CTL,AL ; KB HAS BEEN RESET E9A3 58 1981 POP AX ; RECOVER SCAN CODE E9A4 8AE0 1982 MOV AH.AL I SAVE SCAN CODE TN AH ALSO 1983 :---- TEST FOR OVERRIN SCAN CODE FROM KEYROARD 1984 1985 E9A6 3CFF 1986 ; IS THIS AN OVERRUN CHAR AL, OFFH E9A8 7503 1987 JNZ K16 ; NO, TEST FOR SHIFT KEY E9AA E97A02 1988 JMP K62 ; BUFFER FULL BEEP 1989 1990 ;---- TEST FOR SHIFT KEYS 1991 E9AD 1992 K16: : TEST SHIFT F94D 247F 1993 ΔND A1.07FH ; TURN OFF THE BREAK BIT FOAF OF 1994 PUSH cs ; ESTABLISH ADDRESS OF SHIFT TABLE E9B0 07 1995 E9B1 BF7EE8 1996 MOV DI,OFFSET K6 ; SHIFT KEY TABLE F984 B90800 1997 MOV CX-K61 : LENGTH F9B7 F2 1998 PEPNE SCASB ; LOOK THROUGH THE TABLE FOR A MATCH E9B8 AE E9B9 8AC4 1999 AL,AH ; RECOVER SCAN CODE E9BB 7403 ; JUMP IF MATCH FOUND 2000 JΕ K17 ; IF NO MATCH, THEN SHIFT NOT FOUND E980 E98500 2001 .IMP K25 2002 2003 ;---- SHIFT KEY FOUND 2004 : ADJUST PTP TO SCAN CODE MICH E9CO 81FF7FF8 2005 K17: SUB DI.DEESET K6+1 F9C4 2F8AA586F8 2006 MOV AH,CS:K7[DI] ; GET MASK INTO AH E9C9 A880 2007 TEST AL,80H ; TEST FOR BREAK KEY E9CB 7551 K23 ; BREAK_SHIFT_FOUND 2009 ;---- SHIFT MAKE FOUND, DETERMINE SET OR TOGGLE 2010 2011 E9CD 80FC10 AH, SCROLL_SHIFT E9D0 7307 2013 JAE K18 ; IF SCROLL SHIFT OR ABOVE, TOGGLE KEY 2014 2015 :---- PLAIN SHIFT KEY, SET SHIFT ON 2016 ; TURN ON SHIFT BIT E9D2 08261700 KB_FLAG,AH E9D6 E98000 JMP 2018 K26 : INTERRUPT RETURN 2019 2020 ;---- TOGGLED SHIFT KEY, TEST FOR 1ST MAKE OR NOT 2021 2022 K18: : SHIFT-TOGGLE E9D9 F606170004 2023 TEST KB FLAG, CTL SHIFT ; CHECK CTL SHIFT STATE E9DE 7565 2024 JNZ K25 ; JUMP IF CTL STATE E9E0 3C52 2025 CMP AL, INS_KEY ; CHECK FOR INSERT KEY E9E2 7522 JNZ 2026 K22 ; JUMP IF NOT INSERT KEY E9E4 F606170008 2027 TEST KB_FLAG, ALT_SHIFT ; CHECK FOR ALTERNATE SHIFT E9E9 755A 2028 JNZ K25 : JUMP TE ALTERNATE SHIFT F9FR F606170020 2029 K19: TEST KB_FLAG, NUM_STATE ; CHECK FOR BASE STATE E9F0 750D 2030 INZ K21 ; JUMP IF NUM LOCK IS ON E9F2 F606170003 TEST KB_FLAG, LEFT_SHIFT+ RIGHT_SHIFT E9F7 740D 2032 ; JUMP IF BASE STATE JZ K22 2033 2034 K20: ; NUMERIC ZERO, NOT INSERT KEY MOV E9F9 B83052 2035 AX, 5230H ; PUT OUT AN ASCII ZERO 2036 JMP ; BUFFER_FILL K21: ; MIGHT BE NUMERIC 2037 E9FF TEST KB_FLAG, LEFT_SHIFT+ RIGHT_SHIFT E9FF F606170003 2038 EA04 74F3 2039 JΖ K20 ; JUMP NUMERIC, NOT INSERT 2040 ; SHIFT TOGGLE KEY HIT; PROCESS IT EA06 2041 FA06 84261800 2042 TEST AH,KB_FLAG_1 ; IS KEY ALREADY DEPRESSED ; JUMP IF KEY ALREADY DEPRESSED EAOA 754D 2043 JNZ K26 ; INDICATE THAT THE KEY IS DEPRESSED EAOC 08261800 2044 OR KB FLAG 1,AH EA10 30261700 2045 XOR KB_FLAG,AH ; TOGGLE THE SHIFT STATE EA14 3C52 2046 CMP AL, INS_KEY ; TEST FOR 1ST MAKE OF INSERT KEY EA16 7541 ; JUMP IF NOT INSERT KEY 2047 JNE K26 AX,INS_KEY*256 ; SET SCAN CODE INTO AH, O INTO AL FA18 B80052 2048 MOV EA1B E9B701 2049 JMP K57 : PUT INTO OUTPUT BUFFER 2050 2051 ;---- BREAK SHIFT FOUND 2052 ; BREAK-SHIFT-FOUND EALE 2053 K23: ``` ``` LOC OBJ LINE SOURCE EAIE 80FC10 2054 CMP AH, SCROLL SHIFT ; IS THIS A TOGGLE KEY EA21 731A 2055 JAE K24 ; YES, HANDLE BREAK TOGGLE FA23 F6D4 NOT ; INVERT MASK 2056 ΔН FA25 20261700 2057 AND KB FLAG.AH ; TURN OFF SHIFT BIT EA29 3CB8 2058 CMP AL,ALT_KEY+80H ; IS THIS ALTERNATE SHIFT RELEASE EA2B 752C 2059 JNE : INTERRUPT RETURN 2060 2061 :---- ALTERNATE SHIFT KEY RELEASED, GET THE VALUE INTO BUFFER 2062 FA2D A01900 2063 AL, ALT_INPUT EA30 B400 2064 MOV AH.O ; SCAN CODE OF 0 ALT INPUT-AH ; ZERO OUT THE FIELD EA72 88241000 2065 MOV EA36 3C00 2066 CMP AL,0 ; WAS THE INPUT=0 EA38 741F ; INTERRUPT_RETURN 2067 JΕ ; IT WASN'T, SO PUT IN BUFFER EA3A E9A101 2068 JMP K58 FA3D 2069 K24: : BREAK-TOGGLE EA3D F6D4 2070 ипт AH ; INVERT MASK EA3F 20261800 2071 KB_FLAG_1,AH ; INDICATE NO LONGER DEPRESSED AND ; INTERRUPT_RETURN EA43 EB14 2072 JMP SHORT K26 2073 2074 ;---- TEST FOR HOLD STATE 2075 EA45 2076 ; NO-SHIFT-FOUND EA45 3C80 2077 CMP AL,80H ; TEST FOR BREAK KEY EA47 7310 2078 JAE K26 ; NOTHING FOR BREAK CHARS FROM HERE ON FA49 F606180008 KB_FLAG_1,HOLD_STATE : ARE WE IN HOLD STATE 2079 TEST EA4E 7417 2080 JZ K28 ; BRANCH AROUND TEST IF NOT EA50 3C45 CMP 2081 AL,NUM_KEY EA52 7405 2082 JE K26 ; CAN'T END HOLD ON NUM_LOCK KB_FLAG_1,NOT HOLD_STATE : TURN OFF THE HOLD STATE BIT FA54 80261800F7 2083 ΔND ; INTERRUPT-RETURN EA59 2084 K26: EA59 FA 2085 CLI ; TURN OFF INTERRUPTS ; END OF INTERRUPT COMMAND EA5A B020 2086 MOV AL,EOI FASC F620 2087 ; SEND COMMAND TO INT CONTROL PORT OUT 020H.41 K27: FASE 2088 : INTERRUPT-RETURN-NO-FOT EA5E 07 2089 POP ES EASF 1F 2090 POP EA60 5F DI 2091 POP EA61 5E 2092 POP ST EA62 5A 2093 POP nν F463 59 2094 POP сх EA64 5B 2095 POP вх EA65 58 2096 POP ΔX : PESTORE STATE FA66 CF 2097 TDFT ; RETURN, INTERRUPTS BACK ON 2098 ; WITH FLAG CHANGE 2099 2100 ;---- NOT IN HOLD STATE, TEST FOR SPECIAL CHARS 2101 FA67 2102 K28: ; NO-HOLD-STATE EA67 F606170008 2103 TEST KB_FLAG,ALT_SHIFT ; ARE WE IN ALTERNATE SHIFT EA6C 7503 ; JUMP IF ALTERNATE SHIFT 2104 JNZ K29 EA6E E99100 ; JUMP IF NOT ALTERNATE 2105 JMP K38 2106 2107 ;---- TEST FOR RESET KEY SEQUENCE (CTL ALT DEL) 2108 2109 K29: : TEST-RESET EA71 F606170004 2110 TEST ; ARE WE IN CONTROL SHIFT ALSO KB_FLAG,CTL_SHIFT EA76 7433 2111 JZ K31 ; NO_RESET FA78 3053 2112 CMP AL, DEL_KEY ; SHIFT STATE IS THERE, TEST KEY EA7A 752F ; NO RESET 2114 ;---- CTL-ALT-DEL HAS BEEN FOUND, DO I/O CLEANUP 2115 2116 EA7C C70672003412 2117 MOV RESET_FLAG, 1234H ; SET FLAG FOR RESET FUNCTION EA82 EA5BE000F0 2118 JMP RESET ; JUMP TO POWER ON DIAGNOSTICS 2119 ;---- ALT-INPUT-TABLE 2120 FART 2121 K30 LABEL BYTE FA87 52 2122 DB 82,79,80,81,75,76,77 EA88 4F EA89 50 EA8A 51 FARR 4R F48C 4C EA8D 4D EA8E 47 2123 DB 71,72,73 : 10 NUMBERS ON KEYPAD FARE 48 ``` ``` LOC OBJ LINE SOURCE FAON 49 ;---- SUPER-SHIFT-TABLE 2124 16,17,18,19,20,21,22,23 ; A-Z TYPEWRITER CHARS EA91 10 2125 EA92 11 FA93 12 FA94 13 EA95 14 EA96 15 FA97 16 FA98 17 EA99 18 2126 nn 24,25,30,31,32,33,34,35 EA9A 19 EA9B 1E FAOC 1F EA9D 20 FAGE 21 EA9F 22 EAA0 23 EAA1 24 2127 DB 36.37.38.44.45.46.47.48 FAA2 25 FAA3 26 EAA4 2C EAA5 2D EAA6 2E FAA7 2F FAAR 30 EAA9 31 2128 49,50 EAAA 32 2129 2130 ;---- IN ALTERNATE SHIFT, RESET NOT FOUND 2131 EAAB 2132 K31: ; NO-RESET FAAR 3C39 : TEST FOR SPACE KEY 2133 CMB 41.57 FAAD 7505 2134 INF K32 ; NOT THERE EAAF B020 2135 MOV AL,' ' ; SET SPACE CHAR EAB1 E92101 2136 ; BUFFER FILL 2137 ;---- LOOK FOR KEY PAD ENTRY 2138 2139 EAB4 2140 ; ALT-KEY-PAD EAB4 BF87EA 2141 MOV DI,OFFSET K30 ; ALT-INPUT-TABLE EAB7 B90A00 2142 : LOOK FOR ENTRY LISTING KEYPAD MOV CX.10 FARA F2 2143 REPNE SCASB ; LOOK FOR MATCH EABB AE EABC 7512 2144 JNE K33 ; NO_ALT_KEYPAD EABE 81EF88EA 2145 DI,OFFSET K30+1 ; DI NOW HAS ENTRY VALUE SUB S GET THE CURRENT BYTE FAC2 A01900 2146 MOV AL, ALT_INPUT FACS B40A 2147 MOV AH,10 ; MULTIPLY BY 10 EAC7 F6E4 2148 EAC9 03C7 2149 ADD AX,DI ; ADD IN THE LATEST ENTRY ALT INPUT, AL STORE IT AWAY FACB A21900 2150 MOV EACE EB89 2151 JMP K26 : THROW AWAY THAT KEYSTROKE 2152 2153 ;---- LOOK FOR SUPERSHIFT ENTRY 2154 K33: EADO 2155 : NO-ALT-KEYPAD EADO C606190000 2156 MOV ALT_INPUT,0 ; ZERO ANY PREVIOUS ENTRY INTO INPUT EAD5 B91A00 2157 MOV CX,26 ; DI,ES ALREADY POINTING EAD8 F2 2158 REPNE SCASB ; LOOK FOR MATCH IN ALPHABET EAD9 AE FADA 7505 2159 INF K34 ; NOT FOUND, FUNCTION KEY OR OTHER FADC BOOD 2160 MOV AL,0 ; ASCII CODE OF ZERO EADE E9F400 2161 K57 ; PUT IT IN THE BUFFER 2162 ;---- LOOK FOR TOP ROW OF ALTERNATE SHIFT 2163 2164 EAE1 2165 K34: ; ALT-TOP-ROW 2166 CMP AL,2 ; KEY WITH '1' ON IT ; NOT ONE OF INTERESTING KEYS EAE3 720C 2167 K35 JB AL,14 ; IS IT IN THE REGION FAF5 3COF 2168 CMP EAE7 7308 2169 JAE K35 ; ALT-FUNCTION EAE9 80C476 ADD AH,118 ; CONVERT PSUEDO SCAN CODE TO RANGE 2170 ; INDICATE AS SUCH MOV AL,0 EAEC BOOO 2171 ; BUFFER FILL FAFF F9F400 2172 JMP K57 2173 ;---- TRANSLATE ALTERNATE SHIFT PSEUDO SCAN CODES 2174 ``` ``` LOC OBJ LINE SOURCE EAF1 2176 K35: : ALT-FUNCTION FAFT 3C3B СМР 2177 41.59 : TEST FOR IN TARIF FAF3 7303 2178 JAE K37 ; ALT-CONTINUE EAF5 2179 K36: : CLOSE-RETURN EAF5 E961FF ; IGNORE THE KEY 2180 JMP K26 FAFA 2181 K37: : ALT-CONTINUE FAFR 3C47 2182 CMD AL,71 ; IN KEYPAD REGION EAFA 73F9 2183 JAF ; IF SO, IGNORE EAFC BB5FE9 2184 MOV BX,OFFSET K13 ; ALT SHIFT PSEUDO SCAN TABLE FAFF F91B01 : TRANSLATE THAT 2185 IMP 81.4 2186 2187 :---- NOT IN ALTERNATE SHIFT 2188 EB02 2189 K38: : NOT-ALT-SHIFT TEST KB_FLAG,CTL_SHIFT ; ARE WE IN CONTROL SHIFT FB02 F606170004 2190 FB07 7458 2191 .17 K44 : NOT-CTL-SHIFT 2192 ;---- CONTROL SHIFT, TEST SPECIAL CHARACTERS 2193 :---- TEST FOR BREAK AND PAUSE KEYS 2194 2195 AL, SCROLL_KEY EB09 3C46 2196 CMP ; TEST FOR BREAK EB0B 7518 2197 JNE K39 ; NO-BREAK BX.BUFFER START : RESET BUFFER TO EMPTY EB0D 8B1E8000 2198 MOV FR11 891F1400 2199 MOV BUFFER_HEAD,BX EB15 891E1C00 2200 MOV BUFFER_TAIL,BX ; TURN ON BIOS_BREAK BIT EB19 C606710080 2201 MOV BIOS_BREAK,80H EB1E CD1B INT ; BREAK INTERRUPT VECTOR 2202 1BH ; PUT OUT DUMMY CHARACTER EB20 2BC0 2203 SUB AY.AY EB22 E9B000 2204 JMP K57 ; BUFFER FILL EB25 2205 K39: ; NO-BREAK EB25 3C45 2206 CMP AL, NUM_KEY ; LOOK FOR PAUSE KEY FB27 7521 2207 JNF : NO-PAUSE K41 ; TURN ON THE HOLD FLAG FR29 SONFISONOS KB_FLAG_1,HOLD_STATE 2208 nρ FB2F B020 2209 MOV AL, EOI ; END OF INTERRUPT TO CONTROL PORT EB30 E620 020H,AL ; ALLOW FURTHER KEYSTROKE INTS 2210 OUT 2211 ;---- DURING PAUSE INTERVAL, TURN CRT BACK ON 2212 2213 EB32 803E490007 CMP CRT_MODE,7 ; IS THIS BLACK AND WHITE CARD 2214 FB37 7407 2215 JE K40 ; YES, NOTHING TO DO EB39 BAD803 DX,03D8H MOV : PORT FOR COLOR CARD 2216 AL,CRT_MODE_SET FR3C 406500 2217 MOV ; GET THE VALUE OF THE CURRENT MODE EB3F EE 2218 OUT DX,AL ; SET THE CRT MODE, SO THAT CRT IS ON EB40 2219 ; PAUSE-LOOP EB40 F606180008 2220 TEST KB_FLAG_1,HOLD_STATE EB45 75F9 ; LOOP UNTIL FLAG TURNED OFF 2221 JNZ K40 EB47 E914FF JMP ; INTERRUPT_RETURN_NO_EOI 2222 K27 K41: EB4A 2223 ; NO-PAUSE 2225 ;---- TEST SPECIAL CASE KEY 55 2226 EB4A 3C37 2227 CMD AL . 55 EB4C 7506 2228 JNE K42 ; NOT-KEY-55 EB4E B80072 2229 MOV AX,114*256 ; START/STOP PRINTING SWITCH EB51 E98100 2230 JMP K57 ; BUFFER_FILL 2231 ;---- SET UP TO TRANSLATE CONTROL SHIFT 2232 2233 : NOT-KEY-55 EB54 BB8EE8 2235 MOV BX,OFFSET K8 ; SET UP TO TRANSLATE CTL EB57 3C3B 2236 CMP 41.59 : IS IT IN TABLE 2237 ; CTL-TABLE-TRANSLATE EB59 7276 2238 JB ; YES, GO TRANSLATE CHAR 2239 K43: ; CTL-TABLE-TRANSLATE EB5B BBC8E8 2240 MOV BX.OFFSET K9 : CTL TABLE SCAN FRSE EGRCOO 2241 IMD K63 : TRANSLATE SCAN 2242 ;---- NOT IN CONTROL SHIFT 2243 2244 EB61 2245 K44: : NOT-CTL-SHIFT FB61 3C47 2246 CMP AL,71 ; TEST FOR KEYPAD REGION EB63 732C 2247 JAE ; HANDLE KEYPAD REGION K48 EB65 F606170003 2248 TEST KB_FLAG, LEFT_SHIFT+RIGHT_SHIFT EB6A 745A 2249 ; TEST FOR SHIFT STATE JΖ K54 2250 2251 ;---- UPPER CASE, HANDLE SPECIAL CASES 2252 ``` ``` SOURCE EB6C 3C0F 2253 CMP AL.15 BACK TAR KEY FB6F 7505 2254 INF K45 NOT-BACK-TAB EB70 B8000F 2255 MOV AX,15*256 ; SET PSEUDO SCAN CODE EB73 EB60 2256 JMP SHORT K57 ; BUFFER_FILL FR75 2257 K45: : NOT-BACK-TAR EB75 3C37 2258 CMP 41.55 . DOTHT SCREEN KEY FR77 7509 2250 JNF K46 ; NOT-PRINT-SCREEN 2260 ;---- ISSUE INTERRUPT TO INDICATE PRINT SCREEN FUNCTION 2261 2262 EB79 B020 2263 MOV AL.FOT : FND OF CURPENT INTERPURT FR7R F620 2264 DUT 020H.AL ; SO FURTHER THINGS CAN HAPPEN FB7D CD05 ; ISSUE PRINT SCREEN INTERRUPT 2265 INT EB7E E9DCEE 2266 JMP K27 ; GO BACK WITHOUT EDI OCCUPRING EB82 2267 K46: : NOT-PRINT-SCREEN FR82 3C3R 2268 CHD A1 . 50 ; FUNCTION KEYS EB84 7206 2269 JB : NOT-UPPER-FUNCTION EB86 BB55E9 MOV BX,OFFSET K12 ; UPPER CASE PSEUDO SCAN CODES EB89 E99100 2271 JMP K63 ; TRANSLATE SCAN FRAC 2272 K47: ; NOT-UPPER-FUNCTION EB8C BB1BE9 2273 MOV BX,OFFSET K11 ; POINT TO UPPER CASE TABLE EB8F EB40 2274 JMP SHORT K56 ; OK, TRANSLATE THE CHAR 2275 ;---- KEYPAD KEYS, MUST TEST NUM LOCK FOR DETERMINATION 2276 2277 FR91 2278 EB91 F606170020 2279 TEST KB_FLAG, NUM_STATE ; ARE WE IN NUM_LOCK EB96 7520 2280 JNZ K52 : TEST FOR SURE EB98 F606170003 2281 TEST KB_FLAG, LEFT_SHIFT+RIGHT_SHIFT ; ARE WE IN SHIFT STATE FR9D 7520 2282 JNZ K53 ; IF SHIFTED, REALLY NUM STATE 2283 2284 ;---- BASE CASE FOR KEYPAD 2285 EB9F K49: 2286 : BASE-CASE FB9F 3C4A 2287 CMP AL,74 ; SPECIAL CASE FOR A COUPLE OF KEYS EBA1 740B 2288 JE ; MINUS EBA3 3C4E 2289 CMP AL,78 EBA5 740C 2290 JF K51 FBA7 2C47 2291 SUB AL.71 ; CONVERT ORIGIN EBA9 BB76E9 2292 MOV BX,OFFSET K15 ; BASE CASE TABLE EBAC EB71 2293 SHORT K64 ; CONVERT TO PSEUDO SCAN 2294 K50: EBAE B82D4A 2295 MOV AY.76#2564'-' : MTNUS EBB1 EB22 2296 JMP SHORT K57 ; BUFFER_FILL FRR3 2297 K51: EBB3 B82B4E MOV AX,78*256+'+' ; PLUS EBB6 EB1D 2299 JMP SHORT K57 ; BUFFER FILL 2300 2301 ;---- MIGHT BE NUM LOCK, TEST SHIFT STATUS 2302 2303 K52: : ALMOST-NUM-STATE EBB8 F606170003 2304 TEST KB_FLAG, LEFT_SHIFT+RIGHT_SHIFT EBBD 75E0 2305 JNZ K49 ; SHIFTED TEMP OUT OF NUM STATE EBBF 2306 K53: ; REALLY_NUM_STATE EBBF 2C46 SUB AL,70 CONVERT ORIGIN EBC1 BB69E9 2308 MOV BX,OFFSET K14 ; NUM STATE TABLE EBC4 EB0B 2309 JMP SHORT K56 ; TRANSLATE CHAR 2310 2311 ;---- PLAIN OLD LOWER CASE 2312 2313 K54: ; NOT-SHIFT EBC6 3C3B 2314 CMD AL,59 ; TEST FOR FUNCTION KEYS FRC8 7204 2315 JB K55 ; NOT-LOWER-FUNCTION EBCA BOOO ΜΩν AL,0 ; SCAN CODE IN AH ALREADY EBCC EB07 2317 JMP SHORT K57 : BUFFFP FTII EBCE K55: 2318 ; NOT-LOWER-FUNCTION EBCE BBE1E8 2319 MOV BX,OFFSET K10 ; LC TABLE 2320 ;---- TRANSLATE THE CHARACTER 2322 EBD1 2323 K56: : TRANSLATE-CHAR FRD1 FFCA 2324 DEC AĹ. ; CONVERT ORIGIN EBD3 2ED7 2325 XLAT CS:K11 ; CONVERT THE SCAN CODE TO ASCII 2326 2327 1---- PUT CHARACTER INTO BUFFFR 2328 EBD5 2329 K57: : BUFFER-FILL ``` LOC OBJ LINE ``` LOC OBJ LINE SOURCE EBDS 3CEE 2330 CMP AL,-1 : IS THIS AN IGNORE CHAR EBD7 741F ; YES, DO NOTHING WITH IT 2331 JE K59 FRD9 ANFCEF 2332 CMP AH . - 1 ; LOOK FOR -1 PSEUDO SCAN FRDC 7414 2333 JE K 59 ; NEAR_INTERRUPT_RETURN 2334 2335 3---- HANDLE THE CAPS LOCK PROBLEM 2336 : BUFFER-FILL-NOTEST EDDE 2337 KSA: FBDF F606170040 2338 TEST KB FLAG, CAPS STATE ; ARE WE IN CAPS LOCK STATE EBE3 7420 SKIP IF NOT 2339 JΖ 2340 2341 THE THE CAPS LOCK STATE 2342 KB FLAG, LEFT SHIFT+RIGHT SHIFT ; TEST FOR SHIFT STATE ERF5 F606170003 2343 TEST EBEA 740F 2344 JZ K60 ; IF NOT SHIFT, CONVERT LOWER TO UPPER 2345 2346 ;---- CONVERT ANY UPPER CASE TO LOWER CASE 2347 EBEC 3C41 2348 CMP AL, 'A' ; FIND OUT IF ALPHABETIC FREE 7215 ; NOT_CAPS_STATE 2349 IB. K61 41.'7' EREO 3C5A 2350 СМР EBF2 7711 2351 AL. K61 ; NOT CAPS STATE EBF4 0420 2352 ADD AL,'a'-'A' EBF6 EBOD SHORT K61 ; NOT CAPS STATE 2353 JMP FBF8 K59: : NEAR-INTERRUPT-RETURN 2354 EBF8 E95FFE 2355 IMD K26 : INTERRUPT RETURN 2356 2357 ;---- CONVERT ANY LOWER CASE TO UPPER CASE 2358 FRER 2359 K60: ; LOWER-TO-UPPER EBFB 3C61 2360 CMP AL,'a' ; FIND OUT IF ALPHABETIC EBFD 7206 ; NOT_CAPS_STATE JВ K61 EBFF 3C7A 2362 CMP AL,'z' EC01 7702 2363 ; NOT_CAPS_STATE JA K61 FC03 2C20 2364 SUB AL, 'a'-'A' ; CONVERT TO UPPER CASE K61: ; NOT-CAPS-STATE EC05 2365 MOV BX,BUFFER_TAIL EC05 8B1E1C00 2366 GET THE END POINTER TO THE BUFFER EC09 8BF3 ; SAVE THE VALUE 2367 MOV SIBX FCOR FRATEC 2368 CALL к4 : ADVANCE THE TATE ECOE 3B1E1A00 2369 CMP BX,BUFFER_HEAD ; HAS THE BUFFER WRAPPED AROUND EC12 7413 2370 JE K62 ; BUFFER_FULL_BEEP EC14 8904 2371 MOV [SI].AX ; STORE THE VALUE EC16 891E1C00 2372 MOV BUFFER_TAIL,BX ; MOVE THE POINTER UP ; INTERRUPT RETURN ECIA E93CFE 2373 JMP K26 2374 ;---- TRANSLATE SCAN FOR PSEUDO SCAN CODES 2375 2376 FC1D K63: 1 TRANSLATE-SCAN 2377 EC1D 2C3B 2378 SUB AL.59 ; CONVERT ORIGIN TO FUNCTION KEYS EC1F 2379 K64: ; TRANSLATE-SCAN-ORGD EC1F 2ED7 2380 XI AT CS:K9 ; CTL TABLE SCAN EC21 8AF0 MOV : PUT VALUE INTO AH 2381 AH.AI EC23 B000 2382 MOV AL,0 ; ZERO ASCII CODE EC25 EBAE 2383 JMP K57 ; PUT IT INTO THE BUFFER 2384 2385 KB_INT ENDP 2386 ;---- BUFFER IS FULL, SOUND THE BEEPER 2387 2388 ; BUFFER-FULL-BEEP EC27 2389 K62: ; END OF INTERRUPT COMMAND FC27 B020 2390 MOV AL FOT EC29 E620 2391 OUT 20H.AL ; SEND COMMAND TO INT CONTROL PORT EC2B BB8000 2392 MOV BX.080H ; NUMBER OF CYCLES FOR 1/12 SECOND TONE EC2E E461 ; GET CONTROL INFORMATION 2393 IN AL, KB CTL FC30 50 : SAVE 2394 PUSH ΔX FC31 2395 K65: : BEEP-CYCLE EC31 24FC 2396 AND AL, OFCH ; TURN OFF TIMER GATE AND SPEAKER DATA ; OUTPUT TO CONTROL EC33 E661 2397 OUT KB CTL.AL CX,48H ; HALF CYCLE TIME FOR TONE EC35 B94800 2398 MOV FC38 2399 K66: EC38 E2FE 2400 LOOP K66 ; SPEAKER OFF EC3A OCO2 ; TURN ON SPEAKER BIT 2401 OR ; OUTPUT TO CONTROL EC3C E661 2402 OUT KB_CTL,AL ; SET UP COUNT FC3F B94800 2403 MOV CX 48H EC41 2404 K67. EC41 E2FE 2405 LOOP K67 3 ANOTHER HALF CYCLE ; TOTAL TIME COUNT EC43 4B 2406 DEC вх ``` ``` LOC OBJ LINE SOURCE 2407 DO ANOTHER CYCLE EC44 75FB JNZ K65 EC46 58 2408 POP AY : RECOVER CONTROL EC47 E661 2409 OUT KB_CTL,AL ; OUTPUT THE CONTROL EC49 E912FE 2410 2411 2412 ROS CHECKSUM SUBROUTINE 2413 ROS_CHECKSUM PROC NEAR ; NEXT_ROS_MODULE HOV CX,8192 ; NUMBER OF BYTES TO ADD EC4C 2414 EC4C B90020 2415 ROS_CHECKSUM_CNT: EC4F 2416 ; ENTRY FOR OPTIONAL ROS TEST EC4F 32C0 2417 2418 EC51 EC51 0207 2419 AL,DS:[BX] ; POINT TO NEXT BYTE EC53 43 2420 INC BX FC54 F2FB 2421 LOOP C26 ; ADD ALL BYTES IN ROS MODULE ; SUM = 0? EC56 OACO 2422 OR AL,AL EC58 C3 2423 RET 2424 ROS_CHECKSUM 2425 2426 :-- INT 13 ----- 2427 ; DISKETTE I/O THIS INTERFACE PROVIDES ACCESS TO THE 5 1/4" DISKETTE DRIVES 2429 (AH)=0 RESET DISKETTE SYSTEM 2430 2431 HARD RESET TO NEC, PREPARE COMMAND, RECAL REQUIRED (AH)=1 READ THE STATUS OF THE SYSTEM INTO (AL) 2433 DISKETTE_STATUS FROM LAST OPERATION IS USED 2434 2435 2436 ; REGISTERS FOR READ/WRITE/VERIFY/FORMAT 2437 (DL) - DRIVE NUMBER (0-3 ALLOWED, VALUE CHECKED) 2438 (DH) - HEAD NUMBER (0-1 ALLOWED, NOT VALUE CHECKED) 2439 (CH) - TRACK NUMBER (0-39, NOT VALUE CHECKED) 2440 (CL) - SECTOR NUMBER (1-8, NOT VALUE CHECKED, NOT USED FOR FORMAT) (AL) - NUMBER OF SECTORS ( MAX = 8, NOT VALUE CHECKED, NOT USED : 2442 2443 FOR FORMAT) 2444 (ES:BX) - ADDRESS OF BUFFER ( NOT REQUIRED FOR VERIFY) 2445 2446 (AH)=2 READ THE DESIRED SECTORS INTO MEMORY 2447 (AH)=3 WRITE THE DESTRED SECTORS FROM MEMORY 2448 (AH)=4 VERIFY THE DESIRED SECTORS 2449 (AH)=5 FORMAT THE DESIRED TRACK FOR THE FORMAT OPERATION, THE BUFFER POINTER (ES,BX) 2451 MUST POINT TO THE COLLECTION OF DESIRED ADDRESS FIELDS 2452 FOR THE TRACK. EACH FIELD IS COMPOSED OF 4 BYTES. 2453 (C.H.R.N), WHERE C = TRACK NUMBER, H=HEAD NUMBER, R = SECTOR NUMBER, N= NUMBER OF BYTES PER SECTOR 2454 2455 (00=128, 01=256, 02=512, 03=1024). THERE MUST BE ONE 2456 ENTRY FOR EVERY SECTOR ON THE TRACK. THIS INFORMATION 2457 IS USED TO FIND THE REQUESTED SECTOR DURING READ/WRITE 2458 ACCESS. 2460 ; DATA VARIABLE -- DISK_POINTER DOUBLE WORD POINTER TO THE CURRENT SET OF DISKETTE PARAMETERS 2461 ; OUTPUT 2462 AH = STATUS OF OPERATION STATUS BITS ARE DEFINED IN THE EQUATES FOR DISKETTE STATUS VARIABLE IN THE DATA SEGMENT OF THIS 2465 2466 MODULE. 2467 CY = 0 SUCCESSFUL OPERATION (AH=0 ON RETURN) CY = 1 FAILED OPERATION (AH HAS ERROR REASON) FOR READ/WRITE/VERIFY 2470 DS.BX.DX.CH.CL PRESERVED 2471 AL = NUMBER OF SECTORS ACTUALLY READ 2472 **** AL MAY NOT BE CORRECT IF TIME OUT ERROR OCCURS NOTE: IF AN ERROR IS REPORTED BY THE DISKETTE CODE, THE APPROPRIATE ACTION IS TO RESET THE DISKETTE, THEN RETRY : 2475 THE OPERATION. ON READ ACCESSES, NO MOTOR START DELAY 2476 IS TAKEN, SO THAT THREE RETRIES ARE REQUIRED ON READS 2477 TO ENSURE THAT THE PROBLEM IS NOT DUE TO MOTOR START-UP. 2479 ASSUME CS:CODE,DS:DATA,ES:DATA 2480 EC59 2481 ORG OEC59H EC59 2482 DISKETTE_IO PROC FAR ``` ; INTERRUPTS BACK ON EC59 FB ``` LOC OBJ LINE SOURCE ECSA 53 2484 PHSH RY : SAVE ADDRESS EC5B 51 2485 PUSH СX EC5C 1E 2486 PUSH DS ; SAVE SEGMENT REGISTER VALUE EC5D 56 2487 PUSH SI : SAVE ALL REGISTERS DURING OPERATION FCSE 57 2488 PUSH nΙ ECSE SS 2489 PUSH RP EC60 52 2490 PUSH DX EC61 8BEC 2491 MOV BP. SP SET UP POINTER TO HEAD PARM FC63 F8D812 2492 nns CALL ; CALL THE REST TO ENSURE DS RESTORED FC66 F81C00 2493 LIAD 11 FC69 BB0400 2494 MOV BX.4 GET THE MOTOR WAIT PARAMETER EC6C E8FD01 2495 CALL GET_PARM EC6F 88264000 MOTOR COUNT, AH SET THE TIMER COUNT FOR THE MOTOR 2496 MOV EC73 8A264100 AH, DISKETTE_STATUS : GET STATUS OF OPERATION 2497 MOV ; SET THE CARRY FLAG TO INDICATE FC77 80FC01 2498 CMP AH . 1 EC7A F5 2499 CMC ; SUCCESS OR FAILURE EC7B 5A 2500 POP ; RESTORE ALL REGISTERS DX FC7C 5D 2501 POP RP EC7D SE 2502 pop nт EC7E 5E 2503 POP SI EC7F 1F 2504 POP DS pnp FCAN 59 2505 CX FCA1 5R 2506 POP ВX : RECOVER ADDRESS EC82 CA0200 2507 RET ; THROW AWAY SAVED FLAGS DISKETTE_IO 2508 ENDP 2509 PPOC FC85 2510 .11 NFAD FC85 8AF0 2511 MOV DH,AL : SAVE # SECTORS IN DH MOTOR_STATUS,07FH ; INDICATE A READ OPERATION FC87 80263F007F 2512 AND OR ; AH=0 EC8C DAE4 2513 AH , AH DISK_RESET FC8F 7427 2514 .17 EC90 FECC 2515 DEC : AH=1 EC92 7473 2516 JΖ DISK STATUS ; RESET THE STATUS INDICATOR EC94 C606410000 2517 MOV DISKETTE_STATUS,0 СМР ; TEST FOR DRIVE IN 0-3 RANGE FC99 RNFANA 2518 nı .4 ; ERROR IF ABOVE EC9C 7313 2519 .JAF .13 EC9E FECC 2520 DEC ΔН : AH=2 ECAO 7469 2521 JZ DISK_READ ; AH≃3 ECA2 FECC 2522 DEC AH ; TEST_DISK_VERF FC44 7503 2523 JNZ .12 FCA6 E99500 2524 JMP DISK_WRITE ECA9 2525 J2: ; TEST_DISK_VERF ECA9 FECC 2526 DEC ; AH=4 ΔН ECAB 7467 DISK_VERF 2527 .17 ECAD FECC 2528 DEC : AH=5 ECAF 7467 2529 JZ DISK_FORMAT 2530 3 BAD_COMMAND ECB1 C606410001 2531 MOV DISKETTE STATUS, BAD CMD; ERROR CODE, NO SECTORS TRANSFERRED : UNDEFINED OPERATION ECB6 C3 2532 RET 2533 J1 FNDP 2534 2535 ;---- RESET THE DISKETTE SYSTEM 2536 FCB7 2537 DISK_RESET PROC NEAR ECB7 BAF203 2538 MOV DX,03F2H ; ADAPTER CONTROL PORT ECBA FA 2539 CLI ; NO INTERRUPTS ECBB A03F00 2540 MOV AL, MOTOR_STATUS ; WHICH MOTOR IS ON ECBE B104 ; SHIFT COUNT MOV 2541 CL,4 ; MOVE MOTOR VALUE TO HIGH NYBBLE ECCO D2EO 2542 SAI AL,CL ECC2 A820 2543 TEST ; SELECT CORRESPONDING DRIVE AL, 20H ECC4 750C 2544 JNZ .15 ; JUMP IF MOTOR ONE IS ON 2545 ECC6 A840 AL, 40H ECC8 7506 2546 ; JUMP IF MOTOR TWO IS ON JNZ J4 FCCA A880 2547 TEST AL. SOH FCCC 7406 2548 JΖ -16 ; JUMP IF MOTOR ZERO IS ON ECCE FECO 2549 INC AL ECD0 2550 ECDO FECO 2551 INC AL ECD2 J5: 2552 ECD2 EECO 2553 TNC ΔI ECD4 2554 J6: ECD4 OCO8 2555 OR AL,8 ; TURN ON INTERRUPT ENABLE ECD6 EE 2556 OUT DX.AL RESET THE ADAPTER ECD7 C6063E0000 2557 MOV SEEK STATUS.0 ; SET RECAL REQUIRED ON ALL DRIVES ECDC C606410000 2558 MOV DISKETTE_STATUS,0 ; SET OK STATUS FOR DISKETTE ECEI 0C04 2559 AL,4 ; TURN OFF RESET ECE3 EE 2560 OUT DX,AL ; TURN OFF THE RESET ``` ``` LOC OBJ LINE SOURCE ECE4 FB 2561 STI ; REENABLE THE INTERRUPTS ECE5 E82A02 CHK_STAT_2 ; DO SENSE INTERRUPT STATUS 2563 : FOLLOWING RESET ECE8 A04200 ; IGNORE ERROR RETURN AND DO OWN TEST 2564 MOV AL, NEC_STATUS ECEB 3CC0 2565 CMP ; TEST FOR DRIVE READY TRANSITION ECED 7406 JZ ; EVERYTHING OK 2566 ECEF 800E410020 2567 OR DISKETTE STATUS, BAD NEC ; SET ERROR CODE ECF4 C3 2568 RET 2569 2570 ;---- SEND SPECIFY COMMAND TO NEC 2571 ECF5 2572 : DRIVE READY ; SPECIFY COMMAND FCF5 B403 2573 MOV AH . O 3H ECF7 E84701 2574 CALL NEC_OUTPUT ; OUTPUT THE COMMAND MOV ECFA BB0100 ; FIRST BYTE PARM IN BLOCK ECFD E86C01 2576 CALL GET_PARM ; TO THE NEC CONTROLLER ED00 BB0300 MOV BX.3 ; SECOND BYTE PARM IN BLOCK 2577 GET_PARM ED03 E86601 2578 CALL ; TO THE NEC CONTROLLER ED06 2579 J8: ; RESET_RET 2580 ; RETURN TO CALLER DISK_RESET 2581 ENDP 2582 2583 :---- DISKETTE STATUS ROUTINE 2584 2585 NEAR ED07 A04100 AL,DISKETTE_STATUS 2586 MOV EDOA C3 2587 RET 2588 DISK_STATUS 2590 ;---- DISKETTE READ 2591 FROR 2592 DISK_READ מפתר NEAR ED0B B046 2593 ; READ COMMAND FOR DMA 2594 ; DISK_READ_CONT EDOD F88801 2595 CALL DMA SETUP ; SET UP THE DMA ED10 B4E6 2596 MOV AH. DEAH SET UP RD COMMAND FOR NEC CONTROLLER ED12 EB36 2597 JMP SHORT RW_OPN ; GO DO THE OPERATION 2598 DISK_READ 2599 :---- DISKETTE VERIFY 2600 2601 DISK_VERF PROC ; VERIFY COMMAND FOR DMA ED14 B042 2603 MOV AL,042H ; DO AS IF DISK READ ED16 EBF5 J9 2604 JMP 2605 DISK VERF FNDP 2606 2607 ;---- DISKETTE FORMAT 2608 NEAR DISK FORMAT PPOC ED18 2609 : INDICATE WRITE OPERATION ED18 800E3F0080 2610 MOTOR STATUS, 80H ; WILL WRITE TO THE DISKETTE MOV AL,04AH ; SET UP THE DMA ED1F E8A601 2612 CALL DMA_SETUP ; ESTABLISH THE FORMAT COMMAND ED22 B44D 2613 VOM AH,04DH SHORT RW_OPN ; DO THE OPERATION ED24 EB24 2614 JMP ; CONTINUATION OF RW_OPN FOR FMT ED26 2615 J10: MOV ; GET THE ED26 BB0700 2616 CALL GET_PARM ; BYTES/SECTOR VALUE TO NEC ED29 E84001 2617 ; GET THE ED2C BB0900 2618 MOV BX.9 GET_PARM ; SECTORS/TRACK VALUE TO NEC ED2F E83A01 2619 CALL ED32 BB0F00 2620 MOV BX,15 ; GET THE ; GAP LENGTH VALUE TO NEC ED35 E83401 2621 GET_PARM MOV ; GET THE FILLER BYTE ED38 BB1100 2622 BX,17 ; TO THE CONTROLLER ED3B E9AB00 2623 JMP J16 2624 DISK_FORMAT ENDP ;---- DISKETTE WRITE ROUTINE 2626 2627 2628 DISK_WRITE NFAR ED3E 800E3F0080 2629 OR MOTOR_STATUS,80H ; INDICATE WRITE OPERATION ED43 B04A 2630 MOV AL,04AH ; DMA WRITE COMMAND ED45 E88001 CALL DMA_SETUP 2631 ; NEC COMMAND TO WRITE TO DISKETTE MOV ED48 B4C5 2632 AH.OC5H 2633 DISK_WRITE ENDP 2634 ;---- ALLOW WRITE ROUTINE TO FALL INTO RW_OPN 2635 2636 ``` 2637 ``` 2638 ; RW_OPN 2639 THIS ROUTINE PERFORMS THE READ/WRITE/VERIFY OPERATION 2640 FD4A 2641 RW_OPN PROC ED4A 7308 2642 JNC J11 : TEST FOR DMA ERROR FRAC CARAIRANA 2643 MOV DISKETTE_STATUS, DMA_BOUNDARY ; SET ERROR ED51 B000 2644 MOV ; NO SECTORS TRANSFERRED ED53 C3 RET ; RETURN TO MAIN ROUTINE 2645 ED54 2646 J11: ; DO RW OPN ED54 50 2647 PUSH AX SAVE THE COMMAND 2648 ;---- TURN ON THE MOTOR AND SELECT THE DRIVE 2649 2650 ED55 51 2651 PUSH CX ; SAVE THE T/S PARMS ED56 8ACA 2652 MOV CL,DL ; GET DRIVE NUMBER AS SHIFT COUNT ED58 B001 2653 MOV AL.I ; MASK FOR DETERMINING MOTOR BIT ; SHIFT THE MASK BIT ED5A D2E0 2654 SAL AL,CL FDSC FA : NO INTERPUETS WHILE DETERMINING 2655 CLT ; MOTOR STATUS 2656 ED5D C6064000FF 2657 MOV MOTOR_COUNT, OFFH ; SET LARGE COUNT DURING OPERATION ED62 84063F00 2658 TEST AL, MOTOR_STATUS ; TEST THAT MOTOR FOR OPERATING ED66 7531 2659 JNZ J14 ; IF RUNNING, SKIP THE WAIT ED68 80263F00F0 ΔND MOTOR STATUS, OF OH ; TURN OFF ALL MOTOR BITS 2660 ED6D 08063F00 2661 OR MOTOR_STATUS,AL ; TURN ON THE CURRENT MOTOR STI ; INTERRUPTS BACK ON ED71 FB 2662 ED72 B010 2663 MOV AL,10H : MASK BIT FD74 D2F0 * DEVELOP BIT MASK FOR MOTOR ENABLE 2664 SAL AL,CL ED76 OAC2 2665 OΒ AL,DL ; GET DRIVE SELECT BITS IN ED78 0C0C 2666 OR AL, OCH ; NO RESET, ENABLE DMA/INT ED7A 52 2667 PUSH ; SAVE REG FD7B BAF203 MOV DX,03F2H ; CONTROL PORT ADDRESS 2668 FD7F EE 2669 OUT DX.AL ED7F 5A 2670 POP ny ; RECOVER REGISTERS 2671 ;---- WAIT FOR MOTOR IF WRITE OPERATION 2672 2673 ED80 F6063F0080 2674 TEST MOTOR_STATUS,80H ; IS THIS A WRITE ED85 7412 2675 JZ ; NO, CONTINUE WITHOUT WAIT ED87 BB1400 MOV BX,20 ; GET THE MOTOR WAIT 2676 PARAMETER EDSA ESDECO 2677 CALL GET PARM : TEST FOR NO WATT FDAD DAFA 2678 np AH . AH ED8F 2679 J12: ; TEST_WAIT_TIME ED8F 7408 ; EXIT WITH TIME EXPIRED 2680 JZ ED91 2BC9 2681 SUB CX,CX ; SET UP 1/8 SECOND LOOP TIME J13: ED93 2682 ED93 E2FE 2683 LOOP .113 ; WAIT FOR THE REQUIRED TIME ; DECREMENT TIME VALUE ED95 FECC 2684 DEC AH ED97 EBF6 JMP ; ARE WE DONE YET 2685 J12 J14: : MOTOR RUNNING ED99 2686 FN99 FR 2687 STT ; INTERRUPTS BACK ON FOR BYPASS WAIT ED9A 59 2688 POP СX 2690 ;---- DO THE SEEK OPERATION 2691 ED9B E8DF00 2692 CALL SEEK ; MOVE TO CORRECT TRACK ED9E 58 2693 POP ; RECOVER COMMAND ED9F 8AFC 2694 MOV BH, AH ; SAVE COMMAND IN BH EDAI B600 2695 MOV DH , O ; SET NO SECTORS READ IN CASE OF ERROR JC ; IF ERROR, THEN EXIT AFTER MOTOR OFF EDA3 724B 2696 J17 MOV SI,OFFSET J17 EDAS BEFOED90 2697 ; DUMMY RETURN ON STACK FOR NEC OUTPUT EDA9 56 2698 PUSH SI ; SO THAT IT WILL RETURN TO MOTOR OFF 2699 ; LOCATION 2700 :---- SEND OUT THE PARAMETERS TO THE CONTROLLER 2701 2702 EDAA E89400 CALL NEC OUTPUT ; OUTPUT THE OPERATION COMMAND EDAD 8A6601 2704 MOV AH,[BP+1] ; GET THE CURRENT HEAD NUMBER EDBO DOE4 2705 SAL AH,1 ; MOVE IT TO BIT 2 EDB2 D0E4 2706 SAL AH,1 EDB4 80E404 2707 AND AH.4 : ISOLATE THAT BIT FDB7 0AF2 2708 OΒ AH,DL ; OR IN THE DRIVE NUMBER EDB9 E88500 NEC_OUTPUT 2709 CALL 2710 :---- TEST FOR FORMAT COMMAND 2711 2712 EDBC 80FF4D 2713 CMP BH , 04DH ; IS THIS A FORMAT OPERATION EDBF 7503 2714 JNE J15 ; NO. CONTINUE WITH R/W/V ``` LOC OBJ LINE SOURCE ``` SOURCE LOC OBJ : TE SO, HANDLE SPECIAL EDC1 E962FF 2715 JMP .110 FDC4 2716 .115: EDC4 8AE5 2717 MOV AH,CH ; CYLINDER NUMBER EDC6 E87800 2718 CALL NEC_OUTPUT AH.[RP+11 ; HEAD NUMBER FROM STACK FDC9 846601 MOV 2719 EDCC E87200 2720 CALL NEC OUTPUT EDCF 8AE1 2721 MOV AH,CL ; SECTOR NUMBER EDD1 E86D00 2722 CALL NEC_OUTPUT EDD4 BB0700 2723 MOV ; BYTES/SECTOR PARM FROM BLOCK BX.7 FDD7 F89200 2724 CALL GET PARM : TO THE NEC EDDA BROSOO 2725 MOV вх,9 ; EOT PARM FROM BLOCK GET_PARM 2726 ; TO THE NEC ; GAP LENGTH PARM FROM BLOCK EDEO BBOBOO 2727 MOV BX,11 FDF3 F88600 2728 CALL GET PARM : TO THE NEC EDE6 BBODOO 2729 MOV BX,13 ; DTL PARM FROM BLOCK EDE9 2730 J16: ; RW_OPN_FINISH EDE9 E88000 2731 CALL GET_PARM FDFC SF 2732 POP ; CAN NOW DISCARD THAT DUMMY RETURN ADDRESS 2733 2734 ---- LET THE OPERATION HAPPEN 2735 2736 EDED E84301 WATT INT : WAIT FOR THE INTERRUPT 2737 CALL J17: FDFO 2/38 ; MOTOR OFF EDF0 7245 2739 JC .121 ; LOOK FOR ERROR EDF2 E87401 2740 CALL RESULTS ; GET THE NEC STATUS EDF5 723F ; LOOK FOR ERROR 2741 JC J20 2742 2743 ;---- CHECK THE RESULTS RETURNED BY THE CONTROLLER 2744 EDF7 FC 2745 ; SET THE CORRECT DIRECTION SI, OFFSET NEC_STATUS ; POINT TO STATUS FIELD EDF8 BE4200 2746 MOV ; GET STO FOFB AC 2747 1005 NEC STATUS EDFC 24C0 2748 AND AL,OCOH : TEST FOR NORMAL TERMINATION EDFE 743B 2749 JZ J22 ; OPN OK EE00 3C40 2750 CMP AL,040H ; TEST FOR ABNORMAL TERMINATION ; NOT ABNORMAL, BAD NEC EE02 7529 2751 JNZ J18 2752 2753 ;---- ABNORMAL TERMINATION, FIND OUT WHY 2754 EE04 AC 2755 LODS NEC_STATUS ; GET ST1 EEOS DOEO ; TEST FOR EOT FOUND 2756 SAL AL.1 AH, RECORD_NOT_FND FF07 R404 2757 MOV EE09 7224 2758 JC J19 ; RW_FAIL EEOB DOEO 2759 SAL AL,1 ; TEST FOR CRC ERROR 2760 SAL AL,1 EEOD DOEO MOV AH,BAD_CRC FFOF B410 2761 RW FAIL EE11 721C 2762 JC .119 ; TEST FOR DMA OVERRUN EE13 DOE0 2763 SAL AL,I EE15 B408 2764 MOV AH,BAD_DMA : RW FAIL EE17 7216 2765 JC J19 SAL 2766 AL.1 FF19 DOFO ; TEST FOR RECORD NOT FOUND EE1B DOE0 2767 SAL AL,1 AH, RECORD_NOT_FND 2768 MOV EE1D B404 RW FAIL EE1F 720E 2769 JC SAL EE21 DOE0 2770 AL,1 ; TEST FOR WRITE_PROTECT EE23 B403 2771 MOV AH, WRITE PROTECT FF25 7208 2772 JIC. .11.9 : RW FAIL 2773 SAL AL,1 ; TEST MISSING ADDRESS MARK EE27 DOE0 EE29 B402 2774 MOV AH,BAD_ADDR_MARK JC ; RW_FAIL FF2B 7202 2775 2776 2777 ;---- NEC MUST HAVE FAILED 2778 ; RW-NEC-FAIL EE2D 2779 J18: AH, BAD NEC 2780 MOV EE2D B420 : RW-FAIL EE2F 2781 .119: EE2F 08264100 2782 nρ DISKETTE STATUS, AH CALL NUM_TRANS ; HOW MANY WERE REALLY TRANSFERRED EE33 E87801 2783 ; RW ERR 2784 J20: EE36 ; RETURN TO CALLER RET FF36 C3 2785 : PW FRR RES EE37 2786 J21: EE37 E82F01 : FLUSH THE RESULTS BUFFER 2787 CALL RESULTS EE3A C3 2788 RET 2789 :---- OPERATION WAS SUCCESSFUL 2790 2791 ``` LINE ``` FF 3B 2792 122: ; OPN OK EE3B E87001 2793 CALL NUM_TRANS HOW MANY GOT MOVED EE3E 32E4 2794 XOR ; NO ERRORS 2795 RET RW_OPN ENDP 2796 2797 2798 ; NEC_OUTPUT THIS ROUTINE SENDS A BYTE TO THE NEC CONTROLLER AFTER TESTING FOR CORRECT DIRECTION AND CONTROLLER READY THIS ROUTINE WILL 2800 TIME OUT IF THE BYTE IS NOT ACCEPTED WITHIN A REASONABLE 2801 2802 AMOUNT OF TIME, SETTING THE DISKETTE STATUS ON COMPLETION. 2803 ; INPUT 2804 (AH) BYTE TO BE OUTPUT : OUTPUT 2805 CY = 0 SUCCESS 2806 2807 CY = 1 FAILURE -- DISKETTE STATUS UPDATED 2808 IF A FAILURE HAS OCCURRED, THE RETURN IS MADE ONE LEVEL : HIGHER THAN THE CALLER OF NEC OUTPUT. 2809 2810 THIS REMOVES THE REQUIREMENT OF TESTING AFTER EVERY 2811 CALL OF NEC_OUTPUT. (AL) DESTROYED 2813 EE41 PROC NEAR 2814 NEC OUTPUT FF41 52 2815 PHISH ΠY : SAVE PEGISTERS EE42 51 2816 PUSH СX EE43 BAF403 MOV DX,03F4H ; STATUS PORT EE46 33C9 2818 XOR CX,CX ; COUNT FOR TIME OUT EE48 2819 J23: FF48 FC 2820 TN AL .DY ; GET STATUS EE49 A840 TEST AL,040H ; TEST DIRECTION BIT 2821 FF4B 740C J25 ; DIRECTION OK 2822 JΖ EE4D E2F9 2823 LOOP J23 FF4F 2824 J24: ; TIME ERROR EE4F 800E410080 2825 OR DISKETTE_STATUS,TIME_OUT EE54 59 2826 POP EE55 5A POP ; SET ERROR CODE AND RESTORE REGS 2827 DX : DISCARD THE RETURN ADDRESS FF56 58 POP 2828 ΔY FF57 F9 2829 STC ; INDICATE ERROR TO CALLER EE58 C3 EE59 2831 J25: EE59 33C9 XOR CX,CX RESET THE COUNT 2832 FF5B 2833 126: EE5B EC 2834 IN AL.DX ; GET THE STATUS EE5C A880 TEST AL,080H ; IS IT READY EE5E 7504 JNZ J27 ; YES, GO OUTPUT 2836 : COUNT DOWN AND TRY AGAIN FF60 F2F9 2837 LOOP .126 JMP EE62 EBEB 2838 J24 ; ERROR CONDITION EE64 2839 J27: ; OUTPUT EE64 8AC4 AL,AH 2840 MOV ; GET BYTE TO OUTPUT EE66 B2F5 MOV DL,0F5H : DATA PORT (3F5) 2841 EE68 EE 2842 OUT DX.AL OUTPUT THE BYTE POP EE69 59 2843 cx RECOVER REGISTERS EE6A 5A 2844 POP EE6B C3 ; CY = 0 FROM TEST INSTRUCTION 2845 RET FNDP 2846 NEC OUTPUT ;----- 2847 THIS ROUTINE FETCHES THE INDEXED POINTER FROM THE DISK_BASE 2849 BLOCK POINTED AT BY THE DATA VARIABLE DISK POINTER. A BYTE FROM : 2850 2851 THAT TABLE IS THEN MOVED INTO AH, THE INDEX OF THAT BYTE BEING : 2852 THE PARM IN BX ; ENTRY -- 2854 ; BX = INDEX OF BYTE TO BE FETCHED * 2 IF THE LOW BIT OF BX IS ON, THE BYTE IS IMMEDIATELY OUTPUT 2855 2856 TO THE NEC CONTROLLER ; EXIT --- 2857 ; AH = THAT BYTE FROM BLOCK 2859 EE6C GET_PARM PROC NEAR 2860 FF6C 1F 2861 DUISH ns ; SAVE SEGMENT EE6D 2BC0 2862 SUB AX,AX ; ZERO TO AX 2863 MOV DS,AX ASSUME DS:ABSO 2864 EE71 C5367800 SI,DISK_POINTER ; POINT TO BLOCK 2865 LDS EE75 D1EB 2866 SHR ; DIVIDE BX BY 2, AND SET FLAG 2867 ; FOR EXIT EE77 8A20 2868 MOV AH,[SI+BX] ; GET THE WORD ``` ``` LOC OBJ LINE SOURCE EE79 1F 2869 POP ; RESTORE SEGMENT ASSUME DS:DATA 2870 NEC_OUTPUT EF7A 72C5 2871 ıc ; IF FLAG SET, OUTPUT TO CONTROLLER EE7C C3 2872 RET ; RETURN TO CALLER 2873 GET_PARM 2874 :----- ; SEEK 2875 2876 THIS ROUTINE WILL MOVE THE HEAD ON THE NAMED DRIVE TO THE 2877 NAMED TRACK. IF THE DRIVE HAS NOT BEEN ACCESSED SINCE THE DRIVE RESET COMMAND WAS ISSUED, THE DRIVE WILL BE RECALIBRATED. : 2878 INPUT 2879 (DL) = DRIVE TO SFFK ON 2880 2881 (CH) = TRACK TO SEEK TO 2882 CY = 0 SUCCESS 2883 CY = 1 FAILURE -- DISKETTE_STATUS SET ACCORDINGLY 2884 2885 (AX) DESTROYED 2886 SEEK PROC EF7D 2887 NEAR EE7D B001 2888 MOV AL.1 # ESTABLISH MASK FOR RECAL TEST EE7F 51 2889 PUSH cx ; SAVE INPUT VALUES EE80 8ACA ; GET DRIVE VALUE INTO CL 2890 MOV AL,CL EE82 D2C0 2891 ROL ; SHIFT IT BY THE DRIVE VALUE EE84 59 : RECOVER TRACK VALUE 2892 POP CX FF85 84063F00 2893 TEST AL, SEEK_STATUS ; TEST FOR RECAL REQUIRED EE89 7513 2894 JNZ J28 ; NO_RECAL 2895 SEEK_STATUS,AL ; TURN ON THE NO RECAL BIT IN FLAG EE8F B407 2896 MOV AH - 07H ; RECALIBRATE COMMAND NEC OUTPUT FFQ1 FRADEF 2897 CALL EE94 8AE2 2898 MOV AH, DL CALL NEC OUTPUT ; OUYPUT THE DRIVE NUMBER EE96 E8A8FF 2899 EE99 E87600 2900 CALL CHK_STAT_2 ; GET THE INTERUPT AND SENSE INT STATUS EE9C 7229 2901 JC J32 ; SEEK ERROR 2902 2903 ;---- DRIVE IS IN SYNCH WITH CONTROLLER, SEEK TO TRACK 2904 EE9E 2905 J28: FF9F BANF 2906 MOV AH. NEH : SEEK COMMAND TO NEC FFAO FROFFF 2907 CALL NEC_OUTPUT EEA3 8AE2 2908 MOV ; DRIVE NUMBER EEA5 E899FF 2909 CALL NEC_OUTPUT EEA8 8AE5 2910 MOV ; TRACK NUMBER AH,CH NEC_OUTPUT EFAA E894FF 2911 CALL EEAD E86200 2912 CALL CHK_STAT_2 ; GET ENDING INTERRUPT AND 2913 ; SENSE STATUS 2914 ----- WAIT FOR HEAD SETTLE 2915 2916 2917 PUSHE ; SAVE STATUS FLAGS EEB1 BB1200 2918 MOV ; GET HEAD SETTLE PARAMETER EFB4 E8B5FF 2919 CALL GET PARM FFR7 51 2920 DUSH LX ; SAVE REGISTER FFRA 2921 129: ; HEAD SETTLE EEB8 B92602 MOV CX,550 ; 1 MS LOOP 2922 EEBB OAE4 2923 AH,AH ; TEST FOR TIME EXPIRED EEBD 7406 JΖ J31 2924 EEBF 2925 .130: EEBF E2FE 2926 LOOP .130 : DELAY FOR 1 MS ; DECREMENT THE COUNT EEC1 FECC 2927 DEC EEC3 EBF3 ; DO IT SOME MORE 2928 JMP J29 .131: FFC5 2929 EEC5 59 2930 POP CX : RECOVER STATE EEC6 9D 2931 EEC7 2932 J32: ; SEEK_ERROR EEC7 C3 2933 RET ; RETURN TO CALLER 2934 SEEK ENDP 2935 2937 THIS ROUTINE SETS UP THE DMA FOR READ/WRITE/VERIFY OPERATIONS. : 2938 ; (AL) = MODE BYTE FOR THE DMA; (ES:BX) - ADDRESS TO PFAD/LID 2939 2940 (ES:BX) - ADDRESS TO READ/WRITE THE DATA 2941 2942 (AX) DESTROYED 2943 PROC NEAR FFCA 2944 DMA_SETUP ; SAVE THE REGISTER ``` ``` : NO MORE INTERRUPTS FFC9 FA 2946 CLI SET THE FIRST/LAST F/F EECA E60C 2947 OUT DMA+12.41 PUSH EECC 50 FECD 58 2949 POP ΔX ОПТ DMA+11.AL ; OUTPUT THE MODE BYTE EECE E60B 2950 GET THE ES VALUE EEDO 8CCO 2951 MOV AX, ES ; SHIFT COUNT 2952 MOV CL,4 2953 AX.CL ; ROTATE LEFT EED4 D3C0 ; GET HIGHEST NYBLE OF ES TO CH 2954 MOV CHAAL FERS SAFS ; ZERO THE LOW NYBBLE FROM SEGMENT FFD8 24F0 2055 AND AL DECH : TEST FOR CARRY FROM ADDITION EEDA 03C3 2956 ADD AX,BX J33 EEDC 7302 2958 INC ; CARRY MEANS HIGH 4 BITS MUST BE INC FERE EECS 2959 FFFO J33: : SAVE START ADDRESS FEEO 50 2960 PUSH OUT DMA+4.AL ; OUTPUT LOW ADDRESS EEE1 E604 2961 EEE3 BAC4 2962 MOV AL,AH DMA+4,AL ; OUTPUT HIGH ADDRESS FEF5 F604 2963 OUT FEE7 8AC5 2964 MOV AL CH : GET HIGH 4 BITS EEE9 240F 2965 ΔND AL,OFH EEEB E681 2966 OUT 081H,AL ; OUTPUT THE HIGH 4 BITS TO : THE PAGE REGISTER 2967 2068 2969 ;---- DETERMINE COUNT 2970 ; NUMBER OF SECTORS EEED 8AE6 2971 ; TIMES 256 INTO AX FEFF 2ACO 2972 SUB AL,AL : SECTORS * 128 INTO AX EEF1 D1E8 2973 SHP AX.1 2974 PUSH ΔX MOV EEF4 BB0600 2975 ; GET THE BYTES/SECTOR PARM BX,6 FFF7 F872FF 2976 CALL GET_PARM ; USE AS SHIFT COUNT (0=128, 1=256 ETC) 2977 MOV FEFA SACC CLAH POP FFFC 58 2978 ΔY FFFD D3FO 2979 SHI AX,CL ; MULTIPLY BY CORRECT AMOUNT AX EEFF 48 2980 DEC ; -1 FOR DMA VALUE EF00 50 2981 PUSH AX ; SAVE COUNT VALUE EF01 E605 2982 OUT DMA+5.AL ; LOW BYTE OF COUNT FF03 84C4 2983 MOV AI AH FF05 F605 2984 OUT DMA+5,AL ; HIGH BYTE OF COUNT FF07 FB 2985 ; INTERRUPTS BACK ON EF08 59 2986 POP cx ; RECOVER COUNT VALUE FF09 58 2987 POP . ΔX : RECOVER ADDRESS VALUE EFOA 03C1 2988 ADD AX,CX ; ADD, TEST FOR 64K OVERFLOW FFOC 59 2989 POP cx : RECOVER REGISTER EFOD BOO2 2990 MOV AL,2 ; MODE FOR 8237 EFOF E60A 2991 OUT DMA+10,AL : INITIALIZE THE DISKETTE CHANNEL EF11 C3 2992 RFT ; RETURN TO CALLER, ; CFL SET BY ABOVE IF ERROR 2993 2994 DMA_SETUP 2995 2996 ; CHK STAT 2 2997 THIS ROUTINE HANDLES THE INTERRUPT RECEIVED AFTER A 2998 RECALIBRATE, SEEK, OR RESET TO THE ADAPTER. THE INTERRUPT IS WAITED FOR, THE INTERRUPT STATUS SENSED, 2999 AND THE RESULT RETURNED TO THE CALLER. 3000 . ; INPUT 3001 3002 NONE 3003 ; OUTPUT CY = 0 SUCCESS 3004 , CY = 1 FAILURE -- ERROR IS IN DISKETTE_STATUS 3005 : 3006 (AX) DESTROYED 3007 CHK_STAT_2 PROC NEAR FF12 3008 FF12 E81F00 CALL WAIT_INT 3009 : WAIT FOR THE INTERRUPT EF15 7214 3010 JC J34 ; IF ERROR, RETURN IT AH,08H EF17 B408 3011 MOV ; SENSE INTERRUPT STATUS COMMAND NEC_OUTPUT FF19 F825FF 3012 CALL CALL RESULTS EF1C E84A00 3013 ; READ IN THE RESULTS FF1F 720A 3014 JIC. 134 : CHK2 RETURN AL, NEC_STATUS ; GET THE FIRST STATUS BYTE FF21 A04200 3015 MOV EF24 2460 AND AL,060H ; ISOLATE THE BITS 3016 EF26 3C60 3017 CMP AL,060H ; TEST FOR CORRECT VALUE EF28 7402 3018 JZ J35 ; IF ERROR, GO MARK IT FF2A F8 3019 CLC : GOOD RETURN FF2B 3020 J34: EF2B C3 ; RETURN TO CALLER EF2C 3022 J35: ; CHK2_ERROR ``` ``` 1.0C 0B 1 LINE SOURCE EF2C 800E410040 3023 OR DISKETTE_STATUS,BAD_SEEK FF31 F9 3024 STC : FREOR RETURN CODE EF32 C3 3025 RET 3026 CHK_STAT_2 ENDP 3027 3028 ; WAIT INT 3029 THIS ROUTINE WAITS FOR AN INTERRUPT TO OCCUR. A TIME OUT 3030 ROUTINE TAKES PLACE DURING THE WAIT, SO THAT AN ERROR MAY BE 3031 RETURNED IF THE DRIVE IS NOT READY. 3032 ; INPUT 3033 NONE 3034 ; OUTPUT ; CY = 0 SUCCESS CY = 1 FAILURE -- DISKETTE_STATUS IS SET ACCORDINGLY 3036 3037 (AX) DESTROYED 3038 EF33 3039 EF33 FB 3040 ; TURN ON INTERRUPTS, JUST IN CASE FF34 53 3041 PUSH ВX FF35 51 3042 PUSH CX : SAVE REGISTERS MOV EF36 B302 3043 BL,2 ; CLEAR THE COUNTERS 3044 ; FOR 2 SECOND WAIT EF3A 3045 EF3A F6063E0080 3046 TEST SEEK STATUS, INT FLAG ; TEST FOR INTERRUPT OCCURRING EF3F 750C 3047 JNZ J37 EF41 E2F7 3048 LOOP ; COUNT DOWN WHILE WAITING EF43 FECB 3049 DEC ; SECOND LEVEL COUNTER BL FF45 75F3 3050 INZ .136 EF47 800E410080 3051 ΩR DISKETTE_STATUS,TIME_OUT ; NOTHING HAPPENED EF4C F9 3052 STC ; ERROR RETURN EF4D 3053 PHSHE FFAD 9C 3054 ; SAVE CURRENT CARRY SEEK_STATUS, NOT INT_FLAG ; TURN OFF INTERRUPT FLAG FF4F 80263F007F 3055 AND EF53 9D 3056 POPE ; RECOVER CARRY EF54 59 3057 POP EF55 5B 3058 POP ; RECOVER REGISTERS BX EF56 C3 3059 RET GOOD RETURN CODE COMES 3060 : FROM TEST INST 3061 WAIT_INT 3062 3063 ; DISK_INT THIS POLITINE HANDLES THE DISKETTE INTERPLIET 3064 3065 INPUT 3066 3067 THE INTERRUPT FLAG IS SET IS SEEK_STATUS 3068 3069 EF57 3070 EF57 FB 3072 STI ; RE ENABLE INTERRUPTS EF58 1E 3073 PUSH DS FF59 50 3074 PHISH EF5A E8E10F 3075 CALL DDS SEEK_STATUS, INT_FLAG EF5D 800E3E0080 FF62 B020 3077 MOV AL,20H 20H,AL ; END OF INTERRUPT MARKER EF64 E620 3078 OUT : INTERRUPT CONTROL PORT EF66 58 3079 POP EF67 1F 3080 ; RECOVER SYSTEM EF68 CF 3081 IRET ; RETURN FROM INTERRUPT 3082 DISK_INT ENDP 3083 3084 3085 THIS ROUTINE WILL READ ANYTHING THAT THE NEC CONTROLLER HAS 3086 TO SAY FOLLOWING AN INTERRUPT. 3087 ; INPUT NONE 3088 ; OUTPUT 3089 CY = 0 SUCCESSFUL TRANSFER CY = 1 FAILURE -- TIME OUT IN WAITING FOR STATUS 3090 3092 NEC_STATUS AREA HAS STATUS BYTE LOADED INTO IT 3093 (AH) DESTROYED 3094 EF69 3095 RESULTS PROC NEAR 3096 FF64 BF4200 3097 MOV DI, OFFSET NEC_STATUS ; POINTER TO DATA AREA PUSH CX EF6D 51 3098 ; SAVE COUNTER EF6E 52 3099 PUSH DX ``` ``` LOC OBJ LINE SOURCE FF6F 53 3100 PUSH BX EF70 B307 3101 MOV BL . 7 I MAX STATUS BYTES 3102 ;---- WAIT FOR REQUEST FOR MASTER 3103 3104 FF72 3105 J38: ; INPUT_LOOP EF72 33C9 3106 XOR CX,CX : COUNTER EF74 BAF403 MOV DX,03F4H 3 STATUS PORT 3107 FF77 139: 3108 2 WATT FOR MASTER FF77 FC 3109 TN AL,DX # GET STATUS EF78 A880 3110 TEST ; MASTER READY AL,080H EF7A 750C 3111 JNZ J40A ; TEST DIR EF7C E2F9 3112 LOOP J39 : WAIT MASTER DISKETTE_STATUS,TIME_OUT EF7E 800E410080 3113 OR FF83 3114 .140: ; RESULTS_ERROR EF83 F9 ; SET ERROR RETURN 3115 STC EF84 5B 3116 POP вх FF85 54 3117 POP пx EF86 59 3118 DOD cv EF87 C3 3119 RET 3120 3121 :---- TEST THE DIRECTION BIT 3122 FFAA 3123 J40A: EF88 EC 3124 IN AL,DX ; GET STATUS REG AGAIN EF89 A840 3125 TEST AL,040H ; TEST DIRECTION BIT EF8B 7507 3126 OK TO READ STATUS JNZ FFAD 3127 .141 : ; NEC_FAIL EF8D 800E410020 3128 OP DISKETTE_STATUS, BAD_NEC ; RESULTS_ERROR EF92 EBEF 3129 JMP .140 3130 ---- PEAD IN THE STATUS 3131 3132 J42: FF94 3133 ; INPUT STAT 3134 INC DX ; POINT AT DATA PORT EF95 EC 3135 IN AL.DX GET THE DATA EF96 8805 3136 MOV [DI],AL ; STORE THE BYTE INCREMENT THE POINTER FF98 47 3137 TNC DΤ EF99 B90A00 3138 MOV CX,10 ; LOOP TO KILL TIME FOR NEC EF9C E2FE 3139 J43: LOOP J43 EF9E 4A 3140 ; POINT AT STATUS PORT DEC DX EF9F FC 3141 AL .DX TN : GET STATUS EFA0 A810 3142 TEST AL.OIOH ; TEST FOR NEC STILL BUSY EFA2 7406 3143 17 J44 ; RESULTS DONE EFA4 FECB 3144 ; DECREMENT THE STATUS COUNTER DEC BL EFA6 75CA 3145 ; GO BACK FOR MORE JNZ J38 EFA8 EBE3 3146 JMP J41 ; CHIP HAS FAILED 3147 3148 ;---- RESULT OPERATION IS DONE 3149 EFAA 3150 FFAA SR POP 3151 RY EFAB 5A 3152 POP пx EFAC 59 POP ; RECOVER REGISTERS 3153 EFAD C3 3154 RET ; GOOD RETURN CODE FROM TEST INST 3155 3156 ; NUM_TRANS 3157 THIS ROUTINE CALCULATES THE NUMBER OF SECTORS THAT 3158 WERE ACTUALLY TRANSFERRED TO/FROM THE DISKETTE 3159 ; INPUT ; (CH) = CYLINDER OF OPERATION 3160 3161 (CL) = START SECTOR OF OPERATION 3162 ; OUTPUT (AL) = NUMBER ACTUALLY TRANSFERRED 3163 NO OTHER REGISTERS MODIFIED 3164 3165 !----- EFAE 3166 NUM_TRANS PROC NEAR AL,NEC_STATUS+3 EFAE A04500 3167 MOV ; GET CYLINDER ENDED UP ON EFB1 3AC5 3168 CMP AL,CH ; SAME AS WE STARTED EFB3 A04700 MOV AL, NEC_STATUS+5 ; GET ENDING SECTOR 3169 EFB6 740A 3170 JZ J45 ; IF ON SAME CYL, THEN NO ADJUST EFB8 BB0800 3171 MOV вх,8 EFBB E8AEFE 3172 CALL GET_PARM ; GET EOT VALUE EFBE 8AC4 3173 MOV AL.AH ; INTO AL EFCO FECO 3174 INC AL : USE EOT+1 FOR CALCULATION EFC2 3175 J45: EFC2 2AC1 3176 SUB AL,CL ; SUBTRACT START FROM END ``` ``` LOC OBJ LINE SOURCE EFC4 C3 3178 NUM_TRANS ENDF RESULTS ENDP 3179 3180 3182 THIS IS THE SET OF PARAMETERS REQUIRED FOR DISKETTE OPERATION. : 3183 THEY ARE POINTED AT BY THE DATA VARIABLE DISK POINTED TO 3184 MODIFY THE PARAMETERS, BUILD ANOTHER PARAMETER BLOCK AND POINT : 3185 DISK_POINTER TO IT. 3186 EFC7 ORG 3187 0EFC7H EFC7 LABEL BYTE 3188 DISK_BASE ; SRT=C, HD UNLOAD=OF - 1ST SPECIFY BYTE EFC7 CF 3189 11001111B 3190 DB ; HD LOAD=1, MODE=DMA - 2ND SPECIFY RYTE EFC9 25 DB MOTOR_WAIT ; WAIT AFTER OPN TIL MOTOR OFF 3191 DB EECA 02 3192 ; 512 BYTES/SECTOR EFCB 08 3193 DB ; EOT ( LAST SECTOR ON TRACK) EFCC 2A 3194 HAS0 ; GAP LENGTH EFCD FF 3195 DB OFFH ; DTL GAP LENGTH FOR FORMAT EFCE 50 3196 050H DB EFCF F6 3197 nn 0F6H ; FILL BYTE FOR FORMAT EFD0 19 3198 DB 25 ; HEAD SETTLE TIME (MILLISECONDS) 3199 ; MOTOR START TIME (1/8 SECONDS) 3200 :--- INT 17 ----- 3201 3202 ; PRINTER_IO THIS ROUTINE PROVIDES COMMUNICATION WITH THE PRINTER 3204 (AH)=0 PRINT THE CHARACTER IN (AL) 3205 3206 ON RETURN, AH=1 IF CHARACTER COULD NOT BE PRINTED 3207 (TIME OUT). OTHER BITS SET AS ON NORMAL STATUS CALL 3208 (AH)=1 INITIALIZE THE PRINTER PORT RETURNS WITH (AH) SET WITH PRINTER STATUS 3209 3210 (AH)=2 READ THE PRINTER STATUS INTO (AH) 3211 | |_TIME OUT 3213 1 1 I UNUSED | 1 = 1/0 ERROR 3214 1 3215 1 I_ 1 = SELECTED 3216 1 1_ 1 = OUT OF PAPER l_ 1 = ACKNOWLEDGE 3217 I_ 1 = NOT BUSY 3218 3219 (DX) = PRINTER TO BE USED (0,1,2) CORRESPONDING TO ACTUAL 3220 3221 VALUES IN PRINTER_BASE AREA 3222 3223 ; DATA AREA PRINTER_BASE CONTAINS THE BASE ADDRESS OF THE PRINTER 3224 ; CARD(S) AVAILABLE (LOCATED AT BEGINNING OF DATA SEGMENT, 3226 3227 ; DATA AREA PRINT TIM OUT (BYTE) MAY BE CHANGED TO CAUSE DIFFERENT 3228 ; TIME-OUT WAITS. DEFAULT=20 3229 3230 AH IS MODIFIED 3231 ALL OTHERS UNCHANGED 3232 3233 ASSUME CS:CODE,DS:DATA EFD2 3234 ORG 0EFD2H 3235 PRINTER_IO ; INTERRUPTS BACK ON EFD2 FB 3236 STI EFD3 1E 3237 PUSH DS ; SAVE SEGMENT EFD4 52 3238 PUSH DX EFD5 56 3239 PUSH SI PUSH EFD6 51 3240 CX PUSH EFD7 53 3241 BX EFD8 E8630F 3242 CALL nns EFDB 8BF2 3243 MOV SI,DX GET PRINTER PARM EFDD 8A5C78 3244 MOV BL, PRINT TIM OUT[SI] ; LOAD TIME-OUT PARM ; WORD OFFSET INTO TABLE EFEO D1E6 3245 SHL EFE2 8B5408 3246 MOV DX,PRINTER_BASE[SI] ; GET BASE ADDRESS FOR PRINTER CARD EFE5 0BD2 3247 OR DX,DX ; TEST DX FOR ZERO, 3248 ; INDICATING NO PRINTER ; RETURN EFE7 740C 3249 JZ В1 EFE9 DAE4 OR AH,AH ; TEST FOR (AH)=0 3250 ; PRINT AL EFEB 740E 3251 JZ B2 ; TEST FOR (AH)=1 EFED FECC 3252 DEC AH ``` 3253 JZ ; INIT\_PRT EFEF 743F ``` LOC OBJ LINE SOURCE EFF1 FECC 3254 DEC AH : TEST FOR (AH)=2 EFF3 7428 3255 JZ В5 ; PRINTER STATUS EFF5 FFF5 5B 3257 POP ВX POP EFF6 59 3258 CX EFF7 5E 3259 DOD SI : RECOVER REGISTERS EFF8 5A POP DX ; RECOVER REGISTERS EFF9 1F POP EFFA CF IRET 3262 3263 3264 ;---- PRINT THE CHARACTER IN (AL) EFFB 3266 B2: EFFB 50 PUSH AX ; SAVE VALUE TO PRINT 3267 EFFC FE 3268 OUT DX.AL OUTPUT CHAR TO PORT EFFD 42 ; POINT TO STATUS PORT FFFF 3270 B3: CX-CX FFFF 2BC9 3271 SUB ; WAIT BUSY F000 3272 B3_1: F000 EC 3273 IN AL,DX ; GET STATUS F001 8AE0 3274 MOV AH,AL ; STATUS TO AH ALSO F003 A880 TEST AL,80H ; IS THE PRINTER CURRENTLY BUSY 3275 F005 750E 3276 JNZ B4 ; OUT_STROBE F007 E2F7 3277 LOOP B3_1 ; TRY AGAIN DEC F009 FECB 3278 ; DROP LOOP COUNT F00B 75F1 3279 ; GO TILL TIMEOUT ENDS JNZ В3 F00D 80CC01 3280 OR AH.1 ; SET ERROR FLAG F010 80E4F9 3281 AND AH, OF 9H ; TURN OFF THE OTHER BITS F013 EB13 SHORT B7 ; RETURN WITH ERROR FLAG SET F015 3283 ; OUT STROBE F015 B00D MOV : SET THE STROBE HIGH 3284 AL, ODH F017 42 3285 INC DΧ ; STROBE IS BIT 0 OF PORT C OF 8255 F018 EE 3286 OUT DX,AL F019 B00C ; SET THE STROBE LOW AL, OCH FOIB EE OUT DX,AL 3288 F01C 58 3289 POP AX RECOVER THE OUTPUT CHAR 3290 ;----- PRINTER STATUS 3291 3292 F01D 3293 B5: F01D 50 3294 PUSH AX ; SAVE AL REG FOIE 3295 F01E 8B5408 MOV DX,PRINTER_BASE(SI) F021 42 3297 INC F022 EC 3298 AL.DX ; GET PRINTER STATUS IN F023 8AE0 3299 MOV AH,AL F025 80E4F8 3300 AND AH, OF8H ; TURN OFF UNUSED BITS F028 3301 B7: F028 5A ; RECOVER AL REG F029 8AC2 3303 MOV AL,DL : GET CHARACTER INTO AL F02B 80F448 3304 XOR AH,48H ; FLIP A COUPLE OF BITS F02E EBC5 3305 JMP В1 ; RETURN FROM ROUTINE 3306 ;----- INITIALIZE THE PRINTER PORT 3308 F030 3309 B8: F030 50 3310 PUSH AX ; SAVE AL F031 42 ; POINT TO OUTPUT PORT F032 42 3312 INC F033 B008 3313 MOV AL.8 ; SET INIT LINE LOW F035 EE 3314 OUT DX,AL F036 B8E803 3315 MOV AX,1000 F039 3316 ; INIT_LOOP F039 48 DEC AX ; LOOP FOR RESET TO TAKE 3317 F03A 75FD ; INIT_LOOP 3318 INZ R9 ; NO INTERRUPTS, NON AUTO LF, F03C B00C 3319 MOV AL, OCH 3320 ; INIT HIGH FO3E EE OUT DX,AL FO3F EBDD 3322 JMP B6 ; PRT_STATUS_1 PRINTER_IO ENDP 3323 3324 F041 62E1 ; RETURN ADDRESS FOR DUMMY STACK 3326 ;--- INT 10 ----- 3327 3328 ; VIDEO_IO 3329 THESE ROUTINES PROVIDE THE CRT INTERFACE THE FOLLOWING FUNCTIONS ARE PROVIDED: ``` LOC OBJ LINE SOURCE ``` 3331 (AH)=0 SET MODE (AL) CONTAINS MODE VALUE (AL)=0 40X25 BW (POWER ON DEFAULT) 3332 (AL)=1 40X25 COLOR 3333 (AL)=2 80X25 BW 3334 3335 (AL)=3 80V25 COLOD 3336 GRAPHICS MODES 3337 (AL)=4 320X200 COLOR 3338 (AL)=5 320X200 BW (AL)=6 640X200 BH 3339 3340 CPT MODE=7 80X25 R&W CAPD (USED INTERNAL TO VIDEO ONLY) : *** NOTE BW MODES OPERATE SAME AS COLOR MODES, BUT 3341 COLOR BURST IS NOT ENABLED 3342 (AH)=1 SET CURSOR TYPE 3343 (CH) = BITS 4-0 = START LINE FOR CURSOR 3366 3345 ** HARDWARE WILL ALWAYS CAUSE BLIN 3346 ** SETTING BIT 5 OR 6 WILL CAUSE ERRATIC 3347 BLINKING OR NO CURSOR AT ALL (CL) = BTTS 4-0 = FND LINE FOR CURSOR 3348 3349 (AH)=2 SET CURSOR POSITION (DH,DL) = ROW,COLUMN (0,0) IS UPPER LEFT 3350 (BH) = PAGE NUMBER (MUST BE 0 FOR GRAPHICS MODES) 3351 3352 (AH)=3 READ CURSOR POSITION 3353 (BH) = PAGE NUMBER (MUST BE 0 FOR GRAPHICS MODES) ON EXIT (DH,DL) = ROW,COLUMN OF CURRENT CURSOR 3354 (CH,CL) = CURSOR MODE CURRENTLY SET 3355 3356 (AH)=4 READ LIGHT PEN POSITION 3357 ON EXIT: 3358 (AH) = 0 -- LIGHT PEN SWITCH NOT DOWN/NOT TRIGGERED 3359 (AH) = 1 -- VALID LIGHT PEN VALUE IN REGISTERS 3360 (DH.DL) = ROW.COLUMN OF CHARACTER LP POSN 3361 (CH) = RASTER LINE (0-199) (BX) = PIXEL COLUMN (0-319,639) 3362 3363 (AH)=5 SELECT ACTIVE DISPLAY PAGE (VALID ONLY FOR ALPHA MODES) : (AL)=NEW PAGE VAL (0-7 FOR MODES 0&1, 0-3 FOR MODES 2&3); 3364 3365 (AH)=6 SCROLL ACTIVE PAGE UP 3366 (AL) = NUMBER OF LINES, INPUT LINES BLANKED AT BOTTOM AL = 0 MEANS BLANK ENTIRE WINDOW 3368 3369 (CH,CL) = ROW,COLUMN OF UPPER LEFT CORNER OF SCROLL 3370 (DH,DL) = ROW, GOLUMN OF LOWER RIGHT CORNER OF SCROLL 3371 (BH) = ATTRIBUTE TO BE USED ON BLANK LINE 3372 (AH)=7 SCROLL ACTIVE PAGE DOWN 3373 (AL) = NUMBER OF LINES, INPUT LINES BLANKED AT TOP 3374 OF WINDOW 3375 AL = 0 MEANS BLANK ENTIRE WINDOW 3376 (CH,CL) = ROW,COLUMN OF UPPER LEFT CORNER OF SCROLL 3377 (DH.DL) = ROW.COLUMN OF LOWER RIGHT CORNER OF SCROLL 337A (BH) = ATTRIBUTE TO BE USED ON BLANK LINE 3379 3380 CHARACTER HANDLING ROUTINES 3381 (AH) = 8 READ ATTRIBUTE/CHARACTER AT CURRENT CURSOR POSITION 3382 3383 (BH) = DISPLAY PAGE (VALID FOR ALPHA MODES ONLY) 3384 ON EXIT: 3385 (AL) = CHAR READ (AH) = ATTRIBUTE OF CHARACTER READ (ALPHA MODES ONLY) 3386 3387 (AH) = 9 WRITE ATTRIBUTE/CHARACTER AT CURRENT CURSOR POSITION 3388 (BH) = DISPLAY PAGE (VALID FOR ALPHA MODES ONLY) (CX) = COUNT OF CHARACTERS TO WRITE 3389 3390 (AL) = CHAR TO WRITE (BL) = ATTRIBUTE OF CHARACTER (ALPHA)/COLOR OF CHAR 3391 3392 (GRAPHICS) 3393 SEE NOTE ON WRITE DOT FOR BIT 7 OF BL = 1. 3394 (AH) = 10 WRITE CHARACTER ONLY AT CURRENT CURSOR POSITION 3395 (BH) = DISPLAY PAGE (VALID FOR ALPHA MODES ONLY) 3396 (CX) = COUNT OF CHARACTERS TO WRITE 3397 (AL) = CHAP TO WRITE 3398 FOR READ/WRITE CHARACTER INTERFACE WHILE IN GRAPHICS MODE, THE CHARACTERS ARE FORMED FROM A CHARACTER GENERATOR IMAGE 3400 MAINTAINED IN THE SYSTEM ROM. ONLY THE 1ST 128 CHARS 3401 ARE CONTAINED THERE. TO READ/WRITE THE SECOND 128 3402 CHARS, THE USER MUST INITIALIZE THE POINTER AT 3403 INTERRUPT 1FH (LOCATION 0007CH) TO POINT TO THE 1K BYTE 3404 TABLE CONTAINING THE CODE POINTS FOR THE SECOND 3405 128 CHARS (128-255). 3406 FOR WRITE CHARACTER INTERFACE IN GRAPHICS MODE, THE REPLICATION : 3407 FACTOR CONTAINED IN (CX) ON ENTRY WILL PRODUCE VALID ``` F06B 53 ``` 3408 RESULTS ONLY FOR CHARACTERS CONTAINED ON THE SAME ROW. 3409 CONTINUATION TO SUCCEEDING LINES WILL NOT PRODUCE 3410 CORRECTLY. 3411 3412 GRAPHICS INTERFACE (AH) = 11 SET COLOR PALETTE 3414 (BH) = PALETTE COLOR ID BEING SET (0-127) 3415 (BL) = COLOR VALUE TO BE USED WITH THAT COLOR ID 3416 NOTE: FOR THE CURRENT COLOR CARD, THIS ENTRY POINT 3417 HAS MEANING ONLY FOR 320X200 GRAPHICS. 3418 COLOR ID = 0 SELECTS THE BACKGROUND COLOR (0-15): COLOR ID = 1 SELECTS THE PALETTE TO BE USED: 3419 3420 0 = GREEN(1)/RED(2)/YELLOW(3) 3421 1 = CYAN(1)/MAGENTA(2)/WHITE(3) 3422 IN 40X25 OR 80X25 ALPHA MODES, THE VALUE SET 3423 FOR PALETTE COLOR O INDICATES THE 3424 BORDER COLOR TO BE USED (VALUES 0-31, 3425 WHERE 16-31 SELECT THE HIGH INTENSITY 3427 (AH) = 12 WRITE DOT 3428 (DY) = POW NIMBED 3429 (CX) = COLUMN NUMBER 3430 (AL) = COLOR VALUE 3431 IF BIT 7 OF AL = 1, THEN THE COLOR VALUE IS 3432 EXCLUSIVE OR'D WITH THE CURRENT CONTENTS OF 3433 THE DOT 3434 (AH) = 13 READ DOT (DX) = ROW NUMBER (CX) = COLUMN NUMBER 3436 3437 (AL) RETURNS THE DOT READ 3438 3439 ; ASCII TELETYPE ROUTINE FOR OUTPUT 3440 (AH) = 14 WRITE TELETYPE TO ACTIVE PAGE 3441 3442 (AL) = CHAR TO WRITE 3443 (BL) = FOREGROUND COLOR IN GRAPHICS MODE 3444 NOTE -- SCREEN WIDTH IS CONTROLLED BY PREVIOUS MODE SET 3445 3446 (AH) = 15 CURRENT VIDEO STATE 3447 RETURNS THE CURRENT VIDEO STATE 3448 (AL) = MODE CURRENTLY SET ( SEE AH=0 FOR EXPLANATION) 3449 (AH) = NUMBER OF CHARACTER COLUMNS ON SCREEN 3450 (BH) = CURRENT ACTIVE DISPLAY PAGE 3451 3452 CS,SS,DS,ES,BX,CX,DX PRESERVED DURING CALL 3453 ALL OTHERS DESTROYED 3454 3455 ASSUME CS:CODE,DS:DATA,ES:VIDEO_RAM F045 3456 ORG 0F045H F045 3457 LABEL WORD ; TABLE OF ROUTINES WITHIN VIDEO I/O F045 FCF0 3458 DW OFFSET SET MODE F047 CDF1 3459 DW OFFSET SET_CTYPE F049 EEF1 3460 n₩ OFFSET SET CPOS F04B 39F2 3461 DH OFFSET READ_CURSOR F04D 9CF7 3462 D₩ OFFSET READ_LPEN F04F 17F2 3463 D₩ OFFSET ACT_DISP_PAGE F051 96F2 DW OFFSET SCROLL_UP 3464 DW OFFSET SCROLL_DOWN F053 38F3 3465 F055 74F3 3466 DW OFFSET READ AC CURRENT F057 B9F3 3467 DW GFFSET WRITE_AC_CURRENT DW F059 ECF3 3468 OFFSET WRITE_C_CURRENT F05B 4EF2 3469 DW OFFSET SET COLOR F05D 2FF4 3470 DΜ OFFSET WRITE DOT F05F 1EF4 3471 DW OFFSET READ_DOT F061 18F7 OFFSET WRITE_TTY F063 74F2 3473 D₩ OFFSET VIDEO_STATE MIL 3474 FQU 0020 $-M1 3475 F065 3476 UBC 0F065H VIDEO_IO F065 FB STI ; INTERRUPTS BACK ON 3478 F066 FC 3479 CLD : SET DIRECTION FORWARD F067 06 3480 PUSH FS F068 1E PUSH DS ; SAVE SEGMENT REGISTERS 3481 F069 52 3482 PUSH DХ PUSH сх F06A 51 3483 ``` PUSH BX 3484 ``` LOC OBJ LINE SOURCE F06C 56 3485 PUSH SI E060 57 3486 DUSH nт F06E 50 3487 PUSH AX ; SAVE AX VALUE FO6F 8AC4 3488 MOV AL,AH GET INTO LOW BYTE F071 32E4 3489 XOR AH, AH ; ZERO TO HIGH BYTE F073 D1E0 SAL 3490 AX.1 : *2 FOR TABLE LOOKUP F075 8BF0 3491 MOV SI,AX ; PUT INTO SI FOR BRANCH F077 3D2000 3492 CMP AX,M1L ; TEST FOR WITHIN RANGE 3493 F07A 7204 JB ; BRANCH AROUND BRANCH F07C 58 3494 POP AX THROW AWAY THE PARAMETER F07D E94501 3495 JMP VIDEO_RETURN ; DO NOTHING IF NOT IN RANGE F080 3496 M2: F080 E88B0E 3497 CALL 3498 AX,0B800H F083 B800B8 : SEGMENT FOR COLOR CARD MOV DI,EQUIP_FLAG F086 883F1000 3499 MOV ; GET EQUIPMENT SETTING F08A 81E73000 3500 AND DI,30H ; ISOLATE CRT SWITCHES F08E 83FF30 3501 CMP DI,30H ; IS SETTING FOR BW CARD? F091 7502 3502 JNE М3 F093 B4B0 3503 MOV AH + OBOH ; SEGMENT FOR BW CARD M3: F095 3504 F095 8EC0 3505 MOV ES,AX ; SET UP TO POINT AT VIDEO RAM AREAS F097 58 POP RECOVER VALUE F098 8A264900 3507 MOV AH, CRT_MODE ; GET CURRENT MODE INTO AH F09C 2EFFA445F0 3508 JMP WORD PTR CS:[SI+OFFSET M1] 3509 VIDEO_IO ENDP 3510 3511 THIS ROUTINE INITIALIZES THE ATTACHMENT TO 3512 3513 THE SELECTED MODE. THE SCREEN IS BLANKED. 3514 3515 ; (AL) = MODE SELECTED (RANGE 0-9) 3516 ; OUTPUT 3517 NONE 3518 3520 :---- TABLES FOR USE IN SETTING OF MODE 3521 FOAG 3522 OPG OF OA4H FOA4 3523 VIDEO_PARMS LABEL BYTE ;---- INIT_TABLE 3524 F0A4 38 3525 DB 38H,28H,2DH,0AH,1FH,6,19H ; SET UP FOR 40X25 F0A5 28 F046 2D FOAT OA F0A8 1F F0A9 06 F044 19 FOAB 1C 3526 1CH,2,7,6,7 FOAC 02 FOAD 07 FOAF OG FOAF 07 F0B0 00 0.0.0.0 F0B1 00 F0B2 00 F083 00 0010 3528 EQU $-VIDEO PARMS 3529 F0B4 71 3530 DB 71H,50H,5AH,0AH,1FH,6,19H : SET UP FOR 80X25 FOR5 50 F0B6 5A FOB7 OA F0B8 1F F0B9 06 F0BA 19 FOBB 1C 3531 1CH,2,7,6,7 FOBC 02 FOBD 07 FORF 06 FOBF 07 F0C0 00 3532 DB 0,0,0,0 F0C1 00 E0C2 00 F0C3 00 3533 F0C4 38 3534 DB 38H,28H,2DH,0AH,7FH,6,64H SET UP FOR GRAPHICS F0C5 28 ``` | LOC | OBJ | LINE | SOURCE | | | | |--------------|-------------|--------------|----------|----------|--------------------------|------------------------------------------------------| | F0C6 | 2D | | | | | | | F0C7 | OA . | | | | | | | FOCE | 3 7F | | | | | | | FOC9 | 06 | | | | | | | FOCA | 64 | | | | | | | FOCE | 3 70 | 3535 | | DB | 70H,2,1,6,7 | | | FOCO | : 02 | | | | | | | FOCE | 01 | | | | | | | FOCE | 06 | | | | | | | FOCF | 07 | | | | | | | FODO | 00 | 3536 | | DB | 0,0,0,0 | | | F0D1 | . 00 | | | | | | | FOD2 | | | | | | | | FOD3 | 5 00 | | | | | | | | | 3537 | | | | | | F0D4 | | 3538 | | DB | 61H,50H,52H,0FH,19H,6,1 | 9H ; SET UP FOR 80X25 B&W CARD | | F0D5 | | | | | | | | F0D6 | 52 | | | | | | | FOD7 | | | | | | | | F0D8 | | | | | | | | FOD9 | | | | | | | | FODA | | | | | | | | FODE | | 3539 | | DB | 19H,2,0DH,0BH,0CH | | | FODO | | | | | | | | FODD | | | | | | | | FODE | | | | | | | | FODE | | | | | | | | FOEO | | 3540 | | DB | 0,0,0,0 | | | F0E1 | | | | | | | | F0E2 | | | | | | | | F0E3 | 3 00 | | | | | | | | | 3541 | | | | | | F0E4 | | 3542 | M5 | LABEL | WORD | ; TABLE OF REGEN LENGTHS | | | 0008 | 3543 | | DW | 2048 | ; 40X25 | | | 0010 | 3544 | | DW | 4096 | ; 80×25 | | | 0040 | 3545 | | DW | 16384 | ; GRAPHICS | | FOEA | 0040 | 3546 | | DW | 16384 | | | | | 3547 | | | | | | | | 3548 | ; | COLUMNS | | | | | | 3549 | | | | | | FOEC | | 3550 | M6 | LABEL | BYTE | | | FOEC | | 3551 | | DB | 40,40,80,80,40,40,80,80 | | | FOED | | | | | | | | FOEE | | | | | | | | FOEF | | | | | | | | FOFO | | | | | | | | F0F1 | | | | | | | | F0F2 | | | | | | | | FOF3 | 50 | 7 | | | | | | | | 3552 | | | _ | | | | | 3553 | , ( | C_REG_TA | В | | | F0F4 | | 3554 | | | | | | FOF4 | | 3555 | H7 | LABEL | BYTE | ; TABLE OF MODE SETS | | F0F4 | | 3556 | | DB | 2CH,28H,2DH,29H,2AH,2EH, | teu.cau | | | | | | | | | | F0F6<br>F0F7 | | | | | | | | FOF8 | | | | | | | | FOF9 | | | | | | | | FOFA | | | | | | | | FOFB | | | | | | | | rurb | | 3557 | | | | | | FOFC | | 3558 | SET_MOD | - | PROC NEAR | | | | BAD403 | | 321_1100 | MOV | DX,03D4H | . ADDDESS OF COLOR CARD | | | B300 | 3559<br>3560 | | MOV | BL,0 | ; ADDRESS OF COLOR CARD<br>; HODE SET FOR COLOR CARD | | | 83FF30 | 3561 | | CMP | DI,30H | ; IS BW CARD INSTALLED | | | 7506 | | | | | · | | | B007 | 3562<br>3563 | | NOV | M8<br>AL,7 | ; OK WITH COLOR<br>; INDICATE BW CARD MODE | | | B2B4 | 3564 | | MOV | DL,0B4H | | | | FEC3 | | | | | ; ADDRESS OF BW CARD (384) | | | | 3565 | мо. | INC | BL | ; MODE SET FOR BW CARD | | F100 | :<br>: 8AE0 | 3566 | M8: | MOU | 40. 41 | . CAUE MODE THE AN | | | | 3567 | | MOV | AH,AL | ; SAVE MODE IN AH | | | A24900 | 3568 | | MOV | CRT_MODE,AL | ; SAVE IN GLOBAL VARIABLE | | | 89166300 | 3569 | | MOV | ADDR_6845,DX | ; SAVE ADDRESS OF BASE | | F115 | | 3570 | | PUSH | DS | ; SAVE POINTER TO DATA SEGMENT | | F116 | | 3571 | | PUSH | AX | ; SAVE MODE | | F117 | <b>3</b> 4 | 3572 | | PUSH | DX | ; SAVE OUTPUT PORT VALUE | | | | | | | | | ``` LOCOBL LINE SOURCE F118 83C204 ; POINT TO CONTROL REGISTER 3573 F11B 8AC3 3574 MOV AL,BL ; GET MODE SET FOR CARD F11D FF 3575 OUT DX.AI ; RESET VIDEO F11E 5A 3576 POP DХ ; BACK TO BASE REGISTER F11F 2BC0 SUB AX,AX ; SET UP FOR ABSO SEGMENT 3577 F121 8ED8 3578 MOV DS,AX ; ESTABLISH VECTOR TABLE ADDRESSING 3579 ASSUME DS: ABSO F123 C51F7400 3580 105 BX,PARM_PTR GET POINTER TO VIDEO PARMS F127 58 3581 POP AX ; RECOVER PARMS ASSUME DS:CODE 3582 F128 B91000 3583 MOV CX.M4 I LENGTH OF EACH ROW OF TABLE F12B 80FC02 3584 : DETERMINE WHICH ONE TO USE CMP AH.2 F12F 7210 3585 JC мо ; MODE IS 0 OR 1 F130 03D9 BX,CX 3586 ADD ; MOVE TO NEXT ROW OF INIT TABLE F132 80FC04 3587 СМР AH.4 F135 7209 3588 JC M9 : MODE IS 2 OR 3 F137 03D9 3589 ADD BX,CX : MOVE TO GRAPHICS ROW OF INIT TABLE F139 80FC07 3590 CMP AH,7 F13C 7202 3591 ıc ; MODE IS 4,5, OR 6 F13E 03D9 3592 ADD BX.CX ; MOVE TO BW CARD ROW OF INIT TABLE 3503 3594 ;---- BX POINTS TO CORRECT ROW OF INITIALIZATION TABLE 3595 3596 F140 50 3597 PUSH AX ; SAVE MODE IN AH F141 32E4 3598 XUB AH, AH ; AH WILL SERVE AS REGISTER 3599 ; NUMBER DURING LOOP ;---- LOOP THROUGH TABLE, OUTPUTTTING REG ADDRESS, THEN VALUE FROM TABLE 3601 3602 F143 3603 M10: ; INIT LOOP F143 8AC4 3604 MOV AL,AH ; GET 6845 REGISTER NUMBER F145 EE 3605 OUT DX,AL F146 42 : POINT TO DATA PORT 3606 THC nx F147 FFC4 3607 INC ΑH ; NEXT REGISTER VALUE F149 8A07 MOV AL,[BX] 3608 GET TABLE VALUE F14B EE 3609 OUT DX,AL ; OUT TO CHIP F14C 43 3610 INC вх ; NEXT IN TABLE ; BACK TO POINTER REGISTER F14D 44 3611 DEC nx F14E E2F3 3612 LOOP MIO ; DO THE WHOLE TABLE F150 58 3613 POP ΔX ; GET MODE BACK F151 1F POP DS ; RECOVER SEGMENT VALUE 3614 3615 ASSUME DS:DATA 3616 3617 ;---- FILL REGEN AREA WITH BLANK 3618 F152 33FF ; SET UP POINTER FOR REGEN 3619 XOR F154 893F4F00 START ADDRESS SAVED IN GLOBAL 3620 MOV CRT START,DI F158 C606620000 3621 MOV ACTIVE_PAGE,0 ; SET PAGE VALUE ; NUMBER OF WORDS IN COLOR CARD F15D B90020 MOV F160 80FC04 3623 CMP AH,4 ; TEST FOR GRAPHICS F163 720B ; NO GRAPHICS INIT 3624 JC. M12 ; TEST FOR BW CARD F165 80FC07 3625 CMP AH.7 F168 7404 3626 JE M11 ; BW CARD INIT F16A 33C0 3627 XOR AX,AX ; FILL FOR GRAPHICS MODE SHORT M13 FIAC FROS 3628 JMP : CI FAR BUFFER F16E 3629 M11: ; BW CARD INIT F16E B508 3630 MOV CH,08H ; BUFFER SIZE ON BW CARD F170 ; NO_GRAPHICS_INIT AX,' '+7*256 F170 B82007 3632 MOV ; FILL CHAR FOR ALPHA F173 3633 M13: ; CLEAR_BUFFER F173 F3 3634 DFD STOSW ; FILL THE REGEN BUFFER WITH BLANKS F174 AB 3635 3636 :---- ENABLE VIDEO AND CORRECT PORT SETTING 3637 F175 C70660000706 3638 MOV CURSOR_MODE,607H ; SET CURRENT CURSOR MODE ; GET THE MODE AL,CRT_MODE F17E 32E4 3640 XOR HA. HA ; INTO AX REGISTER ; TABLE POINTER, INDEXED BY MODE F180 8BF0 MOV SI,AX 3641 F182 8B166300 3642 MOV DX,ADDR 6845 ; PREPARE TO OUTPUT TO 3643 ; VIDEO ENABLE PORT F186 83C204 3644 ADD F189 2E8A84F4F0 3645 MOV AL,CS:[SI+OFFSET M7] FIAF FF 3646 OUT DX.AI : SET VIDEO ENABLE PORT F18F A26500 3647 MOV CRT_MODE_SET,AL ; SAVE THAT VALUE ``` 3648 ``` LOC OBJ LINE SOURCE 3649 ;---- DETERMINE NUMBER OF COLUMNS, BOTH FOR ENTIRE DISPLAY 3650 :---- AND THE NUMBER TO BE USED FOR TTY INTERFACE 3651 F192 2E8A84ECF0 3652 MOV AL,CS:[SI + OFFSET M6] F197 32F4 3653 XUB AH.AH F199 A34A00 3654 MOV CRT_COLS,AX ; NUMBER OF COLUMNS IN THIS SCREEN 3655 3656 ;---- SET CURSOR POSITIONS 3657 3658 FIOC AIFADEOD AND ST.OFH ; WORD OFFSET INTO CLEAR LENGTH TABLE F1A0 2E8B8CE4F0 3659 MOV CX,CS:[SI + OFFSET M5] ; LENGTH TO CLEAR CRT_LEN,CX F1A5 890E4C00 3660 MOV ; SAVE LENGTH OF CRT -- NOT USED FOR BW F149 R90800 MOV 3661 ; CLEAR ALL CURSOR POSITIONS CY.A FIAC BESOOD 3662 MOV DI,OFFSET CURSOR_POSN FIAF IF 3663 PUSH : ESTABLISH SEGMENT DS F1B0 07 3 ADDRESSING 3664 POP ES F1B1 33C0 3665 XOR AX.AX FIR3 F3 3666 DFP STOSW : FILL WITH ZEROES FIR4 AR 3667 ;---- SET UP OVERSCAN REGISTER 3668 3669 F1BE 42 3670 THE nv ; SET OVERSCAN PORT TO A DEFAULT AL,30H F1B6 B030 3671 MOV ; VALUE OF 30H FOR ALL MODES 3672 ; EXCEPT 640X200 CRT_MODE,6 F1B8 803E490006 3673 CMP ; SEE IF THE MODE IS 640X200 BW F1BD 7502 3674 JNZ M14 : IF IT ISNT 640X200, THEN GOTO REGULAR FIBF BO3F 3675 MOV AL,3FH ; IF IT IS 640X200, THEN PUT IN 3FH M14: F1C1 3676 FIC1 EE 3677 OUT DX.AI ; OUTPUT THE CORRECT VALUE TO 3D9 PORT CRT_PALETTE,AL F1C2 A26600 3678 MOV ; SAVE THE VALUE FOR FUTURE USE 3679 3680 ;---- NORMAL RETURN FROM ALL VIDEO RETURNS 3681 F1C5 VIDEO RETURN: 3682 FICE SE ZAAZ DUD nт F1C6 5E 3684 POP SI F1C7 5B 3685 POP F1C8 3686 M15: ; VIDEO RETURN C F1C8 59 POP 3687 CX F1C9 5A 3688 POP nγ FICA 1F 3689 POP DS F1CB 07 3690 POP ; RECOVER SEGMENTS ES FICC CF 3691 IRET ; ALL DONE 3692 SET_MODE FNDP 3693 3694 ; SET_CTYPE 3695 THIS ROUTINE SETS THE CURSOR VALUE 3696 3697 (CX) HAS CURSOR VALUE CH-START LINE, CL-STOP LINE OUTPUT 3698 3699 3700 ;----- FICD 3701 SET_CTYPE PROC NEAR AH,10 FICD BADA 3702 MOV ; 6845 REGISTER FOR CURSOR SET CURSOR_MODE,CX ; SAVE IN DATA AREA F1CF 890E6000 3703 MOV F1D3 E80200 3704 CALL M16 ; OUTPUT CX REG F1D6 EBED 3705 JMP VIDEO_RETURN 3706 ;---- THIS ROUTINE OUTPUTS THE CX REGISTER TO THE 6845 REGS NAMED IN AH 3707 3708 3709 F1D8 8B166300 MOV DX,ADDR_6845 ; ADDRESS REGISTER 3710 FIDC 8AC4 3711 MOV AL,AH GET VALUE FIDE EE 3712 OUT DX,AL ; REGISTER SET F1DF 42 3713 INC DX ; DATA REGISTER F1E0 8AC5 3714 MOV AL,CH : DATA F1E2 EE 3715 OUT DX.AL FIFT GA 3716 DEC nx F1E4 BAC4 3717 MOV AL,AH INC : POINT TO OTHER DATA REGISTER 3718 ΔI F1E6 FEC0 : SET FOR SECOND REGISTER F1E8 EE 3719 OUT DX,AL F1E9 42 3720 INC DX ; SECOND DATA VALUE MOV AL,CL FIEA 8AC1 3721 FIEC EE 3722 OUT DX.AL 3723 RET ; ALL DONE 3724 SET_CTYPE ENDP ``` ``` LOCOBI LINE SOURCE 3725 THIS ROUTINE SETS THE CURRENT CURSOR 3727 3728 POSITION TO THE NEW X-Y VALUES PASSED 3729 INPUT DX - ROW, COLUMN OF NEW CURSOR BH - DISPLAY PAGE OF CURSOR 3732 OUTPUT 3733 CURSOR IS SET AT 6845 IF DISPLAY PAGE 3734 IS CURRENT DISPLAY 3735 FIEE 3736 PROC NEAR FIFE SACE MOV 3737 CLABH F1F0 32ED 3738 XOR CH,CH ; ESTABLISH LOOP COUNT F1F2 D1E1 SAL 3739 CX.1 ; WORD OFFSET F1F4 8BF1 3740 MOV SI,CX ; USE INDEX REGISTER F1F6 895450 3741 3742 MOV [SI+OFFSET CURSOR_POSN],DX ; SAVE THE POINTER CMP F1F9 383E6200 ACTIVE_PAGE,BH F1FD 7505 3743 JNZ M17 ; SET_CPOS_RETURN F1FF 8BC2 3744 MOV AX,DX ; GET ROW/COLUMN TO AX F201 E80200 3745 CALL M18 ; CURSOR SET F204 3746 M17: ; SET CPOS RETURN F204 EBBF 3747 VIDEO_RETURN 3748 SET_CPOS 3749 ;---- SET CURSOR POSITION, AX HAS ROW/COLUMN FOR CURSOR 3750 3751 3752 PROC F206 E87C00 3753 CALL ; DETERMINE LOCATION IN REGEN BUFFER MOV F209 8BC8 3754 CX.AX CX,CRT_START F20B 030E4E00 ; ADD IN THE START ADDR FOR THIS PAGE 3755 ARD F20F D1F9 3756 SAR ; DIVIDE BY 2 FOR CHAR ONLY COUNT MOV ; REGISTER NUMBER FOR CURSOR 3757 AH,14 F213 E8C2FF 3758 CALL ; OUTPUT THE VALUE TO THE 6845 F216 C3 3759 RET 3760 M18 ENDP 3761 3762 ; ACT_DISP_PAGE THIS ROUTINE SETS THE ACTIVE DISPLAY PAGE, ALLOWING THE : 3763 3764 FULL USE OF THE RAM SET ASIDE FOR THE VIDEO ATTACHMENT : 3765 AL HAS THE NEW ACTIVE DISPLAY PAGE 3767 3768 THE 6845 IS RESET TO DISPLAY THAT PAGE 3769 F217 3770 ACT_DISP_PAGE PROC NEAR F217 A26200 3771 MOV ACTIVE_PAGE,AL ; SAVE ACTIVE PAGE VALUE MOV F21A 8B0E4C00 3772 CX,CRT_LEN ; GET SAVED LENGTH OF REGEN BUFFER 3773 CBW ; CONVERT AL TO WORD F21F 50 3774 PUSH AX ; SAVE PAGE VALUE F220 F7E1 3775 MUL CX ; DISPLAY PAGE TIMES REGEN LENGTH CRT_START,AX F222 A34E00 3776 MOV ; SAVE START ADDRESS FOR 3777 F225 8BC8 3778 MOV CX,AX ; START ADDRESS TO CX 3779 F227 D1F9 : DIVIDE BY 2 FOR 6845 HANDLING SAR CX.1 3780 ; 6845 REGISTER FOR START ADDRESS F229 B40C MOV AH,12 F22B E8AAFF 3781 CALL M16 F22E 5B 3782 ; RECOVER PAGE VALUE F22F D1E3 3783 SAL BX,1 ; *2 FOR WORD OFFSET 3784 AX,[BX + OFFSET CURSOR_POSN] ; GET CURSOR FOR THIS PAGE F231 8B4750 MOV F234 E8CFFF 3785 CALL M18 ; SET THE CURSOR POSITION F237 EB8C 3786 SHORT VIDEO_RETURN JMP 3787 ACT_DISP_PAGE ENDP 3788 3789 3790 THIS ROUTINE READS THE CURRENT CURSOR VALUE FROM THE 3791 6845, FORMATS IT, AND SENDS IT BACK TO THE CALLER 3792 ; INPUT 3793 BH - PAGE OF CURSOR 3794 ; OUTPUT 3795 DX - ROW, COLUMN OF THE CURRENT CURSOR POSITION 3796 CX - CURRENT CURSOR MODE 3797 F239 3798 READ_CURSOR PROC NEAR MOV F239 8ADF 3799 BL,BH F23B 32FF 3800 XOR BH,BH F23D D1E3 3801 SAL BX,1 ; WORD OFFSET ``` ``` LOC OBJ LINE SOURCE F23F AR5750 3802 MOV DX. I BX+OFFSET CURSOR POSN I F242 8B0F6000 3803 MOV CX,CURSOR MODE F246 5F 3804 POP nт F247 5E POP 3805 ST F248 5R 3806 DUD BY E2/0 E0 3807 POP AX ; DISCARD SAVED CX AND DX F24A 58 3808 POP F24B 1F 3809 POP DS F24C 07 3810 POP ES F24D CF 1185 TRET 3812 READ_CURSOR 3813 3814 ; SET COLOR 3815 . THIS ROUTINE WILL ESTABLISH THE BACKGROUND COLOR, THE OVERSCAN 3816 COLOR, AND THE FOREGROUND COLOR SET FOR MEDIUM RESOLUTION GRAPHICS 3817 1819 (BH) HAS COLOR TO 3820 IF BH=0, THE BACKGROUND COLOR VALUE IS SET 3821 FROM THE LOW BITS OF BL (0-31) 3822 IF BH=1, THE PALETTE SELECTION IS MADE 3823 BASED ON THE LOW BIT OF BI: 3824 0=GREEN, RED, YELLOW FOR COLORS 1,2.3 3825 1=BLUE, CYAN, MAGENTA FOR COLORS 1,2,3 (BL) HAS THE COLOR VALUE TO BE USED 3827 OUTPUT 3828 THE COLOR SELECTION IS UPDATED 3829 PROC NEAR 3830 MOV F24E 8B166300 3831 DX,ADDR_6845 ; I/O PORT FOR PALETTE F252 83C205 ADD : OVERSCAN PORT 3832 DX.5 AL,CRT_PALETTE F255 A06600 GET THE CURRENT PALETTE VALUE 3833 MOV F258 DAFF 3834 OR BH BH ; IS THIS COLOR 0? F25A 750E 3835 JNZ M20 ; OUTPUT COLOR 1 3836 ;---- HANDLE COLOR O BY SETTING THE BACKGROUND COLOR 3837 3838 F25C 24E0 3839 AND AL,0EOH ; TURN OFF LOW 5 BITS OF CURRENT F25F 80F31F 3840 AND BL,01FH ; TURN OFF HIGH 3 BITS OF INPUT VALUE F261 0AC3 ; PUT VALUE INTO REGISTER 3841 OR AL BI S OUTPUT THE PAIFTTF M1Q: F263 3842 F263 FF 3843 OUT ; OUTPUT COLOR SELECTION TO 3D9 PORT F264 A26600 CRT PALETTE,AL 3844 MOV ; SAVE THE COLOR VALUE F267 E95BFF 3845 JMP VIDEO RETURN 3846 3847 :---- HANDLE COLOR 1 BY SELECTING THE PALETTE TO BE USED 3848 3849 F26A 24DF AL, ODFH ; TURN OFF PALETTE SELECT BIT 3850 AND E26C DOEB 3851 SHP BL,1 ; TEST THE LOW ORDER BIT OF BL F26E 73F3 3852 JNC M19 ; ALREADY DONE F270 0C20 3853 OR AL,20H ; TURN ON PALETTE SELECT BIT F272 EBEF 3854 JMP M19 ; GO DO IT 3855 SET COLOR FNDP .... 3856 3857 ; VIDEO STATE 3858 ; RETURNS THE CURRENT VIDEO STATE IN AX 3859 ; AH = NUMBER OF COLUMNS ON THE SCREEN 3860 : AL = CURRENT VIDEO MODE 3861 ; BH = CURRENT ACTIVE PAGE 3862 3863 VIDEO_STATE PROC NEAR F274 8A264A00 AH, BYTE PTR CRT_COLS ; GET NUMBER OF COLUMNS 3864 MOV F278 A04900 AL,CRT_MODE ; CURRENT MODE BH,ACTIVE_PAGE ; GET CURRENT A 3865 MOV F27B 8A3E6200 3866 MOV ; GET CURRENT ACTIVE PAGE F27F 5F 3867 POP ; RECOVER REGISTERS F280 5E 3868 POP SI F281 59 3869 POP ; DISCARD SAVED BX CX F282 E943FF 3870 JMP M15 ; RETURN TO CALLER 3871 VIDEO_STATE ENDP 3872 ; POSITION 3873 3874 ; THIS SERVICE POLITINE CALCULATES THE REGEN 3875 BUFFER ADDRESS OF A CHARACTER IN THE ALPHA MODE : 3876 3877 AX = ROW, COLUMN POSITION 3878 ; OUTPUT ``` ``` 3879 AX = OFFSET OF CHAR POSITION IN REGEN BUFFER : F285 3881 POSITION PROC NEAR PUSH F285 53 3882 BX ; SAVE REGISTER F286 8BD8 3883 MOV BX.AX F288 8AC4 ; ROWS TO AL 3884 F28A F6264A00 3885 MUL BYTE PTR CRT_COLS ; DETERMINE BYTES TO ROW F28E 32FF 3886 BH.BH XOR F290 03C3 3887 ADD AX.BX : ADD IN COLUMN VALUE F292 D1E0 3888 SAL AX,1 ; * 2 FOR ATTRIBUTE BYTES F294 5B 3889 POP F295 C3 3890 PFT 3891 POSITION FNDP 3802 3893 3894 THIS ROUTINE MOVES A BLOCK OF CHARACTERS UP 3895 ON THE SCREEN 3896 INPUT 3897 (AH) = CURRENT CRT MODE 3898 (AL) = NUMBER OF ROWS TO SCROLL (CX) = ROW/COLUMN OF UPPER LEFT CORNER 3899 (DX) = ROW/COLUMN OF LOWER RIGHT CORNER 3000 3901 (BH) = ATTRIBUTE TO BE USED ON BLANKED LINE (DS) = DATA SEGMENT 3902 3903 ; (ES) = REGEN BUFFER SEGMENT 3904 ; OUTPUT 3905 NONE -- THE REGEN BUFFER IS MODIFIED 3906 3907 ASSUME CS:CODE,DS:DATA,ES:DATA 3908 SCROLL UP F296 PROC NEAR F296 8AD8 3909 MOV BL,AL ; SAVE LINE COUNT IN BL F298 80FC04 3910 CMP AH,4 ; TEST FOR GRAPHICS MODE F29B 7208 3911 JC NI ; HANDLE SEPARATELY F29D 80FC07 3912 CMP ΔH.7 : TEST FOR BW CARD F240 7403 3013 JE N1 F2A2 E9F001 3914 JMP GRAPHICS_UP F2A5 3915 ; UP_CONTINUE F2A5 53 3916 PUSH ; SAVE FILL ATTRIBUTE IN BH BX F2A6 8BC1 3917 MOV AX.CX ; UPPER LEFT POSITION F2A8 E83700 3918 CALL SCROLL_POSITION ; DO SETUP FOR SCROLL F2AB 7431 3919 JΖ N7 ; BLANK_FIELD F2AD 03F0 3920 ADD FROM ADDRESS F2AF 8AE6 3921 MOV AH,DH ; # ROWS IN BLOCK F2B1 2AF3 ; # ROWS TO BE MOVED 3922 SUB AH,BL F2B3 3923 ы2• ; ROW_LOOP F2B3 E87200 3924 CALL ; MOVE ONE ROW NIO SI,BP 3925 F2B8 03FD 3926 ADD ; POINT TO NEXT LINE IN BLOCK DI,BP F2BA FECC 3927 DEC AH ; COUNT OF LINES TO MOVE F2BC 75F5 3928 JNZ N2 ; ROW_LOOP 3929 F2BE ; CLEAR_ENTRY F2BE 58 3930 POP AX ; RECOVER ATTRIBUTE IN AH AL,' ' F2BF B020 3931 MOV ; FILL WITH BLANKS F2C1 3932 ; CLEAR_LOOP 3933 ; CLEAR THE ROW F2C4 03FD 3934 ADD DI.BP : POINT TO NEXT LINE F2C6 FFCB 3935 DEC BL ; COUNTER OF LINES TO SCROLL F2C8 75F7 3936 JNZ ; CLEAR_LOOP F2CA 3937 ; SCROLL END F2CA E8710C 3938 CALL F2CD 803E490007 3939 CMP CRT MODE,7 ; IS THIS THE BLACK AND WHITE CARD ; IF SO, SKIP THE MODE RESET F2D2 7407 3940 JE N6 F2D4 A06500 3941 MOV AL,CRT_MODE_SET ; GET THE VALUE OF THE MODE SET F2D7 BAD803 3942 MOV DX.03D8H ; ALWAYS SET COLOR CARD PORT F2DA EE 3943 OUT DX,AL F2DB 3944 N6: ; VIDEO RET HERE F2DB E9E7FE 3945 JMP VIDEO_RETURN 3946 ; BLANK_FIELD F2DE 8ADE 3947 MOV BL,DH ; GET ROW COUNT F2F0 FBDC 3948 .IMP N3 : GO CLEAR THAT AREA SCROLL_UP 3949 ENDP 3950 3951 ;---- HANDLE COMMON SCROLL SET UP HERE 3952 SCROLL_POSITION PROC NEAR F2E2 3953 ; TEST FOR SPECIAL CASE HERE F2E2 803E490002 3954 CMP CRT_MODE,2 F2E7 7218 3955 JB N9 ; HAVE TO HANDLE 80X25 SEPARATELY ``` ``` F2E9 803E490003 3956 CMP CRT_MODE,3 F2EE 7711 3957 JA N9 3958 3959 ;---- 80X25 COLOR CARD SCROLL 3960 F2F0 52 3961 PUSH ממ : GUARANTEED TO BE COLOR CARD HERE F2F1 BADADS 3962 MOV DX.3DAH F2F4 50 3963 PUSH AX F2F5 3964 ; WAIT_DISP_ENABLE F2F5 EC 3965 ; GET PORT IN AL.DX : WATT FOR VERTICAL DETRACE F2F6 4808 3966 TEST AL.8 F2F8 74FB 3967 JΖ NA ; WAIT_DISP_ENABLE F2FA B025 3968 MOV AL,25H F2FC B2D8 3969 MOV DL,OD8H ; DX=3D8 ; TURN OFF VIDEO F2FE EE 3970 OUT DX.AL F2FF 58 3971 POP Δ¥ : DURTHG VERTICAL RETRACE F300 5A 3972 POP nx F301 3973 F301 E881FF POSITION ; CONVERT TO REGEN POINTER 3974 CALL F304 03064F00 3975 ADD AX, CRT START : DEESET DE ACTIVE PAGE F308 8BF8 3976 ΜΩν DI,AX ; TO ADDRESS FOR SCROLL F30A 8BF0 3977 MOV SI,AX ; FROM ADDRESS FOR SCROLL F30C 2BD1 3978 SUB DX,CX ; DX = #ROWS, #COLS IN BLOCK F30E FEC6 3979 TNC DН D1. : INCREMENT FOR 0 ORIGIN F310 FEC2 3980 INC F312 32ED 3981 XOR CH,CH ; SET HIGH BYTE OF COUNT TO ZERO F314 8B2E4A00 BP,CRT_COLS ; GET NUMBER OF COLUMNS IN DISPLAY 3982 F318 03ED ADD BP,BP ; TIMES 2 FOR ATTRIBUTE BYTE 3983 F31A 8AC3 GET LINE COUNT 3984 MOV AL BI F31C F6264A00 3985 MUL BYTE PTR CRT_COLS ; DETERMINE OFFSET TO FROM ADDRESS F320 03C0 3986 ADD ; *2 FOR ATTRIBUTE BYTE AX,AX F322 06 3987 PUSH FS ; ESTABLISH ADDRESSING TO REGEN BUFFER F323 1F 3988 POP DS : FOR BOTH POINTERS F324 80FB00 2989 CMD BL.O ; O SCROLL MEANS BLANK FIELD E327 C3 3990 RET ; RETURN WITH FLAGS SET 3991 SCROLL_POSITION ENDP 3992 3993 :---- MOVE ROW 3994 F328 3995 PROC NEAR F328 8ACA 3996 MOV CL,DL ; GET # OF COLS TO MOVE F32A 56 3997 PUSH SI F32B 57 3998 PUSH nт : SAVE START ARRESS F32C F3 3999 REP MOVSW ; MOVE THAT LINE ON SCREEN F32D A5 F32E 5F 4000 POP DI F32F 5E : PECOVER ADDRESSES 4001 POP ST F330 C3 4002 PFT 4003 NIn ENDP 4004 4005 ;---- CLEAR ROW 4006 F331 4007 N11 ספחר NEAR F331 8ACA 4008 MOV CL,DL ; GET # COLUMNS TO CLEAR F333 57 4009 PUSH DΤ F334 F3 STOSW STORE THE ETIL CHARACTER 4010 REP F335 AR F336 5F 4011 POP пT F337 C3 4012 RET 4013 N11 ENDP 4014 4015 ; SCROLL DOWN 4016 THIS ROUTINE MOVES THE CHARACTERS WITHIN A 4017 DEFINED BLOCK DOWN ON THE SCREEN, FILLING THE 4018 TOP LINES WITH A DEFINED CHARACTER : INPUT 4019 4020 (AH) = CURRENT CRT MODE 4021 (AL) = NUMBER OF LINES TO SCROLL (CX) = UPPER LEFT CORNER OF REGION 4023 (DX) = LOWER RIGHT CORNER OF REGION (BH) = FILL CHARACTER 4024 4025 (DS) = DATA SEGMENT 4026 (ES) = REGEN SEGMENT 4027 ; OUTPUT 4028 NONE -- SCREEN IS SCROLLED 4029 F338 4030 SCROLL_DOWN PROC NEAR ``` ``` LOC OBJ LINE SOURCE F338 FD 4031 STD ; DIRECTION FOR SCROLL DOWN F339 8AD8 4032 MOV BL,AL ; LINE COUNT TO BL F33B 80FC04 4033 ; TEST FOR GRAPHICS CMB AH: G F33F 7208 4034 JC N12 F340 80FC07 4035 CMP AH,7 : TEST FOR BW CARD F343 7403 4036 JF N12 F345 E9A601 4037 GRAPHICS DOWN JMP N12: ; CONTINUE DOWN F348 4038 F348 53 4039 PUSH ; SAVE ATTRIBUTE IN BH F349 8BC2 4040 MOV AX,DX ; LOWER RIGHT CORNER F34B E894FF 4041 CALL SCROLL POSITION : GET REGEN LOCATION F34F 7420 4042 17 NIA F350 2BF0 4043 SUB SI,AX ; SI IS FROM ADDRESS F352 84F6 4044 MOV AH, DH ; GET TOTAL # ROWS F354 2AE3 4045 SUB AH,BL ; COUNT TO MOVE IN SCROLL F356 4046 N13: F356 F8CFFF 4047 CALL NIO ; MOVE ONE ROW F359 2BF5 4048 SI,BP F35B 2BFD 4049 SUB DI,BP F35D FECC 4050 DEC ΑH F35F 75F5 4051 JNZ N13 F361 4052 F361 58 4053 POP ; RECOVER ATTRIBUTE IN AH AX AL,' ' F362 B020 4054 MOV F364 4055 N15: F364 E8CAFF 4056 CALL N11 ; CLEAR ONE ROW F367 2BFD 4057 : GO TO NEXT POW F369 FECB 4058 DEC BL. F36B 75F7 4059 INT NIS F36D E95AFF 4060 JMP N5 ; SCROLL END F370 4061 F370 8ADE 4062 BL.DH F372 EBED 4063 JMP N14 4064 SCROLL DOWN FNDP 4065 4066 ; READ_AC_CURRENT 4067 THIS ROUTINE READS THE ATTRIBUTE AND CHARACTER : 4068 AT THE CURRENT CURSOR POSITION AND RETURNS THEM : 4069 TO THE CALLER 4070 ; INPUT (AH) = CURRENT CRT MODE 4072 (BH) = DISPLAY PAGE ( ALPHA MODES ONLY ) 4073 (DS) = DATA SEGMENT 4074 (ES) = REGEN SEGMENT 4075 OUTPUT 4076 (AL) = CHAR READ 4077 (AH) = ATTRIBUTE READ 4078 4079 ASSUME CS:CODE,DS:DATA,ES:DATA F374 READ_AC_CURRENT PROC NEAR F374 80FC04 4081 CMP ; IS THIS GRAPHICS AH.4 F377 7208 4082 ır D١ E379 80FC07 4083 CMP AH . 7 ; IS THIS BW CARD F37C 7403 4084 JE F37E E9A802 4085 JMP GRAPHICS READ F381 4086 P1: : READ AC CONTINUE E381 F81400 4087 CALL FIND_POSITION F384 8BF3 4088 MOV ; ESTABLISH ADDRESSING IN SI 4089 4090 ;---- WAIT FOR HORIZONTAL RETRACE 4091 E386 8B166300 4092 MOV DX,ADDR_6845 ; GET BASE ADDRESS F38A 83C206 4093 ADD DX • 6 ; POINT AT STATUS PORT F380 06 4004 PUSH ES F38E 1F 4095 POP ; GET SEGMENT FOR QUICK ACCESS F38F 4096 : WATT FOR RETRACE LOW F38F EC 4097 IN AL,DX : GET STATUS F390 A801 4098 TEST AL . 1 ; IS HORZ RETRACE LOW F392 75FB 4099 JNZ ; WAIT UNTIL IT IS F394 FA 4100 CLI ; NO MORE INTERRUPTS F395 4101 ; WAIT FOR RETRACE HIGH F395 EC 4102 IN AL.DX : GET STATUS F396 A801 4103 TEST AL,1 ; IS IT HIGH F398 74FB 4104 JΖ ; WAIT UNTIL IT IS F39A AD 4105 LODSW ; GET THE CHAR/ATTR F39B E927FE 4106 JMP VIDEO_RETURN 4107 READ_AC_CURRENT ENDP ``` ``` LOC OBJ LINE SOURCE 4108 FZQF 4109 FIND_POSITION PROC NEAR ; DISPLAY PAGE TO CX F39E BACF 4110 MOV CL,BH F3A0 32ED XOB CHICH 4111 FTA2 ARFI 4112 MOV SI.CX MOVE TO SI FOR INDEX F3A4 D1E6 4113 SAL SI.1 ; * 2 FOR WORD OFFSET F3A6 8B4450 4114 MOV AX,[SI+ OFFSET CURSOR_POSN] ; GET ROW/COLUMN OF THAT PAGE F3A9 33DB 4115 XOR BX,BX ; SET START ADDRESS TO ZERO JCXZ P5 F3AB E306 ; NO PAGE 4116 FZAD 4117 P4 : ; PAGE LOOP F3AD 031E4C00 ADD BX,CRT_LEN ; LENGTH OF BUFFER 4118 F3B1 E2FA 4119 LOOP F3B3 4120 P5: I NO PAGE F3B3 FACEFE 4121 CALL POSITION : DETERMINE LOCATION IN REGEN F3B6 03D8 4122 ADD ; ADD TO START OF REGEN F3B8 C3 4123 RFT FIND_POSITION ENDP 4124 4125 4126 ; WRITE_AC_CURRENT THIS ROUTINE WRITES THE ATTRIBUTE 4127 4128 AND CHARACTER AT THE CURRENT CURSOR 4129 POSITION . ; INPUT 4130 4131 (AH) = CURRENT CRT MODE (BH) = DISPLAY PAGE 4133 (CX) = COUNT OF CHARACTERS TO WRITE (AL) = CHAR TO WRITE 4134 . 4135 (BL) = ATTRIBUTE OF CHAR TO WRITE 4136 (DS) = DATA SEGMENT 4137 (ES) = REGEN SEGMENT OUTPUT 4138 4139 NONE 4140 :----- F3B9 4141 WRITE_AC_CURRENT PROC NEAR AH,4 F3B9 80FC04 4142 CMP ; IS THIS GRAPHICS F3BC 7208 4143 JC P6 ERRE ADECOT 4144 CMD AH.7 : IS THIS BW CARD F3C1 7403 4145 JE P6 F3C3 F9B201 4146 JMP GRAPHICS_WRITE FICA 4147 P6: : WRITE AC CONTINUE F3C6 8AE3 4148 MOV AH,BL ; GET ATTRIBUTE TO AH F3C8 50 4149 PUSH AX SAVE ON STACK F3C9 51 4150 PUSH cx ; SAVE WRITE COUNT F3CA E8D1FF FIND POSITION 4151 CALL DI,BX : ADDRESS TO DI REGISTER FICE AREA 4152 MOV F3CF 59 4153 POP CX ; WRITE COUNT POP ; CHARACTER IN BX REG F3D0 5B 4154 вх F3D1 4155 P7: : WRITE LOOP 4156 4157 ;---- WAIT FOR HORIZONTAL RETRACE 4158 F3D1 8B166300 4159 MOV DX,ADDR_6845 ; GET BASE ADDRESS F3D5_83C206 : POINT AT STATUS PORT 4160 ADD DX.6 EIDE 4161 DQ. F3D8 EC 4162 IN AL,DX ; GET STATUS F3D9 A801 4163 TEST AL,1 ; IS IT LOW F3DB 75FB P8 ; WAIT UNTIL IT IS 4164 JNZ F3DD FA I NO MORE INTERRUPTS 4165 CLI F3DE 4166 pq: F3DE EC 4167 IN AL,DX ; GET STATUS F3DF A801 4168 TEST ; IS IT HIGH AL,1 F3E1 74FB P9 ; WAIT UNTIL IT IS 4169 JZ FIFI ARCI 4170 MOV AX.BX RECOVER THE CHAR/ATTR F3E5 AB 4171 STOSW ; PUT THE CHAR/ATTR F3E6 FB 4172 STI ; INTERRUPTS BACK ON F3E7 E2E8 4173 LOOP ; AS MANY TIMES AS REQUESTED F3E9 E9D9FD JMP 4174 VIDEO RETURN 4175 WRITE_AC_CURRENT ENDP 4176 4177 ; WRITE_C_CURRENT THIS ROUTINE WRITES THE CHARACTER AT 4178 4179 THE CURRENT CURSOR POSITION, ATTRIBUTE : 4180 ; UNCHANGED 4181 ; INPUT 4182 ; (AH) = CURRENT CRT MODE (BH) = DISPLAY PAGE 4183 (CX) = COUNT OF CHARACTERS TO HRITE : 4184 ``` ``` LOC OBJ LINE SOURCE (AL) = CHAR TO WRITE (DS) = DATA SEGMENT 4186 (ES) = REGEN SEGMENT 4187 4188 OUTPUT 4189 4190 WRITE_C_CURRENT PROC NEAR F3EC 4191 : IS THIS SPAPHICS FREC ADECDA 4192 CMP AH,4 F3EF 7208 4193 JC PIO CMP AH,7 ; IS THIS BW CARD F3F4 7403 4195 JE P10 JMP GRAPHICS WRITE 4196 F3F6 E97F01 4197 P10: F3F9 F3F9 50 4198 PUSH AX ; SAVE ON STACK F3FA 51 4199 CALL FIND_POSITION F3FB E8AOFF 4200 DI,BX F3FE 8BFB 4201 MOV ; ADDRESS TO DI F400 59 POP cx F401 5B 4203 POP ; BL HAS CHAR TO WRITE P11: F402 4204 ; WRITE LOOP 4205 4206 ;---- WAIT FOR HORIZONTAL RETRACE DX,ADDR_6845 F402 8B166300 ; GET BASE ADDRESS 4208 MOV 4209 F406 83C206 ; POINT AT STATUS PORT ADD FANO 4210 P12: F409 EC IN TEST AL,1 F40A A801 4212 ; IS IT LOW JNZ P12 F40C 75FB 4214 . WATT UNTIL IT IS F40E FA CLI ; NO MORE INTERRUPTS F40F 4215 P13: F40F EC 4216 IN AL, DX ; GET STATUS TEST AL,1 F410 4801 4217 : IS IT HIGH F412 74FB JZ 4218 P13 ; WAIT UNTIL IT IS AL,BL F414 8AC3 4219 MOV ; RECOVER CHAR STOSB ; PUT THE CHAR/ATTR F417 FB 4221 STI ; INTERRUPTS BACK ON INC ; BUMP POINTER PAST ATTRIBUTE F418 47 4222 DТ F419 E2E7 4223 LOOP P11 ; AS MANY TIMES AS REQUESTED F41B E9A7FD 4224 JMP VIDEO_RETURN 4225 WRITE_C_CURRENT ENDP 4226 ; READ DOT -- WRITE DOT 4227 4228 ; THESE ROUTINES WILL WRITE A DOT, OR READ THE DOT AT 4229 THE INDICATED LOCATION ; ENTRY -- 4230 ; DX = ROW (0-199) (THE ACTUAL VALUE DEPENDS ON THE MODE) : 4231 4232 ; CX = COLUMN ( 0-639) ( THE VALUES ARE NOT RANGE CHECKED ) ; AL = DOT VALUE TO WRITE (1,2 OR 4 BITS DEPENDING ON MODE, REQ'D FOR WRITE DOT ONLY, RIGHT JUSTIFIED) 4234 BIT 7 OF AL=1 INDICATES XOR THE VALUE INTO THE LOCATION : 4235 4236 ; DS = DATA SEGMENT 4237 ; ES = REGEN SEGMENT 4239 EXIT 4240 AL = DOT VALUE READ, RIGHT JUSTIFIED, READ ONLY 4241 4242 ASSUME CS:CODE,DS:DATA,ES:DATA R3 CALL F41E E83100 4244 ; DETERMINE BYTE POSITION OF DOT F421 268A04 ; GET THE BYTE 4245 AL.ES:[SI] 4246 AL,AH F424 22C4 AND SHL ; MASK OFF THE OTHER BITS IN THE BYTE F426 D2E0 4247 AL,CL ; LEFT JUSTIFY THE VALUE CL,DH F428 BACE 4248 MOV ; GET NUMBER OF BITS IN RESULT ROL JMP F42A D2C0 : RIGHT JUSTIEY THE RESULT 4249 AL CL VIDEO_RETURN F42C E996FD 4250 ; RETURN FROM VIDEO IO 4251 READ_DOT ENDP F42F 4253 WRITE_DOT PROC NEAR F42F 50 PUSH AX 4254 SAVE DOT VALUE F430 50 4255 PUSH AX F431 E81E00 4256 ; DETERMINE BYTE POSITION OF THE DOT SHR AL,CL AND AL,AH MOV CL,ES:I POP BX TEST BL,80H 4257 4258 ; SHIFT TO SET UP THE BITS FOR OUTPUT ; STRIP OFF THE OTHER BITS F434 D2E8 F436 22C4 F438 268A0C 4259 CL,ES:[SI] ; GET THE CURRENT BYTE F43B 5B 4260 ; RECOVER XOR FLAG F43C F6C380 ; IS IT ON ``` ``` SOURCE LOC OBJ LINE F43F 750D 4262 JNZ R2 ; YES, XOR THE DOT NOT F441 F604 4263 ; SET THE MASK TO REMOVE THE F443 22CC 4264 AND CL.AH : INDICATED BITS OR IN THE NEW VALUE OF THOSE BITS F445 0AC1 4265 OR AL.CL F447 4266 R1: ; FINISH_DOT F447 268804 RESTORE THE BYTE IN MEMORY 4267 MOV F44A 58 4268 POP AV FAAR FOTTEN 4269 IMP VIDEO RETURN : PETURN FROM VIDEO TO FAGE 4270 D2: ; XOR_DOT F44F 32C1 4271 XOR AL CI ; EXCLUSIVE OR THE DOTS F450 EBF5 4272 JMP ; FINISH UP THE WRITING R1 4271 WRITE DOT FMDD 4274 ; THIS SUBROUTINE DETERMINES THE REGEN BYTE LOCATION 4275 4276 ; OF THE INDICATED ROW COLUMN VALUE IN GRAPHICS MODE. 4277 : FNTRY -- ; DX = ROW VALUE (0-199) 4278 4279 ; CX = COLUMN VALUE (0-639) 4280 ; EXIT -- ; SI = OFFSET INTO REGEN BUFFER FOR BYTE OF INTEREST 4281 4282 ; AH = MASK TO STRIP OFF THE BITS OF INTEREST 4283 ; CL = BITS TO SHIFT TO RIGHT JUSTIFY THE MASK IN AH 4284 ; DH = # BITS IN RESULT ;----- 4285 F452 R3 PROC 4286 NEAR : SAVE BY DURING OPERATION F452 53 4287 PHSH RY F453 50 4288 PUSH ; WILL SAVE AL DURING OPERATION 4289 4290 ;---- DETERMINE 1ST BYTE IN IDICATED ROW BY MULTIPLYING ROW VALUE BY 40 4291 ;---- ( LOW BIT OF ROW DETERMINES EVEN/ODD, 80 BYTES/ROW 4292 F454 B028 4293 MOV F456 52 4294 PUSH DX ; SAVE ROW VALUE F457 80E2FE ; STRIP OFF ODD/EVEN BIT 4295 ΔND DI DEFH F45A F6F2 4296 MUL DL ; AX HAS ADDRESS OF 1ST BYTE 4297 ; OF INDICATED ROW F45C 5A 4298 POP ; RECOVER IT F45D F6C201 TEST ; TEST FOR EVEN/ODD 4299 DL,1 : JUMP IF EVEN ROW F460 7403 4300 JZ R4 F462 050020 4301 ADD AX,2000H : OFFSET TO LOCATION OF ODD ROWS F465 4302 pa: ; EVEN_ROW F465 8BF0 4303 MOV SI,AX ; MOVE POINTER TO SI F467 58 4304 POP : RECOVER AL VALUE AX F468 8BD1 4305 MOV DX.CX COLUMN VALUE TO DX 4306 4307 :---- DETERMINE GRAPHICS MODE CURRENTLY IN EFFECT 4308 4309 4310 : SET UP THE PEGISTEPS ACCORDING TO THE MODE 4311 ; CH = MASK FOR LOW OF COLUMN ADDRESS ( 7/3 FOR HIGH/MED RES) : 4312 ; CL = # OF ADDRESS BITS IN COLUMN VALUE ( 3/2 FOR H/M) ; BL = MASK TO SELECT BITS FROM POINTED BYTE (80H/COH FOR H/M) : 4313 4314 ; BH = NUMBER OF VALID BITS IN POINTED BYTE ( 1/2 FOR H/M) 4315 4316 F46A BBC002 4317 MOV BX,2COH F46D B90203 4318 MOV CX.302H : SET PARMS FOR MED RES F470 803E490006 4319 CMP CRT_MODE,6 F475 7206 4320 JC DE ; HANDLE IF MED ARES F477 BB8001 4321 MOV BX,180H F47A B90307 4322 MOV CX,703H ; SET PARMS FOR HIGH RES 4323 ;---- DETERMINE BIT OFFSET IN BYTE FROM COLUMN MASK 4324 4325 4326 F47D 22EA ; ADDRESS OF PEL WITHIN BYTE TO CH AND CH,DL 4327 4328 4329 ;---- DETERMINE BYTE OFFSET FOR THIS LOCATION IN COLUMN 4330 F47F D3EA 4331 DX,CL SHIFT BY CORRECT AMOUNT F481 03F2 ADD SI.DX INCREMENT THE POINTER 4332 F483 84F7 4333 MOV DH.BH ; GET THE # OF BITS IN RESULT TO DH 4334 4335 ;---- MULTIPLY BH (VALID BITS IN BYTE) BY CH (BIT OFFSET) 4336 F485 2409 4337 SUB CL.CL : ZERO INTO STORAGE LOCATION F487 4338 R6: ``` ``` LOC OBJ LINE SOURCE F487 DOCS RUB ; LEFT JUSTIFY THE VALUE 4339 41.1 4340 : IN AL (FOR WRITE) F489 02CD 4341 ADD CL,CH ; ADD IN THE BIT OFFSET VALUE F48B FECF 4342 DEC : LOOP CONTROL F48D 75F8 P6 ; ON EXIT, CL HAS SHIFT COUNT 4343 .INZ 4344 : TO DESTODE BITS FARE RAFT 4345 MOV AH. BI ; GET MASK TO AH ; MOVE THE MASK TO CORRECT LOCATION 4346 AH,CL F493 5B 4347 POP ; RECOVER REG F494 C3 4348 RET ; RETURN WITH EVERYTHING SET UP 4349 FNDD 4350 4351 ; SCROLL UP 4352 THIS POUTINE SCROLLS UP THE INFORMATION ON THE CRT : ENTPY 4353 4354 CH,CL = UPPER LEFT CORNER OF REGION TO SCROLL 4355 DH,DL = LOWER RIGHT CORNER OF REGION TO SCROLL 4356 BOTH OF THE ABOVE ARE IN CHARACTER POSITIONS BH = FILL VALUE FOR BLANKED LINES 4357 4358 AL = # LINES TO SCROLL (AL=0 MEANS BLANK THE ENTIRE 4360 ; DS = DATA SEGMENT ES = REGEN SEGMENT 4361 4362 ; EXIT 4363 NOTHING, THE SCREEN IS SCROLLED 4364 F495 4365 F495 8AD8 4366 MOV BL,AL ; SAVE LINE COUNT IN BL F497 8BC1 : GET HERED LEFT POSITION THTO AY DEG 4367 MOV AY.CY 4368 4369 ;---- USE CHARACTER SUBROUTINE FOR POSITIONING 4370 ;---- ADDRESS RETURNED IS MULTIPLIED BY 2 FROM CORRECT VALUE 4371 F499 F86902 4372 CALL GRAPH POSN F49C 8BF8 4373 MOV DI,AX ; SAVE RESULT AS DESTINATION ADDRESS 4375 ;---- DETERMINE SIZE OF WINDOW 4376 F49F 2BD1 4377 SUB ux.cx F4A0 81C20101 4378 ADD DX,101H ; ADJUST VALUES F4A4 D0E6 4379 ; MULTIPLY # ROWS BY 4 4380 ; SINCE 8 VERT DOTS/CHAR F4A6 DOF6 DH . 1 ; AND EVEN/ODD ROWS 4381 SAL 4382 3---- DETERMINE CRT MODE 4384 F448 803F490006 CRT MODE,6 : TEST FOR MEDIUM RES 4385 CMP F4AD 7304 4386 JNC ; FIND_SOURCE 4387 4388 ;---- MEDIUM RES UP 4389 FAME DOES : # COLUMNS # 2. STNCF 2 BYTES/CHAD 4390 SAL n1 . 1 F4B1 D1E7 4391 DI.1 ; OFFSET *2 SINCE 2 BYTES/CHAR 4392 ;---- DETERMINE THE SOURCE ADDRESS IN THE BUFFER 4393 4394 FART 4395 ; FIND SOURCE F4B3 06 PUSH ; GET SEGMENTS BOTH POINTING TO REGEN 4396 F4B4 1F 4397 F4B5 2AED CH,CH ; ZERO TO HIGH OF COUNT REG 4398 SUB F4R7 DOF3 : MULTIPLY NUMBER OF LINES BY 4 4399 SAI R1.1 F4B9 D0E3 4400 SAL BL,1 F4BB 742D 4401 R11 ; IF ZERO, THEN BLANK ENTIRE FIELD F4BD 8AC3 4402 MOV AL,BL ; GET NUMBER OF LINES IN AL F4BF B450 4403 MOV AH,80 ; 80 BYTES/ROW : DETERMINE OFFSET TO SOURCE F4C1 F6F4 4404 MUL AH F4C3 8BF7 4405 MOV SI,DI ; SET UP SOURCE ; ADD IN OFFSET TO IT F4C5 03F0 ADD SI,AX F4C7 8AE6 4407 MOV AH,DH ; NUMBER OF ROWS IN FIELD F4C9 2AE3 DETERMINE NUMBER TO MOVE 4408 SUB AH.BL 4409 3---- LOOP THROUGH, MOVING ONE ROW AT A TIME, BOTH EVEN AND ODD FIELDS 4410 4411 F4CB R8: 4412 : ROW LOOP F4CB E88000 4413 CALL R17 ; MOVE ONE ROW F4CE 81EEB01F 4414 SUB SI,2000H-80 ; MOVE TO NEXT ROW ``` SUB DI,2000H-80 F4D2 81EFB01F ``` LOC OBJ. LINE SOURCE F4D6 FECC 4416 DEC ; NUMBER OF ROWS TO MOVE F4D8 75F1 4417 JNZ R8 ; CONTINUE TILL ALL MOVED 4418 :---- FILL IN THE VACATED LINE(S) 4419 4420 ; CLEAR_ENTRY F4DA 4421 F4DA 8AC7 4422 MOV ; ATTRIBUTE TO FILL WITH AL,BH F4DC 4423 PIO: FADC ERRROD 4424 CALL D18 ; CLEAR THAT ROW F4DF 81EFB01F 4425 SUB DI,2000H-80 ; POINT TO NEXT LINE F4E3 FECB 4426 DEC BL ; NUMBER OF LINES TO FILL F4E5 75F5 : CLEAR LOOP 4427 INZ PIN F4E7 E9DBFC 4428 IMP VIDEO_RETURN ; EVERYTHING DONE EGEA 4429 P11: ; BLANK FIELD F4EA BADE 4430 MOV BL,DH ; SET BLANK COUNT TO ; EVERYTHING IN FIELD 4431 E4EC EBEC 4432 JMP ρo ; CLEAR THE FIELD 4433 GRAPHICS_UP FNDP 4434 4435 ; SCROLL DOWN 4436 THIS ROUTINE SCROLLS DOWN THE INFORMATION ON THE CRT ; ENTRY 4437 4438 CH,CL = UPPER LEFT CORNER OF REGION TO SCROLL 4439 DH,DL = LOWER RIGHT CORNER OF REGION TO SCROLL 4440 BOTH OF THE ABOVE ARE IN CHARACTER POSITIONS BH = FILL VALUE FOR BLANKED LINES 4441 . 4442 AL = # LINES TO SCROLL (AL=0 MEANS BLANK THE ENTIRE 4443 4444 DS = DATA SEGMENT 4445 FS = REGEN SEGMENT 4446 ; EXIT 4447 NOTHING, THE SCREEN IS SCROLLED 4448 F4EE 4449 GRAPHICS DOWN PROC NEAR FAFF FN 4450 STD SET DIRECTION FAFF SADS 4451 MOV BL,AL ; SAVE LINE COUNT IN BL F4F1 8BC2 4452 MOV AX,DX ; GET LOWER RIGHT POSITION INTO AX REG 4453 :---- USE CHARACTER SUBROUTINE FOR POSITIONING 4454 4455 :---- ADDRESS RETURNED IS MULTIPLIED BY 2 FROM CORRECT VALUE 4456 F4F3 E80F02 4457 CALL GRAPH_POSN F4F6 ARFA 4458 MOV DI,AX ; SAVE RESULT AS DESTINATION ADDRESS 4459 4460 ;---- DETERMINE SIZE OF WINDOW 4461 F4F8 2BD1 4462 F4FA 81C20101 4463 ADD DX,101H ; ADJUST VALUES F4FE D0E6 4464 SAL DH.1 ; MULTIPLY # ROWS BY 4 4465 ; SINCE 8 VERT DOTS/CHAR ESOO DOE6 4466 SAL DH,1 ; AND EVEN/ODD ROWS 4467 4468 :---- DETERMINE CRT MODE 4469 F502 803F490006 4470 CMD CRT MODE,6 ; TEST FOR MEDIUM RES E507 7305 4471 JNC R12 ; FIND_SOURCE_DOWN 4472 4473 ;---- MEDIUM RES DOWN 4474 F509 D0E2 4475 SAL DL.1 ; # COLUMNS * 2, SINCE 4476 ; 2 BYTES/CHAR (OFFSET OK) F50B D1E7 4477 SAL ; OFFSET *2 SINCE 2 BYTES/CHAR 4478 INC DI ; POINT TO LAST BYTE 4479 4480 ;---- DETERMINE THE SOURCE ADDRESS IN THE BUFFER 4481 F50E 4482 FIND SOURCE DOWN F50E 06 4483 PUSH FS : BOTH SEGMENTS TO DECEN F50F 1F 4484 POP DS F510 24FD 4485 SUB CH, CH ; ZERO TO HIGH OF COUNT REG F512 81C7F000 4486 ADD DI,240 ; POINT TO LAST ROW OF PIXELS F516 D0E3 4487 SAL BL,1 ; MULTIPLY NUMBER OF LINES BY 4 F518 D0E3 4488 SAL BL.1 F514 742F 4489 JZ R16 ; IF ZERO, THEN BLANK ENTIRE FIELD F51C 8AC3 4490 MOV AL,BL ; GET NUMBER OF LINES IN AL F51E B450 4491 MOV 08,HA ; 80 BYTES/ROW F520 F6E4 4492 MUL AH : DETERMINE OFFSET TO SOURCE ``` ``` LOC OBJ SOURCE F522 8BF7 4493 MOV SI,DI ; SET UP SOURCE F524 2BF0 4494 SUB SI,AX 3 SUBTRACT THE OFFSET F526 8AE6 4495 AH . DH NUMBER OF ROWS IN FIELD MOV F528 24F3 4496 SUB AH,BL * DETERMINE NUMBER TO MOVE 4497 4498 ;---- LOOP THROUGH, MOVING ONE ROW AT A TIME, BOTH EVEN AND ODD FIELDS 4499 F52A 4500 P13: ROW LOOP DOWN FE24 F82100 6E01 CALL D17 ; MOVE ONE ROW F52D 81EE5020 4502 SUB SI,2000H+80 MOVE TO NEXT ROW F531 81EF5020 4503 SUB DI,2000H+80 F535 FECC 4504 DEC : NIMBED OF DOWS TO MOVE ΔH F537 75F1 4505 .IN7 PIZ 3 CONTINUE TILL ALL MOVED 4506 4507 ;---- FILL IN THE VACATED LINE(S) 4508 F539 4509 R14: CLEAR ENTRY DOWN F539 84C7 4510 MOV AL,BH ; ATTRIBUTE TO FILL WITH F53B 4511 ; CLEAR_LOOP_DOWN F53B E82900 4512 CALL R18 ; CLEAR A ROW F53E 81EF5020 ; POINT TO NEXT LINE 4513 SUB DT.2000H+80 FS42 FFCB 4514 DEC BI ; NUMBER OF LINES TO FILL F544 75F5 4515 JNZ R15 ; CLEAR_LOOP_DOWN F546 FC 4516 ; RESET THE DIRECTION FLAG F547 E97BFC 4517 JMP VIDEO RETURN ; EVERYTHING DONE F54A 4518 R16: ; BLANK FIELD DOWN F54A 8ADE 4519 MOV BL,DH ; SET BLANK COUNT TO 4520 ; EVERYTHING IN FIELD F54C EBEB 4521 JMP ; CLEAR THE FIELD GRAPHICS DOWN 4522 FNDP 4523 4524 1---- POUTINE TO MOVE ONE POW OF INCORMATION 4525 FEAF 4526 P17 PROC NEAR F54E 8ACA 4527 CL,DL ; NUMBER OF BYTES IN THE ROW F550 56 4528 PUSH ST F551 57 4529 PUSH DI ; SAVE POINTERS F552 F3 4530 DED MOVSB ; MOVE THE EVEN FIELD F553 A4 F554 5F 4531 F555 5E 4532 POP SI F556 81C60020 4533 ∆DD ST.2000H F554 81C70020 4534 ΔDD DI,2000H 3 POINT TO THE ODD FIELD F55F 56 4535 PUSH F55F 57 4536 PUSH : SAVE THE POINTERS F560 8ACA 4537 MOV CI.DI ; COUNT BACK F562 F3 4538 RFP MOVSB ; MOVE THE ODD FIELD F563 A4 F564 5F 4539 POP DI 4540 POP ; POINTERS BACK SI F566 C3 4541 RFT ; RETURN TO CALLER 4542 R17 ENDP 4543 4544 ;---- CLEAR A SINGLE ROW 4545 F567 4546 PROC F567 BACA 4547 MOV CLADE ; NUMBER OF BYTES IN FIELD F569 57 4548 PUSH SAVE POINTER F56A F3 4549 REP STOSE ; STORE THE NEW VALUE F56B AA E56C 5E 4550 POP ; POINTER BACK F56D 81C70020 4551 ADD DI,2000H ; POINT TO ODD FIELD 4552 PUSH DI F572 8ACA 4553 MOV CL.DI F574 F3 4554 REP STOSB ; FILL THE ODD FILELD F575 AA F576 5F 4555 POP F577 C3 4556 RET ; RETURN TO CALLER 4557 PIA FNDP 4558 4559 4560 THIS ROUTINE WRITES THE ASCII CHARACTER TO THE 4561 CURRENT POSITION ON THE SCREEN. 4562 ; ENTRY 4563 AL = CHARACTER TO WRITE 4564 BL = COLOR ATTRIBUTE TO BE USED FOR FOREGROUND COLOR 4565 IF BIT 7 IS SET, THE CHAR IS XOR'D INTO THE REGEN ``` ``` BUFFER (0 IS USED FOR THE BACKGROUND COLOR) 4566 4567 : CX = NUMBER OF CHARS TO WRITE 4568 DS = DATA SEGMENT 4569 ES = REGEN SEGMENT 4570 EXIT 4571 ÷ NOTHING IS RETURNED 4572 ; GRAPHICS READ 4573 THIS ROUTINE READS THE ASCII CHARACTER AT THE CURRENT 4574 4575 CURSOR POSITION ON THE SCREEN BY MATCHING THE DOTS ON 4576 THE SCREEN TO THE CHARACTER GENERATOR CODE POINTS ; ENTRY 4577 4578 NONE ( 0 IS ASSUMED AS THE BACKGROUND COLOR : 4579 ; EXIT 4580 AL = CHAPACTER READ AT THAT POSITION (O RETURNED IF 4581 NONE FOUND) 4582 4583 ; FOR BOTH ROUTINES, THE IMAGES USED TO FORM CHARS ARE 4584 ; CONTAINED IN ROM FOR THE 1ST 128 CHARS, TO ACCESS CHARS 4585 ; IN THE SECOND HALF, THE USER MUST INITIALIZE THE VECTOR AT ; INTERRUPT 1FH (LOCATION 0007CH) TO POINT TO THE USER 4586 ; SUPPLIED TABLE OF GRAPHIC IMAGES (8X8 BOXES). 4587 4588 : FATILIRE TO DO SO WILL CAUSE IN STRANGE PESULTS 4589 4590 ASSUME CS:CODE,DS:DATA,ES:DATA F578 4591 GRAPHICS WRITE PROC NEAR ; ZERO TO HIGH OF CODE POINT F578 B400 4592 MOV AH . O F574 50 4593 PHSH ΔX ; SAVE CODE POINT VALUE 4594 4595 ;---- DETERMINE POSITION IN REGEN BUFFER TO PUT CODE POINTS 4596 F578 F88401 4597 CALL 526 : FIND LOCATION IN REGEN BUFFER F57E 8BF8 4598 MOV DI,AX ; REGEN POINTER IN DI 4599 ;---- DETERMINE REGION TO GET CODE POINTS FROM 4600 4601 F580 58 4602 POP ΔX : RECOVER CODE POINT F581 3C80 CMP AL,80H ; IS IT IN SECOND HALF 4603 F583 7306 4604 JAE SI 4605 ;---- IMAGE IS IN FIRST HALF, CONTAINED IN ROM 4606 4607 F585 BE6EFA ; CRT_CHAR_GEN (OFFSET OF IMAGES) 4608 MOV SI,OFA6EH F588 0E 4609 PUSH cs ; SAVE SEGMENT ON STACK : DETERMINE MODE ESAS EROF 4610 JMP SHORT S2 4611 4612 ;---- IMAGE IS IN SECOND HALF, IN USER RAM 4613 F588 4614 S1: : EXTEND CHAR F58B 2C80 SUB ; ZERO ORIGIN FOR SECOND HALF 4615 AL,80H F580 1F 4616 PHSH ns ; SAVE DATA POINTER F58E 2BF6 4617 SUB SI,SI F590 8EDE 4618 MOV DŚ,SI ; ESTABLISH VECTOR ADDRESSING 4619 ASSUME DS:ABSO E592 C5367C00 4620 IDS SI,EXT_PTR ; GET THE OFFSET OF THE TABLE 4621 MOV DX,DS ; GET THE SEGMENT OF THE TABLE F596 8CDA 4622 ASSUME DS:DATA F598 1F 4623 POP DS ; RECOVER DATA SEGMENT F599 52 4624 PHISH nχ ; SAVE TABLE SEGMENT ON STACK 4625 ;---- DETERMINE GRAPHICS MODE IN OPERATION 4626 4627 ; DETERMINE MODE F59A 4628 52: AX.1 : MULTIPLY CODE POINT F59A D1E0 4629 SAL F59C D1E0 4630 SAL AX,1 ; VALUE BY 8 F59E D1E0 4631 SAL AX,1 4632 ADD SI,AX ; SI HAS OFFSET OF DESIRED CODES F5A0 03F0 F542 803F490006 4633 CMP CRT_MODE,6 : PECOVER TABLE POINTER SEGMENT F5A7 1F 4634 POP ns F5A8 722C 4635 JC 57 ; TEST FOR MEDIUM RESOLUTION MODE 4636 4637 ;---- HIGH RESOLUTION MODE 4638 F5AA 4639 ; HIGH CHAR F5AA 57 4640 PUSH DI ; SAVE REGEN POINTER ; SAVE CODE POINTER F5AB 56 4641 PUSH SI MOV ; NUMBER OF TIMES THROUGH LOOP F5AC B604 4642 DH,4 ``` | LOC OBJ | LINE | SOURCE | | | |-----------------|------|---------------|---------------------|-------------------------------------| | F5AE | 4643 | \$4: | | | | F5AE AC | 4644 | LODSB | | GET BYTE FROM CODE POINTS | | F5AF F6C380 | 4645 | TEST | BL,80H | SHOULD WE USE THE FUNCTION | | F5B2 7516 | 4646 | JNZ | \$6 | ; TO PUT CHAR IN | | F5B4 AA | 4647 | STOSB | 50 | ; STORE IN REGEN BUFFER | | F5B5 AC | 4648 | LODSB | | y broke an keden borrek | | | 4649 | \$5: | | | | F5B6 | 4650 | MOV | ES:[DI+2000H-1],AL | ; STORE IN SECOND HALF | | F5B6 268885FF1F | | | DI,79 | ; MOVE TO NEXT ROW IN REGEN | | F5BB 83C74F | 4651 | ADD | | | | F5BE FECE | 4652 | DEC | DH<br>S4 | 3 DONE WITH LOOP | | F5C0 75EC | 4653 | JNZ | • • | | | F5C2 5E | 4654 | POP | SI | | | F5C3 5F | 4655 | POP | DI | ; RECOVER REGEN POINTER | | F5C4 47 | 4656 | INC | DI | ; POINT TO NEXT CHAR POSITION | | F5C5 E2E3 | 4657 | LOOP | S3 | ; MORE CHARS TO WRITE | | F5C7 E9FBFB | 4658 | JMP | VIDEO_RETURN | | | F5CA | 4659 | 56: | 44. | | | F5CA 263205 | 4660 | XOR | AL,ES:[DI] | ; EXCLUSIVE OR WITH CURRENT | | F5CD AA | 4661 | STOSB | | ; STORE THE CODE POINT | | F5CE AC | 4662 | LODSB | | ; AGAIN FOR ODD FIELD | | F5CF 263285FF1F | 4663 | XOR | AL,ES:[DI+2000H-1] | | | F5D4 EBE0 | 4664 | JMP | <b>S</b> 5 | BACK TO MAINSTREAM | | | 4665 | | | | | | 4666 | ; MEDIUM | RESOLUTION WRITE | | | | 4667 | | | | | F5D6 | 4668 | <b>S7:</b> | | ; MED_RES_WRITE | | F5D6 8AD3 | 4669 | MOV | DL,BL | ; SAVE HIGH COLOR BIT | | F5D8 D1E7 | 4670 | SAL | DI,1 | ; OFFSET*2 SINCE 2 BYTES/CHAR | | F5DA E8D100 | 4671 | CALL | 519 | ; EXPAND BL TO FULL WORD OF COLOR | | F5DD | 4672 | 58: | | ; MED_CHAR | | F500 57 | 4673 | PUSH | DI | ; SAVE REGEN POINTER | | F5DE 56 | 4674 | PUSH | SI | ; SAVE THE CODE POINTER | | F5DF B604 | 4675 | MOV | DH,4 | ; NUMBER OF LOOPS | | F5E1 | 4676 | 59: | | | | F5E1 AC | 4677 | LODSB | | ; GET CODE POINT | | F5E2 E8DE00 | 4678 | CALL | 521 | DOUBLE UP ALL THE BITS | | F5E5 23C3 | 4679 | AND | AX,BX | ; CONVERT THEM TO FOREGROUND | | | 4680 | | | ; COLOR ( 0 BACK ) | | F5E7 F6C280 | 4681 | TEST | DL,80H | ; IS THIS XOR FUNCTION | | F5EA 7407 | 4682 | JZ | \$10 | ; NO, STORE IT IN AS IT IS | | F5EC 263225 | 4683 | XOR | AH,ES:[DI] | ; DO FUNCTION WITH HALF | | F5EF 26324501 | 4684 | XOR | AL,ES:[DI+1] | : AND WITH OTHER HALF | | F5F3 | 4685 | S10: | | | | F5F3 268825 | 4686 | MOV | ES:[DI],AH | ; STORE FIRST BYTE | | F5F6 26884501 | 4687 | MOV | ES:[DI+1].AL | STORE SECOND BYTE | | F5FA AC | 4688 | LODSE | | GET CODE POINT | | F5FB E8C500 | 4689 | CALL | S21 | | | F5FE 23C3 | 4690 | AND | AX,BX | ; CONVERT TO COLOR | | F600 F6C280 | 4691 | TEST | DL,80H | ; AGAIN, IS THIS XOR FUNCTION | | F603 740A | 4692 | JZ | SII | ; NO, JUST STORE THE VALUES | | F605 2632A50020 | 4693 | XOR | AH,ES:[DI+2000H] | ; FUNCTION WITH FIRST HALF | | F60A 2632850120 | 4694 | XOR | AL,ES:[DI+2001H] | ; AND WITH SECOND HALF | | F60F | 4695 | S11: | | | | F60F 2688A50020 | 4696 | MOV | FS:[DI+2000H],AH | | | F614 2688850120 | 4697 | MOV | ES:[DI+2000H+1].AL | ; STORE IN SECOND PORTION OF BUFFER | | F619 83C750 | 4698 | ADD | DI,80 | ; POINT TO NEXT LOCATION | | F61C FECE | 4699 | DEC | DH | | | F61F 75C1 | 4700 | JNZ | 59 | : KEEP GOING | | F620 5E | 4701 | POP | SI | ; RECOVER CODE PONTER | | F621 5F | 4702 | POP | DI | ; RECOVER REGEN POINTER | | F622 47 | 4702 | INC | DI | ; POINT TO NEXT CHAR POSITION | | F623 47 | 4704 | INC | DI | , FOIR TO HEAT CHAR TOSTITON | | F624 E2B7 | 4704 | LOOP | 58 | ; MORE TO WRITE | | F626 E99CFB | 4705 | JMP | VIDEO RETURN | , HORE TO WRITE | | 1020 E770FB | | | - · | | | | 4707 | GRAPHICS_WRIT | | | | | 4708 | ; | | | | | 4709 | GRAPHICS RE | | | | | 4710 | ; | | | | F629 | 4711 | GRAPHICS_READ | | | | F629 E8D600 | 4712 | CALL | | ; CONVERTED TO OFFSET IN REGEN | | F62C 8BF0 | 4713 | MOV | SI,AX | ; SAVE IN SI | | F62E 83EC08 | 4714 | SUB | SP,8 | ; ALLOCATE SPACE TO SAVE THE | | | 4715 | | | ; READ CODE POINT | | F631 8BEC | 4716 | MOV | BP,SP | ; POINTER TO SAVE AREA | | | 4717 | | | | | | 4718 | ; DETER | TINE GRAPHICS MODES | | | | 4719 | | | | | LOC OBJ | LINE | SOURCE | | | | | | |----------------------------|--------------|------------------------|---------------------------|------------------------------------------------------------------------|--|--|--| | F633 803E490006 | 4720 | СМР | CRT_MODE,6 | | | | | | F638 06 | 4721 | PUSH | ES | | | | | | F639 1F | 4722 | POP | DS | ; POINT TO REGEN SEGMENT | | | | | F63A 721A | 4723 | JC | S13 | ; MEDIUM RESOLUTION | | | | | | 4724 | ; HIGH RESOLUTION READ | | | | | | | | 4725<br>4726 | ; HIGH RE | SOLUTION READ | | | | | | | 4727 | ; GET VAL | UES FROM REGEN BUFFER AND | CONVERT TO CODE POINT | | | | | | 4728 | | | | | | | | F63C B604 | 4729 | MOV | DH,4 | ; NUMBER OF PASSES | | | | | F63E | 4730 | 512: | | | | | | | F63E 8A04 | 4731 | MOV | AL,[SI] | ; GET FIRST BYTE | | | | | F640 884600 | 4732 | MOV | [BP],AL | ; SAVE IN STORAGE AREA | | | | | F643 45 | 4733 | INC | BP | ; NEXT LOCATION | | | | | F644 8A840020 | 4734 | MOV | AL,[SI+2000H] | GET LOWER REGION BYTE | | | | | F648 884600 | 4735 | MOV | [BP],AL | ; ADJUST AND STORE | | | | | F64B 45 | 4736 | INC | ВР | | | | | | F64C 83C650 | 4737 | ADD | SI,80 | ; POINTER INTO REGEN | | | | | F64F FECE | 4738 | DEC | DH | ; LOOP CONTROL | | | | | F651 75EB | 4739 | JNZ | S12 | ; DO IT SOME MORE | | | | | F653 EB1790 | 4740 | JMP | S15 | ; GO MATCH THE SAVED CODE POINTS | | | | | | 4741 | | | | | | | | | 4742 | ; MEDIUM | RESOLUTION READ | | | | | | | 4743 | | | | | | | | F656 | 4744 | S13: | | ; MED_RES_READ | | | | | F656 D1E6 | 4745 | SAL | SI,1 | ; OFFSET*2 SINCE 2 BYTES/CHAR | | | | | F658 B604 | 4746 | MOV | DH,4 | ; NUMBER OF PASSES | | | | | F65A | 4747 | 514: | | | | | | | F65A E88800 | 4748 | CALL | S23 | GET PAIR BYTES FROM REGEN | | | | | | 4749 | | | ; INTO SINGLE SAVE | | | | | F65D 81C60020 | 4750 | ADD | SI,2000H | ; GO TO LOWER REGION | | | | | F661 E88100 | 4751 | CALL | 523 | ; GET THIS PAIR INTO SAVE | | | | | F664 81EEB01F<br>F668 FECE | 4752 | SUB | SI,2000H-80 | ; ADJUST POINTER BACK INTO UPPER | | | | | | 4753 | DEC<br>JNZ | DH<br>S14 | VEED COTIO INCT. ALL & DOUG | | | | | F66A 75EE | 4754<br>4755 | JNZ | 514 | ; KEEP GOING UNTIL ALL 8 DONE | | | | | | 4756 | : SAVE AD | EA HAS CHARACTER IN IT, M | ATCH IT | | | | | | 4757 | , SATE AR | ER HAS CHARACTER IN 117 H | 1011 21 | | | | | F66C | 4758 | \$15: | | ; FIND_CHAR | | | | | F66C BF6EFA90 | 4759 | MOV | DI,OFFSET CRT_CHAR_GEN | | | | | | F670 0E | 4760 | PUSH | CS | , | | | | | F671 07 | 4761 | POP | ES | ; CODE POINTS IN CS | | | | | F672 83ED08 | 4762 | SUB | BP,8 | ; ADJUST POINTER TO BEGINNING | | | | | | 4763 | | | ; OF SAVE AREA | | | | | F675 8BF5 | 4764 | MOV | SI,BP | | | | | | F677 FC | 4765 | CLD | | ; ENSURE DIRECTION | | | | | F678 B000 | 4766 | MOV | AL,0 | ; CURRENT CODE POINT BEING MATCHED | | | | | F67A | 4767 | S16: | | | | | | | F67A 16 | 4768 | PUSH | SS | ; ESTABLISH ADDRESSING TO STACK | | | | | F67B 1F | 4769 | POP | DS | ; FOR THE STRING COMPARE | | | | | F67C BA8000 | 4770 | MOV | DX,128 | ; NUMBER TO TEST AGAINST | | | | | F67F | 4771 | S17: | | | | | | | F67F 56 | 4772 | PUSH | SI | ; SAVE SAVE AREA POINTER | | | | | F680 57 | 4773 | PUSH | DI | ; SAVE CODE POINTER | | | | | F681 B90800 | 4774 | MOV | CX,8 | ; NUMBER OF BYTES TO MATCH | | | | | F684 F3 | 4775 | REPE | CMPSB | ; COMPARE THE 8 BYTES | | | | | F685 A6 | | | | | | | | | F686 5F | 4776 | POP | DI | ; RECOVER THE POINTERS | | | | | F687 5E | 4777 | POP | SI | | | | | | F688 741E<br>F68A FEC0 | 4778 | JZ | 518 | ; IF ZERO FLAG SET, THEN MATCH OCCURRED<br>; NO MATCH, MOVE ON TO NEXT | | | | | | 4779 | INC<br>ADD | AL<br>DI:8 | ; NEXT CODE POINT | | | | | F68C 83C708<br>F68F 4A | 4780<br>4781 | DEC | DX | ; LOOP CONTROL | | | | | F690 75ED | 4782 | JNZ | S17 | DO ALL OF THEM | | | | | 1070 7565 | 4783 | JIL | 317 | , DO ALE OF THEIR | | | | | | 4784 | I THAP NO | T MATCHED, MIGHT BE IN US | ED SUPPLIED SECOND HALF | | | | | | 4785 | , | | | | | | | F692 3C00 | 4786 | CMP | AL,0 | ; AL <> 0 IF ONLY 1ST HALF SCANNED | | | | | F694 7412 | 4787 | JE | 518 | ; IF = 0, THEN ALL HAS BEEN SCANNED | | | | | F696 2BC0 | 4788 | SUB | AX,AX | | | | | | F698 8ED8 | 4789 | MOV | DS,AX | ; ESTABLISH ADDRESSING TO VECTOR | | | | | | 4790 | | DS: ABSO | | | | | | F69A C43E7C00 | 4791 | LES | DI,EXT_PTR | ; GET POINTER | | | | | F69E 8CC0 | 4792 | MOV | AX,ES | ; SEE IF THE POINTER REALLY EXISTS | | | | | F6A0 OBC7 | 4793 | OR | AX,DI | ; IF ALL 0, THEN DOESN'T EXIST | | | | | F6A2 7404 | 4794 | JZ | 518 | ; NO SENSE LOOKING | | | | | F6A4 B080 | 4795 | VOM | AL,128 | ; ORIGIN FOR SECOND HALF | | | | ``` LOC OBJ LINE SOURCE F6A6 FBD2 4796 IMP 516 : SO BACK AND TRY FOR IT 4797 ASSUME DS:DATA 4798 4799 ;---- CHARACTER IS FOUND ( AL=0 IF NOT FOUND ) 4800 FAAR 4801 F6A8 83C408 4802 ADD ; READJUST THE STACK, THROW AWAY SAVE F64B F917FB 4803 IMP VIDEO_RETURN ; ALL DONE GRAPHICS_READ ENDP 4804 4805 4806 ; EXPAND_MED_COLOR 4807 THIS ROUTINE EXPANDS THE LOW 2 BITS IN BL TO 4808 FILL THE ENTIRE BX REGISTER FNTRY 4809 4810 BL = COLOR TO BE USED ( LOW 2 BITS ) 4811 4812 BX = COLOR TO BE USED ( 8 REPLICATIONS OF THE 4813 : 2 COLOR BITS 1 4814 F6AE 4815 F6AE 80E303 4816 ; ISOLATE THE COLOR BITS BL,3 F6B1 8AC3 4817 MOV : COPY TO AL AL.BI F6B3 51 4818 PUSH CX ; SAVE REGISTER F684 890300 4819 MOV CX.3 ; NUMBER OF TIMES TO DO THIS F6B7 4820 S20: F6B7 D0E0 4821 AL,1 F6B9 D0E0 4822 SAL : LEFT SHIFT BY 2 AL.1 FARR DADS 4823 ΩĐ BL.AL ; ANOTHER COLOR VERSION INTO BL F6BD E2F8 4824 LOOP S20 ; FILL ALL OF BL F6BF 8AFB 4825 MOV BH,BL ; FILL UPPER PORTION F6C1 59 4826 POP : REGISTER BACK CX F6C2 C3 4827 PFT ; ALL DONE 4828 519 FNDP 4829 4830 ; EXPAND_BYTE 4831 THIS ROUTINE TAKES THE BYTE IN AL AND DOUBLES 4832 ALL OF THE BITS, TURNING THE 8 BITS INTO 4833 16 BITS. THE RESULT IS LEFT IN AX 4834 F6C3 4835 S21 PROC NEAR F6C3 52 4836 PUSH nx : SAVE PEGISTEPS F6C4 51 4837 PUSH CX F6C5 53 4838 PUSH F6C6 2BD2 4839 SUB DX,DX ; RESULT REGISTER F6C8 B90100 4840 MOV CX,1 : MASK DEGISTED F6CB 4841 522: F6CB 8BD8 MOV BX,AX ; BASE INTO TEMP 4842 F6CD 23D9 4843 AND BX,CX ; USE MASK TO EXTRACT A BIT ; PUT INTO RESULT REGISTER F6CF 0BD3 4844 OR DX,BX F6D1 D1E0 4845 SHI AX.1 F6D3 D1E1 4846 SHL CX.1 ; SHIFT BASE AND MASK BY 1 F605 8B08 MOV BX,AX ; BASE TO TEMP F6D7 23D9 4848 AND вх,сх ; EXTRACT THE SAME BIT : PUT INTO RESULT FAD9 0803 4849 OR DX.BX F6DB D1E1 4850 SHL CX,1 ; SHIFT ONLY MASK NOW, 4851 : MOVING TO NEXT BASE ; USE MASK BIT COMING OUT TO TERMINATE F6DD 73EC 4852 F6DF 8BC2 4853 MOV AX,DX ; RESULT TO PARM REGISTER F6F1 5B POP 4854 BX F6E2 59 4855 POP СХ ; RECOVER REGISTERS POP F6E3 5A 4856 F6E4 C3 RET 4857 4858 521 ENDP 4859 4860 ; MED_READ_BYTE THIS ROUTINE WILL TAKE 2 BYTES FROM THE REGEN 4861 BUFFER, COMPARE AGAINST THE CURRENT FOREGROUND 4862 COLOR. AND PLACE THE CORRESPONDING ON/OFF BIT 4863 4864 PATTERN INTO THE CURRENT POSITION IN THE SAVE ; ENTRY 4866 SI,DS = POINTER TO REGEN AREA OF INTEREST 4867 BX = EXPANDED FOREGROUND COLOR 4868 4869 BP = POINTER TO SAVE AREA 4871 BP IS INCREMENT AFTER SAVE ``` F722 58 4949 POP ``` F6E5 4873 S23 PROC F6E5 8A24 AH.[SI] 4874 MOV GET FIRST BYTE F6F7 844401 4875 MOV AL.IST+11 : GET SECOND BYTE F6EA B900C0 4876 MOV СХ,ОСОООН ; 2 BIT MASK TO TEST THE ENTRIES F6ED B200 4877 MOV ; RESULT REGISTER FAFF 4878 524; F6EF 85C1 TEST 4879 AX.CX : IS THIS SECTION BACKSDOWN? FAF1 FR 4880 CLC ; CLEAR CARRY IN HOPES THAT IT IS F6F2 7401 4881 JΖ S25 ; IF ZERO, IT IS BACKGROUND F6F4 F9 4882 STC ; WASN'T, SO SET CARRY F6F5 DOD2 $25: RCL : MOVE THAT BIT INTO THE DESILIT 4883 DI.1 F6F7 D1F0 4004 cup CX.1 FAFQ DIFQ 4885 SHD CX,1 ; MOVE THE MASK TO THE RIGHT BY 2 BITS F6FB 73F2 ; DO IT AGAIN IF MASK DIDN'T FALL OUT F6FD 885600 4887 MOV [BP],DL ; STORE RESULT IN SAVE AREA F700 45 ; ADJUST POINTER 4888 TNC ВP F701 C3 4889 RET ; ALL DONE 4890 4891 4892 ; V4 POSITION 4893 THIS ROUTINE TAKES THE CURSOR POSITION CONTAINED IN THE MEMORY LOCATION, AND 4895 CONVERTS IT INTO AN OFFSET INTO THE 4896 . REGEN BUFFER, ASSUMING ONE BYTE/CHAR. 4897 FOR MEDIUM RESOLUTION GRAPHICS. 4898 THE NUMBER MUST BE DOUBLED. 4899 ; ENTRY 4900 NO REGISTERS, MEMORY LOCATION . 4901 ; CURSOR_POSN IS USED 4902 ; EXIT 4903 AX CONTAINS OFFSET INTO REGEN BUFFER 4904 F702 S26 PROC 4905 NEAD F702 A15000 4906 MOV AX, CURSOR_POSN ; GET CURRENT CURSOR F705 4907 GRAPH_POSN LABEL NEAR F705 53 4908 PUSH BX : SAVE DECISTED F706 8BD8 4909 BX.AX MOV ; SAVE A COPY OF CURRENT CURSOR F708 8AC4 4910 MOV AL,AH ; GET ROWS TO AL BYTE PTR CRT_COLS F704 F6264400 4911 MUL ; MULTIPLY BY BYTES/COLUMN F70E D1E0 4912 SHL AX,1 ; MULTIPLY * 4 SINCE 4 ROWS/BYTE F710 D1F0 4913 SHL AX.1 F712 2AFF 4914 SUB вн.вн ; ISOLATE COLUMN VALUE F714 03C3 4915 ADD AX,BX ; DETERMINE OFFSET F716 5B 4916 POP ; RECOVER POINTER F717 C3 4917 RET : ALL DONE 4918 526 ;---- 4919 4920 ; WRITE TTY 4921 THIS INTERFACE PROVIDES A TELETYPE LIKE INTERFACE TO THE VIDEO : 4922 CARD. THE INPUT CHARACTER IS WRITTEN TO THE CURRENT CURSOR POSITION, AND THE CURSOR IS MOVED TO THE NEXT POSITION. IF THE 4923 4924 CURSOR LEAVES THE LAST COLUMN OF THE FIELD, THE COLUMN IS SET 4925 TO ZERO, AND THE ROW VALUE IS INCREMENTED. IF THE ROW VALUE 4926 LEAVES THE FIELD, THE CURSOR IS PLACED ON THE LAST ROW, FIRST 4927 COLUMN, AND THE ENTIRE SCREEN IS SCROLLED UP ONE LINE. MHEN 4928 THE SCREEN IS SCROLLED UP, THE ATTRIBUTE FOR FILLING THE NEWLY 4929 BLANKED LINE IS READ FROM THE CURSOR POSITION ON THE PREVIOUS . LINE BEFORE THE SCROLL, IN CHARACTER MODE. IN GRAPHICS MODE, 4930 4931 THE 0 COLOR IS USED. ; ENTRY 4932 4933 (AH) = CURRENT CRT MODE 4934 (AL) = CHARACTER TO BE WRITTEN 4935 NOTE THAT BACK SPACE, CAR RET, BELL AND LINE FEED ARE HANDLED : 4936 AS COMMANDS RATHER THAN AS DISPLAYABLE GRAPHICS (BL) = FOREGROUND COLOR FOR CHAR WRITE IF CURRENTLY IN A GRAPHICS MODE 4938 ; FXIT 4939 4940 ALL REGISTERS SAVED 4941 4942 ASSUME CS:CODE,DS:DATA F718 WRITE TTY 4943 PROC NEAR F718 50 ; SAVE REGISTERS 4944 PUSH AX PUSH F719 50 4945 AX ; SAVE CHAR TO MRITE F71A B403 4946 MOV AH.3 F71C 8A3E6200 4947 MOV BH, ACTIVE_PAGE ; GET THE CURRENT ACTIVE PAGE 10H F720 CD10 4948 INT : READ THE CURRENT CURSOR POSITION ``` ; RECOVER CHAR ``` LOC OBJ LINE SOURCE 4950 4951 ;---- DX NOW HAS THE CURRENT CURSOR POSITION 4952 F723 3C08 4953 CMP AL.8 ; IS IT A BACKSPACE F725 7452 4954 JE ; BACK SPACE F727 3C0D 4955 СМР AL,ODH ; IS IT CARRIAGE RETURN F729 7457 4956 JE U9 : CAP PET F72B 3C0A 4957 CMP AL . DAH ; IS IT A LINE FEED F72D 7457 4958 JE 1110 ; LINE_FEED F72F 3C07 4959 CMP AL,07H ; IS IT A BELL F731 745A 4960 JE U11 : RFII 4961 4962 ;---- WRITE THE CHAR TO THE SCREEN 4963 4964 F733 B40A 4965 MOV AH-10 : WRITE CHAR ONLY F735 B90100 4966 MOV CY.1 ONLY ONE CHAR F738 CD10 4967 THE 10H ; WRITE THE CHAR 4968 4969 :---- POSITION THE CURSOR FOR NEXT CHAR 4970 F73A FFC2 4971 TNC F73C 3A164A00 4972 СМР DL,BYTE PTR CRT_COLS ; TEST FOR COLUMN OVERFLOW F740 7533 4973 JNZ : SET CURSOR F742 B200 4974 MOV DL.O ; COLUMN FOR CURSOR F744 80FE18 4975 CMP DH. 24 F747 752A 4976 JNZ ; SET_CURSOR_INC 4977 4978 ;---- SCROLL REQUIRED 4979 F749 4980 111 - F749 B402 4981 MOV AH,2 F74B CD10 4982 10H SET THE CURSOR 4983 4984 ;---- DETERMINE VALUE TO FILL WITH DURING SCROLL 4985 F740 A04900 4986 MOV AL, CRT_MODE ; GET THE CURRENT MODE F750 3C04 CMP AL,4 F752 7206 4988 JC U2 ; READ-CURSOR F754 3C07 4989 CMP AL,7 F756 B700 4900 MOV вн,0 ; FILL WITH BACKGROUND F758 7506 4991 JNE ; SCROLL-UP F75A U2: : READ-CURSOR F75A B408 4993 MOV AH.A F75C CD10 4994 INT 10H ; READ CHAR/ATTR AT CURRENT CURSOR F75E BAFC 4995 MOV BH,AH ; STORE IN BH F760 4996 : SCPOLL-UP F760 B80106 4997 MOV AX,601H ; SCROLL ONE LINE F763 2BC9 4998 SUB LX*LX ; UPPER LEFT CORNER F765 B618 4999 MOV DH,24 ; LOWER RIGHT ROW F767 8A164A00 5000 MOV DL,BYTE PTR CRT COLS ; LOWER RIGHT COLUMN F76B FECA 5001 DEC F76D 5002 114: ; VIDEO-CALL-RETURN F760 C010 5003 TNT 10H ; SCROLL UP THE SCREEN F76F 5004 U5: ; TTY-RETURN F76F 58 5005 POP AX : RESTORE THE CHARACTER F770 E952FA 5006 VIDEO_RETURN IMP ; RETURN TO CALLER F773 5007 U6: ; SET-CURSOR-INC F773 FFC6 5008 INC рн ; NEXT ROW F775 5009 ; SET-CURSOR F775 B402 5010 MOV AH,2 F777 EBF4 5011 JMP 114 ; ESTABLISH THE NEW CURSOR 5012 5013 ;---- BACK SPACE FOUND 5014 F779 ua: 5015 F779 80F400 5016 CMP DL,0 3 ALREADY AT END OF LINE F77C 74F7 5017 JE U7 ; SET_CURSOR F77E FECA DL ; NO -- JUST MOVE IT BACK F780 EBF3 5019 JMP 117 : SET CURSOR 5020 5021 ;---- CARRIAGE RETURN FOUND 5023 F782 B200 5024 MOV DL.O ; MOVE TO FIRST COLUMN F784 FBEF 5025 IMP U7 ; SET_CURSOR 5026 ``` ``` LOC OBJ LINE SOURCE 5027 ;---- LINE FEED FOUND 5028 F786 5029 1110: F786 80FF18 5030 CMP DH . 24 ; BOTTOM OF SCREEN ; YES, SCROLL THE SCREEN F789 75E8 5031 JNE U6 F78B EBBC JMP U1 ; NO, JUST SET THE CURSOR 5032 5033 5034 ;---- BELL FOUND 5035 F78D 5036 U11: F780 B302 5037 MOV BI .2 ; SET UP COUNT FOR BEEP ; SOUND THE POD BELL F78F E871EE 5038 CALL BEEP F792 EBDB 5039 JMP U5 ; TTY RETURN 5040 WRITE_TTY INDP 5041 5042 : I TGHT PEN 5043 THIS ROUTINE TESTS THE LIGHT PEN SWITCH AND THE LIGHT PEN TRIGGER. IF BOTH ARE SET, THE LOCATION OF THE LIGHT : 5044 5045 PEN IS DETERMINED. OTHERWISE, A RETURN WITH NO 5046 : INFORMATION IS MADE. 5047 ON EXIT 5048 (AH) = 0 IF NO LIGHT PEN INFORMATION IS AVAILABLE 5049 BX,CX,DX ARE DESTROYED (AH) = 1 TE LIGHT PEN IS AVAILABLE 5050 5051 (DH,DL) = ROW,COLUMN OF CURRENT LIGHT PEN 5052 POSITION 5053 (CH) = RASTER POSITION (BX) = BEST GUESS AT PIXEL HORIZONTAL POSITION : 5054 5055 5056 ASSUME CS:CODE,DS:DATA :---- SUBTRACT_TABLE 5057 F794 5058 VI LABEL BYTE F794 03 5059 DB 3,3,5,5,3,3,3,4; F795 03 F796 05 F797 05 F798 03 F799 03 F79A 03 F79B 04 5060 READ LPEN PROC NEAR F79C 5061 5062 ;---- WAIT FOR LIGHT PEN TO BE DEPRESSED 5063 SET NO LIGHT PEN RETURN CODE F79C B400 5064 MOV AH.O F79E 8B166300 DX,ADDR_6845 ; GET BASE ADDRESS OF 6845 5065 MOV E742 83C206 5066 ΔDD nx.6 ; POINT TO STATUS REGISTER F7A5 FC 5067 IN AL,DX GET STATUS REGISTER F7A6 A804 5068 TEST AL,4 ; TEST LIGHT PEN SWITCH F7A8 757E 5069 JNZ ٧6 ; NOT SET, RETURN 5070 :---- NOW TEST FOR LIGHT PEN TRIGGER 5071 5072 F7AA A802 ; TEST LIGHT PEN TRIGGER 5073 F7AC 7503 5074 JNZ V7A ; RETURN WITHOUT RESETTING TRIGGER F74F F98100 5075 JMP V7 5076 5077 ;---- TRIGGER HAS BEEN SET, READ THE VALUE IN 5078 F7B1 5079 V7A: ; LIGHT PEN REGISTERS ON 6845 F7B1 B410 MOV 5080 AH, 16 5081 5082 ;---- INPUT REGS POINTED TO BY AH, AND CONVERT TO ROW COLUMN IN DX 5083 F7B3 8B166300 5084 MOV DX,ADDR 6845 3 ADDRESS REGISTER FOR 6845 F7R7 84C4 5085 MOV A1 . AH ; REGISTER TO READ F7B9 EE 5086 OUT DX,AL ; SET IT UP F7BA 42 5087 INC DX ; DATA REGISTER F7BB EC 5088 AL,DX ; GET THE VALUE IN E7BC 8AE8 5089 CH.AI : SAVE IN CX MOV F7BF 4A 5090 DEC nΥ ; ADDRESS REGISTER F7BF FEC4 5091 INC ΔН ; SECOND DATA REGISTER F7C1 8AC4 5092 MOV AL,AH F7C3 EE 5093 OUT DX,AL F7C4 42 5094 INC DX ; POINT TO DATA REGISTER F7C5 EC 5095 TN AL,DX ; GET SECOND DATA VALUE F7C6 8AE5 5096 MOV AH, CH ; AX HAS INPUT VALUE ``` ``` LOC OBJ LINE SOURCE 5098 ;---- AX HAS THE VALUE READ IN FROM THE 6845 5099 F7C8 8A1E4900 5100 MOV BL, CRT MODE F7CC 2AFF вн,вн 3 MODE VALUE TO BX F7CE 2E8A9F94F7 BL,CS:V1[BX] 5102 MOV ; DETERMINE AMOUNT TO SUBTRACT F7D3 2BC3 5103 SUB AX.BX ; TAKE IT AWAY 5104 F705 8B1F4F00 MOV BX,CRT_START F7D9 D1FB 5105 SHR BX.1 F7DB 2BC3 5106 AX,BX F7DD 7902 5107 JNS V2 ; IF POSITIVE, DETERMINE MODE E70E 2BC0 5108 SUB AX,AX ; <0 PLAYS AS 0 5109 5110 ;---- DETERMINE MODE OF OPERATION 5111 F7E1 5112 V2: 3 DETERMINE MODE F7E1 B103 5113 MOV CL.3 ; SET *8 SHIFT COUNT F7E3 803E490004 5114 CMP CRT_MODE,4 ; DETERMINE IF GRAPHICS OR ALPHA F7E8 722A 5115 JB V4 ; ALPHA PEN F7EA 803E490007 CMP 5116 CRT_MODE,7 F7FF 7423 5117 1F V4 ; ALPHA_PEN 5118 5119 :---- GRAPHICS MODE 5120 F7F1 B228 MOV 5121 DI -40 : DIVISOR FOR GRAPHICS F7F3 F6F2 5122 ntv DL ; DETERMINE ROW(AL) AND COLUMN(AH) 5123 ; AL RANGE 0-99, AH RANGE 0-39 5124 5125 :---- DETERMINE GRAPHIC ROW POSITION 5126 F7F5 8AE8 5127 MOV CH,AL ; SAVE ROW VALUE IN CH F7F7 02ED 5128 ADD CH,CH ; *2 FOR EVEN/ODD FIELD F7F9 8ADC 5129 MOV BL,AH : COLUMN VALUE TO BX F7FB 2AFF 5130 SUB BH.BH ; MULTIPLY BY 8 FOR MEDIUM RES F7FD 803F490006 5131 CMP CRT_MODE,6 ; DETERMINE MEDIUM OR HIGH RES F802 7504 5132 JNE ٧3 ; NOT_HIGH_RES F804 B104 5133 MOV CL,4 SHIFT VALUE FOR HIGH RES F806 D0E4 SAL 5134 AH,1 ; COLUMN VALUE TIMES 2 FOR HIGH RES F808 5135 V3: ; NOT_HIGH_RES F808 D3F3 5136 SHL BX,CL ; MULTIPLY *16 FOR HIGH RES 5137 5138 ;---- DETERMINE ALPHA CHAR POSITION 5139 F80A 8AD4 5140 MOV DL,AH ; COLUMN VALUE FOR RETURN FROC BAFO 5141 MOV DH,AL ; ROW VALUE F80E DOEE ; DIVIDE BY 4 F810 DOEE 5143 SHR DH.1 : FOR VALUE IN 0-24 PANCE F812 EB12 5144 IMP SHORT VS ; LIGHT_PEN_RETURN_SET 5145 5146 ;---- ALPHA MODE ON LIGHT PEN 5147 5148 V4: ; ALPHA_PEN F814 F6364A00 DIV BYTE PTR CRT_COLS 5149 ; DETERMINE ROW, COLUMN VALUE F818 84F0 5150 MOV DH.AL ; ROWS TO DH F81A 8AD4 5151 MOV DL, AH ; COLS TO DL F81C D2E0 5152 SAL AL,CL : MULTIPLY ROWS * 8 F81E 8AE8 5153 MOV CH.AI ; GET RASTER VALUE TO RETURN REG FR20 RADC 5154 MOV BL, AH ; COLUMN VALUE F822 32FF 5155 XOR вн,вн F824 D3E3 5156 SAL BX,CL 5157 V5: ; LIGHT_PEN_RETURN_SET F826 B401 5158 MOV AH. 1 ; INDICATE EVERTHING SET F828 5159 V6: ; LIGHT PEN RETURN F828 52 PUSH ; SAVE RETURN VALUE (IN CASE) F829 8B166300 DX,ADDR_6845 5161 MOV ; GET BASE ADDRESS F82D 83C207 5162 ADD DX.7 ; POINT TO RESET PARM F830 EE 5163 OUT DX,AL ; ADDRESS, NOT DATA, IS IMPORTANT F831 5A 5164 POP Σ ; RECOVER VALUE F832 5165 ; RETURN_NO_RESET F832 5F 5166 POP nт F833 5E 5167 DUD SI F834 1F 5168 POP DS ; DISCARD SAVED BX,CX,DX F835 1F POP 5169 DS 5170 POP DS 5171 ``` 5172 5173 POP DS POP F837 1F F838 07 EASA CE 5250 TRET LINE ``` ERTO CE 5174 IRFT 5175 READ_LPEN ENDE 5176 :--- TNT 12 ----- 5177 5178 ; MEMORY SIZE DET THIS ROUTINE DETERMINES THE AMOUNT OF MEMORY IN THE SYSTEM 5179 AS REPRESENTED BY THE SWITCHES ON THE PLANAR. NOTE THAT THE 5180 5181 SYSTEM MAY NOT BE ABLE TO USE I/O MEMORY UNLESS THERE IS A FULL : 5182 COMPLEMENT OF 64K BYTES ON THE PLANAR. ; INPUT 5183 NO REGISTERS THE MEMORY_SIZE VARIABLE IS SET DURING POWER ON DIAGNOSTICS 5185 5186 ACCORDING TO THE FOLLOWING HARDWARE ASSUMPTIONS: 5187 PORT 60 BITS 3,2 = 00 - 16K BASE RAM 5188 01 - 32K BASE RAM 5189 10 - 48K BASE RAM 5190 11 - AGK BASE DAM 5191 PORT 62 BITS 3-0 INDICATE AMOUNT OF I/O RAM IN 32K INCREMENTS E.G., 0000 - NO RAM IN I/O CHANNEL 5192 5193 0010 - 64K RAM IN I/O CHANNEL, ETC. 5194 (AX) = NUMBER OF CONTIGUOUS 1K BLOCKS OF MEMORY 5195 5196 5197 ASSUME CS:CODE,DS:DATA 5198 0F841H F841 5199 MEMORY_SIZE_DET PROC FAR F841 FR 5200 STT : INTERRUPTS BACK ON F842 1E 5201 PUSH DS ; SAVE SEGMENT F843 E8F806 5202 AX, MEMORY_SIZE F846 A11300 MOV GET VALUE 5203 : RECOVER SEGMENT F849 1F 5204 POP DS F84A CF 5205 IRET : RETURN TO CALLER MEMORY_SIZE_DET ENDP 5206 5207 5208 :--- TNT 11 ----- 5209 ; EQUIPMENT DETERMINATION THIS ROUTINE ATTEMPTS TO DETERMINE WHAT OPTIONAL DEVICES ARE ATTACHED TO THE SYSTEM. 5211 : TNPIIT 5212 5213 NO REGISTERS 5214 THE EQUIP_FLAG VARIABLE IS SET DURING THE POWER ON 5215 DIAGNOSTICS USING THE FOLLOWING HARDWARE ASSUMPTIONS: PORT 60 = LOW ORDER BYTE OF EQUPMENT 5216 PORT 3FA = INTERRUPT ID REGISTER OF 8250 5217 5218 BITS 7-3 ARE ALWAYS 0 PORT 378 = OUTPUT PORT OF PRINTER -- 8255 PORT THAT CAN BE READ AS WELL AS WRITTEN 5220 : OUTPUT 5221 5222 (AX) IS SET, BIT SIGNIFICANT, TO INDICATE ATTACHED I/O 5223 BIT 15,14 = NUMBER OF PRINTERS ATTACHED BIT 13 NOT USED BIT 12 = GAME I/O ATTACHED 5225 5226 BIT 11,10,9 = NUMBER OF RS232 CARDS ATTACHED 5227 BIT 8 UNUSED BIT 7,6 = NUMBER OF DISKETTE DRIVES 00=1, 01=2, 10=3, 11=4 ONLY IF BIT 0 = 1 5229 BIT 5,4 = INITIAL VIDEO MODE 5230 5231 00 - UNUSED 5232 01 - 40X25 BW USING COLOR CARD 10 - 80X25 BW USING COLOR CARD 11 - 80X25 BW USING BW CARD 5234 RTT 3.2 = PLANAR RAM STZF (00=16K.01=32K.10=48K.11=64K) 5235 5236 BIT 1 NOT USED 5237 BIT 0 = IPL FROM DISKETTE -- THIS BIT INDICATES THAT 5238 THERE ARE DISKETTE DRIVES ON THE SYSTEM 5239 NO OTHER REGISTERS AFFECTED 5240 5241 ASSUME CS:CODE,DS:DATA 5242 F84D 0F84DH 5243 PROC FAR EQUIPMENT F84D 5244 : INTERRUPTS BACK ON FRAN FR 5245 STT F84E 1E 5246 PUSH ns ; SAVE SEGMENT REGISTER F84F E8EC06 5247 CALL F852 All000 MOV AX, EQUIP_FLAG ; GET THE CURRENT SETTINGS 5248 F855 1F 5249 POP DS ; RECOVER SEGMENT ``` : RETURN TO CALLER LOC OBJ LINE SOURCE ``` 5251 EQUIPMENT 5253 ;--- INT 15 ----- 5254 ; CASSETTE I/O 5255 (AH) = 0 TURN CASSETTE MOTOR ON 5256 (AH) = 1 TURN CASSETTE MOTOR OFF (AH) = 2 READ 1 OR MORE 256 BYTE BLOCKS FROM CASSETTE : 5257 5258 (ES,BX) = POINTER TO DATA BUFFER 5259 (CX) = COUNT OF BYTES TO READ (ES,BX) = POINTER TO LAST BYTE READ + 1 5261 5262 (DX) = COUNT OF BYTES ACTUALLY READ 5263 (CY) = 0 IF NO ERROR OCCURRED 5264 = 1 IF ERROR OCCURRED 5265 (AH) = ERROR RETURN IF (CY)= 1 = 01 IF CRC ERROR WAS DETECTED 5266 5267 = 02 IF DATA TRANSITIONS ARE LOST = 04 IF NO DATA WAS FOUND ; (AH) = 3 WRITE 1 OR MORE 256 BYTE BLOCKS TO CASSETTE 5269 (ES.BX) = POINTER TO DATA BUFFER 5270 5271 (CX) = COUNT OF BYTES TO WRITE 5272 ; ON EXIT (EX,BX) = POINTER TO LAST BYTE WRITTEN + 1 5274 (CX) = 0 (AH) = ANY OTHER THAN ABOVE VALUES CAUSES (CY)= 1 5275 5276 AND (AH)= 80 TO BE RETURNED (INVALID COMMAND). : 5277 5278 ASSUME DS:DATA,ES:NOTHING,SS:NOTHING,CS:CODE F859 5279 ORG 0F859H F859 5280 CASSETTE_IO PROC FAR F859 FB 5281 STI ; INTERRUPTS BACK ON F85A 1E 5282 PUSH : ESTABLISH ADDRESSING TO DATA F85B E8E006 5283 CALL DDS BIOS_BREAK, 7FH : MAKE SURE BREAK FLAG IS OFF F85F 802671007F 5284 AND F863 E80400 5285 CALL WI ; CASSETTE_IO_CONT F866 1F 5286 POP F867 CA0200 5287 RET 5288 CASSETTE IO ENDP F86A 5289 PROC NEAR 5290 ; PURPOSE: ; TO CALL APPROPRIATE ROUTINE DEPENDING ON REG AH 5292 5293 5294 ; AH ROUTINE 5295 5296 MOTOR ON MOTOR OFF READ CASSETTE BLOCK HOTTE OF 5297 ; 1 5298 ; 2 5299 WRITE CASSETTE BLOCK F86A DAE4 5301 ; TURN ON MOTOR? F86C 7413 JZ DEC MOTOR_ON ; YES, DO IT 5302 F86E FECC 5303 AH ; TURN OFF MOTOR? F870 7418 5304 MOTOR_OFF ; YES, DO IT ; READ CASSETTE BLOCK? ; YES, DO IT F872 FECC 5305 DEC AH F874 741A 5306 JZ READ_BLOCK F876 FECC 5307 DEC AH ; WRITE CASSETTE BLOCK? F878 7503 5308 JNZ W2 ; NOT_DEFINED ; YES, DO IT 5309 WRITE_BLOCK 5310 W2: ; COMMAND NOT DEFINED F87D B480 MOV AH,080H ; ERROR, UNDEFINED OPERATION 5311 F87F F9 5312 STC ; ERROR FLAG F880 C3 5313 RET 5314 ENDP F881 5315 MOTOR_ON PROC NEAR 5316 ...... ; PURPOSE: 5317 5318 TO TURN ON CASSETTE MOTOR 5319 F881 E461 5320 IN AL, PORT_B ; READ CASSETTE OUTPUT ; CLEAR BIT TO TURN ON MOTOR F883 24F7 5321 AND AL, NOT 08H 5322 PORT_B,AL ; WRITE IT OUT F885 E661 5323 OUT F887 2AE4 5324 ; CLEAR AH F889 C3 5325 RET MOTOR ON ENDP 5326 MOTOR_OFF PROC NEAR ``` 5327 F88A ``` 5328 5330 TO TURN CASSETTE MOTOR OFF 5331 1----- IN AL,PORT_B F88A E461 5332 ; READ CASSETTE OUTPUT F88C 0C08 ; SET BIT TO TURN OFF F88E EBF5 JMP W3 ; WRITE IT, CLEAR ERROR, RETURN 5334 5335 MOTOR_OFF FNDP READ_BLOCK PROC NEAR FRON 5336 5337 5338 5339 TO READ 1 OR MORE 256 BYTE BLOCKS FROM CASSETTE . 5340 5341 ; ON ENTRY: 5342 ES IS SEGMENT FOR MEMORY BUFFER (FOR COMPACT CODE) 5343 BX POINTS TO START OF MEMORY BUFFER ı 5344 . CX CONTAINS NUMBER OF BYTES TO READ 5345 ; ON EXIT: BX POINTS 1 BYTE PAST LAST BYTE PUT IN MEM 5347 CX CONTAINS DECREMENTED BYTE COUNT 5348 DY CONTAINS NUMBER OF BYTES ACTUALLY READ 5349 CARRY FLAG IS CLEAR IF NO ERROR DETECTED 5350 5351 CARRY FLAG IS SET IF CRC ERROR DETECTED 5352 F890 53 5353 PUSH BX ; SAVE BX F891 51 5354 PUSH сx ; SAVE CX ; SAVE SI 5355 PUSH F893 BE0700 SI, 7 ; SET UP RETRY COUNT FOR LEADER 5356 MOV F896 F8BF01 BEGIN_OP BEGIN BY STARTING MOTOR 5357 CALL FROO 5358 W4: ; SEARCH FOR LEADER ; GET INTIAL VALUE F899 E462 5359 IN AL, PORT_C ; MASK OFF EXTRANEOUS BITS ; SAVE IN LOC LAST_VAL F89B 2410 5360 AND AL,010H F89D A26B00 MOV LAST_VAL,AL 5361 F8A0 BA7A3F 5362 MOV DX - 16250 ; # OF TRANSITIONS TO LOOK FOR F843 5363 W5: ; WAIT_FOR EDGE F8A3 F606710080 TEST BIOS_BREAK, 80H 5364 ; CHECK FOR BREAK KEY 5365 JNZ W6A ; JUMP IF NO BREAK KEY 5366 ; JUMP IF BREAK KEY HIT FRAA 5367 W6: F8AA 4A DEC 5368 рx F8AB 7503 5369 JNZ ; JUMP IF BEGINNING OF LEADER F8AD 5370 W6A: F8AD E98400 5371 JMP W17 ; JUMP IF NO LEADER FOUND FARO 5372 W7: F8B0 E8C600 5373 CALL READ_HALF_BIT ; IGNORE FIRST EDGE F8B3 E3EE 5374 JCXZ ; JUMP IF NO EDGE DETECTED DX,0378H F8B5 BA7803 5375 MOV ; CHECK FOR HALF BITS ; MUST HAVE AT LEAST THIS MANY ONE SIZE F8B8 B90002 5376 MOV CX,200H 5377 : PULSES BEFORE CHCKNG FOR SYNC BIT (0) F8BB E421 5378 IN AL, 021H ; INTERRUPT MASK REGISTER F8BD 0C01 5379 OR AL,1 I DISABLE TIMER INTERRUPTS F8BF E621 5380 OUT F8C1 ; SEARCH-LDR 5381 TEST BIOS BREAK, 80H ; CHECK FOR BREAK KEY F8C1 F606710080 5382 F8C6 756C 5383 JNZ W17 ; JUMP IF BREAK KEY HIT 5384 PUSH ; SAVE REG CX READ_HALF_BIT ; GET PULSE WIDTH F8C9 E8AD00 5385 CALL F8CC 0BC9 OR cx, cx : CHECK FOR TRANSITION 5386 ; RESTORE ONE BIT COUNTER F8CE 59 5387 POP CX F8CF 74C8 5388 JZ N4 ; JUMP IF NO TRANSITION F8D1 3BD3 5389 CMP DX,BX ; CHECK PULSE WIDTH F8D3 E304 JCXZ W9 : IF CX=0 THEN WE CAN LOOK 5390 5391 ; FOR SYNC BIT (0) F8D5 73C2 5392 JNC W4 ; JUMP IF ZERO BIT (NOT GOOD LEADER) 5393 LOOP ; DEC CX AND READ ANOTHER HALF ONE BIT F8D9 5394 : FIND-SYNC F8D9 72E6 JC 5395 ; JUMP IF ONE BIT (STILL LEADER) 5396 ;---- A SYNCH BIT HAS BEEN FOUND. READ SYN CHARACTER: 5397 5398 F8DB E89B00 5399 CALL READ HALF BIT ; SKIP OTHER HALF OF SYNC BIT (0) READ_BYTE F8DE E86A00 5400 CALL ; READ SYN BYTE F8E1 3C16 5401 CMP AL, 16H ; SYNCHRONIZATION CHARACTER 5402 ; JUMP IF BAD LEADER FOUND. 5403 :---- GOOD CRC SO READ DATA BLOCK(S) 5404 ``` ``` LOC OBJ LINE SOURCE 5405 RESTORE REGS F8E5 5E 5406 POP ST POP сх F8E6 59 5407 F8E7 5B 5408 POP 5409 5410 ; READ 1 OR MORE 256 BYTE BLOCKS FROM CASSETTE 5411 5412 5413 ES IS SEGMENT FOR MEMORY BUFFER (FOR COMPACT CODE) 5414 BY POINTS TO START OF MEMORY RUFFER 5415 CX CONTAINS NUMBER OF BYTES TO READ 5417 BX POINTS 1 BYTE PAST LAST BYTE PUT IN MEM 5418 CX CONTAINS DECREMENTED BYTE COUNT 5419 DX CONTAINS NUMBER OF BYTES ACTUALLY READ 5420 F8F8 51 5421 SAVE BYTE COUNT ; COME HERE BEFORE EACH F8E9 5422 W10: 5423 ; 256 BYTE BLOCK IS READ F8E9 C7066900FFFF 5424 MOV CRC_REG,OFFFFH ; INIT CRC REG 5425 MOV SET DX TO DATA BLOCK SIZE FRF2 5426 W11: ; RD BLK F8F2 F606710080 TEST BIOS BREAK, 80H ; CHECK FOR BREAK KEY 5427 F8F7 7523 5428 INZ шта ; JUMP IF BREAK KEY HIT F8F9 F84F00 5429 CALL READ BYTE ; READ BYTE FROM CASSETTE F8FC 721E 5430 JC W13 ; CY SET INDICATES NO DATA TRANSITIONS F8FE E305 5431 JCXZ W12 ; IF WE'VE ALREADY REACHED 5432 ; END OF MEMORY BUFFER ; SKIP REST OF BLOCK 5433 F900 268807 5434 MOV ES:[BX],AL ; STORE DATA BYTE AT BYTE PTR F903 43 5435 TNC BX ; INC BUFFER PTR F904 49 5436 DEC CY ; DEC BYTE COUNTER F905 5437 W12: ; LOOP UNTIL DATA BLOCK HAS BEEN 5438 ; READ FROM CASSETTE. F905 4A 5439 DEC : DEC BLOCK CNT DХ E906 7FFA WII 5440 16 ; RD_BLK F908 E84000 5441 CALL READ_BYTE ; NOW READ TWO CRC BYTES F90B E83D00 5442 CALL READ_BYTE F90E 2AE4 5443 SUB AH, AH ; CLEAR AH IS THE CRC CORRECT F910 813E69000F1D 5444 CMP CRC REG. LDOFH F916 7506 5445 JNE WIA ; IF NOT EQUAL CRC IS BAD F918 E306 5446 JCXZ W15 ; IF BYTE COUNT IS ZERO 5447 ; THEN WE HAVE READ ENOUGH 5448 ; SO WE WILL EXIT JMP FOIA FROD 5449 M10 ; STILL MORE, SO READ ANOTHER BLOCK F91C 5450 W13: ; MISSING-DATA 5451 ; NO DATA TRANSITIONS SO F91C B401 5452 MOV AH,01H ; SET AH=02 TO INDICATE 5453 : DATA TIMEOUT FOIF 5454 W14: ; BAD-CRC F91E FEC4 5455 INC ; EXIT EARLY ON ERROR 5456 ; SET AH=01 TO INDICATE CRC ERROR F920 5457 W15: ; RD-BLK-EX F920 54 5458 POP nx ; CALCULATE COUNT OF F921 2B01 5459 SUB DX,CX ; DATA BYTES ACTUALLY READ ; RETURN COUNT IN REG DX F923 50 5461 PUSH AX ; SAVE AX (RET CODE) E924 F6C490 5462 AH. OOH TEST : CHECK FOR ERRORS F927 7513 5463 JNZ W18 ; JUMP IF ERROR DETECTED F929 E81F00 5464 CALL READ_BYTE ; READ TRAILER JMP ; SKIP TO TURN OFF MOTOR F92E 5466 W16: ; BAD-LEADER F92E 4E DEC 5467 SI : CHECK RETRIES ; JUMP IF TOO MANY RETRIES F92F 7403 5468 JZ W17 F931 E965FF JMP W4 ; JUMP IF NOT TOO MANY RETRIES 5469 5470 W17: ; NO VALID DATA FOUND 5471 ;---- NO DATA FROM CASSETTE ERROR, I.E. TIMEOUT 5472 5473 F934 5E POP ; RESTORE REGS 5475 POP cx : RESTORE REGS ``` POP SHB MOV W18: PUSH BX DX,DX AH,04H ; ZERO NUMBER OF BYTES READ ; TIME OUT ERROR (NO LEADER) MOT-OFF 5476 5477 5478 5479 5480 F936 5B F937 2BD2 F939 B404 F93B 50 F93C ``` LINE SOURCE LOC OBJ F93C E421 5481 IN AL, 021H : RE ENABLE INTERRUPTS AL, OFFH- 1 5482 AND F940 E621 5483 OUT 021H, AL 5484 F942 F845FF CALL MOTOR_OFF : TURN OFF MOTOR F945 58 5485 DOD AV RESTORE RETURN CODE AH,01H F946 80FC01 5486 CMP ; SET CARRY IF ERROR (AH>0) F949 F5 5487 CMC ; FINISHED E944 C3 5488 RFT READ_BLOCK E480 FNDD 5490 ..... 5492 ; TO READ A BYTE FROM CASSETTE 5493 ON FXIT REG AL CONTAINS READ DATA BYTE : 5494 5495 F 94B 5496 READ_BYTE PUSH BX PUSH CX F94R 53 5497 : SAVE REGS BX.CX F94C 51 5498 MOV CL,8H F94D B108 5499 ; SET BIT COUNTER FOR 8 BITS F94F 5500 ; BYTE-ASM F94F 51 PUSH CX : SAVE CX 5501 :----- 5502 5503 ; READ DATA BIT FROM CASSETTE : 5504 F950 E82600 READ HALF BIT ; READ ONE PULSE 5505 CALL JCXZ W21 E953 E320 : IF CX=0 THEN TIMEOUT 5506 ; BECAUSE OF NO DATA TRANSITIONS 5507 F955 53 5508 PUSH BX ; SAVE 1ST HALF BIT'S ; PULSE WIDTH (IN BX) 5509 READ_HALF_BIT : READ COMPLEMENTARY PULSE E956 E82000 5510 CALL F959 58 5511 פחפ AV ; COMPUTE DATA BIT F95A E319 5512 JCXZ W21 ; IF CX=0 THEN TIMEOUT DUE TO ; NO DATA TRANSITIONS 5513 F95C 03D8 5514 ADD BX,AX ; PERIOD BX, 06F0H F95E 81FBF006 5515 CMP ; CHECK FOR ZERO BIT F962 F5 5516 CMC ; CARRY IS SET IF ONE BIT F963 9F 5517 LAHF ; SAVE CARRY IN AH F964 59 POP 5518 ; RESTORE CX 5519 ; NOTE: ; MS BIT OF BYTE IS READ FIRST. 5520 5521 ; REG CH IS SHIFTED LEFT WITH 5522 ; CARRY BEING INSERTED INTO LS 5523 BIT OF CH. 5524 ; AFTER ALL 8 BITS HAVE BEEN ; READ, THE MS BIT OF THE DATA BYTE 5525 5526 WILL BE IN THE MS BIT OF REG CH RCL ; ROTATE REG CH LEFT WITH CARRY TO 5528 ; LS BIT OF REG CH F967 9F SAHF * RESTORE CARRY FOR CRC ROUTINE 5529 F968 E8D900 5530 CALL CRC_GEN GENERATE CRC FOR BIT F96B FEC9 5531 DEC ; LOOP TILL ALL 8 BITS OF DATA CL 5532 ; ASSEMBLED IN REG CH W19 F96D 75F0 JNZ 5533 : BYTE ASM F96F 8AC5 5534 MOV AL,CH ; RETURN DATA BYTE IN REG AL F971 F8 5535 F972 5536 W20: : RD-BYT-EX F972 59 5537 POP CX ; RESTORE REGS CX,BX F973 5B 5538 POP BX F974 C3 5539 RET ; FINISHED F 975 5540 F975 59 POP 5541 CX ; RESTORE CX F976 F9 5542 STC : INDICATE ERROR F977 EBF9 5543 JMP W20 ; RD_BYT_EX 5544 READ_BYTE 5545 : PURPOSE: 5546 ; TO COMPUTE TIME TILL NEXT DATA ; TRANSITION (EDGE) 5547 5548 ; ON ENTRY: 5549 EDGE_CHT CONTAINS LAST EDGE COUNT 5550 ; 5551 ; ON EXIT: AX CONTAINS OLD LAST EDGE COUNT 5552 5553 BX CONTAINS PULSE WIDTH (HALF BIT) 5554 5555 READ_HALF_BIT PROC NEAR F979 B96400 5556 MOV CX, 100 ; SET TIME TO WAIT FOR BIT MOV AH,LAST_VAL ; GET PRESENT INPUT VALUE ``` F97C 8A266B00 ``` LOC OBJ LINE SOURCE FOAN 5558 ; RD-H-BIT AL, PORT_C ; INPUT DATA BIT F982 2410 ; MASK OFF EXTRANEOUS BITS 5560 AND AL,010H 5561 AL,AH ; SAME AS BEFORE? E984 3AC4 CMP ; LOOP TILL IT CHANGES F986 E1F8 5562 LOOPE W22 ; UPDATE LAST_VAL WITH NEW VALUE F988 A26B00 5563 MOV LAST_VAL,AL FORR ROOM 5564 MOV AL,0 ; READ TIMER'S COUNTER COMMAND OUT ; LATCH COUNTER E98D E643 5565 TIM CTL.AL ; BX GETS LAST EDGE COUNT FORE 881E4700 5566 MOV BX, EDGE_CNT F993 E440 5567 IN AL, TIMERO ; GET LS BYTE MOV ; SAVE IN AH AL, TIMERO F997 E440 5569 5570 IN ; GET MS BYTE AL,AH BX,AX F999 86C4 XCHG : XCHG AL AH F99B 2BD8 5571 SUB ; SET BX EQUAL TO HALF BIT PERIOD F99D A36700 5572 MOV EDGE_CNT,AX : UPDATE EDGE COUNT: 5573 RET 5574 READ HALF BIT FNDP 5575 5576 ; PURPOSE 5577 WRITE 1 OR MORE 256 BYTE BLOCKS TO CASSETTE. 5578 THE DATA IS PADDED TO FILL OUT THE LAST 256 BYTE BLOCK. : ON ENTRY: 5579 5580 : BX POINTS TO MEMORY BUFFER ADDRESS 5582 ; ON EXIT: BX POINTS 1 BYTE PAST LAST BYTE WRITTEN TO CASSETTE 5583 5584 CX IS ZERO 5585 5586 WRITE_BLOCK PROC NEAR F9A1 53 PUSH 5587 BX PUSH CX FQA2 51 5588 F943 F461 5589 IN AL,PORT_B ; DISABLE SPEAKER F9A5 24FD 5590 AND 5591 OR AL, O1H ; ENABLE TIMER F9A9 E661 5592 OUT PORT B.AL F9AB B0B6 5593 MOV AL DRAH ; SET UP TIMER -- MODE 3 SQUARE WAVE 5594 F9AD E643 OUT TIM_CTL,AL CALL BEGIN OP ; START MOTOR AND DELAY 5596 E982 B84004 MOV AX,1184 ; SET NORMAL BIT SIZE 5597 F9B5 E88500 CALL พรา ; SET TIMER CX,0800H F9B8 B90008 5598 MOV ; SET CX FOR LEADER BYTE COUNT W23: F9BB 5599 ; WRITE LEADER F9BB F9 5600 ; WRITE ONE BITS 5601 WRITE_BIT F9BC E86800 CALL F9BF E2FA ; LOOP 'TIL LEADER IS WRITTEN 5602 LOOP E901 E8 5603 CLC ; WRITE SYNC BIT (0) F9C2 E86200 WRITE_BIT CALL 5605 POP ; RESTORE REGS CX,BX F9C6 5B POP 5606 BX E907 B016 5607 MOV AL, 16H ; WRITE SYN CHARACTER F9C9 E84400 5608 CALL WRITE_BYTE 5609 5610 ; PURPOSE 5611 1 WRITE 1 OR MORE 256 BYTE BLOCKS TO CASSETTE 5612 ON ENTRY: ; BX POINTS TO MEMORY BUFFER ADDRESS 5614 CONTAINS NUMBER OF BYTES TO WRITE , ; ON EXIT: 5615 5616 BX POINTS 1 BYTE PAST LAST BYTE WRITTEN TO CASSETTE 5617 CX IS ZERO 5618 5619 WR_BLOCK: MOV F9CC C7066900FFFF 5620 CRC REG, OFFFFH ; INIT CRC F9D2 BA0001 5621 MOV DX,256 ; FOR 256 BYTES ; WR-BLK AL,ES:[BX] WRITE_BYTE F9D5 268A07 ; READ BYTE FROM MEM ; WRITE IT TO CASSETTE 5623 F9D8 E83500 5624 CALL F9DB E302 5625 JCXZ W25 INC BX ; UNLESS CX=0, ADVANCE PTRS & DEC COUNT F9ND 43 5626 ; INC BUFFER POINTER F9DE 49 ; DEC BYTE COUNTER W25: 5628 ; SKIP-ADV F9DF 4A 5629 DEC DX ; DEC BLOCK CNT F9E0 7FF3 5630 ; LOOP TILL 256 BYTE BLOCK 5631 5632 5633 ; WRITE CRC ``` WRITE 1'S COMPLEMENT OF CRC REG TO CASSETTE ``` 5635 WHICH IS CHECKED FOR CORRECTNESS WHEN THE BLOCK IS READ : ; REG AX IS MODIFIED 5636 5637 ------ ; WRITE THE ONE'S COMPLEMENT OF THE EGE2 414900 5638 AX, CRC REG ; TWO BYTE CRC TO TAPE 5639 F9E5 F7D0 5640 NOT ; FOR 1'S COMPLEMENT F9E7 50 AH,AL 5641 PUSH ΔX ; SAVE IT FOFA AGED 5642 XCHG ; WRITE MS BYTE FIRST ; WRITE IT F9FA E82300 5643 CALL WRITE_BYTE ; GET IT BACK ; NOW WRITE LS BYTE ; IS BYTE COUNT EXHAUSTED? F9ED 58 5644 POP ΔX WRITE_BYTE EGEE EALEND 5645 CALL F9F1 OBC9 5646 OR ; JUMP IF NOT DONE YET ; SAVE REG CX F9F3 75D7 5647 JNZ WR_BLOCK F9F5 51 5648 PUSH cx 5649 E9E6 B92000 MOV CX, 32 ; WRITE OUT TRAILER BITS FOFO 5650 W26: ; TRAIL-LOOP F9F9 F9 5651 STC F9FA E82A00 5652 CALL WRITE BIT F9FD E2FA LOOP ; WRITE UNTIL TRAILER WRITTEN 5653 W26 FOFF 59 5654 POP cx ; RESTORE REG CX FA00 B0B0 AL, OBOH 5655 MOV ; TURN TIMER2 OFF 5656 OUT TIM CTL, AL FA04 B80100 5657 MOV AX, 1 E407 E83300 5658 CALL W31 ; SET TIMER CALL MOTOR_OFF FACA ESTREE 5659 ; TURN MOTOR OFF AX,AX FAOD 2BC0 5660 SUB ; NO ERRORS REPORTED ON WRITE OP 5661 FINISHED RET WRITE_BLOCK 5662 FNDP 5663 5664 ; WRITE A BYTE TO CASSETTE. 5665 ; BYTE TO WRITE IS IN REG AL. : 5666 FA10 PROC NEAR 5667 WRITE BYTE PUSH FA10 51 5668 CX ; SAVE REGS CX,AX PUSH FA11 50 FA12 8AE8 MOV 5670 CH, AL ; AL=BYTE TO WRITE. 5671 ; (MS BIT WRITTEN FIRST) FA14 B108 5672 MOV CL,8 ; FOR 8 DATA BITS IN BYTE. 5673 NOTE: TWO EDGES PER BIT 5674 ; DISASSEMBLE THE DATA BIT FA16 DODS 5675 RCL CH.1 : ROTATE MS BIT INTO CARRY FA18 9C 5676 PUSHE ; SAVE FLAGS. 5677 ; NOTE: DATA BIT IS IN CARRY FA19 E80B00 WRITE_BIT ; WRITE DATA BIT 5678 CALL FA1C 9D 5679 POPF ; RESTORE CARRY FOR CRC CALC ; COMPUTE CRC ON DATA BIT CRC_GEN FA1D E82400 5680 CALL FA20 FFC9 5681 DEC CL ; LOOP TILL ALL 8 BITS DONE FA22 75F2 5682 JNZ W27 ; JUMP IF NOT DONE YET FA24 58 5683 POP AX ; RESTORE REGS AX,CX FA25 59 5684 POP cx EA26 C3 5685 PFT ; WE ARE FINISHED 5686 WRITE_BYTE FNDP 5687 5688 5689 TO WRITE A DATA BIT TO CASSETTE 5690 CARRY FLAG CONTAINS DATA BIT 5691 I.E. IF SET DATA BIT IS A ONE 5692 IF CLEAR DATA BIT IS A ZERO 5693 : NOTE: TWO EDGES ARE WRITTEN PER BIT 5694 ONE BIT HAS 500 USEC BETWEEN EDGES 5695 5696 FOR A 1000 USEC PERIOD (1 MILLISEC) 5698 ZERO BIT HAS 250 USEC BETWEEN EDGES 5699 FOR A 500 USEC PERIOD (.5 MILLISEC) 5700 ; CARRY FLAG IS DATA BIT 5701 FA27 WRITE_BIT PROC NEAR 5703 ; ASSUME IT'S A '1' FA27 B8A004 AX,1184 5704 MOV ; SET AX TO NOMINAL ONE SIZE FA2A 7203 5705 W28 JC ; JUMP IF ONE BIT AX,592 FA2C B85002 5706 MOV ; NO, SET TO NOMINAL ZERO SIZE FA2F 5707 W28: ; WRITE-BIT-AX FA2F 50 5708 PUSH ; WRITE BIT WITH PERIOD EQ TO VALUE AX FA30 5709 W29: FA30 E462 5710 IN AL, PORT_C ; INPUT TIMER_0 OUTPUT FA32 2420 5711 AND AL,020H ``` ``` LOC OBJ LINE SOURCE FA34 74FA 5712 JZ W29 : LOOP TILL HIGH FA36 5713 wan: FA36 F462 5714 TN AL, PORT_C : NOW WATT TILL TIMER'S OUTPUT IS LOW FA38 2420 5715 ΔND AL,020H FA3A 75FA JNZ 5716 : DELOAD TIMED WITH PEDIOD 5717 5718 ; FOR NEXT DATA BIT ; RESTORE PERIOD COUNT FA3C 58 5719 POP W31: 5720 ; SET TIMER FA3D E642 OUT 042H, AL ; SET LOW BYTE OF TIMER 2 5721 FASE SAC4 5722 MOV AL, AH FA41 E642 5723 OUT 042H, AL ; SET HIGH BYTE OF TIMER 2 FA43 C3 WRITE_BIT 5725 ENDP 5726 5727 : UPDATE CRC REGISTER WITH NEXT DATA BIT : 5728 ; CRC IS USED TO DETECT READ ERRORS 5729 ; ASSUMES DATA BIT IS IN CARRY 5730 5731 : REG AX IS MODIFIED 5732 ; FLAGS ARE MODIFIED CRC_GEN PROC NEAR FA44 5734 FA44 A16900 MOV AX,CRC_REG 5735 5736 ; THE FOLLOWING INSTUCTIONS ; WILL SET THE OVERFLOW FLAG 5737 5738 ; IF CARRY AND MS BIT OF CRC 5739 : ARE UNEQUAL FA47 D108 5740 DCD AY. 1 FA49 D1D0 5741 RCL AX,1 FA4B F8 ; CLEAR CARRY FA4C 7104 5743 JNO W32 ; SKIP IF NO OVERFLOW 5744 ; IF DATA BIT XORED WITH 5745 ; CRC REG BIT 15 IS ONE FA4E 351008 5746 XOR AX,0810H ; THEN XOR CRC REG WITH 0801H FA51 F9 FA52 5748 W32: FA52 0100 5749 וחם AX,1 ; ROTATE CARRY (DATA BIT) 5750 ; INTO CRC REG FA54 A36900 5751 MOV CRC_REG,AX ; UPDATE CRC_REG FA57 C3 5752 RET 5753 CRC GEN ENDP 5754 FASA 5755 BEGIN_OP PROC NEAR ; START TAPE AND DELAY FA58 E826FE CALL MOTOR_ON 5756 TURN ON MOTOR BL,42H DELAY FOR TAPE DRIVE 5757 MOV 5758 (1/2 SEC) FA5D 5759 W33: FA5D B90007 MOV CX,700H ;INNER LOOP= APPROX. 10 MILLISEC 5760 LOOP FA60 F2FE 5761 W34: W34 DEC FA62 FECB 5762 BL FA64 75F7 5763 INZ W33 EA66 C3 5764 RET BEGIN_OP ENDP 5765 5766 ' 201',13,10 FA67 20323031 5767 E1 DB FAGR OD FA6C DA 5768 5769 5770 CHARACTER GENERATOR GRAPHICS FOR 320X200 AND 640X200 GRAPHICS 5771 FA6E OFA6EH FA6E CRT_CHAR_GEN LABEL BYTE 5773 DB FA6F 00000000000000000 5774 FA76 7E81A581BD99817E 5775 nn 07EH,081H,0A5H,081H,0BDH,099H,081H,07EH ; D_01 DB DB FA7E 7EFFDBFFC3E7FF7E 5776 O7EH,OFFH,ODBH,OFFH,OC3H,OE7H,OFFH,O7EH ; D_O2 FA86 6CFEFEFE7C381000 5777 06CH, 0FEH, 0FEH, 0FEH, 07CH, 038H, 010H, 000H ; D_03 FASE 10387CFE7C381000 010H,038H,07CH,0FEH,07CH,038H,010H,000H ; D_04 5778 DB DB DB DB DB DB DB DB DB 038H,07CH,038H,0FEH,0FEH,07CH,038H,07CH ; D 05 FA96 387C38FEFE7C387C 5779 FA9E 1010387CFE7C387C 5780 010H,010H,038H,07CH,0FEH,07CH,038H,07CH ; D 06 000H,000H,018H,03CH,03CH,018H,000H,000H; D_07 5781 FAAE FFFFE7C3C3E7FFFF 5782 OFFH,OFFH,OE7H,OC3H,OC3H,OE7H,OFFH,OFFH ; D_08 FAB6 003C664242663C00 5783 000H,03CH,066H,042H,042H,066H,03CH,000H; D 09 OFFH,0C3H,099H,0BDH,0BDH,099H,0C3H,0FFH ; D_0A FARE FECTOGRAPHOGETEE 5784 FAC6 0F070F7DCCCCCC78 5785 00FH,007H,00FH,07DH,0CCH,0CCH,0CCH,078H ; D_0B 5786 03CH,066H,066H,066H,03CH,018H,07EH,018H ; D_OC FACE 3C666663C187E18 ``` ``` FAD6 3533353030705050 5787 DВ 03FH.033H.03FH.030H.030H.070H.0F0H.0F0H : D 0D FADE 7F637F636367E6C0 5788 07FH,063H,07FH,063H,063H,067H,0E6H,0C0H ; D 0E FAE6 995A3CE7E73C5A99 5789 099H,05AH,03CH,0E7H,0E7H,03CH,05AH,099H ; D_0F DΒ FAFE 80E0F8FEF8F08000 5790 DB 080H.0F0H.0F8H.0FFH.0F8H.0E0H.080H.000H ; D 10 FAF6 020E3EFE3E0E0200 5701 na. 002H,00EH,03EH,0FEH,03EH,00EH,002H,000H ; D 11 FAFE 183C7E18187E3C18 5792 018H.03CH.07EH.018H.018H.07EH.03CH.018H ; D 12 FB06 666666666006600 066H.066H.066H.066H.066H.000H.066H.000H : D 13 5793 FB0E 7FDBDB7B1B1B1B00 5794 DB 07FH.0DBH.0DBH.07BH.01BH.01BH.01BH.000H ; D 14 FB16 3E63386C6C38CC78 6795 DΒ 03EH.063H.038H.06CH.06CH.038H.0CCH.078H ; D 15 5796 FB1E 000000007E7E7E00 DB 000H,000H,000H,000H,07EH,07EH,07EH,000H ; D_16 FB26 183C7E187E3C18FF 018H,03CH,07EH,018H,07EH,03CH,018H,0FFH ; D 17 FB2E 183C7E1818181800 5798 ΠR 018H,03CH,07EH,018H,018H,018H,018H,000H : D 18 018H.018H.018H.018H.07FH.03CH.018H.000H : D 19 FB36 181818187F3C1800 5799 DB FB3E 00180CFE0C180000 5800 000H,018H,00CH,0FEH,00CH,018H,000H,000H ; D_1A DB FB46 003060FE60300000 5801 000H.030H.060H.0FEH.060H.030H.000H.000H ; D 1B FB4E 0000C0C0C0FF0000 5802 DB 000H,000H,0C0H,0C0H,0C0H,0FEH,000H,000H ; D 1C FR56 002466FF66240000 5803 DR 000H.024H.066H.0FFH.066H.024H.000H.000H : D 1D FB5E 00183C7EFFFF0000 5804 000H,018H,03CH,07EH,0FFH,0FFH,000H,000H ; D 1E FB66 00FFFF7F3C180000 5805 nΒ 000H,0FFH,0FFH,07EH,03CH,018H,000H,000H ; D 1F FB6F 00000000000000000 5806 nn FR76 3078783030003000 5807 DB 030H,078H,078H,030H,030H,000H,030H,000H; ! D 21 FB7E 6C6C6C0000000000 5808 06CH,06CH,06CH,000H,000H,000H,000H,000H; " D_22 FB86 6C6CFE6CFE6C6C00 06CH,06CH,0FEH,06CH,0FEH,06CH,06CH,000H; # D 23 FB8F 307CC0780CF83000 5810 030H,07CH,0C0H,078H,00CH,0F8H,030H,000H ; $ D 24 nв FB96 00C6CC183066C600 5811 DB 000H,0C6H,0CCH,018H,030H,066H,0C6H,000H; PER CENT D 25 038H,06CH,038H,076H,0DCH,0CCH,076H,000H ; & D_26 FB9E 386C3876DCCC7600 5812 DB FBA6 6060C00000000000 5813 060H,060H,0C0H,000H,000H,000H,000H,000H; 'D 27 FBAF 1830606060301800 DВ 5814 018H,030H,060H,060H,060H,030H,018H,000H; ( D 28 FBB6 6030181818306000 5815 DB 060H,030H,018H,018H,018H,030H,060H,000H ; ) D 29 FRRE 00663CFF3C660000 5816 DB 000H,066H,03CH,0FFH,03CH,066H,000H,000H ; * D_2A FBC6 003030FC30300000 5817 DB 000H,030H,030H,0FCH,030H,030H,000H,000H; + D 2B FBCE 000000000303060 5818 DB 000H,000H,000H,000H,000H,030H,030H,060H; , D 2C FBD6 000000FC00000000 5819 DB 000H,000H,000H,0FCH,000H,000H,000H,000H : - D 2D FRDF 0000000000303000 5820 nn 000H,000H,000H,000H,000H,030H,030H,000H ; . D 2E 006H,00CH,018H,030H,060H,0C0H,080H,000H ; / D_2F FBE6 060C183060C08000 5821 DB FBEE 7CC6CEDEF6E67C00 5822 07CH,0C6H,0CEH,0DEH,0F6H,0E6H,07CH,000H; 0 D 30 FBF6 307030303030FC00 5823 DB 030H,070H,030H,030H,030H,05CH,000H ; 1 D 31 FBFE 78CC0C3860CCFC00 5824 DB 078H,0CCH,00CH,038H,060H,0CCH,0FCH,000H ; 2 D 32 FC06 78CC0C380CCC7800 5825 DB 078H,0CCH,00CH,038H,00CH,0CCH,078H,000H; 3 D 33 FC0E 1C3C6CCCFE0C1E00 5826 01CH, 03CH, 06CH, 0CCH, 0FEH, 00CH, 01EH, 000H; 4 D 34 FC16 FCC0F80C0CCC7800 5827 DB OFCH, OCOH, OF8H, OOCH, OOCH, OCCH, 078H, 000H ; 5 D 35 FC1E 3860C0F8CCCC7800 5828 DB 038H,060H,0C0H,0F8H,0CCH,0CCH,078H,000H ; 6 D 36 FC26 FCCC0C1830303000 5829 DB OFCH, OCCH, OOCH, 018H, 030H, 030H, 030H, 000H ; 7 D 37 FC2E 78CCCC78CCCC7800 5830 DB 078H, OCCH, OCCH, 078H, OCCH, OCCH, 078H, 000H; 8 D 38 FC36 78CCCC7C0C187000 078H,0CCH,0CCH,07CH,00CH,018H,070H,000H ; 9 D_39 FC3E 0030300000303000 5832 DB 000H,030H,030H,000H,000H,030H,030H,000H ; ; D 3A FC46 0030300000303060 5833 DB 000H,030H,030H,000H,000H,030H,030H,060H ; ; D 3B EC4E 183060C060301800 5834 nn 018H,030H,060H,0C0H,060H,030H,018H,000H ; < D_3C FC56 0000FC0000FC0000 5835 000H,000H,0FCH,000H,000H,0FCH,000H,000H; = D 3D FC5E 6030180C18306000 5836 DB 060H,030H,018H,00CH,018H,030H,060H,000H ; > D_3E FC66 78CC0C1830003000 5837 DΒ 078H,0CCH,00CH,018H,030H,000H,030H,000H; ? D 3F EC6E 7CC6DEDEDEC07800 5838 DB 07CH, 0C6H, 0DEH, 0DEH, 0C0H, 078H, 000H; a D 40 FC76 3078CCCCFCCCCC00 5839 DB 030H,078H,0CCH,0CCH,0FCH,0CCH,0CCH,000H ; A D 41 FC7E FC66667C6666FC00 5840 DB OFCH, 066H, 066H, 07CH, 066H, 066H, 0FCH, 000H; B D 42 FC86 3C66C0C0C0663C00 5841 DB 03CH,066H,0C0H,0C0H,0C0H,066H,03CH,000H; C D 43 FC8E F86C666666CF800 5842 DB 0E8H,06CH,066H,066H,066H,06CH,0E8H,000H : D D 44 FC96 FE6268786862FE00 5843 DB OFEH, 062H, 068H, 078H, 068H, 062H, OFEH, 000H; E D 45 FC9E FE6268786860F000 5844 DB OFEH,062H,068H,078H,068H,060H,0F0H,000H ; F D_46 FCA6 3C66C0C0CE663E00 5845 03CH,066H,0C0H,0C0H,0CEH,066H,03EH,000H ; G D_47 FCAE CCCCCCFCCCCCC00 5846 DB OCCH, OCCH, OCCH, OFCH, OCCH, OCCH, OCCH, OOOH ; H D 48 FCB6 7830303030307800 5847 DB 078H,030H,030H,030H,030H,030H,078H,000H ; I D 49 FCBE 1E0C0C0CCCC7800 5848 DВ 01EH,00CH,00CH,00CH,0CCH,0CCH,078H,000H ; J D 4A 5849 FCC6 E6666C786C66E600 0E6H,066H,06CH,078H,06CH,066H,0E6H,000H ; K D 4E FCCE F06060606266FE00 5850 DB OFOH, 060H, 060H, 060H, 062H, 066H, OFEH, 000H; L D 4C FCD6 C6EEFEFED6C6C600 5851 DB OC6H, OFEH, OFEH, OFEH, OD6H, OC6H, OC6H, OOOH : M D 4D ECDE CAFAFADECECACAGO 5852 DB OC6H, OE6H, OF6H, ODEH, OC6H, OC6H, OC6H, OOOH ; N D_4E FCE6 386CC6C6C66C3800 5853 DB 038H,06CH,0C6H,0C6H,0C6H,06CH,038H,000H; O D 4F FCEE FC66667C6060F000 5854 OFCH,066H,066H,07CH,060H,060H,0F0H,000H ; P D_50 FCF6 78CCCCCCCCC781C00 5855 DB 078H,0CCH,0CCH,0CCH,0DCH,078H,01CH,000H : Q D 51 DB FCFE FC66667C6C66E600 5856 OFCH,066H,066H,07CH,06CH,066H,0E6H,00CH ; R D_52 FD06 78CCE0701CCC7800 078H,0CCH,0E0H,070H,01CH,0CCH,078H,000H ; S D_53 FD0E FCB4303030307800 5858 DB OFCH, 0B4H, 030H, 030H, 030H, 030H, 078H, 000H; T D 54 FD16 CCCCCCCCCCCFC00 5859 DB OCCH.OCCH.OCCH.OCCH.OCCH.OCCH.OFCH.OOOH : U D 55 FD1E CCCCCCCCC783000 5860 DB OCCH, OCCH, OCCH, OCCH, OCCH, 078H, 030H, 000H ; V D_56 FD26 C6C6C6D6FEEEC600 5861 OC6H,OC6H,OC6H,OD6H,OFEH,OEEH,OC6H,OOOH; N D 57 FD2E C6C66C38386CC600 5862 OC6H, OC6H, O6CH, O38H, O38H, O6CH, OC6H, O0OH ; X D_58 DB FD36 CCCCCC7830307800 5863 DB OCCH, OCCH, OCCH, 078H, 030H, 030H, 078H, 000H ; Y D 59 ``` ``` FD3E FEC68C183266FE00 5864 OFEH, 0C6H, 08CH, 018H, 032H, 066H, 0FEH, 000H ; Z D 5A FD46 7860606060607800 5865 ΠR 078H,060H,060H,060H,060H,078H,000H ; [ D_5B FD4E C06030180C060200 5866 OCOH.060H.030H.018H.00CH.006H.002H.000H ; BACKSLASH D_5C DB FD56 7818181818187800 5867 DB 078H,018H,018H,018H,018H,078H,000H ; ] D_5D FD5E 10386CC600000000 5868 DB 010H.038H.06CH.0C6H.000H.000H.000H.000H : CTRCUMFLEX D 5F FD66 00000000000000FF 5869 000H,000H,000H,000H,000H,000H,0FFH ; _ D_5F FD6E 3030180000000000 030H,030H,018H,000H,000H,000H,000H,000H; 'D 60 5870 DB FD76 0000780C7CCC7600 5871 DB 000H,000H,078H,00CH,07CH,0CCH,076H,000H ; LOWER CASE A D 61 FD7F F060607C6666DC00 5872 DB 0E0H,060H,060H,07CH,066H,066H,0DCH,000H ; L.C. B D 62 FD86 000078CCC0CC7800 5873 000H,000H,078H,0CCH,0COH,0CCH,078H,000H ; L.C. C D 63 FD8E 1C0C0C7CCCCC7600 5874 DB 01CH,00CH,00CH,07CH,0CCH,0CCH,076H,000H ; L.C. D D 64 FD96 000078CCFCC07800 000H.000H.078H.0CCH.0FCH.0COH.078H.000H ; L.C. E D 65 5875 DB FDSF 386C60F06060F000 5876 DB 038H,06CH,060H,0F0H,060H,060H,0F0H,000H ; L.C. F D_66 FDA6 000076CCCC7C0CF8 5877 DB 000H,000H,076H,0CCH,0CCH,07CH,00CH,0F8H ; L.C. G D_67 FDAF E0606C766666F600 5878 DB 0E0H,060H,06CH,076H,066H,066H,0E6H,000H ; L.C. H D 68 FDB6 3000703030307800 5879 DB 030H,000H,070H,030H,030H,030H,078H,000H ; L.C. I D_69 FDBF OCCOORDECECCZ8 5880 DB 00CH,000H,00CH,00CH,00CH,0CCH,078H ; L.C. J D_6A FDC6 E060666C786CE600 5881 DB 0E0H,060H,066H,06CH,078H,06CH,0E6H,000H ; L.C. K D 6B FDCE 7030303030307800 5882 070H,030H,030H,030H,030H,030H,078H,000H ; L.C. L D_6C FDD6 0000CCFEFED6C600 5883 DB 000H,000H,0CCH,0FEH,0FEH,0D6H,0C6H,000H ; L.C. M D 6D FDDE 0000F8CCCCCCCC00 5884 DB 000H,000H,0F8H,0CCH,0CCH,0CCH,0CCH,000H ; L.C. N D 6E FDF6 000078CCCCCC7800 5885 DB 000H,000H,078H,0CCH,0CCH,0CCH,078H,000H ; L.C. O D_6F FDEE 0000DC66667C60F0 5886 000H,000H,0DCH,066H,066H,07CH,060H,0F0H ; L.C. P D 70 FDF6 000076CCCC7C0C1F 5887 DB 000H,000H,076H,0CCH,0CCH,07CH,00CH,01EH; L.C. Q D 71 FDFE 0000DC766660F000 000H,000H,0DCH,076H,066H,060H,0F0H,000H; L.C. R D 72 5888 DB FE06 00007CC0780CF800 5889 nn. 000H,000H,07CH,0COH,078H,00CH,0F8H,000H ; L.C. S D_73 FE0E 10307C3030341800 5890 DB 010H,030H,07CH,030H,030H,034H,018H,000H; L.C. T D 74 FE16 0000CCCCCCCC7600 5891 000H,000H,0CCH,0CCH,0CCH,0CCH,076H,000H ; L.C. U D_75 5892 FE1E 0000CCCCCC783000 DB 000H,000H,0CCH,0CCH,0CCH,078H,030H,000H; L.C. V D 76 FF26 0000C6D6FFFF6C00 000H,000H,0C6H,0D6H,0FEH,0FEH,06CH,000H ; L.C. W D_77 5893 nn. FE2E 0000C66C386CC600 5894 DB 000H,000H,0C6H,06CH,038H,06CH,0C6H,000H ; L.C. X D 78 FE36 0000CCCCCC7C0CF8 5895 000H,000H,0CCH,0CCH,0CCH,07CH,00CH,0F8H ; L.C. Y D_79 FE3E 0000FC983064FC00 5896 DB 000H,000H,0FCH,098H,030H,064H,0FCH,000H ; L.C. Z D 7A FE46 1C3030E030301C00 5897 DB 01CH,030H,030H,0E0H,030H,030H,01CH,000H ; ( D_7B FE4E 1818180018181800 018H,018H,018H,000H,018H,018H,018H,000H ; | D_7C 5898 DB FE56 E030301C3030E000 5899 DB OEOH, 030H, 030H, 01CH, 030H, 030H, 0EOH, 000H; } D 7D FE5E 76DC000000000000 5900 DB 076H,0DCH,000H,000H,000H,000H,000H; TILDE D_7E FE66 0010386CC6C6FF00 5901 000H,010H,038H,06CH,0C6H,0C6H,0FEH,000H ; DELTA D 7F 5902 ;--- INT 1A ----- Egnz 5904 ; TIME_OF_DAY ; THIS ROUTINE ALLOWS THE CLOCK TO BE SET/READ 5906 ; INPUT 5907 (AH) = 0 5908 READ THE CURRENT CLOCK SETTING 5909 RETURNS CX = HIGH PORTION OF COUNT 5910 DX = LOW PORTION OF COUNT 5911 AL = 0 IF TIMER HAS NOT PASSED 5912 24 HOURS SINCE LAST READ 5913 <>0 IF ON ANOTHER DAY 5914 ; (AH) = 1 SET THE CURRENT CLOCK 5915 CX = HIGH PORTION OF COUNT 5916 DX = LOW PORTION OF COUNT 5917 ; NOTE: COUNTS OCCUR AT THE RATE OF 5918 1193180/65536 COUNTS/SEC 5919 (OR ABOUT 18.2 PER SECOND -- SEE EQUATES BELOW) : 5920 5921 ASSUME CS:CODE,DS:DATA FE6F 5922 ORG OFE6EH FE6E TIME_OF_DAY 5923 PROC FAR FE6E FB 5924 STI ; INTERRUPTS BACK ON FE6F 1E 5925 DISH DS ; SAVE SEGMENT FE70 F8CR00 5926 CALL DDS FE73 OAF4 5927 AH, AH : AH=0 FE75 7407 5928 .17 Т2 ; READ_TIME FE77 FECC 5929 DEC AH FE79 7416 5930 JΖ ; SET_TIME FE7B 5931 T1: ; TOD RETURN FEŹB FB 5932 STI ; INTERRUPTS BACK ON FE7C 1F 5933 POP DS ; RECOVER SEGMENT FE7D CF 5934 IRET ; RETURN TO CALLER FE7F 5935 ; READ TIME FE7F FA 5936 CLT ; NO TIMER INTERRUPTS WHILE READING FE7F A07000 5937 MOV AL, TIMER OFL FE82 C606700000 5938 MOV TIMER_OFL,0 ; GET OVERFLOW, AND RESET THE FLAG FE87 8B0E6E00 5939 MOV CX,TIMER_HIGH FE8B 8B166C00 5940 ``` MOV DX,TIMER\_LOW ``` LOC OBJ LINE SOURCE JMP FERE ERFA 5941 ; TOD RETURN FF91 5942 T2 · 3 SET TIME ; NO INTERRUPTS WHILE WRITING FE91 FA 5943 CLI TIMER LOW, DX FE92 89166C00 5944 MOV FE96 890E6E00 5945 MOV TIMER HIGH,CX ; SET THE TIME MOV TIMER OFL.O : RESET OVERFLOW FF94 C606700000 5946 FE9F EBDA 5947 IMP TI ; TOD RETURN 5948 TIME_OF_DAY FNDP 5949 5950 5051 ; THIS ROUTINE HANDLES THE TIMER INTERRUPT FROM 5952 ; CHANNEL 0 OF THE 8253 TIMER. INPUT FREQUENCY ; IS 1.19318 MHZ AND THE DIVISOR IS 65536, RESULTING 5954 ; IN APPROX. 18.2 INTERRUPTS EVERY SECOND. 5055 ; THE INTERRUPT HANDLER MAINTAINS A COUNT OF INTERRUPTS : 5956 5957 ; SINCE POWER ON TIME, WHICH MAY BE USED TO ESTABLISH : 5958 : TIME OF DAY. 5959 : THE INTERRUPT HANDLER ALSO DECREMENTS THE MOTOR : CONTROL COUNT OF THE DISKETTE, AND WHEN IT EXPIRES. : 5960 ; WILL TURN OFF THE DISKETTE MOTOR, AND RESET THE 5961 5962 ; MOTOR RUNNING FLAGS. ; THE INTERRUPT HANDLER WILL ALSO INVOKE A USER ROUTINE : 5963 ; THROUGH INTERRUPT 1CH AT EVERY TIME TICK. THE USER : 5964 5965 ; MUST CODE A ROUTINE AND PLACE THE CORRECT ADDRESS IN : 5966 ; THE VECTOR TABLE. 5967 FEA5 5968 ORG OFEA5H FF45 5969 TIMER_INT PROC FAR FEAS FB : INTERRUPTS BACK ON 5970 STI FEA6 1E 5971 PUSH DS FEA7 50 5972 PUSH FEA8 52 5973 PUSH DX ; SAVE MACHINE STATE FEA9 E89200 5974 CALL DDS FEAC FF066C00 5975 INC TIMER_LOW : INCREMENT TIME FEB0 7504 JNZ 5976 T4 ; TEST DAY FEB2 FF066E00 5977 INC TIMER_HIGH ; INCREMENT HIGH WORD OF TIME T4: FFB6 5978 ; TEST DAY ; TEST FOR COUNT EQUALING 24 HOURS CMD FEB6 833E6E0018 5979 TIMER_HIGH,018H ; DISKETTE_CTL FEBB 7515 5980 JNZ FEBD 813E6C00B000 5981 CMP TIMER_LOW, OBOH FEC3 750D 5982 JNZ ; DISKETTE CTL T5 5983 ;---- TIMER HAS GONE 24 HOURS 5984 5985 FEC5 2BC0 5986 SUB AX,AX FEC7 A36E00 TIMER HIGH.AX 5987 MOV FECA A36COO 5988 MOV TIMER_LOW, AX FECD C606700001 5989 MOV TIMER_OFL,1 5990 5991 ;---- TEST FOR DISKETTE TIME OUT 5992 FFD2 5993 T5: ; DISKETTE_CTL FED2 FE0E4000 DEC MOTOR_COUNT 5994 5995 FED6 750B JNZ ; RETURN IF COUNT NOT OUT FED8 80263F00F0 5996 AND MOTOR STATUS, OF OH ; TURN OFF MOTOR RUNNING BITS EEDD BOOC 5997 MOV AL, OCH FEDF BAF203 5998 MOV DX,03F2H ; FDC CTL PORT FEE2 EE 5999 ; TURN OFF THE MOTOR OUT DX,AL ; TIMER_RET: FEE3 6000 ; TRANSFER CONTROL TO A USER ROUTINE FFE3 CD1C INT 1CH 6001 FFF5 B020 6002 MOV AL,EOI 020H,AL FEE7 E620 6003 OUT ; END OF INTERRUPT TO 8259 FEE9 5A 6004 POP DX FEEA 58 6005 POP AX FEEB 1F 6006 POP DS ; RESET MACHINE STATE FEEC CE 6007 IRET ; RETURN FROM INTERRUPT 6008 TIMER_INT FNDP 6009 FEED 31383031 F3B DB '1801',13,10 6010 FFF1 OD FEF2 OA 6011 6012 6013 THESE ARE THE VECTORS WHICH ARE MOVED INTO 6014 THE 8086 INTERRUPT AREA DURING POWER ON. 6015 ONLY THE OFFSETS ARE DISPLAYED HERE, CODE SEGMENT ``` ``` LINE SOURCE LOC OBJ 6016 WILL BE ADDED FOR ALL OF THEM, EXCEPT WHERE NOTED 6017 LABEL WORD ; VECTOR TABLE FOR MOVE TO INTERRUPTS OFFSET TIMER_INT ; INTERRUPT 8 OFFSET D_EOI ; INTERRUPT A OFFSET D_EOI ; INTERRUPT B OFFSET D_EOI ; INTERRUPT B OFFSET D_FOY 6018 ASSUME CS:CODE FEF3 ORG FFF3 6020 VECTOR_TABLE LABEL WORD FFF3 ASFF DM 6021 DW FFFF A7F9 6022 DM FFF7 DDF6 6023 FEF9 DDE6 6024 FEFB DDE6 6025 D₩ DW FFFD DDF6 6026 OFFSET DISK_INT OFFSET D_EOI OFFSET VIDEO_IO FFFF 57FF 6027 DW ; INTERRUPT E FF01 DDE6 6028 DW ; INTERRUPT F DW FF03 65F0 6029 ; INTERRUPT 10H DW OFFSET EQUIPMENT ; INTERRUPT 11H OFFSET MEMORY_SIZE_DET ; INTERRUPT 12H FF05 4DF8 6030 nω FF07 41F8 6031 OFFSET DISKETTE_IO ; INTERRUPT 13H OFFSET RS232_IO ; INTERRUPT 14H OFFSET CASSETTE_IO ; INTERRUPT 15H DW FF09 59EC 6032 FFOB 39E7 6033 DW DW FF0D 59F8 ; INTERRUPT 15H 6034 DW OFFSET KEYBOARD_IO ; INTERRUPT 16H OFFSET PRINTER_IO ; INTERRUPT 17H FEDE 2FER 6035 FF11 D2EF 6036 DM 6037 FF13 0000 6038 Ď₩ 00000Н : INTERRUPT 18H DW ; MUST BE INSERTED INTO TABLE LATER 6039 0F600H 6040 FF15 F2E6 6041 DW OFFSET BOOT_STRAP ; INTERRUPT 19H FF17 6EFE 6042 TIME_OF_DAY ; INTERRUPT 1AH -- TIME OF DAY FF19 53FF DW ; INTERRUPT 1BH -- KEYBOARD BREAK ADDR 6043 DUMMY RETURN DUMMY_RETURN VIDEO_PARMS ; INTERRUPT 1C -- TIMER BREAK ADDR FF1B 53FF 6044 DМ DM ; INTERRUPT 1D -- VIDEO PARAMETERS FF1D A4F0 6045 OFFSET DISK_BASE FF1F C7EF 6046 DM ; INTERRUPT 1E -- DISK PARMS FF21 0000 6047 DW ; INTERRUPT 1F -- POINTER TO VIDEO EXT 6048 D2 'PAPTTY CHECK 1',13,10 FF23 50415249545920 6049 nn 434845434B2031 FF31 0D FF32 OA FF33 20333031 6050 DB ' 301',13,10 F1 FF37 0D FF38 04 '131',13,10 FF39 313331 6051 FF3C OD FE3D 0A 6052 DDS FF3E 6053 PROC NEAD 6054 FF3F B84000 6055 MOV AX,DATA FF42 8ED8 6056 MOV DS,AX ; SET DATA SEGMENT FF44 58 6057 POP AX ; RESTORE AX FF45 C3 6058 RET 6059 6060 6061 ..... 6062 TEMPORARY INTERRUPT SERVICE ROUTINE 6063 ORG 0FF47 D11 PROC NEAR OFF47H FF47 6064 FF47 6065 AH,1 AX FF47 B401 6066 MOV ; SAVE REG AX CONTENTS FF49 50 6067 PUSH MOV AL, OFFH ; MASK ALL INTERRUPTS OFF FF4A BOFF 6068 FF4C F621 6069 OUT INTA01.AL FF4E B020 6070 MOV AL FOT 6071 OUT INTA00,AL FF50 E620 FF52 58 6072 ; RESTORE REG AX CONTENTS ; NEED IRET FOR VECTOR TABLE FF53 6073 DUMMY_RETURN: FF53 CF 6074 IRET 6075 D11 ENDP 6076 6077 ;-- INT 5 ----- THIS LOGIC WILL BE INVOKED BY INTERRUPT 05H TO PRINT THE 6078 SCREEN, THE CURSOR POSITION AT THE TIME THIS ROUTINE IS INVOKED : 6079 6080 WILL BE SAVED AND RESTORED UPON COMPLETION, THE ROUTINE IS INTENDED TO RUN WITH INTERRUPTS ENABLED. IF A SUBSEQUENT 6081 ``` 'PRINT SCREEN' KEY IS DEPRESSED DURING THE TIME THIS ROUTINE ADDRESS 50:0 CONTAINS THE STATUS OF THE PRINT SCREEN: IS PRINTING IT WILL BE IGNORED. 6082 6083 6084 ``` 6086 50:0 =0 EITHER PRINT SCREEN HAS NOT BEEN CALLED 6087 OR UPON RETURN FROM A CALL THIS INDICATES 6088 A SUCCESSFUL OPERATION. 6089 ; =1 PRINT SCREEN IS IN PROGRESS 6090 =255 FRROR ENCOUNTERED DURING PRINTING 4001 6092 ASSUME CS:CODE,DS:XXDATA FF54 OFF54H FF54 6094 PRINT SCREEN PROC FFS4 FR 4095 : MIST DIN WITH INTERDURTS ENABLED STT FF55 1F 6096 PHSH ns ; MUST USE 50:0 FOR DATA AREA STORAGE FF56 50 6097 PUSH ΔX FF57 53 6098 PUSH FF58 51 6099 PUSH CX ; WILL USE THIS LATER FOR CURSOR LIMITS : WILL HOLD CURRENT CURSOR POSITION FF59 52 6100 PUSH nx FF5A B85000 6101 MOV AX.XXDATA : HEX 50 FF5D 8ED8 6102 MOV DS.AX ; SEE IF PRINT ALREADY IN PROGRESS FF5F 803E000001 CMP STATUS_BYTE,1 6103 JUMP IF PRINT ALREADY IN PROGRESS FF64 745F JZ MOV 6104 FXTT STATUS_BYTE,1 FF66 C606000001 6105 ; INDICATE PRINT NOW IN PROGRESS FF6B B40F 6106 MOV AH,15 ; WILL REQUEST THE CURRENT SCREEN MODE FF6D CD10 6107 INT [AL]=MODE 6108 [AH]=NUMBER COLUMNS/LINE 6109 [BH]=VISUAL PAGE ţ----- 6110 AT THIS POINT WE KNOW THE COLUMNS/LINE ARE IN 6111 6112 [AX] AND THE PAGE IF APPLICABLE IS IN [BH]. THE STACK , 6113 : HAS DS,AX,BX,CX,DX PUSHED. [AL] HAS VIDEO MODE 6114 FF6F 8ACC 6115 ; WILL MAKE USE OF [CX] REGISTER TO FF71 B519 6116 MOV CH,25 ; CONTROL ROW & COLUMNS ; CARRIAGE RETURN LINE FEED ROUTINE ; SAVE SCREEN BOUNDS CALL CRLF PUSH CX FF73 F85500 6117 FF76 51 6118 AH,3 FF77 B403 6119 MOV ; WILL NOW READ THE CURSOR. FF79 CD10 6120 INT 10H ; AND PRESERVE THE POSITION FF7B 59 6121 POP CX ; RECALL SCREEN BOUNDS PUSH DX ; RECALL [BH]=VISUAL PAGE FF7C 52 6122 DX,DX FF7D 33D2 6123 XOR ; WILL SET CURSOR POSITION TO [0,0] 6124 6125 THE LOOP FROM PRIIO TO THE INSTRUCTION PRIOR TO PRIZO IS THE LOOP TO READ EACH CURSOR POSITION FROM THE 6126 SCREEN AND PRINT. 6127 6128 FF7F 6129 FF7F B402 6130 MOV AH,2 ; TO INDICATE CURSOR SET REQUEST FF81 CD10 ; NEW CURSOR POSITION ESTABLISHED INT 10H 6131 ; TO INDICATE READ CHARACTER FF83 8408 6132 MOV AH.A FF85 CD10 6133 INT 10H ; CHARACTER NOW IN [AL] FF87 OACO AL,AL ; SEE IF VALID CHAR 6134 JNZ PRI15 ; JUMP IF VALID CHAR FF89 7502 6135 AL,'' FF8B B020 6136 MOV : MAKE A BLANK FF8D 6137 PRI15: FF8D 52 6138 PUSH ; SAVE CURSOR POSITION FF8E 33D2 XOR DX,DX ; INDICATE PRINTER 1 6139 XUB АН.АН : TO INDICATE PRINT CHAR IN [AL] FF90 32F4 6140 FF92 CD17 6141 INT 17H ; PRINT THE CHARACTER DХ ; RECALL CURSOR POSITION 6142 POP FF94 5A FF95 F6C425 AH, 25H ; TEST FOR PRINTER ERROR 6143 TEST FF98 7521 ERR10 ; JUMP IF ERROR DETECTED 6144 JNZ FF9A FEC2 6145 INC DL : ADVANCE TO NEXT COLUMN FF9C 3ACA 6146 CMP CL,DL ; SEE IF AT END OF LINE FF9E 75DF 6147 JNZ PRI10 ; IF NOT PROCEED FFA0 32D2 6148 XOB DL.DL ; BACK TO COLUMN 0 ; [AH]=0 FFA2 8AE2 6149 MOV AH, DL : SAVE NEW CURSOR POSTTION FFA4 52 6150 PHISH nx ; LINE FEED CARRIAGE RETURN FFA5 E82300 6151 CALL CDIE FFA8 5A 6152 POP DX ; RECALL CURSOR POSITION FFA9 FEC6 6153 INC DH ; ADVANCE TO NEXT LINE FFAB 3AEE CH,DH ; FINISHED? 6154 CMP FFAD 75D0 6155 PRI10 ; IF NOT CONTINUE JNZ FFAF 6156 PRI20: FFAF 5A 6157 POP ; RECALL CURSOR POSITION DX FFR0 B402 6158 MOV AH,2 ; TO INDICATE CURSOR SET REQUEST ; CURSOR POSITION RESTORED FFB2 CD10 INT 6159 FFB4 C606000000 6160 MOV STATUS BYTE.O : INDICATE FINISHED FFB9 EB0A 6161 JMP SHORT EXIT ; EXIT THE ROUTINE 6162 ERRIO: ``` ``` LOC OBJ LINE SOURCE FFBB 5A 6163 POP ; GET CURSOR POSITION FFBC B402 6164 MOV AH,2 ; TO REQUEST CURSOR SET FFBE CD10 6165 INT 10H ; CURSOR POSITION RESTORED FFC0 6166 ERR20: FFC0 C6060000FF 6167 MOV STATUS_BYTE, OFFH ; INDICATE ERROR 6168 EXIT: FFC5 5A 6169 POP ; RESTORE ALL THE REGISTERS USED DX FEC6 59 6170 POP СX FFC7 5B 6171 POP вх FFC8 58 6172 POP AX FFC9 1F POP 6173 DS FFCA CF 6174 IRET 6175 PRINT_SCREEN ENDP 6176 6177 ;----- CARRIAGE RETURN, LINE FEED SUBROUTINE 6178 FFCB 6179 CDIE DOCC NEAD FFCB 33D2 6180 XOR DX,DX ; PRINTER 0 FFCD 32E4 6181 AH,AH ; WILL NOW SEND INITIAL LF,CR 6182 ; TO PRINTER FECE BOOM 6183 MOV AL.120 : LF ; SEND THE LINE FEED FFD1 CD17 6184 INT 17H FFD3 32E4 6185 XOR AH,AH ; NOW FOR THE CR FFD5 B00D 6186 MOV AL,15Q ; CR FFD7 CD17 INT 17H SEND THE CARRIAGE RETURN 6187 FFD9 C3 6188 DET 6189 CRLF ENDP 6190 FFDA 50415249545920 6191 D1 DB 'PARITY CHECK 2',13,10 434845434B2032 FFE8 OD FFE9 DA FFEA 363031 6192 F3 DB '601',13,10 FFED OD FFEE OA 6193 6194 CODE ENDS 6195 6196 6197 POWER ON RESET VECTOR : 6198 VECTOR SEGMENT AT OFFFFH 6199 6200 ;---- POWER ON RESET 6201 6202 0000 EA5BE000F0 6203 6204 '10/27/82' 0005 31302F32372F38 6205 ΠR : RELEASE MARKER 32 6206 VECTOR ENDS 6207 ``` LINE SOURCE ``` $TITLE(FIXED DISK BIOS FOR IBM DISK CONTROLLER) :-- INT 13 ; FIXED DISK I/O INTERFACE THIS INTERFACE PROVIDES ACCESS TO 5 1/4" FIXED DISKS THROUGH THE IBM FIXED DISK CONTROLLER. А 11 12 13 THE BYOS POUTINES ARE MEANT TO BE ACCESSED THROUGH SOFTWARE INTERRUPTS ONLY. ANY ADDRESSES PRESENT IN 15 THE LISTINGS ARE INCLUDED ONLY FOR COMPLETENESS, NOT FOR REFERENCE. APPLICATIONS WHICH REFERENCE ABSOLUTE ADDRESSES WITHIN THE CODE SEGMENT 16 ı 17 VIOLATE THE STRUCTURE AND DESIGN OF BIOS. 18 20 ; INPUT (AH = HEX VALUE) 21 22 (AH)=00 RESET DISK (DL = 80H,81H) / DISKETTE (AH)=01 READ THE STATUS OF THE LAST DISK OPERATION INTO (AL) NOTE: DL < 80H - DISKETTE 25 DL > 80H - DISK 26 27 (AH)=02 READ THE DESIRED SECTORS INTO MEMORY (AH)=03 WRITE THE DESIRED SECTORS FROM MEMORY 28 29 (AH)=04 VERIFY THE DESIRED SECTORS (AH)=05 FORMAT THE DESIRED TRACK 30 31 , (AH)=06 FORMAT THE DESTRED TRACK AND SET BAD SECTOR FLAGS (AH)=07 FORMAT THE DRIVE STARTING AT THE DESIRED TRACK 32 (AH)=08 RETURN THE CURRENT DRIVE PARAMETERS 33 35 (AH)=09 INITIALIZE DRIVE PAIR CHARACTERISTICS 36 INTERRUPT 41 POINTS TO DATA BLOCK (AH)=OA READ LONG 38 (AH)=OB WRITE LONG NOTE: READ AND WRITE LONG ENCOMPASS 512 + 4 BYTES ECC 39 40 (AH)=OC SEEK 41 (AH)=OD ALTERNATE DISK RESET (SEE DL) (AH)=0E READ SECTOR BUFFER 43 (AH)=OF WRITE SECTOR BUFFER. 44 (RECOMMENDED PRACTICE BEFORE FORMATTING) (AH)=10 TEST DRIVE READY 45 46 (AH)=11 RECALIBRATE (AH)=12 CONTROLLER RAM DIAGNOSTIC 48 (AH)=13 DRIVE DIAGNOSTIC 49 (AH)=14 CONTROLLER INTERNAL DIAGNOSTIC E٥ 51 REGISTERS USED FOR FIXED DISK OPERATIONS 52 - DRIVE NUMBER (80H-87H FOR DISK, VALUE CHECKED) 53 (DL) - HEAD NUMBER 54 (DH) (CH) - CYLINDER NUMBER (0-1023, NOT VALUE CHECKED)(SEE CL) (CL) - SECTOR NUMBER (1-17, NOT VALUE CHECKED) 55 56 57 58 NOTE: HIGH 2 BITS OF CYLINDER NUMBER ARE PLACED 59 IN THE HIGH 2 BITS OF THE CL REGISTER 60 (10 BITS TOTAL) (AL) - NUMBER OF SECTORS (MAXIMUM POSSIBLE RANGE 1-80H, 61 FOR READ/WRITE LONG 1-79H) 63 (INTERLEAVE VALUE FOR FORMAT 1-16D) (ES:BX) - ADDRESS OF BUFFER FOR READS AND WRITES, 64 65 (NOT REQUIRED FOR VERIFY) 66 AH = STATUS OF CURRENT OPERATION 68 69 STATUS BITS ARE DEFINED IN THE EQUATES BELOW 70 CY = 0 SUCCESSFUL OPERATION (AH=0 ON RETURN) 71 CY = 1 FAILED OPERATION (AH HAS ERROR REASON) NOTE: ERROR 11H INDICATES THAT THE DATA READ HAD A RECOVERABLE 73 74 ERROR WHICH WAS CORRECTED BY THE ECC ALGORITHM. THE DATA 75 IS PROBABLY GOOD, HOWEVER THE BIOS ROUTINE INDICATES AN ERROR TO ALLOW THE CONTROLLING PROGRAM A CHANCE TO DECIDE ``` FOR ITSELF. THE ERROR MAY NOT RECUR IF THE DATA IS ``` LINE SOURCE LOC OBJ REWRITTEN. (AL) CONTAINS THE BURST LENGTH. 78 IF DRIVE PARAMETERS WERE REQUESTED, 80 AI DL = NUMBER OF CONSECUTIVE ACKNOWLEDGING DRIVES ATTACHED (0-2) (CONTROLLER CARD ZERO TALLY ONLY) DH = MAXIMUM USEABLE VALUE FOR HEAD NUMBER 84 CH = MAXIMUM USEABLE VALUE FOR CYLINDER NUMBER 85 CL = MAXIMUM USEABLE VALUE FOR SECTOR NUMBER 86 87 AND CYLINDER NUMBER HIGH BITS REGISTERS WILL BE PRESERVED EXCEPT WHEN THEY ARE USED TO RETURN 89 ; INFORMATION. 90 91 NOTE: IF AN ERROR IS REPORTED BY THE DISK CODE, THE APPROPRIATE ACTION IS TO RESET THE DISK, THEN RETRY THE OPERATION. 93 94 QE 96 EQU SENSE FAIL OFFH : SENSE OPERATION FAILED OOFF ; UNDEFINED ERROR OCCURRED OBBH 98 UNDEF_ERR EQU 00BB ; ATTACHMENT FAILED TO RESPOND 99 TIME OUT EQU 80H 0080 Edn ; SEEK OPERATION FAILED 40H 100 BAD SEEK ; CONTROLLER HAS FAILED 101 BAD_CNTLR EQU 20H 0020 DATA_CORRECTED EQU 11H ; ECC CORRECTED DATA ERROR 0011 102 BAD_ECC EQU 1 OH ; BAD ECC ON DISK READ 0010 103 ; BAD TRACK FLAG DETECTED овн 000B 104 BAD_TRACK FOU ; ATTEMPT TO DHA ACROSS 64K BOUNDARY 105 DMA_BOUNDARY EQU 0.0H INIT_FAIL EQU BAD RESET EQU ; DRIVE PARAMETER ACTIVITY FAILED 106 07H 0007 BAD_RESET 05H ; RESET FAILED 107 0005 RECORD_NOT_FND EQU 04H ; REQUESTED SECTOR NOT FOUND 0004 108 0002 100 BAD_ADDR_MARK EQU 028 ADDRESS MARK NOT FOUND 0001 110 BAD_CHO EQU 01H ; BAD COMMAND PASSED TO DISK I/O 111 112 INTERRUPT AND STATUS AREAS 113 114 115 116 DUMMY SEGMENT AT 0 0034 ORG ODH*4 ; FIXED DISK INTERRUPT VECTOR 117 HDISK_INT 0034 118 LABEL DMORD 0040 119 ORG 13H*4 I DISK INTERRUPT VECTOR DWORD 004C 120 ORG_VECTOR LABEL 0064 121 ORG 19H*4 ; BOOTSTRAP INTERRUPT VECTOR 0064 BOOT VEC LABEL DWORD 122 ORG : DISKETTE PARAMETERS 0078 123 1EH*4 0078 124 DISKETTE_PARM LABEL DWORD 125 ORG 040H*4 ; NEW DISKETTE INTERRUPT VECTOR DISK_VECTOR LABEL 0100 126 ; FIXED DISK PARAMETER VECTOR 0104 127 ORG 041H*4 0104 128 HF_TBL_VEC LARFL DWORD 7C00 129 ORG 7C00H ; BOOTSTRAP LOADER VECTOR BOOT_LOCH 7000 130 LABEL DUMMY ENDS 131 132 133 DATA SEGMENT AT 40H 0042 135 CMD_BLOCK 0042 (7 ??) DB 7 DUP(?) ; OVERLAYS DISKETTE STATUS 136 HD_ERROR 006C 137 ORG 06CH 006C ???? 138 TIMER_LOW DM ? : TIMER LOW WORD ORG 0072 139 0072 ???? 140 ? ; 1234H IF KEYBOARD RESET UNDERWAY RESET_FLAG DW 0074 141 ORG 74H 0074 ?? 142 DISK_STATUS DB ? ; FIXED DISK STATUS BYTE 0075 ?? 143 HF_NUM DB ; COUNT OF FIXED DISK DRIVES CONTROL BYTE ; CONTROL BYTE DRIVE OPTIONS 0076 ?? 144 0077 ?? 145 PORT_OFF DB ; PORT OFFSET DATA ENDS ---- 146 147 148 CODE SEGMENT 149 150 151 HARDWARE SPECIFIC VALUES 152 153 ; - CONTROLLER I/O PORT ``` > WHEN READ FROM: ``` SOURCE LOC OB L LINE HF_PORT+0 - READ DATA (FROM CONTROLLER TO CPU) : 155 HF_PORT+1 - READ CONTROLLER HARDWARE STATUS 156 (CONTROLLER TO CPU) 157 HF PORT+2 - READ CONFIGURATION SWITCHES 158 HF PORT+3 - NOT USED 159 160 > WHEN WRITTEN TO: HF_PORT+0 - WRITE DATA (FROM CPU TO CONTROLLER) : 161 HF_PORT+1 - CONTROLLER RESET 162 HF_PORT+2 - GENERATE CONTROLLER SELECT PULSE 163 164 HF_PORT+3 - WRITE PATTERN TO DMA AND INTERRUPT : 165 MASK REGISTER 166 }----- 167 168 0320H ; DISK PORT 00001000B ; DISK PORT 0320 169 HE PORT HF_PORT R1_BUSY R1_BUS FQU nnna 170 EQU ; DISK PORT 1 BUSY BIT 0004 COMMAND/DATA BIT R1_IOMODE EQU 00000010B R1_REQ EQU 00000001B 172 MODE BIT 0001 173 REQUEST BIT 174 0047 175 DMA_READ EQU 01000111B 01001011B ; CHANNEL 3 (047H) DMA_READ EQU DMA_WRITE EQU DMA EQU DMA_HIGH EQU ; CHANNEL 3 (04BH) 176 0000 177 I DMA ADDRESS 082H 0082 178 ; PORT FOR HIGH 4 BITS OF DMA 179 0000 180 TST_RDY_CMD 00000000B ; CNTLR READY (00H) RECAL_CMD 0001 181 00000001B EQU RECAL (01H) 0003 SENSE CMD FQU 182 000000118 SENSE (03H) nnna 183 FMTDRV_CMD FQU 00000100B DRIVE (04H) DRIVE (04H) T CHK (05H) 0005 CHK_TRK_CMD EQU 00000101B ; TRACK (06H); BAD (07H); READ (06H); WRITE (0AH) 0006 185 FMTTRK_CMD 00000110B 00000111B FMTBAD_CMD EQU 0007 FMTBAU__ READ_CMD 186 FQU EQU 00001000B 0008 187 0004 188 EQU 00001010B SEEK (OBH) 0008 SEEK_CMD EQU 00001011B INIT_DRV_CMD EQU 000C 190 00001100B 00001101B INIT (OCH) BURST (ODH) 000D RD ECC CMD 191 EQU ; 000F 192 ; BUFFR (OEH) 000F 00001111B 11100000B BUFFR (OFH) RAM (EOH) 193 RAM_DIAG_CHD EQU 194 00E3 195 CHK DRV CMD EQU 11100011B 11100100B DRV (E3H) CNTLR (E4H) 00F4 196 CNTLR_DIAG_CMD EQU . ; RLONG (E5H) 00E5 197 00E6 198 WLONG (E6H) ; 199 0020 INT_CTL_PORT EQU : A259 CONTROL PORT 200 20H 0020 201 FOT EQU 20H ; END OF INTERRUPT COMMAND 202 0008 203 MAX_FILE 0002 204 S MAX FILE EQU 205 206 ASSUME CS:CODE 0000 207 ORG OH 0000 55 208 DB 055H ; GENERIC BIOS HEADER AA 1000 209 DB DAAH 0002 10 210 DB 211 212 213 ; FIXED DISK I/O SETUP 214 215 ; - ESTABLISH TRANSFER VECTORS FOR THE FIXED DISK 216 ; - PERFORM POWER ON DIAGNOSTICS SHOULD AN ERROR OCCUR A "1701" MESSAGE IS DISPLAYED 217 218 219 220 221 DISK_SETUP 222 JMP 0003 PROC FAR JMP SHORT L3 ODO3 FRIE '5000059 (C)COPYRIGHT IBM 1982' ; COPYRIGHT NOTICE DB 0005 35303030303539 223 20284329434F50 59524947485420 2049424D203139 3832 225 ASSUME DS: DUMMY ; ZERO 0023 2BC0 226 SUB AX,AX 0025 8ED8 227 MOV DS,AX ``` | LOC OBJ | LINE | SOURCE , | | | |-------------------|------------|------------|--------------------------|----------------------------------| | | | | | | | 0027 FA | 228 | CLI | | | | 0028 A14C00 | 229 | MOV | AX, WORD PTR ORG_VECTOR | ; GET DISKETTE VECTOR | | 002B A30001 | 230 | MOV | WORD PTR DISK_VECTOR, AX | | | 002E A14E00 | 231 | HOV | AX, WORD PTR ORG_VECTOR+ | | | 0031 A30201 | 232 | MOV | WORD PTR DISK_VECTOR+2, | <b>AX</b> | | 0034 C7064C005602 | 233 | VOM | WORD PTR ORG_VECTOR, OF | FSET DISK_IO ; HDISK HANDLER | | 003A 8C0E4E00 | 234 | MOV | WORD PTR ORG_VECTOR+2,C | 5 | | 003E B86007 | 235 | MOV | AX, OFFSET HD_INT | ; HDISK INTERRUPT | | 0041 A33400 | 236 | MOV | WORD PTR HDISK_INT,AX | | | 0044 BC0E3600 | 237 | MOV | WORD PTR HDISK_INT+2,CS | | | 0048 C70664008601 | 238 | MOV | WORD PTR BOOT_VEC,OFFSE | T BOOT_STRAP ; BOOTSTRAP | | 004E 8C0E6600 | 239 | MOV | WORD PTR BOOT_VEC+2,CS | , 200121111 | | 0052 C7060401E703 | 240 | MOV | | SET FD_TBL ; PARAMETER TBL | | 0058 8C0E0601 | 241 | MOV | WORD PTR HF_TBL_VEC,OFF | | | 005C FB | | | WORD PTR HF_TBL_VEC+2,C | • | | 009C FB | 242 | STI | | | | | 243 | | | | | | 244 | | DS:DATA | | | 005D B84000 | 245 | MOV | AX,DATA | ; ESTABLISH SEGMENT | | 0060 BED8 | 246 | MOV | DS,AX | | | 0062 C606740000 | 247 | MOV | DISK_STATUS,0 | ; RESET THE STATUS INDICATOR | | 0067 C606750000 | 248 | VOM | HF_NUM,0 | ; ZERO COUNT OF DRIVES | | 006C C606430000 | 249 | MOV | CMD_BLOCK+1,0 | ; DRIVE ZERO, SET VALUE IN BLOCK | | 0071 C606770000 | 250 | MOV | PORT_OFF,0 | ; ZERO CARD OFFSET | | | 251 | | - | | | 0076 B92500 | 252 | MOV | CX,25H | RETRY COUNT | | 0079 | 253 | L4: | 2 | | | 0079 E8F200 | 254 | CALL | HD_RESET_1 | ; RESET CONTROLLER | | 007C 7305 | 255 | JHC | L7 | , RESET CONTROLLER | | 007E E2F9 | | LOOP | | . TRY DECET 101711 | | 0080 E9BF00 | 256 | | L4 | ; TRY RESET AGAIN | | | 257 | JMP | ERROR_EX | | | 0083 | 258 | L7: | | | | 0083 B90100 | 259 | MOV | CX,1 | | | 0086 BA8000 | 260 | MOV | DX,80H | | | | 261 | | | | | 0089 B80012 | 262 | VOM | AX,1200H | ; CONTROLLER DIAGNOSTICS | | 008C CD13 | 263 | INT | 13H | | | 008E 7303 | 264 | JNC | P7. | | | 0090 E9AF00 | 265 | JMP | ERROR_EX | | | 0093 | 266 | P7: | | | | 0093 B80014 | 267 | MOV | AX,1400H | ; CONTROLLER DIAGNOSTICS | | 0096 CD13 | 268 | INT | 13H | | | 0098 7303 | 269 | JHC | P9 | | | 009A E9A500 | 270 | JMP | ERROR_EX | | | 009D | 271 | P9: | _ | | | 009D C7066C000000 | 272 | VOM | TIMER_LOW,0 | ; ZERO TIMER | | 00A3 A17200 | 273 | MOV | AX,RESET_FLAG | 7 22.10 | | 00A6 3D3412 | 274 | CMP | AX,1234H | ; KEYBOARD RESET | | 00A9 7506 | 275 | JHE | P8 | , REIDOARD RESEL | | 00AB C7066C009A01 | 276 | MOV | | | | 00B1 | | P8: | TIMER_LOW,410D | ; SKIP WAIT ON RESET | | | 277 | | 1 | | | 00B1 E421 | 278 | IN | AL,021H | ; TIMER | | 00B3 24FE | 279 | DMA | AL,0FEH | : ENABLE TIMER | | 00B5 E621 | 280 | OUT | 021H,AL | ; START TIMER | | 00B7 | 281 | P4: | | | | 00B7 E8B400 | 282 | CALL | HD_RESET_1 | ; RESET CONTROLLER | | 00BA 7207 | 283 | 10 | P10 | | | 00BC B80010 | 284 | MOV | AX,1000H | ; READY | | 00BF CD13 | 285 | INT | 13H | | | 00C1 730B | 286 | JHC | P2 | | | 00C3 | 287 | P10: | | | | 00C3 A16C00 | 288 | MOV | AX,TIMER_LOW | | | 00C6 3DBE01 | 289 | CMP | AX,446D | 3 25 SECONDS | | 00C9 72EC | 290 | JB | P4 | , ES SECONOS | | 00CB EB7590 | 290<br>291 | | ERROR_EX | | | 00CE EB7590 | | JMP<br>P2: | LKRUK_EA | | | | 292 | | ev s | | | 00CE B90100 | 293 | MOV | CX,1 | | | 00D1 BA8000 | 294 | MOV | DX,80H | | | | 295 | | | | | 00D4 B80011 | 296 | VON | AX,1100H | ; RECALIBRATE | | 00D7 CD13 | 297 | INT | 13H | | | 00D9 7267 | 298 | JC | ERROR_EX | | | | 299 | | | | | 00DB B80009 | 300 | MOV | AX,0900H | ; SET DRIVE PARAMETERS | | 00DE CD13 | 301 | INT | 13H | | | 00E0 7260 | 302 | JC 200 | ERROR_EX | | | | 303 | | | | | 00E2 B800C8 | 304 | MOV | AX,0C800H | ; DMA TO BUFFER | | | 204 | 1107 | ,0000011 | , Sing TO BUTTER | | LOC OBJ | LINE | SOURCE | | | |----------------------|------------|-----------|--------------------|--------------------------------| | 00E5 8EC0 | 305 | ноч | ES,AX | | | 00E7 2B0B | 306 | SUB | BX,BX | ; SET SEGMENT | | 00E9 B8000F | 307 | MOV | AX,0F00H | . LIDTTE CECTOD DUESES | | OOEC CD13 | 308 | TNI | 13H | ; WRITE SECTOR BUFFER | | 00EE 7252 | 309 | JC . | ERROR_EX | | | | 310 | | EKKOK_EX | | | 00F0 FE067500 | 311 | INC | HF_NUM | ; DRIVE ZERO RESPONDED | | | 312 | 2.10 | 111 _11011 | , DRIVE ZERO RESPONDED | | 00F4 BA1302 | 313 | MOV | DX,213H | ; EXPANSION BOX | | 00F7 B000 | 314 | MOV | AL,0 | , EN MISTON DOX | | OOF9 EE | 315 | OUT | DX,AL | ; TURN BOX OFF | | 00FA BA2103 | 316 | VOM | DX,321H | ; TEST IF CONTROLLER | | OOFD EC | 317 | IN | AL,DX | ; IS IN THE SYSTEM UNIT | | 00FE 240F | 318 | AND | AL,OFH | , 15 11 IIIC 3131EII 6111 | | 0100 3COF | 319 | CHP | AL, OFH | | | 0102 7406 | 320 | JE | BOX_ON | | | 0104 C7066C00A401 | 321 | MOV | TIMER_LOW,420D | ; CONTROLLER IS IN SYSTEM UNIT | | 010A | 322 | BOX_ON: | _ | | | 010A BA1302 | 323 | HOV | DX,213H | ; EXPANSION BOX | | 010D BOFF | 324 | MOV | AL,OFFH | | | 010F EE | 325 | OUT | DX,AL | ; TURN BOX ON | | | 326 | | | | | 0110 B90100 | 327 | HOV | CX,1 | ; ATTEMPT NEXT DRIVES | | 0113 BA8100 | 328 | MOV | DX,081H | | | 0116 | 329 | P3: | | | | 0116 2800 | 330 | SUB | AX,AX | ; RESET | | 0118 CD13 | 331 | INT | 13H | | | 011A 7240 | 332 | JC | POD_DONE | | | 011C B80011 | 333 | MOV | AX,01100H | ; RECAL | | 011F CD13 | 334 | INT | 13H | , | | 0121 730B | 335 | JNC | P5 | | | 0123 A16C00 | 336 | MOV | AX,TIMER_LOW | | | 0126 3DBE01 | 337 | СИР | AX,446D | ; 25 SECONDS | | 0129 72EB | 338 | JB | P3 | , 11 0111.110 | | 012B EB2F90 | 339 | JMP | POD_DONE | | | 012E | 340 | P5: | | | | 012E B80009 | 341 | MOV | AX.0900H | ; INITIALIZE CHARACTERISTICS | | 0131 CD13 | 342 | TNT | 138 | , | | 0133 7227 | 343 | JC | POD_DONE | | | 0135 FE067500 | 344 | INC | HF_NUM | ; TALLY ANOTHER DRIVE | | 0139 81FA8100 | 345 | CMP | DX,(80H + S_MAX_FI | | | 0130 7310 | 346 | JAE | POD_DONE | ••• | | 013F 42 | 347 | INC | DX | | | 0140 EBD4 | 348 | JMP | P3 | | | | 349 | | | | | | 350 | ; POD ERF | OR | | | | 351 | , 100 211 | | | | 0142 | 352 | ERROR_EX: | | | | 0142 BD0F00 | 353 | VOM | BP,0FH | ; POD ERROR FLAG | | 0145 2BC0 | 354 | SUB | AX,AX | , rob Ennon Teno | | 0147 8BF0 | 355 | MOV | SI,AX | | | 0149 B9060090 | 356 | MOV | CX,F17L | ; MESSAGE CHARACTER COUNT | | 014D B700 | 357 | MOV | ВН,0 | ; PAGE ZERO | | 014F | 358 | OUT_CH: | | , the Line | | 014F 2E8A846801 | 359 | MOV | AL,CS:F17[SI] | ; GET BYTE | | 0154 B40E | 360 | VOM | AH,14D | ; VIDEO OUT | | 0156 CD10 | 361 | INT | 10H | 3 DISPLAY CHARACTER | | 0158 46 | 362 | INC | SI | NEXT CHAR | | 0159 E2F4 | 363 | LOOP | OUT CH | ; DO MORE | | 015B F9 | 364 | STC | 001_011 | , bo none | | 015C | 365 | POD_DONE: | | | | 015C FA | 366 | CLI | | | | 015D E421 | 367 | IN | AL,021H | ; BE SURE TIMER IS DISABLED | | 015F 0C01 | 368 | OR | AL,021H | , SE SOME TIMER IS DISABLED | | 0161 E621 | 369 | OUT | 021H,AL | | | 0161 E621<br>0163 FB | 369<br>370 | STI | VEINIAL | | | 0164 E8A500 | 371 | CALL | DSBL | | | 0167 CB | 372 | RET | DJUL | | | | 373 | KEI | | | | 0168 31373031 | 374 | F17 DB | '1701',0DH,0AH | | | | 3/4 | | 1701 700H 70AH | | | | | | | | ``` LOC OBJ LINE SOURCE 0160 00 016D 0A F17L EQU $-F17 376 016F 377 HD RESET 1 ppnc NEAD 016F 51 378 PUSH : SAVE REGISTER 016F 52 379 PUSH DХ 0170 F8 380 CLC ; CLEAR CARRY 1 RETRY COUNT 0171 890001 381 MOV CX.0100H 0174 382 L6: 0174 E80706 383 CALL PORT 1 0177 EE 384 OUT DX,AL RESET CARD 0178 E80306 385 CALL PORT 1 : CHECK STATUS 017B FC 386 TN AL.DX 0170 2402 387 AND AL,2 : ERROR BIT 017E 7403 389 LOOP 0180 E2F2 L6 0182 F9 190 STC 0183 391 0183 5A 392 POP ĐΧ ; RESTORE REGISTER 0184 59 393 POP сх 0185 C3 PFT 394 HD_RESET_1 FNDP 395 396 :97 DISK_SETUP ENDP 398 399 :---- TNT 19 ----- 400 401 ; INTERRUPT 19 BOOT STRAP LOADER 402 ; - THE FIXED DISK BIOS REPLACES THE INTERRUPT 19 403 BOOT STRAP VECTOR WITH A POINTER TO THIS BOOT ROUTINE 404 405 - RESET THE DEFAULT DISK AND DISKETTE PARAMETER VECTORS ; - THE BOOT BLOCK TO BE READ IN WILL BE ATTEMPTED FROM 407 CYLINDER 0 SECTOR 1 OF THE DEVICE. 408 : - THE BOOTSTRAP SEQUENCE IS: 409 > ATTEMPT TO LOAD FROM THE DISKETTE INTO THE BOOT 410 LOCATION (0000:7000) AND TRANSFER CONTROL THERE > IF THE DISKETTE FAILS THE FIXED DISK IS TRIED FOR A 411 412 VALID BOOTSTRAP BLOCK, A VALID BOOT BLOCK ON THE FIXED DISK CONSISTS OF THE BYTES 055H OAAH AS THE 413 414 LAST TWO BYTES OF THE BLOCK 415 > IF THE ABOVE FAILS CONTROL IS PASSED TO RESIDENT BASIC 416 417 418 0186 419 BOOT_STRAP: 420 ASSUME DS:DUMMY,ES:DUMMY AX,AX 0186 2BC0 421 SUB 0188 8ED8 MOV DS.AX : ESTABLISH SEGMENT 422 423 424 ;---- RESET PARAMETER VECTORS 425 018A FA CLI 426 018B C7060401E703 427 VOM WORD PTR HF_TBL_VEC, OFFSET FD_TBL 0191 8C0E0601 428 MOV WORD PTR HF_TBL_VEC+2, CS 0195 C70678000102 429 MOV WORD PTR DISKETTE_PARM, OFFSET DISKETTE_TBL 019B 8C0E7A00 MOV WORD PTR DISKETTE_PARM+2, CS 430 019F FB 431 STI 432 433 ;---- ATTEMPT BOOTSTRAP FROM DISKETTE 434 ; SET RETRY COUNT 01A0 B90300 CX.3 435 MOV 01A3 436 н1; ; IPL_SYSTEM 01A3 51 437 PUSH СХ ; SAVE RETRY COUNT 01A4 2BD2 438 SUB DX,DX ; DRIVE ZERO 01A6 2BC0 439 SUB AX,AX ; RESET THE DISKETTE 0148 CD13 440 134 THT ; FILE IO CALL 01AA 720F 441 JC H2 ; IF ERROR, TRY AGAIN AX,0201H 01AC B80102 442 ; READ IN THE SINGLE SECTOR 443 01AF 2BD2 444 SUB DX.DX 01B1 8EC2 445 VOM ES,DX ; ESTABLISH SEGMENT 01B3 BB007C 446 MOV BX,OFFSET BOOT_LOCK 447 01B6 B90100 448 MOV CX,I ; SECTOR 1, TRACK 0 01B9 CD13 449 THT 13H ; FILE IO CALL ``` | LOC OBJ | LINE | SOURC | E | | | |-----------------|------|---------|----------|---------------------------|---------------------------------------| | 01BB 59 | 450 | H2: | POP | cx | ; RECOVER RETRY COUNT | | 01BC 730A | 451 | | JNC | H4 | ; CF SET BY UNSUCCESSFUL READ | | | | | | | | | 01BE 80FC80 | 452 | | CMP | AH,80H | ; IF TIME OUT, NO RETRY | | 01C1 740A | 453 | | JZ | H5 | ; TRY FIXED DISK | | 01C3 E2DE | 454 | | LOOP | Н1 | ; DO IT FOR RETRY TIMES | | 01C5 EB0690 | 455 | | JMP | H5 | ; UNABLE TO IPL FROM THE DISKETTE | | 01C8 | 456 | H4: | | | ; IPL WAS SUCCESSFUL | | 01C8 EA007C0000 | 457 | | JMP | BOOT_LOCH | | | | 458 | | | | | | | 459 | ; | ATTEMPT | BOOTSTRAP FROM FIXED DIS | К | | | 460 | | | | | | 01CD | 461 | H5: | | | | | 01CD 2BC0 | 462 | | SUB | AX,AX | ; RESET DISKETTE | | 01CF 2B02 | 463 | | SUB | אם, אם | | | 01D1 CD13 | 464 | | INT | 13H | | | 01D3 B90300 | 465 | | MOV | CX,3 | ; SET RETRY COUNT | | 0106 | 466 | H6: | | | ; IPL_SYSTEM | | 0106 51 | 467 | | PUSH | cx | SAVE RETRY COUNT | | 01D7 BA8000 | | | MOV | DX,0080H | | | | 468 | | | | ; FIXED DISK ZERO | | OlDA 2BCO | 469 | | SUB | AX,AX | ; RESET THE FIXED DISK | | OIDC CD13 | 470 | | INT | 13H | ; FILE IO CALL | | 01DE 7212 | 471 | | JC | Н7 | ; IF ERROR, TRY AGAIN | | 01E0 B80102 | 472 | | MOV | AX,0201H | ; READ IN THE SINGLE SECTOR | | 01E3 2B0B | 473 | | SUB | BX,BX | | | 01E5 8EC3 | 474 | | MOV | ES,BX | | | 01E7 BB007C | 475 | | MOV | BX,OFFSET BOOT_LOCH | ; TO THE BOOT LOCATION | | 01EA BA8000 | 476 | | MOV | DX,80H | ; DRIVE NUMBER | | 01ED B90100 | 477 | | VOM | CX,1 | ; SECTOR 1, TRACK 0 | | 01F0 CD13 | 478 | | INT | 13H | ; FILE IO CALL | | 01F2 59 | 479 | H7: | POP | cx | ; RECOVER RETRY COUNT | | 01F3 7208 | 480 | | JC | н8 | , | | 01F5 A1FE7D | 481 | | HOV | AX, WORD PTR BOOT_LOCN+5 | 10D | | 01F8 3D55AA | 482 | | CMP | AX, 0AA55H | : TEST FOR GENERIC BOOT BLOCK | | 01FB 74CB | 483 | | JZ | Н4 | , | | OIFD | 484 | нв: | | | | | 01FD E2D7 | 485 | | LOOP | Н6 | ; DO IT FOR RETRY TIMES | | 01.0 225. | 486 | | LOOF | 110 | , DO IT FOR REIRI FILES | | | 487 | | IMADIE | TO IPL FROM THE DISKETTE | OR ETVER DICK | | | | , | UINABLE | TO THE PROOF THE DISKETTE | OK LIVED DISK | | A1FF 6010 | 488 | | | | | | OIFF CD18 | 489 | | INT | 18H | RESIDENT BASIC | | | 490 | | | | | | 0201 | 491 | DISKETT | E_TBL: | | | | | 492 | | | | | | 0201 CF | 493 | | DB | 110011118 | ; SRT=C, HD UNLOAD=OF - 1ST SPEC BYTE | | 0202 02 | 494 | | DB | 2 | ; HD LOAD=1, MODE=DMA - 2ND SPEC BYTE | | 0203 25 | 495 | | DB | 25H | ; MAIT AFTER OPN TIL MOTOR OFF | | 0204 02 | 496 | | DB | 2 | ; 512 BYTES PER SECTOR | | 0205 08 | 497 | | DB | 8 | ; EOT (LAST SECTOR ON TRACK) | | 0206 2A | 498 | | DB | 02AH | ; GAP LENGTH | | 0207 FF | 499 | | DB | OFFH | ; DTL | | 0208 50 | 500 | | DB | 050H | GAP LENGTH FOR FORMAT | | 0209 F6 | 501 | | DB | 0F6H | ; FILL BYTE FOR FORMAT | | 020A 19 | 502 | | DB | 25 | ; HEAD SETTLE TIME (MILLISECONDS) | | 020B 04 | 503 | | DB | 4 | ; MOTOR START TIME (1/8 SECOND) | | | 504 | | | • | , Start Tane (170 Score) | | | 505 | | MAKE CI- | RE THAT ALL HOUSEKEEPING | TO NOME REPORT EVIT | | | | , | HANE SUN | L IIIAI ALL HUUSEKEEPING | 19 DONE DEFURE EXTI | | 020C | 506 | Dec. | pnee | NEAD | | | VEUC | 507 | DSBL | PROC | NEAR | | | | 508 | | ASSUME | DS:DATA | | | 020C 1E | 509 | | PUSH | DS | SAVE SEGMENT | | 020D B84000 | 510 | | MOV | AX,DATA | | | 0210 8ED8 | 511 | | VOM | DS,AX | | | | 512 | | | | | | 0212 8A267700 | 513 | | MOV | AH, PORT_OFF | | | 0216 50 | 514 | | PUSH | AX | ; SAVE OFFSET | | | 515 | | | | | | 0217 C606770000 | 516 | | MOV | PORT_OFF,OH | | | 021C E86905 | 517 | | CALL | PORT_3 | | | 021F 2AC0 | 518 | | SUB | AL,AL | | | 0221 EE | 519 | | OUT | DX,AL | ; RESET INT/DMA MASK | | 0222 C606770004 | 520 | | VOM | PORT_OFF,4H | , never attrough that | | 0227 E85E05 | | | | | | | | 521 | | CALL | PORT_3 | | | 022A 2AC0 | 522 | | SUB | AL,AL | DESCRIPTION AND MARK | | 022C EE | 523 | | OUT | DX,AL | ; RESET INT/DMA MASK | | 022D C606770008 | 524 | | MOV | PORT_OFF,8H | | | 0232 E85305 | 525 | | CALL | PORT_3 | | | 0235 2AC0 | 526 | | SUB | AL,AL | | | | | | | | | ``` LOC OBJ SOURCE LINE 0237 EE 527 OUT DY.At & RESET INT/DMA MASK 0238 C6067700nc 528 MOV PORT_OFF,OCH 023D F84805 529 CALL PORT_3 0240 2AC0 530 SUB ALAL 0242 EE DUT 531 DY. AL ; RESET INT/DMA MASK 0243 B007 E 72 MOV AL.07H 0245 E60A 533 OUT DMA+10,AL ; SET DMA MODE TO DISABLE 0247 FA 534 CLI I DISABLE INTERPLIPES 0248 E421 535 IN AL,021H 024A 0C20 536 ΩÞ AL,020H 024C E621 537 OUT 021H,AL ; DISABLE INTERRUPT 5 024F FB 538 : ENABLE INTERRUPTS 024F 58 539 POP AX ; RESTORE OFFSET 0250 88267700 540 MOV PORT_OFF,AH 0254 IF 541 FOP D5 ; RESTORE SEGMENT 0255 C3 542 RET DSBL EHDP 544 545 546 FIXED DISK BIOS ENTRY POINT : 547 548 0256 549 DISK_IO PROC FAR 550 ASSUME DS:NOTHING, ES:NOTHING 0256 80FA80 551 CMP DL,80H ; TEST FOR FIXED DISK DRIVE 0259 7305 552 JAE HARD_DISK : YES, HANDLE HERE 025B CD40 553 INT 40H ; DISKETTE HANDLER 0250 554 RET_2: 0250 CA0200 555 RET 3 BACK TO CALLER 0260 556 HARD_DISK: 557 ASSUME DS:DATA 0260 FB 558 STI : ENABLE INTERRUPTS 0261 0AF4 559 OR AH,AH 0263 7509 560 JNZ 0265 CD40 561 INT 40H : RESET NEC WHEN AH=0 0267 2AE4 562 SUB AH.AH 0269 80F481 563 CMP DL,(80H + S_MAX_FILE - 1) 026C 77EF 564 RET_2 026E 565 026E 80FC08 CMP 566 AH . 08 I GET PARAMETERS IS A SPECIAL CASE 0271 7503 567 INZ 12 0273 E91A01 568 IMP GET_PARM_N 0276 569 A2: 0276 53 570 вх 3 SAVE REGISTERS DURING OPERATION 0277 51 571 PUSH cx 0278 52 572 PUSH DX 0279 1F 573 PUSH DS 027A 06 PUSH 574 ES 027B 56 575 PUSH SI 027C 57 576 PUSH nт 577 027D E86A00 578 CALL DISK_IO_CONT ; PERFORM THE OPERATION 0280 50 580 PUSH ΔX 0281 E888FF 581 CALL DSBL # BE SURE DISABLES OCCURRED 0284 B84000 582 MOV AX,DATA 0287 8FD8 MOV 583 DS,AX ; ESTABLISH SEGMENT 0289 58 584 POP AX 028A 8A267400 MOV 585 AH, DISK STATUS ; GET STATUS FROM OPERATION 028E 80EC01 586 CMP AH,1 ; SET THE CARRY FLAG TO INDICATE 0291 F5 587 CMC ; SUCCESS OR FAILURE 0292 5F 588 POP DI ; RESTORE REGISTERS 0293 5E 589 POP SI 0294 07 590 POP ES 0295 1F 591 POP DS 0296 5A 592 POP nx 0297 59 593 POP cx 0298 5B 594 POP вх 0299 CA0200 595 RET ; THROW AWAY SAVED FLAGS 596 DISK_IO ENDP 597 029C 598 MI LABEL WORD ; FUNCTION TRANSFER TABLE 0290 3803 599 DW DISK_RESET ; 000H 029F 4D03 600 RETURN_STATUS : 001H 02A0 5603 601 DW DISK READ ; 002H 02A2 6003 602 DΜ DISK WRITE ; 003H 02A4 6A03 603 DM DISK_VERF ; 004H ``` | LOC OBJ | LINE | SOURCE | | | |-----------------------------------------|------------|--------------|---------------------|-----------------------------------------| | 02A6 7203 | 604 | DW | FMT_TRK | 3 005H | | 02A8 7903 | 605 | DW | FMT_BAD | 3 006H | | 02AA 8003 | 606 | DW | FMT_DRV | ; 007H | | 02AC 3003 | 607 | DW | BAD_COMMAND | ; 008H | | 02AE 2704 | 608 | DW | INIT_DRV | 3 009H | | 02B0 CF04 | 609 | DW | RD_LONG | 3 ODAH | | 02B2 DD04 | 610 | DW | WR_LONG | ; 00BH | | 02B4 F204 | 611 | DW | DISK_SEEK | ; 00CH | | 0286 3803 | 612 | DM | DISK_RESET | 3 00DH | | 02B8 F904 | 613 | DW | RD_BUFF | 3 00EH | | 02BA 0705 | 614 | DM | WR_BUFF | 3 00FH | | 02BC 1505<br>02BE 1C05 | 615 | DW<br>DW | TST_RDY | 3 010H | | | 616 | | HDISK_RECAL | ; 011H<br>; 012H | | 02C0 2305<br>02C2 2A05 | 617<br>618 | DW<br>DW | RAM_DIAG<br>CHK_DRV | ; 013H | | 0204 3105 | 619 | DM | CNTLR_DIAG | ; 014H | | 002A | 620 | M1L EQU | \$-M1 | , 02.111 | | *************************************** | 621 | 1112 240 | •• | | | 02C6 | 622 | SETUP_A PROC | NEAR | | | | 623 | | | | | 02C6 C606740000 | 624 | MOV | DISK_STATUS,0 | ; RESET THE STATUS INDICATOR | | 02CB 51 | 625 | PUSH | cx | ; SAVE CX | | | 626 | | | | | | 627 | ; CALCULA | TE THE PORT OFFSET | | | | 628 | | | | | 02CC BAEA | 629 | MOV | CH,DL | ; SAVE DL | | 02CE 80CA01 | 630 | OR | DL,1 | | | 02D1 FECA | 631 | DEC | DL | | | 02D3 D0E2 | 632 | SHL | DL,1 | GENERATE OFFSET | | 0205 88167700 | 633 | MOV | PORT_OFF,DL | ; STORE OFFSET | | 02D9 8AD5 | 634 | MOV | DL,CH | ; RESTORE DL | | 02DB 80E201 | 635 | AND | DL,1 | | | | 636 | | | | | 02DE B105 | 637 | MOV | CL,5 | 3 SHIFT COUNT | | 02E0 D2E2 | 638 | SHL | DL,CL | ; DRIVE NUMBER (0,1) | | 02E2 0AD6 | 639 | OR | DL,DH | 3 HEAD NUMBER | | 02E4 88164300 | 640 | HOV | CMD_BLOCK+1,DL | | | 02E8 59 | 641 | POP | cx | | | 02E9 C3 | 642 | RET | | | | | 643 | SETUP_A ENDP | | | | | 644 | | | | | 02EA | 645 | DISK_IO_CONT | PROC NEAR | | | 02EA 50<br>02EB B84000 | 646<br>647 | PUSH | AX | | | 02EE 8ED8 | 648 | VOM | AX,DATA | PATIDITAL PROMEST | | 02F0 58 | 649 | POP | DS,AX<br>AX | ; ESTABLISH SEGMENT | | 02F1 80FC01 | 650 | CMP | AH,01H | ; RETURN STATUS | | 02F4 7503 | 651 | JNZ | A4 | ; RETURN STATUS | | 02F6 EB5590 | 652 | JMP | RETURN_STATUS | | | 02F9 | 653 | A4: | KETOKII_STRTOS | | | 02F9 80EA80 | 654 | SUB | DL,80H | ; CONVERT DRIVE NUMBER TO 0 BASED RANGE | | 02FC 80FA08 | 655 | CMP | DL,MAX_FILE | LEGAL DRIVE TEST | | 02FF 732F | 656 | JAE | BAD_COMMAND | , and billie too | | | 657 | | | | | 0301 E8C2FF | 658 | CALL | SETUP_A | | | | 659 | | - | | | | 660 | ; SET UP | COMMAND BLOCK | | | | 661 | | | | | 0304 FEC9 | 662 | DEC | CL | ; SECTORS 0-16 FOR CONTROLLER | | 0306 C606420000 | 663 | VOM | CMD_BLOCK+0,0 | | | 030B 880E4400 | 664 | MOV | CMD_BLOCK+2,CL | ; SECTOR AND HIGH 2 BITS CYLINDER | | 030F 882E4500 | 665 | MOV | CMD_BLOCK+3,CH | ; CYLINDER | | 0313 A24600 | 666 | MOV | CMD_BLOCK+4,AL | ; INTERLEAVE / BLOCK COUNT | | 0316 A07600 | 667 | MOV | AL, CONTROL_BYTE | ; CONTROL BYTE (STEP OPTION) | | 0319 A24700 | 668 | HOV | CMD_BLOCK+5,AL | | | 031C 50 | 669 | PUSH | AX | SAVE AX | | 031D 8AC4 | 670 | MOV | AL,AH | ; GET INTO LOW BYTE | | 031F 32E4 | 671 | XOR | AH, AH | ; ZERO HIGH BYTE | | 0321 D1E0 | 672 | SAL | AX,1 | ; *2 FOR TABLE LOOKUP | | 0323 8BF0 | 673 | MOV | SI,AX | ; PUT INTO SI FOR BRANCH | | 0325 3D2A00 | 674 | CMP | AX,M1L | ; TEST WITHIN RANGE | | 0328 58 | 675 | POP | AX | RESTORE AX | | 0329 7305 | 676 | JNB | BAD_COMMAND | | | 032B 2EFFA49C02 | 677 | JMP | WORD PTR CS:[SI + 0 | FFSET M1] | | 0330 | 678 | BAD_COMMAND: | BTOV BT | | | 0330 C606740001 | 679 | MOV | DISK_STATUS,BAD_CMD | ; COMMAND ERROR | | 0335 B000 | 680 | MOV | AL,0 | | ``` LINE SOURCE LOC OBJ 0337 F3 681 RET DISK_IO_CONT 682 683 684 685 RESET THE DISK SYSTEM (AH = 000H) : 686 687 0338 PROC NEAR 688 DISK_RESET ; RESET PORT 0338 F86306 689 CALL PORT_1 033B EE 690 OUT DX,AL ; ISSUE RESET 033C E83F04 CALL PORT_1 691 ; CONTROLLER HARDWARE STATUS IN 033F EC 692 AL,DX AL,2 ; GET STATUS 0340 2402 693 AND ; ERROR BIT 0342 7406 694 JZ DRI 0344 C606740005 695 MOV DISK_STATUS, BAD RESET 0349 C3 696 RET 034A 697 DR1: JMP INIT DRV SET THE DRIVE PARAMETERS 034A F9DA00 698 699 DISK RESET ENDP 700 701 : DISK STATUS POLITINE (AH = 001H) 702 ...... 703 704 034D RETURN_STATUS PROC NEAR MOV AL,DISK_STATUS ; OBTAIN PREVIOUS STATUS MOV DISK_STATUS,0 ; RESET STATUS 034D A07400 706 0350 C606740000 707 RET 0355 C3 708 709 RETURN_STATUS ENDP 710 711 DISK READ ROUTINE (AH = 002H) : 712 ..... 713 0356 715 DISK READ PROC NEAR MOV AL, DMA_READ 0356 B047 ; MODE BYTE FOR DMA READ 716 MOV CMD_BLOCK+0+READ_CMD JMP DMA_OPN JEAD ENDP 0358 C606420008 717 0350 E9E501 DISK READ 719 720 721 722 DISK WRITE ROUTINE (AH = 003H) 723 724 HOV AL,DMA_MRITE ; HODE BYTE FOR DMA MRITE HOV CHD_BLOCK+0.MRITE_CHD JHP DMA_DPN DISK_MRITE ENDP 0360 725 0360 B04B 726 0362 C60642000A 0367 E9DB01 728 729 730 731 732 DISK VERIFY (AH = 004H) 733 734 DISK_VERF PROC NEAR MOV CHD_BLOCK+0,CHK_TRK_CHD JHP NDHA_OPN 036A 735 036A C606420005 736 036F E9C401 737 738 DISK_VERF ENDP 739 740 FORMATTING (AH = 005H 006H 007H) : 741 742 743 744 FMT_TRK PROC NEAR ; FORMAT TRACK (AH = 005H) VOM CMD_BLOCK,FMTTRK_CMD 0372 C606420006 745 746 JMP SHORT FMT_CONT 747 FMT_TRK ENDP 748 749 FMT_BAD PROC NEAR ; FORMAT BAD TRACK (AH = 006H) VOM 0379 C6LJ420007 750 CMD BLOCK, FMTBAD CMD 037E EB05 751 JMP SHORT FMT_CONT 752 FMT_BAD ENDP FMT_DRV PROC 754 NEAR : FORMAT DRIVE (AH = 007H) 0380 C606420004 755 MOV CMD_BLOCK,FHTDRV_CMD FMT_DRV ENDP 756 757 ``` ``` LOC OBJ LINE SOURCE 0385 758 FMT_CONT: 0385 A04400 759 MOV AL,CMD_BLOCK+2 ; ZERO OUT SECTOR FIELD 0388 2400 760 AND AL.11000000B 038A A24400 761 MOV CHO BLOCK+2,AL 038D E94601 762 JMP NDMA OPN 763 764 GET PARAMETERS (AH = 8) 765 .......... 766 767 0390 768 GET PARM N LABEL NEAR PROC FAR 0390 : GET DRIVE PARAMETERS 769 GET_PARM PUSH DS ; SAVE REGISTERS 0390 1F 770 0391 06 771 PUSH ES PUSH 773 ASSUME DS:DUMMY 774 0393 2BC0 775 SUB AX,AX : ESTABLISH ADDRESSING 0395 8ED8 MOV 0397 C41E0401 BX.HF TBL VEC 777 LES 778 ASSUME DS:DATA 039B B84000 779 MOV AX.DATA 039E 8ED8 780 MOV DS,AX ; ESTABLISH SEGMENT 781 03A0 80EA80 SUB DI.AOH 782 DL,MAX_FILE ; TEST WITHIN RANGE 0343 80F408 783 CMD 03A6 732F 784 JAE 785 03A8 E81BFF 786 CALL SETUP A 787 03AB E8DF03 788 CALL SW2 OFFS 03AF 7227 789 0380 0308 790 791 03B2 268B07 792 MOV AY.FS:[RY] ; MAX NUMBER OF CYLINDERS ; ADJUST FOR 0-N 03B5 2D0200 793 SUB AX,2 794 ; AND RESERVE LAST TRACK 03B8 8AE8 795 MOV CHAL 03BA 250003 796 AND. AX.0300H HIGH TWO BITS OF CYL O3BD DIES 797 SHR AX.1 03BF D1E8 798 SHR AX,1 ; SECTORS 03C1 0C11 799 OR AL,011H 03C3 8AC8 800 VOM CL.AL 801 03C5 268A7702 802 MOV DH,ES:[BX][2] ; HEADS ; 0-N RANGE 03CB 8A167500 804 MOV DL,HF_NUM ; DRIVE COUNT 03CF 2BC0 AX,AX 03D1 806 03D1 5B 807 POP : PESTODE DEGISTEDS RY 0302 07 808 POP ES 03D3 1F 809 POP 03D4 CA0200 810 RET 03D7 811 64: 03D7 C606740007 HOV DISK_STATUS, INIT_FAIL ; OPERATION FAILED 812 03DC B407 813 MOV AH, INIT_FAIL O3DE 2ACO SUB 814 03E0 2BD2 815 SUB DX,DX 03E2 2BC9 SUB CX,CX 816 03F4 F9 ; SET ERROR FLAG 817 STC 03E5 EBEA 818 JMP G5 819 GET_PARM 820 821 822 ; INITIALIZE DRIVE CHARACTERISTICS 823 ; FIXED DISK PARAMETER TABLE 825 826 ; - THE TABLE IS COMPOSED OF A BLOCK DEFINED AS: 827 828 (1 WORD) - MAXIMUM NUMBER OF CYLINDERS 829 (1 BYTE) - MAXIMUM NUMBER OF HEADS (1 MORD) - STARTING REDUCED WRITE CURRENT CYL : 830 831 (1 WORD) - STARTING WRITE PRECOMPENSATION CYL 832 (1 BYTE) - MAXIMUM ECC DATA BURST LENGTH 833 (1 BYTE) - CONTROL BYTE (DRIVE STEP OPTION) 834 3 BIT 7 DISABLE DISK-ACCESS RETRIES : BIT 6 DISABLE ECC RETRIES 835 ``` ``` SOURCE LINE LOC OBJ BITS 5-3 ZERO 836 BITS 2-0 DRIVE OPTION 837 (1 BYTE) - STANDARD TIME OUT VALUE (SEE BELOW) 838 (1 BYTE) - TIME OUT VALUE FOR FORMAT DRIVE 839 (1 BYTE) - TIME OUT VALUE FOR CHECK DRIVE 840 841 842 - RESERVED FOR FUTURE USE 843 - TO DYNAMICALLY DEFINE A SET OF PARAMETERS 844 BUILD A TABLE OF VALUES AND PLACE THE 845 CORRESPONDING VECTOR INTO INTERRUPT 41. 846 847 848 NOTE: 849 THE DEFAULT TABLE IS VECTORED IN FOR 850 AN INTERRUPT 19H (BOOTSTRAP) AE1 852 ; ON THE CARD SWITCH SETTINGS 854 DRIVE 0 DRIVE 1 855 856 857 858 859 860 861 862 863 TRANSLATION TABLE 864 1/3 : 2/4 : TABLE ENTRY 865 866 867 ON : ON : ON : OFF : 869 OFF : ON : OFF : OFF : 870 871 872 03E7 874 FD_TBL: 875 876 :---- DRIVE TYPE 00 877 03E7 3201 878 879 ĎB 020 03EA 3201 880 DW 0306D 03FC 0000 881 DW 00000 03EE OB 882 DB 03EF 00 883 DB 0.011 03F0 0C 884 DB OCH ; STANDARD 03F1 B4 885 DB 0B4H ; FORMAT DRIVE 03F2 28 ; CHECK DRIVE 03F3 00000000 887 DB 0,0,0,0 888 889 :---- DRIVE TYPE 01 890 03F7 7701 03F9 08 892 Вα 080 03FA 7701 893 DW 03750 03FC 0000 894 DM 0000D 03FE OB 895 DB овн 03FF 05 DB 0400 OC 897 DB OCH ; STANDARD 0401 B4 898 DB 0B4H ; FORMAT DRIVE 0402 28 899 DB 028H ; CHECK DRIVE 0403 00000000 0,0,0,0 901 902 ;---- DRIVE TYPE 02 903 0407 3201 904 DW 0409 06 905 DB 06D 040A 8000 906 DΜ 01280 040C 0001 907 DМ 0256D 040F 0B 908 DB 0BH 040F 05 DB 0410 OC 910 DB OCH. ; STANDARD 0411 B4 911 DB 0B4H ; FORMAT DRIVE ``` ``` LOC OBJ LINE SOURCE 0412 28 912 028H ; CHECK DRIVE 0413 00000000 913 DB 0.0.0.0 914 915 ;---- DRIVE TYPE 03 916 0417 3201 917 DW 0419 04 91A DB 04D 041A 3201 919 DM 03060 041C 0000 920 DW 00000 041E 0B 921 DB овн 041F 05 922 05H DB 0620 00 023 DB. OCH 5 STANDARD 0421 B4 924 DB 0B4H ; FORMAT DRIVE 0422 28 925 028H ; CHECK DRIVE 0423 00000000 926 DB 0,0,0,0 927 0427 928 INIT_DRV PROC NEAR 929 930 ;---- DO DRIVE ZERO 931 0427 [60642000] 932 HOV CMD_BLOCK+0,INIT_DRV_CMD 042C C606430000 933 MOV CMD_BLOCK+1,0 0431 E81000 934 CALL INIT_DRV_R 0434 720D 935 JC INIT_DRV_OUT 936 :---- DO DRIVE ONE 937 938 0436 C60642000C 939 MOV CMD BLOCK+0.INIT DRV CMD 043B C606430020 940 HOV CMD_BLOCK+1,00100000B 0440 E80100 941 CALL INIT_DRV_R 0443 942 INIT_DRV_OUT: 0443 C3 943 RET 944 INIT DRV ENDP 945 0444 946 INIT_DRV_R PROC NEAR 947 ASSUME ES:CODE 0444 2AC0 948 SUB AL,AL 0446 E81901 949 CALL COMMAND I ISSUE THE COMMAND 0449 7301 950 JNC Bl 044B C3 RET 044C 952 044C 1E PUSH 953 DS : SAVE SEGMENT ASSUME DS:DUMMY 954 044D 28C0 955 SUB AX,AX 044F 8ED8 956 MOV DS,AX ; ESTABLISH SEGMENT 0451 C41E0401 957 LES BX,HF_TBL_VEC 0455 1F OSA RESTORE SEGMENT POP ns 959 ASSUME DS:DATA 0456 E83403 960 CALL SW2_OFFS 0459 7257 961 JC 045B 03D8 962 ADD BX.AX 963 964 ;---- SEND DRIVE PARAMETERS MOST SIGNIFICANT BYTE FIRST 965 045D BF0100 966 MOV 0460 E85F00 967 CALL INIT_DRV_S 0463 724D 968 JC B3 969 0465 BF0000 970 MOV 0468 E85700 971 CALL INIT_DRV_S 046B 7245 972 JC В3 973 046D BF0200 974 MOV DI,2 0470 E84F00 975 INIT_DRV_S CALL 0473 723D 976 JC B3 977 0475 RE0400 978 MOV DI.4 0478 E84700 979 CALL INIT_DRV_S 047B 7235 980 JC 981 047D BF0300 982 MOV DI.3 0480 F83F00 983 CALL INIT_DRV_S 0483 7220 JĊ 985 0485 BF0600 MOV 986 DI .6 0488 F83700 987 CALL INIT_DRV_S 048B 7225 988 JC В3 ``` ``` LOC OBJ LINE SOURCE 989 048D BF0500 MOV DI,5 0490 E82F00 991 CALL INIT_DRV_S 0493 721D 992 JC R3 993 0495 BF0700 994 0498 E82700 995 CALL INIT_DRV_S 049B 7215 996 JC: R3 997 049D BE0800 998 MOV ; DRIVE STEP OPTION 04A0 268A01 999 MOV AL,ES:[BX + DI] 04A3 A27600 1000 CONTROL_BYTE,AL MOV 1001 0444 2800 1002 SUB cx,cx 0448 1003 04A8 E8D302 1004 CALL PORT 1 04AB EC 1005 TN AL, DX 04AC 4802 1006 TEST AL,R1_IOMODE STATUS INPUT MODE 04AE 7509 1007 JNZ 04B0 E2F6 LOOP 04B2 1009 B3: 04B2 C606740007 1010 MOV DISK_STATUS, INIT_FAIL ; OPERATION FAILED 04B7 F9 1011 STC 04B8 C3 1012 1013 04B9 1014 B6 * 04B9 F8B502 1015 CALL PORT 0 04BC EC AL,DX 1017 AND AL.2 : MASK ERROR BIT 04BF 75F1 1018 IN7 R3 04C1 C3 1019 RET 1020 ASSUME ES: NOTHING 1021 INIT_DRV_R ENDP 1022 1023 ;---- SEND THE BYTE OUT TO THE CONTROLLER 04C2 1025 INIT_DRV_S PROC NEAR 04C2 E8C501 1026 HD_WAIT_REQ CALL 04C5 7207 1027 JC 01 04C7 E8A702 1028 CALL PORT 0 04CA 268A01 AL,ES:[BX + DI] MOV 04CD EE 1030 OUT DX.AL 04CE nı: 1031 04CE C3 1032 RET 1033 INIT_DRV_S EHDP 1034 1035 1036 READ LONG (AH = OAH) 1037 1039 RD_LONG PROC NEAR 04CF E81900 1040 CALL CHK_LONG 04D2 726B 1041 JC G8 04D4 C6064200E5 1042 MOV CMD_BLOCK+0,RD_LONG_CMD 04D9 B047 1043 MOV AL, DMA READ 04DB EB68 SHORT DMA_OPN 1044 JMP 1045 RD_LONG ENDP 1046 1047 1048 WRITE LONG (AH = 0BH) 1049 1----- 1050 0400 1051 PROC 04DD E80B00 CHK_LONG 04E0 725D 1053 JC 68 04E2 C6064200E6 1054 MOV CMD_BLOCK+0, WR_LONG_CMD 04E7 B04B 1055 MOV AL, DMA_WRITE 04E9 EB5A 1056 SHORT DMA_OPN 1057 WR_LONG ENDP 1058 04FR CHK_LONG 1059 PROC NEAR 04EB A04600 1060 MOV AL,CMD_BLOCK+4 04EE 3C80 CMP AL,080H 1061 04F0 F5 1062 CMC 04F1 C3 1063 RET 1064 CHK_LONG FNDD ``` ``` LOC OBJ LINE SOURCE 1066 ..... SEEK (AH = OCH) 1067 1068 J------ 1069 04F2 1070 DISK SEEK PROC NEAR HOV CHO_BLOCK,SEEK_CHD JMP SHORT NOMA_OPN DISK_SEEK ENDP 04F2 C60642000B 1071 04F7 EB3D 1072 1073 DISK_SEEK 1074 1075 READ SECTOR BUFFER (AH = 0EH) 1076 1077 1078 naro 1079 RD_BUFF PROC NEAR MOV MOV CMD_BLOCK+0,RD_BUFF_CMD MOV CMD_BLOCK+4,1 04F9 C60642000F 1080 04FE C606460001 1081 ; ONLY ONE BLOCK MOV AL,DMA_READ JMP SHORT DMA_OPN 0503 B047 1082 0505 FR3F 1083 1084 RD_BUFF ENDP 1085 1086 ; WRITE SECTOR BUFFER (AH = OFH) : 1087 1088 1----- 1090 HR_BUFF PROC NEAR MOV CMD_BLOCK+0, HR_BUFF_CMD 0507 C60642000F 1091 MOV CHD_BLOCK+4,1 ; ONLY ONE BLOCK MOV AL,DMA_WRITE 050C C606460001 1092 0511 B04B 1093 MOV AL,DMA_WRITE JMP SHORT DMA_OPN 0513 EB30 1095 WR_BUFF ENDP 1096 1097 TEST DISK READY (AH = 010H) 1098 1099 1100 TST_RDY PROC NEAR 1101 MOV CMD_BLOCK+0,TST_RDY_CMD JMP SHORT NDMA_OPN 0515 C606420000 1102 051A EB1A TST RDY ENDP 1104 1105 1106 1107 RECALIBRATE (AH = 011H) 1108 1109 0510 HDISK RECAL 1110 PROC NEAR CMD_BLOCK;RECAL_CMD 051C C606420001 MOV CMD_BLOCK,RECAL_0 JMP SHORT NDMA_OPN 1111 0521 EB13 1113 HDISK RECAL ENDP 1114 1115 1------ 1116 CONTROLLER RAM DIAGNOSTICS (AH = 012H) 1117 1118 0523 1119 RAM_DIAG PROC NEAR MOV CMD_BLOCK+0,RAM_DIAG_CMD JMP SHORT NDMA_OPN M_DIAG ENDP 0523 C6064200E0 1120 0528 EB0C 1121 RAM_DIAG 1122 1123 ; ----- 1124 DRIVE DIAGNOSTICS (AH = 013H) 1125 ..... 1126 1127 052A 1128 CHK_DRV PROC NEAR 052A C6064200E3 MOV CMD_BLOCK+0,CHK_DRV_CMD JMP SHORT NDMA_OPN 1129 052F EB05 1130 CHK_DRY ENDP 1131 1132 1133 1134 ; CONTROLLER INTERNAL DIAGNOSTICS (AH = 014H) 1135 ļ------ 1136 PROC NEAR 0531 1137 CNTLR_DIAG MOV CMD_BLOCK+0,CNTLR_DIAG_CMD CNTLR DIAG ENDP 0531 C6064200E4 1139 1140 ``` ``` LOC OBJ LINE SOURCE 1141 1142 SUPPORT ROUTINES 1144 NDMA_OPN: 0536 1145 0536 B002 1146 MOV AL.02H 0538 E82700 1147 CALL COMMAND ; ISSUE THE COMMAND 053B 7221 1148 JC 611 JMP 053D FB16 SHORT 63 1149 G8: OFTE 1150 053F C606740009 1151 MOV DISK_STATUS, DMA BOUNDARY 0544 C3 1152 0545 1153 DMA_OPN: ; SET UP FOR DMA OPERATION 0545 F85701 1154 1155 CALL DMA_SETUP 0548 72F5 JC G8 054A B003 1156 MOV AL,03H 054C E81300 1157 CALL COMMAND ; ISSUE THE COMMAND 054F 720D 1158 JC. GII 0551 B003 1159 MOV AL.O3H 0553 E60A 1160 OUT DMA+10,AL ; INITIALIZE THE DISK CHANNEL 1161 0555 E421 1162 IN A1 -021H 1163 0557 24DF AL ODEH AND 0559 F621 1164 OUT 021H.AL 055B E8AA01 1165 CALL WAIT_INT 1166 055E E83B00 1167 CALL ERROR CHK 0561 C3 1168 PFT 1169 1170 ; COMMAND 1171 THIS ROUTINE OUTPUTS THE COMMAND BLOCK 1172 1173 ; AL = CONTROLLER DMA/INTERRUPT REGISTER MASK 1174 1175 1176 |----- 1177 0562 1178 COMMAND PROC HEAR 0562 BE4200 SI, OFFSET CMD_BLOCK 1179 0565 E81B02 1180 CALL PORT_2 ; CONTROLLER SELECT PULSE 0568 FF 1181 OUT DX.AL 1182 0569 E81C02 CALL PORT 3 056C EE 1183 OUT DX,AL 056D 2BC9 1184 SUB ; MAIT COUNT 056F E80C02 1185 CALL PORT_1 1186 WAIT_BUSY: 0572 IN 1187 0572 EC AL .DX : GET STATUS 1188 AND AL, OFH AL,R1_BUSY OR R1_BUS OR R1_REQ 0575 3C0D 1189 0577 7409 1190 JE C1 0579 F2F7 1191 LOOP WAIT BUSY 057B C606740080 1192 MOV DISK_STATUS, TIME_OUT 0580 F9 1193 STC 1194 ; ERROR RETURN 0581 C3 RET C1: 1195 0582 0582 FC 1196 CLD 0583 B90600 1197 MOV CX,6 BYTE COUNT 1198 CALL PORT 0 0586 E8E801 1199 ; GET THE NEXT COMMAND BYTE 0589 AC 1200 LODSB 058A EE 1201 OUT DX.AL ; OUT IT GOES 058B E2F9 1202 LOOP ; DO MORE 1203 PORT_1 ; STATUS 058D FAFFOI 1204 CALL 0590 EC 1205 TN AL,DX 0591 A801 1206 TEST AL,R1_REQ CM7 0593 7406 1207 DISK_STATUS,BAD_CHTLR 0595 C606740020 1208 MOV 059A F9 STC 1209 059B 1210 CM7: 059B C3 1211 1212 COMMAND ENDP 1213 1214 1215 ; SENSE STATUS BYTES 1216 1217 ; BYTE 0 ``` ``` LOC OBJ LINE SOURCE 1218 BIT 7 ADDRESS VALID, WHEN BIT 6 SPARE, SET TO ZERO ADDRESS VALID, WHEN SET 1219 1220 BITS 5-4 ERROR TYPE 1221 BITS 3-0 ERROR CODE 1223 ; BYTE 1 BITS 7-6 ZERO 1224 1225 BIT 5 DRIVE (0-1) 1226 BITS 4-0 HEAD NUMBER 1227 122A BYTE 2 BITS 7-5 CYLINDER HIGH 1229 1230 BITS 4-0 SECTOR NUMBER 1231 1232 BYTE 3 1233 BITS 7-0. CYLINDER LOW 1234 1235 1236 0590 1237 ERROR_CHK PROC NEAR 1238 ASSUME ES:DATA 059C A07400 1239 MOV AL,DISK_STATUS ; CHECK IF THERE WAS AN ERROR 059F 0AC0 OR 1240 AL,AL 0541 7501 1241 INZ G21 05A3 C3 1242 RET 1244 ;---- PERFORM SENSE STATUS 1245 0544 1246 G21: 05A4 B84000 1247 VOM 05A7 8EC0 1248 HOV ; ESTABLISH SEGMENT ES,AX 05A9 2BC0 1249 SUB AX.AX 05AB ABEA 1250 MOV DI.AX 05AD C606420003 1251 HOV CMD_BLOCK+0,SENSE_CMD 05B2 2AC0 1252 AL,AL 05B4 E8ABFF COMMAND 1253 CALL : ISSUE SENSE STATUS COMMAND SENSE_ABORT 05B7 7223 1254 IC. ; CANNOT RECOVER 0589 B90400 1255 MOV CX,4 05BC 1256 05BC E8CB00 1257 CALL HD_WAIT_REQ 05BF 7220 1258 JC G24 05C1 E8AD01 CALL PORT 0 1259 05C4 EC 1260 IN AL,DX 05C5 26884542 ES:HD_ERROR[DI],AL ; STORE AWAY SENSE BYTES 05C9 47 1262 INC DI 05CA E8B101 1263 CALL PORT_1 05CD E2ED 1264 LOOP 622 05CF E8B800 1265 CALL HD_WAIT_REQ 05D2 720D 1266 JC G24 0504 E89A01 1267 CALL PORT 0 05D7 EC 1268 IN AL.DX 05D8 A802 1269 TEST AL,2 05DA 740F 1270 STAT_ERR 1271 SENSE ABORT: 05DC C6067400FF 1272 DISK STATUS, SENSE FAIL VOM 05F1 1273 624: 05E1 F9 1274 STC 05E2 C3 1275 1276 ERROR_CHK ENDP 1277 05E3 1A06 1278 T_0 DМ TYPE_0 05E5 2706 1279 DW TYPE_1 T_1 05E7 6A06 1280 T_2 DW TYPE_2 05E9 7706 1281 T_3 DW TYPE 3 1282 05EB 1283 STAT_ERR: 05EB 268A1E4200 BL,ES:HD_ERROR ; GET ERROR BYTE 05F0 8AC3 1285 MOV AL,BL 05F2 240F 1286 CMA AL. OFR 05F4 80E330 1287 AND BL,00110000B ; ISOLATE TYPE 05F7 2AFF 1288 SUB вн,вн 05F9 B103 1289 CL,3 SHR OSER DIER 1290 BX.CI : ADJUST WORD PTR CS:[BX + OFFSET T_0] 05FD 2EFFA7E305 1291 JMP 1292 ASSUME ES:NOTHING 1293 0602 1294 TYPEO_TABLE LABEL BYTE ``` ``` LOC OBJ LINE SOURCE 0602 00204020800020 1295 ПR 0,BAD_CNTLR,BAD_SEEK,BAD_CNTLR,TIME_OUT,0,BAD_CNTLR 0609 0060 1296 DB 0,BAD_SEEK 0009 1297 TYPEO LEN EQU $-TYPEO_TABLE LABEL BYTE 060B 1298 TYPE1 TABLE 060B 1010020004 1299 BAD_ECC,BAD_ECC,BAD_ADDR_MARK,0,RECORD_NOT_FND DB 0610 400000110B 1300 na BAD_SEEK,0,0,DATA CORRECTED,BAD TRACK 0004 1301 TYPE1_LEN $-TYPE1_TABLE 0615 1302 TYPE2_TABLE LABEL BYTE 0615 0102 1303 BAD_CMD,BAD_ADDR_MARK DB 0002 1304 TYPE2_LEN FOLI $-TYPE2_TABLE 0617 1305 TYPE3_TABLE LABEL BYTE 0617 202010 1306 BAD_CNTLR,BAD_CNTLR,BAD_ECC 0003 1307 TYPE3_LEN $-TYPE3_TABLE EQU 1308 1300 ;---- TYPE O ERROR 1310 061A 1311 TYPE_0: 061A BB0206 BX,OFFSET TYPEO_TABLE 1312 MOV 061D 3C09 1313 СМР AL, TYPEO_LEN ; CHECK IF ERROR IS DEFINED 061F 7363 1314 JAE UNDEF_ERR_L 0621 2FD7 1315 XLAT CS:TYPEO TABLE ; TABLE LOOKUP 0623 A27400 1316 MOV DISK_STATUS,AL ; SET ERROR CODE 0626 C3 1317 RFT 1318 1319 ;---- TYPE 1 ERROR 1320 0627 1321 TYPE 1: 0627 BB0B06 1322 MOV BX,OFFSET TYPE1_TABLE 062A 8BC8 1323 MOV 062C 3C0A 1324 CHP AL, TYPE1_LEN ; CHECK IF ERROR IS DEFINED 062E 7354 1325 UNDEF ERR L JAE 0630 2ED7 1326 XIAT CS:TYPE1_TABLE : TABLE LOOKUP 0632 A27400 1327 MOV DISK_STATUS,AL SET ERROR CODE 0635 ADE108 1328 CHA CL,08H ; CORRECTED ECC 0638 80F908 1329 CMP CL,08H 063B 752A 1330 JNZ 630 1331 1332 ;---- OBTAIN ECC ERROR BURST LENGTH 1333 063D C60642000D 1334 MOV CMD BLOCK+0.RD ECC CMD 0642 2AC0 1335 SUB AL.AL 0644 E81BFF 1336 CALL COMMAND 0647 721F 1337 JC 630 0649 E83E00 1338 CALL HD_WAIT_REQ 064C 7219 1339 JC 630 064E E82001 1340 CALL PORT 0 0651 EC 1341 IN AL .DX 0652 BACB 1342 MOV CL,AL 0654 E83300 1343 CALL HD_WAIT_REQ 0657 720E 1344 G30 0659 E81501 1345 CALL PORT 0 065C EC 1346 TM AL.DX 065D A801 1347 TEST AL, OIH 065F 7406 1348 JΖ 0661 C606740020 DISK_STATUS,BAD_CNTLR 1349 MOV 0666 F9 1350 STC 0667 1351 G30: 0667 8AC1 1352 HOV AL,CL 0669 C3 1353 RET 1354 1355 :---- TYPE 2 EPROP 1356 TYPE_2: 0664 1357 066A BB1506 1358 MOV BX,OFFSET TYPE2_TABLE 066D 3C02 1359 CMP AL, TYPE2 LEN ; CHECK IF ERROR IS DEFINED 066F 7313 1360 JAF UNDEF_ERR_L 0671 2FD7 1361 XLAT CS:TYPE1_TABLE ; TABLE LOOKUP 0673 A27400 1362 MOV DISK_STATUS,AL ; SET ERROR CODE 0676 C3 1363 RET 1364 1365 ;---- TYPE 3 ERROR 1366 0677 1367 0677 BB1706 1368 MOV BX,OFFSET TYPE3_TABLE 067A 3C03 1369 CMP AL, TYPE3_LEN 067C 7306 1370 JAE UNDEF_ERR_L 067E 2ED7 1371 XLAT CS:TYPE3_TABLE ``` ``` LOC OBJ LINE SOURCE 0680 427400 1372 MOV DISK_STATUS, AL 1373 RET 1374 0684 1375 UNDEF_ERR_L: 0684 C6067400BB 1376 MOV DISK_STATUS,UNDEF_ERR 0689 C3 1377 RET 1378 PROC NEAR 068A 1379 HD WAIT REG 0684 51 1380 PHEH 068B 2BC9 1381 SUB cx,cx 068D E8EE00 1382 CALL PORT 1 0690 1383 L1: 0690 FC 1384 TN AL.DY 0691 A801 1385 TEST AL,R1_REQ 0693 7508 1386 JNZ LZ 0695 E2F9 1387 LOOP LI 0697 C606740080 1388 MOV DISK_STATUS, TIME_OUT 069C E9 1389 STC 0690 1390 0690 59 1391 POP 069E C3 1392 RET 1393 HD_WAIT_REQ FNDD 1394 1395 |----- ; DMA_SETUP 1396 1397 THIS POUTINE SETS UP FOR DMA OPERATIONS. 1398 1399 (AL) = MODE BYTE FOR THE DMA 1400 (ES:BX) = ADDRESS TO READ/WRITE THE DATA OUTPUT 1401 1402 (AX) DESTROYED 1403 PROC NEAR 1404 DMA SETUP 069F 50 1405 PUSH AX 0640 404600 1406 MOV AL,CMD_BLOCK+4 06A3 3C81 1407 СИБ ; BLOCK COUNT OUT OF RANGE AL,81H 06A5 58 1408 POP ΔX 06A6 7202 1409 JB JI 0648 F9 1410 STC 0649 C3 1411 RET 06AA 1412 06AA 51 1413 PUSH ; SAVE THE REGISTER 06AB FA 1414 CLI ; NO MORE INTERRUPTS 06AC E60C 1415 OUT DMA+12.AL ; SET THE FIRST/LAST F/F 06AE 50 1416 PUSH AX 06AF 58 1417 POP 06B0 E60B 1418 OUT DMA+11,AL ; OUTPUT THE MODE BYTE 06B2 8CC0 1419 MOV AX.FS A GET THE ES VALUE 0684 B104 1420 MOV CL,4 ; SHIFT COUNT 0686 D3C0 1421 ROL AX,CL ; ROTATE LEFT 06B8 8AE8 1422 MOV CH,AL ; GET HIGHEST NYBBLE OF ES TO CH 06BA 24F0 1423 AND AL, OF OH : ZERO THE LOW NYBBLE FROM SEGMENT 06BC 03C3 1424 ADD AY.RY ; TEST FOR CARRY FROM ADDITION 06BF 7302 1425 JNC 133 06C0 FEC5 1426 INC ; CARRY MEANS HIGH 4 BITS MUST BE INC 1427 06C2 50 1428 PUSH : SAVE START ADDRESS AX 06C3 E606 1429 OUT DMA+6,AL : OUTPUT LOW ADDRESS 0605 8404 1430 MOV AL, AH 06C7 E606 1431 OUT ; OUTPUT HIGH ADDRESS DMA+6,AL 06C9 8AC5 1432 MOV AL,CH ; GET HIGH 4 BITS 06CB 240F 1433 ΔND AL.OFH 06CD F682 1434 OUT DMA_HIGH,AL I OUTPUT THE HIGH 4 BITS TO PAGE REG 1435 1436 ;---- DETERMINE COUNT 1437 06CF A04600 1438 MOV AL,CMD BLOCK+4 RECOVER BLOCK COUNT 06D2 D0E0 1439 SHL AL,1 ; MULTIPLY BY 512 BYTES PER SECTOR 06D4 FEC8 1440 DEC AL AND DECREMENT VALUE BY ONE 06D6 8AE0 1441 AH,AL MOV 06D8 BOFF 1442 MOV AL, OFFH 1443 1444 ;---- HANDLE READ AND WRITE LONG (516D BYTE BLOCKS) 1445 06DA 50 1446 PUSH : SAVE REGISTER 06DB A04200 AL,CMD BLOCK+0 1447 MOV GET COMMAND 06DE 3CE5 1448 CMP AL,RD_LONG_CMD ``` ``` SOURCE LOCOBL 1 INF 06F0 7407 1449 IF Anna 06E2 3CE6 1450 CMP AL, WR_LONG_CMD 06E4 7403 1451 JE ADD4 06E6 58 1452 POP ΔX & RESTORE REGISTER SHORT J20 06E7 EB11 1453 IMP 06E9 1454 ADD4: 06E9 58 1455 POP ; RESTORE REGISTER 06EA B80402 1456 MOV AX,516D ; ONE BLOCK (512) PLUS 4 BYTES ECC PHŚH 06ED 53 1457 RY DAFF PAFF 1458 SUB RH.RH 06F0 8A1E4600 1459 MOV BL,CHD BLOCK+4 06F4 52 1460 PUSH 06F5 F7E3 : BLOCK COUNT TIMES 516 1461 HUL вх POP 06F7 5A 1462 nx 06F8 5B 1463 POP вх 06F9 48 1464 ĐEC ; ADJUST 06FA 1465 J20: 1466 06FA 50 1467 PUSH ΔX ; SAVE COUNT VALUE 06FB E607 1468 OUT DMA+7,AL ; LOW BYTE OF COUNT 06FD 8AC4 1469 MOV AL,AH 06FF E607 OUT DMA+7.AL ; HIGH BYTE OF COUNT 1470 0701 FR 1471 STT : INTERPLIPTS BACK ON 0702 59 1472 POP cx ; RÉCOVER COUNT VALUE 0703 58 1473 POP AX ; RECOVER ADDRESS VALUE 0704 03C1 1474 ADD AX,CX ; ADD, TEST FOR 64K OVERFLOW 0706 59 POP 1475 CX : RECOVER REGISTER 0707 C3 1476 RET ; RETURN TO CALLER, CFL SET BY ABOVE IF ERROR 1477 DMA_SETUP ENDP 1478 1479 1480 ; WAIT_INT 1481 THIS ROUTINE WAITS FOR THE FIXED DISK CONTROLLER TO SIGNAL THAT AN INTERRUPT HAS OCCURRED. 1483 1484 ...... 0708 1485 HAIT_INT PROC NEAR 0708 FB ; TURN ON INTERRUPTS 1486 0709 53 1487 PUSH ; PRESERVE REGISTERS 070A 51 1488 PUSH CX 070B 06 1489 PHSH ES 070C 56 1490 PUSH SI 070D 1E 1491 PUSH DS 1492 ASSUME DS: DUMMY 070E 2BC0 SUB 1493 AX.AX 0710 SEDS 1494 MÒV DS, AX ; ESTABLISH SEGMENT 0712 C4360401 1495 LES SI,HF_TBL_VEC ASSUME DS:DATA 1496 0716 1F 1497 POP 1498 1499 ---- SET TIMEOUT VALUES 1500 0717 2AFF SUB 1501 вн.вн BL,BYTE PTR ES:[SI][9] ; STANDARD TIME OUT 0719 26845009 HOV 1502 071D 8A264200 1503 MOV 0721 80FC04 1504 CMP AH, FMTDRY CMD JNZ 0724 7506 1505 ; FORMAT DRIVE MOV BL,BYTE PTR ES:[SI][OAH] 0726 268A5COA 1506 1507 JMP SHORT W4 072A FB09 1508 072C 80FCE3 MS: CMP AH, CHK_DRV_CHD 072F 7504 1509 JNZ 0731 268A5C0B 1510 MOV BL, BYTE PTR ES: [SI][OBH] ; CHECK DRIVE W4: 0735 1511 0735 2BC9 1512 SUB CX*CX 1513 ---- WAIT FOR INTERRUPT 1514 1515 0737 1516 W1: PORT_1 0737 E84400 1517 CALL IN AL.DX 073A EC 1518 073B 2420 1519 CIMA AL,020H ; DID INTERRUPT OCCUR 073D 3C20 1520 CMP AL,020H 073F 740A 1521 .17 W2 0741 E2F4 1522 LOOP WI : THNER LOOP 0743 4B 1523 DEC вх 1524 JNZ HI ; OUTER LOOP 0744 75F1 HOV DISK_STATUS,TIME_OUT 1525 0746 C606740080 074B 1526 W2: ``` ``` LOC OBJ LINE SOURCE 074B E82300 1527 CALL PORT_0 074E EC IN 1528 AL .DX 074F 2402 1529 AL,2 ; ERROR BIT 0751 08067600 1530 OR DISK_STATUS,AL $ SAVE PORT_3 0755 E83000 CALL 1531 ; INTERRUPT MASK REGISTER 0758 32C0 1532 XOR AL, AL : ZERO 075A EE 1533 OUT DX,AL : RESET MASK 075B 5F 1534 POP SI ; RESTORE REGISTERS 075C 07 1535 POP 075D 59 1536 POP cx 075E 5B 1537 POP BX 075F C3 1538 RET 1539 WAIT_INT ENDP 1540 1541 HD_INT PROC NEAR 0760 50 1542 DUSH AV 0761 B020 1543 MOV AL, EOI ; END OF INTERRUPT 0763 E620 1544 OUT INT_CTL_PORT,AL 0765 B007 1545 MOV AL,07H ; SET DMA MODE TO DISABLE 0767 E60A 1546 OUT DMA+10.AL 1547 0769 E421 IN AL.021H 0768 0020 1548 ΩR AL,020H 076D E621 1549 OUT 021H,AL 076F 58 1550 POP AX 0770 CF 1551 TRFT HD_INT ENDP 1552 1553 1554 1555 PORTS GENERATE PROPER PORT VALUE : 1556 BASED ON THE PORT OFFSET 1557 1558 1560 PORT 0 PROC NEAR ; BASE VALUE 0771 BA2003 MOV DX,HF_PORT 1561 AX 0774 50 1562 PUSH 0775 2AE4 1563 SUB AH,AH 0777 407700 1564 MOV AL, PORT_OFF ; ADD IN THE OFFSET 077A 03D0 1565 ADD DX.AX 077C 58 1566 POP AX 077D C3 1567 RET 1568 PORT_0 ENDP 1569 077E 1570 PORT 1 PROC NEAR 077E E8F0FF 1571 CALL PORT_0 0781 42 1572 INC DX ; INCREMENT TO PORT ONE 1573 RET PORT_1 ENDP 1574 1575 0783 1576 PORT_2 PROC NEAR PORT_1 0783 E8F8FF 1577 CALL 0786 42 1578 INC DX ; INCREMENT TO PORT TWO 0787 C3 1579 DET 1580 PORT_2 ENDP 1581 PORT_3 PROC 1582 NEAR 0788 E8F8FF PORT_2 1583 CALL 078B 42 1584 INC DX ; INCREMENT TO PORT THREE 078C C3 1585 RET 1586 PORT_3 ENDP 1587 1588 ............ 1589 DETERMINE PARAMETER TABLE OFFSET 1590 USING CONTROLLER PORT TWO AND 1591 1592 DRIVE NUMBER SPECIFIER (0-1) 1593 1594 PROC NEAR 1595 0780 E8F3FF 1596 CALL PORT_2 READ PORT 2 0790 EC 1597 IN AL.DX 0791 50 1598 1599 PUSH AY CALL 0792 E8E9FF PORT_1 1600 AL,DX 0796 2402 1601 AND AL.2 ; CHECK FOR ERROR 1602 0798 58 POP AX 1603 JNZ SW2_OFFS_ERR 0799 7516 079B 8A264300 1604 MOV AH,CMD_BLOCK+1 ``` | LOC OBJ | LINE | SOURCE | | | |---------------------|------|---------------|--------------|------------------| | 079F 80E420 | 1605 | ОИА | AH,00100000B | ; DRIVE O OR 1 | | 07A2 7504 | 1606 | JNZ | SW2_AND | | | 07A4 D0E8 | 1607 | SHR | AL,1 | ; ADJUST | | 07A6 DOES | 1608 | SHR | AL,1 | | | 07A8 | 1609 | SW2_AND: | | | | 07A8 2403 | 1610 | AND | AL,011B | ; ISOLATE | | 07AA B104 | 1611 | MOV | CL,4 | | | 07AC D2E0 | 1612 | SHL | AL,CL | ; ADJUST | | OTAE 2AE4 | 1613 | SUB | AH, AH | | | 07B0 C3 | 1614 | RET | | | | 07B1 | 1615 | SW2_OFFS_ERR: | | | | 07B1 F9 | 1616 | STC | | | | 07B2 C3 | 1617 | RET | | | | | 1618 | SW2_OFFS | ENDP | | | | 1619 | | | | | 07B3 30382F31362F38 | 1620 | DB | '08/16/82' | ; RELEASE MARKER | | 32 | | | | | | | 1621 | | | | | 07BB | 1622 | END_ADDRESS | LABEL BYTE | | | | 1623 | CODE ENDS | | | | | 1624 | END | | | | | | | | | # **APPENDIX B: 8088 ASSEMBLY INSTRUCTION SET REFERENCE** 8088 Register Model Instructions which reference the flag register file as a 16-bit object use the symbol FLAGS to represent the file: x = Don't Care ### **B-2** 8088 Instruction Reference # **Operand Summary** "reg field Bit Assignments: | 16-Bit (w=1) | 8-Bit (w=0) | Segment | |--------------|-------------|---------| | 000 AX | 000 AL | 00 ES | | 001 CX | 001 CL | 01 CS | | 010 DX | 010 DL | 10 SS | | 011 BX | 011 BL | 11 DS | | 100 SP | 100 AH | | | 101 BP | 101 CH | | | 110 SI | 110 DH | | | 111 DI | 111 BH | | # **Second Instruction Byte Summary** | mod | XXX | r/m | |-----|-----|-----| |-----|-----|-----| | mod | Displacement | |-----|-------------------------------------------------------------| | 00 | DISP=0*, disp-low and disp-high are absent | | 01 | DISP=disp-low sign-extended to 16-bits, disp-high is absent | | 10 | DISP=disp-high: disp-low | | 11 | r/m is treated as a "reg" field | | r/m | Operand Address | |-----|--------------------| | 000 | (BX) + (SI) + DISP | | 001 | (BX) + (DI) + DISP | | 010 | (BP) + (SI) + DISP | | 011 | (BP) + (DI) + DISP | | 100 | (SI) + DISP | | 101 | (DI) + DISP | | 110 | (BP) + DISP* | | 111 | (BX) + DISP | DISP follows 2nd byte of instruction (before data if required). \*except if mod = 00 and r/m = 110 then EA = disp-high: disp-low. # **Memory Segmentation Model** # **Segment Override Prefix** # **Use of Segment Override** | Operand Register | Default | With Override Prefix | |-----------------------------------------------|---------|----------------------| | IP (Code Address) | CS | Never | | SP (Stack Address) | SS | Never | | BP (Stack Address or Stack Marker) | SS | BP + DS or ES, or CS | | SI or DI (not including strings) | DS | ES, SS, or CS | | SI (Implicit Source Address for Strings) | DS | ES, SS, or CS | | DI (Implicit Destination Address for Strings) | ES | Never | # **B-4** 8088 Instruction Reference ### Data Transfer #### MOV = Move Register/memory to/from register 0 0 0 1 0 d w r/m mod reg Immediate to register/memory 0 0 0 1 1 w data data if w=1 1 1 mod 0 0 0 r/m Immediate to register 1 1 data data if w=1 W reg Memory to accumulator 1 0 1 0 0 0 0 w addr-low addr-high Accumulator to memory addr-high 1 0 1 0 0 0 1 addr-low Register/memory to segment register 1 0 0 0 1 1 1 0 mod 0 r/m req Segment register to register/memory 0 0 0 1 1 0 0 mod 0 reg r/m PUSH = Push Register/memory 1 1 1 1 1 1 1 1 mod 1.0 r/m Register 0 1 0 1 0 reg Segment register 0 0 0 reg 1 1 0 POP = Pop Register/memory 0 0 0 1 1 1 1 mod 0 0 0 r/m Register 0 1 0 1 1 reg Segment register 0 0 0 reg 1 1 | | | | | | ınge | | | | | | | |----------|----------|----------|------------|----------|----------|---------|--------|----------|------|-----|-----| | _ | Reg | ist | er/ | mer | nor | y w | ith i | regist | er | | | | L | | 0_ | 0 | 0 | 0 | 1 | 1 | w | mod | reg | r/m | | F | Reg | ist | er v | vith | aco | cum | ıula | tor | | | | | [ | 1 ( | 0 | 0 | 1 | 0 | reg | ٦ | | | | | | ۲. | | | 1 | | A 1 / | ۸.۷ | | | | | | | | | | put<br>por | | AL/ | ΑX | Tror | n | | | | | Г | | 1 | 1 | 0 | 0 | 1 | 0 | w | port | | | | _ | | | | | /D\ | ^ | | | | | | | | | | | | (D) | | _ | | | | | | L | | 1 | 1 | 0 | 1_ | 1 | 0 | W | | | | | ( | UT | -= | 0ut | put | fro | m A | L/A | XX to | | | | | _ F | | | por | | | | | | | | | | L | <u> </u> | 1_ | 1 | 0 | 0 | 1 | 1 | w | port | | | | ١ | /ar | iab | le p | ort | (D) | () | | | | | | | Г | 1 | 1 | 1 | 0 | 1 | 1 | 0 | w | | | | | _ | /1 A | T . | т. | | lata | h., | | | | | | | _ | | | | | | | | AL . | | | | | L | | 1 | 0 | 1 | 0 | 1 | 1 | 1 | | | | | į | .EA | = [ | _oa | d E | A to | reç | giste | er | | | | | | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | mod | reg | r/m | | | ns | = 1 | ้ | d n | oint | er t | n D: | S | | | | | <u> </u> | | 1 | 0 | 0 | 0 | 1 | 0 | 11 | mod | reg | r/m | | _ | - | | _ | _ | | | | | | | | | _ | | | | | oint | | | | | | | | L | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | mod | reg | r/m | | L | .AH | F = | Lo | ad . | AH | with | n fla | ıgs | | | | | [ | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | | | | | ۰, | ` A !! | ır | | | A 1.1 | | - II - | | | | | | _ | | _ | | | AH | | | <u> </u> | | | | | 1 - | ı | 0 | 0 | 1 | 1 | 1 | 1 | 0 | | | | | L | | _ | | | | | | | | | | | _ | | HF | = F | ust | ı fla | gs | | | | | | | _ | PUS | SHF<br>0 | = F | ush<br>1 | fla<br>1 | gs<br>1 | 0 | 0 | | | | | | PUS | 0 | 0 | 1 | | 1 | 0 | 0 | | | | # B-6 8088 Instruction Reference #### **Arithmetic** | SBB = Subtract with borrow | | |---------------------------------------------------------------------|----------------| | Register/memory and register to either 0 0 0 1 1 0 d w mod reg r/m | | | | | | Immediate from register/memory | | | 1 0 0 0 0 0 s w mod 0 1 1 r/m data | data if s:w=01 | | Immediate from accumulator | | | 0 0 0 1 1 1 0 w data data if w=1 | | | DEC = Decrement | | | Register/memory | | | 1 1 1 1 1 1 w mod 0 0 1 r/m | | | Register | | | 0 1 0 0 1 reg | | | NEG = Change sign | | | 1 1 1 1 0 1 1 w mod 0 1 1 r/m | | | CMP = Compare | | | Register/memory and register | | | 0 0 1 1 1 0 d w mod reg r/m | | | Immediate with register/memory | | | 1 0 0 0 0 0 s w mod 1 1 1 r/m data | data if s:w=01 | | Immediate with accumulator | | | 0 0 1 1 1 0 w data data if w=1 | | | AAS = ASCII adjust for subtract | | | 0 0 1 1 1 1 1 1 | | | DAS = Decimal adjust for subtract | | | 0 0 1 0 1 1 1 1 | | | | | | MUL = Multiply (unsigned) 1 1 1 1 0 1 1 w mod 1 0 0 r/m | | | | | | IMUL = Integer multiply (signed) | | | 1 1 1 1 0 1 1 w mod 1 0 1 r/m | | | AAM = ASCII adjust for multiply | | | 1 1 0 1 0 1 0 0 0 0 0 1 0 1 0 | | | DIV = Divide (unsigned) | | | | | | 1 1 1 1 0 1 1 w mod 1 1 0 r/m | | # B-8 8088 Instruction Reference | IDIV = Integer divide (signed) | |--------------------------------------------------| | 1 1 1 1 0 1 1 w mod 1 1 1 r/m | | AAD = ASCII adjust for divide | | 1 1 0 1 0 1 0 1 0 0 0 0 1 0 1 0 | | CBW = Convert byte to word | | 1 0 0 1 1 0 0 0 | | CWD = Convert word to double word | | 1 0 0 1 1 0 0 1 | | | | Logic | | NOT = Invert | | 1 1 1 1 0 1 1 w mod 0 1 0 r/m | | SHL/SAL = Shift logical/arithmetic left | | 1 1 0 1 0 0 v w mod 1 0 0 r/m | | SHR = Shift logical right | | 1 1 0 1 0 0 v w mod 1 0 1 r/m | | SAR = Shift arithmetic right | | 1 1 0 1 0 0 v w mod 1 1 1 r/m | | ROL = Rotate left | | 1 1 0 1 0 0 v w mod 0 0 0 r/m | | ROR = Rotate right | | 1 1 0 1 0 0 v w mod 0 0 1 r/m | | RCL = Rotate through carry left | | 1 1 0 1 0 0 v w mod 0 1 0 r/m | | RCR = Rotate through carry right | | 1 1 0 1 0 0 v w mod 0 1 1 r/m | | AND = And Register/memory and register to either | | 0 0 1 0 0 0 d w mod reg r/m | | Immediate to register/memory | | 1 0 0 0 0 0 w mod 1 0 0 r/m data data if w=1 | | Immediate to accumulator | | | #### **B-10** Instruction Reference | 1 | 0 | 1 | 0 | 1 | 1 | 0 | w | | | |-----|--------------|------|------------|----------|----------|----------|-----------------------------------------|-------------|---------------------------------------------------| | | | | | | | | | • | | | | 08 : | | | | | | | ı | | | 1 | 0 | 1 | 0 | 1 | 0 | 1 | W | | | | | | | | | | | | | | | | | | | | | | | Control Tra | ansfer | | | | | | | | | | | | | | LL =<br>rect | | | Sen | me | nt | | | | | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | disp-low | disp-high | | _ | | | | | | | *************************************** | | | | | dire | | | _ | | _ | | | | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | mod 0 1 0 | r/m | | Di | rect | inte | erse | gm | ent | | | | | | 1 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | offset-low | offset-high | | | | | | | | | | seg-low | seg-high | | | | | | | | | | | L, | | | dire | | | | | | | | <del>- , </del> | | 1 | _1_ | 1 | 1 | 1 | 1 | 1 | 1 | mod 0 1 | 1 r/m | | | 1P = | | | | | | mp | | | | | rect | | | | | _ | | | | | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 1 | disp-low | disp-high | | Dii | rect | wit | hin | seg | me | nt-s | hort | | | | 1 | 1 | 1 | 0 | 1 | 0 | 1 | 1 | disp | | | ln: | 4: νς | | ا ما 4 ن | | | - n- | | | | | 1nc | direc<br>1 | 21 W | /ithi<br>1 | n se | egm<br>1 | ent<br>1 | 1 | mod 1 0 0 | r/m | | | | | - | <u>'</u> | ı | | 1 | iliou i v v | 17111 | | Dii | rect | inte | erse | gm | ent | | | | | | 1 | 1 | 1 | 0 | 1 | 0 | 1 | 0 | offset-low | offset-high | | | | | | | | | | seg-low | seg-high | | | | | | | | | | | | | | direc | | | | | | | <del></del> | | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | mod 1 0 1 | r/m | | 1 1 | 1 | 1 | 1 | 1 | 1 | 1 | mod | 1 | 0 | 1 | r/m | |-----|---|---|---|---|---|---|-----|---|---|---|-----| | | | | | | | | | | | | | | | T =<br>ithir | | | | n C | ALL | | | | |----------|--------------|-------|------|-------|------|-------|------|--------------------|-----------| | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | | | | w | ithir | ı se | gme | ent a | add | ing | imm | ediate to SP | | | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | data-low | data-high | | ln: | ters | egm | ent | | | | | | | | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | | | | ln: | ters | egm | ent | , ad | din | g im | ıme | diate to SP | | | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | data-low | data-high | | JE | /JZ | = Jլ | ımp | on | equ | ıal/ | zero | ) | | | 0 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | disp | | | JL | /JN | GE = | - Ju | mp | on | less | /no | t greater or equal | | | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | disp | | | JL | E/JI | NG = | : Ju | mp | on | less | ore | equal/not greater | | | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | disp | | | JB | /JN | AE = | = Ju | mp | on | belo | ı/wc | not above or equal | | | 0 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | disp | | | .IB | F/J | NA : | lu | mn | ٥n | helc | )W 0 | r equal/not above | | | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | disp | | | <u> </u> | | | | | | | | 2.00 | | | JP | | E = . | Jum | ро | n p | arity | y/pa | arity even | | | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | disp | | | JO | ) = J | umı | o on | 00 | erfl | ow | | | | | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | disp | | | .1.9 | ; = J | umi | n nn | sin | ın | | | | | | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | disp | | | | | | | | | | | | | | | | | = Ju | mp | on | | equ | al/not zero | | | 0 | 1 | 1 | 1 | 0 | 1 | 0 | 1 | disp | | | JN | | | = Ju | | on | not | less | /greater or equal | | | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | disp | | | | | | | | | | | | | # B-12 8088 Instruction Reference | | JN | LE/ | JG | = Ju | mp | on | not | less | or equal/greater | | | |---|----------------------------------------------|------------|------|------|------|------|------|--------|------------------|--|--| | ſ | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | disp | | | | _ | JN | B/J | ΑE | = Ju | mp | on | not | belo | w/above or equal | | | | | 0 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | disp | | | | | JN | BE/ | JA | = Ju | mp | on | not | belo | w or equal/above | | | | | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | disp | | | | _ | JNP/JPO = Jump on not parity/parity odd | | | | | | | | | | | | L | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | disp | | | | _ | JNO = Jump on not overflow | | | | | | | | | | | | L | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | disp | | | | _ | JN | <b>S</b> = | Jur | np o | n n | ot s | sign | | | | | | L | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | disp | | | | _ | LO | 0P = | - Lo | ор ( | CX · | tim | es | | | | | | | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | disp | | | | _ | LO | 0PZ | /L0 | OPE | = L | .00 | o wł | nile z | zero/equal | | | | | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 1_ | disp | | | | _ | LOOPNZ/LOOPNE = Loop while not zero/not equa | | | | | | | | | | | | L | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | disp | | | | | JCXZ = Jump on CX zero | | | | | | | | | | | | | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | disp | | | # 8088 Conditional Transfer Operations | Instruction | Condition | Interpretation | |-------------------|----------------------------|----------------------------------| | JE or JZ | ZF = 1 | "equal" or "zero" | | JL or JNGE | (SF xor 0F) = 1 | "less" or "not greater or equal" | | JLE or JNG | ((SF xor 0F) or<br>ZF) = 1 | "less or equal" or "not greater" | | JB or JNAE or JC | CF = 1 | "below" or "not above or equal" | | JBE or JNA | (CF or ZF) = 1 | "below or equal" or "not above" | | JP or JPE | PF = 1 | "parity" or "parity even" | | J0 | 0F = 1 | "overflow" | | JS | SF = 1 | "sign" | | JNE or JNZ | ZF = 0 | "not equal" or "not zero" | | JNL or JGE | (SF xor OF) = 0 | "not less" or "greater or equal" | | JNLE or JG | ((SF xor OF) or<br>ZF) = 0 | "not less or equal" or "greater" | | JNB or JAE or JNC | CF = 0 | "not below" or "above or equal" | | JNBE or JA | (CF or ZF) = 0 | "not below or equal" or "above" | | JNP or JP0 | PF = 0 | "not parity" or "parity odd" | | JNO | 0F = 0 | "not overflow" | | JNS | SF = 0 | "not sign" | <sup>\*&</sup>quot;Above" and "below" refer to the relation between two unsigned values, while "greater" and "less" refer to the relation between two signed values. INT = Interrupt Type specified | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 1 | type | |---|---|---|---|---|---|---|---|------| Type 3 | | • | | | | | | | |---|---|---|---|---|---|---|---| | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | IRET = Interrupt return 1 1 0 0 1 1 1 1 #### **Processor Control** | CLC = Clear carry | STC = Set carry | | | | | | | | | |-------------------------------------------------------|--------------------------------------------|--|--|--|--|--|--|--|--| | 1 1 1 1 1 0 0 0 | 1 1 1 1 0 0 1 | | | | | | | | | | <b>CMC</b> = Complement carry 1 1 1 1 0 1 0 1 | <b>NOP</b> = No operation 1 0 0 1 0 0 0 0 | | | | | | | | | | <b>CLD</b> = Clear direction | STD = Set direction | | | | | | | | | | 1 1 1 1 1 0 0 | 1 1 1 1 1 0 1 | | | | | | | | | | CLI = Clear interrupt | STI = Set interrupt | | | | | | | | | | 1 1 1 1 1 0 1 0 | 1 1 1 1 0 1 1 | | | | | | | | | | HLT = Halt | WAIT = Wait | | | | | | | | | | 1 1 1 1 0 1 0 0 | 1 0 0 1 1 0 1 1 | | | | | | | | | | LOCK = Bus lock prefix | | | | | | | | | | | 1 1 1 1 0 0 0 0 | 1 1 0 1 1 x x x mod x x x r/m | | | | | | | | | #### Footnotes: if d = 1 then "to"; if d = 0 then "from" if w = 1 then word instruction; if w = 0 then byte instruction if s.w = 01 then 16 bits of immediate data from the operand if s:w = 11 then an immediate data byte is sign extended to form the 16-bit operand if v = 0 then "count" = 1; if v = 1 then "count" in (CL) x = don't care z is used for some string primitives to compare with ZF FLAG AL = 8-bit accumulator AX = 16-bit accumulator CX = Count register DS = Data segment DX = Variable port register ES = Extra segment Above/below refers to unsigned value Greater = more positive; Less = less positive (more negative) signed values #### 8088 Instruction Set Matrix | \ LC | ì | | | | | | | | |------|-------------------|-----------------|----------------|-----------------|---------------|---------------|----------------------|----------------| | HI Z | 0 | , <b>1</b> | 2 | 3 | 4 | 5 | 6 | 7 | | 0 | ADD<br>b,f,r/m | ADD<br>w,f,r/m | ADD<br>b,t,r/m | ADD<br>w,t,r/m | ADD<br>b,ia | ADD<br>w,ia | PUSH<br>ES | POP<br>ES | | 1 | ADC<br>b,f,r/m | ADC<br>w,f,r/m | ADC<br>b,t,r/m | ADC<br>w,t,r/m | ADC<br>b,i | ADC<br>w,i | PUSH<br>SS | POP<br>SS | | 2 | AND<br>b,f,r/m | AND<br>w,f,r/m | AND<br>b,t,r/m | AND<br>w,t,r/m | AND<br>b,i | AND<br>w,i | SEG<br>=ES | DAA | | 3 | XOR<br>b,f,r/m | XOR<br>w,f,r/m | XOR<br>b,t,r/m | XOR<br>w,t,r/m | XOR<br>b,i | XOR<br>w,i | SEG<br>=SS | AAA | | 4 | INC<br>AX | INC<br>CX | INC<br>DX | INC<br>BX | INC<br>SP | INC<br>BP | INC<br>SI | INC<br>DI | | 5 | PUSH<br>AX | PUSH<br>CX | PUSH<br>DX | PUSH<br>BX | PUSH<br>SP | PUSH<br>BP | PUSH<br>SI | PUSH<br>DI | | 6 | | | | | | | | | | 7 | 10 | JNO | JB/<br>JNAE | JNB/<br>JAE | JE/<br>JZ | JNE/<br>JNZ | JBE/<br>J <b>N</b> A | JNBE/<br>JA | | 8 | Immed<br>b,r/m | Immed<br>w,r/m | Immed<br>b,r/m | Immed<br>is,r/m | TEST<br>b,r/m | TEST<br>w,r/m | XCHG<br>b,r/m | XCHG<br>w,r/m | | 9 | NOP | XCHG<br>CX | XCHG<br>DX | XCHG<br>BX | XCHG<br>SP | XCHG<br>BP | XCHG<br>SI | XCHG<br>DI | | Α | MOV<br>m AL | MOV<br>m AL | MOV<br>AL m | MOV<br>AL m | MOVS<br>b | MOVS<br>w | CMPS<br>b | CMPS<br>w | | В | MOV<br>i AL | MOV<br>i CL | MOV<br>i DL | MOV<br>i BL | MOV<br>i AH | MOV<br>i CH | MOV<br>i DH | MOV<br>i BH | | С | | | RET<br>(i+SP) | RET | LES | LDS | MOV<br>b,i,r/m | MOV<br>w,i,r/m | | D | Shift<br>b | Shift<br>w | Shift<br>b,v | Shift<br>w,v | AAM | AAD | | XLAT | | Е | LOOPNZ/<br>LOOPNE | LOOPZ/<br>LOOPE | LOOP | JCXZ | IN<br>b | IN<br>w | OUT<br>b | OUT<br>w | | F | LOCK | | REP | REP<br>z | HLT | СМС | Grp 1<br>b,r/m | Grp 1<br>w,r/m | b = byte operation d = direct f = from CPU reg i = immediate ia = immed. to accum. id = indirect is = immed. byte, sign ext. I = long ie. intersegment m = memory r/m = EA is second byte si = short intrasegment sr = segment register t = to CPU req v = variable w = word operation z = zero # 8088 Instruction Set Matrix | HI L | 0 8 | 9 | А | В | С | D | E | F | |------|----------------|----------------|-----------------|----------------|-----------------|--------------|-----------------|----------------| | 0 | OR<br>b,f,r/m | w,f,r/m | OR<br>b,t,r/m | OR<br>w,t,r/m | OR<br>b,i | OR<br>w,i | PUSH<br>CS | | | 1 | SBB<br>b,f,r/m | SBB<br>w,f,r/m | SBB<br>b,t,r/m | SBB<br>w,t,r/m | SBB<br>b,i | SBB<br>w,i | PUSH<br>DS | POP<br>DS | | 2 | SUB<br>b,f,r/m | SUB<br>w,f,r/m | SUB<br>b,t,r/m | SUB<br>w,t,r/m | SUB<br>b,i | SUB<br>w,i | SEG=<br>CS | DAS | | 3 | CMP<br>b,f,r/m | CMP<br>w,f,r/m | CMP<br>b,t,r/m | CMP<br>w,t,r/m | CMP<br>b,i | CMP<br>w,i | SEG=<br>CS | AAS | | 4 | DEC<br>AX | DEC<br>CX | DEC<br>DX | DEC<br>BX | DEC<br>SP | DEC<br>BP | DEC<br>SI | DEC<br>DI | | 5 | POP<br>AX | POP<br>CX | POP<br>DX | POP<br>BX | POP<br>SP | POP<br>BP | POP<br>SI | POP<br>DI | | 6 | | | | | | | | | | 7 | JS | JNS | JP/<br>JPE | JNP/<br>JP0 | JL/<br>JNGE | JNL/<br>JGE | JLE/<br>JNG | JNLE/<br>JG | | 8 | MOV<br>b,f,r/m | MOV<br>w,f,r/m | MOV<br>b,t,r/m | MOV<br>w,t,r/m | MOV<br>sr,t,r/m | LEA | MOV<br>sr,f,r/m | POP<br>r/m | | 9 | CBW | CWD | CALL<br>I,d | WAIT | PUSHF | P0PF | SAHF | LAHF | | Α | TEST<br>b,i | TEST<br>w,i | STOS<br>b | STOS<br>w | LODS<br>b | LODS<br>w | SCAS<br>b | SCAS<br>w | | В | MOV<br>i AX | MOV<br>i CX | MOV<br>i DX | MOV<br>i BX | MOV<br>i SP | MOV<br>i BP | MOV<br>i SI | MOV<br>i DI | | С | | | RET<br>I,(i+SP) | RET<br>I | INT<br>Type 3 | INT<br>(Any) | INTO | IRET | | D | ESC<br>0 | ESC<br>1 | ESC<br>2 | ESC<br>3 | ESC<br>4 | ESC<br>5 | ESC<br>6 | ESC<br>7 | | Ε | CALL<br>d | JMP<br>d | JMP<br>I,d | JMP<br>si,d | IN<br>v,b | IN<br>v,w | OUT<br>v,b | OUT<br>v,w | | F | CLC | STC | CLI | STI | CLD | STD | Grp 2<br>b,r/m | Grp 2<br>w,r/m | ### where: | mod□r/m | 000 | 001 | 010 | 011 | 100 | 101 | 110 | 111 | |---------|------|--------------|------------|--------------|---------|-------------|------|------| | Immed | ADD | OR | ADC | SBB | AND | SUB | XOR | CMP | | Shift | ROL | ROR | RCL | RCR | SHL/SAL | SHR | _ | SAR | | Grp 1 | TEST | <del>-</del> | NOT | NEG | MUL | IMUL | DIV | IDIV | | Grp 2 | INC | DEC | CALL<br>id | CALL<br>I,id | | JMP<br>I,id | PUSH | _ | # **Instruction Set Index** | Mnemonic | Page | Mnemonic | Page | Mnemonic | Page | |----------|------|----------|------|----------|------| | AAA | B-7 | JG | B-13 | MOV | B-5 | | AAD | B-9 | JGE | B-12 | MOVS | B-10 | | AAM | B-8 | JL | B-12 | MUL | B-8 | | AAS | B-8 | JLE | B-12 | NEG | B-8 | | ADC | B-7 | JMP | B-11 | NOP | B-15 | | ADD | B-7 | JNA | B-12 | NOT | B-9 | | AND | B-9 | JNAE | B-12 | 0R | B-10 | | CALL | B-11 | | B-13 | 0UT | | | CBW | | JNBE | B-13 | POP | B-5 | | CLC | | JNE | B-12 | P0PF | | | CLD | B-15 | | B-12 | PUSH | | | CLI | | | B-12 | PUSHF | | | CMC | | JNL | B-12 | RCL | | | CMP | | | B-13 | RCR | | | CMPS | | | B-13 | REP | | | CWD | | JNP | B-13 | RET | B-12 | | DAA | | | B-13 | R0L | | | DAS | B-8 | | B-12 | ROR | B-9 | | DEC | B-8 | | B-12 | SAHF | B-6 | | DIV | | JP | B-12 | SAL | B-9 | | ESC | B-15 | | B-12 | SAR | | | HLT | | | B-13 | SBB | B-8 | | IDIV | B-9 | | B-12 | SCAS | B-10 | | IMUL | B-8 | JZ | B-12 | SHL | B-9 | | IN | | | B-6 | SHR | | | INC | | | B-6 | STC | | | INT | | LEA | B-6 | STD | | | INTO | B-14 | | B-6 | STI | B-15 | | IRET | | L0CK | B-15 | ST0S | | | JA | B-13 | LODS | B-11 | SUB | B-7 | | JAE | B-13 | L00P | B-13 | TEST | B-10 | | JB | | LOOPE | B-13 | WAIT | | | JBE | | LOOPNE | B-13 | XCHG | B-6 | | JCXZ | | | B-13 | XLAT | | | JE | | LOOPZ | B-13 | X0R | B-10 | # APPENDIX C: OF CHARACTERS, **KEYSTROKES, AND COLOR** | | | | | | As | Text Attribu | tes | |-----|-----|-----------------|---------------------------------------------|-------|------------|---------------------|------------------------------| | Va | lue | Δ | As Characters | | | Graphics<br>Adapter | IBM<br>Monochrome<br>Display | | Hex | Dec | Symbol | Keystrokes | Modes | Background | Foreground | Adapter | | 00 | 0 | Blank<br>(Null) | Ctrl 2 | | Black | Black | Non-Display | | 01 | 1 | $\odot$ | Ctrl A | | Black | Blue | Underline | | 02 | 2 | • | Ctrl B | | Black | Green | Normal | | 03 | 3 | * | Ctrl C | | Black | Cyan | Normal | | 04 | 4 | <b>*</b> | Ctrl D | | Black | Red | Normal | | 05 | 5 | * | Ctrl E | | Black | Magenta | Normal | | 06 | 6 | • | Ctrl F | | Black | Brown | Normal | | 07 | 7 | • | Ctrl G | | Black | Light Grey | Normal | | 08 | 8 | • | Ctrl H,<br>Backspace,<br>Shift<br>Backspace | | Black | Dark Grey | Non-Display | | 09 | 9 | 0 | Ctrl I | | Black | Light Blue | High Intensity<br>Underline | | OA | 10 | 0 | Ctrl J,<br>Ctrl <b>₄</b> | | Black | Light Green | High Intensity | | ОВ | 11 | o <sup>*</sup> | Ctrl K | | Black | Light Green | High Intensity | | ос | 12 | Q | Ctrl L, | | Black | Light Red | High Intensity | | OD | 13 | <b>\</b> | Ctrl M, ,,<br>Shift | | Black | Light<br>Magenta | High Intensity | | OE | 14 | Ŋ | Ctrl N | | Black | Yellow | High Intensity | | OF | 15 | ** | Ctrl O | | Black | White | High Intensity | | 10 | 16 | <b></b> | Ctrl P | | Blue | Black | Normal | | 11 | 17 | <b>A</b> | Ctrl Q | | Blue | Blue | Underline | | 12 | 18 | 1 | Ctrl R | | Blue | Green | Normal | | 13 | 19 | !! | Ctrl S | | Blue | Cyan | Normal | | 14 | 20 | TP | Ctrl T | | Blue | Red | Normal | | 15 | 21 | 8 | Ctrl U | | | Magenta | Normal | | 16 | 22 | | Ctrl V | | Blue | Brown | Normal | | 17 | 23 | <u> </u> | Ctrl W | | Blue | Light Grey | Normal | | | | | | | As Text Attributes | | | | | |-----|-----|----------------|------------------------------------------------------------|--------|--------------------|---------------------|------------------------------|--|--| | Val | lue | А | s Characters | | ł | Graphics<br>Adapter | IBM<br>Monochrome<br>Display | | | | Hex | Dec | Symbol | Keystrokes | Modes | Background | Foreground | Adapter | | | | 18 | 24 | t | Ctrl X | | Blue | Dark Grey | High Intensity | | | | 19 | 25 | 1 | Ctrl Y | | Blue | Light Blue | High Intensity<br>Underline | | | | 1A | 26 | <b>→</b> | Ctrl Z | | Blue | Light Green | High Intensity | | | | 1B | 27 | 4 | Ctrl [,<br>Esc, Shift<br>Esc, Ctrl<br>Esc | | Blue | Light Cyan | High Intensity | | | | 1C | 28 | L | Ctrl \ | | Blue | Light Red | High Intensity | | | | 1D | 29 | ↔ | Ctrl ] | | Blue | Light<br>Magenta | High Intensity | | | | 1E | 30 | <b>A</b> | Ctrl 6 | | Blue | Yellow | High Intensity | | | | 1F | 31 | • | Ctrl — | | Blue | White | High Intensity | | | | 20 | 32 | Blank<br>Space | Space Bar,<br>Shift,<br>Space,<br>Ctrl Space,<br>Alt Space | | Green | Black | Normal | | | | 21 | 33 | ! | .1 | Shift | Green | Blue | Underline | | | | 22 | 34 | " | ,, | Shift | Green | Green | Normal | | | | 23 | 35 | # | # | Shift | Green | Cyan | Normal | | | | 24 | 36 | \$ | \$ | Shift | Green | Red | Normal | | | | 25 | 37 | % | % | Shift | Green | Magenta | Normal | | | | 26 | 38 | & | & | Shift | Green | Brown | Normal | | | | 27 | 39 | , | , | | Green | Light Grey | Normal | | | | 28 | 40 | ( | ( | Shift | Green | Dark Grey | High Intensity | | | | 29 | 41 | ) | ) | Shift | Green | Light Blue | High Intensity<br>Underline | | | | 2A | 42 | * | * | Note 1 | Green | Light Green | High Intensity | | | | 28 | 43 | + | + | Shift | Green | Light Cyan | High Intensity | | | | 2C | 44 | , | , | | Green | Light Red | High Intensity | | | | 2D | 45 | _ | _ | | Green | Light<br>Magenta | High Intensity | | | | 2E | 46 | · | | Note 2 | Green | Yellow | High Intensity | | | | | | | | | As Text Attributes | | | | | |-----|-----|--------|--------------|--------|--------------------|---------------------|------------------------------|--|--| | Val | lue | А | s Characters | | | Graphics<br>Adapter | IBM<br>Monochrome<br>Display | | | | Hex | Dec | Symbol | Keystrokes | Modes | Background | Foreground | Adapter | | | | 2F | 47 | / | / | | Green | White | High Intensity | | | | 30 | 48 | 0 | 0 | Note 3 | Cyan | Black | Normal | | | | 31 | 49 | 1 | 1 | Note 3 | Cyan | Blue | Underline | | | | 32 | 50 | 2 | 2 | Note 3 | Cyan | Green | Normal | | | | 33 | 51 | 3 | 3 | Note 3 | Cyan | Cyan | Normal | | | | 34 | 52 | 4 | 4 | Note 3 | Cyan | Red | Normal | | | | 35 | 53 | 5 | 5 | Note 3 | Cyan | Magenta | Normal | | | | 36 | 54 | 6 | 6 | Note 3 | Cyan | Brown | Normal | | | | 37 | 55 | 7 | 7 | Note 3 | Cyan | Light Grey | Normal | | | | 38 | 56 | 8 | 8 | Note 3 | Cyan | Dark Grey | High Intensity | | | | 39 | 57 | 9 | 9 | Note 3 | Cyan | Light Blue | High Intensity<br>Underline | | | | 3A | 58 | : | _: | Shift | Cyan | Light Green | High Intensity | | | | 3В | 59 | ; | , | | Cyan | Light Cyan | High Intensity | | | | 3C | 60 | < | < | Shift | Cyan | Light Red | High Intensity | | | | 3D | 61 | = | = | | Cyan | Light<br>Magenta | High Intensity | | | | 3E | 62 | > | > | Shift | Cyan | Yellow | High Intensity | | | | 3F | 63 | ? | ? | Shift | Cyan | White | High Intensity | | | | 40 | 64 | @ | @ | Shift | Red | Black | Normal | | | | 41 | 65 | Α | Α | Note 4 | Red | Blue | Underline | | | | 42 | 66 | В | В | Note 4 | Red | Green | Normal | | | | 43 | 67 | С | С | Note 4 | Red | Cyan | Normal | | | | 44 | 68 | D | D | Note 4 | Red | Red | Normal | | | | 45 | 69 | Е | E | Note 4 | Red | Magenta | Normal | | | | 46 | 70 | F | F | Note 4 | Red | Brown | Normal | | | | 47 | 71 | G | G | Note 4 | Red | Light Grey | Normal | | | | 48 | 72 | Н | Н | Note 4 | Red | Dark Grey | High Intensity | | | | 49 | 73 | _ | - | Note 4 | Red | Light Blue | High Intensity<br>Underline | | | | 4A | 74 | J | J | Note 4 | Red | Light Green | High Intensity | | | | | | | | As Text Attributes | | | | |-------|-----|---------------|------------|--------------------|-----------------------------------|------------------|------------------------------| | Value | | As Characters | | | Color/Graphics<br>Monitor Adapter | | IBM<br>Monochrome<br>Display | | Hex | Dec | Symbol | Keystrokes | Modes | Background | Foreground | Adapter | | 4B | 75 | К | K | Note 4 | Red | Light Cyan | High Intensity | | 4C | 76 | L | L | Note 4 | Red | Light Red | High Intensity | | 4D | 77 | М | М | Note 4 | Red | Light<br>Magenta | High Intensity | | 4E | 78 | N | N | Note 4 | Red | Yellow | High Intensity | | 4F | 79 | 0 | 0 | Note 4 | Red | White | High Intensity | | 50 | 80 | P . | Р | Note 4 | Magenta | Black | Normal | | 51 | 81 | a | a | Note 4 | Magenta | Blue | Underline | | 52 | 82 | R | R | Note 4 | Magenta | Green | Normal | | 53 | 83 | s | S | Note 4 | Magenta | Cyan | Normal | | 54 | 84 | Т | Т | Note 4 | Magenta | Red | Normal | | 55 | 85 | U | U. | Note 4 | Magenta | Magenta | Normal | | 56 | 86 | V | V | Note 4 | Magenta | Brown | Normal | | 57 | 87 | w | W | Note 4 | Magenta | Light Grey | Normal | | 58 | 88 | х | Х | Note 4 | Magenta | Dark Grey | High Intensity | | 59 | 89 | Υ | Y | Note 4 | Magenta | Light Blue | High Intensity<br>Underline | | 5A | 90 | Z | Z | Note 4 | Magenta | Light Green | High Intensity | | 5B | 91 | [ | [ | | Magenta | Light Cyan | High Intensity | | 5C | 92 | \ | \ | | Magenta | Light Red | High Intensity | | 5D | 93 | ] | ] | | Magenta | Light<br>Magenta | High Intensity | | 5E | 94 | ^ | ^ | Shift | Magenta | Yellow | High Intensity | | 5F | 95 | | _ | Shift | Magenta | White | High Intensity | | 60 | 96 | , | • | | Yellow | Black | Normal | | 61 | 97 | а | а | Note 5 | Yellow | Blue | Underline | | 62 | 98 | b | b | Note 5 | Yellow | Green | Normal | | 63 | 99 | С | С | Note 5 | Yellow | Cyan | Normal | | 64 | 100 | d | d | Note 5 | Yellow | Red | Normal | | 65 | 101 | е | е | Note 5 | Yellow | Magenta | Normal | | 66 | 102 | f | f | Note 5 | Yellow | Brown | Normal | | | | | | As Text Attributes | | | | |-------|-----|---------------|------------|--------------------|-----------------------------------|------------------|------------------------------| | Value | | As Characters | | | Color/Graphics<br>Monitor Adapter | | IBM<br>Monochrome<br>Display | | Hex | Dec | Symbol | Keystrokes | Modes | Background | Foreground | Adapter | | 67 | 103 | g | g | Note 5 | Yellow | Light Grey | Normal | | 68 | 104 | h | h | Note 5 | Yellow | Dark Grey | High Intensity | | 69 | 105 | i | i | Note 5 | Yellow | Light Blue | High Intensity<br>Underline | | 6A | 106 | j | j | Note 5 | Yellow | Light Green | High Intensity | | 6В | 107 | k | k | Note 5 | Yellow | Light Cyan | High Intensity | | 6C | 108 | 1 | 1 | Note 5 | Yellow | Light Red | High Intensity | | 6D | 109 | m | m | Note 5 | Yellow | Light<br>Magenta | High Intensity | | 6E | 110 | n | n | Note 5 | Yellow | Yellow | High Intensity | | 6F | 111 | О | 0 | Note 5 | Yellow | White | High Intensity | | 70 | 112 | р | р | Note 5 | White | Black | Reverse Video | | 71 | 113 | q | q | Note 5 | White | Blue | Underline | | 72 | 114 | r | r | Note 5 | White | Green | Normal | | 73 | 115 | s | s | Note 5 | White | Cyan | Normal | | 74 | 116 | f | f | Note 5 | White | Red | Normal | | 75 | 117 | u | u | Note 5 | White | Magenta | Normal | | 76 | 118 | v | V | Note 5 | White | Brown | Normal | | 77 | 119 | w | w | Note 5 | White | Light Grey | Normal | | 78 | 120 | x | × | Note 5 | White | Dark Grey | Reverse Video | | 79 | 121 | у | У | Note 5 | White | Light Blue | High Intensity<br>Underline | | 7A | 122 | z | z | Note 5 | White | Light Green | High Intensity | | 7B | 123 | { | { | Shift | White | Light Cyan | High Intensity | | 7C | 124 | | - | Shift | White | Light Red | High Intensity | | 7D | 125 | } | } | Shift | White | Light<br>Magenta | High Intensity | | 7E | 126 | ~ | ~ | Shift | White | Yellow | High Intensity | | 7F | 127 | Δ | Ctrl ← | | White | White | High Intensity | | | | | | | As Text Attributes | | | | | |-------|--------------------------------------------------------------------------|---------------|------------|--------|-----------------------------------|------------------|------------------------------|--|--| | Value | | As Characters | | | Color/Graphics<br>Monitor Adapter | | IBM<br>Monochrome<br>Display | | | | | Dec | Symbol | Keystrokes | Modes | Background | Foreground | Adapter | | | | * * | * * * * 80 to FF Hex are Flashing in both Color & IBM Monochrome * * * * | | | | | | | | | | 80 | 128 | Ç | Alt 128 | Note 6 | Black | Black | Non-Display | | | | 81 | 129 | ü | Alt 129 | Note 6 | Black | Blue | Underline | | | | 82 | 130 | é | Alt 130 | Note 6 | Black | Green | Normal | | | | 83 | 131 | â | Alt 131 | Note 6 | Black | Cyan | Normal | | | | 84 | 132 | ä | Alt 132 | Note 6 | Black | Red | Normal | | | | 85 | 133 | à | Alt 133 | Note 6 | Black | Magenta | Normal | | | | 86 | 134 | å | Alt 134 | Note 6 | Black | Brown | Normal | | | | 87 | 135 | ç | Alt 135 | Note 6 | Black | Light Grey | Normal | | | | 88 | 136 | ê | Alt 136 | Note 6 | Black | Dark Grey | Non-Display | | | | 89 | 137 | ë | Alt 137 | Note 6 | Black | Light Blue | High Intensity<br>Underline | | | | 8A | 138 | è | Alt 138 | Note 6 | Black | Light Green | High Intensity | | | | 8B | 139 | ï | Alt 139 | Note 6 | Black | Light Cyan | High Intensity | | | | 8C | 140 | î | Alt 140 | Note 6 | Black | Light Red | High Intensity | | | | 8D | 141 | Ì | Alt 141 | Note 6 | Black | Light<br>Magenta | High Intensity | | | | 8E | 142 | Ä | Alt 142 | Note 6 | Black | Yellow | High Intensity | | | | 8F | 143 | Å | Alt 143 | Note 6 | Black | White | High Intensity | | | | 90 | 144 | É | Alt 144 | Note 6 | Blue | Black | Normal | | | | 91 | 145 | æ | Alt 145 | Note 6 | Blue | Blue | Underline | | | | 92 | 146 | AE | Alt 146 | Note 6 | Blue | Green | Normal | | | | 93 | 147 | ô | Alt 147 | Note 6 | Blue | Cyan | Normal | | | | 94 | 148 | ö | Alt 148 | Note 6 | Blue | Red | Normal | | | | 95 | 149 | ò | Alt 149 | Note 6 | Blue | Magenta | Normal | | | | 96 | 150 | û | Alt 150 | Note 6 | Blue | Brown | Normal | | | | 97 | 151 | ù | Alt 151 | Note 6 | Blue | Light Grey | Normal | | | | 98 | 152 | ÿ | Alt 152 | Note 6 | Blue | Dark Grey | High Intensity | | | | 99 | 153 | Ö | Alt 153 | Note 6 | Blue | Light Blue | High Intensity<br>Underline | | | | 9A | 154 | ü | Alt 154 | Note 6 | Blue | Light Green | High Intensity | | | | | | | | | А | ites | | |-------|-----|---------------|------------|--------|--------------------|------------------------------|-----------------------------| | Value | | As Characters | | | Color/0<br>Monitor | IBM<br>Monochrome<br>Display | | | Hex | Dec | Symbol | Keystrokes | Modes | Background | Adapter | | | 9В | 155 | ¢ | Alt 155 | Note 6 | Blue | Light Cyan | High Intensity | | 9C | 156 | £ | Alt 156 | Note 6 | Blue | Light Red | High Intensity | | 9D | 157 | ¥ | Alt 157 | Note 6 | Blue | Light<br>Magenta | High Intensity | | 9E | 158 | Pt | Alt 158 | Note 6 | Blue | Yellow | High Intensity | | 9F | 159 | ſ | Alt 159 | Note 6 | Blue | White | High Intensity | | A0 | 160 | á | Alt 160 | Note 6 | Green | Black | Normal | | Α1 | 161 | í | Alt 161 | Note 6 | Green | Blue | Underline | | A2 | 162 | ó | Alt 162 | Note 6 | Green | Green | Normal | | А3 | 163 | ú | Alt 163 | Note 6 | Green | Cyan | Normal | | Α4 | 164 | ñ | Alt 164 | Note 6 | Green | Red | Normal | | A5 | 165 | Ñ | Alt 165 | Note 6 | Green | Magenta | Normal | | А6 | 166 | <u>a</u> | Alt 166 | Note 6 | Green | Brown | Normal | | Α7 | 167 | <u>o</u> | Alt 167 | Note 6 | Green | Light Grey | Normal | | А8 | 168 | į | Alt 168 | Note 6 | Green | Dark Grey | High Intensity | | A9 | 169 | _ | Alt 169 | Note 6 | Green | Light Blue | High Intensity<br>Underline | | АА | 170 | | Alt 170 | Note 6 | Green | Light Green | High Intensity | | АВ | 171 | 1/2 | Alt 171 | Note 6 | Green | Light Cyan | High Intensity | | AC | 172 | 1/4 | Alt 172 | Note 6 | Green | Light Red | High Intensity | | AD | 173 | i | Alt 173 | Note 6 | Green | Light<br>Magenta | High Intensity | | AE | 174 | << | Alt 174 | Note 6 | Green | Yellow | High Intensity | | AF | 175 | >> | Alt 175 | Note 6 | Green | White | High Intensity | | во | 176 | | Alt 176 | Note 6 | Cyan | Black | Normal | | В1 | 177 | * | Alt 177 | Note 6 | Cyan | Blue | Underline | | В2 | 178 | 攤 | Alt 178 | Note 6 | Cyan | Green | Normal | | В3 | 179 | | Alt 179 | Note 6 | Cyan | Cyan | Normal | | В4 | 180 | | Alt 180 | Note 6 | Cyan | Red | Normal | | В5 | 181 | | Alt 181 | Note 6 | Cyan | Magenta | Normal | | В6 | 182 | | Alt 182 | Note 6 | Cyan | Brown | Normal | | | | | | | A | tes | | |-----|-----|--------|--------------|--------|---------------------------|-----------------------------------------|-----------------------------| | Va | lue | А | s Characters | | Color/G<br>Monitor | IBM<br>Monochrome<br>Display<br>Adapter | | | Hex | Dec | Symbol | Keystrokes | Modes | des Background Foreground | | | | В7 | 183 | | Alt 183 | Note 6 | Cyan | Light Grey | Normal | | В8 | 184 | | Alt 184 | Note 6 | Cyan | Dark Grey | High Intensity | | В9 | 185 | | Alt 185 | Note 6 | Cyan | Light Blue | High Intensity<br>Underline | | ВА | 186 | | Alt 186 | Note 6 | Cyan | Light Green | High Intensity | | ВВ | 187 | | Alt 187 | Note 6 | Cyan | Light Cyan | High Intensity | | вс | 188 | | Alt 188 | Note 6 | Cyan | Light Red | High Intensity | | BD | 189 | Ш | Alt 189 | Note 6 | Cyan | Light<br>Magenta | High Intensity | | BE | 190 | | Alt 190 | Note 6 | Cyan | Yellow | High Intensity | | BF | 191 | | Alt 191 | Note 6 | Cyan | White | High Intensity | | со | 192 | | Alt 192 | Note 6 | Red | Black | Normal | | C1 | 193 | | Alt 193 | Note 6 | Red | Blue | Underline | | C2 | 194 | | Alt 194 | Note 6 | Red | Green | Normal | | С3 | 195 | | Alt 195 | Note 6 | Red | Cyan | Normal | | C4 | 196 | | Alt 196 | Note 6 | Red | Red | Normal | | C5 | 197 | | Alt 197 | Note 6 | Red | Magenta | Normal | | C6 | 198 | | Alt 198 | Note 6 | Red | Brown | Normal | | C7 | 199 | | Alt 199 | Note 6 | Red | Light Grey | Normal | | C8 | 200 | | Alt 200 | Note 6 | Red | Dark Grey | High Intensity | | С9 | 201 | | Alt 201 | Note 6 | Red | Light Blue | High Intensity<br>Underline | | CA | 202 | | Alt 202 | Note 6 | Red | Light Green | High Intensity | | СВ | 203 | | Alt 203 | Note 6 | Red | Light Cyan | High Intensity | | СС | 204 | | Alt 204 | Note 6 | Red | Light Red | High Intensity | | CD | 205 | | Alt 205 | Note 6 | Red | Light<br>Magenta | High Intensity | | CE | 206 | | Alt 206 | Note 6 | Red | Yellow | High Intensity | | CF | 207 | | Alt 207 | Note 6 | Red | White | High Intensity | | D0 | 208 | | Alt 208 | Note 6 | Magenta | Black | Normal | | | | | | | А | ıtes | | |-------|-----|--------|--------------|--------|--------------------|------------------------------|-----------------------------| | Value | | А | s Characters | | Color/C<br>Monitor | IBM<br>Monochrome<br>Display | | | Hex | Dec | Symbol | Keystrokes | Modes | Background | Adapter | | | D1 | 209 | | Alt 209 | Note 6 | Magenta | Blue | Underline | | D2 | 210 | | Alt 210 | Note 6 | Magenta | Green | Normal | | D3 | 211 | Ш | Alt 211 | Note 6 | Magenta | Cyan | Normal | | D4 | 212 | | Alt 212 | Note 6 | Magenta | Red | Normal | | D5 | 213 | | Alt 213 | Note 6 | Magenta | Magenta | Normal | | D6 | 214 | | Alt 214 | Note 6 | Magenta | Brown | Normal | | D7 | 215 | - - | Alt 215 | Note 6 | Magenta | Light Grey | Normal | | D8 | 216 | | Alt 216 | Note 6 | Magenta | Dark Grey | High Intensity | | D9 | 217 | | Alt 217 | Note 6 | Magenta | Light Blue | High Intensity<br>Underline | | DA | 218 | | Alt 218 | Note 6 | Magenta | Light Green | High Intensity | | DB | 219 | | Alt 219 | Note 6 | Magenta | Light Cyan | High Intensity | | DC | 220 | | Alt 220 | Note 6 | Magenta | Light Red | High Intensity | | DD | 221 | | Alt 221 | Note 6 | Magenta | Light<br>Magenta | High Intensity | | DE | 222 | | Alt 222 | Note 6 | Magenta | Yellow | High Intensity | | DF | 223 | | Alt 223 | Note 6 | Magenta | White | High Intensity | | EO | 224 | α | Alt 224 | Note 6 | Yellow | Black | Normal | | E1 | 225 | β | Alt 225 | Note 6 | Yellow | Blue | Underline | | E2 | 226 | Г | Alt 226 | Note 6 | Yellow | Green | Normal | | E3 | 227 | π | Alt 227 | Note 6 | Yellow | Cyan | Normal | | E4 | 228 | Σ | Alt 228 | Note 6 | Yellow | Red | Normal | | E5 | 229 | σ | Alt 229 | Note 6 | Yellow | Magenta | Normal | | E6 | 230 | μ | Alt 230 | Note 6 | Yellow | Brown | Normal | | E7 | 231 | τ | Alt 231 | Note 6 | Yellow | Light Grey | Normal | | E8 | 232 | Φ | Alt 232 | Note 6 | Yellow | Dark Grey | High Intensity | | E9 | 233 | θ | Alt 233 | Note 6 | Yellow | Light Blue | High Intensity<br>Underline | | EA | 234 | Ω | Alt 234 | Note 6 | Yellow | Light Green | High Intensity | | EB | 235 | δ | Alt 235 | Note 6 | Yellow | Light Cyan | High Intensity | | | | | | | As Text Attributes | | | | | |-------|-----|------------|--------------|--------|--------------------|------------------------------|-----------------------------|--|--| | Value | | А | s Characters | | Color/0<br>Monitor | IBM<br>Monochrome<br>Display | | | | | Hex | Dec | Symbol | Keystrokes | Modes | Background | Foreground | Adapter | | | | EC | 236 | | Alt 236 | Note 6 | Yellow | Light Red | High Intensity | | | | ED | 237 | φ | Alt 237 | Note 6 | Yellow | Light<br>Magenta | High Intensity | | | | EE | 238 | $\epsilon$ | Alt 238 | Note 6 | Yellow | Yellow | High Intensity | | | | EF | 239 | $\cap$ | Alt 239 | Note 6 | Yellow | White | High Intensity | | | | FO | 240 | = | Alt 240 | Note 6 | White | Black | Reverse Video | | | | F1 | 241 | ± | Alt 241 | Note 6 | White | Blue | Underline | | | | F2 | 242 | ≥ | Alt 242 | Note 6 | White | Green | Normal | | | | F3 | 243 | ≤ | Alt 243 | Note 6 | White | Cyan | Normal | | | | F4 | 244 | ſ | Alt 244 | Note 6 | White | Red | Normal | | | | F5 | 245 | J | Alt 245 | Note 6 | White | Magenta | Normal | | | | F6 | 246 | ÷ | Alt 246 | Note 6 | White | Brown | Normal | | | | F7 | 247 | ~ | Alt 247 | Note 6 | White | Light Grey | Normal | | | | F8 | 248 | 0 | Alt 248 | Note 6 | White | Dark Grey | Reverse Video | | | | F9 | 249 | • | Alt 249 | Note 6 | White | Light Blue | High Intensity<br>Underline | | | | FA | 250 | • | Alt 250 | Note 6 | White | Light Green | High Intensity | | | | FB | 251 | $\sqrt{}$ | Alt 251 | Note 6 | White | Light Cyan | High Intensity | | | | FC | 252 | η | Alt 252 | Note 6 | White | Light Red | High Intensity | | | | FD | 253 | 2 | Alt 253 | Note 6 | White | Light<br>Magenta | High Intensity | | | | FE | 254 | | Alt 254 | Note 6 | White | Yellow | High Intensity | | | | FF | 255 | BLANK | Alt 255 | Note 6 | White White | | High Intensity | | | - NOTE 1 Asterisk (\*) can easily be keyed using two methods: 1) hit the Prt Sc key or 2) in shift mode hit the - NOTE 2 Period (.) can easily be keyed using two methods: 1) hit the key or 2) in shift or Num Lock mode hit the Del key. - NOTE 3 Numeric characters (0-9) can easily be keyed using two methods: 1) hit the numeric keys on the top row of the typewriter portion of the keyboard or 2) in shift or Num Lock mode hit the numeric keys in the 10-key pad portion of the keyboard. - NOTE 4 Upper case alphabetic characters (A—Z) can easily be keyed in two modes: 1) in shift mode the appropriate alphabetic key or 2) in Caps Lock mode hit the appropriate alphabetic key. - NOTE 5 Lower case alphabetic characters (a-z) can easily be keyed in two modes: 1) in "normal" mode hit the appropriate key or 2) in Caps Lock combined with shift mode hit the appropriate alphabetic key. - NOTE 6 The 3 digits after the Alt key must be typed from the numeric key pad (keys 71—73, 75—77, 79—82). Character codes 000 through 255 can be entered in this fashion. (With Caps Lock activated, Character codes 97 through 122 will display upper case rather than lower case alphabetic characters.) ### Character Set (00-7F) Quick Reference | DECIMAL<br>VALUE | • | 0 | 16 | 32 | 48 | 64 | 80 | 96 | 112 | |------------------|---------------------------|-------------------|-----------------------|------------------|----|-----|-----|----|--------| | - | HEXA:<br>DECIMAL<br>VALUE | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | | 0 | 0 | BLANK<br>(NULL) | | BLANK<br>(SPACE) | 0 | (a) | P | 6 | p | | 1 | 1 | | • | ! | 1 | A | Q | a | q | | 2 | 2 | | <b>1</b> | 11 | 2 | B | R | b | r | | 3 | 3 | <b>Y</b> | !! | # | 3 | C | S | c | S | | 4 | 4 | <b>♦</b> | TP | \$ | 4 | D | T | d | t | | 5 | 5 | * | 8 | % | 5 | E | U | e | u | | 6 | 6 | • | | & | 6 | F | V | f | V | | 7 | 7 | • | <u></u> | , | 7 | G | W | g | W | | 8 | 8 | • | <b>↑</b> | ( | 8 | H | X | h | X | | 9 | 9 | $\bigcirc$ | 1 | ) | 9 | I | Y | i | y | | 10 | A | 0 | $\rightarrow$ | * | • | J | Z | j | Z | | 11 | В | ď | <b>←</b> | + | • | K | . [ | k | { | | 12 | С | Q | L | , | < | L | / | 1 | l<br>I | | 13 | D | 5 | $\longleftrightarrow$ | | | M | ] | m | } | | 14 | Е | 4 | • | • | > | N | ^ | n | $\sim$ | | 15 | F | <b>\(\Delta\)</b> | • | / | ? | O | | O | Δ | ### Character Set (80-FF) Quick Reference | DECIMAL<br>VALUE | • | 128 | 144 | 160 | 176 | 192 | 208 | 224 | 240 | |------------------|--------------------------|------------------------------------------------------------------------------------|-----|-----------------------------|-----------------------------------------|-----|-----|-----------|---------------| | - | HEXA<br>DECIMAL<br>VALUE | 8 | 9 | A | В | С | D | Е | F | | 0 | 0 | Ç | É | á | • • • • • • • • • • • • • • • • • • • • | L | | $\infty$ | | | 1 | 1 | ü | æ | í | | | | $\beta$ | + | | 2 | 2 | é | Æ | ó | **** | | | Γ | 2 | | 3 | 3 | â | ô | ó<br>ú | | | Ш | $\pi$ | <u> </u> | | 4 | 4 | ä | ö | $\widetilde{\widetilde{N}}$ | | | | Σ | | | 5 | 5 | à | ò | $\widetilde{N}$ | | | | $\sigma$ | J | | 6 | 6 | å | û | <u>a</u> | | | П | y | + | | 7 | 7 | Ç | ù | Ō | | | | au | $\approx$ | | 8 | 8 | <e< td=""><td>ÿ</td><td>i</td><td></td><td></td><td></td><td>φ</td><td>0</td></e<> | ÿ | i | | | | φ | 0 | | 9 | 9 | <b>:</b> e | Ö | Г | | | | θ | • | | 10 | A | <i>'</i> e | Ü | | | | | Ω | • | | 11 | В | ï | ¢ | 1/2 | | | | δ | 7 | | 12 | С | î | £ | 1/4 | | | | $\infty$ | n | | 13 | D | ì | ¥ | i | | | | φ | 2 | | 14 | Е | Ä | Pt | <b>&lt;&lt;</b> | | | | $\bigcup$ | | | 15 | F | Å | £ | <b>&gt;&gt;</b> | | | | $\bigcap$ | BLANK<br>'FF' | ### Notes: # Appendix D ## **APPENDIX D: LOGIC DIAGRAMS** | System Board (16/64K) | . D-2 | |-------------------------------------------|-------| | System Board (64/256K) | | | Keyboard – Type 1 | D-22 | | Keyboard – Type 2 | D-24 | | Expansion Board | D-25 | | Extender Card | D-26 | | Receiver Card | D-29 | | Printer | D-32 | | Printer Adapter | D-35 | | Monochrome Display Adapter | D-36 | | Color/Graphics Monitor Adapter | D-46 | | Color Display | D-52 | | Monochrome Display | D-54 | | 5–1/4 Inch Diskette Drive Adapter | D-55 | | 5–1/4 Inch Diskette Drive – Type 1 | D-59 | | 5–1/4 Inch Diskette Drive – Type 2 | D-62 | | Fixed Disk Drive Adapter | D-64 | | Fixed Disk Drive – Type 1 | D-70 | | Fixed Disk Drive – Type 2 | D-73 | | 32K Memory Expansion Option | D-76 | | 64K Memory Expansion Option | D-79 | | 64/256K Memory Expansion Option | D-82 | | Game Control Adapter | D-86 | | Prototype Card | D-87 | | Asynchronous Communications Adapter | D-88 | | Binary Synchronous Communications Adapter | D-89 | | SDLC Communications Adapter | D-91 | D-2 Logic Diagrams endix I 16/64K System Board (Sheet 3 of 10) D-6 Logic Diagrams 16/64K System Board (Sheet 6 of 10) 16/64K System Board (Sheet 7 of 10) 16/64K System Board (Sheet 8 of 10) D-10 Logic Diagrams 16/64K System Board (Sheet 10 of 10) D-12 Logic Diagrams 64/256K System Board (Sheet 3 of 10) D-14 Logic Diagrams 64/256K System Board (Sheet 4 of 10) D-16 Logic Diagrams Logic Diagrams D-17 64/256K System Board (Sheet 7 of 10) 64/256K System Board (Sheet 8 of 10) D-20 Logic Diagrams 64/256K System Board (Sheet 10 of 10) D-22 Logic Diagrams Keyboard — Type 1 (Sheet 2 of 2) D-24 Logic Diagrams Expansion Board (Sheet 1 of 1) D-26 Logic Diagrams Logic Diagrams D-27 Extender Card (Sheet 3 of 3) Logic Diagrams D-29 Receiver Card (Sheet 2 of 3) Logic Diagrams D-31 D-32 Logic Diagrams Printer Adapter (Sheet 1 of 1) Monochrome Display Adapter (Sheet 1 of 10) D-36 Logic Diagrams Monochrome Display Adapter (Sheet 2 of 10) Monochrome Display Adapter (Sheet 3 of 10) Monochrome Display Adapter (Sheet 4 of 10) Monochrome Display Adapter (Sheet 5 of 10) Monochrome Display Adapter (Sheet 6 of 10) Monochrome Display Adapter (Sheet 7 of 10) D-42 Logic Diagrams Monochrome Display Adapter (Sheet 8 of 10) Monochrome Display Adapter (Sheet 9 of 10) D-46 Logic Diagrams Logic Diagrams D-47 D-48 Logic Diagrams Color/Graphics Monitor Adapter (Sheet 4 of 6) Logic Diagrams D-49 D-50 Logic Diagrams Color/Graphics Monitor Adapter (Sheet 6 of 6) ## **DANGER HAZARDOUS VOLTAGES UP TO 450 VOLTS EXIST** ON THE PRINTED **CIRCUIT BOARDS** #### D-52 Logic Diagrams ### **DANGER** HAZARDOUS VOLTAGES UP TO 450 VOLTS EXIST ON THE PRINTED CIRCUIT BOARDS #### NOTES: - 1. RESISTOR VALUES ARE IN OHMS K = 1000 OHMS. - 2. ALL RESISTORS ARE 1/2 WATT EXCEPT WHERE - OTHERWISE INDICATED. - 3. CAPACITOR VALUES ARE IN $\mu {\rm F}$ unless otherwise indicated P = PF. - 4. ALL CAPACITORS ARE 50 VOLTS UNLESS OTHERWISE INDICATED. Color Display (Sheet 1 of 1) ## **DANGER** HAZARDOUS VOLTAGES UP TO 450 VOLTS EXIST ON THE PRINTED CIRCUIT BOARDS .... - NUTES: 1. RESISTOR VALUES ARE IN (OHM) Ω K = 1000Ω M = 1,000,000Ω - 2. ALL RESISTOR ARE 1/4W EXCEPT WHERE OTHERWISE INDICATED. - 3. ALL CAPACITORS ARE 50V EXCEPT WHERE OTHERWISE INDICATED. 4. CAPACITORS VALUES ARE $\mu {\rm F}$ UNLESS OTHERWISE INDICATED $\mu = \mu {\rm F} = 10^{\rm st}$ . - 5. AC WIRING INFORMATION PHASE = BLACK/BROWN WIRE - NEUTRAL = WHITE/BLUE WIRE - GROUND GREEN AND YELLOW WIRE IMPORTANT: THE PHASE WIRE MUST GO TO THE FUSED SIDE OF TRANSFORMER. Monochrome Display (Sheet 1 of 1) 5-1/4 Inch Diskette Drive Adapter (Sheet 1 of 4) 5-1/4 Inch Diskette Drive Adapter (Sheet 2 of 4) 5-1/4 Inch Diskette Drive Adapter (Sheet 3 of 4) 5-1/4 Inch Diskette Drive Adapter (Sheet 4 of 4) 5-1/4 Inch Diskette Drive Type 1 (Sheet 1 of 3) HEAD 0 HEAD 1 5-1/4 Inch Diskette Drive Type 1 (Sheet 2 of 3) 5-1/4 Inch Diskette Drive Type 1 (Sheet 3 of 3) 5-1/4 Inch Diskette Drive Type 2 (Sheet 1 of 2) 5-1/4 Inch Diskette Drive Type 2 (Sheet 2 of 2) Fixed Disk Drive Adapter (Sheet 1 of 6) # D-64 Logic Diagrams Fixed Disk Drive Adapter (Sheet 2 of 6) Fixed Disk Drive Adapter (Sheet 3 of 6) Fixed Disk Drive Adapter (Sheet 4 of 6) D-68 Logic Diagrams Fixed Disk Drive Adapter (Sheet 6 of 6) D-70 Logic Diagrams Fixed Disk Drive - Type 1 (Sheet 2 of 3) Fixed Disk Drive - Type 1 (Sheet 3 of 3) Fixed Disk Drive - Type 2 (Sheet 1 of 3) D-74 Logic Diagrams 32K Memory Expansion Option (Sheet 1 of 3) 32K Memory Expansion Option (Sheet 2 of 3) 32K Memory Expansion Option (Sheet 3 of 3) 64K Memory Expansion Option (Sheet 1 of 3) Logic Diagrams 64K Memory Expansion Option (Sheet 2 of 3) 64K Memory Expansion Option (Sheet 3 of 3) 64/256K Memory Expansion Option (Sheet 1 of 4) 64/256K Memory Expansion Option (Sheet 2 of 4) D-84 Logic Diagrams 64/256K Memory Expansion Option (Sheet 4 of 4) D-86 Logic Diagrams Prototype Card (Sheet 1 of 1) Asynchronous Communications Adapter (Sheet 1 of 1) Binary Synchronous Communications Adapter (Sheet 1 of 2) D-90 Logic Diagrams SDLC Communications Adapter (Sheet 1 of 2) SDLC Communications Adapter (Sheet 1 of 2) SDLC Communications Adapter (Sheet 2 of 2) # Notes: ### APPENDIX E: SPECIFICATIONS #### **System Unit** ``` Size: Length--19.6 in (500 mm) Depth--16.1 in (410 mm) Height--5.5 in (142 mm) Weight: 20.9 lb (9.5 kg) Without a diskette drive unit 25.0 lb (11.4 kg) With one diskette drive unit Power Cable: Length--6 ft (1.83 m) Size-18 AWG Environment: Air Temperature System ON, 60^{\circ} to 90^{\circ} F (15.6° to 32.2^{\circ} C) System OFF. 50° to 110° F (10° to 43° C) Humidity System ON, 8% to 80% System OFF, 20% to 80% Heat Output: 1083 BTU/hr Noise Level: 56 dB Without printer 66 dB With printer Electrical: Nominal--120 Vac Minimum-104 Vac Maximum--127 Vac kVA--0.3175 (maximum) ``` #### Keyboard ``` Size: Length--19.6 in (500 mm) Depth--7.87 in (200 mm) Height--2.2 in (57 mm) Weight: 6.5 lb (2.9 kg) ``` ### Color Display ``` Size: Length--15.4 in (392 mm) Depth--15.6 in (407 mm) Height--11.7 in (297 mm) Weight: 26 lb (11.8 kg) Heat Output: 240 BTU/hr Power Cable: Length--6 ft (1.83 m) Size-18 AWG Signal Cable: Length--5 ft (1.5 m) Size-22 AWG Expansion Unit Size: Length--19.6 in (500 mm) Depth--16.1 in (410 mm) Height--5.5 in (142 mm) Weight: 33 lb (14.9 kg) Power Cable: Length--6 ft (1.83 m) Size-18 AWG Signal Cable: Length--3.28 ft (1 m) Size--22 AWG Environment: Air Temperature System ON, 60° to 90° F (15.6° to 32.2° C) System OFF, 50^{\circ} to 110^{\circ} F (10^{\circ} to 43^{\circ} C) Humidity System ON, 8% to 80% System OFF, 20% to 80% Heat Output: 717 BTU/hr Electrical: Nominal--120 Vac Minimum--104 Vac Maximum--127 Vac ``` #### E-2 Specifications ### Monochrome Display Size: Length--14.9 in (380 mm) Depth--13.7 in (350 mm) Height--11 in (280 mm) Weight: 17.3 lb (7.9 kg) Heat Output: 325 BTU/hr Power Cable: Length--3 ft (0.914 m) Size-18 AWG Signal Cable: Length--4 ft (1.22 m) Size--22 AWG #### **80 CPS Printers** Size: Length--15.7 in (400 mm) Depth--14.5 in (370 mm) Height--4.3 in (110 mm) Weight: 12.9 lb (5.9 kg) Power Cable: Length--6 ft (1.83 mm) Size--22 AWG Heat Output: 341 BTU/hr (maximum) Electrical: Nominal--120 Vac Minimum--104 Vac Maximum--127 Vac #### Notes: - All Card Dimensions are ± .010 (.254) Tolerance (With Exceptions Indicated on Drawing or in Notes). - 2. Max. Card Length is 13.15 (334.01) Smaller Length is Permissible. - 3. Loc. and Mounting Holes are Non-Plated Thru. (Loc. 3X, Mtg. 2X). - 4. 31 Gold Tabs Each Side, 0.100 $\pm$ .0005 (2.54 $\pm$ .0127) Center . to Center, 0.06 $\pm$ .0005 (1.524 $\pm$ .0127) Width. - Numbers in Parentheses are in Millimeters. All Others are in Inches. ## APPENDIX F: COMMUNICATIONS Information processing equipment used for communications is called data terminal equipment (DTE). Equipment used to connect the DTE to the communications line is called data communications equipment (DCE). An adapter is used to connect the data terminal equipment to the data communications line as shown in the following illustration: The EIA/CCITT adapter allows data terminal equipment to be connected to data communications equipment using EIA or CCITT standardized connections. An external modem is shown in this example; however, other types of data communications equipment can also be connected to data terminal equipment using EIA or CCITT standardized connections. EIA standards are labeled RS-x (Recommended Standards-x) and CCITT standards are labeled V.x or X.x. where x is the number of the standard The EIA RS-232 interface standard defines the connector type, pin numbers, line names, and signal levels used to connect data terminal equipment to data communications equipment for the purpose of transmitting and receiving data. Since the RS-232 standard was developed, it has been revised three times. The three revised standards are the RS-232A, the RS-232B, and the presently used RS-232C. The CCITT V.24 interface standard is equivalent to the RS-232C standard; therefore, the descriptions of the EIA standards also apply to the CCITT standards. The following is an illustration of data terminal equipment connected to an external modem using connections defined by the RS-232C interface standard: <sup>\*</sup>Not used when business machine clocking is used. #### F-2 Communications <sup>\*\*</sup>Not standardized by EIA (Electronics Industry Association). <sup>\*\*\*</sup>Not standardized by CCITT ## Establishing a Communications Link The following bar graphs represent normal timing sequences of operation during the establishment of communications for both switched (dial-up) and nonswitched (direct line) networks. The following examples show how a link is established on a nonswitched point-to-point line, a nonswitched multipoint line, and a switched point-to-point line. #### Establishing a Link on a Nonswitched Point-to-Point Line - The terminals at both locations activate the 'data terminal ready' lines 1 and 8. - 2. Normally the 'data set ready' lines 2 and 9 from the modems are active whenever the modems are powered on. - 3. Terminal A activates the 'request to send' line 3, which causes the modem at terminal A to generate a carrier signal. - 4. Modem B detects the carrier, and activates the 'received line signal detector' line (sometimes called data carrier detect) 10. Modem B also activates the 'receiver signal element timing' line (sometimes called receive clock) 11 to send receive clock signals to the terminal. Some modems activate the clock signals whenever the modem is powered on. - After a specified delay, modem A activates the 'clear to send' line , which indicates to terminal A that the modem is ready to transmit data. - Terminal A serializes the data to be transmitted (through the serdes) and transmits the data one bit at a time (synchronized by the transmit clock) onto the 'transmitted data' line 6 to the modem. - 7. The modem modulates the carrier signal with the data and transmits it to the modem B 5. - 8. Modem B demodulates the data from the carrier signal and sends it to terminal B on the 'received data' line 12. - Terminal B deserializes the data (through the serdes) using the receive clock signals (on the 'receiver signal element timing' line) from the modem. - After terminal A completes its transmission, it deactivates the 'request to send' line 3, which causes the modem to turn off the carrier and deactivate the 'clear to send' line 4. - 11. Terminal A and modem A now become receivers and wait for a response from terminal B, indicating that all data has reached terminal B. Modem A begins an echo delay (50 to 150 milliseconds) to ensure that all echoes on the line have diminished before it begins receiving. An echo is a reflection of the transmitted signal. If the transmitting modem changed to receive too soon, it could receive a reflection (echo) of the signal it just transmitted. - 12. Modem B deactivates the 'received line signal detector' line 10 and, if necessary, deactivates the receive clock signals on the 'receiver signal element timing, line 11. - 13. Terminal B now becomes the transmitter to respond to the request from terminal A. To transmit data, terminal B activates the 'request to send' line 13, which causes modem B to transmit a carrier to modem A. - 14. Modem B begins a delay that is longer than the echo delay at modem A before turning on the 'clear to send' line. The longer delay (called request-to-send to clear-to-send delay) ensures that modem A is ready to receive when terminal B begins transmitting data. After the delay, modem B activates the 'clear to send' line 14 to indicate that terminal B can begin transmitting its response. - 15. After the echo delay at modem A, modem A senses the carrier from modem B (the carrier was activated in step 13 when terminal B activated the 'request to send' line) and activates the 'received line signal detector' line 7 to terminal A. - 16. Modem A and terminal A are now ready to receive the response from terminal B. Remember, the response was not transmitted until after the request-to-send to clear-to-send delay at modem B (step 14). #### Establishing a Link on a Nonswitched Multipoint Line - The control station serializes the address for the tributary or secondary station (AA) and sends its address to the modem on the 'transmitted data' line - Since the 'request to send' line and, therefore, the modem carrier, is active continuously 1, the modem immediately modulates the carrier with the address, and, thus, the address is transmitted to all modems on the line. - All tributary modems, including the modem for station A, demodulate the address and send it to their terminals on the 'received data' line 5. - 4. Only station A responds to the address; the other stations ignore the address and continue monitoring their 'received data' line. To respond to the poll, station A activates its 'request to send' line 6, which causes the modem to begin transmitting a carrier signal. - 5. The control station's modem receives the carrier and activates the 'received line signal detector, line 3 and the 'receiver signal element timing' line 4 (to send clock signals to the control station). Some modems activate the clock signals as soon as they are powered on. - After a short delay to allow the control station modem to receive the carrier, the tributary modem activates the 'clear to send' line . - When station A detects the active 'clear to send' line, it tansmits its response. (For this example, assume that station A has no data to send; therefore, it transmits an EOT 8.) - 8. After transmitting the EOT, station A deactivates the 'request to send' line 6. This causes the modem to deactivate the carrier and the 'clear to send' line 7. - When the modem at the control station (host) detects the absence of the carrier, it deactivates the 'received line signal detector' line . - Tributary station A is now in receive mode waiting for the next poll or select transmission from the control station. #### Establishing a Link on a Switched Point-To-Point Line - Terminal A is in communications mode; therefore, the 'data terminal ready' line 1 is active. Terminal B is in communication mode waiting for a call from terminal A. - When the terminal A operator lifts the telephone handset, the 'switch hook' line from the coupler is activated 3. - Modem A detects the 'switch hook' line and activates the 'off hook' line 4, which causes the coupler to connect the telephone set to the line and activate the 'coupler cut-through' line 5 to the modem. - 4. Modem A activates the 'data modem ready' line 6 to the coupler (the 'data modem ready' line is on continuously in some modems). - 5. The terminal A operator sets the exclusion key or talk/data switch to the talk position to connect the handset to the communications line. The operator then dials the terminal B number. - 6. When the telephone at terminal B rings, the coupler activates the 'ring indicate' line to modem B 10. Modem B indicates that the 'ring indicate' line was activated by activating the 'ring indicator' line 13 to terminal B. - 7. Terminal B activates the 'data terminal ready' line to modem B 12 which activates the autoanswer circuits in modem B. (The 'data terminal ready' line might already be active in some terminals.) - 8. The autoanswer circuits in modem B activate the 'off hook' line to the coupler 8. - The coupler connects modem B to the communications line through the 'data tip' and 'data ring' lines 11 and activates the 'coupler cutthrough' line 9 to the modem. Modem B then transmits an answer tone to terminal A. - 10. The terminal A operator hears the tone and sets the exclusion key or talk/data switch to the data position (or performs an equivalent operation) to connect modem A to the communications line through the 'data tip' and 'data ring' lines 7. - 11. The coupler at terminal A deactivates the 'switch hook' line This causes modem A to activate the 'data set ready' line indicating to terminal A that the modem is connected to the communications line. The sequence of the remaining steps to establish the data link is the same as the sequence required on a nonswitched point-to-point line. When the terminals have completed their transmission, they both deactivate the 'data terminal ready' line to disconnect the modems from the line. ## Notes: ## **APPENDIX G: SWITCH SETTINGS** The following switch settings are divided between two groups. The first group contains the switch settings for the 16/64K system board. The second group contains the 64/256K system board switch settings. Determine the system board type and refer to the appropriate group of switch settings for all applications. | Switch | Settings ( | (16KB-64KB C | PU) | <br>• • • | <br>• • • • • | G-3 | |--------|------------|--------------|------|-----------|---------------|------| | Switch | Settings ( | 64KB-256KB | CPU) | <br> | <br> | G-29 | # Notes: # Switch Settings (16KB-64KB CPU) | System Board Switch Sett | ings | G-5 | |--------------------------|-----------------|------| | System Board Switch S | Settings | G-5 | | 5-1/4" Diskette Drives | Switch Settings | G-6 | | | Settings | G-6 | | | tch Settings | G-7 | | Memory Option Switch Se | ettings | G-8 | | 16K Total Memory | | G-8 | | 32K Total Memory | | G-8 | | 48K Total Memory | | G-8 | | 64K Total Memory | | G-8 | | 96K Total Memory | | G-9 | | 128K Total Memory | | G-10 | | 160K Total Memory | | G-11 | | 192K Total Memory | | G-12 | | 224K Total Memory | | G-13 | | 256K Total Memory | | G-14 | | 288K Total Memory | | G-15 | | 320K Total Memory | | G-16 | | 352K Total Memory | | G-17 | | 384K Total Memory | | G-18 | | 416K Total Memory | | G-19 | | 448K Total Memory | | G-20 | | 480K Total Memory | | G-21 | | 512K Total Memory | | G-22 | | 544K Total Memory | | G-23 | | 576K Total Memory | | G-24 | | 608K Total Memory | | G-25 | | 640K Total Memory | | G-26 | | Extender Card Switch Sat | tings | G-27 | # Notes: # **Switch Setting Charts** ### **System Board Switches** **WARNING:** Before you change any switch settings, make a note of how the switches are presently set. #### Switch Block 1 | Switch | Function | |--------|------------------------------------------------| | 1,7,8 | Number of 5-1/4 inch diskette drives installed | | 2 | Math Coprocessor | | 3,4 | System board memory switches | | 5,6 | Type(s) of display(s) connected | #### Switch Block 2 | Switch | Function | |--------------------|---------------------------------------------------------------| | 1,2,3,4,5<br>6,7,8 | Amount of memory options installed Always in the Off position | # Number of 5-1/4 Inch Diskette Drives Installed # Switch Block 1 Switch Block 2 Switch Block 2 #### Type(s) of display(s) connected **WARNING:** 0 - Drives 1 - Drive 2 - Drives If an IBM Monochrome Display is connected to your system. Switch Block 1, switches 5 and 6, must always be Off. Damage to your display can result with any other switch settings. #### Switch Block 1 Switch Block 2 IBM Monochrome Display (or IBM Monochrome Display plus another display) #### Switch Block 1 Switch Block 2 Color Display (Do not use if an IBM Monochrome Display is connected) Note: The 40x25 mode means there will be 40 characters across the screen and 25 lines down the screen. The 80x25 mode means there will be 80 characters across the screen and 25 lines down the screen. The 80x25 mode, when used with home televisions and various displays, can cause loss of character quality. #### G-6 Switch Settings # Math Coprocessor Switch Block 1 Switch Block 2 With Math Coprocessor Without Math Coprocessor # Memory Switch Settings (16KB-64KB CPU) System Board #### 16K Total Memory | Switch Block 1 | | Switch Block 2 | | | | | | |------------------|------------------------------------------------|------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | 32K Total Memory | | | | | | | | | Switch Block 1 | | Switch Block 2 | | | | | | | 48K Total Memory | | | | | | | | | Switch Block 1 | | Switch Block 2 | N | | | | | | 64K Total Memory | | | | | | | | | Switch Block 1 | 0 1 2 3 4 5 6 7 8 | Switch Block 2 | | | | | | | | 32K Tot Switch Block 1 48K Tot Switch Block 1 | Switch Block 1 32K Total Memory Switch Block 1 48K Total Memory Switch Block 1 64K Total Memory | Switch Block 1 32K Total Memory Switch Block 1 Switch Block 2 48K Total Memory Switch Block 1 Switch Block 2 48K Total Memory Switch Block 2 | | | | | #### 96K Total Memory 32K + (64K on System Board) | System Board Switches | Switch Block 1 | 0 1 2 3 4 5 | 6 7 8 | Switch Block | 2 | |-----------------------|-----------------------|-------------|-------|--------------------|------------------------------------------------------------| | | 64/256K C<br>Card Swi | | | Option<br>Switches | 32K Option<br>Card Switches | | 1 - 32K option | | | | | 1 2 3 4 5 6 7 8<br>N 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | #### 128K Total Memory 64K + (64K on System Board) | System Board Switches | Switch Block 1 | | Switch Block | 2 | |---------------------------------------|---------------------------------|-----------------|--------------------|-----------------------------| | | 64/256K Option<br>Card Switches | | Option<br>Switches | 32K Option<br>Card Switches | | 1 - 64/256K option with 64K installed | | | | | | 1 - 64K option | | \(\frac{1}{N}\) | 4 5 6 7 8 | | | 2 - 32K options | | | | | #### 160K Total Memory 96K + (64K on System Board) | System Board Switches | Switch Block 1 | Switch Bloo | sk 2 | |---------------------------------------------------------|---------------------------------|---------------------------------------------------------|--------------------------------------------------------------| | | 64/256K Option<br>Card Switches | 64K Option<br>Card Switches | 32K Option<br>Card Switches | | 1 - 64/256K option with 64K installed<br>1 - 32K option | | | | | 1 - 64K option<br>1 - 32K option | | N 1 2 3 4 5 6 7 8 N 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | 0 1 2 3 4 5 6 7 8<br>N 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | | 3 - 32K options | | | | #### 192K Total Memory 128K + (64K on System Board) | System Board Switches | Switch Block 1 | Switch Bloc | k 2 | |----------------------------------------------------------------|-------------------------------------------------------|-------------------------------------------------------|-------------------------------------------------------| | | 64/256K Option<br>Card Switches | 64K Option<br>Card Switches | 32K Option<br>Card Switches | | 1 - 64/256K option with 64K option installed<br>1 - 64K option | | 0 1 2 3 4 5 6 7 8 | | | 2 - 64K options | | 0 1 2 3 4 5 6 7 8 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | | | 1 - 64/256K option with 64K installed<br>2 - 32K options | | | 1 2 3 4 5 6 7 8 | | 1 - 64K option<br>2 - 32K options | | N 1 2 3 4 5 6 7 8 | 1 2 3 4 5 6 7 8<br>1 2 3 4 5 6 7 8<br>1 2 3 4 5 6 7 8 | | 1 - 64/256K option with 128K installed | N 1 2 3 4 5 6 7 8 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | | | #### 224K Total Memory 160K + (64K on System Board) | System Board Switches | Switch Block 1 | 6 7 8 | Switch Block | 2 | |---------------------------------------------------------------------------|-------------------------------------------------------|-------|-------------------|-----------------------------| | | 64/256K Option<br>Card Switches | | Option<br>witches | 32K Option<br>Card Switches | | 1 - 64/256K option with 64K installed<br>1 - 64K option<br>1 - 32K option | | | 5 6 7 8 | | | 2 - 64K options<br>1 - 32K option | | | 5 6 7 8 | N | | 1 - 64/256K option with 128K installed<br>1 - 32K option | \( \begin{array}{cccccccccccccccccccccccccccccccccccc | | | N 1 2 3 4 5 6 7 8 | #### 256K Total Memory 192K + (64K on System Board) | System Board Switches | Switch Block 1 | Switch Block | 2 | |----------------------------------------------------------|---------------------------------|-----------------------------------------------------------------------------------------------------|-----------------------------------------------------| | | 64/256K Option<br>Card Switches | 64K Option<br>Card Switches | 32K Option<br>Card Switches | | 1 - 64/256K option with 192K installed | 0 1 2 3 4 5 6 7 B | | | | 1 - 64/256K option with 128K installed<br>1 - 64K option | | 0 1 2 3 4 5 6 7 8 | | | 1 - 64/256K option with 64K installed<br>2 - 64K options | | 2 3 4 5 6 7 8 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | | | 3 - 64K options | | 1 2 3 4 5 6 7 8<br>N 1 2 3 4 5 6 7 8<br>N 1 2 3 4 5 6 7 8<br>N 1 2 3 4 5 6 7 8<br>N 1 2 3 4 5 6 7 8 | | | 1 - 64/256K option/with 128K installed 2 - 32K options | | | 2 3 4 5 6 7 8<br>1 2 3 4 5 6 7 8<br>1 2 3 4 5 6 7 8 | #### 288K Total Memory 224K + (64K on System Board) | System Board Switches | Switch Block 1 | | Switch Block | 2 | |----------------------------------------------------------------------------|---------------------------------|--|--------------------|------------------------------------------------------| | | 64/256K Option<br>Card Switches | | Option<br>Switches | 32K Option<br>Card Switches | | 1 - 64/256K option with 192K installed<br>1 - 32K option | | | | | | 1 - 64/256K option with 128K installed<br>1 - 64K option<br>1 - 32K option | N | | 4 5 6 7 8 | \(\begin{array}{cccccccccccccccccccccccccccccccccccc | #### 320K Total Memory 256K + (64K on System Board) | System Board Switches | Switch Block 1 | | ck 2 | | |-----------------------------------------------------------|---------------------------------|--------------|--------------------|-----------------------------| | | 64/256K Option<br>Card Switches | | Option<br>Switches | 32K Option<br>Card Switches | | 1 - 64/256K option with 128K installed<br>2 - 64K options | | oz t | 4 5 6 7 8 | | | 1 - 64/256K option with 192K installed<br>1 - 64K option | | 0 1 2 3<br>N | 4 5 6 7 8 | | | 1 - 64/256K option with 192K installed<br>2 - 32K options | | | | | | 1 - 64/256K option with 256K installed | | | | | #### 352K Total Memory 288K + (64K on System Board) | System Board Switches | Switch Block 1 | Switch I | Block 2 | |----------------------------------------------------------------------------|---------------------------------------------------------|-----------------------------|------------------------------------------------------| | | 64/256K Option<br>Card Switches | 64K Option<br>Card Switches | 32K Option<br>Card Switches | | 1 - 64/256K option with 192K installed<br>1 - 64K option<br>1 - 32K option | \(\big \\ \big \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ | N 1 2 3 4 5 6 7 8 | \$\begin{array}{cccccccccccccccccccccccccccccccccccc | | 1 - 64/256K option with 256K installed<br>1 - 32K option | N 1 2 3 4 5 6 7 8 | | N 1 2 3 4 5 6 7 8 | #### 384K Total Memory 320K + (64K on System Board) System Board Switches Switch Block 2 Switch Block 1 64K Option 64/256K Option 32K Option **Card Switches Card Switches** Card Switches 1 - 64/256K option with 192K installed 2 - 64K options 1 - 64/256K option with 256K installed 1 - 64/256K option with 64K installed 1 - 64/256K option with 256K installed 1 - 64K option 1 - 64/256K option with 256K installed 2 - 32K options # 416K Total Memory 352K + (64K on System Board) | System Board Switches | Switch Block 1 | | Switch Block | 2 | | |---------------------------------------------------------------------------------------------------|--------------------|---------|--------------|--------------------|-----------------------------| | | 64/256K<br>Card Sw | | | Option<br>Switches | 32K Option<br>Card Switches | | 1 - 64/256K option with 256K installed<br>1 - 64/256K option with 64K installed<br>1 - 32K option | | 5 6 7 8 | | | N | | 1 - 64/256K option with 256K installed<br>1 - 64K option<br>1 - 32K option | N 1 2 3 4 | 5 6 7 8 | 0 1 2 3 | 4 5 6 7 8 | N 1 2 3 4 5 6 7 6 | #### 448K Total Memory 384K + (64K on System Board) | System Board Switches | Switch Block 1 | Switch Bloc | k 2 | |---------------------------------------------------------------------------------------------------|---------------------------------|-----------------------------|-----------------------------| | | 64/256K Option<br>Card Switches | 64K Option<br>Card Switches | 32K Option<br>Card Switches | | 1 - 64/256K option with 256K installed<br>1 - 64/256K option with 64K installed<br>1 - 64K option | | | | | 1 - 64/256K option with 256K installed<br>2 - 64K options | | 0 1 2 3 4 5 6 7 8 | | | 1 - 64/256K option with 256K installed<br>1 - 64/256K option with 128K installed | | | | #### 480K Total Memory 416K + (64K on System Board) | System Board Switches | Switch Block 1 | Switch Blo | ck 2 | |----------------------------------------------------------------------------------------------------|---------------------------------|-----------------------------|-----------------------------| | | 64/256K Option<br>Card Switches | 64K Option<br>Card Switches | 32K Option<br>Card Switches | | 1 - 64/256K option with 256K installed<br>1 - 64/256K option with 128K installed<br>1 - 32K option | | | | #### 512K Total Memory 448K + (64K on System Board) | System Board Switches | Switch Block 1 | | Switch Block | | |----------------------------------------------------------------------------------------------------|---------------------------------|---------------|--------------------|-----------------------------| | | 64/256K Option<br>Card Switches | | Option<br>Switches | 64K Option<br>Card Switches | | 1 - 64/256K option with 256K installed<br>1 - 64/256K option with 128K installed<br>1 - 64K option | | 2 3 4 5 6 7 8 | | | | 1 - 64/256K option with 256K installed<br>1 - 64/256K option with 192K installed | | | | | #### 544K Total Memory 480K + (64K on System Board) | System Board Switches | Switch Block 1 | 6 7 8 | Switch Block | 2 (2) | |----------------------------------------------------------------------------------------------------|---------------------------------|-------------------|--------------|-----------------------------| | | 64/256K Option<br>Card Switches | 64K Op<br>Card Sw | | 32K Option<br>Card Switches | | 1 - 64/256K option with 256K installed<br>1 - 64/256K option with 192K installed<br>1 - 32K option | | | | | #### 576K Total Memory 512K + (64K on System Board) | System Board Switches | Switch Block 1 | | Switch Block | 2 | |----------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|--|--------------------|-----------------------------| | | 64/256K Option<br>Card Switches | | Option<br>Switches | 32K Option<br>Card Switches | | 1 - 64/256K option with 256K installed<br>1 - 64/256K option with 192K installed<br>1 - 64K option | | | | | | 2 - 64/256K option with 256K installed | 0 1 2 3 4 5 6 7 8 0 1 1 2 3 4 5 6 7 8 0 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | | | | #### 608K Total Memory 544K + (64K on System Board) | System Board Switches | Switch Block 1 | Switch BI | ock 2 | |----------------------------------------------------------|-------------------------------------------------------------|-----------------------------|-----------------------------------------| | | 64/256K Option<br>Card Switches | 64K Option<br>Card Switches | 32K Option<br>Card Switches | | 2 - 64/256K option with 256K installed<br>1 - 32K option | 0 1 2 3 4 5 6 7 8<br>N 1 2 3 4 5 6 7 8<br>N 1 2 3 4 5 6 7 8 | | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | #### 640K Total Memory 576K + (64K on System Board) | System Board Switches | Switch Block 1 | | witch Block 2 | |---------------------------------------------------------------------------------|---------------------------------|---------------------------|---------------| | | 64/256K Option<br>Card Switches | 64K Option<br>Card Switch | | | 2 - 64/256K option with 256K installed<br>1 - 64K option | | | | | 2 - 64/256K option with 256K installed<br>1 - 64/256K option with 64K installed | | | | # **Extender Card Switch Settings** | System Memory | Extender Card<br>Switch Block | Memory Segment | |---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------| | 16K to 64K | \$\frac{1}{2} & \frac{2}{3} & \frac{4}{3} & \frac{1}{3} \ | 1 | | 96K to 128K | | 2 | | 160K to 192K | | 3 | | 224K to 256K | | 4 | | 288K to 320K | N 1 2 3 4 | 5 | | 352K to 384K | | 6 | | 416K to 448K | | 7 | | 480K to 512K | | 8 | | 544K to 576K | | .9 | | 608K to 640K | | A | # Notes: # Switch Settings (64KB-256KB CPU) | System Board Switch Settings | G-31 | |----------------------------------------|------| | System Board Switch Settings | G-31 | | 5-1/4" Diskette Drives Switch Settings | | | Display Type Switch Settings | | | Math Coprocessor Switch Settings | | | Memory Option Switch Settings | G-34 | | 64K Total Memory | | | 128K Total Memory | G-34 | | 192K Total Memory | G-34 | | 256K Total Memory | G-34 | | 288K Total Memory | G-35 | | 320K Total Memory | G-36 | | 352K Total Memory | G-37 | | 384K Total Memory | G-38 | | 416K Total Memory | G-39 | | 448K Total Memory | G-40 | | 480K Total Memory | G-41 | | 512K Total Memory | G-42 | | 544K Total Memory | G-43 | | 576K Total Memory | G-44 | | 608K Total Memory | G-45 | | 640K Total Memory | G-46 | | Extender Card Switch Settings | G-47 | # Notes: # Switch Setting Charts ## **System Board Switches** **WARNING:** Before you change any switch settings, make a note of how the switches are presently set. #### Switch Block 1 | Switch | Function | |------------|-----------------------------------------------------------------| | 1,7,8<br>2 | Number of 5-1/4 inch diskette drives installed Math Coprocessor | | 3,4 | System board memory switches | | 5,6 | Type(s) of display(s) connected | #### Switch Block 2 | Switch | Function | |--------------------|---------------------------------------------------------------| | 1,2,3,4,5<br>6,7,8 | Amount of memory options installed Always in the Off position | ### Number of 5-1/4 Inch Diskette Drives Installed # Switch Block 1 Switch Block 2 0 - Drives 1 - Drive 2 - Drives #### Type(s) of display(s) connected WARNING: If an IBM Monochrome Display is connected to your system. Switch Block 1, switches 5 and 6, must always be Off. Damage to your display can result with any other switch settings. # Switch Block 1 Switch Block 2 IBM Monochrome Display (or IBM Monochrome Display plus another display) Color Display (Do not use if an IBM Monochrome Display is connected) The 40x25 mode means there will be 40 characters across the screen and 25 lines down the screen. The 80x25 mode means there will be 80 characters across the screen and 25 lines down the screen. The 80x25 mode, when used with home televisions and various displays, can cause loss of character quality. # Appendix G # **Math Coprocessor** Switch Block 1 Block 1 Switch Block 2 With Math Coprocessor ath Coprocessor Without Math Coprocessor # Memory Switch Settings (64KB-256KB CPU) System Board #### 64K Total Memory | Switch Block 1 | Switch Block 2 | | | | |-------------------|-----------------------------------------------------------------------------------------|--|--|--| | 128K Total Memory | | | | | | Switch Block 1 | Switch Block 2 | | | | | 192K Total Memory | | | | | | Switch Block 1 | Switch Block 2 | | | | | 256K Total Memory | | | | | | Switch Block 1 | Switch Block 2 | | | | | | Switch Block 1 128K Total Memory Switch Block 1 192K Total Memory Switch Block 1 N | | | | #### 288K Total Memory 32K + (256K on System Board) | System Board Switches | Switch Block 1 | 5 6 7 8 | Switch Block | <b>2</b> | |-----------------------|---------------------------------|---------|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | 64/256K Option<br>Card Switches | | C Option<br>Switches | 32K Option<br>Card Switches | | 1 - 32K option | | | | \$\big \big | 320K Total Memory 64K + (256K on System Board) | System Board Switches | Switch Block 1 | 6 7 8 | Switch Block | 2 | |---------------------------------------|---------------------------------|----------------------|----------------------|-----------------------------| | | 64/256K Option<br>Card Switches | | C Option<br>Switches | 32K Option<br>Card Switches | | 1 - 64/256K option with 64K installed | | | | | | 1 - 64K option | | 0 1 2 3<br>N 1 1 2 3 | 4 5 6 7 8 | | | 2 - 32K options | | | | | #### 352K Total Memory 96K + (256K on System Board) | System Board Switches | Switch Block 1 | | Block 2 | |---------------------------------------------------------|--------------------------------------------------------------|-----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | 64/256K Option<br>Card Switches | 64K Option<br>Card Switches | 32K Option<br>Card Switches | | 1 - 64/256K option with 64K installed<br>1 - 32K option | 0 1 2 3 4 5 6 7 8<br>N 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | | \(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\frac{1}{N}\)\(\fra | | 1 - 64K option<br>1 - 32K option | | N | 2 3 4 5 6 7 8 | | 3 - 32K options | | | | | | | | | #### 384K Total Memory 128K + (256K on System Board) | System Board Switches | Switch Block 1 | Switch Block | 2 | |----------------------------------------------------------------|---------------------------------|-----------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | 64/256K Option<br>Card Switches | 64K Option<br>Card Switches | 32K Option<br>Card Switches | | 1 - 64/256K option with 64K option installed<br>1 - 64K option | N 2 3 4 5 6 7 8 | 0 1 2 3 4 5 6 7 8 | | | 2 - 64K options | | 1 2 3 4 5 6 7 8<br>N 1 2 3 4 5 6 7 8<br>N 1 2 3 4 5 6 7 8 | | | 1 - 64/256K option with 64K installed 2 - 32K options | | | 2 3 4 5 6 7 8<br>1 2 3 4 5 6 7 8<br>1 2 3 4 5 6 7 8 | | 1 - 64K option<br>2 - 32K options | | | \( \bar{1} & 2 & 3 & 4 & 5 & 6 & 7 & 8 \\ \bar{1} & \bar{2} & 3 & 4 & 5 & 6 & 7 & 8 \\ \bar{1} & \bar{2} & 3 & 4 & 5 & 6 & 7 & 8 \\ \bar{1} & \bar{2} & 3 & 4 & 5 & 6 & 7 & 6 \\ \bar{1} & \bar{2} & 3 & 4 & 5 & 6 & 7 & 6 \\ \bar{1} & \bar{2} & 3 & 4 & 5 & 6 & 7 & 6 \\ \bar{1} & \bar{2} & 3 & 4 & 5 & 6 & 7 & 6 \\ \bar{1} & \bar{2} & 3 & 4 & 5 & 6 & 7 & 6 \\ \bar{1} & \bar{2} & 3 & 4 & 5 & 6 & 7 & 6 \\ \bar{1} & \bar{2} & 3 & 4 & 5 & 6 & 7 & 6 \\ \bar{1} & \bar{2} & 3 & 4 & 5 & 6 & 7 & 6 \\ \bar{2} & 3 & 4 & 5 & 6 & 7 & 6 \\ \bar{2} & 3 & 4 & 5 & 6 & 7 & 6 \\ \bar{2} & 3 & 4 & 5 & 6 & 7 & 6 \\ \bar{2} & 3 & 4 & 5 & 6 & 7 & 6 \\ \bar{2} & 3 & 4 & 5 & 6 & 7 & 6 \\ \bar{2} & 3 & 4 & 5 & 6 & 7 & 6 \\ \bar{2} & 3 & 4 & 5 & 6 & 7 & 6 \\ \bar{2} & 3 & 4 & 5 & 6 & 7 & 6 \\ \bar{2} & 3 & 4 & 5 & 6 & 7 & 6 \\ \bar{2} & 3 & 4 & 5 & 6 & 7 & 6 \\ \bar{2} & 3 & 4 & 5 & 6 & 7 & 6 \\ \bar{2} & 3 & 4 & 5 & 6 & 7 & 6 \\ \bar{2} & 3 & 4 & 5 & 6 & 7 & 6 \\ \bar{2} & 3 & 4 & 5 & 6 & 7 & 6 \\ \bar{2} & 3 & 4 & 5 & 6 & 7 & 6 \\ \bar{2} & 3 & 4 & 5 & 6 & 7 & 6 \\ \bar{2} & 3 & 4 & 5 & 6 & 7 & 6 \\ \bar{2} & 3 & 4 & 5 & 6 & 7 & 6 \\ \bar{2} & 3 & 4 & 5 & 6 & 7 & 6 \\ \bar{2} & 3 & 4 & 5 & 6 & 7 & 6 \\ \bar{2} & 3 & 4 & 5 & 6 & 7 & 6 \\ \bar{2} & 3 & 4 & 5 & 6 & 7 & 6 \\ \bar{2} & 3 & 4 & 5 & 6 & 7 & 6 \\ \bar{2} & 3 & 4 & 5 & 6 & 7 & 6 \\ \bar{2} & 3 & 4 & 5 & 6 & 7 & 6 \\ \bar{2} & 3 & 4 & 5 & 6 & 7 & 6 \\ \bar{2} & 3 & 4 & 5 & 6 & 7 & 6 \\ \bar{2} & 3 & 4 & 5 & 6 & 7 & 6 \\ \bar{2} & 3 & 4 & 5 & 6 & 7 & 6 \\ \bar{2} & 3 & 4 & 5 & 6 & 7 & 6 \\ \bar{2} & 3 & 4 & 5 & 6 & 7 & 6 \\ \bar{2} & 3 & 4 & 5 & 6 & 7 & 6 \\ \bar{2} & 3 & 4 & 5 & 6 & 7 & 6 \\ \bar{2} & 3 & 4 & 5 & 6 & 7 & 6 \\ \bar{2} & 3 & 4 & 5 & 6 & 7 & 6 \\ \bar{2} & 3 & 4 & 5 & 6 & 7 & 6 \\ \bar{2} & 3 & 4 & 5 & 6 & 7 & 6 \\ \bar{2} & 3 & 4 & 5 & 6 & 7 & 6 \\ \bar{2} & 3 & 4 & 5 & 6 & 7 & 6 \\ \bar{2} & 3 & 4 & 5 & 6 & 7 & 6 \\ \bar{2} & 3 & 4 & 5 & 6 & 7 & 6 \\ \bar{2} & 3 & 4 & 5 & 6 & 7 & 6 \\ \bar{2} & 3 & 4 & 5 & 6 & 7 & 6 \\ \bar{2} & 3 & 4 & 5 & 6 & 7 & 6 \\ \bar{2} & 3 & | | 1 - 64/256K option with 128K installed | N 2 3 4 5 6 7 8 | | | # 416K Total Memory 160K + (256K on System Board) | System Board Switches | Switch Block 1 | Switch Block | 2 | |---------------------------------------------------------------------------|---------------------------------|-----------------------------|-------------------------------------------------------| | | 64/256K Option<br>Card Switches | 64K Option<br>Card Switches | 32K Option<br>Card Switches | | 1 - 64/256K option with 64K installed<br>1 - 64K option<br>1 - 32K option | 2 3 4 5 6 7 8 | | N 2 3 4 5 6 7 6 N 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | | 2 - 64K options<br>1 - 32K option | | | | | 1 - 64/256K option with 128K installed<br>1 - 32K option | | | | #### 448K Total Memory 192K + (256K on System Board) | TOZIC - (2001COT) System Boardy | | | | | |----------------------------------------------------------|---------------------------------|-------------------------------------------------------------|-----------------------------|--| | System Board Switches | Switch Block 1 | Switch Block | 2 | | | | 64/256K Option<br>Card Switches | 64K Option<br>Card Switches | 32K Option<br>Card Switches | | | 1 - 64/256K option with 192K installed | 1 2 3 4 5 6 7 8 | | | | | 1 - 64/256K option with 128K installed<br>1 - 64K option | N 2 3 4 5 6 7 8 | 0 2 3 4 5 6 7 8 | | | | 1 - 64/256K option with 64K installed<br>2 - 64K options | | 0 1 2 3 4 5 6 7 8<br>N 1 2 3 4 5 6 7 8<br>N 1 2 3 4 5 6 7 8 | | | | 3 - 64K options | | | | | | 1 - 64/256K option with 128 installed<br>2 - 32K options | | | | | #### 480K Total Memory 224K + (256K on System Board) | System Board Switches | Switch Block 1 | | h Block 2 | |----------------------------------------------------------------------------|---------------------------------|-----------------------------|-----------------------------| | | 64/256K Option<br>Card Switches | 64K Option<br>Card Switches | 32K Option<br>Card Switches | | 1 - 64/256K option with 192K installed<br>1 - 32K option | | | | | 1 - 64/256K option with 128K installed<br>1 - 64K option<br>1 - 32K option | N 1 2 3 4 5 6 7 8 | | | #### 512K Total Memory 256K + (256K on System Board) | System Board Switches | Switch Block 1 | Switch Blo | ock 2 | |-----------------------------------------------------------|---------------------------------|-----------------------------|-------------------------------------------------------| | | 64/256K Option<br>Card Switches | 64K Option<br>Card Switches | 32K Option<br>Card Switches | | 1 - 64/256K option with 128K installed<br>2 - 64K options | | | | | 1 - 64/256K option with 192K installed<br>1 - 64K option | | N | | | 1 - 64/256K option with 192K installed<br>2 - 32K options | | | \( \begin{array}{cccccccccccccccccccccccccccccccccccc | | 1 - 64/256K option with 256K installed | | | | #### 544K Total Memory 288K + (256K on System Board) | System Board Switches | Switch Block 1 | 6 7 8 | Switch Block | 2 | |----------------------------------------------------------------------------|---------------------------------|---------|---------------------|------------------------------------------------------------| | | 64/256K Option<br>Card Switches | | COption<br>Switches | 32K Option<br>Card Switches | | 1 - 64/256K option with 192K installed<br>1 - 64K option<br>1 - 32K option | | 0 1 2 3 | 4 5 6 7 8 | 1 2 3 4 5 6 7 8 | | 1 - 64/256K option with 256K installed<br>1 - 32K option | | | | 1 2 3 4 5 6 7 8<br>N 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | #### 576K Total Memory 320K + (256K on System Board) System Board Switches Switch Block 1 Switch Block 2 64/256K Option 64K Option 32K Option Card Switches Card Switches **Card Switches** 1 - 64/256K option with 192K installed 2 - 64K options 1 - 64/256K option with 256K installed 1 - 64/256K option with 64K installed 1 - 64/256K option with 256K installed 1 - 64K option 1 - 64/256K option with 256K installed 2 - 32K options #### 608K Total Memory 352K + (256K on System Board) | System Board Switches | Switch Block 1 | Switch Block | k 2 | |---------------------------------------------------------------------------------------------------|---------------------------------|-----------------------------|-----------------------------| | | 64/256K Option<br>Card Switches | 64K Option<br>Card Switches | 32K Option<br>Card Switches | | 1 - 64/256K option with 256K installed<br>1 - 64/256K option with 64K installed<br>1 - 32K option | | | N | | 1 - 64/256K option with 256K installed<br>1 - 64K option<br>1 - 32K option | | | | #### 640K Total Memory 384K + (256K on System Board) | System Board Switches | Switch Block 1 | Switch Block | < 2 | |---------------------------------------------------------------------------------------------------|---------------------------------|-----------------------------|-----------------------------| | | 64/256K Option<br>Card Switches | 64K Option<br>Card Switches | 32K Option<br>Card Switches | | 1 - 64/256K option with 256K installed<br>1 - 64/256K option with 64K installed<br>1 - 64K option | | | | | 1 - 64/256K option with 256K installed<br>2 - 64K options | | 0 1 2 3 4 5 6 7 8 | | | 1 - 64/256K option with 256K installed<br>1 - 64/256K option with 128K installed | | | | # **Extender Card Switch Settings** | System Memory | Extender Card<br>Switch Block | Memory Segment | |---------------|-------------------------------|----------------| | 16K to 64K | | 1 | | 96K to 128K | | 2 | | 160K to 192K | | 3 | | 224K to 256K | | 4 | | 288K to 320K | | 5 | | 352K to 384K | | 6 | | 416K to 448K | | 7 | | 480K to 512K | | 8 | | 544K to 576K | | 9 | | 608K to 640K | | A | # Notes: #### **GLOSSARY** $\mu$ s: Microsecond. adapter: An auxiliary system or unit used to extend the operation of another system. address bus: One or more conductors used to carry the binary-coded address from the microprocessor throughout the rest of the system. all points addressable (APA): A mode in which all points on a displayable image can be controlled by the user. alpanumeric (A/N): Pertaining to a character set that contains letters, digits, and usually other characters, such as punctuation marks. Synonymous with alphanumeric. American Standard Code for Information Interchange (ASCII): The standard code, using a coded character set consisting of 7-bit coded characters (8 bits including parity check), used for information interchange among data processing systems, data communication systems and associated equipment. The ASCII set consists of control characters and graphic characters. A/N: Alphanumeric. analog: (1) pertaining to data in the form of continuously variable physical quantities. (2) Contrast with digital. AND: A logic operator having the property that if P is a statement, Q is a statement, R is a statement,...,then the AND of P, Q, R,...is true if all statements are true, false if any statement is false. APA: All points addressable. **ASCII:** American Standard Code for Information Interchange. assembler: A computer program used to assemble. Synonymous with assembly program. asynchronous communications: A communication mode in which each single byte of data is synchronized, usually by the addition of start/stop bits. BASIC: Beginner's all-purpose symbolic instruction code. basic input/output system (BIOS): Provides the device level control of the major I/O devices in a computer system, which provides an operational interface to the system and relieves the programmer from concern over hardware device characteristics. baud: (1) A unit of signaling speed equal to the number of discrete conditions or signal events per second. For example, one baud equals one-half dot cycle per second in Morse code, one bit per second in a train of binary signals, and one 3-bit value per second in a train of signals each of which can assume one of eight different states. (2) In asynchronous transmission, the unit of modulation rate corresponding to one unit of interval per second; that is, if the duration of the unit interval is 20 milliseconds, the modulation rate is 50 baud. BCC: Block-check character. beginner's all-purpose symbolic instruction code (BASIC): A programming language with a small repertoire of commands and a simple syntax, primarily designed for numerical application. binary: (1) Pertaining to a selection, choice, or condition that has two possible values or states. (2) Pertaining to a fixed radix numeration system having a radix of two. binary digit: (1) In binary notation, either of the characters 0 or 1. (2) Synonymous with bit. binary notation: Any notation that uses two different characters, usually the binary digits 0 and 1. binary synchronous communications (BSC): A standardized procedure, using a set of control characters and control character sequences for synchronous transmission of binary-coded data between stations. BIOS: Basic input/output system. bit: In binary notation, either of the characters 0 or 1. bits per second (bps): A unit of measurement representing the number of discrete binary digits which can be transmitted by a device in one second. block-check character (BCC): In cyclic redundancy checking, a character that is transmitted by the sender after each message block and is compared with a block-check character computed by the receiver to determine if the transmission was successful. boolean operation: (1) Any operation in which each of the operands and the result take one of two values. (2) An operation that follows the rules of boolean algebra. bootstrap: A technique or device designed to bring itself into a desired state by means of its own action; that is, a machine routine whose first few instructions are sufficient to bring the rest of itself into the computer from an input device. bps: Bits per second. BSC: Binary synchronous communications. buffer: (1) An area of storage that is temporarily reserved for use in performing an input/output operation, into which data is read or from which data is written. Synonymous with I/O area. (2) A portion of storage for temporarily holding input or output data. bus: One or more conductors used for transmitting signals or power. byte: (1) A binary character operated upon as a unit and usually shorter than a computer word. (2) The representation of a character. CAS: Column address strobe. cathode ray tube (CRT): A vacuum tube display in which a beam of electrons can be controlled to form alphanumeric characters or symbols on a luminescent screen, for example by use of a dot matrix. cathode ray tube display (CRT display): (1) A device that presents data in visual form by means of controlled electron beams. (2) The data display produced by the device as in (1). **CCITT:** Comite Consultatif International Telegrafique et Telephonique. central processing unit (CPU): A functional unit that consists of one or more processors and all or part of internal storage. channel: A path along which signals can be sent; for example, data channel or I/O channel. characters per second (cps): A standard unit of measurement for printer output. code: (1) A set of unambiguous rules specifying the manner in which data may be represented in a discrete form. Synonymous with coding scheme. (2) A set of items, such as abbreviations, representing the members of another set. (3) Loosely, one or more computer programs, or part of a computer program. (4) To represent data or a computer program in a symbolic form that can be accepted by a data processor. **column address strobe (CAS):** A signal that latches the column addresses in a memory chip. Comite Consultatif International Telegrafique et Telephonique (CCITT): Consultative Committee on International Telegraphy and Telephony. computer: A functional unit that can perform substantial computation, including numerous arithmetic operations, or logic operations, without intervention by a human operator during the run. configuration: (1) The arrangement of a computer system or network as defined by the nature, number, and the chief characteristics of its functional units. More specifically, the term configuration may refer to a hardware configuration or a software configuration. (2) The devices and programs that make up a system, subsystem, or network. conjunction: (1) The boolean operation whose result has the boolean value 1 if, and only if, each operand has the boolean value 1. (2) Synonymous with AND operation. contiguous: (1) Touching or joining at the edge or boundary. (2) Adjacent. CPS: Characters per second. CPU: Central processing unit. CRC: Cyclic redundancy check. CRT: Cathode ray tube. CRT display: Cathode ray tube display. CTS: Clear to send. Associated with modem control. cyclic redundancy check (CRC): (1) A redundancy check in which the check key is generated by a cyclic algorithm. (2) A system of error checking performed at both the sending and receiving station after a block-check character has been accumulated. cylinder: (1) The set of all tracks with the same nominal distance from the axis about which the disk rotates. (2) The tracks of a disk storage device that can be accessed without repositioning the access mechanism. daisy-chained cable: A type of cable that has two or more connectors attached in series. data: (1) A representation of facts, concepts, or instructions in a formalized manner suitable for communication, interpretation, or processing by humans or automatic means. (2) Any representations, such as characters or analog quantities, to which meaning is, or might be assigned. decoupling capacitor: A capacitor that provides a lowimpedance path to ground to prevent common coupling between states of a circuit. Deutsche Industrie Norm (DIN): (1) German Industrial Norm. (2) The committee that sets German dimension standards. digit: (1) A graphic character that represents an integer, for example, one of the characters 0 to 9. (2) A symbol that represents one of the non-negative integers smaller than the radix. For example, in decimal notation, a digit is one of the characters from 0 to 9. digital: (1) Pertaining to data in the form of digits. (2) Contrast with analog. DIN: Deutsche Industrie Norm. **DIN connector:** One of the connectors specified by the DIN standardization committee. DIP: Dual in-line package. direct memory access (DMA): A method of transferring data between main storage and I/O devices that does not require processor intervention. disk: Loosely, a magnetic disk unit. diskette: A thin, flexible magnetic disk and a semi-rigid protective jacket, in which the disk is permanently enclosed. Synonymous with flexible disk. **DMA:** Direct memory access. DSR: Data set ready. Associated with modem control. DTR: Data terminal ready. Associated with modem control. dual in-line package (DIP): A widely used container for an integrated circuit. DIPs are pins usually in two parallel rows. These pins are spaced 1/10 inch apart and come in different configurations ranging from 14-pin to 40-pin configurations. **EBCDIC:** Extended binary-coded decimal interchange code. ECC: Error checking and correction. edge connector: A terminal block with a number of contacts attached to the edge of a printed circuit board to facilitate plugging into a foundation circuit. EIA: Electronic Industries Association. **EIA/CCITT:** Electronics Industries Association/Consultative Committee on International Telegraphy and Telephony. end-of-text-character (ETX): A transmission control character used to terminate text. end-of-transmission character (EOT): A transmission control character used to indicate the conclusion of a transmission, which may have included one or more texts and any associated message headings. **EOT:** End-of-transmission character. **EPROM:** Erasable programmable read-only memory. erasable programmable read-only memory (EPROM): A storage device whose contents can be changed by electrical means. EPROM information is not destroyed when power is removed. error checking and correction (ECC): The detection and correction of all single-bit, double-bit, and some multiple-bit errors. ETX: End-of-text character. extended binary-coded decimal interchange code (EBCDIC): A set of 256 characters, each represented by eight bits. flexible disk: Synonym for diskette. firmware: Memory chips with integrated programs already incorporated on the chip. gate: (1) A device or circuit that has no output until it is triggered into operation by one or more enabling signals, or until an input signal exceeds a predetermined threshold amplitude. (2) A signal that triggers the passage of other signals through a circuit. **graphic:** A symbol produced by a process such as handwriting, drawing, or printing. hertz (Hz): A unit of frequency equal to one cycle per second. hex: Abbreviation for hexadecimal. hexadecimal: Pertaining to a selection, choice, or condition that has 16 possible values or states. These values or states usually contain 10 digits and 6 letters, A through F. Hexadecimal digits are equivalent to a power of 16. high-order position: The leftmost position in a string of characters. Hz: Hertz. **interface:** A device that alters or converts actual electrical signals between distinct devices, programs, or systems. **k:** An abbreviation for the prefix kilo; that is, 1,000 in decimal notation. K: When referring to storage capacity, 2 to the tenth power; 1,024 in decimal notation. KB: Kilobyte; 1,024 bytes. kHz: A unit of frequency equal to 1,000 hertz. kilo (k): One thousand. latch: (1) A feedback loop in symmetrical digital circuits used to maintain a state. (2) A simple logic-circuit storage element comprising two gates as a unit. LED: Light-emitting diode. light-emitting diode (LED): A semi-conductor chip that gives off visible or infrared light when activated. low-order position: The rightmost position in a string of characters. m: (1) Milli; one thousand or thousandth part. (2) Meter. M: Mega; 1,000,000 in decimal notation. When referring to storage capacity, 2 to the twentieth power; 1,048,576 in decimal notation. mA: Milliampere. machine language: (1) A language that is used directly by a machine. (2) Another term for computer instruction code. main storage: A storage device in which the access time is effectively independent of the location of the data. MB: Megabyte, 1,048,576 bytes. mega (M): 10 to the sixth power, 1,000,000 in decimal notation. When referring to storage capacity, 2 to the twentieth power, 1,048,576 in decimal notation. megabyte (MB): 1,048,576 bytes. megahertz (MHz): A unit of measure of frequency. 1 megahertz equals 1,000,000 hertz. MFM: Modified frequency modulation. MHz: Megahertz. microprocessor: An integrated circuit that accepts coded instructions for execution; the instructions may be entered, integrated, or stored internally. microsecond (us): One-millionth of a second. milli (m): One thousand or one thousandth. milliampere (mA): One thousandth of an ampere. millisecond (ms): One thousandth of a second. mnemonic: A symbol chosen to assist the human memory; for example, an abbreviation such a "mpy" for "multiply." mode: (1) A method of operation; for example, the binary mode, the interpretive mode, the alphanumeric mode. (2) The most frequency value in the statistical sense. modem: (Modulator-Demodulator) A device that converts serial (bit by bit) digital signals from a business machine (or data terminal equipment) to analog signals which are suitable for transmission in a telephone network. The inverse function is also performed by the modem on reception of analog signals. modified frequency modulation (MFM): The process of varying the amplitude and frequency of the "write" signal. MFM pertains to the number of bytes of storage that can be stored on the recording media. The number of bytes is twice the number contained in the same unit area of recording media at single density. modulo check: A calculation performed on values entered into a system. This calculation is designed to detect errors. monitor: (1) A device that observes and verifies the operation of a data processing system and indicates any specific departure from the norm. (2) A television type display, such as the IBM Monochrome Display. (3) Software or hardware that observes, supervises, controls, or verifies the operations of a system. ms: Millisecond; one thousandth of a second. multiplexer: A device capable of interleaving the events of two or more activities, or capable of distributing the events of an interleaved sequence to the respective activities. NAND: A logic operator having the property that if P is a statement, Q is a statement, R is a statement,...,then the NAND of P,Q,R,...is true if at least one statement is false, false if all statements are true. nanosecond (ns): One-thousandth-millionth of a second. nonconjunction: The dyadic boolean operation the result of which has the boolean value 0 if, and only if, each operand has the boolean value 1. non-return-to-zero inverted (NRZI): A transmission encoding method in which the data terminal equipment changes the signal to the opposite state to send a binary 0 and leaves it in the same state to send a binary 1. **NOR:** A logic operator having the property that if P is a statement, Q is a statement, R is a statement,...,then the NOR of P,Q,R,...is true if all statements are false, false if at least one statement is true. **NOT:** A logical operator having the property that if P is a statement, then the NOT of P is true if P is false, false if P is true. NRZI: Non-return-to-zero inverted. ns: Nanosecond; one-thousandth-millionth of a second. operating system: Software that controls the execution of programs; an operating system may provide services such as resource allocation, scheduling, input/output control, and data management. **OR:** A logic operator having the property that if P is a statement, Q is a statement, R is a statement,...,then the OR of P,Q,R,...is true if at least one statement is true, false if all statements are false. output: Pertaining to a device, process, or channel involved in an output process, or to the data or states involved in an output process. output process: (1) The process that consists of the delivery of data from a data processing system, or from any part of it. (2) The return of information from a data processing system to an end user, including the translation of data from a machine language to a language that the end user can understand. overcurrent: A current of higher than specified strength. overvoltage: A voltage of higher than specified value. parallel: (1) Pertaining to the concurrent or simultaneous operation of two or more devices, or to the concurrent performance of two or more activities. (2) Pertaining to the concurrent or simultaneous occurrence of two or more related activities in multiple devices or channels. (3) Pertaining to the simultaneity of two or more processes. (4) Pertaining to the simultaneous processing of the individual parts of a whole, such as the bits of a character and the characters of a word, using separate facilities for the various parts. (5) Contrast with serial. PEL: Picture element. personal computer: A small home or business computer that has a processor and keyboard that can be connected to a television or some other monitor. An optional printer is usually available. picture element (PEL): (1) The smallest displayable unit on a display. (2) Synonymous with pixel, PEL. pinout: A diagram of functioning pins on a pinboard. pixel: Picture element. polling: (1) Interrogation of devices for purposes such as to avoid contention, to determine operational status, or to determine readiness to send or receive data. (2) The process whereby stations are invited, one at a time, to transmit. port: An access point for data entry or exit. printed circuit board: A piece of material, usually fiberglass, that contains a layer of conductive material, usually metal. Miniature electronic components on the fiberglass transmit electronic signals through the board by way of the metal layers. program: (1) A series of actions designed to achieve a certain result. (2) A series of instructions telling the computer how to handle a problem or task. (3) To design, write, and test computer programs. programming language: (1) An artificial language established for expressing computer programs. (2) A set of characters and rules, with meanings assigned prior to their use, for writing computer programs. PROM: Programmable read-only memory. **propagation delay:** The time necessary for a signal to travel from one point on a circuit to another. radix: (1) In a radix numeration system, the positive integer by which the weight of the digit place is multiplied to obtain the weight of the digit place with the next higher weight; for example, in the decimal numeration system, the radix of each digit place is 10. (2) Another term for base. radix numeration system: A positional representation system in which the ratio of the weight of any one digit place to the weight of the digit place with the next lower weight is a positive integer. The permissible values of the character in any digit place range from zero to one less than the radix of the digit place. RAS: Row address strobe. **RGBI:** Red-green-blue-intensity. read-only memory (ROM): A storage device whose contents cannot be modified, except by a particular user, or when operating under particular conditions; for example, a storage device in which writing is prevented by a lockout. read/write memory: A storage device whose contents can be modified. red-green-blue-intensity (RGBI): The description of a direct-drive color monitor which accepts red, green, blue, and intensity signal inputs. register: (1) A storage device, having a specified storage capacity such as a bit, a byte, or a computer word, and usually intended for a special purpose. (2) On a calculator, a storage device in which specific data is stored. RF modulator: The device used to convert the composite video signal to the antenna level input of a home TV. **ROM:** Read-only memory. **ROM/BIOS:** The ROM resident basic input/output system, which provides the device level control of the major I/O devices in the computer system. row address strobe (RAS): A signal that latches the row addresses in a memory chip. RS-232C: The standard set by the EIA for communications between computers and external equipment. RTS: Request to send. Associated with modem control. run: A single continuous performance of a computer program or routine. scan line: The use of a cathode beam to test the cathode ray tube of a display used with a personal computer. schematic: The description, usually in diagram form, of the logical and physical structure of an entire data base according to a conceptual model. **SDLC:** Synchronous Data Link Control. sector: That part of a track or band on a magnetic drum, a magnetic disk, or a disk pack that can be accessed by the magnetic heads in the course of a predetermined rotational displacement of the particular device. serdes: Serializer/deserializer. serial: (1) Pertaining to the sequential performance of two or more activities in a single device. In English, the modifiers serial and parallel usually refer to devices, as opposed to sequential and consecutive, which refer to processes. (2) Pertaining to the sequential or consecutive occurrence of two or more related activities in a single device or channel. (3) Pertaining to the sequential processing of the individual parts of a whole, such as the bits of a character or the characters of a word, using the same facilities for successive parts. (4) Contrast with parallel. sink: A device or circuit into which current drains. software: (1) Computer programs, procedures, rules, and possibly associated documentation concerned with the operation of a data processing system. (2) Contrast with hardware. source: The origin of a signal or electrical energy. source circuit: (1) Generator circuit. (2) Control with sink. SS: Start-stop transmission. start bit: Synonym for start signal. start-of-text character (STX): A transmission control character that precedes a text and may be used to terminate the message heading. start signal: (1) A signal to a receiving mechanism to get ready to receive data or perform a function. (2) In a start-stop system, a signal preceding a character or block that prepares the receiving device for the reception of the code elements. Synonymous with start bit. start-stop (SS) transmission: Asynchronous transmission such that a group of signals representing a character is preceded by a start signal and followed by a stop signal. (2) Asynchronous transmission in which a group of bits is preceded by a start bit that prepares the receiving mechanism for the reception and registration of a character and is followed by at least one stop bit that enables the receiving mechanism to come to an idle condition pending the reception of the next character. stop bit: Synonym for stop signal. stop signal: (1) A signal to a receiving mechanism to wait for the next signal. (2) In a start-stop system, a signal following a character or block that prepares the receiving device for the reception of a subsequent character or block. Synonymous with stop bit. strobe: (1) An instrument used to determine the exact speed of circular or cyclic movement. (2) A flashing signal displaying an exact event. STX: Start-of-text character. Synchronous Data Link Control (SLDC): A protocol for the management of data transfer over a data communications link. synchronous transmission: Data transmission in which the sending and receiving devices are operating continuously at the same frequency and are maintained, by means of correction, in a desired phase relationship. text: In ASCII and data communication, a sequence of characters treated as an entity if preceded and terminated by one STX and one ETX transmission control, respectively. track: (1) The path or one of the set of paths, parallel to the reference edge on a data medium, associated with a single reading or writing component as the data medium moves past the component. (2) The portion of a moving data medium such as a drum, tape, or disk, that is accessible to a given reading head position. transistor-transistor logic (TTL): A circuit in which the multiple-diode cluster of the diode-transistor logic circuit has been replaced by a multiple-emitter transistor. TTL: Transistor-transistor logic. **TX Data:** Transmit data. Associated with modem control. External connections of the RS-232C asynchronous communications adapter interface. video: Computer data or graphics displayed on a cathode ray tube, monitor or display. write precompensation: The varying of the timing of the head current from the outer tracks to the inner tracks of the diskette to keep a constant write signal. #### BIBLIOGRAPHY Intel Corporation. The 8086 Family User's Manual This manual introduces the 8086 family of microcomputing components and serves as a reference in system design and implementation. Intel Corporation. 8086/8087/8088 Macro Assembly Reference Manual for 8088/8085 Based Development System This manual describes the 8086/8087/8088 Macro Assembly Language, and is intended for use by persons who are familiar with assembly language. Intel Corporation. Component Data Catalog This book describes Intel components and their technical specifications. Motorola, Inc. The Complete Microcomputer Data Library. This book describes Motorola components and their technical specifications. National Semiconductor Corporation. INS 8250 Asynchronous Communications Element. This book documents physical and operating characteristics of the INS 8250. # Notes: ### INDEX ## A ``` A/N mode (alphanumeric mode) 1-131 A0-A19 (Address Bits 0 to 19), I/O channel 1-18 adapter card with ROM 2-10 adapter, asynchronous communication 1-223 binary synchronous communication 1-251 color/graphics monitor 1-131 diskette drive 1-159 fixed disk drive 1-187 game control 1-211 monochrome display and printer 1-129 printer 1-117 synchronous data link control 1-271 Address Bits 0 to 19 (A0-A19), I/O channel 1-131 Address Bits (asynchronous communication) 1-225 Address Enable (AEN), I/O channel 1-22 Address Latch Enable (ALE), I/O channel 1-20 address map, I/O 1-10 AEN (Address Enable), I/O channel 1-22 ALE (Address Latch Enable), I/O channel all points addressable mode 1-129, 1-132 alphanumeric mode, 1-136 high resolution 1-137 low resolution 1-137 alt (keyboard extended code) 2-15 APA mode (all points addressable mode) 1-131, 1-132 asynchronous communications adapter, 1-223 adapter address jumper module 1-249 address bits 1-225 block diagram 1-224 connector specifications 1-250 current loop interface 1-227 divisor latch least significant bit 1-237 divisor latch most significant bit 1-238 I/O decode 1-225 INS8250 functional pin description 1-229 INS8250 input signals 1-229 INS8250 input/output signals 1-233 INS8250 output signals 1-232 interface descriptions 1-226 interface format jumper module 1-249 ``` interrupt control functions 1-237 interrupt enable register 1-243 interrupt identification register 1-240 interrupts 1-226 line control register 1-235 line status register 1-239 modem control register 1-244 modem status register 1-246 modes of operation 1-224 programmable baud rate generator 1-237 programming considerations 1-234 receiver buffer register 1-247 reset functions 1-230 transmitter holding register 1-248 voltage interchange information 1-228 attributes, character (see character attributes) ## B BASIC reserved interrupts 2-7 BASIC. DEF SEG 2-8 reserved interrupt 2-7 screen editor keyboard functions 2-20 workspace variables 2-8 baud rate generator 1-237 bell (printer) 1-102 bibliography I-1 binary synchronous communications adapter, 1-251 8251A programming procedures 1-262 8251A universal synchronous/asynchronous receiver/transmitter 1-252 8253-5 programmable interval timer 1-257 8255A-5 programmable peripheral interface 1-256 block diagram 1-252 command instruction format 1-264 connector information 1-269 data bus buffer 1-253 interface signal information 1-266 interrupt information 1-268 mode instruction definition 1-263 read/write control logic 1-253 receive 1-258 ``` receiver buffer 1-255 receiver control 1-255 status read definition 1-265 transmit 1-265 transmitter buffer 1-254 transmitter control 1-255 typical programming sequence 1-259 BIOS. cassette logic (see cassette logic BIOS) fixed disk ROM A-87 memory map 2-9 parameter passing 2-3 software interrupt listing 2-4 system ROM A-2 use of 2-2 bisync communications (see binary synchronous communications) block diagram 8251A universal synchronous/asynchronous receiver/transmitter 1-252 8273 SDLC protocol controller 1-272 asynchronous communications adapter 1-224 cassette circuits 1-29 color/graphics monitor adapter 1-134 coprocessor 1-37 diskette drive adapter 1-160 expansion board 1-80 extender card 1-87 fixed disk drive adapter 1-188 game control adapter 1-211 keyboard interface 1-75 monochrome display adapter 1-124 printer adapter 1-118 prototype card 1-218 receiver card 1-89 speaker drive system 1-24 synchronous data link control adapter 1-271 system 1-2 break (keyboard extended code) 2-17 BSC adapter (see binary synchronous communications) ``` #### $\mathbf{C}$ ``` cable communications adapter 1-301 expansion unit 1-79 printer 1-91 cancel (printer) 1-103 cancel ignore paper end (printer) 1-103 cancel skip perforation (printer) 1-109 caps lock (keyboard extended code) 2-16 card dimensions and specifications E-4 card. dimensions and specifications E-4 extender 1-85 prototype 1-217 receiver 1-88 carriage return (printer) 1-102 cassette circuit block diagram motor control 1-30 read hardware 1-29 write hardware 1-29 cassette interface. 1-28 connector specifications 1-31 cassette logic. BIOS 2-21 cassette read 2-23 cassette write 2-22 data record architecture 2-24 data record components 2-24 error recovery 2-24 interrupt 2-21 software algorithms 2-28 cassette read 2-23 cassette ROM BIOS 2-21 cassette write 2-22 CCITT, F-1 standards F-1 character attributes color/graphics monitor adapter 1-140 monochrome display adapter 1-140 character codes keyboard 2-11 ``` | character set, | |---------------------------------------------| | graphics printer (set 1) 1-113 | | graphics printer (set 2) 1-115 | | matrix printer 1-111 | | quick reference C-12 | | clear printer buffer (printer) 1-110 | | CLK (system clock), I/O channel 1-19 | | color display 1-157 | | operating characteristics 1-157 | | specifications E-2 | | color select register 1-149 | | color/graphics monitor adapter 1-131 | | 6845 register description 1-148 | | | | alphanumeric mode 1-136 | | alphanumeric mode (high-resolution) 1-144 | | alphanumeric mode (low-resolution) 1-142 | | block diagram 1-134 | | character attributes 1-140 | | color-select register 1-149 | | composite connector specifications 1-155 | | connector specifications 1-156 | | direct-drive connector specifications 1-155 | | display buffer basic operation 1-145 | | graphics mode 1-141 | | graphics mode (high resolution) 1-144 | | graphics mode (low resolution) 1-142 | | graphic mode (medium resolution) 1-142 | | light pen connector specifications 1-156 | | major components 1-135 | | memory requirements 1-154 | | mode control and status register 1-149 | | mode register summary 1-152 | | mode select register 1-151 | | programming considerations 1-147 | | RF modulator connector specifications 1-156 | | sequence of events 1-153 | | status register 1-153 | | summary of available colors 1-146 | | colors, summary of available 1-146 | | command status register 0 1-172 | | command status register 1 1-173 | | | | command status register 2 1-174 | | command status register 3 1-175 | ``` command summary. diskette drive adapter 1-166 fixed disk drive adapter 1-195 communications adapter cable 1-301 connector specifications 1-302 communications F-1 establishing a link F-3 component diagram, system board 1-7 compressed (printer) 1-103 compressed off (printer) 1-103 connector specifications. asynchronous communications adapter 1-250 binary synchronous communications 1-269 cassette interface 1-31 color/graphics monitor adapter 1-155 communications adapter cable 1-302 diskette drive adapter (external) 1-182 diskette drive adapter (internal) 1-181 game control adapter 1-216 kevboard interface 1-78 monochrome display adapter 1-128 printer adapter 1-122 synchronous data link control adapter connectors. power supply (system unit) 1-26 power supply (expansion unit) 1-83 considerations, programming (see programming considerations) control byte, fixed disk drive adapter control codes, printer 1-101 control/read/write logic 1-274 coprocessor, (see math coprocessor) ctrl (keyboard extended code) 2-15 current loop interface 1-227 ``` ## D ``` D0-D7 (data bits 0 to 7), I/O channel 1-18 DACK0-DACK3 (DMA Acknowledge 0 to 3), I/O channel 1-21 Data Bits 0 to 7 (D0-D7), I/O channel 1-18 data flow, system board 1-8 ``` DMA Request 1 to 3 (DRQ1-DRQ3), I/O channel 1-21 DOS reserved interrupts 2-9 DOS, keyboard functions 2-21 reserved interrupts 2-9 double strike (printer) 1-106 double strike off (printer) 1-107 double width (printer) 1-99, 1-103 double width off (printer) 1-103 DPC registers 1-175 DRQ1-DRQ3 (DMA Request 1 to 3), I/O channel 1-21 ## E EIA, F-1 standards F-1 emphasized (printer) 1-106 emphasized off (printer) 1-106 error recovery, cassette 2-24 escape (printer) 1-104 establishing a communications link F-3 expansion board, 1-79 block diagram 1-80 expansion channel 1-81 expansion unit. 1-79 cable 1-79 expansion board 1-79 expansion channel 1-81 extender card 1-85 interface information 1-90 power supply 1-83 power supply connectors 1-83 receiver card 1-88 specifications E-2 extender card, 1-85 block diagram 1-87 programming considerations 1-86 switch settings G-1 # F ``` FABS 1-44 FADD 1-43 FBLD 1-45 FBSTP 1-46 FCHS 1-46 FCLEX/FNCLEX 1-46 FCOM 1-47 FCOMP 1-47 FCOMPP 1-48 FDECSTP 1-48 FDISI/FNDISI 1-48 FDIV 1-49 FDIVR 1-50 FENI/FNENI 1-51 FFREE 1-51 FICOM 1-51 FICOMP 1-52 FILD 1-52 FINCSTP 1-52 FINIT/FNINIT 1-53 FIST 1-54 FISTP 1-54 fixed disk controller 1-185 fixed disk drive 1-201 fixed disk drive adapter 1-185 block diagram 1-186 command summary 1-193 control byte 1-192 data register 1-191 fixed disk controller 1-185 interface specifications 1-200 programming considerations 1-187 programming summary 1-197 ROM BIOS listing A-87 sense bytes 1-187 status register 1-187 system I/O channel interface 1-198 fixed disk drive. 1-201 electrical specifications 1-202 mechanical specifications 1-202 ``` fixed disk ROM BIOS A-87 FLD 1-55 FLDCW 1-55 FLDENV 1-56 FLDLG2 1-56 FLDLN2 1-56 FLDL2E 1-57 FLDL2T 1-57 **FLDPI 1-57** FLDZ 1-58 FLD1 1-58 floppy disk controller 1-160 **FMUL** 1-59 FNOP 1-60 FPATAN 1-60 **FPREM 1-60** FPTAN 1-61 FRNDINT 1-61 FRSTOR 1-61 form feed (printer) 1-102 FSAVE/FNSAVE 1-62 FSCALE 1-62 FSQRT 1-62 FST 1-63 FSTCW/FNSTCW 1-63 FSTENV/FNSTENV 1-64 FSTP 1-64 FSTSW/FNSTSW 1-65 FSUB 1-65 FSUBR 1-66 FTST 1-67 FWAIT 1-68 FXAM 1-68 FXCH 1-69 FXTRACT 1-70 FYL2X 1-70 FYL2XP1 1-71 # G game control adapter, 1-211 block diagram 1-211 connector specifications 1-216 F2XM1 1-71 functional description 1-212 I/O channel description 1-213 interface description 1-214 joy stick schematic diagram 1-215 glossary, H-1 graphics mode, 1-141 high resolution 1-144 low resolution 1-142 medium resolution 1-142 #### H hardware interrupt listing 1-11 home head (printer) 1-105 horizontal tab (printer) 1-102 #### I I/O address map 1-10 I/O bit map. 8255A 1-12 I/O CH CK (I/O Channel Check), I/O channel 1-20 I/O CH RDY (I/O Channel Ready), I/O channel 1-20 I/O Channel Check (I/O CH CK), I/O channel 1-20 I/O channel interface. diskette drive adapter 1-176 fixed disk drive adapter 1-187 prototype card 1-217 I/O Channel Ready (I/O CH RDY), I/O channel 1-20 I/O channel. 1-17 -I/O Channel Check (I/O CH CK) 1-20 -I/O Read Command (IOR) 1-20 -I/O Write Command (IOW) 1-21 Address Bits 0 to 19 (A0-A19) 1-20 Address Enable (AEN) 1-21 Address Latch Enable (ALE) 1-20 Data Bits 0 to 7 (D0-D7) 1-20 description 1-20 diagram 1-18 DMA Request 1 to 3 (DRQ1-DRQ3) 1-21 I/O Channel Ready (I/O CH RDY) 1-20 Interrupt Request 2 to 7 (IRQ2-IRQ7) 1-20 Memory Read Command (MEMR) 1-21 Memory Write Command (MEMW) 1-21 Oscillator (OSC) 1-19 Reset Drive (RESET DRV) 1-20 System Clock (CLK) 1-20 Terminal Count (T/C) 1-22 I/O Read Command (IOR), I/O channel 1-21 I/O Write Command (IOW), I/O channel 1-21 IBM 10MB Fixed Disk Drive 1-201 IBM 5-1/4" Diskette Drive 1-183 IBM 5-1/4" Diskette Drive Adapter 1-159 IBM 80 CPS Graphics Printer 1-91 IBM 80 CPS Matrix Printer 1-91 IBM 80 CPS Printers 1-91 IBM Asynchronous Communications Adapter 1-223 IBM Binary Synchronous Communications Adapter 1-251 IBM Color Display 1-157 IBM Color/Graphics Monitor Adapter 1-131 IBM Communications Adapter Cable 1-301 IBM Fixed Disk Drive Adapter 1-187 IBM Game Control Adapter 1-211 IBM Memory Expansion Options 1-205 IBM Monochrome Display and Printer Adapter 1-223 IBM Monochrome Display 1-129 IBM Personal Computer Math Coprocessor 1-33 IBM Printer Adapter 1-117 IBM Prototype Card 1-215 IBM Synchronous Data Link Controller Adapter 1-271 ignore paper end (printer) 1-104 INS8250. (see National Semiconductor INS8250) Intel 8088 microprocessor, arithmetic B-7 conditional transfer operations B-14 control transfer B-11 data transfer B-5 hardware interrupt listing 1-8 instruction set index B-18 instruction set matrix B-16 logic B-9 memory segmentation model B-4 operand summary B-15 processor control B-15 register model B-2 ``` second instruction byte summary B-3 segment override prefix B-4 software interrupt listing 2-4 string manipulation B-10 use of segment override B-4 Intel 8253-5 Programmable Interval Timer (see synchronous data link control communications adapter) Intel 8255A Programmable Peripheral Interface I/O bit map 1-12 Intel 8255A-5 Programmable Peripheral Interface (see synchronous data link control communications adapter) Intel 8273 SDLC Protocol Controller (see synchronous data link control communications adapter) block diagram 1-273 interrupt enable register 1-243 interrupt identification register 1-243 interrupt listing, 8088 hardware 1-11 8088 software 2-4 Interrupt Request 1 to 7 (IRQ2-IRQ7), I/O channel 1-20 interrupts, 8088 hardware 1-11 8088 software 2-4 asynchronous communications adapter 1-223 BASIC reserved 2-7 DOS reserved 2-21 special 2-7 IOR (I/O Read Command), I/O channel 1-20 IOW (I/O Write Command), I/O channel 1-21 IRQ2-IRQ7 (Interrupt Request 2 to 7), I/O channel 1-20 I joy stick, positions 1-221 schematic diagram 1-215 jumper module, asynchronous communications adapter 1-249 ``` ## K ``` keyboard extended codes, alt 2-15 break 2-16 caps lock 2-16 ctrl 2-15 pause 2-17 print screen 2-17 scroll lock 2-16 shift 2-15 shift key priorities 2-16 shift states 2-15 system reset 2-16 keyboard 1-73 BASIC screen editor special functions 2-20 character codes 2-11 commonly used functions 2-18 diagram 1-76 DOS special functions 2-20 encoding 2-11 extended functions 2-14 interface block diagram 1-75 interface connector specifications 1-78 scan codes 1-77 specifications E-1 I. light pen connector specifications 1-156 line control register 1-235 line feed (printer) 1-102 line status register 1-239 logic diagrams D-1 M math coprocessor 1-33 ``` math coprocessor 1-33 block diagram 1-37 control unit 1-37 control word 1-40 data types 1-34 exception pointers 1-41 FABS 1-44 **FADD 1-44** FBLD 1-45 **FBSTP 1-46** FCHS 1-46 FCLEX/FNCLEX 1-46 FCOM 1-47 FCOMP 1-47 FCOMPP 1-48 FDECSTP 1-48 FDISI/FNDISI 1-48 FDIV 1-49 **FDIVR 1-50** FENI/FNENI 1-51 FFREE 1-51 FICOM 1-51 FICOMP 1-52 FILD 1-52 FINCSTP 1-52 FINIT/FNINIT 1-53 FIST 1-54 FISTP 1-54 FLD 1-55 **FLDCW 1-55** FLDENV 1-56 FLDLG2 1-56 FLDLN2 1-56 FLDL2E 1-57 FLDL2T 1-57 FLDPI 1-57 FLDZ 1-58 FLD1 1-58 FMUL 1-59 FNOP 1-60 FPATAN 1-60 **FPREM** 1-60 **FPTAN** 1-61 FRNDINT 1-61 FRSTOR 1-61 FSAVE/FNSAVE 1-62 FSCALE 1-62 FSQRT 1-62 FST 1-63 FSTCW/FNSTCW 1-63 FSTENV/FNSTENV 1-64 FSTP 1-64 FSTSW/FNSTSW 1-65 FSUB 1-65 FSUBR 1-66 FTST 1-67 FWAIT 1-68 FXAM 1-68 FXCH 1-69 FXTRACT 1-70 FYL2X 1-70 FYL2XP1 1-71 F2XM1 1-71 hardware interface 1-35 instruction set 1-43 interconnection 1-36 number system 1-42 programming interface 1-34 register stack 1-38 status word 1-39 tag word 1-41 memory expansion options, 1-205 DIP module start address 1-208 memory module description 1-206 memory module pin configuration 1-207 memory option switch settings G-1 R/W memory operating characteristics 1-206 switch-configurable start address 1-208 memory locations, reserved 2-8 memory map, BIOS 2-9 system 1-13 Memory Read Command (MEMR), I/O channel 1-21 memory switch settings, G-1 extender card G-1 memory options G-1 system board G-1 ``` Memory Write Command (MEMW), I/O channel 1-21 (MEMR) Memory Read Command. I/O channel 1-21 (MEMW) Memory Write Command, I/O channel 1-21 microprocessor (see Intel 8088 microprocessor) mode control and status register 1-149 mode select register 1-151 modem control register 1-244 modem status register 1-246 monochrome display 1-129 monochrome display and printer adapter 1-123 monochrome display adapter 1-123 6845 CRT control port 1-127 6845 CRT status port 1-127 block diagram 1-124 character attributes 1-138 connector specifications 1-128 I/O address and bit map 1-127 programming considerations 1-125 monochrome display. 1-129 operating characteristics 1-129 specifications E-3 Motorola 6845 CRT Controller, (see color/graphics monitor adapter) (see monochrome display adapter) ``` ## N ``` National Semiconductor INS8250 Asynchronous (see asynchronous communications adapter) functional pin description 1-229 input signals 1-229 input/output signals 1-233 output signals 1-232 null (printer) 1-102 ``` # 0 one bit delay mode register 1-289 operating mode register 1-289 OSC (oscillator) 1-19 Oscillator (OSC), I/O channel 1-19 over-voltage/over-current (expansion unit) 1-84 over-voltage/over-current (system unit) 1-27 ``` parameter passing (ROM BIOS) 2-3 pause (keyboard extended code) 2-17 power good signal (expansion unit) 1-84 power good signal (system unit) 1-27 power supply (expansion unit) 1-82 connectors 1-83 input requirements 1-82 over-voltage/current protection 1-84 pin assignments 1-83 power good signal 1-83 Vac output 1-82 Vdc output 1-82 power supply (system unit) 1-23 connectors and pin assignments input requirements 1-24 over-voltage/current protection 1-27 pin assignments 1-26 power good signal 1-27 Vac output 1-25 Vdc output 1-25 print screen (keyboard extended code) 2-17 printer adapter, 1-117 block diagram 1-118 connector specifications 1-122 programming considerations 1-119 printer control codes. 1-101 1/8-inch line feeding 1-104 1920 bit-image graphics mode 1-110 480 bit-image graphics mode 1-107 7/72-inch line feeding 1-104 960 bit-image graphics mode 1-109 960 bit-image graphics mode normal speed 1-110 bell 1-102 cancel 1-103 cancel ignore paper end 1-105 cancel skip perforation 1-109 carriage return 1-102 clear printer buffer 1-110 compressed 1-103 compressed off 1-103 double strike 1-106 double strike off 1-107 double width 1-103, 1-110 ``` | double width off 1-103 | |---------------------------------------------------| | emphasized 1-106 | | emphasized off 1-106 | | escape 1-103 | | form feed 1-102 | | home head 1-105 | | horizontal tab 1-102 | | | | ignore paper end 1-104 | | line feed 1-102 | | null 1-102 | | printer deselected 1-103 | | printer selected 1-103 | | select character set 1 1-104 | | select character set 2 1-104 | | set horizontal tab stops 1-106 | | set lines per page 1-106 | | set skip perforation 1-109 | | set variable line feeding 1-105, 1-107 | | set vertical tabs 1-105 | | starts variable line feeding 1-105 | | subscript/superscript 1-109 | | subscript/superscript off 1-109 | | underline 1-104 | | unidirectional printing 1-109 | | vertical tab 1-102 | | printer deselected (printer) 1-103 | | printer selected (printer) 1-103 | | printer, 1-91 | | additional specifications 1-93 | | cable 1-91 | | | | connector pin assignment 1-97 control codes 1-101 | | | | graphic character set 1 1-113 | | graphic character set 2 1-115 | | interface signal descriptions 1-96 | | matrix character set 1-111 | | modes 1-100 | | parallel interface 1-96 | | parallel interface timing diagram 1-96 | | specifications 1-92, E-3 | | switch locations 1-94 | | switch settings 1-94 | | processor (see Intel 8088 micrprocessor) | | programmable baud rate generator 1-237 | | | programming considerations. asynchronous communications adapter 1-234 binary synchronous communications adapter 1-259 color/graphics monitor adapter 1-131 diskette drive adapter 1-159 extender card 1-86 fixed disk drive adapter 1-187 monochrome display adapter 1-123 printer adapter 1-123 receiver card 1-88 SDLC adapter 1-281 prototype card, 1-217 block diagram 1-218 external interface 1-222 I/O channel interface 1-219 lavout 1-219 system loading and power limitations 1-221 # Q quick reference, character set C-12 ## R ``` receiver buffer register 1-247 receiver card, 1-88 block diagram 1-89 programming considerations 1-86 register. 6845 description (color/graphic adapter) 1-146 color select (color/graphic adapter) 1-147 command status 0 (diskette drive adapter) 1-172 command status 1 (diskette drive adapter) 1-173 command status 2 (diskette drive adapter) 1-174 command status 3 (diskette drive adapter) 1-175 data (fixed disk drive adapter) 1-192 data transfer mode (SDLC) 1-288 digital output (diskette drive adapter) 1-161 DPC (diskette drive adapter) 1-175 interrupt enable (asynchronous communications) 1-243 interrupt identification (asynchronous communications) 1-241 line control (asynchronous communications) 1-234 line status (asynchronous communications) 1-239 mode control and status (color/graphics) 1-149 ``` ``` mode select (color/graphics) 1-151 modem control (asynchronous communications) 1-244 modem status (asynchronous communications) 1-246 one-bit delay mode (SDLC) 1-289 operating mode (SDLC) 1-286 receiver buffer (asynchronous communications) 1-247 serial I/O mode (SDLC) 1-288 status (color/graphics) 1-153 status (fixed disk drive adapter) 1-187 transmitter holding (asynchronous communications) 1-248 reserved interrupts. BASIC and DOS 2-7 reserved memory locations 2-7 Reset Drive (RESET DRV), I/O channel 1-19 RESET DRV (Reset Drive), I/O channel 1-19 RF modulator connector specifications 1-156 ROM BIOS, 2-2 Cassette A-74 Fixed Disk A-87 System A-2 ROM, adapter cards with 2-10 RS-232C. interface standards F-2 ``` ## S ``` scan codes. keyboard 1-77 scroll lock (keyboard extended code) 2-16 SDLC (see synchronous data link control) select character set 1 (printer) 1-104 select character set 2 (printer) 1-104 sense bytes, fixed disk drive adapter 1-189 serial I/O mode register 1-288 set horizontal tab stops (printer) 1-106 set lines per page (printer) 1-106 set skip perforation (printer) 1-109 set variable line feeding (printer) 1-105, 1-107 set vertical tabs (printer) 1-105 shift (keyboard extended code) 2-15 shift key priorities (keyboard code) 2-16 shift states (keyboard extended code) 2-15 software interrupt listing 2-4 speaker connector 1-23 speaker drive system 1-23 speaker interface 1-23 ``` ``` specifications. 80 CPS printers E-3 color display E-2 expansion unit E-2 kevboard E-1 monochrome display E-3 printer 1-92 printer (additional) 1-93 system unit E-1 stack area 2-7 starts variable line feeding (printer) 1-104 status register. color/graphics monitor adapter 1-154 fixed disk drive adapter 1-189 synchronous data link control adapter 1-282 subscript/superscript (printer) 1-109 subscript/superscript off (printer) 1-109 switch settings, G-1 diskette drive G-1 display adapter type G-1 extender card G-1 memory options G-1 printer 1-91 system board G-1 system board memory G-1 synchronous data link control communications adapter, 1-271 8253-5 interval timer control word 1-285 8253-5 progammable interval timer 1-281 8255A-5 port A assignments 1-280 8255A-5 port B assignments 1-280 8255A-5 port C assignments 1-281 8255A-5 programmable peripheral interface 1-280 8273 command phase flow chart 1-292 8273 commands 1-291 8273 control/read/write registers 8273 data interfaces 1-276 8273 elements of data transfer interface 8273 mode register commands 1-288 8273 modem control block 1-277 8273 modem control port A 1-277 8273 modem control port B 1-278 8273 modem interface 1-277 8273 protocol controller operations 1-271 8273 protocol controller structure 1-273 8273 register selection 1-274 8273 SDLC protocol controller block diagram 1-273 ``` 8273 transmit/receiver timing 1-279 block diagram 1-271 command phase 1-290 connector specifications 1-299 control/read/write logic 1-274 data transfer mode register 1-288 device addresses 1-297 execution phase 1-293 general receive 1-294 initialization/configuration commands 1-286 initializing the SDLC adapter 1-283 interface information 1-298 interrupt information 1-297 one bit delay code register 1-289 operating mode register 1-286 partial byte received codes 1-296 processor interface 1-274 programming considerations 1-281 protocol control module features 1-272 protocol controller operations 1-272 result code summary 1-296 result phase 1-291 selective receive 1-295 serial data timing block 1-279 serial I/O mode register 1-288 status register format 1-282 transmit 1-294 system block diagram 1-2 system board, 1-3 component diagram 1-7 data flow 1-8 R/W memory operating characteristics 1-202 switch settings G-1 System Clock (CLK), I/O channel 1-19 system memory map 1-13 system reset (keyboard extended code) 2-16 system ROM BIOS A-2 system unit, 1-3 cassette interface 1-31 I/O channel 1-17 I/O channel diagram 1-18 keyboard interface 1-78 power supply 1-23 speaker interface 1-22 specifications E-1 system board 1-3 #### ${f T}$ T/C (Terminal Count), I/O channel 1-22 transmitter holding register 1-248 #### U underline (printer) 1-104 unidirectional printer (printer) 1-109 ## V Vac output, expansion unit 1-82 system unit 1-25 Vdc output, expansion unit 1-82 system unit 1-25 vectors with special meanings 2-5 vertical tab (printer) 1-102 voltage interchange, asynchronous communications adapter 1-228 ## **Numerics** 1/8 inch line feeding (printer) 1-104 1920 bit-image graphics mode (printer) 1-110 480 bit-image graphics mode (printer) 1-107 6845. (see color/graphics monitor adapter) (see monochrome display adapter) 7/72 inch line feeding (printer) 1-104 8088. (see Intel 8088 microprocessor) 8250, (see asynchronous communications adapter) 8253-5. (see synchronous data link control adapter) 8255A 1-12 8255A-5. (see synchronous data link control adapter) 8273. (see synchronous data link control adapter) 960 bit-image graphics mode (printer) 1-109 960 bit-image graphics mode normal speed (printer) 1-110 #### Product Comment Form #### TECHNICAL REFERENCE 1502234 Your comments assist us in improving our products. IBM may use and distribute any of the information you supply in anyway it believes appropriate without incurring any obligation whatever. You may, of course, continue to use the information you supply. For prompt resolution to questions regarding set up, operation, program support, and new program literature, contact the Authorized IBM Personal Computer Dealer in your area. Comments: | If you wish a reply, provide your name and address in this space. | | | | | |-------------------------------------------------------------------|-------|--|--|--| | Name | | | | | | Address | | | | | | City | State | | | | | Zin Code | | | | | NO POSTAGE NECESSARY IF MAILED IN THE UNITED STATES # **BUSINESS REPLY MAIL** FIRST CLASS PERMIT NO. 123 BOCA RATON, FLORIDA 33432 POSTAGE WILL BE PAID BY ADDRESSEE IBM PERSONAL COMPUTER SALES & SERVICE P.O. BOX 1328-C BOCA RATON, FLORIDA 33432 Fold here #### Product Comment Form #### TECHNICAL REFERENCE 1502234 Your comments assist us in improving our products. IBM may use and distribute any of the information you supply in anyway it believes appropriate without incurring any obligation whatever. You may, of course, continue to use the information you supply. For prompt resolution to questions regarding set up, operation, program support, and new program literature, contact the Authorized IBM Personal Computer Dealer in your area. Comments: | If you wish a reply, provide your name and address in this space. | | | | | |-------------------------------------------------------------------|-------|--|--|--| | Name | | | | | | Address | | | | | | City | State | | | | | Zip Code | | | | | NO POSTAGE NECESSARY IF MAILED IN THE UNITED STATES # **BUSINESS REPLY MAIL** FIRST CLASS PERMIT NO. 123 BOCA RATON, FLORIDA 33432 POSTAGE WILL BE PAID BY ADDRESSEE IBM PERSONAL COMPUTER SALES & SERVICE P.O. BOX 1328-C BOCA RATON, FLORIDA 33432 Fold here #### **Product Comment Form** #### TECHNICAL REFERENCE 1502234 Your comments assist us in improving our products. IBM may use and distribute any of the information you supply in anyway it believes appropriate without incurring any obligation whatever. You may, of course, continue to use the information you supply. For prompt resolution to questions regarding set up, operation, program support, and new program literature, contact the Authorized IBM Personal Computer Dealer in your area. Comments: | If you wish a reply, provide your name and address in this space. | | | | | |-------------------------------------------------------------------|--|--|--|--| | Name | | | | | | | | | | | | City | | | | | | 7in Code | | | | | NO POSTAGE NECESSARY IF MAILED IN THE UNITED STATES # **BUSINESS REPLY MAIL** FIRST CLASS PERMIT NO. 123 BOCA RATON, FLORIDA 33432 POSTAGE WILL BE PAID BY ADDRESSEE IBM PERSONAL COMPUTER SALES & SERVICE P.O. BOX 1328-C BOCA RATON, FLORIDA 33432 Fold here #### International Business Machines Corporation P.O. Box 1328-W Boca Raton, Florida 33432