# COMMUNICATIONS PRODUCTS DATA BOOK 



## HOMSON

COMPONENTS


## TABLE OF CONTENTS

GENERAL INFORMATION Page
Alphanumerical Index ..... iv
Orderiag Information (What \#'s Mean \& How To) ..... v
List of Sales Offices ..... vii
List of Reps ..... viii
List of Distributors ..... ix
CHAPTER 1 - DATA COMMUNICATIONS
PACKET SWITCHING
MK5025 CCITT X. 25 Link Level Controller ..... 1-1
MK5025 Technical Manual ..... 1-19
ETHERNET
MK68590 - LANCE, IEEE 802.3 Ethernet Controller ..... 1-75
MK68590 - LANCE Technical Manual ..... $1-91$
MK68590 - Application Note: Interfacing LANCE to MK68000 ..... 1-153
MK68591/2 - IEEE 802.3 Ethernet Serial Interface Adaptor ..... 1-247
STARLAN
MK5030-1M Bit/Sec Starlan Hub ..... 1-261
MK5032 - Starlan Controller (1-10 Mbps) ..... 1-277
MK5033 - Generic Manchester Encoder/Decoder ..... 1-293
MK5035 - Starlan Station (Use with MK68590, 82586 at 6 \& 8 MHz ) ..... 1-309
MK50351 - Starlan Station (Use with MK5032, 82588 at 8 \& 10 MHz ) ..... 1-323
CHAPTER 2 - MODEM ICs
SINGLE CHIP
TSG7515 - Bell 212A MODEM - 1200, 600 BPS DPSK; 300 BPS FSK (Bell 212A, Bell 103, \& V.22A/B) ..... 2-1
Application Note - TSG7515 ..... 2-17
LINE INTERFACE
TEA7868 - MODEM to Telephone Line Direct Interface ..... 2-103
DSP BASED MODEMS - See DIGITAL SIGNAL PROCESSORS \& PERIPHERALS
MODEM Standards Coverage ..... 2-117

- V. 32 Echo Cancelling Software Application Note(Contact factory direct 214/466-6316)
TS7524-2400 bps Chip Set - (V. 22 Bis, V.22, Bell 212/V.23, V.21, Bell 103) ..... 2-119
CHAPTER 3 - DIGITAL SIGNAL PROCESSORS \& PERIPHERALS DIGITAL SIGNAL PROCESSORS
TS68930 - High Performance, 25 MHz ..... 3-1
TS68931 - ROM-less version of TS68930 ..... 3-1
DEVELOPMENT TOOLS
SOFTWARE:
PSIMAC - Macro Assembler for VAX \& IBM Hosts ..... 3-53
PSIMUL - Simulator for VAX Host ..... 3-55
PSILIB - DSP Library for VAX \& IBM Hosts .....  3-57
HARDWARE:
EVAPSI - Real-Time Emulation Board ..... 3-59
HDSPSI - Hardware Development System ..... 3-61
EVMMAFE - Evaluation Board for MODEM Analog Front End ..... 3-63
PSIREPROM - TS68931 Module with External Coefficient and Program Memory ..... 3-65


## TABLE OF CONTENTS

CHAPTER 3 (cont'd) Page
ANALOG FRONT END
TS68950 - Analog Front End Transmitter ..... 3-67
TS68951 - Analog Front End Receiver ..... 3-81
TS68952 - Analog Front End Clock Generator ..... 3-105
CHAPTER 4 - SUBSCRIBER LINE CARD COMPONENTS
SUBSCRIBER BOARD ICs
CODEC II G (CODEC, FILTERS, \& TIME SLOT ASSIGNMENT)
TS5070 - Two port assignments and 6 interface latches ..... 4-1
TS5071 - One port assignment and 5 interface latches ..... 4-1
CODEC W/FILTER (COMBINATION)
ETC5054 - $\mu$-Law, Single Channel ..... 4-25
ETC5064- $\mu$-Law, Single Channel with Power Amplifiers ..... 4-39
ETC5057 - A-Law, Single Channel ..... 4-25
ETC5067-A-Law, Single Channel with Power Amplifiers ..... 4-39
CODEC's
MK5116 - $\mu$-Law, Serial Output ..... 4-53
MK5151 - $\mu$-Law, Serial Output with AB signalling ..... 4-63
MK5156 - A-Law, Serial Output ..... 4-75

- App. Note "Integrated PCM CODEC Technology Update ..... 4-89
FILTERS
ETC5040-CMOS Single channel PCM filter ..... 4-95
SUBSCRIBER LINE INTERFACE CIRCUIT (SLIC)
TDB7711 - Low Voltage Interface ..... 4-105
TDB7722 - High Voltage Interface ..... 4-105
TRUNK ICs
EFB73321 - PCM Clock Recovery ..... 4-113
Application Note: EF73321 \& EF7333 ..... 4-125
CHAPTER 5 - TELEPHONE SET ICs
DIALERS
REPERTORY TONEPULSE ${ }^{m}$ DIALERS
Comparison of TCMC TonePulse ${ }^{\text {m" }}$ Dialers ..... 5-1
MK5375 - Ten Memory TonePulse ${ }^{m \times 1}$ switchable dialer ..... 5-3
MK5376 - Same as MK5375 with added options ..... 5-15
MK53761 - Ten Memory TonePulse Dialer with Continuous Tone ..... 5-25
MK53762-Same as MK53761, with Single Key Redial of the Ten Memories ..... 5-37
MK53763-13 Memory Repertory World Dialer"m with Single Key Autodialing ..... 5-49
- Applications Note: MK53761 ..... 5-51
- Applications Note: MK53762 ..... 5-53
- Applications Note: "MK5375 Typical Applications: No Battery Back-Up \& Continuous Tone" ..... 5-55


## TABLE OF CONTENTS

CHAPTER 5 (cont'd) Page
TONEPULSEM DIALERS
MK5370 - Low cost TonePulsem Dialer for Low End Apps ..... 5-61
MK5371 - TonePulse ${ }^{\text {mi }}$ with Redial ..... 5-73
MK53721 - TonePulsem World Dialer"m with Redial ..... 5-89
MK53731-TonePulse" ${ }^{\text {mi }}$ with 28 Digit Redial and Continuous Tone ..... 5-91
TONE DIALERS
MK5380 - Industry Standard DTMF Generator ..... 5-103
SINGLE CHIP TELEPHONES
TEA3046-2 to 4 Wire Conversion and DTMF Generator ..... 5-111
LOUD SPEAKER AMPLIFIERS
TEA7531 - Loudspeaker Amplifier ..... 5-125
CHAPTER 6 - HIGH SPEED DATA CONVERSION FLASH CONVERTERS
TS8306-6-Bit Flash ADC, 20 MHz ..... 6-1
TS8308-8-Bit Flash ADC, 20 MHz ..... 6-7
TS8328-8-Bit Flash ADC (min. version of TS8308) ..... 6-19
CHAPTER 7 - INTEGRATED CIRCUITS SHORT FORM CATALOG

| Device | Page | Device | Page | Device | Page |
| :--- | ---: | :--- | ---: | :--- | ---: |
| EFB73321 | $4-113$ | MK5156 | $4-75$ | PSIREPROM | $3-65$ |
| ETC5040 | $4-95$ | MK5370 | $5-61$ | TDB7711 | $4-105$ |
| ETC5054 | $4-25$ | MK5371 | $5-73$ | TDB7722 | $4-105$ |
| ETC5057 | $4-25$ | MK53721 | $5-89$ | TEA3046 | $5-111$ |
| ETC5064 | $4-39$ | MK53731 | $5-91$ | TEA7531 | $5-125$ |
| ETC5067 | $4-39$ | MK5375 | $5-3$ | TEA7868 | $2-103$ |
| EVAPSI | $3-59$ | MK5376 | $5-15$ | TS5070 | $4-1$ |
| EVMMAFE | $3-63$ | MK53761 | $5-25$ | TS5071 | $4-1$ |
| HDSPSI | $3-61$ | MK53762 | $5-37$ | TS68930 | $3-1$ |
| MK5025 | $1-1$ | MK53763 | $5-49$ | TS68931 | $3-1$ |
| MK5030 | $1-261$ | MK5380 | $5-103$ | TS68950 | $3-67$ |
| MK5032 | $1-277$ | MK68590 | $1-75$ | TS68951 | $3-81$ |
| MK5033 | $1-293$ | MK68591 | $1-247$ | TS68952 | $3-105$ |
| MK5035 | $1-309$ | MK68592 | $1-247$ | TSG7515 | $2-1$ |
| MK50351 | $1-323$ | PSIMAC | $3-53$ |  |  |
| MK5116 | $4-53$ | PSIMUL | $3-55$ |  |  |
| MK5151 | $4-63$ | PSILIB | $3-57$ |  |  |




## THOMSON - MOSTEK TECHNICAL SUPPORT, PRODUCT MARKETING

FOR INTEGRATED CIRCUITS: (Corporate Headquarters)<br>1310 Electronics<br>Carrollton, TX 75006<br>214/466-6000<br>TWX 910-860-5437

FOR DISCRETE DEVICES AND RF \& MICROWAVE TRANSISTORS:
16 Commerce Drive
Montgomeryville, PA 18936-1002
215/362-8500

## U.S. AND CANADIAN SALES OFFICES:

## WESTERN AREA:

Thomson Components - Mostek Corporation 2540 Mission College Blvd
Suite 104
Santa Clara, CA 95054
408/970-8585
FAX 408-970-8737

Thomson Components - Mostek Corporation
18004 Skypark Circle
Suite 140
Irvine, CA 92714
714/250-0455
FAX 714/261-1505
Thomson Components - Mostek Corporation
6203 Variel Ave
Unit A, P.O. Box 4051
Woodland Hills, CA 91367
818/887-1010
FAX 818/702-0725
Thomson Components - Mostek Corporation
601 South Bowen St.
Longmont, CO 80501
303/449-9000
FAX 303/651-7976
Thomson Components - Mostek Corporation
1000 E. Bell
Phoenix, AZ 85222
602/867-6340
FAX 602/867-6102
Thomson Components - Mostek Corporation 7155 SW Varns St.
Tigard, OR 97223-8057
503/620-5517
FAX 503/639-3591

## CENTRAL AREA:

Thomson Components - Mostek Corporation 1310 Electronics
MS1137
Carrollton, TX 75006
214/466-8844
TWX 910-860-5437

Thomson Components - Mostek Corporation 600 N. Meacham
Suite 304
Schaumburg, IL 60196
312/490-1890
FAX 312/490-1899
Thomson Components - Mostek Corporation
3215 Steck Ave.
Suite 202
Austin, TX 78758
512/451-4061
TWX 910-874-2007

## CANADA

Thomson Components - Mostek Corporation
16 Davenrich Court
Brampton, Ontario L6Z 1W6
416/846-5008
FAX 416/454-4328

Western Canada
Call 503/620-5517

## EASTERN AREA:

Thomson Components - Mostek Corporation 83 Cambridge Street
Suite 2A
Burlington, MA 01803
617/273-3310
FAX 617/272-2467

Thomson Components - Mostek Corporation The Pavilions at Greentree
Route \#73, Suite 101
Marlton, NJ 08053
609/596-9200
FAX 609/424-7437
Thomson Components - Mostek Corporation 4414 Evangel Cr. \#C
Huntsville, AL 35816
205/830-9036
FAX 205/830-9038
Thomson Components - Mostek Corporation 387 Hooker Avenue
Office No. 2
Poughkeepsie, NY 12603
914/454-8813
FAX 914/454-1320
Thomson Components - Mostek Corporation 5890 Sawmill Rd.
Suite 204
Dublin, Ohio 43017
614/761-0676
FAX 614/761-2305
Thomson Components - Mostek Corporation
6045 Atlantic Blvd.
Suite 104
Norcross, GA 30071
404/662-1588
FAX 404/662-1561

FOR ALL OTHER COUNTRIES
Thomson Semiconducteurs
43, Avenue de L'Europe
78140 Vélizy-Villacoublay/France
Tél: (1) 394697 19/Télex: 204780 F or contact Corporate Headquarters

## U.S. AND CANADIAN REPRESENTATIVES

## ALABAMA <br> Rep, Inc.

11535 Gilleland Rd.
Huntsville, AL 35803
(205) 881-9270

FAX (205) 882-6692

## CONNECTICUT

Scientific Components
315 Highland Ave., Suite 101
Cheshire, CT 06410
(203) 272-2963

FAX (203) 271-3048

## FLORIDA

Lawrence Associates
5021 N. Dixie Hwy.
Boca Raton, FL 33431
(305) 368-7373

Sales Engineering Concepts, Inc. 926 Great Pond Dr.
Suite 2002
Altamonte Springs, FL 32714
(305) 682-4800

FAX (305) 682-6491
Sales Engineering Concepts, Inc.
1000 S. Federal Hwy.
Suite 204
Deerfield Beach, FL 3344
(305) 426-4601

TWX 510-600-7740

## GEORGIA

Rep, Inc.
1944 Northlake Parkway
Tucker, GA 30084
(404) 938-4358

FAX (404) 938-0194

## ILLINOIS

Eagle Technical Sales, Inc.* 1805 B. Hicks Rd.
Rolling Meadows, IL 60008
(312) 991-0700

## INDIANA

J \& B Engineering Sales Co.* 2420 Coliseum Blvd.
Ft. Wayne, IN 46805
M/S Sales Associates, Inc
7319 W. Jefferson Blvd.
Ft. Wayne, IN 46804
(219) 436-3023

FAX (219) 436-3026
M/S Sales Associates, Inc
1425 E. 86th St., Suite 3 Indianapolis, IN 46240
(317) 257-8916

IOWA
Rep Associates
980 Arica Ave.
Marion, IA 52302
(319) 373-0152

## KANSAS

Rush \& West Associates
107 N. Chester Street
Olathe, KS 66061
(913) $764-2700$

TWX 910-380-8110

## MARYLAND

Tri-Mark Inc.
1410 Crain Hwy. NW
Glen Burnie, MD 21061
(301) 761-6000

FAX (301) 761-6006

## MASSACHUSETTS

A/D Nova Sales, Inc.*
83 Cambridge St.
Suite 2D
Burlington, MA 01803
(617) 270-9600

FAX (617) 272-2467
Conti-Younger Assoc.
12 Blanchard Rd.
Burlington, MA 01803
(617) 273-1583

FAX (617) 270-0301

## MICHIGAN

Electronic Sources, Inc. 8014 W. Grand River
Suite 6
Brighton, MI 48116
(313) 227-3598

FAX (313) 227-5655
Centech, Inc.*
10312 E. 63rd Terrace
Raytown, MI 64133
(816) 358-8100

## MINNESOTA

Horizon
8053 East Bloomington Freeway
Bloomington, MN 55420
(612) 884-6515

FAX (612) 888-3073

## MISSOURI

Rush \& West Associates
2170 Mason Rd.
St. Louis, MO 63131
(314) 965-3322

TWX 910-752-653
TELEX 752653
NEW JERSEY
Tritek Sales, Inc.
21 E. Euclid Ave.
Haddonfield, NJ 08033
(609) 429-1551

FAX (609) 429-4915
NE Components
189-191 Godwin Ave.
Wyckoff, NJ 07481
(201) 848-1100

## NEW YORK

Empire Technical Assoc.
33 West State St.
Suite 211B
Binghamton, NY 13901
(607) 772-0651

Empire Technical Assoc.
1551 E. Genesse St
Skaneateles, NY 13152
(315) 685-5703

GT Sales
34 Grand Blvd.
Brentwood, NY 11717
(516) 231-0270

FAX (516) 273-1247

## NORTH CAROLINA

Rep, Inc.
6407 Idlewild Rd.
Suite 425
Charlotte, NC 28212
(704) 563-5554

FAX (704) 563-7507
Rep, Inc.
2500 Gateway Centre Blvd
Suite 400
Morrisville, NC 27560
(919) 469-9474

FAX (919) 481-3877

оніO
Five Star Electronics 6200 S.O.M. Center Road
Suite B 21
Solon, OH 44139
(216) 349-1611

Tom Mulligan Co.*
166 N.W. Professional Plaza
Columbus, OH 43220
(614) 457-2242

## PENNSYLVANIA

M. Lader Company

456 Germantown Pike
Lafayette Hill, PA 19444
(215) 825-3177

TENNESSEE
Rep, Inc.
113 S. Branner St.
Jefferson City, TN 37760
(615) 475-9012

FAX (615) 475-6340

## WISCONSIN

Heartland Technical Marketing
3846 Wisconsin Ave.
Milwaukee, WI 53208
(414) 931-0606

## CANADA

Solution Electronic Sales
8557 Government St.
Suite 103
Burnaby, B.C.
Canada V3N 459
(604) 421-9111

FAX (604) 421-2373

## U.S. AND CANADIAN DISTRIBUTORS

ALABAMA
Marshall Industries
3313 S. Memorial Pkwy. Huntsville, AL 35801 (205) 881-9235

Quality Components, S.E. 4900 University Square \#207 Huntsville, AL 35817 (205) 830-1881

Pioneer Technologies Group 4825 University Square Huntsville, AL 35805 (205) 837-9300

Schweber Electronics 4930-A Corporate Drive Huntsville, AL 35805 (205) 895-0480

## ARIZONA

Kierulff Electronics
4134 E. Wood Street
Phoenix, AZ 85040
(602) 437-0750

Marshall Industries
835 West 22nd St.
Tempe, AZ 85282
(602) 968-6181

Schweber Electronics 11049 North 23rd Drive Suite 100
Phoenix, AZ 85029
(602) 997-4874

## ARKANSAS

See Oklahoma

## CALIFORNIA

Integrated Electronics Corp. 7000 Franklin Blvd., Suite 625 Sacramento, CA 95823
(916) 424-5297

Integrated Electronics Corp.
2170 Paragon Drive
San Jose, CA 95131
(408) 435-1000

ITAL Sales
15405 Proctor Avenue City of Industry, CA 91745 (818) 968-8515

Kierulff Electronics 9800 Variel Avenue Chatsworth, CA 91311 (818) 407-2500

Kierulff Electronics 5650 Jillson St.
Los Angeles, CA 90040
(213) 725-0325

Kierulff Electronics
8797 Balboa Avenue
San Diego, CA 92123
(619) 278-2112

Kierulff Electronics
1180 Murphy Avenue
San Jose, CA 95131
(408) 971-2600

Kierulff Electronics
14101 Franklin Avenue
Tustin, CA 92680
(714) 731-5711

Marshall Industries
One Morgan
Irvine, CA 92715
(714) 458-5395

Marshall Industries 9710 DeSoto Avenue Chatsworth, CA 91311 (818) 407-0101

Marshall Industries 3039 Kilgore Ave., \#140
Rancho Cordova, CA 95670 (916) 635-9700

Marshall Industries 10105 Carroll Canyon Rd.
San Diego, CA 92131
(619) 578-9600

Marshall Industries 336 Los Coches St Milpitas, CA 95035
(408) 943-4600

Schweber Electronics 21139 Victory Blvd. Conoga Park, CA 91303 (818) 999-4702

Schweber Electronics 1225 West 190th Street Suite 360
Gardena, CA 90248
(213) $327-8409$

Schweber Electronics 17822 Gillette Avenue Irvine, CA 92714
(714) 863-0264

FAX (714) 863-0200 (X500)
Schweber Electronics 1771 Tribute Rd. Suite B
Sacramento, CA 95815
(916) 929-9732

FAX (916) 929-5608
Schweber Electronics
6750 Nancy Ridge Drive
San Diego, CA 92121
(619) 450-0454

TWX 910-335-1155
Schweber Electronics
90 E. Tasman Drive
San Jose, CA 95131
(408) $946-7171$

Zeus Components
1130 Hawk Circle
Anaheim, CA 92807
(714) 632-6880

TWX 910-591-1696
FAX (714) 630-8770
Zeus Components
1580 Old Oakland Road
Suite C205/C206
San Jose, CA 95131
(408) 998-5121

TWX 408-628-96083
FAX (408) 998-0285

COLORADO
Integrated Electronics Corp.
5750 N. Logan Street
Denver, CO 80216
(303) 292-6121

Kierulff Electronics
7060 South Tuscon Way
Englewood, CO 80112
(303) 790-4444

Marshall Industries
7000 North Broadway
Denver, CO 80221
(303) 427-1818

Schweber Electronics
8955 E. Nicholas, Bldg. 2
Englewood, CO 80221
(303) 799-0258

## CONNECTICUT

Greene-Shaw
1475 Whalley Avenue
New Haven, CT 06525
(203) 397-0710

TWX 92-2498
Marshall Industries
20 Sterling Drive
Barnes Industrial Park, N.
P.O. Box 200

Wallingford, CT 06492-0200
(203) 265-3822

Pioneer-Standard
112 Main Street
Norwalk, CT 06851
(203) 853-1515

TWX 710-468-3373
FAX (203) 838-9901
Schweber Electronics
Commercial Industrial Park
Finance Drive
Danbury, CT 06810
(203) 748-7080

TWX 710-456-9405

## DELAWARE

See New Jersey
Pennsylvania

## FLORIDA

All American Semiconductor
16251 N.W. 54th Avenue
Miami, FL 33014
(305) 621-8282

800-327-6237
Marshall Industries
4205 34th St., S.W
Orlando, FL 32811
(305) 841-1878
(305) 841-1878

Pioneer Technologies Group
337 S. North Lake, \#1000
Altamonte Springs, FL 32701
(305) 834-9090

TWX 810-853-0284
Pioneer Technologies Group
674 S. Military Trail
Deerfield Beach, FL 33441
(305) 428-8871

TWX 510-955-9653

Schweber Electronics
215 North Lake Blvd.
Altamonte Springs, FL 32701
(305) 331-7555

TWX 510-954-0304
Schweber Electronics
3665 Park Central Blvd. N.
Pompano Beach, FL 33064
(305) 977-7511

TWX 510-954-0304
Zeus Components
1750 West Broadway
Suite 114
Oviedo, FL 32765
(305) 365-3000

TWX 910-380-7430
FAX (305) 365-2356

## GEORGIA

Dixie Electronics
1234 Gordon Park Road
Augusta, GA 30901
(404) 722-2055

Pioneer Technologies Group
3100 F. Northwoods Place
Norcross, GA 30071
(404) 448-1711

TWX 810-766-4515
Quality Components
6145 N. Belt Parkway \#B
Norcross, GA 30071
(404) 449-9508

TWX 510-601-5297
629-32421
Schweber Electronics
303 Research Drive
Suite 210
Norcross, GA 30092
(404) 449-9170

TWX 810-766-1592
ILLINOIS
Advent Electronics
7110-16 N. Lyndon St.
Rosemont, IL 60018
(312) 297-6200

Kierulff Electronics
1140 W. Thorndale Ave.
Itasca, IL 60143
(312) 250-0500

Marshall Industries
1261 Wiley Road
\#F
Schaumburg, IL 60195 .
(312) 490-0155

Pioneer-Standard
1551 Carmen Drive
Elk Grove Village, IL 60007
(312) 437-9680

Schweber Electronics
904 Cambridge Drive
Elk Grove Village, IL 60007
(312) $364-3750$

TWX 910-222-3453

INDIANA
Advent Electronics
8446 Moller Road
Indianapolis, IN 46268
(317) 872-4910

TWX 810-341-3228
Marshall Industries
6990 Corporate Dr.
Indianapolis, IN 46278
(317) 297-0483

Pioneer-Standard
6408 Castleplace Drive
Indianapolis, IN 46250
(317) 849-7300

TWX 810-260-1794

## IOWA

Advent Electronics
682 58th Avenue, Ct. SW
Cedar Rapids, IA 52404
(319) 363-0221

TWX 910-525-1337
Schweber Electronics
5270 North Park Place, NE
Cedar Rapids, IA 52402
(319) 373-1417

## KANSAS

Marshall Industries
8321 Melrose Dr.
Lenexa, KS 66214
(913) 492-3121

Schweber Electronics 10300 West 103rd Street
Suite 200
Overland Park, KS 66214
(913) 492-2922

KENTUCKY
See Indiana
LOUISIANA
See Texas

## MAINE

See Massachusetts

## MARYLAND

Marshall Industries
8445 Helgerman Court
Gaithersburg, MD 20877
(301) 840-9450

Pioneer Technologies Group
9100 Gaither Road
Gaithersburg, MD 20877
(301) 921-0660

TWX 710-828-0545
Schweber Electronics
9330 Gaither Road
Gaithersburg, MD 20877
(301) 840-5900

TWX 710-828-9749
Zeus Components
8930-A Route 108
Columbia, MD 21045
(301) 997-1118

TWX 910-380-3554
FAX (301) 964,-9784

## MASSACHUSETTS

Greene-Shaw
70 Bridge Street
Newton, MA 02195
(617) 969-8900

TWX 922498
Kierulff Electronics
13 Fortune Drive
Billerica, MA 01821
(617) 667-8331

Lionex Corporation
36 Jonspin Road
Wilmington, MA 01887
(617) 657-5170

FAX (617) 657-6008
Marshall Industries
One Wilshire Road
Burlington, MA 01803
(617) 272-8200

Pioneer-Standard
44 Hartwell Ave.
Lexington, MA 02173
Schweber Electronics
25 Wiggins Avenue
Bedford, MA 01730
(617) 275-5100

TWX 710-326-0268
Zeus Components
429 Marrett Road
Lexington, MA 02173
(617) 863-8800

TWX 710-326-7604
FAX (617) 863-8807

## MICHIGAN

Advent Electronics 24713 Crestview Ct. Farmington Hills, MI 48018 (313) 477-1650

Pioneer-Standard
4505 Broadmoor Avenue SE
Grand Rapids, MI 49508
(616) 698-1800

TWX 510-600-8456
Pioneer-Standard
13485 Stamford
Livonia, MI 48150
(313) 525-1800

TWX 810-242-3271
Schweber Electronics
12060 Hubbard Ave. CN3306
Livonia, MI 48150
(313) 525-8100

TWX 810-242-2983
MINNESOTA
Kierulff Electronics
7667 Cahill Road
Edina, MN 55435
(612) $941-7500$

Marshall Industries
3800 Annapolis Lane
Plymouth, MN 55441
(612) 559-2211

Pioneer Standard
10203 Bren Road East
Minnetonka, MN 55343
(612) 935-5444

TWX 910-576-2738
Schweber Electronics
7424 W. 78th Street
Edina, MN 55435
(612) 941-5280

TWX 910-576-3167
MISSISSIPPI
See Texas

## MISSOURI

Kierulff Electronics
11804 Borman Drive
St. Louis, MO 63146
(314) 997-4956

TWX 910-762-0721
Schweber Electronics
502 Earth City Expressway
Suite 203
Earth City, MO 63045
(314) 739-0526

TWX 43-4065
montana
See California
NEBRASKA
See lowa
NEW HAMPSHIRE
Schweber Electronics
Bedford Farms Bldg. \#2
Manchester, NH 03102
(603) 625-2250

TWX 710-220-7572
FAX (603) 625-5710

## NEW JERSEY

Kierulff Electronics
37 Kulick Road
Fairfield, NJ 07006
(201) 575-6750

Marshall Industries
101 Fairfield Rd.
Fairfield, NJ 07006
(201) 882-0320

Pioneer-Standard
45 Route 46
Pine Brook, NJ 07058
(201) 575-3510

TWX 710-734-4382
Schweber Electronics
18 Madison Road
Fairfield, NJ 07006
(201) 227-7880

TWX 710-734-4305
Solid State
46 Farrand Street
Bloomfield, NJ 07003
(201) 429-8700

TWX 710-994-4780
FAX (201) 429-8683
NEW YORK
Add Electronics
7 Adier Drive
E. Syracuse, NY 13057
(315) 437-0300

Add Electronics
7375 Pittsford-Victor Rd.
Victor, NY 14564
Marshall Industries
129 Brown St.
Johnson City, NY 13790
Marshall Industries
1280 Scottsville Rd.
Rochester, NY 14624
Nu-Horizons Electronics
6000 New Horizons Blvd.
N. Amityville, NY 11701
(516) 226-6000

Pioneer-Standard
840 Fairport Park
Fairport, NY 14450
(716) 381-7070

TWX 510-253-7001
FAX (716) 381-5955
Pioneer-Standard
1806 Vestal Pkwy. East
Vestal, NY 13850
(607) 748-8211

TWX 510-252-0893
Pioneer-Standard
Crossways Park West
Woodbury, NY 11797
(516) 921-8700

TWX 510-221-2184
FAX (516) 921-2143
Schweber Electronics
3 Townline Circle
Rochester, NY 14623
(716) 424-2222

TWX 710-541-0601
Schweber Electronics
Jericho Turnpike
Westbury, NY 11590
(516) 334-7474

TWX 510-220-1365
Zeus Components
100 Midland Avenue
Port Chester, NY 10573
(914) 937.7400

TWX 710-567-1248
FAX (914) 937-2553

## NORTH CAROLINA

Dixie Electronics
2220 S. Tryon Street
Chariotte, NC 28234
(704) 377-4348

Dixie Electronics
1021 R. Burke St.
Winston-Salem, NC 27102
(919) 724-5961

Hammond Electronics
2923 Pacific Avenue
Greensboro, NC 27406
(919) 275-6391

TWX 628-94645
Pioneer Technologies Group
9801 A Southern Pine Blvd.
Charlotte, NC 28210
(704) 527-8188

TWX 810-621-0366
Quality Components, S.E.
2940-15 Trawick Road
Raleigh, NC 27604
(919) 876-7767

Schweber Electronics
5285 North Blvd.
Raleigh, NC 27604
(919) $876-0000$

TWX 510-928-0531

## NORTH DAKOTA

See Minnesota
OHIO
Kierulff Electronics
476 Windsor Park Drive
Dayton, OH 45459
(513) 439-0045

## U.S. AND CANADIAN DISTRIBUTORS

OHIO (cont.)
Marshall Industries
6212 Executive Blvd.
Dayton, OH 45424
(513) 236-8088

Marshall Industries 59058 Harper Road
Solon, OH 44139
(216) 248-1788

Pioneer-Standard
4800 East 131st Street
Cleveland, OH 44405
(216) 587-3600

TWX 810-421-0011
Pioneer-Standard
4433 Interpoint Blvd.
Dayton, OH 45424
(513) 236-9900

TWX 810-459-1622
Schweber Electronics
23880 Commerce Park Rd.
Beachwood, OH 44122
(216) 464-2970

TWX 810-427-9441
Schweber Electronics
7865 Paragon Road
Suite 210
Dayton, OH 45459
(513) 439-1800

Zeus (Televox)-
2593 Lance Drive
Dayton, OH 45409
(513) 294-4499

TWX 75-9251
FAX (513) 294-6620
OKLAHOMA
Quality Components
9934 East 21st South
Tulsa, OK 74129
(918) 664-8812

TWX 910-860-5459
629-28599
Schweber Electronics
4815 South Sheridan
Fountain Plaza, Suite 109
Tulsa, OK 74145
(918) 622-8000

## OREGON

Almac Electronics Corp.
1885 N.W. 169th Place
Beaverton, OR 98006
(503) 629-8090

FAX (503) 645-0611
TWX 910-467-8743
Kierulff Electronics
14273 N.W. Science Park Drive
Portland, OR 97229
(503) 641-9150

Marshall Industries
8333 S.W. Cirrus Dr.
Beaverton, OR 97005
(503) 644-5050

PENnsYLVANIA
Almo Electronics, Inc.
9815 Roosevelt Blvd.
Philadelphia, PA 19114
(215) 698-4063

TLX 476-1218
FAX (215) 969-6768

Pioneer-Standard
259 Kappa Drive
Pittsburgh, PA 15238
(412) 782-2300

TWX 710-795-3122
Pioneer Technologies Group
261 Gibraltar Road
Horsham, PA 19044
(215) 674-4000

TWX 510-665-6778
Schweber Electronics
900 Business Center Dr.
Horsham, PA 19044
(215) 441-0600

TWX 510-685-6540
Schweber Electronics
1000 R.I.D.C. Plaza
Suite 203
Pittsburgh, PA 15238
(412) 782-1600

TWX 810-427-9441
RHODE ISLAND
See Massachusetts
New York
SOUTH CAROLINA
Dixie Electronics
1900 Barnwell Street
Columbia, SC 29202
(803) 779-5332

TLX 810-666-2620
FAX (803) 765-9276
Dixie Electronics
4909 Pelham Rd.
Greenville, SC 29606
(803) 297-1435

Dixie Electronics
\#6 Pepperhill Square
7525 Brandywine Road
N. Charleston, SC 29410
(803) 552-2671

SOUTH DAKOTA
See Minnesota
TENNESSEE
Dixie Electronics
Box 8215 Suncrest Drive
Gray, TN 37615
(615) $477-3838$

Dixie Electronics
6408 Clinton Highway
Knoxville, TN 27912
(615) 938-4131

## TEXAS

Kierulff Electronics
3007 Longhorn Blvd.
Austin, TX 78759
Kierulff Electronics
9610 Skillman Ave.
Dallas, TX 75243
(214) 343-2400

Marshall Industries
2045 Chenault St.
Carrollton, TX 75006
(214) 233-5200

FAX (214) 770-0675

Pioneer-Standard
13710 Omega Road
Dallas, TX 75234
(214) 386-7300

TWX 910-860-5563
Pioneer-Standard
9901 Burnet Road
Austin, TX 78758
(512) 835-4000

TWX 910-874-1323
Pioneer-Standard
5853 Point West Drive
Houston, TX 77036
(713) 988-5555

TWX 910-881-1606
Quality Components
4257 Kellway Circle
Addison, TX 75001
(214) 733-4300

TWX 910-860-5459
Quality Components
1005 Industrial Blvd.
Sugarland, TX 77478
(713) 240-2255

TWX 62927026
Quality Components
2120 M. Braker Lane
Austin, TX 78758
(512) 835-0220

TWX 324930
Schweber Electronics
4202 Beltway Drive
Dallas, TX 75234
(214) 661-5010

TWX 910-860-5493
Schweber Electronics
6300 La Calma Drive
Suite 240
Austin, TX 78752
(512) 458-8253

TWX 910-874-2045
Schweber Electronics
10625 Richmond, Suite 100
Houston, TX 77042
(713) 784-3600

TWX 910-881-4836
Zeus Components
1800 North Glenville
Suite 120
Richardson, TX 75081
(214) 783-7010

TWX 910-867-9422
FAX (214) 234-4385

## UTAH

Integrated Electronics Corp. 101 N. 700 West
N. Salt Lake City, UT 84054
(801) 298-1869

Kierulff Electronics
1846 Parkway Blvd.
Salt Lake City, UT 84119
(801) 973-6913

Marshall Industries
3501 South Main St
Salt Lake City, UT 84115
(801) 261-0901

## VERMONT

See New York

VIRGINIA
See Maryland

## WASHINGTON

Almac Electronics Corp.
14360 S.E. Eastgate Way
Bellevue, WA 98007
(206) 643-9992

TWX 910-444-2067
FAX (206) 746-7425
Almac Electronics Corp.
East 10905 Montgomery
Spokane, WA 99206
(509) 924-9500

TWX 510-773-1855
FAX (509) 928-6096
Kierulff Electronics
19450 68th Ave.
South Kent, WA 98032
(206) 575-4420

Marshall Industries
14102 N.E. 21st St.
Bellevue, WA 98007
(206) 747-9100

WASHINGTON D.C.
See Maryland
WEST VIRGINIA
See Ohio
Pennsylvania
Maryland

## WISCONSIN

Kierulff Electronics
2238-E West Bluemound Road
Waukesha, WI 53186
(414) 784-8160

Marshall Industries
235 North Executive Dr
\#305
Brookfield, WI 53005
(414) 797-8400

Schweber Electronics
3050 South Calhoun Rd.
New Berlin, WI 53151
(414) 784-9020

## WYOMING

See Oregon
Washington
CANADA
R.A.E. Industrial

3455 Gardner Court
Burnaby, B.C.
(604) 291-8866

TWX 610-929-3065
R.A.E. Industrial

11680 170th Street
Edmonton, Alberta
T5S 1.17
(403) 451-4001

TWX 037-2653
Zentronics
8 Tilbury Court
Brampton, Ontario
LбT उT4
(416) 451-9600

TWX 06-97678
FAX (416) 451-8320

## U.S. AND CANADIAN DISTRIBUTORS

CANADA (cont.)
Zentronics
3300-14 Ave., NE Bay $\# 1$
Calgary, Alberta
T2A 6 J 4
(403) 272-1021

Zentronics
155 Colonnade, S. \#17/18
Nepean, Ontario
K2E 7K1
(613) 226-8840

TWX 06-97698
Zentronics
11400 Bridgeport Rd. \#108
Richmond, B.C.
V6X 1 T2
(604) 273-5575

TWX 04-355844

Zentronics
817 McCaffrey Street
St. Laurent, Quebec
H4T 1N3
(514) 737-9700

TWX 05-824826
Zentronics
564 Weber Street, N. \#10
Waterloo, Ontario
N21 5C6
(519) 884-5700

TWX 06-97678

## Zentronics

590 Berry Street
Winnipeg, Manitoba
R3H OS 1
(204) 775-8661

TWX 06-97678
Future Electronics
3220 5th Avenue, N.E.
Calgary, Alberta
T2A 5N1
(403) 235-5325

Future Electronics
82 St. Regis Crescent N
Downsview, Ontario
M3J 1 Z3
(416) 638-4771

TWX 610-491-1470
FAX (416) 638-2936

Future Electronics
5312 Calgary Trail South
Edmonton, Alberta
T6H 4J8
(403) 438-2858

Future Electronics
Hymus Blvd.
Pointe Claire
Montreal, Quebec
H9R 5C7
(514) 694-7710

TWX 610-421-3251 or 610-421-3500
FAX (514) 695-3707 or (514) 694-0062

Future Electronics
Baxter Center
1050 Baxter Road
Ottawa, Ontario
K2C 3P2
(613) 820-8313

TWX 610-563-1697
FAX (613) 820-3271

Future Electronics 1695 Boundary Road Vancouver, B.C.
B5K 4X7
(604) 294-1166

TLX 04354744
FAX (604) 294-1206
Future Electronics
444 Sharon Bay
Winnipeg, Manitoba
R2G 0H7
(604) 294-1166 (Vancouver)

## CHAPTER 1 - DATA COMMUNICATIONS

## FEATURES

$\square$ CMOSFully compatible with both 8 or 16 bit systems.System clock rate to 10 MHz .Data rate up to 7 MBPS with 64 byte FIFOs in each direction.Complete Data Link Layer Implementation.Compatible with X. 25 LAPB, ISDN LAPD, X.32, and X. 75 Link Level Protocols.48-pin DIP nearly pin-for-pin compatible with the Mostek LANCE chip (MK68590).

Buffer Management includes:

- Initialization Block
- Separate Receive and Transmit Rings
- Variable Descriptor Ring and Window Size.On chip DMA control and programmable burst length.Selectable single or extended control field.Programmable 1 or 2 byte address field and Global Address.Handles all HDLC (ADCCP) frame formatting:
- Zero bit insert and delete
- FCS generation and detection
- Frame delimiting with flags.Handles all error recovery, sequencing, and S and U frame control.Transparent mode with or without address filtering allows disabling X. 25 processing for customized applications.Selectable FCS of 16 or 32 bits.Data Link Services:
- Compatible with ISO Data Link Services
- Compatible with LAPD Data Link Services.

Testing Facilities:

- Internal Loopback
- Silent Loopback
- Optional Internal Data Clock Generation
- Self Test.


Figure 1. Pin Connection

[^0]
## DESCRIPTION

The Thomson Components - Mostek X. 25 Link Level Controller (MK5025) is a VLSI semiconductor device which provides a complete link level data communication control conforming to the 1984 CCITT version of X.25. This includes frame formatting, transparency (socalled "bit-stuffing"), error recovery by retransmission, sequence number control, U (unnumbered) frame control, and S (supervisory) frame control. The MK5025 also supports X. 32 (XID), X.75, and ISDN LAPD. The MK5025 may be used with any of several popular 16 and 8 bit microprocessors, such as 68000,6800 , Z8000, Z80, LSI-11, 8086, 8088, 8080, etc.

## PIN DESCRIPTION

LEGEND:

| I | Input only | 3S | 3-State |
| :--- | :--- | :--- | :--- |
| O | Output only | OD | Open Drain (no internal pull-up) <br> IO |
| Input/Output |  | Active low (i.e. inverted) |  |


| SIGNAL NAME PIN(S) TYPE | DESCRIPTION |  |  |
| :--- | :--- | :--- | :--- |
| DAL<07:00> | $2-9$ | IO/3S | The time multiplexed Data/Address bus. During the address portion of the <br> memory transfer, DAL $<07: 00>$ contains the lower 8 bits of the memory <br> address. During the data portion of a memory transfer, DAL $<07: 00>$ <br> tains the read or write data, depending on the type of transfer. |
| READ | 10 | $10 / 3 S$ | READ indicates the type of operation that the bus controller is performing <br> during a bus transaction. READ is driven by the MK5025 only while it is <br> the BUS MASTER. READ is valid during the entire bus transaction and is <br> tristated by the MK5025 at all other times. |

## MK5025 as a Bus Slave

READ $=$ HIGH - Data is placed on the DAL lines by the MK5025.
READ = LOW - Data is taken from the DAL lines by the MK5025.

## MK5025 as a Bus Master

READ $=$ HIGH - Data is taken from the DAL lines by the MK5025.
READ = LOW - Data is placed on the DAL lines by the MK5025.

| $\overline{\text { INTR }}$ | 11 | O/OD | INTERRUPT is an attention interrupt line that indicates that one or more of the following CSRO status flags is set: MISS, MERR, ROR, TUR, RINT, TINT or PINT. INTERRUPT is enabled by CSRO<09>, INEA $=1$. |
| :---: | :---: | :---: | :---: |
| $\overline{\text { DALI }}$ | 12 | 0/3s | DAL IN is an external bus transceiver control line. $\overline{\text { DALI }}$ is driven by the MK5025 only while it is the BUS MASTER. $\overline{\text { DALI }}$ is active when it reads from the DAL lines during the data portion of a READ transfer. $\overline{\mathrm{DALI}}$ is inactive during a WRITE transfer. |
| $\overline{\text { DALO }}$ | 13 | 0/3s | DAL OUT is an external bus transceiver control line. $\overline{\text { DALO }}$ is driven by MK5025 only while it is the BUS MASTER. DALO is asserted by MK5025 when the MK5025 drives the DAL lines during the address portion of a READ transfer or for the duration of a WRITE transfer. |
| $\overline{\text { DAS }}$ | 14 | 10/3S | DATA STROBE defines the data portion of a bus transaction. By definition data is stable and valid at the low to high transition of DAS. This signal is driven by the MK5025 while it is the BUS MASTER. At all other times the signal is tristated. |
| $\overline{\text { BMO }}$ <br> BYTE <br> BUSREL | 15 | 10/3S | I/O pins 15 and 16 are programmable through CSR4. If bit 06 of CSR4 is set to a one, pin 15 becomes input BUSREL and is used by the host to signal the MK5025 to terminate a DMA Burst after the current bus transfer has completed. If bit 06 is set to a zero, pin 15 is an output and behaves as described below for pin 16. |
| $\frac{\overline{\text { BM1 }}}{\overline{\text { BUSAKO }}}$ | 16 | 0/3s | Pins 15 and 16 are programmable through bit 00 of CSR4 (BCON). <br> If CRS $4<00>\mathrm{BCON}=0$, <br> I/O PIN $15=\overline{\text { BMO }}(\mathrm{O} / 3 \mathrm{~S})$ <br> I/O PIN $16=\overline{\text { BM1 }}(\mathrm{O} / 3 \mathrm{~S})$ |

BYTE MASK <1:0> Indicates the byte(s) on the DAL to be read or written
during this bus transaction. MK5025 drives these lines only as a Bus Master. MK5025 ignores the BM lines when it is a Bus Slave.

Byte selection is done as outlined in the following table.

| $\overline{\text { BM1 }}$ | $\overline{\text { BMO }}$ |  |
| :--- | :--- | :--- |
| LOW | LOW | ENTIRE WORD |
| LOW | HIGH | UPPER BYTE <br> (DAL $<15: 08>)$ |
|  |  | LOWER BYTE |
| HIGH | LOW | LDAL<07:00>) <br> HIGH |
| HIGH | ILLEGAL CONDITION |  |

If CSR4<00> BCON $=1$,
I/O PIN 15 = BYTE (O/3S)
I/O PIN $16=\overline{\text { BUSAKO }}(0)$
Byte selection is done using the BYTE line and $\mathrm{DAL}<00>$ latched during the address portion of the bus transaction. MK5025 drives BYTE only as a Bus Master and ignores it when a Bus Slave. Byte selection is done as outlined in the following table.

| BYTE | DAL $\langle 00\rangle$ |  |
| :--- | :--- | :--- |
| LOW | LOW |  |
| ENTIRE WORD |  |  |
| LOW | HIGH | ILLEGAL CONDITION |
| HIGH | LOW | LOWER BYTE |
| HIGH | HIGH | UPPER BYTE |

BUSAKO is a bus request daisy chain output. If MK5025 is not requesting the bus and it receives HLDA, BUSAKO will be driven low. If MK5025 is requesting the bus when it receives $\overline{\mathrm{HLDA}}, \overline{\mathrm{BUSAKO}}$ will remain high.
$\overline{\text { HOLD }} \quad 17$ IO/OD $\overline{B U S R Q}$

## ALE

$\overline{\text { AS }}$

Pin 17 is programmable through bit 00 of CSR4.
IF CSR4<00> BCON $=0$,
I/O PIN 17 = HOLD
$\overline{\text { HOLD request is asserted by the MK5025 when it requires a DMA cycle }}$ regardless of the previous state of the HOLD pin. HOLD is held low for the entire ensuing bus transaction.

$$
\begin{gathered}
\text { IF CSR4<00> BCON }=1, \\
1 / O \text { PIN } 17=\overline{\text { BUSRQ }}
\end{gathered}
$$

BUSRQ is asserted by the MK5025 when it requires a DMA cycle if the prior state of the BUSRQ pin was high. BUSRQ is held low for the entire ensuing bus transaction.

The active level of ADDRESS STROBE is programmable through bit 01 of CSR4. The address portion of a bus transfer occurs while this signal is at its asserted level. This signal is driven by the MK5025 while it is the BUS MASTER. At all other times, the signal is tristated.

```
IF CSR4<01> ACON = 0,
    I/O PIN 18 = ALE
```

ADDRESS LATCH ENABLE is used to demultiplex the DAL lines and define the address portion of the transfer. As ALE, the signal transitions from high to low during the address portion of the transfer and remains low during the data portion.

| SIGNAL NAME | PIN(S) | TYPE | DESCRIPTION |
| :---: | :---: | :---: | :---: |
|  |  |  | $\begin{aligned} & \text { IF CSR4 }<01>\text { ACON }=1, \\ & \text { I/O PIN } 18=\overline{\text { AS }} \end{aligned}$ |
|  |  |  | As $\overline{\text { AS, the signal pulses low during the address portion of the bus transfer. }}$ The low to high transition of $\overline{A S}$ can be used by a slave device to strobe the address into a register. |
| $\overline{\text { HLDA }}$ | 19 | I | HOLD ACKNOWLEDGE, is the response to $\overline{\text { HOLD. When } \overline{H L D A}}$ is low in response to MK5025's assertion of HOLD, the MK5025 is the Bus Master. HLDA should be disasserted ONLY after HOLD has been released by MK5025. |
| $\overline{\text { CS }}$ | 20 | I | CHIP SELECT indicates, when low, that the MK5025 is the slave device for the data transfer. $\overline{\mathrm{CS}}$ must be valid throughout the entire transaction. |
| ADR | 21 | 1 | ADDRESS selects the Register Address Port or the Register Data Port. It must be valid throughout the data portion of the transfer and is only used by the chip when $\overline{\mathrm{CS}}$ is low. |
|  |  |  | ADR PORT |
|  |  |  | LOW REGISTER DATA PORT <br> HIGH REGISTER ADDRESS PORT |
| $\overline{\text { READY }}$ | 22 | 1O/OD | When the MK5025 is a Bus Master, $\overline{\text { READY }}$ is an asynchronous acknowledgement from the bus memory that memory will accept data in a WRITE cycle or that memory has put data on the DAL lines in a READ cycle. |
|  |  |  | As a Bus Slave, the MK5025 asserts $\overline{\text { READY }}$ when it has put data on the DAL lines during a READ cycle or is about from take data off the DAL lines during a WRITE cycle. $\overline{\text { READY }}$ is a response to $\overline{\text { DAS }}$ and it will be negated after $\overline{\text { DAS }}$ is negated. |
| RESET | 23 | 1 | RESET is the Bus signal that will cause MK5025 to cease operation, clear its internal logic and enter an idle state. |
| $\overline{\text { TCLK }}$ | 25 | I | TRANSMIT CLOCK. A 1X clock input for transmitter timing. TD changes on the falling edge of TCLK. The frequency of TCLK may be up to 7 Mbps . |
| $\frac{\text { DTR }}{\text { RTS }}$ | 26 | 10 | DATA TERMINAL READY, REQUEST TO SEND. Modem Control Pin. Pin 26 is configurable through CSR5. This pin can be programmed to behave as output $\overline{\text { RTS }}$ or as a programmable IO pin DTR. If configured as $\overline{\text { RTS }}$, the MK5025 will assert this pin if it has data to send and throughout transmission of a frame. |
| $\overline{\text { RCLK }}$ | 27 | I | RECEIVE CLOCK. A 1 X clock input for receiver timing. RD is sampled on the rising edge of $\overline{\text { RCLK }}$. The frequency of $\overline{\text { RCLK }}$ may be up to 7 MHz . |
| SYSCLK | 28 | 1 | SYSTEM CLOCK. System clock used for internal timing of MK5025. SYSCLK should be a square wave, and be greater than 500 KHz and less than 10 MHz . |
| TD | 29 | 0 | TRANSMIT DATA. Transmit serial data output. |
| $\frac{\text { DSR }}{\text { CTS }}$ | 30 | 10 | DATA SET READY, CLEAR TO SEND. Modem Control Pin. Pin 30 is configurable through CSR5. This pin can be programmed to behave as input CTS or as a programmable IO pin DSR. If configured as CTS, the MK5025 will transmit all 1's while $\overline{\mathrm{CTS}}$ is high. |


| SIGNAL NAME | PIN(S) | TYPE | DESCRIPTION |
| :---: | :---: | :---: | :---: |
| RD | 31 | 1 | RECEIVE DATA. Received serial data input. |
| A<23:16> | 32-39 | 0/3S | Address bits <23:16> used in conjunction with DAL < 15:00> to produce a 24 bit address. MK5025 drives these lines only as a Bus Master. |
| DAL<15:08> | 40-48 | 10/3S | The time multiplexed Data/Address bus. For 16-bit operations, DAL<15:08> behaves similar to DAL<07:00> above for the high byte of data or the middle byte of the 24 bit address. For 8 -bit operations, DAL<15:08> behaves similar to $\mathrm{A}<23: 16>$ for the middle byte of the 24-bit address only. |
| VSS-GND | 1, 24 |  | Ground - 0 VDC |
| VCC | 48 |  | Power Supply Pin. +5.0 VDC $\pm 5 \%$ |



Figure 2. Possible System Configuration for the MK5025


Figure 3. MK5025 Simplified Block Diagram

## OPERATIONAL DESCRIPTION

The Mostek X. 25 Link Controller (MK5025) device is a VLSI product intended for data communication applications requiring X. 25 link level control (LAPB). The MK5025 will perform all frame formatting, such as frame delimiting with flags, FCS generation and detection, as well as zero-bit insertion and deletion for transparency. The MK5025 also includes a buffer management mechanism that allows the user to transmit and/or receive multiple packets. Contained in the buffer management is an on-chip dual channel DMA: one channel for receive and one channel for transmit. The MK5025 handles all supervisory (S) and unnumbered (U) frames. (See Table I.)

The MK5025 is intended to be used with any popular 16 or 8 bit microprocessor. A possible system configuration for the MK5025 is shown in figure 2.

The MK5025 will move multiple blocks of receive and transmit data directly into and out of memory through the Host's bus. An I/O acceleration processor can be used to off-load Network Level software from the Host. The I/O acceleration processor in figure 2 is recommended, but not required.

All signal pins on the MK5025 are TTL compatible. This has the advantage of making the MK5025 independent of the physical interface. As shown in Fig. 2, line drivers and receivers are used for electrical connection to the physical layer.

## SERIAL INTERFACE

The MK5025 provides two seperate serial channels; one for received data and one for transmitted data. These serial channels are completely seperate and may be run at different clock frequencies up to 7 MHz . The receiver is responsible for recognizing frame boundaries, removal of inserted zeroes (for transparency), and checking the incoming FCS. Frames with incorrect FCS values are discarded. The receiver also parallelizes the incoming data which is placed into the receive data buffers within the receive descriptor ring. The receiver also recognizes link idle and frame abort sequences. The transmitter is responsible for framing and serializing the data frames placed in the transmit descriptor ring. The transmitter calculates the FCS of the outgoing data and appends it to the data. The transmitter generates flag sequences for interframe fill, at least two flags are transmitted between adjacent frames. The FCS calculations for both directions of serial data optionally follow either the 16-bit CRC-CCITT or the 32-bit CRC-32 algorithms. FCS generation and checking can also be optionally disabled if defined.

## MICROPROCESSOR INTERFACE

The MK5025 can interface with the host bus in two
ways: either as bus master or as a bus peripheral. The MK5025 contains a dual channel DMA on chip to handle data transfers to and from the host memory. All access to the initialization block and descriptor rings is handled in this way. The address bus is 24 bits wide and does not use any segmentation or paging methods. Data transfers can optionally be 8 and 16 bit operations, this allows easy interfacing with both 8 and 16 bit processors. DMA transfers can be up to 1,8 or an unlimited number of words per transfer under program control. In bus slave mode the MK5025 allows access to its 6 control/status registers which are used to monitor and control the chip. These registers are used to control link procedures, configure interface options, control and monitor interrupt status, and more. Bus slave mode also allows both 8 and 16 bit accesses.

## BUFFER MANAGEMENT

The basic organization of the buffer management is a circular queue of tasks in memory called descriptor rings. There are separate rings to describe the transmit and receive operations. Up to 128 buffers may be queued-up on a descriptor ring awaiting execution by the MK5025. The descriptor ring has a segment assigned to each buffer. Each segment holds a pointer for the starting address of the buffer, and holds a value for the length of the buffer in words ( 16 bits).

Each segment also contains two control bits called OWNA and OWNB, which denote whether the MK5025, the HOST, or the I/O ACCELERATION Processor (if present) "owns" the buffer. For transmit, when the MK5025 owns the buffer, the MK5025 is allowed and commanded to transmit the buffer. When the MK5025 does not own the buffer, it will not transmit that buffer. For receive, when the MK5025 owns a buffer, it may place received data into that buffer. Conversely, when the MK5025 does not own a receive buffer, it will not place received data in that buffer.

The MK5025 buffer management mechanism will handle frames which are longer than the length of an individual buffer. This is done by a chaining method which utilizes multiple buffers. The MK5025 tests the next segment in the descriptor ring in a "look ahead" manner. If the packet is too long for one buffer, the next buffer will be used after filling the first buffer; that is, "chained". The MK5025 will then "look ahead" to the next buffer, and chain that buffer if necessary, and so on.

The operational parameters for the buffer management are defined by the user in the initialization block. The parameters defined include the basic mode of operation, the number of entries for the transmitter and receiver descriptor rings, frame Address field, and etc.

## PROTOCOL

The MK5025 contains a full implementation of the 1984 CCITT X. 25 data link layer. It allows both basic and extended control fields, variable window sizes, and userdefined counter and timer values. Extended address-
ing and UI frames are optionally available for use in ISDN LAPD applications. XID and TEST frames are available for use in X.32. The interface between the MK5025 and the host (layer 3) conforms to both the ISO data link services standard and the ISDN LAPD data link services standard.


Figure 4. MK5025 Buffer Management

## THE COMMAND/RESPONSE REPERTOIRE

The command/response repertoire of the MK5025 is shown in Tables 1a and 1b. This set conforms to ISDN LAPD and X.32, which are super-sets of X. 25 Link Level. The MK5025 will process the $S$ and $U$ frames shown in Table I, and will handle the A and C fields for all I and UI frames.

The definitions for the symbols for the frame types are:

| Name | Definition |
| :--- | :--- |
| I | Information frame |
| UI | Unnumbered Information |
| RR | Receiver Ready |
| DISC | Disconnect |
| RNR | Receiver Not Ready |
| UA | Unnumbered Acknowledge |
| REJ | Reject |
| FRMR | Frame Reject |
| SABM | Set Asynchronous Balance Mode |
| DM | Disconnect Mode |
| XID | Exchange Identification |
| TEST | Link Test frame |

Table 1a. MK5025 Command/Response Repertoire.
Modulo 8 Operation

| Format | Command | Resp | Encoding |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 |
| Information Transfer | 1 |  | 0 | - | N(S) - |  | P | - | N(R) | - |
| Supervisory | RR RNR REJ | RR RNR REJ | 1 | 0 0 0 | $\begin{aligned} & 0 \\ & 1 \\ & 0 \end{aligned}$ | 0 0 1 | $\begin{aligned} & \mathrm{P} / \mathrm{F} \\ & \mathrm{P} / \mathrm{F} \\ & \mathrm{P} / \mathrm{F} \end{aligned}$ | - | $\begin{aligned} & \hline N(R) \\ & N(R) \\ & N(R) \end{aligned}$ | - |
| Unnumbered | SABM *XID *UI DISC *TEST | DM <br> *XID <br> *UI <br> UA <br> FRMR <br> *TEST | 1 1 1 1 1 1 1 1 | 1 1 1 1 1 1 1 1 | $\begin{aligned} & \hline 1 \\ & 1 \\ & 1 \\ & 0 \\ & 0 \\ & 0 \\ & 0 \\ & 1 \\ & 0 \end{aligned}$ | 1 1 1 0 0 0 0 0 | $P$ $P$ $P / F$ $P / F$ $P$ $F$ $F$ $P / F$ | 1 0 1 0 0 1 0 1 | $\begin{aligned} & 0 \\ & 0 \\ & 0 \\ & 0 \\ & 1 \\ & 1 \\ & 0 \\ & 1 \end{aligned}$ | 0 0 1 0 0 0 1 1 |

Table 1b. MK5025 Command/Response Repertoire. Modulo 128 Operation.

| Format | Command | Resp | Encoding |  |  |  |  |  |  |  | $9 \quad 10-16$ |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 |  |  |
| Information Transfer | 1 |  | 0 | - $\mathrm{N}(\mathrm{S})$ |  |  |  |  |  |  | P | $N(R)$ |
| Supervisory | RR RNR REJ | $\begin{aligned} & \hline \text { RR } \\ & \text { RNR } \end{aligned}$ | 1 1 1 | 0 0 0 | 0 1 0 | 0 0 1 | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | 0 0 0 | 0 0 0 | 0 0 0 | P/F | $\begin{aligned} & \hline N(R) \\ & N(R) \\ & N(R) \end{aligned}$ |
| Unnumbered | SABME <br> *XID <br> *UI <br> DISC <br> *TEST | DM <br> *XID <br> *UI <br> UA <br> FRMR <br> *TEST | 1 1 1 1 1 1 1 1 | 1 | 1 0 0 0 1 0 | 0 0 0 0 0 | P F P/F P/F P F F P/F | 1 | 1 0 0 0 1 1 0 1 | 0 0 1 0 0 0 1 1 |  |  |

[^1]
## MK5025 ELECTRICAL SPECIFICATION

## ABSOLUTE MAXIMUM RATINGS

Temperature Under Bias. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $-25^{\circ} \mathrm{C}$ to $+100^{\circ} \mathrm{C}$
Storage Temperature . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Voltage on Any Pin with Respect to Ground. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 0.5 V to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$
Power Dissipation . 0.50 W
Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other condition above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

DC CHARACTERISTICS
$\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V} \pm 5$ percent unless otherwise specified.

| SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS |
| :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IL}}$ |  | -0.5 |  | +0.8 | V |
| $\mathrm{~V}_{\mathrm{IH}}$ |  | +2.0 |  | $\mathrm{~V}_{\mathrm{CC}}+0.5$ | V |
| $\mathrm{~V}_{\mathrm{OL}}$ | $@ \mathrm{I}_{\mathrm{OL}}=3.2 \mathrm{~mA}$ |  |  | +0.5 | V |
| $\mathrm{~V}_{\mathrm{OH}}$ | $@ \mathrm{I}_{\mathrm{OH}}=-0.4 \mathrm{~mA}$ | +2.4 |  |  | V |
| $\mathrm{I}_{\mathrm{IL}}$ | $@ \mathrm{~V}_{\mathrm{in}}=0.4$ to $\mathrm{V}_{\mathrm{CC}}$ |  |  | $\pm 10$ | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{CC}}$ | $\mathrm{T}_{\mathrm{SCT}}=100 \mathrm{~ns}$ |  | 50 |  | mA |

## CAPACITANCE

Frequency $=1 \mathrm{MHz}$

| SYMBOL | CONDITIONS | MIN | MAX | UNITS |
| :--- | :--- | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ |  |  | 10 | pF |
| $\mathrm{C}_{\text {OUT }}$ |  |  | 10 | pF |
| $\mathrm{C}_{\text {IO }}$ |  |  | 20 | pF |

## AC TIMING SPECIFICATIONS

$\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V} \pm 5$ percent, unless otherwise specified.

| NO. | SIGNAL | SYMBOL | PARAMETER | TEST CONDITIONS | $\begin{gathered} \text { MIN } \\ \mathrm{ns} \end{gathered}$ | $\begin{gathered} \text { TYP } \\ \text { ns } \end{gathered}$ | $\begin{gathered} \text { MAX } \\ \text { ns } \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | SYSCLK | $\mathrm{T}_{\text {SCT }}$ | SYSCLK period |  | 100 |  |  |
| 2 | SYSCLK | $\mathrm{T}_{\text {SCL }}$ | SYSCLK low time |  | 45 |  |  |
| 3 | SYSCLK | $\mathrm{T}_{\text {SCH }}$ | SYSCLK high time |  | 45 |  |  |
| 4 | SYSCLK | $\mathrm{T}_{\text {SCR }}$ | Rise time of SYSCLK |  | 0 |  | 8 |
| 5 | SYSCLK | $\mathrm{T}_{\text {SCF }}$ | Fall time of SYSCLK |  | 0 |  | 8 |
| 6 | TCLK | $\mathrm{T}_{\text {TCT }}$ | TCLK period |  | 140 |  |  |
| 7 | TCLK | $\mathrm{T}_{\text {TCL }}$ | TCLK low time |  | 63 |  |  |
| 8 | TCLK | $\mathrm{T}_{\text {TCH }}$ | $\overline{\text { TCLK }}$ high time |  | 63 |  |  |
| 9 | TCLK | $\mathrm{T}_{\text {TCR }}$ | Rise time of TCLK |  | 0 |  | 8 |
| 10 | TCLK | $\mathrm{T}_{\text {TCF }}$ | Fall time of TCLK |  | 0 |  | 8 |
| 11 | TD | $\mathrm{T}_{\text {TDP }}$ | TD data propagation delay after the falling edge of TCLK | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |  |  | 40 |
| 12 | TD | $\mathrm{T}_{\text {TDH }}$ | TD data hold time after the falling edge of TCLK | $C_{L}=50 \mathrm{pF}$ | 5 |  |  |

AC TIMING SPECIFICATIONS
$T_{A}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V} \pm 5$ percent, unless otherwise specified.

| NO. | SIGNAL | SYMBOL | PARAMETER | TEST CONDITIONS | $\begin{gathered} \text { MIN } \\ \text { ns } \end{gathered}$ | $\begin{gathered} \text { TYP } \\ \text { ns } \end{gathered}$ | MAX ns |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 13 | RCLK | $\mathrm{T}_{\text {RCT }}$ | $\overline{\text { RCLK }}$ period |  | 140 |  |  |
| 14 | $\overline{\text { RCLK }}$ | $\mathrm{T}_{\mathrm{RCH}}$ | $\overline{\text { RCLK }}$ high time |  | 63 |  |  |
| 15 | $\overline{\text { RCLK }}$ | $\mathrm{T}_{\mathrm{RCL}}$ | $\overline{\text { RCLK }}$ low time |  | 63 |  |  |
| 16 | $\overline{\text { RCLK }}$ | $\mathrm{T}_{\mathrm{RCR}}$ | Rise time of $\overline{\text { RCLK }}$ |  | 0 |  | 8 |
| 17 | RCLK | $\mathrm{T}_{\text {RCF }}$ | Fall time of $\overline{\text { RCLK }}$ |  | 0 |  | 8 |
| 18 | RD | $\mathrm{T}_{\text {RDR }}$ | RD data rise time |  | 0 |  | 8 |
| 19 | RD | $\mathrm{T}_{\text {RDF }}$ | RD data fall time |  | 0 |  | 8 |
| 20 | RD | $\mathrm{T}_{\text {RDH }}$ | RD hold time after rising edge of $\overline{\text { RCLK }}$ |  | 5 |  |  |
| 21 | RD | $\mathrm{T}_{\text {RDS }}$ | RD setup time prior to rising edge of $\overline{\text { RCLK }}$ |  | 30 |  |  |
| 22 | A/DAL | $\mathrm{T}_{\text {doff }}$ | Bus Master driver disable after rising edge of HOLD |  | 0 |  | 50 |
| 23 | A/DAL | $\mathrm{T}_{\text {DON }}$ | Bus Master driver enable after falling edge of HLDA | $\mathrm{T}_{\text {SCT }}=100 \mathrm{nS}$ | 0 |  | 200 |
| 24 | HLDA | $\mathrm{T}_{\mathrm{HHA}}$ | Delay to falling edge of $\overline{\text { HLDA }}$ from falling edge of HOLD (Bus Master) |  | 0 |  |  |
| 25 | RESET | $\mathrm{T}_{\mathrm{RW}}$ | RESET pulse width |  | 30 |  |  |
| 26 | A/DAL | $\mathrm{T}_{\text {CYCLE }}$ | Read/write, address/data cycle time | $\mathrm{T}_{\text {SCT }}=100 \mathrm{nS}$ | 600 |  |  |
| 27 | A | $\mathrm{T}_{\text {XAS }}$ | Address setup time to falling edge of ALE |  | 100 |  |  |
| 28 | A | $\mathrm{T}_{\text {XAH }}$ | Address hold time after the rising edge of DAS |  | 50 |  |  |
| 29 | DAL | $\mathrm{T}_{\text {AS }}$ | Address setup time to the falling edge of ALE |  | 75 |  |  |
| 30 | DAL | $\mathrm{T}_{\text {AH }}$ | Address hold time after the falling edge of ALE |  | 20 |  |  |
| 31 | DAL | TRDAS | Data setup time to the rising edge of $\overline{\mathrm{DAS}}$ (Bus master read) |  | 55 |  |  |
| 32 | DAL | $\mathrm{T}_{\text {RDAH }}$ | Data hold time after the rising edge of $\overline{\mathrm{DAS}}$ (Bus master read) |  | 0 |  |  |
| 33 | DAL | $\mathrm{T}_{\text {DDAS }}$ | Data setup time to the falling edge of $\overline{\text { DAS }}$ (Bus master write) |  | 0 |  |  |
| 34 | DAL | $\mathrm{T}_{\text {WDS }}$ | Data setup time to the rising edge of $\overline{\mathrm{DAS}}$ (Bus master write) |  | 250 |  |  |
| 35 | DAL | $\mathrm{T}_{\text {WDH }}$ | Data hold time after the rising edge of DAS (Bus master write) |  | 35 |  |  |
| 36 | DAL | $\mathrm{T}_{\text {SRDH }}$ | Data hold time after the rising edge of DAS (Bus slave read) | $\mathrm{T}_{\text {SCT }}=100 \mathrm{nS}$ | 0 |  | 35 |
| 37 | DAL | $\mathrm{T}_{\text {SWDH }}$ | Data hold time after the rising edge of $\overline{\text { DAS }}$ (Bus slave write) |  | 0 |  |  |
| 38 | DAL | $\mathrm{T}_{\text {swds }}$ | Data setup time to the falling edge of $\overline{\mathrm{DAS}}$ (Bus slave write) |  | 0 |  |  |
| 39 | ALE | $\mathrm{T}_{\text {ALEW }}$ | ALE width high |  | 110 |  |  |

AC TIMING SPECIFICATIONS
$T_{A}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V} \pm 5$ percent, unless otherwise specified.

| NO. | SIGNAL | SYMBOL | PARAMETER | TEST CONDITIONS | $\begin{gathered} \mathrm{MIN} \\ \mathrm{~ns} \end{gathered}$ | TYP | $\underset{\text { ns }}{\underset{\text { maX }}{ }}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 40 | ALE | T DALE | Delay from rising edge of $\overline{\mathrm{DAS}}$ to the rising edge of ALE |  | 70 |  |  |
| 41 | DAS | $\mathrm{T}_{\text {DSW }}$ | $\overline{\text { DAS }}$ width low |  | 200 |  |  |
| 42 | $\overline{\text { DAS }}$ | $\mathrm{T}_{\text {ADAS }}$ | Delay from the falling edge of ALE to the falling edge of DAS |  | 80 |  |  |
| 43 | $\overline{\text { DAS }}$ | $\mathrm{T}_{\text {RIDF }}$ | Delay from the rising edge of DALO to the falling edge of DAS (Bus master read) |  | 35 |  |  |
| 44 | $\overline{\text { DAS }}$ | TRDYS | Delay from the falling edge of $\overline{\text { READY }}$ to the rising edge of DAS | $\begin{aligned} & \mathrm{T}_{\text {ARYD }}=300 \mathrm{nS} \\ & \mathrm{~T}_{\mathrm{SCT}}=100 \mathrm{nS} \\ & \hline \end{aligned}$ | 120 |  | 200 |
| 45 | $\overline{\text { DALI }}$ | $\mathrm{T}_{\text {ROIF }}$ | Delay from the rising edge of $\overline{\text { DALO }}$ to the falling edge of DALI (Bus master read) |  | 70 |  |  |
| 46 | $\overline{\text { DALI }}$ | $\mathrm{T}_{\text {RIS }}$ | $\overline{\mathrm{DALI}}$ setup time to the rising edge of DAS (Bus master read) |  | 150 |  |  |
| 47 | $\overline{\text { DALI }}$ | $\mathrm{T}_{\text {RIH }}$ | $\overline{\text { DALI }}$ hold time after the rising edge of DAS (Bus master read) |  | 0 |  |  |
| 48 | $\overline{\text { DALI }}$ | $\mathrm{T}_{\text {RIOF }}$ | Delay from the rising edge of $\overline{\text { DALI }}$ to the falling edge of DALO (Bus master read) |  | 70 |  |  |
| 49 | $\overline{\text { DALO }}$ | Tos | $\overline{\text { DALO }}$ setup time to the falling edge of ALE (Bus master read) |  | 110 |  |  |
| 50 | $\overline{\text { DALO }}$ | $\mathrm{T}_{\mathrm{ROH}}$ | $\overline{\text { DALO }}$ hold time after the falling edge of ALE (Bus master read) |  | 35 |  |  |
| 51 | $\overline{\text { DALO }}$ | $\mathrm{T}_{\text {WDSI }}$ | Delay from the rising edge of $\overline{\text { DAS }}$ to the rising edge of DALO (Bus master write) |  | 50 |  |  |
| 52 | $\overline{\text { CS }}$ | $\mathrm{T}_{\text {CSH }}$ | $\overline{\mathrm{CS}}$ hold time after the rising edge of DAS (Bus slave) |  | 0 |  |  |
| 53 | $\overline{\text { cs }}$ | $\mathrm{T}_{\text {css }}$ | $\overline{\text { CS }}$ setup time to the falling edge of DAS (Bus slave) |  | 0 |  |  |
| 54 | ADR | $\mathrm{T}_{\text {SAH }}$ | ADR hold time after the rising edge of $\overline{\mathrm{DAS}}$ (Bus slave) |  | 0 |  |  |
| 55 | ADR | $\mathrm{T}_{\text {SAS }}$ | ADR setup time to the falling edge of DAS (Bus slave) |  | 0 |  |  |
| 56 | $\overline{\text { READY }}$ | $\mathrm{T}_{\text {ARYD }}$ | Delay from the falling edge of ALE to the falling edge of $\overline{R E A D Y}$ to insure a minimum bus cycle time ( 600 nS ) | $\mathrm{T}_{\text {SCT }}=100 \mathrm{nS}$ |  |  | 150 |
| 57 | READY | $\mathrm{T}_{\text {SRDS }}$ | Data setup time to the falling edge of READY (Bus slave read) |  | 75 |  |  |
| 58 | $\overline{\text { READY }}$ | $\mathrm{T}_{\text {RDYH }}$ | READY hold time after the rising edge of DAS (Bus master) |  | 0 |  |  |
| 59 | $\overline{\text { READY }}$ | $\mathrm{T}_{\text {SRYH }}$ | $\overline{\text { READY }}$ hold time after the rising edge of $\overline{\mathrm{DAS}}$ (Bus slave) | $\mathrm{T}_{\text {SCT }}=100 \mathrm{nS}$ | 0 |  | 35 |
| 60 | READ | $\mathrm{T}_{\text {SRH }}$ | READ hold time after the rising edge of $\overline{\mathrm{DAS}}$ (Bus slave) |  | 0 |  |  |
| 61 | READ | $\mathrm{T}_{\text {SRS }}$ | READ setup time to the falling edge of $\overline{\mathrm{DAS}}$ (Bus slave) |  | 0 |  |  |
| 62 | $\overline{\text { READY }}$ | $\mathrm{T}_{\text {RDYD }}$ | Delay from falling edge of $\overline{\text { DAS }}$ to falling edge of READY (Bus slave read) | $\mathrm{T}_{\text {SCT }}=100 \mathrm{nS}$ |  | 200 |  |



Figure 5. Output Load Diagram

timing measurements are made at the following voltages, UNLESS OTHERWISE SPECIFIED:

|  | $" 1 "$ | $" 0 "$ |
| :--- | :--- | :--- |
| OUTPUT | 2.0 V | 0.8 V |
| INPUT | 2.0 V | 0.8 V |
| FLOAT | $90 \% \mathrm{~V}_{\text {OH }}$ | $10 \% \mathrm{~V}_{\text {OL }}$ |

Figure 6. MK5025 Serial Link Timing Diagram


NOTE: The Bus Master cycle time will increase from
a minimum of $\mathbf{6 0 0} \mathbf{n s}$ in 100 ns steps until
the slave device returns READY.

Figure 7. MK5025 Bus Master Timing Diagram


Figure 8. MK5025 Bus Slave Timing Diagram


Figure 8. MK5025 Bus Slave Timing Diagram

## PACKAGE DESCRIPTION



|  | INCHES |  |  |
| :--- | ---: | ---: | :---: |
| DIM. | MIN. | MAX. |  |
| A | - | .175 | 1 |
| A1 | .020 | - | 1 |
| A2 | .080 | .110 |  |
| B | .015 | .021 | 2 |
| B1 | .038 | .057 |  |
| C | .008 | .012 | 2 |
| D | 2.370 | 2.430 |  |
| D1 | .035 | .065 |  |
| E | .595 | .625 |  |
| E1 | .580 | .610 |  |
| e1 | .090 | .110 |  |
| eA | .590 | .665 |  |
| L | .125 | - |  |
| Q | .005 | - |  |

## NOTES

1. Package standoff to be measured per JEDEC requirements.
2. The maximum limit shall be increased by .003 in . when solder lead finish is specified.
3. Measured from top of ceramic to nearest metallization MANUAL

## TABLE OF CONTENTS

| Paragraph <br> Number Title | Page <br> Number |
| :---: | :---: | :---: |

## Section 1 Introduction

Introduction ..... 1-1
Section 2
Features
Features ..... 2-1
Section 3
Operational DescriptionFunctional Blocks3-1
Microcontroller .....  3-1
Receiver ..... 3-4
Transmitter ..... 3-4
Frame Check Sequence ..... 3-4
Receive FIFO ..... 3-5
Transmit FIFO ..... 3-5
DMA Controller ..... 3-5
Bus Slave Circuitry .....  3-5
Buffer Management Overview ..... 3-6
The Initialization Block ..... 3-6
The Circular Queue ..... 3-6
Frame Format. ..... 3-8
The Command/Response Repertoire .....  3-8
Pin Description ..... 3-10
Section 4
Programming Specification
4.1 Control and Status Registers ..... 4-1
4.1.1 Accessing the Control and Status Registers ..... 4-1
4.1.1.1 Register Address Port (RAP) ..... 4-1
4.1.1.2 Register Data Port (RDP) ..... 4-2
4.1.2Control and Status Register Definition4-2
4.1.2.1 Control and Status Register 0 (CSRO) ..... 4-2
4.1.2.2 Control and Status Register 1 (CSR1). ..... 4-4
4.1.2.3 Control and Status Register 2 (CSR2) ..... 4-6
4.1.2.4 Control and Status Register 3 (CSR3) ..... 4-7
4.1.2.5 Control and Status Register 4 (CSR4) ..... 4-8
4.1.2.6 Control and Status Register 5 (CSR5) ..... 4-9
4.2 Initialization Block ..... 4-10
4.2.1
4.2.2Mode Register4-11
4-134.2.3Station Addresses
Timers ..... 4-134.2.4
Receive Descriptor Ring Pointer ..... 4-14
4.2.5 4.2.5 Transmit Descriptor Ring Pointer ..... 4-15
4.2.6 XID/TEST Descriptors ..... 4-16
4.2.7 Status Buffer Address ..... 4-16
Paragraph Page Number Title Number
4.2.8 Error Counters ..... 4-17
4.3 Receive and Transmit Descriptor Rings ..... 4-17Receive Message Descriptor Entry4-17
4.3.1.1 Receive Message Descriptor 0 (RMD0) ..... 4-17
4.3.1.2 Receive Message Descriptor 1 (RMD1) ..... 4-18
4.3.1.3 Receive Message Descriptor 2 (RMD2) ..... 4-18
4.3.1.4 Receive Message Descriptor 3 (RMD3) ..... 4-19
4.3.2 Transmit Message Descriptor Entry ..... 4-19
4.3.2.1 Transmit Message Descriptor 0 (TMDO) ..... 4-19
4.3.2.2 Transmit Message Descriptor 1 (TMD1) ..... 4-20
4.3.2.3 Transmit Message Descriptor 2 (TMD2) ..... 4-20
4.3.2.4 Transmit Message Descriptor 3 (TMD3) ..... 4-204.3.34.4
4.54.5.14.5.2
Status Buffer ..... 4-21
Data Link Services ..... 4-22
Detailed Programming Procedures ..... 4-24
Active Link Setup ..... 4-24Initialization4-24
4.5.3 Passive Link Setup ..... 4-24
4.5.4 Refusing Link Setup ..... 4-25
4.5.5 Sending Data ..... 4-254.5.64.5.74.5.84.5.9
Receiving Data ..... 4-25
Link Disconnection ..... 4-25
Link Reset ..... 4-25
4.5.10
4.5.10 Receiving FRMR frame ..... 4-26Receiving Link Reset4-25
4.5.11 Exchanging identification ..... 4-26
4.5.12 Receiving an identification request ..... 4-26
4.5.13 Disabling the MK5025 ..... 4-26
4.5.14
Re-enabling the MK5025 ..... 4-27
Section 5
Electrical Specifications
Electrical Specifications ..... 5-1
Section 6
Reference Documents
Reference Documents ..... 6-1

## SECTION 1 <br> INTRODUCTION

The Mostek X. 25 Link Level Controller (MK5025) is a VLSI semiconductor device which provides a complete link level data communication control conforming to the 1984 CCITT version of X.25. This includes frame formatting, transparency (so-called "bit-stuffing"), error recovery by retransmission, sequence number control, U (unnumbered) frame control, and S (supervisory) frame control. The 1984 specification includes several enhancements to the 1980 version of X. 25 . It includes extended control fields and a 16 or 32 bit FCS. The MK5025 also supports X. 32 (XID) and X. 75.

The chip also supports single channel LAPD for ISDN with its UI frames and extended addressing capabilities. However, LAPD is still being defined as of the writing of this specification and is subject to change. No guarantees are made regarding future compatibility.

A transparent mode provides an HDLC transport mechanism without link layer support. Extended addressing and control are optionally supported within transparent mode. Address filtering is also optional in transport mode.

One of the outstanding features of the MK5025 is its buffer management which includes on-chip DMA. This feature allows users to handle multiple frames of receive and transmit data at a time. (A conventional data link control chip plus a separate DMA chip would handle data for only a single block at a time.)

The MK5025 may be used with several popular microprocessors, such as $68020,68000,6800, \mathbf{Z 8 0 0 0}, \mathbf{Z 8 0}, \mathrm{LSI}-11$, 8086, 8088, 8080, etc.

## SECTION 2 <br> FEATURES

- cmos
- Fully compatible with both 8 or 16 bit systems.
- System clock rate to 10 MHz .
- Data rate up to 7 MBPS, with a 64-byte FIFO in each direction.
- Complete Level 2 Implementation.
- Compatible with X. 25 LAPB, ISDN LAPD, X.32, and X. 75 Link Level Protocols.
- 48-pin DIP pin-for-pin compatible with the Mostek SS7 Controller (MK5027) and nearly pin-for-pin compatible with the Mostek LANCE chip (MK68590).
- Buffer Management includes:

Initialization Block
Separate Receive and Transmit Rings
Variable Descriptor Ring and Window Size.

- On chip DMA control with programmable burst length.
- Selectable single $\mathrm{C}^{r}$ extended control field.
- Programmable 1 or 2 byte address field and Global Address.
- Transparent mode with or without addressing filtering for customized protocols using HDLC framing and DMA buffering.
- Handles all HDLC (ADCCP) frame formatting:

Zero bit insert and delete
FCS generation and detection Frame delimiters by flags

- Five programmable timer counters: T1, T3, TP, N1, N2.
- Handles all error recovery, sequencing, and $S$ and $U$ frame control
- Selectable FCS of 16 or 32 bits.
- Data Link Services:

Compatible with ISO Data Link Services Compatible with LAPD Data Link Services.

- Testing Facilities: Internal Loopback Silent Loopback Optional Internal Data Clock Generation Self Test.
- All inputs and outputs are TTL compatible.
- Programmable for full or half duplex operation.
- Programmable minimum frame spacing (number of flags between frames).


## SECTION 3 OPERATIONAL DESCRIPTION

The Thomson Components - Mostek X. 25 Link Controller (MK5025) is a VLSI semiconductor device intended for data communication applications requiring X. 25 link level control. The MK5025 will perform all frame formatting, such as: frame delimiting with flags, FCS generation and detection. The MK5025 also includes a buffer management mechanism that allows the user to transmit and/or receive multiple frames. Contained in the buffer management is an on-chip dual channel DMA: one channel for receive and one channel for transmit. The MK5025 handles all supervisory (S) and unnumbered (U) frames. (See Table I.)

The MK5025 is intended to be used with any popular 16 or 8 bit microprocessor. A possible system configuration for the MK5025 is shown in figure 1. This document assumes that the processor has a byte addressable address bus.

The MK5025 will move multiple blocks of receive and transmit data directly into and out of memory through the Host's bus. An I/O acceleration processor, such as the MK68HC200 Single Chip Micro-Computer, could be used to off-load Network Level software from the Host. The I/O acceleration processor in figure 1 is recommended, but not required.

The MK5025 may be operated in either full or half duplex mode. In half duplex mode, the RTS and CTS modem control pins are provided. In full duplex mode, these pins become user programmable I/O pins.

All signal pins on the MK5025 are TTL compatible. This has the advantage of making the MK5025 independent of the physical interface. As shown in Fig. 1, line drivers and receivers are used for electrical connection to the physical layer.

### 3.1 Functional Blocks

The MK5025 is made up of 8 functional blocks. These are shown in Figure 2.

### 3.1.1 Microcontroller

The microcontroller is the brain of the MK5025. It controls all of the other blocks and contains most of the protocol processing. All frame content processing as well as $S$ and $U$ frame processing and generation is performed by the microcontroller. All primitive processing and generation is also done here. The microcode ROM contains the control program for the microcontroller.


Figure 1. Possible System Configuration for the MK5025


Figure 2. MK5025 Simplified Block Diagram

### 3.1.2 Receiver

Serial receive data comes into the Receiver (Figure 2). The Receiver is responsible for:

1. Leading and trailing flag detection.
2. Deletion of zeroes inserted for transparency.
3. Detection of idle and abort sequences.
4. Detection of good and bad FCS (Frame Check Sequence).
5. Monitoring Receiver FIFO status.
6. Detection of Receiver-Over-Run.
7. Odd byte detection.

NOTE: If frames are received that have an odd number of bytes in the information field, the last byte of the frame is said to be an odd byte.
8. Detection of non-octet aligned frames, such frames are treated as invalid frames (see reference \#5, section 2.3.5.3).

### 3.1.3 Transmitter

The Transmitter is responsible for:

1. Serialization of outgoing data.
2. Generating and appending the FCS.
3. Generation of interframe time-fill as either flags or idle.
4. Zero bit insertion for transparency.
5. Transmitter-Under-Run detection.
6. Transmission of odd byte.
7. RTS/CTS Control

### 3.1.4 Frame Check Sequence

The FCS on the transmitter or receiver may be either 16 bit or 32 bit, and is user selectable. For full duplex operation, both the receiver and transmitter have individual FCS computation circuits. The characteristics of the FCS are:

| Transmitted Polarity: | Inverted |
| :---: | :---: |
| Transmitted Order: | High Order Bit First |
| Pre-set Value: | All 1's |
| Polynominal 16 bit: $\widehat{X} 16+X 12+X \bar{X}+1$ |  |
| Remainder 16 bit (if rece high order bit-->0001 | ved correctly): <br> 110100001111 |

```
Polynominal 32 bit:
```



Remainder 32 bit (if received correctly):
high order bit--> 1100011100000100
1101110101111011

### 3.1.5 Receive FIFO

The Receive FIFO buffers the data received by the receiver. This performs two major functions. First, it resynchronizes the data from the receive clock to the system clock. Second, it allows the microcontroller time to finish whatever it may be doing before it has to process the received data.

The receive FIFO holds the data from the receiver without interrupting the microconroller until it contains enough data to reach the watermark level. This watermark level can be programmed in CSR4 to occur when the FIFO contains at least 2 bytes; 18 or more bytes; 34 or more bytes; or 50 or more bytes. This programmability, along with the programmable burst length of the DMA controller, enables the user to define how often and for how long the MK5025 must use the host bus. For more information, see Control/Status Register 4.

For example, if the watermark level is set at 34 bytes and the burst length is limited to 8 word transfers at a time, the MK5025 will request control of the host bus as soon as 34 bytes are received and again after every 16 subsequent bytes.

### 3.1.6 Transmit FIFO

The Transmit FIFO buffers the data to be transmitted by the MK5025. This also performs two major functions. First, it resynchronizes the data from the system clock to the transmit clock. Second, it allows the microcontroller and DMA controller to read data from the host's memory buffers in bursts; making both the MK5025 and the host bus more efficient.

The transmit FIFO has a watermark scheme similar to the one described for the receive FIFO above. The transmit FIFO will not interrupt the microcontroller for service until it empties enough to reach the watermark level. The watermark can be programmed in CSR4 as: any space available, 18 bytes of space available, 34 bytes of space available, or 50 bytes of space available.

### 3.1.7 DMA Controller

The MK5025 has an on-chip DMA Controller circuit. This allows it to access memory without requiring host software intervention. Whenever the MK5025 requires access to the host memory it will negotiate for mastership of the bus. Upon gaining control of the bus the MK5025 will begin transferring data to or from memory. The MK5025 will perform memory transfers until either it has nothing more to transfer, it has reached its DMA burst limit (user programmable), or the BUSREL pin is driven low. In any case it will complete all bus transfers before releasing bus mastership back to the host. If, during a memory transfer, the memory does not respond within 256 SCLK cycles, the MK5025 will release ownership of the bus immediately and the MERR bit will be set in CSRO.
The DMA burst limit can be programmed by the user through CSR4. In 16 bit mode the limit can be set to 1 word, 8 words, or unlimited word transfers. In 8 bit mode, it can be set to 2 bytes, 16 bytes, or unlimited byte transfers. For high speed data lines (i.e. $>1 \mathrm{Mbps}$ ) a burst limit of 8 words, 16 bytes or unlimited is suggested to allow maximum throughput.

The byte ordering of the DMA transfers can be programmed to account for differences in processor architectures or host programming languages. Byte ordering can be programmed seperately for data and control information. Data information is defined as all contents of data buffers; control information is defined as anything else in the shared memory space (i.e. initialization block, descriptors, etc). For more information see section 4.1.2.5 on control status register 4.

### 3.1.8 Bus Slave Circuitry

The MK5025 contains a bank of internal control/status registers (CSRO-5) which can be accessed by the host as a peripheral. The host can read or write to these registers like any other bus slave. The contents of these registers and the bus signal timing is listed below.

### 3.2 Buffer Management Overview

Refer to Fig. 3.

### 3.2.1 The Initialization Block

Chip initialization information is located in a block of memory called the Initialization Block. The Initialization Block consists of 44 contiguous words of memory starting on a word boundary. This memory is assembled by the HOST or I/O acceleration processor, and is accessed by MK5025 during initialization. The Initialization Block is comprised of:
A. Mode of Operation.
B. Frame Address Values.
C. Timer Preset Values.
D. Location and size of Receive and Transmit Descriptor Rings.
E. Location and size of XID/TEST Buffers.
F. Location of status buffer.
G. Error Counters.

### 3.2.2 The Circular Queue

The basic organization of the buffer management is a circular queue of tasks in memory called descriptor rings. There are separate rings to describe the transmit and receive operations. Up to 128 buffers may be queued-up on a descriptor ring awaiting execution by the MK5025. The descriptor ring has a segment assigned to each buffer. Each segment holds a pointer for the starting address of the buffer, and holds a value for the length of the buffer in bytes.

Each segment also contains two control bits called OWNA and OWNB, which denote whether the MK5025, the HOST, or the I/O ACCELERATION PROCESSOR (if present) "owns" the buffer. For transmit, when the MK5025 owns the buffer, the MK5025 is allowed and commanded to transmit the buffer. When the MK5025 does not own the buffer, it will not transmit that buffer. For receive, when the MK5025 owns a buffer, it may place received data into that buffer. Conversely, when the MK5025 does not own a receive buffer, it will not place received data in that buffer.


Figure 3. MK5025 Buffer Management

The MK5025 buffer management mechanism will handle frames which are longer than the length of an individual buffer. This is done by a chaining method which utilizes multiple buffers. The MK5025 tests the next segment in the descriptor ring in a "look ahead" manner. If the frames are too long for one buffer, the next buffer will be used after filling (or transmitting) the first buffer; that is, "chained". The MK5025 will then "look ahead" to the next buffer, and chain that buffer if necessary, and so on.

The operational parameters for the buffer management are defined by the user in the initialization block. The parameters defined include the basic mode of operation, the number of entries for the transmitter and receiver descriptor rings, frame Address field, and etc. The starting address for the Initialization, IADR, is defined in the CSR2 and CSR3 registers inside the MK5025.

### 3.2.3 Frame Format

The frame format used by the MK5025 is shown below. Each frame consists of a programmable number of leading flag patterns ( 01111110 ), an address field, a control field, an information field (not in all frames), an FCS of either 16 or 32 bits, and a trailing flag pattern. The number of leading flags is programmable through the Mode Register in the Initialization Block. Received frames may have only one flag between adjacent frames.

| F | $\bullet \bullet \bullet$ | F | A | C | 1 | FCS | F |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 8 bits |  | 8 | 8/16 | 8/16 | $8^{*}$ n | 16/32 | 8 |

Transmitted First

### 3.2.4 The Command/Response Repertoire

The command/response repertoire of the MK5025 is shown in Tables la and lb. This set conforms to the ISDN LAPD, which is a super-set of X. 25 Link Level. The MK5025 will process the S and U frames shown in Table I, and will handle the A and C fields for all I and UI frames.

The definitions for the symbols for the frame types are:

| Name | Definition |
| :--- | :--- |
| I | Information frame |
| UI | Unnumbered Information |
| RR | Receiver Ready |
| DISC | Disconnect |
| RNR | Receiver Not Ready |
| UA | Unnumbered Acknowledge |
| REJ | Reject |
| FRMR | Frame Reject |
| SABM | Set Asynchronous Balance Mode |
| DM | Disconnect Mode |
| XID | Exchange Identification |
| TEST | Link Test frame |

Table la. MK5025 Command/Response Repertoire.
Modulo 8 Operation

| Format | Command | Resp | Encoding |  |  |  |  |  |  |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
|  |  |  |  | 1 | 2 | 3 | 4 | 5 | 6 | 7 |

Table Ib. MK5025 Command/Response Repertoire.
Modulo 128 Operation.

| Format | Command | Resp | Encoding |  |  |  |  |  |  |  |  |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
|  |  |  | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | $10-16$ |
| Information Transfer | I |  |  | 0 | - |  |  | N(S) |  |  |  | $P$ |

* XID and UI Frames can be individually enabled for compatibility with X. 32 and LAPD respectively. TEST frames are enabled with XID frames.



## PIN DESCRIPTION

## LEGEND:

| I | Input only |
| :--- | :--- |
| 0 | Output only |
| 10 | Input/Output |


| SIGNAL NAME | PIN(S) | TYPE |
| :--- | :--- | :--- |
| DAL $<7: 00>$ | $2-9$ | $10 / 3 S$ |
| READ | 10 | $10 / 3 S$ |

DAL OUT is an external bus transceiver control line. $\overline{\text { DALO }}$ is driven by the MK5025 only while it is the BUS MASTER. DALO is asserted by MK5025 when it drives the DAL lines during the address portion of a READ transfer or for the duration of a WRITE transfer.

| $\overline{D A S}$ | 14 | IO/3S |
| :--- | :--- | :--- |

DATA STROBE defines the data portion of a bus transaction. By definition data is stable and valid at the low to high transition of DAS. This signal is driven by the MK5025 while it is the BUS MASTER. During Bus Slave operations, this pin is used as an input. At all other times the signal is tristated.

| $\overline{\text { BMO }}$ | 15 | $10 / 3 S$ |
| :--- | :--- | :--- |
| BYTE |  |  |

I/O pins 15 and 16 are programmable through CSR4. If bit 06 of CRS4 is set to a one, pin 15 becomes input BUSREL and is used by the host to signal the MK5025 to terminate a DMA burst after the current bus transfer has completed. If bit 06 is clear then pin 15 is an output and behaves as described below for pin 16.

Pins 15 and 16 are programmable through bit 00 of CSR4 (BCON).
If CSR4 $<00>\mathrm{BCON}=0$,
I/O PIN $15=\overline{\text { BMO }}(0 / 3 S)$
I/O PIN $16=\overline{\text { BM1 }}(\mathrm{O} / 3 \mathrm{~S})$

BYTE MASK <1:0> Indicates the byte(s) on the DAL to be read or written during this bus transition. MK5025 drives these lines only as a Bus Master. MK5025 ignores the BM lines when it is a Bus Slave.
Byte selection is done as outlined in the following table.

| $\overline{\text { BM1 }}$ | $\overline{\text { BM0 }}$ |  |
| :--- | :--- | :--- |
| LOW | LOW | ENTIRE WORD |
| LOW | HIGH | UPPER BYTE <br> (DAL $<15: 08>)$ |
| HIGH | LOW | LOWER BYTE <br>  <br>  <br> HIGH HIGH |
| (DAL $<07: 00>$ ) |  |  |
| NONE |  |  |

> If CSR4<00> BCON = 1,
> I/O PIN $15=$ BYTE (O/3S)
> I/O PIN $16=$ BUSAKO (O)

Byte selection is done using the BYTE line and DAL < 00> latched during the address portion of the bus transaction. MK5025 drives BYTE only as a Bus Master and ignores it when a Bus Slave. Byte selection is done as outlined in the following table.

| BYTE | DAL $\langle 00\rangle$ |  |
| :--- | :--- | :--- |
| LOW | LOW |  |
| ENTIRE WORD |  |  |
| LOW | HIGH | ILLEGAL CONDITION |
| HIGH | LOW | LOWER BYTE |
| HIGH | HIGH | UPPER BYTE |

$\overline{\text { BUSAKO }}$ is a bus request daisy chain output. If MK5025 is not requesting the bus and it receives HLDA, BUSAKO will be driven low. If MK5025 is requesting the bus when it receives HLDA, BUSAKO will remain high.

| $\overline{\overline{H O L D}}$ | 17 | IO/OD |
| :--- | :--- | :--- |
| $\overline{B U S R Q}$ |  |  |
|  |  |  |
| $\frac{\text { ALE }}{\text { AS }}$ | 18 | $O / 3 S$ |

Pin 17 is configured through bit 0 of CSR4.
If CSR4 $<00>\mathrm{BCON}=0$
I/O PIN $17=\overline{\text { HOLD }}$
HOLD request is asserted by MK5025 when it requires a DMA cycle regardless of the previous state of the $\overline{\text { HOLD }}$ pin. $\overline{\text { HOLD }}$ is held low for the entire ensuring bus transaction.

If CSR4 $<00>\operatorname{BCON}=1$
I/O PIN $17=\overline{\text { BUSRQ }}$
$\overline{B U S R Q}$ is asserted by the MK5025 when it requires a DMA cycle if the prior state of the BUSRQ pin was high. BUSRQ is held low for the entire ensuing bus transaction.

The active level of ADDRESS STROBE is programmable through CSR4. The address portion of a bus transfer occurs while this signal is at its asserted level. This signal is driven by the MK5025 while it is the BUS MASTER. At all other times, the signal is tristated.

```
If CSR4<01> ACON \(=0\)
    I/O PIN 18 = ALE
```

ADDRESS LATCH ENABLE is used to demultiplex the DAL lines and define the address portion of the transfer. As ALE, the signal transitions from high to low during the address portion of the transfer and remains low during the data portion.

| SIGNAL NAME | PIN(S) | TYPE | DESCRIPTION |
| :---: | :---: | :---: | :---: |
|  |  |  | $\begin{aligned} & \text { If CSR4<01> ACON = } 1 \text {, } \\ & \text { I/O PIN } 18=\overline{\text { AS }} \end{aligned}$ |
|  |  |  | As $\overline{\mathrm{AS}}$, the signal pulses low during the address portion of the bus transfer. The low to high transition of $\overline{A S}$ can be used by a slave device to strobe the address into a register. |
| $\overline{\text { HLDA }}$ | 19 | I | HOLD ACKNOWLEDGE is the response to HOLD. When HLDA is low in response to MK5025's assertion of HOLD, the MK5025 is the Bus Master. HLDA should be disasserted ONLY after $\overline{\text { HOLD }}$ has been released by MK5025; otherwise the MK5025 will interpret the raising of HLDA as a memory error (see CSRO). |
| $\overline{\text { CS }}$ | 20 | I | CHIP SELECT indicates, when low, that the MK5025 is the slave device for the data transfer. $\overline{\mathrm{CS}}$ must be valid throughout the entire transaction. |
| ADR | 21 | 1 | ADDRESS selects the Register Address Port or the Register Data Port. It must be valid throughout the data portion of the transfer and is only used by the chip when $\overline{\mathrm{CS}}$ is low. |
|  |  |  | $\underline{\text { ADR PORT }}$ |
|  |  |  | LOW REGISTER DATA PORT <br> HIGH REGISTER ADDRESS PORT |
| READY | 22 | 1O/OD | When the MK5025 is a Bus Master, $\overline{\text { READY }}$ is an asynchronous acknowledgement from the bus memory that memory will accept data in a WRITE cycle or that memory has put data on the DAL lines in a READ cycle. |
|  |  |  | As a Bus Slave, the MK5025 asserts $\overline{\text { READY }}$ when it has put data on the DAL lines during a READ cycle or is about to take data from the DAL lines during a WRITE cycle. $\overline{\text { READY }}$ is a response to $\overline{\text { DAS }}$ and it will be negated after $\overline{\mathrm{DAS}}$ is negated. |
| RESET | 23 | 1 | $\overline{\text { RESET }}$ is the Bus signal that will cause MK5025 to cease operation, clear its internal logic and enter an idle state with the STOP bit of CSRO set. |
| $\overline{\text { TCLK }}$ | 25 | I | TRANSMIT CLOCK. A 1X clock input for transmitter timing. TD changes on the falling edge of TCLK. The frequency of TCLK may be up to 7 Mbps . |
| $\frac{\text { DTR }}{\text { RTS }}$ | 26 | 10 | DATA TERMINAL READY, REQUEST TO SEND. Modem Control Pin. Pin 26 is configurable through CSR5. This pin can be programmed to behave as output RTS or as programmable IO pin DTR. If configured as RTS, the MK5025 will assert this pin if it has data to send and throughout transmission of a frame. |
| $\overline{\text { RCLK }}$ | 27 | 1 | RECEIVE CLOCK. A 1 X clock input for receiver timing. RD is sampled on the rising edge of $\overline{\operatorname{RCLK}}$. The frequency of $\overline{\mathrm{RCLK}}$ may be up to 7 MHz . |
| SYSCLK | 28 | 1 | SYSTEM CLOCK. SYSTEM CLOCK. System clock used for internal timing of MK5025. SYSCLK should be a square wave, and be greater than 500 KHz and less than 10 MHz . |
| TD | 29 | 0 | TRANSMIT DATA. Transmit serial data output. |
| $\frac{\mathrm{DSR}}{\mathrm{CTS}}$ | 30 | 10 | DATA SET READY, CLEAR TO SEND. Modem Control Pin. Pin 30 is configurable through CSR5. This pin can be programmed to behave as input $\overline{\mathrm{CTS}}$ or as programmable 10 pin DSR. If configured as $\overline{\mathrm{CTS}}$, the MK5025 will transmit all 1's while CTSis high. |

SIGNAL NAME PIN(S) TYPE DESCRIPTION

| RD | 31 | I | RECEIVE DATA. Received serial data input. |
| :--- | :--- | :--- | :--- |
| A<23:16> | $32-39$ | O/3S | Address bits <23:16> used in conjunction with DAL<15:00> to produce <br> a 24 bit address. MK5025 drives these lines only as a Bus Master. |
| DAL<15:08> | $40-48$ | 1O/3S | The time multiplexed Data/Address bus. For 16-bit operations, DAL $<15: 08>$ <br> behaves similar to DAL <07:00 $>$ above for the high byte of data or the mid- <br> de byte of the 24 bit address. For 8-bit operations, DAL $<15: 08>$ behaves <br> similar to a <23:16> for the middle byte of the 24-bit address only. |

VCC-GND $\quad 1,24$
$\begin{array}{lll}\text { VCC } & 48 & \begin{array}{l}\text { Power Supply Pin. } \\ \\ \end{array}\end{array}$

## SECTION 4 <br> PROGRAMMING SPECIFICATION

This section defines the Control and Status Registers and the memory data structures required to program the MK5025.

### 4.1 Control and Status Registers

There are six Control and Status Registers (CSR's) resident within MK5025. The CSR's are accessed through two bus addressable ports, an address port (RAP), and a data port (RDP). Thus the MK5025 needs only two address locations in the system memory or 10 map.

### 4.1.1 Accessing the Control and Status Registers

The CSR's are read (or written) in a two step operation. The address of the CSR is written into the address port (RAP) during a bus slave transaction. During a subsequent bus slave transaction, the data being read from (or written into) the data port (RDP) is read from (or written into) the CSR selected in the RAP. Once written, the address in RAP remains unchanged until rewritten. A control I/O pin (ADR) is provided to distinguish the address port from the data port.
ADR Port

L Register Data Port (RDP)
H Register Address Port (RAP)

### 4.1.1.1 Register Address Port (RAP)



## BIT NAME DESCRIPTION

15:08 RESERVED Must be written as zeroes.
07 BM8 When set, places chip into 8 bit mode. CSR's, Init Block, and data transfers are all 8 bit transfers; this provides compatibility with 8 bit microprocessors. When clear, all transfers are 16 bit transfers. This bit must be set to the same value each time it is written, changing this bit during normal operation will achieve unexpected results. BM8 is READ/WRITE and cleared on Bus RESET.

06-04 RESERVED Must be written as zeroes.
03:01 CSR<2:0> CSR address select bits. READ/WRITE. Selects the CSR to be accessed through the RDP. RAP is cleared by Bus RESET.

| CSR $<2: 0>$ | CSR Selected |
| :---: | :--- |
| 0 | CSR0 |
| 1 | CSR1 |
| 2 | CSR2 |
| 3 | CSR3 |
| 4 | CSR4 |
| 5 | CSR5 |

Determines which byte is addressed for 8 bit operation. If set, the high byte of the register referred to by CSR <2:0> is addressed, otherwise the low byte is addressed. This bit is only meaningful for 8 bit operation and must be written as zero if BM8 = O. HBYTE is READ/WRITE and cleared on Bus Reset.

### 4.1.1.2 Register Data Port (RDP)



## BIT NAME DESCRIPTION <br> 15:00 CSR DATA Writing data to the RDP loads data into the CSR selected by RAP. Reading the data from RDP reads the data from the CSR selected in RAP.

### 4.1.2 Control and Status Register Definition

### 4.1.2.1 Control and Status Register 0 (CSRO)

RAP $<3: 1>=0$

| 5 | $\begin{aligned} & 1 \\ & 4 \end{aligned}$ | 3 | 2 | $1$ | $\begin{aligned} & 1 \\ & 0 \end{aligned}$ | 9 | 8 | $\begin{aligned} & 0 \\ & 7 \end{aligned}$ | $\begin{aligned} & 0 \\ & 6 \end{aligned}$ | 5 | 4 | $\begin{aligned} & 0 \\ & 3 \end{aligned}$ | $\begin{aligned} & 0 \\ & 2 \end{aligned}$ | 0 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| T | S | D | D | T | R | 1 | 1 | M | M | R | T | P | T | R |  |
| D | T | T | R | X | X | N | N | E | 1 | 0 | U | 1 | I | I |  |
| M | 0 | X | X | 0 | 0 | E | T | R | S | R | R | N | N | N | 0 |
| D | P |  |  | N | N | A | R | R | S |  |  | T | T | T |  |


| BIT | NAME |
| :--- | :--- |
| TDMD | DESCRIPTION <br> TRANSMIT DEMAND, when set, causes MK5025 to access the Transmit Descriptor <br> Ring without waiting for the transmit polltime interval to elapse. TDMD need not be <br> set to transmit a frame, it merely hastens MK5025's response to a Transmit Descriptor <br> Ring entry insertion by the host. TDMD is WRIIE WITH ONE ONLY and cleared by <br> the MK5025 after it is used. It may read as a " 1 " for a short time after it is written <br> because the MK5025 may have been busy when TDMD was set. It is also cleared <br> by Bus RESET. Writing a " "0" in this bit has no effect. |
| 14 | STOP |
| STOP, when set, indicates that MK5025 is operating in the STOPPED phase of opera- |  |
| tion. All external activity is disabled and internal logic is reset. MK5025 remains inac- |  |
| tive except for primitive processing until a START primitive is issued. STOP IS READ |  |
| ONLY and set by Bus RESET or a STOP primitive. Writing to this bit has no effect. |  | was late from memory. This condition is reached when the transmitter and transmitter FIFO both become empty while transmitting a frame. When TUR is set, an interrupt is generated if INEA $=1$. TUR is READ/CLEAR ONLY and is set by MK5025 and cleared by writing a " 1 " into the bit. Writing a " 0 " has no effect. It is also cleared by Bus RESET or by issuing a STOP primitive.

PRIMITIVE INTERRUPT is set after the chip updates the primitive register either to issue a provider primitive or to accept a user primitive. When PINT is set, an interrupt is generated if INEA $=1$. PINT is READ/CLEAR ONLY and is set by MK5025 and cleared by writing a " 1 " into the bit. Writing a " 0 " has no effect. It is also cleared by Bus RESET or by issuing a STOP primitive.

TRANSMITTER INTERRUPT is set after the chip updates an entry in the Transmit Descriptor Ring. This occurs when a transmitted frame has been acknowledged by the remote station. When TINT is set, an interrupt is generated if INEA $=1$. TINT is READ/CLEAR ONLY and is set by MK5025 and cleared by writing a " 1 " into the bit. Writing a " 0 " has no effect. It is also cleared by Bus RESET or by issuing a STOP primitive.

RECEIVER INTERRUPT is set after MK5025 updates an entry in the Receive Descriptor Ring. This occurs when the MK5025 has received a correct frame from the remote station. When RINT is set, an interrupt is generated if INEA $=1$. RINT is READ/CLEAR ONLY and is set by MK5025 and cleared by writing a " 1 " into the bit. Writing a " 0 " has no effect. It is cleared by Bus RESET or by issuing a STOP primitive.

This bit is READ ONLY and read always as a zero.

### 4.1.2.2 Control and Status Register 1 (CSR1)

$$
\operatorname{RAP}\langle 3: 1>=1
$$



| BIT | DAME |
| :--- | :--- |
| 15 | DESCRIPTION <br> USER PRIMITIVE ERROR is set by the MK5025 when a primitive issued by the user <br> is in conflict with the current status of the link. UERR is READ/CEARR ONLY and is <br> set by MK5025 and cleared by writing a " 1 " into the bit. Writing a " 0 " in this bit has <br> no effect. It is also cleared by Bus RESET. |
| 14 | USER PRIMITIVE AVAILABLE is set by the user after a primitive has been placed in <br> UPRIM. It is cleared by the MK5025 after the primitive has been processed. This bit <br> is also cleared by a Bus RESET. |
| $13: 12$ | 0 | | Reserved, must be written as zeroes. |
| :--- |

0 Stop - Instructs MK5025 to go into STOPPED Mode. All link activity is terminated and the STOP bit is set. Transmitter outputs all " 1 "s. All DMA activity ceases.

1 Start - Instructs MK5025 to exit STOPPED Mode and enter the Disconnected Phase. Descriptor Rings are reset. Transmitter begins outputting flags. Valid only in STOPPED Mode.

2 Init Request - Instructs MK5025 to read the initialization block. Valid only in STOPPED Mode and Disconnected Phase. This should be performed prior to the start primitive after a bus reset or powerup.

3 Trans - Instructs MK5025 to enter the Transparent phase of operation. Data frames are transmitted and received out of the descriptor rings but no protocol processing is done. Address and Control Fields are not prepended to the frames, but FCS processing works normally. If the PROM bit is set in CSR2 then no address filtering is performed on received frames. Transparent Mode may be exited only with a stop primitive or by bus reset.

4 Status Request - Instructs MK5025 to write the current link status into the STATUS buffer. Valid only if INIT primitive has previously been issued.

6 Connect request - Instructs MK5025 to attempt to establish a logical link with the remote site. Valid only in Disconnected Phase.

7 Connect Response - Indicates willingness to establish a logical link with the remote site. Valid only in Disconnected Phase after receiving a Connect Indication primitive.

8 Reset Request - Instructs MK5025 to attempt to reset the current logical link with the remote site. Invalid in STOPPED Mode and Disconnected Phase.

9 Reset Response - Indicates willingness to reset current logical link with remote site. Valid only after receiving a Reset Indication primitive.

10 XID Request - Requests MK5025 to send an XID command to the remote site. Data in the XID/TEST Transmit buffer is used for the Data Field. Invalid in STOPPED Mode.

11 XID Response - Requests MK5025 to send an XID response to the remote site. Data in the XID/TEST Transmit Buffer is used for the Data Field. Valid only after receiving an XID Indication primitive.

12 TEST Request - Requests MK5025 to send a TEST command to the remote site. Data in the XID/TEST Transmit Buffer is used for the Data Field. Invalid in STOPPED Mode.

13 TEST Response - Requests MK5025 to send a TEST response to the remote site. Data in the XID/TEST transmit buffer is used for the data field. Valid only after receiving a TEST indication primitive.

14 Disconnect Request - Requests MK5025 to disconnect the currert logical link. Invalid in STOPPED Mode. A DM response with the $F$ bit clear will be sent if the link is currently disconnected.

PROVIDER PRIMITIVE LOST is set by MK5025 when a provider primitive cannot be issued because the PAV bit is still set from the previous provider primitive. PLOST is cleared when PAV is cleared and by a Bus RESET. Writing to this bit has no effect. tive has been placed in PPRIM. PPRIM is READ/CLEAR ONLY and is set by the chip and cleared by writing a " 1 " to the bit or by Bus RESET.

PROVIDER PARAMETER provides additional information about the reason for the receipt of a disconnect, reset or error indication primitive. This field is undefined for other provider primitives. Parameters are as follows:

| PPARM | Disconnect <br> Indication | Reset <br> Indication | Error <br> Indication |
| :---: | :---: | :---: | :---: |
| 1 | Remotely <br> Initiated | Remotely <br> Initiated | - |
| 2 | SABM <br> Timeout | - | Timer Rec <br> Timeout |
| 3 | FRMR Sent and <br> DISC or DM Received | FRMR Sent and <br> SABM/E Recvd | FRMR <br> Received |
| T3 Timeout | - | Unsolicited UA or <br> F bit Received |  |

PROVIDER PRIMITIVE is written by MK5025 to inform the user of link control conditions. Valid Provider Primitives are as follows:

2 Init Confirmation - Indicates that the initialization has completed.
4 Error Indication - Indicates an error condition has occurred during the Information Transfer phase of operation that requires instruction by the Host for recovery. See PPARM for specific error conditions. Either a Reset Request or Disconnect Request primitive should be issued in UPRIM after receiving an Error Indication primitive.

6 Connect Indication - Indicates an attempt by the remote site to establish a logical link. Appropriate user responses are Connect Response and Disconnect Request.

7 Connect Confirmation - Indicates the success of a previous Connect Request by the user. A logical link is now established.

8 Reset Indication - Indicates an attempt by the remote site to reset the current logical link. Appropriate user responses are Reset Response and Disconnect Request.

9 Reset Confirmation - Indicates the success of a previous Reset Request by the user. The current logical link has now been reset.

10 XID Indication - Indicates the receipt of an XID command. The Data Field of the XID command is located in the XID/TEST Receive Buffer.

11 XID Confirmation - Indicates the receipt of an XID response. The Data field of the XID response is located in the XID/TEST Receive Buffer.

12 TEST Indication - Indicates the receipt of a TEST command. The Data Field of the TEST command is located in the XID/TEST Receive buffer.

13 TEST Confirmation - Indicates the receipt of a TEST response. The Data field of the TEST response is located in the XID/TEST Receive Buffer.

14 Disconnect Indication - Indicates a request by the remote site to disconnect the current logical link or the refusal of a previous Connect or Reset Request. The chip is now in the Disconnected Phase.

### 4.1.2.3 Control and Status Register 2 (CSR2)

RAP $<3: 1>=2$


| BIT | NAME | DESCRIPTION |
| :---: | :---: | :---: |
| 15:12 | 0 | Reserved, must be written as zeroes. |
| $n$ | X75E | X. 75 mode is enabled if this bit is set to 1 ; otherwise X .75 mode is enabled. This bit is READ/WRITE and cleared on Bus Reset. |
| 10 | PROM | Address filtering is disabled for transparent mode, if this bit is set. All uncorrupted incoming frames are placed in the Receive Descriptor Ring. This bit is READ/WRITE and cleared on bus reset. |
| 09 | UIE | Ul frames are recognized only if this bit is set. If UIE $=0$ all received UI frames will not be recognized. This bit is READ/WRITE and cleared on Bus Reset. |
| 08 | XIDE | XID frames are recognized only if this bit is set. If XIDE $=0$ all received XID frames will not be recognized. This bit is READ/WRITE and cleared on Bus Reset. |
| 07:00 | IADR | The high order 8 bits of the address of the first word (lowest address) in the Initialization Block. IADR must be written by the Host prior to issuing an INIT primitive. |

### 4.1.2.4 Control and Status Register 3 (CSR3)

$\operatorname{RAP}<3: 1>=3$


## BIT NAME

15:00 IADR

## DESCRIPTION

The low order 16 bits of the address of the first word (lowest address) in the Initialization Block. Must be written by the Host prior to issuing an INIT primitive. The Initialization Block must be on an even byte boundary.

### 4.1.2.5 Control and Status Register 4 (CRS4)

CSR4 allows redefinition of the bus master interface.

$$
\operatorname{RAP}<3: 1>=4
$$

| 5 | 4 | 3 | 1 | 1 | 1 | $\begin{array}{ll} 0 & 0 \\ 9 & 8 \end{array}$ | 0 | 0 | $\begin{aligned} & 0 \\ & 5 \end{aligned}$ | 0 4 | 0 3 | 0 | 0 1 | 0 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | 0 |  |  |  |  |  |  | B | B | B |  | B | A | B |
| 0 |  |  |  |  |  |  |  | U | S | U | 1 | S | C | C |
|  |  | 0 | 0 | 0 | 0 | FWM | 0 | S | W | R | : | W | 0 | 0 |
|  |  |  |  |  |  | <1:0> |  | R | P | S | 0 | P | N | N |
|  |  |  |  |  |  |  |  |  | C | T |  | D |  |  |

## BIT NAME DESCRIPTION

15:10 $0 \quad$ Reserved, must be written as zeroes.

09:08 FWM These bits define the FIFO watermarks. FIFO watermarks prevent the MK5025 from performing DMA transfers to/from the data buffers until the FIFOs contain a minimum amount of data or space for data. For receive data, data will only be transferred to the data buffers after the FIFO has at least N 16 -bit words or an end of frame has been reached. Conversely, for transmit data, data will only be transferred from the data buffers when the transmit FIFO has room for at least $N$ words of data. $N$ is defined as follows:

FWM $<1: 0>$
00
01
10
11
$\qquad$
1 word
9 words
17 words
25 words

Reserved, must be written as zeroes.
If this bit is set, pin 15 becomes input BUSREL. If this bit is clear pin 15 is either $\overline{\mathrm{BMO}}$ or BYTE depending on bit 00. For more information see the description for pin 15 earlier in this document.

This bit determines the byte ordering of all "non-data" DMA transfers. "Non-data" DMA transfers refers to any DMA transfers that access memory other than the data buffers themselves. This includes the Initialization Block, Descriptors, and Status Buffer. It has no effect on data DMA transfers. BSWPC allows MK5025 to operate with memory organizations that have bits <07:00> at even addresses with bits <15:08> at odd addresses or vice versa.
With BSWPC = 1 :

Address

XXO $\quad$| 0 | $\bullet \bullet$ | 7 |
| :--- | :--- | :--- |

Address
XX1


This memory organization is used with the LSI 11 microprocessor and the 8086 microprocessor.

With BYTE SWAP $=0$ :

Address

XXO $\quad$| 8 | $\bullet \bullet$ | 15 |
| :--- | :--- | :--- |

Address
XX1


This memory organization is used with the 68000 and $Z 8000$ microprocessors. BSWP is Read/Write and cleared by BUS RESET.

04:03 BURST This field determines the maximum number of data transfers performed each time control of the host bus is obtained.

| BURST<1:0> | 8 bit Mode | 16 bit Mode |
| :---: | :---: | :---: |
| 00 | 2 bytes | 1 word |
| 10 | 16 bytes | 8 words |
| 01 | unlimited | unlimited |

BURST is READ/WRITE and cleared on Bus RESET.
02 BSWPD This bit determines the byte ordering of all data DMA transfers. Data transfers are those to or from a data buffer. BSWPD has no effect on non-data transfers. The effect of BSWPD on data transfers is the same as that of BSWPC on non-data transfers (see above).

ALE CONTROL defines the assertive state of Pin 18 when MK5025 is a Bus Master. ACON is READ/WRITE and cleared by Bus RESET.

ACON Pin 18 Asserted

| 0 | ALE | High |
| :--- | :--- | :--- |
| 1 | $\overline{\text { AS }}$ | Low |

BYTE CONTROL redefines the Byte Mask and Hold I/O pins. BCON is READ/WRITE and cleared by Bus RESET.

| BCON | PIN 16 | PIN 15 | PIN 17 |
| :---: | :---: | :---: | :---: |
| 0 | $\overline{\text { BM } 1}$ | $\overline{\text { BM O }}$ | HOLD |
| 1 | BUSAKO | BYTE | $\overline{\text { BUSRQ }}$ |

### 4.1.2.6 Control and Status Register 5 (CSR5)

CSR5 facilitates control and monitoring of modem controls.

$$
\operatorname{RAP}\langle 3: 1>=4
$$



| BIT | NAME | DESCRIPTION |
| :---: | :---: | :---: |
| 15:05 | 0 | Reserved, must be written as zeroes. |
| 4 | RTSEN | RTS/CTS ENABLE is a READ/WRITE bit used to configure pins 26 and 30 . If this bit is set pin 26 becomes RTS and pin 30 becomes DSR. RTS is driven low whenever the MK5025 has data to transmit and kept low during transmission. $\overline{\text { RTS }}$ will be driven high after the closing flag of a frame transmitted if either no other frames are in the FIFO or if the minimum frame spacing is higher than 2 (see Mode Register). The MK5025 will not begin transmission and TD will remain HIGH if CTS is high. |
| 3 | DTRD | DTR DIRECTION is a READ/WRITE bit used to control the direction of the DTR pin. If DTRD $=0$, the DTR pin becomes an input pin and the DTR bit reflects the current value of the pin; if DTRD $=1$, the DTR pin is an output pin controlled by the DTR bit below. |
| 2 | DSRD | DSR DIRECTION is a READ/WRITE bit used to control the direction of the DSR pin. If DSRD $=0$, the DSR pin becomes an input pin and the DSR bit reflects the current value of the pin; if DSRD $=1$, the DSR pin is an output pin controlled by the DSR bit below. |
| 1 | DTR | DATA TERMINAL READY is used to control or observe the DTP Y/O pin depending on the value of DTRD. If DTRD $=0$, this bit becomes READ ONLY and always equals the current value of the DTR pin. If DTRD $=1$, this bit becomes READ/WRITE and any value written to this bit appears on the DTR pin. |
| 0 | DSR | DATA SET READY is used to control or observe the DSR I/O pin depending on the value of DSRD. If DSRD $=0$, this bit becomes READ ONLY and always equals the current value of the DSR pin. If DSRD $=1$, this bit becomes READ/WRITE and any value written to this bit appears on the DSR pin. |

### 4.2 Initialization Block

MK5025 initialization includes the reading of the initialization block in memory to obtain the operating parameters. The Initialization Block is defined on the next page..

The Initialization Block is read by MK5025 when receiving an INIT primitive. During normal initialization the INIT should be sent prior to sending a START primitive. The user may re-issue the INIT primitive after a START, but received frames may be lost if care is not taken. An INIT cannot be issued while a link is connected; MK5025 will reject such an attempt.

Except for the Error Counters and XID/TEST Descriptor OWNA bits, the MK5025 will not write into the Initialization Block.

| BASE ADDRESS | MODE | IADR+00 |
| :---: | :---: | :---: |
|  | LOCAL STATION ADDRESS | IADR+02 |
|  | REMOTE STATION ADDRESS | IADR+04 |
|  | N1 | IADR+06 |
|  | N2 + SCALER | IADR+08 |
|  | T1 TIMER | IADR+10 |
|  | T3 TIMER | IADR+12 |
|  | TP TIMER | IADR+14 |
|  | RLEN-RDRA <23:16> | IADR+16 |
|  | RDRA <15:00> | IADR+18 |
|  | TLEN-TDRA <23:16> | IADR+20 |
|  | TDRA <15:00> | IADR+22 |
|  | XID/TEST TRANSMIT DESCRIPTOR | IADR+24 |
|  | XID/TEST RECEIVE DESCRIPTOR | IADR+32 |
|  | STATUS BUFFER ADDRESS | IADR+40 |
| HIGHER ADDR | SIX ERROR COUNTERS | IADR+44 <br> thru <br> IADR+55 |

Figure 4. Initialization Block

### 4.2.1 Mode Register

The Mode Register allows alteration of the MK5025's operating parameters.


## BIT NAME DESCRIPTION

15:11 MFS <4:0> Minimum Frame Spacing defines the minimum number of flag sequences transmitted between adjacent frames transmitted by the MK5025. This only affects frames transmitted by the MK5025 and does not restrict the spacing of frames received by the MK5025. When using RTS/CTS control this field defines the number of flags transmitted at the beginning of the frame after $\overline{\mathrm{CTS}}$ is driven low (minus one for the trailing flag). See following table for encoding of this field.

| NUMBER OF FLAGS | MFS $<\mathbf{4 : 0} \mathbf{>}$ | NUMBER OF FLAGS | MFS $<\mathbf{4 : 0} \mathbf{>}$ |
| :---: | :---: | :---: | :---: |
| 2 | 0 | 34 | 24 |
| 4 | 2 | 36 | 17 |
| 6 | 4 | 38 | 3 |
| 8 | 9 | 40 | 6 |
| 10 | 18 | 42 | 13 |
| 12 | 5 | 44 | 27 |
| 14 | 11 | 46 | 23 |
| 16 | 22 | 48 | 14 |
| 18 | 12 | 50 | 29 |
| 20 | 25 | 52 | 26 |
| 22 | 19 | 54 | 21 |
| 24 | 7 | 56 | 10 |
| 26 | 15 | 58 | 20 |
| 28 | 31 | 60 | 8 |
| 30 | 30 | 62 | 16 |
| 32 | 28 |  |  |
|  |  |  |  |

FCSS

Extended Control Force is useful only in transparent mode operation. If set along with EXTC, the receiver will assume the control field to be two bytes long regardless of the first two bits of the control field. See EXTC below.

EXTAF Extended Address Force is useful only in transparent mode operation. If set along with EXTA, the receiver will assume the address field to be two bytes long regardless of the first bit of the address. See EXTA below.

DACE Address and control field extraction are disabled when DACE is set. Address and control fields are treated as normal data. DACE must be written as " 0 " for normal operation in non-transparent mode.

EXTC Extended Control Field is enabled when EXTC =1. The control fields of all $S$ and I frames become two octets in length, instead of one. The numbering for I frames becomes modulo 128, instead of modulo 8 . The control field of $U$ frames remains one byte in length.

Extended address is enabled when EXTA is a one. The address field of all frames becomes 2 octets in length

DRFCS Disable Receiver FCS. When DRFCS $=0$, the receiver will extract and check the FCS field at the end of each frame. When DRFCS $=1$, the receiver continues to extract the last 16 or 32 bits of each frame, depending on FCSS, but no check is performed to determine whether the FCS is correct.

Disable Transmitter FCS. When DTFCS $=0$, the transmitter will generate and append the FCS to each frame. When DTFCS = 1, the FCS logic is disabled, and no FCS is generated with transmitted frames.

Setting DTFCS $=1$ is useful in loopback testing for checking the ability of the receiver to detect an incorrect FCS.

02:00 LBACK Loopback Control puts the MK5025 into one of several loopback configurations.

## LBACK Description

0 Normal operation. No loopback.
4 Simple loopback. Receive data and clock are driven internally by transmit data and clock.
5 Clockless loopback. Receive data is driven internally by transmit data. Transmit and receive clocks are driven by SYSCLK divided by 8.
6 Silent loopback. Same as simple loopback with TD pin forced to all ones.
7 Silent Clockless loopback. Combination of Silent and Clockless loopbacks.
Receive data is driven internally by transmit data, transmit and receive clocks are driven by SYSCLK divided by 8. TD pin is forced to all ones.

### 4.2.2 Station Addresses

The Local and Remote station addresses may be either one or two octets according to the EXTA control bit described in the MODE register. If extended address mode is selected bit 0 should be set to a zero for adherence to ADCCP/HDLC. If extended address mode is not selected, the command and response frame addresses should be located in the lower order byte of their respective fields.

### 4.2.3 Timers

There are ten independent counter-timers. The lower 8 bits of IADR+08 are used as a scaler for T1, T3, and TP. The scaler is driven by a clock which is $1 / 32$ of SYSCLK. N1 is a 16 bit counter and is used to count the number of bytes in an I-frame. N2 is an 8 bit counter.

The Host will write the period of $\mathrm{N} 1, \mathrm{~N} 2, \mathrm{~T} 1, \mathrm{~T} 2, \mathrm{~T} 3$, and TP into the Initialization Block.


N1
MAXIMUM FRAME LENGTH. This field must contain the two's complement of the maximum allowable frame length, in bytes. Any frame received that exceeds this count will be discarded.

MAXIMUM RETRANSMISSION COUNT. This field must contain the two's complement of the maximum number of retransmissions that will be made following the expiration of T1.

TIMER PRESCALER. Timers T1, T3, and TP are scaled by this number. The prescaler incremented once every 32 system clock pulses. When it reaches zero the timers are incremented and the prescaler is reset. This field is interpreted as the two's complement of the prescaler period. Note: a prescale value of one gives the smallest amount of scaling to the timers ( 64 clock pulses), zero gives the largest ( 8192 clock pulses).

RETRANSMISSION TIMER. Link control frames will be retransmitted upon the expiration of the T 1 timer if the appropriate response is not received. These frames will be retransmitted up to N2 (see above) times, at which time the link will be disconnected or reset by MK5025 according to the X. 25 protocol. This field must contain the two's complement of the period of timer T1. The scaled (see SCALER) value of T1 should be made large enough to allow the remote station to receive the control frame and send its response.

LINK IDLE TIMER. The link idle timer determines the amount of link idle time necessary to consider the link disconnected. This field must contain the two's complement of the period of timer T3. T3 is disabled if CSR5 RTSEN $=1$ or if the MK5025 is in transparent mode.

TRANSMIT POLLING TIMER. This scaled timer determines the length of time between transmit frame checks. Unless TDMD (see CSRO) is set or a frame is received on the link, no attempt to transmit a frame in the transmit descriptor ring is made until TP expires. At TP expiration all transmit frames in the transmit descriptor ring will be sent.

### 4.2.4 Receive Descriptor Ring Pointer



## 0

14:12

RLEN

Reserved, must be written as a zero.
RECEIVE RING LENGTH is the number of entries in the Receive Ring expressed as a power of two.

| RLEN | NUMBER OF <br> ENTRIES |
| :---: | :---: |
| 0 | 1 |
| 1 | 2 |
| 2 | 4 |
| 3 | 8 |
| 4 | 16 |
| 5 | 32 |
| 6 | 64 |
| 7 | 128 |

Reserved, must be written as zeroes.
RECEIVE DESCRIPTOR RING ADDRESS is the base address of (lowest address) of the Receive Descriptor Ring. The Receive Ring must be aligned on a word boundary.

### 4.2.5 Transmit Descriptor Ring Pointer

IADR + 20

IADR + 22


## BIT NAME DESCRIPTION

150
14:12 TLEN

110
10:08 TWD

Reserved, must be written as a zero.
TRANSIT RING LENGTH is the number of entires in the Transmit Ring expressed as a power of two.

Reserved, must be written as a zero.
TRANSMIT WINDOW is the window size of the Transmitter expressed as a power of two less one. TWD must be less than TLEN. TWD is the maximum number of I frames which may be transmitted without an acknowledgement. TWD is not allowed to be greater than 127.

| TLEN | NUMBER OF <br> ENTRIES | TWD | WINDOW SIZE |  |
| :---: | :---: | :---: | :---: | :---: |
| EXTC $=0$ | EXTC $=1$ |  |  |  |
| 0 | 1 | 0 | NA | 1 |
| 1 | 2 | 1 | 1 | 3 |
| 2 | 4 | 2 | 2 | 7 |
| 3 | 8 | 3 | 3 | 15 |
| 4 | 16 | 4 | 4 | 31 |
| 5 | 32 | 5 | 5 | 63 |
| 6 | 64 | 6 | 6 | 127 |
| 7 | 128 | 7 | 7 | 127 |

07:00/ TDRA 15:00

TRANSMIT DESCRIPTOR RING ADDRESS is the base address of (lowest address) of the Transmit Descriptor Ring. The Transmit Ring must be aligned on a word boundary.

### 4.2.6 XID/TEST Descriptors

The XID/TEST Descriptors contain pointers to the buffers used to receive and transmit XID and TEST frames, as well as the buffer lengths. The exact format of these descriptors can be seen below under Receive and Transmit Message Descriptor Entry descriptions. They are used the same as other descriptors except that no data chaining takes place and only the OWNA bit is significant in RMDO and TMDO.

### 4.2.7 Status Buffer Address

IADR + 40

IADR + 42

| 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| 5 | 4 | 3 | 2 | 1 | 0 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |



BIT NAME DESCRIPTION

15:08 0
07:00 SBA
15:00

Reserved, must be written as zeroes.
STATUS BUFFER ADDRESS points to a 3 word buffer into which link status information is placed upon the issuance of the STAT primitive by the HOST. The contents of the Status Buffer are described later in this document. The Status Buffer must begin on a word boundary.

### 4.2.8 Error Counters

Six locations in the initialization buffer are reserved for use as error counters which the MK5025 will increment. These are intended for use of the Host CPU for statistical analysis. The MK5025 will only increment the counters; it is up to the user to clear and preset these counters. The error counters are:

| MEMORY ADDRESS | ERROR COUNTER |
| :---: | :---: |
| IADR + 44 | Bad frames received <br> - Bad FCS <br> - Non-Octet Aligned |
| IADR + 46 | Number of FRMR frames received |
| IADR + 48 | Number of T1 timeouts |
| IADR + 50 | Number of REJ frames received |
| IADR + 52 | Number of REJ frames transmitted |
| IADR + 54 | Frames shorter than minimum length received |

### 4.3 Receive and Transmit Descriptor Rings

Each descriptor ring in memory is a 4 word entry. The following is the format of the receive and transmit descriptors.

### 4.3.1 Receive Message Descriptor Entry

### 4.3.1.1 Receive Message Descriptor 0 (RMDO)



| BIT NAME | DESCRIPTION |
| :--- | :--- |
| 15 | When this bit is a zero either the HOST or the I/O ACCELERATION PROCESSOR <br> Owns this descriptor. When this bit is a one the MK5025 owns this descriptor. The chip <br> clears the OWNA bit after filling the buffer pointed to by the descriptor entry provided <br> the received frame had a good FCS, N(r), and N(s). The Host sets the OWNA bit after <br> emptying the buffer. Once the MK5025, Host, or I/O acceleration processor has relin- <br> quished ownership of a buffer, it may not change any field in the four words that com- <br> prise the descriptor entry. |
| 14 | This bit determines whether the HOST or the SLAVE PROCESSOR owns the buffer <br> when OWNA is a zero. The MK5025 never uses this bit. This bit is provided to facili- <br> tate use of an I/O acceleration processor. |

FRMRR FRMR Received indicates that the l-field of a FRMR is stored in the buffer referenced by this Message Descriptor.

09:08 0
07:00 RBADR
Start of Long Frame indicates that this is the first buffer used by MK5025 for this frame. It is used for data chaining buffers. SLF is set by the chip.

NOTE: A "Long Frame" is any frame which needs data chaining. Usually this will be an I frame, but it could also be a UI or FRMR frame.

12 ELF $\quad$ of Long Frame indicates that this the last buffer used by MK5025 for this frame. It is used for data chaining buffers. If both SLF and ELF were set the frame would fit into one buffer and no data chaining would be required. ELF is set by the MK5025.

UI Frame Received indicates that a UI frame has been received and is stored in this buffer.

Reserved, must be written as zeroes.
The High Order 8 address bits of the buffer pointed to by this descriptor. This field is written by the Host and unchanged by MK5025.

### 4.3.1.2 Receive Message Descriptor 1 (RMD1)



## BIT NAME DESCRIPTION

15:00 RBADR The low order 16 address bits of the receive buffer pointed to by this descriptor. RBADR is written by the Host CPU and unchanged by MK5025. The receive buffers must be word aligned.

### 4.3.1.3 Receive Message Descriptor 2 (RMD2)



## BIT NAME

15:00 BCNT

## DESCRIPTION

Buffer Byte Count is the length of the buffer pointed to by this descriptor expressed in two's complement. This field is written to by the Host and unchanged by MK5025. Buffer size must be even.

### 4.3.1.4 Receive Message Descriptor 3 (RMD3)



| BIT | NAME |
| :--- | :--- |
| 15:00 | MCNT |

## DESCRIPTION

Message Byte Count is the length, in bytes, of the contents of the buffer expressed in two's complement. If ELF $=0$, MCNT will equal the two's complement of BCNT since the MK5025 will fill a buffer before chaining to the next descriptor.

### 4.3.2 Transmit Message Descriptor Entry

### 4.3.2.1 Transmit Message Descriptor 0 (TMDO)

| 5 | 1 4 | 1 3 | 1 | 1 | 0 |  | 0 | 0 | 0 | 0 | 0 5 | 4 | 0 | 0 | 0 | 0 |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | O | S |  | T |  |  |  |  |  |  |  |  |  |  |  |  |  |
| W | W | L | L | U |  |  |  |  |  |  |  |  |  |  |  |  |  |
| N | N | F | F | 1 | 0 |  | 0 | 0 |  |  | TBAD | R | 23 | 16> |  |  |  |
| A | B |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |


| BIT | NAME | DESCRIPTION |
| :---: | :---: | :---: |
| 15 | OWNA | When this bit is a zero either the HOST or the SLAVE PROCESSOR owns this descriptor. When this bit is a one the MK5025 owns this descriptor. The host should set the OWNA bit after filling the buffer pointed to by the descriptor entry. The MK5025 releases the descriptor after transmitting the buffer and receiving the proper acknowledgement from the remote station. After the MK5025, Host, or I/O acceleration processor has relinquished ownership of a buffer, it may not change any field in the four words that comprise the descriptor entry. |
| 14 | OWNB | This bit determines whether the HOST or the I/O ACCELERATION PROCESSOR owns the buffer when OWNA is a zero. The MK5025 never uses this bit. This bit is provided to facilitate use of an I/O acceleration processor. |
| 13 | SLF | Start of Long Frame indicates that this is the first buffer used by MK5025 for this frame. It is used for data chaining buffers. SLF is set by the Host. |
|  |  | NOTE: A "Long Frame" is any frame which needs data chaining. Usually this will be an I frame, but it could also be a UI frame or others. |
| 12 | ELF | End of Long Frame indicates that this the last buffer used by MK5027 for this frame. It is used for data chaining buffers. If both SLF and ELF were set the frame would fit into one buffer and no data chaining would be required. ELF is set by the Host. |
| 11 | TUI | Transmit a UI frame indicates that a UI frame is to be transmitted from the transmit buffer instead of a normal I frame. This bit must also be set for anything transmitted while the MK5025 is in Transparent Mode. |
| 10:08 | 0 | Reserved, must be written as zeroes. |
| 07:00 | TBADR | The High Order 8 address bits of the buffer pointed to by this descriptor. This field is written by the Host and unchanged by MK5025. |

### 4.3.2.2 Transmit Message Descriptor 1 (TMD1)



## BIT

NAME
DESCRIPTION
15:00 TBADR
The Low Order 16 address bits of the buffer pointed to by this descriptor. TBADR is written by the Host and unchanged by MK5025. The least significant bit is zero since the descriptor must be word aligned.

### 4.3.2.3 Transmit Message Descriptor 2 (TMD2)



## BIT NAME DESCRIPTION

15:00 BCNT Buffer Byte Count is the usable length, in bytes, of the buffer pointed to by this descriptor in two's complement. This field is not used by the MK5025.

### 4.3.2.4 Transmit Message Descriptor 3 (TMD3)



## BIT NAME DESCRIPTION

15:00 MCNT Message byte count is the length, in bytes, of the contents of the buffer associated with this descriptor expressed as a two's complement.

### 4.3.3 Status Buffer



## FIELD

V (r)

V (s)

Local State

## DESCRIPTION

Current value of the Receive Count Variable. $0<=\mathrm{V}(\mathrm{r})<=7$ for non-extended control; $0<=\mathrm{V}(\mathrm{r})<=127$ for extended control.

Current value of the Transmit Count Variable. $0<=\mathrm{V}(\mathrm{s})<=7$ for non-extended control; $0<=\mathrm{V}(\mathrm{s})<=127$ for extended control.

Current state of local station.
Value Description
0 Normal Data Transfer state
1 Local Busy state
2 REJ sent state
3 DISC sent state
4 Normal Disconnected state
5 SABM/E sent for link connection
$6 \quad$ FRMR sent state
7 SABM/E sent for link reset

| Remote State | Current state of remote station. <br> Value | Description |
| :--- | :---: | :--- |
| 0 | Normal Data Transfer state |  |
|  | 1 | Remote Busy state |

Phase Current phase of operation.
Value Description
-1 Stopped Mode
0 Information Transfer phase
1 Disconnected phase
2 Resetting phase
3 Transparent Data Transfer phase
Current value of Transmit Acknowledge Count.. This field contains the value of the $N(r)$ of the most recently received $S$ or I frame. The modulo difference between $V(A)$ and $\mathrm{V}(\mathrm{s})$ determines the number of outstanding I frames that have not been acknowledged by the remote station.

CURRD<23:00> Current Receive Descriptor. This pointer indicates the position of the descriptor for the next receive buffer to be filled.

CURRXD<23:00> Current Transmit Descriptor. This pointer indicates the position of the descriptor for the next transmit buffer to be transmitted.

### 4.4 Data Link Services

The MK5025 is consistent with the ISO Data Link Service Definition in providing services to the HOST. The following section is a brief description of this interface.

All link oriented services are provided through the exchange of Data Link Service Primitives. These primitives provide both confirmed and unconfirmed services to the HOST. Each primitive falls into one of the following categories:

1. Link Establishment (Connection)
2. Link Resetting
3. Link Disconnection
4. Data Transfer

A primitive is also one of the following types:

1. Request
2. Response
3. Indication
4. Confirmation


Example of Confirmed and Unconfirmed Data Link Services

Requests and Responses are issued by the HOST and Indications and Confirmations are issued by the MK5025.
Responses and Confirmations are not used for unconfirmed exchanges. Only the link disconnection service is unconfirmed.

A Request will be issued by the HOST when a service is required. An Indication will be issued by the MK5025 when the remote system is attempting to change the data link status. A Response is issued by the HOST when receiving an indication for a confirmed service. A confirmation is issued by the MK5025 when the remote system has responded to a previously requested service.

In the MK5025, primitives are exchanged two ways: through the CSR1 and through the OWN bits in the descriptor rings. Connection, disconnection, and link reset primitives are exchanged through CSR1. Data primitives are handled transparently by the OWN bit handshaking in the Descriptor Rings.

Eight additional primitives have been included in the MK5025 to handle services not mentioned in the ISO Data Link Service definition. These primitives include:

1. STOP - Disables the MK5025 from link operation.
2. INIT - Instructs the MK5025 to read the initialization block.
3. START - Enables the MK5025 for link operation.
4. TRANS - Enables the MK5025 for transparent operation.
5. ERROR - Indicates the occurence of a link error requiring higher level action.
6. STAT - Instructs the MK5025 to write chip status in the status buffer.
7. XID - Confirmed exchange of identification (X. 32 mode only).
8. TEST - Provides a full remote loopback test facility.

For examples of the use of primitives, see the section on detailed programming procedures below.

### 4.5 Detailed Programming Procedures

### 4.5.1 Initialization

The following procedures should be followed to initialize the MK5025:

1. Setup bus control information in CSR4.
2. Setup Initialization Block and Descriptor Rings and load the address of the initialization block in CSR's 2 and 3.
3. Issue the INIT primitive through CSR1 instructing the MK5025 to read the initialization block information.
4. Wait for INIT Confirmation primitive from the MK5025.
5. Issue the START Primitive through CSR1 to enable the MK5025 for link operation.
6. Enable interrupts in CSRO if desired.

### 4.5.2 Active Link Setup

1. Issue the Connect Request primitive through CSR1. The MK5025 will attempt to establish a logical link.
2. Wait for a Connect Confirm primitive from the MK5025.
3. If a Connect Confirm primitive is received, a link has been established.
4. If a Disconnect Indication primitive is received, the MK5025 has been unable to establish a link. The reason will be in the PPARM field of CSR1.

### 4.5.3 Passive Link Setup

The following procedures should be followed to passively establish a link:

1. Issue a Disconnect Request primitive. A DM frame with F bit clear will be sent to the remote station requesting link setup. This step is optional.
2. Wait for a Connect Indication primitive from the MK5025.
3. If a Connect Indication primitive is received, issue a Connect Response primitive to indicate willingness to establish the link. The link is now established.
4. If no Connect Indication primitive is received, the remote site is not trying to actively setup a link.

### 4.5.4 Refusing Link Setup

The following procedure should be followed when refusing link establshment:

1. A Connect Indication will be received indicating a request by the remote station to establish a link.
2. Issue a Disconnect Request to refuse the link establishment request.

### 4.5.5 Sending Data

The following procedure should be followed to send a data frame:

1. Wait for OWNA bit of current transmit descriptor to be cleared, if not already.
2. Fill buffer associated with current transmit descriptor with data to be sent.
3. Repeat steps 1 and 2 for next buffer if chaining is necessary, setting SLF and ELF appropriately.
4. Set the OWNA bit for each descriptor used.
5. Go on to next descriptor these OWNA bits will be cleared when the data has been sucessfully sent and acknowledged.

### 4.5.6 Receiving Data

The following procedure should be followed when receiving a data frame:

1. Make sure that the OWNA bit of the current receive descriptor is clear.
2. Read data out of buffer associated with current receive descriptor.
3. Set the OWNA bit of current descriptor.
4. If ELF bit of current descriptor is clear, go on to next descriptor and repeat above steps appending data from each buffer until a descriptor with the ELF bit set is reached.

### 4.5.7 Link Disconnection

The following procedure should be followed to disconnect an established link:

1. Issue the Disconnect Request primitive to the MK5025. The MK5025 will disconnect the link.

### 4.5.8 Link Reset

The following procedure should be followed to reset an established link:

1. Issue a Reset Request primitive to the MK5025.
2. Wait for a Reset Confirm primitive from the MK5025.
3. If a Reset Confirm primitive is received, the link has been reset.
4. If a Disconnect Indication is received, the MK5025 was unable to reset and has disconnected. The reason for failure is in the PPARM field of CSR1. Link connection procedures must now be performed to re-establish the link.

### 4.5.9 Receiving Link Reset

The following procedure should be followed when receiving a request for link reset:

1. A Reset Indication will be received from the MK5025 indicating the remote station has requested a link resetting.
2. At this time the host may wish to remove any unacknowledged frames in the Transmit Descriptor Ring to avoid possible duplication at reset.
3. If able to reset, issue a reset response to indicate willingness to reset the link.
4. If unable to reset, issue a Disconnect Request to disconnect the link.

### 4.5.10 Receiving FRMR frame

The following procedure should be followed when receiving a FRMR:

1. An Error Indication will be received from MK5025 indicating an error condition. PPARM will indicate a FRMR frame has been received. The l-field of the FRMR has been placed in the next Receive Descriptor.
2. If able to reset, issue a Reset Request to MK5025 and wait for either a Reset Indication or a Disconnect Indication as described above for Link Reset.
3. If unable to reset, issue a Disconnect Request to disconnect the current link. Link setup procedures should now be performed to re-establish a link.

### 4.5.11 Exchanging Identification

The following procedure should be followed to exchange identification with the remote:

1. XIDE in CSR3 must be set prior to any identification exchange.
2. Place identification information in the XID/TEST Transmit Buffer.
3. Issue an XID Request primitive.
4. If an XID Confirm primitive is received, the identication exchange has been performed and the remote response is located in the XID/TEST receive buffer.
5. If a Disconnect Indication is received, the identification exchange was unsuccessful.

### 4.5.12 Receiving an Identification request

The following procedure should be performed when receiving a request for identification:

1. An XID Indication primitive will be received from the MK5025 to indicate the request for identification. The remote identification information will be located in the XID/TEST receive buffer.
2. To respond, place identification information in the XID/TEST send buffer and issue an XID Response primitive.
3. To refuse, issue a Disconnect Request primitive.

Note: An XID Indication will only be issued of the XIDE bit in CSR3 has been set. Otherwise, all identification requests will automatically be refused and XID frames will not be recognized.

### 4.5.13 Disabling the MK5025

The following procedure should be followed to disable the MK5025:

1. Issue the STOP primitive. This will disable the MK5025 from receiving or transmitting. The TD pin will be held high while the MK5025 is in stopped mode. The STOP bit in CSRO will be set and interrupts disabled. If a link is currently established, data may be lost.

### 4.5.14 Re-enabling the MK5025

The same procedure should be followed for re-enabling the MK5025 as was used to initialize upon power-up. If the Initialization Block and the hardware configuration have not changed then steps 1 thru 3 may be omitted.

## SECTION 5

MK5025 ELECTRICAL SPECIFICATION

## ABSOLUTE MAXIMUM RATINGS

Temperature Under Bias . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $-25^{\circ} \mathrm{C}$ to $+100^{\circ} \mathrm{C}$
Storage Temperature . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Voltage on Any Pin with Respect to Ground. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.5 V to $\mathrm{V}_{\mathrm{Cc}}+0.5 \mathrm{~V}$
Power Dissipation
Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other condition above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

DC CHARACTERISTICS
$\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V} \pm 5$ percent unless otherwise specified.

| SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS |
| :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IL}}$ |  | -0.5 |  | +0.8 | V |
| $\mathrm{~V}_{\mathrm{IH}}$ |  | +2.0 |  | $\mathrm{~V}_{\mathrm{CC}}+0.5$ | V |
| $\mathrm{~V}_{\mathrm{OL}}$ | $@ \mathrm{I}_{\mathrm{OL}}=3.2 \mathrm{~mA}$ |  |  | +0.5 | V |
| $\mathrm{~V}_{\mathrm{OH}}$ | $@ \mathrm{I}_{\mathrm{OH}}=-0.4 \mathrm{~mA}$ | +2.4 |  |  | V |
| $\mathrm{I}_{\mathrm{IL}}$ | $@ \mathrm{~V}_{\mathrm{in}}=0.4$ to $\mathrm{V}_{\mathrm{CC}}$ |  |  | $\pm 10$ | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{CC}}$ | $\mathrm{T}_{\mathrm{SCT}}=100 \mathrm{~ns}$ |  | 50 |  | mA |

## CAPACITANCE

Frequency $=1 \mathrm{MHz}$

| SYMBOL | CONDITIONS | MIN | MAX | UNITS |
| :--- | :--- | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ |  |  | 10 | pf |
| $\mathrm{C}_{\text {OUT }}$ |  |  | 10 | pf |
| $\mathrm{C}_{\text {IO }}$ |  |  | 20 | pf |

AC TIMING SPECIFICATIONS
$\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V} \pm 5$ percent, unless otherwise specified.

| NO. | SIGNAL | SYMBOL | PARAMETER | TEST CONDITIONS | MIN ns | $\begin{gathered} \text { TYP } \\ \text { ns } \end{gathered}$ | $\begin{gathered} \text { MAX } \\ \text { ns } \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | SYSCLK | $T_{\text {SCT }}$ | SYSCLK period |  | 100 |  |  |
| 2 | SYSCLK | $\mathrm{T}_{\text {SCL }}$ | SYSCLK low time |  | 45 |  |  |
| 3 | SYSCLK | $\mathrm{T}_{\text {SCH }}$ | SYSCLK high time |  | 45 |  |  |
| 4 | SYSCLK | $\mathrm{T}_{\text {SCR }}$ | Rise time of SYSCLK |  | 0 |  | 8 |
| 5 | SYSCLK | $\mathrm{T}_{\text {SCF }}$ | Fall time of SYSCLK |  | 0 |  | 8 |
| 6 | TCLK | $\mathrm{T}_{\text {TCT }}$ | TCLK period |  | 140 |  |  |
| 7 | TCLK | $\mathrm{T}_{\text {TCL }}$ | TCLK low time |  | 63 |  |  |
| 8 | TCLK | $\mathrm{T}_{\text {TCH }}$ | $\overline{\text { TCLK }}$ high time |  | 63 |  |  |
| 9 | TCLK | $\mathrm{T}_{\text {TCR }}$ | Rise time of $\overline{\text { TCLK }}$ |  | 0 |  | 8 |
| 10 | TCLK | $\mathrm{T}_{\text {TCF }}$ | Fall time of $\overline{\text { TCLK }}$ |  | 0 |  | 8 |
| 11 | TD | $\mathrm{T}_{\text {TDP }}$ | TD data propagation delay after the falling edge of TCLK | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |  |  | 40 |
| 12 | TD | $\mathrm{T}_{\text {TDH }}$ | TD data hold time after the falling edge of TCLK | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | 5 |  |  |

AC TIMING SPECIFICATIONS
$T_{A}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V} \pm 5$ percent, unless otherwise specified.

| NO. | SIGNAL | SYMBOL | PARAMETER | TEST CONDITIONS | $\begin{gathered} \mathrm{MIN} \\ \mathrm{~ns} \end{gathered}$ | $\begin{gathered} \text { TYP } \\ \text { ns } \end{gathered}$ | $\begin{gathered} \text { MAX } \\ \text { ns } \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 13 | $\overline{\text { RCLK }}$ | $\mathrm{T}_{\text {RCT }}$ | $\overline{\text { RCLK }}$ period |  | 140 |  |  |
| 14 | $\overline{\text { RCLK }}$ | $\mathrm{T}_{\text {RCH }}$ | $\overline{\text { RCLK }}$ high time |  | 63 |  |  |
| 15 | $\overline{\text { RCLK }}$ | $\mathrm{T}_{\text {RCL }}$ | $\overline{\text { RCLK }}$ low time |  | 63 |  |  |
| 16 | $\overline{\text { RCLK }}$ | $\mathrm{T}_{\text {RCR }}$ | Rise time of $\overline{\text { RCLK }}$ |  | 0 |  | 8 |
| 17 | $\overline{\text { RCLK }}$ | $\mathrm{T}_{\text {RCF }}$ | Fall time of $\overline{\text { RCLK }}$ |  | 0 |  | 8 |
| 18 | RD | $\mathrm{T}_{\text {RDR }}$ | RD data rise time |  | 0 |  | 8 |
| 19 | RD | $\mathrm{T}_{\text {RDF }}$ | RD data fall time |  | 0 |  | 8 |
| 20 | RD | $\mathrm{T}_{\text {RDH }}$ | RD hold time after rising edge of $\overline{\text { RCLK }}$ |  | 5 |  |  |
| 21 | RD | $\mathrm{T}_{\text {RDS }}$ | RD setup time prior to rising edge of $\overline{\text { RCLK }}$ |  | 30 |  |  |
| 22 | A/DAL | $\mathrm{T}_{\text {DOFF }}$ | Bus Master driver disable after rising edge of HOLD |  | 0 |  | 50 |
| 23 | A/DAL | $\mathrm{T}_{\text {DON }}$ | Bus Master driver enable after falling edge of HLDA | $\mathrm{T}_{\text {SCT }}=100 \mathrm{nS}$ | 0 |  | 200 |
| 24 | $\overline{\text { HLDA }}$ | $\mathrm{T}_{\mathrm{HHA}}$ | Delay to falling edge of $\overline{\text { HLDA }}$ from falling edge of HOLD (Bus Master) |  | 0 |  |  |
| 25 | RESET | $\mathrm{T}_{\mathrm{RW}}$ | RESET pulse width |  | 30 |  |  |
| 26 | A/DAL | $\mathrm{T}_{\text {CYCLE }}$ | Read/write, address/data cycle time | $\mathrm{T}_{\text {SCT }}=100 \mathrm{nS}$ | 600 |  |  |
| 27 | A | $\mathrm{T}_{\text {XAS }}$ | Address setup time to falling edge of ALE |  | 100 |  |  |
| 28 | A | $\mathrm{T}_{\text {XAH }}$ | Address hold time after the rising edge of DAS |  | 50 |  |  |
| 29 | DAL | $\mathrm{T}_{\text {AS }}$ | Address setup time to the falling edge of ALE |  | 75 |  |  |
| 30 | DAL | $\mathrm{T}_{\text {AH }}$ | Address hold time after the falling edge of ALE |  | 20 |  |  |
| 31 | DAL | TRDAS | Data setup time to the rising edge of $\overline{\mathrm{DAS}}$ (Bus master read) |  | 55 |  |  |
| 32 | DAL | $\mathrm{T}_{\text {RDAH }}$ | Data hold time after the rising edge of $\overline{\mathrm{DAS}}$ (Bus master read) |  | 0 |  |  |
| 33 | DAL | T DDAS | Data setup time to the falling edge of $\overline{\mathrm{DAS}}$ (Bus master write) |  | 0 |  |  |
| 34 | DAL | $\mathrm{T}_{\text {WDS }}$ | Data setup time to the rising edge of $\overline{\mathrm{DAS}}$ (Bus master write) |  | 250 |  |  |
| 35 | DAL | $\mathrm{T}_{\text {WDH }}$ | Data hold time after the rising edge of DAS (Bus master write) |  | 35 |  |  |
| 36 | DAL | $\mathrm{T}_{\text {SRDH }}$ | Data hold time after the rising edge of $\overline{\mathrm{DAS}}$ (Bus slave read) | $\mathrm{T}_{\text {SCT }}=100 \mathrm{nS}$ | 0 |  | 35 |
| 37 | DAL | $\mathrm{T}_{\text {SWDH }}$ | Data hold time after the rising edge of $\overline{\mathrm{DAS}}$ (Bus slave write) |  | 0 |  |  |
| 38 | DAL | $\mathrm{T}_{\text {swds }}$ | Data setup time to the falling edge of $\overline{\mathrm{DAS}}$ (Bus slave write) |  | 0 |  |  |
| 39 | ALE | $\mathrm{T}_{\text {ALEW }}$ | ALE width high |  | 110 |  |  |

## AC TIMING SPECIFICATIONS

$\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V} \pm 5$ percent, unless otherwise specified.

| NO. | SIGNAL | SYMBOL | PARAMETER | TEST CONDITIONS | MIN ns | TYP ns | MAX ns |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 40 | ALE | T DALE | Delay from rising edge of DAS to the rising edge of ALE |  | 70 |  |  |
| 41 | $\overline{\text { DAS }}$ | $\mathrm{T}_{\text {DSW }}$ | $\overline{\text { DAS }}$ width low |  | 200 |  |  |
| 42 | $\overline{\text { DAS }}$ | $\mathrm{T}_{\text {ADAS }}$ | Delay from the falling edge of ALE to the falling edge of DAS |  | 80 |  |  |
| 43 | $\overline{\text { DAS }}$ | $\mathrm{T}_{\text {RIDF }}$ | Delay from the rising edge of DALO to the falling edge of $\overline{\text { DAS }}$ (Bus master read) |  | 35 |  |  |
| 44 | $\overline{\text { DAS }}$ | $\mathrm{T}_{\text {RDYS }}$ | Delay from the falling edge of READY to the rising edge of DAS | $\begin{aligned} & \mathrm{T}_{\text {ARYD }}=300 \mathrm{nS} \\ & \mathrm{~T}_{\mathrm{SCT}}=100 \mathrm{nS} \end{aligned}$ | 120 |  | 200 |
| 45 | $\overline{\text { DALI }}$ | $\mathrm{T}_{\text {ROIF }}$ | Delay from the rising edge of $\overline{\text { DALO }}$ to the falling edge of DALI (Bus master read) |  | 70 |  |  |
| 46 | $\overline{\text { DALI }}$ | $\mathrm{T}_{\text {RIS }}$ | DALI setup time to the rising edge of DAS (Bus master read) |  | 150 |  |  |
| 47 | $\overline{\text { DALI }}$ | $\mathrm{T}_{\text {RIH }}$ | $\overline{\mathrm{DALI}}$ hold time after the rising edge of $\overline{\mathrm{DAS}}$ (Bus master read) |  | 0 |  |  |
| 48 | $\overline{\text { DALI }}$ | $\mathrm{T}_{\text {RIOF }}$ | Delay from the rising edge of $\overline{\text { DALI }}$ to the falling edge of DALO (Bus master read) |  | 70 |  |  |
| 49 | $\overline{\text { DALO }}$ | TOS | DALO setup time to the falling edge of ALE (Bus master read) |  | 110 |  |  |
| 50 | $\overline{\text { DALO }}$ | $\mathrm{T}_{\mathrm{ROH}}$ | DALO hold time after the falling edge of ALE (Bus master read) |  | 35 |  |  |
| 51 | $\overline{\text { DALO }}$ | TWDSI | Delay from the rising edge of $\overline{\text { DAS }}$ to the rising edge of DALO (Bus master write) |  | 50 |  |  |
| 52 | $\overline{\text { CS }}$ | $\mathrm{T}_{\mathrm{CSH}}$ | $\overline{\mathrm{CS}}$ hold time after the rising edge of DAS (Bus slave) |  | 0 |  |  |
| 53 | $\overline{\mathrm{CS}}$ | $\mathrm{T}_{\text {CSS }}$ | $\overline{\text { CS }}$ setup time to the falling edge of DAS (Bus slave) |  | 0 |  |  |
| 54 | ADR | $\mathrm{T}_{\text {SAH }}$ | ADR hold time after the rising edge of $\overline{\mathrm{DAS}}$ (Bus slave) |  | 0 |  |  |
| 55 | ADR | $\mathrm{T}_{\text {SAS }}$ | ADR setup time to the falling edge of DAS (Bus slave) |  | 0 |  |  |
| 56 | $\overline{\text { READY }}$ | T ARYD | Delay from the falling edge of ALE to the falling edge READY to insure a minimum bus cycle time ( 600 nS ) | $\mathrm{T}_{\mathrm{SCT}}=100 \mathrm{nS}$ |  |  | 150 |
| 57 | $\overline{\text { READY }}$ | $\mathrm{T}_{\text {SRDS }}$ | Data setup time to the falling edge of READY (Bus slave read) |  | 75 |  |  |
| 58 | $\overline{\text { READY }}$ | $\mathrm{T}_{\text {RDYH }}$ | $\overline{\text { READY }}$ hold time after the rising edge of DAS (Bus master) |  | 0 |  |  |
| 59 | $\overline{\text { READY }}$ | $\mathrm{T}_{\text {SRYH }}$ | $\overline{\text { READY }}$ hold time after the rising edge of DAS (Bus slave) | $\mathrm{T}_{\mathrm{SCT}}=100 \mathrm{nS}$ | 0 |  | 35 |
| 60 | READ | $\mathrm{T}_{\text {SRH }}$ | READ hold time after the rising edge of DAS (Bus slave) |  | 0 |  |  |
| 61 | READ | $\mathrm{T}_{\text {SRS }}$ | READ setup time to the falling edge of DAS (Bus slave) |  | 0 |  |  |
| 62 | READY | T RDYD | Delay from falling edge of $\overline{\text { DAS }}$ to falling edge of READY (Bus slave read) | $\mathrm{T}_{\mathrm{SCT}}=100 \mathrm{nS}$ |  | 200 |  |



Figure 5. Output Load Diagram

timing measurements are made at the following voltages, UNLESS OTHERWISE SPECIFIED:

|  | $" 1 "$ | $" 0 "$ |
| :--- | :--- | :--- |
| OUTPUT | 2.0 V | 0.8 V |
| INPUT | 2.0 V | 0.8 V |
| FLOAT | $10 \% \mathrm{~V}_{\mathrm{OH}}$ | $90 \% \mathrm{~V}_{\mathrm{OL}}$ |

Figure 6. MK5025 Serial Link Timing Diagram


NOTE: The Bus Master cycle time will increase from a minimum of 600 ns in 100 ns steps until the slave device returns READY.

Figure 7. MK5025 Bus Master Timing Diagram (Read)


NOTE: The Bus Master cycle time will increase from a minimum of 600 ns in 100 ns steps until the slave device returns READY.

Figure 8. MK5025 Bus Master Timing Diagram (Write)


Figure 9. MK5025 Bus Slave Timing Diagram (Read)


Figure 10. MK5025 Bus Slave Timing Diagram (Write)

## SECTION 6

REFERENCE DOCUMENTS
The following documents are applicable to the use of the MK5025.

1. Information processing systems - Open Systems Interconnection - Basic Reference Model, ISO 7498.
2. High-level Data Link Control (HDLC), ISO 3309.
3. Data Communication High-level data link control procedures - Consolidation of elements of procedure, ISO 4335.
4. Advanced Data Communication Control Procedures (ADCCP), ANSI X3.66.
5. CCITT Recommendation X. 25 .
6. CCITT Recommendation X. 32 .
7. CCITT Recommendation X. 75 .
8. Data Communication - Description of the 1984 X. 25 LAPB - Compatible DTE Link Procedures, ISO 7776.
9. Minimal User-network Signaling Specification for the ISDN Primary Rate Interface, ANSI T1D1/86-288.

MK68590 (P,N)
LOCAL AREA NETWORK CONTROLLER FOR ETHERNET

## FEATURES

100\% compatible with Ethernet and IEEE 802.3 specificationsData packets moved by block transfers over a processor bus (on-board DMA controller 24-bit linear address space)Buffer management$\square$ Packet framingPreamble and Cyclic Redundancy Check (CRC) insertionPreamble stripping and CRC verificationGeneral 16-bit microprocessor bus interface compatible with popular processors (68000, 8086, Z8000, LSI-11)Cable fault detectionMulticast logical address filtrationCollision handling and retryScaled N-channel MOS VLSI technology48-pin DIPSingle 5 -volt power supplySingle phase TTL level clockAll inputs and outputs TTL compatibleCompletely compatible with companion Serial Interface Adapter (SIA) chip MK68591/2.

## DESCRIPTION

The MK68590-LANCE ${ }^{\text {TM }}$ (Local Area Network Controller for Ethernet) is a 48-pin VLSI device that simplifies the interfacing of a microcomputer or a minicomputer to an Ethernet Local Area Network. This chip operates in a local environment that includes a closely coupled memory and microprocessor. The LANCE uses scaled N-channel MOS technology and is compatible with several microprocessors.

LANCE is a trademark of Thomson Components - Mostek Corporation.


Figure 1. MK68590

| $\mathrm{v}_{\text {ss }}$ | 1 | $\bullet$ | 48 | $\mathrm{v}_{\text {cc }}$ |
| :---: | :---: | :---: | :---: | :---: |
| DAL07 | 2 |  | 47 | DALO8 |
| DAL06 | 3 |  | 46 | DALO9 |
| DAL05 | 4 |  | 45 | DAL10 |
| DAL04 | 5 |  | 44 | DAL11 |
| DAL03 | 6 |  | 43 | DAL12 |
| DALO2 | 7 |  | 42 | DAL13 |
| DAL01 | 8 |  | 41 | DAL14 |
| DALOO | 9 |  | 40 | DAL15 |
| READ | 10 |  | 39 | A 16 |
| INTR | 11 |  | 38 | A 17 |
| $\overline{\text { DAL }}$ | 12 | MK68590 | 37 | A 18 |
| $\overline{\text { DALO }}$ | 13 |  | 36 | A 19 |
| $\overline{\text { DAS }}$ | 14 |  | 35 | A 20 |
| В $\overline{\text { BMO } / \mathrm{BYTE}}$ | 15 |  | 34 | A 21 |
| BM1/ $\overline{\text { BUSAKO }}$ | 16 |  | 33 | A 22 |
| $\overline{\text { HOLD / }}$ BUSRO | 17 |  | 32 | A 23 |
| ALE/ $\overline{\text { AS }}$ | 18 |  | 31 | RX |
| $\overline{\text { HLDA }}$ | 19 |  | 30 | RENA |
| $\overline{\text { Cs }}$ | 20 |  | 29 | TX |
| ADR | 21 |  | 28 | CLSN |
| READY | 22 |  | 27 | RCLK |
| RESET | 23 |  | 26 | TENA |
| $\mathrm{V}_{\mathbf{S S}}$ | 24 |  | 25 | тсLк |

Figure 2. LANCE Pin Assignment

## PIN DESCRIPTION

## DAL00-DAL15

## (Data/Address Bus)

Input/Output Three State. The time multiplexed Address/Data bus. These lines will be driven as a bus master and as a bus slave.

## READ

Input/Output Three State. Indicates the type of operation to be performed in the current bus cycle. When it is a bus master, LANCE drives this signal.

LANCE as bus slave:
High - The chip places data on the DAL lines. Low - The chip takes data off the DAL lines. LANCE as bus master:

High - The chip takes data off the DAL lines.
Low - The chip places data on the DAL lines.

## $\overline{\text { INTR }}$

## (Interrupt)

Output Open Drain. When enabled, an attention signal that indicates the occurrence of one or more of the following events: a message reception or transmission has completed or an error has occurred during the transaction; the initialization procedure has completed; or a memory error has been encountered. Setting INEA in CSR0 (bit 06) enables INTR.

## $\overline{\text { DALI }}$

(Data/Address Line In)
Output Three State. An external bus transceiver control line. When LANCE is a bus master and reads from the DAL lines, $\overline{\mathrm{DALI}}$ is asserted during the data portion of the transfer.

## $\overline{\text { DALO }}$

(Data/Address Line Out)
Output Three State. An external bus transceiver control line. When LANCE is a bus master and drives the DAL lines, $\overline{\text { DALO }}$ is asserted during the address portion of a read transfer or for the duration of a write transfer.

## $\overline{\text { DAS }}$

(Data/Strobe)
Input/Output Three State. Defines the data portion of the bus transaction. DAS is driven only as a bus master.

## $\overline{B M O}, \overline{B M 1}$ or BYTE, BUSAKO <br> (Byte Mask)

Output Three State. Pins 15 and 16 are programmable through bit (00) of CSR3 (known as BCON). Asserting RESET clears CSR3.
$\mathrm{f} B C O N=0$
PIN $16=\overline{\mathrm{BM1}}$ (Output Three State)
PIN $15=\overline{\text { BMO }}$ (Output Three State)

BM0, BM1 Byte Mask. Indicates the byte(s) of a bus transaction to be read or written. The BM lines are ignored as a bus slave and assume word transfers only. The LANCE drives the BM lines only when it is a bus master. Byte selection occurs as follows:

| $\overline{\text { BM1 }}$ | $\overline{\text { BMO }}$ |  |
| :--- | :--- | :--- |
|  |  |  |
| Low | Low | Whole Word |
| Low | High | Byte of DAL 08-DAL 15 |
| High | Low | Byte of DAL 00-DAL 07 |
| High | High None |  |

```
If BCON = 1
    PIN 16 = \overline{BUSAKO (Output)}
    PIN 15 = BYTE (Output Three State)
```

BYTE. An alternate byte selection line. Byte selection occurs when the BYTE and DAL (00) lines are latched during the address portion of the bus transaction. BYTE, $\overline{\mathrm{BMO}}$ and $\overline{\mathrm{BM} 1}$ are ignored when LANCE is a bus slave. There are two modes of ordering bytes depending on bit (02) of CSR3, (known as BSWP). This programmable ordering of upper and lower bytes when using BYTE and DAL (00) as selection signals is required to make the ordering compatible with various 16-bit microprocessors.

$$
B S W P=0 \quad B S W P=1
$$

BYTE DAL(00) BYTE DAL(00)

| Low | Low | Low | Low | Whole Word |
| :--- | :--- | :--- | :--- | :--- |
| Low | High | Low | High | Illegal Condition |
| High | High | High | Low | Upper Byte |
| High | Low | High | High | Lower Byte |

BUSAKO. The DMA daisy chain output.

## HOLD/BUSRQ

## (Bus Hold Request)

Input/Output Open Drain. LANCE asserts this signal when it requires access to memory. HOLD is held low for the entire bus transaction. This bit is programmable through bit (00) of CSR3 (known as BCON). In the daisy chain DMA mode $(B C O N=1) \overline{B U S R Q}$ is asserted only if $\overline{B U S R Q}$ is inactive prior to assertion. Bit (00) of CSR3 is cleared when RESET is asserted.

CSR3(00) $\mathrm{BCON}=0$
PIN $17=\overline{\text { HOLD }}$ (Output Open Drain)
CSR3(00) BCON = 1
PIN $17=\overline{\text { BUSRQ }}$ (Output Open Drain)
$\overline{B U S R Q}$ will be asserted only if PIN 17 is high prior to assertion.

## ALE/ $\overline{\text { AS }}$

(Address Latch Enable) •
Output Three State. Used to demultiplex the DAL lines and define the address portion of the bus cycle. This
pin is programmable through bit (01) of CSR3. As ALE, the signal transitions from high to low at the end of the address portion of the bus the address portion of the bus transaction and remains low during the entire data portion of the transaction. As $\overline{\mathrm{AS}}$, the signal transitions from low to high at the end of the address portion of the bus transaction and remains high throughout the entire data portion of the transaction. The LANCE drives the ALE/ $\overline{A S}$ line only as a bus master.

CSR3(01) ACON $=0$
PIN 18 = ALE
CSR3(01) ACON = 1
PIN $18=\overline{\text { AS }}$

## HLDA

## (Bus Hold Acknowledge)

Input. A response to HOLD indicating that the LANCE is the Bus Master. HLDA stops its response when HOLD ends its assertion.

## $\overline{\mathbf{C S}}$

## (Chip Select)

Input. When asserted, $\overline{\mathrm{CS}}$ indicates LANCE is the slave device of the data transfer. CS must be valid throughout the data portion of the bus cycle.

## ADR

## (Register Address Port Select)

Input. When $\overline{\mathrm{CS}}$ is asserted, ADR indicates which of the two register ports is selected. ADR must be valid throughout the data portion of the bus cycle.

| $\frac{1}{\text { ADR }}$ | PORT |
| :--- | :--- |
| Low | Register Data Port |
| High | Register Address Port |

## $\overline{\text { READY }}$

Input/Output Open Drain. When the LANCE is a bus master, READY is an asynchronous acknowledgement from external memory that will complete the data transfer. As a bus slave, the chip asserts READY when it has put data on the bus, or is about to take data off the bus. READY is a response to DAS. READY negates after DAS negates. Note: If $\overline{\mathrm{DAS}}$ or $\overline{\mathrm{CS}}$ deassert prior to the assertion of $\overline{\text { READY }}, \overline{\text { READY }}$ cannot assert.

## $\overline{\text { RESET }}$

Input. Bus reset signal. Causes LANCE to cease operation and to enter an idle state.

## TLCK

## (Transmit Clock)

Input. Normally a free-running 10 MHz clock (crystalcontrolled within $0.01 \%$ accuracy).

## TENA

## (Transmit Enable)

Output. Transmit Output Stream Enable. A level asserted with the transmit output bit stream, TX, to enable the external transmit logic.

## RCLK

(Receive Clock)
Input. Normally a 10 MHz square wave synchronized to the receive data and present only while receiving an input bit stream.

## CLSN

(Collision)
Input. A logical input that indicates that a collision is occurring on the channel.

## TX <br> (Transmit)

Output. Transmit output bit stream.

## RENA

## (Receive Enable)

Input. A logical input that indicates the presence of data on the channel.

## RX

## (Receive)

Input. Receive input bit stream.

## A16-A23

## (High-Order Address Bus)

Output Three State. The additional address bits necessary to extend the DAL lines to produce a 24 -bit address. These lines will be driven only as a bus master.

## VCC

Power supply pin. +5 VDC $\pm 5$ percent. It is recommended that a power supply filter be used between $\mathrm{V}_{\mathrm{CC}}$ (Pin 48) and $\mathrm{V}_{\mathrm{SS}}$ (Pins 1 and 24). This filter should consist of two capacitors in parallel having the values of $10 \mu \mathrm{~F}$ and $.047 \mu \mathrm{~F}$ respectively.

## VSs

Ground. 0 VDC.

## FUNCTIONAL CAPABILITIES

The LANCE interfaces to a microprocessor bus characterized by time-multiplexed address and data lines. Typically, data transfers are 16 bits wide but byte transfers occur if the buffer memory address boundaries are odd. The address bus is 24 bits wide.

The Ethernet packet format consists of 64 -bit preamble, a 48 -bit destination address, a 48 -bit source address, a 16 -bit type field, and from a 46 to 1500 byte data field terminated with a 32 -bit CRC. The packets' variable widths accommodate both short-status command and terminal traffic packets and long data packets to printers and disks (1024-byte disk sectors, for example). Packets are spaced a minimum of $9.6 \mu \mathrm{sec}$ apart to allow one node enough time to receive back-to-back packets.

The LANCE operates in a minimal configuration that requires close coupling between local memory and a processor. The local memory provides packet buffering for the chip and serves as a communication link between chip and processor. During initialization, the control processor loads the starting address of the initialization block plus the operating mode of the chip via two ports that can access four control registers into

LANCE. The host processor talks directly to LANCE only during this initial phase. All further communications are handled via a Direct Memory Access (DMA) machine under microword control contained within LANCE. Figure 3 shows a block diagram of the LANCE and SIA device used to create an Ethernet interface for a computer system.


Figure 3. Ethernet Local Area Network System Block Diagram

## FUNCTIONAL DESCRIPTION

## SERIAL DATA HANDLING

LANCE provides the Ethernet interface as follows. In the transmit mode (since there is only one transmission path, Ethernet is a half duplex system), the LANCE reads data from a transmit buffer by using DMA and appends the preamble, sync pattern (two ones after alternating ones and zeros in the preamble), and calculates and appends the complement of the 32-bit CRC. In the receive mode, the destination address, source address, type, data, and CRC fields are transferred to memory via DMA cycles. The CRC is calculated as data and transmitted CRC is received. At the end of the packet, if this calculated CRC does not agree with a constant, an error bit is set in RDM1 of the receiver descriptor ring. In the receive mode, LANCE accepts packets under four modes of operation. The first mode is a full comparison of the 48 -bit destination address in the packet with the node address that was programmed into the LANCE during an initialization cycle. There are two types of logical addresses. One is a group type mask where the 48 -bit address in the packet is put through a hash filter in order to map the 48-bit physical addresses into 1 of 64 logical groups. This mode can be useful if simultaneously sending packets to all of one type of a device on the network. (i.e., send a packet to all file servers or all printer servers). The second logical address is a multicast address where all nodes on the network receive the packet. The last receive mode of operation is the so called "promiscuous mode" in which a node will accept all packets on the cable regardless of their destination address.

## COLLISION DETECTION AND IMPLEMENTATION

The Ethernet CSMA/CD network access algorithm is implemented completely within LANCE. In addition to listening for a clear network cable before transmitting, Ethernet handles collisions in a predetermined way. Should two transmitters attempt to seize the network cable at the same time, they will collide, and the data on the network cable will be garbled. LANCE is constantly monitoring the Collision (CLSN) pin. This signal is generated by the transceiver when the signal level on the network cable indicates the presence of signals from two or more transmitters. If LANCE is transmitting when CLSN is asserted, it will continue to transmit the preamble (collisions normally occur while the preamble is being transmitted), then will "jam" the network for 32 bit times ( 3.2 microseconds). This jamming ensures that all nodes have enough time to detect the collision. The transmitting nodes then delay a random amount of time according to the "truncated binary backoff" algorithm defined in the Ethernet specification to minimize the probability of the colliding nodes having multiple collisions with each other. After 16 abortive attempts to transmit a packet, LANCE will report a RTRY error due to excessive collisions and step over the trans-
mitter buffer. During reception, the detection of a collision causes that reception to be aborted. Depending on when the collision occurred, LANCE will treat this packet as an error packet if the packet has an address mismatch, as a runt packet (a packet that has less than 64 bytes), or as a legal length packet with a CRC error.

Fatal error reporting is provided by LANCE through a microprocessor interrupt and error flags in CSRO. These Fatal Error conditions are the following:
1.) Collision Error - The failure of the transceiver to send a collision message or, heartbeat at the conclusion of a normal transmission.
2.) Transmitter on longer than 1518 bytes.
3.) Missed Packet - LANCE failed to receiver transmitted packet.
4.) Memory Error - Failure of a memory transaction to complete within $25.6 \mu \mathrm{~S}$.

Additional errors are reported through bits in the descriptor rings (on a buffer by buffer basis). Receive error conditions include framing, CRC and buffer errors, and overflow. Transmit descriptor rings have error bits indicating buffer, underflow, late collision, and loss of carrier. Additionally, transmit descriptor rings have a bit indicating that the transmitter has unsuccessfülly tried to transmit over a busy communication link.

Transmit descriptor rings also have ten bits reserved for a Time Domain Reflectometry counter (TDR). On the occurrance of a collision, the value in the TDR will give the number of system clocks until the collision, which can be used to determine the distance to the fault.

## BUFFER MANAGEMENT

A key feature of the LANCE and its DMA channel is the flexibility and speed of cormmunication between the LANCE and the host microprocessor through common memory locations. The basic organization of the buffer management is a circular queue of tasks in memory called descriptor rings, as shown in Figure 4. These rings control both transmit and receive operations. Up to 128 tasks may be queued on a descriptor ring for execution by the LANCE. Each entry in a descriptor ring holds a pointer to a data memory buffer and an entry for the data buffer length. Data buffers can be chained or cascaded to handle a long packet in multiple data buffer areas. The LANCE searches the descriptor rings to determine the next empty buffer. This enables it to chain buffers together or to handle back-to-back packets. As each buffer is filled, an "own" bit is reset, signaling the host processor to empty this buffer.

## MICROPROCESSOR INTERFACE

The parallel interface of LANCE has been designed to be "friendly", or easy to interface, to many popular 16-bit microprocessors. These microprocessors include the MK68000, Z8000, 8086, LSI-11, T-11, and MK68200 (the MK68200 is a 16 -bit single chip microcomputer produced by Mostek, the architecture of which is modeled after the MK68000). LANCE has a wide 24-bit linear address space when in the Buster Master Mode, allowing it to DMA the entire address space of the above microprocessors. LANCE uses no segmentation or paging methods. As such, LANCE addressing is closest to MK68000 addressing, but is compatible with the other microprocessors. When LANCE is a bus master, a programmable mode of operation allows byte addressing, either by employing a Byte/Word control signal (much like that used on the 8086 or the Z8000)
or by using an Upper Data Strobe/Lower Data Strobe much like that used on the MK68000, LSI-11 and MK68200 microprocessors. A programmable polarity on the Address Strobe signal eliminates the need for external logic. LANCE interfaces with multiplexed and demultiplexed data busses and features control signals for address/data bus transceivers.

After the initialization routine, packet reception or transmission, transmitter timeout error, a missed packet, or memory error, LANCE generates an interrupt to the host microprocessor.

The cause of the interrupt is ascertained by reading CSRO. Bit (06) of CSRO, INEA, enables or disables interrupts to the microprocessor. In a polling mode, BIT (07) of CSRO is sampled to determine when an interrupt causing condition occurred.


Figure 4. LANCE Memory Management

## LANCE INTERFACE DESCRIPTION

ALE, $\overline{\mathrm{DAS}}$ and $\overline{\text { READY }}$ time all data transfers from the LANCE in the Bus Master mode. The automatic adjustment of the LANCE cycle by the $\overline{\text { READY }}$ signal allows synchronization with variable cycle time memory due either to memory refresh or to dual port access. Bus cycles are a minimum of 600 ns long and can be increased in 100 ns increments.

## READ SEQUENCE

At the beginning of a read cycle, valid addresses are placed on DAL00-DAL15 and A16-A21. The BYTE Mask signals ( $\overline{\mathrm{BMO}}$ and $\overline{\mathrm{BM} 1}$ ) become valid at the beginning of this cycle as does READ, indicating the type of cycle. The trailing edge of ALE or $\overline{\text { AS }}$ strobes the addresses A0-A15 into the external latches. Approximately 100 ns later, DAL00-DAL15 go into a three state mode. There is a 50 ns delay to allow for transceiver turnaround, then DAS falls low to signal the beginning of the data portion of the cycle. At this point in the cycle, the LANCE stalls waiting for the memory device to assert $\overline{\text { READY. Upon assertion of } \overline{R E A D Y}, \overline{\text { DAS }} \text { makes }}$ a transition from a zero to a one, latching memory data. (DAS is low for a minimum of 200 ns ).

The bus transceiver controls, $\overline{\mathrm{DALI}}$ and $\overline{\mathrm{DALO}}$, control
the bus transceivers. DALI signals to strobe data toward the LANCE and DALO signals to strobe data or addresses away from the LANCE. During a read cycle, DALO goes inactive before DALI goes active to avoid "spiking" of bus transceivers.

## WRITE SEQUENCE

The write cycle begins exactly like a read cycle with the READ line remaining inactive. After ALE or AS pulse, the DAL00-DAL15 change from addresses to data. DAS goes active when the DALO0-DAL15 are stable. This data remains valid on the bus until the memory device asserts $\overline{R E A D Y}$. At this point, $\overline{\mathrm{DAS}}$ goes inactive, latching data into the memory device. Data is held for 75 ns after the negation of DAS.

## LANCE INTERFACE DESCRIPTION - BUS SLAVE MODE

The LANCE enters the Bus Slave Mode whenever $\overline{\mathrm{CS}}$ becomes active. This mode must be entered whenever writing or reading the four status control registers (CSR0, CSR1, CSR2, and CSR3) and the register address pointer (RAP). RAP and CSRO may be read or written to at any time, but the LANCE must be stopped (CSR0 bit 02) when CSR1, CSR2, or CSR3 is to be written to or read.

## MK68590 ELECTRICAL SPECIFICATION

## ABSOLUTE MAXIMUM RATINGS



Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other condition above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## DC CHARACTERISTICS

$\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V} \pm 5$ percent unless otherwise specified.

| SYMBOL | PARAMETER | MIN | MAX | UNITS |
| :--- | :--- | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IL}}$ |  | -0.5 | +0.8 | V |
| $\mathrm{~V}_{\mathrm{IH}}$ |  | +2.0 | $\mathrm{~V}_{\mathrm{CC}}+0.5$ | V |
| $\mathrm{~V}_{\mathrm{OL}}$ | $@ \mathrm{I}_{\mathrm{OL}}=3.2 \mathrm{~mA}$ |  | +0.5 | V |
| $\mathrm{~V}_{\mathrm{OH}}$ | $@ \mathrm{I}_{\mathrm{OH}}=-0.4 \mathrm{~mA}$ | +2.4 |  | V |
| $\mathrm{I}_{\mathrm{IL}}$ | $@ \mathrm{~V}_{\mathrm{in}}=0.4$ to $\mathrm{V}_{\mathrm{CC}}$ |  | $\pm 10$ | $\mu \mathrm{~A}$ |

## CAPACITANCE

## $\mathrm{F}=1 \mathrm{MHz}$

| SYMBOL | PARAMETER | MIN | MAX | UNITS |
| :--- | :--- | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ |  |  | 10 | pf |
| $\mathrm{C}_{\text {OUT }}$ |  |  | 10 | pf |
| $\mathrm{C}_{\text {IO }}$ |  |  | 20 | pf |

## AC TIMING SPECIFICATIONS

$\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V} \pm 5$ percent, unless otherwise specified.

| NO. | SIGNAL | SYMBOL | PARAMETER | TEST <br> CONDITIONS | MIN <br> (ns) | TYP <br> (ns) | MAX <br> (ns) |
| :---: | :--- | :--- | :--- | :--- | :---: | :---: | :---: |
| $\mathbf{1}$ | TCLK | $\mathrm{T}_{\text {TCT }}$ | TCLK period |  | 99 |  | 101 |
| 2 | TCLK | $\mathrm{T}_{\text {TCL }}$ | TCLK low time |  | 45 |  | 55 |
| 3 | TCLK | $\mathrm{T}_{\text {TCH }}$ | TCLK high time |  | 45 |  | 55 |
| 4 | TCLK | $\mathrm{T}_{\text {TCR }}$ | Rise time of TCLK |  | 0 |  | 8 |
| 5 | TCLK | $\mathrm{T}_{\text {TCF }}$ | Fall time of TCLK |  | 0 |  | 8 |
| 6 | TENA | $\mathrm{T}_{\text {TEP }}$ | TENA propagation delay after the <br> rising edge of TCLK | CL $=50$ pf |  |  | 75 |
| 7 | TENA | $T_{\text {TEH }}$ | TENA hold time after the rising edge <br> of TCLK | CL $=50$ pf | 5 |  |  |

AC TIMING SPECIFICATIONS (Continued)
$\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V} \pm 5$ percent, unless otherwise specified.

| NO. | SIGNAL | SYMBOL | PARAMETER | TEST CONDITIONS | MIN <br> (ns) | $\begin{aligned} & \text { TYP } \\ & \text { (ns) } \end{aligned}$ | $\begin{gathered} \text { MAX } \\ \text { (ns) } \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 8 | TX | $T_{\text {TDP }}$ | TX data propagation delay after the rising edge of TCLK | $\mathrm{CL}=50 \mathrm{pf}$ |  |  | 75 |
| 9 | TX | $\mathrm{T}_{\text {TDH }}$ | TX data hold time after the rising edge of TCLK | $\mathrm{CL}=50 \mathrm{pf}$ | 5 |  |  |
| 10 | RCLK | $\mathrm{T}_{\mathrm{RCT}}$ | RCLK period |  | 85 |  | 118 |
| 11 | RCLK | $\mathrm{T}_{\mathrm{RCH}}$ | RCLK high time |  | 38 |  |  |
| 12 | RCLK | $\mathrm{T}_{\mathrm{RCL}}$ | RCLK low time |  | 38 |  |  |
| 13 | RCLK | $\mathrm{T}_{\text {RCR }}$ | Rise time of RCLK |  | 0 |  | 8 |
| 14 | RCLK | $\mathrm{T}_{\text {RCF }}$ | Fall time of RCLK |  | 0 |  | 8 |
| 15 | RX | $\mathrm{T}_{\text {RDR }}$ | RX data rise time |  | 0 |  | 8 |
| 16 | RX | $\mathrm{T}_{\text {RDF }}$ | RX data fall time |  | 0 |  | 8 |
| 17 | RX | $\mathrm{T}_{\text {RDH }}$ | RX data hold time (RCLK to RX data change) |  | 5 |  |  |
| 18 | RX | $\begin{array}{\|l\|} \hline \mathrm{T}_{\mathrm{RDS}} \\ \text { (See Note) } \end{array}$ | RX data setup time ( RX data stable to the rising edge of RCLK) |  | See <br> Note |  |  |
| 19 | RENA | $\mathrm{T}_{\text {DPL }}$ | RENA low time |  | 120 |  |  |
| 20 | RENA | $\mathrm{T}_{\text {RENH }}$ | RENA hold time after rising edge of RCLR |  | 40 |  |  |
| 21 | CL.SN | $\mathrm{T}_{\text {CPH }}$ | CLSN high time |  | 80 |  |  |
| 22 | A/DAL | $\mathrm{T}_{\text {DOFF }}$ | Bus master driver disable after rising edge of HOLD |  | 0 |  | 50 |
| 23 | A/DAL | $\mathrm{T}_{\text {DON }}$ | Bus master driver enable after falling edge of HLDA |  | 0 |  | 150 |
| 24 | HLDA | $\mathrm{T}_{\mathrm{HHA}}$ | Delay to falling edge of HLDA from falling edge of HOLD (bus master) |  | 0 |  |  |
| 25 | RESET | $\mathrm{T}_{\text {RW }}$ | RESETpulse width low |  | 200 |  |  |
| 26 | A/DAL | $\mathrm{T}_{\text {CYCLE }}$ | Read/write, address/data cycle time |  | 600 |  |  |
| 27 | A | $\mathrm{T}_{\mathrm{XAS}}$ | Address setup time to the falling edge of ALE |  | 75 |  |  |
| 28 | A | $\mathrm{T}_{\text {XAH }}$ | Address hold time after the rising edge of $\overline{D A S}$ |  | 35 |  |  |
| 29 | DAL | $\mathrm{T}_{\text {AS }}$ | Address setup time to the falling edge of ALE |  | 75 |  |  |
| 30 | DAL | $\mathrm{T}_{\text {AH }}$ | Address hold time after the falling edge of ALE |  | 35 |  |  |
| 31 | DAL | $\mathrm{T}_{\text {RDAS }}$ | Data setup time to the rising edge of $\overline{\mathrm{DAS}}$ (bus master read) |  | 50 |  |  |

NOTE: $T_{R D S}(\min )=T_{R C T}-25 \mathrm{~ns}$. Therefore, $T_{R C T}=100 \mathrm{~ns}$ when $T_{R D S}(\min )=75 \mathrm{~ns}$.

## AC TIMING SPECIFICATIONS (Continued)

$\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V} \pm 5$ percent, unless otherwise specified.

| NO. | SIGNAL | SYMBOL | PARAMETER | TEST CONDITIONS | MIN ( ns ) | TYP (ns) | $\begin{aligned} & \text { MAX } \\ & \text { (ns) } \end{aligned}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 32 | DAL | $\mathrm{T}_{\text {RDAH }}$ | Data hold time after the rising edge of $\overline{\mathrm{DAS}}$ (bus master read) |  | 0 |  |  |
| 33 | DAL | $\mathrm{T}_{\text {DDAS }}$ | Data setup time to the falling edge of DAS (bus master write) |  | 0 |  |  |
| 34 | DAL | $\mathrm{T}_{\text {WDS }}$ | Data setup time to the rising edge of DAS (bus master write) |  | 200 |  |  |
| 35 | DAL | $\mathrm{T}_{\text {WDH }}$ | Data hold time after the rising edge of DAS (bus master write) |  | 35 |  |  |
| 36 | DAL | $\mathrm{T}_{\text {SDO1 }}$ | Data driver delay after the falling edge of $\overline{\mathrm{DAS}}$ (bus slave read) | (CSR 0,3, RAP) |  | 400 |  |
| 37 | DAL | $\mathrm{T}_{\text {SDO2 }}$ | Data driver delay after the falling edge of DAS (bus slave read) | (CSR 1,2) |  | 1200 |  |
| 38 | DAL | $\mathrm{T}_{\text {SRDH }}$ | Data hold time after the rising edge of $\overline{\text { DAS }}$ (bus slave read) |  | 0 |  | 35 |
| 39 | DAL | $\mathrm{T}_{\text {SWDH }}$ | Data hold time after the rising edge of DAS (bus slave write) |  | 0 |  |  |
| 40 | DAL | $\mathrm{T}_{\text {SWDS }}$ | Data setup time to the falling edge of DAS (bus slave write) |  | 0 |  |  |
| 41 | ALE | $\mathrm{T}_{\text {ALEW }}$ | ALE width high |  | 120 |  | 150 |
| 42 | ALE | $\mathrm{T}_{\text {DALE }}$ | Delay from rising edge of $\overline{\mathrm{DAS}}$ to the rising edge of ALE |  | 70 |  |  |
| 43 | $\overline{\text { DAS }}$ | $\mathrm{T}_{\text {DSW }}$ | $\overline{\text { DAS }}$ width low |  | 200 |  |  |
| 44 | $\overline{\text { DAS }}$ | $\mathrm{T}_{\text {ADAS }}$ | Delay from the falling edge of ALE to the falling edge of DAS |  | 80 |  | 130 |
| 45 | $\overline{\text { DAS }}$ | $\mathrm{T}_{\text {RIDF }}$ | Delay from the rising edge of $\overline{\text { DALO }}$ to the falling edge of DAS (bus master read) |  | 15 |  |  |
| 46 | $\overline{\text { DAS }}$ | $\mathrm{T}_{\text {RDYS }}$ | Delay from the falling edge of $\overline{\text { READY }}$ to the rising edge of DAS | Taryd= 300 ns | 75 |  | 250 |
| 47 | $\overline{\text { DALI }}$ | $\mathrm{T}_{\text {ROIF }}$ | Delay from the rising edge of $\overline{\mathrm{DALO}}$ to the falling edge of DALI (bus master read) |  | 15 |  |  |
| 48 | $\overline{\text { DALI }}$ | $\mathrm{T}_{\text {RIS }}$ | DALI setup time to the rising edge of DAS (bus master read) |  | 135 |  |  |
| 49 | $\overline{\text { DALI }}$ | $\mathrm{T}_{\text {RIH }}$ | $\overline{\text { DALI }}$ huid time after the rising edge of DAS (bus master read) |  | 0 |  |  |
| 50 | $\overline{\text { DALI }}$ | $\mathrm{T}_{\text {RIOF }}$ | Delay from the rising edge of $\overline{\mathrm{DALI}}$ to the falling edge of DALO (bus master read) |  | 55 |  |  |
| 51 | $\overline{\text { DALO }}$ | Tos | $\overline{\text { DALO }}$ setup time to the falling edge of ALE (bus master read) |  | 110 |  |  |
| 52 | $\overline{\text { DALO }}$ | $\mathrm{T}_{\text {ROH }}$ | DALO hold time after the falling edge of ALE (bus master read) |  | 35 |  |  |
| 53 | $\overline{\text { DALO }}$ | $\mathrm{T}_{\text {WDSI }}$ | Delay from the rising edge of $\overline{\text { DAS }}$ to the rising edge of DALO (bus master write) |  | 35 |  |  |

AC TIMING SPECIFICATIONS (Continued)
$T_{A}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V} \pm 5$ percent, unless otherwise specified.

| NO. | SIGNAL | SYMBOL | PARAMETER | TEST CONDITIONS | $\begin{aligned} & \hline \text { MIN } \\ & (\mathrm{ns}) \end{aligned}$ | TYP (ns) | $\begin{gathered} \mathrm{MAX} \\ \text { (ns) } \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 54 | $\overline{\text { CS }}$ | $\mathrm{T}_{\text {CSH }}$ | $\overline{\mathrm{CS}}$ hold time after the rising edge of $\overline{\mathrm{DAS}}$ (Bus slave) |  | 0 |  |  |
| 55 | $\overline{\text { CS }}$ | $\mathrm{T}_{\text {css }}$ | $\overline{\mathrm{CS}}$ setup time to the falling edge of $\overline{\mathrm{DAS}}$ (Bus slave) |  | 0 |  |  |
| 56 | ADR | $\mathrm{T}_{\text {SAH }}$ | ADR hold time after the rising edge of DAS (Bus slave) |  | 0 |  |  |
| 57 | ADR | $\mathrm{T}_{\text {SAS }}$ | ADR setup time to the falling edge of DAS (Bus slave) |  | 0 |  |  |
| 58 | $\overline{\text { READY }}$ | $\mathrm{T}_{\text {ARYD }}$ | Delay from the falling edge of ALE to the falling edge of READY to insure a minimum bus cycle time ( 600 ns ) |  |  |  | 80 |
| 59 | $\overline{\text { READY }}$ | $\mathrm{T}_{\text {SRDS }}$ | Data setup time to the falling edge of READY (Bus slave read) |  | 75 |  |  |
| 60 | $\overline{\text { READY }}$ | $\mathrm{T}_{\text {RDYH }}$ | $\overline{\text { READY }}$ hold time after the rising edge of DAS (Bus master) |  | 0 |  |  |
| 61 | $\overline{\text { READY }}$ | $\mathrm{T}_{\text {SRO1 }}$ | $\overline{\text { READY }}$ driver turn on after the falling edge of DAS (Bus slave) | (CSR 0,3, RAP) |  | 600 |  |
| 62 | READY | $\mathrm{T}_{\text {SRO2 }}$ | $\overline{\text { READY }}$ driver turn on after the falling edge of $\overline{D A S}$ (Bus slave) | (CSR 1,2) |  | 1400 |  |
| 63 | $\overline{\text { READY }}$ | $\mathrm{T}_{\text {SRYH }}$ | $\overline{\text { READY }}$ hold time after the rising edge of DAS (Bus slave) |  | 0 |  | 35 |
| 64 | READ | $\mathrm{T}_{\text {SRH }}$ | READ hold time after the rising edge of $\overline{D A S}$ (Bus slave) |  | 0 |  |  |
| 65 | READ | $\mathrm{T}_{\text {SRS }}$ | READ setup time to the falling edge of $\overline{\text { DAS }}$ (Bus slave) |  | 0 |  |  |



NOTE: This load is used on DAL00 through DAL15, READ, DALI, DALO, DAS, BM0, BM1, ALE/AS, A16 through A23, TENA, and TX.
Figure 5. Output Load Diagram


NOTE: This load is used on open drain outputs $\overline{\text { INTR }}$, HOLD/BUSRQ, and $\overline{R E A D Y}$.
Figure 6. Open Drain Output Load Diagram.


NOTE: Timing measurements are made at the following voltages unless otherwise specified.

Figure 7. Serial Link Timing Diagram - SIA Interface Signals


NOTE: The Bus Master cycle time will increase from a minimum of 600 ns in 100 ns steps until the slave device returns READY.

Figure 8. LANCE Bus Master Timing Diagram


Figure 9. LANCE Bus Slave Timing Diagram

## TABLE OF CONTENTS

SECTIONPAGE
Chapter 1General Description
1.0 Introduction
1.1 Overview ..... 1-1
1.2 Functional Capabilities ..... 1-2
1.3 Functional Description ..... 1-5
1.3.1 Serial Data Handling ..... 1-5
1.3.2 Collision Detection and Implementation ..... 1-5
1.3.3 Buffer Management ..... 1-5
1.3.4 Microprocessor Interface ..... 1-6
1.3.5 Pin Description ..... 1-8
1.3.6 Lance Interface Description--Bus Master Mode ..... 1-11
1.3.6.1 Read Sequence ..... 1-12
1.3.6.2 Write Sequence ..... 1-13
1.3.7 Lance Interface Description--Bus Slave Mode ..... 1-13
1.3.7.1 Read Sequence ..... 1-13
1.3.7.2 Write Sequence ..... 1-14
1.3.7.3 Reference Documents ..... 1-15
Chapter 2
Programming Specifications
2.0 Introduction
2.1 Programming Specifications ..... 2-1
2.2 Programming the LANCE ..... 2-1
2.3 Control and Status Registers ..... 2-1
2.3.1 Accessing the Control and Status Registers ..... 2-1
2.3.1.1 Register Data Port (RDP) ..... 2-2
2.3.1.2 Register Address Port (RAP) ..... 2-2
2.3.2 Control and Status Register Definition ..... 2-3
2.3.2.1 Control and Status Register 0 (CSRO) ..... 2-3
2.3.2.2 Control and Status Register 1 (CSR1) ..... 2-5
2.3.2.3 Control and Status Register 2 (CSR2) ..... 2-5
2.3.2.4 Control and Status Register 3 (CSR3) ..... 2-6
2.4 Initialization ..... 2-7
2.4.1 Initialization Block ..... 2-7
2.4.1.1 Mode ..... 2-8
2.4.1.2 Physical Address ..... 2-10
2.4.1.3 Logical Address Filter ..... 2-10
2.4.1.4 Receive Descriptor Ring Pointer ..... 2-12
2.4.1.5 Transmit Descriptor Ring Pointer ..... 2-13
2.5 Buffer Management ..... 2-14
2.5.1 Descriptor Rings ..... 2-14
2.5.1.1 Receive Message Descriptor Entry ..... 2-14
2.5.1.1.1 Receive Message Descriptor 0 (RMDO) ..... 2-14
2.5.1.1.2 Receive Message Descriptor 1 (RMD1) ..... 2-14
2.5.1.1.3 Receive Message Descriptor 2 (RMD2) ..... 2-16
2.5.1.1.4 Receive Message Descriptor 3 (RMD3) ..... 2-16
2.5.1.2 Transmit Message Descriptor Entry ..... 2-17
2.5.1.2.1 Transmit Message Descriptor 0 (TMDO) ..... 2-17
2.5.1.2.2 Transmit Message Descriptor 1 (TMD1) ..... 2-17
2.5.1.2.3 Transmit Message Descriptor 2 (TMD2) ..... 2-18
2.5.1.2.4 Transmit Message Descriptor 3 (TMD3) ..... 2-18

## Chapter 3 Functional Specifications

3.0 Introduction
3.1 Functional Description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3-1
3.2 Logic . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3-1

3.2.2 Microsequencer . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
3.2.3 Control Data Path . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3-1
3.2.4 Message Byte Count. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3-1
3.2.5 Ring End Finders . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3-1
3.3 Bus Control . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3 . ${ }^{-2}$
3.3.1 Bus Address Register . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3-2
3.3.2 Memory Data Register . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3-2
3.3.3 Bus Master Control . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3-2
3.3.4 Memory Timeout . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
3.3.5 Bus Slave Control . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3-2
3.3.6 Discrete User Apparent Registers . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3-2

3.4.1 Serial Data Output . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
3.4.2 Serial Data Input . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3-3
3.4.3 SILO .................................................................................................. . . . . . . . .
3.4.4 SILO - Memory Byte Alignment . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3-4
3.4.5 Cyclic Redundancy Check . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3-4

3.5.1 Interpacket Delay . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3-5
3.5.2 Collision Detection and Collision Jam . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3-5
3.5.3 Collision Backoff . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3-6
3.5.4 Collision - Microcode Interaction . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3-6
3.5.5 Time Domain Reflectometry . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3-6
3.5.6 Heartbeat. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3 .
3.6 Reception........................................................................................................ ${ }^{\text {3-6 }}$
3.6.1 Station Address Detection . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3-7
3.6.1.1 Physical Address Register . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3
3.6.1.2 Logical Address Filter Register . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
3.6.1.3 Promiscuous Mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3
3.6.1.4 Broadcast Address Detection . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3
3.6.2 Runt Packet Filtration . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3 .
3.7 Loopback . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3-8
3.8 Microprogram Overview . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
3.8.1 Switch Routine . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8
3.8.2 Initialization Routine . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3-8
3.8.3 Polling Routine . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3-8
3.8.4 Receive Polling Routine . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
3.8.5 Receive Routine . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3-9
3.8.6 Receive DMA Routine . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3 .9
3.8.7 Transmit Polling Routine . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
3.8.8 Transmit Routine . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3-10
3.8.9 Transmit DMA Routine . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3-10
3.8.10 Collision Trap Routine . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3-11
3.8.11 CSR Trap Routine . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3-11
3.8.12 Memory Timeout Trap Routine . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3-11
3.8.13 Retry Trap Routine . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3-11
3.8.14 Data Chain . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3-11

## Chapter 4 <br> Electrical Specifications

4.0 Electrical Specifications ..... 4-1

## LIST OF ILLUSTRATIONS

FIGURETITLEPAGENUMBER
1
LANCE Block Diagram ..... 1-1
2
Ethernet and LANCE Packet Format ..... 1-2
Ethernet and LANCE Packet Bit Transmission Sequence ..... 1-2
4 Ethernet Local Area Network System Block Diagram ..... 1-3
5 Lance Conceptual View ..... 1-4
LANCE Memory Management ..... 1-6
LANCE Pin Assignment. ..... 1-7
8 Multiplexed Bus Interface ..... 1-11
9 Demultiplexed Bus Interface ..... 1-12
10 Bus Master Timing ..... 1-13
11 Bus Slave Read Timing for CSRO, RAP, and CSR3 ..... 1-14
Bus Slave Write Timing for CSRO, RAP, and CSR3 ..... 1-14
12
Mapping of Logical Address to Filter Mask ..... 2-12
Output Load Diagram ..... 4-5
14
Serial Link Timing Diagram
Serial Link Timing Diagram ..... 4-5 ..... 4-5
16 Bus Master Timing Diagram ..... 4-6
17 LANCE Bus Slave Timing Diagram ..... 4-7

## CHAPTER 1 GENERAL DESCRIPTION

### 1.0 INTRODUCTION

### 1.1 OVERVIEW

The MK68590 LANCE (Local Area Network Controller for Ethernet) is a 48-pin VLSI device designed to simplify greatly the interfacing of a microcomputer or a minicomputer to an Ethernet Local Area Network. This chip is intended to operate in a local environment that includes a closely coupled memory and microprocessor. The LANCE uses scaled N-channel MOS technology and is compatible with several microprocessors. A block diagram of the chip is shown in Figure 1.

LANCE is a trademark of Mostek Corporation.

## LANCE BLOCK DIAGRAM

## Figure 1



### 1.2 FUNCTIONAL CAPABILITIES

The Local Area Network Controller for Ethernet (LANCE) interfaces to a microprocessor bus characterized by time multiplexed address and data lines. Typically, data transfers are 16 bits wide, but byte transfers occur if the buffer memory address boundaries are odd. The address bus is 24 bits wide.

The Ethernet packet format consists of a 64-bit preamble, a 48 -bit destination address, a 48 -bit source address, a 16 -bit type field, and a 46 to 1500 byte data field terminated with a 32 -bit CRC as shown in Figure 2 and Figure 3. The variable widths of the packets accommodate both short status, command and terminal traffic packets, and long data packets to printers and disks (1024 byte disk sectors for example). Packets are spaced a minimum of $9.6 \mu \mathrm{sec}$ apart to allow one node time enough to receive back-to-back packets.

## ETHERNET AND LANCE PACKET FORMAT

## Figure 2


*Last Byte is Start of Frame Synchronization Byte-- 10101011

## ETHERNET AND LANCE PACKET BIT TRANSMISSION SEQUENCE

## Figure 3



The LANCE is intended to operate in a minimal configuration that requires close coupling between local memory and a processor. Figure 5 shows the relationship between the chip and local memory. The local memory provides packet buffering for the chip and serves as a communication link between the chip and the processor. During initialization, the control processor loads into LANCE the starting address of the initialization block plus the operating mode of the chip via two control registers. It is only during this initial phase that the host processor talks directly to LANCE. All further communications are handled via a DMA machine under microword control contained within the LANCE. Figure 4 is a block diagram of the LANCE and SIA device used to create an Ethernet interface for a computer system.

## ETHERNET LOCAL AREA NETWORK SYSTEM BLOCK DIAGRAM

Figure 4


LANCE CONCEPTUAL VIEW
Figure 5


### 1.3 FUNCTIONAL DESCRIPTION

### 1.3.1 SERIAL DATA HANDLING

The basic operation of the chip set to provide the Ethernet interface is as follows. In the transmit mode (since there is only one transmission path, Ethernet is a half duplex system), the LANCE reads data from a transmit buffer by using Direct Memory Access (DMA) and appends the preamble, sync pattern (two ones after alternating ones and zeros in the preamble), and calculates and appends the complement of the 32-bit CRC. The first eight words of the transmit buffer must contain the destination address, source address, and type field as detailed in the Ethernet specification. In the receive mode, the destination address, source address, type, data, and CRC fields are transferred to memory via DMA cycles. The CRC is calculated as the data and transmitted CRC are received. At the end of the packet, if this calculated CRC does not agree with a constant, an error bit is set and in RMD1 of the receiver descriptor rings. In the receive mode, packets will be accepted by the LANCE under four modes of operation. The first mode is a full comparison of the 48-bit destination address in the packet with the node address that was programmed into the LANCE during an initialization cycle. There are two types of logical address. One is a group type mask where the 48-bit address in the packet is put through a hash filter in order to map the 48 -bit physical addresses into 1 of 64 logical groups. This mode can be useful if sending packets to all of one type of a device simultaneously or the network (i.e. sending a packet to all file servers or all printer servers). The second logical address is the broadcast address where all nodes on the network receive the packet. The last receive mode of operation is the so called "promiscuous mode" in which a node will accept all packets on the network cable regardless of their destination address.

### 1.3.2 COLLISION DETECTION AND IMPLEMENTATION

The Ethernet CSMA/CD network access algorithm is implemented completely within the LANCE. In addition to listening for a clear network cable before transmitting, Ethernet handles collisions in a predetermined way. Should two transmitters attempt to seize the network cable at the same time, they will collide, and the data on the network cable will be garbled. LANCE is constantly monitoring the CLSN (Collision) pin. This signal is generated by the transceiver when the signal level on the network cable indicates the presence of signals from two or more transmitters. If LANCE is transmitting when CLSN is asserted, it will continue to transmit the preamble, (normally collisions will occur while the preamble is being transmitted) then will "jam" the network for 32 bit times ( 3.2 microseconds). This jamming ensures that all nodes have enough time to detect the collision. The transmitting nodes then delay a random amount of time according to the "truncated binary backoff" algorithm defined in the Ethernet specification to minimize the probability of the colliding nodes having multiple collisions with each other. After 16 abortive attempts to transmit a packet, LANCE will report a RTRY error due to excessive collisions and step over the transmit buffer. During reception, the detection of a collision causes that reception to be aborted. Depending on when the collision occurred, LANCE will treat this packet as an error packet if the packet has an address mismatch, as a runt packet (a packet that has less than 64 bytes), or as a legal length packet with a CRC error. Extensive error reporting is provided by the LANCE through a microprocessor interrupt and error bits in a status register. The following are the significant error conditions: CRC error on received data; transmitter on longer than 1518 bytes; missed packet error (meaning a packet on the network cable was missed because there were no empty buffers in memory), and memory error, in which the memory did not respond (handshake) to a memory cycle request.

### 1.3.3 BUFFER MANAGEMENT

A key feature of the LANCE and its on board DMA channel is the flexibility and speed of communication between the LANCE and the host microprocessor through common memory locations. The basic organization of the buffer management is a circular queue of tasks in memory called descriptor rings, as shown in Figure 6. There are separate descriptor rings to describe transmit and receive operations. Up to 128 tasks may be queued up on a descriptor ring awaiting execution by the LANCE. Each entry in a descriptor ring holds a pointer to a data memory buffer and an entry for the length of the data buffer. Data buffers can be chained or cascaded in order to handle a long packet in multiple data buffer areas. The LANCE searches the descriptor
rings in a "look ahead manner" to determine the next empty buffer in order to chain buffers together or to handle back to back packets. As each buffer is filled, an "own" bit is reset, signaling the host processor to empty this buffer. The minimum buffer size is 64 bytes for receive buffers and 100 bytes for transmit buffers.

### 1.3.4 MICROPROCESSOR INTERFACE

The parallel interface of the LANCE has been designed to be "friendly" or easy to interface to a variety of popular 16-bit microprocessors. These microprocessors include the following: MK68000, Z8000, 8086, LSI-11, T-11, and MK68200. (The MK68200 is a 16-bit single chip microcomputer being sampled by Mostek with an architecture modeled after the MK68000). The LANCE has a wide 24 -bit linear address space when it is in the Bus Master Mode, allowing it to DMA directly into the entire address space of the above microprocessors. No segmentation or paging methods are used within the LANCE, and as such the addressing is closest to that used by the MK68000 but is compatible with the others. When the LANCE is a bus master, a programmable mode of operation allows byte addressing either by employing a Byte/Word control signal, much like that used on the 8086 or the Z8000, or by using an Upper Data Strobe/Lower Data strobe much like that used on the MK68000, LSI-11, and MK68200 microprocessors. A program-

## LANCE MEMORY MANAGEMENT

Figure 6

mable polarity on the Address Strobe signal eliminates the need for external logic. The LANCE interfaces with both multiplexed and demultiplexed data buses and features control signals for address/data bus transceivers.

Interrupts to the microprocessor are generated by the LANCE upon completion of its initialization routine, the reception of a packet, the transmission of a packet, transmitter timeout error, a missed packet, or a memory error.

The cause of the interrupt is ascertained by reading the control status register (CSRO). Bit (06) of CSRO, INEA, enables or disables interrupts to the microprocessor. In a polling mode, BIT (07) of CSRO is sampled to determine when an interrupt causing condition occurred.

## LANCE PIN ASSIGNMENT

## Figure 7



### 1.3.5 PIN DESCRIPTION

## DAL00-DAL15

## (Data/Address Bus)

Input/Output Tri-State. Pins 2-9 and 40-47. The time multiplexed Address/Data bus. During the address portion of a memory transfer, DAL <15:00> contains the lower 16 bits of the memory address. The upper 8 bits of address are contained in $A<23: 16>$. During the data portion of a memory transfer, DAL $<15: 00>$ contains the read or write data, depending on the type of transfer. The LANCE drives these lines both as a Bus Master and as a Bus Slave.

## READ

Input/Output Tri-State. Pin 10. Read indicates the type of operation the bus controller is performing during a bus transaction. When it is a Bus Master, LANCE drives READ. Read is valid during the entire bus transaction and is tri-stated at all other times.

LANCE as Bus Slave:
High - The chip places data on the DAL lines.
Low - The chip takes data off the DAL lines.
LANCE as Bus Master:
High - The chip takes data off the DAL lines.
Low - The chip places data on the DAL lines.

## INTR

(Interrupt)
Output Open Drain. Pin 11. INTERRUPT is an attention interrupt line that indicates that one or more of the following CSR0 status flags is set: BABL, MISS, MERR, RINT, TINT OR IDON. Interrupt is enabled by CSRO $<6>$, INEA $=1$.

## $\overline{\text { DALI }}$

(Data/Address Line In)
Output Tri-State. Pin 12. DAL IN is an external bus transceiver control line. LANCE drives $\overline{\text { DALI }}$ only while it is the Bus Master. When LANCE reads the DAL lines during the data portion of a READ transfer, $\overline{\mathrm{DALI}}$ is asserted. $\overline{\mathrm{DALI}}$ is not asserted during a WRITE transfer.

## $\overline{\text { DALO }}$

(Data/Address Line Out)
Output Tri-State. Pin 13. DAL OUT is an external bus transceiver control line. LANCE drives DALO only when it is a Bus Master. When LANCE drives the DAL lines during the address portion of a READ transfer or for the duration of a WRITE transfer, $\overline{\text { DALO }}$ is asserted.

## $\overline{\text { DAS }}$

(Data/Strobe)
Input/Output Tri-State. Pin 14. Data Strobe defines the data portion of the bus transaction. By definition, data is stable and valid at the low to high transition of $\overline{\text { DAS }}$. When it is the Bus Master, LANCE drives this signal. At all other times, the signal is tri-stated.
$\overline{B M O}, \overline{B M 1}$ or BYTE, $\overline{B U S A K O}$
(Byte Mask)
Output Tri-State. Pins 15 and 16 are programmable through CSR3.

CSR3 $<00>B C O N=0$
PIN $15=$ BMO (Output Tri-State)
PIN $16=\overline{\mathrm{BM} 1}$ (Output Tri-State)
Byte Mask <1:0> Indicates the byte(s) on the DAL to be read or written during this bus transaction. LANCE drives these lines only as a Bus Master. LANCE ignores the BM lines when it is a Bus Slave and assumes word transfers. Byte selection follows:

| $\overline{\text { BM1 }}$ | $\overline{\text { BMO }}$ |  |
| :--- | :--- | :--- |
| LOW | LOW | Whole Word |
| LOW | HIGH | Byte <DAL 15:08> |
| HIGH | LOW | Byte <DAL 07:00> |
| HIGH | HIGH | None |

```
CSR3<00> BCON = 1
    PIN 15 = BYTE (Output Tri-State)
    PIN 16 = BUSAKO (Output)
```

Byte selection occurs by using the BYTE line and DAL $<00>$ latched during the address portion of the bus transaction. LANCE drives BYTE only as a Bus Master and ignores it when operating as a Bus Slave. Byte selection occurs as follows:

| BYTE | DAL<00> |  |
| :--- | :--- | :--- |
|  |  |  |
| LOW | LOW |  |
| LOW | WHOLE WORD Address Portion) |  |
| HIGH | LOW |  |
| HIGEGAL CONDITION |  |  |
| HIGH | HIGH | LOWER BYTE |
|  |  |  |

BUSAKO is a bus request daisy chain output. If LANCE is not requesting the bus and it receives HLDA, BUSAKO is driven low. If LANCE is requesting the bus when it receives HLDA, BUSAKO remains high.

## $\overline{H O L D} / \overline{B U S R Q}$

## (Bus Hold Request)

Input/Output Open Drain. Pin 17. This pin is programmable through CSR3.
CSR3<00> BCON $=0$
PIN 17 = HOLD
LANCE asserts the $\overline{\mathrm{HOLD}}$ request when it requires a DMA cycle regardless of the $\overline{\mathrm{HOLD}}$ pin state. HOLD is held LOW for the entire bus transaction.

CSR3<00>BCON $=1$
PIN $17=\overline{\text { BUSRQ }}$
LANCE asserts $\overline{B U S R Q}$ when it requires a DMA cycle if the prior state of the $\overline{B U S R Q}$ pin was high. BUSRQ is held low for the entire bus transaction.

## ALE/AS

## (Address Latch Enable)

Output Tri-State. Pin 18. The active level of Address Strobe is programmable through CSR3. The address portion of a bus transfer occurs while this signal is at its asserted level. LANCE drives this signal while it is the Bus Master. At all other times, the signal is tri-stated.

CSR3<01> $\mathrm{ACON}=0$
PIN 18 = ALE
Address Latch Enable is used to demultiplex the DAL lines and define the address portion of the transfer. As ALE, the signal transitions from high to low during the address portion of the transfer and remains low during the data portion. A slave device can use ALE to control a latch on the bus address lines. When ALE is high, the latch should be open and when ALE goes low, the latch should be closed.

```
CSR3<01> ACON = 1
    PIN 18 = AS
```

As AS, the signal pulses low during the address portion of the bus transfer. The low to high transition of AS can be used by a slave device to strobe the address into a register.

## HLDA

## (Hold Acknowledge)

Input. Pin 19. Hold Acknowledge is the response to $\overline{\text { HOLD. When } \overline{\text { HLDA }} \text { is low in response to }}$ LANCE's assertion of HOLD, the LANCE is the Bus Master. $\overline{\text { HLDA }}$ should be deasserted after LANCE releases HOLD.

## $\overline{\text { CS }}$

## (Chip Select)

Input. Pin 20. When low, $\overline{\mathrm{CS}}$ indicates LANCE is the slave device for the data transfer. $\overline{\mathrm{CS}}$ must be valid throughout the data portion of the transaction.

## ADR

(Register Address Port Select)
Input. Pin 21. Address selects the Register Address Port or the Register Data Port. It must be valid throughout the data portion of the transfer and the chip only uses it when $\overline{\mathrm{CS}}$ is low.

| ADR | PORT |
| :--- | :--- |
| LOW | Register Data Port |
| HIGH | Register Address Port |

## $\overline{\text { READY }}$

Input/Output Open Drain. Pin 22. When LANCE is a Bus Master, $\overline{\text { READY }}$ is an asynchronous acknowledgement from the bus memory that memory will accept data in a WRITE cycle or that memory has put data on the DAL lines in a READ cycle. As a Bus Slave, LANCE asserts READY when it has put data on the DAL lines during a READ cycle or is about to take data off the DAL lines during a WRITE cycle. $\overline{\text { READY }}$ is a response to $\overline{\mathrm{DAS}}$ and is negated after $\overline{\mathrm{DAS}}$ is negated. $\overline{\mathrm{CS}}$ and $\overline{\mathrm{DAS}}$ must remain asserted until $\overline{\mathrm{READY}}$ is asserted or $\overline{\text { READY }}$ will not be asserted.

## RESET

(Bus Reset Signal.)
Input. Pin 23. Causes LANCE to cease operation, clear its internal logic and enter an idle state with the STOP bit of CSRO set.

## TLCK

## (Transmit Clock)

Input. Pin 25. A crystal-controlled 10 MHz clock. This clock is the primary LANCE clock as well as the Transmit clock. (A 0.01 \% clock as specified in the Ethernet Specification.)

## TENA

## (Transmit Enable)

Output. Pin 26. A high level signal asserted wish the transmit output serial bit stream, TX, to enable the external transmit logic.

## RCLK

(Receive Clock)
Input. Pin 27. The 10 MHz clock that is synchronous with the received data and is used for transferring the received data into the LANCE.

## CLSN

## Collision)

Input. Pin 28. A logical input that indicates, when high, that a collision is occurring on the channel.

## TX

(Transmit)
Output. Pin 29. Transmit Output Bit Stream.

## RENA

## (Receive Enable)

Input. Pin 30. A logical input that indicates, when high, the presence of data on the channel.

## RX

(Receive)
Input. Pin 31. The input for the serial receive data. The data is synchronous with the receive clock.

## A16-A23

(High-Order Address Bus)
Output, Three State pins 32 thru 39. Address bits <23:16> used in conjunction with DAL $<15: 00>$ to produce a 24 -bit address. LANCE drives these lines only as a Bus Master.
$\mathrm{V}_{\mathrm{cc}}$
Power supply pin $48 .+5$ VDC $\pm 5 \%$. It is recommended that a power supply filter be used between $\mathrm{V}_{\mathrm{CC}}$ (Pin 48) and $\mathrm{V}_{S S}$ (Pins 1 and 24). This filter should consist of two capacitors in parallel having the values of $10 \mu \mathrm{~F}$ and $.047 \mu \mathrm{~F}$ respectively.
$V_{\text {ss }}$
Ground pins 1 and 24. 0 VDC

### 1.3.6 LANCE INTERFACE DESCRIPTION--BUS MASTER MODE

All data transfers from the LANCE in the Bus Master mode are timed by ALE, $\overline{\text { DAS, }}$, and $\overline{\text { READY }}$. The automatic adjustment of the LANCE cycle by the READY signal allows synchronization with variable cycle time memory due either to memory refresh or to dual port access. Bus cycles are a minimum of 600 nsec in length and can be increased in 100 nsec increments. Figure 8 and Figure 9 show generalized interfaces to both multiplexed and demultiplexed bus microprocessors, and Figure 10, the Bus Master Timing modes.

## MULTIPLEXED BUS INTERFACE

Figure 8


MICROPROCESSOR BUS

## DEMULT:MLEXED BUS INTERFACE

Figure 9


### 1.3.6.1 READ SEQUENCE

At the beginning of a read cycle, valid addresses are placed on DAL <15:00> and $\mathrm{A}<23: 16>$. The BYTE Mask signals ( $\overline{\mathrm{BM} 0}$ and $\overline{\mathrm{BM1}}$ ) become valid at the beginning of this cycle as does READ, indicating the type of cycle. The trailing edge of ALE or $\overline{A S}$ is used to strobe in the addresses $A<15: 00>$ into the external latches. Approximately a hundred nanoseconds later, DAL $<15: 00>$ go into a tristate mode. There is a fifty nanosecond delay to allow for transceiver turnaround, then $\overline{\text { DAS }}$ falls low to signal the beginning of the data portion of the cycle. At this point in the cycle, the LANCE waits for the memory device to assert READY. Upon assertion of READY, $\overline{\mathrm{DAS}}$ makes a transition from a zero to a one, latching memory data. ( $\overline{\mathrm{DAS}}$ ) is low for a minimum of 200 nsec ).

The bus transceiver controls, $\overline{\mathrm{DALI}}$ and $\overline{\mathrm{DALO}}$, are used to control the bus transceivers. The $\overline{\mathrm{DALI}}$ signal is used to strobe data toward the LANCE and the $\overline{\mathrm{DALO}}$ signal is used to strobe data or addresses away from the LANCE. During a read cycle, $\overline{\mathrm{DALO}}$ goes inactive before $\overline{\mathrm{DALI}}$ goes active to avoid the "spiking" of the bus transceivers.

## BUS MASTER TIMING

Figure 10


### 1.3.6.2 WRITE SEQUENCE

The write cycle begins exactly like a read cycle with the READ line remaining inactive. After ALE or $\overline{\text { AS }}$ pulse, the DAL <15:00> change from addresses to data. $\overline{\text { DAS }}$ goes active when the DAL <15:00> lines are stable. This data will remain valid on the bus until the memory device asserts $\overline{\text { READY. At this point, } \overline{D A S}}$ goes inactive latching data into the memory device. Data is held for 75 nanoseconds after the deassertion of DAS.

### 1.3.7 LANCE INTERFACE DESCRIPTION--BUS SLAVE MODE

The LANCE enters the Bus Slave Mode whenever $\overline{C S}$ becomes active. This mode must be entered whenever writing or reading the four status control registers (CSR0, CSR1, CSR2, and CSR3) and the register address pointer (RAP). RAP and CSRO may be read or written to at any time, but the LANCE must be stopped for CSR1, CSR2, and CSR3 to be written to or read.

### 1.3.7.1 READ SEQUENCE

$\overline{\mathrm{CS}}$, READ, and $\overline{\mathrm{DAS}}$ are asserted at the beginning of a read cycle. ADR also must be valid at this time. (If ADR is a " 1 ", the contents of RAP are placed on the DAL lines. Otherwise the contents of the CSR register addressed by RAP are placed on the DAL lines.) After the data on the DAL lines become valid, LANCE asserts READY. $\overline{C S}$, READ, $\overline{\text { DAS }}$, and ADR must remain stable throughout the read cycle. Refer to Figure 11.

## BUS SLAVE READ TIMING FOR CSRO, RAP, AND CSR3

Figure 11


### 1.3.7.2 WRITE SEQUENCE

This cycle is similar to the read cycle, except that during this cycle, READ is not asserted. The DAL buffers are tristated which configures these lines as inputs. The assertion of READY by LANCE indicates to the memory device that the data on the DAL lines has been stored by LANCE in its appropriate CSR register. $\overline{\mathrm{CS}}, \mathrm{READ}, \overline{\mathrm{DAS}}$, ADR, and DAL <15:00> must remain stable throughout the write cycle. Refer to Figure 12.

BUS SLAVE WRITE TIMING FOR CSRO, RAP, AND CSR3
Figure 12


Timing for CSR1 and CSR 2 are similar but the DELAY to READY becomes 1250 instead of $350 \mu \mathrm{~s}$.

### 1.3.7.3 REFERENCE DOCUMENTS

The following documents provide a good overview and background for Ethernet. They can be requested from:

Ethernet
Xerox Office Systems Division
Dept. A
3333 Coyote Hills Rd.
Palo Alto, CA 94304

1. The Ethernet, a Local Area Network, Data Link Layer and Physical Layer Specifications--Version 2.0, November 1982.
2. John F. Shoch, An Annotated Bibliography on Local Computer Networks, October 1979.
3. The Ethernet Local Network: Three Reports, February 1980.
4. Internet Transport Protocols, Xerox System Integration Standard, December 1981.
5. Courier: The Remote Procedure Call Protocol, Xerox System Integration Standard, December 1981.

## CHAPTER 2 <br> PROGRAMMING SPECIFICATIONS

### 2.0 INTRODUCTION

### 2.1 PROGRAMMING SPECIFICATIONS

This section defines the Control and Status Registers and the memory data structures required to program the LANCE Ethernet Protocol Controller.

### 2.2 PROGRAMMING THE LANCE

The LANCE is designed to operate in an environment that includes close coupling with a local memory and a microprocessor (HOST). The LANCE is programmed by a combination of registers and data structures resident within the LANCE and in memory. There are four Control and Status Registers (CSR's) within the LANCE which are programmed by the HOST device. Once enabled, the LANCE has the ability to access external buffer memory locations to acquire additional operating parameters. LANCE has the ability to do independent buffer management as well as transfer data packets to and from an Ethernet. There are three memory structures accessed by LANCE, as follows:

1. Initialization Block - 12 words in contiguous memory starting on a word boundary. The initialization block is assembled by the HOST, and is accessed $r$. LANCE. The initialization block contains the operating parameters necessary for device operation. Ine initialization block is comprised of:
2. Mode of Operation (1 Word)
3. Physical Address (3 Words)
4. Logical Address Mask (4 Words)
5. Location of Receive and Transmit Descriptor Rings (2 Words)
6. Number of Entries in Receive and Transmit Descriptor Rings (2 Words)
7. Receive and Transmit Descriptor Rings - Two ring structures, one each for incoming and outgoing packets. Each entry in the rings is 4 words long. Each entry must start on a quadword boundary. The Descriptor Rings are comprised of:
8. The address of a data buffer.
9. The length of that buffer.
10. Status information associated with the buffer.
11. Data Buffers - Contiguous portions of memory reserved for packet buffering. Data buffers may begin on arbitrary byte boundaries.

In general, the programming sequence of LANCE may be summarized as:

1. Programming the LANCE CSR's by a HOST device to locate an initialization block in memory.
2. LANCE loading itself with the information contained within the initialization block.
3. LANCE accessing the Descriptor Rings for packet handling.

### 2.3 CONTROL AND STATUS REGISTERS

There are four Control and Status Registers (CSR's) resident within LANCE. The CSR's are accessed through two bus addressable ports, an address port (RAP), and a data port (RDP).

### 2.3.1 ACCESSING THE CONTROL AND STATUS REGISTERS

The CSR's are read (or written) in a two st $p$ operation. The address of the CSR is written into
the address port (RAP) during a bus slave transaction. During a subsequent bus slave transaction, the data being read from (or written into) the data port (RDP) is read from (or written into) the CSR selected in the RAP. Once written, the address in RAP remains unchanged until rewritten. A discrete control input pin (ADR) is provided to distinguish the address port from the data port.

ADR Pin
L REGISTER DATA PORT (RDP)
H REGISTER ADDRESS PORT (RAP)

### 2.3.1.1 REGISTER DATA PORT (RDP)

$$
\begin{array}{llllllllllllllll}
1 & 1 & 1 & 1 & 1 & 1 & 0 & 0 & 0 & 0 & 0 & 0 & 0 & 0 & 0 & 0 \\
5 & 4 & 3 & 2 & 1 & 0 & 9 & 8 & 7 & 6 & 5 & 4 & 3 & 2 & 1 & 0
\end{array}
$$



## CSR DATA

Bits 15:00
Writing data to the RDP loads data into the CSR selected by RAP. Reading the data from RDP reads the data from the CSR selected by RAP. CSR1, CSR2 and CSR3 are accessible only when the STOP bit of CSRO is set. If an attempt to access CSR1, CSR2, or CSR3 is made without the STOP bit being set, LANCE does not respond to the bus transfer. LANCE will assert READY, but no data will be transferred either into or out of these registers.

### 2.3.1.2 REGISTER ADDRESS PORT (RAP)

| 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| 5 | 4 | 3 | 2 | 1 | 0 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |



## RES

Bits 15:02
Reserved and read as zeros.

## CSR

Bits 01:00
CSR address select bits. READ/WRITE. Selects the CSR to be accessed through the RDP. RAP is cleared by Bus RESET.

| CSR $<1: 0>$ |  | CSR |
| :---: | :---: | :---: |
| 0 |  | CSR0 |
| 1 |  | CSR1 |
| 2 |  | CSR2 |
| 3 |  | CSR3 |

### 2.3.2 CONTROL AND STATUS REGISTER DEFINITION

### 2.3.2.1 CONTROL AND STATUS REGISTER 0 (CSRO)

$R A P=0$

$$
\begin{array}{llllllllllllllll}
1 & 1 & i & 1 & 1 & 1 & 0 & 0 & 0 & 0 & 0 & 0 & 0 & 0 & 0 & 0 \\
5 & 4 & 3 & 2 & 1 & 0 & 9 & 8 & 7 & 6 & 5 & 4 & 3 & 2 & 1 & 0
\end{array}
$$

| $E$ | $B$ | $C$ | $M$ | $M$ | $R$ | $T$ | $I$ | $I$ | $I$ | $R$ | $T$ | $T$ | $S$ | $S$ | $I$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $R$ | $A$ | $E$ | $I$ | $E$ | $I$ | $I$ | $D$ | $N$ | $N$ | $X$ | $X$ | $D$ | $T$ | $T$ | $N$ |
| $R$ | $B$ | $R$ | $S$ | $R$ | $N$ | $N$ | $O$ | $T$ | $E$ | $O$ | $O$ | $M$ | $O$ | $R$ | $I$ |
|  | $L$ | $R$ | $S$ | $R$ | $T$ | $T$ | $N$ | $R$ | $A$ | $N$ | $N$ | $D$ | $P$ | $T$ | $T$ |

## ERR

## Bit 15

(Error Summary) Error Summary is set by the 'OR' of BABL, CERR, MISS and MERR. ERR remains set as long as any of the error flags are true. ERR is read only, writing it has no effect. It is cleared by $\overline{\operatorname{RESET}}$ or by setting the stop bit.

## BABL

Bit 14
(Babble) BABL is a transmitter timeout error. It indicates that the transmitter has been on longer than the time required to send the maximum length packet. BABL will be set if the number of bytes transmitted exceeds 1518. When BABL is set, an interrupt will be generated if $\operatorname{INEA}=1$. BABL is READ/CLEAR ONLY and is set by LANCE and cleared by writing a " 1 " into the bit. Writing a " 0 " has no effect. RESET or setting the STOP bit clears it.

## CERR

Bit 13
(Collision Error)
Collision Error indicates that the collision input to the chip failed to activate within 2 usec after a chip-initiated transmission was completed. Collision after transmission is a transceiver test feature. CERR is READ/CLEAR ONLY. The chip sets it and clears it by writing a " 1 " into the bit. Writing a " 0 " has no effect. RESET or setting the STOP bit clears it.

## MISS

Bit 12
(Missed Packet) Missed Packet is set whenever a packet arrives and passes address recognition, but is lost because the receiver does not own a receive buffer. When MISS is set, an interrupt will be generated if INEA $=1$. MISS is READ/CLEAR ONLY and is set by LANCE and cleared by writing a " 1 " into the bit. Writing a " 0 " has no effect. $\overline{\text { RESET }}$ or setting the STOP bit clears it.

## MERR

Bit 11
(Memory Error) Memory Error sets when LANCE is the Bus Master and has not received READY within $25.6 \mu \mathrm{sec}$ after asserting the address on the DAL lines. When a Memory Error is detected, the receiver and transmitter are turned off and an interrupt is generated if !NEA $=1$. MERR is READ/CLEAR ONLY and is set by the chip and cleared by writing a " 1 " into the bit. Writing a " 0 " has no effect. RESET or setting the STOP bit clears it.

RINT
Bit 10
(Receiver Interrupt) Receiver Interrupt is set after LANCE updates the last entry in the Receive Descriptor Ring for the completed packet. When RINT is set, an interrupt is generated if INEA $=1$. RINT is READ/CLEAR ONLY and is set by LANCE and cleared by writing a " 1 " into the bit. Writing a " 0 " has no effect. RESET or setting the STOP bit clears it.

## TINT

## Bit 09

(Transmitter Interrupt) Transmitter Interrupt is set after LANCE updates the last entry in the Transmit Descriptor Ring for that completed packet. When TINT is set, an interrupt is generated if INEA $=1$. TINT is READ/CLEAR ONLY and is set by LANCE and cleared by writing a " 1 " into the bit. Writing a " 0 " has no effect. RESET or setting the STOP bit clears it.

## IDON

## Bit 08

(Initialization Done) Initialization Done indicates that LANCE has completed the initialization procedure started by setting the INIT bit. When IDON is set, the chip has read the Initialization Block from memory and stored the new parameters. When IDON is set, an interrupt is generated if INEA = 1. IDON is READ/CLEAR ONLY and is set by LANCE and cleared by writing a " 1 " into the bit. Writing a " 0 " has no effect. $\overline{R E S E T}$ or setting the STOP bit clears it.

## INTR

Bit 07
(Interrupt Flag) Interrupt Flag indicates that one or more of the following interrupt causing conditions has occurred: BABL, MISS, MERR, RINT, TINT, IDON. If INEA = 1 and INTR $=1$ the INTR output pin will be low. INTR is READ ONLY, writing this bit has no effect. INTR is cleared by RESET or by setting the STOP bit.

## INEA

Bit 06
(Interrupt Enable) Interrupt Enable allows the INTR Output pin to be driven low when the Interrupt Flag is set. If INEA $=1$ and INTR $=1$ the INTR pin will be low. If INEA $=1$ and INTR $=1$ the INTR pin will be low. If INEA $=0$ the INTR pin will be high, regardless of the state of the Interrupt Flag. INEA is READ/WRITE set by writing a " 1 " into this bit and is cleared by writing a " 0 " into this bit or by RESET or by setting the STOP bit.

## RXON

Bit 05
(Receiver On) Receiver On indicates that the receiver is enabled. RXON and IDON are set at the same time, if the DRX bit in the Mode Register is a " 0 ". RXON is cleared by MERR or STOP being set or by RESET. RXON is READ ONLY, writing this bit has no effect. RXON is gated by the STRT bit; thus it will always be read as a " 0 " until STRT is set.

## TXON

Bit 04
(Transmitter On) Transmitter On indicates that the transmitter is enabled. TXON and IDON are set at the same time, if the DTX bit in the Mode Register is " 0 ". TXON is cleared by MERR, or STOP being set, a TRANSMIT UNDERFLOW, or by RESET. TXON is READ ONLY; writing this bit has no effect. TXON is gated by the STRT bit; thus it will always be read as a " 0 " until STRT is set.

## TDMD

Bit 03
(Transmit Demand) When set, Transmit Demand causes LANCE to access the Transmit

Descriptor Ring without waiting for the polltime interval to elapse. (about 1.6 ms ). TDMD need not be set to transmit a packet, it merely hastens LANCE's response to a Transmit Descriptor Ring entry insertion by the host. TDMD is WRITE WITH ONE ONLY and microcode clears it after it is used. It may read as a " 1 " for a short time after it is written because the LANCE microcode may have been busy when TDMD was set. It is also cleared by RESET or by setting the STOP bit. Writing a " 0 " in this bit has no effect.

## STOP

Bit 02
(Stop) STOP disables LANCE from all external activity when set and clears the internal logic. Setting STOP is the equivalent of asserting Bus RESET. LANCE remains inactive and STOP remains set until the STRT or INIT bit is set. If STRT, INIT and STOP are all set together, STOP will override the other bits and only STOP will be set. STOP IS READ/WRITE WITH ONE ONLY and set by RESET. Writing a " 0 " to this bit has no effect.

## STRT

Bit 01
(Start) Start enables LANCE to send and receive packets, perform direct memory access and do buffer management. If STRT and INIT are set together, the INIT function will be executed first. STRT is READ/WRITE WITH ONE ONLY. Writing a " 0 " into this bit has no effect. STRT is cleared by RESET or by setting the STOP bit.

## INIT

Bit 00
(Initialize) When set, Initialize causes LANCE to begin the initialization procedure and access the Initialization Block. If STRT and INIT are set together, the INIT function is executed first. INIT is READ/WRITE WITH " 1 " ONLY. Writing a " 0 " into this bit has no effect. INIT is cleared by RESET or by setting the STOP bit.

### 2.3.2.2 CONTROL AND STATUS REGISTER 1 (CSR1)

RAP $=1$
READ/WRITE: Accessible only when the STOP bit of CSRO is a ONE. Access at any other time will not be responded to by LANCE. $\overline{\text { READY }}$ will be asserted but no data will be transferred. CSR1 is unaffected by RESET.
$\begin{array}{llllllllllllllll}1 & 1 & 1 & 1 & 1 & 1 & 0 & 0 & 0 & 0 & 0 & 0 & 0 & 0 & 0 & 0 \\ 5 & 4 & 3 & 2 & 1 & 0 & 9 & 8 & 7 & 6 & 5 & 4 & 3 & 2 & 1 & 0\end{array}$


## IADR

Bits 15:01
The low order 16 bits of the address of the first word (lowest address) in the Initialization Block. Bit 00 must be zero.

### 2.3.2.3 CONTROL AND STATUS REGISTER 2 (CSR2)

RAP $=2$
READ/WRITE: Accessible only when the STOP bit of CSRO is a ONE. Access at any other time will not be responded to by LANCE. READY will be asserted but no data will be transferred. CSR2 is unaffected by RESET.
$\begin{array}{llllllllllllllll}1 & 1 & 1 & 1 & 1 & 1 & 0 & 0 & 0 & 0 & 0 & 0 & 0 & 0 & 0 & 0\end{array}$
5432109876543210


RES
Bits 15:08
Reserved.

## IADR

Bits 07:00
The high order 8 bits of the address of the first word (lowest address in the Initialization Block.

### 2.3.2.4 CONTROL AND STATUS REGISTER 3 (CSR3)

CSR3 allows redefinition of the Bus Master interface.
$R A P=3$

READ/WRITE: Accessible only when the STOP bit of CSRO is a ONE. Access at any other time will not be responded to by LANCE. READY will be asserted but no data will be transferred. CSR3 is cleared by RESET or by setting the STOP bit in CSRO.

```
11111111110000000000000
5432109876543210
```



## RES

Bits 15:03
Reserved/read as " 0 ".

## BSWP

Bit 02
(Byte Swap) Byte Swap allows LANCE to operate with memory organizations that have bits $<07: 00>$ at even addresses with bits $<15: 08>$ at odd addresses or vice versa.

With Byte Swap $=0$ :

Address
XXI


Address
XXO


This memory organization is used with the LSI 11 microprocessor and the 8086 microprocessor.

With Byte Swap = 1:
Address Address

| $X X 0$ | 15 |  | 8 |
| :--- | :--- | :--- | :--- |

This memory organization is used with the MK68000, MK68200, and Z8000 microprocessors. Only data from SILO transfers are swapped. Initialization Block Data and Ring Descriptor entries are not swapped. BSWP is READ/WRITE and cleared by RESET or by setting the STOP bit in CSRO.

## ACON

Bit 01
(ALE Control) ALE Control defines the assertive state of ALE/ $\overline{A S}$ when LANCE is a Bus Master. ACON is READ/WRITE and cleared by RESET or by setting the STOP bit in CSRO.

| ACON | ALE/ $\overline{A S}$ |
| :---: | :---: |
| 0 | ASSERTED HIGH (ALE) |
| 1 | ASSERTED LOW $(\overline{\mathrm{AS}})$ |

## BCON

Bit 00
(Byte Control) Byte Control redefines the Byte Mask and Hold I/O Pins. BCON is READ/WRITE and cleared by RESET or by setting the STOP bit in CSRO.

| BCON | I/O PIN 16 | I/O PIN 15 | I/O PIN 17 |
| :---: | :---: | :---: | :---: |
| 0 | $\overline{\text { BM1 }}$ | $\overline{\text { BM0 }}$ | $\overline{\text { HOLD }}$ |
| 1 | $\overline{B U S A K O}$ | BYTE | $\overline{B U S R Q}$ |

### 2.4 INITIALIZATION

### 2.4.1 INITIALIZATION BLOCK

LANCE initialization includes the reading of the initialization block in memory to obtain the operating parameters. The following is a definition of the Initialization Block. The Initialization Block is read by LANCE when the INIT bit in CSRO is set. The INIT bit should be set before or concurrent with the STRT bit to ensure proper parameter initialization and LANCE operation. After LANCE has read the Initialization Block, IDON is set in CSRO and an interrupt is generated if $\operatorname{INEA}=1$.

## HIGHER ADDRESSES



### 2.4.1.1 MODE

The Mode Register allows alteration of LANCE's operating parameters. Normal operation is with the Mode Register clear.

$$
\begin{array}{llllllllllllllll}
1 & 1 & 1 & 1 & 1 & 1 & 0 & 0 & 0 & 0 & 0 & 0 & 0 & 0 & 0 & 0 \\
5 & 4 & 3 & 2 & 1 & 0 & 9 & 8 & 7 & 6 & 5 & 4 & 3 & 2 & 1 & 0
\end{array}
$$



## PROM

Bit 15
(Promiscuous Mode) When PROM $=1$, all incoming addresses are accepted. This . bit must be set in internal loopback if a physical address is not used.

## RES

Bits 14:07
(Reserved)

INTL
Bit 06
(Internal Loopback) Internal Loopback is used with the LOOP bit to determine where the loopback is to be done. Internal loopback allows LANCE to receive its own transmitted packet. Since this represents full duplex operation, the packet size would be limited by the SILO size, which is 48 bytes. However, a SILO full flag is generated after 32 bytes are loaded into the SILO. This limits the transmit buffer size to 32 bytes in internal or extended loopback. With transmit CRC enabled, the LANCE generates the 4-byte CRC code and appends it to the data. Thus, the receive buffer is filled with 36 bytes and the host CPU checks the CRC result. With transmit CRC disabled, the host CPU provides 4 bytes of CRC as part of the 32 bytes in the transmit buffer. The LANCE checks the CRC on reception and transfers only 28 bytes of "data" to the receive buffer. After each Internal Loopback packet, LANCE should be reinitialized.

INTL is only valid if LOOP $=1$, otherwise it is ignored.

| LOOP | INTL | LOOPBACK |
| :---: | :---: | :---: |
| 0 | X | NO LOOPBACK, NORMAL OPERATION |
| 1 | 0 | EXTERNAL |
| 1 | 1 | INTERNAL |

## DRTY

Bit 05
(Disable Retry) When DRTY = 1, LANCE attempts only one packet transmission If there is a collision on the first transmission attempt, a Retry Error (RTRY) is reported in Transmit Message Descriptor 3 (TMD3).

## COLL

Bit 04
(Force Collision) This bit allows the collision logic to be tested. LANCE must be in internal loopback mode for COLL to be valid. If COLL $=1$, a collision will be forced during the subsequent transmission attempt. This will result in 1 or 16 total transmission attempts with a retry error reported in TMD3. The number of attempts depends upon the state of DRTY (Bit (05).

## DTCR

Bit 03
(Disable Transmit CRC) When DTCR $=0$, the transmitter generates and appends a CRC to the transmitted packet. When DTCR $=1$, the CRC logic is allocated to the receiver and no CRC is generated and sent with the transmitted packet. During loopback, DTCR $=0$ causes a CRC to be generated on the transmitted packet but the receiver will not perform a CRC check since the CRC logic is shared and cannot generate and check CRC at the same time. The generated CRC is written into memory with the data and can be checked by the host software. If DTCR $=1$ during loopback the host software must append a CRC value to the transmit data. The receiver checks the CRC on the received data and reports any errors.

## LOOP

## Bit 02

(Loopback) Loopback allows LANCE to operate in full duplex mode for test purposes. The maximum packet size is limited to 36 bytes as described above for the INTL bit. During loopback, the runt packet filter is disabled because the maximum packet is forced to be smaller than the minimum size Ethernet packet ( 64 bytes). LOOP $=1$ allows simultaneous transmission and reception for a message constrained to fit within the SILO. The chip waits until the entire message is in the SILO before serial transmission begins. The incoming data stream fills the SILO from behind as it is being emptied. Moving the received message out of the SILO to memory does not begin until reception has ceased. In loopback mode, transmit data chaining is not possible. Receive data chaining is allowed regardless of the receive buffer length. In normal operation, the receive buffers must be 64 bytes long, to allow time for buffer lookahead.

## DTX

Bit 01
(Disable the Transmitter) Disable the Transmitter causes LANCE not to access the Transmit Descriptor Ring and therefore no transmissions are attempted. DTX disables TXON from being set when initialization is complete.

## DRX

Bit 00
(Disable the Receiver) Disable the Receiver causes LANCE to reject all incoming packets and not access the Receive Descriptor Ring. DRX disables RXON from being set when initialization is complete.

### 2.4.1.2 PHYSICAL ADDRESS

| 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| 5 | 4 | 3 | 2 | 1 | 0 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |



## PADR

Bits 47:00
(Physical Address) Physical Address is the unique 48-bit physical address assigned to LANCE. PADR $<0>$ must be zero.

### 2.4.1.3 LOGICAL ADDRESS FILTER

The Logical Address Filter is a 64 bit mask composed of four sixteen bit registers LADRF $<63: 00>$ in the initialization block that is used to accept incoming Logical Addresses. This is an imperfect filter that requires the host processor to do the final filtering. The first bit of the incoming address must be a "1" for either the Logical Address Filter or the Broadcast Address decode to be enabled. Otherwise the incoming address is a physical address and is compared against the contents of PADR $<47: 00>$ that was loaded through the Initialization Block.

All incoming data goes through the CRC Generator. In the case of a logical address, the six most significant bits of the CRC Generator are strobed into the Hash Register after the 48th bit of the logical address has gone through this circuitry. This 6-bit address then selects one of the 64 bits in the Logical Address Filter. If the mask bit selected is a " 1 ", the address is accepted and the packet will be put into the current receive buffer space. The task of mapping a logical address to one of 64 bit positions is a tedious one that requires a simple computer program to generate the CRC codes for the addresses desired. The Ethernet CRC Polynomial is CRC-32, which is: $X^{32}+X^{26}+X^{23}+X^{22}+X^{16}+X^{12}+X^{11}+X^{10}+X^{8}+X^{7}+X^{5}+X^{4}+X^{2}+$ $X+1$. Figure 13 shows one such mapping. (This is one of $2^{26}$ possible mappings). Hash Address 00 will select bit 0 and Hash Address 63 will select bit 63.


* If MATCH $=1$, the packet is accepted. If $M A T C H=0$, the packet is rejected.

The Broadcast address, which is all ones, is decoded independent of the Logical Address Filter (Broadcast Address will also map to bit 47 of the Logical Address Filter). If the Logical Address Filter is loaded with all zeroes, all incoming logical addresses except Broadcast will be rejected.

```
11111111110000000000000
5432109876543210
```



## LADRF

Bits 63:00
The 64-bit mask used by LANCE to accept logical addresses.

MAPPING OF LOGICAL ADDRESS TO FILTER MASK
Figure 13

| LAF <br> REG <br> BITS <br> SET | $\begin{aligned} & \text { LAF } \\ & \text { LOC. } \end{aligned}$ | DESTINATION ADDRESS ACCEPTED | LAF <br> REG. <br> BITS <br> SET | $\begin{aligned} & \text { LAF } \\ & \text { LOC. } \end{aligned}$ | DESTINATION <br> ADDRESS ACCEPTED |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | DEC. | (HEX) |  | DEC. | (HEX) |
| $\begin{array}{lll} & & 0 \\ \text { L } & \\ \text { A } & \\ \text { F } & \\ 0 & \\ & \\ & \\ & \\ & \\ & \\ & \\ & \end{array}$ | $\begin{array}{r} 0 \\ 1 \\ 2 \\ 3 \\ 4 \\ 5 \\ 6 \\ 7 \\ 7 \\ 8 \\ 9 \\ 10 \\ 11 \\ 12 \\ 13 \\ 14 \\ 15 \end{array}$ | FF FF FF FF FF 65 FF FF FF FF FF 55 FF FF FF FF FF 15 FF FF FF FF FF 35 FF FF FF FF FF B5 FF FF FF FF FF 95 FF FF FF FF FF D5 FF FF FF FF FF F5 FF FF FF FF FF DB FF FF FF FF FF FB FF FF FF FF FF BB FF FF FF FF FF 8B FF FF FF FF FF OB FF FF FF FF FF 3B FF FF FF FF FF 7B FF FF FF FF FF 5B | 0 <br> L <br> F <br> 2 | $\begin{aligned} & 32 \\ & 33 \\ & 34 \\ & 35 \\ & 36 \\ & 37 \\ & 38 \\ & 39 \\ & 40 \\ & 41 \\ & 42 \\ & 43 \\ & 44 \\ & 45 \\ & 46 \\ & 47 \end{aligned}$ |  |
|   <br>  0 <br> L  <br> A  <br> F  <br> 1  <br>   <br>   <br>   <br>   <br>   <br>   | $\begin{aligned} & 16 \\ & 17 \\ & 18 \\ & 19 \\ & 20 \\ & 21 \\ & 22 \\ & 23 \\ & 24 \\ & 25 \\ & 26 \\ & 27 \\ & 28 \\ & 29 \\ & 30 \\ & 31 \end{aligned}$ |  | 0 <br> A F 3 | $\begin{aligned} & 48 \\ & 49 \\ & 50 \\ & 51 \\ & 52 \\ & 53 \\ & 54 \\ & 55 \\ & 56 \\ & 57 \\ & 58 \\ & 59 \\ & 60 \\ & 61 \\ & 62 \\ & 63 \end{aligned}$ | FF FF FF FF FF 93 FF FF FF FF FF B3 FF FF FF FF FF F3 FF FF FF FF FF D3 FF FF FF FF FF 53 FF FF FF FF FF 73 FF FF FF FF FF 23 FF FF FF FF FF 13 FF FF FF FF FF 3D FF FF FF FF FF OD FF FF FF FF FF 5D FF FF FF FF FF 7D FF FF FF FF FF FD FF FF FF FF FF DD FF FF FF FF FF 9D FF FF FF FF FF BD |

### 2.4.1.4 RECEIVE DESCRIPTOR RING POINTER

$\begin{array}{lllllllllllllll}11 & 1 & 1 & 1 & 0 & 0 & 0 & 0 & 0 & 0 & 0 & 0\end{array}$
5432109876543210

IADR <23:00>+12

IADR <23:00>+10


## RLEN

Bits 15:13
(Receive Ring Length) Receive Ring Length is the number of entries in the Receive Ring expressed as a power of two.

## RLEN NUMBER OF ENTRIES

| 0 | 1 |
| ---: | ---: |
| 1 | 2 |
| 2 | 4 |
| 3 | 8 |
| 4 | 16 |
| 5 | 32 |
| 6 | 64 |
| 7 | 128 |

## RES

Bits 12:08
(Reserved)

## RDRA

Bits 07:00 and 15:03
(Receive Descriptor Ring Address) Receive Descriptor Ring Address is the base address (lowest address) of the Receive Descriptor Ring.

## RDRA

Bits 02:00
(Must Be Zeros) These bits are RDRA $<02: 00>$ and must be zeroes because the Receive Rings are aligned on quadword boundaries.

### 2.4.1.5 TRANSMIT DESCRIPTOR RING POINTER

$$
\begin{array}{llllllllllllllll}
1 & 1 & 1 & 1 & 1 & 1 & 0 & 0 & 0 & 0 & 0 & 0 & 0 & 0 & 0 & 0 \\
5 & 4 & 3 & 2 & 1 & 0 & 9 & 8 & 7 & 6 & 5 & 4 & 3 & 2 & 1 & 0
\end{array}
$$

IADR <23:00>+16

IADR <23:00>+14


## TLEN

Bits 15:13
(Transmit Ring Length) Transmit Ring Length is the number of entries in the Transmit Ring expressed as a power of two.

## TLEN NUMBER OF ENTRIES

| 0 | 1 |
| ---: | ---: |
| 1 | 2 |
| 2 | 4 |
| 3 | 8 |
| 4 | 16 |
| 5 | 32 |
| 6 | 64 |
| 7 | 128 |

RES
Bits 12:08
(Reserved)

## TDRA

Bits 07:00 and 15:03
(Transmit Descriptor Ring Address) This address is the base address (lowest address) of the Transmit Descriptor Ring.

Bits 02:00
(Must Be Zeros) These bits must be zeroes because the Transmit Rings are aligned on quadword boundaries.

### 2.5 BUFFER MANAGEMENT

Buffer Management is accomplished through message descriptors organized in ring structures in memory. Each message descriptor entry is four words long. There are two rings allocated for the LANCE:a Receive ring and a Transmit ring. The LANCE is capable of polling each ring for buffers either to empty or fill with packets to or from the channel. The LANCE is also capable of entering status information in the descriptor entry. When polling, LANCE is limited to looking one ahead of the descriptor entry with which it is currently working. The speed of the data stream restricts the receiver buffer size to a minimum of 64 bytes to avoid an overflow when chaining receive buffers. The location of the descriptor rings and their length are found in the initialization block, accessed during the initialization procedure by LANCE. Writing a "ONE" into the STRT bit of CSRO will cause LANCE to start accessing the descriptor rings and enable it to send and receive packets. The LANCE communicates with a HOST device (probably a microprocessor) through the ring structures in memory. Each entry in the ring is either "owned" by LANCE or the HOST. There is an ownership bit (OWN) in the message descriptor entry. Mutual exclusion is accomplished by a protocol which states that each device can only relinquish ownership of the descriptor entry to the other device; it can never take ownership, and each device cannot change the state of any field in an entry after it has relinquished ownership. When chaining buffers, the minimum transmit buffer size is restricted to 100 bytes (to avoid mutual exclusion violations, which could occur following a collision). Otherwise, LANCE would access a buffer to which it had relinquished ownership (to reinitialize a transmission interrupted by a collision).

### 2.5.1 DESCRIPTOR RINGS

Each descriptor in a ring in memory is a 4 word entry. The following is the format of the receive and the transmit descriptors.

### 2.5.1.1 RECEIVE MESSAGE DESCRIPTOR ENTRY

### 2.5.1.1.1 RECEIVE MESSAGE DESCRIPTOR 0 (RMDO)

MEMORY ADDRESS: XXXXXXXO

$$
\begin{array}{llllllllllllllll}
1 & 1 & 1 & 1 & 1 & 1 & 0 & 0 & 0 & 0 & 0 & 0 & 0 & 0 & 0 & 0 \\
5 & 4 & 3 & 2 & 1 & 0 & 9 & 8 & 7 & 6 & 5 & 4 & 3 & 2 & 1 & 0
\end{array}
$$



## LADR

Bits 15:00
The Low Order 16 address bits of the buffer pointed to by this descriptor. LADR is written by the Host and unchanged by LANCE.

MEMORY ADDRESS: XXXXXXX2
11111100000000000
5432109876543210


## OWN

Bit 15
This bit indicates that either the Host owns the descriptor entry (OWN = 0 ) or LANCE owns it (OWN =1). The chip clears the OWN bit after filling the buffer pointed to by the descriptor entry. The Host sets the OWN bit after emptying the buffer. Once the LANCE or Host relinquishes ownership of a buffer, it may not change any field in the four words that comprise the descriptor entry.

## ERR

Bit 14
(Error Summary) Error Summary is the "OR" of FRAM, OFLO, CRC or BUFF. ERR is set by LANCE when it releases the buffer and is cleared by the Host.

## FRAM

Bit 13
(Framing Error) Framing Error indicates that the incoming packet contained both a non-integer multiple of eight (8) bits and a CRC error. In internal loopback, whenever a CRC error occurs, FRAM will always be set. FRAM is set by LANCE when it releases the buffer and is cleared by the Host.

## OFLO

Bit 12
(Overflow) Overflow error indicates that the receiver has lost all or part of the incoming packet due to an inability to store the packet in a memory buffer before the internal SILO overflowed. OFLO is set by LANCE when it releases the buffer and is cleared by the Host.

## CRC

## Bit 11

CRC indicates that the receiver has detected a CRC error on the incoming packet. CRC is set by LANCE when it releases the buffer and is cleared by the Host.

## BUFF

## Bit 10

(Buffer Error) Buffer Error is set either when LANCE has utilized all its allocated buffers or if the next status is not acquired in time while data chaining a received packet. BUFF is set by LANCE when it releases the buffer and is cleared by the Host. If a Buffer Error occurs, an Overflow Error also occurs because LANCE tries to acquire the next buffer until the SILO overflows.

## STP

Bit 09
(Start of Packet) Start of Packet indicates that this is the first buffer used by LANCE for this packet. It is used for data chaining buffers. STP is set by LANCE when it releases the buffer and is cleared by the Host.

## ENP

Bit 08
(End of Packet) End of Packet indicates that this is the last buffer used by LANCE for this packet. It is used for data chaining buffers. If both STP and ENP were set, the packet would fit into one buffer and there was no data chaining. ENP is set by LANCE when it releases the buffer and is cleared by the Host.

## HADR

Bits 07:00
The High Order 8 address bits of the buffer pointed to by this descriptor. This field is written by the Host and unchanged by LANCE.

### 2.5.1.1.3 RECEIVE MESSAGE DESCRIPTOR 2 (RMD2)

MEMORY ADDRESS: XXXXXXX4

$$
\begin{array}{llllllllllllllll}
1 & 1 & 1 & 1 & 1 & 1 & 0 & 0 & 0 & 0 & 0 & 0 & 0 & 0 & 0 & 0 \\
5 & 4 & 3 & 2 & 1 & 0 & 9 & 8 & 7 & 6 & 5 & 4 & 3 & 2 & 1 & 0
\end{array}
$$



Bits 15:12
(Must Be Ones) This field is written by the Host and unchanged by LANCE.

## BCNT

Bits 11:00
(Buffer Byte Count) Buffer Byte Count is the length of the buffer pointed to by this descriptor expressed as a two's complement number. This field is written by the Host and unchanged by LANCE. The minimum buffer size is 64 bytes.

### 2.5.1.1.4 RECEIVE MESSAGE DESCRIPTOR 3 (RMD3)

MEMORY ADDRESS: XXXXXXX6

```
1111111111000000000000
543210 9 8 7 654 3 2 10
```



## RES

Bits 15:12
(Reserved) Read as zeroes.

## MCNT

Bits 11:00
(Message Byte Count) Message Byte Count is the length in bytes of the received message. MCNT is valid only when ERR is clear and ENP is set. MCNT is written by LANCE and is cleared by the Host. In data chaining, RMD3 is only written to after the last buffer status is updated. Only the status word is updated for intermediate buffers in the data chain.

### 2.5.1.2 TRANSMIT MESSAGE DESCRIPTOR ENTRY

### 2.5.1.2.1 TRANSMIT MESSAGE DESCRIPTOR 0 (TMDO)

MEMORY ADDRESS: XXXXXXXO

```
111111111000000000000
54 3 2 1 0 9 8 7 6 54 3 2 1 0
```



## LADR

Bits 15:00
The Low Order 16 address bits of the buffer pointed to by this descriptor. LADR is written by the Host and unchanged by LANCE.

### 2.5.1.2.2 TRANSMIT MESSAGE DESCRIPTOR 1 (TMD1)

MEMORY ADDRESS: XXXXXXX2

$$
\begin{array}{llllllllllllllll}
1 & 1 & 1 & 1 & 1 & 1 & 0 & 0 & 0 & 0 & 0 & 0 & 0 & 0 & 0 & 0 \\
5 & 4 & 3 & 2 & 1 & 0 & 9 & 8 & 7 & 6 & 5 & 4 & 3 & 2 & 1 & 0
\end{array}
$$



## OWN

Bit 15
This bit indicates that either the Host owns the descriptor entry (OWN = 0 ) or LANCE owns it (OWN = 1). The host sets the OWN bit after filling the buffer pointed to by the descriptor. LANCE clears the OWN bit after transmitting the contents of the buffer. Both the Host and LANCE must not alter a descriptor entry after it has relinquished ownership.

## ERR

Bit 14
(Error Summary) Error Summary is the "OR" of LCOL, LCAR, UFLO or RTRY. ERR is set by LANCE when it releases the buffer and is cleared by the Host.

## RES

Bit 13
(Reserved) LANCE will write this bit with a " 0 ".

## MORE

Bit 12
MORE indicates that more than one retry was needed to transmit a packet. MORE is set by LANCE when it releases the buffer and is cleared by the Host.

## ONE

Bit 11
ONE indicates that exactly one retry was needed to transmit a packet. ONE is set by LANCE when it releases the buffer and is cleared by the Host. ONE is not valid if LCOL in TMD3 is set.

## DEF

## Bit 10

(Deferred) Deferred indicates that LANCE had to defer while trying to transmit a packet. This condition occurs when the channel is busy when LANCE is ready to transmit. DEFER is set by LANCE when it releases the buffer and is cleared by the Host.

## STP

Bit 09
(Start of Packet) Start of Packet indicates that this is the first buffer to be used by LANCE for this packet. It is used for data chaining buffers. STP is set by the Host and is unchanged by LANCE.

## ENP

## Bit 08

(End of Packet) End of Packet indicates that this is the last buffer to be used by LANCE for this packet. It is used for data chaining buffers. If both STP and ENP are set, the packet fits into one buffer and there is no data chaining. ENP is set by the Host and is unchanged by LANCE.

## HADR

Bits 07:00
The High Order 8 address bits of the buffer pointed to by this descriptor. This field is written by the Host and is unchanged by LANCE.

### 2.5.1.2.3 TRANSMIT MESSAGE DESCRIPTOR 2 (TMD2)

MEMORY ADDRESS: XXXXXXX4
$\begin{array}{llllllllllllllll}1 & 1 & 1 & 1 & 1 & 1 & 0 & 0 & 0 & 0 & 0 & 0 & 0 & 0 & 0 & 0\end{array}$
5432109876543210


## ONES

Bits 15:12
(Must Be Ones) This field is set by the Host and unchanged by LANCE.

## BCNT

Bits 11:00
(Buffer Byte Count) Buffer Byte Count is the usable length in bytes of the buffer pointed to by this descriptor expressed as a two's complement negative number. This is the number of bytes from this buffer that will be transmitted by LANCE. This field is written by the Host and unchanged by LANCE. The minimum buffer size is 100 bytes when chaining or 64 bytes when not chaining.

### 2.5.1.2.4 TRANSMIT MESSAGE DESCRIPTOR 3 (TMD3)

TMD3 is valid only if the ERR bit of TMD1 has been set by LANCE.
MEMORY ADDRESS: XXXXXXX6


## BUFF

Bit 15
(Buffer Error) Buffer Error is set by LANCE during transmission when LANCE does not find the ENP flag in the current buffer and does not own the next buffer. BUFF is set by LANCE and cleared by the Host. If a Buffer Error occurs, an Underflow Error will also occur because LANCE tries to read memory data until the SILO is empty. Buffer Error is valid only if UFLO is set.

## UFLO

Bit 14
(Underflow Error) Underflow Error indicates that the transmitter has truncated a message due to data late from memory. UFLO indicates that owing to a lack of data from memory, the SILO has emptied before the end of the packet was reached. UFLO is set by LANCE and is cleared by the Host.

## RES

Bit 13
Reserved bit. LANCE writes this bit with a " 0 ".

## LCOL

Bit 12
(Late Collision) Late Collision indicates that a collision has occurred after the slot time of the channel has elapsed. LANCE does not retry on late collisions. LCOL is set by LANCE and is cleared by the Host.

## LCAR

Bit 11
(Loss of Carrier) Loss of Carrier is set when the carrier presence (RENA) input to LANCE goes false during a LANCE-initiated transmission. LANCE does not retry upon Loss of Carrier. LCAR is set by LANCE and is cleared by the Host

## RTRY

Bit 10
(Retry Error) Retry Error indicates that the transmitter has failed in 16 attempts to successfully transmit a message due to repeated collisions on the medium. If DRTY $=1$ in the MODE register, RTRY sets after 1 failed transmission attempt. RTRY is set by L.ANCE and is cleared by the Host

## TDR

Bits 09:00
(Time Domain Relectometry) Time Domain Reflectometry is an internal counter that counts system clocks from the start of a transmission to the occurrence of a collision. This value is useful in determining the approximate distance to a cable fault. The TDR value is written by LANCE and is valid only if RTRY is set.

## DESCRIPTOR RINGS IN MEMORY



## CHAPTER 3 <br> FUNCTIONAL SPECIFICATIONS

### 3.0 INTRODUCTION

### 3.1 FUNCTIONAL DESCRIPTION

This section describes the logical elements used to implement the LANCE Ethernet Controller.

### 3.2 LOGIC

### 3.2.1 CLOCK

The LANCE has its clocks derived from a basic free running 10 MHz clock presented to the input pin TCLK. Refer to Section 4 for the clock specification. The microcycle is 200 nanoseconds long, or two basic clock ticks. The microcycle is the basic unit of time in the microsequencer and the control data path. Clock suppression is the act of selectively stretching the microcycle to allow a memory transfer to complete when the Chip is operating as a bus master. Clock suppression can only occur in those microcycles that contain an asserted USUPPRESS bit in the microword register.

### 3.2.2 MICROSEQUENCER

LANCE is controlled by an internal microprogram. Chained sequencing is used to advance the program address. Each microword contains the address of the next instruction plus any microbranch and trap information required in the program being executed. The microsequencer operates as a one level deep pipeline. As one micro-instruction is being executed, the next is being accessed. The basic microcycle is 200 nanoseconds long, but may be extended on 200 nanosecond boundaries to allow memory transfers to complete. During each microcycle, an address is formed to access the program store which is clocked into the microword register at the end of each cycle.

### 3.2.3 CONTROL DATA PATH

The Control Data Path contains the hardware necessary to build,control, and store the information required to do buffer management and to control the block transfers of data to and from the silo. The major components in this section of logic are a 24 -bit adder, a data shuffler, a constant selector, and a static memory. In this memory resides twelve 24-bit Address Registers and ten 16 bit Status/ Byte Count Registers.

### 3.2.4 MESSAGE BYTE COUNT

The message byte count is contained in a 12 -bit counter. The message byte count keeps track of the number of bytes entering or leaving the Silo under microprogram control for each transmission or reception. The value contained in the message byte count is written into memory through the MDR as part of the reception process. It is also used for the detection of runt packets on reception, and for the detection of babbling transmissions.

### 3.2.5 RING END FINDERS

The ring end finders, one each for the receive and transmit rings, determine whether the ring address pointers in the CDP RAM are at the end of the rings, and provide a microbranchable signal, which, when true, informs the microprogram to restore the pointers with the beginning address of the rings. The ring end finders are simply a pair of programmable modulo counters, the value of which is loaded at initialization time. The counters are independently incremented under microprogram control.

### 3.3.1 BUS ADDRESS REGISTER

The Bus Address register (BA) is 27 bits wide. It is loaded directly from the Data Shuffler under control of a bit in the microword, ENA BA CLK, at the end of the microcycle. At the same time, the bus address is clocked, byte mask and read/write information, associated with the transfer is clocked into a three bit extension of the BA. Clocking of the BA initiates the bus transfer. The upper 8 bits of the BA drive $A<23: 16>$ directly. The lower sixteen bits of the BA are multiplexed onto DAL <15:00> during the address portion of the bus cycle when LANCE is the Bus Master. This is an internal register and is not directly addressable by the user.

### 3.3.2 MEMORY DATA REGISTER

The Memory Data register (MDR) buffers data transfers to and from the I/O bus. The MD is clocked at the end of the microcycle. It is enabled from the ENA MD CLK bit of the microword register. I/O bus data is synchronized to LANCE prior to loading the MDR.

### 3.3.3 BUS MASTER CONTROL

LANCE becomes a Bus Master for the purposes of acquiring data from the initialization block, buffer management, and the block move of data during the transmission or reception process. The Bus Master Control works in partnership with the microprogram. The microprogram is responsible for loading the BA and MDR for a write transaction, and loading the BA and unloading the MDR for a read transaction. Clocking the BA initiates the transfer. The microprogram also provides a clock suppress enable to stall selectively a microcycle until a memory transaction completes, thus providing synchronization between the microprogram and the Bus Master Control. During block transfer (DMA) of data, memory references overlap. LANCE performs up to 8 data transfers before relinquishing $\overline{\mathrm{HOLD}}$. Refer to Chapter 4 for timing specifications.

### 3.3.4 MEMORY TIMEOUT

As a Bus Master, LANCE detects and recovers from non-existent memory errors. LANCE waits for a maximum of 25 microseconds for the assertion of $\overline{\text { READY }}$ after it asserts ALE. If LANCE does not receive READY within that time, it sets the MERR bit of CSRO, negates the RXON and TXON bits, and takes no further action unless either the RESET signal is asserted or the STOP bit of CSRO is asserted.

### 3.3.5 BUS SLAVE CONTROL

The Bus Slave control is invoked when a memory transaction occurs and the $\overline{\mathrm{CS}}$ pin is asserted. When this happens, it indicates that one of the four LANCE CSR's is being accessed. CSRO provides visibility into LANCE and is accessed independently of the microprogram. CSR1 and CSR2 hold the address of the initialization block and are resident within the CDP RAM. Accessing CSR1 and CSR2 causes a microtrap for access. The microprogram issues the READY signal for CSR1 and CSR2. The Bus Slave Control independently returns READY for CSR0 and CSR3. CSR 3 allows the I/O pins to be programmed. CSR1, CSR2, and CSR3 are accessible only when the STOP bit of CSRO is set. Refer to Chapter $4 /$ for timing specifications.

### 3.3.6 DISCRETE USER APPARENT REGISTERS

Of the register ports and control and status registers, CSRO, CSR3, and RAP are read and written asynchronously from the parallel I/O bus. Refer to Section 2.3 for definitions of the register ports and control and status registers.

### 3.4 TRANSCEIVER DATA PATH

### 3.4.1 SERIAL DATA OUTPUT

Serial output data is presented at the TX Output pin by LANCE. The presence of the output
data stream is indicated by the assertion of the TENA level at the Output pin. TX and TENA are synchronous to the internal clock TCLK.

### 3.4.2 SERIAL DATA INPUT

Serial input data is presented to LANCE at the RX Input pin. The serial input data clock is presented at the RCLK Input pin. The presence of the input data stream is indicated by the assertion of the RENA at its Input pin. RX, RCLK, and RENA are asynchronous to the internal clock TCLK. RCLK is used by LANCE to clock in the input data stream. After the assertion of RENA, LANCE waits 800 nanoseconds before searching for the start bit. If LANCE detects a double ZERO prior to detecting a START bit, LANCE rejects the rest of the packet. Once the Start bit has been detected, LANCE frames the remaining bit stream into byte boundaries, synchronizes the bytes to the internal clock, and loads the Silo if not otherwise disabled.

### 3.4.3 SILO

The SILO provides buffer storage for the data being transferred between the parallel bus I/O pins and serial bus I/O pins. The capacity of the SILO is 48 bytes. The fall-through time of the SILO is 200 nanoseconds maximum. The SILO has the following capabilities:

1. SILO OPERATION - TRANSMISSION. Data is loaded into the SILO under microprogram control from the MDR. Data from the SILO goes to the serial output shift register.
2. SILO OPERATION - UNDERFLOW. Underflow occurs during Transmission when the output serial shift register requires data to continue an unbroken bit stream output, but data is not available at the output of the SILO, and the last data byte in the frame has been shifted out. Once the SILO has underflowed, the SILO locks out further reads and writes until cleared by the microprogram.
3. SILO OPERATION - RECEPTION. Data is loaded into the SILO from the serial input shift register during Reception. Data leaves the SILO under microprogram control. The destination is the MDR. Preamble is not loaded into the SILO.
4. SILO OPERATION - OVERFLOW. Overflow occurs during Reception when the SILO is filled and data needs to be transferred from the input serial shift register. Once the SILO. has overflowed, the SILO locks out further reads and writes until cleared by the microprogram.
5. SILO OPERATION - RESTORE. During Reception, restoring the SILO refers to the action of discarding the 6 bytes of the destination address that have accumulated in the SILO after an address match has been tested and an address match has not occurred. The same action occurs if less than 6 bytes are received before the packet ends. Note that this is different from clearing the SILO since there may be residual data in the SILO from a previous reception which cannot be lost. During the Transmission process, restoring the SILO refers the action of discarding the accumulated Transmit bytes when bit stream transmission has not yet begun and the receiver becomes active.
6. SILO OPERATION - INDEXING. The SILO is capable of holding residual data from a received packet, and accepting data from a second packet. The SILO is able to mark the end of one packet and the beginning of another.
7. SILO OPERATION - CLEARING. The SILO is cleared as part of the recovery for overflow, underflow, and collision. SILO clearing is the action of flushing all data from the SILO unconditionally by clearing the address counters. The SILO is cleared by a discrete microprogram operation.

Memory buffers may begin and end on arbitrary byte boundaries. Parallel data is byte aligned between the SILO and the MDR. Byte alignment can be reversed by setting the Byte Swap (BSWP) bit in CSR3.

TRANSMISSION - WORD READ FROM EVEN MEMORY ADDRESS
BWSP $=0: \quad$ SILO BYTE $n \quad$ gets MDR <07:00> SILO BYTE $\mathrm{n}+1$ gets MDR < 15:08>

BWSP = 1: SILO BYTE $n \quad$ gets MDR < 15:08> SILO BYTE $n+1$ gets MDR <07:00>

TRANSMISSION - BYTE READ FROM EVEN MEMORY ADDRESS
BSWP $=0: \quad$ SILO BYTE $n \quad$ gets MDR <07:00>
$B S W P=1: \quad$ SILO BYTE $n \quad$ gets MDR <15:08>
TRANSMISSION - BYTE READ FROM ODD MEMORY ADDRESS

| BWSP $=0:$ | SILO BYTE $n$ | gets MDR < 15:08> |
| :--- | :--- | :--- |
| BWSP $=1:$ | SILO BYTE $n$ | gets MDR <07:00> |

$B S W P=0: \quad$ MDR $<07: 00>$ gets SILO BYTE $n$ MDR < 15:08> gets SILO BYTE $n+1$
$B S W P=1: \quad$ MDR $<15: 08>$ gets SILO BYTE $n$ MDR <07:00> gets SILO BYTE $n+1$

RECEPTION - BYTE WRITE TO EVEN MEMORY ADDRESS
$B S W P=0: \quad$ MDR $<07: 00>$ gets SILO BYTE $n$ MDR < 15:08> - don't care
$B S W P=1: \quad$ MDR $<15: 08>$ gets SILO BYTE $n$ MDR <07:00> - don't care

RECEPTION - BYTE WRITE TO ODD MEMORY ADDRESS
BSWP $=0: \quad$ MDR <07:00> - don't care MDR < 15:08> gets SILO BYTE n

BSWP = 1: $\quad$ MDR <15:08> - don't care MDR <07:00> gets SILO BYTE n

### 3.4.5 CYCLIC REDUNDANCY CHECK

LANCE utilizes the 32-bit CRC function used in the Autodin-II network. Refer to the Ethernet Specification (section 6.2.4 Frame Check Sequence Field and Appendix C; CRC Implementation) for more detail. LANCE requirements for the CRC logic are the following:

1. TRANSMISSION - MODE $<02>$ LOOP $=0$, MODE $<03>$ DTCRC $=0$. LANCE calculates the CRC from the first bit following the Start bit to the last bit of the data field. The CRC value is inverted and appended onto the transmission in one unbroken bit stream.
2. RECEPTION - MODE <02> LOOP $=0$. LANCE performs a check on the input bit stream from the first bit following the Start bit to the last bit in the frame. LANCE continually samples the state of the CRC check on framed byte boundaries, and, when the incoming bit stream stops, the last sample determines the state of the CRC error. Framing error (FRAM) is not reported if there is no CRC error.
3. LOOPBACK - MODE $<02>$ LOOP $=1$, MODE <03> DTRC $=0$. LANCE generates and appends the CRC value to the outgoing bit stream as in Transmission but does not check the incoming bit stream.
4. LOOPBACK - MODE $<02>$ LOOP $=1$ MODE $<03>$ DTRC $=1$. LANCE performs the CRC check on the incoming bit stream as in Reception, but does not generate or append the CRC value to the outgoing bit stream.

### 3.5 TRANSMISSION

Serial transmission consists of sending an unbroken bit stream from the TX pin consisting of:

1. Preamble / Start bit: 64 alternating ONES and ZEROS terminating in two ONEs. The last ONE is the Start bit.
2. Data: The serialized byte stream from the Silo. Shifted out LSB first.
3. CRC: The inverted 32 bit polynomial calculated from the Data field. CRC is not transmitted if:
4. Transmission of the Data field is truncated for any reason.
5. CLSN becomes asserted any time during transmission.
6. LANCE is in Loopback mode and CRC transmission is disabled (MODE <03> = 1 and MODE <02> = 1).
7. Mode $<03>$ DTCRC $=1$ in a normal transmission mode.

Transmission is indicated at the I/O pin by the assertion of TENA with the first bit of the preamble and the negation of TENA after the last transmitted bit. LANCE starts transmitting the preamble when the following are satisfied.

1. There is at least one byte of data to be transmitted in the Silo.
2. The inter-packet delay has elapsed.
3. The backoff interval has elapsed, if a retransmission.

### 3.5.1 INTERPACKET DELAY

The interpacket delay is 9.6 to 10.6 microseconds including synchronization. The interpacket delay interval begins after the negation of the RENA signal, LANCE continuously monitors the RENA input pin to monitor or generate an interpacket delay. If LANCE is about to transmit (about to assert the TENA output pin) and RENA is asserted, the chip will not assert TENA until RENA has negated and the interpacket delay has elapsed. Whenever LANCE is about to transmit and is waiting for the interpacket delay to elapse, it will begin transmission immediately after the interpacket delay interval, independent of the state of RENA.

### 3.5.2 COLLISION DETECTION AND COLLISION JAM

Collisions are detected by monitoring the CLSN input pin. If CLSN becomes asserted during a Frame Transmission, TENA will remain asserted for at least 32 (but not more than 48) additional bit times (including CLSN synchronization). This additional transmission after collision
is referred to as COLLISION JAM. The bit pattern present at the TX output pin is unspecified during COLLISION JAM, but it may not be the 32 bit CRC value corresponding to the (partial) packet transmitted prior to the COLLISION JAM.

If CLSN becomes asserted during the reception of a packet, this reception is immediately terminated. Depending on the timing of collision detection, the following will occur. A collision that occurs within 6 byte times ( 4.8 microseconds) will result in the packet being rejected because of an address mismatch with the silo write pointer being reset. A collision that occurs within 64 byte times ( 51.2 microseconds) will result in the packet being rejected since it is a runt packet. A collision that occurs after 64 byte times will result in a truncated packet being written to the memory buffer with the CRC error bit being set in the Status Word of the Receive Ring.

### 3.5.3 COLLISION BACKOFF

When a transmission attempt has been terminated due to the assertion of CLSN, it is retried by LANCE up to 15 times until successful, or something else aborts the process (memory timeout). The scheduling of the retransmissions is determined by a controlled randomized process called "truncated binary exponential backoff." Upon the negation of the COLLISION JAM interval, LANCE calculates a delay before retransmitting. The delay is an integral multiple of the SLOT TIME. The SLOT TIME is 512 bit times. The number of SLOT TIMEs to delay before the nth retransmission attempt is chosen as a uniformly distributed random integer in the range:

$$
0 \leq r<2^{k} \quad \text { where } k=\min (n, 10)
$$

If all 16 attempts fail, LANCE sets the RTRY bit in the current Transmit Message Descriptor 3 in memory, and steps over the current transmit buffer.

### 3.5.4 COLLISION - MICROCODE INTERACTION

The microprogram uses the time provided by COLLISION JAM, INTERPACKET DELAY, and the backoff interval to restore the address and byte counts and start loading the Silo in anticipation of retransmission. It is important that LANCE be ready to transmit when the backoff interval elapses in order to utilize the channel properly.

### 3.5.5 TIME DOMAIN REFLECTOMETRY

LANCE contains a time domain reflectometry counter. The TDR counter is ten bits wide. It counts at a 10 MHz rate. It is cleared by the microprogram and counts upon the assertion of RENA during transmission. Counting ceases if CLSN becomes true. The counter does not wrap around, once all ONEs are reached in the counter, that value is held until cleared. The value in the TDR is written into memory by the microprogram through the MDR. TDR is used to determine the location of suspected cable faults. Transfer from TDR counter into MDR register occurs only if RTRY is set. Normally, when RTRY is not set, the value of TDR will be all zeros.

### 3.5.6 HEARTBEAT

During the INTERPACKET DELAY following the negation of TENA, the CLSN input is asserted by some Version 1 and all Version 2 transceivers as a self-test. If two microseconds of the IN TERPACKET DELAY elapse without CLSN having been asserted, LANCE will set the CERR bit in CSRO (bit <13>). This function is gated off in the internal loopback mode.

### 3.6 RECEPTION

Serial reception consists of receiving an unbroken bit stream on the RX I/O pin consisting of:

1. Preamble / Start bit: Two ONES occurring a minimum of 8 bit times after the assertion of RENA. The last ONE is the Start bit.
2. Destination Address: The 48 bits ( 6 bytes) following the Start bit.
3. Data: The serialized byte stream following the Destination Address. The last four complete bytes of data are the CRC. The Destination Address and the Data are framed into bytes and enter the Silo.

Reception is indicated at the I/O pin by the assertion of RENA and the presence of clock on RCLK while TENA is deasserted.

### 3.6.1 STATION ADDRESS DETECTION

The station address detect logic checks the destination address of the incoming packet to determine if the packet is addressed to this node. A packet will be accepted if at least one of the following is true:

1. Physical address match: The destination address of the packet exactly matches the physical address of the node.
2. Logical address match: The destination address of the packet is hashed using the CRC. The hash function is used to determine a logical address match.
3. Promiscuous mode: The node accepts all packets regardless of the destination address.
4. Broadcast Detection: The destination address of the packet is the Broadcast Address; all ones.

### 3.6.1.1 PHYSICAL ADDRESS REGISTER

The physical address register is 48 bits wide and contains the physical address of LANCE. The microprogram loads the physical address from the initialization block through three sequential memory transactions. If the first bit following the Start bit is a ZERO, LANCE will perform a physical address compare. The following 47 bits are compared, bit for bit, for an exact match. If they do not match, LANCE will reject the packet. Bit $<00>$ of the physical address register corresponds to the first bit of the destination address field, and bit $<47>$ of the physical address register corresponds to the last bit of the destination address field.

### 3.6.1.2 LOGICAL ADDRESS FILTER REGISTER

The logical address filter register is 64 bits wide. The microprogram loads the logical address filter from the initialization block through four sequential memory transactions. If the first bit following the Start bit is a ONE, LANCE will perform a logical address compare. After the last bit of the destination address is clocked into the CRC check logic, the value of CRC 31:26 is used as an index into the logical address filter register. If the bit selected in the register is not a ONE, the chip will reject the packet.

### 3.6.1.3 PROMISCUOUS MODE

If MODE $<15>$ PROM $=1$, LANCE will accept all packets, regardless of the destination address.

### 3.6.1.4 BROADCAST ADDRESS DETECTION

LANCE will always accept all packets sent to the Broadcast Address of all ones.

### 3.6.2 RUNT PACKET FILTRATION

If, after loading a buffer, the message byte count is less than 64 bytes, LANCE does not update the ring descriptor entry that pointed to the buffer. Instead LANCE retains the buffer information for use with the next incoming packet. An incoming message must be greater than 64 bytes to be considered a valid packet.

## 3.7 : DOPBBACK

The normal operation of LANCE is as a half duplex device. However, to provide an on-line operational test of LANCE, a pseudo-full duplex mode is provided. In this mode, simultaneous transmission and reception of a loopback packet are enabled with the following constraints:

1. The packet length must be no longer than 32 bytes, exclusive of the CRC.
2. Serial transmission does not begin until the Silo contains the entire output packet.
3. Moving the input packet from the Silo to the memory does not begin until the serial input bit stream terminates.
4. CRC may be generated and appended to the output serial bit stream or may be checked on the input serial bit stream, but not both in the same transaction.

Loopback is controlled by bits <06,03:02> INTL, DTCR, and LOOP of the MODE register. Refer to Section 2.4.1.1 for detailed operation of this register.

### 3.8 MICROPROGRAM OVERVIEW

### 3.8.1 SWITCH ROUTINE

Upon power-up, the microprogram finds itself in a routine to evaluate the INIT, STRT, and STOP bits of CSRO. INIT and STRT are cleared and STOP is set by the hardware by RESET. Setting either INIT or STRT through an I/O transfer to CSRO clears STOP. Setting STOP through an I/O transfer clears INIT and STRT. After seeing STOP cleared, the microprogram tests the state of INIT. If set, it branches to the initialization routine, returns, and tests the state of STRT. If INIT is clear and STRT is set, the microprogram goes on to the Polling routine without going to the Initialization routine. If, while the STOP bit is set, an I/O transfer to CSR1 or CSR2 occurs, the microprogram traps to the CSR service routine.

### 3.8.2 INITIALIZATION ROUTINE

This routine is entered only from the switch routine upon the setting of the INIT bit. Its function is to load LANCE with the data from the initialization block in memory. The routine accesses the initialization block through the address loaded into the CDP RAM by a trap to CSR1 and CSR2 that should have occurred prior to the INIT bit being set. This routine simply sequentially reads the initialization block and stores the information away in the appropriate elements of LANCE. When done, the microcode returns to the switch routine.

### 3.8.3 POLLING ROUTINE

This routine is entered from:

1. The switch routine upon the setting of the STRT bit.
2. The receive routine after a packet has been received.
3. The transmit routine after a packet has been transmitted.
4. The transmit routine after a Transmission Abort occurs.
5. The memory error trap routine after the trap is serviced.

The routine begins by testing to see if the receiver is disabled, and, if not, tests the current receiver buffer ownership bit to see if it owns a buffer. If LANCE had not acquired a buffer previously , the microprogram goes to the receiver polling routine to acquire one. When the microprogram returns from the receive polling routine, or if LANCE had acquired a buffer previously, it tests
to see if the transmitter is disabled, and, if not, goes to the transmit polling routine to test if there is a buffer to be transmitted. When the microprogram returns from the transmit polling routine, the microprogram enters a timing loop, and repeats the routine upon timeout (above $1.6 \mathrm{~ms})$. Setting the TDMD bit in CSRO overrides the timing loop. This forces the microprogram to fall through the wait loop. The TDMD bit is cleared immediately after leaving the wait loop. Therefore, to be effective, TDMD should be set after a buffer has been inserted on the transmit ring.

During this routine, should the receiver become active, the microprogram traps to the receive routine.

### 3.8.4 RECEIVE POLLING ROUTINE

This routine is entered if the receiver is enabled, and LANCE needs a free buffer. The routine begins by the microprogram performing a memory transaction to get a buffer status word from the receive descriptor ring. After acquiring the word, it tests to see if it owns the buffer. If not, the microprogram returns to the polling routine. If it does, the microprogram proceeds to acquire two additional words to obtain the rest of the buffer address and byte count. It then returns to the polling routine with the three words stored in the CDP RAM. The trap to the receive routine is enabled in this routine.

### 3.8.5 RECEIVE ROUTINE

The receive routine is entered when the receiver is enabled and an incoming packet address has been detected as a match. The routine is divided into three sections of code, an initialization section, a buffer lookahead section, and a descriptor update section. In the initialization section, the microprogram first tests to see if it has acquired a free buffer. If not, it makes one attempt to get the status, address, and byte count from memory. LANCE backs up the address and byte count in the CDP RAM for runt packet recovery, and proceeds to the lookahead section. In the lookahead section, the microprogram tries to acquire an additional buffer by memory transactions with the ring buffer descriptors. If it acquires one, it stores it in the CDP RAM, and waits for byte count overflow or the frame to terminate. In this section the receive DMA trap is enabled. The descriptor update section is entered when byte count overflow has occurred or the message has ended. The code section begins with a test to determine if the message has completed, if data chaining needs to be done, or if a runt packet has been encountered. If a runt packet has been encountered, the microprogram restores the address and byte count and goes to the polling routine. If the incoming message has terminated, the microprogram writes the message length into the ring descriptor entry, writes the status information into the ring descriptor entry, puts the next buffer status information it acquired in the lookahead code in the current buffer status area of the CDP RAM, advances the ring pointer, and goes to polling. If the byte count has overflowed, but the message has not ended, chaining is required. The microprogram releases the buffer by writing the status information into the ring descriptor entry, puts the next buffer status information it acquired in the lookahead code in the current buffer status area of the CDP RAM, advances the ring pointer, and returns to the lookahead code section.

### 3.8.6 RECEIVE DMA ROUTINE

The Receive DMA routine is entered whenever there are 16 or more bytes of data in the SILO for transfer to memory during receive. The routine is also entered when there are less than 16 bytes in the SILO and the receiver has gone inactive. This is to allow the SILO to empty at the end of reception. Once entered, the Receive DMA routine transfers 16 bytes of data to memory by doing 8 word transfers. These transfers are done on a single memory bus acquisition. This means that LANCE will arbitrate through the HOLD-HOLD ACKNOWLEDGE sequence and then keep HOLD asserted for the duration of 8 transfers. The READY signal from the bus slave device controls the individual word transfers.

If the memory buffer starts on an odd address boundary, the first transfer is 1 byte rather than 1 word ( 2 bytes). This routine is also used to transfer less than 16 bytes at the end of a reception depending upon the packet size, buffer addresses and data chaining.

NOTE:
DMA (direct memory access) is performed each time LANCE initiates a memory transfer. However, in this document, DMA refers only to those transfers between the SILO and Bus memory.

This routine is entered through a microtrap in the lookahead section of the receive routine. The function of the routine is to move data out of the SILO to local memory. The trap is active when there are 16 or more bytes of data in the SILO and SILO overflow has not occurred or when the incoming message has terminated with data in the SILO. The routine pipelines the data through the Memory Data register while the address and byte counts are incremented in the control data path. A memory timeout will cause a trap. The routine is exited through the URETURN register to the code section that originally trapped to this routine.

### 3.8.7 TRANSMIT POLLING ROUTINE

The transmit polling routine is entered from the polling routine to determine if a message has been scheduled on the transmit descriptor ring. The routine begins by testing the status word of the ring descriptor entry. The routine tests the ownership of the ring buffer by reading the status word in the ring descriptor. If LANCE does not own the buffer, the microprogram returns to the polling routine. If it does own the buffer, this indicates that a message is to be transmitted, and the microprogram performs memory transactions to acquire and store the address and byte count of the buffer in the CDP RAM. It then goes to the transmit routine to allow transmission of the buffer. The receive active trap is enabled during this routine to allow for processing of an incoming packet and termination of the transmit process.

### 3.8.8 TRANSMIT ROUTINE

The transmit routine is entered from the transmit polling routine when the microcode finds a buffer that it owns, indicating that a message is scheduled to be transmitted. The routine is divided into three sections of code: an initialization section, a buffer lookahead section, and a descriptor update section. Upon entering the initialization section, the first thing the microprogram does is back up the buffer address and byte count in the event of a retry. It then enables the DMA engine to start filling the SILO and send the preamble. It then enters a wait loop until the transmitter is actually sending the bit stream. It then proceeds to the lookahead section. In the lookahead section, the microprogram tests to determine if the current buffer it is transmitting has been marked with the end of packet flag. If so, data chaining is not required. The microprogram enters a wait loop for byte count overflow. If the end of packet flag is not set, the microprogram attempts to obtain the next buffer descriptor status, address, and byte count before entering the wait loop. When byte count overflow does occur, the microprogram enters the descriptor update section. In the descriptor update section, the microprogram first determines if an error has occurred or, simply, if data chaining must be performed. If an error needs to be reported, an error status word is written into the ring descriptor prior to writing the status word containing the "OWN" bit which releases the buffer. If no error is to be reported, the single word containing the "OWN" bit is written. The microprogram returns to the polling section if the "ENP" flag is found. Otherwise the microprogram returns to the lookahead section.

### 3.8.9 TRANSMIT DMA ROUTINE

This routine is entered through a microtrap in the lookahead section of the transmit routine. The function of the routine is to move data out of local memory into the SILO. The trap is active when there are 16 or more free locations in the SILO and SILO underflow has not occurred. The routine pipelines the data through the Memory Data register while the address and byte counts are incremented in the Control Data Path. A memory timeout will cause a trap. After a maximum of eight (8) words have been transferred into the SILO, the routine is exited through the URETURN register to the code section that originally trapped to this routine.

### 3.8.10 COLLISION TRAP ROUTINE

This routine is entered when a collision has been detected while the transmitter is active. The buffer address and byte counts are restored and the microprogram proceeds to the transmit routine to reschedule the transmission. This is the rule if less than 15 retransmissions have occurred. If 15 retransmissions have occurred, the microprogram goes instead to the error reporting code in the descriptor update section.

### 3.8.11 CSR TRAP ROUTINE

The CSR trap routine is entered only during the switch routine when the STOP bit of CSRO is set. The function of the routine is to allow the access of CSR1 and CSR2 through an I/O transaction. The routine determines which CSR is being accessed, read or written, moves the data between the MDR and the CDP RAM, and generates a $\overline{\text { READY }}$ signal. The routine is exited through the URETURN register.

### 3.8.12 MEMORY TIMEOUT TRAP ROUTINE

This trap is invoked whenever a memory transfer times out. The routine sets the STOP bit of CSR0 and returns the microprogram to the start of the switch routine.

### 3.8.13 RETRY TRAP ROUTINE

This routine is entered when a collision has been detected. The buffer address pointer is restored and the SILO is cleared to restore the READ and WRITE pointers. If there was a TX error, it indicates that 15 retransmissions have occurred (16 total attempts) or that the Disable Retry bit (DRTY) is set in the Mode register. The microprogram then writes the status into the transmit descriptor ring.

If there was no TX error, the byte count is restored and the microprogram returns to the start of the transmit routine to attempt another transmission.

### 3.8.14 DATA CHAIN

If Byte Count Equal 0 becomes true, it indicates that the receive buffer is full and the packet is not yet finished, which is the data chain case. The microprogram updates the receive status in the descriptor ring. It then checks the next OWN bit. If next OWN is false, which would be the case if there was only one buffer or if there was more than one buffer but the chip did not own the next one, the microprogram waits for RX Active to go false. This indicates that no more data is arriving from the Ethernet. When RX Active goes false, the current RX OWN bit is cleared because the ring entry has just been used for the updated receive status. The SILO is then cleared to restore the READ and WRITE pointers, RX Clear is issued and the microprogram returns to the Polling routine.

If LANCE owned the next buffer, the current receive buffer parameters in the CDP Ram are updated from the next receive buffer parameters that had previously been loaded into the CDP Ram. The microprogram then checks for the end of the ring and updates the address pointers accordingly. The microprogram then goes through the receive buffer lookahead microprogram once to try to acquire another receive buffer if one is available. The microprogram finally returns to the wait loop until either RX Done, SILO overflow or receive buffer overflow becomes true. When RX Done or SILO Overflow occurs, the microcode sets the RINT bit in CSRO. The flow from this point is the same as described elsewhere.

## CHAPTER 4 <br> ELECTRICAL SPECIFICATIONS

### 4.0 ELECTRICAL SPECIFICATIONS

This chapter provides tabular presentations for Absolute Maximum Ratings, DC Characteristics, Capacitance, and AC Timing Specifications. In addition, illustrations are provided for an Output Load Diagram and for Serial Link, Bus Master, and LANCE Bus Slave Timing Diagrams.

## ABSOLUTE MAXIMUM RATINGS

Temperature Under Bias . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $-25^{\circ} \mathrm{C}$ to $+100^{\circ} \mathrm{C}$
Storage Temperature . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Voltage on Any Pin with Respect to Ground . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7 V to +7 V
Power Dissipation.
Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other condition above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

DC CHARACTERISTICS
$\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V} \pm 5 \%$ unless otherwise specified.

| SYMBOL | PARAMETER | MIN | MAX | UNITS |
| :--- | :--- | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IL}}$ |  | -0.5 | +0.8 | V |
| $\mathrm{~V}_{\mathrm{IH}}$ |  | +2.0 | $\mathrm{~V}_{\mathrm{CC}}+0.5$ | V |
| $\mathrm{~V}_{\mathrm{OL}}$ | $@ \mathrm{I}_{\mathrm{OL}}=3.2 \mathrm{~mA}$ |  | +0.5 | V |
| $\mathrm{~V}_{\mathrm{OH}}$ | $@ \mathrm{I}_{\mathrm{OH}}=-0.4 \mathrm{~mA}$ | +2.4 |  | V |
| $\mathrm{I}_{\mathrm{IL}}$ | $@ \mathrm{~V}_{\mathrm{in}}=0.4$ to $\mathrm{V}_{\mathrm{CC}}$ |  | $\pm 10$ | $\mu \mathrm{~A}$ |

## CAPACITANCE

## $\mathrm{F}=1 \mathrm{MHz}$

| SYMBOL | PARAMETER | MIN | MAX | UNITS |
| :--- | :--- | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ |  |  | 10 | pf |
| $\mathrm{C}_{\text {OUT }}$ |  |  | 10 | pf |
| $\mathrm{C}_{\text {IO }}$ |  |  | 20 | pf |

## AC TIMING SPECIFICATIONS

$\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V}_{ \pm} 5 \%$ unless otherwise specified.

| NO. | SIGNAL | SYMBOL | PARAMETER | TEST <br> CONDITIOS | MIN <br> $(\mathbf{n s})$ | TYP <br> $(\mathbf{n s})$ | MAX <br> $(\mathbf{n s})$ |
| :---: | :--- | :--- | :--- | :--- | :---: | :---: | :---: |
| 1 | TCLK | $\mathrm{T}_{\text {TCT }}$ | TCLK period |  | 99 |  | 101 |
| 2 | TCLK | $\mathrm{T}_{\text {TCL }}$ | TCLK low time |  | 45 |  | 55 |
| 3 | TCLK | $\mathrm{T}_{\text {TCH }}$ | TCLK high time |  | 45 |  | 55 |
| 4 | TCLK | $\mathrm{T}_{\text {TCR }}$ | Rise time of TCLK |  | 0 |  | 8 |
| 5 | TCLK | $\mathrm{T}_{\text {TCF }}$ | Fall time of TCLK |  | 0 |  | 8 |
| 6 | TENA | $T_{\text {TEP }}$ | TENA propagation delay after the <br> rising edge of TCLK | CL $=50 \mathrm{pf}$ |  |  | 75 |
| 7 | TENA | $T_{\text {TEH }}$ | TENA hold time after the rising edge <br> of TCLK | CL $=50 \mathrm{pf}$ | 5 |  |  |

AC TIMING SPECIFICATIONS (CONTINUED)
$T_{A}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{C C}=+5 \mathrm{~V}_{ \pm} 5 \%$ unless otherwise specified.

| NO. | SIGNAL | SYMBOL | PARAMETER | TEST CONDITIONS | $\begin{aligned} & \text { MIN } \\ & (\mathrm{ns}) \end{aligned}$ | TYP (ns) | $\begin{gathered} \operatorname{MAX} \\ \text { (ns) } \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 8 | TX | $\mathrm{T}_{\text {TDP }}$ | TX data propagation delay after the rising edge of TCLK | $\mathrm{CL}=50 \mathrm{pf}$ |  |  | 75 |
| 9 | TX | $\mathrm{T}_{\text {TDH }}$ | TX data hold time after the rising edge of TCLK | $\mathrm{CL}=50 \mathrm{pf}$ | 5 |  |  |
| 10 | RCLK | $\mathrm{T}_{\mathrm{RCT}}$ | RCLK period |  | 85 |  | 118 |
| 11 | RCLK | $\mathrm{T}_{\mathrm{RCH}}$ | RCLK high time |  | 38 |  |  |
| 12 | RCLK | $\mathrm{T}_{\mathrm{RCL}}$ | RCLK low time |  | 38 |  |  |
| 13 | RCLK | $\mathrm{T}_{\mathrm{RCR}}$ | Rise time of RCLK |  | 0 |  | 8 |
| 14 | RCLK | $\mathrm{T}_{\text {RCF }}$ | Fall time of RCLK |  | 0 |  | 8 |
| 15 | RX | $\mathrm{T}_{\text {RDR }}$ | RX data rise time |  | 0 |  | 8 |
| 16 | RX | $\mathrm{T}_{\text {RDF }}$ | RX data fall time |  | 0 |  | 8 |
| 17 | RX | $\mathrm{T}_{\mathrm{RDH}}$ | RX data hold time (RCLK to RX data change) |  | 5 |  |  |
| 18 | $\begin{array}{\|l\|} \hline \text { RX } \\ \text { (See note) } \end{array}$ | $\mathrm{T}_{\mathrm{RDS}}$ | RX data setup time (RX data stable to the rising edge of RCLK) |  | See Note |  |  |
| 19 | RENA | $\mathrm{T}_{\text {DPL }}$ | RENA low time |  | 120 |  |  |
| 20 | RENA | Trenh | RENA Hold time after rising edge of RCLK |  | 40 |  |  |
| 21 | CLSN | $\mathrm{T}_{\text {CPH }}$ | CLSN high time |  | 80 |  |  |
| 22 | A/DAL | $\mathrm{T}_{\text {DOFF }}$ | Bus master driver disable after rising edge of HOLD |  | 0 |  | 50 |
| 23 | A/DAL | $\mathrm{T}_{\mathrm{DON}}$ | Bus master driver enable after falling edge of HLDA |  | 0 |  | 150 |
| 24 | $\overline{\text { HLDA }}$ | $\mathrm{T}_{\mathrm{HHA}}$ | Delay to falling edge of $\overline{\text { HLDA }}$ from falling edge of HOLD (Bus master) |  | 0 |  |  |
| 25 | RESET | $\mathrm{T}_{\text {RW }}$ | RESET pulse width low |  | 200 |  |  |
| 26 | A/DAL | $\mathrm{T}_{\text {CYCLE }}$ | Read/write, address/data cycle time |  | 600 |  |  |
| 27 | A | $\mathrm{T}_{\text {XAS }}$ | Address setup time to the falling edge of ALE |  | 75 |  |  |
| 28 | A | $\mathrm{T}_{\text {XAH }}$ | Address hold time after the rising edge of DAS |  | 35 |  |  |
| 29 | DAL | $\mathrm{T}_{\text {AS }}$ | Address setup time to the falling edge of ALE |  | 75 |  |  |
| 30 | DAL | $\mathrm{T}_{\text {AH }}$ | Address hold time after the falling edge of ALE |  | 35 |  |  |
| 31 | DAL | $\mathrm{T}_{\text {RDAS }}$ | Data setup time to the rising edge of DAS (Bus master read) |  | 50 |  |  |

NOTE: $T_{\text {RDS }}(\min )=T_{R C T}-25 n$ i.e. $T_{R C T}=100 \mathrm{~ns}$, then $T_{R D S}(\min )=75$ ns.

## AC TIMING SPECIFICATIONS (CONTINUED)

$T_{A}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V} \pm 5 \%$ unless otherwise specified.

| NO. | SIGNAL | SYMBOL | PARAMETER | TEST CONDITIONS | $\begin{aligned} & \text { MIN } \\ & \text { (ns) } \end{aligned}$ | TYP <br> ( ns ) | $\begin{gathered} \hline \text { MAX } \\ \text { (ns) } \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 32 | DAL | $\mathrm{T}_{\text {RDAH }}$ | Data hold time after the rising edge of $\overline{\mathrm{DAS}}$ (Bus master read) |  | 0 |  |  |
| 33 | DAL | $\mathrm{T}_{\text {DDAS }}$ | Data setup time to the falling edge of DAS (Bus master write) |  | 0 |  |  |
| 34 | DAL | T WDS | Data setup time to the rising edge of $\overline{\mathrm{DAS}}$ (Bus master write) |  | 200 |  |  |
| 35 | DAL | TWDH | Data hold time after the rising edge of DAS (Bus slave read) |  | 35 |  |  |
| 36 | DAL | $\mathrm{T}_{\text {SDO1 }}$ | Data driver delay after the falling edge of DAS (Bus slave read) | (CSR 0,3, RAP) |  | 400 |  |
| 37 | DAL | $\mathrm{T}_{\text {SDO2 }}$ | Data driver delay after the falling edge of DAS (Bus slave read) | (CSR 1,2) |  | 1200 |  |
| 38 | DAL | $\mathrm{T}_{\text {SRDH }}$ | Data hold time after the rising edge of DAS (Bus slave read) |  | 0 |  | 35 |
| 39 | DAL | $\mathrm{T}_{\text {SWDH }}$ | Data setup time to the falling edge of DAS (Bus slave write) |  | 0 |  |  |
| 40 | DAL | $\mathrm{T}_{\text {SWDS }}$ | Data setup time to the falling edge of DAS (Bus slave write) |  | 0 |  |  |
| 41 | ALE | $\mathrm{T}_{\text {ALEW }}$ | ALE width high |  | 120 |  | 150 |
| 42 | ALE | $\mathrm{T}_{\text {DALE }}$ | Delay from rising edge of $\overline{\mathrm{DAS}}$ to the rising edge of ALE |  | 70 |  |  |
| 43 | $\overline{\text { DAS }}$ | T DSW | $\overline{\text { DAS }}$ width low |  | 200 |  |  |
| 44 | $\overline{\text { DAS }}$ | $\mathrm{T}_{\text {ADAS }}$ | Delay from the falling edge of ALE to the falling edge of DAS |  | 80 |  | 130 |
| 45 | $\overline{\text { DAS }}$ | $\mathrm{T}_{\text {RIDF }}$ | Delay from the rising edge of $\overline{\text { DALO }}$ to the falling edge of DAS (BUS master read) |  | 15 |  |  |
| 46 | $\overline{\text { DAS }}$ | $\mathrm{T}_{\text {RDYS }}$ | Delay from the falling edge of $\overline{\text { READY }}$ to the rising edge of DAS | $\begin{aligned} & \text { Taryd= } \\ & 300 \mathrm{~ns} \end{aligned}$ | 75 |  | 250 |
| 47 | $\overline{\text { DALI }}$ | $\mathrm{T}_{\text {ROIF }}$ | Delay from the rising edge of $\overline{\text { DALO }}$ to the falling edge of DALI (Bus master read) |  | 15 |  |  |
| 48 | $\overline{\text { DALI }}$ | $\mathrm{T}_{\text {RIS }}$ | $\overline{\mathrm{DALI}}$ setup time to the rising edge of $\overline{\mathrm{DAS}}$ (Bus master read) |  | 135 |  |  |
| 49 | $\overline{\text { DALI }}$ | $\mathrm{T}_{\text {RIH }}$ | $\overline{\mathrm{DALI}}$ hold time after the rising edge of DAS (Bus master read) |  | 0 |  |  |
| 50 | $\overline{\text { DALI }}$ | $\mathrm{T}_{\text {RIOF }}$ | Delay from the rising edge of $\overline{\text { DALI }}$ to the falling edge of DALO (Bus master read) |  | 55 |  |  |
| 51 | $\overline{\text { DALO }}$ | $\mathrm{T}_{\mathrm{OS}}$ | $\overline{\text { DALO }}$ setup time to the falling edge of ALE (Bus master read) |  | 110 |  |  |
| 52 | $\overline{\text { DALO }}$ | $\mathrm{T}_{\mathrm{ROH}}$ | $\overline{\mathrm{DALO}}$ hold time after the falling edge of ALE (Bus master read) |  | 35 |  |  |
| 53 | $\overline{\text { DALO }}$ | $\mathrm{T}_{\text {WDSI }}$ | Delay from the rising edge of $\overline{\mathrm{DAS}}$ to the rising edge of DALO (Bus master write) |  | 35 |  |  |

AC TIMING SPECIFICATIONS (CONTINUED)
$\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V} \pm 5 \%$ unless otherwise specified.

| NO. | SIGNAL | SYMBOL | PARAMETER | TEST CONDITIONS | $\begin{aligned} & \hline \text { MIN } \\ & \text { (ns) } \end{aligned}$ | $\begin{aligned} & \text { TYP } \\ & \text { (ns) } \end{aligned}$ | $\begin{gathered} \operatorname{MAX} \\ \text { (ns) } \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 54 | $\overline{\text { CS }}$ | $\mathrm{T}_{\text {CSH }}$ | $\overline{\mathrm{CS}}$ hold time after the rising edge of $\overline{\mathrm{DAS}}$ (Bus slave) |  | 0 |  |  |
| 55 | $\overline{\text { CS }}$ | $\mathrm{T}_{\text {css }}$ | $\overline{\mathrm{CS}}$ setup time to the falling edge of $\overline{\mathrm{DAS}}$ (Bus slave) |  | 0 |  |  |
| 56 | ADR | $\mathrm{T}_{\text {SAH }}$ | $\overline{\mathrm{ADR}}$ hold time after the rising edge of $\overline{\mathrm{DAS}}$ (Bus slave) |  | 0 |  |  |
| 57 | ADR | $\mathrm{T}_{\text {SAS }}$ | $\overline{\mathrm{ADR}}$ setup time to the falling edge of DAS (Bus slave) |  | 0 |  |  |
| 58 | $\overline{\text { READY }}$ | $\mathrm{T}_{\text {ARYD }}$ | Delay from the falling edge of ALE to the falling edge of READY to insure a minimum bus cycle time ( 600 ns ) |  |  |  | 80 |
| 59 | $\overline{\text { READY }}$ | $\mathrm{T}_{\text {SRDS }}$ | Data setup time to the falling edge of READY (Bus slave read) |  | 75 |  |  |
| 60 | $\overline{\text { READY }}$ | $\mathrm{T}_{\text {RDYH }}$ | READY hold time after the rising edge of DAS (Bus master) |  | 0 |  |  |
| 61 | $\overline{\text { READY }}$ | $\mathrm{T}_{\text {SRO1 }}$ | $\overline{\text { READY }}$ driver turn on after the falling edge of DAS (Bus slave) | (CSR 0,3, RAP) |  | 600 |  |
| 62 | $\overline{\text { READY }}$ | $\mathrm{T}_{\text {SRO2 }}$ | $\overline{\text { READY }}$ driver turn on after the falling edge of DAS (Bus slave) | (CSR 1,2) |  | 1400 |  |
| 63 | $\overline{\text { READY }}$ | $\mathrm{T}_{\text {SRYH }}$ | READY hold time after the rising edge of $\overline{\mathrm{DAS}}$ (Bus slave) |  | 0 |  | 35 |
| 64 | READ | $\mathrm{T}_{\text {SRH }}$ | $\overline{\text { READ }}$ hold time after the rising edge of $\overline{\mathrm{DAS}}$ (Bus slave) |  | 0 |  |  |
| 65 | READ | $\mathrm{T}_{\text {SRS }}$ | $\overline{\text { READ }}$ setup time to the falling edge of $\overline{\mathrm{DAS}}$ (Bus slave) |  | 0 |  |  |

## OUTPUT LOAD DIAGRAM

## Figure 14





NOTE:
The Bus Master cycle time will increase from a minimum of 600 ns in 100 ns steps until the slave device returns READY.

## LANCE BUS SLAVE TIMING DIAGRAM

## Figure 17


COMPONENTS

## TABLE OF CONTENTS

PARAGRAPH TITLE PAGE
1.0 Introduction ..... 1-1
2.0 Ethernet Primer ..... 2-1
3.0 Definition of Terms ..... 3-1
4.0 LANCE Chip Description ..... 4-1
5.0 Ethernet Node Overview ..... 5-1
5.1 Introduction ..... 5-1
5.2 Operational Description ..... 5-1
5.2.1 Typical Ethernet Node ..... 5-1
5.2.2 Application-Note Ethernet Node ..... 5-1
5.3 Hardware Requirements ..... 5-2
5.4 Software Requirements ..... 5-3
5.5 System Memory Map ..... 5-4
5.6 Utility Area Definition ..... 5-7
6.0 Hardware Description ..... 6-1
6.1 Introduction ..... 6-1
6.2 Chip Select Decode Circuit ..... 6-1
6.3 DTACK Circuit ..... 6-3
6.4 Address/Data Bus Interface ..... 6-4
6.5 Interrupt Circuit ..... 6-6
6.6 Autovectoring Circuit ..... 6-6
6.7 Bus Arbitration Circuit ..... 6-7
6.8 SIA-LANCE Interconnect ..... 6-8
7.0 Software Description ..... 7-1
7.1 Introduction ..... 7-1
7.2 Initialization and Diagnostics Software Module ..... 7-2
7.2.1 Introduction ..... 7-2
7.2.2 Clear Submodule ..... 7-3
7.2.3 Block-Move Submodule ..... 7-4
7.2.4 Receive Ring Initialization Submodule ..... 7-6
7.2.5 Transmit Ring Initialization Submodule ..... 7-8
7.2.6 Diagnostics Software Module ..... 7-10
7.2.6. $\quad$ CRC Code Software Generation ..... 7-13
7.2.6.2 Code Status Register Initialization Subroutine ..... 7-13
7.2.7 Normal Operation Initialization ..... 7-15
7.3 LANCE Interrupt Exception Software Module ..... 7-17
7.3.1 Introduction ..... 7-17
7.3.2 Interrupt Error Determination Submodule ..... 7-18
7.3.3 Transmit Interrupt Handling Submodule ..... 7-20
7.3.4 Receive Interrupt Handling Submodule ..... 7-22
7.3.4.1 Loopback Handling Routine ..... 7-26
7.3.4.2 Receive Interrupt Normal Operation ..... 7-26
7.3.5 Initialization Done Interrupt Handling Submodule ..... 7-28
7.4 Message Interrupt Software Module ..... 7-29
8.0 Appendices ..... 8-1
8.1 Appendix A, Initialization Assembly Code ..... 8-1
8.2 Appendix B, LANCE Interrupt Assembly Code ..... 8-15
8.3 Appendix C, Message Interrupt Assembly Code ..... 8-27

## LIST OF ILLUSTRATIONS

FIGURE
NUMBER TITLE PAGE
1 OSI Network Model ..... 2-2
2 Ethernet and LANCE Packet Format ..... 4-1
3 Ethernet and Packet Bit Transmission Sequence ..... 4-1
4 LANCE Memory Management ..... 4-2
5 68000/68590 Block Diagram ..... 5-2
6 Program Software Overview Flowgraph ..... 5-3
7 System Memory Map ..... 5-5
8 Utility Area Memory Map ..... 5-6
9 Ring Management Area Memory Map ..... 5-8
10 Chip Select Decode \& DTACK Circuit ..... 6-1
11 Chip Select Decode Description ..... 6-2
12 Chip Select Decode PROM Firmware ..... 6-3
13 MK68000 - Memory Interface Circuit ..... 6-4
14 Address/Data Bus Interface Circuit ..... 6-5
15 Interrupt and Autovector Circuit ..... 6-6
16 Bus Arbitration Circuit ..... 6-7
17 Bus Arbitration Timing ..... 6-7
18 SIA Filter Values ..... 6-8
19 Software Memory Map ..... 7-1
20 Initialization Software Module ..... 7-2
21 Clear Submodule ..... 7-3
22 Block-Move Submodule ..... 7-4
23 Buffer Displacement Diagram ..... 7-5
24 Receive Ring Initialization Submodule ..... 7-7
25 Transmit Ring Initialization Submodule ..... 7-9
26 Diagnostics Subroutine ..... 7-10
27 Loopback Diagnostics Test Routine ..... 7-11
28 Cycle Redundancy Check Generation Subroutine ..... 7-13
29 Control \& Status Register Initialization Subroutine ..... 7-14
30 Normal Operation Initialization Submodule ..... 7-16
31 LANCE Exception Processing Module ..... 7-17
32 Interrupt Error Determination Submodule ..... 7-19
33 Transmit Interrupt Handling Submodule ..... 7-21
34 Receive Interrupt Handling Submodule ..... 7-23
35 Loopback Service Routine ..... 7-25
36 Packet Status Discrepancy Check Routine ..... 7-27
37 Initialization Done Interrupt Handling Submodule ..... 7-28
38 Message Interrupt Software Module ..... 7-30
39 Transmit Ring Update Submodule ..... 7-32

### 1.0 INTRODUCTION

The LANCEm Application Note describes the basic hardware and software needed to interface the MK68590, Local Area Network Controller for Ethernet (LANCE), to the MK68000, Mostek's 16/32 microprocessor. It can be used as a "cookbook" for designing the basic hardware and software needed for a LANCE-68000 interface, but is actually more useful as a design guide.

This publication contains seven sections in addition to this introduction. Section two is the Ethernet Primer, which contains background material and basic concepts involved in Ethernet communication. Section three defines terms used throughout the Application Note. Section four is an overview of the Local Area Network Controller for Ethernet (LANCE) chip. Section five is the Ethernet Node overview, listing design requirements for an intelligent Ethernet node. It deals with the block level concepts of both hardware and software. Section six is the Hardware Description. It deals with the basic hardware requirements and includes both block diagrams and schematics. Section seven describes the software used in the LANCE-MK68000 interface. This section includes flowcharts, assembly code, and a step-by-step explanation of the software. The eighth and final section is a Assembly Code listing of the software needed for an intelligent Ethernet node.

The LANCE-MK68000 hardware and software were designed as simply as possible. The design incorporates a minimum number of interface logic gates and no time multiplexing of devices. Structured assembly code with few subroutines and loops is used, making it easy to change and understand. The schematics and assembly code are presented in a format that easily lends itself to a self-tutorial on an existing Ethernet interface design for users. The design is intended to give users ideas on how to design or how to improve present designs. But, if so desired, users can apply the information directly to quickly generate a basic working interface.

This Application Note refers to many technical aspects of the LANCE but they are not fully explained. For this reason, users should also study the MK68590 LANCE Technical Manual, published by United Technologies Mostek.

### 2.0 ETHERNET PRIMER

Much debate and questioning as to the nature of celestial bodies existed in the early days of science. These questions included: What type of material exists between the heavenly bodies? If it is not a vacuum, how does light move across it? The conclusion agreed upon was that an Ether existed between the planets and it was the medium light used to travel from the sun to the Earth.

Xerox borrowed this terminology in their early stages of defining a local area network. Ether was the medium information would use to travel from one station to the next throughout the network specification. They called this network "Ethernet."

Ethernet was designed as a system for local communication between computing stations. A series of tapped coaxial cables between computing stations comprise a network that connects up to 1024 different stations per network. In addition, a gateway interface may be used to connect each network to other networks. The computing stations may consist of personal computers, CAD workstations, file storage devices, magnetic tape backup stations, large central computers, printers, plotters or any device that conforms to the Ethernet standard.

The objective of Ethernet was to provide a communication system that can grow with users' needs and accommodate several buildings in a local area. One of its purposes is to eliminate bottlenecks and reliability problems associated with a central controller.

Ethernet provides for one, and only one, connection between any two points on the network. Since the Ether, or the common broadcast communication channel, is passive when an active node fails, only its operation is affected - not the entire system.

Ethernet employs Carrier Sense Multiple Access with Collision Detect (CSMA/CD). The principle behind this operation is similar to human conversation. If several people are conversing while standing in a circle (assuming it is a noncontroversial discussion between polite adults), only one person speaks at a time. When the first person finishes, someone else begins to speak and continues until he or she is also finished. If no one has anything else to say, silence falls over the group.

The same is true for Ethernet. Each node listens until the network becomes silent. Then, if a message needs to be transmitted the node broadcasts onto the Ether and the remaining nodes listen.

The more people in the circle, and the more they have to say, the greater the chance that two or more people will begin speaking simultaneously. If this happens in normal conversation, all the participants who have started speaking will stop and whoever begins to speak first will be able to say what he has to say. Two or more people may occasionally begin speaking again at the same time, in which case, they will again stop talking and, hopefully, the more gracious member of the group will wait. When a person starts talking, no one else begins until that person finishes. Delays and collisions occur in Ethernet just as they do in normal conversation. Due to the propagation delays encountered in the medium, a station may not sense network activity and begin transmitting. Once it begins, it keeps listening to the network; if it detects a collision, it aborts the transmission and waits a certain amount of time determined by a random number generator.

In any given group of people, some are naturally talkers while others are listeners. If the conversation does not concern them, the listeners are less likely to pay attention. The same is true with Ethernet stations. Some stations, such as personal computers, transmit much information and others, such as printers, do much of the receiving.

A particular station's Ethernet interface connects bit-serially through an interface to a transceiver that taps into the passive Ether. The Ethernet station, or node, broadcasts its message into the passive Ether, enabling all nodes on the network to hear it. All stations receive the message and determine if they are the desired destination. If the transmitting node's destination address matches that of the receiving node, the packet is accepted and the station digests the data. If the address does not match, the receiving node rejects the packet.

A station may use two addressing schemes when broadcasting. The first is the physical addressing scheme, whereby the transmitting station addresses one, and only one unique destination station. As long as all stations on the network are not in the promiscuous mode, only one station accepts the message.

The second adddressing scheme uses a logical address. In this operation, stations receiving the message must
determine if they are one, of possibly many, intended recipients. An example of logical addressing is one in which all printers have the same logical address. If people want to send memos via the printers, they simply set the destination as the logical address - "printers." All printers on the network then see themselves as the destination and all accept the message. In addition, a station may set itself up in a promiscuous mode. In this mode, the station accepts all incoming messages, no matter what destination address the message has.

When Xerox defined Ethernet, their intent was to define a standard that all manufacturers who wanted access to the Ether, could use. They wanted to define a rigorous standard from the onset to avoid incompatability. Universal acceptance of a standard is the very key to practical applications of local area networking. The International Standards Organization (ISO) has approved a layered protocol standard that specifies functions, as well as minimal rules for accessing these functions and for information exchange between devices on the network. This sevenlayer architecture logically groups functions and provides conventions for connecting functions between layers. The model, shown in Figure 1, is called the Open Systems Interconnection (OSI) network model.


Figure 1. OSI Network Model

The bottom three layers of the OSI model include the physical, data-link control, and network layers. Hardware is based on the actual definition of the two lower layers. Specifications in these layers include the transmission medium (Ether) and how the node must interface to the Ether. The physical and data-link control layers also specify how information should be formatted for error-free transmission and reception. Each layer supports another in hierarchial fashion. In other words, layer 1 serves layer 2, layer 2 serves layer 3 and so forth. The three bottom layers differ according to network architecture. The top three layers - session, presentation, and application - are the same for all networks. The transport layer is the interfacing layer between the top three and bottom three layers.

The functions of each layer of the OSI model follow.

## Physical Layer:

- Handle cables, connectors, and components
- Handle collision detection for CSMA/CD
- Handle voltages and electrical pulses


## Data Link Control Layer:

- Make sure data is not mistaken for flags
- Add error checking algorithms
- Insert flags to indicate beginning and end of messages
- Provide access methods for local area networks

Network Layer:

- Internetworking
- Send control messages to peer layers about own status
- Set up routes for packets to travel (virtual circuit)
- May disassemble transport messages into packets and reassemble them at their destination
- Flow control
- Recognize message priorities and send messages in proper priority order
- Address network machines on the route through which the packets travel

Transport Layer:

- Multiplex end-user addresses onto network
- Monitor quality of service
- End-to-end error detection and recovery
- Address end user machines without concern for route of message or address machines in route between end user machines
- Possible disassemble and reassemble session messages
- Map address to names

Session Layer:

- Send information from one task to another
- Coordination and cooperation between end users tasks
- Start and stop tasks
- Dialog control
- Recovery from communication problems during a session without losing data

Presentation Layer:

- Encoding and decoding
- Data compaction
- Syntax transformation for character sets, text string, data display formats, graphics, file organization, data types

Application Layer:

- Log in
- Password checks
- Color control
- Graphics procedures
- Downline loading
- Creation of charts and displays
- File requests and file transfers
- Remote job entry
- Computer based message systems
- Job minipulation
- Virtual terminal service
- Data-based queries, insertions, and deletions
- User specific applications (e.g. editing, word processing, electronic funds transfer, airline reservation, and transaction processing)

The LANCE, together with the SIA, Transceiver, and Coaxial cable satisfy the specifications in the bottom two layers of the ISO model. By adding the software shown in this Application Note, layers 1, 2, and 3a can be satisfied.

### 3.0 DEFINITION OF TERMS

DMA Capability: The ability to directly access memory or memory-mapped I/O. This includes reading, writing, and control signal generation.

Peripheral: A processing unit attached to the system bus which handles part of the processing load.
Bus Master: A CPU or DMA device that has gained control of the system bus. It can initiate data transfers on the bus by issuing an address and by driving the read/write, address strobe, and data strobe control signals.

Bus Slave: A device that decodes the address, read/write, address strobe, and data strobe control signals and responds ackordingly for a read or write operation.

Bus Arbitration: In a system with more than one device capable of being the Bus Master, a bus arbitration convention must be employed to determine which device may take control of the system bus at any one time. Normally one of the Bus Master type devices is responsible for receiving and granting requests for access to the system bus.

Front End Processor: A processor microsystem, usually consisting of a microprocessor, or single-chip microcomputer, along with memory and control logic. This microsystem alleviates some of the burden placed on the main host processor. The front end processor acts as an intermediate stage of processing between the host processor and an I/O device.

Intelligent Ethernet Node: An Ethernet node that acts'as a front end processor to the host processor. An intelligent Ethernet node would basically consist of microprocessor or microcomputer, memory, an Ethernet protocol device (LANCE), transceiver interface device (SIA), and the associated firmware required to implement the lower layers of the Ethernet protocol.

### 4.0 LANCE CHIP DESCRIPTION

The MK68590 LANCE (Local Area Network Controller for Ethernet) is a 48 -pin VLSI device that simplifies interfacing a microcomputer or minicomputer to an Ethernet Local Area Network (LAN). This chip operates in a local environment that includes a closely coupled memory and microprocessor. The LANCE uses scaled N-channel MOS technology and is compatible with several popular microprocessors. It interfaces to a microprocessor bus characterized by time-multiplexed address and data lines. Typically, data transfers are 16 bits wide, but byte transfers occur if the buffer memory address boundaries are odd. The address bus is 24 bits wide.

The Ethernet packet format consists of a 64-bit preamble, a 48 -bit destination address, a 48 -bit source address, a 16 -bit type field, and a 46 - to 1500 -byte data field terminated with a 32 -bit CRC (cyclic redundancy check) as shown in Figures 2 and 3 . The packet's variable widths accommodate both short status, command and terminal traffic packets, and long data packets to printers and disks (1024 byte disk sectors, for example). Packets are spaced a minimum of 9.6 usec apart to allow one node time enough to receive back-to-back packets.


| PREAMBLE* | DEST. <br> ADDR. <br> 64 | SOURCE <br> ADDR. <br> 48 | TYPE <br> FIELD <br> 16 | DATA <br> FIELD <br> $8 n$ | CRC <br> 32 |
| :---: | :---: | :---: | :---: | :---: | :---: |


| PREAMBLE | DEST. <br> ADDR. <br> 48 | SOURCE <br> ADDR. <br> 48 | TYPE <br> FIELD <br> 16 | DATA <br> FIELD <br> $8 n$ | CRC <br> 32 |
| :---: | :---: | :---: | :---: | :---: | :---: |



MINIMUM PACKET SPACING (96 BIT TIMES)
*LAST BYTE IS START OF FRAME SYNCHRONIZATION BYTE--10101011

Figure 2. Ethernet and LANCE Packet Format


Figure 3. Ethernet and Packet Bit Transmission Sequence

The LANCE operates in a minimal configuration that requires close coupling between local memory and a processor. The local memory provides packet buffering and is a communication link between the chip and processor. During initialization, the control processor loads the starting address of the initialization block plus the operation mode into the LANCE via two control registers. The host processor talks directly to the LANCE only during this initialization as a Bus Slave peripheral. The LANCE's DMA machine, under microword control, handles all further communications.

The LANCE on-chip DMA channel provides flexibility and speed by communicating with the host, or dedicated microprocessor, through common memory locations. Buffer management is organized by a circular queue of tasks in memory called "descriptor rings" (see Figure 4). Separate descriptor rings describe transmit and receive operations. Up to 128 tasks may be queued on a descriptor ring for future execution. Each entry in a descriptor ring holds a pointer to a data memory buffer and an entry for the data buffer length. Data buffers can be chained or cascaded to handle a long packet in multiple data buffer areas. The LANCE searches the descriptor rings in a "look-ahead manner" to determine the next empty buffer for chaining buffers together or handling back-to-back packets. As each buffer is filled, an "own" bit is reset, signaling the host processor to empty this buffer.


Figure 4. LANCE Memory Management

### 5.0 ETHERNET NODE OVERVIEW

### 5.1 INTRODUCTION

The LANCE has two basic types of micro-interfaces. The first is when the LANCE acts as a peripheral to a host processor and the second is when the LANCE and a dedicated microprocessor or microcontroller work together to form an intelligent node. In the second type, all processing between the processor and the LANCE occurs on a local bus, while the entire node interfaces to the main system bus as an intelligent subsystem.

The LANCE parallel interface is designed to be an easy or "friendly" interface to several popular 16-bit microprocessors. This Application Note addresses MK68000 interface requirements, but the concepts can be applied to other microprocessors.

### 5.2 OPERATIONAL DESCRIPTION

The following two sections are operational descriptions of a typical intelligent Ethernet node controller design, and the Ethernet node controller design used to generate this Application Note.

### 5.2.1 TYPICAL ETHERNET NODE

An intelligent Ethernet node's primary function is to unburden the host processor from many networking tasks and, at the same time, reduce system bus congestion by eliminating the need for the LANCE to ever access the system bus.

A typical intelligent node performs node initialization and self tests, as well as transmitting and receiving messages. It also retains statistical records of error-causing conditions and generates time-out interrupts. These timeout interrupts are used for both memory refresh and upper-level protocol requirements.

The software of the intelligent node isolates the higher level user software from node details, such as memory refresh and the LANCE interface.

In a typical system, an intelligent Ethernet controller may be designed and placed on a separate system board. The LANCE chip permits placement of the entire Ethernet controller on a single system board because it reduces the chip count. This board would interface to a particular bus structure, i.e., the VME, Versabus ${ }^{\text {TM }}$, Multibus ${ }^{\text {TM }}$, etc.

The system host procesor may interface to the node processor via a dual-ported memory with the use of semiphores.

### 5.2.2 APPLICATION-NOTE ETHERNET NODE

The Ethernet node controller design discussed in this Application Note does not have the characteristics of a typical intelligent Ethernet controller. It was designed more as a demonstration and teaching tool. The only software written for the node is the lower level software included in the Appendix.

This design uses a total of 8 K bytes of memory. A greater quantity of memory would be present in a typical intelligent Ethernet node design. This design has no memory refresh requirements since static RAMs are used instead of dynamic RAMs.

This design includes a "message send request" button that users depress to send data messages to any desired node. The push button simulates a message request that the system host processor would normally generate. The button idea is only used on the breadboard for controlled message transfer for debug and demonstration purposes.

Depressing the button interrupts the local processor and calls a message routine. This message routine generates a pseudo message and updates the transmit descriptor so proper transmission can occur. Immediately after pushing the button, users can examine the memory to verify message transmission and proper hardware and software operation. The pushbutton was felt to be the best way to demonstrate message generation.

Aside from these few differences, the Ethernet node design used in this publication is functionally the same as a typical design used in industry.

### 5.3 HARDWARE REQUIREMENTS

As the Bus Master, the LANCE has a wide 24 -bit linear address space it can access directly via DMA. This 24 -bit address bus interfaces directly to the MK68000's 24 -bit bus. The only provision is that latches must be placed on the multiplexed address/data bus to latch up the address at the start of a read or write cycle when the LANCE is the Bus Master. Only the lower 15 bits must be latched up; the upper eight bits can be interfaced directly. When interfacing to the MK68000, BM1 and BM0 correspond to upper data strobe (UDS) and lower data strobe (LDS). Address bit AO is not used in the basic MK68000 interface.

The basic blocks of this design include the LANCE, MK68000, memory, bus arbitration circuitry, chip select circuitry, and DTACK circuitry. Figure 5 is a block diagram of this interface.


Figure 5. 68000/68590 Block Diagram

The memory includes 8 K bytes of random access memory (RAM) and 4 K bytes of erasable programmable read only memory (EPROM). The EPROM contains the Ethernet node program, while the RAM is used for receive and transmit rings as well as stack area.

Section 6 - Hardware Description gives a detailed hardware description.

### 5.4 SOFTWARE REQUIREMENTS

The software program has three functions:

1. Initialize the LANCE
2. Perform message ring management
3. Keep track of the error- and flag-causing conditions.

The software acts as an intermediate stage between the higher-level software protocol of the system host processor and the lower-level protocol implemented by the LANCE. Figure 6 shows the main flow of the software.


Figure 6. Program Software Overview Flowgraph

The initialization and diagnostics are implemented upon powerup. Users may set up the diagnostics submodule to be implemented any time they desire an operational check. The two service modules - LANCE Interrupt and Message Interrupt - are both interrupt-driven.

The LANCE Interrupt service routine is called when the LANCE interrupts the local processor. The LANCE interrupts the processor when a message is received or transmitted, initialization is complete, or an error has occurred. The error- or flag-causing condition is determined by reading the Control and Status Registers zero (CSR0). The processor then either services the flag-raising condition or calls one of the statistical-keeping subroutines. It then simply reports the condition to the system processor.

It is not necessary for the LANCE to operate on an interrupt-driven basis. The processor may be programmed to periodically poll the Control and Status Registers zero (CSRO) for flag-causing conditions. This Application Note performs the function on an interrupt basis to eliminate the need for a timer.

The message interrupt service routine is called when users depress the "message request" button. The routine generates a pseudo message depending on what parameters users give it. It then writes the message into a transmit message buffer and updates the transmit message descriptor.

As stated before, the "Push-button" operation is not included in a typical Ethernet node processor, but appears here to give the reader possible suggestions on how to write required software for servicing an actual systemgenerated message.

### 5.5 SYSTEM MEMORY MAP

All software activities take place in the low end of memory. The entire program uses less than 2 K bytes of memory. Figure 7 is a memory map of the space this program uses.


Figure 7. System Memory Map

Memory area from hex address $\$ 0000$ to $\$ 03 F F$ is reserved for vectors. The program resides in the memory space bounded by addresses $\$ 0400$ and $\$ 1$ FFF. Message management memory space is between $\$ 2000$ and $\$ 387 \mathrm{~B}$. This area contains the initialization block and the receive and transmit message descriptors, along with the receive and transmit Duffers. The memory space between addresses $\$ 387 \mathrm{C}$ and $\$ 3$ FFF is the utility area. The program stack, ring management, and error flags reside here. Figure 8 gives a detailed map of the utility area.


Figure 8. Utility Area Memory Map

Memory location $\$ 4000$ is the address of the LANCE's register data port (RDP). Memory location $\$ 4002$ is the address of the LANCE's register address port (RAP).

The receive and transmit ring length, as well as their buffer sizes, are all variable. These variables may be altered by changing an equate statement at the beginning of the program. This Application Note uses eight receive descriptors and four transmit buffers. The size for both transmit and receive buffers is 256 bytes. There are twice as many receive buffers as transmit buffers because it is undesirable for the node to miss an incoming packet due to a lack of receive buffers.

### 5.6 UTILITY AREA DEFINITION

The utility area is composed of the following:

1. 68 bytes of system stack
2. 64 bytes of ring management variables
3. 32 bytes of error and status flag area
4. 620 bytes for message area.

The message storage area is to be used for receive message output and transmit message waiting area. A ring management stack or status area is set aside in memory to record all transmit and receive descriptor ring activity. Figure 9 gives the address location and describes the information in that memory location.

The addressing mode to access all ring management locations is "Address Register Indirect with Displacement". Base address $\$ 38 \mathrm{CO}$ is placed in register A4 upon initialization. The displacements are all defined in the equate statements at the beginning of module number one (see Software listing in the Appendix).

The ring management area has several pointers. Some point to the top and bottom of the descriptor rings. Others point to the next-descriptor to be used and the last-descriptor used. The complicated task of message management is controlled by using these pointers and other status information in the ring management area.

## ADDRESS <br> 38C0 <br> 38C2 <br> 38C4 <br> 38 C 8 <br> 38CC <br> 38D0 <br> 38D4 LAST RECEIVE DESCRIPTOR USED POINTER This points to the last receive descriptor to be used. When the LANCE interrupts the host because of a received message, this pointer will indicate which ring corresponds to the message. If more than one buffer was required for the incoming message, than one buffer was required for the incoming message, this pointer will point to the first descriptor used. <br> 38D8 LAST TRANSMIT DESCRIPTOR USED POINTER This points to the last transmit descriptor turned over to the host by LANCE. When LANCE interrupts the host because it has just transmitted a message, this pointer will indicate the descriptor just used. <br> 38DC NEXT TRANSMIT DESCRIPTOR TO BE USED POINTER This points to the next transmit message descriptor available for use. The "number of rings available" must be checked before the next ring is accessed. If there are " 0 " rings available the Next Transmit Pointer will be pointing to a ring which has not been serviced by LANCE. <br> 38E0 <br> 38E2 TRANSMIT DESCRIPTOR COUNT number of descriptors that are available <br> RECEIVE RING LENGTH Number of entries in the receive ring TRANSMIT RING LENGTH Number of entries in the transmit ring <br> RECEIVE RING BASE ADDRESS POINTER This points to the firsi receive message descriptor TRANSMIT RING BASE ADDRESS POINTER This points to the first transmit message descriptor RECEIVE RING BOTTOM ADDRESS POINTER This points to the last receive message descriptor TRANSMIT RING BOTTOM ADDRESS POINTER This points to the last transmit message descriptor <br> BIT \#1 " 1 " indicates that LANCE is in LOOPBACK Mode <br> BIT \#2 "1" indicates that the START OF PACKET bit was set before <br> BIT \#3 " 1 " indicates that the END OF PACKET bit was set before <br> BIT \#4 " 1 " indicates that the program is in DIAGNOSTIC Mode <br> BIT \#5 " 1 " indicates that this portion of the TEST IS COMPLETE <br> BIT \#6 NOT USED <br> BIT \#7 NOT USED <br> LOOPBACK TRANSMIT BUFFER ADDRESS POINTER <br> MORE COUNTER keeps count of the number of times more than one retry was needed to transmit <br> a packet packet MESSAGE WORD used for testing and debugging

Figure 9. Ring Management Area Description

### 6.0 HARDWARE DESCRIPTION

### 6.1 INTRODUCTION

The circuit described in this Application Note has a minimal amount of logic for interfacing the MK68000 to the LANCE. Figure 5 is a block diagram of the circuit.

The basic interface blocks consist of the following:

1. Chip select decode and DTACK (Data Transfer Acknowledge) generation
2. Address/Data bus interface
3. Interrupt - autovector
4. Bus arbitration blocks.

Detailed schematics of these blocks are given in Figures 10 through 16.

### 6.2 CHIP SELECT DECODE CIRCUITRY

The Chip Select Decode circuit consists of five logic gates and a Bipolar Programmable Read Only Memory (PROM) as shown in Figure 10. The circuit output enables both the RAM and EPROM, as well as enabling the LANCE. When the LANCE is the Bus Slave and the MK68000 needs to access one of its control-status registers, the LANCE is enabled. As Bus Masters, either the MK68000 or the LANCE can access memory. The DTACK circuitry uses the output signals, RAM SELECT and ROM SELECT. They generate the needed $\overline{\text { DTACK }}$ and READY signals for the MK68000 and the LANCE, respectively.


Figure 10. Chip Select Decode and DTACK Circuit

Figure 11 describes chip select decoding. Since the entire addressable memory used in this circuit resides below hex address \$7FFF, address bits A15 thru A23 are not used. These address bits are all inputs to the OR-AND gate array. This array's output is active if address bits A15 through A23 are all at logic " 0 ". The decode circuit's output enables different segments of memory. RAM HH enables high-address, high-word of RAM, while RAM HL will enable the high-address, low-word of RAM. RAM LH enables the low-address, high-word of RAM, and so forth. Figure 12 is a chip select decode PROM firmware map.


HEX ADD


Figure 11. Chip Select Decode Description

| $\mathrm{A}_{6}$ | $A_{5}$ |  | C | A | a | $1$ |  |  | C | ch |  |  | C- |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 1 | 0 | 0 | 0 | 0 | 0 | 20 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | F2 | ROM WORD SELECT |
| 0 | 1 | 0 | $\begin{aligned} & 0 \\ & 0 \end{aligned}$ | 0 | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | $\begin{aligned} & 1 \\ & 0 \end{aligned}$ | $\begin{aligned} & 21 \\ & 22 \end{aligned}$ | 1 | 1 | $\begin{aligned} & 1 \\ & 1 \end{aligned}$ | 1 | 1 | 0 1 | 1 | 0 | $\begin{aligned} & \text { F2 } \\ & \text { F6 } \end{aligned}$ | ROM HI BYTE SELECT ROM LO BYTE SELECT |
| 0 | 1 | 0 | $\begin{aligned} & 0 \\ & 0 \end{aligned}$ | 0 1 | $\begin{aligned} & 1 \\ & 0 \end{aligned}$ | 1 0 | $\begin{aligned} & 23 \\ & 24 \end{aligned}$ | $\begin{aligned} & 1 \\ & 1 \end{aligned}$ | 1 | $\begin{aligned} & 1 \\ & 1 \end{aligned}$ | 1 | 1 | 1 | 0 | $\begin{aligned} & 0 \\ & 0 \end{aligned}$ | $\begin{gathered} \text { FC } \\ \text { F2 } \end{gathered}$ | INVALID (NO SELECT) ROM WORD SELECT |
| 0 | 1 | 0 | 0 | 1 | 0 | 1 | 25 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | FA | ROM HI BYTE SELECT |
| 0 | 1 | 0 | 0 | 1 | 1 | 0 | 26 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | F6 | ROM LO BYTE SELECT |
| 0 | 1 | 0 | 0 | 1 | 1 | 1 | 27 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | FC | INVALID (NO SELECT) |
| 0 | 1 | 0 | 1 | 0 | 0 | 0 | 28 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 1 | CD | LOW ADDRESS/WORD SELECT |
| 0 | 1 | 0 | 1 | 0 | 0 | 1 | 29 | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | DD | LOW ADDRESS/HI BYTE SELECT |
| 0 | 1 | 0 | 1 | 0 | 1 | 0 | 2A | 1 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | ED | LOW ADDRESS/LO BYTE SELECT |
| 0 | 1 | 0 | 1 | 0 | 1 | 1 | 2B | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | FC | INVALID (NO SELECT) |
| 0 | 1 | 0 | 1 | 1 | 0 | 0 | 2 C | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 3D | HI ADDRESS/WORD SELECT |
| 0 | 1 | 0 | 1 | 1 | 0 | 1 | 2D | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | FD | HI ADDRESS/HI BYTE SELECT |
| 0 | 1 | 0 | 1 | 1 | 1 | 0 | 2E | 1 | 0 | 1 | 1 | 1 | 1 | 0 | 1 | BD | HI ADDRESS LO BYTE SELECT |
| 0 | 1 | 0 | 1 | 1 | 1 | 1 | 2F | 1 | 1 | 1 | 1 | 1 | 1 | \% | - | FC | INVALID (NO SELECT) |
| 1 | X | x | X | x |  | x |  |  | 1 |  | 1 | 1 | 1 | 0 | 1 | FC | INVALID (NO SELECT) |
| X | x | X | X | x |  | x |  | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | FC | INVALID (NO SELECT) |

Figure 12. Chip Select Decode PROM Firmware

### 6.3 DTACK CIRCUITRY

A few logic gates and and a shift register make up the $\overline{\text { DTACK }}$ circuitry (see Figure 10). The shift register allows selectable delay time outputs to compensate for varying memory access speeds.

When the LANCE is a Bus Master, $\overline{\text { READY }}$ is an asynchronous acknowledgement from the $\overline{\text { DTACK }}$ circuit that memory will accept data in a WRITE cycle, or that memory has put data on the Data/Address lines in a read cycle.

As a Bus Slave, the LANCE asserts READY when it has put data on the Data/Address lines during a READ cycle or, is about to take data off the Data/Address lines during a WRITE cycle. Ready is a response to Data Address Strobe ( $\overline{\mathrm{DAS}}$ ) and is negated after DAS is negated. The separate $\overline{\text { DTACK }}$ signals are wire ORed with the READY signal from the LANCE. In this manner, the READY signal can be either an input or output. When the LANCE is the Bus Master, the DTACK input on the MK68000 is in the high impedance state.

### 6.4 ADDRESS/DATA BUS INTERFACE

Figures 13 and 14 are schematics of address and data bus interfacing. The interfacing is very straightforward. The data bus is connected directly between the MK68000, the LANCE, and memory. Address bits A16 through A23 are connected up directly between the LANCE and the MK68000. Since the LANCE has a multiplexed Address/Data bus, tri-state latches must be placed on the DAL lines. These latches store the address during the beginning of a read or write cycle when the LANCE is a Bus Master. HLDA enables the output of the latches, this occurs only when the LANCE is a Bus Master.


Figure 13. MK68000-Memory Interface Circuit


Figure 14. Address/Data Bus Interface Circuit

### 6.5 INTERRUPT CIRCUITRY

The interrupt circuitry, as shown in Figure 15, handles incoming interrupts to the MK68000, and also handles the interrupt acknowledgement scheme. This circuit has two interrupt sources. One can come from the LANCE, the other can come from a push button on the breadboard. The push button informs the MK68000 that a message is ready to be transmitted.


Figure 15. Interrupt and Auto Vector Circuit

### 6.6 AUTOVECTORING CIRCUIT

Interrupts in this program are handled with autovectoring. The interrupt from the LANCE is set to interrupt level six, and the interrupt that represents a "message ready to be transferred" from the system host is set at interrupt level five. Level seven interrupt is the nonmaskable interrupt, and is not used in this circuit.

Upon an interrupt, the MK68000 responds with binary " 111 "' at the Function Code Output (FC0-2). This is decoded and Valid Peripheral Acknowledge (VPA) is generated from it, which tells the MK68000 to autovector (see the MK68000 Users Manual for more details on autovectoring).

### 6.7 BUS ARBITRATION CIRCUIT

The Bus Arbitration circuit, as shown in Figure 16, generates the necessary control and handshake signals needed for the LANCE to take control of the bus. The MK68000 has three handshake signals for bus arbitration, while the LANCE has only two. When the LANCE requires control of the bus, it asserts HOLD. The MK68000 returns a Bus Grant ( $\overline{\mathrm{BG}}$ ) signal. $\overline{\mathrm{BG}}$ along with $\overline{\mathrm{DTACK}}$ and $\overline{\mathrm{AS}}$ generate hold acknowledge HLDA and Bus grant acknowledge ( $\overline{\text { BGACK }})$. DTACK and $\overline{\mathrm{AS}}$ are needed îo verify that the previous cycle is over before the LANCE takes control of the bus. A timing diagram of the bus arbitration process is shown in Figure 17.


Figure 16. Bus Arbitration Circuit


Figure 17. Bus Arbitration Timing

### 6.8 SIA-LANCE INTERCONNECT

Users must carefully plan the interconnect layout between SIA, the LANCE, and the output connector to the transceiver. The SIA is a very fast ECL interface device. It has an internal voltage controlled oscillator (VCO) that generates a 40 MHz clock from which internal timing is derived. This device is very susceptible to noise. For this reason, the proximity of the SIA to the LANCE and output connector is important. Very close coupling between all filter and terminating devices is required. They must be mounted directly adjacent to the SIA pins in printed circuit boards and must be attached directly to the socket pin in a breadboard situation.

Only low-profile sockets should be used for the SIA in a breadboard situation. ZIP-DIPs, or high-profile sockets result in an environment too noisy for the fast communication rates these devices generate.

Decoupling is also very important when building a breadboard or laying out a PC board. The Ground and $\mathrm{V}_{\mathrm{Cc}}$ pins (Pins 1 and 48) of the LANCE should be decoupled to reduce noise possibilities. These capacitors should be attached directly to the socket pins in a breadboard situation. Figure 18 gives suggested filter values to be used on the SIA.


Figure 18. SIA Filter Values

### 7.0. SOFTWARE DESCRIPTION

### 7.1 INTRODUCTION

The software needed to generate a basic interface between the LANCE and the MK68000 is described in three different formats: a written description of the step-by-step process, flow charts of the individual submodules, and a printout of the actual assembly code. The assembly code appears in Appendices A, B, and C.

Users should read the software description along with studying the flow charts and assembly code. This triple reinforcement should make it easier to comprehend software requirements.

The software has four basic modules, as shown in the memory map of Figure 19. They include: Initialization \& Diagnostics, LANCE Interrupt, Message Interrupt, and Status Module.


Figure 19. Software Memory Map

### 7.2 INITIALIZATION \& DIAGNOSTICS SOFTWARE MODULE

### 7.2.1 INTRODUCTION

The Initialization \& Diagnostics Module, as shown in Figure 20, contains six submodules:

1. Clear
2. Block-Move
3. Receive Ring Initialization
4. Transmit Ring Initialize
5. Diagnostics
6. Normal Initialize.

The diagnostics portion is actually a subroutine. Diagnostics may be performed at any time by simpling calling this subroutine.

In addition to these six submodules are two subroutines: Control and status Register Initialization Subroutine, and the Cyclic Redundancy Check Subroutine.


Figure 20. Initialization Software Module [LANCE. INITIAL]

### 7.2.2 CLEAR SUBMODULE

Upon powerup, the MK68000 (also referred to as the local host, or host) addresses the reset vector location \$0000 that holds the address of the start of the program. The starting address of the Clear Submodule, shown in Figure 21 , is at location $\$ 400$.


Figure 21. Clear Submodule [LANCE. INITIAL. CLEAR]

The program's first action is to reset the LANCE and other peripherals on the local system bus. Next, it clears out the address and data registers, sets the interrupt mask, loads the interrupt autovectors and both system and ring-management stack locations. The ring management area starting address is stored in Address Register A4. Following this action, the host clears all data held in the ring status register.

### 7.2.3 BLOCK-MOVE SUBMODULE

Once the registers have all been cleared, the processor's next task is to move the LANCE's initialization block into memory where the LANCE can access it. Information also must be extracted from the initialization block which allows the software to determine the base addresses of the transmit and receive descriptor rings and their respective lengths. These operations take place in the "Block-Move" submodule described by the flowchart in Figure 22.


Figure 22. Block-Move Submodule [LANCE, INITIAL. BLKMOVE]

The LANCE buffer management information is set up as equates. Equates define the following information:

1. Starting address of the initialization block
2. Displacement needed between the initialization block's starting address to the receiver and transmit descriptors' starting address
3. Number of transmit and receive buffers desired
4. Desired buffer size.

By altering one or more equate statements, any of these buffer management areas may be relocated in memory.
This software routine makes all calculations needed to initialize the receive and transmit descriptors. The only limitation is that all receive descriptors must be in a contiguous block of memory. The same holds true for transmit descriptors. The buffers for the receive and transmit operation may be placed anywhere throughout the memory by specifying a buffer displacement from the descriptor's starting address (see Figure 23).


Figure 23. Buffer Displacement Diagram

This design was chosen to give the program more flexibility. The same piece of software can be used, independent of buffer number, size, and location.

Information is stripped by the block-move submodule from the initialization block source and transferred to the LANCE shared memory. If the source is EPROM, the initialization block is identical upon each powerup. If the source is downloaded from the main host, the initialization block may vary from one powerup sequence to the next. The software in this Application Note was written so the initialization block, receive and transmit descriptors, and the receive and transmit buffers are all in contiguous memory.

The "Block-Move" submodule also strips the receive and transmit ring lengths as it moves the initialization block into memory. It stores the values to be used in memory allocation calculations in the receive and transmit ring initialization routines. It also extracts mode information and sets the corresponding bits in the ring management status register. In addition, it also copies, reformats for MK68000 compatability, and stores the receive and transmit ring base address for later use.

In this software design, the receive and transmit descriptor base addresses are predetermined and the program generates the buffer addresses from ring length information. The software also could have been structured to give only ring length information. The program would then determine ring and buffer locations. Another structure may have all address information pre-calculated without any calculations necessary upon initialization, although this structure would not allow flexible ring management. The structure depends on the application desired.

### 7.2.4 RECEIVE RING INITIALIZATION SUBMODULE

Once the entire initialization block is moved into the share memory, the "Block-Move" submodule is complete and the "Receive Ring Initialization" submodule begins. This submodule initializes all receive ring descriptors by generating Receive Descriptors 0 through 3 (RMD0, RMD1, RMD2, \& RMD3), as shown in Figure 24. It generates each descriptor's respective buffer address by displacing it with the buffer length and displacement.

For example, if 256-byte buffers are required and the receive descriptor has a starting address of hex $\$ 5000$ and a buffer displacement of hex $\$ 1000$, users would first add the buffer displacement to the starting address of the descriptors. This would give a receive buffer starting address of hex $\$ 6000$. Therefore, the buffer address of receive buffer number 1 would be $\$ 6000$. Receive buffer number 2 would have a starting address of $\$ 6100$, Receive number 3 would have a starting address of $\$ 6200$ and so on, each displaced 256 bytes, or one buffer length from the previous buffer. Once the descriptor is initialized, ownership of it is given to the LANCE to be used when an incoming message is received.


Figure 24. Receive Ring Initialization Submodule [LANCE. INITIAL. RRINGINIT]

### 7.2.5 TRANSMIT RING INITIALIZATION SUBMODULE

When all receive ring descriptors are initialized, the program proceeds into the "Transmit Ring Initialization" submodule shown in Figure 25. This submodule initializes the transmit descriptors in much the same way it initializes the receive descriptors, with the exception that the host retains ownership of the transmit descriptors. They are used during message transmission. This submodule also generates the 2's complement of the byte count (BCNT) and places it in the address specified for TMD2.


Figure 25. Transmit Ring Initialization Submodule [LANCE. INITIAL. TRINGINIT]

### 7.2.6 DIAGNOSTIC SUBROUTINE

At this point in the program, the initialization block is in memory, which the LANCE can access. The receive and transmit rings are initialized. A diagnostic routine now needs to be run to determine if the LANCE and associated hardware are operating properly. (See Figures 26 and 27.) This is done by placing the LANCE in four different loopback modes:

1. Internal loopback with transmit CRC enabled
2. Internal loopback with transmit CRC disabled
3. Internal loopback with transmit CRC enabled and the collision force bit set.
4. External loopback.


Figure 26. Diagnostics' Subroutine [LANCE. INITIAL. DIAG]


Figure 27. Loopback Diagnostic Test Routine

To test the LANCE, a test message must be generated and placed in the first transmit buffer. In addition, the first transmit descriptor must be initialized.

The test data message created in this program is 28 bytes long. The test message is all hex A's, which is alternating binary 1's and 0's. The maximum amount of data that can be transmitted in loopback mode, whether external or internal, is 32 bytes. With transmit CRC enabled, a 28 -byte message is transmitted but, the actual message size is 32 bytes because the LANCE tags four bytes of hardware CRC upon transmission. The transmit length constraint is due to the size limitation of the LANCE's SILO.

In this Application Note, the loopback date size is $\mathbf{2 8}$ bytes for all four tests.
After the message is generated, a CRC is generated by calling the software CRC subroutine described in Section 7.2.6.1. In all but the second loopback test, the LANCE's transmit CRC is enabled (bit 3 of the mode is set for transmit CRC disable). When the transmit CRC is disabled, a software CRC is generated and transmitted with the message. For the remaining loopback tests, the LANCE generates the CRC code in hardware and tags it on the end of the transmitted message. This hardware-generated CRC is then compared to the software CRC to assure proper operation of the LANCE.

The CRC generation is followed by initialization of the transmit descriptor. The buffer byte count (BCNT) of 28 is written into transmit message descriptor 2 (TMD2). The start and end of packet bits, as well as the own bit are set in transmit message descriptor 1 (TMD1). Following this descriptor initialization, the mode is set to: promiscuous, internal loopback, with the "disable transmit CRC" bit set to " 0 ".

As described before, with transmit CRC enabled, a CRC is generated for the outgoing message, but is not checked for the incoming message. This is because the LANCE has only one CRC device. The device can generate the CRC or check the CRC, but not concurrently. Verification of proper CRC occurs in the Receive Interrupt submodule, described later.

The final step in each loopback test is an initialization of the LANCE's control and status registers (CSRINIT subroutine call). The CSRINIT subroutine initializes the control and status registers which effectively starts the LANCE. These subroutine steps are summarized in Section 7.2.6.2.

Once the CSRINIT subroutine has executed, the LANCE initializes itself. The program stays in a loop, waiting for completion of this part of the loopback test. This is indicated when a test-complete bit is set in the ring management status register. Once one portion of the loopback test has completed, the next portion begins.

The steps taken after the CSR initialization subroutine is called include:

1. The LANCE is initialized by calling [CSRINIT].
2. The LANCE requests the bus and makes DMA cycles. It reads the entire initialization block.
3. The LANCE polls the receive and transmit rings to check for ownership (see MK68590 LANCE Technical Manual for a more detailed description of polling routines.)
4. Finding that it owns the transmit ring, it enters its transmit DMA routine.
5. Once it has completed its transmission, it immediately starts to DMA the message it concurrently received into the receive buffer.
6. The LANCE then interrupts the MK68000 to notify it that a transmission and reception has occurred.
7. The program vectors off to service the interrupt routine. During the exception processing routine, the applicationdependent status subroutines are called if an error flag is found.
8. Once all exception processing is complete, the test done bit is set and a return from the exception processing occurs.
9. The "test-done" bit is constantly checked. Once set, the program continues normal execution, turning off the LANCE and proceeding to the next portion of the diagnostics.

When loopback test number one is complete, the second loopback test proceeds in a similar manner as the first. The only difference between loopback tests is the mode. For clarity, this test is repeated four times in the software rather than tightening the code by inserting four loops.

If the diagnostics detects problems with the LANCE, the status subroutines report the errors by setting a status bit in memory. This Application Note does not deal with error handling, since it is application-dependent and out
of the real of this document.

After all four loopback tests have completed, the LANCE is initialized for normal operation.

### 7.2.6.1 CRC CODE SOFTWARE GENERATION

Before the descriptor initialization, a CRC subroutine, is called to generate a 32-bit cycle redundancy check code (CRC) to $\begin{aligned} & \text { be added at the end of the message (see Figure 28). }\end{aligned}$

Since all hex A's is the predetermined data in the message, the CRC can also be predetermined. If the test message differed for each test, an actual rigorus software CRC subroutine would have to be designed. But, in this case, the CRC subroutine simply writes $\$ B 1109280$ out to the message buffer. This data is the CRC code for the 28-byte test message.


Figure 28. Cycle Redundancy Check Generation Subroutine [CRCGEN]

### 7.2.6.2 CONTROL AND STATUS REGISTER INITIALIZATION SUBROUTINE

The Control and Status register initialization subroutine is shown in Figure 29. The first step is to move the initialization starting address into the LANCE's Control and Status registers. The low order bits $<00: 15>$ are placed in CSR1, and the high order bits $<16: 23>$ are placed in CSR2. Next, the LANCE is made compatible to the hardware interface by setting BSWP $=1, A C O N=1$, and BCON $=0$ in CSR3. Finally, a $\$ 0043$ is written into CSR0, which sets the Interrupt Enable, the Start and Initialize bits. Immediately following this last write, the LANCE starts its initialization procedure by requesting the bus and completing 12 DMA cycles. Each DMA cycle corresponds by moving one word of the initialization block into its internal registers.


Figure 29. Control and Status Register Initialization Subroutine [CSRINIT]

Once the DMA cycles are complete, the LANCE interrupts to notify the host of completed initialization. If the Interrupt Enable bit in CSRO is not set, the LANCE does not interrupt the host, but rather, waits for the host to poll its Control and Status register.

Next, a polling routine is begun to determine which receive and transmit descriptors are owned by LANCE. When a LANCE-owned receive ring is found, that result is stored and polling continues to locate a relinquished transmit ring. The CSR initialization submodule is complete when the final CSRO takes place. The program then returns from this subroutine.

### 7.2.7 NORMAL-OPERATION INITIALIZATION

After the diagnostics are complete, the normal-operation initialization occurs. This submodule is shown in Figure 30. The predefined mode in the program initialization block is moved into the LANCE's initialization block. The mode information is checked to determine if the desired mode is a loopback mode. If it is, the ring management status register is set up accordingly. The LANCE is then restarted by calling the control and status register initialization subroutine, CSRINIT.


Figure 30. Normal Operation Initialization Submodule [LANCE. INITIAL. NORM]

After the Normal-Operation Initialization, the initialization software module is complete and stays in a wait loop. The program is completely interrupt-driven from this point on and only moves out of the wait loop when an interrupt occurs.

### 7.3 LANCE INTERRUPT EXCEPTION SOFTWARE MODULE

### 7.3.1 INTRODUCTION

The LANCE Interrupt Exception Module has basically four submodules. They are:

1. Interrupt Error Determination Submodule
2. Transmit Interrupt Handling Submodule
3. Receive Interrupt Handling Submodule
4. Initialization Done Interrupt Handling Submodule

Figure 31 depicts the flow of the Exception Software Module. The LANCE Interrupt Exception Software Module, also referred to as the LANCE Interrupt Routine, is called when the LANCE interrupts the host processor. The LANCE interrupts the host if a message has been transmitted or received, the LANCE has finished its initialization routine, or an error has occurred.


Figure 31. LANCE Exception Processing Module [LEXCEPT]

The LANCE interrupt is hardware set at level 6; the second highest priority. The only higher priority is level seven, that of the nonmaskable interrupt. When the LANCE interrupts the MK68000, it autovectors to memory location $\$ 800$.

The first action the MK68000 takes is to get the LANCE's status from CSRO. This status helps determine what caused the interrupt. The error bit is the first bit checked. If this bit is not set, the Transmit Interrupt bit is checked to see if a transmitted message caused the interrupt. If an error did cause the interrupt, the software determines the type of error and the routine proceeds to the transmit interrupt check. Once the transmit bit is checked, the receive bit is checked in the same manner. Finally the Initialization Done bit is checked and the program returns to the waiting loop.

All flag-causing conditions are serviced and the error-causing conditions call application-dependent service subroutines. For the purposes of this Application Note, these error service routines simply set certain bits in memory that correspond to the error. The programmer may then examine memory for errors.

### 7.3.2 INTERRUPT ERROR DETERMINATION SUBMODULE

The first task in this submodule, as shown in Figure 32, is to save the registers. Information in the data and address registers is placed on the stack to be retrieved after exception processing. Next, status information in the Control and Status Register zero (CSRO) is moved into one of the MK68000's registers. Following this, all flags set in CSRO and the Interrupt Enable bit are cleared. This occurs by clearing bit 6 (Interrupt Enable bit) in the register containing a copy of CSRO, and writing this copy back into CSRO. Since the flags are all cleared by writing a " 1 " in their bit location, all flags set in CSRO are cleared. The Error bit in CSRO clears itself after all the individual error flags are cleared. The interrupt enable bit is cleared by writing a " 0 " in its bit location. The LANCE's interrupt capabilities are disabled because it is not desirable to have another interrupt occur while the present interrupt from the LANCE is being serviced.


Figure 32. Interrupt Error Determination Submodule [LANCE. LEXCEPT. ERROR]

The Error Summary bit is the first status bit to be checked. If this bit is not set, no error-causing conditions are present and the individual error bits need not be checked. The Transmit Interrupt bit is checked next to see if it is set.

If the Error Summary bit is set, each individual error bit is checked. If any are set, an error-handling subroutine is called to report or service the error. Again, as stated before, these are application-dependent subroutines. The user can implement error handling routines to suit system requirements.

When it is determined whether an error caused the interrupt, the Transmit Interrupt bit is checked. Since more than one condition can cause the interrupt, all bits must be checked. The interrupt pin is simply an OR of the interrupt-causing conditions. If another interrupt occurs after the interrupt pin is asserted, another transition on the interrupt pin will not occur.

### 7.3.3 TRANSMIT INTERRUPT HANDLING SUBMODULE

If the Transmit Interrupt bit is set, the Transmit Interrupt Handling Submodule is executed (see Figure 33). First, the address pointer to the last transmit descriptor ring is retrieved from the ring management area. This address is incremented by two bytes so it points to the transmit status (TMD1). Next, the transmit status is moved into a MK68000 register. The "More" bit is checked to see if more than one transmission attempts were required. If so, the More counter in the ring management area is updated. The "One" bit is then checked to see if it took exactly one attempt to transmit the message. If so, the One counter is updated in a similar manner.


Figure 33. Transmit Interrupt Handling Submodule [LANCE. LEXCEPT. XMIT]

Next, the Transmit Error bit is tested to see if a transmission error occurred. As with the Interrupt Error bit in CSR0, if this bit is not set, it is not necessary to check each individual error bit, but if this Error Summary bit is set, the program does check each individual error bit. It checks the errors in the following order: retry error, loss of carrier error, late collision error, underflow error, and finally the buffer error. If any of these errors have occurred, the error handling subroutines are called to report and/or service the error-causing conditions.

If the transmission error summary bit is not set, the program checks to see if the LANCE is in the loopback mode. If this is true, a copy of the starting address of the transmit buffer is saved so the data in this buffer can be compared against data in the loopbacked message just received. This comparison indicates loopback mode status.

If the LANCE is in the loopback mode, the pointer to the last transmit descriptor is not incremented. This is because the descriptor buffer must not be available for additional messages until data in the transmit buffer is compared to that in the receive message buffer. This comparison occurs in the Receive Interrupt Handling Submodule of the module that is presently executing. At this time, the Last Transmit Descriptor pointer is updated.

In all other cases, before this submodule is complete, the last descriptor address pointer is updated to point to the next available descriptor. When the last descriptor address is updated, the present address pointed to must be compared with the bottom of the ring.

If the pointer is pointing to the bottom of the ring, it must not be simply incremented but, the address of the top of the ring must be placed in the pointer register. Once the Transmit Interrupt Handling Submodule is complete, the Receive Interrupt bit is checked in the CSRO status.

### 7.3.4 RECEIVE INTERRUPT HANDLING SUBMODULE

The Receive Interrupt Handling Submodule, shown in Figure 34, is the most complicated piece of software in this program because it must handle loopback messages differently from a normal received message.

Two loopback situations can occur: One can occur during the diagnostic routine, and the other is the normal condition loopback. The latter loopback happens when the programmer desires to have external or internal loopback as a normal operating mode. This would most likely be the case during debut and system integration.


Figure 34. Receive Interrupt Handling Submodule [LANCE. LEXCEPT. RVCR]

If during CSR0 status checking the Receive Interrupt bit is set, the Receive Interrupt Handling Submodule is executed. The first step is to check the status of the receive message descriptor that the LANCE has turned over to the host by retrieving the Receive Descriptor pointer from the ring management area. Next, receive message descriptor number one (RMD1) is moved into one of the 68000's registers and the Receive Error Summary bit is checked. If this bit is set, the individual error bits are checked to see which error, or combination of errors, caused the error summary bit to be set. Error bits are checked in the following order: frame error, CRC error, overflow error, and buffer error.

If the Error Summary bit is not set, and LANCE is in the loopback mode, the loopback routine is executed (see Figure 35). The loopback routine is still part of the receive interrupt routine, but is listed separately for clarity.


Figure 35. Loopback Service Routine [LANCE. LEXCEPT. RVCR. LOOPBACK]

### 7.3.4.1 LOOPBACK HANDLING ROUTINE

The first step in this routine is to check the received message length, which must be equal to the message sent, plus four bytes if transmit CRC is enabled. This is done by checking MCNT against the transmit message word (MLENGTH). The transmit message word length is in the ring management area (see Ring Management). The size of the transmit message is moved into MLENGTH when loopback occurs during the diagnostics.

In normal operation with the application breadboard, an arbitrary message size can be written into DLENGTH, followed by pushing the message interrupt button, and a message of that data size is transmitted.

If the message sizes do not match, an error subroutine is called. Next the packet check is made. In loopback mode, transmit data chaining cannot occur and the maximum received message size is 36 bytes. The receive buffers are larger than 36 bytes and since there must be only one packet per message, the start- and end-of-packet bits must be set. If both are not set, an error routine is called.

After the packet check, the receive and transmit buffer starting addresses are retrieved. The receive buffer address is taken from the receive descriptor, while the transmit buffer address is taken out of LOOPXADD from the Ring Management Area. LOOPXADD is moved into the Ring Management Area during the transmit interrupt routine. By using these addresses, the transmit and receive message data can be compared to verify proper transmission and reception. If any part of the message has been altered, an error subroutine is called.

When the entire message has been compared, the program checks if it is in the diagnostic mode. As stated previously, a software CRC is generated for the test message, and is compared to LANCE's hardware CHC. If any of the two do not match, an error subroutine is called. This comparison is only performed during diagnostics. If the program is in loopback, but not in diagnostics, this part of the routine is omitted.

After all comparisons are made, the transmit descriptor pointer is updated. The transmit descriptor pointer is not updated in the transmit interrupt routine because the descriptor points to the transmit buffer needed for the loopback data comparison. If the transmit buffer is made available before the data comparison, the buffer might be written over, thus invalidating the comparison.

### 7.3.4.2 RECEIVE INTERRUPT NORMAL OPERATION

If no errors are detected, and the LANCE is not in loopback, the receive interrupt routine proceeds normally. A packet check then searches for any errors with the start-of-packet and end-of-packet bits (see Figure 36). The ring management status register contains information on the status of these bits. A receive message coming in with the start-of-packet bit set and the end-of-packet bit not set indicates that more than one buffer contains the message. In this situation, the start-of-packet bit is set in the ring management status register. If the following descriptor contains another start-of-packet bit, an error flag is set since an end-of-packet has not been detected between the two start-of-packets. If the end-of-packet bit is set in the descriptor, the whole packet is received and the status register is set accordingly. The same holds true for two end-of-packets detected sequentially. If two end-of-packets are detected, without a start-of-packet in between them, an error flag is raised. These error flags call applicationdependent subroutines to service the error.


Figure 36. Packet Status Discrepancy Check Routine [LANCE. LEXCEPT. RCVR. PACKCHECK]

Once the packet check is complete, the received message is moved to an output device or to another memory location. Once moved, this layer of software no longer handles the message, instead the upper level software takes over. The upper level reformats the message and combines messages by sequence number as well as routing them to their final destination.

In this Application Note, the message is simply moved to another memory block. This can be accomplished effectively by changing the receive buffer starting address in the receive message descriptor to the address of an empty memory block. Then the used buffer address can be passed on to the next software layer. The same holds for transmitted messages. If the number of messages exceeds the number of available buffers, the host either rejects the last message and waits for a free buffer or moves the message into an empty memory block. When a descriptor is free, the host then changes the transmit buffer address in the descriptor.

The message is moved from the message buffer into the output memory a word at a time. Each time a word is moved, a count of the message length is decremented and checked to see if any messages still need to be transferred. Once the entire message is out of the buffer, the ring management area is updated by moving the last receive descriptor pointer to the next descriptor to be used by the LANCE. The LANCE again owns the buffer.

The start bit in the ring management area undergoes a final check. A set bit indicates that this receive buffer was only one of several buffers needed for the full message. If more buffers are associated with this message, a jump back to the beginning of the receive interrupt routine is made and the routine is executed again until the entire message is processed. If the start bit is not set, this was the only buffer needed for the message, thus, the routine is completed.

### 7.3.5 INITIALIZATION DONE IN1ERRUPT HANDLING SUBMODULE

The final submodule of the LANCE interrupt processing routine, shown in Figure 37, is the Initialization Done Interrupt Handling Submodule. This submodule determines if the host was interrupted because the LANCE had just completed initialization. CSRO is checked to see if the IDON bit is set. If so, a flag-raising routine is called.


Figure 37. Initialization Done Interrupt Handling Submodule [LANCE. LEXCEPT. IDON]

The diagnostic bit in the ring management register is then checked. If the LANCE is in the diagnostic routine, the test done bit is set. The test done bit indicates a message has been loopbacked and checked and the next portion of the diagnostics may begin. This bit is checked after both a completed interrupt service routine and a Return From Exception.

At this point, all of the LANCE's interrupting conditions have been checked and serviced. During the exception processing, the LANCE's interrupting capaiilities are disabled because another interrupt from the LANCE should not be performed while the first one is being serviced. Since servicing is complete the Interrupt Enable bit can again be set again in CSRO.

The module is concluded by moving the contents of the old registers off the stack and back into the register locations. A Return From Exception is then executed.

### 7.4 MESSAGE INTERRUPT SOFTWARE MODULE

The Message Interrupt Software Module, shown in Figure 38, is the routine that services the "push-button" message generator used in Aplication Note's hypothetical design. This push button is used for demonstration and debugging. The software description is included in this Application Note because the service routine is general enough to be adapted to any type of interrupt. The source of the interrupt may be anything, such as another processor controlling a terminal, a file server, or, as in this case, a push-button switch.


Figure 38. Message Interrupt Software Module [LANCE. MESSAGE]

There is, however, one major difference between this module and one used in real life. In addition to servicing the transmit message, this module also generates the message.

This module's basic function is to fill up as many transmit buffers as needed for the outgoing message, and to set the status information in the message descriptor accordingly.

The message interrupt is hardware set at interrupt level 5. Upon interrupt, the processor autovectors to memory location $\$ 0 B 00$, the location of this module.

The software first saves the contents of the old registers and then clears the registers for use. Next, the message data length is retrieved from DLENGTH in the Ring Management Area. This message data length is manually written into before the message button is depressed.

Next, the Descriptor Count is checked for available transmit buffers. If none are available, an error subroutine is called, which sets an error bit in the status area, and the routine is over. If a buffer is available, the descriptor count is decremented and the Next Descriptor Ring address is moved into a register from the Ring Management Area. The Next Transmit Descriptor points to the descriptor of the next transmit buffer. The transmit buffer address is then moved in from the descriptor and reformatted for MK68000 compatability.

A message data word is then generated. The message consists of byte values ranging from zero to the hex value specified by DLENGTH. In other words, if the value $\$ 20$ is written into DLENGTH and a message is generated, it consists of 32 bytes. The value of the first byte is $\$ 00$, the second, $\$ 01$, the third, $\$ 03$, the $32 \mathrm{nd}, \$ 1 F$, and so forth.

Each time a data word is generated, the transmit buffer address is incremented along with the buffer and message counts. The buffer count records how many bytes have been moved into the present transmit buffer. If the transmit message length exceeds the buffer size, more then one transmit buffer is used. The message count keeps track of the number of generated message words. If this amount equals DLENGTH, the message generation part of this module is complete.

If the transmit buffer is full, and more data words need to be generated, the transmit descriptor for that buffer is updated, and the rest of the message is placed in the next available transmit message buffer. In this case, the first transmit descriptor has the start-of-packet bit set, but the end-of-packet bit is not set. Figure 39 shows a flow chart of the transmit descriptor update submodule.

Once the entire message has been moved into the message buffer, or buffers, the last transmit descriptor is updated with the status information, along with a 2's complement of the number of bytes placed in its buffer. Finally, the old registers are retrieved, and a Return From Exception is executed.


Figure 39. Transmit Ring Update Submodule [MESSAGE. XMIT RING UPDATE]

### 8.0 APPENDICES

Appendix A (paragraph 8.1) presents the initialization assembly code. Appendix B (paragraph 8.2) provides the LANCE interrupt assembly code. Appendix C (paragraph 8.3) addresses the message interrupt assembly code.

### 8.1 APPENDIX A, INITIALIZATION ASSEMBLY CODE

The following pages provide a listing of the initialization assembly code.


| Line | S Location | Value |
| ---: | :--- | :---: |
| 52 | 0 | 00000004 |
| 53 | 0 | 00000008 |
| 54 | 0 | 0000000 C |
| 55 | 0 | 00000010 |
| 56 | 0 | 00000014 |
| 57 | 0 | 00000018 |
| 58 | 0 | 0000001 C |
| 59 | 0 | 00000020 |
| 60 | 0 | 00000022 |
| 61 | 0 | 00000024 |
| 62 | 0 | 00000028 |
| 63 | 0 | $0000002 C$ |
| 64 | 0 | 0000002 E |
| 65 | 0 | 00000034 |
| 66 | 0 | 00000038 |
| 67 | 0 |  |
| 68 | 0 | 00000100 |
| 69 | 0 | 00000060 |
| 70 | 0 | 00001020 |
| 71 | 0 |  |
| 72 | 0 |  |
| 73 | 0 |  |
| 74 | 0 |  |
| 75 | 0 |  |
| 76 | 0 |  |
| 77 | 0 |  |
| 78 | 0 | 00000000 |
| 79 | 0 | 00002000 |
| 80 | 0 | $0000387 C$ |
| 81 | 0 | 00000 |
| 82 | 0 | 00000004 |
| 83 | 0 | 00000000 |
| 84 | 0 | 00000000 |
| 85 | 0 | 00000008 |
| 86 | 0 | 00000000 |
| 87 | 0 | 00000000 |
| 88 | 0 | 00000000 |
| 89 | 0 | 00002018 |
| 90 | 0 | 00006000 |
| 91 | 0 | 00002058 |
| 92 | 0 | 00004000 |
| 93 | 0 |  |
| 94 | 0 | 00004002 |
| 95 | 0 | 00004000 |
| 96 | 0 |  |
| 97 | 0 |  |
| 98 | 0 | 0 |
| 100 | 0 |  |
| 101 | 0 |  |
| 102 | 0 |  |
|  |  |  |


| Source |  |  |
| :--- | :--- | :--- |
| RRNGBASE | EQU | $\$ 04$ |
| TRNGBASE | EQU | $\$ 08$ |
| RRNGBOT | EQU | $\$ 0 C$ |
| TRNGBOT | EQU | $\$ 10$ |
| LASTRRNG | EQU | $\$ 14$ |
| LASTTRNG | EQU | $\$ 18$ |
| NEXTTRNG | EQU | $\$ 1 C$ |
| LOOPMCNT | EQU | $\$ 20$ |
| TRINGCNT | EQU | $\$ 22$ |
| RINGSTAT | EQU | $\$ 24$ |
| LOOPXADD | EQU | $\$ 28$ |
| MORE | EQU | $\$ 2 C$ |
| ONE | EQU | $\$ 2 \mathrm{E}$ |
| DLENGTH | EQU | $\$ 34$ |
| MLENGTH | EQU | $\$ 38$ |
|  |  |  |
| BUFLEN | EQU | $\$ 0100$ |
| RBUFDIS | EQU | $\$ 0060$ |
| TBUFDIS | EQU | $\$ 1020$ |


| ；38C4 | RECEIVER RING BASE ADDRESS |
| :--- | :--- |
| ；38C8 | TRANSMIT RING BASE ADDRESS |
| ；38CC | RECEIVER RING BOTTOM ADDRESS |
| ；38D0 | TRANSMIT RING BOTTOM ADDRESS |
| ；38D4 | ADDRESS OF LAST RECEIVE RING USED |
| ；38D8 | ADDRESS OF LAST TRANSMIT RING USED |
| ；38DC | ADDRESS OF NEXT AVAILABLE TRANSMIT RING |
| ；38E0 | MESSAGE COUNT OF LOOP MESSAGE |
| ；3EE2 | NUMBER OF TRANSMIT RINGS AVAILABLE TO USE |
| ；38E4 | RING STATUS |
| ；38E8 | ADDRESS OF LOOPBACK BUFFER |
| ；38EC | RUNING COUNT OF＂MORE＂FLAGS |
| ；38EE | RUNNING COUNT OF＂ONE＂FLAGS |
| ；38F0 | DESIRED MESSAGE DATA SIZE |
| ；38F4 | TOTAL LENGTH OF TRANSMITTED MESSAGE |
|  |  |
| ；TRANSMIT \＆RECEIVE BUFFER LENGTH |  |
| ；RECEIVER BUFFER DISPLACEMENT FROM DESCRIPT．RING |  |
| ；XMIT BUFFER DISPLACEMENT FROM THE DESCRIPT RING |  |

；LANCES INITIALIZATION BLOCK BASE ADDRESS ；STACK BASE ADDRESS
；XMIT \＆RVCR USERS STACK BASE ADDRESS

## ；ETHERNET MODE

；PHYSICAL ADDRESS＜00：15＞
；PHYSICAL ADDRESS 〈16：31＞
；PHYSICAL ADDRESS 〈32：47＞
；LOGICAL ADDRESS 〈00：15＞
；LOGICAL ADDRESS＜16：31＞
；LOGICAL ADDRESS＜32：47＞
；LOGICAL ADDRESS＜48：63＞
；RECEIVE DESCRIPTOR ADDRESS＜00：15＞
；RECEIVE DESCRIPTOR ADDRESS＜16：23＞
；TRANSMIT DESCRIPTOR ADDRESS＜00：15＞
；TRANSMIT DESCRIPTOR ADDRESS＜16：23＞
；LANCE＇S REGISTER ADDRESS PORT ADDRESS ；LANCE＇S REGISTER DATA PORT ADDRESS
＊KEYWORD VALUE EQUATES

[^2]

## UNITED TECHNOLOGIES MOSTEK 68000 Assembler V1. 4

 Site 99994 MOSTEKINITIAL.A68


## Source

*** CLEAR ALL DATA REGISTERS ***

| CLR.L | D0 | CLEAR OUT DATA REG D0 |
| :--- | :--- | :--- | :--- |
| CLR.L | D1 | CLEAR OUT DATA REG D1 |
| CLR.L | D2 | CLEAR OUT DATA REG D2 |
| CLR.L | D3 | CLEAR OUT DATA REG D3 |
| CLR.L | D4 | CLEAR OUT DATA REG D4 |
| CLR.L | D5 | CLEAR OUT DATA REG D5 |
| CLR.L | D6 | CLEAR OUT DATA REG D6 |
| CLR.L | D7 | CLEAR OUT DATA REG D7 |

*** CLEAR ADDRESS REGISTERS A0 AND A4 ***

| MOVE.L | D0,A0 | CLEAR ADDRESS REG A0 |
| :--- | :--- | :--- |
| MOVE.L | D0,A1 | CLEAR ADDRESS REG A1 |
| MOVE.L | DO,A2 | CLEAR ADDRESS REG A2 |
| MOVE.L | D0,A3 | CLEAR ADDRESS REG A3 |
| MOVE.L | DO,A4 | CLEAR ADDRESS REG A4 |

*** DEFINE STACK AND INTERRUPT VECTOR LOCATIONS ***

| MOVE.L | \#\$78,A0 |
| :--- | :--- |
| MOVE.L | \#LANINTR, (A0) |
| MOVE.L | \#\$ 74, AO |
| MOVE.L | \#DATINTR, (A0) |
| MOVE.L | \#RINGSTK,A4 |
| MOVE.L | \#STACK,A0 |
| MOVE.L | A0,USP |
| MOVE.W | \#\$A400, SR |
| MOVE.L | DO,LOOPXADD(A4) |
| MOVE.B | DO,RINGSTAT(A4) |
| MOVE.W | DO,ONE(A4) |
| MOVE.W | DO,MORE(A4) |
| MOVE.W | DO,LOOPMCNT(A4) |

DEFINE VECTOR FOR "LANCE" INTERRUPT MOVE VECTOR LOCATION TO LOCATION $\$ 78$ DEFINE VECTOR FOR "DATA FOR XMIT" INTERRUPT MOVE VECTOR LOCATION TO LOCATION $\$ 74$ MOVE RING STACK LOCATION TO REGISTER A4 MOVE STACK LOCATION TO AO MOVE STACK LOCATION TO USER STACK POINTER SET UP MASK IN STATUS REGISTER
CLEAR OUT LOOP ADDRESS ON STACK
CLEAR OUT RING STATUS
CLEAR OUT THE ONE'S COUNTER
CLEAR OUT THE MORE'S COUNTE
CLEAR OUT THE MESSAGE COUNT

| * |  |  |  |
| :---: | :---: | :---: | :---: |
| * | INITIAL. BLKMOVE |  |  |
| * | MOVE INITIALIZATION | BLOCK |  |
| * |  |  |  |

MOVE.L \#PROGIADR,AO MOVE.L \#TADR,A1

RETURN
MOVE.L (A0),(A1)
CMPI.B \#15,D4

GET STARTING ADDRESS OF PROGRAM INIT. BLOCK GET STARTING ADDRESS OF LANCE INIT. BLOCK

MOVE LONG WORD OF PROG BLOCK INTO LANCE BLOCK SEE IF WE ARE UP TO ADDRESS IADR <23:00>+20 (OCT) IF SO BRANCH TO COUNT $=16$

| Source |  |  |
| :--- | :--- | :--- |
| INCREM | ADD | \#04,A0 |
|  | ADD | \#04,A1 |
|  | ADD | \#04,D4 |
|  | BRA | RETURN |
| COUNT16 | CMPI.B | \#16,D4 |
|  | BNE | COUNT20 |

*** RECEIVE RING LENGTH CALCULATION
000004842010
00000486 E758
000004881200
0000048 A 02010007
0000048E 7A01 0000049004010001 00000494 6D06 00000496 CAFC0002 0000049A 60F4

0000049C 3885 0000049E E658 000004A0 024000FF 000004A4 4840 000004A6 29400004 000004 AA 29400014 000004 AE 2 A 40 000004 BO 60 C 2

000004 B2 2010
000004B4 E758 000004B6 1200 $000004 \mathrm{B8} \quad 02010007$

000004BC 7C01 000004 BE 04010001 000004 C 2 6D06 $000004 \mathrm{C4}$ CCFC0002 $000004 \mathrm{C8}$ 60F4

000004 CA 39460002 000004 CE 39460022 000004 D2 E658 000004 D 4 024000FF 000004 D 84840 000004 DA 29400008 $000004 \mathrm{DE} \mathrm{2940001C}$ 000004 E 229400018 000004E6 2C40

|  | MOVE.L | (A0), D0 |
| :---: | :---: | :---: |
|  | ROL.W | \#3, D0 |
|  | MOVE.B | D0, D1 |
|  | ANDI.B | \#\$07,D1 |
|  | MOVEQ | \#101, ${ }^{\text {5 }}$ |
| NXTPOWER | SUBI.B | \#01, D1 |
|  | BLT. S | CALCDONE |
|  | MULU | \#2, D5 |
|  | BRA.S | NXTPOWER |
| CALCDONE | MOVE.W | D5, RLEN(A4) |
|  | ROR.W | \#3, D0 |
|  | ANDI.W | \#\$00FF, D0 |
|  | SWAP | D0 |
|  | MOVE.L | D0,RRNGBASE (A4) |
|  | MOVE.L | D0,LASTRRNG(A4) |
|  | MOVE.L | D0,A5 |
|  | BRA | INCREM |

*** TRANSMIT RING LENGTH CALCULATION

| COUNT2O | MOVE.L | (A0), D0 |
| :--- | :--- | :--- |
|  | ROL.W | \#3,D0 |
|  | MOVE.B | D0,D1 |
|  | ANDI.B | \#\$07, D1 |
|  |  |  |
| NXPOWER | MOVEQ | \#01,D6 |
|  | SUBI.B | \#01,D1 |
|  | BLT.S | CALCDNE |
|  | MULU | \#2,D6 |
|  | BRA.S | NXPOWER |
| CALCDNE | MOVE.W | D6,TLEN(A4) |
|  | MOVE.W | D6,TRINGCNT(A4) |
|  | ROR.W | \#3,DO |
|  | ANDI.W | \#\$00FF,D0 |
|  | SWAP | D0 |
|  | MOVE.L | D0,TRNGBASE(A4) |
|  | MOVE.L | D0,NEXTTRNG(A4) |
|  | MOVE.L | D0,LASTTRNG(A4) |
|  | MOVE.L | D0,A6 |

INCREMENT THE PROGRAM INIT BLOCK ADDRESS BY 4 INCREMENT THE LANCE INIT BLOCK ADDRESS IN A1 BY 4 INCREMENT COUNTER BY 4
GO BACK AND LOAD THE NEXT LONG WORD
SEE IF THE COUNT IS EQUAL TO 16
IF NOT BRANCH TO COUNT $=20$

## ***

MOVE RECEIVE RING ADDRESS AND LENGTH TO DO KOVE RECEIVE LENGTH TO LOWER BYTE OF LONG WORD SAVE A COPY OF CODED RECEIVER RING LENGTH IN REG D1 CLEAR OUT EVERYTHING EXCEPT FOR THE LENGTH LOAD REG D1 WITH 1 FOR CALC. RING LENGTH DECREMENT LENGTH COUNT
F COUNTER IS LESS THAT "0" CALCULATION IS FINISHED
F COUNTER UULTIPLY BY 2 TO CALCULATE POWER
CALCULATE NEXT POWER OF 2
MOVE RECEIVER LENGTH OUT ONTO THE RING STACK MOVE THE WORD BACK INTO ORIGINAL POSISION CLEAR OUT THE STATUS FOR THE ADDRESS WORD REFORMAT THE WORDS FOR 68000 COMPATABILITY PUT RECEIVE DESCRIPTOR BASE ADDRESS ON RING STACK PUT RVCR DESCRIPTOR BASE ADDRESS IN LAST RVCR RING SPOT SAVE A COPY OF THE RVCR RING BASE ADD. IN REG AS GO INCREMENT THE REGISTERS
***
MOVE TRANSMIT RING ADDRESS AND LENGTH TO DO MOVE XMIT LENGTH TO LOWER BYTE OF LONG WORD MAKE A COPY OF CODED XMIT RING LENGTH IN REG D1 CLEAR OUT EVERYTHING EXCEPT FOR THE LENGTH

LOAD REG D1 WITH 1 FOR CALC. RING LENGTH DECREMENT LENGTH COUNT
IF COUNTER IS LESS THAT "0" CALCULATION IS FINISHED MULTIPLY BY 2 TO CALCULATE POWER CALCULATE NEXT POWER OF 2

MOVE XMIT LENGTH OUT ONTO THE RING STACK MOVE XMIT RING COUNT OUT TO "COUNTER STACK LOCATION MOVE THE WORD BACK INTO ORIGINAL POSITION OT P THE STATUS OUT OF THE ADDPESS WORD REFORMAT THE WORDS FOR 68000 COMPATABILITY PUT XMIT DESCRIPTOR BASE ADDRESS ON RING STACK PUT XMIT DESCRIPTOR BASE ADDRESS ON RING STACK PUT A COPY OF XMIT DESCR. ADD. IN LAST RING SPOT PUT A COPY OF XMIT DESCR. ADD. IN LAST RI

UNITED TECHNOLOGIES MOSTEK 68000 Assembler V1.4
Site 99994 MOSTEK
INITIAL.A68

| Line | S Location | Value |
| :---: | :---: | :---: |
| $\begin{aligned} & 256 \\ & 257 \end{aligned}$ |  |  |
| 258 |  |  |
| 259 |  |  |
| 260 |  |  |
| 261 |  |  |
| 262 |  |  |
| 263 |  |  |
| 264 |  |  |
| 265 |  |  |
| 266 | 000004E8 | 220D |
| 267 | 000004 EA | 068100000060 |
| 268 | 000004F0 | 2401 |
| 269 | 000004F2 | 600A |
| 270 |  |  |
| 271 | 000004F4 | 588D |
| 272 | 000004F6 | 068200000100 |
| 273 | 000004 FC | 2202 |
| 274 | 000004 FE | 008180000000 |
| 275 | 00000504 | 4841 |
| 276 | 00000506 | 2A81 |
| 277 |  |  |
| 278 |  |  |
| 279 |  |  |
| 280 | 00000508 | 588D |
| 281 | 0000050A | 203C00000100 |
| 282 | 00000510 | 0A40FFFF |
| 283 | 00000514 | 06400001 |
| 284 | 00000518 | 4840 |
| 285 | 0000051A | 2A80 |
| 286 |  |  |
| 287 |  |  |
| 288 |  |  |
| 289 | 0000051C | 04050001 |
| 290 | 00000520 | 66D2 |
| 291 | 00000522 | 598D |
| 292 | 00000524 | 294D000C |
| 293 |  |  |
| 294 |  |  |
| 295 |  |  |
| 296 |  |  |
| 297 |  |  |
| 298 |  |  |
| 299 |  |  |
| 300 |  |  |
| 301 |  |  |
| 302 |  |  |
| 303 | 00000528 | 220E |
| 304 | 0000052A | 068100001020 |
| 305 | 00000530 | 2401 |
| 306 | 00000532 | 600A |

Source


| MOVE.L | A5,D1 |
| :--- | :--- |
| ADD.L | \#RBUFDIS,D1 |
| MOVE.L | D1,D2 |
| BRA.S | FIRSTRCV |

NEXTRRNG ADDQ.L \#\$04,A5
ADDI.L \#BUFLEN,D2 MOVE.L D2,D1
FIRSTRCV ORI.L \#\$80000000,D1 SWAP D1 $\begin{array}{ll}\text { SWAP } & \text { D1 } \\ \text { MOVE.L } & \text { D1,(A5) }\end{array}$
*** GENERATE RMD2, AND RMD3 ***
ADDQ.L \#\$04,A5 MOVE.L \#BUFLEN,DO EORI.W \#\$FFFF,DO ADDI.W \#\$01,D0 SWAP DO MOVE.L DO,(A5)

GET COPY OF RVCR RING BASE ADD. AND PUT IT IN DI GET COPY OF RVCR RING BASE ADD. AND PUT IT IN DI
GENERATE RECEIVE BUFFER ADDRESS BY ADDING DISPLACEMENT COPY
go INITIALIZE FIRST RECEIVE RING
GENERATE NEXT ADDRESS OF MESSAGE DESCRIPTOR INCREMENT THE BUFFER DISPLACEMENT WITH BUFFER LENGTH

SET OWN BIT IN DESCRIPTOR WORD
MAKE WORDS COMPATABILITY WITH 68000 FORMAT MOVE LONG WORD INTO DESCRIPTOR RING ADDRESS

GENERATE NEXT ADDRESS OF DESCRIPTOR WORD GET RING BUFFER LENGTH
GET 2'S COMPLEMENT BY EXCLUSIVE ORING AND, ADDING 1 TO THE RESULT. THIS GIVES BYTE COUNT MAKE WORDS CAMPATABILITY WITH 68000 FORMAT MOVE LONG WORD TO MESSAGE DESCRIPTOR 2 AND 3
*** GENERATE NEXT RECEIVE DESCRIPTOR RING ***

| SUBI.B | \#\$01,D5 |
| :--- | :--- |
| BNE.S | NEXTRRNG |
| SUBQ.L | \#\$04,A5 |
| MOVE.L | A5,RRNGBOT(A4) |

decrement the receiver ring count
If there is still another ring left, go init. it IF THERE IS STILL ANOTHER RING LEFT, GO INIT. MOVE IT OUT ONTO THE RING STACK

## 相

* INITIAL.TRINGINIT
* INITIAL.TRINGINIT *

INITIALIZE THE TRANSMIT MESSAGE DESCRIPTOR RINGS

*** GENERATE TMDO, AND TMD1 ***

| MOVE.L | A6,D1 |
| :--- | :--- |
| ADD.L | \#TBUFDIS, D1 |
| MOVE.L | D1,D2 |

GET XMIT RING BASE ADDRESS AND PUT IT IN D1 GENERATE XMIT BUFFER ADDRESS BY ADDING DISPLACEMENT COPY IT
go generate first transmit ring

| Line | 5 Location | Value |
| :---: | :---: | :---: |
| 307 |  |  |
| 308 | 00000534 | 588E |
| 309 | 00000536 | 068200000100 |
| 310 | 0000053C | 2202 |
| 311 | 0000053 E | 4841 |
| 312 | 00000540 | 2C81 |
| 313 |  |  |
| 314 |  |  |
| 315 |  |  |
| 316 | 00000542 | 588E |
| 317 | 00000544 | 203C00000100 |
| 318 | 0000054A | OA40FFFF |
| 319 | 0000054E | 06400001 |
| 320 | 00000552 | 4840 |
| 321 | 00000554 | 2C80 |
| 322 |  |  |
| 323 |  |  |
| 324 |  |  |
| 325 | 00000556 | 04060001 |
| 326 | 0000055A | 66D8 |
| 327 | 0000055C | 598E |
| 328 | 0000055E | 294E0010 |
| 329 |  |  |
| 330 |  |  |
| 331 |  |  |
| 332 | 00000562 | 4EB90000059A |
| 333 |  |  |
| 334 |  |  |
| 335 |  |  |
| 336 |  |  |
| 337 |  |  |
| 338 |  |  |
| 339 |  |  |
| 340 |  |  |
| 341 |  |  |
| 342 |  |  |
| 343 |  |  |
| 344 | 00000568 | 207 C0000071C |
| 345 | 0000056E | 2290 |
| 346 |  |  |
| 347 |  |  |
| 348 | 00000570 | $397 \mathrm{C00000024}$ |
| 349 | 00000576 | 3010 |
| 350 | 00000578 | 08000002 |
| 351 | 0000057C | 6712 |
| 352 | 0000057E | 08EC00010024 |
| 353 | 00000584 | 08000006 |
| 354 | 00000588 | 6706 |
| 355 | 0000058A | 08EC00000024 |
| 356 | 00000590 | 4EB9000006CC |
| 57 |  |  |



| Line 358 | $\begin{aligned} & \text { S Location } \\ & 00000596 \end{aligned}$ | $\begin{aligned} & \text { Valu } \\ & \text { 4E71 } \end{aligned}$ |
| :---: | :---: | :---: |
| 359 | 00000598 | 60FC |
| 360 |  |  |
| 361 |  |  |
| 362 |  |  |
| 363 |  |  |
| 364 |  |  |
| 365 |  |  |
| 366 |  |  |
| 367 |  |  |
| 368 |  |  |
| 369 |  |  |
| 370 |  |  |
| 371 |  |  |
| 372 | 0000059A | 4281 |
| 373 | 0000059C | 4282 |
| 374 | 0000059E | 227 C00002000 |
| 375 | 000005A4 | 08EC00040024 |
| 376 |  |  |
| 377 | 000005 AA | 08EC00010024 |
| 378 | 000005B0 | 08EC00000024 |
| 379 |  |  |
| 380 | 000005 B6 | 206C001C |
| 381 | 000005 BA | 2610 |
| 382 | 000005 BC | 024300FF |
| 383 | 000005C0 | 2A03 |
| 384 | 000005C2 | 4843 |
| 385 | 000005 C 4 | 2643 |
| 386 | 000005C6 | 26BCAAAAAAAA |
| 387 | 000005 CC | 5841 |
| 388 | 000005CE | 584 B |
| 389 | 000005D0 | 0C41001C |
| 390 | 000005D4 | 6DF0 |
| 391 | 000005D6 | 4EB900000706 |
| 392 | 000005DC | $397 \mathrm{C00200038}$ |
| 393 |  |  |
| 394 | 000005E2 | 397 C001C0034 |
| 395 |  |  |
| 396 |  |  |
| 397 |  |  |
| 398 |  |  |
| 399 | 000005E8 | 00458300 |
| 400 | 000005EC | 2085 |
| 401 | 000005EE | 5888 |
| 402 | 000005F0 | 20BCFFE40000 |
| 403 |  |  |
| 404 | $000005 \mathrm{F6}$ | 5588 |
| 405 | 000005F8 | 32BC8044 |
| 406 | 000005 FC | 4EB9000006CC |
| 407 | 00000602 | 08AC00050024 |
| 408 | 00000608 | 67 F 8 |





| Line | S Location | Value |
| ---: | :--- | :--- | :--- |
| 511 |  |  |
| 512 |  |  |
| 513 |  |  |
| 514 | 00000706 | 48E7FFFF |
| 515 | 0000070 A | 207C00003094 |
| 516 | 00000710 | 20BCB1109280 |
| 517 | 00000716 | 4CDFFFFF |
| 518 | 0000071 A | 4E75 |
| 519 |  |  |
| 520 |  |  |
| 521 |  |  |
| 522 |  |  |
| 523 | 0000071 C | 004400040000 |
| 524 | 00000734 | 0100 |
| 525 | 00000736 | 0100 |
| 526 | 00000738 | 0060 |
| 527 | $0000073 A$ | 1020 |
| 528 |  |  |
| 529 | $0000073 C$ | 00000000 |

```
*** END OF CRCGEN SUBROUTINE ***
PROGIADR DC.W MODE,PADR1,PADR2,PADR3,LADR1,LADR2,LADR3,LADR4,RDRA1, RDRA2,TDRA1,TDRA2
RBUFLEN DC.W
TBUFLEN DC.W
RBUFDISP DC.W TBUFDISP DC.W
BUFLEN
RBUFDIS
TBUFDIS
END
```

```
Source
```

Source
Sour
Sour
*********************************************************
*********************************************************
CRCGEN MOVEM.L A0-A7/D0-D7,-(A7) SAVE OLD REGISTERS
CRCGEN MOVEM.L A0-A7/D0-D7,-(A7) SAVE OLD REGISTERS
\#\$3094,A0
\#\$3094,A0
MOVE CRC FOR AAA...AAA OUT TO BUFFER
MOVE CRC FOR AAA...AAA OUT TO BUFFER
RTS
RTS
RETRIVE OLD REGISTERS
RETRIVE OLD REGISTERS
RETURN FROM THIS SUBROUTINE
RETURN FROM THIS SUBROUTINE
no errors detected.
Options in effect:
NOA , BRL , NOCEX , CL , FRL ,MC , MD , NOMEX , 0, NOPCO , NOPCS , LIST , NOSTR , FORMAT , NOMOTOROLA

```

UNITED TECHNOLOGIES MOSTEK 68000 Assembler V1. 4 Site 99994 MOSTEK
INITIAL.A68

SYMBOL TABLE LISTING
\begin{tabular}{|c|c|c|c|}
\hline NAME & ATTR & SECT & value \\
\hline BUFLEN & & & 00000100 \\
\hline CALCDNE & & & 000004 CA \\
\hline CALCDONE & & & 0000049C \\
\hline CHECK1 & & & 00000602 \\
\hline CHECK2 & & & 00000638 \\
\hline CHECK3 & & & 0000066E \\
\hline CHECK4 & & & 000006A8 \\
\hline CLEAR & & & 00000400 \\
\hline COUNT16 & & & 0000047C \\
\hline COUNT20 & & & \(000004 \mathrm{B2}\) \\
\hline CRCGEN & & & 00000706 \\
\hline CSRO & XDEF & & 00000000 \\
\hline CSR1 & XDEF & & 00000001 \\
\hline CSR2 & XDEF & & 00000002 \\
\hline CSR 3 & XDEF & & 00000003 \\
\hline CSRINIT & & & 000006 CC \\
\hline DATINTR & XREF & * & 00000000 \\
\hline DIAG & XDEF & & 0000059A \\
\hline DLENGTH & XDEF & & 00000034 \\
\hline FIRSTRCV & & & 000004 FE \\
\hline FIRSTXM & & & 0000053E \\
\hline GOINIT & & & 00000590 \\
\hline IADR & & & 00002000 \\
\hline INCREM & & & 00000474 \\
\hline LADR1 & & & 00000008 \\
\hline LADR2 & & & 00000000 \\
\hline LADR3 & & & 00000000 \\
\hline LADR4 & & & 00000000 \\
\hline LANINTR & XREF & * & 00000000 \\
\hline LASTRRNG & XDEF & & 00000014 \\
\hline LASTTRNG & XDEF & & 00000018 \\
\hline LOOPMCNT & XDEF & & 00000020 \\
\hline LOOPXADD & XDEF & & 00000028 \\
\hline MESS & & & 000005C6 \\
\hline MLENGTH & XDEF & & 00000038 \\
\hline MODE & & & 00000044 \\
\hline MORE & XDEF & & 0000002C \\
\hline NEXTRRNG & & & 000004F4 \\
\hline NEXTTRNG & XDEF & & 0000001C \\
\hline NXPOWER & & & 000004 BE \\
\hline NXTPOWER & & & 00000490 \\
\hline NXTTRNG & & & 00000534 \\
\hline ONE & XDEF & & 0000002E \\
\hline PADR1 & & & 00000004 \\
\hline PADR2 & & & 00000000 \\
\hline
\end{tabular}

UNITED TECHNOLOGIES MOSTEK 68000 Assembler V1. 4 Site 99994 MOSTEK

\section*{INITIAL.A68}

\section*{SYMBOL TABLE LISTING}

NAME ATTR SECT VALUE
\begin{tabular}{lll} 
PADR3 & & 00000000 \\
PROGIADR & & 0000071 C \\
RAP & XDEF & 00004002 \\
RBUFDIS & & 00000060 \\
RBUFDISP & & 00000738 \\
RBUFLEN & & 00000734 \\
RDP & XDEF & 00004000 \\
RDRA1 & & 00002018 \\
RDRA2 & & 00006000 \\
RETURN & & 0000046 A \\
RINGSTAT & XDEF & 00000024 \\
RINGSTK & & \(000038 \mathrm{C0}\) \\
RLEN & XDEF & 00000000 \\
RRNGBASE & XDEF & 00000004 \\
RRNGBOT & XDEF & 0000000 C \\
STACK & & 0000387 C \\
TBUFDIS & & 00001020 \\
TBUFDISP & & 0000073 A \\
TBUFLEN & XDEF & 00000736 \\
TDRA1 & & 00002058 \\
TDRA2 & & 00004000 \\
TLEN & XDEF & 00000002 \\
TRINGCNT & XDEF & 00000022 \\
TRNGBASE & XDEF & 00000008 \\
TRNGBOT & XDEF & 00000010 \\
WAIT & & 00000596
\end{tabular}

\subsection*{8.2 APPENDIX B, LANCE INTERRUPT ASSEMBLY CODE}

The following pages provide a listing of the LANCE interrupt assembly code.

UNITED TECHNOLOGIES MOSTEK 68000 Assembler V1.4
Site 99994 MOSTEK
LEXCEPT.A68


UNITED TECHNOLOGIES MOSTEK 68000 Assembler V1. 4 Site 99994 MOSTEK
LEXCEPT.A68
\begin{tabular}{rl} 
Line & Socation \\
52 & 0 \\
53 & 0 \\
54 & 0 \\
55 & 0 \\
56 & 0 \\
57 & 0 \\
58 & 0 \\
59 & 0 \\
60 & 0 \\
61 & 0 \\
62 & 0 \\
63 & 0 \\
64 & 0 \\
65 & 0 \\
66 & 0 \\
67 & 0 \\
68 & 0 \\
69 & 0 \\
70 & 0 \\
71 & 0 \\
72 & 0 \\
73 & 0 \\
74 & 0 \\
75 & 0 \\
76 & 0 \\
77 & 0 \\
78 & 0 \\
79 & 0 \\
80 & 0 \\
81 & 0 \\
82 & 0 \\
83 & 0 \\
84 & 0 \\
85 & 0 \\
86 & 0 \\
87 & 0 \\
88 & 0 \\
89 & 0 \\
90 & 0 \\
91 & 0 \\
92 & 0 \\
93 & 0 \\
94 & 0 \\
95 & 0 \\
96 & 0 \\
97 & 0 \\
98 & 0 \\
99 & 0 \\
100 & 0 \\
101 & 0 \\
102 & 0 \\
& \\
& \\
& \\
& \\
\hline
\end{tabular}

Source
- KEYWORD VALUE REFERENCE
\begin{tabular}{ll} 
XREF & RAP \\
XREF & RDP \\
XREF & \\
XREF & CSR0 \\
XREF & CSR1 \\
XREF & CSR2 \\
& \\
XREF & RLEN \\
XREF & TLEN \\
XREF & RRNGBASE \\
XREF & TRNGBASE \\
XREF & RRNGBOT \\
XREF & TRNGBOT \\
XREF & LASTRRNG \\
XREF & LASTTRNG \\
XREF & NEXTTRNG \\
XREF & LOOPMCNT \\
XREF & TRINGCNT \\
XREF & RINGSTAT \\
XREF & MLENGTH \\
XREF & MORE \\
XREF & ONE \\
XREF & LOOPXADD \\
XREF & DLENGTH \\
& \\
SUBROUTINE & \\
CALLS REFERENCE
\end{tabular}
\begin{tabular}{ll} 
XREF & BABLSUB \\
XREF & CERRSUB \\
XREF & MISSSUB \\
XREF & MERRSUB \\
XREF & FRAMSUB \\
XREF & CRCSUB \\
XREF & OFLOSUB \\
XREF & BUFFSUB \\
XREF & RTRYSUB \\
XREF & STOP \\
XREF & LCARRSUB \\
XREF & COLLSUB \\
XREF & UFLOSUB \\
XREF & BUFRSUB \\
XREF & IDONSUB \\
& \\
XREF & SIZEERR \\
XREF & XMITSERV \\
XREF & PACKERR \\
XREF & CRCBAD
\end{tabular}
\begin{tabular}{|c|c|c|}
\hline Line
103 & S Location & Value \\
\hline 104 & 0 & \\
\hline 105 & 0 & \\
\hline 106 & 0 & \\
\hline 107 & 0 & \\
\hline 108 & & 00000800 \\
\hline 109 & & \\
\hline 110 & & \\
\hline 111 & & \\
\hline 112 & & \\
\hline 113 & & \\
\hline 114 & & \\
\hline 115 & & \\
\hline 116 & & \\
\hline 117 & 00000800 & 397CCCCCFFFF \\
\hline 118 & 00000806 & 48E7FFFE \\
\hline 119 & 0000080A & 247 CFFFFFFFF \\
\hline 120 & 00000810 & 34BCFFFF \\
\hline 121 & 00000814 & 267CFFFFFFFF \\
\hline 122 & 0000081A & 3413 \\
\hline 123 & 0000081C & 3E02 \\
\hline 124 & 0000081 E & 0247 FFBF \\
\hline 125 & 00000822 & 3687 \\
\hline
\end{tabular}
\begin{tabular}{ccc} 
Source & & \\
& \begin{tabular}{l} 
XREF \\
XREF
\end{tabular} & \begin{tabular}{l} 
LPACKERR \\
LMESSBAD
\end{tabular} \\
& & \\
& ORG & \(\$ 800\)
\end{tabular}

* *
\begin{tabular}{llll} 
LANINTR & MOVE.W & \#\$CCCC, LOOPMCNT(A4) & TEST \\
& MOVEM.L & D0-D7/A0-A6,-(A7) & SAVE REGS ON STACK \\
& MOVEA.L & \#RAP,A2 & SELECT LANCE'S RAP TO WRITE INTO \\
& MOVE.W & \#CSR0,(A2) & LOAD CSR0 ADDRESS IN REG ADD PORT \\
& MOVEA.L & \#RDP,A3 & LOAD "REG DATA PORT" ADDRESS INTO REG A3 \\
& MOVE.W & (A3),D2 & MOVE CONTENTS OF CSRO INT0 REG D2 \\
& MOVE.W & D2,D7 & GET A WORKING COPY OF CSR0 \\
& ANDI.W & \#\$FFBF,D7 & MASK OUT INTERRUPT ENABLE BIT \\
& MOVE.W & D7,(A3) & DISABLE "INTR. ENABLE" BIT \& CLEAR OUR THE REST
\end{tabular}

00000828 672E
0000082A 0802000E
0000082E 6706
00000836 0802000D
0000083A 6706
0000083C 4EB9FFFFFFFF
00000842 0802000C
00000846 4EB9FFFFFFFF
0000084 C 0802000B
000008506706
00000852 4EB9FFFFFFFF
\begin{tabular}{lll} 
ERROR & BTST & \#\$OE,D2 \\
& BEQ.S & CERR \\
& JSR & BABLSUB \\
CERR & BTST & \#\$OD,D2 \\
& BEQ.S & MISS \\
& JSR & CERRSUB \\
MISS & BTST & \#\$OC,D2 \\
& JSR & MISSSUB \\
MERR & BTST & \#\$OB,D2 \\
& BEQ.S & XMITCK \\
& JSR & MFRRSUB
\end{tabular}

CHECK IF IT IS A BABBLE ERROR
IF NOT, CHECK IF IT IS A COLLISION ERROR
IF IT IS, JUMP TO BABBLE HANDLE ROUTINE
CHECK IF IT IS A COLLISION ERROR
IF NOT, CHECK IT IT IS A MISSED PACKET ERROR
IF IT IS, JUMP TO COLLISION HANDLE SUBR.
CHECK IF IT IS A MISSED PACKET ERROR
IF IT IS, JUMP TO MISSED PACKET SUBR.
CHECK IT IS A MEMORY ERROR
IF NOT, CHECK FOR XMIT INTR BIT SET
IF IT IS, JUMP TO MEMORY ERROR SUBR.

\section*{*********}
\(\begin{array}{ll}* \\ * & \text { TRANSMIT INTERRUPT HANDLING ROUTINE }\end{array}\)

\section*{* LEXCEPT.XMIT}
************************************************

\section*{0000085808020009} 0000085C 670000BE
\(\begin{array}{ll}\text { XMITCK } & \text { BTST }\end{array}\)

CHECK FOR "TRANSMIT INTR" BIT SET If IT ISN'T SEE IF RECEIVE INTERRUPT IS SET

Source
\begin{tabular}{|c|c|c|}
\hline & MOVE．L & LASTTRNG（A4），A0 \\
\hline & MOVE．L & A0，A1 \\
\hline & ADD．L & \＃\＄02，A0 \\
\hline & MOVE．W & （ A 0\(), \mathrm{DO}\) \\
\hline & BTST & \＃\＄0C，DO \\
\hline & BEQ．S & ONETEST \\
\hline & ADD．W & \＃\＄01，MORE（A4） \\
\hline ONETEST & BTST &  \\
\hline & BEQ．S & ERRORTST \\
\hline & ADD．W & \＃\＄01，ONE（A4） \\
\hline
\end{tabular}

LOAD UP NEXT XMIT RING ADDRESS GET A WORKING COPY OF THE RING ADDRESS GENERATE ADDRESS OF TMD1（RING STATUS） GET STATUS（TMD1）AND PUT IT IN REG DO CHECK FOR＂MORE＂BIT SET
IF NOT，GO CHECK＂ONE＂BIT
IF SO，UPDATE＂MORES＂COUNTER
CHECK FOR＂ONE＂BIT SET
IF NOT，GO CHECK＂ERROR＂BIT
IF SO，UPDAtTA＂ONE＂COUNTER
＊＊＊＊＊＊TRANSMISSION ERROR DETERMINATION

\section*{＊＊＊＊＊}
\begin{tabular}{|c|c|c|}
\hline \multirow[t]{10}{*}{ERRORTST} & BTST & \＃\＄0E，DO \\
\hline & BEQ． S & LOOPTEST \\
\hline & ADD．L & \＃\＄04，A0 \\
\hline & MOVE．W & （ A 0\(), \mathrm{DO}\) \\
\hline & BTST & \＃\＄0A，DO \\
\hline & BEQ． S & LCARERR \\
\hline & JSR & STOP \\
\hline & MOVE．W & D0，D1 \\
\hline & ANDI．W & \＃\＄03FF，D1 \\
\hline & JSR & RTRYSUB \\
\hline \multirow[t]{4}{*}{LCARERR} & BTST & \＃\＄0B，DO \\
\hline & BEQ． S & LATECOLL \\
\hline & JSR & STOP \\
\hline & JSR & LCARRSUB \\
\hline \multirow[t]{4}{*}{LATECOLL} & BTST & \＃\＄0C，D0 \\
\hline & BEQ． S & UFLOERR \\
\hline & JSR & STOP \\
\hline & JSR & COLLSUB \\
\hline \multirow[t]{4}{*}{UFLOERR} & BTST & \＃\＄0E，DO \\
\hline & BEQ． S & NOBUFF \\
\hline & JSR & STOP \\
\hline & JSR & UFLOSUB \\
\hline \multirow[t]{4}{*}{NOBUFF} & BTST & \＃\＄0F，DO \\
\hline & BEQ． S & LOOPTEST \\
\hline & JSR & STOP \\
\hline & JSR & BUFRSUB \\
\hline
\end{tabular}

CHECK FOR＂ERROR＂BIT SET IF NOT，CONTINUE WITH TRANSMIT ROUTINE GENERATE ERROR STATUS ADDRESS
GET ERROR STATUS AND PUT IT IN REG DO CHECK FOR＂RETRY＂ERROR BIT SET
IF NOT，CHECK FOR LOSS OF CARRIER IF SO，STOP LANCE AND TAKE CARE OF ERROR MOVE TIME DOMAIN REFLECTOMETRY VALUE
MASK OFF STATUS BITS
JUMP TO RETRY ERROR SUBROUTINE CHECK FOR＂LOSS OF CARRIER＂BIT SET IF NOT，CHECK FOR LATE COLLISION IF SO STOP AND TAKE CARE OF IT JUMP TO＂LOSS OF CARRIER＂SUBROUTINE CHECK FOR＂LATE COLLISION＂BIT SET IF NOT，CHECK FOR UNDER FLOW
IF SO，STOP AND TAKE CARE OF ERROR JUMP TO＂LATE COLLISION＂SUBROUTINE CHECK FOR＂UNDERFLOW＂BIT SET
IF NOT，CHECK FOR BUFFER ERROR
IF SO，STOP AND TAKE CARE OF IT
JUMP TO＂UNDERFLOW＂SUBROUTINE
CHECK FOR＂BUFFER ERROR＂BIT SET
IF NOT，CONTINUE WITH LOOPTEST
IF SO，STOP AND TAKE CARE OF ERROR
JUMP TO＂BUFFER ERROR＂SUBROUTINE

\section*{SEE IF WE ARE IN THE LOOP BACK MODE}

IF NOT，FINISH UP WITH THE XMIT ROUTINE
IF IN LOOPBACK，GET XMIT BUFFER ADDRESS
POSITION THE UPPER BYTE OF LOWER WORD FOR CLEAR CLEAR OUT STATUS PART OF RMD1 REPOSITION BYTES
REFORMAT THE LONG WORD ADD FOR 68000 COMPATABIOLITY SAVE A COPY ON THE STACK FOR LATER


UNITED TECHNOLOGIES MOSTEK 68000 Assembler V1. 4 Site 99994 MOSTEK
LEXCEPT.A68
\begin{tabular}{cll} 
Line & S & Location \\
256 & Value \\
257 & 0000095 A & 6606 \\
258 & 0000095 C & 4EB9FFFFFFF \\
259 & 00000962 & 08000008 \\
260 & 0000966 & 6606
\end{tabular}
\begin{tabular}{|c|c|c|c|c|}
\hline \multicolumn{5}{|l|}{Source} \\
\hline \multirow{5}{*}{BITTST} & BNE. S & BITTST & & IF IT IS, GO CHECK THE END OF PACKEt bit \\
\hline & JSR & LPACKERR & & IF IT IS NOT JUMP TO PACKET ERROR SUBR. \\
\hline & BTST & \#08, D0 & & CHECK IF END OF PACKET BIT IS SET \\
\hline & BNE. S & BADDGEN & & IF IT IS, GO GENERATE BUFFER ADDRESS \\
\hline & JSR & LPACKERR & & IF IT IS NOT, JUMP TO PACKET ERROR \\
\hline *** GET & RVCR & BUFFER STARTING & ADDRESS & *** \\
\hline \multirow[t]{6}{*}{BADDGEN} & MOVE.L & ( A 0\(), \mathrm{D} 3\) & & MOVE RVCR BUFFER ADDRESS INTO REG D3 \\
\hline & ROL.W & \#08, \({ }^{\text {d }}\) & & MOVE SECOND BYTE INTO POSITION TO BE CLEARED \\
\hline & MOVE.B & \#\$00,D3 & & CLEAR OUT THE STATUS \\
\hline & ROR.W & \#\$08, \({ }^{\text {d }}\) & & REPOSITION BYTES \\
\hline & SWAP & D3 & & REFORMAT FOR 68000 COMPATIBILITY \\
\hline & MOVE & D3,A3 & & MOVE ADDRESS INTO AN ADDRESS REGISTER \\
\hline
\end{tabular}
*** LOOPBACK XMIT-RVCR WORD COMPARISON *
\begin{tabular}{|c|c|c|}
\hline & MOVE.W & DLENGTH(A4), D1 \\
\hline & MOVE.L & \#\$01C, D1 \\
\hline & MOVE.L & LOOPXADD (A4), A1 \\
\hline \multirow[t]{5}{*}{MOREWDS} & MOVE.W & (A3), D5 \\
\hline & MOVE.W & (A1), D6 \\
\hline & CMP.W & D5, D6 \\
\hline & BEQ.S & INCR \\
\hline & JSR & LMESSBAD \\
\hline \multirow[t]{5}{*}{INCR} & ADDQ.L & \#\$2,A3 \\
\hline & ADDQ.L & \#\$2,A1 \\
\hline & SUBI.W & \#\$02, D1 \\
\hline & BLE.S & CRCCK \\
\hline & BRA.S & MOREWDS \\
\hline
\end{tabular}

GET MESSAGE DATA LENGTH
LOAD D1 WITH 28 ( 28 BYTES IS THE DATA SIZE)
LOAD D W
GET OAE HORD OF RVCR BUFFER MESSAGE ADDRES
GET ONE WORD OF RMIT BUFFER MESSAGE
SEE IF THO WORDS ARE IDENTICAL
EEE IF THE TWO
IF THEY ARE EQUAL, INCREMENT THE ADDRESS
IF THEY ARE NOT EQUAL, JUMP TO ERROR MESSAGE
OTHERWISE, INCREMENT ADDRESS
INCREMENT THE ADDRESS
DECREMENT MESSAGE COUNT
IF NO MORE WORDS, CHECK THE CRC
GO GET SOME MORE WORDS TO COMPARE

EEE IF WE ARE IN LANCE DIAGONOSTICS
IF NOT, GO FIX UP RINGS
LOAD Dl WITH 4 ( 4 BYTES IS THE CRC SIZE)
GET ONE WORD OF RVCR BUFFER MESSAGE
GET ONE WORD OF XMIT BUFFER MESSAGE
SEE IF THE TWO WORDS ARE IDENTICAL
IF THEY ARE EQUAL, GO DECREMENT THE COUNT
IF THEY ARE NOT EQUAL, JUMP TO ERROR MESSAGE
dECREMENT MESSAGE COUNT
IF NO MORE WORDS, FIX UP THE XMIT RING
OTHERWISE, INCREMENT ADDRESS
INCREMENT THE ADDRESS
GO GET SOME MORE WORDS TO COMPARE
*** XMIT RING RESTORATION ***

UNITED TECHNOLOGIES MOSTEK 68000 Assembler v1. 4
Site 99994 MOSTEK
LEXCEPT.A68


UNITED TECHNOLOGIES MOSTEK 68000 Assembler V1. 4
Site 99994 MOSTEK
LEXCEPT.A68
\begin{tabular}{|c|c|c|c|}
\hline & Line S & S Location & Value \\
\hline & 357 & & \\
\hline & 358 & & \\
\hline & 359 & & \\
\hline & 360 & 00000A4C & 4EB9FFFFFFFF \\
\hline & 361 & 00000A52 & 0800000D \\
\hline & 362 & 00000A56 & 6712 \\
\hline & 363 & 00000A58 & 4EB9FFFFFFFF \\
\hline & 364 & 00000A5E & 0800000B \\
\hline & 365 & 00000A62 & 6706 \\
\hline & 366 & 00000a64 & 4EB9FFFFFFFF \\
\hline & 367 & 00000A6A & 0800000C \\
\hline & 368 & 00000A6E & 6706 \\
\hline & 369 & 00000A70 & 4EB9FFFFFFFF \\
\hline & 370 & 00000A76 & 0800000A \\
\hline & 371 & 00000A7A & 4EB9FFFFFFFF \\
\hline & 372 & & \\
\hline & 373 & & \\
\hline & 374 & & \\
\hline & 375 & 00000A80 & 226CFFFF \\
\hline & 376 & 00000A84 & B3ECFFFF \\
\hline & 377 & 00000A88 & 6A0A \\
\hline & 378 & 00000A8A & 06AC00000008 \\
\hline N & & & FFFF \\
\hline W & 379 & 00000A92 & 6006 \\
\hline \(\checkmark\) & 380 & 00000A94 & 296CFFFFFFFF \\
\hline & 381 & 00000A9A & \(1 \mathrm{ABC0080}\) \\
\hline & 382 & & \\
\hline & 383 & 00000A9E & 082C0002FFFF \\
\hline & 384 & 00000AA4 & 6600FE7E \\
\hline & 385 & & \\
\hline & 386 & & \\
\hline & 387 & & \\
\hline & 388 & & \\
\hline & 389 & & \\
\hline & 390 & & \\
\hline & 391 & & \\
\hline & 392 & & \\
\hline & 393 & & \\
\hline & 394 & & \\
\hline & 395 & & \\
\hline & 396 & 00000AA8 & 08020008 \\
\hline & 397 & 00000 AAC & 6716 \\
\hline & 398 & 00000AAE & 4EB9FFFFFFFF \\
\hline & 399 & & \\
\hline & 400 & \(00000 \mathrm{AB4}\) & 082C0004FFFF \\
\hline & 401 & 00000 ABA & 67000008 \\
\hline & 402 & 00000 ABE & 08EC0005FFFF \\
\hline & 403 & & \\
\hline & 404 & 00000 AC 4 & 367 CFFFF \\
\hline \(\infty\) & 405 & 00000AC8 & 36 BC 0040 \\
\hline N & 406 & & \\
\hline
\end{tabular}


\title{
UNITED TECHNOLOGIES MOSTEK 68000 Assembler V1. 4
}
\begin{tabular}{clllll} 
Line S Location Value & Source & & & \\
407 & 00000ACC 4CDF7FFF & & MOVEM.L & (A7)+,A0-A6/D0-D7 & RETRIEVE OLD REGISTERS \\
408 & 00000ADO 4E73 & RTE & & RETURN FROM EXCEPTION HANDLING \\
409 & \(00000 A D 200000000\) & & END & &
\end{tabular}
no errors detected.

Options in effect:
NOA ,BRL ,NOCEX ,CL , FRL ,MC ,MD ,NOMEX , O,NOPCO ,NOPCS ,LIST , NOSTR , FORMAT ,NOMOTOROLA

UNITED TECHNOLOGIES MOSTEK 68000 Assembler V1. 4 Site 99994 MOSTEK
LEXCEPT.A68

\section*{SYMBOL TABLE LISTING}
\begin{tabular}{|c|c|c|c|c|}
\hline & NAME & ATTR & SECT & VALUE \\
\hline & BABLSUB & XREF & * & 00000000 \\
\hline & BADDGEN & & & 0000096E \\
\hline & BITTST & & & 00000962 \\
\hline & BUFF & & & 00000A76 \\
\hline & BUFFSUB & XREF & * & 00000000 \\
\hline & BUFRSUB & XREF & * & 00000000 \\
\hline & CERR & & & 00000836 \\
\hline & CERRSUB & XREF & * & 00000000 \\
\hline & CLEANUP & XDEF & & 00000A80 \\
\hline & COLLSUB & XREF & * & 00000000 \\
\hline & CRCBAD & XREF & * & 00000000 \\
\hline & CRCCK & & & 000009A0 \\
\hline & CRCERR & XDEF & & 00000A5E \\
\hline & CRCSUB & XREF & * & 00000000 \\
\hline & CSRO & XREF & * & 00000000 \\
\hline & CSR1 & XREF & * & 00000000 \\
\hline N & CSR2 & XREF & * & 00000000 \\
\hline ¢ & CSR 3 & XREF & * & 00000000 \\
\hline & DECR & & & 000009 BA \\
\hline & DLENGTH & XREF & * & \\
\hline & ERROR & & & 0000082A \\
\hline & ERRORTST & & & 0000087E \\
\hline & FINISH & & & 00000902 \\
\hline & FRAMSUB & XREF & * & 00000000 \\
\hline & & & & \\
\hline & IDONSUB & XREF & * & 00000000 \\
\hline & INCR & & & 00000994 \\
\hline & INCRE & & & 00000918 \\
\hline & LANINTR & XDEF & & 00000800 \\
\hline & LASTRRNG & XREF & * & 00000000 \\
\hline & LASTTRNG & XREF & * & 00000000 \\
\hline & LATECOLL & & & 000008B2 \\
\hline & LCARERR & & & 000008A0 \\
\hline & LCARRSUB & XREF & * & 00000000 \\
\hline & LMESSBAD & XREF & * & 00000000 \\
\hline & LOOPMCNT & XREF & * & 00000000 \\
\hline & LOOPTEST & & & 000008E8 \\
\hline & LOOPXADD & XREF & * & 00000000 \\
\hline & LPACKERR & XREF & * & 00000000 \\
\hline & MERR & & & 0000084C \\
\hline & MERRSUB & XREF & * & 00000000 \\
\hline & MESSAGE & XDEF & & 00003B20 \\
\hline & MISS & & & 00000842 \\
\hline \(\infty\) & MISSSUB & XREF & * & 00000000 \\
\hline N & MLENGTH & XREF & * & 00000000 \\
\hline
\end{tabular}

SYMBOL TABLE LISTING
\begin{tabular}{|c|c|c|c|}
\hline NAME & ATTR & SECT & VALUE \\
\hline MORE & XREF & * & 00000000 \\
\hline MORECRC & & & 000009AC \\
\hline MOREWDS & & & 00000986 \\
\hline NEXTTRNG & XREF & * & 00000000 \\
\hline NOBUFF & & & 000008D6 \\
\hline NOLOOP & & & 000009F6 \\
\hline OFLOERR & & & 00000A6A \\
\hline OFLOSUB & XREF & * & 00000000 \\
\hline ONE & XREF & * & 00000000 \\
\hline ONETEST & & & 00000874 \\
\hline OUTPUT & XDEF & & 00003A20 \\
\hline OWNSHIP & & & 00000A9A \\
\hline PACKCHK & & & 00000956 \\
\hline PACKERR & XREF & * & 00000000 \\
\hline PCKDONE & XDEF & & 00000A2A \\
\hline RAP & XREF & * & 00000000 \\
\hline RDP & XREF & * & 00000000 \\
\hline RECVERR & & & 00000A4C \\
\hline RESTORE & & & 00000AC4 \\
\hline RINGFIX & & & 000009D0 \\
\hline RINGGEN & & & 000009 EC \\
\hline RINGLAST & & & 00000A94 \\
\hline RINGSTAT & XREF & * & 00000000 \\
\hline RLEN & XREF & * & 00000000 \\
\hline RRNGBASE & XREF & * & 00000000 \\
\hline RRNGBOT & XREF & * & 00000000 \\
\hline RTRYSUB & XREF & * & 00000000 \\
\hline RVCRBUF & & & 00000924 \\
\hline RVCRINT & & & 0000091 C \\
\hline SETB4 & & & 00000A14 \\
\hline SIZEERR & XREF & * & 00000000 \\
\hline SOMEMORE & & & 00000A3E \\
\hline STOP & XREF & * & 00000000 \\
\hline TESTTMD1 & & & 0000003C \\
\hline TLEN & XREF & * & 00000000 \\
\hline TRINGCNT & XREF & * & 00000000 \\
\hline TRNGBASE & XREF & * & 00000000 \\
\hline TRNGBOT & XREF & * & 00000000 \\
\hline UFLOERR & & & 000008C4 \\
\hline UFLOSUB & XREF & * & 00000000 \\
\hline XMITCK & & & 00000858 \\
\hline XMITSERV & XREF & * & 00000000 \\
\hline XRINGFIX & XDEF & & 000009C6 \\
\hline
\end{tabular}

\subsection*{8.3 APPENDIX C, MESSAGE INTERRUPT ASSEMBLY CODE}

The following pages provide a listing of the message interrupt assembly code.


UNITED TECHNOLOGIES MOSTEK 68000 Assembler V1. 4 Site 99994 MOSTEK
MESSAGE.A68

\section*{SYMBOL TABLE LISTING}

NAME ATTR SECT VALUE
\begin{tabular}{|c|c|c|c|}
\hline BOTHBITS & & & 00000B \\
\hline DATINTR & XDEF & & 00000B00 \\
\hline DLENGTH & XREF & * & 00000000 \\
\hline ENDBIT & & & \(00000 \mathrm{B6E}\) \\
\hline ENDPAC & & & 00000B66 \\
\hline LASTTRNG & XREF & * & 00000000 \\
\hline LOOPMCNT & XREF & * & 00000000 \\
\hline LOOPXADD & XREF & * & 00000000 \\
\hline MEMORY & & & 00003 FF 0 \\
\hline MESSAGE & XREF & * & 00000000 \\
\hline MLENGTH & XREF & * & 00000000 \\
\hline moredata & & & 00000B48 \\
\hline NEXTRNG & & & 00000B12 \\
\hline NEXTTRNG & XREF & * & 00000000 \\
\hline NORINGS & XREF & * & 00000000 \\
\hline NOUP & & & 00000B3C \\
\hline OUTPUT & XREF & * & 00000000 \\
\hline RINGSTAT & XREF & * & 00000000 \\
\hline RLEN & XREF & * & 00000000 \\
\hline STARTPAC & & & 00000B7A \\
\hline STOP & XREF & * & 00000000 \\
\hline TBUFLEN & XREF & * & 00000000 \\
\hline TLEN & XREF & * & 00000000 \\
\hline TMDFIX & & & 00000B8C \\
\hline TRINGCNT & XREF & * & 00000000 \\
\hline TRNGBASE & XREF & * & 00000000 \\
\hline TRNGBOT & XREF & * & 00000000 \\
\hline UPDATE & & & 00000b34 \\
\hline XMITDONE & XDEF & & 00000 BB 8 \\
\hline
\end{tabular}

UNITED TECHNOLOGIES MOSTEK 68000 Assembler V1． 4 Site 99994 MOSTEK
\begin{tabular}{|c|c|c|}
\hline Line & S Location & Value \\
\hline 52 & 0 & \\
\hline 53 & 0 & \\
\hline 54 & 0 & \\
\hline 55 & 0 & \\
\hline 56 & 0 & \\
\hline 57 & 0 & \\
\hline 58 & 0 & \\
\hline 59 & 0 & \\
\hline 60 & 0 & \\
\hline 61 & 0 & \\
\hline 62 & 0 & \\
\hline 63 & 0 & \\
\hline 64 & 0 & 00003FF0 \\
\hline 65 & 0 & \\
\hline 66 & 0 & \\
\hline 67 & 0 & \\
\hline 68 & 0 & \\
\hline 69 & 0 & \\
\hline 70 & & 00000B00 \\
\hline 71 & & \\
\hline 72 & & \\
\hline 73 & 00000B00 & 48E7FFFF \\
\hline 74 & 00000B04 & 4280 \\
\hline 75 & 00000B06 & 4281 \\
\hline 76 & 00000B08 & 4282 \\
\hline 77 & 00000 B0A & 4284 \\
\hline 78 & 00000bоС & 4285 \\
\hline 79 & & \\
\hline 80 & O0000b0E & 302 CFFFF \\
\hline 81 & 00000B12 & 046C0000FFFF \\
\hline 82 & 00000B18 & 6700FFFF \\
\hline 83 & \(00000 \mathrm{B1C}\) & 046C0001FFFF \\
\hline 84 & 00000B22 & 206 CFFFF \\
\hline 85 & & \\
\hline 86 & 00000в26 & B1ECFFFF \\
\hline 87 & 00000 B 2 A & 6608 \\
\hline 88 & \(00000 \mathrm{B2C}\) & 296CFFFFFFFF \\
\hline 89 & 00000B32 & 6008 \\
\hline 90 & & \\
\hline 91 & 00000b34 & 06AC00000008 \\
\hline & & FFFF \\
\hline 92 & 00000B3C & 2610 \\
\hline 93 & 00000B3E & 024300FF \\
\hline 94 & 00000B42 & 3A03 \\
\hline 95 & 00000B44 & 4843 \\
\hline 96 & 00000B46 & 2643 \\
\hline 97 & 00000B48 & 068100000001 \\
\hline 98 & \(00000 \mathrm{B4E}\) & 1681 \\
\hline 99 & 000000b50 & 06420001 \\
\hline 100 & 00000B54 & 06440001 \\
\hline 101 & 00000B58 & B042 \\
\hline
\end{tabular}
\begin{tabular}{ccc} 
Source & & \\
& XREF & OUTPUT \\
& XREF & DLENGTH \\
& XREF & TBUFLEN
\end{tabular}
＊SUBROUTINE CALLS REFERENCE＊
\begin{tabular}{ll} 
XREF & STOP \\
XREF & NORINGS \\
XDEF & XMITDONE \\
XDEF & DATINTR \\
EQU & \＄3FFO \\
& \\
PROGRAM & \(* * *\)
\end{tabular}
＊＊＊MAIN PROGRAM
＊

SAVE OLD REGISTERS
DATINTR MOVEM．L AO
CLR．L DO
CLR．L1
CLR．L D2
\(\begin{array}{ll}\text { CLR．L } & \text { D5 }\end{array}\)

NEXTRNG
MOVE．W DLENGTH（A4），DO SUBI．W \＃OO，TRINGCNT（A4） BEQ NORINGS
SUBI．W \＃\＄01，TRINGCNT（A4 MOVE．L NEXTTRNG（A4），A0

CMPA．L TRNGBOT（A4），A0
BNE．S UPDATE
CLEAR OUT REG

MOVE．L TRNGBASE（A4），NEXTTRNG
IF NOT UPDATE AS USUAL
GET MESSAGE DATA SIZE
SEE IF THERE ARE TRANSMIT RINGS AVAILABLE IF NONE LEFT，GIVE ERROR F THERE ARE SOME，DECREMENT THE COUNT GET XMIT RING BASE ADDRESS

UPDATE ADDI．L \＃\＄08，NEXTTRNG（A4）
NOUP MOVE．L（A0），D3
ANDI．W 非\＄00FF，D3
MOVE．W D3，D5
SWAP D3 MOVE．L D3，A3
MOREDATA ADDI．L 非\＄01，D1
MOVE．B D1，（A3）
ADDI．W \＃\＄01，D2
ADDI．W 非\＄01，D4
ADDI．W
CMP．W

BRANCH TO NO UPDATE
UPDATE THE ADDRESS OF THE NEXT XMIT RING
GET XMIT BUFFER BASE ADD
LLEAR STATUS OUT OF REGISTER
STORE THE TMD1 WORD IN REG D5 FOR UPDATE
MOVE WORDS FOR 68000 COMPATIBILITY
MOVE XMIT BUFFER ADD．INTO AN ADD．REG GENERATE NEXT MESSAGE BYTE TO OUTPUT MOVE DATA BYTE INTO OUTPUT MEMORY LOCATION INCREMENT BYTE COUNT 1 （TOTAL WORD COUNT） INCREMENT BYTE COUNT 2 （BUFFER WORD COUNT） SEE IF THERE ARE MORE DATA WORDS TO OUTPU
\begin{tabular}{|c|c|c|c|c|c|c|}
\hline Line & S Location & Value & Source & & & \\
\hline 102 & 00000B5A & 670A & & BEQ.S & ENDPAC & IF NOT, THIS IS THE END OF THE PACKET \\
\hline 103 & 00000B5C & 0C44FFFF & & CMP.W & \#TBUFLEN, \({ }^{\text {d }}\) & If SO, SEE IF there is more buF Space left \\
\hline 104 & 00000B60 & 6718 & & BEQ. S & STARTPAC & IF NOT, GO CHECK IF this is the start of pac \\
\hline 105 & 00000B62 & 528B & & ADDQ.L & \#\$01, A3 & IF SO, INCREMENT BUFFER ADD \& GET NEXT WORD \\
\hline 106 & \(00000 \mathrm{B64}\) & 60E2 & & BRA.S & MOREDATA & GO GET ANOTHER WORD TO PUT INTO THE RHPFER \\
\hline \multicolumn{7}{|l|}{107} \\
\hline 108 & & & * CHECK IF & IF START & \& END BITS ARE SET * & \\
\hline \multicolumn{7}{|l|}{109} \\
\hline 110 & 00000B66 & 082C0002FFFF & ENDPAC & BTST.B & \#02,RINGSTAT(A4) & SEE If Start bit had been Set before \\
\hline 111 & 00000B6C & 6706 & & BEQ. S & BOTHBITS & IF NOT, SET BOTH START \& END OF PAC BITS IN TMD1 \\
\hline 112 & \(00000 \mathrm{B6E}\) & 00450100 & ENDBIT & ORI.W & \#\$0100,D5 & OTHERWISE SET ONLY THE END OF PACKET BIT \\
\hline 113 & 00000 B72 & 6018 & & BRA.S & TMDFIX & GO FINISH UP TRANSMIT DESCRIPTOR 1 \\
\hline 114 & 00000B74 & 00450200 & BOTHBITS & ORI.W & \#\$0200, D5 & SET END OF PACKET BIT IN TMD1 \\
\hline 115 & 00000 B78 & 60F4 & & BRA.S & ENDBIT & NOT GO SET END OF PACKET BIT \\
\hline 116 & 00000B7A & 082C0002FFFF & STARTPAC & BTST.B & \#02, RINGSTAT(A4) & SEE If Start bit had been Set before \\
\hline 117 & 00000B80 & 660A & & BNE.S & TMDFIX & IF SO GO FINISH OF TMD1 STATUS \\
\hline 118 & 00000B82 & 00450200 & & ORI.W & \#\$0200, D5 & If NOT SET Start of packet bit in tmd \\
\hline 119 & 00000B86 & 08EC0002FFFF & & BSET .B & \#02,RINGSTAT(A4) & SET THE Start status bit in the ringstatus \\
\hline \multicolumn{7}{|l|}{120 ( 120} \\
\hline 121 & & & * FIX UP & P THE TRA & ANSMIT DESCRIPTOR RINGS & * \\
\hline \multicolumn{7}{|l|}{122 ( 12} \\
\hline 123 & 00000B8C & 5888 & TMDFIX & ADDQ.L & \#04, A0 & GENERATE ADDRESS OF TMD2 \\
\hline 124 & 00000B8E & 0A44FFFF & & EORI.W & \#\$FFFF, D4 & TAKE 2'S COMPLEMENT OF WORD COUNT \\
\hline 125 & 00000 B92 & 06440001 & & ADDI.W & \#\$01, D4 & \\
\hline 126 & 00000B96 & 0044F000 & & ORI.W & \#\$F000,D4 & FORCE FOUR MSB TO ONES \\
\hline 127 & 00000b9A & 3084 & & MOVE.W & D4, (A0) & MOVE MESSAGE BYTE COUNT INTO TMD2 \\
\hline 128 & \(00000 \mathrm{B9C}\) & 4284 & & CLR.L & D4 & CLEAR OUT MESSAGE COUNT FOR NEXT BUFFER \\
\hline 129 & 0000089E & 5488 & & ADDQ .L & \#\$02,A0 & GENERATE ADDRESS OF TMD3 \\
\hline 130 & 00000 BAO & 30BC0000 & & MOVE.W & \#\$0000, (A0) & CLEAR OUT TMD3 \\
\hline 131 & 00000 BA 4 & 5988 & & SUBQ.L & \#104, A0 & generate address of tmd1 \\
\hline 132 & 00000BA6 & 00458000 & & ORI.W & \#\$8000,D5 & SET OWN BIT, GIVING OWNERSHIP TO LANCE \\
\hline 133 & 00000 BAA & 3085 & & MOVE.W & D5,(A0) & PUT TMD1 BACK INTO XMIT RING \\
\hline \multicolumn{7}{|l|}{134 ( 135} \\
\hline 135 & & & * CHECK & KO SEE & IF WE NEED TO GENERATE & ANOTHER MESSAGE BUFFER \\
\hline \multicolumn{7}{|l|}{136} \\
\hline 137 & 00000BAC & B042 & & CMP.W & D2, D0 & SEE IF THERE ARE MORE DATA WORDS TO OUTPUT \\
\hline 138 & 00000 BAE & 6600FF62 & & BNE & NEXTRNG & IF THERE ARE, SEE IF ANY BUFFER RINGS LEFT \\
\hline 139 & 00000BB2 & 08AC0002FFFF & & BCLR.B & \#02,RINGSTAT(A4) & CLEAR OUT the start of packet bit on ringstat \\
\hline \multicolumn{7}{|l|}{140 ( 10} \\
\hline 141 & 00000BB8 & 4CDFFFFF & XMITDONE & MOVEM. L & (A7) + , D0-D7/A0-A7 & RETRIVE OLD REGISTERS \\
\hline 142 & & & & & & \\
\hline 143 & 00000 BBC & 4E73 & & RTE & & RETURN FROM EXCEPTION PROCESSION \\
\hline 144 & 00000 BBE & 00000000 & & END & & \\
\hline
\end{tabular}
no errors detected.

Options in effect:

\section*{FEATURES}
\(\square\) Compatible with Ethernet and IEEE-802.3 Specifications
\(\square\) Crystal-controlled Manchester Encoder/Decoder
\(\square\) Manchester Decoder acquires clock and data within six-bit times with an accuracy of \(\pm 3 \mathrm{~ns}\).
\(\square\) Guaranteed carrier and collision detection squelch threshold limits
- Carrier/collision detected for inputs more negative than -275 mV
- No carrier/collision for inputs more positive than -175 mV
\(\square\) Input signal conditioning rejects transient noise
- Transients <10 ns for collision detector inputs
- Transients <20 ns for carrier detector inputs
\(\square\) Receiver decodes Manchester data with up to \(\pm 20\) ns clock jitter (at 10 MHz )
\(\square\) TTL-compatible host interface
\(\square\) Transmit oscillator accuracy \(\pm 0.01 \%\) (without adjustments)

\section*{GENERAL DESCRIPTION}

The MK68591/2 Serial Interface Adapter (SIA) is a Manchester Encoder/Decoder compatible with Ethernet and IEEE-802.3 specifications. In an Ethernet/IEEE-802.3 application, the MK68591/2 interfaces the MK68590 Local Area Network Controller for Ethernet (LANCE'M) to the Ethernet transceiver cable, acquires clock and data within 6 bit-times and decodes Manchester data up to \(\pm 20 \mathrm{~ns}\) phase jitter at 10 MHz . SIA provides both guaranteed signal threshold limits and transient noise suppression circuitry in both data and collision paths to minimize false start conditions.


Figure 1. Pin Assignments


Figure 2. Typical Ethernet Node


Figure 3. MK68591/2 Block Dlagram
high output. When there is no signal at Receive \(\pm\), RENA is low. Signals at Receive \(\pm\) meeting threshold and pulse width requirements will produce a logic high at RENA. When Receive \(\pm\) becomes idle, RENA returns to the low state synchronous with the rising edge of RCLK.

RCLK Receive Clock (output). A MOS/TTL output recovered clock. When there is no signal at Receive \(\pm\) and TEST is high, RCLK is low. RCLK is activated after the third negative data transition at Receive \(\pm\), and remains active until end of message. When TEST is low, RCLK is enabled.

\section*{PIN DESCRIPTION}

RENA Receive Enable (output). A TTL active
TX
Collision (output). A TTL active high output. Signals at the Collision \(\pm\) terminals meeting threshold and pulse width requirements will produce a logic high at CLSN output. When no signal is present at Collision \(\pm\), CLSN output will be low.

Receive Data (output). A MOS/TTL output, recovered data. When there is no signal at Receive \(\pm\) and TEST is high, RX is high. RX is actuated with RCLK and remains activated until end of message. During reception, RX is synchronous with RCLK and changes after the rising edge of RCLK.

TENA Transmit Enable (Input). TTL compatible input. Active high data encoder enable. Signals meeting setup and hold time to TCLK allow encoding of Manchester data from TX to Transmit + and Transmit -.
Transmit (input). TTL compatible input. When TENA is high, signals at TX meeting setup and hoid time to TLCK will be encoded as normal Manchester at Transmit + and Transmit -.

TX High: Transmit + is negative with respect to Transmit - for first half of data bit cell.

TX Low: Transmit + is positive with respect to Transmit - for first half of data bit cell.

Transmit Clock (output). MOS/TTL output. TCLK provides symmetrical high and low clock signals at data rate for reference timing of data to be encoded. It also provides clock signals for the controller chip (MK68590 LANCE) and an internal timing reference for receive path voltage controlled oscillators.

Transmit (outputs). A differential line output. This line pair is intended to operate into terminated transmission lines. For signals meeting setup and hold time to TCLK at TENA and TX. The Manchester clock and data are outputted at Transmit +/Transmit - . When operating into a \(78 \Omega\) terminated transmission line, signalling meets the required output
levels and skew for both Ethernet and IEEE-802.3 drop cables.
\begin{tabular}{|c|c|}
\hline Receive + Receive - & Receiver (inputs). A differential input. A pair of internally biased line receivers consisting of a carrier detect receiver with offset threshold and noise filtering to detect the signal, and a data recovery receiver with no offset for Manchester data decoding. \\
\hline Collision + Collision - & Collision (inputs). A differential input. An internally biased line receiver input with offset threshold and noise filtering. Signals at Collision \(\pm\) have no effect on data path functions. \\
\hline TSEL & \begin{tabular}{l}
Transmit Mode Select. An open collector output and sense amplifier input. \\
TSEL Low: Idle transmit state Transmit + is positive with respect to Transmit -.
\end{tabular} \\
\hline & TSEL High: Idle transmit state Transmit + and Transmit - are equal, providing "zero" differential to operate transformer coupled loads. \\
\hline
\end{tabular}

When connected with an RC network, TSEL is held low during transmission. At the end of transmission, the open collector output is disabled, allowing TSEL to rise and provide a smooth transmission from logic high to "zero" differential idle. Delay and output return to zero are externally controlled by the RC time constant at TSEL. (See Figure 9.)
\(X_{1}, X_{2} \quad\) Biased Crystal Oscillator. \(X_{1}\) is the input and \(X_{2}\) is the bypass port. When connected for crystal operation, the system clock which appears at TCLK is half the frequency of the crystal oscillator. \(\mathrm{X}_{1}\) may be driven from an external source of two times the data rate. In which case \(X_{2}\) should be left floating.

RF Frequency Setting Voltage Controlled Oscillator ( \(\mathbf{V}_{\mathbf{c o}}\) ) Loop Filter. This loop filter output is a reference voltage for the receive path phase detector. It also is a reference for timing noise immunity circuits in the collision and receive enable path. Nominal reference \(\mathrm{V}_{\text {co }}\) gain is 1.25 TCLK frequency \(\mathrm{MHz} / \mathrm{V}\).

Receive Path \(\mathbf{V}_{\text {co }}\) Phase Lock Loop Filter. This loop filter input is the con-
trol for receive path loop damping. Frequency of the receive \(\mathrm{V}_{\mathrm{CO}}\) is internally limited to transmit frequency \(\pm\) \(12 \%\). Nominal receive \(\mathrm{V}_{\mathrm{CO}}\) gain is 0.25 reference \(\mathrm{V}_{\mathrm{Co}}\) gain \(\mathrm{MHz} / \mathrm{V}\).

TEST \(\quad\) Test Control (input). A static input that is connected to \(\mathrm{V}_{\mathrm{CC}}\) for normal MK68591/2 operation and to ground for testing of receive path function. When TEST is grounded, RCLK and RX are enabled so that receive path loop may be functionally tested.
\(\mathrm{GND}_{1}\)
\(\mathrm{GND}_{2}\)
\(\mathrm{GND}_{3}\)
\(\mathbf{V}_{\mathrm{cc} 1}\)
\(\mathbf{V}_{\mathbf{C C 2}}\)
High Current Ground
Logic Ground
Voltage Controlled Oscillator Ground
High Current and Logic Supply
Voltage Controlled Oscillator Supply

\section*{FUNCTIONAL DESCRIPTION}

The MK68591/2 Serial Interface Adapter (SIA) has three basic functions. It is a Manchester Encoder/line driver in the transmit path, a Manchester Decoder with noise filtering and quick lock-on characteristics in the receive path, and a signal detect/converter ( 10 MHz differential to \(T T L\) ) in the collision path. In addition, the SIA provides the interface between the TTL logic environment of the LANCE and the differential signaling environment in the transceiver cable.

\section*{TRANSMIT PATH}

The transmit section encodes separate clock and NRZ* data input signals meeting the set up and hold time to TCLK at TENA and TX, into a standard Manchester II serial bit stream. The transmit outputs (Transmit + Transmit -) are designed to operate into terminated transmission lines. When operating into a \(78 \Omega\) terminated transmission line, signaling meets the required output levels and skew for both Ethernet and IEEE-802.3.

\section*{Transmitter Timing and Operation}

A 20 MHz fundamental mode crystal oscillator provides the basic timing reference in the SIA. It is divided by two to create the transmit clock reference (TCLK). Both 20 MHz and 10 MHz clocks are fed into the Manchester Encoder to generate the transitions in the encoded data stream. The 10 MHz clock, TCLK, is used by the SIA to internally synchronize transmit data (TX) and transmit

\footnotetext{
*Non-Return-to-Zero
}


Figure 4. Transmit Section
enable (TENA). TCLK is also used as a stable bit-rate clock by the receive section of the SIA and by other devices in the system (the MK68590 LANCE uses TCLK to drive its internal state machine). The oscillator may use an external 0.005\% crystal or an external TTL level input as a reference. Transmit accuracy of \(0.01 \%\) is achieved (no external adjustments are required).

TENA is activated when the first bit of data is made available on TX. As long as TENA remains high, signals at TX will be encoded as Manchester and will appear at Transmit + and Transmit -. When TENA goes low, the differential transmit outputs go to one of the two idle states defined below:
- TSEL High: The idle state of Transmit + / Transmit yields "zero" differential to operate transformer coupled loads (see Figure 14a).
- TSEL Low: In this idle state, Transmit + is positive to Transmit - yielding logical high (see Figure 14b).

\section*{RECEIVE PATH}

The principle function of the receiver is the separation of the Manchester encoded data stream into clock and NRZ data.

\section*{Input Signal Conditioning}

Before the data and clock can be separated, it must be determined whether there is "real" data or unwanted noise at the transceiver interface. The MK68591/2 SIA carrier detection receiver provides a static noise margin of -175 to -275 mV for received carrier detection. These DC thresholds assure that no signal more positive than -175 mV is ever decoded and that signals more negative than -275 mV are always decoded. Transient noise of less than 10 ns duration in the collision path and 20 ns duration in the data path are also rejected.

This signal conditioning prevents unwanted idle noise on the transceiver cable from causing "false starts" in
the receiver. This helps assure a valid response to "real" data.

The receiver section, shown in Figure 6, consists of two data paths. The receive data path is designed to be a zero threshold, high bandwidth receiver. The carrier detection receiver has an additional bias generator. Only data amplitudes larger than the bias level are interpreted as valid data. The noise rejection filter prevents noise transients of less than 20 ns from enabling the data receiver output. The collision detector similarly rejects noise transients of less than 10 ns .

\section*{Receiver Section Timing}

Receive Enable (RENA) is the "carrier present" indication established when a signal of sufficient amplitude ( \(\mathrm{V}_{\mathrm{IDC}}\) ) and duration ( \(\mathrm{t}_{\mathrm{RPWR}}\) ) is present at the receive inputs. Receive Clock (RCLK) and Receive Data (RX) become available after the third negative data transition


Figure 5. Receiver
at Receive +/ Receive - inputs, and stay active until the end of a packet. During reception, RX is synchronous with RCLK, changing after the rising edge of RCLK.

The receiver detects the end of a packet when the normal transition on the differential inputs cease. After the last low-to-high transition, RENA goes low and RCLK completes one last cycle, storing the last data bit. It then becomes and remains low (see Receive End of Packet Timing diagrams). When TEST is low, RCLK continues to run, tracking data (if available) or synchronizes with TCLK.

\section*{Receive Clock Control}

To insure quick capture of incoming data, the receiver phase-locked-loop is frequency locked to the transmit oscillator and it phase locks to incoming data edges. Clock and data are available within 6 bit times (accurate to within \(\pm 3 \mathrm{~ns}\) ). The SIA will decode jittered data of up to \(\pm 20 \mathrm{~ns}\) (see Figure 7).


Figure 6. Receiver Section Detail

\section*{Differential I/O Terminations}

The differential input for the Manchester data (receive \(\pm\) ) is externally terminated by two \(40.2 \Omega \pm 1 \%\) resistors and one optional common mode bypass capacitor. The differential input impedance \(Z_{\text {IDF }}\) and the common mode input \(Z_{I C M}\) are specified so that the Ethernet specification for cable termination impedance is met using standard \(1 \%\) resistor terminators. The Collision \(\pm\) differential input is terminated in exactly the same way as the receive input (see Figure 8).

\section*{Collision Detection}

The Ethernet Transceiver detects collisions on the Ethernet and generates a 10 MHz signal on the transceiver cable (Collision \(+/\) Collision -). This collision signal passes through an input stage which assures signal levels and pulse duration. When the signal is detected by the SIA, the SIA sets the CLSN line high. This condition continues for approximately 190ns after the last low-to-high transition on Collision \(+/\) Collision -.

\section*{APPLICATION RECOMMENDATIONS}

The differential input and output pins should be transformer coupled to meet the IEEE 802.316 volt fault tolerance specifications.

This device is not recommended for operation in wire wrapped boards.

This device should be handled with care to avoid electro-static-discharge (ESD) failures. Although this is
a bipolar device, serial input and output circuits are designed to meet the IEEE 802.3 specifications and cannot be protected against ESD without affecting the performance of the device.


Figure 7. Maximum Jitter Impact On Sampling


NOTES:
1. Connect \(R_{1}, R_{2}, C_{1}\) for 0 differential nontransmit. Connect to ground for logic 1 differential nontransmit. (See Figure 9.)
2. Pin 20 shown for normal device operation.
3. Nodes A and B may be connected directly to ground for proper decoder operations, or to the common mode bypass \(\mathrm{C}_{4}\) and \(\mathrm{C}_{5}\). Some direct coupled transceivers require \(\mathrm{C}_{4}\) and \(\mathrm{C}_{5}\) to ground for proper operation.

Figure 8. MK68591/2 External Component Diagram


Figure 9. Transmit Mode Select (TSEL) Connection
ABSOLUTE MAXIMUM RATINGS*Storage Temperature-65 to \(+150^{\circ} \mathrm{C}\)
Temperature (Ambient) Under Bias ..... 0 to \(70^{\circ} \mathrm{C}\)
Supply Voltage to Ground Potential Continuous ..... \(+7.0 \mathrm{~V}\)
DC Voltage Applied to Outputs for High Output State ..... -0.5 to \(+V_{\text {CC }}\) max
DC Input Voltage (Logic Inputs) ..... \(+5.5 \mathrm{~V}\)
DC Input Voltage (Receive/Collision) ..... -6 to +6 V
Transmit \(\pm\) Output Current ..... -50 to +5 mA
DC Output Current, Into Outputs ..... 100 mA
DC Input Current (Logic Inputs) ..... \(\pm 30 \mathrm{~mA}\)
"Stresses above those listed under "Absoiute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operationof the device at these or any other condition above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximumrating conditions for extended periods may affect device reliability.

DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE The following conditions apply unless otherwise specified:
\(\mathrm{T}_{\mathrm{A}}=0\) to \(70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10\) percent, \(\mathrm{MIN}=4.5 \mathrm{~V}, \mathrm{MAX}=5.5 \mathrm{~V}\), period of crystal oscillator \(\left(\mathrm{T}_{\mathrm{OSC}}\right)=50 \mathrm{~ns}\)
\begin{tabular}{|c|c|c|c|c|c|c|c|}
\hline Parameters & \multicolumn{2}{|l|}{Description} & Test Conditions & Min & Typ & Max & Units \\
\hline \(\mathrm{V}_{\mathrm{OH}}\) & \multicolumn{2}{|l|}{Output High Voltage RX, RENA, CLSN, TCLK, RCLK} & \(\mathrm{I}^{\mathrm{OH}}=-1.0 \mathrm{~mA}\) & 2.4 & 3.4 & & V \\
\hline \multirow[t]{2}{*}{\(\mathrm{V}_{\mathrm{OL}}\)} & \multicolumn{2}{|l|}{\multirow[t]{2}{*}{Output Low Voltage ACLK, TCLK, RENA, RX, CLSN, TSEL}} & \(\mathrm{I}_{\mathrm{OL}}=16 \mathrm{~mA}\), & & 0.36 & 0.5 & V \\
\hline & & & \(\mathrm{I}_{\mathrm{OL}}=1 \mathrm{~mA}\) & & 0.25 & 0.4 & \\
\hline \multirow[t]{2}{*}{\(V_{O D}\)} & \multirow[t]{2}{*}{Differential Output Voltage (Transmit +) - (Transmit -)} & \(\mathrm{V}_{0}\) & \(\mathrm{R}_{\mathrm{L}}=78 \Omega\) & 550 & 670 & 770 & mV \\
\hline & & \(\bar{V}_{0}\) & Figure 19 & -550 & -670 & -770 & \\
\hline \(V_{\text {OD OFF }}\) & \multicolumn{2}{|l|}{Transmit Differential Output Idle Voltage} & \multirow[t]{2}{*}{\(R_{\mathrm{L}}=78 \Omega\) Figure 19 TSEL \(=\) HIGH} & -20 & 0.5 & 20 & mV \\
\hline IOD OFF & \multicolumn{2}{|l|}{Transmit Differential Output Idle Current} & & -0.5 & \(\pm 0.1\) & 0.5 & mA \\
\hline \(\mathrm{V}_{\text {CMT }}\) & \multicolumn{2}{|l|}{Common Mode Output Transmit Voltage} & \multirow[t]{2}{*}{Figure 19
\[
R_{L}=78 \Omega
\]} & 0 & 2.5 & 5 & V \\
\hline \(\mathrm{V}_{\text {ODI }}\) & \multicolumn{2}{|l|}{Differential Output Voltage Imbalance (Transmit \(\pm\) ) \(\left|\left|V_{0}\right|-\left|\bar{V}_{0}\right|\right|\)} & & & 5 & 20 & mV \\
\hline \(\mathrm{V}_{\text {IH }}\) & \multicolumn{2}{|l|}{Input High Voltage TTL} & & 2.0 & & & V \\
\hline \(\mathrm{IIH}^{\text {H }}\) & \multicolumn{2}{|l|}{Input High Current TTL} & \(\mathrm{V}_{\mathrm{CC}}=\mathrm{Max}, \mathrm{V}_{\mathrm{IN}}=2.7 \mathrm{~V}\) & & & +50 & \(\mu \mathrm{A}\) \\
\hline \(\mathrm{V}_{\text {IL }}\) & \multicolumn{2}{|l|}{Input Low Voltage TTL} & & & & 0.8 & V \\
\hline IIL & \multicolumn{2}{|l|}{Input Low Current TTL} & \(\mathrm{V}_{\mathrm{CC}}=\mathrm{Max}, \mathrm{V}_{\mathrm{IN}}=0.4 \mathrm{~V}\) & & -270 & -400 & \(\mu \mathrm{A}\) \\
\hline \(V_{\text {IRD }}\) & \multicolumn{2}{|l|}{Differential Input Threshold (Rec Data)} & Figure 20 & -25 & 0 & +25 & mV \\
\hline \(V_{\text {IDC }}\) & \multicolumn{2}{|l|}{Differential Input Threshold (Carrier/Collision \(\pm\) )} & Figure 20 & -175 & -225 & -275 & mV \\
\hline \multirow[t]{2}{*}{\({ }^{1} \mathrm{Cc}\)} & \multicolumn{2}{|l|}{\multirow[t]{2}{*}{Power Supply Current}} & \({ }^{\mathrm{t}} \mathrm{OSC}=50 \mathrm{~ns}\) & & 125 & 180 & mA \\
\hline & & & \(\mathrm{t}_{\mathrm{OSC}}=50 \mathrm{~ns}, \mathrm{~T}_{\mathrm{A}}=\mathrm{Max}\) & & & 160 & \\
\hline \(\mathrm{V}_{\text {IB }}\) & \multicolumn{2}{|l|}{Input Breakdown Voltage \(\mathrm{V}_{1}=+5.5\) (TX, TENA, TEST)} & \(\mathrm{I}_{1}=1 \mathrm{~mA}\) & 5.5 & & & V \\
\hline \(V_{\text {IC }}\) & \multicolumn{2}{|l|}{Input Clamp Voltage} & \(\mathrm{I}_{\mathrm{I}}=-18 \mathrm{~mA}\) & & & -1.2 & V \\
\hline ISCO & \multicolumn{2}{|l|}{RX, TCLK, CLSN, RENA, RCLK Short Circuit Current} & & -40 & -80 & -150 & mA \\
\hline R IDF & \multicolumn{2}{|l|}{Differential Input Resistance} & \(\mathrm{V}_{\mathrm{CC}}=0\) to Max & 6k & 8.4k & 13k & ohm \\
\hline RICM & \multicolumn{2}{|l|}{Common Mode Input Resistance} & \(\mathrm{V}_{\mathrm{CC}}=0\) to Max & 1.5k & 2.1k & 7.5k & ohm \\
\hline \(V_{\text {ICM }}\) & \multicolumn{2}{|l|}{Receive and Collision Input Bias Voltage} & \(\mathrm{I}_{\mathbb{N}}=0\) & 1.5 & 3.5 & 4.2 & V \\
\hline IILD & \multicolumn{2}{|l|}{Receive and Collision Input Low Curent} & \(\mathrm{V}_{\mathrm{IN}}=-1 \mathrm{~V}\) & -0.6 & -1.06 & -1.64 & mA \\
\hline \({ }^{1} \mathrm{IHD}\) & \multicolumn{2}{|l|}{Receive and Collision Input High Current} & \(\mathrm{V}_{1 \mathrm{~N}}=6 \mathrm{~V}\) & +0.4 & +0.6 & +1.10 & mA \\
\hline \(\mathrm{I}_{1 \mathrm{HZ}}\) & \multicolumn{2}{|l|}{Receive and Collision Input High Current} & \(\mathrm{V}_{\mathrm{CC}}=0, \mathrm{~V}_{\mathrm{IN}}=+6 \mathrm{~V}\) & 0.4 & 1.28 & 1.86 & mA \\
\hline
\end{tabular}

SWITCHING CHARACTERISTICS OVER OPERATING RANGE The following conditions apply unless otherwise specified: \(\mathrm{T}_{\mathrm{A}}=0\) to \(70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10\) percent, \(\mathrm{MIN}=4.5 \mathrm{~V}, \mathrm{MAX}=5.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{OSC}}=50 \mathrm{~ns}\)
\begin{tabular}{|c|c|c|c|c|c|c|c|c|}
\hline \# & Signal & Parameters & Description & Test Conditions & Min & Typ & Max & Units \\
\hline \multicolumn{9}{|l|}{RECEIVER SPECIFICATION} \\
\hline 1 & RCLK & \(\mathrm{t}_{\text {RCT }}\) & RCLK Cycle Time & \multirow{9}{*}{\(C_{L}=50 \mathrm{pF}\) Figure 17a (See note)} & 85 & 100 & 118 & ns \\
\hline 2 & RCLK & \(\mathrm{t}_{\mathrm{RCH}}\) & RCLK High Time & & 38 & 50 & & ns \\
\hline 3 & RCLK & \({ }^{\text {treL }}\) & RCLK Low Time & & 38 & 50 & & ns \\
\hline 4 & RCLK & \(t_{\text {RCR }}\) & RCLK Rise Time & & & 2.5 & 8 & ns \\
\hline 5 & RCLK & \(\mathrm{t}_{\text {RCF }}\) & RCLK Fall Time & & & 2.5 & 8 & ns \\
\hline 6 & RX & \(t_{\text {RDR }}\) & RX Rise Time & & & 2.5 & 8 & ns \\
\hline 7 & RX & \({ }^{\text {tr }}\) R \({ }^{\text {r }}\) & RX Fall Time & & & 2.5 & 8 & ns \\
\hline 8 & RX & \(t_{\text {RDH }}\) & RX Hold Time (RCLK to RX Change) & & 5 & 8 & & ns \\
\hline 9 & RX & \({ }^{\text {t RDS }}\) & RX Prop Delay (RCLK to RX Stable) & & & 8 & 25 & ns \\
\hline 10 & RENA & \({ }^{\text {t }}\) DPH & RENA Turn-On Delay (VIDC Max on Receive \(\pm\) to RENA \(_{H}\) ) & Figures 10, 16a, and 20 & & 50 & 80 & ns \\
\hline 11 & RENA & \({ }^{\text {t }}\) DPO & RENA Turn-Off Delay (VIDC Min on Receive \(\pm\) to RENA \({ }_{L}\) ) & Figures 11 and 20 & & 265 & 300 & ns \\
\hline 12 & RENA & \({ }^{\text {t }}\) DPL & RENA Low Time & Figure 11 & 120 & 200 & & ns \\
\hline 13 & Rec \(\pm\) & \({ }^{\text {t }}\) RPWR & Receive \(\pm\) Input Pulse Width to Reject (Input < \(\mathrm{V}_{\text {IDC }}\) Min) & Figures 16a and 20 & & 30 & 20 & ns \\
\hline 14 & Rec \(\pm\) & \({ }^{\text {tr }}\) RWO & \[
\begin{array}{|l}
\text { Receive } \pm \text { Input Pulse Width to Turn- } \\
\text { On (Input }>\mathrm{V}_{\text {IDC }} \text { Max) } \\
\hline
\end{array}
\] & Figures 16a and 20 & 45 & 30 & & ns \\
\hline 15 & RCLK & \({ }_{\text {t }}^{\text {RLT }}\) & Decoder Acquisition Time & Figure 10 & & 390 & 450 & ns \\
\hline
\end{tabular}

\section*{COLLISION SPECIFICATION}
\begin{tabular}{|c|c|c|c|}
\hline 16 & Coll \(\pm 0\) & \({ }^{\text {t }}\) CPWR & Collision Input Pulse Width to Reject (Input < \(\mathrm{V}_{\text {IDC }}\) Min) \\
\hline 17 & Coll \(\pm\) & \({ }^{\text {t }}\) CPWO & Collision Input Pulse Width to TurnOn (Collision \(\pm\) Exceeds \(\mathrm{VIDC}^{\text {Max }}\) ) \\
\hline 18 & Coll \(\pm\) & \({ }^{\text {t }}\) CPWE & Collision Input to Turn-Off CLSN (Input < \(\mathrm{V}_{\text {IDC }}\) Max) \\
\hline 19 & Coll \(\pm\) & \({ }^{\text {t }}\) CPWN & Collision Input to Not Turn-Off CLSN (Input > V \({ }_{\text {IDC }}\) Min) \\
\hline 20 & CLSN & \({ }^{\text {t }} \mathrm{CPH}\) & CLSN Turn-On Delay (VIDC Max on Collision \(\pm\) to CLSN \(_{\mathrm{H}}\) ) \\
\hline 21 & CLSN & \({ }^{\text {t }} \mathrm{CPO}\) & CLSN Turn-Off Delay (VIDC Min on Collision \(\pm\) to \(C L S N_{L}\) ) \\
\hline
\end{tabular}
\begin{tabular}{|l|c|c|c|c|}
\multirow{3}{*}{ Figures 16b and 20 } & & 18 & 10 & ns \\
\cline { 2 - 5 } & 26 & 18 & & ns \\
\cline { 2 - 5 } & 80 & 117 & & ns \\
\cline { 2 - 5 } & & 117 & 160 & ns \\
\hline \multirow{2}{*}{ Figures 15, 16b, and 20 } & & 33 & 50 & ns \\
\cline { 2 - 5 } & & 133 & 160 & ns \\
\hline
\end{tabular}

TRANSMITTER SPECIFICATION
\begin{tabular}{|c|c|c|c|c|c|c|c|c|}
\hline 22 & TCLK & \({ }^{\text {t }}\) TCL & TCLK Low Time & \multirow{4}{*}{\[
\begin{aligned}
& \text { tosc }=50 \mathrm{~ns} \\
& \text { Figures } 17 \mathrm{~b} \text { and } 18
\end{aligned}
\]} & 45 & 50 & 55 & ns \\
\hline 23 & TCLK & \({ }_{\text {t }}\) & TCLK High Time & & 45 & 50 & 55 & ns \\
\hline 24 & TCLK & \({ }^{\text {t }}\) TCR & TCLK Rise Time & & & 2.5 & 8 & ns \\
\hline 25 & TCLK & \({ }^{\text {t }}\) TCF & TCLK Fall Time & & & 2.5 & 8 & ns \\
\hline 26 & TX, TENA & \({ }^{\text {t }}\) TDS, \({ }^{\text {t TES }}\) & TX and TENA Setup Time to TCLK & \multirow[t]{2}{*}{Figures 13, 14a, 14b, and} & 5 & 1.1 & & ns \\
\hline 27 & TX, TENA & \({ }^{\text {T TDH, }}\) ' \({ }^{\text {TEEH }}\) & TX and TENA Hold Time to TCLK & & 5 & -1.1 & & ns \\
\hline 28 & TX \(\pm\) & \({ }^{\text {to }}\) toce & Transmit \(\pm\) Output, (Bit Cell Center to Edge) & \multirow[t]{2}{*}{Figures 14a, 14b, and 19} & 49.5 & 50 & 50.5 & ns \\
\hline 29 & TCLK & \({ }^{\text {tob }}\) & TCLK High to Transmit \(\pm\) Output & & & 80 & 100 & ns \\
\hline 30 & TX \(\pm\) & \({ }^{\text {T TOR }}\) & Transmit \(\pm\) Output Rise Time & \multirow[t]{2}{*}{20 through 80 percent Figure 19} & & 2 & 4 & ns \\
\hline 31 & TX \(\pm\) & \({ }^{\text {t }}\) TOF & Transmit \(\pm\) Output Fall Time & & & 2 & 4 & ns \\
\hline 32 & TX \(\pm\) & \(V_{\text {OD }}\) & Undershoot Voltage at Zero Differential Point on Transmit Return to Zero (End of Message) & Figure 14a & & & -100 & mV \\
\hline
\end{tabular}

NOTE:
Assumes equal capacitance loading on RCLK and RX.

* PULSE WIDTH OF \(\geq 45 \mathrm{~ns}\) IS ALWAYS RECOGNIZED. HOWEVER, PULSE WIDTH OF \(\leq 20 \mathrm{~ns}\) IS REJECTED.

Figure 10. Receiver Timing - Start of Packet


Figure 11. Receiver Timing - End of Packet (Last Bit = 0)


Figure 12. Receiver Timing - End of Packet (Last Bit = 1)


Figure 13. Transmitter Timing - Start of Transmission (TSEL Low, TSEL High)


Figure 14a. Transmitter Timing - End of Transmission (TSEL High)


Figure 14b. Transmitter Timing - End of Transmission (TSEL Low)

* PULSE WIDTH OF -26 ns IS GUARANTEED TO BE RECOGNIZED: HOWEVER, PULSE WIDTH OF \(\leq 10 \mathrm{~ns}\) IS REJECTED

Figure 15. Collision Timing


Figure 16a. Receive \(\pm\) Input Pulse Width Timing
Figure 16b. Collision \(\pm\) Input Pulse Width Timing


Figure 17a. RCLK and RX Timing
Figure 17b. TCLK and TX Timing


Figure 18. Test Load For RX, RENA, and TCLK
Figure 19. Transmit \(\pm\) Output Test Circuit


Figure 20. Receive \(\pm\) and Collision \(\pm\) Input Test Circuit

\section*{MK68591 (600 mil)}


\section*{Ceramic Dual-In-Line Package ( P )}

24 Pin

\section*{MK68592 (300 mil)}


Cerdip Hermetic Package (J) 24 Pin


NOTES
1. OVERALL LENGTH INCLUDES 010 IN.
2. PACKAGE STANDOFF TO BE MEASURED
3. THE MAXIMUM LIMIT SHALL BE INCREASED BY 003 IN. WHEN
SOLDER LEAD FINISH IS SPECIFIED.
\begin{tabular}{|c|c|c|c|}
\hline \multirow{2}{*}{ DIM } & \multicolumn{2}{|c|}{ INCHES } & \multirow{2}{*}{ NOTES } \\
\cline { 2 - 4 } & MIN & MAX & \\
\hline A & - & .210 & 2 \\
\hline A1 & .015 & - & 2 \\
\hline A2 & .120 & .140 & \\
\hline B & .015 & .021 & 3 \\
\hline B1 & .050 & .070 & \\
\hline C & .008 & .012 & 3 \\
\hline D & 1.220 & 1.250 & 1 \\
\hline D1 & .060 & .075 & \\
\hline E & .300 & .325 & \\
\hline E1 & .240 & .270 & \\
\hline E1 & .090 & .110 & \\
\hline eA & .300 & .400 & \\
\hline L & .120 & - & \\
\hline
\end{tabular}

Plastic Package ( N )
24 Pin

COMPONENTS

\section*{FEATURES}
\(\square\) Complete Hub Logic device which conforms to StarLAN specification.
\(\square\) Supports Multi-point extension (MPE).Auto compensation for wiring reversal.
\(\square 12\) port HUB.
\(\square\) Optional retime circuit.
\(\square\) Cascadable. Two levels may be cascaded and still appear to the network as one yielding up to a 121 port HUB.Supports up to a 10 layer network.Auto preamble generation to eliminate bit loss.
\(\square\) Selectable active carrier polarity sense.
\(\square\) Jabber function isolates network failures.
\(\square\) Optional minimum frame length enforcement.
\(\square\) Collision detection:
- multiple inputs
- missing mid-bit transition
- transitions too close together
- transitions too far apart
- AT\&T release 1 collision presence signal.
\(\square\) Digital phase lock loop.
\(\square\) 6X clock yields 162 nS jitter tolerance.
\(\square\) Transmit Data Trailer enforcement.
\(\square\) Input protection at end of frame ( \(20 \mu \mathrm{~S}\) ).
\(\square\) Pin selectable high-end HUB versus intermediate HUB.
\(\square\) Optional internal pulse stretcher for carrier sense squelch.

UPLINK and DOWNLINK active status outputs.

\footnotetext{
*NOTE: Crystal inputs have CMOS thresholds.
}


Figure 1. MK5030 Pin Assignment
\(\square\) UPLINK and DOWNLINK collision status outputs.
\(\square\) Per port jabber status output.
\(\square\) On chip crystal oscillator circuitry.
\(\square 35 \mathrm{~mW}\) typical power dissipation.
\(\square\) CMOS technology.
\(\square 48\) pin DIP.
\(\square\) Single 5 -volt supply.
\(\square\) All inputs and outputs TTL compatible.*
\(\square\) Industrial version available.

\section*{GENERAL DESCRIPTION}

The MK5030-HUB is a 48 pin CMOS VLSI device that simplifies the design and implementation of a StarLAN compatible HUB. This chip provides all the digital logic necessary in a HUB.

PIN DESCRIPTION:
X1, X2

OCLK

C0-C11 Schmitt inputs. Carrier sense inputs. Active state is selectable. Refer to MODE4 below.

D0-D11 Inputs. Received data streams.
\(\overline{U X D} \quad\) Output. UPLINK data stream to the next UPPER HUB, if any, in the network hierarchy.
\(\overline{U X E N} \quad\) Output. UPLINK transmit enable indicating that \(\overline{U X D}\) contains valid data.
\(\overline{\mathrm{DXD}} \quad\) Output. Downlink data stream to all ports. If MODE1 \(=1\), then this data stream is derived from Port 11. If MODE1 \(=0\) then this data stream is identical to \(\overline{U X D}\).
\(\overline{\text { DXEN }} \quad\) Output. Downlink transmit enable to all ports. If MODE1 \(=1\), then this data stream is derived from Port 11. If MODE1 \(=0\), then this data stream is identical to UXEN.

MODEO Input. Testmode. Should be tied high for normal operation. Testmode is useful only for semiconductor device production test.

MODE1 Input. If MODE1 \(=1\), then the chip is an intermediate hub; and C0-10/D0-10 inputs will be used as UPLINK inputs and C11/D11 as the DOWNLINK input. If MODE1 \(=0\), then the chip is a high-end hub; C0-11/D0-11 inputs will be used as UPLINK inputs and DOWNLINK outputs ( \(\overline{\mathrm{DXD}}, \overline{\mathrm{DXEN}}\) ) will internally be connected to the UPLINK outputs ( \(\overline{U X D}\), \(\overline{U X E N}\) ). See Figure 5.

MODE2 Inputs. If MODE2 \(=0\), then the input carriers have been externally stretched and no internal stretcher is desired. This stretcher is required as part of the
squelch function. Refer to Figure 2. If MODE2 \(=1\), then the input carriers are threshold set off the incoming data stream and an internal pulse stretcher must be used. With MODE2 \(=1\), users do not need to use one-shots externally for each port.

MODE3

MODE4

MODE5

MODE6
Input. If MODE \(6=1\), then minimum frame length of 96 bits is enforced. If MODE6 \(=0\), then no minimum frame length is enforced.

RESET Schmitt input. Active low. A low causes the device to reset. Input must be high for normal operation.
\(\overline{\text { LEDEN }} \quad\) Input/output open drain. If \(\overline{\text { LEDEN }}\) is externally connected to GND, then the LED (0-3) provide static status information. Otherwise, LEDEN should be pulled high through a 2 K ohm pullup resistor and LED ( \(0-3\) ) will provide an ID of an internal status monitoring point and will pull \(\overline{\text { LEDEN }}\) low if that monitoring point is active. This allows connection of a single external multiplexer to drive indicating devices. Refer to Figure 4.

LEDO-LED3 Output. If LEDEN is connected to GND:
LEDO UPLINK transmit enabled
LED1 UPLINK collision sense
LED2 DOWNLINK transmit
enabled
LED3 DOWNLINK collision sense.
If \(\overline{\text { LEDEN }}\) is not connected to GND, then \(\overline{\text { LEDEN }}=0\) indicates that the LED ( \(0-3\) ) specified function is active:
\begin{tabular}{|c|c|c|c|c|c|c|c|}
\hline LED3 & LED2 & LED1 & LEDO & \multicolumn{2}{|l|}{DESCRIPTION} & \(\overline{\text { LEDEN }}=0\) & \(\overline{\text { LEDEN }}=1\) \\
\hline 0 & 0 & 0 & 0 & PORT 0 & jabber & active & inactive \\
\hline 0 & 0 & 0 & 1 & PORT 1 & jabber & active & inactive \\
\hline 0 & 0 & 1 & 0 & PORT 2 & jabber & active & inactive \\
\hline 0 & 0 & 1 & , & PORT 3 & jabber & active & inactive \\
\hline 0 & 1 & 0 & 0 & PORT 4 & jabber & active & inactive \\
\hline 0 & 1 & 0 & 1 & PORT 5 & jabber & active & inactive \\
\hline 0 & 1 & 1 & 0 & PORT 6 & jabber & active & inactive \\
\hline 0 & 1 & 1 & 1 & PORT 7 & jabber & active & inactive \\
\hline 1 & 0 & 0 & 0 & PORT 8 & jabber & active & inactive \\
\hline 1 & 0 & 0 & 1 & PORT 9 & jabber & active & inactive \\
\hline 1 & 0 & 1 & 0 & PORT 10 & jabber & active & inactive \\
\hline 1 & 0 & 1 & 1 & PORT 11 & jabber & active & inactive \\
\hline 1 & 1 & 0 & 0 & UPLINK & & inactive & active \\
\hline 1 & 1 & 0 & 1 & UPLINK & sion & yes & no \\
\hline 1 & 1 & 1 & 0 & DOWNLINK & & inactive & active \\
\hline 1 & 1 & 1 & 1 & DOWNLIN & collision & yes & no \\
\hline
\end{tabular}

NOTE: 1. UPLINK and DOWNLINK status outputs are normally on and will blink off for 147 mS when a frame is transmitted. LED on-time of 147 mS is guaranteed between each off blink.
2. UPLINK and DOWLINK collision outputs are normally off and will blink on for 147 ms when a collision is detected. LED off time of 147 ms is guaranteed between each on blink.

VCC Power supply pin. +5 VDC \(\pm 5 \%\)

GND Ground. O VDC.


EXTERNAL SQUELCH


INTERNAL SQUELCH

Figure 2. Internal Versus External Time Squelch


TO DTE'S OR LOWER LEVEL HUBS

NOTE: Sublevels A and B may either be on same circuit board or on separate
boards located in close proximity.

Figure 3. Example Showing Retime and No-Retime Modes


STATIC DISPLAY W/O JABBER DISPLAY

SCAN DISPLAY W/JABBER DISPLAY

Figure 4. Status Display Modes

\section*{Overview of Circuit Description}

The MK5030 HUB chip consists of three sub-modules: the uplink, the downlink, and the status display module.

The uplink module multiplexes twelve inputs from stations and/or "lower" HUBS (see Fig. 3) and retimes, if enabled, the multiplexed data to remove jitter. The uplink also handles several optional features including retiming, disabled auto-preamble generation, and collision detection/transmission. Refer to Figure 5, MK5030 HUB Block Diagram.

The downlink module is used only in the intermediate mode, and is nearly identical to the uplink (see Fig. 5).

The status display modules provide either static or scanned display of the line activity, detected collisions,
and "jabbed" inputs.

\section*{The Uplink Module}

The uplink module has a carrier processor which performs the following:
- Detects carrier and outputs a carrier presence signal.
- Detects collision and outputs a collision presence signal.
- Will ignore one, or more, inputs by the jabber or protection time functions.
- Provides time domain filtering to improve noise tolerance on carrier inputs.
- When in the retime mode:
- Automatically compensates for wiring reversal.
- Recovers clock using a DPLL (for internal HUB chip use only).
- Passes data through a serial 9 bit FIFO buffer.
- When in minimum frame length mode, the frame length is guaranteed to be greater than 96 bits.
- Will perform Automatic Preamble Generation (APG) if the optional APG is selected.
- Detects end-of-frame using the DPLL.
- When NOT in the retime mode, the DPLL, APG, and FIFO are bypassed, and the output is taken from the selected input without any flip-flop delays (gate delays only). Also, automatic compensation for wiring reversal is disabled when not in retime mode.

\section*{Carrier and Data Inputs}

When an input has a signal present, the carrier will be detected on the appropriate pin (C0-C11). The carrier input is user selected for either external squelch (with external one-shots) or internal squelch (a \(2 \mu \mathrm{~S}\) pulse stretcher is added by the HUB chip). MODE2 \(=0\) selects external squelch, and MODE2 \(=1\) selects internal.

Note, a carrier input must be active for at least three clock samples for it to be recognized by the chip. Any isolated pulse less than three clock samples wide will be ignored. However, when using internal carrier squelch, the carrier must be active for at least one clock sample time every \(2 \mu\) S to be considered valid beyond the initial carrier recognition. When not using internal squelch, the carrier must be active during the entire frame to avoid data loss. Ignoring carrier spikes provides extra noise protection and is also referred to as time domain filtering (TDF).

\section*{Retime Mode}

The selected valid data input is fed to a digital phase locked loop (DPLL). The DPLL is implemented with a counter which clears on each transition. This gives a jitter tolerance of 162 ns peak to peak ( 83 ns peak). This is \(40 \%\) more tolerance than required by the StarLAN specification.

The valid input is passed through a 9 bit FIFO. Output from the FIFO is prevented until the FIFO is 4 bits full. This is called the 4 bit watermark, and gives the FIFO 4 bits of elasticity which is more than sufficient to absorb the allowable \(0.01 \%\) clock tolerance.

\section*{Automatic Preamble Generator}

If APG is enabled, preamble generation at the outputs \(\overline{\mathrm{DXD}}\) and \(\overline{\mathrm{UXD}}\) is started as soon as the DPLL acquires lock. When the FIFO reaches the 4 bit watermark, the output data are taken from the FIFO. The APG keeps the preamble from "shrinking" as a frame is passed from HUB to HUB. Without APG, a HUB chip will lose an average of 2 preamble bits, but with APG, an average of 2 preamble bits are gained. This two bit gain should be taken into account by system designers.

\section*{Automatic Compensation For Wiring Reversal}

When installing twisted pair telephone wiring, it is often difficult and expensive to maintain proper polarity on the wire pairs. The MK5030 will automatically compensate for this reversal on a per port basis. Any frame that is received with inverse polarity will be detected and will be transmitted on the \(\overline{\mathrm{DXD}}\) and \(\overline{\mathrm{UXD}}\) pins with the correct polarity. This polarity compensation is active only while in the retime mode (MODE3 \(=1\) ).

\section*{Minimum Frame Length Enforcement}

When minimum frame length enforcement (FLE) is enabled (MODE \(6=1\) ) and the MK5030 is in retime mode, the input carrier is assumed to be valid for at least 96 bit times. If either the incoming carrier goes inactive or EOF is detected prior to 96 bit times, the MK5030 will send collision presence (CP) for the remainder of the 96 bit times. This feature is important in multi-port environments where signal superposition may cause early carrier dropout. NOTE: IEEE standards committee is, at this printing, still defining FLE. The actual length guaranteed is subject to change.

\section*{No-Retime Mode}

If the retime mode is disabled, then the DPLL, FIFO, and APG are bypassed. The outputs, \(\overline{\mathrm{DXD}}\) and \(\overline{\mathrm{UXD}}\), are taken from the selected input without clocked delays (i.e., flip-flops). There are gate delays only. End-offrame is detected by a counter instead of the DPLL. The advantage of the no-retime mode is that two HUBs cascaded together will appear to the network as one. See Fig. 3. In no-retime mode, an average of 2 bits will be lost as outputs are enabled after the first rising edge of the incoming data.

\section*{Protection Time}

At the end of each frame, all carrier inputs are ignored for \(20 \mu \mathrm{~S}\). This is called the protection time and insures immunity to post end-of-frame spikes caused by transformer coupling.

\section*{Collision}

A collision is defined when any one of the following five conditions exists: a. Multiple carrier inputs; b. Manchester code violations; c. FIFO underflow/overflow exception. d. PLL lock acquisition timeout; e. frame length violation. An IEEE defined collision presence (CP) code is placed on the UXD output. The starting point of the CP sequence is adjusted to allow faster CP detection by the remote station or HUB. The HUB chip is fully upward compatible with the existing AT\&T release 1 CP signal. NOTE: b, c, and d are active collision sources only while in retime mode.

Jabber
If a station transmits data for greater than 27 mS (which allows twice its normal maximum frame size) then the HUB will output a CP signal. This should correct the error in the station in most cases. However, if that station continues to transmit for up to a total time of 54 mS , then the station is "jabbed". This means that the jabber function in the HUB chip will ignore that input and, in effect, remove the station from the network. If the "jabbed" station goes silent and then is the originator of new data, the station is allowed back onto the network by the HUB chip.

Thus, StarLAN networks automatically adjust as portions of the network fail and are repaired.


Figure 5. MK5030 HUB Block Diagram

\section*{The Downlink Module}

The downlink is identical to the uplink except without the multiplexer, frame length enforcement, and jabber functions. In the intermediate mode (MODE1 = 1), port 11 is a downlink input connected to the next "higher" HUB downlink output. See Fig. 3. In the high-end mode (MODE1 = 0), all twelve ports feed the uplink, and \(\overline{\text { DXD-DXEN }}\) are internally connected to UXD-UXEN.

\section*{Status Display}

Two display modes are supported: static and scan. When LEDEN is externally tied to GND, then LEDO - LED3 provide static status information. When LEDEN is externally tied to VCC through a pull-up resistor, then an external demultiplexer (such as a 74154) may be used to provide 16 lines of status information. See Figures 4 and 6, and also see the description of pins LEDO-LED3.

\section*{Oscillator}

The MK5030 will accept two forms of clock input: a

CMOS input or a crystal. If pin X2 is left unconnected, a \(6.0 \mathrm{MHz} \pm 0.01 \%\) CMOS clock may be applied to pin X1. Alternately, a crystal circuit may be connected between X1 and X2 to form the basis of an oscillator. Typically, a \(6.0 \pm 0.005 \%\) parallel resonant crystal is needed to insure the \(\pm 0.01 \%\) frequency accuracy required for StarLAN. Refer to Figure 7. A fundamental mode, parallel resonance type crystal should be used with the manufacturer's suggested load capacitance.

OCLK provides a CMOS level clock output useful for cascading HUB chips or driving surrounding logic.

\section*{Reset Input}

The reset pin is an active low Schmidt trigger input. A simple RC network may be used to insure correct operation upon power-up. Reset should be active for two clock cycles ( 334 nS ) to insure proper operation. In addition, if the mode inputs are changed after the application of power, reset must be reapplied. If either MODE1 or MODE3 is changed, an internal reset is generated automatically. Refer to Fig. 8.
\(\qquad\)


STROBE POINTS

Figure 6. Scan Display Timing


Figure 7. Oscillator Operation


Figure 8. Typical RC Connection For Power-On Reset

\section*{System Performance Considerations}

\section*{Using the MK5030}

The MK5030 has several modes of operation. This
allows designers flexibility in their design. Figure 9 shows a typical circuit diagram.


Figure 9. MK5030 External Component Diagram

\section*{ELECTRICAL SPECIFICATIONS}

This chapter provides tabular presentations for Absolute Maximum Ratings, DC Characteristics, Capacitance, and AC Timing Specifications. In addition, illustrations are provided for an Output Load Diagram (Figure 14) and HUB Timing Diagrams.

\section*{ABSOLUTE MAXIMUM RATINGS}


Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other condition above those indicated in the operational sections of the specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

\section*{DC CHARACTERISTICS}
\(\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}\) to \(70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V} \pm 5 \%\) unless otherwise specified.
\begin{tabular}{|l|l|c|c|c|}
\hline SYMBOL & CONDITIONS & MIN & MAX & UNITS \\
\hline \(\mathrm{V}_{\mathrm{IL}}\) & & -0.5 & +0.8 & V \\
\hline \(\mathrm{~V}_{\mathrm{IH}}\) & Except Pin X 1 & +2.0 & \(\mathrm{~V}_{\mathrm{CC}}+0.5\) & V \\
\hline \(\mathrm{~V}_{\mathrm{IH}}\) & Pin X 1 & +3.5 & \(\mathrm{~V}_{\mathrm{CC}}+0.5\) & V \\
\hline \(\mathrm{~V}_{\mathrm{OL}}\) & \(@ \mathrm{I}_{\mathrm{OL}}=3.2 \mathrm{~mA}\) & & +0.5 & V \\
\hline \(\mathrm{~V}_{\mathrm{OH}}\) & \(@ \mathrm{I}_{\mathrm{OH}}=-0.4 \mathrm{~mA}\) & +2.4 & & V \\
\hline \(\mathrm{I}_{\mathrm{IL}}\) & \(@ \mathrm{~V}_{\mathrm{IN}}=0.4\) to \(\mathrm{V}_{\mathrm{CC}}\) & & \(\pm 10\) & \(\mu \mathrm{~A}\) \\
\hline \(\mathrm{I}_{\mathrm{CC}}\) & \(@ \mathrm{~T}_{\mathrm{XI}}=6 \mathrm{MHz}\) & & 25 & mA \\
\hline
\end{tabular}

\section*{CAPACITANCE}
\(\mathrm{F}=1 \mathrm{MHz}\)
\begin{tabular}{|l|l|c|c|c|}
\hline SYMBOL & CONDITIONS & MIN & MAX & UNITS \\
\hline \(\mathrm{C}_{\text {IN }}\) & & & 10 & pf \\
\hline \(\mathrm{C}_{\text {OUT }}\) & & & 10 & pf \\
\hline \(\mathrm{C}_{\text {IO }}\) & & & 20 & pf \\
\hline
\end{tabular}

\section*{AC TIMING SPECIFICATIONS}
\(\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}\) to \(70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V} \pm 5 \%\) unless otherwise specified, \(\mathrm{V}_{\mathrm{TH}}=2.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{TL}}=0.8 \mathrm{~V}\).
\begin{tabular}{|l|l|l|l|c|c|c|}
\hline\(\#\) & SIGNAL & SYMBOL & PARAMETER & \begin{tabular}{c} 
MIN \\
\(\mathbf{n s}\)
\end{tabular} & \begin{tabular}{c} 
TYP \\
\(\mathbf{n s}\)
\end{tabular} & \begin{tabular}{c} 
MAX \\
\(\mathbf{n s}\)
\end{tabular} \\
\hline \(\mathbf{1}\) & \(\mathrm{X}_{1}\) & \(\mathrm{~T}_{\text {XIT }}\) & X1 period & 160 & & \\
\hline 2 & \(\mathrm{X}_{1}\) & \(\mathrm{~T}_{\text {XIL }}\) & X 1 low time & 60 & & \\
\hline 3 & \(\mathrm{X}_{1}\) & \(\mathrm{~T}_{\text {XIH }}\) & X1 high time & 60 & & \\
\hline 4 & \(\mathrm{X}_{1}\) & \(\mathrm{~T}_{\mathrm{XIR}}\) & Rise time of X 1 & 0 & & 10 \\
\hline 5 & \(\mathrm{X}_{1}\) & \(\mathrm{~T}_{\mathrm{XIF}}\) & Fall time of X 1 & 0 & & 10 \\
\hline
\end{tabular}

AC TIMING SPECIFICATIONS (cont.)
\(\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}\) to \(70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V} \pm 5 \%\) unless otherwise specified.
\begin{tabular}{|c|c|c|c|c|c|c|}
\hline \# & SIGNAL & SYMBOL & PARAMETER & \[
\begin{gathered}
\text { MIN } \\
\text { ns }
\end{gathered}
\] & \[
\begin{gathered}
\text { TYP } \\
\text { ns }
\end{gathered}
\] & MAX ns \\
\hline 6 & X2 & \(\mathrm{T}_{\mathrm{x} 2}\) & X2 delay from X1 & & 30 & \\
\hline 7 & OCLK & \(\mathrm{T}_{\text {OCLK }}\) & OCLK delay from X1 & & & 45 \\
\hline \begin{tabular}{|l|}
\hline 8 \\
\hline
\end{tabular} & \(\overline{\text { UXD }}\) & \(\mathrm{T}_{\overline{U X D}}\) & \(\overline{\text { UXD }}\) delay from X1 & & 45 & 65 \\
\hline 9 & \(\overline{\text { UXEN }}\) & T UXEN & \(\overline{\text { UXEN }}\) delay from X1 & & 48 & 75 \\
\hline 10 & \(\overline{\text { DXD }}\) & \(\mathrm{T}_{\overline{\text { DXD }}}\) & \(\overline{\text { DXD }}\) delay from \(\mathrm{X1}\) & & 48 & 65 \\
\hline 11 & \(\overline{\text { DXEN }}\) & T \(\overline{\text { DXEN }}\) & \(\overline{\text { DXEN }}\) delay from X1 & & 51 & 75 \\
\hline 12 & \(\overline{\text { UXD }}\) & JUXD & Transmit jitter: \(\left|T_{\overline{U X D}} \uparrow-T_{\overline{U X D}} \downarrow\right| \div 2\) & & 2 & 4 \\
\hline 13 & \(\overline{\text { DXD }}\) & \(J_{\text {DXD }}\) & Transmit jitter: \(\left|\mathrm{T}_{\overline{\mathrm{DXD}}} \uparrow-\mathrm{T}_{\overline{\mathrm{DXD}} \downarrow}\right| \div 2\) & & 2 & 4 \\
\hline 14 & \(\mathrm{C}_{0-11}\) & \(\mathrm{T}_{\text {cS }}\) & \(\mathrm{C}_{0.11}\) Setup to X1 & 15 & & \\
\hline 15 & \(\mathrm{C}_{0-11}\) & \(\mathrm{T}_{\mathrm{CH}}\) & \(\mathrm{C}_{0-11}\) Hold from X1 & 15 & & \\
\hline 16 & \(\mathrm{D}_{0-11}\) & \(\mathrm{T}_{\mathrm{DS}}\) & \(\mathrm{D}_{0-11}\) Setup to X1 & 15 & & \\
\hline 17 & \(\mathrm{D}_{0-11}\) & \(\mathrm{T}_{\mathrm{DH}}\) & \(\mathrm{D}_{0-11}\) Hold from X1 & 15 & & \\
\hline 18 & \(\mathrm{D}_{0-11}\) & \(J_{\text {DIN }}\) & \(\mathrm{D}_{0-11}\) Incoming jitter tolerance & & & 162 \\
\hline 19 & \(\overline{\text { UXD, } \overline{\text { DXD }}}\) & \(\mathrm{T}_{\text {PXD }}\) & Delay from any D input & & 42 & 60 \\
\hline 20 & \(\overline{\text { UXD, } \overline{\text { DXD }}}\) & \(J_{\text {NR }}\) & No retime mode jitter: \(\mid \mathrm{T}_{\mathrm{XD}}{ }^{\uparrow}-\mathrm{T}_{\mathrm{XD}}{ }^{+1} \div 2\) & & 2 & 4 \\
\hline 21 & \(L E E D_{0-3}\) & \(\mathrm{T}_{\text {LED }}\) & Delay from X1 & & 50 & \\
\hline 22 & LEDEN & T LEdENR & Guaranteed release time until \(\mathrm{LED}_{0-3}\) change & & 2600 & \\
\hline 23 & LEDEN & T Leden & Delay from \(\mathrm{LED}_{0-3}\) transition & & 2660 & \\
\hline
\end{tabular}


Figure 10. Oscillator Timing Diagram


Figure 11. Retimer Enabled (MODE3 = 1) Timing Diagram


Figure 12. Retimer Disabled (MODE3 \(=0\) ) Timing Diagram


Figure 13. Status Display Timing Diagram


Figure 14. Output Load Diagram

\section*{GLOSSARY OF TERMS}
automatic preamble generator (APG)
protection
time
downlink

An optional circuit in the HUB chip which will begin preamble generation before the FIFO reaches the 4 bit watermark. The APG replaces a 2 bit loss in the preamble through a HUB with a 2 bit gain. See Retime Mode.

A \(20 \mu\) S period at the end of each frame where all carrier inputs are ignored. This protection insures immunity to post end-offrame spikes caused by transformer coupling. See Protection Time.

The data path going from a "higher" HUB to the next "lower". HUB, or going from a HUB back to the stations.
high-end hub
A HUB that does not connect to another "higher" HUB. The downlink outputs, \(\overline{\mathrm{DXD}}\) and \(\overline{\mathrm{DXEN}}\), are internally connected to the uplink outputs, \(\overline{U X D}\) and UXEN.
intermediate hub jabber
uplink

\section*{PACKAGE DESCRIPTION}

\section*{48 Pin Ceramic}

\section*{MK5030P}

\begin{tabular}{|c|r|r|}
\hline \multirow{2}{*}{ DIM. } & \multicolumn{2}{|c|}{ INCHES } \\
\cline { 2 - 3 } & \multicolumn{1}{|c|}{ MIN } & MAX \\
\hline A & 2.376 & 2.424 \\
\hline B & 0.576 & 0.604 \\
\hline C & 0.120 & 0.160 \\
\hline D & 0.015 & 0.021 \\
\hline F & 0.030 & 0.055 \\
\hline G & \multicolumn{2}{|c|}{0.100 BSC } \\
\hline J & 0.008 & 0.013 \\
\hline K & 0.100 & 0.165 \\
\hline L & 0.590 & 0.616 \\
\hline M & \(0^{\circ}\) & \(10^{\circ}\) \\
\hline N & 0.040 & 0.060 \\
\hline
\end{tabular}


\section*{PACKAGE DESCRIPTION}

48 Pin Plastic

\section*{MK5030N}

\begin{tabular}{|c|c|c|c|c|} 
& \multicolumn{2}{|c|}{ MILLIMETERS } & \multicolumn{2}{c|}{ INCHES } \\
\hline DIM & MIN & MAX & MIN & MAX \\
\hline A & 61.468 & 62.738 & 2.420 & 2.470 \\
\hline B & 14.986 & 16.256 & .590 & .640 \\
\hline C & 13.462 & 13.97 & .530 & .550 \\
\hline D & 3.556 & 4064 & .140 & .160 \\
\hline E & 0.381 & 1.524 & .015 & 060 \\
\hline F & 3048 & 3.81 & .120 & .150 \\
\hline G & 1.524 & 2.286 & .060 & .090 \\
\hline H & 1.186 & 1.794 & .090 & .110 \\
\hline J & 15.24 & 17.78 & .600 & .700 \\
\hline K & 0.381 & 0.533 & .015 & .021 \\
\hline L & 0.203 & 0.305 & .008 & .012 \\
\hline M & 1.143 & 1.778 & .045 & .070 \\
\hline
\end{tabular}



\section*{FEATURES}
\(\square\) Identical pinout to MK68590 Ethernet Controller
\(\square\) Supports LAN Standards:
IEEE 802.3, Ethernet, Cheapernet, and StarLANSupports data rates from 1 to 10 MbpsSupports system clocks from 1 to 10 MHz .On-chip DMA with buffer management using circular queues.Complete CSMA/CD data link controller (MAC).Preamble insertion and checking.CRC insertion and stripping.General purpose bus interface compatible with 8086 and 68000 buses.Cable fault detection.48 pin DIP. +5 V only. All inputs/outputs TTL compatible.
\(\square\) Compatible with MK5033, MK5034, MK50351, and MK50361 Encoder/Decoder and with MK68591/2 Serial Interface Adaptor.

\section*{DESCRIPTION}

The 5032 Variable Bit-Rate LANCE is a 48 -pin VLSI device that simplifies the interfacing of a microcomputer or a minicomputer to an IEEE 802.3 Local Area Network.

\section*{PIN DESCRIPTION}

\section*{DAL00-DAL15}

\section*{(Data/Address Bus)}

Input/Output Three State. The time multiplexed Address/Data bus. These lines will be driven as a bus master and as a bus slave.

\section*{READ}

Input/Output Three State. Indicates the type of operation to be performed in the current bus cycle. When it

\footnotetext{
LANCE stands for Local Area Network Controller for Ethernet.
LANCE is a trademark of Thomson Components - Mostek Corporation
}


Figure 1. MK5032 Pin Assignment
is a bus master, MK5032 drives this signal.
MK5032 as bus slave:
High - The chip places data on the DAL lines.
Low - The chip takes data off the DAL lines.
MK5032 as bus master:
High - The chip takes data off the DAL lines.
Low - The chip places data on the DAL lines.

\section*{INTR}
(Interrupt)
Output Open Drain. When enabled, an attention signal that indicates the occurrence of one or more of the following events: a message reception or transmission has completed or an error has occurred during the transaction; the initialization procedure has completed; or a memory error has been encountered. Setting INEA in CSRO (bit 06) enables INTR.

\section*{DALI \\ (Data/Address Line In)}

Output Three State. An external bus transceiver control line. When MK5032 is a bus master and reads from the DAL lines, \(\overline{\mathrm{DALI}}\) is asserted during the data portion of the transfer.

\section*{DALO}

\section*{(Data/Address Line Out)}

Output Three State. An external bus transceiver control line. When MK5032 is a bus master and drives the DAL lines, \(\overline{\text { DALO }}\) is asserted during the address portion of a read transfer or for the duration of a write transfer.

\section*{\(\overline{\text { DAS }}\)}
(Data/Strobe)
Input/Output Three State. Defines the data portion of the bus transaction. DAS is driven only as a bus master.

\section*{\(\overline{B M 0}, \overline{B M 1}\) or BYTE, \(\overline{\text { BUSAKO }}\)}

\section*{(Byte Mask)}

Output Three State. Pins 15 and 16 are programmable through bit (00) of CSR3 (known as BCON). Asserting RESET clears CSR3.

CSR3(00) \(\mathrm{BCON}=0\)
PIN \(16=\overline{\mathrm{BM} 1}\) (Output Three State)
PIN \(15=\overline{\mathrm{BMO}}\) (Output Three State)
BM0, BM1 Byte Mask. Indicates the byte(s) of a bus transaction to be read or written. The BM lines are ignored as a bus slave and assume word transfers only. The MK5032 drives the BM lines only when it is a bus master. Byte selection occurs as follows:
\begin{tabular}{lll}
\(\overline{\mathrm{BM1}}\) & \(\overline{\mathrm{BMO}}\) & \\
Low & Low & Whole Word \\
Low & High & Byte of DAL 08-DAL 15 \\
High & Low & Byte of DAL \(00-\) DAL 07 \\
High & High & None
\end{tabular}

CSR3(00) \(\mathrm{BCON}=1\)
PIN \(16=\overline{\text { BUSAKO }}\) (Output)
PIN 15 = BYTE (Output Three State)
BYTE. An alternate byte selection line. Byte selection occurs when the BYTE and DAL (00) lines are latched during the address portion of the bus transaction. BYTE, \(\overline{\mathrm{BMO}}\) and \(\overline{\mathrm{BM} 1}\) are ignored when MK5032 is a bus slave. There are two modes of ordering bytes depending on bit (02) of CSR3, (known as BSWP). This programmable ordering of upper and lower bytes when using BYTE and DAL (00) as selection signals is required to make the ordering compatible with various 16-bit microprocessors.
\(B S W P=0 \quad B S W P=1\)
BYTE DAL(00) BYTE DAL(00)
\begin{tabular}{lllll} 
Low & Low & Low & Low & Whole Word \\
Low & High & Low & High & Illegal Condition \\
High & High & High & Low & Upper Byte \\
High & Low & High & High & Lower Byte
\end{tabular}

BUSAKO. The DMA daisy chain output.

\section*{HOLD/BUSRQ}

\section*{(Bus Hold Request)}

Input/Output Open Drain. MK5032 asserts this signal when it requires access to memory. HOLD is held low for the entire bus transaction. This bit is programmable through bit (00) of CSR3 (known as BCON). In the daisy chain DMA mode \((B C O N=1) \overline{B U S R Q}\) is asserted only if \(\overline{B U S R Q}\) is inactive prior to assertion. Bit (00) of CSR3 is cleared when RESET is asserted.

CSR3(00) \(\mathrm{BCON}=0\)
PIN \(17=\overline{\text { HOLD }}\) (Output Open Drain)
CSR3(00) BCON = 1
PIN \(17=\overline{\text { BUSRQ }}\) (Output Open Drain)
 to assertion.

\section*{ALE/AS}
(Address Latch Enable)
Output Three State. Used to demultiplex the DAL lines and define the address portion of the bus cycle. This pin is programmable through bit (01) of CSR3. As ALE, the signal transitions from high to low at the end of the address portion of the bus the address portion of the bus transaction and remains low during the entire data portion of the transaction. As \(\overline{\mathrm{AS}}\), the signal transitions from low to high at the end of the address portion of the bus transaction and remains high throughout the entire data portion of the transaction. The MK5032 drives the ALE/ \(\overline{A S}\) line only as a bus master.
\[
\begin{gathered}
\text { CSR3(01) ACON }=0 \\
\text { PIN } 18=A L E \\
\text { CSR3(01) ACON }=1 \\
\text { PIN } 18=\overline{A S}
\end{gathered}
\]

\section*{HLDA}
(Bus Hold Acknowledge)
Input. A response to \(\overline{\mathrm{HOLD}}\) indicating that the MK5032 is the Bus Master. \(\overline{\text { HLDA }}\) stops its response when \(\overline{\text { HOLD }}\) ends its assertion.

\section*{\(\overline{\mathbf{C S}}\)}

\section*{(Chip Select)}

Input. When asserted, \(\overline{\mathrm{CS}}\) indicates MK5032 is the slave device of the data transfer. \(\overline{\mathrm{CS}}\) must be valid throughout the data portion of the bus cycle.

\section*{ADR}

\section*{(Register Address Port Select)}

Input. When \(\overline{\mathrm{CS}}\) is asserted, ADR indicates which of the two register ports is selected. ADR must be valid throughout the data portion of the bus cycle.
\begin{tabular}{ll} 
ADR & \multicolumn{1}{c}{ PORT } \\
Low & Register Data Port \\
High & Register Address Port
\end{tabular}

\section*{READY}

Input/Output Open Drain. When the MK5032 is a bus master, \(\overline{\text { READY }}\) is an asynchronous acknowledgement from external memory that will complete the data transfer. As a bus slave, the chip asserts READY when it has put data on the bus, or is about to take data off the bus. READY is a response to DAS. READY negates after DAS negates. Note: If \(\overline{\text { DAS }}\) or \(\overline{\text { CS }}\) deassert prior to the assertion of \(\overline{R E A D Y}, \overline{R E A D Y}\) cannot assert.

\section*{RESET}

Input. Bus reset signal. Causes MK5032 to cease operation and to enter an idle state.

\section*{SCLK}

\section*{(System Clock)}

Input. A clock from 1 to 10 MHz .

\section*{TENA}

\section*{(Transmit Enable)}

Output. Transmit Output Stream Enable. A level asserted with the transmit output bit stream, TX, to enable the external transmit logic.

\section*{RCLK}

\section*{(Receive Clock)}

Input. Normally a 6 square wave synchronized to the receive data and present only while receiving an input bit stream.

\section*{CLSN}
(Collision)
Input. A logical input that indicates that a collision is occurring on the channel.

\section*{TX}

\section*{(Transmit)}

Output. Transmit output bit stream. This pin is programmable through bit (07) of the MODE REGISTER (MAN). When this bit is a "zero" the output data stream will be NRZ. When MAN is set to a "one", the data will be Manchester Encoded starting at a zero level and ending at the end of packet in a marking condition. (Continuous one level.) This mode will function only when the data rate is programmed less than the rate of SCLK.

Three other bits in the MODE register provide a data rate divison of \(1,2,4,6,8\), or 10 . This means that the data rate of TX will be a division of SCLK. For more details on the MODE register, see the technical manual.

RENA
(Receive Enable)
Input. A logical input that indicates the presence of data on the channel.

\section*{RX}
(Receive)
Input. Receive input bit stream.

\section*{A16-A23}
(High-Order Address Bus)
Output Three State. The additional address bits necessary to extend the DAL lines to produce a 24 -bit address. These lines will be driven only as a bus master.

\section*{VCC}

Power supply pin. +5 VDC \(\pm 5\) percent.
Filtering: A power supply filter is recommended at the MK5032 between \(\mathrm{V}_{\mathrm{CC}}(48)\) and \(\mathrm{V}_{\text {SS }}(1,24)\). This filter consists of two capacitors in parallel having the values of \(10 \mu \mathrm{f}\) and \(.047 \mu \mathrm{f}\) respectively.
VSS
Ground. 0 VDC.

\section*{FUNCTIONAL CAPABILITIES}

The MK5032 interfaces to a microprocessor bus characterized by time-multiplexed address and data lines. Typically, data transfers are 16 bits wide but byte transfers occur if the buffer memory address boundaries are odd. The address bus is 24 bits wide.

The IEEE 802.3 packet format consists of 64 -bit preamble, a 48 -bit destination address, a 48 -bit source address, a 16 -bit type field, and from a 46 to 1500 byte data field terminated with a 32 -bit CRC. The packets' variable widths accommodate both short-status command and terminal traffic packets and long data packets to printers and disks (1024-byte disk sectors, for example). Packets are spaced a minimum of 96 bit times apart to allow one node enough time to receive back-to-back packets.

The MK5032 operates in a minimal configuration that requires close coupling between local memory and a processor. The local memory provides packet buffering for the chip and serves as a communication link between chip and processor. During initialization, the control processor loads the starting address of the initialization block plus the operating mode of the chip via two ports that can access four control registers into MK5032. The host processor talks directly to MK5032 only during this initial phase. All further communications are handled via a Direct Memory Access (DMA) machine under microword control contained within MK5032. Figure 2 shows a block diagram of the MK5032 and PLS (MK68951, MK50351, MK50361, or MK5033) device used to create an IEEE 802.3 interface for a computer system.


Figure 2. Ethernet Local Area Network System Block Diagram

\section*{FUNCTIONAL DESCRIPTION}

\section*{SERIAL DATA HANDLING}

MK5032 provides the IEEE 802.3 interface as follows. In the transmit mode (since there is only one transmission path, IEEE 802.3 is a half duplex system), the MK5032 reads data from a transmit buffer by using DMA and appends the preamble, sync pattern (two ones after alternating ones and zeros in the preamble), and calculates and appends the complement of the 32-bit CRC. In the receive mode, the destination address, source address, type, data, and CRC fields are transferred to memory via DMA cycles. The CRC is calculated as data and transmitted CRC is received. At the end of the packet, if this calculated CRC does not agree with a constant, an error bit is set in RDM1 of the receiver descriptor ring. In the receive mode, MK5032 accepts packets under four modes of operation. The first mode is a full comparison of the 48-bit destination address in the packet with the node address that was programmed into the MK5032 during an initialization cycle. There are two types of logical addresses. One is a group type mask where the 48 -bit address in the packet is put through a hash filter in order to map the 48 -bit physical addresses into 1 of 64 logical groups. This mode can be useful if simultaneously sending packets to all of one type of a device on the network. (i.e., send a packet to all file servers or all printer servers). The second logical address is a multicast address where all nodes on the network receive the packet. The last receive mode of operation is the so called "promiscuous mode" in which a node will accept all packets on the cable regardless of their destination address.

\section*{COLLISION DETECTION AND IMPLEMENTATION}

The IEEE 802.3 CSMA/CD network access algorithm is implemented completely within MK5032. In addition to listening for a clear network cable before transmitting, IEEE 802.3 handles collisions in a predetermined way. Should two transmitters attempt to seize the network cable at the same time, they will collide, and the data on the network cable will be garbled. MK5032 is constantly monitoring the Collision (CLSN) pin. This signal is generated by the MAU when the signal level on the network cable indicates the presence of signais from two or more transmitters. If MK5032 is transmitting when CLSN is asserted, it will continue to transmit the preamble (collisions normally occur while the preamble is being transmitted), then will "jam" the network for 32 bit times. This jamming ensures that all nodes have enough time to detect the collision. The transmitting nodes then delay a random amount of time according to the "truncated binary backoff" algorithm defined in the IEEE 802.3 specification to minimize the probability of the colliding nodes having multiple collisions with each other. After 16 abortive attempts to transmit a packet, MK5032 will report a RTRY error due to excessive collisions and step over the transmitter
buffer. During reception, the detection of a collision causes that reception to be aborted. Depending on when the collision occurred, MK5032 will treat this packet as an error packet if the packet has an address mismatch, as a runt packet (a packet that has less than 64 bytes), or as a legal length packet with a CRC error.

Fatal error reporting is provided by the MK5032 through a microprocessor interrupt and error flags in CSRO. These error conditions are collision error (the failure of the MAU to send a signal-quality-error message at the conclusion of a normal transmission), transmitter ON longer than 1518 bytes, a missed packet, and a memory error (failure of a memory transaction to complete within 256 sys clocks).

Additional errors are reported through bits in the descriptor rings (on a buffer by buffer basis). Receive error conditions include framing, CRC and buffer errors, and overflow. Transmit descriptor rings have error bits indicating buffer, underflow, late collision, and loss of carrier. Additionally, transmit descriptor rings have a bit indicating that the transmitter has unsuccessfully tried to transmit over a busy communication link.

Transmit descriptor rings also have ten bits reserved for a Time Domain Reflectometry counter (TDR). On the occurrance of a collision, the value in the TDR will give the number of system clocks until the collision, which can be used to determine the distance to the fault.

\section*{BUFFER MANAGEMENT}

A key feature of the MK5032 and its DMA channel is the flexibility and speed of communication between the MK5032 and the host microprocessor through common memory locations. The basic organization of the buffer management is a circular queue of tasks in memory called descriptor rings, as shown in Figure 3. These rings control both transmit and receive operations. Up to 128 tasks may be queued on a descriptor ring for execution by the MK5032. Each entry in a descriptor ring holds a pointer to a data memory buffer and an entry for the data buffer length. Data buffers can be chained or cascaded to handle a long packet in multiple data buffer areas. The MK5032 searches the descriptor rings to determine the next empty buffer. This enables it to chain buffers together or to handle back-to-back packets. As each buffer is filled, an "own" bit is reset, signaling the host processor to empty this buffer.

\section*{MICROPROCESSOR INTERFACE}

The parallel interface of MK5032 has been designed to be "friendly", or easy to interface, to many popular 16-bit microprocessors. These microprocessors include the MK68000, Z8000, 8086, LSI-11, T-11, and MK68200 (the MK68200 is a 16 -bit single chip microcomputer produced by Mostek, the architecture of which is modeled after the MK68000). MK5032 has a wide 24-bit linear address space when in the Bus Master Mode,
allowing it to DMA the entire address space of the above microprocessors. MK5032 uses no segmentation or paging methods. As such, MK5032 addressing is closest to MK68000 addressing, but is compatible with the other microprocessors. When MK5032 is a bus master, a programmable mode of operation allows byte addressing, either by employing a Byte/Word control signal (much like that used on the 8086 or the Z8000) or by using an Upper Data Strobe/Lower Data Strobe much like that used on the MK68000, LSI-11 and MK68200 microprocessors. A programmable polarity on the Address Strobe signal eliminates the need for external logic. MK5032 interfaces with multiplexed and
demultiplexed data busses and features control signals for address/data bus transceivers.

After the initialization routine, packet reception or transmission, transmitter timeout error, a missed packet, or memory error, the MK5032 generates an interrupt to the host microprocessor.

The cause of the interrupt is ascertained by reading CSRO. Bit (06) of CSR0, INEA, enables or disables interrupts to the microprocessor. In the polling mode, BIT (07) of CSR0 is sampled to determine if an interrupt causing condition has occurred.


Figure 3. MK5032 Memory Management

\section*{MK5032 INTERFACE DESCRIPTION}

ALE, \(\overline{\mathrm{DAS}}\) and \(\overline{\text { READY }}\) time all data transfers from the MK5032 in the Bus Master mode. The automatic adjustment of the MK5032 cycle by the READY signal allows synchronization with variable cycle time memory due either to memory refresh or to dual port access. Bus cycles are a minimum of 600 ns long and can be increased in 100 ns increments.

\section*{READ SEQUENCE}

At the beginning of a read cycle, valid addresses are placed on DALO0-DAL15 and A16-A21. The BYTE Mask signals ( \(\overline{\mathrm{BMO}}\) and \(\overline{\mathrm{BM} 1}\) ) become valid at the beginning of this cycle as does READ, indicating the type of cycle. The trailing edge of ALE or \(\overline{\text { AS }}\) strobes the addresses A0-A15 into the external latches. Approximately 100 ns later, DAL00-DAL15 go into a three state mode. There is a 50 ns delay to allow for transceiver turnaround, then DAS falls low to signal the beginning of the data portion of the cycle. At this point in the cycle, the MK5032 stalls waiting for the memory device to assert READY. Upon assertion of READY, DAS makes a transition from a zero to a one, latching memory data. (DAS is low for a minimum of 200 ns ).

The bus transceiver controls, \(\overline{\mathrm{DALI}}\) and \(\overline{\mathrm{DALO}}\), control
the bus transceivers. DALI signals to strobe data toward the MK5032 and DALO signals to strobe data or addresses away from the MK5032. During a read cycle, DALO goes inactive before \(\overline{\text { DALI }}\) goes active to avoid "spiking" of bus transceivers.

\section*{WRITE SEQUENCE}

The write cycle begins exactly like a read cycle with the READ line remaining inactive. After ALE or \(\overline{\text { AS }}\) pulse, the DALOO-DAL15 change from addresses to data. DAS goes active when the DALO0-DAL15 are stable. This data remains valid on the bus until the memory device asserts \(\overline{\text { READY. At this point, } \overline{\mathrm{DAS}} \text { goes inactive, }}\) latching data into the memory device. Data is held for 75 ns after the negation of DAS.

\section*{MK5032 INTERFACE DESCRIPTION - BUS SLAVE MODE}

The MK5032 enters the Bus Slave Mode whenever \(\overline{\mathrm{CS}}\) becomes active. This mode must be entered whenever writing or reading the four status control registers (CSR0, CSR1, CSR2, and CSR3) and the register address pointer (RAP). RAP and CSR0 may be read or written to at any time, but the MK5032 must be stopped (CSR0 bit 02) when CSR1, CSR2, or CSR3 is to be written to or read.

\section*{MK5032 ELECTRICAL SPECIFICATION}

\section*{ABSOLUTE MAXIMUM RATINGS}


Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other condition above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

\section*{DC CHARACTERISTICS}
\(\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}\) to \(70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V} \pm 5\) percent unless otherwise specified.
\begin{tabular}{|l|l|c|c|c|}
\hline SYMBOL & PARAMETER & MIN & MAX & UNITS \\
\hline \(\mathrm{V}_{\mathrm{IL}}\) & & -0.5 & +0.8 & V \\
\hline \(\mathrm{~V}_{\mathrm{IH}}\) & & +2.0 & \(\mathrm{~V}_{\mathrm{CC}}+0.5\) & V \\
\hline \(\mathrm{~V}_{\mathrm{OL}}\) & \(@ \mathrm{I}_{\mathrm{OL}}=3.2 \mathrm{~mA}\) & & +0.5 & V \\
\hline \(\mathrm{~V}_{\mathrm{OH}}\) & \(@ \mathrm{I}_{\mathrm{OH}}=-0.4 \mathrm{~mA}\) & +2.4 & & V \\
\hline \(\mathrm{I}_{\mathrm{IL}}\) & \(@ \mathrm{~V}_{\mathrm{in}}=0.4\) to \(\mathrm{V}_{\mathrm{CC}}\) & & \(\pm 10\) & \(\mu \mathrm{~A}\) \\
\hline
\end{tabular}

\section*{CAPACITANCE}

\section*{\(\mathrm{F}=1 \mathrm{MHz}\)}
\begin{tabular}{|l|l|c|c|c|}
\hline SYMBOL & PARAMETER & MIN & MAX & UNITS \\
\hline \(\mathrm{C}_{\text {IN }}\) & & & 10 & pf \\
\hline \(\mathrm{C}_{\text {OUT }}\) & & & 10 & pf \\
\hline \(\mathrm{C}_{\text {IO }}\) & & & 20 & pf \\
\hline
\end{tabular}

AC TIMING SPECIFICATIONS
\(T_{A}=0^{\circ} \mathrm{C}\) to \(70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V} \pm 5\) percent, unless otherwise specified.
\begin{tabular}{|c|l|l|l|l|c|c|c|}
\hline NO. & SIGNAL & SYMBOL & PARAMETER & \begin{tabular}{l} 
TEST \\
CONDITIONS
\end{tabular} & \begin{tabular}{c} 
MIN \\
(ns)
\end{tabular} & \begin{tabular}{c} 
TYP \\
(ns)
\end{tabular} & \begin{tabular}{c} 
MAX \\
(ns)
\end{tabular} \\
\hline 1 & SCLK & \(\mathrm{T}_{\text {SCT }}\) & SCLK period & & 99 & & 101 \\
\hline 2 & SCLK & \(\mathrm{T}_{\text {SCL }}\) & SCLK low time & & 45 & & 55 \\
\hline 3 & SCLK & \(\mathrm{T}_{\text {SCH }}\) & SCLK high time & & 45 & & 55 \\
\hline 4 & SCLK & \(\mathrm{T}_{\text {SCR }}\) & Rise time of SCLK & & 0 & & 8 \\
\hline 5 & SCLK & \(\mathrm{T}_{\text {SCF }}\) & Fall time of SCLK & & 0 & & 8 \\
\hline 6 & TENA & \(\mathrm{T}_{\text {TEP }}\) & \begin{tabular}{l} 
TENA propagation delay after the \\
rising edge of SCLK
\end{tabular} & \(\mathrm{CL}=50 \mathrm{pf}\) & & & 75 \\
\hline 7 & TENA & \(\mathrm{T}_{\text {TEH }}\) & \begin{tabular}{l} 
TENA hold time after the rising edge \\
of SCLK
\end{tabular} & \(\mathrm{CL}=50 \mathrm{pf}\) & 5 & & \\
\hline
\end{tabular}

AC TIMING SPECIFICATIONS (Continued)
\(\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}\) to \(70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V} \pm 5\) percent, unless otherwise specified.
\begin{tabular}{|c|c|c|c|c|c|c|c|}
\hline NO. & SIGNAL & SYMBOL & PARAMETER & TEST CONDITIONS & \[
\begin{aligned}
& \text { MIN } \\
& (\mathrm{ns})
\end{aligned}
\] & \[
\begin{aligned}
& \hline \text { TYP } \\
& \text { (ns) }
\end{aligned}
\] & \[
\begin{gathered}
\hline \text { MAX } \\
\text { (ns) }
\end{gathered}
\] \\
\hline 8 & TX & \(\mathrm{T}_{\text {TDP }}\) & TX data propagation delay after the rising edge of SCLK (See Note 1) & \(\mathrm{CL}=50 \mathrm{pf}\) & & & 75 \\
\hline 8A & TX & \(\mathrm{T}_{\text {TDTT }}\) & TX Transition - Transition (See Note 2) & \(\mathrm{CL}=50 \mathrm{pF}\) & \(\mathrm{B}_{\mathrm{t}}-7\) & & \(\mathrm{B}_{\mathrm{t}}+7\) \\
\hline 9 & TX & \(\mathrm{T}_{\text {TDH }}\) & TX data hold time after the rising edge of SCLK (See Note 1) & \(\mathrm{CL}=50 \mathrm{pf}\) & 5 & & \\
\hline 10 & RCLK & \(\mathrm{T}_{\mathrm{RCT}}\) & RCLK period & & 85 & & 118 \\
\hline 11 & RCLK & \(\mathrm{T}_{\text {RCH }}\) & RCLK high time & & 38 & & \\
\hline 12 & RCLK & \(\mathrm{T}_{\mathrm{RCL}}\) & RCLK low time & & 38 & & \\
\hline 13 & RCLK & \(\mathrm{T}_{\text {RCR }}\) & Rise time of RCLK & & 0 & & 8 \\
\hline 14 & RCLK & \(\mathrm{T}_{\text {RCF }}\) & Fall time of RCLK & & 0 & & 8 \\
\hline 15 & RX & \(\mathrm{T}_{\text {RDR }}\) & RX data rise time & & 0 & & 8 \\
\hline 16 & RX & \(\mathrm{T}_{\text {RDF }}\) & RX data fall time & & 0 & & 8 \\
\hline 17 & RX & \(\mathrm{T}_{\text {RDH }}\) & RX data hold time (RCLK to RX data change) & & 5 & & \\
\hline 18 & RX & \begin{tabular}{l}
\(\mathrm{T}_{\text {RDS }}\) \\
(See Note 3)
\end{tabular} & RX data setup time (RX data stable to the rising edge of RCLK) & & See Note 3 & & \\
\hline 19 & RENA & \(\mathrm{T}_{\mathrm{DPL}}\) & RENA low time & & 120 & & \\
\hline 20 & RENA & TRENH & RENA hold time after rising edge of RCLK & & 40 & & \\
\hline 21 & CLSN & \(\mathrm{T}_{\text {CPH }}\) & CLSN high time & & 80 & & \\
\hline 22 & A/DAL & \(\mathrm{T}_{\text {DOFF }}\) & Bus master driver disable after rising edge of HOLD & & 0 & & 50 \\
\hline 23 & A/DAL & \(\mathrm{T}_{\text {DON }}\) & Bus master driver enable after falling edge of HLDA & & 0 & & 150 \\
\hline 24 & \(\overline{\text { HLDA }}\) & \(\mathrm{T}_{\text {HHA }}\) & Delay to falling edge of \(\overline{\text { HLDA }}\) from falling edge of HOLD (bus master) & & 0 & & \\
\hline 25 & RESET & \(\mathrm{T}_{\text {RW }}\) & RESETpulse width low & & 200 & & \\
\hline 26 & A/DAL & \(\mathrm{T}_{\text {CYCLE }}\) & Read/write, address/data cycle time & & 600 & & \\
\hline 27 & A & \(\mathrm{T}_{\text {XAS }}\) & Address setup time to the falling edge of ALE & & 75 & & \\
\hline 28 & A & \(\mathrm{T}_{\text {XAH }}\) & Address hold time after the rising edge of DAS & & 35 & & \\
\hline 29. & DAL & \(\mathrm{T}_{\text {AS }}\) & Address setup time to the falling edge of ALE & & 75 & & \\
\hline 30 & DAL & \(\mathrm{T}_{\text {AH }}\) & Address hold time after the falling edge of ALE & & 35 & & \\
\hline 31 & DAL & TrDAS & Data setup time to the rising edge of DAS (bus master read) & & 50 & & \\
\hline
\end{tabular}

NOTE: 1. This timing is for the NRZ mode only.
2. \(\mathrm{B}_{\mathrm{t}}=\) Bit time. This measurement is during preamble; valid for Manchester Mode only.
3. \(T_{\text {RDS }}^{(\min )}=T_{R C T}-25 \mathrm{~ns}\). Therefore, \(T_{R C T}=100 \mathrm{~ns}\) when \(T_{R D S}(\min )=75 \mathrm{~ns}\).

AC TIMING SPECIFICATIONS (Continued)
\(\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}\) to \(70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V} \pm 5\) percent, unless otherwise specified.
\begin{tabular}{|c|c|c|c|c|c|c|c|}
\hline NO. & SIGNAL & SYMBOL & PARAMETER & TEST CONDITIONS & MIN ( ns ) & TYP (ns) & \[
\begin{aligned}
& \text { MAX } \\
& \text { (ns) }
\end{aligned}
\] \\
\hline 32 & DAL & \(\mathrm{T}_{\text {RDAH }}\) & Data hold time after the rising edge of DAS (bus master read) & & 0 & & \\
\hline 33 & DAL & \(\mathrm{T}_{\text {DDAS }}\) & Data setup time to the falling edge of DAS (bus master write) & & 0 & & \\
\hline 34 & DAL & \(\mathrm{T}_{\text {wDS }}\) & Data setup time to the rising edge of DAS (bus master write) & & 200 & & \\
\hline 35 & DAL & \(\mathrm{T}_{\text {WDH }}\) & Data hold time after the rising edge of DAS (bus master write) & & 35 & & \\
\hline 36 & DAL & \(\mathrm{T}_{\text {SDO1 }}\) & Data driver delay after the falling edge of \(\overline{\text { DAS }}\) (bus slave read) & (CSR 0,3, RAP) & & 400 & \\
\hline 37 & DAL & \(\mathrm{T}_{\text {SDO2 }}\) & Data driver delay after the falling edge of \(\overline{\mathrm{DAS}}\) (bus slave read) & (CSR 1,2) & & 1200 & \\
\hline 38 & DAL & \(\mathrm{T}_{\text {SRDH }}\) & Data hold time after the rising edge of \(\overline{\mathrm{DAS}}\) (bus slave read) & & 0 & & 35 \\
\hline 39 & DAL & \(\mathrm{T}_{\text {SWDH }}\) & Data hold time after the rising edge of \(\overline{\text { DAS }}\) (bus slave write) & & 0 & & \\
\hline 40 & DAL & \(\mathrm{T}_{\text {SWDS }}\) & Data setup time to the falling edge of DAS (bus slave write) & & 0 & & \\
\hline 41 & ALE & \(\mathrm{T}_{\text {ALEW }}\) & ALE width high & & 120 & & 150 \\
\hline 42 & ALE & \(\mathrm{T}_{\text {DALE }}\) & Delay from rising edge of \(\overline{\mathrm{DAS}}\) to the rising edge of ALE & & 70 & & \\
\hline 43 & \(\overline{\text { DAS }}\) & \(\mathrm{T}_{\text {DSW }}\) & \(\overline{\text { DAS }}\) width low & & 200 & & \\
\hline 44 & \(\overline{\text { DAS }}\) & \(\mathrm{T}_{\text {ADAS }}\) & Delay from the falling edge of ALE to the falling edge of DAS & & 80 & & 130 \\
\hline 45 & \(\overline{\text { DAS }}\) & \(\mathrm{T}_{\text {RIDF }}\) & Delay from the rising edge of \(\overline{\text { DALO }}\) to the falling edge of \(\overline{\mathrm{DAS}}\) (bus master read) & & 15 & & \\
\hline 46 & \(\overline{\text { DAS }}\) & \(\mathrm{T}_{\text {RDYS }}\) & Delay from the falling edge of \(\overline{\text { READY }}\) to the rising edge of DAS & Taryd= 300 ns & 75 & & 250 \\
\hline 47 & \(\overline{\text { DALI }}\) & \(\mathrm{T}_{\text {ROIF }}\) & Delay from the rising edge of \(\overline{\mathrm{DALO}}\) to the falling edge of DALI (bus master read) & & 15 & & \\
\hline 48 & \(\overline{\text { DALI }}\) & \(\mathrm{T}_{\text {RIS }}\) & DALI setup time to the rising edge of DAS (bus master read) & & 135 & & \\
\hline 49 & \(\overline{\text { DALI }}\) & \(\mathrm{T}_{\text {RIH }}\) & \(\overline{\text { DALI }}\) hold time after the rising edge of DAS (bus master read) & & 0 & & \\
\hline 50 & \(\overline{\text { DALI }}\) & \(\mathrm{T}_{\text {RIOF }}\) & Delay from the rising edge of \(\overline{\text { DALI }}\) to the falling edge of DALO (bus master read) & & 55 & & \\
\hline 51 & \(\overline{\text { DALO }}\) & \(\mathrm{T}_{\mathrm{OS}}\) & \(\overline{\mathrm{DALO}}\) setup time to the falling edge of ALE (bus master read) & & 110 & & \\
\hline 52 & \(\overline{\text { DALO }}\) & \(\mathrm{T}_{\mathrm{ROH}}\) & \(\overline{\text { DALO }}\) hold time after the falling edge of ALE (bus master read) & & 35 & & \\
\hline 53 & \(\overline{\text { DALO }}\) & \(\mathrm{T}_{\text {WDSI }}\) & Delay from the rising edge of \(\overline{\mathrm{DAS}}\) to the rising edge of DALO (bus master write) & , & 35 & & \\
\hline
\end{tabular}

AC TIMING SPECIFICATIONS (Continued)
\(\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}\) to \(70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V} \pm 5\) percent, unless otherwise specified.
\begin{tabular}{|c|c|c|c|c|c|c|c|}
\hline NO. & SIGNAL & SYMBOL & PARAMETER & TEST CONDITIONS & \[
\begin{aligned}
& \text { MIN } \\
& \text { (ns) }
\end{aligned}
\] & \begin{tabular}{l}
TYP \\
(ns)
\end{tabular} & \[
\begin{gathered}
\text { MAX } \\
\text { (ns) }
\end{gathered}
\] \\
\hline 54 & \(\overline{\mathrm{CS}}\) & \(\mathrm{T}_{\text {CSH }}\) & \(\overline{\mathrm{CS}}\) hold time after the rising edge of \(\overline{\mathrm{DAS}}\) (Bus slave) & & 0 & & \\
\hline 55 & \(\overline{\mathrm{CS}}\) & \(\mathrm{T}_{\text {css }}\) & \(\overline{\mathrm{CS}}\) setup time to the falling edge of \(\overline{\mathrm{DAS}}\) (Bus slave) & & 0 & & \\
\hline 56 & ADR & \(\mathrm{T}_{\text {SAH }}\) & ADR hold time after the rising edge of \(\overline{\mathrm{DAS}}\) (Bus slave) & & 0 & & \\
\hline 57 & ADR & \(\mathrm{T}_{\text {SAS }}\) & ADR setup time to the falling edge of \(\overline{\mathrm{DAS}}\) (Bus slave) & & 0 & & \\
\hline 58 & \(\overline{\text { READY }}\) & \(\mathrm{T}_{\text {ARYD }}\) & Delay from the falling edge of ALE to the falling edge of READY to insure a minimum bus cycle time ( 600 ns ) & & & & 80 \\
\hline 59 & \(\overline{\text { READY }}\) & \(\mathrm{T}_{\text {SRDS }}\) & Data setup time to the falling edge of READY (Bus slave read) & & 75 & & \\
\hline 60 & \(\overline{\text { READY }}\) & \(\mathrm{T}_{\text {RDYH }}\) & \(\overline{\text { READY }}\) hold time after the rising edge of DAS (Bus master) & & 0 & & \\
\hline 61 & \(\overline{\text { READY }}\) & \(\mathrm{T}_{\text {SRO1 }}\) & \(\overline{\text { READY }}\) driver turn on after the falling edge of DAS (Bus slave) & (CSR 0,3, RAP) & & 600 & \\
\hline 62 & \(\overline{\text { READY }}\) & \(\mathrm{T}_{\text {SRO2 }}\) & \(\overline{\text { READY }}\) driver turn on after the falling edge of \(\overline{\text { DAS }}\) (Bus slave) & (CSR 1,2) & & 1400 & \\
\hline 63 & \(\overline{\text { READY }}\) & \(\mathrm{T}_{\text {SRYH }}\) & \(\overline{\text { READY }}\) hold time after the rising edge of \(\overline{\mathrm{DAS}}\) (Bus slave) & & 0 & & 35 \\
\hline 64 & READ & \(\mathrm{T}_{\text {SRH }}\) & READ hold time after the rising edge of \(\overline{\text { DAS }}\) (Bus slave) & & 0 & & \\
\hline 65 & READ & \(\mathrm{T}_{\text {SRS }}\) & READ setup time to the falling edge of DAS (Bus slave) & & 0 & & \\
\hline
\end{tabular}


NOTE: This load is used on DAL00 through DAL15, READ, DALI, DALO, DAS, BM0, BM1, ALE/AS, A16 through A23, TENA, and TX.
Figure 4. Output Load Diagram


NOTE: This load is used on open drain outputs \(\overline{\mathbb{N T R}}, \overline{\mathrm{HOLD}} / \overline{\mathrm{BUSRQ}}\), and \(\overline{\operatorname{READY}}\).
Figure 5. Open Drain Output Load Diagram


NOTE: Timing measurements are made at the following voltages unless otherwise specified.

Figure 6. Physical Link Signaling Timing Diagram - PLS-VMAC Interface Signals


NOTE: The Bus Master cycle time will increase from a minimum of 600 ns in 100 ns steps until the slave device returns READY.

Figure 7. MK5032 Bus Master Timing Diagram


Figure 8. MK5032 Bus Slave Timing Diagram

MK5033N

\section*{FEATURES}
\(\square\) Conforms to StarLAN specifications.
\(\square\) Supports multi-point extension.
\(\square\) Auto compensation for line reversal.
\(\square\) Compatible with most Ethernet controller chips.
\(\square\) Data rates DC to 2.66 Mbps supported.
\(\square\) Manchester or Differential Manchester data encoding/decoding.
\(\square\) Full duplex or half duplex operation.
\(\square\) Supports Star, Bus, or Point-to-Point network topologies.
\(\square\) Collision detection circuitry with the following features:
- Detects missing mid-bit transitions
- Transitions too close together
- Transitions too far apart
- External collision input pin
- Carrier dropout
- Watchdog timer
- AT\&T Release 1 collision presence signal
- Echo timeout

Optional end-of-frame detection.
- Input protection at end-of-frame
\(\square\) Loopback capability.
\(\square\) Receive carrier automatically converted to a level signal.
\(\square\) Optional Watchdog timer to prevent continuous transmission.
\(\square\) Optional Echo timer to signal error if transmitted frame is not received.
\(\square\) Optional Heartbeat generation.
\(\square \ln 82586 / 82588\) mode, insensitive to extra bits ahead of preamble.

\footnotetext{
* Crystal inputs have CMOS thresholds.
}


Figure 1. MK5033 Pin AssignmentDigital phase-locked loop.On chip crystal oscillator, 16, 10, 8, or 6X operation.CMOS technology.28-pin DIP.Single 5 -volt supply.All inputs and outputs TTL compatible.*Outputs are also CMOS compatible.Industrial version available.

\section*{GENERAL DESCRIPTION}

The MK5033 is a general purpose Manchester Encoder/Decoder. It incorporates several features that make it an ideal StarLAN station chip. The MK5033 performs three functions. It encodes data from a controller chip into Manchester or Differential data. It decodes Manchester or Differential Manchester data from the line transceiver and produces NRZ data and clock for the controller chip. It also detects collision and signals the controller chip that a collision has occurred.


Figure 2. Manchester Encoder/Decoder Block Diagram

PIN DESCRIPTIONS:

\section*{CONTROLLER INTERFACE}

RX Output \(R X\) is the serial receive data after decoding.

RENA Output This signal indicates that data is available to the controller on the RX output.

RCLK Output This is the receive data clock recovered from incoming data on the RD pin.

TX Input This is the serial data to be transmitted. It is clocked into the chip by TCLK.

TENA Input This signal indicates that data is valid on the TX input. It goes active with the first bit of transmission.

TCLK Output This is the transmit data clock. All transmit interface signals are synchronized to this clock. This clock is always active.

CLSN Output This signal is asserted when a Manchester violation is detected on the RD line or when the external collision input (ECLSN) goes active. It is also asserted if either of the timers expire. It is deasserted when line idle is detected on the RD line and TENA goes inactive.

\section*{TRANSCEIVER INTERFACE}
\begin{tabular}{|c|c|c|}
\hline XD & Output & Transmit data output. \\
\hline \(\overline{\text { XEN }}\) & Output & Transmit output enable. This signal goes low to signal XD active. It goes high at the end of transmission. NOTE: If ETDEN is active XD will remain high for 2-bit times at the end of a frame and \(\overline{\mathrm{XEN}}\) will remain low during this time. \\
\hline
\end{tabular}
\begin{tabular}{lll} 
RD & Input & Receive data input. \\
\hline\(\overline{\text { RC }}\) & Input & \begin{tabular}{l} 
Receive carrier input. Receive \\
carrier can be either a pulse \\
stream or an active low signal to \\
indicate carrier active. The chip
\end{tabular} \\
contains internal squelch cir- \\
cuitry, as shown in Figure 3, to
\end{tabular}
convert a pulse signal to a level signal.

ECLSN Input External collision input. When this pin is held low for at least 20 nS an external collision is signaled.

MISCELLANEOUS
```

CMODE1,
CMODEO Inputs These two mode bits allow the
chip to be used with a variety of
controller chips.

```
```

CMODE1 = 1, CMODEO = 0 (10) 82586/82588

```
CMODE1 = 1, CMODEO = 0 (10) 82586/82588
        (See Note)
        (See Note)
        Transmit data (TX) is sampled on the ris-
        ing edge of TCLK.
        Receive data (RX) transitions on the rising
        edge of RCLK.
        TENA - active low
        RENA - active low - goes active when
        phase locked loop is locked
        CLSN - active low
```

CMODE1 $=1$ CMODEO $=1$ (11) MOSTEK
LANCE MK68590
Transmit data (TX) is sampled on the fall-
ing edge of TCLK.
Receive data (RX) transitions on the fall-
ing edge of RCLK.
TENA - active high
RENA - active high - goes active when
receive carrier goes active
CLSN - active high
CMODE1 $=0 \quad$ CMODEO $=0$ (00) TEST Mode

This mode is only useful for production testing.

NOTE: Compatibility with controller chips based on preliminary controller data sheets.

CMODE1 = $0 \quad$ CMODEO $=1 \quad$ ( 01 ) Mostek
Variable Bit Rate LANCE MK5032 (See note)
TENA - active high
RENA - active high - goes active when receive carrier goes active CLSN - active high

DMANEN Input When this pin is low the chip encodes and decodes serial data using Differential Manchester. When this pin is high it uses Manchester.

HBEN Input When this pin is high the chip will signal CLSN after TENA is deasserted at the end of transmission. CLSN remains active until link idle is received on RD.

ETDEN Input When this pin is high the chip will recognize end-of-frame as specified in the StarLAN specification. It will also ignore incoming data on RD for 20 data bits after the end of a received frame.

AIEN Input Auto Inversion Enable. If both frame recognition is enabled and Manchester is selected, then if AIEN is high the frame polarity is sensed and corrected if necessary. If AIEN is low, ETDEN is low, or DMANEN is low, then auto compensation for line reversal is disabled.

ETEN Input When ETEN is high the echo timer is activated. The echo timer starts at the beginning of a transmitted frame. If a receive carrier is not received with 510 TCLKS, then collision will be asserted.

WDTEN Input When WDTEN is high the watchdog timer is activated. The timer starts when TENA is asserted. If TENA goes inactive before the timer expires, the timer is reset. If the timer expires, transmission is aborted and collision asserted.
$\overline{\text { LBACK }}$ Input When this pin is low the chip will be put into internal loopback. The transmit data will be internally looped back into the input RD. The outputs XD and XEN will be held idle during loopback.

XSELO,
XSEL1 Inputs
in reset mode. All interface signals will be inhibited except TCLK. RESET must remain active for at least three TCLK periods.

These inputs select which frequency clock or crystal is to be connected to X1 and X2.

| X | X |  |
| :--- | :--- | :--- |
| S | S | CLOCK |
| E | E | DIVISOR |
| L | L |  |
| 1 | 0 |  |
| 0 | 0 | 16 X |
| 0 | 1 | 8 X |
| 1 | 0 | 10 X |
| 1 | 1 | 6 X |

X1, X2 Inputs Crystal oscillator inputs. A crystal can be connected between these inputs, or a CMOS level square wave can be connected to X1 while X2 is left unconnected.

VCC Input $\quad+5 \mathrm{~V} \pm 5 \%$
GND

NOTE: Compatibility with controller chips based on preliminary controller data sheets.


EXTERNAL SQUELCH


INTERNAL SQUELCH

Figure 3. Internal Versus External Squelch

## CIRCUIT DESCRIPTION

## TRANSMITTER

The transmitter encodes NRZ data from the controller chip into Manchester or Differential Manchester Space data. The diagram below shows the two encoding schemes.


Data encoding and transmission begin when the controller chip brings TENA active. The start of data encoding is delayed by two bits when in 82586/82588 mode. TX data is sampled using TCLK as the clock. Data is encoded into Manchester or Differential Manchester Space, as shown above, depending upon the state of DMANEN. The encoded data is output on XD. $\overline{\text { XEN }}$ goes low with the first bit of data output on XD. The transmit delay, delay from TENA active to XEN active, is less than 2 TCLKs in LANCE modes (4 TCLKS in $82586 / 82588$ mode). The controller chip signals end of data by bringing TENA inactive. The pin ETDEN controls how the MK5033 handles the end transmission.

If ETDEN is high the MK5033 will add a delimiter to the data stream after the last bit is transmitted. In Manchester mode XD will be held high for 1.5 TCLKs if the last data bit is a one and for 2 TCLKs if the last data bit is a zero. During this time XEN is held active. In Differential Manchester, XD is toggled after the last data bit and held in that state for 2 TCLKs. XEN is active during this time. After the delimiter has been sent, $\overline{\text { XEN }}$ is brought inactive.

If ETDEN is low the MK5033 will not add any delimiter to the data stream. $\overline{\text { XEN }}$ will be brought inactive after the last data bit has been output.

## RECEIVER

The receiver consists of four major sections:

1) Receive carrier squelch
2) Internal loopback
3) Digital phase locked loop
4) Manchester/Differential Manchester decoder

Depending on the state of $\overline{\text { DMANEN, }}$, the receiver decodes Manchester or Differential Manchester space data from pin RD into NRZ form. It also extracts timing
(RCLK) from the data. The NRZ data is output to the controller on pin RX.

## RECEIVE CARRIER SQUELCH

The Receive carrier pin has internal squelch logic that allows the signal to be either a level signal or a pulse train. Receive carrier is active low. The receive carrier

must be present for 3 clock samples to be considered a valid carrier. Once the carrier is considered valid then it must be active for only one clock sample time every two bit times to remain valid. (See Figure 3.)

## LOOPBACK

When loopback is enabled ( $\overline{\text { LBACK }}$ low) RD and $\overline{\mathrm{RC}}$ are ignored. Transmit data is internally looped back as receive data. The transmitter outputs XD and XEN are disabled during loopback.

## DIGITAL PHASE LOCKED LOOP (DPLL)

The digital phase locked loop is implemented with a counter that clears on each transition of the receive data. The phase locked loop will declare "lock" after receiving data that has two "long transitions". A long transition occurs when the receive data does not change for at least $4 / 6$ of a bit time in 6 X mode (5/8 in $8 \mathrm{X}, 7 / 10$ in 10X, and 11/16 in 16X). The phase locked loop generates a clock frequency that is 2 times the data rate.

## AUTOMATIC COMPENSATION FOR WIRING REVERSAL

When installing twisted pair telephone wiring, it is often difficult and expensive to maintain proper polarity on the wire pairs. The MK5033 will automatically compensate for this reversal. If Manchester coding is selected with both ETDEN $=1$ and AIEN $=1$ then any frame that is received with inverse polarity will be detected and correct polarity established prior to data decoding.

## MANCHESTER/DIFFERENTIAL MANCHESTER DECODER

The receive data (after inversion if enabled) is fed into the decoder along with the recovered $2 x$ clock from the DPLL. The decoder changes the receive data to NRZ
data. The NRZ data is output on RX. RENA signals the controller chip that data is available. (See mode pin descriptions.) RCLK is a 1 x clock output that is synchronous with the data on RX.

## PROTECTION TIME

After the end of a received frame the receiver is disabled for 20 bit times. This protection time guarantees immunity to spikes caused by transformer coupling after the end of frame.

## COLLISION

CLSN is an output to the controller chip that indicates a possible problem with the data. There are several sources of collision.

1) Transitions too close together

Collision is signaled if the receive data stream transitions a second time in less than 2/6 bit times in 6X mode ( $3 / 8$ in $8 X, 3 / 10$ in $10 X$, and $5 / 16$ in 16X)
2) Transitions too far apart

Collision is signaled if the receive data stream does not transition again within $9 / 6$ in 6 X mode (10/8 in 8 X , 12/10 in 10X, and 20/16 in 16X).
3) Manchester violation

If the data violates Manchester or Differential Manchester coding rules, depending on DMANEN, then collision is signaled.
4) Watchdog timer

If the watchdog timer expires, then collision will be signaled, if WDTEN is high.
5) Echo timer

If the echo timer expires, then collision will be signaled, if ETEN is high.
6) External collision

If the external collision pin ( $\overline{\mathrm{ECLSN}}$ ) goes low for at least 20 ns , then collision will be signaled.
7) Receive carrier lost during transmission If the MK5033 is transmitting and the receive carrier goes active and then inactive before it is through transmitting, then collision is signaled.
8) Heartbeat

Heartbeat is enabled when HBEN is high. If it is enabled, then collision will be signaled 8 TCLKs after TENA goes away, and collision will remain active for at least 8 TCLKs.

Once CLSN is activated it remains active until both TENA and RENA go inactive. The exception to this is heartbeat. If heartbeat signals collision, then collision is guaranteed to remain for 8 TCLKs or until TENA or RENA go inactive, whichever is longer.

## WATCHDOG TIMER

When enabled, the watchdog timer ensures that the MK5033 will not transmit for more than 101K bit times. The timer is enabled by bringing WDTEN high and disabled by bringing WDTEN low. If WDTEN is high, the timer is activated when TENA goes active. The timer resets when TENA goes inactive. If TENA remains active for more than 101 K bit times, then the timer will time out causing collision to be asserted and XEN to go inactive. If loopback is enabled, watchdog timeout will occur after 325 bit times. This permits run time testing of the watchdog timer.

## ECHO TIMER

When the echo timer is enabled the MK5033 expects the data that it is transmitting to be received on RD within 510 bit times. The echo timer is activated when TENA goes active. If 510 bit times elapse before RENA goes active, then the timer will time out causing collision to be activated.

## Oscillator

The MK5033 will accept two forms of clock input: a CMOS input or a crystal. If pin X2 is left unconnected, a $6.0 / 8.0 / 10.0 / 16.0 \mathrm{MHz} \pm 0.01 \%$ CMOS clock may be applied to pin X1. Alternately, a crystal circuit may be connected between X1 and X2 to form the basis of an oscillator. Typically, a $6.0 / 8.0 / 10.0 / 16.0 \pm 0.005 \%$ parallel resonant crystal is needed to insure the $\pm 0.01 \%$ frequency accuracy required for StarLAN. Refer to Figure 4. A fundamental mode, parallel resonance type crystal should be used with the manufacturer's suggested load capacitance.

## Reset Input

The reset pin is an active low Schmidt trigger input. A simple RC network may be used to insure correct operation upon power-up. Refer to Fig. 5.


Figure 4. Oscillator Operation


Figure 5. Typical RC Connection For Power-On Reset

## ELECTRICAL SPECIFICATIONS

This chapter provides tabular presentations for Absolute Maximum Ratings, DC Characteristics, Capacitance and AC Timing Specifications. In addition, illustrations are provided for an Output Load Diagram (Figure 9) and Station Timing Diagrams.

## ABSOLUTE MAXIMUM RATINGS

| Temperature Under Bias | $-25^{\circ} \mathrm{C}$ to $+100^{\circ} \mathrm{C}$ |
| :---: | :---: |
| Storage Temperature | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Voltage on Any Pin with Respect to Ground | -0.5 V to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ |
| Power Dissipation (no load) | . 50 mW |

Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other condition above those indicated in the operational sections of the specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## DC CHARACTERISTICS

$\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V} \pm 5 \%$ unless otherwise specified.

| SYMBOL | CONDITIONS | MIN | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IL }}$ |  | -0.5 | +0.8 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Except X1 | +2.0 | $\mathrm{V}_{\text {cc }}+0.5$ | V |
| $\mathrm{V}_{\mathrm{IH}}$ | X1 | +3.5 | $\mathrm{V}_{\text {CC }}+0.5$ | V |
| $\mathrm{V}_{\text {OL }}$ | (1) $\mathrm{I}_{\mathrm{LL}}=3.2 \mathrm{~mA}$, except $\times 2$ |  | +0.5 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | (1) $\mathrm{I}_{\mathrm{OH}}=-0.4 \mathrm{~mA}$, except X 2 | +2.4 |  | V |
| $\mathrm{V}_{\mathrm{OH}}$ | @ $\mathrm{I}_{\mathrm{OH}}=-40 \mu \mathrm{~A}$, except X2 | +3.2 |  | V |
| $\mathrm{I}_{\text {IL }}$ | @ $\mathrm{V}_{\mathrm{IN}}=0.4$ to $\mathrm{V}_{\mathrm{CC}}$, except XSELO, CMODE1, ETEN WDTEN, DMANEN, AIEN, HBEN, ETDEN |  | $\pm 10$ | $\mu \mathrm{A}$ |
| $\mathrm{IIL}^{\text {L }}$ | $@ V_{I N}=0.4 \text { to } V_{C C}, \text { XSELO, CMODE1, ETEN }$ WDTEN, DMANEN, AIEN, HBEN, ETDEN |  | $\pm 100$ | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{Cc}}$ |  |  | 8 | mA |

## CAPACITANCE

$\mathrm{F}=1 \mathrm{MHz}$

| SYMBOL | CONDITIONS | MIN | MAX | UNITS |
| :--- | :--- | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ |  |  | 10 | pf |
| $\mathrm{C}_{\text {OUT }}$ |  |  | 10 | pf |
| $\mathrm{C}_{\text {IO }}$ |  |  | 20 | pf |

## AC TIMING SPECIFICATIONS

$\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V} \pm 5 \%$ unless otherwise specified, $\mathrm{V}_{\mathrm{TH}}=2.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{TL}}=0.8 \mathrm{~V}$.

| \# | SIGNAL | SYMBOL | PARAMETER | $\begin{gathered} \text { MIN } \\ \mathrm{ns} \end{gathered}$ | TYP | $\begin{gathered} \text { MAX } \\ \text { ns } \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | X1 | $\mathrm{T}_{\mathbf{X 1 T}}$ | X1 period | 62 |  |  |
| 2 | X1 | $\mathrm{T}_{\text {XIL }}$ | X1 low time | 24 |  |  |
| 3 | X1 | $\mathrm{T}_{\text {X1H }}$ | X 1 high time | 24 |  |  |
| 4 | X1 | $T_{\text {X1R }}$ | Rise time of X 1 | 0 |  | 8 |
| 5 | X1 | $\mathrm{T}_{\text {X1F }}$ | Fall time of X1 | 0 |  | 8 |

## AC TIMING SPECIFICATIONS (cont.)

$\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V} \pm 5 \%$ unless otherwise specified, $\mathrm{V}_{\mathrm{TH}}=2.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{TL}}=0.8 \mathrm{~V}$.

| \# | SIGNAL | SYMBOL | PARAMETER | $\begin{gathered} \text { MIN } \\ \mathrm{ns} \end{gathered}$ | $\begin{gathered} \text { TYP } \\ \text { ns } \end{gathered}$ | $\begin{gathered} \text { MAX } \\ \text { ns } \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 6 | $\overline{\mathrm{XEN}}$ | $\mathrm{T}_{\overline{\mathrm{XEN}}}$ | $\overline{\mathrm{XEN}}$ delay from $\mathrm{X1}$ |  | 40 | 65 |
| 7 | XD | $\mathrm{T}_{\mathrm{XD}}$ | XD delay from $\mathrm{X1}$ |  | 40 | 65 |
| 8 | XD | $J_{\text {XD }}$ | Transmit jitter $\left\|T_{X D}{ }^{\uparrow-T_{X D} \downarrow}\right\| \div 2$ |  | 4 | 6 |
| 9 | TCLK | $\mathrm{T}_{\text {CLK }}$ | TCLK delay from X1 |  |  | 70 |
| 10 | TX | $\mathrm{T}_{\text {TXST1 }}$ | TX setup to falling edge of TCLK, CMODE $=1$ | 90 |  |  |
| 11 | TX | $\mathrm{T}_{\text {TXHT1 }}$ | TX hold from falling edge of TCLK, CMODE $=1$ | 15 |  |  |
| 12 | TX | $\mathrm{T}_{\text {TXS }}$ | TX setup to X 1 | 15 |  |  |
| 13 | TX | $\mathrm{T}_{\text {TXH }}$ | TX hold from X1 | 15 |  |  |
| 14 | TENA | $\mathrm{T}_{\text {TNAST1 }}$ | TENA setup to falling edge of TCLK, CMODE $=1$ | 90 |  |  |
| 15 | TENA | $\mathrm{T}_{\text {TNAST1 }}$ | TENA hold from falling edge of TCLK, CMODE $=1$ | 15 |  |  |
| 16 | TENA | $\mathrm{T}_{\text {TENAS }}$ | TENA setup to X 1 | 15 |  |  |
| 17 | TENA | $\mathrm{T}_{\text {TENAH }}$ | TENA hold from X1 | 15 |  |  |
| 18 | TX | $\mathrm{T}_{\text {TXST0 }}$ | TX setup to rising edge of TCLK, CMODE $=0$ | 90 |  |  |
| 19 | TX | $\mathrm{T}_{\text {TXHTO }}$ | TX hold from rising edge of TCLK, CMODE $=0$ | 15 |  |  |
| 20 | TX | $\mathrm{T}_{\text {TXS }}$ | TX setup to $\mathrm{X} 1, \mathrm{CMODE}=0$ | 15 |  |  |
| 21 | TX | $\mathrm{T}_{\text {TXH }}$ | TX hold from X1, CMODE $=0$ | 15 |  |  |
| 22 | TENA | $\mathrm{T}_{\text {TNASTO }}$ | TENA setup to positive edge of TCLK, CMODE $=0$ | 90 |  |  |
| 23 | TENA | $\mathrm{T}_{\text {TNAHTO }}$ | TENA hold from positive edge of TCLK, CMODE $=0$ | 15 |  |  |
| 24 | TENA | $\mathrm{T}_{\text {TNAS }}$ | TENA setup to $\mathrm{X} 1, \mathrm{CMODE}=0$ | 15 |  |  |
| 25 | TENA | $\mathrm{T}_{\text {TNAH }}$ | TENA hold from X1, CMODE $=0$ | 15 |  |  |
| 26 | CLSN | $\mathrm{T}_{\text {CLSN }}$ | CLSN delay from X1 |  |  | 70 |
| 27 | $\overline{\text { ECLSN }}$ | T ECLSN | Minimum detected pulse width |  | 5 | 20 |
| 28 | $\overline{\mathrm{RC}}$ | $\mathrm{T}_{\overline{\mathrm{RCS}}}$ | $\overline{\mathrm{RC}}$ setup to X 1 | 15 |  |  |
| 29 | $\overline{R C}$ | $\mathrm{T}_{\overline{\mathrm{RCH}}}$ | $\overline{\mathrm{RC}}$ hold from X 1 | 15 |  |  |
| 30 | RD | $\mathrm{T}_{\mathrm{RDS}}$ | RD setup to X 1 | 15 |  |  |
| 31 | RD | $\mathrm{T}_{\text {RDH }}$ | RD hold from X1 | 15 |  |  |
| 32 | RD | $J_{\text {RD6 }}$ | RD Incoming Jitter Tolerance, 6 X mode, $\mathrm{X} 1=6 \mathrm{MHz}, \mathrm{T}_{\mathrm{X} 1 \mathrm{~T}}-\left\|\mathrm{T}_{\mathrm{RDS}}{ }^{\uparrow}-\mathrm{T}_{\mathrm{RDS}} \downarrow\right\|$ |  | 165 | 161 |
| 33 | RD | $\mathrm{J}_{\mathrm{RD} 8}$ | RD Incoming Jitter Tolerance, 8 X mode, $\mathrm{X}_{1}=8 \mathrm{MHz}, \mathrm{T}_{\mathrm{XIT}}-\left\|\mathrm{T}_{\mathrm{RDS}}{ }^{\uparrow}-\mathrm{T}_{\mathrm{RDS}} \downarrow\right\|$ |  | 123 | 119 |
| 34 | RD | $J_{\text {RD10 }}$ | RD Incoming Jitter Tolerance, 10X mode, $\mathrm{X} 1=10 \mathrm{MHz}, \mathrm{T}_{\mathrm{X} 1 \mathrm{~T}}-\left\|\mathrm{T}_{\mathrm{RDS}^{\uparrow}}{ }^{\uparrow}-\mathrm{T}_{\text {RDS }} \downarrow\right\|$ |  | 198 | 194 |
| 35 | RD | $J_{\text {RD16 }}$ | RD Incoming Jitter Tolerance, 16X mode, $\mathrm{X} 1=16 \mathrm{MHz}, \mathrm{T}_{\mathrm{XIT}}-\left\|\mathrm{T}_{\mathrm{RDS}}{ }^{\uparrow}-\mathrm{T}_{\mathrm{RDS}} \downarrow\right\|$ |  | 186 | 182 |
| 36 | RCLK | $\mathrm{T}_{\text {RCLK }}$ | RCLK delay from X1, CMODE $=1$ |  | 40 | 65 |
| 37 | RX | T RXRCK1 | RX delay from falling RCLK, CMODE $=1$ | -30 |  | 30 |
| 38 | RX | $\mathrm{T}_{\mathrm{RX}}$ | RX delay from X1, CMODE $=1$ |  | 40 | 65 |

AC TIMING SPECIFICATIONS (cont.)
$T_{A}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V} \pm 5 \%$ unless otherwise specified, $\mathrm{V}_{\mathrm{TH}}=2.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{TL}}=0.8 \mathrm{~V}$.

| \# | SIGNAL | SYMBOL | PARAMETER | MIN | $\begin{array}{\|c\|} \hline \text { TYP } \\ \text { ns } \end{array}$ | $\begin{gathered} \text { MAX } \\ \text { ns } \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 39 | RENA | $\mathrm{T}_{\text {RNARCK1 }}$ | RENA delay from falling RCLK, CMODE $=1$ | -30 |  | 30 |
| 40 | RENA | $\mathrm{T}_{\text {RENA }}$ | RENA delay from X1, CMODE $=1$ |  | 45 | 65 |
| 41 | CLSN | $\mathrm{T}_{\text {CSNRCK1 }}$ | CLSN delay from falling edge RCLK, CMODE $=1$ | -30 |  | 30 |
| 42 | CLSN | $\mathrm{T}_{\text {CLSN }}$ | CLSN delay from X1, CMODE $=1$ |  |  | 70 |
| 43 | RCLK | T RCLK0 | RCLK delay from X1, CMODE $=0$ |  | 40 | 65 |
| 44 | RCLK | $\mathrm{P}_{\text {RCLK }}$ | RCLK pulse width, CMODE $=0$ | $\mathrm{T}_{\text {X1T }}-20$ |  | $\mathrm{T}_{\mathrm{XIT}+20}$ |
| 45 | RCLK | $\mathrm{T}_{\text {RXCLK }}$ | RCLK delay from RX stable, CMODE $=0$ | $\mathrm{T}_{\text {X1T }}-20$ |  |  |
| 46 | RX | $\mathrm{T}_{\text {CLKRX }}$ | RX hold from falling edge of RCLK, CMODE $=0$ | $2 * T_{X 1 T}-20$ |  |  |
| 47 | RCLK | T ${ }_{\text {RNACLK }}$ | RCLK delay from RENA stable, CMODE $=0$ | $\mathrm{T}_{\mathrm{XIT}}$-20 |  |  |
| 48 | RENA | TCLKRNA | RENA hold from falling edge of RCLK, CMODE $=0$ | $2 * T_{X 1 T}-20$ |  |  |
| 49 | RCLK | $\mathrm{T}_{\text {CSNCLK }}$ | Rising RCLK delay from CLSN stable, CMODE $=0$ | $2 * \mathrm{~T}_{\mathrm{XIT}}-20$ |  |  |
| 50 | CLSN | $\mathrm{T}_{\text {CLKCSN }}$ | CLSN delay from rising edge of RCLK, CMODE $=0$ | $\mathrm{T}_{\mathrm{XIT}}$-20 |  |  |



Figure 6. External X1 Timing Diagram


Figure 7. Transmit Timing Diagram


Figure 8. Receiver Timing Diagram


Figure 9. Output Load Diagram

## PACKAGE DESCRIPTION

## Plastic Dual-In-Line (N)

## 28-Pin

MK5033N


## FEATURES

$\square$ Conforms with StarLAN specification.
$\square$ Supports multi-point extension.
$\square$ Auto compensation for line reversal.
$\square$ Compatible with Mostek MK68590 LANCE and Intel 82586/82588.Close pin compatibility with SEEQ8023.
$\square$ Data rates to 2.66 Mbps supported.
$\square$ Manchester data encoding/decoding.
$\square$ Collision detection circuitry with the following features:

- Detects missing mid-bit transitions
- Transitions too close together
- Transitions too far apart
- External collision input pin
- Carrier dropout
- Watchdog timer
- AT\&T Release 1 collision presence signal
- Echo timeout
$\square$ Receive end-of-frame detection.
- Input protection at end-of-frame
$\square$ Loopback capability.
$\square$ Receive carrier automatically converted to a level signal.Echo timer to signal error if transmitted frame is not received.
$\square$ Heartbeat generation.In 82586 mode, insensitive to extra bits ahead of preamble
$\square$ Digital phase-locked loop.
$\square$ On chip crystal oscillator, 8X or 6X operation.
*Crystal inputs have CMOS thresholds.


Figure 1. MK5035 Pin AssignmentCMOS technology.20-pin DIP.Single 5 -volt supply.All inputs and outputs TTL compatible.*Outputs are also CMOS compatible.Industrial version available.

## GENERAL DESCRIPTION

The MK5035 is a Manchester Encoder/Decoder chip incorporating several features that make it an ideal StarLAN station chip. The MK5035 performs three functions. It encodes data from a controller chip into Manchester data. It decodes Manchester data from the line transceiver and produces NRZ data and clock for the controller chip. It also detects collisions and signals the controller chip that a collision has occurred.

The MK5035 has several enhancements for StarLAN and Multi-Point extension (MPE) StarLAN. These include auto compensation for wiring reversal, echo timer, external collision detect, watchdog timer, and heartbeat, among others.

## PIN DESCRIPTIONS:

## CONTROLLER INTERFACE

RX Output $\quad R X$ is the serial receive data after decoding.

RENA Output This signal indicates that data is available to the controller on the RX output.

RCLK Output RCLK is the receive data clock recovered from the incoming data RD.

TX Input TX is the serial data to be transmitted. It is clocked into the chip by TCLK.

TENA Input This signal indicates that data is valid on the TX input. It goes active with the first bit of transmission.

TCLK Output TCLK is the transmit data clock. All transmit interface signals are synchronized to this clock.

CLSN Output This signal is asserted when a manchester violation is detected on the RD line or when the external collision input (ECLSN) goes active.

TRANSCEIVER INTERFACE
XD Output Encoded transmit data output.
$\overline{\text { XEN }} \quad$ Output Transmit output enable. This signal goes low to indicate XD active. It goes high at the end of transmission.

RD Input Encoded receive data input.
$\overline{\mathrm{RC}} \quad$ Input Receive carrier input. Receive carrier can be either a pulse stream or an active low signal to indicate carrier active. The chip contains internal squelch circuitry, as shown in Figure 3, to convert a pulse signal to a level signal.

ECLSN Input External collision input. When this pin is held low for at least 20 nS , an external collision is signaled.

## OTHER PINS

CMODE Input This input allows the part to be used with either Mostek or Intel controllers:
CMODE $=0, \quad 82586 / 82588$ (See Note)
Transmit data (TX) is sampled on the rising edge of TCLK.
Receive data (RX) transitions on the rising edge of RCLK.

TENA - active low
RENA - active low - goes active when phase lock loop is locked.
CLSN - active low

## CMODE $=1, \quad$ MOSTEK LANCE MK68590

Transmit data (TX) is sampled on the falling edge of TCLK.
Receive data (RX) transitions on the falling edge of RCLK.

TENA - active high
RENA - active high - goes active when phase lock loop is locked.
CLSN - active high
LBACK Input When this input is low the part will be put into internal loopback. The transmit data will be internally looped back as receive data. See Figure 2. The outputs XD and $\overline{\text { XEN }}$ will be held inactive during loopback.

RESET Input When this pin is low the chip is in reset mode. All interface signals will be inhibited except TCLK. $\overline{\text { RESET }}$ should remain active for three TCLK periods.

XSEL Input This input selects the clock divider.

If $\mathrm{XSEL}=0$, it is 8 X .
If $X S E L=1$, it is $6 X$.

Crystal oscillator inputs. A crystal can be connected between these inputs, or a CMOS level square wave can be connected to X 1 while X 2 is left unconnected.

VCC Input $+5 \mathrm{~V} \pm 5 \%$

GND


Figure 2. StarLAN Encoder Decoder. MK5035


EXTERNAL SQUELCH


INTERNAL SQUELCH

Figure 3. Internal Versus External Time Squelch

## CIRCUIT DESCRIPTION

## TRANSMITTER

The transmitter encodes NRZ data from the controller chip into the Manchester data. The diagram below shows the two encoding schemes.
difficult and expensive to maintain proper polarity on the wire pairs. The MK5035 will automatically compensate for this reversal. Any frame that is received with inverse polarity will be detected and decoded with the correct polarity.


Data encoding and transmission begin when the controller chip brings TENA active. The start of data encoding is delayed by two bits when in 82586/82588 mode. TX is sampled using TCLK as the clock. The encoded data is output on XD. XEN goes low with the first bit of data output on XD. The transmit delay, delay from TENA active to XEN active, is less than 2 TCLKs in LANCE mode ( 4 TCLKs in $82586 / 82588$ mode). The controller chip signals end of data by bringing TENA inactive.

XD will be held high for an additional 1.5 TCLKs if the last data bit is a one, and for 2 TCLKs if the last data bit is a zero. During this time XEN is held active.

## RECEIVER

The receiver consists of four major sections.

1) Receive carrier squelch
2) Internal loopback
3) Digital phase locked loop
4) Manchester decoder

The receiver takes Manchester data in on RD, when receive carrier ( $\overline{\mathrm{RC}}$ ) is active, and decodes the data into NRZ data and also produces clock (RCLK) from the data. The NRZ data is output to the controller on RX.

## RECEIVE CARRIER SQUELCH

The Receive carrier pin has internal squelch logic that allows the signal to be either a level signal or a pulse train. Receive carrier is active low. The receive carrier must be present for 3 clock samples to be considered a valid carrier. Once the carrier is considered valid then it must be active for only one clock sample time every two bit times to remain valid. (See Figure 3.)

## Automatic Compensation For Wiring Reversal

When installing twisted pair telephone wiring, it is often

## LOOPBACK

When loopback is enabled ( $\overline{\mathrm{LBACK}}$ low), RD and $\overline{\mathrm{RC}}$ are ignored. Transmit data is internally looped back as receive data. The transmitter outputs XD and XEN are disabled during loopback.

## DIGITAL PHASE LOCKED LOOP (DPLL)

The digital phase locked loop is implemented with a counter that clears on each transition of the receive data. The phase locked loop will declare "lock" after receiving data that has two "long transitions". A long transition occurs when the receive data does not change for at least $4 / 6$ ( $5 / 8$ in 8 X mode) of a bit time.

## MANCHESTER DECODER

The receive data (after inversion if needed) is fed into the decoder along with the recovered 2 X clock from the DPLL. The decoder changes the receive data to NRZ data. The NRZ data is output on RX. RENA signals the controller chip that data is available. (See mode pin descriptions.) RCLK is a 1 X clock output that is synchronous with the data on RX.

## PROTECTION TIME

After the end of a received frame the receiver is disabled for 20 bit times. This protection time guarantees immunity to spikes caused by transformer coupling after the end of frame.

## COLLISION

CLSN is an output to the controller chip that indicates a possible problem with the data. There are several sources of collision.

[^3]sitions a second time in less than $2 / 6$ ( $3 / 8$ in 8 X mode) bit times.
2) Transitions too far apart

Collision is signaled if the receive data stream does not transition again within $9 / 6$ (10/8 in 8X mode) bit times.
3) Manchester violation If the data violates Manchester coding rules, then collision is signaled.

A Manchester violation is a missing mid-bit transition.
4) Watchdog timer

If the watchdog timer expires, then collision will be signaled.
5) Echo timer

If the echo timer expires without receive carrier going active, then collision will be signaled.
6) External collision

If the external collision pin ( $\overline{\mathrm{ECLSN}}$ ) goes low for at least 20 ns , then collision will be signaled.
7) Receive carrier lost during transmission If the MK5035 is transmitting and the receive carrier goes active and then inactive before it is through transmitting, then collision is signaled.
8) Heartbeat

Collision, as a result of heartbeat, will be signaled 8 TCLKs after TENA goes away, and collision will remain active for at least 8 TCLKs.

Once CLSN is activated it remains active until both TENA and RENA go inactive. The exception to this is heartbeat. If heartbeat signals collision, then collision is guaranteed to remain for 8 TCLKs.

## WATCHDOG TIMER

The watchdog timer ensures that the MK5035 will not transmit for more than 101 K bit times. The timer is started when TENA goes active. The timer resets when TENA goes inactive. If TENA remains active for more than 10ik bit times, then the timer will time-out causing collision to be asserted and $\overline{\mathrm{XEN}}$ to go inactive. If loopback is enabled, watchdog timeout will occur after 325 bit times. This particular timer value allow StarLAN HUBs to activate their own jabber functions, thereby alerting net management.

## ECHO TIMER

The MK5035 expects the data that it is transmitting to be received on $\overline{\mathrm{RC}} / \mathrm{RD}$ within 510 bit times. The echo timer is activated when TENA goes active. If 510 bit times elapse before RENA goes active, then the timer will time out causing collision to be activated.

## Oscillator

The MK5035 will accept two forms of clock input: a CMOS inpút or a crystal. If pin X2 is left unconnected, a $6.0 / 8.0 \mathrm{MHz} \pm 0.01 \%$ CMOS clock may be applied to pin X1. Alternately, a crystal circuit may be connected between X1 and X2 to form the basis of an oscillator. Typically, a $6.0 / 8.0 \pm 0.005 \%$ parallel resonant crystal is needed to insure the $\pm 0.01 \%$ frequency accuracy required for StarLAN. Refer to Figure 4. A fundamental mode, parallel resonance type crystal should be used with the manufacturer's suggested load capacitance.

## Reset Input

The reset pin is an active low Schmidt trigger input. A simple RC network may be used to insure correct operation upon power-up. Refer to Fig. 5.


Figure 4. Oscillator Operation


Figure 5. Typical RC Connection For Power-On Reset

## ELECTRICAL SPECIFICATIONS

This chapter provides tabular presentations for Absolute Maximum Ratings, DC Characteristics, Capacitance and AC Timing Specifications. In addition, illustrations are provided for an Output Load Diagram (Figure 9) and Station Timing Diagrams.

## ABSOLUTE MAXIMUM RATINGS

| Temperature Under Bias | $-25^{\circ} \mathrm{C}$ to $+100^{\circ} \mathrm{C}$ |
| :---: | :---: |
| Storage Temperature | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Voltage on Any Pin with Respect to Ground | -0.5 V to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ |
| Power Dissipation (no load) | 50 mW |

Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other condition above those indicated in the operational sections of the specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## DC CHARACTERISTICS

$\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V} \pm 5 \%$ unless otherwise specified.

| SYMBOL | CONDITIONS | MIN | MAX | UNITS |
| :--- | :--- | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IL}}$ |  | -0.5 | +0.8 | V |
| $\mathrm{~V}_{\mathrm{IH}}$ | Except X 1 | +2.0 | $\mathrm{~V}_{\mathrm{CC}}+0.5$ | V |
| $\mathrm{~V}_{\mathrm{IH}}$ | X 1 | +3.5 | $\mathrm{~V}_{\mathrm{CC}}+0.5$ | V |
| $\mathrm{~V}_{\mathrm{OL}}$ | $@ \mathrm{I}_{\mathrm{OL}}=3.2 \mathrm{~mA}$, except X2 |  | +0.5 | V |
| $\mathrm{~V}_{\mathrm{OH}}$ | $@ \mathrm{I}_{\mathrm{OH}}=-0.4 \mathrm{~mA}$, except X 2 | +2.4 |  | V |
| $\mathrm{~V}_{\mathrm{OH}}$ | $@ \mathrm{I}_{\mathrm{OH}}=-40 \mu \mathrm{~A}$, except X 2 | +3.2 |  | V |
| $\mathrm{I}_{\mathrm{IL}}$ | $@ \mathrm{~V}_{\mathrm{IN}}=0.4$ to $\mathrm{V}_{\mathrm{CC}}$ |  | $\pm 10$ | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{CC}}$ |  |  | $\mathbf{8}$ | mA |

## CAPACITANCE

$F=1 \mathrm{MHz}$

| SYMBOL | CONDITIONS | MIN | MAX | UNITS |
| :--- | :--- | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ |  |  | 10 | pf |
| $\mathrm{C}_{\text {OUT }}$ |  |  | 10 | pf |
| $\mathrm{C}_{\text {IO }}$ |  |  | 20 | pf |

AC TIMING SPECIFICATIONS
$\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V} \pm 5 \%$ unless otherwise specified, $\mathrm{V}_{\mathrm{TH}}=2.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{TL}}=0.8 \mathrm{~V}$.

| $\#$ | SIGNAL | SYMBOL | PARAMETER | MIN <br> ns | TYP <br> ns | MAX <br> ns |
| :--- | :--- | :--- | :--- | :---: | :---: | :---: |
| 1 | X 1 | $\mathrm{~T}_{\mathrm{X} 1 \mathrm{~T}}$ | X1 period | 62 |  |  |
| 2 | X 1 | $\mathrm{~T}_{\mathrm{XIL}}$ | X 1 low time | 24 |  |  |
| 3 | X 1 | $\mathrm{~T}_{\mathrm{X} 1 \mathrm{H}}$ | X 1 high time | 24 |  |  |
| 4 | X 1 | $\mathrm{~T}_{\mathrm{X} 1 \mathrm{R}}$ | Rise time of X 1 | 0 |  | 8 |
| 5 | X 1 | $\mathrm{~T}_{\mathrm{X} 1 \mathrm{~F}}$ | Fall time of X 1 | 0 |  | 8 |

AC TIMING SPECIFICATIONS (cont.)
$\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V} \pm 5 \%$ unless otherwise specified, $\mathrm{V}_{\mathrm{TH}}=2.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{TL}}=0.8 \mathrm{~V}$.

| \# | SIGNAL | SYMBOL | PARAMETER | $\begin{gathered} \text { MIN } \\ \text { ns } \end{gathered}$ | $\begin{gathered} \text { TYP } \\ \text { ns } \end{gathered}$ | $\begin{gathered} \operatorname{MAX}_{\mathrm{ns}} \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 6 | $\overline{\text { XEN }}$ | $\mathrm{T}_{\overline{\mathrm{XEN}}}$ | $\overline{\mathrm{XEN}}$ delay from X 1 |  | 40 | 65 |
| 7 | XD | $\mathrm{T}_{\mathrm{XD}}$ | XD delay from $\mathrm{X1}$ |  | 40 | 65 |
| 8 | XD | $J_{\text {XD }}$ | Transmit jitter $\mid \mathrm{T}_{\text {XD }}{ }^{\uparrow-\mathrm{T}_{\text {XD }} \downarrow}$ \| $\div 2$ |  | 4 | 6 |
| 9 | TCLK | $\mathrm{T}_{\text {CLK }}$ | TCLK delay from X1 |  |  | 70 |
| 10 | TX | $\mathrm{T}_{\text {TXST1 }}$ | TX setup to falling edge of TCLK, CMODE $=1$ | 90 |  |  |
| 11 | TX | $\mathrm{T}_{\text {TXHT1 }}$ | TX hold from falling edge of TCLK, CMODE $=1$ | 15 |  |  |
| 12 | TX | $\mathrm{T}_{\text {TXS }}$ | TX setup to X 1 | 15 |  |  |
| 13 | TX | $\mathrm{T}_{\text {TXH }}$ | TX hold from X1 | 15 |  |  |
| 14 | TENA | $\mathrm{T}_{\text {TNAST1 }}$ | TENA setup to falling edge of TCLK, CMODE $=1$ | 90 |  |  |
| 15 | TENA | $\mathrm{T}_{\text {TNAST } 1}$ | TENA hold from falling edge of TCLK, CMODE $=1$ | 15 |  |  |
| 16 | TENA | $\mathrm{T}_{\text {TENAS }}$ | TENA setup to X1 | 15 |  |  |
| 17 | TENA | $\mathrm{T}_{\text {TENAH }}$ | TENA hold from X1 | 15 |  |  |
| 18 | TX | $\mathrm{T}_{\text {TXST0 }}$ | TX setup to rising edge of TCLK, CMODE $=0$ | 90 |  |  |
| 19 | TX | $\mathrm{T}_{\text {TXHTO }}$ | TX hold from rising edge of TCLK, CMODE $=0$ | 15 |  |  |
| 20 | TX | $\mathrm{T}_{\text {TXS }}$ | TX setup to $\mathrm{X} 1, \mathrm{CMODE}=0$ | 15 |  |  |
| 21 | TX | $\mathrm{T}_{\text {TXH }}$ | TX hold from X1, CMODE $=0$ | 15 |  |  |
| 22 | TENA | $\mathrm{T}_{\text {TNASTO }}$ | TENA setup to positive edge of TCLK, CMODE $=0$ | 90 |  |  |
| 23 | TENA | $\mathrm{T}_{\text {TNAHTO }}$ | TENA hold from positive edge of TCLK, CMODE $=0$ | 15 |  |  |
| 24 | TENA | $\mathrm{T}_{\text {TNAS }}$ | TENA setup to $\mathrm{X} 1, \mathrm{CMODE}=0$ | 15 |  |  |
| 25 | TENA | $\mathrm{T}_{\text {TNAH }}$ | TENA hold from X1, CMODE $=0$ | 15 |  |  |
| 26 | CLSN | T CLSN | CLSN delay from X1 |  |  | 70 |
| 27 | ECLSN | $\mathrm{T}_{\text {ECLSN }}$ | Minimum detected pulse width |  | 5 | 20 |
| 28 | $\overline{\mathrm{RC}}$ | $T_{\overline{\text { RCS }}}$ | $\overline{\mathrm{RC}}$ setup to X 1 | 15 |  |  |
| 29 | $\overline{R C}$ | $\mathrm{T}_{\overline{\mathrm{RCH}}}$ | $\overline{\mathrm{RC}}$ hold from $\mathrm{X1}$ | 15 |  |  |
| 30 | RD | $\mathrm{T}_{\text {RDS }}$ | RD setup to $\mathrm{X1}$ | 15 |  |  |
| 31 | RD | $\mathrm{T}_{\mathrm{RDH}}$ | RD hold from X1 | 15 |  |  |
| 32 | RD | $J_{\text {RD6 }}$ | RD Incoming Jitter Tolerance, 6 X mode, $\mathrm{X} 1=6 \mathrm{MHz}, \mathrm{T}_{\mathrm{XIT}}-\left\|\mathrm{T}_{\text {RDS }}{ }^{\uparrow}-\mathrm{T}_{\text {RDS }} \downarrow\right\|$ |  | 165 | 161 |
| 33 | RD | $J_{\text {RD8 }}$ | RD Incoming Jitter Tolerance, 8 X mode, $\mathrm{X} 1=8 \mathrm{MHz}, \mathrm{T}_{\mathrm{XIT}}-\left\|\mathrm{T}_{\mathrm{RDS}}{ }^{\uparrow}-\mathrm{T}_{\mathrm{RDS}} \downarrow\right\|$ |  | 123 | 119 |
| 34 | RCLK | $\mathrm{T}_{\text {RCLK }}$ | RCLK delay from X1, CMODE $=1$ |  | 40 | 65 |
| 35 | RX | $\mathrm{T}_{\text {RXRCK1 }}$ | RX delay from falling RCLK, CMODE $=1$ | -30 |  | 30 |
| 36 | RX | $\mathrm{T}_{\mathrm{RX}}$ | RX delay from $\mathrm{X} 1, \mathrm{CMODE}=1$ |  | 40 | 65 |
| 37 | RENA | $\mathrm{T}_{\text {RNARCK1 }}$ | RENA delay from falling RCLK, CMODE $=1$ | -30 |  | 30 |
| 38 | RENA | $\mathrm{T}_{\text {RENA }}$ | RENA delay from X1, CMODE $=1$ |  | 45 | 65 |
| 39 | CLSN | $\mathrm{T}_{\text {CSNRCK1 }}$ | CLSN delay from falling edge RCLK, CMODE $=1$ | -30 |  | 30 |
| 40 | CLSN | $\mathrm{T}_{\text {CLSN }}$ | CLSN delay from X1, CMODE $=1$ |  |  | 70 |

## AC TIMING SPECIFICATIONS (cont.)

$\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V} \pm 5 \%$ unless otherwise specified, $\mathrm{V}_{\mathrm{TH}}=2.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{TL}}=0.8 \mathrm{~V}$.

| \# | SIGNAL | SYMBOL | PARAMETER | $\begin{gathered} \text { MIN } \\ \text { ns } \end{gathered}$ | $\begin{gathered} \text { TYP } \\ \text { ns } \end{gathered}$ | $\begin{gathered} \text { MAX } \\ \text { ns } \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 41 | RCLK | T RCLK0 | RCLK delay from X1, CMODE $=0$ |  | 40 | 65 |
| 42 | RCLK | $\mathrm{P}_{\text {RCLK }}$ | RCLK pulse width, CMODE $=0$ | $\mathrm{T}_{\mathrm{X1T}}-20$ |  | $\mathrm{T}_{\mathrm{XIT}}+20$ |
| 43 | RCLK | $\mathrm{T}_{\text {RXCLK }}$ | RCLK delay from RX stable, CMODE $=0$ | $\mathrm{T}_{\mathrm{X1T}}$-20 |  |  |
| 44 | RX | $\mathrm{T}_{\text {CLKRX }}$ | RX hold from falling edge of RCLK, CMODE $=0$ | $2^{*} T^{11 T}$-20 |  |  |
| 45 | RCLK | $\mathrm{T}_{\text {RNACLK }}$ | RCLK delay from RENA stable, CMODE $=0$ | $\mathrm{T}_{\mathrm{X} 1 \mathrm{~T}}-20$ |  |  |
| 46 | RENA | T CLKRNA | RENA hold from falling edge of RCLK, CMODE $=0$ | $2^{*} \mathrm{~T}^{1 T^{-}-20}$ |  |  |
| 47 | RCLK | $\mathrm{T}_{\text {CSNCLK }}$ | Rising RCLK delay from CLSN stable, CMODE $=0$ | $2^{*} T_{X 1 T}-20$ |  |  |
| 48 | CLSN | T CLKCSN | CLSN delay from rising edge of RCLK, CMODE $=0$ | $\mathrm{T}_{\mathrm{X} 1 \mathrm{~T}}-20$ |  |  |



Figure 6. External X1 Timing Diagram


Figure 7. Transmit Timing Diagram


Figure 8. Receiver Timing Diagram


Figure 9. Output Load Diagram

PACKAGE DESCRIPTION

## 20 Pin Plastic

MK5035N


NOTE: Overall length includes $\mathbf{0 1 0}$ flash on either end of package

MK50351N

## FEATURES

Conforms with StarLAN specification.Supports multi-point extension.Auto compensation for line reversal.Compatible with Mostek MK5032 Variable Bit Rate LANCE and Intel 82586/82588.Close pin compatibility with SEEQ8023.Data rates to 2.66 Mbps supported.Manchester data encoding/decoding.Collision detection circuitry with the following features:

- Detects missing mid-bit transitions
- Transitions too close together
- Transitions too far apart
- External collision input pin
- Carrier dropout
- Watchdog timer
- AT\&T Release 1 collision presence signal
- Echo timeoutReceive end-of-frame detection.
- Input protection at end-of-frame

Loopback capability.
Receive carrier automatically converted to a level signal.Echo timer to signal error if transmitted frame is not received.Heartbeat generation.
In 82586 mode, insensitive to extra bits ahead of preamble

Digital phase-locked loop.
On chip crystal oscillator, 8X or 10X operation.

[^4]

Figure 1. MK50351 Pin Assignment
$\square$ CMOS technology.
$\square$ 20-pin DIP.
$\square$ Single 5 -volt supply.
$\square$ All inputs and outputs TTL compatible.*Outputs are also CMOS compatible.
$\square$ Industrial version available.

## GENERAL DESCRIPTION

The MK50351 is a Manchester Encoder/Decoder chip incorporating several features that make it an ideal StarLAN station chip. The MK50351 performs three functions. It encodes data from a controller chip into Manchester data. It decodes Manchester data from the line transceiver and produces NRZ data and clock for the controller chip. It also detects collisions and signals the controller chip that a collision has occurred.

The MK50351 has several enhancements for StarLAN and Multi-Point extension (MPE) StarLAN. These include auto compensation for wiring reversal, echo timer, external collision detect, watchdog timer, and heartbeat, among others.

## PIN DESCRIPTIONS:

## CONTROLLER INTERFACE

RX Output $\quad$ RX is the serial receive data after decoding.

RENA Output This signal indicates that data is available to the controller on the RX output.

RCLK Output RCLK is the receive data clock recovered from the incoming data RD.

TX Input TX is the serial data to be transmitted. It is clocked into the chip by TCLK.

TENA Input This signal indicates that data is valid on the TX input. It goes active with the first bit of transmission.

TCLK Output TCLK is the transmit data clock. All transmit interface signals are synchronized to this clock.

CLSN Output This signal is asserted when a manchester violation is detected on the RD line or when the external collision input ( $\overline{E C L S N}$ ) goes active.

## TRANSCEIVER INTERFACE

XD Output Encoded transmit data output.
$\overline{\text { XEN }} \quad$ Output Transmit output enable. This signal goes low to indicate XD active. It goes high at the end of transmission.

RD Input Encoded receive data input.
$\overline{\mathrm{RC}} \quad$ Input Receive carrier input. Receive carrier can be either a pulse stream or an active low signal to indicate carrier active. The chip contains internal squelch circuitry, as shown in Figure 3, to convert a pulse signal to a level signal.

ECLSN Input External collision input. When this pin is held low for at least 20 nS , an external collision is signaled.

OTHER PINS
CMODE Input This input allows the part to be used with either Mostek or Intel controllers:
CMODE $=0, \quad 82586 / 82588$ (See Note)
Transmit data (TX) is sampled on the rising edge of TCLK.
Receive data (RX) transitions on the rising edge of RCLK.

TENA - active low
RENA - active low - goes active when phase lock loop is locked.
CLSN - active low
CMODE = 1, MOSTEK Variable Bit Rate LANCE MK5032
$\overline{\text { LBACK }}$ Input When this input is low the part will be put into internal loopback. The transmit data will be internally looped back as receive data. See Figure 2. The outputs XD and $\overline{\text { XEN }}$ will be held inactive during loopback.
$\overline{\text { RESET }}$ Input When this pin is low the chip is in reset mode. All interface signals will be inhibited except TCLK. $\overline{\text { RESET }}$ should remain active for three TCLK periods.

XSEL Input This input selects the clock divider.

If $\mathrm{XSEL}=0$, it is 8 X .
If $\operatorname{XSEL}=1$, it is $10 X$. sheets.

| X1,X2 Inputs | Crystal oscillator inputs. A crystal <br> can be connected between these <br> inputs, or a CMOS level square | VCC | GND |
| :--- | :--- | :--- | :--- |
|  | wave can be connected to X 1 <br> while X2 is left unconnected. |  |  |



Figure 2. StarLAN Encoder Decoder. MK50351


EXTERNAL SQUELCH


INTERNAL SQUELCH

Figure 3. Internal Versus External Time Squelch

## CIRCUIT DESCRIPTION

## TRANSMITTER

The transmitter encodes NRZ data from the controller chip into the Manchester data. The diagram below shows the two encoding schemes.
difficult and expensive to maintain proper polarity on the wire pairs. The MK50351 will automatically compensate for this reversal. Any frame that is received with inverse polarity will be detected and decoded with the correct polarity.


Data encoding and transmission begin when the controller chip brings TENA active. The start of data encoding is delayed by two bits when in $82586 / 82588$ mode. TX is sampled using TCLK as the clock. The encoded data is output on XD. $\overline{\text { XEN }}$ goes low with the first bit of data output on XD. The transmit delay, delay from TENA active to $\overline{\text { XEN }}$ active, is less than 2 TCLKs. The controller chip signals end of data by bringing TENA inactive.

XD will be held high for an additional 1.5 TCLKs if the last data bit is a one, and for 2 TCLKs if the last data bit is a zero. During this time $\overline{\text { XEN }}$ is held active.

## RECEIVER

The receiver consists of four major sections.

1) Receive carrier squelch
2) Internal loopback
3) Digital phase locked loop
4) Manchester decoder

The receiver takes Manchester data in on RD, when receive carrier ( $\overline{\mathrm{RC}}$ ) is active, and decodes the data into NRZ data and also produces clock (RCLK) from the data. The NRZ data is output to the controller on RX.

## RECEIVE CARRIER SQUELCH

The Receive carrier pin has internal squelch logic that allows the signal to be either a level signal or a pulse train. Receive carrier is active low. The receive carrier must be present for 3 clock samples to be considered a valid carrier. Once the carrier is considered valid then it must be active for only one clock sample time every two bit times to remain valid. (See Figure 3.)

## Automatic Compensation For Wiring Reversal

When installing twisted pair telephone wiring, it is often

## LOOPBACK

When loopback is enabled ( $\overline{\text { LBACK low), RD and } \overline{\mathrm{RC}}}$ are ignored. Transmit data is internally looped back as receive data. The transmitter outputs XD and XEN are disabled during loopback.

DIGITAL PHASE LOCKED LOOP (DPLL)
The digital phase locked loop is implemented with a counter that clears on each transition of the receive data. The phase locked loop will declare "lock" after receiving data that has two "long transitions". A long transition occurs when the receive data does not change for at least $5 / 8$ ( $7 / 10$ in 10X mode) of a bit time.

## MANCHESTER DECODER

The receive data (after inversion if needed) is fed into the decoder along with the recovered 2 X clock from the DPLL. The decoder changes the receive data to NRZ data. The NRZ data is output on RX. RENA signals the controller chip that data is available. (See mode pin descriptions.) RCLK is a 1 X clock output that is synchronous with the data on RX.

## PROTECTION TIME

After the end of a received frame the receiver is disabled for 20 bit times. This protection time guarantees immunity to spikes caused by transformer coupling after the end of frame.

## COLLISION

CLSN is an output to the controller chip that indicates a possible problem with the data. There are several sources of collision.

[^5]sitions a second time in less than $3 / 8$ (3/10 in 10X mode) bit times.
2) Transitions too far apart

Collision is signaled if the receive data stream does not transition again within 10/8 (12/10 in 10X mode) bit times.
3) Manchester violation

If the data violates Manchester coding rules, then collision is signaled.

A Manchester violation is a missing mid-bit transition.
4) Watchdog timer

If the watchdog timer expires, then collision will be signaled.
5) Echo timer

If the echo timer expires without receive carrier going active, then collision will be signaled.
6) External collision

If the external collision pin ( $\overline{\mathrm{ECLSN}}$ ) goes low for at least 20 ns , then collision will be signaled.
7) Receive carrier lost during transmission If the MK50351 is transmitting and the "eceive carrier goes active and then inactive before it is through transmitting, then collision is signaled.
8) Heartbeat

Collision, as a result of heartbeat, will be signaled 8 TCLKs after TENA goes away, and collision will remain active for at least 8 TCLKs.

Once CLSN is activated it remains active until both TENA and RENA go inactive. The exception to this is heartbeat. If heartbeat signals collision, then collision is guaranteed to remain for 8 TCLKs.

## WATCHDOG TIMER

The watchdog timer ensures that the MK50351 will not transmit for more than 101 K bit times. The timer is started when TENA goes active. The timer resets when TENA goes inactive. If TENA remains active for more than 101K bit times, then the timer will time-out causing collision to be asserted and XEN to go inactive. If loopback is enabled, watchdog timeout will occur after 325 bit times. This particular timer value allow StarLAN HUBs to activate their own jabber functions, thereby alerting net management.

## ECHO TIMER

The MK50351 expects the data that it is transmitting to be received on $\overline{\mathrm{RC}} / \mathrm{RD}$ within 510 bit times. The echo timer is activated when TENA goes active. If 510 bit times elapse before RENA goes active, then the timer will time out causing collision to be activated.

## Oscillator

The MK50351 will accept two forms of clock input: a CMOS input or a crystal. If pin X2 is left unconnected, a $8.0 / 10.0 \mathrm{MHz} \pm 0.01 \%$ CMOS clock may be applied to pin X1. Alternately, a crystal circuit may be connected between X1 and X2 to form the basis of an oscillator. Typically, a $8.0 / 10.0 \pm 0.005 \%$ parallel resonant crystal is needed to insure the $\pm 0.01 \%$ frequency accuracy required for StarLAN. Refer to Figure 4. A fundamental mode, parallel resonance type crystal should be used with the manufacturer's suggested load capacitance.

## Reset Input

The reset pin is an active low Schmidt trigger input. A simple RC network may be used to insure correct operation upon power-up. Refer to Fig. 5.


Figure 4. Oscillator Operation


Figure 5. Typical RC Connection For Power-On Reset

## ELECTRICAL SPECIFICATIONS

This chapter provides tabular presentations for Absolute Maximum Ratings, DC Characteristics, Capacitance and AC Timing Specifications. In addition, illustrations are provided for an Output Load Diagram (Figure 9) and Station Timing Diagrams.

## ABSOLUTE MAXIMUM RATINGS



Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other condition above those indicated in the operational sections of the specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## DC CHARACTERISTICS

$\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V} \pm 5 \%$ unless otherwise specified.

| SYMBOL | CONDITIONS | MIN | MAX | UNITS |
| :--- | :--- | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IL}}$ |  | -0.5 | +0.8 | V |
| $\mathrm{~V}_{\mathrm{IH}}$ | Except X 1 | +2.0 | $\mathrm{~V}_{\mathrm{CC}}+0.5$ | V |
| $\mathrm{~V}_{\mathrm{IH}}$ | X 1 | +3.5 | $\mathrm{~V}_{\mathrm{CC}}+0.5$ | V |
| $\mathrm{~V}_{\mathrm{OL}}$ | $@ \mathrm{I}_{\mathrm{OL}}=3.2 \mathrm{~mA}$, except X 2 |  | +0.5 | V |
| $\mathrm{~V}_{\mathrm{OH}}$ | $@ \mathrm{I}_{\mathrm{OH}}=-0.4 \mathrm{~mA}$, except X 2 | +2.4 |  | V |
| $\mathrm{~V}_{\mathrm{OH}}$ | $@ \mathrm{I}_{\mathrm{OH}}=-40 \mu \mathrm{~A}$, except X 2 | +3.2 |  | V |
| $\mathrm{I}_{\mathrm{IL}}$ | $@ \mathrm{~V}_{\mathrm{IN}}=0.4$ to $\mathrm{V}_{\mathrm{CC}}$ |  | $\pm 10$ | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{CC}}$ |  |  | 8 | mA |

## CAPACITANCE

$\mathrm{F}=1 \mathrm{MHz}$

| SYMBOL | CONDITIONS | MIN | MAX | UNITS |
| :--- | :--- | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ |  |  | 10 | pf |
| $\mathrm{C}_{\text {OUT }}$ |  |  | 10 | pf |
| $\mathrm{C}_{\text {IO }}$ |  |  | 20 | pf |

AC TIMING SPECIFICATIONS
$\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V} \pm 5 \%$ unless otherwise specified, $\mathrm{V}_{\mathrm{TH}}=2.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{TL}}=0.8 \mathrm{~V}$.

| \# | SIGNAL | SYMBOL | PARAMETER | MIN ns | $\begin{aligned} & \text { TYP } \\ & \text { ns } \end{aligned}$ | $\begin{gathered} \text { MAX } \\ \text { ns } \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | X1 | $\mathrm{T}_{\text {XIT }}$ | X1 period | 62 |  |  |
| 2 | X1 | $\mathrm{T}_{\text {XIL }}$ | X1 low time | 24 |  |  |
| 3 | X1 | $\mathrm{T}_{\mathrm{XIH}}$ | X1 high time | 24 |  |  |
| 4 | X1 | $T_{X 1 R}$ | Rise time of X1 | 0 |  | 8 |
| 5 | X1 | $\mathrm{T}_{\text {X1F }}$ | Fall time of X1 | 0 |  | 8 |

## AC TIMING SPECIFICATIONS (cont.)

$T_{A}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V} \pm 5 \%$ unless otherwise specified, $\mathrm{V}_{\mathrm{TH}}=2.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{TL}}=0.8 \mathrm{~V}$.

| \# | SIGNAL | SYMBOL | PARAMETER | $\begin{gathered} \mathrm{MIN} \\ \mathrm{~ns} \end{gathered}$ | $\begin{gathered} \text { TYP } \\ \text { ns } \end{gathered}$ | $\begin{gathered} \text { MAX } \\ \text { ns } \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 6 | XEN | $\mathrm{T}_{\overline{\mathrm{XEN}}}$ | $\overline{\mathrm{XEN}}$ delay from $\mathrm{X1}$ |  | 40 | 65 |
| 7 | XD | $\mathrm{T}_{\mathrm{XD}}$ | XD delay from $\mathrm{X1}$ |  | 40 | 65 |
| 8 | XD | $J_{\text {XD }}$ | Transmit jitter $\mid \mathrm{T}_{\mathrm{XD}}{ }^{\uparrow-T_{X D} \downarrow \mid \div 2}$ |  | 4 | 6 |
| 9 | TCLK | $\mathrm{T}_{\text {CLK }}$ | TCLK delay from X1 |  |  | 70 |
| 10 | TX | $\mathrm{T}_{\text {TXST1 }}$ | TX setup to falling edge of TCLK, CMODE $=1$ | 90 |  |  |
| 11 | TX | $\mathrm{T}_{\text {TXHT1 }}$ | TX hold from falling edge of TCLK, CMODE $=1$ | 15 |  |  |
| 12 | TX | $\mathrm{T}_{\text {TXS }}$ | TX setup to $\mathrm{X1}$ | 15 |  |  |
| 13 | TX | $\mathrm{T}_{\text {TXH }}$ | TX hold from X1 | 15 |  |  |
| 14 | TENA | $\mathrm{T}_{\text {TNAST1 }}$ | TENA setup to falling edge of TCLK, CMODE $=1$ | 90 |  |  |
| 15 | TENA | $\mathrm{T}_{\text {TNAST1 }}$ | TENA hold from falling edge of TCLK, CMODE $=1$ | 15 |  |  |
| 16 | TENA | $\mathrm{T}_{\text {TENAS }}$ | TENA setup to X 1 | 15 |  |  |
| 17 | TENA | $\mathrm{T}_{\text {TENAH }}$ | TENA hold from X1 | 15 |  |  |
| 18 | TX | $\mathrm{T}_{\text {TXSTO }}$ | TX setup to rising edge of TCLK, CMODE $=0$ | 90 |  |  |
| 19 | TX | $\mathrm{T}_{\text {TXHTO }}$ | TX hold from rising edge of TCLK, CMODE $=0$ | 15 |  |  |
| 20 | TX | $\mathrm{T}_{\text {TXS }}$ | TX setup to $\mathrm{X} 1, \mathrm{CMODE}=0$ | 15 |  |  |
| 21 | TX | $\mathrm{T}_{\text {TXH }}$ | TX hold from X1, CMODE $=0$ | 15 |  |  |
| 22 | TENA | $\mathrm{T}_{\text {TNASTO }}$ | TENA setup to positive edge of TCLK, CMODE $=0$ | 90 |  |  |
| 23 | TENA | $\mathrm{T}_{\text {TNAHTO }}$ | TENA hold from positive edge of TCLK, CMODE $=0$ | 15 |  |  |
| 24 | TENA | $\mathrm{T}_{\text {TNAS }}$ | TENA setup to $\mathrm{X} 1, \mathrm{CMODE}=0$ | 15 |  |  |
| 25 | TENA | $\mathrm{T}_{\text {TNAH }}$ | TENA hold from X1, CMODE $=0$ | 15 |  |  |
| 26 | CLSN | $\mathrm{T}_{\text {CLSN }}$ | CLSN delay from X1 |  |  | 70 |
| 27 | ECLSN | $\mathrm{T}_{\text {ECLSN }}$ | Minimum detected pulse width |  | 5 | 20 |
| 28 | $\overline{\mathrm{RC}}$ | $\mathrm{T}_{\overline{\mathrm{RCS}}}$ | $\overline{\mathrm{RC}}$ setup to X 1 | 15 |  |  |
| 29 | $\overline{\mathrm{RC}}$ | $\mathrm{T}_{\overline{\mathrm{RCH}}}$ | $\overline{\mathrm{RC}}$ hold from $\mathrm{X1}$ | 15 |  |  |
| 30 | RD | $\mathrm{T}_{\mathrm{RDS}}$ | RD setup to X 1 | 15 |  |  |
| 31 | RD | $\mathrm{T}_{\text {RDH }}$ | RD hold from X1 | 15 |  |  |
| 32 | RD | $J_{\text {RD6 }}$ | RD Incoming Jitter Tolerance, 8 X mode, $\mathrm{X} 1=8 \mathrm{MHz}, \mathrm{T}_{\mathrm{XiT}}-\mid \mathrm{T}_{\mathrm{RDS}}{ }^{\uparrow-\mathrm{T}_{\mathrm{RDS}} \downarrow \mid}$ |  | 123 | 119 |
| 33 | RD | $\mathrm{J}^{\prime} \mathrm{RD8}$ | RD Incoming Jitter Tolerance, 10 X mode, $\mathrm{X} 1=10 \mathrm{MHz}, \mathrm{T}_{\mathrm{XIT}}-\left\|\mathrm{T}_{\text {RDS }} \uparrow \mathrm{T}_{\text {RDS }} \downarrow\right\|$ |  | 198 | 194 |
| 34 | RCLK | $\mathrm{T}_{\text {RCLK }}$ | RCLK delay from X1, CMODE $=1$ |  | 40 | 65 |
| 35 | TX | $\mathrm{T}_{\text {RXRCK1 }}$ | RX delay from falling RCLK, CMODE $=1$ | -30 |  | 30 |
| 36 | RX | $\mathrm{T}_{\mathrm{RX}}$ | RX delay from $\mathrm{X} 1, \mathrm{CMODE}=1$ |  | 40 | 65 |
| 37 | RENA | $\mathrm{T}_{\text {RNARCK1 }}$ | RENA delay from falling RCLK, CMODE $=1$ | -30 |  | 30 |
| 38 | RENA | $\mathrm{T}_{\text {RENA }}$ | RENA delay from X1, CMODE $=1$ |  | 45 | 65 |
| 39 | CLSN | $\mathrm{T}_{\text {CSNRCK1 }}$ | CLSN delay from falling edge RCLK, CMODE $=1$ | -30 |  | 30 |
| 40 | CLSN | $\mathrm{T}_{\text {CLSN }}$ | CLSN delay from X1, CMODE - 1 |  |  | 70 |

AC TIMING SPECIFICATIONS (cont.)
$\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V} \pm 5 \%$ unless otherwise specified, $\mathrm{V}_{\mathrm{TH}}=2.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{TL}}=0.8 \mathrm{~V}$.

| \# | SIGNAL | SYMBOL | PARAMETER | MIN ns | $\begin{array}{\|c} \hline \text { TYP } \\ \text { ns } \end{array}$ | MAX ns |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 41 | RCLK | T RCLK0 | RCLK delay from X1, CMODE $=0$ |  | 40 | 65 |
| 42 | RCLK | $\mathrm{P}_{\text {RCLK }}$ | RCLK pulse width, CMODE $=0$ | $\mathrm{T}_{\text {XIT }}$-20 |  | $\mathrm{T}_{\mathrm{XIT}+20}$ |
| 43 | RCLK | $\mathrm{T}_{\text {RXCLK }}$ | RCLK delay from RX stable, CMODE $=0$ | $\mathrm{T}_{\text {XIT }}-20$ |  |  |
| 44 | RX | $\mathrm{T}_{\text {CLKRX }}$ | RX hold from falling edge of RCLK, CMODE $=0$ | $2 * T_{X 1 T}-20$ |  |  |
| 45 | RCLK | $\mathrm{T}_{\text {RNACLK }}$ | RCLK delay from RENA stable, CMODE $=0$ | $\mathrm{T}_{\mathrm{X1T}}$-20 |  |  |
| 46 | RENA | T CLKRNA | RENA hold from falling edge of RCLK, CMODE $=0$ | $2 * T_{X 1 T}-20$ |  |  |
| 47 | RCLK | $\mathrm{T}_{\text {CSNCLK }}$ | Rising RCLK delay from CLSN stable, CMODE $=0$ | $2 * T_{X 1 T}-20$ |  |  |
| 48 | CLSN | TCLKCSN | CLSN delay from rising edge of RCLK, CMODE $=0$ | $\mathrm{T}_{\mathrm{X} 1 \mathrm{~T}}$-20 |  |  |



Figure 6. External X1 Timing Diagram


Figure 7. Transmit Timing Diagram


Figure 8. Receiver Timing Diagram


Figure 9. Output Load Diagram

## PACKAGE DESCRIPTION

## 20 Pin Plastic <br> MK50351N



NOTE: Overall length includes .010 flash on either end of package

## CHAPTER 2 - MODEM ICs



COMPONENTS

## SINGLE CHIP DPSK AND FSK MODEM (BELL 212A - BELL 103 - V22 A/B)

The TSG7515 is a single chip DPSK and FSK voiceband modem, compatible with the applicable BELL and CCITT recommended standards for 212A sets including BELL 103 and V22 A-B type modems.

- Monolithic device includes both transmit and receive filters.
- Mixing analog and digital technics.
- Standard low cost crystal (4.9152 MHz).
- Available clock for microprocessor at 4.9152 MHz .
- Low power consumption - CMOS technology.
- Sharp adjacent channel rejection.
- Fixed equalization in transmitter and receiver.
- Test loops.
- Carrier detect output.
- CCITT and BELL signaling tone.
- 1200 bps and 600 bps bit synchronous format in DPSK.
- 1200 bps and $600 \mathrm{bps}+1 \%,-2.5 \%$ or $+2.3 \%,-2.5 \%$ character asynchronous format ( $8,9,10$ or 11 bits) in DPSK.
- 0 to 300 bps in FSK.
- Break signal supervision.
- External voice band tone filtering available (i.e. 550 Hz or DTMF).
- CMOS and TTL compatible.
- Direct interface to THOMSON SEMICONDUCTEURS microprocesso: family.
- Special line monitoring facility.


## MAIN OPERATING MODES

- Standard selection (BELL 212A/BELL 103/V22).
- Answer tone selection.
- Low speed mode selection.
- Channel selection (Answer/Originate).
- Synchronous/Asynchronous mode selection.
- 8 bits to 11 bits word length selection in character asynchronous format mode.
- Overspeed selection in character asynchronous format mode.
- Scrambler selection.
- 1800 Hz guard tone selection in V22.
- Test loop selection (Digital/Analog).



PIN ASSIGNMENT


## BLOCK DIAGRAM



## PIN DESCRIPTION

Common section (supply, clock, handshaking and mode selection)

| Name | $\begin{aligned} & \text { Pin } \\ & \text { Type } \end{aligned}$ | No | Function | Description |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{v}^{+}$ | 1 | 1 | Positive power supply | +5V |
| $V^{-}$ | 1 | 15 | Negative power supply | -5V |
| GND | 1 | 20 | Ground | 0 V |
| XIN | 1 | 27 | Oscillator input | This pin corresponds to the input of the oscillator. It is normally connected to an external crystal but may also be connected to a pulse generator. The nominal frequency of the oscillator is 4.9152 MHz . |
| XOUT | 0 | 28 | Oscillator output | This pin corresponds to the output of an inverter with sufficient loop gain to start and maintain the crystal oscillating. |
| CLK | 0 | 26 | Clock | This pin delivers a clock signal, the frequency of which is the crystal frequency. It may be used as a buffered clock for a microcontroller. |
| $\overline{\mathbf{C}} / \mathbf{B}$ | 1 | 3 | CCITT/BELL selection | This three-state input selects the features corresponding to CCITT or BELL recommandation. |
| $\overline{\mathbf{A}} / \mathbf{S}$ | 1 | 4 | Synchronous/ asynchronous selection: | This three-state input selects the synchronous bit format or the asynchronous character format mode in DPSK transmission. This input allows also character length selection (refer to table 8). |
| CLS | 1 | 12 | Character length | This input selects the character length in conjunction with $\overline{\mathbf{A}} / \mathbf{S}$ input (refer to table 8). |
| OSE | 1 | 6 | Over-speed selection | This input selects the over-speed in asynchronous character format mode required by CCITT recommandation (refer to table 8). |
| BRS | 1 | 7 | Binary rate selection | A logic " 0 " on this input turns the chip on 1200 bps rate. A logic " 1 " turns the chip on 600 bps or $0-300 \mathrm{bps}$ according to $\mathrm{C} / \mathrm{B}$ selection. |
| $\overline{\mathbf{A}} / 0$ | 1 | 19 | Answ./Orig. selection | A logic " 0 " on this input turns the chip on answer mode. A logic " 1 " turns the chip on originate mode. |
| $\overline{T L}$ | 1 | 5 | Test loop selection | This three-state input, selects the test loops mode (refer to table 5). |

Transmit section

| Name | Pin Type | No | Function | Description |
| :---: | :---: | :---: | :---: | :---: |
| TXD | 1 | 23 | Transmit data | Data bits to be transmitted are serially presented on this input. A mark corresponds to a logic " 1 " and a space to a logic " 0 ". This data determines which phase or frequency appears at any instant at the ATO pin in DPSK or FSK modes. |
| ATO | 0 | 16 | Analog transrnit output | The analog output is the modulated carrier or the answer tone to be conditionned and sent over the phone line mixed with the filtered signal from EXI. |
| EXI | 1 | 17 | External tone input | This analog input allows external tone to be filtered by an internal low-pass filter. Filtered signal appears at ATO whatever RTS. |
| $\overline{\text { ATE }}$ | 1 | 2 | Answer tone enable | A logic " 0 " on this input instructs the chip to enter answer signaling tone mode according $\bar{C} / B$ selection. A logic " 1 " turns the chip on transmit data mode (refer to table 9). |
| $\overline{\text { SEI }}$ | 1 | 21 | Scrambler enable input | A logic " 0 " on this input enables the internal scrambler. A logic " 1 " instructs the chip to bypass the scrambler. |
| TxCLK | 0 | 24 | Transmit clock from modem | This output delivers a transmit bit clock generated by the chip in synchronous mode. When TxSCLK is used, TxCLK is locked on TxSCLK. This output generates a logic " 1 " in asynchronous mode. |
| TxSCLK | I | 25 | Transmit clock from terminal | This input receives a bit clock supplied by the DTE. This clock synchronizes the internal transmit clock of the chip. In line monitoring mode this input receives the filters clock. |
| $\overline{\text { RTS }}$ | 1 | 22 | Request to send terminal | When a logic " 0 " is present on this input, the chip delivers on ATO a modulated signal or a signaling tone and the filtered signal from EXI. When a logic " 1 " is present on this input, ATO delivers only the filtered signal from EXI. When a logic " -1 " is present on this input, the receive section may be used for line monitoring and ATO delivers only the filtered signal from EXI. |

Recolve section

| Name | $\begin{aligned} & \hline \text { Pin } \\ & \text { Type } \end{aligned}$ | No | Function | Description |
| :---: | :---: | :---: | :---: | :---: |
| RAI | 1 | 18 | Receive analog input | This input receives the analog signal from the hybrid. It corresponds to the input of the receive filters. |
| RFO | 0 | 14 | Receive filter output | This analog output is the signal received on RAI once filtered. The receive filter also equalizes the signal for adaptation to most existing lines. This output must be connected to RDI through a capacitor to meet the level detection conditions. |
| RDI | 1 | 13 | Receive demodulator input | This pin is the input of the carrier detection logic and of the demodulator. |
| $\overline{\mathbf{D C D}}$ | 0 | 11 | Data carrier detect | A logic " 0 " on this output indicates that a valid carrier signal is present on RAI. A logic " 1 " means that no valid signal is being received. The hysteresis meet standards recommendation. |
| $\overline{\mathbf{R X D}}$ | 0 | 8 | Receive data | Data bits demodulated are available serially at this output. |
| RxCLK | 0 | 9 | Receive clock | This output delivers a receive bit clock generated by the chip. In asynchronous mode this clock is $\mathbf{1 6}$ times the modulation rate. In synchronous mode the clock is equal to the bit rate. |
| TEST | 0 | 10 | Test | This output is an intermediate demodulator output intented for handshake and test purposes. |

## GENERAL DESCRIPTION

The TSG7515 is a general purpose monolithic DPSK and FSK modem implemented with double poly CMOS process. It is capable of generating and receiving phase modulated signals at data rates of 1200 bps or 600 bps as well as frequency modulated signals at data rates up to 300 bps on voice-grade telephone lines. It is offered in a 28 pin package capable of operating full-duplex according to three pin selectable standards :

- CCITT V22 A-B.
- Bell 212A with its low speed mode:
- Bell 103.

All filtering functions required for frequency generation, out-of-band noise rejection and demodulation are performed by on-chip switched capacitor filters. In phase modulation the modem provides all data buffering and scrambling functions necessary for bit synchronous format and asynchronous character format modes of operation. Internal frequencies are generated from a 4.9152 MHz crystal reference.

## FUNCTIONAL DESCRIPTION

## TRANSMITTER

The transmitter consists of two analog signal generators followed by switched capacitor and continuous filters. In phase modulation operation mode the DPSK signal generator is preceded by a selectable scrambler and an asynchronous to synchronous converter is included in character asynchronous format mode.
Tone allocation: the modem on the end of the line which initiates the call is called the originate modem. In normal transmission operation it transmits in low channel and receives in high channel. The other modem is the answer modem which transmits in high channel and receives in low channel.

## Modulators

DPSK modulator: the phase modulation type is differential quadrature four phase shift keying (see table 1). The 1200 bps data stream to be transmitted is converted into two 300 dibits per second streams which modulate alternatively two independant carriers. Consequently the base band shaping is included is a 5 bit address ROM which generates samples for a 8 bit switched capacitor DAC at a frequency equals to 8 times the carrier frequency.

| BRS | $\overline{\mathrm{TxD}}$ |  | Phase shift |
| :---: | :---: | :---: | :---: |
|  | $n-1$ | $n$ |  |
| 0 | 0 | 0 | $0^{\circ}$ |
|  |  | 1 | $+270^{\circ}$ |
|  | 1 | 0 | $+180^{\circ}$ |
|  |  | 1 | $+90^{\circ}$ |
|  |  | 0 | $+270^{\circ}$ |

Table 1: DPSK modulation

FSK modulator and tone generator: a frequency synthesizer provides accurate clocks to a switched capacitor sine wave generator (see table 2). Phase continuity is maintained when a frequency shift occurs.

| $\overline{\mathrm{A}} / 0$ | $\overline{\mathrm{TxD}}$ | Standard frequency |
| :---: | :---: | :---: |
| 0 | 0 | 2025 Hz |
|  | 1 | 2225 Hz |
| 1 | 0 | 1070 Hz |
|  | 1 | 1270 Hz |

Table 2: FSK modulation (BELL 103)

## Transmit filtors

To avoid unwanted frequency components to be echoed by the hybrid in the reception path, to maintain the level of spurious out-of-band signals transmitted to the telephone line below the limits specified by administrations (see figure below) and to complete statistical amplitude and phase equalization, the analog signals are processed by ten poles sharp pass-band switched capacitor filters. The response of these filters depends on the selected channel (Answer/Originate) and the selected standard (BELL 212-V22/BELL 103). A continuous filter eliminates parasitic sampling effects. An additional low-pass filter input is provided. This allows to mix and filter such tones as DTMF signals or special guard tones ( 550 Hz ) to the transmitted signal.


Figure 1 : Transmitted signal template

## Scrambler

The scrambler used during phase modulation ensures the transmission of a continuously changing pattern. This avoids the receiving modem to drop out of lock on certain continuous repetitious data patterns. This scrambler may be disabled during handshaking procedures. In V22 a special unlocking sequence is performed on 64 spaces pattern at scrambler output.

## Asynchronous to synchronous converter

The DPSK signal is synchronous in nature but the modem has both an asynchronous as well as a synchronous mode of operation in DPSK. So a data buffer is necessary to convert variable rate asynchronous character data to an equivalent bit oriented synchronous data stream. This is done by inserting or deleting stop bits. In addition this converter is able to recognize and format the break signal.

| Standard <br> frequency | Frequency <br> using $4.91 ~ M H z$ | \% deviation <br> from standard | Mode |
| :---: | :---: | :---: | :--- |
| 1070 Hz | 1066.7 Hz | $-0.3 \%$ | BELL 103 Originate |
| 1200 Hz | 1200 Hz |  | BELL 212A or V22, Originate |
| 1270 Hz | 1269.4 Hz | $-0.05 \%$ | BELL 103 Originate |
| 1800 Hz | 1807.1 Hz | $+0.4 \%$ | Guard tone V22 |
| 2025 Hz | 2021 Hz | $-0.2 \%$ | BELL 103 Answer |
| 2100 Hz | 2104.1 Hz | $+0.2 \%$ | Answer tone CCITT |
| 2225 Hz | 2226.1 Hz | $+0.05 \%$ | BELL 103 <br> Answer or Answer tone BELL |
| 2400 Hz | 2400 Hz | BELL 212A or V22,Answer |  |

Table 3: Output frequency deviation

## RECEIVER

The receiver includes two band-pass filters followed by an amplifier and a hard limiter. Depending on selected standard, the detector output is passed through a DPSK demodulator or a FSK demodulator. The DPSK demodulator is followed by a descrambler and a selectable synchronous to asynchronous converter. In addition a carrier detector monitors the level of the received signal.
Tone allocation: in normal transmission operation the originate modem receives in high channel and transmits in low channel. The answer modem receives in low channel and transmits in high channel.

## Receive filters

The signal delivered by the hybrid to the receive analog input is a mixture of transmitted signal, received signal and noise with a level in the range from - 48 dBm to - 0 dBm . Depending on the operating mode and the selected standard the 20 poles receive switched capacitor band-pass filter selects the frequency band of the low channel or the high channel. A ratio of $14 / 15$ is applied on the sampling clock frequency between FSK and DPSK in the same operating mode (Answer/Originate). These filters reject out-of-band transmission noise components and undesirable adjacent channel echo signals which can be fed from the transmit section into the receive section. Fixed equalization is included in order to assure low error rate.

## Amplifier and hard limiter

Once filtered the received signal is amplified and fed to the carrier detector. In order to limit analog parts in the design all the demodulator techniques used in the TSG7515 are based on zero crossing detection. So the received signal is just limited before entering demodulator.

## Demodulators

DPSK demodulator: a DPLL is used to recover the carrier signal. This DPLL has a lock range of $\pm 2 \mathrm{~Hz}$ but as the incoming carrier may present an offset of $\pm 7 \mathrm{~Hz}$ a second loop allows the first DPLL to lock on the exact frequency of the carrier with an accuracy of $\pm 1 \mathrm{~Hz}$ and to follow its slow variations. Then the limited received signal is mixed through exclusive-Or with the recovered carrier and with the 90 degrees phase shifted recovered carrier. The results are processed through four poles Bessel filters which provide a good amplitude propagation time compromise. The received sampling clock is recovered from these base band data with a simple DPLL. The received data are sampled by this clock and then converted into a serial synchronous bit stream.

FSK demodulator: the zero crossing detector output is passed through a shift register whose length depends on the operating mode (Answer/Originate). The output of the shift register and the detector are mixed into an exclusive-Or. Then they are processed through a four poles Bessel filter and a slicer.

## Test output

Once demodulated DPSK data are generally processed (cf next paragraph) but during call set-up procedures or data set testing it is of importance to monitor the demodulator output. So in DPSK mode demodulated data are available on TEST pin.

## Descrambler and synchronous to asynchronous converter

Data coming from the DPSK demodulator are unscrambled. In V22 the unlogking sequence is detected at descrambler input and the original data are decoded before descrambling. In asynchronous character format mode of operation a data buffer is able to detect missing stop bits and reinsert them. The converter is able to recognize the break signal and transmits it without modification.

## Carrier detector

Whenever valid signals are being received at the input of the demodulator and are acceptable for demodulation, carrier detect output is pulled down. A delay is timed out before the carrier received or carrier lost signal changes carrier detect output to provide immunity against noise bursts. The modem also provides at least 2 dB of hysteresis between the carrier ON and the carrier OFF thresholds (șee diagram below).


In DPSK mode $105 \mathrm{~ms}<\mathrm{t} 1<205 \mathrm{~ms}$
$10 \mathrm{~ms}<\mathrm{t}<24 \mathrm{~ms}$ In FSK mode $105 \mathrm{~ms}<\mathrm{t} 1<205 \mathrm{~ms}$
$25 \mathrm{~ms}<\mathrm{t} 2<75 \mathrm{~ms}$

## LOOP TESTS

## LOOP 3

This loop is called the analog loop. When it is selected the receive filters and the demodulators are configured to process the same channel as the transmit section. The transmit carrier has to be looped back externally to the receive analog input. This loop allows the user or the DTE to check the satisfactory working of the local DCE.

## LOOP 2

This loop is called the digital loop. When it is selected received data, receive clock and data carrier detect signals are respectively and internally looped back on transmit data, transmit clock from terminal and request to send. This loop allows the user or the DTE to check the satisfactory working of the line and the remote DCE.

## CLOCKS

In synchronous mode of operation TxCLK, TxSCLK and RxCLK are respectively working as the V24 circuits C114, C113 and C115. In asynchronous mode of operation RxCLK can be used as baud rate clock to synchronize the transmit and the receive sections of a UART (see table 4).

## OSCILLATOR OUTPUT

The buffered master clock ( 4.9152 MHz ) is made available at output CLK. It can be used as a clock for a microcontroller.

## VOLTAGE REFERENCE

A temperature compensated voltage reference build with a zener is included in the chip. This voltage is used to calibrate transmit levels and to generate the carrier detection thresholds.

| $\overline{\mathbf{A}} / \mathbf{S}$ | $\overline{\mathrm{C}} / \mathrm{B}$ | BRS |
| :---: | :---: | :---: |
| -1 <br> ou 0 | -1 <br> ou 0 | 0 |
|  | 1 | 1 |
|  |  | 0 |
| 1 | -1 <br> ou 0 | 0 |
|  | 1 | 1 |
|  |  | 0 |


| TxCLK | RxCLK |
| :---: | :---: |
| 1 | 19.2 kHz |
| 1 | 9.6 kHz |
| 1 | 19.2 kHz |
| 1 | 4.8 kHz |
| 1200 Hz | 1200 Hz |
| 600 Hz | 600 Hz |
| 1200 Hz | 1200 Hz |
| 1 | 4.8 kHz |


| Mode |
| :---: |
| V22 <br> asynchronous |
| BELL 212A <br> asynchronous <br> and BELL 103 |
| V22 <br> synchronous |
| BELL 212A <br> synchronous <br> and BELL 103 |

Table 4: Clocks operation

## LINE MONITORING

A special mode has been included in the TSG7515 to monitor the line during an automatic call. When this mode is selected receive filters clock is directly derived from TxSCLK which allows the user to precisely observe
broad frequency bands. Furthermore the DCD performs a fast carrier detection equivalent to an envelope detection. As the center frequency of the receive filters is proportional to TxSCLK frequency in this mode it is possible to tune the passband according to the frequencies to be detected (see table 5).

| TxSCLK | Originate |  | Answer |  | Application |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Center <br> frequency | Passband <br> at 3 dB | Center <br> frequency | Passband <br> at 3 dB |  |
| 45 kHz | 2400 Hz | $\pm 400 \mathrm{~Hz}$ | 1200 Hz | $\pm 400 \mathrm{~Hz}$ | 440 Hz <br> detection |
|  | 510 Hz | $\pm 85 \mathrm{~Hz}$ |  |  | 330 Hz <br> detection |
|  |  |  | 260 Hz | $\pm 85 \mathrm{~Hz}$ | Dial tone and <br> Busy tone <br> detection |

Table 5:

BELL 212A application :


On this typical application bit synchronous format is selected in high speed mode.

V22 application :


## POWER SUPPLIES DECOUPLING AND LAYOUT CONSIDERATIONS

Power supplies to digital systems may contain high amplitude spikes and other noise. To optimize performances of the TSG7515 operating in close proximity to digital systems, supply and ground noise should be minimized. This involves attention to power supply design and circuit board layout.
The power supplies should be bypassed with tantalum or electrolytic type capacitors to obtain noise free operation. These capacitors should be located close to the TSG7515. The electrolytic type capacitors should be bypassed with ceramic capacitors for improved high frequency performance.
Power supplies connections should be short and direct. Ground loops should be avoided.
Coupling between analog inputs and digital lines should be minimized by careful layout. The RDI input (pin 13) is extremely sensitive to noise. The connection between this point and RFO (pin 14) through a ceramic type capacitor should be as short as possible and coupling between this connection and digital signals should be minimized by careful layout.

## CARRIER RECOVERY LOOP

The carrier recovery loop utilizes a digital phase lock loop. Performances of the TSG7515 depend directly on this DPLL which needs to be resetted before receiving a DPSK carrier.
Three ways of resetting the DPLL exist on the TSG7515:

- A trailing edge on DCD.
- Changing FSK mode to DPSK mode or reversely.
- Changing receive channel.

These three ways of resetting the DPLL should be used
in the software included in the microcontroller to per form the various set-up procedures and handshakes.

## TYPICAL PERFORMANCES (PRELIMINARY)

The typical performances listed below are achieved with the environment described in the previous paragraph.

- Dynamic range: 0 dBm to -45 dBm .
- BER performances:

Conditions: $\quad$ Xmit level $=-10 \mathrm{dBm}$,
Rec level $=-25 \mathrm{dBm}$,
Message 511 bits
on CCETT lines 1, 2, 3, 4
and CNET lines QN and 3VHF and US lines C4, C2 and C0.

## 1200 bps operation

BER $<10^{-3}$ for a 7 dB SNR
BER $<10^{-6}$ for a 11 dB SNR
300 bps operation
BER $<10^{-3}$ for a 3 dB SNR
BER $<10^{-6}$ for a 8 dB SNR

- Specific DPSK performances

- V22-V25 received signals in Originate mode.

Line ---()()()--[2100 Hz]———unscrambled marks 2400 Hz$]$ data...


The DPLL is automatically resetted

- Bell 212A received signals in Originate mode.

Line ———()()———[2225 Hz] [scrambled marks 2400 Hz ][ data...
$\bar{T}$

This transition to " -1 " is needed to reset the DPLL

## SELECTION MODE TABLES

## SYNTHESIS OF DIFFERENT MODES FOR RECEIVE SECTION

| C/B | BRS | $\overline{T L}$ | $\overline{\mathbf{A}} / 0$ |
| :---: | :---: | :---: | :---: |
| $\begin{gathered} -1 \\ \text { ou } 0 \end{gathered}$ | X | -1 | 0 |
|  |  |  | 1 |
|  |  | 0 | 0 |
|  |  |  | 1 |
|  |  | 1 | 0 |
|  |  |  | 1 |
| 1 | 0 | -1 | 0 |
|  |  |  | 1 |
|  |  | 0 | 0 |
|  |  |  | 1 |
|  |  | 1 | 0 |
|  |  |  | 1 |
|  | 1 | -1 | 0 |
|  |  |  | 1 |
|  |  | 0 | 0 |
|  |  |  | 1 |
|  |  | 1 | 0 |
|  |  |  | 1 |


|  | Receive |
| :--- | :---: |
| DPSK Originate loop 3 | Mode |
| DPSK Answer loop 3 |  |
| DPSK Answer loop 2 | V22 |
| DPSK Originate loop 2 |  |
| DPSK Answer |  |
| DPSK Originate |  |
| DPSK Originate loop 3 |  |
| DPSK Answer loop 3 |  |
| DPSK Answer loop 2 | including A |
| DPSK Originate loop 2 |  |
| DPSK Answer | BELL 103 |
| DPSK Originate |  |
| FSK Originate loop 3 |  |
| FSK Answer loop 3 |  |
| FSK Answer loop 2 |  |
| FSK Originate loop 2 |  |
| FSK Answer |  |
| FSK Originate |  |

Table 6

Answer : Receive in low channel
Originate: Receive in high channel
Loop 3 : Analog loop
Loop 2 : Digital loop

SYNTHESIS OF DIFFERENT MODES FOR TRANSMIT SECTION

| ATE | $\overline{\text { C/B }}$ | BRS | $\overline{\mathrm{A}} / 0$ |
| :---: | :---: | :---: | :---: |
| 0 | $\begin{aligned} & -1 \\ & \text { ou } 0 \end{aligned}$ | X | $\times$ |
|  | 1 |  |  |
| 1 | -1 | 0 | 0 |
|  |  |  | 1 |
|  |  | 1 | 0 |
|  |  |  | 1 |
|  | 0 | 0 | 0 |
|  |  |  | 1 |
|  |  | 1 | 0 |
|  |  |  | 1 |
|  | 1 | 0 | 0 |
|  |  |  | 1 |
|  |  | 1 | 0 |
|  |  |  | 1 |


| Transmit | Mode |
| :--- | :---: |
| 2100 Hz | Answer <br> tone |
| 2225 Hz |  |
| DPSK 1200 bps Answer | V22 <br> with |
| DPSK 1200 bps Originate |  |
| DPSK 600 bps Answer |  |
| DPSK 600 bps Originate | BELL <br> $212 A$ |
| DPSK 1200 bps Answer |  |
| DPSK 1200 bps Originate |  |
| DPSK 600 bps Answer |  |
| DPSK 600 bps Originate |  |
| DPSK 1200 bps Answer |  |
| DPSK 1200 bps Originate |  |
| FSK $0-300$ bps Answer |  |
| FSK $0-300$ bps Originate |  |

Table 7

Answer : Transmit in high channel
Originate : Transmit in low channel

MODE SELECTION IN PHASE MODULATION TRANSMISSION

| $\overline{\text { A } / 5}$ | CLS | OSE | Transmission mode | length | Over-speed |
| :---: | :---: | :---: | :---: | :---: | :---: |
| -1 | 0 | 0 | Asynchronous | 8 | + 1\%, -2.5\% |
|  |  | 1 |  |  | +2.3\%, -2.5\% |
|  | 1 | 0 |  | 11 | + 1\%, -2.5\% |
|  |  | 1 |  |  | +2.3\%, -2.5\% |
| 0 | 0 | 0 |  | 9 | + 1\%, - $2.5 \%$ |
|  |  | 1 |  |  | +2.3\%, -2.5\% |
|  | 1 | 0 |  | 10 | + 1\%, - $2.5 \%$ |
|  |  | 1 |  |  | +2.3\%, -2.5\% |
| 1 | 0 | 0 | Synchronous |  |  |

## Table 8

## TEST PIN

| ATE | $\overline{\mathbf{C}} / \mathbf{B}$ | BRS | Transmit | Recoive | Test |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | $\begin{aligned} & -1 \\ & \text { ou } 0 \end{aligned}$ | 0 | 2100 Hz | V22 DPSK 600 bps | DDO |
|  |  | 1 |  | V22 DPSK 1200 bps | DDO |
|  | 1 | 0 | 2225 Hz | BELL 212A DPSK 1200 bps | DDO |
|  |  | 1 |  | BELL 103 FSK 0-300 bps | HLO |
| 1 | -1 | 0 | V22 without guard tone DPSK 1200 bps |  | DDO |
|  |  | 1 | V22 without guard tone DPSK 600 bps |  | DDO |
|  | 0 | 0 | V22 with guard tone DPSK 1200 bps |  | DDO |
|  |  | 1 | V22 with guard tone DPSK 600 bps |  | DDO |
|  | 1 | 0 | BELL 212A DPSK 1200 bps |  | DDO |
|  |  | 1 | BELL 103 FSK 0-300 bps |  | HLO |

Table 9

DDO : DPSK demodulator output HLO : Hard limiter output

MAXIMUM RATINGS

| Rating | Symbol | Value | Unit |
| :---: | :---: | :---: | :---: |
| Supply voltage | $\mathrm{V}^{+}$ | +7 | V |
| Supply voltage | $\mathrm{V}^{-}$ | -7 | V |
| Analog input range | $V_{\text {in }}$ | $\mathrm{V}^{-}<\mathrm{V}_{\text {in }}<\mathrm{V}^{+}$ | V |
| Digital input range (except three-state inputs) | $V_{i}$ | GND $<\mathrm{V}_{\mathrm{i}}<\mathrm{V}^{+}$ | V |
| Three-state input range | $V_{\text {i3 }}$ | $\mathrm{V}^{-}<\mathrm{V}_{\mathrm{i} 3}<\mathrm{V}^{+}$ | V |
| Operating temperature range | $T_{\text {A }}$ | 0 to 70 | ${ }^{\circ} \mathrm{C}$ |
| Storage temperature range | $\mathrm{T}_{\text {stg }}$ | -55 to 125 | ${ }^{\circ} \mathrm{C}$ |
| Pin temperature (soldering, 10 s ) | $\mathrm{T}_{S}$ | 260 | ${ }^{\circ} \mathrm{C}$ |

Stresses above those listed under "Absolute maximum ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions for extended periods may affect device reliability. Standard CMOS handling procedures should be employed to avoid possible damage to device.

## ELECTRIC OPERATING CHARACTERISTICS

| Characteristic | Symbol | Min | Nom | Max | Unit |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Positive supply voltage | $\mathrm{V}^{+}$ | 4.75 | 5 | 5.25 | V |
| Negative supply voltage | $\mathrm{V}^{-}$ | -5.25 | -5 | -4.75 | V |
| $\mathrm{~V}^{+}$operating current | $\mathrm{I}^{+}$ | - | 10 | 30 | mA |
| $\mathrm{~V}^{-}$operating current | $\mathrm{I}^{-}$ | -20 | -7 | - | mA |

## D.C. AND OPERATING CHARACTERISTICS

$T A=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}, \mathrm{V}^{+}=+5 \mathrm{~V} \pm 5 \%, \mathrm{~V}^{-}=-5 \mathrm{~V} \pm 5 \%, G N D=0 \mathrm{~V}$ (Unless otherwise noted)

DIGITAL INTERFACE

| Characteristic | Symbol | Min | Typ* | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Input current ( $\mathrm{V}_{\text {IL }}$ min $<\mathrm{V}_{1}<\mathrm{V}_{\text {IH }}$ max) | IL | -50 | - | 50 | $\mu \mathrm{A}$ |
| Output low level current ( $\left.\mathrm{V}_{\mathrm{OL}}=0.4 \mathrm{~V}\right)$ | $\mathrm{IOL}^{\text {O }}$ | 800 | - | - | $\mu \mathrm{A}$ |
| Output high level current ( $\left.\mathrm{V}_{\mathrm{OH}}=2.4 \mathrm{~V}\right)$ | ${ }^{\mathrm{I} \mathrm{OH}}$ | - | - | -40 | $\mu \mathbf{A}$ |
| Input low voltage | $V_{\text {IL }}$ | GND | - | 0.8 | V |
| Input high voltage | $V_{\text {IH }}$ | 2 | - | $\mathrm{V}^{+}$ | V |
| Input negative voltage | $V_{\text {in }}$ | V- | - | -4 | V |

- Typical values are for $\mathrm{TA}=\mathbf{2 5}{ }^{\circ} \mathrm{C}$ and nominal power supply values

ANALOG INTERFACE, FILTERS INPUTS AND OUTPUTS (RAI-RFO, EXI-ATO)

| Characteristic | Symbol | Min | Typ* | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Input leakage current ( $-3 \mathrm{~V}<\mathrm{V}_{\text {IN }}<+3 \mathrm{~V}$ ) | 1 L | -10 | - | 10 | $\mu \mathrm{A}$ |
| Input resistance | $\mathrm{R}_{1}$ |  | 3 | - | MR |
| Input voltage swing | $V_{\text {IN }}$ | -3 | - | +3 | V |
| Output offset voltage | $V_{\text {OF }}$ | $-500$ | - | $+500$ | mV |
| Output voltage swing ( $\left.\mathrm{R}_{\mathrm{L}}>10 \mathrm{k} \Omega\right)$ | Vos | -2 | - | +2 | V |
| Load capacitance | $\mathrm{O}_{\mathrm{L}}$ | - | - | 20 | pF |
| Load resistance | $\mathbf{R}_{\mathrm{L}}$ | 10 | - |  | $\mathrm{k} \Omega$ |
| Signal distortion | D |  | -40 |  | dB |

ANALOG INTERFACE, TRANSMIT OUTPUT (ATO)
EXI connected to GND

| Characteristic | Symbol | Min | Typ* | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Output offset voltage | $\mathrm{V}_{\text {OF }}$ | -500 | - | +500 | mV |
| Output voltage swing ( $\mathrm{C}_{\mathrm{L}} / 10 \mathrm{kR}, \mathrm{C}_{\mathrm{L}}=20 \mathrm{pF}$ ) Carriers | $V_{0}$ | - | 2.2 | - | $V_{p p}$ |
| Answer/Originate amplitude ratio <br> Guard tone 1800 Hz <br> 2400 Hz with 1800 Hz | $A_{R}$ | -1 |  | +1 | dB |
|  | $V_{0}$ | - | 1.1 | - | $V_{\text {pp }}$ |
|  | $V_{0}$ | - | 1.9 | - | $V_{p p}$ |
| $\overline{\mathrm{RTS}}$ attenuation | $A_{T}$ | 55 | - | - | dB |

ANALOG INTERFACE, RECEIVE DEMODULATOR INPUT (RDI)

| Characteristic | Symbol | Min | Typ* | Max | Unit |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Serial capacitor from RFO | Clink** | -1 | 10 | - | $\mu \mathrm{F}$ |
| Maximum detection level to valid $\overline{\mathrm{DCD}}$ output | NI | - | 9.8 | - | mVp |
| Minimum detection level to valid $\overline{\mathrm{DCD}}$ output | N 2 | - | 13.8 | - | mVp |
| Hysteresis effect | $\mathrm{N} 1 / \mathrm{N} 2$ | 2 | - | 5 | dB |

** This capacitor must be unpolarized type capacitor

## DYNAMIC CHARACTERISTICS

## RECEIVE FILTER TRANSFER CHARACTERISTICS IN DPSK

LOW CHANNEL

| Characteristic |  | Symbol | Min | Typ* | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Absolute passband gain at | 1200 Hz | GA | - | +6 | - | dB |
| Relative gain to GA at | 600 Hz | GR | - | -45 | - | dB |
|  | 900 Hz |  | - | -0.5 | - | dB |
|  | 1500 Hz |  | - | $+0.8$ | - | dB |
|  | 1800 Hz |  | - | -50 | - | dB |
|  | 2400 Hz |  | - | -65 | - | dB |

HIGH CHANNEL

| Characteristic |  | Symbol | Min | Typ* | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Absolute passband gain at | 2400 Hz | GA | - | +6 | - | dB |
| Relative gain to GA at | 2100 Hz | GR | - | -0.2 | - | dB |
|  | 2700 Hz |  | - | $+0.7$ | - | dB |
|  | 1800 Hz |  | - | -25 | - | dB |
|  | 1200 Hz |  | - | -68 | - | dB |

## RECEIVE FILTER TRANSFER CHARACTERISTICS IN FSK

In FSK the receive filter is the same as in DPSK but the sampling frequency is multiplied by a $14 / 15$ ratio (i.e. 2400 Hz in DPSK becomes 2240 Hz in FSK).

LOW CHANNEL

| Characteristic | Symbol | Min | Typ* | Max | Unit |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Absolute passband gain at | 1120 Hz | GA | - | +6 | - | dB |

HIGH CHANNEL

| Characteristic | Symbol | Min | Typ | Max | Unit |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Absolute passband gain at | 2240 Hz | GA | - | +6 | - | dB |

SUMMARY OF THE DIFFERENCES BETWEEN BELL 212A AND V22 A-B

| Feature | BELL 212A | V22 |
| :--- | :---: | :---: |
| Low speed mode | $0-300$ bps FSK | 600 bps DPSK |
| Guard tone | No | 1800 Hz optional* |
| Answer tone | 2225 Hz | 2100 Hz |
| Character length in asynchronous mode in DPSK | 9,10 bits | $8,9,10,11$ bits** |
| Over speed mode in asynchronous mode in DPSK | No | Yes** |
| 64 spaces detection | No | Yes |

Table 10

* 550 Hz may be externally generated and added to the transmit signal through EXI.
** Features of V22 are available in BELL 212A on the chip.
All these differences are taken into consideration inside the TSG7515

CASE CB-132


## TSG 7515

## SINGLE-CHIP MULTI-STANDARD DPSK \& FSK MODEM APPLICATION NOTE


## APPLICATION NOTE AN-

By maurice PATRIGEON
Application Laborotory mOS Division


## TABLE OF CONTENTS

Paragraph Poge
CHAPTER 1 - MAIN CHARACTERISTICS OF TSG 7515
1.1 General Features ..... 1-1
1.2 Pin Configuration ..... 1-2
1.3 Descripfion of Pins ..... 1-2
1.4 General Description \& Block Diagram. ..... 1-6
1.5 Functional Description ..... 1-8
1.5.1 Tronsmit Section ..... 1-8
1.5.2 Receive Section ..... 1-9
1.5.3 Common Units ..... 1-10
1.6 Functional Characteristics ..... 1-10
1.6.1 Asynchronous / Synchronous Converter ..... 1-11
1.6.2 Synchronous to Asynchronous Converter ..... 1-12
1.6.3 Scrambler \& Descrambler ..... 1-13
1.6.4 Carrier \& Tone Generators ..... 1-16
1.6.5 Transmitted Spectrum ..... 1-16
1.6.6 Filters ..... 1-17
1.6.6. $\quad$ Transmit Filter ..... 1-17
1.6.6.2 Receive Filter ..... 1-17
1.6.7 Level Detector ..... 1-17
1.6.8 Synchronous Demodulator ..... 1-18
1.6.8.1 Demodulator Block Diagram. ..... 1-18
1.6.9 Summary Tables of Operating Modes ..... 1-1.9
1.6.9.1 Synthesis of different modes for Receive Section ..... 1-19
1.6.9.2 Synthesis of different modes for Transmit Section ..... 1-20
1.6.9.3 Mode selection in Phase modulation transmission ..... 1-21
1.6.9.4 Test pin ..... 1-21
1.7 Call Progress Detection ..... 1-22
CHAPTER 2 - DETAILED DESCRIPTION OF V. 22 \& BELL 212A STANDARDS
2.1 Foreword ..... 2-1
2.2 V.22 Standard ..... 2-1
2.2.1 General Description ..... 2-1
2.2.1.1 Variant A ..... 2-2
2.2.1.2 Variant B ..... 2-2

## TABLE OF CONTENTS (continued)

2.2.22.2.2.1
2.2.3 Fixed Delay Compromise Equalizer ..... 2-3On-line Signals2-2
Levels of transmitted data signals\& Guard Tone2-2
2.2 .4 2.2.4 Spectrum \& Group Propagation Times ..... 2-3
2.2.5 Modulation ..... 2-42.2.5.12.2.5.2
Bit Rate ..... 2-4
Doto Bits Coding ..... 2-4
2.2.6 Frequency tolerance of the received signal ..... 2-4
2.2.72.2.7.12.2.7.22.2.7.3
2.2.7.42.2.7.5
2.2.82.2.8.1
2.2.8.2
2.2.92.2.10
2.2.10.1
2.2.112.2.122.2.12.12.2.132.2.13.12.2.13.22.2.142.2.14.12.2.14.2
2.2.14.32.2.14.42.2.15
2.2.15.1
2.2.15.2Connector Pins2-5
Summary of pins ..... 2-5
Thresholds of Pin 109 ..... 2-6
Pin $111 \&$ Bit Rate Control ..... 2-6
Electrical characteristics of connector pins ..... 2-6
Error conditions of connector pins ..... 2-6
DTE/DCE Interfoce Modes of Operation ..... 2-7
Variant A ..... 2-7
Voriant B ..... 2-7
Transmitter ..... 2-7
Fundamental Bit Rote ..... 2-8
Higher bit rates ..... 2-8
Break Signal ..... 2-9
Receiver ..... 2-9
Break Signal ..... 2-9
Scrambler \& Descrambler ..... 2-9
Scrambler ..... 2-9
Descrambler ..... 2-10
Sequence of Operation ..... 2-11
Channel \& Operating Mode Selection ..... 2-11
Operation on switched telephone lines ..... 2-11
Modem in Originate Mode ..... 2-13
Modem in Answer Mode ..... 2-13
2.3 BELL 212A Standard Description ..... 2-15
2-13
Measurement facilities (Maintenance)
2-13
Type 2 loopback establishment ..... 2-14
CH'APTER 3 - TSG 7515 APPLICATIONS
3.1 Introduction ..... 3-1
3.2 Application Diagram ..... 3-1
3.3 Modem Configurotion Switches ..... 3-3
3.4 Terminal Interfoce ..... 3-8

## TABLE OF CONTENTS (continued)

3.5 Line Interface ..... 3-9
3.5.1

4-wire / 2-wire conversion

3-93.5.2

## CHAPTER 4 - DESCRIPTION OF SOFTWARE

4.1 Definition of Software Modules ...................................... 4 4-1
4.1.1
4.1.2
4.1 .3
4.1.4
4.1 .5
4.1.6
4.1.7
Galvanic Isolation ........... 3-11
Ring Detection
3-11
Pulse Dialing
3-11
Idie state management module ............................................................. 4 4-1
CCITT handshake module .............
BELL handshake module ......................................... 4-1
CCITT transmission module .................................... 4-1
BELL transmission module ....................................... 4-2
RDL handshake module .......................................... 4-2
Loop 2 receive hondshake module .......................... 4-2

## APPENDIX A - TSG 7515 HANDLING PRECAUTIONS

A. 1 Power supplies decoupling \& layout considerations .......... A-1
A. 2 Carrier Recovery Loop ................................................ A-1
A. 3 Frequency Precision of Crystal Oscillator....................... A-2

APPENDIX B - GLOSSARY OF TERMS

APPENDIX C - BIBLIOGRAPHY

## CHAPTER 1 - MAIN CHARACTERISTICS OF TSG 7515

## 1.1-General Features

TSG 7515 is a mono chip voice-band modem compatible with BELL 212A, CCITT V. 22 A and B standard requirements.

- Includes both Receive and Transmit Filters.
- Designed using analog and digital techniques.
- Requires stondard 4.9152 MHz crystal oscillotor.
- Buffered clock output for microprocessor-based applications.
- Low power consumption - CMOS technology.
- High adjacent channel signal rejection.
- Fixed equalization in transmission ana reception.
- Maintenance loop : type 2 and 3.
- Corrier detect output.
- CCITT anc BELL answer tones.
- 1200 and 600 bps synchronous operation in DPSK mode.
- 1200 and $600 \mathrm{bps}+1 \%,-2.5 \%$ or $+2.3 \%,-2.5 \%$ asynchronous operation in DPSK mode.
- 8-, 9-, 10-, 11-bit character format in asynchronous mode of operation.
- 0 to 300 bps data rote in FSK operation.
- Break signal supervision.
- Special line monitoring facilities.


## Main Operating Modes

- BELL212A/BELL103/V. 22 Stondard Selection.
- Answer tone selection.
- Fallback Mode selection.
- Originate/Answer Channel Selection.
- Synchronous/Asynchronous Mode Selection.
- Character length selection in asynchronous moae.
- Overspeed Selection.
- Scrambler Selection.
- Guard tone selection in V. 22 mode.
- AnaloǵDigital test loop Selection.


## 1.2 - Pin Configuration



## 1.3 - Description of Pins

Pin $1: \mathrm{V}^{+}$
Positive power supply : $5 \mathrm{~V} \pm 5 \%$

Pin 2 : $\overline{\text { ATE }}$ Answer Tone Enable)
This pin allows to configure the aevice in either modem moae or as a transmitter of pure frequency (onswer tone).

- A logic low (0) signal applied to this pin causes the device to output through ATO (Analog Tronsmit Output) pin a pure sinewave whose frequency depenas on the programming of $\bar{C} / B$ ( $\overline{C C I T T} / B E L L$ ) pin.
- Inversely, a logic high (1) on ATE pin will configure the aevice in modem moae.


## Pin 3 : Z $/$ /B (CCITT/BELL)

This three-state input selects one of CCITT V. 22 and BELL 212A stanaoras.

Pin $4: \bar{A} / 5$ Asynchronous/Synchronous)
In DPSK mode, this three-stote input selects Asynchronous or Synchronous moae of operation. In asynchronous operation, it also proviaes the character length selection.

Pin 5 : TL (Test Loop $)$
Three-stote input pin for the selection of Test loop 2 or Test loop 3.

## Pin 6 : OSE (Over Speed Enable)

In asynchronous mode, this input selects one of two possible over speed configurations available in CCITT standard recommendations.

## Pin 7 : BRS (Binary Rate Selection)

This pin is used for the selection of binary rate as follows:

- A logic low ( 0 ) signal on this input configures the device to receive and transmit dato ot 1200 bps.
- A logic high (1) signal applied to this input enables the circuit to receive and transmit data at 600 bps in CCITT moae or 300 bps in BELL 212A mode.


## Pin 8 : $\overline{R \times D}(\overline{\text { Receive Dota }})$

This output provizes binary data provided by the aemodulator.

## Pin 9 : RxCLK (Receive Clock)

This output corresponds to Modem's receive bit clock.

- In synchronous mode, the clock is synchronized with dato output through $\overline{R \times D}$ pin.
- In asynchronous mode, this pin delivers a clock rate 16 times faster than modem's modulation rate.

Pin $10:$ TEST
The output signal is available on this pin before possing through the descrambler. This pin is intendea for "handshake" ana "remote loop request" purposes.

Pin $11: \overline{D C D}(\overline{\text { Data Carrier Detect) }}$
This pin will go low when device receives a signal level higher than -43 dBm on RAI (Receive Analog Input) pin and goes high if the signal level is lower than -48 dBm . The -43 dBm to -48 dBm range provioes a 5 dB hysteresis for the initiation of $\overline{D C D}$ function.

## Pin 12 : CLS (Character Length Selection)

In conjunction with $\bar{A} / S$ pin, this input selects the character length.

## Pin 13 : RDI (Receive Demodulator Input)

This input receives analog signals and directs them to comparators associated with demodulator and signal detector. The signal is also applied to various demodulation circuitry.

## Pin 14 : RFO (Receive Filter Output)

The analog signal first goes through various band-pass and equalization filters and is then available at this output pin.
Access to this pin simplifies in particular the device test proceaures. While designing an application, and as far as possible, the P.C.Boara layout must be so arronged that RFO output could be reaaily couplea to RDI input terminal through a single capacitor.

## Pin $15: \mathbf{V}^{-}$

Negotive power supply: $-5 \mathrm{~V} \pm 5 \%$

Pin 16 : ATO (Analog Transmit Output)
In conjunction with signal applied to $\overline{A T E}$ (Answer Tone Enable) terminal, this output delivers either a modulated carrier or an answer tone.

Pin 17 : EXI (External Tone Input)
With RTS ( Request To Send) terminal at logic "1", this analog input accepts an external tone which will be first filtered and then routed to ATO (Analog Transmit Output) terminal.

Pin 18 : RAI (Receive Anolog Input)
This is input terminal to the receive filter. Signals received via line are applied to this pin.

## Pin 19 : $\bar{A} / 0$ (Answer/Originate)

Signal level applied to this pin selects modem's operating mode (Answer or Originate) as follows :

A "O" applied to this pin selects Answer mode.
A "1" applied to this pin selects Originate mode.
Note : In answer mode, upper channel ( 2400 Hz ) and guard tone ( 1800 Hz ) may be transmitted simultaneously, provided that the guard tone power level is 6 dB less than that of modulated 2400 Hz signal. Transmission of this guard tone is enabled through C/B terminal.

Pin 20 : GND
This is the ground terminal common to all digital and analog sections of TSG 7515.

Pin 21 : 5El (Scrombler Enoble Input)
This input enables the scrambler operation.
A " 0 " applied to this input enables the scrambler.
A "1" applied to this input disables the scrambler.

## Pin 22 : RTS (Request To Send)

With a logic level " 1 " applied to this pin, the device outputs through ATO pin the signal delivered by EXI terminal.

With a logic level "0" on this pin, the circuit aelivers through ATO terminal a signal whose characteristics ore determined by the stote of ATE terminal.

With this pin at logic level "-1", the TSG 7515 is configured as a programmable filter. That is, TxSCLK input becomes a clock input running ot a frequency equal to twice the sampling frequency of the receive filter, that may be assigned to upper or lower channel, in accordance with signal level applied to $\bar{A} / O$ terminal. In this configuration of RTS, the signal originated through DCD terminal is the exact representation of the tone envelope detected via line.

Pin 23 : $\overline{T \times D}$ (Transmit Data)
This input receives the doto transmitted by terminal.
In DPSK and FSK operating modes, these doto bits ( 1 and 0 ) determine the phase (for DPSK) or the frequency (for FSK) of the signal output through ATO pin.

## Pin 24 : TxCLK (Transmit Clock [Generated by Modem])

In the absence of TxSCLK, this output delivers the bit clock transmitted by the modem for the synchronization of data output through TxD terminal. BRS selects the frequency as follows :

```
\(B R S=0 \quad \Rightarrow \quad T \times C L K=1200 \mathrm{~Hz}\)
\(B R S=1 \Rightarrow T x C L K=600 \mathrm{~Hz}\)
```

Pin 25 : TxSCLK (Transmit Clock [Generated by Terminal])
This input corresponds to bit clock generated by the terminal whose frequency is 1200 Hz if $\mathrm{BRS}=0$ and 600 Hz if $\mathrm{BRS}=1$. This clock allows to lock the modem's internal clock on the clock generated by terminal, thus providing synchronization between these two clocks.

Pin 26 : CLK (Clock)
This is buffered output of the clock running ot 4.9152 MHz .

Pin 27 : $X$ tal in (Oscillator Input)
This pin corresponds to the oscillator's input inverter. It is normally connected to an external crystal but may also be fed by a pulse generator. The crystal frequency must correspond to standard frequency of 4.9152 MHz .

Pin 28 : Xtal out (Oscillator Output)
This pin corresponds to the output of on inverter with sufficient loop gain to trigger and maintain the crystal oscillation.
1.4 - General Description \& Block Diagram

TSG 7515 is an integroted circuit fabricated resorting to silicon gate CMOS technology.
Device includes major modem functions required for simultaneous bidirectional transmission of asynchronous or synchronous dato in accordance with the following standard requirements :

- CCITT V. 22 variants A \& B
- BELL 212A DPSK operation
- BELL 103 FSK

This modem operates using channel multiplexing techniques by frequency allocation of 600 Bauds for modulations rate and 1200 bits/s ( $600 \mathrm{bits} / \mathrm{s}$ in fallback mode) for transmission rate.

Transmission mode for each channel is Differential Phase Shift Keying (DPSK) modulation combined with on-line synchronous transmission. This feature is entirely reversible, i.e. operation is possible in either of Originate or Answer modes.

When used in combination with appropriate line and controller circuits, this device can operate on both 2-wire switched telephone network and all point-to-point leased lines.

Figure 1 - TSG 7515 Block Diagram


## 1.5 - Functional Description

The device is organized in 3 distinct sections :

- Transmit section
- Receive section
- Common units


### 1.5.1 - Tronsmit Section

This section comprises :

- An asynchronous to synchronous converter whose duty is to accept chain of asynchronous characters and to convert it to a form suitable for $1200 \mathrm{bits} / \mathrm{s}$ or $600 \mathrm{bits} / \mathrm{s}+0.01 \%$ synchronous transmission. This converter meets in all respects CCITT standard requirements defined in Chapter "4.2.1" of V. 22 recommendations. In synchronous mode of operation, the converter is disabled.
- A variable ratio divider used for the generation of eight different frequencies :

| $1200 \mathrm{~Hz} \pm 0.5 \mathrm{~Hz}$ | DPSK lower channel (Originate Mode) |
| :--- | :--- |
| $1800 \mathrm{~Hz} \pm 20 \mathrm{~Hz}$ | Guard tone transmitted optionally with <br> upper channel |
| $2100 \mathrm{~Hz} \pm 16 \mathrm{~Hz}$ | Answer tone (CCITT Standaras) |
| $2400 \mathrm{~Hz} \pm 1 \mathrm{~Hz}$ | DPSK upper channel (Answer Mode) |
| $2225 \mathrm{~Hz} \pm 16 \mathrm{~Hz}$ | Answer tore (BELL Standaids) |

or
FSK upper channel
$2025 \mathrm{~Hz} \pm 10 \mathrm{~Hz} \quad$ FSK upper channel
$1270 \mathrm{~Hz} \pm 5 \mathrm{~Hz} \quad$ FSK lower channel
$1070 \mathrm{~Hz} \pm 5 \mathrm{~Hz} \quad$ FSK lower channel

- A transmit clock generator using a phase-locked loop circuit in order to lock the transmission clock onto either the clock generoted by data terminal or the receive clock.
- A data scrambler in accordance with CCITT standard requirements as defined in "Chapter 5.1" of V. 22 recommendations.

> - A buffer circuit that stores the last phase of the carrier and generates appropriate phase shift thus providing the new phase shift to be applied to the carrier.

- A carrier generator that uses two sub-carriers over modulated in amplitude, to synthesize the DPSK signal.
- A transmit filter whose frequency response is determined by selected mode of operation (Originate or Answer).
- A non switched smoothing filter thot removes clock transients and rejects out-of-band frequencies.


### 1.5.2 - Receive Section <br> This section includes :

- An anti-aliasing filter
- A band-pass receive filter whose frequency response depends on the selected mode of operation.
- A compromise equalizer filter that provides appropriate functional performance on a variety of lines.
- A phase-locked loop for the recovery of carrier signal frequency so as to perform a coherent differential phase demodulation on received signal.
- A demodulator.
- Two low-pass digital filters for the extraction of Eyes Pattern
- A decision making module that converts the eyes pattern into logic signals, stores them, detects the phase shift and performs identification of the received data.
- A synchronization unit that recovers the moaulation time base and delivers $R \times C L K$ (Receive signal Clock) to the data terminal.
- A delayed hysteresis level detector that meets CCITT standara requirements of connector pin 109 as aefined in Chapter 3.3 of V. 22 recommendotions.
- A data descrambler in accordance with CCITT V. 22 recommendations.
- A synchronous to asynchronous converter whose duty is as follows:
- Accept chain of characters originated from a V.22-type asynchronous modem operating in transmit mode, demodulated by a V.22-type synchronous demodulator
- Recover the initial character chain applied to the asynchronous to synchronous converter of the transmitting modem.

This synchronous to asynchronous converter meets in all respects the CCITT stanaard requirements as defined in Chapter 4.2.2 of V. 22 recommendations.

The converter is disabled in synchronous move of operation.

### 1.5.3 - Common Units

This section includes :

- A time base generator that uses a standard 4.9152 MHz crystol oscillator to derive all internal clock frequencies required for modulator and demodulator operation.
- A reference voltage generator delivering an internal reference voltoge for :
- Amplitude clamping of the transmitted signal.
- Definition of demodulator's two threshold detection levels.


## 1.6 - Functional Characteristics

Asynchronous/Synchronous \& Synchronous/Asynchronous Converters
Operating principles of these converters are covered in Sections 4.2.1 and 4.2.2 of CCITT V. 22 recommendotions.

These converters are employed only in the case of variant B configuration.

### 1.6.1 - Asynchronous/Synchronous Converter

## a) - If data to be transmitted is generated at a rate lower than 1200 bits/s (but within the over speed selection limits imposed by OSE), the converter will insert the necessary stop elements as illustrated by timing diagram below.


b) - If data to be transmitted is generated at a rate higher than 1200 bits/s (but within over speed selection limits imposed by OSE), the converter will suppress the stop elements as shown in timing diagram below.


## c) - Break Signal

Break signal contains $M$ to $2 M+3$ bits, all of which maintain their initial state. $M$ represents number of bits per character corresponding to selected format. Upon detection of such signal, the converter automatically generates $2 \mathrm{M}+3$ bits all hoving their initial polarity. Timing diagram below illustrates this procedure.


### 1.6.2 - Synchronous to Asynchronous Converter

In receive mode, this converter must be capable of recovering the data transmitted by distant DTE while respecting the break signol generated by aysnchronous to synchronous converter of the distant modem.
a) - If the converter detects a missing stop element within the demodulated signol :

- It will regenerate this missing element, and
- In order to resynchronize the demodulated signal, it will reduce the duration of stop elements by as much as necessary but within over speed selection limits of OSE.

This procedure is illustroted in timing diogram given below.


> b) - The converter detects the missing stop elements ot the end of a break signal charocter, and transfers this signal in its entirety to the DTE as shown in timing diagram below.


### 1.6.3 - Scrambler \& Descrambler

Operating principles of the scrambler and the descrambler are discussed in Chapters 5.1 and 5.2 of CCITT V. 22 recommendations.

The scrambler allows to recover, at receiver, the clock rate associated with the received data so as to perform a coherent demodulation and also to provide the DTE with a clock whose phase is synchronized with the received data.

Figure 2 illustrates the "scrambling fundamentals".
As shown, the scrambler includes a pseudo-random sequence generator composed of :

- A single-input, single-output shift-register.
- In general, a single interconnection point.
- An Exclusive OR gate.

If the interconnection point is appropriately located and if $N$ represents the number of shift-register stages, then the generated bit sequence representing a pseudo-random character will hove a period of $2^{N}-1$. Note that the number of identical bits of this sequence will not exceed $N$.

The shift-register is driven by the transmit clock. The pseudo-random sequence so generoted is applied to one of the inputs of the "Exclusive OR"whose other input is loaded with the data to be scrambled. Thus, data bits are inverted whenever they coincide with a high level (1) of the sequence.

Figure 2 - Scrambler Block Diagram


Inverse procedure is performed in receive mode and requires the pseudo-random generator to operute in synchronization with the pseudo-random sequence generator used at transmission end. In order to avoid this constraint, it is generally preferable to emply a self-synchronizing scrambler similor to the one depicted in Figure 3.

Operation is identical to that given in Figure 2. However, in this case the scrambled dato is applied to the transmit register and similarly, after transmission, the scrambled data is opplied to the input of the receive register. It is clear that ot the end of first $N$-bit transmission, the receive register will be in the same state as the transmit register - taking into consideration the propagation delay time inherent to the transmission line.

## Figure 3 - Self-synchronizing Scrambler



In both types of the scrambler, dota recovery procedure is accomplished thanks to reversible property of the Exclusive Or gate.

$$
\begin{aligned}
& \text { If } \quad a \oplus b=c \quad \text { [where } \oplus \text { represents modulo-2 sum] } \\
& \text { then } \quad a=b \oplus c
\end{aligned}
$$

The self-synchronizing scrambler has the disadvantage of multiplying the number of errors by a factor of 3. In fact, when an isolated error appears at the input of the receive register, it causes a first error in the recovered bit sequence - then a second error occurs as it reaches the level of interconnection point - and finally a third error is generated at the last stoge of the register.

### 1.6.4 - Carrier \& Tone Generators

The DPSK signal generation is achieved using a ROM containing $32 \times 8$-bit states and an 8-bit C-2C converter circuit.

### 1.6.5 - Transmitted Spectrum

In order to respect the limits of amplitude and distortion due to propogation delay time recommended by CCITT, the modulated signal comprises sum of two carriers alternately modulated at a master rate of 600 bauds and overmodulated by a partial sinewave, as shown in timing diagram below.


### 1.6.6-Filters

### 1.6.6.1 - Tronsmit Filter

In combination with the modulation effects, the transmit filter allows to meet performance characteristics recommended by CCITT. A compromise equalizer compensotes partially for line irregularities.

This is a 12 th order switched-copacitor filter.

### 1.6.6.2 - Receive Filter

The receive filter allows to recover a maximum amount of energy in receive channel while it offers an efficient rejection of the transmission channel and the guard tones. A fixed compromise equalizer compensates partiolly for irregularities due to line characteristics.
a) - Lower Channel

This is a 20 th order filter implemented by cascading a 14 th order amplitude clamping module and a 6th order all-pass module providing propagation delay time.correction.
b) - Upper Channel

This is a $14^{\text {th }}$ order filter implemented by cascading a 10 th order amplitude clamping unit and a 4 th order all-pass unit providing propagation delay time correction.

### 1.6.7 - Level Detector

RDI input is connected to a signal detection circuit that discriminates beween two positive levels N1 and N2. Output of the detector is delayed so as to provide hysteresis effects between N1 and N2.
See timing diagram given next.


### 1.6.8 - Synchronous Demodulator

The signol received on line is first filtered and clamped at appropriate level and then applied to this synchronous modulator which will deliver demodulated data synchronized on receive clock.

### 1.6.8.1 - Demodulator Block Diogram



### 1.6.9 - Summary Tables of Operating Modes

### 1.6.9.1 - Synthesis of different Modes for Receive Section

| $\bar{C} / B$ | BRS | $\overline{T L}$ | $\bar{A} / 0$ | Receive | Mode |
| :---: | :---: | :---: | :---: | :---: | :---: |
| -1 or 0 | $x$ | -1 | 0 | DPSK Originate Loop 3 | V. 22 |
|  |  |  | 1 | DPSK Answer Loop 3 |  |
|  |  | 0 | 0 | DPSK Answer Loop 2 |  |
|  |  |  | 1 | DPSK Originate Loop 2 |  |
|  |  | 1 | 0 | DPSK Answer |  |
|  |  |  | 1 | DPSK Originate |  |
| 1 | 0 | -1 | 0 | DPSK Originate Loop 3 | BELL 212A |
|  |  |  | 1 | DPSK Answer Loop 3 |  |
|  |  | 0 | 0 | DPSK Answer Loop 2 |  |
|  |  |  | 1 | DPSK Originate Loop 2 |  |
|  |  | 1 | 0 | DPSK Answer |  |
|  |  |  | 1 | DPSK Originate | Incluaing |
|  | 1 | -1 | 0 | FSK Originate Loop 3 |  |
|  |  |  | 1 | FSK Answer Loop 3 | BELL 103 |
|  |  | 0 | 0 | FSK Answer Loop 2 |  |
|  |  |  | 1 | FSK Originate Loop 2 |  |
|  |  | 1 | 0 | FSK Answer |  |
|  |  |  | 1 | FSK Originate |  |

Answer : Receive in Lower Channel
Originate : Receive in Upper Channel
Loop 3 : Analog Loop
Loop 2 : Digital Loop
1.6.9.2 - Synthesis of different Modes for Transmit Section

| $\overline{\text { ATE }}$ | $\overline{C / B}$ | BRS | $\bar{A} 10$ | Transmit | Mode |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | -1 or 0 |  |  | 2100 Hz | Answer Tone |
|  | 1 |  |  | 2225 Hz |  |
| 1 | -1 | 0 | 0 | DPSK 1200 bps Answer | V. 22 <br> without <br> Guard <br> Tone |
|  |  |  | 1 | DPSK 1200 bps Originate |  |
|  |  | 1 | 0 | DPSK 600 bps Answer |  |
|  |  |  | 1 | DPSK 600 bps Originate |  |
|  | 0 | 0 | 0 | DPSK 1200 bps Answer | $\text { v. } 22$ <br> with $1800 \mathrm{~Hz}$ <br> Guard <br> Tone |
|  |  |  | 1 | DPSK 1200 bps Originate |  |
|  |  | 1 | 0 | DPSK 600 bps Answer |  |
|  |  |  | 1 | DPSK 600 bps Originate |  |
|  | 1 | 0 | 0 | DPSK 1200 bps Answer | $\begin{aligned} & \text { BELL } \\ & 212 \mathrm{~A} \end{aligned}$ |
|  |  |  | 1 | DPSK 1200 bps Originate |  |
|  |  | 1 | 0 | FSK 0-300 bps Answer |  |
|  |  |  | 1 | FSK 0-300 bps Originate |  |

Answer : Transmit in Upper Channel<br>Originate : Transmit in Lower Channel

1.6.9.3 - Mode Selection in Phase Modulation Transmission

| $\bar{A} / 5$. | CLS | OSE | Transmission Mode | Charocter Length | Overspeed |
| :---: | :---: | :---: | :---: | :---: | :---: |
| -1 | 0 | 0 | Asynchronous | 8 | +1\%, -2.5\% |
|  |  | 1 |  |  | +2.3\%, - 2.5\% |
|  | 1 | 0 |  | 11 | + 1\%, - $2.5 \%$ |
|  |  | 1 |  |  | + 2.3\% , - 2.5\% |
| 0 | 0 | 0 |  | 9 | + 1\%, - $2.5 \%$ |
|  |  | 1 |  |  | + $2.3 \%,-2.5 \%$ |
|  | 1 | 0 |  | 10 | + $1 \%,-2.5 \%$ |
|  |  | 1 |  |  | + $2.3 \%,-2.5 \%$ |
| 1 | 0 | 0 | Synchronous |  |  |

1.6.9.4 - Test Pin

| $\overline{\text { ATE }}$ | $\bar{C} / B$ | BRS | Transmit | Receive | Test |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | -1 or 0 | 0 | 2100 Hz | V. 22 DPSK 600 bps | DDO |
|  |  | 1 |  | V. 22 DPSK 1200 bps | DDO |
|  | 1 | 0 | 2225 Hz | BELL 212A DPSK 1200 bps | DDO |
|  |  | 1 |  | BELL 103 FSK 0-300 bps | HLO |
| 1 | -1 | 0 | V. 22 without Guard Tone DPSK 1200 bps |  | DDO |
|  |  | 1 | V. 22 without Guard Tone DPSK 600 bps |  | DDO |
|  | 0 | 0 | V. 22 with Guard Tone DPSK 1200 bps |  | DDO |
|  |  | 1 | V. 22 with Guard Tone DPSK 600 bps |  | DDO |
|  | 1 | 0 | BELL 212A DPSK 1200 bps |  | DDO |
|  |  | 1 | BELL 103 FSK 0-300 bps |  | HLO |

DDO : DPSK Demodulator Output<br>HLO : Hard Limiter Output

The TSG7515 is a single chip 1200 bps (DPSK) and 300 bps (FSK) voiceband modem, compatible with Bell 212A, Bell 103, and CCITT V. $22 \mathrm{~A}-\mathrm{B}$ standards. The device includes transmit and receive filters implemented using switched capacitor techniques. A special mode has therefore been included in the TSG7515 to allow for the variation of the recieve filter characteristics. This mode also features a fast carrier detect to facilitate call progress detection. By changing the passband and bandwidth of the receive filter it is then possible to monitor the line for call progress tones such as busy and dial tone.

To select the line monitoring mode, a logic " -1 " must be applied to the RTS input (pin 22). In this mode the receive filter clock is directly derived from the TxSCLK input (pin 25). Since in this mode the center frequency of the receive filters is proportional to the TxSCLK frequency, it is possible to tune the passband according to the frequencies to be detected. Table 1 shows some suggested clock frequencies that may be used to adjust the receive filter passband for detection of certain call progress signals. Furthermore, the DCD output performs a fast carrier detection of $3-5 \mathrm{mS}$ that is equivalent to an envelope detection of the call progress signal.

TABLE 1

| TxSCLK | Originate |  | Answer |  | Application |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Center frequency | Passband at 3 dB | Conter frequency | Passband $\text { at } 3 \mathrm{~dB}$ |  |
| $2!0 \mathrm{kHz}$ | 2400 Hz | $\pm 400 \mathrm{~Hz}$ | 1200 Hz | $\pm 400 \mathrm{~Hz}$ | Voice detection |
| 45 kHz | 510 Hz | $\pm 85 \mathrm{~Hz}$ |  |  | $440 \mathrm{~Hz}$ detection |
|  |  |  | 260 Hz | $\pm 85 \mathrm{~Hz}$ | 330 Hz detection |
| 76.8 kHz |  |  | 440 Hz | $\pm 150 \mathrm{~Hz}$ | Dial tone and Busvione derection |

It should also be noted that when in the line monitoring mode the ATO output (pin 16) will only output to the line the filtered signal from the EXI input (pin 17). In a typical application, DTMF signals would be input to EXI for tone dialing purposes, and the TSG7515 would be switched out of line monitoring mode once the connection had been established. With these and other features the TSG 7515 provides the majority of all the functions necessary to implement an auto-dial/auto-answer modem.

## CHAPTER 2 - DETAILED DESCRIPTION OF V. $22 \&$ BELL 212A STANDARDS

## 2.1 - Foreword

Due to the fact that the present opplication note is primarily intended for technicians not possessing on in-depth knowledge of this "odvancea" fielo of telecommunicotions, it seemed appropriate to include on overview of the most recent publications covering specifications of the V. 22 ano BELL 212A standara requirements.

We shall also discuss line interfoce characteristics and requirements which together with modulator, demodulator, carrier detection, user interfoce (V.24. RS-232C) must be appropriately employed - or else, equipment of aifferent manufacture will be unable to communicate with each other.

On the other hand, if standard requirements and rules are properly observed, then a system implemented in Japan and another in France, will be able to communicate without any difficulty.

## 2.2 - V. 22 Stondard

Modem operating at 1200 bits/s in full duplex.
Normalized for operation on general switched telephone lines and leased networks.

### 2.2.1 - General Description

This Modem is intended for operation on switched telephone networks and point-to-point leased lines.

Main chorocteristics are as follows :

- Duplex operation on switched 2-wire telephone and point-to-point leased lines.
- Frequency division channel assignment.
- Differential Phase Modulotion for each channel with on-line synchronous transmission at 600 bauds.
- Scrambler availatility.
- Measurement facilities.

Since the opplication coveroge is wide, V. 22 recommenoations provide for 3 possible configuration variants. As for as we are concerned, we sholl limit our discussion to two of these variants.

Characteristics of these variants ore as follows :

### 2.2.1.1 - Variant $A$

1200 bits/s synchronous
600 bits/s synchronous
2.2.1.2 - Variant B

| 1200 bits/s | $\left.\begin{array}{l}\text { synchronous } \\ 600 \text { bits/s } \\ \text { synchronous }\end{array}\right\}$ Variont A |
| :--- | :--- |
|  |  |
| 1200 bits/s |  |
| 600 bits/s | Asynchronous |

2.2.2 - On-line Signals

Carrier frequency and Guard Tone
Frequencies of the operation are respectively $1200 \mathrm{~Hz} \pm 0.5 \mathrm{~Hz}$ for lower channel and $2400 \mathrm{~Hz} \pm 1 \mathrm{~Hz}$ for upper channel. A $1800 \mathrm{~Hz} \pm 20 \mathrm{~Hz}$ Guard Tone is transmitted continuously whenever modem transmits in upper channel. This guard tone must be disabled when modem transmits in lower channel.

An additional 550 Hz guara tone may be transmitted for national applications.

### 2.2.2.1 - Levels of transmitted Data Signals \& Guard Tone

The 1800 Hz guard tone must be $6 \pm 1 \mathrm{~dB}$ below power level of data signals transmitted in upper channel.

Total power of signal transmitted on-line must meet specifications aefinea by V. 2 recommendations :

Total power drawn from line by subscriber equipment must not exceed 1 mW , whatever the operating frequency.

Note that this power must be identical in both directions (go \& return).
Due to the presence of the guara tone, power level of upper channel signals is approximately 1 OB below that of the lower channel signals.

### 2.2.3 - Fixed delay Compromise Equalizer

This on-chip compromise equalizer is commonly sharea by both transmit and receive sections.

Note : This equalizer is mainly intended to compensate for transmission line irregularities caused by signal amplitude attenuation and group propagation delay time $\frac{d \Phi}{d \omega}$.

### 2.2.4 - Spectrum 8 Group Propagation Times

Signal transmitted on the line must conform to characteristics depicted in the following Figure.


Figure 7 - Amplitude limits of signal transmitted on-line (without equalization)

The group propagation time of transmitter output signals must foll within $\pm 100 \mu \mathrm{~s}$ limits in frequency range of 800 Hz to 1600 Hz (lower channel) ana 2000 Hz to 2800 Hz (upper channel).

### 2.2.5 - Modulation

### 2.2.5.1 - Bit Rate

As mentioned earlier, we shall only discuss variants $A$ and $B$ of V.22.
The on-line transmission bit rate must be either $1200 \mathrm{bits} / \mathrm{s}$ or $\mathbf{6 0 0} \mathbf{~ b i t s} / \mathrm{s} \pm \mathbf{0 . 0 1 \%}$ with a modulation rate of 600 bauds $\pm 0.01 \%$.

### 2.2.5.2 - Dato bits coding

Data stream to be transmitted is split into groups of consecutive 2 bits called dibits. Each dibit is encoded by considering the relative phase change with respect to previous phase element of the signal (see table below).

| Dibit Value <br> (at 1200 bits/s) | Bit Value <br> (at 600 bits/s) | Phase Change |
| :---: | :---: | :---: |
| 00 | 0 | $+90^{\circ}$ |
| 01 |  | $0^{\circ}$ |
| 11 | 1 | $+270^{\circ}$ |
| 10 |  | $+180^{\circ}$ |

Note : The phase change is the actual phase shift on-line within signal transition area situated between the middle of a signal element ana the mid point of the following element.

Upon receipt, dibits are decoded and recovered bits arranged in correct order. The left number of the dibit appears first within the data streams as they enter modem's demodulater section located following the scrambler. The foregoing applies to bit rate of $1200 \mathrm{bits} / \mathrm{s}$. In the case of $600 \mathrm{bits} / \mathrm{s}$, each bit is coded by a phase change with respect to the preceding phase of the signal element.

### 2.2.6 - Frequency tolerance of the received signal

The transmitter carrier frequency tolerance is ot maximum $\pm 1 \mathrm{~Hz}$ and allowing a drift of $\pm 6 \mathrm{~Hz}$ due to transmission line characteristics, the receiver must therefore be capable of accepting errors ot $\pm 7 \mathrm{~Hz}$ tolerance on received frequencies.

### 2.2.7 - Connector Pins

The following table gives a list of indispensable and optional connector pins used for DTEIDCE Interfoce.

### 2.2.7.1 - Summary of Connector Pins

| Pin Number | Function | Note |
| :---: | :--- | :---: |
| 102 | Signal Ground or Common return Line |  |
| 102 a | DTE common return line |  |
| 102 b | DCE common return line |  |
| 103 | Transmitted Dato |  |
| 104 | Received Data |  |
| 105 | Request To Send |  |
| 106 | Clear To Send |  |
| 107 | Data Set Ready |  |
| $108 / 1$ | Connect Data Set to Line |  |
| $108 / 2$ | Data Terminal Ready |  |
| 109 | Received line signal (carrier detector) | 2 |
| 111 | Bit Rate Selection (DTE originated) |  |
| 113 | Transmit signal element timing (DTE source) | 2 |
| 114 | Transmit signal element timing (DCE source) | 3 |
| 115 | Receive signal element timing (DCE source) | 3 |
| 125 | Ring / Calling Indicator | 4 |
| 140 | Test / Diognostic Loop |  |
| 141 | Local Loop |  |
| 142 | Test Indicator |  |

Note 1 : This pin is optional.
2 : Signals on this pin are ignored when modem not operating in synchronous mode.

3 : This pin is locked on OFF state when modem does not operate in synchronous mode.

4 : Used only when modem is connected to public switched telephone lines.

### 2.2.7.2 - Thresholds of Pin 109

Thresholds of pin 109 are specified at Modem input terminals, ignoring effects produced by compromise equalizer.

This pin must not react to 1800 Hz Guard Tone and 2100 Hz Answer Tone transmitted during call establishment sequence.

## Upper Channel threshold

Higher than $-43 \mathrm{aBm} \Rightarrow$ Pin 109 ON
Lower than $-48 \mathrm{aBm} \Rightarrow$ Pin 109 OFF

## Lower Channel threshold

Higher than $-43 \mathrm{dBm} \Rightarrow \operatorname{Pin} 109 \mathrm{ON}$
Lower than $-48 \mathrm{dBm} \Rightarrow$ Pin 109 OFF

The intermediote state of pin 109 between ON and OFF levels is not specifed. However, the signal level detector must exibit a hysteresis higher than 2 aB .

### 2.2.7.3 - Pin 111 \& Bit Rate Control

The bit rate is selected by :

- Appropriate strap or switch settings on Modem Boara
- Using connector pin 111
- Or, combination of both.

If used, pin 111 will in ON state enable 1200 bits/s operation, ana $600 \mathrm{bits} / \mathrm{s}$ in OFF condition.

### 2.2.7.4 - Electrical Characteristics of Connector Pins

It is advised to respect electrical characteristics specified in V. 28 recommendations. Applicable connector and pin spacing requirements are definea in ISO 2110 publication.

### 2.2.7.5 - Error Conditions of Connector Pins

Some applications require detection of failure conditions on connector pins, a summary of which is given next.

1)     - Lack of connection between DTE and DCE
2)     - Open-circuited interconnecting cable
3)     - Short-circuited interconnecting cable

Type 1 error : Data pins are all at logic level "1". Control and timing pins are in OFF state.
The DTE must consider an error on pin 107 as being in OFF state.
Similarly, failure conditions on pins 105 and 108, are considered as OFF states by DCE.

### 2.2.8 - DTE / DCE Interface Modes of Operation

### 2.2.8.1 - Variant A

The Modem may be configured for the following moaes of operation :

- $1200 \mathrm{bits} / \mathrm{s} \pm 0.01 \%$ synchronous
- $600 \mathrm{bits} / \mathrm{s} \pm 0.01 \%$ synchronous

In these modes, the modem monitors pin 113 or pin 114 and accepts through pin 103 the synchronous doto originated from DTE. These data ore then scrambled and forwarded to the modulator for coding.

In adaition to normal transmit timing element, the modem must proviae the possibility of deriving the transmit signal element timing from receive signal element timing.

### 2.2.8.2 - Variant B

- $1200 \mathrm{bits} / \mathrm{s} \pm 0.01 \%$ synchronous
- $1200 \mathrm{bits} / \mathrm{s}$ asynchronous, 8-, 9-, 10-, 11-bit characters
- $600 \mathrm{bits} / \mathrm{s} \pm 0.01 \%$ synchronous
- 600 bits/s asynchronous, 8-, 9-, 10-, 11-bit characters

Synchronous modes are ioentical to those outlined for variant A.

### 2.2.9 - Transmitter

In asynchronous moaes, modem accepts asynchronous data stream issuea by DTE at a nominal rate of 1200 or 600 bps .

Asynchronous data are converted into suitable formot for synchronous transmission ot 1200 or $600 \mathrm{bps} \pm 0.01 \%$, then scrambled and sent to the modulator for encoding.

The converter must be configured to accept the following character formots :
a) - One start bit, followed by seven data bits and one stop bit (9-bit character)
b) - One start bit, followed by eight data bits and one stop bit (10-bit character)
c) - One start bit, followed by nine data bits and one stop bit (11-bit character)
d) - One stort bit, followed by six data bits and one stop bit (8-bit character)

### 2.2.10 Fundamental Bit Rate

The intercharacter binary bit rote (including start and information bits) generated by DTE or provided through pin 103, must be 1200 or 600 bits/s with tolerance falling within $+1 \%$ to $-2.5 \%$ limits.

When the character bit rate falls within the limits of theoretical values ( 1200 or $600 \mathrm{bits} / \mathrm{s}$ ) and the maximum value ( $+1 \%$ ), the asynchronous to synchronous converter implemented in the transmitter section must suppress, whenever necessary, the stop bits of the input characters.

Withir, 8 consecutive choracters, at most one stop element may be eliminatea.
On the other hand, if the charocter bit rate falls within the limits of theoretical values ( 1200 or 600 bits/s) and the minimum value ( $-2.5 \%$ ), then the asynchronous to synchronous converter will provide more bits per secona than DTE is generating. As a consequence, the converter will insert additional stop elements within the transmitted characters.

### 2.2.10.11 - Higher bit rates

Some Data Terminal Equipment ano Multiplexors exceed the $+1 \%$ bit rote tolerance. The modem must therefore be capable of accepting data provided by DTE at 1200 or 600 bits/s, tolerance between $+2.3 \%$ ano $-\mathbf{2 . 5 \%}$, and consequently suppress at most one stop element per 4 consecutive characters.

### 2.2.11 - Break Signal

If the converter detects $M$ to $\mathbf{2 M}+3$ bits all of which have the polarity of start bit, where $M$ is the number of bits per character in selected format, it will transmit $2 \mathrm{M}+3$ bits all with start polarity. However, if more than $2 M+3$ bits of start polarity are detected, the converter will transmit them all with start polarity.

### 2.2.12 - Receiver

Intercharacter bit rate delivered to DTE through pin 104 must have a value between 1200 and 1221 bits/s.

For all charocters, start and data elements should be of identical nominal length. The wiath of the stop element should not be reduced by more than $12.5 \%$ for fundamental bit rates so as to allow detection of any excessive bit rate caused by transmission terminal equipment.

### 2.2.12.1- Break Signal

Received $2 M+3$ bits (or more) with start polarity sent by originating modem are supplied to pin 104. The modem aetects the transition from stop polarity to start polarity in order to regenerate character synchronizotion.

### 2.2.13- Scrambler \& Descrambler

### 2.2.13.1- Scrambler

The modem includes a self-synchronizing scrambler that implements $1+x^{-14}+x^{-17}$ polynomial generator. This scrambler is integrated inside the transmitter section of the modem.

The doto message sequence applied to the scrambler are divided by the polynomial generator. The resultant quotient coefficients, arrangea in decreasing order, represent the dato sequence to appear at scrambler output. The scrambler output data sequence is given by the following expression.

$$
D_{s}=D_{i} \odot D_{s} \cdot x^{-14} \odot D_{s} \cdot x^{-17}
$$

Where :
$D_{s}$ : Data sequence ot Scrambler Output
$D_{i}$ : Data sequence applied to Scrambler Input
$\odot:$ Modulo-2 Sum
"." : Binary multiplication

Ine following Figure illustrates Scrambler functional configuration.


Note 1: In order to avoid scrambler blocking to cause occasional and unpredictea occurrence of type-2 loopback, 64 consecutive binary " 1 "s must be first detected on scrambler output ( $D_{s}$ ) and only then, the next signal applied to scrambler input ( $D_{i}$ ) will be inverted. This function must be disabled auring both call establishment and type-2 loopbock sequences.

### 2.2.13.2 - Descrambler

Modem's receiver integrates a self-synchronizing aescrambler implementing the $1+x^{-14}+x^{-17}$ polynomial. The aota sequence obtained ofter demodulation must be multipliea by $1+x^{-14}+x^{-17}$ polynomial generator so as to obtain the descrambled message. Coefficients of the regenerated message, arranged in decreasing order, represent the nata sequence on $D_{0}$ output. This sequence is defined by the following expression :

$$
D_{0}=D_{s}\left(1 \odot x^{-14} \odot x^{-17}\right)
$$

Figure below gives Descrambler functional diogram.


### 2.2.14 - Sequence of Operation (Permanent Carrier)

### 2.2.14.1 - Channel \& Operating Moae Selection

In public switched telephone lines, the called modem receives data in lower channel and transmits in upper channel.

### 2.2.14.2 - Operation on switched telephone lines

Timing diogram below illustrates how initial synchronization is establishea between originating and answering modem communicating through international switched telephone networks.

a)

Assumes that connector pin loS has been switcheo to ON stote.

The following timing diagram depicts the call establishment sequence without auto-answer capability, as aefined in V. 25 recommendations.

a) Assumes thot connector pin 105 hos been switcheo to ON stote.

### 2.2.14.3 - Modem in Originate Mode

Once the originating Modem is connected to line, it must be conditioned to receive signals in upper channel by switching the connector pin 107 to ON state as required by $V .25$ recommendations. Then, the modem remains silent until it detects a sequence of non scrambled " 1 "s during an inieryal of $155 \pm 50 \mathrm{~ms}$, waits another $456 \pm 10 \mathrm{~ms}$ and then begins senaing sequence of scrambled "1"s in the lower channel. When it detects a sequence of scrambled binary " 1 "s for a perioa of $270 \pm 40 \mathrm{~ms}$ in the upper channel, the modem switches connector pin 109 (Received Line Signal) to ON state and then goes silent for $765 \pm 10 \mathrm{~ms}$. Then pin 106 (Clear To Send) will react in response to the state of pin 105 (Request To Send).
When pin 106 (Clear To Send) goes to OFF state, pin 103 (Transmitted Data) will be locked on binary "1".

### 2.2.14.4 - Modem in Answer Mode

Once the answering modem is connected to line, and immediately after answer sequence defined by $V .25$ recommendations is terminoted, the modem will be conaitioned to receive signals in the lower channel. Connector pin 107 (Data Set Ready) is switched to ON stote and the moaem begins transmitting a sequence of non scrambled binary "1"s. When it detects scramblea binary " 1 "s for an interval of $270 \pm 40 \mathrm{~ms}$ in lower channel, the modem begins sending scrambled binary "1"s in the upper channel, waits $765 \pm 10 \mathrm{~ms}$ and then switches pin 109 (Data Carrier Detect) to ON state and as a consequence pin 106 will react in response to pin 105. In the case where pin 106 is OFF connector pin 103 (Transmitted Data) will be locked on binary state "1" The foregoing sequence must be applied whenever two moaems ore connectea to the line mancally ano irrespective of which mooem is connected first. Once the contact has been established, any unpredicted loss and the reappearance of the signal on line, must not cause the generation of another ca!l establishment sequence.

### 2.2.15 - Measurement Facilities (Maintenance)

The system must provide for both type-2 (local \& remote) test loops ano also type-3 loops, in accordance with V. 54 recommendations.

### 2.2.15.1 - Type-2 Loopbock Establishment

> Important : Signals used to establish type-2 loopbock may be tronsmitted only after the conclusion of synchronization handshake procedure.

As defined in $V .54$ recommendations, from now on, the modems will be called Modem A \& Modem B.

When Modem A receives "through a switch mounted on front panel" on instruction to establish type-2 loopbock, it begins the transmission of the initiation signal composed of non scrambled binary "1" elements. Modem B detects this signal for an interval of 154 to 231 ms and returns to Modem A a sequence of scrambled alternate "1"s and "0"s at $1200 \mathrm{bits} / \mathrm{s}$ (or 600 bits/s).

Modem A detects alternate scrambled "1"s and "0"s during an interval of 231 to 308 ms , ends the initiation signal and transmits scrambled " 1 "s at $1200 \mathrm{bits} / \mathrm{s}$ (or $600 \mathrm{bits} / \mathrm{s}$ ).

Modem $B$ detects the loss of the initiation signal and consequently establishes a type-2 loopback locally.

After the reception of scrambled binary "1"s during 231 to 308 ms , Modem A informs the DTE that transmission of test messages may begin.

### 2.2.15.2 - Suppression of Type-2 Loopback

When Modem A receives instruction to remove the type-2 loopback, the on-line signal transmission must be halted for $77 \pm 10 \mathrm{~ms}$ interval, then re-initiated.

Modem B detects, signal loss within $17 \pm 7 \mathrm{~ms}$, signal reappearance within $155+50 \mathrm{~ms}$, and then resumes its normal mode of operation.

## 2.3 - BELL 212A Standard Description

Previous discussion covered in detail V. 22 standard requirements that approach closely those of BELL 212A standards. In order to avoid unnecessary repetition of common topics, we shall limit our discussion to differences between V. 22 and BELL 212A stondard requirements.

BELL 212A covers entirely the $A$ ana $B$ variants of V. 22 with minor differences indicated below :

- Variant B has no fallback mode at 600 bits/s.
- Character lengths in asynchronous mode are limited to 9 and 10 bits.
- Only one overspeed $(+1 \%,-2.5 \%)$ is available.

BELL 212A standard includes o fallback mode called BELL 103.

## BELL 103 Characteristics

```
Modulation Speed : 300 bits/s
Modulotion Type : Frequency Shift Keying (FSK)
Data Transfer : Asynchronous, through both the RS-232C interface
                                    connector and the telephone line.
    Frequency : Bond Division
    Spectrum
Communicotion : Full duplex
```

It differs from its CCITT equivalent in that logic "1" is represented by the high frequency and logic " 0 " by the low frequency of the frequency pair used for the modulation.

Differences between BELL 212A \& V. 22

- In answer mode, detection of originating modem's speed.
- During call initiation sequence, the answering modem first senas the answer tone and then transmits a sequence of scrambled "1"s without interruption of carrier signol.
- Modem disconnection upon the reception of a sequence called Long Spoce.
- Transmission of Long Space to disconnect the distant modem.
- Absence of 64 consecutive binary "1" detection.

The following timing diagrams show different BELL 212A sequences.

## BELL 212A LOW SPEED CONNECT SEQUENCE

CD ON : Either Automatic or Manual Operation


## BELL 212A HIGH SPEED CONNECT SEQUENCE

## CD ON : Either Automatic or Manual Operation



## BELL 212A DISCONNECT SEQUENCES (High or Low Speed)





## EIA CONNECTOR PIN ASSIGNMENTS

| Pin Number | Name | Direction | Function |
| :---: | :---: | :---: | :---: |
| 1 | - | - | No connection (NC)*** |
| 2 | 3 A | To Data Set | Transmitted Data |
| 3 | BB | From Data Set | Received Dato |
| 4 | - | - | NC |
| 5 | CB | From Data Set | Clear To Send |
| 6 | CC | From Data Set | Data Set Ready |
| 7 | AB | - | Signal Ground |
| 8 | CF | From Data Set | Received Line Signal Detector |
| 9 | + $P$ | From Data Set | Testing Voltoge |
| 10 | -P | From Data Set | Testing Voltage |
| 11 | - | - | NC |
| 12 | $\mathrm{Cl}^{* *}$ | From Dota Set | Speed Mode Indication |
| 13 | - | - | NC |
| 14 | - | - | NC |
| 15 | $D B^{* *}$ | From Data Set | Tronsmit Signal Element Timing (Data Communication Equipment Source) |
| 16 | - | - | NC |
| 17 | DD** | From Data Set | Received Signal Element Timing (Data Communication Equipment Source) |
| 18 | $\mathrm{CN}{ }^{* *}$ | To Dota Set | Make Busy / Analog Loop |
| 19 | - | - | NC |
| 20 | $C D$ | To Dato Set | Data Terminal Ready |
| 21 | RL** | To Data Set | Remote Digital Loop |
| 22 | CE | From Data Set | Ring Indicator |
| 23 | $\mathrm{CH}^{* *}$ | To Data Set | Speed Select - Originate |
| 24 | DA | To Data Set | Transmit Signal Element Timing-Data (Terminal Equipment Source) |
| 25 | $\begin{gathered} C N^{* *} \\ \text { or } \\ T M^{* *} \end{gathered}$ | To Data Set | Make Busy / Analog Loop |
|  |  |  |  |
|  |  | From Data Set | Test Mode |

* Protective Ground is provided on a screw terminal.
** May be disconnected from interface vio options.


## CHAPTER 3 - TSG 7515 APPLICATIONS

## 3.1 - Introduction

In this chapter, we shall discuss an TSG 7515 - based application implemented in Thomson Semiconducteurs' Application Laboratory - MOS division - EFCIS. This is a stand-alone application proviaing for both V. 22 ana BELL 212A standard requirements.

Following modes of operation are available :

- Manual call mode
- Manual answer mode
- Automatic answer mode

In order to develop a practical configuration in confuction with the sub-section called line interface (will be explained in aetail later), the interface usea was deliberately selected among those currently.approuved by telecommunications outhorities.

## 3.2 - Application Diagram

The complete application diagram is given ot the ena of this chapter.


- MUX 1 multiplexor : allows transmission of messages issued by the microcomputer during connection establishment or loopbock answer sequences.
(Description of software, chapter 4, explains the occurrence of these events)
- OR Gate connected to Pin 104 : Some particular sequences defined by V. 22 and BELL 212A recommendotions require the connector pin 104 to go to logic "1" in response to the stote of V. 24 connector pin 109.
- MUX 2 。 MUX 3 , MUX 4 Multiplexors : Some of TSG 7515 terminals hove been designed to accept three-state input signals to perform 3 different functions.
Suitable translation of these three-state signals is obtained by applying the two logic outputs to an analog miltiplexor. Various solutions, two of which are outlinea next, are possible.

1 - Using a "4000" series CMOS multiplexor (e.g. MC 14052 B) as shown below (example of type 2 and type 3 loops).


This solution has the disadvantage of requiring one MC 14052 B circuit or equivalent for each $j$-state input.

2 - Using a transistor array as shown below.


This alternotive offers the advantage of using currently available resistor and transistor arrays thereby achieving component count reduction.

- Purpose of adjustable resistors for on-line signal transmission / reception

Telecommunications authorities hove established moximum admissible on-line power level transmitted by any device. In order to comply with these strict limits, a combination. of fixed ana odjustable resistors is used to achieve signal level adjustment.

Resistor briage on receive channel allows ajjustment of complete loop gain so as to enable the carrier detection circuit (internal to TSG 7515) to meet the requirements of $V .22$ and BELL 212A stondords:

High level : - 43 dBm on-line
Low level : - 48 dBm on-line

## 3.3 - Modem Configuration Switches

16 progromming switches are available - some of them are used for the selection of modem's operational status (Dota format, channel selection, ...) and the others for monitoring purposes such as maintenance loop, remote loop request $\qquad$ .

A summory oescription of these switches is given next.

## SWO : BRS (Binary Rate Selection)

Selects Dato Tronsfer Rate as follows :

| SWO Setting | Binary Rate |
| :---: | :---: |
| 1 | $1200 \mathrm{bits} / \mathrm{s}$ |
| 0 | $600 \mathrm{bits} / \mathrm{s}$ (CCITT) <br> $300 \mathrm{bits} / \mathrm{s}-$ FSK BELL |

## SW1: $\overline{L 2}$ (Loop 2)

Configures the modem for type-2 maintenance loop operation.
Type-2 loop is intended to enable the station or the network to monitor the error-free operation of both the line (or a section of the line) and the distant mogem.

| SW1 Setting | Loop 2 |
| :---: | :---: |
| 1 | Deselected |
| 0 | Selected |

## SW 3 : $\overline{L 3}$ (Loop 3)

Configures the modem for type-3 maintenance loop operation.
This is a local anolog loop used to test modem's correct operation. It shoula be as close to the line as possible.

In the case of our opplication, this loop is implemented by disconnecting the modem from line which will cause on imbalance of 4-wire/2-wire converter. (Further details are given loter in this chapter)

| SW2 Setting | Loop 3 |
| :---: | :---: |
| 1 | Deselected |
| 0 | Selected |

## SW3: $\bar{C} / B$

Configures the modem for operation in accordance with CCITT V. 22 or BELL 212A standords.

SW4: $\overline{G T}$ (Guard Tone)
In CCITT V. 22 mode of operation, enables or disables the transmission of 1800 Hz guard tone.

When SW3 is switched to "1" level, o $1800 \pm 20 \mathrm{~Hz}$ guard tone is continuously transmitted while modem is sending in upper channel.

This guard tone is disabled when modem transmits in lower channel.

| SW3 Setting | Transmit Channel |  |
| :---: | :---: | :---: |
|  | Lower | Upper |
| 1 | Without <br> 1800 Hz | With <br> 1800 Hz |
| 0 | Without <br> 1800 Hz | Without <br> 1800 Hz |

SW5 : $\overline{\text { SEI }}$
Scrambler Enable / Disable. Employed for debug mode only.

## SW6 : $\bar{A} / O$ (Answer $/$ Originate)

Selection of Answer or Originate mode. This switch affects airectly the selection of the transmission channel (lower / upper), other channel being outomatically assigned to reception.

SW7: $\overline{\operatorname{ATE}}(\overline{\text { Answer Tone Enable }})$
This switch enables the transmission of the answer tone.
Employed for debug mode only.

SW8 : $\bar{T} / D$ (Telephone/Dato)
Allows to switch between telephone line (TPH) and Moaem (DATA) connections.

## SW9 : RDL (Remote Digitol Loop)

Used to sena loop 2 request to remote modem. This request initiotes the loopback hanashake sequence.

Signals used for type-2 loopback establishment may be transmitted only ofter the conclusion of contact initiotion procedure for synchronization.

When o type-2 loopbock sequence is terminated and when RDL switch returns to "O", the modem sends a loopbock suppression instruction.


SW10 : AA (Auto Answer)
Enables or disables modem configuration for auto answer copability to incoming calls.
$\left.\begin{array}{l}\text { SW11 }: \underline{\overline{S 1} / A} \\ \text { SW12 }: \overline{S 2} / A\end{array}\right\} \quad$ Synchronous / Asynchronous Mode Selection

SW 13 : CLS $\quad$ In asynchronous mode, selects the character length and configures
SW14: OSE
the moaem for overspeed function.

Table next page gives all possible configurotions.

| $\overline{S 1 / A}$ | $\overline{S 2} / 1$ | CLS | OSE | Mode of Operation |
| :---: | :---: | :---: | :---: | :---: |
| 0 | X | 0 | 0 | Synchronous |
| 1 | 1 | 0 | 0 | Asyn 9bits ( $+1 \%$, - 2.5\%) |
| 1 | 9 | 0 | 1 | Asyn 9bits ( $+2.3 \%$, - 2.5\%) |
| 1 | 1 | 1 | 0 | Asyn 10bits ( $+18,-2.5 \%$ ) |
| 1 | 1 | 1 | 1 | Asyn 10bits ( $+2.3 \%,-2.5 \%$ ) |
| 1 | 0 | 0 | 0 | Asyn 8bits ( $+1 \%,-2.5 \%$ ) |
| 1 | 0 | 0 | 1 | Asyn 8bits ( $+2.3 \%,-2.5 \%$ ) |
| 1 | 0 | 1 | 0 | Asyn 11 bits ( $+1 \%,-2.5 \%$ ) |
| 1 | 0 | 1 | 1 | Asyn 11bits ( $+2.3 \%,-2.5 \%$ ) |

X : Don't care

## Remarks concerning the above table

1 - When the application board is configured for synchronous operation, it is strictly forbidden to set CLS and OSE switches to any state other than "0". Any other setting will configure the TSG 7515 for factory test configurations.

In chapter 4 (Description of Software) the inclusion of this illegal configuration is illustrated.

2 - Note that the following configurations are not available in either asynchronous or BELL 212A modes of operation :

- CLS $=8$ bits $\& C L S=11$ bits
- OSE $=+2.3 \%,-2.5 \%$

The integrated firmware will alert the user of any illegal configuration.

SW15: $\overline{R T S}$
Disables the dato transmission. Employed for aebug mode only.

## 3.4 - Terminal Interface

Terminal to Applicotion board interconnection is implemented via a 25-pin connector (ISO 2110 standards) mounted on the Printed Circuit Board.

This interface meets both CCITT V. 24 /V. 28 and EIA RS-232C specifications.

CCITT : Comité Consultatif International Télégraphique et Téléphonique.
EIA : Electronic Industries Associotion.

The following table gives o list of interface connector pins.

| Pin Number | CCITT <br> Circuit Number | French Designation | American Designotion | Signal Direction Terminal <br> $\rightarrow$ Modem |
| :---: | :---: | :---: | :---: | :---: |
| 2 | 103 | ED | BA | $\longrightarrow$ |
| 3 | 104 | RD | BB |  |
| 4 | 105 | DPE | - | $\longrightarrow$ |
| 5 | 106 | PAE | CB | $\sim$ |
| 6 | 107 | PDP | CC | - |
| 7 | 102 | TS | $A B$ | 0 volt |
| 8 | 109 | DS | CF | $<$ |
| 12 | 112 | - | Cl | $\square$ |
| 15 | 114 | HEM | DB |  |
| 17 | 115 | HRM | DD |  |
| 20 | 108 | CPD | $C D$ | $\longrightarrow$ |
| 22 | 125 | IA | CE | $\sim$ |
| 24 | 113 | HET | DA | $\longrightarrow$ |
| 25 | 142 | IE | TM | $\longleftarrow$ |

## 3.5 - Line Interface

This is a hybrid device inserted between TSG 7515 and the telephone line.
In general, it performs the following functions:

- 4-wire / 2-wire conversion
- Line current regulation
- Overvoltage protection
- Ring detection
- Pulse dialing
- Telephone / Dato switching
- Galvanic Isolation
3.5.1 - 4-wire /2-wire conversion

This configuration employs on operational amplifier - whose duty is to route signals issued by the modulator towards the telephone line - while preventing, by as much as possible, the signal reinjection into the demodulator.

Inversely, it routes the signal received via line towards the demodulator with minimal attenuotion.

Figure below illustrates the arrangement of a popular 4-wire / 2-wire converter.


The gain between the on-line signal and modulator's output is :

$$
A_{1}=\frac{R 4}{R 3+R 4}
$$

Where R4 is the Line Impedance theoretically considerec as $600 \Omega$ resistive.

If the line is properly matched, R3 must be equal to R4:

$$
\begin{aligned}
& \text { i.e. } R 3=R 4=600 \Omega \\
& \text { therefore : } A 1=0.5
\end{aligned}
$$

The gain between the modulator and the demodulator (banapass filter) is given by the following expression :

$$
A 2=-\frac{R 2}{R 1}+\left(1+\frac{R 2}{R 1}\right)\left(\frac{R 4}{R 3+R 4}\right)
$$

To obtain a null signal reinjection : $\mathbf{A 2}=\mathbf{0}$

$$
\begin{aligned}
& \text { i.e. } 0=-\frac{R 2}{R 1}+\left(1+\frac{R 2}{R 1}\right) \frac{1}{2} \\
& \text { after simplification : } R 2=R 1
\end{aligned}
$$

The gain between the demodulator and the line :

$$
A 3=1+\frac{R 2}{R 1}
$$

therefore: A3 = 2

It is obviously clear that these calculations are purely theoretical. In practice, the line impedance has a complex component whose value varies as a function of the frequency. However, the 4-wire / 2-wire converter is consioered as occeptable if the Goin "A2" is approximotely -10 dB .

Further discussion on this topic is beyond the scope of the present application note. The interested reader is advisea to refer to specialized text books for a full coveroge of this subject.

### 3.5.2 - Galvanic Isolation

This isolation is achieved by o transformer whose rating should be higher than 1500 volts.

### 3.5.3 - Line current Regulation

The on-chip regulation circuitry maintain the line current within two limits, which vary from country to country occording to specifications in force.

| Line interface Device | Max. Current <br> (mA) | Min. Current <br> (mA) |
| :---: | :---: | :---: |
| IRC 2000 | 50 | 20 |

### 3.5.4 - Ring Detection

In general, this output delivers a logic signal corresponding to ring signal envelope.

### 3.5.5 - Pulse Dialing

In the case of IRC 2000, this pin delivers loop disconnect pulses for dialing ond modem connection. In oddition, it offers the possibility of telephone connection / disconnection.


## CHAPTER - DESCRIPTION OF SOFTWARE

## 4.1 - Definition of software modules

Each individual module given in this chapter is intended for a particular function. They cover the occurrence of events sequentially from the time of modem's initial power on until the completion of on-line information transfer.

### 4.1.1 - Idle State Manogement Module

- Microcomputer configuration
- V. 24 connector initializotion
- Interfoce disconnection from line
- Read the settings of programming switches, monitor absence of error and configure the TSG 7515 according to switch settings.
- Loop 3 management
- Wait for an event causing connection to line


### 4.1.2 - CCITT Handshake Module

- V. 25 sequence
- Answer handshake
- Originate handshake
4.1.3 - BELL Handshake Module
- 1200 Originate handshake
- 300 Originate handshake
- Answer handshake
4.1.4 - CCITT Transmission Module
- Telephone line monitoring (appearance of special sequences)
- V. 24 connector monagement
- Monitoring several switch settings
- Monitoring $\overline{D C D}$ terminal of TSG 7515

```
4.1.5 - BELL Transmission Module
    Identical to preceding CCITT module. In aacition, it provides for the identification
    of "Long Space" for line disconnection.
```


## 4. 1.6 - RDL Handshake Module

```
Protocol used for the initiation of remote loop sequence.
```


### 4.1.7 - Loop 2 Receive Handshake Module <br> Protocol for the reception of type-2 loopbock request initiated by distant modem.

Idle Stote Management Module


## CCITT Handshake Module



This flowchart illustrates clearly the sequence of events. In the case of manual answer, the software will ignore the $V .25$ module.


Comment : Writing this sequence meets no difficulty.
Only, CCITT recommendations must be carefully observed.

## Answer Handshake Sequence



Comments : Detection of scromblea " 1 " on $\overline{R \times D}$ terminal for an interval of 270 ms is performed as follows:

The sequence begins within a loop searching to detect a logic "1" on R×D terminal while simultaneously, a 15-secona "time out" is initioted. If within the loop a logic "O" is detected on $\overline{R \times D}$ pin, 270 ms count is reset but the "time out" continues. The software sequence will return to the storting point (i.e. iale stote management), if at the end of $15-5 e c o n a$ interval a sequence of continuous "1"s for a 270 ms duration has not been found.

## Originate Handshake



## BELL Handshake Module




There is no transistion between the transmission of Answer Tone ano Scrambled "i"s Sequence.
In the case of TSG 7515 and upon the appearance of scrambled "1"s sequence, this may result in "Carrier DPLL" locking on an incorrect frequency.
An efficient solution to overcome this problem would be to program the TSG 7515, for o short interval, in loop' 3 configuration.

The following flowchart illustrates this recommended solution.



## Answer Handshake




The duty of this module is to monitor either the user connector to detect a line disconnect sequence, or to monitor the telephone line since programming switch settings may cause occurrence of special on-line sequences.

BELL Tronsmission Module



## Loop 2 Receive Handshake Module



## APPENDIX A - TSG 7515 HANDLING PRECAUTIONS

## A. 1 - Power supplies decoupling and loyout considerations

Power supplies to digital systems may contain high amplitude spikes and other noise. To optimize performances of the TSG 7515, operating in close proximity to digital systems, supply and ground noise should be minimized. This involves attention to power supply design and circuit board layout.

The power supplies should be bypassed with tantalum or electrolytic type capacitors to obtain noise-free operation. These capacitors should be located close to the TSG 7515. The electrolytic type capacitors should be bypassed with ceramic capocitors for improved high frequency performance.

Power supply connections should be short and direct. Ground loops should be ovoided.

Coupling between analog inputs and digital lines shoula be minimized by careful layout. The RDI input (pin 13) is extremely sensitive to noise. The connection between this point and RFO (pin 14) through a ceramic type capacitor should be as short as possible and coupling between this connection and digital signals should be minimized by careful layout.

## A. 2 - Carrier Recovery Loop

The carrier recovery loop utilizes a digital phase-locked loop. Performances of the TSG 7515 depend directly on this DPLL which needs to be reset prior to the reception of a DPSK carrier.

TSG 7515 offers three possibilities of resetting this DPLL :

- A trailing eage on $\overline{D C D}$ terminal
- Switching from FSK mode to DPSK mode.
- Changing the receive channel

These three possibilities of resetting the DPLL shoula be integrated within the microcontroller so as to proviae for various set-up and hanashake procedures.

Timing diagrams given in chapter 2 illustrate examples of $V .22 / \mathrm{V} .25$ ano BELL 212A received signals in originate mode.

## A. 3 - Frequency Precision of Crystal Oscillator

In order to meet the frequency precision of the transmission boud rote required by V. 22 and BELL 212A specifications, it is recommended to use a crystal oscillator whose series resonance frequency precision is better than $0.01 \%$ with respect to the theoretical frequency of 4.9152 MHz .

Such precision would be feasible by optimizing the capacitance values spread oround the quartz oscillator.

## APPENDIX B - GLOSSARY OF TERMS

Acoustic Coupler : A device that permits the use of a telephone handset as a connection to dial-up telephone lines (rather than a direct connection using DAA interface) for dato transmission by means of sound transducers. Usually implemented for call origination, and is frequently used with portable terminals.

Analog Loopback : A diagnostic mode whereby the transmitted analog output is internally connected to the analog received signal input in a single band (determined by $\bar{A} / O$ pin) so that the device's entire signal path is under test.

Answer Tone : A tone returned by the answering modem to the originating modem and the network.

ASCII: American Standard Code for Information Interchange. This is a seven-bit-plus-parity code established by the American National Standards Institute (Formerly American Standards Association) to achieve compatibility between doto services. Also called USASCII.

Attenuation : The difference between transmitted and received power due to transmission loss through equipment, lines or other communications devices.

Asynchronous Transmission : A data transmission scheme that handles data on a character-by-character basis (without synchronization by a clocking signal). Time intervals between transmitted characters may be of unequal length. The character code includes a "start" bit to identify the beginning of a data character, a "stop" bit (or bits) to identify the end of the dota character and a "parity" bit to check for errors in transmission. Also called "Start-Stop" transmission.

Auto-Answer : A circuit in a modem system that can automatically make a connection on the switched telephone system when its number is dialed.

Automatic Dialer : A device which will automotically dial telephone numbers on the switched telephone network. An automatic dialer can be easily incorporated into a TSG 7515-basea moaem system.

Bandpass Filter : A filter circuit that passes a single band of frequencies and filters out, or excludes, all others.

Bandwidth : The range of frequencies assigned to a channel or system; the difference expressed in Hertz $(\mathrm{Hz})$ between the highest and lowest frequencies of $a$ band.

Baud : A unit of signalling speed equal to the number of modulations or signal events per second. In ${ }^{\circ}$ FSK synchronous transmission, the unit of signalling speed corresponding to one unit interval per second ; thot is, if the duration of the unit interval is 20 milliseconds, the signalling speed is 50 baud. Baud is the same as "bits per second" only if each signal event represents exactly one bit, as in the frequency-shift keyed TSG 7515 modem.
As used in the TSG 7515 four-phase PSK transmission, every two bits of digital doto ore encoded into dibits (1dibit $=$ two bits) for translation or modulation into phase shift information. In PSK the baud rote is one-half the bit rate.

Bit Error Rate (BER) : A measurement of the average number of bits transmitted before an error occurs. Usually expressed as the reciprocal of the average.

## GLOSSARY OF TERMS (continued)

Bit Rate : For modems using voicegrade telephone lines, the bit rate equals the dota rate. The baud rate is the actual number of times per second that the transmited carrier is modulated or changes state. Each modulation may represent multiple bits.

Carrier : An analog signal fixed in amplitude and frequency that can be combined in a modulation process with a second information-bearing signal to produce a signal for transmission.

CCITT (Comité Consultatif International de Télégraphie et Téléphonie): An international committee established by the United Notions to recommend international telecommunications standards of transmission within the International Telecommunications Union (ITU).

Channel : A communications path providing signal transfer in o single direction at a time.

Circuit Grade : The grades of circuits are broadband, voice, sub-voice and telegraph. Circuits are graded on the basic line speed expressed in characters per second, bits per second, or words per second.

Coherent Detection : A method of phase-shift detection, used in the TSG 7515 PSK modem, in which the received modulated signal is compared with a purified and locally-generated reference frequency, instead of using the instantaneous value of the received carrier frequency (which is often distorted).

Common Carrier : A company which dedicates its facilities to a public offering universal communications services and which is subject to public utility regulations.

D A A (Data Access Arrangement) : Originally this term was used to define a device, provided by the telephone company, which was used to connect privately owned or customer provided equipment (data sets) to the switched telephone network.
$d B$ (Decibel) : The decibel is defined by the ratio of output signal power to input signal power as $\mathrm{dB}=10$ * Log 10 (Output Power).
Note that if the output power is less than the input power, the logarithmic result is negative. In this case the line is said to have a loss of that many dB .
dBm : Input and output signal powers may be related to a specific level called a dBm for reference purposes. Zero dBm ( $\log 1=0$ ) equals 1 mW dissipated in $600 \Omega$ impedance. The reference frequency used in most circuits is 1000 Hz . Measurements relative to reference frequency are expressed in decibels relative to 1 mW as follows :
$d B m=10 * \log 10($ Signal Power in $\mathrm{mW} / 1 \mathrm{~mW})$
Thus, zero dBm means 1 mW and absolute power levels may be expressed as so many dBm.
dBSPL : In acoustics, the unit commonly utilized to measure sound pressure level or dBSPL. The zero reference for this measurement is 0.0002 dynes per square centimeter.

## GLOSSARY OF TERMS (continued)

dBv: Microphone sensitivities are commonly related to a specific level called a dBv for reference purposes. Zero dBv ( $\log 1=0$ ) represents one mW dissipated in $1000 \Omega$ impedance. The unit dBv is expressed in terms of the peak voltage of o signal referenced to one volt.

$$
d B v=20 * \log 10(\text { Peak Voltage of Signal / } 1 \text { volt })
$$

DCE (Data Communications Equipment) : Consists of the modem and any other equipment reloted to the transmission or reception of analog signals over the telephone lines, such as the FCC-approved Registered Protective Circuit.

Data Set : - A modem,

- A collection of similar and related data records.

DTE (Data Terminal Equipment) : The digital equipment to which o data communications path begins or ends.

Demodulator : A component of a modem which recovers dato from received analog signals and converts them to a form suitable for the DTE.

Descrambler : A device or circuit that transposes or decodes a demodulated signal to restore the original dato prior to transmission by the remote transmitter and scrambler.

Digital Loopback : A means of routing dato from the transmit path back to the received data path by switches, as a means of testing a modem.

Equalization : Compensation for the increases of attenuation with frequency. Its purpose is to produce a flat frequency response.

FSK (Frequency Shift Keying) : A method of frequency modulation which varies the corrier frequency at significant instants by smooth as well as abrupt transitions.

Full Duplex : Simultaneous two-way independent transmission in both directions on a communications channel. Also called Duplex.

Cross Distortion : Distortion is an undisred change in o signal or dato transmission. The primary sources of distortion in modem communication are in speed differences between the Data Terminal Equipment (DTE) and the modem, ana circuit variations and noise. The maximum gross (total) distortion in modem communication is $45 \%$, as defined by EIA standard RS-404.

Holf Duplex : A circuit designed for transmission in either direction, but not in both directions simultoneously. A modem in half-duplex mode will be either transmitting or receiving, but not both at the same time.

Handshaking : An exchange of predetermined signals when a connection is established between two modems.

Host Computer : A computer attached to o network providing primary services such as computation, dato base access, special programs, or programming languages.

Informotion Bit : A bit generated by the data source which is not used for error control.
Impulse Noise or Surge : A type of high-amplitude short-duration interference on communications lines caused by events such as lightning, electrical sparking action, make/break action of switching devices, or electrostotic discharge. A registered protective network is required to protect the modem from such voltages which occur on communications lines.

## GLOSSARY OF TERMS (continued)

Mark : A logic one, or the presence of current or carrier on a digital communications channel in the idle condition. Compare with space.

Parity Check : Addition of non-information bits to dota, making the number of ones in each group either always even (for even parity) or odd (for odd parity). This permits single error detection in each group.

Phase Locked Loop : An electronic servo system controlling an oscillator so that is maintains a constant phase angle relative to a reference signal source.

PSK (Phase-Shift Keying) : A type of phase modulation in which the modulation function shifts the instantoneous phase of the moduloted wave between predetermined discrete values.

Protocol : A procedure used to control the orderly communications between stotions on a data link. Examples of protocols are HDLC, SDLC, and Synchronous Bit-Oriented protocols.

Q A M (Quadrature Amplitude Modulation) : One form of 4-level differential Phase-Shift Keying.

Reference Clock : A clock of high stability and accuracy used to govern the frequency of a network of mutually synchronized clocks of lesser stability.

RDL (Remote Digital Loopback) : A type of test in which a signal is transmitted from a local modem to a remote modem, or other device or switch, to loop the remote received data back to the sending modem to measure or test the modem, communications line, remote modem or device, or the entire circuit.

Scrambler : A device or circuit that encodes a data signal at the transmitting modem. to make it unitelligible for dota security purposes (at a receiver not equipped with an appropriate descrambler), and to maintain carrier detect lock during idle or slow data rate input.

Serial Transmission : A method of transmission in which each bit of information is sent sequentially on o single channel, rather than simultaneously on several channels, as in parallel transmission.

SNR (Signal-to-Noise Ratio) : The ratio of the signal power to the noise power on a communicotions line, expressed in dB.

Space : A logic zero, or the absence of current or carrier on a digital communications channel. Compare with Mark.

Start Element : In character synchronous (start-stop) transmission, the first element in each chorocter, which serves to prepare the receiving equipment for the reception and registrotion of the character.

Start-Stop Transmission : Asynchronous transmission in which a group of code elements are preceded by a start element (or bit) and ended with a stop element (or bit).

Statistical Equalizer : A modem compensation circuit which provides equalization of 0 communications line bosed on the average switched telephone line circuit distortion.

## GLOSSARY OF TERMS (continued)

Stop Element : In character asynchronous (start-stop) transmission, the last element in each character, to which is assigned a minimum duration, during which the receiving equipment is returned to its rest (idle) condition in preporation for receiving the next character.

Switched Line : A communications link for which the physical path may vary each time it is used, as in the dial-up (switched) public telephone network.

Synchronous Transmission : A data transmission scheme in which the data characters and bits are transmitted at a fixed rate with the transmitter and receiver synchronized. This eliminates the need for start-stop elements, thus providing greater efficiency.

## APPENDIX C - BIBLIOGRAPHY

- American Telephone and Telegraph Company

Bell System Reference Dato Set 212A Interfoce Specifications
PUB 41214 - January 1978

- Comité Consultatif International Télégraphique et Téléphonique Communications de Données sur le Réseau Téléphonique

Avis de lo série V - Genève Novembre 1980

- Thomson Semiconducteurs

EFG 7515 Advance Information Data Sheet

- Electronic Industries Association

EIA Standard : RS-232C Interface between Data Terminal Equipment and Data Communication Equipment Employing Serial Binary Dato Interchange

August 1969

Designed to interface an equipment with the telephone line, this 8 pins IC provides:

- Line adaptation.
- Ring detection.

It is particularly convenient for modem applications and fulfills a wide range of international specifications.
Line adaptation: (DC characteristic)

- Zener characteristic with adjustable slope.
- Adjustable dynamic impedance.
- Adjustable maximum amplitude of the signal.
- Use only a low cost dry transformer.
- Need no dialling relay.

Ring detection:

- Adjustable detection level.
- Adjustable AC impedance.
- Very low line distortion.
- Logic signal output.


## Other:

- Low working voltage.
- Wide operating current range.



## LINE INTERFACE

## CASE CB-98



PLASTIC PACKAGE

PIN ASSIGNMENT


## PIN DESCRIPTION

## VOLTAGE STABILIZER

| Name | No. | Description |
| :---: | :---: | :--- |
| $\mathrm{V}_{1}$ | 1 | Voltage over the IC |
| $\mathrm{V}_{\mathrm{C}}$ | 2 | $\mathrm{C}_{\text {VST }}$ decouples the voltage stabilizer and $\mathrm{R}_{\mathrm{VST}}$ fixes the impedance |
| $\mathrm{R}_{\mathrm{C}}$ | 3 | $\mathrm{R}_{\mathrm{C}}$ fixes the voltage through $\mathrm{R}_{\mathrm{VST}}$ |
| $\mathrm{R}_{\mathrm{M}}$ | 4 | $\mathrm{R}_{\mathrm{M}}$ fixes the slope of the DC characteristic |
| GND | 8 | Ground |

## RING DETECTOR

| Name | No. |  |
| :---: | :---: | :--- |
| $\mathrm{V}_{\mathrm{R}}$ | 5 | Ring detection output connected to an optocoupling device |
| $\mathrm{R}_{\mathrm{S}}$ | 6 | R $_{\mathrm{S}}$ fixes the ring detection level |
| $R_{D}$ | 7 | Ring detection input. $R_{D}$ fixes the impedance of the ring detector |

## Outlines

Specially designed for the modem applications, this 8 pins IC provides line adaptation, ring detection and easy pulse dialling. It is a Direct Connect Circuit (DCC) which has been designed to fulfill a wide range of $A C$ and DC specifications for various countries.

## Ring dectection

This circuit detects the incoming ringing signal and generates a logic signal to the microcomputer via an optocoupling device. The detection level can be fixed by an external resistor. The dynamic impedance of the ring detector is also fixed by an external resistor. The line distortion of the ringing signal is very low compared to the distortion introduced by a zener detector.

## Line adaptation

The DC characteristic can fulfill a wide range of DC specifications:

- zener characteristic with adjustable slope fixed by an external resistor,
- line current limitation using an external CTP.

The dynamic impedance is fixed by an external resistor RVST so as to match with different line impedances.
The maximum amplitude of the signal is fixed by two external resistors R VST and $\mathrm{R}_{\mathrm{C}}$.
This circuit has been designed to be connected to a low cost dry transformer.
The application has been studied to avoid the use of dialling relay.
With its possibility of ring detection, off-hook and dialling this circuit is adapted to the application in smart modems. Is also satisfies the FCC Rules Part 68.

## MAXIMUM RATINGS

| Rating | Symbol | Value | Unit |
| :--- | :---: | :---: | :---: |
| Supply voltage | $\mathrm{V}_{1}$ | 16 | $\mathrm{~V}^{\prime}$ |
|  | $\mathrm{V}_{7}$ | 16 | V |
| Power dissipation | $\mathrm{P}_{\text {tot }}$ | 600 | mW |
| Operating temperature | $\mathrm{T}_{\text {oper }}$ | $-\mathbf{2 5}$ to +65 | ${ }^{\circ} \mathrm{C}$ |
| Storage temperature | $\mathrm{T}_{\text {stg }}$ | -55 to +150 | ${ }^{\circ} \mathrm{C}$ |

## STATIC ELECTRICAL CHARACTERISTICS:

$\mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}$

| Characteristic | Symbol | Min. | Typ. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Line current (Pin 1) | IL | 10 | - | 120 | mA |
| Voltage over the IC (Pin 1) <br> See note 1 $\begin{aligned} I_{L} & =10 \mathrm{~mA} \\ \mathrm{I}_{\mathrm{L}} & =100 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & v_{1} \\ & v_{1} \end{aligned}$ | - | $\begin{gathered} 3 \\ 4.5 \\ \hline \end{gathered}$ | - |  |
| Voltage stabilizer (Pin 2) See note 1 $\begin{aligned} & \mathrm{I}_{\mathrm{L}}=10 \mathrm{~mA} \\ & \mathrm{I}_{\mathrm{L}}=10 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & \mathrm{v}_{\mathrm{C}} \\ & \mathrm{v}_{\mathrm{C}} \end{aligned}$ | - |  | - | v |

## DYNAMIC ELECTRICAL CHARACTERISTICS:

$T_{a m b}=25^{\circ} \mathrm{C}$

| Characteristic | Symbol | Min. | Typ. | Max. | Unit |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Impedance of the transmission part. <br> See note 2 <br> Return loss compared to $600 \Omega$ : <br> $300 \mathrm{~Hz}<\mathrm{f}<5 \mathrm{kHz}$ |  |  |  |  |  |
| Ring detection level (See note 3) <br> For a low level on pin $5(<0.3 \mathrm{~V}$ ) : no detection <br> For a high level on pin $5(>0.8 \mathrm{~V}):$ ring detection | $\mathrm{R} . \mathrm{L}$. | 15 | - | - | dB |
| Impedance of the ring detection part: <br> Typically $\mathrm{R}_{\mathrm{S}}+\mathrm{R}_{\mathrm{D}} / 13$ (See note 3) | $\mathrm{V}_{\mathrm{R}}$ |  | 18 | 20 | - |
| Distortion in ring mode: $f_{\text {Ring }}=50 \mathrm{~Hz}$ <br> (See note 4) |  | - | 20 | 22 | Vpp |

## Note 1: Static electrical characteristic test diagram:



External components:
CVST $=100 \mu \mathrm{~F}$
$R_{C}=2.7 \mathrm{k} \Omega$
$\mathrm{R}_{\mathrm{VST}}=1.2 \mathrm{k} \Omega$
$R_{M}=12 \Omega$

$$
\begin{aligned}
& \text { for: } I_{L}=10 \mathrm{~mA} \quad V_{1}=3.2 \mathrm{~V} \\
& \quad \text { and } V_{C}=2.1 \mathrm{~V} \\
& \text { for: } I_{L}=100 \mathrm{~mA} \quad V_{1}=4.5 \mathrm{~V} \\
& \quad \text { and } V_{C}=3.4 \mathrm{~V}
\end{aligned}
$$

Test conditions:

Note 2: Impedance measurement:


External components:
CVST $=100 \mu \mathrm{~F} \quad \mathrm{R}_{\text {VST }}=1200 \Omega$
$R_{C}=2.7 \mathrm{k} \Omega \quad R_{M}=12 \Omega$
RPL $=1200 \Omega$
Test conditions:
$L_{L}=20 \mathrm{~mA}$
$z_{\text {out }}=\frac{V_{1}}{i L}$

Return loss is defined by:
R.L. $=20 \log \left(\frac{\left|Z_{\text {out }}+600\right|}{\left|Z_{\text {out }}-600\right|}\right)$

## Note 3: Ring detection part:



Test conditions:

- Ring detection level
$\begin{array}{ll}\text { for: } V_{R}=18 \mathrm{Vpp} & \mathrm{V}(5)<0.3 \mathrm{~V} \\ \text { for: } \mathrm{V}_{\mathrm{R}}=22 \mathrm{Vpp} & \mathrm{V}(5)>0.8 \mathrm{~V}\end{array}$
- Impedance of the ring detection part:

$$
Z_{R}=\frac{V_{R}}{I_{R}}
$$

Note 4: Ring detection distortion:


Test conditions:
$\mathrm{V}_{\mathrm{R}}=90 \mathrm{~V} \mathbf{R M S}$
$300 \Omega<R_{L}<1400 \Omega$

No distortion peaks appear in the forbidden area of the following shape:


## APPLICATIONS INFORMATION

## RING DETECTION:



FIGURE 1

The ringing signal coming from the line is rectified by the diode bridge; the circuit compares the peak amplitude of the signal to a predeterminated detection level fixed by R.S. On the output transistor of the optocoupling device a logic signal is generated which frequency is twice the frequency of the ringing signal.
" 0 " = the amplitude of the ringing signal is greater than the detection level.
$" 1 "=$ the amplitude of the ringing signal is lower than the detection level.

The ring detection circuit is fully linear; so the distortion on the line is very low compared to the distorsion introduced by a zener detector as usually used.

Three external components affect the characteristic
of the ring detection circuit. The capacitor $C_{R}$ provides the DC solation from the line.
The AC impedance of the circuit at the ringing frequency is given by the formula:

$$
Z_{A C}=Z_{C R}(f)+R_{D}+R_{S} / 13
$$

$Z_{C R}$ is the impedance of the capacitor $C_{R}$ at the ringing frequency.

The ring detection level is fixed by the external resistor $\mathrm{R}_{\mathrm{S}}$ with the following formula:

$$
R_{S}=\frac{11 \text { volts }}{V_{R}-V_{D}-3 \text { volts }} R_{D}
$$

$V_{R}$ is the peak amplitude of the ringing signal at the detection level.
$V_{D}$ is the voltage over the diode bridge and the capacitor $C_{R}$ at the ringing frequency.

## AC/DC LINE ADAPTATION:



FIGURE 2

This part of the TEA7868 is used for line adaptation.
An equivalent diagram of the circuit is given at fig. 3.


FIGURE 3

$v$

The DC characteristic is a zener characteristic which slope is fixed by $R_{M}$ (see fig. 4). The voltage over the circuit (pin 1) is fixed via a current source driven through RVST. The value of this current source is fixed by the external resistor $\mathrm{R}_{\mathrm{C}}$ with the formula:
$\mathrm{V}\left(\mathrm{R}_{\mathrm{VST}}\right)=\mathrm{V}($ pin 1$)-\mathrm{V}($ pin 2$)=\frac{\mathrm{R}_{\mathrm{VST}}}{\mathrm{R}_{\mathrm{C}}} \times 2.45$ volts

Note that the voltage through RVST also limits the amplitude of the emitted signal.

The external resistor RVST also defines the AC impedance of the circuit:
$\mathbf{Z}_{\mathrm{AC}}=\mathrm{R}_{\mathrm{VST}} / /$ impedance seen from the transformer (see hybrid system)

* When a current limitation is required for the DC characteristic (as for the French specification), an external TPE is connected between the telephone line and the circuit (see application diagram).


## PULSE DIALLING:

Pulse dialling is easily done using a high voltage optocoupling device and a high voltage PNP transistor as shown on the typical application diagram.

## HYBRID SYSTEM:

This system uses an operational amplifier to prevent from injecting the emitted signal in the receiving path of the modem IC. A typical diagram is given at fig. 5 .


FIGURE 5
$R_{L}$ represents the impedance of the telephone line $Z_{L}$ in parallel with $R_{\text {VST }}$. Typically we take $Z_{L}=600$ ohms.
The hybrid gain of the system is given by:

$$
G_{D}=\frac{V_{S}}{V_{E}}=1-\frac{R_{2}+R_{3}}{R_{2}} \frac{R_{1}}{R_{1}+R_{L}}
$$

For a maximum efficiency you must have $G_{D}=0$ and this gives:

$$
\frac{R_{3}}{R_{2}}=\frac{R_{L}}{R_{1}}
$$

The impedance seen from the line must be 600 ohms, this impedance is given by:
$Z_{\text {out }}=R_{1} / / R_{V S T}$

So, if $R_{\text {VST }}$ is fixed, $R_{1}$ is also fixed by $Z_{\text {out }}=$ 600 ohms.
The gain between the online signal and the modem input is:

$$
G_{E}=\frac{R_{L}}{R_{1}+R_{L}}
$$

The gain between the line and the modem input is:

$$
G_{R}=1+\frac{R_{3}}{R_{2}}
$$

Those calculations are purely theoretical; really the line impedance has a complex component, so there will be little changes in the value of $R_{1}, R_{2}, R_{3}$ to adapt the hybrid system.



COMPLETE DAA INTERFACE CIRCUIT WITH TEA7868

## PHYSICAL DIMENSIONS

## CB-98



PLASTIC PACKAGE


MODEM APPLICATION COVERAGE

| Standard | Digital signal Processor DSP | Analog front end AFE | Additional circuits |
| :---: | :---: | :---: | :---: |
| V22 bis | $1 \times$ TS 75240 | $1 \times$ TS 7542 | - |
| BELL 201 (V26) HD 2400 bps | $1 \times$ TS 68930 | $\begin{aligned} & 1 \times \text { TS } 68950 \text { Transmit } \\ & 1 \times \text { TS } 68951 \text { Receive } \\ & 1 \times \text { TS } 68952 \text { Logic } \\ & \hline \end{aligned}$ | - |
| $\begin{gathered} \text { BELL } 208 \text { (V27) HD } \\ 4800 \mathrm{bps} \end{gathered}$ | $1 \times$ TS 68930 | $\begin{aligned} & 1 \times \text { TS } 68951 \text { Transmit } \\ & 1 \times \text { TS } 68951 \text { Receive } \\ & 1 \times \text { TS } 68952 \text { Logic } \\ & \hline \end{aligned}$ | - |
| BELL 209 (V29) HD 9600 bps | $1 \times$ TS 68930 | $\begin{aligned} & 1 \times \text { TS } 68950 \text { Transmit } \\ & 1 \times \text { TS } 68951 \text { Receive } \\ & 1 \times \text { TS } 68952 \text { Logic } \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { Fast RAM } \\ & 256 \times 16 \end{aligned}$ |
| $\begin{aligned} & \text { V33 HD } \\ & \text { (14.4 bps) } \end{aligned}$ | $1 \times$ TS 68930 | $\begin{aligned} & 1 \times \text { TS } 68950 \text { Transmit } \\ & 1 \times \text { TS } 68951 \text { Receive } \\ & 1 \times \text { TS } 68952 \text { Logic } \\ & \hline \end{aligned}$ | Fast RAM $2 k \times 16$ |
| V26 ter FD/EC 2400 bps | $1 \times$ TS 68930 | $\begin{aligned} & 1 \times \text { TS } 68950 \text { Transmit } \\ & 1 \times \text { TS } 68951 \text { Receive } \\ & 1 \times \text { TS } 68952 \text { Logic } \\ & \hline \end{aligned}$ | $\begin{gathered} \text { Fast RAM } \\ 1 \mathrm{k} \times 16 \end{gathered}$ |
| V32 FD/EC 4800 bps | $1 \times$ TS 68930 | $\begin{aligned} & 1 \times \text { TS } 68950 \text { Transmit } \\ & 1 \times \text { TS } 68951 \text { Receive } \\ & 1 \times \text { TS } 68952 \text { Logic } \\ & \hline \end{aligned}$ | $\begin{gathered} \text { Fast RAM } \\ 2 \mathrm{k} \times 16 \end{gathered}$ |
| V32 FD/EC 9600 bps | $3 \times$ TS 68930 | $\begin{aligned} & 1 \times \text { TS } 68950 \text { Transmit } \\ & 1 \times \text { TS } 68951 \text { Receive } \\ & 1 \times \text { TS } 68952 \text { Logic } \\ & \hline \end{aligned}$ | Fast RAM $2 k \times 16$ |

- DSP (TS75240) and Modem Analog Front-End (MAFE*) implementation.
- QAM, DPSK and FSK Modulation and Demodulation.
- Auto-adaptative Equalization.
- Transmit and Receive Filtering.
- Sharp adjacent channel rejection.
- Versatile high performance Analog Front-end (MAFE*).
- Data transmission speed:
- 2400 bps in QAM
- 1200,600 bps in DPSK
- 1200,300,75 bps in FSK
- Programmable transmit level.
- On-chip 4/2-wire hybrid function.
- Answer tone detection and generation for CCITT ( 2100 Hz ) and Bell ( 2225 HZ ) Standards.
- 550 Hz and 1800 Hz guard tone generation.
- DTMF Tone Generation.
- Call progress tone detection.
- Scrambler and Descrambler selection.
- 64-space detection feature.
- Supply voltages : $\pm 5 \mathrm{~V}$.


TS 7524 BLOCK DIAGRAM

[^6]
# CHAPTER 3 - DIGITAL SIGNAL PROCESSORS \& PERIPHERALS 



- Adaptive processing
- Complex numbers
- Digital filtering
- Fast Fourier transform
- Voice grade communication systems
- High-speed modems
- Speech processing
- Audio Frequencies
- Sonar/radar
- Image processing
- Robotics
- Graphics processing


## ADVANCE INFORMATION

The TS68930/1 (Programmable Signal Processor) is a high-speed general purpose signal and arithmetic processor with on-chip memory, multiplier, ALU, accumulators and I/Os. It is organized in a parallel/pipeline structure to execute simultaneously one ALU, function, multiplication, two reads and one write operation and associated address calculation every 160 ns .

- Parallel/pipeline Harvard architecture
- 3 data-bus structure
- 3 data types : 16 -bit real, 32-bit real
: $16+16$-bit complex number
- 2 versions : TS68930 (internal ROMs) 48-pin
: TS68931 (external ROMs) 84-pin
- Pipeline complex multiplier
- $2 \times 128 \times 16$-bit RAM
- $512 \times 16$-bit coefficient ROM
- 32-bit instruction bus
- $64 \mathrm{k} \times 32$-bit external program space
- 68000 family compatibility
- Dual external buses : local/system



## TYPICAL APPLICATIONS



## TABLE OF COATENTS

Paragrapis Title Page
Number
Section 1
Block diegram ..... 5
Section 22.1Pin dascription7
Section 3Summary of baskic hardware8
Section 4
Architecture ..... 10
4.1 Internal architecture ..... 10
Parallei processing ..... 10
Three-bus structure ..... 10
Wide instruction word ..... 10
Pipeline ..... 10
4.2.1 System bus ..... 13
4.2 .2 Local bus ..... 13
Section 5
Functional deecription ..... 14
5.1 Operating modes ..... 14
5.2 ..... 5.2.1
5.2.2 ..... 5.2.3
5.2 .4 ..... 5.2.5 ..... 5.3 ..... 5.3.1 ..... 5.3.2
5.3.3
5.3.4 ..... 5.3.5 ..... 5.3.6
Reset ..... 14
Instruction ROM ..... 14
Sequencer ..... 14
Return Address Register ..... 15
Loop Counter ..... 15
Processing block ..... 16
Multiplier ..... 16
Barrel shifter ..... 17
Alu ..... 17
Saturation mode ..... 17
Status register ..... 18
Accumulators ..... 19
Fifo ..... 19
Replace Code register ..... 20
Transfer register ..... 20
Merrory block ..... 21
Data memories ..... 21
Addressing modes ..... 21
Address calculation units ..... 21
Pointers ..... 22
Circular addressing mode ..... 22
Odd/even address ..... 23 ..... 23
Hait ..... 25

TABLE OF CONTENTS
(continued)

| Paragraph <br> Number | Title | Page <br> Number |
| :---: | :---: | :---: |

Section 6
Input-Output 26
6.1 Dual-bus interface . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 26
6.2
6.3
6.4
6.5
6.6
6.7
Master/slave . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 28
Local bus

System bus and mailbox . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 29
Mailbox protocol . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 30
Instruction bus ................................................................................ 31
Application examples ........................................................................ 32
Section 7
Instruction set 36
Operating code formats . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 37 . 37
Alu codes . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 41
Test conditions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 42

Section 8
Performance evaluation

Section 9
Electrical specifications 44

9.2
9.3
9.4
9.5

DC electrical characteristics ............................................................. 44
AC electrical specifications - clock and control pins timing ......................... 44
AC electrical specifications - Local bus timing ........................................ 46
AC electrical specifications - System bus timing .................................... 47
AC electrical specifications - Instruction bus timing ................................ 48

## Section 10 <br> Pin assignments and <br> mechanical data

Pin assignment . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 50


Section 11
Ordering information


## SECTION 2 <br> PIN DESCRIPTION

## LOCAL INTERFACE

| Name | Pin <br> Type | Pin nb. <br> TS68930 | Pin nb. <br> TS68931 | Function | Description |
| :--- | :---: | :---: | :---: | :--- | :--- |
| D (0:15) | $1 / \mathrm{O}$ | $45-48$ <br> $1-11$ | $6-21$ | Data bus | Can be concatenated or separate D (0:7), D (8:15) |
| A (8:11) | 0 | $35.37 ; 39$ | $45-48$ | Address bus | High order addresses for local interface |
| $\overline{\text { DS }}$ | 0 | 17 | 27 | Data Strobe | Synchronizes the transfer |
| R/ $\bar{W}$ | 0 | 18 | 28 | Read/write | Indicates the current bus cycle state |
| CLKOUT | 0 | 16 | 26 | Clock output | The frequency of CLKOUT is one half the frequency of the input clock or <br> crystal |

## SYSTEM INTERFACE

| Name | Pin <br> Type | Pin nb. <br> TS6830 | Pin nb. <br> TS68931 | Function | Description |
| :--- | :---: | :---: | :---: | :--- | :--- |
| AD $(0: 7)$ | $1 / 0$ | $27-34$ | $35-42$ | System data bus <br> or <br> local address bus | The data exchanges between the processor and a master via a mailbox <br> is the function of this bus. It is also used to generate the addresses of an <br> external RAM. |
| $\overline{\mathrm{CS}}$ | 1 | 21 | 31 | Chip Select | Used by a master to gain access to the mailbox and system bus |
| $\overline{\mathrm{RS}}$ | 1 | 22 | 32 | Register Select | Used by a master to gain access to the mailbox and system bus |
| $\overline{\text { SDS }}$ | 1 | 20 | 30 | System Data Strobe | Synchronizes the transfer on the system bus |
| SR/ $\bar{W}$ | 1 | 19 | 29 | System Read/Write | Indicates the current system bus cycle state |
| $\overline{\text { DTACK }}$ | 0 | 25 | 43 | Data Transfer <br> Acknowledge | Indicates that the processor has recognized it is being accessed |
| BA | 0 | 26 | 44 | Bus Available | Indicates availability of system bus to master |
| $\overline{\text { IRO }}$ | 0 | 24 | 34 | Interrupt Request | Handshake signal sent to the master to gain access to the mailbox |

## EXTERNAL BRANCH CONDITIONS

| Name | $\begin{gathered} \text { Pin } \\ \text { Type } \end{gathered}$ | Pin nb. TS68930 | Pin nb. TS68931 | Function | Description |
| :---: | :---: | :---: | :---: | :---: | :---: |
| BS 10:21 | 1 | 42-40 | 49-51 | Branch on State | External conditions. Can be programmed on a high or low state |
| BE (3:6) | 1 | $\begin{aligned} & 44 \\ & 43 \\ & 26 \\ & ? 5 \\ & \hline \end{aligned}$ | $\begin{aligned} & 53 \\ & 52 \\ & 44 \\ & 43 \\ & \hline \end{aligned}$ | Branch on Edge | External conditions. Falling edge is memorised and reset when tested. BE5 shares pin with $\overline{B A}$ <br> BE6 shares pin with DTACK |

## OTHER PINS

| Name | Pin <br> Type | Pin nb. <br> TS68930 | Pin nb. <br> TS68931 | Function | Description |
| :--- | :---: | :---: | :---: | :--- | :--- |
| EXTAL | 1 | 15 | 25 | Clock | Crystal input pin for internal oscillator or input pin for external oscillator |
| XTAL | 1 | 14 | 24 | Clock | Together with EXTAL it is used for the external 25 MHz crystal |
| VDD | 1 | 38 | $23-65$ | Power supply |  |
| VSS | 1 | 13 | $22-64$ | Ground |  |
| $\overline{\text { RESET }}$ | 1 | 23 | 33 | Reset |  |

INSTRUCTION INTERFACE (TS58931 only)

| Name | Pin <br> Type | Pin <br> nb. | Function | Description |
| :--- | :---: | :---: | :--- | :--- |
| $1(0: 311$ | $1 / 0$ | $1-5$ <br> $56-63$ <br> $56-84$ | Instruction <br> Address/data bus <br> Coefficient ROM <br> address bus | Instruction bus - 32-bit data <br> Instruction address - 116 - 131$)$ <br> External coefficient ROM address - (16-115) 10-bit <br> (9-bit address + output enable signal) |
| $\overline{\text { HALT }}$ | 1 | 54 | Halt Signal | Halts the processor. This signal freezes the program counter and loop counter |
| INCYCLE | 0 | 55 | Instruction <br> cycle clock | 160 ns in REAL mode <br> 320 ns in CPLX/DBPR Mode |

## SECTION 3

SUMMARY OF BASIC HARDWARE

OPERATING MODES

| Resource | Paragraph <br> $\mathbf{N}^{\circ}$ | Symbol | Function |
| :--- | :---: | :---: | :---: |
| Mode register | 5.1 | MODE | 2-bit register defining the operating mode (real/complex/double precision). |

CONTROL BLOCK

| Resource | $\left\lvert\, \begin{gathered} \text { Paragraph } \\ \mathbf{N}^{\circ} \end{gathered}\right.$ | Symbol | Function |
| :---: | :---: | :---: | :---: |
| Instruction ROM Instruction register | 5-2-1 | IROM IR | $1280 \times 32$-bit word read-only-memory containing program code and immediate data. <br> 32 -bit register containing instruction. |
| Program Counter | 5-2.2 | PC | 16 -bit register containing address of program memory. |
| Sequencer | 5-2-3 | SEO | The sequencer can test directly 16 conditions programmed on a high or low state. |
| Return Address Register | 5-2-4 | RAR | 16-bit register for saving program counter in case of subroutine call. |
| Loop Counter | 5-2-5 | LC | 15 -bit register containing a control word for automatic loop. It is divided as follows |
|  |  | $\begin{aligned} & \mathrm{LCI} \\ & \mathrm{LCR} \\ & \mathrm{LCD} \end{aligned}$ | 4-bit register containing the number of instructions to be executed in the loop. <br> 8 -bit register containing the number of loops. <br> 3-bit register containing the number of instructions between declaration and start of the loop. |

PROCESSING BLOCK

| Resource | $\underset{\mathrm{N}^{\circ}}{ }$ | Symbol | Function |
| :---: | :---: | :---: | :---: |
| Pipeline Multiplier | 5-3-1 | MULT | $16 \times 16 \rightarrow 32$ parallel pipeline multiplier +16 -bit adder/substractor to execute complex multiplications. |
|  |  | M, N | $2 \times 16$-bit registers containing multiplier operands. |
|  |  | P | $2 \times 16$-bit register containing multiplier result. |
| Barrel Shifter | 5-3-2 | BS | Variable 0-15-bit right shift, left shift, right rotation barrel shifter. |
| Arithmetic Logic Unit | 5-3-3 | ALU | 2 port 16 -bit arithmetic logic unit. <br> 5 possible sources, 4 possible destinations, 27 -functions <br> Works on 32 -bit in 2 cycles. |
|  |  | D | ALU output register. |
| Saturation | 5-3-4 | SAT | Flag. Indicates saturation mode |
| Status | 5-3-5 | STA | 15-bit register containing status of ALU, mode, status of address calculation units. |
| Accumulators | 5-3-6 | A | $2 \times 16$-bit accumulator. |
|  |  | B | $2 \times 16$-bit accumulator. |
| Fifo Empty Fifo | 5-3-7 | $\begin{aligned} & \hline F \\ & E F \end{aligned}$ | $4 \times 16$-bit first in first out register. <br> Flag. Indicates that the fifo is empty; can be set by software. |
| Replace Code register | 5-3-8 | RC | 6 -bit register allowing replacement of ALU operation code by a data coming from L-BUS. |
| Transfer register | 5-3-9 | T | $2 \times 16$-bit register providing direct transter between L-BUS and Z-BUS. |

MEMORY BLOCK

| Resource | Paragraph <br> $N_{0}$ | Symbol |  |
| :--- | :--- | :--- | :--- |
| Data | Function |  |  |

## INPUT/OUTPUT BLOCK

| Resource | Paragraph <br> $\mathbf{N}^{\circ}$ | Symbol | Function |
| :--- | :---: | :--- | :--- |
| Access Mode Register | $5-5$ | AMR | 7 -bit register defining the access mode on the 2 external buses (local and <br> system). |
| Input Register | $6-4$ | RIN | $3 \times 8$-bit shift register. <br> Mailbox input. <br> $3 \times 8$-bit shift register. <br> Mailbox output. |
| Output Register | ROUT | $6-5$ | RDYOIN |
| Ready Out Internal | Flag used in the protocol to indicate which processor has access to the mailbox. |  |  |

## SECTION 4 ARCHITECTURE

### 4.1. INTERNAL ARCHITECTURE

### 4.1.1. Parallel processing

The processor internal architecture is organized around the following blocks :

- the arithmetic logic unit and its associated working registers
- the multiplier
- the 3 memories and their associated address calculation units
- the transfer register
- the I/O unit.

All these blocks can work simultaneously and independently.

### 4.1.2. Three-bus structure

To avoid memory access bottlenecks the processor architecture includes 3 data buses. Two read buses (L-BUS and R-BUS) continuously feed the operating units. Thus making it possible to load the ALU and the multiplier with the two operands simultaneously. The write bus (Z-BUS) is used to transfer the results back into the RAMs (internal or external).

### 4.1.3. Wide instruction word

The 32 -bit wide instruction format allows the processor to execute the following operations in 1 instruction cycle: - Read two operands- (from internal or external memories)

- Execute an ALU operation
- Start a multiplication
- Use the result of the multiplication started 2 cycles before
- Write a result in internal/external memory
- Post-modify 3 pointers independently
- Store data into the transfer register.


### 4.1.4. Pipeline (cf. fig. 4.1.)

The figure 4.1. outlines the overlap of the instruction prefetch and execution as well as the pipelined data operation.
By using a pipeline structure, the processor performs efficiently on all digital signal processing algorithms. For example the result of a multiplication started at instruction $\mathbb{N}$ will be available at $\mathbb{N}+2$. That will not prevent from starting a new multiplication at $\operatorname{IN}+1$ which in turn will be available at $I N+3$, etc... in effect, giving amultiplier throughput of 1 multiplication every cycle.

INSTRUCTION CYCLE

PROGRAM COUNTER

INSTRUCTION

XRAM ADDRESS

CROM ADDRESS

R-BUS DATA

L-BUS DATA

MULTIPLIER INPUT M

MULTIPLIER INPUT N

MULTIPLIER OUTPUT P

ALU OUTPUT

YRAM ADDRESS

Z-BUS DATA

figure 4.1.A. - PIPELINE DELAY

Example: READ A(XRAM), READ KICROM), MULTIPLY A and K, ADD B(ACCUMULATOR), WRITE RESULT A.K + B INTO YRAM.


FIGURE 4.1.8. - PIPELINE THROUGHPUT

Example: The operation $A . K+B$ Idescribed in fig. 4.1.A.I is executed every cycle

### 4.2. EXTERNAL ARCHITECTURE

The TS68930 is provided with two external buses:

- the system bus: AD0-AD7
- the local bus: D0-D15.

The processor is a slave on the system bus.
The processor is a master on the local bus.


## SYSTEM BUS

The main use of the system bus is for the processor to exchange information with a general purpose microprocessor or another TS68930 in a multiprocessor environment
The informations are exchanged through a mailbox with a flag (IRO) indicating to the master (the other processor) that it can gain access to the mailbox.

## LOCAL BUS

The main use of the local bus is for the processor to exchange information with an external memory, a peripheral, a data converter or another TS68930 in a multiprocessor environment. All these external circuits are defined as slaves.
The processor is the master of its local bus, i.e it generates the address and control signals which direct the exchange on the local bus. This bus is a direct extension of the internal structure and all external circuits connected on it, work in exactly the same way as the internal operating units.

## SECTION 5 FUNCTIONAL DESCRIPTION

### 5.1. OPERATING MODES

The processor provides three operating modes set by programming, each mode representing a different data type:

- REAL $=16$-bit data
- COMPLEX $(C P L X)=2 \times 16$-bit data
- DOUBLE PRECISION (DBPR) $=32$-bit data.

The modes are made transparent to the programmer as all operating units and all working registers are provided with the right length.
Main differences between real mode and complex or double precision mode:
a) In complex and double precision mode the memory space is reduced by half as all operands are 32-bit long (cf. format below).
b) The instruction cycle time is doubled ( 320 ns instead of 160 ns ) as all operations are made sequentially.


### 5.2. CONTROL BLOCK

### 5.2.1. Instruction ROM: IROM

The instruction ROM has a capacity of $1280 \times 32$-bit in the MCU version. It can be extended to $64 \mathrm{~K} \times 32$-bit in the MPU version.

### 5.2.2. Program counter: PC

The program counter is 16 -bit wide, 11 bits are used in the MCU version.

### 5.2.3. Sequencer: SEQ

The sequencer increments the program counter except in case of sequence jump which are listed below:
a) immediate branch
b) computed branch
c) jump to subroutine
d) return from subroutine
e) automatic loop (cf 5.2.5.)

In case of immediate branch the PC is loaded with an immediate value whereas in case of computed branch the PC is loaded with a value coming from the accumulators (A, B), the FIFO (F) or the transfer register (T).

The sequencer can test directly 16 conditions programmed on a high or low state

## BRANCH NEVER/ALWAYS

STATUS CONDITIONS

- SR Sign (Real)
- SI Sign (Imaginary)
- CR Carry (Real)
$-\mathrm{Cl} \quad$ Carry (Imaginary)
- Z Zero
- OVF Overflow
- MOVF Memorized overflow

The memorized overflow (MOVF) is reset when tested by the branch instruction

## EXTERNAL CONDITIONS

- BSO-BS2
- BE3-BE6 External pins

The falling edges of BE3-BE6 are memorized internally and reset when tested by the branch instruction.
The external test conditions are used to synchronise different processes or as a ready input flag in multiprocessor system.

MAILBOX FLAG

- RDYOIN Internal mailbox flag


### 5.2.4. Return address register : RAR

The JSR instruction allows one level of subroutine nesting with automatic saving of the PC on to the return address register (RAR).
Multiple level of subroutine nesting can be implemented in RAM using either of the two pointers as stack pointer. In this case the RAR is used as the last level of nesting.

### 5.2.5. Loop counter: LC

a) The efficiency of executing repeated calculations often encountered in Digital Signal Processing is considerably improved by using the loop counter since the instructions for counter increment and range check are no longer needed.
This counter can implement a loop of up to 16 instructions repeated 256 times with a delay of up to 8 instructions.
b) DESCRIPTION:

LCI : Instruction Loop Counter: 4-bit
Counts the number of instructions to be executed in the loop
LCR : Repeat Loop Counter: 8 -bit.
Gives the number of times the loop will be repeated.
LCD : Delay Loop Counter: 3-bit.
Gives the delay between the declaration and the start of the loop.
c) USE:

A loop is declared by loading the instruction loop counter and the delay loop counter with a constant (INI Instruction) and LCR with a constant or a variable (INI or OPDI instruction).
The loop counter contents can be saved (SVR instruction) with the following format:


Asserting HALT will freeze the state of the LC.
Asserting $\overline{\text { RESET }}$ will reset the LC.

### 5.3. PROCESSING BLOCK

### 5.3.1. Multiplier

a) The multiplier executes a $16 \times 16 \rightarrow 32$-bit signed multiplication every instruction cycle with a delay of $\mathbf{2}$ cycles independently of the operating mode.
The number representation is signed 2's complement and the result format for the 3 modes is shown in figure 5.3.1.

## b) USE:

The multiplier is always active. To start a multiplication the two operands are loaded into the two input registers(M, N).
The multiplication will be repeated every cycle until one or both operands are changed. The processor offers the possibility of loading the two input registers independently.
The result is available in the product register (P) two cycles later.

## c) COMPLEX MULTIPLICATION:

The processor executes a complex multiplication:
$(A+j B) \cdot(C+j D)=A C-B D+j(A D+B C)$
every 320 ns thanks to an internal 80 ns clock.
As it can be seen from the equation the complex multiplication can generate an overflow. In this case the multiplier overflow (OVFM) is memorised inside the status register.
d) NOTES:

No provision is made for the operation $8000 \times 8000$ (hexadecimal).
If this condition arises the product will be 8000 (hexadecimal).
After changing modes the product $P$ is calculated following the new mode.
The signal HALT (cf. Input/output) will inhibit the loading of the product register $P$.

DBPR MODE $\boldsymbol{\alpha} \mathbf{6 \times 1 6} \boldsymbol{\rightarrow} \mathbf{3 1}$


REAL MODE $\mathbf{1 6 \times 1 6 \rightarrow 1 6}$


ROUNDING ladding 1 TO BIT 14
 $16 \times 16 \rightarrow 16$ imaginary


REAL PART
after rounding


FIGURE 5.3.1. - MULTIPLICATION OUTPUT REGISTER (P) FORMATS

### 5.3.2. Barrel Shifter (BS)

All shift and rotation operations are performed at the L-side (left) ALU input. The operand can come from two sources:

- LBUS
- P (product register)

There are two types of shift and rotate operations:

1) The operations which are part of the ALU code:

- arithmetic shift right by 1 (ASR)
- logical shift right by 1 (LSR)
- arithmetic shift left by 1 (ASL)
- logical shift left by 1 (LSL)
- logical shift right by 8 (LSRB)
- logical shift left by 8 (LSLB)
- rotate right by 1 (ROR)

2) The operations which are implemented through dedicated instructions:

- ASR $(0 \rightarrow 15)$ arithmetic shift right by $N \quad 0 \leqslant N \leqslant 15$
- LSR $(0 \rightarrow 15)$ logical shift right by $N$
- LSL $10 \rightarrow 15$ ) logical shift left by $N$
- ROR $(0 \rightarrow 15)$ rotation right by $N$


## Note:

In double precision the shift operations are not executed on 32 bits, but on $2 \times 16$-bit as the barrel shifter is a 16 -bit unit. In complex mode the shift operations are executed on the real and imaginary parts.

### 5.3.3 ALU

The ALU inputs are called L-Side (Left) and R-Side (Right).
There are two possible sources on the L-Side:

- L BUS
- $P$ (multiplier output).

There are two possible sources on the R-Side:

- R BUS
- Accumulators A or B.

The selection between A or B is made by the field ALU destination (refer to operating codes). If the ALU destination field is B then the ALU source is B. In all other cases A will be used.
The ALU output is called D.
There are four possible destinations for $D$ :

- Accumulator A
- Accumulator B
- FIFO
- Z-BUS (no working registers are modified).

ALU CODES
There are 27 ALU codes. The list is shown in figure 7.9.

### 5.3.4. Saturation mode (SAT)

If the saturation mode is set (SAT flag) the circuit will behave as follows :

- Positive overflow = ALU result is forced to 7FFF (hexadecimal)
- Negative overflow = ALU result is forced to 8000 (hexadecimal)

The saturation mode does not apply to the double precision mode.
5.3.5. Status register: STA
a) DESCRIPTION

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 43 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SR | SI | CR | Cl | Z | OVF | MOVF | AOVF | OVFM | EF | SAT | MODE | XC | YC | - |

## CONDITION CODE REGISTER (CCR):

| SR | Sign (real) | Set if the msb of the ALU result is 1. Cleared otherwise. |
| :---: | :---: | :---: |
| SI | Sign (imaginary) | Set if the msb of ALU imaginary result is 1. Cleared otherwise. |
| CR | Carry (real) | Set if a carry is generated out of the msb of the operand for arithmetic and shift operations. Cleared otherwise. |
| Cl | Carry (imaginary) | Set if a carry is generated out of the msb of the imaginary part for arithmetic and shift operations. Cleared otherwise. |
| Z | Zero | Set if the result equals zero. In complex mode it is equivalent to the imaginary and real parts being both zeros. |
| OVF | Overflow | Set if there was an arithmetic overflow. <br> This implies that the result is not representable in the operand size. In complex mode it is equivalent to the overflow of the imaginary or real part. |
| MOVF | Memorised overflow | Set as overflow. Reset when tested by a branch instruction. |
| AOVF | Advanced overflow | Exclusive or of bit 14 and bit 15 of the ALU. <br> Set if there was an arithmetic overflow on half capacity ( 15 bits in real/complex mode, 31 bits in double precision mode). Cleared otherwise. |
| OVFM | Overflow (Multiplier) | Set if the multiplier adder/substractor has overflowed. Only meaningful for |

## STATE REGISTER

| EF | Empty FIFO | Set if the FIFO is empty. <br> Cleared otherwise. <br> Set if the PSI is in saturation mode. <br> Cleared otherwise. |
| :--- | :--- | :--- |
| SAT | Saturation mode flag | Real, complex or double precision. |
| MODE  <br> (2 bits) Operating mode | Circular addressing mode flag. |  |
| XC | XRAM | Circular addressing mode flag. |
| YC | YRAM |  |

The status can be saved (instruction SVR).
The condition code register can be read (in OPIN instruction) and it can be loaded from a RAM via L-BUS (ALU code LCCR) without passing through the ALU.
The stàte register can be programmed by an $\mathbb{N} \mathbb{I}$ instruction.

### 5.3.6. Accumulators: $A, B$

a) The processor provides two distinct accumulators ( $A$ and $B$ ). In real mode they are 16-bit long. In complex and double precision mode they are 32 -bit long.
b) Changing modes, changes the length of the accumulator and the relation between the words described below.

CHANGING MODES


It must be noted that the imaginary (respectively lower) part of the word remains unmodified when switching to real mode.

### 5.3.7. FIFO: $F$

a) FUNCTION

Highly pipelined algorithms require a series of pipeline registers between the ALU output and the memories in order to store intermediate results.

This is precisely the function of the $4 \times 16$-bit first-in first-out (FIFO) register.
b) DESCRIPTION

It is a $4 \times 16$-bit deep register that becomes $2 \times 32$-bit in complex and double precision modes (cf. format below).
c) USE

When the FIFO is full it becomes impossible to write into it.
When the FIFO is empty a status bit (EF) is set.
This bit can also be set by programmation.
d) NOTE

In real mode, a result loaded at instruction IN into an empty FIFO will be available for transfer to the RAM at IN + 2 . In all other cases it will be at $\mathrm{IN}+1$.


### 5.3.8. Replace code register: RC

## a) FUNCTION

The function of this register is to control the ALU by a data coming from the memories via L-BUS instead of an instruction. In other words it allows the data to take control of program sequencing without using test instructions. For this reason it can be said that the instructions are data controlled.
b) DESCRIPTION

It is a 6-bit register with the following format :


BIT 1-5 = ALU code is substituted by this value
BIT $0=0$ Destination of ALU output $=$ accumulator A
$=1$ Destination of ALU output $=$ accumulator $B$
c) USE

This register is controlled by three ALU codes:

| ALU code |  |
| :--- | :--- |
| RCR | Function |
| RCE | Exead ALU control code in RC <br> RCER |
| Execute ALU control code contained in RC <br> Load new ALU control code in RC |  |

### 5.3.9. Transfer register: T

## a) FUNCTION

It is a bidirectionnal register standing between L-BUS, and Z-BUS.
It can be a source and a destination to both buses.
Among its numerous uses, it can perform the function of :

- Loop back to the multiplier in one cycle
- Temporary register between memory and ALU
- Temporary register between memory and multiplier
- Operations between accumulators
- Memory to memory transfer.
- Saving program counter.
b) DESCRIPTION

It is a 16 -bit register extended to 32 bits in complex and double precision mode.
c) USE

The relation between the 32 -bit and the 16 -bit word in case of mode switching is identical to the accumulators relation. In branch instruction the register can be used to save the PC.
When the mode is complex the PC (16-bit) is saved into the real part of the register, when the mode is DBPR the $P C$ is saved into the upper part of the register.
T can also be used as a source of the PC:
When the mode is complex the PC is loaded with the real part of the register, when the mode is DBPR the PC is loaded with the upper part of the register.

### 6.4. MEMORY BLOCK

### 5.4.1. Data memories : XRAM, YRAM, CROM

The processor architecture allows the connection of four memories:

- 2 internal RAMs

XRAM $128 \times 16$-bit
YRAM $128 \times 16$-bit

- 1 internal data ROM separated from the program ROM

CROM $512 \times 16$-bit
In the microprocessor version this ROM is external.

- 1 external memory

ERAM $4 K \times 16$-bit
This external memory is accessed in a single cycle ( 160 ns ) in exactly the same way as the internal memories. Moreover-it does not require any "glue" parts to be connected to the processor.

## Notes :

1. In complex and double precision modes all data are 32 -bit long. Hence the available memory space is divided by two.
2. The instruction set allows any combinations of simultaneous use of these memories ; the only restraints are :

- Reading and writing in the same RAM in the same cycle.
- Accessing CROM and ERAM simultaneously.


### 5.4.2. Addressing modes

The processor provides four addressing modes:

- Indirect addressing with post modification.
- Direct addressing.
- Immediate addressing.
- Circular addressing mode (also called virtual shift mode).


### 5.4.3. Address calculation units: ACU

Combining these four addressing modes and the processor 3-bus structure implies the need to generate at each instruction cycle three different addresses. To realise these functions each memory is associated with an address calculation unit:

- XRAM with XACU
- YRAM with YACU
- CROM or ERAM with ECACU.


### 5.4.4. Pointers: X0, X1, Y0, Y1, C0, C1, E0, E1, X, Y

Indirect addressing is the most commonly used addressing mode in vector or signal processing. For this reason the processor offers a large number of pointers (10): X0, X1, Y0, Y1, C0, C1, EO, E1 $+X$ and $Y$ for circular mode.

Each memory can be addressed by two pointers and pointers can be increased $(+1)$ decreased ( -1 ) or held $(+0)$ independently.
They can also be loaded with new addresses (constants or computed values) and saved in case of context switching (cf.format below).


### 5.4.5. Circular adressing mode

## a) FUNCTION

This feature is used to simulate the function of a shift register without moving the data stored. It is particularly useful in filtering and convolution functions.
b) DESCRIPTION

X0 : lower limit
X1: upper limit
$X$ : current address
(respectively YO, Y1, Y for YRAM)
The algorithm can be described as follows:

1. ADDRESS: ADDRESS +1 (post-incrementation)

IF ADDRESS GREATER THAN UPPER LIMIT THEN ADDRESS = HOWER LIMIT
2. ADDRESS: ADDRESS - 1 (post-decrementation)
if ADDRESS SMALLER THAN LOWER LIMIT THEN ADDRESS $=$ UPPER LIMIT
c) USE

Programming the circular addressing mode is done independently of the operating modes (real, complex or double precision), in the following way. With reference to the instruction OPCODE: example XRAM.

1. Initialization instruction (INI)

Circular addressing bit set (K7 = 1)
Load X0 with lower limit.
2. Initialization instruction (INI)

Circular addressing bit set (K7 = 1)
Load X1 with upper limit.
3. INI or OPDI instruction

Load X with current address (a value between X 0 and X 1 ).
After the first instruction the circular addressing mode is effective.
From now on the programmer has access only to pointer $X$ and $X 1$. All instructions referencing pointer $X 0$ will now physically reference pointer $X$.
To gain access again to pointer $X 0$ the programmer goes back to the normal mode by an initialisation instruction.
d) FLAGS

When a RAM is in the circular addressing mode, a flag ( $X C, Y C$ ) is set inside the status.

### 5.4.6. ODD/EVEN addresses

a) In complex and double precision modes the processor automatically generates the two addresses of the word (even then odd).

|  | COMPLEX WORD | DBP'R WORD |
| :--- | :--- | :--- |
| even address <br> odd address | real part <br> imaginary part | lower part <br> upper part |

The processor offers the possibility to inverse this order by writing a 1 into the ADOF bit (refer to OPCODE). ADOF
0 even followed by odd
1 odd followed by even.
b) USE

This feature is made available independently or simultaneously for XRAM and YRAM.
With reference to OPCODE.

## XRAM

Initialization instruction (INI)

- select complex or double precision mode
- select pointer X0 or X1 and load it with J constant
- select ADOF bit as wanted ( 0 or 1 ).


## YRAM

Initialization instruction (INI)

- select complex or double precision mode
- select pointer Y0 or Y1 and load it with K constant
- select ADOF bit as wanted (0 or 1 ).


### 5.5. ACCESS MODE REGISTER: AMR

## a) DESCRIPTION

This register defines the processor external access modes.
Its contents can be initialized with a constant and saved into memory, (cf. format below).
It is a 7-bit register each bit being defined as shown below:
$\overline{F E} / \mathrm{SE} \quad$ Fast exchange/slow exchange on local bus
SL/PS :Slave/pseudo-Slave on system bus
$\overline{S B} / C B \quad$ Concatenated or separate local bus
T/M :Local bus control signal types
$\overline{\text { DTACK/BE6 : BE6 pin redefinition }}$
BA/BE5 :BE5 pin redefinition
MASK :Allows the AMR to be masked by the external halt (microprocessor version only).

| 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| MASK | BA | $\overline{\mathrm{DTACK}}$ | $\overline{\mathrm{I}}$ | $\overline{\mathrm{SB}}$ | $\overline{\mathrm{SL}}$ | $\overline{\mathrm{FE}}$ |
|  | $B E 5$ | BE6 | $M$ | CB | PS | SE |


| 13 | 14 | 15 | 6 | 17 | 18 | 19 | I-BUS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | 1 | 1 | 1 |  | 1 |  |  |
| 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |
|  |  |  |  |  |  |  | Z-BUS |

## BIT 0: $\overline{\mathrm{FE}} / \mathrm{SE}$

0 FAST EXCHANGE = external access in 160 ns (1 cycle)
1 SLOW EXCHANGE = external access in 320 ns (2cycles).
The siow exchange mode:

- Can only be used in the real mode.
- The circuit automatically repeats the instruction which defines the external transfer.
- The control of the multiplier, ALU, ACUs, loop counter is the responsibility of the programmer who must take into account the repetition of the instruction.


## BIT 1: SL/PS

0 = Slave
1 = Pseudo Slave.
A pseudo-slave processor can address an external RAM using the system bus (ADO-AD7) as address lines for its own local bus. Consequently the system bus is no more available for exchanging data between the pseudoslave processor and the bus master.
The pseudo-slave processor behaves differently from a slave processor since in case of exchange it must relinquish this bus to the master following an exchange protocol. (Reference to I/O)

## BIT 2: $\overline{\mathrm{SB}} / \mathrm{CB}$

$0=$ Separate bus
$1=$ Concatenated bus.
The local bus can be used as two independent 8 -bit buses (D0-D7), (D8-D15) or a single 16 bit-bus (D0-D15).

## BIT 3: IT/M


$1=$ Control pulses data strobe ( $\overline{\mathrm{DS}}$ ) and Read/Write (R/W) are generated.
The local bus supports the two main types of interchange signal:

- A slave processor, a data converter such as the MAFE, a 68000 peripheral, etc. requiring a data strobe and a read/write pulse.
- The standard bytewide RAM requiring a read and a write pulse.

BIT 4: $\overline{\text { DTACK/BE6 }}$
$0=\overline{\text { DTACK }}$ Indicates transfer acknowledge on the system bus to insure 68000 family compatibility.
$1=$ BE6 External test condition.

## BIT 5: BA/BE5

$0=$ BA BUS availaba Indicates to the master that the pseudo-slave is not using the system bus for generating abseasses on local bus.
$1=$ BE5 External test condition.
BIT 6: MASK (TS6Re31 only)
$0=A M R \quad$ is not masked. When an external halt is applied to the processor the AMR register does not change.
$1=A M R \quad$ is masked. When an external halt is applied to the processor the AMR register changes to the following state: FAST EXCHANGE, PSEUDO-SLAVE,CONCATENATED BUS, RD and WR control pulses.
This bit can be modified by the programmer even while the $\overline{\text { HALT }}$ is asserted.

### 5.6 RESET

The reset signal has the following effects on the different blocks on the circuit :

## SEQUENCER

PC, LC cleared to zero.
IR loaded with NOP instruction.
STATUS:

- REAL mode
- no saturation
- empty FIFO (EF = 1 )
- memorised overflow (MOVF) $=0$.
$X$ or YRAM
- no circular addressing mode.

AMR

- Fast exchange
- Slave
- Concatenated bus
- $\overline{R D}$ and $\overline{W R}$
- BE6
- BE5.

RESET must be maintained for a minimum of 3 clock cycles ( 480 ns ) to be effective.

### 5.7 HALT (TS68931 only)

The external halt signal will freeze the program counter and the loop counter. The instruction register can then be loaded from an external source. This signal is used for system development. If the MASK bit = 1 it will force the AMR into the following state: FAST EXCHANGE, SLAVE, SEPARATE BUS, RD and WR control pulses.

## SECTION 6 INPUT/OUTPUT

### 6.1. DUAL-BUS INTERFACE

In order to permit a maximum versatility the processor interface provides two buses :

- the system Bus ADO-AD7
- the local Bus DO-D5.

This dual-bus interface allows the processor to be used in the following ways :
a) a microprocessor peripheral (fig. 6.A.)
b) a slave of another processor (fig. 6.B.)
c) a stand-alone unit connected to a peripheral or a data converter (fig. 6.C.)
d) a processor and its external memory (fig. 6.D.)
e) an intelligent peripheral connected to a general purpose microprocessor (fig. 6.E.)

These are some examples of the possibilities offered by the dual-bus interface. In addition very sophisticated multiprocessor machines can be built based on the principle of tree hierarchy (fig. 6.F.). In effect each processor becomes nested in the multiprocessor machine in the same way as subroutines are nested in a program tree.


FIGURE 6.A. - HOST/TS68930


FIGURE 6.C. - TS68930/PERIPHERAL


FIGURE 6.B. - TS68930/TS68930


FIGURE 6.D. - TS68930/RAM


FIGURE 6.E. - TEMPORARY MASTER/PSEUDO-SLAVE


FIGURE 6.F. - MULTIPROCESSING MACHINE

### 6.2. MASTER/SLAVE

The processor is a master on its local bus and a slave on its system bus. There are times where the processor needs to access an external RAM and for that purpose will use the system bus to generate the addresses.

In this case this circuit prevents the master from using the bus freely and for that reason is called a pseudo-slave. Since the master can only gain access to the bus temporarily it is now defined as a temporary master.
It is the programmer who decides whether the processor should behave as a slave or a pseudo-slave.
This is done by programming the Access Mode Register.
That gives four different types of processor configurations:

| PSI type | Definition |
| :--- | :--- |
| SLAVE (SL) | Its system bus is used to exchange data with a full master. <br> Its system bus is also used to generate addresses for its local exter- <br> nal memnory. <br> It has complete mastership of its local bus. |
| FULL-MASTER (FM) |  |
| TEMPORARY-MASTER (TM) | Its local bus is shared with another processor which uses it to <br> generate addresses. |

These exchange type can be summarized to three possible connections:

1) Full master $\leftrightarrow$ slave
2) Full master $\leftrightarrow$ memories or peripherals
3) Temporary master $\leftrightarrow$ pseudo-slave.

Connection 1 (with reference to fig. 6.A., 6.B.):
The data is exchanged through a mailbox and the exchange follows the mailbox protocol.
Connection 2 (example 6.C., 6.D., 6.E.):
The exchange is equivalent to reading and writing of data into locations or registers.
Connection 3 (example 6.E.):
The data is exchanged through a mailbox and the exchange follows the mailbox protocol.

### 6.3. LOCAL BUS PIN DESCRIPTION


$\overline{D S}=$ data strobe. Synchronizes the transfer.
$R / \bar{W}=$ indicates the direction of data.
$\overline{R D}=$ read clock pulse.
$\overline{W R}=$ write clock pulse.
The bus can take the form of two independent 8 -bit buses or a single 16 -bit bus.
There are four address bits (A8-A11) which are sufficient to address many slaves without requiring additionnal circuitry.
The address bus can be extended to 12 bits (ADO-AD7) to access an external memory.
If a peripheral is too slow to answer in one instruction cycle the processor can be programmed into a slow exchange mode. This mode is particularly useful for peripherals such as data converters, or the dedicated analogue interface cirnit fabricated by THOMS $\cap$ N for modem applications. (The MAFE: Modem Analog Front-End).

## SEPARATION OF LOCAL BUS

The processor offers the possibility of dividing the local bus D0-D15 into two independent 8 -bit buses. This is used when a pseudo-slave monopolizes the bus to generate its own RAM addresses (fig. 6.3.) on DO-D7. By separating the bus, the processor can remain a full-master on D8-D15 even while being a temporary master on DO-D7, and it does not require the use of a bus transceiver on DO-D7.
The selection between the $2 \times 8$-bit buses is made by the addresses A10-A11.


| A11 | A10 | SELECTION |
| :---: | :---: | :---: |
| 0 | 0 | DO-D7 |
| 0 | 1 | D8-D15 |
| 1 | 0 | D8-D15 |
| 1 | 1 | D8-D15 |

FIGURE 6.3. - SEPARATE LOCAL BUSES

### 6.4. SYSTEM BUS AND MAILBOX



ADO-AD7 $=8$-bit data bus.
$\left.\frac{\overline{C S}}{\mathrm{RS}}\right\} \quad=\quad$ Mailbox control signal. Also used by master to gain access to bus.
$\left.\begin{array}{ll}\text { SR/W } & =\text { System Read/Write } \\ \text { SDS } & =\text { System data strobe }\end{array}\right\}$ Generated by external circuit (master)
SDS $=$ System data strobe. $\}$ Generated by external circuit (master)
TRO $=$ Handshake signal. Used by the master to gain access to mailbox (and bus).
$\overline{\text { DTACK }}=$ Data acknowledge. Compatibility with 68000 family.
BA $\quad=$ Bus available. The PSI is not currently using the system bus to generate addresses.

## MAILBOX

The mailbox is comprised of two sets of registers: RIN and ROUT.
RIN ( $3 \times 8$-bit shift register).
This register is read internally on the upper byte of L-BUS (L8-L15) and written externally from the system bus. After each write operation (commanded by the external master) or slave read operation the data is shifted by 1. ROUT ( $3 \times 8$-bit shift register).
This register is written internally with the upper byte of the Z-BUS (Z8-15) and read externally on the system bus by the external master. After each master read operation or slave write operation the data is shifted by 1.

### 6.5. MAILBOX PROTOCOL



This protocol is hardwired on the slave side and programmed on the master side. The mailbox is included in the slave. The two slave address pins ( $\overline{\mathrm{CS}}, \overline{\mathrm{RS}}$ ) are directly connected to two master address lines.
Therefore, the slave is seen as two external memory locations by the master which will address it by generating an external address directly or indirectly (pointer EO or E1).
By addressing the location 00 the master echoes the $\overline{\mathrm{RQ}}$ to the slave and accesses the mailbox.
By addressing the location 01 the master releases the bus.
The complete protocol is explained below.


## SIGNAL MEANING

## RDYOIN

Internal flag indicating the property of the mailbox.
$0=$ Slave has access to the mailbox
$1=$ Master has access to the mailbox.
a) RDYOIN is set by the slave and reset by the master. That means that the slave gives the mailbox to the master when it finishes using it and vice-versa. In no case can the master or the slave request the mailbox, it can only wait for the other to give it back.
b) From the slave point of view, RDYOIN is a flag :

- tested by a branch instruction
- set by an initialization instruction.


## $\overline{\text { IRO }}$

Handshake signal used by the master to gain access to the mailbox;
a) IRQ is asserted by the slave to indicate the availability of the mailbox (at the same time as RDYOIN).
b) The master (after testing $\overline{\mathrm{IRO}}$ ) knows that it can access the mailbox but does not know if it has access to the bus (since it does not know if the slave is behaving as a pseudo-slave).
It requests the bus by generating the address $\overline{C S}=0, \overline{\mathrm{RS}}=0$.
c) The slave internal I/O sequencer answers back by negating $\overline{\mathrm{RQ}}$. The master has now full control of the bus and the mailbox.
When the master has completed the exchange it generates the address $C S=0, \overline{R S}=1$ and the slave internal I/O sequencer resets RDYOIN.'

## HALT (internal)

The internal halt has the following effects on the circuit :

- the program is stopped at the end of the current instruction; the program and loop counters are frozen
- a NOP is generated on the instruction bus
- no more addresses are generated on the system bus.


### 6.6. INSTRUCTION BUS (TS68931 only)

For the TS68931, CROM ( $512 \times 16$-bit) and IROM ( $64 \mathrm{k} \times 32$-bit) are external. They are read using the I-BUS, on which are multiplexed:

- the 16-bit instruction ROM address
- the 9 -bit coefficient ROM address + 1 Output Enable bit (ENCROM)
- the 32-bit instruction code.

In order to synchronize the exchanges, an additional signal is generated: INCYCLE.
It is the internal instruction clock.
Data from CROM are read on the local bus.

### 6.7. APPLICATION EXAMPLES



| A11 | A10 | A9 | A8 |  |
| :---: | :---: | :---: | :---: | :---: |
| 1 | 0 | $X$ | $X$ | MAFE |
| 0 | $\times$ | $X$ | $X$ | RAM |

FIGURE 6.7.A. - CONFIGURATION EXAMPLE: TS68930 + RAM + MAFE


| A11 | A10 | A9 | A8 |  |
| :---: | :---: | :---: | :---: | :---: |
| 0 | 1 | $0 / 1$ | 1 | TS68930 <br> $(1)$ |
| 0 | 1 | 1 | $0 / 1$ | TS68930 <br> $(2)$ |
| 1 | 0 | $X$ | $x$ | RAM |

FIGURE 6.7.B. - CONFIGURATION EXAMPLE: 3 TS68930 + RAM


FIGURE 6.7.C. - CONFIGURATION EXAMPLE: 4 TS68930 + MAFE + RAM


FIGURE 6.7.D. - I-BUS INTERFACE (TS68931)

## SECTION 7 INSTRUCTION SET

| Type | Mnemonic | Operation | Number of cycles |  |
| :---: | :---: | :---: | :---: | :---: |
|  |  |  | REAL | CPLX <br> DBPR |
| Calculation, instruction with indirect addresing | OPIN | This instruction refers to operands indirectly addressed | 1 | 2 |
| Calculation, instruction with direct addressing | OPDI | The operand sourcing the L-BUS is directly addressed | 1 | 2 |
| Calculation, instruction with immediate operand | OPIM | An immediate operand is read on R-RUS | 1 | 2 |
| General shift Instruction | $\begin{aligned} & \text { ASR } \\ & \text { ASL } \\ & \text { LSR } \\ & \text { ROR } \end{aligned}$ | The operand sourcing the L-BUS can be shifted/rotated by $0 \rightarrow 15$ bits | 1 | 2 |
| Immediate branch Instruction | BRI | Conditional / únconditional branch to direct address | 2 | 2 |
| Computed branch Instruction | BRC | Conditional / unconditional branch to computed address | 2 | 2 |
| Data transfer Instruction | SVR | This instruction is used to save register contents in external or internal RAM | 1 | 2 |
| Initialization and control instruction | INI | Pointers, access mode register, loop counter, mode initialization | 1 | 2 |

## INSTRUCTION SET LANGUAGE DEFINITIONS

| LDT | Load L-BUS source into transfer register T |
| :--- | :--- |
| R SRC | R-BUS source |
| L SRC | L-BUS source |
| SL | ALU input selection - left side |
| SR | ALU input selection - right side |
| ALU DST | ALU output destination |
| ALUCODE | ALU codes |
| LDM | Load L-BUS source into multiplier input M |
| LDN | Load R-BUS source into multiplier input N |
| Z SRC | Z-BUS source |
| Z DST | Z-BUS destination |
| ZT | Load Z-BUS into transfer register T |
| ACE | Post incrementation: pointers CROM or ERAM |
| AY | Post incrementation: pointers YRAM |
| AX | Post incrementation: pointers XRAM |
| BRA | Branch address source |
| FT | False / True condition |
| SVPC | Save program counter |
| JDST | Destination register for J constant |
| KDST | Destination register for K constant |
| MODE | Operating mode |
| SAT | Saturation flag |
| ADOF | Even / odd flag |
| J7 | YRAM circular addressing mode flag |
| J constant | 8-bit constant used to initialize registers |
| K7 | XRAM circular addressing mode flag |
| K constant | 12-bit constant used to initialize registers. |

### 7.1. OPERATING CODE FORMATS



FIGURE 7.1. - OPIN: CALCULATION INSTRUCTION WITH INDIRECT ADDRESSING


FIGURE 7.2. - OPDI: CALCULATION INSTRUCTION WITH DIRECT ADDRESSING

OPERATING CODE FORMATS (Continued)

| Bit | Field | Operations and codes |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \hline 0 \\ & 1 \\ & 2 \\ & 3 \\ & 4 \end{aligned}$ | OP CODE | 01110 |  |  |  |  |  |
| 5 6 7 | L SRC | $\begin{array}{ccc} 000 & 001 & 010 \\ {[\mathrm{X} 0]} & {[\mathrm{X} 1]} & {[Y 0]} \end{array}$ | $011$ RIN | $\begin{gathered} 100 \\ \mathbf{T} \end{gathered}$ | $\begin{aligned} & 101 \\ & {[E 1]} \end{aligned}$ | $\begin{gathered} 110 \\ {[\mathbf{C} 0]} \end{gathered}$ | $\begin{gathered} 111 \\ {[C 1]} \end{gathered}$ |
| 8 | SL | 0-LBUS / 1-P |  |  |  |  |  |
| 9 | SR | 0-RBUS / 1-A |  |  |  |  |  |
| $\begin{aligned} & \hline 10 \\ & 11 \\ & 12 \\ & 13 \\ & 14 \end{aligned}$ | ALU CODE | CF. SPECIAL TABLE |  |  |  |  |  |
| 15 | ALU DST | 0-F/1-A |  |  |  |  |  |
| $\begin{aligned} & 16 \\ & 17 \\ & 18 \\ & 19 \\ & 20 \\ & 21 \\ & 22 \\ & 23 \\ & 24 \\ & 25 \\ & 26 \\ & 27 \\ & 28 \\ & 29 \\ & 30 \\ & 31 \end{aligned}$ | IMMEDIATE VALUE | MSB |  |  |  |  |  |

FIGURE 7.3. - OPIM: CALCULATION INSTRUCTION WITH IMMEDIATE OPERAND


FIGURE 7.4. - ASR, LSL, LSR, ROR: SHIFT INSTRUCTIONS

OPERATING CODE FORMATS (Continued)

| Bit | Field | Operations and codes |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & 0 \\ & 1 \\ & 2 \end{aligned}$ | OP CODE | 100 |  |  |  |  |
| 3 | BRA | O-IR, 1-RAR |  |  |  |  |
| 4 | FT | 0-FALSE, 1-TRUE |  |  |  |  |
| $\begin{aligned} & 5 \\ & 6 \\ & 7 \\ & 8 \end{aligned}$ | COND | REFER TO SPECIAL TABLE |  |  |  |  |
| 9 | SVPC | 0 -NO SVPC, 1-PC $\rightarrow$ RAR |  |  |  |  |
|  | BRANCH ADDRESS | MSB |  |  |  |  |
| $\begin{aligned} & 26 \\ & 27 \\ & \hline \end{aligned}$ | AX | $\begin{array}{llll} \hline 00 & 01 & 10 & 11 \\ +0 & +1 & - & -1 \\ \hline \end{array}$ |  |  |  |  |
| 28 29 30 | Z DST | 000 001 010 011 <br> NONE - $[Y 0]$ $[Y 1]$ | $100$ | $101$ | $\begin{array}{r} 110 \\ {[\times 0]} \end{array}$ | $\begin{gathered} 111 \\ {[\times 1]} \end{gathered}$ |
| 31 | ZT | 0 NO LOAD, 1-ZBUS $\rightarrow$ T |  |  |  |  |

FIGURE 7.5. - BRI: IMMEDIATE BRANCH INSTRUCTION


FIGURE 7.6. - BRC: COMPUTED BRANCH INSTRUCTION

OPERATING CODE FORMATS (Continued)

| Bit | Field | Operations and codes |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \hline 0 \\ & 1 \\ & 2 \\ & 3 \\ & 4 \\ & 5 \end{aligned}$ | OP CODE | 011000 |  |  |  |  |  |  |  |
| $\begin{aligned} & \hline 6 \\ & 7 \\ & 8 \\ & 9 \\ & \hline \end{aligned}$ | z SRC | $\begin{gathered} \hline 0000 \\ \text { X0 } \\ 1000 \\ \text { AMR } \\ \hline \end{gathered}$ | $\begin{gathered} \hline 0001 \\ \text { X1 } \\ 1001 \\ \text { LC } \\ \hline \end{gathered}$ | $\begin{gathered} 0010 \\ \text { Yo } \\ 1010 \\ \text { A } \\ \hline \end{gathered}$ | $\begin{gathered} 0011 \\ \mathrm{Y} 1 \\ 1011 \\ F \\ \hline \end{gathered}$ | $\begin{gathered} 0100 \\ E 0 \\ 1100 \\ D \end{gathered}$ | $\begin{gathered} \hline 0101 \\ \text { E1 } \\ 1101 \\ \text { STA } \\ \hline \end{gathered}$ | 0110 CO 1110 $\qquad$ | 0111 C1 <br> 1111 <br> - |
| $\begin{aligned} & 10 \\ & 11 \\ & 12 \\ & 13 \\ & 14 \\ & 15 \\ & \hline \end{aligned}$ |  |  |  |  |  |  |  |  |  |
| 16 17 18 19 20 21 22 23 24 25 26 27 | zBUS DIRECT ADDRESS | MSB |  |  |  |  |  |  |  |
| $\begin{aligned} & 28 \\ & 29 \\ & 30 \end{aligned}$ | Z DST | $\begin{aligned} & 000 \\ & \text { NONE } \end{aligned}$ | $\begin{gathered} 001 \\ \text { ROUT } \end{gathered}$ | $\underset{\mathbf{Y}}{010}$ | $011$ | $\begin{gathered} 100 \\ \mathbf{E} \end{gathered}$ | $101$ | $\begin{gathered} 110 \\ \mathbf{X} \end{gathered}$ | $111$ |
| 31 | 21 | O-NO LOAD, 1-ZBUS $\rightarrow$ T |  |  |  |  |  |  |  |

FIGURE 7.7. - SVR: DATA TRANSFER INSTRUCTION

| Bit | Field | Operations and codes |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | OP CODE | 11 |  |  |  |  |  |  |  |
| $\begin{aligned} & 2 \\ & 3 \\ & 4 \end{aligned}$ | J DST | $\begin{gathered} 000 \\ \text { AMR } \end{gathered}$ | $\begin{aligned} & 001 \\ & \text { LCD } \end{aligned}$ | $\begin{aligned} & 010 \\ & \mathbf{Y 0} \end{aligned}$ | $\begin{aligned} & 011 \\ & \text { Y1 } \end{aligned}$ | $100$ | $\begin{gathered} 101 \\ \text { RDYOIN } \end{gathered}$ | $\begin{gathered} 110 \\ \text { EF } \end{gathered}$ | $111$ |
| 5 6 7 | K DST | $\begin{aligned} & 000 \\ & \mathbf{X 0} \end{aligned}$ | $\begin{gathered} 001 \\ \mathbf{X 1} \end{gathered}$ | $\stackrel{010}{\text { LCI-LCR }}$ | 011 NONE | $\begin{gathered} 100 \\ \text { E0 } \end{gathered}$ | $\begin{gathered} 101 \\ \text { E1 } \end{gathered}$ | $\begin{aligned} & 110 \\ & \text { C0 } \end{aligned}$ | $\begin{aligned} & 111 \\ & \text { C1 } \end{aligned}$ |
| $\begin{aligned} & \hline 8 \\ & 9 \\ & \hline \end{aligned}$ | MODE | $00$ | $\begin{gathered} 01 \\ \text { REAL } \end{gathered}$ | $\begin{gathered} 10 \\ \text { DBPR } \end{gathered}$ | ${ }_{\mathrm{CPLX}}^{11}$ |  |  |  |  |
| 10 | SAT | 0 NO SATURATION MODE 1 SATURATION MODE |  |  |  |  |  |  |  |
| 11 | ADOF | 0 NO INVERSION |  |  |  | 1 INVERSION LSB ADDRESS X/Y RAM |  |  |  |
| $\begin{aligned} & 12 \\ & 13 \\ & 14 \\ & 15 \\ & 16 \\ & 17 \\ & 18 \\ & 19 \end{aligned}$ | J CONSTANT | J7 0 YRAM NORMAL MODE 1 YRAM CIRCULAR ADDRESSING MODE |  |  |  |  |  |  |  |
| $\begin{aligned} & 20 \\ & 21 \\ & 22 \\ & 23 \\ & 24 \\ & 25 \\ & 26 \\ & 27 \\ & 28 \\ & 29 \\ & 30 \\ & 31 \\ & \hline \end{aligned}$ | K CONSTANT $\begin{array}{rr} \\ \text { K11 } \\ & \\ & \text { K0 }\end{array}$ | K7 0 XRAM NORMAL MODE |  |  |  | 1 XRAM CIRCULAR ADDRESSING MODE |  |  |  |

FIGURE 7.8. - INI: INITIALIZATION AND CONTROL INSTRUCTION

7．2．ALU CODES

| MNEMO－ | Function | SR | S！ | CR | CI | 2 | $\left\lvert\, \begin{gathered} \text { OV } \\ \text { F } \end{gathered}\right.$ | $\left\lvert\, \begin{gathered} \mathbf{M O} \\ \mathbf{V F} \end{gathered}\right.$ | $\left\|\begin{array}{c} \mathbf{A O} \\ \mathbf{V F} \end{array}\right\|$ | CODE |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ADD | A＋B | ＊ | ＊ | ＊ | ＊ | ＊ | ＊ | ＊ | ＊ | 00010 |
| ADDC | $A+B+C A R R Y$ | ＊ | 米 | ＊ | 米 | ＊ | ＊ | ＊ | ＊ | 00011 |
| ADDS | $B+A / 16$ | ＊ | ＊ | ＊ | ＊ | ＊ | ＊ | ＊ | ＊ | 00001 |
| ADDX | $B+A^{*}$（COMPLEX CONJUGATE） | ＊ | ＊ | ＊ | ＊ | ＊ | ＊ | ＊ | ＊ | 01010 |
| AND | A．B | ＊ | ＊ | 0 | 0 | ＊ | 0 | － | ＊ | 01110 |
| ASL | CARRY | ＊ | ＊ | ＊ | ＊ | ＊ | ＊ | － | ＊ | 01011 |
| ASR |  | ＊ | ＊ | ＊ | ＊ | ＊ | 0 | － | ＊ | 01111 |
| CLR | CLEAR | 0 | 0 | 0 | 0 | 1 | 0 | － | 0 | 10011 |
| COM | COMPLEMENT A | ＊ | ＊ | 0 | 0 | ＊ | 0 | － | ＊ | 10110 |
| COM | COMPLEMENT B | ＊ | ＊ | 0 | 0 | ＊ | 0 | － | ＊ | 11000 |
| LCCR | LBUS $\rightarrow$ CCR | ＊ | ＊ | ＊ | 米 | ＊ | ＊ | ＊ | ＊ | 01001 |
| LSL | CARRY | ＊ | ＊ | ＊ | ＊ | ＊ | 0 | － | ＊ | 11011 |
| LSLB | LSL BYTE | ＊ | 娄 | ＊ | ＊ | ＊ | 0 | － | 柬 | 11001 |
| LSR | $0 \rightarrow \square \text { CARRY }$ | ＊ | ＊ | ＊ | ＊ | ＊ | 0 | － | ＊ | 00111 |
| LSRB | LSR BYTE | ＊ | ＊ | ＊ | ＊ | ＊ | 0 | － | 韦 | 11010 |
| NOP |  | － | － | － | － | － | － | － | － | 00000 |
| OR | A $\sim$ B | ＊ | 米 | $\bigcirc$ | 0 | ＊ | 0 | － | ＊ | 01101 |
| RCE | EXECUTE RC | ＊ | 伟 | 类 | ＊ | 畨 | 类 | 旁 | 米 | 10001 |
| RCER | EXECUTE RC／LOAD NEW CODE | ＊ | ＊ | ＊ | ＊ | 类 | 米 | ＊ | ＊ | 10000 |
| RCR | LOAD RC |  |  |  |  |  |  |  |  | 10010 |
| ROR |  | ＊ | ＊ | ＊ | ＊ | ＊ | 0 | － | ＊ | 10111 |
| SBC | $A+\bar{B}+$ CARRY | ＊ | ＊ | ＊ | ＊ | ＊ | ＊ | ＊ | 米 | 00101 |
| SBCR | $\bar{A}+B+$ CARRY | 类 | ＊ | ＊ | ＊ | ＊ | ＊ | ＊ | 类 | 01000 |
| SET |  | 米 | ＊ | 0 | 0 | 0 | 0 | － | 0 | 11100 |
| SUB | $A+B+1$ | ＊ | ＊ | 旁 | ＊ | ＊ | ＊ | 米 | 米 | 00100 |
| SUBR | $\bar{A}+\mathbf{B + 1}$ | ＊ | ＊ | 类 | ＊ | ＊ | ＊ | ＊ | 米 | 00110 |
| TRA | TRANSFER A | ＊ | ＊ | 0 | 0 | ＊ | 0 | － | ＊ | 10100 |
| TRA | TRANSFER B | ＊ | ＊ | 0 | 0 | ＊ | 0 | － | ＊ | 10101 |
| XOR | $\mathbf{A} \oplus \mathbf{B}$ | ＊ | ＊ | 0 | 0 | ＊ | 0 | － | ＊ | 01100 |

＊Affected bit．
Notes：
1）$A / B$ refer to ALU inputs（RESP．LSIDE／RSIDE）not to accumulators $A / B$
2）In ASL the Carry bit is equivalent to exclusive－or of bit 14 and 15.

### 7.3. TEST CONDITIONS

| TRUE CONDITION | FALSE CONDITION | CODE |
| :--- | :--- | :--- |
| BE3 | NO BE3 | 0100 |
| BE4 | NO BE4 | 0010 |
| BE5 | NO BE5 | 0011 |
| BE6 | NO BE6 | 0001 |
| ALWAYS | BRANCH NEVER | 0000 |
| BSO | NO BSO | 1100 |
| BS1 | NO BS1 | 1101 |
| CI | NO BS2 | 1110 |
| CR | NO CI | 1010 |
| MOVF | NO CR | 0110 |
| OVF | NO MOVF | 1011 |
| RDYOIN | NO OVF | 0111 |
| SI | NO RDYOIN | 1111 |
| SR | NO SI | 1001 |
| $Z$ | NO SR | 0101 |
|  | NO Z | 1000 |

## SECTION 8 PERFORMANCE EVALUATION

|  | TIME ( $\mu \mathrm{S}$ ) |
| :---: | :---: |
| TRANSVERSAL FILTER (N COEFFICIENTS) - (1) |  |
| REAL COMPLEX ADAPTIVE REAL ADAPTIVE CMPLX | $\begin{aligned} & 0.160 \times N \\ & 0.320 \times N \\ & 0.320 \times N \\ & 0.640 \times N \end{aligned}$ |
| BIQUAD FILTER - 4 COEFF | 0.960 |
| LATTICE FILTER - 10 STAGE (1) | 6.4 |
| AUTOCORRELATION - 10 th ORDER (2) (240 samples) <br> (32-bit result) | $8 \mu \mathrm{~s} /$ sample <br> 1.8 ms total |
| $\begin{aligned} & \text { FFT } \\ & \text { (RADIX } 2 \text { - DIF - algorithm) (2) (3) } \end{aligned}$ |  |
| 64 - POINT COMPLEX <br> 128. POINT REAL <br> 256 - POINT COMPLEX | $\begin{aligned} & 265 \\ & 270 \\ & 2000 \end{aligned}$ |
| COSINE CALCULATION | 2.4 |

Notes
(1) Excluding initialization, context switching, prpeline
(2) Using external RAM.
(3) Including loading/unloading, scaling, bit reserve

## SECTION 9 <br> ELECTRICAL SPECIFICATIONS

### 9.1. MAXIMUM RATINGS

| Ráting | Symbol | Value | Unit |
| :--- | :---: | :---: | :---: |
| Supply voltage | $\mathrm{V}_{\mathrm{CC}} \cdot$ | -0.3 to 7.0 | V |
| Input voltage | $\mathrm{V}_{\text {In }}{ }^{\cdot}$ | -0.3 to 7.0 | V |
| Operating temperature range | $\mathrm{T}_{\mathrm{A}}$ | 0 to 70 | ${ }^{\circ} \mathrm{C}$ |
| Storage temperature range | $\mathrm{T}_{\text {stg }}$ | -55 to 150 | ${ }^{\circ} \mathrm{C}$ |
| Max. power dissipation | $\mathrm{P}_{\text {Dmax }}$ | $\mathbf{3}$ | W |

- With respect to $V_{S S}$

Stresses above those hereby listed may cause permanent damage to the device. The ratings are stress ones only and functional operation of the device at these or any conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. Standard MOS circuits handling procedure should be used to avoid possible damage to the device.

### 9.2. DC ELECTRICAL CHARACTERISTICS

$V_{C C}=5.0 \mathrm{~V} \pm 5 \%, V_{S S}=0, T_{A}=0$ to $+70^{\circ} \mathrm{C}$ (Unless otherwise specified)

| Characteristic | Symbol | Min | Typ | Max | Unit |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Supply voltage | $\mathrm{V}_{\mathrm{CC}}$ | 4.75 | 5 | 5.25 | V |
| Input low voltage | $\mathrm{V}_{\mathrm{IL}}$ | -0.3 | - | 0.8 | V |
| Input high voltage | $\mathrm{V}_{\mathrm{IH}}$ | 2.4 | - | $\mathrm{V}_{\mathrm{CC}}$ | V |
| Input leakage current | $\mathrm{I}_{\mathrm{in}}$ | - | - | 10 | $\mu \mathrm{~A}$ |
| Output high voltage (load $=-300 \mu \mathrm{Al}$ | $\mathrm{V}_{\mathrm{OH}}$ | 2.7 | - | - | V |
| Output low voltage (lload $=32 \mathrm{~mA})$ | $\mathrm{V}_{\mathrm{OL}}$ | - | - | 0.5 | V |
| Power dissipation | $\mathrm{P}_{\mathrm{D}}$ | - | 1.5 | - | W |
| Input capacitance | $\mathrm{C}_{\mathrm{in}}$ | - | 10 | - | pF |
| Three state loff state) input current | $\mathrm{I}_{\mathrm{TSI}}$ | - | - | 10 | $\mu \mathrm{~A}$ |

### 9.3. AC ELECTRICAL SPECIFICATIONS - CLOCK AND CONTROL PINS TIMING

$\left(V_{C C}=5.0 \mathrm{~V} \pm 5 \%, \mathrm{~T}_{A}=0^{\circ}\right.$ to $+70^{\circ} \mathrm{C}$; see figure 9.1.)
OUTPUT LOAD $=50 \mathrm{pF}+\mathrm{DC}$ characteristics I load
REFERENCE LEVELS: $\mathrm{V}_{\mathrm{IL}}: 0.8 \mathrm{~V}$
$\mathrm{V}_{\mathrm{OL}}: 0.8 \mathrm{~V}$
$\mathrm{V}_{\mathrm{IH}}: 2.4 \mathrm{~V}$
$\mathrm{tr}, \mathrm{tf} \leqslant 5 \mathrm{~ns}$ for input signals

| Characteristic | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| External clock cycle time | tcex | 40 |  | 160 | ns |
| External clock fall time | tfex |  |  | 5 | ns |
| External clock rise time | trex |  |  | 5 | ns |
| EXTAL to CLKOUT high delay | tcoh |  | 25 |  | ns |
| EXTAL to CLKOUT iow delay | tcol |  | 25 |  | ns |
| CLKOUT rise time | tcor |  |  | 10 | ns |
| CLKOUT fall time | tcof |  |  | 10 | ns |
| CLKOUT to $\overline{\text { DS }}, \overline{\mathrm{RD}}, \overline{\mathrm{WR}}$ low | tdst |  | 5 |  | ns |
| CLKOUT to DS, RD, WR high | tdsh |  | 5 |  | ns |
| Control inputs set-up time (BSO...BS2, BE3...BE6, Reset, halt) | tsc | 20 |  |  | ns |
| Control inputs hold time (BSO...BS2, BE3...BE6, Reset, halt) | the | 10 |  |  | ns |
| CLKOUT to control output low ( $\overline{\mathrm{RQ}}, \mathrm{BA}$ ) | tdic |  |  | 50 | ns |
| CLKOUT to control output high (BA) | todnc |  |  | 50 | ns |



FIGURE 9.1. - CLOCK AND CONTROL PINS TIMING

## INTERNAL CLOCK OPTION

A crystal oscillator can be connected across XTAL and EXTAL. The frequency of CLKOUT: tc/2 is half the crystal fundamental frequency.

$\mathrm{C} 1, \mathrm{C} 2$ typical value $=10 \mathrm{pF}$

### 9.4. AC ELECTRICAL SPECIFICATIONS - LOCAL BUS TIMING

$\left(\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 5 \%, \mathrm{~T}_{\mathrm{A}}=0^{\circ}\right.$ to $+70^{\circ} \mathrm{C}$; see figure 9.2.)

| Characteristic | Symbol | Min. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: |
| $\overline{\mathrm{RD}}, \overline{\mathrm{WR}}, \overline{\mathrm{AS}}$ pulse width | ${ }^{\text {tPW }}$ | 1/2 tc - 15 | 1/2 tc | ns |
| address hold time | ${ }^{\text {t }} \mathrm{AH}$ | 10 | - | ns |
| data set-up time, write cycle | ${ }^{\text {t }}$ ( ${ }^{\text {d }}$ W | 25 | - | ns |
| data hold time, write cycle | ${ }^{\text {t }}$ DHW | 10 | - | ns |
| data set-up tirne, read cycle | ${ }^{\text {t }}$ DSR | 20 | - | ns |
| data hold time, read cycle | ${ }^{\text {t }}$ DHR | 5 | - | ns |
| address valid to $\overline{W R}, \overline{\mathrm{AS}}, \overline{\mathrm{RD}}$ low | tarw | 1/2 tc - 40 | - | ns |



FIGURE 9.2. - LOCAL BUS TIMING DIAGRAM

### 9.5. AC ELECTRICAL SPECIFICATIONS - SYSTEM BUS TIMING

$\left(\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 5 \%, \mathrm{~T}_{\mathbf{A}}=0^{\circ}\right.$ to $+70^{\circ} \mathrm{C}$; see figure 9.3.)

| Characteristic | Symbol | Min. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: |
| $\overline{\text { SDS }}$ pulse width | ${ }^{\text {t }}$ SPW | 60 | - | ns |
| SR/ $\bar{W}, \overline{\text { CS }}, \overline{\text { RS }}$ set-up time | ${ }^{\text {t }}$ SAW | 20 | - | ns |
| SR/W, $\overline{\mathrm{CS}}, \overline{\text { BS }}$ hold after $\overline{\text { SDS }}$ high | ${ }^{\text {t }}$ SAH | 5 | - | ns |
| data set-up time, read cycle | ${ }^{\text {t }}$ SDSR | 20 | - | ns |
| data hold time, read cycle | ${ }^{\text {t }}$ SDHR | 5 | - | ns |
| data set-up time, write cycle | ${ }^{\text {T}}$ 'SDSW | - | 35 | ns |
| data hold time, write cycle | ${ }^{\text {t }}$ SDHW | 10 | 50 | ns |
| $\overline{\text { SDS }}$ low to $\overline{\text { DTACK }}$ low | ${ }^{\text {t DSLDT }}$ | - | 50 | ns |
| SDS high to DTACK high* | ${ }^{\text {I }}$ ' ${ }^{\text {DSHDT }}$ | - | 50 | ns |
| $\overline{\text { SDS }}$ high to $\overline{\mathrm{RQ}}$ high | ${ }^{\text {t }}$ DSHIR |  | 50 | ns |

" DTACK is an open drain output test load include $R_{L}=820 \Omega$ at $V_{C C}$


FIGURE 9.3. - SYSTEM BUS TIMING DIAGRAM

## 9.6. - AC ELECTRICAL SPECIFICATIONS - INSTRUCTION BUS TIMING

$\left(\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 5 \%, \mathrm{~T}_{\mathrm{A}}=0^{\circ}\right.$ to $+70^{\circ} \mathrm{C}$; see figure 9.4.)

| Characteristic | Symbol | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: |
| CLKOUT high to INCYCLE high | ${ }^{\text {I }} \mathrm{NCH}$ | 5 | 15 | ns |
| CLKOUT low to INCYCLE low | ${ }_{1} \mathrm{NCL}$ | 5 | 15 | ns |
| CLKOUT high to address valid | IASW |  | 40 | ns |
| I-BUS address hold | IAHW | 20 | 40 | ns |
| Instruction valid | ${ }^{\text {tIISR }}$ | 20 |  | ns |
| Instruction hold | ${ }_{\text {t } 11 H R}$ | 10 |  | ns |
| CROM data set-up time | ${ }_{\text {t }}$ DSR | tc/2-40 |  | ns |
| CROM data hold time | ${ }^{\text {t }}$ DHR | 5 |  | ns |



FIGURE 9.4. - I-BUS TIMING DIAGRAM

## SECTION 10 <br> PIN ASSIGNMENTS AND MECHANICAL DATA

## 10．1．－PIN ASSIGNMENTS


 74 गी


| 124 昌76 |
| :--- |
| 125 |
| 77 | 125 日77

$1266^{-1}$ 26日78 127 日 79 128 80 129 日81 130 82
1983
10 日 84
11 玉
12日2
13
14 日
15 日
D0 ${ }^{5} 6$
D1 87
D2 8
03 9
D4 10 52 BE B 51自BSO 50ㄹ BS 1 49 BS2 48 A11 47 A 10 46 A9 45 A8 44EBE5／BA 43 BE6／DTACK 42EAD7 41星AD6 40E AD6 39 EAD 38邑AD3 37 AD2 36EAD1 34E $\frac{A D}{1 R O}$ 34 $\frac{\text { BR }}{\text { ARET }}$




TABLE 10-1 PIN ASSIGNMENTS

| A1 | 122 | B11 | B50 | F9 | BE6/DTACK | K2 | D6 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A2 | 120 | C1 | 126 | F10 | AD4 | K3 | D7 |
| A3 | 119 | C2 | 124 | F11 | BE5/BA | K4 | D10 |
| A4 | 117 | C5 | 116 | G1 | 13 | K5 | D13 |
| A5 | 114 | C6 | VSS | G2 | 14 | K6 | D15 |
| A6 | VCC | C7 | 113 | G3 | 12 | K7 | EXTAL |
| A7 | 112 | C10 | BE4 | G9 | AD7 | K8 | R/ $\bar{W}$ |
| A8 | 19 | C11 | BS1 | G10 | AD5 | K9 | $\overline{\text { CS }}$ |
| A9 | 17 | D1 | 128 | G11 | AD6 | K10 | RESET |
| A10 | 16 | D2 | 127 | H1 | D0 | K11 | ADO |
| A11 | BE3 | D10 | BS2 | H2 | D1 | L1 | D5 |
| B1 | 125 | D11 | A11 | H10 | AD2 | L2 | D8 |
| B2 | 123 | E1 | 131 | H11 | AD3 | L. 3 | D9 |
| B3 | 121 | E2 | 130 | J1 | D2 | L4 | D11 |
| B4 | 118 | E3 | 129 | J2 | D4 | L5 | D14 |
| B5 | 115 | E9 | A10 | J5 | D12 | L6 | CLKOUT |
| B6 | 110 | E10 | A9 | J6 | VSS | L7 | XTAL |
| B7 | 111 | E11 | A8 | $J 7$ | VCC | 18 | $\overline{\text { DS }}$ |
| B8 | 18 | F1 | 15 | J10 | IRO | L9 | SR/W |
| B9 | INCYCLE | F2 | 10 | $\mathrm{J11}$ | AD1 | L10 | SDS |
| B10 | HALT | F3 | 11 | K1 | D3 | L11 | $\overline{R S}$ |

## 10.2. - PACKAGE DIMENSIONS




## SECTION 11

## ORDERING INFORMATION

| Package Type | Temperature Range | Part Number |
| :---: | :---: | :---: |
| Plastic DIL | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | TS68930CP |
| P Suffix | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | TS68930VP |
| Ceramic DIL | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | TS68930 CC |
| C Suffix | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | TS68930VC |
| LCCC | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | TS68931CE |
| E Suffix | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | TS68931VE |
| PGA | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | TS68931CR |
| R Suffix |  |  |

As the TS68930 is a programmable circuit, a special ordering procedure has to be used. In order to get information about this procedure as well as the customer ordering sheet, please contact our sales representatives.

## FEATURES

Versions available for: VAX - VMS, UNIX, ULTRIX PC/MS-DOS - ISM PC, XT, AT$\square$ Macro Definition and Macro Call
$\square$ Conditional Assembly
$\square$ Simulation File Generation
$\square$ Data Memory File Generation
$\square$ Multiple Output Format Generation
$\square$ High Level Language Loop Facility
$\square$ Powerful Expression Facility
A DSP program has as one of its main objectives the most rapid execution possible. This goal can easily be met with the TS68930 DSP due to its 32-bit instructions and 3 data-bus structure which allow implementation and execution of sophisticated algorithms at maximum speeds. However, a DSP program must also have the characteristics of any other program. It must be fast to develop, easy to read, and simple to check. The TS68930/68931 Macro-Assembler has been developed with these goals in mind.

The TS68930/68931 Macro-Assembler (PSIMAC) is currently available for the VAX/VMS, VAX/UNIX, uVAXIULTRIX, and the IBM PC-XT/AT MS/PC-DOS operating systems. The PC configuration requires a
minimum of 640 Kb of RAM and a hard disk.

Assembly language is a computer-oriented language for writing programs, consisting of symbolic instructions and assembler directives. In assembly instructions, the user assigns symbolic addresses to memory locations and specifies instructions by means of symbolic (mnemonic) operation codes. The user specifies instruction operands by means of symbolic addresses and numbers.

Assembler directives control and process of making a machine language program from the assembly language program, placing data in the program and assigning symbols to values to be placed in the program. Assembler directives that place data in memory locations allow the user to assign symbolic addresses to those locations. Other advantages are the use of expressions as operands and the use of decimal numbers in expressions.

Conditional assembly allows the user to have more flexible programs.

Macro calls provide the means to create a macro language that is capable of calling source statements from other locations within the program. A macro call fetches the source statements defined by the macro and substitutes them for the macro as if they had been written in that location in the program. The obvious advantage to using macro code is that less source code must be written, and this in turn means that the programs become easier to read and debug. In addition, macros are executed faster than a comprable absolute code routine because no branching is involved.

## FEATURES

$\square$ Version Available for VAX-VMS and IBM PC-XT/AT
$\square 1000$ Instructions Per Second on a VAX Computer
$\square$ Step by Step Execution
$\square$ Break-Point on Value or Address
$\square$ Trace
$\square$ Access to All Internal Registers and Memories
$\square$ File-Associated I/O Simulation of Conventional Peripherals Connected to the DSP
$\square$ Force Contents of DSP Memories
$\square$ Detailed Help Function
The TS68930 Functional Simulator (PSIMUL) is a software program that simulates the internal operation of the TS68930 DSP for effective software development and program verification in non-realtime. Use of the Functional Simulator allows development and debug
ging of TS68930 software without the requirement of hardware.

The TS68930 Functional Simulator is currently available for the VAX (VMS) and IBM PC-XT/AT. The PC configuration requires a minimum of 640 Kb of RAM and a hard disk.

The simulator uses a coded form of the TS68930 DSP object code produced by the TS68930 MacroAssembler. Simulation of A/D Converters, D/Converters, and other conventional peripherals is accomplished using associated input and output files.

All internal registers and memories of the TS68930 can be modified during a simulation session. During execution of the program, the internal registers and memories of the simulated TS68930 are modified as the host computer interprets each instruction. Simple or high level breakpoints may be used to suspend execution at a selected point in the program so that the internal registers and memories can be inspected and/or modified.

On-line help with the simulator commands is available by entering a simple HELP command.

PSILIB

## FEATURES

Multiplication/Accumulation Routines
Operations on Complex Numbers
$\square$ Double Precision Shifts (32-bit Word)DSP Functions: Real, Complex and Adaptive Complex FIR
Biquadratic Filter Routine
Autocorrelation Routine
Lattic Filter Routine
Fast Fourier Transforms: Butterfly
8 -Point FFT
64-Point FFT
Arithmetic Functions: Normalization and Denormalization
$32 \times 32$ Multiplication
Square Root
Division and Inversion
Rectangular to Polar Coordinates
Sine and Cosine of an Angle
Macros, Modules and Hints for DSP Software Development

The TS68930/68931 DSP Module Library contains the major DSP routines required in the implementation of the algorithms used in DSP applications. These routines and macros were all written in TS68930/1 source code and can readily be incorporated into the users program.

The DSP Module Library (PSILIB) is available for the IBM PC, XT, AT and VAX-VMS (1600 BPI magnetic tape) as well as in printed form (publication no. 4430225).

## FEATURES

$\square$ Full Speed TS68930/68931 Emulation (160 ns)Step by Step ExecutionSimple and High Level Breakpoints68000 Based MonitorLine Assembler and Disassembler
$\square$ Program Down-loading from VAX, IBM PC-XT/AT or HDS-PSIProgram RAM of $2 \mathrm{~K} \times 32$Read and Modify all Registers and Memories of the DSPTwo RS232 Serial Links for Terminal, Host or Printer

## DESCRIPTION

The TS68930/68931 Evaluation and Emulation Board (EVAPSI) is a powerful-stand-alone development tool intended for the evaluation of the TS68930/1 DSP. The EVAPSI board has been designed to be compatible with the Macro-Assembler, Functional Simulator and Hardware Development System (HDS-PSI) development tools. The EVAPSI allows full application development and implementation.

The 68000 based interactive monitor features a menudriven display and also supports a Line Assembler and Disassembler-as well as Communication Software enabling Uplink/Downlink with VAX, IBM PC or HDS-PSI configured as hosts. All software required for operation of the EVAPSI is resident within 4 on-board EPROMs.


Figure 1. EVAPSI

The EVAPSI board offers two probes for connection to the target application:

- One 85-pin PGA probe for TS68931 emulation
- One 48-pin DIP probe for TS68930 emulation

A $2 \mathrm{~K} \times 16$ battery backed-up CMOS RAM board is also available for use with the EVAPSI to facilitate uploading/downloading of Program and Coefficient Memory.

The EVAPSI board is an excellent low-cost tool for software development, debugging, and emulation of the TS68930/68931.

HDS - PSI



## EMULATION - LOGIC ANALYSIS FOR

TS68930: MCU Version
(1.28K Prog. ROM, 512 Coef.)

TS68931: MPU Version
(64K External Prog. memory)

## MULTIPROCESSING

- up to 4 emulators board and 4 dedicated logic analysers


## MULTIUSER:

- up to 4 Independent emulation/logic analysis station


## USER-FRIENDLY USER INTERFACE

- Menu driven
- Symbolic debugging
- Resident Line assembler with full screen editor
- Controlled by standard terminals or IBM - PC hosted
- Direct link to PROM programmer
- Battery backup of configurations (breakpoints, mode,...)


## EMULATION FEATURES

- Full speed (Tcyc $=160 \mathrm{~ns})$


## EMULATION FEATURES (cont'd)

- 64k Program memory
- 4k External data memory, mapping on a word basis
- 20 simple breakpoints (break at ADRESS 1)
- 8 complex breakpoints (break after N ADR. 1 followed by M ADR.2)
- Pseudo real time trace of internal registers without perturbing execution


## LOGIC ANALYSER

- Realtime trace ( 2 k depth, 95 bits)
- Synchronous on D.S.P. busses
- Asynchronous on D.S.P. system bus and on 15 external inputs.
- Triggering conditions:
- on program adress in conjunction with complex conditions ( N times Adr. 1 followed by M times Adr.2)
- on local data bus value
- on external branch D.S.P. inputs configurations
- on external inputs configurations
- on start of mailbox exchange
- Before, after and Window triggering
- Time measurement function


## FEATURES

Analog Interface for use with TS68930/1 DSPFront End Circuit Designed To Implement High Speed Voice-Grade Modems up to 19200 bpsTwo-Channel DAC for Transmit and EchoCancelling SignalsProgrammable Attenuation of 22 dB in 2 Db stepsProgrammable Low-Pass, Band-Pass, and BandReject FiltersContinuous-Time Anti-Aliasing and Smoothing Filters$\square$ Programmable Gain Amplifier of 0-46.5 dB in 1.5 dB steps

Carrier Level Detector with Programmable ThresholdIndependent Tx and Tx Clock Generators Using DPLLsTelephone Line Interface

## DESCRIPTION

The EVM MAFE is an Analog Front End evaluation board for use with the TS68930/1 DSP and development tools. The EVM MAFE is based on the Modem Analog Front End chip set TS68950, 68951, 68952. The


Figure 1. EVM MAFE

MAFE chip set interfaces directly to the DSP via its 8 -bit bus using the TS68930/1 mailbox protocol.

The EVM MAFE offers a very simple and straightforward means of interfacing the TS68930/1 to analog signals. It is especially well suited for development and debugging of modem applications designed to meet CCITT V.22, V.26, V.27, V.29, V. 32 and V. 33 recommendations as well as the Bell 212A, 208 and 209 standards.

## FEATURES

$\square$ Plug and function compatible to TS68930Include program and coefficient REPROM'sCapacity of the program REPROM memory is 2K.32bit words as compared with 1.28K. 32bit for the TS68930 versionCapacity of the coefficient REPROM memory is 512.16 bit wordsHeight of the module is 68 mm above the DIL-48 socket on the applicationVertical and horizontal (bended) versionsCompatible with the use of a crystal on the input pins EXTAL and XTAL, or an external clock on the input pin EXTALThe 5 -Volt supply for the module is either provided on the DIL-48 socket of the target application or by an external power supplyThe average power consumtion with all REPROMs on-board is typically 3 watts

## DESCRIPTION

The PSI-REPROM module (TS68930/31 support tools) is a high performance board which permits the replacement of the TS68930 (DSP ROM version) by the TS68931 (DSP ROMLESS version) including external coefficient and program REPROM memories.

## BENEFITS

- Useful during prototyping
- Advantage of using the PSI REPROM module is to be able to develop and test software before ordering the final TS68930 masked-version
- Another advantage is to be able to develop lowquantity applications, eliminating masking costs
- Design to physically occupy the same board surface areas as the TS68930


NOTE:
The REPROMs used are manufactured by CYPRESS, 2Kx8bit, reference CY7C291-35WC.
They are programmable on Data I/O equipment with the Code "EEAF". The programming is totally taken care of by the Thomson HDS PSI development system or the Thomson EVAPSI emulator board. The developed program will be loaded from the Data I/O by use of the monitor menu "PROG".

Figure 2. PSI-REPROM Module Layout


## DATA SHEET

The TS68950 is a transmit (Tx) analog front-end circuit designed to implement high speed voice-grade modems up to 19200 bps according to the CCITT V.22, V.26, V.27, V.29, V. 32 and V. 33 recommendations or the BELL 212A, 208 and 209 standards. This circuit is particularly suited to work with the TS68951 receive ( Rx ) analog front-end circuit, the TS68952 clock generator and the TS68930/31 digital signal processors (DSPs).

Main features

- Two-channel digital to analog converter (DAC) for Tx and echocancelling signals.
- 6th-order low-pass filter (switched-capacitor filter with output continuous-time smoothing cell).
- Programmable attenuation over a 22 dB range with 2 dB steps.
- Direct interface with MPU standard 8 bit bus.


## CMOS

MODEM TRANSMIT ANALOG INTERFACE

## CASE CB-68



P SUFFIX PLASTIC PACKAGE

ALSO AVAILABLE C SUFFIX
CERAMIC PACKAGE
J SUFFIX
CERDIP PACKAGE

PIN ASSIGNMENT



BLOCK DIAGRAM

| Name | No. | Function |
| :---: | :---: | :---: |
| D5-D7 | 1-3 | 8 bit data bus inputs giving access to Tx, estimated echo, control and address registers. (With pins 20-24). |
| $\overline{\mathrm{E}}$ | 4 | Enable input. Data are strobed on the positive transitions of this input. |
| $\mathrm{R} / \overline{\mathrm{W}}$ | 5 | Read/write selection input. Internal registers can be written when $\mathrm{R} / \overline{\mathrm{W}}=0$. Read mode is not used. |
| $\overline{\mathrm{CSO}}-\mathrm{CS} 1$ | 6-7 | Chip select inputs. The chip set is selected when $\overline{\mathrm{CSO}}=0$ and $\mathrm{CS} 1=1$. |
| RSO-RS1 | 8-9 | Register select inputs. Used to select D/A input registers or control/address registers in the write mode. |
| DGND | 10 | Digital ground $=0 \mathrm{~V}$. All digital signals are referenced to that pin. |
| TEST | 11 | Test input. Used to reduce testing time. That pin must be connected to DGND in all applications. |
| V- | 12 | Negative power supply voltage $=-5 \mathrm{~V} \pm 5 \%$ |
| AGND | 13 | Analog ground $=0 \mathrm{~V}$. <br> Reference point for analog signals. |
| EXI | 14 | Programmable analog input tied to filter or attenuator input according to the RC4 register content. |
| ATO | 15 | Analog transmit output. |
| EEO | 16 | Analog echo cancelling output. |
| V+ | 17 | Positive power supply voltage: $+5 \mathrm{~V} \pm 5 \%$. |
| CLK | 18 | 1.44 MHz clock input. Used for internal sequencing. |
| TxCCLK | 19 | Transmit conversion clock input. Must be derived from CLK. |
| DO-D4 | 20-24 | See pins No. 1-3. |

## FUNCTIONAL DESCRIPTION

The TS68950 is a transmit analog interface circuit dedicated to voice-grade MODEMs, telephony and speech applications. The TS68950, the TS68951 (receive analog front-end circuit) and the TS68952 (clock generator) constitute an analog front-end chip set useful for implementation of synchronous MODEMs operating on two or four wires according to the CCITT V.26, V. 26 bis, V.27, V. 27 bis, V. 27 ter and V. 29 recommendations or BELL 208 and 209 standards, or in two wires full-duplex according to CCITT V.22, V. 22 bis or BELL 212A (split band) and CCITT V. 26 ter and V. 32 (echo cancelling).

By receiving digital samples from a DSP like the TS68930/31, the TS68950 delivers two analog signals: the transmitted ( Tx ) signal that will be sent on the line and the estimated echo signal that will be subtracted from the received ( $R x$ ) signal on the TS68951 Rx chip.
The digital Tx and estimated echo samples are converted to analog during the low state and the high state of the TxCCLK clock, respectively.

MAIN FUNCTIONS (See block diagram)

- 12 bit digital to analog converter multiplexed on two channels.
- Tx signal sample and hold running with Tx sampling frequency TxCCLK.
- Tx low-pass filter with continuous-time smoothing.
- Programmable attenuator from 0 to -22 dB with 2 dB steps.
- Estimated echo sample and hold running with $T_{x}$ sampling frequency TxCCLK.


## DSP INTERFACE SIGNALS

The TS68950 interfaces to the signal processor via an 8 bit data bus (only used in writing mode), two chip select lines, two register select lines, a read/ write line and an enable line.

Data bus (D0-D7) - The write only data lines allow the transfer of data from the DSP to the TS68950. Input buffers are high-impedance devices.
Enable ( $\overline{\mathrm{E}})$ - The enable pulse $(\overline{\mathrm{E}})$ is the basic timing signal that is supplied to the TS68950. All the other signals are referenced to the leading and trailing edges of the $\bar{E}$ pulse.

Read/Write $(R / \bar{W})$ - This signal is generated by the DSP to control the direction of data transfers on the data bus. A low level state on the TS68950 read/ write line enables the input buffers and data is transferred from the DSP to the TS68950 on the $\bar{E}$ signal if the circuit has been selected. The device is unselected when a high level signal is applied to the $R / \bar{W}$ pin.
Chip Select ( $\overline{\mathrm{CSO}}, \mathrm{CS} 1$ ) - These two input signals are used to select the chip. $\overline{\mathrm{CSO}}$ must be low and CS1 must be high for selection of the device. Data transfers are then performed under the control of the enable and $R / \bar{W}$ signals. The chip select lines must be stable for the duration of the $\bar{E}$ pulse.

Register Select (RSO, RS1) - The two register select lines are used to access the different registers inside the chip. For instance these two lines are used in conjunction with the internal control register ARC to select a particular register RC4. The register select lines must be stable when the $\bar{E}$ signal is low.

## CLOCK INTERFACE BETWEEN TS68950 AND TS68952

The TS68950 receives two clock lines from the Clock Generator TS68952.

## Master clock sequencing (CLK)

The typical frequency is 1.44 MHz but the recurrence frequency must be an exact multiple of the terminal clock frequency. The Tx DPLL included in the clock generator circuit (TS68952) operates by adding or subtracting pulses to a 2.88 MHz internal clock. This corresponds to phase leads or phase lags of about 350 ns duration. To ensure correct device operation, clock synchronization must be done immediately after the negative-going transition of TxCCLK clock.


## Transmit Conversion Clock (TxCCLK)

The conversion clock TxCCLK must be derived from the master clock CLK. Three nominal values are possible: $9.6 \mathrm{kHz}, 8 \mathrm{kHz}$ and 7.2 kHz .9 .6 kHz is the highest allowable frequency. To run properly the TxCCLK clock must be a submultiple of CLK/5:

## TxCCLK $\times 5 \times \mathbf{N}=$ CLK (with $\mathbf{N}$ integer)

This is ensured when using the TS68952 clock generator.
The sampling clock of the switched capacitor filter section is obtained by dividing the CLK frequency by five and performing internal synchronization on the leading edges of TxCCLK.
The Tx samples are converted from digital to analog during the low state of TxCCLK. The estimated echo samples are converted during the high state of TxCCLK.

## INTERNAL CONTROLS

## Power-on

The chip contains internal power-on reset logic to initialize the RC4 control register in order to avoid undesirable signal transmission on the telephone line.

## Internal addressing

| RS0 | RS1 | Access | $\mathbf{3 2 0}$ ns cycle <br> number |
| :---: | :---: | :--- | :---: |
| 0 | 0 | TR1 transmitted sample register | 2 |
| 0 | 1 | TR2 estimated echo sample <br> register | 2 |
| 1 | 0 | ARC address register | 1 |
| 1 | 1 | RC4 control register (if addressed <br> by ARC) | 1 |

## Sample registers (TR1 and TR2)

TR1 is the transmitted sample register and TR2 the estimated echo sample register. TR1 and TR2 store two's complement 12 bit data (DACO to DAC11). As indicated below, writing each sample requires two cycles.

|  | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| First cycle | DAC | $\begin{array}{\|c\|} \hline \text { DAC } \\ 2 \end{array}$ | $\begin{gathered} \hline \text { DAC } \\ 1 \\ \hline \end{gathered}$ | $\begin{gathered} \mathrm{DAC} \\ 0 \end{gathered}$ | X | $\times$ | X | X |
| Second cycle | DAC | $\begin{array}{\|c\|} \hline \text { DAC } \\ 10 \end{array}$ | $\begin{gathered} \text { DAC } \\ 9 \end{gathered}$ | $\begin{gathered} \text { DAC } \\ 8 \end{gathered}$ | $\begin{gathered} \mathrm{DAC} \\ 7 \end{gathered}$ | $\begin{gathered} \text { DAC } \\ 6 \end{gathered}$ | $\begin{gathered} \hline \text { DAC } \\ 5 \end{gathered}$ | $\begin{gathered} \text { DAC } \\ 4 \end{gathered}$ |

An internal flip-flop is used to select the first or the second byte. It advances one count on the positivegoing edge of the $\overline{\mathrm{E}}$ pulse when the sample registers are selected ( $\overline{\mathrm{CSO}}=0, \mathrm{CS} 1=1$ and RSO $=0$ ). When the sample registers are disabled, the latch is reset on any $\bar{E}$ positive-going edge. Both TR1 and TR2 registers are sampled by the DAC on the falling edge of TxCCLK. Therefore their contents must remain stabie during this edge.

## Control register (RC4)

The RC4 control register has two different functions. Its four most significant bits give the transmit attenuator gain following the table below.

D7 D6 D5 D4 D3 D2 D1 D0 RC4 REGISTER

| ATT | ATT | ATT | ATT | - | EM2 | EM1 | - |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 4 | 3 | 2 | 1 |  |  |  |  | Attenuation (dB) |
| 0 | 0 | 0 | 0 |  |  |  |  | 0 |
| 0 | 0 | 0 | 1 |  |  |  |  | 2 |
| 0 | 0 | 1 | 0 |  |  |  |  | 4 |
| 0 | 0 | 1 | 1 |  |  |  |  | 6 |
| 0 | 1 | 0 | 0 |  |  |  |  | 12 |
| 0 | 1 | 0 | 1 |  |  |  |  | 12 |
| 0 | 1 | 1 | 0 |  |  |  |  | 16 |
| 0 | 1 | 1 | 1 |  |  |  |  | 16 |
| 1 | 0 | 0 | 0 |  |  |  |  | 18 |
| 1 | 0 | 0 | 1 |  |  |  |  | 20 |
| 1 | 0 | 1 | 0 |  |  |  |  | 12 |
| 1 | 0 | 1 | 1 |  |  |  |  | 22 |
| 1 | 1 | 0 | 0 |  |  |  |  | 10 |
| 1 | 1 | 0 | 1 |  |  |  |  | Infinite |
| 1 | 1 | 1 | 0 |  |  |  |  | Infinite |
| 1 | 1 | 1 | 1 |  |  |  |  | Infinite |

Depending on the EM1 and EM2 states in the RC4 register, the programmable analog input (EXI) can be connected to the filter input or to the transmit attenuator input.

D7 D6 D5 D4 D3 D2 D1 D0 RC4 REGISTER

| ATT | ATT | ATT | ATT |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :--- |
| 4 | 3 | 2 | 1 | - |  |  | - | EM2 |
| EM1 INPUT |  |  |  |  |  |  |  |  |$|$| EXI |  |
| :--- | :--- |
|  |  |
|  |  |
|  |  |
|  |  |
| 0 | 0 |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |

Following power-up, all RC4 bits are preset at one, EXI input is disabled and the transmit signal is cancelled.

DO and D3 bits are not used in the RC4 register.

## Address register (ARC)

The address register stores 3 bits (D5, D6 and D7). Among the 8 possible addresses, only one is used inside the TS68950 (RC4 address).

$$
\begin{array}{llllllll}
\text { D7 } & \text { D6 } & \text { D5 } & \text { D4 } & \text { D3 } & \text { D2 } & \text { D1 } & \text { D0 }
\end{array}
$$

RC 4


X: don't care

The address of the ARC register is automatically increased by one each time the control register is accessed. This allows indirect or cyclical addressing to RC4.

## EEO OUTPUT WAVEFORM

The EEO output is not valid during $\mathrm{S} / \mathrm{H}$ sampling. The outp thesents at this time the $\mathrm{S} / \mathrm{H}$ offset voltage.
This offset voltage appears at the 24th CLK period after rise transition of TxCCLK and disappears at the 31th.


## MAXIMUM RATINGS

| Rating | Symbol | Value | Unit |
| :---: | :---: | :---: | :---: |
| DGND digital ground to AGND analog ground |  | -0.3 to +0.3 | V |
| $\mathrm{V}^{+}$supply voltage to DGND or AGND ground |  | -0.3 to +7 | V |
| $\mathrm{V}^{-}$supply voltage to DGND or AGND ground |  | -7 to +0.3 | V |
| Voltage at any digital input or output | $V_{1}$ | \%GND -0.3 to $\mathrm{V}^{+}+0.3$ | V |
| Voltage at any analog input or output | $V_{\text {in }}$ | $v^{-}-0.3$ to $V^{+}+0.3$ | $\checkmark$ |
| Analog output current | Iout | -10 to +10 | mA |
| Power dissipation | $P_{\text {tot }}$ | 500 | mW |
| Operating temperature range | ${ }^{\text {amb }}$ | 0 to +70 | ${ }^{\circ} \mathrm{C}$ |
| Storage temperature range | ${ }^{\text {tstot }}$ | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| Pin temperature (soldering 10 s. ) | ${ }^{\text {tsold }}$ | $+260$ | ${ }^{\circ} \mathrm{C}$ |

Stresses above those listed under "Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sec-
tions of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. Standard CMOS handling procedures should be employed to avoid possible damage to device.

ELECTRICAL OPERATING CHARACTERISTICS

| Characteristic | Symbol | Min | Typ | Max |
| :--- | :---: | :---: | :---: | :---: |
| Positive Supply Voltage | $\mathrm{V}^{+}$ | 4.75 | 5 | 5.25 |
| Negative Supply Voltage | $\mathrm{V}^{-}$ | -5.25 | -5.0 | -4.75 |
| $\mathrm{~V}^{+}$Operating current | $1^{+}$ | - |  | V |
| $\mathrm{V}^{-}$Operating current | $\mathrm{I}^{-}$ | -15 |  | mA |

## D.C. AND OPERATING CHARACTERISTICS

Unless otherwise noted, electrical characteristics are specified over the operating range. Typical values are given for $\mathrm{V}^{+}=+5 \mathrm{~V}, \mathrm{~V}^{-}=-5 \mathrm{~V}$ and $\mathrm{t}_{\mathrm{amb}}=25^{\circ} \mathrm{C}$.

DIGITAL INTERFACE

| Parameter | Symbol | Min | Typ | Max | Unit |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Input low level voltage | $\mathrm{V}_{\mathrm{IL}}$ |  |  | 0.8 | V |
| Input high level voltage | $\mathrm{V}_{\mathrm{IH}}$ | 2.2 |  |  | V |
| Input low level current <br> DGND $<\mathrm{V}_{1}<\mathrm{V}_{\text {ILmax }}$ | $\mathrm{I}_{\mathrm{IL}}$ | -10 |  | 10 | $\mu \mathrm{~A}$ |
| Input high level current <br> $\mathrm{V}_{\mathrm{IH} \text { min }}<\mathrm{V}_{\mathrm{I}}<\mathrm{V}^{+}$ | $\mathrm{I}_{\mathrm{IH}}$ | -10 |  | 10 | $\mu \mathrm{~A}$ |

## ANALOG INTERFACE, EXI PROGRAMMABLE INPUT

| Parameter | Symbol | Min | Typ | Max | Unit |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Input voltage swing | $\mathrm{V}_{\mathrm{in}}$ | -2.5 |  | +2.5 | V |
| Input current <br> (Input Tx filter selected) | $\mathrm{I}_{\mathrm{in}}$ | -10 |  | +10 | $\mu \mathrm{~A}$ |
| Input capacitance <br> (Input ATT selected) <br> $\mathrm{f}<50 \mathrm{kHz}$ <br> $\mathrm{f}>50 \mathrm{kHz}$ | $\mathrm{C}_{\mathrm{in}}$ |  |  |  |  |
| Input resistance <br> (Input ATT selected) |  |  |  | 50 | pF |

ANALOG INTERFACE, ATO TRANSMIT OUTPUT

| Parameter | Symbol | Min | Typ | Max | Unit |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Output DC offset | $\mathrm{V}_{\mathrm{oS}}$ | -250 |  | +250 | mV |
| Load capacitance | $\mathrm{C}_{\mathrm{L}}$ |  |  | 50 | pF |
| Load resistance | $\mathrm{R}_{\mathrm{L}}$ | 1200 |  |  | $\Omega$ |
| Output voltage swing <br> $\mathrm{R}_{\mathrm{L}}>1200 \Omega$ <br> and $\mathrm{C}_{\mathrm{L}}<50 \mathrm{pF}$ | $\mathrm{V}_{\text {out }}$ | -2.5 |  | +2.5 | V |
| Output resistance |  |  |  |  |  |

ANALOG INTERFACE, EEO ESTIMATED ECHO OUTPUT

| Parameter | Symbol | Min | Typ | Max | Unit |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Output DC offset | $\mathrm{V}_{\mathrm{os}}$ | -100 |  | +100 | mV |
| Load capacitance | $\mathrm{C}_{\mathrm{L}}$ |  |  | 50 | pF |
| Load resistance | $\mathrm{R}_{\mathrm{L}}$ | 10 |  |  | $\mathrm{k} \Omega$ |
| Output voltage swing <br> $\mathrm{R}_{\mathrm{L}}>10 \mathrm{k} \Omega$ and <br> $\mathrm{C}_{\mathrm{L}}<50 \mathrm{pF}$ | $\mathrm{V}_{\text {out }}$ | -2.5 |  | +2.5 | V |
| Output resistance |  |  |  |  |  |

## DAC TRANSFER CHARACTERISTICS

| Parameter | Symbol | Min | Typ | Max | Unit |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Converter resolution |  |  | 12 |  |  |
| Nominal output peak to peak amplitude | $V_{\text {out }}$ (max) |  | 5.0 |  |  |
| Least significant bit amplitude | LSB |  | 1.2 |  | mV |
| Integral linearity error |  | -1 |  | +1 | LSB |
| Differential linearity error |  | -0.7 |  | +0.7 | LSB |

TRANSMIT FILTER TRANSFER CHARACTERISTICS (see annexe 1)

| Parameter | Symbol | Min | Typ | Max | Unit |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Absolute passband gain at 1 kHz | $\mathrm{G}_{\mathrm{AR}}$ |  | 0 |  | dB |
| Gain relative to gain at 1 kHz <br> without $\sin \mathrm{x} / \mathrm{x}$ correction of DAC sampling <br> Below 3100 Hz <br> $3200 ~ H z$ | $\mathrm{G}_{\mathrm{RR}}$ |  |  |  |  |
| 4000 Hz |  |  |  |  |  |
| 5000 Hz to 12000 Hz |  |  |  |  |  |
| 12000 Hz and above |  | -0.5 |  | 0.2 | dB |
| Absolute delay |  | -3 |  | -36 | dB |
| 600 Hz to 3000 Hz |  |  |  | -46 | dB |

## ATTENUATOR TRANSFER CHARACTERISTICS

| Parameter | Symbol | Min | Typ | Max | Unit |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Absolute gain at 0 dB nominal value | $\mathrm{A}_{T T}$ |  | 0 |  | dB |
| Attenuation relative to nominal value | $\mathrm{R}_{\mathrm{AT}}$ | -5.0 |  | +0.5 | dB |
| Maximum attenuation | $\mathrm{B}_{\mathrm{AT}}$ | 40 |  |  | dB |

GENERAL TRANSFER CHARACTERISTICS (from DATA BUS to ATO)

| Parameter | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ATO absolute gain at 1 kHz | $\mathrm{G}_{\mathrm{AX}}$ | $-0.5$ | 0 | $+0.5$ | dB |
| ATO psophometric noise |  |  |  | 100 | $\mu \mathrm{V}$ |
| ATO positive power supply rejection ratio. $\begin{aligned} & \mathrm{V}_{\mathrm{ac}}=200 \mathrm{mVpp} \\ & \mathrm{f}=1 \mathrm{kHz} \end{aligned}$ |  |  | 40 |  | dB |
| ATO negative power supply rejection ratio. $\begin{aligned} & \mathrm{V}_{\mathrm{ac}}=200 \mathrm{mVpp} \\ & \mathrm{f}=1 \mathrm{kHz} \end{aligned}$ |  |  | 40 |  | dB |
| Signal to harmonic distorsion ratio (psophometric band) |  | 60 |  |  | dB |

GENERAL TRANSFER CHARACTERISTICS (from DATA BUS to EEO)

| Parameter | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| EEO absolute gain at 1 kHz | $\mathrm{G}_{\text {AX }}$ | -0.5 | 0 | + 0.5 | dB |
| EEO psophometric noise |  |  |  | 100 | $\mu \mathrm{V}$ |
| EEO positive power supply rejection ratio. $\begin{aligned} & \mathrm{V}_{\mathrm{ac}}=200 \mathrm{mVpp} \\ & \mathrm{f}=1 \mathrm{kHz} \end{aligned}$ |  |  | 40 |  | dB |
| EEO negative power supply rejection ratio. $\begin{aligned} & \mathrm{V}_{\mathrm{ac}}=200 \mathrm{mVpp} \\ & \mathrm{f}=1 \mathrm{kHz} \end{aligned}$ |  |  | 40 |  | dB |

BUS TIMING CHARACTERISTICS (See Notes 1 and 2)

| Ident number | Characteristic | Symbol | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | Cycle time | ${ }^{\text {chey }}$ | 320 |  | ns |
| 2 | Pulse width, $\bar{E}$ low level | ${ }^{\text {t WEL }}$ | 180 |  | ns |
| 3 | Pulse width, $\overline{\mathrm{E}}$ high level | ${ }^{\text {t WEH }}$ | 100 |  | ns |
| 4 | Clock rise and fall time | $t_{r}, t_{f}$ |  | 20 | ns |
| 5 | Control signal hold time | ${ }^{\text {tHCE }}$ | 10 |  | ns |
| 6 | Control signal set-up time | ${ }^{\text {t }}$ SCE | 40 |  | ns |
| 7 | Input data set-up time | ${ }^{\text {t }}$ SDI | 120 |  | ns |
| 8 | Input data hold time | ${ }^{\text {t }} \mathrm{HDI}$ | 10 |  | ns |



FIGURE 1 - BUS TIMING

## Notes :

1. Voltage levels shown are $\mathrm{VL}<0.4 \mathrm{~V}, \mathrm{VH}>2.4 \mathrm{~V}$, unless otherwise specified.
2. Measurement points shown are 0.8 V and 2.2 V , unless otherwise specified.

CLOCK TIMING CHARACTERISTICS

| Ident <br> number | Characteristic | Symbol | Min | Typ | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: | :---: |
| 1 | CLK clock period | $P_{C}$ |  | 695 |  | ns |
| 2 | CLK phase leading clock period | $\mathrm{P}_{\mathrm{CL}}$ |  | 348 |  | ns |
| 3 | CLK low level width | $\mathrm{t}_{\mathrm{WCL}}$ | 150 |  |  | ns |
| 4 | CLK high level width | $\mathrm{t}_{\mathrm{WCH}}$ | 150 |  |  | ns |
| 5 | CLK rise and fall time | $\mathrm{t}_{\mathrm{RC}}, \mathrm{t}_{\mathrm{FC}}$ |  |  | 100 | ns |
| 6 | TxCCLK rise and fall time | $\mathrm{t}_{\mathrm{RT}}, \mathrm{t}_{\mathrm{FT}}$ |  |  | 100 | ns |
| 7 | TxCCLK delay time | $\mathrm{t}_{\mathrm{DC}}$ | 20 |  | 130 | ns |



FIGURE 2 - CLOCK TIMING


TRANSMIT LOW-PASS FILTER TYPICAL RESPONSE AND LIMITS CHART



TRANSMIT LOW-PASS FILTER TYPICAL GROUP DELAY AND LIMITS CHART

APPENDIX 1




## DATA SHEET

The TS68951 is the receive section of a MODEM analog front-end. The MODEM consists of TS68950/51/52 analog front-end chip sets and TS68930/31 digital signal processor; it is able to run voice-grade applications, which conforms to CCITT V.22/BIS, V.26/TER, V.27, V.29, V. 32 and V. 33 recommendations as well as BELL 212A, 208 and 209 standards.

## Main features

- Programmable band-pass filter.
- Back channel rejection filter (selected by programming)
- Reconstruction filter (selected by programming)
- Continuous-time anti-aliasing and smoothing filters
- Programmable gain amplifier (from 0 dB to 46.5 dB with 1.5 dB steps)
- 12 bit A/D converter with asynchronous multiplexing of two plesiochronous channels (one channel for echo cancellation)
- Carrier level detector with programmable threshold.
- Digital interface: 8 bit bi-directional data bus, 6 bit control bus.
- Dual power supplies +5 V and -5 V
- Designed to operate with TS68950 transmit unit and TS68952 clock generator.




## PIN ASSIGNMENT

D5
D6
D7


PIN DESCRIPTION

| Name | No. | Description |
| :---: | :---: | :---: |
| D5-D7 | 1.3 | Data bus |
| $\overline{\mathrm{E}}$ | 4 | Enable input. Enables selection inputs. Active on a low level for read operation. Active on a positive edge for write operation. |
| R/W | 5 | Read/write Selection input. Read operation is selected on a high level. Write operation is selected on a low level. |
| $\overline{\mathrm{CSO}}-\mathrm{CS} 1$ | 6-7 | Chip select inputs. The chip set is selected when $\overline{\mathrm{CSO}}=0$ and CS1 $=1$. |
| RSO-RS1 | 8-9 | Register select inputs. Select the register involved in a read or write operation. |
| DGND | 10 | Digital ground. All digital signals are referenced to this pin. |
| EEI | 11 | Estimated echo input. When operating in echo cancelling mode, this signal is added to the reception bandpass filter output. |
| AGC1 | 12 | Analog input of the automatic gain control amplifier and of the carrier level detector. |
| RFO | 13 | Reception filter analog output. Designed to be connected to AGC1 input through a $1 \mu \mathrm{~F}$ non polarised capacitor. |
| v- | 14 | Negative power supply. $V-=-5 \vee \pm 5 \%$. |
| AGND | 15 | Analog ground. All analog signals are referenced to this pin. |
| RAI | 16 | Receive analog input. Analog input tied to the transmission line. |
| LEI | 17 | Local echo input. Analog input subtracted from the receive anti-aliasing filter output. |
| CD1 | 18 | This pin must be connected to the analog ground through a $1 \mu \mathrm{~F}$ non polarised capacitor, in order to cancel the offset voltage of the carrier level detector amplifier. |
| AGC2 | 19 | This pin must be connected to the analog ground through a $1 \mu \mathrm{~F}$ non polarised capacitor, in order to cancel the offset voltage of the AGC amplifier. |
| V+ | 20 | Positive power supply $\mathrm{V}^{+}=+5 \mathrm{~V} \pm 5 \%$. |
| CLK | 21 | Master clock input. Nominal frequency 1.44 MHz . |
| RxCCLK | 22 | Receive conversion clock. |
| TxCCLK | 23 | Transmit conversion clock. |
| DO-D4 | 24-28 | Data bus. |




## FUNCTIONAL DESCRIPTION

The TS68951 is a receive analog interface for voicegrade MODEM. It is able to perform the receive interface function for three types of synchronous MODEM:

- Four-wire or two-wire half duplex MODEM.
- Two-wire full duplex band-split MODEM.
- Two-wire full duplex echo cancelling MODEM.


## Four-wire or two-wire half duplex MODEM and two-wire band-split MODEM

In these modes of operation, EEI input must be tied to the analog ground. The analog signal treatment of receive input is shown in figure 1.
Programming requirements:

- Band-pass filter cut-off frequencies.
- Back channel rejection filter (presence or absence according to the application).
- SCF1 or SCF2 output as input of CTF2.
- AGC gain.
- Carrier level detector threshold.

The receive samples are coded at RxCCLK rate and can be read from receive register (RR1).

## Two-wire echo cancelling MODEM

This mode of operation uses the full capabilities of the TS68951. The analog treatment of receive input is shown in figure 2. The echo cancelling operation is achieved by means of subtraction of the LEI signal from the output of CTF1 duplexer and addition of the EEI signal to the output of SC1.
After the local echo reduction by the duplexer the resultant signal consists of the receive signal plus
the echo signal generated by the transmission line mismatch: this undesirable signal is then cancelled at the output of the Rx band-pass filter.
Programming requirements:

- Band-pass filter cut-off frequencies.
- SCF1 output as input of S/H2.
- Output of S/H2 as input of SCF3 and output of SCF3 as input of CTF2.
- AGC gain.
- Carrier level detector threshold.

Residual signal samples from $\mathrm{S} / \mathrm{H} 2$ output are coded at TxCCLK rate and can be read from receive register 2 (RR2), hence the signal processor may correlate them with the transmit samples to update the coefficients of the filter that generates the estimated echo.
The receive signal samples are coded at RxCCLK rate and can be read from receive register 1 (RR1).

## FUNCTIONAL SPECIFICATIONS

## Bus and Registers Control

For any operation involving bus and registers, the chip select bits CSO and CS1 must be valid (CSO $=0$ and CS1 = 1).
The seven internal registers are divided in four write only registers and three read-only registers.

## Write operation

There are three control registers (RC3, RC5, RC6) and one address register (ARC) which can be written; but only ARC can be directly addressed. The control registers are indirectly addressed by the word contained in ARC according to table 1.

| Addressed control register | Word contained in ARC |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | D7 | D6 | D5 | D4 | D3 | D2 | D1 | DO |
| RC3 | 0 | 1 | 0 | X | X | X | X | X |
| RC5 | 1 | 0 | 0 | X | X | X | X | X |
| RC6 | 1 | 0 | 1 | X | X | X | X | X |

X: don't care
TABLE 1

When a write operation is selected (refer to table 3) the data present on the bus are strobed on a positive edge of $\bar{E}$ and the content of ARC is incremented.

Note: Addresses of RC3 and RC5 are separated by two increments.

## Read operation

There are two 12 bit receive registers (RR1, RR2) and a 1 bit carrier detector register (CDR).

RR2 contains the coded samples of the residual signal and RR1 the coded samples of the receive signal.

The active bit of CDR is D7: D0 to D6 are forced to 0 .

When the RMS value of CTF2 output is greater than the programmed threshold, bit 7 of CDR is set. The nominal response time of the carrier detector to a signal settlement or removal is 1.78 ms .

When a read operation is selected (refer to table 3) the data are sent to the bus on a low level of $\overline{\mathrm{E}}$; a high level on $\bar{E}$ sets the output bus drivers in a high impedance state.

As the bus has only 8 bits, the content of RR1 or RR2 must be read in two cycles. The four less significant bits are transferred in the first cycle and the eight most significant bits are transferred in the second cycle according to the format, table 2.

|  | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| First cycle | $R R \times 3$ | $R R \times 2$ | $R R \times 1$ | $R R \times 0$ | 0 | 0 | 0 | 0 |
| Second cycle | $R R \times 11$ | $R R \times 10$ | $R R \times 9$ | $R R \times 8$ | $R R \times 7$ | $R R \times 6$ | $R R \times 5$ | $R R \times 4$ |

TABLE 2

An internal latch selects the first or the second byte and is automatically incremented on a positive edge of $\bar{E}$ when one of the receive registers is addressed. This latch is not reset at power-on, so it needs to be
reset before the first read operation: reset occurs on any positive edge of $\bar{E}$ for any operation, provided none of the receive registers is addressed; the first byte is selected when reset.

| $\mathbf{R} / \overline{\mathbf{W}}$ | RSO | RS 1 | Operation |
| :---: | :---: | :---: | :--- |
| 0 | 1 | 1 | Write control register addressed by ARC |
| 0 | 1 | 0 | Write address register (ARC) |
| 1 | 0 | 1 | Read receive register 2 (RR2) (Residual signal sample) |
| 1 | 0 | 0 | Read receive register 1 (RR1) (Receive signal sample) |
| 1 | 1 | 0 | Read carrier detector register (CDR) |

TABLE 3

## RR1 and RR2 output code:

The output code is a 2's complement delivering values from -2048 up to +2047 . Since the converter codes voltage between $-V$ ref and $+V$ ref, the theoretical decision voltage corresponding to code $C$ can be computed as follows:

$$
V_{c}=\frac{2 c+1}{4095} \quad V_{\text {ref }}
$$

where $V_{\text {ref }}$ is the reference voltage of the $A / D$ converter, V ref nominal value is 2.5 V and C is the algebraic value of code $C$.

## Example:

Assume the output code is the hexadecimal value \$8B1; the algebraic value of this code $C=-1871$ therefore $\mathrm{V}_{\mathrm{C}}=-2.283 \mathrm{~V}$.

## CONTROL REGISTERS DESCRIPTION

## Power-on

The control registers are not initialized at power-on;
they must be initialized from program before reading any word from the output registers.

## Register RC3

The content of RC3 sets the - 3 dB cut-off frequencies of SCF1 receive band-pass filter, determines the presence or the absence of SCF2 back channel rejection filter and of SCF3 reconstruction filter, and selects receive signal path to the second filtering section; without echo-cancelling the output of SCF1 or SCF2 is selected; with echo-cancelling the output of $\mathrm{S} / \mathrm{H} 2$ is selected.
The band-pass fiiter consists of a 5th-order elliptic low-pass filter and of a 2 nd order high-pass filter whose cut-off frequencies can be programmed by (LP1, LP2) and (HP1, HP2) respectively, (refer table 4).

The rejection filter is present when REJ bit is high.
The reconstruction filter is present when REC bit is high.
$\mathrm{S} / \mathrm{H} 2$ output is selected when $\mathrm{S} / \mathrm{A}$ bit is high.


## TABLE 4

X: don't care

The content of RC5 sets the gain of the AGC amplifier between 0 dB and 46.5 dB with 1.5 dB steps.

Note: The AGC loop control is performed by the signal processor.

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | DO | RC5 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  |  |  | AGC gain (dB) |
| 0 | 0 | 0 | 0 | 0 | X | X | X | 0 |
| 0 | 0 | 0 | 0 | 1 | x | X | x | 1.5 |
| 0 | 0 | 0 | 1 | 0 | X | X | X | 3 |
| 0 | 0 | 0 | 1 | 1 | x | x | X | 4.5 |
| 0 | 0 | 1 | 0 | 0 | X | X | X | 6 |
| 0 | 0 | 1 | 0 | 1 | x | x | X | 7.5 |
| 0 | 0 | 1 | 1 | 0 | X | X | X | 9 |
| 0 | 0 | 1 | 1 | 1 | x | $x$ | x | 10.5 |
| 0 | 1 | 0 | 0 | 0 | x | x | X | 12 |
| 0 | 1 | 0 | 0 | 1 | x | x | X | 13.5 |
| 0 | 1 | 0 | 1 | 0 | x | x | x | 15 |
| 0 | 1 | 0 | 1 | 1 | x | x | x | 16.5 |
| 0 | 1 | 1 | 0 | 0 | x | x | X | 18 |
| 0 | 1 | 1 | 0 | 1 | x | $x$ | X | 19.5 |
| 0 | 1 | 1 | 1 | 0 | X | X | X | 21 |
| 0 | 1 | 1 | 1 | 1 | x | $x$ | x | 22.5 |
| 1 | 0 | 0 | 0 | 0 | x | x | x | 24 |
| 1 | 0 | 0 | 0 | 1 | $x$ | $x$ | x | 25.5 |
| 1 | 0 | 0 | 1 | 0 | X | $x$ | x | 27 |
| 1 | 0 | 0 | 1 | 1 | $x$ | $x$ | $x$ | 28.5 |
| 1 | 0 | 1 | 0 | 0 | x | $x$ | x | 30 |
| 1 | 0 | 1 | 0 | 1 | $x$ | x | x | 31.5 |
| 1 | 0 | 1 | 1 | 0 | x | $x$ | X | 33 |
| 1 | 0 | 1 | 1 | 1 | $x$ | $x$ | x | 34.5 |
| 1 | 1 | 0 | 0 | 0 | x | x | x | 36 |
| 1 | 1 | 0 | 0 | 1 | x | X | X | 37.5 |
| 1 | 1 | 0 | 1 | 0 | x | x | X | 39 |
| 1 | 1 | 0 | 1 | 1 | $x$ | X | x | 40.5 |
| 1 | 1 | 1 | 0 | 0 | $x$ | X | x | 42 |
| 1 | 1 | 1 | 0 | 1 | x | x | x | 43.5 |
| 1 | 1 | 1 | 1 | 0 | $x$ | x | x | 45 |
| 1 | 1 | 1 | 1 | 1 | X | X | X | 46.5 |

tABLE 5

## Register RC6

The content of RC6 sets the carrier level detector threshold. (Refer to table 6).

The threshold values are grouped by pair; values belonging to each pair have 2.5 dB separation which allows the signal processor to perform software hysteresis.

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | DO | RC6 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  |  |  | Threshold (dBm) |
| 0 | 0 | 0 | X | X | X | X | X | $-29.85$ |
| 0 | 0 | 1 | X | X | X | X | X | $-27.35$ |
| 0 | 1 | 0 | X | X | X | X | X | $-36.65$ |
| 0 | 1 | 1 | X | X | X | $X$ | X | $-34.15$ |
| 1 | 0 | 0 | X | X | X | X | X | $-46.75$ |
| 1 | 0 | 1 | X | X | X | X | X | $-44.25$ |
| 1 | 1 | 0 | X | X | X | X | X | $-46.75$ |
| 1 | 1 | 1 | X | X | X | $X$ | X | -44.25 |

TABLE 6

## X: don't care

## CLOCK

The master clock CLK, the receive conversion clock (RxCCLK) and the transmit conversion clock (TxCCLK) are generated in the TS68952 clock generator. There are three possible frequencies for the conversion clocks: $7.2 \mathrm{kHz}, 8 \mathrm{kHz}$ and 9.6 kHz .
The frequency of RxCCLK and TxCCLK is controlled by two independant Digital Phase Locked Loops (DPLL). TxCCLK can be synchronised on an external Terminal Clock (TxSCLK) or on the Rx bit rate clock ; in these cases 350 ns discrete phase shifts occurs on CLK and TxCCLK synchronously with TxCCLK negative edge with a repetition rate of $600 \mathrm{~Hz}, 800$ Hz or 1000 Hz according to the programmation of RC1 control register in the TS68952.

## AGC and CLD AMPLIFIERS

The AGC consists of two cascaded amplifiers A1 and A2, fig. 3. AC coupling is obtained from C1 and C2 external capacitors. C 2 can be used as an auxiliary input for performing an analog loop located after echo cancellation. The carrier level detector (CLD) amplifier A3 also needs an external capacitor C3.

## A/D CONVERSION

The A/D converter is a 12 bit resolution, 8 bit minimum integral linearity, monotonic converter. The input voltage ranges from -2.5 V to +2.5 V ; and the conversion time is better than $50 \mu \mathrm{~s}$.

## ASYNCHRONOUS MULTIPLEXING

Samples on the output of S/H1 and S/H2 are converted respectively at RxCCLK frequency and TxCCLK frequency. Since RxCCLK and TxCCLK are plesiochronous, the order of conversion is determined by an asynchronous logic. The output register RR1 and RR2 are respectively loaded on the negative edge of RxCCLK and TxCCLK.


FIGURE 3. Rx AMPLIFIERS SCHEMATIC

## ELECTRICAL SPECIFICATIONS

The electrical specifications are given for operating temperature range $\left(0^{\circ} \mathrm{C}, 70^{\circ} \mathrm{C}\right)$.

## MAXIMUM RATINGS

| Rating | Symbol | Value | Unit |
| :--- | :---: | :---: | :---: |
| Supply voltage between $\mathrm{V}^{+}$and AGNC or DGND |  | -0.3 to +7 | V |
| Supply voltage between $\mathrm{V}^{-}$and AGND or DGND |  | -7 to +0.3 | V |
| Voltage between AGND and DGND |  | -0.3 to +0.3 | V |
| Digital input voltage |  | DGND -0.3 to $\mathrm{V}^{+}+0.3$ | V |
| Digital output voltage |  | DGND -0.3 to $\mathrm{V}^{+}+0.3$ | V |
| Digital output current |  | -20 to +20 | mA |
| Analog input voltage |  | $\mathrm{V}_{\mathrm{CC}}-0.3$ to $\mathrm{V}^{+}+0.3$ | V |
| Analog output voltage | $\mathrm{V}_{\mathrm{CC}}-0.3$ to $\mathrm{V}^{+}+0.3$ | V |  |
| Analog output current | -10 to +10 | mA |  |
| Power dissipation |  | 500 | mW |
| Operating temperature |  | 0 to +70 | ${ }^{\circ} \mathrm{C}$ |
| Storage temperature |  | $\mathrm{T}_{\text {oper }}$ | -65 to +150 |

## POWER SUPPLIES

DGND $=\mathrm{AGND}=0 \mathrm{~V}$

| Characteristic | Symbol | Min | Typ | Max | Unit |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Positive power supply | $\mathrm{V}^{+}$ | 4.75 | - | 5.25 | V |
| Negative power supply | V | -5.25 | - | -4.75 | V |
| Positive supply current (receive signal level 0 dBm$)$ | $\mathrm{I}^{+}$ | - | - | 20 | mA |
| Negative supply current (receive signal level 0 dBm$)$ | $\mathrm{I}^{-}$ | -20 | - | - | mA |

## DIGITAL INTERFACE

## Control inputs

Voltages referenced to DGND $=0 \mathrm{~V}$

| Characteristic | Symbol | Min | Typ | Max |
| :--- | :---: | :---: | :---: | :---: |
| Low level input voltage | $\mathrm{V}_{\mathrm{IL}}$ | - | - | 0.8 |
| High level input voltage | $\mathrm{V}_{\mathrm{IH}}$ | 2.2 | - | - |
| Low level input current DGND $<\mathrm{V}_{\mathrm{I}}<0.8 \mathrm{~V}$ | $\mathrm{~V}_{\mathrm{IL}}$ | -10 | - | V |
| High level input current $2.2 \mathrm{~V}<\mathrm{V}_{\mathrm{I}}<\mathrm{V}^{+}$ | $\mathrm{V}_{\mathrm{IH}}$ | -10 | - | 10 |

## DATA BUS

Voltages referenced to DGND $=0 \mathrm{~V}$

| Characteristic | Symbol | Min | Typ | Max | Unit |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Low level input voltage | $\mathrm{V}_{\mathrm{IL}}$ | - | - | 0.8 | V |
| High level input voltage | $\mathrm{V}_{\mathrm{IH}}$ | 2.2 | - | - | V |
| Low level output voltage $\left(\mathrm{I}_{\mathrm{OL}}=2.5 \mathrm{~mA}\right)$ | $\mathrm{V}_{\mathrm{OL}}$ | - | - | 0.4 | V |
| High level output voltage ( $\left.\mathrm{I}_{\mathrm{OL}}=2.5 \mathrm{~mA}\right)$ | $\mathrm{V}_{\mathrm{OH}}$ | 2.4 | - | - | V |
| High impedance output current <br> (when $\overline{\mathrm{E}}$ is high and $\mathrm{DGND}<\mathrm{V}_{\mathrm{I}}<\mathrm{V}^{+}$)$\quad \mathrm{I}_{\mathrm{OZ}}$ | -50 | - | 50 | $\mu \mathrm{~A}$ |  |

## ANALOG INTERFACE

All voltages referenced to AGND $=0 \mathrm{~V}$

| Characteristic | Symbol | Min | Typ | Max | Unit |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Input voltage EEI,LEI,RAI | $\mathrm{V}_{\text {in }}$ | -2.5 | - | 2.5 | V |
| Input current EEI,LEI,RAI ( $\left.-2.5 \mathrm{~V}<\mathrm{V}_{\text {in }}<2.5 \mathrm{~V}\right)$ | $\mathrm{I}_{\text {in }}$ | -1 | - | 1 | $\mu \mathrm{~A}$ |
| Input resistance AGC1, AGC2 | $\mathrm{R}_{\text {in }}$ | 1.5 | - | - | $\mathrm{k} \Omega$ |
| Input resistance CDI | $\mathrm{R}_{\text {in }}$ | 0.7 | - | - | $\mathrm{k} \Omega$ |
| Output voltage RFO CL $=50 \mathrm{pF}, \mathrm{RL=1} \mathrm{k} \Omega$ | $\mathrm{V}_{\text {out }}$ | -2.5 | - | 2.5 | V |
| Output resistance RFO | $\mathrm{R}_{\text {out }}$ | - | - | 2 | $\Omega$ |
| Load resistance RFO | $\mathrm{R}_{\mathrm{L}}$ | 1 | - | - | $\mathrm{k} \Omega$ |
| Load capacitance RFO | $\mathrm{C}_{\mathrm{L}}$ | - | - | 50 | pF |

BUS TIMING CHARACTERISTICS
(See foot notes 1 and 2 on timing diagrams)

| Characteristic |  | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Cycle time | (1) | ${ }^{\text {t }}$ CYC | 320 | - | - | ns |
| Pulse width EE low level | (2) | ${ }^{\text {t WeL }}$ | 180 | - | - | ns |
| Pulse width $\overline{\mathrm{E}}$ high level | (3) | tWEH | 100 | - | - | ns |
| Clock rise and fall time | (4) | $\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\text {f }}$ | - | - | 20 | ns |
| Control signal hold time | (5) | $t_{\text {HCE }}$ | 10 | - | - | ns |
| Control signal set-up time | (6) | ${ }^{\text {t }}$ SCE | 40 | - | - | ns |
| Input data set-up time | (7) | ${ }^{\text {t }}$ SDI | 120 | - | - | ns |
| Input data hold time | (8) | ${ }^{\text {t }} \mathrm{HDI}$ | 10 | - | - | ns |
| Output data set-up time <br> ( 1 TLL load and $\mathrm{CL}=50 \mathrm{pF}$ ) | (9) | ${ }^{\text {t }}$ SDO | - | - | 150 | ns |
| Output high impedance delay time ( 1 TL load and $\mathrm{CL}=50 \mathrm{pF}$ ) | (10) | ${ }^{\text {d }} \mathrm{dz}$ | - | - | 80 | ns |

## RECEPTION CHARACTERISTICS

PERFORMANCE OF THE WHOLE RECEPTION CHAIN (input RAI or LEI, output RR1)

| Characteristic | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Gain. <br> (AGC gain $=0 \mathrm{~dB}$, RxCCLK $=9600 \mathrm{~Hz}, \mathrm{~V}_{\text {in }}=775 \mathrm{mV}_{\text {eff }}, f=2000 \mathrm{~Hz}$ ) | G | $-0.5$ | - | 0.5 | dB |
| Total harmonic distortion (AGC gain $=0 \mathrm{~dB}$, RxCCLK $=9600 \mathrm{~Hz}, V_{\text {in }}=775 \mathrm{mV}_{\text {eff }}, f=2000 \mathrm{~Hz}$ ) | TD | - | - | -58 | dB |
| Equivalent RMS noise (AGC gain $=0 \mathrm{~dB}$, RAI, LEI, EEI tied to AGND) | N | - | - | 1.2 | mV eff |

Note: Noise depends on AGC gain value.
PERFORMANCE OF THE RECEPTION SUB-CHAIN (from RAI inp (t to S/ H2 input)

| Parameter | Symbol | Min | Typ | Max | Unit |
| :--- | :---: | :---: | :---: | :---: | :---: |
| $\left.\begin{array}{l}\text { Total distortion } \\ (R \times C C L K\end{array}=9600 \mathrm{~Hz}, \mathrm{~V}_{\text {in }}=1.6 \mathrm{~V}_{\text {eff }}, f=2000 \mathrm{~Hz}\right)$ | TD | - | - | -72 | dB |



READ OPERATION


## Notes:

1. Voltage levels shown are $\mathrm{V}_{\mathrm{IL}}<0.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{IH}}>2.4 \mathrm{~V}$, unless otherwise specified.
2. Measurement points shown are 0.8 V and 2.2 V , unless otherwise specified.

RECEIVE BAND-PASS FILTER AND REJECTION FILTER (input RAI, output RFO)

| Characteristic | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Low-Pass filter ( $\mathrm{Fs}=\mathbf{2 8 8 k H z}$ ) |  |  |  |  |  |
| Reference gain $\left(\mathrm{V}_{\mathrm{in}}=775 \mathrm{mV}_{\mathrm{eff}}, f=1800 \mathrm{~Hz}\right)$ | Gref | $-0.5$ | - | 0.5 | dB |
| $\begin{aligned} & \text { Relative gain to } G_{\text {ref }} \\ & 0 \mathrm{~Hz}<\mathrm{f}<3000 \mathrm{~Hz} \\ & f=3200 \mathrm{~Hz} \\ & f>6250 \mathrm{~Hz} \end{aligned}$ | Grel | $\begin{gathered} -0.4 \\ -3 \\ - \\ \hline \end{gathered}$ | - | $\begin{gathered} 0.3 \\ 0.3 \\ -60 \end{gathered}$ | $\begin{aligned} & d B \\ & d B \\ & d B \end{aligned}$ |
| Group propagation delay time ( $f=1800 \mathrm{~Hz}$ ) | $\mathrm{T}_{\mathrm{gp}}$ | - | - | 300 | $\mu \mathrm{s}$ |
| Group propagation delay time distortion $(600 \mathrm{~Hz}<\mathrm{f}<3000 \mathrm{~Hz})$ | $\mathrm{T}_{\mathrm{gpd}}$ | - | - | 360 | $\mu \mathrm{s}$ |
| High-Pass filter ( $\mathrm{Fs}_{\mathbf{s}=\mathbf{7 2 k H z} \text { ) }}$ |  |  |  |  |  |
| Reference gain $\left(\mathrm{V}_{\text {in }}=775 \mathrm{mV}_{\text {eff }^{\prime}} \mathrm{f}=1800 \mathrm{~Hz}\right)$ | $\mathrm{G}_{\text {ref }}$ | -0.5 | - | 0.5 | dB |
| $\begin{aligned} & \text { Relative gain to } G_{\text {ref }} \\ & 0 \mathrm{~Hz}<\mathrm{f}<3000 \mathrm{~Hz} \\ & \mathrm{f}=500 \mathrm{~Hz} \\ & \mathrm{f}<100 \mathrm{~Hz} \end{aligned}$ | $\mathrm{G}_{\text {rel }}$ | $\begin{gathered} -0.4 \\ -3 \\ - \end{gathered}$ | - | $\begin{gathered} 0.3 \\ 0.5 \\ -25 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \\ & \mathrm{~dB} \end{aligned}$ |
| Group propagation delay time ( $f=1800 \mathrm{~Hz}$ ) | $\mathrm{T}_{\mathrm{gp}}$ | - | - | 50 | $\mu \mathrm{s}$ |
| Group propagation delay time distortion ( $600 \mathrm{~Hz}<\mathrm{f}<3000 \mathrm{~Hz}$ ) | $\mathrm{T}_{\mathrm{gpd}}$ | - | - | 450 | $\mu \mathrm{s}$ |
|  |  |  |  |  |  |
| $\begin{aligned} & \text { Reference gain } \\ & \left(V_{\text {in }}=775 \mathrm{mV}_{\text {eff }}, f=1800 \mathrm{~Hz}\right) \end{aligned}$ | $\mathrm{G}_{\text {ref }}$ | -1 | - | 0 | dB |
| $\begin{aligned} & \text { Relative gain to } G_{\text {ref }} \\ & f=100 \mathrm{~Hz} \\ & f=370 \mathrm{~Hz} \\ & 390 \mathrm{~Hz}<f<450 \mathrm{~Hz} \\ & f=470 \mathrm{~Hz} \\ & f=900 \mathrm{~Hz} \end{aligned}$ | Grel | - | - - - | $\begin{aligned} & -25 \\ & -27 \\ & -30 \\ & -27 \\ & 0 \end{aligned}$ | $\begin{aligned} & d B \\ & d B \\ & d B \\ & d B \\ & d B \end{aligned}$ |
| Group propagation delay time ( $f=1800 \mathrm{~Hz}$ ) | $\mathrm{T}_{4}$ | - | - | 75 | $\mu \mathrm{s}$ |
| Group propagation delay time distortion $(600 \mathrm{~Hz}<\mathrm{f}<3000 \mathrm{~Hz})$ | $\mathrm{T}_{\mathrm{gpd}}$ | - | - | 1400 | $\mu \mathrm{s}$ |

Note: The measurement frequencies are integer sub-multiples of filters sampling frequencies.

## RECONSTRUCTION FILTER

| Characteristic | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Reconstruction filter (Fs 288kHz) |  |  |  |  |  |
| Reference gain $\left(\mathrm{V}_{\text {in }}=775 \mathrm{mV}_{\text {eff }}, \mathrm{f}=2000 \mathrm{~Hz}\right)$ | $\mathrm{G}_{\text {ref }}$ | $-0.3$ | - | 0.3 | dB |
| Relative gain to $\mathrm{G}_{\text {ref }}$ $0 \mathrm{~Hz}<\mathrm{f}<2900 \mathrm{~Hz}$ $\mathrm{f}=3100 \mathrm{~Hz}$ $\mathrm{f}>6000 \mathrm{~Hz}$ | $\mathrm{Grel}_{\text {re }}$ | $\begin{gathered} -0.4 \\ -3 \\ - \end{gathered}$ | -- | $\begin{gathered} 0.3 \\ 0.3 \\ -60 \end{gathered}$ | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \\ & \mathrm{~dB} \end{aligned}$ |
| Group propagation delay time ( $\mathrm{f}=1800 \mathrm{~Hz}$ ) | $\mathrm{T}_{\mathrm{gp}}$ | - | - | 300 | $\mu \mathrm{s}$ |
| Group propagation delay time distortion ( $600 \mathrm{~Hz}<\mathbf{f}<3000 \mathrm{~Hz}$ ) | $T_{\text {gpd }}$ | - | - | 440 | $\mu \mathrm{s}$ |
| Whole reception filtering chain (input RAI or LEI, output RFO) |  |  |  |  |  |
| Reference gain $\left(\mathrm{V}_{\text {in }}=775 \mathrm{mV}_{\mathrm{eff}}, \mathrm{f}=2000 \mathrm{~Hz}, \mathrm{RC} 3=\$ \mathrm{AO}\right)$ | $\mathrm{G}_{\text {ref }}$ | -0.5 | - | 0.5 | dB |
| Noise on RFO <br> (RAI, LEI, EEI tied to AGND $250 \mathrm{~Hz}<\mathrm{f}<\mathbf{3 2 0 0} \mathrm{Hz}$ ) | $\mathrm{N}_{\text {fo }}$ | - | - | 300 | $\mu \mathrm{V}_{\text {eff }}$ |

## PERFORMANCE OF RESIDUAL SIGNAL CHANNEL AND A/D CONVERTER (input EEI, output RR2)

| Characteristic | Symbol | Min | Typ | Max | Unit |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Input voltage (peak to peak) | $\mathrm{V}_{\text {in }}$ | - | - | 5 | V |
| A/D converter resolution | $\mathrm{R}_{\mathrm{esh}}$ | - | - | 12 | Bit |
| Analog increment | LSB | - | 1.2 | - | mV |
| Integral linearity error | $\mathrm{E}_{\mathrm{il}}$ | -16 | - | 16 | LSB |
| Differential linearity error | $\mathrm{E}_{\mathrm{dl}}$ | -0.7 | - | 0.7 | LSB |
| Offset voltage | $\mathrm{V}_{\text {os }}$ | -100 | - | 100 | LSB |

AGC AMPLIFIER AND A/D CONVERTER (input AGC1, output RR1)

| Characteristic | Symbol | Min | Typ | Max | Unit |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Relative gain to programmed gain | $\mathrm{G}_{\text {rel }}$ |  |  |  |  |
| $0 \mathrm{~dB} \leqslant \mathrm{AGC} \leqslant 24 \mathrm{~dB}$ |  |  |  |  |  |
| $25.5 \mathrm{~dB} \leqslant \mathrm{AGC} \leqslant 46.5 \mathrm{~dB}$ |  | -0.5 | - | 0.5 | dB |
| Offset voltage | $\mathrm{V}_{\text {os }}$ | -70 | - | 70 | LSB |

CARRIER LEVEL DETECTOR (input AGC1, output CDR)

| Characteristic | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Relative threshold to programmed gain $0 \mathrm{~dB}<\mathrm{AGC}<24 \mathrm{~dB}$ <br> $25.5 \mathrm{~dB} \leqslant \mathrm{AGC} \leqslant 46.5 \mathrm{~dB}$ | $\mathrm{T}_{\text {rel }}$ | $\begin{gathered} -0.5 \\ -1 \end{gathered}$ |  | $\begin{gathered} 0.5 \\ 1 \end{gathered}$ | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \end{aligned}$ |
| Hysteresis | $\mathrm{H}_{\text {yst }}$ | 2 | - | 3 | dB |
| Input offset voltage 1st threshold pair 2nd threshold pair 3rd threshold pair | $\mathrm{V}_{\text {os }}$ | $\begin{aligned} & -1 \\ & -2 \\ & -3 \\ & \hline \end{aligned}$ | - | $\begin{aligned} & 1 \\ & 2 \\ & 3 \end{aligned}$ | $\begin{aligned} & \mathrm{mV} \\ & \mathrm{mV} \\ & \mathrm{mV} \end{aligned}$ |
| Detection delay time <br> 0 mV eff to $775 \mathrm{mV}_{\text {eff }}$ transition or $775 \mathrm{mV}_{\text {eff }}$ to $O \mathrm{~V}_{\text {eff }}$ transition | $\mathrm{T}_{\text {dd }}$ | 1 | - | 3 | ms |



RX LOW-PASS FILTER TYPICAL RESPONSE AND LIMITS CHART (Fs=288kHz)


Rx LOW-PASS FILTER TYPICAL RESPONSE AND LIMITS CHART (Fs=288kHz)


RX LOW-PASS FILTER TYPICAL GROUP DELAY TIME AND LIMITS CHART (Fs=288kHz)


Rx HIGH-PASS FILTER TYPICAL RESPONSE AND LIMITS CHART (Fs=72kHz)

FREQUENCY (kHz)


Rx HIGH-PASS FILTER TYPICAL GROUP DELAY TIME AND LIMITS CHART (Fs=72kHz)

FREQUENCY ( kHz )


Rx BAND-PASS FILTER TYPICAL RESPONSE AND LIMITS CHART (HP: Fs $=\mathbf{7 2 k H z}$, LP: $\mathrm{Fs}_{\mathbf{s}}=\mathbf{2 8 8 k H z}$ )

FREQUENCY ( kHz )


Rx BAND-PASS FILTER TYPICAL GROUP DELAY TIME AND LIMITS CHART (HP: Fs $=\mathbf{7 2 k H z}$, LP: Fs $=\mathbf{2 8 8 k H z}$ )


Rx BAND-PASS AND REJECTION FILTER TYPICAL RESPONSE AND LIMITS CHART (HP AND REJ. : $\mathrm{Fs}_{\mathbf{s}}=\mathbf{7 2 k H z}$, LP: $\mathrm{Fs}_{\mathbf{s}}=\mathbf{2 8 8} \mathbf{k H z}$ )


Rx BAND-PASS AND REJECTION FILTER TYPICAL RESPONSE AND LIMITS CHART (HP AND REJ. :Fs=72kHz, LP: Fs=288kHz)


Rx BAND-PASS AND REJECTION FILTER TYPICAL GROUP DELAY TIME AND LIMITS CHART (HP AND REJ. : $\mathrm{Fs}_{\mathrm{s}}=\mathbf{7 2 k H z}$, LP: $\mathrm{Fs}_{\mathbf{s}}=\mathbf{2 8 8} \mathbf{k H z}$ )

FREQUENCY (kHz)


Rx HIGH-PASS AND REJECTION FILTER TYPICAL RESPONSE AND LIMITS CHART (Fs = $\mathbf{7 2 k} \mathbf{k z}$ )


Rx BAND-PASS FILTER TYPICAL RESPONSE FOR V. 22 MODE (LOW CHANNEL) (HP: Fs $=\mathbf{7 2 k H z}$, LP: $\mathrm{fs}=144 \mathrm{kHz}$ )


FREQUENCY (kHz)


Rx BAND-PASS FILTER TYPICAL RESPONSE FOR V. 22 MODE (HIGH CHANNEL) (HP AND REJ.: $\mathrm{Fs}=\mathbf{1 4 4 k H z}$, LP: $\mathrm{Fs}=\mathbf{2 8 8} \mathrm{kHz}$ )

FREQUENCY (kHz)


Rx BAND-PASS FILTER TYPICAL GROUP DELAY TIME FOR V. 22 MODE (HIGH CHANNEL) (HP AND REJ.: $F s=144 \mathrm{kHz}$, LP: $\mathrm{Fs}=\mathbf{2 8 8 k H z}$ )


RECONSTRUCTION FILTER TYPICAL RESPONSE AND LIMITS CHART


RECONSTRUCTION FILTER TYPICAL RESPONSE AND LIMITS CHARTS


RECONSTRUCTION FILTER TYPICAL GROUP DELAY TIME AND LIMITS CHART

CB-132


ALSO AVAILABLE
C SUFFIX
CERAMIC PACKAGE
P SUFFIX
PLASTIC PACKAGE



## DATA SHEET

The TS68952 generates all the clock frequencies needed to implement standard voice-grade MODEMS up to 19200 bps according to the CCITT V.22, V.26, V.27, V.29, V. 32 and V. 33 or BELL 212A, 208 and 209 recommendations.

It can be associated with the TS68950 and the TS68951 to give a MODEM Analog Front-End Chip Set.

Main features:

- Independent Tx and Rx clock generators with Digital Phase Locked Loops (DPLLs).
- Tx DPLL synchronization on external terminal clock or internal Rx clock.
- Four external clocks available (plesiochronous on Tx and Rx channels): bit rate clock, baud rate clock, sampling clock and multiplexing clock.
- Chip programming and control via a standard 8 bit bus.


## BLOCK DIAGRAM



## SILICON GATE CMOS

MODEM TRANSMIT/RECEIVE CLOCK GENERATOR

## CASE CB-132



ALSO AVAILABLE
C SUFFIX CERAMIC PACKAGE

J SUFFIX CERDIP PACKAGE

## PIN ASSIGNMENT



PIN DESCRIPTION

| Name | No. | Description |
| :---: | :---: | :---: |
| D5-D7 | 1-3 | Data bus inputs to internal registers |
| $\overline{\mathrm{E}}$ | 4 | Enable input. Data are strobed on the positive transitions of this input |
| R/ $\bar{W}$ | 5 | Read/Write selection input. Internal registers can be written when R/W $=0$. Reading mode is only used for Rx analog front-end chip |
| $\overline{\mathrm{CSO}}$-CS1 | 6-7 | Chip Select inputs. The chip set is selected when $\overline{\mathrm{CSO}}=0$ and CS1 $=1$ |
| RSO-RS1 | 8-9 | Register Select inputs. Used to select address or control registers |
| то | 10 | Test Output. Must be left open |
| TxSCLK | 11 | Transmit Synchronizing Clock input. Normally tied to an external terminal clock. When this pin is tied to a permanent logical level, transmit DPLL free-runs or can be synchronized to the receive clock system. |
| DGND | 12 | Digital ground $=0 \mathrm{~V}$. All digital signals are referenced to this pin |
| XTAL1 | 13 | Crystal oscillator or pulse generator input |
| XTAL2 | 14 | Crystal oscillator output |
| CLK | 15 | 1.44 MHz Clock output. Useful for Tx and Rx analog front-end chips |
| TxRCLK | 16 | Transmit baud Rate Clock output |
| $\mathrm{V}^{+}$ | 17 | Positive power supply voltage $=+5 \vee \pm 5 \%$ |
| TxMCLK | 18 | Transmit Multiplexing Clock output |
| RxMCLK | 19 | Receive Multiplexing Clock output |
| RxRCLK | 20 | Receive baud Rate Clock output |
| RxCCLK | 21 | Receive Conversion Clock output |
| RxCLK | 22 | Receive bit rate Clock output |
| TxCLK | 23 | Transmit bit rate Clock output |
| TxCCLK | 24 | Transmit Conversion Clock output |
| D1-D4 | 25-28 | Data bus inputs to internal registers (DO is not used) |

## FUNCTIONAL DESCRIPTION

The TS68952 is a purely digital circuit that synthesises all the frequencies requested to implement synchronous voice-grade MODEMs from 1200 bps to 19200 bps. It consists of two clock generators using Digital Phase Locked Loops (DPLLs). Frequency programming and DPLL updating can be obtained through four control registers accessed by indirect or cyclical addressing.

This circuit is a part of a three chip Modem Analog

Front-End that also includes the TS68950 transmitting analog interface and the TS68951 receiving analog interface.

## POWER-UP INITIAL CONDITIONS

Following power-up, the eight transmit and receive clock outputs are undefined and may deliver any frequencies. Control registers RC1 and RC2 must be properly programmed to obtain the wanted operation.

INTERNAL 2.88 MHz CLOCK

DPLL OUTPUT


FIGURE 1 - DPLL LEAD AND LAG

## CLOCK GENERATION

Master clock is obtained from either a crystal tied between XTAL1 and XTAL2 pins or an external signal connected to the XTAL1 pin; in this case, the XTAL2 pin should be left open. Clock frequency nominal value is 5.76 MHz , but 5.12 MHz and 5.40 MHz frequencies are also specified for particular applications.
The different transmit ( $T x$ ) and receive ( Rx ) clocks are obtained by frequency division in several counters and output selection through digital multiplexers. They can be synchronized on external signal via two independent digital phase locked loops (DPLL).

## TRANSMIT DPLL

As shown on figure 1, the TxDPLL operates by adding or subtracting pulses to a 2.88 MHz internal clock, with a reference frequency that is a submultiple of the programmed "rate clock" frequency. This corresponds to phase leads or phase lags of about 350 ns duration, more precisely, two master clock periods.
The Tx DPLL can be synchronized on an external terminal clock tied to TxSCLK pin or on the receive bit clock RxCLK internally generated from the RxDPLL. It can also free-run without any phase shift, when the TxSCLK input is tied to a fixed logical level.

## TRANSMIT CLOCKS

The TS68952 delivers four synchronous Tx clocks:

- a bit clock, TxCLK, whose frequency equals the bit rate of the MODEM,
- a baud clock, TxRCLK, whose frequency equals the baud rate of the MODEM,
- a conversion clock, TxCCLK, that gives the sampling frequency of the $\mathrm{Tx}_{x}$ converter,
- a multiplexing clock, TxMCLK, usable when several terminals are multiplexed on a single physical link.

The frequencies of these four clocks are programmable through RC1 and RC2 control registers. Their cyclical ratio is exactly $1: 2$, except for the 16.8 kHz frequency whose cyclical ratio is slightly modulated around $1: 2$, and their relative phase locking is ensured without user
intervention, by periodic reset of the counters.
Immediate phasing of these clocks on the synchronizing external TxSCLK or internal RxCLK clock can be obtained through bit 7 of RC8 register. The content of this register is automatically cleared after phasing completion.

The TS68952 also delivers, on pin CLK, a 1.44 MHz clock that is synchronous with the Tx clock system and will be used as the main clock of the TS68950/51 analog interface circuits.

## RECEIVE DPLL

RxDPLL phase shifts are performed by addition and subtraction of pulses from an internal 1.44 MHz clock under the control of RC8 register. Two modes of operation are provided:

- a coarse phase lag whose amplitude has been loaded into RC7 register, can be controlled by one bit of RC8 register. This mode is useful for a fast synchronization of the RxDPLL. The phase lag is obtained by suppressing a variable number of pulses at the input of the counters,
- a fine phase shift with lead or lag amplitude equal to two master clock periods, can be controlled by two bits of RC8. This mode corresponds to normal operation. The phase shifts are obtained by addition or suppression of pulses as indicated in figure 1.
RC8 register is automatically cleared when the programmed phase shift is completed. Simultaneous programming of Tx and $R x$ control bits of this register has to be avoided.


## RECEIVE CLOCKS

The TS68952 delivers four Rx clocks with the same nominal frequency values as their Tx counterparts:

- a bit clock RxCLK,
- a baud clock RxRCLK,
- a conversion clock RxCCLK,
- a multiplexing clock RxMCLK.

The Rx and Tx output clocks are plesiochronous.

BIT CLOCK FREQUENCY PROGRAMMING (Tx AND Rx)

| RC1 REGISTER |  |  |  |  |  |  | OUTPUT FREQUENCY (kHz) |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| D7 | D6 | D5 | D4 | D3 | D2 | D1 |  |  |  |
| HB4 | HB3 | HB2 | HB1 | HR3 | HR2 | HR1 | $\mathrm{F}_{\mathrm{Q}}=5.76 \mathrm{MHz}$ | $\mathrm{F}_{\mathrm{Q}}=5.40 \mathrm{MHz}$ | $\mathrm{F}_{\mathrm{Q}}=5.12 \mathrm{MHz}$ |
| 0 | 0 | 0 | 0 |  |  |  | 19.2 |  |  |
| 0 | 0 | 0 | 1 |  |  |  | 16.8 |  |  |
| 0 | 0 | 1 | 0 |  |  |  | 14.4 |  |  |
| 0 | 0 | 1 | 1 |  |  |  | 12.0 |  |  |
| 0 | 1 | 0 | 0 |  |  |  | 9.6 |  |  |
| 0 | 1 | 0 | 1 |  |  |  | 7.2 |  | 6.4 |
| 0 | 1 | 1 | 0 |  |  |  | 6.4 |  |  |
| 0 | 1 | 1 | 1 |  |  |  | 6.0 |  |  |
| 1 | 0 | 0 | 0 |  |  |  | 4.8 |  |  |
| 1 | 0 | 0 | 1 |  |  |  | 3.2 | 3.0 |  |
| 1 | 0 | 1 | 0 |  |  |  | 2.4 |  |  |
| 1 | 0 | 1 | 1 |  |  |  | 1.2 |  |  |
| 1 | 1 | 0 | 0 |  |  |  | 0.6 |  |  |
| 1 | 1 | 0 | 1 |  |  |  | 0.6 |  |  |
| 1 | 1 | 1 | 0 |  |  |  | 0.6 |  |  |
| 1 | 1 | 1 | 1 |  |  |  | 0.6 |  |  |

$\mathrm{F}_{\mathrm{Q}}=$ crystal oscillator frequency

RATE CLOCK FREQUENCY PROGRAMMING (Tx AND RX)

| RC1 REGISTER |  |  |  |  |  |  | OUTPUT FREQUENCY (kHz) |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| D7 | D6 | D5 | D4 | D3 | D2 | D1 |  |  |  |
| HB4 | HB3 | HB2 | HB1 | HR3 | HR2 | HR1 | $\mathrm{F}_{\mathrm{Q}}=5.76 \mathrm{MHz}$ | $\mathrm{F}_{\mathrm{Q}}=5.40 \mathrm{MHz}$ | $\mathrm{F}_{\mathrm{Q}}=5.12 \mathrm{MHz}$ |
|  |  |  |  | 0 | 0 | 0 | 2.4 |  | 2.133 |
|  |  |  |  | 0 | 0 | 1 | 2.0* |  |  |
|  |  |  |  | 0. | 1 | 0 | 1.6** | 1.5 |  |
|  |  |  |  | 0 | 1 | 1 | 1.2 |  |  |
|  |  |  |  | 1 | 0 | 0 | 0.6 |  |  |
|  |  |  |  | 1 | 0 | 1 | 0.6 |  |  |
|  |  |  |  | 1 | 1 | 0 | 0.6 |  |  |
|  |  |  |  | 1 | 1 | 1 | 0.6 |  |  |

Note: Phase shift frequency of Tx DPLL is 600 Hz except for (*) 1000 Hz and for (**) 2000 Hz .

CONVERSION CLOCK FREQUENCY PROGRAMMING (Tx AND Rx)

| RC2 REGISTER |  |  |  |  |  |  | OUTPUT FREQUENCY (kHz) |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| D7 | D6 | D5 | D4 | D3 | D2 | D1 |  |  |  |
| HM3 | HM2 | HM1 | HS2 | HS1 | HTHR | - | $\mathrm{F}_{\mathbf{Q}}=5.76 \mathrm{MHz}$ | $\mathrm{F}_{\mathrm{Q}}=5.40 \mathrm{MHz}$ | $\mathrm{F}_{\mathrm{Q}}=5.12 \mathrm{MHz}$ |
|  |  |  | 0 | 0 |  |  | 9.6 | 9.0 | 8.533 |
|  |  |  | 0 | 1 |  |  | 8.0 | 7.5 |  |
|  |  |  | 1 | 0 |  |  | 7.2 |  |  |
|  |  |  | 1 | 1 |  |  | 7.2 |  |  |

## MULTIPLEXING CLOCK FREQUENCY PROGRAMMING (Tx AND Rx)

| RC2 REGISTER |  |  |  |  |  |  | OUTPUT FREQUENCY ( $\mathbf{( H z z )}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| D7 | D6 | D5 | D4 | D3 | D2 | D1 |  |
| HM3 | HM2 | HM1 | HS2 | HS1 | HTHR | - | $\mathrm{F}_{\mathbf{Q}}=5.76 \mathrm{MHz}$ |
| 0 | 0 | 0 |  |  |  |  | 1440 |
| 0 | 0 | 1 |  |  |  |  | 288 |
| 0 | 1 | 0 |  |  |  |  | 12 |
| 0 | 1 | 1 |  |  |  |  | 9.6 |
| 1 | 0 | 0 |  |  |  |  | 7.2 |
| 1 | 0 | 1 |  |  |  |  | 4.8 |
| 1 | 1 | 0 |  |  |  |  | 2.4 |
| 1 | 1 | 1 |  |  |  |  | 1.2 |

Tx SYNCHRONIZATION SIGNAL PROGRAMMING

| RC2 REGISTER |  |  |  |  |  |  | SYNCHRONIZATION SIGNAL |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| D7 | D6 | D5 | D4 | D3 | D2 | D1 |  |
| HM3 | HM2 | HM1 | HS2 | HS1 | HTHR | - |  |
|  |  |  |  |  | 0 |  | RxCLK |
|  |  |  |  |  | 1 |  | TxSCLK (note 1) |

Note: 1 - TxDPLL free-runs if there is no transition on this input.

Tx CLOCK GENERAL RESET

| RC8 REGISTER (notes 2,3) |  |  |  |  |  |  | RESETTING TRANSITION |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| D7 | D6 | D5 | D4 | D3 | D2 | D1 |  |
| MPE | SPR | AVRE | VAL | INIT | - | - |  |
| 1 | 0 | 0 | 0 | 0 |  |  | Next negative-going transition on synchronization clock |

Note: 2 - RC8 register is cleared after the programmed control operation is completed.
Note: 3 - INIT bit is only used for test purpose

## Rx CLOCK PHASE SHIFT PROGRAMMING

| RC8 REGISTER (note 2) |  |  |  |  |  |  | ACTION ON Rx DPLL |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| D7 | D6 | D5 | D4 | D3 | D2 | D1 |  |
| MPE | SPR | AVRE | VAL | INIT | - | - |  |
| 0 | 1 | 0 | 0 | 0 |  |  | Phase lag of programmed amplitude |
| 0 | 0 | 0 | 1 | 0 |  |  | Phase lag of two main clock periods |
| 0 | 0 | 1 | 1 | 0 |  |  | Phase lead of two main clock periods |

## Rx CLOCK PHASE SHIFT AMPLITUDE PROGRAMMING

| RC7 REGISTER |  |  |  |  |  |  | PHASE SHIFT IN DEGREES |  | NUMBER OF MASTER CLOCK PULSES SUPPRESSED |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| D7 | D6 | D5 | D4 | D3 | D2 | D1 |  |  |  |
| SP5 | SP4 | SP3 | SP2 | SP1 | - | - | 1200 bauds* | 1600 bauds |  |
| 0 | 0 | 0 | 0 | 0 |  |  | 1.5 | 2 | 20 |
| 0 | 0 | 0 | 0 | 1 |  |  | 3 | 4 | 40 |
| 0 | 0 | 0 | 1 | 0 |  |  | 4.5 | 6 | 60 |
| 0 | 0 | 0 | 1 | 1 |  |  | 6 | 8 | 80 |
| 0 | 0 | 1 | 0 | 0 |  |  | 7.5 | 10 | 100 |
| 0 | 0 | 1 | 0 | 1 |  |  | 9 | 12 | 120 |
| 0 | 0 | 1 | 1 | 0 |  |  | 10.5 | 14 | 140 |
| 0 | 0 | 1 | 1 | 1 |  |  | 12 | 16 | 160 |
| 0 | 1 | 0 | 0 | 0 |  |  | 13.5 | 18 | 180 |
| 0 | 1 | 0 | 0 | 1 |  |  | 15 | 20 | 200 |
| 0 | 1 | 0 | 1 | 0 |  |  | 16.5 | 22 | 220 |
| 0 | 1 | 0 | 1 | 1 |  |  | 18 | 24 | 240 |
| 0 | 1 | 1 | 0 | 0 |  |  | 19.5 | 26 | 260 |
| 0 | 1 | 1 | 0 | 1 |  |  | 21 | 28 | 280 |
| 0 | 1 | 1 | 1 | 0 |  |  | 22.5 | 30 | 300 |
| 0 | 1 | 1 | 1 | 1 |  |  | 24 | 32 | 320 |
| 1 | 0 | 0 | 0 | 0 |  |  | 22.5 | 30 | 300 |
| 1 | 0 | 0 | 0 | 1 |  |  | 45 | 60 | 600 |
| 1 | 0 | 0 | 1 | 0 |  |  | 67.5 | 90 | 900 |
| 1 | 0 | 0 | 1 | 1 |  |  | 90 | 120 | 1200 |
| 1 | 0 | 1 | 0 | 0 |  |  | 112.5 | 150 | 1500 |
| 1 | 0 | 1 | 0 | 1 |  |  | 135 | 180 | 1800 |
| 1 | 0 | 1 | 1 | 0 |  |  | 157.5 | 210 | 2100 |
| 1 | 0 | 1 | 1 | 1 |  |  | 180 | 240 | 2400 |
| 1 | 1 | 0 | 0 | 0 |  |  | 202.5 | 270 | 2700 |
| 1 | 1 | 0 | 0 | 1 |  |  | 225 | 300 | 3000 |
| 1 | 1 | 0 | 1 | 0 |  |  | 247.5 | 330 | 3300 |
| 1 | 1 | 0 | 1 | 1 |  |  | 270 | 360 | 3600 |
| 1 | 1 | 1 | 0 | 0 |  |  | 292.5 |  | 3900 |
| 1 | 1 | 1 | 0 | 1 |  |  | 315 |  | 4200 |
| 1 | 1 | 1 | 1 | 0 |  |  | 337.5 |  | 4500 |
| 1 | 1 | 1 | 1 | 1 |  |  | 360 |  | 4800 |

(*) 2400 bauds: multiply by two. 600 bauds: divide by two.

## DATA BUS CONTROL

Six signals control the access from the bus to the internal registers according to the table and the timing diagram given below. Control registers are written using an indirect addressing mode where the internal
address is stored in the 3 bit ARC register. After each write operation to a control register, the ARC register value is automatically increased by one. This allows cyclical addressing of the eight registers of the MODEM chip set.

| $\mathbf{R} / \overline{\mathbf{W}}$ | $\overline{\mathbf{C S O}}$ | $\overline{\mathbf{C S}} \mathbf{1}$ | RS0 | RS1 | $\overline{\mathbf{E}}$ | ACCESSED REGISTER |
| :---: | :---: | :---: | :---: | :---: | :---: | :--- |
| 0 | 0 | 1 | 1 | 0 | $\mathbf{f}$ | Address register ARC |
| 0 | 0 | 1 | 1 | 1 | $\mathbf{f}$ | Control register whose address is in ARC |

BUS TIMING DIAGRAM


DATA FORMAT

| DATA LOADED IN ARC |  |  | ADDRESSED REGISTER |
| :---: | :---: | :---: | :---: |
| D7 | D6 | D5 |  |
| ARC3 | ARC2 | ARC1 |  |
| 0 | 0 | 0 | RC1 |
| 0 | 0 | 1 | RC2 |
| 1 | 1 | 0 | RC7 |
| 1 | 1 | 1 | RC8 |

## MAXIMUM RATINGS

| RATING | MIN. | MAX. |
| :--- | :---: | :---: |
| $\mathrm{V}^{+}$supply voltage to DGND ground | -0.3 V | 7 V |
| Voltage at any input or output | DGND -0.3 V | $\mathrm{~V}^{+}+0.3 \mathrm{~V}$ |
| Current at any output | -20 mA | 20 mA |
| Power dissipation |  | 500 mW |
| Operating temperature range | $0^{\circ} \mathrm{C}$ | $70^{\circ} \mathrm{C}$ |
| Storage temperature range | $-65^{\circ} \mathrm{C}$ | $+150^{\circ} \mathrm{C}$ |

## OPERATING RANGE

| Ambient temperature | $\mathbf{V}^{+}$ | DGND |
| :---: | :---: | :---: |
| $0^{\circ} \mathrm{C} \leqslant \mathrm{t}_{\mathrm{amb}} \leqslant+70^{\circ} \mathrm{C}$ | $+5.0 \mathrm{~V} \pm 5 \%$ | 0 V |

## ELECTRICAL OPERATING CHARACTERISTICS

Unless otherwise noted, electrical characteristics are specified over the operating range. Typical values are given for $\mathrm{V}^{+}=5.0 \mathrm{~V}$ and $\mathrm{t}_{\mathrm{amb}}=25^{\circ} \mathrm{C}$.

| CHARACTERISTIC | SYMBOL | CONDITIONS | MIN. | TYP. | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Power dissipation |  |  |  |  |  |  |
| Positive supply current | $1^{+}$ |  |  |  | 5.0 | mA |
| Digital interface |  |  |  |  |  |  |
| Input low level voltage | $\mathrm{V}_{\text {IL }}$ |  |  |  | 0.8 V | V |
| Input high level voltage | $\mathrm{V}_{\mathrm{IH}}$ |  | 2.2 |  |  | V |
| Input low level current | IIL | DGND $\leqslant \mathrm{V}_{1} \leqslant \mathrm{~V}_{\text {IL }}$ max | -10 |  | 10 | $\mu \mathrm{A}$ |
| Input high level current | IIH | $\mathrm{V}_{\text {IH }}$ min $\leqslant \mathrm{V}_{1} \leqslant \mathrm{~V}^{+}$ | -10 |  | 10 | $\mu \mathrm{A}$ |
| Output low level current | $\mathrm{VOL}^{\text {O }}$ | $\mathrm{I}^{1} \mathrm{O}=2.5 \mathrm{~mA}$ |  |  | 0.4 | V |
| Output high level current | $\mathrm{V}_{\mathrm{OH}}$ | $\mathrm{I}_{0}=-2.5 \mathrm{~mA}$ | 2.4 |  |  | V |
| Crystal oscillator interface |  |  |  |  |  |  |
| Input low level voltage | $\mathrm{V}_{\text {IL }}$ |  |  |  | 1.5 | V |
| Input high level voltage | $\mathrm{V}_{\mathrm{IH}}$ |  | 3.5 |  |  | V |
| Input low level current | IL | DGND $\leqslant \mathrm{V}_{1} \leqslant \mathrm{~V}_{\text {IL }}$ max | -15 |  |  | $\mu \mathrm{A}$ |
| Input high level current | 1 IH | $\mathrm{V}_{1 \mathrm{H} \text { min }} \leqslant \mathrm{V}_{1} \leqslant \mathrm{~V}^{+}$ |  |  | 15 | $\mu \mathrm{A}$ |

## TIMING CHARACTERISTICS

| CHARACTERISTIC | SYMBOL | CONDITIONS | MIN. | TYP. | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Data bus access |  |  |  |  |  |  |
| Control signals set-up time | ${ }^{\text {t }}$ SCE | $\overline{\mathrm{CSO}}, \mathrm{CS1} 1, \mathrm{RSO}, \mathrm{RS1} 1, \mathrm{R} / \overline{\mathrm{W}}$ to $\overline{\mathrm{E}}$ | 40 |  |  | ns |
| Control signals hold time | thCE | $\overline{\mathrm{CSO}}, \mathrm{CS1} 1, \mathrm{RSO}, \mathrm{RS} 1, \mathrm{R} / \overline{\mathrm{W}}$ to $\overline{\mathrm{E}}$ | 10 |  |  | ns |
| Data-in set-up time | tSDI | D1: D7 to $\bar{E}$ | 120 |  |  | ns |
| Data-in hold time | thDI | D1: D7 to $\overline{\mathrm{E}}$ | 10 |  |  | ns |
| Enable signal low level width | tWE | $\overline{\mathrm{E}}$ |  | 180 |  | ns |



TIMING CHARACTERISTICS (continued)

| CHARACTERISTIC | SYMBOL | CONDITIONS | MIN. | TYP. | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Clock wave forms |  |  |  |  |  |  |
| Main clock period | PC | XTAL1 input | 150 | 173.6 |  | ns |
| Main clock low level width | tWCL | XTAL1 input | 50 |  |  | ns |
| Main clock high level width | tWCH | XTAL1 1 input | 50 |  |  | ns |
| Main clock rise time | $\mathrm{t}_{\mathrm{R}} \mathrm{C}$ | XTAL1 1 input |  |  | 50 | ns |
| Main clock fall time | $\mathrm{t}_{\text {F }}$ | XTAL1 input |  |  | 50 | ns |
| Clock output delay time | tDC | All clock outputs $\mathrm{CL}=50 \mathrm{pF}$ |  |  | 500 | ns |
| Clock output transition time | tTC | All clock outputs $\mathrm{CL}=50 \mathrm{pF}$ |  |  | 100 | ns |




MODEM ANALOG FRONT-END CHIP SET

NOTE: 血辟 Digital ground<br>Analog ground

## PHYSICAL DIMENSIONS

CB-132


ALSO AVAILABLE
CERAMIC PACKAGE

P SUFFIX
PLASTIC PACKAGE


JSUFFIX CERDIP PACKAGE


# CHAPTER 4 - SUBSCRIBER LINE CARD COMPONENTS 

## ADVANCE INFORMATION

The TS5070 series are second-generation combined PCM CODEC and Filter devices optimized for digital switching applications on subscriber and trunk line cards. Using advanced switched capacitor techniques, COMBO IIG combines transmit bandpass and receive lowpass channel filters with a companding PCM encoder and decoder. The devices are A-law and $\mu$-law selectable and employ a conventional serial PCM interface capableof being clocked up to 4.096 MHz . A number of programmable functions may be controlled via a serial control port.
Channe! gains are programmable over a 25.4 dB range in each direction, and a programmable filter is included to enable Hybrid Balancing to be adjusted to suit a wide range of loop impedance conditions. Both transformer and active SLIC interface circuits with real or complex termination impedances can be balanced by this filter, with cancellation in excess of 30 dB being readily achievable when measured across the passband against standard test termination networks.
To enable COMBO IIG to interface to the SLIC control leads, a number of programmable latches are included; each may be configured as either an input or an output. The TS5070 provides 6 latches and the TS5071 5 latches.

- Complete CODEC and FILTER system including:
- Transmit and receive PCM channel filters
- $\mu$-law or A-law companding coder and decoder
- Receive power amplifier drives $300 \$ 2$
- 4.096 MHz serial PCM data (max)
- Programmable Functions:
- Transmit gain: 25.4 dB range, 0.1 dB steps
- Receive gain: 25.4 dB range, 0.1 dB steps
- Hybrid balance cancellation filter
- Time-slot assignment: up to 64 slots/frame
- 2 port assignment (TS5070)
- 6 interface latches (TS5070)
- A or $\mu$-law
- Analog loopback
- Digital loopback
- Direct interface to solid-state SLICs
- Simplifies transformer SLIC, single winding secondary
- Standard serial control interface
- 70 mW operating power (typ)
- 5 mW standby power (typ)
- Meets or exceeds all CCITT and LSSGR specifications
- TTL and CMOS compatible digital interfaces
- Second source of TP3070, TP3071



CB-194


PSUFFIX
PLASTIC PACKAGE

FN SUFFIX PLCC PACKAGE

TRI-STATE ${ }^{\oplus}$, and COMBO $11^{(\oplus)}$ are registered trademarks of National Semiconductor Corporation



## PIN DESCRIPTION

POWER SUPPLY, CLOCK

| Name | Pin Type | TS 5070 | TS5071 | Function | Description |
| :--- | :---: | :---: | :---: | :--- | :--- |
| VCC | S | 27 | 19 | Positive power supply <br> VSS | S |
| GND | S | 1 | 3 | $+5 \mathrm{~V} \pm 5 \%$ |  |
| Ground |  |  |  |  |  |

## TRANSMIT SECTION

| $\mathrm{FS}_{\mathbf{X}}$ | 1 | 22 | 15 | Transmit frame sync. | Normally a pulse or squarewave waveform with an 8 kHz repetition rate is applied to this input to define the start of the transmit time slot assigned to this device (non-delayed frame mode). or the start of the transmit frame (delayed frame mode using the internal time-slot assignment counter). |
| :---: | :---: | :---: | :---: | :---: | :---: |
| VFXI | 1 | 28 | 20 | Transmit analog | This in a high-impedance input. Voice frequency signals present on this input are encoded as an A-law or $\mu$-law PCM bit stream and shifted out on the selected $\mathrm{D}_{\mathrm{X}}$ pin. |
| $\begin{aligned} & D^{0} \\ & D^{1} \end{aligned}$ | $\begin{aligned} & 0^{\prime} \\ & 0 \end{aligned}$ | $\begin{aligned} & 18 \\ & 19 \end{aligned}$ | $13$ | Transmit Data | DX1 is available on the TS5070 only, $D \times 0$ is available on all devices. These Transmit Data TRI.STATE © outputs remain in the high impedance state except during the assigned transmit time slot on the assigned port, during which the transmit PCM data byte is shifted out on the rising edges of BCLK. |
| $\begin{aligned} & \overline{\mathrm{TS}} \mathrm{x}^{0} \\ & \overline{\mathrm{TS}} \mathrm{X}^{1} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 20 \\ & 21 \end{aligned}$ | $14$ | Transmit time slot | $\overline{\mathrm{TS}} \times 1$ is available on the TS5070 only. $\overline{\mathrm{TS}} \mathrm{X} 0$ is available on all devices. Normally these opendrain outputs are floating in a high impedance state except when a time-sir.t is active on one of the Dxoutputs, when the appropriate $\mathrm{TS}_{\mathrm{S}} \mathrm{X}$ output pulls low to enable a backplane line-driver. |

RECEIVE SECTION

| Name | Pin type | TS5070 | TS5071 | Function | Description |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{FS}_{\mathrm{R}}$ | 1 | 8 | 6 | Receive frame sync. | Normally a pulse or squarewave waveform with an 8 kHz repetition rate is applied to this input to define the start of the receive time slot assigned to this device (non-delayed irame mode), or the start of the receive frame (delayed frame mode using the internal time-slot assignment counter). |
| $V \mathrm{FR}^{\mathrm{O}}$ | 0 | 2 | 2 | Receive analog | The Receive analog power amplifier output, capable of driving load impedances as low as $300 \$ 2$ (depending on the peak overload level required). PCM data received on the assigned $D_{R}$ pin is decoded and appears at this output as voice frequency signals. |
| $\begin{aligned} & D_{R^{0}} \\ & D_{R} 1 \end{aligned}$ | $\begin{aligned} & 1 \\ & 1 \end{aligned}$ | $\begin{array}{r} 10 \\ 9 \end{array}$ | $7$ | Receive Data | $\mathrm{D}_{\mathrm{R}} 1$ is available on the $T S 5070$ only: $\mathrm{D}_{\mathrm{R}} 0$ is available on all devices. These receive data input(s) are inactive except during the assigned receive time slot of the assigned port when the receive PCM data is shifted in on the falling edges of BCLK. |

INTERFACE, CONTROL, RESET
$\left.\begin{array}{|l|l|l|l|l|l|}\hline \text { ILS } & \text { I/O } & 23 & - & \text { Interface Latches } & \begin{array}{l}\text { IL5 through ILO are available on the TS5070 } \\ \text { IL4 } \\ \text { IL3 } \\ \text { IL2 } \\ \text { IL1 } \\ \text { ILO through ILO are available on the TS5071 } \\ \text { Each Interface Latch I/O pin may be individually }\end{array} \\ \text { programmed as an input or an output determined } \\ \text { by the state of the corresponding bit in the Latch } \\ \text { Direction Register (LDR). For pins configured as } \\ \text { inputs, the logic state sensed on each input is } \\ \text { latched into the Interface Latch Register (ILR } \\ \text { whenever control data is written to COMBO IIG, } \\ \text { while CS is Iow, and the information is shifted } \\ \text { out on the CO lor CI/O) pin. When configured } \\ \text { as outputs, control data written into the ILR } \\ \text { appears at the corresponding IL pins. }\end{array}\right\}$

## POWER-ON INITIALIZATION

When power is first applied, power-on reset circuitry initializes the COMBO IIG and puts it into the powerdown state. The gain control registers for the transmit and receive gain sections are programmed for minimum gain, the hy'orid balance circuit is turned off, the power amp is disabled and the device is in the non-delayed timing mode. The Latch Direction Register (LDR) is pre-set with all IL pins programmed as inputs, placing the SLIC interface pins in a high impedance state. The $\mathrm{Cl} / \mathrm{O}$ pin is set as an input ready for the first control byte of the initialization sequence.
A reset to these same initial conditions may also be forced by driving the MR pin momentarily high. This may be done either when powered-up or down. For normal operation this pin must be pulled low.
The desired modes for all programmable functions may be initialized via the control port prior to a Power-up command.

## POWER-DOWN STATE

Following a period of activity in the powered-up state the power-down state may be re-entered by writing a PowerDown instruction into the serial control port as indicated in Table I. The power down instruction may be included within any other instruction code. It is recommended that the chip be powered down before executing any instructions. In the power-down state, all nonessential circuitry is de-activated and the $\mathrm{D} \times \mathrm{O}$ (and $\mathrm{D} \times 1$ ) outputs are in the high impedance TRI-STATE condition.
The coefficients stored in the Hybrid Balance circuit and the Gain Control registers, the data in the LDR and ILR, and all control bits remain unchanged in the power-down state unless changed by writing new data via the serial control port, which remains active. The outputs of the Interface Latches also remain active, maintaining the ability to monitor and control the SLIC.

## TRANSMIT FILTER AND ENCODER

The Transmit section input, VFXI, is a high impedance summing input which is used as the differencing point for the internal hybrid balance cancellation signal. No external components are necessary to set the gain. Following this circuit is a programmable gain/attenuation amplifier which is controlled by the contents of the Transmit Gain Register (see Programmable Functions section). An active pre-filter then precedes the 3rd order high-pass and 5th order low-pass switched capacitor filters. The A/D converter has a compressing characteristic according to the standard CCITT A or $\mu 255$ coding laws, which must be selected by a control instruction during initialization (see Tables I and II). A precision on-chip voltage reference ensures accurate and highly stable transmission levels. Any offset voltage arising in the gainset amplifier, the filters or the comparator is canceled by an internal auto-zero circuit.
Each encode cycle begins immediately following the assigned Transmit time-slot. The total signal delay referenced to the start of the time-slot is approximately $165 \mu$ s (due to the Transmit Filter) plus $125 \mu$ s (due to encoding delay), which totals $290 \mu \mathrm{~s}$. Data is shifted out on DXD or $\mathrm{DX1}$ during the selected time slot on eight rising edges of BCLK.

## DECODER AND RECEIVE FILTER

PCM data is shifted into the Decoder's Receive PCM Register via the $D_{R} 0$ or $D_{R} 1$ pin during the selected time-slot on the 8 falling edges of BCLK. The Decoder consists of an expanding DAC with either A or $\mu 255$ law decoding characteristic, which is selected by the same control instruction used to select the Encode law during
initialization. Following the Decoder is a 5 th order low pass switched capacitor filter with integral $\operatorname{Sin} \mathrm{x} / \mathrm{x}$ correc tion for the 8 kHz sample and hold. A programmable gain amplifier, which must be set by writing to the Receive Gain Register, is included, and finally a Post-Filter/Power Amplifier capable of driving a 300 S load to $\pm 3.5 \mathrm{~V}$, a 600 S 2 load to $\pm 3.8 \mathrm{~V}$ or a 15 kS 2 load to $\pm 4.0 \mathrm{~V}$ at peak overload.
A decode cycle begins immediately after each receive time-slot, and $10 \mu \mathrm{~s}$ later the Decoder DAC output is updated. The total signal delay is $10 \mu \mathrm{~s}$ plus $120 \mu \mathrm{~s}$ (filter delay) plus $62.5 \mu \mathrm{~s}$ ( $1 / 2$ frame) which gives approximately $190 \mu \mathrm{~s}$.

## PCM INTERFACE

The FSX and FSR frame sync inputs determine the beginning of the 8 -bit transmit and receive time-slots respectively. They may have any duration from a single cycle of BCLK to a square wave. Two different relationships may be established between the frame sync inputs and the actual time-slots on the PCM busses by setting bit 3 in the Control Register (see Table II). Non-delayed data mode is similar to long-frame timing on the ETC 5050/60 series of devices: time-slots being nominally coincident with the rising edge of the appropriate FS input. The alternative is to use Delayed Data mode which is similar to short-frame sync timing, in which each FS input must be high at least a half-cycle of BCLK earlier than the time - slot. The Time-Slot Assignment circuit on the device can only be used with Delayed Data timing. When using Time Slot Assignment, the beginning of the first time-slot in a frame is identified by the appropriate FS input. The actual transmit and receive time-slots are then determined by the internal Time-Slot Assignment counters. Transmit and Receive frames and time-slots may be skewed from each other by any number of BCLK cycles During each assigned Transmit time-slot, the selected $\mathrm{D} \times 0 / 1$ output shifts data out from the PCM register on the rising edges of BCLK. $\mathrm{TS}^{\mathrm{T}} \times \mathrm{O}$ (or $\overline{\mathrm{TS}} \times 1$ as appropriate) also pulls low for the first $71 / 2$ bit times of the time-slot to control the TRI-STATE Enable of a backplane linedriver. Serial PCM data is shifted into the selected $D_{R} 0 / 1$ input during each assigned Receive time-slot on the falling eciges of BCLK. DX0 or $\mathrm{D}_{\mathrm{K}} 1$ and $\mathrm{DR}_{\mathrm{R}} 0$ or $\mathrm{DR}_{\mathrm{R}} 1$ are selectable on the TS5070 only.

## SERIAL CONTROL PORT

Control information and data are written into or readback from COMBO IIG via the serial control port consisting of the control clock CCLK; the serial data input/output. $\mathrm{Cl} / \mathrm{O}$, (or separate input, Cl , and output, CO , on the TS5070 only); and the Chip Select input, CS. All control instructions require 2 bytes, as listed in Table 1, with the exception of a single byte power-up/down command. To shift control data intoCOMBO IIG,CCLK must be pulsed high 8 times while $\overline{\mathrm{CS}}$ is low. Data on the $\mathrm{CI} / \mathrm{O}$ (or CI ) input is shifted into the serial input register on the falling edge of each CCLK pulse. After all data is shifted in, the contents of the input shift register are decoded, and may indicate that a 2 nd byte of control data will follow. This second byte may either be defined by a second byte-wide $\overline{\mathrm{CS}}$ pulse or may follow the first contiguously, i.e. it is not mandatory for $\overline{C S}$ to return high in between the first and second control bytes. At the end of CCLK8 in the 2nd control byte the data is loaded into the appropriate programmable register. CS may remain low continuously when programming successive registers, if desired. However, CS should be set high when no data transfers are in progress.
To readback interface Latch data or status information
from COMBO IIG, the first byte of the appropriate instruction is strobed in during the first $\overline{C S}$ pulse, as defined in Table I. CS must then be taken low for a further 8 CCLK cycles, during which the data is shifted onto the CO or $\mathrm{CI} / \mathrm{O}$ pin on the rising edges of CCLK. When CS is high the CO or $\mathrm{Cl} / \mathrm{O}$ pin is in the high-impedance TRF

STATE, enabling the CI/O pins of many devices to be multiplexed together.
Thus, to summarize, 2-byte READ and WRITE instructions may use either two 8 -bit wide $\overline{\mathrm{CS}}$ pulses or a single 16-bit wide CS pulse.


Note 1 : Bit 7 of bytes 1 and 2 is always the first bit clocked into or out from the $\mathrm{Cl}, \mathrm{CO}$ or $\mathrm{Cl} / \mathrm{CO}$ pin. $\mathrm{X}=$ don't care.
Note 2 : " $P$ " is the power-up/down control bit, see "Power-up" section (" 0 " =Power Up " 1 " = Power Down)
i'ote $3: 3$ additional registers are provided for the Hybrid Balance Filter, see page 9.

TABLE I Programmable Register Instructions

## PROGRAMMABLE FUNCTIONS

## POWER-UP/DOWN CONTROL

Following power-on initialization, power-up and powerdown control may be accomplished by writing any of the control instructions listed in Table I into COMBOIIG with the " $P$ " bit set to " 0 " for power-up or " 1 " for powerdown. Normally it is recommended that all programmable functions be initially programmed while the device is powered down. Power state control can then be included with the last programming instruction or the separate single-byte instruction. Any of the programmable registers may also be modified while the device is powered-up or down be setting the " $P$ " bit as indicated. When the power up or down control is entered as a single byte instruction, Bit one (1) must be reset to a 0 .
When a power-up command is given, all de-activated circuits are activated, but the TRI-STATE PCM output(s), $\mathrm{D} \mathrm{O}^{\mathrm{O}}$ (and $\mathrm{D}^{1}{ }^{1}$ ), will remain in the high impedance state until the second $\mathrm{FS}_{X}$ pulse after power-up.

## CONTROL REGISTER INSTRUCTION

The first byte of a READ or WRITE instruction to the Control Register is as shown in Table I. The second byte functions are detailed in Table II.

## MASTER CLOCK FREQUENCY SELECTION

A Master clock must be provided to COMBO IIG for operation of the filter and coding/decoding functions. The MCLK frequency must be either $512 \mathrm{kHz}, 1.536 \mathrm{MHz}$,
$1.544 \mathrm{MHz}, 2.048 \mathrm{MHz}$, or 4.096 MHz and must be synchronous with BCLK. Bits $\mathrm{F}_{1}$ and $\mathrm{F}_{0}$ (see Table II) must be set during initialization to select the correct internal divider.

## CODING LAW SELECTION

Bits "MA" and "IA" in Table II permit the selection of $\mu 255$ coding or A-law coding, with or without even bit inversion.

## ANALOG LOOPBACK

Analog Loopback mode is entered by setting the "AL" and "DL" bits in the Control Register as shown in Table II. In the analog loopback mode, the Transmit input $\mathrm{VF}_{X}$ I is isolated from the input pin and internally connected to the VFRO output, forming a loop from the Receive PCM Register back to the Transmit PCM Register. The VFRO pin remains active, and the programmed settings of the Transmit and Receive gains remain unchanged, thus care must be taken to ensure that overload levels are not exceeded anywhere in the loop.

## DIGITAL LOOPBACK

Digital Loopback mode is entered by setting the "AL" and "DL" bits in the Control Register as shown in Table II. This mode provides another stage of path verification by enabling data written into the Receive PCM Register to be read back from that register in any Transmit time-

| Bit Number |  |  |  |  |  |  |  | Function |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |
| $F_{1}$ | $F_{0}$ | MA | IA | DN | DL | AL | PP |  |
| 0 | 0 |  |  |  |  |  |  | MCLK $=512 \mathrm{kHz}$ |
| 0 | 1 |  |  |  |  |  |  | MCLK $=1.536$ or 1.544 MHz |
| 1 | 0 |  |  |  |  |  |  | MCLK $=2.048 \mathrm{MHz}^{*}$ |
| 1 | 1 |  |  |  |  |  |  | MCLK $=4.096 \mathrm{MHz}$ |
|  |  | 0 | x |  |  |  |  | Select $\mu$ - 255 law * |
|  |  | 1 | 0 |  |  |  |  | A-law, Including Even Bit Inversion |
|  |  | 1 | 1 |  |  |  |  | A-law, No Even Bit Inversion |
|  |  |  |  | 0 |  |  |  | Delayed Data Timing |
|  |  |  |  | 1 |  |  |  | Non-Delayed Data Timing * |
|  |  |  |  |  | 0 | 0 |  | Normal Operation* |
|  |  |  |  |  | 1 | X |  | Digital Loopback |
|  |  |  |  |  | 0 | 1 |  | Analog Loopback |
|  |  |  |  |  |  |  | 0 | Power Amp Enabled in PDN |
|  |  |  |  |  |  |  | 1 | Power Amp Disabled in PDN * |

* $=$ State at power-on initialization.

TABLE II Control Register Byte 2 Functions

|  | $\mu 255$ law |  |  |  |  |  |  |  | True A-law with even bit inversion |  |  |  |  |  |  |  | A-law without even bit inversion MSB LSB |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IN }}=+$ Full Scale | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| $V_{1 N}=O V$ | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| UN |  | 1 | 1 | 1 | 1 | 1 | 1 | 1 |  | 1 | 0 | 1 | 0 | , | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| $V_{\text {IN }}=-F_{\text {ull }}$ Scale | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |

Note 1 : The MSB is always the first PCM bit shifted in or out of COMBO IIG

TABLE III-Coding Law Conventions

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $L_{0}$ | $L_{1}$ | $L_{2}$ | $L_{3}$ | $L_{4}$ | $L_{5}$ | $x$ | $x$ |


| Ln Bit | IL Direction |
| :---: | :---: |
| 0 | Input |
| 1 | Output |

$X=$ don't care.
TABLE IV - Byte 2 Functions of Latch Direction Register
slot at $\mathrm{D}_{\times} 0 / 1$. No PCM decoding or encoding takes place in this mode, $V F_{R O}$ maintains a low impedance idle output.

## INTERFACE LATCH DIRECTIONS

Immediately following power-on, all Interface Latches assume they are inputs, and therefore all IL pins are in a high impedance state. Each IL pin may be individually programmed as a logic input or output by writing the appropriate instruction to the LDR, see Tables I and IV.

Bits $L_{5}-L_{0}$ must be set by writing the specified instruction to the LDR with the L bits in the second byte set as specified in Table IV.

## INTERFACE LATCH STATES

Interface Latches configured as outputs assume the state determined by the appropriate data bit in the 2 -byte instruction written to the Interface Latch Register (ILR) as shown in Tables $I$ and $V$. Latches configured as inputs will sense the state applied by an external source, such as the Off-Hook detect output of a SLIC. All bits of the ILR, i.e. sensed inputs and the programmed state of outputs, can be read back in the 2 nd byte of a READ from the ILR.
It is recommended that, during initialization, the state of IL pins to be configured as outputs should first be programmed, followed immediately by the Latch Direction 7. nister.

| Bit Number |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| $D_{0}$ | $D_{1}$ | $D_{2}$ | $D_{3}$ | $D_{4}$ | $D_{5}$ | $\times$ | $\times$ |

TABLE V . Interface Latch Data Bit Order

TIME-SLOT ASSIGNMENT
COMBO IIG can operate in either fixed time-slot or ti-me-slot assignment mode for selecting the Transmit and Receive PCM time-slots. Following power-on, the device is automatically in Non-Delayed Timing mode, in which the time-slot always begins with the leading (rising) edge of frame sync inputs $\mathrm{FS}_{\mathrm{X}}$ and $\mathrm{FS}_{\mathrm{R}}$ Time-Slot Assignment may only be used with Delayed Data timing : see Figure 5. FSX and $F S_{R}$ may have any phase relation ship with each other in BCLK period movements.
Alternatively, the internal time-slot assignment counters and comparators can be used to access any time-slot in a frame, using the frame sync inputs as marker pulses for
the beginning of transmit and receive time-slot 0 . In this mode, a frame may consist of up to 64 time-slots of 8 bits each. A time-slot is assigned by a 2 -byte instruction as shown in Tables I and VI. The last 6 bits of the second byte indicate the selected time-slot from $0-63$ using straight binary notation. A new assignment becomes active on the second frame following the end of the ChipSelect for the second control byte. The "EN" bit allows the PCM inputs, $\mathrm{D}_{\mathrm{R}} 0 / 1$, or outputs, $\mathrm{D} \times 0 / 1$, as appropriate, to be enabled or disabled.
Time-Slot Assignment mode requires that the FSX and $\mathrm{FS}_{\mathrm{R}}$ pulses must conform to the delayed timing format shown in Figure 5.

| Bit Number |  |  |  |  |  |  |  | Function |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{gathered} 7 \\ \text { EN } \end{gathered}$ | $\begin{gathered} 6 \\ \text { PS } \\ \text { (Note 1) } \end{gathered}$ | 5 T5 (Note 2) | 4 $T_{4}$ | $\begin{gathered} 3 \\ T_{3} \end{gathered}$ | $\begin{gathered} 2 \\ T_{2} \end{gathered}$ | $\begin{gathered} 1 \\ T_{1} \end{gathered}$ | $\begin{gathered} 0 \\ T_{0} \end{gathered}$ |  |
| 0 | 0 | X | X | X | X | X | X | Disable $\mathrm{D} \times 0$ Output (Transmit Instruction) Disable $\mathrm{DR}_{\mathrm{R}} 0$ Input (Receive Instruction) |
| 0 | 1 | X | X | X | X | X | X | Disable DX1 Output (Transmit Instruction) Disable $D_{R} 1$ Input (Receive Instruction) |
| 1 | 0 | Assign One Binary Coded Time-Slot from 0-63 Assign One Binary Coded Time-Stot from 0-63 |  |  |  |  |  | Enable DX0 Output (Transmit Instruction) Enable $\mathrm{D}_{\mathrm{R}} 0$ Input (Receive Instruction) |
| 1 | 1 | Assign One Binary Coded Time-Slot from 0.63 Assign One Binary Coded Time-Slot from 0-63 |  |  |  |  |  | Enable $\mathrm{D}_{\mathrm{X}} 1$ Output (Transmit Instruction) Enable $\mathrm{D}_{\mathrm{R}} 1$ Input (Receive Instruction) |

Note 1: The "PS" bit MUST always be set to 0 for the TS5071
Note 2: T5 is the MSB of the Time-slot assignment.

## TABLE VI - Time-Slot and Port Assignment instruction

## PORT SELECTION

On the TS5070 only, an additional capability is available : 2 Transmit serial PCM ports, D×0 and D×1, and 2 Receive serial PCM ports, $D_{R} 0$ and $D_{R} 1$, are provided to enable two-way space switching to be implemented. Port selections for transmit and receive are made within the appropriate time-slot assignment instruction using the "PS" bit in the second byte. Port Selection may only be used in Delayed Data timing mode.
On the TS5071, only ports $\mathrm{D}_{\mathrm{X}} 0$ and $\mathrm{D}_{\mathrm{R}} 0$ are available, therefore the "PS" bit MUST always be set to 0 for these devices.
Tabel VI shows the format for the second byte of both transmit and receive time-slot and port assignment instructions.

## TRANSMIT GAIN INSTRUCTION BYTE 2

The transmit gain can be programmed in 0.1 dB steps by writing to the Transmit Gain Register as defined in Tables! and VII. This corresponds to a range of 0 dBmO levels at VFXI between 1.619 Vrms and 0.087 Vrms (equivalent to +6.4 dBm to -19.0 dBm in $600 \Omega$ ). To calculate the binary code for byte 2 of this instruction for any desired input 0 dBmO level in Vrms, take the nearest integer to the decimal number given by:

$$
200 \times \log _{10}(\mathrm{~V} / 0.08595)
$$

and convert to the binary equivalent. Some examples are given in Table VII.

| Bit Number |  |  |  |  |  |  |  |  |  | 0 dBm 0 Test Level (Vrms) at $V F_{X} 1$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 7 | 6 |  |  |  | 3 | 2 |  |  | 0 |  |
| 0 | 0 |  |  |  | 0 | 0 | 0 |  | 0 | No Output |
| 0 | 0 |  |  |  | 0 | 0 | 0 |  | 1 | 0.087 |
| 0 | 0 |  |  |  | 0 | 0 | 1 |  | 0 | 0.088 |
| 1 | 1 |  |  |  | 1 | 1 | 1 |  | 0 | 1.600 |
| 1 | 1 |  |  |  | 1 | 1 | 1 |  | 1 | 1.619 |

TABLE VII-Byte 2 of Transmit Gain Instructions

## RECEIVE GAIN INSTRUCTION BYTE 2

The receive gain can be programmed in 0.1 dB steps by writing to the Receive Gain Register as defined in Tables I and VIII. Note the following restrictions on output drive capability:
a) 0 dBmO levels $\leqslant 1.96 \mathrm{Vrms}$ at $V F_{R O}$ may be driven into a load of $\geqslant 15 \mathrm{k} \Omega$ to GND,
b) 0 dBmO levels $\leqslant 1.90 \mathrm{Vrms}$ at $\mathrm{VF}_{\mathrm{RO}} \mathrm{O}$ may be driven into a load of $\geqslant 600 \Omega$ to GND,
c) 0 dBmO levels $\leqslant 1.70 \mathrm{Vrms}$ at $V \mathrm{FRO}_{\mathrm{R}}$ may be driven into a load of $\geqslant 300 \Omega$ to GND.

To calculate the binary code for byte 2 of this instruction for any desired output 0 dBmO level in Vrms, take the nearest integer to the decimal number given by:

$$
200 \times \log _{10}(\mathrm{~V} / 0.1046)
$$

and convert to the binary equivalent. Some examples are given in Table VIII.

| Bit Number |  |  |  |  |  |  |  |  | $\begin{aligned} & 0 \mathrm{dBmO} \text { Test Level (Vrms) } \\ & \text { at } V \cdot F_{R} \mathrm{O} \end{aligned}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 7 | 6 | 5 |  |  |  | 2 | 1 | 0 |  |
| 0 | 0 | 0 |  |  |  | 0 | 0 | 0 | No Output (Low 2 to GND) |
| 0 | 0 | 0 | 0 |  |  | 0 | 0 | 1. | 0.106 |
| 0 | 0 | 0 | 0 |  |  | 0 | 1 | 0 | 0.107 |
| 1 | 1 | 1 | 1 |  |  | 1 | 1 | 0 | 1.95 |
| 1 | 1 | 1 | 1 |  |  |  | 1 | 1 | 1.96 |

TABLE VIII - Byte 2 of Receive Gain Instructions

## HYBRID BALANCE FILTER

The Hybrid Balance Filter on COMBO II is a programmable filter consisting of a second-order Bi -Quad section, Hybal1, followed by a first-order section, Hybal2, and a programmable attenuator. Either of the filter sections can be bypassed if only one is required to achieve good cancellation. A selectable 180 degree inverting stage is included to compensate for interface circuits which also invert the transmit input relative to the receive output signal. The Bi-quad is intended mainly to balance low frequency signals across a transformer SLIC, and the first order section to balance midrange to higher audio frequency signals.
As a Bi-Quad, Hybal1 has a pair of low frequency zeroes and a pair of complex conjugate poles. When configuring the Bi-Quad, matching the phase of the hybrid at low to midband frequencies is most critical. Once the echo path is correctly balanced in phase, the magnitude of the cancellation signal can be corrected by the programmable attenuator.
The Bi-Quad mode of Hybal1 is most suitable for balancing interfaces with transformers having high inductance of 1.5 Henries or more. An alternative configuration for smaller transformers is available by converting Hybal1 to a simple first-order section with a single real low frequency pole and OHz zero. In this mode, the pole frequency may be programmed.
Many line interfaces can be adequately balanced by use of the Hyball section only, in which case the Hybal2 filter should be de-selected to bypass it.
Hybal2, the higher frequency first-order section, is provided for balancing an electronic SLIC, and is also helpful
with a transformer SLIC in providing additional phase correction for mid and high-band frequencies, typically 1 kHz to 3.4 kHz . Such a correction is particularly useful if the test balance impedance includes a capacitor of 100 nF or less, such as the loaded and non-loaded loop test networks in the United States. Independent placement of the pole and zero location is provided.
Figure 1 shows a simplified diagram of the local echo path for a typical application with a transformer interface. The magnitude and phase of the local echo signal, measured at $V F X I$ are a function of the termination impedance $Z_{T}$, the line transformer and the impedance of the 2 W loop, $\mathrm{Z}_{\mathrm{L}}$. If the impedance reflected back into the transformer primary is expressed as $Z_{L^{\prime}}$ then the echo path transfer function from $V F_{R} O$ to $V F_{X I}$ is :

$$
\begin{equation*}
H(w)=Z_{L^{\prime}} /\left(Z_{T}+Z_{L^{\prime}}\right) \tag{1}
\end{equation*}
$$

## PROGRAMMING THE FILTER

On initial power-up the Hybrid Balance filter is disabled. Before the hybrid balance filter can be programmed it is necessary to design the transformer and termination impedance in order to meet system 2 W input return loss specifications, which are normally measured against a fixed test impedance ( 600 or $900 \Omega 2$ in most countries). Only then can the echo path be modeled and the hybrid balance filter programmed. Hybrid balancing is also measured against a fixed test impedance, specified by each national Telecom administration to provide adequate control of talker and listener echo over the majority of their network connections. This test impedance is $\mathrm{Z}_{\mathrm{L}}$ in Figure 1. The echo signal and the degree of transhybrid loss obtained by the programmable filter must be measured from the PCM digital input, $\mathrm{D}_{\mathrm{R}} 0$, to the PCM digital output, $\mathrm{D}_{\mathrm{X}} 0$, either by digital test signal analysis or by conversion back to analog by a PCM CODEC/ Filter.
Three registers must be programmed in COMBO IIG to fully configure the Hybrid Balance Filter as follows: Register 1: select/de-select Hybrid Balance Filter invert/non-invert cancellation signal select/de-select Hybal2 filter section attenuator setting
Register 2: select/de-select Hybal1 filter set Hybal 1 to Bi-quad or 1st order pole and zero frequency selection
Register 3: program pole frequency in Hybal2 filter program zero frequency in Hybal2 filter
Standard filter design techniques may be used to model the echo path (see Equation 1) and design a matching hybrid balance filter configuration. Alternatively, the frequency response of the echo path can be measured and the hybrid balance filter designed to replicate it.
A Hybrid Balance filter design guide and software optimization program are available under license from THOMSON SEMICONDUCTEURS ( order TS5077).


FIGURE 1-SIMPLIFIED DIAGRAM OF HYBRID BALANCE CIRCUIT

## APPLICATIONS INFORMATIONS

Figure 2 shows a typical application of the TS5071 together with a transformer-based SLIC.
Four of the IL latches are configured as outputs to control the relay drivers on the SLIC, while IL4 is an input for the Supervision signal. Figure 3 shows a similar arrangement with a monolithic SLIC.

## POWER SUPPLIES

While the pins of the TS5070 COMABO IIG devices are well protected against electrical misuse, it is recommended that the standard CMOS practice of applying GND to the device before any other connections are made should
always be followed. In applications where the printed circuit card may be plugged into a hot socket with power and clocks already present, an extra long ground pin on the connector should be used.
To minimize noise sources all ground connections to each device should meet at a common point as close as possible to the GND pin in order to prevent the interaction of ground return currents flowing through a common bus impedance. Power supply decoupling capacitors of $0.1 \mu \mathrm{~F}$ should be connected from this common point to $V_{C C}$ and VSS as close to the device pins as possible.


FIGURE 2-TYPICAL APPLICATION WITH TRANSFORMER SLIC


FIGURE 3 - TYPICAL APPLICATION WITH MONOLITHIC SLIC

MAXIMUM RATINGS

| Rating | Symbol | Value | Unit |
| :---: | :---: | :---: | :---: |
| $V_{C C}$ to GND | $V_{\text {CC }}$ | $+7$ | V |
| $V_{\text {SS }}$ to GND | $V_{\text {SS }}$ | -7 | V |
| Voltage at VFXI |  | $V_{C C}+1$ to $V_{S S}-1$ | $\checkmark$ |
| Voltage at any digital input | $V{ }_{\text {IN }}$ | $V_{C C}+1$ to GND - 1 | V |
| Current at $\mathrm{VFR}_{\mathrm{R}} \mathrm{O}$ |  | $\pm 100$ | mA |
| Current at any digital output | 10 | $\pm 50$ | mA |
| Storage temperature range | $\mathrm{T}_{\text {stg }}$ | $-65,+150$ | ${ }^{\circ} \mathrm{C}$ |
| Lead temperature (soldering, 10 seconds) | Tlead | 300 | ${ }^{\circ} \mathrm{C}$ |

## ELECTRICAL OPERATING CHARACTERISTICS

Unless otherwise noted, limits printed in BOLD characters are guaranteed for $V_{C C}=+5 \mathrm{~V} \pm 5 \%$; $V_{S S}=-5 V \pm 5 \%$, $T_{A}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ by correlation with $100 \%$ electrical testing at $T_{A}=25^{\circ} \mathrm{C}$. All other limits are assured by correlation with other production tests and/or product design and characterization. All signals referenced to

GND. Typicals specified at $V_{C C}=+5 \mathrm{~V}, \mathrm{~V}_{S S}=-5 \mathrm{~V}$, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
All timing parameters are measured at $\mathrm{V}_{\mathrm{OH}}=2.0 \mathrm{~V}$ and $\mathrm{V}_{\mathrm{OL}}=0.7 \mathrm{~V}$.
See Definitions and Timing Conventions section for test methods information.

## DIGITAL INTERFACE

| Characteristic | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{array}{ll}\text { Input low voltage } & \text { All digital inputs } \\ \text { (DC Mieas.) }\end{array}$ | VIL |  |  | 0.7 | V |
| $\begin{array}{ll}\text { Input high voltage } & \text { All digital inputs } \\ \\ \text { (DC Meas.) }\end{array}$ | $\mathrm{V}_{\text {IH }}$ | 2.0 |  |  |  |
| Output low voltage <br> DX 0 and $\mathrm{DX} 1, \quad \mathrm{IL}=3.2 \mathrm{~mA}$ <br> All other Digital outputs, IL $=1 \mathrm{~mA}$ | $\mathrm{v}_{\mathrm{OL}}$ |  |  | 0.4 | V |
| Output high voltage $\begin{aligned} & \mathrm{DX0} \text { and } \mathrm{DX} 1, \mathrm{IL}=-3.2 \mathrm{~mA} \\ & \text { All other Digital outputs except ( } \overline{\mathrm{TS}} \times \text { ). } \\ & \mathrm{IL}=-1 \mathrm{~mA} \\ & \text { All digital outputs, } \mathrm{I}_{\mathrm{L}}=-100 \mu \mathrm{~A} \end{aligned}$ | $\mathrm{V}_{\mathrm{OH}}$ | $v_{\mathrm{CC}^{--}}^{2.4}$ |  |  | $\begin{aligned} & v \\ & v \end{aligned}$ |
| Input low current all digital inputs ( $G N D<\mathrm{V}_{1} \mathrm{C}<\mathrm{V}_{1 L}$ ) | IIL | - 10 |  | 10 | $\mu \mathrm{A}$. |
| Input high current all digital inputs ( $\mathrm{V}_{1} \mathrm{H}<\mathrm{V}_{\text {I }} \mathrm{N}<\mathrm{V}_{\text {CC }}$ ) | 1/H | -10 |  | 10 | $\mu \mathrm{A}$ |
| Output current in high impedance state (TRI-STATE) $\mathrm{D} \times 0, \mathrm{D} \times 1, \mathrm{CO}$ and $\mathrm{Cl} / \mathrm{O}$ (as an Output) <br> 'L5-1LO as outputs <br> (GND $<\mathrm{V}_{\mathrm{O}}<\mathrm{V}_{\mathrm{CC}}$ ) | 1 OZ | $-10$ |  | 10 | $\mu \mathrm{A}$ |

## ANALOG INTERFACE

| Input current VVFXI $\left(-3.3 \mathrm{~V}<\mathrm{VF} \mathrm{XI}^{\prime}<3.3 \mathrm{~V}\right)$ | IVFXI | - 10 |  | 10 | $\mu \mathrm{A}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Input resistance ( $-3.3 \mathrm{~V}<\mathrm{VF}_{\mathrm{XI}}{ }^{(<3.3 \mathrm{~V})}$ | $\mathrm{R}_{\text {VFXI }}$ | 390 |  |  | k $\Omega_{2}$ |
| Input Offset Voltage at VFXI | $\operatorname{VOS}_{x}$ |  |  | 20 | mV |
| Load resistance ( $\mathrm{VF}_{\mathrm{R}} \mathrm{O}$ ) $\quad\left(-3.5 \mathrm{~V}<\mathrm{VF} \mathrm{R}^{\mathrm{O}}<3.5 \mathrm{~V}\right)$ | RLVFRO | 300 |  |  | S |
| Load capitance CLVFRO from VF RO to GND RLVFRO $\geqslant 300 \Omega$ | CLVFRo |  |  | 200 | pF |
| Output resistance (steady zero PCM code applied to $\mathrm{D}_{\mathrm{R}} 0$ or $D_{R}{ }^{1)}$ | ROVFRO |  | 1.0 | 3.0 | S |
| Output offset voltage at $V F_{R} \mathrm{O}$ (Alterning $\pm$ zero PCM code applied to $D_{R} 0$ or $D_{R} 1$, maximum receive Gain) | $V_{\text {OSR }}$ | - 200 |  | 200 | $m V$ |

## POWER DISSIPATION

| -ower down current (CCLK, $\mathrm{Cl} / \mathrm{O}, \mathrm{Cl}, \mathrm{CO}=0.4 \mathrm{~V}, \overline{\mathrm{CS}}=2.4 \mathrm{~V}$ Interface latches set as outputs with no load All other inputs active, Power Amp disabled) | ${ }^{1} \mathrm{Cc}{ }^{0}$ |  | 1.5 | mA |
| :---: | :---: | :---: | :---: | :---: |
| Power down current (as above) | $-\mathrm{SS}^{0}$ |  | 0.3 | mA |
| Power up current $\text { (CCLK, } \mathrm{CI} / \mathrm{O}, \mathrm{CI}, \mathrm{CO}=0.4, \overline{\mathrm{CS}}=2.4 \mathrm{~V}$ <br> No load on Power Amp <br> Interface latches set as outputs with no load) | ${ }^{1} \mathrm{CC}{ }^{1}$ | 7 | 10 | mA |
| Power up current (as above) | $-{ }^{-1 s}{ }^{1}$ | 7 | 10 | mA |

## TIMING SPECIFICATIONS

Unless otherwise noted, limits printed in BOLD characters are guaranteed for $V_{C C}=+5 \mathrm{~V} \pm 5 \%$; $\mathrm{VSS}_{\mathrm{S}}=-5 \mathrm{~V} \pm 5 \%$, $\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ by correlation with $100 \%$ electrical testing at $T_{A}=25^{\circ} \mathrm{C}$. All other limits are assured by correlation with other production tests and/or product design and characterization. All signals referenced to

GND. Typicals specified at $V_{C C}=+5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=-5 \mathrm{~V}$ $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
All timing parameters are measured at $\mathrm{V}_{\mathrm{OH}}=2.0 \mathrm{~V}$ and $\mathrm{V}_{\mathrm{OL}}=0.7 \mathrm{~V}$.
See Definitions and Timing Conventions section`for test methods information.

## MASTER CLOCK TIMING

| Characteristic | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Frequency of MCLK (Selection of Frequency is Programmable) (See Table III) | ${ }^{\text {f MCLK }}$ |  | $\begin{array}{r} 512 \\ 1.536 \\ 1.544 \\ 2.048 \\ 4.096 \end{array}$ |  | kHz <br> MHz <br> MHz <br> MHz <br> MHz |
| Period of MCLK High (Measured from $\mathrm{V}_{1 H}$ to $\mathrm{V}_{1 H}$, see Note) | tWMH | 80 |  |  | ns |
| Period of MCLK Low (Measured from $V_{\text {IL }}$ to $V_{\text {IL }}$, see Note) | tWML | 80 |  |  | ns |
| Rise Time of MCLK (Measured from $V_{\text {IL }}$ to $V_{\text {IH }}$ ) | ${ }^{\text {r RM }}$ |  |  | 30 | ns |
| Fall Time of MCLK (Measured from $\mathrm{V}_{\mathbf{I H}}$ to $\mathrm{V}_{\text {IL }}$ ) | ${ }^{\text {t }}$ FM |  |  | 30 | ns |
| HOLD Time, BCLK low to MCLK high (TS5070 Oniy) | ${ }^{\text {t }} \mathrm{HBM}$ | 50 |  |  | ns |

## PCM INTERFACE TIMING

| $\begin{array}{ll} \text { Frequency of BCLK } \quad \begin{array}{l} \text { (May Vary from } 64 \mathrm{kHz} \text { to } 4.096 \mathrm{MHz} \\ \text { in } 8 \mathrm{kHz} \text { increments) } \end{array} \end{array}$ | ${ }^{\text {f BCLK }}$ | 64 | 4096 | kHz |
| :---: | :---: | :---: | :---: | :---: |
| Period of BCLK High (Measured from $\mathrm{V}_{1 \mathrm{H}}$ to $\mathrm{V}_{\mathbf{I H}}$ ) | ${ }^{\text {t WBH }}$ | 80 |  | ns |
| (Period of BCLK Low (Measured from $V_{\text {IL }}$ to $V_{\text {IL }}$ ) | tWBL | 80 |  | ns |
| Rise Time of BCLK (Measured from $\mathrm{V}_{1 L}$ to $\mathrm{V}_{1 H}$ ) | ${ }^{\text {t RB }}$ |  | 30 | ns |
| Fall Time of BCLK (Measured from $V_{1 H}$ to $V_{I L}$ ) | ${ }^{1}$ FB |  | 30 | ns |
| Hold Time, BCLK Low to FSX/R High or Low | ${ }^{\text {t HBF }}$ | 0 |  | ns |
| Setup Time, FS ${ }_{\text {X/R }}$ High to BCLK Low | ${ }^{\text {t }}$ SFB | 30 |  | ns |
| Delay Time, BCL.K High <br> to Data Valid (Load $=100 \mathrm{pF}$ Plus 2 LSTTL Loads) | tDBD |  | 80 | ns |
| Delay Time, BCLK Low to DX0/1 Disabled <br> (Applies to the later Edge in Non-Delayed Data Mode only) | ${ }^{\text {t }}$ DBZ | 15 | 80 | ns |
| ```Delay Time, BCLK High to \(\mathrm{TS}_{X}\) Low if \(\mathrm{FS}_{x}\) High, or \(\mathrm{FS}_{\mathbf{X}}\) High to \(\mathrm{TS}_{X}\) Low if BCLK High (Load \(=100 \mathrm{pF}\) plus 2 LSTTL Loads)``` | ${ }^{\text {t }}$ DBT |  | 60 | ns |
| TRI-STATE Time, BCLK Low to $\overline{T S}_{X}$ High if $\mathrm{FS}_{X}$ Low, or BCLK High to $\overrightarrow{\mathrm{TS}}_{\mathbf{X}}$ High if $\mathrm{FS}_{\mathbf{X}}$ High | ${ }^{\text {I }}$ 'BT | 15 | 60 | ns |
| Delay Time, FSX/R (Load $=100$ pF Plus 2 LSTTL Loads, <br> High to Data Valid Applies if FS $\mathbf{X / R}$ Rises Later than <br>  BCLK Rising Edge in Non-Delayed Data <br>  Mode Only) | ${ }^{\text {t }}$ DFD |  | 80 | ns |
| Setup Time, $\mathrm{D}_{\mathrm{R}} 0 / 1$ Valid to BCLK Low | ${ }^{\text {² }}$ SDB | 30 |  | ns |
| Hold Time, BCLK Low to $\mathrm{DR}^{0 / 1}$ invalid | ${ }^{\text {t HBD }}$ | 10 |  | ns |

NOTE : Applies only to MCLK frequencies $\geqslant 1.536 \mathrm{MHz}$. At 512 kHz a $50: 50 \pm 2 \%$ duty cycle must be used

## TIMING SPECIFICATIONS (continued)

SERIAL CONTROL PORT TIMING

| Characteristic | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Frequency of CCLK | ${ }^{\text {f CCLK }}$ |  |  | 2.048 | MHz |
| Period of CCLK High (Measured from $\mathrm{V}_{1 \mathrm{H}}$ to $\mathrm{V}_{1 H}$ ) | tWCH | 160 |  |  | ns |
| Period of CCLK Low (Measured from VIL to VIL) | tWCL | 160 |  |  | ns |
| Rise Time of CCLK (Measured from $V_{\text {IL }}$ to $V_{1 H}$ ) | ${ }^{t} \mathrm{RC}$ |  |  | 50 | ns |
| Fall Time of CCLK (Measured from $\mathrm{V}_{\text {IH }}$ to $\mathrm{V}_{\text {IL }}$ ) | ${ }^{\text {t }} \mathrm{FC}$ |  |  | 50 | ns |
| Hold Time, CCLK Low to CS Low (CCLK1) | ${ }^{\text {t HCS }}$ | 10 |  |  | ns |
| Hold Time, CCLK Low to $\overline{\text { CS }}$ High (CCLK8) | ${ }^{\text {tHSC }}$ | 100 |  |  | ns |
| Setup Time, $\overline{\mathrm{CS}}$ Transition to CCLK Low | ${ }^{\text {t }}$ SSC | 50 |  |  | ns |
| Setup Time, $\mathrm{Cl}(\mathrm{Cl} / \mathrm{O})$ Data in to CCLK Low | ${ }^{\text {t }}$ SDC | 50 |  |  | ns |
| Hold Time, CCLK Low to CI/O Invalid | thCD | 50 |  |  | ns |
| Delay Time, CCLK High to $\mathrm{CI} / \mathrm{O}$ Data Out Valid (Load $=100 \mathrm{pF}$ plus 2 LSTTL Loads) | ${ }^{\text {t }}$ DCD |  |  | 50 | ns |
| Delay Time, $\overline{\mathrm{CS}}$ Low to $\mathrm{CO}(\mathrm{Cl} / \mathrm{O})$ Valid (Applies Only if Separate $\overline{\mathrm{CS}}$ used for Byte 2) | ${ }^{\text {t }}$ DSD |  |  | 50 | ns |
| Delay Time, CS High to $\mathrm{CO}(\mathrm{Cl} / \mathrm{O})$ High impedance (Applies only when $\overline{\mathrm{CS}}$ High occurs : sefore 9th CCLK High) | ${ }^{\text {t }}$ DDZ | 15 |  | 60 | ns |
| Hold Time, 8th CCLK Low to CS High | ${ }^{\text {t HSC }}$ | 100 |  |  | ns |

INTERFACE LATCH TIMING

| Setup Time, IL to CCLK 8 of Byte 1 (Interface Latch Inputs Only) | ${ }^{\text {t }}$ SLC | 100 |  | ns |
| :---: | :---: | :---: | :---: | :---: |
| Hold Time, IL Valid from 8th CCLK Low (Byte 1) | ${ }^{\text {t }} \mathrm{HCL}$ | 50 |  | ns |
| Delay Time, CCLK 8 of Byte 2 to IL (Interface Latch Outputs Only $C_{L}=50 \mathrm{pF}$ ) | ${ }^{1} \mathrm{DCL}$ |  | 200 | ns |

MASTER RESET PIN

| Duration of Master Reset High | ${ }^{\text {tWMR }}$ | 1 |  |  |
| :--- | :---: | :---: | :---: | :---: |



FIGURE 4 - NON DELAYED DATA TIMING


FIGURE $5 \cdot$ DELAYED DATA TIMING


## TRANSMISSION CHARACTERISTICS

Unless otherwise noted, limits printed in BOLD characters are guaranteed for $\mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V} \pm 5 \%, \mathrm{~V}_{\mathrm{SS}}=-5 \mathrm{~V} \pm$ $5 \%, T_{A}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ by correlation with $100 \%$ electrical testing at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} . \mathrm{f}=1015.625 \mathrm{~Hz}, \mathrm{VFXI}=$ $0 \mathrm{dBm0}, \mathrm{DR}_{\mathrm{R}} 0$ or $\mathrm{D}_{\mathrm{R}} 1=0 \mathrm{dBm}$ PCM code. All other
limits are assured by correlation with other production tests and/or product design and characterization. All signals referenced to GND. Typicals specified at $\mathrm{V}_{C C}=$ $+5 \mathrm{~V}, \mathrm{~V}_{S S}=-5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.

## AMPLITUDE RESPONSE

| Characteristic | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Absolute levels <br> The Maximum 0 dBm0 Levels are: $\begin{aligned} & V F_{X^{\prime}} \\ & V F_{R^{O}}(15 \mathrm{k} \Omega \text { Load }) \end{aligned}$ <br> The Minimum 0 dBmO Levels are: $\begin{aligned} & V F_{X^{\prime}} \\ & V F_{R^{O}}(\text { Any Load }>300 \Omega) \end{aligned}$ |  |  | $\begin{gathered} 1.619 \\ 1.963 \\ \\ 87.0 \\ 106.0 \end{gathered}$ |  | Vrms <br> Vrms <br> mVms mVms |
| Maximum Overioad <br> The Nominal Overload Levels are: $\begin{aligned} & V F X^{I}-\text { A-law } \\ & \mu \text {-law } \\ & V F F R O^{\mathrm{O}}-\mathrm{A} \text { - law }(600 \mathrm{~S} 2 \text { Load }) \\ & \mu \text {-law }(600 S 2 \text { Load }) \end{aligned}$ <br> The Maximum Overload Levels are: <br> VFXI-A-law <br> $\mu$-law <br> $V F_{R} O-A$ law ( $150 \mathrm{k} \Omega$ Load) $\mu$-law ( $150 \mathrm{k} \Omega$ Load) <br> The Minimum Overload Levels are: <br> VFXI-A-law <br> $\mu$-law <br> $V F_{\text {RO-A-law }}$ (Any Load $>300 \Omega$ ) $\mu$-law (Any Load $>300 \Omega$ ) | $T_{\text {max }}$ |  | $\begin{aligned} & 2.33 \\ & 2.33 \\ & 2.73 \\ & 2.73 \\ & \\ & 2.32 \\ & 2.33 \\ & 2.82 \\ & 2.83 \\ & \\ & 124.9 \\ & 125.3 \\ & 152.2 \\ & 152.7 \end{aligned}$ |  | Vrms <br> Vrms <br> Vrms <br> Vrms <br> Vrms <br> Vrms <br> Vrms <br> Vrms <br> mVrms <br> mVrms <br> mVrms <br> mVrms |
| Transmit Gain <br> Absolute Accurary <br> Transmit Gain Programmed for Maximum J dBm0 Test Level Measure Deviation of Digital Code from <br> Ideal $0 \mathrm{dBmO} P \mathrm{PCM}$ Code at $\mathrm{D}_{\mathrm{x}} 0 / 1$. $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=-5 \mathrm{~V}$ | G×A | -0.15 |  | 0.15 | dB |
| Transmit Gain <br> Variation with Programmed Gain <br> Measure Transmit Gain Over the Range from Maximum to Minimum Calculate the Deviation from the Programmed Gain Relative to GXA i.e., $G_{X A G}=G_{\text {actual }}-G_{\text {prog }}-G_{X A}$ $T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=-5 \mathrm{~V}$ | GXAG | -- 0.1 |  | 0.1 | dB |


| Characteristic | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Transmit Gain <br> Variation with Frequency <br> Relative to 1015.625 Hz , (Note 4) <br> Minimum Gain $<\mathrm{G}_{\mathrm{X}}<$ Maximum Gain <br> $\mathrm{D}_{\mathrm{R} 0}\left(\right.$ or $\left.\mathrm{D}_{\mathrm{R}} 1\right)=0 \mathrm{dBm0}$ Code <br> $\mathrm{f}=60 \mathrm{~Hz}$ <br> $f=200 \mathrm{~Hz}$ <br> $f=300 \mathrm{~Hz}$ to 3000 Hz <br> $\mathrm{f}=3400 \mathrm{~Hz}$ <br> $f=4000 \mathrm{~Hz}$ <br> $\mathrm{f} \geqslant 4600 \mathrm{~Hz}$ Measure Response <br> at Alias Frequency from 0 kHz to 4 kHz <br> $G_{X}=0 \mathrm{~dB}, V F_{X I}=1.619 \mathrm{Vrms}$ <br> $\mathrm{D}_{\mathrm{R}} 0$ or $\mathrm{D}_{\mathrm{R}} 1=0 \mathrm{dBm0}$ Code (Note 4) <br> $f=62.5 \mathrm{~Hz}$ <br> $f=203.125 \mathrm{~Hz}$ <br> $\mathrm{f}=296.875 \mathrm{~Hz}$ <br> $\mathrm{f}=515.625 \mathrm{~Hz}$ <br> $\mathrm{f}=2796.875 \mathrm{~Hz}$ <br> $\mathrm{f}=3015.625 \mathrm{~Hz}$ <br> $\mathrm{f}=3406.250 \mathrm{~Hz}$ <br> $\mathrm{f}=3984.375 \mathrm{~Hz}$ <br> $f=4593.750 \mathrm{~Hz}$, Measure 3406.25 Hz <br> $\mathrm{f}=5015.625 \mathrm{~Hz}$, Measure 2984.375 Hz <br> $f=10015.625 \mathrm{~Hz}$, Measure 2015.625 Hz | GXAF | $\begin{gathered} -1.8 \\ -0.15 \\ -0.7 \\ \\ \\ \\ \\ -1.7 \\ -0.15 \\ -0.15 \\ -0.15 \\ -0.15 \\ -0.7 \end{gathered}$ |  | $\begin{gathered} -26 \\ -0.1 \\ 0.15 \\ 0.0 \\ 14 \\ 32 \\ \\ \\ \\ -24.9 \\ -0.1 \\ 0.15 \\ 0.15 \\ 0.15 \\ 0.15 \\ 0.0 \\ -13.5 \\ -32 \\ -32 \\ -32 \end{gathered}$ | dB <br> dB <br> dB <br> dB <br> dB <br> dB <br> dB <br> dB <br> dB <br> dB <br> dB <br> dB <br> dB <br> dB <br> $d B$ <br> dB <br> dB |
| Transmit Gain <br> Variation with Temperature <br> Measured Relative to $\mathrm{GXA}_{\mathrm{XA}}, \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{VSS}=-5 \mathrm{~V}$ <br> Minimum gain $<\mathrm{G}_{\mathrm{X}}<$ Maximum Gain | GXAT | - 0.1 |  | 0.1 | dB |
| Transmit Gain <br> Variation with Supply <br> $V_{C C}=5 \mathrm{~V} \pm 5 \%, V_{S S}=-5 \mathrm{~V} \pm 5 \%$ <br> Measured Relative to $G_{X A}$ <br> $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{G}_{\mathrm{X}}=$ Maximum Gain | GXAV | -0.05 |  | 0.05 | dB |
| Transmit Gain <br> Variation with Signal level <br> Sinusoïdal Test Method <br> Reference Level $=0 \mathrm{dBm0}$ <br> $V \mathrm{XX}^{\prime}=-40 \mathrm{dBm0}$ to $+3 \mathrm{dBm0}$ <br> $V F_{X^{\prime}}=-50 \mathrm{dBm0}$ to $-40 \mathrm{dBm0}$ <br> $V F_{X^{\prime}}=-55 \mathrm{dBmO}$ to $-50 \mathrm{dBm0}$ | G×AL | $\begin{aligned} & -0.2 \\ & -0.4 \\ & -1.2 \end{aligned}$ |  | $\begin{aligned} & 0.2 \\ & 0.4 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & d B \\ & d B \\ & d B \end{aligned}$ |
| Receive Gain <br> Absolute Accurary <br> Receive Gain Programmed for Maximum OdBm0 Test Level <br> Apply $0 \mathrm{dBm0}$ <br> PCM Code to $D_{R} 0$ or $D_{R} 1$ Measure $V F_{R} 0$ $T_{A}=25^{\circ} \mathrm{C}, \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~V}_{S S}=-5 \mathrm{~V}$ | GRA | -0.15 |  | 0.15 | dB |
| Receive Gain <br> Variation with Programmed Gain <br> Measure Receive Gain Over the Range from Maximum to Minimum Setting. <br> Calculate the Deviation from the Programmed Gain Relative to $G_{R A}$ i.e. $G_{\text {RAG }}=G_{\text {actual }}-G_{\text {prog }}-G_{\text {RA }}$ $T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{C C}=5 \mathrm{~V}, \mathrm{~V}_{S S}=-5 \mathrm{~V}$ | $\mathrm{GRAG}^{\text {R }}$ | -0.1 |  | 0.1 | dB |
| Receive Gain <br> Variation with Temperature <br> Measured Relative to $\mathrm{GRA}_{\mathrm{RA}}$ $V_{C C}=5 \mathrm{~V}, V_{\mathrm{SS}}=-5 \mathrm{~V}$ <br> Minimum Gain $<\mathrm{G}_{\mathrm{R}}<$ Maximum Gain | GRAT | -0.1 |  | 0.1 | dB |

## AMPLITUDE RESPONSE (continued)

| Characteristic | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Receive Gain <br> Variation with Supply <br> Measured Relative to GRA $\begin{aligned} & V_{C C}=5 \mathrm{~V} \pm 5 \%, V_{S S}=-5 \mathrm{~V} \pm 5 \% \\ & T_{A}=25^{\circ} \mathrm{C}, \mathrm{G}_{\mathrm{R}}=\text { Maximum } \end{aligned}$ | GRAV | -0.05 |  | 0.05 | dB |
| Receive Gain <br> Variation with Frequency <br> Relative to 1015.625 Hz , (Note 4) <br> $\mathrm{D}_{\mathrm{R}} 0$ or $\mathrm{D}_{\mathrm{R}} 1=0 \mathrm{dBm0}$ code <br> Minimum Gain $<\mathrm{G}_{\mathrm{R}}<$ Maximum Gain <br> $\mathrm{f}=200 \mathrm{~Hz}$ <br> $f=300 \mathrm{~Hz}$ to 3000 Hz <br> $\mathrm{f}=3400 \mathrm{~Hz}$ <br> $f=4000 \mathrm{~Hz}$ <br> $\mathrm{G}_{\mathrm{R}}=4 \mathrm{~dB}, \mathrm{D}_{\mathrm{R}} \mathrm{O}=0 \mathrm{dBm0}$ Code <br> $\mathrm{G}_{\mathrm{X}}=0 \mathrm{dBm0}, \mathrm{VFXI}=0 \mathrm{dBm}$ (Note 4) <br> $f=203.125 \mathrm{~Hz}$ <br> $\mathrm{f}=296.875 \mathrm{~Hz}$ <br> $f=515.625 \mathrm{~Hz}$ <br> $f=2796.875 \mathrm{~Hz}$ <br> $\mathrm{f}=3015.625 \mathrm{~Hz}$ <br> $\mathrm{f}=3406.250 \mathrm{~Hz}$ <br> $f=3984.375 \mathrm{~Hz}$ | GRAF | $\begin{gathered} -0.25 \\ -0.15 \\ -0.7 \\ - \\ -0.25 \\ -0.15 \\ -0.15 \\ -0.15 \\ -0.15 \\ -0.7 \end{gathered}$ |  | $\begin{gathered} 0.15 \\ 0.15 \\ 0.0 \\ -14 \\ \\ \\ 0.15 \\ 0.15 \\ 0.15 \\ 0.15 \\ 0.15 \\ 0.0 \\ -13.5 \end{gathered}$ | $d B$ $d B$ $d B$ $d B$ <br> dB dB <br> dB <br> dB <br> dB <br> $d B$ <br> dB |
| Receive Gain <br> Variation with Signal level <br> Sinusoidal Test Method <br> Reference Level $=0 \mathrm{dBm0}$ <br> $D_{R} O=-40 \mathrm{dBmo}$ to +3 dBmo <br> $D_{R} 0=-50 \mathrm{dBmo}$ to $-40 \mathrm{dBm0}$ <br> $\mathrm{D}_{\mathrm{R}} \mathrm{O}=-55 \mathrm{dBmo}$ to $-50 \mathrm{dBm0}$ | GRAL | $\begin{aligned} & -0.2 \\ & -0.4 \\ & -1.2 \end{aligned}$ |  | $\begin{aligned} & 0.2 \\ & 0.4 \\ & 1.2 \end{aligned}$ | $d B$ <br> dB <br> dB |

ENVELOPE DELAY DISTORTION WITH FREQUENCY

| Characteristic | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Tx Delay, Absolute $\mathrm{f}=1600 \mathrm{~Hz}$ | DXA |  |  | 315 | $\mu_{s}$ |
| Tx Delay, Relative <br> $\mathrm{f}=500 \cdot 600 \mathrm{~Hz}$ <br> $\mathrm{f}=600 \cdot 800 \mathrm{~Hz}$ <br> $\mathrm{f}=800 \cdot 1000 \mathrm{~Hz}$ <br> $\mathrm{f}=1000 \cdot 1600 \mathrm{~Hz}$ <br> $\mathrm{f}=1600 \cdot 2600 \mathrm{~Hz}$ <br> $\mathrm{f}=2600 \cdot 2800 \mathrm{~Hz}$ <br> $f=2800 \cdot 3000 \mathrm{~Hz}$ | D×R |  |  | $\begin{array}{r} 220 \\ 145 \\ 75 \\ 40 \\ 75 \\ 105 \\ 155 \end{array}$ | $\mu s$ <br> $\mu_{s}$ <br> $\mu \mathrm{s}$ <br> $\mu \mathrm{s}$ <br> $\mu_{s}$ <br> $\mu \mathrm{s}$ <br> $\mu_{\mathrm{s}}$ |
| Rx Delay, Absolute $f=1600 \mathrm{~Hz}$ | DRA |  |  | 200 | $\mu^{\text {s }}$ |
| Rx Delay, Relative $f=500 \cdot 1000 \mathrm{~Hz}$ <br> $f=1000-1600 \mathrm{~Hz}$ <br> $\mathrm{f}=1600 \cdot 2600 \mathrm{~Hz}$ <br> $\mathrm{f}=2600 \cdot 2800 \mathrm{~Hz}$ <br> $f=2800 \cdot 3000 \mathrm{~Hz}$ | $\mathrm{DRR}^{\text {R }}$ | $\begin{aligned} & -40 \\ & -30 \end{aligned}$ |  | $\begin{array}{r} 90 \\ 125 \\ 175 \end{array}$ | $\begin{aligned} & \mu_{\mathrm{s}} \\ & \mu_{\mathrm{s}} \\ & \mu_{\mathrm{s}} \\ & \mu_{\mathrm{s}} \\ & \mu_{\mathrm{s}} \end{aligned}$ |

NOISE

| Characteristic | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Transmit Noise, C Message Weighted <br> $\mu$-law Selected <br> (Note 1) <br> All " 1 " s in Gain Register | $\mathrm{N}_{\mathrm{XC}}$ |  | 12 | 15 | $\mathrm{dBrnC0}$ |
| Transmit Noise, P Message Weighted <br> A-law Selected <br> (Note 1) <br> All " 1 "s in Gain Register | $N_{\text {XP }}$ |  | 74 | -67 | dBm0p |
| Receive Noise, C Message Weighted $\mu$-law Selected <br> PCM Code is Alternating Positive | $\mathrm{N}_{\mathrm{RC}}$ |  | 8 | 11 | $\mathrm{dBraCO}^{\text {d }}$ |
| Receive Noise, P Message Weighted <br> A-law Selected $v$ Selected <br> PCM Code Equals Postive Zero | $N_{\text {RP }}$ |  | 82 | - 79 | dBm0p |
| Noise, Single Frequency $\mathrm{f}=0 \mathrm{kHz}$ to 100 kHz , Loop Around Measurement, $V F_{X I}=0 \mathrm{Vrms}$ : | $N_{\text {RS }}$ |  |  | 53 | dBm0 |
| Positive Power Supply Rejection <br> Transmit $\begin{aligned} & V_{C C}=5.0 V_{D C}+100 \mathrm{mVrms} \\ & f=0 \mathrm{kHz} \cdot 50 \mathrm{kHz}(\text { Note } 2) \end{aligned}$ | PPSR $_{\text {x }}$ | 30 |  |  | dBC |
| Negative Power Supply Rejection Transmit $\begin{aligned} & V_{S S}=-5.0 \mathrm{~V}_{\mathrm{DC}}+100 \mathrm{mVrms} \\ & \mathrm{f}=0 \mathrm{kHz}-50 \mathrm{kHz} \text { (Note } 2 \text { ) } \end{aligned}$ | NPSR $\times$ | 30 |  |  | dBC |
| Positive Power Supply Rejection Receive <br> PCM Code Equals Positive Zero $V_{C C}=5.0 V_{D C}+100 \mathrm{mVrms}$ Measure $V F_{R} \mathrm{O}$ <br> $\mathrm{f}=0 \mathrm{~Hz} \cdot 4000 \mathrm{~Hz}$ <br> $\mathrm{f}=4 \mathrm{kHz} \cdot 25 \mathrm{kHz}$ <br> $\mathrm{f}=25 \mathrm{kHz} \cdot 50 \mathrm{kHz}$ | $\mathrm{PPSR}_{\text {R }}$ | $\begin{aligned} & 30 \\ & 40 \\ & 36 \end{aligned}$ |  |  | $\begin{gathered} d B C \\ d B \\ d B \end{gathered}$ |
| Negative Power Supply Rejection Receive <br> PCM Code Equals Positive Zero $V_{S S}=-5.0 V_{D C}+100 \mathrm{mVrms}$ <br> Measure $V_{\mathrm{R}} \mathrm{O}$ <br> $\mathrm{f}=0 \mathrm{~Hz} \cdot 4000 \mathrm{~Hz}$ <br> $\mathrm{f}=4 \mathrm{kHz} \cdot 25 \mathrm{kHz}$ <br> $\mathrm{f}=25 \mathrm{kHz} \cdot 50 \mathrm{kHz}$ | $\mathrm{NPSR}_{\mathrm{R}}$ | $\begin{aligned} & 30 \\ & 40 \\ & 36 \end{aligned}$ |  |  | $\begin{gathered} \mathrm{dBC} \\ \mathrm{~dB} \\ d B \end{gathered}$ |
| Spurious Out-of Band Signals at the Channel Output <br> 0 dBmo , <br> 300 Hz to 3400 Hz input PCM Code Applied <br> at $\mathrm{D}_{\mathrm{R}} 0$ (or $\mathrm{D}_{\mathrm{R}} 1$ ) <br> $4600 \mathrm{~Hz} \cdot 7600 \mathrm{~Hz}$ <br> 7600 Hz .8400 Hz <br> $8400 \mathrm{~Hz} \cdot 100000 \mathrm{~Hz}$ | SOS |  |  | $\begin{aligned} & -30 \\ & -40 \\ & -30 \end{aligned}$ | $\begin{aligned} & d B \\ & d B \\ & d B \end{aligned}$ |

## DISTOR TION

| Characteristic | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Signal to Total Distortion <br> Transmit or Receive <br> Half-Channel, $\mu$-law Selected <br> Sinusoidal Test Method <br> Level $\quad=3.0 \mathrm{dBmO}$ <br> $=0 \mathrm{dBm0}$ to -30 dBmo <br> $=-40 \mathrm{dBmO} \quad X M T$ <br> $=-45 \mathrm{dBmO} \quad$ XMT | $\begin{aligned} & \text { STD }_{X} \\ & \text { STD }_{R} \end{aligned}$ | $\begin{aligned} & 33 \\ & 36 \\ & 29 \\ & 30 \\ & 25 \end{aligned}$ |  |  | dBC <br> dBC <br> dBC <br> dBC <br> dBC |
| Single Frequency Distortion Transmit | SFDX |  |  | -46 | dB |
| Single Frequency Distortion Receive | $S F D_{R}$ |  |  | -46 | dB |
| Intermodulation Distortion <br> Transmit or Receive <br> Two Frequencies in the Range $300 \mathrm{~Hz} \cdot 3400 \mathrm{~Hz}$ | IMD |  |  | -41 | dB |

CROSSTALK

| Transmit to Receive Crosstalk, $0 \mathrm{dBm0}$ Transmit Level $f=300 \mathrm{~Hz} \cdot \mathbf{3 4 0 0} \mathrm{~Hz}$ $\mathrm{D}_{\mathrm{R}}=$ Steady PCM Code | CTX-R | $-90$ | $-75$ | dB |
| :---: | :---: | :---: | :---: | :---: |
| Receive to Transmit Crosstalk 0 dBmO Receive Level $\mathrm{f}=300 \mathrm{~Hz}-3400 \mathrm{~Hz}$, <br> (Note 2) | $C T_{R-X}$ | $-90$ | - 70 | dB |

Note 1 : Measured by extrapolation from distortion test result at -50 dBmO
Note 2 : PPSRX, NPSRX, and CTR-X are measured with a - 50 dBmO activation signal applied to VFXI.
Note 3 : A signal is Valid if it is above $\mathrm{V}_{1 H}$ or below $\mathrm{V}_{\text {IL }}$ and invalid if it is between $\mathrm{V}_{\text {IL }}$ and $\mathrm{V}_{1 H}$. For the purposes of the specification the following conditions apply:
a) All input signals are defined as $V_{I L}=0.4 \mathrm{~V}, \mathrm{~V}_{I H}=27 \mathrm{~V}, \mathrm{t}_{\mathrm{R}}<10 \mathrm{~ns}, \mathrm{t}_{\mathrm{F}}<10 \mathrm{~ns}$
b) $t_{R}$ is measured from $V_{I L}$ to $V_{I H}, t_{F}$ is measured from $V_{I H}$ to $V_{I L}$
c) Delay Times are measured from the input signal Valid to the output signal Valid
d) Setup Times are measured from the data input Valid to the clock input Invalid
e) Hold Times are measured from the clock signal Valid to the data input Invalid
f) Pulse widths are measured from $V_{\text {IL }}$ to $V_{I L}$ or from $V_{I H}$ to $V_{I H}$

Note 4 : A multi-tone test technique is used.

## DEFINITIONS


$V_{I L} \quad V_{I L}$ is the D.C. input level below which an input level is guaranteed to appear as a logical zero the device. This parameter is measured in the same manner as $V_{1 H}$ but with all driving signal low levels set to VIL and minimum supply voltages applied to the device.
$\mathrm{VOH} \quad \mathrm{VOH}_{\mathrm{OH}}$ is the minimum D.C. output level to which an output placed in a logical one state will converge when loaded at the maximum specified load current.
VOL $\quad V \mathrm{VL}$ is the maximum D.C. output logical zero state will converge when loaded at the maximum specified load current.
Threshold Region The threshold region is the range of input voltages between $V_{I L}$ and $V_{I H}$.
Valid Signal A signal is Valid if it is in one of the valid logic states. (i.e. above $V_{I H}$ or below VIL). In timing specifications, a signal is deemed valid at the instant it enters a valid state.
Invalid signal A signal is invalid if it is not in a valid logic state, i.e., when it is in the threshold region between $V_{I L}$ and $V_{I H}$. In timing specifications, a signal is deemed Invalid at the instant it enters the threshold region.

## TIMING CONVENTIONS

For the purposes of this timing specification the following conventions apply.

| Input Signals | All input signals may be characterized as: $\mathrm{V}_{\mathrm{L}}=0.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{H}}=2.4 \mathrm{~V}, \mathrm{t}_{\mathrm{R}}<$ |
| :---: | :---: |
|  | $10 \mathrm{~ns}, \mathrm{tF}<10 \mathrm{~ns}$. |
| Period | The period of the clock signal is designated as $t p_{x x}$ where $x x$ represents the mnemonic of the clock signal being specified. |
| Rise Time | Rise times are designated as |
|  | where yy represents a mne |

the signal whose rise time is being specified, triyy is measured from $V_{I L}$ to $V_{\text {IH }}$.
Fall Time $\quad$ Fall times are designated as $t_{\text {Fyy }}$ where yy represents a mnemonic of the signal whose fall time is being specified, t Fyy is measured from $\mathrm{V}_{\mathrm{IH}}$ to VIL.
Pulse Width High The high pulse width is designated as $\mathrm{W}_{\mathrm{Zzz}} \mathrm{H}$, where zz represents the mnemonic of the input or output signal whose pulse width is being specified. High pulse widths are measured from $V_{I H}$ to $V_{I H}$.
Pulse Width Low The low pulse width is designated as tWzzL'where zz represents the mnemonic of the input or output signal whose pulse width is being specified. Low pulse widths are measured from $V_{\text {IL }}$ to $V_{\text {IL }}$.
Setup Time Setup times are designated as ${ }^{t}$ Swwxx where ww represents the mnemonic of the input signal whose setup time is being specified relative to a clock or strobe input represented by mnemonic $x x$. Setup times are measured from the ww Valid to $x x$ Invalid.
Hold Time Hold times are designated as THwwxx where ww represents the mnemonic of the input signal whose hold time is being specified relative to a clock or strobe input represented by the mnemonic $x x$. Hold times are measured from $x x$ Valid to ww Invalid.
Delay Time Delay times are designated as TDxxyy (IHIL), where $x x$ represents the mnemonic of the input reference signal and vy represents the mnemonic of the output signal whose timing is being specified relative to $\times x$. The mnemonic may optionally be terminated by an $H$ or $L$ to specify the high going or low going transition of the output signal. Maximum delay times are measured from $x x$ Valid to $y y$ Valid. Minimum delay times are measured from $x x$ Valid to $y y$ Invalid. This parameter is tested under the load conditions specified in the Conditions column of the Timing Specifications section of this datasheet.

## PHYSICAL DIMENSIONS

J20A


> JSUFFIX CERDIP PACKAGE



CB-194


P SUFFIX PLASTIC PACKAGE


CB-520


FN SUFFIX PLCC PACKAGE

## MONOLITHIC SERIAL INTERFACE CODEC/FILTER

The ETC5057/ETC5054 family consists of A-law and $\mu$-law monolithic PCM CODEC/filters utilizing the $A / D$ and $D / A$ conversion architecture shown in Figure 1, and a serial PCM interface. The devices are fabricated using double-poly CMOS process.

The encode portion of each device consists of an input gain adjust amplifier, an active RC pre-filter which eliminates very high frequency noise prior to entering a switched-capacitor band-pass filter that rejects signals below 200 Hz and above 3400 Hz . Also included are au-to-zero circuitry and a companding coder which samples the filtered signal and encodes it in the companded A-law or $\mu$-law PCM format. The decode portion of each device consists of an expanding decoder, which reconstructs the analog signal from the companded A-law or $\mu$-law code, a low-pass filter which corrects for the $\sin x / x$ response of the decoder output and rejects signals above 3400 Hz and is followed by a single-ended power amplifier capable of driving low impedance loads. The devices require two $1.536 \mathrm{MHz}, 1.544 \mathrm{MHz}$, or 2.048 MHz transmit and receive master clocks, which may be asynchronous, transmit and receive bit clocks which may vary from 64 kHz to 2.048 MHz , and transmit and receive frame sync pulses. The timing of the frame sync pulses and PCM data is compatible with both indrustry standard formats.

- Complete CODEC and filtering system (COMBO) including :
- Transmit high-pass and low-pass filtering
- Receive low-pass filter with $\sin \mathrm{x} / \mathrm{x}$ correction
- Active RC noise filters
- A-law or $\mu$-law compatible COder and DECoder
- Internal precision voltage reference
- Serial I/O interface
- Internal auto-zero circuitry
- A-law, 16-pins - ETC5057
- $\mu$-law without signaling, 16-pins - ETC5054
- Meets or exceeds all D3/D4 and CCITT specifications
- $\pm 5 \mathrm{~V}$ operation
- Low operating power - typically 60 mW
- Power-down standby - typically 3 mW
- TTL or CMOS compatible digital interfaces
- Maximizes line interface card circuit density
- Second source of TP3057, TP3054.


## CMOS

MONOLITHIC SERIAL INTERFACE CODEC/FILTER


FIGURE 1 - BLOCK DIAGRAM


## PIN DESCRIPTION

| NAME | $\begin{aligned} & \text { PIN } \\ & \text { TYPE } \end{aligned}$ | ${ }^{\circ}$ | FUNCTION | DESCRIPTION |
| :---: | :---: | :---: | :---: | :---: |
| $V_{B B}$ | S | 1 | Negative power supply | $V_{B B}=-5 V \pm 5 \%$. |
| GNDA | GND | 2 | Analog ground | All signals are referenced to this pin. |
| $V F_{R} \mathrm{O}$ | 0 | 3 | Receive filter output | Analog output of the receive filter |
| VCC | S | 4 | Positive power supply | $V_{C C}=+5 V+5 \%$. |
| $\mathrm{FS}_{\mathrm{R}}$ | 1 | 5 | Receive frame sync pulse | Enables $B_{C L K}$ to shift PCM data into $D_{R} \cdot F_{R}$ is an 8 kHz pulse train. See Figures 2,3 and 4 for timing details. |
| $\mathrm{D}_{\mathrm{R}}$ | 1 | 6 | Receive data input | PCM data is shifted into $D_{R}$ following the $F S_{R}$ leading edge. |
| BCLK ${ }_{\text {R }} /$ CLKSEL | 1 | 7 | Sbift-in clock | Shifts data into $D_{R}$ after the $F_{R}$ leading edge. May vary from 64 kHz to 2.048 MHz . Alternatively, may be a logic input which selects either $1.536 \mathrm{MHz} / 1.544 \mathrm{MHz}$ or 2.048 MHz for master clock in synchronous mode and BCLKX is used for both transmit and receive directions (see Table 1). |
| MCLK $/$ /PDN | 1 | 8 | Receive master clock | Must be $1.536 \mathrm{MHz}, 1.544 \mathrm{MHz}$ or 2.048 MHz . May be asynchronous with MCLKx, but should be synchronous with MCLKX for best performance. When MCLK ${ }_{R}$ is connected continuously low, MCLKx is selected for all internal timing. When MCLK $K_{R}$ is connected continuously high, the device is powered down. |
| MCLKX | 1 | 9 | Transmit master clock | Must be $1.536 \mathrm{MHz}, 1.544 \mathrm{MHz}$ ro 2.048 MHz . May be asynchronous with MCLK $K_{R}$. |
| FSx | 1 | 12 | Transmit frame sync pulse | Enables BCLKx to shift out the PCM data on Dx.FS $x$ is an 8 kHz pulse train. See Figures 2,3 and 4 for timing details. |
| BCLK X | 1 | 10 | Shift-out clock | Shifts out the PCM data on Dx. May vary from 64 kHz to 2.048 MHz , but must be synchronous with MCLKX. |
| Dx | 0 | 11 | Transmit data output | The TRI-STATE ${ }^{\circledR}$ PCM data output which is enabled by FSX. |
| $\overline{T S x}$ | 0 | 13 | Transmit time slot | Open drain output which pulses low during the encoder time slot. Must be grounded if not used. |
| GSX | 0 | 14 | Gain set | Analog output of the transmit input amplifier. Used to set gain externally. |
| VFXI ${ }^{-}$ | 1 | 15 | Inverting amplifier input | Inverting input of the transmit input amplifier. |
| $V F_{X 1}{ }^{+}$ | 1 | 16 | Non-inverting amplifier input | Non-inverting input of the transmit input amplifier. |

* I : Input, O : Output, S : Power supply

TRI-STATE ${ }^{\circledR}$ is a trademark of National Semiconductor Corp.

## FUNCTIONAL DESCRIPTION

## POWER-UP

When power is first applied, power-on reset circuitry initializes the COMBO and places it into the powerdown mode. All non-essential circuits are deactivated and the DX and $V \mathrm{~F}_{\mathrm{R}} \mathrm{O}$ outputs are put in high impedance states. To power-up the device, a logical low level or clock must be applied to the MCLK $\mathrm{R}_{\mathrm{R}} /$ PDN pin and $F S X$ and/or $\mathrm{FS}_{\mathrm{R}}$ pulses must be present. Thus, 2 powerdown control modes are available. The first is to pull the MCLKR/PDN pin high ; the alternative is to hold both $F S X$ and $F_{R}$ inputs continuously low. The device will power-down approximately 2 ms after the last FSX or $\mathrm{FS}_{\mathrm{R}}$ pulse. Power-up will occur on the first $\mathrm{FS} \times$ or $\mathrm{FS}_{\mathrm{R}}$ pulse. The TRI-STATE PCM data output, DX , will remain in the high impedance state until the second FSx pulse.

## SYNCHRONOUS OPERATION

For synchronous operation, the same master clock and bit clock should be used for both the transmit and receive directions. In this mode, a clock must be applied to MCLKx and the MCLK $/$ / PDN pin can be used as a power-down control. A low level on MCLK $_{R} /$ PDN powers up the device and a high level powers down the device. In either case, MCLK $\times$ will be selected as the master clock for both the transmit and receive circuits. A bit clock must also be applied to BCLKX and the BCLKR/CLKSEL can be used to select the proper internal divider for a master clock of 1.536 MHz , 1.544 MHz or 2.048 MHz . For 1.544 MHz operation, the device automatically compensates for the 193rd clock pulse each frame.
With a fixed level on the BCLK ${ }_{R} /$ CLKSEL pin, BCLKx will be selected as the bit clock for both the transmit and receive directions. Table 1 indicates the frequencies of operation which can be selected, depending on the state of $B_{C L K} /$ CLKSEL. In this synchronous mo- $^{\text {m }}$ de, the bit clock, BCLKX, may be from 64 kHz to 2.048 MHz , but must be synchronous with MCLKX.

## TABLE 1 - SELECTION OF MASTER CLOCK FREQUENCIES

| $\mathrm{BCLK}_{\mathrm{R}} / \mathrm{CLKSEL}$ | Master clock frequency selected |  |
| :---: | :---: | :---: |
|  | ETC 5057 | ETC 5054 |
| Clocked | 2.048 MHz | $\begin{gathered} 1.536 \mathrm{MHz} \text { or } \\ 1.544 \mathrm{MHz} \end{gathered}$ |
| 0 | $\begin{aligned} & 1.536 \mathrm{MHz} \text { or } \\ & 1.544 \mathrm{MHz} \end{aligned}$ | 2.048 MHz |
| 1 (or open circuit) | 2.048 MHz | 1.536 MHz or 1.544 MHz |

Each FSx pulse begins the encoding cycle and the PCM data from the previous encode cycle is shifted out of the enabled $D x$ output on the positive edge of BCLKx. After 8 bit clock periods, the TRI-STATE Dx output is returned to a high impedance state. With an FSR pulse, PCM data is latched via the $D_{R}$ input on the negative edge of $B C L K_{X}$ (or $B C L K_{R}$ if running). $F S_{X}$ and $\mathrm{FS}_{\mathrm{R}}$ must be synchronous with MCLKX/R.

## ASYNCHRONOUS OPERATION

For asynchronous operation, separate transmit and receive clocks may be applied. MCLKX and MCLKR must be 2.048 MHz for the ETC 5057 , or 1.536 MHz , 1.544 MHz for the ETC5054, and need not be synchronous. For best transmission performance, however, MCLK ${ }_{R}$ should be synchronous with MCLKX, which is easily achieved by applying only static logic levels to the MCLKR/PDN pin. This will automatically connect MCLKx to all internal MCLKR functions (see Pin Description). For 1.544 MHz operation, the device automatically compensates for the 193 rd clock pulse each frame. $\mathrm{FS}_{X}$ starts each encoding cycle and must be synchronous with MCLKX and BCLKX. FS $R_{R}$ starts each decoding cycle and must be synchronous with BCLKR. BCLK $K_{R}$ must be a clock, the logic levels shown in Table 1 are not valid in asynchronous mode. BCLKX and $B^{\prime} C L K_{R}$ may operate from 64 kHz to 2.048 MHz .

## SHORT FRAME SYNC OPERATION

The COMBO can utilize either a short frame sync pulse or a long frame sync pulse. Upon power initialization, the device assumes a short frame mode. In this mode, both frame sync pulses, FSX and FSR, must be one bit clock period long, with timing relationships specified in Figure 3. With $\mathrm{FS} X$ high during a falling edge of $B C L K X$, the next rising edge of BCLKX enables the $D \times$ TRI-STATE output buffer, which will output the sign bit. The following seven rising edges clock out the remaining seven bits, and the next falling edge disables the $D \times$ output. With $F_{R}$ high during a falling edge of $B_{C L K}$ ( $B C L K X$ in synchronous mode), the next falling edge of $B_{C L K}$ latches in the sign bit. The following seven falling edges latch in the seven remaining bits. Both devices may utilize the short frame sync pulse in synchronous or asynchronous operating mode.

## LONG FRAME SYNC OPERATION

To use the long frame mode, both the frame sync pulses, FSX and FSR, must be three or more bit clock periods long, with timing relationships specified in Figure 4. Based on the transmit frame sync. FSX, the COMBO will sense whether short or long frame sync pulses are being used. For 64 kHz operation, the frame sync pulse must be kept low for a minimum of 160 ns (See Fig. 2). The Dx TRI-STATE output buffer is enabled with the rising edge of FSX or the rising edge of

BCLKX, whichever comes later, and the first bit clocked out is the sign bit. The following seven BCLKX rising edges clock out the remaining seven bits. The $D_{x}$ output is disabled by the falling $B C L K X$ edge following the eighth rising edge, or by $\mathrm{FS} \times$ going low, whichever comes later. A rising edge on the receive frame sync pulse, $F S_{R}$, will cause the PCM data at $D_{R}$ to be latched in on the next eight falling edges of $B_{C L K}$ (BCLK $K_{x}$ in synchronous mode). Both devices may utilize the long frame sync pulse in synchronous or asynchronous mode.

## TRANSMIT SECTION

The transmit section input is an operational amplifier with provision for gain adjustment using two external resistors, see Figure 5. The low noise and wide bandwidth allow gains in excess of 20 dB across the audio passband to be realized. The op amp drives a unitygain filter consisting of RC active pre-filter, followed by an eighth order switched-capacitor bandpass filter clocked at 256 kHz . The output of this filter directly drives the encoder sample-and-hold circuit. The A/D is of companding type according to A-law (ETC5057) or $\mu$ law (ETC5054) coding conventions. A precision voltage reference is trimmed in manufacturing to provide an input overload ( $\mathrm{t}_{\mathrm{MAX}}$ ) of nominally 2.5 V peak (see table of Transmission Characteristics). The FSX frame sync pulse controls the sampling of the filter
output, and then the successive-approximation encoding cycle begins. The 8 -bit code is then loaded into a buffer and shifted out through $\mathrm{Dx}_{\mathrm{X}}$ at the next FSXpulse. The total encoding delay will be approximately $165 \mu \mathrm{~s}$ (due to the transmit filter) plus $125 \mu \mathrm{~s}$ (due to encoding delay), which totals $30 \mu \mathrm{~s}$. Any offset voltage due to the filters or cor :arator is cancelled by sign bit integration.

## RECEIVE SECTION

The receive section consists of an expanding DAC which drives a fifth order sw tched-capacitor low pass filter clocked at 256 kHz . The decoder is A-law (ETC5057) or $\mu$-law (ETC5054) and the 5 th order low pass filter corrects for the $\sin x / x$ attenuation due to the 8 kHz sample and hold. The filter is then followed by a 2 nd order RC active post-filter and power amplifier capable of driving a $600 \Omega$ load to a level of 7.2 dBm . The receive section is unity-gain. Upon the occurence of $\mathrm{FS}_{R}$, the data at the $\mathrm{D}_{\mathrm{R}}$ input is clocked in on the falling edge of the next eight $\mathrm{BCLK}_{\mathrm{R}}$ ( $B C L K_{X}$ ) periods. At the end of the decoder time slot, the decoding cycle begins, and $10 \mu$ s later the decoder DAC output is updated. The total decoder delay is $\sim 10 \mu \mathrm{~s}$ (decoder update) plus $110 \mu \mathrm{~s}$ (filter delay) plus $62.5 \mu \mathrm{~s}$ ( $1 / 2$ frame), which gives approximately $180 \mu \mathrm{~s}$.

## MAXIMUM RATINGS

| Rating | Symbol | Value | Unit |
| :--- | :---: | :---: | :---: |
| $V_{\text {CC }}$ to GNDA | $V_{\text {CC }}$ | 7 | V |
| $\mathrm{~V}_{\text {BB }}$ to GNDA | $\mathrm{V}_{\mathrm{BB}}$ | -7 | V |
| Voltage at any analog input <br> or output | $\mathrm{V}_{\text {IN }} . \mathrm{V}_{\text {OUT }}$ | $\mathrm{V}_{\mathrm{CC}}+0.3$ to <br> $\mathrm{V}_{\mathrm{BB}}-0.3$ | V |
| Voltage at any digital input <br> or output |  | $\mathrm{V}_{\mathrm{CC}}+0.3$ to <br> $\mathrm{GNDA}-0.3$ | V |
| Operating temperature range | $\mathrm{T}_{\text {oper }}$ | -25 to +125 | ${ }^{\circ} \mathrm{C}$ |
| Storage temperature range | $\mathrm{T}_{\text {stg }}$ | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| Lead temperature <br> (soldering, 10 seconds) |  | 300 | ${ }^{\circ} \mathrm{C}$ |

## ELECTRICAL CHARACTERISTICS

$\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 5 \%, \mathrm{~V}_{\mathrm{BB}}=-5 \mathrm{~V} \pm 5 \%, \mathrm{GNDA}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ (Unless otherwise noted) ; typical characteristics specified at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{BB}}=-5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$;all signals are referenced to GNDA.

DIGITAL INTERFACE

| Characteristic |  | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Input low voltage |  | $\mathrm{V}_{\text {IL }}$. | - | - | 0.6 | V |
| Input high voltage |  | $\mathrm{V}_{\mathrm{IH}}$ | 2.2 | - | - | V |
| Output low voltage $\begin{aligned} & L_{L}=3.2 \mathrm{~mA} \\ & L=3.2 \mathrm{~mA} \text {, open drain } \end{aligned}$ | $\frac{\mathrm{D}_{\mathrm{x}}}{\mathrm{~T} \mathrm{~S}_{\mathrm{x}}}$ | $\mathrm{V}_{\mathrm{OL}}$ | - | - | $\begin{array}{r} 0.4 \\ 0.4 \\ \hline \end{array}$ | V |
| Output high voltage $I_{H}=-3.2 \mathrm{~mA}$ | Dx | V OH | 2.4 | - | - | V |
| Input low current (GNDA $\leqslant \mathrm{V}_{\text {IN }} \leqslant \mathrm{V}_{\text {IL }}$, all digital inputs) |  | IIL | -10 | - | 10 | $\mu \mathrm{A}$ |
| Input high current ( $\left.\mathrm{V}_{1 H} \leqslant \mathrm{~V}_{\text {IN }} \leqslant \mathrm{V}_{\text {CC }}\right)$ |  | IIH | -10 | - | 10 | $\mu \mathrm{A}$ |
| Output current in hight impedance state (TRI-STATE) $\left(\text { GNDA } \leqslant V_{O} \leqslant V_{C C}\right)$ | Dx | loz | -10 | - | 10 | $\mu \mathrm{A}$ |

ANALOG INTERFACE WITH TRANSMIT INPUT AMPLIFIER (ALL DEVICES)

| Input leakage current ( $-2.5 \mathrm{~V} \leqslant \mathrm{~V} \leqslant+2.5 \mathrm{~V}$ ) | VF $\mathrm{XI}^{+}$or $\mathrm{VFXI}^{-}$ | $1, X A$ | -200 | - | 200 | nA |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Input resistance ( $-2.5 \mathrm{~V} \leqslant \mathrm{~V} \leqslant+2.5 \mathrm{~V}$ ) | $\mathrm{VFXI}^{+}$or $\mathrm{VFXI}^{-}$ | R1XA | 10 | - | - | MS2 |
| Output resistance (closed loop, unity gain) |  | ROXA | - | 1 | 3 | $\Omega$ |
| Load resistance | GS ${ }_{\text {x }}$ | $\mathrm{R}_{\mathrm{L}} \mathrm{XA}$ | 10 | - | - | k $\Omega$ |
| Load capàcitance | GS ${ }_{\text {x }}$ | $C_{L} \times 1$ | - | - | 50 | pF |
| Output dynamic range ( $\mathrm{R}_{\mathrm{L}} \geqslant 10 \mathrm{k} \Omega$ ) | GSX | Voxa | $\pm 2.8$ | - | - | V |
| Volte je gain (VFx\| ${ }^{+}$to GSx) |  | AvXA | 5000 | - | - | $\mathrm{V} / \mathrm{V}$ |
| Unity gain bandwidth |  | FUXA | 1 | 2 | - | MHz |
| Offset voltage |  | Vos XA | -20 | - | 20 | mV |
| Common-mode voltage |  | $\mathrm{V}_{\text {CM }} \times$ | -2.5 | - | 2.5 | V |
| Common-mode rejection ratio |  | CMRRXA | 60 | - | - | dB |
| Power supply rejection ratio |  | PSRRXA | 60 | - | - | dB |

ANALOG INTERFACE WITH RECEIVE FILTER (ALL DEVICES)

| Output resistance $\quad \mathrm{VF}_{R} \mathrm{O}$ | $\mathrm{RORF}_{0}$ | - | 1 | 3 | $S$ |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Load resistance $\left(\mathrm{VF} \mathrm{F}_{\mathrm{R}}= \pm 2.5 \mathrm{~V}\right)$ | $\mathrm{R}_{\mathrm{L}} \mathrm{RF}$ | 600 | - | - | $\Omega$ |
| Load capacitance | $\mathrm{C}_{\mathrm{L}} \mathrm{RF}$ | - | - | 500 | pF |
| Output $D C$ offset voltage | $\mathrm{VOS}_{R} \mathrm{O}$ | -200 | - | 200 | mV |

POWER DISSIPATION (ALL DEVICES)

| Power-down current | $I_{C C O}$ | - | 0.5 | 1.5 | mA |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Power -down current | $I_{\mathrm{BB}} \mathrm{O}$ | - | 0.05 | 0.3 | mA |
| Active current | $I_{\mathrm{CC}} 1$ | - | 6.0 | 9.0 | mA |
| Active current | $I_{\mathrm{BB}} 1$ | - | 6.0 | 9.0 | mA |

## TIMING SPECIFICATIONS

| Characteristic | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Frequency of master clocks <br> Depends on the device used and the $B_{C L K}^{R} /$ CLKSEL $^{\prime}$ Pin MCLKxand MCLK ${ }_{R}$ | 1/tPM | - - - | $\begin{aligned} & 1.536 \\ & 1.544 \\ & 2.048 \end{aligned}$ | $\begin{aligned} & - \\ & - \\ & - \end{aligned}$ | MHz |
| Width of master clock high MCLKX and MCLK ${ }_{\text {R }}$ | t WMH | 160 | - | - | ns |
| Width of master clock low MCLKX and MCLK ${ }_{R}$ | tWML | 160 | - | - | ns |
| Rise time of master clock MCLKX and MCLK ${ }_{\text {R }}$ | ${ }^{\text {tra }}$ | - | - | 50 | ns |
| Fall time of master clock MCLKx and MCLKR | $t_{\text {FM }}$ | - | - | 50 | ns |
| Period of bit clock | tPB | 485 | 488 | 15.725 | ns |
| Width of bit clock high ( $\mathrm{V}_{1 \mathrm{H}}=2.2 \mathrm{~V}$ ) | tWBH | 160 | - | - | ns |
| Width of bit clock low ( $\mathrm{V}_{11}=0.6 \mathrm{~V}$ ) | tWBL | 160 | - | - | ns |
| Rise time of bit clock (tpB $=488 \mathrm{~ns}$ ) | ${ }^{\text {t }}$ RB | - | - | 50 | ns |
| Fall time of bit clock ( $\mathrm{t}_{\mathrm{PB}}=488 \mathrm{~ns}$ ) | $\mathrm{t}_{\mathrm{FB}}$ | - | - | 50 | ns |
| Set-up time from BCLKx high to MCLKx falling edge. (First bit clock after the leading edge of FSX) | tSBFM | 100 | - | - | ns |
| Holding time from bit clock low to the frame sync (long frame only) | $t_{\text {thBF }}$ | 0 | - | - | ns |
| Set-up time from frame sync to bit clock low (long frame only) | ${ }^{t}$ SFB | 80 | - | - | ns |
| Hold time from 3rd period of bit clock low to frame sync (long frame only) | ${ }^{\text {tHBFI }}$ | 100 | - | - | ns |
| Delay time to valid data from FSX or BCLKx, whichever comes later and delay time from $\mathrm{FS}_{\mathrm{X}}$ to data output disabled ( $\mathrm{C}_{\mathrm{L}}=0 \mathrm{pF}$ to 150 pF ) | tDZF | 20 | - | 165 | ns |
| Delay time from BCLKx high to data valid (Load $=150$ pF plus 2 LSTTL loads) | ${ }^{\text {t }}$ DBD | 0 | - | 180 | ns |
| Delay time from BCLKx low to data output disabled | tozC | 50 | - | 165 | ns |
| Set-up time from $D_{R}$ valid to $B C L K_{R / X}$ low | tSDB | 50 | - | - | ns |
| Hold time from $B C L K_{R / X}$ low to $D_{R}$ invalid | tHBD | 50 | - | - | ns |
| Holding time from bit clock high to frame sync (short frame only) | thOLD | 0 | - | - | ns |
| Set-up time from $\mathrm{FS}_{\mathrm{X} / \mathrm{R}}$ to $\mathrm{BCLK}_{\mathrm{X} / \mathrm{R}}$ low (short frame sync pulse) - Note 1 | ${ }^{\text {t }}$ SF | 50 | - | - | ns |
| Hold time from BCLKX/R low to $\mathrm{FS}_{\mathrm{X} / \mathrm{R}}$ low (short frame sync pulse) - Note 1 | $\mathrm{t}_{\mathrm{HF}}$ | 100 | - | - |  |
| Delay time to TSX low (load=150 pF plus 2 LSTTL loads) | tXDP | - | - | 140 | ns |
| Minimum width of the frame sync pulse (low level) ( 64 k bit/s operating mode) | tWFL | 160 | - | - | ns |

Note 1 : For short frame sync timing, FSX and FSR must go high while their respective bit clocks are high.


FIGURE 2-64 k bits/s TIMING DIAGRAM (See next page for complete timing)


FIGURE 3 - SHORT FRAME SYNC TIMING


FIGURE 4 - LONG FRAME SYNC TIMING

TRANSMISSION CHARACTERISTICS
(All devices) $T_{A}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%, \mathrm{~V}_{\mathrm{BB}}=-5 \mathrm{~V} \pm 5 \%, \mathrm{GNDA}=0 \mathrm{~V}, \mathrm{f}=1.02 \mathrm{kHz}, \mathrm{V}_{\mathrm{IN}}=0 \mathrm{dBmO}$ transmit input amplifier connected for unity-gain non-inverting. (Unless otherwise specified)

AMPLITUDE RESPONSE

| Characteristic | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Absolute levels - Nominal 0 dBmO level is 4 dBm ( $600 \Omega$ ) 0 dBmO ETC 5057, ETC 5054 |  | - | 1.2276 | - | Vrms |
| Max overload level  <br> $3.14 \mathrm{dBm0}$ ETC 5057 <br> $3.17 \mathrm{dBm0}$ ETC 5054 | $t_{\text {mAX }}$ | - | $\begin{aligned} & 2.492 \\ & 2.501 \end{aligned}$ | - | VPK |
| Transmit gain, absolute ( $T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{BB}}=-5 \mathrm{~V}$ ) Input at $\mathrm{GS}_{\mathrm{X}}=0 \mathrm{dBmO}$ at 1020 Hz | GXA | -0.15 | - | 0.15 | dB |
| $\begin{aligned} & \text { Transmit gain, relative to } G \times A \\ & f=16 \mathrm{~Hz} \\ & f=50 \mathrm{~Hz} \\ & f=60 \mathrm{~Hz} \\ & f=180 \mathrm{~Hz} \\ & f=200 \mathrm{~Hz} \\ & f=300 \mathrm{~Hz}-3000 \mathrm{~Hz} \\ & f=3300 \mathrm{~Hz} \\ & f=3400 \mathrm{~Hz} \\ & f=4000 \mathrm{~Hz} \\ & f=4600 \mathrm{~Hz} \text { and up, measure reponse from } 0 \mathrm{~Hz} \text { to } 4000 \mathrm{~Hz} \end{aligned}$ | GXR | $\begin{gathered} - \\ - \\ - \\ -2.8 \\ -1.8 \\ -0.15 \\ -0.35 \\ -0.7 \\ - \\ - \end{gathered}$ | - - - - - - - - - - | $\begin{gathered} -40 \\ -30 \\ -26 \\ -0.2 \\ -0.1 \\ 0.15 \\ 0.05 \\ 0 \\ -14 \\ -32 \end{gathered}$ | dB |
| Absolute transmit gain variation with temperature $\left(T_{A}=0^{\circ} \mathrm{C} \text { to }+80^{\prime \prime} \mathrm{C}\right)$ | GXAT | - | - | $\pm 0.1$ | dB |
| Absolute transmit gain variation with supply voltage $\left(V_{C C}=5 V \pm 5 \%, V_{B B}=-5 V \pm 5 \%\right)$ | GXAV | - | - | $\pm 0.05$ | dB |
| $\begin{aligned} & \text { Transmit gain variations with level } \\ & \text { Sinusoidal test method reference level }=-10 \mathrm{dBmO} \\ & V \mathrm{Fx}^{1^{+}}=-40 \mathrm{dBmO} \text { to }+3 \mathrm{dBmO} \\ & V \mathrm{xl}^{+}=-50 \mathrm{dBmO} \text { to }-40 \mathrm{dBmO} \\ & V \mathrm{Xl}^{+}=-55 \mathrm{dBm0} \text { to }-50 \mathrm{dBmO} \end{aligned}$ | GXRL | $\begin{aligned} & -0.2 \\ & -0.4 \\ & -1.2 \end{aligned}$ | - | $\begin{aligned} & 0.2 \\ & 0.4 \\ & 1.2 \\ & \hline \end{aligned}$ | dB |
| Receive gain, absolute ( $\left.\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{BB}}=-5 \mathrm{~V}\right)$ Input $=$ digital code sequence for $0 d B m 0$ signal at 1020 Hz | GRA | -0.15 | - | 0.15 | dB |
| $\begin{aligned} & \text { Receive gain, relative to } G_{R A} \\ & f=0 \mathrm{~Hz} \text { to } 3000 \mathrm{~Hz} \\ & f=3300 \mathrm{~Hz} \\ & f=3400 \mathrm{~Hz} \\ & f=4000 \mathrm{~Hz} \end{aligned}$ | GRR | $\begin{gathered} -0.15 \\ -0.35 \\ -0.7 \\ - \end{gathered}$ | - | $\begin{gathered} 0.15 \\ 0.05 \\ 0 \\ -14 \end{gathered}$ | dB |
| Absolute receive gain variation with temperature $\left(\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C} \text { to }+80^{\circ} \mathrm{C}\right)$ | Grat | - | - | $\pm 0.1$ | dB |
| Absolute receive gain variation with supply voltage $\left(V_{C C}=5 V \pm 5 \%, V_{B B}=-5 V \pm 5 \%\right)$ | Grav | - | - | $\pm 0.05$ | dB |
| Receive gain variations with level Sinusoidal test method; reference input PCM code corresponds to an ideally encoded -10 dBmO signal PCM level $=-40 \mathrm{dBmO}$ to +3 dBmO PCM level $=-50 \mathrm{dBmO}$ to -40 dBmO PCM level $=-55 \mathrm{dBmO}$ to -50 dBmO | GRRL | $\begin{aligned} & -0.2 \\ & -0.4 \\ & -1.2 \end{aligned}$ | - | $\begin{aligned} & 0.2 \\ & 0.4 \\ & 1.2 \end{aligned}$ | dB |
| Receive output drive level $\left(R_{L}=600 \Omega\right)$ | VRO | -2.5 | - | 2.5 | V |

## TRANSMISSION CHARACTERISTICS

(All devices) $T_{A}=0^{\prime \prime} C$ to $+70^{\circ} \mathrm{C}, \mathrm{V}_{C C}=5 \mathrm{~V} \pm 5 \%, \mathrm{~V}_{\mathrm{BB}}=-5 \mathrm{~V} \pm 5 \%, G \mathrm{GNA}=0 \mathrm{~V}, \mathrm{f}=1.02 \mathrm{kHz}, \mathrm{V}_{\mathrm{IN}}=0 \mathrm{dBm0}$, transmit input amplifier connected for unity-gain non-inverting. (Unless otherwise specified)

ENVELOPE DELAY DISTORTION WITH FREQUENCY

| Characteristic | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Transmit delay, absolute ( $f=1600 \mathrm{~Hz}$ ) | DXA | - | 290 | 315 | $\mu \mathrm{s}$ |
| $\begin{aligned} & \text { Transmit delay, relative to DXA } \\ & f=500 \mathrm{~Hz}-600 \mathrm{~Hz} \\ & f=600 \mathrm{~Hz}-800 \mathrm{~Hz} \\ & f=800 \mathrm{~Hz}-1000 \mathrm{~Hz} \\ & f=1000 \mathrm{~Hz}-1600 \mathrm{~Hz} \\ & f=1600 \mathrm{~Hz}-2600 \mathrm{~Hz} \\ & f=2600 \mathrm{~Hz}-2800 \mathrm{~Hz} \\ & f=2800 \mathrm{~Hz}-3000 \mathrm{~Hz} \\ & \hline \end{aligned}$ | DXR | $\begin{aligned} & \text { I } \\ & \text { I } \end{aligned}$ | $\begin{gathered} 195 \\ 120 \\ 50 \\ 20 \\ 55 \\ 80 \\ 130 \end{gathered}$ | $\begin{gathered} 220 \\ 145 \\ 75 \\ 40 \\ 75 \\ 105 \\ 155 \end{gathered}$ | $\mu s$ |
| Receive delay, absolute ( $f=1600 \mathrm{~Hz}$ ) | DRA | - | 180 | 200 | $\mu \mathrm{s}$ |
| Receive delay, relative to $\mathrm{D}_{\text {RA }}$ <br> $\mathbf{f}=500 \mathrm{~Hz}-1000 \mathrm{~Hz}$ <br> $f=1000 \mathrm{~Hz}-1600 \mathrm{~Hz}$ <br> $\mathrm{f}=1600 \mathrm{~Hz}-2600 \mathrm{~Hz}$ <br> $\mathrm{f}=2600 \mathrm{~Hz}-2800 \mathrm{~Hz}$ <br> $\mathrm{f}=\mathbf{2 8 0 0 \mathrm { Hz } - 3 0 0 0 \mathrm { Hz } , { } ^ { 2 } .}$ | DRR | $\begin{gathered} -40 \\ -30 \\ - \\ - \\ - \end{gathered}$ | $\begin{gathered} -25 \\ -20 \\ 70 \\ 100 \\ 145 \\ \hline \end{gathered}$ | $\begin{gathered} - \\ \overline{-} \\ 90 \\ 125 \\ 175 \end{gathered}$ | $\mu \mathrm{s}$ |

## NOISE

| Transmit noise, P message weighted (ETC 5057, $\mathrm{VFX1}{ }^{+}=0 \mathrm{~V}$ ) | NXP | - | -74 | $\begin{gathered} -69 \\ \text { (Note 1) } \end{gathered}$ | dBmOp |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Receive noise, P message weighted (ETC 5057, PCM code equals positive zero) | $N_{\text {RP }}$ | - | -82 | -79 | dBmOp |
| Transmit noise, C message weighted (ETC 5054, $\mathrm{VFXI}^{+}=0 \mathrm{~V}$ ) | NxC | - | 12 | 15 | dBrnCo |
| Receive noise, C message weighted ETC 5054, PCM code equals alternating positive and negative zero | $\mathrm{N}_{\mathrm{RC}}$ | - | 8 | 11 | dBrnCo |
| Noise, single frequency $f=0 \mathrm{kHz}$ to 100 kHz , loop around measurement, $\mathrm{VFxI}^{+}=0 \mathrm{Vrms}$ | $\mathrm{N}_{\text {RS }}$ | - | - | -53 | dBm0 |
| Positive power supply rejection, transmit $\mathrm{VFx}^{+}{ }^{+}=0 \mathrm{Vrms}, \mathrm{VCC}=5.0 \mathrm{~V} \mathrm{DC}+100 \mathrm{mVrms}, \mathrm{f}=0 \mathrm{kHz}-50 \mathrm{kHz}$ | PPSRX | 40 | - | - | dBp |
| Negative power supply rejection, transmit $\mathrm{VFxI}^{1^{+}}=0 \mathrm{VrmsN}_{\mathrm{BB}}=-5.0 \mathrm{~V}_{\mathrm{DC}}+100 \mathrm{mVrms} \mathrm{f}=0 \mathrm{kHz}-50 \mathrm{kHz}$ | NPSRX | 40 | - | - | dBp |
| $\begin{aligned} & \text { Positive power supply rejection, receive } \\ & \text { (PCM code equals positive zero, } V_{C C}=5.0 \mathrm{~V}_{\mathrm{DC}}+100 \mathrm{mVrms} \text { ) } \\ & f=0 \mathrm{~Hz}-4000 \mathrm{~Hz} \\ & \mathrm{f}=4 \mathrm{kHz}-25 \mathrm{kHz} \\ & \mathrm{f}=25 \mathrm{kHz}-50 \mathrm{kHz} \end{aligned}$ | $\mathrm{PPSR}_{\text {R }}$ | 40 40 36 | - | - | dBp dB <br> dB |
| Negative power supply rejection, receive $\begin{aligned} & \text { (PCM code equals positive zero, } V_{B B}=-5.0 \mathrm{~V}_{\mathrm{DC}}+100 \mathrm{mVrms} \text { ) } \\ & f=0 \mathrm{~Hz}-4000 \mathrm{~Hz} \\ & f=4 \mathrm{kHz}-25 \mathrm{kHz} \\ & f=25 \mathrm{kHz}-50 \mathrm{kHz} \end{aligned}$ | NPSR ${ }_{\text {R }}$ | 40 40 36 | - | - | dBp <br> dB <br> dB |

TRANSMISSION CHARACTERISTICS (Continued)
(All devices) $\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%, \mathrm{~V}_{\mathrm{BB}}=-5 \mathrm{~V} \pm 5 \%, G N D A=0 \mathrm{~V}, \mathrm{f}=1.02 \mathrm{kHz}, \mathrm{V}_{\mathrm{IN}}=0 \mathrm{dBmO}$, transmit input amplifier connected for unity-gain non-inverting. (Unless otherwise specified)

| Characteristic | Symbol | Min | Typ | Max | Unit |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Spurious out-of-band signals at the channel output <br> Loop around measurement, 0 dBm0, $300 \mathrm{~Hz}-3400 \mathrm{~Hz}$ input <br> applied to VFxI , measure individual image signals at VFRO <br> $4600 \mathrm{~Hz}-7600 \mathrm{~Hz}$ | SOS | - | - | -30 | dB |
| $7600 \mathrm{~Hz}-8400 \mathrm{~Hz}$ |  |  |  |  |  |
| $8400 \mathrm{~Hz}-100,000 \mathrm{~Hz}$ |  | - | - | -32 |  |

## DISTORTION

| Signal to total distortion (sinusoidal test method) $\begin{aligned} & \text { Transmit or receive half-channel } \\ & \begin{array}{rlr} \text { Level } & =3.0 \mathrm{dBmO} \\ & =0 \mathrm{dBmO} \text { to }-30 \mathrm{dBmO} \\ & =-40 \mathrm{dBmO} & \\ & =-55 \mathrm{dBmo} & \text { XMT } \\ & \text { RCV } \\ & \text { XMT } \\ & \text { RCV } \end{array} \end{aligned}$ | $\begin{aligned} & \text { STDX } \\ & \text { or } \\ & \text { STD }_{R} \end{aligned}$ | $\begin{aligned} & 33 \\ & 36 \\ & 29 \\ & 30 \\ & 14 \\ & 15 \end{aligned}$ | - - - - - - | $\begin{aligned} & - \\ & - \\ & - \\ & - \end{aligned}$ | dBp |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Single frequency distortion, transmit | SFD $\times$ | - | - | -46 | dB |
| Single frequency distortion, receive | SFDR | - | - | -46 | dB |
| Intermodulation distortion <br> Loop around measurement, $\left.\mathrm{VFx}\right\|^{+}=-4 \mathrm{dBmO}$ to -21 dBmO , two frequencies in the range $300 \mathrm{~Hz}-3400 \mathrm{~Hz}$ | IMD | - | - | -41 |  |

## CROSSTALK

| Transmit to receive crosstalk, OdBmO transmit level <br> $f=300 \mathrm{~Hz}-3400 \mathrm{~Hz}, \mathrm{D}_{\mathrm{R}}=$ steady PCM code | $\mathrm{CTX}-\mathrm{R}$ | - | -90 | -75 | dB |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Receive to transmit crosstalk, OdBm0 receive level <br> $f=300 \mathrm{~Hz}-3400 \mathrm{~Hz}, V \mathrm{VXI}=\mathrm{OV}$ | $\mathrm{CT}_{\mathrm{R}-\mathrm{X}}$ |  |  |  |  |

Note 1 : Theoretical worst-case for a perfectly zeroed encoder with alternating sign bit, due to the decoding law.
Note 2 : $\mathrm{CT}_{R} \cdot X$ is measured with a -40 dBmO activating signal applied at $V \mathrm{XXI}^{+}$

ENCODING FORMAT AT $D_{x}$ OUTPUT


## APPLICATIONS INFORMATION

## POWER SUPPLIES

While the pins ot the ETC5050 family are well protected against electrical misuse, it is recommended that the standard CMOS practice be followed, ensuring that ground is connected to the device before any other connections are made. In applications where the printed circuit board may be plugged into a "hot" socket with power and clocks already present, an extra long ground pin in the connector is useful.

All ground connections to each device should meet at a common point as close as possible to the GNDA pin.

T-PAD ATTENUATOR


$$
\begin{aligned}
& R 1=Z 1\left(\frac{N^{2}+1}{N^{2}-1}\right)-2 \sqrt{Z 1 . Z 2}\left(\frac{N}{N^{2}-1}\right) \\
& R 2=2 \sqrt{Z 1 . Z 2} \frac{N}{\left.\frac{N}{N^{2}-1}\right)} \\
& \text { Where }: N=\backslash \frac{\text { POWERIN }}{\text { POWER OUT }}
\end{aligned}
$$

and

$$
S=\sqrt{\frac{\mathrm{Z1}}{\mathrm{Z2}}}
$$

Where $Z_{\mathrm{SC}}=$ impedance with short circuit termination and $Z_{O C}=$ impedance with open circuit termination

## $\pi \boldsymbol{\pi}$ - PAD ATTENUATOR



$$
\begin{aligned}
& R 3=\sqrt{Z 1 . Z 2}\binom{N^{2}-1}{2} \\
& R 4=Z 1\binom{N^{2}-1}{N^{2}-2 N S+1}
\end{aligned}
$$

This minimizes the interaction of ground return currents flowing through a common bus impedance. $0.1 \mu \mathrm{~F}$ supply decoupling capacitors should be connected from this common ground point to $V_{C C}$ and VB.

For best performance, the ground point of beach/FILTER on a card should be connected to a common card This common ground point should be decoupled to $\mathrm{V}_{\mathrm{CC}}$ and $\mathrm{V}_{\mathrm{BB}}$ with $10 \mu \mathrm{~F}$ capacitors.

## RECEIVE GAIN ADJUSTMENT

For applications where a ETC5050 family CODEC/filter receive output must drive a $600 \Omega$ load, but a peak swing lower then $\pm 2.5 \mathrm{~V}$ is required, the receive gain can be easily adjusted by inserting a matched T- pad or $\pi$-pad at the output. Table II lists the required resistor values for $600 \Omega$ terminations. As these are generally non-standard values, the equations can be used to compute the attenuation of the closest pratical set of resistors. It may be necessary to use unequal values for the R1 or R4 arms of the attenuators to achieve a precise attenuation. Generally it is tolerable to allow a small deviation of the input impedance from nominal while still maintaining a good return loss. For example a 30 dB return loss against $600 \Omega$ is obtained if the output impedance of the attenuator is in the range $282 \Omega$ to $319 \Omega$ (assuming a perfect transformer).

TABLE II. ATTENUATOR TABLES FOR $\mathbf{Z 1}=\mathbf{Z 2}=300 \Omega$ (ALL VALUES IN $\Omega$ )

| $d B$ | $R 1$ | $R 2$ | $R 3$ | $R 4$ |
| :---: | :---: | :---: | :---: | :---: |
| 0.1 | 1.7 | $26 k$ | 3.5 | $52 k$ |
| 0.2 | 3.5 | $13 k$ | 6.9 | $26 k$ |
| 0.3 | 5.2 | $8.7 k$ | 10.4 | $17.4 k$ |
| 0.4 | 6.9 | $6.5 k$ | 13.8 | $13 k$ |
| 0.5 | 8.5 | $5.2 k$ | 17.3 | $10.5 k$ |
| 0.6 | 10.4 | $4.4 k$ | 21.3 | 8.7 k |
| 0.7 | 12.1 | 3.7 k | 24.2 | $7.5 k$ |
| 0.8 | 13.8 | $3.3 k$ | 27.7 | $6.5 k$ |
| 0.9 | 15.5 | $2.9 k$ | 31.1 | $5.8 k$ |
| 1.0 | 17.3 | $2.6 k$ | 34.6 | $5.2 k$ |
| 2 | 34.4 | $1.3 k$ | 70 | $2.6 k$ |
| 3 | 51.3 | 850 | 107 | $1.8 k$ |
| 4 | 68 | 650 | 144 | 1.3 k |
| 5 | 84 | 494 | 183 | 1.1 k |
| 6 | 100 | 402 | 224 | 900 |
| 7 | 115 | 380 | 269 | 785 |
| 8 | 379 | 284 | 317 | 698 |
| 9 | 143 | 244 | 370 | 630 |
| 10 | 156 | 211 | 427 | 527 |
| 11 | 168 | 184 | 490 | 535 |
| 12 | 180 | 161 | 550 | 500 |
| 13 | 190 | 142 | 635 | 473 |
| 14 | 200 | 125 | 720 | 450 |
| 15 | 210 | 110 | 816 | 430 |
| 16 | 218 | 98 | 924 | 413 |
| 18 | 233 | 77 | $1.17 k$ | 386 |
| 20 | 246 | 61 | $1.5 k$ | 366 |

FIGURE 5 - TYPICAL SYNCHRONOUS APPLICATION


Note $1:$ XMIT gain $=20 \times \log \binom{R 1+R 2}{R 2}(R 1+R 2)>10 k \Omega$



## MONOLITHIC SERIAL INTERFACE CODEC/FILTER WITH RECEIVE POWER AMPLIFIER

The ETC5064 ( $\mu$-law) and ETC5067 (A-law) are monolithic PCM CODEC/FIL TERS utilizing the A/D and D/A conversion architecture shown in Figure 1, and a serial PCM interface. The devices are fabricated using National's advanced double-poly CMOS process (microCMOS)
Similar to the ETC5050 family, these devices feature an additional Receive Power Amplifier to provide push-pull balanced output drive capacity. The receive gain can be adjusted by means of two external resistors for an output level of up to $\pm 6.6 \mathrm{~V}$ across a balanced $600 \Omega$ load.
Also included is an Analog Loopback switch and $\overline{T S X}$ output.

- Complete CODEC and filtering system including :
- Transmit high-pass and low-pass filtering.
- Receive low-pass filter with $\sin x / x$ correction.
- Active RC noise filters.
- $\mu$-law or A-law compatible COder and DECoder.
- Internal precision voltage reference.
- Serial I/O interface.
- Internal auto-zero circuitry.
- Receive push-pull power amplifiers.
- $\mu$-law ETC5064
- A-law ETC5067
- Meets or exceeds all D3/D4 and CCITT specifications.
- $\pm 5 \mathrm{~V}$ operation.
- Low operating power - typically 70 mW
- Power-down standby mode - typically 3 mW
- Automatic power-down.
- TTL or CMOS compatible digital interfaces.
- Maximizes line interface card circuit density.


## CMOS

## MONOLITHIC SERIAL INTERFACE CODEC/FILTER WITH RECEIVE POWER AMPLIFIER



FIGURE 1 - BLOCK DIAGRAM


PIN DESCRIPTION

| NAME | $\begin{aligned} & \text { PIN } \\ & \text { TYPE } \end{aligned}$ | $\mathrm{N}^{\circ}$ | DESCRIPTION |
| :---: | :---: | :---: | :---: |
| $\mathrm{VPO}^{+}$ | 0 | 1 | The non-inverted output of the receive power amplifier. |
| GNDA | GND | 2 | Analog ground. All signals are referenced to this pin. |
| VPO ${ }^{-}$ | 0 | 3 | The inverted output of the receive power amplifier. |
| VPI | 1 | 4 | Inverting input to the receive power amplifier. Also powers down both amplifiers when connected to $V_{B B}$ |
| $V F_{R} \mathrm{O}$ | 0 | 5 | Analog output of the receive filter. |
| $V_{C C}$ | S | 6 | Positive power supply pin. $\mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V} \pm 5 \%$. |
| $\mathrm{FS}_{\mathrm{R}}$ | 1 | 7 | Receive frame sync pulse which enables $B C L K_{R}$ to shift PCM data into $D_{R} . F_{R}$ is an 8 kHz pulse train. <br> See Figures 2 and 3 for timing details. |
| $\mathrm{D}_{\mathrm{R}}$ | 1 | 8 | Receive data input. PCM data is shifted into $D_{R}$ following the $F S_{R}$ leading edge. |
| $\mathrm{BCLK}_{\mathbf{R}} / \mathrm{CLKSEL}$ | 1 | 9 | The bit clock which shifts data into $D_{R}$ after the $F_{S_{R}}$ leading edge. May vary from 64 kHz to 2.048 MHz . <br> Alternatively, may be a logic input which selects either $1.536 \mathrm{MHz} / 1.544 \mathrm{MHz}$ or 2.048 MHz for master clock in synchronous mode and BCLKX is used for both transmit and receive directions (see Table I). |
| MCLK ${ }_{\text {/ }}$ /PDN | 1 | 10 | Receive master clock. Must be $1.536 \mathrm{MHz}, 1.544 \mathrm{MHz}$ or 2.048 MHz . May be synchronous with MCLKX, but should be synchronous with MCLKX for best performance. When MCLK ${ }_{R}$ is connected continuously low, MCLKX is selected for all internal timing. When MCLK $R_{R}$ is connected continuously high, the device is powered down. |
| MCLK $\times$ | 1 | 11 | Transmit master clock. Must be $1.536 \mathrm{MHz}, 1.544 \mathrm{MHz}$ or 2.048 MHz . May be asynchronous with MCLK $K_{R}$ |
| BCLK $\times$ | 1 | 12 | The bit clock which shifts out the PCM data on DX. May vary from 64 kHz to 2.048 MHz , but must be synchronous with MCLKX |
| DX | 0 | 13 | The TRI-STATE ${ }^{\text {® }}$ PCM data output which is enabled by FS $X$ |
| FSX | 1 | 14 | Transmit frame sync pulse input which enables BCLK $X$ to shift out the PCM data on DX $\mathrm{FS}_{\mathrm{X}}$ is an 8 kHz pulse train, see Figures 2 and 3 for timing details. |
| $\overline{T S X}$ | 0 | 15 | Open drain output which pulses low during the encoder time slot. Must to be grounded if not used |
| ANLB | 1 | 16 | Analog Loopback control input. Must be set to logic ' $O$ ' for normal operation. When pulled to logic ' 1 ', the transmit filter input is disconnected form the output of the transmit preamplifier and connected to the VPO ${ }^{+}$output of the receive power amplifier. |
| GS $\times$ | 0 | 17 | Analog output of the transmit input amplifier. Used to externally set gain. |
| VFXI ${ }^{-}$ | 1 | 18 | Inverting input of the transmit input amplifier. |
| $\mathrm{VFXI}^{+}$ | 1 | 19 | Non-inverting input of the transmit input amplifier. |
| $V_{\text {BB }}$ | S | 20 | Negative power supply pin. $\mathrm{V}_{\mathrm{BB}}=-5 \mathrm{~V} \pm 5 \%$. |

* I: Input, O : Output, S : Power supply.

TRI-STATE ${ }^{\circledR}$ is a trademark of National Semiconductor Corp.

## FUNCTIONAL DESCRIPTION

## POWER-UP

When power is first applied, power-on reset circuitry initializes the COMBO and places it into the powerdown mode. All non-essential circuits are deactivated and the DX and $\mathrm{VF}_{\mathrm{R}} \mathrm{O}$ outputs are put in high impedance states. To power-up the device, a logical low level or clock must be applied to the MCLK $/$ /PDN pin and FSX and/or $\mathrm{FS}_{\mathrm{R}}$ pulses must be present. Thus, 2 powerdown control modes are available. The first is to pull the MCLK $\mathrm{M}_{\mathrm{R}}$ PDN pin high ; the alternative is to hold both $\mathrm{FS}_{X}$ and $\mathrm{FS}_{\mathrm{R}}$ inputs continuously low. The device will power-down approximately 2 ms after the last $\mathrm{FS} \times$ or $\mathrm{FS}_{\mathrm{R}}$ pulse. Power-up will occur on the first $\mathrm{FS}_{X}$ or $\mathrm{FS}_{\mathrm{R}}$ pulse. The TRI-STATE PCM data output, DX will remain in the high impedance state until the second FSX pulse.

## SYNCHRONOUS OPERATION

For synchronous operation, the same master clock and bit clock should be used for both the transmit and receive directions. In this mode, a clock must be applied to MCLKX and the MCLK ${ }_{R}$ / PDN pin can be used as a power-down control. A low level on MCLKR/PDN powers up the device and a high level powers down the device. In either case, MCLKX will be selected as the master clock for both the transmit and receive circuits. A bit clock must also be applied to BCLKX and the BCLKK/CLKSEL can be used to select the proper internal divider for a master clock of 1.536 MHz 1.544 MHz or 2.048 MHz . For 1.544 MHz operation, the device automatically compensates for the 193rd clock pulse each frame.
With a fixed level on the BCLK $/$ /CLKSEL pin, BCLKX will be selected as the bit clock for both the transmit and receive directions. Table 1 indicates the frequencies of operation which can be selected, depending on the state of BCLK $/$ /CLKSEL. In this synchronous mode, the bit clock, BCLKX, may be from 64 kHz to 2.048 MHz , but must be synchronous with MCLKx.

## TABLE 1 - SELECTION OF MASTER CLOCK

 FREQUENCIES| BCLK ${ }_{\text {/ }}$ CLKSEL | Master clock frequency selected |  |
| :---: | :---: | :---: |
|  | ETC5067 | ETC5064 |
| Clocked | 2.048 MHz | 1.536 MHz or 1.544 MHz |
| 0 | $\begin{gathered} 1.536 \mathrm{MHz} \text { or } \\ 1.544 \mathrm{MHz} \end{gathered}$ | 2.048 MHz |
| 1 (or open circuit) | 2.048 MHz | 1.536 MHz or 1.544 MHz |

Each FSX pulse begins the encoding cycle and the PCM data from the previous encode cycle is shifted out of the enabled $D_{X}$ output on the positive edge of BCLKX. After 8 bit clock periods, the TRI-STATE DX output is returned to a high impedance state. With an FS $R_{R}$ pulse, $P C M$ data is latched via the $D_{R}$ input on the negative edge of $B C L K X\left(\right.$ or $B C L K_{R}$ if running). $F S_{X}$ and $\mathrm{FS}_{\mathrm{R}}$ must be synchronous with MCLKX/R

## ASYNCHRONOUS OPERATION

For asynchronous operation, separate transmit and receive clocks may be applied. MCLKX and MCLKR must be 2.048 MHz for the ETC5067, or 1.536 MHz , 1.544 MHz for the ETC5064, and need not be synchronous. For best transmission performance, however, MCLK $R_{R}$ should be synchronous with MCLKX, which is easily achieved by applying only static logic levels to the MCLK ${ }_{R} /$ PDN pin. This will automatically connect MCLKX to all internal MCLK $K_{R}$ functions (see Pin Description). For 1.544 MHz operation, the device automatically compensates for the 193rd clock pulse each frame. FSX starts each encoding cycle and must be synchronous with MCLKX and BCLKx. FSR starts each decoding cycle and must be synchronous with $\mathrm{BCLK}_{\mathrm{R}} . \mathrm{BCLK}_{\mathrm{R}}$ must be a clock, the logic levels shown in Table 1 are not valid in asynchronous mode. BCLKx and BCLKK may operate from 64 kHz to 2.048 MHz .

## SHORT FRAME SYNC OPERATION

The COMBO can utilize either a short frame sync pulse or a long frame sync pulse. Upon power initialization, the device assumes a short frame mode. In this mode, both frame sync pulses, $F S X$ and FS $_{R}$, must be one bit clock period long, with timing relationships specified in Figure 3. With $\mathrm{FS}_{x}$ high during a falling edge of $B C L K_{x}$, the next rising edge of BCLK $x$ enables the $D_{x}$ TRI-STATE output buffer, which will output the sign bit. The following seven rising edges clock out the remaining seven bits, and the next falling edge disables the $\mathrm{D}_{\mathrm{X}}$ output. With $\mathrm{FS}_{\mathrm{R}}$ high during a falling edge of BCLK $R_{R}$ (BCLKX in synchronous mode), the next falling edge of BCLK ${ }_{R}$ latches in the sign bit. The following seven falling edges latch in the seven remaining bits. Both devices may utilize the short frame sync pulse in synchronous or asynchronous operating mode.

## LONG FRAME SYNC OPERATION

To use the long frame mode, both the frame sync pulses, $\mathrm{FS}_{\mathrm{X}}$ and $\cdot \mathrm{FS}_{\mathrm{R}}$, must be three or more bit clock periods long, with timing relationships specified in Figure 4. Based on the transmit frame sync. FSX, the COMBO will sense whether short or long frame sync pulses are being used. For 64 kHz operation, the frame sync pulse must be kept low for a minimum of 160 ns (See Fig. 2). The DX TRI-STATE output buffer is enabled with the rising edge of FSX or the rising edge of

BCLKX, whichever comes later, and the first bit clocked out is the sign bit. The following seven BCLKX rising edges clock out the remaining seven bits. The $\mathrm{D}_{\mathrm{x}}$ output is disabled by the falling BCLKX edge following the eighth rising edge, or by $\mathrm{FS}_{\mathrm{x}}$ going low, whichever comes later. A rising edge on the receive frame sync pulse, $F_{R}$, will cause the PCM data at $D_{R}$ to be latched in on the next eight falling edges of BCLK ${ }_{R}$ (BCLK $x$ in synchronous mode). Both devices may utilize the long frame sync pulse in synchronous or asynchronous mode.

## TRANSMIT SECTION

The transmit section input is an operational amplifier with provision for gain adjustment using two external resistors, see Figure 5. The low noise and wide bandwidth allow gains in excess of 20 dB across the audio passband to be realized. The op amp drives a unitygain filter consisting of RC active pre-filter, followed by an eighth order switched-capacitor bandpass filter clocked at 256 kHz . The output of this filter directly drives the encoder sample-and-hold circuit. The A/D is of companding type according to A-law (ETC5067) or $\mu$ law ( ETC5064 ) coding conventions. A precision voltage reference is trimmed in manufacturing to provide an input overload ( $\mathrm{t}_{\mathrm{MAX}}$ ) of nominally 2.5 V peak (see table of Transmission Characteristics). The FSx frame sync pulse controls the sampling of the filter output, and then the successive-approximation encoding cycle begins. The 8 -bit code is then loaded into a buffer and shifted out through $D_{X}$ at the next FSX pulse. The total encoding delay will be approximately $165 \mu \mathrm{~s}$ (due to the transmit filter) plus $125 \mu \mathrm{~s}$ (due to encoding delay), which totals $290 \mu$ s. Any offset voltage due to the filters or comparator is cancelled by sign bit integration.

## RECEIVE SECTION

The receive section consists of an expanding DAC which drives a fifth order switched-capacitor low pass filter clocked at 256 kHz . The decoder is A-law ( ETC5067 ) or $\mu$-law ( ETC5064 ) and the 5th order low pass filter corrects for the $\sin x / x$ attenuation due to the 8 kHz sample and hold. The filter is then followed by a 2 nd order RC active post-filter and power amplifier capable of driving a $600 \Omega$ load to a level of 7.2 dBm . The receive section is unity-gain. Upon the occurence of $F_{R}$, the data at the $D_{R}$ input is clocked in on the falling edge of the next eight $\mathrm{BCLK}_{\mathrm{R}}$ (BCLKX) periods. At the end of the decoder time slot, the decoding cycle begins, and $10 \mu \mathrm{~s}$ later the decoder DAC output is updated. The total decoder delay is $\sim 10 \mu \mathrm{~s}$ (decoder update) plus $110 \mu \mathrm{~s}$ (filter delay) plus $62.5 \mu \mathrm{~s}$ (1/2 frame), which gives approximately $180 \mu \mathrm{~s}$.

## RECEIVE POWER AMPLIFIERS

Two inverting mode power amplifiers are provided for directly driving a matched line interface transformer. The gain of the first power amplifier can be adjusted to boost the $\pm 2.5 \mathrm{~V}$ peak output signal from the receive filter up $\pm 3.3 \mathrm{~V}$ peak into an unbalanced $300 \Omega$ load, or $\pm 4.0 \mathrm{~V}$ into an unbalanced $15 \mathrm{k} \Omega$ load. The second power amplifier is internally connected in unity-gain inverting mode to give 6 dB of signal gain for balanced loads.
Maximum power transfer to a $600 \Omega$ subscriber line termination is obtained by differentially driving a balanced transformer with a $\sqrt{2}: 1$ turns ratio, as shown in Figure 2. A total peak power of 15.6 dBm can be delivered to the load plus termination.
Both power amplifiers can be powered down independently from the PDN input by connecting the VPI input to $V_{B B}$, saving approximately 12 mW of power.

ABSOLUTE MAXIMUM RATINGS

| Rating | Symbol | Value | Unit |
| :--- | :---: | :---: | :---: |
| $V_{\text {CC }}$ to GNDA | $V_{\text {CC }}$ | 7 | V |
| $V_{\text {BB to }}$ GNDA | $\mathrm{V}_{\mathrm{BB}}$ | -7 | V |
| Voltage at any analog input <br> or output | $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}$ | $V_{\mathrm{CC}}+0.3$ to <br> $\mathrm{V}_{\mathrm{BB}}-0.3$ | V |
| Voltage at any digital input <br> or output |  | $\mathrm{V}_{\mathrm{CC}}+0.3$ to <br> $\mathrm{GNDA}-0.3$ | V |
| Operating temperature range | $\mathrm{T}_{\text {oper }}$ | -25 to +125 | ${ }^{\circ} \mathrm{C}$ |
| Storage temperature range | $\mathrm{T}_{\text {stg }}$ | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| Lead temperature <br> (soldering, 10 seconds) |  | 300 | ${ }^{\circ} \mathrm{C}$ |

## ELECTRICAL CHARACTERISTICS

$V_{C C}=5.0 \mathrm{~V} \pm 5 \%, \quad V_{B B}=-5 \mathrm{~V} \pm 5 \%, G N D A=0 \mathrm{~V}, \mathrm{~T}_{A}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ (Unless otherwise noted) ; typical characteristics specified at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{BB}}=-5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$; all signals are referenced to GNDA.
DIGITAL INTERFACE

| Characteristic |  | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Input low voltage |  | $V_{\text {IL }}$ | - | - | 0.6 | V |
| Input high voltage |  | $\mathrm{V}_{1} \mathrm{H}$ | 2.2 | - | - | $\checkmark$ |
| Output low voltage $\begin{aligned} & I_{L}=3.2 \mathrm{~mA} \\ & I_{L}=3.2 \mathrm{~mA} \text {, open drain } \end{aligned}$ | $\frac{D_{x}}{T S x}$ | VOL | - | - | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | V |
| Output high voltage $I_{H}=-3.2 \mathrm{~mA}$ | Dx | V OH | 2.4 | - | - | V |
| Input low current (GNDA $\leqslant \mathrm{V}_{\text {IN }} \leqslant \mathrm{V}_{\text {IL }}$, all digital inputs) |  | IIL | -10 | - | 10 | $\mu \mathrm{A}$ |
| Input high current ( $\mathrm{V}_{1} \leqslant \mathrm{~V}_{\text {IN }} \leqslant \mathrm{V}_{\mathrm{C}}$ ) |  | 1 H | -10 | - | 10 | $\mu \mathrm{A}$ |
| Output current in hight impedance state (TRI-STATE) $\left(\text { GNDA } \leqslant V_{0} \leqslant V_{C C}\right)$ | $\mathrm{D}_{\mathrm{x}}$ | 102 | -10 | - | 10 | $\mu \mathrm{A}$ |

ANALOG INTERFACE WITH TRANSMIT INPUT AMPLIFIER (ALL DEVICES)

| Input leakage current ( $-2.5 \mathrm{~V} \leqslant \mathrm{~V} \leqslant+2.5 \mathrm{~V}$ ) | VFXI ${ }^{+}$or $\mathrm{VFXI}^{-}$ | $1, X A$ | -200 | - | 200 | nA |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Input resistance ( $-2.5 \mathrm{~V} \leqslant \mathrm{~V} \leqslant+2.5 \mathrm{~V}$ ) | $\mathrm{VFXI}^{+}$or VFXI ${ }^{-}$ | R1XA | 10 | - | - | M $\Omega$ |
| Output resistance (closed loop, unity gain) |  | RoXA | - | 1 | 3 | $\Omega$ |
| Load resistance | GS ${ }_{\text {x }}$ | RLXA | 10 | - | - | kS2 |
| Load capacitance | GS ${ }^{\text {x }}$ | $C_{L} \times$ A | - | - | 50 | pF |
| Output dynamic range ( $\mathrm{R}_{L} \geqslant 10 \mathrm{k}$ ! $)$ ) | GSx | Voxa | $\pm 2.8$ | - | - | V |
| Voltage gain (VFxI ${ }^{+}$to $\mathrm{GSX}_{\text {) }}$ |  | AvXA | 5000 | - | - | V/V |
| Unity gain bandwidth |  | FuXA | 1 | 2 | - | MHz |
| Offset voltage |  | $V_{\text {OS }} \times$ A | -20 | - | 20 | mV |
| Common-mode voltage |  | $\mathrm{V}_{\text {cM }} \times$ | -2.5 | - | 2.5 | V |
| Common-mode rejectión ratio |  | CMRRXA | 60 | - | - | dB |
| Power supply rejection ratio |  | PSRRXA | 60 | - | - | dB |

ANALOG INTERFACE WITH RECEIVE FILTER (ALL DEVICES)

| Output resistance $\quad \mathrm{VF}_{\mathrm{R}} \mathrm{O}$ | RORF | - | 1 | 3 | $\Omega$ |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Load resistance $\left(\mathrm{VF}_{\mathrm{R}} \mathrm{O}= \pm 2.5 \mathrm{~V}\right)$ | $\mathrm{R}_{\mathrm{L}} \mathrm{RF}$ | 10 | - | - | $\mathrm{k} \Omega$ |
| Load capacitance | $\mathrm{C}_{\mathrm{L}} \mathrm{RF}$ | - | - | 25 | PF |
| Output DC offset voltage | $\mathrm{VOS}_{\mathrm{R}} \mathrm{O}$ | -200 | - | 200 | MV |

ANALOG INTERFACE WITH POWER AMPLIFIERS (All devices)

| Input leakage current ( $-1.0 \mathrm{~V} \leqslant \mathrm{VPI} \leqslant 1.0 \mathrm{~V}$ ) | \|P| | -100 | - | 100 | nA |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Input resistance ( $-1.0 \mathrm{~V} \leqslant \mathrm{VPI} \leqslant 1.0 \mathrm{~V}$ ) | RIPI | 10 | - | - | M $\Omega$ |
| Input offset voltage | VIOS | -25 | - | 25 | mV |
| Output resistance (inverting unity-gain at $\mathrm{VPO}^{+}$or $\mathrm{VPO}^{-}$) | ROP | - | 1 | - | $\Omega$ |
| Unity-gain bandwidth, open loop (VPO ${ }^{-}$) | $\mathrm{FC}_{C}$ | - | 400 | - | kHz |
| $\begin{aligned} & \text { Load capacitance } \mathrm{VPO}^{+} \text {or } \mathrm{VPO}^{-} \text {to GNDA) } \\ & R_{L} \geqslant 1500 \Omega \\ & R_{\mathrm{L}}=600 \Omega \\ & R_{\mathrm{L}}=300 \Omega \end{aligned}$ | $C_{L}{ }^{\text {P }}$ | - | - | $\begin{aligned} & 100 \\ & 500 \\ & 1000 \end{aligned}$ | pF |
| Gain $\mathrm{VPO}^{-}$to $\mathrm{VPO}^{+}$to GNDA, level at $\left.\mathrm{VPO}^{-}=1.77 \mathrm{Vrmst}+3 \mathrm{dBmO}\right)$ | GAp ${ }^{+}$ |  | -1 | - | V/V |
| ```Power supply rejection of }\mp@subsup{\textrm{VCC}}{\textrm{CC}}{}\mathrm{ or }\mp@subsup{\textrm{V}}{\textrm{BB}}{}\mp@subsup{\mathrm{ (VPO}}{}{-}\mathrm{ connected to VPI) 0 kHz - 4 kHz 0 kHz-50 kHz``` | ${ }^{\text {PSRR }} \mathrm{P}$ | $\begin{aligned} & 60 \\ & 36 \end{aligned}$ | - | - | dB |

POWER DISSIPATION (ALL DEVICES)

| Power-down current | $I_{\mathrm{Cc}} \mathrm{O}$ | - | 0.5 | 1.5 | mA |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Power-down current | $\mathrm{I}_{\mathrm{BB}} \mathrm{O}$ | - | 0.05 | 0.3 | mA |
| Active current | $\mathrm{I}_{\mathrm{cc}} 1$ | - | 7.0 | 10.0 | mA |
| Active current | $I_{\mathrm{BB}} 1$ | - | 7.0 | 10.0 | mA |

## TIMING SPECIFICATIONS

| Characteristic | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Frequency of master clocks Depends on the device used and the BCLK ${ }_{\text {R }}$ CLKSEL Pin MCLKxand MCLKR | 1/tPM | $\begin{aligned} & - \\ & - \\ & - \end{aligned}$ | $\begin{aligned} & 1.536 \\ & 1.544 \\ & 2.048 \end{aligned}$ | $\begin{aligned} & - \\ & - \\ & - \end{aligned}$ | MHz |
| Width of master clock high MCLKX and MCLK R | tWMH | 160 | - | - | ns |
| Width of master clock low MCLKX and MCLK ${ }_{\text {R }}$ | tWML | 160 | - | - | ns |
| Rise time of master clock MCLKX and MCLK ${ }_{\text {R }}$ | trM | - | - | 50 | ns |
| Fall time of master clock MCLKX and MCLK ${ }_{\text {R }}$ | tFM | - | - | 50 | ns |
| Period of bit clock | tPB | 485 | 488 | 15.725 | ns |
| Width of bit clock high ( $\left.\mathrm{V}_{1 \mathrm{H}}=2.2 \mathrm{~V}\right)$ | tWBH | 160 | - | - | ns |
| Width of bit clock low ( $\mathrm{V}_{1 \mathrm{~L}}=0.6 \mathrm{~V}$ ) | tWBL | 160 | - | - | ns |
| Rise time of bit clock ( $\mathrm{tPB}^{\text {a }}=488 \mathrm{~ns}$ ) | $t_{\text {RB }}$ | - | - | 50 | ns |
| Fall time of bit clock (tpB $=488 \mathrm{~ns}$ ) | ${ }_{\text {t }}{ }^{\text {B }}$ | - | - | 50 | ns |
| Set-up time from BCLKx high to MCLKx falling edge. (First bit clock after the leading edge of FSX) | tSBFM | 100 | - | - | ns |
| Holding time from bit clock low to the frame sync (long frame only) | $\mathrm{t}_{\text {HBF }}$ | 0 | - | - | ns |
| Set-up time from frame sync to bit clock low (long frame only) | tsFB | 80 | - | - | ns |
| Hold time from 3rd period of bit clock $\mathrm{FS}_{\mathrm{X}}$ or $\mathrm{FS}_{\mathrm{R}}$ low to frame sync (long frame only) | tHBFI | 100 | - | - | ns |
| Delay time to valid data from FSx or BCLKx, whichever comes later and delay time from $\mathrm{FS}_{\mathrm{X}}$ to data output disabled ( $\mathrm{C}_{\mathrm{L}}=0 \mathrm{pF}$ to 150 pF ) | tDZF | 20 | - | 165 | ns |
| Delay time from BCLKX high to data valid (Load $=150 \mathrm{pF}$ plus 2 LSTTL loads) | $t_{\text {DBD }}$ | 0 | - | 150 | ns |
| Delay time from BCLKx low to data output disabled | tozC | 50 | - | 165 | ns |
| Set-up time from $D_{R}$ valid to $B C L K_{R / X} \times$ low | tSDB | 50 | - | - | ns |
| Hold time from BCLK ${ }_{R / X}$ low to $D_{R}$ invalid | $t_{\text {HBD }}$ | 50 | - | - | ns |
| Holding time from bit clock high to frame sync (short frame only) | tHOLD | 0 | - | - | ns |
| Set-up time from $\mathrm{FS}_{\mathrm{X} / \mathrm{R}}$ to BCLKX/R low (short frame sync pulse) - Note 1 | tsF | 50 | - | - | ns |
| Hold time from BCLKX/R low to $\mathrm{FS}_{\mathrm{X} / \mathrm{R}}$ low (short frame sync pulse) - Note 1 | thF | 100 | - | - | ns |
| Delay time to TSX low (load=150 pF plus 2 LSTTL loads) | t XDP | - | - | 140 | ns |
| Minimum width of the frame sync pulse (low level) ( 64 k bit/s operating mode) | tWFL. | 160 | - | - | ns |

Note 1 : For short frame sync timing, $\mathrm{FSX}_{X}$ and $\mathrm{FS}_{\mathrm{R}}$ must go high while their respective bit clocks are high.


FIGURE 2-64 k bits/s TIMING DIAGRAM (See next page for complete timing)


FIGURE 3 - SHORT FRAME SYNC TIMING


FIGURE 4 - LONG FRAME SYNC TIMING

TRANSMISSION CHARACTERISTICS
(All devices) $T_{A}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%, \mathrm{~V}_{\mathrm{BB}}=-5 \mathrm{~V} \pm 5 \%, \mathrm{GNDA}=0 \mathrm{~V}, \mathrm{f}=1.02 \mathrm{kHz}, \mathrm{V}_{\mathrm{IN}}=0 \mathrm{dBmO}$ transmit input amplifier connected for unity-gain non-inverting. (Unless otherwise specified)

AMPLITUDE RESPONSE

| Characteristic | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Absolute levels - Nominal 0 dBmO level is $4 \mathrm{dBm}(600 \Omega$ ) 0 dBmo ETC5067, ETC5064 |  | - | 1.2276 | - | Vrms |
| Max overload level  <br> $3.14 \mathrm{dBm0}$ ETC5067 <br> 3.17 dBmO ETC5064 | tmAX | - | $\begin{aligned} & 2.492 \\ & 2.501 \end{aligned}$ | - | VPK |
| Transmit gain, absolute ( $T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{BB}}=-5 \mathrm{~V}$ ) Input at GSX $=0 \mathrm{dBmO}$ at 1020 Hz | $\mathrm{G}_{\times A}$ | -0.15 | - | 0.15 | dB |
| $\begin{aligned} & \text { Transmit gain, relative to } G \times A \\ & f=16 \mathrm{~Hz} \\ & f=50 \mathrm{~Hz} \\ & f=60 \mathrm{~Hz} \\ & f=180 \mathrm{~Hz} \\ & f=200 \mathrm{~Hz} \\ & f=300 \mathrm{~Hz} \cdot 3000 \mathrm{~Hz} \\ & f=3300 \mathrm{~Hz} \\ & f=3400 \mathrm{~Hz} \\ & f=4000 \mathrm{~Hz} \\ & f=4600 \mathrm{~Hz} \text { and up,measure reponse from } 0 \mathrm{~Hz} \text { to } 4000 \mathrm{~Hz} \end{aligned}$ | GXR | $\begin{gathered} - \\ - \\ - \\ -2.8 \\ -1.8 \\ -0.15 \\ -0.35 \\ -0.7 \\ - \\ - \end{gathered}$ | - - - - - - - - | $\begin{gathered} -40 \\ -30 \\ -26 \\ -0.2 \\ -0.1 \\ 0.15 \\ 0.05 \\ 0 \\ -14 \\ -32 \\ \hline \end{gathered}$ | dB |
| Absolute transmit gain variation with temperature $\left(T_{A}=0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C}\right)$ | GXAT | - | - | $\pm 0.1$ | dB |
| Absolute transmit gain variation with supply voltage $\left(V_{C C}=5 V \pm 5 \%, V_{B B}=-5 V \pm 5 \%\right)$ | GXAV | - | - | $\pm 0.05$ | dB |
| $\begin{aligned} & \text { Transmit gain variations with level } \\ & \text { Sinusoidal test method reference level }=-10 \mathrm{dBmO} \\ & V \mathrm{Fl}^{1^{+}}=-40 \mathrm{dBmO} \text { to }+3 \mathrm{dBmO} \\ & V \mathrm{xl}^{1^{+}}=-50 \mathrm{dBmO} \text { to }-40 \mathrm{dBmO} \\ & V \mathrm{XX}^{+}=-55 \mathrm{dBmo} \text { to }-50 \mathrm{dBmO} \\ & \hline \end{aligned}$ | GXRL | $\begin{aligned} & -0.2 \\ & -0.4 \\ & -1.2 \end{aligned}$ | - | $\begin{aligned} & 0.2 \\ & 0.4 \\ & 1.2 \end{aligned}$ | dB |
| Receive gain, absolute ( $T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{BB}}=-5 \mathrm{~V}$ ) Input = digital code sequence for $0 d B m 0$ signal at 1020 Hz | GrA | -0.15 | - | 0.15 | dB |
| $\begin{aligned} & \text { Receive gain, relative to } G_{R A} \\ & f=0 \mathrm{~Hz} \text { to } 3000 \mathrm{~Hz} \\ & f=3300 \mathrm{~Hz} \\ & f=3400 \mathrm{~Hz} \\ & f=4000 \mathrm{~Hz} \end{aligned}$ | GRR | $\begin{gathered} -0.15 \\ -0.35 \\ -0.7 \end{gathered}$ | - | $\begin{array}{r} 0.15 \\ 0.05 \\ 0 \\ -14 \\ \hline \end{array}$ | dB |
| Absolute receive gain variation with temperature $\left(T_{A}=0^{\prime \prime} \mathrm{C} \text { to }+70^{\prime \prime} \mathrm{C}\right)$ | Grat | - | - | $\pm 0.1$ | dB |
| Absolute receive gain variation with supply voltage $\left(\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%, \mathrm{~V}_{\mathrm{BB}}=-5 \mathrm{~V} \pm 5 \%\right)$ | $\mathrm{G}_{\text {RAV }}$ | - | - | $\pm 0.05$ | dB |
| Receive gain variations with level <br> Sinusoidal test method;reference input PCM code corresponds to an ideally encoded - 10 dBmO signal <br> PCM level $=-40 \mathrm{dBmo}$ to +3 dBmo <br> PCM level $=-50 \mathrm{dBm0}$ to -40 dBmO <br> PCM level $=-55 \mathrm{dBm0}$ to -50 dBmo | $\mathrm{G}_{\text {RRL }}$ | $\begin{array}{r} -0.2 \\ -0.4 \\ -1.2 \end{array}$ | - | $\begin{aligned} & 0.2 \\ & 0.4 \\ & 1.2 \end{aligned}$ | dB |
| Receive filter output at $\mathrm{VF}_{\mathrm{R}} \mathrm{O} \quad \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ | $\mathrm{V}_{\mathrm{RO}}$ | -2.5 | - | 2.5 | V |

## TRANSMISSION CHARACTERISTICS

(All devices) $\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%, \mathrm{~V}_{\mathrm{BB}}=-5 \mathrm{~V} \pm 5 \%, G N D A=0 \mathrm{~V}, \mathrm{f}=1.02 \mathrm{kHz}, \mathrm{V}_{\mathrm{IN}}=0 \mathrm{dBm0}$, transmit input amplifier connected for unity-gain non-inverting. (Unless otherwise specified)

ENVELOPE DELAY DISTORTION WITH FREQUENCY

| Characteristic | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Transmit delay, absolute ( $f=1600 \mathrm{~Hz}$ ) | DXA | - | 290 | 315 | $\mu \mathrm{s}$ |
| $\begin{aligned} & \text { Transmit delay, relative to DXA } \\ & f=500 \mathrm{~Hz}-600 \mathrm{~Hz} \\ & f=600 \mathrm{~Hz}-800 \mathrm{~Hz} \\ & f=800 \mathrm{~Hz}-1000 \mathrm{~Hz} \\ & f=1000 \mathrm{~Hz}-1600 \mathrm{~Hz} \\ & \mathrm{f}=1600 \mathrm{~Hz}-2600 \mathrm{~Hz} \\ & \mathrm{f}=2600 \mathrm{~Hz}-2800 \mathrm{~Hz} \\ & \mathrm{f}=2800 \mathrm{~Hz}-3000 \mathrm{~Hz} \end{aligned}$ | DXR |  | $\begin{gathered} 195 \\ 120 \\ 50 \\ 20 \\ 55 \\ 80 \\ 130 \\ \hline \end{gathered}$ | $\begin{gathered} 220 \\ 145 \\ 75 \\ 40 \\ 75 \\ 105 \\ 155 \\ \hline \end{gathered}$ | $\mu \mathrm{s}$ |
| Receive delay, absolute ( $f=1600 \mathrm{~Hz}$ ) | DRA | - | 180 | 200 | $\mu \mathrm{s}$ |
|  | DRR | -40 -30 - - - | $\begin{gathered} -25 \\ -20 \\ 70 \\ 100 \\ 145 \end{gathered}$ | $\begin{gathered} - \\ - \\ 90 \\ 125 \\ 175 \end{gathered}$ | $\mu \mathrm{s}$ |

NOISE

| Transmit noise, P message weighted (ETC5067, VFXI ${ }^{+}=\mathrm{OV}$ ) | NXP | - | -74 | $\begin{gathered} -69 \\ \text { (Note } 1) \end{gathered}$ | dBm0p |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Receive noise, P message weighted (ETC5067, PCM code equals positive zero) | $N_{\text {R }}$ | - | -82 | -79 | d8m0p |
| Transmit noise, C message weighted (ETC5064, $\mathrm{VFXI}^{+}{ }^{+}=0 \mathrm{~V}$ ) | N×C | - | 12 | 15 | dBrnCO |
| Receive noise, C message weighted ETC5064 , PCM code equals alternating positive and negative zero | $\mathrm{N}_{\mathrm{RC}}$ | - | 8 | 11 | dBrnCo |
| $\begin{aligned} & \text { Noise, single frequency } \\ & f=0 \mathrm{kHz} \text { to } 100 \mathrm{kHz} \text {, loop around measurement, } \\ & \mathrm{VFx} 1^{+}=0 \mathrm{Vrms} \\ & \hline \end{aligned}$ | $N_{\text {RS }}$ | - | - | -53 | dBm0 |
| Positive power supply rejection, transmit $\mathrm{VF}_{\mathrm{XI}^{+}}=0 \mathrm{Vrms}, \mathrm{~V}_{\mathrm{CC}}=5.0 \mathrm{~V}_{\mathrm{DC}}+100 \mathrm{mVrms}, \mathrm{f}=0 \mathrm{kHz}-50 \mathrm{kHz}$ | PPSRX | 40 | - | - | dBp |
| Negative power supply rejection, transmit $\mathrm{VF}_{\mathrm{XI}} \mathrm{I}^{+}=0 \mathrm{Vrms}, V_{\mathrm{BB}}=-5.0 \mathrm{~V} \mathrm{DC}+100 \mathrm{mVrms} \mathrm{f}=0 \mathrm{kHz}-50 \mathrm{kHz}$ | NPSRX | 40 | - | - | dBp |
| Positive power supply rejection, receive $\begin{aligned} & \text { (PCM code equals positive zero, } V_{C C}=5.0 V_{D C}+100 \mathrm{mVrms} \text { ) } \\ & f=0 \mathrm{~Hz}-4000 \mathrm{~Hz} \\ & f=4 \mathrm{kHz}-25 \mathrm{kHz} \\ & f=25 \mathrm{kHz}-50 \mathrm{kHz} \end{aligned}$ | $\mathrm{PPSR}_{\mathrm{R}}$ | 40 40 36 | - | - | $\begin{gathered} \mathrm{dBp} \\ \mathrm{~dB} \\ \mathrm{~dB} \end{gathered}$ |
| Negative power supply rejection, receive <br> (PCM code equals positive zero, $\mathrm{V}_{\mathrm{BB}}=-5.0 \mathrm{~V}_{\mathrm{DC}}+100 \mathrm{mVrms}$ ) $\begin{aligned} & f=0 \mathrm{~Hz}-4000 \mathrm{~Hz} \\ & \mathrm{f}=4 \mathrm{kHz}-25 \mathrm{kHz} \\ & \mathrm{f}=25 \mathrm{kHz}-50 \mathrm{kHz} \end{aligned}$ | NPSRR | 40 40 36 | - | - | $\begin{gathered} d B p \\ d B \\ d B \end{gathered}$ |

TRANSMISSION CHARACTERISTICS (Continued)
(All devices) $\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%, \mathrm{~V}_{\mathrm{BB}}=-5 \mathrm{~V} \pm 5 \%, \mathrm{GNDA}=0 \mathrm{~V}, \mathrm{f}=1.02 \mathrm{kHz}, \mathrm{V}_{\mathrm{IN}}=0 \mathrm{dBmO}$, transmit input amplifier connected for unity-gain non-inverting. (Unless otherwise specified)

| Characteristic | Symbol | Min | Typ | Max | Unit |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Spurious out-of-band signals at the channel output <br> Loop around measurement, 0 dBmo, $300 \mathrm{~Hz}-3400 \mathrm{~Hz}$ input <br> applied to $\mathrm{VFx}{ }^{+}$, measure individual image signals at $\mathrm{VFRO}_{R} \mathrm{O}$ | SOS | - | - | -30 | dB |
| $4600 \mathrm{~Hz}-7600 \mathrm{~Hz}$ |  |  |  |  |  |
| $7600 \mathrm{~Hz}-8400 \mathrm{~Hz}$ |  | - | - | -32 |  |
| $8400 \mathrm{~Hz}-100,000 \mathrm{~Hz}$ |  | - | - | -40 |  |

DISTORTION

| Signal to total distortion (sinusoidal test method) $\begin{aligned} & \text { Transmit or receive half-channel } \\ & \begin{array}{rlr} \text { Level } & =3.0 \mathrm{dBmO} \\ & =0 \mathrm{dBmO} \text { to }-30 \mathrm{dBmO} \\ & =-40 \mathrm{dBmO} & \\ & =-55 \mathrm{dBmO} & \mathrm{XMT} \\ & \mathrm{RCV} \\ & \mathrm{XMT} \end{array} \end{aligned}$ | STD. or STDR $_{R}$ | $\begin{aligned} & 33 \\ & 36 \\ & 29 \\ & 30 \\ & 14 \\ & 15 \end{aligned}$ | - - - - - - | $\begin{aligned} & - \\ & - \\ & - \\ & - \end{aligned}$ | dBp |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Single frequency distortion, transmit | SFDX | - | - | -46 | dB |
| Single frequency distortion, receive | SFDR | - | - | -46 | dB |
| Intermodulation distortion Loop around measurement, $\mathrm{VFXI}^{+}=-4 \mathrm{dBmo}$ to -21 dBmO . two frequencies in the range $300 \mathrm{~Hz}-3400 \mathrm{~Hz}$ | IMD | - | - | -41 | dB |

## CROSSTALK

| Transmit to receive crosstalk, OdBmO transmit level $f=300 \mathrm{~Hz} \cdot 3400 \mathrm{~Hz}, \mathrm{D}_{\mathrm{R}}=$ steady PCM code | CTX-R | - | -90 | -75 | dB |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Receive to transmit crosstalk, OdBmO receive level $f=300 \mathrm{~Hz}-3400 \mathrm{~Hz}, \mathrm{VFXI}=0 \mathrm{~V}$ | $\mathrm{CT}_{\text {R }} \mathrm{X}$ | - | -90 | $\begin{gathered} -70 \\ (\text { Note 2) } \end{gathered}$ | dB |

## POWER AMPLIFIERS

| Maximum $0 \mathrm{dBm0}$ level for better than $\pm 0.1 \mathrm{~dB}$ linearity over the range | $\mathrm{V}_{\mathrm{OL}}$ |  |  |  |
| :--- | :---: | :---: | :---: | :---: |
| $10 \mathrm{dBm0}$ to $+3 \mathrm{dBm0}$ (balanced load, $\mathrm{R}_{\mathrm{L}}$ connected between $\mathrm{VPO}^{+}$ |  |  |  |  |
| and $\mathrm{VPO}-$ |  |  |  |  |
| $\mathrm{R}_{\mathrm{L}}=600 \Omega$ |  | 3.3 | - | - |
| $R_{\mathrm{L}}=1200 \Omega$ |  | -5 | - | - |
| $R_{\mathrm{L}}=30 \mathrm{k} \Omega$ |  |  |  |  |
| Signal/distortion $\mathrm{R}_{\mathrm{L}}=600 \Omega, 0 \mathrm{dBm0}$ | $\mathrm{~S} / \mathrm{Dp}$ | 50 | - | - |

Note 1 : Measured by extrapdation from the distortion test result
Note 2 : CTMX is measured with a $-40 \mathrm{dBm0}$ activating signal applied at $\mathrm{VF}_{\mathrm{X}^{1}}{ }^{+}$

ENCODING FORMAT AT $D_{X}$ OUTPUT

|  | A-Law <br> (includes even bit inversion) | $\mu$ Law |
| :---: | :---: | :---: |
| $\begin{aligned} & V_{\text {IN }}\left(\text { at } G S_{X}\right)=+ \text { Full-scale } \\ & V_{\text {IN }}\left(\text { at } G S_{X}\right)=0 V \\ & V_{\text {IN }}\left(\text { at } G S_{X}\right)=- \text { Full-scale } \end{aligned}$ | $\left\{\begin{array}{llllllll}1 & 0 & 1 & 0 & 1 & 0 & 1 & 0 \\ 1 & 1 & 0 & 1 & 0 & 1 & 0 & 1 \\ 0 & 1 & 0 & 1 & 0 & 1 & 0 & 1 \\ 0 & 0 & 1 & 0 & 1 & 0 & 1 & 0\end{array}\right.$ | $\left\{\begin{array}{llllllll}1 & 0 & 0 & 0 & 0 & 0 & 0 & 0 \\ 1 & 1 & 1 & 1 & 1 & 1 & 1 & 1 \\ 0 & 1 & 1 & 1 & 1 & 1 & 1 & 1 \\ 0 & 0 & 0 & 0 & 0 & 0 & 0 & 0\end{array}\right.$ |

## APPLICATIONS INFORMATION

## POWER SUPPLIES

While the pins of the ETC5060 family are well protected against electrical misuse, it is recommended that the standard CMOS practice be followed, ensuring that ground is connected to the device before any other connections are made. In applications where the printed circuit board may be plugged into a "hot" socket with power and clocks already present, an extra long ground pin in the connector is useful.

All ground connections to each device should meet at a common point as close as possible to the GNDA pin.

This minimizes the interaction of ground return currents flowing through a common bus impedance. $0.1 \mu \mathrm{~F}$ supply decoupling capacitors should be connected from this common ground point to $\mathrm{V}_{\mathrm{CC}}$ and VBB.

For best performance, the ground point of each CODEC/ FILTER on a card should be connected to a common card ground in start formation, rather than via a ground bus. This common ground point should be decoupled to $\mathrm{V}_{\mathrm{CC}}$ and $\mathrm{V}_{\mathrm{BB}}$ with $10 \mu \mathrm{~F}$ capacitors.

For best performance either, $\overline{\text { TSX }}$ should be grounded if not used.

## TYPICAL ASYNCHRONOUS APPLICATION



Note 1 : Transmit gain $=20 \times \log \left(\frac{R 1+R 2}{R 2}\right),(R 1+R 2) \geqslant 10 \mathrm{k} \Omega$

Note 2 : Receive gain $=20 \times \log \left(-\frac{2 \times R 3}{R 4}\right), R 4 \geqslant 10 \mathrm{k} \Omega$

FIGURE 2

# 20 Lead Cavity J SUFFIX CERDIP PACKAGE 



MK5116(J,N)

## FEATURES

$\pm 5$-Volt Power SuppliesLow Power Dissipation - 30mW (Typ)Follows the $\mu$-255 Companding LawSynchronous or Asynchronous OperationOn-chip sample and holdOn-Chip Offset Null Circuit Eliminates Long-Term Drift Errors and Need for TrimmingSingle 16-Pin PackageMinimal External Circuity RequiredSerial Data Output of $64 \mathrm{~kb} / \mathrm{s}-2.1 \mathrm{Mb} / \mathrm{s}$ at 8 kHz Sampling RateSeparate Analog and Digital Grounding Pins Reduce System Noise Problems
## DESCRIPTION

The MK5116 is a monolithic CMOS companding CODEC which contains two sections: (1) An analog-to-digital converter which has a transfer characteristic conforming to the $\mu$-255 companding law and (2) a digital-to-analog converter which also conforms to the $\mu-255$ law.

These two sections form a coder-decoder which is designed to meet the needs of the telecommunications industry for per-channel voice-frequency codecs used in telephone digital switching and transmission systems. Digital input and output are in serial format. Actual transmission and reception of 8 -bit data words containing the analog information is done at a $64 \mathrm{~kb} / \mathrm{s}-2.1 \mathrm{Mb} / \mathrm{s}$ rate with analog signal sampling occurring at an 8 kHz rate. A sync pulse input is provided for synchronizing transmission and reception of multi-channel information being multiplexed over a single transmission line.

The pin configuration of the MK5116 is shown in Figure 1.

## PIN CONNECTIONS

Figure 1


A block diagram of a PCM system using the MK5116 is shown in Figure 2.

## PCM SYSTEM BLOCK DIAGRAM

Figure 2


## FUNCTIONAL DESCRIPTION: (Refer to Figure 3 for a Block Diagram)

## MK5116 BLOCK DIAGRAM

Figure 3


## POSITIVE AND NEGATIVE REFERENCE

VOLTAGES ( $+\mathrm{V}+_{\text {ref }}$ and $-V_{\text {ref }}$ ) Pins 16 and 15
These inputs provide the conversion references for the digital-to-analog converters in the MK5116. $+\mathrm{V}_{\text {REF }}$ and $-\mathrm{V}_{\text {REF }}$ must maintain $100 \mathrm{ppM} /{ }^{\circ} \mathrm{C}$ regulation over the operating temperature range. Variation of the reference directly affects system gain.

## ANALOG INPUT, Pin 1

Voice-frequency analog signals which are bandwidthlimited to 4 kHz are input at this pin. Typically, they are then sampled at an 8 kHz rate (refer to Figure 4). The analog input must remain between $+\mathrm{V}_{\text {REF }}$ and $-\mathrm{V}_{\text {REF }}$ for accurate conversion. The recommended input interface circuit is shown in Figure 9.

## MASTER CLOCK, Pin 5

This signal provides the basic timing and control signals required for all internal conversions. It does not have to be synchronized with RCV SYNC, RCV CLOCK, XMIT SYNC, or XMIT CLOCK and is not internally related to them.

## XMIT SYNC, Pin 6 (Refer to Figure 10 for the Timing Diagram)

This input is synchronized with XMIT CLOCK. When XMIT SYNC goes high, the digital output is activated, and the A/D conversion begins on the next positive edge of MASTER CLOCK. The conversion by MASTER CLOCK can be asynchronous with XMIT CLOCK. The serial output data is clocked out by the positive edges of XMIT CLOCK. The negative edge of XMIT SYNC causes the digital output to become three-state. XMIT SYNC may remain high longer than 8 XMIT CLOCK cycles, but must go low for at least 1 master clock before the transmission of the next digital word (refer to Figure 12).

## XMIT CLOCK, Pin 7 (Refer to Figure 10 for the Timing Diagram)

The on-chip 8-bit output shift register of the MK5116 is unloaded at the clock rate present on this pin. Clock rates of $64 \mathrm{kHz}-2.1 \mathrm{MHz}$ can be used for XMIT CLOCK. The positive edge of the INTERNAL CLOCK transfers the data from the master to the slave of a master-slave flip-flop (refer to the Figure 5). If the positive edge of XMIT SYNC occurs after the positive edge of XMIT CLOCK, XMIT SYNC will determine when the first positive edge of $\operatorname{IN}$ TERNAL CLOCK will occur. In this event, the hold time for the first clock pulse is measured from the positive edge of XMIT SYNC.

## RVC SYNC, Pin 9 (Refer to Figure 11 for the Timing Diagram)

This input is synchronized with RCV CLOCK, and serial data is clocked in by RCV CLOCK. Duration of the RCV SYNC pulse is approximately 8 RCV CLOCK periods. The conversion from digital to analog starts after the negative edge of the RCV SYNC pulse (refer to Figure 4). The negative edge of RCV SYNC should occur before the 9th positive clock edge to insure that only eight bits are clocked in. RCV SYNC must stay low for 17 MASTER CLOCKS (min.) before the next digital word is to be received (refer to Figure 13).

## RCV CLOCK, Pin 10 (Refer to Figure 11 for Timing Diagram)

The on-chip 8-bit shift register for the MK5116 is loaded at the clock rate present on this pin. Clock rates of $64 \mathrm{kHz}-2.1 \mathrm{MHz}$ can be used for RCV CLOCK. Valid data should be applied to the digital input before the positive edge of the internal clock (refer to Figure 5). This set up time, $\mathrm{t}_{\text {RDS }}$, allows the data to be transferred into the MASTER of a master-slave flip-flop. A hold time, $\mathrm{t}_{\text {RDH }}$, is required to complete this transfer. If the rising edge of RCV SYNC occurs after the first rising edge of RCV CLOCK, RCV SYNC will determine when the first positive edge of INTERNAL CLOCK will occur. In this event, the set-up

A/D, D/A CONVERSION TIMING
Figure 4

$\qquad$

## DATA INPUT/OUTPUT TIMING

Figure 5

and hold times for the first clock pulse should be measured from the positive edge of RCV SYNC.

## DIGITAL OUTPUT, Pin 8

The MK5116 output register stores the 8 -bit encoded sample of the analog input. This 8 -bit word is shifted out under control of XMIT SYNC and XMIT CLOCK. When XMIT SYNC is low, the DIGITAL OUTPUT is an open circuit. When XMIT SYNC is high, the state of the DIGITAL OUTPUT is determined by the value of the output bit in the serial shift register. The output is composed of a Sign Bit, 3 Chord Bits, and 4 Step Bits. The Sign Bit indicates the polarity of the analog input while the Chord and Step Bits indicate the magnitude. In the first Chord, the Step Bit has a value of 0.6 mV . In the second Chord, the Step Bit has a value of 1.2 mV . This doubling of the step value con-
tinues for each of the six successive Chords.
Each Chord has a specific value; and the Step Bits, 16 in each Chord, specify the displacement from that value (refer to Table 1). Thus the output, which follows the $\mu-255$ law, has resolution that is proportional to the input level rather than to full scale. This provides the resolution of a 12-bit A/D converter at low input levels and that of a 6 -bit converter as the input approaches full scale. The transfer characteristic of the AID converter ( $\mu$-law Encoder) is shown in Figure 6.

## DIGITAL INPUT, Pin 12

The MK5116 input register accepts the 8 -bit sample of an analog value and loads it under control of RCV SYNC and RCV CLOCK. The timing diagram is shown in Figure 11. When RCV SYNC goes high, the MK5116 uses RCV

## DIGITAL OUTPUT CODE $\mu$-LAW

Table 1

## Chord Code

1. 000
2. 001
3. 010
4. 011
5. 100
6. 101
7. 110
8. 111

| Chord Value | Step Value |
| :--- | :--- |
| 0.0 mV | 0.613 mV |
| 10.11 mV | 1.226 mV |
| 30.3 mV | 2.45 mV |
| 70.8 mV | 4.90 mV |
| 151.7 mV | 9.81 mV |
| 313 mV | 19.61 mV |
| 637 mV | 39.2 mV |
| 1.284 V | 78.4 mV |

## EXAMPLE:

$1 \quad 011 \quad 0010=+70.8 \mathrm{mV}+(2 \times 4.90 \mathrm{mV})$ Sign Bit Chord Step Bits
If the sign bit were a zero, then both plus signs would be changed to minus signs.

## A/D CONVERTER ( $\mu$-Law Encoder) TRANSFER CHARACTERISTIC



D/A CONVERTER ( $\mu$-Law Decoder) TRANSFER CHARACTERISTIC


CLOCK to clock the serial data into its input register. RCV SYNC goes low to indicate the end of serial input data. The 8 bits of the input data have the same functions described for the DIGITAL OUTPUT. The transfer characteristic of the D/A converter ( $\mu$-Law Decoder) is shown in Figure 7.

## ANALOG OUTPUT, Pin 13

The analog output is in the form of voltage steps (100\% duty cycle) having amplitude equal to the analog sample which was encoded. This waveform is then filtered with an external low-pass filter with sinx/x correction to recreate the sampled voice signal.

## OPERATION OF CODEC WITH 64kHz XMIT/RCV CLOCK FREQUENCIES

XMIT/RCV SYNC must not be allowed to remain at a logic " 1 " state. XMIT SYNC is required to be at a logic " 0 " state for 1 master-clock period (min.) before the next digital word is transmitted. RCV SYNC is required to be at a logic " 0 " state for 17 master-clock periods (min.) before the next digital word is received (refer to Figures 12 and 13).

## OFFSET NULL

The offset-null feature of the MK5116 eliminates long-term drift errors and conversion errors due to temperature changes by going through an offset-adjustment cycle before every conversion, thus guaranteeing accurate A/D conversion for inputs near ground. There is no offset adjust of the output amplifier because the resultant DC error ( $\mathrm{V}_{\text {OFFSETD }}$ ) will have no effect, since the output is intended to be AC-coupled to the external filter. The sign is not used to null the analog input. Therefore, for an analog input of 0 volts, the sign bit will be stable.

## PERFORMANCE EVALUATION

The equipment connections shown in Figure 8 can be used to evaluate the performance of the MK5116. An analog signal provided by the HP3551A Transmission Test Set is connected to the Analog Input (Pin 1) of the MK5116. The Digital Output of the CODEC is tied back to the Digital Input, and the Analog Output is fed through a lowpass filter to the HP3551A. Remaining pins of the MK5116 are connected as follows:
(1) RCV SYNC is tied to XMIT SYNC
(2) XMIT CLOCK is tied to MASTER CLOCK. The signal is inverted and tied to RCV CLOCK.

The following timing signals are required:
(1) MASTER CLOCK $=1.536 \mathrm{MHz}$
(2) XMIT SYNC repetition rate $=8 \mathrm{kHz}$
(3) XMIT SYNC width $=8$ XMIT CLOCK periods

When all the above requirements are met, the setup of

Figure 8 permits the measurement of synchronous system performance over a wide range of analog inputs. The data register and ideal decoder provide a means of checking the encoder portion of the MK5116 independently of the decoder section. To test the system in the asynchronous mode, MASTER CLOCK should be separated from XMIT CLOCK, and MASTER CLOCK should be separated from RCV CLOCK. XMIT and RCV SYNCS are also separated.

Some experimental results obtained with the MK5116 are shown in Figure 14 and Figure 15. In each case, both the measured results and the corresponding D3 Channel Bank specifications are shown. The MK5116 exceeds the requirements for Signal-to-Distortion ratio (Figure 14) and for Gain Tracking (Figure 15).

## SYSTEM CHARACTERISTICS TEST CONFIGURATION

Figure 8


NOTE: The ideal decoder consists of a digital decompander and a 13-bit precision DAC.

## ABSOLUTE MAXIMUM RATINGS

DC Supply Voltage, $\mathrm{V}+\ldots$. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . +6 6V
DC Supply Voltage, V- . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6 -6V
Ambient Operating Temperature, $\mathrm{T}_{\mathrm{A}}$. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$
Storage Temperature . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
Package Dissipation at $25^{\circ} \mathrm{C}$ (Derated $9 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ when soldered into PCB) . . . . . . . . . . . . . . . . . . . . . . . . 500 mW
Digital Input. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $-0.5 \mathrm{~V} \leq \mathrm{V}_{\mathbb{N}} \leq \mathrm{V}+$
Analog Input. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $\mathrm{V}-\leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}+$


Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damages to the device. This is a stress rating only and functional operation of the device at these or any other condition above those indicated in the operation sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may effect device reliability.

ELECTRICAL OPERATING CHARACTERISITCS POWER SUPPLY REQUIREMENTS

| SYM | PARAMETER | MIN | TYP | MAX | UNITS | NOTES |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: |
| V + | Positive Supply Voltage | 4.75 | 5.0 | 5.25 | V |  |
| V - | Negative Supply Voltage | -5.25 | -5.0 | -4.75 | V |  |
| $+\mathrm{V}_{\text {REF }}$ | Positive Reference Voltage | 2.375 | 2.5 | 2.625 | V | $\mathbf{1}$ |
| $-\mathrm{V}_{\text {REF }}$ | Negative Reference Voltage | -2.625 | -2.5 | -2.375 | V | $\mathbf{1}$ |

TEST CONDITIONS: $\mathrm{V}+=5.0 \mathrm{~V}, \mathrm{~V}-=-5.0 \mathrm{~V},+\mathrm{V}_{\text {REF }}=2.5 \mathrm{~V},-\mathrm{V}_{\text {REF }}=-2.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ DC CHARACTERISTICS

| SYM | PARAMETER | MIN | TYP | MAX | UNITS | NOTES |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{R}_{\text {INAS }}$ | Analog Input Resistance During Sampling |  | 2 |  | k $\Omega$ | 2 |
| $\mathrm{R}_{\text {INANS }}$ | Analog Input Resistance NonSampling |  | 100 |  | M $\Omega$ |  |
| $\mathrm{C}_{\text {INA }}$ | Analog Input Capacitance |  | 150 | 250 | pF | 2 |
| $\mathrm{V}_{\text {OFFSETM }}$ | Analog Input Offset Voltage |  | $\pm 1$ | $\pm 8$ | mV | 2 |
| $\mathrm{R}_{\text {OUTA }}$ | Analog Output Resistance |  | 1 | 10 | $\Omega$ |  |
| Iouta | Analog Output Current | 0.25 | 0.5 |  | mA |  |
| $\mathrm{V}_{\text {OFFSET/O }}$ | Analog Output Offset Voltage |  | +20 | $\pm 850$ | mV |  |
| Inlow | Logic Input Low Current $\left(\mathrm{V}_{\mathbb{I}}=0.8 \mathrm{~V}\right)$ Digital Input, Clock Input, Sync Input |  | $\pm 0.1$ | $\pm 10$ | $\mu \mathrm{A}$ | 3 |
| I'NHIGH | Logic Input High Current ( $\mathrm{V}_{\mathrm{IN}}=2.4 \mathrm{~V}$ ) Digital Input, Master and RCV Clock Input, RCV Sync Input |  | $\pm 0.1$ | $\pm 10$ | $\mu \mathrm{A}$ | 3 |
| $\mathrm{I}_{\text {INHIGH }}$ | Logic Input High Current $\left(V_{I n}=2.4 \mathrm{~V}\right)$ <br> TX Clock, TX Sync |  | -. 25 | -0.8 | mA | 3 |
| $\mathrm{C}_{\mathrm{DO}}$ | Digital Output Capacitance |  | 8 | 12 | pF |  |
| $\mathrm{I}_{\text {DOL }}$ | Digital Output Leakage Current |  | $\pm 0.1$ | $\pm 10$ | $\mu \mathrm{A}$ |  |
| $\mathrm{V}_{\text {OUTLOW }}$ | Digital Output Low Voltage |  |  | 0.4 | V | 4 |
| $\mathrm{V}_{\text {OUTHIGH }}$ | Digital Output High Voltage | 3.9 |  |  | V | 4 |
| I+ | Positive Supply Current |  | 4 | 10 | mA | 5 |
| 1- | Negative Supply Current |  | 2 | 6 | mA | 5 |
| $\mathrm{I}_{\text {REF }+}$ | Positive Reference Current |  | 4 | 20 | $\mu \mathrm{A}$ |  |
| $\mathrm{I}_{\text {REF- }}$ | Negative Reference Current |  | 4 | 20 | $\mu \mathrm{A}$ |  |

AC CHARACTERISTICS (Refer to Figure 10 and Figure 11)

| SYM | PARAMETER | MIN | TYP | MAX | UNITS | NOTES |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{F}_{\mathrm{M}}$ | Master Clock Frequency | 1.5 | 1.544 | 2.1 | MHz |  |
| $\mathrm{F}_{\mathrm{R},} \mathrm{F}_{\mathrm{X}}$ | XMIT, RCV Clock Frequency | 0.064 | 1.544 | 2.1 | MHz |  |
| PW ${ }_{\text {CLK }}$ | Clock Pulse Width (MASTER, XMIT, RCV) | 200 |  |  | ns |  |
| $\mathrm{t}_{\mathrm{RC}}, \mathrm{t}_{\mathrm{FC}}$ | Clock Rise, Fall Time (MASTER, XMIT, RCV) |  |  | 25\% of PW CLK | ns |  |
| $\mathrm{t}_{\mathrm{RS}}, \mathrm{t}_{\text {fS }}$ | Sync Rise, Fall Time (XMIT, RCV) |  |  | 25\% of PW ${ }_{\text {CLK }}$ | ns |  |
| ${ }^{\text {D }}$ IR, ${ }^{\text {dif }}$ | Data Input Rise, Fall Time |  |  | $25 \%$ of PW CLK | ns |  |
| ${ }^{t}$ wsx, ${ }^{t}$ WSR | Sync Pulse Width (XMIT RCV) |  | $\frac{8}{F_{X}\left(F_{R}\right)}$ |  | $\mu \mathrm{S}$ |  |

AC CHARACTERISTICS (Refer to Figure 10 and Figure 11)

| SYM | PARAMETER | MIN | TYP | MAX | UNITS | NOTES |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {PS }}$ | Sync Pulse Period (XMIT, RCV) |  | 125 |  | $\mu \mathrm{S}$ |  |
| ${ }^{\text {txcs }}$ | XMIT Clock-to-XMIT Sync Delay | 50\% of $t_{\mathrm{FC}}\left(\mathrm{t}_{\mathrm{RS}}\right)$ |  |  | ns | 6 |
| ${ }^{\text {t }}$ CSN | XMIT Clock-to-XMIT Sync (Negative Edge) Delay | 200 |  |  | ns |  |
| $\mathrm{t}_{\mathrm{xss}}$ | XMIT Sync Set-Up Time | 200 |  |  | ns |  |
| $\mathrm{t}_{\text {XDD }}$ | XMIT Data Delay | 0 |  | 200 | ns | 4 |
| ${ }_{\text {t }}{ }_{\text {XDP }}$ | XMIT Data Present | 0 |  | 200 | ns | 4 |
| ${ }^{\text {t }}$ ( ${ }_{\text {dT }}$ | XMIT Data Three State |  |  | 150 | ns | 4 |
| $\mathrm{t}_{\text {DOF }}$ | Digital Output Fall Time |  | 50 | 100 | ns | 4 |
| $\mathrm{t}_{\text {DOR }}$ | Digital Output Rise Time |  | 50 | 100 | ns | 4 |
| ${ }^{\text {t }}$ SRC | RVC Sync-to-RCV Clock Delay | 50\% of $t_{\mathrm{RC}}\left(\mathrm{t}_{\mathrm{FS}}\right)$ |  |  | ns | 6 |
| $\mathrm{t}_{\text {RDS }}$ | RCV Data Set-Up Time | 50 |  |  | ns | 7 |
| $\mathrm{t}_{\text {RDH }}$ | RCV Data Hold Time | 200 |  |  | ns | 7 |
| $\mathrm{t}_{\text {RCS }}$ | RCV Clock-to-RCV Sync Delay | 200 |  |  | ns |  |
| $\mathrm{t}_{\text {RSS }}$ | RCV Sync Set-Up Time | 200 |  |  | ns | 7 |
| $\mathrm{t}_{\text {SAO }}$ | RCV Sync-to-Analog Output Delay |  | 7 |  | $\mu \mathrm{S}$ |  |
| SLEW+ | Analog Output Positive Slew Rate |  | 1 |  | $\mathrm{V} / \mu \mathrm{s}$ |  |
| SLEW- | Analog Output Negative Slew Rate |  | 1 |  | $\mathrm{V} / \mu \mathrm{s}$ |  |
| DROOP | Analog Output Droop Rate |  | 25 |  | $\mu \mathrm{V} / \mu \mathrm{S}$ |  |

AC CHARACTERISTICS (Refer to Figures 14 and 15)

| SYM | PARAMETER | MIN | TYP | MAX | UNITS | TEST COND. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{GT}_{\mathrm{X}}$ | Gain Tracking Transmit | $\begin{gathered} -.2 \\ -.4 \\ -1.25 \end{gathered}$ | $\begin{gathered} 0.0 \\ \pm 0.1 \\ \pm 0.2 \end{gathered}$ | $\begin{gathered} +.2 \\ +.4 \\ +1.25 \end{gathered}$ | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \\ & \mathrm{~dB} \end{aligned}$ | Analog Input $=+3$ to -37 dBm 0 <br> Analog Input $=-37$ to $-50 \mathrm{dBm0}$ <br> Analog Input $=-50$ to -55 dBmO <br> Relative to 0 dBm 0 |
| $\mathrm{GT}_{\mathrm{R}}$ | Gain Tracking Receive | $\begin{gathered} -.2 \\ -.4 \\ -1.25 \end{gathered}$ | $\begin{gathered} 0.0 \\ \pm 0.1 \\ \pm 0.2 \end{gathered}$ | $\begin{gathered} \pm .2 \\ +.4 \\ +1.25 \end{gathered}$ | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \\ & \mathrm{~dB} \end{aligned}$ | $\begin{aligned} & \text { Input Level }=+3 \text { to }-37 \mathrm{dBm0} \\ & \text { Input Level }=-37 \text { to }-50 \mathrm{dBm0} \\ & \text { Input Level }=-50 \text { to }-55 \mathrm{dBm0} \\ & \text { Relative to } 0 \mathrm{dBm0} \end{aligned}$ |
| $\mathrm{GT}_{\mathrm{E}-\mathrm{E}}$ | Gain Tracking End to End | $\begin{gathered} -.4 \\ -.8 \\ -2.50 \end{gathered}$ | $\begin{gathered} \hline 0.0 \\ \pm 0.1 \\ \pm 0.2 \end{gathered}$ | $\begin{gathered} +.4 \\ +.8 \\ +2.50 \end{gathered}$ | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \\ & \mathrm{~dB} \end{aligned}$ | $\begin{aligned} & \text { Analog Input }=+3 \text { to }-37 \mathrm{dBm0} \\ & \text { Analog Input }=-37 \text { to }-50 \mathrm{dBm0} \\ & \text { Analog Input }=-50 \text { to }-55 \mathrm{dBm0} \\ & \text { Relative to } 0 \mathrm{dBm0} \end{aligned}$ |
| $\mathrm{SD}_{\mathrm{X}}$ | Signal to Distortion Transmit | $\begin{aligned} & 37 \\ & 31 \\ & 26 \end{aligned}$ |  |  | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \\ & \mathrm{~dB} \end{aligned}$ | Analog Input $=0$ to $-30 \mathrm{dBm0}$ <br> Analog Input $=-40 \mathrm{dBm0}$ <br> Analog Input $=-45 \mathrm{dBmo}$ |
| $\mathrm{SD}_{\mathrm{R}}$ | Signal to Distortion Receive | $\begin{aligned} & 37 \\ & 31 \\ & 26 \end{aligned}$ |  |  | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \\ & \mathrm{~dB} \end{aligned}$ | Input Level $=0$ to $-30 \mathrm{dBm0}$ <br> Input Level $=-40 \mathrm{dBm0}$ <br> Input Level $=-45 \mathrm{dBm} 0$ |

AC CHARACTERISTICS (Refer to Figures 14 and 15)

| SYM | PARAMETER | MIN | TYP | MAX | UNITS | TEST COND. |
| :--- | :--- | :---: | :---: | :---: | :---: | :--- |
| SD $_{\mathrm{E}-\mathrm{E}}$ | Signal to Distortion End to End | 35 <br> 29 <br> 24 |  |  | dB <br> dB <br> dB | Analog Input $=0$ to $-30 \mathrm{dBm0}$ <br> Analog Input $=-40 \mathrm{dBm0}$ <br> Analog Input $=-45 \mathrm{dBm0}$ |
| $\mathrm{~N}_{\mathrm{X}}$ | Idle Channel Noise Transmit |  |  | 17 | $\mathrm{dBnc0}$ | Analog Input $=0$ Volts |
| $\mathrm{N}_{\mathrm{R}}$ | Idle Channel Noise Receive |  |  | 0 | $\mathrm{dBnc0}$ | Digital Input $=0$ Code |
| $\mathrm{N}_{\mathrm{E}-\mathrm{E}}$ | Idle Channel Noise End to End |  |  | 18 | $\mathrm{dBnc0}$ | Analog Input $=0$ Volts <br> Digital Output to Digital Input |
| $\mathrm{CT}_{\mathrm{RX}}$ | Crosstalk Receive to Transmit |  |  | -80 | dB | Analog In $=-50 \mathrm{dBm0}$ at $2600 \mathrm{H}_{\mathrm{z}}$ <br> Digital Input $=0$ dBm0 at <br> $1008 \mathrm{H}_{\mathrm{z}}$ digital |
| $\mathrm{CT}_{\mathrm{XR}}$ | Crosstalk Transmit to Receive |  |  | -80 | dB | Analog In $=0$ dBm0 at $1008 \mathrm{H}_{\mathrm{z}}$ <br> Digital Input $=0$ Code |
| TLP | Transmission Level Point |  | +4 |  | dB | $600 \Omega$ |

## NOTES:

1. $+V_{\text {REF }}$ and $-V_{\text {REF }}$ must be matched within $\pm 1 \%$ in order to meet system requirements.
2. Sampling is accomplished by charging an internal capacitor; therefore, the designer should avoid excessive source impedance. Input-related device characteristics are derived using the Recommended Analog Input Circuit. See Figure 9.
3. When a transition from a " 1 " to a " 0 " takes place, the user must sink the " 1 " current until reaching the " 0 " level.
4. Driving 30 pF with $\mathrm{I}_{\mathrm{OH}}=100 \mu \mathrm{~A}, \mathrm{I}_{\mathrm{OL}}=500 \mu \mathrm{~A}$.
5. Results in 30 mW typical power dissipation (clocks applied) under normal operating conditions.
6. This delay is necessary to avoid overlapping CLOCK and SYNC.
7. The first bit of data is loaded when the Sync and Clock are both " 1 " during bit time 1 as shown on RCV timing diagram.

## RECOMMENDED ANALOG INPUT CIRCUIT

Figure 9


TRANSMITTER SECTION TIMING
Figure 10


NOTE: All rise and fall times are measured from 0.4 V and 2.4 V . All delay times are measured from 1.4 V .

## RECEIVER SECTION TIMING

Figure 11


NOTE: All rise and fall times are measured from 0.4 V and 2.4 V . All delay times are measured from 1.4 V .

## 64kHz OPERATION, TRANSMITTER SECTION TIMING

Figure 12


NOTE: All rise and fall times are measured from 0.4 V and 2.4 V . All delay times are measured from 1.4 V .
64kHz OPERATION, RECEIVER SECTION TIMING
Figure 13


NOTE: All rise and fall times are measured from 0.4 V and 2.4 V . All delay times are measured from 1.4 V .

## MK5116 SINGLE-ENDED SIGNAL TO DISTORTION

 Figure 14

MK5116 SINGLE-ENDED GAIN TRACKING
Figure 15



## FEATURES

$\square \pm 5$-Volt Power Supplies
ㅁ Low Power Dissipation - 30mW (Typ)
$\square$ Follows the $\mu$ - 255 Companding Law
$\square$ Zero Code Suppression and Sign-Magnitude Data Format
$\square$ On-Chip Sample and Hold
$\square$ On-Chip Offset Null Circuit Eliminates Long-Term Drift Errors and Need for Trimming
$\square$ Single 24-Pin Package
■ Minimal External Circuitry Required
$\square$ Serial Data Output of $64 \mathrm{~kb} / \mathrm{s}-2.1 \mathrm{Mb} / \mathrm{s}$ at 8 kHz Sampling Rate
$\square$ Separate Analog and Digital Grounding Pins Reduce System Noise Problems

## DESCRIPTION

The MK5151 is a monolithic CMOS companding CODEC which contains two sections: (1) An analog-todigital converter which has a transfer characteristic conforming to the $\mu-255$ companding law and (2) a digital-to-analog converter which also conforms to the $\mu-255$ law.

These two sections form a coder-decoder which is designed to meet the needs of the telecommunications industry for per-channel voice-frequency codecs used in telephone digital switching and transmission systems. Digital input and output are in serial format. Actual transmission and reception of 8-bit data words containing the analog information is done at a $64 \mathrm{~kb} / \mathrm{s}-$ $2.1 \mathrm{Mb} / \mathrm{s}$ rate with analog signal sampling occuring at
an 8 kHz rate. A sync pulse input is provided for synchronizing transmission and reception of multichannel information being multiplexed over a single transmission line.

The pin configuration of the MK5151 is shown in Figure 1.

PIN CONNECTIONS
Figure 1


A block diagram of a PCM system using the MK5151 is shown in Figure 2.

PCM SYSTEM BLOCK DIAGRAM
Figure 2


## FUNCTIONAL DESCRIPTION: (Refer to Figure 3 for a Block Diagram)

## MK5151 BLOCK DIAGRAM

Figure 3


POSITIVE AND NEGATIVE REFERENCE VOLTAGES (+VREF and -VREF) Pins 19 and 18

These inputs provide the conversion references for the digital-to-analog converters in the MK5151. $+\mathrm{V}_{\text {REF }}$ and $-V_{\text {REF }}$ must maintain $100 \mathrm{ppM} /{ }^{\circ} \mathrm{C}$ regulation over the operating temperature range. Variation of the reference directly affects system gain.

## ANALOG INPUT, Pin 20

Voice-frequency analog signals which are bandwidthlimited to 4 kHz are input at this pin. Typically, they are then sampled at an 8 kHz rate (Refer to Figure 4.). The analog input must remain between $+\mathrm{V}_{\text {REF }}$ and $-\mathrm{V}_{\text {REF }}$ for accurate conversion. The recommended input interface circuit is shown in Figure 11.

## MASTER CLOCK, Pin 22

This signal provides the basic timing and control signals required for all internal conversions. It does not have to be synchronized with RCV. SYNC, RCV. CLOCK, XMIT SYNC or XMIT CLOCK and is not internally related to them.

## XMIT SYNC, Pin 23 (Refer to Figure 12 for the Timing Diagram)

This input is synchronized with XMIT CLOCK. When XMIT SYNC goes high, the digital output is activated and the $A / D$ conversion begins on the next positive edge of MASTER CLOCK. The conversion by MASTER CLOCK can be asynchronous with XMIT CLOCK. The serial output data is clocked out by the positive edges of XMIT CLOCK. The negative edge of XMIT SYNC causes the digital output to become three-state. XMIT SYNC must go low for at least 1 master clock prior to the transmission of the next digital word. (Refer to Figure 14).

## XMIT CLOCK, Pin 2 (Refer to Figure 12 for the Timing Diagram)

The on-chip 8-bit output shift register of the MK5151 is unloaded at the clock rate present on this pin. Clock rates of $64 \mathrm{kHz}-2.1 \mathrm{MHz}$ can be used for XMIT CLOCK. The positive edge of the INTERNAL CLOCK transfers the data from the master to the slave of a master-slave flipflop (Refer to Figure 5). If the positive edge of XMIT SYNC occurs after the positive edge of XMIT CLOCK, XMIT SYNC will determine when the first positive edge of INTERNAL CLOCK will occur. In this event, the hold time for the first clock pulse is measured from the positive edge of XMIT SYNC.

## RCV. SYNC, Pin 6 (Refer to Figure 13 for the timing diagram)

This input is synchronized with RCV. CLOCK and serial data is clocked in by RCV. CLOCK. Duration of the RCV. SYNC pulse is approximately 8 RCV. CLOCK periods. The conversion from digital-to-analog starts after the negative edge of the RCV. SYNC pulse (Refer to Figure 4). The negative edge of RCV. SYNC should occur before the 9th positive clock edge to insure that only eight bits are clocked in. RCV. SYNC must stay low for 17 MASTER CLOCKS (min.) before the next digital word is to be received (Refer to Figure 15).

## RCV CLOCK, Pin 7 (Refer to Figure 13 for Timing Diagram)

The on-chip 8-bit shift register for the MK5151 is loaded at the clock rate present on this pin. Clock rates of $64 \mathrm{kHz}-2.1 \mathrm{MHz}$ can be used for RCV. CLOCK. Valid data should be applied to the digital input before the positive edge of the internal clock (Refer to Figure 5). This set up time, $\mathrm{t}_{\mathrm{RDD}}$, allows the data to be transferred into the MASTER of a master-slave flip-flop. The positive edge of the INTERNAL CLOCK transfers the data to the SLAVE of the master-slave flip-flop. A hold time, $t_{\text {Rid }}$, is required to complete this transfer. If the rising edge of RCV. SYNC occurs after the first rising edge of RCV. CLOCK, RCV. SYNC will determine when the first positive edge of INTERNAL CLOCK will occur. In this

## A/D, D/A CONVERSION TIMING

## Figure 4



ANALOG OUTPUT UPDATED

## DATA INPUT/OUTPUT TIMING

## Figure 5


event, the set-up and hold times for the first clock pulse should be measured from the positive edge of RCV. SYNC.

## DIGITAL OUTPUT, Pin 1

The MK5151 output register stores the 8-bit encoded sample of the analog input. This 8-bit word is shifted out under control of XMIT SYNC and XMIT CLOCK. When XMIT SYNC is low, the DIGITAL OUTPUT is an open circuit. When XMIT SYNC is high, the state of the DIGITAL OUTPUT is determined by the value of the output bit in the serial shift register. The output is composed of a Sign Bit, 3 Chord Bits, and 4 Step Bits. The Sign Bit indicates the polarity of the analog input
while the Chord and Step Bits indicate the magnitude. In the first Chord, the Step Bit has a value of 0.6 mV . In the second Chord, the Step Bit has a value of 1.2 mV . This doubling of the step value continues for each of the six successive Chords.

Each Chord has a specific value and the Step Bits, 16 in each Chord, specify the displacement from that value (Refer to Table 1). Thus the output, which follows the $\mu-255$ law, has resolution that is proportional to the input level rather than to full scale. This provides the resolution of a 12-bit A/D converter at low input levels and that of a 6-bit converter as the input approaches full scale. The transfer characteristic of the A/D converter ( $\mu$-law Encoder) is shown in Figure 6.

DIGITAL OUTPUT CODE $\mu$-LAW Table 1

|  | Chord Code | Chord Value | Step Value |
| :--- | :--- | :--- | :--- |
| 1. | 111 | 0.0 mV | 0.613 mV |
| 2. | 110 | 10.11 mV | 1.226 mV |
| 3. | 101 | 30.3 mV | 2.45 mV |
| 4. | 100 | 70.8 mV | 4.90 mV |
| 5. | 011 | 151.7 mV | 9.81 mV |
| 6. | 010 | 313 mV | 19.61 mV |
| 7. | 001 | 637 mV | 39.2 mV |
| 8. | 000 | 1.284 V | 78.4 mV |

## EXAMPLE:

$1 \quad 100 \quad 1101=+70.8 \mathrm{mV}+(2 \times 4.90 \mathrm{mV})$
Sign Bit Chord Step Bits
If the sign bit were a zero, then both plus signs would be changed to minus signs.

A/D CONVERTER ( $\mu$-Law Encoder) TRANSFER CHARACTERISTIC
Figure 6


D/A CONVERTER ( $\mu$-Law Decoder) TRANSFER CHARACTERISTIC
Figure 7


DIGITAL INPUT, Pin 11
The MK5151 input register accepts the 8-bit sample of an analog value and loads it under control of RCV. SYNC and RCV. CLOCK. The timing diagram is shown in Figure 13. When RCV. SYNC goes high, the MK5151 uses RCV. CLOCK to clock the serial data into its input register. RCV. SYNC goes low to indicate the end of serial input data. The 8 bits of the input data have the same functions described for the SERIAL OUTPUT. The transfer characteristic of the D/A converter ( $\mu$-law Decoder) is shown in Figure 7.

## ANALOG OUTPUT, Pin 14

The analog output is in the form of voltage steps (100\% duty cycle) having amplitude equal to the analog sample which was encoded. This waveform is then filtered with an external low-pass filter with $\sin x / x$ correction to recreate the sampled voice signal. When the 8th bit of the word is a signalling bit, it is assigned a value of $1 / 2$ step. This results in a lower system quantization error rate than would result if the bit were arbitarily set to 0 (no step) or 1 (full step).

## OPERATION OF CODEC WITH 64kHz XMIT/RCV. CLOCK FREQUENCIES

XMIT/RCV. SYNC must not be allowed to remain at a logic " 1 " state. XMIT SYNC is required to be at a logic " 0 " state for 1 master clock period ( min .) before the next digital word is transmitted. RCV. SYNC is required to be at a logic " 0 " state for 17 master clock periods (min.) before the next digital word is received (Refer to Figures 14 and 15).

## A/B SIGNAL IN, Pins 4 and 5

These two pins allow insertion of signalling information into the transmitted data stream. The inserted information occurs as the 8th bit (LSB) in the transmitted word. A positive transition occuring on $A / B$ SEL (XMIT) selects A SIGNAL IN while a negative transition selects B SIGNAL IN.

## A/B SIGNAL OUT, Pins 9 and 10

These two pins are provided to output received signalling information. A positive transition on $A / B S E L$ (RCV.) routes the signal bit to A SIGNAL OUT while a negative transition routes the signal bit (bit 8) to $B$ SIGNAL OUT. Refer to Figure 8.

## A/B SEL (XMIT), Pin 3

This input selects either A. SIGNAL IN or B SIGNAL IN as described in the A/B SIGNAL IN paragraph above, and should be changed only at the start of the 6th and 12th frames as shown in Figure 9.

## A/B SELECT TIMING

Figure 8


## SIGNALLING TIMING REQUIREMENTS FOR PERFORMANCE EVALUATION

Figure 9

## A/B SEL (RCV.), Pin 8

This input routes the signalling bit, bit 8 , either to $A$ SIGNAL OUT or to B SIGNAL OUT as described in the A/B SIGNAL OUT paragraph above, and should be changed only at the start of the 6th and 12th frames as shown in Figure 9.

## OFFSET NULL

The offset null feature of the MK5151 eliminates longterm drift errors and conversion errors due to temperature changes by going through an offset adjustment cycle before every conversion, thus guaranteeing accurate $A / D$ conversion for inputs near ground. There is no offset adjust of the output amplifier because, since the output is intended to be AC - coupled to the external filter, the resultant DC error (Voffset/o) will have no effect. The sign bit is not used to null the analog input. Therefore, for an analog input of 0 volts, the sign bit will be stable.

## PERFORMANCE EVALUATION

The equipment connections shown in Figure 10 can be used to evaluate the performance of the MK5151. An analog signal provided by the HP3551A Transmission Test Set is connected to the Analog Input (Pin 20) of the MK5151. The Digital Output of the CODEC is tied back to the Digital Input and the Analog Output is fed through a low-pass filter to the HP3551A. Remaining pins of the MK5151 are connected as follows:
(1) $A / B$ SEL. (RCV.) is tied to $A / B$ SSL. (XMIT).
(2) RCV. SYNC is tied to XMIT SYNC.
(3) XMIT CLOCK is tied to MASTER CLOCK. The signal is inverted and tied to RCV. CLOCK.

The following timing signals are required:
(1) MASTER CLOCK $=1.536 \mathrm{MHz}$
(2) XMIT SYNC repetition rate $=8 \mathrm{kHz}$
(3) XMIT SYNC width $=8$ MASTER CLOCK periods

Additional timing signals are shown in Figure 9.
When all the above requirements are met, the setup of Figure 10 permits the measurement of synchronous system performance over a wide range of analog inputs. The data register and ideal decoder provide a means of checking the encoder portion of the MK5151 independently of the decoder section. To test the system in the asynchronous mode, MASTER CLOCK should be separated from XMIT CLOCK and MASTER CLOCK should be separated from RCV. CLOCK. XMIT CLOCK and RCV. CLOCK are separated also.

Some experimental results obtained with the MK5151 are shown in Figure 16 and Figure 17. In each case, both the measured results and the corresponding D3 Channel Bank specifications are shown. The MK5151 exceeds the requirements for Signal-to-Distortion ratio (Figure 17) and for Gain Tracking (Figure 16).

## SYSTEM CHARACTERISTICS TEST CONFIGURATION

## Figure 10



NOTE: The ideal decoder consists of a digital decompander and a 13 -bit precision DAC.

## ABSOLUTE MAXIMUM RATINGS

DC Supply Voltage, $\mathrm{V}+$ ..... $+6 \mathrm{~V}$
DC Supply Voltage, V- ..... -6V
Ambient Operating Temperature, $\mathrm{T}_{\mathrm{A}}$ ..... $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$
Storage Temperature ..... $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
Package Dissipation at $25^{\circ} \mathrm{C}$ (Derated $9 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ when soldered into PCB) .....  500 mW
Digital Input ..... $-0.5 \mathrm{~V} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}+$
Analog Input $\ldots \mathrm{V}-\leq+\mathrm{V}_{\text {IN }} \leq \mathrm{V}+$
$\qquad$

Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other condition above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## ELECTRICAL OPERATING CHARACTERISTICS

 POWER SUPPLY REQUIREMENTS| SYM | PARAMETER | MIN | TYP | MAX | UNITS | NOTES |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: |
| V + | Positive Supply Voltage | 4.75 | 5.0 | 5.25 | V |  |
| V- | Negative Supply Voltage | -5.25 | -5.0 | -4.75 | V |  |
| $+\mathrm{V}_{\text {REF }}$ | Positive Reference Voltage | 2.375 | 2.5 | 2.625 | V | 1 |
| $-\mathrm{V}_{\text {REF }}$ | Negative Reference Voltage | -2.625 | -2.5 | -2.375 | V | 1 |

TEST CONDITIONS: $\mathrm{V}+=5.0 \mathrm{~V}, \mathrm{~V}-=-5.0 \mathrm{~V},+\mathrm{V}_{\text {REF }}=2.5 \mathrm{~V},-\mathrm{V}_{\text {REF }}=-2.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ DC CHARACTERISTICS

| SYM | PARAMETER | MLN | TYP | MAX | UNITS | NOTES |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: |
| $R_{\text {INAS }}$ | Analog Input Resistance During Sampling |  | 2 |  | $\mathrm{k} \Omega$ | 2 |
| $\mathrm{R}_{\text {INANS }}$ | Analog Input Resistance Non-Sampling |  | 100 |  | $\mathrm{M} \Omega$ |  |
| $\mathrm{C}_{\text {INA }}$ | Analog Input Capacitance |  | 150 | 250 | pF | 2 |

DC CHARACTERISTICS CONTINUED

| SYM | PARAMETER | MIN | TYP | MAX | UNITS | NOTES |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {OFFSET/I }}$ | Analog Input Offset Voltage |  | $\pm 1$ | $\pm 8$ | mV | 2 |
| $\mathrm{R}_{\text {OUTA }}$ | Analog Output Resistance |  | 20 | 50 | $\Omega$ |  |
| louta | Analog Output Current | 0.25 | 0.5 |  | mA |  |
| V OFFSET/O | Analog Output Offset Voltage |  | -200 | $\pm 850$ | mV |  |
| InLow | Logic Input Low Current $\left(\mathrm{V}_{\mathbb{N}}=0.8 \mathrm{~V}\right)$ Digital Input, Clock Input, Sync Input |  | $\pm 0.1$ | $\pm 10$ | $\mu \mathrm{A}$ | 3 |
| IINHIGH | Logic Input High Current ( $\mathrm{V}_{\mathrm{IN}}=2.4 \mathrm{~V}$ ) Digital Input, Clock Input, Sync Input |  | -0.25 | -0.8 | mA | 3 |
| $\mathrm{C}_{\text {DO }}$ | Digital Output Capacitance |  | 8 | 12 | pF |  |
| ${ }^{\text {I DOL }}$ | Digital Output Leakage Current |  | $\pm 0.1$ | $\pm 10$ | $\mu \mathrm{A}$ |  |
| V OUtLow | Logic Output Low Voltage Digital Output, A/B Signal Out |  |  | 0.4 | V | 4 |
| $\mathrm{V}_{\text {OUTHIGH }}$ | Logic Output High Voltage Digital Output, A/B Signal Out | 3.9 |  |  | V | 4 |
| $1+$ | Positive Supply Current |  | 4 | 10 | mA | 5 |
| I- | Negative Supply Current |  | 2 | 6 | mA | 5 |
| $\mathrm{I}_{\text {REF }+}$ | Positive Reference Current |  | 4 | 20 | $\mu \mathrm{A}$ |  |
| $\mathrm{I}_{\text {REF }-1}$ | Negative Reference Current |  | 4 | 20 | $\mu \mathrm{A}$ |  |

AC CHARACTERISTICS (Refer to Figure 12 and Figure 13)

| SYM | PARAMETER | MIN | TYP | MAX | UNITS | NOTES |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $F_{M}$ | Master Clock Frequency | 1.5 | 1.544 | 2.1 | MHz |  |
| $\mathrm{F}_{\mathrm{R}}, \mathrm{F}_{\mathrm{X}}$ | Receive, Transmit Clock Frequency | 0.064 | 1.544 | 2.1 | MHz |  |
| PW ${ }_{\text {CLK }}$ | Clock Pulse Width (MASTER, XMIT, RCV.) | 200 |  |  | ns |  |
| $\mathrm{t}_{\mathrm{RC}}$ | Clock Rise Time (MASTER, XMIT, RCV.) |  |  | $\begin{gathered} 25 \% \text { of } \\ \mathrm{PW}_{\text {CLK }} \end{gathered}$ | ns |  |
| $\mathrm{t}_{\mathrm{RS}} \mathrm{t}_{\text {FS }}$ | Sync Fall, Rise Time (XMIT, RCV.) |  |  | 25\% of PW ${ }_{\text {CLK }}$ | ns |  |
| ${ }^{\text {DIR }}$, ${ }^{\text {DIF }}$ | Digital Input Rise, Fall Time |  |  | $25 \%$ of PW ${ }_{\text {CLK }}$ | ns |  |
| ${ }^{\text {t }}$ WSX, ${ }^{\text {W WSR }}$ | Sync Pulse Width (XMIT, RCV.) |  | $\frac{8}{F_{X}\left(F_{R}\right)}$ |  | $\mu \mathrm{S}$ |  |
| $\mathrm{t}_{\mathrm{PS}}$ | Sync Pulse Period (XMIT, RCV.) |  | 125 |  | $\mu \mathrm{S}$ |  |
| ${ }^{\text {txCs }}$ | XMIT Clock-to-XMIT Sync Delay | $\begin{gathered} 50 \% o f \\ t_{\mathrm{FC}}\left(\mathrm{t}_{\mathrm{RS}}\right) \end{gathered}$ |  |  | ns | 6 |
| ${ }^{\text {t }}$ CSSN | XMIT Clock-to-XMIT Sync (Negative Edge) Delay | 200 |  |  | ns |  |
| ${ }^{\text {txss }}$ | XMIT Sync Set-Up Time | 250 |  |  | ns |  |
| ${ }^{\text {t }}$ ( ${ }^{\text {PD }}$ | XMIT Data Delay | 0 |  | 200 | ns | 4 |
| ${ }^{\text {X X P }}$ | XMIT Data Present | 0 |  | 200 | ns | 4 |
| ${ }^{\text {t }}$ XDT | XMIT Data Three State |  |  | 150 | ns | 4 |
| t DOF | Digital Output Fall Time |  | 50 | 100 | ns | 4 |
| ${ }^{\text {t }}$ DOR | Digital Output Rise Time |  | 50 | 100 | ns | 4 |

AC CHARACTERISTICS CONTINUED (Refer to Figure 12 and 13)

| SYM | PARAMETER | MIN | TYP | MAX | UNITS | NOTES |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }^{\text {t }}$ SRC | RCV. Sync-to-RCV. Clock Delay | $\begin{aligned} & 50 \% \text { of } \\ & t_{R C}\left(t_{F S}\right) \end{aligned}$ |  |  | ns | 6 |
| $\mathrm{t}_{\text {RDS }}$ | RCV. Data Set-Up Time | 50 |  |  | ns | 7 |
| $\mathrm{t}_{\text {RDH }}$ | RCV. Data Hold Time | 200 |  |  | ns | 7 |
| $\mathrm{t}_{\mathrm{RCS}}$ | RCV. Clock-to-RCV. Sync Delay | 200 |  |  | ns |  |
| $\mathrm{t}_{\text {RSS }}$ | RCV. Sync Set-Up Time | 200 |  |  | ns | 7 |
| ${ }^{\text {t }}$ SAO | RCV. Sync-to-Analog Output Delay |  | 7 |  | $\mu \mathrm{s}$ |  |
| $\mathrm{t}_{\mathrm{A} / \mathrm{BI}}$ | A/B Signalling Input Setup Time |  |  | 200 | ns |  |
| $\mathrm{t}_{\text {A/BSH }}$ | A/B Select Hold Time | 200 |  |  | ns |  |
| $\mathrm{t}_{\text {A/BSS }}$ | A/B Select Setup Time | 400 |  |  | ns |  |
| $\mathrm{t}_{\mathrm{A} / \mathrm{BO}}$ | A/B Signalling Output Delay |  | 200 | 400 | ns |  |
| SLEW+ | Analog Output Positive Slew Rate |  | 1 |  | $\mathrm{V} / \mu \mathrm{s}$ |  |
| SLEW- | Analog Output Negative Slew Rate |  | 1 |  | $\mathrm{V} / \mu \mathrm{s}$ |  |
| DROOP | Analog Output Droop Rate |  | 25 |  | $\mu \mathrm{V} / \mu \mathrm{s}$ |  |

SYSTEM CHARACTERISTICS (Refer to Figures 16 and 17)

| SYM | PARAMETER | MIN | TYP | MAX | UNITS | TEST COND. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| S/D | Signal-to-Distortion Ratio | $\begin{aligned} & 35 \\ & 29 \\ & 24 \end{aligned}$ | $\begin{aligned} & 39 \\ & 34 \\ & 29 \\ & \hline \end{aligned}$ |  | dB dB dB | Analog Input $=0$ to -30 dBmO Analog Input $=-40 \mathrm{dBmO}$ Analog Input $=-45 \mathrm{dmO}$ |
| GT | Gain Tracking | $\begin{aligned} & -0.4 \\ & -0.8 \\ & -2.5 \end{aligned}$ | $\begin{aligned} & \pm 0.1 \\ & \pm 0.1 \\ & \pm 0.2 \end{aligned}$ | $\begin{aligned} & +0.4 \\ & +0.8 \\ & +2.5 \end{aligned}$ | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \\ & \mathrm{~dB} \end{aligned}$ | Analog input $=+3$ to $-37 \mathrm{dBm0}$ <br> Analog Input $=-37$ to -50 dBm 0 <br> Analog Input=-50 to -55dBm0 |
| $\mathrm{N}_{\text {IC }}$ | Idle Channel Noise |  | 10 | 18 | dBrnc0 | Analog Input $=0$ Volts Note 2 |
| TLP | Transmission Level Point |  | +4 |  | dB | $600 \Omega$ |

NOTES:

1. $+V_{\text {REF }}$ and $-V_{\text {REF }}$ must be matched within $\pm 1 \%$ in order to meet system requirements.
2. Sampling is accomplished by charging an inter nal capacitor; therefore, the designer should avoid excessive source impedance. Input related device characteristics are derived using the Recommended Analog Input Circuit See Figure 11.
3. When a transistion from a " 1 " to a " 0 " takes place, the user must sink the " 1 " current until reaching the " 0 " level.
4. Driving 30 pF with $\mathrm{I}_{\mathrm{OH}}=-100 \mu \mathrm{~A}, \mathrm{I}_{\mathrm{OL}}=500 \mu \mathrm{~A}$.
5. Results in 30 mW typical power dissipation (clocks applied) under norma operating conditions.
6. This delay is necessary to avoid overlapping CLOCK and SYNC.
7. The first bit of data is loaded when the Sync and Clock are both " 1 " during bit time 1 as shown on RCV timing diagram.

RECOMMENDED ANALOG INPUT CIRCUIT
Figure 11


## TRANSMITTER

## SECTION TIMING

## Figure 12



NOTE: All rise and fall times are measured from 0.4 V and 2.4 V
All delay tumes aremeasured from 1.4 V .

RECEIVER SECTION TIMING
Figure 13


NOTE: All rise 2 fall times are maasured from 0.4 V and 2.4 V . All delay times are measured from 1.4V.


NOTE: All rise and fall times are measured from 0.4 V and 2.4 V . All delay times are
measured from $1.4 V$

64kHz OPERATION, RECEIVER SECTION TIMING
Figure 15


MK5151 GAIN TRACKING PERFORMANCE Figure 16


## PACKAGE DESCRIPTIONS

## Cerdip (J)

## 24-Pin

MK5151J


MK5151 S/D RATIO VS. INPUT LEVEL
Figure 17

## Side-Braze Ceramic (P)

## 24-Pin

MK5151P



MK5156(J,N)

## FEATURES

$\pm 5$-Volt power suppliesLow power dissipation - 30 mW (Typ)Follows the A-Law companding codeIncludes CCITT recommended even-order-bit inversionSynchronous or asynchronous operationOn-Chip sample and holdOn-chip offset null circuit eliminates long-term drift errors and need for trimmingMinimal external circuitry required
Serial data output of $64 \mathrm{~kb} / \mathrm{s}$ through 2.1 Mb/s at 8 kHz sampling rate

Separate analog and digital grounds reduce noise problems

## DESCRIPTION

The MK5156 is a monolithic CMOS companding CODEC that contains two sections: (1) An analog-todigital converter with a transfer characteristic conforming to the A-law companding code and (2) a digital-toanalog converter that also conforms to the A-law code.

These two sections form a coder-decoder designed to meet the needs of the telcommunications industry for per-channel voice-frequency CODECs used in digital switching and transmission systems. Digita! input and output are in serial format. Actual transmission and reception of 8 -bit data words containing the analog information is done at a $64 \mathrm{~kb} / \mathrm{s}$ through $2.1 \mathrm{Mb} / \mathrm{s}$ rate with analog signal sampling occuring at an 8 kHz rate. A sync pulse input is provided for synchronizing transmission and reception of multi-channel information being multiplexed over a single transmission line. A block diagram of a PCM system using the MK5156 is shown in Figure 2.


Figure 1. Pin Connections


Figure 2. PCM System Block Diagram


Figure 3. MK5156 Block Diagram

## FUNCTIONAL DESCRIPTION

$+\mathbf{V}_{\text {REF }}$ AND $-\mathbf{V}_{\text {REF }}$
Input. Pins 16 and 15. These positive and negative reference voltages provide the conversion references for the digital-to-analog converters in the MK5156. $+\mathrm{V}_{\text {REF }}$ and $-\mathrm{V}_{\text {REF }}$ must maintain $100 \mathrm{ppM} /{ }^{\circ} \mathrm{C}$ regulation over the operating temperature range. Variation of the reference directly affects system gain.

## ANALOG INPUT

Input. Pin 1. Voice-frequency analog signals that are bandwidth-limited to 4 kHz are input at this pin. Typically , they are then sampled at an 8 kHz rate. (See Figure 4.) The analog input must remain between $+\mathrm{V}_{\text {REF }}$ and $-\mathrm{V}_{\text {REF }}$ for accurate conversion. The recommended input interface circuit is shown in Figure 9.

## MASTER CLOCK

Input. Pin 5. This signal provides the basic timing and
control signals required for all internal conversions. It does not have to be synchronized with RCV SYNC, RCV CLOCK, XMIT SYNC or XMIT CLOCK and is not internally related to them.

## XMIT SYNC

Input. Pin 6. This input is synchronized with XMIT CLOCK. When XMIT SYNC goes high, the digital output is activated and the A/D conversion begins on the next positive edge of MASTER CLOCK. The conversion by MASTER CLOCK can be asynchronous with XMIT CLOCK. The serial output data is clocked out by the positive edges of XMIT CLOCK. The negative edge of XMIT SYNC causes the digital output to become threestate. XMIT SYNC must go low for at least one master clock period prior to the transmission of the next digital word. (See Figure 12.)

## XMIT CLOCK

Input. Pin 7. The on-chip 8-bit output shift register of the MK5156 is unloaded at the clock rate present on this pin. Clock rates of $64 \mathrm{kHz}-2.1 \mathrm{MHz}$ can be used for XMIT CLOCK. The positive edge of the INTERNAL CLOCK transfers the data from the master to the slave of a master-slave flip-flop. (See Figure 5.) If the positive edge of XMIT SYNC occurs after the positive edge of XMIT CLOCK, XMIT SYNC will determine when the first positive edge of internal clock will occur. In this event, the hold time for the first clock pulse is measured from the positive edge of XMIT SYNC.

## RCV SYNC

Input. Pin 9. This input is synchronized with RCV CLOCK and serial data is clocked in by RCV CLOCK. Duration of the RCV SYNC pulse is approximately 8 RCV CLOCK periods. The conversion from digital-toanalog starts after the negative edge of the RCV SYNC pulse. (See Figure 4.) The negative edge of RCV SYNC should occur before the 9th positive clock edge to insure that only eight bits are clocked in. RCV SYNC must stay low for 17 MASTER CLOCKS (min.) before the next digital word is to be received (See Figure 13).

## RCV CLOCK

Input. Pin 10. The on-chip 8-bit shift register for the MK5156 is loaded at the clock rate present on this pin. Clock rates of $64 \mathrm{kHz}-2.1 \mathrm{MHz}$ can be used for RCV CLOCK. Valid data should be applied to the digital input before the positive edge of the internal clock. (See Figure 5.) This set up time, $\mathrm{t}_{\text {RDS }}$, allows the data to be transferred into the master of a master-slave flip-flop. The positive edge of the internal clock transfers the data to the slave of the master-slave flip-flop. A hold time, $t_{R D H}$, is required to complete this transfer. If the rising edge of RCV SYNC occurs after the first rising edge of


Figure 4. A/D, D/A Conversion Timing


Figure 5. Data Input/Output Timing

RCV CLOCK, RCV SYNC will determine when the first positive edge of internal clock will occur. In this event, the set-up and hold times for the first clock pulse should be measured from the positive edge of RCV SYNC.

## DIGITAL OUTPUT

Output. Pin 8. The MK5156 output register stores the 8 -bit encoded sample of the analog input. This 8 -bit word is shifted out under control of XMIT SYNC and XMIT CLOCK. When XMIT SYNC is low, the DIGITAL OUTPUT is an open circuit. When XMIT SYNC is high, the state of the DIGITAL OUTPUT is determined by the value of the output bit in the serial shift register. The output is composed of a Sign Bit, 3 Chord Bits, and 4 Step Bits. The Sign Bit indicates the polarity of the analog input while the Chord and Step Bits indicate the
magnitude. In the first two Chords, the Step Bit has a value of 1.2 mV . In the third Chord, the Step Bit has a value of 2.4 mV . This doubling of the step value continues for each of the five successive Chords.
Each Chord has a specific value and the Step Bits, 16 in each Chord, specify the displacement from that value (Refer to Table 1). Thus the output, which follows the A-law, has resolution that is proportional to the input level rather than to full scale. This provides the resolution of a 12 -bit A/D converter at low input levels and that of a 6-bit converter as the input approaches full scale. The transfer characteristic of the A/D converter (A-law Encoder) is shown in Figure 6.
DIGITAL INPUT
Input. Pin 12. The MK5156 input register accepts the

8 -bit sample of an analog value and loads it under control of RCV SYNC and RVC CLOCK. The timing diagram is shown in Figure 11. When RCV SYNC goes high, the MK5156 uses RCV CLOCK to clock the serial data into its input register. RCV SYNC goes low to indicate the end of serial input data. The eight bits of the input data have the same functions described for the DIGITAL OUTPUT. The transfer characteristic of the DIA converter (A-law Decoder) is shown in Figure 7.

## Table 1. Digital Output Code: A Law

| Chord Code | Chord Value | Step Value |
| :--- | :--- | :--- |
| 1. 101 | 0.0 mV | 1.221 mV |
| 2. 100 | 20.1 mV | 1.221 mV |
| 3. 111 | 40.3 mV | 2.44 mV |
| 4. 110 | 80.6 mV | 4.88 mV |
| 5. 001 | 161.1 mV | 9.77 mV |
| 6. 000 | 332 mV | 19.53 mV |
| 7. 011 | 645 mV | 39.1 mV |
| 8. 010 | 1.289 V | 78.1 mV |

## EXAMPLE:

$1 \quad 110 \quad 0111=+80.6 \mathrm{mV}+(2 \times 4.88 \mathrm{mV})$
Sign Bit Chord Step Bits
If the sign bit were a zero, then both plus signs would be changed to minus signs.


Figure 6. A/D Converter (A-Law Encoder) Transfer Characteristic


Figure 7. D/A Converter (A-Law Decoder) Transfer Characteristic

## ANALOG OUTPUT

Output. Pin 13. The analog output is in the form of voltage steps ( $100 \%$ duty cycle) having amplitude equal to the analog sample which was encoded. This waveform is then filtered with an external low-pass filter with $\sin x / x$ correction to recreate the sampled voice signal.

## OPERATION OF CODEC WITH 64kHz XMIT/RCV. CLOCK FREQUENCIES

XMIT/RCV SYNC must not be allowed to remain at a logic " 1 " state. XMIT SYNC is required to be at a logic " 0 " state for one master clock period (min.) before the next digital word is transmitted. RCV SYNC is required to be at a logic " 0 " state for 17 master clock periods (min.) before the next digital word is received (See Figures 12 and 13).

## OFFSET NULL

The offset null feature of the MK5156 eliminates longterm drift errors and conversion errors due to temperature changes by going through an offset adjustment cycle before every conversion, thus guaranteeing accurate A/D conversion for inputs near ground. There is no offset adjust of the output amplifier because, since the output is intended to be AC-coupled to the external filter, the resultant DC error (VOFFSET O) will have no effect. The sign bit is not used to null the analog input. Therefore, for an analog input of 0 volts, the sign bit will be stable.

## PERFORMANCE EVALUATION

The equipment connections shown in Figure 8 can be used to evaluate the performance of the MK5156. An analog signal provided by the HP3552A Transmission Test Set is connected to the Analog Input (Pin 1) of the MK5156. The Digital Output of the CODEC is tied back to the Digital Input and the Analog Output is fed through a low-pass filter to the HP3552A. Remaining pins of the MK5156 are connected as follows:
(1) RCV SYNC is tied to XMIT SYNC
(2) XMIT CLOCK is tied to MASTER CLOCK. The signal is inverted and tied to RCV CLOCK.

The following timing signals are required:
(1) MASTER CLOCK $=1.536 \mathrm{MHz}$
(2) XMIT SYNC repetition rate $=8 \mathrm{kHz}$
(3) XMIT SYNC width $=8$ XMIT CLOCK periods

When all the above requirements are met, the setup of Figure 8 permits the measurement of synchronous system performance over a wide range of analog inputs.

The data register and ideal decoder provide a means of checking the encoder portion of the MK5156 independently of the decoder section. To test the system in the asynchronous mode, MASTER CLOCK should be
separated from XMIT CLOCK and MASTER CLOCK should be separated from RCV CLOCK. XMIT CLOCK and RCV CLOCK are separated also.


NOTE: The ideal decoder consists of a digital decompander and a 13 -bit precision DAC.

Figure 8. System Characteristics Test Configuration

## ABSOLUTE MAXIMUM RATINGS*

DC Supply Voltage, V+ . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . +6 V
DC Supply Voltage, V- . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6 .
Ambient Operating Temperature, $\mathrm{T}_{\mathrm{A}}$. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$
Storage Temperature . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
Package Dissipation at $25^{\circ} \mathrm{C}$ (Derated $9 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ when soldered into PCB) . . . . . . . . . . . . . . . . . . . . . . . 500 mW
Digital Input . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $-0.5 \mathrm{~V} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}+$
Analog Input ....................................................................................... $\mathrm{V}-\leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}+$


*Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other condition above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

ELECTRICAL OPERATING CHARACTERISTICS
POWER SUPPLY

| SYM | PARAMETER | MIN | TYP | MAX | UNITS | NOTES |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: |
| V + | Positive Supply Voltage | 4.75 | 5.0 | 5.25 | V |  |
| V- | Negative Supply Voltage | -5.25 | -5.0 | -4.75 | V |  |
| $+V_{\text {REF }}$ | Positive Reference Voltage | 2.375 | 2.5 | 2.625 | V | 1 |
| $-V_{\text {REF }}$ | Negative Reference Voltage | -2.625 | -2.5 | -2.375 | V | 1 |

TEST CONDITIONS: $\mathrm{V}_{+}=5.0 \mathrm{~V}, \mathrm{~V}-=-5.0 \mathrm{~V},+\mathrm{V}_{\mathrm{REF}}=2.5 \mathrm{~V},-\mathrm{V}_{\mathrm{REF}}=-2.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ DC CHARACTERISTICS

| SYM | PARAMETER | MIN | TYP | MAX | UNITS | NOTES |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{R}_{\text {INAS }}$ | Analog Input Resistance During Sampling |  | 2 |  | k $\Omega$ | 2 |
| $\mathrm{R}_{\text {INANS }}$ | Analog Input Resistance Non-Sampling |  | 100 |  | M $\Omega$ |  |
| $\mathrm{C}_{\text {INA }}$ | Analog Input Capacitance |  | 150 | 250 | pF | 2 |
| $\mathrm{V}_{\text {OFFSETT/I }}$ | Analog Input Offset Voltage |  | $\pm 1$ | $\pm 8$ | mV | 2 |
| $\mathrm{R}_{\text {OUTA }}$ | Analog Output Resistance |  | 1 | 50 | $\Omega$ |  |
| Iouta | Analog Output Current | 0.25 | 0.5 |  | mA |  |
| $\mathrm{V}_{\text {OFFSET/O }}$ | Analog Output Offset Voltage |  | $\pm 50$ | $\pm 850$ | mV |  |
| Inslow | Logic Input Low Current $\left(\mathrm{V}_{\mathrm{IN}}=0.8 \mathrm{~V}\right)$ Digital Input, Clock Input, Sync Input |  | $\pm 0.1$ | $\pm 10$ | $\mu \mathrm{A}$ | 3 |
| $\mathrm{I}_{\text {INHIGH }}$ | Logic Input High Current ( $\mathrm{V}_{\mathrm{IN}}=2.4 \mathrm{~V}$ ) Digital Input, Clock Input, Sync Input |  | -0.25 | -0.8 | mA | 3 |
| $\mathrm{C}_{\mathrm{DO}}$ | Digital Output Capacitance |  | 8 | 12 | pF |  |
| $\mathrm{I}_{\text {DOL }}$ | Digital Output Leakage Current |  | $\pm 0.1$ | $\pm 10$ | $\mu \mathrm{A}$ |  |
| V OUTLOW | Digital Output Low Voltage |  |  | 0.4 | V | 4 |
| $\mathrm{V}_{\text {OUthigh }}$ | Digital Output High Voltage | 3.9 |  |  | V | 4 |
| I+ | Positive Supply Current |  | 4 | 10 | mA | 5 |
| I- | Negative Supply Current |  | 2 | 6 | mA | 5 |
| $\mathrm{I}_{\text {REF }+}$ | Positive Reference Current |  | 4 | 20 | $\mu \mathrm{A}$ |  |
| $I_{\text {REF- }}$ | Negative Reference Current |  | 4 | 20 | $\mu \mathrm{A}$ |  |

AC CHARACTERISTICS

| SYM | PARAMETER | MIN | TYP | MAX | UNITS | TEST CONDITIONS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{GT}_{\mathrm{x}}$ | Gain Tracking Transmit CCITT G712 Method 2 | $\begin{gathered} \hline-.2 \\ -.4 \\ -1.25 \end{gathered}$ | $\begin{array}{r} 0.0 \\ \pm 0.1 \\ \pm 0.2 \end{array}$ | $\begin{gathered} +.2 \\ +.4 \\ +1.25 \end{gathered}$ | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \\ & \mathrm{~dB} \end{aligned}$ | $\begin{aligned} \text { Analog Input } & =+3 \text { to }-40 \mathrm{dBm0} \\ \text { Analog Input } & =-40 \text { to }-50 \mathrm{dBm0} \\ \text { Analog Input } & =-50 \text { to }-55 \mathrm{dBm0} \\ \text { Relative to } & -10 \mathrm{dBm0} \end{aligned}$ |
| $\mathrm{GT}_{\mathrm{R}}$ | Gain Tracking <br> Receive CCITT G712 Method 2 | $\begin{gathered} \hline-.2 \\ -.4 \\ -1.25 \end{gathered}$ | $\begin{array}{r} 0.0 \\ \pm 0.1 \\ \pm 0.2 \end{array}$ | $\begin{gathered} +.2 \\ +.4 \\ +1.25 \end{gathered}$ | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \end{aligned}$ | $\begin{aligned} & \text { Input Level }=+3 \text { to }-40 \mathrm{dBm0} \\ & \text { Input Level }=-40 \text { to }-50 \mathrm{dBm0} \\ & \text { Input Level }=-50 \text { to }-55 \mathrm{dBm0} \\ & \text { Relative to }-10 \mathrm{dBm0} \end{aligned}$ |
| $\mathrm{GT}_{\text {EE }}$ | Gain Tracking End to End CCITT G712 Method 2 | $\begin{aligned} & \hline-0.4 \\ & -0.8 \\ & -2.5 \end{aligned}$ | $\begin{aligned} & \pm 0.1 \\ & \pm 0.1 \\ & \pm 0.2 \end{aligned}$ | $\begin{aligned} & \pm 0.4 \\ & +0.8 \\ & +2.5 \end{aligned}$ | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \\ & \mathrm{~dB} \end{aligned}$ | ```Analog Input = +3 to -40dBm0 Analog Input = -40 to -50dBm0 Analog Input = -50 to -55dBm0 Relative to -10dBm0``` |
| SD1 x | Signal to Distortion Transmit CCITT G712 Method 1 | $\begin{aligned} & 30 \\ & 36 \\ & 34 \\ & 30 \\ & 15 \end{aligned}$ |  |  | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \\ & \mathrm{~dB} \\ & \mathrm{~dB} \\ & \mathrm{~dB} \end{aligned}$ | Analog Input $=-3 \mathrm{dBm0}$ <br> Analog Input $=-6$ to $-27 \mathrm{dBm0}$ <br> Analog Input $=-34 \mathrm{dBm0}$ <br> Analog Input $=-40 \mathrm{dBm} 0$ <br> Analog Input $=-55 \mathrm{dBm0}$ <br> Narrow Band Noise Input |
| SD1 ${ }_{\text {R }}$ | Signal to Distortion Receive CCITT G712 Method 1 | $\begin{aligned} & 30 \\ & 37 \\ & 35 \\ & 31 \\ & 16 \end{aligned}$ |  |  | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \\ & \mathrm{~dB} \\ & \mathrm{~dB} \\ & \mathrm{~dB} \end{aligned}$ | Input Level $=-3 \mathrm{dBm0}$ <br> Input Level $=-6$ to -27 dBm 0 <br> Input Level $=-34 \mathrm{dBm0}$ <br> Input Level $=-40 \mathrm{dBm0}$ <br> Input Level $=-55 \mathrm{dBm0}$ <br> Narrow Band Noise Input |
| SD2 x | Signal to Distortion Transmit CCITT G712 Method 2 | $\begin{aligned} & 37 \\ & 31 \\ & 25 \end{aligned}$ |  |  | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \\ & \mathrm{~dB} \end{aligned}$ | $\begin{aligned} & \text { Analog Input }=0 \text { to }-30 \mathrm{dBm0} \\ & \text { Analog Input }=-40 \mathrm{dBm0} \\ & \text { Analog Input }=-45 \mathrm{dBm0} \end{aligned}$ |
| SD2 ${ }_{\text {R }}$ | Signal to Distortion Receive CCITT G712 Method 2 | $\begin{aligned} & 37 \\ & 31 \\ & 25 \end{aligned}$ |  |  | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \\ & \mathrm{~dB} \end{aligned}$ | $\begin{aligned} & \text { Input Level }=0 \text { to }-30 \mathrm{dBm0} \\ & \text { Input Level }=-40 \mathrm{dBm0} \\ & \text { Input Level }=-45 \mathrm{dBm0} \end{aligned}$ |
| SDEE | Signal to Distortion End to End CCITT G712 Method 2 | $\begin{aligned} & 35 \\ & 29 \\ & 24 \end{aligned}$ | $\begin{aligned} & 39 \\ & 34 \\ & 29 \end{aligned}$ |  | $\begin{aligned} & \mathrm{db} \\ & \mathrm{db} \\ & \mathrm{~dB} \end{aligned}$ | $\begin{aligned} & \text { Analog Input }=0 \text { to }-30 \mathrm{dBm0} \\ & \text { Analog Input }=-40 \mathrm{dBm0} \\ & \text { Analog Input }=-45 \mathrm{dm0} \\ & \hline \end{aligned}$ |
| $\mathrm{N}_{\mathrm{X}}$ | Idle Channel Noise Transmit |  |  | -68 | dBm0p | Analog Input $=0$ Volts |
| $\mathrm{N}_{\mathrm{R}}$ | Idle Channel Noise Receive |  |  | -90 | dBm0p | Digital Input $=+0$ Code |
| $\mathrm{N}_{\mathrm{EE}}$ | Idle Channel Noise End to End |  | -80 | -68 | dBm0p | Analog Input $=0$ Volts |
| $\mathrm{CT}_{\mathrm{RX}}$ | Crosstalk <br> Receive to Transmit |  |  | -80 | dB | Analog $\mathrm{In}=-50 \mathrm{dBm0}$ at 2600 Hz Digital Input $=0 \mathrm{dBm} 0$ at 1008 Hz digital |
| $\mathrm{CT}_{\mathrm{XR}}$ | Crosstalk <br> Transmit to Receive |  |  | -80 | dB | $\text { Analog } \ln =0 \mathrm{dBm0} \text { at } 1008 \mathrm{~Hz}$ $\text { Digital Input }=+0 \text { Code }$ |
| TLP | Transmission Level Point |  | +4 |  | dB | $600 \Omega$ |

NOTES:

1. $-V_{\text {REF }}$ and $-V_{\text {REF }}$ must be matched within $\pm 1 \%$ in order to meet system requirements.
2. Sampling is accomplished by charging an internal capacitor; therefore, the designer should avoid excessive source impedance. Input related device characteristics are derived using the Recommended Analog Input Circuit. See Figure 9.
3. When a transition from a " 1 " to a " 0 " takes place, the user must sink the " 1 " current until reading the " 0 " level.
4. Driving 30pF with $\mathrm{I}_{\mathrm{OH}}=-100 \mu \mathrm{~A}$, $\mathrm{IOL}-500 \mu \mathrm{~A}$
5. Results in 30 mW typical power dissipation (clocks applied) under normal operating conditions.
6. This delay is neccessary to avoid overlapping Clock and Sync.
7. This first bit of data is loaded when Sync and Clock are both " 1 " during bit time 1 as shown on RCV timing diagram


Figure 9. Recommended Analog Input Circuit

TIMING SPECIFICATIONS (Refer to Figures 10 and 11)

| \# | SYM | PARAMETER | MIN | TYP | MAX | UNITS | NOTES |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | $\mathrm{F}_{\mathrm{M}}$ | Master Clock Frequency | 1.5 | 2.048 | 2.1 | MHz |  |
| 2 | $F_{R}, F_{X}$ | XMIT, RCV. Clock Frequency | 0.064 | 2.048 | 2.1 | MHz |  |
| 3 | PW ${ }_{\text {CLK }}$ | Clock Pulse Width (MASTER, XMIT, RCV) | 200 |  |  | ns |  |
| 4 | $\mathrm{t}_{\mathrm{RC}} \mathrm{t}_{\mathrm{FC}}$ | Clock Rise, Fall Time (MASTER, XMIT, RCV) |  |  | 25\% of PW CLK | ns |  |
| 5 | $\mathrm{t}_{\text {RS }}, \mathrm{t}_{\text {FS }}$ | Sync Rise, Fall Time (XMIT, RCV) |  |  | 25\% of PW CLK | ns |  |
| 6 | $\mathrm{t}_{\text {DIR }}, \mathrm{t}_{\text {DIF }}$ | Data Input Rise, Fall Time |  |  | 25\% of PW CLK | ns |  |
| 7 | ${ }_{\text {twsx }}{ }^{\text {t }}$ wsR | Sync Pulse Width (XMIT, RCV) |  | $\frac{8}{F_{X}\left(F_{R}\right)}$ |  | $\mu \mathrm{S}$ |  |
| 8 | $t_{\text {PS }}$ | Sync Pulse Period (XMIT, RCV) |  | 125 |  | $\mu \mathrm{S}$ |  |
| 9 | ${ }_{\text {txCs }}$ | XMIT Clock-to-XMIT Sync Delay | 50\% of $\mathrm{t}_{\mathrm{FC}}\left(\mathrm{t}_{\mathrm{RS}}\right)$ |  |  | ns | 6 |
| 10 | ${ }^{\text {x }}$ CSN | XMIT Clock-to-XMIT Sync (Negative Edge) Delay | 200 |  |  | ns |  |
| 11 | ${ }_{\text {txss }}$ | XMIT Sync Set-Up Time | 200 |  |  | ns |  |
| 12 | ${ }^{\text {t }}$ DD | XMIT Data Delay | 0 |  | 200 | ns | 4 |
| 13 | ${ }^{\text {t }}$ (DP | XMIT Data Present | 0 |  | 200 | ns | 4 |
| 14 | ${ }^{\text {X X }}$ T | XMIT Data Three State |  |  | 150 | ns | 4 |
| 15 | $\mathrm{t}_{\text {DOF }}$ | Digital Output Fall Time |  | 50 | 100 | ns | 4 |
| 16 | $\mathrm{t}_{\text {DOR }}$ | Digital Output Rise Time |  | 50 | 100 | ns | 4 |
| 17 | ${ }^{\text {t }}$ SRC | RCV Sync-to-RCV Clock Delay | $50 \% \text { of }$ $\mathrm{t}_{\mathrm{RC}}\left(\mathrm{t}_{\mathrm{FS}}\right)$ |  |  | ns | 6 |
| 18 | $\mathrm{t}_{\text {RDS }}$ | RCV Data Set-Up Time | 50 |  |  | ns | 7 |
| 19 | $\mathrm{t}_{\mathrm{RDH}}$ | RCV Data Hold Time | 200 |  |  | ns | 7 |
| 20 | $\mathrm{t}_{\mathrm{RCS}}$ | RCV Clock-to-RCV Sync Delay | 200 |  |  | ns |  |
| 21 | $t_{\text {RSS }}$ | RCV Sync Set-Up Time | 200 |  |  | ns | 7 |
| 22 | ${ }^{\text {SAO }}$ | RCV Sync-to-Analog Output Delay |  | 7 |  | $\mu \mathrm{S}$ |  |
| 23 | SLEW+ | Analog Output Positive Slew Rate |  | 1 |  | $\mathrm{V} / \mu \mathrm{s}$ |  |
| 24 | SLEW- | Analog Output Negative Slew Rate |  | 1 |  | $\mathrm{V} / \mu \mathrm{s}$ |  |
| 25 | DROOP | Analog Output Droop Rate |  | 25 |  | $\mu \mathrm{V} / \mu \mathrm{S}$ |  |



NOTE: All rise and fall times are measured from 0.4 V and 2.4 V . All delay times are measured from 1.4 V .

Figure 10. Transmitter Section Timing


NOTE: All rise and fall times are measured from 0.4 V and 2.4 V . All delay times are measured from 1.4 V .
Figure 11. Receiver Section Timing


NOTE: All rise and fall times are measured from 0.4 V and 2.4 V . All delay times are measured from 1.4 V .

Figure 12. 64kHz Operation, Transmitter Section Timing


NOTE: All rise and fall times are measured from 0.4 V and 2.4 V . All delay times are measured from 1.4 V .
Figure 13. 64kHz Operation, Receiver Section Timing


Figure 14. MK5156 Single-Ended Signal To Distortion


Figure 15. MK5156 Single-Ended Gain Tracking

## PACKAGE DESCRIPTION

## Cerdip Hermetic (J)

## 16-Pin MK5156


notes:

1. Lead finish to be specified on the detail specifications.
2. This dimension includes base-to-cap misalignment and glass runout, ex
. Package standoff to se milace of the leads.
3. Measured from centerine to cemterline at lead tips.
4. This dimension excludes leade $1,8,9$ and 16

| DIM. | INCHES |  |  |
| :---: | :---: | :---: | :---: |
|  | MIN. | MAX. |  |
| A | - | .780 | 2 |
| B | .300 | .325 |  |
| C | .240 | .260 | 2 |
| D | .120 | .140 |  |
| E | .015 | - | 3 |
| F | .120 | .150 |  |
| G | .020 | .040 |  |
| $H$ | .080 | .110 |  |
| J | .300 | .400 | 4 |
| K | .015 | .021 | 5 |
| L | .008 | .012 | 5 |
| M | .050 | .070 | 6 |

## PACKAGE DESCRIPTION

## Plastic Dual-In-Line (N)

## 16-Pin MK5156



TOP VIEW
NOTES:

1. Lead finish is to be specified on the detail specifications.
2. Overall length includes. 010 in. flash on either end of the package
3. Package standotf to be measured per JEDEC requirements.
4. Measured from centerline to centertine at lead tips.
5. When the solder lead finish is specified, the maximum limit shall be in
6. This dimension ax

|  | INCHES |  | NOTES |
| :---: | :---: | :---: | :---: |
| DIM. | MIN. | MAX. |  |
| A | .750 | .780 |  |
| B | .290 | .320 |  |
| C | .275 | .310 | 2 |
| D | .130 | .200 |  |
| E | .005 | .040 | 3 |
| F | .120 | .170 |  |
| G | .010 | .060 |  |
| H | .090 | .110 |  |
| J | .300 | .400 | 4 |
| K | .015 | .021 |  |
| L | .000 | .015 |  |
| M | .045 | .070 | 5 |



## INTRODUCTION

A general trend towards the conversion of voice signals to digital information is currently occurring. TDM PCM is the most popular form of digital transmission.

Today there are several important applications for this TDM scheme:

1. A high speed digital data link between central offices to pass many conversations over one pair of wires.
2. The electronic connection of two different circuit paths.
3. Concentrators

Traditionally this connection had been done by electromechanical crossreed switches. Very low "on" resistance, low crosstalk, and immunity from the large ringing or transient voltages were required. Since the electromechanical technique was deemed to be of lower reliability, an all electronic approach was desired. Electronic cross point switches were designed and built, but because the electrical requirements mentioned above are extremely difficult to meet, the results were not entirely satisfying.

The digital approach obviates the analog switch problem by first performing an $A$ to $D$ conversion, then assigning a time slot for each voice channel. For the D3 channel bank, 24 channels of digital data of 8 bits
per word are transmitted in a serial bit stream at $1.544 \mathrm{Mbits} / \mathrm{sec}$. Each voice channel is sampled at an 8 kHz rate so this signal must be bandlimited to less than 4 kHz in order to prevent undesirable aliasing.

Figure 1 shows how a 1 kHz input signal is sampled every $125 \mu \mathrm{sec}$. At each of these sampling times, the analog information is converted into an eight-bit digital word that is later sent out in serial format at the $1.544 \mathrm{Mbits} / \mathrm{sec}$ rate.

Figure 2 shows how the 24 voice channels are time division multiplexed onto one wire (for simplicity only simplex operation is shown).

Channel 1 analog information is first bandlimited to less than 4 kHz , then sampled and converted to a companded digital code. This 8 bit word is serially transmitted to a multiplexer where digital information from all the other channels are assimalated. The final bit stream of $1.544 \mathrm{mbit} / \mathrm{sec}$ is sent to the demultiplexer where the appropriate alphanumeric channel is connected to numeric channel. This control (selection) is done by the main computer or processor. One may see that any numeric channel could be connected to any alphanumeric channel by means of a different time slot assignment. This completes the switching in a completely digital manner.

## 8kHz SAMPLING SYSTEM

Figure 1


## 24 CHANNEL MULTIPLEXING

Figure 2


For T1 carrier systems, the digital PCM information might be transmitted between central offices. For PBX applications, the PCM technique is used to allow the switching to be done digitally. The accuracy of the subsequent D-A conversion preserves the voice quality so that insertion loss is not a problem.

We selected the metal gate CMOS process for several reasons. First it is extremely low power, which is of great concern. Secondly, it allows for high-quality, matched capacitors in a minimum of chip size. Critical analog circuit design is done well in CMOS: for example, high gain amplifiers and comparators. Also, the metal gate CMOS process is one that is well proven in high volume production.

By using the CMOS process, only two supplies are necessary, plus and minus five volts. To minimize power, all the digital logic is run from the plus 5 V supply to ground, and only the analog section operates from $\pm 5$ volts.

## CHIP ARCHITECTURE

Figure 3 shows the block diagram representation of the CODEC chip. The important features of the scheme used are listed below:

1. Two independent DAC's for encode and decode functions provide system isolation not achievable using shared DAC approach. The capacitive two DAC approach also eliminates external sample/ hold capacitors as well as an external filter for offset which is required in the shared DAC approach. This minimizes the external components required.
2. Complete signalling compatibility with D3 channel bank requirements.
3. Since the companding law is implemented using 8 to 13 bit converter, the DAC is a linear DAC thus minimizing the number of analog components to only the minimum required for system implementation, namely two: one comparator and only one op-amp on the entire chip. Minimizing the linear

components helps reduce system operating power which was the overriding consideration in chip design. Using the CMOS process, the digital portions dissipate power only during transitions. The linear sections consume power continuously.
4. The digital companding section allows easy conversion from mu-law to A-law. The CODEC allows data input/output rates from 64 kHz to 2.1 MHz .
5. Asynchronous or synchronous operation.

## MODES OF OPERATION

The XMIT and Receive function are completely independent of each other and of the master clock. Thus the chip can operate in synchronous/asynchronous mode at various input/output clock rates. The chip timing diagram is shown in Figure 4 and the Receive and XMIT modes of operation are described in detail below:
(a) Receive Mode of Operation

In the receive mode of operation, the serial input data is shifted into the input buffer at the receive clock rate during the period receive sync. is high.

The encode process is halted after the falling edge of receive sync pulse) for about 5 to $7 \mu \mathrm{~s}$, and the translated data from 8 to 13 bit converter is latched into the 13 bit receive latch which updates the output of the receive DAC with $100 \%$ duty cycle. The receive DAC acts as a sample and hold and is buffered by the unity gain op amp to the output.
During the signalling frame a 7 bit decode is performed and the 8th data bit is latched into the SigA/SigB output latch as selected by the A/B Select (RCV) input. When the eight bit of a word is a signalling bit, it is assigned the value of $1 / 2$ step. This results in a lower S/D ratio than if it were arbitrarily set to either a one or zero.
(b) Transmit Mode of Operation:

In this mode of operation the analog signal is sampled in the input sample/hold which performs the offset-null function simultaneously as described in the circuit operation section. Following the hold mode, the encoding process is completed using successive approximation technique. The operation of the XMIT DAC is similar to the operation of the receive DAC as described earlier. After the encode

## A/D AND D/A CONVERSION TIMING

Figure 4

process is completed, the output of the SAR is loaded into the output buffer. The data is transmitted serially at the output clock rate during the period the XMIT SYNC is high. During the signalling frame, signalling information (SigA/SigB) is inserted into the output bit stream in place of the 8 th data bit as selected by the A/B select (SMIT) input.

## CIRCUIT DESCRIPTION

The system timing is controlled by the sequence controller which operates at master clock rate of 1.5-2.1 MHz . All necessary signals, e.g. and S\&H, SAR clock Encode/Decode control; etc; are generated in this section. To insure proper encode operation, decode interrupt is allowed only when the internal SAR clock is
low thus resulting in a variable ( $5-7 \mu \mathrm{~s}$ ) decode interrupt interval.

The 8 to 13 bit converter gives a one-to-one translation between 8 bit companded code at its input to a 13 bit linear code at its output thus allowing the use of a linear DAC in the digital-to-analog conversion process.

The 13-bit linear DAC operates on the charge distribution principal of a binary weighted capacitor ladder.

As shown in Figure 5, the capacitor ladder has two sections of 7 bits ( 7 most significant bits) and 6 bits ( 6 least significant bits) connected by a $64: 1$ capacitor divider. The equivalent circuit of the two sections can be drawn as shown in Figure 6.

## CAPACITOR LADDER

Figure 5


## CAPACITOR LADDER EQUIVALENT CIRCUIT

 Figure 6

The output of the DAC can be written as:
$V_{D A C}=\frac{V_{r}}{128}\left[\begin{array}{c}7 \\ \sum_{n=1}^{7}\end{array} W_{n} C_{n}+\underset{n=8}{13} \quad W_{n}\left(C_{n} / 64\right)\right]$
which is equivalent to the output of a 13 bit DAC with an equivalent output capacitance of 128 pF .

In the encode section this equivalent capacitor of 128 pF is also employed to perform the additional function of offset-null and sample-hold as shown in Figure 7.

OFFSET NULL/SAMPLE HOLD Figure 7


Initially $\mathrm{S}_{1}$ is connected to $\mathrm{V}_{\text {in }}$ and $\mathrm{S}_{2}$ is closed. The op. amp. is operating as a unity gain follower and its offset voltage $\left(\mathrm{V}_{\text {off }}\right)$, along with the analog input voitage, is stored on the capacitor.

Then switch $S_{2}$ is opened and $S_{1}$ is switched to ana$\log$ ground. The voltage at the inverting input of the op-amp is now $V_{\text {off }}-V_{\text {ir. }}$. Thus when the amplifier operates with $\mathrm{S}_{2}$ open it asts a comparator with effectively zero offset and $-V_{\text {in }}$ applied on its inverting input. The othe end of the capacitor can now be operated as a DA. Thus the capacitor ladder performs all the necessay functions of offset-null sample-hold as well as a DAC in the encode section of the chip.

## EXPERIMENTAL RESULTS

The set up of Figure 8 was used to evaluate the chip performance.

## CHIP PERFORMANCE

Figure 8


The MK5151 CODEC performance exceeds the AT\& T D3 channel bank specifications. Figure 9 shows the signal-to-quantizing distortion as a function of input level.

Idle channel noise of $13-14 \mathrm{dBrnC0}$ is better than the D3 spec by $9-10 \mathrm{~dB}$. Gain tracking is shown in Figure 10.

## SIGNAL-TO-NOISE RATIO

## Figure 9



GAIN TRACKING

## Figure 10



Operating power measured at room temperature typically is 30 mW . This is low enough that a stand-by mode is not deemed necessary. The European A-law
version of the CODEC is also available and is simply a metal mask variation of this product. Chip size is 170 $\times 184$ mils.

## PCM MONOLITHIC FILTER

The ETC5040/ETC5040A filter is a monolithic circuit containing both transmit and receive filters specifically designed for PCM CODEC filtering applications in 8 kHz sampled systems.

The filter is manufactured using double-poly silicon gate CMOS technology. Switched capacitor integrators are used to simulate classical LC ladder filters which exhibit low component sensitivity.

## TRANSMIT FILTER STAGE

The transmit filter is fifth order elliptic low pass filter in series with a fourth order Chebychev high pass filter. It provides a flat response in the passband and rejection of signals below 200 Hz and above 3.4 kHz .

## RECEIVE FILTER STAGE

The receive filter is a fifth order elliptic low pass filter designed to reconstruct the voice signal from the decoded/demultiplexed signal which, as a result of the sampling process, is a stair-step signal having the inherent $\sin x / x$ frequency response. The receive filter approximates the function required to compensate for the degraded frequency response and restore the flat pass-band response.

- Exceeds all D3/D4 and CCITT specifications
- $+5 \mathrm{~V},-5 \mathrm{~V}$ power supplies
- Low power consumption :

$$
45 \mathrm{~mW}(600 \Omega-0 \mathrm{dBm} \text { load })
$$

30 mW (power amps disabled)

- Power down mode : 0.5 mW
- 20 dB gain adjust range
- No external anti-aliasing components
- $\operatorname{Sin} x / x$ correction in receive filter
- $50 / 60 \mathrm{~Hz}$ rejection in transmit filter
- TTL and CMOS compatible logic
- All inputs protected against static discharge due to handling


## CMOS

PCM
MONOLITHIC FILTER


## PIN ASSIGNMENT




FIGURE 1

PIN DESCRIPTION

| Name | $\begin{aligned} & \text { Pin } \\ & \text { Type } \end{aligned}$ | ${ }^{\text {o }}$ | Description |
| :---: | :---: | :---: | :---: |
| VF ${ }_{\text {x }}{ }^{\text {l }}$ | 1 | 1 | The non-inverting input to the transmit filter stage |
| $V F_{x}{ }^{\prime}-$ | 1 | 2 | The inverting input to the transmit filter stage |
| GS ${ }_{\text {x }}$ | 0 | 3 | The output used for gain adjustments of the transmit filter |
| $V F_{R} \mathrm{O}$ | 0 | 4 | The low power receive filter output. This pin can directly drive the receive port of an electronic hybrid. |
| PWRI | 1 | 5 | The input to the receive filter differential power amplifier. |
| PWRO+ | 0 | 6 | The non-inverting output of the receive filter power amplifier. This output can directly interface conventional transformer hybrids. |
| PWRO- | 0 | 7 | The inverting output of the receive filter power amplifier. This output can be used with PWRO+ to differentially drive a transformer hybrid. |
| VBB | S | 8 | The negative power supply pin. Recommended input is -5 V . |
| $V_{\text {CC }}$ | S | 9 | The positive power supply pin. The recommended input is 5 V . |
| VFRI | I | 10 | The input pin for the receive filter stage. |
| GNDD | GND | 11 | Digital ground input pin. All digital signals are referenced to this pin. |
| CLK | 1 | 12 | Master input clock. Input frequency can be selected as 2.048 MHz , 1.544 MHz or 1.536 MHz . |
| PDN | 1 | 13 | The input pin used to power down the ETC5040/ETC5040A during idle periods. Logic 1 ( $\mathrm{V}_{\mathrm{C}}$ ) input voltage causes a power down condition. An internal pull-up is provided. |
| CLKO | 1 | 14 | This input pin selects internal counters in accordance with the CLK input clock frequency: |
| GNDA | GND | 15 | Analog ground input pin. All analog signals are referenced to this pin. Not internally connected to GNDD. |
| $\mathrm{VF}_{\mathrm{x}} \mathrm{O}$ | 0 | 16 | The output of the transmit filter stage. |

MAXIMUM RATINGS

| Rating | Symbol | Value | Unit |
| :--- | :---: | :---: | :---: |
| Supply voltage | $\mathrm{V}_{\mathrm{CC}}$ | $\pm 7$ | V |
| Input voltage | $\mathrm{V}_{\text {in }}$ | $\pm 7$ | V |
| Operating temperature range | $\mathrm{T}_{\mathrm{A}}$ | $-25^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | ${ }^{\circ} \mathrm{C}$ |
| Storage temperature | $\mathrm{T}_{\text {stg }}$ | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ | ${ }^{\circ} \mathrm{C}$ |
| Power dissipation | PD | $1 /$ package | W |
| Output short-circuit duration |  | continuous |  |
| Lead temperature | 300 | ${ }^{\circ} \mathrm{C}$ |  |

## DC ELECTRICAL CHARACTERISTICS

$T_{A}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 5 \%, \mathrm{~V}_{\mathrm{BB}}=-5.0 \mathrm{~V} \pm 5 \%$, clock frequency is 2.048 MHz
Typical parameters are specified at $T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{BB}}=-5.0 \mathrm{~V}$ (Unless otherwise specified) Digital interface voltages measured with respect to digital ground, GNDD. Analog voltages measured with respect to analog ground, GNDA.

## POWER DISSIPATION

| Characteristic | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ standby current (PDN $=$ VDD, power down mode) | ICCO | - | 50 | 100 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{BB}}$ standby current (PDN $=\mathrm{V}_{\mathrm{DD}}$, power down mode) | 'BBO | - | $-50$ | -100 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {CC }}$ operating current ( $\mathrm{PWRI}=\mathrm{V}_{\text {BB }}$, power amp inactive) | ${ }^{\text {I CC1 }}$ | - | 3.0 | 4.0 | mA |
| $\mathrm{V}_{\mathrm{BB}}$ operating current (PWRI $=\mathrm{V}_{\text {BB }}$, power amp inactive) | IBB1 | - | -3.0 | -4.0 | mA |
| $\mathrm{V}_{\text {CC }}$ operating current (Note 1) | ${ }^{1} \mathrm{CC} 2$ | - | 4.6 | 6.4 | mA |
| $\mathrm{V}_{\mathrm{BB}}$ operating current (Note 1) | 'BB2 | - | -4.6 | -6.4 | mA |

DIGITAL INTERFACE

| Characteristic | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Input current, CLK $\left(0 \mathrm{~V} \leqq \mathrm{~V}_{\text {IN }} \leqq \mathrm{V}_{\text {CC }}\right.$ ) | IINC | -10 | - | 10 | $\mu \mathrm{A}$ |
| Input current, PDN ( $0 \mathrm{~V} \leqq \mathrm{~V}_{\text {IN }} \leqq \mathrm{V}_{\mathrm{CC}}-2 \mathrm{~V}$ ) | IINP | -100 | - | - | $\mu \mathrm{A}$ |
| Input current, CLKO ( $\mathrm{V}_{\mathrm{BB}} \leqq \mathrm{V}_{\text {IN }} \leqq \mathrm{V}_{\mathrm{CC}}-2 \mathrm{~V}$ ) | IINO | -10 | - | -0.1 | $\mu \mathrm{A}$ |
| Input low voltage, CLK, PDN | $\mathrm{V}_{\text {IL }}$ | 0 | - | 0.8 | V |
| Input high voltage, CLK, PDN | $\mathrm{V}_{\mathrm{IH}}$ | 2.2 | - | $\mathrm{V}_{\mathrm{CC}}$ | V |
| Input low voltage, CLKO | VILO | $V_{B B}$ | - | $\mathrm{V}_{\mathrm{BB}}+0.5$ | V |
| Input intermediate voltage, CLKO | $\mathrm{V}_{110}$ | -0.8 | - | 0.8 | V |
| Input high voltage, CLKO | VIHO | $\mathrm{V}_{\mathrm{CC}}-0.5$ | - | $\mathrm{V}_{\mathrm{CC}}$ | V |

TRANSMIT INPUT AMP. OP.

| Characteristic | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Input leakage current, $\mathrm{VF}_{\mathrm{X}^{\prime}}\left(\mathrm{V}_{\mathrm{BB}} \leqq \mathrm{VF}_{\mathrm{X}} \mathrm{I} \leqq \mathrm{V}_{\mathrm{CC}}\right)$ | $\left\|B_{x}\right\|$ | -100 | - | 100 | nA |
| Input resistance $\mathrm{VF}_{\mathrm{x}} \mathrm{I}\left(\mathrm{V}_{\mathrm{BB}} \leqq \mathrm{VF}_{\mathrm{x}} \mathrm{I} \leqq \mathrm{V}_{\mathrm{CC}}\right)$ | R1 ${ }^{1} 1$ | 10 | - | - | $\mathrm{M} \Omega$ |
| Input offset voltage, $\mathrm{VF}_{\mathrm{X}^{\prime}}\left(-2.5 \mathrm{~V} \leqq \mathrm{~V}_{\mathbb{I}} \leqq+2.5 \mathrm{~V}\right)$ | $\mathrm{VOS}_{x} 1$ | -20 | - | 20 | mV |
| Common-mode range, $\mathrm{VF}_{\mathrm{x}} \mathrm{I}$ | $\mathrm{V}_{\text {CM }}$ | -2.5 | - | 2.5 | V |
| Common-mode rejection ratio ( $-2.5 \mathrm{~V} \leqq \mathrm{~V}_{\mathrm{IN}} \leqq 2.5^{\circ} \mathrm{V}$ ) | CMRR | 60 | - | - | dB |
| Power supply rejection of $\mathrm{V}_{\mathrm{CC}}$ or $\mathrm{V}_{\mathrm{BB}}$ | PSRR | 60 | - | - | dB |
| Open loop output resistance $\mathrm{GS}_{\mathrm{x}}$ | ROL | - | 1 | - | k $\Omega$ |
| Minimum load resistance, $\mathrm{GS}_{\mathrm{x}}$ | $\mathrm{R}_{\mathrm{L}}$ | 10 | - | - | $\mathrm{k} \Omega$ |
| Maximum load capacitance, $\mathrm{GS}_{\mathrm{x}}$ | $\mathrm{C}_{\mathrm{L}}$ | - | - | 100 | pF |
| Output voltage swing, $\mathrm{GS}_{\mathrm{x}}\left(\mathrm{R}_{\mathrm{L}} \geqq 10 \mathrm{k} \Omega\right.$ ) | $\mathrm{VO}_{\mathrm{x}} \mathrm{I}$ | $\pm 2.5$ | - | - | V |
| Open loop voltage gain, $\mathrm{GS}_{\mathrm{x}}\left(\mathrm{R}_{\mid} \geqq 10 \mathrm{k} \Omega\right)$ | AVOL | 5,000 | - | - | V/V |
| Open loop unity gain bandwidth, GS ${ }_{\text {x }}$ | FC | - | 2 | - | MHz |

AC ELECTRICAL CHARACTERISTICS
$T_{A}=+25^{\circ} \mathrm{C}$. All parameters are specified for a signal level of 0 dBmO at 1 kHz . The 0 dBmO level is assumed to be 1.54 Vrms measured at the output of the transmit or receive filter. (Unless otherwise specified).

TRANSMIT FILTER (Note 2)

| Characteristic | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Minimum load resistance $\begin{aligned} & -2.5 \mathrm{~V}<\mathrm{v}_{\text {out }}<+2.5 \mathrm{~V} \\ & -3.2 \mathrm{~V}<\mathrm{v}_{\text {out }}<+3.2 \mathrm{~V} \\ & \hline \end{aligned}$ | $\mathrm{RL}_{\mathrm{X}}$ | $\begin{gathered} 3 \\ 10 \\ \hline \end{gathered}$ | - | - | k $\Omega$ |
| Load capacitance, $\mathrm{VF}_{\mathrm{x}} \mathrm{O}$ | $\mathrm{CL}_{\mathrm{x}}$ | - | - | 100 | pF |
| Output resistance, $\mathrm{VF}_{\mathrm{x}} \mathrm{O}$ |  | - | 1 | 3 | $\Omega$ |
| V CC power supply rejection $\mathrm{VF}_{\mathrm{X}} \mathrm{l}$ ( $\mathrm{f}=1 \mathrm{kHz}, \mathrm{V} \mathrm{F}_{\mathrm{X}} \mathrm{l}+=0 \mathrm{Vrms}$ ) | PSRR1 | 30 | - | - | dB |
| $\mathrm{V}_{\text {BB }}$ power supply rejection, $\mathrm{VF}_{\mathrm{X}} \mathrm{O}$. (Same as above) | PSRR2 | 35 | - | - | dB |
| $\begin{array}{ll}\text { Absolute gain ( } f=1 \mathrm{kHz} \text { ) } & \\ & \text { ETC5040A } \\ & \text { ETC5040 }\end{array}$ | GA ${ }^{\text {a }}$ | $\begin{gathered} 2.9 \\ 2.875 \end{gathered}$ | $\begin{aligned} & 3.0 \\ & 3.0 \end{aligned}$ | $\begin{gathered} 3.1 \\ 3.125 \end{gathered}$ | dB |
| Gain relative to $\mathrm{GA}_{x}$ | $\mathrm{GR}_{\mathrm{x}}$ |  |  |  | dB |
| Below 50 Hz |  | - | - | -35 |  |
| 50 Hz |  | - | -41 | -35 |  |
| 60 Hz |  | - | -35 | -30 |  |
| 200 Hz ETC5040A |  | -1,5 | - | 0 |  |
| ETC5040 |  | -1.5 | - | 0.05 |  |
| 300 Hz to 3 kHz ETC5040A |  | -0.125 | - | 0.125 |  |
| ETC5040 |  | -0.15 | - | 0.15 |  |
| 3.3 kHz ETC5040A |  | -0.35 | - | 0.03 |  |
| ETC5040 |  | -0.35 | - | 0.125 |  |
| 3.4 kHz |  | -0.70 | - | -0.1 |  |
| 4.0 kHz |  | - | -15 | -14 |  |
| 4.6 kHz and above |  | - | - | -32 |  |
| Absolute delay at 1 kHz | DAx | - | - | 230 | $\mu \mathrm{s}$ |
| Differential envelope delay from 1 kHz to 2.6 kHz |  | - | - | 60 | $\mu \mathrm{s}$ |
| Single frequency distortion products | $D P_{x} 1$ | - | - | -48 | dB |
| Distortion at maximum signal level <br> $1.6 \mathrm{Vrms}, 1 \mathrm{kHz}$ signal applied to $\mathrm{VF}_{\mathrm{X}} \mathrm{I}+$, gain $=20 \mathrm{~dB}, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ | $\mathrm{DP}_{\mathrm{x}}{ }^{2}$ | - | - | -45 | dB |
| Total C message noise at $\mathrm{VF}_{\mathrm{x}} \mathrm{O}$ | $\mathrm{NC}_{\mathrm{x}} 1$ | - | 2 | 5 | dBrnc0 |
| Total C message noise at $\mathrm{V} \mathrm{F}_{\mathrm{x}} \mathrm{O}$ <br> Gain setting Op Amp at 20 dB , non inverting, note $3,0^{\circ} \mathrm{C} \leqslant T_{A} \leqslant+70^{\circ} \mathrm{C}$ | $\mathrm{NC}^{2}{ }^{2}$ | - | 3 | 6 | dBrncO |
| Temperature coefficient of 1 kHz gain | $\mathrm{GA}^{\text {¢ }}$ T | - | 0.0004 | - | $\mathrm{dB} /{ }^{\circ} \mathrm{C}$ |
| Supply voltage coefficient of 1 kHz gain | $G A_{x} S$ | - | 0.01 | - | dB/V |
| Crosstalk, receive to transmit $20 \log \frac{\mathrm{VF}}{\mathrm{x}} \mathrm{O}$ Receive filter output $=2.2 \mathrm{Vrms}$, $\mathrm{VF}_{\mathrm{x}} \mathrm{I}+=0 \mathrm{Vrms}, \mathrm{f}=0.2 \mathrm{kHz}$ to 3.4 kHz , measure $\mathrm{VF}_{\mathrm{x}} \mathrm{O}$ | ${ }^{\text {CT }}$ RX | - | - | -70 | dB |
| Gaintracking relative to $\mathrm{GA}_{\mathrm{x}}$ Output level $=+3 \mathrm{dBm0}$ +2 dBmO to -40 dBmO <br> -40 dBmo to -55 dBmo | GR $\mathrm{X}^{\text {L }}$ | $\begin{gathered} -0.1 \\ -0.05 \\ -0.1 \end{gathered}$ | - | $\begin{gathered} 0.1 \\ 0.05 \\ 0.1 \end{gathered}$ | dB |

AC ELECTRICAL CHARACTERISTICS (Continued)
$T_{A}=+25^{\circ} \mathrm{C}$. All parameters are specified for a signal level of 0 dBm 0 at 1 kHz . The $0 \mathrm{dBm0}$ level is assumed to be 1.54 Vrms measured at the output of the transmit or receive filter. (Unless otherwise specified).
RECEIVE FILTER (Unless otherwise noted, the receive filter is preceded by a $\sin x / x$ filter within an input signal level of 1.54 Vrms$)$.

| Characteristic |  | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Input leakage current, $\mathrm{VF}_{\mathrm{R}} \mathrm{l}\left(-3.2 \mathrm{~V} \leqq \mathrm{~V}_{1 \mathrm{~N}} \leqq 3.2 \mathrm{~V}\right)$ |  | $\mathrm{IB}_{\mathrm{R}}$ | -100 | - | 100 | nA |
| Input resistance, $V F_{R}$ I |  | R1R | 10 | - | - | $\mathrm{M} \Omega$ |
| Output resistance, $\mathrm{VF}_{\mathrm{R}} \mathrm{O}$ |  | $\mathrm{RO}_{\mathrm{R}}$ | - | 1 | 3 | $\Omega$ |
| Load capacitance, $\mathrm{VF}_{\mathrm{R}} \mathrm{O}$ |  | $\mathrm{CL}_{\mathrm{R}}$ | - | - | 100 | pF |
| Load resistance, $\mathrm{VF}_{\mathrm{R}} \mathrm{O}$ |  | RLR | 10 | - | - | k $\Omega$ |
| Power supply rejection of $\mathrm{V}_{\mathrm{CC}}$ or $\mathrm{V}_{\mathrm{BB}}\left(\mathrm{VF}_{\mathrm{R}} \mathrm{O}\right.$ $\mathrm{VF}_{\mathrm{R}} \mathrm{l}$ connected to GNDA, $\mathrm{f}=1 \mathrm{kHz}$ ) |  | PSRR3 | 35 | - | - | dB |
| Output DC offset, $\mathrm{VF}_{\mathrm{R}} \mathrm{O}$ (VF $\mathrm{R}_{\mathrm{R}}$ I connected to GNDA) |  | $\mathrm{VOS}_{\mathrm{R}} \mathrm{O}$ | -200 | - | $+200$ | mV |
| Absolute gain ( $\mathrm{f}=1 \mathrm{kHz}$ ) | $\begin{aligned} & \text { ETC5040A } \\ & \text { ETC5040 } \end{aligned}$ | GAR | $\begin{gathered} -0.1 \\ -0.125 \end{gathered}$ | $\begin{aligned} & 0 \\ & 0 \end{aligned}$ | $\begin{gathered} 0.1 \\ 0.125 \end{gathered}$ | dB |
| Gain relative to gain at 1 kHz below 300 Hz 300 Hz to 3.0 kHz <br> 3.3 kHz <br> 3.4 kHz <br> 4.0 kHz <br> 4.6 kHz and above | $\begin{aligned} & \text { ETC5040A } \\ & \text { ETC5040A } \end{aligned}$ | GRR | $\begin{aligned} & =0.125 \\ & -0.35 \\ & -0.70 \end{aligned}$ | $\begin{aligned} & - \\ & - \\ & - \\ & - \end{aligned}$ | 0.125 0.125 0.03 -0.1 -14 -32 | dB |
| Absolute delay at 1 kHz |  | $\mathrm{DAR}_{R}$ | - | - | 100 | $\mu \mathrm{s}$ |
| Differential envelope delay 1 kHz to 2.6 kHz |  | $\mathrm{DD}_{\mathrm{R}}$ | - | - | 100 | $\mu \mathrm{s}$ |
| Single frequency distortion products ( $\mathrm{f}=1 \mathrm{kHz}$ ) |  | $\mathrm{DPR}^{1}$ | - | - | -48 | dB |
| Distortion at maximum signal level 2.2 Vrms input to $\sin \mathrm{x} / \mathrm{x}$ filter, $\mathrm{f}=1 \mathrm{kHz}, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ |  | $\mathrm{DP}_{\mathrm{R}} 2$ | - | - | -45 | dB |
| Total C-message noise at $\mathrm{VF}_{\mathrm{R}} \mathrm{O}$ |  | $N C_{R}$ | - | 3 | 5 | dBrnc0 |
| Temperature coefficient of 1 kHz gain |  | $\mathrm{GA}_{\mathrm{R}^{\top}}$ | - | 0.0004 | - | $\mathrm{dB} /{ }^{\circ} \mathrm{C}$ |
| Supply voltage coefficient of 1 kHz gain |  | GARS | - | 0.01 | - | dB/V |
| Crosstalk, transmit to receive $20 \log \frac{\mathrm{VF}_{\mathrm{R}} \mathrm{O}}{}$ (Transmit filter output $=2.2 \mathrm{Vrms}$, $V F_{R^{\prime}}=0 \mathrm{Vrms}, \mathrm{f}=0.3 \mathrm{kHz}$ to 3.4 kHz , measure $V F_{R} \mathrm{O}$ ) |  | CTXR | - | -80 | -70 | dB |
| Gaintraking relative to $\mathrm{GA}_{R}$ <br> Output level $=3 \mathrm{dBm0}$ <br> $+2 \mathrm{dBm0}$ to $-40 \mathrm{dBm0}$ <br> $-40 \mathrm{dBm0}$ to $55 \mathrm{dBm0}$ |  | GRRL | $\begin{gathered} -0.1 \\ -0.05 \\ -0.1 \end{gathered}$ | - | $\begin{gathered} 0.1 \\ 0.05 \\ 0.1 \end{gathered}$ | dB |

## AC ELECTRICAL CHARACTERISTICS (Continued)

RECEIVE OUTPUT POWER AMPLIFIER

| Characteristic | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Input leakage current, PWRI ( $-3.2 \mathrm{~V} \leqq \mathrm{~V}_{\text {IN }} \leqq 3.2 \mathrm{~V}$ ) | IBP | 0.1 | - | 3 | $\mu \mathrm{A}$ |
| Input resistance, PWRI | RIP | 10 | - | - | $\mathrm{M} \Omega$ |
| Output resistance, PWRO+, PWRO - (amplifiers active) | ROP1 | - | 1 | - | $\Omega$ |
| Load capacitance, PWRO+, PWRO- | CLP | - | - | 500 | pF |
| Gain, PWRI to PWRO + ( $\mathrm{R}_{\mathrm{L}}=600 \Omega$ connected between ) | GAP + | - | 1 | - | V/V |
| Gain, PWRI to PWROPWRO + and PWRO -, input, level $=0 \mathrm{dBmO}$ (Note 4) | GAP- | - | -1 | - | V/V |
| Gaintraking relative to OdBmO output level $V=2.05 \mathrm{Vrms}, R_{\mathrm{L}}=600 \Omega$ (Notes 4, 5) $V=1.75 \mathrm{Vrms}, R_{\mathrm{L}}=300 \Omega$ (Notes 4, 5) | GRPL | $\begin{aligned} & -0.1 \\ & -0.1 \end{aligned}$ | - | $\begin{aligned} & 0.1 \\ & 0.1 \end{aligned}$ | dB |
| Signal/distortion <br> $V=2.05 \mathrm{Vrms}, R_{\mathrm{L}}=600 \Omega$ (Notes 4, 5) <br> $V=1.75 \mathrm{Vrms}, R_{\mathrm{L}}=300 \Omega$ (Notes 4, 5) | S/Dp | - | - | $\begin{aligned} & -45 \\ & -45 \end{aligned}$ | dB |
| Output DC offset, PWRO+, PWRO- ( PWRI connected to GNDA) | VOSP | -50 | - | 50 | mV |
| Power supply rejection of $\mathrm{V}_{\mathrm{CC}}$ or $\mathrm{V}_{\mathrm{BB}}$ (PWRI connected to GNDA) | PSRR5 | 45 | - | - | dB |

Note 1. Maximum power consumption depend on the load impedance connected to the power amplifier. The specification listed assumes 0 dBm is delivered to $600 \Omega$ connected from PWRO+ PWRO

Note 2. Transmit filter input op amp set to the non inverting unity gain mode, with $V F_{X} I^{+}=1.1 \mathrm{Vrms}$, unless otherwise noted
Note 3. The 0 dBmO level for the filter is assumed to be 1.54 Vrms measured at the output of the XMT or RCV filter
Note 4. The 0 dBmO level for the power amplifiers is load dependent. For $R_{L}=-600 \Omega$ to GNDA, the $0 \mathrm{dBm0}$ level is 1.43 Vrms measured at the amplifier output. For $R_{L}=300 \Omega$ the $0 \mathrm{dBm0}$ level is 1.22 Vrms .

Note 5. $V F_{R} O$ connected to PWRI, input signal applied to $V F_{R}{ }^{1}$

## TYPICAL PERFORMANCE CHARACTERISTICS





Note 1 : Transmit voltage gain $=\frac{R 1+R 2}{R 2} \times \sqrt{2}$ (The filter itself introduces a 3 dB gain) $(R 1+R 2 \geqq 10 \mathrm{k} \Omega)$
Note 2 : Receive gain $=\frac{R 4}{R 3+R 4}$

$$
(R 3+R 4 \geqq 10 \mathrm{k} \Omega)
$$

Note 3 : In the configuration shown, the receive filter power amplifiers will drive a $600 \Omega \mathrm{~T}$ to R termination to a signal level of 8.5 dBm . An alternative arrangement using a transformer winding ratio equivalent to 1.414 .1 and $300 \Omega$ resistor Rs, will provide a maximum signal level of 10 dBm across $600 \Omega$ termination impedance.

## FUNCTIONAL DESCRIPTION

The ETC 5040/ETC 5040A monolithic filter contains four main sections; Transmit Filter, Receive Filter, Receive Filter Power Amplifier, and Frequency Divider/Select Logic (figure 1). A brief description of the circuit operation for each section is provided below.

## Transmit Filter

The input stage of the transmit filter is a CMOS operational amplifier which provides an input resistance greater than $10 \mathrm{M} \Omega$, a voltage gain of greater than 10.000 , low power consumption (less than 3 mW ), high power supply rejection, and is capable of driving a $10 \mathrm{k} \Omega$ load parallel with up to 25 pF . The inputs and output of the amplifier are accessible for added flexibility. Noninverting mode, inverting mode, or differential amplifier mode operation can be implemented with external resistors. It can also be connected to provide a gain of up to 20 dB without degrading the overall filter performance.
The input stage is followed by a prefilter which is a twopole RC active low pass filter designed to attenuate high frequency noise before the input signal enters the switched-capacitor high pass and low pass filters.
A high pass filter is provided to reject 200 Hz or lower noise which may exist in the signal path. The low pass portion of the switched-capacitor filter provides stopband attenuation which exceeds the D3 and D4 specifications as well as the CCITT G712 recommendations.
The output of the transmit filter, the postfilter, is also a two-pole RC active low pass filter which attenuates clock frequency noise by at least 40 dB . The output of the transmit filter is capable of driving a $\pm 3.2 \mathrm{~V}$ peak to peak signal into a $10 \mathrm{k} \Omega$ load in parallel with up to 25 pF .

## Receive filter

The input stage of the receive filter is a prefilter which is similar to the transmit prefilter. The prefilter attenuates high frequency noise that may be present on the receive input signal. A switched capacitor low pass filter follows the prefilter to provide the necessary passband flatness, stopband rejection and $\sin x / x$ gain correction. $A$ postfilter which is similar to the transmit postfilter follows the low pass stage. It attenuates clock frequency noise and provides a low output impedance capable of directly driving an electronic subscriber-line-interface circuit.

## Receive filter power amplifiers

Two power amplifiers are also provided to interface to transformer coupled line circuits. These two amplifiers are driven by the output of the receive postfilter through gain setting reoistors, R3, R4 (figure 2). The power amplifiers can be deactivated, when not required, by connecting the power amplifier input (pin 5) to the negative power supply $V_{B B}$. This reduces the total filter power consumption by approximately $10 \mathrm{~mW}-20 \mathrm{~mW}$ depending on output signal amplitude.

## Power down control

A power down mode is also provided. A logic 1 power down command applied on the PDN pin (pin 13) will reduce the total filter power consumption to less than 1 mW and turn the power amplifier outputs into high impedance state.

## Frequency divider and select logic circuit

This circuit divides the external clock frequency down to the switching frequency of the low pass switched capacitor filters. The divider also contains a TTL-CMOS interface circuit which converts the external TTL clock level to the CMOS logic level required for the divider logic. This interface circuit can also be directly driven by CMOS logic.

A frequency select circuit is provided to allow the filter to operate with $2.048 \mathrm{MHz}, 1.544 \mathrm{MHz}$ or 1.536 MHz clock frequen-cies. By connecting the frequency select pin CLKO (pin 14) to VCC, a 2.048 MHz clock input frequency is selected. Digital ground selects 1.544 MHz and $V_{B B}$ selects 1.536 MHz .

## APPLICATIONS INFORMATION

## Gain adjust

Figure 2 shows the signal path interconnections between the ETC5040/ETC5040A and single-channel CODEC. The transmit RC coupling components have been chosen both for minimum passband droop and to present the correct impedance to the CODEC during sampling.
Optimum noise and distortion performance will be obtained from the ETC5040/ETC5040A filter when operated with system peak overload voltages of $\pm 2.5 \mathrm{~V}$ to $\pm 3.2 \mathrm{~V}$ at $\mathrm{VF}_{\mathrm{X}} \mathrm{O}$ and $V \mathrm{FRO}_{\mathrm{R}} \mathrm{O}$. When interfacing to a PCM CODEC with a peak overload voltage outside this range, further gain or attenuation may be required.
For example, the ETC5040/ETC5040A filter can be used with CODEC which has a 5.5 V peak overload voltage. A gain stage following the transmit filter output and an attenuation stage following the CODEC output are required.

## Board layout

Care must be taken in PCB layout to minimize power supply and ground noise. Analog ground (GNDA) of each filter should be connected to digital ground (GNDD) at a single point, which should be bypassed to both power supplies.

Further power supply decoupling adjacent to each filter and CODEC is recommended. Ground loops should be avoided, both between the GNDA traces of adjacent filters and CODECs.


J SUFFIX
CERDIP PACKAGE


This kit of two circuits is designed to ensure the BORSHT functions of the central office line card.

- Battery:
- Normal and reverse mode.
- Power down mode.
- Power denial.
- Overvoltage:
- Voltage and current limitation.
- Ringing:
— Ringing is externally injected.
- Ring trip is internally detected.
- Signaling:
- Off-Hook detection.
- Ground key detection.
- Dialing detection.
- Hybrid:
-2 to 4-wire conversion.
- Test:
- External.
- Complementary functions:
- Power saving.
- Tax metering signal sending.
- Automatic reset at power-up.




## FUNCTIONAL DESCRIPTION

## - Battery:

- Programmable current limit.
- Apparent battery independent of actual battery.
- Programmable feeding resistor (ext. comp.).
- Max. battery voltage is 72 V .
- Power saving possibilities.
- In power down mode, power dissipation is 70 mW ( $\mathrm{V}_{\mathrm{BAT}}=48 \mathrm{~V}$ ).
- In power denial, line feeding disabled. Line is in high impedance position.
- Overvoltage: power dissipation is maintained inside S.O.A. of output devices. Thermal warning.
- Ringing:
- Large AC and DC voltages allowed.
- Perturbation free detection system.
- Hybrid:
- Synthesized impedance externally programmable (complex impedance possible).
- Balance impedance externally programmable (complex impedance is possible).
- Complementary functions:
- Power saving by comparison of battery voltage and line voltage and connection of a reduced voltage battery.


## EXTERNAL COMPONENTS

(See block diagram)

| Name | Function | Typical value |
| :---: | :---: | :---: |
| r | Protection CTP resistor | $\geqslant 30 \Omega$ |
| $\mathrm{C}_{\mathrm{f}}$ | Battery voltage filtering capacitor | $470 \mathrm{nF} / 100 \mathrm{~V}$ |
| Rf | Feeding bridge programming resistor, must be equal to: (total desired value - 2 r ) $\times 2.5$ | $1 \mathrm{~K} \Omega$ |
| CAC | A.C. coupling capacitor | $47 \mu \mathrm{~F} / 10 \mathrm{~V}$ |
| $\mathrm{CR}_{\text {R }}$ | Ring trip capacitor ( 50 Hz ring freq.) | $220 \mathrm{nF} / 10 \mathrm{~V} / \mathrm{low}$ leakage |
| $\mathrm{R}_{\text {ref }}$ | Reference resistor | $16 \mathrm{~K} \Omega 1$ \% |
| $\mathbf{Z r}_{r}$ | Compensation of CTP resistor effect on gain and impedance, must be equal to : $50 \times 2 r$ | $3 \mathrm{~K} \Omega(\mathrm{r}=30 \Omega)$ |
| $Z_{\text {AC }}$ |  NB : can be complex | $27 \mathrm{~K} \Omega(\mathrm{Z}=600 \Omega)$ |
| $\mathrm{Z}_{T}$ | $K \times$ Desired impedance value | $60 \mathrm{~K} \Omega(\mathrm{Z}=600 \Omega)$ |
| $\mathbf{Z}_{\mathbf{B}}$ | $\mathrm{K} \times$ Desired balance impedance val: | $60 \mathrm{~K} \Omega\left(\mathrm{Z}_{\mathrm{Bal}}=600 \Omega\right)$ |
|  | NB : can be complex |  |
| $\mathrm{C}_{\text {BW }}$ <br> C'BW | Bandwith capacitor, must be such that : $C_{B W} \times\left(Z_{r}+Z_{A C}\right)=8 \mu s$ Compensation of bandwith cap. for transhybrid rejection $\mathrm{C}^{\prime} \mathrm{BM} \times \mathrm{Z}_{\mathrm{T}}=\mathbf{8} \mu \mathrm{s}$ | $\begin{aligned} & 270 \mathrm{pF} / 10 \mathrm{~V} \\ & 120 \mathrm{pF} / 10 \mathrm{~V} \end{aligned}$ |

## Ring trip network



$$
\begin{aligned}
& R_{1}=R_{2}=R_{3}=R_{4} \text { relative precision } \pm 0.5 \% . \\
& R_{1}=500 K \text { absolute precision } \pm 5 \% . \\
& R_{5}=R_{6}=200 \Omega / 2 W \pm 5 \% .
\end{aligned}
$$

## LOGIC INTERFACE

Input and output structures are serial register type.
Data input
Two 8-bit words can be written in the SLIC.

| B7 | B6 | B5 | B4 | B3 | B2 | B1 | 80 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Val | Data | Data | Data | Data | Data | Data | Regist <br> Select |

For BO: " 0 "
B1: Power down
B2: Special DC characteristics
B3: Real battery voltage
B4: I Limit $1(30 \mathrm{~mA})$ Remark: Power denial mode if B1. $\overline{B 4} . \overline{B 5} . \overline{B 6}=" 1 "$
B5: I Limit $2(20 \mathrm{~mA})$
B6: I Limit 3 ( 12 mA )
B7: Validation

For B0: "1"
B1: General purpose
B2: Analog input/output "0" = Input mode
B3: TTX
B4: Reverse battery
B5: Ringing
B6: Not used
B7: Validation

## Data output

One 12-bit word can be read in the SLIC.

| B11 | B10 | B9 | B8 | B7 | B6 | B5 | B4 | B3 | B2 | B1 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Val | Data <br> Input | Data <br> Input | Data <br> Input | Data <br> Input | Data <br> Input | Data <br> Input | Regist <br> Select | TW | GK | CRB |

Last loaded word (for checking).

NOTE: - HS is always present on Data bus even without clock pulse

- At first clock rising edge HS can be read a second time.

HS: Hook Status
CRB: Comparison Result Bit between V BAT and V LINE
GK: Ground Key
TW: Thermal Warning
The data are latched in the SLIC when B7 (data input) = " 1 " (Validation) and $\overline{\mathrm{CS}}=" 1$ "

The data are stored in the 6 first registers if $\mathrm{BO}=$ " 1 " and in the 6 last registers if $B O=$ " 0 "

The data are written in the shift register at each clock rise edge when $\overline{\mathbf{C S}}=\mathbf{0}$ and $\overline{\mathbf{R}} / \mathbf{W}=1$
The data are read at each clock rise edge when $\overline{\mathrm{CS}}=0$ and $\overline{\mathbf{R}} / \mathbf{W}=\mathbf{0}$
The first bit $(B O=H S)$ can be read without clock when $\overline{\mathbf{C S}}=\mathbf{0}$

## MAXIMUM RATINC8

| Rating | Symbol | Value | Unit |
| :---: | :---: | :---: | :---: |
| Power supply <br> Battery voltage <br> Supply voltage <br> Voltage drop between analog ground (AG) and battery ground (BG) (For $\mathrm{V}_{\mathrm{BAT}} \geqslant 30 \mathrm{~V}$ ) Voltage drop between analog ground (AG) and digital ground (DG) Power supply rejection ratio (speech band) <br> with: 0.2 V voltage ripple on $\mathrm{V}_{\mathrm{CC}} / \mathrm{V}_{\mathrm{EE}}$ 0.6 V voltage ripple on $\mathrm{V}_{\text {BAT }}$ | $\begin{aligned} & V_{B A T} \\ & V_{C C} \\ & V_{E E} \end{aligned}$ | $\begin{gathered} -20 \text { to }-72 \\ +4.5 \text { to }+5.5 \\ -4.5 \text { to }-5.5 \\ -2 \text { to }+2 \\ \\ -1 \text { to }+1 \\ 40 \end{gathered}$ | $\begin{aligned} & \mathbf{v} \\ & \mathbf{v} \\ & \mathbf{v} \\ & \mathbf{v} \\ & \mathbf{v} \\ & \mathrm{dB} \end{aligned}$ |
| Line <br> Line current (I Longituvinal + <br> I Transversal) <br> Line voltage |  | $\begin{gathered} 120 \text { max } \\ \left\|V_{\text {BAT }}\right\|-13 \end{gathered}$ | $\stackrel{m A}{V}$ |
| Power dissipation, in power down mode (line current $=0$ ) |  | 70 | mW |
| Overvoltage protection Voltage on Tip or Ring during overvoltage <br> All other inputs/outputs are protected by diode clamping to supply rails |  | TBD |  |
| Temperature <br> Operating temperature range Storage temperature range Junction (thermal warning sets SLIC in power denial mode automatically) Thermal resistance: junction to ambient (case $=$ SIL 15: junction to case | T oper T stg | $\begin{gathered} 0 \text { to }+70 \\ -55 \text { to }+150 \\ 150 \\ 40 \\ 3 \\ \hline \end{gathered}$ | $\begin{gathered} { }^{\circ}{ }^{\circ} \mathrm{C} \\ \\ { }^{\circ} \mathrm{C} \\ 0^{\circ} \mathrm{C} / \mathrm{W} \\ 0^{\circ} \mathrm{W} / \mathrm{W} \end{gathered}$ |

ELECTRICAL OPERATING CHARACTERISTICS Unless otherwise specified
$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{BAT}}=-30$ to $-\mathbf{7 2} \mathrm{V}, \mathrm{V}_{\mathrm{C}}=+5 \mathrm{~V} \pm 5 \%, \mathrm{~V}_{\mathrm{EE}}=-5 \mathrm{~V} \pm 5 \%$
Transversal line current: $I_{T}=30 \mathrm{~mA} 0$ )
Longitudinal line current: $I_{L}=0$

| Characteristic | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Line feeding characteristics |  |  |  |  |  |
| Line voltage (see DC curve, $\mathrm{T}^{\circ} \stackrel{1}{=}$ limit ) <br> Line current (see DC curve) <br> Loop current at constant current foed <br> (Iprog programmed by steps thru the bus) <br> Line voltage at constant voltage feed <br> Feeding bridge resistor (set by ext. comp.) <br> Loop current in power denial mode <br> Loop current matching in normal/reverse battery mode | $L_{\text {Limit }}$ | $\begin{gathered} 0 \\ 0 \\ -5 \% \\ -\frac{1}{60} \\ -1 \% \end{gathered}$ | $\left\|\begin{array}{c} - \\ \cdot \text { I prog }^{\prime} \\ \left.\mathrm{M}_{\text {BAT }}\right\|^{-13} \\ = \\ = \end{array}\right\|$ | $\begin{gathered} \left\|V_{\mathrm{BAT}}\right\|^{-13} \\ \mathrm{l}_{\text {limit }} \\ +5 \% \\ 800 \\ 1 \% \end{gathered}$ | $\begin{gathered} \mathrm{V} \\ \mathrm{~mA} \\ \\ \mathrm{~mA} \\ \mathrm{~V} \\ \Omega \\ \mathrm{~mA} \end{gathered}$ |

Signaling

| Off-hook detection threshold (Power down or power up) <br> On hook detection threshold (Power down or power up) <br> Off hook/on hook hysteresis <br> Dialing rate <br> Dialing distortion <br> Off-hook response time (IDC $=\mathbf{2 0} \mathbf{m A}$; power down) <br> Ground key detection threshold <br> Ground key detection response time (lLONG DC $=\mathbf{2 0} \mathrm{mA}$ ) <br> Ring trip detection threshold <br> Ringing frequency <br> Ring trip delay ( ${ }^{D C}=15 \mathrm{~mA}$, Ring frequency $=F_{R}$ ) | $\begin{gathered} 7 \\ 4 \\ - \\ - \\ - \\ 10 \\ \hline 5 \\ 16 \end{gathered}$ | 3 | $\begin{gathered} 10 \\ 7 \\ \hline 22 \\ 3 \\ 70 \\ 20 \\ 250 \\ 10 \\ 70 \\ 4 / F_{R} \\ \hline \end{gathered}$ | mA <br> mA <br> mA <br> pulse/s <br> ms <br> ms <br> mA <br> ms <br> mA <br> Hz <br> s |
| :---: | :---: | :---: | :---: | :---: |
| Teletaxe sending |  |  |  |  |
| Line level ( $\mathrm{F}<18 \mathrm{KHz}, \mathrm{RL}=200 \Omega$ ) Gain | $\begin{gathered} 2.2 \\ 7 \end{gathered}$ | $\begin{gathered} 2.5 \\ 8 \end{gathered}$ | 9 | Vrms |

AC characteristics (without TTX signal)

| - 2 Wire port <br> Overioad level ( $100<\mathrm{f}<4000 \mathrm{~Hz}$ ) <br> Return loss ( $300<$ f $<\mathbf{3 4 0 0 ~ H z}$ ) <br> Longitudinal impedance (on/off - hook - $r=$ protection $P$ TC) <br> Longitudinal balance $\begin{aligned} & 100<\mathrm{f}<3400 \mathrm{~Hz} \\ & 100<\mathrm{f}<3400 \mathrm{~Hz} \text { on - hook } \end{aligned}$ <br> Longitudinal signal generation ( $100<\mathrm{f}<\mathbf{3 4 0 0} \mathbf{~ H z}$ ) <br> Longitudinal handling capability (on/off hook) <br> - 4 Wire port <br> Overload level RX/TX <br> TX output offset voltage <br> RX input offset voltage <br> TX output impedance <br> RX input impedance <br> Insertion loss RX to line, line to TX <br> ( $f=820 \mathrm{~Hz}, V_{T X} / R X=0 \mathrm{dBm}$ ) <br> Frequency response ( $300<\mathrm{f}<3400 \mathrm{~Hz}$ ) <br> Gain linearity <br> Transhybrid loss $\begin{array}{r} \mathrm{V}_{\mathrm{TX} / \mathrm{RX}}:+3 \text { to }-40 \mathrm{dBm} \\ -40 \text { to }-50 \mathrm{dBm} \\ -50 \text { to }-55 \mathrm{dBm} \end{array}$ <br> (with theoretical ext. comp. values level 0 dBm ) <br> Harmonic distortion RX/TX <br> ( $0 \mathrm{dBm}, \mathrm{f}=820 \mathrm{~Hz}$ ) <br> Noise (VTX/VLINE) <br> PSRR (F = 300 to 3400 Hz ) | $\begin{gathered} 6.27 \\ 20 \\ \mathrm{r}-10 \\ 52 \\ 30 \\ 30 \\ 52 \\ 3.17 \\ - \\ - \\ -1 \\ -0.15 \\ -0.1 \\ -0.05 \\ -0.1 \\ -0.2 \\ 30 \\ -50 \\ -75 \\ \\ -40 \end{gathered}$ | 60 <br> 40 <br> 60 <br> 35 <br> - <br> - <br> - | $\begin{gathered} \bar{Z} \\ r+10 \\ \bar{Z} \\ - \\ - \\ 100 \\ 50 \\ 10 \\ +\overline{0.15} \\ +0.1 \\ +0.05 \\ +0.1 \\ +0.2 \end{gathered}$ | dBm dB $\Omega /$ wire dB dB dB $\mathrm{mArms} /$ wire dBm mV mV $\Omega$ $\mathrm{M} \Omega$ dB dB dB dB dB dB dB dBmp dB |
| :---: | :---: | :---: | :---: | :---: |
| Relay driver |  |  |  |  |
| Sinking current <br> Leakage current <br> Voltage drop (switch on) <br> Breakdown voltage | - | 80 | 200 100 1 | mA $\sim$ $V$ $V$ |
| Digital interface |  |  |  |  |
| Clock frequency | - | 128 | 150 | KHz |




## PCM LINE TRANSCEIVER

The EF 7332 provides the interface between a 2.048 or 1.544 Mbits/s PCM trunk and the switching equipment. The receiving side amplifies and reshapes the bipolar signals from a receive transformer and extracts from the signals the distant clock Hd . On the transmitting side it calibrates pulses in terms of duration and amplitude by means of transistor circuits directly coupled to the primary winding of a transmit transformer.

- NMOS technology.
- Operates from +5 V supply.
- Digital technology throughout.
- Extracts distant clock transmitted by a PCM trunk.
- Can handle peak to peak jitter amplitude up to 0.25 bit for an 8-bit period.
- Integrated transmit and receive amplifiers.
- TTL-compatible input/ output.



## NMOS

PCM LINE TRANSCEIVER

CASE CB-79


P SUFFIX PLASTIC PACKAGE

C SUFFIX
CERAMIC PACKAGE

PIN ASSIGNMENT


## PIN DESCRIPTION

Power supply

| Name | Type | No | Function |  | Description |
| :---: | :---: | :---: | :---: | :--- | :--- |
| VSS | S | 8 | Supply | Ground |  |
| VDD | S | 16 |  | $+5 \mathrm{~V} \pm 5 \%$ |  |

Receive

| $t \mathrm{~b} 1$ | 1 | 5 | - | 16384 kHz or 15352 kHz clock (minimum high and low duration: 20 ns ) <br> Synchronises outputs $\mathrm{JE}^{+}$JE- and Hd . |
| :---: | :---: | :---: | :---: | :---: |
| HDB 3+ | 1 | 15 | Data | Synchronises outputs $\mathrm{JE}^{+}$, $\mathrm{JE}^{-}$and Hd . <br> Bipolar signals in HDB3 code are received from the receive trans- |
| HDB 3- | 1 | 14 | data | former. The amplitude of these signals is between -5 V and +5 V. Each positive pulse on HDB3+ (HDB3-) resynchronises the circuit clock and is reconstitutedin calibrated form on output $\mathrm{JE}^{+}$ (JE-). Negative pulses have no effect on this circuit as the inputs are protected. |
| JE+ | 0 | 2 | Data | Received HDB3 signals are resynchronised with Hd and cali- |
| JE- | 0 | 4 | output | brated in terms of amplitude (TTL LS compatible levels). |
| Hd | 0 | 9 | (I/C trunk) Distant clock output | The distant clock is recovered from the signal on HDB3+, HBD3-. The nominal frequency is 2048 kHz or 1544 kHz in the absence of jitter. |

Transmit

| HT | 1 | 7 | Clock <br> JS+ <br> JS- | 1 |
| :--- | :--- | :---: | :---: | :--- | | 11 |
| :--- |
| Data |
| input |
| JT+ |

## Receive path

The PCM Line Transceiver receives directly from the receive transformer on inputs HDB3+ and HDB3data in HDB3 code. It synchronises this data by means of the clock on input t61 and converts it to voltage pulses of calibrated duration on outputs JE + and JE-. To be recognised correctly by this circuit the received data must satisfy minimum and maximum duration conditions (Cf. page 4).

Distant clock Hd is provided by a counter which divides by 8 the frequency of the clock t61. This counter is resynchronised with the data of the PCM trunk on each positive-going edge at HDB3+ or HDB3-. The period 0.25 eb of Hd may vary by within a period of 8 eb without degradation of the phase relationships between JE+ JE- and Hd (Cf. receive timing diagram No 1). If the variation occurs in an interval exceeding 4 eb .but less than 8 eb the
phase relationships between JE-, JE- and Hd are modified (See receive timing diagrams 2 and 3 ).

In all cases outputs $\mathrm{JE}+$ and JE - remain stable on either side of the falling edge of Hd so as to be sampled correctly by the EF7333.

## Transmit path

The signals JS+ and JS- to transmit are sampled on the falling edge of clock signal $H 1$ and calibrated by the duration for which this signal is high.

Open drain outputs JT+ and JT- drive the primary windings of the transmit transformer directly. They are protected against overcurrents occurring should the secondary windings of this transformer be shortcircuited, in which case the primary behaves as a very low resistance connecting the output to supply rail VDD.

## 1 - EXTERNAL SIGNALS WITH JITTER < 0.25 BIT WITHIN 8-BIT PERIOD



2 - EXTERNALSIGNALS WITH HDB3 ${ }^{+}$AND HDB3 $^{-}$SIGNALPERIOD $6 \times{ }^{\text {t }}$

$C^{t}=$ CONSTANT


## TRANSMIT


$C_{t}=$ CONSTANT


## TRANSMIT PATH

## Pulse limiting curves for 2048 kbit/s CEPT PCM trunk.

The limiting curves below are for a resistive load of $120 \Omega$ connected across the secondary winding of the transmit transformer.


## TYPICAL APPLICATION

## USING EF 7333 AND EF 7332 IN A 2048 Khz PCM LINE FOR DATA TRANSMISSION/RECEPTION AND FRAME MONITORING



T 61 : 16384 Khz CLOCK
RX $T$ : LINE RECEIVE TRANSFORMER
TX $T$ : LINE TRANSMIT TRANSFORMER
$\overline{H L}: \quad$ LOCAL 2048 Khz CLOCK

NOTE : EF 7332 LAY OUT CONSIDERATIONS: FOR CORRECT OPERATION OF TRANSMISSION DRIVERS A 100 nF DECOUPLING CAPACITOR MUST BE CONNECTED TO VDD AND LOCATED AS CLOSE AS PRACTICAL

## ABSOLUTE MAXIMUM RATINGS

| Rating | Symbol | Value | Unit |
| :--- | :---: | :---: | :---: |
| Supply voltage | $\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\mathrm{SS}}$ | $-0.3 \mathrm{~V} \geqslant \mathrm{~V}_{\mathrm{DD}}$ <br> $-\mathrm{V}_{\mathrm{SS}} \geqslant 7 \mathrm{~V}$ | V |
| Input voltage range <br> (except inputs HDB3 + <br> and HBD3-) | $\mathrm{V}_{\mathrm{E}}$ | $\mathrm{V}_{\mathrm{SS}}-0.3 \mathrm{~V} \geqslant \mathrm{VI}_{\mathrm{I}} \geqslant$ <br> $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ | V |
| Maximum power | P | $\mathrm{P}_{\text {max }}=250 \mathrm{~mW}$ <br> in $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ range | mW |
| Storage temperature <br> range | $\mathrm{T}_{\text {Stg }}$ | $-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ | ${ }^{\circ} \mathrm{C}$ |

STATIC ELECTRICAL CHARACTERISTICS - TYPICAL VALUES ET $+\mathbf{2 5}^{\circ} \mathbf{C}$
Ambient temperature range: $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$.

| Characteristic | Symbol | Min | Typ | Max | Unit |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Positive power supply | $\mathrm{V}_{\mathrm{DD}}$ | +4.75 | +5 | +5.25 | V |
| Supply current | $\mathrm{I}_{\mathrm{DD}}$ | +4.75 | 20 | 30 | mA |
| Stray capacitance between one input and ground <br> (outputs loaded with $\mathrm{C}_{\mathrm{L}}=\mathbf{2 5 ~ p F}$ ) | - | - | 5 | 10 | pF |

## Inputs

| Voltage at input $\mathrm{HDB}^{+} / \mathrm{HDB3}^{-}$ when low when high | - | $\begin{array}{r} -5 \\ 2.2 \end{array}$ | - | 0.6 5 | V |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Resistance at input $\mathrm{HDB3}^{+} / \mathrm{HDB3}^{-}$(inverse voltage) | - | - | 10 | - | $k \Omega$ |
| ```Voltage at input JS+/ JS-/ न1 (V)=-5 V) when low when high``` | - | $\begin{gathered} -0.3 \\ 2.2 \end{gathered}$ | - | 0.6 VDD | V V |
| Voltage at input t61 when low when high | - | $\begin{gathered} 0 \\ 2.6 \end{gathered}$ | - | $\begin{gathered} 0.6 \\ V_{D D} \\ \hline \end{gathered}$ | V |

## Output

| Voltage at output $\overline{\mathrm{Hd}} / \overline{\mathrm{Je}^{+}} / \overline{\mathrm{Je}^{-}}$ when low ( $\mathrm{I}_{\mathrm{OL}}=0.4 \mathrm{~mA}$ ) when high ( $1 \mathrm{OH}=-40 \mu \mathrm{~A}$ ) | - | $\begin{gathered} 0 \\ 2.6 \end{gathered}$ | - | $\begin{gathered} 0.4 \\ \mathrm{~V}_{\mathrm{dd}} \end{gathered}$ | V $V$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Voltage at output $\overline{\mathrm{JT}^{+}} / \mathrm{JT}^{-}$when low $\left(R_{\mathrm{L}}=175 \Omega \text { to } \mathrm{V}_{\mathrm{DD}}\right)$ | - | 250 | 450 | 750 | mV |
| Current at output $\mathrm{JT}^{+} / \sqrt[\mathrm{JT}^{-}]{ }$when high $\left(\mathrm{V}_{\mathrm{OH}}=12 \mathrm{~V} 9\right.$ <br> Current at output $\overline{\mathrm{JT}^{+}} 1 \sqrt{\mathrm{JT}}$ - (output current limited) | - | - | - | $\begin{gathered} 100 \\ 35 \end{gathered}$ | $\begin{aligned} & \mu \mathrm{A} \\ & \mathrm{~mA} \end{aligned}$ |

DYNAMIC CHARACTERISTICS
Typical values at $+25^{\circ} \mathrm{C}\left(0^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+70^{\circ} \mathrm{C}\right)$
Clocks

| Characteristic | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Clock T61 (Fig. 1) | - | - | 12352 | - | kHz |
| Duration | - | - | 16384 | 16500 | kHz |
| when low | ${ }^{\text {tpLH }}$ | 20 | - | - | nS |
| when high | ${ }_{\text {t }}$ PHL | 20 | - | - | nS |
| Clock $\overline{\mathrm{H} 1}$ (fig. 3) | - | - | 1544 | - | kHz |
|  | - | - | 2048 | 2200 | kHz |
| Fall time | tthi | - | - | 30 | nS |
| Rise time | ${ }_{\text {tTL }}$ | - | - | 30 | nS |

## Inputs

| Inputs HDB3 ${ }^{+}$/ $\mathrm{HDB3}^{-}(\mathrm{f}=12352 \mathrm{kHz}$, fig.2) <br> Min. pulse duration ( $f=16384 \mathrm{kHz}$ ) <br> Max. pulse duration ( $f=16384 \mathrm{kHz}$ ) | tPHL <br> tpLH | 81 61 | - | $\begin{gathered} 405 \\ - \\ 305 \end{gathered}$ | $\begin{aligned} & \mathrm{nS} \\ & \mathrm{nS} \\ & \mathrm{nS} \end{aligned}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Inputs JS+/ JS- (fig. 3) |  |  |  |  |  |
| Set up time | $\mathrm{t}_{\text {set-up }}$ | 20 | - | - | nS |
| Hold time | thold | 30 | - | - | nS |

## Outputs

| Outputs $\overline{\mathrm{JE}^{+}} / \overline{\mathrm{JE}^{-}}$relative to $\overline{\mathrm{Hd}}\left(\mathrm{C}_{\mathrm{L}}=25 \mathrm{pF}\right.$, fig. 4) <br> Set up time <br> Hold time <br> Fall time <br> Rise time | t Set-up <br> thold <br> ${ }^{\text {tTHL }}$ <br> t TLH | $\begin{gathered} 150 \\ 30 \\ - \\ - \end{gathered}$ | $\begin{gathered} 3 \times t \\ t \\ 15 \\ 20 \end{gathered}$ |  | $\begin{aligned} & \mathrm{nS} \\ & \mathrm{nS} \\ & \mathrm{nS} \\ & \mathrm{nS} \end{aligned}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Outputs $\overline{\mathrm{JT}^{+}} / \sqrt{\mathrm{JT}^{-}}\left(\mathrm{R}_{\mathrm{L}}=175=\right.$ to $\mathrm{V}_{\mathrm{DD}}$, Fig. 5) <br> Pulse duration ( $\mathrm{C}_{\mathrm{L}}=25 \mathrm{pF}$ ) $H_{L}=2048 \mathrm{kHz}$ | tWM | $2 \overline{219}$ | $-\overline{44}$ | $2-$ | - ${ }^{-}$ |

FIG. 1


FIG. 2


FIG. 3
$\overline{H L}$


FIG. 4
$\overline{H d}$


FIG. 5
$\overline{H L}$

$\overline{\mathrm{JT}^{+}}, \overline{\mathrm{JT}^{-}}$


## CASE CB-79



C SUFFIX
CERAMIC PACKAGE

P SUFFIX
PLASTIC PACKAGE


CLOCK EXTRACTION MODULE-CIRCUIT 73321 TERMINAL SWITCHING MODULE-CIRCUIT 7333

## 1 - CLOCK EXTRACTION MODULE (MEH) - CIRCUIT 73321

### 1.1 Circuit description

The specifications of this circuit are given in the TELECOM ICS catalog by THOMSONSEMICONDUCTEURS. This circuit provides the $2 \mathrm{Mbit} / \mathrm{s}$ - 6 dB -HDB3 interface as per international standards.
PCM junction time recovery as defined by the CCITT generally requires a damped oscillator sustained by logic 1's detected by the PCM junction.
Most of the time the oscillator consists of coils, capacitors, basic capacitors, and varicaps whose wiring diagram is not easily integrated.
The solution retained is the use of a digital integrated circuit for PCM junction transmission and reception (Fig. 1).
A $16,384 \mathrm{kHz}$ crystal oscillator delivers a square clock signal with a 61 ns period to 73321 circuit(s). The circuit accepts external clock frequencies lower than or equal to $16,384 \mathrm{kHz}$ for in line outputs smaller than or equal to $2,048 \mathrm{kbits} / \mathrm{s}$.

### 1.2 Bipolar and HDB3 conversion review

Portion A of Fig. 2 shows a series of NRZ (non return to zero) linear data to be transmitted. The logic 1 or 0 is present throughout the propagation of a bit. There is no return to zero for a logic 1 during this time.
In portion B this signal is converted to bipolar form, logic 0's remain as they are but 1 's alternately take a positive and a negative value.
In portion C and D of the figure this same signal is converted to HDB3; not more than three O's may be received in line. A fourth 0 would systematically be transmitted as a 1 whose bipolarity has been violated with respect to the last 1 transmitted but whose bipolarity is respected compared to the last violation.

Two cases are possible:

- In C of figure 2, the preceding violation not represented on the figure was positive, the first 4-bit word fill-in sequence will be:

000 V
where V is negative, the following fill-in sequence will be :
B 00 V
where $B$ is a signal element different from zero, that is equal to +1 in this case since $B$ should respect the polarity with respect to the last logic 1.

- In D of figure 2, the preceding violation, not represented on the figure was negative. In this case the first fill-in sequence will be:

B 00 V
where V is positive since the preceding violation was negative, and in order that this polarity really be a bipolarity violation, $B$ is also positive. The value of the second sequence is:

$$
\text { B } 00 \mathrm{~V}
$$

where $V$ is negative since the preceding bit $V$ was positive and $B$ is also negative and not equal to zero to ensure violation.
Then, it is verified that the sequences described are such that the in-line dc component is really equal to zero. Thus it is possible to use pulse transformers for galvanic insulation between line and terminals.


FIGURE 1 - MEH BLOCK DIAGRAM


### 1.3 Application No. 1: using circuit 73321 with free oscillator

The Quartz oscillator shown in figure 3 is of the stand-alone type, its precision is on the order of $50 \times 10-6$, and its frequency in this application is $16,834 \mathrm{kHz}$.
It delivers several t 61 signals. Gates 74LSO4 fan out is 8.
This oscillator can be constructed using HCMOS gates. The 6.8 k pull up resistors are thus suppressed. The in-line signal is a HDB3 coded signal with an attenuation of 6 dB max for a 3 V pulse delivered by a remote transmitter. Figure 6 shows the pulse for PCM CEPT junctiòn.
Transmit and receive transformers are the same type. The transformation ratio between primary winding and the two secondary windings of the receive transformer is $3: 2$. The transmit transformer is of the step-down type (Fig 4.5).
Figure 4 shows an output transistor blocking device used in the event of a short-circuit on the line.

### 1.3.1 RECEIVE SECTION

The information delivered in the form JE+ and JE— at the output of the 73321 circuit receive side (which are the HDB3 signal rectified components) have a constant phase relationship with the recovered clock signal HD. The HD clock period will be:

$$
8 t+/-2 t
$$

where $t$ is the crystal-delivered signal period ( 61 ns for our example).

### 1.3.2 IN-LINE TRANSMISSION

The phase relationship of information JS+ and JS— with local clock HL should be constant at the transmission function input. The HL positive pulse width defines line pulse width.
There is no logical relationship between circuit 73321 transmit and receive sides.
In this application, transmission and reception are not synchronized.
The delay t 1 caused at the input by the receive logic (between HDB3+ and JE + ) is equal to 3 t (if $\mathrm{t}=61 \mathrm{~ns}, \mathrm{t} 1=183 \mathrm{~ns}$ ).
The delay t 2 caused at the output by the transmit logic (between JS+ and JT+ ) is 1.5 HL (if $\mathrm{HL}=488 \mathrm{~ns}, \mathrm{t} 2=732 \mathrm{~ns})$.

### 1.4 Application No. 2: using circuit 73321 with slaved oscillator

A buffer memory is used to overcom the differences in the information bit durations caused by the transmission and circuit 73321. The information will be written at HD rate and read at the rate of the local clock from the oscillator slaved by HD rate. The buffer memory capacity only depends from the jitter characteristics and the slaved oscillator correction speed. Figure 7 gives the block diagram of such a memory associated with circuit 73321. The functions represented are:

- HDB3/BIN code conversion,
- slaved Crystal oscillator,
- frequency dividers,
- buffer memory and its write/read control.


### 1.4.1 HDB3/BIN CONVERSION

This circuit is used to convert the two HDB3 components to one NRZ signal with the same jitter as the two original components. It makes also possible code conversion of a NRZ signal before amplification in circuit 73321 transmission section for application to the line.

### 1.4.2 CRYSTAL OSCILLATOR

The crystal oscillator frequency is $16,384 \mathrm{kHz}$. It delivers a time 61 in the form of a square signal with a 61 ns period driving the internal logic of circuit 73321 and the oscillatorassociated frequency divider. A submultiple of the crystal frequency is slaved by a submultiple of the frequency received in line.



FIGURE 4 - MEH CIRCUIT BUILT-IN TRANSMIT AMPLIFIER


FIGURE 5 - MEH CIRCUIT BUILT-IN RECEIVE AMPLIFIER


FIGURE 6 - PULSE SHAPE FOR 2048 BIT/S CEPT PCM JUNCTION

### 1.4.3 FREQUENCY DIVIDER ASSOCIATED WITH THE CRYSTAL

This is a counter in which each stage divides the input signal frequency by 2 . The first 3 bits deliver time $t 1$ (at $2,048 \mathrm{kHz}$ ) corresponding to time HD whose jitter amplitude was reduced by the extreme values taken by the slaved oscillator.
The following two bits $A^{\prime}$ and $B^{\prime}$ are used to select the buffer memory reading time (see timing diagram of figure 8). The n following bit should be chosen by the user to set the crystal oscillator correction frequency. If $\mathrm{n}=6$, the oscillator frequency will be corrected every $125 \mu \mathrm{~s}$.

### 1.4.4 FREQUENCY DIVIDER ASSOCIATED WITH HD

The first two bits $A$ and $B$ define the reading time in the buffer memory. If HD shows no jitter, counters $A^{\prime} B^{\prime}$ and $A, B$ are in phase and reading takes places with a time delay of 2 bits after writing.
Note: If 3 bits ( $\mathrm{A}, \mathrm{B}$ and C ) define the writing time and 3 bits the reading time, reading will take place with a time delay of 4 bit-durations compared to the writing time.

### 1.4.5 BUFFER MEMORY

This memory consists of a number of bistable circuits depending on the jitter to be recovered. In our example the 4 bistable circuits are used to recover a signal with a jitter of $+/-2$ bits in amplitude without loosing information.
When the write counter $A, B$ defines 2 as writing time, the read counter $A^{\prime} B^{\prime}$ defines 0 as reading time and so on.
The maximum phase shift between the two counters $A, B$ and $A^{\prime}, B^{\prime}$ is 2 bits in either direction without fault. Time t1 and data are the same residual jitter characteristic given by the slaved crystal oscillator selected.

### 1.4.6 TRANSMIT SECTION

In this application signal t 1 can be used to sample the data to be transmitted (Fig. 7).
Residual jitter is small enough to drive BIN/HDB3 decoder logic and to calibrate line pulse width.



FIGURE 8 - APPLICATION TIMING DIAGRAM - 72321 WITH SLAVED OSCILLATOR

## 2 - TERMINAL SWITCHING MODULE (MTC) CIRCUIT 7333

### 2.1 Circuit description

The specifications of this circuit are given in the TELECOM ICS catalog by THOMSONSEMICONDUCTEURS. It conforms to CCITT recommendation G737. In most applications it is connected between a clock extraction circuit of a MIC junction at 2.048 Mbits/s and multiplex switching circuits at $2.048 \mathrm{Mbits} / \mathrm{s}$.
The 7333 circuit buffer memory function is twofold:

- frame synchronization of PCM junction input section with local clock,
- absorption of line jitter whose amplitude and frequency are given in circuit 7333 specifications.
The receive function provides a multiplex signal at $2.048 \mathrm{Mbit} / \mathrm{s}$ synchronized with local center clock (Fig. 9). The local center can be a connection network, a time concentrator, a computer interface, etc.
So, the PCM junctions from various centers in a plesiochronous network can be synchronized with the local center clock. Figure 10 shows that whatever the phase relationship between remote clocks td1, td21...tdn, circuit 7333 associated with a remote center can set in phase not only time slots but also incoming multiplex frames.


## Special case

If remote centers are asynchronous, circuit 7333 synchronizes the multiplexes by skipping or doubling frames without loss of synchronization.
In this application, HDB3-BIN conversion is made in circuit 7333 (pin 9 to VSS). A pin (MQ) is provided for this purpose without using associated microprocessor. In this case the three alarms detected by the 7333 receive circuits:

- JDSY: junction desynchronized compared to CCITT algorithm,
- TE: error ratio too high compared to CCITT algorithm,
- MQX: clock missing (no Hd),
will be processed as follows:
They are considered as a logic OR whose value is transmitted in bit 3 of the odd frame time slot 0 by the 7333 transmit circuits.
When pin MQ is wired as " 1 "' a microprocessor can access the six registers R1 to R6.
Register 1 contains the outgoing junction even frame TSO value. Only TSO bit 1 can be microprocessor-modified. The content of this register will be transmitted in line if the circuit is not operating on the looping mode.
Register 2 contains the outgoing junction odd frame TSO value. Only bit 2 cannot be microprocessor-modified, it remains 1 . Bit 3 of register R2 can be either 1 or 0 as a result of a logic OR with the 3 alarms defined above (junction desynchronized, error ratio too high, HD clock missing). The content of register R2 will be transmitted in line only if the circuit is not operating on the looping mode.
Register R6 contains only one bit. It indicates whether a loop between outgoing and incoming HDB3 components is desired for test. In this case:
Register R3 ( 8 bits) will contain a value to be introduced into even frame TSO and register 4 ( 8 bits) will contain a value to be introduced into odd frame TSO. The content of registers R3 and R4 is transmitted in line when the value of R6 (loop) $=1$.
If $\mathbf{R 6}=\mathbf{0}$ the contents of $\mathbf{R 1}$ and $\mathbf{R 2}$ are in line.
If R6 = $\mathbf{1}$ the contents of R3 and R4 are looped.


FIGURE 9 - SWITCHING TERMINAL MODULE

| TSO | R6 $=0$ | R6 $=1$ |
| :--- | :---: | :---: |
| Out put <br> JS + and JS - | Content of <br> R1 and R2 | Content of <br> R3 and R4 |
| Input <br> Reception | Content of <br> JE + and JE- | Content of <br> R3 and R4 |

Register R5 cannot be modified but only read by the microprocessor. It is managed by the 7333 circuit Receive function. The alarms detected are indicated in this register.
The value of bit 3 of incoming junction odd frame TSO is transferred in bit 1 of register R5. When the value of this bit is 1 , this means that the remote end does not control the frame it receives any more (PVT: Perte de Verrouillage de Trame distante - Frame locking loss -).
Bit 2 of register R5 indicates that the 7333 sync device has found no frame locking code (PVT1: Perte de Verrouillage de Trame locale - Local frame locking loss -).
Bit 3 of register R5 indicates that time HD is missing (MOHX). In this application, this means that the crystal oscillator has stopped operating.
Bit 4 of register R5 indicates that the sync device is no more synchronized (JDSY).
Bit 5 of register R5 indicates the SIA value (SIA: Signal d'indication d'alarme distanteremote alarm indication signal). When JDSY $=0$, the junction-is synchronized, SIA $=0$; when JDSY = 1 (junction not synchronized), during two frames.
Bit 6 of register R5 indicates an excessive error ratio higher than $10^{-3}$ detected on the frame locking code.
Bit 8 SAUT indicates frame skip or doubling on reading frame memory (if phase relationship between remote end and local center is not defined: local and remote clock are plesiochronous).
Bit 7 of Register R5 indicates local clock lead (AV) or delay compared to remote clock.
If distant and local centers are synchronized by a common clock (not represented in figure 10) thus circuits 7333 resynchronize multiplex signals without loss of information accepting a peak-to-peak jitter of several TSs for very low jitter frequencies.


FIGURE 10 - PLESIOCHRONOUS NETWORK

### 2.2 Application No. 3: Binary inputs - Binary output

Figure 11 shows an environment where the 7333 incoming and outgoing data are binary. Pin 9 is used to select the incoming data code. In the receive mode a device external to circuit 7333 should deliver:

- the clock signal recovered from an amplifier that has reshaped the signal likely to have been attenuated during line propagation,
- the associated information which has been converted (from HDB3 to binary):

In the same way, in the transmission mode circuit 7333 receives a multiplex signal from the line, processes the 0 time slot content (ITO) in accordance with CCITT recommendations. A device external to the 7333 circuit receives the processed multiplex signal and can convert it from binary to HDB3 before transmitting it in line.
This application enables the user to select line reception and transmission amplifiers depending on transmission characteristics.


FIGURE 11 - BINARY INCOMING AND OUTGOING INFORMATION

### 2.3 Application No. 4: 73321-7333 association

The diagram in figure 12 shows the whole switching terminal function. No additional circuitry is required between circuits 73321 and 7333 . They are designed for direct interface.


FIGURE 12 - REMOTE TS16 EXTRACTION

### 2.4 Application No 5: extraction of IT16 content without loss of information

We have seen that, when the remote device was asynchronous with the local 7333 there may be loss or repetition of information depending on the relative values of transmit and receive clocks.
For 64 kbit-speech channels, the users will not be aware of frame skips or doubling, but, for data channels, OSI system levels 2 (or 3) ensuring the exchange protocol between the two units will request repetition of the message. The following device avoids message repetition although the units are of the plesiochronous type.

## Device description

One of the 7333 outputs labeled F 4 kHz (pin 15) delivers 4 kHz for the remote clock. The 7333 extracts the 4 kHz remote clock from the incoming junction in the same way as the 7332 extracts the Hd 2 MHz remote clock from the incoming junction.
It is possible to extract an TS content, for example TS16 content from incoming signals HD, $\mathrm{JE}+$, JE— and from signal F 4 kHz (Fig. 12).
An 8-bit word is delivered to a series-parallel register by a HDB3 converter operating at HD clock rate. This word is selected by a device giving the time slot chosen, for example TS16. At the end of TS16 the register content is loaded into a parallel-parallel register; a microprocessor can read this word after an interrupt for example. In the transmit mode, the microprocessor of figure 12 delivers a HDLC frame that can be inserted in TS16 of circuit 7333 local multiplex JE (transmit side).

## Position of signal F 4 kHz with respect to:

$\mathrm{J}+, \mathrm{J}-, \overline{\mathrm{HD}}$
The 7333 internal logic works on HD falling edge (receive side). Figure 13 shows the $250 \mu$ s period F 4 kHz signal with respect to:

- recovered remote clock (pin 12),
- JE+, JE-,
the 4 kHz signal switches to another state on $\overline{\mathrm{HD}}$ falling edge when bit 5 of ITO arrives on $\overline{J E}-$, JE + (pins 7 and 8).
The delay (tpd) compared to $\overline{\mathrm{HD}}$ falling edge is $\mathbf{2 5 0} \mathrm{ns}$ max for a 50 pF load.



## CHAPTER 5 - TELEPHONE SET ICs

## COMPARISON OF THOMSON-MOSTEK TONEPULSE ${ }^{\text {m }}$ DIALERS

| Feature/Parameter |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1. Memory/ No. of Digits | Redial/ 28 | Redial/ 28 | Redial/ 28 | Redial/ 28 | 10 no./ 16 ea. | 10 no./ 16 ea | 10 no./ 18 ea. | 10 no./ 18 ea. | $\begin{aligned} & 13 \mathrm{no.} / \\ & 18 \mathrm{ea.} \end{aligned}$ |
| 2. Key(s) Used For Redialing | * or \# | LND key | LND key | LND key | *, 0-9 | $\begin{gathered} *, 0-9 \text { or } \\ \text { Control 0-9 } \end{gathered}$ | Mem, 0-9 and LND | Single Keys Mem 1 - Mem 9 and LND | Single Keys Mem 1 - Mem 9 <br> E1-E3 \& LND |
| 3. Pulse/Tone Switchable | Manual | Manual or Softswitch | Manual or Softswitch | Manual or Softswitch | Manual | Manual | Manual or Softswitch | Manual or Softswitch | Manual or Softswitch |
| 4. Pacifier Tone | Yes | Yes | No | Yes | Yes | Yes | Yes | Yes | Yes |
| 5. BCD Interface | No | Yes | No | No | No | No | No | No | No |
| 6. 10/20 PPS Select | No | No | Yes | No | RC variable | RC variable | No | No | Yes |
| 7. M/B Ratio Select | No | No | Yes | No | No | Yes | No | No | Yes |
| 8. Continuous Tone | No | No | Yes | Yes | No | No | Yes | Yes | Yes |
| 9. Single Tones | No | No | Yes | Yes | No | No | Yes | Yes | Yes |
| 10. Timed Hookflash | No | 600 ms | Selectable | 560 ms | No | No | 560 ms | 560 ms | Selectable |
| 11. PABX Pause | No | Yes | Yes | Yes | Yes | Yes | No | Yes | Yes |
| 12. Dialing Rate Tone Pulse - | Fixed 5 TPS 10 PPS | Fixed 5 TPS 10 PPS | Selectable 5-6 TPS 10/20 PPS | Fixed 8 TPS 10 PPS | RC Variable 5 TPS typ 10 PPS typ | RC Variable 5 TPS typ 10 PPS typ | Fixed 8 TPS 10 PPS | Fixed 8 TPS 10 PPS | Selectable 5-6 TPS 10/20 PPS |
| 13. Voltage (Tone) (Pulse) | $\begin{aligned} & 2.5-6.0 \mathrm{~V} \\ & 2.5-6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.5-6.0 \mathrm{~V} \\ & 2.5-6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.5-6.0 \mathrm{~V} \\ & 1.8-6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.5-6.0 \mathrm{~V} \\ & 1.8-6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.5-6.0 \mathrm{~V} \\ & 2.5-6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.5-6.0 \mathrm{~V} \\ & 2.5-6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.5-6.0 \mathrm{~V} \\ & 1.8-6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.5-6.0 \mathrm{~V} \\ & 1.8-6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.5-6.0 \mathrm{~V} \\ & 1.8-6.0 \mathrm{~V} \end{aligned}$ |
| 14. Package Size | 18 pin | 18 pin | 20 pin | 18 pin | 18 pin | 24 pin | 18 pin | 20 pin | 24 pin |

## GLOSSARY

1. Control - To allow normal dialing of * and \#, the MK5376 may use a separate Control Key for autodialing.
2. Mem - The MK53761, 53762, 53763 use separate Mem and PROG keys to store and autodial from
3. memories 0 to 9 . The MK53763 also uses keys E1 - E3 to autodial 3 emergency numbers.
4. LND - Last Number Dialed; a separate redial key on the MK5371, MK53721, MK53731, MK53761,
5. RC - Resistor Capacitor; timing elements used to determine the dialing rate on the MK5375/6. So by varying the RC values, the MK5375/6 may dial at rates from 5 to 10 TPS and 10 to 20 PPS.
6. Softswitch - Keyboard entry (storable in memory) to switch signalling modes.
7. Continuous Tone - The selected DTMF tone will be output for the duration of the key closure. The MK53721, $53731,53761,53762$ and MK53763 feature this as well as a guaranteed minimum output dura-


## FEATURES

CMOS Technology provides low-voltage operationConverts push-button inputs to both DTMF and loopdisconnect signalsStores ten 16-digit telephone numbers, including last number dialedPacifier tone and PBX pauseLast-number-dialed (LND) privacyManual and auto-dialed digits may be cascadedAbility to store and dial both " *" and "\#" DTMF signalsVariable dialing rateOn-chip power-up-clear guarantees data integrity
## DESCRIPTION

The MK5375 is a monolithic, integrated circuit manufactured using Mostek's proprietary Silicon Gate CMOS process. This circuit provides the necessary signals for either DTMF or loop disconnect dialing. It also allows for the storage of ten telephone numbers, including as many as 16 digits each, in on-chip memory.

The MK5375 accepts rapid keypad inputs (up to 25 key entries per second) and buffers these inputs in the FIFO (First-In-First-Out) LND (Last-Number-Dialed) register. Each digit entry is accompanied by a pacifier tone, which is activated after the digit has been debounced, decoded, and properly stored. Signaling occurs at a rate determined by externally connected components, allowing the dialing rate to be adjusted for any system.

The flexibility of the dialer makes possible a variety of applications, such as "scratchpad" number storage. In "scratchpad" applications, the MK5375 inhibits signaling during entry, without interrupting a conversation.

Privacy is also an important feature. The MK5375 allows the LND (Last-Number-Dialed) buffer to be cleared following a call, without affecting data stored in other permanent memory locations. The memory in the


Figure 1. Pin Connections
permanent locations may be easily protected from inadvertent key entries with the addition of a simple "memory lock" switch to the application.

All of these options plus additional features are discussed in more detail in the following sections. The first section contains a brief detailed description of each pin function. The second section describes the device operation. This is followed by the DC and AC Electrical Specifications, and a few application suggestions.

FUNCTIONAL PIN DESCRIPTION
V+
(Pin 1)
Pin 1 is the positive supply for the circuit and must meet the maximum and minimum voltage requirements as stated in the electrical specifications.

## MODE SELECT <br> (Pin 2)

In normal operations, Pin 2 determines the signaling mode used; a logic level $1(\mathrm{~V}+$ ) selects Tone Mode operation, while a logic level $0(\mathrm{~V}-)$ selects Pulse Mode operation. This input must be tied to one of the supplies to guarantee proper dialing.


Figure 2. MK5375 Functional Block Diagram

KEYBOARD INPUT: COL1, $\overline{\text { COL2 }}, \overline{\text { COL3 }}, \overline{\text { ROW4 }}, \overline{\text { ROW3 }}$, ROW2, ROW1
(Pins 3,4,5,13,14,15,16)

The MK5375 keypad interface allows either the standard 2 -of-7 keyboard with negative common or the inexpensive single-contact (FORM-A) keyboard to be used (Figure 3). A valid key entry is defined by either a single Row being connected to a single Column or by V- being presented to both a single Row and Column. In standby mode either all the rows will be a logic $1(\mathrm{~V}+$ ) and all the columns will be a logic $0(\mathrm{~V}-)$, or vice versa.

The keyboard interface logic detects when an input is pulled low and enables the RC (Rate Control) oscillator and keypad scan. Scanning consists of alternately strobing the rows and columns high through on-chip pullups. After both valid row and column key closures have been detected, the debounce counter is enabled. Breaks in contact continuity (bouncing contacts, etc.) are ignored for a debounce period ( $\mathrm{T}_{\mathrm{db}}$ ) of 32 ms . At
this time the keypad is sampled, and if both row and column information is valid, this information is buffered into the LND location.

## RATE CONTROL

(Pin 7)
The Rate Control input is a single-pin RC oscillator. An external resistor and capacitor determine the rate at which signaling occurs in both Tone and Pulse modes. An 8 kHz oscillation provides the nominal signaling rates of 10 PPS (Pulses per second) in Pulse Mode and 5 TPS (Tones per second) in Tone Mode; the Tone duty cycle is 98 ms on, 102 ms off. The RC values on this input can be adjusted to a maximum oscillation frequency of 16 kHz resulting in an effective Pulse rate of 20 PPS and a Tone rate of 10 TPS.

The frequency of oscillation is approximated by the following equation:

Fosc $=1 /(1.49 R C)$.

The value suggested for the capacitor (C) should be a maximum of 410 pF to guarantee the accuracy of the oscillator. The resistor is then selected for the desired signaling rate. Nominal frequency ( 8 kHz ) is achieved with component values of 390 pF and 220 kohms. Parasitics must be taken into account.

## OSCIN, OSCOUT

## (Pins 8,9)

Pins 8 and 9 are the input and output, respectively, of an on-chip inverter with sufficient loop gain to oscillate when used in conjunction with a low-cost television color-burst crystal. The nominal crystal frequency is 3.579545 MHz , and any deviaton from this standard is directly reflected in the Tone Output frequencies.

This oscillator is under direct control of the repertory dialer and is enabled only when a tone signal is to be transmitted. During all other times it remains off, and the input has high impedance. The input OSCIN may be driven by an external source.

## DTMF OUTPUT

(Pin 10)
The DTMF Output pin is connected internally to the emitter of an NPN transistor, which has its collector tied to $\mathrm{V}+$, as shown on the functional block diagram (Figure 2). The base of this transistor is the output of an onchip operational amplifier that mixes the Row and Column Tones together.

The level of the DTMF Output is the sum of a single row frequency and a single column frequency. A typical single-tone sine wave is shown in Figure 4. This waveform is synthesized using a resistor tree with sinusoidally weighted taps.

The tone level of the MK5375 is a function of the supply voltage. The voltage to the device may be regulated to achieve the desired tone level, which is related to the supply by either of the following equations:

$$
\begin{align*}
& \mathrm{T}(\mathrm{O})=20 \mathrm{LOG}[(0.078 \mathrm{~V}+) / 0.775] \mathrm{dBm} .  \tag{2.0}\\
& \mathrm{T}(\mathrm{O})=0.078(\mathrm{~V}+) \text { VRMS. (Row tones) } \tag{2.1}
\end{align*}
$$

## PACIFIER TONE OUTPUT / CHIP DISABLE <br> (Pin 11)

This pin normally has high impedance. Upon acceptance of a valid key input, and after the 32 ms debounce time, a 500 Hz square-wave will be output on this pin. The square-wave terminates after a maximum of 30 ms or when the valid key is no longer present. The purpose of this pacifier tone is to provide to the user audible feedback that a valid key has been entered. This feature is useful particularly for on-hook storage and pulsemode signaling.

## 3A. Calculator-Type Keypad



3B. Standard Telephone-Type Keypad


Figure 3. Keypad Schematics


Figure 4A. Typical Sine Wave Output - Single Tone


Figure 4C. Spectral Analysis of Waveform in Fig. 7 (Vert-10 dB/div. Horizontal - $\mathbf{6 0 0} \mathrm{Hz} / \mathrm{div}$.)

Table 1. Output Frequency

| KEY <br> INPUT | STANDARD <br> FREQUENCY | ACTUAL <br> FREQUENCY | \% <br> DEVIATION |
| :---: | :---: | :---: | :---: |
| ROW 1 | 697 | 699.1 | +0.31 |
|  | 2 | 770 | 766.2 |
| 3 | 852 | 847.4 | -0.49 |
| 4 | 941 | 948.0 | -0.54 |
| COL 1 | 1209 | 1215.9 | +0.74 |
| 2 | 1336 | 1331.7 | -0.37 |
| 3 | 1477 | 1471.9 | -0.35 |

Figure 4B. Typical Dual-Tone Waveform (Row 1, Col 1)

The pacifier tone is not enabled when manually dialing in tone mode. This eliminates any confusion between the audible DTMF feedback and the pacifier tone, and prevents distortion of the DTMF signal by any of the pacifier tone frequency components. In both cases, the tone confirms that the key has been properly entered and accepted; whereas, without the tone, the user will not know if the keys have been properly entered.

IMPORTANT: This pin also serves as a chip-disable pin. Pulling this input high through a resistor will disable the keypad (high impedance) and initialize all counters and flip-flops (memory remains undisturbed). Pulling the input low through the same resistor enables the circuit. For the device to function properly, the resistor to V (Pin 6) is required.

This feature is useful in several applications, as described in the application notes section.

## MUTE OUTPUT

(Pin 12)
This pin is the Mute output for both Tone and Pulse modes of operation. The timing is dependent upon which mode is being used. The output consists of an open-drain, N -channel device. During standby, the output has high impedance and generally requires an external pullup resistor to the positive supply.

In Tone Mode, the Mute output is used to remove the transmitter and the receiver from the network during DTMF signaling. The output will mute continuously while auto-dialing and during manual DTMF signaling until each digit entered has been signaled.

In Pulse Mode of operation, the Mute output is used to remove the receiver or even the entire network from the line. These timing relationships are shown in Figure 5.

## HKS INPUT

(Pin 17)
This pin is a high-impedance input and must be switched high for on-hook operation or low for off-hook operation. A transition on this input will cause the onchip logic to initialize, terminating any operation in progress at the time. Signaling is inhibited while onhook, but key inputs will be accepted and stored in the LND register. The information stored in the LND register may be copied into an alternate location only while onhook. A logic level may be presented to this input, independent of the position of the hook-switch, allowing on-hook operations, such as storage, to be performed off-hook.
device. In Pulse Mode operation, the timing at this output meets Bell Telephone and EIA specifications for loop-disconnect signaling. The Make/Brake ratio is set to $40 / 60$ on the standard MK5375. The pulse rate is determined by the RC values selected for the Rate Control, Pin 7. Note: The standard make/break ratio may not be suitable if the Pulse dialing rate is accelerated.

## DEVICE OPERATION

The MK5375 can be used in low-priced phones with basic $3 \times 4$ matrix keypads. The block diagram in Figure 2 shows the data and control signal flow between the various functional blocks. The keypad entries are decoded, debounced, and if valid, they are stored into the LND (Last-Number-Dialed) buffer, which acts much like a FIFO (First-In-First-Out) register. Each subsequent entry is stacked in the buffer. Typically, the dialing sequence begins 172 ms after the first digit is accepted in Pulse Mode operation and 132 ms in Tone Mode operation. Each digit buffered into the RAM is dialed out with a 98 ms burst of DTMF and an inter-signal time of 102 ms .

Buffering the data into the RAM prior to signaling is an important feature of the repertory dialer. It allows for the use of less expensive keypads, since the user cannot enter the digits too quickly for the system, and the pacifier tone can be used to provide audible feedback following each key entry not generating a DTMF signal. It also guarantees that the data stored in the RAM matches exactly the digits actually dialed.

Manual dialing and auto-dialing can be executed in any order, consecutively or cascaded. The dialer must complete auto-dialing the previous entry before another key is entered. Digits should not be entered while the device is auto-dialing. Most digits would be ignored unless preceded by a control key; in which case, an error in dialing may occur.

| 1 | 2 | 3 |
| :---: | :---: | :---: |
| 4 | 5 | 6 |
| 7 | 8 | 9 |
| $*$ | 0 | $\#$ |
| STORE <br> DIAL | LND | PAUSE |

Figure 6. Keypad Configuration

## PULSE

(Pin 18)


Figure 5A. MK5375 Timing Diagram - Pulse Mode Off-Hook Operation


Figure 5B. MK5375 Timing Diagram - Tone Mode

## NORMAL DIALING



The " * ' (STAR) key is used as the modifier to control repertory functions. All numeric keys will signal normally unless preceded by a modifier. To signal either a " *" or "\#", these keys must be entered twice in succession. The first entry is not signaled or stored.

## LND PRIVACY



A single " $*$ " input prior to going on-hook or prior to coming off-hook will erase the information stored in the LND buffer.

## AUTO DIALING (Off-Hook)


opt

opt

opt


The key sequence " *", followed by any digit, will autodial the number sequence stored in the designated address location while off-hook.
$D$ is any data (telephone numbers) being entered or dialed. $\mathbf{N}$ is the address (memory location) in which numbers are stored. The number sequence stored in the LND buffer can be transferred to one of the other nine permanent locations with the simple sequence " $*$ " fol lowed by the address. New digits may be written into the LND buffer while on-hook. To enter either a " *" or "\#" signal the digit must be entered twice in succession.

## PABX PAUSE (Off-Hook and On-Hook)



An indefinite pause is stored in a number sequence by entering the " *" key modifier, followed by a "\#"' key input. When the number sequence is redialed, the dialer will pause when it encounters the "\#" entry. A key input will cause it to continue.

## PULSE DIALING

Most of the Pulse key operations are the same as they were in Tone Mode; PABX Pause is the only exception. In Pulse Mode, the pause may be stored as in tone mode, "* \#", or with a single "\#'' input. Two "\#"' inputs will store two pauses.

The " *"' key exercises the control function; two " *" inputs will be the same as a single input (multiple inputs are not accepted.)

## STORAGE (On-Hook)



## ABSOLUTE MAXIMUM RATINGS*

DC Supply Voltage V+ . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6.5 Volts
Operating Temperature . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $-30^{\circ} \mathrm{C}$ to $+60^{\circ} \mathrm{C}$
Storage Temperature . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $-55^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Maximum Power Dissipation ( $25^{\circ} \mathrm{C}$ ) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 500 mW
Maximum Voltage on any Pin . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . (V+) + 0.3; (V-) - 0.3 Volts
*Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other condition above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum ratings for extended periods may affect device reliability.
RECOMMENDED OPERATING CONDITIONS

## POWER DISSIPATION DERATING CURVE



## ELECTRICAL SPECIFICATIONS

## DC CHARACTERISTICS

$-30^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 60^{\circ} \mathrm{C}$

| SYM | CHARACTERISTIC | MIN | TYP | MAX | UNIT | NOTES |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: |
| V+ | DC Operating Voltage | 2.5 |  | 6.0 | V |  |
| $\mathrm{I}_{\mathrm{SB}}$ | Standby Current |  | 0.3 | .75 | $\mu \mathrm{~A}$ | 1 |
| $\mathrm{~V}_{\mathrm{MR}}$ | Memory Retention Voltage | 1.5 | 1.3 |  | V | 2 |
| $\mathrm{I}_{\mathrm{MR}}$ | Memory Retention Current | 750 | 200 |  | nA | 2 |
| $\mathrm{I}_{\mathrm{T}}$ | Operating Current (Tone) |  | 0.5 | 1.0 | mA | 3 |
| $\mathrm{I}_{\mathrm{P}}$ | Operating Current (Pulse) |  | 50 | 150 | $\mu \mathrm{~A}$ | 3 |
| $\mathrm{I}_{\mathrm{ML}}$ | Mute Output Sink Current | 1.0 | 3.0 |  | mA | 4 |
| $\mathrm{I}_{\mathrm{PL}}$ | Pulse Output Sink Current | 1.0 | 3.0 |  | mA | 4 |
| $\mathrm{I}_{\mathrm{PC}}$ | Pacifier Tone Sink/Source | 250 | 500 |  | $\mu \mathrm{~A}$ | 5 |
| $\mathrm{~K}_{\mathrm{RU}}$ | Keypad Pullup Resistance |  | 100 |  | kOHMS |  |
| $\mathrm{K}_{\mathrm{RD}}$ | Keypad Pulldown Resistance |  | 500 |  | OHMS |  |

NOTES:
(All specifications are for 2.5 volt operation, unless otherwise stated. Typical values are representative values at room temperature and are not tested or guaranteed parameters.)

1. All inputs unloaded, Quiescent Mode (Oscillator off)
2. Meeting these minimum supply requirements will guarantee the rentention of data stored in memory.
3. All outputs unloaded, single key input
4. $V_{\text {OUT }}=0.5$ Volts
5. Sink current for $\mathrm{V}_{\mathrm{OUT}}=0.5$; source current for $\mathrm{V}_{\mathrm{OUT}}=2.0$ VOLTS

AC CHARACTERISTICS -- KEYPAD INPUTS, PACIFIER TONE

| SYM | CHARACTERISTIC | MIN | TYP | MAX | UNIT | NOTES |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: |
| $T_{\text {KD }}$ | Keypad Debounce Time |  | 32 |  | mSEC | 1 |
| $\mathrm{~F}_{\mathrm{KS}}$ | Keypad Scan Frequency |  | 250 |  | Hz | 1 |
| $\mathrm{~T}_{\mathrm{RL}}$ | Two Key Rollover Time |  | 4 |  | mSEC | 1 |
| $\mathrm{~F}_{\mathrm{PT}}$ | Frequency Pacifier Tone |  | 500 |  | Hz | 1 |
| $\mathrm{~T}_{\mathrm{PT}}$ | Pacifier Tone |  | 30 |  | mSEC | 1 |
| $\mathrm{~F}_{\mathrm{RC}}$ | Frequency RC Oscillator | -7.0 | $\pm 2.5$ | +7.0 | $\%$ | 2 |

## NOTES:

1. Times based upon 8 kHz RC input for Rate Control
2. Deviation of oscillator frequency takes into account all voltage (2.5 to 6.0
volts), temperature ( $-30^{\circ}$ to $+60^{\circ} \mathrm{C}$ ), and unit-to-unit variations. The tolerance of the external RC components or parasitic capacitance is not included.

AC CHARACTERISTICS -- TONE MODE

| SYM | CHARACTERISTIC | MIN | TYP | MAX | UNIT | NOTES |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{T}_{\mathrm{NK}}$ | Tone Output No Key Down | . |  | -80 | dBm | 1 |
| $\mathrm{T}_{0}$ | Tone Output (Row Tones) | $\begin{gathered} -13 \\ 173 \end{gathered}$ | $\begin{gathered} -12 \\ 194 \end{gathered}$ | $\begin{aligned} & -11 \\ & 218 \end{aligned}$ | $\begin{gathered} \mathrm{dBm} \\ \mathrm{mV} \text { (RMS) } \end{gathered}$ | 1 |
| PE | Pre-emphasis, High Band | 2.2 | 2.7 | 3.2 | dB | 1 |
| $\mathrm{V}_{\mathrm{DC}}$ | Average DC Bias Tone Out |  | 1.7 |  | VOLTS |  |
| DIS | Output Distortion |  | 5.0 | 8.0 | \% | 1 |
| TR | Tone Signaling Rate |  | 5 | 10 | 1/SEC | 2 |
| PSD | Pre-signal Delay |  | 132 |  | mSEC | 2 |
| ISD | Inter-signal Delay |  | 100 |  | mSEC | 2 |

NOTES:

1. Load=10 k
2. These values are directly related to the RC input to Pin 7 , nominally 8 kHz .

AC CHARACTERISTICS -- PULSE MODE OPERATION

| SYM | CHARACTERISTIC | MIN | TYP | MAX | UNIT | NOTES |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: |
| P $_{\text {R }}$ | Pulse Rate |  | 10 |  | PPS | 1 |
| PDP | Predigital Pause |  | 172 |  | mSEC | 1 |
| IDP | Interdigital Pause |  | 940 |  | mSEC | 1 |
| T $_{\text {MO }}$ | Mute Overlap Time |  | 2 |  | mSEC | 1 |

NOTES:

1. Typical times assume nominal RC input frequency of 8 kHz . An increase in frequency results in an equal decrease in time values and an equal
increase in rate values.

## APPLICATION CIRCUIT

The MK5375 integrated circuit provides the ability to convert keypad inputs into either DTMF or loopdisconnect signals compatible with most telephone systems. Both modes of signaling utilize loop currents to transmit the desired signaling information to the central office.

The circuit schematic in Figure 7 illustrates a typical implementation of the MK5375 dialer IC along with the necessary components required to interface with the telephone line in a tone/pulse application.

In loop-disconnect signaling, each digit dialed consists of a series of momentary interruptions of loop current called "breaks" (i.e., a digit " 1 " consists of a single break, a digit " 2 " consists of two breaks, and so on. The Pulse output is dedicated to loop-disconnect signaling and controls the flow of loop current through the speech network switching transistors, Q4 and Q5. The Mute output, through transistors Q2 and Q3, removes the receiver and transmitter to eliminate loud pops in the receiver caused by switching current through the network. The Pulse and Mute output signals, as shown in Figure 5A, consist of make, break, and interdigital time intervals.

DTMF signaling requires that the loop current be modulated, producing an analog signal on the telephone line. Transistor Q1 modulates the loop current by amplifying the DTMF signal coupled to its base from the Tone Output. The Mute output removes the receiver and transmitter by switching transistors Q2 and Q3. This eliminates any interference with the DTMF signal from the transmitter and cuts down on the amplitude of the DTMF tone heard at the receiver. The timing diagram in Figure 5B illustrates the time relationship between key entries, Tone Output, and -Mute- Output.

The voltage regulator circuit comprising resistor R2, zener diode Z2, and transistor Q6 serves several purposes. In tone mode operation, it provides the regulated supply voltage to the MK5375 which determines the DTMF signal amplitude at the Tone Output. Varying the supply voltage will vary the DTMF output signal. In pulse mode, it helps provide some isolation from the transients caused by switching the speech network in and out.

During normal off-hook dialing, the MK5375 operates using current from the telephone line. On-hook number storage and memory retention current are supplied by the battery shown in Figure 7. Transistor Q6 prevents the flow of battery current to the speech network.

The rate at which dialing occurs is determined by the values chosen for resistor R1 and capacitor C1. These values can be predetermined using equation (1.0) described above. The 3.5795 MHz crystal is used as a reference for synthesizing the DTMF signals and is activated only for the short periods during which these tones are being generated.

The application circuit schematic in Figure 8 gives an example of the various features which can be utilized with the addition of several switches. The example also shows that multiple devices may be used to increase the effective storage capability of the telephone design.

Much of the circuitry used to modulate and pulse the line, mute the speech network, and regulate the supply voltage is unchanged from the basic tone/pulse switchable telephone described above.

The two devices in Figure 8 are hooked up in parallel with one another except for their oscillator pins and the Chip Disable inputs. A DPDT switch is used to select between the two dialers through the Chip Disable pin; one device is activated while the other is put on standby.

Some applications may include a memory lock switch to prevent any of the data stored to be changed inadvertently. This memory lock switch can take the form of a locking key switch, which would allow only the person with the key to alter data stored in memory

A scratchpad feature may be implemented to allow offhook programming of the memory while inhibiting dialing. A switch is added in series with the telephone hook-switch to allow the dialer to be forced into its onhook key entry mode while the telephone set is off-hook.


Figure 7. MK5375 Circuit Schematic


Figure 8. MK5375 Application Circuit Schematic

## PACKAGE DESCRIPTION

## 18-Pin DIP (N) (.300)

Plastic


NOTE: Overall length includes $\mathbf{0 1 0}$ flash on either end of package


## FEATURES

Converts push-button inputs to both DTMF and pulse signalsStores ten 16-digit telephone numbers including last number dialed

Pacifier tone and PBX pause
$\square$ Last number dialed (LND) privacyManual and auto-dialed digits may be cascaded
Ability to store and dial both * and \# DTMF signals

## DESCRIPTION

The MK5376 (see Figure 1) is a monolithic, integrated circuit manufactured using Mostek's Silicon Gate CMOS process. This circuit provides the necessary signals for either DTMF or loop disconnect dialing. Ten telephone numbers of up to 16 digits each may be stored in the on-chip RAM. Manual and auto-dialed numbers may be cascaded in any order.

Additional functions available are a Pacifier Tone output, PABX pause, external control of the signaling rate, and total functional control with either a standard $3 \times 4$ matrix keypad (FORM-A) or a 2-of-7 keyboard. A 13th key option allows control of the dialer's repertory features. The telephone keypad then functions for signaling purposes only, independent of the repertory functions. The 13th key mode and the M-B (Make/Break) Ratio is user selectable.

The dialer's flexibility provides for many applications, for example, off-hook programming, the use of additional chips in parallel for 10,20, and 30 number repertory phones, permanent memory protection and the option of a supply-independent or supply-dependent tone level.


Figure 1. Pin Connection

## FUNCTIONAL PIN DESCRIPTION

## V+

Pin 1. Pin 1 is the positive supply for the circuit and must meet the voltage requirements defined in the Electrical Specifications.

## MODE SELECT

Input. Pin 2. In normal operation, Pin 2 determines the Signaling Mode; a logic level 1 (V+) selects Tone Mode, while a logic level $0(\mathrm{~V}-)$ selects Pulse Mode operation. To guarantee proper dialing, this input must be tied to one of the supplies.
$\overline{\text { COL1 }}, \overline{\text { COL2 }}, \overline{C O L 3}, \overline{R O W 4}, \overline{R O W 3}, \overline{R O W 2}, \overline{R O W 1}$ Keyboard Input. Pins 3, 4, 6, 18, 19, 20, 21. The MK5376 keypad interface allows users to add either the standard 2-of-7 keyboard with negative common or the inexpensive single-contact (Form-A) keyboard (see Figure 2). A valid key entry is either a single Row connected to a single Column or V - presented to both a single Row and Column. In Standby Mode, either all the Rows pull to a logic $1(\mathrm{~V}+$ ) and all the Columns are a logic 0 or vice versa.


Figure 2A. Keyboard Schematics-Calculator-Type Keypad


Figure 2B. Keyboard Schematics-Standard Telephone-Type Keypad

The keyboard interface logic detects an input being pulled low and enables the RC (RATE CONTROL) oscillator and keypad scan. Scanning consists of Rows and Columns alternately strobing high through on-chip pullups. After both a valid Row and Column key closure have been detected, the debounce counter is enabled. Breaks in contact continuity (bouncing contacts, etc.) are ignored for a debounce period (Tdb) of 32 ms . At this time, the keypad is sampled. If both Row and Column information is valid, this information is buffered into the LND.

## V-

Input. Pin 7. This pin is the negative supply input to the device. This is the voltage reference for all specifications.

## RATE CONTROL

Input. Pin 9. RATE CONTROL is a single-pin RC oscillator. An external resistor and capacitor determine signaling rates in both Tone and Pulse Modes. An 8 kHz oscillation provides nominal signaling rates of 10 PPS (pulses per second) in Pulse Mode and 5 TPS (tones per second) in Tone Mode; the tone duty cycle is 98
ms on, 102 ms off. RC values on this input can be adjusted to a maximum oscillation frequency of 16 kHz , resulting in an effective Pulse rate of 20 PPS and Tone rate of 10 TPS.

The following equation approximates the oscillation frequency:

$$
\text { Fosc }=1 /(1.49 R C)
$$

The capacitor's (C) suggested value should be a maximum of 410 pF to guarantee accuracy of the oscillator. The resistor ( R ) is then selected for the desired signaling rate. The nominal frequency of 8 kHz is achieved with component values of 390 pF and 220 K ohms.

## OSC1, OSC2

Input/Output. Pins 10, 11. Pins 10 and 11 are the input and output, respectively, of an on-chip inverter. They have sufficient loop gain to oscillate when used with a low-cost television color-burst crystal. The nominal crystal frequency is 3.579545 MHz and any deviation is directly reflected in the Tone Output frequencies.

The repertory dialer directly controls the oscillator and is only enabled for tone signal transmission. It remains off at all other times and the input is high impedance. An external source may also drive the input.

## TONE LEVEL SELECT

Input. Pin 12. The MK5376 has selectable tone levels with supply-independent or supply-dependent specifications. The tone levels available are similar to those provided on Mostek's industry standard MK5380 and MK5089 DTMF generators (see Table 1). The optimum tone scheme is application-dependent.

Table 1. Tone Level Select

| Tone Level Select Input | Tone Reference | Compatible With |
| :---: | :---: | :---: |
| V- (Method 1) | Supply | MK5089 |
| V+ (Method 2) | On-Chip Reference | MK5380 |

Method 1 operates from a regulated supply. The tone level is related to this supply by either of the following equations:

$$
\begin{aligned}
& \mathrm{T}_{\mathrm{O}}=20 \mathrm{LOG}[0.0776(\mathrm{~V}+) / 0.775] \mathrm{dBm} \\
& \mathrm{~T}_{\mathrm{O}}=0.0776(\mathrm{~V}+) \mathrm{Vrms}
\end{aligned}
$$

Method 2 provides a constant tone output and modulates its own supply in a minimum parts count configuration. The tone level, when used in a subscriber set, is a function of the output resistor $R_{E}$ and the telephone $A C$ resistance $R_{L}$. The low-group single tone output amplitude is a function of $R_{E}$ and $R_{L}$ described by the equation:

$$
\left.\mathrm{V}_{\mathrm{O}}=\left\{1 /\left[0.2+\mathrm{R}_{\mathrm{E}}\right) / \mathrm{R}_{\mathrm{L}}\right]\right\} \mathrm{T}_{\mathrm{O}}
$$

where $V_{O}$ is the tone amplitude at the phone line and $T_{O}$ is the tone level at the DTMF OUTPUT pin. This version may also be operated on a regulated supply, but users must observe additional caution to prevent signal distortion (clipping) on longer loops.

## M/B SELECT

Input. Pin 13. In Pulse Mode, this pin selects the Make/Break ratio, or the percentage Break time per Pulse period (see Table 2).

Table 2. Make/Break Ratio

| M-B SELECT INPUT | BREAK TIME | MAKE TIME |
| :---: | :---: | :---: |
| $\mathrm{V}+$ | 68 | 32 |
| $\mathrm{~V}-$ | 60 | 40 |

## DTMF OUTPUT

Output. Pin 14. The DTMF OUTPUT pin is connected internally to an NPN transistor's emitter with a collector tied to $\mathrm{V}+$. The transistor base is the output of an on-chip operational amplifier that mixes the Row and Column Tones together.

The DTMF OUTPUT level is the sum of a single Row
single tone sine wave is shown in Figure 3. This waveform is synthesized using a resistor tree with sinusoidally weighted taps. DTMF output frequencies are defined by Table 3.


Figure 3. Typical Sine Wave Output - Single Tone

Table 3. Output Frequency

| KEY INPUT | STANDARD FREQUENCY | ACTUAL FREQUENCY | \% DEVIATION |
| :---: | :---: | :---: | :---: |
| ROW 1 | 697 | 699.1 | +0.31 |
| 2 | 770 | 766.2 | -0.49 |
| 3 | 852 | 847.4 | -0.54 |
| 4 | 941 | 948.0 | +0.74 |
|  |  | 1215.9 | +0.57 |
| COL 1 | 1209 | 1331.7 | -0.32 |
| 3 | 1336 | 1471.9 | -0.35 |

## PACIFIER TONE OUTPUT/CHIP DISABLE

Input/Output. Pin 15. A 500 Hz square wave is output on this pin after acceptance of a valid key input and after the 32 ms debounce time. The square wave terminates after a maximum of 30 ms or when the valid key is no longer present. The PACIFIER TONE audibly signals a valid key entry. This feature is particularly useful for on-hook storage and Pulse Mode signaling. The PACIFIER TONE is not enabled when users manually dial in Tone Mode. This eliminates any confusion between the audible DTMF feedback and the PACIFIER TONE. In both cases, the tone confirms that the key has been properly entered and accepted. Without the tone,
users do not know if the keys have been properly entered.

This pin is normally high impedance until a key is entered. It also serves as a CHIP DISABLE pin. Pulling this input high through a resistor disables the keypad (high impedance) and initializes all counters and flip flops (memory remains undisturbed). Pulling the input low through the same resistor enables the circuit.

This feature is useful in several applications. It provides a convenient way to lock memory by connecting this input through a resistor to HKS. When it is on-hook, the device is then disabled and key inputs are not recogniz-
ed. The circuit will function normally off-hook. Information can only be entered into the permanent memory locations by switching to Program Mode. This requires that a switch and resistor be added to connect to V -.

## MUTE

Output. Pin 16. This pin is the mute output for both Tone and Pulse Modes. Timing depends on which mode is used.

The output consists of an open drain N -channel device and zener input protection. During standby, the output is high impedance and generally requires an external
pullup resistor to the positive supply.

In Tone Mode, $\overline{M U T E}$ removes the transmitter and receiver from the network during DTMF signaling. The output then mutes continuously while auto-dialing and during manual DTMF signaling.

In Pulse Mode, the MUTE removes the receiver or even the entire network from the line. Timing is available both as a continuous mute (provided by the MK5376) or a mute that is active only when actually pulsing the line. Figure 4 depicts these timing relationships.


Figure 4A. MK5376 Timing Diagram - Pulse Mode Off-Hook Operation


Figure 4B. MK5376 Timing Diagram - Tone Mode

## HKS

Input. Pin 22. This pin is a high impedance input and must be switched high for on-hook operation or low for off-hook operation. A transition on this input initializes the on-chip logic. This stops the current operation. A logic level independent of the hookswitch position may be presented to this input, which allows on-hook operations, such as storage, to be performed off-hook.

## 13KEY

Input. Pin 23. This pin is a high impedance input. When it is tied permanently low, it indicates 12KEY Mode. If users desire 13KEY operation, a switch to the negative supply is attached to this pin, along with an external pullup. This forces the repertory dialer into 13KEY Mode. The dialer switches to 12KEY mode if users depress the 13th key switch while simultaneously entering information through the keypad. The differences between these modes are presented in the Device Operation section.

## PULSE OUTPUT

Output. Pin 24. An open drain N-channel device drives this pin. In Pulse Mode, the timing meets Bell Telephone and EIA specifications for loop disconnect signaling. The Make/Break ratio is user-selectable. RATE CONTROL regulates the dialing rate.

## device operation

The MK5376 interfaces to two keypad configurations the 12KEY and 13KEY Modes (see Figures 5 and 6). This flexibility simplifies interfacing to existing keypads and products. The MK5376 can be used in inexpensive telephones with basic $3 \times 4$ matrix keypads to give them repertory dialer features. In 13KEY Mode, the MK5376 allows the keypad to be used for standard signaling and the special repertory functions are only activated by using the "control" (13th) key.

In both modes, keypad entries are decoded, debounced, and (if valid) stored in the LND (Last Number Dialed) buffer that acts much like a FIFO (First-In-First-Out) register. Each subsequent entry is stacked in the buffer. The dialing sequence begins 100 ms after the first digit is accepted. Each digit buffered into the RAM is dialed out with a 98 ms burst of DTMF and a 102 ms intersignal time.

Buffering data into the RAM before signaling is an important feature. This allows less expensive keypads to be used since users cannot enter digits too quickly for the system and the PACIFIER TONE can provide audible feedback after each non-toned key entry. It also guarantees that data stored in the RAM exactly matches the digits actually dialed.

Users can perform consecutive manual and auto-
dialing, if auto-dialing is used to accomplish only a part of the desired number sequence. However, manual and auto-dialing cannot be performed simultaneously.

| 1 | 2 | 3 |
| :---: | :---: | :---: |
| 4 | 5 | 6 |
| 7 | 8 | 9 |
| $\star$ | 0 | $\#$ |
|  |  |  |


| STORE |
| :--- |
| DIAL |

Figure 5. Keypad Configuration 12KEY Mode (Tone Mode)

NORMAL DIALING


In 12KEY Mode, the " $*$ " (Star) key is the modifier used to control repertory functions. All numeric keys signal normally unless a modifier precedes them. To signal either a " *" or "\#," users must enter these keys twice in succession. The first entry is not signaled or stored.

## LND PRIVACY



A" *" input prior to going on-hook erases information in the LND buffer.

AUTO-DIALING (Off-Hook)


The key sequence " $*$ " followed by any digit auto-dials the number sequence stored in the designated address location. Note auto-dial can take place following manual key inputs.

## STORAGE (On-Hook)



The number sequence stored in the LND buffer can be transferred to one of the nine other "permanent" locations with the simple sequence " $*$ " followed by the address. New digits may be written into the LND buffer while on-hook. To enter a " *" signal, users enter the "*" key twice in succession as when dialed off-hook.

PABX PAUSE (Off-Hook and On-Hook)


When users input " *" key followed by a "\#", an indefinite pause is stored in a number sequence. Upon redialing the number sequence, the dialer will pause when it encounters "\#." A key input makes it continue.

## KEYPAD CONFIGURATION 12KEY MODE (PULSE MODE)

Most of the Pulse key operations are identical to those in the 12KEY Tone Mode; PABX Pause is the only exception. In Pulse Mode, the pause is stored with a single "\#" input. Two "\#" inputs store two pauses.
The " *" key exercises the control function; two " *" inputs are the same as a single input (multiple inputs are not accepted).

| 1 | 2 | 3 |
| :--- | :--- | :--- |
| 4 | 5 | 6 |
| 7 | 8 | 9 |
| $*$ | 0 | $\#$ |

Figure 6. Keypad Sequence 13KEY Configuration

NORMAL DIALING AND LND PRIVACY OPTION (Off-Hook)
$\mathrm{D} \quad \mathrm{D} \quad \mathrm{D} \quad$..ETC... $\quad \mathrm{C}$

Normal dialing is straightforward; all keypad entries are stored in the LND (Last Number Dialed) buffer and signaled as each is entered. All digits in the LND register are maintained unless the final key prior to going on-hook is " $C$." In the metal mask version, the LND buffer is cleared unless users make a Control entry before going on-hook.

## AUTO-DIALING (Off-Hook)



To auto-dial, users enter the control key "C," followed by the address key, (shown here as " N ," representing memory location N ). As soon as the address key is decoded and debounced, auto-dialing begins. Address zero is used to auto-dial LND.

## STORAGE (On-Hook)



To store data in a given location (LOC N) users simply enter digits into the LND buffer and copy them to " N " by entering a control key " C " followed by the desired address. Users can copy the last number dialed before going on-hook to another location if they make no entries before the copy operation.

PABX PAUSE


Users may inject a pause at any point in the dialed sequences by keying in " $C$ " followed by "\#." When this number sequence is redialed, the dialer pauses indefinitely and continues to dial when another key input is received.

## ABSOLUTE MAXIMUM RATINGS*

DC Supply Voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6.5 Volts
Operating Temperature . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $-30^{\circ} \mathrm{C}$ to $+60^{\circ} \mathrm{C}$
Storage Temperature . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $-55^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Maximum Power Dissipation ( $25^{\circ} \mathrm{C}$ ) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 500 mW
Maximum Voltage on any Pin
$.(\mathrm{V}+)+0.3$ Volts; $(\mathrm{V}-)-0.3$ Volts
*All specifications are for 2.5 volt operation and full operating temperature range unless otherwise stated.

## ELECTRICAL SPECIFICATIONS

## DC CHARACTERISTICS

$-30^{\circ} \mathrm{C} \leq \mathrm{TA} \leq 60^{\circ} \mathrm{C}$

| SYM | PARAMETER | MIN | TYP | MAX | UNIT | NOTES |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: |
| V+ | DC Operating Voltage | 2.5 |  | 6.0 | V |  |
| $\mathrm{I}_{\mathrm{SB}}$ | Standby Current |  | 0.3 | 1.0 | $\mu \mathrm{~A}$ | 1 |
| $\mathrm{~V}_{\mathrm{MR}}$ | Memory Retention Voltage | 1.5 |  |  | V | 5 |
| $\mathrm{I}_{\mathrm{MR}}$ | Memory Retention Current | 750 | 200 |  | nA | 5 |
| $\mathrm{I}_{\mathrm{T}}$ | Operating Current (Tone) |  | 0.5 | 1.0 | mA | 2 |
| $\mathrm{I}_{\mathrm{P}}$ | Operating Current (Pulse) |  | 50 | 150 | $\mu \mathrm{~A}$ | 2 |
| $\mathrm{I}_{\mathrm{ML}}$ | Mute Output Sink Current | 1.0 | 3.0 |  | mA | 3 |
| $\mathrm{I}_{\mathrm{PL}}$ | Pulse Output Sink Current | 1.0 | 3.0 |  | mA | 3 |
| $\mathrm{I}_{\mathrm{PC}}$ | Pacifier Tone Sink/Source | 250 | 500 |  | $\mu \mathrm{~A}$ | 4 |
| $\mathrm{~K}_{\mathrm{RU}}$ | Keypad Pullup Resistance |  | 100 |  | $\mathrm{k} \Omega$ |  |
| $\mathrm{K}_{\mathrm{RD}}$ | Keypad Pulldown Resistance |  | 500 |  | $\mathrm{k} \Omega$ |  |

## NOTES:

1. All inputs unloaded, Quiescent Mode (oscillator off)
2. All inputs unloaded, single key input
3. $\mathrm{V}_{\mathrm{OUT}}=0.5$ Volts
4. Sink Current for $V_{\text {OUT }}=0.5$, Source Current for $V_{\text {OUT }}=2.0$ Volts
5. Meeting these minimum supply requirements guarantees the retention of data stored in memory.

## CHARACTERISTICS - KEYPAD INPUTS, PACIFIER TONE

| SYM | PARAMETERS | MIN | TYP | MAX | UNITS | NOTES |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{T}_{\text {KD }}$ | Keypad Debounce Time |  | 32 |  | ms | 1 |
| $\mathrm{F}_{\mathrm{KS}}$ | Keypad Scan Frequency |  | 250 |  | Hz | 1 |
| $\mathrm{T}_{\text {RL }}$ | Two Key Rollover Time |  | 4 |  | ms | 1 |
| $\mathrm{F}_{\mathrm{PT}}$ | Frequency Pacifier Tone |  | 500 |  | Hz | 1 |
| $\mathrm{T}_{\mathrm{PT}}$ | Pacifier Tone |  | 30 |  | ms | 1 |
| $\mathrm{F}_{\mathrm{RC}}$ | Frequency RC Oscillator | -7.0 | +2.5 | +7.0 | \% | 2 |

NOTES:

1. Times based upon 8 kHz RC input for RATE CONTROL
2. Deviation of oscillator frequency takes into account all voltage, temperature and unit-to-unit variations, but does not include the tolerance of external components.

CHARACTERISTICS - TONE MODE

| SYM | PARAMETERS | MIN | TYP | MAX | UNITS | NOTES |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{T}_{\mathrm{NK}}$ | Tone Output No Key Down |  |  | -80 | dBm | 1 |
| $\mathrm{T}_{\text {Od }}$ | Tone Output (dependent) | $\begin{aligned} & -13 \\ & 173 \end{aligned}$ | $\begin{aligned} & -12 \\ & 194 \end{aligned}$ | $\begin{aligned} & -11 \\ & 218 \end{aligned}$ | $\underset{\mathrm{mV}(\mathrm{rms})}{\mathrm{dBm}}$ | 1, 2 |
| $\mathrm{P}_{\mathrm{Ed}}$ | Pre-Emphasis, High Band |  | 2.7 |  | dB |  |
| $\mathrm{V}_{\mathrm{DCd}}$ | Average DC Bias Tone Out ( $\mathrm{C}_{+}=2.5 \mathrm{~V}$ ) |  | 1.2 |  | Volts |  |
| $\mathrm{T}_{\mathrm{O}}$ | Tone Output (independent) |  | $\begin{aligned} & -12 \\ & 194 \end{aligned}$ |  | $\begin{gathered} \mathrm{dBm} \\ \mathrm{mV}(\mathrm{rms}) \end{gathered}$ | 2, 3 |
| $P E_{i}$ | Pre-Emphasis, High Band |  | 2.0 |  | dB | 3 |
| $\mathrm{V}_{\mathrm{DCi}}$ | Average DC Bias Tone Out |  | 1.5 |  | Volts |  |
| DIS | Output Distortion |  | 5.0 | 8.0 | \% | 3 |
| $\mathrm{R}_{\mathrm{E}}$ | Tone Output Load |  |  | 10 | k 8 | 4 |
| TR | Tone Signaling Rate |  | 5 | 10 | 1/sec | 5 |
| PSD | Pre-Signal Delay |  | 132 |  | ms | 5 |
| ISD | Inter-Signal Delay |  | 100 |  | ms | 5 |

## NOTES:

1. ODBm equals 1 mWatt signal power into a 600 Ohm load or 775 mVolts
2. Single tone (low group) $\mathrm{V}+=2.5 \mathrm{~V}$.
3. Supply voltage $=2.5$ to 6 volts, $R_{E}=10 \mathrm{~K}$ Ohms.
4. Maximum load which can be connected externally to pin 10 and maintain proper tone levels.
5. These values are directly related to the RC component values connected to $\operatorname{Pin} 7$, the rate control frequency is nominally 8 kHz .

## AC CHARACTERISTICS - PULSE MODE OPERATION

| SYM | PARAMETERS | MIN | TYP | MAX | UNITS | NOTES |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: |
| P $_{\text {R }}$ | Pulse Rate |  | 10 |  | PPS | 1 |
| PDP | Predigital Pause |  | 172 |  | ms | 1 |
| IDP | Interdigital Pause |  | 940 |  | ms | 1 |
| TMO $^{\text {MO }}$ | Mute Overlap Time |  | 2 |  | ms | 1 |

## NOTE:

1. Typical times assume nominal RC input frequency of 8 kHz . An increase in frequency results in an equal decrease in time values and increase in rate values.

COMPONENTS

## FEATURES

Single chip DTMF and pulse dialer.Softswitch changes signaling mode from pulse to tone.Nine number repertory plus recall of last number dialed (18 digits each).Flash key input initiates timed hook flash.8 Tone Per Second dialing in tone mode and 10 PPS in pulse mode.DTMF active until key release.Minimum DTMF duration/separation guaranteed ( $74 / 54 \mathrm{~ms}$ ).Pacifier tone provides audible indication of valid key input for non-DTMF key entries.Powered from telephone line, low operating voltage for long loop applications.

## DESCRIPTION

The MK53761 is a Mostek Silicon Gate CMOS IC that provides necessary signals for either DTMF or loop disconnect (pulse) dialing. The MK53761 buffers up to 18 digits into memory that can be later redialed with a single key input. Up to nine repertory numbers may be stored. Users can store all 12 signaling keys and access several unique functions with single key entries. These functions include: Last Number Dialed (LND), Softswitch, and Flash. Figure 2 shows the keypad configuration.

A LND key input automatically redials the last number dialed. The PROG key provides an easy way to program a number into any memory location (1-9) whether onhook or off-hook. The MEM key allows easy redialing of the number stored in memory locations (1-9).

The FLASH key simulates a 560 ms hook flash to transfer calls or to activate other special features provided by the PABX or a central office.


Figure 1. Pin Connection

| 1 | 2 | 3 | FLASH |
| :---: | :---: | :---: | :---: |
| 4 | 5 | 6 | PROG |
| 7 | 8 | 9 | MEM |
| * <br> SOFTSWITCH | 0 | $\#$ | LND |

Figure 2. Keypad Configuration

## FUNCTIONAL PIN DESCRIPTION

## V+

Pin 1. V+ is the positive supply for the circuit and must meet the maximum and minimum voltage requirements.
(See Electrical Specifications.)

## MODE

Input. Pin 2. MODE determines the dialer's default operating mode. When the device is powered up or the hookswitch input is switched from on-hook, (V+), to offhook, $(\mathrm{V}-)$, the default determines the signaling mode. A V+ connection defaults to tone mode operation and a V - connection defaults to pulse mode operation.

When dialing in the pulse mode, a softswitch feature will allow a change to the tone mode whenever the * key, or softswitch, is depressed. Subsequent * key inputs will cause the DTMF code for an $*$ to be dialed. The softswitch will only switch from pulse to tone. After returning to on-hook and back to off-hook, the part will be in pulse mode. Redial by the LND key will repeat the softswitch.
$\overline{\mathbf{C 1}}, \overline{\mathbf{C} 2}, \overline{\mathbf{C 3}}, \overline{\mathbf{C 4}}, \overline{\mathrm{R4}}, \overline{\mathrm{R} 3}, \overline{\mathrm{R} 2}, \overline{\mathbf{R 1}}$
Keyboard inputs. The MK53761 interfaces with either the standard 2 -of-8 with negative common or the singlecontact (Form A) keyboard.

A valid keypad entry is either a single Row connected to a single Column or V - simultaneously presented to both a single Row and Column. In its quiescent or standby state, during normal off-hook operation, either the Rows or the Columns are at a logic level 1 (V+). Pulling one input low enables the on-chip oscillator. Keyboard scanning then begins. Scanning consists of Rows and Columns alternately switching high through on-chip pullups. After both a Row and Column key have been detected, the debounce counter is enabled and any noise (bouncing contacts, etc.) is ignored for a debounce period ( $T_{K D}$ ) of 32 ms . At this time, the keyboard is sampled and if both Row and Column information are valid, the information is buffered into the LND location. If switched on-hook (pin 17 to pin 1), the keyboard inputs all pull high through on-chip pullup resistors.

In the tone mode, if 2 or more keys in the same row or if 2 or more keys in the same column are depressed a single tone will be output. The tone will correspond to the row or column for which the 2 keys were pushed. This feature is for test purposes, and single tones will not be redialed.

Also in the tone mode, the output tone is continuous
in manual dialing as long as the key is pushed. The output tone duration follows the table below:

Table 1. Output Tone Duration

| KEY-PUSH TIME, T* | TONE OUTPUT* |
| :--- | :--- |
| $T \leq 32 \mathrm{~ms}$ | No output. Ignored by <br> MK53761. |
| $32 \mathrm{~ms} \leq \mathrm{T} \leq 75 \mathrm{~ms}+\mathrm{T}_{\mathrm{KD}}$ | 75 ms duration output. |
| $\mathrm{T} \geq 75 \mathrm{~ms}+\mathrm{T}_{\mathrm{KD}}$ | Output duration $=\mathrm{T}-\mathrm{T}_{\mathrm{KD}}$ |

*NOTE: TKD is the key pad debounce time which is typically 32 ms .

When redialing in the tone mode, each DTMF output is 75 ms duration, and the tone separation (intersignal delay) is 50 ms .

## V-

Input. Pin 6 is the negative supply input to the device. This is the voltage reference for all specifications.

## OSC1, OSC2

Pin 7 (input), pin 8 (output). OSC1 and OSC2 are connections to an on-chip inverter used as the timing reference for the circuit. It has sufficient loop gain to oscillate when used with a low-cost television color-burst crystal. The nominal crystal frequency is 3.579545 MHz and any deviation from this standard is directly reflected in the Tone output frequencies. The crystal oscillator provides the time reference for all circuit functions. A ceramic resonator with tolerance of $\pm 0.25 \%$ may also be used.

## DTMF OUTPUT

Output. Pin 10. An NPN transistor emitter with a collector tied to $\mathrm{V}+$ drives the DTMF OUTPUT pin. The transistor base is connected to an on-chip operational amplifier that mixes the Row and Column tones. Figure 7 shows the timing at this pin.

The DTMF OUTPUT is the summation of a single Row frequency and a single Column frequency. A typical single tone sine wave is shown in Figure 4. This waveform is synthesized using a resistor tree with sinusoidally weighted taps.

The MK53761 is designed to operate from an unregulated supply; the TONE LEVEL is supply independent, and the single row tone output level will be typically:

$$
\mathrm{T}_{\mathrm{oi}}=-12 \mathrm{dBm} \pm 1 \mathrm{~dB}
$$

The DC component of the DTMF output while active is described by the following equation:

$$
\mathrm{V}_{\mathrm{DC}}^{1} 10=0.3 \mathrm{~V}++0.5 \text { Volts }
$$



Figure 3. MK53761 Functional Block Diagram


Figure 4. Typlcal Single Tone


Figure 5. Typical Dual Tone


Figure 6. Typical Spectral Response

## PACIFIER TONE OUTPUT/CHIP DISABLE INPUT

Output. Pin 11. The pacifier tone provides audible feedback, confirming that the key has been properly entered and accepted. A 500 Hz square wave is activated upon acceptance of a valid key input, after the 32 ms debounce time. The square wave terminates after a maximum of 30 ms or when the valid key is no longer present. In pulse mode, all key entries activate the pacifier tone. In tone mode, any non-DTMF key (LND, FLASH, MEM, PROG) entry activates the pacifier tone. When programming the chip, all valid key entries activate the pacifier tone in either pulse or tone mode.

The CHIP DISABLE is an input. When pin 11 is switched low through a resistor ( 10 K to 100 K ), the MK53761 is enabled. When pin 11 is switched to $\mathrm{V}+$ through the resistor, all keypad inputs are pulled high, and the MK53761 will ignore all keypad inputs. When the chip is disabled, it will not dial, and it cannot be programmed. The chip can only be disabled when the circuit is inactive (not dialing) and Pin 12 is switched high.

Table 2. DTMF Output Frequency

| KEY INPUT | STANDARD FREQUENCY | ACTUAL FREQUENCY | \% DEVIATION |
| :---: | :---: | :---: | :---: |
| ROW 11 | 697 | 699.1 | +0.31 |
| 2 | 770 | 766.2 | -0.49 |
| 3 | 852 | 847.4 | -0.54 |
|  | 4 | 941 |  |
| COL |  |  |  |
|  | 1209 | 1215.9 |  |
| 2 | 1336 | 1331.7 | +0.57 |
| 3 | 1477 | 1471.9 | -0.32 |

dial sequence 1 a $\quad *$ FLASH 3


NOTE:

1. For this example, key entries are $\leq 75 \mathrm{~ms}$, but $\geq 32 \mathrm{~ms}$.
2. MUTE goes active after any key is depressed.

Figure 7. Tone Mode Timing


Figure 8. Pulse Mode Timing

## MUTE OUTPUT

Output. Pin 12. This pin is the MUTE OUTPUT for both tone and pulse modes. Timing is dependent upon mode.

The MUTE OUTPUT consists of an open drain N channel device. During standby, the output is high impedance and generally has an external pullup resistor to the positive supply.

In the tone mode, MUTE OUTPUT is used to remove the transmitter and the receiver from the network during DTMF signaling. During dialing, MUTE OUTPUT is active continuously until dialing is completed. MUTE OUTPUT goes active when any key is pushed.

In the pulse mode, MUTE OUTPUT is used to remove the receiver and the network from the line. Different circuitry is required for tone and pulse muting external to the IC and applications using both modes would not necessarily share circuitry. MUTE OUTPUT timing is shown in Figure 8 for pulse mode signaling and Figure 7 for tone mode signaling. MUTE OUTPUT is active during each digit, and not active during the interdigit time. In both tone and pulse modes, MUTE OUTPUT goes active 40 ms before PULSE OUTPUT for a FLASH. Figure 8 illustrates the timing for this pin.

## HKS

Input. Pin 17. Pin 17 is the hookswitch input to the MK53761. This is a high-impedance input and must be switched high for on-hook operation or low for off-hook operation. A transition on this input causes the on-chip logic to initialize, terminating any operation in progress at the time. The signaling mode defaults to the mode selected at pin 2.

## PULSE OUTPUT

Output. Pin 18. This is an output consisting of an open drain N -channel device. In either pulse or tone mode, the FLASH key will cause a 560 ms output pulse at pin 18.

## DEVICE OPERATION

When the MK53761 is not actively dialing, it consumes very little current. Row and Column inputs assume opposite states off-hook. The circuit verifies that a valid key has been entered by alternately scanning the Row and Column inputs. If the input is still valid following 32 ms of debounce, the digit is stored into memory, and dialing begins after a pre-signal delay of approximately 40 ms (measured from initial key closure). Output tone duration is shown in Table 1.

The MK53761 allows manual dialing of an indefinite number of digits, but if more than 18 digits are dialed per number, the 53761 will 'wrap around". That is, the extra digits beyond 18 will be stored at the beginning of the LND buffer, and the first 18 digits will no longer
be available for redial. During autodial from LND or any memory location, key inputs are not accepted, but they will suspend dialing until released.

## NORMAL DIALING (Off-Hook)



Normal dialing is straightforward, all keyboard entries will be stored in the buffer and signaled in succession.

## LAST NUMBER DIALED (LND)



Last number dialing is accomplished by entering the LND key.

## HOOK FLASH



ETC

Hook flash may be entered into the dialed sequence at any point by keying in the function key, FLASH. Flash consists of a timed Break of 560 ms . The FLASH function is stored in memory, but it will not be redialed as such. When a FLASH key is pressed, no further key inputs will be accepted until the hookflash function ( 560 ms break) has been dialed. The key input following a FLASH will be stored as the initial digit of a new number (overwriting the number dialed prior to the FLASH) unless it is another FLASH. Consecutive FLASH entries after a number is dialed will be stored sequentially in the LND memory and a subsequent LND entry will cause the redial of that number with a delay, but not hookflash breaks, at the end of the redialing sequence. When redialing in tone mode, MUTE OUTPUT will remain active during the flash delay period.

## SOFTSWITCH

When dialing in the pulse mode, a softswitch feature will allow a change to the tone mode whenever the * key is depressed. Subsequent * key inputs will cause the DTMF code for an * to be dialed. The softswitch will only switch from pulse to tone. After returning to on-hook and back to off-hook, the part will be in pulse mode. Redial by the LND key will repeat the softswitch.

## PROGRAMMING AND REPERTORY DIALING

Programming is independent of HKS (pin 17) and MODE (pin 2).

To program, enter the following: PROG, Digit 1, Digit 2, ... , MEM, Location (1-9). When programming, dialing is inhibited.

To dial a number from repertory memory (HKS must be low) enter the following:
MEM, Location (1-9)
To save the last number dialed: PROG, MEM, Location (1-9).

## Table 3. Special Function Delays

Each delay shown below represents the time required from after the special function key is depressed until a new digit can be dialed.

The time is considered "FIRST" key is all previous inputs have been completed dialed. The time is considered "AUTO" if in redial, or if previous dialing is still in progress.

| FUNCTION | FIRST/AUTO | DELAY (seconds) |  |
| :--- | :--- | :---: | :---: |
|  |  | PULSE |  |
| SOFTSWITCH | FIRST | 0.40 | - |
|  | AUTO | 1.10 | - |

## Absolute Maximum Ratings*

| DC Supply | 6.5 Volt |
| :---: | :---: |
| Operating Temperature | $0^{\circ} \mathrm{C}$ to $+60^{\circ} \mathrm{C}$ |
| Storage Temperature | $5^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Maximum Power Dissipation ( $25^{\circ} \mathrm{C}$ ) | 500 mw |
| Maximum Voltage on any Pin | ( + )+.3, ( $\mathrm{V}-)^{-}$ |

* All specifications are for 2.5 Volt operation and full operating temperature range unless otherwise stated.


## ELECTRICAL CHARACTERISTICS

## DC Characteristics

| SYM | PARAMETER | MIN | TYP | MAX | UNIT | NOTES |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \text { V+ } \\ & \text { TONE } \end{aligned}$ | DC Operating Voltage (Tone Mode) | 2.5 |  | 6.0 | Volts |  |
| $\mathrm{V}_{\text {MR }}$ | Memory Retention Voltage | 1.5 | 1.3 |  | Volts | 1, 6 |
| $\mathrm{I}_{\mathrm{s}}$ | Standby Current |  | 0.4 | 1.0 | $\mu \mathrm{A}$ | 1 |
| $I_{\text {MR }}$ | Memory Retention Current |  | 0.15 | 0.75 | $\mu \mathrm{A}$ | 5, 6 |
| $\mathrm{V}_{\text {MUTE }}$ | Mute Output Operating Voltage | 1.8 |  |  | Volts | 7 |
| ${ }_{\text {T }}$ | Operating Current (Tone) |  | 300 | 600 | $\mu \mathrm{A}$ | 2 |
| $\mathrm{I}_{\mathrm{P}}$ | Operating Current (Pulse) |  | 150 | 250 | $\mu \mathrm{A}$ | 2 |
|  | Operating Current On-Hook Program Mode Key Operated No-Key Operated |  |  | $\begin{gathered} 200 \\ 1 \end{gathered}$ | $\begin{aligned} & \mu \mathrm{A} \\ & \mu \mathrm{~A} \end{aligned}$ |  |
| $\mathrm{I}_{\mathrm{ML}}$ | Mute Output (2.5 Volts) <br> Sink Current (4.0 Volts) | $\begin{aligned} & 1.0 \\ & 3.0 \end{aligned}$ |  |  | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ | 3 |
| $\mathrm{I}_{\mathrm{PL}}$ | Pulse Output Sink Current | 1.0 | 2.0 |  | mA | 3 |
| $\mathrm{I}_{\mathrm{PC}}$ | Pacifier Tone Sink/Source | 250 | 500 |  | $\mu \mathrm{A}$ | 4 |
| $\mathrm{K}_{\mathrm{RU}}$ | Keypad Pullup Resistance |  | 100 |  | kohm |  |
| K ${ }_{\text {RD }}$ | Keypad Pulldown Resistance |  | 500 |  | ohm |  |
| $\mathrm{V}_{\text {IL }}$ | Keypad Input Level-Low | 0 |  | $0.3 \mathrm{~V}+$ | Volt |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Keypad Input Level-High | 0.7V+ |  | V+ | Volt |  |
| $\mathrm{V}_{\text {PULSE }}$ | Operating Voltage (Pulse Mode) | 1.8 |  | 6.0 | Volts |  |

## NOTES

1. All inputs unloaded, Quiescent Mode (oscillator off)
2. All outputs unloaded, single key input
3. $\mathrm{V}_{\text {OUT }}=0.4$ Volts
4. Sink Current for $V_{\text {OUT }}=0.5$ volts, Source Current for $V_{\text {OUT }}=2.0$ Volts
5. Memory Retention Voltage is the point where memory is guaranteed but circuit operation is not.
6. Proper memory retention is guaranteed if either the minimum $I_{M R}$ is provided or the minimum $\mathrm{V}_{\mathrm{MR}}$. The design does not have to provide both the minimum current or voltage simultaneously.
7. Minimum voltage where activation of mute output with key entry is ensured.

| NO. | SYM | PARAMETER | MIN | TYP | MAX | UNITS | NOTES |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| - | $\mathrm{T}_{\mathrm{NK}}$ | Tone Output No Key Down |  |  | -80 | dBm | 1 |
| - | $\mathrm{T}_{\mathrm{Oi}}$ | Tone Output (independent) | $\begin{array}{r} -13 \\ 173 \end{array}$ | $\begin{gathered} -12 \\ 194 \end{gathered}$ | $\begin{aligned} & -11 \\ & 218 \end{aligned}$ | $\begin{aligned} & \mathrm{dBm} \\ & \mathrm{mV}_{\mathrm{rms}} \end{aligned}$ | $\begin{gathered} 1,2 \\ 3 \end{gathered}$ |
| - | $P E_{i}$ | Pre-Emphasis, High Band | 1.6 | 2.0 | 2.4 | dB |  |
| - | DC ${ }_{\text {i }}$ | $\begin{array}{ll} \text { Tone Output DC Bias } & (\mathrm{V}+=2.5) \\ & (\mathrm{V}+=3.5) \end{array}$ | 1.2 | 1.0 |  | Volts Volts |  |
| - | $\mathrm{R}_{\mathrm{E}}$ | Tone Output Load |  | 10 |  | kohm | 4 |
| - | $\mathrm{T}_{\text {RIS }}$ | Tone Output Rise Time |  | 1.0 |  | ms | 5 |
| - | DIS | Output Distortion |  | 5.0 | 8.0 | \% | 3 |
| - | TR | Tone Signaling Rate |  | 8.0 |  | 1/sec |  |
| 1 | $\mathrm{T}_{\text {PSD }}$ | Pre-Signal Delay | 40 |  |  | ms | 6 |
| 2 | $\mathrm{T}_{\text {ISD }}$ | Inter-Signal Delay (repertory) |  | 54 |  | ms |  |
|  | $\mathrm{T}_{\text {DUR }}$ | Tone Output Duration (repertory) |  | 74 |  | ms |  |

## NOTES

1. O dBm equals 1 mW power into 600 ohms or 775 mVolts .

Important Note: The MK53761 is designed to drive a 10 kohm load. The 600 ohm load is only for reference.
2. Single tone (low group), as measured at pin $10, T_{A}=25^{\circ} \mathrm{C}$
3. Supply voltage $=2.5$ to 6 Volts, $R_{E}=10$ kohms.
4. Supply voltage $=2.5$ Volts
5. Time from beginning of tone output waveform to $90 \%$ of final magnitude of either frequency. Crystal parameters suggested for proper operation are $R_{s}<100$ ohms, $L_{m}=96 \mathrm{mH}, C_{m}=0.02 \mathrm{pF}, \mathrm{C}_{\mathrm{h}}=5 \mathrm{pF}, \mathrm{f}=3.579545 \mathrm{MHz}$, and $\mathrm{C}_{\mathrm{L}}=18 \mathrm{pF}$.
6. Time from initial key input until beginning of signaling.

AC Characteristics - Keypad Inputs, Pacifier Tone
(Numbers in left hand column refer to the timing diagrams.)

| NO. | SYM | PARAMETER | MIN | TYP | MAX | UNITS | NOTES |
| :---: | :--- | :--- | :---: | :---: | :---: | :---: | :---: |
| 3 | $T_{\text {KD }}$ | Keypad Debounce Time |  | 32 |  | ms | 1 |
| - | $\mathrm{F}_{\text {KS }}$ | Keypad Scan Frequency |  | 250 |  | Hz | 1 |
| - | $\mathrm{F}_{\text {PT }}$ | Frequency Pacifier Tone |  | 500 |  | Hz | 1 |
| 4 | $\mathrm{~T}_{\text {PT }}$ | Pacifier Tone Duration |  | 30 |  | ms | 1 |
| - | $T_{\text {HFP }}$ | Hookflash Timing |  | 560 |  | ms | 1 |

## NOTES

1. Crystal oscillator accuracy directly affects these times.

## AC Characteristics - Pulse Mode Operation

| NO. | SYM | PARAMETERS | MIN | TYP | MAX | UNITS | NOTES |
| :---: | :--- | :--- | :---: | :---: | :---: | :---: | :---: |
| - | $P_{R}$ | Pulse Rate |  | 10 |  | PPS | 1 |
| 5 | PDP | Predigital Pause |  | 48 |  | ms | 2 |
| 6 | IDP | Interdigital Pause |  | 740 |  | ms | 2 |
| 7 | $\mathrm{~T}_{\text {MO }}$ | Mute Overlap Time |  | 2 |  | ms | 2 |
| 8 | $\mathrm{~T}_{\text {B }}$ | Break Time |  | 60 |  | ms | 2 |
| 9 | $\mathrm{~T}_{\text {M }}$ | Make Time |  | 40 |  | ms | 2 |

## NOTES

1. 10 PPS is the nominal rate.
2. Figure 8 illustrates this relationship.

## PACKAGE DESCRIPTION

18 -Pin DIP (N) (.300)
Plastic


NOTE: Overall length includes $\mathbf{. 0 1 0}$ flash on either end of package

## FEATURES

$\square$ Single chip DTMF and pulse dialer.
$\square$ Stores 10 18-digit telephone numbers, including last number dialed.
$\square$ Softswitch changes signaling mode from pulse to tone.
$\square$ Single button redial of all ten memories.Flash key input initiates timed hook flash.
$\square 8$ Tones Per Second dialing in Tone Mode and 10 PPS in Pulse Mode.DTMF active until key release.
$\square$ Minimum DTMF duration/separation guaranteed ( $74 / 54 \mathrm{~ms}$ ).
$\square$ Pacifier tone provides audible indication of a valid key input for non-DTMF key entries.Powered from telephone line, low operating voltage for long loop applications.

## DESCRIPTION

The MK53762 is a Mostek Silicon Gate CMOS IC that provides necessary signals for either DTMF or loop disconnect (pulse) dialing. The MK53762 buffers up to 18 digits into memory that can be later redialed with a single key input. Up to nine repertory numbers may be stored. Users can store all 12 signaling keys and access several unique functions with single key entries. These functions include: Last Number Dialed (LND), Softswitch, Flash, and 9 memories. Figure 2 shows the keypad configuration.

A LND key input automatically redials the last number dialed, and the MEM keys provide single key access to all memory locations for auto-dialing.

The FLASH key simulates a 560 ms hook flash to transfer calls or to activate other special features provided by the PABX or a central office.


Figure 1. Pin Connection

| 1 | 2 | 3 | FLASH | MEM 9 |
| :---: | :---: | :---: | :---: | :---: |
| 4 | 5 | 6 | PROG | MEM 8 |
| 7 | 8 | 9 | PAUSE | MEM 7 |
| $*$ <br> SOFTSWITCH | 0 | \# | LND | MEM 6 |
| MEM 1 | MEM 2 | MEM 3 | MEM 4 | MEM 5 |

Figure 2. Keypad Configuration

The PAUSE key allows the user to insert a delay in dialing for functions such as the pause in accessing an outside line when redialing from a PABX.

The PROG key provides an easy way to program a number into any memory location (MEM 1 - MEM 9) whether on-hook or off-hook.

## FUNCTIONAL PIN DESCRIPTION

## V+

Pin 1. V+ is the positive supply for the circuit and must meet the maximum and minimum voltage requirements. (See Electrical Specifications.)

## MODE

Input. Pin 2. MODE determines the dialer's default operating mode. When the device is powered up or the hookswitch input is switched from on-hook, ( $\mathrm{V}+$ ), to offhook, ( $\mathrm{V}-$ ), the default determines the signaling mode. A V+ connection defaults to tone mode operation and a V - connection defaults to pulse mode operation.

When dialing in the pulse mode, a softswitch feature will allow a change to the tone mode whenever the * key, or softswitch, is depressed. Subsequent * key inputs will cause the DTMF code for an * to be dialed. The softswitch will only switch from pulse to tone. After returning to on-hook and back to off-hook, the part will be in pulse mode. Redial by the LND key will repeat the softswitch.
$\overline{\mathrm{C} 1}, \overline{\mathrm{C} 2}, \overline{\mathrm{C} 3}, \overline{\mathrm{C4}}, \overline{\mathrm{C} 5}, \overline{\mathrm{R} 5}, \overline{\mathrm{R4}}, \overline{\mathrm{R3}}, \overline{\mathrm{R}}, \overline{\mathrm{R} 1}$
Keyboard inputs. The MK53762 interfaces with either the standard 2 -of-10 with negative common or the single-contact (Form A) keyboard.

A valid keypad entry is either a single Row connected to a single Column or V- simultaneously presented to both a single Row and Column. In its quiescent or standby state, during normal off-hook operation, either the Rows or the Columns are at a logic level 1 (V+). Pulling one input low enables the on-chip oscillator. Keyboard scanning then begins. Scanning consists of Rows and Columns alternately switching high through on-chip pullups. After both a Row and Column key have been detected, the debounce counter is enabled and any noise (bouncing contacts, etc.) is ignored for a debounce period ( $\mathrm{T}_{\mathrm{KD}}$ ) of 32 ms . At this time, the keyboard is sampled and if both Row and Column information are valid, the information is buffered into the LND location. If switched on-hook (pin 19 to pin 1), the keyboard inputs all pull high through on-chip pullup resistors.

In the tone mode, if 2 or more keys in the same row or column are depressed a single tone will be output. The tone will correspond to the row or column for which the 2 keys were pushed. This feature is for test purposes.
Single tones will not be redialed.

Also in the tone mode, the output tone is continuous in manual dialing as long as the key is pushed. The output tone duration follows the table below:

Table 1. Output Tone Duration

| KEY-PUSH TIME, $\mathrm{T}^{*}$ | TONE OUTPUT* |
| :--- | :--- |
| $\mathrm{T} \leq 32 \mathrm{~ms}$ | No output. Ignored by <br> MK53762. |
| $32 \mathrm{~ms} \leq \mathrm{T} \leq 75 \mathrm{~ms}+\mathrm{T}_{\mathrm{KD}}$ | 75 ms duration output. |
| $\mathrm{T} \geq 75 \mathrm{~ms}+\mathrm{T}_{\mathrm{KD}}$ | Output duration $=\mathrm{T}-\mathrm{T}_{\mathrm{KD}}$ |

*NOTE: $T_{K D}$ is the key pad debounce time which is typically 32 ms .
When redialing in the tone mode, each DTMF output is 75 ms duration, and the tone separation (intersignal delay) is 50 ms .

## v-

Input. Pin 7 is the negative supply input to the device. This is the voltage reference for all specifications.

## OSC1, OSC2

Pin 8 (input), pin 9 (output). OSC1 and OSC2 are connections to an on-chip inverter used as the timing reference for the circuit. It has have sufficient loop gain to oscillate when used with a low-cost television color-burst crystal. The nominal crystal frequency is 3.579545 MHz and any deviation from this standard is directly reflected in the Tone output frequencies. The crystal oscillator provides the time reference for all circuit functions. A ceramic resonator with tolerance of $\pm 0.25 \%$ may also be used.

## DTMF OUTPUT

Output. Pin 11. An NPN transistor emitter with a collector tied to $\mathrm{V}+$ drives the DTMF OUTPUT pin. The transistor base is connected to an on-chip operational amplifier that mixes the Row and Column tones. Figure 7 shows the timing at this pin.

The DTMF OUTPUT is the summation of a single Row frequency and a single Column frequency. A typical single tone sine wave is shown in Figure 4. This waveform is synthesized using a resistor tree with sinusoidally weighted taps.

The MK53762 is designed to operate from an unregulated supply; the TONE LEVEL is supply independent, and the single row tone output level will be typically:

$$
\mathrm{T}_{\mathrm{oi}}=-12 \mathrm{dBm} \pm 1 \mathrm{~dB}
$$

The DC component of the DTMF output while active is described by the following equation:

$$
\mathrm{V}_{\mathrm{DC}_{1}}=0.3 \mathrm{~V}++0.5 \text { Volts }
$$



Figure 3. MK53762 Functional Block Diagram


Figure 4. Typical Single Tone


Figure 5. Typical Dual Tone


Figure 6. Typical Spectral Response

## PACIFIER TONE OUTPUT/CHIP DISABLE INPUT

Pin 12. PAC tone is an output. The pacifier tone provides audible feedback, confirming that the key has been properly entered and accepted. A 500 Hz square wave is activated upon acceptance of a valid key input, after the 32 ms debounce time. The square wave terminates after a maximum of 30 ms or when the valid key is no longer present. In pulse mode, all key entries activate the pacifier tone. In tone mode, any non-DTMF key (LND, FLASH, MEM, PROG) entry activates the pacifier tone. When programming the chip, all valid key entries activate the pacifier tone in either pullse or tone mode.

The CHIP DISABLE is an input. When pin 12 is switched low through a resistor (10K to 100 K ), the MK53762 is enabled. When pin 12 is switched to V+ through the resistor, all keypad inputs are pulled high, and the MK53762 will ignore all keypad inputs. When the chip is disabled, it will not dial, and it cannot be programmed. The chip will only be disabled when the circuit is inactive (not dialing) and Pin 12 is switched high.

Table 2. DTMF Output Frequency

| KEY INPUT | STANDARD FREQUENCY | ACTUAL FREQUENCY | \% DEVIATION |
| :---: | :---: | :---: | :---: |
| ROW | 1 | 697 | 699.1 |
|  | 770 | 766.2 | -0.31 |
|  | 3 | 852 | 847.4 |
| COL | 1 | 941 | 948.0 |
|  |  |  | -0.49 |
|  | 2 | 1209 | 1215.9 |
|  | 1336 | 1431.7 | +0.74 |
|  | 3 | 1477 |  |



NOTE:

1. For this example, key entries are $\leq 75 \mathrm{~ms}$, but $\geq 32 \mathrm{~ms}$.
2. $\overline{\text { MUTE }}$ goes active after any key is depressed.

Figure 7. Tone Mode Timing


HKS IS LOW (OFF-HOOK)

Figure 8. Pulse Mode Timing

## MUTE OUTPUT

Output. Pin 13. This pin is the MUTE OUTPUT for both tone and pulse modes. Timing is dependent upon mode.

The MUTE OUTPUT consists of an open drain N channel device. During standby, the output is high impedance and generally has an external pullup resistor to the positive supply.

In the tone mode, MUTE OUTPUT is used to remove the transmitter and the receiver from the network during DTMF signaling. During dialing, MUTE OUTPUT is active continuously until dialing is completed. MUTE OUTPUT goes active when any key is pushed.

In the pulse mode, MUTE OUTPUT is used to remove the receiver and the network from the line. Different circuitry is required for tone and pulse muting external to the IC and applications using both modes would not necessarily share circuitry. MUTE OUTPUT timing is shown in Figure 8 for pulse mode signaling and Figure 7 for tone mode signaling. MUTE OUTPUT is active during each digit, and not active during the interdigit time. In both tone and pulse modes, MUTE OUTPUT goes active 40 ms before PULSE OUTPUT for a FLASH.

## HKS

Input. Pin 19. Pin 19 is the hookswitch input to the MK53762. This is a high-impedance input and must be switched high for on-hook operation or low for off-hook operation. A transition on this input causes the on-chip logic to initialize, terminating any operation in progress at the time. The signaling mode defaults to the mode selected at pin 2. Figure 8 illustrates the timing for this pin.

## PULSE OUTPUT

Output. Pin 20. This is an output consisting of an open drain N -channel device. In either pulse or tone mode, the FLASH key will cause a 560 ms output pulse at pin 20.

## DEVICE OPERATION

When the MK53762 is not actively dialing, it consumes very little current. Row and Column inputs assume opposite states off-hook. The circuit verifies that a valid key has been entered by alternately scanning the Row and Column inputs. If the input is still valid following 32 ms of debounce, the digit is stored into memory, and dialing begins after a pre-signal delay of approximately 40 ms (measured from initial key closure). Output tone duration is shown in Table 1.

The MK53762 allows manual dialing of an indefinite number of digits, but if more than 18 digits are dialed per number, the 53762 will "wrap around". That is, the
extra digits beyond 18 will be stored at the beginning of the LND buffer, and the first 18 digits will no longer be available for redial. During autodial from LND or any MEM location, key inputs are not accepted, but they will suspend dialing until released.

## NORMAL DIALING (Off-Hook)



Normal dialing is straightforward, all keyboard entries will be stored in the buffer and signaled in succession.

## LAST NUMBER DIALED (LND)



Last number dialing is accomplished by entering the LND key.

## HOOK FLASH

$\square$


ETC

Hook flash may be entered into the dialed sequence at any point by keying in the function key, FLASH. Flash consists of a timed Break of 560 ms . The FLASH function is stored in memory, but it will not be redialed as such. When a FLASH key is pressed, no further key inputs will be accepted until the hookflash function ( 560 ms break) has been dialed. The key input following a FLASH will be stored as the initial digit of a new number (overwriting the number dialed prior to the FLASH) unless it is another FLASH. Consecutive FLASH entries after a number is dialed will be stored sequentially in the LND memory and a subsequent LND entry will cause the redial of that number with a delay, but not hookflash breaks, at the end of the redialing sequence. When redialing in tone mode, MUTE OUTPUT will remain active during the flash delay period.

## PAUSE



A Pause may be entered into the dialed sequence at any point by keying in the special function key, PAUSE. Pause inserts a 1.1-second delay into the dialing sequence. The total delay, including pre-digital and postdigital pauses is shown in Table 3.

## SOFTSWITCH

When dialing in the pulse mode, a softswitch feature will allow a change to the tone mode whenever the * key is depressed. Subsequent * inputs will cause the DTMF code for an * to be dialed. The softswitch will only switch from pulse to tone. After returning to onhook and back to off-hook, the part will be in pulse mode. Redial by the LND key will repeat the softswitch.

## PROGRAMMING AND REPERTORY DIALING

Programming is independent of HKS (pin 19) and MODE (pin 2).

To program, enter the following:
PROG, Digit 1, Digit 2, ... , MEM (Location 1-9). When programming, dialing is inhibited.

To dial a number from repertory memory (HKS must be low) enter the single key: MEM (Location 1-9)

To save the last number dialed: PROG, MEM (Location 1-9).

Table 3. Special Function Delays
Each delay shown below represents the time required from after the special function key is depressed until a new digit can be dialed.

The time is considered "FIRST" key is all previous inputs have been completed dialed. The time is considered "AUTO" if in redial, or if previous dialing is still in progress.

| FUNCTION | FIRST/AUTO |  | DELAY (seconds) |  |
| :--- | :--- | :---: | :---: | :---: |
|  |  | PULSE | TONE |  |
| SOFTSWITCH | FIRST | 0.40 | - |  |
|  | AUTO | 1.10 | - |  |
|  |  |  | 1.84 |  |

## Absolute Maximum Ratings*

| DC Supply Voltage | 6.5 Volt |
| :---: | :---: |
| Operating Temperature | $0^{\circ} \mathrm{C}$ to $+60^{\circ} \mathrm{C}$ |
| Storage Temperature | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Maximum Power Dissipation ( $25^{\circ} \mathrm{C}$ ) | . 500 mW |
| Maximum Voltage on any Pin | (V+)+.3, (V-)-. 3 |

* All specifications are for 2.5 Volt operation and full operating temperature range unless otherwise stated.


## ELECTRICAL CHARACTERISTICS <br> DC Characteristics

| SYM | PARAMETER | MIN | TYP | MAX | UNIT | NOTES |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \text { v+ } \\ & \text { TONE } \end{aligned}$ | DC Operating Voltage (Tone Mode) | 2.5 |  | 6.0 | Volts |  |
| $\mathrm{V}_{\text {MR }}$ | Memory Retention Voltage | 1.5 | 1.3 |  | Volts | 1,6 |
| $\mathrm{I}_{\text {s }}$ | Standby Current |  | 0.4 | 1.0 | $\mu \mathrm{A}$ | 1 |
| $I_{\text {MR }}$ | Memory Retention Current |  | 0.15 | 0.75 | $\mu \mathrm{A}$ | 5, 6 |
| $\mathrm{V}_{\text {MUTE }}$ | Mute Output Operating Voltage | 1.8 |  |  | Volts | 7 |
| $\mathrm{I}_{\mathrm{T}}$ | Operating Current (Tone) |  | 300 | 600 | $\mu \mathrm{A}$ | 2 |
| $\mathrm{I}_{\mathrm{P}}$ | Operating Current (Pulse) |  | 150 | 250 | $\mu \mathrm{A}$ | 2 |
|  | Operating Current On-Hook Program Mode Key Operated No-Key Operated |  |  | $\begin{gathered} 200 \\ 1 \end{gathered}$ | $\begin{aligned} & \mu \mathrm{A} \\ & \mu \mathrm{~A} \end{aligned}$ |  |
| $\mathrm{I}_{\mathrm{ML}}$ | Mute Output (2.5 Volts) Sink Current (4.0 Volts) | $\begin{aligned} & 1.0 \\ & 3.0 \end{aligned}$ |  |  | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ | 3 |
| $\mathrm{I}_{\mathrm{PL}}$ | Pulse Output Sink Current | 1.0 | 2.0 |  | mA | 3 |
| $\mathrm{I}_{\mathrm{PC}}$ | Pacifier Tone Sink/Source | 250 | 500 |  | $\mu \mathrm{A}$ | 4 |
| $\mathrm{K}_{\mathrm{RU}}$ | Keypad Pullup Resistance |  | 100 |  | kohm |  |
| $\mathrm{K}_{\text {RD }}$ | Keypad Pulldown Resistance |  | 500 |  | ohm |  |
| $\mathrm{V}_{\text {IL }}$ | Keypad Input Level-Low | 0 |  | 0.3V+ | Volt |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Keypad Input Level-High | $0.7 \mathrm{~V}+$ |  | V+ | Volt |  |
| $\mathrm{V}_{\text {PULSE }}$ | Operating Voltage (Pulse Mode) | 1.8 |  | 6.0 | Volts |  |

## NOTES

1. All inputs unloaded, Quiescent Mode (oscillator off)
2. All outputs unloaded, single key input
3. $\mathrm{V}_{\mathrm{OUT}}=0.4$ Volts
4. Sink Current for $\mathrm{V}_{\text {OUT }}=0.5$ volts, Source Current for $\mathrm{V}_{\text {OUT }}=2.0$ Volts
5. Memory Retention Voltage is the point where memory is guaranteed but circuit operation is not.
6. Proper memory retention is guaranteed if either the minimum $I_{M R}$ is provided or the minimum $\mathrm{V}_{\mathrm{MR}}$. The design does not have to provide both the minimum current or voltage simultaneously.
7. Minimum voltage where activation of mute output with key entry is ensured.

| NO. | SYM | PARAMETER | MIN | TYP | MAX | UNITS | NOTES |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| - | $\mathrm{T}_{\mathrm{NK}}$ | Tone Output No Key Down |  |  | -80 | dBm | 1 |
| - | $\mathrm{T}_{\text {Oi }}$ | Tone Output (independent) | $\begin{array}{r} -13 \\ 173 \end{array}$ | $\begin{gathered} -12 \\ 194 \end{gathered}$ | $\begin{array}{r} -11 \\ 218 \end{array}$ | $\begin{gathered} \mathrm{dBm} \\ \mathrm{mV}_{\mathrm{rms}} \end{gathered}$ | $\begin{gathered} 1,2 \\ 3 \end{gathered}$ |
| - | $P E_{i}$ | Pre-Emphasis, High Band | 1.6 | 2.0 | 2.4 | dB |  |
| - | DC ${ }_{\text {i }}$ | Tone Output DC Bias $\begin{aligned} & (\mathrm{V}+=2.5) \\ & (\mathrm{V}+=3.5) \end{aligned}$ | 1.2 | 1.0 |  | Volts Volts |  |
| - | $\mathrm{R}_{\mathrm{E}}$ | Tone Output Load |  | 10 |  | kohm | 4 |
| - | T RIS | Tone Output Rise Time |  | 1.0 |  | ms | 5 |
| - | DIS | Output Distortion |  | 5.0 | 8.0 | \% | 3 |
| - | TR | Tone Signaling Rate |  | 8.0 |  | 1/sec |  |
| 1 | $\mathrm{T}_{\text {PSD }}$ | Pre-Signal Delay | 40 |  |  | ms | 6 |
| 2 | $\mathrm{T}_{\text {ISD }}$ | Inter-Signal Delay (repertory) |  | 54 |  | ms |  |
|  | $\mathrm{T}_{\text {DUR }}$ | Tone Output Duration (repertory) |  | 74 |  | ms |  |

## NOTES

1. O dBm equals 1 mW power into 600 ohms or 775 mVolts .

Important Note: The MK53762 is designed to drive a 10 kohm load. The 600 ohm load is only for reference.
2. Single tone (low group), as measured at pin $10, T_{A}=25^{\circ} \mathrm{C}$.
3. Supply voltage $=2.5$ to 6 Volts, $R_{E}=10$ kohms.
4. Supply voltage $=2.5$ Volts. These specifications are supply-dependent.
5. Time from beginning of tone output waveform to $90 \%$ of final magnitude of either frequency. Crystal parameters suggested for proper operation are $R_{s}<100$ ohms, $L_{m}=96 \mathrm{mH}, C_{m}=0.02 \mathrm{pF}, \mathrm{C}_{\mathrm{h}}=5 \mathrm{pF}, \mathrm{f}=3.579545 \mathrm{MHz}$, and $\mathrm{C}_{\mathrm{L}}=18 \mathrm{pF}$
6. Time from initial key input until beginning of signaling

AC Characteristics - Keypad Inputs, Pacifier Tone
(Numbers in left hand column refer to the timing diagrams.)

| NO. | SYM | PARAMETER | MIN | TYP | MAX | UNITS | NOTES |
| :---: | :--- | :--- | :---: | :---: | :---: | :---: | :---: |
| 3 | $T_{\text {KD }}$ | Keypad Debounce Time |  | 32 |  | ms | 1 |
| - | F KS | Keypad Scan Frequency |  | 250 |  | Hz | 1 |
| - | FPT | Frequency Pacifier Tone |  | 500 |  | Hz | 1 |
| 4 | $T_{\text {PT }}$ | Pacifier Tone Duration |  | 30 |  | ms | 1 |
| - | $T_{\text {HFP }}$ | Hookflash Timing |  | 560 |  | ms | 1 |

## NOTES

1. Crystal oscillator accuracy directly affects these times.

## AC Characteristics - Pulse Mode Operation

| NO. | SYM | PARAMETERS | MIN | TYP | MAX | UNITS | NOTES |
| :---: | :--- | :--- | :---: | :---: | :---: | :---: | :---: |
| - | P $_{\mathrm{R}}$ | Pulse Rate |  | 10 |  | PPS | 1 |
| 5 | PDP | Predigital Pause |  | 48 |  | ms | 2 |
| 6 | IDP | Interdigital Pause |  | 740 |  | ms | 2 |
| 7 | $\mathrm{~T}_{\text {MO }}$ | Mute Overlap Time |  | 2 |  | ms | 2 |
| 8 | $\mathrm{~T}_{\mathrm{B}}$ | Break Time |  | 60 |  | ms | 2 |
| 9 | $\mathrm{~T}_{\text {M }}$ | Make Time |  | 40 |  | ms | 2 |

## NOTES

1. 10 PPS is the nominal rate.
2. Figure 8 illustrates this relationship.

## PACKAGE DESCRIPTION

20-Pin DIP (N) (.300)
Plastic


NOTE: Overall length includes .010 flash on either end of package

## FEATURES

$\square$ Storage of thirteen 18 -digit numbers: 3 EMERGENCY locations, and 10 additional locations including LNR (Last Number Redial).
$\square$ All locations can be accessed with single key inputs although the option is available to access 3 EMERGENCY locations plus LNR directly and two keys (MEM key plus key 1-9) to access the 9 other memories.
$\square$ Two select pins allow user to select 16 different country options.
$\square$ Single chip, mixed mode dialer allows dialing in either tone or pulse modes. A * or "SOFTSWITCH" key input can also be used to switch from Pulse to Tone mode operation and is stored in memory.
$\square$ P.I.N. (Personal identity number) protection method
$\square$ Sliding cursor method to simplify PABX dialing.
$\square$ Hookswitch debounce, transients due to line reversals and drop-outs can be masked for a period determined by external RC.
$\square$ Powered from telephone line, low standby current and operating voltage.
$\square$ DTMF signal consistent with key entry period.
$\square$ Minimum DTMF signal duration/separation guaranteed.
$\square$ Timed PABX pause may be stored in Memory.
$\square$ Timed FLASH for extended timed Break.


Figure 1. MK53763 Pinout

| 1 | 2 | 3 | FLASH | M9 |
| :---: | :---: | :---: | :---: | :---: |
| 4 | 5 | 6 | PROG | M8 |
| 7 | 8 | 9 | PAUSE | M7 |
| * | 0 | \# | LNR | M6 |
| M1 | M2 | M3 | M4 | M5 |
| E1 | E2 | E3 | MEM | SS |

Figure 2. MK53763 Keypad Configuration


## MK53761 TYPICAL APPLICATION

The MK53761 is a single chip TonePulse ${ }^{\text {m" }}$ repertory dialer with nine 18 -digit memories plus redial, which provides the necessary signals for DTMF (tone) or loop disconnect (pulse) dialing. When manually dialing, the MK53761 buffers up to 18 digits into memory for later redial with a single LND key input. The user can dial and store all 12 signaling digits plus access several unique functions. These functions include: Last Number Dialed (LND), Softswitch, Flash, and 9 memories (MEM 1-9).

The typical application circuit shown in Figure 1 illustrates one way the MK53761 TonePulse"m dialer can be used in a typical telephone. The circuit is connected to the telephone line through a diode bridge to assure proper voltage polarity to the circuit regardless of the polarity of the telephone line. Transistor Q2, resistor R2, and zener diode Z1 are used to regulate the voltage supplied to the MK53761 to provide proper device operation regardless of the voltage at the telephone line. The 2-to-4 wire conversion and interface to transmitter and receiver is accomplished using a 2500 type speech network.

In this circuit, Pulse dialing (which consists of a series of momentary interruptions of loop current) is achieved by the Pulse output controlling transistors Q3 and Q4 to break and make the loop current through the speech network. The Mute output, controlling transistors Q5 and Q7, mutes the transmitter and receiver to eliminate the loud pops which would otherwise be heard in the receiver due to the pulsing of the loop current through the speech network.

Tone signaling requires that the loop current be modulated with the appropriate DTMF signal. The DTMF output of the MK53761 drives transistor Q8 to modulate the telephone loop current through resistor R4. The sig
nal level present at the telephone line can be varied by changing the value of R4. The Mute output controls transistors Q5 and Q7 to remove the transmitter and mute the receiver. This is done to eliminate any interference of the DTMF signal from the transmitter, and to reduce to an acceptable level the tone heard at the receiver.

The mode of operation (Tone or Pulse) is controlled by switch S1. In Pulse Mode, the Softswitch key (* key) can be used to change from Pulse to Tone Mode. Hanging-up and going back off-hook will cause the MK53761 to revert back to the mode selected by the S1, but the Softswitch function can be redialed. The signalling mode may be changed at any time, so as to allow mixed Pulse and Tone dialing. This feature is very useful when trying to access special services requiring tones, from a pulse-only system.

Resistor R1 provides a small memory-retention bias current to prevent the device from losing power while on hook. The current required for long term memory retention is less than $1 \mu \mathrm{~A}$. A 3V lithium battery is used to supply power for on-hook programming, and to assure long term memory retention regardless of whether or not the circuit is connected to the telphone line. A battery is not required if programming is restricted to occurring only when off-hook. On-hook programming can be disabled by simply connecting R13 from pin 11 to pin 17 (instead of from pin 11 to pin 6) to cause the MK53761 to be disabled when hanging up.

A ceramic sounder can be interfaced to Pin 11 (Pacifier Tone) of the device. A pacifier tone signal is activated for each key entry which would not otherwise produce a tone (pulse dialing, redial commands, etc.). This audible feedback confirms proper key entry.


Figure 1.

## MK53762 TYPICAL APPLICATION

The MK53762 is a single chip TonePulse ${ }^{\text {Tw }}$ repertory dialer with nine 18 -digit memories plus redial, which provides the necessary signals for DTMF (tone) or loop disconnect (pulse) dialing. When manually dialing, the MK53762 buffers up to 18 digits into memory for later redial with a single LND key input. The user can store all 12 signaling digits plus access several unique functions with single key entries. These functions include: Last Number Dialed (LND), Softswitch, Flash, and 9 memories (MEM 1-9).

The typical application circuit shown in Figure 1 illustrates one way the MK53762 TonePulse"' dialer can be used in a typical telephone. The circuit is connected to the telephone line through a diode bridge to assure proper voltage polarity to the circuit regardless of the polarity of the telephone line. Transistor Q2, resistor R2, and zener diode Z1 are used to regulate the voltage supplied to the MK53762 to provide proper device operation regardless of the voltage at the telephone line. The 2-to-4 wire conversion and interface to transmitter and receiver is accomplished using a 2500 type speech network.

In this circuit, Pulse dialing (which consists of a series of momentary interruptions of loop current) is achieved by the Pulse output controlling transistors Q3 and Q4 to break and make the loop current through the speech network. The Mute output, controlling transistors Q5 and Q7, mutes the transmitter and receiver to eliminate the loud pops which would otherwise be heard in the receiver due to the pulsing of the loop current through the speech network.

Tone signaling requires that the loop current be modulated with the appropriate DTMF signal. The DTMF output of the MK53762 drives transistor Q8 to modulate the telephone loop current through resistor R4. The signal level present at the telephone line can be varied by changing the value of R4. The Mute output controls
transistors Q5 and Q7 to remove the transmitter and mute the receiver. This is done to eliminate any interference of the DTMF signal from the transmitter, and to reduce to an acceptable level the tone heard at the receiver.

The mode of operation (Tone or Pulse) is controlled by switch S1. In Pulse Mode, the Softswitch key (* key) can be used to change from Pulse to Tone Mode. Hanging-up and going back off-hook will cause the MK53762 to revert back to the mode selected by the S1, but the Softswitch function can be redialed. The signalling mode may be changed at any time, so as to allow mixed Pulse and Tone dialing. This feature is very useful when trying to access special services requiring tones, from a pulse-only system.

Resistor R1 provides a small memory-retention bias current to prevent the device from losing power while on hook. The current required for long term memory retention is less than $1 \mu \mathrm{~A}$. A 3V lithium battery is used to supply power for on-hook programming, and to assure long term memory retention regardless of whether or not the circuit is connected to the telphone line. A battery is not required if programming is restricted to occurring only when off-hook. On-hook programming can be disabled by simply connecting R13 from pin 12 to pin 19 (instead of from pin 12 to pin 7 to cause the MK53762 to be disabled when hanging up.

A ceramic sounder can be interfaced to Pin 12(Pacifier Tone) of the device. A pacifier tone signal is activated for each key entry which would not otherwise produce a tone (pulse dialing, redial commands, etc.). This audible feedback confirms proper key entry.

For further information and specifications on the MK53762 please consult the MK53762 Data Sheet.


Figure 1.

## MK5375 TYPICAL APPLICATIONS

## MK5375 TYPICAL APPLICATIONS NO BATTERY BACK-UP \& CONTINUOUS TONE

The MK5375 is a very versatile TonePulse ${ }^{\text {m"M }}$ dialer product which can be used in a wide variety of applications. There are however two applications questions which arise very frequently.

1) Is a battery necessary for memory retention and on-hook storage operations?
2) Is it possible to make the MK5375 generate continuous tone for the length of a key depression?

This application note will discuss how an MK5375 application circuit can be designed to operate without a battery for storage operations and memory retention, as well as generate a continuous tone for the length of the key closure.

The MK5375 was designed so that normal dialing and auto-dialing should take place while off hook, and programming operations should take place while onhook. This, as well as long term memory retention, typically requires a battery, which is objectionable to some telephone circuit manufacturers. There are however methods for accomplishing off-hook programming by placing the MK5375 in its on-hook mode (HKS, pin 17, to $\mathrm{V}+$ ) while the telephone circuit is still off hook and drawing telephone line current. The minimal memory retention current required by the MK5375 (200 nA typ.) can also be supplied from the telephone line through a very large resistor, and with a large capacitor to maintain the memory for the time that the telphone may be disconnected.

In the application circuit shown in Figure 1, a Program/Normal switch (S4) is used to place the MK5375 in the "Program"' mode by taking HKS (pin 17) to V+ (pin 1), to allow for programming numbers into the 9 memory locations while off-hook. The Pacifier Tone/Chip Disable (pin 11) is connected to hookswitch S2 (through load resistor R4) so that the MK5375 will be disabled (pin 11 to $\mathrm{V}+$ ) when on hook. This is done so that the memory will not be lost due to the increased current consumption of trying to program with the limited on-hook current supply. In this application circuit, memory retention current is supplied from the telephone line through a diode bridge (to insure correct polarity) and a $15 \mathrm{M} \Omega$ resistor, with a 5.1 V zener diode (Z2) to limit the voltage across the MK5375. A 100
$\mu \mathrm{F}$ capacitor is used to maintain the MK5375 memory during any small amounts of time ( 30 minutes typ.) that the telephone may be disconnected. Therefore, by adding a switch and a resistor, and by increasing the value of a capacitor, the need for a battery can be eliminated.

An important feature of the MK5375 is that all of timing pulse dialing and tone output rate is controlled by an RC oscillator whose values may be varied to achieve a wide variety of signalling rates. It is this RC oscillator that determines the length and interdigit time for each output tone burst. Therefore to achieve a continuous tone, the RC oscillator must be stopped while that tone is being output. The tone will then remain until the RC oscillator is allowed to continue running and complete the burst time. The solution to getting a continuous tone for the length of a key closure requires some method of stopping the RC oscillator for the duration of the key closure, once the key entry has been debounced and decoded.

In the Figure 2 application circuit, a single transistor circuit (Q7, R14, R15 \& C3) is used to stop the RC oscillator once a key entry has been debounced, decoded, and the output tone burst has begun. A keyboard with a common connection is used because whenever a row is connected to a column, that node is pulled low through the MK5375 keyboard input circuitry, so that the keyboard common will be normally open and go low when any key is pressed. Once a key entry has been debounced and decoded, the DTMF output will go high (to a DC level about which the output signal will be generated), thus turning on transistor Q7 and pulling the RC oscillator input (pin 7) low through the keyboard common. This will stop the RC oscillator, which will cause the DTMF signal to remain until the key is released. When the key is released, the keyboard common will be open and the RC oscillator will resume running until the remainder of the tone burst time is completed. Since the RC determined tone burst time ( 100 ms using standard values) is added on to the time that the key is held low after debounce, the RC period must be decreased to allow for rapid key entry. To do this, an extra resistor (R13) is added in parallel to R1, and another pole of Mode Switch S3 is used to revert to the standard RC values for the nominal 10 PPS pulse dialing rate.

Aside from the minor circuit additions discussed, both application circuits are standard MK5375 TonePulse ${ }^{\text {m" }}$ switchable, 10 -number repertory dialer circuits. Both circuits are telephone line powered, using a diode bridge to insure proper line polarity, and a voltage regulator circuit comprised of transistor Q6, resistor R2, and zener diode $\mathrm{Z1}$. The rate at which dialing occurs is determined by the values of resistor R1 and capacitor C1, which are the timing components for the RC oscillator. The 3.5795 MHz crystal is used as a reference for synthesizing the DTMF signals and is activated only for the short periods during which these tones are being generated.

Pulse dialing (which consists of a series of momentary interruptions of loop current) is achieved by the Pulse output controlling transistors Q4 and Q5 to break and make the loop current through the speech network. The Mute output, controlling transistors Q2 and Q3, mutes the transmitter and receiver to eliminate the loud pops which would otherwise be heard in the receiver due to
the pulsing of the loop current through the speech network.

Tone signalling requires that the loop current be modulated with the appropriate DTMF signal. The DTMF output of the MK5375 drives transistor Q1 to modulate the telephone loop current through resistor R5. The signal level present at the telephone line can be varied by changing the value of R5. The Mute output controls transistors Q2 and Q3 to remove the transmiter and mute the receiver. This is done to eliminate any interference of the DTMF signal from the transmitter, and to reduce the level of tone heard at the receiver.

The two application circuits discussed in this application note are examples of just a few ways in which the MK5375 TonePulse ${ }^{\text {TW }}$ Repertory Dialer may be used to meet a wide variety of requirements. For additional applications information and further details on the operation of the MK5375 and its specifications, please consult the MK5375 data sheet.


HOOKSWITCHES S1 AND S2 SHOWN IN ON-HOOK POSITION
(TELEPHONE TURNED OFF, NOT IN USE)

| R1 | 220K | Q1 | 2N5550 | C1 | 390 PF |
| :--- | :--- | :--- | :--- | :--- | :--- |
| R2 | 1.6K | Q4 | 2N5550 | C2 | $100 \mu \mathrm{~F}$ |
| R3 | 15M | Q2 | VN10KM |  |  |
| R4 | 220K | Q3 | VN10KM |  |  |
| R5 | 1000 | Q5 | 2N5401 |  |  |
| R6 | 160K | Q6 | 2N5550 |  |  |
| R7 | 150 K |  |  |  |  |
| R8 | 240 K | Z1 | 1N4620 |  |  |
| R9 | 3.3K | Z2 | 1N751 |  |  |
| R10 | 110K |  |  |  |  |
| RR1 | 560K |  |  |  |  |
| R12 | 10K |  |  |  |  |

Figure 1. MK5375 Typical Application Without Battery Back-Up


Figure 2. MK5375 Typical Application Continuous Tone

## SWITCHABLE DIALER

## FEATURES

Stand-alone DTMF and pulse signalingRecall of last number dialed (up to 28 digits long)$\square$ Form-A and 2-of-7 keyboard interfacePacifier tonePowered from telephone line, low operating voltage for long loop applications

## DESCRIPTION

The MK5370 is a Mostek Silicon Gate CMOS IC that provides necessary signals for either DTMF or loop disconnect (pulse) dialing. The MK5370 buffers up to 28 digits into memory that can be later redialed with a single key input. This memory capacity is sufficient for local, long distance, overseas, and even computerized long-haul networks. Users can store all 12 signaling keys and redial them using either the * or \# as the first key entry after going off-hook. Figure 2 shows the keypad configuration.

A * or \# key input automatically redials the last number dialed if it is the first key entered after a transition from on-hook to off-hook (HKS input switched from a high to low logic level). Auto-dialing is momentarily interrupted (during interdigital pause period or intersignal period) while manual keys are depressed, however these inputs are not stored into memory.

## FUNCTIONAL PIN DESCRIPTION

V+
Pin 1. V+ is the positive supply for the circuit and must meet the maximum and minimum voltage requirements. (See Electrical Specifications.)

## MODE/TEST

Input. Pin 2. MODE/TEST determines the dialer's default operating mode. When the device is powered up or the hookswitch input is switched from on-hook ( $\mathrm{V}+$ ) to offhook ( $\mathrm{V}-$ ) the default determines the signaling mode. A V+ connection selects to tone mode operation and a Vconnection selects to pulse mode operation.


Figure 1. Pin Connection

| 1 | 2 | 3 |
| :---: | :---: | :---: |
| 4 | 5 | 6 |
| 7 | 8 | 9 |
| $*$ <br> LND | 0 | $\#$ <br> LND |

Figure 2. Keypad Configuration
Pin 2 also forces the device into test mode. Further information on this operation can be obtained from Mostek.
$\overline{\mathbf{C 1}}, \overline{\mathbf{C 2}}, \overline{\mathbf{C 3}}, \overline{\mathrm{R4}}, \overline{\mathrm{R3}}, \overline{\mathrm{R2}}, \overline{\mathrm{R} 1}$
Keyboard Input. Pins 3, 4, 5, 13, 14, 15, 16. The MK5370 interfaces with either the standard 2 -of- 7 with negative common or the inexpensive single-contract (Form A) keyboard.

A valid keypad entry is either a single Row connected to a single Column or V - simultaneously presented to both a single Row and Column. In its quiescent or standby state, during normal off-hook operation, either the Rows or the Columns are at a logic level $1(\mathrm{~V}+$ ). Pulling one input low enables the on-chip oscillator to begin scanning the keypad. Scanning consists of Rows and Columns alternately switching high through on-chip pull-ups.

After both a Row and Column key have been detected, the debounce counter is enabled and any noise (bouncing contacts, etc.) is ignored for a debounce period (Tdb) of 32 ms . At this time, the keyboard is sampled and if both Row and Column information are valid, the information is buffered into the LND location. If switched on-
hook (pin 17 to pin 1), the keyboard inputs all pull high through on-chip pull-up resistors.

## IC

Input. Pin 9. Internal connection. This pin should be left floating for normal operation.


Figure 3. MK5370 Functional Block Diagram

V-
Input. Pin 6 is the negative supply input to the device. This is the voltage reference for all specifications.

## OSC1, OSC2

lout/Output. Pins 7, 8. OSC1 and OSC2 are inputs to thi on-chip inverter used as the timing reference for the circuit. It has sufficient loop gain to oscillate when used with a low-cost television color-burst crystal. The nominal crystal frequency is 3.579545 MHz and any deviation from this standard is directly reflected in the Tone output frequencies. The crystal oscillator provides the time reference for all circuit functions.


Figure 4. Single Tone


Figure 5. Dual Tone


Figure 6. Spectral Response

## DTMF OUTPUT

Output. Pin 10. An NPN transistor emitter with a collector tied to V+ drives the DTMF OUTPUT pin. The transistor base is connected to an on-chip operational amplifier that mixes the Row and Column tones. Figure 7 shows the timing at this pin.

The DTMF OUTPUT is the summation of a single Row frequency and a single Column frequency. A typical single tone sine wave is shown in Figure 4. This waveform is synthesized using a resistor tree with sinusoidally weighted taps.

The MK5370 is designed to operate from a regulated supply and the row (low group) TONE LEVEL is related to this supply by either of the following equations:

$$
\begin{aligned}
& \mathrm{T}_{\mathrm{O} 1}=20 \mathrm{LOG}[(0.0776 \mathrm{~V}+) / 0.775] \mathrm{dBm} \\
& \mathrm{~T}_{\mathrm{O} 1}=0.0776(\mathrm{~V}+) \mathrm{VRMS}
\end{aligned}
$$

The DC component of the DTMF output while active is described by the following equation:

$$
\mathrm{V}_{\mathrm{DC}}^{1} 10=0.66 \mathrm{~V}+-0.6 \text { Volts }
$$

## PACIFIER TONE OUTPUT

Output. Pin 11. A 500 Hz square wave is activated on pin 11 upon acceptance of a valid key input, after the 32 ms debounce time. The square wave terminates after a maximum of 30 ms or when the valid key is no longer present. In pulse mode, all key entries activate the pacifier tone. In tone mode, only a redial entry activates the pacifier tone. The pacifier tone provides audible feedback, confirming that the key has been properly entered and accepted.

Table 1. DTMF Output Frequency

| KEY INPUT |  | STANDARD FREQUENCY | ACTUAL FREQUENCY |
| :---: | :---: | :---: | :---: | \% DEVIATION



Figure 7. Tone Mode Timing

## MUTE1

Output. Pin 12. This pin is the Mute Output for both tone and pulse modes. Timing is dependent upon mode.

The output consists of an open drain N -channel device. During standby, the output is high impedance and generally has an external pull-up resistor to the positive supply.

In tone mode, $\overline{M U T E} 1$ removes the transmitter and the receiver from the network during DTMF signaling. During dialing, $\overline{\text { MUTE1 }}$ is active continuously until dialing is completed.

In pulse mode, $\overline{\text { MUTE1 }}$ removes the receiver or the network from the line. Different circuitry is required for tone and pulse muting external to the IC and applications using both modes would not necessarily share circuitry. $\overline{\text { MUTE1 }}$ timing is shown in Figure 8 for pulse
mode signaling and Figure 7 for tone mode signaling.

## HKS

Input. Pin 17. Pin 17 is the hookswitch input to the MK5370. This is a high-impedance input and must be switched high for on-hook operation or low for off-hook operation. A transition on this input causes the on-chip logic to initialize, terminating any operation in progress at the time. The signaling mode defaults to the mode selected at pin 2.

## PULSE OUTPUT

Output. Pin 18. This pin has a dual function determined by the dialing mode selected. In Pulse Mode, the pin is an output consisting of an open drain N -channel device with zener protection. The break timing at this output meets Bell Telephone and EIA specifications for loop disconnect signaling. Figure 8 shows this timing.


Figure 8. Pulse Mode Timing

## DEVICE OPERATION (Tone Mode)

When the MK5370 is not actively dialing, it consumes very little current. While on-hook, all keypad input pins are pulled high. Key entries are not recognized unless they utilize a keypad common connection to force the respective Row and Column inputs low. These inputs assume opposite states off-hook. The circuit verifies that a valid key has been entered by alternately scanning the Row and Column inputs. If the input is still valid following 32 ms of debounce, the digit is stored into memory, and dialing begins after a pre-signal delay of 100 ms . Each digit buffered into the RAM is dialed out with a 98 ms burst of DTMF and an intersignal time of 102 ms .

One important feature of the dialer is its ability to buffer data into the RAM before signaling. This feature allows less expensive keyboards to be used because signal distortion and double digit entry caused by bouncing and bounding of the keypad are eliminated. This de-
sign also ensures that data stored in the buffer exactly matches the digits actually dialed.

## NORMAL DIALING (Off-Hook)



Normal dialing is straightforward, all keyboard entries will be stored in the buffer and signaled in succession.

## LAST NUMBER DIALED (LND)

## LND

Last number dialing is accomplished by entering the * or \# key as the first entry after coming off-hook..


Figure 9. Pulse and Tone Mode Timing

## Absolute Maximum Ratings*

DC Supply Voltage 6.5 Volt
Operating Temperature . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $-30^{\circ} \mathrm{C}$ to $+60^{\circ} \mathrm{C}$
Storage Temperature . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
Maximum Power Dissipation ( $25^{\circ} \mathrm{C}$ ) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 500 mW
Maximum Voltage on any Pin
$(\mathrm{V}+)+.3,(\mathrm{~V}-)-.3$

## Electrical Characteristics

* All specifications are for 2.5 Volt operation and full operating temperature range unless otherwise stated.


## DC Characteristics

| SYM | PARAMETER | MIN | TYP | MAX | UNIT | NOTES |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| V+ | DC Operating Voltage (all functions) | 2.5 |  | 6.0 | Volts |  |
| $\mathrm{V}_{\text {MR }}$ | Memory Retention Voltage | 1.5 | 1.3 |  | Volts | 1, 6 |
| $\mathrm{I}_{\text {s }}$ | Standby Current |  | 0.2 | 1.0 | $\mu \mathrm{A}$ | 1 |
| $I_{\text {MR }}$ | Memory Retention Current |  | 0.1 | 0.75 | $\mu \mathrm{A}$ | 5, 6 |
| $\mathrm{V}_{\text {MUTE }}$ | Mute Output Operating Voltage | 1.8 |  |  | Volts | 7 |
| $\mathrm{I}_{\mathrm{T}}$ | Operating Current (Tone) |  | 300 | 600 | $\mu \mathrm{A}$ | 2 |
| $\mathrm{I}_{\mathrm{P}}$ | Operating Current (Pulse) |  | 225 | 350 | $\mu \mathrm{A}$ | 2 |
| $\mathrm{I}_{\mathrm{ML}}$ | Mute Output Sink Current ( $\mathrm{V}+=2.5 \mathrm{~V}$ ) | 1.0 | 2.0 |  | mA | 3 |
| $\mathrm{I}_{\text {PL }}$ | Pulse Output Sink Current | 1.0 | 2.0 |  | mA | 3 |
| $\mathrm{I}_{\text {PC }}$ | Pacifier Tone Sink/Source | 250 | 500 |  | $\mu \mathrm{A}$ | 4 |
| $\mathrm{K}_{\mathrm{RU}}$ | Keypad Pull-up Resistance |  | 100 |  | kohm |  |
| $\mathrm{K}_{\mathrm{RD}}$ | Keypad Pull-down Resistance |  | 750 |  | ohm |  |
| $\mathrm{V}_{\text {IL }}$ | Keypad Input Level-Low | 0 |  | 0.3V+ | Volt |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Keypad Input Level-High | $0.7 \mathrm{~V}+$ |  | V+ | Volt |  |

## NOTES

1. All inputs unloaded, Quiescent Mode (oscillator off)
2. All outputs unloaded, single key input
3. $\mathrm{V}_{\text {OUT }}=0.4$ Volts
4. Sink Current for $V_{\text {OUT }}=0.5$ volts, Source Current for $V_{\text {OUT }}=2.0$ Voits
5. Memory Retention Voltage is the point where memory is guaranteed but circuit operation is not.
6. Proper memory retention is guaranteed if either the minimum $I_{M R}$ is provided or the minimum $V_{M R}$. The design does not have to provide both the minimum current or voltage simultaneously.
7. Minimum supply voltage where activation of mute output with key entry is ensured.

## AC Characteristics-Keypad Inputs, Pacifier Tone

| NO. | SYM | PARAMETER | MIN | TYP | MAX | UNITS | NOTES |
| :---: | :--- | :--- | :---: | :---: | :---: | :---: | :---: |
| 3 | $T_{\text {KD }}$ | Keypad Debounce Time |  | 32 |  | ms | 1 |
| - | $\mathrm{F}_{\mathrm{KS}}$ | Keypad Scan Frequency |  | 250 |  | Hz | 1 |
| - | $\mathrm{T}_{\text {RL }}$ | Two Key Rollover Time |  | 4 |  | ms | 1 |
| - | $\mathrm{F}_{\mathrm{PT}}$ | Frequency Pacifier Tone |  | 500 |  | Hz | 1 |
| 4 | $\mathrm{~T}_{\text {PT }}$ | Pacifier Tone Duration |  | 30 |  | ms | 1 |

## NOTES

1. Crystal oscillator accuracy directly affects these times.

## AC Characteristics-Pulse Mode Operation

| NO. | SYM | PARAMETERS | MIN | TYP | MAX | UNITS | NOTES |
| :---: | :--- | :--- | :---: | :---: | :---: | :---: | :---: |
| - | P $_{\mathrm{R}}$ | Pulse Rate |  | 10 |  | PPS | 1 |
| 5 | PDP | Predigital Pause |  | 40 |  | ms | 2 |
| 6 | IDP | Interdigital Pause |  | 940 |  | ms | 2 |
| 7 | T $_{\text {MO }}$ | Mute Overlap Time |  | 2 |  | ms | 2 |
| 8 | $\mathrm{~T}_{\mathrm{B}}$ | Break Time |  | 60 |  | ms | 2 |

## NOTES

1. 10 PPS is the nominal rate.
2. Figure 8 illustrates this relationship.

AC Characteristics-Tone Mode

| NO. | SYM | PARAMETER | MIN | TYP | MAX | UNITS | NOTES |
| :---: | :--- | :--- | :---: | :---: | :---: | :---: | :---: |
| - | $T_{\text {NK }}$ | Tone Output No Key Down |  |  | -80 | dBm | 1 |
| - | $\mathrm{T}_{\text {Od }}$ | Tone Output (dependent) | -13 <br> 173 | -12 <br> 194 | -11 <br> 218 | dBm <br> $\mathrm{mV}_{\mathrm{rms}}$ | 1,2 <br> 5 |
| - | PE $_{\mathrm{d}}$ | Pre-Emphasis, High Band | 2.3 | 2.7 | 3.1 | dB |  |
| - | DC $_{\mathrm{d}}$ | Tone Output DC Bias (V+ = 2.5) | 1.0 | 1.2 |  | Volts |  |
| - | $\mathrm{R}_{\mathrm{E}}$ | Tone Output Load |  |  | 10 | kohm | 5 |
| - | $\mathrm{T}_{\text {RIS }}$ | Tone Output Rise Time |  | 0.1 | 1.0 | ms | 6 |
| - | DIS | Output Distortion |  | 5.0 | 8.0 | $\%$ | 3 |
| - | $T_{\mathrm{X}}$ | Tone Signaling Rate |  | 5.0 |  | $1 / \mathrm{sec}$ |  |
| 1 | $\mathrm{~T}_{\text {PSD }}$ | Pre-Signal Delay |  | 100 |  | ms | 7 |
| 2 | $\mathrm{~T}_{\text {ISD }}$ | Inter-Signal Delay |  | 100 |  | ms |  |

## NOTES

1. O dBm equals 1 mW power into 600 ohms or 775 mVolts .

Important Note: The MK5370 is designed to drive a 10 kohm load. The 600 ohm load is only for reference.
2. Single tone (low group), varies when used in subscriber set.
3. Supply voltage $=2.5$ to 6 Volts, $R_{E}=10$ kohms.
4. $R_{E}=10$ Kohms
5. Supply voltage $=2.5$ Volts. These specifications are supply-dependent
6. Time from beginning of tone output waveform to $90 \%$ of final magnitude of either frequency. Crystal parameters suggested for proper operation are $\mathrm{R}_{\mathrm{s}}<100 \Omega, \mathrm{~L}_{\mathrm{m}}=96 \mathrm{mH}, \mathrm{C}_{\mathrm{m}}=0.02 \mathrm{pF}, \mathrm{C}_{\mathrm{h}}=5 \mathrm{pF}, \mathrm{f}=3.579545 \mathrm{MHz}$, and $\mathrm{C}_{\mathrm{L}}=18 \mathrm{pF}$.
7. Time from initial key input until beginning of signaling.

## TYPICAL APPLICATION

The MK5370 Mostek Pulse Tone dialer provides both cost-effective telephone-line interface and the logic required for DTMF (Tone) and Loop Disconnect (Pulse) signaling.

Pulse dialing originated with the rotary dial telephone. The Mostek Pulse Tone dialer provides the same capability as the rotary dial telephone and the convenience of pushbutton entry. The subscriber set (telephone) is powered by loop current supplied by the telephone company. Signaling, in Pulse Mode, is accomplished by repeatedly interrupting the loop current. The central office senses, times, and counts each line "break"; the number of breaks corresponds to the digit dialed. The duration of the break period, the dialing rate, and the separation between consecutive digits (IDP time) are controlled by the Pulse Tone dialer IC. Loop disconnect dialing is nearly a world-standard concept.

DTMF signaling consists of modulating the telephone line with a signal comprised of two fundamental frequencies. Each frequency pair represents one of sixteen possible digit (or key) entries. Twelve of these frequency pairs are commonly used ( $0,1,2, \ldots$. , *, \#) . The Mostek Pulse Tone dialer provides DTMF signalling capability controlling signal duration, separation, level, and rate.

The typical application circuit in Figure 10 illustrates one way the Pulse Tone dialer can be used. The pulse
output provides the signal to break the line to transistor Q3. Q3 switches off, eliminating the base current to Q4, which also switches off. The majority of the loop current is then eliminated, resulting in a break condition. The IC dialer must be protected from large voltage fluctuations, such as that caused by interrupting the loop current. Transistor Q1 along with R2, C1, and Z1 regulate the voltage to the dialer. The Mute Output signal is active while signalling each digit to mute popping noises at the receiver (earpiece or speaker).

The DTMF tone output drives the base of Q8, which modulates the line. The tone level at tip and ring is determined by the effective impedance of the telephone line and the speech network.
'Mode of operation is controlled by switch S1 (which sets the default dialing mode).

Resistor R1 provides a small memory-retention bias current to prevent the device from powering down while on hook. The current required for long term memory retention is less than $1 \mu \mathrm{~A}$.

A ceramic sounder can also be interfaced to pin 11 (PACIFIER TONE) of the device. A pacifier tone signal is activated for each key entry in pulse mode. This feature provides an audible indication for each valid key entry. Keys may be entered faster than the maximum signalling rate allows. Audible feedback confirms proper key entry.

## PACKAGE DESCRIPTION

18-Pin DIP (N) (.300)
Plastic


NOTE: Overall length includes $\mathbf{. 0 1 0}$ flash on either end of package

## FEATURES

Stand-alone DTMF and pulse signalingSoftswitch automatically switches signaling modeRecall of last number dialed (up to 28 digits long)Flash key input initiates timed hook flashMicroprocessor interface (BCD inputs) for smart telephonesTimed PABX pause$\square$ 10/20 PPS select optionForm-A and 2-of-8 keyboard interfacePacifier tonePowered from telephone line, low operating voltage for long loop applications

## DESCRIPTION

The MK5371 is a monolithic, integrated circuit manufactured using Mostek's Silicon Gate CMOS process. These circuits provide necessary signals for either DTMF or loop disconnect (Pulse) dialing. The MK5371 buffers up to 28 digits into memory that can be later redialed with a single key input. This memory capacity is sufficient for local, long distance, overseas, and even computerized long-haul networks. Users can store all 12 signaling keys and access several unique special functions with single key entries. These functions include: Last Number Dialed (LND), Softswitch (Mode), Flash, and Pause. Figure 3 shows the keypad configuration.


Figure 1. Pin Connection


Figure 2. Pin Connection

| 1 | 2 | 3 | FLASH |
| :---: | :---: | :---: | :---: |
| 4 | 5 | 6 | MODE |
| 7 | 8 | 9 | PAUSE |
| $*$ | 0 | $\#$ | LND |

Figure 3. Keypad Configuration

A LND key input automatically redials the last number dialed. Keys entered during auto-dialing sequence will not be stored or dialed. However, auto-dialing is momentarily interrupted (during interdigital pause period or intersignal period) while manual keys are depressed.

The Mode key simplifies the process of alternating dialing modes. This input automatically toggles the immediate dialing mode. The function is also stored in memory. During auto-redial, the signaling mode is toggled each time the Mode code appears in the digit sequence. The signaling mode always defaults to the mode selected (hardwire or switch) at Pin 2 (MODE) after a Power-Up-Clear initialization or a transition from on-hook to off-hook (HKS input switched from a high to low logic level). Switching modes through Pin 2 toggles the immediate dialing mode and changes the default, but it is not stored in memory.

Two features simplify PABX dialing. The pause key stores a timed pause in the number sequence. Redial is then delayed until an outside line can be accessed or some other activity occurs before normal signaling resumes. The Flash key simulates a hook flash to transfer calls or to activate other special features provided by the PABX or a central office. The MK5371 ensures exact timing for the hook flash.

In addition to interfacing with standard keypads, the MK5371 also accepts parallel BCD inputs. This feature simplifies interfacing a microprocessor-based design to the telephone line. The MK5371 buffers 28 bytes of information, including special functions.

All of the preceeding features are provided by the MK5371 in an 18-pin package. The same features are provided by the MK5372 in a more versatile 24 -pin version. Additionally, the MK5372 includes RC programmable hook-flash timing, selectable tone levels, and both Make-Break (M-B) and 10/20 pulses-per-second selection in the pulse mode.

## FUNCTIONAL PIN DESCRIPTION

The following pin descriptions are numbered according to the 24 -pin package. Pin numbers for the 18 -pin version are listed in parenthesis under each pin name.

## V+

Pin 1 (1). V+ is the positive supply for the circuit and must meet the maximum and minimum voltage requirements. (See Electrical Specifications.)

## MODE

Input. Pin 2 (2). MODE determines the dialer's default operating mode. When the device is powered up or the hookswitch input is switched from on-hook, ( $\mathrm{V}+$ ), to off-hook, ( $\mathrm{V}-$ ), the default determines the signaling mode. A V+ connection defaults to Tone Mode opera-
tion and a V- connection defaults to Pulse Mode operation.

A Softswitch (Mode) code entered in a number sequence can temporarily modify the signaling mode. After encountering a first Softswitch code in a number sequence, the Signaling Mode toggles and is opposite the default determined by Pin 2. A second Softswitch code toggles the Signaling Mode a second time, returning the mode back to the default condition. Note that the Softswitch code performs a toggle function on the default state; switching the state of Pin 2 while dialing changes the default state as well as the immediate signaling mode.

## $\overline{\text { C1/STROBE, }} \overline{\mathrm{C} 2}, \overline{\mathrm{C} 3}, \overline{\mathrm{C} 4}, \overline{\mathrm{R4}}, \overline{\mathrm{R3}}, \overline{\mathrm{R2}}, \overline{\mathrm{R1}}$

Keyboard Input. Pins, 3, 4, 7, 11, 17, 18, 21, 22 (3, 4, 5, $9,13,14,15,16$ ). The MK5371 interfaces with standard keypads as well as a microprocessor-driven 4-bit bus.

A valid keypad entry is either a single Row connected to a single Column or V - simultaneously presented to both a single Row and Column. In its quiescent or standby state, during normal off-hook operation, either the Rows or the Columns are at a logic level 1 (V+). Pulling one input low enables the on-chip oscillator. Keyboard scanning then begins. Scanning consists of Rows and Columns alternately switching high through on-chip pullups. After both a Row and Column key have been detected, the debounce counter is enabled and any noise (bouncing contacts, etc.) is ignored for a debounce period (Tdb) of 32 ms . At this time, the keyboard is sampled and if both Row and Column information is valid, the information is buffered into the LND location. If switched on-hook, the keyboard inputs all pull high through on-chip pull-up resistors. Information may still be entered into memory but it is not signaled and the keyboard scan is disabled. If users desire to enter data while on-hook, a 2-of-8 keypad with negative common is required.

A key entry during LND interrupts the sequence when it reaches the redial period until the key is released. Dialing then resumes. The key entered is not stored or dialed.

The keyboard inputs become high impedance when the Binary Input Mode is selected. As shown in Table 1, Row pins become inputs for the Binary codes from a microprocessor in this mode. Table 1 equates the Bi nary Codes to the keyboard digits and special functions. The $\overline{\mathrm{C} 1}$ input pin now provides an input for a strobe


## NOTE:

* indicates MK5372 only.

Figure 4. MK5371/MK5372 Functional Block Diagram
strobe used to clock the valid codes into the LND buffer. Dialing proceeds at the specified rates. The strobe duration must be active for at least $2 \mu \mathrm{~s}$ to ensure proper acceptance of the information. If the strobe remains high for longer than 96 ms false dialing may occur. A minimum of 8 ms must separate each strobe. Figure 5 illustrates the required strobe/data timing. Valid encoded signaling information must be present until the
strobe goes low. Information entered during an on-hook operation is stored but signaling is inhibited. Changing between BCD and keyboard mode can only occur when the HKS input is high, or upon power-up. Caution, a power supply transient may be interpreted as a power-up condition, and the logic level on pin 15 (11) at that time will be interpreted as a valid BCD/Keyboard selection.

Table 1. Binary Input Codes

| D | C | B | A | KEYBOARD <br> FUNCTION | D | C | B | A | KEYBOARD <br> FUNCTION |
| :--- | :--- | :--- | :--- | :---: | :--- | :--- | :--- | :--- | :---: |
| 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 8 |
| 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 1 | 9 |
| 0 | 0 | 1 | 0 | 2 | 1 | 0 | 1 | 0 | * |
| 0 | 0 | 1 | 1 | 3 | 1 | 0 | 1 | 1 | \# |
| 0 | 1 | 0 | 0 | 4 | 1 | 1 | 0 | 0 | MODE |
| 0 | 1 | 0 | 1 | 5 | 1 | 1 | 0 | 1 | PAUSE |
| 0 | 1 | 1 | 0 | 6 | 1 | 1 | 1 | 0 | FLASH |
| 0 | 1 | 1 | 1 | 7 | 1 | 1 | 1 | 1 | LND |



Figure 5. BCD Mode Strobe Interface Timing

## 10/20 PPS SELECT

Input. Pin 5. In Pulse Mode, 10/20 PPS (pulses per second) SELECT allows users to double the dialing rate (20 PPS) by tying this pin high. If this input is left floating or is tied low, the dialing rate is 10 PPS. This input has no effect in Tone Mode.

## M-B SELECT

Input. Pin 6. This pin is used to select the Make-Break ratio for pulse dialing. Table 2 shows the make and break timings obtained with either a logic 1 or logic 0 on this input. The 18 -pin package has a predetermined Make-Break ratio of 40 to 60 .

## Table 2. Make-Break Select

| PIN 6 INPUT | MAKE TIME | BREAK TIME |
| :---: | :---: | :---: |
| $\mathrm{V}+$ | 32 | 68 |
| $\mathrm{~V}-$ | 40 | 60 |

## V-

Input. Pin 8 (6). Pin 6 is the negative supply input to the device. This is the voltage reference for all specifications.

## OSC1, OSC2

Input/Output. Pins 9, $10(7,8)$. OSC1 and OSC2 are inputs to an on-chip inverter used as the timing reference for the circuit. It has sufficient loop gain to oscillate when used with a low-cost television color-burst crystal. The nominal crystal frequency is 3.579545 MHz and any deviation from this standard is directly reflected in the Tone output frequencies. The crystal oscillator provides the time reference for all circuit functions.

## HOOK FLASH

Input. Pin 12. HOOK FLASH lets users control the Flash signal duration. An external resistor and capacitor determine the exact duration of the Flash. Tying this input low results in a default Flash time period ( 600 ms ), eliminating the need for an external RC. The RC values may be fixed or variable components may be used to ensure compatibility with all systems.

The component values required may be calculated using the following equation:

$$
\mathrm{T}_{\text {FLASH }}=1.45 \mathrm{RC}
$$

The capacitor should be no larger than $1 \mu \mathrm{~F}$. The time period may be made long enough to disconnect the telephone from the line. This may prove particularlly useful in microprocessor applications. The recommended range for the $T_{\text {FLASH }}$ period is from 100 ms minimum to a maximum of two seconds.

## TONE LEVEL

Input. Pin 13. The DTMF OUTPUT is the summation of a single Row frequency and a single Column frequency. A typical single tone sine wave is shown in Figure 6. This waveform is synthesized using a resistor tree with sinusoidally weighted taps.

The MK5372 is programmable between two methods for referencing the TONE LEVEL. The first metiod, selected by tying this pin low, is the supply-dependent TONE LEVEL where the TONE LEVEL is a linear function of the supply voltage (compatible with the MK5089). The second method, selected by tying this pin high, is the independent TONE LEVEL determined by an onchip reference independent of the supply voltage (compatible with the MK5380). See Table 3.

Method 1 is designed to operate from a regulated supply and the TONE LEVEL is related to this supply by either of the following equations:

$$
\begin{aligned}
& \mathrm{T}_{\mathrm{O} 1}=20 \mathrm{LOG}[(0.0776 \mathrm{~V}+) / 0.775] \mathrm{dBm} \\
& \mathrm{~T}_{\mathrm{O} 1}=0.0776(\mathrm{~V}+) \mathrm{VRMS}
\end{aligned}
$$

Table 3. Tone Level Select

| TONE LEVEL SELECT INPUT | TONE REFERENCE | COMPATIBLE WITH |
| :---: | :---: | :---: |
| V- (Method 1) | Supply | MK5089 |
| V+ (Method 2) | On-Chip Reference | MK5380 |

The DC component of the DTMF (Method 1) output while active is described by the following equation:

$$
\mathrm{V}_{\mathrm{DC}}^{1} 10=0.66 \mathrm{~V}+-0.6 \text { Volts }
$$

Method 2 provides a constant tone output and modulates its own supply in a minimum parts count configuration. The minimum instantaneous voltage level required for proper operation is 2.5 volts with the device modulating its own supply. This version may also be operated on a regulated supply, but users should be aware that operation below 3.0 volts could cause excessive distortion.

The TONE LEVEL, when used in a subscriber set without a regulated supply, is a function of the output resistor $R_{E}$ and the telephone $A C$ impedance $Z_{L}$. The low-group single tone output amplitude is a function of $R_{E}$ and $Z_{L}$ by the relationship:

$$
V_{O} / T_{O}=1 /\left[0.2+R_{E} / Z_{L}\right]
$$

where $V_{O}$ is the tone output amplitude at the phone line, and $Z_{L}$ is the equivalent $A C$ impedance in shunt with the tone generator. $\mathrm{Z}_{\mathrm{L}}$ typically varies with loop current. $R_{E}$ is the resistor value from DTMF OUTPUT to V -. In a 2500 -type application, $\mathrm{Z}_{\mathrm{L}}$ varies from 200 to 500 ohms. Thus, at the phone line, tone output levels range from 200 to 400 mVRMS , depending on loop current.


Figure 6. Single Tone


Figure 7. Dual Tone


Figure 8. Spectral Response

The DC component of the DTMF output while active is described by the following equation:

$$
\mathrm{V}_{\mathrm{DC}}^{2} 2=0.3 \mathrm{~V}++0.5 \text { Volts }
$$

## MODE OUTPUT

Output. Pin 19. MODE OUTPUT is driven by an open drain N -channel device. It provides an active low level in Pulse Mode only and is high impedence during Tone Mode and when the device is switched on-hook. It provides a means for indicating the active dialing mode.

## DTMF OUTPUT

Output. Pin 14 (10). An NPN transistor emitter with a collector tied to $\mathrm{V}+$ drives the DTMF OUTPUT pin. The transistor base is connected to an on-chip operational amplifier that mixes the Row and Column Tones together. Figure 8 shows the timing at this pin.

## PACIFIER TONE OUTPUT/BCD MODE

Input/Output. Pin 15 (11). A 500 Hz square wave is activated at this pin upon acceptance of a valid key input, after the 32 ms debounce time. The square wave terminates after a maximum of 30 ms or when the valid key is no longer present. In the Pulse mode the PACIFIER TONE is activated for all key entries. The PACIFIER TONE provides audible feedback, confirming that
the key has been properly entered and accepted. In Tone mode, only the LND key activates the PACIFIER TONE.

This pin is normally high impedance until a key is entered. Connecting this pin high through a resistor causes the circuit to accept BCD inputs through the ROW pins. In Binary Mode, as mentioned in the keyboard interface description, the keyboard inputs are all high impedance. Keypad inputs in this mode are not recognized. Connecting this pin low enables the keyboard scan circuitry, which allows entries. The mode of operation is selected upon power-up, and thereafter may only occur when HKS pin 23 (17) is high.

Table 4. DTMF Output Frequency

| KEY INPUT | STANDARD FREQUENCY | ACTUAL FREQUENCY | \% DEVIATION |
| :---: | :---: | :---: | :---: |
| ROW 1 | 697 | 699.1 | +0.31 |
| 2 | 770 | 766.2 | -0.49 |
| 3 | 852 | 847.4 | -0.54 |
| 4 | 941 | 948.0 | +0.74 |
| COL |  | 1215.9 | +0.57 |
| 2 | 1336 | 1331.7 | -0.32 |
| 3 | 1477 | 1471.9 | -0.35 |

dial sequence 1 a $*$ Flash 3


Figure 9. Tone Mode Timing

## MUTE1

Output. Pin 16 (12). This pin is the Mute Output for both Tone and Pulse Modes. Timing is dependent upon mode.

The output consists of an open drain N -channel device. During standby, the output is high impedance and generally has an external pullup resistor to the positive supply.

In Tone Mode, $\overline{\text { MUTE1 }}$ removes the transmitter and the receiver from the network during DTMF signaling. During dialing, MUTE1 is active continuously until dialing is completed.

In Pulse Mode, MUTE1 removes the receiver or the network from the line. Different circuitry is required for Tone and Pulse muting external to the IC and applications using both modes would not necessarily share circuitry. MUTE1 timing is shown in Figure 10 for Pulse Mode signaling and Figure 9 for Tone Mode signaling.

## HKS

Input. Pin 23 (17). Pin 23 is the hookswitch input to the MK5372. This is a high impedance input and must be switched high for on-hook operation or low for off-hook operation. A transition on this input causes the on-chip logic to initialize, terminating any operation in progress at the time. The signaling mode defaults to the mode selected at Pin 2.

## PULSE OUTPUT

Output. Pin 24 (18). This pin has a dual function determined by the dialing mode selected. In Pulse Mode, the pin is an output consisting of an open drain N -channel device with zener protection. The break timing at this output meets Bell Telephone and EIA specifications for loop disconnect signaling. The Make/Break ratio is not user selectable in the 18 -pin version. PULSE OUTPUT also provides the break timing for the hook flash function. Figure 10 shows this timing.


Figure 10. Pulse Mode Timing

## DEVICE OPERATION (Tone Mode)

When the MK5371 is not actively dialing, it consumes very little current. While on-hook, all keypad input pins are pulled high. Key entries are not recognized unless they utilize a keypad common connection to force the respective Row and Column inputs low. These inputs assume opposite states off-hook. The circuit verifies that a valid key has been entered by alternately scanning the Row and Column inputs. If the input is still valid following 32 ms of debounce, the digit is stored into memory, the Mute Output is activated, and dialing begins after a pre-signal delay of 100 ms . Each digit buffered into the RAM is dialed out with a 98 ms burst of DTMF and an intersignal time of 102 ms .

One important feature of the dialer is its ability to buffer data into the RAM before signaling. This feature allows less expensive keyboards to be used because signal distortion and double digit entry caused by bouncing and bounding of the keypad are eliminated. This design also ensures that data stored in the buffer exactly matches the digits actually dialed.

## NORMAL DIALING (Off-Hook)



Normal dialing is straightforward, all keyboard entries will be stored in the buffer and signaled in succession.

## LAST NUMBER DIALED (LND)



Last Number Dialing is accomplished by entering the LND key.

PABX PAUSE


A pause may be entered into the dialed sequence at any point by keying in the special function key, Pause. Pause inserts a 1.1 -second delay into the dialing sequence. The total delay, including pre-digital and postdigital pauses is shown in Table 5.

## HOOK FLASH



HOOK FLASH may be entered into the dialed sequence at any point by keying in the function key, Flash. The flash function is stored in the LND buffer just like any other digit, but it will not be redialed, and acts much like Pause. Flash consists of a timed Break whose period is determined by the RC value used on Pin 12 (MK5372). Tying this input low will set HOOK FLASH to the chip default time of 600 ms . The MK5371 has a HOOK FLASH time of 600 ms .

## SOFTSWITCH



ETC

Softswitch allows the user to easily switch from Pulse to Tone Mode while dialing a number sequence. For example, the first digits may be entered in Pulse Mode. Signaling will proceed in Pulse Mode until a Softswitch (Mode) entry is encountered. Any subsequent digits are dialed using DTMF signals. A hookswitch transition or a second Softswitch entry returns dialing to the original Default Mode.

Each special function provides a built-in delay before auto-dialing resumes. The fixed delay introduced by the function is 1.1 seconds. In addition, the fixed delay is preceded and followed by the standard interdigital pause period that depends on the selected signaling mode. Table 5 lists the actual delays produced by each function.

Table 5. Special Function Delay Periods

| FUNCTION | DELAY | PULSE MODE | TONE MODE |
| :--- | :--- | :--- | :--- |
| PAUSE | IDP $+1.1+$ IDP | 2.9 sec | 1.3 sec |
| SOFTSWITCH | IDP + 1.1 + IDP | 2.1 sec | 2.1 sec |
| FLASH (RC) | $6+$ IDP | 1.5 sec | 0.7 sec |
| (V-) | IDP | 0.9 sec | 0.1 sec |

NOTE:
The Flash delay times do not include the break interval, only the time following break.

| diAL SEQUENCE | 3 | SS | 2 | SS | 1 |
| :--- | :--- | :--- | :--- | :--- | :--- |



NOTE: Ss = Softswitch

Figure 11. Pulse and Tone Mode Timing

## ABSOLUTE MAXIMUM RATINGS*

DC Supply Voltage ..... 6.5 Volt
Operating Temperature ..... $-30^{\circ} \mathrm{C}$ to $+60^{\circ} \mathrm{C}$
Storage Temperature ..... $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
Maximum Power Dissipation $\left(25^{\circ} \mathrm{C}\right)$ ..... 500 mW
Maximum Voltage on any Pin ..... $(\mathrm{V}+)+0.3,(\mathrm{~V}-)-0.3$ volt
"Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operating sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## ELECTRICAL CHARACTERISTICS

* All specifications are for 2.5 Volt operation and full operating temperature range unless otherwise stated.


## DC CHARACTERISTICS

| SYM | PARAMETER | MIN | TYP | MAX | UNIT | NOTES |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: |
| V+ | DC Operating Voltage | 2.5 |  | 6.0 | Volt |  |
| $\mathrm{V}_{\text {MR }}$ | Memory Retention Voltage | 1.5 | 1.3 |  | Volt | 1,6 |
| $I_{\mathrm{S}}$ | Standby Current |  | 0.2 | .750 | $\mu \mathrm{~A}$ | 1 |
| $\mathrm{I}_{\mathrm{MR}}$ | Memory Retention Current |  | 0.10 | 0.75 | $\mu \mathrm{~A}$ | 5,6 |
| $\mathrm{I}_{\mathrm{T}}$ | Operating Current (Tone) |  | 300 | 600 | $\mu \mathrm{~A}$ | 2 |
| $\mathrm{I}_{\mathrm{P}}$ | Operating Current (Pulse) |  | 225 | 350 | $\mu \mathrm{~A}$ | 2 |
| $\mathrm{I}_{\mathrm{ML}}$ | Mute Output Sink Current | 1.0 | 2.0 |  | mA | 3 |
| $\mathrm{I}_{\mathrm{PL}}$ | Pulse Output Sink Current | 1.0 | 2.0 |  | mA | 3 |
| $\mathrm{I}_{\mathrm{PC}}$ | Pacifier Tone Sink/Source | 250 | 500 |  | $\mu \mathrm{~A}$ | 4 |
| $\mathrm{~K}_{\mathrm{RU}}$ | Keypad Pullup Resistance |  | 100 |  | kohm |  |
| $\mathrm{K}_{\mathrm{RD}}$ | Keypad Pulldown Resistance |  | 750 |  | ohm |  |
| $\mathrm{V}_{\mathrm{IL}}$ | BCD/Keypad Input Level-Low | 0 |  | $0.2 \mathrm{~V}+$ | V |  |
| $\mathrm{V}_{\text {IH }}$ | BCD/Keypad Input Level-High | $0.7 \mathrm{~V}+$ |  | $\mathrm{V}+$ | V |  |

## NOTES:

1. All inputs unloaded, Quiescent Mode (oscillator off), $\mathrm{V}+=2.5 \mathrm{~V}$
2. All outputs unloaded, single key input
3. $\mathrm{V}_{\text {OUT }}=0.5$ Volts, $\mathrm{V}+=2.5 \mathrm{~V}$
4. Sink Current for $V_{\text {OUT }}=0.5$, Source Current for $V_{O U T}=2.0$ Volts
5. Memory Retention Voltage is the point where memory is guaranteed but circuit operation is not.
6. Proper memory retention is guaranteed if either the minimum $I_{M R}$ is provided or the minimum $\mathrm{V}_{\mathrm{MR}}$. The design does not have to provide both the minimum current or voltage simultaneously.

AC CHARACTERISTICS KEYPAD INPUTS, PACIFIER TONE

| SYM | PARAMETER | MIN | TYP | MAX | UNITS | NOTES |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: |
| $T_{K D}$ | Keypad Debounce Time |  | 32 |  | ms | 1 |
| $\mathrm{~F}_{\mathrm{KS}}$ | Keypad Scan Frequency |  | 250 |  | Hz | 1 |
| $\mathrm{~T}_{\text {RL }}$ | Two Key Rollover Time |  | 4 |  | ms | 1 |
| $\mathrm{~F}_{\text {PT }}$ | Frequency Pacifier Tone |  | 500 |  | Hz | 1 |
| $\mathrm{~T}_{\text {PT }}$ | Pacifier Tone Duration |  | 30 |  | ms | 1 |
| $T_{\text {HFP }}$ | Hookflash Timing |  | 600 |  | ms | 1,3 |
| $\mathrm{~F}_{\text {SR }}$ | BCD Strobe Rate |  |  | 124 | $1 / \mathrm{sec}$ | 1 |
| $T_{D S}$ | Data Setup | 2 |  |  | $\mu \mathrm{~s}$ | 1,2 |
| $T_{D H}$ | Data Hold | 1 |  |  | $\mu \mathrm{~s}$ | 1,2 |
| $T_{S T}$ | Strobe Width | 2 |  | 96000 | $\mu \mathrm{~s}$ | 1,2 |
| $T_{S S}$ | Strobe Separation | 9 |  |  | ms |  |

NOTES:

1. Crystal oscillator accuracy directly affects these times.
2. Figure 5 illustrates this timing relationship.
3. HOOK FLASH pin input must be tied to V - on the 24 -pin version, otherwise this time is described by external RC values.

## AC CHARACTERISTICS PULSE MODE OPERATION

| SYM | PARAMETERS | MIN | TYP | MAX | UNITS | NOTES |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{P}_{\mathrm{R}}$ | Pulse Rate |  | 10 | 20 | PPS | 1 |
| $\mathrm{T}_{\text {PDP }}$ | Predigital Pause |  | 140 |  | ms | 2 |
| TIDP | Interdigital Pause |  | 940 |  | ms | 2 |
| TMO | Mute Overlap Time |  | 4 |  | ms | 2 |
| $\mathrm{T}_{\mathrm{B}}$ | Break Time (MK5371) <br> (MK5372 Pin 6 to $\mathrm{V}+$ ) <br> (MK5372 Pin 6 to $V$-) |  | $\begin{aligned} & 60 \\ & 68 \\ & 60 \end{aligned}$ |  | ms | 2 |

## NOTES:

1. 10 PPS is the nominal rate; 20 PPS is available on the 24 -pin version.
2. Figure 10 illustrates this relationship.

AC CHARACTERISTICS TONE MODE

| SYM | PARAMETER | MIN | TYP | MAX | UNITS | NOTES |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{T}_{\mathrm{NK}}$ | Tone Output No Key Down |  |  | -80 | dBm | 1 |
| $\mathrm{T}_{\mathrm{Od}}$ | Tone Output (dependent) | $\begin{array}{r} -13 \\ 173 \end{array}$ | $\begin{gathered} -12 \\ 194 \end{gathered}$ | $\begin{gathered} -11 \\ 218 \end{gathered}$ | $\begin{aligned} & \mathrm{dBm} \\ & \mathrm{mV}_{\mathrm{rms}} \end{aligned}$ | $\begin{gathered} 1,2 \\ 5 \end{gathered}$ |
| $P E_{d}$ | Pre-Emphasis, High Band | 2.3 | 2.7 | 3.1 | dB |  |
| $D C_{d}$ | Tone Output DC Bias | 1.0 | 1.2 |  | V | 4 |
| $\mathrm{T}_{\mathrm{Oi}}$ | Tone Output (independent) | $-13$ | $\begin{gathered} -12 \\ 194 \end{gathered}$ | -11 | $\begin{gathered} \mathrm{dBm} \\ \mathrm{mV}_{\mathrm{rms}} \end{gathered}$ | 2, 3 |
| PE $\mathrm{i}_{1}$ | Pre-Emphasis, High Band |  | 2.0 |  | dB | 3 |
| DC ${ }_{\text {i }}$ | Tone Output DC Bias |  | 1.2 |  | V | 4 |
| $\mathrm{R}_{\mathrm{E}}$ | Tone Output Load |  | 10 |  | kohm | 5 |
| TRIS | Tone Output Rise Time |  | 0.1 | 1.0 | ms | 6 |
| DIS | Output Distortion |  | 5.0 | 8.0 | \% | 3 |
| TR | Tone Signaling Rate |  | 5.0 |  | 1/sec |  |
| $\mathrm{T}_{\text {PSD }}$ | Pre-Signal Delay |  | 100 |  | ms | 7 |
| $\mathrm{T}_{\text {ISD }}$ | Inter-Signal Delay |  | 100 |  | ms |  |

## NOTES:

1. O dBm equals 1 mW power into 600 ohms ( 775 mVolts ).

Important Note: The MK5371/MK5372 are designed to drive a 10 k ohm load.
The 600 ohm load is only for reference.
2. Single tone (low group).
3. Supply voltage $=2.5$ to 6 Volts, $R_{E}=10 \mathrm{k}$ ohms.
4. $R_{E}=10 \mathrm{k}$ ohms, $V+=2.5$ Volts
5. Supply voltage $=2.5$ Volts. These specifications are supply-dependent
6. Time from beginning of tone output waveform to $90 \%$ of final magnitude of either frequency. Crystal parameters suggested for proper operation are $R_{s}<100 \Omega, L_{m}=96 \mathrm{mH}, \mathrm{C}_{\mathrm{m}}=0.02 \mathrm{pF}, \mathrm{C}_{\mathrm{h}}=5 \mathrm{pF}, \mathrm{f}=3.579545 \mathrm{MHz}$, and $\mathrm{C}_{\mathrm{L}}=18 \mathrm{pF}$.
7. Time from Mute active to beginning of signaling.

## TYPICAL APPLICATION

The MK5371 Mostek Pulse Tone dialer provides both cost-effective telephone-line interface and the logic required for DTMF (Tone) and Loop Disconnect (Pulse) signaling.

Pulse dialing originated with the rotary dial telephone. The Mostek Pulse Tone dialer provides the same capability as the rotary dial telephone and the convenience of pushbutton entry. The subscriber set (telephone) is powered by loop current supplied by the telephone company. Signalling, in Pulse Mode, is accomplished by repeatedly interrupting the loop current. The central office senses, times, and counts each line "break"; the number of breaks corresponds to the digit dialed. The duration of the break period, the dialing rate, and the separation between consecutive digits (IDP time) are controlled by the Pulse Tone dialer IC. Loop disconnect dialing is nearly a world-standard concept.

DTMF signalling consists of modulating the telephone line with a signal comprised of two fundamental frequencies. Each frequency pair represents one of sixteen possible digit (or key) entries. Twelve of these frequency pairs are commonly used ( $0,1,2, \ldots .,{ }^{*}$, \#). The Mostek Pulse Tone dialer provides DTMF signalling capability controlling signal duration, separation, level, and rate.

The typical application circuit in Figure 12 illustrates one way the Pulse Tone dialer can be used. The pulse output provides the signal to break the line to transistor Q3. Q3 switches off, eliminating the base current
to Q4, which also switches off. The majority of the loop current is then eliminated, resullting in a break condition. The IC dialer must be protected from large voltage fluctuations, such as that caused by interrupting the loop current. Transistor Q1 along with R2, C1, and Z1 regulate the voltage to the dialer. The Mute Output signal is active while signalling each digit to mute popping noises at the receiver (earpiece or speaker).

The DTMF tone output drives the base of Q8, which modulates the line. The tone level at tip and ring is determined by the effective impedance of the telephone line and the speech network.

Mode of operation is controlled by switch S1 (which sets the default dialing mode) and the keypad. A change of dialing mode with a Mode (Softswitch) key input is stored in memory and will be repeated when the LND (last number dialed) feature is activated.

Resistor R1 provides a small memory-retention bias current to prevent the device from powering down while on hook. The current required for long term memory retention is less than $1 \mu \mathrm{~A}$.

A ceramic sounder can also be interfaced to pin 11 (BCD/PACIFIER TONE) of the device. A pacifier tone signal is activated for each key entry. This feature provides an audible indication for each valid key entry. Keys may be entered faster than the maximum signalling rate allows. Audible feedback confirms proper key entry.


Figure 12. MK5371 Typical Application

PACKAGE DESCRIPTION
18-Pin DIP (N) (.300)
Plastic


NOTE: Overall length includes. 010 flash on aither and of package

PACKAGE DESCRIPTION
24-Pin DIP (N) (.600)
Plastic


NOTE: Overal longith instwdes 010 thash on vither end of pecchape

MK53721
-INGLE NUMBER TONEPULSE
WORLD DIALER
ADVANCE INFORMATION
COMMUNICATIONS PRODUCTS

## FEATURES

$\square$ Two select pins allow the user to select 16 different country options.
$\square$ Single chip mixed mode dialer allows dialing in either tone or pulse modes. A * or "SOFTSWITCH" key input can also be used to switch from Pulse to Tone mode operation and is stored in memory.
$\square 28$ digit storage with LNR (last number redial)P.I.N. (personal identify number) protection methodHookswitch debounce, transients due to line reversals and drop-outs can be masked for a period determined by external RC.Powered from telephone line, low standby current and operating voltage.DTMF signal consistent with key entry period.Minimum DTMF signal duration/separation guaranteed.Timed PABX pause may be stored in Memory.
$\square$ Timed FLASH for extended timed Break recall.


Figure 1. MK53721 Pinout

| 1 | 2 | 3 | FLASH |
| :---: | :---: | :---: | :---: |
| 4 | 5 | 6 | SS |
| 7 | 8 | 9 | PAUSE |
| $*$ | 0 | $\#$ | LNR |

Figure 2. MK53721 Keypad Configuration

## FEATURES

$\square$ Single chip DTMF and pulse dialer.
$\square$ Softswitch changes signaling mode from pulse to tone.

Recall of last number dialed (up to 28 digits long).Flash key input initiates timed hook flash.
$\square$ Timed PABX pause.8 Tones Per Second dialing in tone mode and 10 PPS in pulse mode.
$\square$ DTMF active until key release.Minimum DTMF duration/separation guaranteed ( $74 / 54 \mathrm{~ms}$ ).Pacifier tone provides audible indication of valid key input for non-DTMF key entries.

Powered from telephone line, low operating voltage for long loop applications.

## DESCRIPTION

The MK53731 is a Mostek Silicon Gate CMOS IC that provides necessary signals for either DTMF or loop disconnect (pulse) dialing. The MK53731 buffers up to 28 digits into memory that can be later redialed with a single key input. This memory capacity is sufficient for local, long distance, overseas, and even computerized long-haul networks. Users can store all 12 signaling keys and access several unique functions with single key entries. These functions include: Last Number Dialed (LND), Softswitch, Flash, and Pause. Figure 2 shows the keypad configuration.

A LND key input automatically redials the last number dialed.

Two features simplify PABX dialing. The pause key stores a timed pause in the number sequence. Redial is then delayed until an outside line can be accessed or some other activity occurs before normal signaling resumes. The FLASH key simulates a 560 ms hook flash to transfer calls or to activate other special features provided by the PABX or a central office.


Figure 1. Pin Connection

| 1 | 2 | 3 | FLASH |
| :---: | :---: | :---: | :---: |
| 4 | 5 | 6 | SOFTSWITCH |
| 7 | 8 | 9 | PAUSE |
| * <br> SOFTSWITCH | 0 | $\#$ | LND |

Figure 2. Keypad Configuration

## FUNCTIONAL PIN DESCRIPTION

## V+

Pin 1. V+ is the positive supply for the circuit and must meet the maximum and minimum voltage requirements. (See Electrical Specifications.)

## MODE

Input. Pin 2. MODE determines the dialer's default operating mode. When the device is powered up or the hookswitch input is switched from on-hook, (V+), to offhook, $(\mathrm{V}-)$, the default determines the signaling mode. A V+ connection defaults to tone mode operation and a V - connection defaults to pulse mode operation.

When dialing in the pulse mode, a softswitch feature will allow a change to the tone mode whenever the * key, or softswitch, is depressed. Subsequent * key inputs will cause the DTMF code for an $*$ to be dialed. The softswitch will only switch from pulse to tone. After returning to on-hook and back to off-hook, the part will be in pulse mode. Redial by the LND key will repeat the softswitch.

## $\overline{\mathbf{C 1}}, \overline{\mathrm{C} 2}, \overline{\mathrm{C} 3}, \overline{\mathrm{C4}}, \overline{\mathrm{R4}}, \overline{\mathrm{R3}}, \overline{\mathrm{R} 2}, \overline{\mathrm{R} 1}$

Keyboard inputs. The MK53731 interfaces with either the standard 2 -of-8 with negative common or the singlecontact (Form A) keyboard.

A valid keypad entry is either a single Row connected to a single Column or V - simultaneously presented to both a single Row and Column. In its quiescent or standby state, during normal off-hook operation, either the Rows or the Columns are at a logic level $1(\mathrm{~V}+)$. Pulling one input low enables the on-chip oscillator. Keyboard scanning then begins. Scanning consists of Rows and Columns alternately switching high through on-chip pullups. After both a Row and Column key have been detected, the debounce counter is enabled and any noise (bouncing contacts, etc.) is ignored for a debounce period ( $\mathrm{T}_{\mathrm{KD}}$ ) of 32 ms . At this time, the keyboard is sampled and if both Row and Column information are valid, the information is buffered into the LND location. If switched on-hook (pin 17 to pin 1), the keyboard inputs are pull high through on-chip pullup resistors.

In the tone mode, if 2 or more keys in the same row or if 2 or more keys in the same column are depressed a single tone will be output. The tone will correspond to the row or column for which the 2 keys were pushed. This feature is for test purposes, and single tones will not be redialed.

Also in the tone mode, the output tone is continuous in manual dialing as long as the key is pushed. The output tone duration follows the table below:

Table 1. Output Tone Duration

| KEY-PUSH TIME, $\mathrm{T}^{*}$ | TONE OUTPUT* |
| :--- | :--- |
| $\mathrm{T} \leq 32 \mathrm{~ms}$ | No output. Ignored by <br> MK53731. |
| $32 \mathrm{~ms} \leq \mathrm{T} \leq 75 \mathrm{~ms}+\mathrm{T}_{\mathrm{KD}}$ | 75 ms duration output. |
| $\mathrm{T} \geq 75 \mathrm{~ms}+\mathrm{T}_{\mathrm{KD}}$ | Output duration $=\mathrm{T}-\mathrm{T}_{\mathrm{KD}}$ |

*NOTE: $T_{K D}$ is the keypad debounce time which is typically 32 ms .

When redialing in the tone mode, each DTMF output is 75 ms duration, and the tone separation (intersignal delay) is 50 ms .

## V-

Input. Pin 6 is the negative supply input to the device. This is the voltage reference for all specifications.

## OSC1, OSC2

Pin 7 (input), pin 8 (output). OSC1 and OSC2 are connections to an on-chip inverter used as the timing reference for the circuit. It has sufficient loop gain to oscillate when used with a low-cost television color-burst crystal. The nominal crystal frequency is 3.579545 MHz and any deviation from this standard is directly reflected in the Tone output frequencies. The crystal oscillator provides the time reference for all circuit functions. A ceramic resonator with tolerance of $\pm 0.25 \%$ may also be used.

## DTMF OUTPUT

Output. Pin 10. An NPN transistor emitter with a collector tied to $\mathrm{V}+$ drives the DTMF OUTPUT pin. The transistor base is connected to an on-chip operational amplifier that mixes the Row and Column tones. Figure 7 shows the timing at this pin.

The DTMF OUTPUT is the summation of a single Row frequency and a single Column frequency. A typical single tone sine wave is shown in Figure 4. This waveform is synthesized using a resistor tree with sinusoidally weighted taps.

The MK53731 is designed to operate from an unregulated supply; the TONE LEVEL is supply independent, and the single row tone output level will be typically:

$$
\mathrm{T}_{\mathrm{oi}}=-12 \mathrm{dBm} \pm 1 \mathrm{~dB}
$$

The DC component of the DTMF output while active is described by the following equation:

$$
\mathrm{V}_{\mathrm{DC}, 1}=0.3 \mathrm{~V}++0.5 \mathrm{Volts}
$$



Figure 3. MK53731 Functional Block Diagram


Figure 4. Typical Single Tone


Figure 5. Typical Dual Tone


Figure 6. Typical Spectral Response

## PACIFIER TONE

Output. Pin 11. A 500 Hz square wave is activated upon acceptance of a valid key input, after the 32 ms debounce time. The square wave terminates after a maximum of 30 ms or when the valid key is no longer present. In pulse mode, all valid key entries activate the pacifier tone. In tone mode, any non-DTMF (FLASH, PAUSE, LND, SOFTSWITCH) entry activates the pacifier tone. The pacifier tone provides audible feedback, confirming that the key has been properly entered and accepted.

## MUTE OUTPUT

Output. Pin 12. This pin is the MUTE OUTPUT for both tone and pulse modes. Timing is dependent upon mode.

The MUTE OUTPUT consists of an open drain N -channel device. During standby, the output is high impedance and generally has an external pullup resistor to the positive supply.

Table 2. DTMF Output Frequency

| KEY INPUT | STANDARD FREQUENCY | ACTUAL FREQUENCY | \% DEVIATION |
| :---: | :---: | :---: | :---: |
| ROW 1 | 697 | 699.1 | +0.31 |
| 2 | 770 | 766.2 | -0.49 |
| 3 | 852 | 847.4 | -0.54 |
| 4 | 941 | 948.0 | +0.74 |
| COL |  | 1209 | 1215.9 |
| 2 | 1336 | 1331.7 | +0.57 |
| 3 | 1477 | 1471.9 | -0.32 |



NOTE:
For this example, key entries are $\leq 75 \mathrm{~ms}$, but $\geq 32 \mathrm{~ms}$.
Figure 7. Tone Mode Timing


Figure 8. Pulse Mode Timing

In the tone mode, MUTE OUTPUT is used to remove the transmitter and the receiver from the network during DTMF signaling. During dialing, MUTE OUTPUT is active continuously until dialing is completed. MUTE OUTPUT goes active when any key is pushed.

In the pulse mode, MUTE OUTPUT is used to remove the receiver and the network from the line. Different circuitry is required for tone and pulse muting external to the IC and applications using both modes would not necessarily share circuitry. MUTE OUTPUT timing is shown in Figure 8 for pulse mode signaling and Figure 7 for tone mode signaling. MUTE OUTPUT is active during each digit, and not active during the interdigit time. In both tone and pulse modes, MUTE OUTPUT goes active 40 ms before PULSE OUTPUT for a FLASH.

## HKS

Input. Pin 17. Pin 17 is the hookswitch input to the MK53731. This is a high-impedance input and must be switched high for on-hook operation or low for off-hook operation. A transition on this input causes the on-chip logic to initialize, terminating any operation in progress at the time. The signaling mode defaults to the mode selected at pin 2 . Figure 8 illustrates the timing for this pin.

## PULSE OUTPUT

Output. Pin 18. This is an output consisting of an open drain N-channel device. In either pulse or tone mode, the FLASH key will cause a 560 ms output pulse at pin 18.

## DEVICE OPERATION (Tone Mode)

When the MK53731 is not actively dialing, it consumes very little current. While on-hook, all keypad input pins are internally pulled high. Row and Column inputs assume opposite states off-hook. The circuit verifies that a valid key has been entered by alternately scanning the Row and Column inputs. If the input is still valid following 32 ms of debounce, the digit is stored into memory, and dialing begins after a pre-signal delay of approximately 40 ms (measured from initial key closure). Output tone duration is shown in Table 1.

The MK53731 allows manual dialing of an indefinite number of digits, but if more than 28 digits are dialed, the 53731 will "wrap around". That is, the extra digits beyond 28 will be stored at the beginning of the LND buffer, and the first 28 digits will no longer be available for redial.

## NORMAL DIALING (Off-Hook)



Normal dialing is straightforward, all keyboard entries will be stored in the buffer and signaled in succession.

## LAST NUMBER DIALED (LND)



Last number dialing is accomplished by entering the LND key.

## PAUSE



A pause may be entered into the dialed sequence at any point by keying in the special function key, PAUSE. Pause inserts a 1.1 -second delay into the dialing sequence. The total delay, including pre-digital and postdigital pauses is shown in Table 3.

## HOOK FLASH



Hook flash may be entered into the dialed sequence at any point by keying in the function key, FLASH. Flash consists of a timed Break of 560 ms . The FLASH function is stored in memory, but it will not be redialed as such. When a FLASH key is pressed, no further key inputs will be accepted until the hookflash function ( 560 ms break) has been dialed. The key input following a FLASH will be stored as the initial digit of a new number (overwriting the number dialed prior to the FLASH) unless it is another FLASH. Consecutive FLASH entries after a number is dialed will be stored sequentially in the LND memory and a subsequent LND entry will cause the redial of that number with a delay, but not hookflash breaks, at the end of the redialing sequence. When redialing in tone mode, MUTE OUTPUT will remain active during the flash delay period.

## SOFTSWITCH

When dialing in the pulse mode, a softswitch feature will allow a change to the tone mode whenever the * key, or SOFTSWITCH, is depressed. Subsequent * key inputs will cause the DTMF code for an $*$ to be dialed. The softswitch will only switch from pulse to tone. After returning to on-hook and back to off-hook, the part will be in pulse mode. Redial by the LND key will repeat the softswitch.

## Table 3. Special Function Delays

Each delay shown below represents the time required from after the special function key is depressed until a new digit can be dialed.

The time is considered "FIRST" key is all previous inputs have been completed dialed. The time is considered "AUTO" if in redial, or if previous dialing is still in progress.

| FUNCTION | FIRST/AUTO | DELAY (seconds) |  |
| :--- | :--- | :---: | :---: |
|  |  | PULSE | TONE |
| SOFTSWITCH | FIRST | 1.15 | - |
|  | AUTO | 1.85 | - |
|  |  |  | 1.84 |
|  | FAUSE | 2.50 | 1.15 |
|  | AUTO |  | 1.20 |

## Absolute Maximum Ratings*

| DC Supply Voltage | 6.5 Volt |
| :---: | :---: |
| Operating Temperature | $0^{\circ} \mathrm{C}$ to $+60^{\circ} \mathrm{C}$ |
| Storage Temperature | $5^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Maximum Power Dissipation ( $25^{\circ} \mathrm{C}$ ) | 500 mW |
| Maximum Voltage on any Pin | $(\mathrm{V}+$ )+3, (V-)-. 3 |

* All specifications are for 2.5 Volt operation and full operating temperature range unless otherwise stated.

ELECTRICAL CHARACTERISTICS
DC Characteristics

| SYM | PARAMETER | MIN | TYP | MAX | UNIT | NOTES |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: |
| V + <br> TONE | DC Operating Voltage <br> (Tone Mode) | 2.5 |  | 6.0 | Volts |  |
| $\mathrm{V}_{\text {MR }}$ | Memory Retention Voltage | 1.5 | 1.3 |  | Volts | 1,6 |
| $I_{\text {s }}$ | Standby Current |  | 0.4 | 1.0 | $\mu \mathrm{~A}$ | 1 |
| $I_{\text {MR }}$ | Memory Retention Current |  | 0.15 | 0.75 | $\mu \mathrm{~A}$ | 5,6 |
| $\mathrm{~V}_{\text {MUTE }}$ | Mute Output Operating Voltage | 1.8 |  |  | Volts | 7 |
| $I_{T}$ | Operating Current (Tone) |  | 300 | 600 | $\mu \mathrm{~A}$ | 2 |
| $I_{P}$ | Operating Current (Pulse) | 1.0 |  | 150 | 250 | $\mu \mathrm{~A}$ |
| $I_{\text {ML }}$ | Mute Output (2.5 Volts) <br> Sink Current (4.0 Volts) | 3.0 |  |  | mA | 3 |
| $I_{\text {PL }}$ | Pulse Output Sink Current | 1.0 | 2.0 |  | mA |  |
| $I_{\text {PC }}$ | Pacifier Tone Sink/Source | 250 | 500 |  | $\mu \mathrm{~A}$ | 4 |
| $\mathrm{~K}_{\text {RU }}$ | Keypad Pullup Resistance |  | 100 |  | kohm |  |
| $\mathrm{K}_{\text {RD }}$ | Keypad Pulldown Resistance |  | 500 |  | ohm |  |
| $\mathrm{V}_{\text {IL }}$ | Keypad Input Level-Low | 0 |  | $0.3 \mathrm{~V}+$ | Volt |  |
| $\mathrm{V}_{\text {IH }}$ | Keypad Input Level-High | $0.7 \mathrm{~V}+$ |  | $\mathrm{V}+$ | Volt |  |
| $\mathrm{V}_{\text {PULSE }}$ | Operating Voltage (Pulse Mode) | 1.8 |  | 6.0 | Volts |  |

## NOTES

1. All inputs unloaded, Quiescent Mode (oscillator off)
2. All outputs unioaded, single key input
3. $V_{\text {OUT }}=0.4$ Volts
4. Sink Current for $\mathrm{V}_{\text {OUT }}=0.5$ volts, Source Current for $\mathrm{V}_{\mathrm{OUT}}=2.0$ Volts
5. Memory Retention Voltage is the point where memory is guaranteed but circuit operation is not.
6. Proper memory retention is guaranteed if either the minimum $I_{M R}$ is provided or the minimum $\mathrm{V}_{\mathrm{MR}}$. The design does not have to provide both the minimum current or voltage simultaneously.
7. Minimum voltage where activation of mute output with key entry is ensured.

AC Characteristics - Tone Mode

| NO. | SYM | PARAMETER | MIN | TYP | MAX | UNITS | NOTES |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| - | $\mathrm{T}_{\mathrm{NK}}$ | Tone Output No Key Down |  |  | -80 | dBm | 1 |
| - | $\mathrm{T}_{\mathrm{Oi}}$ | Tone Output (independent) | $\begin{array}{r} -13 \\ 173 \end{array}$ | $\begin{gathered} -12 \\ 194 \end{gathered}$ | $\begin{array}{r} -11 \\ 218 \end{array}$ | $\begin{aligned} & \mathrm{dBm} \\ & \mathrm{mV}_{\mathrm{rms}} \end{aligned}$ | $\begin{gathered} 1,2 \\ 3 \end{gathered}$ |
| - | PE ${ }_{i}$ | Pre-Emphasis, High Band | 1.6 | 2.0 | 2.4 | dB |  |
| - | DC ${ }_{\text {i }}$ | Tone Output DC Bias $\begin{aligned} & (\mathrm{V}+=2.5) \\ & (\mathrm{V}+=3.5) \end{aligned}$ | 1.2 | 1.0 |  | Volts Volts |  |
| - | $\mathrm{R}_{\mathrm{E}}$ | Tone Output Load |  | 10 |  | kohm | 4 |
| - | TRIS | Tone Output Rise Time |  | 1.0 |  | ms | 5 |
| - | DIS | Output Distortion |  | 5.0 | 8.0 | \% | 3 |
| - | TR | Tone Signaling Rate |  | 8.0 |  | 1/sec |  |
| 1 | $\mathrm{T}_{\text {PSD }}$ | Pre-Signal Delay | 40 |  |  | ms | 6 |
| 2 | $\mathrm{T}_{\text {ISD }}$ | Inter-Signal Delay (repertory) |  | 54 |  | ms |  |
|  | T DUR | Tone Output Duration (repertory) |  | 74 |  | ms |  |

## NOTES

1. O dBm equals 1 mW power into 600 ohms or 775 mVolts .

Important Note: The MK53731 is designed to drive a 10 kohm load. The 600 ohm load is only for reference.
2. Single tone (low group), as measured at pin $10, T_{A}=25^{\circ} \mathrm{C}$.
3. Supply voltage $=2.5$ to 6 Volts, $R_{E}=10$ kohms.
4. Supply voltage $=2.5$ Volts.
5. Time from beginning of tone output waveform to $90 \%$ of final magnitude of either frequency. Crystal parameters suggested for proper operation are $R_{s}<100$ ohms, $L_{m}=96 \mathrm{mH}, \mathrm{C}_{\mathrm{m}}=0.02 \mathrm{pF}, \mathrm{C}_{\mathrm{h}}=5 \mathrm{pF}, \mathrm{f}=3.579545 \mathrm{MHz}$, and $\mathrm{C}_{\mathrm{L}}=18 \mathrm{pF}$.
6. Time from initial key input until beginning of signaling.

## AC Characteristics - Keypad Inputs, Pacifier Tone

(Numbers in left hand column refer to the timing diagrams.)

| NO. | SYM | PARAMETER | MIN | TYP | MAX | UNITS | NOTES |
| :---: | :--- | :--- | :---: | :---: | :---: | :---: | :---: |
| 3 | $T_{\text {KD }}$ | Keypad Debounce Time |  | 32 |  | ms | 1 |
| - | $\mathrm{F}_{\text {KS }}$ | Keypad Scan Frequency |  | 250 |  | Hz | 1 |
| - | $\mathrm{F}_{\text {PT }}$ | Frequency Pacifier Tone |  | 500 |  | Hz | 1 |
| 4 | $\mathrm{~T}_{\text {PT }}$ | Pacifier Tone Duration |  | 30 |  | ms | 1 |
| - | $T_{\text {HFP }}$ | Hookflash Timing |  | 560 |  | ms | 1 |

## NOTES

1. Crystal oscillator accuracy directly affects these times.

## AC Characteristics - Pulse Mode Operation

| NO. | SYM | PARAMETERS | MIN | TYP | MAX | UNITS | NOTES |
| :---: | :--- | :--- | :---: | :---: | :---: | :---: | :---: |
| - | P $_{\mathrm{R}}$ | Pulse Rate |  | 10 |  | PPS | 1 |
| 5 | PDP | Predigital Pause |  | 48 |  | ms | 2 |
| 6 | IDP | Interdigital Pause |  | 740 |  | ms | 2 |
| 7 | $\mathrm{~T}_{\text {MO }}$ | Mute Overlap Time |  | 2 |  | ms | 2 |
| 8 | $\mathrm{~T}_{\mathrm{B}}$ | Break Time |  | 60 |  | ms | 2 |
| 9 | $\mathrm{~T}_{\mathrm{M}}$ | Make Time |  | 40 |  | ms | 2 |

## NOTES

1. 10 PPS is the nominal rate.
2. Figure 8 illustrates this relationship.

## PACKAGE DESCRIPTION

18-Pin DIP (N) (.300)
Plastic


NOTE: Overall length includes .010 flash on either end of package


## FEATURES

- Low standby power
$\square$ Minimum external parts countUses inexpensive 3.579545 MHz television color-burst crystal to provide high-accuracy tones
$\square$ Improved loop compensation
ㅁ Distortion lower than industry standards
$\square$ Low voltage operation -2.5 volts
Uses low-cost calculator-type keyboard (Form A contact) or standard 2-of-8 keyboard
$\square$ Auxiliary switching functions on chip
$\square$ Multiple key entry pin-selectable to either single tone or no tone


## DESCRIPTION

The MK5380 is a monolithic, integrated circuit fabricated using Mostek's Silicon Gate CMOS process. A member of the Tone III* family of integrated tone dialers, the MK5380 uses an inexpensive crystal reference to provide eight different audio sinusoidal frequencies, which are mixed to provide tones suitable for Dual-Tone-Multi-Frequency (DTMF) telephone dialing.

The MK5380 was designed specifically for integrated tonedialer applications that require the following: wide-supply operation with regulated output, scanned keyboard inputs, auxiliary switching functions, and a Chip Disable input.

Keyboard entries to the MK5380 integrated tone dialer cause the selection of the proper divide ratio to obtain the required two audio frequencies from the 3.579545 MHz reference oscillator.

PIN CONNECTIONS
Figure 1


D-to-A conversion for synthesis of the tones is accomplished on chip by a sinusoidally tapped resistor tree.

Pin connections are shown in Figure 1 and a block diagram of the MK5380 is shown in Figure 2.

## FUNCTIONAL DESCRIPTION

V + , Pin 1
Pin 1 is the positive supply pin. The voltage on Pin 1 should be between 2.5 and 10.0 volts, measured relative to $V$ - (Pin 6).

## CHIP DISABLE, Pin 2

When the Chip Disable input is connected to the $V$ - supply, tone generation will be inhibited, the keyboard inputs will go to a high impedance state, and the amplifiers and oscillator will be powered down. The Chip Disable input has a pull-up resistor to the $\mathrm{V}+$ supply and when floating or tied to $\mathrm{V}+$, the MK5380 will operate normally.

[^7]
## MK5380 BLOCK DIAGRAM

Figure 2


## KEYBOARD CONFIGURATION

Figure 3


## ELECTRONIC INPUT

Figure 4


NOTE: $t_{d}$ is minimum tone duration plus oscillator start up time ( $\mathrm{t}_{\text {RISE }}$ )

## FUNCTIONAL DESCRIPTION (Continued)

## COL-BOW INPUTS,

## Pins 3, 4, 5, 9, 11, 12, 13, 14

The MK5380 features inputs compatible with the standard 2 -of- 8 keyboard, the inexpensive single-contact (Form A) keyboard, and electronic input. Figure 3 shows how to connect to the two keyboard types and Figure 4 shows waveforms for electronic input.

The internal structure of the MK5380 $\overline{\text { Row }}$ and $\overline{\text { Column }}$ inputs is shown in Figure 5. These inputs are designed to sense a connection between $\overline{\mathrm{Row}}$ and $\overline{\text { Column, }}$ or an electronic input as shown in Figure 4. Table 1 is a functional truth table for these inputs. Note that at least one $\overline{\text { Row }}$ and one Column input must be active to generate a valid output.

When operating with a keyboard, normal operation is for dual-tone generation when any single button is pushed, and single-tone operation when more than one button in the same row or column is pushed. Activation of two or more diagonal buttons will result in no tones being generated.

## V-, Pin 6

Pin 6 is the power supply return pin and it is the measurement reference for $\mathrm{V}+$ (Pin 1).

## FUNCTIONAL TRUTH TABLE

Table 1

| ACTIVE LOW INPUTS |  |  |
| :--- | :--- | :--- |
| $\overline{\text { ROW }}$ | $\overline{\text { COLUMN }}$ |  |
| One | One | Dual Tone |
| Two or More | One | Column Tone |
| One | Two or More | Row Tone |
| Two or More | Two or More | No Tone |

NOTE: $\overline{S T I}$ is floating.
$\overline{C D}$ is floating.

## OSC IN, Pin 7; OSC OUT, Pin 8

The MK5380 contains an on-board inverter with sufficient loop gain to provide oscillation when working with a lowcost television color-burst crystal. The inverter's input is Osc In (Pin 7) and output is Osc Out (Pin 8). The circuit is designed to work with a crystal cut to 3.579545 MHz to give the frequencies in Table 2. The oscillator is disabled whenever a keyboard input is not sensed.

Any crystal frequency deviation from 3.579545 MHz will be reflected in the tone output frequency. Most crystals do not vary more than $\pm .02 \%$.

## OUTPUT FREQUENCY DEVIATION

Table 2

|  | Standard DTMF (Hz) | Tone Output Frequency Using 3.579545 MHz Crystal | Deviation From Standard |  |
| :---: | :---: | :---: | :---: | :---: |
| $\begin{array}{r} f_{1} \\ \text { ROW } f_{2} \\ f_{3} \\ f_{4} \end{array}$ | $\begin{aligned} & 697 \\ & 770 \\ & 852 \\ & 941 \end{aligned}$ | $\begin{aligned} & 699.1 \\ & 766.2 \\ & 847.4 \\ & 948.0 \end{aligned}$ | $\begin{aligned} & +0.31 \\ & -0.49 \\ & -0.54 \\ & +0.74 \end{aligned}$ | Low Group |
| $\overline{\mathrm{COL}} \begin{gathered} \mathrm{f}_{5} \\ \mathrm{f}_{6} \\ \mathrm{f}_{7} \\ \\ \mathrm{f}_{8} \end{gathered}$ | $\begin{aligned} & 1209 \\ & 1336 \\ & 1477 \\ & 1633 \end{aligned}$ | $\begin{aligned} & 1215.9 \\ & 1331.7 \\ & 1471.9 \\ & 1645.0 \end{aligned}$ | $\begin{aligned} & +0.57 \\ & -0.32 \\ & -0.35 \\ & +0.73 \end{aligned}$ | High Group |

## MUTE OUT, Pin 10

The Mute output is a conventional CMOS inverter that pulls to V - with no keyboard input and pulls to the $\mathrm{V}+$ supply when a keyboard entry is sensed. This output is used to control auxiliary switching functions that are required to actuate upon keyboard input. The Mute Output switches regardless of the state of the Single Tone Inhibit input. Mute output is not affected by keyboard inputs when $\overline{\mathrm{CD}}$ is tied to V-.
$\overline{R O W}$ AND COLUMN INPUTS
Figure 5


NOTE: $\overline{\text { Chip Disable }}$ is floating.
When $\overline{C D}$ is tied to $V-, \overline{R o w}$ and
$\overline{\text { Column inputs go to a high impedance state. }}$

## $\overline{\text { SINGLE TONE INHIBIT, Pin } 15}$

The Single Tone Inhibit input is used to inhibit the generation of other than dual tones. It has a pull-up to the V+ supply and, when floating, single or dual tones may be generated as described in the paragraph under $\overline{\text { Row-Column inputs. }}$

When forced to the V -supply, any time two or more rows (or columns) are activated, no tone will result.

## TONE OUT, Pin 16

The Tone output pin is connected internally in the MK5380 to the emitter of an npn transistor whose collector is tied to $\mathrm{V}+$. The base of this transistor is the output of the on-chip operational amplifier which mixes the row and column tones together.

The level of a dual tone output is the sum of the levels of a single row and a single column output. This level is controlled by an on-chip reference which is not sensitive to variations in the supply voltage.

A typical single-tone sine wave output is shown in Figure 6. This waveform is synthesized using a resistor tree with sinusoidally weighted taps.

A simple measurement of distortion may be made directly from the screen of a spectrum analyzer by comparing any component to one of the fundamentals.

## TYPICAL SINE WAVE OUTPUT - SINGLE TONE

Figure 6


Figures 7 and 8 show a typical dual-tone waveform and its spectral analysis.

TYPICAL DUAL-TONE WAVEFORM (Row 1, Col 1)
Figure 7


SPECTRAL ANALYSIS OF WAVEFORM IN FIG. 7 (Vert-10 dB/div. Horizontal - $\mathbf{6 0 0} \mathbf{~ H z / d i v . ) ~}$
Figure 8


TONE LEVEL TEST CIRCUIT
Figure 9


NOTE: The above circuit connections are for a Row 1 single tone test. For a Col 1 single-tone test, connect Row 1 (Pin 14) and Row 2 (Pin 13) to $\overline{\mathrm{Col} 1}$ ( Pin 3 ).

## ABSOLUTE MAXIMUM RATINGS*

DC Supply Voltage $\mathrm{V}_{+}$. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10.5 volts




Maximum Circuit Power Dissipation ........................................ $500 \mathrm{~mW} @ 25^{\circ} \mathrm{C}$ (see derating curve below)
*Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other condition above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## RECOMMENDED OPERATING CHARACTERISTICS

## POWER DISSIPATION DERATING CURVE

Figure 10


DERATE AT $9 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ WHEN SOLDERED INTO PC BOARD.

## ELECTRICAL CHARACTERISTICS

DC CHARACTERISTICS
$\left(-30^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 60^{\circ} \mathrm{C}\right)$

| SYM | PARAMETER | MIN | TYP | MAX | UNITS | NOTES |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| V+ | DC Operating Voltage | 2.5 |  | 10.0 | V | 1,2 |
| $\mathrm{V}_{\mathrm{IL}}$ | Input Voltage Low - "0" | V- |  | 30\% of V+ | V | 1 |
| $\mathrm{V}_{\mathrm{IH}}$ | Input Voltage High - "1" | 70\% of V+ |  | V+ | V | 1 |
| $\mathrm{R}_{\text {IP }}$ | Input Pull-Up Resistance, $\overline{\text { STI, }} \overline{\mathrm{CD}}$ | 20 |  | 125 | k $\Omega$ |  |
| $\mathrm{I}_{\text {SSB }}$ | Supply Current - Standby and $\overline{C D}$ floating or tied to $\mathrm{V}+$. $\left(\mathrm{TA}=25^{\circ} \mathrm{C}\right)$ |  | 0.1 | 2.0 | $\mu \mathrm{A}$ | 3,4,6 |
|  |  |  | 2.0 | 10.0 |  | 3,4,7 |
| Iso | Supply Current - Operating ( $\overline{C D}$ floating or tied to $\mathrm{V}+$ ) |  | 1.0 | 2.0 | mA | 3,5,6 |
|  |  |  | 5.0 | 10 |  | 3,5,7 |
| $\mathrm{R}_{\text {KPU }}$ | Keyboard Pull-Up Resistance $\overline{\mathrm{CD}}$ tied to $\mathrm{V}+$ $\overline{\mathrm{CD}}$ tied to V - |  | 100 |  | k $\Omega$ | 8 |
|  |  |  | 10 |  | $\mathrm{M} \Omega$ |  |
| $\mathrm{R}_{\text {KPD }}$ | Keyboard Pull-Down Resistance $\overline{\mathrm{CD}}$ tied to $\mathrm{V}+$ $\overline{\mathrm{CD}}$ tied to V - |  | 4.0 |  | k $\Omega$ | 8 |
|  |  |  | 10 |  | $\mathrm{M} \Omega$ |  |
| ${ }^{\text {IOLM }}$ | Output Drive, MUTE - No Entry | 0.5 | 2.0 |  | mA | 9 |
|  |  | 1.0 | 4.0 |  |  | 10 |
| ${ }^{\text {OHM }}$ | Output Drive, MUTE - Valid Entry | 0.5 | 2.0 |  | mA | 11 |
|  |  | 1.0 | 4.0 |  |  | 12 |

AC CHARACTERISTICS
$\left(-30^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 60^{\circ} \mathrm{C} ; 2.5 \mathrm{~V} \leq \mathrm{V}+\leq 10.0 \mathrm{~V}\right)$

| SYM | PARAMETER | MIN | TYP | MAX | UNITS | NOTES |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {RISE }}$ | Tone Output Rise Time |  |  | 5.0 | ms | 13,14 |
| TONE $_{\text {NKD }}$ | Tone Output-No Key Down or $\overline{\mathrm{CD}}$ <br> tied to V- |  |  | -80 | $\mathrm{dBm}(600 \Omega)$ |  |
| TONE $_{\text {OUT }}$ | Tone Output Voltage <br> (Key Down and $\overline{\text { CD }}$ floating or tied <br> to V + ) | 200 | 245 | 330 | $\mathrm{mV}_{\text {rms }}$ | $15,16,17$ |
|  |  | 155 |  | $\mathrm{mV}_{\text {rms }}$ | $15,18,19$ |  |
| PE $_{\text {HB }}$ | Pre-Emphasis, High Band |  | 2.0 |  | dB | 16 |
| DIS | Output Distortion |  | 5.0 | 10.0 | $\%$ | 16 |
| $\mathrm{f}_{\text {KBS }}$ | Keyboard Scan Frequency | 699 |  | 948 | Hz | 8 |

## notes

1. All voltages referenced to V - (Pin 6).
2. 2.5 V minimum instantaneous in loop applications.
3. All outputs unloaded.
4. Current out of Pin 6, no key depressed.
5. Current out of Pin 6, one key depressed.
6. $\mathrm{V}+=2.5 \mathrm{~V}$.
7. $\mathrm{V}+=10.0 \mathrm{~V}$.
8. When Row or Column inputs are sensed, the keyboard inputs are alternately strobed. When a $\overline{R o w}$ is strobed, the $\overline{\text { Row }}$ pull-down and Column pull-up resistances are enabled. This strobing alternates in the frequency range of 699 to 948 Hz depending on which row is selected. When no inputs exist, either a $\overline{\text { Row }}$ or a $\overline{\text { Column }}$ input will be statically sensed.
9. $\mathrm{V}+=2.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OLM}}=0.5 \mathrm{~V}$.
10. $\mathrm{V}+=10.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{OLM}}=0.5 \mathrm{~V}$.
11. $\mathrm{V}+=2.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OHM}}=2.0 \mathrm{~V}$.
12. $\mathrm{V}+=10.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{OHM}}=9.5 \mathrm{~V}$.
13. Time from a valid keystroke with no bounce to allow wave to go from minimum to $90 \%$ of final magnitude of either frequency.
14. Crystal parameters: $\mathrm{R}_{\mathrm{S}} \leq 100 \Omega, \mathrm{~L}_{\mathrm{M}}=96 \mathrm{mH}, \mathrm{C}_{\mathrm{M}}=0.02 \mathrm{pF}, \mathrm{C}_{\mathrm{h}}=5 \mathrm{pF}, \mathrm{f}=$ $3.579545 \mathrm{MHz}, C_{L}=18 \mathrm{pF}$.
15. Single-tone, low-group $T_{A}=25^{\circ} \mathrm{C}$
16. $2.5 \mathrm{~V} \leq \mathrm{V}+\leq 10.0 \mathrm{~V}, \mathrm{R}_{\mathrm{E}}=100 \Omega$ (See Figure 9).
17. TONE OUT measured at Pin 16 (See Figure 9).
18. TONE OUT (measured at Pin 16 in loop applications) $=155 \mathrm{mV}_{\mathrm{rms}}$ (typical). $R_{E}=100 \Omega$. (See Figure 11).
19. The tone level, when used in a subscriber set, is a function of the output resistor $R_{E}$ and the telephone ac resistance ( $R_{L}$ ). The low-group single-tone output amplitude is a function of $R_{E}$ and $R_{L}$ by the relationship:

$$
\quad \frac{V_{0}}{\text { TONE }}=\frac{1}{0.2+\frac{R_{E}}{R_{L}}}
$$

where $V_{0}$ is the tone output amplitude at the phone line, and $R_{L}$ is the equivalent ac impedance in shunt with the tone generator ( $R_{L}$ typically varies with loop current). $R_{E}$ is the resistor value from TONE $E_{O U T}$ to $V$-. In a 2500 -Type application $R_{L}$ will typically vary from 200 to $500 \Omega$. Thus, at the phone line tone output levels will range from 200 to 400 mV rms , depending on loop current.

## TYPICAL APPLICATION

Figure 11 shows an application of the MK5380 in a standard telephone set that uses the standard 2500-
Type Speech Network.

## TYPICAL APPLICATION IN 2500-TYPE TELEPHONE

Figure 11


PACKAGE DESCRIPTION
Plastic Dual-In-Line (N)
16-Pin
MK5380N


NOTE: Dimensions are in inches.
PACKAGE DESCRIPTION
Cerdip (J)
16-Pin
MK5380J


NOTE: Dimensions are in inches.

PACKAGE DESCRIPTION
Side-Braze Ceramic ( $\mathbf{P}$ )
16-Pin
MK5380P


NOTE: Dimensions are in inches.


## TELEPHONE LOW-COST MONOCHIP

Specially designed for a basic low cost telephone set application, this 28 pin IC provides transmission and line adaptation, DTMF generation and power supply for peripheral circuits. Interface is also possible with a microcomputer for a more sophisticated set.

- Low working voltage
- Wide operation current range
- Adjustable automatic line length receiving and sending gain control
- Adjustable automatic line length tracking anti-sidetone system
- Adjustable dynamic impedance
- Microphone preamplifier compatible with both symmetrical and asymmetrical inputs
- Adjustable microphone amplifier gain
- Adjustable earphone amplifier gain
- Low send and receive noise
- Click-free switch-over from speech mode to dialling mode \& vice-versa
- Silent position facility
- Single-tone facility
- Two keys roll over provided
- Switch bounce elimination
- Microcomputer interface available
- Adjustable output tone level
- Temperature independent output level
- Inputs protected against electrostatic discharge
- Power supply for peripheral circuits.
- Soon available in $\mathbf{S O 2 8}$ plastic micropackage

TELEPHONE LOW-COST MONOCHIP




PIN DESCRIPTION

| Name | No | Description |
| :---: | :---: | :---: |
| GND | 1 | Ground |
| Supply output | 2 | Power supply output |
| Cvst | 3 | CVSt decouples the voltage stabilizer |
| $C_{N}$ | 4 | Capacitor to reduce the noise |
| $C_{\text {Vref }}$ | 5 | CVref decouples the biasing voltage. This reference biasing voltage is temperature independant. |
| Earphone output | 6 | Earphone amplifier output |
| $\mathrm{Z}_{\text {AL } 1}$ | 7 | Short line antisidetone circuit $\mathrm{Z}_{\mathrm{AL1}}$ and earphone amplifier input. |
| $\mathrm{z}_{\text {AL2 }}$ | 8 | Long line antisidetone circuit $\mathrm{Z}_{\mathrm{AL} 2}$ and earphone amplifier input. |
| $\begin{aligned} & \text { RCG2 } \\ & \text { RCG } 1 \end{aligned}$ | $\begin{array}{r} 9 \\ 10 \end{array}$ | RCG2 fixes gain control (see note 4). RCG 1 fixes gain control (see note 4). |
| $\mathrm{R}_{\mathbf{z}}$ | 11 | RZ fixes the impedance value of the circuit. |
| Earphone output | 12 | A short circuit to the ground on this pin mutes the earphone signal. |
| Micro mute | 13 | A short circuit to the ground on this pin mutes the microphone signal. |
| $\mathrm{C}_{\mathrm{F} 2}$ | 14 | $\mathrm{C}_{\mathrm{F} 2}$ filters both microphone and DTMF signals. |
| $C_{F 1}+R_{\text {DTMF }}$ | 15 | $C_{F 1}$ and $R_{\text {DTMF }}$ filter the DTMF signal \& set DTMF signal level. . |
| Microphone inputs | 16-17 | . |
| $\mathrm{R}_{1}$ | 18 | $\mathrm{V}_{\text {ref. }}$ voltage on this pin is temperature stable. |
| 941 Hz | 19 | "D" logic input. 941 Hz keyboard row. |
| 852 Hz | 20 | "C' logic input. 852 Hz keyboard row. |
| 770 Hz | 21 | "B" logic input. 770 Hz keyboard row. |
| 697 Hz | 22 | " $A$ " logic input. 697 Hz keyboard row. |
| 1633 Hz | 23 | "H' logic input. 1633 Hz keyboard column. |
| 1477 Hz | 24 | ' G ' logic input. 1477 Hz keyboard column. |
| 1336 Hz | 25 | ' F ' logic input. 1336 Hz keyboard column. |
| 1209 Hz | 26 | "E" logic input, 1209 Hz keyboard column. |
| $x_{\text {tal }}$ | 27 | Oscillator input |
| $V_{C C}$ | 28 |  |

## MAXIMUM RATINGS

| Rating | Symbol | Value | Unit |
| :--- | :---: | :---: | :---: |
| Supply voltage | $\mathrm{V}_{\mathrm{CC}}$ | +8.5 | V |
| Power dissipation | $\mathrm{P}_{\text {tot }}$ | 700 | . mW |
| Operating temperature <br> range | $\mathrm{T}_{\text {aper }}$ | -25 to 65 | ${ }^{\circ} \mathrm{C}$ |
| Storage temperature <br> range | $\mathrm{T}_{\text {stg }}$ | -55 to 150 | ${ }^{\circ} \mathrm{C}$ |

## STATIC ELECTRICAL CHARACTERISTICS

$-25^{\circ} \mathrm{C} \leqslant \mathrm{T}_{\mathrm{amb}} \leqslant+65^{\circ} \mathrm{C}$
Line impedance $Z_{L}=600 \Omega$

| Characteristic | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Line current (pin 28) MPU supply OFF MPU supply ON | $\begin{aligned} & -\bar{L} \\ & \mathrm{I}_{\mathrm{L}} \end{aligned}$ | $\begin{aligned} & - \\ & 15 \\ & 17 \end{aligned}$ | - | $\begin{aligned} & 150 \\ & 150 \end{aligned}$ | mA |
| Voltage over the $\mathrm{IC}_{\mathrm{C}}$ (pin 28) $\begin{aligned} & L_{L}=15 \mathrm{~mA} \\ & \mathrm{~L}=100 \mathrm{~mA} \end{aligned}$ | $\begin{array}{r} \text { V28 } \\ \text { V28 } \\ \hline \end{array}$ | $3.9$ | $4.6$ | $5.1$ $7$ | $\begin{aligned} & \mathrm{v} \\ & - \end{aligned}$ |
| Voltage stabilizer (pin 3) $\begin{aligned} & I_{L}=15 \mathrm{~mA} \\ & I_{L}=100 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & \overline{v_{C}} \\ & \mathrm{v}_{\mathrm{C}} \end{aligned}$ | - | $\begin{aligned} & 2.7 \\ & 3.7 \end{aligned}$ | - | $v$ |
| Power supply (pin 2) max current ( $\mathrm{V} 2=3.2 \mathrm{~V}$ ) Sending mode V28 $=5 \mathrm{dBm}$ Without AC line signal | $\begin{aligned} & 12 \\ & 12 \end{aligned}$ | $\begin{gathered} - \\ 0.6 \\ 1 \\ \hline \end{gathered}$ | $\overline{1.2}$ | $\begin{aligned} & - \\ & \text { - } \\ & \hline \end{aligned}$ | $\mathrm{mA}$ |

DYNAMIC ELECTRICAL CHARACTERISTICS
$\mathrm{T}_{\mathrm{amb}}=+25^{\circ} \mathrm{C}$
Line impedance $Z_{L}=600 \Omega$
$\mathrm{F}=1 \mathrm{kHz}$

| Characteristic | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Max sending gain $\mathrm{R}_{\mathrm{M}}=\mathbf{0}$ (No gain control action note 1) | $G_{S} \text { max }$ | $49.5$ | $50.5$ | $51.5$ | dB |
| Gain control Sending gain decrease (Note 1) | - | 5 | 6 | 7 | dB |
| Common mode rejection ratio (GS max) | $\mathrm{C}_{\text {MR }}$ | 50 | 60 | - | dB |
| Line signal distortion MPU supply ON $\begin{aligned} & \mathrm{V} 28 \leqslant 3.5 \mathrm{dBm} \\ & \mathrm{~V} 28 \leqslant 5.5 \mathrm{dBm} \\ & \hline \end{aligned}$ |  | - | - | $\begin{gathered} 5 \\ 10 \end{gathered}$ | \% |
| Line signal distortion MPU supply OFF <br> $\mathrm{V} 28 \leqslant 3.5 \mathrm{dBm}$ <br> $\mathrm{V} 28 \leqslant 5.5 \mathrm{dBm}$ | - | - | - | $\begin{gathered} 2 \\ 10 \end{gathered}$ | $\%$ |
| Imput impedance <br> Symetrical mode (pin 16.17) <br> Asymetrical mode (pin 16) <br> Asymetrical mode (pin 17) | $\begin{aligned} & \text { Zes } \\ & \text { Zea } \\ & \text { Zea } \end{aligned}$ | $\begin{gathered} 1.5 \\ 0.7 \\ 5 \end{gathered}$ | $\begin{aligned} & 2 \\ & 1 \\ & 7 \\ & \hline \end{aligned}$ | $\begin{gathered} 2.5 \\ 1.3 \\ 9 \end{gathered}$ | $\mathrm{k} \Omega$ -- |
| Transmission noise level (pin 28) (Psyphometric $\mathrm{R}_{\mathrm{M}}=200 \Omega$ | - | - | -65 | - | d8mp |
| Gain reduction during dialing (Note 1) | - | 50 | - | - | dB |
| 2 wires to 4 wires conversion efficiency (Note 2 - Reception gain from line to earphone is o dB: $\mathrm{V} 28 / \mathrm{V} 26=1$ ) $\begin{aligned} & I_{L}=30 \mathrm{~mA} \bullet Z_{L}=600 \Omega \\ & I_{L}=87 \mathrm{~mA} \bullet Z_{L}=Z_{L L} \end{aligned}$ | $\begin{aligned} & E \\ & E \\ & \hline \end{aligned}$ | $\begin{aligned} & 15 \\ & 15 \end{aligned}$ | - |  | dB |
| Earphone amplifier (Note 3) <br> Max gain (no gain control $I_{L}=30 \mathrm{~mA} \bullet \mathrm{G}_{\mathrm{R}}=\mathrm{V} 6 / \mathrm{V} 8$ ) <br> Gain control (Reception gain decrease) | $\underset{G R}{G_{R} \text { max }}$ | $\begin{gathered} 19 \\ 5 \end{gathered}$ | $\begin{gathered} 20 \\ 6 \end{gathered}$ | $\begin{gathered} 21 \\ 7 \end{gathered}$ | $\mathrm{dB}$ |
| Earphone signal distortion <br> ( R earphone $>150 \Omega \bullet \mathrm{~V} 6=-10 \mathrm{dBV}$ ) | - | - | - | 3 | \% |
| Output noise level | - | - | 65 | - | dBmp |
| Impedance: depends on external component, $\mathrm{R}_{\mathrm{Z}}$ $\left(\mathrm{Z}=(\mathrm{V} 28 / 128) \mathrm{A}_{\mathrm{C}}\right.$ and $\mathrm{R}_{\mathrm{Z}}$ pin $11=75 \Omega$ ) | z | 500 | 600 | 700 | $\Omega$ |
| DTMF Grenerat or (note 4) Crystal oscillator frequency Tone frequency accuracy Low group tone level (depends on external components) High group tone level (depends on external components) Preemphasis (depends on external components) Distortion DTMF signal (depends on external components) DTMF signal level spread (depends on external components) |  | $\begin{gathered} - \\ -1.5 \\ -11 \\ -9 \\ +1 \\ - \\ -2 \end{gathered}$ | $\begin{gathered} 3.579545 \\ - \\ - \\ - \\ +2 \end{gathered}$ | $\begin{gathered} - \\ +1.5 \\ -6 \\ -4 \\ +3 \\ -26 \\ +2 \end{gathered}$ | $\begin{gathered} \mathrm{MHz} \\ \% \\ \mathrm{dBm} \\ \mathrm{dBm} \\ \mathrm{~dB} \\ \mathrm{~dB} \\ \mathrm{~dB} \end{gathered}$ |
| Logic inputs (note 5) keyboard mode Switch bounce elimination Keyboard contact resistance "ON" Keyboard contact resistance "OFF" |  | $\begin{gathered} 0.5 \\ 500 \end{gathered}$ |  | $\overline{10}$ | $\begin{aligned} & \mathrm{ms} \\ & \mathrm{k} \Omega \\ & \mathrm{k} \Omega \end{aligned}$ |
| Logic inputs (note 6) MPU mode Current drawn by A.B.C. and $D$ input to go low Current to force inputs E.F.G and H to go high Input impedance |  |  | $\begin{gathered} 20 \\ 20 \\ 5 \end{gathered}$ | $\begin{aligned} & 50 \\ & 50 \end{aligned}$ | $\begin{gathered} \mu A \\ \mu A \\ k \Omega \\ \hline \end{gathered}$ |
| Input max voltage on A.B.C.D. or E.F.G.H. inputs | - | 0 | - | V28 | V |

Note 1: 7ransmission mode - test diagram


```
External components:
RAL1 \(=\) RAL2 \(=0\)
CAL1 \(=\) CAL2 \(=47 \mathrm{pF}\)
RALB1 \(=\) RALB2 \(=56 \mathrm{k} \Omega\)
REC1 \(=\) REC2 \(=6.2 \mathrm{k} \Omega\)
CEC1 \(=\) CEC2 \(=2.2 \mathrm{nF}\)
RDTMF \(=511 \Omega \quad C F 1=106 \mathrm{nF} \quad C F 2=10 \mathrm{nF}\)
\(R Z=75 \Omega\)
\(\mathrm{RCG} 1=60 \mathrm{k} \Omega \quad \mathrm{RCG} 2=14 \mathrm{k} \Omega\)
```

Note 1: test conditions (continued)

Maximum transmission gain for $\mathrm{IL}=30 \mathrm{~mA}$

$$
\mathrm{GS}_{\text {max }}=\frac{\mathrm{V} 28}{\mathrm{Vm}}
$$

- For IL $=30 \mathrm{~mA}: \mathrm{GS}=\mathrm{GS}_{\text {max }}$.
- For IL $=87 \mathrm{~mA}: \mathrm{GS}=\mathrm{GS}_{\max }-6 \mathrm{~dB}$.

- For other values of line current and corresponding values of RCG1 and RCG2: see application note.

Gain reduction during dialing

- Close swith S (pin 13).


## CMRR

- For IL $=30 \mathrm{~mA}$.
$\mathrm{GSCM}=\frac{\mathrm{V} 28}{\mathrm{Vm}} \mathrm{CMRR}=\frac{\mathrm{GS}_{\text {max }}}{\mathrm{GSCM}}$


Transmission noise level:

- Measured on pin 28 with $\mathrm{IL}=30 \mathrm{~mA}$ and the corresponding diagram on the microphone inputs.



External components:
$R Z=75 \Omega \quad$ RDTMF $=511 \Omega \quad$ CF1 $=106 n F \quad C F 2=10 n F$
RCG1 $=60 \mathrm{k} \Omega \quad$ RCG2 $=14 \mathrm{k} \Omega$
$\mathrm{RAL} 1=0 \quad$ RALB1 $=56 \mathrm{k} \Omega \quad \mathrm{CAL} 1=47 \mathrm{pF} \quad$ REC1 $=6.2 \mathrm{k} \Omega \quad$ CEC1 $=2.2 \mathrm{nF}$
$\mathrm{RAL} 2=28 \mathrm{k} \Omega \quad$ RALB2 $=51 \mathrm{k} \Omega \quad \mathrm{CAL} 2=1.15 \mathrm{nF} \quad$ REC2 $=2.7 \mathrm{k} \Omega \quad$ CEC2 $=2.2 \mathrm{nF}$

Test conditions:

- Short line: $\mathrm{IL}=87 \mathrm{~mA} \quad \mathrm{ZL}=600 \Omega$
- Long line: $\mathrm{IL}=30 \mathrm{~mA} \quad \mathrm{ZL}=\mathrm{ZLL}$

ZLL represents a line 3.5 kilometers long with a diameter $=0.4 \mathrm{~mm}$.
Antisidetone efficiency:

$$
E=20 \log _{10}\left(\frac{V 6}{V 28}\right)
$$




## External conponents:

$$
\begin{aligned}
& \text { RAL1 = RAL2 }=0 \quad \mathrm{CAL1}=\mathrm{CAL2}=47 \mathrm{pF} \quad \mathrm{RALB1}=\mathrm{RALB2}=56 \mathrm{k} \Omega \\
& \mathrm{REC} 1=\mathrm{REC2}=2.2 \mathrm{nF} \quad \mathrm{RZ}=75 \Omega \quad \mathrm{CEC} 1=\mathrm{CEC} 2=62 \mathrm{k} \Omega \\
& \mathrm{CF} 1=106 \mathrm{nF} \quad \mathrm{CF} 2=10 \mathrm{nF}
\end{aligned}
$$

Test conditions:

## Maximum receiving gain:

- For $\mathrm{iL}=30 \mathrm{~mA} \quad \mathrm{GR}_{\max }=\frac{\mathrm{V} 6}{\mathrm{~V} 8}$

Gain control:

- For IL $=\mathbf{3 0} \mathrm{mA} \quad G R=G R_{\text {max }}$
- For IL $=87 \mathrm{~mA} \quad \mathrm{GR}=G \mathrm{R}_{\text {max }}-6 \mathrm{~dB}$


## Output noise level:

- Measured on pin 6, with the corresponding diagram on microphone inputs.


Note 4: DTMF - Test diagram


External conponents:
RAL1 $=$ RAL2 $=0 \quad$ CAL1 $=\mathrm{CAL} 2=47 \mathrm{pF} \quad$ RALB1 $=$ RALB2 $=56 \mathrm{k} \Omega$
$\mathrm{CEC} 1=\mathrm{CEC} 2=62 \mathrm{k} \Omega \quad \mathrm{REC}=\mathrm{REC2}=2.2 \mathrm{nF}$
$\mathrm{RZ}=75 \Omega \quad \mathrm{RCG} 1=60 \mathrm{k} \Omega \quad \mathrm{RCG} 2=14 \mathrm{k} \Omega$
RDTMF $=511 \Omega \quad$ CF1 $=100 \mathrm{nF} \quad C F 2=10 \mathrm{nF}$
$\mathrm{IL}=30 \mathrm{~mA}$
Frequency accuracy, tone levels, preemphasis, distortion can be measured by putting the right code on the logic inputs for every couple of frequencies. See note 5 and 6.

Remaining receiving gain during dialing: the circuit must be in test mode (single-tone).
Remaining gain $=20 \log _{10}(V 6 / \mathrm{V} 28)$.

Note 5: Logic inputs table - Keypad mode
EQUIVALENT DRAWING OF LOGIC INPUTS


INPUTS E, F, G, H

Left OPEN = LOW


| Inputs |  |  |  |  |  |  |  | Generated tones (Hz) | Symbol | Mute | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A | B | C | D | E | F | G | H |  |  |  |  |
| H | H | H | H | L | L | L | L | - | - | off | 5.1 |
| L | H | H | H | L | L | L | L | 697 | - | on | 5.2 |
| H | L | H | H | L | L | L | L | 770 | - | on |  |
| H | H | L | H | L | L | L | L | 852 | - | on |  |
| H | H | H | L | L | L | L | L | 941 | - | on |  |
| H | H | H | H | H | L | L | L | 1209 | - | on |  |
| H | H | H | H | L | H | L | L | 1336 | - | on | 5.3 |
| H | H | H | H | L | L | H | L | 1447 | - | on |  |
| H | H | H | H | L | L | L | H | 1633 | - | on |  |
| L |  |  |  | H |  |  |  | $697+120$ | "1" | on | 5.4 |
| L |  |  |  |  | H |  |  | $697+1336$ | "2" | on |  |
| L |  |  |  |  |  | H |  | $697+1477$ | "3" | on |  |
| $L$ |  |  |  |  |  |  | H | $697+1633$ | " ${ }^{\prime}$ " | on |  |
|  | L |  |  | H |  |  |  | $770+1209$ | "4" | on |  |
|  | L |  |  |  | H |  |  | $770+1336$ | "5" | on |  |
|  | L |  |  |  |  | H |  | $770+1477$ | " 6 " | on |  |
|  | L |  | - |  |  |  | H | $770+1633$ | "B" | on |  |
|  |  | L |  | H |  |  |  | $852+1209$ | "7" | on |  |
|  |  | L |  |  | H |  |  | $852+1336$ | "8" | on |  |
|  |  | L |  |  |  | H |  | $852+1477$ | "9" | on |  |
|  |  | L |  |  |  |  | H | $852+1633$ | "C" | on |  |
|  |  |  | L | H |  |  |  | $941+1209$ | "*" | on |  |
|  |  |  | L |  | H |  |  | $941+1336$ | "0" | on |  |
|  |  |  | L |  |  | H |  | $941+1477$ | "\#" | on |  |
|  |  |  | L |  |  |  | H | $941+1633$ | "D" |  |  |

Note 5.1: Speech mode.
Note 5.2: Test mode.
Low group tones.
Note 5.3: Test mode.
High group tones.
Note 5.4: This table is only valid if E,F,H, low.
As soon as one of the inputs E,F,G,H, is high, the others are considered low. As soon as one of the inputs $A, B, C, D$, is low, the others are considered high.

Note 6: Logic inputs table - Microprocessor mode

| Inputs |  |  |  |  |  |  | Generated tones ( Hz ) | Symbol | Mute | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A | B | C | D | E F | H | G |  |  |  |  |
| H | H | H | H | L |  | L | - | - | off | 6.1 |
| X | X | X | X | H |  | L | - | - | on | 6.2 |
| H | H | H | H | H |  | H | $697+1209$ | "1" | on |  |
| H | H | H | L | H |  | H | $697+1336$ | "2" | on |  |
| H | H | L | H | H |  | H | $697+1477$ | "3" | on |  |
| H | H | L | L | H |  | H | $697+1633$ | " ${ }^{\prime \prime}$ " | on |  |
| H | L | H | H | H |  | H | $770+1209$ | "4" | on |  |
| H | L | H | L | H |  | H | $770+1336$ | "5" | on |  |
| H | $L$ | L | H | H |  | H | $770+1477$ | "6" | on | 6.3 |
| H | L | L | L | H |  | H | $770+1633$ | "B" | on | 6.3 |
| L | H | H | H | H |  | H | $852+1209$ | "7" | on |  |
| L | H | H | L | H |  | H | $852+1336$ | "8" | on |  |
| L | H | L | H | H |  | H | $852+1477$ | '9" | on |  |
| L | H | L | L | H |  | H | $852+1633$ | "C" | on |  |
| L | L | H | H | H |  | H | $941+1209$ | "*" | on |  |
| L | L | H | L | H |  | H | $941+1336$ | "0" | on |  |
| L | L | L | H | H |  | H | $941+1477$ | "\# ${ }^{\text {" }}$ | On |  |
| L | L | L | L | H |  | H | $941+1633$ | "D" | on |  |

Note 6.1: Speeck mode.
Note 6.2: Silence position.
Note 6.3: Mute coincides with tone borsts.

Impedance mute or silent setting


## FUNCTIONAL DESCRIPTION

## TRANSMISSION AND LINE ADAPTATION

Includes microphone and telephone amplification, both with line length depending gain control and a line impedance automatic matching 2 -wire to 4 -wire conversion.

The microphone preamplifier performs high CMRR, for crosstalk and radio detection immunity and low noise characteristic. Its architecture allows symmetrical and asymmetrical inputs and external adjustment of gain to fit difference microphone capsules. A single pole filter limits the amplifier bandwidth for a best high frequency figure.

The earphone amplifier is a low consumption type. It is click free when muted and its gain can be externally adjusted.
2-wire to 4 -wire conversion is performed by subtracting microphone signal from line before applying it to earphone amplifier. An automatic line impedance tracking antisidetone circuit provides excellent sidetone efficiency for every line length.
The dynamic impedance of the circuit is set by an external resistor to match with different line impedances.

The line length is sensed through the line current. 2 external components allow the gain control to compensate any kind of line length and feeding bridge.

## DTMF SIGNAL GENERATION

Tones are obtained from a crystal controlled oscillator followed by two independent programmable dividers and 2 sinewave synthetizers. The crystal is a low-cost TV model 3.58 MHz oscillator.

The amplitude of the multi-frequency signal is set by an external resistor.
The required tone frequencies are selected by either an inexpensive single contact $4 \times 4$ keypad or by a microcomputer. Single-tone operation for testing is also provided.

## THE POWER SUPPLY

This is 0.6 mA current source with a typ max voltage compliance of a 3.2 V .
It can power either and electret microphone or a microprocessor.
If this source is not used, pin 2 is connected to ground to reduce the ICC (pin 28) current.

## CASE CB-132



C SUFFIX
CERAMIC PACKAGE


P SUFFIX PLASTIC PACKAGE



## TEA 7531

TELEPHONE SET LOUDSPEAKER AMPLIFIER
The TEA 7531 is a 16-pin DIL integrated circuit especially designed to be used as a loudspeaker amplifier. It is the same as the TEA 7031 but without the switching supply for MCU.

Functions and features implemented on the chip include:

- Amplifying the incoming signal and feeding it to the loudspeaker. PG0 and PG1 inputs are used to set the loudspeaker gain in a range of 32 dB to 14 dB in 6 dB steps.
- Permitting the loudspeaker to be cut-off thus ensuring privacy of communication.
- Incorporating the antilarsen (Anti acoustic feedback) system.
- Producing maximum output power of 100 mW at 5 V or 25 mW at 3 V (into a 50 Ohms loudspeaker).
block diagram



## CHAPTER 6 - HIGH SPEED DATA CONVERSION

TS8306
20 MHz 6-BIT FLASH
A/D CONVERTER

## PRODUCT PREVIEW

## VIDEO SPEED 6-BIT FLASH A/D CONVERTER

The TS8306 is a monolithic 6 bit HMOS2 parallel (flash) A/D converter designed for 20 MSPS conversion speed.
Parallel sampling is performed via a resistor ladder and 64 autobalanced comparators. Conversion is accomplished within one clock pulse.

A very low input capacitance (less than 15 pF ) and a low input dynamic range ( 1 volt possible) allow very easy drive of the TS8306.

- 20 MHz sampling rate.
- 10 MHz input bandwidth without sample and hold.
- Accuracy better than 6 mV (operation at low reference possible).
- Single +5 V supply.
- Logic inputs and outputs are TTL and CMOS compatible.
- 6 bit data, underflow and overflow lines are 3-state outputs.
- 16 pin package (chip also available).
- Very low cost device.
- Soon available in SO16 plastic micropackage.
- High speed data acquisition.
- TV video digitizing.
- Radar pulse analysis.
- Medical imaging.
- General purpose hybrid ADC's.
- Optical recognition.
- Fax machine and video printer.
- All high speed A/D conversion applications where low power and low cost are required.


HMOS2

```
20 MHz 6-BIT FLASH A/D CONVERTER
```

CASE CB-79


PSUFFIX
PLASTIC PACKAGE

ALSO AVAILABLE
C SUFFIX
JSUFFIX
CERAMIC PACKAGE CERDIP PACKAGE

PIN ASSIGNMENT


| name | $\begin{array}{\|c\|c\|} \hline \text { PIN } \\ \text { TYPE } \end{array}$ | $N^{\circ}$ | function | description |
| :---: | :---: | :---: | :---: | :---: |
| CLK | 1 | 1 | Clock input | TTL level accepted |
| GND | 1 | 2 | General ground | Inside, analog and digital ground are separated. |
| $V_{\text {(ref }}{ }^{+}$) | 1 | 3 | Upper reference | Access to the upper resistance ladder |
| REF/2 | 1 | 4 | Middle reference | Access to the middle resistance ladder. The conversion law can be changed by forcing this point by an external voltage source. |
| $V_{\text {(ref }}{ }^{\text {) }}$ | 1 | 5 | Lower reference | Access to the lower resistance ladder. |
| $\mathrm{V}_{\mathrm{IN}}$ | 1 | 6 | Analog input |  |
| VDD | 1 | 7 | Positive supply | Inside, analog and digital supply are separated. |
| UNFL | 0 | 8 | Under flow status line | This line is set to logical " 1 " when the input signal is lower than the V (ref ${ }^{-}$) voltage. All data ( B 1 to B 6 ) are reset to logical " 0 ". |
| $\begin{gathered} \text { B1 } \\ \text { (LSB) } \\ \text { to B6 } \\ \text { (MSB) } \end{gathered}$ | 0 | $\begin{gathered} 9 \text { to } \\ 14 \end{gathered}$ | Output data |  |
| OVFL | 0 | 15 | Overflow status line | This line is set to logical " 1 " when the input signal is higher than the V (ref ${ }^{+}$) voltage ; all data ( B 1 to B 6 are set to logical " 1 ". |
| $\overline{C E}$ | 1 | 16 | Tristate enable | $\overline{\mathrm{CE}}$ commands the tristate mode for all output buffers (B1 to B6, OVFL and UNFL). <br> When $\overline{\mathrm{CE}}=" 1 "$ : tristate <br> $\overline{\mathrm{CE}}=" 0$ " : output valid |

## MAXIMUM RATINGS

| Rating | Symbol | Value | Unit |
| :--- | :---: | :---: | :---: |
| Supply voltage | $\mathrm{V}_{\mathrm{DD}}$ | 0 to +7 | V |
| Storage temperature | $\mathrm{T}_{\text {stg }}$ | -60 to +150 | ${ }^{\circ} \mathrm{C}$ |
| Operating temperature | $\mathrm{T}_{\text {amb }}$ | -60 to +130 | ${ }^{\circ} \mathrm{C}$ |
| Power supply current on pins $(2,7)$ | $\mathrm{I}_{7}, \mathrm{I}_{2}$ | 150 | mA |

ELECTRICAL CHARACTERISTICS
$\mathrm{T}_{\mathrm{amb}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=+5 \mathrm{~V}, \mathrm{~V}_{\text {REF }}+=+2 \mathrm{~V}, \mathrm{~V}_{\text {REF }}=-\mathrm{O}_{\mathrm{V}}$

| Characteristic | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Resolution Integral linearity error Differential linearity error Quantizing error | $\begin{gathered} \hline N \\ I_{L E} \\ D_{L E} \\ Q_{E} \\ \hline \end{gathered}$ | $\begin{gathered} \overline{0} \\ -\overline{1 / 2} \end{gathered}$ | $\pm \overline{1 / 2}$ | $\begin{gathered} 6 \\ 0 \\ 1 / 4 \\ +1 / 2 \end{gathered}$ | $\begin{aligned} & \hline \text { BIT } \\ & \text { LSB } \\ & \text { LSB } \\ & \text { LSB } \end{aligned}$ |
| Voltage supply <br> Power dissipation ( 15 MHz ) | $\begin{gathered} \mathrm{V}_{\mathrm{DD}} \\ \mathrm{PD} \\ \hline \end{gathered}$ | $4$ | $5$ | $\begin{aligned} & 5.25 \\ & 120 \\ & \hline \end{aligned}$ | $\begin{gathered} \mathrm{V} \\ \mathrm{~mW} \end{gathered}$ |
| Maximum sample rate Analog bandwith Aperture jitter | $\begin{aligned} & \mathrm{FS}_{\mathrm{S}} \\ & \mathrm{FC}_{\mathrm{C}} \\ & \mathrm{ta}^{2} \end{aligned}$ |  | $\begin{aligned} & 20 \\ & 10 \end{aligned}$ | $250$ | $\begin{gathered} \mathrm{MHz} \\ \mathrm{MHz} \\ \mathrm{pS} \\ \hline \end{gathered}$ |
| Reference ladder: lower reference voltage upper reference voltage full scale range ladder resistance | REF- REF REF $^{+}-$REF- $^{-}$ $R_{L}$ | $\begin{gathered} -0.5 \\ 0.8 \\ - \\ - \\ \hline \end{gathered}$ | $\begin{gathered} 0 \\ 2 \\ 2 \\ 1.5 \end{gathered}$ | $\underset{v_{D D}-1.5}{-}$ | $\begin{gathered} \mathrm{v} \\ \mathrm{~V} \\ - \\ \mathrm{k} \Omega \end{gathered}$ |
| Input capacitence | $\mathrm{C}_{\text {in }}$ | - | - | 15 | pF |
| Logic output low voltage high voltage Digital input low voltage high voltage | $\mathrm{V}_{\mathrm{OL}}$ <br> $\mathrm{VOH}_{\mathrm{OH}}$ <br> $V_{\text {IH }}$ <br> $V_{\text {IL }}$ | $\begin{gathered} -4.4 \\ - \\ 2.4 \end{gathered}$ |  | $\begin{gathered} 0.4 \\ - \\ 0.8 \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \\ & v \end{aligned}$ |




## Conventions


$=$ Incoming ground pin
$=$ Ground plane connected to the incoming ground pin

## Caution for use

- 

$=22 \mu \mathrm{~F}$ tantalum capacitors (as near as possible to the incoming ground pin)
$=100 \mathrm{nF}$ ceramic capacitors (as near as possible to the device pin)

- Avoid DC current flows in the ground plane
- Try to respect star connections for high DC current flows (connection to the incoming pin)


CB-79


P SUFFIX PLASTIC PACKAGE

ALSO AVAILABLE


## ADVANCE INFORMATION

## VIDEO SPEED 8-BIT FLASH A/D CONVERTER

The TS8308 is a monolithic 8-bit HMOS2 parallel (flash) A/D converter designed for 20 MSPS conversion speed.
Parallel sampling is performed via resistor ladder and 256 comparators. Conversion is accomplished within one pulse.
A very low input capacitance (less than 30 pF ) and a low input dynamic range (1 V possible) allow a very easy drive of the TS8308.
Typical characteristics:

- Single +5 V supply.
- $\pm 1$ LSB integral non linearity.
- $\pm 0.5$ LSB differential non linearity.
- 20 MHz sampling rate.
- 5 MHz input signal without sample and hold adjunction.
- Very low input capacitance (max. 25 pF).
- All logic inputs and outputs are TTL compatible.
- Data output: 8-bit binary code + overflow.
- Output buffers for 8 -bit data and overflow are 3-state type.
- Accuracy better than 6 mV .
- Pin to pin compatible with RCA CA 3308.

Typical applications:

- TV video digitizing.
- Ultrasound signature analysis.
- Transient signal analysis.
- Radar pulse analysis.
- High energy physics research.
- High speed oscilloscope storage/display.
- General purpose hybrid ADCs.
- Optical character recognition.
- Digital signal processor data acquisition systems.
- Satellite operations.
- Portable video speed products.
- Video printer.
- Fax machine.
- Image processing.
- Medical imaging.
- All high speed A/D conversion applications where low power and low cost are required.


## HMOS2

## VIDEO SPEED 8-BIT FLASH A/D CONVERTER




## BLOCK DIAGRAM



PIN DESCRIPTION

| Name | Type | Number | Function | Description |
| :---: | :---: | :---: | :---: | :---: |
| $B_{1}$ (LSB) <br> to <br> $B_{8}$ (MSB) | 0 | 1 <br> to <br> 8 | Output data | Tristate buffer outputs |
| OVFL | 0 | 9 | Overflow status line | This line is set to logical " 1 " when the input signal <br> is higher than the VREF' voltage. All data (B1 to B8) are <br> set to logical " $1 "$ |
| R/4 | 1 | 10 | First quarter reference | Access to the first quarter reference voltage |

## MAXIMUM/RATINGS

| Rating | Symbol | Value | Unit |
| :--- | :---: | :---: | :---: |
| Supply voltage | $\mathrm{V}_{\text {DD }}$ | 0 to +7 | V |
| Storage temperature | T stg | -60 to +150 | ${ }^{\circ} \mathrm{C}$ |
| Operating temperature | T oper | -60 to +130 | ${ }^{\circ} \mathrm{C}$ |
| Power supply current on pins (2,7) | $17 . \mathrm{I}_{2}$ | 150 | mA |

## ELECTRICAL CHARACTERISTICS

$\mathrm{T}_{\mathrm{amb}}=+25^{\circ} \mathrm{C}$ ASUP $=\mathrm{D}_{\text {SUP }}=+5 \mathrm{~V} \quad \mathrm{~V}_{\text {REF }}+=+2 \mathrm{~V} \quad \mathrm{~V}_{\text {REF }}=0 \mathrm{~V}$

| Characteristic | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Resolution <br> Linearity error Differential linearity error Quantizing error | $\begin{gathered} \hline N \\ \text { ILE } \\ \mathrm{DLE} \\ \mathrm{OE} \end{gathered}$ | $\overline{\bar{Z}}$ | $\begin{aligned} & \pm \overline{1 / 2} \\ & \pm 1 / 4 \end{aligned}$ | $\begin{gathered} \frac{8}{\overline{1} / 2} \end{gathered}$ | $\begin{aligned} & \hline \text { Bits } \\ & \text { LSB } \\ & \text { LSB } \\ & \text { LSB } \end{aligned}$ |
| Voltage supply <br> Power dissipation ( 15 MHz ) : Analog supply Digital supply | $\begin{gathered} \hline \text { ASUP, DSUP } \\ \text { PDA } \\ \text { PDD } \\ \hline \end{gathered}$ | $4$ | $\begin{gathered} 5 \\ 150 \\ 250 \end{gathered}$ | $5.25$ | $\begin{gathered} \mathrm{V} \\ \mathrm{~mW} \\ \mathrm{~mW} \end{gathered}$ |
| Maximum sample rate Analog bandwith Aperture jitter | $\begin{aligned} & F_{\mathrm{s}} \\ & F_{\mathrm{c}} \\ & \mathrm{tai}^{2} \end{aligned}$ | $15$ | $\begin{gathered} 20 \\ 5 \end{gathered}$ | 二 250 | $\begin{gathered} \mathrm{MSPS} \\ \mathrm{MHz} \\ \mathrm{ps} \end{gathered}$ |
| Reference ladder : <br> Lower reference voltage <br> Upper reference voltage <br> Full scale range <br> Ladder resistance | $V_{\text {REF }}$ <br> $V_{\text {REF }}+$ <br> $V_{\text {REF }}+-V_{\text {REF }}$ $R_{\text {REF }}$ | $\begin{gathered} -0.5 \\ 1 \\ 1 \\ 400 \end{gathered}$ | $\begin{gathered} 0 \\ 2 \\ 2 \\ 250 \end{gathered}$ | $\begin{aligned} & -\overline{1.5} \\ & V_{D D-1} \\ & V_{D D}-1.5 \\ & 900 \end{aligned}$ | $\begin{gathered} V \\ V \\ V \\ . \Omega \end{gathered}$ |
| Input capacitance | $\mathrm{C}_{\text {in }}$ |  | 25 | 30 | pF |
| Logic output low voltage high voltage Digital input low voltage high voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{OL}} \\ & \mathrm{~V}_{\mathrm{OH}} \\ & \mathrm{~V}_{\mathrm{VH}} \\ & \mathrm{~V}_{\mathrm{IL}} \\ & \hline \end{aligned}$ | $\frac{2.4}{2.4}$ | - | $\frac{0.4}{0.8}$ | v v |

## TIMING DIAGRAM (PHASE = " 0 "



NB: If phase is set to " 1 ", the external clock is inverted inside the circuit

## FUNCTIONAL DESCRIPTION

Circuit TS8308 includes:

- a sequencer generating internal clock,
- a core ensuring conversion,
- an output circuit delivering digital data,
- the sequencer generates 6 internal clocks from pins CLK and PHASE:

| Internal phases | Circuits concerned | Function | Value (PHASE = 0) |
| :---: | :---: | :---: | :---: |
| $\Phi 1$ | Comparators | Autozero | $\overline{C L K}$ |
| $\Phi 2$ | Comparators | Sampling and comparison | CLK |
| $\Phi 3$ | Latches | Storage | $\Phi 2+\mathrm{D}$ |
| $\Phi 4$ | Encoder | Transmission | $\Phi 2+\mathrm{D}$ |
| $\Phi 5$ | Sutput master/slave flip - flop | Sampling | $\Phi 1+\mathrm{D}$ |
| $\Phi 6$ | Output master/slave flip - flop | Storage | $\Phi 2+\mathrm{D}$ |

N.B. : D is a time-delay introduced to compensate for signal propagation time.

- the core includes:
- A resistor linear network delivering 256 reference voltages distributed linearly between external reference voltages $\mathrm{V}_{\text {REF }}{ }^{+}$and $\mathrm{V}_{\text {REF }}{ }^{-}$. Access to quarter ( $R / 4$ ), half ( $R / 2$ ) and three quarter (3R/4) bridges enable the following:
- either improve linearity by externally forcing reference voltages,
- filter disturbances going through the bridge by means of external capacitors,
- or delinearize the bridge by means of external resistors (law of linear compression by blocks).
- A set of 256 voltage comparators parallel connected across the 256 taps of the reference bridge and the input analog signal which defines the $256\left(2^{8}\right)$ quantification levels.
In first phase $\Phi 1$, these comparators store their flip-flop threshold then, in phase $\Phi 2$ they compare the thresholds with the input signal
The comparators with an input signal voltage lower than the reference voltage present a given state at the output, the others present the complementary state.
The 256 comparators output is stored in 256 latches at the end of phase $\Phi \mathbf{~}=\Phi 2$.
- A 256 to 8 decoder detecting the transition between the comparators in a given state and the ones in the complementary state.

The line enabled corresponds to the last comparator which has tripped, i.e. the comparator with the reference voltage nearest by default to the input signal.

- A ROM following the decoder and coding over 8 bits the detected comparison chain in binary. If the input signal is lower than the lowest reference voltage (1st comparator), code 0 is written at the output
If the input signal is higher than the upper most reference voltage ( 256 th comparator), code 255 is written at the output and overflow bit is set to 1 .
- The output stage consists of 9 identical parts ( 8 bits and overflow) each formed of a flip-flop D connected to the ROM output with an output buffer. This buffer is enabled on phase $\Phi 6=\Phi 2$ and includes a selective high impedance command.
Inputs $\overline{\mathrm{CE} 1}$ and CE2 switch the output bits to this 3rd state (with overflow bit if required) in order to facilitate the following*:
- parallel connection of the 2 converters thus providing a double sampling frequency while maintaining an 8 bit resolution,
- series connection of the 2 converters providing a 9 bit resolution while maintaining a 20 MHz sampling frequency.

| $\overline{\text { CE1 }}$ | CE2 | B1,...B8 in 3rd state | B9 (OVFL) in 3rd state |
| :---: | :---: | :---: | :---: |
| 0 | 0 | Yes | Yes |
| 0 | 1 | No | No |
| 1 | 0 | Yes | Yes |
| 1 | 1 | Yes | No |

[^8]
## TYPICAL EVALUATION CIRCUIT

The general circuit used for the flash converter in typical conditions ( 8 bits, 20 MHz ) is represented on figure 1.

- Voltage reference.

Flash converter requiring a positive reference voltage $\left(\mathrm{V}_{\mathrm{REF}}{ }^{+}\right)$ranging from 1.5 V to 3 V (typ: 2 V ), the circuit generates a reference voltage of 2.5 V from the power supply voltage ( +5 V ) and a precision regulation diode ( $\mathrm{IC}_{1}$ ).

- Resistor bridge reference voltages.

The circuit allows to access some particular points on the resistor bridge. These points correspond to 3/4, $1 / 2$ and $1 / 4$ of the bridge total resistance. This feature enables use of the flash convertor in two ways:

- in linear operation with these 3 points grounded by uncoupling capacitors in order to filter disturbances along the bridge (K2, K3 and K4 in position 2).
- in non-linear operation with the following 2 functions:
- improvement in flash converter integral linearity by forcing the 3 points to their corresponding voltages (K2, K3 and K4 on poisition 1),
- implementation of a non-linear conversion law (compression law for instance) in order to better observe the results of the conversion on one part only of the transfer characteristic (K2, K3, K4 on position 1).
- Analog signal.

The input analog signal must be driven by a wide band buffer amplifier $\mathrm{IC}_{3}$ ) with a very low output impedance.

* For typical application circuit, the same surroundings can be used.

In order to eliminate the almost uncontrollable offsets introduced by the source generator or buffer amplifier proper, two capacitors parallel mounted ( $\mathrm{C}_{15}$ and $\mathrm{C}_{16}$ ) are added in series after the amplifier. For low frequencies ( $<1 \mathrm{MHz}$ ) tantalum capacitor $\left(C_{15}\right)$ is used as a short-circuit; for higher frequencies ( $>1 \mathrm{MHz}$ ) the ceramic capacitor ( $\mathrm{C}_{16}$ ) is used as a short-circuit.
After these capacitors, a potentiometer (P5) with the middle point connected to the flash converter input adds a DC component to the input signal. The signal thus obtained has an overage value different from zero, lying between $\mathrm{V}_{\text {REF }}-$ and $\mathrm{V}_{\text {REF }}+$ and which can be converted by the flash converter.

- Clock signal.

Clock signals are TTL or CMOS signals. The PHASE command is used to invert ( $K_{1}$ on position 1 ) or not $\left(K_{1}\right.$ on position 2 ) the external signal.

- Considerations on electrical layout.

A certain number of elementary precautions should be taken in the electrical layout when using high frequencies.
The main ones are as follows:

- a ground plane for the components,
- the ground tracks corresponding to the various signals (clock, input signal, references) are separated and connected together to a single point,
- a star distributed power supplies (idem for ground) to avoid any possible loop,
- a maximum capacitive uncoupling as close as possible to each circuit.

TYPICAL EVALUATION CIRCUIT
(continued)


8 BIT RESOLUTION CONFIGURATION 20 MHZ SAMPLING RATE

| Component | Value | Component | Value |
| :---: | :---: | :---: | :---: |
| R1 | $5.6 \mathrm{~K} \Omega(1 / 4 \mathrm{~W})$ | C1 | 100 nF 63 V |
| R2 | $3.3 \mathrm{~K} \Omega(1 / 4 \mathrm{~W})$ | C2 | 100 nF 63 V |
| R3 | $1.2 \mathrm{~K} \Omega(1 / 4 \mathrm{~W})$ | C3 | 100 nF 63 V |
| R4 | $560 \Omega(1 / 4 \mathrm{~W})$ | C4 | 100 nF 63 V |
| R5 | $10 \mathrm{~K} \Omega(1 / 4 \mathrm{~W})$ | C5 | 100 nF 63 V |
| R6 | $2 \mathrm{~K} \Omega(1 / 4 \mathrm{~W})$ | C6 | 100 nF 63 V |
| R7 | $47 \Omega(1 / 4 \mathrm{~W})$ | C7 | 100 nF 63 V |
| R8 | $47 \Omega(1 / 4 \mathrm{~W})$ | C8 | 100 nF 63 V |
| P1 | $10 \mathrm{~K} \Omega$ (multiturns) | C9 | 100 nF 63 V |
| P2 | $10 \mathrm{~K} \Omega$ (multiturns) | C10 | 100 nF 63 V |
| P3 | $10 \mathrm{~K} \Omega$ (multiturns) | C11 | $22 \mu \mathrm{~F} 16 \mathrm{~V}$ (Tantalum) |
| P4 | $10 \mathrm{~K} \Omega$ (multiturns) | C12 | 100 nF 63 V |
| P5 | $10 \mathrm{~K} \Omega$ (multiturns) | C13 | $22 \mu \mathrm{~F} 16 \mathrm{~V}$ (Tantalum) |
| IC1 | TDB 0136 | C14 | 100 nF 63 V |
| IC2 | TDB 0084 | C15 | $68 \mu \mathrm{~F} 16 \mathrm{~V}$ (Tantalum) |
| IC3 | LH 0002 | C16 | 100 nF 63 V |
| IC4 | TS 8308 |  |  |



## CASE

## CB-68



TS8328
VIDEO SPEED 8-BIT FLASH
A/D CONVERTER

## ADVANCE INFORMATION

## VIDEO SPEED 8-BIT FLASH A-D CONVERTER

The TS8328 is the minimal configuration (20 pins) of the TS8308 (24 pins) full flash ADC.
This monolithic parallel A/D converter is designed for 20MSPS conversion rate. Sampling is performed via a resistor ladder and 256 autobalanced high speed and high accuracy comparators. Conversion is accomplished within one clock pulse.
A very low input capacitance (less than 25 pF ) and a low input dynamic range. (1 V possible) allow a very easy drive of the TS8328.
Typical characteristics:

- Single +5 V supply.
- $\pm 1$ LSB integral non linearity.
- $\pm 0.5$ LSB differential non linearity.
- 20 MHz sampling rate.
- 5 MHz input signal without sample and hold adjunction.
- Very low input capacitance ( $\max 25 \mathrm{pF}$ ).
- All logic inputs and outputs are TTL compatible.
- Data output: 8-bit binary code.
- Output buffers for 8-bit data are 3-state type.
- Accuracy better than 6 mV .
- 20 pins slim line package ( 0.3 inch).

Typical applications:

- Pulse coding for high energy physics experiments.
- High speed data acquisition and instrumentation.
- TV and video digitizing
- Radar pulse coding.
- Medical and industrial imaging.
- Optical recognition.
- All high speed A/D conversion applications where low power and low cost are required.






## PIN DESCRIPTION

| Name | Type | $\mathrm{N}^{\circ}$ | Function | Description |
| :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & B_{1} \text { (LSB) } \\ & \text { to } \\ & B_{8} \text { (MSB) } \end{aligned}$ | 0 <br> (MSB) | $\begin{gathered} 1 \\ \text { to } \\ 8 \end{gathered}$ | Output data | Tristate buffer outputs |
| R/4 | 1 | 9 | First quarter reference | Access to the first quarter reference voltage |
| DGND | 1 | 10 | Digital ground |  |
| DSUP | 1 | 11 | Digital supply |  |
| CE | 1 | 12 | Tristate command | Commands the 3 state mode for data lines $\begin{aligned} & C E=" 0 ": 3 \text { state } \\ & C E=" 1 ": \text { data valid } \end{aligned}$ |
| $V_{\text {REF }}{ }^{-}$ | 1 | 13 | Lower reference | Access to the lower reference voltage. A voltage source must be applied (or ground). |
| AGND | 1 | 14 | Analog ground |  |
| CLK | 1 | 15 | Clock input | The input signal is sampled on the falling edge of the clock. Output data are changing on the next rising edge. |
| R/2 | I | 16 | Half reference | Access to the half reference voltage. |
| VIN | 1 | 17 | Signal input |  |
| $\mathrm{VREF}^{+}$ | 1 | 18 | Upper reference | Access to the upper reference voltage. A voltage source must be applied. |
| $3 \mathrm{R} / 4$ | 1 | 19 | Third quarter reference | Access to the third quarter reference voltage. |
| ASUP | 1 | 20 | Analog supply |  |

## MAXIMUM/RATINGS

| Rating | Symbol | Value | Unit |
| :--- | :---: | :---: | :---: |
| Supply voltage | $\mathrm{V}_{\text {DD }}$ | -0.3 to +7 | V |
| Storage temperature | ${ }^{\mathrm{t}}$ stg | -60 to 150 | ${ }^{\circ} \mathrm{C}$ |
| Operating temperature | ${ }^{\mathrm{t}}$ oper | -60 to 130 | ${ }^{\circ} \mathrm{C}$ |
| Power supplv current | $\mathrm{I}_{10} \mathrm{I}^{\mathrm{I}} \mathrm{I}^{\mathrm{C}} \cdot \mathrm{I}_{14}, \mathrm{I}_{20}$ | 150 | mA |

ELECTRICAL CHARACTERISTICS
$\mathrm{T}_{\text {amb }}=+25^{\circ} \mathrm{C} \quad$ ASUP $=\mathrm{DSUP}=+5 \mathrm{~V} \quad \mathrm{~V}_{\text {REF }}{ }^{+}=+2 \mathrm{~V} \quad \mathrm{~V}_{\text {REF }}=0 \mathrm{~V}$

| Characteristic | Symbol | . Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Resolution Linearity error Differential linearity error Quantizing error | $\begin{gathered} N \\ \text { NE } \\ \text { DLE } \\ \text { OE } \end{gathered}$ | -1/2 | $\begin{gathered} \pm 1 \\ \pm 1 / 2 \end{gathered}$ | $\begin{gathered} 8 \\ +1 / 2 \end{gathered}$ | $\begin{aligned} & \text { Bits } \\ & \text { LSB } \\ & \text { LSB } \\ & \text { LSB } \\ & \hline \end{aligned}$ |
| Voltage supply <br> Power dissipation ( 15 MHz ) : Analog supply Digital supply | $\begin{gathered} \hline \text { ASUP, DSUP } \\ \text { P }_{\text {DA }} \\ \mathrm{P}_{\mathrm{DD}} \\ \hline \end{gathered}$ | 4 | $\begin{gathered} 5 \\ 300 \\ 100 \end{gathered}$ | 5.25 | $\begin{gathered} \mathrm{V} \\ \mathrm{~mW} \\ \mathrm{~mW} \end{gathered}$ |
| Maximum sample rate Analog bandwidth Aperture jitter | $\begin{aligned} & \mathrm{F}_{\mathrm{S}} \\ & \mathrm{~F}_{\mathrm{c}} \\ & \mathrm{t}_{\mathrm{a}} \end{aligned}$ | 15 | $\begin{gathered} 20 \\ 5 \end{gathered}$ | 250 | MSPS MHz ps |
| Reference ladder : Lower reference voltage Upper reference voltage Full scale range Ladder resistance | $\begin{gathered} V_{\text {REF- }} \\ V_{\text {REF }}+ \\ V_{\text {REF }}+-V_{\text {REF }}- \\ \text { R }_{\text {REF }} \\ \hline \end{gathered}$ | $\begin{gathered} 0 \\ 1 \\ 500 \end{gathered}$ | $\begin{gathered} 0 \\ 2 \\ 2 \\ 250 \end{gathered}$ | $\begin{gathered} V_{D D}-15 \\ V_{D D}-1.5 \\ 800 \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \\ & \Omega \\ & \hline \end{aligned}$ |
| Input capacitance | $\mathrm{C}_{\text {in }}$ |  | 25 | 30 | pF |
| Logic output low voltage high voltage Digital input low voltage high voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{OL}} \\ & \mathrm{~V}_{\mathrm{OH}} \\ & \mathrm{~V}_{\mathrm{IH}} \\ & \mathrm{~V}_{\mathrm{IL}} \end{aligned}$ | $\begin{aligned} & 2.4 \\ & 2.4 \end{aligned}$ |  | 0.4 0.8 | $\begin{aligned} & v \\ & v \\ & v \\ & v \end{aligned}$ |

TIMING DIAGRAM



## CHAPTER 7 - INTEGRATED CIRCUITS SHORT FORM CATALOG

## Summary

| ASIC | ASIC PRODUCTS SEA-OF-GATES | 1 |
| :---: | :---: | :---: |
| DATA COMMUNICATION | ETHERNET: LANCE AND SIA <br> STARLAN: HUB AND STATION PACKET SWITCHING: X. 25 CONTROLLER | 2 2 2 |
| TELECOMMUNICATION CIRCUITS | SWITCHING <br> CODEC AND FILTERS <br> TRANSIENT PROTECTION <br> TELEPHONE SET <br> DATA CONVERSION <br> MODEMs <br> DSP AND ANALOG FRONT END <br> ISDN | 2-3 2 3 $3-4$ 4 5 5 5 |
| MILITARY PRODUCTS | MEMORIES MICROCOMPONENTS | 6 $6-7$ |
| MICROPROCESSORS/ MICROCONTROLLERS | DEVELOPMENT \& EMULATION <br> 4-BIT MICROPROCESSORS: 2900 FAMILY <br> 8-BIT MICROPROCESSORS: 6800 FAMILY <br> 8-BIT PERIPHERALS: 6800 FAMILY <br> 3880 FAMILY <br> 16-BIT MICROPROCESSORS: 68000 FAMILY <br> 16-BIT PERIPHERALS: 68000 FAMILY <br> 4-BIT MICROCONTROLLERS: 9400 FAMILY <br> 8-BIT MICROCONTROLLERS: 6804 FAMILY <br> 6805 FAMILY <br> 3870 FAMILY <br> 6801 FAMILY <br> STANDARD MICROCONTROLLERS: 38P70 (97xxx) FAMILY GRAPHIC CIRCUITS | 8 8 9 9 9 10 10 11 11 11 12 12 12 13 |
| MEMORIES | ZEROPOWER AND TIMEKEEPER RAMs <br> BATTERY BACK-UP RAMs <br> STATIC RAMs <br> VERY FAST STATIC RAMs <br> CACHE TAGRAMs <br> BiPORT FIFOs <br> BiPORT RAMS <br> NMOS EPROMs <br> CMOS EPROMs <br> CMOS EEPROMs <br> ONE-TIME PROGRAMMABLE PROMs <br> BIPOLAR PROMs | 14 14 14 15 15 15 15 16 16 16 16 17 |


| AUTO-PROTECTED CONTROLS | DRIVERS (LAMPS, RELAYS, TRIACS, MOTORS...) | 18 |
| :---: | :---: | :---: |
| SENSORS, DETECTORS |  | 18 |
| J-FET OP-AMPs | SINGLE <br> DUAL <br> QUAD | 18 18 19 |
| BIPOLAR OP-AMPs | SINGLE <br> DUAL <br> QUAD | 19 19 19 |
| COMPARATORS | SINGLE <br> DUAL <br> QUAD | 19 20 20 |
| VOLTAGE REGULATORS | FIXED <br> ADJUSTABLE <br> WATCHDOG <br> LOW DROP OUT AUTOMOTIVE | 20 20 20 21 |
| POWER-CONTROLLER | SWITCH MODE POWER SUPPLY | 21 |
| TIMERS, MISCELLANEO |  | 21 |
| MOTOR DRIVERS | STEPPER MOTOR CONTROLLERS | 21 |
| AUDIO/VIDEO COMPONENTS | TELEVISION AND MONITOR DEFLECTION VIDEO AND SOUND IF CIRCUITS PERITELEVISION <br> REMOTE CONTROL-CHANNEL SELECTION AF AMPLIFIERS | 22 22 23 23 23 |

## ASIC PRODUCTS SEA-OF-GATES

## ISB 12000 SERIES

## FEATURES

- 1.2 micron HCMOS process, poly silicide gates, 2-layer metal with

Titanium barriers and hermetic silicon nitride passivation.

- 2-input NAND gate delay $=0.3 \mathrm{~ns}$, Fanout $=2, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$.
- Channelless architecture utilizing transistor gate isolation.
- Gate count ranging from 8,000 to 128,000 .
- Extensive macrocell, macrofunction and megacell library elements available.
- Full function TTL and CMOS I/O cells.


## PRODUCT OUTLINE

| DEVICE NUMBER | INTERNAL <br> CELLS | GATE (1) <br> COMPLEXITY | ESTIMATED (2) <br> USEABLE GATES | TOTAL (3) <br> DEVICE PADS |
| :--- | :---: | :---: | :---: | ---: |
| ISB12008 | 20,000 | 8,000 | 3,000 | 88 |
| ISB12011 | 28,800 | 11,520 | 4,500 | 104 |
| ISB12015 | 39,200 | 15,680 | 6,000 | 120 |
| ISB12020 | 51,200 | 20,480 | 8,000 | 136 |
| ISB12025 | 64,800 | 25,920 | 10,000 | 152 |
| ISB12038 | 96,800 | 38,720 | 15,000 | 182 |
| ISB12054 | 135,200 | 54,080 | 20,000 | 184 |
| ISB12076 | 192,200 | 76,880 | 30,000 | 216 |
| ISB12103 | 259,200 | 103,680 | 40,000 | 256 |
| ISB12128 | 320,000 | 128,000 | 50,000 | 296 |

## NOTES:

1. A factor of 2.5 is used to derive gate complexity from raw cells.
2. A conservative routing efficiency of $40 \%$ is quoted. This number will vary depending on the design.
3. Eight dedicated Vdd/Vss pads. I/O pads may be reconfigured for additional Vdd/Vss pads.
4. I/O signals currently limited to 256 by tester constraints.

ABSOLUTE MAXIMUM RATINGS (REFERENCE TO VSS)

| SYMBOL | PARAMETER | VALUE | UNIT |
| :--- | :---: | :---: | :---: |
| $V_{\text {DD }}$ | DC SUPPLY VOLTAGE | -0.5 to +7.0 | V |
| $V_{1}$ | INPUT VOLTAGE | -0.5 to $\mathrm{V}_{\text {DD }}+0.5$ | $\pm 20$ |
| $I_{1}$ | DC INPUT CURRENT | -65 to 150 | $\mathrm{~mA}^{\circ}$ |
| $T_{\text {TSTG }}$ | STORAGE TEMP. RANGE | (CERAMMC) | -40 to 125 |
| $T_{\text {STG }}$ | STORAGE TEMP. RANGE |  |  |
|  | (PLASTIC) |  | ${ }^{\circ} \mathrm{C}$ |

RECOMMENDED OPERATING CONDITIONS

| SYMBOL | PARAMETER | VALUE | UNIT |
| :--- | :--- | :---: | :---: |
| $V_{D D}$ | DC SUPPLY VOLTAGE | +3 to +6 | ${ }^{\circ}$ |
| $T_{A}^{A}$ | OPERATING AMBIENT (MILITARY) | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $T_{A}$ | OPERATING AMBIENT (INDUSTRIAL) | -40 to +85 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\mathrm{A}}$ | OPERATING AMBIENT (COMMERCIAL) | 0 to 70 | ${ }^{\circ} \mathrm{C}$ |

## PACKAGE SELECTOR GUIDE FOR THE ISB 12000 SERIES

| DEVICE NUMBER | TOTAL (3) DEVICE PADS | CERAMIC AND PLASTIC PIN GRID ARRAY |  |  |  |  | PLASTIC AND CERAMIC CHIP CARRIERS |  | PLASTIC QUAD FLAT PACK |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | 84 | 120 | 180 | 224 | 296 | 68 | 84 | 100 | 132 |
| ISB 12008 | 88 | X |  |  |  |  | X | X |  |  |
| ISB 12011 | 104 | X |  |  |  |  | X | X | X |  |
| ISB 12015 | 120 | X | X |  |  |  | X | X | X | X |
| ISB 12020 | 136 | X | X |  |  |  | X | X | X | X |
| ISB 12025 | 152 |  | X | X |  |  | X | X |  | X |
| ISBM 12038 | 184 |  | X | X |  |  |  |  |  | X |
| ISB 12054 | 216 |  |  | X | X |  |  |  |  |  |
| ISB 12076 | 256 |  |  | X | X | X |  |  |  |  |
| ISB 12103 | 296 |  |  | X | X | X |  |  |  |  |
| ISB 12128 | 328 |  |  | X | X | X |  |  |  |  |

## TELECOMMUNICATIONSIDATA COMMUNICATIONS

 DATA COMMUNICATION CIRCUITS| PART NO. | TECHNOLOGY | FUNCTION | SUPPLY | PINS/PACKAGE |
| :---: | :---: | :---: | :---: | :---: |
| ETHERNET |  |  |  |  |
| MK68590 | NMOS | Local Area Network Controller for Ethernet (LANCE), | 5 V | 48 DIP |
| MK68591 | Bipolar | Serial Interface Adapter (SIA) with 10 Mbps Manchester encoder/decoder for Ethernet | 5 V | 24-DIP 600 mil width |
| MK68592 | Bipolar | Serial Interface Adapter (SIA) same as 68591, but in smaller package | 5 V | 24 DIP <br> 300 MIL width |
| STARLAN |  |  |  |  |
| MK5030 | CMOS | StarLAN Hub - 12 port, cascadable (Demo board available) | 5 V | 48 DIP |
| MK5033 | cMOS | General purpose std/diff. Manchester encoder/decoder | 5 V | 28 DIP |
| MK5035 | cmos | StarLAN Station | 5 V | 20 DIP |
| MK50351 | cmos | StarLAN Station for use with variable bit rate controller | 5 V | 20 DIP |
| PACKET SWITCHING |  |  |  |  |
| MK5025 | CMOS | CCITT, X. 25 LAPB/LAPD controller 1980 \& 1984 specification compatible | 5 V | 48 DIP |
| MK5027* | cmos | CCITT, Common Channel Signalling System Number Seven (SS7) | 5 V | 48 DIP |

## SWITCHING

Switching connection and concentration

| PART NO. | TECHNOLOGY | FUNCTION | SUPPLY | PINS |
| :--- | :---: | :---: | :---: | :---: |
| EF73321 | NMOS | PCM clock recovery and transceiver. | +5 | 16 |

Subscriber Board: Single channel CODEC plus filters

| PART NO. | TECHNOLOGY | FUNCTION | SUPPLY | PINS |
| :--- | :--- | :--- | :--- | :---: |
| ETC5057 | CMOS | Single channel A-law serial COFIDEC <br> compatible with NSC TP3057 | $\pm 5 \mathrm{~V}$ | 16 |
| ETC5054 | CMOS | Single channel $\mu$-law serial COFIDEC <br> compatible with NSC TP3054 | $\pm 5 \mathrm{~V}$ | 16 |
| ETC5067 | CMOS | Single channel A-law serial COFIDEC <br> with push-pull power amplifiers | $\pm 5 \mathrm{~V}$ | 20 |
| ETC5064 | CMOS | Single channel $\mu$-law serial COFIDEC <br> with push-pull power amplifiers | $\pm 5 \mathrm{~V}$ | 20 |
| TS5070* <br> TS5071* | CMOS | 2nd generation COFIDEC <br> programmable functions and direct <br> interface to SLIC | $\pm 5 \mathrm{~V}$ | 20 |

[^9]
## TELECOMMUNICATIONSIDATA COMMUNICATIONS

 SWITCHINGSubscriber Board (Continued)

| PART NO. | TECHNOLOGY | FUNCTION | SUPPLY | PINS |
| :---: | :---: | :---: | :---: | :---: |
| ETC5040 | CMOS | PCM filters for use with MK5116 series, <br> compatible with TP3040 | $\pm 5 \mathrm{~V}$ | 16 |


|  |  | TFIASIENT PFOTECTIN |  |  |
| :---: | :---: | :---: | :---: | :---: |
| PART NO. | TECHNOLOGY | FUNCTION |  | PACKAGE |
| $\begin{gathered} \text { TPA62 } \\ \text { To } \\ \text { TPA270 } \end{gathered}$ | Bipolar | Bidirectional transient protection breakdown voltage $\begin{aligned} & 62 \mathrm{~V}=\text { TPA62 } \\ & 270 \mathrm{~V}=\text { TPA270 } \end{aligned}$ $\text { Max Power }=1.3 \mathrm{~W}$ |  | Axial Leads F126 |
| $\begin{gathered} \text { TPB62 } \\ \text { To } \\ \text { TPB270 } \end{gathered}$ | Bipolar | Bidirectional transient protection breakdown voltage $\begin{aligned} & 62 \mathrm{~V}=\mathrm{TPB62} \\ & 270 \mathrm{~V}=\mathrm{TPB} 270 \\ & \text { Max Power }=5 \mathrm{~W} \end{aligned}$ |  | Axial Leads CB429 |
| $\begin{gathered} \text { TPC62 } \\ \text { To } \\ \text { TPC270 } \end{gathered}$ | Bipolar | Dual bidirectional transient protection breakdown voltage $62 \mathrm{~V}=\mathrm{TPC62}$ <br> $270 \mathrm{~V}=$ TPC270 <br> Max Power $=20 \mathrm{~W}$ |  | To 220 |
|  |  |  |  |  |
| PART NO. | TECHNOLOGY | FUNCTION | SUPPLY | PINS |
| TEA3046 | Bipolar | Telephone transmission and DMTF Dialer | Line supply | 28 |
| TEA7031 | Bipolar | Telephone loudspeaker amplifier. | Line supply | 28 |
| TEA7531 | Bipolar | Telephone loudspeaker amplifier | Line supply | 16 |
| EFG71891 | CMOS | DTMF generator for binary coded hexadecimal data 8 pin package with serial input port | +3 to 5.25 V | $\begin{gathered} 14 \\ 8 \end{gathered}$ |

TELECOMMUNICATIONSIDATA COMMUNICATIONS TELEPHONE SET

| PART NO. | TECHNOLOGY | FUNCTION | SUPPLY | PINS |
| :---: | :---: | :---: | :---: | :---: |
| MK5370 | CMOS | TonePulse ${ }^{m \times 1}$ switchable dialer, with last \# redial | 2.5 V to 6.5 V | 18 |
| MK5371 | CMOS | TonePulse" switchable dialer, with BCD input and last \# redial | 2.5 V to 6.5 V | 18 |
| MK53721* | CMOS | TonePulsem ${ }^{m}$ WORLD DIALER ${ }^{m}$ with redial and options for various countries standards | 2.5 V to 6 V | 20 |
| MK5375 | CMOS | TonePulse ${ }^{\text {T" }}$ switchable dialer with 10 number memory | +2.5 V to +6.0 V | 18 |
| MK5376 | CMOS | TonePulse" switchable dialer with 10 number memory for European market | 2.5 V to 6.0 V | 24 |
| MK5380 | CMOS | Low cost tone only dialer | 2.5 V to 10.0 V | 16 |
| MK53731 | CMOS | Full feature TonePulse ${ }^{m "}$ switchable dialer with last number redial | 2.5 V to 6 V | 18 |
| MK53761* | CMOS | Full feature TonePulse ${ }^{\pi / 4}$ repertory dialer with 10 number memory | 2.5 V to 6 V | 18 |
| MK53762* | CMOS | TonePulse"' repertory dialer. 10 number memory uses one key per number location for recall | 2.5 V to 6 V | 20 |
| MK53763** | CMOS | TonePulse ${ }^{m}$ WORLD DIALER ${ }^{m \times}$ with 13 number memory, single key auto-dialing, and various country options. | 2.5 V to 6 V | 300 MIL width |

* To be Introduced in 1Q'88
** To be Introduced $\operatorname{In} 3 Q^{\prime} 88$

| PART NO. | FUNCTION | SAMPLING RATE | SUPPLY | PINS |
| :---: | :---: | :---: | :---: | :---: |
| TS8328 | 8-bit flash A/D Converter (min. version of TS8308) | 20 MHz | $+5 \mathrm{~V}$ | 20 |

## TELECOMMUNICATIONSIDATA COMMUNICATIONS

$\square 5$ MODEMs

| PART NO. | TECHNOLOGY | FUNCTION | BAUD RATE | SUPPLY |
| :---: | :---: | :---: | :---: | :---: |
| EFG7515 | CMOS | Monochip DPSK modem. CCITT-V22 and BELL212A (Demo board available). | $\begin{array}{ll}\text { Tx: } 1200 / 300 \\ \text { Rx: } 1200 / 300 & \text { Full Duplex }\end{array}$ | $\pm 5 \mathrm{~V}$ |
| TDA7868 | Bipolar | Direct connect circuit for modem interfaces to phone line. <br> Provides line adaptation and ring detection. | NA | Telephone Line Supply |
| TS68930 | HMOS2 | High performance (IO MIPS, 160 ns cycle) Digital Signal Processor (Emulator board available) | 25 MHz | 5 V |
| TS68931 | HMOS2 | External ROM version of TS68930 | 25 MHz | 5 V |
| TS68950 | CMOS | Modem analog front end transmitter | V.22, V32 up to 19200 bps | $\pm 5 \mathrm{~V}$ |
| TS68951 | CMOS | Modem analog front end receiver | V.22, V32 up to 19200 bps | $\pm 5 \mathrm{~V}$ |
| TS68952 | CMOS | Modem analog front end XMIT/RCVR Clock generator | V.22, V32 up to 19200 bps | $\pm 5 \mathrm{~V}$ |


|  |  |  |  | 180M |
| :---: | :---: | :---: | :---: | :---: |
| PART NO. | TECHNOLOGY | FUNCTION | SUPPLY | PINS |
| TBD* | CMOS | ISDN transceiver " S " interface device | $+5 \mathrm{~V}$ | 20 |
| TBD* | CMOS | HDLC controller | $+5 \mathrm{~V}$ | 28 |
| TBD* | CMOS | $U$ interface | $+5 \mathrm{~V}$ | TBD |
| TBD* | cmos | ISDN power supply | Phone line | 18 |
| TBD* | CMOS | Telephone set COFIDEC | Phone line | TBD |

[^10]
## MILITARY PRODUCTS

## MEMORIES

|  |  |  |  | MEMOFIES |
| :---: | :---: | :---: | :---: | :---: |
| PART NO. | DESCRIPTION | ORG. | ACCESS TIME | GRADE |
| MKB4116 | DRAM | $16 \mathrm{~K} \times 1$ | 150, 200, 250 ns | 883 (Last Time Buy) |
| MKJ4116 | DRAM | $16 \mathrm{~K} \times 1$ | 200, 250 ns | JAN (Last Time Buy) |
| MKB/J4564 | DRAM | $64 \mathrm{~K} \times 1$ | 120, 150, 200 ns | 883/DESC/JAN |
| MKB/J45F56 | DRAM | $256 \mathrm{~K} \times 1$ | 100, 120, 150 ns | 883/DESC/JAN |
| MKB41H68 | CMOS SRAM | $4 \mathrm{~K} \times 4$ | 25, 35, 45 ns | 883/DESC |
| MKB41H87 | CMOS SRAM | $64 \mathrm{~K} \times 1$ | 35, 45, 55 ns | To be intro. |
| MKB48H64 | CMOS SRAM | $8 \mathrm{~K} \times 8$ | 35, 45, 55 ns | To be intro. |
| MKB/J4501 | Biport FIFO | $512 \times 9$ | 65, 80, 100, 120, 150, 200 ns | 883/JAN |
| MKB4505 | Biport FIFO | $1 \mathrm{~K} \times 5$ | $35,45,55 \mathrm{~ns}$ | To be intro. |

## 4-BIT MICROPROCESSORS 2900 FAMILY

| PART NO. | FUNCTION | ALT. SOURCE | PINS | GRADE |
| :---: | :---: | :---: | :---: | :---: |
| TS2901BMCB/B | 4-bit bipolar microprocessor slice | Am2901B | 40 | 883 |
| TS2901CMCB/B | Improved speed 4 Bit microprocessor slice | AM2901C | 40 | 883 |
| TS2910MCB/B | Microprogram controller | Am2910 | 40 | 883 |
| TS2911AMCB/B | Microprogram sequencer | Am2911A | 20 | 883 |
| TS2914MCB/B | Vectored priority interrupt controller | Am2914 | 40 | 883 |
| TS2915AMCB/B | Quad 3-State Bus Transceiver with interface logic | Am2915A | 24 | 883 |
| TS2917AMCB/B | Quad 3-State Bus Transceiver with interface logic | Am2917A | 20 | 883 |
| TS2918MCB/B | Quad D register with standard and 3-State Outputs | Am2918 | 16 | 883 |
| TS2919MCB/B | Quad D register with Dual 3-State Outputs | Am2919 | 20 | 883 |

## MILITARY PRODUCTS

|  | 8-wIT MICPOPFOCESSOFS |  | IMIIY |
| :---: | :---: | :---: | :---: |
| PART No. | TECHNOLOGY | CLOCK FREQ. (MHz) | GRADE |
| EF6800MCB/B | NMOS | 1,1.5 | 883 |
| EF6802MCB/B | NMOS | 1,1.5 | 883 |
| EF6809MCB/B | HMOS | 1,1.5 | 883 |
| EF6821MCB/B | NMOS | 1,1.5 | 883 |
| EF6840MCB/B | NMOS | 1,1.5 | 883 |
| EF6850MCB/B | NMOS | 1,1.5 | 883 |
| EF6852MCB/B | NMOS | 1,1.5 | 883 |
| EF6854MCB/B | NMOS | 1,1.5 | 883 |
| EF6810MCB/B | NMOS | 1,1.5 | 883 |

Available in ceramic and cerdip DIL packages as well as ceramic chip-carriers.

|  |  | =-30 mim | menilusy |
| :---: | :---: | :---: | :---: |
| PART NO. | TECHNOLOGY | CLOCK FREQ. (MHz) | GRADE |
| MKB/J68000P | HMOS | 4,6,8,10,12 | 883/DESC/JAN |
| MKB68901P | NMOS | 4,5 | 883 |
| TS68000MCB/C | HMOS | 8,10,12 | 883 |
| TS68008MCB/B | HMOS | 8,10,12 | 883 |
| Also available in ceramic DIL packages, pin-grid arrays and ceramic or chip-carrier. |  |  |  |
| TS68230MCB/B | HMOS | 8,10 | 883 |

Availabie in ceramic DIL package and ceramic chip-carrier.

## MICROPROCESSORSIMICROCONTROLLERS DEVELOPMENT \& EMULATION

## PART NO. <br> FUNCTION

| TST IN48 | General purpose development tool for 4 and 8 bit micros |
| :--- | :--- |
| EFT-MU94 | ET9400 family (CMOS and NMOS) emulator |
| EFT-MUP4 | EF6804P2/J2, EF68HC04P3 emulator |
| EFT-MUP5 | EF6805P2/P4/P6, EF6805R2/U2, EF6805R3/U3 emulator |

## 4-BIT MICROPROCESSORS 2900 FAMILY

| PART NO. | FUNCTION | ALT. SOURCE | PINS |
| :---: | :---: | :---: | :---: |
| $\begin{aligned} & \text { TS2901B } \\ & \text { TS2901C } \end{aligned}$ | 4-bit bipolar microprocessor slice Improved speed 4 Bit microprocessor slice | Am2901B Am2901C | $\begin{aligned} & 40 \\ & 40 \end{aligned}$ |
| TS2902A | High speed look-ahead carry generator | Am2902A ${ }^{\text {a }}$ | 16 |
| TS2909A | Microprogram sequencer | Am2909A | 28 |
| TS2910 | Microprogram controller | Am2910 | 40 |
| TS2911A | Microprogram sequencer | Am2911A | 20 |
| TS2914 | Vectored priority interrupt controller | Am2914 | 40 |
| TS2915A | Quad 3-State Bus Transceiver with interface logic | Am2915A | 24 |
| TS2917A | Quad 3-State Bus Transceiver with interface logic | Am2917A | 20 |
| TS2918 | Quad D register with standard and 3-State Outputs | Am2918 | 16 |
| TS2919 | Quad D register with Dual 3-State Outputs | Am2919 | 20 |

## MICROPROCESSORSIMICROCONTROLLERS

8-BIT MICROPROCESSORS 6800 FAMILY

| PART NO. | TECHNOLOGY | CLOCK FREQ. (MHz) | FEATURES | ALT. SOURCE | PINS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| EF6802 <br> EF68A02 <br> EF68B02 | NMOS | $\begin{gathered} 1 \\ 1.5 \\ 2 \end{gathered}$ | 6800 MPU, 128 bytes of RAM, on-chip oscillator | MC6802 MC68A02 MC68B02 | 40 |
| EF6803 <br> EF68A03 <br> EF68B03 | HMOS | $\begin{gathered} 1 \\ 1.5 \\ 2 \end{gathered}$ | 8 -bit microp., 16 -bit add. bus, Multiply, RAM: 128b, SCI-Timer | MC6803 MC68A03 MC68B03 | 40 |
| EF6803U4 <br> EF68A03U4 <br> EF68B03U4 | HMOS | $\begin{gathered} 1 \\ 1.5 \\ 2 \end{gathered}$ | Same as above but: <br> RAM: 192b, enhanced timer | MC6803U4 MC68A03U4 MC68B03U4 | 40 |
| $\begin{aligned} & \text { EF6809 } \\ & \text { EF68A09 } \\ & \text { EF68B09 } \end{aligned}$ | HMOS | $\begin{gathered} 1 \\ 1.5 \\ 2 \end{gathered}$ | High performance 8-bit MPU, 6800 compatible, On-chip oscillator | MC6809 MC68A09 MC68B09 | 40 |
| EF6809E <br> EF68A09E <br> EF68B09E | HMOS | $\begin{gathered} 1 \\ 1.5 \\ 2 \end{gathered}$ | High performance 8-bit MPU, 6800 compatible, External clock | MC6809E MC68A09E MC68B09E | 40 |
| $\begin{aligned} & \text { TS68008-8 } \\ & \text { TS68008-10 } \\ & \text { TS68008-12 } \end{aligned}$ | HMOS | $\begin{gathered} 8 \\ 10 \\ 12.5 \end{gathered}$ | 16-bit microprocessor with 8 -bit data bus | MC68008-8 MC68008-10 MC68008-12 | 40 |

Avallable in plastic, ceramic, cerdip DIL packages and plastic or ceramic chip-carriers.

| PART NO. | TECHNOLOGY | CLOCK FREQ. (MHz) | -EIT PEPIPIERALS | $6: 00$ FA M1IY |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | FEATURES | ALT. SOURCE | PINS |
| $\begin{aligned} & \text { EF6821 } \\ & \text { EF68A21 } \\ & \text { EF68B21 } \end{aligned}$ | NMOS | $\begin{gathered} 1 \\ 1.5 \\ 2 \end{gathered}$ | Peripheral Interface Adapter (PIA) | MC6821 <br> MC68A21 <br> MC68B21 | 40 |
| EF6840 <br> EF68A40 <br> EF68B40 | NMOS | $\begin{gathered} 1 \\ 1.5 \\ 2 \end{gathered}$ | Programmable Timer Module (PTM) | MC6840 <br> MC68A40 <br> MC68B40 | 28 |
| EF6850 <br> EF68A50 <br> EF68B50 | NMOS | $\begin{gathered} 1 \\ 1.5 \\ 2 \end{gathered}$ | Asynchronous Communication Interface Adapter (ACIA) | MC6850 <br> MC68A50 <br> MC68B50 | 24 |
| EF6854 <br> EF68A54 <br> EF68B54 | NMOS | $\begin{gathered} 1 \\ 1.5 \\ 2 \end{gathered}$ | Advanced Data-Link Controller (ADLC) | MC6854 MC68A54 MC68B54 | 28 |

## 8-BIT PERIPHERALS 3880 FAMILY

| PART NO. | TECHNOLOGY | CLOCK FREQ. (MHz) | FEATURES | ALT. SOURCE | PINS |
| :--- | :---: | :---: | :---: | :---: | :---: |
| MK3801-04 | NMOS | 4 | Serial timer interrupt (STI) | - | 40 |
| MK3801-06 |  | 6 |  |  |  |

MICROPROCESSORSIMICROCONTROLLERS
16-BIT MICROPROCESSORS
$\left.\begin{array}{lccccc}\text { PART NO. } & \text { TECHNOLOGY } & \text { CLOCK FREQ. (MHz) } & \text { FEATURES } & \text { ALT. SOURCE } & \text { PINS } \\ \hline \text { TS68000-8 } & & 8 & & \text { MC68000-8 } & \\ \text { TS68000-10 } & \text { HMOS } & 10 & \text { 16-bit microprocessor } & \text { MC68000-10 } & \text { 64 } \\ \text { TS68000-12 } & & 12.5 & \text { with } 32 \text {-bit internal structure } & \text { MC68000-12 } & \\ \text { TS68000-16 } & & 16 & & & \text { MC68008-8 } \\ \hline \text { TS68008-8 } & & & 8 & & \text { MC68008-10 }\end{array}\right]$ 48

* To be introduced Also available in ceramic and plastic DIL packages, pin-grid arrays and ceramic or plastic chip-carrier.

16-BIT PERIPHERALS 68000 FAMILY

| PART NO. | TECHNOLOGY | CLOCK FREQ. (MHz) | FEATURES | ALT. SOURCE | PINS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \text { MK68230-8 } \\ & \text { MK68230-10 } \end{aligned}$ | HMOS | $\begin{gathered} 8 \\ 10 \end{gathered}$ | Parallel interface/timer | $\begin{aligned} & \text { MC68230-8 } \\ & \text { MC68230-10 } \end{aligned}$ | 48 |
| MK68564 | HMOS | 4,5 | Serial I/O | - | 48 |
| TS68HC901 | HCMOS | 4,5,8 | CMOS multifunction peripheral | - | 48 |
| MK68901 | HMOS | 4,5 | Multifunction peripheral | MC68901 | 48 |
| TS68930 | HMOS2 | 6.25 | High performance digital signal processor with internal program ROM $160 \mu \mathrm{~s}$ cycle time, $2 \times 128 \times 16$-bit internal RAM | - | 48 |
| TS68931 | HMOS2 | 6.25 | ROMLESS version of TS68930 64 K addressing range | - | 84 |
| MK68590 | NMOS | 10 | Local Area Network Controller for Ethernet (LANCE), cheapernet | AM7990 | 48 DIP |
| MK68591 | Bip | 10 | Serial Interface Adapter (SIA) with $10 \mathrm{Mb} / \mathrm{s}$ Manchester encoder/decoder for Ethernet, cheapernet, etc. | - | 600 MIL width |
| MK68592 | Bip | 10 | Serial Interface Adapter (SIA) same as 68591, but in smaller package | AM7992 | $\begin{gathered} 24 \mathrm{DIP} \\ 300 \mathrm{MIL} \text { width } \end{gathered}$ |

[^11]
## MICROPROCESSORS/MICROCONTROLLERS

## 4-BIT MICROCONTROLLERS <br> 9400 FAMILY

| PART NO. | TECHNOLOGY | ROM $\times 8$ | RAM $\times 4$ | I/O LINES | INSTRUCTION CYCLE ( $\mu \mathrm{s}$ ) | SUPPL <br> (V) | ALT. SOURCE | PINS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ETL9410/11/13 <br> ETC9410/11/13 | NMOS Low Power CMOS | $\begin{aligned} & 512 \\ & 512 \end{aligned}$ | $\begin{aligned} & 32 \\ & 32 \end{aligned}$ | 19/16/15 | $\begin{gathered} 15-40 \\ 4-D C \end{gathered}$ | $\begin{aligned} & 4.5-6.3 \\ & 2.4-5.5 \end{aligned}$ | COP410L/11/13L COP410C/11C/13C | $\begin{aligned} & 24 / 20 \\ & 24 / 20 \end{aligned}$ |
| ET9420/21/22 <br> ETL9420/21/22 ETC9420/21/22 | NMOS <br> NMOS Low Power CMOS | $\begin{aligned} & 1024 \\ & 1024 \\ & 1024 \end{aligned}$ | $\begin{aligned} & 64 \\ & 64 \end{aligned}$ $64$ | 23/19/15 | $\begin{array}{r} 4-10 \\ 15-40 \\ 4-D C \end{array}$ | 4.5-6.3 4.5-6. . 2.4-5.5 | COP420/21/22 COP420L/21L/22L COP424C/25C/26C | $\begin{aligned} & 28 / 24 / 20 \\ & 28 / 24 / 20 \\ & 28 / 24 / 20 \end{aligned}$ |
| ETL9444/45 <br> ETC9444/45 | NMOS Low Power CMOS | $\begin{aligned} & 2048 \\ & 2048 \end{aligned}$ | $\begin{aligned} & 128 \\ & 128 \end{aligned}$ | 23/19 | $\begin{aligned} & 15-40 \\ & 4-D C \end{aligned}$ | $\begin{aligned} & 4.5-6.3 \\ & 2.4-5.5 \end{aligned}$ | COP444L/45L COP444C/45C | $\begin{aligned} & 28 / 24 \\ & 28 / 24 \end{aligned}$ |

*To be introduced
Common features: software compatible (same Instruction set). Pin compatible. Three levels of stack. 8 bidirectional tristate I/O. Sertal I/O and Internal counter, Interrupt programmable I/O. All devices are with plastic package (DIL) and also SOIC and PLCC for some devices. Avallable with extended temperature range ( $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ ): ET93XX or ETC93XX

## 8-BIT MICROCONTROLLERS 6804 FAMILY

| PART NO. | TECHNOLOGY | ROM $\times \mathbf{8}$ | RAM $\times \mathbf{8}$ | I/O | ALT. SOURCE | PINS |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| EF6804P2 | HMOS | 1024 | 32 | 20 | MC6804P2 | 28 |
| EF6804J2 | HMOS | 1024 | 32 | 12 | MC8804J2 | 20 |
| EF68HC04J3* | HCMOS | 2048 | 124 | 12 | MC68HC04J3 | 20 |
| EF68HC04P3 | HCMOS | 2048 | 124 | 20 | MC68HC04P3 | 28 |

Avallable in plastic, ceramic, DIL packages or chip-carriers. All software compatible. Timer.

| PART NO. |  |  |  |  | W) I. ! mm | Qt: 5 |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | TECHNOLOGY | ROM $\times 8$ | RAM $\times 8$ | I/O | FEATURES | ALT. SOURCE | PINS |
| EF6805P2 | HMOS | 1100 | 64 | 20 | - | MC6805P2HD6805S1 | 28 |
| EF6805P6 | HMOS | 1796 | 64 | 20 | - | MC6805P6 | 28 |
| EF6805R2 | HMOS | 2048 | 64 | 32 | A/D Converter | MC6805R2 | 40 |
| EF6805R3 | HMOS | 3776 | 112 | 32 | A/D Converter | MC6805R3HD6805W0 | 40 |
| EF6805T2 | HMOS | 2508 | 64 | 19 | On-chip PLL | MC6805T2 | 28 |
| EF6805U2 | HMOS | 2048 | 64 | 32 | - | MC6805U2 | 40 |
| EF6805U3 | HMOS | 3776 | 112 | 32 | - | MC6805U3 | 40 |

[^12]
## MICROPROCESSORS/MICROCONTROLLERS 8-BIT MICROCONTROLLERS MK3870 FAMILY

| PART NO. | TECHNOLOGY | ROM $\times \mathbf{8}$ | RAM $\times \mathbf{8}$ | I/O | FEATURES | ALT. SOURCE |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| MK2870/10 | NMOS | 1024 | 64 | 20 | - | PINS |  |
| MK3870/10 | NMOS | 1024 | 64 | 32 | - | M2872 |  |
| MK3870/20 | NMOS | 2048 | 64 | 32 | - | M3872 |  |
| MK3870/22 | NMOS | 2048 | 128 | 32 | - | M3870.2 |  |
| MK3870/40 | NMOS | 4096 | 64 | 32 | - | M3872 |  |
| MK3870/42 | NMOS | 4032 | 128 | 32 | M3872 |  |  |
| MK3873/22 | NMOS | 2048 | 128 | 29 | SI, SO, SLCK | 40 | M3872 |
| MK3875/22 | NMOS | 2048 | 128 | 29 | SI, SO, SLCK | M38730,33 |  |
| MK3875/42 | NMOS | 4032 | 128 | 29 | SI, SO, SLCK | M3875 | M3875 |

Common features: Software compatible (same instruction set), timer, interrupt capabilities, parallel I/O (TTL compatible).
All devices are with plastic or ceramic package (DIL).
Also avallable with extended temperature range.

## 8-BIT MICROCONTROLLERS EF6801 FAMILY

| PART NO. | TECHNOLOGY | ROM $\times 8$ | RAM $\times 8$ | I/O | FEATURES | ALT. SOURCE | PINS |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| EF6801 | HMOS | 2048 | 128 | 31 | SCI, Timer, stand-by RAM | MC6801 | 40 |
| EF6801-U4 | HMOS | 4096 | 192 | 31 | Enhanced SCl and Timer | HC6801-SO <br> MC6801-U4 <br> HD6801-V0 | 40 |

Common features: $8 \times 8$ multiply Instruction. Timer, 64K byte addressing space. Serial communication Interface. All devices avaliable in DIL ceramic or plastic package and plastic chlp carrier (PLCC) $/-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ ).

| PART NO. | TECHNOLOGY | $\begin{gathered} \text { ADDRESSABLE } \\ \text { ROM } \times \mathbf{8} \end{gathered}$ | ON CHIP <br> RAM $\times 8$ | 1/0 | FEATURES | SUPPORT | PINS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| MK97400 | NMOS | 4096 | 128 | 32 | TTL Ports | 4K EPROM | 40 (24/28) |
| MK97403 | NMOS | 4096 | 128 | 32 | TTL Ports | 4K EPROM | 40 (24/28) |
| MK97410 | NMOS | 4096 | 128 | 32 | Open drain ports | 4K EPROM | 40 (24/28) |
| MK97501 | NMOS | 65472 | 128 | 32 | TTL ports | 8K EPROM | 40 (28) |
| MK97521 | NMOS | 65472 | 128 | 32 | Open drain and TTL ports | 8K EPROM | 40 (28) |

[^13]
## MICROPROCESSORSIMICROCONTROLLERS

GRAPHIC CIRCUITS

| PART NO. | TECHNOLOGY | FEATURES | ALT. SOURCE | PINS |
| :---: | :---: | :---: | :---: | :---: |
| EF9345 | HMOS | Single chip alphanumeric and semigraphic display processor $25 / 21$ rows of 40 or 80 characters. Color, B/W |  | 40 |
| EF9367 | HMOS | Graphic display processor. Up to $512 \times 1024$ interlaced $50 / 60 \mathrm{~Hz}$ - Color, B/W |  | 40 |
| EF9369 | HMOS | Palette circuit $16 \times 4096$ compatible with all display circuits | ** | 28 |
| EF9370 | HMOS | Enhanced version of 9369 | ** | 28 |
| TS68483 | HMOS | High performance drawing processor | ** | 68 |
| TS68493 | HMOS | Enhanced version of 68483 | ** | 68 |
| TS68494 | HMOS | Palette circuit $256 \times 4096$ | ** | 48 |

** Alternate source to be announced.

|  |  |  |  | ZEFOPOWEFM CMOS SFIMMS |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DEVICE | ORGANIZATION | ACCESS TIME | ${ }^{\prime} \mathrm{CC}$ | ${ }^{\text {S }}$ SB | FEATURES | TEMP RANGE | PINS | PKGS |
| MK48Z02 | $2 \mathrm{~K} \times 8$ | $\begin{gathered} 120,150,200, \\ 250 \mathrm{~ns} \end{gathered}$ | 80 mA | 1 mA | ZEROPOWER | C, I | 24 | B |
| MK48Z12 | $2 \mathrm{~K} \times 8$ | $\begin{gathered} 120,150,200, \\ 250 \mathrm{~ns} \end{gathered}$ | 80 mA | 1 mA | $\mathrm{V}_{\text {CC }}= \pm 10 \%$ | C, 1 | 24 | B |
| MK48Z08 | $8 \mathrm{~K} \times 8$ | 150,200,250 ns | 80 mA | 1 mA | ZEROPOWER | C | 28 | 8 |
| MK48Z09 | $8 \mathrm{~K} \times 8$ | $150,200,250 \mathrm{~ns}$ | 80 mA | 1 mA | Power Fail Interrupt Output | C | 28 | B |
| MK48Z18 | $8 \mathrm{~K} \times 8$ | 150,200,250 ns | 80 mA | 1 mA | $\mathrm{V}_{\mathrm{CC}}= \pm 10 \%$ | C | 28 | B |
| MK48Z19 | $8 \mathrm{~K} \times 8$ | 150,200,250 ns | 80 mA | 1 mA | Power Fail Interrupt Output $\mathrm{V}_{\mathrm{CC}}= \pm 10 \%$ | C | 28 | B |
| MK48Z32 | $32 \mathrm{~K} \times 8$ | 150,200 ns | 85 mA | 10 mA | ZEROPOWER | c | 28 | B |

Common Features: Integral lithlum battery for data retention in the absence of power. U.L. recognized versions available; designated MK48ZxxBU.

|  |  |  |  | TIMEKEEPER ${ }^{\text {™ }}$ CMOS SRAMs |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| device | organization | $\begin{aligned} & \text { Access } \\ & \hline \text { TIMME } \end{aligned}$ | 'cc | ${ }_{\text {sb }}$ | features | TEMP | PINs | Pkgs |
| мк48то2 | ${ }^{2 \mathrm{~K} \times 8}$ | 120,150,200 | 80 mA | 3 mA | TIMEKEEPER | c | 24 | в |
| мкк8т12 | $2 \mathrm{~K} \times 8$ | $\begin{gathered} 120,150,200, \\ 250 \text { ns } \\ \hline \end{gathered}$ | 80 mA | 3 mA | $\mathrm{V}_{\text {cc }}= \pm 10 \%$ | c | ${ }^{24}$ | B |

Common Features: CMOS SRAMS containing real time clock, crystal, and lithium battery in a single package. U.L. recognized versions available; designated MK48TxxBU.

## BATTERY BACK-UP CMOS SRAMs

| DEVICE | ORGANIZATION | ACCESS <br> TIME | ICC | I BAT $^{\text {B }}$ | TEMP <br> RANGE | PINS | PKGS |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| MK48C02A | $2 \mathrm{~K} \times 8$ | $150,200,250 \mathrm{~ns}$ | 80 mA | $1 \mu \mathrm{~A}$ | C | 28 | N |


|  |  |  |  |  | STATIC FAMS |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DEVICE | ORGANIZATION | ACCESS TIME | ${ }^{\prime} \mathrm{CC}$ | ${ }^{\text {SB }}$ | TEMP RANGE | PINS | PKGS |
| ET2147H | $4 \mathrm{~K} \times 1$ | $35,55 \mathrm{~ns}$ | 180 mA | 30 mA | C | 18 | $J$ |

[^14]
## MEMORIES

|  |  |  | VERY FASTH CMOS STATIC FAMS |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DEVICE | ORGANIZATION | ACCESS TIME | ${ }^{\text {c }} \mathrm{C}$ | ${ }^{\text {SB }}$ | FEATURES | TEMP RANGE | PINS | PKGS |
| MK41H66 | $16 \mathrm{~K} \times 1$ | 20,25,35 ns | 120 mA | - | Fast $\overline{C S}$ Access | C | 20 | N |
| MK41H67 | $16 \mathrm{~K} \times 1$ | 20,25,35 ns | 120 mA | $50 \mu \mathrm{~A}$ | CE Power Down | c | 20 | N |
| MK41H68 | $4 \mathrm{~K} \times 4$ | 20,25,35 ns | 120 mA | $50 \mu \mathrm{~A}$ | CE Power Down | C | 20 | N |
| MK41H69 | $4 \mathrm{~K} \times 4$ | 20,25,35 ns | 120 mA | - | Fast CS Access | C | 20 | N |
| MK41H79 | $4 \mathrm{~K} \times 4$ | 20,25,35 ns | 120 mA | - | CE/OE/CLR | c | 22 | N |
| MK48H64* | $8 \mathrm{~K} \times 8$ | 35,45,55 ns | 90 mA | $10 \mu \mathrm{~A}$ | $\mathrm{E}_{1}, \mathrm{E}_{2}$ Power Down | C | 28 | N |
| MK41H87* | $64 \mathrm{~K} \times 1$ | 35,45,55 ns | 60 mA | $50 \mu \mathrm{~A}$ | CE Power Down | C | 24 | N |





## CMOS EEPROMs

| DEVICE | ORGANIZATION | ACCESS <br> TIME | CONSUMPTION | DATA <br> RETENTION | TEMP <br> RANGE | PINS |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: |
| TS59C11* | $64 \mathrm{~K} \times 16$ or $128 \mathrm{~K} \times 8$ | - | $15 / .5 \mathrm{~mW}$ | 10 yrs | C | 8 |
| TS93C46* | $64 \mathrm{~K} \times 16$ or $128 \mathrm{~K} \times 8$ | - | 15.5 mW | 10 yrs | C | 8 |
| TS28C16A* $^{*}$ | $2 \mathrm{~K} \times 8$ | 150 ns | 125.5 mW | 10 yrs | C | 24 |
| TS28C17A* $^{*}$ | $2 \mathrm{~K} \times 8$ | 150 ns | $125 / .5 \mathrm{~mW}$ | 10 yrs | C | 24 |
| TS28C64* | $8 \mathrm{~K} \times 8$ |  | $150,200,250 \mathrm{~ns}$ | 1501.5 mW | 10 yrs | C |


|  |  | OME-TIM | PFOCIFI | 145 | MI | S momis |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DEVICE | ORGANIZATION | ACCESS TIME | CONSUMPTION | TEMP RANGE | PINS | PKGS |
| TS27C64 | $8 \mathrm{~K} \times 8$ | 150,200,250,300 ns | 150/2.5 mW | C,V,T | 28,32 | P,FN |
| TS27C256* | $32 \mathrm{~K} \times 8$ | 150,200,250,300 ns | 200/2.5 mW | C,V,T | 28,32 | P,FN |
| TS27C1024* | $64 \mathrm{~K} \times 16$ | 120,150,200,250 ns | $250 / 5.0 \mathrm{~mW}$ | C, , | 40,44 | P,FN |
| TS27C1001* | $128 \mathrm{~K} \times 8$ | 120,150,200,250 ns | $250 / 5.0 \mathrm{~mW}$ | C, V | 32 | P |
| - To be introduced |  |  |  | Package Type: P <br> FN |  | Plastic DIP <br> Plastic Leadless Chip Carrier |
|  |  |  |  |  |  |  |
|  |  |  |  | Temperature Range: $\mathbf{C}$ |  | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
|  |  |  |  |  |  | $-25^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C}$ |
|  |  |  |  | $\stackrel{\mathrm{V}}{\mathrm{T}}$ |  | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |

## MEMORIES

## BIPOLAR PROMs

| PART NO. | TECHNOLOGY | ORGANIZATION | OUTPUT | ACCESS TIME <br> (t ACC | max) |
| :--- | :--- | :--- | :--- | :---: | :--- | :---: |

[^15]
## AUTO-PROTECTED

 CONTROLSDRIVERS (LAMPS, RELAYS, TRIACS, MOTORS...)

## PART NO.

## FEATURES

TEMPERATURE
RANGE (•)
PACKAGES (2)

|  | $\mathrm{V}_{\text {CC }}=36 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=0.3 \mathrm{~A}$ |
| :---: | :---: |
|  | $V_{\text {CC }}=45 \mathrm{~V}$, l $_{\text {OUT }}=0.3 \mathrm{~A}$ |
|  | $\mathrm{V}_{\text {CC }}=45 \mathrm{~V}, \mathrm{l}_{\text {OUT }}=0.3 \mathrm{~A}$ |
|  | $\mathrm{V}_{\text {CC }}=45 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=0.3 \mathrm{~A}$ |
|  | $\mathrm{V}_{\text {CC }}=45 \mathrm{~V}, \mathrm{l}_{\text {OUT }}=0.5 \mathrm{~A}$ |
|  | $\mathrm{V}_{\text {cc }}=32 \mathrm{~V}, \mathrm{I}_{\text {Out }}=2 \mathrm{~A}$ (Dual) |
|  | $\mathrm{V}_{\text {cc }}=35 \mathrm{~V}, \mathrm{l}_{\text {OUT }}=2 \mathrm{~A}$ (Dual) |
|  | $\mathrm{V}_{\text {cc }}=60 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=0.3 \mathrm{~A}$ |
|  | $V_{\text {cC }}=35 \mathrm{~V}$, l $_{\text {OUT }}=0.5 \mathrm{~A}$ |
|  | $\mathrm{V}_{\text {cc }}=36 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=0.15 \mathrm{~A}$ |
|  | $\mathrm{V}_{\text {cc }}=35 \mathrm{~V}, \mathrm{l}_{\text {OUT }}=2 \mathrm{~A}$ (Dual) |

CM, DP

CM, DP, FP
CM, DP, FP
TDE1647
TDE1737
TDE1747
TDE1767,A
TDF1778
TDF1779,A
TDE1787,A
TDE1798
TDE3207
TDE1780*

$$
\mathrm{V}_{\mathrm{CC}}^{\mathrm{CC}}=35 \mathrm{~V}, \mathrm{I}_{\mathrm{OUT}}=2 \mathrm{~A} \text { (Dual) }
$$

CM, DP, FP
DP
SP
SP
DP
DP
DP, FP
DP, SP

|  |  |  | Imen! |
| :---: | :---: | :---: | :---: |
| PART NO. | FEATURES | TEMPERATURE RANGE (1) | PACKAGES (2) |
| LM135 (235-335,A) | Precision temp. sensors | C, I, M | Z |
| TDA0159A | Proximity detector | 1 | FP, DP |
| TDE0160 | Proximity detector | 1 | FP, DP |
| TDA0161 | Proximity detector | 1 | CM, DP, FP |
| TDA0162 | Proximity detector | 1 | CM, DP, FP |

## J-FET OP-AMPs SINGLE

| PART NO. | FEATURES | TEMPERATURE <br> RANGE (1) | PACKAGES (2) |
| :--- | :--- | :---: | :---: |
| TLO61 | Low power | $\mathrm{C}, \mathrm{I}, \mathrm{M}$ | $\mathrm{DP}, \mathrm{FP}, \mathrm{DG}, \mathrm{GC}, \mathrm{H}$ |
| TLL71 | Low noise | $\mathrm{C}, \mathrm{M}, \mathrm{M}$ | $\mathrm{DP}, \mathrm{FP}, \mathrm{DG}, \mathrm{GC}, \mathrm{H}$ |
| TLO81 | Standard | $\mathrm{C}, \mathrm{M}$ | $\mathrm{C}, \mathrm{M}$ |
| LF155,A(255,A-355,A) | Low power | $\mathrm{C}, \mathrm{M}$ | DP, FP, DG, GC, H |
| LF156,A(256,A-356,A) | High speed | $\mathrm{C}, \mathrm{M}$ | $\mathrm{DP}, \mathrm{DG}, \mathrm{GC}, \mathrm{H}$ |
| LF157,A(257,A-357,A) | Very high speed | $\mathrm{C}, \mathrm{I}, \mathrm{M}$ | DP, DG, GC, H |

## J-FET OP-AMPS DUAL

| PART NO. | FEATURES | TEMPERATURE <br> RANGE (1) | PACKAGES (2) |
| :--- | :--- | :---: | :---: |
| TLO62 | Low power | $\mathrm{C}, \mathrm{I}, \mathrm{M}$ | $\mathrm{DP}, \mathrm{FP}, \mathrm{DG}, \mathrm{GC}, \mathrm{H}$ |
| TLO72 | Low noise | $\mathrm{C}, \mathrm{M}$ | $\mathrm{DP}, \mathrm{FP}, \mathrm{DG}, \mathrm{GC}, \mathrm{H}$ |
| TLO82 | Standard | $\mathrm{C}, \mathrm{I}, \mathrm{M}$ | $\mathrm{DP}, \mathrm{FP}, \mathrm{DG}, \mathrm{GC}, \mathrm{H}$ |

[^16](1) $\mathrm{C}=0-70: \mathrm{M}=-55-125^{\circ}: 1=-25-85^{\circ}$ or Max Junction Temp $=150^{\circ}$ (2) $\mathrm{CM}=$ TO100 Family Metal Can, $\mathrm{DP}=$ Dual In Line Plastic, $\mathrm{DG}=$ Dual In Line Ceramic, $\mathrm{FP}=$ Small Outline IC - Plastic, $\mathrm{H}=$ TO99 Metal Can, $\mathrm{GC}=$ Ceramic LCC, $\mathrm{K}=\mathrm{TO} 3$ Metal Can, $\mathrm{SP}=\mathrm{TO} 220$ Family

| PART NO. | FEATURES | TEMPERATURE <br> RANGE (1) | PACKAGES (2) |
| :--- | :--- | :---: | :--- |
| TL064 | Low power | $\mathrm{C}, \mathrm{I}, \mathrm{M}$ | $\mathrm{DP}, \mathrm{FP}, \mathrm{DG}, \mathrm{DC}, \mathrm{GC}$ |
| TL074 | Low noise | $\mathrm{C}, \mathrm{I}, \mathrm{M}$ | $\mathrm{DP}, \mathrm{FP}, \mathrm{DG}, \mathrm{DC}, \mathrm{GC}$ |
| TL084 | Standard | $\mathrm{C}, \mathrm{M}$ | $\mathrm{DP}, \mathrm{FP}, \mathrm{DG}, \mathrm{DC}, \mathrm{GC}$ |


|  |  | ElPOLAEOP-4MPS | SIMELE |
| :---: | :---: | :---: | :---: |
| PART NO. | FEATURES | TEMPERATURE RANGE (1) | PACKAGES (2) |
| LM101A(201A, 301A) | Low offset | C, I, M | DP, FP, DG, GC, H |
| LM108(208-308) | Precision | C, I, M | DP, FP, DG, GC, H |
| LM118(218-318) | High speed | C, I, M | DP, FP, DG, GC, H |
| UA709 | Standard | M | H |
| UA741 | Standard | C, I, M | DP, FP, DG, GC, H |
| UA748 | Standard | C, M | DP, FP, DG, GC, H |
| UA776 | Programmable | C, M | DP, FP, DG, GC, H |
| TDB7910 | Power op-amp. | C | DP |

## BIPOLAR OP-AMPS

| PART NO. | FEATURES | TEMPERATURE | PACKAGES(1) |
| :--- | :--- | :---: | :---: |
|  |  | RANGE (1) |  |



| FEATURES | TEMPERATURE | RANGE (1) |
| :--- | :---: | :---: |

# LINEAR 

COMPARATORS

|  |  | COMPAEATOFS | DUAL |
| :---: | :---: | :---: | :---: |
| PART NO. | FEATURES | TEMPERATURE RANGE (1) | PACKAGES (2) |
| LM119(219,319) LM193(293,393) LM2903 | Standard <br> Single power supply <br> Single power supply | $\begin{gathered} \mathrm{C}, \mathrm{I}, \mathrm{M} \\ \mathrm{C}, \mathrm{I}, \mathrm{M} \\ \mathrm{C} \end{gathered}$ | DP, FP, DG, GC, H DP, FP, GC, H DP, FP |


|  |  | OMPATM | QUAD |
| :---: | :---: | :---: | :---: |
| PART NO. | FEATURES | TEMPERATURE RANGE (1) | PACKAGES (2) |
| LM139,A(239,A-339,A) <br> LM2901 <br> MC3302 | Standard <br> Single power supply <br> Single power supply | $\begin{gathered} \text { C, I, M } \\ 1 \\ 1 \end{gathered}$ | $\begin{gathered} \text { DP, FP, DG, GC, DC } \\ \text { DP, FP } \\ \text { DP } \end{gathered}$ |


|  |  | VOITACE FECUIITHOT |  | FIXED |
| :---: | :---: | :---: | :---: | :---: |
| PART NO. | OUTPUT <br> VOLTAGE | OUTPUT CURRENT | TEMPERATURE RANGE (1) | PACKAGES (2) |
| LM109 (209,309) | 5 V | 1.5 A or 2.5 A | C, I, M | H, K |
| LM123 (223,323) | 5 V | 3 A | C, I, M | K |
| TEA5110 | 5 V (Dual) | 0.1 A | C | DP |
| UA7805, B | 5 V | 1.5 A | C, I, M | SP, K |
| UA78S05, ${ }^{\text {B }}$ | 5 V | 2 A | C | SP, K |
| UA7806 | 6 V | 1.5 A | C, M | SP, K |
| UA7808 | 8 V | 1.5 A | C, M | SP, K |
| UA78S09,B | 9 V | 2 A | C | SP, K |
| UA7812,B | 12 V | 1.5 A | C, I, M | SP, K |
| UA78S12; ${ }^{\text {P }}$ | 12 V | 2 A | C | SP, K |
| UA7815 | 15 V | 1.5 A | C, I, M | SP, K |
| UA78S15,B | 15V | 2 A | c | SP, K |
| UA7818 | 18 V | 1.5 A | C, M | SP, K |
| UA7824 | 24 V | 1.5 A | C, M | SP, K |
| UA7905, B | -5V | 1.5 A | C, I, M | SP, K |
| UA7912, B | -12V | 1.5 A | C, I, M | SP, K |
| UA7915, B | -15V | 1.5 A | C, I, M | SP, K |


|  |  | = FEC | P\% | STAEIE |
| :---: | :---: | :---: | :---: | :---: |
| PART NO. | OUTPUT VOLTAGE | OUTPUT CURRENT | TEMPERATURE RANGE (1) | PACKAGES (2) |
| L200 | $2.85 \mathrm{~V} / 32 \mathrm{~V}$ | 2 A | 1 | SP5 |
| LM105 (205, 305) | 4.5V/40V (105, 205) $4.5 \mathrm{~V} / 30 \mathrm{~V}$ (305) | $\leq 25 \mathrm{~mA}$ | C, I, M | H |
| LM117 (217, 317) | $1.2 \mathrm{~V} / 40 \mathrm{~V}$ | $\begin{gathered} 1.5 \mathrm{~A}(\mathrm{~K}, \mathrm{SP}) \\ 0.5 \mathrm{~A}(\mathrm{H}) \end{gathered}$ | C, I, M | SP, H, K |
| LM137 (237, 337) | -1.2VI-40 | $\begin{gathered} 1.5 \mathrm{~A}(\mathrm{~K}, \mathrm{SP}) \\ 0.5 \mathrm{~A}(\mathrm{H}) \end{gathered}$ | C, I, M | S, H, K |
| LM138 (238, 338) UA723, A | $\begin{aligned} & 1.2 \mathrm{~V} / 35 \mathrm{~V} \\ & 2 \mathrm{~V} / 37 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 5 \mathrm{~A} \\ 50 \mathrm{~mA} \end{gathered}$ | $\begin{aligned} & C, I, M \\ & C, I, M \end{aligned}$ | DP, FP, DG, H |

## VOLTAGE REGULATORS WATCHDOG

| PART NO. | OUTPUT <br> VOLTAGE | OUTPUT <br> CURRENT | TEMPERATURE <br> RANGE (1) | PACKAGES (2) |
| :---: | :---: | :---: | :---: | :---: |
| TEA7105 | 5 V | 100 mA | $\mathrm{C}, \mathrm{I}$ | DP |

## LINEAR

## VOLTAGE REGULATORS LOW DROP OUT AUTOMOTIVE

| PART NO. | OUTPUT OUTPUT TEMPERATURE <br> VOLTAGE CURRENT RANGE (1) | PACKAGES (2) |
| :---: | :---: | :---: |
| TEA7034 TEA7605* | +5 V $\geq 500 \mathrm{~mA}$ $\mathrm{C}, \mathrm{I}$ <br> +5 V 500 mA C | $\begin{gathered} \text { SP5-2 } \\ \text { SP } \end{gathered}$ |
| POMEF CONTEOLIEP |  |  |
| PART NO. | FUNCTION | PACKAGE <br> (2) |
| TEA2018A | Power supply control circuit for fixed frequency fly-back power supplies up to 80 W . Direct drive of the switching transistor. Output current $\mathrm{I}_{\mathrm{B}}=\mathrm{KI}_{\mathrm{C}}$. <br> Total protection from overload short-circuit and temperature. Low rest current. | DP-8 |
| TEA2019 | Power supply control circuit for fixed frequency fly-back power supplies up to 80 W . Direct drive of the switching transistor. Output current $\mathrm{I}_{\mathrm{B}}=\mathrm{KI}_{\mathrm{C}}$. <br> Total protection from overload, short-circuit and temperature. <br> - Low rest current. <br> - Sync. capability with internal PLL. | DP-14 |
| TEA2162 | Control IC for fixed frequency fly-back power supplies up to 200 W . <br> In conjunction width TEA2029, this IC provides full secondary regulation for color TV applications (Master/Slave). <br> Optimized power stage drive current. Over-voltage / current protections. Soft-start procedure. | Batwing DP-16 |
| UAA4006B | Control circuit for fixed frequency fly-back power supplies up to 200 W . Direct drive of switching transistor with self regulated base current. Reduced storage time. Total protection from overload, short-circuit and temperature. Very low rest current. | $\begin{gathered} \text { DP-16 } \\ \text { SP } \end{gathered}$ |

## TIMERS \& MISCELLANEOUS

PART NO.

LM134 (234-334)
LM236,A (336,A)
NE/SE555
NE/SE556
ESM683
JUCA4532
UAA4002

FEATURES

Adj. current source
2.5 V voltage references

Timer
Timer
Analog gate
Thermal printhead driver
Transistor driver

TEMPERATURE RANGE (1)

## CONSUMER CIRCUITS

## TELEVISION AND MONITOR

| PART NO. |  | FUNCTION | PACKAGE (2) |
| :--- | :--- | :--- | :--- |
| TEA2017 |  | Complete horizontal and vertical deflection circuit for black and white TV sets. <br> Direct drive of frame yoke (maximum output current: $\pm$ 1.5 A), direct drive of <br> line darlington, muting output. | SP-15 |

## VIDEO AND SOUND IF CIRCUITS

| PART NO. |  | FUNCTION | PACKAGE (2) |
| :---: | :---: | :---: | :---: |
| TDA2540 | Video IF | IF amplifier with demodulator and AFC (CCIR standard) for NPN tuner. | DP-16 |
| TDA2541 |  | IF amplifier with demodulator and AFC (CCIR standard) for PNP tuner. | DP-16 |
| TDA2542 |  | IF amplifier with demodulator and AFC (French standard). | DP-16 |
| TDA4426 |  | Very stable IF amplifier with demodulator and AFC for PNP tuner. | DP-18 |
| TDA4427 |  | Very stable IF amplifier with demodulator and AFC for PNP tuner and inverted AFC. | DP-18 |
| TDA4443 |  | IF amplifier with demodulator for multistandard applications. High input sensitivity. Large AGC capabilities. | DP-16 |
| TDA4445A | Sound IF | Quasi parallel sound processing with quadrature inter-carrier demodulator. Very high input sensitivity. Good AM suppression. | DP-16 |
| TDA4445B |  | AM/FM sound demodulator. Low AM distortion. Very high input sensitivity. No adjustment for the AM demodulator. | DP-16 |

CONSUMER CIRCUITS

| PART NO. |  | FUNCTION | PACKAGE (2) |
| :--- | :--- | :--- | :--- | :--- |
| TEA1014 | Video and <br> AF switch | For monosound TV sets. Follows the SCART specifications $n^{\circ} 108$. | DP-14 |
| TEA2014 | Video <br> switch | Switched 2 Vpp video output. Not switched $75 \Omega, 1$ Vpp video output. | DP-8 |
| TEA5114,A | R-G-B | 3-channel high frequency switch $(20 \mathrm{MHz})$, designed for R-G-B and video appli- <br> cations. Low output impedance $(75 \Omega)$. | DP-16 |
| TEA5115 |  | 5-switch (R-G-B, Fast blanking, Sync.) video signal selector. 25 MHz bandwidth <br> for R-G-B signals. | DP-18 |

## REMOTE CONTROL - CHANNEL SELECTION

| PART NO. |  | FUNCTION | PACKAGE (2) |
| :--- | :--- | :--- | :--- |
| UAA4000 | Transmitter | For ultra-sonic or infra-red transmission, 32 command capability. <br> Pulse position modulation provides excellent noise immunity. | DP-18 |
| UAA4009 | Receiver | Complete circuit for PPM demodulation. 12 channel tuning voltage switch <br> (remote and keyboard), one DC voltage output for volume adjustment, <br> standby information. | DP-18 |
| TEA5049 | PreAmp | A low cost infra-red preamplifier for remote control reception | DP-14 |


|  |  |  |  |  | U1) |  | AMI | FIEPS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PART NO. | APPLICATION | MAX. VALUES |  | NORMAL CONDITIONS |  |  | NOTE | PACKAGE (2) |
|  |  | $\mathrm{V}_{\mathrm{cc}}(\mathrm{V})$ | $\mathrm{I}_{0}(\mathrm{~A})$ | $\mathrm{V}_{\mathrm{cc}}(\mathrm{V})$ | $\mathrm{R}_{\mathrm{L}}(\Omega)$ | $\mathrm{P}_{0}(\mathrm{~W})$ |  |  |
| TBA820M | Radio and portable recorders | 16 | 1.5 | 9 | 8 | 1.2 | - | DP-8 |
| TCA830SM |  | 20 | 2 | 9 | 4 | 2 | - | DP-8 |
| TEA2025B | Portable radio dual AF amplifier | 15 | 1.5 | 9 | 4 | 2.3 * | Fully protected | $\begin{gathered} \text { Batwing } \\ \text { DP-16 } \end{gathered}$ |
| TDA2003 | Car radio | 18/40** | 3.5 | 14.4 | 2 | 10 | Fully protected | SP5 |
| TDA2006 | TV and record players | 30 | 3 | 24 | 4 | 12 | Fully protected | SP5 |
| TDA2030 |  | 36/42** | 3.5 | 28 | 4 | 18 | Fully protected | SP5 |
| TDA2040 | Hi-Fi/Stereo TV receivers | 40 | 4 | 32 | 4 | $\begin{gathered} 22 \\ d=0.5 \% \end{gathered}$ | Fully protected | SP5 |

[^17]Trade Marks Registered ${ }^{(1)}$

Thomson Components - Mostek Corporation reserves the right to make changes in specifications and other information at any time without prior notice. Information contained herein is believed to be correct, but is provided solely for guidance in product application and not as a warranty of any kind. Thomson Components - Mostek assumes no responsibility for use of this information, nor for any infringements of patents or other rights of third parties resulting from use of this information, nor for the use of any circuitry other than circuitry embodied in a Thomson Components - Mostek product. No license is granted under any patents or patent rights of Thomson Components - Mostek.

Thomson Components - Mostek Corporation reserves the right to make changes in specifications and other information at any time without prior notice. Information contained herein is believed to be correct, but is provided solely for guidance in product application and not as a warranty of any kind. Thomson Components - Mostek assumes no responsibility for use of this information, nor for any infringements of patents or other rights of third parties resulting from use of this information, nor for the use of any circuitry other than circuitry embodied in a Thomson Components - Mostek product. No license is grantec under any patents or patent rights of Thomson Components - Mostek.

The "PRELIMINARY" designation on a Thomson - Mostek data sheet indicates that the product is not characterized. The specifications are subject to change, are based on design goals or preliminary part evaluation, and are not guaranteed. Thomson - Mostek or an authorized sales representative should be consulted for current information before using this product.

The "ADVANCE INFORMATION" designation on a Thomson - Mostek publication indicates that the item described is a prospective product, is not yet available, and that the specification goals have not yet been fully established. Production is anticipated but not guaranteed. The ADVANCE INFORMATION is an initial disclosure of a new product's features and description. The specifications are subject to change at any time without notice, are based on design goals, and are not guaranteed or warranted in any way. Thomson - Mostek or an authorized sales representative should be consulted for current information before using this product or basing any designs on this ADVANCE INFORMATION. No responsibility is assumed by Thomson - Mostek for its use, nor for any infringements of patents or trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights, or trademarks of Thomson - Mostek.

The "APPLICATION BRIEF" or "APPLICATION NOTE" designation on a Thomson-Mostek literature item indicates that the literature item contains information regarding Thomson-Mostek features and/or their varied applications. The information given in the APPLICATION BRIEF or APPLICATION NOTE is believed to be accurate and reliable; however, the information is subject to change and is not guaranteed. No responsibility is assumed by Thomson-Mostek for its use; nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights, or trademarks of Thomson-Mostek.
mostek

1310 ELECTRONICS DRIVE / CARROLLTON. TEXAS 75006
PHONE: (214) 466-6000 / TELEX: 730643


[^0]:    All inputs and outputs are TTL compatible.Programmable for Full or Half Duplex operation.Programmable minimum frame spacing on transmit (flags between frames).

[^1]:    * XID and UI Frames can be individually enabled for compatibility with X. 32
    and LAPD respectively. TEST frames are enabled with XID frames.

[^2]:    ；ADDRESS OF CONTROL－STATUS REGISTER ；ADDRESS OF CONTROL－STATUS REGISTER

[^3]:    1) Transitions too close together

    Collision is signaled if the receive data stream tran-

[^4]:    *Crystal inputs have CMOS thresholds.

[^5]:    1) Transitions too close together

    Collision is signaled if the receive data stream tran-

[^6]:    * MAFE refers to TS 68950. TS 68951 and TS 68952 devices (see appropriate data sheets).

    These specifications are subject to change without notice.

[^7]:    *Trademark of Mostek Corporation

[^8]:    * See application information.

[^9]:    * To be introduced

[^10]:    *To be announced

[^11]:    Available in plastic and ceramic DIL packages, plastic chip carrier packages.

[^12]:    Avallable in plastic, ceramic, DIL packages or chip-carrier. Ext. temp range $\left(-40^{\circ} \mathrm{C},+85^{\circ} \mathrm{C}\right)$. All software compatible. Interrupt capabilities. Timer.

[^13]:    Common features: EPROM version of MK3870, piggyback ceramic package accepts $\mathbf{2 4}$ or $\mathbf{2 8}$ pins memories, pin to pin compatible with $\mathbf{3 8 7 0}$. Avallable in extended temperature range.

[^14]:    * To be introduced

[^15]:    *To be introduced

[^16]:    * Product in development

[^17]:    ${ }^{*} \mathrm{PO}_{\mathrm{O}}(\mathrm{W})$ Output per channel except bridge applications (both amplifiers)
    **Peak voltage ( $\mathbf{5 0} \mathbf{~ m s}$ )

