CS4227

Six Channel, 20-Bit Codec

Features
- Stereo 20-bit A/D Converters
- Six 20-bit D/A Converters
- 108 dB DAC Signal-to-Noise Ratio (EIAJ)
- Mono 20-bit A/D Converter
- Programmable Input Gain & Output Attenuation
- On-chip Anti-aliasing and Output Smoothing Filters
- De-emphasis for 32 kHz, 44.1 kHz, 48 kHz

Description
The CS4227 is a single-chip codec providing stereo analog-to-digital and six digital-to-analog converters using delta-sigma conversion techniques. This +5 V device also contains volume controls that are independently selectable for each of the six D/A channels. Applications include Dolby® Pro-logic™, THX®, and Dolby Digital AC-3™ home theater systems, DSP based car audio systems, and other multi-channel applications.

ORDERING INFORMATION
CS4227-KQ -10° to +70° C 44-pin TQFP
CS4227-BQ -40° to +85° C 44-pin TQFP
CDB4227 Evaluation Board
TABLE OF CONTENTS

1. CHARACTERISTICS AND SPECIFICATIONS ........................................................................... 4
   ANALOG CHARACTERISTICS .................................................................................................. 4
   SWITCHING CHARACTERISTICS ............................................................................................ 6
   SWITCHING CHARACTERISTICS - CONTROL PORT ................................................................. 8
   ABSOLUTE MAXIMUM RATINGS ............................................................................................. 10
   RECOMMENDED OPERATING CONDITIONS ......................................................................... 10
   DIGITAL CHARACTERISTICS ................................................................................................ 10

2. FUNCTIONAL DESCRIPTION .................................................................................................. 12
   2.1 Overview ............................................................................................................................ 12
   2.2 Analog Inputs ..................................................................................................................... 12
      2.2.1 Line Level Inputs ......................................................................................................... 12
      2.2.2 Adjustable Input Gain ................................................................................................. 13
      2.2.3 High Pass Filter ......................................................................................................... 13
   2.3 Analog Outputs .................................................................................................................. 13
      2.3.1 Line Level Outputs ..................................................................................................... 13
      2.3.2 Output Level Attenuator ............................................................................................ 14
   2.4 Clock Generation .............................................................................................................. 14
      2.4.1 Clock Source ............................................................................................................. 14
      2.4.2 Master Clock Output ................................................................................................. 14
      2.4.3 Synchronization ......................................................................................................... 14
   2.5 Digital Interfaces ............................................................................................................. 15
      2.5.1 Audio DSP Serial Interface Signals .......................................................................... 15
      2.5.2 Audio DSP Serial Interface Formats ....................................................................... 15
      2.5.3 Auxiliary Audio Port Signals ..................................................................................... 15
      2.5.4 Auxiliary Audio Port Formats ................................................................................... 15
   2.6 Control Port Signals ........................................................................................................... 17
      2.6.1 SPI Mode .................................................................................................................. 17
      2.6.2 I^2C® Mode ............................................................................................................... 18
      2.6.3 Control Port Bit Definitions ....................................................................................... 18
   2.7 Power-up/Reset/Power Down Mode .................................................................................. 18
   2.8 DAC Calibration .............................................................................................................. 19
   2.9 De-Emphasis .................................................................................................................... 19
   2.10 Hold Function .................................................................................................................. 19

Contacting Cirrus Logic Support
For a complete listing of Direct Sales, Distributor, and Sales Representative contacts, visit the Cirrus Logic web site at:
http://www.cirrus.com/corporate/contacts/

Dolby is a registered trademark of Dolby Laboratories Licensing Corporation.
Pro Logic, and AC-3 are trademarks of Dolby Laboratories Licensing Corporation.
THX is a registered trademark of LucasArts Entertainment Company.

Preliminary product information describes products which are in production, but for which full characterization data is not yet available. Advance product information describes products which are in development and subject to development changes. Cirrus Logic, Inc. has made best efforts to ensure that the information contained in this document is accurate and reliable. However, the information is subject to change without notice and is provided “AS IS” without warranty of any kind (express or implied). No responsibility is assumed by Cirrus Logic, Inc. for the use of this information, nor for infringements of patents or other rights of third parties. This document is the property of Cirrus Logic, Inc. and implies no license under patents, copyrights, trademarks, or trade secrets. No part of this publication may be copied, reproduced, stored in a retrieval system, or transmitted, in any form or by any means (electronic, mechanical, photographic, or otherwise) without the prior written consent of Cirrus Logic, Inc. Items from any Cirrus Logic website or disk may be printed for use by the user. However, no part of the printout or electronic files may be copied, reproduced, stored in a retrieval system, or transmitted, in any form or by any means (electronic, mechanical, photographic, or otherwise) without the prior written consent of Cirrus Logic, Inc. Furthermore, no part of this publication may be used as a basis for manufacture or sale of any items without the prior written consent of Cirrus Logic, Inc. The names of products of Cirrus Logic, Inc. or other vendors and suppliers appearing in this document may be trademarks or service marks of their respective owners which may be registered in some jurisdictions. A list of Cirrus Logic, Inc. trademarks and service marks can be found at http://www.cirrus.com.
2.11 Power Supply, Layout, and Grounding ................................................................. 19
2.12 ADC and DAC Filter Response Plots ................................................................. 20
3. PIN DESCRIPTIONS ........................................................................................................ 29
4. PARAMETER DEFINITIONS ......................................................................................... 33
5. PACKAGE DIMENSIONS ............................................................................................... 34

LIST OF FIGURES

Figure 1. Audio Ports Master Mode Timing ................................................................. 7
Figure 2. Audio Ports Slave Mode and Data I/O Timing ................................................. 7
Figure 3. Control Port SPI Mode ................................................................................... 8
Figure 4. Control Port I2C Mode .................................................................................. 9
Figure 5. Recommended Connection Diagram ............................................................. 11
Figure 6. Optional Line Input Buffer ......................................................................... 12
Figure 7. Butterworth Filters ..................................................................................... 13
Figure 8. Audio DSP and Auxiliary Port Data Input Formats ....................................... 16
Figure 9. Audio DSP Port Data Output Formats ........................................................... 16
Figure 10. One Data Line Modes ............................................................................... 16
Figure 11. Control Port Timing, SPI Mode ................................................................. 17
Figure 12. Control Port Timing, I2C Mode ................................................................. 18
Figure 13. De-emphasis Curve .................................................................................... 19
Figure 14. Suggested Layout Guideline ..................................................................... 20
Figure 15. 20-bit ADC Filter Response ..................................................................... 21
Figure 16. 20-bit ADC Passband Ripple ................................................................... 21
Figure 17. 20-bit ADC Transition Band ................................................................... 21
Figure 18. DAC Frequency Response ..................................................................... 21
Figure 19. DAC Passband Ripple ............................................................................. 21
Figure 20. DAC Transition Band .............................................................................. 21

LIST OF TABLES

Table 1. Single-ended vs Differential Input Pin Assignments ..................................... 12
Table 2. High Pass Filter Characteristics .................................................................. 13
Table 3. DSP Serial Input Ports .............................................................................. 15
1. CHARACTERISTICS AND SPECIFICATIONS

ANALOG CHARACTERISTICS (\( T_A = 25^\circ C; VA+, VD+ = +5\) V; Full Scale Input Sine wave, 997 kHz; Fs = 44.1 kHz; Measurement Bandwidth is 20 Hz to 20 kHz; Local components as shown in Figure 5; SPI mode, Format 3, unless otherwise specified.)

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>CS4227-KQ</th>
<th>CS4227-BQ</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>ADC Resolution</td>
<td>Stereo Audio channels Mono channel</td>
<td>16 - 20</td>
<td>16 - 20</td>
<td>Bits</td>
</tr>
<tr>
<td>Dynamic Range</td>
<td>(A weighted, Stereo) (unweighted, Stereo) (A weighted, Mono)</td>
<td>92 95 - 90 93 - dB</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Total Harmonic Distortion</td>
<td>THD</td>
<td>0.003 - -</td>
<td>0.003 - - %</td>
<td></td>
</tr>
<tr>
<td>Total Harmonic Distortion + Noise</td>
<td>THD+N</td>
<td>- -88 -82 - -86 -70</td>
<td>dB</td>
<td></td>
</tr>
<tr>
<td>Interchannel Isolation</td>
<td>-</td>
<td>90 - 90 -</td>
<td>dB</td>
<td></td>
</tr>
<tr>
<td>Interchannel Gain Mismatch</td>
<td>-</td>
<td>0.1 - 0.1 -</td>
<td>dB</td>
<td></td>
</tr>
<tr>
<td>Programable Input Gain Span</td>
<td>-</td>
<td>8 9 10 8 9 10 dB</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Gain Step Size</td>
<td>-</td>
<td>2.7 3 3.3 2.7 3 3.3</td>
<td>dB</td>
<td></td>
</tr>
<tr>
<td>Offset Error (with high pass filter)</td>
<td>-</td>
<td>- 0 - 0</td>
<td>LSB</td>
<td></td>
</tr>
<tr>
<td>Full Scale Input Voltage (Single Ended):</td>
<td>-</td>
<td>0.90 1.0 1.10 0.90 1.0 1.10</td>
<td>Vrms</td>
<td></td>
</tr>
<tr>
<td>Gain Drift</td>
<td>-</td>
<td>100 - 100 -</td>
<td>ppm/°C</td>
<td></td>
</tr>
<tr>
<td>Input Resistance</td>
<td>(Note 2)</td>
<td>10 - - 10 -</td>
<td>kΩ</td>
<td></td>
</tr>
<tr>
<td>Input Capacitance</td>
<td>-</td>
<td>- 15 - 15</td>
<td>pF</td>
<td></td>
</tr>
<tr>
<td>CMOUT Output Voltage</td>
<td>-</td>
<td>2.3 - - 2.3 -</td>
<td>V</td>
<td></td>
</tr>
</tbody>
</table>

A/D Decimation Filter Characteristics

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>CS4227-KQ</th>
<th>CS4227-BQ</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>Passband</td>
<td>(Note 3)</td>
<td>0.02 - 20.0 0.02 - 20.0</td>
<td>kHz</td>
<td></td>
</tr>
<tr>
<td>Passband Ripple</td>
<td>-</td>
<td>- 0.01 - 0.01</td>
<td>dB</td>
<td></td>
</tr>
<tr>
<td>Stopband</td>
<td>(Note 3)</td>
<td>27.56 - 5617.2 27.56 - 5617.2</td>
<td>kHz</td>
<td></td>
</tr>
<tr>
<td>Stopband Attenuation</td>
<td>(Note 4)</td>
<td>80 - - 80 -</td>
<td>dB</td>
<td></td>
</tr>
<tr>
<td>Group Delay (Fs = Output Sample Rate)</td>
<td>(Note 5)</td>
<td>tgd</td>
<td>15/Fs - 15/Fs</td>
<td>s</td>
</tr>
<tr>
<td>Group Delay Variation vs. Frequency</td>
<td>( \Delta t_{gd} )</td>
<td>- - 0 -</td>
<td>μs</td>
<td></td>
</tr>
</tbody>
</table>

Notes:
1. Referenced to typical full-scale differential input voltage (2Vrms).
2. Input resistance is for the input selected. Non-selected inputs have a very high (>1MΩ) input resistance. The input resistance will vary with gain value selected, but will always be greater than the min. value specified.
3. Filter characteristics scale with output sample rate.
4. The analog modulator samples the input at 5.6448 MHz for an output sample rate of 44.1 kHz. There is no rejection of input signals which are multiples of the sampling frequency (\( n \times 5.6448 \) MHz ±20.0 kHz where \( n = 0,1,2,3,... \)).
5. Group delay for Fs = 44.1 kHz, \( t_{gd} = 15/44.1 \) kHz = 340 μs
**ANALOG CHARACTERISTICS (Continued)**

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>CS4227-KQ</th>
<th>CS4227-BQ</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>High Pass Filter Characteristics</strong></td>
<td></td>
<td>Min</td>
<td>Typ</td>
</tr>
<tr>
<td>Frequency Response: -3 dB (Note 3)</td>
<td></td>
<td>-</td>
<td>3.4</td>
</tr>
<tr>
<td>-0.13 dB</td>
<td></td>
<td>-</td>
<td>20</td>
</tr>
<tr>
<td>Phase Deviation @ 20 Hz (Note 3)</td>
<td></td>
<td>-</td>
<td>10</td>
</tr>
<tr>
<td>Passband Ripple</td>
<td></td>
<td>-</td>
<td>0</td>
</tr>
</tbody>
</table>

**Analog Output Characteristics** - Minimum Attenuation, 10 k, 100 pF load; unless otherwise specified.

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>CS4227-KQ</th>
<th>CS4227-BQ</th>
</tr>
</thead>
<tbody>
<tr>
<td>DAC Resolution</td>
<td></td>
<td>16</td>
<td>20</td>
</tr>
<tr>
<td>Signal-to-Noise/Idle (DAC muted, A weighted)</td>
<td></td>
<td>101</td>
<td>108</td>
</tr>
<tr>
<td>Channel Noise</td>
<td></td>
<td>93</td>
<td>98</td>
</tr>
<tr>
<td>Dynamic Range</td>
<td></td>
<td>-</td>
<td>95</td>
</tr>
<tr>
<td>Total Harmonic Distortion THD</td>
<td></td>
<td>-</td>
<td>0.003</td>
</tr>
<tr>
<td>Total Harmonic Distortion + Noise (Stereo)</td>
<td></td>
<td>-</td>
<td>-88</td>
</tr>
<tr>
<td>Interchannel Isolation</td>
<td></td>
<td>-</td>
<td>90</td>
</tr>
<tr>
<td>Interchannel Gain Mismatch</td>
<td></td>
<td>-</td>
<td>0.1</td>
</tr>
<tr>
<td>Attenuation Step Size (All Outputs)</td>
<td></td>
<td>0.7</td>
<td>1</td>
</tr>
<tr>
<td>Programmable Output Attenuitation Span</td>
<td>-84</td>
<td>-86</td>
<td>-4</td>
</tr>
<tr>
<td>Offset Voltage (relative to CMOUT)</td>
<td></td>
<td>-</td>
<td>±15</td>
</tr>
<tr>
<td>Full Scale Output Voltage</td>
<td>0.92</td>
<td>1</td>
<td>1.08</td>
</tr>
<tr>
<td>Gain Drift</td>
<td>-</td>
<td>100</td>
<td>-</td>
</tr>
<tr>
<td>Out-of-Band Energy (Fs/2 to 2Fs)</td>
<td>-</td>
<td>-60</td>
<td>-</td>
</tr>
<tr>
<td>Analog Output Load</td>
<td>Resistance: 10</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td>Capacitance: 100</td>
<td>-</td>
<td>100</td>
</tr>
</tbody>
</table>

**Combined Digital and Analog Filter Characteristics**

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>CS4227-KQ</th>
<th>CS4227-BQ</th>
</tr>
</thead>
<tbody>
<tr>
<td>Frequency Response</td>
<td></td>
<td>±0.1</td>
<td>±0.1</td>
</tr>
<tr>
<td>Deviation from Linear Phase</td>
<td></td>
<td>±0.5</td>
<td>±0.5</td>
</tr>
<tr>
<td>Passband: to 0.01 dB corner (Notes 6, 7)</td>
<td></td>
<td>0</td>
<td>20.0</td>
</tr>
<tr>
<td>Passband Ripple (Note 7)</td>
<td></td>
<td>-</td>
<td>±0.01</td>
</tr>
<tr>
<td>Stopband (Notes 6.7)</td>
<td></td>
<td>24.1</td>
<td>-</td>
</tr>
<tr>
<td>Stopband Attenuation (Note 8)</td>
<td></td>
<td>70</td>
<td>-</td>
</tr>
<tr>
<td>Group Delay (Fs = Input Word Rate) (Note 5)</td>
<td>tgd</td>
<td>-</td>
<td>16/Fs</td>
</tr>
</tbody>
</table>

**Analog Loopback Performance**

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>CS4227-KQ</th>
<th>CS4227-BQ</th>
</tr>
</thead>
<tbody>
<tr>
<td>Signal-to-noise Ratio (CCIR-2K weighted, -20 dB input)</td>
<td></td>
<td>71</td>
<td>-</td>
</tr>
</tbody>
</table>

**Power Supply**

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>CS4227-KQ</th>
<th>CS4227-BQ</th>
</tr>
</thead>
<tbody>
<tr>
<td>Power Supply Current Operating</td>
<td></td>
<td>90</td>
<td>113</td>
</tr>
<tr>
<td>Power Supply Current Power Down</td>
<td></td>
<td>1</td>
<td>3</td>
</tr>
<tr>
<td>Power Supply Rejection (1 kHz, 10 mV rms)</td>
<td></td>
<td>45</td>
<td>-</td>
</tr>
</tbody>
</table>

Notes:
6. The passband and stopband edges scale with frequency. For input word rates, Fs, other than 44.1 kHz, the 0.05 dB passband edge is 0.4535xFs and the stopband edge is 0.5465xFs.
7. Digital filter characteristics.
8. Measurement bandwidth is 10 Hz to 3Fs.

Specifications are subject to change without notice.
### SWITCHING CHARACTERISTICS

\( T_A = 25 ^\circ C; \ VA^+, \ \ VD^+ = +5 \ V \pm5\%; \) outputs loaded with 30 pF.)

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Audio ADC’s and DAC’s Sample Rate</td>
<td>Fs</td>
<td>4</td>
<td>-</td>
<td>50</td>
<td>kHz</td>
</tr>
<tr>
<td>XTI Frequency</td>
<td>XTI = 256, 384, or 512 Fs</td>
<td>1.024</td>
<td>-</td>
<td>26</td>
<td>MHz</td>
</tr>
<tr>
<td>XTI Pulse Width High</td>
<td>XTI = 512 Fs</td>
<td>10</td>
<td>-</td>
<td>-</td>
<td>ns</td>
</tr>
<tr>
<td></td>
<td>XTI = 384 Fs</td>
<td>21</td>
<td>-</td>
<td>-</td>
<td></td>
</tr>
<tr>
<td></td>
<td>XTI = 256 Fs</td>
<td>31</td>
<td>-</td>
<td>-</td>
<td></td>
</tr>
<tr>
<td>XTI Pulse Width Low</td>
<td>XTI = 512 Fs</td>
<td>10</td>
<td>-</td>
<td>-</td>
<td>ns</td>
</tr>
<tr>
<td></td>
<td>XTI = 384 Fs</td>
<td>21</td>
<td>-</td>
<td>-</td>
<td></td>
</tr>
<tr>
<td></td>
<td>XTI = 256 Fs</td>
<td>31</td>
<td>-</td>
<td>-</td>
<td></td>
</tr>
<tr>
<td>XTI Jitter Tolerance</td>
<td></td>
<td>-</td>
<td>500</td>
<td>-</td>
<td>ps</td>
</tr>
<tr>
<td>CLKOUT Jitter</td>
<td>(Note 9)</td>
<td>-</td>
<td>200</td>
<td>-</td>
<td>psRMS</td>
</tr>
<tr>
<td>CLKOUT Duty Cycle (high timer/cycle time)</td>
<td>(Note 10)</td>
<td>40</td>
<td>50</td>
<td>60</td>
<td>%</td>
</tr>
<tr>
<td>PDN Low Time</td>
<td>(Note 11)</td>
<td>500</td>
<td>-</td>
<td>-</td>
<td>ns</td>
</tr>
<tr>
<td>SCLK Falling Edge to SDOUT Output Valid</td>
<td>DSCK = 0</td>
<td>( t_{dpd} )</td>
<td>-</td>
<td>-</td>
<td>Note 12</td>
</tr>
<tr>
<td>LRCK edge to MSB valid</td>
<td>( t_{lrpd} )</td>
<td>-</td>
<td>-</td>
<td>40</td>
<td>ns</td>
</tr>
<tr>
<td>SDIN Setup Time Before SCLK Rising Edge</td>
<td>DSCK = 0</td>
<td>( t_{ds} )</td>
<td>-</td>
<td>-</td>
<td>25</td>
</tr>
<tr>
<td>SDIN Hold Time After SCLK Rising Edge</td>
<td>DSCK = 0</td>
<td>( t_{dh} )</td>
<td>-</td>
<td>-</td>
<td>25</td>
</tr>
</tbody>
</table>

#### Master Mode

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>SCLK Falling to LRCK Edge</td>
<td>DSCK = 0</td>
<td>( t_{mslr} )</td>
<td>-</td>
<td>±10</td>
<td>-</td>
</tr>
<tr>
<td>SCLK Period</td>
<td>(Note 14)</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>SCLK Duty Cycle</td>
<td>-</td>
<td>-</td>
<td>50</td>
<td>-</td>
<td>%</td>
</tr>
</tbody>
</table>

#### Slave Mode

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>SCLK Period</td>
<td>( t_{scckw} )</td>
<td>Note 13</td>
<td>-</td>
<td>-</td>
<td>ns</td>
</tr>
<tr>
<td>SCLK High Time</td>
<td>( t_{scckh} )</td>
<td>40</td>
<td>-</td>
<td>-</td>
<td>ns</td>
</tr>
<tr>
<td>SCLK Low Time</td>
<td>( t_{sccl} )</td>
<td>40</td>
<td>-</td>
<td>-</td>
<td>ns</td>
</tr>
<tr>
<td>SCLK Rising to LRCK Edge</td>
<td>DSCK = 0</td>
<td>( t_{lrckd} )</td>
<td>20</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>LRCK Edge to SCLK Rising</td>
<td>DSCK = 0</td>
<td>( t_{lrcks} )</td>
<td>40</td>
<td>-</td>
<td>-</td>
</tr>
</tbody>
</table>

Notes:

1. CLKOUT Jitter is for 256x Fs selected as output frequency measured from falling edge to falling edge. Jitter is greater for 384x Fs and 512x Fs as selected output frequency.
2. For CLKOUT frequency equal to 1x Fs, 384x Fs, and 512x Fs. See Master Clock Output section.
3. After powering up the CS4227, \( \text{PDN} \) should be held low for 1 ms to allow the power supply to settle.
4. \( \frac{1}{(384)Fs} + 20 \)
5. \( \frac{1}{(128)Fs} \)
6. \( \frac{1}{(256)Fs} \)
Figure 1. Audio Ports Master Mode Timing

Figure 2. Audio Ports Slave Mode and Data I/O Timing
SWITCHING CHARACTERISTICS - CONTROL PORT  \((T_A = 25 \, ^\circ C; \, VA+, \, VD+ = +5 \, V \pm 5\%;\)

Inputs: logic 0 = DGND, logic 1 = VD+; \(C_L = 30 \, pF\)

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>Min</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>SPI Mode ((SPI/I2C = 0))</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>CCLK Clock Frequency</td>
<td>(f_{sck})</td>
<td>-</td>
<td>6</td>
<td>MHz</td>
</tr>
<tr>
<td>CS High Time Between Transmissions</td>
<td>(t_{csh})</td>
<td>1.0</td>
<td>-</td>
<td>(\mu s)</td>
</tr>
<tr>
<td>CS Falling to CCLK Edge</td>
<td>(t_{css})</td>
<td>20</td>
<td>-</td>
<td>ns</td>
</tr>
<tr>
<td>CCLK Low Time</td>
<td>(t_{scl})</td>
<td>66</td>
<td>-</td>
<td>ns</td>
</tr>
<tr>
<td>CCLK High Time</td>
<td>(t_{sch})</td>
<td>66</td>
<td>-</td>
<td>ns</td>
</tr>
<tr>
<td>CDIN to CCL Rising Setup Time</td>
<td>(t_{dsu})</td>
<td>40</td>
<td>-</td>
<td>ns</td>
</tr>
<tr>
<td>CCLK Rising to DATA Hold Time</td>
<td>(Note 15)</td>
<td>(t_{dh})</td>
<td>15</td>
<td>-</td>
</tr>
<tr>
<td>CCLK Falling to CDOUT stable</td>
<td>(t_{pd})</td>
<td>-</td>
<td>45</td>
<td>ns</td>
</tr>
<tr>
<td>Rise Time of CDOUT</td>
<td>(t_{r1})</td>
<td>-</td>
<td>25</td>
<td>ns</td>
</tr>
<tr>
<td>Fall Time of CDOUT</td>
<td>(t_{f1})</td>
<td>-</td>
<td>25</td>
<td>ns</td>
</tr>
<tr>
<td>Rise Time of CCLK and CDIN</td>
<td>(Note 16)</td>
<td>(t_{r2})</td>
<td>-</td>
<td>100</td>
</tr>
<tr>
<td>Fall Time of CCLK and CDIN</td>
<td>(Note 16)</td>
<td>(t_{f2})</td>
<td>-</td>
<td>100</td>
</tr>
</tbody>
</table>

Notes:
15. Data must be held for sufficient time to bridge the transition time of CCLK.
16. For \(F_{SCK} < 1 \, MHz\).

![Figure 3. Control Port SPI Mode](image-url)
SWITCHING CHARACTERISTICS - CONTROL PORT  

Inputs: logic 0 = DGND, logic 1 = VD+; C_L = 30 pF

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>Min</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>I^2C® Mode (SPI/I^2C = 1) (Note 17)</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>SCL Clock Frequency</td>
<td>f_scl</td>
<td>-</td>
<td>100</td>
<td>kHz</td>
</tr>
<tr>
<td>Bus Free Time Between Transmissions</td>
<td>t_buf</td>
<td>4.7</td>
<td>-</td>
<td>µs</td>
</tr>
<tr>
<td>Start Condition Hold Time (prior to first clock pulse)</td>
<td>t_hdst</td>
<td>4.0</td>
<td>-</td>
<td>µs</td>
</tr>
<tr>
<td>Clock Low Time</td>
<td>t_low</td>
<td>4.7</td>
<td>-</td>
<td>µs</td>
</tr>
<tr>
<td>Clock High Time</td>
<td>t_high</td>
<td>4.0</td>
<td>-</td>
<td>µs</td>
</tr>
<tr>
<td>Setup Time for Repeated Start Condition</td>
<td>t_sust</td>
<td>4.7</td>
<td>-</td>
<td>µs</td>
</tr>
<tr>
<td>SDA Hold Time for SCL Falling (Note 18)</td>
<td>t_hdd</td>
<td>0</td>
<td>-</td>
<td>µs</td>
</tr>
<tr>
<td>SDA Setup Time to SCL Rising</td>
<td>t_sud</td>
<td>250</td>
<td>-</td>
<td>ns</td>
</tr>
<tr>
<td>Rise Time of Both SDA and SCL Lines</td>
<td>t_r</td>
<td>-</td>
<td>1</td>
<td>µs</td>
</tr>
<tr>
<td>Fall Time of Both SDA and SCL Lines</td>
<td>t_f</td>
<td>-</td>
<td>300</td>
<td>ns</td>
</tr>
<tr>
<td>Setup Time for Stop Condition</td>
<td>t_susp</td>
<td>4.7</td>
<td>-</td>
<td>µs</td>
</tr>
</tbody>
</table>

Notes: 17. I^2C® is a registered trademark of Philips Semiconductors.

18. Data must be held for sufficient time to bridge the 300 ns transition time of SCL.
ABSOLUTE MAXIMUM RATINGS (AGND, DGND = 0 V, all voltage with respect to 0 V.)

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>Min</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Power Supplies</td>
<td>Digital</td>
<td>VD+</td>
<td>-0.3</td>
<td>6.0</td>
</tr>
<tr>
<td></td>
<td>Analog</td>
<td>VA+</td>
<td>-0.3</td>
<td>6.0</td>
</tr>
<tr>
<td>Input Current (Note 19)</td>
<td></td>
<td></td>
<td>-</td>
<td>±10</td>
</tr>
<tr>
<td>Analog Input Voltage (Note 20)</td>
<td>(VA+)</td>
<td>-0.7</td>
<td>(VD+) + 0.7</td>
<td>V</td>
</tr>
<tr>
<td>Digital Input Voltage (Note 20)</td>
<td>(VD+)</td>
<td>-0.7</td>
<td>(VA+) + 0.7</td>
<td>V</td>
</tr>
<tr>
<td>Ambient Temperature (Power Applied)</td>
<td></td>
<td>-55</td>
<td>+125</td>
<td>°C</td>
</tr>
<tr>
<td>Storage Temperature</td>
<td></td>
<td>-65</td>
<td>+150</td>
<td>°C</td>
</tr>
</tbody>
</table>

Notes: 19. Any pin except supplies. Transient currents of up to ±100 mA on the analog input pins will not cause SCR latch-up.
20. The maximum over or under voltage is limited by the input current.

WARNING: Operation at or beyond these limits may result in permanent damage to the device. Normal operation is not guaranteed at these extremes.

RECOMMENDED OPERATING CONDITIONS (AGND, DGND = 0 V, all voltage with respect to 0 V.)

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Power Supplies</td>
<td>Digital</td>
<td>VD+</td>
<td>4.75</td>
<td>5.0</td>
<td>5.25</td>
</tr>
<tr>
<td></td>
<td>Analog</td>
<td>VA+</td>
<td>4.75</td>
<td>5.0</td>
<td>5.25</td>
</tr>
<tr>
<td>Operating Ambient Temperature</td>
<td>T_A</td>
<td>-10</td>
<td>25</td>
<td>70</td>
<td>°C</td>
</tr>
</tbody>
</table>

DIGITAL CHARACTERISTICS (T_A = 25 °C; VA+, VD+ = +5 V ±5%)

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>Min</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>High-level Input Voltage (Except XTI)</td>
<td>V_{IH}</td>
<td>2.8</td>
<td>(VD+) + 0.3</td>
<td>V</td>
</tr>
<tr>
<td>Low-level Input Voltage (Except XTI)</td>
<td>V_{IL}</td>
<td>-0.3</td>
<td>0.8</td>
<td>V</td>
</tr>
<tr>
<td>High-level Output Voltage (Except XTO)</td>
<td>V_{OH}</td>
<td>(VD+) - 1.0</td>
<td>-</td>
<td>V</td>
</tr>
<tr>
<td>Low-level Output Voltage (Except XTO)</td>
<td>V_{OL}</td>
<td>-</td>
<td>0.4</td>
<td>V</td>
</tr>
<tr>
<td>Input Leakage Current (Digital Inputs)</td>
<td></td>
<td>-</td>
<td>10</td>
<td>μA</td>
</tr>
<tr>
<td>Output Leakage Current (High-Impedance Digital Outputs)</td>
<td></td>
<td>-</td>
<td>10</td>
<td>μA</td>
</tr>
</tbody>
</table>
Figure 5. Recommended Connection Diagram
(Also see recommended layout diagrams, Figure 14)
2. FUNCTIONAL DESCRIPTION

2.1 Overview

The CS4227 has 2 channels of 20-bit analog-to-digital conversion and 6 channels of 20-bit digital-to-analog conversion. A mono 20-bit ADC is also provided. All ADCs and DACs are delta-sigma converters. The stereo ADC inputs have adjustable input gain, while the DAC outputs have adjustable output attenuation.

Digital audio data received by the DACs and transmitted from the ADCs is communicated over separate serial ports, allowing concurrent writing to and reading from the device. The CS4227 functions are controlled via a serial microcontroller interface. Figure 1 shows the recommended connection diagram for the CS4227.

2.2 Analog Inputs

2.2.1 Line Level Inputs

AIN1R, AIN1L, AIN2R, AIN2L, AIN3R, AIN3L and AINAUX are the line level input pins (See Figure 5). These pins are internally biased to the CMOUT voltage (nominally 2.3 V). A 10 µF DC blocking capacitor allows signals centered around 0 V to be input. Figure 6 shows an optional dual op amp buffer which combines level shifting with a gain of 0.5 to attenuate the standard line level of 2 Vrms to 1 Vrms. The CMOUT reference level is used to bias the op-amps to approximately one half the supply voltage. With this input circuit, the 10 µF DC blocking caps in Figure 5 may be omitted. Any remaining DC offset will be removed by the internal high-pass filters.

Selection of the stereo input pair for the 20-bit ADC's is accomplished by setting the AIS1/0 bits, which are accessible in the ADC Control Byte. On-chip anti-aliasing filters follow the input mux, providing anti-aliasing for all input channels.

![Figure 6. Optional Line Input Buffer](image)

The analog inputs may also be configured as differential inputs. This is enabled by setting bits AIS1/0 = 3. In the differential configuration, the left channel inputs reside on pins 10 and 11, and the right channel inputs reside on pins 12 and 13 as described in the table below. In differential mode, the full scale input level is 2 Vrms.

<table>
<thead>
<tr>
<th>Single-ended</th>
<th>Pin #</th>
<th>Differential Inputs</th>
</tr>
</thead>
<tbody>
<tr>
<td>AIN3L</td>
<td>Pin 10</td>
<td>AINL+</td>
</tr>
<tr>
<td>AIN3R</td>
<td>Pin 9</td>
<td>unused</td>
</tr>
<tr>
<td>AIN2L</td>
<td>Pin 11</td>
<td>AINL-</td>
</tr>
<tr>
<td>AIN2R</td>
<td>Pin 12</td>
<td>AINR-</td>
</tr>
<tr>
<td>AIN1L</td>
<td>Pin 14</td>
<td>unused</td>
</tr>
<tr>
<td>AIN1R</td>
<td>Pin 13</td>
<td>AINR+</td>
</tr>
</tbody>
</table>

Table 1. Single-ended vs Differential Input Pin Assignments

The analog signal is input to the mono ADC via the AINAUX pin.

Independent Muting of both the stereo ADC's and the mono ADC is possible through the ADC Control Byte (#11) with the MUTR, MUTL and MUTM bits.
2.2.2 Adjustable Input Gain

The signals from the line inputs are routed to a programmable gain circuit which provides up to 9 dB of gain in 3 dB steps, adjustable through the Input Control Byte. Right and left channel gain settings are controlled independently with the GNR1/0 and GNL1/0 bits. To minimize audible artifacts, level changes should be done with the channel muted, as the changes occur immediately on register updates.

The ADC Status Report Byte provides feedback of input level for each ADC channel. This register continuously monitors the ADC output and records the peak output level since the last register read. Reading this register causes it to reset to 0, whereupon peak monitoring begins again.

2.2.3 High Pass Filter

The operational amplifiers in the input circuitry driving the CS4227 may generate a small DC offset into the A/D converter. The CS4227 includes a high pass filter after the decimator to remove any DC offset which could result in recording a DC level, possibly yielding "clicks" when switching between devices in a multichannel system.

The characteristics of this first-order high pass filter are outlined below for an output sample rate of 44.1 kHz. This filter response scales linearly with sample rate.

| Frequency Response | -3dB @ 3.4 Hz  
<table>
<thead>
<tr>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>-0.13 dB @ 20 Hz</td>
</tr>
<tr>
<td>Phase Deviation</td>
<td>10 degrees @ 20 Hz</td>
</tr>
<tr>
<td>Passband Ripple</td>
<td>None</td>
</tr>
</tbody>
</table>

Table 2. High Pass Filter Characteristics

2.3 Analog Outputs

2.3.1 Line Level Outputs

The CS4227 contains an on-chip buffer amplifier producing single-ended outputs capable of driving 10 kΩ loads. Each output (AOUT 1-6) will produce a nominal 2.83 Vpp (1 Vrms) output with a 2.3 volt quiescent voltage for a full scale digital input. The recommended off-chip analog filter is a 2nd order Butterworth with a -3 dB corner at Fs (see Figure 7). This filter provides out-of-band noise attenuation along with a gain of 2, providing a 2 Vrms output signal. A 3rd order Butterworth filter with a -3 dB corner at 0.75 Fs can be used if greater out of band noise filtering is desired. The CS4227 DAC interpolation filter is a linear phase design which has been pre-compensated for an external 2nd order Butterworth filter to provide a flat frequency response and linear phase response over the passband. If this filter is not used, small frequency response magnitude and phase errors will occur.

![2-Pole Butterworth Filter](image)

![3-Pole Butterworth Filter](image)

Figure 7. Butterworth Filters
2.3.2 Output Level Attenuator

The DAC outputs are each routed through an attenuator which is adjustable in 1 dB steps. Output attenuation is available through the Output Attenuator Data Bytes. Level changes are implemented such that the noise is attenuated by the same amount as the signal (equivalent to using an analog attenuator after the signal source) until the residual output noise is equal to the noise floor in the mute state. Level changes only take effect on zero crossings to minimize audible artifacts. If there is no zero crossing, then the requested level change will occur after a time-out period between 512 and 1024 frames (11.6 ms to 23.2 ms at 44.1 kHz frame rate). There is a separate zero crossing detector for each channel. Each ACC bit in the DAC Status Report Byte provides information on when a volume control change has taken effect. This bit goes high when a new setting is loaded and returns low when it has taken effect. Volume control changes can be instantaneous by setting the Zero Crossing Disable (ZCD) bit in the DAC Control Byte (#3) to 1.

Each output can be independently muted via mute control bits, MUT6-1, in the DAC Control Byte (#3). The mute also takes effect on a zero-crossing or after a timeout. In addition, the CS4227 has an optional mute on consecutive zeros feature, where all DAC outputs will mute if they receive between 512 and 1024 consecutive zeros (or -1 code) on all six channels. A single non-zero value will unmute the DAC outputs. This feature can be disabled with the MUTC bit in the DAC Control Byte (#3).

2.4 Clock Generation

The master clock to operate the CS4227 may be generated by using the on-chip inverter and an external crystal or by using an external clock source. If the active clock source stops for 10 µs, the CS4227 will enter a power down state. In all modes it is required to have SCLK and LRCK synchronous to the selected master clock.

2.4.1 Clock Source

The CS4227 requires a high frequency master clock to run the internal logic. The clock enable bit (CE) must be set to 0 after power-up of the device (see Power-up/Reset/Power Down Mode section). A high frequency crystal can be connected to XTI and XTO, or a high frequency clock can be applied to XTI. This high frequency clock can be 256 Fs, 384 Fs or 512 Fs; this is set by the C10/1 bits in the Clock Mode Byte (#1). When using the on-chip crystal oscillator, external loading capacitors are required (see Figure 5). High frequency crystals (>8 MHz) should be parallel resonant, fundamental mode and designed for 20 pF loading (equivalent to 40 pF to ground on each leg).

2.4.2 Master Clock Output

CLKOUT is a master clock output provided to allow synchronization of external components. Available CLKOUT frequencies of 1 Fs, 256 Fs, 384 Fs, and 512 Fs, are selectable by the CO0/1 bits of the Clock Mode Byte.

Generation of CLKOUT for 384 Fs and 512 Fs is accomplished with an on chip clock multiplier and may contain clock jitter. The source of the 256 Fs CLKOUT is a divided down clock from the XTI/XTO input. If 384 Fs is chosen as the input clock at XTI and 256 Fs is chosen as the output, CLKOUT will have approximately a 33% duty cycle. In all other cases CLKOUT will typically have a 50% duty cycle.

2.4.3 Synchronization

The DSP port and Auxiliary port must operate synchronously to the CS4227 clock source. The serial port will force a reset of the data paths in an attempt to resynchronize if non-synchronous data is input to the CS4227. It is advisable to mute the DACs when changing from one clock source to another to avoid the output of undesirable audio signals as the CS4227 resynchronizes.
2.5 Digital Interfaces

There are 2 digital audio interface ports: the audio DSP port and the auxiliary digital audio port. The serial data is represented in 2's complement format with the MSB-first in all formats.

2.5.1 Audio DSP Serial Interface Signals

The serial interface clock, SCLK, is used for transmitting and receiving audio data. The active edge of SCLK is chosen by setting the DSCK bit in the DSP Port Mode Byte (#14). SCLK can be generated by the CS4227 (master mode) or it can be input from an external SCLK source (slave mode). Mode selection is set with the DMS1/0 bits in the DSP Port Mode Byte (#14). The number of SCLK cycles in one system sample period is programmable to be 32, 48, 64, or 128 by setting the DCK1/0 bits in the DSP Port Mode Byte (#14). When SCLK is an input, 64 SCLK’s per system sample period is not recommended, due to potential interference effects; if possible 128 SCLK’s per sample period should be used instead. For master mode, bursting of a 128 Fs clock is preferrable over evenly distributed clocks.

The Left/Right clock (LRCK) is used to indicate left and right data and the start of a new sample period. It may be output from the CS4227, or it may be generated from an external controller. The frequency of LRCK must be equal to the system sample rate, Fs.

SDIN1, SDIN2, and SDIN3 are the data input pins, each of which drives a pair of DACs. SDOUT1 and SDOUT2 can carry the output data from the two 20-bit ADC’s, the mono ADC and the auxiliary digital audio port. Selection depends on the IS1/0 bits in the ADC control byte (#11). The audio DSP port may also be configured so that all 6 DAC’s data is input on SDIN1, and all 3 ADC’s data is output on SDOUT1. Table 3 outlines the serial interface ports.

<table>
<thead>
<tr>
<th>DAC Inputs</th>
<th>SDIN1</th>
<th>SDIN2</th>
<th>SDIN3</th>
</tr>
</thead>
<tbody>
<tr>
<td>left channel</td>
<td>DAC #1</td>
<td>DAC #3</td>
<td>DAC #5</td>
</tr>
<tr>
<td>right channel</td>
<td>DAC #2</td>
<td>DAC #4</td>
<td>DAC #6</td>
</tr>
<tr>
<td>single line</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>All 6 DAC channels</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Table 3. DSP Serial Input Ports

2.5.2 Audio DSP Serial Interface Formats

The audio DSP port supports 7 alternate formats, shown in Figures 8, 9, and 10. These formats are chosen through the DSP Port Mode Byte (#14) with the DDF2/1/0 bits.

Formats 5 and 6 are single line data modes where all DAC channels are combined onto a single input and all ADC channels are combined onto a single output. Format 6 is available in master mode only. See Figure 10.

2.5.3 Auxiliary Audio Port Signals

The auxiliary port provides an alternate way to input digital audio signals into the CS4227. This port consists of clock, data and left/right clock pins named, SCLKAUX, DATAUX and LRCKAUX. The Auxiliary Audio Port input is output on SDOUT1 when IS is set to 1 or 2 in the ADC Control Byte. Additionally, setting IS to 2 routes the stereo ADC outputs to SDOUT2. There is approximately a two frame delay from DATAUX to SDOUT1. When the auxiliary port is used, the frequency of LRCKAUX must be equal to the system sample rate, Fs, but no particular phase relationship is required.

De-emphasis can be performed on input data to the auxiliary audio port; this is controlled by the Auxiliary Port Control Byte (#16).

2.5.4 Auxiliary Audio Port Formats

Input data on DATAUX is clocked into the part by SCLKAUX using the format selected in the Auxiliary Port Mode Byte. The auxiliary audio port sup-
Figure 8. Audio DSP and Auxiliary Port Data Input Formats

Format 0, 1, 2:
- Format 0: M = 20
- Format 1: M = 18
- Format 2: M = 16

Format 3:
- LRCK
- SCLK
- SDIN

Format 4:
- LRCK
- SCLK
- SDIN

Note: SCLK shown for DSCK = 0. SCLK inverted for DSCK = 1.

Figure 9. Audio DSP Port Data Output Formats

Format 0, 1, 2:
- LRCK
- SCLK
- SDOUT

Format 3:
- LRCK
- SCLK
- SDOUT

Format 4:
- LRCK
- SCLK
- SDOUT

Note: SCLK shown for DSCK = 0. SCLK inverted for DSCK = 1.

Figure 10. One Data Line Modes

Format 5:
- LRCK
- SCLK
- SDIN1
- SDOUT1
- SDOUT2

Format 6:
- LRCK
- SCLK
- SDIN1
- SDOUT1
- SDOUT2

(Master Mode Only)
ports the same 5 formats as the audio DSP port in multi-data line mode. LRCKAUX is used to indicate left and right data samples, and the start of a new sample period. SCLKAUX and LRCKAUX may be output from the CS4227, or they may be generated from an external source, as set by the AMS1/0 control bits in the Auxiliary Port Mode Byte (#15).

2.6 Control Port Signals

The control port is used to load all the internal settings. The operation of the control port may be completely asynchronous with the audio sample rate. However, to avoid potential interference problems, the control port pins should remain static if no operation is required.

The control port has 2 modes: SPI and I²C®, with the CS4227 as a slave device. The SPI mode is selected by setting the SPI/I2C pin low, and I²C® is selected by setting the SPI/I2C pin high. The state of this pin is continuously monitored.

2.6.1 SPI Mode

In SPI mode, CS is the CS4227 chip select signal, CCLK is the control port bit clock, (input into the CS4227 from the microcontroller), CDIN is the input data line from the microcontroller, CDOU t is the output data line to the microcontroller, and the chip address is 0010000. Data is clocked in on the rising edge of CCLK and out on the falling edge.

Figure 11 shows the operation of the control port in SPI mode. To write to a register, bring CS low. The first 7 bits on CDIN form the chip address, and they must be 0010000. The eighth bit is a read/write indicator (R/W), which should be low to write. The next 8 bits form the Memory Address Pointer (MAP), which is set to the address of the register that is to be updated. The next 8 bits are the data which will be placed into register designated by the MAP. During writes, the CDOUt output stays in the high impedance state. It may be externally pulled high or low with a 47 kΩ resistor.

The CS4227 has a MAP auto increment capability, enabled by the INCR bit in the MAP register. If INCR is a zero, then the MAP will stay constant for successive reads or writes. If INCR is set to a 1, then MAP will auto increment after each byte is read or written, allowing block reads or writes of successive registers.

To read a register, the MAP has to be set to the correct address by executing a partial write cycle which finishes (CS high) immediately after the MAP byte. The auto MAP increment bit (INCR) may be set or not, as desired. To begin a read, bring CS low, send out the chip address and set the read/write bit (R/W) high. The next falling edge of CCLK will clock out the MSB of the addressed register (CDOUt will leave the high impedance state). If the MAP auto increment bit is set to 1, the data for successive registers will appear consecutively.
2.6.2 \( \text{I}^2\text{C} \)® Mode

In \( \text{I}^2\text{C} \)® mode, SDA is a bidirectional data line. Data is clocked into and out of the part by the clock, SCL, with the clock to data relationship as shown in Figure 12. There is no \( \overline{CS} \) pin. Pins AD0, AD1 form the partial chip address. The upper 5 bits of the 7 bit address field must be 00100. To communicate with a CS4227, the LSBs of the chip address field, which is the first byte sent to the CS4227, should match the settings of the AD1, AD0 pins. The eighth bit of the address bit is the R/W bit (high for a read, low for a write). If the operation is a write, the next byte is the Memory Address Pointer which selects the register to be read or written. If the operation is a read, the contents of the register pointed to by the Memory Address Pointer will be output. Setting the auto increment bit in MAP allows successive reads or writes of consecutive registers. Each byte is separated by an acknowledge bit. Use of the \( \text{I}^2\text{C} \) bus® compatible interface requires a license from Philips. \( \text{I}^2\text{C} \) bus® is a registered trademark of Philips Semiconductors.

2.6.3 Control Port Bit Definitions

All registers can be written and read back, except the DAC Status Report Byte (#10) and ADC Status Report Byte (#13), which are read only. See the following bit definition tables for bit assignment information.

2.7 Power-up/Reset/Power Down Mode

Upon power up, the user should hold \( \text{PDN} = 0 \) for approximately 1ms. In this state, the control port is reset to its default settings. At the end of the \( \text{PDN} \), the device remains in a low power mode in which CMOUT will not supply current, but the control port is active. The desired settings should be loaded while keeping the RS bit set to 1. Normal operation is achieved by setting the CE bit to zero in the Clock Mode Byte (#1) and the RS bit to zero in the Converter Control Byte (#2). Once done, the part powers up and an offset calibration occurs. This process lasts approximately 50 ms.

Reset/power down is achieved by lowering the \( \text{PDN} \) pin causing the part to enter power down. Once \( \text{PDN} \) goes high, the control port is functional and the desired settings should be loaded in while keeping the RS bit set to 1. The remainder of the chip remains in a low power reset state until the RS bit in the Convertor Control Byte is set to 0. After clearing the RS bit, the CE bit (Clock Enable) in the Clock Mode Byte (#1) should also be set to zero.

The CS4227 will also enter a stand by mode if the master clock source stops for approximately 10 \( \mu \text{s} \) or if the LRCK is not synchronous to the master clock. The control port will retain its current settings.

![Figure 12. Control Port Timing, \( \text{I}^2\text{C} \)® Mode](image-url)
2.8 DAC Calibration

Output offset voltage is minimized by an internal calibration cycle. A calibration will automatically occur anytime the part comes out of reset, including the power-up reset, or when the master clock source to the part changes by changing the CE or CI bits in the Clock Mode Byte.

The CS4227 can be re-calibrated whenever desired. A control bit, CAL, in the Converter Control Byte, is provided to initiate a calibration. The sequence is:

1) Set CAL to 1, the CS4227 sets CALP to 1 and begins to calibrate.
2) CALP will go to 0 when the calibration is completed.

Additional calibrations can be implemented by setting CAL to 0 and then to 1.

2.9 De-Emphasis

The CS4227 is capable of digital de-emphasis for 32, 44.1, or 48 kHz sample rates. Implementation of digital de-emphasis requires reconfiguration of the digital filter to maintain the filter response shown in Figure 13 at multiple sample rates. The Auxiliary Port Control Byte selects the de-emphasis control method. De-emphasis may be enabled under hardware control, using the DEM pin (DEM2/1/0=4,5,6), or by software control using the DEM bit (DEM2/1/0=0,1,2,3).

2.10 Hold Function

If the digital audio source presents invalid data to the CS4227, the CS4227 may be configured to cause the last valid digital input level to be held constant (this sounds much better than a potentially random output level). Holding the previous output sample occurs when the user asserts the HOLD pin (HOLD = 1) at any time during the stereo sample period. During a HOLD condition, AUXPort input data is ignored. DAC outputs can be automatically muted after an extended HOLD period (>15 samples) by setting the MOH bit = 0 in the Auxiliary Port Control Byte. DACs will not be automatically muted when MOH = 1. When the HOLD pin is deasserted (HOLD = 0), the DAC outputs will return to one of two different states controlled by the UMV (Unmute on Valid Data) bit in the Auxiliary Port Control Byte. When UMV = 0, the DAC outputs will unmute when the HOLD is removed. When UMV = 1, the DACs must be unmuted in the DAC Control Byte after the HOLD is removed. This allows the user to unmute the DAC after the invalid data has passed through the DSP.

2.11 Power Supply, Layout, and Grounding

The CS4227, along with associated analog circuitry, should be positioned near the split between ground planes, and have its own, separate, ground plane (see Figure 14). Preferably, it should also have its own power plane. The +5 V supply must be connected to the CS4227 via a ferrite bead, positioned closer than 1” to the device. A single connection between the CS4227 ground and the board ground should be positioned as shown in Figure 14. The location of the 1 µF CMOUT filtering capacitor should be as close to the CS4227 as possible. See Crystal’s layout Applications Note, and the CDB4227 evaluation board data sheet for recommended layout of the decoupling components.

![Figure 13. De-emphasis Curve.](image-url)
The CS4227 will mute the analog outputs and enter the Power Down Mode if the supply drops below approximately 4 volts.

2.12 ADC and DAC Filter Response Plots

Figures 15 through 20 show the overall frequency response, passband ripple and transition band for the CS4227 ADC’s and DAC’s.

Note that the CS4227 is oriented with its digital pins towards the digital end of the board.

Figure 14. Suggested Layout Guideline
Figure 15. 20-bit ADC Filter Response

Figure 16. 20-bit ADC Passband Ripple

Figure 17. 20-bit ADC Transition Band

Figure 18. DAC Frequency Response

Figure 19. DAC Passband Ripple

Figure 20. DAC Transition Band
### 2.13 Memory Address Pointer (MAP)

<table>
<thead>
<tr>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>INCR</td>
<td>0</td>
<td>0</td>
<td>MAP4</td>
<td>MAP3</td>
<td>MAP2</td>
<td>MAP1</td>
<td>MAP0</td>
</tr>
</tbody>
</table>

**MAP4-MAP0 Register Pointer**

**INCR**

- Auto Increment Control Bit
- 0 - No auto increment
- 1 - Auto increment on

This register defaults to 01h.

### 2.14 Reserved Byte (0)

This byte is reserved for internal use and must be set to 00h for normal operation.

This register defaults to 00h.

### 2.15 Clock Mode Byte (1)

<table>
<thead>
<tr>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>CO1</td>
<td>CO0</td>
<td>CI1</td>
<td>CI0</td>
<td>0</td>
<td>0</td>
<td>CE</td>
</tr>
</tbody>
</table>

**CE**

- Master clock enable
- 0 - Clock Enabled
- 1 - Clock Disabled

**CI1-CI0**

- Determines frequency of XTI
- 0 - 256 Fs
- 1 - 384 Fs
- 2 - 512 Fs
- 3 - not used

**CO1-CO0**

- Sets CLKOUT frequency
- 0 - 256 Fs
- 1 - 384 Fs
- 2 - 512 Fs
- 3 - 1 Fs

This register defaults to 01h.
2.16 Converter Control Byte (2)

<table>
<thead>
<tr>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>CALP</td>
<td>CLKE</td>
<td>DU</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>CAL</td>
<td>RS</td>
</tr>
</tbody>
</table>

- **RS** Chip reset
  - 0 - No Reset
  - 1 - Reset

- **CAL** Calibration control bit
  - 0 - Normal operation
  - 1 - Rising edge initiates calibration

The following bits are read only:

- **DU** Shows selected De-Emphasis setting used by DAC’s
  - 0 - Normal flat DAC frequency response
  - 1 - De-Emphasis selected

- **CLKE** Clocking system status
  - 0 - No errors
  - 1 - Crystal is not oscillating, or requesting clock change in progress

- **CALP** Calibration status
  - 0 - Calibration done
  - 1 - Calibration in progress

This register defaults to 01h.

2.17 DAC Control Byte (3)

<table>
<thead>
<tr>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>ZCD</td>
<td>MUTC</td>
<td>MUT6</td>
<td>MUT5</td>
<td>MUT4</td>
<td>MUT3</td>
<td>MUT2</td>
<td>MUT1</td>
</tr>
</tbody>
</table>

- **MUT6-MUT1** Mute control bits
  - 0 - Normal output level
  - 1 - Selected DAC output muted

- **MUTC** Controls mute on consecutive zeros function
  - 0 - 512 consecutive zeros will mute DAC
  - 1 - DAC output will not mute on zeros

- **ZCD** Zero crossing disable
  - 0 - DAC mutes and volume control changes occur on zero-crossings
  - 1 - DAC mutes and volume control changes occur immediately.

This register defaults to 3Fh.
2.18 **Output Attenuator Data Byte (4, 5, 6, 7, 8, 9)**

<table>
<thead>
<tr>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>ATT6</td>
<td>ATT5</td>
<td>ATT4</td>
<td>ATT3</td>
<td>ATT2</td>
<td>ATT1</td>
<td>ATT0</td>
</tr>
</tbody>
</table>

**ATT6-ATT0** Sets attenuator level
- 0 - No attenuation
- 127 - 127 dB attenuation
ATT0 represents 1.0 dB of attenuation

This register defaults to 7Fh.

2.19 **DAC Status Report Byte (Read Only) (10)**

<table>
<thead>
<tr>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>-</td>
<td>ACC6</td>
<td>ACC5</td>
<td>ACC4</td>
<td>ACC3</td>
<td>ACC2</td>
<td>ACC1</td>
</tr>
</tbody>
</table>

**ACC6-ACC1** Acceptance Bit
- 0 - ATT6-ATT0 has been accepted.
- 1 - New setting is waiting for zero-crossing to be accepted.

This register is read-only.

2.20 **ADC Control Byte (11)**

<table>
<thead>
<tr>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>IS1</td>
<td>IS0</td>
<td>0</td>
<td>AIS1</td>
<td>AIS0</td>
<td>MUTM</td>
<td>MUTR</td>
<td>MUTL</td>
</tr>
</tbody>
</table>

**MUTL, MUTR, MUTM** - Left, right and mono channel mute control
- 0 - Normal output level
- 1 - Selected ADC output muted

**AIS1-AIS0** ADC analog input mux control
- 0 - Selects stereo pair 1
- 1 - Selects stereo pair 2
- 2 - Selects stereo pair 3
- 3 - Differential Input

**IS1-IS0** Input mux selection
- 0 - Stereo ADC output to SDOUT1, Mono ADC output to SDOUT2
- 1 - Auxiliary Digital Input Port to SDOUT1, Mono ADC output to SDOUT2
- 2 - Auxiliary Digital Input Port to SDOUT1, Stereo ADC output to SDOUT2
- 3 - Not used.

This register defaults to 00h.
## 2.21 Input Control Byte (12)

<table>
<thead>
<tr>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>OVRM</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>GNR1</td>
<td>GNR0</td>
<td>GNL1</td>
<td>GNL0</td>
</tr>
</tbody>
</table>

- **GNL1-GNL0** Sets left input gain
  - 0 - 0 dB
  - 1 - 3 dB
  - 2 - 6 dB
  - 3 - 9 dB

- **GNR1-GNR0** Sets right input gain
  - 0 - 0 dB
  - 1 - 3 dB
  - 2 - 6 dB
  - 3 - 9 dB

- **OVRM** ADC Overflow Mask
  This register defaults to 00h.

## 2.22 ADC Status Report Byte (Read Only) (13)

<table>
<thead>
<tr>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>LVL1</td>
<td>LVM0</td>
<td>LVR2</td>
<td>LVR1</td>
<td>LVR0</td>
<td>LVL2</td>
<td>LVL1</td>
<td>LVL0</td>
</tr>
</tbody>
</table>

- **LVL2-LVL0, LVR2-0** Left and Right ADC output level
  - 0 - Normal output levels
  - 1 - -6 dB level
  - 2 - -5 dB level
  - 3 - -4 dB level
  - 4 - -3 dB level
  - 5 - -2 dB level
  - 6 - -1 dB level
  - 7 - Clipping

- **LVLM1-LVLM0** Mono ADC output level
  - 0 - Normal output level
  - 1 - -6 dB level
  - 2 - -3 dB level
  - 3 - Clipping

These bits are ‘sticky’. They constantly monitor the ADC output for the peak levels and hold the maximum output. They are reset to 0 when read.

This register is read only.
### 2.23 DSP Port Mode Byte (14)

<table>
<thead>
<tr>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>DCK1</td>
<td>DCK0</td>
<td>DMS1</td>
<td>DMS0</td>
<td>DSCK</td>
<td>DDF2</td>
<td>DDF1</td>
<td>DDF0</td>
</tr>
</tbody>
</table>

**DDF2-DDF0**
- Data format
  - 0 - Right justified, 20-bit
  - 1 - Right justified, 18-bit
  - 2 - Right justified, 16-bit
  - 3 - Left justified, 20-bit in / 24-bit out
  - 4 - I²S compatible, 20-bit in / 24-bit out
  - 5 - One Data Line Mode (Figure 10)
  - 6 - One Data Line (Master Mode only, Figure 10)
  - 7 - Not used

**DSCK**
- Set the polarity of clocking data
  - 0 - Data clocked in on rising edge, out on falling edge
  - 1 - Data clocked in on falling edge, out on rising edge

**DMS1-DMS0**
- Sets the mode of the port
  - 0 - Slave
  - 1 - Master Burst - SCLKs are gated 128 Fs clocks
  - 2 - Master Non-Burst - SCLKs are evenly distributed (No 48 Fs SCLK)
  - 3 - not used - default to Slave

**DCK1-DCK0**
- Set number of bit clocks per Fs period
  - 0 - 128
  - 1 - 48 - Master Burst or Slave mode only
  - 2 - 32 - All formats will default to 16 bits
  - 3 - 64

This register defaults to 00h.

* Ignored in data formats 5 and 6.
### 2.24 Auxiliary Port Mode Byte (15)

<table>
<thead>
<tr>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>ACK1</td>
<td>ACK0</td>
<td>AMS1</td>
<td>AMS0</td>
<td>ASCK</td>
<td>ADF2</td>
<td>ADF1</td>
<td>ADF0</td>
</tr>
</tbody>
</table>

**ADF2-ADF0**  
Data format  
0 - Right justified, 20-bit data  
1 - Right justified, 18-bit data  
2 - Right justified, 16-bit data  
3 - Left justified, 20-bit  
4 - I²S compatible, 20-bit  
5 - Not used  
6 - Not used  
7 - Not used

**ASCK**  
Sets the polarity of clocking data  
0 - Data clocked in on rising edge  
1 - Data clocked in on falling edge

**AMS1-AMS0**  
Sets the mode of the port.  
0 - Slave  
1 - Master Burst - SCLKAUXs are gated 128 Fs clocks  
2 - Master Non-Burst - SCLKAUXs are evenly distributed in LRCKAUX frame  
3 - Not used - default to slave

**ACK1-ACK0**  
Set number of bit clocks per Fs period.  
0 - 128  
1 - 48 - Master Burst or Slave mode only  
2 - 32 - All input formats will default to 16 bits.  
3 - 64

This register defaults to 00h.
2.25 Auxilliary Port Control Byte (16)

<table>
<thead>
<tr>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>UMV</td>
<td>MOH</td>
<td>0</td>
<td>DEM2</td>
<td>DEM1</td>
<td>DEM0</td>
</tr>
</tbody>
</table>

DEM 2-0  Selects de-emphasis response/source
0 - De-emphasis off
1 - De-emphasis on 32 kHz
2 - De-emphasis on 44.1 kHz
3 - De-emphasis on 48 kHz
4 - De-emphasis pin 32 kHz
5 - De-emphasis pin 44.1 kHz
6 - De-emphasis pin 48 kHz
7 - Reserved

MOH  Mute On Hold
0 - Extended Hold (16 frames) mutes DAC outputs
1 - DACs not muted

UMV  Unmute on Valid Data
0 - DACs unmute when HOLD is removed
1 - DACs must be unmuted in DAC control byte after HOLD is removed.

This register defaults to 00h.
3. PIN DESCRIPTIONS

Power Supply

VA+ - Analog Power Input
+5 V analog supply.

AGND1, AGND2 - Analog Ground
Analog grounds.

VD+ - Digital Power Input
+ 5 V digital supply.

DGND1, DGND2 - Digital Ground
Digital grounds.
**Analog Inputs**

**AIN1L, AIN1R - Left and Right Channel Mux Input 1**
Analog signal input connections for the right and left channels for multiplexer input 1.

**AIN2L, AIN2R - Left & Right Channel Mux Input 2**
Analog signal input connections for the right and left channels for multiplexer input 2.

**AIN3L, AIN3R - Left & Right Channel Mux Input 3**
Analog signal input connections for the right and left channels for multiplexer input 3.

**AINAUX - Auxiliary Line Level Input**
Analog signal input for the mono A/D converter.

**Analog Outputs**

**AOUT1, AOUT2, AOUT3, AOUT4, AOUT5, AOUT6 - Audio Outputs**
The analog outputs from the 6 D/A converters. Each output can be independently controlled for output amplitude.

**CMOUT - Common Mode Output**
This common mode voltage output may be used for level shifting when DC coupling is desired. The load on CMOUT must be DC only, with an impedance of not less than 50 kΩ. CMOUT should be bypassed with a 1.0 µF to AGND.

**Digital Audio Interface Signals**

**SDIN1 - Serial Data Input 1**
Digital audio data for the DACs 1 and 2 is presented to the CS4227 on this pin. This pin is also used for one-line data input modes.

**SDIN2 - Serial Data Input 2**
Digital audio data for the DACs 3 and 4 is presented to the CS4227 on this pin.

**SDIN3 - Serial Data Input 3**
Digital audio data for the DACs 5 and 6 is presented to the CS4227 on this pin.

**SDOUT1- Serial Data Output 1**
Digital audio data from the 20-bit stereo audio ADCs is output from this pin. When IS = 1 or 2, DATAAUX is output on SDOUT1. This pin is also used for one line data output modes.

**SDOUT2 - Serial Data Output 2**
Digital audio data from the mono audio ADC is output from this pin. When IS = 2, the stereo audio ADC's are output from this pin.

**SCLK - DSP Serial Port Clock I/O**
SCLK clocks digital audio data into the DACs via SDIN1/2/3, and clocks data out of the ADCs on SDOUT1/2. Active clock edge depends on the DSCK bit.
LRCK - Left/Right Select Signal I/O
The Left/Right select signal. This signal has a frequency equal to the sample rate. The relationship of LRCK to the left and right channel data depends on the selected format.

DEM - De-emphasis Control
When low, DEM controls the activation of the standard 50/15 us de-emphasis filter for either 32, 44.1 or 48 kHz sample rates. This pin is enabled by the DEM2-0 bits in the Auxiliary Port Control Byte.

OVL - Overload Indicator
This pin goes high if either of the stereo audio ADCs or the mono ADC is clipping.

Auxiliary Digital Audio Signals

DATAUX - Auxiliary Data Input
DATAUX is the auxiliary audio data input line, usually connected to an external digital audio source.

LRCKAUX - Auxiliary Word Clock Input or Output
In auxiliary slave mode, LRCKAUX is a word clock (at Fs) from an external digital audio source. In auxiliary master mode, LRCKAUX is a word clock output (at Fs) to clock an external digital audio source.

SCLKAUX - Auxiliary Bit Clock Input or Output
In auxiliary slave mode, SCLKAUX is the serial data bit clock from an external digital audio source, used to clock in data on DATAAUX. In auxiliary master mode, SCLKAUX is a serial data bit clock output.

HOLD - HOLD Control
This pin is sampled on the active edge of SCLKAUX. If it is high any time during the frame, DATAUX data is ignored and the previous "good" sample is output to the serial output port.

Control Port Signals

SPI/I2C - Control Port Format
Setting this pin low configures the control port for the SPI interface; a high state configures the control port for the I2C interface. The state of this pin sets the function of the control port input/output pins.

SCL/CCLK - Serial Control Interface Clock
SCL/CCLK is the serial control interface clock, and is used to clock control bits into and out of the CS4227.

AD0/CS - Address Bit / Control Port Chip Select
In I2C® mode, AD0 is a chip address bit. In SPI software control mode, CS is used to enable the control port interface on the CS4227.

AD1/CDIN - Address Bit / Serial Control Data In
In I2C® mode, AD1 is a chip address bit. In SPI software control mode, CDIN is the input data line for the control port interface.

SDA/CDOUT - Serial Control Data Out
In I2C® mode, SDA is the control data I/O line. In SPI software control mode, CDOUT is the output data from the control port interface on the CS4227.
Clock and Crystal Pins

XTI, XTO - Crystal connections
Input and output connections for the crystal which may be used to operate the CS4227. Alternatively, a clock may be input into XTI.

CLKOUT - Master Clock Output
CLKOUT allows external circuits to be synchronized to the CS4227. Alternate output frequencies are selectable by the control port.

Miscellaneous Pins

PDM - Powerdown Pin
When low, the CS4227 enters a low power mode and all internal states are reset, including the control port. When high, the control port becomes operational and the RS bit must be cleared before normal operation will occur.

NC - No Connect
4. PARAMETER DEFINITIONS

Dynamic Range
The ratio of the full scale rms value of the signal to the rms sum of all other spectral components over
the specified bandwidth. Dynamic range is a signal-to-noise measurement over the specified bandwidth
made with a -60 dbFs signal. 60 dB is then added to the resulting measurement to refer the
measurement to full scale. This technique ensures that the distortion components are below the noise
level and do not effect the measurement. This measurement technique has been accepted by the Audio

Total Harmonic Distortion + Noise
The ratio of the rms value of the signal to the rms sum of all other spectral components over the
specified bandwidth (typically 20 Hz to 20 kHz), including distortion components. Expressed in decibels.
ADCs are measured at -1 dBFs as suggested in AES 17-1991 Annex A.

Idle Channel Noise / Signal-to-Noise-Ratio
The ratio of the rms analog output level with 1kHz full scale digital input to the rms analog output level
with all zeros into the digital input. Measured A-weighted over a 10 Hz to 20 kHz bandwidth. Units in
decibels. This specification has been standardized by the Audio Engineering Society, AES17-1991, and
referred to as Idle Channel Noise. This specification has also been standardized by the Electronic
Industries Association of Japan, EIAJ CP-307, and referred to as Signal-to-Noise-Ratio.

Total Harmonic Distortion (THD)
THD is the ratio of the test signal amplitude to the rms sum of all the in-band harmonics of the test
signal. Units in decibels.

Interchannel Isolation
A measure of crosstalk between channels.Measured for each channel at the converter’s output with no
signal to the input under test and a full-scale signal applied to the other channel. Units in decibels.

Frequency Response
A measure of the amplitude response variation from 20 Hz to 20 kHz relative to the amplitude response
at 1 kHz. Units in decibels.

Interchannel Gain Mismatch
For the ADCs, the difference in input voltage that generates the full scale code for each channel. For
the DACs, the difference in output voltages for each channel with a full scale digital input. Units are in
decibels.

Gain Error
The deviation from the nominal full scale output for a full scale input.

Gain Drift
The change in gain value with temperature. Units in ppm/°C.

Offset Error
For the ADCs, the deviation in LSB's of the output from mid-scale with the selected input grounded. For
the DAC's, the deviation of the output from zero (relative to CMOUT) with mid-scale input code. Units
are in volts.
5. PACKAGE DIMENSIONS

44L TQFP PACKAGE DRAWING

<table>
<thead>
<tr>
<th>DIM</th>
<th>MIN (INCHES)</th>
<th>MAX (INCHES)</th>
<th>MIN (MILLIMETERS)</th>
<th>MAX (MILLIMETERS)</th>
</tr>
</thead>
<tbody>
<tr>
<td>A</td>
<td>0.000</td>
<td>0.065</td>
<td>0.00</td>
<td>1.60</td>
</tr>
<tr>
<td>A1</td>
<td>0.002</td>
<td>0.006</td>
<td>0.05</td>
<td>0.15</td>
</tr>
<tr>
<td>B</td>
<td>0.012</td>
<td>0.018</td>
<td>0.30</td>
<td>0.45</td>
</tr>
<tr>
<td>D</td>
<td>0.478</td>
<td>0.502</td>
<td>11.70</td>
<td>12.30</td>
</tr>
<tr>
<td>D1</td>
<td>0.404</td>
<td>0.412</td>
<td>9.90</td>
<td>10.10</td>
</tr>
<tr>
<td>E</td>
<td>0.478</td>
<td>0.502</td>
<td>11.70</td>
<td>12.30</td>
</tr>
<tr>
<td>E1</td>
<td>0.404</td>
<td>0.412</td>
<td>9.90</td>
<td>10.10</td>
</tr>
<tr>
<td>e</td>
<td>0.029</td>
<td>0.037</td>
<td>0.70</td>
<td>0.90</td>
</tr>
<tr>
<td>L</td>
<td>0.018</td>
<td>0.030</td>
<td>0.45</td>
<td>0.75</td>
</tr>
<tr>
<td>∞</td>
<td>0.000</td>
<td>7.000</td>
<td>0.00</td>
<td>7.00</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>TYP</th>
<th>MAX (INCHES)</th>
<th>TYP</th>
<th>MAX (INCHES)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Coplanarity</td>
<td>.001</td>
<td>.004</td>
<td>.025</td>
</tr>
</tbody>
</table>

JEDEC # : MS-026